stm32l4xx_hal_dma.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /**
  2. ******************************************************************************
  3. * @file stm32l4xx_hal_dma.h
  4. * @author MCD Application Team
  5. * @brief Header file of DMA HAL module.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2017 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* Define to prevent recursive inclusion -------------------------------------*/
  20. #ifndef STM32L4xx_HAL_DMA_H
  21. #define STM32L4xx_HAL_DMA_H
  22. #ifdef __cplusplus
  23. extern "C" {
  24. #endif
  25. /* Includes ------------------------------------------------------------------*/
  26. #include "stm32l4xx_hal_def.h"
  27. /** @addtogroup STM32L4xx_HAL_Driver
  28. * @{
  29. */
  30. /** @addtogroup DMA
  31. * @{
  32. */
  33. /* Exported types ------------------------------------------------------------*/
  34. /** @defgroup DMA_Exported_Types DMA Exported Types
  35. * @{
  36. */
  37. /**
  38. * @brief DMA Configuration Structure definition
  39. */
  40. typedef struct
  41. {
  42. uint32_t Request; /*!< Specifies the request selected for the specified channel.
  43. This parameter can be a value of @ref DMA_request */
  44. uint32_t Direction; /*!< Specifies if the data will be transferred from memory to peripheral,
  45. from memory to memory or from peripheral to memory.
  46. This parameter can be a value of @ref DMA_Data_transfer_direction */
  47. uint32_t PeriphInc; /*!< Specifies whether the Peripheral address register should be incremented or not.
  48. This parameter can be a value of @ref DMA_Peripheral_incremented_mode */
  49. uint32_t MemInc; /*!< Specifies whether the memory address register should be incremented or not.
  50. This parameter can be a value of @ref DMA_Memory_incremented_mode */
  51. uint32_t PeriphDataAlignment; /*!< Specifies the Peripheral data width.
  52. This parameter can be a value of @ref DMA_Peripheral_data_size */
  53. uint32_t MemDataAlignment; /*!< Specifies the Memory data width.
  54. This parameter can be a value of @ref DMA_Memory_data_size */
  55. uint32_t Mode; /*!< Specifies the operation mode of the DMAy Channelx.
  56. This parameter can be a value of @ref DMA_mode
  57. @note The circular buffer mode cannot be used if the memory-to-memory
  58. data transfer is configured on the selected Channel */
  59. uint32_t Priority; /*!< Specifies the software priority for the DMAy Channelx.
  60. This parameter can be a value of @ref DMA_Priority_level */
  61. } DMA_InitTypeDef;
  62. /**
  63. * @brief HAL DMA State structures definition
  64. */
  65. typedef enum
  66. {
  67. HAL_DMA_STATE_RESET = 0x00U, /*!< DMA not yet initialized or disabled */
  68. HAL_DMA_STATE_READY = 0x01U, /*!< DMA initialized and ready for use */
  69. HAL_DMA_STATE_BUSY = 0x02U, /*!< DMA process is ongoing */
  70. HAL_DMA_STATE_TIMEOUT = 0x03U, /*!< DMA timeout state */
  71. }HAL_DMA_StateTypeDef;
  72. /**
  73. * @brief HAL DMA Error Code structure definition
  74. */
  75. typedef enum
  76. {
  77. HAL_DMA_FULL_TRANSFER = 0x00U, /*!< Full transfer */
  78. HAL_DMA_HALF_TRANSFER = 0x01U /*!< Half Transfer */
  79. }HAL_DMA_LevelCompleteTypeDef;
  80. /**
  81. * @brief HAL DMA Callback ID structure definition
  82. */
  83. typedef enum
  84. {
  85. HAL_DMA_XFER_CPLT_CB_ID = 0x00U, /*!< Full transfer */
  86. HAL_DMA_XFER_HALFCPLT_CB_ID = 0x01U, /*!< Half transfer */
  87. HAL_DMA_XFER_ERROR_CB_ID = 0x02U, /*!< Error */
  88. HAL_DMA_XFER_ABORT_CB_ID = 0x03U, /*!< Abort */
  89. HAL_DMA_XFER_ALL_CB_ID = 0x04U /*!< All */
  90. }HAL_DMA_CallbackIDTypeDef;
  91. /**
  92. * @brief DMA handle Structure definition
  93. */
  94. typedef struct __DMA_HandleTypeDef
  95. {
  96. DMA_Channel_TypeDef *Instance; /*!< Register base address */
  97. DMA_InitTypeDef Init; /*!< DMA communication parameters */
  98. HAL_LockTypeDef Lock; /*!< DMA locking object */
  99. __IO HAL_DMA_StateTypeDef State; /*!< DMA transfer state */
  100. void *Parent; /*!< Parent object state */
  101. void (* XferCpltCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer complete callback */
  102. void (* XferHalfCpltCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA Half transfer complete callback */
  103. void (* XferErrorCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer error callback */
  104. void (* XferAbortCallback)(struct __DMA_HandleTypeDef * hdma); /*!< DMA transfer abort callback */
  105. __IO uint32_t ErrorCode; /*!< DMA Error code */
  106. DMA_TypeDef *DmaBaseAddress; /*!< DMA Channel Base Address */
  107. uint32_t ChannelIndex; /*!< DMA Channel Index */
  108. #if defined(DMAMUX1)
  109. DMAMUX_Channel_TypeDef *DMAmuxChannel; /*!< Register base address */
  110. DMAMUX_ChannelStatus_TypeDef *DMAmuxChannelStatus; /*!< DMAMUX Channels Status Base Address */
  111. uint32_t DMAmuxChannelStatusMask; /*!< DMAMUX Channel Status Mask */
  112. DMAMUX_RequestGen_TypeDef *DMAmuxRequestGen; /*!< DMAMUX request generator Base Address */
  113. DMAMUX_RequestGenStatus_TypeDef *DMAmuxRequestGenStatus; /*!< DMAMUX request generator Address */
  114. uint32_t DMAmuxRequestGenStatusMask; /*!< DMAMUX request generator Status mask */
  115. #endif /* DMAMUX1 */
  116. }DMA_HandleTypeDef;
  117. /**
  118. * @}
  119. */
  120. /* Exported constants --------------------------------------------------------*/
  121. /** @defgroup DMA_Exported_Constants DMA Exported Constants
  122. * @{
  123. */
  124. /** @defgroup DMA_Error_Code DMA Error Code
  125. * @{
  126. */
  127. #define HAL_DMA_ERROR_NONE 0x00000000U /*!< No error */
  128. #define HAL_DMA_ERROR_TE 0x00000001U /*!< Transfer error */
  129. #define HAL_DMA_ERROR_NO_XFER 0x00000004U /*!< Abort requested with no Xfer ongoing */
  130. #define HAL_DMA_ERROR_TIMEOUT 0x00000020U /*!< Timeout error */
  131. #define HAL_DMA_ERROR_NOT_SUPPORTED 0x00000100U /*!< Not supported mode */
  132. #define HAL_DMA_ERROR_SYNC 0x00000200U /*!< DMAMUX sync overrun error */
  133. #define HAL_DMA_ERROR_REQGEN 0x00000400U /*!< DMAMUX request generator overrun error */
  134. /**
  135. * @}
  136. */
  137. /** @defgroup DMA_request DMA request
  138. * @{
  139. */
  140. #if !defined (DMAMUX1)
  141. #define DMA_REQUEST_0 0U
  142. #define DMA_REQUEST_1 1U
  143. #define DMA_REQUEST_2 2U
  144. #define DMA_REQUEST_3 3U
  145. #define DMA_REQUEST_4 4U
  146. #define DMA_REQUEST_5 5U
  147. #define DMA_REQUEST_6 6U
  148. #define DMA_REQUEST_7 7U
  149. #endif
  150. #if defined(DMAMUX1)
  151. #define DMA_REQUEST_MEM2MEM 0U /*!< memory to memory transfer */
  152. #define DMA_REQUEST_GENERATOR0 1U /*!< DMAMUX1 request generator 0 */
  153. #define DMA_REQUEST_GENERATOR1 2U /*!< DMAMUX1 request generator 1 */
  154. #define DMA_REQUEST_GENERATOR2 3U /*!< DMAMUX1 request generator 2 */
  155. #define DMA_REQUEST_GENERATOR3 4U /*!< DMAMUX1 request generator 3 */
  156. #define DMA_REQUEST_ADC1 5U /*!< DMAMUX1 ADC1 request */
  157. #define DMA_REQUEST_DAC1_CH1 6U /*!< DMAMUX1 DAC1 CH1 request */
  158. #define DMA_REQUEST_DAC1_CH2 7U /*!< DMAMUX1 DAC1 CH2 request */
  159. #define DMA_REQUEST_TIM6_UP 8U /*!< DMAMUX1 TIM6 UP request */
  160. #define DMA_REQUEST_TIM7_UP 9U /*!< DMAMUX1 TIM7 UP request */
  161. #define DMA_REQUEST_SPI1_RX 10U /*!< DMAMUX1 SPI1 RX request */
  162. #define DMA_REQUEST_SPI1_TX 11U /*!< DMAMUX1 SPI1 TX request */
  163. #define DMA_REQUEST_SPI2_RX 12U /*!< DMAMUX1 SPI2 RX request */
  164. #define DMA_REQUEST_SPI2_TX 13U /*!< DMAMUX1 SPI2 TX request */
  165. #define DMA_REQUEST_SPI3_RX 14U /*!< DMAMUX1 SPI3 RX request */
  166. #define DMA_REQUEST_SPI3_TX 15U /*!< DMAMUX1 SPI3 TX request */
  167. #define DMA_REQUEST_I2C1_RX 16U /*!< DMAMUX1 I2C1 RX request */
  168. #define DMA_REQUEST_I2C1_TX 17U /*!< DMAMUX1 I2C1 TX request */
  169. #define DMA_REQUEST_I2C2_RX 18U /*!< DMAMUX1 I2C2 RX request */
  170. #define DMA_REQUEST_I2C2_TX 19U /*!< DMAMUX1 I2C2 TX request */
  171. #define DMA_REQUEST_I2C3_RX 20U /*!< DMAMUX1 I2C3 RX request */
  172. #define DMA_REQUEST_I2C3_TX 21U /*!< DMAMUX1 I2C3 TX request */
  173. #define DMA_REQUEST_I2C4_RX 22U /*!< DMAMUX1 I2C4 RX request */
  174. #define DMA_REQUEST_I2C4_TX 23U /*!< DMAMUX1 I2C4 TX request */
  175. #define DMA_REQUEST_USART1_RX 24U /*!< DMAMUX1 USART1 RX request */
  176. #define DMA_REQUEST_USART1_TX 25U /*!< DMAMUX1 USART1 TX request */
  177. #define DMA_REQUEST_USART2_RX 26U /*!< DMAMUX1 USART2 RX request */
  178. #define DMA_REQUEST_USART2_TX 27U /*!< DMAMUX1 USART2 TX request */
  179. #define DMA_REQUEST_USART3_RX 28U /*!< DMAMUX1 USART3 RX request */
  180. #define DMA_REQUEST_USART3_TX 29U /*!< DMAMUX1 USART3 TX request */
  181. #define DMA_REQUEST_UART4_RX 30U /*!< DMAMUX1 UART4 RX request */
  182. #define DMA_REQUEST_UART4_TX 31U /*!< DMAMUX1 UART4 TX request */
  183. #define DMA_REQUEST_UART5_RX 32U /*!< DMAMUX1 UART5 RX request */
  184. #define DMA_REQUEST_UART5_TX 33U /*!< DMAMUX1 UART5 TX request */
  185. #define DMA_REQUEST_LPUART1_RX 34U /*!< DMAMUX1 LP_UART1_RX request */
  186. #define DMA_REQUEST_LPUART1_TX 35U /*!< DMAMUX1 LP_UART1_RX request */
  187. #define DMA_REQUEST_SAI1_A 36U /*!< DMAMUX1 SAI1 A request */
  188. #define DMA_REQUEST_SAI1_B 37U /*!< DMAMUX1 SAI1 B request */
  189. #define DMA_REQUEST_SAI2_A 38U /*!< DMAMUX1 SAI2 A request */
  190. #define DMA_REQUEST_SAI2_B 39U /*!< DMAMUX1 SAI2 B request */
  191. #define DMA_REQUEST_OCTOSPI1 40U /*!< DMAMUX1 OCTOSPI1 request */
  192. #define DMA_REQUEST_OCTOSPI2 41U /*!< DMAMUX1 OCTOSPI2 request */
  193. #define DMA_REQUEST_TIM1_CH1 42U /*!< DMAMUX1 TIM1 CH1 request */
  194. #define DMA_REQUEST_TIM1_CH2 43U /*!< DMAMUX1 TIM1 CH2 request */
  195. #define DMA_REQUEST_TIM1_CH3 44U /*!< DMAMUX1 TIM1 CH3 request */
  196. #define DMA_REQUEST_TIM1_CH4 45U /*!< DMAMUX1 TIM1 CH4 request */
  197. #define DMA_REQUEST_TIM1_UP 46U /*!< DMAMUX1 TIM1 UP request */
  198. #define DMA_REQUEST_TIM1_TRIG 47U /*!< DMAMUX1 TIM1 TRIG request */
  199. #define DMA_REQUEST_TIM1_COM 48U /*!< DMAMUX1 TIM1 COM request */
  200. #define DMA_REQUEST_TIM8_CH1 49U /*!< DMAMUX1 TIM8 CH1 request */
  201. #define DMA_REQUEST_TIM8_CH2 50U /*!< DMAMUX1 TIM8 CH2 request */
  202. #define DMA_REQUEST_TIM8_CH3 51U /*!< DMAMUX1 TIM8 CH3 request */
  203. #define DMA_REQUEST_TIM8_CH4 52U /*!< DMAMUX1 TIM8 CH4 request */
  204. #define DMA_REQUEST_TIM8_UP 53U /*!< DMAMUX1 TIM8 UP request */
  205. #define DMA_REQUEST_TIM8_TRIG 54U /*!< DMAMUX1 TIM8 TRIG request */
  206. #define DMA_REQUEST_TIM8_COM 55U /*!< DMAMUX1 TIM8 COM request */
  207. #define DMA_REQUEST_TIM2_CH1 56U /*!< DMAMUX1 TIM2 CH1 request */
  208. #define DMA_REQUEST_TIM2_CH2 57U /*!< DMAMUX1 TIM2 CH2 request */
  209. #define DMA_REQUEST_TIM2_CH3 58U /*!< DMAMUX1 TIM2 CH3 request */
  210. #define DMA_REQUEST_TIM2_CH4 59U /*!< DMAMUX1 TIM2 CH4 request */
  211. #define DMA_REQUEST_TIM2_UP 60U /*!< DMAMUX1 TIM2 UP request */
  212. #define DMA_REQUEST_TIM3_CH1 61U /*!< DMAMUX1 TIM3 CH1 request */
  213. #define DMA_REQUEST_TIM3_CH2 62U /*!< DMAMUX1 TIM3 CH2 request */
  214. #define DMA_REQUEST_TIM3_CH3 63U /*!< DMAMUX1 TIM3 CH3 request */
  215. #define DMA_REQUEST_TIM3_CH4 64U /*!< DMAMUX1 TIM3 CH4 request */
  216. #define DMA_REQUEST_TIM3_UP 65U /*!< DMAMUX1 TIM3 UP request */
  217. #define DMA_REQUEST_TIM3_TRIG 66U /*!< DMAMUX1 TIM3 TRIG request */
  218. #define DMA_REQUEST_TIM4_CH1 67U /*!< DMAMUX1 TIM4 CH1 request */
  219. #define DMA_REQUEST_TIM4_CH2 68U /*!< DMAMUX1 TIM4 CH2 request */
  220. #define DMA_REQUEST_TIM4_CH3 69U /*!< DMAMUX1 TIM4 CH3 request */
  221. #define DMA_REQUEST_TIM4_CH4 70U /*!< DMAMUX1 TIM4 CH4 request */
  222. #define DMA_REQUEST_TIM4_UP 71U /*!< DMAMUX1 TIM4 UP request */
  223. #define DMA_REQUEST_TIM5_CH1 72U /*!< DMAMUX1 TIM5 CH1 request */
  224. #define DMA_REQUEST_TIM5_CH2 73U /*!< DMAMUX1 TIM5 CH2 request */
  225. #define DMA_REQUEST_TIM5_CH3 74U /*!< DMAMUX1 TIM5 CH3 request */
  226. #define DMA_REQUEST_TIM5_CH4 75U /*!< DMAMUX1 TIM5 CH4 request */
  227. #define DMA_REQUEST_TIM5_UP 76U /*!< DMAMUX1 TIM5 UP request */
  228. #define DMA_REQUEST_TIM5_TRIG 77U /*!< DMAMUX1 TIM5 TRIG request */
  229. #define DMA_REQUEST_TIM15_CH1 78U /*!< DMAMUX1 TIM15 CH1 request */
  230. #define DMA_REQUEST_TIM15_UP 79U /*!< DMAMUX1 TIM15 UP request */
  231. #define DMA_REQUEST_TIM15_TRIG 80U /*!< DMAMUX1 TIM15 TRIG request */
  232. #define DMA_REQUEST_TIM15_COM 81U /*!< DMAMUX1 TIM15 COM request */
  233. #define DMA_REQUEST_TIM16_CH1 82U /*!< DMAMUX1 TIM16 CH1 request */
  234. #define DMA_REQUEST_TIM16_UP 83U /*!< DMAMUX1 TIM16 UP request */
  235. #define DMA_REQUEST_TIM17_CH1 84U /*!< DMAMUX1 TIM17 CH1 request */
  236. #define DMA_REQUEST_TIM17_UP 85U /*!< DMAMUX1 TIM17 UP request */
  237. #define DMA_REQUEST_DFSDM1_FLT0 86U /*!< DMAMUX1 DFSDM1 Filter0 request */
  238. #define DMA_REQUEST_DFSDM1_FLT1 87U /*!< DMAMUX1 DFSDM1 Filter1 request */
  239. #define DMA_REQUEST_DFSDM1_FLT2 88U /*!< DMAMUX1 DFSDM1 Filter2 request */
  240. #define DMA_REQUEST_DFSDM1_FLT3 89U /*!< DMAMUX1 DFSDM1 Filter3 request */
  241. #define DMA_REQUEST_DCMI 90U /*!< DMAMUX1 DCMI request */
  242. #define DMA_REQUEST_AES_IN 91U /*!< DMAMUX1 AES IN request */
  243. #define DMA_REQUEST_AES_OUT 92U /*!< DMAMUX1 AES OUT request */
  244. #define DMA_REQUEST_HASH_IN 93U /*!< DMAMUX1 HASH IN request */
  245. #endif /* DMAMUX1 */
  246. /**
  247. * @}
  248. */
  249. /** @defgroup DMA_Data_transfer_direction DMA Data transfer direction
  250. * @{
  251. */
  252. #define DMA_PERIPH_TO_MEMORY 0x00000000U /*!< Peripheral to memory direction */
  253. #define DMA_MEMORY_TO_PERIPH DMA_CCR_DIR /*!< Memory to peripheral direction */
  254. #define DMA_MEMORY_TO_MEMORY DMA_CCR_MEM2MEM /*!< Memory to memory direction */
  255. /**
  256. * @}
  257. */
  258. /** @defgroup DMA_Peripheral_incremented_mode DMA Peripheral incremented mode
  259. * @{
  260. */
  261. #define DMA_PINC_ENABLE DMA_CCR_PINC /*!< Peripheral increment mode Enable */
  262. #define DMA_PINC_DISABLE 0x00000000U /*!< Peripheral increment mode Disable */
  263. /**
  264. * @}
  265. */
  266. /** @defgroup DMA_Memory_incremented_mode DMA Memory incremented mode
  267. * @{
  268. */
  269. #define DMA_MINC_ENABLE DMA_CCR_MINC /*!< Memory increment mode Enable */
  270. #define DMA_MINC_DISABLE 0x00000000U /*!< Memory increment mode Disable */
  271. /**
  272. * @}
  273. */
  274. /** @defgroup DMA_Peripheral_data_size DMA Peripheral data size
  275. * @{
  276. */
  277. #define DMA_PDATAALIGN_BYTE 0x00000000U /*!< Peripheral data alignment : Byte */
  278. #define DMA_PDATAALIGN_HALFWORD DMA_CCR_PSIZE_0 /*!< Peripheral data alignment : HalfWord */
  279. #define DMA_PDATAALIGN_WORD DMA_CCR_PSIZE_1 /*!< Peripheral data alignment : Word */
  280. /**
  281. * @}
  282. */
  283. /** @defgroup DMA_Memory_data_size DMA Memory data size
  284. * @{
  285. */
  286. #define DMA_MDATAALIGN_BYTE 0x00000000U /*!< Memory data alignment : Byte */
  287. #define DMA_MDATAALIGN_HALFWORD DMA_CCR_MSIZE_0 /*!< Memory data alignment : HalfWord */
  288. #define DMA_MDATAALIGN_WORD DMA_CCR_MSIZE_1 /*!< Memory data alignment : Word */
  289. /**
  290. * @}
  291. */
  292. /** @defgroup DMA_mode DMA mode
  293. * @{
  294. */
  295. #define DMA_NORMAL 0x00000000U /*!< Normal mode */
  296. #define DMA_CIRCULAR DMA_CCR_CIRC /*!< Circular mode */
  297. /**
  298. * @}
  299. */
  300. /** @defgroup DMA_Priority_level DMA Priority level
  301. * @{
  302. */
  303. #define DMA_PRIORITY_LOW 0x00000000U /*!< Priority level : Low */
  304. #define DMA_PRIORITY_MEDIUM DMA_CCR_PL_0 /*!< Priority level : Medium */
  305. #define DMA_PRIORITY_HIGH DMA_CCR_PL_1 /*!< Priority level : High */
  306. #define DMA_PRIORITY_VERY_HIGH DMA_CCR_PL /*!< Priority level : Very_High */
  307. /**
  308. * @}
  309. */
  310. /** @defgroup DMA_interrupt_enable_definitions DMA interrupt enable definitions
  311. * @{
  312. */
  313. #define DMA_IT_TC DMA_CCR_TCIE
  314. #define DMA_IT_HT DMA_CCR_HTIE
  315. #define DMA_IT_TE DMA_CCR_TEIE
  316. /**
  317. * @}
  318. */
  319. /** @defgroup DMA_flag_definitions DMA flag definitions
  320. * @{
  321. */
  322. #define DMA_FLAG_GL1 DMA_ISR_GIF1
  323. #define DMA_FLAG_TC1 DMA_ISR_TCIF1
  324. #define DMA_FLAG_HT1 DMA_ISR_HTIF1
  325. #define DMA_FLAG_TE1 DMA_ISR_TEIF1
  326. #define DMA_FLAG_GL2 DMA_ISR_GIF2
  327. #define DMA_FLAG_TC2 DMA_ISR_TCIF2
  328. #define DMA_FLAG_HT2 DMA_ISR_HTIF2
  329. #define DMA_FLAG_TE2 DMA_ISR_TEIF2
  330. #define DMA_FLAG_GL3 DMA_ISR_GIF3
  331. #define DMA_FLAG_TC3 DMA_ISR_TCIF3
  332. #define DMA_FLAG_HT3 DMA_ISR_HTIF3
  333. #define DMA_FLAG_TE3 DMA_ISR_TEIF3
  334. #define DMA_FLAG_GL4 DMA_ISR_GIF4
  335. #define DMA_FLAG_TC4 DMA_ISR_TCIF4
  336. #define DMA_FLAG_HT4 DMA_ISR_HTIF4
  337. #define DMA_FLAG_TE4 DMA_ISR_TEIF4
  338. #define DMA_FLAG_GL5 DMA_ISR_GIF5
  339. #define DMA_FLAG_TC5 DMA_ISR_TCIF5
  340. #define DMA_FLAG_HT5 DMA_ISR_HTIF5
  341. #define DMA_FLAG_TE5 DMA_ISR_TEIF5
  342. #define DMA_FLAG_GL6 DMA_ISR_GIF6
  343. #define DMA_FLAG_TC6 DMA_ISR_TCIF6
  344. #define DMA_FLAG_HT6 DMA_ISR_HTIF6
  345. #define DMA_FLAG_TE6 DMA_ISR_TEIF6
  346. #define DMA_FLAG_GL7 DMA_ISR_GIF7
  347. #define DMA_FLAG_TC7 DMA_ISR_TCIF7
  348. #define DMA_FLAG_HT7 DMA_ISR_HTIF7
  349. #define DMA_FLAG_TE7 DMA_ISR_TEIF7
  350. /**
  351. * @}
  352. */
  353. /**
  354. * @}
  355. */
  356. /* Exported macros -----------------------------------------------------------*/
  357. /** @defgroup DMA_Exported_Macros DMA Exported Macros
  358. * @{
  359. */
  360. /** @brief Reset DMA handle state.
  361. * @param __HANDLE__ DMA handle
  362. * @retval None
  363. */
  364. #define __HAL_DMA_RESET_HANDLE_STATE(__HANDLE__) ((__HANDLE__)->State = HAL_DMA_STATE_RESET)
  365. /**
  366. * @brief Enable the specified DMA Channel.
  367. * @param __HANDLE__ DMA handle
  368. * @retval None
  369. */
  370. #define __HAL_DMA_ENABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR |= DMA_CCR_EN)
  371. /**
  372. * @brief Disable the specified DMA Channel.
  373. * @param __HANDLE__ DMA handle
  374. * @retval None
  375. */
  376. #define __HAL_DMA_DISABLE(__HANDLE__) ((__HANDLE__)->Instance->CCR &= ~DMA_CCR_EN)
  377. /* Interrupt & Flag management */
  378. /**
  379. * @brief Return the current DMA Channel transfer complete flag.
  380. * @param __HANDLE__ DMA handle
  381. * @retval The specified transfer complete flag index.
  382. */
  383. #define __HAL_DMA_GET_TC_FLAG_INDEX(__HANDLE__) \
  384. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TC1 :\
  385. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TC1 :\
  386. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TC2 :\
  387. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TC2 :\
  388. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TC3 :\
  389. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TC3 :\
  390. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TC4 :\
  391. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TC4 :\
  392. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TC5 :\
  393. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TC5 :\
  394. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TC6 :\
  395. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TC6 :\
  396. DMA_FLAG_TC7)
  397. /**
  398. * @brief Return the current DMA Channel half transfer complete flag.
  399. * @param __HANDLE__ DMA handle
  400. * @retval The specified half transfer complete flag index.
  401. */
  402. #define __HAL_DMA_GET_HT_FLAG_INDEX(__HANDLE__)\
  403. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_HT1 :\
  404. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_HT1 :\
  405. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_HT2 :\
  406. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_HT2 :\
  407. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_HT3 :\
  408. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_HT3 :\
  409. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_HT4 :\
  410. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_HT4 :\
  411. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_HT5 :\
  412. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_HT5 :\
  413. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_HT6 :\
  414. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_HT6 :\
  415. DMA_FLAG_HT7)
  416. /**
  417. * @brief Return the current DMA Channel transfer error flag.
  418. * @param __HANDLE__ DMA handle
  419. * @retval The specified transfer error flag index.
  420. */
  421. #define __HAL_DMA_GET_TE_FLAG_INDEX(__HANDLE__)\
  422. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_FLAG_TE1 :\
  423. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_FLAG_TE1 :\
  424. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_FLAG_TE2 :\
  425. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_FLAG_TE2 :\
  426. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_FLAG_TE3 :\
  427. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_FLAG_TE3 :\
  428. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_FLAG_TE4 :\
  429. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_FLAG_TE4 :\
  430. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_FLAG_TE5 :\
  431. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_FLAG_TE5 :\
  432. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_FLAG_TE6 :\
  433. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_FLAG_TE6 :\
  434. DMA_FLAG_TE7)
  435. /**
  436. * @brief Return the current DMA Channel Global interrupt flag.
  437. * @param __HANDLE__ DMA handle
  438. * @retval The specified transfer error flag index.
  439. */
  440. #define __HAL_DMA_GET_GI_FLAG_INDEX(__HANDLE__)\
  441. (((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel1))? DMA_ISR_GIF1 :\
  442. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel1))? DMA_ISR_GIF1 :\
  443. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel2))? DMA_ISR_GIF2 :\
  444. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel2))? DMA_ISR_GIF2 :\
  445. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel3))? DMA_ISR_GIF3 :\
  446. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel3))? DMA_ISR_GIF3 :\
  447. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel4))? DMA_ISR_GIF4 :\
  448. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel4))? DMA_ISR_GIF4 :\
  449. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel5))? DMA_ISR_GIF5 :\
  450. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel5))? DMA_ISR_GIF5 :\
  451. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA1_Channel6))? DMA_ISR_GIF6 :\
  452. ((uint32_t)((__HANDLE__)->Instance) == ((uint32_t)DMA2_Channel6))? DMA_ISR_GIF6 :\
  453. DMA_ISR_GIF7)
  454. /**
  455. * @brief Get the DMA Channel pending flags.
  456. * @param __HANDLE__ DMA handle
  457. * @param __FLAG__ Get the specified flag.
  458. * This parameter can be any combination of the following values:
  459. * @arg DMA_FLAG_TCx: Transfer complete flag
  460. * @arg DMA_FLAG_HTx: Half transfer complete flag
  461. * @arg DMA_FLAG_TEx: Transfer error flag
  462. * @arg DMA_FLAG_GLx: Global interrupt flag
  463. * Where x can be from 1 to 7 to select the DMA Channel x flag.
  464. * @retval The state of FLAG (SET or RESET).
  465. */
  466. #define __HAL_DMA_GET_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
  467. (DMA2->ISR & (__FLAG__)) : (DMA1->ISR & (__FLAG__)))
  468. /**
  469. * @brief Clear the DMA Channel pending flags.
  470. * @param __HANDLE__ DMA handle
  471. * @param __FLAG__ specifies the flag to clear.
  472. * This parameter can be any combination of the following values:
  473. * @arg DMA_FLAG_TCx: Transfer complete flag
  474. * @arg DMA_FLAG_HTx: Half transfer complete flag
  475. * @arg DMA_FLAG_TEx: Transfer error flag
  476. * @arg DMA_FLAG_GLx: Global interrupt flag
  477. * Where x can be from 1 to 7 to select the DMA Channel x flag.
  478. * @retval None
  479. */
  480. #define __HAL_DMA_CLEAR_FLAG(__HANDLE__, __FLAG__) (((uint32_t)((__HANDLE__)->Instance) > ((uint32_t)DMA1_Channel7))? \
  481. (DMA2->IFCR = (__FLAG__)) : (DMA1->IFCR = (__FLAG__)))
  482. /**
  483. * @brief Enable the specified DMA Channel interrupts.
  484. * @param __HANDLE__ DMA handle
  485. * @param __INTERRUPT__ specifies the DMA interrupt sources to be enabled or disabled.
  486. * This parameter can be any combination of the following values:
  487. * @arg DMA_IT_TC: Transfer complete interrupt mask
  488. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  489. * @arg DMA_IT_TE: Transfer error interrupt mask
  490. * @retval None
  491. */
  492. #define __HAL_DMA_ENABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR |= (__INTERRUPT__))
  493. /**
  494. * @brief Disable the specified DMA Channel interrupts.
  495. * @param __HANDLE__ DMA handle
  496. * @param __INTERRUPT__ specifies the DMA interrupt sources to be enabled or disabled.
  497. * This parameter can be any combination of the following values:
  498. * @arg DMA_IT_TC: Transfer complete interrupt mask
  499. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  500. * @arg DMA_IT_TE: Transfer error interrupt mask
  501. * @retval None
  502. */
  503. #define __HAL_DMA_DISABLE_IT(__HANDLE__, __INTERRUPT__) ((__HANDLE__)->Instance->CCR &= ~(__INTERRUPT__))
  504. /**
  505. * @brief Check whether the specified DMA Channel interrupt is enabled or not.
  506. * @param __HANDLE__ DMA handle
  507. * @param __INTERRUPT__ specifies the DMA interrupt source to check.
  508. * This parameter can be one of the following values:
  509. * @arg DMA_IT_TC: Transfer complete interrupt mask
  510. * @arg DMA_IT_HT: Half transfer complete interrupt mask
  511. * @arg DMA_IT_TE: Transfer error interrupt mask
  512. * @retval The state of DMA_IT (SET or RESET).
  513. */
  514. #define __HAL_DMA_GET_IT_SOURCE(__HANDLE__, __INTERRUPT__) (((__HANDLE__)->Instance->CCR & (__INTERRUPT__)))
  515. /**
  516. * @brief Return the number of remaining data units in the current DMA Channel transfer.
  517. * @param __HANDLE__ DMA handle
  518. * @retval The number of remaining data units in the current DMA Channel transfer.
  519. */
  520. #define __HAL_DMA_GET_COUNTER(__HANDLE__) ((__HANDLE__)->Instance->CNDTR)
  521. /**
  522. * @}
  523. */
  524. #if defined(DMAMUX1)
  525. /* Include DMA HAL Extension module */
  526. #include "stm32l4xx_hal_dma_ex.h"
  527. #endif /* DMAMUX1 */
  528. /* Exported functions --------------------------------------------------------*/
  529. /** @addtogroup DMA_Exported_Functions
  530. * @{
  531. */
  532. /** @addtogroup DMA_Exported_Functions_Group1
  533. * @{
  534. */
  535. /* Initialization and de-initialization functions *****************************/
  536. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma);
  537. HAL_StatusTypeDef HAL_DMA_DeInit (DMA_HandleTypeDef *hdma);
  538. /**
  539. * @}
  540. */
  541. /** @addtogroup DMA_Exported_Functions_Group2
  542. * @{
  543. */
  544. /* IO operation functions *****************************************************/
  545. HAL_StatusTypeDef HAL_DMA_Start (DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  546. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength);
  547. HAL_StatusTypeDef HAL_DMA_Abort(DMA_HandleTypeDef *hdma);
  548. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma);
  549. HAL_StatusTypeDef HAL_DMA_PollForTransfer(DMA_HandleTypeDef *hdma, HAL_DMA_LevelCompleteTypeDef CompleteLevel, uint32_t Timeout);
  550. void HAL_DMA_IRQHandler(DMA_HandleTypeDef *hdma);
  551. HAL_StatusTypeDef HAL_DMA_RegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID, void (* pCallback)( DMA_HandleTypeDef * _hdma));
  552. HAL_StatusTypeDef HAL_DMA_UnRegisterCallback(DMA_HandleTypeDef *hdma, HAL_DMA_CallbackIDTypeDef CallbackID);
  553. /**
  554. * @}
  555. */
  556. /** @addtogroup DMA_Exported_Functions_Group3
  557. * @{
  558. */
  559. /* Peripheral State and Error functions ***************************************/
  560. HAL_DMA_StateTypeDef HAL_DMA_GetState(DMA_HandleTypeDef *hdma);
  561. uint32_t HAL_DMA_GetError(DMA_HandleTypeDef *hdma);
  562. /**
  563. * @}
  564. */
  565. /**
  566. * @}
  567. */
  568. /* Private macros ------------------------------------------------------------*/
  569. /** @defgroup DMA_Private_Macros DMA Private Macros
  570. * @{
  571. */
  572. #define IS_DMA_DIRECTION(DIRECTION) (((DIRECTION) == DMA_PERIPH_TO_MEMORY ) || \
  573. ((DIRECTION) == DMA_MEMORY_TO_PERIPH) || \
  574. ((DIRECTION) == DMA_MEMORY_TO_MEMORY))
  575. #define IS_DMA_BUFFER_SIZE(SIZE) (((SIZE) >= 0x1U) && ((SIZE) < 0x10000U))
  576. #define IS_DMA_PERIPHERAL_INC_STATE(STATE) (((STATE) == DMA_PINC_ENABLE) || \
  577. ((STATE) == DMA_PINC_DISABLE))
  578. #define IS_DMA_MEMORY_INC_STATE(STATE) (((STATE) == DMA_MINC_ENABLE) || \
  579. ((STATE) == DMA_MINC_DISABLE))
  580. #if !defined (DMAMUX1)
  581. #define IS_DMA_ALL_REQUEST(REQUEST) (((REQUEST) == DMA_REQUEST_0) || \
  582. ((REQUEST) == DMA_REQUEST_1) || \
  583. ((REQUEST) == DMA_REQUEST_2) || \
  584. ((REQUEST) == DMA_REQUEST_3) || \
  585. ((REQUEST) == DMA_REQUEST_4) || \
  586. ((REQUEST) == DMA_REQUEST_5) || \
  587. ((REQUEST) == DMA_REQUEST_6) || \
  588. ((REQUEST) == DMA_REQUEST_7))
  589. #endif
  590. #if defined(DMAMUX1)
  591. #define IS_DMA_ALL_REQUEST(REQUEST)((REQUEST) <= DMA_REQUEST_HASH_IN)
  592. #endif /* DMAMUX1 */
  593. #define IS_DMA_PERIPHERAL_DATA_SIZE(SIZE) (((SIZE) == DMA_PDATAALIGN_BYTE) || \
  594. ((SIZE) == DMA_PDATAALIGN_HALFWORD) || \
  595. ((SIZE) == DMA_PDATAALIGN_WORD))
  596. #define IS_DMA_MEMORY_DATA_SIZE(SIZE) (((SIZE) == DMA_MDATAALIGN_BYTE) || \
  597. ((SIZE) == DMA_MDATAALIGN_HALFWORD) || \
  598. ((SIZE) == DMA_MDATAALIGN_WORD ))
  599. #define IS_DMA_MODE(MODE) (((MODE) == DMA_NORMAL ) || \
  600. ((MODE) == DMA_CIRCULAR))
  601. #define IS_DMA_PRIORITY(PRIORITY) (((PRIORITY) == DMA_PRIORITY_LOW ) || \
  602. ((PRIORITY) == DMA_PRIORITY_MEDIUM) || \
  603. ((PRIORITY) == DMA_PRIORITY_HIGH) || \
  604. ((PRIORITY) == DMA_PRIORITY_VERY_HIGH))
  605. /**
  606. * @}
  607. */
  608. /* Private functions ---------------------------------------------------------*/
  609. /**
  610. * @}
  611. */
  612. /**
  613. * @}
  614. */
  615. #ifdef __cplusplus
  616. }
  617. #endif
  618. #endif /* STM32L4xx_HAL_DMA_H */
  619. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/