STM32F103_WifiAttenCtrlTest.list 487 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381
  1. STM32F103_WifiAttenCtrlTest.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00005c18 080041e8 080041e8 000041e8 2**3
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 000003b8 08009e00 08009e00 00009e00 2**3
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 0800a1b8 0800a1b8 0000a1b8 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 0800a1bc 0800a1bc 0000a1bc 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 000003dc 20000000 0800a1c0 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000f84 200003dc 0800a59c 000103dc 2**2
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20001360 0800a59c 00011360 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 000103dc 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 00014737 00000000 00000000 00010405 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003131 00000000 00000000 00024b3c 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 00007eb3 00000000 00000000 00027c6d 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000c08 00000000 00000000 0002fb20 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001000 00000000 00000000 00030728 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00006ee5 00000000 00000000 00031728 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 000045b7 00000000 00000000 0003860d 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0003cbc4 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 000032b0 00000000 00000000 0003cc40 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080041e8 <__do_global_dtors_aux>:
  42. 80041e8: b510 push {r4, lr}
  43. 80041ea: 4c05 ldr r4, [pc, #20] ; (8004200 <__do_global_dtors_aux+0x18>)
  44. 80041ec: 7823 ldrb r3, [r4, #0]
  45. 80041ee: b933 cbnz r3, 80041fe <__do_global_dtors_aux+0x16>
  46. 80041f0: 4b04 ldr r3, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x1c>)
  47. 80041f2: b113 cbz r3, 80041fa <__do_global_dtors_aux+0x12>
  48. 80041f4: 4804 ldr r0, [pc, #16] ; (8004208 <__do_global_dtors_aux+0x20>)
  49. 80041f6: f3af 8000 nop.w
  50. 80041fa: 2301 movs r3, #1
  51. 80041fc: 7023 strb r3, [r4, #0]
  52. 80041fe: bd10 pop {r4, pc}
  53. 8004200: 200003dc .word 0x200003dc
  54. 8004204: 00000000 .word 0x00000000
  55. 8004208: 08009de8 .word 0x08009de8
  56. 0800420c <frame_dummy>:
  57. 800420c: b508 push {r3, lr}
  58. 800420e: 4b03 ldr r3, [pc, #12] ; (800421c <frame_dummy+0x10>)
  59. 8004210: b11b cbz r3, 800421a <frame_dummy+0xe>
  60. 8004212: 4903 ldr r1, [pc, #12] ; (8004220 <frame_dummy+0x14>)
  61. 8004214: 4803 ldr r0, [pc, #12] ; (8004224 <frame_dummy+0x18>)
  62. 8004216: f3af 8000 nop.w
  63. 800421a: bd08 pop {r3, pc}
  64. 800421c: 00000000 .word 0x00000000
  65. 8004220: 200003e0 .word 0x200003e0
  66. 8004224: 08009de8 .word 0x08009de8
  67. 08004228 <strlen>:
  68. 8004228: 4603 mov r3, r0
  69. 800422a: f813 2b01 ldrb.w r2, [r3], #1
  70. 800422e: 2a00 cmp r2, #0
  71. 8004230: d1fb bne.n 800422a <strlen+0x2>
  72. 8004232: 1a18 subs r0, r3, r0
  73. 8004234: 3801 subs r0, #1
  74. 8004236: 4770 bx lr
  75. 08004238 <__aeabi_drsub>:
  76. 8004238: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  77. 800423c: e002 b.n 8004244 <__adddf3>
  78. 800423e: bf00 nop
  79. 08004240 <__aeabi_dsub>:
  80. 8004240: f083 4300 eor.w r3, r3, #2147483648 ; 0x80000000
  81. 08004244 <__adddf3>:
  82. 8004244: b530 push {r4, r5, lr}
  83. 8004246: ea4f 0441 mov.w r4, r1, lsl #1
  84. 800424a: ea4f 0543 mov.w r5, r3, lsl #1
  85. 800424e: ea94 0f05 teq r4, r5
  86. 8004252: bf08 it eq
  87. 8004254: ea90 0f02 teqeq r0, r2
  88. 8004258: bf1f itttt ne
  89. 800425a: ea54 0c00 orrsne.w ip, r4, r0
  90. 800425e: ea55 0c02 orrsne.w ip, r5, r2
  91. 8004262: ea7f 5c64 mvnsne.w ip, r4, asr #21
  92. 8004266: ea7f 5c65 mvnsne.w ip, r5, asr #21
  93. 800426a: f000 80e2 beq.w 8004432 <__adddf3+0x1ee>
  94. 800426e: ea4f 5454 mov.w r4, r4, lsr #21
  95. 8004272: ebd4 5555 rsbs r5, r4, r5, lsr #21
  96. 8004276: bfb8 it lt
  97. 8004278: 426d neglt r5, r5
  98. 800427a: dd0c ble.n 8004296 <__adddf3+0x52>
  99. 800427c: 442c add r4, r5
  100. 800427e: ea80 0202 eor.w r2, r0, r2
  101. 8004282: ea81 0303 eor.w r3, r1, r3
  102. 8004286: ea82 0000 eor.w r0, r2, r0
  103. 800428a: ea83 0101 eor.w r1, r3, r1
  104. 800428e: ea80 0202 eor.w r2, r0, r2
  105. 8004292: ea81 0303 eor.w r3, r1, r3
  106. 8004296: 2d36 cmp r5, #54 ; 0x36
  107. 8004298: bf88 it hi
  108. 800429a: bd30 pophi {r4, r5, pc}
  109. 800429c: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  110. 80042a0: ea4f 3101 mov.w r1, r1, lsl #12
  111. 80042a4: f44f 1c80 mov.w ip, #1048576 ; 0x100000
  112. 80042a8: ea4c 3111 orr.w r1, ip, r1, lsr #12
  113. 80042ac: d002 beq.n 80042b4 <__adddf3+0x70>
  114. 80042ae: 4240 negs r0, r0
  115. 80042b0: eb61 0141 sbc.w r1, r1, r1, lsl #1
  116. 80042b4: f013 4f00 tst.w r3, #2147483648 ; 0x80000000
  117. 80042b8: ea4f 3303 mov.w r3, r3, lsl #12
  118. 80042bc: ea4c 3313 orr.w r3, ip, r3, lsr #12
  119. 80042c0: d002 beq.n 80042c8 <__adddf3+0x84>
  120. 80042c2: 4252 negs r2, r2
  121. 80042c4: eb63 0343 sbc.w r3, r3, r3, lsl #1
  122. 80042c8: ea94 0f05 teq r4, r5
  123. 80042cc: f000 80a7 beq.w 800441e <__adddf3+0x1da>
  124. 80042d0: f1a4 0401 sub.w r4, r4, #1
  125. 80042d4: f1d5 0e20 rsbs lr, r5, #32
  126. 80042d8: db0d blt.n 80042f6 <__adddf3+0xb2>
  127. 80042da: fa02 fc0e lsl.w ip, r2, lr
  128. 80042de: fa22 f205 lsr.w r2, r2, r5
  129. 80042e2: 1880 adds r0, r0, r2
  130. 80042e4: f141 0100 adc.w r1, r1, #0
  131. 80042e8: fa03 f20e lsl.w r2, r3, lr
  132. 80042ec: 1880 adds r0, r0, r2
  133. 80042ee: fa43 f305 asr.w r3, r3, r5
  134. 80042f2: 4159 adcs r1, r3
  135. 80042f4: e00e b.n 8004314 <__adddf3+0xd0>
  136. 80042f6: f1a5 0520 sub.w r5, r5, #32
  137. 80042fa: f10e 0e20 add.w lr, lr, #32
  138. 80042fe: 2a01 cmp r2, #1
  139. 8004300: fa03 fc0e lsl.w ip, r3, lr
  140. 8004304: bf28 it cs
  141. 8004306: f04c 0c02 orrcs.w ip, ip, #2
  142. 800430a: fa43 f305 asr.w r3, r3, r5
  143. 800430e: 18c0 adds r0, r0, r3
  144. 8004310: eb51 71e3 adcs.w r1, r1, r3, asr #31
  145. 8004314: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  146. 8004318: d507 bpl.n 800432a <__adddf3+0xe6>
  147. 800431a: f04f 0e00 mov.w lr, #0
  148. 800431e: f1dc 0c00 rsbs ip, ip, #0
  149. 8004322: eb7e 0000 sbcs.w r0, lr, r0
  150. 8004326: eb6e 0101 sbc.w r1, lr, r1
  151. 800432a: f5b1 1f80 cmp.w r1, #1048576 ; 0x100000
  152. 800432e: d31b bcc.n 8004368 <__adddf3+0x124>
  153. 8004330: f5b1 1f00 cmp.w r1, #2097152 ; 0x200000
  154. 8004334: d30c bcc.n 8004350 <__adddf3+0x10c>
  155. 8004336: 0849 lsrs r1, r1, #1
  156. 8004338: ea5f 0030 movs.w r0, r0, rrx
  157. 800433c: ea4f 0c3c mov.w ip, ip, rrx
  158. 8004340: f104 0401 add.w r4, r4, #1
  159. 8004344: ea4f 5244 mov.w r2, r4, lsl #21
  160. 8004348: f512 0f80 cmn.w r2, #4194304 ; 0x400000
  161. 800434c: f080 809a bcs.w 8004484 <__adddf3+0x240>
  162. 8004350: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  163. 8004354: bf08 it eq
  164. 8004356: ea5f 0c50 movseq.w ip, r0, lsr #1
  165. 800435a: f150 0000 adcs.w r0, r0, #0
  166. 800435e: eb41 5104 adc.w r1, r1, r4, lsl #20
  167. 8004362: ea41 0105 orr.w r1, r1, r5
  168. 8004366: bd30 pop {r4, r5, pc}
  169. 8004368: ea5f 0c4c movs.w ip, ip, lsl #1
  170. 800436c: 4140 adcs r0, r0
  171. 800436e: eb41 0101 adc.w r1, r1, r1
  172. 8004372: f411 1f80 tst.w r1, #1048576 ; 0x100000
  173. 8004376: f1a4 0401 sub.w r4, r4, #1
  174. 800437a: d1e9 bne.n 8004350 <__adddf3+0x10c>
  175. 800437c: f091 0f00 teq r1, #0
  176. 8004380: bf04 itt eq
  177. 8004382: 4601 moveq r1, r0
  178. 8004384: 2000 moveq r0, #0
  179. 8004386: fab1 f381 clz r3, r1
  180. 800438a: bf08 it eq
  181. 800438c: 3320 addeq r3, #32
  182. 800438e: f1a3 030b sub.w r3, r3, #11
  183. 8004392: f1b3 0220 subs.w r2, r3, #32
  184. 8004396: da0c bge.n 80043b2 <__adddf3+0x16e>
  185. 8004398: 320c adds r2, #12
  186. 800439a: dd08 ble.n 80043ae <__adddf3+0x16a>
  187. 800439c: f102 0c14 add.w ip, r2, #20
  188. 80043a0: f1c2 020c rsb r2, r2, #12
  189. 80043a4: fa01 f00c lsl.w r0, r1, ip
  190. 80043a8: fa21 f102 lsr.w r1, r1, r2
  191. 80043ac: e00c b.n 80043c8 <__adddf3+0x184>
  192. 80043ae: f102 0214 add.w r2, r2, #20
  193. 80043b2: bfd8 it le
  194. 80043b4: f1c2 0c20 rsble ip, r2, #32
  195. 80043b8: fa01 f102 lsl.w r1, r1, r2
  196. 80043bc: fa20 fc0c lsr.w ip, r0, ip
  197. 80043c0: bfdc itt le
  198. 80043c2: ea41 010c orrle.w r1, r1, ip
  199. 80043c6: 4090 lslle r0, r2
  200. 80043c8: 1ae4 subs r4, r4, r3
  201. 80043ca: bfa2 ittt ge
  202. 80043cc: eb01 5104 addge.w r1, r1, r4, lsl #20
  203. 80043d0: 4329 orrge r1, r5
  204. 80043d2: bd30 popge {r4, r5, pc}
  205. 80043d4: ea6f 0404 mvn.w r4, r4
  206. 80043d8: 3c1f subs r4, #31
  207. 80043da: da1c bge.n 8004416 <__adddf3+0x1d2>
  208. 80043dc: 340c adds r4, #12
  209. 80043de: dc0e bgt.n 80043fe <__adddf3+0x1ba>
  210. 80043e0: f104 0414 add.w r4, r4, #20
  211. 80043e4: f1c4 0220 rsb r2, r4, #32
  212. 80043e8: fa20 f004 lsr.w r0, r0, r4
  213. 80043ec: fa01 f302 lsl.w r3, r1, r2
  214. 80043f0: ea40 0003 orr.w r0, r0, r3
  215. 80043f4: fa21 f304 lsr.w r3, r1, r4
  216. 80043f8: ea45 0103 orr.w r1, r5, r3
  217. 80043fc: bd30 pop {r4, r5, pc}
  218. 80043fe: f1c4 040c rsb r4, r4, #12
  219. 8004402: f1c4 0220 rsb r2, r4, #32
  220. 8004406: fa20 f002 lsr.w r0, r0, r2
  221. 800440a: fa01 f304 lsl.w r3, r1, r4
  222. 800440e: ea40 0003 orr.w r0, r0, r3
  223. 8004412: 4629 mov r1, r5
  224. 8004414: bd30 pop {r4, r5, pc}
  225. 8004416: fa21 f004 lsr.w r0, r1, r4
  226. 800441a: 4629 mov r1, r5
  227. 800441c: bd30 pop {r4, r5, pc}
  228. 800441e: f094 0f00 teq r4, #0
  229. 8004422: f483 1380 eor.w r3, r3, #1048576 ; 0x100000
  230. 8004426: bf06 itte eq
  231. 8004428: f481 1180 eoreq.w r1, r1, #1048576 ; 0x100000
  232. 800442c: 3401 addeq r4, #1
  233. 800442e: 3d01 subne r5, #1
  234. 8004430: e74e b.n 80042d0 <__adddf3+0x8c>
  235. 8004432: ea7f 5c64 mvns.w ip, r4, asr #21
  236. 8004436: bf18 it ne
  237. 8004438: ea7f 5c65 mvnsne.w ip, r5, asr #21
  238. 800443c: d029 beq.n 8004492 <__adddf3+0x24e>
  239. 800443e: ea94 0f05 teq r4, r5
  240. 8004442: bf08 it eq
  241. 8004444: ea90 0f02 teqeq r0, r2
  242. 8004448: d005 beq.n 8004456 <__adddf3+0x212>
  243. 800444a: ea54 0c00 orrs.w ip, r4, r0
  244. 800444e: bf04 itt eq
  245. 8004450: 4619 moveq r1, r3
  246. 8004452: 4610 moveq r0, r2
  247. 8004454: bd30 pop {r4, r5, pc}
  248. 8004456: ea91 0f03 teq r1, r3
  249. 800445a: bf1e ittt ne
  250. 800445c: 2100 movne r1, #0
  251. 800445e: 2000 movne r0, #0
  252. 8004460: bd30 popne {r4, r5, pc}
  253. 8004462: ea5f 5c54 movs.w ip, r4, lsr #21
  254. 8004466: d105 bne.n 8004474 <__adddf3+0x230>
  255. 8004468: 0040 lsls r0, r0, #1
  256. 800446a: 4149 adcs r1, r1
  257. 800446c: bf28 it cs
  258. 800446e: f041 4100 orrcs.w r1, r1, #2147483648 ; 0x80000000
  259. 8004472: bd30 pop {r4, r5, pc}
  260. 8004474: f514 0480 adds.w r4, r4, #4194304 ; 0x400000
  261. 8004478: bf3c itt cc
  262. 800447a: f501 1180 addcc.w r1, r1, #1048576 ; 0x100000
  263. 800447e: bd30 popcc {r4, r5, pc}
  264. 8004480: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  265. 8004484: f045 41fe orr.w r1, r5, #2130706432 ; 0x7f000000
  266. 8004488: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  267. 800448c: f04f 0000 mov.w r0, #0
  268. 8004490: bd30 pop {r4, r5, pc}
  269. 8004492: ea7f 5c64 mvns.w ip, r4, asr #21
  270. 8004496: bf1a itte ne
  271. 8004498: 4619 movne r1, r3
  272. 800449a: 4610 movne r0, r2
  273. 800449c: ea7f 5c65 mvnseq.w ip, r5, asr #21
  274. 80044a0: bf1c itt ne
  275. 80044a2: 460b movne r3, r1
  276. 80044a4: 4602 movne r2, r0
  277. 80044a6: ea50 3401 orrs.w r4, r0, r1, lsl #12
  278. 80044aa: bf06 itte eq
  279. 80044ac: ea52 3503 orrseq.w r5, r2, r3, lsl #12
  280. 80044b0: ea91 0f03 teqeq r1, r3
  281. 80044b4: f441 2100 orrne.w r1, r1, #524288 ; 0x80000
  282. 80044b8: bd30 pop {r4, r5, pc}
  283. 80044ba: bf00 nop
  284. 080044bc <__aeabi_ui2d>:
  285. 80044bc: f090 0f00 teq r0, #0
  286. 80044c0: bf04 itt eq
  287. 80044c2: 2100 moveq r1, #0
  288. 80044c4: 4770 bxeq lr
  289. 80044c6: b530 push {r4, r5, lr}
  290. 80044c8: f44f 6480 mov.w r4, #1024 ; 0x400
  291. 80044cc: f104 0432 add.w r4, r4, #50 ; 0x32
  292. 80044d0: f04f 0500 mov.w r5, #0
  293. 80044d4: f04f 0100 mov.w r1, #0
  294. 80044d8: e750 b.n 800437c <__adddf3+0x138>
  295. 80044da: bf00 nop
  296. 080044dc <__aeabi_i2d>:
  297. 80044dc: f090 0f00 teq r0, #0
  298. 80044e0: bf04 itt eq
  299. 80044e2: 2100 moveq r1, #0
  300. 80044e4: 4770 bxeq lr
  301. 80044e6: b530 push {r4, r5, lr}
  302. 80044e8: f44f 6480 mov.w r4, #1024 ; 0x400
  303. 80044ec: f104 0432 add.w r4, r4, #50 ; 0x32
  304. 80044f0: f010 4500 ands.w r5, r0, #2147483648 ; 0x80000000
  305. 80044f4: bf48 it mi
  306. 80044f6: 4240 negmi r0, r0
  307. 80044f8: f04f 0100 mov.w r1, #0
  308. 80044fc: e73e b.n 800437c <__adddf3+0x138>
  309. 80044fe: bf00 nop
  310. 08004500 <__aeabi_f2d>:
  311. 8004500: 0042 lsls r2, r0, #1
  312. 8004502: ea4f 01e2 mov.w r1, r2, asr #3
  313. 8004506: ea4f 0131 mov.w r1, r1, rrx
  314. 800450a: ea4f 7002 mov.w r0, r2, lsl #28
  315. 800450e: bf1f itttt ne
  316. 8004510: f012 437f andsne.w r3, r2, #4278190080 ; 0xff000000
  317. 8004514: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  318. 8004518: f081 5160 eorne.w r1, r1, #939524096 ; 0x38000000
  319. 800451c: 4770 bxne lr
  320. 800451e: f092 0f00 teq r2, #0
  321. 8004522: bf14 ite ne
  322. 8004524: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  323. 8004528: 4770 bxeq lr
  324. 800452a: b530 push {r4, r5, lr}
  325. 800452c: f44f 7460 mov.w r4, #896 ; 0x380
  326. 8004530: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  327. 8004534: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  328. 8004538: e720 b.n 800437c <__adddf3+0x138>
  329. 800453a: bf00 nop
  330. 0800453c <__aeabi_ul2d>:
  331. 800453c: ea50 0201 orrs.w r2, r0, r1
  332. 8004540: bf08 it eq
  333. 8004542: 4770 bxeq lr
  334. 8004544: b530 push {r4, r5, lr}
  335. 8004546: f04f 0500 mov.w r5, #0
  336. 800454a: e00a b.n 8004562 <__aeabi_l2d+0x16>
  337. 0800454c <__aeabi_l2d>:
  338. 800454c: ea50 0201 orrs.w r2, r0, r1
  339. 8004550: bf08 it eq
  340. 8004552: 4770 bxeq lr
  341. 8004554: b530 push {r4, r5, lr}
  342. 8004556: f011 4500 ands.w r5, r1, #2147483648 ; 0x80000000
  343. 800455a: d502 bpl.n 8004562 <__aeabi_l2d+0x16>
  344. 800455c: 4240 negs r0, r0
  345. 800455e: eb61 0141 sbc.w r1, r1, r1, lsl #1
  346. 8004562: f44f 6480 mov.w r4, #1024 ; 0x400
  347. 8004566: f104 0432 add.w r4, r4, #50 ; 0x32
  348. 800456a: ea5f 5c91 movs.w ip, r1, lsr #22
  349. 800456e: f43f aedc beq.w 800432a <__adddf3+0xe6>
  350. 8004572: f04f 0203 mov.w r2, #3
  351. 8004576: ea5f 0cdc movs.w ip, ip, lsr #3
  352. 800457a: bf18 it ne
  353. 800457c: 3203 addne r2, #3
  354. 800457e: ea5f 0cdc movs.w ip, ip, lsr #3
  355. 8004582: bf18 it ne
  356. 8004584: 3203 addne r2, #3
  357. 8004586: eb02 02dc add.w r2, r2, ip, lsr #3
  358. 800458a: f1c2 0320 rsb r3, r2, #32
  359. 800458e: fa00 fc03 lsl.w ip, r0, r3
  360. 8004592: fa20 f002 lsr.w r0, r0, r2
  361. 8004596: fa01 fe03 lsl.w lr, r1, r3
  362. 800459a: ea40 000e orr.w r0, r0, lr
  363. 800459e: fa21 f102 lsr.w r1, r1, r2
  364. 80045a2: 4414 add r4, r2
  365. 80045a4: e6c1 b.n 800432a <__adddf3+0xe6>
  366. 80045a6: bf00 nop
  367. 080045a8 <__aeabi_dmul>:
  368. 80045a8: b570 push {r4, r5, r6, lr}
  369. 80045aa: f04f 0cff mov.w ip, #255 ; 0xff
  370. 80045ae: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  371. 80045b2: ea1c 5411 ands.w r4, ip, r1, lsr #20
  372. 80045b6: bf1d ittte ne
  373. 80045b8: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  374. 80045bc: ea94 0f0c teqne r4, ip
  375. 80045c0: ea95 0f0c teqne r5, ip
  376. 80045c4: f000 f8de bleq 8004784 <__aeabi_dmul+0x1dc>
  377. 80045c8: 442c add r4, r5
  378. 80045ca: ea81 0603 eor.w r6, r1, r3
  379. 80045ce: ea21 514c bic.w r1, r1, ip, lsl #21
  380. 80045d2: ea23 534c bic.w r3, r3, ip, lsl #21
  381. 80045d6: ea50 3501 orrs.w r5, r0, r1, lsl #12
  382. 80045da: bf18 it ne
  383. 80045dc: ea52 3503 orrsne.w r5, r2, r3, lsl #12
  384. 80045e0: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  385. 80045e4: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  386. 80045e8: d038 beq.n 800465c <__aeabi_dmul+0xb4>
  387. 80045ea: fba0 ce02 umull ip, lr, r0, r2
  388. 80045ee: f04f 0500 mov.w r5, #0
  389. 80045f2: fbe1 e502 umlal lr, r5, r1, r2
  390. 80045f6: f006 4200 and.w r2, r6, #2147483648 ; 0x80000000
  391. 80045fa: fbe0 e503 umlal lr, r5, r0, r3
  392. 80045fe: f04f 0600 mov.w r6, #0
  393. 8004602: fbe1 5603 umlal r5, r6, r1, r3
  394. 8004606: f09c 0f00 teq ip, #0
  395. 800460a: bf18 it ne
  396. 800460c: f04e 0e01 orrne.w lr, lr, #1
  397. 8004610: f1a4 04ff sub.w r4, r4, #255 ; 0xff
  398. 8004614: f5b6 7f00 cmp.w r6, #512 ; 0x200
  399. 8004618: f564 7440 sbc.w r4, r4, #768 ; 0x300
  400. 800461c: d204 bcs.n 8004628 <__aeabi_dmul+0x80>
  401. 800461e: ea5f 0e4e movs.w lr, lr, lsl #1
  402. 8004622: 416d adcs r5, r5
  403. 8004624: eb46 0606 adc.w r6, r6, r6
  404. 8004628: ea42 21c6 orr.w r1, r2, r6, lsl #11
  405. 800462c: ea41 5155 orr.w r1, r1, r5, lsr #21
  406. 8004630: ea4f 20c5 mov.w r0, r5, lsl #11
  407. 8004634: ea40 505e orr.w r0, r0, lr, lsr #21
  408. 8004638: ea4f 2ece mov.w lr, lr, lsl #11
  409. 800463c: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  410. 8004640: bf88 it hi
  411. 8004642: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  412. 8004646: d81e bhi.n 8004686 <__aeabi_dmul+0xde>
  413. 8004648: f1be 4f00 cmp.w lr, #2147483648 ; 0x80000000
  414. 800464c: bf08 it eq
  415. 800464e: ea5f 0e50 movseq.w lr, r0, lsr #1
  416. 8004652: f150 0000 adcs.w r0, r0, #0
  417. 8004656: eb41 5104 adc.w r1, r1, r4, lsl #20
  418. 800465a: bd70 pop {r4, r5, r6, pc}
  419. 800465c: f006 4600 and.w r6, r6, #2147483648 ; 0x80000000
  420. 8004660: ea46 0101 orr.w r1, r6, r1
  421. 8004664: ea40 0002 orr.w r0, r0, r2
  422. 8004668: ea81 0103 eor.w r1, r1, r3
  423. 800466c: ebb4 045c subs.w r4, r4, ip, lsr #1
  424. 8004670: bfc2 ittt gt
  425. 8004672: ebd4 050c rsbsgt r5, r4, ip
  426. 8004676: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  427. 800467a: bd70 popgt {r4, r5, r6, pc}
  428. 800467c: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  429. 8004680: f04f 0e00 mov.w lr, #0
  430. 8004684: 3c01 subs r4, #1
  431. 8004686: f300 80ab bgt.w 80047e0 <__aeabi_dmul+0x238>
  432. 800468a: f114 0f36 cmn.w r4, #54 ; 0x36
  433. 800468e: bfde ittt le
  434. 8004690: 2000 movle r0, #0
  435. 8004692: f001 4100 andle.w r1, r1, #2147483648 ; 0x80000000
  436. 8004696: bd70 pople {r4, r5, r6, pc}
  437. 8004698: f1c4 0400 rsb r4, r4, #0
  438. 800469c: 3c20 subs r4, #32
  439. 800469e: da35 bge.n 800470c <__aeabi_dmul+0x164>
  440. 80046a0: 340c adds r4, #12
  441. 80046a2: dc1b bgt.n 80046dc <__aeabi_dmul+0x134>
  442. 80046a4: f104 0414 add.w r4, r4, #20
  443. 80046a8: f1c4 0520 rsb r5, r4, #32
  444. 80046ac: fa00 f305 lsl.w r3, r0, r5
  445. 80046b0: fa20 f004 lsr.w r0, r0, r4
  446. 80046b4: fa01 f205 lsl.w r2, r1, r5
  447. 80046b8: ea40 0002 orr.w r0, r0, r2
  448. 80046bc: f001 4200 and.w r2, r1, #2147483648 ; 0x80000000
  449. 80046c0: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  450. 80046c4: eb10 70d3 adds.w r0, r0, r3, lsr #31
  451. 80046c8: fa21 f604 lsr.w r6, r1, r4
  452. 80046cc: eb42 0106 adc.w r1, r2, r6
  453. 80046d0: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  454. 80046d4: bf08 it eq
  455. 80046d6: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  456. 80046da: bd70 pop {r4, r5, r6, pc}
  457. 80046dc: f1c4 040c rsb r4, r4, #12
  458. 80046e0: f1c4 0520 rsb r5, r4, #32
  459. 80046e4: fa00 f304 lsl.w r3, r0, r4
  460. 80046e8: fa20 f005 lsr.w r0, r0, r5
  461. 80046ec: fa01 f204 lsl.w r2, r1, r4
  462. 80046f0: ea40 0002 orr.w r0, r0, r2
  463. 80046f4: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  464. 80046f8: eb10 70d3 adds.w r0, r0, r3, lsr #31
  465. 80046fc: f141 0100 adc.w r1, r1, #0
  466. 8004700: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  467. 8004704: bf08 it eq
  468. 8004706: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  469. 800470a: bd70 pop {r4, r5, r6, pc}
  470. 800470c: f1c4 0520 rsb r5, r4, #32
  471. 8004710: fa00 f205 lsl.w r2, r0, r5
  472. 8004714: ea4e 0e02 orr.w lr, lr, r2
  473. 8004718: fa20 f304 lsr.w r3, r0, r4
  474. 800471c: fa01 f205 lsl.w r2, r1, r5
  475. 8004720: ea43 0302 orr.w r3, r3, r2
  476. 8004724: fa21 f004 lsr.w r0, r1, r4
  477. 8004728: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  478. 800472c: fa21 f204 lsr.w r2, r1, r4
  479. 8004730: ea20 0002 bic.w r0, r0, r2
  480. 8004734: eb00 70d3 add.w r0, r0, r3, lsr #31
  481. 8004738: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  482. 800473c: bf08 it eq
  483. 800473e: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  484. 8004742: bd70 pop {r4, r5, r6, pc}
  485. 8004744: f094 0f00 teq r4, #0
  486. 8004748: d10f bne.n 800476a <__aeabi_dmul+0x1c2>
  487. 800474a: f001 4600 and.w r6, r1, #2147483648 ; 0x80000000
  488. 800474e: 0040 lsls r0, r0, #1
  489. 8004750: eb41 0101 adc.w r1, r1, r1
  490. 8004754: f411 1f80 tst.w r1, #1048576 ; 0x100000
  491. 8004758: bf08 it eq
  492. 800475a: 3c01 subeq r4, #1
  493. 800475c: d0f7 beq.n 800474e <__aeabi_dmul+0x1a6>
  494. 800475e: ea41 0106 orr.w r1, r1, r6
  495. 8004762: f095 0f00 teq r5, #0
  496. 8004766: bf18 it ne
  497. 8004768: 4770 bxne lr
  498. 800476a: f003 4600 and.w r6, r3, #2147483648 ; 0x80000000
  499. 800476e: 0052 lsls r2, r2, #1
  500. 8004770: eb43 0303 adc.w r3, r3, r3
  501. 8004774: f413 1f80 tst.w r3, #1048576 ; 0x100000
  502. 8004778: bf08 it eq
  503. 800477a: 3d01 subeq r5, #1
  504. 800477c: d0f7 beq.n 800476e <__aeabi_dmul+0x1c6>
  505. 800477e: ea43 0306 orr.w r3, r3, r6
  506. 8004782: 4770 bx lr
  507. 8004784: ea94 0f0c teq r4, ip
  508. 8004788: ea0c 5513 and.w r5, ip, r3, lsr #20
  509. 800478c: bf18 it ne
  510. 800478e: ea95 0f0c teqne r5, ip
  511. 8004792: d00c beq.n 80047ae <__aeabi_dmul+0x206>
  512. 8004794: ea50 0641 orrs.w r6, r0, r1, lsl #1
  513. 8004798: bf18 it ne
  514. 800479a: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  515. 800479e: d1d1 bne.n 8004744 <__aeabi_dmul+0x19c>
  516. 80047a0: ea81 0103 eor.w r1, r1, r3
  517. 80047a4: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  518. 80047a8: f04f 0000 mov.w r0, #0
  519. 80047ac: bd70 pop {r4, r5, r6, pc}
  520. 80047ae: ea50 0641 orrs.w r6, r0, r1, lsl #1
  521. 80047b2: bf06 itte eq
  522. 80047b4: 4610 moveq r0, r2
  523. 80047b6: 4619 moveq r1, r3
  524. 80047b8: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  525. 80047bc: d019 beq.n 80047f2 <__aeabi_dmul+0x24a>
  526. 80047be: ea94 0f0c teq r4, ip
  527. 80047c2: d102 bne.n 80047ca <__aeabi_dmul+0x222>
  528. 80047c4: ea50 3601 orrs.w r6, r0, r1, lsl #12
  529. 80047c8: d113 bne.n 80047f2 <__aeabi_dmul+0x24a>
  530. 80047ca: ea95 0f0c teq r5, ip
  531. 80047ce: d105 bne.n 80047dc <__aeabi_dmul+0x234>
  532. 80047d0: ea52 3603 orrs.w r6, r2, r3, lsl #12
  533. 80047d4: bf1c itt ne
  534. 80047d6: 4610 movne r0, r2
  535. 80047d8: 4619 movne r1, r3
  536. 80047da: d10a bne.n 80047f2 <__aeabi_dmul+0x24a>
  537. 80047dc: ea81 0103 eor.w r1, r1, r3
  538. 80047e0: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  539. 80047e4: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  540. 80047e8: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  541. 80047ec: f04f 0000 mov.w r0, #0
  542. 80047f0: bd70 pop {r4, r5, r6, pc}
  543. 80047f2: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  544. 80047f6: f441 0178 orr.w r1, r1, #16252928 ; 0xf80000
  545. 80047fa: bd70 pop {r4, r5, r6, pc}
  546. 080047fc <__aeabi_ddiv>:
  547. 80047fc: b570 push {r4, r5, r6, lr}
  548. 80047fe: f04f 0cff mov.w ip, #255 ; 0xff
  549. 8004802: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  550. 8004806: ea1c 5411 ands.w r4, ip, r1, lsr #20
  551. 800480a: bf1d ittte ne
  552. 800480c: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  553. 8004810: ea94 0f0c teqne r4, ip
  554. 8004814: ea95 0f0c teqne r5, ip
  555. 8004818: f000 f8a7 bleq 800496a <__aeabi_ddiv+0x16e>
  556. 800481c: eba4 0405 sub.w r4, r4, r5
  557. 8004820: ea81 0e03 eor.w lr, r1, r3
  558. 8004824: ea52 3503 orrs.w r5, r2, r3, lsl #12
  559. 8004828: ea4f 3101 mov.w r1, r1, lsl #12
  560. 800482c: f000 8088 beq.w 8004940 <__aeabi_ddiv+0x144>
  561. 8004830: ea4f 3303 mov.w r3, r3, lsl #12
  562. 8004834: f04f 5580 mov.w r5, #268435456 ; 0x10000000
  563. 8004838: ea45 1313 orr.w r3, r5, r3, lsr #4
  564. 800483c: ea43 6312 orr.w r3, r3, r2, lsr #24
  565. 8004840: ea4f 2202 mov.w r2, r2, lsl #8
  566. 8004844: ea45 1511 orr.w r5, r5, r1, lsr #4
  567. 8004848: ea45 6510 orr.w r5, r5, r0, lsr #24
  568. 800484c: ea4f 2600 mov.w r6, r0, lsl #8
  569. 8004850: f00e 4100 and.w r1, lr, #2147483648 ; 0x80000000
  570. 8004854: 429d cmp r5, r3
  571. 8004856: bf08 it eq
  572. 8004858: 4296 cmpeq r6, r2
  573. 800485a: f144 04fd adc.w r4, r4, #253 ; 0xfd
  574. 800485e: f504 7440 add.w r4, r4, #768 ; 0x300
  575. 8004862: d202 bcs.n 800486a <__aeabi_ddiv+0x6e>
  576. 8004864: 085b lsrs r3, r3, #1
  577. 8004866: ea4f 0232 mov.w r2, r2, rrx
  578. 800486a: 1ab6 subs r6, r6, r2
  579. 800486c: eb65 0503 sbc.w r5, r5, r3
  580. 8004870: 085b lsrs r3, r3, #1
  581. 8004872: ea4f 0232 mov.w r2, r2, rrx
  582. 8004876: f44f 1080 mov.w r0, #1048576 ; 0x100000
  583. 800487a: f44f 2c00 mov.w ip, #524288 ; 0x80000
  584. 800487e: ebb6 0e02 subs.w lr, r6, r2
  585. 8004882: eb75 0e03 sbcs.w lr, r5, r3
  586. 8004886: bf22 ittt cs
  587. 8004888: 1ab6 subcs r6, r6, r2
  588. 800488a: 4675 movcs r5, lr
  589. 800488c: ea40 000c orrcs.w r0, r0, ip
  590. 8004890: 085b lsrs r3, r3, #1
  591. 8004892: ea4f 0232 mov.w r2, r2, rrx
  592. 8004896: ebb6 0e02 subs.w lr, r6, r2
  593. 800489a: eb75 0e03 sbcs.w lr, r5, r3
  594. 800489e: bf22 ittt cs
  595. 80048a0: 1ab6 subcs r6, r6, r2
  596. 80048a2: 4675 movcs r5, lr
  597. 80048a4: ea40 005c orrcs.w r0, r0, ip, lsr #1
  598. 80048a8: 085b lsrs r3, r3, #1
  599. 80048aa: ea4f 0232 mov.w r2, r2, rrx
  600. 80048ae: ebb6 0e02 subs.w lr, r6, r2
  601. 80048b2: eb75 0e03 sbcs.w lr, r5, r3
  602. 80048b6: bf22 ittt cs
  603. 80048b8: 1ab6 subcs r6, r6, r2
  604. 80048ba: 4675 movcs r5, lr
  605. 80048bc: ea40 009c orrcs.w r0, r0, ip, lsr #2
  606. 80048c0: 085b lsrs r3, r3, #1
  607. 80048c2: ea4f 0232 mov.w r2, r2, rrx
  608. 80048c6: ebb6 0e02 subs.w lr, r6, r2
  609. 80048ca: eb75 0e03 sbcs.w lr, r5, r3
  610. 80048ce: bf22 ittt cs
  611. 80048d0: 1ab6 subcs r6, r6, r2
  612. 80048d2: 4675 movcs r5, lr
  613. 80048d4: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  614. 80048d8: ea55 0e06 orrs.w lr, r5, r6
  615. 80048dc: d018 beq.n 8004910 <__aeabi_ddiv+0x114>
  616. 80048de: ea4f 1505 mov.w r5, r5, lsl #4
  617. 80048e2: ea45 7516 orr.w r5, r5, r6, lsr #28
  618. 80048e6: ea4f 1606 mov.w r6, r6, lsl #4
  619. 80048ea: ea4f 03c3 mov.w r3, r3, lsl #3
  620. 80048ee: ea43 7352 orr.w r3, r3, r2, lsr #29
  621. 80048f2: ea4f 02c2 mov.w r2, r2, lsl #3
  622. 80048f6: ea5f 1c1c movs.w ip, ip, lsr #4
  623. 80048fa: d1c0 bne.n 800487e <__aeabi_ddiv+0x82>
  624. 80048fc: f411 1f80 tst.w r1, #1048576 ; 0x100000
  625. 8004900: d10b bne.n 800491a <__aeabi_ddiv+0x11e>
  626. 8004902: ea41 0100 orr.w r1, r1, r0
  627. 8004906: f04f 0000 mov.w r0, #0
  628. 800490a: f04f 4c00 mov.w ip, #2147483648 ; 0x80000000
  629. 800490e: e7b6 b.n 800487e <__aeabi_ddiv+0x82>
  630. 8004910: f411 1f80 tst.w r1, #1048576 ; 0x100000
  631. 8004914: bf04 itt eq
  632. 8004916: 4301 orreq r1, r0
  633. 8004918: 2000 moveq r0, #0
  634. 800491a: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  635. 800491e: bf88 it hi
  636. 8004920: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  637. 8004924: f63f aeaf bhi.w 8004686 <__aeabi_dmul+0xde>
  638. 8004928: ebb5 0c03 subs.w ip, r5, r3
  639. 800492c: bf04 itt eq
  640. 800492e: ebb6 0c02 subseq.w ip, r6, r2
  641. 8004932: ea5f 0c50 movseq.w ip, r0, lsr #1
  642. 8004936: f150 0000 adcs.w r0, r0, #0
  643. 800493a: eb41 5104 adc.w r1, r1, r4, lsl #20
  644. 800493e: bd70 pop {r4, r5, r6, pc}
  645. 8004940: f00e 4e00 and.w lr, lr, #2147483648 ; 0x80000000
  646. 8004944: ea4e 3111 orr.w r1, lr, r1, lsr #12
  647. 8004948: eb14 045c adds.w r4, r4, ip, lsr #1
  648. 800494c: bfc2 ittt gt
  649. 800494e: ebd4 050c rsbsgt r5, r4, ip
  650. 8004952: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  651. 8004956: bd70 popgt {r4, r5, r6, pc}
  652. 8004958: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  653. 800495c: f04f 0e00 mov.w lr, #0
  654. 8004960: 3c01 subs r4, #1
  655. 8004962: e690 b.n 8004686 <__aeabi_dmul+0xde>
  656. 8004964: ea45 0e06 orr.w lr, r5, r6
  657. 8004968: e68d b.n 8004686 <__aeabi_dmul+0xde>
  658. 800496a: ea0c 5513 and.w r5, ip, r3, lsr #20
  659. 800496e: ea94 0f0c teq r4, ip
  660. 8004972: bf08 it eq
  661. 8004974: ea95 0f0c teqeq r5, ip
  662. 8004978: f43f af3b beq.w 80047f2 <__aeabi_dmul+0x24a>
  663. 800497c: ea94 0f0c teq r4, ip
  664. 8004980: d10a bne.n 8004998 <__aeabi_ddiv+0x19c>
  665. 8004982: ea50 3401 orrs.w r4, r0, r1, lsl #12
  666. 8004986: f47f af34 bne.w 80047f2 <__aeabi_dmul+0x24a>
  667. 800498a: ea95 0f0c teq r5, ip
  668. 800498e: f47f af25 bne.w 80047dc <__aeabi_dmul+0x234>
  669. 8004992: 4610 mov r0, r2
  670. 8004994: 4619 mov r1, r3
  671. 8004996: e72c b.n 80047f2 <__aeabi_dmul+0x24a>
  672. 8004998: ea95 0f0c teq r5, ip
  673. 800499c: d106 bne.n 80049ac <__aeabi_ddiv+0x1b0>
  674. 800499e: ea52 3503 orrs.w r5, r2, r3, lsl #12
  675. 80049a2: f43f aefd beq.w 80047a0 <__aeabi_dmul+0x1f8>
  676. 80049a6: 4610 mov r0, r2
  677. 80049a8: 4619 mov r1, r3
  678. 80049aa: e722 b.n 80047f2 <__aeabi_dmul+0x24a>
  679. 80049ac: ea50 0641 orrs.w r6, r0, r1, lsl #1
  680. 80049b0: bf18 it ne
  681. 80049b2: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  682. 80049b6: f47f aec5 bne.w 8004744 <__aeabi_dmul+0x19c>
  683. 80049ba: ea50 0441 orrs.w r4, r0, r1, lsl #1
  684. 80049be: f47f af0d bne.w 80047dc <__aeabi_dmul+0x234>
  685. 80049c2: ea52 0543 orrs.w r5, r2, r3, lsl #1
  686. 80049c6: f47f aeeb bne.w 80047a0 <__aeabi_dmul+0x1f8>
  687. 80049ca: e712 b.n 80047f2 <__aeabi_dmul+0x24a>
  688. 080049cc <__gedf2>:
  689. 80049cc: f04f 3cff mov.w ip, #4294967295
  690. 80049d0: e006 b.n 80049e0 <__cmpdf2+0x4>
  691. 80049d2: bf00 nop
  692. 080049d4 <__ledf2>:
  693. 80049d4: f04f 0c01 mov.w ip, #1
  694. 80049d8: e002 b.n 80049e0 <__cmpdf2+0x4>
  695. 80049da: bf00 nop
  696. 080049dc <__cmpdf2>:
  697. 80049dc: f04f 0c01 mov.w ip, #1
  698. 80049e0: f84d cd04 str.w ip, [sp, #-4]!
  699. 80049e4: ea4f 0c41 mov.w ip, r1, lsl #1
  700. 80049e8: ea7f 5c6c mvns.w ip, ip, asr #21
  701. 80049ec: ea4f 0c43 mov.w ip, r3, lsl #1
  702. 80049f0: bf18 it ne
  703. 80049f2: ea7f 5c6c mvnsne.w ip, ip, asr #21
  704. 80049f6: d01b beq.n 8004a30 <__cmpdf2+0x54>
  705. 80049f8: b001 add sp, #4
  706. 80049fa: ea50 0c41 orrs.w ip, r0, r1, lsl #1
  707. 80049fe: bf0c ite eq
  708. 8004a00: ea52 0c43 orrseq.w ip, r2, r3, lsl #1
  709. 8004a04: ea91 0f03 teqne r1, r3
  710. 8004a08: bf02 ittt eq
  711. 8004a0a: ea90 0f02 teqeq r0, r2
  712. 8004a0e: 2000 moveq r0, #0
  713. 8004a10: 4770 bxeq lr
  714. 8004a12: f110 0f00 cmn.w r0, #0
  715. 8004a16: ea91 0f03 teq r1, r3
  716. 8004a1a: bf58 it pl
  717. 8004a1c: 4299 cmppl r1, r3
  718. 8004a1e: bf08 it eq
  719. 8004a20: 4290 cmpeq r0, r2
  720. 8004a22: bf2c ite cs
  721. 8004a24: 17d8 asrcs r0, r3, #31
  722. 8004a26: ea6f 70e3 mvncc.w r0, r3, asr #31
  723. 8004a2a: f040 0001 orr.w r0, r0, #1
  724. 8004a2e: 4770 bx lr
  725. 8004a30: ea4f 0c41 mov.w ip, r1, lsl #1
  726. 8004a34: ea7f 5c6c mvns.w ip, ip, asr #21
  727. 8004a38: d102 bne.n 8004a40 <__cmpdf2+0x64>
  728. 8004a3a: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  729. 8004a3e: d107 bne.n 8004a50 <__cmpdf2+0x74>
  730. 8004a40: ea4f 0c43 mov.w ip, r3, lsl #1
  731. 8004a44: ea7f 5c6c mvns.w ip, ip, asr #21
  732. 8004a48: d1d6 bne.n 80049f8 <__cmpdf2+0x1c>
  733. 8004a4a: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  734. 8004a4e: d0d3 beq.n 80049f8 <__cmpdf2+0x1c>
  735. 8004a50: f85d 0b04 ldr.w r0, [sp], #4
  736. 8004a54: 4770 bx lr
  737. 8004a56: bf00 nop
  738. 08004a58 <__aeabi_cdrcmple>:
  739. 8004a58: 4684 mov ip, r0
  740. 8004a5a: 4610 mov r0, r2
  741. 8004a5c: 4662 mov r2, ip
  742. 8004a5e: 468c mov ip, r1
  743. 8004a60: 4619 mov r1, r3
  744. 8004a62: 4663 mov r3, ip
  745. 8004a64: e000 b.n 8004a68 <__aeabi_cdcmpeq>
  746. 8004a66: bf00 nop
  747. 08004a68 <__aeabi_cdcmpeq>:
  748. 8004a68: b501 push {r0, lr}
  749. 8004a6a: f7ff ffb7 bl 80049dc <__cmpdf2>
  750. 8004a6e: 2800 cmp r0, #0
  751. 8004a70: bf48 it mi
  752. 8004a72: f110 0f00 cmnmi.w r0, #0
  753. 8004a76: bd01 pop {r0, pc}
  754. 08004a78 <__aeabi_dcmpeq>:
  755. 8004a78: f84d ed08 str.w lr, [sp, #-8]!
  756. 8004a7c: f7ff fff4 bl 8004a68 <__aeabi_cdcmpeq>
  757. 8004a80: bf0c ite eq
  758. 8004a82: 2001 moveq r0, #1
  759. 8004a84: 2000 movne r0, #0
  760. 8004a86: f85d fb08 ldr.w pc, [sp], #8
  761. 8004a8a: bf00 nop
  762. 08004a8c <__aeabi_dcmplt>:
  763. 8004a8c: f84d ed08 str.w lr, [sp, #-8]!
  764. 8004a90: f7ff ffea bl 8004a68 <__aeabi_cdcmpeq>
  765. 8004a94: bf34 ite cc
  766. 8004a96: 2001 movcc r0, #1
  767. 8004a98: 2000 movcs r0, #0
  768. 8004a9a: f85d fb08 ldr.w pc, [sp], #8
  769. 8004a9e: bf00 nop
  770. 08004aa0 <__aeabi_dcmple>:
  771. 8004aa0: f84d ed08 str.w lr, [sp, #-8]!
  772. 8004aa4: f7ff ffe0 bl 8004a68 <__aeabi_cdcmpeq>
  773. 8004aa8: bf94 ite ls
  774. 8004aaa: 2001 movls r0, #1
  775. 8004aac: 2000 movhi r0, #0
  776. 8004aae: f85d fb08 ldr.w pc, [sp], #8
  777. 8004ab2: bf00 nop
  778. 08004ab4 <__aeabi_dcmpge>:
  779. 8004ab4: f84d ed08 str.w lr, [sp, #-8]!
  780. 8004ab8: f7ff ffce bl 8004a58 <__aeabi_cdrcmple>
  781. 8004abc: bf94 ite ls
  782. 8004abe: 2001 movls r0, #1
  783. 8004ac0: 2000 movhi r0, #0
  784. 8004ac2: f85d fb08 ldr.w pc, [sp], #8
  785. 8004ac6: bf00 nop
  786. 08004ac8 <__aeabi_dcmpgt>:
  787. 8004ac8: f84d ed08 str.w lr, [sp, #-8]!
  788. 8004acc: f7ff ffc4 bl 8004a58 <__aeabi_cdrcmple>
  789. 8004ad0: bf34 ite cc
  790. 8004ad2: 2001 movcc r0, #1
  791. 8004ad4: 2000 movcs r0, #0
  792. 8004ad6: f85d fb08 ldr.w pc, [sp], #8
  793. 8004ada: bf00 nop
  794. 08004adc <__aeabi_dcmpun>:
  795. 8004adc: ea4f 0c41 mov.w ip, r1, lsl #1
  796. 8004ae0: ea7f 5c6c mvns.w ip, ip, asr #21
  797. 8004ae4: d102 bne.n 8004aec <__aeabi_dcmpun+0x10>
  798. 8004ae6: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  799. 8004aea: d10a bne.n 8004b02 <__aeabi_dcmpun+0x26>
  800. 8004aec: ea4f 0c43 mov.w ip, r3, lsl #1
  801. 8004af0: ea7f 5c6c mvns.w ip, ip, asr #21
  802. 8004af4: d102 bne.n 8004afc <__aeabi_dcmpun+0x20>
  803. 8004af6: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  804. 8004afa: d102 bne.n 8004b02 <__aeabi_dcmpun+0x26>
  805. 8004afc: f04f 0000 mov.w r0, #0
  806. 8004b00: 4770 bx lr
  807. 8004b02: f04f 0001 mov.w r0, #1
  808. 8004b06: 4770 bx lr
  809. 08004b08 <__aeabi_d2iz>:
  810. 8004b08: ea4f 0241 mov.w r2, r1, lsl #1
  811. 8004b0c: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  812. 8004b10: d215 bcs.n 8004b3e <__aeabi_d2iz+0x36>
  813. 8004b12: d511 bpl.n 8004b38 <__aeabi_d2iz+0x30>
  814. 8004b14: f46f 7378 mvn.w r3, #992 ; 0x3e0
  815. 8004b18: ebb3 5262 subs.w r2, r3, r2, asr #21
  816. 8004b1c: d912 bls.n 8004b44 <__aeabi_d2iz+0x3c>
  817. 8004b1e: ea4f 23c1 mov.w r3, r1, lsl #11
  818. 8004b22: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  819. 8004b26: ea43 5350 orr.w r3, r3, r0, lsr #21
  820. 8004b2a: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  821. 8004b2e: fa23 f002 lsr.w r0, r3, r2
  822. 8004b32: bf18 it ne
  823. 8004b34: 4240 negne r0, r0
  824. 8004b36: 4770 bx lr
  825. 8004b38: f04f 0000 mov.w r0, #0
  826. 8004b3c: 4770 bx lr
  827. 8004b3e: ea50 3001 orrs.w r0, r0, r1, lsl #12
  828. 8004b42: d105 bne.n 8004b50 <__aeabi_d2iz+0x48>
  829. 8004b44: f011 4000 ands.w r0, r1, #2147483648 ; 0x80000000
  830. 8004b48: bf08 it eq
  831. 8004b4a: f06f 4000 mvneq.w r0, #2147483648 ; 0x80000000
  832. 8004b4e: 4770 bx lr
  833. 8004b50: f04f 0000 mov.w r0, #0
  834. 8004b54: 4770 bx lr
  835. 8004b56: bf00 nop
  836. 08004b58 <HAL_InitTick>:
  837. * implementation in user file.
  838. * @param TickPriority Tick interrupt priority.
  839. * @retval HAL status
  840. */
  841. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  842. {
  843. 8004b58: b538 push {r3, r4, r5, lr}
  844. /* Configure the SysTick to have interrupt in 1ms time basis*/
  845. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  846. 8004b5a: 4b0e ldr r3, [pc, #56] ; (8004b94 <HAL_InitTick+0x3c>)
  847. {
  848. 8004b5c: 4605 mov r5, r0
  849. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  850. 8004b5e: 7818 ldrb r0, [r3, #0]
  851. 8004b60: f44f 737a mov.w r3, #1000 ; 0x3e8
  852. 8004b64: fbb3 f3f0 udiv r3, r3, r0
  853. 8004b68: 4a0b ldr r2, [pc, #44] ; (8004b98 <HAL_InitTick+0x40>)
  854. 8004b6a: 6810 ldr r0, [r2, #0]
  855. 8004b6c: fbb0 f0f3 udiv r0, r0, r3
  856. 8004b70: f000 fb4c bl 800520c <HAL_SYSTICK_Config>
  857. 8004b74: 4604 mov r4, r0
  858. 8004b76: b958 cbnz r0, 8004b90 <HAL_InitTick+0x38>
  859. {
  860. return HAL_ERROR;
  861. }
  862. /* Configure the SysTick IRQ priority */
  863. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  864. 8004b78: 2d0f cmp r5, #15
  865. 8004b7a: d809 bhi.n 8004b90 <HAL_InitTick+0x38>
  866. {
  867. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  868. 8004b7c: 4602 mov r2, r0
  869. 8004b7e: 4629 mov r1, r5
  870. 8004b80: f04f 30ff mov.w r0, #4294967295
  871. 8004b84: f000 fb00 bl 8005188 <HAL_NVIC_SetPriority>
  872. uwTickPrio = TickPriority;
  873. 8004b88: 4b04 ldr r3, [pc, #16] ; (8004b9c <HAL_InitTick+0x44>)
  874. 8004b8a: 4620 mov r0, r4
  875. 8004b8c: 601d str r5, [r3, #0]
  876. 8004b8e: bd38 pop {r3, r4, r5, pc}
  877. return HAL_ERROR;
  878. 8004b90: 2001 movs r0, #1
  879. return HAL_ERROR;
  880. }
  881. /* Return function status */
  882. return HAL_OK;
  883. }
  884. 8004b92: bd38 pop {r3, r4, r5, pc}
  885. 8004b94: 20000000 .word 0x20000000
  886. 8004b98: 20000208 .word 0x20000208
  887. 8004b9c: 20000004 .word 0x20000004
  888. 08004ba0 <HAL_Init>:
  889. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  890. 8004ba0: 4a07 ldr r2, [pc, #28] ; (8004bc0 <HAL_Init+0x20>)
  891. {
  892. 8004ba2: b508 push {r3, lr}
  893. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  894. 8004ba4: 6813 ldr r3, [r2, #0]
  895. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  896. 8004ba6: 2003 movs r0, #3
  897. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  898. 8004ba8: f043 0310 orr.w r3, r3, #16
  899. 8004bac: 6013 str r3, [r2, #0]
  900. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  901. 8004bae: f000 fad9 bl 8005164 <HAL_NVIC_SetPriorityGrouping>
  902. HAL_InitTick(TICK_INT_PRIORITY);
  903. 8004bb2: 2000 movs r0, #0
  904. 8004bb4: f7ff ffd0 bl 8004b58 <HAL_InitTick>
  905. HAL_MspInit();
  906. 8004bb8: f002 f85c bl 8006c74 <HAL_MspInit>
  907. }
  908. 8004bbc: 2000 movs r0, #0
  909. 8004bbe: bd08 pop {r3, pc}
  910. 8004bc0: 40022000 .word 0x40022000
  911. 08004bc4 <HAL_IncTick>:
  912. * implementations in user file.
  913. * @retval None
  914. */
  915. __weak void HAL_IncTick(void)
  916. {
  917. uwTick += uwTickFreq;
  918. 8004bc4: 4a03 ldr r2, [pc, #12] ; (8004bd4 <HAL_IncTick+0x10>)
  919. 8004bc6: 4b04 ldr r3, [pc, #16] ; (8004bd8 <HAL_IncTick+0x14>)
  920. 8004bc8: 6811 ldr r1, [r2, #0]
  921. 8004bca: 781b ldrb r3, [r3, #0]
  922. 8004bcc: 440b add r3, r1
  923. 8004bce: 6013 str r3, [r2, #0]
  924. 8004bd0: 4770 bx lr
  925. 8004bd2: bf00 nop
  926. 8004bd4: 20000420 .word 0x20000420
  927. 8004bd8: 20000000 .word 0x20000000
  928. 08004bdc <HAL_GetTick>:
  929. * implementations in user file.
  930. * @retval tick value
  931. */
  932. __weak uint32_t HAL_GetTick(void)
  933. {
  934. return uwTick;
  935. 8004bdc: 4b01 ldr r3, [pc, #4] ; (8004be4 <HAL_GetTick+0x8>)
  936. 8004bde: 6818 ldr r0, [r3, #0]
  937. }
  938. 8004be0: 4770 bx lr
  939. 8004be2: bf00 nop
  940. 8004be4: 20000420 .word 0x20000420
  941. 08004be8 <HAL_Delay>:
  942. * implementations in user file.
  943. * @param Delay specifies the delay time length, in milliseconds.
  944. * @retval None
  945. */
  946. __weak void HAL_Delay(uint32_t Delay)
  947. {
  948. 8004be8: b538 push {r3, r4, r5, lr}
  949. 8004bea: 4604 mov r4, r0
  950. uint32_t tickstart = HAL_GetTick();
  951. 8004bec: f7ff fff6 bl 8004bdc <HAL_GetTick>
  952. 8004bf0: 4605 mov r5, r0
  953. uint32_t wait = Delay;
  954. /* Add a freq to guarantee minimum wait */
  955. if (wait < HAL_MAX_DELAY)
  956. 8004bf2: 1c63 adds r3, r4, #1
  957. {
  958. wait += (uint32_t)(uwTickFreq);
  959. 8004bf4: bf1e ittt ne
  960. 8004bf6: 4b04 ldrne r3, [pc, #16] ; (8004c08 <HAL_Delay+0x20>)
  961. 8004bf8: 781b ldrbne r3, [r3, #0]
  962. 8004bfa: 18e4 addne r4, r4, r3
  963. }
  964. while ((HAL_GetTick() - tickstart) < wait)
  965. 8004bfc: f7ff ffee bl 8004bdc <HAL_GetTick>
  966. 8004c00: 1b40 subs r0, r0, r5
  967. 8004c02: 4284 cmp r4, r0
  968. 8004c04: d8fa bhi.n 8004bfc <HAL_Delay+0x14>
  969. {
  970. }
  971. }
  972. 8004c06: bd38 pop {r3, r4, r5, pc}
  973. 8004c08: 20000000 .word 0x20000000
  974. 08004c0c <HAL_ADC_ConvCpltCallback>:
  975. 8004c0c: 4770 bx lr
  976. 08004c0e <ADC_DMAConvCplt>:
  977. * @retval None
  978. */
  979. void ADC_DMAConvCplt(DMA_HandleTypeDef *hdma)
  980. {
  981. /* Retrieve ADC handle corresponding to current DMA handle */
  982. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  983. 8004c0e: 6a43 ldr r3, [r0, #36] ; 0x24
  984. {
  985. 8004c10: b510 push {r4, lr}
  986. /* Update state machine on conversion status if not in error state */
  987. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL | HAL_ADC_STATE_ERROR_DMA))
  988. 8004c12: 6a9a ldr r2, [r3, #40] ; 0x28
  989. 8004c14: f012 0f50 tst.w r2, #80 ; 0x50
  990. 8004c18: d11b bne.n 8004c52 <ADC_DMAConvCplt+0x44>
  991. {
  992. /* Update ADC state machine */
  993. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  994. 8004c1a: 6a9a ldr r2, [r3, #40] ; 0x28
  995. 8004c1c: f442 7200 orr.w r2, r2, #512 ; 0x200
  996. 8004c20: 629a str r2, [r3, #40] ; 0x28
  997. /* Determine whether any further conversion upcoming on group regular */
  998. /* by external trigger, continuous mode or scan sequence on going. */
  999. /* Note: On STM32F1 devices, in case of sequencer enabled */
  1000. /* (several ranks selected), end of conversion flag is raised */
  1001. /* at the end of the sequence. */
  1002. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1003. 8004c22: 681a ldr r2, [r3, #0]
  1004. 8004c24: 6892 ldr r2, [r2, #8]
  1005. 8004c26: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1006. 8004c2a: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1007. 8004c2e: d10c bne.n 8004c4a <ADC_DMAConvCplt+0x3c>
  1008. 8004c30: 7b1a ldrb r2, [r3, #12]
  1009. 8004c32: b952 cbnz r2, 8004c4a <ADC_DMAConvCplt+0x3c>
  1010. (hadc->Init.ContinuousConvMode == DISABLE) )
  1011. {
  1012. /* Set ADC state */
  1013. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  1014. 8004c34: 6a9a ldr r2, [r3, #40] ; 0x28
  1015. 8004c36: f422 7280 bic.w r2, r2, #256 ; 0x100
  1016. 8004c3a: 629a str r2, [r3, #40] ; 0x28
  1017. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1018. 8004c3c: 6a9a ldr r2, [r3, #40] ; 0x28
  1019. 8004c3e: 04d2 lsls r2, r2, #19
  1020. {
  1021. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1022. 8004c40: bf5e ittt pl
  1023. 8004c42: 6a9a ldrpl r2, [r3, #40] ; 0x28
  1024. 8004c44: f042 0201 orrpl.w r2, r2, #1
  1025. 8004c48: 629a strpl r2, [r3, #40] ; 0x28
  1026. /* Conversion complete callback */
  1027. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  1028. hadc->ConvCpltCallback(hadc);
  1029. #else
  1030. HAL_ADC_ConvCpltCallback(hadc);
  1031. 8004c4a: 4618 mov r0, r3
  1032. 8004c4c: f7ff ffde bl 8004c0c <HAL_ADC_ConvCpltCallback>
  1033. 8004c50: bd10 pop {r4, pc}
  1034. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  1035. }
  1036. else
  1037. {
  1038. /* Call DMA error callback */
  1039. hadc->DMA_Handle->XferErrorCallback(hdma);
  1040. 8004c52: 6a1b ldr r3, [r3, #32]
  1041. }
  1042. }
  1043. 8004c54: e8bd 4010 ldmia.w sp!, {r4, lr}
  1044. hadc->DMA_Handle->XferErrorCallback(hdma);
  1045. 8004c58: 6b1b ldr r3, [r3, #48] ; 0x30
  1046. 8004c5a: 4718 bx r3
  1047. 08004c5c <HAL_ADC_ConvHalfCpltCallback>:
  1048. 8004c5c: 4770 bx lr
  1049. 08004c5e <ADC_DMAHalfConvCplt>:
  1050. * @brief DMA half transfer complete callback.
  1051. * @param hdma: pointer to DMA handle.
  1052. * @retval None
  1053. */
  1054. void ADC_DMAHalfConvCplt(DMA_HandleTypeDef *hdma)
  1055. {
  1056. 8004c5e: b508 push {r3, lr}
  1057. /* Half conversion callback */
  1058. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  1059. hadc->ConvHalfCpltCallback(hadc);
  1060. #else
  1061. HAL_ADC_ConvHalfCpltCallback(hadc);
  1062. 8004c60: 6a40 ldr r0, [r0, #36] ; 0x24
  1063. 8004c62: f7ff fffb bl 8004c5c <HAL_ADC_ConvHalfCpltCallback>
  1064. 8004c66: bd08 pop {r3, pc}
  1065. 08004c68 <HAL_ADC_LevelOutOfWindowCallback>:
  1066. 8004c68: 4770 bx lr
  1067. 08004c6a <HAL_ADC_IRQHandler>:
  1068. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  1069. 8004c6a: 6803 ldr r3, [r0, #0]
  1070. {
  1071. 8004c6c: b510 push {r4, lr}
  1072. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  1073. 8004c6e: 685a ldr r2, [r3, #4]
  1074. {
  1075. 8004c70: 4604 mov r4, r0
  1076. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  1077. 8004c72: 0690 lsls r0, r2, #26
  1078. 8004c74: d527 bpl.n 8004cc6 <HAL_ADC_IRQHandler+0x5c>
  1079. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_EOC) )
  1080. 8004c76: 681a ldr r2, [r3, #0]
  1081. 8004c78: 0791 lsls r1, r2, #30
  1082. 8004c7a: d524 bpl.n 8004cc6 <HAL_ADC_IRQHandler+0x5c>
  1083. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL))
  1084. 8004c7c: 6aa2 ldr r2, [r4, #40] ; 0x28
  1085. 8004c7e: 06d2 lsls r2, r2, #27
  1086. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  1087. 8004c80: bf5e ittt pl
  1088. 8004c82: 6aa2 ldrpl r2, [r4, #40] ; 0x28
  1089. 8004c84: f442 7200 orrpl.w r2, r2, #512 ; 0x200
  1090. 8004c88: 62a2 strpl r2, [r4, #40] ; 0x28
  1091. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1092. 8004c8a: 689a ldr r2, [r3, #8]
  1093. 8004c8c: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1094. 8004c90: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1095. 8004c94: d110 bne.n 8004cb8 <HAL_ADC_IRQHandler+0x4e>
  1096. 8004c96: 7b22 ldrb r2, [r4, #12]
  1097. 8004c98: b972 cbnz r2, 8004cb8 <HAL_ADC_IRQHandler+0x4e>
  1098. __HAL_ADC_DISABLE_IT(hadc, ADC_IT_EOC);
  1099. 8004c9a: 685a ldr r2, [r3, #4]
  1100. 8004c9c: f022 0220 bic.w r2, r2, #32
  1101. 8004ca0: 605a str r2, [r3, #4]
  1102. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  1103. 8004ca2: 6aa3 ldr r3, [r4, #40] ; 0x28
  1104. 8004ca4: f423 7380 bic.w r3, r3, #256 ; 0x100
  1105. 8004ca8: 62a3 str r3, [r4, #40] ; 0x28
  1106. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1107. 8004caa: 6aa3 ldr r3, [r4, #40] ; 0x28
  1108. 8004cac: 04db lsls r3, r3, #19
  1109. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1110. 8004cae: bf5e ittt pl
  1111. 8004cb0: 6aa3 ldrpl r3, [r4, #40] ; 0x28
  1112. 8004cb2: f043 0301 orrpl.w r3, r3, #1
  1113. 8004cb6: 62a3 strpl r3, [r4, #40] ; 0x28
  1114. HAL_ADC_ConvCpltCallback(hadc);
  1115. 8004cb8: 4620 mov r0, r4
  1116. 8004cba: f7ff ffa7 bl 8004c0c <HAL_ADC_ConvCpltCallback>
  1117. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_STRT | ADC_FLAG_EOC);
  1118. 8004cbe: f06f 0212 mvn.w r2, #18
  1119. 8004cc2: 6823 ldr r3, [r4, #0]
  1120. 8004cc4: 601a str r2, [r3, #0]
  1121. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_JEOC))
  1122. 8004cc6: 6823 ldr r3, [r4, #0]
  1123. 8004cc8: 685a ldr r2, [r3, #4]
  1124. 8004cca: 0610 lsls r0, r2, #24
  1125. 8004ccc: d530 bpl.n 8004d30 <HAL_ADC_IRQHandler+0xc6>
  1126. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_JEOC))
  1127. 8004cce: 681a ldr r2, [r3, #0]
  1128. 8004cd0: 0751 lsls r1, r2, #29
  1129. 8004cd2: d52d bpl.n 8004d30 <HAL_ADC_IRQHandler+0xc6>
  1130. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL))
  1131. 8004cd4: 6aa2 ldr r2, [r4, #40] ; 0x28
  1132. 8004cd6: 06d2 lsls r2, r2, #27
  1133. SET_BIT(hadc->State, HAL_ADC_STATE_INJ_EOC);
  1134. 8004cd8: bf5e ittt pl
  1135. 8004cda: 6aa2 ldrpl r2, [r4, #40] ; 0x28
  1136. 8004cdc: f442 5200 orrpl.w r2, r2, #8192 ; 0x2000
  1137. 8004ce0: 62a2 strpl r2, [r4, #40] ; 0x28
  1138. if(ADC_IS_SOFTWARE_START_INJECTED(hadc) ||
  1139. 8004ce2: 689a ldr r2, [r3, #8]
  1140. 8004ce4: f402 42e0 and.w r2, r2, #28672 ; 0x7000
  1141. 8004ce8: f5b2 4fe0 cmp.w r2, #28672 ; 0x7000
  1142. 8004cec: d00a beq.n 8004d04 <HAL_ADC_IRQHandler+0x9a>
  1143. (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) &&
  1144. 8004cee: 685a ldr r2, [r3, #4]
  1145. if(ADC_IS_SOFTWARE_START_INJECTED(hadc) ||
  1146. 8004cf0: 0550 lsls r0, r2, #21
  1147. 8004cf2: d416 bmi.n 8004d22 <HAL_ADC_IRQHandler+0xb8>
  1148. (ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1149. 8004cf4: 689a ldr r2, [r3, #8]
  1150. 8004cf6: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1151. (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) &&
  1152. 8004cfa: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1153. 8004cfe: d110 bne.n 8004d22 <HAL_ADC_IRQHandler+0xb8>
  1154. (ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1155. 8004d00: 7b22 ldrb r2, [r4, #12]
  1156. 8004d02: b972 cbnz r2, 8004d22 <HAL_ADC_IRQHandler+0xb8>
  1157. __HAL_ADC_DISABLE_IT(hadc, ADC_IT_JEOC);
  1158. 8004d04: 685a ldr r2, [r3, #4]
  1159. 8004d06: f022 0280 bic.w r2, r2, #128 ; 0x80
  1160. 8004d0a: 605a str r2, [r3, #4]
  1161. CLEAR_BIT(hadc->State, HAL_ADC_STATE_INJ_BUSY);
  1162. 8004d0c: 6aa3 ldr r3, [r4, #40] ; 0x28
  1163. 8004d0e: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  1164. 8004d12: 62a3 str r3, [r4, #40] ; 0x28
  1165. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_REG_BUSY))
  1166. 8004d14: 6aa3 ldr r3, [r4, #40] ; 0x28
  1167. 8004d16: 05d9 lsls r1, r3, #23
  1168. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1169. 8004d18: bf5e ittt pl
  1170. 8004d1a: 6aa3 ldrpl r3, [r4, #40] ; 0x28
  1171. 8004d1c: f043 0301 orrpl.w r3, r3, #1
  1172. 8004d20: 62a3 strpl r3, [r4, #40] ; 0x28
  1173. HAL_ADCEx_InjectedConvCpltCallback(hadc);
  1174. 8004d22: 4620 mov r0, r4
  1175. 8004d24: f000 fa1c bl 8005160 <HAL_ADCEx_InjectedConvCpltCallback>
  1176. __HAL_ADC_CLEAR_FLAG(hadc, (ADC_FLAG_JSTRT | ADC_FLAG_JEOC));
  1177. 8004d28: f06f 020c mvn.w r2, #12
  1178. 8004d2c: 6823 ldr r3, [r4, #0]
  1179. 8004d2e: 601a str r2, [r3, #0]
  1180. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_AWD))
  1181. 8004d30: 6823 ldr r3, [r4, #0]
  1182. 8004d32: 685a ldr r2, [r3, #4]
  1183. 8004d34: 0652 lsls r2, r2, #25
  1184. 8004d36: d50d bpl.n 8004d54 <HAL_ADC_IRQHandler+0xea>
  1185. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_AWD))
  1186. 8004d38: 681b ldr r3, [r3, #0]
  1187. 8004d3a: 07db lsls r3, r3, #31
  1188. 8004d3c: d50a bpl.n 8004d54 <HAL_ADC_IRQHandler+0xea>
  1189. SET_BIT(hadc->State, HAL_ADC_STATE_AWD1);
  1190. 8004d3e: 6aa3 ldr r3, [r4, #40] ; 0x28
  1191. HAL_ADC_LevelOutOfWindowCallback(hadc);
  1192. 8004d40: 4620 mov r0, r4
  1193. SET_BIT(hadc->State, HAL_ADC_STATE_AWD1);
  1194. 8004d42: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1195. 8004d46: 62a3 str r3, [r4, #40] ; 0x28
  1196. HAL_ADC_LevelOutOfWindowCallback(hadc);
  1197. 8004d48: f7ff ff8e bl 8004c68 <HAL_ADC_LevelOutOfWindowCallback>
  1198. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_AWD);
  1199. 8004d4c: f06f 0201 mvn.w r2, #1
  1200. 8004d50: 6823 ldr r3, [r4, #0]
  1201. 8004d52: 601a str r2, [r3, #0]
  1202. 8004d54: bd10 pop {r4, pc}
  1203. 08004d56 <HAL_ADC_ErrorCallback>:
  1204. {
  1205. 8004d56: 4770 bx lr
  1206. 08004d58 <ADC_DMAError>:
  1207. * @retval None
  1208. */
  1209. void ADC_DMAError(DMA_HandleTypeDef *hdma)
  1210. {
  1211. /* Retrieve ADC handle corresponding to current DMA handle */
  1212. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1213. 8004d58: 6a40 ldr r0, [r0, #36] ; 0x24
  1214. {
  1215. 8004d5a: b508 push {r3, lr}
  1216. /* Set ADC state */
  1217. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_DMA);
  1218. 8004d5c: 6a83 ldr r3, [r0, #40] ; 0x28
  1219. 8004d5e: f043 0340 orr.w r3, r3, #64 ; 0x40
  1220. 8004d62: 6283 str r3, [r0, #40] ; 0x28
  1221. /* Set ADC error code to DMA error */
  1222. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_DMA);
  1223. 8004d64: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1224. 8004d66: f043 0304 orr.w r3, r3, #4
  1225. 8004d6a: 62c3 str r3, [r0, #44] ; 0x2c
  1226. /* Error callback */
  1227. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  1228. hadc->ErrorCallback(hadc);
  1229. #else
  1230. HAL_ADC_ErrorCallback(hadc);
  1231. 8004d6c: f7ff fff3 bl 8004d56 <HAL_ADC_ErrorCallback>
  1232. 8004d70: bd08 pop {r3, pc}
  1233. ...
  1234. 08004d74 <HAL_ADC_ConfigChannel>:
  1235. __IO uint32_t wait_loop_index = 0U;
  1236. 8004d74: 2300 movs r3, #0
  1237. {
  1238. 8004d76: b573 push {r0, r1, r4, r5, r6, lr}
  1239. __IO uint32_t wait_loop_index = 0U;
  1240. 8004d78: 9301 str r3, [sp, #4]
  1241. __HAL_LOCK(hadc);
  1242. 8004d7a: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  1243. 8004d7e: 2b01 cmp r3, #1
  1244. 8004d80: d074 beq.n 8004e6c <HAL_ADC_ConfigChannel+0xf8>
  1245. 8004d82: 2301 movs r3, #1
  1246. if (sConfig->Rank < 7U)
  1247. 8004d84: 684d ldr r5, [r1, #4]
  1248. __HAL_LOCK(hadc);
  1249. 8004d86: f880 3024 strb.w r3, [r0, #36] ; 0x24
  1250. if (sConfig->Rank < 7U)
  1251. 8004d8a: 2d06 cmp r5, #6
  1252. 8004d8c: 6802 ldr r2, [r0, #0]
  1253. 8004d8e: ea4f 0385 mov.w r3, r5, lsl #2
  1254. 8004d92: 680c ldr r4, [r1, #0]
  1255. 8004d94: d825 bhi.n 8004de2 <HAL_ADC_ConfigChannel+0x6e>
  1256. MODIFY_REG(hadc->Instance->SQR3 ,
  1257. 8004d96: 442b add r3, r5
  1258. 8004d98: 251f movs r5, #31
  1259. 8004d9a: 6b56 ldr r6, [r2, #52] ; 0x34
  1260. 8004d9c: 3b05 subs r3, #5
  1261. 8004d9e: 409d lsls r5, r3
  1262. 8004da0: ea26 0505 bic.w r5, r6, r5
  1263. 8004da4: fa04 f303 lsl.w r3, r4, r3
  1264. 8004da8: 432b orrs r3, r5
  1265. 8004daa: 6353 str r3, [r2, #52] ; 0x34
  1266. if (sConfig->Channel >= ADC_CHANNEL_10)
  1267. 8004dac: 2c09 cmp r4, #9
  1268. 8004dae: ea4f 0344 mov.w r3, r4, lsl #1
  1269. 8004db2: 688d ldr r5, [r1, #8]
  1270. 8004db4: d92f bls.n 8004e16 <HAL_ADC_ConfigChannel+0xa2>
  1271. MODIFY_REG(hadc->Instance->SMPR1 ,
  1272. 8004db6: 2607 movs r6, #7
  1273. 8004db8: 4423 add r3, r4
  1274. 8004dba: 68d1 ldr r1, [r2, #12]
  1275. 8004dbc: 3b1e subs r3, #30
  1276. 8004dbe: 409e lsls r6, r3
  1277. 8004dc0: ea21 0106 bic.w r1, r1, r6
  1278. 8004dc4: fa05 f303 lsl.w r3, r5, r3
  1279. 8004dc8: 430b orrs r3, r1
  1280. 8004dca: 60d3 str r3, [r2, #12]
  1281. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  1282. 8004dcc: f1a4 0310 sub.w r3, r4, #16
  1283. 8004dd0: 2b01 cmp r3, #1
  1284. 8004dd2: d92b bls.n 8004e2c <HAL_ADC_ConfigChannel+0xb8>
  1285. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  1286. 8004dd4: 2300 movs r3, #0
  1287. __HAL_UNLOCK(hadc);
  1288. 8004dd6: 2200 movs r2, #0
  1289. 8004dd8: f880 2024 strb.w r2, [r0, #36] ; 0x24
  1290. }
  1291. 8004ddc: 4618 mov r0, r3
  1292. 8004dde: b002 add sp, #8
  1293. 8004de0: bd70 pop {r4, r5, r6, pc}
  1294. else if (sConfig->Rank < 13U)
  1295. 8004de2: 2d0c cmp r5, #12
  1296. 8004de4: d80b bhi.n 8004dfe <HAL_ADC_ConfigChannel+0x8a>
  1297. MODIFY_REG(hadc->Instance->SQR2 ,
  1298. 8004de6: 442b add r3, r5
  1299. 8004de8: 251f movs r5, #31
  1300. 8004dea: 6b16 ldr r6, [r2, #48] ; 0x30
  1301. 8004dec: 3b23 subs r3, #35 ; 0x23
  1302. 8004dee: 409d lsls r5, r3
  1303. 8004df0: ea26 0505 bic.w r5, r6, r5
  1304. 8004df4: fa04 f303 lsl.w r3, r4, r3
  1305. 8004df8: 432b orrs r3, r5
  1306. 8004dfa: 6313 str r3, [r2, #48] ; 0x30
  1307. 8004dfc: e7d6 b.n 8004dac <HAL_ADC_ConfigChannel+0x38>
  1308. MODIFY_REG(hadc->Instance->SQR1 ,
  1309. 8004dfe: 442b add r3, r5
  1310. 8004e00: 251f movs r5, #31
  1311. 8004e02: 6ad6 ldr r6, [r2, #44] ; 0x2c
  1312. 8004e04: 3b41 subs r3, #65 ; 0x41
  1313. 8004e06: 409d lsls r5, r3
  1314. 8004e08: ea26 0505 bic.w r5, r6, r5
  1315. 8004e0c: fa04 f303 lsl.w r3, r4, r3
  1316. 8004e10: 432b orrs r3, r5
  1317. 8004e12: 62d3 str r3, [r2, #44] ; 0x2c
  1318. 8004e14: e7ca b.n 8004dac <HAL_ADC_ConfigChannel+0x38>
  1319. MODIFY_REG(hadc->Instance->SMPR2 ,
  1320. 8004e16: 2607 movs r6, #7
  1321. 8004e18: 6911 ldr r1, [r2, #16]
  1322. 8004e1a: 4423 add r3, r4
  1323. 8004e1c: 409e lsls r6, r3
  1324. 8004e1e: ea21 0106 bic.w r1, r1, r6
  1325. 8004e22: fa05 f303 lsl.w r3, r5, r3
  1326. 8004e26: 430b orrs r3, r1
  1327. 8004e28: 6113 str r3, [r2, #16]
  1328. 8004e2a: e7cf b.n 8004dcc <HAL_ADC_ConfigChannel+0x58>
  1329. if (hadc->Instance == ADC1)
  1330. 8004e2c: 4b10 ldr r3, [pc, #64] ; (8004e70 <HAL_ADC_ConfigChannel+0xfc>)
  1331. 8004e2e: 429a cmp r2, r3
  1332. 8004e30: d116 bne.n 8004e60 <HAL_ADC_ConfigChannel+0xec>
  1333. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  1334. 8004e32: 6893 ldr r3, [r2, #8]
  1335. 8004e34: 021b lsls r3, r3, #8
  1336. 8004e36: d4cd bmi.n 8004dd4 <HAL_ADC_ConfigChannel+0x60>
  1337. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1338. 8004e38: 6893 ldr r3, [r2, #8]
  1339. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1340. 8004e3a: 2c10 cmp r4, #16
  1341. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1342. 8004e3c: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  1343. 8004e40: 6093 str r3, [r2, #8]
  1344. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1345. 8004e42: d1c7 bne.n 8004dd4 <HAL_ADC_ConfigChannel+0x60>
  1346. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  1347. 8004e44: 4b0b ldr r3, [pc, #44] ; (8004e74 <HAL_ADC_ConfigChannel+0x100>)
  1348. 8004e46: 4a0c ldr r2, [pc, #48] ; (8004e78 <HAL_ADC_ConfigChannel+0x104>)
  1349. 8004e48: 681b ldr r3, [r3, #0]
  1350. 8004e4a: fbb3 f2f2 udiv r2, r3, r2
  1351. 8004e4e: 230a movs r3, #10
  1352. 8004e50: 4353 muls r3, r2
  1353. wait_loop_index--;
  1354. 8004e52: 9301 str r3, [sp, #4]
  1355. while(wait_loop_index != 0U)
  1356. 8004e54: 9b01 ldr r3, [sp, #4]
  1357. 8004e56: 2b00 cmp r3, #0
  1358. 8004e58: d0bc beq.n 8004dd4 <HAL_ADC_ConfigChannel+0x60>
  1359. wait_loop_index--;
  1360. 8004e5a: 9b01 ldr r3, [sp, #4]
  1361. 8004e5c: 3b01 subs r3, #1
  1362. 8004e5e: e7f8 b.n 8004e52 <HAL_ADC_ConfigChannel+0xde>
  1363. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  1364. 8004e60: 6a83 ldr r3, [r0, #40] ; 0x28
  1365. 8004e62: f043 0320 orr.w r3, r3, #32
  1366. 8004e66: 6283 str r3, [r0, #40] ; 0x28
  1367. tmp_hal_status = HAL_ERROR;
  1368. 8004e68: 2301 movs r3, #1
  1369. 8004e6a: e7b4 b.n 8004dd6 <HAL_ADC_ConfigChannel+0x62>
  1370. __HAL_LOCK(hadc);
  1371. 8004e6c: 2302 movs r3, #2
  1372. 8004e6e: e7b5 b.n 8004ddc <HAL_ADC_ConfigChannel+0x68>
  1373. 8004e70: 40012400 .word 0x40012400
  1374. 8004e74: 20000208 .word 0x20000208
  1375. 8004e78: 000f4240 .word 0x000f4240
  1376. 08004e7c <ADC_Enable>:
  1377. __IO uint32_t wait_loop_index = 0U;
  1378. 8004e7c: 2300 movs r3, #0
  1379. {
  1380. 8004e7e: b573 push {r0, r1, r4, r5, r6, lr}
  1381. __IO uint32_t wait_loop_index = 0U;
  1382. 8004e80: 9301 str r3, [sp, #4]
  1383. if (ADC_IS_ENABLE(hadc) == RESET)
  1384. 8004e82: 6803 ldr r3, [r0, #0]
  1385. {
  1386. 8004e84: 4604 mov r4, r0
  1387. if (ADC_IS_ENABLE(hadc) == RESET)
  1388. 8004e86: 689a ldr r2, [r3, #8]
  1389. 8004e88: 07d2 lsls r2, r2, #31
  1390. 8004e8a: d502 bpl.n 8004e92 <ADC_Enable+0x16>
  1391. return HAL_OK;
  1392. 8004e8c: 2000 movs r0, #0
  1393. }
  1394. 8004e8e: b002 add sp, #8
  1395. 8004e90: bd70 pop {r4, r5, r6, pc}
  1396. __HAL_ADC_ENABLE(hadc);
  1397. 8004e92: 689a ldr r2, [r3, #8]
  1398. 8004e94: f042 0201 orr.w r2, r2, #1
  1399. 8004e98: 609a str r2, [r3, #8]
  1400. wait_loop_index = (ADC_STAB_DELAY_US * (SystemCoreClock / 1000000U));
  1401. 8004e9a: 4b12 ldr r3, [pc, #72] ; (8004ee4 <ADC_Enable+0x68>)
  1402. 8004e9c: 4a12 ldr r2, [pc, #72] ; (8004ee8 <ADC_Enable+0x6c>)
  1403. 8004e9e: 681b ldr r3, [r3, #0]
  1404. 8004ea0: fbb3 f3f2 udiv r3, r3, r2
  1405. wait_loop_index--;
  1406. 8004ea4: 9301 str r3, [sp, #4]
  1407. while(wait_loop_index != 0U)
  1408. 8004ea6: 9b01 ldr r3, [sp, #4]
  1409. 8004ea8: b9c3 cbnz r3, 8004edc <ADC_Enable+0x60>
  1410. tickstart = HAL_GetTick();
  1411. 8004eaa: f7ff fe97 bl 8004bdc <HAL_GetTick>
  1412. 8004eae: 4606 mov r6, r0
  1413. while(ADC_IS_ENABLE(hadc) == RESET)
  1414. 8004eb0: 6823 ldr r3, [r4, #0]
  1415. 8004eb2: 689d ldr r5, [r3, #8]
  1416. 8004eb4: f015 0501 ands.w r5, r5, #1
  1417. 8004eb8: d1e8 bne.n 8004e8c <ADC_Enable+0x10>
  1418. if((HAL_GetTick() - tickstart) > ADC_ENABLE_TIMEOUT)
  1419. 8004eba: f7ff fe8f bl 8004bdc <HAL_GetTick>
  1420. 8004ebe: 1b80 subs r0, r0, r6
  1421. 8004ec0: 2802 cmp r0, #2
  1422. 8004ec2: d9f5 bls.n 8004eb0 <ADC_Enable+0x34>
  1423. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1424. 8004ec4: 6aa3 ldr r3, [r4, #40] ; 0x28
  1425. __HAL_UNLOCK(hadc);
  1426. 8004ec6: f884 5024 strb.w r5, [r4, #36] ; 0x24
  1427. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1428. 8004eca: f043 0310 orr.w r3, r3, #16
  1429. 8004ece: 62a3 str r3, [r4, #40] ; 0x28
  1430. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1431. 8004ed0: 6ae3 ldr r3, [r4, #44] ; 0x2c
  1432. __HAL_UNLOCK(hadc);
  1433. 8004ed2: 2001 movs r0, #1
  1434. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1435. 8004ed4: f043 0301 orr.w r3, r3, #1
  1436. 8004ed8: 62e3 str r3, [r4, #44] ; 0x2c
  1437. 8004eda: e7d8 b.n 8004e8e <ADC_Enable+0x12>
  1438. wait_loop_index--;
  1439. 8004edc: 9b01 ldr r3, [sp, #4]
  1440. 8004ede: 3b01 subs r3, #1
  1441. 8004ee0: e7e0 b.n 8004ea4 <ADC_Enable+0x28>
  1442. 8004ee2: bf00 nop
  1443. 8004ee4: 20000208 .word 0x20000208
  1444. 8004ee8: 000f4240 .word 0x000f4240
  1445. 08004eec <HAL_ADC_Start_DMA>:
  1446. {
  1447. 8004eec: e92d 41d8 stmdb sp!, {r3, r4, r6, r7, r8, lr}
  1448. 8004ef0: 4690 mov r8, r2
  1449. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  1450. 8004ef2: 4b40 ldr r3, [pc, #256] ; (8004ff4 <HAL_ADC_Start_DMA+0x108>)
  1451. 8004ef4: 6802 ldr r2, [r0, #0]
  1452. {
  1453. 8004ef6: 4604 mov r4, r0
  1454. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  1455. 8004ef8: 429a cmp r2, r3
  1456. {
  1457. 8004efa: 460f mov r7, r1
  1458. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  1459. 8004efc: d002 beq.n 8004f04 <HAL_ADC_Start_DMA+0x18>
  1460. 8004efe: 493e ldr r1, [pc, #248] ; (8004ff8 <HAL_ADC_Start_DMA+0x10c>)
  1461. 8004f00: 428a cmp r2, r1
  1462. 8004f02: d103 bne.n 8004f0c <HAL_ADC_Start_DMA+0x20>
  1463. 8004f04: 685b ldr r3, [r3, #4]
  1464. 8004f06: f413 2f70 tst.w r3, #983040 ; 0xf0000
  1465. 8004f0a: d16e bne.n 8004fea <HAL_ADC_Start_DMA+0xfe>
  1466. __HAL_LOCK(hadc);
  1467. 8004f0c: f894 3024 ldrb.w r3, [r4, #36] ; 0x24
  1468. 8004f10: 2b01 cmp r3, #1
  1469. 8004f12: d06c beq.n 8004fee <HAL_ADC_Start_DMA+0x102>
  1470. 8004f14: 2301 movs r3, #1
  1471. tmp_hal_status = ADC_Enable(hadc);
  1472. 8004f16: 4620 mov r0, r4
  1473. __HAL_LOCK(hadc);
  1474. 8004f18: f884 3024 strb.w r3, [r4, #36] ; 0x24
  1475. tmp_hal_status = ADC_Enable(hadc);
  1476. 8004f1c: f7ff ffae bl 8004e7c <ADC_Enable>
  1477. if (tmp_hal_status == HAL_OK)
  1478. 8004f20: 4606 mov r6, r0
  1479. 8004f22: 2800 cmp r0, #0
  1480. 8004f24: d15d bne.n 8004fe2 <HAL_ADC_Start_DMA+0xf6>
  1481. ADC_STATE_CLR_SET(hadc->State,
  1482. 8004f26: 6aa0 ldr r0, [r4, #40] ; 0x28
  1483. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1484. 8004f28: 6821 ldr r1, [r4, #0]
  1485. ADC_STATE_CLR_SET(hadc->State,
  1486. 8004f2a: f420 6070 bic.w r0, r0, #3840 ; 0xf00
  1487. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1488. 8004f2e: 4b32 ldr r3, [pc, #200] ; (8004ff8 <HAL_ADC_Start_DMA+0x10c>)
  1489. ADC_STATE_CLR_SET(hadc->State,
  1490. 8004f30: f020 0001 bic.w r0, r0, #1
  1491. 8004f34: f440 7080 orr.w r0, r0, #256 ; 0x100
  1492. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1493. 8004f38: 4299 cmp r1, r3
  1494. ADC_STATE_CLR_SET(hadc->State,
  1495. 8004f3a: 62a0 str r0, [r4, #40] ; 0x28
  1496. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1497. 8004f3c: d104 bne.n 8004f48 <HAL_ADC_Start_DMA+0x5c>
  1498. 8004f3e: 4a2d ldr r2, [pc, #180] ; (8004ff4 <HAL_ADC_Start_DMA+0x108>)
  1499. 8004f40: 6853 ldr r3, [r2, #4]
  1500. 8004f42: f413 2f70 tst.w r3, #983040 ; 0xf0000
  1501. 8004f46: d13e bne.n 8004fc6 <HAL_ADC_Start_DMA+0xda>
  1502. CLEAR_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  1503. 8004f48: 6aa3 ldr r3, [r4, #40] ; 0x28
  1504. 8004f4a: f423 1380 bic.w r3, r3, #1048576 ; 0x100000
  1505. 8004f4e: 62a3 str r3, [r4, #40] ; 0x28
  1506. if (READ_BIT(hadc->Instance->CR1, ADC_CR1_JAUTO) != RESET)
  1507. 8004f50: 684b ldr r3, [r1, #4]
  1508. 8004f52: 055a lsls r2, r3, #21
  1509. 8004f54: d505 bpl.n 8004f62 <HAL_ADC_Start_DMA+0x76>
  1510. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  1511. 8004f56: 6aa3 ldr r3, [r4, #40] ; 0x28
  1512. 8004f58: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  1513. 8004f5c: f443 5380 orr.w r3, r3, #4096 ; 0x1000
  1514. 8004f60: 62a3 str r3, [r4, #40] ; 0x28
  1515. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1516. 8004f62: 6aa3 ldr r3, [r4, #40] ; 0x28
  1517. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  1518. 8004f64: 6a20 ldr r0, [r4, #32]
  1519. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1520. 8004f66: f413 5380 ands.w r3, r3, #4096 ; 0x1000
  1521. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  1522. 8004f6a: bf18 it ne
  1523. 8004f6c: 6ae3 ldrne r3, [r4, #44] ; 0x2c
  1524. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  1525. 8004f6e: 463a mov r2, r7
  1526. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  1527. 8004f70: bf18 it ne
  1528. 8004f72: f023 0306 bicne.w r3, r3, #6
  1529. ADC_CLEAR_ERRORCODE(hadc);
  1530. 8004f76: 62e3 str r3, [r4, #44] ; 0x2c
  1531. __HAL_UNLOCK(hadc);
  1532. 8004f78: 2300 movs r3, #0
  1533. 8004f7a: f884 3024 strb.w r3, [r4, #36] ; 0x24
  1534. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  1535. 8004f7e: 4b1f ldr r3, [pc, #124] ; (8004ffc <HAL_ADC_Start_DMA+0x110>)
  1536. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  1537. 8004f80: 314c adds r1, #76 ; 0x4c
  1538. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  1539. 8004f82: 6283 str r3, [r0, #40] ; 0x28
  1540. hadc->DMA_Handle->XferHalfCpltCallback = ADC_DMAHalfConvCplt;
  1541. 8004f84: 4b1e ldr r3, [pc, #120] ; (8005000 <HAL_ADC_Start_DMA+0x114>)
  1542. 8004f86: 62c3 str r3, [r0, #44] ; 0x2c
  1543. hadc->DMA_Handle->XferErrorCallback = ADC_DMAError;
  1544. 8004f88: 4b1e ldr r3, [pc, #120] ; (8005004 <HAL_ADC_Start_DMA+0x118>)
  1545. 8004f8a: 6303 str r3, [r0, #48] ; 0x30
  1546. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_EOC);
  1547. 8004f8c: f06f 0302 mvn.w r3, #2
  1548. 8004f90: f841 3c4c str.w r3, [r1, #-76]
  1549. SET_BIT(hadc->Instance->CR2, ADC_CR2_DMA);
  1550. 8004f94: f851 3c44 ldr.w r3, [r1, #-68]
  1551. 8004f98: f443 7380 orr.w r3, r3, #256 ; 0x100
  1552. 8004f9c: f841 3c44 str.w r3, [r1, #-68]
  1553. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  1554. 8004fa0: 4643 mov r3, r8
  1555. 8004fa2: f000 f989 bl 80052b8 <HAL_DMA_Start_IT>
  1556. if (ADC_IS_SOFTWARE_START_REGULAR(hadc))
  1557. 8004fa6: 6823 ldr r3, [r4, #0]
  1558. 8004fa8: 689a ldr r2, [r3, #8]
  1559. 8004faa: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1560. 8004fae: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1561. SET_BIT(hadc->Instance->CR2, (ADC_CR2_SWSTART | ADC_CR2_EXTTRIG));
  1562. 8004fb2: 689a ldr r2, [r3, #8]
  1563. 8004fb4: bf0c ite eq
  1564. 8004fb6: f442 02a0 orreq.w r2, r2, #5242880 ; 0x500000
  1565. SET_BIT(hadc->Instance->CR2, ADC_CR2_EXTTRIG);
  1566. 8004fba: f442 1280 orrne.w r2, r2, #1048576 ; 0x100000
  1567. 8004fbe: 609a str r2, [r3, #8]
  1568. }
  1569. 8004fc0: 4630 mov r0, r6
  1570. 8004fc2: e8bd 81d8 ldmia.w sp!, {r3, r4, r6, r7, r8, pc}
  1571. SET_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  1572. 8004fc6: 6aa3 ldr r3, [r4, #40] ; 0x28
  1573. 8004fc8: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  1574. 8004fcc: 62a3 str r3, [r4, #40] ; 0x28
  1575. if (ADC_MULTIMODE_AUTO_INJECTED(hadc))
  1576. 8004fce: 6853 ldr r3, [r2, #4]
  1577. 8004fd0: 055b lsls r3, r3, #21
  1578. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  1579. 8004fd2: bf41 itttt mi
  1580. 8004fd4: 6aa0 ldrmi r0, [r4, #40] ; 0x28
  1581. 8004fd6: f420 5040 bicmi.w r0, r0, #12288 ; 0x3000
  1582. 8004fda: f440 5080 orrmi.w r0, r0, #4096 ; 0x1000
  1583. 8004fde: 62a0 strmi r0, [r4, #40] ; 0x28
  1584. 8004fe0: e7bf b.n 8004f62 <HAL_ADC_Start_DMA+0x76>
  1585. __HAL_UNLOCK(hadc);
  1586. 8004fe2: 2300 movs r3, #0
  1587. 8004fe4: f884 3024 strb.w r3, [r4, #36] ; 0x24
  1588. 8004fe8: e7ea b.n 8004fc0 <HAL_ADC_Start_DMA+0xd4>
  1589. tmp_hal_status = HAL_ERROR;
  1590. 8004fea: 2601 movs r6, #1
  1591. 8004fec: e7e8 b.n 8004fc0 <HAL_ADC_Start_DMA+0xd4>
  1592. __HAL_LOCK(hadc);
  1593. 8004fee: 2602 movs r6, #2
  1594. 8004ff0: e7e6 b.n 8004fc0 <HAL_ADC_Start_DMA+0xd4>
  1595. 8004ff2: bf00 nop
  1596. 8004ff4: 40012400 .word 0x40012400
  1597. 8004ff8: 40012800 .word 0x40012800
  1598. 8004ffc: 08004c0f .word 0x08004c0f
  1599. 8005000: 08004c5f .word 0x08004c5f
  1600. 8005004: 08004d59 .word 0x08004d59
  1601. 08005008 <ADC_ConversionStop_Disable>:
  1602. {
  1603. 8005008: b538 push {r3, r4, r5, lr}
  1604. if (ADC_IS_ENABLE(hadc) != RESET)
  1605. 800500a: 6803 ldr r3, [r0, #0]
  1606. {
  1607. 800500c: 4604 mov r4, r0
  1608. if (ADC_IS_ENABLE(hadc) != RESET)
  1609. 800500e: 689a ldr r2, [r3, #8]
  1610. 8005010: 07d2 lsls r2, r2, #31
  1611. 8005012: d401 bmi.n 8005018 <ADC_ConversionStop_Disable+0x10>
  1612. return HAL_OK;
  1613. 8005014: 2000 movs r0, #0
  1614. 8005016: bd38 pop {r3, r4, r5, pc}
  1615. __HAL_ADC_DISABLE(hadc);
  1616. 8005018: 689a ldr r2, [r3, #8]
  1617. 800501a: f022 0201 bic.w r2, r2, #1
  1618. 800501e: 609a str r2, [r3, #8]
  1619. tickstart = HAL_GetTick();
  1620. 8005020: f7ff fddc bl 8004bdc <HAL_GetTick>
  1621. 8005024: 4605 mov r5, r0
  1622. while(ADC_IS_ENABLE(hadc) != RESET)
  1623. 8005026: 6823 ldr r3, [r4, #0]
  1624. 8005028: 689b ldr r3, [r3, #8]
  1625. 800502a: 07db lsls r3, r3, #31
  1626. 800502c: d5f2 bpl.n 8005014 <ADC_ConversionStop_Disable+0xc>
  1627. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  1628. 800502e: f7ff fdd5 bl 8004bdc <HAL_GetTick>
  1629. 8005032: 1b40 subs r0, r0, r5
  1630. 8005034: 2802 cmp r0, #2
  1631. 8005036: d9f6 bls.n 8005026 <ADC_ConversionStop_Disable+0x1e>
  1632. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1633. 8005038: 6aa3 ldr r3, [r4, #40] ; 0x28
  1634. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1635. 800503a: 2001 movs r0, #1
  1636. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1637. 800503c: f043 0310 orr.w r3, r3, #16
  1638. 8005040: 62a3 str r3, [r4, #40] ; 0x28
  1639. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1640. 8005042: 6ae3 ldr r3, [r4, #44] ; 0x2c
  1641. 8005044: f043 0301 orr.w r3, r3, #1
  1642. 8005048: 62e3 str r3, [r4, #44] ; 0x2c
  1643. 800504a: bd38 pop {r3, r4, r5, pc}
  1644. 0800504c <HAL_ADC_Init>:
  1645. {
  1646. 800504c: b5f8 push {r3, r4, r5, r6, r7, lr}
  1647. if(hadc == NULL)
  1648. 800504e: 4604 mov r4, r0
  1649. 8005050: 2800 cmp r0, #0
  1650. 8005052: d077 beq.n 8005144 <HAL_ADC_Init+0xf8>
  1651. if (hadc->State == HAL_ADC_STATE_RESET)
  1652. 8005054: 6a83 ldr r3, [r0, #40] ; 0x28
  1653. 8005056: b923 cbnz r3, 8005062 <HAL_ADC_Init+0x16>
  1654. ADC_CLEAR_ERRORCODE(hadc);
  1655. 8005058: 62c3 str r3, [r0, #44] ; 0x2c
  1656. hadc->Lock = HAL_UNLOCKED;
  1657. 800505a: f880 3024 strb.w r3, [r0, #36] ; 0x24
  1658. HAL_ADC_MspInit(hadc);
  1659. 800505e: f001 fe2b bl 8006cb8 <HAL_ADC_MspInit>
  1660. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  1661. 8005062: 4620 mov r0, r4
  1662. 8005064: f7ff ffd0 bl 8005008 <ADC_ConversionStop_Disable>
  1663. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  1664. 8005068: 6aa3 ldr r3, [r4, #40] ; 0x28
  1665. 800506a: f013 0310 ands.w r3, r3, #16
  1666. 800506e: d16b bne.n 8005148 <HAL_ADC_Init+0xfc>
  1667. 8005070: 2800 cmp r0, #0
  1668. 8005072: d169 bne.n 8005148 <HAL_ADC_Init+0xfc>
  1669. ADC_STATE_CLR_SET(hadc->State,
  1670. 8005074: 6aa2 ldr r2, [r4, #40] ; 0x28
  1671. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  1672. 8005076: 4937 ldr r1, [pc, #220] ; (8005154 <HAL_ADC_Init+0x108>)
  1673. ADC_STATE_CLR_SET(hadc->State,
  1674. 8005078: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  1675. 800507c: f022 0202 bic.w r2, r2, #2
  1676. 8005080: f042 0202 orr.w r2, r2, #2
  1677. 8005084: 62a2 str r2, [r4, #40] ; 0x28
  1678. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  1679. 8005086: e894 0024 ldmia.w r4, {r2, r5}
  1680. 800508a: 428a cmp r2, r1
  1681. 800508c: 69e1 ldr r1, [r4, #28]
  1682. 800508e: d104 bne.n 800509a <HAL_ADC_Init+0x4e>
  1683. 8005090: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  1684. 8005094: bf08 it eq
  1685. 8005096: f44f 2100 moveq.w r1, #524288 ; 0x80000
  1686. ADC_CR2_CONTINUOUS((uint32_t)hadc->Init.ContinuousConvMode) );
  1687. 800509a: 7b26 ldrb r6, [r4, #12]
  1688. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  1689. 800509c: ea45 0546 orr.w r5, r5, r6, lsl #1
  1690. 80050a0: 4329 orrs r1, r5
  1691. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  1692. 80050a2: 68a5 ldr r5, [r4, #8]
  1693. 80050a4: f5b5 7f80 cmp.w r5, #256 ; 0x100
  1694. 80050a8: d035 beq.n 8005116 <HAL_ADC_Init+0xca>
  1695. 80050aa: 2d01 cmp r5, #1
  1696. 80050ac: bf08 it eq
  1697. 80050ae: f44f 7380 moveq.w r3, #256 ; 0x100
  1698. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  1699. 80050b2: 7d27 ldrb r7, [r4, #20]
  1700. 80050b4: 2f01 cmp r7, #1
  1701. 80050b6: d106 bne.n 80050c6 <HAL_ADC_Init+0x7a>
  1702. if (hadc->Init.ContinuousConvMode == DISABLE)
  1703. 80050b8: bb7e cbnz r6, 800511a <HAL_ADC_Init+0xce>
  1704. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  1705. 80050ba: 69a6 ldr r6, [r4, #24]
  1706. 80050bc: 3e01 subs r6, #1
  1707. 80050be: ea43 3346 orr.w r3, r3, r6, lsl #13
  1708. 80050c2: f443 6300 orr.w r3, r3, #2048 ; 0x800
  1709. MODIFY_REG(hadc->Instance->CR1,
  1710. 80050c6: 6856 ldr r6, [r2, #4]
  1711. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  1712. 80050c8: f5b5 7f80 cmp.w r5, #256 ; 0x100
  1713. MODIFY_REG(hadc->Instance->CR1,
  1714. 80050cc: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  1715. 80050d0: ea43 0306 orr.w r3, r3, r6
  1716. 80050d4: 6053 str r3, [r2, #4]
  1717. MODIFY_REG(hadc->Instance->CR2,
  1718. 80050d6: 6896 ldr r6, [r2, #8]
  1719. 80050d8: 4b1f ldr r3, [pc, #124] ; (8005158 <HAL_ADC_Init+0x10c>)
  1720. 80050da: ea03 0306 and.w r3, r3, r6
  1721. 80050de: ea43 0301 orr.w r3, r3, r1
  1722. 80050e2: 6093 str r3, [r2, #8]
  1723. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  1724. 80050e4: d001 beq.n 80050ea <HAL_ADC_Init+0x9e>
  1725. 80050e6: 2d01 cmp r5, #1
  1726. 80050e8: d120 bne.n 800512c <HAL_ADC_Init+0xe0>
  1727. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  1728. 80050ea: 6923 ldr r3, [r4, #16]
  1729. 80050ec: 3b01 subs r3, #1
  1730. 80050ee: 051b lsls r3, r3, #20
  1731. MODIFY_REG(hadc->Instance->SQR1,
  1732. 80050f0: 6ad5 ldr r5, [r2, #44] ; 0x2c
  1733. 80050f2: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  1734. 80050f6: 432b orrs r3, r5
  1735. 80050f8: 62d3 str r3, [r2, #44] ; 0x2c
  1736. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  1737. 80050fa: 6892 ldr r2, [r2, #8]
  1738. 80050fc: 4b17 ldr r3, [pc, #92] ; (800515c <HAL_ADC_Init+0x110>)
  1739. 80050fe: 4013 ands r3, r2
  1740. 8005100: 4299 cmp r1, r3
  1741. 8005102: d115 bne.n 8005130 <HAL_ADC_Init+0xe4>
  1742. ADC_CLEAR_ERRORCODE(hadc);
  1743. 8005104: 2300 movs r3, #0
  1744. 8005106: 62e3 str r3, [r4, #44] ; 0x2c
  1745. ADC_STATE_CLR_SET(hadc->State,
  1746. 8005108: 6aa3 ldr r3, [r4, #40] ; 0x28
  1747. 800510a: f023 0303 bic.w r3, r3, #3
  1748. 800510e: f043 0301 orr.w r3, r3, #1
  1749. 8005112: 62a3 str r3, [r4, #40] ; 0x28
  1750. 8005114: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1751. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  1752. 8005116: 462b mov r3, r5
  1753. 8005118: e7cb b.n 80050b2 <HAL_ADC_Init+0x66>
  1754. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  1755. 800511a: 6aa6 ldr r6, [r4, #40] ; 0x28
  1756. 800511c: f046 0620 orr.w r6, r6, #32
  1757. 8005120: 62a6 str r6, [r4, #40] ; 0x28
  1758. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1759. 8005122: 6ae6 ldr r6, [r4, #44] ; 0x2c
  1760. 8005124: f046 0601 orr.w r6, r6, #1
  1761. 8005128: 62e6 str r6, [r4, #44] ; 0x2c
  1762. 800512a: e7cc b.n 80050c6 <HAL_ADC_Init+0x7a>
  1763. uint32_t tmp_sqr1 = 0U;
  1764. 800512c: 2300 movs r3, #0
  1765. 800512e: e7df b.n 80050f0 <HAL_ADC_Init+0xa4>
  1766. ADC_STATE_CLR_SET(hadc->State,
  1767. 8005130: 6aa3 ldr r3, [r4, #40] ; 0x28
  1768. 8005132: f023 0312 bic.w r3, r3, #18
  1769. 8005136: f043 0310 orr.w r3, r3, #16
  1770. 800513a: 62a3 str r3, [r4, #40] ; 0x28
  1771. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1772. 800513c: 6ae3 ldr r3, [r4, #44] ; 0x2c
  1773. 800513e: f043 0301 orr.w r3, r3, #1
  1774. 8005142: 62e3 str r3, [r4, #44] ; 0x2c
  1775. return HAL_ERROR;
  1776. 8005144: 2001 movs r0, #1
  1777. }
  1778. 8005146: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1779. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1780. 8005148: 6aa3 ldr r3, [r4, #40] ; 0x28
  1781. 800514a: f043 0310 orr.w r3, r3, #16
  1782. 800514e: 62a3 str r3, [r4, #40] ; 0x28
  1783. 8005150: e7f8 b.n 8005144 <HAL_ADC_Init+0xf8>
  1784. 8005152: bf00 nop
  1785. 8005154: 40013c00 .word 0x40013c00
  1786. 8005158: ffe1f7fd .word 0xffe1f7fd
  1787. 800515c: ff1f0efe .word 0xff1f0efe
  1788. 08005160 <HAL_ADCEx_InjectedConvCpltCallback>:
  1789. * @brief Injected conversion complete callback in non blocking mode
  1790. * @param hadc: ADC handle
  1791. * @retval None
  1792. */
  1793. __weak void HAL_ADCEx_InjectedConvCpltCallback(ADC_HandleTypeDef* hadc)
  1794. {
  1795. 8005160: 4770 bx lr
  1796. ...
  1797. 08005164 <HAL_NVIC_SetPriorityGrouping>:
  1798. __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  1799. {
  1800. uint32_t reg_value;
  1801. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  1802. reg_value = SCB->AIRCR; /* read old register configuration */
  1803. 8005164: 4a07 ldr r2, [pc, #28] ; (8005184 <HAL_NVIC_SetPriorityGrouping+0x20>)
  1804. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  1805. reg_value = (reg_value |
  1806. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  1807. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  1808. 8005166: 0200 lsls r0, r0, #8
  1809. reg_value = SCB->AIRCR; /* read old register configuration */
  1810. 8005168: 68d3 ldr r3, [r2, #12]
  1811. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  1812. 800516a: f400 60e0 and.w r0, r0, #1792 ; 0x700
  1813. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  1814. 800516e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  1815. 8005172: 041b lsls r3, r3, #16
  1816. 8005174: 0c1b lsrs r3, r3, #16
  1817. 8005176: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  1818. 800517a: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  1819. reg_value = (reg_value |
  1820. 800517e: 4303 orrs r3, r0
  1821. SCB->AIRCR = reg_value;
  1822. 8005180: 60d3 str r3, [r2, #12]
  1823. 8005182: 4770 bx lr
  1824. 8005184: e000ed00 .word 0xe000ed00
  1825. 08005188 <HAL_NVIC_SetPriority>:
  1826. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  1827. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  1828. */
  1829. __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void)
  1830. {
  1831. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  1832. 8005188: 4b17 ldr r3, [pc, #92] ; (80051e8 <HAL_NVIC_SetPriority+0x60>)
  1833. * This parameter can be a value between 0 and 15
  1834. * A lower priority value indicates a higher priority.
  1835. * @retval None
  1836. */
  1837. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  1838. {
  1839. 800518a: b530 push {r4, r5, lr}
  1840. 800518c: 68dc ldr r4, [r3, #12]
  1841. 800518e: f3c4 2402 ubfx r4, r4, #8, #3
  1842. {
  1843. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  1844. uint32_t PreemptPriorityBits;
  1845. uint32_t SubPriorityBits;
  1846. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  1847. 8005192: f1c4 0307 rsb r3, r4, #7
  1848. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  1849. 8005196: 1d25 adds r5, r4, #4
  1850. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  1851. 8005198: 2b04 cmp r3, #4
  1852. 800519a: bf28 it cs
  1853. 800519c: 2304 movcs r3, #4
  1854. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  1855. 800519e: 2d06 cmp r5, #6
  1856. return (
  1857. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  1858. 80051a0: f04f 0501 mov.w r5, #1
  1859. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  1860. 80051a4: bf98 it ls
  1861. 80051a6: 2400 movls r4, #0
  1862. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  1863. 80051a8: fa05 f303 lsl.w r3, r5, r3
  1864. 80051ac: f103 33ff add.w r3, r3, #4294967295
  1865. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  1866. 80051b0: bf88 it hi
  1867. 80051b2: 3c03 subhi r4, #3
  1868. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  1869. 80051b4: 4019 ands r1, r3
  1870. 80051b6: 40a1 lsls r1, r4
  1871. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  1872. 80051b8: fa05 f404 lsl.w r4, r5, r4
  1873. 80051bc: 3c01 subs r4, #1
  1874. 80051be: 4022 ands r2, r4
  1875. if ((int32_t)(IRQn) >= 0)
  1876. 80051c0: 2800 cmp r0, #0
  1877. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  1878. 80051c2: ea42 0201 orr.w r2, r2, r1
  1879. 80051c6: ea4f 1202 mov.w r2, r2, lsl #4
  1880. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1881. 80051ca: bfa9 itett ge
  1882. 80051cc: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  1883. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1884. 80051d0: 4b06 ldrlt r3, [pc, #24] ; (80051ec <HAL_NVIC_SetPriority+0x64>)
  1885. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1886. 80051d2: b2d2 uxtbge r2, r2
  1887. 80051d4: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  1888. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1889. 80051d8: bfbb ittet lt
  1890. 80051da: f000 000f andlt.w r0, r0, #15
  1891. 80051de: b2d2 uxtblt r2, r2
  1892. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1893. 80051e0: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  1894. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1895. 80051e4: 541a strblt r2, [r3, r0]
  1896. 80051e6: bd30 pop {r4, r5, pc}
  1897. 80051e8: e000ed00 .word 0xe000ed00
  1898. 80051ec: e000ed14 .word 0xe000ed14
  1899. 080051f0 <HAL_NVIC_EnableIRQ>:
  1900. if ((int32_t)(IRQn) >= 0)
  1901. 80051f0: 2800 cmp r0, #0
  1902. 80051f2: db08 blt.n 8005206 <HAL_NVIC_EnableIRQ+0x16>
  1903. NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
  1904. 80051f4: 2301 movs r3, #1
  1905. 80051f6: 0942 lsrs r2, r0, #5
  1906. 80051f8: f000 001f and.w r0, r0, #31
  1907. 80051fc: fa03 f000 lsl.w r0, r3, r0
  1908. 8005200: 4b01 ldr r3, [pc, #4] ; (8005208 <HAL_NVIC_EnableIRQ+0x18>)
  1909. 8005202: f843 0022 str.w r0, [r3, r2, lsl #2]
  1910. 8005206: 4770 bx lr
  1911. 8005208: e000e100 .word 0xe000e100
  1912. 0800520c <HAL_SYSTICK_Config>:
  1913. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  1914. must contain a vendor-specific implementation of this function.
  1915. */
  1916. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  1917. {
  1918. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  1919. 800520c: 3801 subs r0, #1
  1920. 800520e: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  1921. 8005212: d20a bcs.n 800522a <HAL_SYSTICK_Config+0x1e>
  1922. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1923. 8005214: 21f0 movs r1, #240 ; 0xf0
  1924. {
  1925. return (1UL); /* Reload value impossible */
  1926. }
  1927. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  1928. 8005216: 4b06 ldr r3, [pc, #24] ; (8005230 <HAL_SYSTICK_Config+0x24>)
  1929. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1930. 8005218: 4a06 ldr r2, [pc, #24] ; (8005234 <HAL_SYSTICK_Config+0x28>)
  1931. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  1932. 800521a: 6058 str r0, [r3, #4]
  1933. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  1934. 800521c: f882 1023 strb.w r1, [r2, #35] ; 0x23
  1935. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  1936. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  1937. 8005220: 2000 movs r0, #0
  1938. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  1939. 8005222: 2207 movs r2, #7
  1940. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  1941. 8005224: 6098 str r0, [r3, #8]
  1942. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  1943. 8005226: 601a str r2, [r3, #0]
  1944. 8005228: 4770 bx lr
  1945. return (1UL); /* Reload value impossible */
  1946. 800522a: 2001 movs r0, #1
  1947. * - 1 Function failed.
  1948. */
  1949. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  1950. {
  1951. return SysTick_Config(TicksNumb);
  1952. }
  1953. 800522c: 4770 bx lr
  1954. 800522e: bf00 nop
  1955. 8005230: e000e010 .word 0xe000e010
  1956. 8005234: e000ed00 .word 0xe000ed00
  1957. 08005238 <HAL_DMA_Init>:
  1958. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  1959. * the configuration information for the specified DMA Channel.
  1960. * @retval HAL status
  1961. */
  1962. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  1963. {
  1964. 8005238: b510 push {r4, lr}
  1965. uint32_t tmp = 0U;
  1966. /* Check the DMA handle allocation */
  1967. if(hdma == NULL)
  1968. 800523a: 2800 cmp r0, #0
  1969. 800523c: d032 beq.n 80052a4 <HAL_DMA_Init+0x6c>
  1970. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  1971. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  1972. #if defined (DMA2)
  1973. /* calculation of the channel index */
  1974. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  1975. 800523e: 6801 ldr r1, [r0, #0]
  1976. 8005240: 4b19 ldr r3, [pc, #100] ; (80052a8 <HAL_DMA_Init+0x70>)
  1977. 8005242: 2414 movs r4, #20
  1978. 8005244: 4299 cmp r1, r3
  1979. 8005246: d825 bhi.n 8005294 <HAL_DMA_Init+0x5c>
  1980. {
  1981. /* DMA1 */
  1982. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  1983. 8005248: 4a18 ldr r2, [pc, #96] ; (80052ac <HAL_DMA_Init+0x74>)
  1984. hdma->DmaBaseAddress = DMA1;
  1985. 800524a: f2a3 4307 subw r3, r3, #1031 ; 0x407
  1986. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  1987. 800524e: 440a add r2, r1
  1988. 8005250: fbb2 f2f4 udiv r2, r2, r4
  1989. 8005254: 0092 lsls r2, r2, #2
  1990. 8005256: 6402 str r2, [r0, #64] ; 0x40
  1991. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  1992. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  1993. DMA_CCR_DIR));
  1994. /* Prepare the DMA Channel configuration */
  1995. tmp |= hdma->Init.Direction |
  1996. 8005258: 6884 ldr r4, [r0, #8]
  1997. hdma->DmaBaseAddress = DMA2;
  1998. 800525a: 63c3 str r3, [r0, #60] ; 0x3c
  1999. tmp |= hdma->Init.Direction |
  2000. 800525c: 6843 ldr r3, [r0, #4]
  2001. tmp = hdma->Instance->CCR;
  2002. 800525e: 680a ldr r2, [r1, #0]
  2003. tmp |= hdma->Init.Direction |
  2004. 8005260: 4323 orrs r3, r4
  2005. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2006. 8005262: 68c4 ldr r4, [r0, #12]
  2007. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2008. 8005264: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  2009. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2010. 8005268: 4323 orrs r3, r4
  2011. 800526a: 6904 ldr r4, [r0, #16]
  2012. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2013. 800526c: f022 0230 bic.w r2, r2, #48 ; 0x30
  2014. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2015. 8005270: 4323 orrs r3, r4
  2016. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  2017. 8005272: 6944 ldr r4, [r0, #20]
  2018. 8005274: 4323 orrs r3, r4
  2019. 8005276: 6984 ldr r4, [r0, #24]
  2020. 8005278: 4323 orrs r3, r4
  2021. hdma->Init.Mode | hdma->Init.Priority;
  2022. 800527a: 69c4 ldr r4, [r0, #28]
  2023. 800527c: 4323 orrs r3, r4
  2024. tmp |= hdma->Init.Direction |
  2025. 800527e: 4313 orrs r3, r2
  2026. /* Write to DMA Channel CR register */
  2027. hdma->Instance->CCR = tmp;
  2028. 8005280: 600b str r3, [r1, #0]
  2029. /* Initialise the error code */
  2030. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2031. /* Initialize the DMA state*/
  2032. hdma->State = HAL_DMA_STATE_READY;
  2033. 8005282: 2201 movs r2, #1
  2034. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2035. 8005284: 2300 movs r3, #0
  2036. hdma->State = HAL_DMA_STATE_READY;
  2037. 8005286: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2038. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2039. 800528a: 6383 str r3, [r0, #56] ; 0x38
  2040. /* Allocate lock resource and initialize it */
  2041. hdma->Lock = HAL_UNLOCKED;
  2042. 800528c: f880 3020 strb.w r3, [r0, #32]
  2043. return HAL_OK;
  2044. 8005290: 4618 mov r0, r3
  2045. 8005292: bd10 pop {r4, pc}
  2046. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  2047. 8005294: 4b06 ldr r3, [pc, #24] ; (80052b0 <HAL_DMA_Init+0x78>)
  2048. 8005296: 440b add r3, r1
  2049. 8005298: fbb3 f3f4 udiv r3, r3, r4
  2050. 800529c: 009b lsls r3, r3, #2
  2051. 800529e: 6403 str r3, [r0, #64] ; 0x40
  2052. hdma->DmaBaseAddress = DMA2;
  2053. 80052a0: 4b04 ldr r3, [pc, #16] ; (80052b4 <HAL_DMA_Init+0x7c>)
  2054. 80052a2: e7d9 b.n 8005258 <HAL_DMA_Init+0x20>
  2055. return HAL_ERROR;
  2056. 80052a4: 2001 movs r0, #1
  2057. }
  2058. 80052a6: bd10 pop {r4, pc}
  2059. 80052a8: 40020407 .word 0x40020407
  2060. 80052ac: bffdfff8 .word 0xbffdfff8
  2061. 80052b0: bffdfbf8 .word 0xbffdfbf8
  2062. 80052b4: 40020400 .word 0x40020400
  2063. 080052b8 <HAL_DMA_Start_IT>:
  2064. * @param DstAddress: The destination memory Buffer address
  2065. * @param DataLength: The length of data to be transferred from source to destination
  2066. * @retval HAL status
  2067. */
  2068. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2069. {
  2070. 80052b8: b5f0 push {r4, r5, r6, r7, lr}
  2071. /* Check the parameters */
  2072. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  2073. /* Process locked */
  2074. __HAL_LOCK(hdma);
  2075. 80052ba: f890 4020 ldrb.w r4, [r0, #32]
  2076. 80052be: 2c01 cmp r4, #1
  2077. 80052c0: d035 beq.n 800532e <HAL_DMA_Start_IT+0x76>
  2078. 80052c2: 2401 movs r4, #1
  2079. if(HAL_DMA_STATE_READY == hdma->State)
  2080. 80052c4: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  2081. __HAL_LOCK(hdma);
  2082. 80052c8: f880 4020 strb.w r4, [r0, #32]
  2083. if(HAL_DMA_STATE_READY == hdma->State)
  2084. 80052cc: 42a5 cmp r5, r4
  2085. 80052ce: f04f 0600 mov.w r6, #0
  2086. 80052d2: f04f 0402 mov.w r4, #2
  2087. 80052d6: d128 bne.n 800532a <HAL_DMA_Start_IT+0x72>
  2088. {
  2089. /* Change DMA peripheral state */
  2090. hdma->State = HAL_DMA_STATE_BUSY;
  2091. 80052d8: f880 4021 strb.w r4, [r0, #33] ; 0x21
  2092. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2093. /* Disable the peripheral */
  2094. __HAL_DMA_DISABLE(hdma);
  2095. 80052dc: 6804 ldr r4, [r0, #0]
  2096. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2097. 80052de: 6386 str r6, [r0, #56] ; 0x38
  2098. __HAL_DMA_DISABLE(hdma);
  2099. 80052e0: 6826 ldr r6, [r4, #0]
  2100. * @retval HAL status
  2101. */
  2102. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2103. {
  2104. /* Clear all flags */
  2105. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2106. 80052e2: 6c07 ldr r7, [r0, #64] ; 0x40
  2107. __HAL_DMA_DISABLE(hdma);
  2108. 80052e4: f026 0601 bic.w r6, r6, #1
  2109. 80052e8: 6026 str r6, [r4, #0]
  2110. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2111. 80052ea: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2112. 80052ec: 40bd lsls r5, r7
  2113. 80052ee: 6075 str r5, [r6, #4]
  2114. /* Configure DMA Channel data length */
  2115. hdma->Instance->CNDTR = DataLength;
  2116. 80052f0: 6063 str r3, [r4, #4]
  2117. /* Memory to Peripheral */
  2118. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  2119. 80052f2: 6843 ldr r3, [r0, #4]
  2120. 80052f4: 6805 ldr r5, [r0, #0]
  2121. 80052f6: 2b10 cmp r3, #16
  2122. if(NULL != hdma->XferHalfCpltCallback)
  2123. 80052f8: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2124. {
  2125. /* Configure DMA Channel destination address */
  2126. hdma->Instance->CPAR = DstAddress;
  2127. 80052fa: bf0b itete eq
  2128. 80052fc: 60a2 streq r2, [r4, #8]
  2129. }
  2130. /* Peripheral to Memory */
  2131. else
  2132. {
  2133. /* Configure DMA Channel source address */
  2134. hdma->Instance->CPAR = SrcAddress;
  2135. 80052fe: 60a1 strne r1, [r4, #8]
  2136. hdma->Instance->CMAR = SrcAddress;
  2137. 8005300: 60e1 streq r1, [r4, #12]
  2138. /* Configure DMA Channel destination address */
  2139. hdma->Instance->CMAR = DstAddress;
  2140. 8005302: 60e2 strne r2, [r4, #12]
  2141. if(NULL != hdma->XferHalfCpltCallback)
  2142. 8005304: b14b cbz r3, 800531a <HAL_DMA_Start_IT+0x62>
  2143. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2144. 8005306: 6823 ldr r3, [r4, #0]
  2145. 8005308: f043 030e orr.w r3, r3, #14
  2146. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2147. 800530c: 6023 str r3, [r4, #0]
  2148. __HAL_DMA_ENABLE(hdma);
  2149. 800530e: 682b ldr r3, [r5, #0]
  2150. HAL_StatusTypeDef status = HAL_OK;
  2151. 8005310: 2000 movs r0, #0
  2152. __HAL_DMA_ENABLE(hdma);
  2153. 8005312: f043 0301 orr.w r3, r3, #1
  2154. 8005316: 602b str r3, [r5, #0]
  2155. 8005318: bdf0 pop {r4, r5, r6, r7, pc}
  2156. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2157. 800531a: 6823 ldr r3, [r4, #0]
  2158. 800531c: f023 0304 bic.w r3, r3, #4
  2159. 8005320: 6023 str r3, [r4, #0]
  2160. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2161. 8005322: 6823 ldr r3, [r4, #0]
  2162. 8005324: f043 030a orr.w r3, r3, #10
  2163. 8005328: e7f0 b.n 800530c <HAL_DMA_Start_IT+0x54>
  2164. __HAL_UNLOCK(hdma);
  2165. 800532a: f880 6020 strb.w r6, [r0, #32]
  2166. __HAL_LOCK(hdma);
  2167. 800532e: 2002 movs r0, #2
  2168. }
  2169. 8005330: bdf0 pop {r4, r5, r6, r7, pc}
  2170. ...
  2171. 08005334 <HAL_DMA_Abort_IT>:
  2172. if(HAL_DMA_STATE_BUSY != hdma->State)
  2173. 8005334: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  2174. {
  2175. 8005338: b510 push {r4, lr}
  2176. if(HAL_DMA_STATE_BUSY != hdma->State)
  2177. 800533a: 2b02 cmp r3, #2
  2178. 800533c: d003 beq.n 8005346 <HAL_DMA_Abort_IT+0x12>
  2179. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  2180. 800533e: 2304 movs r3, #4
  2181. 8005340: 6383 str r3, [r0, #56] ; 0x38
  2182. status = HAL_ERROR;
  2183. 8005342: 2001 movs r0, #1
  2184. 8005344: bd10 pop {r4, pc}
  2185. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2186. 8005346: 6803 ldr r3, [r0, #0]
  2187. 8005348: 681a ldr r2, [r3, #0]
  2188. 800534a: f022 020e bic.w r2, r2, #14
  2189. 800534e: 601a str r2, [r3, #0]
  2190. __HAL_DMA_DISABLE(hdma);
  2191. 8005350: 681a ldr r2, [r3, #0]
  2192. 8005352: f022 0201 bic.w r2, r2, #1
  2193. 8005356: 601a str r2, [r3, #0]
  2194. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2195. 8005358: 4a29 ldr r2, [pc, #164] ; (8005400 <HAL_DMA_Abort_IT+0xcc>)
  2196. 800535a: 4293 cmp r3, r2
  2197. 800535c: d924 bls.n 80053a8 <HAL_DMA_Abort_IT+0x74>
  2198. 800535e: f502 7262 add.w r2, r2, #904 ; 0x388
  2199. 8005362: 4293 cmp r3, r2
  2200. 8005364: d019 beq.n 800539a <HAL_DMA_Abort_IT+0x66>
  2201. 8005366: 3214 adds r2, #20
  2202. 8005368: 4293 cmp r3, r2
  2203. 800536a: d018 beq.n 800539e <HAL_DMA_Abort_IT+0x6a>
  2204. 800536c: 3214 adds r2, #20
  2205. 800536e: 4293 cmp r3, r2
  2206. 8005370: d017 beq.n 80053a2 <HAL_DMA_Abort_IT+0x6e>
  2207. 8005372: 3214 adds r2, #20
  2208. 8005374: 4293 cmp r3, r2
  2209. 8005376: bf0c ite eq
  2210. 8005378: f44f 5380 moveq.w r3, #4096 ; 0x1000
  2211. 800537c: f44f 3380 movne.w r3, #65536 ; 0x10000
  2212. 8005380: 4a20 ldr r2, [pc, #128] ; (8005404 <HAL_DMA_Abort_IT+0xd0>)
  2213. 8005382: 6053 str r3, [r2, #4]
  2214. hdma->State = HAL_DMA_STATE_READY;
  2215. 8005384: 2301 movs r3, #1
  2216. __HAL_UNLOCK(hdma);
  2217. 8005386: 2400 movs r4, #0
  2218. hdma->State = HAL_DMA_STATE_READY;
  2219. 8005388: f880 3021 strb.w r3, [r0, #33] ; 0x21
  2220. if(hdma->XferAbortCallback != NULL)
  2221. 800538c: 6b43 ldr r3, [r0, #52] ; 0x34
  2222. __HAL_UNLOCK(hdma);
  2223. 800538e: f880 4020 strb.w r4, [r0, #32]
  2224. if(hdma->XferAbortCallback != NULL)
  2225. 8005392: b39b cbz r3, 80053fc <HAL_DMA_Abort_IT+0xc8>
  2226. hdma->XferAbortCallback(hdma);
  2227. 8005394: 4798 blx r3
  2228. HAL_StatusTypeDef status = HAL_OK;
  2229. 8005396: 4620 mov r0, r4
  2230. 8005398: bd10 pop {r4, pc}
  2231. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2232. 800539a: 2301 movs r3, #1
  2233. 800539c: e7f0 b.n 8005380 <HAL_DMA_Abort_IT+0x4c>
  2234. 800539e: 2310 movs r3, #16
  2235. 80053a0: e7ee b.n 8005380 <HAL_DMA_Abort_IT+0x4c>
  2236. 80053a2: f44f 7380 mov.w r3, #256 ; 0x100
  2237. 80053a6: e7eb b.n 8005380 <HAL_DMA_Abort_IT+0x4c>
  2238. 80053a8: 4917 ldr r1, [pc, #92] ; (8005408 <HAL_DMA_Abort_IT+0xd4>)
  2239. 80053aa: 428b cmp r3, r1
  2240. 80053ac: d016 beq.n 80053dc <HAL_DMA_Abort_IT+0xa8>
  2241. 80053ae: 3114 adds r1, #20
  2242. 80053b0: 428b cmp r3, r1
  2243. 80053b2: d015 beq.n 80053e0 <HAL_DMA_Abort_IT+0xac>
  2244. 80053b4: 3114 adds r1, #20
  2245. 80053b6: 428b cmp r3, r1
  2246. 80053b8: d014 beq.n 80053e4 <HAL_DMA_Abort_IT+0xb0>
  2247. 80053ba: 3114 adds r1, #20
  2248. 80053bc: 428b cmp r3, r1
  2249. 80053be: d014 beq.n 80053ea <HAL_DMA_Abort_IT+0xb6>
  2250. 80053c0: 3114 adds r1, #20
  2251. 80053c2: 428b cmp r3, r1
  2252. 80053c4: d014 beq.n 80053f0 <HAL_DMA_Abort_IT+0xbc>
  2253. 80053c6: 3114 adds r1, #20
  2254. 80053c8: 428b cmp r3, r1
  2255. 80053ca: d014 beq.n 80053f6 <HAL_DMA_Abort_IT+0xc2>
  2256. 80053cc: 4293 cmp r3, r2
  2257. 80053ce: bf14 ite ne
  2258. 80053d0: f44f 3380 movne.w r3, #65536 ; 0x10000
  2259. 80053d4: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  2260. 80053d8: 4a0c ldr r2, [pc, #48] ; (800540c <HAL_DMA_Abort_IT+0xd8>)
  2261. 80053da: e7d2 b.n 8005382 <HAL_DMA_Abort_IT+0x4e>
  2262. 80053dc: 2301 movs r3, #1
  2263. 80053de: e7fb b.n 80053d8 <HAL_DMA_Abort_IT+0xa4>
  2264. 80053e0: 2310 movs r3, #16
  2265. 80053e2: e7f9 b.n 80053d8 <HAL_DMA_Abort_IT+0xa4>
  2266. 80053e4: f44f 7380 mov.w r3, #256 ; 0x100
  2267. 80053e8: e7f6 b.n 80053d8 <HAL_DMA_Abort_IT+0xa4>
  2268. 80053ea: f44f 5380 mov.w r3, #4096 ; 0x1000
  2269. 80053ee: e7f3 b.n 80053d8 <HAL_DMA_Abort_IT+0xa4>
  2270. 80053f0: f44f 3380 mov.w r3, #65536 ; 0x10000
  2271. 80053f4: e7f0 b.n 80053d8 <HAL_DMA_Abort_IT+0xa4>
  2272. 80053f6: f44f 1380 mov.w r3, #1048576 ; 0x100000
  2273. 80053fa: e7ed b.n 80053d8 <HAL_DMA_Abort_IT+0xa4>
  2274. HAL_StatusTypeDef status = HAL_OK;
  2275. 80053fc: 4618 mov r0, r3
  2276. }
  2277. 80053fe: bd10 pop {r4, pc}
  2278. 8005400: 40020080 .word 0x40020080
  2279. 8005404: 40020400 .word 0x40020400
  2280. 8005408: 40020008 .word 0x40020008
  2281. 800540c: 40020000 .word 0x40020000
  2282. 08005410 <HAL_DMA_IRQHandler>:
  2283. {
  2284. 8005410: b470 push {r4, r5, r6}
  2285. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2286. 8005412: 2504 movs r5, #4
  2287. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  2288. 8005414: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2289. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2290. 8005416: 6c02 ldr r2, [r0, #64] ; 0x40
  2291. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  2292. 8005418: 6834 ldr r4, [r6, #0]
  2293. uint32_t source_it = hdma->Instance->CCR;
  2294. 800541a: 6803 ldr r3, [r0, #0]
  2295. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2296. 800541c: 4095 lsls r5, r2
  2297. 800541e: 4225 tst r5, r4
  2298. uint32_t source_it = hdma->Instance->CCR;
  2299. 8005420: 6819 ldr r1, [r3, #0]
  2300. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2301. 8005422: d055 beq.n 80054d0 <HAL_DMA_IRQHandler+0xc0>
  2302. 8005424: 074d lsls r5, r1, #29
  2303. 8005426: d553 bpl.n 80054d0 <HAL_DMA_IRQHandler+0xc0>
  2304. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  2305. 8005428: 681a ldr r2, [r3, #0]
  2306. 800542a: 0696 lsls r6, r2, #26
  2307. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2308. 800542c: bf5e ittt pl
  2309. 800542e: 681a ldrpl r2, [r3, #0]
  2310. 8005430: f022 0204 bicpl.w r2, r2, #4
  2311. 8005434: 601a strpl r2, [r3, #0]
  2312. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  2313. 8005436: 4a60 ldr r2, [pc, #384] ; (80055b8 <HAL_DMA_IRQHandler+0x1a8>)
  2314. 8005438: 4293 cmp r3, r2
  2315. 800543a: d91f bls.n 800547c <HAL_DMA_IRQHandler+0x6c>
  2316. 800543c: f502 7262 add.w r2, r2, #904 ; 0x388
  2317. 8005440: 4293 cmp r3, r2
  2318. 8005442: d014 beq.n 800546e <HAL_DMA_IRQHandler+0x5e>
  2319. 8005444: 3214 adds r2, #20
  2320. 8005446: 4293 cmp r3, r2
  2321. 8005448: d013 beq.n 8005472 <HAL_DMA_IRQHandler+0x62>
  2322. 800544a: 3214 adds r2, #20
  2323. 800544c: 4293 cmp r3, r2
  2324. 800544e: d012 beq.n 8005476 <HAL_DMA_IRQHandler+0x66>
  2325. 8005450: 3214 adds r2, #20
  2326. 8005452: 4293 cmp r3, r2
  2327. 8005454: bf0c ite eq
  2328. 8005456: f44f 4380 moveq.w r3, #16384 ; 0x4000
  2329. 800545a: f44f 2380 movne.w r3, #262144 ; 0x40000
  2330. 800545e: 4a57 ldr r2, [pc, #348] ; (80055bc <HAL_DMA_IRQHandler+0x1ac>)
  2331. 8005460: 6053 str r3, [r2, #4]
  2332. if(hdma->XferHalfCpltCallback != NULL)
  2333. 8005462: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2334. if (hdma->XferErrorCallback != NULL)
  2335. 8005464: 2b00 cmp r3, #0
  2336. 8005466: f000 80a5 beq.w 80055b4 <HAL_DMA_IRQHandler+0x1a4>
  2337. }
  2338. 800546a: bc70 pop {r4, r5, r6}
  2339. hdma->XferErrorCallback(hdma);
  2340. 800546c: 4718 bx r3
  2341. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  2342. 800546e: 2304 movs r3, #4
  2343. 8005470: e7f5 b.n 800545e <HAL_DMA_IRQHandler+0x4e>
  2344. 8005472: 2340 movs r3, #64 ; 0x40
  2345. 8005474: e7f3 b.n 800545e <HAL_DMA_IRQHandler+0x4e>
  2346. 8005476: f44f 6380 mov.w r3, #1024 ; 0x400
  2347. 800547a: e7f0 b.n 800545e <HAL_DMA_IRQHandler+0x4e>
  2348. 800547c: 4950 ldr r1, [pc, #320] ; (80055c0 <HAL_DMA_IRQHandler+0x1b0>)
  2349. 800547e: 428b cmp r3, r1
  2350. 8005480: d016 beq.n 80054b0 <HAL_DMA_IRQHandler+0xa0>
  2351. 8005482: 3114 adds r1, #20
  2352. 8005484: 428b cmp r3, r1
  2353. 8005486: d015 beq.n 80054b4 <HAL_DMA_IRQHandler+0xa4>
  2354. 8005488: 3114 adds r1, #20
  2355. 800548a: 428b cmp r3, r1
  2356. 800548c: d014 beq.n 80054b8 <HAL_DMA_IRQHandler+0xa8>
  2357. 800548e: 3114 adds r1, #20
  2358. 8005490: 428b cmp r3, r1
  2359. 8005492: d014 beq.n 80054be <HAL_DMA_IRQHandler+0xae>
  2360. 8005494: 3114 adds r1, #20
  2361. 8005496: 428b cmp r3, r1
  2362. 8005498: d014 beq.n 80054c4 <HAL_DMA_IRQHandler+0xb4>
  2363. 800549a: 3114 adds r1, #20
  2364. 800549c: 428b cmp r3, r1
  2365. 800549e: d014 beq.n 80054ca <HAL_DMA_IRQHandler+0xba>
  2366. 80054a0: 4293 cmp r3, r2
  2367. 80054a2: bf14 ite ne
  2368. 80054a4: f44f 2380 movne.w r3, #262144 ; 0x40000
  2369. 80054a8: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  2370. 80054ac: 4a45 ldr r2, [pc, #276] ; (80055c4 <HAL_DMA_IRQHandler+0x1b4>)
  2371. 80054ae: e7d7 b.n 8005460 <HAL_DMA_IRQHandler+0x50>
  2372. 80054b0: 2304 movs r3, #4
  2373. 80054b2: e7fb b.n 80054ac <HAL_DMA_IRQHandler+0x9c>
  2374. 80054b4: 2340 movs r3, #64 ; 0x40
  2375. 80054b6: e7f9 b.n 80054ac <HAL_DMA_IRQHandler+0x9c>
  2376. 80054b8: f44f 6380 mov.w r3, #1024 ; 0x400
  2377. 80054bc: e7f6 b.n 80054ac <HAL_DMA_IRQHandler+0x9c>
  2378. 80054be: f44f 4380 mov.w r3, #16384 ; 0x4000
  2379. 80054c2: e7f3 b.n 80054ac <HAL_DMA_IRQHandler+0x9c>
  2380. 80054c4: f44f 2380 mov.w r3, #262144 ; 0x40000
  2381. 80054c8: e7f0 b.n 80054ac <HAL_DMA_IRQHandler+0x9c>
  2382. 80054ca: f44f 0380 mov.w r3, #4194304 ; 0x400000
  2383. 80054ce: e7ed b.n 80054ac <HAL_DMA_IRQHandler+0x9c>
  2384. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  2385. 80054d0: 2502 movs r5, #2
  2386. 80054d2: 4095 lsls r5, r2
  2387. 80054d4: 4225 tst r5, r4
  2388. 80054d6: d057 beq.n 8005588 <HAL_DMA_IRQHandler+0x178>
  2389. 80054d8: 078d lsls r5, r1, #30
  2390. 80054da: d555 bpl.n 8005588 <HAL_DMA_IRQHandler+0x178>
  2391. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  2392. 80054dc: 681a ldr r2, [r3, #0]
  2393. 80054de: 0694 lsls r4, r2, #26
  2394. 80054e0: d406 bmi.n 80054f0 <HAL_DMA_IRQHandler+0xe0>
  2395. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  2396. 80054e2: 681a ldr r2, [r3, #0]
  2397. 80054e4: f022 020a bic.w r2, r2, #10
  2398. 80054e8: 601a str r2, [r3, #0]
  2399. hdma->State = HAL_DMA_STATE_READY;
  2400. 80054ea: 2201 movs r2, #1
  2401. 80054ec: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2402. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  2403. 80054f0: 4a31 ldr r2, [pc, #196] ; (80055b8 <HAL_DMA_IRQHandler+0x1a8>)
  2404. 80054f2: 4293 cmp r3, r2
  2405. 80054f4: d91e bls.n 8005534 <HAL_DMA_IRQHandler+0x124>
  2406. 80054f6: f502 7262 add.w r2, r2, #904 ; 0x388
  2407. 80054fa: 4293 cmp r3, r2
  2408. 80054fc: d013 beq.n 8005526 <HAL_DMA_IRQHandler+0x116>
  2409. 80054fe: 3214 adds r2, #20
  2410. 8005500: 4293 cmp r3, r2
  2411. 8005502: d012 beq.n 800552a <HAL_DMA_IRQHandler+0x11a>
  2412. 8005504: 3214 adds r2, #20
  2413. 8005506: 4293 cmp r3, r2
  2414. 8005508: d011 beq.n 800552e <HAL_DMA_IRQHandler+0x11e>
  2415. 800550a: 3214 adds r2, #20
  2416. 800550c: 4293 cmp r3, r2
  2417. 800550e: bf0c ite eq
  2418. 8005510: f44f 5300 moveq.w r3, #8192 ; 0x2000
  2419. 8005514: f44f 3300 movne.w r3, #131072 ; 0x20000
  2420. 8005518: 4a28 ldr r2, [pc, #160] ; (80055bc <HAL_DMA_IRQHandler+0x1ac>)
  2421. 800551a: 6053 str r3, [r2, #4]
  2422. __HAL_UNLOCK(hdma);
  2423. 800551c: 2300 movs r3, #0
  2424. 800551e: f880 3020 strb.w r3, [r0, #32]
  2425. if(hdma->XferCpltCallback != NULL)
  2426. 8005522: 6a83 ldr r3, [r0, #40] ; 0x28
  2427. 8005524: e79e b.n 8005464 <HAL_DMA_IRQHandler+0x54>
  2428. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  2429. 8005526: 2302 movs r3, #2
  2430. 8005528: e7f6 b.n 8005518 <HAL_DMA_IRQHandler+0x108>
  2431. 800552a: 2320 movs r3, #32
  2432. 800552c: e7f4 b.n 8005518 <HAL_DMA_IRQHandler+0x108>
  2433. 800552e: f44f 7300 mov.w r3, #512 ; 0x200
  2434. 8005532: e7f1 b.n 8005518 <HAL_DMA_IRQHandler+0x108>
  2435. 8005534: 4922 ldr r1, [pc, #136] ; (80055c0 <HAL_DMA_IRQHandler+0x1b0>)
  2436. 8005536: 428b cmp r3, r1
  2437. 8005538: d016 beq.n 8005568 <HAL_DMA_IRQHandler+0x158>
  2438. 800553a: 3114 adds r1, #20
  2439. 800553c: 428b cmp r3, r1
  2440. 800553e: d015 beq.n 800556c <HAL_DMA_IRQHandler+0x15c>
  2441. 8005540: 3114 adds r1, #20
  2442. 8005542: 428b cmp r3, r1
  2443. 8005544: d014 beq.n 8005570 <HAL_DMA_IRQHandler+0x160>
  2444. 8005546: 3114 adds r1, #20
  2445. 8005548: 428b cmp r3, r1
  2446. 800554a: d014 beq.n 8005576 <HAL_DMA_IRQHandler+0x166>
  2447. 800554c: 3114 adds r1, #20
  2448. 800554e: 428b cmp r3, r1
  2449. 8005550: d014 beq.n 800557c <HAL_DMA_IRQHandler+0x16c>
  2450. 8005552: 3114 adds r1, #20
  2451. 8005554: 428b cmp r3, r1
  2452. 8005556: d014 beq.n 8005582 <HAL_DMA_IRQHandler+0x172>
  2453. 8005558: 4293 cmp r3, r2
  2454. 800555a: bf14 ite ne
  2455. 800555c: f44f 3300 movne.w r3, #131072 ; 0x20000
  2456. 8005560: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  2457. 8005564: 4a17 ldr r2, [pc, #92] ; (80055c4 <HAL_DMA_IRQHandler+0x1b4>)
  2458. 8005566: e7d8 b.n 800551a <HAL_DMA_IRQHandler+0x10a>
  2459. 8005568: 2302 movs r3, #2
  2460. 800556a: e7fb b.n 8005564 <HAL_DMA_IRQHandler+0x154>
  2461. 800556c: 2320 movs r3, #32
  2462. 800556e: e7f9 b.n 8005564 <HAL_DMA_IRQHandler+0x154>
  2463. 8005570: f44f 7300 mov.w r3, #512 ; 0x200
  2464. 8005574: e7f6 b.n 8005564 <HAL_DMA_IRQHandler+0x154>
  2465. 8005576: f44f 5300 mov.w r3, #8192 ; 0x2000
  2466. 800557a: e7f3 b.n 8005564 <HAL_DMA_IRQHandler+0x154>
  2467. 800557c: f44f 3300 mov.w r3, #131072 ; 0x20000
  2468. 8005580: e7f0 b.n 8005564 <HAL_DMA_IRQHandler+0x154>
  2469. 8005582: f44f 1300 mov.w r3, #2097152 ; 0x200000
  2470. 8005586: e7ed b.n 8005564 <HAL_DMA_IRQHandler+0x154>
  2471. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  2472. 8005588: 2508 movs r5, #8
  2473. 800558a: 4095 lsls r5, r2
  2474. 800558c: 4225 tst r5, r4
  2475. 800558e: d011 beq.n 80055b4 <HAL_DMA_IRQHandler+0x1a4>
  2476. 8005590: 0709 lsls r1, r1, #28
  2477. 8005592: d50f bpl.n 80055b4 <HAL_DMA_IRQHandler+0x1a4>
  2478. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2479. 8005594: 6819 ldr r1, [r3, #0]
  2480. 8005596: f021 010e bic.w r1, r1, #14
  2481. 800559a: 6019 str r1, [r3, #0]
  2482. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2483. 800559c: 2301 movs r3, #1
  2484. 800559e: fa03 f202 lsl.w r2, r3, r2
  2485. 80055a2: 6072 str r2, [r6, #4]
  2486. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  2487. 80055a4: 6383 str r3, [r0, #56] ; 0x38
  2488. hdma->State = HAL_DMA_STATE_READY;
  2489. 80055a6: f880 3021 strb.w r3, [r0, #33] ; 0x21
  2490. __HAL_UNLOCK(hdma);
  2491. 80055aa: 2300 movs r3, #0
  2492. 80055ac: f880 3020 strb.w r3, [r0, #32]
  2493. if (hdma->XferErrorCallback != NULL)
  2494. 80055b0: 6b03 ldr r3, [r0, #48] ; 0x30
  2495. 80055b2: e757 b.n 8005464 <HAL_DMA_IRQHandler+0x54>
  2496. }
  2497. 80055b4: bc70 pop {r4, r5, r6}
  2498. 80055b6: 4770 bx lr
  2499. 80055b8: 40020080 .word 0x40020080
  2500. 80055bc: 40020400 .word 0x40020400
  2501. 80055c0: 40020008 .word 0x40020008
  2502. 80055c4: 40020000 .word 0x40020000
  2503. 080055c8 <HAL_GPIO_Init>:
  2504. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  2505. * the configuration information for the specified GPIO peripheral.
  2506. * @retval None
  2507. */
  2508. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  2509. {
  2510. 80055c8: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  2511. uint32_t position = 0x00u;
  2512. uint32_t ioposition;
  2513. uint32_t iocurrent;
  2514. uint32_t temp;
  2515. uint32_t config = 0x00u;
  2516. 80055cc: 2400 movs r4, #0
  2517. uint32_t position = 0x00u;
  2518. 80055ce: 4626 mov r6, r4
  2519. /*--------------------- EXTI Mode Configuration ------------------------*/
  2520. /* Configure the External Interrupt or event for the current IO */
  2521. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  2522. {
  2523. /* Enable AFIO Clock */
  2524. __HAL_RCC_AFIO_CLK_ENABLE();
  2525. 80055d0: 4f6c ldr r7, [pc, #432] ; (8005784 <HAL_GPIO_Init+0x1bc>)
  2526. 80055d2: 4b6d ldr r3, [pc, #436] ; (8005788 <HAL_GPIO_Init+0x1c0>)
  2527. temp = AFIO->EXTICR[position >> 2u];
  2528. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  2529. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  2530. 80055d4: f8df e1b8 ldr.w lr, [pc, #440] ; 8005790 <HAL_GPIO_Init+0x1c8>
  2531. switch (GPIO_Init->Mode)
  2532. 80055d8: f8df c1b8 ldr.w ip, [pc, #440] ; 8005794 <HAL_GPIO_Init+0x1cc>
  2533. while (((GPIO_Init->Pin) >> position) != 0x00u)
  2534. 80055dc: 680a ldr r2, [r1, #0]
  2535. 80055de: fa32 f506 lsrs.w r5, r2, r6
  2536. 80055e2: d102 bne.n 80055ea <HAL_GPIO_Init+0x22>
  2537. }
  2538. }
  2539. position++;
  2540. }
  2541. }
  2542. 80055e4: b003 add sp, #12
  2543. 80055e6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  2544. ioposition = (0x01uL << position);
  2545. 80055ea: f04f 0801 mov.w r8, #1
  2546. 80055ee: fa08 f806 lsl.w r8, r8, r6
  2547. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  2548. 80055f2: ea02 0208 and.w r2, r2, r8
  2549. if (iocurrent == ioposition)
  2550. 80055f6: 4590 cmp r8, r2
  2551. 80055f8: f040 8084 bne.w 8005704 <HAL_GPIO_Init+0x13c>
  2552. switch (GPIO_Init->Mode)
  2553. 80055fc: 684d ldr r5, [r1, #4]
  2554. 80055fe: 2d12 cmp r5, #18
  2555. 8005600: f000 80b1 beq.w 8005766 <HAL_GPIO_Init+0x19e>
  2556. 8005604: f200 8087 bhi.w 8005716 <HAL_GPIO_Init+0x14e>
  2557. 8005608: 2d02 cmp r5, #2
  2558. 800560a: f000 80a9 beq.w 8005760 <HAL_GPIO_Init+0x198>
  2559. 800560e: d87b bhi.n 8005708 <HAL_GPIO_Init+0x140>
  2560. 8005610: 2d00 cmp r5, #0
  2561. 8005612: f000 808c beq.w 800572e <HAL_GPIO_Init+0x166>
  2562. 8005616: 2d01 cmp r5, #1
  2563. 8005618: f000 80a0 beq.w 800575c <HAL_GPIO_Init+0x194>
  2564. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  2565. 800561c: f04f 090f mov.w r9, #15
  2566. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  2567. 8005620: 2aff cmp r2, #255 ; 0xff
  2568. 8005622: bf93 iteet ls
  2569. 8005624: 4682 movls sl, r0
  2570. 8005626: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  2571. 800562a: 3d08 subhi r5, #8
  2572. 800562c: f8d0 b000 ldrls.w fp, [r0]
  2573. 8005630: bf92 itee ls
  2574. 8005632: 00b5 lslls r5, r6, #2
  2575. 8005634: f8d0 b004 ldrhi.w fp, [r0, #4]
  2576. 8005638: 00ad lslhi r5, r5, #2
  2577. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  2578. 800563a: fa09 f805 lsl.w r8, r9, r5
  2579. 800563e: ea2b 0808 bic.w r8, fp, r8
  2580. 8005642: fa04 f505 lsl.w r5, r4, r5
  2581. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  2582. 8005646: bf88 it hi
  2583. 8005648: f100 0a04 addhi.w sl, r0, #4
  2584. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  2585. 800564c: ea48 0505 orr.w r5, r8, r5
  2586. 8005650: f8ca 5000 str.w r5, [sl]
  2587. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  2588. 8005654: f8d1 a004 ldr.w sl, [r1, #4]
  2589. 8005658: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  2590. 800565c: d052 beq.n 8005704 <HAL_GPIO_Init+0x13c>
  2591. __HAL_RCC_AFIO_CLK_ENABLE();
  2592. 800565e: 69bd ldr r5, [r7, #24]
  2593. 8005660: f026 0803 bic.w r8, r6, #3
  2594. 8005664: f045 0501 orr.w r5, r5, #1
  2595. 8005668: 61bd str r5, [r7, #24]
  2596. 800566a: 69bd ldr r5, [r7, #24]
  2597. 800566c: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  2598. 8005670: f005 0501 and.w r5, r5, #1
  2599. 8005674: 9501 str r5, [sp, #4]
  2600. 8005676: f508 3880 add.w r8, r8, #65536 ; 0x10000
  2601. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  2602. 800567a: f006 0b03 and.w fp, r6, #3
  2603. __HAL_RCC_AFIO_CLK_ENABLE();
  2604. 800567e: 9d01 ldr r5, [sp, #4]
  2605. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  2606. 8005680: ea4f 0b8b mov.w fp, fp, lsl #2
  2607. temp = AFIO->EXTICR[position >> 2u];
  2608. 8005684: f8d8 5008 ldr.w r5, [r8, #8]
  2609. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  2610. 8005688: fa09 f90b lsl.w r9, r9, fp
  2611. 800568c: ea25 0909 bic.w r9, r5, r9
  2612. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  2613. 8005690: 4d3e ldr r5, [pc, #248] ; (800578c <HAL_GPIO_Init+0x1c4>)
  2614. 8005692: 42a8 cmp r0, r5
  2615. 8005694: d06c beq.n 8005770 <HAL_GPIO_Init+0x1a8>
  2616. 8005696: f505 6580 add.w r5, r5, #1024 ; 0x400
  2617. 800569a: 42a8 cmp r0, r5
  2618. 800569c: d06a beq.n 8005774 <HAL_GPIO_Init+0x1ac>
  2619. 800569e: f505 6580 add.w r5, r5, #1024 ; 0x400
  2620. 80056a2: 42a8 cmp r0, r5
  2621. 80056a4: d068 beq.n 8005778 <HAL_GPIO_Init+0x1b0>
  2622. 80056a6: f505 6580 add.w r5, r5, #1024 ; 0x400
  2623. 80056aa: 42a8 cmp r0, r5
  2624. 80056ac: d066 beq.n 800577c <HAL_GPIO_Init+0x1b4>
  2625. 80056ae: f505 6580 add.w r5, r5, #1024 ; 0x400
  2626. 80056b2: 42a8 cmp r0, r5
  2627. 80056b4: d064 beq.n 8005780 <HAL_GPIO_Init+0x1b8>
  2628. 80056b6: 4570 cmp r0, lr
  2629. 80056b8: bf0c ite eq
  2630. 80056ba: 2505 moveq r5, #5
  2631. 80056bc: 2506 movne r5, #6
  2632. 80056be: fa05 f50b lsl.w r5, r5, fp
  2633. 80056c2: ea45 0509 orr.w r5, r5, r9
  2634. AFIO->EXTICR[position >> 2u] = temp;
  2635. 80056c6: f8c8 5008 str.w r5, [r8, #8]
  2636. SET_BIT(EXTI->IMR, iocurrent);
  2637. 80056ca: 681d ldr r5, [r3, #0]
  2638. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  2639. 80056cc: f41a 3f80 tst.w sl, #65536 ; 0x10000
  2640. SET_BIT(EXTI->IMR, iocurrent);
  2641. 80056d0: bf14 ite ne
  2642. 80056d2: 4315 orrne r5, r2
  2643. CLEAR_BIT(EXTI->IMR, iocurrent);
  2644. 80056d4: 4395 biceq r5, r2
  2645. 80056d6: 601d str r5, [r3, #0]
  2646. SET_BIT(EXTI->EMR, iocurrent);
  2647. 80056d8: 685d ldr r5, [r3, #4]
  2648. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  2649. 80056da: f41a 3f00 tst.w sl, #131072 ; 0x20000
  2650. SET_BIT(EXTI->EMR, iocurrent);
  2651. 80056de: bf14 ite ne
  2652. 80056e0: 4315 orrne r5, r2
  2653. CLEAR_BIT(EXTI->EMR, iocurrent);
  2654. 80056e2: 4395 biceq r5, r2
  2655. 80056e4: 605d str r5, [r3, #4]
  2656. SET_BIT(EXTI->RTSR, iocurrent);
  2657. 80056e6: 689d ldr r5, [r3, #8]
  2658. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  2659. 80056e8: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  2660. SET_BIT(EXTI->RTSR, iocurrent);
  2661. 80056ec: bf14 ite ne
  2662. 80056ee: 4315 orrne r5, r2
  2663. CLEAR_BIT(EXTI->RTSR, iocurrent);
  2664. 80056f0: 4395 biceq r5, r2
  2665. 80056f2: 609d str r5, [r3, #8]
  2666. SET_BIT(EXTI->FTSR, iocurrent);
  2667. 80056f4: 68dd ldr r5, [r3, #12]
  2668. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  2669. 80056f6: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  2670. SET_BIT(EXTI->FTSR, iocurrent);
  2671. 80056fa: bf14 ite ne
  2672. 80056fc: 432a orrne r2, r5
  2673. CLEAR_BIT(EXTI->FTSR, iocurrent);
  2674. 80056fe: ea25 0202 biceq.w r2, r5, r2
  2675. 8005702: 60da str r2, [r3, #12]
  2676. position++;
  2677. 8005704: 3601 adds r6, #1
  2678. 8005706: e769 b.n 80055dc <HAL_GPIO_Init+0x14>
  2679. switch (GPIO_Init->Mode)
  2680. 8005708: 2d03 cmp r5, #3
  2681. 800570a: d025 beq.n 8005758 <HAL_GPIO_Init+0x190>
  2682. 800570c: 2d11 cmp r5, #17
  2683. 800570e: d185 bne.n 800561c <HAL_GPIO_Init+0x54>
  2684. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  2685. 8005710: 68cc ldr r4, [r1, #12]
  2686. 8005712: 3404 adds r4, #4
  2687. break;
  2688. 8005714: e782 b.n 800561c <HAL_GPIO_Init+0x54>
  2689. switch (GPIO_Init->Mode)
  2690. 8005716: 4565 cmp r5, ip
  2691. 8005718: d009 beq.n 800572e <HAL_GPIO_Init+0x166>
  2692. 800571a: d812 bhi.n 8005742 <HAL_GPIO_Init+0x17a>
  2693. 800571c: f8df 9078 ldr.w r9, [pc, #120] ; 8005798 <HAL_GPIO_Init+0x1d0>
  2694. 8005720: 454d cmp r5, r9
  2695. 8005722: d004 beq.n 800572e <HAL_GPIO_Init+0x166>
  2696. 8005724: f509 3980 add.w r9, r9, #65536 ; 0x10000
  2697. 8005728: 454d cmp r5, r9
  2698. 800572a: f47f af77 bne.w 800561c <HAL_GPIO_Init+0x54>
  2699. if (GPIO_Init->Pull == GPIO_NOPULL)
  2700. 800572e: 688c ldr r4, [r1, #8]
  2701. 8005730: b1e4 cbz r4, 800576c <HAL_GPIO_Init+0x1a4>
  2702. else if (GPIO_Init->Pull == GPIO_PULLUP)
  2703. 8005732: 2c01 cmp r4, #1
  2704. GPIOx->BSRR = ioposition;
  2705. 8005734: bf0c ite eq
  2706. 8005736: f8c0 8010 streq.w r8, [r0, #16]
  2707. GPIOx->BRR = ioposition;
  2708. 800573a: f8c0 8014 strne.w r8, [r0, #20]
  2709. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  2710. 800573e: 2408 movs r4, #8
  2711. 8005740: e76c b.n 800561c <HAL_GPIO_Init+0x54>
  2712. switch (GPIO_Init->Mode)
  2713. 8005742: f8df 9058 ldr.w r9, [pc, #88] ; 800579c <HAL_GPIO_Init+0x1d4>
  2714. 8005746: 454d cmp r5, r9
  2715. 8005748: d0f1 beq.n 800572e <HAL_GPIO_Init+0x166>
  2716. 800574a: f509 3980 add.w r9, r9, #65536 ; 0x10000
  2717. 800574e: 454d cmp r5, r9
  2718. 8005750: d0ed beq.n 800572e <HAL_GPIO_Init+0x166>
  2719. 8005752: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  2720. 8005756: e7e7 b.n 8005728 <HAL_GPIO_Init+0x160>
  2721. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  2722. 8005758: 2400 movs r4, #0
  2723. 800575a: e75f b.n 800561c <HAL_GPIO_Init+0x54>
  2724. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  2725. 800575c: 68cc ldr r4, [r1, #12]
  2726. break;
  2727. 800575e: e75d b.n 800561c <HAL_GPIO_Init+0x54>
  2728. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  2729. 8005760: 68cc ldr r4, [r1, #12]
  2730. 8005762: 3408 adds r4, #8
  2731. break;
  2732. 8005764: e75a b.n 800561c <HAL_GPIO_Init+0x54>
  2733. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  2734. 8005766: 68cc ldr r4, [r1, #12]
  2735. 8005768: 340c adds r4, #12
  2736. break;
  2737. 800576a: e757 b.n 800561c <HAL_GPIO_Init+0x54>
  2738. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  2739. 800576c: 2404 movs r4, #4
  2740. 800576e: e755 b.n 800561c <HAL_GPIO_Init+0x54>
  2741. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  2742. 8005770: 2500 movs r5, #0
  2743. 8005772: e7a4 b.n 80056be <HAL_GPIO_Init+0xf6>
  2744. 8005774: 2501 movs r5, #1
  2745. 8005776: e7a2 b.n 80056be <HAL_GPIO_Init+0xf6>
  2746. 8005778: 2502 movs r5, #2
  2747. 800577a: e7a0 b.n 80056be <HAL_GPIO_Init+0xf6>
  2748. 800577c: 2503 movs r5, #3
  2749. 800577e: e79e b.n 80056be <HAL_GPIO_Init+0xf6>
  2750. 8005780: 2504 movs r5, #4
  2751. 8005782: e79c b.n 80056be <HAL_GPIO_Init+0xf6>
  2752. 8005784: 40021000 .word 0x40021000
  2753. 8005788: 40010400 .word 0x40010400
  2754. 800578c: 40010800 .word 0x40010800
  2755. 8005790: 40011c00 .word 0x40011c00
  2756. 8005794: 10210000 .word 0x10210000
  2757. 8005798: 10110000 .word 0x10110000
  2758. 800579c: 10310000 .word 0x10310000
  2759. 080057a0 <HAL_GPIO_WritePin>:
  2760. {
  2761. /* Check the parameters */
  2762. assert_param(IS_GPIO_PIN(GPIO_Pin));
  2763. assert_param(IS_GPIO_PIN_ACTION(PinState));
  2764. if (PinState != GPIO_PIN_RESET)
  2765. 80057a0: b10a cbz r2, 80057a6 <HAL_GPIO_WritePin+0x6>
  2766. {
  2767. GPIOx->BSRR = GPIO_Pin;
  2768. }
  2769. else
  2770. {
  2771. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16u;
  2772. 80057a2: 6101 str r1, [r0, #16]
  2773. 80057a4: 4770 bx lr
  2774. 80057a6: 0409 lsls r1, r1, #16
  2775. 80057a8: e7fb b.n 80057a2 <HAL_GPIO_WritePin+0x2>
  2776. 080057aa <HAL_GPIO_TogglePin>:
  2777. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  2778. {
  2779. /* Check the parameters */
  2780. assert_param(IS_GPIO_PIN(GPIO_Pin));
  2781. if ((GPIOx->ODR & GPIO_Pin) != 0x00u)
  2782. 80057aa: 68c3 ldr r3, [r0, #12]
  2783. 80057ac: 420b tst r3, r1
  2784. {
  2785. GPIOx->BRR = (uint32_t)GPIO_Pin;
  2786. 80057ae: bf14 ite ne
  2787. 80057b0: 6141 strne r1, [r0, #20]
  2788. }
  2789. else
  2790. {
  2791. GPIOx->BSRR = (uint32_t)GPIO_Pin;
  2792. 80057b2: 6101 streq r1, [r0, #16]
  2793. 80057b4: 4770 bx lr
  2794. ...
  2795. 080057b8 <HAL_RCC_OscConfig>:
  2796. * supported by this macro. User should request a transition to HSE Off
  2797. * first and then HSE On or HSE Bypass.
  2798. * @retval HAL status
  2799. */
  2800. HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct)
  2801. {
  2802. 80057b8: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2803. uint32_t tickstart;
  2804. uint32_t pll_config;
  2805. /* Check Null pointer */
  2806. if (RCC_OscInitStruct == NULL)
  2807. 80057bc: 4605 mov r5, r0
  2808. 80057be: b908 cbnz r0, 80057c4 <HAL_RCC_OscConfig+0xc>
  2809. else
  2810. {
  2811. /* Check if there is a request to disable the PLL used as System clock source */
  2812. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  2813. {
  2814. return HAL_ERROR;
  2815. 80057c0: 2001 movs r0, #1
  2816. 80057c2: e03c b.n 800583e <HAL_RCC_OscConfig+0x86>
  2817. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2818. 80057c4: 6803 ldr r3, [r0, #0]
  2819. 80057c6: 07db lsls r3, r3, #31
  2820. 80057c8: d410 bmi.n 80057ec <HAL_RCC_OscConfig+0x34>
  2821. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  2822. 80057ca: 682b ldr r3, [r5, #0]
  2823. 80057cc: 079f lsls r7, r3, #30
  2824. 80057ce: d45d bmi.n 800588c <HAL_RCC_OscConfig+0xd4>
  2825. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  2826. 80057d0: 682b ldr r3, [r5, #0]
  2827. 80057d2: 0719 lsls r1, r3, #28
  2828. 80057d4: f100 8094 bmi.w 8005900 <HAL_RCC_OscConfig+0x148>
  2829. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  2830. 80057d8: 682b ldr r3, [r5, #0]
  2831. 80057da: 075a lsls r2, r3, #29
  2832. 80057dc: f100 80be bmi.w 800595c <HAL_RCC_OscConfig+0x1a4>
  2833. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  2834. 80057e0: 69e8 ldr r0, [r5, #28]
  2835. 80057e2: 2800 cmp r0, #0
  2836. 80057e4: f040 812c bne.w 8005a40 <HAL_RCC_OscConfig+0x288>
  2837. }
  2838. }
  2839. }
  2840. }
  2841. return HAL_OK;
  2842. 80057e8: 2000 movs r0, #0
  2843. 80057ea: e028 b.n 800583e <HAL_RCC_OscConfig+0x86>
  2844. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  2845. 80057ec: 4c8f ldr r4, [pc, #572] ; (8005a2c <HAL_RCC_OscConfig+0x274>)
  2846. 80057ee: 6863 ldr r3, [r4, #4]
  2847. 80057f0: f003 030c and.w r3, r3, #12
  2848. 80057f4: 2b04 cmp r3, #4
  2849. 80057f6: d007 beq.n 8005808 <HAL_RCC_OscConfig+0x50>
  2850. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  2851. 80057f8: 6863 ldr r3, [r4, #4]
  2852. 80057fa: f003 030c and.w r3, r3, #12
  2853. 80057fe: 2b08 cmp r3, #8
  2854. 8005800: d109 bne.n 8005816 <HAL_RCC_OscConfig+0x5e>
  2855. 8005802: 6863 ldr r3, [r4, #4]
  2856. 8005804: 03de lsls r6, r3, #15
  2857. 8005806: d506 bpl.n 8005816 <HAL_RCC_OscConfig+0x5e>
  2858. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  2859. 8005808: 6823 ldr r3, [r4, #0]
  2860. 800580a: 039c lsls r4, r3, #14
  2861. 800580c: d5dd bpl.n 80057ca <HAL_RCC_OscConfig+0x12>
  2862. 800580e: 686b ldr r3, [r5, #4]
  2863. 8005810: 2b00 cmp r3, #0
  2864. 8005812: d1da bne.n 80057ca <HAL_RCC_OscConfig+0x12>
  2865. 8005814: e7d4 b.n 80057c0 <HAL_RCC_OscConfig+0x8>
  2866. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2867. 8005816: 686b ldr r3, [r5, #4]
  2868. 8005818: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2869. 800581c: d112 bne.n 8005844 <HAL_RCC_OscConfig+0x8c>
  2870. 800581e: 6823 ldr r3, [r4, #0]
  2871. 8005820: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  2872. 8005824: 6023 str r3, [r4, #0]
  2873. tickstart = HAL_GetTick();
  2874. 8005826: f7ff f9d9 bl 8004bdc <HAL_GetTick>
  2875. 800582a: 4606 mov r6, r0
  2876. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2877. 800582c: 6823 ldr r3, [r4, #0]
  2878. 800582e: 0398 lsls r0, r3, #14
  2879. 8005830: d4cb bmi.n 80057ca <HAL_RCC_OscConfig+0x12>
  2880. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  2881. 8005832: f7ff f9d3 bl 8004bdc <HAL_GetTick>
  2882. 8005836: 1b80 subs r0, r0, r6
  2883. 8005838: 2864 cmp r0, #100 ; 0x64
  2884. 800583a: d9f7 bls.n 800582c <HAL_RCC_OscConfig+0x74>
  2885. return HAL_TIMEOUT;
  2886. 800583c: 2003 movs r0, #3
  2887. }
  2888. 800583e: b002 add sp, #8
  2889. 8005840: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2890. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2891. 8005844: b99b cbnz r3, 800586e <HAL_RCC_OscConfig+0xb6>
  2892. 8005846: 6823 ldr r3, [r4, #0]
  2893. 8005848: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  2894. 800584c: 6023 str r3, [r4, #0]
  2895. 800584e: 6823 ldr r3, [r4, #0]
  2896. 8005850: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  2897. 8005854: 6023 str r3, [r4, #0]
  2898. tickstart = HAL_GetTick();
  2899. 8005856: f7ff f9c1 bl 8004bdc <HAL_GetTick>
  2900. 800585a: 4606 mov r6, r0
  2901. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  2902. 800585c: 6823 ldr r3, [r4, #0]
  2903. 800585e: 0399 lsls r1, r3, #14
  2904. 8005860: d5b3 bpl.n 80057ca <HAL_RCC_OscConfig+0x12>
  2905. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  2906. 8005862: f7ff f9bb bl 8004bdc <HAL_GetTick>
  2907. 8005866: 1b80 subs r0, r0, r6
  2908. 8005868: 2864 cmp r0, #100 ; 0x64
  2909. 800586a: d9f7 bls.n 800585c <HAL_RCC_OscConfig+0xa4>
  2910. 800586c: e7e6 b.n 800583c <HAL_RCC_OscConfig+0x84>
  2911. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2912. 800586e: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  2913. 8005872: 6823 ldr r3, [r4, #0]
  2914. 8005874: d103 bne.n 800587e <HAL_RCC_OscConfig+0xc6>
  2915. 8005876: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  2916. 800587a: 6023 str r3, [r4, #0]
  2917. 800587c: e7cf b.n 800581e <HAL_RCC_OscConfig+0x66>
  2918. 800587e: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  2919. 8005882: 6023 str r3, [r4, #0]
  2920. 8005884: 6823 ldr r3, [r4, #0]
  2921. 8005886: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  2922. 800588a: e7cb b.n 8005824 <HAL_RCC_OscConfig+0x6c>
  2923. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  2924. 800588c: 4c67 ldr r4, [pc, #412] ; (8005a2c <HAL_RCC_OscConfig+0x274>)
  2925. 800588e: 6863 ldr r3, [r4, #4]
  2926. 8005890: f013 0f0c tst.w r3, #12
  2927. 8005894: d007 beq.n 80058a6 <HAL_RCC_OscConfig+0xee>
  2928. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  2929. 8005896: 6863 ldr r3, [r4, #4]
  2930. 8005898: f003 030c and.w r3, r3, #12
  2931. 800589c: 2b08 cmp r3, #8
  2932. 800589e: d110 bne.n 80058c2 <HAL_RCC_OscConfig+0x10a>
  2933. 80058a0: 6863 ldr r3, [r4, #4]
  2934. 80058a2: 03da lsls r2, r3, #15
  2935. 80058a4: d40d bmi.n 80058c2 <HAL_RCC_OscConfig+0x10a>
  2936. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  2937. 80058a6: 6823 ldr r3, [r4, #0]
  2938. 80058a8: 079b lsls r3, r3, #30
  2939. 80058aa: d502 bpl.n 80058b2 <HAL_RCC_OscConfig+0xfa>
  2940. 80058ac: 692b ldr r3, [r5, #16]
  2941. 80058ae: 2b01 cmp r3, #1
  2942. 80058b0: d186 bne.n 80057c0 <HAL_RCC_OscConfig+0x8>
  2943. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  2944. 80058b2: 6823 ldr r3, [r4, #0]
  2945. 80058b4: 696a ldr r2, [r5, #20]
  2946. 80058b6: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  2947. 80058ba: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2948. 80058be: 6023 str r3, [r4, #0]
  2949. 80058c0: e786 b.n 80057d0 <HAL_RCC_OscConfig+0x18>
  2950. if (RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  2951. 80058c2: 692a ldr r2, [r5, #16]
  2952. 80058c4: 4b5a ldr r3, [pc, #360] ; (8005a30 <HAL_RCC_OscConfig+0x278>)
  2953. 80058c6: b16a cbz r2, 80058e4 <HAL_RCC_OscConfig+0x12c>
  2954. __HAL_RCC_HSI_ENABLE();
  2955. 80058c8: 2201 movs r2, #1
  2956. 80058ca: 601a str r2, [r3, #0]
  2957. tickstart = HAL_GetTick();
  2958. 80058cc: f7ff f986 bl 8004bdc <HAL_GetTick>
  2959. 80058d0: 4606 mov r6, r0
  2960. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2961. 80058d2: 6823 ldr r3, [r4, #0]
  2962. 80058d4: 079f lsls r7, r3, #30
  2963. 80058d6: d4ec bmi.n 80058b2 <HAL_RCC_OscConfig+0xfa>
  2964. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  2965. 80058d8: f7ff f980 bl 8004bdc <HAL_GetTick>
  2966. 80058dc: 1b80 subs r0, r0, r6
  2967. 80058de: 2802 cmp r0, #2
  2968. 80058e0: d9f7 bls.n 80058d2 <HAL_RCC_OscConfig+0x11a>
  2969. 80058e2: e7ab b.n 800583c <HAL_RCC_OscConfig+0x84>
  2970. __HAL_RCC_HSI_DISABLE();
  2971. 80058e4: 601a str r2, [r3, #0]
  2972. tickstart = HAL_GetTick();
  2973. 80058e6: f7ff f979 bl 8004bdc <HAL_GetTick>
  2974. 80058ea: 4606 mov r6, r0
  2975. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  2976. 80058ec: 6823 ldr r3, [r4, #0]
  2977. 80058ee: 0798 lsls r0, r3, #30
  2978. 80058f0: f57f af6e bpl.w 80057d0 <HAL_RCC_OscConfig+0x18>
  2979. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  2980. 80058f4: f7ff f972 bl 8004bdc <HAL_GetTick>
  2981. 80058f8: 1b80 subs r0, r0, r6
  2982. 80058fa: 2802 cmp r0, #2
  2983. 80058fc: d9f6 bls.n 80058ec <HAL_RCC_OscConfig+0x134>
  2984. 80058fe: e79d b.n 800583c <HAL_RCC_OscConfig+0x84>
  2985. if (RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  2986. 8005900: 69aa ldr r2, [r5, #24]
  2987. 8005902: 4c4a ldr r4, [pc, #296] ; (8005a2c <HAL_RCC_OscConfig+0x274>)
  2988. 8005904: 4b4b ldr r3, [pc, #300] ; (8005a34 <HAL_RCC_OscConfig+0x27c>)
  2989. 8005906: b1da cbz r2, 8005940 <HAL_RCC_OscConfig+0x188>
  2990. __HAL_RCC_LSI_ENABLE();
  2991. 8005908: 2201 movs r2, #1
  2992. 800590a: 601a str r2, [r3, #0]
  2993. tickstart = HAL_GetTick();
  2994. 800590c: f7ff f966 bl 8004bdc <HAL_GetTick>
  2995. 8005910: 4606 mov r6, r0
  2996. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  2997. 8005912: 6a63 ldr r3, [r4, #36] ; 0x24
  2998. 8005914: 079b lsls r3, r3, #30
  2999. 8005916: d50d bpl.n 8005934 <HAL_RCC_OscConfig+0x17c>
  3000. * @param mdelay: specifies the delay time length, in milliseconds.
  3001. * @retval None
  3002. */
  3003. static void RCC_Delay(uint32_t mdelay)
  3004. {
  3005. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  3006. 8005918: f44f 52fa mov.w r2, #8000 ; 0x1f40
  3007. 800591c: 4b46 ldr r3, [pc, #280] ; (8005a38 <HAL_RCC_OscConfig+0x280>)
  3008. 800591e: 681b ldr r3, [r3, #0]
  3009. 8005920: fbb3 f3f2 udiv r3, r3, r2
  3010. 8005924: 9301 str r3, [sp, #4]
  3011. do
  3012. {
  3013. __NOP();
  3014. 8005926: bf00 nop
  3015. }
  3016. while (Delay --);
  3017. 8005928: 9b01 ldr r3, [sp, #4]
  3018. 800592a: 1e5a subs r2, r3, #1
  3019. 800592c: 9201 str r2, [sp, #4]
  3020. 800592e: 2b00 cmp r3, #0
  3021. 8005930: d1f9 bne.n 8005926 <HAL_RCC_OscConfig+0x16e>
  3022. 8005932: e751 b.n 80057d8 <HAL_RCC_OscConfig+0x20>
  3023. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  3024. 8005934: f7ff f952 bl 8004bdc <HAL_GetTick>
  3025. 8005938: 1b80 subs r0, r0, r6
  3026. 800593a: 2802 cmp r0, #2
  3027. 800593c: d9e9 bls.n 8005912 <HAL_RCC_OscConfig+0x15a>
  3028. 800593e: e77d b.n 800583c <HAL_RCC_OscConfig+0x84>
  3029. __HAL_RCC_LSI_DISABLE();
  3030. 8005940: 601a str r2, [r3, #0]
  3031. tickstart = HAL_GetTick();
  3032. 8005942: f7ff f94b bl 8004bdc <HAL_GetTick>
  3033. 8005946: 4606 mov r6, r0
  3034. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  3035. 8005948: 6a63 ldr r3, [r4, #36] ; 0x24
  3036. 800594a: 079f lsls r7, r3, #30
  3037. 800594c: f57f af44 bpl.w 80057d8 <HAL_RCC_OscConfig+0x20>
  3038. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  3039. 8005950: f7ff f944 bl 8004bdc <HAL_GetTick>
  3040. 8005954: 1b80 subs r0, r0, r6
  3041. 8005956: 2802 cmp r0, #2
  3042. 8005958: d9f6 bls.n 8005948 <HAL_RCC_OscConfig+0x190>
  3043. 800595a: e76f b.n 800583c <HAL_RCC_OscConfig+0x84>
  3044. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  3045. 800595c: 4c33 ldr r4, [pc, #204] ; (8005a2c <HAL_RCC_OscConfig+0x274>)
  3046. 800595e: 69e3 ldr r3, [r4, #28]
  3047. 8005960: 00d8 lsls r0, r3, #3
  3048. 8005962: d424 bmi.n 80059ae <HAL_RCC_OscConfig+0x1f6>
  3049. pwrclkchanged = SET;
  3050. 8005964: 2701 movs r7, #1
  3051. __HAL_RCC_PWR_CLK_ENABLE();
  3052. 8005966: 69e3 ldr r3, [r4, #28]
  3053. 8005968: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  3054. 800596c: 61e3 str r3, [r4, #28]
  3055. 800596e: 69e3 ldr r3, [r4, #28]
  3056. 8005970: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  3057. 8005974: 9300 str r3, [sp, #0]
  3058. 8005976: 9b00 ldr r3, [sp, #0]
  3059. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3060. 8005978: 4e30 ldr r6, [pc, #192] ; (8005a3c <HAL_RCC_OscConfig+0x284>)
  3061. 800597a: 6833 ldr r3, [r6, #0]
  3062. 800597c: 05d9 lsls r1, r3, #23
  3063. 800597e: d518 bpl.n 80059b2 <HAL_RCC_OscConfig+0x1fa>
  3064. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3065. 8005980: 68eb ldr r3, [r5, #12]
  3066. 8005982: 2b01 cmp r3, #1
  3067. 8005984: d126 bne.n 80059d4 <HAL_RCC_OscConfig+0x21c>
  3068. 8005986: 6a23 ldr r3, [r4, #32]
  3069. 8005988: f043 0301 orr.w r3, r3, #1
  3070. 800598c: 6223 str r3, [r4, #32]
  3071. tickstart = HAL_GetTick();
  3072. 800598e: f7ff f925 bl 8004bdc <HAL_GetTick>
  3073. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  3074. 8005992: f241 3688 movw r6, #5000 ; 0x1388
  3075. tickstart = HAL_GetTick();
  3076. 8005996: 4680 mov r8, r0
  3077. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  3078. 8005998: 6a23 ldr r3, [r4, #32]
  3079. 800599a: 079b lsls r3, r3, #30
  3080. 800599c: d53f bpl.n 8005a1e <HAL_RCC_OscConfig+0x266>
  3081. if (pwrclkchanged == SET)
  3082. 800599e: 2f00 cmp r7, #0
  3083. 80059a0: f43f af1e beq.w 80057e0 <HAL_RCC_OscConfig+0x28>
  3084. __HAL_RCC_PWR_CLK_DISABLE();
  3085. 80059a4: 69e3 ldr r3, [r4, #28]
  3086. 80059a6: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  3087. 80059aa: 61e3 str r3, [r4, #28]
  3088. 80059ac: e718 b.n 80057e0 <HAL_RCC_OscConfig+0x28>
  3089. FlagStatus pwrclkchanged = RESET;
  3090. 80059ae: 2700 movs r7, #0
  3091. 80059b0: e7e2 b.n 8005978 <HAL_RCC_OscConfig+0x1c0>
  3092. SET_BIT(PWR->CR, PWR_CR_DBP);
  3093. 80059b2: 6833 ldr r3, [r6, #0]
  3094. 80059b4: f443 7380 orr.w r3, r3, #256 ; 0x100
  3095. 80059b8: 6033 str r3, [r6, #0]
  3096. tickstart = HAL_GetTick();
  3097. 80059ba: f7ff f90f bl 8004bdc <HAL_GetTick>
  3098. 80059be: 4680 mov r8, r0
  3099. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3100. 80059c0: 6833 ldr r3, [r6, #0]
  3101. 80059c2: 05da lsls r2, r3, #23
  3102. 80059c4: d4dc bmi.n 8005980 <HAL_RCC_OscConfig+0x1c8>
  3103. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  3104. 80059c6: f7ff f909 bl 8004bdc <HAL_GetTick>
  3105. 80059ca: eba0 0008 sub.w r0, r0, r8
  3106. 80059ce: 2864 cmp r0, #100 ; 0x64
  3107. 80059d0: d9f6 bls.n 80059c0 <HAL_RCC_OscConfig+0x208>
  3108. 80059d2: e733 b.n 800583c <HAL_RCC_OscConfig+0x84>
  3109. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3110. 80059d4: b9ab cbnz r3, 8005a02 <HAL_RCC_OscConfig+0x24a>
  3111. 80059d6: 6a23 ldr r3, [r4, #32]
  3112. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  3113. 80059d8: f241 3888 movw r8, #5000 ; 0x1388
  3114. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3115. 80059dc: f023 0301 bic.w r3, r3, #1
  3116. 80059e0: 6223 str r3, [r4, #32]
  3117. 80059e2: 6a23 ldr r3, [r4, #32]
  3118. 80059e4: f023 0304 bic.w r3, r3, #4
  3119. 80059e8: 6223 str r3, [r4, #32]
  3120. tickstart = HAL_GetTick();
  3121. 80059ea: f7ff f8f7 bl 8004bdc <HAL_GetTick>
  3122. 80059ee: 4606 mov r6, r0
  3123. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  3124. 80059f0: 6a23 ldr r3, [r4, #32]
  3125. 80059f2: 0798 lsls r0, r3, #30
  3126. 80059f4: d5d3 bpl.n 800599e <HAL_RCC_OscConfig+0x1e6>
  3127. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  3128. 80059f6: f7ff f8f1 bl 8004bdc <HAL_GetTick>
  3129. 80059fa: 1b80 subs r0, r0, r6
  3130. 80059fc: 4540 cmp r0, r8
  3131. 80059fe: d9f7 bls.n 80059f0 <HAL_RCC_OscConfig+0x238>
  3132. 8005a00: e71c b.n 800583c <HAL_RCC_OscConfig+0x84>
  3133. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3134. 8005a02: 2b05 cmp r3, #5
  3135. 8005a04: 6a23 ldr r3, [r4, #32]
  3136. 8005a06: d103 bne.n 8005a10 <HAL_RCC_OscConfig+0x258>
  3137. 8005a08: f043 0304 orr.w r3, r3, #4
  3138. 8005a0c: 6223 str r3, [r4, #32]
  3139. 8005a0e: e7ba b.n 8005986 <HAL_RCC_OscConfig+0x1ce>
  3140. 8005a10: f023 0301 bic.w r3, r3, #1
  3141. 8005a14: 6223 str r3, [r4, #32]
  3142. 8005a16: 6a23 ldr r3, [r4, #32]
  3143. 8005a18: f023 0304 bic.w r3, r3, #4
  3144. 8005a1c: e7b6 b.n 800598c <HAL_RCC_OscConfig+0x1d4>
  3145. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  3146. 8005a1e: f7ff f8dd bl 8004bdc <HAL_GetTick>
  3147. 8005a22: eba0 0008 sub.w r0, r0, r8
  3148. 8005a26: 42b0 cmp r0, r6
  3149. 8005a28: d9b6 bls.n 8005998 <HAL_RCC_OscConfig+0x1e0>
  3150. 8005a2a: e707 b.n 800583c <HAL_RCC_OscConfig+0x84>
  3151. 8005a2c: 40021000 .word 0x40021000
  3152. 8005a30: 42420000 .word 0x42420000
  3153. 8005a34: 42420480 .word 0x42420480
  3154. 8005a38: 20000208 .word 0x20000208
  3155. 8005a3c: 40007000 .word 0x40007000
  3156. if (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3157. 8005a40: 4b2a ldr r3, [pc, #168] ; (8005aec <HAL_RCC_OscConfig+0x334>)
  3158. 8005a42: 685a ldr r2, [r3, #4]
  3159. 8005a44: 461c mov r4, r3
  3160. 8005a46: f002 020c and.w r2, r2, #12
  3161. 8005a4a: 2a08 cmp r2, #8
  3162. 8005a4c: d03d beq.n 8005aca <HAL_RCC_OscConfig+0x312>
  3163. 8005a4e: 2300 movs r3, #0
  3164. 8005a50: 4e27 ldr r6, [pc, #156] ; (8005af0 <HAL_RCC_OscConfig+0x338>)
  3165. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3166. 8005a52: 2802 cmp r0, #2
  3167. __HAL_RCC_PLL_DISABLE();
  3168. 8005a54: 6033 str r3, [r6, #0]
  3169. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3170. 8005a56: d12b bne.n 8005ab0 <HAL_RCC_OscConfig+0x2f8>
  3171. tickstart = HAL_GetTick();
  3172. 8005a58: f7ff f8c0 bl 8004bdc <HAL_GetTick>
  3173. 8005a5c: 4607 mov r7, r0
  3174. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3175. 8005a5e: 6823 ldr r3, [r4, #0]
  3176. 8005a60: 0199 lsls r1, r3, #6
  3177. 8005a62: d41f bmi.n 8005aa4 <HAL_RCC_OscConfig+0x2ec>
  3178. if (RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  3179. 8005a64: 6a2b ldr r3, [r5, #32]
  3180. 8005a66: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  3181. 8005a6a: d105 bne.n 8005a78 <HAL_RCC_OscConfig+0x2c0>
  3182. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  3183. 8005a6c: 6862 ldr r2, [r4, #4]
  3184. 8005a6e: 68a9 ldr r1, [r5, #8]
  3185. 8005a70: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  3186. 8005a74: 430a orrs r2, r1
  3187. 8005a76: 6062 str r2, [r4, #4]
  3188. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  3189. 8005a78: 6a69 ldr r1, [r5, #36] ; 0x24
  3190. 8005a7a: 6862 ldr r2, [r4, #4]
  3191. 8005a7c: 430b orrs r3, r1
  3192. 8005a7e: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  3193. 8005a82: 4313 orrs r3, r2
  3194. 8005a84: 6063 str r3, [r4, #4]
  3195. __HAL_RCC_PLL_ENABLE();
  3196. 8005a86: 2301 movs r3, #1
  3197. 8005a88: 6033 str r3, [r6, #0]
  3198. tickstart = HAL_GetTick();
  3199. 8005a8a: f7ff f8a7 bl 8004bdc <HAL_GetTick>
  3200. 8005a8e: 4605 mov r5, r0
  3201. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3202. 8005a90: 6823 ldr r3, [r4, #0]
  3203. 8005a92: 019a lsls r2, r3, #6
  3204. 8005a94: f53f aea8 bmi.w 80057e8 <HAL_RCC_OscConfig+0x30>
  3205. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  3206. 8005a98: f7ff f8a0 bl 8004bdc <HAL_GetTick>
  3207. 8005a9c: 1b40 subs r0, r0, r5
  3208. 8005a9e: 2802 cmp r0, #2
  3209. 8005aa0: d9f6 bls.n 8005a90 <HAL_RCC_OscConfig+0x2d8>
  3210. 8005aa2: e6cb b.n 800583c <HAL_RCC_OscConfig+0x84>
  3211. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  3212. 8005aa4: f7ff f89a bl 8004bdc <HAL_GetTick>
  3213. 8005aa8: 1bc0 subs r0, r0, r7
  3214. 8005aaa: 2802 cmp r0, #2
  3215. 8005aac: d9d7 bls.n 8005a5e <HAL_RCC_OscConfig+0x2a6>
  3216. 8005aae: e6c5 b.n 800583c <HAL_RCC_OscConfig+0x84>
  3217. tickstart = HAL_GetTick();
  3218. 8005ab0: f7ff f894 bl 8004bdc <HAL_GetTick>
  3219. 8005ab4: 4605 mov r5, r0
  3220. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3221. 8005ab6: 6823 ldr r3, [r4, #0]
  3222. 8005ab8: 019b lsls r3, r3, #6
  3223. 8005aba: f57f ae95 bpl.w 80057e8 <HAL_RCC_OscConfig+0x30>
  3224. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  3225. 8005abe: f7ff f88d bl 8004bdc <HAL_GetTick>
  3226. 8005ac2: 1b40 subs r0, r0, r5
  3227. 8005ac4: 2802 cmp r0, #2
  3228. 8005ac6: d9f6 bls.n 8005ab6 <HAL_RCC_OscConfig+0x2fe>
  3229. 8005ac8: e6b8 b.n 800583c <HAL_RCC_OscConfig+0x84>
  3230. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  3231. 8005aca: 2801 cmp r0, #1
  3232. 8005acc: f43f aeb7 beq.w 800583e <HAL_RCC_OscConfig+0x86>
  3233. pll_config = RCC->CFGR;
  3234. 8005ad0: 6858 ldr r0, [r3, #4]
  3235. if ((READ_BIT(pll_config, RCC_CFGR_PLLSRC) != RCC_OscInitStruct->PLL.PLLSource) ||
  3236. 8005ad2: 6a2b ldr r3, [r5, #32]
  3237. 8005ad4: f400 3280 and.w r2, r0, #65536 ; 0x10000
  3238. 8005ad8: 429a cmp r2, r3
  3239. 8005ada: f47f ae71 bne.w 80057c0 <HAL_RCC_OscConfig+0x8>
  3240. 8005ade: 6a6b ldr r3, [r5, #36] ; 0x24
  3241. (READ_BIT(pll_config, RCC_CFGR_PLLMULL) != RCC_OscInitStruct->PLL.PLLMUL))
  3242. 8005ae0: f400 1070 and.w r0, r0, #3932160 ; 0x3c0000
  3243. return HAL_ERROR;
  3244. 8005ae4: 1ac0 subs r0, r0, r3
  3245. 8005ae6: bf18 it ne
  3246. 8005ae8: 2001 movne r0, #1
  3247. 8005aea: e6a8 b.n 800583e <HAL_RCC_OscConfig+0x86>
  3248. 8005aec: 40021000 .word 0x40021000
  3249. 8005af0: 42420060 .word 0x42420060
  3250. 08005af4 <HAL_RCC_GetSysClockFreq>:
  3251. {
  3252. 8005af4: b530 push {r4, r5, lr}
  3253. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3254. 8005af6: 4b19 ldr r3, [pc, #100] ; (8005b5c <HAL_RCC_GetSysClockFreq+0x68>)
  3255. {
  3256. 8005af8: b087 sub sp, #28
  3257. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3258. 8005afa: ac02 add r4, sp, #8
  3259. 8005afc: f103 0510 add.w r5, r3, #16
  3260. 8005b00: 4622 mov r2, r4
  3261. 8005b02: 6818 ldr r0, [r3, #0]
  3262. 8005b04: 6859 ldr r1, [r3, #4]
  3263. 8005b06: 3308 adds r3, #8
  3264. 8005b08: c203 stmia r2!, {r0, r1}
  3265. 8005b0a: 42ab cmp r3, r5
  3266. 8005b0c: 4614 mov r4, r2
  3267. 8005b0e: d1f7 bne.n 8005b00 <HAL_RCC_GetSysClockFreq+0xc>
  3268. const uint8_t aPredivFactorTable[2] = {1, 2};
  3269. 8005b10: 2301 movs r3, #1
  3270. 8005b12: f88d 3004 strb.w r3, [sp, #4]
  3271. 8005b16: 2302 movs r3, #2
  3272. tmpreg = RCC->CFGR;
  3273. 8005b18: 4911 ldr r1, [pc, #68] ; (8005b60 <HAL_RCC_GetSysClockFreq+0x6c>)
  3274. const uint8_t aPredivFactorTable[2] = {1, 2};
  3275. 8005b1a: f88d 3005 strb.w r3, [sp, #5]
  3276. tmpreg = RCC->CFGR;
  3277. 8005b1e: 684b ldr r3, [r1, #4]
  3278. switch (tmpreg & RCC_CFGR_SWS)
  3279. 8005b20: f003 020c and.w r2, r3, #12
  3280. 8005b24: 2a08 cmp r2, #8
  3281. 8005b26: d117 bne.n 8005b58 <HAL_RCC_GetSysClockFreq+0x64>
  3282. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3283. 8005b28: f3c3 4283 ubfx r2, r3, #18, #4
  3284. 8005b2c: a806 add r0, sp, #24
  3285. 8005b2e: 4402 add r2, r0
  3286. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3287. 8005b30: 03db lsls r3, r3, #15
  3288. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3289. 8005b32: f812 2c10 ldrb.w r2, [r2, #-16]
  3290. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3291. 8005b36: d50c bpl.n 8005b52 <HAL_RCC_GetSysClockFreq+0x5e>
  3292. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3293. 8005b38: 684b ldr r3, [r1, #4]
  3294. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3295. 8005b3a: 480a ldr r0, [pc, #40] ; (8005b64 <HAL_RCC_GetSysClockFreq+0x70>)
  3296. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3297. 8005b3c: f3c3 4340 ubfx r3, r3, #17, #1
  3298. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3299. 8005b40: 4350 muls r0, r2
  3300. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3301. 8005b42: aa06 add r2, sp, #24
  3302. 8005b44: 4413 add r3, r2
  3303. 8005b46: f813 3c14 ldrb.w r3, [r3, #-20]
  3304. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3305. 8005b4a: fbb0 f0f3 udiv r0, r0, r3
  3306. }
  3307. 8005b4e: b007 add sp, #28
  3308. 8005b50: bd30 pop {r4, r5, pc}
  3309. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  3310. 8005b52: 4805 ldr r0, [pc, #20] ; (8005b68 <HAL_RCC_GetSysClockFreq+0x74>)
  3311. 8005b54: 4350 muls r0, r2
  3312. 8005b56: e7fa b.n 8005b4e <HAL_RCC_GetSysClockFreq+0x5a>
  3313. sysclockfreq = HSE_VALUE;
  3314. 8005b58: 4802 ldr r0, [pc, #8] ; (8005b64 <HAL_RCC_GetSysClockFreq+0x70>)
  3315. return sysclockfreq;
  3316. 8005b5a: e7f8 b.n 8005b4e <HAL_RCC_GetSysClockFreq+0x5a>
  3317. 8005b5c: 08009e00 .word 0x08009e00
  3318. 8005b60: 40021000 .word 0x40021000
  3319. 8005b64: 007a1200 .word 0x007a1200
  3320. 8005b68: 003d0900 .word 0x003d0900
  3321. 08005b6c <HAL_RCC_ClockConfig>:
  3322. {
  3323. 8005b6c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3324. 8005b70: 460d mov r5, r1
  3325. if (RCC_ClkInitStruct == NULL)
  3326. 8005b72: 4604 mov r4, r0
  3327. 8005b74: b910 cbnz r0, 8005b7c <HAL_RCC_ClockConfig+0x10>
  3328. return HAL_ERROR;
  3329. 8005b76: 2001 movs r0, #1
  3330. 8005b78: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3331. if (FLatency > __HAL_FLASH_GET_LATENCY())
  3332. 8005b7c: 4a45 ldr r2, [pc, #276] ; (8005c94 <HAL_RCC_ClockConfig+0x128>)
  3333. 8005b7e: 6813 ldr r3, [r2, #0]
  3334. 8005b80: f003 0307 and.w r3, r3, #7
  3335. 8005b84: 428b cmp r3, r1
  3336. 8005b86: d329 bcc.n 8005bdc <HAL_RCC_ClockConfig+0x70>
  3337. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  3338. 8005b88: 6821 ldr r1, [r4, #0]
  3339. 8005b8a: 078e lsls r6, r1, #30
  3340. 8005b8c: d431 bmi.n 8005bf2 <HAL_RCC_ClockConfig+0x86>
  3341. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  3342. 8005b8e: 07ca lsls r2, r1, #31
  3343. 8005b90: d444 bmi.n 8005c1c <HAL_RCC_ClockConfig+0xb0>
  3344. if (FLatency < __HAL_FLASH_GET_LATENCY())
  3345. 8005b92: 4a40 ldr r2, [pc, #256] ; (8005c94 <HAL_RCC_ClockConfig+0x128>)
  3346. 8005b94: 6813 ldr r3, [r2, #0]
  3347. 8005b96: f003 0307 and.w r3, r3, #7
  3348. 8005b9a: 429d cmp r5, r3
  3349. 8005b9c: d367 bcc.n 8005c6e <HAL_RCC_ClockConfig+0x102>
  3350. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3351. 8005b9e: 6822 ldr r2, [r4, #0]
  3352. 8005ba0: 4d3d ldr r5, [pc, #244] ; (8005c98 <HAL_RCC_ClockConfig+0x12c>)
  3353. 8005ba2: f012 0f04 tst.w r2, #4
  3354. 8005ba6: d16e bne.n 8005c86 <HAL_RCC_ClockConfig+0x11a>
  3355. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3356. 8005ba8: 0713 lsls r3, r2, #28
  3357. 8005baa: d506 bpl.n 8005bba <HAL_RCC_ClockConfig+0x4e>
  3358. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  3359. 8005bac: 686b ldr r3, [r5, #4]
  3360. 8005bae: 6922 ldr r2, [r4, #16]
  3361. 8005bb0: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  3362. 8005bb4: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3363. 8005bb8: 606b str r3, [r5, #4]
  3364. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos];
  3365. 8005bba: f7ff ff9b bl 8005af4 <HAL_RCC_GetSysClockFreq>
  3366. 8005bbe: 686b ldr r3, [r5, #4]
  3367. 8005bc0: 4a36 ldr r2, [pc, #216] ; (8005c9c <HAL_RCC_ClockConfig+0x130>)
  3368. 8005bc2: f3c3 1303 ubfx r3, r3, #4, #4
  3369. 8005bc6: 5cd3 ldrb r3, [r2, r3]
  3370. 8005bc8: 40d8 lsrs r0, r3
  3371. 8005bca: 4b35 ldr r3, [pc, #212] ; (8005ca0 <HAL_RCC_ClockConfig+0x134>)
  3372. 8005bcc: 6018 str r0, [r3, #0]
  3373. HAL_InitTick(uwTickPrio);
  3374. 8005bce: 4b35 ldr r3, [pc, #212] ; (8005ca4 <HAL_RCC_ClockConfig+0x138>)
  3375. 8005bd0: 6818 ldr r0, [r3, #0]
  3376. 8005bd2: f7fe ffc1 bl 8004b58 <HAL_InitTick>
  3377. return HAL_OK;
  3378. 8005bd6: 2000 movs r0, #0
  3379. 8005bd8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3380. __HAL_FLASH_SET_LATENCY(FLatency);
  3381. 8005bdc: 6813 ldr r3, [r2, #0]
  3382. 8005bde: f023 0307 bic.w r3, r3, #7
  3383. 8005be2: 430b orrs r3, r1
  3384. 8005be4: 6013 str r3, [r2, #0]
  3385. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  3386. 8005be6: 6813 ldr r3, [r2, #0]
  3387. 8005be8: f003 0307 and.w r3, r3, #7
  3388. 8005bec: 4299 cmp r1, r3
  3389. 8005bee: d1c2 bne.n 8005b76 <HAL_RCC_ClockConfig+0xa>
  3390. 8005bf0: e7ca b.n 8005b88 <HAL_RCC_ClockConfig+0x1c>
  3391. 8005bf2: 4b29 ldr r3, [pc, #164] ; (8005c98 <HAL_RCC_ClockConfig+0x12c>)
  3392. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3393. 8005bf4: f011 0f04 tst.w r1, #4
  3394. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  3395. 8005bf8: bf1e ittt ne
  3396. 8005bfa: 685a ldrne r2, [r3, #4]
  3397. 8005bfc: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  3398. 8005c00: 605a strne r2, [r3, #4]
  3399. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3400. 8005c02: 0708 lsls r0, r1, #28
  3401. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  3402. 8005c04: bf42 ittt mi
  3403. 8005c06: 685a ldrmi r2, [r3, #4]
  3404. 8005c08: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  3405. 8005c0c: 605a strmi r2, [r3, #4]
  3406. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  3407. 8005c0e: 685a ldr r2, [r3, #4]
  3408. 8005c10: 68a0 ldr r0, [r4, #8]
  3409. 8005c12: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  3410. 8005c16: 4302 orrs r2, r0
  3411. 8005c18: 605a str r2, [r3, #4]
  3412. 8005c1a: e7b8 b.n 8005b8e <HAL_RCC_ClockConfig+0x22>
  3413. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3414. 8005c1c: 6862 ldr r2, [r4, #4]
  3415. 8005c1e: 4e1e ldr r6, [pc, #120] ; (8005c98 <HAL_RCC_ClockConfig+0x12c>)
  3416. 8005c20: 2a01 cmp r2, #1
  3417. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3418. 8005c22: 6833 ldr r3, [r6, #0]
  3419. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3420. 8005c24: d11b bne.n 8005c5e <HAL_RCC_ClockConfig+0xf2>
  3421. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3422. 8005c26: f413 3f00 tst.w r3, #131072 ; 0x20000
  3423. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3424. 8005c2a: d0a4 beq.n 8005b76 <HAL_RCC_ClockConfig+0xa>
  3425. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3426. 8005c2c: 6873 ldr r3, [r6, #4]
  3427. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  3428. 8005c2e: f241 3888 movw r8, #5000 ; 0x1388
  3429. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3430. 8005c32: f023 0303 bic.w r3, r3, #3
  3431. 8005c36: 4313 orrs r3, r2
  3432. 8005c38: 6073 str r3, [r6, #4]
  3433. tickstart = HAL_GetTick();
  3434. 8005c3a: f7fe ffcf bl 8004bdc <HAL_GetTick>
  3435. 8005c3e: 4607 mov r7, r0
  3436. while (__HAL_RCC_GET_SYSCLK_SOURCE() != (RCC_ClkInitStruct->SYSCLKSource << RCC_CFGR_SWS_Pos))
  3437. 8005c40: 6873 ldr r3, [r6, #4]
  3438. 8005c42: 6862 ldr r2, [r4, #4]
  3439. 8005c44: f003 030c and.w r3, r3, #12
  3440. 8005c48: ebb3 0f82 cmp.w r3, r2, lsl #2
  3441. 8005c4c: d0a1 beq.n 8005b92 <HAL_RCC_ClockConfig+0x26>
  3442. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  3443. 8005c4e: f7fe ffc5 bl 8004bdc <HAL_GetTick>
  3444. 8005c52: 1bc0 subs r0, r0, r7
  3445. 8005c54: 4540 cmp r0, r8
  3446. 8005c56: d9f3 bls.n 8005c40 <HAL_RCC_ClockConfig+0xd4>
  3447. return HAL_TIMEOUT;
  3448. 8005c58: 2003 movs r0, #3
  3449. }
  3450. 8005c5a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3451. else if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3452. 8005c5e: 2a02 cmp r2, #2
  3453. 8005c60: d102 bne.n 8005c68 <HAL_RCC_ClockConfig+0xfc>
  3454. if (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3455. 8005c62: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  3456. 8005c66: e7e0 b.n 8005c2a <HAL_RCC_ClockConfig+0xbe>
  3457. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3458. 8005c68: f013 0f02 tst.w r3, #2
  3459. 8005c6c: e7dd b.n 8005c2a <HAL_RCC_ClockConfig+0xbe>
  3460. __HAL_FLASH_SET_LATENCY(FLatency);
  3461. 8005c6e: 6813 ldr r3, [r2, #0]
  3462. 8005c70: f023 0307 bic.w r3, r3, #7
  3463. 8005c74: 432b orrs r3, r5
  3464. 8005c76: 6013 str r3, [r2, #0]
  3465. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  3466. 8005c78: 6813 ldr r3, [r2, #0]
  3467. 8005c7a: f003 0307 and.w r3, r3, #7
  3468. 8005c7e: 429d cmp r5, r3
  3469. 8005c80: f47f af79 bne.w 8005b76 <HAL_RCC_ClockConfig+0xa>
  3470. 8005c84: e78b b.n 8005b9e <HAL_RCC_ClockConfig+0x32>
  3471. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  3472. 8005c86: 686b ldr r3, [r5, #4]
  3473. 8005c88: 68e1 ldr r1, [r4, #12]
  3474. 8005c8a: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  3475. 8005c8e: 430b orrs r3, r1
  3476. 8005c90: 606b str r3, [r5, #4]
  3477. 8005c92: e789 b.n 8005ba8 <HAL_RCC_ClockConfig+0x3c>
  3478. 8005c94: 40022000 .word 0x40022000
  3479. 8005c98: 40021000 .word 0x40021000
  3480. 8005c9c: 08009edc .word 0x08009edc
  3481. 8005ca0: 20000208 .word 0x20000208
  3482. 8005ca4: 20000004 .word 0x20000004
  3483. 08005ca8 <HAL_RCC_GetPCLK1Freq>:
  3484. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  3485. 8005ca8: 4b04 ldr r3, [pc, #16] ; (8005cbc <HAL_RCC_GetPCLK1Freq+0x14>)
  3486. 8005caa: 4a05 ldr r2, [pc, #20] ; (8005cc0 <HAL_RCC_GetPCLK1Freq+0x18>)
  3487. 8005cac: 685b ldr r3, [r3, #4]
  3488. 8005cae: f3c3 2302 ubfx r3, r3, #8, #3
  3489. 8005cb2: 5cd3 ldrb r3, [r2, r3]
  3490. 8005cb4: 4a03 ldr r2, [pc, #12] ; (8005cc4 <HAL_RCC_GetPCLK1Freq+0x1c>)
  3491. 8005cb6: 6810 ldr r0, [r2, #0]
  3492. }
  3493. 8005cb8: 40d8 lsrs r0, r3
  3494. 8005cba: 4770 bx lr
  3495. 8005cbc: 40021000 .word 0x40021000
  3496. 8005cc0: 08009eec .word 0x08009eec
  3497. 8005cc4: 20000208 .word 0x20000208
  3498. 08005cc8 <HAL_RCC_GetPCLK2Freq>:
  3499. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  3500. 8005cc8: 4b04 ldr r3, [pc, #16] ; (8005cdc <HAL_RCC_GetPCLK2Freq+0x14>)
  3501. 8005cca: 4a05 ldr r2, [pc, #20] ; (8005ce0 <HAL_RCC_GetPCLK2Freq+0x18>)
  3502. 8005ccc: 685b ldr r3, [r3, #4]
  3503. 8005cce: f3c3 23c2 ubfx r3, r3, #11, #3
  3504. 8005cd2: 5cd3 ldrb r3, [r2, r3]
  3505. 8005cd4: 4a03 ldr r2, [pc, #12] ; (8005ce4 <HAL_RCC_GetPCLK2Freq+0x1c>)
  3506. 8005cd6: 6810 ldr r0, [r2, #0]
  3507. }
  3508. 8005cd8: 40d8 lsrs r0, r3
  3509. 8005cda: 4770 bx lr
  3510. 8005cdc: 40021000 .word 0x40021000
  3511. 8005ce0: 08009eec .word 0x08009eec
  3512. 8005ce4: 20000208 .word 0x20000208
  3513. 08005ce8 <HAL_RCCEx_PeriphCLKConfig>:
  3514. /* Check the parameters */
  3515. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  3516. /*------------------------------- RTC/LCD Configuration ------------------------*/
  3517. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  3518. 8005ce8: 6803 ldr r3, [r0, #0]
  3519. {
  3520. 8005cea: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  3521. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  3522. 8005cee: 07d9 lsls r1, r3, #31
  3523. {
  3524. 8005cf0: 4605 mov r5, r0
  3525. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  3526. 8005cf2: d520 bpl.n 8005d36 <HAL_RCCEx_PeriphCLKConfig+0x4e>
  3527. FlagStatus pwrclkchanged = RESET;
  3528. /* As soon as function is called to change RTC clock source, activation of the
  3529. power domain is done. */
  3530. /* Requires to enable write access to Backup Domain of necessary */
  3531. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  3532. 8005cf4: 4c35 ldr r4, [pc, #212] ; (8005dcc <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  3533. 8005cf6: 69e3 ldr r3, [r4, #28]
  3534. 8005cf8: 00da lsls r2, r3, #3
  3535. 8005cfa: d432 bmi.n 8005d62 <HAL_RCCEx_PeriphCLKConfig+0x7a>
  3536. {
  3537. __HAL_RCC_PWR_CLK_ENABLE();
  3538. pwrclkchanged = SET;
  3539. 8005cfc: 2701 movs r7, #1
  3540. __HAL_RCC_PWR_CLK_ENABLE();
  3541. 8005cfe: 69e3 ldr r3, [r4, #28]
  3542. 8005d00: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  3543. 8005d04: 61e3 str r3, [r4, #28]
  3544. 8005d06: 69e3 ldr r3, [r4, #28]
  3545. 8005d08: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  3546. 8005d0c: 9301 str r3, [sp, #4]
  3547. 8005d0e: 9b01 ldr r3, [sp, #4]
  3548. }
  3549. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3550. 8005d10: 4e2f ldr r6, [pc, #188] ; (8005dd0 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  3551. 8005d12: 6833 ldr r3, [r6, #0]
  3552. 8005d14: 05db lsls r3, r3, #23
  3553. 8005d16: d526 bpl.n 8005d66 <HAL_RCCEx_PeriphCLKConfig+0x7e>
  3554. }
  3555. }
  3556. }
  3557. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  3558. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  3559. 8005d18: 6a23 ldr r3, [r4, #32]
  3560. if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  3561. 8005d1a: f413 7340 ands.w r3, r3, #768 ; 0x300
  3562. 8005d1e: d136 bne.n 8005d8e <HAL_RCCEx_PeriphCLKConfig+0xa6>
  3563. return HAL_TIMEOUT;
  3564. }
  3565. }
  3566. }
  3567. }
  3568. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  3569. 8005d20: 6a23 ldr r3, [r4, #32]
  3570. 8005d22: 686a ldr r2, [r5, #4]
  3571. 8005d24: f423 7340 bic.w r3, r3, #768 ; 0x300
  3572. 8005d28: 4313 orrs r3, r2
  3573. 8005d2a: 6223 str r3, [r4, #32]
  3574. /* Require to disable power clock if necessary */
  3575. if (pwrclkchanged == SET)
  3576. 8005d2c: b11f cbz r7, 8005d36 <HAL_RCCEx_PeriphCLKConfig+0x4e>
  3577. {
  3578. __HAL_RCC_PWR_CLK_DISABLE();
  3579. 8005d2e: 69e3 ldr r3, [r4, #28]
  3580. 8005d30: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  3581. 8005d34: 61e3 str r3, [r4, #28]
  3582. }
  3583. }
  3584. /*------------------------------ ADC clock Configuration ------------------*/
  3585. if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  3586. 8005d36: 6828 ldr r0, [r5, #0]
  3587. 8005d38: 0783 lsls r3, r0, #30
  3588. 8005d3a: d506 bpl.n 8005d4a <HAL_RCCEx_PeriphCLKConfig+0x62>
  3589. {
  3590. /* Check the parameters */
  3591. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  3592. /* Configure the ADC clock source */
  3593. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  3594. 8005d3c: 4a23 ldr r2, [pc, #140] ; (8005dcc <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  3595. 8005d3e: 68a9 ldr r1, [r5, #8]
  3596. 8005d40: 6853 ldr r3, [r2, #4]
  3597. 8005d42: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  3598. 8005d46: 430b orrs r3, r1
  3599. 8005d48: 6053 str r3, [r2, #4]
  3600. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  3601. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  3602. || defined(STM32F105xC) || defined(STM32F107xC)
  3603. /*------------------------------ USB clock Configuration ------------------*/
  3604. if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  3605. 8005d4a: f010 0010 ands.w r0, r0, #16
  3606. 8005d4e: d01b beq.n 8005d88 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  3607. {
  3608. /* Check the parameters */
  3609. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  3610. /* Configure the USB clock source */
  3611. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  3612. 8005d50: 4a1e ldr r2, [pc, #120] ; (8005dcc <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  3613. 8005d52: 6969 ldr r1, [r5, #20]
  3614. 8005d54: 6853 ldr r3, [r2, #4]
  3615. }
  3616. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  3617. return HAL_OK;
  3618. 8005d56: 2000 movs r0, #0
  3619. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  3620. 8005d58: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  3621. 8005d5c: 430b orrs r3, r1
  3622. 8005d5e: 6053 str r3, [r2, #4]
  3623. 8005d60: e012 b.n 8005d88 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  3624. FlagStatus pwrclkchanged = RESET;
  3625. 8005d62: 2700 movs r7, #0
  3626. 8005d64: e7d4 b.n 8005d10 <HAL_RCCEx_PeriphCLKConfig+0x28>
  3627. SET_BIT(PWR->CR, PWR_CR_DBP);
  3628. 8005d66: 6833 ldr r3, [r6, #0]
  3629. 8005d68: f443 7380 orr.w r3, r3, #256 ; 0x100
  3630. 8005d6c: 6033 str r3, [r6, #0]
  3631. tickstart = HAL_GetTick();
  3632. 8005d6e: f7fe ff35 bl 8004bdc <HAL_GetTick>
  3633. 8005d72: 4680 mov r8, r0
  3634. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3635. 8005d74: 6833 ldr r3, [r6, #0]
  3636. 8005d76: 05d8 lsls r0, r3, #23
  3637. 8005d78: d4ce bmi.n 8005d18 <HAL_RCCEx_PeriphCLKConfig+0x30>
  3638. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  3639. 8005d7a: f7fe ff2f bl 8004bdc <HAL_GetTick>
  3640. 8005d7e: eba0 0008 sub.w r0, r0, r8
  3641. 8005d82: 2864 cmp r0, #100 ; 0x64
  3642. 8005d84: d9f6 bls.n 8005d74 <HAL_RCCEx_PeriphCLKConfig+0x8c>
  3643. return HAL_TIMEOUT;
  3644. 8005d86: 2003 movs r0, #3
  3645. }
  3646. 8005d88: b002 add sp, #8
  3647. 8005d8a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3648. if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  3649. 8005d8e: 686a ldr r2, [r5, #4]
  3650. 8005d90: f402 7240 and.w r2, r2, #768 ; 0x300
  3651. 8005d94: 4293 cmp r3, r2
  3652. 8005d96: d0c3 beq.n 8005d20 <HAL_RCCEx_PeriphCLKConfig+0x38>
  3653. __HAL_RCC_BACKUPRESET_FORCE();
  3654. 8005d98: 2001 movs r0, #1
  3655. 8005d9a: 4a0e ldr r2, [pc, #56] ; (8005dd4 <HAL_RCCEx_PeriphCLKConfig+0xec>)
  3656. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  3657. 8005d9c: 6a23 ldr r3, [r4, #32]
  3658. __HAL_RCC_BACKUPRESET_FORCE();
  3659. 8005d9e: 6010 str r0, [r2, #0]
  3660. __HAL_RCC_BACKUPRESET_RELEASE();
  3661. 8005da0: 2000 movs r0, #0
  3662. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  3663. 8005da2: f423 7140 bic.w r1, r3, #768 ; 0x300
  3664. __HAL_RCC_BACKUPRESET_RELEASE();
  3665. 8005da6: 6010 str r0, [r2, #0]
  3666. RCC->BDCR = temp_reg;
  3667. 8005da8: 6221 str r1, [r4, #32]
  3668. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  3669. 8005daa: 07d9 lsls r1, r3, #31
  3670. 8005dac: d5b8 bpl.n 8005d20 <HAL_RCCEx_PeriphCLKConfig+0x38>
  3671. tickstart = HAL_GetTick();
  3672. 8005dae: f7fe ff15 bl 8004bdc <HAL_GetTick>
  3673. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  3674. 8005db2: f241 3888 movw r8, #5000 ; 0x1388
  3675. tickstart = HAL_GetTick();
  3676. 8005db6: 4606 mov r6, r0
  3677. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  3678. 8005db8: 6a23 ldr r3, [r4, #32]
  3679. 8005dba: 079a lsls r2, r3, #30
  3680. 8005dbc: d4b0 bmi.n 8005d20 <HAL_RCCEx_PeriphCLKConfig+0x38>
  3681. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  3682. 8005dbe: f7fe ff0d bl 8004bdc <HAL_GetTick>
  3683. 8005dc2: 1b80 subs r0, r0, r6
  3684. 8005dc4: 4540 cmp r0, r8
  3685. 8005dc6: d9f7 bls.n 8005db8 <HAL_RCCEx_PeriphCLKConfig+0xd0>
  3686. 8005dc8: e7dd b.n 8005d86 <HAL_RCCEx_PeriphCLKConfig+0x9e>
  3687. 8005dca: bf00 nop
  3688. 8005dcc: 40021000 .word 0x40021000
  3689. 8005dd0: 40007000 .word 0x40007000
  3690. 8005dd4: 42420440 .word 0x42420440
  3691. 08005dd8 <HAL_TIM_Base_Start_IT>:
  3692. /* Check the parameters */
  3693. assert_param(IS_TIM_INSTANCE(htim->Instance));
  3694. /* Enable the TIM Update interrupt */
  3695. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3696. 8005dd8: 6803 ldr r3, [r0, #0]
  3697. __HAL_TIM_ENABLE(htim);
  3698. }
  3699. /* Return function status */
  3700. return HAL_OK;
  3701. }
  3702. 8005dda: 2000 movs r0, #0
  3703. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3704. 8005ddc: 68da ldr r2, [r3, #12]
  3705. 8005dde: f042 0201 orr.w r2, r2, #1
  3706. 8005de2: 60da str r2, [r3, #12]
  3707. tmpsmcr = htim->Instance->SMCR & TIM_SMCR_SMS;
  3708. 8005de4: 689a ldr r2, [r3, #8]
  3709. 8005de6: f002 0207 and.w r2, r2, #7
  3710. if (!IS_TIM_SLAVEMODE_TRIGGER_ENABLED(tmpsmcr))
  3711. 8005dea: 2a06 cmp r2, #6
  3712. __HAL_TIM_ENABLE(htim);
  3713. 8005dec: bf1e ittt ne
  3714. 8005dee: 681a ldrne r2, [r3, #0]
  3715. 8005df0: f042 0201 orrne.w r2, r2, #1
  3716. 8005df4: 601a strne r2, [r3, #0]
  3717. }
  3718. 8005df6: 4770 bx lr
  3719. 08005df8 <HAL_TIM_OC_DelayElapsedCallback>:
  3720. 8005df8: 4770 bx lr
  3721. 08005dfa <HAL_TIM_IC_CaptureCallback>:
  3722. 8005dfa: 4770 bx lr
  3723. 08005dfc <HAL_TIM_PWM_PulseFinishedCallback>:
  3724. 8005dfc: 4770 bx lr
  3725. 08005dfe <HAL_TIM_TriggerCallback>:
  3726. 8005dfe: 4770 bx lr
  3727. 08005e00 <HAL_TIM_IRQHandler>:
  3728. * @retval None
  3729. */
  3730. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  3731. {
  3732. /* Capture compare 1 event */
  3733. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3734. 8005e00: 6803 ldr r3, [r0, #0]
  3735. {
  3736. 8005e02: b510 push {r4, lr}
  3737. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3738. 8005e04: 691a ldr r2, [r3, #16]
  3739. {
  3740. 8005e06: 4604 mov r4, r0
  3741. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3742. 8005e08: 0791 lsls r1, r2, #30
  3743. 8005e0a: d50e bpl.n 8005e2a <HAL_TIM_IRQHandler+0x2a>
  3744. {
  3745. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) != RESET)
  3746. 8005e0c: 68da ldr r2, [r3, #12]
  3747. 8005e0e: 0792 lsls r2, r2, #30
  3748. 8005e10: d50b bpl.n 8005e2a <HAL_TIM_IRQHandler+0x2a>
  3749. {
  3750. {
  3751. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  3752. 8005e12: f06f 0202 mvn.w r2, #2
  3753. 8005e16: 611a str r2, [r3, #16]
  3754. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3755. 8005e18: 2201 movs r2, #1
  3756. /* Input capture event */
  3757. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3758. 8005e1a: 699b ldr r3, [r3, #24]
  3759. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3760. 8005e1c: 7702 strb r2, [r0, #28]
  3761. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3762. 8005e1e: 079b lsls r3, r3, #30
  3763. 8005e20: d077 beq.n 8005f12 <HAL_TIM_IRQHandler+0x112>
  3764. {
  3765. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3766. htim->IC_CaptureCallback(htim);
  3767. #else
  3768. HAL_TIM_IC_CaptureCallback(htim);
  3769. 8005e22: f7ff ffea bl 8005dfa <HAL_TIM_IC_CaptureCallback>
  3770. #else
  3771. HAL_TIM_OC_DelayElapsedCallback(htim);
  3772. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3773. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3774. }
  3775. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3776. 8005e26: 2300 movs r3, #0
  3777. 8005e28: 7723 strb r3, [r4, #28]
  3778. }
  3779. }
  3780. }
  3781. /* Capture compare 2 event */
  3782. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  3783. 8005e2a: 6823 ldr r3, [r4, #0]
  3784. 8005e2c: 691a ldr r2, [r3, #16]
  3785. 8005e2e: 0750 lsls r0, r2, #29
  3786. 8005e30: d510 bpl.n 8005e54 <HAL_TIM_IRQHandler+0x54>
  3787. {
  3788. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) != RESET)
  3789. 8005e32: 68da ldr r2, [r3, #12]
  3790. 8005e34: 0751 lsls r1, r2, #29
  3791. 8005e36: d50d bpl.n 8005e54 <HAL_TIM_IRQHandler+0x54>
  3792. {
  3793. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  3794. 8005e38: f06f 0204 mvn.w r2, #4
  3795. 8005e3c: 611a str r2, [r3, #16]
  3796. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3797. 8005e3e: 2202 movs r2, #2
  3798. /* Input capture event */
  3799. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3800. 8005e40: 699b ldr r3, [r3, #24]
  3801. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3802. 8005e42: 7722 strb r2, [r4, #28]
  3803. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3804. 8005e44: f413 7f40 tst.w r3, #768 ; 0x300
  3805. {
  3806. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3807. htim->IC_CaptureCallback(htim);
  3808. #else
  3809. HAL_TIM_IC_CaptureCallback(htim);
  3810. 8005e48: 4620 mov r0, r4
  3811. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3812. 8005e4a: d068 beq.n 8005f1e <HAL_TIM_IRQHandler+0x11e>
  3813. HAL_TIM_IC_CaptureCallback(htim);
  3814. 8005e4c: f7ff ffd5 bl 8005dfa <HAL_TIM_IC_CaptureCallback>
  3815. #else
  3816. HAL_TIM_OC_DelayElapsedCallback(htim);
  3817. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3818. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3819. }
  3820. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3821. 8005e50: 2300 movs r3, #0
  3822. 8005e52: 7723 strb r3, [r4, #28]
  3823. }
  3824. }
  3825. /* Capture compare 3 event */
  3826. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  3827. 8005e54: 6823 ldr r3, [r4, #0]
  3828. 8005e56: 691a ldr r2, [r3, #16]
  3829. 8005e58: 0712 lsls r2, r2, #28
  3830. 8005e5a: d50f bpl.n 8005e7c <HAL_TIM_IRQHandler+0x7c>
  3831. {
  3832. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) != RESET)
  3833. 8005e5c: 68da ldr r2, [r3, #12]
  3834. 8005e5e: 0710 lsls r0, r2, #28
  3835. 8005e60: d50c bpl.n 8005e7c <HAL_TIM_IRQHandler+0x7c>
  3836. {
  3837. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  3838. 8005e62: f06f 0208 mvn.w r2, #8
  3839. 8005e66: 611a str r2, [r3, #16]
  3840. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3841. 8005e68: 2204 movs r2, #4
  3842. /* Input capture event */
  3843. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3844. 8005e6a: 69db ldr r3, [r3, #28]
  3845. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3846. 8005e6c: 7722 strb r2, [r4, #28]
  3847. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3848. 8005e6e: 0799 lsls r1, r3, #30
  3849. {
  3850. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3851. htim->IC_CaptureCallback(htim);
  3852. #else
  3853. HAL_TIM_IC_CaptureCallback(htim);
  3854. 8005e70: 4620 mov r0, r4
  3855. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3856. 8005e72: d05a beq.n 8005f2a <HAL_TIM_IRQHandler+0x12a>
  3857. HAL_TIM_IC_CaptureCallback(htim);
  3858. 8005e74: f7ff ffc1 bl 8005dfa <HAL_TIM_IC_CaptureCallback>
  3859. #else
  3860. HAL_TIM_OC_DelayElapsedCallback(htim);
  3861. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3862. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3863. }
  3864. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3865. 8005e78: 2300 movs r3, #0
  3866. 8005e7a: 7723 strb r3, [r4, #28]
  3867. }
  3868. }
  3869. /* Capture compare 4 event */
  3870. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  3871. 8005e7c: 6823 ldr r3, [r4, #0]
  3872. 8005e7e: 691a ldr r2, [r3, #16]
  3873. 8005e80: 06d2 lsls r2, r2, #27
  3874. 8005e82: d510 bpl.n 8005ea6 <HAL_TIM_IRQHandler+0xa6>
  3875. {
  3876. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) != RESET)
  3877. 8005e84: 68da ldr r2, [r3, #12]
  3878. 8005e86: 06d0 lsls r0, r2, #27
  3879. 8005e88: d50d bpl.n 8005ea6 <HAL_TIM_IRQHandler+0xa6>
  3880. {
  3881. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  3882. 8005e8a: f06f 0210 mvn.w r2, #16
  3883. 8005e8e: 611a str r2, [r3, #16]
  3884. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3885. 8005e90: 2208 movs r2, #8
  3886. /* Input capture event */
  3887. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3888. 8005e92: 69db ldr r3, [r3, #28]
  3889. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3890. 8005e94: 7722 strb r2, [r4, #28]
  3891. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3892. 8005e96: f413 7f40 tst.w r3, #768 ; 0x300
  3893. {
  3894. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3895. htim->IC_CaptureCallback(htim);
  3896. #else
  3897. HAL_TIM_IC_CaptureCallback(htim);
  3898. 8005e9a: 4620 mov r0, r4
  3899. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3900. 8005e9c: d04b beq.n 8005f36 <HAL_TIM_IRQHandler+0x136>
  3901. HAL_TIM_IC_CaptureCallback(htim);
  3902. 8005e9e: f7ff ffac bl 8005dfa <HAL_TIM_IC_CaptureCallback>
  3903. #else
  3904. HAL_TIM_OC_DelayElapsedCallback(htim);
  3905. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3906. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3907. }
  3908. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3909. 8005ea2: 2300 movs r3, #0
  3910. 8005ea4: 7723 strb r3, [r4, #28]
  3911. }
  3912. }
  3913. /* TIM Update event */
  3914. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  3915. 8005ea6: 6823 ldr r3, [r4, #0]
  3916. 8005ea8: 691a ldr r2, [r3, #16]
  3917. 8005eaa: 07d1 lsls r1, r2, #31
  3918. 8005eac: d508 bpl.n 8005ec0 <HAL_TIM_IRQHandler+0xc0>
  3919. {
  3920. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) != RESET)
  3921. 8005eae: 68da ldr r2, [r3, #12]
  3922. 8005eb0: 07d2 lsls r2, r2, #31
  3923. 8005eb2: d505 bpl.n 8005ec0 <HAL_TIM_IRQHandler+0xc0>
  3924. {
  3925. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3926. 8005eb4: f06f 0201 mvn.w r2, #1
  3927. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3928. htim->PeriodElapsedCallback(htim);
  3929. #else
  3930. HAL_TIM_PeriodElapsedCallback(htim);
  3931. 8005eb8: 4620 mov r0, r4
  3932. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3933. 8005eba: 611a str r2, [r3, #16]
  3934. HAL_TIM_PeriodElapsedCallback(htim);
  3935. 8005ebc: f000 fc58 bl 8006770 <HAL_TIM_PeriodElapsedCallback>
  3936. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3937. }
  3938. }
  3939. /* TIM Break input event */
  3940. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  3941. 8005ec0: 6823 ldr r3, [r4, #0]
  3942. 8005ec2: 691a ldr r2, [r3, #16]
  3943. 8005ec4: 0610 lsls r0, r2, #24
  3944. 8005ec6: d508 bpl.n 8005eda <HAL_TIM_IRQHandler+0xda>
  3945. {
  3946. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) != RESET)
  3947. 8005ec8: 68da ldr r2, [r3, #12]
  3948. 8005eca: 0611 lsls r1, r2, #24
  3949. 8005ecc: d505 bpl.n 8005eda <HAL_TIM_IRQHandler+0xda>
  3950. {
  3951. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3952. 8005ece: f06f 0280 mvn.w r2, #128 ; 0x80
  3953. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3954. htim->BreakCallback(htim);
  3955. #else
  3956. HAL_TIMEx_BreakCallback(htim);
  3957. 8005ed2: 4620 mov r0, r4
  3958. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3959. 8005ed4: 611a str r2, [r3, #16]
  3960. HAL_TIMEx_BreakCallback(htim);
  3961. 8005ed6: f000 f8ba bl 800604e <HAL_TIMEx_BreakCallback>
  3962. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3963. }
  3964. }
  3965. /* TIM Trigger detection event */
  3966. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  3967. 8005eda: 6823 ldr r3, [r4, #0]
  3968. 8005edc: 691a ldr r2, [r3, #16]
  3969. 8005ede: 0652 lsls r2, r2, #25
  3970. 8005ee0: d508 bpl.n 8005ef4 <HAL_TIM_IRQHandler+0xf4>
  3971. {
  3972. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) != RESET)
  3973. 8005ee2: 68da ldr r2, [r3, #12]
  3974. 8005ee4: 0650 lsls r0, r2, #25
  3975. 8005ee6: d505 bpl.n 8005ef4 <HAL_TIM_IRQHandler+0xf4>
  3976. {
  3977. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3978. 8005ee8: f06f 0240 mvn.w r2, #64 ; 0x40
  3979. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  3980. htim->TriggerCallback(htim);
  3981. #else
  3982. HAL_TIM_TriggerCallback(htim);
  3983. 8005eec: 4620 mov r0, r4
  3984. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3985. 8005eee: 611a str r2, [r3, #16]
  3986. HAL_TIM_TriggerCallback(htim);
  3987. 8005ef0: f7ff ff85 bl 8005dfe <HAL_TIM_TriggerCallback>
  3988. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  3989. }
  3990. }
  3991. /* TIM commutation event */
  3992. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  3993. 8005ef4: 6823 ldr r3, [r4, #0]
  3994. 8005ef6: 691a ldr r2, [r3, #16]
  3995. 8005ef8: 0691 lsls r1, r2, #26
  3996. 8005efa: d522 bpl.n 8005f42 <HAL_TIM_IRQHandler+0x142>
  3997. {
  3998. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) != RESET)
  3999. 8005efc: 68da ldr r2, [r3, #12]
  4000. 8005efe: 0692 lsls r2, r2, #26
  4001. 8005f00: d51f bpl.n 8005f42 <HAL_TIM_IRQHandler+0x142>
  4002. {
  4003. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  4004. 8005f02: f06f 0220 mvn.w r2, #32
  4005. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  4006. htim->CommutationCallback(htim);
  4007. #else
  4008. HAL_TIMEx_CommutCallback(htim);
  4009. 8005f06: 4620 mov r0, r4
  4010. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  4011. }
  4012. }
  4013. }
  4014. 8005f08: e8bd 4010 ldmia.w sp!, {r4, lr}
  4015. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  4016. 8005f0c: 611a str r2, [r3, #16]
  4017. HAL_TIMEx_CommutCallback(htim);
  4018. 8005f0e: f000 b89d b.w 800604c <HAL_TIMEx_CommutCallback>
  4019. HAL_TIM_OC_DelayElapsedCallback(htim);
  4020. 8005f12: f7ff ff71 bl 8005df8 <HAL_TIM_OC_DelayElapsedCallback>
  4021. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4022. 8005f16: 4620 mov r0, r4
  4023. 8005f18: f7ff ff70 bl 8005dfc <HAL_TIM_PWM_PulseFinishedCallback>
  4024. 8005f1c: e783 b.n 8005e26 <HAL_TIM_IRQHandler+0x26>
  4025. HAL_TIM_OC_DelayElapsedCallback(htim);
  4026. 8005f1e: f7ff ff6b bl 8005df8 <HAL_TIM_OC_DelayElapsedCallback>
  4027. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4028. 8005f22: 4620 mov r0, r4
  4029. 8005f24: f7ff ff6a bl 8005dfc <HAL_TIM_PWM_PulseFinishedCallback>
  4030. 8005f28: e792 b.n 8005e50 <HAL_TIM_IRQHandler+0x50>
  4031. HAL_TIM_OC_DelayElapsedCallback(htim);
  4032. 8005f2a: f7ff ff65 bl 8005df8 <HAL_TIM_OC_DelayElapsedCallback>
  4033. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4034. 8005f2e: 4620 mov r0, r4
  4035. 8005f30: f7ff ff64 bl 8005dfc <HAL_TIM_PWM_PulseFinishedCallback>
  4036. 8005f34: e7a0 b.n 8005e78 <HAL_TIM_IRQHandler+0x78>
  4037. HAL_TIM_OC_DelayElapsedCallback(htim);
  4038. 8005f36: f7ff ff5f bl 8005df8 <HAL_TIM_OC_DelayElapsedCallback>
  4039. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4040. 8005f3a: 4620 mov r0, r4
  4041. 8005f3c: f7ff ff5e bl 8005dfc <HAL_TIM_PWM_PulseFinishedCallback>
  4042. 8005f40: e7af b.n 8005ea2 <HAL_TIM_IRQHandler+0xa2>
  4043. 8005f42: bd10 pop {r4, pc}
  4044. 08005f44 <TIM_Base_SetConfig>:
  4045. {
  4046. uint32_t tmpcr1;
  4047. tmpcr1 = TIMx->CR1;
  4048. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  4049. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  4050. 8005f44: 4a24 ldr r2, [pc, #144] ; (8005fd8 <TIM_Base_SetConfig+0x94>)
  4051. tmpcr1 = TIMx->CR1;
  4052. 8005f46: 6803 ldr r3, [r0, #0]
  4053. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  4054. 8005f48: 4290 cmp r0, r2
  4055. 8005f4a: d012 beq.n 8005f72 <TIM_Base_SetConfig+0x2e>
  4056. 8005f4c: f502 6200 add.w r2, r2, #2048 ; 0x800
  4057. 8005f50: 4290 cmp r0, r2
  4058. 8005f52: d00e beq.n 8005f72 <TIM_Base_SetConfig+0x2e>
  4059. 8005f54: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  4060. 8005f58: d00b beq.n 8005f72 <TIM_Base_SetConfig+0x2e>
  4061. 8005f5a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  4062. 8005f5e: 4290 cmp r0, r2
  4063. 8005f60: d007 beq.n 8005f72 <TIM_Base_SetConfig+0x2e>
  4064. 8005f62: f502 6280 add.w r2, r2, #1024 ; 0x400
  4065. 8005f66: 4290 cmp r0, r2
  4066. 8005f68: d003 beq.n 8005f72 <TIM_Base_SetConfig+0x2e>
  4067. 8005f6a: f502 6280 add.w r2, r2, #1024 ; 0x400
  4068. 8005f6e: 4290 cmp r0, r2
  4069. 8005f70: d11d bne.n 8005fae <TIM_Base_SetConfig+0x6a>
  4070. {
  4071. /* Select the Counter Mode */
  4072. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  4073. tmpcr1 |= Structure->CounterMode;
  4074. 8005f72: 684a ldr r2, [r1, #4]
  4075. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  4076. 8005f74: f023 0370 bic.w r3, r3, #112 ; 0x70
  4077. tmpcr1 |= Structure->CounterMode;
  4078. 8005f78: 4313 orrs r3, r2
  4079. }
  4080. if (IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  4081. 8005f7a: 4a17 ldr r2, [pc, #92] ; (8005fd8 <TIM_Base_SetConfig+0x94>)
  4082. 8005f7c: 4290 cmp r0, r2
  4083. 8005f7e: d012 beq.n 8005fa6 <TIM_Base_SetConfig+0x62>
  4084. 8005f80: f502 6200 add.w r2, r2, #2048 ; 0x800
  4085. 8005f84: 4290 cmp r0, r2
  4086. 8005f86: d00e beq.n 8005fa6 <TIM_Base_SetConfig+0x62>
  4087. 8005f88: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  4088. 8005f8c: d00b beq.n 8005fa6 <TIM_Base_SetConfig+0x62>
  4089. 8005f8e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  4090. 8005f92: 4290 cmp r0, r2
  4091. 8005f94: d007 beq.n 8005fa6 <TIM_Base_SetConfig+0x62>
  4092. 8005f96: f502 6280 add.w r2, r2, #1024 ; 0x400
  4093. 8005f9a: 4290 cmp r0, r2
  4094. 8005f9c: d003 beq.n 8005fa6 <TIM_Base_SetConfig+0x62>
  4095. 8005f9e: f502 6280 add.w r2, r2, #1024 ; 0x400
  4096. 8005fa2: 4290 cmp r0, r2
  4097. 8005fa4: d103 bne.n 8005fae <TIM_Base_SetConfig+0x6a>
  4098. {
  4099. /* Set the clock division */
  4100. tmpcr1 &= ~TIM_CR1_CKD;
  4101. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  4102. 8005fa6: 68ca ldr r2, [r1, #12]
  4103. tmpcr1 &= ~TIM_CR1_CKD;
  4104. 8005fa8: f423 7340 bic.w r3, r3, #768 ; 0x300
  4105. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  4106. 8005fac: 4313 orrs r3, r2
  4107. }
  4108. /* Set the auto-reload preload */
  4109. MODIFY_REG(tmpcr1, TIM_CR1_ARPE, Structure->AutoReloadPreload);
  4110. 8005fae: 694a ldr r2, [r1, #20]
  4111. 8005fb0: f023 0380 bic.w r3, r3, #128 ; 0x80
  4112. 8005fb4: 4313 orrs r3, r2
  4113. TIMx->CR1 = tmpcr1;
  4114. 8005fb6: 6003 str r3, [r0, #0]
  4115. /* Set the Autoreload value */
  4116. TIMx->ARR = (uint32_t)Structure->Period ;
  4117. 8005fb8: 688b ldr r3, [r1, #8]
  4118. 8005fba: 62c3 str r3, [r0, #44] ; 0x2c
  4119. /* Set the Prescaler value */
  4120. TIMx->PSC = Structure->Prescaler;
  4121. 8005fbc: 680b ldr r3, [r1, #0]
  4122. 8005fbe: 6283 str r3, [r0, #40] ; 0x28
  4123. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  4124. 8005fc0: 4b05 ldr r3, [pc, #20] ; (8005fd8 <TIM_Base_SetConfig+0x94>)
  4125. 8005fc2: 4298 cmp r0, r3
  4126. 8005fc4: d003 beq.n 8005fce <TIM_Base_SetConfig+0x8a>
  4127. 8005fc6: f503 6300 add.w r3, r3, #2048 ; 0x800
  4128. 8005fca: 4298 cmp r0, r3
  4129. 8005fcc: d101 bne.n 8005fd2 <TIM_Base_SetConfig+0x8e>
  4130. {
  4131. /* Set the Repetition Counter value */
  4132. TIMx->RCR = Structure->RepetitionCounter;
  4133. 8005fce: 690b ldr r3, [r1, #16]
  4134. 8005fd0: 6303 str r3, [r0, #48] ; 0x30
  4135. }
  4136. /* Generate an update event to reload the Prescaler
  4137. and the repetition counter (only for advanced timer) value immediately */
  4138. TIMx->EGR = TIM_EGR_UG;
  4139. 8005fd2: 2301 movs r3, #1
  4140. 8005fd4: 6143 str r3, [r0, #20]
  4141. 8005fd6: 4770 bx lr
  4142. 8005fd8: 40012c00 .word 0x40012c00
  4143. 08005fdc <HAL_TIM_Base_Init>:
  4144. {
  4145. 8005fdc: b510 push {r4, lr}
  4146. if (htim == NULL)
  4147. 8005fde: 4604 mov r4, r0
  4148. 8005fe0: b1a0 cbz r0, 800600c <HAL_TIM_Base_Init+0x30>
  4149. if (htim->State == HAL_TIM_STATE_RESET)
  4150. 8005fe2: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  4151. 8005fe6: f003 02ff and.w r2, r3, #255 ; 0xff
  4152. 8005fea: b91b cbnz r3, 8005ff4 <HAL_TIM_Base_Init+0x18>
  4153. htim->Lock = HAL_UNLOCKED;
  4154. 8005fec: f880 203c strb.w r2, [r0, #60] ; 0x3c
  4155. HAL_TIM_Base_MspInit(htim);
  4156. 8005ff0: f000 feec bl 8006dcc <HAL_TIM_Base_MspInit>
  4157. htim->State = HAL_TIM_STATE_BUSY;
  4158. 8005ff4: 2302 movs r3, #2
  4159. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  4160. 8005ff6: 6820 ldr r0, [r4, #0]
  4161. htim->State = HAL_TIM_STATE_BUSY;
  4162. 8005ff8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  4163. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  4164. 8005ffc: 1d21 adds r1, r4, #4
  4165. 8005ffe: f7ff ffa1 bl 8005f44 <TIM_Base_SetConfig>
  4166. htim->State = HAL_TIM_STATE_READY;
  4167. 8006002: 2301 movs r3, #1
  4168. return HAL_OK;
  4169. 8006004: 2000 movs r0, #0
  4170. htim->State = HAL_TIM_STATE_READY;
  4171. 8006006: f884 303d strb.w r3, [r4, #61] ; 0x3d
  4172. return HAL_OK;
  4173. 800600a: bd10 pop {r4, pc}
  4174. return HAL_ERROR;
  4175. 800600c: 2001 movs r0, #1
  4176. }
  4177. 800600e: bd10 pop {r4, pc}
  4178. 08006010 <HAL_TIMEx_MasterConfigSynchronization>:
  4179. assert_param(IS_TIM_SYNCHRO_INSTANCE(htim->Instance));
  4180. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  4181. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  4182. /* Check input state */
  4183. __HAL_LOCK(htim);
  4184. 8006010: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  4185. {
  4186. 8006014: b530 push {r4, r5, lr}
  4187. __HAL_LOCK(htim);
  4188. 8006016: 2b01 cmp r3, #1
  4189. 8006018: f04f 0302 mov.w r3, #2
  4190. 800601c: d014 beq.n 8006048 <HAL_TIMEx_MasterConfigSynchronization+0x38>
  4191. /* Change the handler state */
  4192. htim->State = HAL_TIM_STATE_BUSY;
  4193. /* Get the TIMx CR2 register value */
  4194. tmpcr2 = htim->Instance->CR2;
  4195. 800601e: 6804 ldr r4, [r0, #0]
  4196. htim->State = HAL_TIM_STATE_BUSY;
  4197. 8006020: f880 303d strb.w r3, [r0, #61] ; 0x3d
  4198. tmpcr2 = htim->Instance->CR2;
  4199. 8006024: 6862 ldr r2, [r4, #4]
  4200. /* Get the TIMx SMCR register value */
  4201. tmpsmcr = htim->Instance->SMCR;
  4202. 8006026: 68a3 ldr r3, [r4, #8]
  4203. /* Reset the MMS Bits */
  4204. tmpcr2 &= ~TIM_CR2_MMS;
  4205. /* Select the TRGO source */
  4206. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  4207. 8006028: 680d ldr r5, [r1, #0]
  4208. /* Reset the MSM Bit */
  4209. tmpsmcr &= ~TIM_SMCR_MSM;
  4210. /* Set master mode */
  4211. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  4212. 800602a: 6849 ldr r1, [r1, #4]
  4213. tmpcr2 &= ~TIM_CR2_MMS;
  4214. 800602c: f022 0270 bic.w r2, r2, #112 ; 0x70
  4215. tmpsmcr &= ~TIM_SMCR_MSM;
  4216. 8006030: f023 0380 bic.w r3, r3, #128 ; 0x80
  4217. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  4218. 8006034: 430b orrs r3, r1
  4219. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  4220. 8006036: 432a orrs r2, r5
  4221. /* Update TIMx CR2 */
  4222. htim->Instance->CR2 = tmpcr2;
  4223. 8006038: 6062 str r2, [r4, #4]
  4224. /* Update TIMx SMCR */
  4225. htim->Instance->SMCR = tmpsmcr;
  4226. 800603a: 60a3 str r3, [r4, #8]
  4227. /* Change the htim state */
  4228. htim->State = HAL_TIM_STATE_READY;
  4229. 800603c: 2301 movs r3, #1
  4230. 800603e: f880 303d strb.w r3, [r0, #61] ; 0x3d
  4231. __HAL_UNLOCK(htim);
  4232. 8006042: 2300 movs r3, #0
  4233. 8006044: f880 303c strb.w r3, [r0, #60] ; 0x3c
  4234. __HAL_LOCK(htim);
  4235. 8006048: 4618 mov r0, r3
  4236. return HAL_OK;
  4237. }
  4238. 800604a: bd30 pop {r4, r5, pc}
  4239. 0800604c <HAL_TIMEx_CommutCallback>:
  4240. 800604c: 4770 bx lr
  4241. 0800604e <HAL_TIMEx_BreakCallback>:
  4242. * @brief Hall Break detection callback in non-blocking mode
  4243. * @param htim TIM handle
  4244. * @retval None
  4245. */
  4246. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  4247. {
  4248. 800604e: 4770 bx lr
  4249. 08006050 <UART_EndRxTransfer>:
  4250. * @retval None
  4251. */
  4252. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  4253. {
  4254. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  4255. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  4256. 8006050: 6803 ldr r3, [r0, #0]
  4257. 8006052: 68da ldr r2, [r3, #12]
  4258. 8006054: f422 7290 bic.w r2, r2, #288 ; 0x120
  4259. 8006058: 60da str r2, [r3, #12]
  4260. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4261. 800605a: 695a ldr r2, [r3, #20]
  4262. 800605c: f022 0201 bic.w r2, r2, #1
  4263. 8006060: 615a str r2, [r3, #20]
  4264. /* At end of Rx process, restore huart->RxState to Ready */
  4265. huart->RxState = HAL_UART_STATE_READY;
  4266. 8006062: 2320 movs r3, #32
  4267. 8006064: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4268. 8006068: 4770 bx lr
  4269. ...
  4270. 0800606c <UART_SetConfig>:
  4271. * @param huart Pointer to a UART_HandleTypeDef structure that contains
  4272. * the configuration information for the specified UART module.
  4273. * @retval None
  4274. */
  4275. static void UART_SetConfig(UART_HandleTypeDef *huart)
  4276. {
  4277. 800606c: b538 push {r3, r4, r5, lr}
  4278. 800606e: 4605 mov r5, r0
  4279. assert_param(IS_UART_MODE(huart->Init.Mode));
  4280. /*-------------------------- USART CR2 Configuration -----------------------*/
  4281. /* Configure the UART Stop Bits: Set STOP[13:12] bits
  4282. according to huart->Init.StopBits value */
  4283. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  4284. 8006070: 6803 ldr r3, [r0, #0]
  4285. 8006072: 68c1 ldr r1, [r0, #12]
  4286. 8006074: 691a ldr r2, [r3, #16]
  4287. 8006076: 2419 movs r4, #25
  4288. 8006078: f422 5240 bic.w r2, r2, #12288 ; 0x3000
  4289. 800607c: 430a orrs r2, r1
  4290. 800607e: 611a str r2, [r3, #16]
  4291. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  4292. MODIFY_REG(huart->Instance->CR1,
  4293. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  4294. tmpreg);
  4295. #else
  4296. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4297. 8006080: 6882 ldr r2, [r0, #8]
  4298. 8006082: 6900 ldr r0, [r0, #16]
  4299. MODIFY_REG(huart->Instance->CR1,
  4300. 8006084: 68d9 ldr r1, [r3, #12]
  4301. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4302. 8006086: 4302 orrs r2, r0
  4303. 8006088: 6968 ldr r0, [r5, #20]
  4304. MODIFY_REG(huart->Instance->CR1,
  4305. 800608a: f421 51b0 bic.w r1, r1, #5632 ; 0x1600
  4306. 800608e: f021 010c bic.w r1, r1, #12
  4307. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4308. 8006092: 4302 orrs r2, r0
  4309. MODIFY_REG(huart->Instance->CR1,
  4310. 8006094: 430a orrs r2, r1
  4311. 8006096: 60da str r2, [r3, #12]
  4312. tmpreg);
  4313. #endif /* USART_CR1_OVER8 */
  4314. /*-------------------------- USART CR3 Configuration -----------------------*/
  4315. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  4316. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  4317. 8006098: 695a ldr r2, [r3, #20]
  4318. 800609a: 69a9 ldr r1, [r5, #24]
  4319. 800609c: f422 7240 bic.w r2, r2, #768 ; 0x300
  4320. 80060a0: 430a orrs r2, r1
  4321. 80060a2: 615a str r2, [r3, #20]
  4322. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  4323. }
  4324. }
  4325. #else
  4326. /*-------------------------- USART BRR Configuration ---------------------*/
  4327. if(huart->Instance == USART1)
  4328. 80060a4: 4a0d ldr r2, [pc, #52] ; (80060dc <UART_SetConfig+0x70>)
  4329. 80060a6: 4293 cmp r3, r2
  4330. 80060a8: d114 bne.n 80060d4 <UART_SetConfig+0x68>
  4331. {
  4332. pclk = HAL_RCC_GetPCLK2Freq();
  4333. 80060aa: f7ff fe0d bl 8005cc8 <HAL_RCC_GetPCLK2Freq>
  4334. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  4335. }
  4336. else
  4337. {
  4338. pclk = HAL_RCC_GetPCLK1Freq();
  4339. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  4340. 80060ae: 4360 muls r0, r4
  4341. 80060b0: 686c ldr r4, [r5, #4]
  4342. 80060b2: 2264 movs r2, #100 ; 0x64
  4343. 80060b4: 00a4 lsls r4, r4, #2
  4344. 80060b6: fbb0 f0f4 udiv r0, r0, r4
  4345. 80060ba: fbb0 f4f2 udiv r4, r0, r2
  4346. 80060be: fb02 0314 mls r3, r2, r4, r0
  4347. 80060c2: 011b lsls r3, r3, #4
  4348. 80060c4: 3332 adds r3, #50 ; 0x32
  4349. 80060c6: fbb3 f3f2 udiv r3, r3, r2
  4350. 80060ca: 6829 ldr r1, [r5, #0]
  4351. 80060cc: eb03 1304 add.w r3, r3, r4, lsl #4
  4352. 80060d0: 608b str r3, [r1, #8]
  4353. 80060d2: bd38 pop {r3, r4, r5, pc}
  4354. pclk = HAL_RCC_GetPCLK1Freq();
  4355. 80060d4: f7ff fde8 bl 8005ca8 <HAL_RCC_GetPCLK1Freq>
  4356. 80060d8: e7e9 b.n 80060ae <UART_SetConfig+0x42>
  4357. 80060da: bf00 nop
  4358. 80060dc: 40013800 .word 0x40013800
  4359. 080060e0 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  4360. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  4361. 80060e0: b5f8 push {r3, r4, r5, r6, r7, lr}
  4362. 80060e2: 4604 mov r4, r0
  4363. 80060e4: 460e mov r6, r1
  4364. 80060e6: 4617 mov r7, r2
  4365. 80060e8: 461d mov r5, r3
  4366. while ((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  4367. 80060ea: 6821 ldr r1, [r4, #0]
  4368. 80060ec: 680b ldr r3, [r1, #0]
  4369. 80060ee: ea36 0303 bics.w r3, r6, r3
  4370. 80060f2: d101 bne.n 80060f8 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  4371. return HAL_OK;
  4372. 80060f4: 2000 movs r0, #0
  4373. }
  4374. 80060f6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4375. if (Timeout != HAL_MAX_DELAY)
  4376. 80060f8: 1c6b adds r3, r5, #1
  4377. 80060fa: d0f7 beq.n 80060ec <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  4378. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  4379. 80060fc: b995 cbnz r5, 8006124 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  4380. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4381. 80060fe: 6823 ldr r3, [r4, #0]
  4382. __HAL_UNLOCK(huart);
  4383. 8006100: 2003 movs r0, #3
  4384. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4385. 8006102: 68da ldr r2, [r3, #12]
  4386. 8006104: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  4387. 8006108: 60da str r2, [r3, #12]
  4388. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4389. 800610a: 695a ldr r2, [r3, #20]
  4390. 800610c: f022 0201 bic.w r2, r2, #1
  4391. 8006110: 615a str r2, [r3, #20]
  4392. huart->gState = HAL_UART_STATE_READY;
  4393. 8006112: 2320 movs r3, #32
  4394. 8006114: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4395. huart->RxState = HAL_UART_STATE_READY;
  4396. 8006118: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4397. __HAL_UNLOCK(huart);
  4398. 800611c: 2300 movs r3, #0
  4399. 800611e: f884 3038 strb.w r3, [r4, #56] ; 0x38
  4400. 8006122: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4401. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  4402. 8006124: f7fe fd5a bl 8004bdc <HAL_GetTick>
  4403. 8006128: 1bc0 subs r0, r0, r7
  4404. 800612a: 4285 cmp r5, r0
  4405. 800612c: d2dd bcs.n 80060ea <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  4406. 800612e: e7e6 b.n 80060fe <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  4407. 08006130 <HAL_UART_Init>:
  4408. {
  4409. 8006130: b510 push {r4, lr}
  4410. if (huart == NULL)
  4411. 8006132: 4604 mov r4, r0
  4412. 8006134: b340 cbz r0, 8006188 <HAL_UART_Init+0x58>
  4413. if (huart->gState == HAL_UART_STATE_RESET)
  4414. 8006136: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4415. 800613a: f003 02ff and.w r2, r3, #255 ; 0xff
  4416. 800613e: b91b cbnz r3, 8006148 <HAL_UART_Init+0x18>
  4417. huart->Lock = HAL_UNLOCKED;
  4418. 8006140: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4419. HAL_UART_MspInit(huart);
  4420. 8006144: f000 fe56 bl 8006df4 <HAL_UART_MspInit>
  4421. huart->gState = HAL_UART_STATE_BUSY;
  4422. 8006148: 2324 movs r3, #36 ; 0x24
  4423. __HAL_UART_DISABLE(huart);
  4424. 800614a: 6822 ldr r2, [r4, #0]
  4425. huart->gState = HAL_UART_STATE_BUSY;
  4426. 800614c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4427. __HAL_UART_DISABLE(huart);
  4428. 8006150: 68d3 ldr r3, [r2, #12]
  4429. UART_SetConfig(huart);
  4430. 8006152: 4620 mov r0, r4
  4431. __HAL_UART_DISABLE(huart);
  4432. 8006154: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  4433. 8006158: 60d3 str r3, [r2, #12]
  4434. UART_SetConfig(huart);
  4435. 800615a: f7ff ff87 bl 800606c <UART_SetConfig>
  4436. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4437. 800615e: 6823 ldr r3, [r4, #0]
  4438. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4439. 8006160: 2000 movs r0, #0
  4440. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4441. 8006162: 691a ldr r2, [r3, #16]
  4442. 8006164: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  4443. 8006168: 611a str r2, [r3, #16]
  4444. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  4445. 800616a: 695a ldr r2, [r3, #20]
  4446. 800616c: f022 022a bic.w r2, r2, #42 ; 0x2a
  4447. 8006170: 615a str r2, [r3, #20]
  4448. __HAL_UART_ENABLE(huart);
  4449. 8006172: 68da ldr r2, [r3, #12]
  4450. 8006174: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  4451. 8006178: 60da str r2, [r3, #12]
  4452. huart->gState = HAL_UART_STATE_READY;
  4453. 800617a: 2320 movs r3, #32
  4454. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4455. 800617c: 63e0 str r0, [r4, #60] ; 0x3c
  4456. huart->gState = HAL_UART_STATE_READY;
  4457. 800617e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4458. huart->RxState = HAL_UART_STATE_READY;
  4459. 8006182: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4460. return HAL_OK;
  4461. 8006186: bd10 pop {r4, pc}
  4462. return HAL_ERROR;
  4463. 8006188: 2001 movs r0, #1
  4464. }
  4465. 800618a: bd10 pop {r4, pc}
  4466. 0800618c <HAL_UART_Transmit>:
  4467. {
  4468. 800618c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4469. 8006190: 461f mov r7, r3
  4470. if (huart->gState == HAL_UART_STATE_READY)
  4471. 8006192: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4472. {
  4473. 8006196: 4604 mov r4, r0
  4474. if (huart->gState == HAL_UART_STATE_READY)
  4475. 8006198: 2b20 cmp r3, #32
  4476. {
  4477. 800619a: 460d mov r5, r1
  4478. 800619c: 4690 mov r8, r2
  4479. if (huart->gState == HAL_UART_STATE_READY)
  4480. 800619e: d14e bne.n 800623e <HAL_UART_Transmit+0xb2>
  4481. if ((pData == NULL) || (Size == 0U))
  4482. 80061a0: 2900 cmp r1, #0
  4483. 80061a2: d049 beq.n 8006238 <HAL_UART_Transmit+0xac>
  4484. 80061a4: 2a00 cmp r2, #0
  4485. 80061a6: d047 beq.n 8006238 <HAL_UART_Transmit+0xac>
  4486. __HAL_LOCK(huart);
  4487. 80061a8: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  4488. 80061ac: 2b01 cmp r3, #1
  4489. 80061ae: d046 beq.n 800623e <HAL_UART_Transmit+0xb2>
  4490. 80061b0: 2301 movs r3, #1
  4491. 80061b2: f880 3038 strb.w r3, [r0, #56] ; 0x38
  4492. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4493. 80061b6: 2300 movs r3, #0
  4494. 80061b8: 63c3 str r3, [r0, #60] ; 0x3c
  4495. huart->gState = HAL_UART_STATE_BUSY_TX;
  4496. 80061ba: 2321 movs r3, #33 ; 0x21
  4497. 80061bc: f880 3039 strb.w r3, [r0, #57] ; 0x39
  4498. tickstart = HAL_GetTick();
  4499. 80061c0: f7fe fd0c bl 8004bdc <HAL_GetTick>
  4500. 80061c4: 4606 mov r6, r0
  4501. huart->TxXferSize = Size;
  4502. 80061c6: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  4503. huart->TxXferCount = Size;
  4504. 80061ca: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  4505. while (huart->TxXferCount > 0U)
  4506. 80061ce: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4507. 80061d0: b29b uxth r3, r3
  4508. 80061d2: b96b cbnz r3, 80061f0 <HAL_UART_Transmit+0x64>
  4509. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  4510. 80061d4: 463b mov r3, r7
  4511. 80061d6: 4632 mov r2, r6
  4512. 80061d8: 2140 movs r1, #64 ; 0x40
  4513. 80061da: 4620 mov r0, r4
  4514. 80061dc: f7ff ff80 bl 80060e0 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4515. 80061e0: b9a8 cbnz r0, 800620e <HAL_UART_Transmit+0x82>
  4516. huart->gState = HAL_UART_STATE_READY;
  4517. 80061e2: 2320 movs r3, #32
  4518. __HAL_UNLOCK(huart);
  4519. 80061e4: f884 0038 strb.w r0, [r4, #56] ; 0x38
  4520. huart->gState = HAL_UART_STATE_READY;
  4521. 80061e8: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4522. return HAL_OK;
  4523. 80061ec: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4524. huart->TxXferCount--;
  4525. 80061f0: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4526. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4527. 80061f2: 4632 mov r2, r6
  4528. huart->TxXferCount--;
  4529. 80061f4: 3b01 subs r3, #1
  4530. 80061f6: b29b uxth r3, r3
  4531. 80061f8: 84e3 strh r3, [r4, #38] ; 0x26
  4532. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  4533. 80061fa: 68a3 ldr r3, [r4, #8]
  4534. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4535. 80061fc: 2180 movs r1, #128 ; 0x80
  4536. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  4537. 80061fe: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4538. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4539. 8006202: 4620 mov r0, r4
  4540. 8006204: 463b mov r3, r7
  4541. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  4542. 8006206: d10e bne.n 8006226 <HAL_UART_Transmit+0x9a>
  4543. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4544. 8006208: f7ff ff6a bl 80060e0 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4545. 800620c: b110 cbz r0, 8006214 <HAL_UART_Transmit+0x88>
  4546. return HAL_TIMEOUT;
  4547. 800620e: 2003 movs r0, #3
  4548. 8006210: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4549. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  4550. 8006214: 882b ldrh r3, [r5, #0]
  4551. 8006216: 6822 ldr r2, [r4, #0]
  4552. 8006218: f3c3 0308 ubfx r3, r3, #0, #9
  4553. 800621c: 6053 str r3, [r2, #4]
  4554. if (huart->Init.Parity == UART_PARITY_NONE)
  4555. 800621e: 6923 ldr r3, [r4, #16]
  4556. 8006220: b943 cbnz r3, 8006234 <HAL_UART_Transmit+0xa8>
  4557. pData += 2U;
  4558. 8006222: 3502 adds r5, #2
  4559. 8006224: e7d3 b.n 80061ce <HAL_UART_Transmit+0x42>
  4560. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4561. 8006226: f7ff ff5b bl 80060e0 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4562. 800622a: 2800 cmp r0, #0
  4563. 800622c: d1ef bne.n 800620e <HAL_UART_Transmit+0x82>
  4564. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  4565. 800622e: 6823 ldr r3, [r4, #0]
  4566. 8006230: 782a ldrb r2, [r5, #0]
  4567. 8006232: 605a str r2, [r3, #4]
  4568. 8006234: 3501 adds r5, #1
  4569. 8006236: e7ca b.n 80061ce <HAL_UART_Transmit+0x42>
  4570. return HAL_ERROR;
  4571. 8006238: 2001 movs r0, #1
  4572. 800623a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4573. return HAL_BUSY;
  4574. 800623e: 2002 movs r0, #2
  4575. }
  4576. 8006240: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4577. 08006244 <HAL_UART_Transmit_DMA>:
  4578. {
  4579. 8006244: b538 push {r3, r4, r5, lr}
  4580. 8006246: 4604 mov r4, r0
  4581. 8006248: 4613 mov r3, r2
  4582. if (huart->gState == HAL_UART_STATE_READY)
  4583. 800624a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  4584. 800624e: 2a20 cmp r2, #32
  4585. 8006250: d12a bne.n 80062a8 <HAL_UART_Transmit_DMA+0x64>
  4586. if ((pData == NULL) || (Size == 0U))
  4587. 8006252: b339 cbz r1, 80062a4 <HAL_UART_Transmit_DMA+0x60>
  4588. 8006254: b333 cbz r3, 80062a4 <HAL_UART_Transmit_DMA+0x60>
  4589. __HAL_LOCK(huart);
  4590. 8006256: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  4591. 800625a: 2a01 cmp r2, #1
  4592. 800625c: d024 beq.n 80062a8 <HAL_UART_Transmit_DMA+0x64>
  4593. 800625e: 2201 movs r2, #1
  4594. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4595. 8006260: 2500 movs r5, #0
  4596. __HAL_LOCK(huart);
  4597. 8006262: f884 2038 strb.w r2, [r4, #56] ; 0x38
  4598. huart->gState = HAL_UART_STATE_BUSY_TX;
  4599. 8006266: 2221 movs r2, #33 ; 0x21
  4600. huart->TxXferCount = Size;
  4601. 8006268: 84e3 strh r3, [r4, #38] ; 0x26
  4602. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  4603. 800626a: 6b20 ldr r0, [r4, #48] ; 0x30
  4604. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4605. 800626c: 63e5 str r5, [r4, #60] ; 0x3c
  4606. huart->gState = HAL_UART_STATE_BUSY_TX;
  4607. 800626e: f884 2039 strb.w r2, [r4, #57] ; 0x39
  4608. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  4609. 8006272: 4a0e ldr r2, [pc, #56] ; (80062ac <HAL_UART_Transmit_DMA+0x68>)
  4610. huart->TxXferSize = Size;
  4611. 8006274: 84a3 strh r3, [r4, #36] ; 0x24
  4612. huart->pTxBuffPtr = pData;
  4613. 8006276: 6221 str r1, [r4, #32]
  4614. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  4615. 8006278: 6282 str r2, [r0, #40] ; 0x28
  4616. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  4617. 800627a: 4a0d ldr r2, [pc, #52] ; (80062b0 <HAL_UART_Transmit_DMA+0x6c>)
  4618. huart->hdmatx->XferAbortCallback = NULL;
  4619. 800627c: 6345 str r5, [r0, #52] ; 0x34
  4620. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  4621. 800627e: 62c2 str r2, [r0, #44] ; 0x2c
  4622. huart->hdmatx->XferErrorCallback = UART_DMAError;
  4623. 8006280: 4a0c ldr r2, [pc, #48] ; (80062b4 <HAL_UART_Transmit_DMA+0x70>)
  4624. 8006282: 6302 str r2, [r0, #48] ; 0x30
  4625. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t *)tmp, (uint32_t)&huart->Instance->DR, Size);
  4626. 8006284: 6822 ldr r2, [r4, #0]
  4627. 8006286: 3204 adds r2, #4
  4628. 8006288: f7ff f816 bl 80052b8 <HAL_DMA_Start_IT>
  4629. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  4630. 800628c: f06f 0240 mvn.w r2, #64 ; 0x40
  4631. 8006290: 6823 ldr r3, [r4, #0]
  4632. return HAL_OK;
  4633. 8006292: 4628 mov r0, r5
  4634. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  4635. 8006294: 601a str r2, [r3, #0]
  4636. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  4637. 8006296: 695a ldr r2, [r3, #20]
  4638. __HAL_UNLOCK(huart);
  4639. 8006298: f884 5038 strb.w r5, [r4, #56] ; 0x38
  4640. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  4641. 800629c: f042 0280 orr.w r2, r2, #128 ; 0x80
  4642. 80062a0: 615a str r2, [r3, #20]
  4643. return HAL_OK;
  4644. 80062a2: bd38 pop {r3, r4, r5, pc}
  4645. return HAL_ERROR;
  4646. 80062a4: 2001 movs r0, #1
  4647. 80062a6: bd38 pop {r3, r4, r5, pc}
  4648. return HAL_BUSY;
  4649. 80062a8: 2002 movs r0, #2
  4650. }
  4651. 80062aa: bd38 pop {r3, r4, r5, pc}
  4652. 80062ac: 0800634b .word 0x0800634b
  4653. 80062b0: 08006379 .word 0x08006379
  4654. 80062b4: 08006445 .word 0x08006445
  4655. 080062b8 <HAL_UART_Receive_DMA>:
  4656. {
  4657. 80062b8: 4613 mov r3, r2
  4658. if (huart->RxState == HAL_UART_STATE_READY)
  4659. 80062ba: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  4660. {
  4661. 80062be: b573 push {r0, r1, r4, r5, r6, lr}
  4662. if (huart->RxState == HAL_UART_STATE_READY)
  4663. 80062c0: 2a20 cmp r2, #32
  4664. {
  4665. 80062c2: 4605 mov r5, r0
  4666. if (huart->RxState == HAL_UART_STATE_READY)
  4667. 80062c4: d138 bne.n 8006338 <HAL_UART_Receive_DMA+0x80>
  4668. if ((pData == NULL) || (Size == 0U))
  4669. 80062c6: 2900 cmp r1, #0
  4670. 80062c8: d034 beq.n 8006334 <HAL_UART_Receive_DMA+0x7c>
  4671. 80062ca: 2b00 cmp r3, #0
  4672. 80062cc: d032 beq.n 8006334 <HAL_UART_Receive_DMA+0x7c>
  4673. __HAL_LOCK(huart);
  4674. 80062ce: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  4675. 80062d2: 2a01 cmp r2, #1
  4676. 80062d4: d030 beq.n 8006338 <HAL_UART_Receive_DMA+0x80>
  4677. 80062d6: 2201 movs r2, #1
  4678. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4679. 80062d8: 2400 movs r4, #0
  4680. __HAL_LOCK(huart);
  4681. 80062da: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4682. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4683. 80062de: 2222 movs r2, #34 ; 0x22
  4684. huart->pRxBuffPtr = pData;
  4685. 80062e0: 6281 str r1, [r0, #40] ; 0x28
  4686. huart->RxXferSize = Size;
  4687. 80062e2: 8583 strh r3, [r0, #44] ; 0x2c
  4688. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4689. 80062e4: 63c4 str r4, [r0, #60] ; 0x3c
  4690. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4691. 80062e6: f880 203a strb.w r2, [r0, #58] ; 0x3a
  4692. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4693. 80062ea: 6b40 ldr r0, [r0, #52] ; 0x34
  4694. 80062ec: 4a13 ldr r2, [pc, #76] ; (800633c <HAL_UART_Receive_DMA+0x84>)
  4695. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  4696. 80062ee: 682e ldr r6, [r5, #0]
  4697. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4698. 80062f0: 6282 str r2, [r0, #40] ; 0x28
  4699. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4700. 80062f2: 4a13 ldr r2, [pc, #76] ; (8006340 <HAL_UART_Receive_DMA+0x88>)
  4701. huart->hdmarx->XferAbortCallback = NULL;
  4702. 80062f4: 6344 str r4, [r0, #52] ; 0x34
  4703. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4704. 80062f6: 62c2 str r2, [r0, #44] ; 0x2c
  4705. huart->hdmarx->XferErrorCallback = UART_DMAError;
  4706. 80062f8: 4a12 ldr r2, [pc, #72] ; (8006344 <HAL_UART_Receive_DMA+0x8c>)
  4707. 80062fa: 6302 str r2, [r0, #48] ; 0x30
  4708. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  4709. 80062fc: 460a mov r2, r1
  4710. 80062fe: 1d31 adds r1, r6, #4
  4711. 8006300: f7fe ffda bl 80052b8 <HAL_DMA_Start_IT>
  4712. return HAL_OK;
  4713. 8006304: 4620 mov r0, r4
  4714. __HAL_UART_CLEAR_OREFLAG(huart);
  4715. 8006306: 682b ldr r3, [r5, #0]
  4716. 8006308: 9401 str r4, [sp, #4]
  4717. 800630a: 681a ldr r2, [r3, #0]
  4718. 800630c: 9201 str r2, [sp, #4]
  4719. 800630e: 685a ldr r2, [r3, #4]
  4720. __HAL_UNLOCK(huart);
  4721. 8006310: f885 4038 strb.w r4, [r5, #56] ; 0x38
  4722. __HAL_UART_CLEAR_OREFLAG(huart);
  4723. 8006314: 9201 str r2, [sp, #4]
  4724. 8006316: 9a01 ldr r2, [sp, #4]
  4725. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4726. 8006318: 68da ldr r2, [r3, #12]
  4727. 800631a: f442 7280 orr.w r2, r2, #256 ; 0x100
  4728. 800631e: 60da str r2, [r3, #12]
  4729. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4730. 8006320: 695a ldr r2, [r3, #20]
  4731. 8006322: f042 0201 orr.w r2, r2, #1
  4732. 8006326: 615a str r2, [r3, #20]
  4733. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4734. 8006328: 695a ldr r2, [r3, #20]
  4735. 800632a: f042 0240 orr.w r2, r2, #64 ; 0x40
  4736. 800632e: 615a str r2, [r3, #20]
  4737. }
  4738. 8006330: b002 add sp, #8
  4739. 8006332: bd70 pop {r4, r5, r6, pc}
  4740. return HAL_ERROR;
  4741. 8006334: 2001 movs r0, #1
  4742. 8006336: e7fb b.n 8006330 <HAL_UART_Receive_DMA+0x78>
  4743. return HAL_BUSY;
  4744. 8006338: 2002 movs r0, #2
  4745. 800633a: e7f9 b.n 8006330 <HAL_UART_Receive_DMA+0x78>
  4746. 800633c: 08006383 .word 0x08006383
  4747. 8006340: 08006439 .word 0x08006439
  4748. 8006344: 08006445 .word 0x08006445
  4749. 08006348 <HAL_UART_TxCpltCallback>:
  4750. 8006348: 4770 bx lr
  4751. 0800634a <UART_DMATransmitCplt>:
  4752. {
  4753. 800634a: b508 push {r3, lr}
  4754. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4755. 800634c: 6803 ldr r3, [r0, #0]
  4756. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  4757. 800634e: 6a42 ldr r2, [r0, #36] ; 0x24
  4758. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4759. 8006350: 681b ldr r3, [r3, #0]
  4760. 8006352: f013 0320 ands.w r3, r3, #32
  4761. 8006356: d10a bne.n 800636e <UART_DMATransmitCplt+0x24>
  4762. huart->TxXferCount = 0x00U;
  4763. 8006358: 84d3 strh r3, [r2, #38] ; 0x26
  4764. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  4765. 800635a: 6813 ldr r3, [r2, #0]
  4766. 800635c: 695a ldr r2, [r3, #20]
  4767. 800635e: f022 0280 bic.w r2, r2, #128 ; 0x80
  4768. 8006362: 615a str r2, [r3, #20]
  4769. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  4770. 8006364: 68da ldr r2, [r3, #12]
  4771. 8006366: f042 0240 orr.w r2, r2, #64 ; 0x40
  4772. 800636a: 60da str r2, [r3, #12]
  4773. 800636c: bd08 pop {r3, pc}
  4774. HAL_UART_TxCpltCallback(huart);
  4775. 800636e: 4610 mov r0, r2
  4776. 8006370: f7ff ffea bl 8006348 <HAL_UART_TxCpltCallback>
  4777. 8006374: bd08 pop {r3, pc}
  4778. 08006376 <HAL_UART_TxHalfCpltCallback>:
  4779. 8006376: 4770 bx lr
  4780. 08006378 <UART_DMATxHalfCplt>:
  4781. {
  4782. 8006378: b508 push {r3, lr}
  4783. HAL_UART_TxHalfCpltCallback(huart);
  4784. 800637a: 6a40 ldr r0, [r0, #36] ; 0x24
  4785. 800637c: f7ff fffb bl 8006376 <HAL_UART_TxHalfCpltCallback>
  4786. 8006380: bd08 pop {r3, pc}
  4787. 08006382 <UART_DMAReceiveCplt>:
  4788. {
  4789. 8006382: b508 push {r3, lr}
  4790. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4791. 8006384: 6803 ldr r3, [r0, #0]
  4792. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  4793. 8006386: 6a42 ldr r2, [r0, #36] ; 0x24
  4794. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4795. 8006388: 681b ldr r3, [r3, #0]
  4796. 800638a: f013 0320 ands.w r3, r3, #32
  4797. 800638e: d110 bne.n 80063b2 <UART_DMAReceiveCplt+0x30>
  4798. huart->RxXferCount = 0U;
  4799. 8006390: 85d3 strh r3, [r2, #46] ; 0x2e
  4800. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4801. 8006392: 6813 ldr r3, [r2, #0]
  4802. 8006394: 68d9 ldr r1, [r3, #12]
  4803. 8006396: f421 7180 bic.w r1, r1, #256 ; 0x100
  4804. 800639a: 60d9 str r1, [r3, #12]
  4805. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4806. 800639c: 6959 ldr r1, [r3, #20]
  4807. 800639e: f021 0101 bic.w r1, r1, #1
  4808. 80063a2: 6159 str r1, [r3, #20]
  4809. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4810. 80063a4: 6959 ldr r1, [r3, #20]
  4811. 80063a6: f021 0140 bic.w r1, r1, #64 ; 0x40
  4812. 80063aa: 6159 str r1, [r3, #20]
  4813. huart->RxState = HAL_UART_STATE_READY;
  4814. 80063ac: 2320 movs r3, #32
  4815. 80063ae: f882 303a strb.w r3, [r2, #58] ; 0x3a
  4816. HAL_UART_RxCpltCallback(huart);
  4817. 80063b2: 4610 mov r0, r2
  4818. 80063b4: f000 ff18 bl 80071e8 <HAL_UART_RxCpltCallback>
  4819. 80063b8: bd08 pop {r3, pc}
  4820. 080063ba <UART_Receive_IT>:
  4821. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  4822. 80063ba: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  4823. {
  4824. 80063be: b510 push {r4, lr}
  4825. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  4826. 80063c0: 2b22 cmp r3, #34 ; 0x22
  4827. 80063c2: d136 bne.n 8006432 <UART_Receive_IT+0x78>
  4828. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  4829. 80063c4: 6883 ldr r3, [r0, #8]
  4830. 80063c6: 6901 ldr r1, [r0, #16]
  4831. 80063c8: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4832. 80063cc: 6802 ldr r2, [r0, #0]
  4833. 80063ce: 6a83 ldr r3, [r0, #40] ; 0x28
  4834. 80063d0: d123 bne.n 800641a <UART_Receive_IT+0x60>
  4835. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4836. 80063d2: 6852 ldr r2, [r2, #4]
  4837. if (huart->Init.Parity == UART_PARITY_NONE)
  4838. 80063d4: b9e9 cbnz r1, 8006412 <UART_Receive_IT+0x58>
  4839. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4840. 80063d6: f3c2 0208 ubfx r2, r2, #0, #9
  4841. 80063da: f823 2b02 strh.w r2, [r3], #2
  4842. huart->pRxBuffPtr += 1U;
  4843. 80063de: 6283 str r3, [r0, #40] ; 0x28
  4844. if (--huart->RxXferCount == 0U)
  4845. 80063e0: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  4846. 80063e2: 3c01 subs r4, #1
  4847. 80063e4: b2a4 uxth r4, r4
  4848. 80063e6: 85c4 strh r4, [r0, #46] ; 0x2e
  4849. 80063e8: b98c cbnz r4, 800640e <UART_Receive_IT+0x54>
  4850. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  4851. 80063ea: 6803 ldr r3, [r0, #0]
  4852. 80063ec: 68da ldr r2, [r3, #12]
  4853. 80063ee: f022 0220 bic.w r2, r2, #32
  4854. 80063f2: 60da str r2, [r3, #12]
  4855. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  4856. 80063f4: 68da ldr r2, [r3, #12]
  4857. 80063f6: f422 7280 bic.w r2, r2, #256 ; 0x100
  4858. 80063fa: 60da str r2, [r3, #12]
  4859. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  4860. 80063fc: 695a ldr r2, [r3, #20]
  4861. 80063fe: f022 0201 bic.w r2, r2, #1
  4862. 8006402: 615a str r2, [r3, #20]
  4863. huart->RxState = HAL_UART_STATE_READY;
  4864. 8006404: 2320 movs r3, #32
  4865. 8006406: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4866. HAL_UART_RxCpltCallback(huart);
  4867. 800640a: f000 feed bl 80071e8 <HAL_UART_RxCpltCallback>
  4868. if (--huart->RxXferCount == 0U)
  4869. 800640e: 2000 movs r0, #0
  4870. }
  4871. 8006410: bd10 pop {r4, pc}
  4872. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  4873. 8006412: b2d2 uxtb r2, r2
  4874. 8006414: f823 2b01 strh.w r2, [r3], #1
  4875. 8006418: e7e1 b.n 80063de <UART_Receive_IT+0x24>
  4876. if (huart->Init.Parity == UART_PARITY_NONE)
  4877. 800641a: b921 cbnz r1, 8006426 <UART_Receive_IT+0x6c>
  4878. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  4879. 800641c: 1c59 adds r1, r3, #1
  4880. 800641e: 6852 ldr r2, [r2, #4]
  4881. 8006420: 6281 str r1, [r0, #40] ; 0x28
  4882. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  4883. 8006422: 701a strb r2, [r3, #0]
  4884. 8006424: e7dc b.n 80063e0 <UART_Receive_IT+0x26>
  4885. 8006426: 6852 ldr r2, [r2, #4]
  4886. 8006428: 1c59 adds r1, r3, #1
  4887. 800642a: 6281 str r1, [r0, #40] ; 0x28
  4888. 800642c: f002 027f and.w r2, r2, #127 ; 0x7f
  4889. 8006430: e7f7 b.n 8006422 <UART_Receive_IT+0x68>
  4890. return HAL_BUSY;
  4891. 8006432: 2002 movs r0, #2
  4892. 8006434: bd10 pop {r4, pc}
  4893. 08006436 <HAL_UART_RxHalfCpltCallback>:
  4894. 8006436: 4770 bx lr
  4895. 08006438 <UART_DMARxHalfCplt>:
  4896. {
  4897. 8006438: b508 push {r3, lr}
  4898. HAL_UART_RxHalfCpltCallback(huart);
  4899. 800643a: 6a40 ldr r0, [r0, #36] ; 0x24
  4900. 800643c: f7ff fffb bl 8006436 <HAL_UART_RxHalfCpltCallback>
  4901. 8006440: bd08 pop {r3, pc}
  4902. 08006442 <HAL_UART_ErrorCallback>:
  4903. 8006442: 4770 bx lr
  4904. 08006444 <UART_DMAError>:
  4905. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  4906. 8006444: 6a41 ldr r1, [r0, #36] ; 0x24
  4907. {
  4908. 8006446: b508 push {r3, lr}
  4909. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  4910. 8006448: 680b ldr r3, [r1, #0]
  4911. 800644a: 695a ldr r2, [r3, #20]
  4912. if ((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  4913. 800644c: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  4914. 8006450: 2821 cmp r0, #33 ; 0x21
  4915. 8006452: d10a bne.n 800646a <UART_DMAError+0x26>
  4916. 8006454: 0612 lsls r2, r2, #24
  4917. 8006456: d508 bpl.n 800646a <UART_DMAError+0x26>
  4918. huart->TxXferCount = 0x00U;
  4919. 8006458: 2200 movs r2, #0
  4920. 800645a: 84ca strh r2, [r1, #38] ; 0x26
  4921. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  4922. 800645c: 68da ldr r2, [r3, #12]
  4923. 800645e: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  4924. 8006462: 60da str r2, [r3, #12]
  4925. huart->gState = HAL_UART_STATE_READY;
  4926. 8006464: 2220 movs r2, #32
  4927. 8006466: f881 2039 strb.w r2, [r1, #57] ; 0x39
  4928. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4929. 800646a: 695b ldr r3, [r3, #20]
  4930. if ((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  4931. 800646c: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  4932. 8006470: 2a22 cmp r2, #34 ; 0x22
  4933. 8006472: d106 bne.n 8006482 <UART_DMAError+0x3e>
  4934. 8006474: 065b lsls r3, r3, #25
  4935. 8006476: d504 bpl.n 8006482 <UART_DMAError+0x3e>
  4936. huart->RxXferCount = 0x00U;
  4937. 8006478: 2300 movs r3, #0
  4938. UART_EndRxTransfer(huart);
  4939. 800647a: 4608 mov r0, r1
  4940. huart->RxXferCount = 0x00U;
  4941. 800647c: 85cb strh r3, [r1, #46] ; 0x2e
  4942. UART_EndRxTransfer(huart);
  4943. 800647e: f7ff fde7 bl 8006050 <UART_EndRxTransfer>
  4944. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4945. 8006482: 6bcb ldr r3, [r1, #60] ; 0x3c
  4946. HAL_UART_ErrorCallback(huart);
  4947. 8006484: 4608 mov r0, r1
  4948. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4949. 8006486: f043 0310 orr.w r3, r3, #16
  4950. 800648a: 63cb str r3, [r1, #60] ; 0x3c
  4951. HAL_UART_ErrorCallback(huart);
  4952. 800648c: f7ff ffd9 bl 8006442 <HAL_UART_ErrorCallback>
  4953. 8006490: bd08 pop {r3, pc}
  4954. ...
  4955. 08006494 <HAL_UART_IRQHandler>:
  4956. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4957. 8006494: 6803 ldr r3, [r0, #0]
  4958. {
  4959. 8006496: b570 push {r4, r5, r6, lr}
  4960. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4961. 8006498: 681a ldr r2, [r3, #0]
  4962. {
  4963. 800649a: 4604 mov r4, r0
  4964. if (errorflags == RESET)
  4965. 800649c: 0716 lsls r6, r2, #28
  4966. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  4967. 800649e: 68d9 ldr r1, [r3, #12]
  4968. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  4969. 80064a0: 695d ldr r5, [r3, #20]
  4970. if (errorflags == RESET)
  4971. 80064a2: d107 bne.n 80064b4 <HAL_UART_IRQHandler+0x20>
  4972. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4973. 80064a4: 0696 lsls r6, r2, #26
  4974. 80064a6: d55a bpl.n 800655e <HAL_UART_IRQHandler+0xca>
  4975. 80064a8: 068d lsls r5, r1, #26
  4976. 80064aa: d558 bpl.n 800655e <HAL_UART_IRQHandler+0xca>
  4977. }
  4978. 80064ac: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4979. UART_Receive_IT(huart);
  4980. 80064b0: f7ff bf83 b.w 80063ba <UART_Receive_IT>
  4981. if ((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  4982. 80064b4: f015 0501 ands.w r5, r5, #1
  4983. 80064b8: d102 bne.n 80064c0 <HAL_UART_IRQHandler+0x2c>
  4984. 80064ba: f411 7f90 tst.w r1, #288 ; 0x120
  4985. 80064be: d04e beq.n 800655e <HAL_UART_IRQHandler+0xca>
  4986. if (((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  4987. 80064c0: 07d3 lsls r3, r2, #31
  4988. 80064c2: d505 bpl.n 80064d0 <HAL_UART_IRQHandler+0x3c>
  4989. 80064c4: 05ce lsls r6, r1, #23
  4990. huart->ErrorCode |= HAL_UART_ERROR_PE;
  4991. 80064c6: bf42 ittt mi
  4992. 80064c8: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  4993. 80064ca: f043 0301 orrmi.w r3, r3, #1
  4994. 80064ce: 63e3 strmi r3, [r4, #60] ; 0x3c
  4995. if (((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4996. 80064d0: 0750 lsls r0, r2, #29
  4997. 80064d2: d504 bpl.n 80064de <HAL_UART_IRQHandler+0x4a>
  4998. 80064d4: b11d cbz r5, 80064de <HAL_UART_IRQHandler+0x4a>
  4999. huart->ErrorCode |= HAL_UART_ERROR_NE;
  5000. 80064d6: 6be3 ldr r3, [r4, #60] ; 0x3c
  5001. 80064d8: f043 0302 orr.w r3, r3, #2
  5002. 80064dc: 63e3 str r3, [r4, #60] ; 0x3c
  5003. if (((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  5004. 80064de: 0793 lsls r3, r2, #30
  5005. 80064e0: d504 bpl.n 80064ec <HAL_UART_IRQHandler+0x58>
  5006. 80064e2: b11d cbz r5, 80064ec <HAL_UART_IRQHandler+0x58>
  5007. huart->ErrorCode |= HAL_UART_ERROR_FE;
  5008. 80064e4: 6be3 ldr r3, [r4, #60] ; 0x3c
  5009. 80064e6: f043 0304 orr.w r3, r3, #4
  5010. 80064ea: 63e3 str r3, [r4, #60] ; 0x3c
  5011. if (((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  5012. 80064ec: 0716 lsls r6, r2, #28
  5013. 80064ee: d504 bpl.n 80064fa <HAL_UART_IRQHandler+0x66>
  5014. 80064f0: b11d cbz r5, 80064fa <HAL_UART_IRQHandler+0x66>
  5015. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  5016. 80064f2: 6be3 ldr r3, [r4, #60] ; 0x3c
  5017. 80064f4: f043 0308 orr.w r3, r3, #8
  5018. 80064f8: 63e3 str r3, [r4, #60] ; 0x3c
  5019. if (huart->ErrorCode != HAL_UART_ERROR_NONE)
  5020. 80064fa: 6be3 ldr r3, [r4, #60] ; 0x3c
  5021. 80064fc: 2b00 cmp r3, #0
  5022. 80064fe: d066 beq.n 80065ce <HAL_UART_IRQHandler+0x13a>
  5023. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  5024. 8006500: 0695 lsls r5, r2, #26
  5025. 8006502: d504 bpl.n 800650e <HAL_UART_IRQHandler+0x7a>
  5026. 8006504: 0688 lsls r0, r1, #26
  5027. 8006506: d502 bpl.n 800650e <HAL_UART_IRQHandler+0x7a>
  5028. UART_Receive_IT(huart);
  5029. 8006508: 4620 mov r0, r4
  5030. 800650a: f7ff ff56 bl 80063ba <UART_Receive_IT>
  5031. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  5032. 800650e: 6823 ldr r3, [r4, #0]
  5033. UART_EndRxTransfer(huart);
  5034. 8006510: 4620 mov r0, r4
  5035. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  5036. 8006512: 695d ldr r5, [r3, #20]
  5037. if (((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  5038. 8006514: 6be2 ldr r2, [r4, #60] ; 0x3c
  5039. 8006516: 0711 lsls r1, r2, #28
  5040. 8006518: d402 bmi.n 8006520 <HAL_UART_IRQHandler+0x8c>
  5041. 800651a: f015 0540 ands.w r5, r5, #64 ; 0x40
  5042. 800651e: d01a beq.n 8006556 <HAL_UART_IRQHandler+0xc2>
  5043. UART_EndRxTransfer(huart);
  5044. 8006520: f7ff fd96 bl 8006050 <UART_EndRxTransfer>
  5045. if (HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  5046. 8006524: 6823 ldr r3, [r4, #0]
  5047. 8006526: 695a ldr r2, [r3, #20]
  5048. 8006528: 0652 lsls r2, r2, #25
  5049. 800652a: d510 bpl.n 800654e <HAL_UART_IRQHandler+0xba>
  5050. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  5051. 800652c: 695a ldr r2, [r3, #20]
  5052. if (huart->hdmarx != NULL)
  5053. 800652e: 6b60 ldr r0, [r4, #52] ; 0x34
  5054. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  5055. 8006530: f022 0240 bic.w r2, r2, #64 ; 0x40
  5056. 8006534: 615a str r2, [r3, #20]
  5057. if (huart->hdmarx != NULL)
  5058. 8006536: b150 cbz r0, 800654e <HAL_UART_IRQHandler+0xba>
  5059. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  5060. 8006538: 4b25 ldr r3, [pc, #148] ; (80065d0 <HAL_UART_IRQHandler+0x13c>)
  5061. 800653a: 6343 str r3, [r0, #52] ; 0x34
  5062. if (HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  5063. 800653c: f7fe fefa bl 8005334 <HAL_DMA_Abort_IT>
  5064. 8006540: 2800 cmp r0, #0
  5065. 8006542: d044 beq.n 80065ce <HAL_UART_IRQHandler+0x13a>
  5066. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  5067. 8006544: 6b60 ldr r0, [r4, #52] ; 0x34
  5068. }
  5069. 8006546: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5070. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  5071. 800654a: 6b43 ldr r3, [r0, #52] ; 0x34
  5072. 800654c: 4718 bx r3
  5073. HAL_UART_ErrorCallback(huart);
  5074. 800654e: 4620 mov r0, r4
  5075. 8006550: f7ff ff77 bl 8006442 <HAL_UART_ErrorCallback>
  5076. 8006554: bd70 pop {r4, r5, r6, pc}
  5077. HAL_UART_ErrorCallback(huart);
  5078. 8006556: f7ff ff74 bl 8006442 <HAL_UART_ErrorCallback>
  5079. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5080. 800655a: 63e5 str r5, [r4, #60] ; 0x3c
  5081. 800655c: bd70 pop {r4, r5, r6, pc}
  5082. if (((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  5083. 800655e: 0616 lsls r6, r2, #24
  5084. 8006560: d527 bpl.n 80065b2 <HAL_UART_IRQHandler+0x11e>
  5085. 8006562: 060d lsls r5, r1, #24
  5086. 8006564: d525 bpl.n 80065b2 <HAL_UART_IRQHandler+0x11e>
  5087. if (huart->gState == HAL_UART_STATE_BUSY_TX)
  5088. 8006566: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  5089. 800656a: 2a21 cmp r2, #33 ; 0x21
  5090. 800656c: d12f bne.n 80065ce <HAL_UART_IRQHandler+0x13a>
  5091. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  5092. 800656e: 68a2 ldr r2, [r4, #8]
  5093. 8006570: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  5094. 8006574: 6a22 ldr r2, [r4, #32]
  5095. 8006576: d117 bne.n 80065a8 <HAL_UART_IRQHandler+0x114>
  5096. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  5097. 8006578: 8811 ldrh r1, [r2, #0]
  5098. 800657a: f3c1 0108 ubfx r1, r1, #0, #9
  5099. 800657e: 6059 str r1, [r3, #4]
  5100. if (huart->Init.Parity == UART_PARITY_NONE)
  5101. 8006580: 6921 ldr r1, [r4, #16]
  5102. 8006582: b979 cbnz r1, 80065a4 <HAL_UART_IRQHandler+0x110>
  5103. huart->pTxBuffPtr += 2U;
  5104. 8006584: 3202 adds r2, #2
  5105. huart->pTxBuffPtr += 1U;
  5106. 8006586: 6222 str r2, [r4, #32]
  5107. if (--huart->TxXferCount == 0U)
  5108. 8006588: 8ce2 ldrh r2, [r4, #38] ; 0x26
  5109. 800658a: 3a01 subs r2, #1
  5110. 800658c: b292 uxth r2, r2
  5111. 800658e: 84e2 strh r2, [r4, #38] ; 0x26
  5112. 8006590: b9ea cbnz r2, 80065ce <HAL_UART_IRQHandler+0x13a>
  5113. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  5114. 8006592: 68da ldr r2, [r3, #12]
  5115. 8006594: f022 0280 bic.w r2, r2, #128 ; 0x80
  5116. 8006598: 60da str r2, [r3, #12]
  5117. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  5118. 800659a: 68da ldr r2, [r3, #12]
  5119. 800659c: f042 0240 orr.w r2, r2, #64 ; 0x40
  5120. 80065a0: 60da str r2, [r3, #12]
  5121. 80065a2: bd70 pop {r4, r5, r6, pc}
  5122. huart->pTxBuffPtr += 1U;
  5123. 80065a4: 3201 adds r2, #1
  5124. 80065a6: e7ee b.n 8006586 <HAL_UART_IRQHandler+0xf2>
  5125. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  5126. 80065a8: 1c51 adds r1, r2, #1
  5127. 80065aa: 6221 str r1, [r4, #32]
  5128. 80065ac: 7812 ldrb r2, [r2, #0]
  5129. 80065ae: 605a str r2, [r3, #4]
  5130. 80065b0: e7ea b.n 8006588 <HAL_UART_IRQHandler+0xf4>
  5131. if (((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  5132. 80065b2: 0650 lsls r0, r2, #25
  5133. 80065b4: d50b bpl.n 80065ce <HAL_UART_IRQHandler+0x13a>
  5134. 80065b6: 064a lsls r2, r1, #25
  5135. 80065b8: d509 bpl.n 80065ce <HAL_UART_IRQHandler+0x13a>
  5136. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  5137. 80065ba: 68da ldr r2, [r3, #12]
  5138. HAL_UART_TxCpltCallback(huart);
  5139. 80065bc: 4620 mov r0, r4
  5140. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  5141. 80065be: f022 0240 bic.w r2, r2, #64 ; 0x40
  5142. 80065c2: 60da str r2, [r3, #12]
  5143. huart->gState = HAL_UART_STATE_READY;
  5144. 80065c4: 2320 movs r3, #32
  5145. 80065c6: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5146. HAL_UART_TxCpltCallback(huart);
  5147. 80065ca: f7ff febd bl 8006348 <HAL_UART_TxCpltCallback>
  5148. 80065ce: bd70 pop {r4, r5, r6, pc}
  5149. 80065d0: 080065d5 .word 0x080065d5
  5150. 080065d4 <UART_DMAAbortOnError>:
  5151. {
  5152. 80065d4: b508 push {r3, lr}
  5153. huart->RxXferCount = 0x00U;
  5154. 80065d6: 2300 movs r3, #0
  5155. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  5156. 80065d8: 6a40 ldr r0, [r0, #36] ; 0x24
  5157. huart->RxXferCount = 0x00U;
  5158. 80065da: 85c3 strh r3, [r0, #46] ; 0x2e
  5159. huart->TxXferCount = 0x00U;
  5160. 80065dc: 84c3 strh r3, [r0, #38] ; 0x26
  5161. HAL_UART_ErrorCallback(huart);
  5162. 80065de: f7ff ff30 bl 8006442 <HAL_UART_ErrorCallback>
  5163. 80065e2: bd08 pop {r3, pc}
  5164. 080065e4 <CRC16_Generate>:
  5165. {
  5166. uint8_t dt = 0U;
  5167. uint16_t crc16 = 0U;
  5168. len *= 8;
  5169. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5170. 80065e4: 2300 movs r3, #0
  5171. {
  5172. 80065e6: b510 push {r4, lr}
  5173. {
  5174. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5175. 80065e8: 4c0f ldr r4, [pc, #60] ; (8006628 <CRC16_Generate+0x44>)
  5176. len *= 8;
  5177. 80065ea: 00c9 lsls r1, r1, #3
  5178. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5179. 80065ec: 2907 cmp r1, #7
  5180. 80065ee: dc0f bgt.n 8006610 <CRC16_Generate+0x2c>
  5181. }
  5182. if(len != 0)
  5183. 80065f0: b161 cbz r1, 800660c <CRC16_Generate+0x28>
  5184. len--;
  5185. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5186. {
  5187. crc16 = (uint16_t)(crc16 << 1);
  5188. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5189. 80065f2: f241 0221 movw r2, #4129 ; 0x1021
  5190. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5191. 80065f6: f413 4f00 tst.w r3, #32768 ; 0x8000
  5192. 80065fa: ea4f 0343 mov.w r3, r3, lsl #1
  5193. crc16 = (uint16_t)(crc16 << 1);
  5194. 80065fe: b29b uxth r3, r3
  5195. len--;
  5196. 8006600: f101 31ff add.w r1, r1, #4294967295
  5197. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5198. 8006604: bf18 it ne
  5199. 8006606: 4053 eorne r3, r2
  5200. while(len != 0)
  5201. 8006608: 2900 cmp r1, #0
  5202. 800660a: d1f4 bne.n 80065f6 <CRC16_Generate+0x12>
  5203. }
  5204. dt = (uint8_t)(dt << 1);
  5205. }
  5206. }
  5207. return(crc16);
  5208. }
  5209. 800660c: 4618 mov r0, r3
  5210. 800660e: bd10 pop {r4, pc}
  5211. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5212. 8006610: f810 2b01 ldrb.w r2, [r0], #1
  5213. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5214. 8006614: 3908 subs r1, #8
  5215. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5216. 8006616: ea82 2213 eor.w r2, r2, r3, lsr #8
  5217. 800661a: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  5218. 800661e: ea82 2303 eor.w r3, r2, r3, lsl #8
  5219. 8006622: b29b uxth r3, r3
  5220. 8006624: e7e2 b.n 80065ec <CRC16_Generate+0x8>
  5221. 8006626: bf00 nop
  5222. 8006628: 20000008 .word 0x20000008
  5223. 0800662c <ESP8266_Initialize>:
  5224. void ESP8266_Initialize(void){
  5225. volatile static bool init = false;
  5226. volatile static uint8_t seq = 0;
  5227. uint8_t str[100] = {0,};
  5228. if(init == false || seq < 4){
  5229. 800662c: 4b17 ldr r3, [pc, #92] ; (800668c <ESP8266_Initialize+0x60>)
  5230. void ESP8266_Initialize(void){
  5231. 800662e: b510 push {r4, lr}
  5232. if(init == false || seq < 4){
  5233. 8006630: 781a ldrb r2, [r3, #0]
  5234. 8006632: 4c17 ldr r4, [pc, #92] ; (8006690 <ESP8266_Initialize+0x64>)
  5235. 8006634: b112 cbz r2, 800663c <ESP8266_Initialize+0x10>
  5236. 8006636: 7822 ldrb r2, [r4, #0]
  5237. 8006638: 2a03 cmp r2, #3
  5238. 800663a: d810 bhi.n 800665e <ESP8266_Initialize+0x32>
  5239. init = true;
  5240. 800663c: 2201 movs r2, #1
  5241. 800663e: 701a strb r2, [r3, #0]
  5242. // HAL_Delay(5);
  5243. // Uart2_Data_Send("1\r\n",ESP8266_Strindex("1\r\n"));
  5244. return;
  5245. }
  5246. #if 1 // PYJ.2019.12.13_BEGIN --
  5247. switch(seq){
  5248. 8006640: 7823 ldrb r3, [r4, #0]
  5249. 8006642: 2b03 cmp r3, #3
  5250. 8006644: d80b bhi.n 800665e <ESP8266_Initialize+0x32>
  5251. 8006646: e8df f003 tbb [pc, r3]
  5252. 800664a: 0b02 .short 0x0b02
  5253. 800664c: 110e .short 0x110e
  5254. case 0:
  5255. Uart2_Data_Send("AT+CWMODE=3\r\n",ESP8266_StrLength("AT+CWMODE=3\r\n"));
  5256. 800664e: 210d movs r1, #13
  5257. 8006650: 4810 ldr r0, [pc, #64] ; (8006694 <ESP8266_Initialize+0x68>)
  5258. case 1:
  5259. Uart2_Data_Send("AT+CIPMUX=1\r\n",ESP8266_StrLength("AT+CIPMUX=1\r\n"));
  5260. seq++;
  5261. break;
  5262. case 2:
  5263. Uart2_Data_Send("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n",ESP8266_StrLength("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n"));
  5264. 8006652: f000 fdfd bl 8007250 <Uart2_Data_Send>
  5265. case 3:
  5266. Uart2_Data_Send("AT+CIPSERVER=1,4000\r\n",ESP8266_StrLength("AT+CIPSERVER=1,4000\r\n"));
  5267. HAL_Delay(5);
  5268. Uart2_Data_Send("AT+CIFSR\r\n",ESP8266_StrLength("AT+CIFSR\r\n"));
  5269. printf("ESP Setting Complete \r\n");
  5270. seq++;
  5271. 8006656: 7823 ldrb r3, [r4, #0]
  5272. 8006658: 3301 adds r3, #1
  5273. 800665a: b2db uxtb r3, r3
  5274. 800665c: 7023 strb r3, [r4, #0]
  5275. 800665e: bd10 pop {r4, pc}
  5276. Uart2_Data_Send("AT+CIPMUX=1\r\n",ESP8266_StrLength("AT+CIPMUX=1\r\n"));
  5277. 8006660: 210d movs r1, #13
  5278. 8006662: 480d ldr r0, [pc, #52] ; (8006698 <ESP8266_Initialize+0x6c>)
  5279. 8006664: e7f5 b.n 8006652 <ESP8266_Initialize+0x26>
  5280. Uart2_Data_Send("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n",ESP8266_StrLength("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n"));
  5281. 8006666: 211d movs r1, #29
  5282. 8006668: 480c ldr r0, [pc, #48] ; (800669c <ESP8266_Initialize+0x70>)
  5283. 800666a: e7f2 b.n 8006652 <ESP8266_Initialize+0x26>
  5284. Uart2_Data_Send("AT+CIPSERVER=1,4000\r\n",ESP8266_StrLength("AT+CIPSERVER=1,4000\r\n"));
  5285. 800666c: 2115 movs r1, #21
  5286. 800666e: 480c ldr r0, [pc, #48] ; (80066a0 <ESP8266_Initialize+0x74>)
  5287. 8006670: f000 fdee bl 8007250 <Uart2_Data_Send>
  5288. HAL_Delay(5);
  5289. 8006674: 2005 movs r0, #5
  5290. 8006676: f7fe fab7 bl 8004be8 <HAL_Delay>
  5291. Uart2_Data_Send("AT+CIFSR\r\n",ESP8266_StrLength("AT+CIFSR\r\n"));
  5292. 800667a: 210a movs r1, #10
  5293. 800667c: 4809 ldr r0, [pc, #36] ; (80066a4 <ESP8266_Initialize+0x78>)
  5294. 800667e: f000 fde7 bl 8007250 <Uart2_Data_Send>
  5295. printf("ESP Setting Complete \r\n");
  5296. 8006682: 4809 ldr r0, [pc, #36] ; (80066a8 <ESP8266_Initialize+0x7c>)
  5297. 8006684: f001 fb32 bl 8007cec <puts>
  5298. 8006688: e7e5 b.n 8006656 <ESP8266_Initialize+0x2a>
  5299. 800668a: bf00 nop
  5300. 800668c: 200003f8 .word 0x200003f8
  5301. 8006690: 200003f9 .word 0x200003f9
  5302. 8006694: 08009e1b .word 0x08009e1b
  5303. 8006698: 08009e29 .word 0x08009e29
  5304. 800669c: 08009e37 .word 0x08009e37
  5305. 80066a0: 08009e55 .word 0x08009e55
  5306. 80066a4: 08009e6b .word 0x08009e6b
  5307. 80066a8: 08009e76 .word 0x08009e76
  5308. 080066ac <ESP8266_StrIndexSearch>:
  5309. }
  5310. uint8_t ESP8266_StrLength(uint8_t* str){
  5311. return strlen(str);
  5312. }
  5313. uint8_t ESP8266_StrIndexSearch(uint8_t* str,uint8_t* searchstr){
  5314. 80066ac: b538 push {r3, r4, r5, lr}
  5315. 80066ae: 4604 mov r4, r0
  5316. 80066b0: 460d mov r5, r1
  5317. return strlen(str);
  5318. 80066b2: f7fd fdb9 bl 8004228 <strlen>
  5319. for(int i = 0; i < ESP8266_StrLength(str); i++){
  5320. 80066b6: 2300 movs r3, #0
  5321. 80066b8: b2c0 uxtb r0, r0
  5322. 80066ba: 4283 cmp r3, r0
  5323. 80066bc: db01 blt.n 80066c2 <ESP8266_StrIndexSearch+0x16>
  5324. if(*(str + i) == *searchstr){
  5325. // printf("\"%s \" index : %d \r\n",*searchstr, i);
  5326. return i;
  5327. }
  5328. }
  5329. return 0;
  5330. 80066be: 2000 movs r0, #0
  5331. }
  5332. 80066c0: bd38 pop {r3, r4, r5, pc}
  5333. if(*(str + i) == *searchstr){
  5334. 80066c2: 5ce1 ldrb r1, [r4, r3]
  5335. 80066c4: 782a ldrb r2, [r5, #0]
  5336. 80066c6: 4291 cmp r1, r2
  5337. 80066c8: d101 bne.n 80066ce <ESP8266_StrIndexSearch+0x22>
  5338. return i;
  5339. 80066ca: b2d8 uxtb r0, r3
  5340. 80066cc: bd38 pop {r3, r4, r5, pc}
  5341. for(int i = 0; i < ESP8266_StrLength(str); i++){
  5342. 80066ce: 3301 adds r3, #1
  5343. 80066d0: e7f3 b.n 80066ba <ESP8266_StrIndexSearch+0xe>
  5344. ...
  5345. 080066d4 <ESP8266_StrFilter>:
  5346. uint8_t ESP8266_StrFilter(uint8_t* str){
  5347. 80066d4: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr}
  5348. uint8_t *ptr = strstr(str, "+IPD,0,30:"); // den으로 시작하는 문자열 검색, 포인터 반환
  5349. 80066d6: 4920 ldr r1, [pc, #128] ; (8006758 <ESP8266_StrFilter+0x84>)
  5350. 80066d8: f001 fbc6 bl 8007e68 <strstr>
  5351. uint8_t temp_index;
  5352. uint8_t temp_length;
  5353. uint8_t temp_str[5] = {NULL,};
  5354. 80066dc: 2300 movs r3, #0
  5355. //printf("first : %s\n", ptr); // den Diary
  5356. if(strstr(ptr, "+IPD,0,30:") != NULL){
  5357. 80066de: 491e ldr r1, [pc, #120] ; (8006758 <ESP8266_StrFilter+0x84>)
  5358. uint8_t *ptr = strstr(str, "+IPD,0,30:"); // den으로 시작하는 문자열 검색, 포인터 반환
  5359. 80066e0: 4606 mov r6, r0
  5360. uint8_t temp_str[5] = {NULL,};
  5361. 80066e2: 9300 str r3, [sp, #0]
  5362. 80066e4: f88d 3004 strb.w r3, [sp, #4]
  5363. if(strstr(ptr, "+IPD,0,30:") != NULL){
  5364. 80066e8: f001 fbbe bl 8007e68 <strstr>
  5365. 80066ec: b388 cbz r0, 8006752 <ESP8266_StrFilter+0x7e>
  5366. temp_index= ESP8266_StrIndexSearch(ptr,":");
  5367. 80066ee: 491b ldr r1, [pc, #108] ; (800675c <ESP8266_StrFilter+0x88>)
  5368. 80066f0: 4630 mov r0, r6
  5369. 80066f2: f7ff ffdb bl 80066ac <ESP8266_StrIndexSearch>
  5370. if(temp_index == 0 || *(ptr + (temp_index + 1)) != 0xbe){
  5371. 80066f6: 4604 mov r4, r0
  5372. 80066f8: b310 cbz r0, 8006740 <ESP8266_StrFilter+0x6c>
  5373. 80066fa: 1833 adds r3, r6, r0
  5374. 80066fc: 785a ldrb r2, [r3, #1]
  5375. 80066fe: 2abe cmp r2, #190 ; 0xbe
  5376. 8006700: d11e bne.n 8006740 <ESP8266_StrFilter+0x6c>
  5377. return 0;
  5378. }else{
  5379. temp_str[0] = ptr[temp_index - 2];
  5380. 8006702: f813 2c02 ldrb.w r2, [r3, #-2]
  5381. temp_str[1] = ptr[temp_index - 1];
  5382. 8006706: f813 3c01 ldrb.w r3, [r3, #-1]
  5383. temp_length = atoi(temp_str);
  5384. 800670a: 4668 mov r0, sp
  5385. temp_str[1] = ptr[temp_index - 1];
  5386. 800670c: f88d 3001 strb.w r3, [sp, #1]
  5387. temp_str[0] = ptr[temp_index - 2];
  5388. 8006710: f88d 2000 strb.w r2, [sp]
  5389. temp_length = atoi(temp_str);
  5390. 8006714: f000 fdc9 bl 80072aa <atoi>
  5391. 8006718: 4605 mov r5, r0
  5392. return strlen(str);
  5393. 800671a: 4630 mov r0, r6
  5394. 800671c: f7fd fd84 bl 8004228 <strlen>
  5395. // temp_length += atoi(ptr[temp_index - 1]);
  5396. // printf("(+IPD,0,)Length%d \r\n",ESP8266_StrLength("+IPD,0,"));
  5397. // printf("Length Result : %d \r\n",temp_length);
  5398. //if(ptr != NULL){
  5399. printf("\r\n %d Result : ",ESP8266_StrLength(ptr));
  5400. 8006720: b2c1 uxtb r1, r0
  5401. 8006722: 480f ldr r0, [pc, #60] ; (8006760 <ESP8266_StrFilter+0x8c>)
  5402. 8006724: f001 fa5a bl 8007bdc <iprintf>
  5403. for(int i = (temp_index + 1); i < temp_length + (temp_index + 1) + 9; i++)
  5404. 8006728: 1c63 adds r3, r4, #1
  5405. 800672a: b2ec uxtb r4, r5
  5406. 800672c: 441c add r4, r3
  5407. printf("%d ", *(ptr + i)); // den Diary
  5408. 800672e: 4d0d ldr r5, [pc, #52] ; (8006764 <ESP8266_StrFilter+0x90>)
  5409. 8006730: 18f7 adds r7, r6, r3
  5410. for(int i = (temp_index + 1); i < temp_length + (temp_index + 1) + 9; i++)
  5411. 8006732: 3408 adds r4, #8
  5412. 8006734: 1bbb subs r3, r7, r6
  5413. 8006736: 429c cmp r4, r3
  5414. 8006738: da05 bge.n 8006746 <ESP8266_StrFilter+0x72>
  5415. printf("\r\n");
  5416. 800673a: 480b ldr r0, [pc, #44] ; (8006768 <ESP8266_StrFilter+0x94>)
  5417. //}
  5418. }
  5419. }else{
  5420. // for(int i = 0; i < ESP8266_StrLength(ptr); i++)
  5421. // printf("%c",*(ptr+ i));
  5422. printf("I am not found\r\n");
  5423. 800673c: f001 fad6 bl 8007cec <puts>
  5424. }
  5425. return 0;
  5426. }
  5427. 8006740: 2000 movs r0, #0
  5428. 8006742: b003 add sp, #12
  5429. 8006744: bdf0 pop {r4, r5, r6, r7, pc}
  5430. printf("%d ", *(ptr + i)); // den Diary
  5431. 8006746: f817 1b01 ldrb.w r1, [r7], #1
  5432. 800674a: 4628 mov r0, r5
  5433. 800674c: f001 fa46 bl 8007bdc <iprintf>
  5434. 8006750: e7f0 b.n 8006734 <ESP8266_StrFilter+0x60>
  5435. printf("I am not found\r\n");
  5436. 8006752: 4806 ldr r0, [pc, #24] ; (800676c <ESP8266_StrFilter+0x98>)
  5437. 8006754: e7f2 b.n 800673c <ESP8266_StrFilter+0x68>
  5438. 8006756: bf00 nop
  5439. 8006758: 08009e8d .word 0x08009e8d
  5440. 800675c: 08009e96 .word 0x08009e96
  5441. 8006760: 08009e98 .word 0x08009e98
  5442. 8006764: 08009ea8 .word 0x08009ea8
  5443. 8006768: 08009e8b .word 0x08009e8b
  5444. 800676c: 08009eac .word 0x08009eac
  5445. 08006770 <HAL_TIM_PeriodElapsedCallback>:
  5446. /* Private user code ---------------------------------------------------------*/
  5447. /* USER CODE BEGIN 0 */
  5448. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  5449. {
  5450. if(htim->Instance == TIM6){
  5451. 8006770: 6802 ldr r2, [r0, #0]
  5452. 8006772: 4b0a ldr r3, [pc, #40] ; (800679c <HAL_TIM_PeriodElapsedCallback+0x2c>)
  5453. 8006774: 429a cmp r2, r3
  5454. 8006776: d10f bne.n 8006798 <HAL_TIM_PeriodElapsedCallback+0x28>
  5455. UartTimerCnt++;
  5456. 8006778: 4a09 ldr r2, [pc, #36] ; (80067a0 <HAL_TIM_PeriodElapsedCallback+0x30>)
  5457. 800677a: 6813 ldr r3, [r2, #0]
  5458. 800677c: 3301 adds r3, #1
  5459. 800677e: 6013 str r3, [r2, #0]
  5460. LedTimerCnt++;
  5461. 8006780: 4a08 ldr r2, [pc, #32] ; (80067a4 <HAL_TIM_PeriodElapsedCallback+0x34>)
  5462. 8006782: 6813 ldr r3, [r2, #0]
  5463. 8006784: 3301 adds r3, #1
  5464. 8006786: 6013 str r3, [r2, #0]
  5465. InitTimerCnt++;
  5466. 8006788: 4a07 ldr r2, [pc, #28] ; (80067a8 <HAL_TIM_PeriodElapsedCallback+0x38>)
  5467. 800678a: 6813 ldr r3, [r2, #0]
  5468. 800678c: 3301 adds r3, #1
  5469. 800678e: 6013 str r3, [r2, #0]
  5470. AdcTimerCnt++;
  5471. 8006790: 4a06 ldr r2, [pc, #24] ; (80067ac <HAL_TIM_PeriodElapsedCallback+0x3c>)
  5472. 8006792: 6813 ldr r3, [r2, #0]
  5473. 8006794: 3301 adds r3, #1
  5474. 8006796: 6013 str r3, [r2, #0]
  5475. 8006798: 4770 bx lr
  5476. 800679a: bf00 nop
  5477. 800679c: 40001000 .word 0x40001000
  5478. 80067a0: 20000408 .word 0x20000408
  5479. 80067a4: 20000404 .word 0x20000404
  5480. 80067a8: 20000400 .word 0x20000400
  5481. 80067ac: 200003fc .word 0x200003fc
  5482. 080067b0 <_write>:
  5483. }
  5484. }
  5485. int _write (int file, uint8_t *ptr, uint16_t len)
  5486. {
  5487. 80067b0: b510 push {r4, lr}
  5488. 80067b2: 4614 mov r4, r2
  5489. HAL_UART_Transmit (&huart1, ptr, len, 10);
  5490. 80067b4: 230a movs r3, #10
  5491. 80067b6: 4802 ldr r0, [pc, #8] ; (80067c0 <_write+0x10>)
  5492. 80067b8: f7ff fce8 bl 800618c <HAL_UART_Transmit>
  5493. return len;
  5494. }
  5495. 80067bc: 4620 mov r0, r4
  5496. 80067be: bd10 pop {r4, pc}
  5497. 80067c0: 200005fc .word 0x200005fc
  5498. 080067c4 <SystemClock_Config>:
  5499. /**
  5500. * @brief System Clock Configuration
  5501. * @retval None
  5502. */
  5503. void SystemClock_Config(void)
  5504. {
  5505. 80067c4: b510 push {r4, lr}
  5506. 80067c6: b096 sub sp, #88 ; 0x58
  5507. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  5508. 80067c8: 2228 movs r2, #40 ; 0x28
  5509. 80067ca: 2100 movs r1, #0
  5510. 80067cc: a80c add r0, sp, #48 ; 0x30
  5511. 80067ce: f000 fd9b bl 8007308 <memset>
  5512. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  5513. 80067d2: 2214 movs r2, #20
  5514. 80067d4: 2100 movs r1, #0
  5515. 80067d6: a801 add r0, sp, #4
  5516. 80067d8: f000 fd96 bl 8007308 <memset>
  5517. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  5518. 80067dc: 2218 movs r2, #24
  5519. 80067de: 2100 movs r1, #0
  5520. 80067e0: eb0d 0002 add.w r0, sp, r2
  5521. 80067e4: f000 fd90 bl 8007308 <memset>
  5522. /** Initializes the CPU, AHB and APB busses clocks
  5523. */
  5524. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5525. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  5526. 80067e8: 2301 movs r3, #1
  5527. 80067ea: 9310 str r3, [sp, #64] ; 0x40
  5528. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  5529. 80067ec: 2310 movs r3, #16
  5530. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5531. 80067ee: 2402 movs r4, #2
  5532. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  5533. 80067f0: 9311 str r3, [sp, #68] ; 0x44
  5534. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5535. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  5536. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  5537. 80067f2: f44f 1360 mov.w r3, #3670016 ; 0x380000
  5538. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5539. 80067f6: a80c add r0, sp, #48 ; 0x30
  5540. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  5541. 80067f8: 9315 str r3, [sp, #84] ; 0x54
  5542. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5543. 80067fa: 940c str r4, [sp, #48] ; 0x30
  5544. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5545. 80067fc: 9413 str r4, [sp, #76] ; 0x4c
  5546. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5547. 80067fe: f7fe ffdb bl 80057b8 <HAL_RCC_OscConfig>
  5548. {
  5549. Error_Handler();
  5550. }
  5551. /** Initializes the CPU, AHB and APB busses clocks
  5552. */
  5553. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5554. 8006802: 230f movs r3, #15
  5555. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  5556. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5557. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5558. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5559. 8006804: f44f 6280 mov.w r2, #1024 ; 0x400
  5560. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5561. 8006808: 9301 str r3, [sp, #4]
  5562. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5563. 800680a: 2300 movs r3, #0
  5564. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5565. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  5566. 800680c: 4621 mov r1, r4
  5567. 800680e: a801 add r0, sp, #4
  5568. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5569. 8006810: 9303 str r3, [sp, #12]
  5570. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5571. 8006812: 9204 str r2, [sp, #16]
  5572. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5573. 8006814: 9305 str r3, [sp, #20]
  5574. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5575. 8006816: 9402 str r4, [sp, #8]
  5576. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  5577. 8006818: f7ff f9a8 bl 8005b6c <HAL_RCC_ClockConfig>
  5578. {
  5579. Error_Handler();
  5580. }
  5581. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  5582. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  5583. 800681c: f44f 4300 mov.w r3, #32768 ; 0x8000
  5584. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  5585. 8006820: a806 add r0, sp, #24
  5586. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  5587. 8006822: 9406 str r4, [sp, #24]
  5588. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  5589. 8006824: 9308 str r3, [sp, #32]
  5590. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  5591. 8006826: f7ff fa5f bl 8005ce8 <HAL_RCCEx_PeriphCLKConfig>
  5592. {
  5593. Error_Handler();
  5594. }
  5595. }
  5596. 800682a: b016 add sp, #88 ; 0x58
  5597. 800682c: bd10 pop {r4, pc}
  5598. ...
  5599. 08006830 <main>:
  5600. {
  5601. 8006830: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5602. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  5603. 8006834: 4abe ldr r2, [pc, #760] ; (8006b30 <main+0x300>)
  5604. {
  5605. 8006836: b08f sub sp, #60 ; 0x3c
  5606. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  5607. 8006838: 6851 ldr r1, [r2, #4]
  5608. 800683a: 6810 ldr r0, [r2, #0]
  5609. 800683c: ab07 add r3, sp, #28
  5610. 800683e: c303 stmia r3!, {r0, r1}
  5611. 8006840: 8911 ldrh r1, [r2, #8]
  5612. 8006842: 7a92 ldrb r2, [r2, #10]
  5613. static void MX_GPIO_Init(void)
  5614. {
  5615. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5616. /* GPIO Ports Clock Enable */
  5617. __HAL_RCC_GPIOC_CLK_ENABLE();
  5618. 8006844: 4dbb ldr r5, [pc, #748] ; (8006b34 <main+0x304>)
  5619. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  5620. 8006846: 8019 strh r1, [r3, #0]
  5621. 8006848: 709a strb r2, [r3, #2]
  5622. HAL_Init();
  5623. 800684a: f7fe f9a9 bl 8004ba0 <HAL_Init>
  5624. SystemClock_Config();
  5625. 800684e: f7ff ffb9 bl 80067c4 <SystemClock_Config>
  5626. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5627. 8006852: 2210 movs r2, #16
  5628. 8006854: 2100 movs r1, #0
  5629. 8006856: a80a add r0, sp, #40 ; 0x28
  5630. 8006858: f000 fd56 bl 8007308 <memset>
  5631. __HAL_RCC_GPIOC_CLK_ENABLE();
  5632. 800685c: 69ab ldr r3, [r5, #24]
  5633. __HAL_RCC_GPIOA_CLK_ENABLE();
  5634. __HAL_RCC_GPIOB_CLK_ENABLE();
  5635. __HAL_RCC_GPIOD_CLK_ENABLE();
  5636. /*Configure GPIO pin Output Level */
  5637. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  5638. 800685e: 2200 movs r2, #0
  5639. __HAL_RCC_GPIOC_CLK_ENABLE();
  5640. 8006860: f043 0310 orr.w r3, r3, #16
  5641. 8006864: 61ab str r3, [r5, #24]
  5642. 8006866: 69ab ldr r3, [r5, #24]
  5643. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  5644. 8006868: f249 0140 movw r1, #36928 ; 0x9040
  5645. __HAL_RCC_GPIOC_CLK_ENABLE();
  5646. 800686c: f003 0310 and.w r3, r3, #16
  5647. 8006870: 9303 str r3, [sp, #12]
  5648. 8006872: 9b03 ldr r3, [sp, #12]
  5649. __HAL_RCC_GPIOA_CLK_ENABLE();
  5650. 8006874: 69ab ldr r3, [r5, #24]
  5651. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  5652. 8006876: 48b0 ldr r0, [pc, #704] ; (8006b38 <main+0x308>)
  5653. __HAL_RCC_GPIOA_CLK_ENABLE();
  5654. 8006878: f043 0304 orr.w r3, r3, #4
  5655. 800687c: 61ab str r3, [r5, #24]
  5656. 800687e: 69ab ldr r3, [r5, #24]
  5657. HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET);
  5658. /*Configure GPIO pins : BOOT_LED_Pin PLL_LD_B_Pin PLL_EN_B_Pin */
  5659. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  5660. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5661. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5662. 8006880: 2400 movs r4, #0
  5663. __HAL_RCC_GPIOA_CLK_ENABLE();
  5664. 8006882: f003 0304 and.w r3, r3, #4
  5665. 8006886: 9304 str r3, [sp, #16]
  5666. 8006888: 9b04 ldr r3, [sp, #16]
  5667. __HAL_RCC_GPIOB_CLK_ENABLE();
  5668. 800688a: 69ab ldr r3, [r5, #24]
  5669. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5670. 800688c: 2601 movs r6, #1
  5671. __HAL_RCC_GPIOB_CLK_ENABLE();
  5672. 800688e: f043 0308 orr.w r3, r3, #8
  5673. 8006892: 61ab str r3, [r5, #24]
  5674. 8006894: 69ab ldr r3, [r5, #24]
  5675. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5676. 8006896: 2702 movs r7, #2
  5677. __HAL_RCC_GPIOB_CLK_ENABLE();
  5678. 8006898: f003 0308 and.w r3, r3, #8
  5679. 800689c: 9305 str r3, [sp, #20]
  5680. 800689e: 9b05 ldr r3, [sp, #20]
  5681. __HAL_RCC_GPIOD_CLK_ENABLE();
  5682. 80068a0: 69ab ldr r3, [r5, #24]
  5683. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  5684. 80068a2: f44f 2860 mov.w r8, #917504 ; 0xe0000
  5685. __HAL_RCC_GPIOD_CLK_ENABLE();
  5686. 80068a6: f043 0320 orr.w r3, r3, #32
  5687. 80068aa: 61ab str r3, [r5, #24]
  5688. 80068ac: 69ab ldr r3, [r5, #24]
  5689. sConfig.Channel = ADC_CHANNEL_9;
  5690. 80068ae: f04f 0b09 mov.w fp, #9
  5691. __HAL_RCC_GPIOD_CLK_ENABLE();
  5692. 80068b2: f003 0320 and.w r3, r3, #32
  5693. 80068b6: 9306 str r3, [sp, #24]
  5694. 80068b8: 9b06 ldr r3, [sp, #24]
  5695. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  5696. 80068ba: f7fe ff71 bl 80057a0 <HAL_GPIO_WritePin>
  5697. HAL_GPIO_WritePin(GPIOA, LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  5698. 80068be: 2200 movs r2, #0
  5699. 80068c0: f24e 01f2 movw r1, #57586 ; 0xe0f2
  5700. 80068c4: 489d ldr r0, [pc, #628] ; (8006b3c <main+0x30c>)
  5701. 80068c6: f7fe ff6b bl 80057a0 <HAL_GPIO_WritePin>
  5702. HAL_GPIO_WritePin(GPIOB, RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  5703. 80068ca: 2200 movs r2, #0
  5704. 80068cc: f248 01d8 movw r1, #32984 ; 0x80d8
  5705. 80068d0: 489b ldr r0, [pc, #620] ; (8006b40 <main+0x310>)
  5706. 80068d2: f7fe ff65 bl 80057a0 <HAL_GPIO_WritePin>
  5707. HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET);
  5708. 80068d6: 2200 movs r2, #0
  5709. 80068d8: 2104 movs r1, #4
  5710. 80068da: 489a ldr r0, [pc, #616] ; (8006b44 <main+0x314>)
  5711. 80068dc: f7fe ff60 bl 80057a0 <HAL_GPIO_WritePin>
  5712. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  5713. 80068e0: f249 0340 movw r3, #36928 ; 0x9040
  5714. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5715. 80068e4: a90a add r1, sp, #40 ; 0x28
  5716. 80068e6: 4894 ldr r0, [pc, #592] ; (8006b38 <main+0x308>)
  5717. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  5718. 80068e8: 930a str r3, [sp, #40] ; 0x28
  5719. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5720. 80068ea: 960b str r6, [sp, #44] ; 0x2c
  5721. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5722. 80068ec: 940c str r4, [sp, #48] ; 0x30
  5723. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5724. 80068ee: 970d str r7, [sp, #52] ; 0x34
  5725. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5726. 80068f0: f7fe fe6a bl 80055c8 <HAL_GPIO_Init>
  5727. /*Configure GPIO pins : LED_UL_G_B_Pin LED_SD_R_B_Pin PWR_LED_B_Pin LED_DL_G_B_Pin
  5728. LED_DL_R_B_Pin ATT_DATA_B_Pin ATT_EN1_B_Pin ATT_EN2_B_Pin */
  5729. GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  5730. 80068f4: f24e 03f2 movw r3, #57586 ; 0xe0f2
  5731. |LED_DL_R_B_Pin|ATT_DATA_B_Pin|ATT_EN1_B_Pin|ATT_EN2_B_Pin;
  5732. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5733. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5734. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5735. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5736. 80068f8: a90a add r1, sp, #40 ; 0x28
  5737. 80068fa: 4890 ldr r0, [pc, #576] ; (8006b3c <main+0x30c>)
  5738. GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  5739. 80068fc: 930a str r3, [sp, #40] ; 0x28
  5740. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5741. 80068fe: 960b str r6, [sp, #44] ; 0x2c
  5742. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5743. 8006900: 940c str r4, [sp, #48] ; 0x30
  5744. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5745. 8006902: 970d str r7, [sp, #52] ; 0x34
  5746. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5747. 8006904: f7fe fe60 bl 80055c8 <HAL_GPIO_Init>
  5748. /*Configure GPIO pins : RST_WIFI_B_Pin PA_EN_B_Pin EXT_PA_EN_B_Pin PLL_CLK_B_Pin
  5749. PLL_DATA_B_Pin */
  5750. GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  5751. 8006908: f248 03d8 movw r3, #32984 ; 0x80d8
  5752. |PLL_DATA_B_Pin;
  5753. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5754. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5755. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5756. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5757. 800690c: a90a add r1, sp, #40 ; 0x28
  5758. 800690e: 488c ldr r0, [pc, #560] ; (8006b40 <main+0x310>)
  5759. GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  5760. 8006910: 930a str r3, [sp, #40] ; 0x28
  5761. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5762. 8006912: 960b str r6, [sp, #44] ; 0x2c
  5763. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5764. 8006914: 940c str r4, [sp, #48] ; 0x30
  5765. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5766. 8006916: 970d str r7, [sp, #52] ; 0x34
  5767. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5768. 8006918: f7fe fe56 bl 80055c8 <HAL_GPIO_Init>
  5769. /*Configure GPIO pin : ATT_CLK_B_Pin */
  5770. GPIO_InitStruct.Pin = ATT_CLK_B_Pin;
  5771. 800691c: 2304 movs r3, #4
  5772. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5773. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5774. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5775. HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct);
  5776. 800691e: a90a add r1, sp, #40 ; 0x28
  5777. 8006920: 4888 ldr r0, [pc, #544] ; (8006b44 <main+0x314>)
  5778. GPIO_InitStruct.Pin = ATT_CLK_B_Pin;
  5779. 8006922: 930a str r3, [sp, #40] ; 0x28
  5780. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5781. 8006924: 960b str r6, [sp, #44] ; 0x2c
  5782. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5783. 8006926: 940c str r4, [sp, #48] ; 0x30
  5784. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5785. 8006928: 970d str r7, [sp, #52] ; 0x34
  5786. HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct);
  5787. 800692a: f7fe fe4d bl 80055c8 <HAL_GPIO_Init>
  5788. __HAL_RCC_DMA1_CLK_ENABLE();
  5789. 800692e: 696b ldr r3, [r5, #20]
  5790. hadc2.Instance = ADC2;
  5791. 8006930: 4f85 ldr r7, [pc, #532] ; (8006b48 <main+0x318>)
  5792. __HAL_RCC_DMA1_CLK_ENABLE();
  5793. 8006932: 4333 orrs r3, r6
  5794. 8006934: 616b str r3, [r5, #20]
  5795. 8006936: 696b ldr r3, [r5, #20]
  5796. hadc1.Instance = ADC1;
  5797. 8006938: 4d84 ldr r5, [pc, #528] ; (8006b4c <main+0x31c>)
  5798. __HAL_RCC_DMA1_CLK_ENABLE();
  5799. 800693a: 4033 ands r3, r6
  5800. 800693c: 9302 str r3, [sp, #8]
  5801. 800693e: 9b02 ldr r3, [sp, #8]
  5802. hadc1.Instance = ADC1;
  5803. 8006940: 4b83 ldr r3, [pc, #524] ; (8006b50 <main+0x320>)
  5804. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  5805. 8006942: 4628 mov r0, r5
  5806. ADC_ChannelConfTypeDef sConfig = {0};
  5807. 8006944: 940a str r4, [sp, #40] ; 0x28
  5808. 8006946: 940b str r4, [sp, #44] ; 0x2c
  5809. 8006948: 940c str r4, [sp, #48] ; 0x30
  5810. hadc1.Instance = ADC1;
  5811. 800694a: 602b str r3, [r5, #0]
  5812. hadc1.Init.ScanConvMode = ADC_SCAN_DISABLE;
  5813. 800694c: 60ac str r4, [r5, #8]
  5814. hadc1.Init.ContinuousConvMode = ENABLE;
  5815. 800694e: 732e strb r6, [r5, #12]
  5816. hadc1.Init.DiscontinuousConvMode = DISABLE;
  5817. 8006950: 752c strb r4, [r5, #20]
  5818. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  5819. 8006952: f8c5 801c str.w r8, [r5, #28]
  5820. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  5821. 8006956: 606c str r4, [r5, #4]
  5822. hadc1.Init.NbrOfConversion = 1;
  5823. 8006958: 612e str r6, [r5, #16]
  5824. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  5825. 800695a: f7fe fb77 bl 800504c <HAL_ADC_Init>
  5826. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  5827. 800695e: 2307 movs r3, #7
  5828. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  5829. 8006960: a90a add r1, sp, #40 ; 0x28
  5830. 8006962: 4628 mov r0, r5
  5831. sConfig.Channel = ADC_CHANNEL_9;
  5832. 8006964: f8cd b028 str.w fp, [sp, #40] ; 0x28
  5833. sConfig.Rank = ADC_REGULAR_RANK_1;
  5834. 8006968: 960b str r6, [sp, #44] ; 0x2c
  5835. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  5836. 800696a: 930c str r3, [sp, #48] ; 0x30
  5837. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  5838. 800696c: f7fe fa02 bl 8004d74 <HAL_ADC_ConfigChannel>
  5839. hadc2.Instance = ADC2;
  5840. 8006970: 4b78 ldr r3, [pc, #480] ; (8006b54 <main+0x324>)
  5841. if (HAL_ADC_Init(&hadc2) != HAL_OK)
  5842. 8006972: 4638 mov r0, r7
  5843. hadc2.Instance = ADC2;
  5844. 8006974: 603b str r3, [r7, #0]
  5845. hadc2.Init.ScanConvMode = ADC_SCAN_DISABLE;
  5846. 8006976: 60bc str r4, [r7, #8]
  5847. hadc2.Init.ContinuousConvMode = DISABLE;
  5848. 8006978: 733c strb r4, [r7, #12]
  5849. hadc2.Init.DiscontinuousConvMode = DISABLE;
  5850. 800697a: 753c strb r4, [r7, #20]
  5851. hadc2.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  5852. 800697c: f8c7 801c str.w r8, [r7, #28]
  5853. hadc2.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  5854. 8006980: 607c str r4, [r7, #4]
  5855. hadc2.Init.NbrOfConversion = 1;
  5856. 8006982: 613e str r6, [r7, #16]
  5857. ADC_ChannelConfTypeDef sConfig = {0};
  5858. 8006984: 940a str r4, [sp, #40] ; 0x28
  5859. 8006986: 940b str r4, [sp, #44] ; 0x2c
  5860. 8006988: 940c str r4, [sp, #48] ; 0x30
  5861. if (HAL_ADC_Init(&hadc2) != HAL_OK)
  5862. 800698a: f7fe fb5f bl 800504c <HAL_ADC_Init>
  5863. sConfig.Channel = ADC_CHANNEL_10;
  5864. 800698e: 230a movs r3, #10
  5865. sConfig.Channel = ADC_CHANNEL_11;
  5866. 8006990: f04f 090b mov.w r9, #11
  5867. if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK)
  5868. 8006994: a90a add r1, sp, #40 ; 0x28
  5869. 8006996: 4638 mov r0, r7
  5870. hadc3.Instance = ADC3;
  5871. 8006998: 4f6f ldr r7, [pc, #444] ; (8006b58 <main+0x328>)
  5872. sConfig.Channel = ADC_CHANNEL_10;
  5873. 800699a: 930a str r3, [sp, #40] ; 0x28
  5874. sConfig.Rank = ADC_REGULAR_RANK_1;
  5875. 800699c: 960b str r6, [sp, #44] ; 0x2c
  5876. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  5877. 800699e: 940c str r4, [sp, #48] ; 0x30
  5878. if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK)
  5879. 80069a0: f7fe f9e8 bl 8004d74 <HAL_ADC_ConfigChannel>
  5880. hadc3.Instance = ADC3;
  5881. 80069a4: 4b6d ldr r3, [pc, #436] ; (8006b5c <main+0x32c>)
  5882. if (HAL_ADC_Init(&hadc3) != HAL_OK)
  5883. 80069a6: 4638 mov r0, r7
  5884. hadc3.Instance = ADC3;
  5885. 80069a8: 603b str r3, [r7, #0]
  5886. hadc3.Init.ScanConvMode = ADC_SCAN_DISABLE;
  5887. 80069aa: 60bc str r4, [r7, #8]
  5888. hadc3.Init.ContinuousConvMode = DISABLE;
  5889. 80069ac: 733c strb r4, [r7, #12]
  5890. hadc3.Init.DiscontinuousConvMode = DISABLE;
  5891. 80069ae: 753c strb r4, [r7, #20]
  5892. hadc3.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  5893. 80069b0: f8c7 801c str.w r8, [r7, #28]
  5894. hadc3.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  5895. 80069b4: 607c str r4, [r7, #4]
  5896. hadc3.Init.NbrOfConversion = 1;
  5897. 80069b6: 613e str r6, [r7, #16]
  5898. ADC_ChannelConfTypeDef sConfig = {0};
  5899. 80069b8: 940a str r4, [sp, #40] ; 0x28
  5900. 80069ba: 940b str r4, [sp, #44] ; 0x2c
  5901. 80069bc: 940c str r4, [sp, #48] ; 0x30
  5902. if (HAL_ADC_Init(&hadc3) != HAL_OK)
  5903. 80069be: f7fe fb45 bl 800504c <HAL_ADC_Init>
  5904. if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK)
  5905. 80069c2: a90a add r1, sp, #40 ; 0x28
  5906. 80069c4: 4638 mov r0, r7
  5907. sConfig.Rank = ADC_REGULAR_RANK_1;
  5908. 80069c6: 960b str r6, [sp, #44] ; 0x2c
  5909. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  5910. 80069c8: 940c str r4, [sp, #48] ; 0x30
  5911. sConfig.Channel = ADC_CHANNEL_11;
  5912. 80069ca: f8cd 9028 str.w r9, [sp, #40] ; 0x28
  5913. if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK)
  5914. 80069ce: f7fe f9d1 bl 8004d74 <HAL_ADC_ConfigChannel>
  5915. htim6.Init.Prescaler = 6400-1;
  5916. 80069d2: f641 03ff movw r3, #6399 ; 0x18ff
  5917. htim6.Instance = TIM6;
  5918. 80069d6: f8df a1a4 ldr.w sl, [pc, #420] ; 8006b7c <main+0x34c>
  5919. htim6.Init.Prescaler = 6400-1;
  5920. 80069da: 4a61 ldr r2, [pc, #388] ; (8006b60 <main+0x330>)
  5921. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5922. 80069dc: 4650 mov r0, sl
  5923. htim6.Init.Prescaler = 6400-1;
  5924. 80069de: e88a 000c stmia.w sl, {r2, r3}
  5925. TIM_MasterConfigTypeDef sMasterConfig = {0};
  5926. 80069e2: 940a str r4, [sp, #40] ; 0x28
  5927. 80069e4: 940b str r4, [sp, #44] ; 0x2c
  5928. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  5929. 80069e6: f8ca 4008 str.w r4, [sl, #8]
  5930. htim6.Init.Period = 10-1;
  5931. 80069ea: f8ca b00c str.w fp, [sl, #12]
  5932. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  5933. 80069ee: f8ca 4018 str.w r4, [sl, #24]
  5934. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5935. 80069f2: f7ff faf3 bl 8005fdc <HAL_TIM_Base_Init>
  5936. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5937. 80069f6: a90a add r1, sp, #40 ; 0x28
  5938. 80069f8: 4650 mov r0, sl
  5939. huart1.Instance = USART1;
  5940. 80069fa: f8df 8184 ldr.w r8, [pc, #388] ; 8006b80 <main+0x350>
  5941. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  5942. 80069fe: 940a str r4, [sp, #40] ; 0x28
  5943. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  5944. 8006a00: 940b str r4, [sp, #44] ; 0x2c
  5945. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5946. 8006a02: f7ff fb05 bl 8006010 <HAL_TIMEx_MasterConfigSynchronization>
  5947. huart1.Instance = USART1;
  5948. 8006a06: 4b57 ldr r3, [pc, #348] ; (8006b64 <main+0x334>)
  5949. huart1.Init.Mode = UART_MODE_TX_RX;
  5950. 8006a08: f04f 0b0c mov.w fp, #12
  5951. huart1.Instance = USART1;
  5952. 8006a0c: f8c8 3000 str.w r3, [r8]
  5953. huart1.Init.BaudRate = 115200;
  5954. 8006a10: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  5955. huart2.Instance = USART2;
  5956. 8006a14: 4f54 ldr r7, [pc, #336] ; (8006b68 <main+0x338>)
  5957. if (HAL_UART_Init(&huart1) != HAL_OK)
  5958. 8006a16: 4640 mov r0, r8
  5959. huart1.Init.BaudRate = 115200;
  5960. 8006a18: f8c8 3004 str.w r3, [r8, #4]
  5961. 8006a1c: 9301 str r3, [sp, #4]
  5962. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  5963. 8006a1e: f8c8 4008 str.w r4, [r8, #8]
  5964. huart1.Init.StopBits = UART_STOPBITS_1;
  5965. 8006a22: f8c8 400c str.w r4, [r8, #12]
  5966. huart1.Init.Parity = UART_PARITY_NONE;
  5967. 8006a26: f8c8 4010 str.w r4, [r8, #16]
  5968. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5969. 8006a2a: f8c8 4018 str.w r4, [r8, #24]
  5970. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  5971. 8006a2e: f8c8 401c str.w r4, [r8, #28]
  5972. huart1.Init.Mode = UART_MODE_TX_RX;
  5973. 8006a32: f8c8 b014 str.w fp, [r8, #20]
  5974. if (HAL_UART_Init(&huart1) != HAL_OK)
  5975. 8006a36: f7ff fb7b bl 8006130 <HAL_UART_Init>
  5976. huart2.Instance = USART2;
  5977. 8006a3a: 4a4c ldr r2, [pc, #304] ; (8006b6c <main+0x33c>)
  5978. huart2.Init.BaudRate = 115200;
  5979. 8006a3c: 9b01 ldr r3, [sp, #4]
  5980. if (HAL_UART_Init(&huart2) != HAL_OK)
  5981. 8006a3e: 4638 mov r0, r7
  5982. huart2.Instance = USART2;
  5983. 8006a40: 603a str r2, [r7, #0]
  5984. huart2.Init.BaudRate = 115200;
  5985. 8006a42: 607b str r3, [r7, #4]
  5986. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  5987. 8006a44: 60bc str r4, [r7, #8]
  5988. huart2.Init.StopBits = UART_STOPBITS_1;
  5989. 8006a46: 60fc str r4, [r7, #12]
  5990. huart2.Init.Parity = UART_PARITY_NONE;
  5991. 8006a48: 613c str r4, [r7, #16]
  5992. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5993. 8006a4a: 61bc str r4, [r7, #24]
  5994. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  5995. 8006a4c: 61fc str r4, [r7, #28]
  5996. huart2.Init.Mode = UART_MODE_TX_RX;
  5997. 8006a4e: f8c7 b014 str.w fp, [r7, #20]
  5998. if (HAL_UART_Init(&huart2) != HAL_OK)
  5999. 8006a52: f7ff fb6d bl 8006130 <HAL_UART_Init>
  6000. huart4.Init.BaudRate = 115200;
  6001. 8006a56: 9b01 ldr r3, [sp, #4]
  6002. huart4.Instance = UART4;
  6003. 8006a58: 4845 ldr r0, [pc, #276] ; (8006b70 <main+0x340>)
  6004. 8006a5a: 4a46 ldr r2, [pc, #280] ; (8006b74 <main+0x344>)
  6005. huart4.Init.BaudRate = 115200;
  6006. 8006a5c: 6043 str r3, [r0, #4]
  6007. huart4.Instance = UART4;
  6008. 8006a5e: 6002 str r2, [r0, #0]
  6009. huart4.Init.WordLength = UART_WORDLENGTH_8B;
  6010. 8006a60: 6084 str r4, [r0, #8]
  6011. huart4.Init.StopBits = UART_STOPBITS_1;
  6012. 8006a62: 60c4 str r4, [r0, #12]
  6013. huart4.Init.Parity = UART_PARITY_NONE;
  6014. 8006a64: 6104 str r4, [r0, #16]
  6015. huart4.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  6016. 8006a66: 6184 str r4, [r0, #24]
  6017. huart4.Init.OverSampling = UART_OVERSAMPLING_16;
  6018. 8006a68: 61c4 str r4, [r0, #28]
  6019. huart4.Init.Mode = UART_MODE_TX_RX;
  6020. 8006a6a: f8c0 b014 str.w fp, [r0, #20]
  6021. if (HAL_UART_Init(&huart4) != HAL_OK)
  6022. 8006a6e: f7ff fb5f bl 8006130 <HAL_UART_Init>
  6023. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  6024. 8006a72: 4622 mov r2, r4
  6025. 8006a74: 4621 mov r1, r4
  6026. 8006a76: 2010 movs r0, #16
  6027. 8006a78: f7fe fb86 bl 8005188 <HAL_NVIC_SetPriority>
  6028. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  6029. 8006a7c: 2010 movs r0, #16
  6030. 8006a7e: f7fe fbb7 bl 80051f0 <HAL_NVIC_EnableIRQ>
  6031. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  6032. 8006a82: 4622 mov r2, r4
  6033. 8006a84: 4621 mov r1, r4
  6034. 8006a86: 200f movs r0, #15
  6035. 8006a88: f7fe fb7e bl 8005188 <HAL_NVIC_SetPriority>
  6036. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  6037. 8006a8c: 200f movs r0, #15
  6038. 8006a8e: f7fe fbaf bl 80051f0 <HAL_NVIC_EnableIRQ>
  6039. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  6040. 8006a92: 4622 mov r2, r4
  6041. 8006a94: 4621 mov r1, r4
  6042. 8006a96: 200e movs r0, #14
  6043. 8006a98: f7fe fb76 bl 8005188 <HAL_NVIC_SetPriority>
  6044. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  6045. 8006a9c: 200e movs r0, #14
  6046. 8006a9e: f7fe fba7 bl 80051f0 <HAL_NVIC_EnableIRQ>
  6047. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  6048. 8006aa2: 4622 mov r2, r4
  6049. 8006aa4: 4621 mov r1, r4
  6050. 8006aa6: 2011 movs r0, #17
  6051. 8006aa8: f7fe fb6e bl 8005188 <HAL_NVIC_SetPriority>
  6052. HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn);
  6053. 8006aac: 2011 movs r0, #17
  6054. 8006aae: f7fe fb9f bl 80051f0 <HAL_NVIC_EnableIRQ>
  6055. HAL_NVIC_SetPriority(ADC3_IRQn, 0, 0);
  6056. 8006ab2: 4622 mov r2, r4
  6057. 8006ab4: 4621 mov r1, r4
  6058. 8006ab6: 202f movs r0, #47 ; 0x2f
  6059. 8006ab8: f7fe fb66 bl 8005188 <HAL_NVIC_SetPriority>
  6060. HAL_NVIC_EnableIRQ(ADC3_IRQn);
  6061. 8006abc: 202f movs r0, #47 ; 0x2f
  6062. 8006abe: f7fe fb97 bl 80051f0 <HAL_NVIC_EnableIRQ>
  6063. HAL_NVIC_SetPriority(UART4_IRQn, 0, 0);
  6064. 8006ac2: 4622 mov r2, r4
  6065. 8006ac4: 4621 mov r1, r4
  6066. 8006ac6: 2034 movs r0, #52 ; 0x34
  6067. 8006ac8: f7fe fb5e bl 8005188 <HAL_NVIC_SetPriority>
  6068. HAL_NVIC_EnableIRQ(UART4_IRQn);
  6069. 8006acc: 2034 movs r0, #52 ; 0x34
  6070. 8006ace: f7fe fb8f bl 80051f0 <HAL_NVIC_EnableIRQ>
  6071. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  6072. 8006ad2: 4622 mov r2, r4
  6073. 8006ad4: 4621 mov r1, r4
  6074. 8006ad6: 2036 movs r0, #54 ; 0x36
  6075. 8006ad8: f7fe fb56 bl 8005188 <HAL_NVIC_SetPriority>
  6076. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  6077. 8006adc: 2036 movs r0, #54 ; 0x36
  6078. 8006ade: f7fe fb87 bl 80051f0 <HAL_NVIC_EnableIRQ>
  6079. HAL_NVIC_SetPriority(ADC1_2_IRQn, 0, 0);
  6080. 8006ae2: 4622 mov r2, r4
  6081. 8006ae4: 4621 mov r1, r4
  6082. 8006ae6: 2012 movs r0, #18
  6083. 8006ae8: f7fe fb4e bl 8005188 <HAL_NVIC_SetPriority>
  6084. HAL_NVIC_EnableIRQ(ADC1_2_IRQn);
  6085. 8006aec: 2012 movs r0, #18
  6086. 8006aee: f7fe fb7f bl 80051f0 <HAL_NVIC_EnableIRQ>
  6087. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  6088. 8006af2: 4622 mov r2, r4
  6089. 8006af4: 4621 mov r1, r4
  6090. 8006af6: 2025 movs r0, #37 ; 0x25
  6091. 8006af8: f7fe fb46 bl 8005188 <HAL_NVIC_SetPriority>
  6092. HAL_NVIC_EnableIRQ(USART1_IRQn);
  6093. 8006afc: 2025 movs r0, #37 ; 0x25
  6094. 8006afe: f7fe fb77 bl 80051f0 <HAL_NVIC_EnableIRQ>
  6095. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  6096. 8006b02: 4622 mov r2, r4
  6097. 8006b04: 4621 mov r1, r4
  6098. 8006b06: 2026 movs r0, #38 ; 0x26
  6099. 8006b08: f7fe fb3e bl 8005188 <HAL_NVIC_SetPriority>
  6100. HAL_NVIC_EnableIRQ(USART2_IRQn);
  6101. 8006b0c: 2026 movs r0, #38 ; 0x26
  6102. 8006b0e: f7fe fb6f bl 80051f0 <HAL_NVIC_EnableIRQ>
  6103. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  6104. 8006b12: 4622 mov r2, r4
  6105. 8006b14: 4621 mov r1, r4
  6106. 8006b16: 4648 mov r0, r9
  6107. 8006b18: f7fe fb36 bl 8005188 <HAL_NVIC_SetPriority>
  6108. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  6109. 8006b1c: 4648 mov r0, r9
  6110. 8006b1e: f7fe fb67 bl 80051f0 <HAL_NVIC_EnableIRQ>
  6111. HAL_TIM_Base_Start_IT(&htim6);
  6112. 8006b22: 4650 mov r0, sl
  6113. 8006b24: f7ff f958 bl 8005dd8 <HAL_TIM_Base_Start_IT>
  6114. setbuf(stdout, NULL);
  6115. 8006b28: 4b13 ldr r3, [pc, #76] ; (8006b78 <main+0x348>)
  6116. 8006b2a: 4621 mov r1, r4
  6117. 8006b2c: 681b ldr r3, [r3, #0]
  6118. 8006b2e: e029 b.n 8006b84 <main+0x354>
  6119. 8006b30: 08009e10 .word 0x08009e10
  6120. 8006b34: 40021000 .word 0x40021000
  6121. 8006b38: 40011000 .word 0x40011000
  6122. 8006b3c: 40010800 .word 0x40010800
  6123. 8006b40: 40010c00 .word 0x40010c00
  6124. 8006b44: 40011400 .word 0x40011400
  6125. 8006b48: 200004a0 .word 0x200004a0
  6126. 8006b4c: 20000514 .word 0x20000514
  6127. 8006b50: 40012400 .word 0x40012400
  6128. 8006b54: 40012800 .word 0x40012800
  6129. 8006b58: 20000544 .word 0x20000544
  6130. 8006b5c: 40013c00 .word 0x40013c00
  6131. 8006b60: 40001000 .word 0x40001000
  6132. 8006b64: 40013800 .word 0x40013800
  6133. 8006b68: 20000700 .word 0x20000700
  6134. 8006b6c: 40004400 .word 0x40004400
  6135. 8006b70: 200006c0 .word 0x200006c0
  6136. 8006b74: 40004c00 .word 0x40004c00
  6137. 8006b78: 2000020c .word 0x2000020c
  6138. 8006b7c: 20000680 .word 0x20000680
  6139. 8006b80: 200005fc .word 0x200005fc
  6140. if(UartTimerCnt > 300 && UartDataRecvGet()){
  6141. 8006b84: 4c2e ldr r4, [pc, #184] ; (8006c40 <main+0x410>)
  6142. setbuf(stdout, NULL);
  6143. 8006b86: 6898 ldr r0, [r3, #8]
  6144. 8006b88: f001 f8b8 bl 8007cfc <setbuf>
  6145. printf("Uart Start \r\n");
  6146. 8006b8c: 482d ldr r0, [pc, #180] ; (8006c44 <main+0x414>)
  6147. 8006b8e: f001 f8ad bl 8007cec <puts>
  6148. printf("Crc generate %x \r\n",CRC16_Generate(tempdata,11));
  6149. 8006b92: 4649 mov r1, r9
  6150. 8006b94: a807 add r0, sp, #28
  6151. 8006b96: f7ff fd25 bl 80065e4 <CRC16_Generate>
  6152. 8006b9a: 4601 mov r1, r0
  6153. 8006b9c: 482a ldr r0, [pc, #168] ; (8006c48 <main+0x418>)
  6154. 8006b9e: f001 f81d bl 8007bdc <iprintf>
  6155. InitUartQueue(&hTerminal,&TerminalQueue);
  6156. 8006ba2: 492a ldr r1, [pc, #168] ; (8006c4c <main+0x41c>)
  6157. 8006ba4: 4640 mov r0, r8
  6158. 8006ba6: f000 fab9 bl 800711c <InitUartQueue>
  6159. InitUartQueue(&hWifi,&WifiQueue);
  6160. 8006baa: 4638 mov r0, r7
  6161. 8006bac: 4928 ldr r1, [pc, #160] ; (8006c50 <main+0x420>)
  6162. 8006bae: f000 fab5 bl 800711c <InitUartQueue>
  6163. HAL_ADC_Start_DMA(&hadc1, (uint32_t*)ADCvalue, 1);
  6164. 8006bb2: 4632 mov r2, r6
  6165. 8006bb4: 4927 ldr r1, [pc, #156] ; (8006c54 <main+0x424>)
  6166. 8006bb6: 4628 mov r0, r5
  6167. 8006bb8: f7fe f998 bl 8004eec <HAL_ADC_Start_DMA>
  6168. 8006bbc: 4626 mov r6, r4
  6169. HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin);
  6170. 8006bbe: 4f26 ldr r7, [pc, #152] ; (8006c58 <main+0x428>)
  6171. if(LedTimerCnt > 500){
  6172. 8006bc0: 4d26 ldr r5, [pc, #152] ; (8006c5c <main+0x42c>)
  6173. 8006bc2: 682b ldr r3, [r5, #0]
  6174. 8006bc4: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  6175. 8006bc8: d905 bls.n 8006bd6 <main+0x3a6>
  6176. HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin);
  6177. 8006bca: 2102 movs r1, #2
  6178. 8006bcc: 4638 mov r0, r7
  6179. 8006bce: f7fe fdec bl 80057aa <HAL_GPIO_TogglePin>
  6180. LedTimerCnt = 0;
  6181. 8006bd2: 2300 movs r3, #0
  6182. 8006bd4: 602b str r3, [r5, #0]
  6183. if(InitTimerCnt >1000){
  6184. 8006bd6: 4d22 ldr r5, [pc, #136] ; (8006c60 <main+0x430>)
  6185. 8006bd8: 682b ldr r3, [r5, #0]
  6186. 8006bda: f5b3 7f7a cmp.w r3, #1000 ; 0x3e8
  6187. 8006bde: d903 bls.n 8006be8 <main+0x3b8>
  6188. ESP8266_Initialize();
  6189. 8006be0: f7ff fd24 bl 800662c <ESP8266_Initialize>
  6190. InitTimerCnt = 0;
  6191. 8006be4: 2300 movs r3, #0
  6192. 8006be6: 602b str r3, [r5, #0]
  6193. if(AdcTimerCnt > 3000){
  6194. 8006be8: f640 32b8 movw r2, #3000 ; 0xbb8
  6195. 8006bec: 4b1d ldr r3, [pc, #116] ; (8006c64 <main+0x434>)
  6196. 8006bee: 6819 ldr r1, [r3, #0]
  6197. 8006bf0: 4291 cmp r1, r2
  6198. AdcTimerCnt = 0;
  6199. 8006bf2: bf84 itt hi
  6200. 8006bf4: 2200 movhi r2, #0
  6201. 8006bf6: 601a strhi r2, [r3, #0]
  6202. if(UartTimerCnt > 300 && UartDataRecvGet()){
  6203. 8006bf8: 6823 ldr r3, [r4, #0]
  6204. 8006bfa: f5b3 7f96 cmp.w r3, #300 ; 0x12c
  6205. 8006bfe: d902 bls.n 8006c06 <main+0x3d6>
  6206. 8006c00: f000 faaa bl 8007158 <UartDataRecvGet>
  6207. 8006c04: b9a0 cbnz r0, 8006c30 <main+0x400>
  6208. HAL_Delay(1);
  6209. 8006c06: 2001 movs r0, #1
  6210. 8006c08: f7fd ffee bl 8004be8 <HAL_Delay>
  6211. if(LedTimerCnt > 500){
  6212. 8006c0c: e7d8 b.n 8006bc0 <main+0x390>
  6213. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  6214. 8006c0e: 4640 mov r0, r8
  6215. 8006c10: f000 faa8 bl 8007164 <GetDataFromUartQueue>
  6216. 8006c14: 68ab ldr r3, [r5, #8]
  6217. 8006c16: 2b00 cmp r3, #0
  6218. 8006c18: dcf9 bgt.n 8006c0e <main+0x3de>
  6219. while (WifiQueue.data > 0) GetDataFromUartQueue(&hWifi);
  6220. 8006c1a: 4d0d ldr r5, [pc, #52] ; (8006c50 <main+0x420>)
  6221. 8006c1c: f8df 8048 ldr.w r8, [pc, #72] ; 8006c68 <main+0x438>
  6222. 8006c20: 68ab ldr r3, [r5, #8]
  6223. 8006c22: 2b00 cmp r3, #0
  6224. 8006c24: dc08 bgt.n 8006c38 <main+0x408>
  6225. UartTimerCnt = 0;
  6226. 8006c26: 2000 movs r0, #0
  6227. 8006c28: 6030 str r0, [r6, #0]
  6228. UartDataRecvSet(false);
  6229. 8006c2a: f000 fa8f bl 800714c <UartDataRecvSet>
  6230. 8006c2e: e7ea b.n 8006c06 <main+0x3d6>
  6231. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  6232. 8006c30: 4d06 ldr r5, [pc, #24] ; (8006c4c <main+0x41c>)
  6233. 8006c32: f8df 8038 ldr.w r8, [pc, #56] ; 8006c6c <main+0x43c>
  6234. 8006c36: e7ed b.n 8006c14 <main+0x3e4>
  6235. while (WifiQueue.data > 0) GetDataFromUartQueue(&hWifi);
  6236. 8006c38: 4640 mov r0, r8
  6237. 8006c3a: f000 fa93 bl 8007164 <GetDataFromUartQueue>
  6238. 8006c3e: e7ef b.n 8006c20 <main+0x3f0>
  6239. 8006c40: 20000408 .word 0x20000408
  6240. 8006c44: 08009ebc .word 0x08009ebc
  6241. 8006c48: 08009ec9 .word 0x08009ec9
  6242. 8006c4c: 20000b44 .word 0x20000b44
  6243. 8006c50: 20000f50 .word 0x20000f50
  6244. 8006c54: 20000424 .word 0x20000424
  6245. 8006c58: 40010800 .word 0x40010800
  6246. 8006c5c: 20000404 .word 0x20000404
  6247. 8006c60: 20000400 .word 0x20000400
  6248. 8006c64: 200003fc .word 0x200003fc
  6249. 8006c68: 20000700 .word 0x20000700
  6250. 8006c6c: 200005fc .word 0x200005fc
  6251. 08006c70 <Error_Handler>:
  6252. /**
  6253. * @brief This function is executed in case of error occurrence.
  6254. * @retval None
  6255. */
  6256. void Error_Handler(void)
  6257. {
  6258. 8006c70: 4770 bx lr
  6259. ...
  6260. 08006c74 <HAL_MspInit>:
  6261. {
  6262. /* USER CODE BEGIN MspInit 0 */
  6263. /* USER CODE END MspInit 0 */
  6264. __HAL_RCC_AFIO_CLK_ENABLE();
  6265. 8006c74: 4b0e ldr r3, [pc, #56] ; (8006cb0 <HAL_MspInit+0x3c>)
  6266. {
  6267. 8006c76: b082 sub sp, #8
  6268. __HAL_RCC_AFIO_CLK_ENABLE();
  6269. 8006c78: 699a ldr r2, [r3, #24]
  6270. 8006c7a: f042 0201 orr.w r2, r2, #1
  6271. 8006c7e: 619a str r2, [r3, #24]
  6272. 8006c80: 699a ldr r2, [r3, #24]
  6273. 8006c82: f002 0201 and.w r2, r2, #1
  6274. 8006c86: 9200 str r2, [sp, #0]
  6275. 8006c88: 9a00 ldr r2, [sp, #0]
  6276. __HAL_RCC_PWR_CLK_ENABLE();
  6277. 8006c8a: 69da ldr r2, [r3, #28]
  6278. 8006c8c: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  6279. 8006c90: 61da str r2, [r3, #28]
  6280. 8006c92: 69db ldr r3, [r3, #28]
  6281. /* System interrupt init*/
  6282. /** DISABLE: JTAG-DP Disabled and SW-DP Disabled
  6283. */
  6284. __HAL_AFIO_REMAP_SWJ_DISABLE();
  6285. 8006c94: 4a07 ldr r2, [pc, #28] ; (8006cb4 <HAL_MspInit+0x40>)
  6286. __HAL_RCC_PWR_CLK_ENABLE();
  6287. 8006c96: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  6288. 8006c9a: 9301 str r3, [sp, #4]
  6289. 8006c9c: 9b01 ldr r3, [sp, #4]
  6290. __HAL_AFIO_REMAP_SWJ_DISABLE();
  6291. 8006c9e: 6853 ldr r3, [r2, #4]
  6292. 8006ca0: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  6293. 8006ca4: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000
  6294. 8006ca8: 6053 str r3, [r2, #4]
  6295. /* USER CODE BEGIN MspInit 1 */
  6296. /* USER CODE END MspInit 1 */
  6297. }
  6298. 8006caa: b002 add sp, #8
  6299. 8006cac: 4770 bx lr
  6300. 8006cae: bf00 nop
  6301. 8006cb0: 40021000 .word 0x40021000
  6302. 8006cb4: 40010000 .word 0x40010000
  6303. 08006cb8 <HAL_ADC_MspInit>:
  6304. * This function configures the hardware resources used in this example
  6305. * @param hadc: ADC handle pointer
  6306. * @retval None
  6307. */
  6308. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  6309. {
  6310. 8006cb8: b530 push {r4, r5, lr}
  6311. 8006cba: 4605 mov r5, r0
  6312. 8006cbc: b08b sub sp, #44 ; 0x2c
  6313. GPIO_InitTypeDef GPIO_InitStruct = {0};
  6314. 8006cbe: 2210 movs r2, #16
  6315. 8006cc0: 2100 movs r1, #0
  6316. 8006cc2: a806 add r0, sp, #24
  6317. 8006cc4: f000 fb20 bl 8007308 <memset>
  6318. if(hadc->Instance==ADC1)
  6319. 8006cc8: 682b ldr r3, [r5, #0]
  6320. 8006cca: 4a38 ldr r2, [pc, #224] ; (8006dac <HAL_ADC_MspInit+0xf4>)
  6321. 8006ccc: 4293 cmp r3, r2
  6322. 8006cce: d135 bne.n 8006d3c <HAL_ADC_MspInit+0x84>
  6323. {
  6324. /* USER CODE BEGIN ADC1_MspInit 0 */
  6325. /* USER CODE END ADC1_MspInit 0 */
  6326. /* Peripheral clock enable */
  6327. __HAL_RCC_ADC1_CLK_ENABLE();
  6328. 8006cd0: 4b37 ldr r3, [pc, #220] ; (8006db0 <HAL_ADC_MspInit+0xf8>)
  6329. /**ADC1 GPIO Configuration
  6330. PB1 ------> ADC1_IN9
  6331. */
  6332. GPIO_InitStruct.Pin = RFU_TEMP_Pin;
  6333. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  6334. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  6335. 8006cd2: 4838 ldr r0, [pc, #224] ; (8006db4 <HAL_ADC_MspInit+0xfc>)
  6336. __HAL_RCC_ADC1_CLK_ENABLE();
  6337. 8006cd4: 699a ldr r2, [r3, #24]
  6338. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  6339. 8006cd6: a906 add r1, sp, #24
  6340. __HAL_RCC_ADC1_CLK_ENABLE();
  6341. 8006cd8: f442 7200 orr.w r2, r2, #512 ; 0x200
  6342. 8006cdc: 619a str r2, [r3, #24]
  6343. 8006cde: 699a ldr r2, [r3, #24]
  6344. /* ADC1 DMA Init */
  6345. /* ADC1 Init */
  6346. hdma_adc1.Instance = DMA1_Channel1;
  6347. 8006ce0: 4c35 ldr r4, [pc, #212] ; (8006db8 <HAL_ADC_MspInit+0x100>)
  6348. __HAL_RCC_ADC1_CLK_ENABLE();
  6349. 8006ce2: f402 7200 and.w r2, r2, #512 ; 0x200
  6350. 8006ce6: 9200 str r2, [sp, #0]
  6351. 8006ce8: 9a00 ldr r2, [sp, #0]
  6352. __HAL_RCC_GPIOB_CLK_ENABLE();
  6353. 8006cea: 699a ldr r2, [r3, #24]
  6354. 8006cec: f042 0208 orr.w r2, r2, #8
  6355. 8006cf0: 619a str r2, [r3, #24]
  6356. 8006cf2: 699b ldr r3, [r3, #24]
  6357. 8006cf4: f003 0308 and.w r3, r3, #8
  6358. 8006cf8: 9301 str r3, [sp, #4]
  6359. 8006cfa: 9b01 ldr r3, [sp, #4]
  6360. GPIO_InitStruct.Pin = RFU_TEMP_Pin;
  6361. 8006cfc: 2302 movs r3, #2
  6362. 8006cfe: 9306 str r3, [sp, #24]
  6363. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  6364. 8006d00: 2303 movs r3, #3
  6365. 8006d02: 9307 str r3, [sp, #28]
  6366. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  6367. 8006d04: f7fe fc60 bl 80055c8 <HAL_GPIO_Init>
  6368. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  6369. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  6370. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  6371. 8006d08: 2280 movs r2, #128 ; 0x80
  6372. 8006d0a: 60e2 str r2, [r4, #12]
  6373. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  6374. 8006d0c: f44f 7200 mov.w r2, #512 ; 0x200
  6375. 8006d10: 6122 str r2, [r4, #16]
  6376. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  6377. 8006d12: f44f 6200 mov.w r2, #2048 ; 0x800
  6378. hdma_adc1.Instance = DMA1_Channel1;
  6379. 8006d16: 4b29 ldr r3, [pc, #164] ; (8006dbc <HAL_ADC_MspInit+0x104>)
  6380. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  6381. 8006d18: 6162 str r2, [r4, #20]
  6382. hdma_adc1.Instance = DMA1_Channel1;
  6383. 8006d1a: 6023 str r3, [r4, #0]
  6384. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  6385. 8006d1c: 2220 movs r2, #32
  6386. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  6387. 8006d1e: 2300 movs r3, #0
  6388. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  6389. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  6390. 8006d20: 4620 mov r0, r4
  6391. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  6392. 8006d22: 6063 str r3, [r4, #4]
  6393. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  6394. 8006d24: 60a3 str r3, [r4, #8]
  6395. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  6396. 8006d26: 61a2 str r2, [r4, #24]
  6397. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  6398. 8006d28: 61e3 str r3, [r4, #28]
  6399. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  6400. 8006d2a: f7fe fa85 bl 8005238 <HAL_DMA_Init>
  6401. 8006d2e: b108 cbz r0, 8006d34 <HAL_ADC_MspInit+0x7c>
  6402. {
  6403. Error_Handler();
  6404. 8006d30: f7ff ff9e bl 8006c70 <Error_Handler>
  6405. }
  6406. __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1);
  6407. 8006d34: 622c str r4, [r5, #32]
  6408. 8006d36: 6265 str r5, [r4, #36] ; 0x24
  6409. /* USER CODE BEGIN ADC3_MspInit 1 */
  6410. /* USER CODE END ADC3_MspInit 1 */
  6411. }
  6412. }
  6413. 8006d38: b00b add sp, #44 ; 0x2c
  6414. 8006d3a: bd30 pop {r4, r5, pc}
  6415. else if(hadc->Instance==ADC2)
  6416. 8006d3c: 4a20 ldr r2, [pc, #128] ; (8006dc0 <HAL_ADC_MspInit+0x108>)
  6417. 8006d3e: 4293 cmp r3, r2
  6418. 8006d40: d11b bne.n 8006d7a <HAL_ADC_MspInit+0xc2>
  6419. __HAL_RCC_ADC2_CLK_ENABLE();
  6420. 8006d42: 4b1b ldr r3, [pc, #108] ; (8006db0 <HAL_ADC_MspInit+0xf8>)
  6421. 8006d44: 699a ldr r2, [r3, #24]
  6422. 8006d46: f442 6280 orr.w r2, r2, #1024 ; 0x400
  6423. 8006d4a: 619a str r2, [r3, #24]
  6424. 8006d4c: 699a ldr r2, [r3, #24]
  6425. 8006d4e: f402 6280 and.w r2, r2, #1024 ; 0x400
  6426. 8006d52: 9202 str r2, [sp, #8]
  6427. 8006d54: 9a02 ldr r2, [sp, #8]
  6428. __HAL_RCC_GPIOC_CLK_ENABLE();
  6429. 8006d56: 699a ldr r2, [r3, #24]
  6430. 8006d58: f042 0210 orr.w r2, r2, #16
  6431. 8006d5c: 619a str r2, [r3, #24]
  6432. 8006d5e: 699b ldr r3, [r3, #24]
  6433. 8006d60: f003 0310 and.w r3, r3, #16
  6434. 8006d64: 9303 str r3, [sp, #12]
  6435. 8006d66: 9b03 ldr r3, [sp, #12]
  6436. GPIO_InitStruct.Pin = DET_OUT_B_Pin;
  6437. 8006d68: 2301 movs r3, #1
  6438. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  6439. 8006d6a: 9306 str r3, [sp, #24]
  6440. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  6441. 8006d6c: 2303 movs r3, #3
  6442. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  6443. 8006d6e: a906 add r1, sp, #24
  6444. 8006d70: 4814 ldr r0, [pc, #80] ; (8006dc4 <HAL_ADC_MspInit+0x10c>)
  6445. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  6446. 8006d72: 9307 str r3, [sp, #28]
  6447. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  6448. 8006d74: f7fe fc28 bl 80055c8 <HAL_GPIO_Init>
  6449. }
  6450. 8006d78: e7de b.n 8006d38 <HAL_ADC_MspInit+0x80>
  6451. else if(hadc->Instance==ADC3)
  6452. 8006d7a: 4a13 ldr r2, [pc, #76] ; (8006dc8 <HAL_ADC_MspInit+0x110>)
  6453. 8006d7c: 4293 cmp r3, r2
  6454. 8006d7e: d1db bne.n 8006d38 <HAL_ADC_MspInit+0x80>
  6455. __HAL_RCC_ADC3_CLK_ENABLE();
  6456. 8006d80: 4b0b ldr r3, [pc, #44] ; (8006db0 <HAL_ADC_MspInit+0xf8>)
  6457. 8006d82: 699a ldr r2, [r3, #24]
  6458. 8006d84: f442 4200 orr.w r2, r2, #32768 ; 0x8000
  6459. 8006d88: 619a str r2, [r3, #24]
  6460. 8006d8a: 699a ldr r2, [r3, #24]
  6461. 8006d8c: f402 4200 and.w r2, r2, #32768 ; 0x8000
  6462. 8006d90: 9204 str r2, [sp, #16]
  6463. 8006d92: 9a04 ldr r2, [sp, #16]
  6464. __HAL_RCC_GPIOC_CLK_ENABLE();
  6465. 8006d94: 699a ldr r2, [r3, #24]
  6466. 8006d96: f042 0210 orr.w r2, r2, #16
  6467. 8006d9a: 619a str r2, [r3, #24]
  6468. 8006d9c: 699b ldr r3, [r3, #24]
  6469. 8006d9e: f003 0310 and.w r3, r3, #16
  6470. 8006da2: 9305 str r3, [sp, #20]
  6471. 8006da4: 9b05 ldr r3, [sp, #20]
  6472. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  6473. 8006da6: 2302 movs r3, #2
  6474. 8006da8: e7df b.n 8006d6a <HAL_ADC_MspInit+0xb2>
  6475. 8006daa: bf00 nop
  6476. 8006dac: 40012400 .word 0x40012400
  6477. 8006db0: 40021000 .word 0x40021000
  6478. 8006db4: 40010c00 .word 0x40010c00
  6479. 8006db8: 2000063c .word 0x2000063c
  6480. 8006dbc: 40020008 .word 0x40020008
  6481. 8006dc0: 40012800 .word 0x40012800
  6482. 8006dc4: 40011000 .word 0x40011000
  6483. 8006dc8: 40013c00 .word 0x40013c00
  6484. 08006dcc <HAL_TIM_Base_MspInit>:
  6485. * @param htim_base: TIM_Base handle pointer
  6486. * @retval None
  6487. */
  6488. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  6489. {
  6490. if(htim_base->Instance==TIM6)
  6491. 8006dcc: 6802 ldr r2, [r0, #0]
  6492. 8006dce: 4b08 ldr r3, [pc, #32] ; (8006df0 <HAL_TIM_Base_MspInit+0x24>)
  6493. {
  6494. 8006dd0: b082 sub sp, #8
  6495. if(htim_base->Instance==TIM6)
  6496. 8006dd2: 429a cmp r2, r3
  6497. 8006dd4: d10a bne.n 8006dec <HAL_TIM_Base_MspInit+0x20>
  6498. {
  6499. /* USER CODE BEGIN TIM6_MspInit 0 */
  6500. /* USER CODE END TIM6_MspInit 0 */
  6501. /* Peripheral clock enable */
  6502. __HAL_RCC_TIM6_CLK_ENABLE();
  6503. 8006dd6: f503 3300 add.w r3, r3, #131072 ; 0x20000
  6504. 8006dda: 69da ldr r2, [r3, #28]
  6505. 8006ddc: f042 0210 orr.w r2, r2, #16
  6506. 8006de0: 61da str r2, [r3, #28]
  6507. 8006de2: 69db ldr r3, [r3, #28]
  6508. 8006de4: f003 0310 and.w r3, r3, #16
  6509. 8006de8: 9301 str r3, [sp, #4]
  6510. 8006dea: 9b01 ldr r3, [sp, #4]
  6511. /* USER CODE BEGIN TIM6_MspInit 1 */
  6512. /* USER CODE END TIM6_MspInit 1 */
  6513. }
  6514. }
  6515. 8006dec: b002 add sp, #8
  6516. 8006dee: 4770 bx lr
  6517. 8006df0: 40001000 .word 0x40001000
  6518. 08006df4 <HAL_UART_MspInit>:
  6519. * This function configures the hardware resources used in this example
  6520. * @param huart: UART handle pointer
  6521. * @retval None
  6522. */
  6523. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  6524. {
  6525. 8006df4: b570 push {r4, r5, r6, lr}
  6526. 8006df6: 4605 mov r5, r0
  6527. 8006df8: b08a sub sp, #40 ; 0x28
  6528. GPIO_InitTypeDef GPIO_InitStruct = {0};
  6529. 8006dfa: 2210 movs r2, #16
  6530. 8006dfc: 2100 movs r1, #0
  6531. 8006dfe: a806 add r0, sp, #24
  6532. 8006e00: f000 fa82 bl 8007308 <memset>
  6533. if(huart->Instance==UART4)
  6534. 8006e04: 682b ldr r3, [r5, #0]
  6535. 8006e06: 4a60 ldr r2, [pc, #384] ; (8006f88 <HAL_UART_MspInit+0x194>)
  6536. 8006e08: 4293 cmp r3, r2
  6537. 8006e0a: d129 bne.n 8006e60 <HAL_UART_MspInit+0x6c>
  6538. {
  6539. /* USER CODE BEGIN UART4_MspInit 0 */
  6540. /* USER CODE END UART4_MspInit 0 */
  6541. /* Peripheral clock enable */
  6542. __HAL_RCC_UART4_CLK_ENABLE();
  6543. 8006e0c: 4b5f ldr r3, [pc, #380] ; (8006f8c <HAL_UART_MspInit+0x198>)
  6544. PC11 ------> UART4_RX
  6545. */
  6546. GPIO_InitStruct.Pin = GPIO_PIN_10;
  6547. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6548. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6549. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  6550. 8006e0e: a906 add r1, sp, #24
  6551. __HAL_RCC_UART4_CLK_ENABLE();
  6552. 8006e10: 69da ldr r2, [r3, #28]
  6553. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  6554. 8006e12: 485f ldr r0, [pc, #380] ; (8006f90 <HAL_UART_MspInit+0x19c>)
  6555. __HAL_RCC_UART4_CLK_ENABLE();
  6556. 8006e14: f442 2200 orr.w r2, r2, #524288 ; 0x80000
  6557. 8006e18: 61da str r2, [r3, #28]
  6558. 8006e1a: 69da ldr r2, [r3, #28]
  6559. 8006e1c: f402 2200 and.w r2, r2, #524288 ; 0x80000
  6560. 8006e20: 9200 str r2, [sp, #0]
  6561. 8006e22: 9a00 ldr r2, [sp, #0]
  6562. __HAL_RCC_GPIOC_CLK_ENABLE();
  6563. 8006e24: 699a ldr r2, [r3, #24]
  6564. 8006e26: f042 0210 orr.w r2, r2, #16
  6565. 8006e2a: 619a str r2, [r3, #24]
  6566. 8006e2c: 699b ldr r3, [r3, #24]
  6567. 8006e2e: f003 0310 and.w r3, r3, #16
  6568. 8006e32: 9301 str r3, [sp, #4]
  6569. 8006e34: 9b01 ldr r3, [sp, #4]
  6570. GPIO_InitStruct.Pin = GPIO_PIN_10;
  6571. 8006e36: f44f 6380 mov.w r3, #1024 ; 0x400
  6572. 8006e3a: 9306 str r3, [sp, #24]
  6573. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6574. 8006e3c: 2302 movs r3, #2
  6575. 8006e3e: 9307 str r3, [sp, #28]
  6576. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6577. 8006e40: 2303 movs r3, #3
  6578. 8006e42: 9309 str r3, [sp, #36] ; 0x24
  6579. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  6580. 8006e44: f7fe fbc0 bl 80055c8 <HAL_GPIO_Init>
  6581. GPIO_InitStruct.Pin = GPIO_PIN_11;
  6582. 8006e48: f44f 6300 mov.w r3, #2048 ; 0x800
  6583. 8006e4c: 9306 str r3, [sp, #24]
  6584. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6585. 8006e4e: 2300 movs r3, #0
  6586. GPIO_InitStruct.Pull = GPIO_NOPULL;
  6587. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  6588. 8006e50: a906 add r1, sp, #24
  6589. 8006e52: 484f ldr r0, [pc, #316] ; (8006f90 <HAL_UART_MspInit+0x19c>)
  6590. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6591. 8006e54: 9307 str r3, [sp, #28]
  6592. GPIO_InitStruct.Pull = GPIO_NOPULL;
  6593. 8006e56: 9308 str r3, [sp, #32]
  6594. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  6595. 8006e58: f7fe fbb6 bl 80055c8 <HAL_GPIO_Init>
  6596. /* USER CODE BEGIN USART2_MspInit 1 */
  6597. /* USER CODE END USART2_MspInit 1 */
  6598. }
  6599. }
  6600. 8006e5c: b00a add sp, #40 ; 0x28
  6601. 8006e5e: bd70 pop {r4, r5, r6, pc}
  6602. else if(huart->Instance==USART1)
  6603. 8006e60: 4a4c ldr r2, [pc, #304] ; (8006f94 <HAL_UART_MspInit+0x1a0>)
  6604. 8006e62: 4293 cmp r3, r2
  6605. 8006e64: d150 bne.n 8006f08 <HAL_UART_MspInit+0x114>
  6606. __HAL_RCC_USART1_CLK_ENABLE();
  6607. 8006e66: 4b49 ldr r3, [pc, #292] ; (8006f8c <HAL_UART_MspInit+0x198>)
  6608. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6609. 8006e68: a906 add r1, sp, #24
  6610. __HAL_RCC_USART1_CLK_ENABLE();
  6611. 8006e6a: 699a ldr r2, [r3, #24]
  6612. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6613. 8006e6c: 484a ldr r0, [pc, #296] ; (8006f98 <HAL_UART_MspInit+0x1a4>)
  6614. __HAL_RCC_USART1_CLK_ENABLE();
  6615. 8006e6e: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  6616. 8006e72: 619a str r2, [r3, #24]
  6617. 8006e74: 699a ldr r2, [r3, #24]
  6618. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6619. 8006e76: 2600 movs r6, #0
  6620. __HAL_RCC_USART1_CLK_ENABLE();
  6621. 8006e78: f402 4280 and.w r2, r2, #16384 ; 0x4000
  6622. 8006e7c: 9202 str r2, [sp, #8]
  6623. 8006e7e: 9a02 ldr r2, [sp, #8]
  6624. __HAL_RCC_GPIOA_CLK_ENABLE();
  6625. 8006e80: 699a ldr r2, [r3, #24]
  6626. hdma_usart1_rx.Instance = DMA1_Channel5;
  6627. 8006e82: 4c46 ldr r4, [pc, #280] ; (8006f9c <HAL_UART_MspInit+0x1a8>)
  6628. __HAL_RCC_GPIOA_CLK_ENABLE();
  6629. 8006e84: f042 0204 orr.w r2, r2, #4
  6630. 8006e88: 619a str r2, [r3, #24]
  6631. 8006e8a: 699b ldr r3, [r3, #24]
  6632. 8006e8c: f003 0304 and.w r3, r3, #4
  6633. 8006e90: 9303 str r3, [sp, #12]
  6634. 8006e92: 9b03 ldr r3, [sp, #12]
  6635. GPIO_InitStruct.Pin = GPIO_PIN_9;
  6636. 8006e94: f44f 7300 mov.w r3, #512 ; 0x200
  6637. 8006e98: 9306 str r3, [sp, #24]
  6638. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6639. 8006e9a: 2302 movs r3, #2
  6640. 8006e9c: 9307 str r3, [sp, #28]
  6641. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6642. 8006e9e: 2303 movs r3, #3
  6643. 8006ea0: 9309 str r3, [sp, #36] ; 0x24
  6644. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6645. 8006ea2: f7fe fb91 bl 80055c8 <HAL_GPIO_Init>
  6646. GPIO_InitStruct.Pin = GPIO_PIN_10;
  6647. 8006ea6: f44f 6380 mov.w r3, #1024 ; 0x400
  6648. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6649. 8006eaa: 483b ldr r0, [pc, #236] ; (8006f98 <HAL_UART_MspInit+0x1a4>)
  6650. 8006eac: a906 add r1, sp, #24
  6651. GPIO_InitStruct.Pin = GPIO_PIN_10;
  6652. 8006eae: 9306 str r3, [sp, #24]
  6653. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6654. 8006eb0: 9607 str r6, [sp, #28]
  6655. GPIO_InitStruct.Pull = GPIO_NOPULL;
  6656. 8006eb2: 9608 str r6, [sp, #32]
  6657. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6658. 8006eb4: f7fe fb88 bl 80055c8 <HAL_GPIO_Init>
  6659. hdma_usart1_rx.Instance = DMA1_Channel5;
  6660. 8006eb8: 4b39 ldr r3, [pc, #228] ; (8006fa0 <HAL_UART_MspInit+0x1ac>)
  6661. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  6662. 8006eba: 4620 mov r0, r4
  6663. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  6664. 8006ebc: e884 0048 stmia.w r4, {r3, r6}
  6665. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  6666. 8006ec0: 2380 movs r3, #128 ; 0x80
  6667. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  6668. 8006ec2: 60a6 str r6, [r4, #8]
  6669. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  6670. 8006ec4: 60e3 str r3, [r4, #12]
  6671. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  6672. 8006ec6: 6126 str r6, [r4, #16]
  6673. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  6674. 8006ec8: 6166 str r6, [r4, #20]
  6675. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  6676. 8006eca: 61a6 str r6, [r4, #24]
  6677. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  6678. 8006ecc: 61e6 str r6, [r4, #28]
  6679. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  6680. 8006ece: f7fe f9b3 bl 8005238 <HAL_DMA_Init>
  6681. 8006ed2: b108 cbz r0, 8006ed8 <HAL_UART_MspInit+0xe4>
  6682. Error_Handler();
  6683. 8006ed4: f7ff fecc bl 8006c70 <Error_Handler>
  6684. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  6685. 8006ed8: 636c str r4, [r5, #52] ; 0x34
  6686. 8006eda: 6265 str r5, [r4, #36] ; 0x24
  6687. hdma_usart1_tx.Instance = DMA1_Channel4;
  6688. 8006edc: 4b31 ldr r3, [pc, #196] ; (8006fa4 <HAL_UART_MspInit+0x1b0>)
  6689. 8006ede: 4c32 ldr r4, [pc, #200] ; (8006fa8 <HAL_UART_MspInit+0x1b4>)
  6690. hdma_usart2_tx.Instance = DMA1_Channel7;
  6691. 8006ee0: 6023 str r3, [r4, #0]
  6692. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  6693. 8006ee2: 2310 movs r3, #16
  6694. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  6695. 8006ee4: 2280 movs r2, #128 ; 0x80
  6696. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  6697. 8006ee6: 6063 str r3, [r4, #4]
  6698. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  6699. 8006ee8: 2300 movs r3, #0
  6700. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  6701. 8006eea: 60e2 str r2, [r4, #12]
  6702. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  6703. 8006eec: 60a3 str r3, [r4, #8]
  6704. hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  6705. 8006eee: 6123 str r3, [r4, #16]
  6706. hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  6707. 8006ef0: 6163 str r3, [r4, #20]
  6708. hdma_usart2_tx.Init.Mode = DMA_NORMAL;
  6709. 8006ef2: 61a3 str r3, [r4, #24]
  6710. hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW;
  6711. 8006ef4: 61e3 str r3, [r4, #28]
  6712. if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK)
  6713. 8006ef6: 4620 mov r0, r4
  6714. 8006ef8: f7fe f99e bl 8005238 <HAL_DMA_Init>
  6715. 8006efc: b108 cbz r0, 8006f02 <HAL_UART_MspInit+0x10e>
  6716. Error_Handler();
  6717. 8006efe: f7ff feb7 bl 8006c70 <Error_Handler>
  6718. __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx);
  6719. 8006f02: 632c str r4, [r5, #48] ; 0x30
  6720. 8006f04: 6265 str r5, [r4, #36] ; 0x24
  6721. }
  6722. 8006f06: e7a9 b.n 8006e5c <HAL_UART_MspInit+0x68>
  6723. else if(huart->Instance==USART2)
  6724. 8006f08: 4a28 ldr r2, [pc, #160] ; (8006fac <HAL_UART_MspInit+0x1b8>)
  6725. 8006f0a: 4293 cmp r3, r2
  6726. 8006f0c: d1a6 bne.n 8006e5c <HAL_UART_MspInit+0x68>
  6727. __HAL_RCC_USART2_CLK_ENABLE();
  6728. 8006f0e: 4b1f ldr r3, [pc, #124] ; (8006f8c <HAL_UART_MspInit+0x198>)
  6729. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6730. 8006f10: a906 add r1, sp, #24
  6731. __HAL_RCC_USART2_CLK_ENABLE();
  6732. 8006f12: 69da ldr r2, [r3, #28]
  6733. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6734. 8006f14: 4820 ldr r0, [pc, #128] ; (8006f98 <HAL_UART_MspInit+0x1a4>)
  6735. __HAL_RCC_USART2_CLK_ENABLE();
  6736. 8006f16: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  6737. 8006f1a: 61da str r2, [r3, #28]
  6738. 8006f1c: 69da ldr r2, [r3, #28]
  6739. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6740. 8006f1e: 2600 movs r6, #0
  6741. __HAL_RCC_USART2_CLK_ENABLE();
  6742. 8006f20: f402 3200 and.w r2, r2, #131072 ; 0x20000
  6743. 8006f24: 9204 str r2, [sp, #16]
  6744. 8006f26: 9a04 ldr r2, [sp, #16]
  6745. __HAL_RCC_GPIOA_CLK_ENABLE();
  6746. 8006f28: 699a ldr r2, [r3, #24]
  6747. hdma_usart2_rx.Instance = DMA1_Channel6;
  6748. 8006f2a: 4c21 ldr r4, [pc, #132] ; (8006fb0 <HAL_UART_MspInit+0x1bc>)
  6749. __HAL_RCC_GPIOA_CLK_ENABLE();
  6750. 8006f2c: f042 0204 orr.w r2, r2, #4
  6751. 8006f30: 619a str r2, [r3, #24]
  6752. 8006f32: 699b ldr r3, [r3, #24]
  6753. 8006f34: f003 0304 and.w r3, r3, #4
  6754. 8006f38: 9305 str r3, [sp, #20]
  6755. 8006f3a: 9b05 ldr r3, [sp, #20]
  6756. GPIO_InitStruct.Pin = GPIO_PIN_2;
  6757. 8006f3c: 2304 movs r3, #4
  6758. 8006f3e: 9306 str r3, [sp, #24]
  6759. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6760. 8006f40: 2302 movs r3, #2
  6761. 8006f42: 9307 str r3, [sp, #28]
  6762. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6763. 8006f44: 2303 movs r3, #3
  6764. 8006f46: 9309 str r3, [sp, #36] ; 0x24
  6765. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6766. 8006f48: f7fe fb3e bl 80055c8 <HAL_GPIO_Init>
  6767. GPIO_InitStruct.Pin = GPIO_PIN_3;
  6768. 8006f4c: 2308 movs r3, #8
  6769. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6770. 8006f4e: 4812 ldr r0, [pc, #72] ; (8006f98 <HAL_UART_MspInit+0x1a4>)
  6771. 8006f50: a906 add r1, sp, #24
  6772. GPIO_InitStruct.Pin = GPIO_PIN_3;
  6773. 8006f52: 9306 str r3, [sp, #24]
  6774. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6775. 8006f54: 9607 str r6, [sp, #28]
  6776. GPIO_InitStruct.Pull = GPIO_NOPULL;
  6777. 8006f56: 9608 str r6, [sp, #32]
  6778. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6779. 8006f58: f7fe fb36 bl 80055c8 <HAL_GPIO_Init>
  6780. hdma_usart2_rx.Instance = DMA1_Channel6;
  6781. 8006f5c: 4b15 ldr r3, [pc, #84] ; (8006fb4 <HAL_UART_MspInit+0x1c0>)
  6782. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  6783. 8006f5e: 4620 mov r0, r4
  6784. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  6785. 8006f60: e884 0048 stmia.w r4, {r3, r6}
  6786. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  6787. 8006f64: 2380 movs r3, #128 ; 0x80
  6788. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  6789. 8006f66: 60a6 str r6, [r4, #8]
  6790. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  6791. 8006f68: 60e3 str r3, [r4, #12]
  6792. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  6793. 8006f6a: 6126 str r6, [r4, #16]
  6794. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  6795. 8006f6c: 6166 str r6, [r4, #20]
  6796. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  6797. 8006f6e: 61a6 str r6, [r4, #24]
  6798. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  6799. 8006f70: 61e6 str r6, [r4, #28]
  6800. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  6801. 8006f72: f7fe f961 bl 8005238 <HAL_DMA_Init>
  6802. 8006f76: b108 cbz r0, 8006f7c <HAL_UART_MspInit+0x188>
  6803. Error_Handler();
  6804. 8006f78: f7ff fe7a bl 8006c70 <Error_Handler>
  6805. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  6806. 8006f7c: 636c str r4, [r5, #52] ; 0x34
  6807. 8006f7e: 6265 str r5, [r4, #36] ; 0x24
  6808. hdma_usart2_tx.Instance = DMA1_Channel7;
  6809. 8006f80: 4b0d ldr r3, [pc, #52] ; (8006fb8 <HAL_UART_MspInit+0x1c4>)
  6810. 8006f82: 4c0e ldr r4, [pc, #56] ; (8006fbc <HAL_UART_MspInit+0x1c8>)
  6811. 8006f84: e7ac b.n 8006ee0 <HAL_UART_MspInit+0xec>
  6812. 8006f86: bf00 nop
  6813. 8006f88: 40004c00 .word 0x40004c00
  6814. 8006f8c: 40021000 .word 0x40021000
  6815. 8006f90: 40011000 .word 0x40011000
  6816. 8006f94: 40013800 .word 0x40013800
  6817. 8006f98: 40010800 .word 0x40010800
  6818. 8006f9c: 20000574 .word 0x20000574
  6819. 8006fa0: 40020058 .word 0x40020058
  6820. 8006fa4: 40020044 .word 0x40020044
  6821. 8006fa8: 200004d0 .word 0x200004d0
  6822. 8006fac: 40004400 .word 0x40004400
  6823. 8006fb0: 2000045c .word 0x2000045c
  6824. 8006fb4: 4002006c .word 0x4002006c
  6825. 8006fb8: 40020080 .word 0x40020080
  6826. 8006fbc: 200005b8 .word 0x200005b8
  6827. 08006fc0 <NMI_Handler>:
  6828. 8006fc0: 4770 bx lr
  6829. 08006fc2 <HardFault_Handler>:
  6830. /**
  6831. * @brief This function handles Hard fault interrupt.
  6832. */
  6833. void HardFault_Handler(void)
  6834. {
  6835. 8006fc2: e7fe b.n 8006fc2 <HardFault_Handler>
  6836. 08006fc4 <MemManage_Handler>:
  6837. /**
  6838. * @brief This function handles Memory management fault.
  6839. */
  6840. void MemManage_Handler(void)
  6841. {
  6842. 8006fc4: e7fe b.n 8006fc4 <MemManage_Handler>
  6843. 08006fc6 <BusFault_Handler>:
  6844. /**
  6845. * @brief This function handles Prefetch fault, memory access fault.
  6846. */
  6847. void BusFault_Handler(void)
  6848. {
  6849. 8006fc6: e7fe b.n 8006fc6 <BusFault_Handler>
  6850. 08006fc8 <UsageFault_Handler>:
  6851. /**
  6852. * @brief This function handles Undefined instruction or illegal state.
  6853. */
  6854. void UsageFault_Handler(void)
  6855. {
  6856. 8006fc8: e7fe b.n 8006fc8 <UsageFault_Handler>
  6857. 08006fca <SVC_Handler>:
  6858. 8006fca: 4770 bx lr
  6859. 08006fcc <DebugMon_Handler>:
  6860. 8006fcc: 4770 bx lr
  6861. 08006fce <PendSV_Handler>:
  6862. /**
  6863. * @brief This function handles Pendable request for system service.
  6864. */
  6865. void PendSV_Handler(void)
  6866. {
  6867. 8006fce: 4770 bx lr
  6868. 08006fd0 <SysTick_Handler>:
  6869. void SysTick_Handler(void)
  6870. {
  6871. /* USER CODE BEGIN SysTick_IRQn 0 */
  6872. /* USER CODE END SysTick_IRQn 0 */
  6873. HAL_IncTick();
  6874. 8006fd0: f7fd bdf8 b.w 8004bc4 <HAL_IncTick>
  6875. 08006fd4 <DMA1_Channel1_IRQHandler>:
  6876. void DMA1_Channel1_IRQHandler(void)
  6877. {
  6878. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  6879. /* USER CODE END DMA1_Channel1_IRQn 0 */
  6880. HAL_DMA_IRQHandler(&hdma_adc1);
  6881. 8006fd4: 4801 ldr r0, [pc, #4] ; (8006fdc <DMA1_Channel1_IRQHandler+0x8>)
  6882. 8006fd6: f7fe ba1b b.w 8005410 <HAL_DMA_IRQHandler>
  6883. 8006fda: bf00 nop
  6884. 8006fdc: 2000063c .word 0x2000063c
  6885. 08006fe0 <DMA1_Channel4_IRQHandler>:
  6886. void DMA1_Channel4_IRQHandler(void)
  6887. {
  6888. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  6889. /* USER CODE END DMA1_Channel4_IRQn 0 */
  6890. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  6891. 8006fe0: 4801 ldr r0, [pc, #4] ; (8006fe8 <DMA1_Channel4_IRQHandler+0x8>)
  6892. 8006fe2: f7fe ba15 b.w 8005410 <HAL_DMA_IRQHandler>
  6893. 8006fe6: bf00 nop
  6894. 8006fe8: 200004d0 .word 0x200004d0
  6895. 08006fec <DMA1_Channel5_IRQHandler>:
  6896. void DMA1_Channel5_IRQHandler(void)
  6897. {
  6898. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  6899. /* USER CODE END DMA1_Channel5_IRQn 0 */
  6900. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  6901. 8006fec: 4801 ldr r0, [pc, #4] ; (8006ff4 <DMA1_Channel5_IRQHandler+0x8>)
  6902. 8006fee: f7fe ba0f b.w 8005410 <HAL_DMA_IRQHandler>
  6903. 8006ff2: bf00 nop
  6904. 8006ff4: 20000574 .word 0x20000574
  6905. 08006ff8 <DMA1_Channel6_IRQHandler>:
  6906. void DMA1_Channel6_IRQHandler(void)
  6907. {
  6908. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  6909. /* USER CODE END DMA1_Channel6_IRQn 0 */
  6910. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  6911. 8006ff8: 4801 ldr r0, [pc, #4] ; (8007000 <DMA1_Channel6_IRQHandler+0x8>)
  6912. 8006ffa: f7fe ba09 b.w 8005410 <HAL_DMA_IRQHandler>
  6913. 8006ffe: bf00 nop
  6914. 8007000: 2000045c .word 0x2000045c
  6915. 08007004 <DMA1_Channel7_IRQHandler>:
  6916. void DMA1_Channel7_IRQHandler(void)
  6917. {
  6918. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  6919. /* USER CODE END DMA1_Channel7_IRQn 0 */
  6920. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  6921. 8007004: 4801 ldr r0, [pc, #4] ; (800700c <DMA1_Channel7_IRQHandler+0x8>)
  6922. 8007006: f7fe ba03 b.w 8005410 <HAL_DMA_IRQHandler>
  6923. 800700a: bf00 nop
  6924. 800700c: 200005b8 .word 0x200005b8
  6925. 08007010 <ADC1_2_IRQHandler>:
  6926. /**
  6927. * @brief This function handles ADC1 and ADC2 global interrupts.
  6928. */
  6929. void ADC1_2_IRQHandler(void)
  6930. {
  6931. 8007010: b508 push {r3, lr}
  6932. /* USER CODE BEGIN ADC1_2_IRQn 0 */
  6933. /* USER CODE END ADC1_2_IRQn 0 */
  6934. HAL_ADC_IRQHandler(&hadc1);
  6935. 8007012: 4804 ldr r0, [pc, #16] ; (8007024 <ADC1_2_IRQHandler+0x14>)
  6936. 8007014: f7fd fe29 bl 8004c6a <HAL_ADC_IRQHandler>
  6937. HAL_ADC_IRQHandler(&hadc2);
  6938. /* USER CODE BEGIN ADC1_2_IRQn 1 */
  6939. /* USER CODE END ADC1_2_IRQn 1 */
  6940. }
  6941. 8007018: e8bd 4008 ldmia.w sp!, {r3, lr}
  6942. HAL_ADC_IRQHandler(&hadc2);
  6943. 800701c: 4802 ldr r0, [pc, #8] ; (8007028 <ADC1_2_IRQHandler+0x18>)
  6944. 800701e: f7fd be24 b.w 8004c6a <HAL_ADC_IRQHandler>
  6945. 8007022: bf00 nop
  6946. 8007024: 20000514 .word 0x20000514
  6947. 8007028: 200004a0 .word 0x200004a0
  6948. 0800702c <USART1_IRQHandler>:
  6949. void USART1_IRQHandler(void)
  6950. {
  6951. /* USER CODE BEGIN USART1_IRQn 0 */
  6952. /* USER CODE END USART1_IRQn 0 */
  6953. HAL_UART_IRQHandler(&huart1);
  6954. 800702c: 4801 ldr r0, [pc, #4] ; (8007034 <USART1_IRQHandler+0x8>)
  6955. 800702e: f7ff ba31 b.w 8006494 <HAL_UART_IRQHandler>
  6956. 8007032: bf00 nop
  6957. 8007034: 200005fc .word 0x200005fc
  6958. 08007038 <USART2_IRQHandler>:
  6959. void USART2_IRQHandler(void)
  6960. {
  6961. /* USER CODE BEGIN USART2_IRQn 0 */
  6962. /* USER CODE END USART2_IRQn 0 */
  6963. HAL_UART_IRQHandler(&huart2);
  6964. 8007038: 4801 ldr r0, [pc, #4] ; (8007040 <USART2_IRQHandler+0x8>)
  6965. 800703a: f7ff ba2b b.w 8006494 <HAL_UART_IRQHandler>
  6966. 800703e: bf00 nop
  6967. 8007040: 20000700 .word 0x20000700
  6968. 08007044 <ADC3_IRQHandler>:
  6969. void ADC3_IRQHandler(void)
  6970. {
  6971. /* USER CODE BEGIN ADC3_IRQn 0 */
  6972. /* USER CODE END ADC3_IRQn 0 */
  6973. HAL_ADC_IRQHandler(&hadc3);
  6974. 8007044: 4801 ldr r0, [pc, #4] ; (800704c <ADC3_IRQHandler+0x8>)
  6975. 8007046: f7fd be10 b.w 8004c6a <HAL_ADC_IRQHandler>
  6976. 800704a: bf00 nop
  6977. 800704c: 20000544 .word 0x20000544
  6978. 08007050 <UART4_IRQHandler>:
  6979. void UART4_IRQHandler(void)
  6980. {
  6981. /* USER CODE BEGIN UART4_IRQn 0 */
  6982. /* USER CODE END UART4_IRQn 0 */
  6983. HAL_UART_IRQHandler(&huart4);
  6984. 8007050: 4801 ldr r0, [pc, #4] ; (8007058 <UART4_IRQHandler+0x8>)
  6985. 8007052: f7ff ba1f b.w 8006494 <HAL_UART_IRQHandler>
  6986. 8007056: bf00 nop
  6987. 8007058: 200006c0 .word 0x200006c0
  6988. 0800705c <TIM6_IRQHandler>:
  6989. void TIM6_IRQHandler(void)
  6990. {
  6991. /* USER CODE BEGIN TIM6_IRQn 0 */
  6992. /* USER CODE END TIM6_IRQn 0 */
  6993. HAL_TIM_IRQHandler(&htim6);
  6994. 800705c: 4801 ldr r0, [pc, #4] ; (8007064 <TIM6_IRQHandler+0x8>)
  6995. 800705e: f7fe becf b.w 8005e00 <HAL_TIM_IRQHandler>
  6996. 8007062: bf00 nop
  6997. 8007064: 20000680 .word 0x20000680
  6998. 08007068 <_read>:
  6999. _kill(status, -1);
  7000. while (1) {} /* Make sure we hang here */
  7001. }
  7002. __attribute__((weak)) int _read(int file, char *ptr, int len)
  7003. {
  7004. 8007068: b570 push {r4, r5, r6, lr}
  7005. 800706a: 460e mov r6, r1
  7006. 800706c: 4615 mov r5, r2
  7007. int DataIdx;
  7008. for (DataIdx = 0; DataIdx < len; DataIdx++)
  7009. 800706e: 460c mov r4, r1
  7010. 8007070: 1ba3 subs r3, r4, r6
  7011. 8007072: 429d cmp r5, r3
  7012. 8007074: dc01 bgt.n 800707a <_read+0x12>
  7013. {
  7014. *ptr++ = __io_getchar();
  7015. }
  7016. return len;
  7017. }
  7018. 8007076: 4628 mov r0, r5
  7019. 8007078: bd70 pop {r4, r5, r6, pc}
  7020. *ptr++ = __io_getchar();
  7021. 800707a: f3af 8000 nop.w
  7022. 800707e: f804 0b01 strb.w r0, [r4], #1
  7023. 8007082: e7f5 b.n 8007070 <_read+0x8>
  7024. 08007084 <_sbrk>:
  7025. }
  7026. return len;
  7027. }
  7028. caddr_t _sbrk(int incr)
  7029. {
  7030. 8007084: b508 push {r3, lr}
  7031. extern char end asm("end");
  7032. static char *heap_end;
  7033. char *prev_heap_end;
  7034. if (heap_end == 0)
  7035. 8007086: 4b0a ldr r3, [pc, #40] ; (80070b0 <_sbrk+0x2c>)
  7036. {
  7037. 8007088: 4602 mov r2, r0
  7038. if (heap_end == 0)
  7039. 800708a: 6819 ldr r1, [r3, #0]
  7040. 800708c: b909 cbnz r1, 8007092 <_sbrk+0xe>
  7041. heap_end = &end;
  7042. 800708e: 4909 ldr r1, [pc, #36] ; (80070b4 <_sbrk+0x30>)
  7043. 8007090: 6019 str r1, [r3, #0]
  7044. prev_heap_end = heap_end;
  7045. if (heap_end + incr > stack_ptr)
  7046. 8007092: 4669 mov r1, sp
  7047. prev_heap_end = heap_end;
  7048. 8007094: 6818 ldr r0, [r3, #0]
  7049. if (heap_end + incr > stack_ptr)
  7050. 8007096: 4402 add r2, r0
  7051. 8007098: 428a cmp r2, r1
  7052. 800709a: d906 bls.n 80070aa <_sbrk+0x26>
  7053. {
  7054. // write(1, "Heap and stack collision\n", 25);
  7055. // abort();
  7056. errno = ENOMEM;
  7057. 800709c: f000 f90a bl 80072b4 <__errno>
  7058. 80070a0: 230c movs r3, #12
  7059. 80070a2: 6003 str r3, [r0, #0]
  7060. return (caddr_t) -1;
  7061. 80070a4: f04f 30ff mov.w r0, #4294967295
  7062. 80070a8: bd08 pop {r3, pc}
  7063. }
  7064. heap_end += incr;
  7065. 80070aa: 601a str r2, [r3, #0]
  7066. return (caddr_t) prev_heap_end;
  7067. }
  7068. 80070ac: bd08 pop {r3, pc}
  7069. 80070ae: bf00 nop
  7070. 80070b0: 2000040c .word 0x2000040c
  7071. 80070b4: 20001360 .word 0x20001360
  7072. 080070b8 <_close>:
  7073. int _close(int file)
  7074. {
  7075. return -1;
  7076. }
  7077. 80070b8: f04f 30ff mov.w r0, #4294967295
  7078. 80070bc: 4770 bx lr
  7079. 080070be <_fstat>:
  7080. int _fstat(int file, struct stat *st)
  7081. {
  7082. st->st_mode = S_IFCHR;
  7083. 80070be: f44f 5300 mov.w r3, #8192 ; 0x2000
  7084. return 0;
  7085. }
  7086. 80070c2: 2000 movs r0, #0
  7087. st->st_mode = S_IFCHR;
  7088. 80070c4: 604b str r3, [r1, #4]
  7089. }
  7090. 80070c6: 4770 bx lr
  7091. 080070c8 <_isatty>:
  7092. int _isatty(int file)
  7093. {
  7094. return 1;
  7095. }
  7096. 80070c8: 2001 movs r0, #1
  7097. 80070ca: 4770 bx lr
  7098. 080070cc <_lseek>:
  7099. int _lseek(int file, int ptr, int dir)
  7100. {
  7101. return 0;
  7102. }
  7103. 80070cc: 2000 movs r0, #0
  7104. 80070ce: 4770 bx lr
  7105. 080070d0 <SystemInit>:
  7106. */
  7107. void SystemInit (void)
  7108. {
  7109. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  7110. /* Set HSION bit */
  7111. RCC->CR |= 0x00000001U;
  7112. 80070d0: 4b0e ldr r3, [pc, #56] ; (800710c <SystemInit+0x3c>)
  7113. 80070d2: 681a ldr r2, [r3, #0]
  7114. 80070d4: f042 0201 orr.w r2, r2, #1
  7115. 80070d8: 601a str r2, [r3, #0]
  7116. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  7117. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  7118. RCC->CFGR &= 0xF8FF0000U;
  7119. 80070da: 6859 ldr r1, [r3, #4]
  7120. 80070dc: 4a0c ldr r2, [pc, #48] ; (8007110 <SystemInit+0x40>)
  7121. 80070de: 400a ands r2, r1
  7122. 80070e0: 605a str r2, [r3, #4]
  7123. #else
  7124. RCC->CFGR &= 0xF0FF0000U;
  7125. #endif /* STM32F105xC */
  7126. /* Reset HSEON, CSSON and PLLON bits */
  7127. RCC->CR &= 0xFEF6FFFFU;
  7128. 80070e2: 681a ldr r2, [r3, #0]
  7129. 80070e4: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  7130. 80070e8: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  7131. 80070ec: 601a str r2, [r3, #0]
  7132. /* Reset HSEBYP bit */
  7133. RCC->CR &= 0xFFFBFFFFU;
  7134. 80070ee: 681a ldr r2, [r3, #0]
  7135. 80070f0: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  7136. 80070f4: 601a str r2, [r3, #0]
  7137. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  7138. RCC->CFGR &= 0xFF80FFFFU;
  7139. 80070f6: 685a ldr r2, [r3, #4]
  7140. 80070f8: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  7141. 80070fc: 605a str r2, [r3, #4]
  7142. /* Reset CFGR2 register */
  7143. RCC->CFGR2 = 0x00000000U;
  7144. #else
  7145. /* Disable all interrupts and clear pending bits */
  7146. RCC->CIR = 0x009F0000U;
  7147. 80070fe: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  7148. 8007102: 609a str r2, [r3, #8]
  7149. #endif
  7150. #ifdef VECT_TAB_SRAM
  7151. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  7152. #else
  7153. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  7154. 8007104: 4a03 ldr r2, [pc, #12] ; (8007114 <SystemInit+0x44>)
  7155. 8007106: 4b04 ldr r3, [pc, #16] ; (8007118 <SystemInit+0x48>)
  7156. 8007108: 609a str r2, [r3, #8]
  7157. 800710a: 4770 bx lr
  7158. 800710c: 40021000 .word 0x40021000
  7159. 8007110: f8ff0000 .word 0xf8ff0000
  7160. 8007114: 08004000 .word 0x08004000
  7161. 8007118: e000ed00 .word 0xe000ed00
  7162. 0800711c <InitUartQueue>:
  7163. bool UartDataisReved;
  7164. void InitUartQueue(UART_HandleTypeDef *huart,pUARTQUEUE pQueue)
  7165. {
  7166. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  7167. pQueue->data = pQueue->head = pQueue->tail = 0;
  7168. 800711c: 2300 movs r3, #0
  7169. {
  7170. 800711e: b430 push {r4, r5}
  7171. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  7172. 8007120: 6805 ldr r5, [r0, #0]
  7173. if (HAL_UART_Receive_DMA(dst, pQueue->Buffer, 1) != HAL_OK)
  7174. 8007122: 4c07 ldr r4, [pc, #28] ; (8007140 <InitUartQueue+0x24>)
  7175. pQueue->data = pQueue->head = pQueue->tail = 0;
  7176. 8007124: 604b str r3, [r1, #4]
  7177. 8007126: 600b str r3, [r1, #0]
  7178. 8007128: 608b str r3, [r1, #8]
  7179. if (HAL_UART_Receive_DMA(dst, pQueue->Buffer, 1) != HAL_OK)
  7180. 800712a: 4806 ldr r0, [pc, #24] ; (8007144 <InitUartQueue+0x28>)
  7181. 800712c: 4b06 ldr r3, [pc, #24] ; (8007148 <InitUartQueue+0x2c>)
  7182. 800712e: 2201 movs r2, #1
  7183. 8007130: 4285 cmp r5, r0
  7184. 8007132: bf0c ite eq
  7185. 8007134: 4620 moveq r0, r4
  7186. 8007136: 4618 movne r0, r3
  7187. {
  7188. // _Error_Handler(__FILE__, __LINE__);
  7189. }
  7190. //HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1);
  7191. //HAL_UART_Receive_IT(hTerminal, pQueue->Buffer + pQueue->head, 1);
  7192. }
  7193. 8007138: bc30 pop {r4, r5}
  7194. if (HAL_UART_Receive_DMA(dst, pQueue->Buffer, 1) != HAL_OK)
  7195. 800713a: 310c adds r1, #12
  7196. 800713c: f7ff b8bc b.w 80062b8 <HAL_UART_Receive_DMA>
  7197. 8007140: 20000700 .word 0x20000700
  7198. 8007144: 40004400 .word 0x40004400
  7199. 8007148: 200005fc .word 0x200005fc
  7200. 0800714c <UartDataRecvSet>:
  7201. HAL_UART_Receive_DMA(dst, pQueue->Buffer + pQueue->head, 1);
  7202. UartDataRecvSet(true);
  7203. // Set_UartRcv(true);
  7204. }
  7205. void UartDataRecvSet(bool val){
  7206. UartDataisReved = val;
  7207. 800714c: 4b01 ldr r3, [pc, #4] ; (8007154 <UartDataRecvSet+0x8>)
  7208. 800714e: 7018 strb r0, [r3, #0]
  7209. 8007150: 4770 bx lr
  7210. 8007152: bf00 nop
  7211. 8007154: 20000740 .word 0x20000740
  7212. 08007158 <UartDataRecvGet>:
  7213. }
  7214. bool UartDataRecvGet(void){
  7215. return UartDataisReved;
  7216. }
  7217. 8007158: 4b01 ldr r3, [pc, #4] ; (8007160 <UartDataRecvGet+0x8>)
  7218. 800715a: 7818 ldrb r0, [r3, #0]
  7219. 800715c: 4770 bx lr
  7220. 800715e: bf00 nop
  7221. 8007160: 20000740 .word 0x20000740
  7222. 08007164 <GetDataFromUartQueue>:
  7223. uint8_t uart_buf[QUEUE_BUFFER_LENGTH];
  7224. bool GoodDataStatus = false;
  7225. void GetDataFromUartQueue(UART_HandleTypeDef *huart)
  7226. {
  7227. 8007164: b570 push {r4, r5, r6, lr}
  7228. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  7229. pUARTQUEUE pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue);
  7230. 8007166: 6801 ldr r1, [r0, #0]
  7231. 8007168: 4a19 ldr r2, [pc, #100] ; (80071d0 <GetDataFromUartQueue+0x6c>)
  7232. 800716a: 4b1a ldr r3, [pc, #104] ; (80071d4 <GetDataFromUartQueue+0x70>)
  7233. 800716c: 4c1a ldr r4, [pc, #104] ; (80071d8 <GetDataFromUartQueue+0x74>)
  7234. }else{
  7235. printf("%c",*(pQueue->Buffer + pQueue->tail));
  7236. }
  7237. #endif // PYJ.2019.12.13_END --
  7238. printf("%c",*(pQueue->Buffer + pQueue->tail));
  7239. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  7240. 800716e: 4e1b ldr r6, [pc, #108] ; (80071dc <GetDataFromUartQueue+0x78>)
  7241. pUARTQUEUE pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue);
  7242. 8007170: 4291 cmp r1, r2
  7243. 8007172: bf18 it ne
  7244. 8007174: 461c movne r4, r3
  7245. printf("%c",*(pQueue->Buffer + pQueue->tail));
  7246. 8007176: 6863 ldr r3, [r4, #4]
  7247. 8007178: f104 050c add.w r5, r4, #12
  7248. 800717c: 5ce8 ldrb r0, [r5, r3]
  7249. 800717e: f000 fd45 bl 8007c0c <putchar>
  7250. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  7251. 8007182: 6830 ldr r0, [r6, #0]
  7252. 8007184: 1c43 adds r3, r0, #1
  7253. 8007186: 6033 str r3, [r6, #0]
  7254. 8007188: 6863 ldr r3, [r4, #4]
  7255. 800718a: 5ce9 ldrb r1, [r5, r3]
  7256. 800718c: 4d14 ldr r5, [pc, #80] ; (80071e0 <GetDataFromUartQueue+0x7c>)
  7257. if(*(pQueue->Buffer + pQueue->tail) == 0xbe)
  7258. 800718e: 29be cmp r1, #190 ; 0xbe
  7259. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  7260. 8007190: 5429 strb r1, [r5, r0]
  7261. GoodDataStatus = true;
  7262. 8007192: bf04 itt eq
  7263. 8007194: 2101 moveq r1, #1
  7264. 8007196: 4a13 ldreq r2, [pc, #76] ; (80071e4 <GetDataFromUartQueue+0x80>)
  7265. //if (HAL_UART_Transmit_DMA(&hTerminal, pQueue->Buffer + pQueue->tail, 1) != HAL_OK)
  7266. //{
  7267. // _Error_Handler(__FILE__, __LINE__);
  7268. //}
  7269. // printf("\r\n");
  7270. pQueue->tail++;
  7271. 8007198: f103 0301 add.w r3, r3, #1
  7272. GoodDataStatus = true;
  7273. 800719c: bf08 it eq
  7274. 800719e: 7011 strbeq r1, [r2, #0]
  7275. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  7276. 80071a0: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  7277. 80071a4: bfa8 it ge
  7278. 80071a6: 2300 movge r3, #0
  7279. pQueue->data--;
  7280. 80071a8: 68a5 ldr r5, [r4, #8]
  7281. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  7282. 80071aa: 6063 str r3, [r4, #4]
  7283. pQueue->data--;
  7284. 80071ac: 3d01 subs r5, #1
  7285. 80071ae: 60a5 str r5, [r4, #8]
  7286. if(pQueue->data == 0 && GoodDataStatus == true){
  7287. 80071b0: b965 cbnz r5, 80071cc <GetDataFromUartQueue+0x68>
  7288. 80071b2: 4c0c ldr r4, [pc, #48] ; (80071e4 <GetDataFromUartQueue+0x80>)
  7289. 80071b4: 7823 ldrb r3, [r4, #0]
  7290. 80071b6: b14b cbz r3, 80071cc <GetDataFromUartQueue+0x68>
  7291. ESP8266_StrFilter(&uart_buf[Header]);
  7292. 80071b8: 4809 ldr r0, [pc, #36] ; (80071e0 <GetDataFromUartQueue+0x7c>)
  7293. 80071ba: f7ff fa8b bl 80066d4 <ESP8266_StrFilter>
  7294. memset(uart_buf,NULL,cnt);
  7295. 80071be: 6832 ldr r2, [r6, #0]
  7296. 80071c0: 4629 mov r1, r5
  7297. 80071c2: 4807 ldr r0, [pc, #28] ; (80071e0 <GetDataFromUartQueue+0x7c>)
  7298. 80071c4: f000 f8a0 bl 8007308 <memset>
  7299. cnt = 0;
  7300. 80071c8: 6035 str r5, [r6, #0]
  7301. GoodDataStatus = false;
  7302. 80071ca: 7025 strb r5, [r4, #0]
  7303. 80071cc: bd70 pop {r4, r5, r6, pc}
  7304. 80071ce: bf00 nop
  7305. 80071d0: 40004400 .word 0x40004400
  7306. 80071d4: 20000b44 .word 0x20000b44
  7307. 80071d8: 20000f50 .word 0x20000f50
  7308. 80071dc: 20000414 .word 0x20000414
  7309. 80071e0: 20000741 .word 0x20000741
  7310. 80071e4: 20000410 .word 0x20000410
  7311. 080071e8 <HAL_UART_RxCpltCallback>:
  7312. {
  7313. 80071e8: b538 push {r3, r4, r5, lr}
  7314. pUARTQUEUE pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue);
  7315. 80071ea: 6802 ldr r2, [r0, #0]
  7316. 80071ec: 4b12 ldr r3, [pc, #72] ; (8007238 <HAL_UART_RxCpltCallback+0x50>)
  7317. 80071ee: 4c13 ldr r4, [pc, #76] ; (800723c <HAL_UART_RxCpltCallback+0x54>)
  7318. 80071f0: 429a cmp r2, r3
  7319. 80071f2: 4b13 ldr r3, [pc, #76] ; (8007240 <HAL_UART_RxCpltCallback+0x58>)
  7320. 80071f4: 4d13 ldr r5, [pc, #76] ; (8007244 <HAL_UART_RxCpltCallback+0x5c>)
  7321. 80071f6: bf08 it eq
  7322. 80071f8: 461c moveq r4, r3
  7323. 80071fa: 4b13 ldr r3, [pc, #76] ; (8007248 <HAL_UART_RxCpltCallback+0x60>)
  7324. 80071fc: bf08 it eq
  7325. 80071fe: 461d moveq r5, r3
  7326. pQueue->head++;
  7327. 8007200: 6823 ldr r3, [r4, #0]
  7328. 8007202: 3301 adds r3, #1
  7329. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  7330. 8007204: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  7331. 8007208: bfa8 it ge
  7332. 800720a: 2300 movge r3, #0
  7333. 800720c: 6023 str r3, [r4, #0]
  7334. pQueue->data++;
  7335. 800720e: 68a3 ldr r3, [r4, #8]
  7336. 8007210: 3301 adds r3, #1
  7337. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  7338. 8007212: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  7339. pQueue->data++;
  7340. 8007216: 60a3 str r3, [r4, #8]
  7341. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  7342. 8007218: db01 blt.n 800721e <HAL_UART_RxCpltCallback+0x36>
  7343. GetDataFromUartQueue(huart);
  7344. 800721a: f7ff ffa3 bl 8007164 <GetDataFromUartQueue>
  7345. HAL_UART_Receive_DMA(dst, pQueue->Buffer + pQueue->head, 1);
  7346. 800721e: 6823 ldr r3, [r4, #0]
  7347. 8007220: f104 010c add.w r1, r4, #12
  7348. 8007224: 2201 movs r2, #1
  7349. 8007226: 4419 add r1, r3
  7350. 8007228: 4628 mov r0, r5
  7351. 800722a: f7ff f845 bl 80062b8 <HAL_UART_Receive_DMA>
  7352. UartDataisReved = val;
  7353. 800722e: 2201 movs r2, #1
  7354. 8007230: 4b06 ldr r3, [pc, #24] ; (800724c <HAL_UART_RxCpltCallback+0x64>)
  7355. 8007232: 701a strb r2, [r3, #0]
  7356. 8007234: bd38 pop {r3, r4, r5, pc}
  7357. 8007236: bf00 nop
  7358. 8007238: 40004400 .word 0x40004400
  7359. 800723c: 20000b44 .word 0x20000b44
  7360. 8007240: 20000f50 .word 0x20000f50
  7361. 8007244: 200005fc .word 0x200005fc
  7362. 8007248: 20000700 .word 0x20000700
  7363. 800724c: 20000740 .word 0x20000740
  7364. 08007250 <Uart2_Data_Send>:
  7365. }
  7366. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  7367. HAL_UART_Transmit_DMA(&huart1, data,size);
  7368. }
  7369. void Uart2_Data_Send(uint8_t* data,uint8_t size){
  7370. HAL_UART_Transmit_DMA(&huart2, data,size);
  7371. 8007250: 460a mov r2, r1
  7372. 8007252: 4601 mov r1, r0
  7373. 8007254: 4801 ldr r0, [pc, #4] ; (800725c <Uart2_Data_Send+0xc>)
  7374. 8007256: f7fe bff5 b.w 8006244 <HAL_UART_Transmit_DMA>
  7375. 800725a: bf00 nop
  7376. 800725c: 20000700 .word 0x20000700
  7377. 08007260 <Reset_Handler>:
  7378. .weak Reset_Handler
  7379. .type Reset_Handler, %function
  7380. Reset_Handler:
  7381. /* Copy the data segment initializers from flash to SRAM */
  7382. movs r1, #0
  7383. 8007260: 2100 movs r1, #0
  7384. b LoopCopyDataInit
  7385. 8007262: e003 b.n 800726c <LoopCopyDataInit>
  7386. 08007264 <CopyDataInit>:
  7387. CopyDataInit:
  7388. ldr r3, =_sidata
  7389. 8007264: 4b0b ldr r3, [pc, #44] ; (8007294 <LoopFillZerobss+0x14>)
  7390. ldr r3, [r3, r1]
  7391. 8007266: 585b ldr r3, [r3, r1]
  7392. str r3, [r0, r1]
  7393. 8007268: 5043 str r3, [r0, r1]
  7394. adds r1, r1, #4
  7395. 800726a: 3104 adds r1, #4
  7396. 0800726c <LoopCopyDataInit>:
  7397. LoopCopyDataInit:
  7398. ldr r0, =_sdata
  7399. 800726c: 480a ldr r0, [pc, #40] ; (8007298 <LoopFillZerobss+0x18>)
  7400. ldr r3, =_edata
  7401. 800726e: 4b0b ldr r3, [pc, #44] ; (800729c <LoopFillZerobss+0x1c>)
  7402. adds r2, r0, r1
  7403. 8007270: 1842 adds r2, r0, r1
  7404. cmp r2, r3
  7405. 8007272: 429a cmp r2, r3
  7406. bcc CopyDataInit
  7407. 8007274: d3f6 bcc.n 8007264 <CopyDataInit>
  7408. ldr r2, =_sbss
  7409. 8007276: 4a0a ldr r2, [pc, #40] ; (80072a0 <LoopFillZerobss+0x20>)
  7410. b LoopFillZerobss
  7411. 8007278: e002 b.n 8007280 <LoopFillZerobss>
  7412. 0800727a <FillZerobss>:
  7413. /* Zero fill the bss segment. */
  7414. FillZerobss:
  7415. movs r3, #0
  7416. 800727a: 2300 movs r3, #0
  7417. str r3, [r2], #4
  7418. 800727c: f842 3b04 str.w r3, [r2], #4
  7419. 08007280 <LoopFillZerobss>:
  7420. LoopFillZerobss:
  7421. ldr r3, = _ebss
  7422. 8007280: 4b08 ldr r3, [pc, #32] ; (80072a4 <LoopFillZerobss+0x24>)
  7423. cmp r2, r3
  7424. 8007282: 429a cmp r2, r3
  7425. bcc FillZerobss
  7426. 8007284: d3f9 bcc.n 800727a <FillZerobss>
  7427. /* Call the clock system intitialization function.*/
  7428. bl SystemInit
  7429. 8007286: f7ff ff23 bl 80070d0 <SystemInit>
  7430. /* Call static constructors */
  7431. bl __libc_init_array
  7432. 800728a: f000 f819 bl 80072c0 <__libc_init_array>
  7433. /* Call the application's entry point.*/
  7434. bl main
  7435. 800728e: f7ff facf bl 8006830 <main>
  7436. bx lr
  7437. 8007292: 4770 bx lr
  7438. ldr r3, =_sidata
  7439. 8007294: 0800a1c0 .word 0x0800a1c0
  7440. ldr r0, =_sdata
  7441. 8007298: 20000000 .word 0x20000000
  7442. ldr r3, =_edata
  7443. 800729c: 200003dc .word 0x200003dc
  7444. ldr r2, =_sbss
  7445. 80072a0: 200003dc .word 0x200003dc
  7446. ldr r3, = _ebss
  7447. 80072a4: 20001360 .word 0x20001360
  7448. 080072a8 <CAN1_RX1_IRQHandler>:
  7449. * @retval : None
  7450. */
  7451. .section .text.Default_Handler,"ax",%progbits
  7452. Default_Handler:
  7453. Infinite_Loop:
  7454. b Infinite_Loop
  7455. 80072a8: e7fe b.n 80072a8 <CAN1_RX1_IRQHandler>
  7456. 080072aa <atoi>:
  7457. 80072aa: 220a movs r2, #10
  7458. 80072ac: 2100 movs r1, #0
  7459. 80072ae: f000 be77 b.w 8007fa0 <strtol>
  7460. ...
  7461. 080072b4 <__errno>:
  7462. 80072b4: 4b01 ldr r3, [pc, #4] ; (80072bc <__errno+0x8>)
  7463. 80072b6: 6818 ldr r0, [r3, #0]
  7464. 80072b8: 4770 bx lr
  7465. 80072ba: bf00 nop
  7466. 80072bc: 2000020c .word 0x2000020c
  7467. 080072c0 <__libc_init_array>:
  7468. 80072c0: b570 push {r4, r5, r6, lr}
  7469. 80072c2: 2500 movs r5, #0
  7470. 80072c4: 4e0c ldr r6, [pc, #48] ; (80072f8 <__libc_init_array+0x38>)
  7471. 80072c6: 4c0d ldr r4, [pc, #52] ; (80072fc <__libc_init_array+0x3c>)
  7472. 80072c8: 1ba4 subs r4, r4, r6
  7473. 80072ca: 10a4 asrs r4, r4, #2
  7474. 80072cc: 42a5 cmp r5, r4
  7475. 80072ce: d109 bne.n 80072e4 <__libc_init_array+0x24>
  7476. 80072d0: f002 fd8a bl 8009de8 <_init>
  7477. 80072d4: 2500 movs r5, #0
  7478. 80072d6: 4e0a ldr r6, [pc, #40] ; (8007300 <__libc_init_array+0x40>)
  7479. 80072d8: 4c0a ldr r4, [pc, #40] ; (8007304 <__libc_init_array+0x44>)
  7480. 80072da: 1ba4 subs r4, r4, r6
  7481. 80072dc: 10a4 asrs r4, r4, #2
  7482. 80072de: 42a5 cmp r5, r4
  7483. 80072e0: d105 bne.n 80072ee <__libc_init_array+0x2e>
  7484. 80072e2: bd70 pop {r4, r5, r6, pc}
  7485. 80072e4: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  7486. 80072e8: 4798 blx r3
  7487. 80072ea: 3501 adds r5, #1
  7488. 80072ec: e7ee b.n 80072cc <__libc_init_array+0xc>
  7489. 80072ee: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  7490. 80072f2: 4798 blx r3
  7491. 80072f4: 3501 adds r5, #1
  7492. 80072f6: e7f2 b.n 80072de <__libc_init_array+0x1e>
  7493. 80072f8: 0800a1b8 .word 0x0800a1b8
  7494. 80072fc: 0800a1b8 .word 0x0800a1b8
  7495. 8007300: 0800a1b8 .word 0x0800a1b8
  7496. 8007304: 0800a1bc .word 0x0800a1bc
  7497. 08007308 <memset>:
  7498. 8007308: 4603 mov r3, r0
  7499. 800730a: 4402 add r2, r0
  7500. 800730c: 4293 cmp r3, r2
  7501. 800730e: d100 bne.n 8007312 <memset+0xa>
  7502. 8007310: 4770 bx lr
  7503. 8007312: f803 1b01 strb.w r1, [r3], #1
  7504. 8007316: e7f9 b.n 800730c <memset+0x4>
  7505. 08007318 <__cvt>:
  7506. 8007318: 2b00 cmp r3, #0
  7507. 800731a: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7508. 800731e: 461e mov r6, r3
  7509. 8007320: bfbb ittet lt
  7510. 8007322: f103 4300 addlt.w r3, r3, #2147483648 ; 0x80000000
  7511. 8007326: 461e movlt r6, r3
  7512. 8007328: 2300 movge r3, #0
  7513. 800732a: 232d movlt r3, #45 ; 0x2d
  7514. 800732c: b088 sub sp, #32
  7515. 800732e: 9f14 ldr r7, [sp, #80] ; 0x50
  7516. 8007330: 9912 ldr r1, [sp, #72] ; 0x48
  7517. 8007332: f027 0720 bic.w r7, r7, #32
  7518. 8007336: 2f46 cmp r7, #70 ; 0x46
  7519. 8007338: 4614 mov r4, r2
  7520. 800733a: 9d10 ldr r5, [sp, #64] ; 0x40
  7521. 800733c: f8dd a04c ldr.w sl, [sp, #76] ; 0x4c
  7522. 8007340: 700b strb r3, [r1, #0]
  7523. 8007342: d004 beq.n 800734e <__cvt+0x36>
  7524. 8007344: 2f45 cmp r7, #69 ; 0x45
  7525. 8007346: d100 bne.n 800734a <__cvt+0x32>
  7526. 8007348: 3501 adds r5, #1
  7527. 800734a: 2302 movs r3, #2
  7528. 800734c: e000 b.n 8007350 <__cvt+0x38>
  7529. 800734e: 2303 movs r3, #3
  7530. 8007350: aa07 add r2, sp, #28
  7531. 8007352: 9204 str r2, [sp, #16]
  7532. 8007354: aa06 add r2, sp, #24
  7533. 8007356: 9203 str r2, [sp, #12]
  7534. 8007358: e88d 0428 stmia.w sp, {r3, r5, sl}
  7535. 800735c: 4622 mov r2, r4
  7536. 800735e: 4633 mov r3, r6
  7537. 8007360: f000 ff82 bl 8008268 <_dtoa_r>
  7538. 8007364: 2f47 cmp r7, #71 ; 0x47
  7539. 8007366: 4680 mov r8, r0
  7540. 8007368: d102 bne.n 8007370 <__cvt+0x58>
  7541. 800736a: 9b11 ldr r3, [sp, #68] ; 0x44
  7542. 800736c: 07db lsls r3, r3, #31
  7543. 800736e: d526 bpl.n 80073be <__cvt+0xa6>
  7544. 8007370: 2f46 cmp r7, #70 ; 0x46
  7545. 8007372: eb08 0905 add.w r9, r8, r5
  7546. 8007376: d111 bne.n 800739c <__cvt+0x84>
  7547. 8007378: f898 3000 ldrb.w r3, [r8]
  7548. 800737c: 2b30 cmp r3, #48 ; 0x30
  7549. 800737e: d10a bne.n 8007396 <__cvt+0x7e>
  7550. 8007380: 2200 movs r2, #0
  7551. 8007382: 2300 movs r3, #0
  7552. 8007384: 4620 mov r0, r4
  7553. 8007386: 4631 mov r1, r6
  7554. 8007388: f7fd fb76 bl 8004a78 <__aeabi_dcmpeq>
  7555. 800738c: b918 cbnz r0, 8007396 <__cvt+0x7e>
  7556. 800738e: f1c5 0501 rsb r5, r5, #1
  7557. 8007392: f8ca 5000 str.w r5, [sl]
  7558. 8007396: f8da 3000 ldr.w r3, [sl]
  7559. 800739a: 4499 add r9, r3
  7560. 800739c: 2200 movs r2, #0
  7561. 800739e: 2300 movs r3, #0
  7562. 80073a0: 4620 mov r0, r4
  7563. 80073a2: 4631 mov r1, r6
  7564. 80073a4: f7fd fb68 bl 8004a78 <__aeabi_dcmpeq>
  7565. 80073a8: b938 cbnz r0, 80073ba <__cvt+0xa2>
  7566. 80073aa: 2230 movs r2, #48 ; 0x30
  7567. 80073ac: 9b07 ldr r3, [sp, #28]
  7568. 80073ae: 4599 cmp r9, r3
  7569. 80073b0: d905 bls.n 80073be <__cvt+0xa6>
  7570. 80073b2: 1c59 adds r1, r3, #1
  7571. 80073b4: 9107 str r1, [sp, #28]
  7572. 80073b6: 701a strb r2, [r3, #0]
  7573. 80073b8: e7f8 b.n 80073ac <__cvt+0x94>
  7574. 80073ba: f8cd 901c str.w r9, [sp, #28]
  7575. 80073be: 4640 mov r0, r8
  7576. 80073c0: 9b07 ldr r3, [sp, #28]
  7577. 80073c2: 9a15 ldr r2, [sp, #84] ; 0x54
  7578. 80073c4: eba3 0308 sub.w r3, r3, r8
  7579. 80073c8: 6013 str r3, [r2, #0]
  7580. 80073ca: b008 add sp, #32
  7581. 80073cc: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7582. 080073d0 <__exponent>:
  7583. 80073d0: 4603 mov r3, r0
  7584. 80073d2: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr}
  7585. 80073d4: 2900 cmp r1, #0
  7586. 80073d6: f803 2b02 strb.w r2, [r3], #2
  7587. 80073da: bfb6 itet lt
  7588. 80073dc: 222d movlt r2, #45 ; 0x2d
  7589. 80073de: 222b movge r2, #43 ; 0x2b
  7590. 80073e0: 4249 neglt r1, r1
  7591. 80073e2: 2909 cmp r1, #9
  7592. 80073e4: 7042 strb r2, [r0, #1]
  7593. 80073e6: dd21 ble.n 800742c <__exponent+0x5c>
  7594. 80073e8: f10d 0207 add.w r2, sp, #7
  7595. 80073ec: 4617 mov r7, r2
  7596. 80073ee: 260a movs r6, #10
  7597. 80073f0: fb91 f5f6 sdiv r5, r1, r6
  7598. 80073f4: fb06 1115 mls r1, r6, r5, r1
  7599. 80073f8: 2d09 cmp r5, #9
  7600. 80073fa: f101 0130 add.w r1, r1, #48 ; 0x30
  7601. 80073fe: f802 1c01 strb.w r1, [r2, #-1]
  7602. 8007402: f102 34ff add.w r4, r2, #4294967295
  7603. 8007406: 4629 mov r1, r5
  7604. 8007408: dc09 bgt.n 800741e <__exponent+0x4e>
  7605. 800740a: 3130 adds r1, #48 ; 0x30
  7606. 800740c: 3a02 subs r2, #2
  7607. 800740e: f804 1c01 strb.w r1, [r4, #-1]
  7608. 8007412: 42ba cmp r2, r7
  7609. 8007414: 461c mov r4, r3
  7610. 8007416: d304 bcc.n 8007422 <__exponent+0x52>
  7611. 8007418: 1a20 subs r0, r4, r0
  7612. 800741a: b003 add sp, #12
  7613. 800741c: bdf0 pop {r4, r5, r6, r7, pc}
  7614. 800741e: 4622 mov r2, r4
  7615. 8007420: e7e6 b.n 80073f0 <__exponent+0x20>
  7616. 8007422: f812 1b01 ldrb.w r1, [r2], #1
  7617. 8007426: f803 1b01 strb.w r1, [r3], #1
  7618. 800742a: e7f2 b.n 8007412 <__exponent+0x42>
  7619. 800742c: 2230 movs r2, #48 ; 0x30
  7620. 800742e: 461c mov r4, r3
  7621. 8007430: 4411 add r1, r2
  7622. 8007432: f804 2b02 strb.w r2, [r4], #2
  7623. 8007436: 7059 strb r1, [r3, #1]
  7624. 8007438: e7ee b.n 8007418 <__exponent+0x48>
  7625. ...
  7626. 0800743c <_printf_float>:
  7627. 800743c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7628. 8007440: b091 sub sp, #68 ; 0x44
  7629. 8007442: 460c mov r4, r1
  7630. 8007444: 9f1a ldr r7, [sp, #104] ; 0x68
  7631. 8007446: 4693 mov fp, r2
  7632. 8007448: 461e mov r6, r3
  7633. 800744a: 4605 mov r5, r0
  7634. 800744c: f001 fe60 bl 8009110 <_localeconv_r>
  7635. 8007450: 6803 ldr r3, [r0, #0]
  7636. 8007452: 4618 mov r0, r3
  7637. 8007454: 9309 str r3, [sp, #36] ; 0x24
  7638. 8007456: f7fc fee7 bl 8004228 <strlen>
  7639. 800745a: 2300 movs r3, #0
  7640. 800745c: 930e str r3, [sp, #56] ; 0x38
  7641. 800745e: 683b ldr r3, [r7, #0]
  7642. 8007460: 900a str r0, [sp, #40] ; 0x28
  7643. 8007462: 3307 adds r3, #7
  7644. 8007464: f023 0307 bic.w r3, r3, #7
  7645. 8007468: f103 0208 add.w r2, r3, #8
  7646. 800746c: f894 8018 ldrb.w r8, [r4, #24]
  7647. 8007470: f8d4 a000 ldr.w sl, [r4]
  7648. 8007474: 603a str r2, [r7, #0]
  7649. 8007476: e9d3 2300 ldrd r2, r3, [r3]
  7650. 800747a: e9c4 2312 strd r2, r3, [r4, #72] ; 0x48
  7651. 800747e: f8d4 904c ldr.w r9, [r4, #76] ; 0x4c
  7652. 8007482: 6ca7 ldr r7, [r4, #72] ; 0x48
  7653. 8007484: f029 4300 bic.w r3, r9, #2147483648 ; 0x80000000
  7654. 8007488: 930b str r3, [sp, #44] ; 0x2c
  7655. 800748a: f04f 32ff mov.w r2, #4294967295
  7656. 800748e: 4ba6 ldr r3, [pc, #664] ; (8007728 <_printf_float+0x2ec>)
  7657. 8007490: 4638 mov r0, r7
  7658. 8007492: 990b ldr r1, [sp, #44] ; 0x2c
  7659. 8007494: f7fd fb22 bl 8004adc <__aeabi_dcmpun>
  7660. 8007498: 2800 cmp r0, #0
  7661. 800749a: f040 81f7 bne.w 800788c <_printf_float+0x450>
  7662. 800749e: f04f 32ff mov.w r2, #4294967295
  7663. 80074a2: 4ba1 ldr r3, [pc, #644] ; (8007728 <_printf_float+0x2ec>)
  7664. 80074a4: 4638 mov r0, r7
  7665. 80074a6: 990b ldr r1, [sp, #44] ; 0x2c
  7666. 80074a8: f7fd fafa bl 8004aa0 <__aeabi_dcmple>
  7667. 80074ac: 2800 cmp r0, #0
  7668. 80074ae: f040 81ed bne.w 800788c <_printf_float+0x450>
  7669. 80074b2: 2200 movs r2, #0
  7670. 80074b4: 2300 movs r3, #0
  7671. 80074b6: 4638 mov r0, r7
  7672. 80074b8: 4649 mov r1, r9
  7673. 80074ba: f7fd fae7 bl 8004a8c <__aeabi_dcmplt>
  7674. 80074be: b110 cbz r0, 80074c6 <_printf_float+0x8a>
  7675. 80074c0: 232d movs r3, #45 ; 0x2d
  7676. 80074c2: f884 3043 strb.w r3, [r4, #67] ; 0x43
  7677. 80074c6: 4b99 ldr r3, [pc, #612] ; (800772c <_printf_float+0x2f0>)
  7678. 80074c8: 4f99 ldr r7, [pc, #612] ; (8007730 <_printf_float+0x2f4>)
  7679. 80074ca: f1b8 0f47 cmp.w r8, #71 ; 0x47
  7680. 80074ce: bf98 it ls
  7681. 80074d0: 461f movls r7, r3
  7682. 80074d2: 2303 movs r3, #3
  7683. 80074d4: f04f 0900 mov.w r9, #0
  7684. 80074d8: 6123 str r3, [r4, #16]
  7685. 80074da: f02a 0304 bic.w r3, sl, #4
  7686. 80074de: 6023 str r3, [r4, #0]
  7687. 80074e0: 9600 str r6, [sp, #0]
  7688. 80074e2: 465b mov r3, fp
  7689. 80074e4: aa0f add r2, sp, #60 ; 0x3c
  7690. 80074e6: 4621 mov r1, r4
  7691. 80074e8: 4628 mov r0, r5
  7692. 80074ea: f000 f9df bl 80078ac <_printf_common>
  7693. 80074ee: 3001 adds r0, #1
  7694. 80074f0: f040 809a bne.w 8007628 <_printf_float+0x1ec>
  7695. 80074f4: f04f 30ff mov.w r0, #4294967295
  7696. 80074f8: b011 add sp, #68 ; 0x44
  7697. 80074fa: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7698. 80074fe: 6862 ldr r2, [r4, #4]
  7699. 8007500: a80e add r0, sp, #56 ; 0x38
  7700. 8007502: 1c53 adds r3, r2, #1
  7701. 8007504: f10d 0e34 add.w lr, sp, #52 ; 0x34
  7702. 8007508: f44a 6380 orr.w r3, sl, #1024 ; 0x400
  7703. 800750c: d141 bne.n 8007592 <_printf_float+0x156>
  7704. 800750e: 2206 movs r2, #6
  7705. 8007510: 6062 str r2, [r4, #4]
  7706. 8007512: 2100 movs r1, #0
  7707. 8007514: 6023 str r3, [r4, #0]
  7708. 8007516: 9301 str r3, [sp, #4]
  7709. 8007518: 6863 ldr r3, [r4, #4]
  7710. 800751a: f10d 0233 add.w r2, sp, #51 ; 0x33
  7711. 800751e: 9005 str r0, [sp, #20]
  7712. 8007520: 9202 str r2, [sp, #8]
  7713. 8007522: 9300 str r3, [sp, #0]
  7714. 8007524: 463a mov r2, r7
  7715. 8007526: 464b mov r3, r9
  7716. 8007528: 9106 str r1, [sp, #24]
  7717. 800752a: f8cd 8010 str.w r8, [sp, #16]
  7718. 800752e: f8cd e00c str.w lr, [sp, #12]
  7719. 8007532: 4628 mov r0, r5
  7720. 8007534: f7ff fef0 bl 8007318 <__cvt>
  7721. 8007538: f008 03df and.w r3, r8, #223 ; 0xdf
  7722. 800753c: 2b47 cmp r3, #71 ; 0x47
  7723. 800753e: 4607 mov r7, r0
  7724. 8007540: d109 bne.n 8007556 <_printf_float+0x11a>
  7725. 8007542: 9b0d ldr r3, [sp, #52] ; 0x34
  7726. 8007544: 1cd8 adds r0, r3, #3
  7727. 8007546: db02 blt.n 800754e <_printf_float+0x112>
  7728. 8007548: 6862 ldr r2, [r4, #4]
  7729. 800754a: 4293 cmp r3, r2
  7730. 800754c: dd59 ble.n 8007602 <_printf_float+0x1c6>
  7731. 800754e: f1a8 0802 sub.w r8, r8, #2
  7732. 8007552: fa5f f888 uxtb.w r8, r8
  7733. 8007556: f1b8 0f65 cmp.w r8, #101 ; 0x65
  7734. 800755a: 990d ldr r1, [sp, #52] ; 0x34
  7735. 800755c: d836 bhi.n 80075cc <_printf_float+0x190>
  7736. 800755e: 3901 subs r1, #1
  7737. 8007560: 4642 mov r2, r8
  7738. 8007562: f104 0050 add.w r0, r4, #80 ; 0x50
  7739. 8007566: 910d str r1, [sp, #52] ; 0x34
  7740. 8007568: f7ff ff32 bl 80073d0 <__exponent>
  7741. 800756c: 9a0e ldr r2, [sp, #56] ; 0x38
  7742. 800756e: 4681 mov r9, r0
  7743. 8007570: 1883 adds r3, r0, r2
  7744. 8007572: 2a01 cmp r2, #1
  7745. 8007574: 6123 str r3, [r4, #16]
  7746. 8007576: dc02 bgt.n 800757e <_printf_float+0x142>
  7747. 8007578: 6822 ldr r2, [r4, #0]
  7748. 800757a: 07d1 lsls r1, r2, #31
  7749. 800757c: d501 bpl.n 8007582 <_printf_float+0x146>
  7750. 800757e: 3301 adds r3, #1
  7751. 8007580: 6123 str r3, [r4, #16]
  7752. 8007582: f89d 3033 ldrb.w r3, [sp, #51] ; 0x33
  7753. 8007586: 2b00 cmp r3, #0
  7754. 8007588: d0aa beq.n 80074e0 <_printf_float+0xa4>
  7755. 800758a: 232d movs r3, #45 ; 0x2d
  7756. 800758c: f884 3043 strb.w r3, [r4, #67] ; 0x43
  7757. 8007590: e7a6 b.n 80074e0 <_printf_float+0xa4>
  7758. 8007592: f1b8 0f67 cmp.w r8, #103 ; 0x67
  7759. 8007596: d002 beq.n 800759e <_printf_float+0x162>
  7760. 8007598: f1b8 0f47 cmp.w r8, #71 ; 0x47
  7761. 800759c: d1b9 bne.n 8007512 <_printf_float+0xd6>
  7762. 800759e: b19a cbz r2, 80075c8 <_printf_float+0x18c>
  7763. 80075a0: 2100 movs r1, #0
  7764. 80075a2: 9106 str r1, [sp, #24]
  7765. 80075a4: f10d 0133 add.w r1, sp, #51 ; 0x33
  7766. 80075a8: e88d 000c stmia.w sp, {r2, r3}
  7767. 80075ac: 6023 str r3, [r4, #0]
  7768. 80075ae: 9005 str r0, [sp, #20]
  7769. 80075b0: 463a mov r2, r7
  7770. 80075b2: f8cd 8010 str.w r8, [sp, #16]
  7771. 80075b6: f8cd e00c str.w lr, [sp, #12]
  7772. 80075ba: 9102 str r1, [sp, #8]
  7773. 80075bc: 464b mov r3, r9
  7774. 80075be: 4628 mov r0, r5
  7775. 80075c0: f7ff feaa bl 8007318 <__cvt>
  7776. 80075c4: 4607 mov r7, r0
  7777. 80075c6: e7bc b.n 8007542 <_printf_float+0x106>
  7778. 80075c8: 2201 movs r2, #1
  7779. 80075ca: e7a1 b.n 8007510 <_printf_float+0xd4>
  7780. 80075cc: f1b8 0f66 cmp.w r8, #102 ; 0x66
  7781. 80075d0: d119 bne.n 8007606 <_printf_float+0x1ca>
  7782. 80075d2: 2900 cmp r1, #0
  7783. 80075d4: 6863 ldr r3, [r4, #4]
  7784. 80075d6: dd0c ble.n 80075f2 <_printf_float+0x1b6>
  7785. 80075d8: 6121 str r1, [r4, #16]
  7786. 80075da: b913 cbnz r3, 80075e2 <_printf_float+0x1a6>
  7787. 80075dc: 6822 ldr r2, [r4, #0]
  7788. 80075de: 07d2 lsls r2, r2, #31
  7789. 80075e0: d502 bpl.n 80075e8 <_printf_float+0x1ac>
  7790. 80075e2: 3301 adds r3, #1
  7791. 80075e4: 440b add r3, r1
  7792. 80075e6: 6123 str r3, [r4, #16]
  7793. 80075e8: 9b0d ldr r3, [sp, #52] ; 0x34
  7794. 80075ea: f04f 0900 mov.w r9, #0
  7795. 80075ee: 65a3 str r3, [r4, #88] ; 0x58
  7796. 80075f0: e7c7 b.n 8007582 <_printf_float+0x146>
  7797. 80075f2: b913 cbnz r3, 80075fa <_printf_float+0x1be>
  7798. 80075f4: 6822 ldr r2, [r4, #0]
  7799. 80075f6: 07d0 lsls r0, r2, #31
  7800. 80075f8: d501 bpl.n 80075fe <_printf_float+0x1c2>
  7801. 80075fa: 3302 adds r3, #2
  7802. 80075fc: e7f3 b.n 80075e6 <_printf_float+0x1aa>
  7803. 80075fe: 2301 movs r3, #1
  7804. 8007600: e7f1 b.n 80075e6 <_printf_float+0x1aa>
  7805. 8007602: f04f 0867 mov.w r8, #103 ; 0x67
  7806. 8007606: 9b0d ldr r3, [sp, #52] ; 0x34
  7807. 8007608: 9a0e ldr r2, [sp, #56] ; 0x38
  7808. 800760a: 4293 cmp r3, r2
  7809. 800760c: db05 blt.n 800761a <_printf_float+0x1de>
  7810. 800760e: 6822 ldr r2, [r4, #0]
  7811. 8007610: 6123 str r3, [r4, #16]
  7812. 8007612: 07d1 lsls r1, r2, #31
  7813. 8007614: d5e8 bpl.n 80075e8 <_printf_float+0x1ac>
  7814. 8007616: 3301 adds r3, #1
  7815. 8007618: e7e5 b.n 80075e6 <_printf_float+0x1aa>
  7816. 800761a: 2b00 cmp r3, #0
  7817. 800761c: bfcc ite gt
  7818. 800761e: 2301 movgt r3, #1
  7819. 8007620: f1c3 0302 rsble r3, r3, #2
  7820. 8007624: 4413 add r3, r2
  7821. 8007626: e7de b.n 80075e6 <_printf_float+0x1aa>
  7822. 8007628: 6823 ldr r3, [r4, #0]
  7823. 800762a: 055a lsls r2, r3, #21
  7824. 800762c: d407 bmi.n 800763e <_printf_float+0x202>
  7825. 800762e: 6923 ldr r3, [r4, #16]
  7826. 8007630: 463a mov r2, r7
  7827. 8007632: 4659 mov r1, fp
  7828. 8007634: 4628 mov r0, r5
  7829. 8007636: 47b0 blx r6
  7830. 8007638: 3001 adds r0, #1
  7831. 800763a: d12a bne.n 8007692 <_printf_float+0x256>
  7832. 800763c: e75a b.n 80074f4 <_printf_float+0xb8>
  7833. 800763e: f1b8 0f65 cmp.w r8, #101 ; 0x65
  7834. 8007642: f240 80dc bls.w 80077fe <_printf_float+0x3c2>
  7835. 8007646: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  7836. 800764a: 2200 movs r2, #0
  7837. 800764c: 2300 movs r3, #0
  7838. 800764e: f7fd fa13 bl 8004a78 <__aeabi_dcmpeq>
  7839. 8007652: 2800 cmp r0, #0
  7840. 8007654: d039 beq.n 80076ca <_printf_float+0x28e>
  7841. 8007656: 2301 movs r3, #1
  7842. 8007658: 4a36 ldr r2, [pc, #216] ; (8007734 <_printf_float+0x2f8>)
  7843. 800765a: 4659 mov r1, fp
  7844. 800765c: 4628 mov r0, r5
  7845. 800765e: 47b0 blx r6
  7846. 8007660: 3001 adds r0, #1
  7847. 8007662: f43f af47 beq.w 80074f4 <_printf_float+0xb8>
  7848. 8007666: 9b0e ldr r3, [sp, #56] ; 0x38
  7849. 8007668: 9a0d ldr r2, [sp, #52] ; 0x34
  7850. 800766a: 429a cmp r2, r3
  7851. 800766c: db02 blt.n 8007674 <_printf_float+0x238>
  7852. 800766e: 6823 ldr r3, [r4, #0]
  7853. 8007670: 07d8 lsls r0, r3, #31
  7854. 8007672: d50e bpl.n 8007692 <_printf_float+0x256>
  7855. 8007674: 9b0a ldr r3, [sp, #40] ; 0x28
  7856. 8007676: 9a09 ldr r2, [sp, #36] ; 0x24
  7857. 8007678: 4659 mov r1, fp
  7858. 800767a: 4628 mov r0, r5
  7859. 800767c: 47b0 blx r6
  7860. 800767e: 3001 adds r0, #1
  7861. 8007680: f43f af38 beq.w 80074f4 <_printf_float+0xb8>
  7862. 8007684: 2700 movs r7, #0
  7863. 8007686: f104 081a add.w r8, r4, #26
  7864. 800768a: 9b0e ldr r3, [sp, #56] ; 0x38
  7865. 800768c: 3b01 subs r3, #1
  7866. 800768e: 429f cmp r7, r3
  7867. 8007690: db11 blt.n 80076b6 <_printf_float+0x27a>
  7868. 8007692: 6823 ldr r3, [r4, #0]
  7869. 8007694: 079f lsls r7, r3, #30
  7870. 8007696: d508 bpl.n 80076aa <_printf_float+0x26e>
  7871. 8007698: 2700 movs r7, #0
  7872. 800769a: f104 0819 add.w r8, r4, #25
  7873. 800769e: 68e3 ldr r3, [r4, #12]
  7874. 80076a0: 9a0f ldr r2, [sp, #60] ; 0x3c
  7875. 80076a2: 1a9b subs r3, r3, r2
  7876. 80076a4: 429f cmp r7, r3
  7877. 80076a6: f2c0 80e7 blt.w 8007878 <_printf_float+0x43c>
  7878. 80076aa: 68e0 ldr r0, [r4, #12]
  7879. 80076ac: 9b0f ldr r3, [sp, #60] ; 0x3c
  7880. 80076ae: 4298 cmp r0, r3
  7881. 80076b0: bfb8 it lt
  7882. 80076b2: 4618 movlt r0, r3
  7883. 80076b4: e720 b.n 80074f8 <_printf_float+0xbc>
  7884. 80076b6: 2301 movs r3, #1
  7885. 80076b8: 4642 mov r2, r8
  7886. 80076ba: 4659 mov r1, fp
  7887. 80076bc: 4628 mov r0, r5
  7888. 80076be: 47b0 blx r6
  7889. 80076c0: 3001 adds r0, #1
  7890. 80076c2: f43f af17 beq.w 80074f4 <_printf_float+0xb8>
  7891. 80076c6: 3701 adds r7, #1
  7892. 80076c8: e7df b.n 800768a <_printf_float+0x24e>
  7893. 80076ca: 9b0d ldr r3, [sp, #52] ; 0x34
  7894. 80076cc: 2b00 cmp r3, #0
  7895. 80076ce: dc33 bgt.n 8007738 <_printf_float+0x2fc>
  7896. 80076d0: 2301 movs r3, #1
  7897. 80076d2: 4a18 ldr r2, [pc, #96] ; (8007734 <_printf_float+0x2f8>)
  7898. 80076d4: 4659 mov r1, fp
  7899. 80076d6: 4628 mov r0, r5
  7900. 80076d8: 47b0 blx r6
  7901. 80076da: 3001 adds r0, #1
  7902. 80076dc: f43f af0a beq.w 80074f4 <_printf_float+0xb8>
  7903. 80076e0: 9b0d ldr r3, [sp, #52] ; 0x34
  7904. 80076e2: b923 cbnz r3, 80076ee <_printf_float+0x2b2>
  7905. 80076e4: 9b0e ldr r3, [sp, #56] ; 0x38
  7906. 80076e6: b913 cbnz r3, 80076ee <_printf_float+0x2b2>
  7907. 80076e8: 6823 ldr r3, [r4, #0]
  7908. 80076ea: 07d9 lsls r1, r3, #31
  7909. 80076ec: d5d1 bpl.n 8007692 <_printf_float+0x256>
  7910. 80076ee: 9b0a ldr r3, [sp, #40] ; 0x28
  7911. 80076f0: 9a09 ldr r2, [sp, #36] ; 0x24
  7912. 80076f2: 4659 mov r1, fp
  7913. 80076f4: 4628 mov r0, r5
  7914. 80076f6: 47b0 blx r6
  7915. 80076f8: 3001 adds r0, #1
  7916. 80076fa: f43f aefb beq.w 80074f4 <_printf_float+0xb8>
  7917. 80076fe: f04f 0800 mov.w r8, #0
  7918. 8007702: f104 091a add.w r9, r4, #26
  7919. 8007706: 9b0d ldr r3, [sp, #52] ; 0x34
  7920. 8007708: 425b negs r3, r3
  7921. 800770a: 4598 cmp r8, r3
  7922. 800770c: db01 blt.n 8007712 <_printf_float+0x2d6>
  7923. 800770e: 9b0e ldr r3, [sp, #56] ; 0x38
  7924. 8007710: e78e b.n 8007630 <_printf_float+0x1f4>
  7925. 8007712: 2301 movs r3, #1
  7926. 8007714: 464a mov r2, r9
  7927. 8007716: 4659 mov r1, fp
  7928. 8007718: 4628 mov r0, r5
  7929. 800771a: 47b0 blx r6
  7930. 800771c: 3001 adds r0, #1
  7931. 800771e: f43f aee9 beq.w 80074f4 <_printf_float+0xb8>
  7932. 8007722: f108 0801 add.w r8, r8, #1
  7933. 8007726: e7ee b.n 8007706 <_printf_float+0x2ca>
  7934. 8007728: 7fefffff .word 0x7fefffff
  7935. 800772c: 08009ef8 .word 0x08009ef8
  7936. 8007730: 08009efc .word 0x08009efc
  7937. 8007734: 08009f08 .word 0x08009f08
  7938. 8007738: 9a0e ldr r2, [sp, #56] ; 0x38
  7939. 800773a: 6da3 ldr r3, [r4, #88] ; 0x58
  7940. 800773c: 429a cmp r2, r3
  7941. 800773e: bfa8 it ge
  7942. 8007740: 461a movge r2, r3
  7943. 8007742: 2a00 cmp r2, #0
  7944. 8007744: 4690 mov r8, r2
  7945. 8007746: dc36 bgt.n 80077b6 <_printf_float+0x37a>
  7946. 8007748: f04f 0a00 mov.w sl, #0
  7947. 800774c: f104 031a add.w r3, r4, #26
  7948. 8007750: ea28 78e8 bic.w r8, r8, r8, asr #31
  7949. 8007754: 930b str r3, [sp, #44] ; 0x2c
  7950. 8007756: f8d4 9058 ldr.w r9, [r4, #88] ; 0x58
  7951. 800775a: eba9 0308 sub.w r3, r9, r8
  7952. 800775e: 459a cmp sl, r3
  7953. 8007760: db31 blt.n 80077c6 <_printf_float+0x38a>
  7954. 8007762: 9b0e ldr r3, [sp, #56] ; 0x38
  7955. 8007764: 9a0d ldr r2, [sp, #52] ; 0x34
  7956. 8007766: 429a cmp r2, r3
  7957. 8007768: db38 blt.n 80077dc <_printf_float+0x3a0>
  7958. 800776a: 6823 ldr r3, [r4, #0]
  7959. 800776c: 07da lsls r2, r3, #31
  7960. 800776e: d435 bmi.n 80077dc <_printf_float+0x3a0>
  7961. 8007770: 9b0e ldr r3, [sp, #56] ; 0x38
  7962. 8007772: 990d ldr r1, [sp, #52] ; 0x34
  7963. 8007774: eba3 0209 sub.w r2, r3, r9
  7964. 8007778: eba3 0801 sub.w r8, r3, r1
  7965. 800777c: 4590 cmp r8, r2
  7966. 800777e: bfa8 it ge
  7967. 8007780: 4690 movge r8, r2
  7968. 8007782: f1b8 0f00 cmp.w r8, #0
  7969. 8007786: dc31 bgt.n 80077ec <_printf_float+0x3b0>
  7970. 8007788: 2700 movs r7, #0
  7971. 800778a: ea28 78e8 bic.w r8, r8, r8, asr #31
  7972. 800778e: f104 091a add.w r9, r4, #26
  7973. 8007792: 9a0d ldr r2, [sp, #52] ; 0x34
  7974. 8007794: 9b0e ldr r3, [sp, #56] ; 0x38
  7975. 8007796: 1a9b subs r3, r3, r2
  7976. 8007798: eba3 0308 sub.w r3, r3, r8
  7977. 800779c: 429f cmp r7, r3
  7978. 800779e: f6bf af78 bge.w 8007692 <_printf_float+0x256>
  7979. 80077a2: 2301 movs r3, #1
  7980. 80077a4: 464a mov r2, r9
  7981. 80077a6: 4659 mov r1, fp
  7982. 80077a8: 4628 mov r0, r5
  7983. 80077aa: 47b0 blx r6
  7984. 80077ac: 3001 adds r0, #1
  7985. 80077ae: f43f aea1 beq.w 80074f4 <_printf_float+0xb8>
  7986. 80077b2: 3701 adds r7, #1
  7987. 80077b4: e7ed b.n 8007792 <_printf_float+0x356>
  7988. 80077b6: 4613 mov r3, r2
  7989. 80077b8: 4659 mov r1, fp
  7990. 80077ba: 463a mov r2, r7
  7991. 80077bc: 4628 mov r0, r5
  7992. 80077be: 47b0 blx r6
  7993. 80077c0: 3001 adds r0, #1
  7994. 80077c2: d1c1 bne.n 8007748 <_printf_float+0x30c>
  7995. 80077c4: e696 b.n 80074f4 <_printf_float+0xb8>
  7996. 80077c6: 2301 movs r3, #1
  7997. 80077c8: 9a0b ldr r2, [sp, #44] ; 0x2c
  7998. 80077ca: 4659 mov r1, fp
  7999. 80077cc: 4628 mov r0, r5
  8000. 80077ce: 47b0 blx r6
  8001. 80077d0: 3001 adds r0, #1
  8002. 80077d2: f43f ae8f beq.w 80074f4 <_printf_float+0xb8>
  8003. 80077d6: f10a 0a01 add.w sl, sl, #1
  8004. 80077da: e7bc b.n 8007756 <_printf_float+0x31a>
  8005. 80077dc: 9b0a ldr r3, [sp, #40] ; 0x28
  8006. 80077de: 9a09 ldr r2, [sp, #36] ; 0x24
  8007. 80077e0: 4659 mov r1, fp
  8008. 80077e2: 4628 mov r0, r5
  8009. 80077e4: 47b0 blx r6
  8010. 80077e6: 3001 adds r0, #1
  8011. 80077e8: d1c2 bne.n 8007770 <_printf_float+0x334>
  8012. 80077ea: e683 b.n 80074f4 <_printf_float+0xb8>
  8013. 80077ec: 4643 mov r3, r8
  8014. 80077ee: eb07 0209 add.w r2, r7, r9
  8015. 80077f2: 4659 mov r1, fp
  8016. 80077f4: 4628 mov r0, r5
  8017. 80077f6: 47b0 blx r6
  8018. 80077f8: 3001 adds r0, #1
  8019. 80077fa: d1c5 bne.n 8007788 <_printf_float+0x34c>
  8020. 80077fc: e67a b.n 80074f4 <_printf_float+0xb8>
  8021. 80077fe: 9a0e ldr r2, [sp, #56] ; 0x38
  8022. 8007800: 2a01 cmp r2, #1
  8023. 8007802: dc01 bgt.n 8007808 <_printf_float+0x3cc>
  8024. 8007804: 07db lsls r3, r3, #31
  8025. 8007806: d534 bpl.n 8007872 <_printf_float+0x436>
  8026. 8007808: 2301 movs r3, #1
  8027. 800780a: 463a mov r2, r7
  8028. 800780c: 4659 mov r1, fp
  8029. 800780e: 4628 mov r0, r5
  8030. 8007810: 47b0 blx r6
  8031. 8007812: 3001 adds r0, #1
  8032. 8007814: f43f ae6e beq.w 80074f4 <_printf_float+0xb8>
  8033. 8007818: 9b0a ldr r3, [sp, #40] ; 0x28
  8034. 800781a: 9a09 ldr r2, [sp, #36] ; 0x24
  8035. 800781c: 4659 mov r1, fp
  8036. 800781e: 4628 mov r0, r5
  8037. 8007820: 47b0 blx r6
  8038. 8007822: 3001 adds r0, #1
  8039. 8007824: f43f ae66 beq.w 80074f4 <_printf_float+0xb8>
  8040. 8007828: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  8041. 800782c: 2200 movs r2, #0
  8042. 800782e: 2300 movs r3, #0
  8043. 8007830: f7fd f922 bl 8004a78 <__aeabi_dcmpeq>
  8044. 8007834: b150 cbz r0, 800784c <_printf_float+0x410>
  8045. 8007836: 2700 movs r7, #0
  8046. 8007838: f104 081a add.w r8, r4, #26
  8047. 800783c: 9b0e ldr r3, [sp, #56] ; 0x38
  8048. 800783e: 3b01 subs r3, #1
  8049. 8007840: 429f cmp r7, r3
  8050. 8007842: db0c blt.n 800785e <_printf_float+0x422>
  8051. 8007844: 464b mov r3, r9
  8052. 8007846: f104 0250 add.w r2, r4, #80 ; 0x50
  8053. 800784a: e6f2 b.n 8007632 <_printf_float+0x1f6>
  8054. 800784c: 9b0e ldr r3, [sp, #56] ; 0x38
  8055. 800784e: 1c7a adds r2, r7, #1
  8056. 8007850: 3b01 subs r3, #1
  8057. 8007852: 4659 mov r1, fp
  8058. 8007854: 4628 mov r0, r5
  8059. 8007856: 47b0 blx r6
  8060. 8007858: 3001 adds r0, #1
  8061. 800785a: d1f3 bne.n 8007844 <_printf_float+0x408>
  8062. 800785c: e64a b.n 80074f4 <_printf_float+0xb8>
  8063. 800785e: 2301 movs r3, #1
  8064. 8007860: 4642 mov r2, r8
  8065. 8007862: 4659 mov r1, fp
  8066. 8007864: 4628 mov r0, r5
  8067. 8007866: 47b0 blx r6
  8068. 8007868: 3001 adds r0, #1
  8069. 800786a: f43f ae43 beq.w 80074f4 <_printf_float+0xb8>
  8070. 800786e: 3701 adds r7, #1
  8071. 8007870: e7e4 b.n 800783c <_printf_float+0x400>
  8072. 8007872: 2301 movs r3, #1
  8073. 8007874: 463a mov r2, r7
  8074. 8007876: e7ec b.n 8007852 <_printf_float+0x416>
  8075. 8007878: 2301 movs r3, #1
  8076. 800787a: 4642 mov r2, r8
  8077. 800787c: 4659 mov r1, fp
  8078. 800787e: 4628 mov r0, r5
  8079. 8007880: 47b0 blx r6
  8080. 8007882: 3001 adds r0, #1
  8081. 8007884: f43f ae36 beq.w 80074f4 <_printf_float+0xb8>
  8082. 8007888: 3701 adds r7, #1
  8083. 800788a: e708 b.n 800769e <_printf_float+0x262>
  8084. 800788c: 463a mov r2, r7
  8085. 800788e: 464b mov r3, r9
  8086. 8007890: 4638 mov r0, r7
  8087. 8007892: 4649 mov r1, r9
  8088. 8007894: f7fd f922 bl 8004adc <__aeabi_dcmpun>
  8089. 8007898: 2800 cmp r0, #0
  8090. 800789a: f43f ae30 beq.w 80074fe <_printf_float+0xc2>
  8091. 800789e: 4b01 ldr r3, [pc, #4] ; (80078a4 <_printf_float+0x468>)
  8092. 80078a0: 4f01 ldr r7, [pc, #4] ; (80078a8 <_printf_float+0x46c>)
  8093. 80078a2: e612 b.n 80074ca <_printf_float+0x8e>
  8094. 80078a4: 08009f00 .word 0x08009f00
  8095. 80078a8: 08009f04 .word 0x08009f04
  8096. 080078ac <_printf_common>:
  8097. 80078ac: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  8098. 80078b0: 4691 mov r9, r2
  8099. 80078b2: 461f mov r7, r3
  8100. 80078b4: 688a ldr r2, [r1, #8]
  8101. 80078b6: 690b ldr r3, [r1, #16]
  8102. 80078b8: 4606 mov r6, r0
  8103. 80078ba: 4293 cmp r3, r2
  8104. 80078bc: bfb8 it lt
  8105. 80078be: 4613 movlt r3, r2
  8106. 80078c0: f8c9 3000 str.w r3, [r9]
  8107. 80078c4: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  8108. 80078c8: 460c mov r4, r1
  8109. 80078ca: f8dd 8020 ldr.w r8, [sp, #32]
  8110. 80078ce: b112 cbz r2, 80078d6 <_printf_common+0x2a>
  8111. 80078d0: 3301 adds r3, #1
  8112. 80078d2: f8c9 3000 str.w r3, [r9]
  8113. 80078d6: 6823 ldr r3, [r4, #0]
  8114. 80078d8: 0699 lsls r1, r3, #26
  8115. 80078da: bf42 ittt mi
  8116. 80078dc: f8d9 3000 ldrmi.w r3, [r9]
  8117. 80078e0: 3302 addmi r3, #2
  8118. 80078e2: f8c9 3000 strmi.w r3, [r9]
  8119. 80078e6: 6825 ldr r5, [r4, #0]
  8120. 80078e8: f015 0506 ands.w r5, r5, #6
  8121. 80078ec: d107 bne.n 80078fe <_printf_common+0x52>
  8122. 80078ee: f104 0a19 add.w sl, r4, #25
  8123. 80078f2: 68e3 ldr r3, [r4, #12]
  8124. 80078f4: f8d9 2000 ldr.w r2, [r9]
  8125. 80078f8: 1a9b subs r3, r3, r2
  8126. 80078fa: 429d cmp r5, r3
  8127. 80078fc: db2a blt.n 8007954 <_printf_common+0xa8>
  8128. 80078fe: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  8129. 8007902: 6822 ldr r2, [r4, #0]
  8130. 8007904: 3300 adds r3, #0
  8131. 8007906: bf18 it ne
  8132. 8007908: 2301 movne r3, #1
  8133. 800790a: 0692 lsls r2, r2, #26
  8134. 800790c: d42f bmi.n 800796e <_printf_common+0xc2>
  8135. 800790e: f104 0243 add.w r2, r4, #67 ; 0x43
  8136. 8007912: 4639 mov r1, r7
  8137. 8007914: 4630 mov r0, r6
  8138. 8007916: 47c0 blx r8
  8139. 8007918: 3001 adds r0, #1
  8140. 800791a: d022 beq.n 8007962 <_printf_common+0xb6>
  8141. 800791c: 6823 ldr r3, [r4, #0]
  8142. 800791e: 68e5 ldr r5, [r4, #12]
  8143. 8007920: f003 0306 and.w r3, r3, #6
  8144. 8007924: 2b04 cmp r3, #4
  8145. 8007926: bf18 it ne
  8146. 8007928: 2500 movne r5, #0
  8147. 800792a: f8d9 2000 ldr.w r2, [r9]
  8148. 800792e: f04f 0900 mov.w r9, #0
  8149. 8007932: bf08 it eq
  8150. 8007934: 1aad subeq r5, r5, r2
  8151. 8007936: 68a3 ldr r3, [r4, #8]
  8152. 8007938: 6922 ldr r2, [r4, #16]
  8153. 800793a: bf08 it eq
  8154. 800793c: ea25 75e5 biceq.w r5, r5, r5, asr #31
  8155. 8007940: 4293 cmp r3, r2
  8156. 8007942: bfc4 itt gt
  8157. 8007944: 1a9b subgt r3, r3, r2
  8158. 8007946: 18ed addgt r5, r5, r3
  8159. 8007948: 341a adds r4, #26
  8160. 800794a: 454d cmp r5, r9
  8161. 800794c: d11b bne.n 8007986 <_printf_common+0xda>
  8162. 800794e: 2000 movs r0, #0
  8163. 8007950: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  8164. 8007954: 2301 movs r3, #1
  8165. 8007956: 4652 mov r2, sl
  8166. 8007958: 4639 mov r1, r7
  8167. 800795a: 4630 mov r0, r6
  8168. 800795c: 47c0 blx r8
  8169. 800795e: 3001 adds r0, #1
  8170. 8007960: d103 bne.n 800796a <_printf_common+0xbe>
  8171. 8007962: f04f 30ff mov.w r0, #4294967295
  8172. 8007966: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  8173. 800796a: 3501 adds r5, #1
  8174. 800796c: e7c1 b.n 80078f2 <_printf_common+0x46>
  8175. 800796e: 2030 movs r0, #48 ; 0x30
  8176. 8007970: 18e1 adds r1, r4, r3
  8177. 8007972: f881 0043 strb.w r0, [r1, #67] ; 0x43
  8178. 8007976: 1c5a adds r2, r3, #1
  8179. 8007978: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  8180. 800797c: 4422 add r2, r4
  8181. 800797e: 3302 adds r3, #2
  8182. 8007980: f882 1043 strb.w r1, [r2, #67] ; 0x43
  8183. 8007984: e7c3 b.n 800790e <_printf_common+0x62>
  8184. 8007986: 2301 movs r3, #1
  8185. 8007988: 4622 mov r2, r4
  8186. 800798a: 4639 mov r1, r7
  8187. 800798c: 4630 mov r0, r6
  8188. 800798e: 47c0 blx r8
  8189. 8007990: 3001 adds r0, #1
  8190. 8007992: d0e6 beq.n 8007962 <_printf_common+0xb6>
  8191. 8007994: f109 0901 add.w r9, r9, #1
  8192. 8007998: e7d7 b.n 800794a <_printf_common+0x9e>
  8193. ...
  8194. 0800799c <_printf_i>:
  8195. 800799c: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  8196. 80079a0: 4617 mov r7, r2
  8197. 80079a2: 7e0a ldrb r2, [r1, #24]
  8198. 80079a4: b085 sub sp, #20
  8199. 80079a6: 2a6e cmp r2, #110 ; 0x6e
  8200. 80079a8: 4698 mov r8, r3
  8201. 80079aa: 4606 mov r6, r0
  8202. 80079ac: 460c mov r4, r1
  8203. 80079ae: 9b0c ldr r3, [sp, #48] ; 0x30
  8204. 80079b0: f101 0e43 add.w lr, r1, #67 ; 0x43
  8205. 80079b4: f000 80bc beq.w 8007b30 <_printf_i+0x194>
  8206. 80079b8: d81a bhi.n 80079f0 <_printf_i+0x54>
  8207. 80079ba: 2a63 cmp r2, #99 ; 0x63
  8208. 80079bc: d02e beq.n 8007a1c <_printf_i+0x80>
  8209. 80079be: d80a bhi.n 80079d6 <_printf_i+0x3a>
  8210. 80079c0: 2a00 cmp r2, #0
  8211. 80079c2: f000 80c8 beq.w 8007b56 <_printf_i+0x1ba>
  8212. 80079c6: 2a58 cmp r2, #88 ; 0x58
  8213. 80079c8: f000 808a beq.w 8007ae0 <_printf_i+0x144>
  8214. 80079cc: f104 0542 add.w r5, r4, #66 ; 0x42
  8215. 80079d0: f884 2042 strb.w r2, [r4, #66] ; 0x42
  8216. 80079d4: e02a b.n 8007a2c <_printf_i+0x90>
  8217. 80079d6: 2a64 cmp r2, #100 ; 0x64
  8218. 80079d8: d001 beq.n 80079de <_printf_i+0x42>
  8219. 80079da: 2a69 cmp r2, #105 ; 0x69
  8220. 80079dc: d1f6 bne.n 80079cc <_printf_i+0x30>
  8221. 80079de: 6821 ldr r1, [r4, #0]
  8222. 80079e0: 681a ldr r2, [r3, #0]
  8223. 80079e2: f011 0f80 tst.w r1, #128 ; 0x80
  8224. 80079e6: d023 beq.n 8007a30 <_printf_i+0x94>
  8225. 80079e8: 1d11 adds r1, r2, #4
  8226. 80079ea: 6019 str r1, [r3, #0]
  8227. 80079ec: 6813 ldr r3, [r2, #0]
  8228. 80079ee: e027 b.n 8007a40 <_printf_i+0xa4>
  8229. 80079f0: 2a73 cmp r2, #115 ; 0x73
  8230. 80079f2: f000 80b4 beq.w 8007b5e <_printf_i+0x1c2>
  8231. 80079f6: d808 bhi.n 8007a0a <_printf_i+0x6e>
  8232. 80079f8: 2a6f cmp r2, #111 ; 0x6f
  8233. 80079fa: d02a beq.n 8007a52 <_printf_i+0xb6>
  8234. 80079fc: 2a70 cmp r2, #112 ; 0x70
  8235. 80079fe: d1e5 bne.n 80079cc <_printf_i+0x30>
  8236. 8007a00: 680a ldr r2, [r1, #0]
  8237. 8007a02: f042 0220 orr.w r2, r2, #32
  8238. 8007a06: 600a str r2, [r1, #0]
  8239. 8007a08: e003 b.n 8007a12 <_printf_i+0x76>
  8240. 8007a0a: 2a75 cmp r2, #117 ; 0x75
  8241. 8007a0c: d021 beq.n 8007a52 <_printf_i+0xb6>
  8242. 8007a0e: 2a78 cmp r2, #120 ; 0x78
  8243. 8007a10: d1dc bne.n 80079cc <_printf_i+0x30>
  8244. 8007a12: 2278 movs r2, #120 ; 0x78
  8245. 8007a14: 496f ldr r1, [pc, #444] ; (8007bd4 <_printf_i+0x238>)
  8246. 8007a16: f884 2045 strb.w r2, [r4, #69] ; 0x45
  8247. 8007a1a: e064 b.n 8007ae6 <_printf_i+0x14a>
  8248. 8007a1c: 681a ldr r2, [r3, #0]
  8249. 8007a1e: f101 0542 add.w r5, r1, #66 ; 0x42
  8250. 8007a22: 1d11 adds r1, r2, #4
  8251. 8007a24: 6019 str r1, [r3, #0]
  8252. 8007a26: 6813 ldr r3, [r2, #0]
  8253. 8007a28: f884 3042 strb.w r3, [r4, #66] ; 0x42
  8254. 8007a2c: 2301 movs r3, #1
  8255. 8007a2e: e0a3 b.n 8007b78 <_printf_i+0x1dc>
  8256. 8007a30: f011 0f40 tst.w r1, #64 ; 0x40
  8257. 8007a34: f102 0104 add.w r1, r2, #4
  8258. 8007a38: 6019 str r1, [r3, #0]
  8259. 8007a3a: d0d7 beq.n 80079ec <_printf_i+0x50>
  8260. 8007a3c: f9b2 3000 ldrsh.w r3, [r2]
  8261. 8007a40: 2b00 cmp r3, #0
  8262. 8007a42: da03 bge.n 8007a4c <_printf_i+0xb0>
  8263. 8007a44: 222d movs r2, #45 ; 0x2d
  8264. 8007a46: 425b negs r3, r3
  8265. 8007a48: f884 2043 strb.w r2, [r4, #67] ; 0x43
  8266. 8007a4c: 4962 ldr r1, [pc, #392] ; (8007bd8 <_printf_i+0x23c>)
  8267. 8007a4e: 220a movs r2, #10
  8268. 8007a50: e017 b.n 8007a82 <_printf_i+0xe6>
  8269. 8007a52: 6820 ldr r0, [r4, #0]
  8270. 8007a54: 6819 ldr r1, [r3, #0]
  8271. 8007a56: f010 0f80 tst.w r0, #128 ; 0x80
  8272. 8007a5a: d003 beq.n 8007a64 <_printf_i+0xc8>
  8273. 8007a5c: 1d08 adds r0, r1, #4
  8274. 8007a5e: 6018 str r0, [r3, #0]
  8275. 8007a60: 680b ldr r3, [r1, #0]
  8276. 8007a62: e006 b.n 8007a72 <_printf_i+0xd6>
  8277. 8007a64: f010 0f40 tst.w r0, #64 ; 0x40
  8278. 8007a68: f101 0004 add.w r0, r1, #4
  8279. 8007a6c: 6018 str r0, [r3, #0]
  8280. 8007a6e: d0f7 beq.n 8007a60 <_printf_i+0xc4>
  8281. 8007a70: 880b ldrh r3, [r1, #0]
  8282. 8007a72: 2a6f cmp r2, #111 ; 0x6f
  8283. 8007a74: bf14 ite ne
  8284. 8007a76: 220a movne r2, #10
  8285. 8007a78: 2208 moveq r2, #8
  8286. 8007a7a: 4957 ldr r1, [pc, #348] ; (8007bd8 <_printf_i+0x23c>)
  8287. 8007a7c: 2000 movs r0, #0
  8288. 8007a7e: f884 0043 strb.w r0, [r4, #67] ; 0x43
  8289. 8007a82: 6865 ldr r5, [r4, #4]
  8290. 8007a84: 2d00 cmp r5, #0
  8291. 8007a86: 60a5 str r5, [r4, #8]
  8292. 8007a88: f2c0 809c blt.w 8007bc4 <_printf_i+0x228>
  8293. 8007a8c: 6820 ldr r0, [r4, #0]
  8294. 8007a8e: f020 0004 bic.w r0, r0, #4
  8295. 8007a92: 6020 str r0, [r4, #0]
  8296. 8007a94: 2b00 cmp r3, #0
  8297. 8007a96: d13f bne.n 8007b18 <_printf_i+0x17c>
  8298. 8007a98: 2d00 cmp r5, #0
  8299. 8007a9a: f040 8095 bne.w 8007bc8 <_printf_i+0x22c>
  8300. 8007a9e: 4675 mov r5, lr
  8301. 8007aa0: 2a08 cmp r2, #8
  8302. 8007aa2: d10b bne.n 8007abc <_printf_i+0x120>
  8303. 8007aa4: 6823 ldr r3, [r4, #0]
  8304. 8007aa6: 07da lsls r2, r3, #31
  8305. 8007aa8: d508 bpl.n 8007abc <_printf_i+0x120>
  8306. 8007aaa: 6923 ldr r3, [r4, #16]
  8307. 8007aac: 6862 ldr r2, [r4, #4]
  8308. 8007aae: 429a cmp r2, r3
  8309. 8007ab0: bfde ittt le
  8310. 8007ab2: 2330 movle r3, #48 ; 0x30
  8311. 8007ab4: f805 3c01 strble.w r3, [r5, #-1]
  8312. 8007ab8: f105 35ff addle.w r5, r5, #4294967295
  8313. 8007abc: ebae 0305 sub.w r3, lr, r5
  8314. 8007ac0: 6123 str r3, [r4, #16]
  8315. 8007ac2: f8cd 8000 str.w r8, [sp]
  8316. 8007ac6: 463b mov r3, r7
  8317. 8007ac8: aa03 add r2, sp, #12
  8318. 8007aca: 4621 mov r1, r4
  8319. 8007acc: 4630 mov r0, r6
  8320. 8007ace: f7ff feed bl 80078ac <_printf_common>
  8321. 8007ad2: 3001 adds r0, #1
  8322. 8007ad4: d155 bne.n 8007b82 <_printf_i+0x1e6>
  8323. 8007ad6: f04f 30ff mov.w r0, #4294967295
  8324. 8007ada: b005 add sp, #20
  8325. 8007adc: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  8326. 8007ae0: f881 2045 strb.w r2, [r1, #69] ; 0x45
  8327. 8007ae4: 493c ldr r1, [pc, #240] ; (8007bd8 <_printf_i+0x23c>)
  8328. 8007ae6: 6822 ldr r2, [r4, #0]
  8329. 8007ae8: 6818 ldr r0, [r3, #0]
  8330. 8007aea: f012 0f80 tst.w r2, #128 ; 0x80
  8331. 8007aee: f100 0504 add.w r5, r0, #4
  8332. 8007af2: 601d str r5, [r3, #0]
  8333. 8007af4: d001 beq.n 8007afa <_printf_i+0x15e>
  8334. 8007af6: 6803 ldr r3, [r0, #0]
  8335. 8007af8: e002 b.n 8007b00 <_printf_i+0x164>
  8336. 8007afa: 0655 lsls r5, r2, #25
  8337. 8007afc: d5fb bpl.n 8007af6 <_printf_i+0x15a>
  8338. 8007afe: 8803 ldrh r3, [r0, #0]
  8339. 8007b00: 07d0 lsls r0, r2, #31
  8340. 8007b02: bf44 itt mi
  8341. 8007b04: f042 0220 orrmi.w r2, r2, #32
  8342. 8007b08: 6022 strmi r2, [r4, #0]
  8343. 8007b0a: b91b cbnz r3, 8007b14 <_printf_i+0x178>
  8344. 8007b0c: 6822 ldr r2, [r4, #0]
  8345. 8007b0e: f022 0220 bic.w r2, r2, #32
  8346. 8007b12: 6022 str r2, [r4, #0]
  8347. 8007b14: 2210 movs r2, #16
  8348. 8007b16: e7b1 b.n 8007a7c <_printf_i+0xe0>
  8349. 8007b18: 4675 mov r5, lr
  8350. 8007b1a: fbb3 f0f2 udiv r0, r3, r2
  8351. 8007b1e: fb02 3310 mls r3, r2, r0, r3
  8352. 8007b22: 5ccb ldrb r3, [r1, r3]
  8353. 8007b24: f805 3d01 strb.w r3, [r5, #-1]!
  8354. 8007b28: 4603 mov r3, r0
  8355. 8007b2a: 2800 cmp r0, #0
  8356. 8007b2c: d1f5 bne.n 8007b1a <_printf_i+0x17e>
  8357. 8007b2e: e7b7 b.n 8007aa0 <_printf_i+0x104>
  8358. 8007b30: 6808 ldr r0, [r1, #0]
  8359. 8007b32: 681a ldr r2, [r3, #0]
  8360. 8007b34: f010 0f80 tst.w r0, #128 ; 0x80
  8361. 8007b38: 6949 ldr r1, [r1, #20]
  8362. 8007b3a: d004 beq.n 8007b46 <_printf_i+0x1aa>
  8363. 8007b3c: 1d10 adds r0, r2, #4
  8364. 8007b3e: 6018 str r0, [r3, #0]
  8365. 8007b40: 6813 ldr r3, [r2, #0]
  8366. 8007b42: 6019 str r1, [r3, #0]
  8367. 8007b44: e007 b.n 8007b56 <_printf_i+0x1ba>
  8368. 8007b46: f010 0f40 tst.w r0, #64 ; 0x40
  8369. 8007b4a: f102 0004 add.w r0, r2, #4
  8370. 8007b4e: 6018 str r0, [r3, #0]
  8371. 8007b50: 6813 ldr r3, [r2, #0]
  8372. 8007b52: d0f6 beq.n 8007b42 <_printf_i+0x1a6>
  8373. 8007b54: 8019 strh r1, [r3, #0]
  8374. 8007b56: 2300 movs r3, #0
  8375. 8007b58: 4675 mov r5, lr
  8376. 8007b5a: 6123 str r3, [r4, #16]
  8377. 8007b5c: e7b1 b.n 8007ac2 <_printf_i+0x126>
  8378. 8007b5e: 681a ldr r2, [r3, #0]
  8379. 8007b60: 1d11 adds r1, r2, #4
  8380. 8007b62: 6019 str r1, [r3, #0]
  8381. 8007b64: 6815 ldr r5, [r2, #0]
  8382. 8007b66: 2100 movs r1, #0
  8383. 8007b68: 6862 ldr r2, [r4, #4]
  8384. 8007b6a: 4628 mov r0, r5
  8385. 8007b6c: f001 fb5c bl 8009228 <memchr>
  8386. 8007b70: b108 cbz r0, 8007b76 <_printf_i+0x1da>
  8387. 8007b72: 1b40 subs r0, r0, r5
  8388. 8007b74: 6060 str r0, [r4, #4]
  8389. 8007b76: 6863 ldr r3, [r4, #4]
  8390. 8007b78: 6123 str r3, [r4, #16]
  8391. 8007b7a: 2300 movs r3, #0
  8392. 8007b7c: f884 3043 strb.w r3, [r4, #67] ; 0x43
  8393. 8007b80: e79f b.n 8007ac2 <_printf_i+0x126>
  8394. 8007b82: 6923 ldr r3, [r4, #16]
  8395. 8007b84: 462a mov r2, r5
  8396. 8007b86: 4639 mov r1, r7
  8397. 8007b88: 4630 mov r0, r6
  8398. 8007b8a: 47c0 blx r8
  8399. 8007b8c: 3001 adds r0, #1
  8400. 8007b8e: d0a2 beq.n 8007ad6 <_printf_i+0x13a>
  8401. 8007b90: 6823 ldr r3, [r4, #0]
  8402. 8007b92: 079b lsls r3, r3, #30
  8403. 8007b94: d507 bpl.n 8007ba6 <_printf_i+0x20a>
  8404. 8007b96: 2500 movs r5, #0
  8405. 8007b98: f104 0919 add.w r9, r4, #25
  8406. 8007b9c: 68e3 ldr r3, [r4, #12]
  8407. 8007b9e: 9a03 ldr r2, [sp, #12]
  8408. 8007ba0: 1a9b subs r3, r3, r2
  8409. 8007ba2: 429d cmp r5, r3
  8410. 8007ba4: db05 blt.n 8007bb2 <_printf_i+0x216>
  8411. 8007ba6: 68e0 ldr r0, [r4, #12]
  8412. 8007ba8: 9b03 ldr r3, [sp, #12]
  8413. 8007baa: 4298 cmp r0, r3
  8414. 8007bac: bfb8 it lt
  8415. 8007bae: 4618 movlt r0, r3
  8416. 8007bb0: e793 b.n 8007ada <_printf_i+0x13e>
  8417. 8007bb2: 2301 movs r3, #1
  8418. 8007bb4: 464a mov r2, r9
  8419. 8007bb6: 4639 mov r1, r7
  8420. 8007bb8: 4630 mov r0, r6
  8421. 8007bba: 47c0 blx r8
  8422. 8007bbc: 3001 adds r0, #1
  8423. 8007bbe: d08a beq.n 8007ad6 <_printf_i+0x13a>
  8424. 8007bc0: 3501 adds r5, #1
  8425. 8007bc2: e7eb b.n 8007b9c <_printf_i+0x200>
  8426. 8007bc4: 2b00 cmp r3, #0
  8427. 8007bc6: d1a7 bne.n 8007b18 <_printf_i+0x17c>
  8428. 8007bc8: 780b ldrb r3, [r1, #0]
  8429. 8007bca: f104 0542 add.w r5, r4, #66 ; 0x42
  8430. 8007bce: f884 3042 strb.w r3, [r4, #66] ; 0x42
  8431. 8007bd2: e765 b.n 8007aa0 <_printf_i+0x104>
  8432. 8007bd4: 08009f1b .word 0x08009f1b
  8433. 8007bd8: 08009f0a .word 0x08009f0a
  8434. 08007bdc <iprintf>:
  8435. 8007bdc: b40f push {r0, r1, r2, r3}
  8436. 8007bde: 4b0a ldr r3, [pc, #40] ; (8007c08 <iprintf+0x2c>)
  8437. 8007be0: b513 push {r0, r1, r4, lr}
  8438. 8007be2: 681c ldr r4, [r3, #0]
  8439. 8007be4: b124 cbz r4, 8007bf0 <iprintf+0x14>
  8440. 8007be6: 69a3 ldr r3, [r4, #24]
  8441. 8007be8: b913 cbnz r3, 8007bf0 <iprintf+0x14>
  8442. 8007bea: 4620 mov r0, r4
  8443. 8007bec: f001 fa02 bl 8008ff4 <__sinit>
  8444. 8007bf0: ab05 add r3, sp, #20
  8445. 8007bf2: 9a04 ldr r2, [sp, #16]
  8446. 8007bf4: 68a1 ldr r1, [r4, #8]
  8447. 8007bf6: 4620 mov r0, r4
  8448. 8007bf8: 9301 str r3, [sp, #4]
  8449. 8007bfa: f001 fedf bl 80099bc <_vfiprintf_r>
  8450. 8007bfe: b002 add sp, #8
  8451. 8007c00: e8bd 4010 ldmia.w sp!, {r4, lr}
  8452. 8007c04: b004 add sp, #16
  8453. 8007c06: 4770 bx lr
  8454. 8007c08: 2000020c .word 0x2000020c
  8455. 08007c0c <putchar>:
  8456. 8007c0c: b538 push {r3, r4, r5, lr}
  8457. 8007c0e: 4b08 ldr r3, [pc, #32] ; (8007c30 <putchar+0x24>)
  8458. 8007c10: 4605 mov r5, r0
  8459. 8007c12: 681c ldr r4, [r3, #0]
  8460. 8007c14: b124 cbz r4, 8007c20 <putchar+0x14>
  8461. 8007c16: 69a3 ldr r3, [r4, #24]
  8462. 8007c18: b913 cbnz r3, 8007c20 <putchar+0x14>
  8463. 8007c1a: 4620 mov r0, r4
  8464. 8007c1c: f001 f9ea bl 8008ff4 <__sinit>
  8465. 8007c20: 68a2 ldr r2, [r4, #8]
  8466. 8007c22: 4629 mov r1, r5
  8467. 8007c24: 4620 mov r0, r4
  8468. 8007c26: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  8469. 8007c2a: f001 bfdd b.w 8009be8 <_putc_r>
  8470. 8007c2e: bf00 nop
  8471. 8007c30: 2000020c .word 0x2000020c
  8472. 08007c34 <_puts_r>:
  8473. 8007c34: b570 push {r4, r5, r6, lr}
  8474. 8007c36: 460e mov r6, r1
  8475. 8007c38: 4605 mov r5, r0
  8476. 8007c3a: b118 cbz r0, 8007c44 <_puts_r+0x10>
  8477. 8007c3c: 6983 ldr r3, [r0, #24]
  8478. 8007c3e: b90b cbnz r3, 8007c44 <_puts_r+0x10>
  8479. 8007c40: f001 f9d8 bl 8008ff4 <__sinit>
  8480. 8007c44: 69ab ldr r3, [r5, #24]
  8481. 8007c46: 68ac ldr r4, [r5, #8]
  8482. 8007c48: b913 cbnz r3, 8007c50 <_puts_r+0x1c>
  8483. 8007c4a: 4628 mov r0, r5
  8484. 8007c4c: f001 f9d2 bl 8008ff4 <__sinit>
  8485. 8007c50: 4b23 ldr r3, [pc, #140] ; (8007ce0 <_puts_r+0xac>)
  8486. 8007c52: 429c cmp r4, r3
  8487. 8007c54: d117 bne.n 8007c86 <_puts_r+0x52>
  8488. 8007c56: 686c ldr r4, [r5, #4]
  8489. 8007c58: 89a3 ldrh r3, [r4, #12]
  8490. 8007c5a: 071b lsls r3, r3, #28
  8491. 8007c5c: d51d bpl.n 8007c9a <_puts_r+0x66>
  8492. 8007c5e: 6923 ldr r3, [r4, #16]
  8493. 8007c60: b1db cbz r3, 8007c9a <_puts_r+0x66>
  8494. 8007c62: 3e01 subs r6, #1
  8495. 8007c64: 68a3 ldr r3, [r4, #8]
  8496. 8007c66: f816 1f01 ldrb.w r1, [r6, #1]!
  8497. 8007c6a: 3b01 subs r3, #1
  8498. 8007c6c: 60a3 str r3, [r4, #8]
  8499. 8007c6e: b9e9 cbnz r1, 8007cac <_puts_r+0x78>
  8500. 8007c70: 2b00 cmp r3, #0
  8501. 8007c72: da2e bge.n 8007cd2 <_puts_r+0x9e>
  8502. 8007c74: 4622 mov r2, r4
  8503. 8007c76: 210a movs r1, #10
  8504. 8007c78: 4628 mov r0, r5
  8505. 8007c7a: f000 f9a7 bl 8007fcc <__swbuf_r>
  8506. 8007c7e: 3001 adds r0, #1
  8507. 8007c80: d011 beq.n 8007ca6 <_puts_r+0x72>
  8508. 8007c82: 200a movs r0, #10
  8509. 8007c84: bd70 pop {r4, r5, r6, pc}
  8510. 8007c86: 4b17 ldr r3, [pc, #92] ; (8007ce4 <_puts_r+0xb0>)
  8511. 8007c88: 429c cmp r4, r3
  8512. 8007c8a: d101 bne.n 8007c90 <_puts_r+0x5c>
  8513. 8007c8c: 68ac ldr r4, [r5, #8]
  8514. 8007c8e: e7e3 b.n 8007c58 <_puts_r+0x24>
  8515. 8007c90: 4b15 ldr r3, [pc, #84] ; (8007ce8 <_puts_r+0xb4>)
  8516. 8007c92: 429c cmp r4, r3
  8517. 8007c94: bf08 it eq
  8518. 8007c96: 68ec ldreq r4, [r5, #12]
  8519. 8007c98: e7de b.n 8007c58 <_puts_r+0x24>
  8520. 8007c9a: 4621 mov r1, r4
  8521. 8007c9c: 4628 mov r0, r5
  8522. 8007c9e: f000 f9e7 bl 8008070 <__swsetup_r>
  8523. 8007ca2: 2800 cmp r0, #0
  8524. 8007ca4: d0dd beq.n 8007c62 <_puts_r+0x2e>
  8525. 8007ca6: f04f 30ff mov.w r0, #4294967295
  8526. 8007caa: bd70 pop {r4, r5, r6, pc}
  8527. 8007cac: 2b00 cmp r3, #0
  8528. 8007cae: da04 bge.n 8007cba <_puts_r+0x86>
  8529. 8007cb0: 69a2 ldr r2, [r4, #24]
  8530. 8007cb2: 4293 cmp r3, r2
  8531. 8007cb4: db06 blt.n 8007cc4 <_puts_r+0x90>
  8532. 8007cb6: 290a cmp r1, #10
  8533. 8007cb8: d004 beq.n 8007cc4 <_puts_r+0x90>
  8534. 8007cba: 6823 ldr r3, [r4, #0]
  8535. 8007cbc: 1c5a adds r2, r3, #1
  8536. 8007cbe: 6022 str r2, [r4, #0]
  8537. 8007cc0: 7019 strb r1, [r3, #0]
  8538. 8007cc2: e7cf b.n 8007c64 <_puts_r+0x30>
  8539. 8007cc4: 4622 mov r2, r4
  8540. 8007cc6: 4628 mov r0, r5
  8541. 8007cc8: f000 f980 bl 8007fcc <__swbuf_r>
  8542. 8007ccc: 3001 adds r0, #1
  8543. 8007cce: d1c9 bne.n 8007c64 <_puts_r+0x30>
  8544. 8007cd0: e7e9 b.n 8007ca6 <_puts_r+0x72>
  8545. 8007cd2: 200a movs r0, #10
  8546. 8007cd4: 6823 ldr r3, [r4, #0]
  8547. 8007cd6: 1c5a adds r2, r3, #1
  8548. 8007cd8: 6022 str r2, [r4, #0]
  8549. 8007cda: 7018 strb r0, [r3, #0]
  8550. 8007cdc: bd70 pop {r4, r5, r6, pc}
  8551. 8007cde: bf00 nop
  8552. 8007ce0: 08009f5c .word 0x08009f5c
  8553. 8007ce4: 08009f7c .word 0x08009f7c
  8554. 8007ce8: 08009f3c .word 0x08009f3c
  8555. 08007cec <puts>:
  8556. 8007cec: 4b02 ldr r3, [pc, #8] ; (8007cf8 <puts+0xc>)
  8557. 8007cee: 4601 mov r1, r0
  8558. 8007cf0: 6818 ldr r0, [r3, #0]
  8559. 8007cf2: f7ff bf9f b.w 8007c34 <_puts_r>
  8560. 8007cf6: bf00 nop
  8561. 8007cf8: 2000020c .word 0x2000020c
  8562. 08007cfc <setbuf>:
  8563. 8007cfc: 2900 cmp r1, #0
  8564. 8007cfe: f44f 6380 mov.w r3, #1024 ; 0x400
  8565. 8007d02: bf0c ite eq
  8566. 8007d04: 2202 moveq r2, #2
  8567. 8007d06: 2200 movne r2, #0
  8568. 8007d08: f000 b800 b.w 8007d0c <setvbuf>
  8569. 08007d0c <setvbuf>:
  8570. 8007d0c: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  8571. 8007d10: 461d mov r5, r3
  8572. 8007d12: 4b51 ldr r3, [pc, #324] ; (8007e58 <setvbuf+0x14c>)
  8573. 8007d14: 4604 mov r4, r0
  8574. 8007d16: 681e ldr r6, [r3, #0]
  8575. 8007d18: 460f mov r7, r1
  8576. 8007d1a: 4690 mov r8, r2
  8577. 8007d1c: b126 cbz r6, 8007d28 <setvbuf+0x1c>
  8578. 8007d1e: 69b3 ldr r3, [r6, #24]
  8579. 8007d20: b913 cbnz r3, 8007d28 <setvbuf+0x1c>
  8580. 8007d22: 4630 mov r0, r6
  8581. 8007d24: f001 f966 bl 8008ff4 <__sinit>
  8582. 8007d28: 4b4c ldr r3, [pc, #304] ; (8007e5c <setvbuf+0x150>)
  8583. 8007d2a: 429c cmp r4, r3
  8584. 8007d2c: d152 bne.n 8007dd4 <setvbuf+0xc8>
  8585. 8007d2e: 6874 ldr r4, [r6, #4]
  8586. 8007d30: f1b8 0f02 cmp.w r8, #2
  8587. 8007d34: d006 beq.n 8007d44 <setvbuf+0x38>
  8588. 8007d36: f1b8 0f01 cmp.w r8, #1
  8589. 8007d3a: f200 8089 bhi.w 8007e50 <setvbuf+0x144>
  8590. 8007d3e: 2d00 cmp r5, #0
  8591. 8007d40: f2c0 8086 blt.w 8007e50 <setvbuf+0x144>
  8592. 8007d44: 4621 mov r1, r4
  8593. 8007d46: 4630 mov r0, r6
  8594. 8007d48: f001 f8ea bl 8008f20 <_fflush_r>
  8595. 8007d4c: 6b61 ldr r1, [r4, #52] ; 0x34
  8596. 8007d4e: b141 cbz r1, 8007d62 <setvbuf+0x56>
  8597. 8007d50: f104 0344 add.w r3, r4, #68 ; 0x44
  8598. 8007d54: 4299 cmp r1, r3
  8599. 8007d56: d002 beq.n 8007d5e <setvbuf+0x52>
  8600. 8007d58: 4630 mov r0, r6
  8601. 8007d5a: f001 fd5d bl 8009818 <_free_r>
  8602. 8007d5e: 2300 movs r3, #0
  8603. 8007d60: 6363 str r3, [r4, #52] ; 0x34
  8604. 8007d62: 2300 movs r3, #0
  8605. 8007d64: 61a3 str r3, [r4, #24]
  8606. 8007d66: 6063 str r3, [r4, #4]
  8607. 8007d68: 89a3 ldrh r3, [r4, #12]
  8608. 8007d6a: 061b lsls r3, r3, #24
  8609. 8007d6c: d503 bpl.n 8007d76 <setvbuf+0x6a>
  8610. 8007d6e: 6921 ldr r1, [r4, #16]
  8611. 8007d70: 4630 mov r0, r6
  8612. 8007d72: f001 fd51 bl 8009818 <_free_r>
  8613. 8007d76: 89a3 ldrh r3, [r4, #12]
  8614. 8007d78: f1b8 0f02 cmp.w r8, #2
  8615. 8007d7c: f423 634a bic.w r3, r3, #3232 ; 0xca0
  8616. 8007d80: f023 0303 bic.w r3, r3, #3
  8617. 8007d84: 81a3 strh r3, [r4, #12]
  8618. 8007d86: d05d beq.n 8007e44 <setvbuf+0x138>
  8619. 8007d88: ab01 add r3, sp, #4
  8620. 8007d8a: 466a mov r2, sp
  8621. 8007d8c: 4621 mov r1, r4
  8622. 8007d8e: 4630 mov r0, r6
  8623. 8007d90: f001 f9cc bl 800912c <__swhatbuf_r>
  8624. 8007d94: 89a3 ldrh r3, [r4, #12]
  8625. 8007d96: 4318 orrs r0, r3
  8626. 8007d98: 81a0 strh r0, [r4, #12]
  8627. 8007d9a: bb2d cbnz r5, 8007de8 <setvbuf+0xdc>
  8628. 8007d9c: 9d00 ldr r5, [sp, #0]
  8629. 8007d9e: 4628 mov r0, r5
  8630. 8007da0: f001 fa28 bl 80091f4 <malloc>
  8631. 8007da4: 4607 mov r7, r0
  8632. 8007da6: 2800 cmp r0, #0
  8633. 8007da8: d14e bne.n 8007e48 <setvbuf+0x13c>
  8634. 8007daa: f8dd 9000 ldr.w r9, [sp]
  8635. 8007dae: 45a9 cmp r9, r5
  8636. 8007db0: d13c bne.n 8007e2c <setvbuf+0x120>
  8637. 8007db2: f04f 30ff mov.w r0, #4294967295
  8638. 8007db6: 89a3 ldrh r3, [r4, #12]
  8639. 8007db8: f043 0302 orr.w r3, r3, #2
  8640. 8007dbc: 81a3 strh r3, [r4, #12]
  8641. 8007dbe: 2300 movs r3, #0
  8642. 8007dc0: 60a3 str r3, [r4, #8]
  8643. 8007dc2: f104 0347 add.w r3, r4, #71 ; 0x47
  8644. 8007dc6: 6023 str r3, [r4, #0]
  8645. 8007dc8: 6123 str r3, [r4, #16]
  8646. 8007dca: 2301 movs r3, #1
  8647. 8007dcc: 6163 str r3, [r4, #20]
  8648. 8007dce: b003 add sp, #12
  8649. 8007dd0: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  8650. 8007dd4: 4b22 ldr r3, [pc, #136] ; (8007e60 <setvbuf+0x154>)
  8651. 8007dd6: 429c cmp r4, r3
  8652. 8007dd8: d101 bne.n 8007dde <setvbuf+0xd2>
  8653. 8007dda: 68b4 ldr r4, [r6, #8]
  8654. 8007ddc: e7a8 b.n 8007d30 <setvbuf+0x24>
  8655. 8007dde: 4b21 ldr r3, [pc, #132] ; (8007e64 <setvbuf+0x158>)
  8656. 8007de0: 429c cmp r4, r3
  8657. 8007de2: bf08 it eq
  8658. 8007de4: 68f4 ldreq r4, [r6, #12]
  8659. 8007de6: e7a3 b.n 8007d30 <setvbuf+0x24>
  8660. 8007de8: 2f00 cmp r7, #0
  8661. 8007dea: d0d8 beq.n 8007d9e <setvbuf+0x92>
  8662. 8007dec: 69b3 ldr r3, [r6, #24]
  8663. 8007dee: b913 cbnz r3, 8007df6 <setvbuf+0xea>
  8664. 8007df0: 4630 mov r0, r6
  8665. 8007df2: f001 f8ff bl 8008ff4 <__sinit>
  8666. 8007df6: f1b8 0f01 cmp.w r8, #1
  8667. 8007dfa: bf08 it eq
  8668. 8007dfc: 89a3 ldrheq r3, [r4, #12]
  8669. 8007dfe: 6027 str r7, [r4, #0]
  8670. 8007e00: bf04 itt eq
  8671. 8007e02: f043 0301 orreq.w r3, r3, #1
  8672. 8007e06: 81a3 strheq r3, [r4, #12]
  8673. 8007e08: 89a3 ldrh r3, [r4, #12]
  8674. 8007e0a: 6127 str r7, [r4, #16]
  8675. 8007e0c: f013 0008 ands.w r0, r3, #8
  8676. 8007e10: 6165 str r5, [r4, #20]
  8677. 8007e12: d01b beq.n 8007e4c <setvbuf+0x140>
  8678. 8007e14: f013 0001 ands.w r0, r3, #1
  8679. 8007e18: f04f 0300 mov.w r3, #0
  8680. 8007e1c: bf1f itttt ne
  8681. 8007e1e: 426d negne r5, r5
  8682. 8007e20: 60a3 strne r3, [r4, #8]
  8683. 8007e22: 61a5 strne r5, [r4, #24]
  8684. 8007e24: 4618 movne r0, r3
  8685. 8007e26: bf08 it eq
  8686. 8007e28: 60a5 streq r5, [r4, #8]
  8687. 8007e2a: e7d0 b.n 8007dce <setvbuf+0xc2>
  8688. 8007e2c: 4648 mov r0, r9
  8689. 8007e2e: f001 f9e1 bl 80091f4 <malloc>
  8690. 8007e32: 4607 mov r7, r0
  8691. 8007e34: 2800 cmp r0, #0
  8692. 8007e36: d0bc beq.n 8007db2 <setvbuf+0xa6>
  8693. 8007e38: 89a3 ldrh r3, [r4, #12]
  8694. 8007e3a: 464d mov r5, r9
  8695. 8007e3c: f043 0380 orr.w r3, r3, #128 ; 0x80
  8696. 8007e40: 81a3 strh r3, [r4, #12]
  8697. 8007e42: e7d3 b.n 8007dec <setvbuf+0xe0>
  8698. 8007e44: 2000 movs r0, #0
  8699. 8007e46: e7b6 b.n 8007db6 <setvbuf+0xaa>
  8700. 8007e48: 46a9 mov r9, r5
  8701. 8007e4a: e7f5 b.n 8007e38 <setvbuf+0x12c>
  8702. 8007e4c: 60a0 str r0, [r4, #8]
  8703. 8007e4e: e7be b.n 8007dce <setvbuf+0xc2>
  8704. 8007e50: f04f 30ff mov.w r0, #4294967295
  8705. 8007e54: e7bb b.n 8007dce <setvbuf+0xc2>
  8706. 8007e56: bf00 nop
  8707. 8007e58: 2000020c .word 0x2000020c
  8708. 8007e5c: 08009f5c .word 0x08009f5c
  8709. 8007e60: 08009f7c .word 0x08009f7c
  8710. 8007e64: 08009f3c .word 0x08009f3c
  8711. 08007e68 <strstr>:
  8712. 8007e68: b5f0 push {r4, r5, r6, r7, lr}
  8713. 8007e6a: 7803 ldrb r3, [r0, #0]
  8714. 8007e6c: b133 cbz r3, 8007e7c <strstr+0x14>
  8715. 8007e6e: 4603 mov r3, r0
  8716. 8007e70: 4618 mov r0, r3
  8717. 8007e72: 1c5e adds r6, r3, #1
  8718. 8007e74: 781b ldrb r3, [r3, #0]
  8719. 8007e76: b933 cbnz r3, 8007e86 <strstr+0x1e>
  8720. 8007e78: 4618 mov r0, r3
  8721. 8007e7a: bdf0 pop {r4, r5, r6, r7, pc}
  8722. 8007e7c: 780b ldrb r3, [r1, #0]
  8723. 8007e7e: 2b00 cmp r3, #0
  8724. 8007e80: bf18 it ne
  8725. 8007e82: 2000 movne r0, #0
  8726. 8007e84: bdf0 pop {r4, r5, r6, r7, pc}
  8727. 8007e86: 1e4d subs r5, r1, #1
  8728. 8007e88: 1e44 subs r4, r0, #1
  8729. 8007e8a: f815 2f01 ldrb.w r2, [r5, #1]!
  8730. 8007e8e: 2a00 cmp r2, #0
  8731. 8007e90: d0f3 beq.n 8007e7a <strstr+0x12>
  8732. 8007e92: f814 7f01 ldrb.w r7, [r4, #1]!
  8733. 8007e96: 4633 mov r3, r6
  8734. 8007e98: 4297 cmp r7, r2
  8735. 8007e9a: d0f6 beq.n 8007e8a <strstr+0x22>
  8736. 8007e9c: e7e8 b.n 8007e70 <strstr+0x8>
  8737. 08007e9e <_strtol_l.isra.0>:
  8738. 8007e9e: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  8739. 8007ea2: 4680 mov r8, r0
  8740. 8007ea4: 4689 mov r9, r1
  8741. 8007ea6: 4692 mov sl, r2
  8742. 8007ea8: 461f mov r7, r3
  8743. 8007eaa: 468b mov fp, r1
  8744. 8007eac: 465d mov r5, fp
  8745. 8007eae: 980a ldr r0, [sp, #40] ; 0x28
  8746. 8007eb0: f815 4b01 ldrb.w r4, [r5], #1
  8747. 8007eb4: f001 f928 bl 8009108 <__locale_ctype_ptr_l>
  8748. 8007eb8: 4420 add r0, r4
  8749. 8007eba: 7846 ldrb r6, [r0, #1]
  8750. 8007ebc: f016 0608 ands.w r6, r6, #8
  8751. 8007ec0: d10b bne.n 8007eda <_strtol_l.isra.0+0x3c>
  8752. 8007ec2: 2c2d cmp r4, #45 ; 0x2d
  8753. 8007ec4: d10b bne.n 8007ede <_strtol_l.isra.0+0x40>
  8754. 8007ec6: 2601 movs r6, #1
  8755. 8007ec8: 782c ldrb r4, [r5, #0]
  8756. 8007eca: f10b 0502 add.w r5, fp, #2
  8757. 8007ece: b167 cbz r7, 8007eea <_strtol_l.isra.0+0x4c>
  8758. 8007ed0: 2f10 cmp r7, #16
  8759. 8007ed2: d114 bne.n 8007efe <_strtol_l.isra.0+0x60>
  8760. 8007ed4: 2c30 cmp r4, #48 ; 0x30
  8761. 8007ed6: d00a beq.n 8007eee <_strtol_l.isra.0+0x50>
  8762. 8007ed8: e011 b.n 8007efe <_strtol_l.isra.0+0x60>
  8763. 8007eda: 46ab mov fp, r5
  8764. 8007edc: e7e6 b.n 8007eac <_strtol_l.isra.0+0xe>
  8765. 8007ede: 2c2b cmp r4, #43 ; 0x2b
  8766. 8007ee0: bf04 itt eq
  8767. 8007ee2: 782c ldrbeq r4, [r5, #0]
  8768. 8007ee4: f10b 0502 addeq.w r5, fp, #2
  8769. 8007ee8: e7f1 b.n 8007ece <_strtol_l.isra.0+0x30>
  8770. 8007eea: 2c30 cmp r4, #48 ; 0x30
  8771. 8007eec: d127 bne.n 8007f3e <_strtol_l.isra.0+0xa0>
  8772. 8007eee: 782b ldrb r3, [r5, #0]
  8773. 8007ef0: f003 03df and.w r3, r3, #223 ; 0xdf
  8774. 8007ef4: 2b58 cmp r3, #88 ; 0x58
  8775. 8007ef6: d14b bne.n 8007f90 <_strtol_l.isra.0+0xf2>
  8776. 8007ef8: 2710 movs r7, #16
  8777. 8007efa: 786c ldrb r4, [r5, #1]
  8778. 8007efc: 3502 adds r5, #2
  8779. 8007efe: 2e00 cmp r6, #0
  8780. 8007f00: bf0c ite eq
  8781. 8007f02: f06f 4100 mvneq.w r1, #2147483648 ; 0x80000000
  8782. 8007f06: f04f 4100 movne.w r1, #2147483648 ; 0x80000000
  8783. 8007f0a: 2200 movs r2, #0
  8784. 8007f0c: fbb1 fef7 udiv lr, r1, r7
  8785. 8007f10: 4610 mov r0, r2
  8786. 8007f12: fb07 1c1e mls ip, r7, lr, r1
  8787. 8007f16: f1a4 0330 sub.w r3, r4, #48 ; 0x30
  8788. 8007f1a: 2b09 cmp r3, #9
  8789. 8007f1c: d811 bhi.n 8007f42 <_strtol_l.isra.0+0xa4>
  8790. 8007f1e: 461c mov r4, r3
  8791. 8007f20: 42a7 cmp r7, r4
  8792. 8007f22: dd1d ble.n 8007f60 <_strtol_l.isra.0+0xc2>
  8793. 8007f24: 1c53 adds r3, r2, #1
  8794. 8007f26: d007 beq.n 8007f38 <_strtol_l.isra.0+0x9a>
  8795. 8007f28: 4586 cmp lr, r0
  8796. 8007f2a: d316 bcc.n 8007f5a <_strtol_l.isra.0+0xbc>
  8797. 8007f2c: d101 bne.n 8007f32 <_strtol_l.isra.0+0x94>
  8798. 8007f2e: 45a4 cmp ip, r4
  8799. 8007f30: db13 blt.n 8007f5a <_strtol_l.isra.0+0xbc>
  8800. 8007f32: 2201 movs r2, #1
  8801. 8007f34: fb00 4007 mla r0, r0, r7, r4
  8802. 8007f38: f815 4b01 ldrb.w r4, [r5], #1
  8803. 8007f3c: e7eb b.n 8007f16 <_strtol_l.isra.0+0x78>
  8804. 8007f3e: 270a movs r7, #10
  8805. 8007f40: e7dd b.n 8007efe <_strtol_l.isra.0+0x60>
  8806. 8007f42: f1a4 0341 sub.w r3, r4, #65 ; 0x41
  8807. 8007f46: 2b19 cmp r3, #25
  8808. 8007f48: d801 bhi.n 8007f4e <_strtol_l.isra.0+0xb0>
  8809. 8007f4a: 3c37 subs r4, #55 ; 0x37
  8810. 8007f4c: e7e8 b.n 8007f20 <_strtol_l.isra.0+0x82>
  8811. 8007f4e: f1a4 0361 sub.w r3, r4, #97 ; 0x61
  8812. 8007f52: 2b19 cmp r3, #25
  8813. 8007f54: d804 bhi.n 8007f60 <_strtol_l.isra.0+0xc2>
  8814. 8007f56: 3c57 subs r4, #87 ; 0x57
  8815. 8007f58: e7e2 b.n 8007f20 <_strtol_l.isra.0+0x82>
  8816. 8007f5a: f04f 32ff mov.w r2, #4294967295
  8817. 8007f5e: e7eb b.n 8007f38 <_strtol_l.isra.0+0x9a>
  8818. 8007f60: 1c53 adds r3, r2, #1
  8819. 8007f62: d108 bne.n 8007f76 <_strtol_l.isra.0+0xd8>
  8820. 8007f64: 2322 movs r3, #34 ; 0x22
  8821. 8007f66: 4608 mov r0, r1
  8822. 8007f68: f8c8 3000 str.w r3, [r8]
  8823. 8007f6c: f1ba 0f00 cmp.w sl, #0
  8824. 8007f70: d107 bne.n 8007f82 <_strtol_l.isra.0+0xe4>
  8825. 8007f72: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  8826. 8007f76: b106 cbz r6, 8007f7a <_strtol_l.isra.0+0xdc>
  8827. 8007f78: 4240 negs r0, r0
  8828. 8007f7a: f1ba 0f00 cmp.w sl, #0
  8829. 8007f7e: d00c beq.n 8007f9a <_strtol_l.isra.0+0xfc>
  8830. 8007f80: b122 cbz r2, 8007f8c <_strtol_l.isra.0+0xee>
  8831. 8007f82: 3d01 subs r5, #1
  8832. 8007f84: f8ca 5000 str.w r5, [sl]
  8833. 8007f88: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  8834. 8007f8c: 464d mov r5, r9
  8835. 8007f8e: e7f9 b.n 8007f84 <_strtol_l.isra.0+0xe6>
  8836. 8007f90: 2430 movs r4, #48 ; 0x30
  8837. 8007f92: 2f00 cmp r7, #0
  8838. 8007f94: d1b3 bne.n 8007efe <_strtol_l.isra.0+0x60>
  8839. 8007f96: 2708 movs r7, #8
  8840. 8007f98: e7b1 b.n 8007efe <_strtol_l.isra.0+0x60>
  8841. 8007f9a: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  8842. ...
  8843. 08007fa0 <strtol>:
  8844. 8007fa0: 4b08 ldr r3, [pc, #32] ; (8007fc4 <strtol+0x24>)
  8845. 8007fa2: b537 push {r0, r1, r2, r4, r5, lr}
  8846. 8007fa4: 681c ldr r4, [r3, #0]
  8847. 8007fa6: 4d08 ldr r5, [pc, #32] ; (8007fc8 <strtol+0x28>)
  8848. 8007fa8: 6a23 ldr r3, [r4, #32]
  8849. 8007faa: 2b00 cmp r3, #0
  8850. 8007fac: bf08 it eq
  8851. 8007fae: 462b moveq r3, r5
  8852. 8007fb0: 9300 str r3, [sp, #0]
  8853. 8007fb2: 4613 mov r3, r2
  8854. 8007fb4: 460a mov r2, r1
  8855. 8007fb6: 4601 mov r1, r0
  8856. 8007fb8: 4620 mov r0, r4
  8857. 8007fba: f7ff ff70 bl 8007e9e <_strtol_l.isra.0>
  8858. 8007fbe: b003 add sp, #12
  8859. 8007fc0: bd30 pop {r4, r5, pc}
  8860. 8007fc2: bf00 nop
  8861. 8007fc4: 2000020c .word 0x2000020c
  8862. 8007fc8: 20000270 .word 0x20000270
  8863. 08007fcc <__swbuf_r>:
  8864. 8007fcc: b5f8 push {r3, r4, r5, r6, r7, lr}
  8865. 8007fce: 460e mov r6, r1
  8866. 8007fd0: 4614 mov r4, r2
  8867. 8007fd2: 4605 mov r5, r0
  8868. 8007fd4: b118 cbz r0, 8007fde <__swbuf_r+0x12>
  8869. 8007fd6: 6983 ldr r3, [r0, #24]
  8870. 8007fd8: b90b cbnz r3, 8007fde <__swbuf_r+0x12>
  8871. 8007fda: f001 f80b bl 8008ff4 <__sinit>
  8872. 8007fde: 4b21 ldr r3, [pc, #132] ; (8008064 <__swbuf_r+0x98>)
  8873. 8007fe0: 429c cmp r4, r3
  8874. 8007fe2: d12a bne.n 800803a <__swbuf_r+0x6e>
  8875. 8007fe4: 686c ldr r4, [r5, #4]
  8876. 8007fe6: 69a3 ldr r3, [r4, #24]
  8877. 8007fe8: 60a3 str r3, [r4, #8]
  8878. 8007fea: 89a3 ldrh r3, [r4, #12]
  8879. 8007fec: 071a lsls r2, r3, #28
  8880. 8007fee: d52e bpl.n 800804e <__swbuf_r+0x82>
  8881. 8007ff0: 6923 ldr r3, [r4, #16]
  8882. 8007ff2: b363 cbz r3, 800804e <__swbuf_r+0x82>
  8883. 8007ff4: 6923 ldr r3, [r4, #16]
  8884. 8007ff6: 6820 ldr r0, [r4, #0]
  8885. 8007ff8: b2f6 uxtb r6, r6
  8886. 8007ffa: 1ac0 subs r0, r0, r3
  8887. 8007ffc: 6963 ldr r3, [r4, #20]
  8888. 8007ffe: 4637 mov r7, r6
  8889. 8008000: 4298 cmp r0, r3
  8890. 8008002: db04 blt.n 800800e <__swbuf_r+0x42>
  8891. 8008004: 4621 mov r1, r4
  8892. 8008006: 4628 mov r0, r5
  8893. 8008008: f000 ff8a bl 8008f20 <_fflush_r>
  8894. 800800c: bb28 cbnz r0, 800805a <__swbuf_r+0x8e>
  8895. 800800e: 68a3 ldr r3, [r4, #8]
  8896. 8008010: 3001 adds r0, #1
  8897. 8008012: 3b01 subs r3, #1
  8898. 8008014: 60a3 str r3, [r4, #8]
  8899. 8008016: 6823 ldr r3, [r4, #0]
  8900. 8008018: 1c5a adds r2, r3, #1
  8901. 800801a: 6022 str r2, [r4, #0]
  8902. 800801c: 701e strb r6, [r3, #0]
  8903. 800801e: 6963 ldr r3, [r4, #20]
  8904. 8008020: 4298 cmp r0, r3
  8905. 8008022: d004 beq.n 800802e <__swbuf_r+0x62>
  8906. 8008024: 89a3 ldrh r3, [r4, #12]
  8907. 8008026: 07db lsls r3, r3, #31
  8908. 8008028: d519 bpl.n 800805e <__swbuf_r+0x92>
  8909. 800802a: 2e0a cmp r6, #10
  8910. 800802c: d117 bne.n 800805e <__swbuf_r+0x92>
  8911. 800802e: 4621 mov r1, r4
  8912. 8008030: 4628 mov r0, r5
  8913. 8008032: f000 ff75 bl 8008f20 <_fflush_r>
  8914. 8008036: b190 cbz r0, 800805e <__swbuf_r+0x92>
  8915. 8008038: e00f b.n 800805a <__swbuf_r+0x8e>
  8916. 800803a: 4b0b ldr r3, [pc, #44] ; (8008068 <__swbuf_r+0x9c>)
  8917. 800803c: 429c cmp r4, r3
  8918. 800803e: d101 bne.n 8008044 <__swbuf_r+0x78>
  8919. 8008040: 68ac ldr r4, [r5, #8]
  8920. 8008042: e7d0 b.n 8007fe6 <__swbuf_r+0x1a>
  8921. 8008044: 4b09 ldr r3, [pc, #36] ; (800806c <__swbuf_r+0xa0>)
  8922. 8008046: 429c cmp r4, r3
  8923. 8008048: bf08 it eq
  8924. 800804a: 68ec ldreq r4, [r5, #12]
  8925. 800804c: e7cb b.n 8007fe6 <__swbuf_r+0x1a>
  8926. 800804e: 4621 mov r1, r4
  8927. 8008050: 4628 mov r0, r5
  8928. 8008052: f000 f80d bl 8008070 <__swsetup_r>
  8929. 8008056: 2800 cmp r0, #0
  8930. 8008058: d0cc beq.n 8007ff4 <__swbuf_r+0x28>
  8931. 800805a: f04f 37ff mov.w r7, #4294967295
  8932. 800805e: 4638 mov r0, r7
  8933. 8008060: bdf8 pop {r3, r4, r5, r6, r7, pc}
  8934. 8008062: bf00 nop
  8935. 8008064: 08009f5c .word 0x08009f5c
  8936. 8008068: 08009f7c .word 0x08009f7c
  8937. 800806c: 08009f3c .word 0x08009f3c
  8938. 08008070 <__swsetup_r>:
  8939. 8008070: 4b32 ldr r3, [pc, #200] ; (800813c <__swsetup_r+0xcc>)
  8940. 8008072: b570 push {r4, r5, r6, lr}
  8941. 8008074: 681d ldr r5, [r3, #0]
  8942. 8008076: 4606 mov r6, r0
  8943. 8008078: 460c mov r4, r1
  8944. 800807a: b125 cbz r5, 8008086 <__swsetup_r+0x16>
  8945. 800807c: 69ab ldr r3, [r5, #24]
  8946. 800807e: b913 cbnz r3, 8008086 <__swsetup_r+0x16>
  8947. 8008080: 4628 mov r0, r5
  8948. 8008082: f000 ffb7 bl 8008ff4 <__sinit>
  8949. 8008086: 4b2e ldr r3, [pc, #184] ; (8008140 <__swsetup_r+0xd0>)
  8950. 8008088: 429c cmp r4, r3
  8951. 800808a: d10f bne.n 80080ac <__swsetup_r+0x3c>
  8952. 800808c: 686c ldr r4, [r5, #4]
  8953. 800808e: f9b4 300c ldrsh.w r3, [r4, #12]
  8954. 8008092: b29a uxth r2, r3
  8955. 8008094: 0715 lsls r5, r2, #28
  8956. 8008096: d42c bmi.n 80080f2 <__swsetup_r+0x82>
  8957. 8008098: 06d0 lsls r0, r2, #27
  8958. 800809a: d411 bmi.n 80080c0 <__swsetup_r+0x50>
  8959. 800809c: 2209 movs r2, #9
  8960. 800809e: 6032 str r2, [r6, #0]
  8961. 80080a0: f043 0340 orr.w r3, r3, #64 ; 0x40
  8962. 80080a4: 81a3 strh r3, [r4, #12]
  8963. 80080a6: f04f 30ff mov.w r0, #4294967295
  8964. 80080aa: bd70 pop {r4, r5, r6, pc}
  8965. 80080ac: 4b25 ldr r3, [pc, #148] ; (8008144 <__swsetup_r+0xd4>)
  8966. 80080ae: 429c cmp r4, r3
  8967. 80080b0: d101 bne.n 80080b6 <__swsetup_r+0x46>
  8968. 80080b2: 68ac ldr r4, [r5, #8]
  8969. 80080b4: e7eb b.n 800808e <__swsetup_r+0x1e>
  8970. 80080b6: 4b24 ldr r3, [pc, #144] ; (8008148 <__swsetup_r+0xd8>)
  8971. 80080b8: 429c cmp r4, r3
  8972. 80080ba: bf08 it eq
  8973. 80080bc: 68ec ldreq r4, [r5, #12]
  8974. 80080be: e7e6 b.n 800808e <__swsetup_r+0x1e>
  8975. 80080c0: 0751 lsls r1, r2, #29
  8976. 80080c2: d512 bpl.n 80080ea <__swsetup_r+0x7a>
  8977. 80080c4: 6b61 ldr r1, [r4, #52] ; 0x34
  8978. 80080c6: b141 cbz r1, 80080da <__swsetup_r+0x6a>
  8979. 80080c8: f104 0344 add.w r3, r4, #68 ; 0x44
  8980. 80080cc: 4299 cmp r1, r3
  8981. 80080ce: d002 beq.n 80080d6 <__swsetup_r+0x66>
  8982. 80080d0: 4630 mov r0, r6
  8983. 80080d2: f001 fba1 bl 8009818 <_free_r>
  8984. 80080d6: 2300 movs r3, #0
  8985. 80080d8: 6363 str r3, [r4, #52] ; 0x34
  8986. 80080da: 89a3 ldrh r3, [r4, #12]
  8987. 80080dc: f023 0324 bic.w r3, r3, #36 ; 0x24
  8988. 80080e0: 81a3 strh r3, [r4, #12]
  8989. 80080e2: 2300 movs r3, #0
  8990. 80080e4: 6063 str r3, [r4, #4]
  8991. 80080e6: 6923 ldr r3, [r4, #16]
  8992. 80080e8: 6023 str r3, [r4, #0]
  8993. 80080ea: 89a3 ldrh r3, [r4, #12]
  8994. 80080ec: f043 0308 orr.w r3, r3, #8
  8995. 80080f0: 81a3 strh r3, [r4, #12]
  8996. 80080f2: 6923 ldr r3, [r4, #16]
  8997. 80080f4: b94b cbnz r3, 800810a <__swsetup_r+0x9a>
  8998. 80080f6: 89a3 ldrh r3, [r4, #12]
  8999. 80080f8: f403 7320 and.w r3, r3, #640 ; 0x280
  9000. 80080fc: f5b3 7f00 cmp.w r3, #512 ; 0x200
  9001. 8008100: d003 beq.n 800810a <__swsetup_r+0x9a>
  9002. 8008102: 4621 mov r1, r4
  9003. 8008104: 4630 mov r0, r6
  9004. 8008106: f001 f835 bl 8009174 <__smakebuf_r>
  9005. 800810a: 89a2 ldrh r2, [r4, #12]
  9006. 800810c: f012 0301 ands.w r3, r2, #1
  9007. 8008110: d00c beq.n 800812c <__swsetup_r+0xbc>
  9008. 8008112: 2300 movs r3, #0
  9009. 8008114: 60a3 str r3, [r4, #8]
  9010. 8008116: 6963 ldr r3, [r4, #20]
  9011. 8008118: 425b negs r3, r3
  9012. 800811a: 61a3 str r3, [r4, #24]
  9013. 800811c: 6923 ldr r3, [r4, #16]
  9014. 800811e: b953 cbnz r3, 8008136 <__swsetup_r+0xc6>
  9015. 8008120: f9b4 300c ldrsh.w r3, [r4, #12]
  9016. 8008124: f013 0080 ands.w r0, r3, #128 ; 0x80
  9017. 8008128: d1ba bne.n 80080a0 <__swsetup_r+0x30>
  9018. 800812a: bd70 pop {r4, r5, r6, pc}
  9019. 800812c: 0792 lsls r2, r2, #30
  9020. 800812e: bf58 it pl
  9021. 8008130: 6963 ldrpl r3, [r4, #20]
  9022. 8008132: 60a3 str r3, [r4, #8]
  9023. 8008134: e7f2 b.n 800811c <__swsetup_r+0xac>
  9024. 8008136: 2000 movs r0, #0
  9025. 8008138: e7f7 b.n 800812a <__swsetup_r+0xba>
  9026. 800813a: bf00 nop
  9027. 800813c: 2000020c .word 0x2000020c
  9028. 8008140: 08009f5c .word 0x08009f5c
  9029. 8008144: 08009f7c .word 0x08009f7c
  9030. 8008148: 08009f3c .word 0x08009f3c
  9031. 0800814c <quorem>:
  9032. 800814c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9033. 8008150: 6903 ldr r3, [r0, #16]
  9034. 8008152: 690c ldr r4, [r1, #16]
  9035. 8008154: 4680 mov r8, r0
  9036. 8008156: 429c cmp r4, r3
  9037. 8008158: f300 8082 bgt.w 8008260 <quorem+0x114>
  9038. 800815c: 3c01 subs r4, #1
  9039. 800815e: f101 0714 add.w r7, r1, #20
  9040. 8008162: f100 0614 add.w r6, r0, #20
  9041. 8008166: f857 5024 ldr.w r5, [r7, r4, lsl #2]
  9042. 800816a: f856 0024 ldr.w r0, [r6, r4, lsl #2]
  9043. 800816e: 3501 adds r5, #1
  9044. 8008170: fbb0 f5f5 udiv r5, r0, r5
  9045. 8008174: ea4f 0e84 mov.w lr, r4, lsl #2
  9046. 8008178: eb06 030e add.w r3, r6, lr
  9047. 800817c: eb07 090e add.w r9, r7, lr
  9048. 8008180: 9301 str r3, [sp, #4]
  9049. 8008182: b38d cbz r5, 80081e8 <quorem+0x9c>
  9050. 8008184: f04f 0a00 mov.w sl, #0
  9051. 8008188: 4638 mov r0, r7
  9052. 800818a: 46b4 mov ip, r6
  9053. 800818c: 46d3 mov fp, sl
  9054. 800818e: f850 2b04 ldr.w r2, [r0], #4
  9055. 8008192: b293 uxth r3, r2
  9056. 8008194: fb05 a303 mla r3, r5, r3, sl
  9057. 8008198: 0c12 lsrs r2, r2, #16
  9058. 800819a: ea4f 4a13 mov.w sl, r3, lsr #16
  9059. 800819e: fb05 a202 mla r2, r5, r2, sl
  9060. 80081a2: b29b uxth r3, r3
  9061. 80081a4: ebab 0303 sub.w r3, fp, r3
  9062. 80081a8: f8bc b000 ldrh.w fp, [ip]
  9063. 80081ac: ea4f 4a12 mov.w sl, r2, lsr #16
  9064. 80081b0: 445b add r3, fp
  9065. 80081b2: fa1f fb82 uxth.w fp, r2
  9066. 80081b6: f8dc 2000 ldr.w r2, [ip]
  9067. 80081ba: 4581 cmp r9, r0
  9068. 80081bc: ebcb 4212 rsb r2, fp, r2, lsr #16
  9069. 80081c0: eb02 4223 add.w r2, r2, r3, asr #16
  9070. 80081c4: b29b uxth r3, r3
  9071. 80081c6: ea43 4302 orr.w r3, r3, r2, lsl #16
  9072. 80081ca: ea4f 4b22 mov.w fp, r2, asr #16
  9073. 80081ce: f84c 3b04 str.w r3, [ip], #4
  9074. 80081d2: d2dc bcs.n 800818e <quorem+0x42>
  9075. 80081d4: f856 300e ldr.w r3, [r6, lr]
  9076. 80081d8: b933 cbnz r3, 80081e8 <quorem+0x9c>
  9077. 80081da: 9b01 ldr r3, [sp, #4]
  9078. 80081dc: 3b04 subs r3, #4
  9079. 80081de: 429e cmp r6, r3
  9080. 80081e0: 461a mov r2, r3
  9081. 80081e2: d331 bcc.n 8008248 <quorem+0xfc>
  9082. 80081e4: f8c8 4010 str.w r4, [r8, #16]
  9083. 80081e8: 4640 mov r0, r8
  9084. 80081ea: f001 fa3e bl 800966a <__mcmp>
  9085. 80081ee: 2800 cmp r0, #0
  9086. 80081f0: db26 blt.n 8008240 <quorem+0xf4>
  9087. 80081f2: 4630 mov r0, r6
  9088. 80081f4: f04f 0e00 mov.w lr, #0
  9089. 80081f8: 3501 adds r5, #1
  9090. 80081fa: f857 1b04 ldr.w r1, [r7], #4
  9091. 80081fe: f8d0 c000 ldr.w ip, [r0]
  9092. 8008202: b28b uxth r3, r1
  9093. 8008204: ebae 0303 sub.w r3, lr, r3
  9094. 8008208: fa1f f28c uxth.w r2, ip
  9095. 800820c: 4413 add r3, r2
  9096. 800820e: 0c0a lsrs r2, r1, #16
  9097. 8008210: ebc2 421c rsb r2, r2, ip, lsr #16
  9098. 8008214: eb02 4223 add.w r2, r2, r3, asr #16
  9099. 8008218: b29b uxth r3, r3
  9100. 800821a: ea43 4302 orr.w r3, r3, r2, lsl #16
  9101. 800821e: 45b9 cmp r9, r7
  9102. 8008220: ea4f 4e22 mov.w lr, r2, asr #16
  9103. 8008224: f840 3b04 str.w r3, [r0], #4
  9104. 8008228: d2e7 bcs.n 80081fa <quorem+0xae>
  9105. 800822a: f856 2024 ldr.w r2, [r6, r4, lsl #2]
  9106. 800822e: eb06 0384 add.w r3, r6, r4, lsl #2
  9107. 8008232: b92a cbnz r2, 8008240 <quorem+0xf4>
  9108. 8008234: 3b04 subs r3, #4
  9109. 8008236: 429e cmp r6, r3
  9110. 8008238: 461a mov r2, r3
  9111. 800823a: d30b bcc.n 8008254 <quorem+0x108>
  9112. 800823c: f8c8 4010 str.w r4, [r8, #16]
  9113. 8008240: 4628 mov r0, r5
  9114. 8008242: b003 add sp, #12
  9115. 8008244: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  9116. 8008248: 6812 ldr r2, [r2, #0]
  9117. 800824a: 3b04 subs r3, #4
  9118. 800824c: 2a00 cmp r2, #0
  9119. 800824e: d1c9 bne.n 80081e4 <quorem+0x98>
  9120. 8008250: 3c01 subs r4, #1
  9121. 8008252: e7c4 b.n 80081de <quorem+0x92>
  9122. 8008254: 6812 ldr r2, [r2, #0]
  9123. 8008256: 3b04 subs r3, #4
  9124. 8008258: 2a00 cmp r2, #0
  9125. 800825a: d1ef bne.n 800823c <quorem+0xf0>
  9126. 800825c: 3c01 subs r4, #1
  9127. 800825e: e7ea b.n 8008236 <quorem+0xea>
  9128. 8008260: 2000 movs r0, #0
  9129. 8008262: e7ee b.n 8008242 <quorem+0xf6>
  9130. 8008264: 0000 movs r0, r0
  9131. ...
  9132. 08008268 <_dtoa_r>:
  9133. 8008268: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9134. 800826c: 6a46 ldr r6, [r0, #36] ; 0x24
  9135. 800826e: b095 sub sp, #84 ; 0x54
  9136. 8008270: 4604 mov r4, r0
  9137. 8008272: 9d21 ldr r5, [sp, #132] ; 0x84
  9138. 8008274: e9cd 2302 strd r2, r3, [sp, #8]
  9139. 8008278: b93e cbnz r6, 800828a <_dtoa_r+0x22>
  9140. 800827a: 2010 movs r0, #16
  9141. 800827c: f000 ffba bl 80091f4 <malloc>
  9142. 8008280: 6260 str r0, [r4, #36] ; 0x24
  9143. 8008282: 6046 str r6, [r0, #4]
  9144. 8008284: 6086 str r6, [r0, #8]
  9145. 8008286: 6006 str r6, [r0, #0]
  9146. 8008288: 60c6 str r6, [r0, #12]
  9147. 800828a: 6a63 ldr r3, [r4, #36] ; 0x24
  9148. 800828c: 6819 ldr r1, [r3, #0]
  9149. 800828e: b151 cbz r1, 80082a6 <_dtoa_r+0x3e>
  9150. 8008290: 685a ldr r2, [r3, #4]
  9151. 8008292: 2301 movs r3, #1
  9152. 8008294: 4093 lsls r3, r2
  9153. 8008296: 604a str r2, [r1, #4]
  9154. 8008298: 608b str r3, [r1, #8]
  9155. 800829a: 4620 mov r0, r4
  9156. 800829c: f001 f811 bl 80092c2 <_Bfree>
  9157. 80082a0: 2200 movs r2, #0
  9158. 80082a2: 6a63 ldr r3, [r4, #36] ; 0x24
  9159. 80082a4: 601a str r2, [r3, #0]
  9160. 80082a6: 9b03 ldr r3, [sp, #12]
  9161. 80082a8: 2b00 cmp r3, #0
  9162. 80082aa: bfb7 itett lt
  9163. 80082ac: 2301 movlt r3, #1
  9164. 80082ae: 2300 movge r3, #0
  9165. 80082b0: 602b strlt r3, [r5, #0]
  9166. 80082b2: 9b03 ldrlt r3, [sp, #12]
  9167. 80082b4: bfae itee ge
  9168. 80082b6: 602b strge r3, [r5, #0]
  9169. 80082b8: f023 4300 biclt.w r3, r3, #2147483648 ; 0x80000000
  9170. 80082bc: 9303 strlt r3, [sp, #12]
  9171. 80082be: f8dd 900c ldr.w r9, [sp, #12]
  9172. 80082c2: 4bab ldr r3, [pc, #684] ; (8008570 <_dtoa_r+0x308>)
  9173. 80082c4: ea33 0309 bics.w r3, r3, r9
  9174. 80082c8: d11b bne.n 8008302 <_dtoa_r+0x9a>
  9175. 80082ca: f242 730f movw r3, #9999 ; 0x270f
  9176. 80082ce: 9a20 ldr r2, [sp, #128] ; 0x80
  9177. 80082d0: 6013 str r3, [r2, #0]
  9178. 80082d2: 9b02 ldr r3, [sp, #8]
  9179. 80082d4: b923 cbnz r3, 80082e0 <_dtoa_r+0x78>
  9180. 80082d6: f3c9 0013 ubfx r0, r9, #0, #20
  9181. 80082da: 2800 cmp r0, #0
  9182. 80082dc: f000 8583 beq.w 8008de6 <_dtoa_r+0xb7e>
  9183. 80082e0: 9b22 ldr r3, [sp, #136] ; 0x88
  9184. 80082e2: b953 cbnz r3, 80082fa <_dtoa_r+0x92>
  9185. 80082e4: 4ba3 ldr r3, [pc, #652] ; (8008574 <_dtoa_r+0x30c>)
  9186. 80082e6: e021 b.n 800832c <_dtoa_r+0xc4>
  9187. 80082e8: 4ba3 ldr r3, [pc, #652] ; (8008578 <_dtoa_r+0x310>)
  9188. 80082ea: 9306 str r3, [sp, #24]
  9189. 80082ec: 3308 adds r3, #8
  9190. 80082ee: 9a22 ldr r2, [sp, #136] ; 0x88
  9191. 80082f0: 6013 str r3, [r2, #0]
  9192. 80082f2: 9806 ldr r0, [sp, #24]
  9193. 80082f4: b015 add sp, #84 ; 0x54
  9194. 80082f6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  9195. 80082fa: 4b9e ldr r3, [pc, #632] ; (8008574 <_dtoa_r+0x30c>)
  9196. 80082fc: 9306 str r3, [sp, #24]
  9197. 80082fe: 3303 adds r3, #3
  9198. 8008300: e7f5 b.n 80082ee <_dtoa_r+0x86>
  9199. 8008302: e9dd 6702 ldrd r6, r7, [sp, #8]
  9200. 8008306: 2200 movs r2, #0
  9201. 8008308: 2300 movs r3, #0
  9202. 800830a: 4630 mov r0, r6
  9203. 800830c: 4639 mov r1, r7
  9204. 800830e: f7fc fbb3 bl 8004a78 <__aeabi_dcmpeq>
  9205. 8008312: 4680 mov r8, r0
  9206. 8008314: b160 cbz r0, 8008330 <_dtoa_r+0xc8>
  9207. 8008316: 2301 movs r3, #1
  9208. 8008318: 9a20 ldr r2, [sp, #128] ; 0x80
  9209. 800831a: 6013 str r3, [r2, #0]
  9210. 800831c: 9b22 ldr r3, [sp, #136] ; 0x88
  9211. 800831e: 2b00 cmp r3, #0
  9212. 8008320: f000 855e beq.w 8008de0 <_dtoa_r+0xb78>
  9213. 8008324: 4b95 ldr r3, [pc, #596] ; (800857c <_dtoa_r+0x314>)
  9214. 8008326: 9a22 ldr r2, [sp, #136] ; 0x88
  9215. 8008328: 6013 str r3, [r2, #0]
  9216. 800832a: 3b01 subs r3, #1
  9217. 800832c: 9306 str r3, [sp, #24]
  9218. 800832e: e7e0 b.n 80082f2 <_dtoa_r+0x8a>
  9219. 8008330: ab12 add r3, sp, #72 ; 0x48
  9220. 8008332: 9301 str r3, [sp, #4]
  9221. 8008334: ab13 add r3, sp, #76 ; 0x4c
  9222. 8008336: 9300 str r3, [sp, #0]
  9223. 8008338: 4632 mov r2, r6
  9224. 800833a: 463b mov r3, r7
  9225. 800833c: 4620 mov r0, r4
  9226. 800833e: f001 fa0d bl 800975c <__d2b>
  9227. 8008342: f3c9 550a ubfx r5, r9, #20, #11
  9228. 8008346: 4682 mov sl, r0
  9229. 8008348: 2d00 cmp r5, #0
  9230. 800834a: d07d beq.n 8008448 <_dtoa_r+0x1e0>
  9231. 800834c: 4630 mov r0, r6
  9232. 800834e: f3c7 0313 ubfx r3, r7, #0, #20
  9233. 8008352: f043 517f orr.w r1, r3, #1069547520 ; 0x3fc00000
  9234. 8008356: f441 1140 orr.w r1, r1, #3145728 ; 0x300000
  9235. 800835a: f2a5 35ff subw r5, r5, #1023 ; 0x3ff
  9236. 800835e: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  9237. 8008362: 2200 movs r2, #0
  9238. 8008364: 4b86 ldr r3, [pc, #536] ; (8008580 <_dtoa_r+0x318>)
  9239. 8008366: f7fb ff6b bl 8004240 <__aeabi_dsub>
  9240. 800836a: a37b add r3, pc, #492 ; (adr r3, 8008558 <_dtoa_r+0x2f0>)
  9241. 800836c: e9d3 2300 ldrd r2, r3, [r3]
  9242. 8008370: f7fc f91a bl 80045a8 <__aeabi_dmul>
  9243. 8008374: a37a add r3, pc, #488 ; (adr r3, 8008560 <_dtoa_r+0x2f8>)
  9244. 8008376: e9d3 2300 ldrd r2, r3, [r3]
  9245. 800837a: f7fb ff63 bl 8004244 <__adddf3>
  9246. 800837e: 4606 mov r6, r0
  9247. 8008380: 4628 mov r0, r5
  9248. 8008382: 460f mov r7, r1
  9249. 8008384: f7fc f8aa bl 80044dc <__aeabi_i2d>
  9250. 8008388: a377 add r3, pc, #476 ; (adr r3, 8008568 <_dtoa_r+0x300>)
  9251. 800838a: e9d3 2300 ldrd r2, r3, [r3]
  9252. 800838e: f7fc f90b bl 80045a8 <__aeabi_dmul>
  9253. 8008392: 4602 mov r2, r0
  9254. 8008394: 460b mov r3, r1
  9255. 8008396: 4630 mov r0, r6
  9256. 8008398: 4639 mov r1, r7
  9257. 800839a: f7fb ff53 bl 8004244 <__adddf3>
  9258. 800839e: 4606 mov r6, r0
  9259. 80083a0: 460f mov r7, r1
  9260. 80083a2: f7fc fbb1 bl 8004b08 <__aeabi_d2iz>
  9261. 80083a6: 2200 movs r2, #0
  9262. 80083a8: 4683 mov fp, r0
  9263. 80083aa: 2300 movs r3, #0
  9264. 80083ac: 4630 mov r0, r6
  9265. 80083ae: 4639 mov r1, r7
  9266. 80083b0: f7fc fb6c bl 8004a8c <__aeabi_dcmplt>
  9267. 80083b4: b158 cbz r0, 80083ce <_dtoa_r+0x166>
  9268. 80083b6: 4658 mov r0, fp
  9269. 80083b8: f7fc f890 bl 80044dc <__aeabi_i2d>
  9270. 80083bc: 4602 mov r2, r0
  9271. 80083be: 460b mov r3, r1
  9272. 80083c0: 4630 mov r0, r6
  9273. 80083c2: 4639 mov r1, r7
  9274. 80083c4: f7fc fb58 bl 8004a78 <__aeabi_dcmpeq>
  9275. 80083c8: b908 cbnz r0, 80083ce <_dtoa_r+0x166>
  9276. 80083ca: f10b 3bff add.w fp, fp, #4294967295
  9277. 80083ce: f1bb 0f16 cmp.w fp, #22
  9278. 80083d2: d858 bhi.n 8008486 <_dtoa_r+0x21e>
  9279. 80083d4: e9dd 2302 ldrd r2, r3, [sp, #8]
  9280. 80083d8: 496a ldr r1, [pc, #424] ; (8008584 <_dtoa_r+0x31c>)
  9281. 80083da: eb01 01cb add.w r1, r1, fp, lsl #3
  9282. 80083de: e9d1 0100 ldrd r0, r1, [r1]
  9283. 80083e2: f7fc fb71 bl 8004ac8 <__aeabi_dcmpgt>
  9284. 80083e6: 2800 cmp r0, #0
  9285. 80083e8: d04f beq.n 800848a <_dtoa_r+0x222>
  9286. 80083ea: 2300 movs r3, #0
  9287. 80083ec: f10b 3bff add.w fp, fp, #4294967295
  9288. 80083f0: 930d str r3, [sp, #52] ; 0x34
  9289. 80083f2: 9b12 ldr r3, [sp, #72] ; 0x48
  9290. 80083f4: 1b5d subs r5, r3, r5
  9291. 80083f6: 1e6b subs r3, r5, #1
  9292. 80083f8: 9307 str r3, [sp, #28]
  9293. 80083fa: bf43 ittte mi
  9294. 80083fc: 2300 movmi r3, #0
  9295. 80083fe: f1c5 0801 rsbmi r8, r5, #1
  9296. 8008402: 9307 strmi r3, [sp, #28]
  9297. 8008404: f04f 0800 movpl.w r8, #0
  9298. 8008408: f1bb 0f00 cmp.w fp, #0
  9299. 800840c: db3f blt.n 800848e <_dtoa_r+0x226>
  9300. 800840e: 9b07 ldr r3, [sp, #28]
  9301. 8008410: f8cd b030 str.w fp, [sp, #48] ; 0x30
  9302. 8008414: 445b add r3, fp
  9303. 8008416: 9307 str r3, [sp, #28]
  9304. 8008418: 2300 movs r3, #0
  9305. 800841a: 9308 str r3, [sp, #32]
  9306. 800841c: 9b1e ldr r3, [sp, #120] ; 0x78
  9307. 800841e: 2b09 cmp r3, #9
  9308. 8008420: f200 80b4 bhi.w 800858c <_dtoa_r+0x324>
  9309. 8008424: 2b05 cmp r3, #5
  9310. 8008426: bfc4 itt gt
  9311. 8008428: 3b04 subgt r3, #4
  9312. 800842a: 931e strgt r3, [sp, #120] ; 0x78
  9313. 800842c: 9b1e ldr r3, [sp, #120] ; 0x78
  9314. 800842e: bfc8 it gt
  9315. 8008430: 2600 movgt r6, #0
  9316. 8008432: f1a3 0302 sub.w r3, r3, #2
  9317. 8008436: bfd8 it le
  9318. 8008438: 2601 movle r6, #1
  9319. 800843a: 2b03 cmp r3, #3
  9320. 800843c: f200 80b2 bhi.w 80085a4 <_dtoa_r+0x33c>
  9321. 8008440: e8df f003 tbb [pc, r3]
  9322. 8008444: 782d8684 .word 0x782d8684
  9323. 8008448: 9b13 ldr r3, [sp, #76] ; 0x4c
  9324. 800844a: 9d12 ldr r5, [sp, #72] ; 0x48
  9325. 800844c: 441d add r5, r3
  9326. 800844e: f205 4332 addw r3, r5, #1074 ; 0x432
  9327. 8008452: 2b20 cmp r3, #32
  9328. 8008454: dd11 ble.n 800847a <_dtoa_r+0x212>
  9329. 8008456: 9a02 ldr r2, [sp, #8]
  9330. 8008458: f205 4012 addw r0, r5, #1042 ; 0x412
  9331. 800845c: f1c3 0340 rsb r3, r3, #64 ; 0x40
  9332. 8008460: fa22 f000 lsr.w r0, r2, r0
  9333. 8008464: fa09 f303 lsl.w r3, r9, r3
  9334. 8008468: 4318 orrs r0, r3
  9335. 800846a: f7fc f827 bl 80044bc <__aeabi_ui2d>
  9336. 800846e: 2301 movs r3, #1
  9337. 8008470: f1a1 71f8 sub.w r1, r1, #32505856 ; 0x1f00000
  9338. 8008474: 3d01 subs r5, #1
  9339. 8008476: 9310 str r3, [sp, #64] ; 0x40
  9340. 8008478: e773 b.n 8008362 <_dtoa_r+0xfa>
  9341. 800847a: f1c3 0020 rsb r0, r3, #32
  9342. 800847e: 9b02 ldr r3, [sp, #8]
  9343. 8008480: fa03 f000 lsl.w r0, r3, r0
  9344. 8008484: e7f1 b.n 800846a <_dtoa_r+0x202>
  9345. 8008486: 2301 movs r3, #1
  9346. 8008488: e7b2 b.n 80083f0 <_dtoa_r+0x188>
  9347. 800848a: 900d str r0, [sp, #52] ; 0x34
  9348. 800848c: e7b1 b.n 80083f2 <_dtoa_r+0x18a>
  9349. 800848e: f1cb 0300 rsb r3, fp, #0
  9350. 8008492: 9308 str r3, [sp, #32]
  9351. 8008494: 2300 movs r3, #0
  9352. 8008496: eba8 080b sub.w r8, r8, fp
  9353. 800849a: 930c str r3, [sp, #48] ; 0x30
  9354. 800849c: e7be b.n 800841c <_dtoa_r+0x1b4>
  9355. 800849e: 2301 movs r3, #1
  9356. 80084a0: 9309 str r3, [sp, #36] ; 0x24
  9357. 80084a2: 9b1f ldr r3, [sp, #124] ; 0x7c
  9358. 80084a4: 2b00 cmp r3, #0
  9359. 80084a6: f340 8080 ble.w 80085aa <_dtoa_r+0x342>
  9360. 80084aa: 4699 mov r9, r3
  9361. 80084ac: 9304 str r3, [sp, #16]
  9362. 80084ae: 2200 movs r2, #0
  9363. 80084b0: 2104 movs r1, #4
  9364. 80084b2: 6a65 ldr r5, [r4, #36] ; 0x24
  9365. 80084b4: 606a str r2, [r5, #4]
  9366. 80084b6: f101 0214 add.w r2, r1, #20
  9367. 80084ba: 429a cmp r2, r3
  9368. 80084bc: d97a bls.n 80085b4 <_dtoa_r+0x34c>
  9369. 80084be: 6869 ldr r1, [r5, #4]
  9370. 80084c0: 4620 mov r0, r4
  9371. 80084c2: f000 feca bl 800925a <_Balloc>
  9372. 80084c6: 6a63 ldr r3, [r4, #36] ; 0x24
  9373. 80084c8: 6028 str r0, [r5, #0]
  9374. 80084ca: 681b ldr r3, [r3, #0]
  9375. 80084cc: f1b9 0f0e cmp.w r9, #14
  9376. 80084d0: 9306 str r3, [sp, #24]
  9377. 80084d2: f200 80f0 bhi.w 80086b6 <_dtoa_r+0x44e>
  9378. 80084d6: 2e00 cmp r6, #0
  9379. 80084d8: f000 80ed beq.w 80086b6 <_dtoa_r+0x44e>
  9380. 80084dc: e9dd 2302 ldrd r2, r3, [sp, #8]
  9381. 80084e0: f1bb 0f00 cmp.w fp, #0
  9382. 80084e4: e9cd 230e strd r2, r3, [sp, #56] ; 0x38
  9383. 80084e8: dd79 ble.n 80085de <_dtoa_r+0x376>
  9384. 80084ea: 4a26 ldr r2, [pc, #152] ; (8008584 <_dtoa_r+0x31c>)
  9385. 80084ec: f00b 030f and.w r3, fp, #15
  9386. 80084f0: ea4f 162b mov.w r6, fp, asr #4
  9387. 80084f4: eb02 03c3 add.w r3, r2, r3, lsl #3
  9388. 80084f8: 06f0 lsls r0, r6, #27
  9389. 80084fa: e9d3 2300 ldrd r2, r3, [r3]
  9390. 80084fe: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  9391. 8008502: d55c bpl.n 80085be <_dtoa_r+0x356>
  9392. 8008504: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  9393. 8008508: 4b1f ldr r3, [pc, #124] ; (8008588 <_dtoa_r+0x320>)
  9394. 800850a: 2503 movs r5, #3
  9395. 800850c: e9d3 2308 ldrd r2, r3, [r3, #32]
  9396. 8008510: f7fc f974 bl 80047fc <__aeabi_ddiv>
  9397. 8008514: e9cd 0102 strd r0, r1, [sp, #8]
  9398. 8008518: f006 060f and.w r6, r6, #15
  9399. 800851c: 4f1a ldr r7, [pc, #104] ; (8008588 <_dtoa_r+0x320>)
  9400. 800851e: 2e00 cmp r6, #0
  9401. 8008520: d14f bne.n 80085c2 <_dtoa_r+0x35a>
  9402. 8008522: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  9403. 8008526: e9dd 0102 ldrd r0, r1, [sp, #8]
  9404. 800852a: f7fc f967 bl 80047fc <__aeabi_ddiv>
  9405. 800852e: e9cd 0102 strd r0, r1, [sp, #8]
  9406. 8008532: e06e b.n 8008612 <_dtoa_r+0x3aa>
  9407. 8008534: 2301 movs r3, #1
  9408. 8008536: 9309 str r3, [sp, #36] ; 0x24
  9409. 8008538: 9b1f ldr r3, [sp, #124] ; 0x7c
  9410. 800853a: 445b add r3, fp
  9411. 800853c: f103 0901 add.w r9, r3, #1
  9412. 8008540: 9304 str r3, [sp, #16]
  9413. 8008542: 464b mov r3, r9
  9414. 8008544: 2b01 cmp r3, #1
  9415. 8008546: bfb8 it lt
  9416. 8008548: 2301 movlt r3, #1
  9417. 800854a: e7b0 b.n 80084ae <_dtoa_r+0x246>
  9418. 800854c: 2300 movs r3, #0
  9419. 800854e: e7a7 b.n 80084a0 <_dtoa_r+0x238>
  9420. 8008550: 2300 movs r3, #0
  9421. 8008552: e7f0 b.n 8008536 <_dtoa_r+0x2ce>
  9422. 8008554: f3af 8000 nop.w
  9423. 8008558: 636f4361 .word 0x636f4361
  9424. 800855c: 3fd287a7 .word 0x3fd287a7
  9425. 8008560: 8b60c8b3 .word 0x8b60c8b3
  9426. 8008564: 3fc68a28 .word 0x3fc68a28
  9427. 8008568: 509f79fb .word 0x509f79fb
  9428. 800856c: 3fd34413 .word 0x3fd34413
  9429. 8008570: 7ff00000 .word 0x7ff00000
  9430. 8008574: 08009f35 .word 0x08009f35
  9431. 8008578: 08009f2c .word 0x08009f2c
  9432. 800857c: 08009f09 .word 0x08009f09
  9433. 8008580: 3ff80000 .word 0x3ff80000
  9434. 8008584: 08009fd0 .word 0x08009fd0
  9435. 8008588: 08009fa8 .word 0x08009fa8
  9436. 800858c: 2601 movs r6, #1
  9437. 800858e: 2300 movs r3, #0
  9438. 8008590: 9609 str r6, [sp, #36] ; 0x24
  9439. 8008592: 931e str r3, [sp, #120] ; 0x78
  9440. 8008594: f04f 33ff mov.w r3, #4294967295
  9441. 8008598: 2200 movs r2, #0
  9442. 800859a: 9304 str r3, [sp, #16]
  9443. 800859c: 4699 mov r9, r3
  9444. 800859e: 2312 movs r3, #18
  9445. 80085a0: 921f str r2, [sp, #124] ; 0x7c
  9446. 80085a2: e784 b.n 80084ae <_dtoa_r+0x246>
  9447. 80085a4: 2301 movs r3, #1
  9448. 80085a6: 9309 str r3, [sp, #36] ; 0x24
  9449. 80085a8: e7f4 b.n 8008594 <_dtoa_r+0x32c>
  9450. 80085aa: 2301 movs r3, #1
  9451. 80085ac: 9304 str r3, [sp, #16]
  9452. 80085ae: 4699 mov r9, r3
  9453. 80085b0: 461a mov r2, r3
  9454. 80085b2: e7f5 b.n 80085a0 <_dtoa_r+0x338>
  9455. 80085b4: 686a ldr r2, [r5, #4]
  9456. 80085b6: 0049 lsls r1, r1, #1
  9457. 80085b8: 3201 adds r2, #1
  9458. 80085ba: 606a str r2, [r5, #4]
  9459. 80085bc: e77b b.n 80084b6 <_dtoa_r+0x24e>
  9460. 80085be: 2502 movs r5, #2
  9461. 80085c0: e7ac b.n 800851c <_dtoa_r+0x2b4>
  9462. 80085c2: 07f1 lsls r1, r6, #31
  9463. 80085c4: d508 bpl.n 80085d8 <_dtoa_r+0x370>
  9464. 80085c6: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  9465. 80085ca: e9d7 2300 ldrd r2, r3, [r7]
  9466. 80085ce: f7fb ffeb bl 80045a8 <__aeabi_dmul>
  9467. 80085d2: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  9468. 80085d6: 3501 adds r5, #1
  9469. 80085d8: 1076 asrs r6, r6, #1
  9470. 80085da: 3708 adds r7, #8
  9471. 80085dc: e79f b.n 800851e <_dtoa_r+0x2b6>
  9472. 80085de: f000 80a5 beq.w 800872c <_dtoa_r+0x4c4>
  9473. 80085e2: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  9474. 80085e6: f1cb 0600 rsb r6, fp, #0
  9475. 80085ea: 4ba2 ldr r3, [pc, #648] ; (8008874 <_dtoa_r+0x60c>)
  9476. 80085ec: f006 020f and.w r2, r6, #15
  9477. 80085f0: eb03 03c2 add.w r3, r3, r2, lsl #3
  9478. 80085f4: e9d3 2300 ldrd r2, r3, [r3]
  9479. 80085f8: f7fb ffd6 bl 80045a8 <__aeabi_dmul>
  9480. 80085fc: 2502 movs r5, #2
  9481. 80085fe: 2300 movs r3, #0
  9482. 8008600: e9cd 0102 strd r0, r1, [sp, #8]
  9483. 8008604: 4f9c ldr r7, [pc, #624] ; (8008878 <_dtoa_r+0x610>)
  9484. 8008606: 1136 asrs r6, r6, #4
  9485. 8008608: 2e00 cmp r6, #0
  9486. 800860a: f040 8084 bne.w 8008716 <_dtoa_r+0x4ae>
  9487. 800860e: 2b00 cmp r3, #0
  9488. 8008610: d18d bne.n 800852e <_dtoa_r+0x2c6>
  9489. 8008612: 9b0d ldr r3, [sp, #52] ; 0x34
  9490. 8008614: 2b00 cmp r3, #0
  9491. 8008616: f000 808b beq.w 8008730 <_dtoa_r+0x4c8>
  9492. 800861a: e9dd 2302 ldrd r2, r3, [sp, #8]
  9493. 800861e: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  9494. 8008622: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  9495. 8008626: 2200 movs r2, #0
  9496. 8008628: 4b94 ldr r3, [pc, #592] ; (800887c <_dtoa_r+0x614>)
  9497. 800862a: f7fc fa2f bl 8004a8c <__aeabi_dcmplt>
  9498. 800862e: 2800 cmp r0, #0
  9499. 8008630: d07e beq.n 8008730 <_dtoa_r+0x4c8>
  9500. 8008632: f1b9 0f00 cmp.w r9, #0
  9501. 8008636: d07b beq.n 8008730 <_dtoa_r+0x4c8>
  9502. 8008638: 9b04 ldr r3, [sp, #16]
  9503. 800863a: 2b00 cmp r3, #0
  9504. 800863c: dd37 ble.n 80086ae <_dtoa_r+0x446>
  9505. 800863e: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  9506. 8008642: 2200 movs r2, #0
  9507. 8008644: 4b8e ldr r3, [pc, #568] ; (8008880 <_dtoa_r+0x618>)
  9508. 8008646: f7fb ffaf bl 80045a8 <__aeabi_dmul>
  9509. 800864a: e9cd 0102 strd r0, r1, [sp, #8]
  9510. 800864e: 9e04 ldr r6, [sp, #16]
  9511. 8008650: f10b 37ff add.w r7, fp, #4294967295
  9512. 8008654: 3501 adds r5, #1
  9513. 8008656: 4628 mov r0, r5
  9514. 8008658: f7fb ff40 bl 80044dc <__aeabi_i2d>
  9515. 800865c: e9dd 2302 ldrd r2, r3, [sp, #8]
  9516. 8008660: f7fb ffa2 bl 80045a8 <__aeabi_dmul>
  9517. 8008664: 4b87 ldr r3, [pc, #540] ; (8008884 <_dtoa_r+0x61c>)
  9518. 8008666: 2200 movs r2, #0
  9519. 8008668: f7fb fdec bl 8004244 <__adddf3>
  9520. 800866c: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  9521. 8008670: 9b0b ldr r3, [sp, #44] ; 0x2c
  9522. 8008672: f1a3 7550 sub.w r5, r3, #54525952 ; 0x3400000
  9523. 8008676: 950b str r5, [sp, #44] ; 0x2c
  9524. 8008678: 2e00 cmp r6, #0
  9525. 800867a: d15c bne.n 8008736 <_dtoa_r+0x4ce>
  9526. 800867c: e9dd 0102 ldrd r0, r1, [sp, #8]
  9527. 8008680: 2200 movs r2, #0
  9528. 8008682: 4b81 ldr r3, [pc, #516] ; (8008888 <_dtoa_r+0x620>)
  9529. 8008684: f7fb fddc bl 8004240 <__aeabi_dsub>
  9530. 8008688: 9a0a ldr r2, [sp, #40] ; 0x28
  9531. 800868a: 462b mov r3, r5
  9532. 800868c: e9cd 0102 strd r0, r1, [sp, #8]
  9533. 8008690: f7fc fa1a bl 8004ac8 <__aeabi_dcmpgt>
  9534. 8008694: 2800 cmp r0, #0
  9535. 8008696: f040 82f7 bne.w 8008c88 <_dtoa_r+0xa20>
  9536. 800869a: e9dd 0102 ldrd r0, r1, [sp, #8]
  9537. 800869e: 9a0a ldr r2, [sp, #40] ; 0x28
  9538. 80086a0: f105 4300 add.w r3, r5, #2147483648 ; 0x80000000
  9539. 80086a4: f7fc f9f2 bl 8004a8c <__aeabi_dcmplt>
  9540. 80086a8: 2800 cmp r0, #0
  9541. 80086aa: f040 82eb bne.w 8008c84 <_dtoa_r+0xa1c>
  9542. 80086ae: e9dd 230e ldrd r2, r3, [sp, #56] ; 0x38
  9543. 80086b2: e9cd 2302 strd r2, r3, [sp, #8]
  9544. 80086b6: 9b13 ldr r3, [sp, #76] ; 0x4c
  9545. 80086b8: 2b00 cmp r3, #0
  9546. 80086ba: f2c0 8150 blt.w 800895e <_dtoa_r+0x6f6>
  9547. 80086be: f1bb 0f0e cmp.w fp, #14
  9548. 80086c2: f300 814c bgt.w 800895e <_dtoa_r+0x6f6>
  9549. 80086c6: 4b6b ldr r3, [pc, #428] ; (8008874 <_dtoa_r+0x60c>)
  9550. 80086c8: eb03 03cb add.w r3, r3, fp, lsl #3
  9551. 80086cc: e9d3 2300 ldrd r2, r3, [r3]
  9552. 80086d0: e9cd 2304 strd r2, r3, [sp, #16]
  9553. 80086d4: 9b1f ldr r3, [sp, #124] ; 0x7c
  9554. 80086d6: 2b00 cmp r3, #0
  9555. 80086d8: f280 80da bge.w 8008890 <_dtoa_r+0x628>
  9556. 80086dc: f1b9 0f00 cmp.w r9, #0
  9557. 80086e0: f300 80d6 bgt.w 8008890 <_dtoa_r+0x628>
  9558. 80086e4: f040 82cd bne.w 8008c82 <_dtoa_r+0xa1a>
  9559. 80086e8: e9dd 0104 ldrd r0, r1, [sp, #16]
  9560. 80086ec: 2200 movs r2, #0
  9561. 80086ee: 4b66 ldr r3, [pc, #408] ; (8008888 <_dtoa_r+0x620>)
  9562. 80086f0: f7fb ff5a bl 80045a8 <__aeabi_dmul>
  9563. 80086f4: e9dd 2302 ldrd r2, r3, [sp, #8]
  9564. 80086f8: f7fc f9dc bl 8004ab4 <__aeabi_dcmpge>
  9565. 80086fc: 464e mov r6, r9
  9566. 80086fe: 464f mov r7, r9
  9567. 8008700: 2800 cmp r0, #0
  9568. 8008702: f040 82a4 bne.w 8008c4e <_dtoa_r+0x9e6>
  9569. 8008706: 9b06 ldr r3, [sp, #24]
  9570. 8008708: 9a06 ldr r2, [sp, #24]
  9571. 800870a: 1c5d adds r5, r3, #1
  9572. 800870c: 2331 movs r3, #49 ; 0x31
  9573. 800870e: f10b 0b01 add.w fp, fp, #1
  9574. 8008712: 7013 strb r3, [r2, #0]
  9575. 8008714: e29f b.n 8008c56 <_dtoa_r+0x9ee>
  9576. 8008716: 07f2 lsls r2, r6, #31
  9577. 8008718: d505 bpl.n 8008726 <_dtoa_r+0x4be>
  9578. 800871a: e9d7 2300 ldrd r2, r3, [r7]
  9579. 800871e: f7fb ff43 bl 80045a8 <__aeabi_dmul>
  9580. 8008722: 2301 movs r3, #1
  9581. 8008724: 3501 adds r5, #1
  9582. 8008726: 1076 asrs r6, r6, #1
  9583. 8008728: 3708 adds r7, #8
  9584. 800872a: e76d b.n 8008608 <_dtoa_r+0x3a0>
  9585. 800872c: 2502 movs r5, #2
  9586. 800872e: e770 b.n 8008612 <_dtoa_r+0x3aa>
  9587. 8008730: 465f mov r7, fp
  9588. 8008732: 464e mov r6, r9
  9589. 8008734: e78f b.n 8008656 <_dtoa_r+0x3ee>
  9590. 8008736: 9a06 ldr r2, [sp, #24]
  9591. 8008738: 4b4e ldr r3, [pc, #312] ; (8008874 <_dtoa_r+0x60c>)
  9592. 800873a: 4432 add r2, r6
  9593. 800873c: 9211 str r2, [sp, #68] ; 0x44
  9594. 800873e: 9a09 ldr r2, [sp, #36] ; 0x24
  9595. 8008740: 1e71 subs r1, r6, #1
  9596. 8008742: 2a00 cmp r2, #0
  9597. 8008744: d048 beq.n 80087d8 <_dtoa_r+0x570>
  9598. 8008746: eb03 03c1 add.w r3, r3, r1, lsl #3
  9599. 800874a: e9d3 2300 ldrd r2, r3, [r3]
  9600. 800874e: 2000 movs r0, #0
  9601. 8008750: 494e ldr r1, [pc, #312] ; (800888c <_dtoa_r+0x624>)
  9602. 8008752: f7fc f853 bl 80047fc <__aeabi_ddiv>
  9603. 8008756: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  9604. 800875a: f7fb fd71 bl 8004240 <__aeabi_dsub>
  9605. 800875e: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  9606. 8008762: 9d06 ldr r5, [sp, #24]
  9607. 8008764: e9dd 0102 ldrd r0, r1, [sp, #8]
  9608. 8008768: f7fc f9ce bl 8004b08 <__aeabi_d2iz>
  9609. 800876c: 4606 mov r6, r0
  9610. 800876e: f7fb feb5 bl 80044dc <__aeabi_i2d>
  9611. 8008772: 4602 mov r2, r0
  9612. 8008774: 460b mov r3, r1
  9613. 8008776: e9dd 0102 ldrd r0, r1, [sp, #8]
  9614. 800877a: f7fb fd61 bl 8004240 <__aeabi_dsub>
  9615. 800877e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  9616. 8008782: 3630 adds r6, #48 ; 0x30
  9617. 8008784: f805 6b01 strb.w r6, [r5], #1
  9618. 8008788: e9cd 0102 strd r0, r1, [sp, #8]
  9619. 800878c: f7fc f97e bl 8004a8c <__aeabi_dcmplt>
  9620. 8008790: 2800 cmp r0, #0
  9621. 8008792: d164 bne.n 800885e <_dtoa_r+0x5f6>
  9622. 8008794: e9dd 2302 ldrd r2, r3, [sp, #8]
  9623. 8008798: 2000 movs r0, #0
  9624. 800879a: 4938 ldr r1, [pc, #224] ; (800887c <_dtoa_r+0x614>)
  9625. 800879c: f7fb fd50 bl 8004240 <__aeabi_dsub>
  9626. 80087a0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  9627. 80087a4: f7fc f972 bl 8004a8c <__aeabi_dcmplt>
  9628. 80087a8: 2800 cmp r0, #0
  9629. 80087aa: f040 80b9 bne.w 8008920 <_dtoa_r+0x6b8>
  9630. 80087ae: 9b11 ldr r3, [sp, #68] ; 0x44
  9631. 80087b0: 429d cmp r5, r3
  9632. 80087b2: f43f af7c beq.w 80086ae <_dtoa_r+0x446>
  9633. 80087b6: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  9634. 80087ba: 2200 movs r2, #0
  9635. 80087bc: 4b30 ldr r3, [pc, #192] ; (8008880 <_dtoa_r+0x618>)
  9636. 80087be: f7fb fef3 bl 80045a8 <__aeabi_dmul>
  9637. 80087c2: 2200 movs r2, #0
  9638. 80087c4: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  9639. 80087c8: e9dd 0102 ldrd r0, r1, [sp, #8]
  9640. 80087cc: 4b2c ldr r3, [pc, #176] ; (8008880 <_dtoa_r+0x618>)
  9641. 80087ce: f7fb feeb bl 80045a8 <__aeabi_dmul>
  9642. 80087d2: e9cd 0102 strd r0, r1, [sp, #8]
  9643. 80087d6: e7c5 b.n 8008764 <_dtoa_r+0x4fc>
  9644. 80087d8: eb03 01c1 add.w r1, r3, r1, lsl #3
  9645. 80087dc: e9d1 0100 ldrd r0, r1, [r1]
  9646. 80087e0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  9647. 80087e4: f7fb fee0 bl 80045a8 <__aeabi_dmul>
  9648. 80087e8: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  9649. 80087ec: 9d06 ldr r5, [sp, #24]
  9650. 80087ee: e9dd 0102 ldrd r0, r1, [sp, #8]
  9651. 80087f2: f7fc f989 bl 8004b08 <__aeabi_d2iz>
  9652. 80087f6: 4606 mov r6, r0
  9653. 80087f8: f7fb fe70 bl 80044dc <__aeabi_i2d>
  9654. 80087fc: 4602 mov r2, r0
  9655. 80087fe: 460b mov r3, r1
  9656. 8008800: e9dd 0102 ldrd r0, r1, [sp, #8]
  9657. 8008804: f7fb fd1c bl 8004240 <__aeabi_dsub>
  9658. 8008808: 3630 adds r6, #48 ; 0x30
  9659. 800880a: 9b11 ldr r3, [sp, #68] ; 0x44
  9660. 800880c: f805 6b01 strb.w r6, [r5], #1
  9661. 8008810: 42ab cmp r3, r5
  9662. 8008812: e9cd 0102 strd r0, r1, [sp, #8]
  9663. 8008816: f04f 0200 mov.w r2, #0
  9664. 800881a: d124 bne.n 8008866 <_dtoa_r+0x5fe>
  9665. 800881c: 4b1b ldr r3, [pc, #108] ; (800888c <_dtoa_r+0x624>)
  9666. 800881e: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  9667. 8008822: f7fb fd0f bl 8004244 <__adddf3>
  9668. 8008826: 4602 mov r2, r0
  9669. 8008828: 460b mov r3, r1
  9670. 800882a: e9dd 0102 ldrd r0, r1, [sp, #8]
  9671. 800882e: f7fc f94b bl 8004ac8 <__aeabi_dcmpgt>
  9672. 8008832: 2800 cmp r0, #0
  9673. 8008834: d174 bne.n 8008920 <_dtoa_r+0x6b8>
  9674. 8008836: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  9675. 800883a: 2000 movs r0, #0
  9676. 800883c: 4913 ldr r1, [pc, #76] ; (800888c <_dtoa_r+0x624>)
  9677. 800883e: f7fb fcff bl 8004240 <__aeabi_dsub>
  9678. 8008842: 4602 mov r2, r0
  9679. 8008844: 460b mov r3, r1
  9680. 8008846: e9dd 0102 ldrd r0, r1, [sp, #8]
  9681. 800884a: f7fc f91f bl 8004a8c <__aeabi_dcmplt>
  9682. 800884e: 2800 cmp r0, #0
  9683. 8008850: f43f af2d beq.w 80086ae <_dtoa_r+0x446>
  9684. 8008854: f815 3c01 ldrb.w r3, [r5, #-1]
  9685. 8008858: 1e6a subs r2, r5, #1
  9686. 800885a: 2b30 cmp r3, #48 ; 0x30
  9687. 800885c: d001 beq.n 8008862 <_dtoa_r+0x5fa>
  9688. 800885e: 46bb mov fp, r7
  9689. 8008860: e04d b.n 80088fe <_dtoa_r+0x696>
  9690. 8008862: 4615 mov r5, r2
  9691. 8008864: e7f6 b.n 8008854 <_dtoa_r+0x5ec>
  9692. 8008866: 4b06 ldr r3, [pc, #24] ; (8008880 <_dtoa_r+0x618>)
  9693. 8008868: f7fb fe9e bl 80045a8 <__aeabi_dmul>
  9694. 800886c: e9cd 0102 strd r0, r1, [sp, #8]
  9695. 8008870: e7bd b.n 80087ee <_dtoa_r+0x586>
  9696. 8008872: bf00 nop
  9697. 8008874: 08009fd0 .word 0x08009fd0
  9698. 8008878: 08009fa8 .word 0x08009fa8
  9699. 800887c: 3ff00000 .word 0x3ff00000
  9700. 8008880: 40240000 .word 0x40240000
  9701. 8008884: 401c0000 .word 0x401c0000
  9702. 8008888: 40140000 .word 0x40140000
  9703. 800888c: 3fe00000 .word 0x3fe00000
  9704. 8008890: 9d06 ldr r5, [sp, #24]
  9705. 8008892: e9dd 6702 ldrd r6, r7, [sp, #8]
  9706. 8008896: e9dd 2304 ldrd r2, r3, [sp, #16]
  9707. 800889a: 4630 mov r0, r6
  9708. 800889c: 4639 mov r1, r7
  9709. 800889e: f7fb ffad bl 80047fc <__aeabi_ddiv>
  9710. 80088a2: f7fc f931 bl 8004b08 <__aeabi_d2iz>
  9711. 80088a6: 4680 mov r8, r0
  9712. 80088a8: f7fb fe18 bl 80044dc <__aeabi_i2d>
  9713. 80088ac: e9dd 2304 ldrd r2, r3, [sp, #16]
  9714. 80088b0: f7fb fe7a bl 80045a8 <__aeabi_dmul>
  9715. 80088b4: 4602 mov r2, r0
  9716. 80088b6: 460b mov r3, r1
  9717. 80088b8: 4630 mov r0, r6
  9718. 80088ba: 4639 mov r1, r7
  9719. 80088bc: f7fb fcc0 bl 8004240 <__aeabi_dsub>
  9720. 80088c0: f108 0630 add.w r6, r8, #48 ; 0x30
  9721. 80088c4: f805 6b01 strb.w r6, [r5], #1
  9722. 80088c8: 9e06 ldr r6, [sp, #24]
  9723. 80088ca: 4602 mov r2, r0
  9724. 80088cc: 1bae subs r6, r5, r6
  9725. 80088ce: 45b1 cmp r9, r6
  9726. 80088d0: 460b mov r3, r1
  9727. 80088d2: d137 bne.n 8008944 <_dtoa_r+0x6dc>
  9728. 80088d4: f7fb fcb6 bl 8004244 <__adddf3>
  9729. 80088d8: 4606 mov r6, r0
  9730. 80088da: 460f mov r7, r1
  9731. 80088dc: 4602 mov r2, r0
  9732. 80088de: 460b mov r3, r1
  9733. 80088e0: e9dd 0104 ldrd r0, r1, [sp, #16]
  9734. 80088e4: f7fc f8d2 bl 8004a8c <__aeabi_dcmplt>
  9735. 80088e8: b9c8 cbnz r0, 800891e <_dtoa_r+0x6b6>
  9736. 80088ea: e9dd 0104 ldrd r0, r1, [sp, #16]
  9737. 80088ee: 4632 mov r2, r6
  9738. 80088f0: 463b mov r3, r7
  9739. 80088f2: f7fc f8c1 bl 8004a78 <__aeabi_dcmpeq>
  9740. 80088f6: b110 cbz r0, 80088fe <_dtoa_r+0x696>
  9741. 80088f8: f018 0f01 tst.w r8, #1
  9742. 80088fc: d10f bne.n 800891e <_dtoa_r+0x6b6>
  9743. 80088fe: 4651 mov r1, sl
  9744. 8008900: 4620 mov r0, r4
  9745. 8008902: f000 fcde bl 80092c2 <_Bfree>
  9746. 8008906: 2300 movs r3, #0
  9747. 8008908: 9a20 ldr r2, [sp, #128] ; 0x80
  9748. 800890a: 702b strb r3, [r5, #0]
  9749. 800890c: f10b 0301 add.w r3, fp, #1
  9750. 8008910: 6013 str r3, [r2, #0]
  9751. 8008912: 9b22 ldr r3, [sp, #136] ; 0x88
  9752. 8008914: 2b00 cmp r3, #0
  9753. 8008916: f43f acec beq.w 80082f2 <_dtoa_r+0x8a>
  9754. 800891a: 601d str r5, [r3, #0]
  9755. 800891c: e4e9 b.n 80082f2 <_dtoa_r+0x8a>
  9756. 800891e: 465f mov r7, fp
  9757. 8008920: f815 2c01 ldrb.w r2, [r5, #-1]
  9758. 8008924: 1e6b subs r3, r5, #1
  9759. 8008926: 2a39 cmp r2, #57 ; 0x39
  9760. 8008928: d106 bne.n 8008938 <_dtoa_r+0x6d0>
  9761. 800892a: 9a06 ldr r2, [sp, #24]
  9762. 800892c: 429a cmp r2, r3
  9763. 800892e: d107 bne.n 8008940 <_dtoa_r+0x6d8>
  9764. 8008930: 2330 movs r3, #48 ; 0x30
  9765. 8008932: 7013 strb r3, [r2, #0]
  9766. 8008934: 4613 mov r3, r2
  9767. 8008936: 3701 adds r7, #1
  9768. 8008938: 781a ldrb r2, [r3, #0]
  9769. 800893a: 3201 adds r2, #1
  9770. 800893c: 701a strb r2, [r3, #0]
  9771. 800893e: e78e b.n 800885e <_dtoa_r+0x5f6>
  9772. 8008940: 461d mov r5, r3
  9773. 8008942: e7ed b.n 8008920 <_dtoa_r+0x6b8>
  9774. 8008944: 2200 movs r2, #0
  9775. 8008946: 4bb5 ldr r3, [pc, #724] ; (8008c1c <_dtoa_r+0x9b4>)
  9776. 8008948: f7fb fe2e bl 80045a8 <__aeabi_dmul>
  9777. 800894c: 2200 movs r2, #0
  9778. 800894e: 2300 movs r3, #0
  9779. 8008950: 4606 mov r6, r0
  9780. 8008952: 460f mov r7, r1
  9781. 8008954: f7fc f890 bl 8004a78 <__aeabi_dcmpeq>
  9782. 8008958: 2800 cmp r0, #0
  9783. 800895a: d09c beq.n 8008896 <_dtoa_r+0x62e>
  9784. 800895c: e7cf b.n 80088fe <_dtoa_r+0x696>
  9785. 800895e: 9a09 ldr r2, [sp, #36] ; 0x24
  9786. 8008960: 2a00 cmp r2, #0
  9787. 8008962: f000 8129 beq.w 8008bb8 <_dtoa_r+0x950>
  9788. 8008966: 9a1e ldr r2, [sp, #120] ; 0x78
  9789. 8008968: 2a01 cmp r2, #1
  9790. 800896a: f300 810e bgt.w 8008b8a <_dtoa_r+0x922>
  9791. 800896e: 9a10 ldr r2, [sp, #64] ; 0x40
  9792. 8008970: 2a00 cmp r2, #0
  9793. 8008972: f000 8106 beq.w 8008b82 <_dtoa_r+0x91a>
  9794. 8008976: f203 4333 addw r3, r3, #1075 ; 0x433
  9795. 800897a: 4645 mov r5, r8
  9796. 800897c: 9e08 ldr r6, [sp, #32]
  9797. 800897e: 9a07 ldr r2, [sp, #28]
  9798. 8008980: 2101 movs r1, #1
  9799. 8008982: 441a add r2, r3
  9800. 8008984: 4620 mov r0, r4
  9801. 8008986: 4498 add r8, r3
  9802. 8008988: 9207 str r2, [sp, #28]
  9803. 800898a: f000 fd3a bl 8009402 <__i2b>
  9804. 800898e: 4607 mov r7, r0
  9805. 8008990: 2d00 cmp r5, #0
  9806. 8008992: dd0b ble.n 80089ac <_dtoa_r+0x744>
  9807. 8008994: 9b07 ldr r3, [sp, #28]
  9808. 8008996: 2b00 cmp r3, #0
  9809. 8008998: dd08 ble.n 80089ac <_dtoa_r+0x744>
  9810. 800899a: 42ab cmp r3, r5
  9811. 800899c: bfa8 it ge
  9812. 800899e: 462b movge r3, r5
  9813. 80089a0: 9a07 ldr r2, [sp, #28]
  9814. 80089a2: eba8 0803 sub.w r8, r8, r3
  9815. 80089a6: 1aed subs r5, r5, r3
  9816. 80089a8: 1ad3 subs r3, r2, r3
  9817. 80089aa: 9307 str r3, [sp, #28]
  9818. 80089ac: 9b08 ldr r3, [sp, #32]
  9819. 80089ae: b1fb cbz r3, 80089f0 <_dtoa_r+0x788>
  9820. 80089b0: 9b09 ldr r3, [sp, #36] ; 0x24
  9821. 80089b2: 2b00 cmp r3, #0
  9822. 80089b4: f000 8104 beq.w 8008bc0 <_dtoa_r+0x958>
  9823. 80089b8: 2e00 cmp r6, #0
  9824. 80089ba: dd11 ble.n 80089e0 <_dtoa_r+0x778>
  9825. 80089bc: 4639 mov r1, r7
  9826. 80089be: 4632 mov r2, r6
  9827. 80089c0: 4620 mov r0, r4
  9828. 80089c2: f000 fdb3 bl 800952c <__pow5mult>
  9829. 80089c6: 4652 mov r2, sl
  9830. 80089c8: 4601 mov r1, r0
  9831. 80089ca: 4607 mov r7, r0
  9832. 80089cc: 4620 mov r0, r4
  9833. 80089ce: f000 fd21 bl 8009414 <__multiply>
  9834. 80089d2: 4651 mov r1, sl
  9835. 80089d4: 900a str r0, [sp, #40] ; 0x28
  9836. 80089d6: 4620 mov r0, r4
  9837. 80089d8: f000 fc73 bl 80092c2 <_Bfree>
  9838. 80089dc: 9b0a ldr r3, [sp, #40] ; 0x28
  9839. 80089de: 469a mov sl, r3
  9840. 80089e0: 9b08 ldr r3, [sp, #32]
  9841. 80089e2: 1b9a subs r2, r3, r6
  9842. 80089e4: d004 beq.n 80089f0 <_dtoa_r+0x788>
  9843. 80089e6: 4651 mov r1, sl
  9844. 80089e8: 4620 mov r0, r4
  9845. 80089ea: f000 fd9f bl 800952c <__pow5mult>
  9846. 80089ee: 4682 mov sl, r0
  9847. 80089f0: 2101 movs r1, #1
  9848. 80089f2: 4620 mov r0, r4
  9849. 80089f4: f000 fd05 bl 8009402 <__i2b>
  9850. 80089f8: 9b0c ldr r3, [sp, #48] ; 0x30
  9851. 80089fa: 4606 mov r6, r0
  9852. 80089fc: 2b00 cmp r3, #0
  9853. 80089fe: f340 80e1 ble.w 8008bc4 <_dtoa_r+0x95c>
  9854. 8008a02: 461a mov r2, r3
  9855. 8008a04: 4601 mov r1, r0
  9856. 8008a06: 4620 mov r0, r4
  9857. 8008a08: f000 fd90 bl 800952c <__pow5mult>
  9858. 8008a0c: 9b1e ldr r3, [sp, #120] ; 0x78
  9859. 8008a0e: 4606 mov r6, r0
  9860. 8008a10: 2b01 cmp r3, #1
  9861. 8008a12: f340 80da ble.w 8008bca <_dtoa_r+0x962>
  9862. 8008a16: 2300 movs r3, #0
  9863. 8008a18: 9308 str r3, [sp, #32]
  9864. 8008a1a: 6933 ldr r3, [r6, #16]
  9865. 8008a1c: eb06 0383 add.w r3, r6, r3, lsl #2
  9866. 8008a20: 6918 ldr r0, [r3, #16]
  9867. 8008a22: f000 fca0 bl 8009366 <__hi0bits>
  9868. 8008a26: f1c0 0020 rsb r0, r0, #32
  9869. 8008a2a: 9b07 ldr r3, [sp, #28]
  9870. 8008a2c: 4418 add r0, r3
  9871. 8008a2e: f010 001f ands.w r0, r0, #31
  9872. 8008a32: f000 80f0 beq.w 8008c16 <_dtoa_r+0x9ae>
  9873. 8008a36: f1c0 0320 rsb r3, r0, #32
  9874. 8008a3a: 2b04 cmp r3, #4
  9875. 8008a3c: f340 80e2 ble.w 8008c04 <_dtoa_r+0x99c>
  9876. 8008a40: 9b07 ldr r3, [sp, #28]
  9877. 8008a42: f1c0 001c rsb r0, r0, #28
  9878. 8008a46: 4480 add r8, r0
  9879. 8008a48: 4405 add r5, r0
  9880. 8008a4a: 4403 add r3, r0
  9881. 8008a4c: 9307 str r3, [sp, #28]
  9882. 8008a4e: f1b8 0f00 cmp.w r8, #0
  9883. 8008a52: dd05 ble.n 8008a60 <_dtoa_r+0x7f8>
  9884. 8008a54: 4651 mov r1, sl
  9885. 8008a56: 4642 mov r2, r8
  9886. 8008a58: 4620 mov r0, r4
  9887. 8008a5a: f000 fdb5 bl 80095c8 <__lshift>
  9888. 8008a5e: 4682 mov sl, r0
  9889. 8008a60: 9b07 ldr r3, [sp, #28]
  9890. 8008a62: 2b00 cmp r3, #0
  9891. 8008a64: dd05 ble.n 8008a72 <_dtoa_r+0x80a>
  9892. 8008a66: 4631 mov r1, r6
  9893. 8008a68: 461a mov r2, r3
  9894. 8008a6a: 4620 mov r0, r4
  9895. 8008a6c: f000 fdac bl 80095c8 <__lshift>
  9896. 8008a70: 4606 mov r6, r0
  9897. 8008a72: 9b0d ldr r3, [sp, #52] ; 0x34
  9898. 8008a74: 2b00 cmp r3, #0
  9899. 8008a76: f000 80d3 beq.w 8008c20 <_dtoa_r+0x9b8>
  9900. 8008a7a: 4631 mov r1, r6
  9901. 8008a7c: 4650 mov r0, sl
  9902. 8008a7e: f000 fdf4 bl 800966a <__mcmp>
  9903. 8008a82: 2800 cmp r0, #0
  9904. 8008a84: f280 80cc bge.w 8008c20 <_dtoa_r+0x9b8>
  9905. 8008a88: 2300 movs r3, #0
  9906. 8008a8a: 4651 mov r1, sl
  9907. 8008a8c: 220a movs r2, #10
  9908. 8008a8e: 4620 mov r0, r4
  9909. 8008a90: f000 fc2e bl 80092f0 <__multadd>
  9910. 8008a94: 9b09 ldr r3, [sp, #36] ; 0x24
  9911. 8008a96: f10b 3bff add.w fp, fp, #4294967295
  9912. 8008a9a: 4682 mov sl, r0
  9913. 8008a9c: 2b00 cmp r3, #0
  9914. 8008a9e: f000 81a9 beq.w 8008df4 <_dtoa_r+0xb8c>
  9915. 8008aa2: 2300 movs r3, #0
  9916. 8008aa4: 4639 mov r1, r7
  9917. 8008aa6: 220a movs r2, #10
  9918. 8008aa8: 4620 mov r0, r4
  9919. 8008aaa: f000 fc21 bl 80092f0 <__multadd>
  9920. 8008aae: 9b04 ldr r3, [sp, #16]
  9921. 8008ab0: 4607 mov r7, r0
  9922. 8008ab2: 2b00 cmp r3, #0
  9923. 8008ab4: dc03 bgt.n 8008abe <_dtoa_r+0x856>
  9924. 8008ab6: 9b1e ldr r3, [sp, #120] ; 0x78
  9925. 8008ab8: 2b02 cmp r3, #2
  9926. 8008aba: f300 80b9 bgt.w 8008c30 <_dtoa_r+0x9c8>
  9927. 8008abe: 2d00 cmp r5, #0
  9928. 8008ac0: dd05 ble.n 8008ace <_dtoa_r+0x866>
  9929. 8008ac2: 4639 mov r1, r7
  9930. 8008ac4: 462a mov r2, r5
  9931. 8008ac6: 4620 mov r0, r4
  9932. 8008ac8: f000 fd7e bl 80095c8 <__lshift>
  9933. 8008acc: 4607 mov r7, r0
  9934. 8008ace: 9b08 ldr r3, [sp, #32]
  9935. 8008ad0: 2b00 cmp r3, #0
  9936. 8008ad2: f000 8110 beq.w 8008cf6 <_dtoa_r+0xa8e>
  9937. 8008ad6: 6879 ldr r1, [r7, #4]
  9938. 8008ad8: 4620 mov r0, r4
  9939. 8008ada: f000 fbbe bl 800925a <_Balloc>
  9940. 8008ade: 4605 mov r5, r0
  9941. 8008ae0: 693a ldr r2, [r7, #16]
  9942. 8008ae2: f107 010c add.w r1, r7, #12
  9943. 8008ae6: 3202 adds r2, #2
  9944. 8008ae8: 0092 lsls r2, r2, #2
  9945. 8008aea: 300c adds r0, #12
  9946. 8008aec: f000 fbaa bl 8009244 <memcpy>
  9947. 8008af0: 2201 movs r2, #1
  9948. 8008af2: 4629 mov r1, r5
  9949. 8008af4: 4620 mov r0, r4
  9950. 8008af6: f000 fd67 bl 80095c8 <__lshift>
  9951. 8008afa: 9707 str r7, [sp, #28]
  9952. 8008afc: 4607 mov r7, r0
  9953. 8008afe: 9b02 ldr r3, [sp, #8]
  9954. 8008b00: f8dd 8018 ldr.w r8, [sp, #24]
  9955. 8008b04: f003 0301 and.w r3, r3, #1
  9956. 8008b08: 9308 str r3, [sp, #32]
  9957. 8008b0a: 4631 mov r1, r6
  9958. 8008b0c: 4650 mov r0, sl
  9959. 8008b0e: f7ff fb1d bl 800814c <quorem>
  9960. 8008b12: 9907 ldr r1, [sp, #28]
  9961. 8008b14: 4605 mov r5, r0
  9962. 8008b16: f100 0930 add.w r9, r0, #48 ; 0x30
  9963. 8008b1a: 4650 mov r0, sl
  9964. 8008b1c: f000 fda5 bl 800966a <__mcmp>
  9965. 8008b20: 463a mov r2, r7
  9966. 8008b22: 9002 str r0, [sp, #8]
  9967. 8008b24: 4631 mov r1, r6
  9968. 8008b26: 4620 mov r0, r4
  9969. 8008b28: f000 fdb9 bl 800969e <__mdiff>
  9970. 8008b2c: 68c3 ldr r3, [r0, #12]
  9971. 8008b2e: 4602 mov r2, r0
  9972. 8008b30: 2b00 cmp r3, #0
  9973. 8008b32: f040 80e2 bne.w 8008cfa <_dtoa_r+0xa92>
  9974. 8008b36: 4601 mov r1, r0
  9975. 8008b38: 9009 str r0, [sp, #36] ; 0x24
  9976. 8008b3a: 4650 mov r0, sl
  9977. 8008b3c: f000 fd95 bl 800966a <__mcmp>
  9978. 8008b40: 4603 mov r3, r0
  9979. 8008b42: 9a09 ldr r2, [sp, #36] ; 0x24
  9980. 8008b44: 4611 mov r1, r2
  9981. 8008b46: 4620 mov r0, r4
  9982. 8008b48: 9309 str r3, [sp, #36] ; 0x24
  9983. 8008b4a: f000 fbba bl 80092c2 <_Bfree>
  9984. 8008b4e: 9b09 ldr r3, [sp, #36] ; 0x24
  9985. 8008b50: 2b00 cmp r3, #0
  9986. 8008b52: f040 80d4 bne.w 8008cfe <_dtoa_r+0xa96>
  9987. 8008b56: 9a1e ldr r2, [sp, #120] ; 0x78
  9988. 8008b58: 2a00 cmp r2, #0
  9989. 8008b5a: f040 80d0 bne.w 8008cfe <_dtoa_r+0xa96>
  9990. 8008b5e: 9a08 ldr r2, [sp, #32]
  9991. 8008b60: 2a00 cmp r2, #0
  9992. 8008b62: f040 80cc bne.w 8008cfe <_dtoa_r+0xa96>
  9993. 8008b66: f1b9 0f39 cmp.w r9, #57 ; 0x39
  9994. 8008b6a: f000 80e8 beq.w 8008d3e <_dtoa_r+0xad6>
  9995. 8008b6e: 9b02 ldr r3, [sp, #8]
  9996. 8008b70: 2b00 cmp r3, #0
  9997. 8008b72: dd01 ble.n 8008b78 <_dtoa_r+0x910>
  9998. 8008b74: f105 0931 add.w r9, r5, #49 ; 0x31
  9999. 8008b78: f108 0501 add.w r5, r8, #1
  10000. 8008b7c: f888 9000 strb.w r9, [r8]
  10001. 8008b80: e06b b.n 8008c5a <_dtoa_r+0x9f2>
  10002. 8008b82: 9b12 ldr r3, [sp, #72] ; 0x48
  10003. 8008b84: f1c3 0336 rsb r3, r3, #54 ; 0x36
  10004. 8008b88: e6f7 b.n 800897a <_dtoa_r+0x712>
  10005. 8008b8a: 9b08 ldr r3, [sp, #32]
  10006. 8008b8c: f109 36ff add.w r6, r9, #4294967295
  10007. 8008b90: 42b3 cmp r3, r6
  10008. 8008b92: bfb7 itett lt
  10009. 8008b94: 9b08 ldrlt r3, [sp, #32]
  10010. 8008b96: 1b9e subge r6, r3, r6
  10011. 8008b98: 1af2 sublt r2, r6, r3
  10012. 8008b9a: 9b0c ldrlt r3, [sp, #48] ; 0x30
  10013. 8008b9c: bfbf itttt lt
  10014. 8008b9e: 9608 strlt r6, [sp, #32]
  10015. 8008ba0: 189b addlt r3, r3, r2
  10016. 8008ba2: 930c strlt r3, [sp, #48] ; 0x30
  10017. 8008ba4: 2600 movlt r6, #0
  10018. 8008ba6: f1b9 0f00 cmp.w r9, #0
  10019. 8008baa: bfb9 ittee lt
  10020. 8008bac: eba8 0509 sublt.w r5, r8, r9
  10021. 8008bb0: 2300 movlt r3, #0
  10022. 8008bb2: 4645 movge r5, r8
  10023. 8008bb4: 464b movge r3, r9
  10024. 8008bb6: e6e2 b.n 800897e <_dtoa_r+0x716>
  10025. 8008bb8: 9e08 ldr r6, [sp, #32]
  10026. 8008bba: 4645 mov r5, r8
  10027. 8008bbc: 9f09 ldr r7, [sp, #36] ; 0x24
  10028. 8008bbe: e6e7 b.n 8008990 <_dtoa_r+0x728>
  10029. 8008bc0: 9a08 ldr r2, [sp, #32]
  10030. 8008bc2: e710 b.n 80089e6 <_dtoa_r+0x77e>
  10031. 8008bc4: 9b1e ldr r3, [sp, #120] ; 0x78
  10032. 8008bc6: 2b01 cmp r3, #1
  10033. 8008bc8: dc18 bgt.n 8008bfc <_dtoa_r+0x994>
  10034. 8008bca: 9b02 ldr r3, [sp, #8]
  10035. 8008bcc: b9b3 cbnz r3, 8008bfc <_dtoa_r+0x994>
  10036. 8008bce: 9b03 ldr r3, [sp, #12]
  10037. 8008bd0: f3c3 0313 ubfx r3, r3, #0, #20
  10038. 8008bd4: b9a3 cbnz r3, 8008c00 <_dtoa_r+0x998>
  10039. 8008bd6: 9b03 ldr r3, [sp, #12]
  10040. 8008bd8: f023 4300 bic.w r3, r3, #2147483648 ; 0x80000000
  10041. 8008bdc: 0d1b lsrs r3, r3, #20
  10042. 8008bde: 051b lsls r3, r3, #20
  10043. 8008be0: b12b cbz r3, 8008bee <_dtoa_r+0x986>
  10044. 8008be2: 9b07 ldr r3, [sp, #28]
  10045. 8008be4: f108 0801 add.w r8, r8, #1
  10046. 8008be8: 3301 adds r3, #1
  10047. 8008bea: 9307 str r3, [sp, #28]
  10048. 8008bec: 2301 movs r3, #1
  10049. 8008bee: 9308 str r3, [sp, #32]
  10050. 8008bf0: 9b0c ldr r3, [sp, #48] ; 0x30
  10051. 8008bf2: 2b00 cmp r3, #0
  10052. 8008bf4: f47f af11 bne.w 8008a1a <_dtoa_r+0x7b2>
  10053. 8008bf8: 2001 movs r0, #1
  10054. 8008bfa: e716 b.n 8008a2a <_dtoa_r+0x7c2>
  10055. 8008bfc: 2300 movs r3, #0
  10056. 8008bfe: e7f6 b.n 8008bee <_dtoa_r+0x986>
  10057. 8008c00: 9b02 ldr r3, [sp, #8]
  10058. 8008c02: e7f4 b.n 8008bee <_dtoa_r+0x986>
  10059. 8008c04: f43f af23 beq.w 8008a4e <_dtoa_r+0x7e6>
  10060. 8008c08: 9a07 ldr r2, [sp, #28]
  10061. 8008c0a: 331c adds r3, #28
  10062. 8008c0c: 441a add r2, r3
  10063. 8008c0e: 4498 add r8, r3
  10064. 8008c10: 441d add r5, r3
  10065. 8008c12: 4613 mov r3, r2
  10066. 8008c14: e71a b.n 8008a4c <_dtoa_r+0x7e4>
  10067. 8008c16: 4603 mov r3, r0
  10068. 8008c18: e7f6 b.n 8008c08 <_dtoa_r+0x9a0>
  10069. 8008c1a: bf00 nop
  10070. 8008c1c: 40240000 .word 0x40240000
  10071. 8008c20: f1b9 0f00 cmp.w r9, #0
  10072. 8008c24: dc33 bgt.n 8008c8e <_dtoa_r+0xa26>
  10073. 8008c26: 9b1e ldr r3, [sp, #120] ; 0x78
  10074. 8008c28: 2b02 cmp r3, #2
  10075. 8008c2a: dd30 ble.n 8008c8e <_dtoa_r+0xa26>
  10076. 8008c2c: f8cd 9010 str.w r9, [sp, #16]
  10077. 8008c30: 9b04 ldr r3, [sp, #16]
  10078. 8008c32: b963 cbnz r3, 8008c4e <_dtoa_r+0x9e6>
  10079. 8008c34: 4631 mov r1, r6
  10080. 8008c36: 2205 movs r2, #5
  10081. 8008c38: 4620 mov r0, r4
  10082. 8008c3a: f000 fb59 bl 80092f0 <__multadd>
  10083. 8008c3e: 4601 mov r1, r0
  10084. 8008c40: 4606 mov r6, r0
  10085. 8008c42: 4650 mov r0, sl
  10086. 8008c44: f000 fd11 bl 800966a <__mcmp>
  10087. 8008c48: 2800 cmp r0, #0
  10088. 8008c4a: f73f ad5c bgt.w 8008706 <_dtoa_r+0x49e>
  10089. 8008c4e: 9b1f ldr r3, [sp, #124] ; 0x7c
  10090. 8008c50: 9d06 ldr r5, [sp, #24]
  10091. 8008c52: ea6f 0b03 mvn.w fp, r3
  10092. 8008c56: 2300 movs r3, #0
  10093. 8008c58: 9307 str r3, [sp, #28]
  10094. 8008c5a: 4631 mov r1, r6
  10095. 8008c5c: 4620 mov r0, r4
  10096. 8008c5e: f000 fb30 bl 80092c2 <_Bfree>
  10097. 8008c62: 2f00 cmp r7, #0
  10098. 8008c64: f43f ae4b beq.w 80088fe <_dtoa_r+0x696>
  10099. 8008c68: 9b07 ldr r3, [sp, #28]
  10100. 8008c6a: b12b cbz r3, 8008c78 <_dtoa_r+0xa10>
  10101. 8008c6c: 42bb cmp r3, r7
  10102. 8008c6e: d003 beq.n 8008c78 <_dtoa_r+0xa10>
  10103. 8008c70: 4619 mov r1, r3
  10104. 8008c72: 4620 mov r0, r4
  10105. 8008c74: f000 fb25 bl 80092c2 <_Bfree>
  10106. 8008c78: 4639 mov r1, r7
  10107. 8008c7a: 4620 mov r0, r4
  10108. 8008c7c: f000 fb21 bl 80092c2 <_Bfree>
  10109. 8008c80: e63d b.n 80088fe <_dtoa_r+0x696>
  10110. 8008c82: 2600 movs r6, #0
  10111. 8008c84: 4637 mov r7, r6
  10112. 8008c86: e7e2 b.n 8008c4e <_dtoa_r+0x9e6>
  10113. 8008c88: 46bb mov fp, r7
  10114. 8008c8a: 4637 mov r7, r6
  10115. 8008c8c: e53b b.n 8008706 <_dtoa_r+0x49e>
  10116. 8008c8e: 9b09 ldr r3, [sp, #36] ; 0x24
  10117. 8008c90: f8cd 9010 str.w r9, [sp, #16]
  10118. 8008c94: 2b00 cmp r3, #0
  10119. 8008c96: f47f af12 bne.w 8008abe <_dtoa_r+0x856>
  10120. 8008c9a: 9d06 ldr r5, [sp, #24]
  10121. 8008c9c: 4631 mov r1, r6
  10122. 8008c9e: 4650 mov r0, sl
  10123. 8008ca0: f7ff fa54 bl 800814c <quorem>
  10124. 8008ca4: 9b06 ldr r3, [sp, #24]
  10125. 8008ca6: f100 0930 add.w r9, r0, #48 ; 0x30
  10126. 8008caa: f805 9b01 strb.w r9, [r5], #1
  10127. 8008cae: 9a04 ldr r2, [sp, #16]
  10128. 8008cb0: 1aeb subs r3, r5, r3
  10129. 8008cb2: 429a cmp r2, r3
  10130. 8008cb4: f300 8081 bgt.w 8008dba <_dtoa_r+0xb52>
  10131. 8008cb8: 9b06 ldr r3, [sp, #24]
  10132. 8008cba: 2a01 cmp r2, #1
  10133. 8008cbc: bfac ite ge
  10134. 8008cbe: 189b addge r3, r3, r2
  10135. 8008cc0: 3301 addlt r3, #1
  10136. 8008cc2: 4698 mov r8, r3
  10137. 8008cc4: 2300 movs r3, #0
  10138. 8008cc6: 9307 str r3, [sp, #28]
  10139. 8008cc8: 4651 mov r1, sl
  10140. 8008cca: 2201 movs r2, #1
  10141. 8008ccc: 4620 mov r0, r4
  10142. 8008cce: f000 fc7b bl 80095c8 <__lshift>
  10143. 8008cd2: 4631 mov r1, r6
  10144. 8008cd4: 4682 mov sl, r0
  10145. 8008cd6: f000 fcc8 bl 800966a <__mcmp>
  10146. 8008cda: 2800 cmp r0, #0
  10147. 8008cdc: dc34 bgt.n 8008d48 <_dtoa_r+0xae0>
  10148. 8008cde: d102 bne.n 8008ce6 <_dtoa_r+0xa7e>
  10149. 8008ce0: f019 0f01 tst.w r9, #1
  10150. 8008ce4: d130 bne.n 8008d48 <_dtoa_r+0xae0>
  10151. 8008ce6: 4645 mov r5, r8
  10152. 8008ce8: f815 3c01 ldrb.w r3, [r5, #-1]
  10153. 8008cec: 1e6a subs r2, r5, #1
  10154. 8008cee: 2b30 cmp r3, #48 ; 0x30
  10155. 8008cf0: d1b3 bne.n 8008c5a <_dtoa_r+0x9f2>
  10156. 8008cf2: 4615 mov r5, r2
  10157. 8008cf4: e7f8 b.n 8008ce8 <_dtoa_r+0xa80>
  10158. 8008cf6: 4638 mov r0, r7
  10159. 8008cf8: e6ff b.n 8008afa <_dtoa_r+0x892>
  10160. 8008cfa: 2301 movs r3, #1
  10161. 8008cfc: e722 b.n 8008b44 <_dtoa_r+0x8dc>
  10162. 8008cfe: 9a02 ldr r2, [sp, #8]
  10163. 8008d00: 2a00 cmp r2, #0
  10164. 8008d02: db04 blt.n 8008d0e <_dtoa_r+0xaa6>
  10165. 8008d04: d128 bne.n 8008d58 <_dtoa_r+0xaf0>
  10166. 8008d06: 9a1e ldr r2, [sp, #120] ; 0x78
  10167. 8008d08: bb32 cbnz r2, 8008d58 <_dtoa_r+0xaf0>
  10168. 8008d0a: 9a08 ldr r2, [sp, #32]
  10169. 8008d0c: bb22 cbnz r2, 8008d58 <_dtoa_r+0xaf0>
  10170. 8008d0e: 2b00 cmp r3, #0
  10171. 8008d10: f77f af32 ble.w 8008b78 <_dtoa_r+0x910>
  10172. 8008d14: 4651 mov r1, sl
  10173. 8008d16: 2201 movs r2, #1
  10174. 8008d18: 4620 mov r0, r4
  10175. 8008d1a: f000 fc55 bl 80095c8 <__lshift>
  10176. 8008d1e: 4631 mov r1, r6
  10177. 8008d20: 4682 mov sl, r0
  10178. 8008d22: f000 fca2 bl 800966a <__mcmp>
  10179. 8008d26: 2800 cmp r0, #0
  10180. 8008d28: dc05 bgt.n 8008d36 <_dtoa_r+0xace>
  10181. 8008d2a: f47f af25 bne.w 8008b78 <_dtoa_r+0x910>
  10182. 8008d2e: f019 0f01 tst.w r9, #1
  10183. 8008d32: f43f af21 beq.w 8008b78 <_dtoa_r+0x910>
  10184. 8008d36: f1b9 0f39 cmp.w r9, #57 ; 0x39
  10185. 8008d3a: f47f af1b bne.w 8008b74 <_dtoa_r+0x90c>
  10186. 8008d3e: 2339 movs r3, #57 ; 0x39
  10187. 8008d40: f108 0801 add.w r8, r8, #1
  10188. 8008d44: f808 3c01 strb.w r3, [r8, #-1]
  10189. 8008d48: 4645 mov r5, r8
  10190. 8008d4a: f815 3c01 ldrb.w r3, [r5, #-1]
  10191. 8008d4e: 1e6a subs r2, r5, #1
  10192. 8008d50: 2b39 cmp r3, #57 ; 0x39
  10193. 8008d52: d03a beq.n 8008dca <_dtoa_r+0xb62>
  10194. 8008d54: 3301 adds r3, #1
  10195. 8008d56: e03f b.n 8008dd8 <_dtoa_r+0xb70>
  10196. 8008d58: 2b00 cmp r3, #0
  10197. 8008d5a: f108 0501 add.w r5, r8, #1
  10198. 8008d5e: dd05 ble.n 8008d6c <_dtoa_r+0xb04>
  10199. 8008d60: f1b9 0f39 cmp.w r9, #57 ; 0x39
  10200. 8008d64: d0eb beq.n 8008d3e <_dtoa_r+0xad6>
  10201. 8008d66: f109 0901 add.w r9, r9, #1
  10202. 8008d6a: e707 b.n 8008b7c <_dtoa_r+0x914>
  10203. 8008d6c: 9b06 ldr r3, [sp, #24]
  10204. 8008d6e: 9a04 ldr r2, [sp, #16]
  10205. 8008d70: 1aeb subs r3, r5, r3
  10206. 8008d72: 4293 cmp r3, r2
  10207. 8008d74: 46a8 mov r8, r5
  10208. 8008d76: f805 9c01 strb.w r9, [r5, #-1]
  10209. 8008d7a: d0a5 beq.n 8008cc8 <_dtoa_r+0xa60>
  10210. 8008d7c: 4651 mov r1, sl
  10211. 8008d7e: 2300 movs r3, #0
  10212. 8008d80: 220a movs r2, #10
  10213. 8008d82: 4620 mov r0, r4
  10214. 8008d84: f000 fab4 bl 80092f0 <__multadd>
  10215. 8008d88: 9b07 ldr r3, [sp, #28]
  10216. 8008d8a: 4682 mov sl, r0
  10217. 8008d8c: 42bb cmp r3, r7
  10218. 8008d8e: f04f 020a mov.w r2, #10
  10219. 8008d92: f04f 0300 mov.w r3, #0
  10220. 8008d96: 9907 ldr r1, [sp, #28]
  10221. 8008d98: 4620 mov r0, r4
  10222. 8008d9a: d104 bne.n 8008da6 <_dtoa_r+0xb3e>
  10223. 8008d9c: f000 faa8 bl 80092f0 <__multadd>
  10224. 8008da0: 9007 str r0, [sp, #28]
  10225. 8008da2: 4607 mov r7, r0
  10226. 8008da4: e6b1 b.n 8008b0a <_dtoa_r+0x8a2>
  10227. 8008da6: f000 faa3 bl 80092f0 <__multadd>
  10228. 8008daa: 2300 movs r3, #0
  10229. 8008dac: 9007 str r0, [sp, #28]
  10230. 8008dae: 220a movs r2, #10
  10231. 8008db0: 4639 mov r1, r7
  10232. 8008db2: 4620 mov r0, r4
  10233. 8008db4: f000 fa9c bl 80092f0 <__multadd>
  10234. 8008db8: e7f3 b.n 8008da2 <_dtoa_r+0xb3a>
  10235. 8008dba: 4651 mov r1, sl
  10236. 8008dbc: 2300 movs r3, #0
  10237. 8008dbe: 220a movs r2, #10
  10238. 8008dc0: 4620 mov r0, r4
  10239. 8008dc2: f000 fa95 bl 80092f0 <__multadd>
  10240. 8008dc6: 4682 mov sl, r0
  10241. 8008dc8: e768 b.n 8008c9c <_dtoa_r+0xa34>
  10242. 8008dca: 9b06 ldr r3, [sp, #24]
  10243. 8008dcc: 4293 cmp r3, r2
  10244. 8008dce: d105 bne.n 8008ddc <_dtoa_r+0xb74>
  10245. 8008dd0: 2331 movs r3, #49 ; 0x31
  10246. 8008dd2: 9a06 ldr r2, [sp, #24]
  10247. 8008dd4: f10b 0b01 add.w fp, fp, #1
  10248. 8008dd8: 7013 strb r3, [r2, #0]
  10249. 8008dda: e73e b.n 8008c5a <_dtoa_r+0x9f2>
  10250. 8008ddc: 4615 mov r5, r2
  10251. 8008dde: e7b4 b.n 8008d4a <_dtoa_r+0xae2>
  10252. 8008de0: 4b09 ldr r3, [pc, #36] ; (8008e08 <_dtoa_r+0xba0>)
  10253. 8008de2: f7ff baa3 b.w 800832c <_dtoa_r+0xc4>
  10254. 8008de6: 9b22 ldr r3, [sp, #136] ; 0x88
  10255. 8008de8: 2b00 cmp r3, #0
  10256. 8008dea: f47f aa7d bne.w 80082e8 <_dtoa_r+0x80>
  10257. 8008dee: 4b07 ldr r3, [pc, #28] ; (8008e0c <_dtoa_r+0xba4>)
  10258. 8008df0: f7ff ba9c b.w 800832c <_dtoa_r+0xc4>
  10259. 8008df4: 9b04 ldr r3, [sp, #16]
  10260. 8008df6: 2b00 cmp r3, #0
  10261. 8008df8: f73f af4f bgt.w 8008c9a <_dtoa_r+0xa32>
  10262. 8008dfc: 9b1e ldr r3, [sp, #120] ; 0x78
  10263. 8008dfe: 2b02 cmp r3, #2
  10264. 8008e00: f77f af4b ble.w 8008c9a <_dtoa_r+0xa32>
  10265. 8008e04: e714 b.n 8008c30 <_dtoa_r+0x9c8>
  10266. 8008e06: bf00 nop
  10267. 8008e08: 08009f08 .word 0x08009f08
  10268. 8008e0c: 08009f2c .word 0x08009f2c
  10269. 08008e10 <__sflush_r>:
  10270. 8008e10: 898a ldrh r2, [r1, #12]
  10271. 8008e12: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  10272. 8008e16: 4605 mov r5, r0
  10273. 8008e18: 0710 lsls r0, r2, #28
  10274. 8008e1a: 460c mov r4, r1
  10275. 8008e1c: d45a bmi.n 8008ed4 <__sflush_r+0xc4>
  10276. 8008e1e: 684b ldr r3, [r1, #4]
  10277. 8008e20: 2b00 cmp r3, #0
  10278. 8008e22: dc05 bgt.n 8008e30 <__sflush_r+0x20>
  10279. 8008e24: 6c0b ldr r3, [r1, #64] ; 0x40
  10280. 8008e26: 2b00 cmp r3, #0
  10281. 8008e28: dc02 bgt.n 8008e30 <__sflush_r+0x20>
  10282. 8008e2a: 2000 movs r0, #0
  10283. 8008e2c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10284. 8008e30: 6ae6 ldr r6, [r4, #44] ; 0x2c
  10285. 8008e32: 2e00 cmp r6, #0
  10286. 8008e34: d0f9 beq.n 8008e2a <__sflush_r+0x1a>
  10287. 8008e36: 2300 movs r3, #0
  10288. 8008e38: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  10289. 8008e3c: 682f ldr r7, [r5, #0]
  10290. 8008e3e: 602b str r3, [r5, #0]
  10291. 8008e40: d033 beq.n 8008eaa <__sflush_r+0x9a>
  10292. 8008e42: 6d60 ldr r0, [r4, #84] ; 0x54
  10293. 8008e44: 89a3 ldrh r3, [r4, #12]
  10294. 8008e46: 075a lsls r2, r3, #29
  10295. 8008e48: d505 bpl.n 8008e56 <__sflush_r+0x46>
  10296. 8008e4a: 6863 ldr r3, [r4, #4]
  10297. 8008e4c: 1ac0 subs r0, r0, r3
  10298. 8008e4e: 6b63 ldr r3, [r4, #52] ; 0x34
  10299. 8008e50: b10b cbz r3, 8008e56 <__sflush_r+0x46>
  10300. 8008e52: 6c23 ldr r3, [r4, #64] ; 0x40
  10301. 8008e54: 1ac0 subs r0, r0, r3
  10302. 8008e56: 2300 movs r3, #0
  10303. 8008e58: 4602 mov r2, r0
  10304. 8008e5a: 6ae6 ldr r6, [r4, #44] ; 0x2c
  10305. 8008e5c: 6a21 ldr r1, [r4, #32]
  10306. 8008e5e: 4628 mov r0, r5
  10307. 8008e60: 47b0 blx r6
  10308. 8008e62: 1c43 adds r3, r0, #1
  10309. 8008e64: 89a3 ldrh r3, [r4, #12]
  10310. 8008e66: d106 bne.n 8008e76 <__sflush_r+0x66>
  10311. 8008e68: 6829 ldr r1, [r5, #0]
  10312. 8008e6a: 291d cmp r1, #29
  10313. 8008e6c: d84b bhi.n 8008f06 <__sflush_r+0xf6>
  10314. 8008e6e: 4a2b ldr r2, [pc, #172] ; (8008f1c <__sflush_r+0x10c>)
  10315. 8008e70: 40ca lsrs r2, r1
  10316. 8008e72: 07d6 lsls r6, r2, #31
  10317. 8008e74: d547 bpl.n 8008f06 <__sflush_r+0xf6>
  10318. 8008e76: 2200 movs r2, #0
  10319. 8008e78: 6062 str r2, [r4, #4]
  10320. 8008e7a: 6922 ldr r2, [r4, #16]
  10321. 8008e7c: 04d9 lsls r1, r3, #19
  10322. 8008e7e: 6022 str r2, [r4, #0]
  10323. 8008e80: d504 bpl.n 8008e8c <__sflush_r+0x7c>
  10324. 8008e82: 1c42 adds r2, r0, #1
  10325. 8008e84: d101 bne.n 8008e8a <__sflush_r+0x7a>
  10326. 8008e86: 682b ldr r3, [r5, #0]
  10327. 8008e88: b903 cbnz r3, 8008e8c <__sflush_r+0x7c>
  10328. 8008e8a: 6560 str r0, [r4, #84] ; 0x54
  10329. 8008e8c: 6b61 ldr r1, [r4, #52] ; 0x34
  10330. 8008e8e: 602f str r7, [r5, #0]
  10331. 8008e90: 2900 cmp r1, #0
  10332. 8008e92: d0ca beq.n 8008e2a <__sflush_r+0x1a>
  10333. 8008e94: f104 0344 add.w r3, r4, #68 ; 0x44
  10334. 8008e98: 4299 cmp r1, r3
  10335. 8008e9a: d002 beq.n 8008ea2 <__sflush_r+0x92>
  10336. 8008e9c: 4628 mov r0, r5
  10337. 8008e9e: f000 fcbb bl 8009818 <_free_r>
  10338. 8008ea2: 2000 movs r0, #0
  10339. 8008ea4: 6360 str r0, [r4, #52] ; 0x34
  10340. 8008ea6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10341. 8008eaa: 6a21 ldr r1, [r4, #32]
  10342. 8008eac: 2301 movs r3, #1
  10343. 8008eae: 4628 mov r0, r5
  10344. 8008eb0: 47b0 blx r6
  10345. 8008eb2: 1c41 adds r1, r0, #1
  10346. 8008eb4: d1c6 bne.n 8008e44 <__sflush_r+0x34>
  10347. 8008eb6: 682b ldr r3, [r5, #0]
  10348. 8008eb8: 2b00 cmp r3, #0
  10349. 8008eba: d0c3 beq.n 8008e44 <__sflush_r+0x34>
  10350. 8008ebc: 2b1d cmp r3, #29
  10351. 8008ebe: d001 beq.n 8008ec4 <__sflush_r+0xb4>
  10352. 8008ec0: 2b16 cmp r3, #22
  10353. 8008ec2: d101 bne.n 8008ec8 <__sflush_r+0xb8>
  10354. 8008ec4: 602f str r7, [r5, #0]
  10355. 8008ec6: e7b0 b.n 8008e2a <__sflush_r+0x1a>
  10356. 8008ec8: 89a3 ldrh r3, [r4, #12]
  10357. 8008eca: f043 0340 orr.w r3, r3, #64 ; 0x40
  10358. 8008ece: 81a3 strh r3, [r4, #12]
  10359. 8008ed0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10360. 8008ed4: 690f ldr r7, [r1, #16]
  10361. 8008ed6: 2f00 cmp r7, #0
  10362. 8008ed8: d0a7 beq.n 8008e2a <__sflush_r+0x1a>
  10363. 8008eda: 0793 lsls r3, r2, #30
  10364. 8008edc: bf18 it ne
  10365. 8008ede: 2300 movne r3, #0
  10366. 8008ee0: 680e ldr r6, [r1, #0]
  10367. 8008ee2: bf08 it eq
  10368. 8008ee4: 694b ldreq r3, [r1, #20]
  10369. 8008ee6: eba6 0807 sub.w r8, r6, r7
  10370. 8008eea: 600f str r7, [r1, #0]
  10371. 8008eec: 608b str r3, [r1, #8]
  10372. 8008eee: f1b8 0f00 cmp.w r8, #0
  10373. 8008ef2: dd9a ble.n 8008e2a <__sflush_r+0x1a>
  10374. 8008ef4: 4643 mov r3, r8
  10375. 8008ef6: 463a mov r2, r7
  10376. 8008ef8: 6a21 ldr r1, [r4, #32]
  10377. 8008efa: 4628 mov r0, r5
  10378. 8008efc: 6aa6 ldr r6, [r4, #40] ; 0x28
  10379. 8008efe: 47b0 blx r6
  10380. 8008f00: 2800 cmp r0, #0
  10381. 8008f02: dc07 bgt.n 8008f14 <__sflush_r+0x104>
  10382. 8008f04: 89a3 ldrh r3, [r4, #12]
  10383. 8008f06: f043 0340 orr.w r3, r3, #64 ; 0x40
  10384. 8008f0a: 81a3 strh r3, [r4, #12]
  10385. 8008f0c: f04f 30ff mov.w r0, #4294967295
  10386. 8008f10: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10387. 8008f14: 4407 add r7, r0
  10388. 8008f16: eba8 0800 sub.w r8, r8, r0
  10389. 8008f1a: e7e8 b.n 8008eee <__sflush_r+0xde>
  10390. 8008f1c: 20400001 .word 0x20400001
  10391. 08008f20 <_fflush_r>:
  10392. 8008f20: b538 push {r3, r4, r5, lr}
  10393. 8008f22: 690b ldr r3, [r1, #16]
  10394. 8008f24: 4605 mov r5, r0
  10395. 8008f26: 460c mov r4, r1
  10396. 8008f28: b1db cbz r3, 8008f62 <_fflush_r+0x42>
  10397. 8008f2a: b118 cbz r0, 8008f34 <_fflush_r+0x14>
  10398. 8008f2c: 6983 ldr r3, [r0, #24]
  10399. 8008f2e: b90b cbnz r3, 8008f34 <_fflush_r+0x14>
  10400. 8008f30: f000 f860 bl 8008ff4 <__sinit>
  10401. 8008f34: 4b0c ldr r3, [pc, #48] ; (8008f68 <_fflush_r+0x48>)
  10402. 8008f36: 429c cmp r4, r3
  10403. 8008f38: d109 bne.n 8008f4e <_fflush_r+0x2e>
  10404. 8008f3a: 686c ldr r4, [r5, #4]
  10405. 8008f3c: f9b4 300c ldrsh.w r3, [r4, #12]
  10406. 8008f40: b17b cbz r3, 8008f62 <_fflush_r+0x42>
  10407. 8008f42: 4621 mov r1, r4
  10408. 8008f44: 4628 mov r0, r5
  10409. 8008f46: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10410. 8008f4a: f7ff bf61 b.w 8008e10 <__sflush_r>
  10411. 8008f4e: 4b07 ldr r3, [pc, #28] ; (8008f6c <_fflush_r+0x4c>)
  10412. 8008f50: 429c cmp r4, r3
  10413. 8008f52: d101 bne.n 8008f58 <_fflush_r+0x38>
  10414. 8008f54: 68ac ldr r4, [r5, #8]
  10415. 8008f56: e7f1 b.n 8008f3c <_fflush_r+0x1c>
  10416. 8008f58: 4b05 ldr r3, [pc, #20] ; (8008f70 <_fflush_r+0x50>)
  10417. 8008f5a: 429c cmp r4, r3
  10418. 8008f5c: bf08 it eq
  10419. 8008f5e: 68ec ldreq r4, [r5, #12]
  10420. 8008f60: e7ec b.n 8008f3c <_fflush_r+0x1c>
  10421. 8008f62: 2000 movs r0, #0
  10422. 8008f64: bd38 pop {r3, r4, r5, pc}
  10423. 8008f66: bf00 nop
  10424. 8008f68: 08009f5c .word 0x08009f5c
  10425. 8008f6c: 08009f7c .word 0x08009f7c
  10426. 8008f70: 08009f3c .word 0x08009f3c
  10427. 08008f74 <_cleanup_r>:
  10428. 8008f74: 4901 ldr r1, [pc, #4] ; (8008f7c <_cleanup_r+0x8>)
  10429. 8008f76: f000 b8a9 b.w 80090cc <_fwalk_reent>
  10430. 8008f7a: bf00 nop
  10431. 8008f7c: 08008f21 .word 0x08008f21
  10432. 08008f80 <std.isra.0>:
  10433. 8008f80: 2300 movs r3, #0
  10434. 8008f82: b510 push {r4, lr}
  10435. 8008f84: 4604 mov r4, r0
  10436. 8008f86: 6003 str r3, [r0, #0]
  10437. 8008f88: 6043 str r3, [r0, #4]
  10438. 8008f8a: 6083 str r3, [r0, #8]
  10439. 8008f8c: 8181 strh r1, [r0, #12]
  10440. 8008f8e: 6643 str r3, [r0, #100] ; 0x64
  10441. 8008f90: 81c2 strh r2, [r0, #14]
  10442. 8008f92: 6103 str r3, [r0, #16]
  10443. 8008f94: 6143 str r3, [r0, #20]
  10444. 8008f96: 6183 str r3, [r0, #24]
  10445. 8008f98: 4619 mov r1, r3
  10446. 8008f9a: 2208 movs r2, #8
  10447. 8008f9c: 305c adds r0, #92 ; 0x5c
  10448. 8008f9e: f7fe f9b3 bl 8007308 <memset>
  10449. 8008fa2: 4b05 ldr r3, [pc, #20] ; (8008fb8 <std.isra.0+0x38>)
  10450. 8008fa4: 6224 str r4, [r4, #32]
  10451. 8008fa6: 6263 str r3, [r4, #36] ; 0x24
  10452. 8008fa8: 4b04 ldr r3, [pc, #16] ; (8008fbc <std.isra.0+0x3c>)
  10453. 8008faa: 62a3 str r3, [r4, #40] ; 0x28
  10454. 8008fac: 4b04 ldr r3, [pc, #16] ; (8008fc0 <std.isra.0+0x40>)
  10455. 8008fae: 62e3 str r3, [r4, #44] ; 0x2c
  10456. 8008fb0: 4b04 ldr r3, [pc, #16] ; (8008fc4 <std.isra.0+0x44>)
  10457. 8008fb2: 6323 str r3, [r4, #48] ; 0x30
  10458. 8008fb4: bd10 pop {r4, pc}
  10459. 8008fb6: bf00 nop
  10460. 8008fb8: 08009c75 .word 0x08009c75
  10461. 8008fbc: 08009c97 .word 0x08009c97
  10462. 8008fc0: 08009ccf .word 0x08009ccf
  10463. 8008fc4: 08009cf3 .word 0x08009cf3
  10464. 08008fc8 <__sfmoreglue>:
  10465. 8008fc8: b570 push {r4, r5, r6, lr}
  10466. 8008fca: 2568 movs r5, #104 ; 0x68
  10467. 8008fcc: 1e4a subs r2, r1, #1
  10468. 8008fce: 4355 muls r5, r2
  10469. 8008fd0: 460e mov r6, r1
  10470. 8008fd2: f105 0174 add.w r1, r5, #116 ; 0x74
  10471. 8008fd6: f000 fc6b bl 80098b0 <_malloc_r>
  10472. 8008fda: 4604 mov r4, r0
  10473. 8008fdc: b140 cbz r0, 8008ff0 <__sfmoreglue+0x28>
  10474. 8008fde: 2100 movs r1, #0
  10475. 8008fe0: e880 0042 stmia.w r0, {r1, r6}
  10476. 8008fe4: 300c adds r0, #12
  10477. 8008fe6: 60a0 str r0, [r4, #8]
  10478. 8008fe8: f105 0268 add.w r2, r5, #104 ; 0x68
  10479. 8008fec: f7fe f98c bl 8007308 <memset>
  10480. 8008ff0: 4620 mov r0, r4
  10481. 8008ff2: bd70 pop {r4, r5, r6, pc}
  10482. 08008ff4 <__sinit>:
  10483. 8008ff4: 6983 ldr r3, [r0, #24]
  10484. 8008ff6: b510 push {r4, lr}
  10485. 8008ff8: 4604 mov r4, r0
  10486. 8008ffa: bb33 cbnz r3, 800904a <__sinit+0x56>
  10487. 8008ffc: 6483 str r3, [r0, #72] ; 0x48
  10488. 8008ffe: 64c3 str r3, [r0, #76] ; 0x4c
  10489. 8009000: 6503 str r3, [r0, #80] ; 0x50
  10490. 8009002: 4b12 ldr r3, [pc, #72] ; (800904c <__sinit+0x58>)
  10491. 8009004: 4a12 ldr r2, [pc, #72] ; (8009050 <__sinit+0x5c>)
  10492. 8009006: 681b ldr r3, [r3, #0]
  10493. 8009008: 6282 str r2, [r0, #40] ; 0x28
  10494. 800900a: 4298 cmp r0, r3
  10495. 800900c: bf04 itt eq
  10496. 800900e: 2301 moveq r3, #1
  10497. 8009010: 6183 streq r3, [r0, #24]
  10498. 8009012: f000 f81f bl 8009054 <__sfp>
  10499. 8009016: 6060 str r0, [r4, #4]
  10500. 8009018: 4620 mov r0, r4
  10501. 800901a: f000 f81b bl 8009054 <__sfp>
  10502. 800901e: 60a0 str r0, [r4, #8]
  10503. 8009020: 4620 mov r0, r4
  10504. 8009022: f000 f817 bl 8009054 <__sfp>
  10505. 8009026: 2200 movs r2, #0
  10506. 8009028: 60e0 str r0, [r4, #12]
  10507. 800902a: 2104 movs r1, #4
  10508. 800902c: 6860 ldr r0, [r4, #4]
  10509. 800902e: f7ff ffa7 bl 8008f80 <std.isra.0>
  10510. 8009032: 2201 movs r2, #1
  10511. 8009034: 2109 movs r1, #9
  10512. 8009036: 68a0 ldr r0, [r4, #8]
  10513. 8009038: f7ff ffa2 bl 8008f80 <std.isra.0>
  10514. 800903c: 2202 movs r2, #2
  10515. 800903e: 2112 movs r1, #18
  10516. 8009040: 68e0 ldr r0, [r4, #12]
  10517. 8009042: f7ff ff9d bl 8008f80 <std.isra.0>
  10518. 8009046: 2301 movs r3, #1
  10519. 8009048: 61a3 str r3, [r4, #24]
  10520. 800904a: bd10 pop {r4, pc}
  10521. 800904c: 08009ef4 .word 0x08009ef4
  10522. 8009050: 08008f75 .word 0x08008f75
  10523. 08009054 <__sfp>:
  10524. 8009054: b5f8 push {r3, r4, r5, r6, r7, lr}
  10525. 8009056: 4b1c ldr r3, [pc, #112] ; (80090c8 <__sfp+0x74>)
  10526. 8009058: 4607 mov r7, r0
  10527. 800905a: 681e ldr r6, [r3, #0]
  10528. 800905c: 69b3 ldr r3, [r6, #24]
  10529. 800905e: b913 cbnz r3, 8009066 <__sfp+0x12>
  10530. 8009060: 4630 mov r0, r6
  10531. 8009062: f7ff ffc7 bl 8008ff4 <__sinit>
  10532. 8009066: 3648 adds r6, #72 ; 0x48
  10533. 8009068: 68b4 ldr r4, [r6, #8]
  10534. 800906a: 6873 ldr r3, [r6, #4]
  10535. 800906c: 3b01 subs r3, #1
  10536. 800906e: d503 bpl.n 8009078 <__sfp+0x24>
  10537. 8009070: 6833 ldr r3, [r6, #0]
  10538. 8009072: b133 cbz r3, 8009082 <__sfp+0x2e>
  10539. 8009074: 6836 ldr r6, [r6, #0]
  10540. 8009076: e7f7 b.n 8009068 <__sfp+0x14>
  10541. 8009078: f9b4 500c ldrsh.w r5, [r4, #12]
  10542. 800907c: b16d cbz r5, 800909a <__sfp+0x46>
  10543. 800907e: 3468 adds r4, #104 ; 0x68
  10544. 8009080: e7f4 b.n 800906c <__sfp+0x18>
  10545. 8009082: 2104 movs r1, #4
  10546. 8009084: 4638 mov r0, r7
  10547. 8009086: f7ff ff9f bl 8008fc8 <__sfmoreglue>
  10548. 800908a: 6030 str r0, [r6, #0]
  10549. 800908c: 2800 cmp r0, #0
  10550. 800908e: d1f1 bne.n 8009074 <__sfp+0x20>
  10551. 8009090: 230c movs r3, #12
  10552. 8009092: 4604 mov r4, r0
  10553. 8009094: 603b str r3, [r7, #0]
  10554. 8009096: 4620 mov r0, r4
  10555. 8009098: bdf8 pop {r3, r4, r5, r6, r7, pc}
  10556. 800909a: f64f 73ff movw r3, #65535 ; 0xffff
  10557. 800909e: 81e3 strh r3, [r4, #14]
  10558. 80090a0: 2301 movs r3, #1
  10559. 80090a2: 6665 str r5, [r4, #100] ; 0x64
  10560. 80090a4: 81a3 strh r3, [r4, #12]
  10561. 80090a6: 6025 str r5, [r4, #0]
  10562. 80090a8: 60a5 str r5, [r4, #8]
  10563. 80090aa: 6065 str r5, [r4, #4]
  10564. 80090ac: 6125 str r5, [r4, #16]
  10565. 80090ae: 6165 str r5, [r4, #20]
  10566. 80090b0: 61a5 str r5, [r4, #24]
  10567. 80090b2: 2208 movs r2, #8
  10568. 80090b4: 4629 mov r1, r5
  10569. 80090b6: f104 005c add.w r0, r4, #92 ; 0x5c
  10570. 80090ba: f7fe f925 bl 8007308 <memset>
  10571. 80090be: 6365 str r5, [r4, #52] ; 0x34
  10572. 80090c0: 63a5 str r5, [r4, #56] ; 0x38
  10573. 80090c2: 64a5 str r5, [r4, #72] ; 0x48
  10574. 80090c4: 64e5 str r5, [r4, #76] ; 0x4c
  10575. 80090c6: e7e6 b.n 8009096 <__sfp+0x42>
  10576. 80090c8: 08009ef4 .word 0x08009ef4
  10577. 080090cc <_fwalk_reent>:
  10578. 80090cc: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  10579. 80090d0: 4680 mov r8, r0
  10580. 80090d2: 4689 mov r9, r1
  10581. 80090d4: 2600 movs r6, #0
  10582. 80090d6: f100 0448 add.w r4, r0, #72 ; 0x48
  10583. 80090da: b914 cbnz r4, 80090e2 <_fwalk_reent+0x16>
  10584. 80090dc: 4630 mov r0, r6
  10585. 80090de: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  10586. 80090e2: 68a5 ldr r5, [r4, #8]
  10587. 80090e4: 6867 ldr r7, [r4, #4]
  10588. 80090e6: 3f01 subs r7, #1
  10589. 80090e8: d501 bpl.n 80090ee <_fwalk_reent+0x22>
  10590. 80090ea: 6824 ldr r4, [r4, #0]
  10591. 80090ec: e7f5 b.n 80090da <_fwalk_reent+0xe>
  10592. 80090ee: 89ab ldrh r3, [r5, #12]
  10593. 80090f0: 2b01 cmp r3, #1
  10594. 80090f2: d907 bls.n 8009104 <_fwalk_reent+0x38>
  10595. 80090f4: f9b5 300e ldrsh.w r3, [r5, #14]
  10596. 80090f8: 3301 adds r3, #1
  10597. 80090fa: d003 beq.n 8009104 <_fwalk_reent+0x38>
  10598. 80090fc: 4629 mov r1, r5
  10599. 80090fe: 4640 mov r0, r8
  10600. 8009100: 47c8 blx r9
  10601. 8009102: 4306 orrs r6, r0
  10602. 8009104: 3568 adds r5, #104 ; 0x68
  10603. 8009106: e7ee b.n 80090e6 <_fwalk_reent+0x1a>
  10604. 08009108 <__locale_ctype_ptr_l>:
  10605. 8009108: f8d0 00ec ldr.w r0, [r0, #236] ; 0xec
  10606. 800910c: 4770 bx lr
  10607. ...
  10608. 08009110 <_localeconv_r>:
  10609. 8009110: 4b04 ldr r3, [pc, #16] ; (8009124 <_localeconv_r+0x14>)
  10610. 8009112: 681b ldr r3, [r3, #0]
  10611. 8009114: 6a18 ldr r0, [r3, #32]
  10612. 8009116: 4b04 ldr r3, [pc, #16] ; (8009128 <_localeconv_r+0x18>)
  10613. 8009118: 2800 cmp r0, #0
  10614. 800911a: bf08 it eq
  10615. 800911c: 4618 moveq r0, r3
  10616. 800911e: 30f0 adds r0, #240 ; 0xf0
  10617. 8009120: 4770 bx lr
  10618. 8009122: bf00 nop
  10619. 8009124: 2000020c .word 0x2000020c
  10620. 8009128: 20000270 .word 0x20000270
  10621. 0800912c <__swhatbuf_r>:
  10622. 800912c: b570 push {r4, r5, r6, lr}
  10623. 800912e: 460e mov r6, r1
  10624. 8009130: f9b1 100e ldrsh.w r1, [r1, #14]
  10625. 8009134: b090 sub sp, #64 ; 0x40
  10626. 8009136: 2900 cmp r1, #0
  10627. 8009138: 4614 mov r4, r2
  10628. 800913a: 461d mov r5, r3
  10629. 800913c: da07 bge.n 800914e <__swhatbuf_r+0x22>
  10630. 800913e: 2300 movs r3, #0
  10631. 8009140: 602b str r3, [r5, #0]
  10632. 8009142: 89b3 ldrh r3, [r6, #12]
  10633. 8009144: 061a lsls r2, r3, #24
  10634. 8009146: d410 bmi.n 800916a <__swhatbuf_r+0x3e>
  10635. 8009148: f44f 6380 mov.w r3, #1024 ; 0x400
  10636. 800914c: e00e b.n 800916c <__swhatbuf_r+0x40>
  10637. 800914e: aa01 add r2, sp, #4
  10638. 8009150: f000 fe02 bl 8009d58 <_fstat_r>
  10639. 8009154: 2800 cmp r0, #0
  10640. 8009156: dbf2 blt.n 800913e <__swhatbuf_r+0x12>
  10641. 8009158: 9a02 ldr r2, [sp, #8]
  10642. 800915a: f402 4270 and.w r2, r2, #61440 ; 0xf000
  10643. 800915e: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  10644. 8009162: 425a negs r2, r3
  10645. 8009164: 415a adcs r2, r3
  10646. 8009166: 602a str r2, [r5, #0]
  10647. 8009168: e7ee b.n 8009148 <__swhatbuf_r+0x1c>
  10648. 800916a: 2340 movs r3, #64 ; 0x40
  10649. 800916c: 2000 movs r0, #0
  10650. 800916e: 6023 str r3, [r4, #0]
  10651. 8009170: b010 add sp, #64 ; 0x40
  10652. 8009172: bd70 pop {r4, r5, r6, pc}
  10653. 08009174 <__smakebuf_r>:
  10654. 8009174: 898b ldrh r3, [r1, #12]
  10655. 8009176: b573 push {r0, r1, r4, r5, r6, lr}
  10656. 8009178: 079d lsls r5, r3, #30
  10657. 800917a: 4606 mov r6, r0
  10658. 800917c: 460c mov r4, r1
  10659. 800917e: d507 bpl.n 8009190 <__smakebuf_r+0x1c>
  10660. 8009180: f104 0347 add.w r3, r4, #71 ; 0x47
  10661. 8009184: 6023 str r3, [r4, #0]
  10662. 8009186: 6123 str r3, [r4, #16]
  10663. 8009188: 2301 movs r3, #1
  10664. 800918a: 6163 str r3, [r4, #20]
  10665. 800918c: b002 add sp, #8
  10666. 800918e: bd70 pop {r4, r5, r6, pc}
  10667. 8009190: ab01 add r3, sp, #4
  10668. 8009192: 466a mov r2, sp
  10669. 8009194: f7ff ffca bl 800912c <__swhatbuf_r>
  10670. 8009198: 9900 ldr r1, [sp, #0]
  10671. 800919a: 4605 mov r5, r0
  10672. 800919c: 4630 mov r0, r6
  10673. 800919e: f000 fb87 bl 80098b0 <_malloc_r>
  10674. 80091a2: b948 cbnz r0, 80091b8 <__smakebuf_r+0x44>
  10675. 80091a4: f9b4 300c ldrsh.w r3, [r4, #12]
  10676. 80091a8: 059a lsls r2, r3, #22
  10677. 80091aa: d4ef bmi.n 800918c <__smakebuf_r+0x18>
  10678. 80091ac: f023 0303 bic.w r3, r3, #3
  10679. 80091b0: f043 0302 orr.w r3, r3, #2
  10680. 80091b4: 81a3 strh r3, [r4, #12]
  10681. 80091b6: e7e3 b.n 8009180 <__smakebuf_r+0xc>
  10682. 80091b8: 4b0d ldr r3, [pc, #52] ; (80091f0 <__smakebuf_r+0x7c>)
  10683. 80091ba: 62b3 str r3, [r6, #40] ; 0x28
  10684. 80091bc: 89a3 ldrh r3, [r4, #12]
  10685. 80091be: 6020 str r0, [r4, #0]
  10686. 80091c0: f043 0380 orr.w r3, r3, #128 ; 0x80
  10687. 80091c4: 81a3 strh r3, [r4, #12]
  10688. 80091c6: 9b00 ldr r3, [sp, #0]
  10689. 80091c8: 6120 str r0, [r4, #16]
  10690. 80091ca: 6163 str r3, [r4, #20]
  10691. 80091cc: 9b01 ldr r3, [sp, #4]
  10692. 80091ce: b15b cbz r3, 80091e8 <__smakebuf_r+0x74>
  10693. 80091d0: f9b4 100e ldrsh.w r1, [r4, #14]
  10694. 80091d4: 4630 mov r0, r6
  10695. 80091d6: f000 fdd1 bl 8009d7c <_isatty_r>
  10696. 80091da: b128 cbz r0, 80091e8 <__smakebuf_r+0x74>
  10697. 80091dc: 89a3 ldrh r3, [r4, #12]
  10698. 80091de: f023 0303 bic.w r3, r3, #3
  10699. 80091e2: f043 0301 orr.w r3, r3, #1
  10700. 80091e6: 81a3 strh r3, [r4, #12]
  10701. 80091e8: 89a3 ldrh r3, [r4, #12]
  10702. 80091ea: 431d orrs r5, r3
  10703. 80091ec: 81a5 strh r5, [r4, #12]
  10704. 80091ee: e7cd b.n 800918c <__smakebuf_r+0x18>
  10705. 80091f0: 08008f75 .word 0x08008f75
  10706. 080091f4 <malloc>:
  10707. 80091f4: 4b02 ldr r3, [pc, #8] ; (8009200 <malloc+0xc>)
  10708. 80091f6: 4601 mov r1, r0
  10709. 80091f8: 6818 ldr r0, [r3, #0]
  10710. 80091fa: f000 bb59 b.w 80098b0 <_malloc_r>
  10711. 80091fe: bf00 nop
  10712. 8009200: 2000020c .word 0x2000020c
  10713. 08009204 <__ascii_mbtowc>:
  10714. 8009204: b082 sub sp, #8
  10715. 8009206: b901 cbnz r1, 800920a <__ascii_mbtowc+0x6>
  10716. 8009208: a901 add r1, sp, #4
  10717. 800920a: b142 cbz r2, 800921e <__ascii_mbtowc+0x1a>
  10718. 800920c: b14b cbz r3, 8009222 <__ascii_mbtowc+0x1e>
  10719. 800920e: 7813 ldrb r3, [r2, #0]
  10720. 8009210: 600b str r3, [r1, #0]
  10721. 8009212: 7812 ldrb r2, [r2, #0]
  10722. 8009214: 1c10 adds r0, r2, #0
  10723. 8009216: bf18 it ne
  10724. 8009218: 2001 movne r0, #1
  10725. 800921a: b002 add sp, #8
  10726. 800921c: 4770 bx lr
  10727. 800921e: 4610 mov r0, r2
  10728. 8009220: e7fb b.n 800921a <__ascii_mbtowc+0x16>
  10729. 8009222: f06f 0001 mvn.w r0, #1
  10730. 8009226: e7f8 b.n 800921a <__ascii_mbtowc+0x16>
  10731. 08009228 <memchr>:
  10732. 8009228: b510 push {r4, lr}
  10733. 800922a: b2c9 uxtb r1, r1
  10734. 800922c: 4402 add r2, r0
  10735. 800922e: 4290 cmp r0, r2
  10736. 8009230: 4603 mov r3, r0
  10737. 8009232: d101 bne.n 8009238 <memchr+0x10>
  10738. 8009234: 2000 movs r0, #0
  10739. 8009236: bd10 pop {r4, pc}
  10740. 8009238: 781c ldrb r4, [r3, #0]
  10741. 800923a: 3001 adds r0, #1
  10742. 800923c: 428c cmp r4, r1
  10743. 800923e: d1f6 bne.n 800922e <memchr+0x6>
  10744. 8009240: 4618 mov r0, r3
  10745. 8009242: bd10 pop {r4, pc}
  10746. 08009244 <memcpy>:
  10747. 8009244: b510 push {r4, lr}
  10748. 8009246: 1e43 subs r3, r0, #1
  10749. 8009248: 440a add r2, r1
  10750. 800924a: 4291 cmp r1, r2
  10751. 800924c: d100 bne.n 8009250 <memcpy+0xc>
  10752. 800924e: bd10 pop {r4, pc}
  10753. 8009250: f811 4b01 ldrb.w r4, [r1], #1
  10754. 8009254: f803 4f01 strb.w r4, [r3, #1]!
  10755. 8009258: e7f7 b.n 800924a <memcpy+0x6>
  10756. 0800925a <_Balloc>:
  10757. 800925a: b570 push {r4, r5, r6, lr}
  10758. 800925c: 6a45 ldr r5, [r0, #36] ; 0x24
  10759. 800925e: 4604 mov r4, r0
  10760. 8009260: 460e mov r6, r1
  10761. 8009262: b93d cbnz r5, 8009274 <_Balloc+0x1a>
  10762. 8009264: 2010 movs r0, #16
  10763. 8009266: f7ff ffc5 bl 80091f4 <malloc>
  10764. 800926a: 6260 str r0, [r4, #36] ; 0x24
  10765. 800926c: 6045 str r5, [r0, #4]
  10766. 800926e: 6085 str r5, [r0, #8]
  10767. 8009270: 6005 str r5, [r0, #0]
  10768. 8009272: 60c5 str r5, [r0, #12]
  10769. 8009274: 6a65 ldr r5, [r4, #36] ; 0x24
  10770. 8009276: 68eb ldr r3, [r5, #12]
  10771. 8009278: b183 cbz r3, 800929c <_Balloc+0x42>
  10772. 800927a: 6a63 ldr r3, [r4, #36] ; 0x24
  10773. 800927c: 68db ldr r3, [r3, #12]
  10774. 800927e: f853 0026 ldr.w r0, [r3, r6, lsl #2]
  10775. 8009282: b9b8 cbnz r0, 80092b4 <_Balloc+0x5a>
  10776. 8009284: 2101 movs r1, #1
  10777. 8009286: fa01 f506 lsl.w r5, r1, r6
  10778. 800928a: 1d6a adds r2, r5, #5
  10779. 800928c: 0092 lsls r2, r2, #2
  10780. 800928e: 4620 mov r0, r4
  10781. 8009290: f000 fab3 bl 80097fa <_calloc_r>
  10782. 8009294: b160 cbz r0, 80092b0 <_Balloc+0x56>
  10783. 8009296: 6046 str r6, [r0, #4]
  10784. 8009298: 6085 str r5, [r0, #8]
  10785. 800929a: e00e b.n 80092ba <_Balloc+0x60>
  10786. 800929c: 2221 movs r2, #33 ; 0x21
  10787. 800929e: 2104 movs r1, #4
  10788. 80092a0: 4620 mov r0, r4
  10789. 80092a2: f000 faaa bl 80097fa <_calloc_r>
  10790. 80092a6: 6a63 ldr r3, [r4, #36] ; 0x24
  10791. 80092a8: 60e8 str r0, [r5, #12]
  10792. 80092aa: 68db ldr r3, [r3, #12]
  10793. 80092ac: 2b00 cmp r3, #0
  10794. 80092ae: d1e4 bne.n 800927a <_Balloc+0x20>
  10795. 80092b0: 2000 movs r0, #0
  10796. 80092b2: bd70 pop {r4, r5, r6, pc}
  10797. 80092b4: 6802 ldr r2, [r0, #0]
  10798. 80092b6: f843 2026 str.w r2, [r3, r6, lsl #2]
  10799. 80092ba: 2300 movs r3, #0
  10800. 80092bc: 6103 str r3, [r0, #16]
  10801. 80092be: 60c3 str r3, [r0, #12]
  10802. 80092c0: bd70 pop {r4, r5, r6, pc}
  10803. 080092c2 <_Bfree>:
  10804. 80092c2: b570 push {r4, r5, r6, lr}
  10805. 80092c4: 6a44 ldr r4, [r0, #36] ; 0x24
  10806. 80092c6: 4606 mov r6, r0
  10807. 80092c8: 460d mov r5, r1
  10808. 80092ca: b93c cbnz r4, 80092dc <_Bfree+0x1a>
  10809. 80092cc: 2010 movs r0, #16
  10810. 80092ce: f7ff ff91 bl 80091f4 <malloc>
  10811. 80092d2: 6270 str r0, [r6, #36] ; 0x24
  10812. 80092d4: 6044 str r4, [r0, #4]
  10813. 80092d6: 6084 str r4, [r0, #8]
  10814. 80092d8: 6004 str r4, [r0, #0]
  10815. 80092da: 60c4 str r4, [r0, #12]
  10816. 80092dc: b13d cbz r5, 80092ee <_Bfree+0x2c>
  10817. 80092de: 6a73 ldr r3, [r6, #36] ; 0x24
  10818. 80092e0: 686a ldr r2, [r5, #4]
  10819. 80092e2: 68db ldr r3, [r3, #12]
  10820. 80092e4: f853 1022 ldr.w r1, [r3, r2, lsl #2]
  10821. 80092e8: 6029 str r1, [r5, #0]
  10822. 80092ea: f843 5022 str.w r5, [r3, r2, lsl #2]
  10823. 80092ee: bd70 pop {r4, r5, r6, pc}
  10824. 080092f0 <__multadd>:
  10825. 80092f0: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  10826. 80092f4: 461f mov r7, r3
  10827. 80092f6: 4606 mov r6, r0
  10828. 80092f8: 460c mov r4, r1
  10829. 80092fa: 2300 movs r3, #0
  10830. 80092fc: 690d ldr r5, [r1, #16]
  10831. 80092fe: f101 0e14 add.w lr, r1, #20
  10832. 8009302: f8de 0000 ldr.w r0, [lr]
  10833. 8009306: 3301 adds r3, #1
  10834. 8009308: b281 uxth r1, r0
  10835. 800930a: fb02 7101 mla r1, r2, r1, r7
  10836. 800930e: 0c00 lsrs r0, r0, #16
  10837. 8009310: 0c0f lsrs r7, r1, #16
  10838. 8009312: fb02 7000 mla r0, r2, r0, r7
  10839. 8009316: b289 uxth r1, r1
  10840. 8009318: eb01 4100 add.w r1, r1, r0, lsl #16
  10841. 800931c: 429d cmp r5, r3
  10842. 800931e: ea4f 4710 mov.w r7, r0, lsr #16
  10843. 8009322: f84e 1b04 str.w r1, [lr], #4
  10844. 8009326: dcec bgt.n 8009302 <__multadd+0x12>
  10845. 8009328: b1d7 cbz r7, 8009360 <__multadd+0x70>
  10846. 800932a: 68a3 ldr r3, [r4, #8]
  10847. 800932c: 429d cmp r5, r3
  10848. 800932e: db12 blt.n 8009356 <__multadd+0x66>
  10849. 8009330: 6861 ldr r1, [r4, #4]
  10850. 8009332: 4630 mov r0, r6
  10851. 8009334: 3101 adds r1, #1
  10852. 8009336: f7ff ff90 bl 800925a <_Balloc>
  10853. 800933a: 4680 mov r8, r0
  10854. 800933c: 6922 ldr r2, [r4, #16]
  10855. 800933e: f104 010c add.w r1, r4, #12
  10856. 8009342: 3202 adds r2, #2
  10857. 8009344: 0092 lsls r2, r2, #2
  10858. 8009346: 300c adds r0, #12
  10859. 8009348: f7ff ff7c bl 8009244 <memcpy>
  10860. 800934c: 4621 mov r1, r4
  10861. 800934e: 4630 mov r0, r6
  10862. 8009350: f7ff ffb7 bl 80092c2 <_Bfree>
  10863. 8009354: 4644 mov r4, r8
  10864. 8009356: eb04 0385 add.w r3, r4, r5, lsl #2
  10865. 800935a: 3501 adds r5, #1
  10866. 800935c: 615f str r7, [r3, #20]
  10867. 800935e: 6125 str r5, [r4, #16]
  10868. 8009360: 4620 mov r0, r4
  10869. 8009362: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10870. 08009366 <__hi0bits>:
  10871. 8009366: 0c02 lsrs r2, r0, #16
  10872. 8009368: 0412 lsls r2, r2, #16
  10873. 800936a: 4603 mov r3, r0
  10874. 800936c: b9b2 cbnz r2, 800939c <__hi0bits+0x36>
  10875. 800936e: 0403 lsls r3, r0, #16
  10876. 8009370: 2010 movs r0, #16
  10877. 8009372: f013 4f7f tst.w r3, #4278190080 ; 0xff000000
  10878. 8009376: bf04 itt eq
  10879. 8009378: 021b lsleq r3, r3, #8
  10880. 800937a: 3008 addeq r0, #8
  10881. 800937c: f013 4f70 tst.w r3, #4026531840 ; 0xf0000000
  10882. 8009380: bf04 itt eq
  10883. 8009382: 011b lsleq r3, r3, #4
  10884. 8009384: 3004 addeq r0, #4
  10885. 8009386: f013 4f40 tst.w r3, #3221225472 ; 0xc0000000
  10886. 800938a: bf04 itt eq
  10887. 800938c: 009b lsleq r3, r3, #2
  10888. 800938e: 3002 addeq r0, #2
  10889. 8009390: 2b00 cmp r3, #0
  10890. 8009392: db06 blt.n 80093a2 <__hi0bits+0x3c>
  10891. 8009394: 005b lsls r3, r3, #1
  10892. 8009396: d503 bpl.n 80093a0 <__hi0bits+0x3a>
  10893. 8009398: 3001 adds r0, #1
  10894. 800939a: 4770 bx lr
  10895. 800939c: 2000 movs r0, #0
  10896. 800939e: e7e8 b.n 8009372 <__hi0bits+0xc>
  10897. 80093a0: 2020 movs r0, #32
  10898. 80093a2: 4770 bx lr
  10899. 080093a4 <__lo0bits>:
  10900. 80093a4: 6803 ldr r3, [r0, #0]
  10901. 80093a6: 4601 mov r1, r0
  10902. 80093a8: f013 0207 ands.w r2, r3, #7
  10903. 80093ac: d00b beq.n 80093c6 <__lo0bits+0x22>
  10904. 80093ae: 07da lsls r2, r3, #31
  10905. 80093b0: d423 bmi.n 80093fa <__lo0bits+0x56>
  10906. 80093b2: 0798 lsls r0, r3, #30
  10907. 80093b4: bf49 itett mi
  10908. 80093b6: 085b lsrmi r3, r3, #1
  10909. 80093b8: 089b lsrpl r3, r3, #2
  10910. 80093ba: 2001 movmi r0, #1
  10911. 80093bc: 600b strmi r3, [r1, #0]
  10912. 80093be: bf5c itt pl
  10913. 80093c0: 600b strpl r3, [r1, #0]
  10914. 80093c2: 2002 movpl r0, #2
  10915. 80093c4: 4770 bx lr
  10916. 80093c6: b298 uxth r0, r3
  10917. 80093c8: b9a8 cbnz r0, 80093f6 <__lo0bits+0x52>
  10918. 80093ca: 2010 movs r0, #16
  10919. 80093cc: 0c1b lsrs r3, r3, #16
  10920. 80093ce: f013 0fff tst.w r3, #255 ; 0xff
  10921. 80093d2: bf04 itt eq
  10922. 80093d4: 0a1b lsreq r3, r3, #8
  10923. 80093d6: 3008 addeq r0, #8
  10924. 80093d8: 071a lsls r2, r3, #28
  10925. 80093da: bf04 itt eq
  10926. 80093dc: 091b lsreq r3, r3, #4
  10927. 80093de: 3004 addeq r0, #4
  10928. 80093e0: 079a lsls r2, r3, #30
  10929. 80093e2: bf04 itt eq
  10930. 80093e4: 089b lsreq r3, r3, #2
  10931. 80093e6: 3002 addeq r0, #2
  10932. 80093e8: 07da lsls r2, r3, #31
  10933. 80093ea: d402 bmi.n 80093f2 <__lo0bits+0x4e>
  10934. 80093ec: 085b lsrs r3, r3, #1
  10935. 80093ee: d006 beq.n 80093fe <__lo0bits+0x5a>
  10936. 80093f0: 3001 adds r0, #1
  10937. 80093f2: 600b str r3, [r1, #0]
  10938. 80093f4: 4770 bx lr
  10939. 80093f6: 4610 mov r0, r2
  10940. 80093f8: e7e9 b.n 80093ce <__lo0bits+0x2a>
  10941. 80093fa: 2000 movs r0, #0
  10942. 80093fc: 4770 bx lr
  10943. 80093fe: 2020 movs r0, #32
  10944. 8009400: 4770 bx lr
  10945. 08009402 <__i2b>:
  10946. 8009402: b510 push {r4, lr}
  10947. 8009404: 460c mov r4, r1
  10948. 8009406: 2101 movs r1, #1
  10949. 8009408: f7ff ff27 bl 800925a <_Balloc>
  10950. 800940c: 2201 movs r2, #1
  10951. 800940e: 6144 str r4, [r0, #20]
  10952. 8009410: 6102 str r2, [r0, #16]
  10953. 8009412: bd10 pop {r4, pc}
  10954. 08009414 <__multiply>:
  10955. 8009414: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  10956. 8009418: 4614 mov r4, r2
  10957. 800941a: 690a ldr r2, [r1, #16]
  10958. 800941c: 6923 ldr r3, [r4, #16]
  10959. 800941e: 4689 mov r9, r1
  10960. 8009420: 429a cmp r2, r3
  10961. 8009422: bfbe ittt lt
  10962. 8009424: 460b movlt r3, r1
  10963. 8009426: 46a1 movlt r9, r4
  10964. 8009428: 461c movlt r4, r3
  10965. 800942a: f8d9 7010 ldr.w r7, [r9, #16]
  10966. 800942e: f8d4 a010 ldr.w sl, [r4, #16]
  10967. 8009432: f8d9 3008 ldr.w r3, [r9, #8]
  10968. 8009436: f8d9 1004 ldr.w r1, [r9, #4]
  10969. 800943a: eb07 060a add.w r6, r7, sl
  10970. 800943e: 429e cmp r6, r3
  10971. 8009440: bfc8 it gt
  10972. 8009442: 3101 addgt r1, #1
  10973. 8009444: f7ff ff09 bl 800925a <_Balloc>
  10974. 8009448: f100 0514 add.w r5, r0, #20
  10975. 800944c: 462b mov r3, r5
  10976. 800944e: 2200 movs r2, #0
  10977. 8009450: eb05 0886 add.w r8, r5, r6, lsl #2
  10978. 8009454: 4543 cmp r3, r8
  10979. 8009456: d316 bcc.n 8009486 <__multiply+0x72>
  10980. 8009458: f104 0214 add.w r2, r4, #20
  10981. 800945c: f109 0114 add.w r1, r9, #20
  10982. 8009460: eb02 038a add.w r3, r2, sl, lsl #2
  10983. 8009464: eb01 0787 add.w r7, r1, r7, lsl #2
  10984. 8009468: 9301 str r3, [sp, #4]
  10985. 800946a: 9c01 ldr r4, [sp, #4]
  10986. 800946c: 4613 mov r3, r2
  10987. 800946e: 4294 cmp r4, r2
  10988. 8009470: d80c bhi.n 800948c <__multiply+0x78>
  10989. 8009472: 2e00 cmp r6, #0
  10990. 8009474: dd03 ble.n 800947e <__multiply+0x6a>
  10991. 8009476: f858 3d04 ldr.w r3, [r8, #-4]!
  10992. 800947a: 2b00 cmp r3, #0
  10993. 800947c: d054 beq.n 8009528 <__multiply+0x114>
  10994. 800947e: 6106 str r6, [r0, #16]
  10995. 8009480: b003 add sp, #12
  10996. 8009482: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  10997. 8009486: f843 2b04 str.w r2, [r3], #4
  10998. 800948a: e7e3 b.n 8009454 <__multiply+0x40>
  10999. 800948c: f8b3 a000 ldrh.w sl, [r3]
  11000. 8009490: 3204 adds r2, #4
  11001. 8009492: f1ba 0f00 cmp.w sl, #0
  11002. 8009496: d020 beq.n 80094da <__multiply+0xc6>
  11003. 8009498: 46ae mov lr, r5
  11004. 800949a: 4689 mov r9, r1
  11005. 800949c: f04f 0c00 mov.w ip, #0
  11006. 80094a0: f859 4b04 ldr.w r4, [r9], #4
  11007. 80094a4: f8be b000 ldrh.w fp, [lr]
  11008. 80094a8: b2a3 uxth r3, r4
  11009. 80094aa: fb0a b303 mla r3, sl, r3, fp
  11010. 80094ae: ea4f 4b14 mov.w fp, r4, lsr #16
  11011. 80094b2: f8de 4000 ldr.w r4, [lr]
  11012. 80094b6: 4463 add r3, ip
  11013. 80094b8: ea4f 4c14 mov.w ip, r4, lsr #16
  11014. 80094bc: fb0a c40b mla r4, sl, fp, ip
  11015. 80094c0: eb04 4413 add.w r4, r4, r3, lsr #16
  11016. 80094c4: b29b uxth r3, r3
  11017. 80094c6: ea43 4304 orr.w r3, r3, r4, lsl #16
  11018. 80094ca: 454f cmp r7, r9
  11019. 80094cc: ea4f 4c14 mov.w ip, r4, lsr #16
  11020. 80094d0: f84e 3b04 str.w r3, [lr], #4
  11021. 80094d4: d8e4 bhi.n 80094a0 <__multiply+0x8c>
  11022. 80094d6: f8ce c000 str.w ip, [lr]
  11023. 80094da: f832 9c02 ldrh.w r9, [r2, #-2]
  11024. 80094de: f1b9 0f00 cmp.w r9, #0
  11025. 80094e2: d01f beq.n 8009524 <__multiply+0x110>
  11026. 80094e4: 46ae mov lr, r5
  11027. 80094e6: 468c mov ip, r1
  11028. 80094e8: f04f 0a00 mov.w sl, #0
  11029. 80094ec: 682b ldr r3, [r5, #0]
  11030. 80094ee: f8bc 4000 ldrh.w r4, [ip]
  11031. 80094f2: f8be b002 ldrh.w fp, [lr, #2]
  11032. 80094f6: b29b uxth r3, r3
  11033. 80094f8: fb09 b404 mla r4, r9, r4, fp
  11034. 80094fc: 44a2 add sl, r4
  11035. 80094fe: ea43 430a orr.w r3, r3, sl, lsl #16
  11036. 8009502: f84e 3b04 str.w r3, [lr], #4
  11037. 8009506: f85c 3b04 ldr.w r3, [ip], #4
  11038. 800950a: f8be 4000 ldrh.w r4, [lr]
  11039. 800950e: 0c1b lsrs r3, r3, #16
  11040. 8009510: fb09 4303 mla r3, r9, r3, r4
  11041. 8009514: 4567 cmp r7, ip
  11042. 8009516: eb03 431a add.w r3, r3, sl, lsr #16
  11043. 800951a: ea4f 4a13 mov.w sl, r3, lsr #16
  11044. 800951e: d8e6 bhi.n 80094ee <__multiply+0xda>
  11045. 8009520: f8ce 3000 str.w r3, [lr]
  11046. 8009524: 3504 adds r5, #4
  11047. 8009526: e7a0 b.n 800946a <__multiply+0x56>
  11048. 8009528: 3e01 subs r6, #1
  11049. 800952a: e7a2 b.n 8009472 <__multiply+0x5e>
  11050. 0800952c <__pow5mult>:
  11051. 800952c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  11052. 8009530: 4615 mov r5, r2
  11053. 8009532: f012 0203 ands.w r2, r2, #3
  11054. 8009536: 4606 mov r6, r0
  11055. 8009538: 460f mov r7, r1
  11056. 800953a: d007 beq.n 800954c <__pow5mult+0x20>
  11057. 800953c: 4c21 ldr r4, [pc, #132] ; (80095c4 <__pow5mult+0x98>)
  11058. 800953e: 3a01 subs r2, #1
  11059. 8009540: 2300 movs r3, #0
  11060. 8009542: f854 2022 ldr.w r2, [r4, r2, lsl #2]
  11061. 8009546: f7ff fed3 bl 80092f0 <__multadd>
  11062. 800954a: 4607 mov r7, r0
  11063. 800954c: 10ad asrs r5, r5, #2
  11064. 800954e: d035 beq.n 80095bc <__pow5mult+0x90>
  11065. 8009550: 6a74 ldr r4, [r6, #36] ; 0x24
  11066. 8009552: b93c cbnz r4, 8009564 <__pow5mult+0x38>
  11067. 8009554: 2010 movs r0, #16
  11068. 8009556: f7ff fe4d bl 80091f4 <malloc>
  11069. 800955a: 6270 str r0, [r6, #36] ; 0x24
  11070. 800955c: 6044 str r4, [r0, #4]
  11071. 800955e: 6084 str r4, [r0, #8]
  11072. 8009560: 6004 str r4, [r0, #0]
  11073. 8009562: 60c4 str r4, [r0, #12]
  11074. 8009564: f8d6 8024 ldr.w r8, [r6, #36] ; 0x24
  11075. 8009568: f8d8 4008 ldr.w r4, [r8, #8]
  11076. 800956c: b94c cbnz r4, 8009582 <__pow5mult+0x56>
  11077. 800956e: f240 2171 movw r1, #625 ; 0x271
  11078. 8009572: 4630 mov r0, r6
  11079. 8009574: f7ff ff45 bl 8009402 <__i2b>
  11080. 8009578: 2300 movs r3, #0
  11081. 800957a: 4604 mov r4, r0
  11082. 800957c: f8c8 0008 str.w r0, [r8, #8]
  11083. 8009580: 6003 str r3, [r0, #0]
  11084. 8009582: f04f 0800 mov.w r8, #0
  11085. 8009586: 07eb lsls r3, r5, #31
  11086. 8009588: d50a bpl.n 80095a0 <__pow5mult+0x74>
  11087. 800958a: 4639 mov r1, r7
  11088. 800958c: 4622 mov r2, r4
  11089. 800958e: 4630 mov r0, r6
  11090. 8009590: f7ff ff40 bl 8009414 <__multiply>
  11091. 8009594: 4681 mov r9, r0
  11092. 8009596: 4639 mov r1, r7
  11093. 8009598: 4630 mov r0, r6
  11094. 800959a: f7ff fe92 bl 80092c2 <_Bfree>
  11095. 800959e: 464f mov r7, r9
  11096. 80095a0: 106d asrs r5, r5, #1
  11097. 80095a2: d00b beq.n 80095bc <__pow5mult+0x90>
  11098. 80095a4: 6820 ldr r0, [r4, #0]
  11099. 80095a6: b938 cbnz r0, 80095b8 <__pow5mult+0x8c>
  11100. 80095a8: 4622 mov r2, r4
  11101. 80095aa: 4621 mov r1, r4
  11102. 80095ac: 4630 mov r0, r6
  11103. 80095ae: f7ff ff31 bl 8009414 <__multiply>
  11104. 80095b2: 6020 str r0, [r4, #0]
  11105. 80095b4: f8c0 8000 str.w r8, [r0]
  11106. 80095b8: 4604 mov r4, r0
  11107. 80095ba: e7e4 b.n 8009586 <__pow5mult+0x5a>
  11108. 80095bc: 4638 mov r0, r7
  11109. 80095be: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  11110. 80095c2: bf00 nop
  11111. 80095c4: 0800a098 .word 0x0800a098
  11112. 080095c8 <__lshift>:
  11113. 80095c8: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  11114. 80095cc: 460c mov r4, r1
  11115. 80095ce: 4607 mov r7, r0
  11116. 80095d0: 4616 mov r6, r2
  11117. 80095d2: 6923 ldr r3, [r4, #16]
  11118. 80095d4: ea4f 1a62 mov.w sl, r2, asr #5
  11119. 80095d8: eb0a 0903 add.w r9, sl, r3
  11120. 80095dc: 6849 ldr r1, [r1, #4]
  11121. 80095de: 68a3 ldr r3, [r4, #8]
  11122. 80095e0: f109 0501 add.w r5, r9, #1
  11123. 80095e4: 42ab cmp r3, r5
  11124. 80095e6: db31 blt.n 800964c <__lshift+0x84>
  11125. 80095e8: 4638 mov r0, r7
  11126. 80095ea: f7ff fe36 bl 800925a <_Balloc>
  11127. 80095ee: 2200 movs r2, #0
  11128. 80095f0: 4680 mov r8, r0
  11129. 80095f2: 4611 mov r1, r2
  11130. 80095f4: f100 0314 add.w r3, r0, #20
  11131. 80095f8: 4552 cmp r2, sl
  11132. 80095fa: db2a blt.n 8009652 <__lshift+0x8a>
  11133. 80095fc: 6920 ldr r0, [r4, #16]
  11134. 80095fe: ea2a 7aea bic.w sl, sl, sl, asr #31
  11135. 8009602: f104 0114 add.w r1, r4, #20
  11136. 8009606: f016 021f ands.w r2, r6, #31
  11137. 800960a: eb03 038a add.w r3, r3, sl, lsl #2
  11138. 800960e: eb01 0e80 add.w lr, r1, r0, lsl #2
  11139. 8009612: d022 beq.n 800965a <__lshift+0x92>
  11140. 8009614: 2000 movs r0, #0
  11141. 8009616: f1c2 0c20 rsb ip, r2, #32
  11142. 800961a: 680e ldr r6, [r1, #0]
  11143. 800961c: 4096 lsls r6, r2
  11144. 800961e: 4330 orrs r0, r6
  11145. 8009620: f843 0b04 str.w r0, [r3], #4
  11146. 8009624: f851 0b04 ldr.w r0, [r1], #4
  11147. 8009628: 458e cmp lr, r1
  11148. 800962a: fa20 f00c lsr.w r0, r0, ip
  11149. 800962e: d8f4 bhi.n 800961a <__lshift+0x52>
  11150. 8009630: 6018 str r0, [r3, #0]
  11151. 8009632: b108 cbz r0, 8009638 <__lshift+0x70>
  11152. 8009634: f109 0502 add.w r5, r9, #2
  11153. 8009638: 3d01 subs r5, #1
  11154. 800963a: 4638 mov r0, r7
  11155. 800963c: f8c8 5010 str.w r5, [r8, #16]
  11156. 8009640: 4621 mov r1, r4
  11157. 8009642: f7ff fe3e bl 80092c2 <_Bfree>
  11158. 8009646: 4640 mov r0, r8
  11159. 8009648: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  11160. 800964c: 3101 adds r1, #1
  11161. 800964e: 005b lsls r3, r3, #1
  11162. 8009650: e7c8 b.n 80095e4 <__lshift+0x1c>
  11163. 8009652: f843 1022 str.w r1, [r3, r2, lsl #2]
  11164. 8009656: 3201 adds r2, #1
  11165. 8009658: e7ce b.n 80095f8 <__lshift+0x30>
  11166. 800965a: 3b04 subs r3, #4
  11167. 800965c: f851 2b04 ldr.w r2, [r1], #4
  11168. 8009660: 458e cmp lr, r1
  11169. 8009662: f843 2f04 str.w r2, [r3, #4]!
  11170. 8009666: d8f9 bhi.n 800965c <__lshift+0x94>
  11171. 8009668: e7e6 b.n 8009638 <__lshift+0x70>
  11172. 0800966a <__mcmp>:
  11173. 800966a: 6903 ldr r3, [r0, #16]
  11174. 800966c: 690a ldr r2, [r1, #16]
  11175. 800966e: b530 push {r4, r5, lr}
  11176. 8009670: 1a9b subs r3, r3, r2
  11177. 8009672: d10c bne.n 800968e <__mcmp+0x24>
  11178. 8009674: 0092 lsls r2, r2, #2
  11179. 8009676: 3014 adds r0, #20
  11180. 8009678: 3114 adds r1, #20
  11181. 800967a: 1884 adds r4, r0, r2
  11182. 800967c: 4411 add r1, r2
  11183. 800967e: f854 5d04 ldr.w r5, [r4, #-4]!
  11184. 8009682: f851 2d04 ldr.w r2, [r1, #-4]!
  11185. 8009686: 4295 cmp r5, r2
  11186. 8009688: d003 beq.n 8009692 <__mcmp+0x28>
  11187. 800968a: d305 bcc.n 8009698 <__mcmp+0x2e>
  11188. 800968c: 2301 movs r3, #1
  11189. 800968e: 4618 mov r0, r3
  11190. 8009690: bd30 pop {r4, r5, pc}
  11191. 8009692: 42a0 cmp r0, r4
  11192. 8009694: d3f3 bcc.n 800967e <__mcmp+0x14>
  11193. 8009696: e7fa b.n 800968e <__mcmp+0x24>
  11194. 8009698: f04f 33ff mov.w r3, #4294967295
  11195. 800969c: e7f7 b.n 800968e <__mcmp+0x24>
  11196. 0800969e <__mdiff>:
  11197. 800969e: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  11198. 80096a2: 460d mov r5, r1
  11199. 80096a4: 4607 mov r7, r0
  11200. 80096a6: 4611 mov r1, r2
  11201. 80096a8: 4628 mov r0, r5
  11202. 80096aa: 4614 mov r4, r2
  11203. 80096ac: f7ff ffdd bl 800966a <__mcmp>
  11204. 80096b0: 1e06 subs r6, r0, #0
  11205. 80096b2: d108 bne.n 80096c6 <__mdiff+0x28>
  11206. 80096b4: 4631 mov r1, r6
  11207. 80096b6: 4638 mov r0, r7
  11208. 80096b8: f7ff fdcf bl 800925a <_Balloc>
  11209. 80096bc: 2301 movs r3, #1
  11210. 80096be: 6146 str r6, [r0, #20]
  11211. 80096c0: 6103 str r3, [r0, #16]
  11212. 80096c2: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  11213. 80096c6: bfa4 itt ge
  11214. 80096c8: 4623 movge r3, r4
  11215. 80096ca: 462c movge r4, r5
  11216. 80096cc: 4638 mov r0, r7
  11217. 80096ce: 6861 ldr r1, [r4, #4]
  11218. 80096d0: bfa6 itte ge
  11219. 80096d2: 461d movge r5, r3
  11220. 80096d4: 2600 movge r6, #0
  11221. 80096d6: 2601 movlt r6, #1
  11222. 80096d8: f7ff fdbf bl 800925a <_Balloc>
  11223. 80096dc: f04f 0c00 mov.w ip, #0
  11224. 80096e0: 60c6 str r6, [r0, #12]
  11225. 80096e2: 692b ldr r3, [r5, #16]
  11226. 80096e4: 6926 ldr r6, [r4, #16]
  11227. 80096e6: f104 0214 add.w r2, r4, #20
  11228. 80096ea: f105 0914 add.w r9, r5, #20
  11229. 80096ee: eb02 0786 add.w r7, r2, r6, lsl #2
  11230. 80096f2: eb09 0883 add.w r8, r9, r3, lsl #2
  11231. 80096f6: f100 0114 add.w r1, r0, #20
  11232. 80096fa: f852 ab04 ldr.w sl, [r2], #4
  11233. 80096fe: f859 5b04 ldr.w r5, [r9], #4
  11234. 8009702: fa1f f38a uxth.w r3, sl
  11235. 8009706: 4463 add r3, ip
  11236. 8009708: b2ac uxth r4, r5
  11237. 800970a: 1b1b subs r3, r3, r4
  11238. 800970c: 0c2c lsrs r4, r5, #16
  11239. 800970e: ebc4 441a rsb r4, r4, sl, lsr #16
  11240. 8009712: eb04 4423 add.w r4, r4, r3, asr #16
  11241. 8009716: b29b uxth r3, r3
  11242. 8009718: ea4f 4c24 mov.w ip, r4, asr #16
  11243. 800971c: 45c8 cmp r8, r9
  11244. 800971e: ea43 4404 orr.w r4, r3, r4, lsl #16
  11245. 8009722: 4696 mov lr, r2
  11246. 8009724: f841 4b04 str.w r4, [r1], #4
  11247. 8009728: d8e7 bhi.n 80096fa <__mdiff+0x5c>
  11248. 800972a: 45be cmp lr, r7
  11249. 800972c: d305 bcc.n 800973a <__mdiff+0x9c>
  11250. 800972e: f851 3d04 ldr.w r3, [r1, #-4]!
  11251. 8009732: b18b cbz r3, 8009758 <__mdiff+0xba>
  11252. 8009734: 6106 str r6, [r0, #16]
  11253. 8009736: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  11254. 800973a: f85e 4b04 ldr.w r4, [lr], #4
  11255. 800973e: b2a2 uxth r2, r4
  11256. 8009740: 4462 add r2, ip
  11257. 8009742: 1413 asrs r3, r2, #16
  11258. 8009744: eb03 4314 add.w r3, r3, r4, lsr #16
  11259. 8009748: b292 uxth r2, r2
  11260. 800974a: ea42 4203 orr.w r2, r2, r3, lsl #16
  11261. 800974e: ea4f 4c23 mov.w ip, r3, asr #16
  11262. 8009752: f841 2b04 str.w r2, [r1], #4
  11263. 8009756: e7e8 b.n 800972a <__mdiff+0x8c>
  11264. 8009758: 3e01 subs r6, #1
  11265. 800975a: e7e8 b.n 800972e <__mdiff+0x90>
  11266. 0800975c <__d2b>:
  11267. 800975c: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  11268. 8009760: 461c mov r4, r3
  11269. 8009762: 2101 movs r1, #1
  11270. 8009764: 4690 mov r8, r2
  11271. 8009766: 9e08 ldr r6, [sp, #32]
  11272. 8009768: 9d09 ldr r5, [sp, #36] ; 0x24
  11273. 800976a: f7ff fd76 bl 800925a <_Balloc>
  11274. 800976e: f3c4 0213 ubfx r2, r4, #0, #20
  11275. 8009772: f3c4 540a ubfx r4, r4, #20, #11
  11276. 8009776: 4607 mov r7, r0
  11277. 8009778: bb34 cbnz r4, 80097c8 <__d2b+0x6c>
  11278. 800977a: 9201 str r2, [sp, #4]
  11279. 800977c: f1b8 0f00 cmp.w r8, #0
  11280. 8009780: d027 beq.n 80097d2 <__d2b+0x76>
  11281. 8009782: a802 add r0, sp, #8
  11282. 8009784: f840 8d08 str.w r8, [r0, #-8]!
  11283. 8009788: f7ff fe0c bl 80093a4 <__lo0bits>
  11284. 800978c: 9900 ldr r1, [sp, #0]
  11285. 800978e: b1f0 cbz r0, 80097ce <__d2b+0x72>
  11286. 8009790: 9a01 ldr r2, [sp, #4]
  11287. 8009792: f1c0 0320 rsb r3, r0, #32
  11288. 8009796: fa02 f303 lsl.w r3, r2, r3
  11289. 800979a: 430b orrs r3, r1
  11290. 800979c: 40c2 lsrs r2, r0
  11291. 800979e: 617b str r3, [r7, #20]
  11292. 80097a0: 9201 str r2, [sp, #4]
  11293. 80097a2: 9b01 ldr r3, [sp, #4]
  11294. 80097a4: 2b00 cmp r3, #0
  11295. 80097a6: bf14 ite ne
  11296. 80097a8: 2102 movne r1, #2
  11297. 80097aa: 2101 moveq r1, #1
  11298. 80097ac: 61bb str r3, [r7, #24]
  11299. 80097ae: 6139 str r1, [r7, #16]
  11300. 80097b0: b1c4 cbz r4, 80097e4 <__d2b+0x88>
  11301. 80097b2: f2a4 4433 subw r4, r4, #1075 ; 0x433
  11302. 80097b6: 4404 add r4, r0
  11303. 80097b8: 6034 str r4, [r6, #0]
  11304. 80097ba: f1c0 0035 rsb r0, r0, #53 ; 0x35
  11305. 80097be: 6028 str r0, [r5, #0]
  11306. 80097c0: 4638 mov r0, r7
  11307. 80097c2: b002 add sp, #8
  11308. 80097c4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  11309. 80097c8: f442 1280 orr.w r2, r2, #1048576 ; 0x100000
  11310. 80097cc: e7d5 b.n 800977a <__d2b+0x1e>
  11311. 80097ce: 6179 str r1, [r7, #20]
  11312. 80097d0: e7e7 b.n 80097a2 <__d2b+0x46>
  11313. 80097d2: a801 add r0, sp, #4
  11314. 80097d4: f7ff fde6 bl 80093a4 <__lo0bits>
  11315. 80097d8: 2101 movs r1, #1
  11316. 80097da: 9b01 ldr r3, [sp, #4]
  11317. 80097dc: 6139 str r1, [r7, #16]
  11318. 80097de: 617b str r3, [r7, #20]
  11319. 80097e0: 3020 adds r0, #32
  11320. 80097e2: e7e5 b.n 80097b0 <__d2b+0x54>
  11321. 80097e4: f2a0 4032 subw r0, r0, #1074 ; 0x432
  11322. 80097e8: eb07 0381 add.w r3, r7, r1, lsl #2
  11323. 80097ec: 6030 str r0, [r6, #0]
  11324. 80097ee: 6918 ldr r0, [r3, #16]
  11325. 80097f0: f7ff fdb9 bl 8009366 <__hi0bits>
  11326. 80097f4: ebc0 1041 rsb r0, r0, r1, lsl #5
  11327. 80097f8: e7e1 b.n 80097be <__d2b+0x62>
  11328. 080097fa <_calloc_r>:
  11329. 80097fa: b538 push {r3, r4, r5, lr}
  11330. 80097fc: fb02 f401 mul.w r4, r2, r1
  11331. 8009800: 4621 mov r1, r4
  11332. 8009802: f000 f855 bl 80098b0 <_malloc_r>
  11333. 8009806: 4605 mov r5, r0
  11334. 8009808: b118 cbz r0, 8009812 <_calloc_r+0x18>
  11335. 800980a: 4622 mov r2, r4
  11336. 800980c: 2100 movs r1, #0
  11337. 800980e: f7fd fd7b bl 8007308 <memset>
  11338. 8009812: 4628 mov r0, r5
  11339. 8009814: bd38 pop {r3, r4, r5, pc}
  11340. ...
  11341. 08009818 <_free_r>:
  11342. 8009818: b538 push {r3, r4, r5, lr}
  11343. 800981a: 4605 mov r5, r0
  11344. 800981c: 2900 cmp r1, #0
  11345. 800981e: d043 beq.n 80098a8 <_free_r+0x90>
  11346. 8009820: f851 3c04 ldr.w r3, [r1, #-4]
  11347. 8009824: 1f0c subs r4, r1, #4
  11348. 8009826: 2b00 cmp r3, #0
  11349. 8009828: bfb8 it lt
  11350. 800982a: 18e4 addlt r4, r4, r3
  11351. 800982c: f000 fac8 bl 8009dc0 <__malloc_lock>
  11352. 8009830: 4a1e ldr r2, [pc, #120] ; (80098ac <_free_r+0x94>)
  11353. 8009832: 6813 ldr r3, [r2, #0]
  11354. 8009834: 4610 mov r0, r2
  11355. 8009836: b933 cbnz r3, 8009846 <_free_r+0x2e>
  11356. 8009838: 6063 str r3, [r4, #4]
  11357. 800983a: 6014 str r4, [r2, #0]
  11358. 800983c: 4628 mov r0, r5
  11359. 800983e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  11360. 8009842: f000 babe b.w 8009dc2 <__malloc_unlock>
  11361. 8009846: 42a3 cmp r3, r4
  11362. 8009848: d90b bls.n 8009862 <_free_r+0x4a>
  11363. 800984a: 6821 ldr r1, [r4, #0]
  11364. 800984c: 1862 adds r2, r4, r1
  11365. 800984e: 4293 cmp r3, r2
  11366. 8009850: bf01 itttt eq
  11367. 8009852: 681a ldreq r2, [r3, #0]
  11368. 8009854: 685b ldreq r3, [r3, #4]
  11369. 8009856: 1852 addeq r2, r2, r1
  11370. 8009858: 6022 streq r2, [r4, #0]
  11371. 800985a: 6063 str r3, [r4, #4]
  11372. 800985c: 6004 str r4, [r0, #0]
  11373. 800985e: e7ed b.n 800983c <_free_r+0x24>
  11374. 8009860: 4613 mov r3, r2
  11375. 8009862: 685a ldr r2, [r3, #4]
  11376. 8009864: b10a cbz r2, 800986a <_free_r+0x52>
  11377. 8009866: 42a2 cmp r2, r4
  11378. 8009868: d9fa bls.n 8009860 <_free_r+0x48>
  11379. 800986a: 6819 ldr r1, [r3, #0]
  11380. 800986c: 1858 adds r0, r3, r1
  11381. 800986e: 42a0 cmp r0, r4
  11382. 8009870: d10b bne.n 800988a <_free_r+0x72>
  11383. 8009872: 6820 ldr r0, [r4, #0]
  11384. 8009874: 4401 add r1, r0
  11385. 8009876: 1858 adds r0, r3, r1
  11386. 8009878: 4282 cmp r2, r0
  11387. 800987a: 6019 str r1, [r3, #0]
  11388. 800987c: d1de bne.n 800983c <_free_r+0x24>
  11389. 800987e: 6810 ldr r0, [r2, #0]
  11390. 8009880: 6852 ldr r2, [r2, #4]
  11391. 8009882: 4401 add r1, r0
  11392. 8009884: 6019 str r1, [r3, #0]
  11393. 8009886: 605a str r2, [r3, #4]
  11394. 8009888: e7d8 b.n 800983c <_free_r+0x24>
  11395. 800988a: d902 bls.n 8009892 <_free_r+0x7a>
  11396. 800988c: 230c movs r3, #12
  11397. 800988e: 602b str r3, [r5, #0]
  11398. 8009890: e7d4 b.n 800983c <_free_r+0x24>
  11399. 8009892: 6820 ldr r0, [r4, #0]
  11400. 8009894: 1821 adds r1, r4, r0
  11401. 8009896: 428a cmp r2, r1
  11402. 8009898: bf01 itttt eq
  11403. 800989a: 6811 ldreq r1, [r2, #0]
  11404. 800989c: 6852 ldreq r2, [r2, #4]
  11405. 800989e: 1809 addeq r1, r1, r0
  11406. 80098a0: 6021 streq r1, [r4, #0]
  11407. 80098a2: 6062 str r2, [r4, #4]
  11408. 80098a4: 605c str r4, [r3, #4]
  11409. 80098a6: e7c9 b.n 800983c <_free_r+0x24>
  11410. 80098a8: bd38 pop {r3, r4, r5, pc}
  11411. 80098aa: bf00 nop
  11412. 80098ac: 20000418 .word 0x20000418
  11413. 080098b0 <_malloc_r>:
  11414. 80098b0: b570 push {r4, r5, r6, lr}
  11415. 80098b2: 1ccd adds r5, r1, #3
  11416. 80098b4: f025 0503 bic.w r5, r5, #3
  11417. 80098b8: 3508 adds r5, #8
  11418. 80098ba: 2d0c cmp r5, #12
  11419. 80098bc: bf38 it cc
  11420. 80098be: 250c movcc r5, #12
  11421. 80098c0: 2d00 cmp r5, #0
  11422. 80098c2: 4606 mov r6, r0
  11423. 80098c4: db01 blt.n 80098ca <_malloc_r+0x1a>
  11424. 80098c6: 42a9 cmp r1, r5
  11425. 80098c8: d903 bls.n 80098d2 <_malloc_r+0x22>
  11426. 80098ca: 230c movs r3, #12
  11427. 80098cc: 6033 str r3, [r6, #0]
  11428. 80098ce: 2000 movs r0, #0
  11429. 80098d0: bd70 pop {r4, r5, r6, pc}
  11430. 80098d2: f000 fa75 bl 8009dc0 <__malloc_lock>
  11431. 80098d6: 4a23 ldr r2, [pc, #140] ; (8009964 <_malloc_r+0xb4>)
  11432. 80098d8: 6814 ldr r4, [r2, #0]
  11433. 80098da: 4621 mov r1, r4
  11434. 80098dc: b991 cbnz r1, 8009904 <_malloc_r+0x54>
  11435. 80098de: 4c22 ldr r4, [pc, #136] ; (8009968 <_malloc_r+0xb8>)
  11436. 80098e0: 6823 ldr r3, [r4, #0]
  11437. 80098e2: b91b cbnz r3, 80098ec <_malloc_r+0x3c>
  11438. 80098e4: 4630 mov r0, r6
  11439. 80098e6: f000 f9b5 bl 8009c54 <_sbrk_r>
  11440. 80098ea: 6020 str r0, [r4, #0]
  11441. 80098ec: 4629 mov r1, r5
  11442. 80098ee: 4630 mov r0, r6
  11443. 80098f0: f000 f9b0 bl 8009c54 <_sbrk_r>
  11444. 80098f4: 1c43 adds r3, r0, #1
  11445. 80098f6: d126 bne.n 8009946 <_malloc_r+0x96>
  11446. 80098f8: 230c movs r3, #12
  11447. 80098fa: 4630 mov r0, r6
  11448. 80098fc: 6033 str r3, [r6, #0]
  11449. 80098fe: f000 fa60 bl 8009dc2 <__malloc_unlock>
  11450. 8009902: e7e4 b.n 80098ce <_malloc_r+0x1e>
  11451. 8009904: 680b ldr r3, [r1, #0]
  11452. 8009906: 1b5b subs r3, r3, r5
  11453. 8009908: d41a bmi.n 8009940 <_malloc_r+0x90>
  11454. 800990a: 2b0b cmp r3, #11
  11455. 800990c: d90f bls.n 800992e <_malloc_r+0x7e>
  11456. 800990e: 600b str r3, [r1, #0]
  11457. 8009910: 18cc adds r4, r1, r3
  11458. 8009912: 50cd str r5, [r1, r3]
  11459. 8009914: 4630 mov r0, r6
  11460. 8009916: f000 fa54 bl 8009dc2 <__malloc_unlock>
  11461. 800991a: f104 000b add.w r0, r4, #11
  11462. 800991e: 1d23 adds r3, r4, #4
  11463. 8009920: f020 0007 bic.w r0, r0, #7
  11464. 8009924: 1ac3 subs r3, r0, r3
  11465. 8009926: d01b beq.n 8009960 <_malloc_r+0xb0>
  11466. 8009928: 425a negs r2, r3
  11467. 800992a: 50e2 str r2, [r4, r3]
  11468. 800992c: bd70 pop {r4, r5, r6, pc}
  11469. 800992e: 428c cmp r4, r1
  11470. 8009930: bf0b itete eq
  11471. 8009932: 6863 ldreq r3, [r4, #4]
  11472. 8009934: 684b ldrne r3, [r1, #4]
  11473. 8009936: 6013 streq r3, [r2, #0]
  11474. 8009938: 6063 strne r3, [r4, #4]
  11475. 800993a: bf18 it ne
  11476. 800993c: 460c movne r4, r1
  11477. 800993e: e7e9 b.n 8009914 <_malloc_r+0x64>
  11478. 8009940: 460c mov r4, r1
  11479. 8009942: 6849 ldr r1, [r1, #4]
  11480. 8009944: e7ca b.n 80098dc <_malloc_r+0x2c>
  11481. 8009946: 1cc4 adds r4, r0, #3
  11482. 8009948: f024 0403 bic.w r4, r4, #3
  11483. 800994c: 42a0 cmp r0, r4
  11484. 800994e: d005 beq.n 800995c <_malloc_r+0xac>
  11485. 8009950: 1a21 subs r1, r4, r0
  11486. 8009952: 4630 mov r0, r6
  11487. 8009954: f000 f97e bl 8009c54 <_sbrk_r>
  11488. 8009958: 3001 adds r0, #1
  11489. 800995a: d0cd beq.n 80098f8 <_malloc_r+0x48>
  11490. 800995c: 6025 str r5, [r4, #0]
  11491. 800995e: e7d9 b.n 8009914 <_malloc_r+0x64>
  11492. 8009960: bd70 pop {r4, r5, r6, pc}
  11493. 8009962: bf00 nop
  11494. 8009964: 20000418 .word 0x20000418
  11495. 8009968: 2000041c .word 0x2000041c
  11496. 0800996c <__sfputc_r>:
  11497. 800996c: 6893 ldr r3, [r2, #8]
  11498. 800996e: b410 push {r4}
  11499. 8009970: 3b01 subs r3, #1
  11500. 8009972: 2b00 cmp r3, #0
  11501. 8009974: 6093 str r3, [r2, #8]
  11502. 8009976: da08 bge.n 800998a <__sfputc_r+0x1e>
  11503. 8009978: 6994 ldr r4, [r2, #24]
  11504. 800997a: 42a3 cmp r3, r4
  11505. 800997c: db02 blt.n 8009984 <__sfputc_r+0x18>
  11506. 800997e: b2cb uxtb r3, r1
  11507. 8009980: 2b0a cmp r3, #10
  11508. 8009982: d102 bne.n 800998a <__sfputc_r+0x1e>
  11509. 8009984: bc10 pop {r4}
  11510. 8009986: f7fe bb21 b.w 8007fcc <__swbuf_r>
  11511. 800998a: 6813 ldr r3, [r2, #0]
  11512. 800998c: 1c58 adds r0, r3, #1
  11513. 800998e: 6010 str r0, [r2, #0]
  11514. 8009990: 7019 strb r1, [r3, #0]
  11515. 8009992: b2c8 uxtb r0, r1
  11516. 8009994: bc10 pop {r4}
  11517. 8009996: 4770 bx lr
  11518. 08009998 <__sfputs_r>:
  11519. 8009998: b5f8 push {r3, r4, r5, r6, r7, lr}
  11520. 800999a: 4606 mov r6, r0
  11521. 800999c: 460f mov r7, r1
  11522. 800999e: 4614 mov r4, r2
  11523. 80099a0: 18d5 adds r5, r2, r3
  11524. 80099a2: 42ac cmp r4, r5
  11525. 80099a4: d101 bne.n 80099aa <__sfputs_r+0x12>
  11526. 80099a6: 2000 movs r0, #0
  11527. 80099a8: e007 b.n 80099ba <__sfputs_r+0x22>
  11528. 80099aa: 463a mov r2, r7
  11529. 80099ac: f814 1b01 ldrb.w r1, [r4], #1
  11530. 80099b0: 4630 mov r0, r6
  11531. 80099b2: f7ff ffdb bl 800996c <__sfputc_r>
  11532. 80099b6: 1c43 adds r3, r0, #1
  11533. 80099b8: d1f3 bne.n 80099a2 <__sfputs_r+0xa>
  11534. 80099ba: bdf8 pop {r3, r4, r5, r6, r7, pc}
  11535. 080099bc <_vfiprintf_r>:
  11536. 80099bc: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  11537. 80099c0: b09d sub sp, #116 ; 0x74
  11538. 80099c2: 460c mov r4, r1
  11539. 80099c4: 4617 mov r7, r2
  11540. 80099c6: 9303 str r3, [sp, #12]
  11541. 80099c8: 4606 mov r6, r0
  11542. 80099ca: b118 cbz r0, 80099d4 <_vfiprintf_r+0x18>
  11543. 80099cc: 6983 ldr r3, [r0, #24]
  11544. 80099ce: b90b cbnz r3, 80099d4 <_vfiprintf_r+0x18>
  11545. 80099d0: f7ff fb10 bl 8008ff4 <__sinit>
  11546. 80099d4: 4b7c ldr r3, [pc, #496] ; (8009bc8 <_vfiprintf_r+0x20c>)
  11547. 80099d6: 429c cmp r4, r3
  11548. 80099d8: d157 bne.n 8009a8a <_vfiprintf_r+0xce>
  11549. 80099da: 6874 ldr r4, [r6, #4]
  11550. 80099dc: 89a3 ldrh r3, [r4, #12]
  11551. 80099de: 0718 lsls r0, r3, #28
  11552. 80099e0: d55d bpl.n 8009a9e <_vfiprintf_r+0xe2>
  11553. 80099e2: 6923 ldr r3, [r4, #16]
  11554. 80099e4: 2b00 cmp r3, #0
  11555. 80099e6: d05a beq.n 8009a9e <_vfiprintf_r+0xe2>
  11556. 80099e8: 2300 movs r3, #0
  11557. 80099ea: 9309 str r3, [sp, #36] ; 0x24
  11558. 80099ec: 2320 movs r3, #32
  11559. 80099ee: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  11560. 80099f2: 2330 movs r3, #48 ; 0x30
  11561. 80099f4: f04f 0b01 mov.w fp, #1
  11562. 80099f8: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  11563. 80099fc: 46b8 mov r8, r7
  11564. 80099fe: 4645 mov r5, r8
  11565. 8009a00: f815 3b01 ldrb.w r3, [r5], #1
  11566. 8009a04: 2b00 cmp r3, #0
  11567. 8009a06: d155 bne.n 8009ab4 <_vfiprintf_r+0xf8>
  11568. 8009a08: ebb8 0a07 subs.w sl, r8, r7
  11569. 8009a0c: d00b beq.n 8009a26 <_vfiprintf_r+0x6a>
  11570. 8009a0e: 4653 mov r3, sl
  11571. 8009a10: 463a mov r2, r7
  11572. 8009a12: 4621 mov r1, r4
  11573. 8009a14: 4630 mov r0, r6
  11574. 8009a16: f7ff ffbf bl 8009998 <__sfputs_r>
  11575. 8009a1a: 3001 adds r0, #1
  11576. 8009a1c: f000 80c4 beq.w 8009ba8 <_vfiprintf_r+0x1ec>
  11577. 8009a20: 9b09 ldr r3, [sp, #36] ; 0x24
  11578. 8009a22: 4453 add r3, sl
  11579. 8009a24: 9309 str r3, [sp, #36] ; 0x24
  11580. 8009a26: f898 3000 ldrb.w r3, [r8]
  11581. 8009a2a: 2b00 cmp r3, #0
  11582. 8009a2c: f000 80bc beq.w 8009ba8 <_vfiprintf_r+0x1ec>
  11583. 8009a30: 2300 movs r3, #0
  11584. 8009a32: f04f 32ff mov.w r2, #4294967295
  11585. 8009a36: 9304 str r3, [sp, #16]
  11586. 8009a38: 9307 str r3, [sp, #28]
  11587. 8009a3a: 9205 str r2, [sp, #20]
  11588. 8009a3c: 9306 str r3, [sp, #24]
  11589. 8009a3e: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  11590. 8009a42: 931a str r3, [sp, #104] ; 0x68
  11591. 8009a44: 2205 movs r2, #5
  11592. 8009a46: 7829 ldrb r1, [r5, #0]
  11593. 8009a48: 4860 ldr r0, [pc, #384] ; (8009bcc <_vfiprintf_r+0x210>)
  11594. 8009a4a: f7ff fbed bl 8009228 <memchr>
  11595. 8009a4e: f105 0801 add.w r8, r5, #1
  11596. 8009a52: 9b04 ldr r3, [sp, #16]
  11597. 8009a54: 2800 cmp r0, #0
  11598. 8009a56: d131 bne.n 8009abc <_vfiprintf_r+0x100>
  11599. 8009a58: 06d9 lsls r1, r3, #27
  11600. 8009a5a: bf44 itt mi
  11601. 8009a5c: 2220 movmi r2, #32
  11602. 8009a5e: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  11603. 8009a62: 071a lsls r2, r3, #28
  11604. 8009a64: bf44 itt mi
  11605. 8009a66: 222b movmi r2, #43 ; 0x2b
  11606. 8009a68: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  11607. 8009a6c: 782a ldrb r2, [r5, #0]
  11608. 8009a6e: 2a2a cmp r2, #42 ; 0x2a
  11609. 8009a70: d02c beq.n 8009acc <_vfiprintf_r+0x110>
  11610. 8009a72: 2100 movs r1, #0
  11611. 8009a74: 200a movs r0, #10
  11612. 8009a76: 9a07 ldr r2, [sp, #28]
  11613. 8009a78: 46a8 mov r8, r5
  11614. 8009a7a: f898 3000 ldrb.w r3, [r8]
  11615. 8009a7e: 3501 adds r5, #1
  11616. 8009a80: 3b30 subs r3, #48 ; 0x30
  11617. 8009a82: 2b09 cmp r3, #9
  11618. 8009a84: d96d bls.n 8009b62 <_vfiprintf_r+0x1a6>
  11619. 8009a86: b371 cbz r1, 8009ae6 <_vfiprintf_r+0x12a>
  11620. 8009a88: e026 b.n 8009ad8 <_vfiprintf_r+0x11c>
  11621. 8009a8a: 4b51 ldr r3, [pc, #324] ; (8009bd0 <_vfiprintf_r+0x214>)
  11622. 8009a8c: 429c cmp r4, r3
  11623. 8009a8e: d101 bne.n 8009a94 <_vfiprintf_r+0xd8>
  11624. 8009a90: 68b4 ldr r4, [r6, #8]
  11625. 8009a92: e7a3 b.n 80099dc <_vfiprintf_r+0x20>
  11626. 8009a94: 4b4f ldr r3, [pc, #316] ; (8009bd4 <_vfiprintf_r+0x218>)
  11627. 8009a96: 429c cmp r4, r3
  11628. 8009a98: bf08 it eq
  11629. 8009a9a: 68f4 ldreq r4, [r6, #12]
  11630. 8009a9c: e79e b.n 80099dc <_vfiprintf_r+0x20>
  11631. 8009a9e: 4621 mov r1, r4
  11632. 8009aa0: 4630 mov r0, r6
  11633. 8009aa2: f7fe fae5 bl 8008070 <__swsetup_r>
  11634. 8009aa6: 2800 cmp r0, #0
  11635. 8009aa8: d09e beq.n 80099e8 <_vfiprintf_r+0x2c>
  11636. 8009aaa: f04f 30ff mov.w r0, #4294967295
  11637. 8009aae: b01d add sp, #116 ; 0x74
  11638. 8009ab0: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  11639. 8009ab4: 2b25 cmp r3, #37 ; 0x25
  11640. 8009ab6: d0a7 beq.n 8009a08 <_vfiprintf_r+0x4c>
  11641. 8009ab8: 46a8 mov r8, r5
  11642. 8009aba: e7a0 b.n 80099fe <_vfiprintf_r+0x42>
  11643. 8009abc: 4a43 ldr r2, [pc, #268] ; (8009bcc <_vfiprintf_r+0x210>)
  11644. 8009abe: 4645 mov r5, r8
  11645. 8009ac0: 1a80 subs r0, r0, r2
  11646. 8009ac2: fa0b f000 lsl.w r0, fp, r0
  11647. 8009ac6: 4318 orrs r0, r3
  11648. 8009ac8: 9004 str r0, [sp, #16]
  11649. 8009aca: e7bb b.n 8009a44 <_vfiprintf_r+0x88>
  11650. 8009acc: 9a03 ldr r2, [sp, #12]
  11651. 8009ace: 1d11 adds r1, r2, #4
  11652. 8009ad0: 6812 ldr r2, [r2, #0]
  11653. 8009ad2: 9103 str r1, [sp, #12]
  11654. 8009ad4: 2a00 cmp r2, #0
  11655. 8009ad6: db01 blt.n 8009adc <_vfiprintf_r+0x120>
  11656. 8009ad8: 9207 str r2, [sp, #28]
  11657. 8009ada: e004 b.n 8009ae6 <_vfiprintf_r+0x12a>
  11658. 8009adc: 4252 negs r2, r2
  11659. 8009ade: f043 0302 orr.w r3, r3, #2
  11660. 8009ae2: 9207 str r2, [sp, #28]
  11661. 8009ae4: 9304 str r3, [sp, #16]
  11662. 8009ae6: f898 3000 ldrb.w r3, [r8]
  11663. 8009aea: 2b2e cmp r3, #46 ; 0x2e
  11664. 8009aec: d110 bne.n 8009b10 <_vfiprintf_r+0x154>
  11665. 8009aee: f898 3001 ldrb.w r3, [r8, #1]
  11666. 8009af2: f108 0101 add.w r1, r8, #1
  11667. 8009af6: 2b2a cmp r3, #42 ; 0x2a
  11668. 8009af8: d137 bne.n 8009b6a <_vfiprintf_r+0x1ae>
  11669. 8009afa: 9b03 ldr r3, [sp, #12]
  11670. 8009afc: f108 0802 add.w r8, r8, #2
  11671. 8009b00: 1d1a adds r2, r3, #4
  11672. 8009b02: 681b ldr r3, [r3, #0]
  11673. 8009b04: 9203 str r2, [sp, #12]
  11674. 8009b06: 2b00 cmp r3, #0
  11675. 8009b08: bfb8 it lt
  11676. 8009b0a: f04f 33ff movlt.w r3, #4294967295
  11677. 8009b0e: 9305 str r3, [sp, #20]
  11678. 8009b10: 4d31 ldr r5, [pc, #196] ; (8009bd8 <_vfiprintf_r+0x21c>)
  11679. 8009b12: 2203 movs r2, #3
  11680. 8009b14: f898 1000 ldrb.w r1, [r8]
  11681. 8009b18: 4628 mov r0, r5
  11682. 8009b1a: f7ff fb85 bl 8009228 <memchr>
  11683. 8009b1e: b140 cbz r0, 8009b32 <_vfiprintf_r+0x176>
  11684. 8009b20: 2340 movs r3, #64 ; 0x40
  11685. 8009b22: 1b40 subs r0, r0, r5
  11686. 8009b24: fa03 f000 lsl.w r0, r3, r0
  11687. 8009b28: 9b04 ldr r3, [sp, #16]
  11688. 8009b2a: f108 0801 add.w r8, r8, #1
  11689. 8009b2e: 4303 orrs r3, r0
  11690. 8009b30: 9304 str r3, [sp, #16]
  11691. 8009b32: f898 1000 ldrb.w r1, [r8]
  11692. 8009b36: 2206 movs r2, #6
  11693. 8009b38: 4828 ldr r0, [pc, #160] ; (8009bdc <_vfiprintf_r+0x220>)
  11694. 8009b3a: f108 0701 add.w r7, r8, #1
  11695. 8009b3e: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  11696. 8009b42: f7ff fb71 bl 8009228 <memchr>
  11697. 8009b46: 2800 cmp r0, #0
  11698. 8009b48: d034 beq.n 8009bb4 <_vfiprintf_r+0x1f8>
  11699. 8009b4a: 4b25 ldr r3, [pc, #148] ; (8009be0 <_vfiprintf_r+0x224>)
  11700. 8009b4c: bb03 cbnz r3, 8009b90 <_vfiprintf_r+0x1d4>
  11701. 8009b4e: 9b03 ldr r3, [sp, #12]
  11702. 8009b50: 3307 adds r3, #7
  11703. 8009b52: f023 0307 bic.w r3, r3, #7
  11704. 8009b56: 3308 adds r3, #8
  11705. 8009b58: 9303 str r3, [sp, #12]
  11706. 8009b5a: 9b09 ldr r3, [sp, #36] ; 0x24
  11707. 8009b5c: 444b add r3, r9
  11708. 8009b5e: 9309 str r3, [sp, #36] ; 0x24
  11709. 8009b60: e74c b.n 80099fc <_vfiprintf_r+0x40>
  11710. 8009b62: fb00 3202 mla r2, r0, r2, r3
  11711. 8009b66: 2101 movs r1, #1
  11712. 8009b68: e786 b.n 8009a78 <_vfiprintf_r+0xbc>
  11713. 8009b6a: 2300 movs r3, #0
  11714. 8009b6c: 250a movs r5, #10
  11715. 8009b6e: 4618 mov r0, r3
  11716. 8009b70: 9305 str r3, [sp, #20]
  11717. 8009b72: 4688 mov r8, r1
  11718. 8009b74: f898 2000 ldrb.w r2, [r8]
  11719. 8009b78: 3101 adds r1, #1
  11720. 8009b7a: 3a30 subs r2, #48 ; 0x30
  11721. 8009b7c: 2a09 cmp r2, #9
  11722. 8009b7e: d903 bls.n 8009b88 <_vfiprintf_r+0x1cc>
  11723. 8009b80: 2b00 cmp r3, #0
  11724. 8009b82: d0c5 beq.n 8009b10 <_vfiprintf_r+0x154>
  11725. 8009b84: 9005 str r0, [sp, #20]
  11726. 8009b86: e7c3 b.n 8009b10 <_vfiprintf_r+0x154>
  11727. 8009b88: fb05 2000 mla r0, r5, r0, r2
  11728. 8009b8c: 2301 movs r3, #1
  11729. 8009b8e: e7f0 b.n 8009b72 <_vfiprintf_r+0x1b6>
  11730. 8009b90: ab03 add r3, sp, #12
  11731. 8009b92: 9300 str r3, [sp, #0]
  11732. 8009b94: 4622 mov r2, r4
  11733. 8009b96: 4b13 ldr r3, [pc, #76] ; (8009be4 <_vfiprintf_r+0x228>)
  11734. 8009b98: a904 add r1, sp, #16
  11735. 8009b9a: 4630 mov r0, r6
  11736. 8009b9c: f7fd fc4e bl 800743c <_printf_float>
  11737. 8009ba0: f1b0 3fff cmp.w r0, #4294967295
  11738. 8009ba4: 4681 mov r9, r0
  11739. 8009ba6: d1d8 bne.n 8009b5a <_vfiprintf_r+0x19e>
  11740. 8009ba8: 89a3 ldrh r3, [r4, #12]
  11741. 8009baa: 065b lsls r3, r3, #25
  11742. 8009bac: f53f af7d bmi.w 8009aaa <_vfiprintf_r+0xee>
  11743. 8009bb0: 9809 ldr r0, [sp, #36] ; 0x24
  11744. 8009bb2: e77c b.n 8009aae <_vfiprintf_r+0xf2>
  11745. 8009bb4: ab03 add r3, sp, #12
  11746. 8009bb6: 9300 str r3, [sp, #0]
  11747. 8009bb8: 4622 mov r2, r4
  11748. 8009bba: 4b0a ldr r3, [pc, #40] ; (8009be4 <_vfiprintf_r+0x228>)
  11749. 8009bbc: a904 add r1, sp, #16
  11750. 8009bbe: 4630 mov r0, r6
  11751. 8009bc0: f7fd feec bl 800799c <_printf_i>
  11752. 8009bc4: e7ec b.n 8009ba0 <_vfiprintf_r+0x1e4>
  11753. 8009bc6: bf00 nop
  11754. 8009bc8: 08009f5c .word 0x08009f5c
  11755. 8009bcc: 0800a0a4 .word 0x0800a0a4
  11756. 8009bd0: 08009f7c .word 0x08009f7c
  11757. 8009bd4: 08009f3c .word 0x08009f3c
  11758. 8009bd8: 0800a0aa .word 0x0800a0aa
  11759. 8009bdc: 0800a0ae .word 0x0800a0ae
  11760. 8009be0: 0800743d .word 0x0800743d
  11761. 8009be4: 08009999 .word 0x08009999
  11762. 08009be8 <_putc_r>:
  11763. 8009be8: b570 push {r4, r5, r6, lr}
  11764. 8009bea: 460d mov r5, r1
  11765. 8009bec: 4614 mov r4, r2
  11766. 8009bee: 4606 mov r6, r0
  11767. 8009bf0: b118 cbz r0, 8009bfa <_putc_r+0x12>
  11768. 8009bf2: 6983 ldr r3, [r0, #24]
  11769. 8009bf4: b90b cbnz r3, 8009bfa <_putc_r+0x12>
  11770. 8009bf6: f7ff f9fd bl 8008ff4 <__sinit>
  11771. 8009bfa: 4b13 ldr r3, [pc, #76] ; (8009c48 <_putc_r+0x60>)
  11772. 8009bfc: 429c cmp r4, r3
  11773. 8009bfe: d112 bne.n 8009c26 <_putc_r+0x3e>
  11774. 8009c00: 6874 ldr r4, [r6, #4]
  11775. 8009c02: 68a3 ldr r3, [r4, #8]
  11776. 8009c04: 3b01 subs r3, #1
  11777. 8009c06: 2b00 cmp r3, #0
  11778. 8009c08: 60a3 str r3, [r4, #8]
  11779. 8009c0a: da16 bge.n 8009c3a <_putc_r+0x52>
  11780. 8009c0c: 69a2 ldr r2, [r4, #24]
  11781. 8009c0e: 4293 cmp r3, r2
  11782. 8009c10: db02 blt.n 8009c18 <_putc_r+0x30>
  11783. 8009c12: b2eb uxtb r3, r5
  11784. 8009c14: 2b0a cmp r3, #10
  11785. 8009c16: d110 bne.n 8009c3a <_putc_r+0x52>
  11786. 8009c18: 4622 mov r2, r4
  11787. 8009c1a: 4629 mov r1, r5
  11788. 8009c1c: 4630 mov r0, r6
  11789. 8009c1e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  11790. 8009c22: f7fe b9d3 b.w 8007fcc <__swbuf_r>
  11791. 8009c26: 4b09 ldr r3, [pc, #36] ; (8009c4c <_putc_r+0x64>)
  11792. 8009c28: 429c cmp r4, r3
  11793. 8009c2a: d101 bne.n 8009c30 <_putc_r+0x48>
  11794. 8009c2c: 68b4 ldr r4, [r6, #8]
  11795. 8009c2e: e7e8 b.n 8009c02 <_putc_r+0x1a>
  11796. 8009c30: 4b07 ldr r3, [pc, #28] ; (8009c50 <_putc_r+0x68>)
  11797. 8009c32: 429c cmp r4, r3
  11798. 8009c34: bf08 it eq
  11799. 8009c36: 68f4 ldreq r4, [r6, #12]
  11800. 8009c38: e7e3 b.n 8009c02 <_putc_r+0x1a>
  11801. 8009c3a: 6823 ldr r3, [r4, #0]
  11802. 8009c3c: b2e8 uxtb r0, r5
  11803. 8009c3e: 1c5a adds r2, r3, #1
  11804. 8009c40: 6022 str r2, [r4, #0]
  11805. 8009c42: 701d strb r5, [r3, #0]
  11806. 8009c44: bd70 pop {r4, r5, r6, pc}
  11807. 8009c46: bf00 nop
  11808. 8009c48: 08009f5c .word 0x08009f5c
  11809. 8009c4c: 08009f7c .word 0x08009f7c
  11810. 8009c50: 08009f3c .word 0x08009f3c
  11811. 08009c54 <_sbrk_r>:
  11812. 8009c54: b538 push {r3, r4, r5, lr}
  11813. 8009c56: 2300 movs r3, #0
  11814. 8009c58: 4c05 ldr r4, [pc, #20] ; (8009c70 <_sbrk_r+0x1c>)
  11815. 8009c5a: 4605 mov r5, r0
  11816. 8009c5c: 4608 mov r0, r1
  11817. 8009c5e: 6023 str r3, [r4, #0]
  11818. 8009c60: f7fd fa10 bl 8007084 <_sbrk>
  11819. 8009c64: 1c43 adds r3, r0, #1
  11820. 8009c66: d102 bne.n 8009c6e <_sbrk_r+0x1a>
  11821. 8009c68: 6823 ldr r3, [r4, #0]
  11822. 8009c6a: b103 cbz r3, 8009c6e <_sbrk_r+0x1a>
  11823. 8009c6c: 602b str r3, [r5, #0]
  11824. 8009c6e: bd38 pop {r3, r4, r5, pc}
  11825. 8009c70: 2000135c .word 0x2000135c
  11826. 08009c74 <__sread>:
  11827. 8009c74: b510 push {r4, lr}
  11828. 8009c76: 460c mov r4, r1
  11829. 8009c78: f9b1 100e ldrsh.w r1, [r1, #14]
  11830. 8009c7c: f000 f8a2 bl 8009dc4 <_read_r>
  11831. 8009c80: 2800 cmp r0, #0
  11832. 8009c82: bfab itete ge
  11833. 8009c84: 6d63 ldrge r3, [r4, #84] ; 0x54
  11834. 8009c86: 89a3 ldrhlt r3, [r4, #12]
  11835. 8009c88: 181b addge r3, r3, r0
  11836. 8009c8a: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  11837. 8009c8e: bfac ite ge
  11838. 8009c90: 6563 strge r3, [r4, #84] ; 0x54
  11839. 8009c92: 81a3 strhlt r3, [r4, #12]
  11840. 8009c94: bd10 pop {r4, pc}
  11841. 08009c96 <__swrite>:
  11842. 8009c96: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  11843. 8009c9a: 461f mov r7, r3
  11844. 8009c9c: 898b ldrh r3, [r1, #12]
  11845. 8009c9e: 4605 mov r5, r0
  11846. 8009ca0: 05db lsls r3, r3, #23
  11847. 8009ca2: 460c mov r4, r1
  11848. 8009ca4: 4616 mov r6, r2
  11849. 8009ca6: d505 bpl.n 8009cb4 <__swrite+0x1e>
  11850. 8009ca8: 2302 movs r3, #2
  11851. 8009caa: 2200 movs r2, #0
  11852. 8009cac: f9b1 100e ldrsh.w r1, [r1, #14]
  11853. 8009cb0: f000 f874 bl 8009d9c <_lseek_r>
  11854. 8009cb4: 89a3 ldrh r3, [r4, #12]
  11855. 8009cb6: 4632 mov r2, r6
  11856. 8009cb8: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  11857. 8009cbc: 81a3 strh r3, [r4, #12]
  11858. 8009cbe: f9b4 100e ldrsh.w r1, [r4, #14]
  11859. 8009cc2: 463b mov r3, r7
  11860. 8009cc4: 4628 mov r0, r5
  11861. 8009cc6: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  11862. 8009cca: f000 b823 b.w 8009d14 <_write_r>
  11863. 08009cce <__sseek>:
  11864. 8009cce: b510 push {r4, lr}
  11865. 8009cd0: 460c mov r4, r1
  11866. 8009cd2: f9b1 100e ldrsh.w r1, [r1, #14]
  11867. 8009cd6: f000 f861 bl 8009d9c <_lseek_r>
  11868. 8009cda: 1c43 adds r3, r0, #1
  11869. 8009cdc: 89a3 ldrh r3, [r4, #12]
  11870. 8009cde: bf15 itete ne
  11871. 8009ce0: 6560 strne r0, [r4, #84] ; 0x54
  11872. 8009ce2: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  11873. 8009ce6: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  11874. 8009cea: 81a3 strheq r3, [r4, #12]
  11875. 8009cec: bf18 it ne
  11876. 8009cee: 81a3 strhne r3, [r4, #12]
  11877. 8009cf0: bd10 pop {r4, pc}
  11878. 08009cf2 <__sclose>:
  11879. 8009cf2: f9b1 100e ldrsh.w r1, [r1, #14]
  11880. 8009cf6: f000 b81f b.w 8009d38 <_close_r>
  11881. 08009cfa <__ascii_wctomb>:
  11882. 8009cfa: b149 cbz r1, 8009d10 <__ascii_wctomb+0x16>
  11883. 8009cfc: 2aff cmp r2, #255 ; 0xff
  11884. 8009cfe: bf8b itete hi
  11885. 8009d00: 238a movhi r3, #138 ; 0x8a
  11886. 8009d02: 700a strbls r2, [r1, #0]
  11887. 8009d04: 6003 strhi r3, [r0, #0]
  11888. 8009d06: 2001 movls r0, #1
  11889. 8009d08: bf88 it hi
  11890. 8009d0a: f04f 30ff movhi.w r0, #4294967295
  11891. 8009d0e: 4770 bx lr
  11892. 8009d10: 4608 mov r0, r1
  11893. 8009d12: 4770 bx lr
  11894. 08009d14 <_write_r>:
  11895. 8009d14: b538 push {r3, r4, r5, lr}
  11896. 8009d16: 4605 mov r5, r0
  11897. 8009d18: 4608 mov r0, r1
  11898. 8009d1a: 4611 mov r1, r2
  11899. 8009d1c: 2200 movs r2, #0
  11900. 8009d1e: 4c05 ldr r4, [pc, #20] ; (8009d34 <_write_r+0x20>)
  11901. 8009d20: 6022 str r2, [r4, #0]
  11902. 8009d22: 461a mov r2, r3
  11903. 8009d24: f7fc fd44 bl 80067b0 <_write>
  11904. 8009d28: 1c43 adds r3, r0, #1
  11905. 8009d2a: d102 bne.n 8009d32 <_write_r+0x1e>
  11906. 8009d2c: 6823 ldr r3, [r4, #0]
  11907. 8009d2e: b103 cbz r3, 8009d32 <_write_r+0x1e>
  11908. 8009d30: 602b str r3, [r5, #0]
  11909. 8009d32: bd38 pop {r3, r4, r5, pc}
  11910. 8009d34: 2000135c .word 0x2000135c
  11911. 08009d38 <_close_r>:
  11912. 8009d38: b538 push {r3, r4, r5, lr}
  11913. 8009d3a: 2300 movs r3, #0
  11914. 8009d3c: 4c05 ldr r4, [pc, #20] ; (8009d54 <_close_r+0x1c>)
  11915. 8009d3e: 4605 mov r5, r0
  11916. 8009d40: 4608 mov r0, r1
  11917. 8009d42: 6023 str r3, [r4, #0]
  11918. 8009d44: f7fd f9b8 bl 80070b8 <_close>
  11919. 8009d48: 1c43 adds r3, r0, #1
  11920. 8009d4a: d102 bne.n 8009d52 <_close_r+0x1a>
  11921. 8009d4c: 6823 ldr r3, [r4, #0]
  11922. 8009d4e: b103 cbz r3, 8009d52 <_close_r+0x1a>
  11923. 8009d50: 602b str r3, [r5, #0]
  11924. 8009d52: bd38 pop {r3, r4, r5, pc}
  11925. 8009d54: 2000135c .word 0x2000135c
  11926. 08009d58 <_fstat_r>:
  11927. 8009d58: b538 push {r3, r4, r5, lr}
  11928. 8009d5a: 2300 movs r3, #0
  11929. 8009d5c: 4c06 ldr r4, [pc, #24] ; (8009d78 <_fstat_r+0x20>)
  11930. 8009d5e: 4605 mov r5, r0
  11931. 8009d60: 4608 mov r0, r1
  11932. 8009d62: 4611 mov r1, r2
  11933. 8009d64: 6023 str r3, [r4, #0]
  11934. 8009d66: f7fd f9aa bl 80070be <_fstat>
  11935. 8009d6a: 1c43 adds r3, r0, #1
  11936. 8009d6c: d102 bne.n 8009d74 <_fstat_r+0x1c>
  11937. 8009d6e: 6823 ldr r3, [r4, #0]
  11938. 8009d70: b103 cbz r3, 8009d74 <_fstat_r+0x1c>
  11939. 8009d72: 602b str r3, [r5, #0]
  11940. 8009d74: bd38 pop {r3, r4, r5, pc}
  11941. 8009d76: bf00 nop
  11942. 8009d78: 2000135c .word 0x2000135c
  11943. 08009d7c <_isatty_r>:
  11944. 8009d7c: b538 push {r3, r4, r5, lr}
  11945. 8009d7e: 2300 movs r3, #0
  11946. 8009d80: 4c05 ldr r4, [pc, #20] ; (8009d98 <_isatty_r+0x1c>)
  11947. 8009d82: 4605 mov r5, r0
  11948. 8009d84: 4608 mov r0, r1
  11949. 8009d86: 6023 str r3, [r4, #0]
  11950. 8009d88: f7fd f99e bl 80070c8 <_isatty>
  11951. 8009d8c: 1c43 adds r3, r0, #1
  11952. 8009d8e: d102 bne.n 8009d96 <_isatty_r+0x1a>
  11953. 8009d90: 6823 ldr r3, [r4, #0]
  11954. 8009d92: b103 cbz r3, 8009d96 <_isatty_r+0x1a>
  11955. 8009d94: 602b str r3, [r5, #0]
  11956. 8009d96: bd38 pop {r3, r4, r5, pc}
  11957. 8009d98: 2000135c .word 0x2000135c
  11958. 08009d9c <_lseek_r>:
  11959. 8009d9c: b538 push {r3, r4, r5, lr}
  11960. 8009d9e: 4605 mov r5, r0
  11961. 8009da0: 4608 mov r0, r1
  11962. 8009da2: 4611 mov r1, r2
  11963. 8009da4: 2200 movs r2, #0
  11964. 8009da6: 4c05 ldr r4, [pc, #20] ; (8009dbc <_lseek_r+0x20>)
  11965. 8009da8: 6022 str r2, [r4, #0]
  11966. 8009daa: 461a mov r2, r3
  11967. 8009dac: f7fd f98e bl 80070cc <_lseek>
  11968. 8009db0: 1c43 adds r3, r0, #1
  11969. 8009db2: d102 bne.n 8009dba <_lseek_r+0x1e>
  11970. 8009db4: 6823 ldr r3, [r4, #0]
  11971. 8009db6: b103 cbz r3, 8009dba <_lseek_r+0x1e>
  11972. 8009db8: 602b str r3, [r5, #0]
  11973. 8009dba: bd38 pop {r3, r4, r5, pc}
  11974. 8009dbc: 2000135c .word 0x2000135c
  11975. 08009dc0 <__malloc_lock>:
  11976. 8009dc0: 4770 bx lr
  11977. 08009dc2 <__malloc_unlock>:
  11978. 8009dc2: 4770 bx lr
  11979. 08009dc4 <_read_r>:
  11980. 8009dc4: b538 push {r3, r4, r5, lr}
  11981. 8009dc6: 4605 mov r5, r0
  11982. 8009dc8: 4608 mov r0, r1
  11983. 8009dca: 4611 mov r1, r2
  11984. 8009dcc: 2200 movs r2, #0
  11985. 8009dce: 4c05 ldr r4, [pc, #20] ; (8009de4 <_read_r+0x20>)
  11986. 8009dd0: 6022 str r2, [r4, #0]
  11987. 8009dd2: 461a mov r2, r3
  11988. 8009dd4: f7fd f948 bl 8007068 <_read>
  11989. 8009dd8: 1c43 adds r3, r0, #1
  11990. 8009dda: d102 bne.n 8009de2 <_read_r+0x1e>
  11991. 8009ddc: 6823 ldr r3, [r4, #0]
  11992. 8009dde: b103 cbz r3, 8009de2 <_read_r+0x1e>
  11993. 8009de0: 602b str r3, [r5, #0]
  11994. 8009de2: bd38 pop {r3, r4, r5, pc}
  11995. 8009de4: 2000135c .word 0x2000135c
  11996. 08009de8 <_init>:
  11997. 8009de8: b5f8 push {r3, r4, r5, r6, r7, lr}
  11998. 8009dea: bf00 nop
  11999. 8009dec: bcf8 pop {r3, r4, r5, r6, r7}
  12000. 8009dee: bc08 pop {r3}
  12001. 8009df0: 469e mov lr, r3
  12002. 8009df2: 4770 bx lr
  12003. 08009df4 <_fini>:
  12004. 8009df4: b5f8 push {r3, r4, r5, r6, r7, lr}
  12005. 8009df6: bf00 nop
  12006. 8009df8: bcf8 pop {r3, r4, r5, r6, r7}
  12007. 8009dfa: bc08 pop {r3}
  12008. 8009dfc: 469e mov lr, r3
  12009. 8009dfe: 4770 bx lr