STM32F103_WifiAttenCtrlTest.list 291 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416
  1. STM32F103_WifiAttenCtrlTest.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00002f74 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 0000011c 08003158 08003158 00013158 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08003274 08003274 00013274 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08003278 08003278 00013278 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000080 20000000 0800327c 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000998 20000080 080032fc 00020080 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20000a18 080032fc 00020a18 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00020080 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 00013b77 00000000 00000000 000200a9 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 0000315b 00000000 00000000 00033c20 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 000076fe 00000000 00000000 00036d7b 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000b48 00000000 00000000 0003e480 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00000e78 00000000 00000000 0003efc8 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 000067e5 00000000 00000000 0003fe40 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004250 00000000 00000000 00046625 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0004a875 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002780 00000000 00000000 0004a8f4 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000080 .word 0x20000080
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 08003140 .word 0x08003140
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000084 .word 0x20000084
  66. 8000220: 08003140 .word 0x08003140
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f88e bl 8000374 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f842 bl 80002f0 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000018 .word 0x20000018
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f81b bl 80002cc <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f001 fd4c bl 8001d38 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 200004d0 .word 0x200004d0
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 200004d0 .word 0x200004d0
  185. 080002cc <HAL_NVIC_SetPriorityGrouping>:
  186. __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  187. {
  188. uint32_t reg_value;
  189. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  190. reg_value = SCB->AIRCR; /* read old register configuration */
  191. 80002cc: 4a07 ldr r2, [pc, #28] ; (80002ec <HAL_NVIC_SetPriorityGrouping+0x20>)
  192. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  193. reg_value = (reg_value |
  194. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  195. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  196. 80002ce: 0200 lsls r0, r0, #8
  197. reg_value = SCB->AIRCR; /* read old register configuration */
  198. 80002d0: 68d3 ldr r3, [r2, #12]
  199. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  200. 80002d2: f400 60e0 and.w r0, r0, #1792 ; 0x700
  201. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  202. 80002d6: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  203. 80002da: 041b lsls r3, r3, #16
  204. 80002dc: 0c1b lsrs r3, r3, #16
  205. 80002de: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  206. 80002e2: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  207. reg_value = (reg_value |
  208. 80002e6: 4303 orrs r3, r0
  209. SCB->AIRCR = reg_value;
  210. 80002e8: 60d3 str r3, [r2, #12]
  211. 80002ea: 4770 bx lr
  212. 80002ec: e000ed00 .word 0xe000ed00
  213. 080002f0 <HAL_NVIC_SetPriority>:
  214. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  215. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  216. */
  217. __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void)
  218. {
  219. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  220. 80002f0: 4b17 ldr r3, [pc, #92] ; (8000350 <HAL_NVIC_SetPriority+0x60>)
  221. * This parameter can be a value between 0 and 15
  222. * A lower priority value indicates a higher priority.
  223. * @retval None
  224. */
  225. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  226. {
  227. 80002f2: b530 push {r4, r5, lr}
  228. 80002f4: 68dc ldr r4, [r3, #12]
  229. 80002f6: f3c4 2402 ubfx r4, r4, #8, #3
  230. {
  231. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  232. uint32_t PreemptPriorityBits;
  233. uint32_t SubPriorityBits;
  234. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  235. 80002fa: f1c4 0307 rsb r3, r4, #7
  236. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  237. 80002fe: 1d25 adds r5, r4, #4
  238. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  239. 8000300: 2b04 cmp r3, #4
  240. 8000302: bf28 it cs
  241. 8000304: 2304 movcs r3, #4
  242. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  243. 8000306: 2d06 cmp r5, #6
  244. return (
  245. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  246. 8000308: f04f 0501 mov.w r5, #1
  247. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  248. 800030c: bf98 it ls
  249. 800030e: 2400 movls r4, #0
  250. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  251. 8000310: fa05 f303 lsl.w r3, r5, r3
  252. 8000314: f103 33ff add.w r3, r3, #4294967295
  253. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  254. 8000318: bf88 it hi
  255. 800031a: 3c03 subhi r4, #3
  256. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  257. 800031c: 4019 ands r1, r3
  258. 800031e: 40a1 lsls r1, r4
  259. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  260. 8000320: fa05 f404 lsl.w r4, r5, r4
  261. 8000324: 3c01 subs r4, #1
  262. 8000326: 4022 ands r2, r4
  263. if ((int32_t)(IRQn) >= 0)
  264. 8000328: 2800 cmp r0, #0
  265. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  266. 800032a: ea42 0201 orr.w r2, r2, r1
  267. 800032e: ea4f 1202 mov.w r2, r2, lsl #4
  268. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  269. 8000332: bfa9 itett ge
  270. 8000334: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  271. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  272. 8000338: 4b06 ldrlt r3, [pc, #24] ; (8000354 <HAL_NVIC_SetPriority+0x64>)
  273. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  274. 800033a: b2d2 uxtbge r2, r2
  275. 800033c: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  276. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  277. 8000340: bfbb ittet lt
  278. 8000342: f000 000f andlt.w r0, r0, #15
  279. 8000346: b2d2 uxtblt r2, r2
  280. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  281. 8000348: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  282. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  283. 800034c: 541a strblt r2, [r3, r0]
  284. 800034e: bd30 pop {r4, r5, pc}
  285. 8000350: e000ed00 .word 0xe000ed00
  286. 8000354: e000ed14 .word 0xe000ed14
  287. 08000358 <HAL_NVIC_EnableIRQ>:
  288. if ((int32_t)(IRQn) >= 0)
  289. 8000358: 2800 cmp r0, #0
  290. 800035a: db08 blt.n 800036e <HAL_NVIC_EnableIRQ+0x16>
  291. NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
  292. 800035c: 2301 movs r3, #1
  293. 800035e: 0942 lsrs r2, r0, #5
  294. 8000360: f000 001f and.w r0, r0, #31
  295. 8000364: fa03 f000 lsl.w r0, r3, r0
  296. 8000368: 4b01 ldr r3, [pc, #4] ; (8000370 <HAL_NVIC_EnableIRQ+0x18>)
  297. 800036a: f843 0022 str.w r0, [r3, r2, lsl #2]
  298. 800036e: 4770 bx lr
  299. 8000370: e000e100 .word 0xe000e100
  300. 08000374 <HAL_SYSTICK_Config>:
  301. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  302. must contain a vendor-specific implementation of this function.
  303. */
  304. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  305. {
  306. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  307. 8000374: 3801 subs r0, #1
  308. 8000376: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  309. 800037a: d20a bcs.n 8000392 <HAL_SYSTICK_Config+0x1e>
  310. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  311. 800037c: 21f0 movs r1, #240 ; 0xf0
  312. {
  313. return (1UL); /* Reload value impossible */
  314. }
  315. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  316. 800037e: 4b06 ldr r3, [pc, #24] ; (8000398 <HAL_SYSTICK_Config+0x24>)
  317. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  318. 8000380: 4a06 ldr r2, [pc, #24] ; (800039c <HAL_SYSTICK_Config+0x28>)
  319. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  320. 8000382: 6058 str r0, [r3, #4]
  321. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  322. 8000384: f882 1023 strb.w r1, [r2, #35] ; 0x23
  323. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  324. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  325. 8000388: 2000 movs r0, #0
  326. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  327. 800038a: 2207 movs r2, #7
  328. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  329. 800038c: 6098 str r0, [r3, #8]
  330. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  331. 800038e: 601a str r2, [r3, #0]
  332. 8000390: 4770 bx lr
  333. return (1UL); /* Reload value impossible */
  334. 8000392: 2001 movs r0, #1
  335. * - 1 Function failed.
  336. */
  337. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  338. {
  339. return SysTick_Config(TicksNumb);
  340. }
  341. 8000394: 4770 bx lr
  342. 8000396: bf00 nop
  343. 8000398: e000e010 .word 0xe000e010
  344. 800039c: e000ed00 .word 0xe000ed00
  345. 080003a0 <HAL_DMA_Init>:
  346. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  347. * the configuration information for the specified DMA Channel.
  348. * @retval HAL status
  349. */
  350. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  351. {
  352. 80003a0: b510 push {r4, lr}
  353. uint32_t tmp = 0U;
  354. /* Check the DMA handle allocation */
  355. if(hdma == NULL)
  356. 80003a2: 2800 cmp r0, #0
  357. 80003a4: d032 beq.n 800040c <HAL_DMA_Init+0x6c>
  358. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  359. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  360. #if defined (DMA2)
  361. /* calculation of the channel index */
  362. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  363. 80003a6: 6801 ldr r1, [r0, #0]
  364. 80003a8: 4b19 ldr r3, [pc, #100] ; (8000410 <HAL_DMA_Init+0x70>)
  365. 80003aa: 2414 movs r4, #20
  366. 80003ac: 4299 cmp r1, r3
  367. 80003ae: d825 bhi.n 80003fc <HAL_DMA_Init+0x5c>
  368. {
  369. /* DMA1 */
  370. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  371. 80003b0: 4a18 ldr r2, [pc, #96] ; (8000414 <HAL_DMA_Init+0x74>)
  372. hdma->DmaBaseAddress = DMA1;
  373. 80003b2: f2a3 4307 subw r3, r3, #1031 ; 0x407
  374. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  375. 80003b6: 440a add r2, r1
  376. 80003b8: fbb2 f2f4 udiv r2, r2, r4
  377. 80003bc: 0092 lsls r2, r2, #2
  378. 80003be: 6402 str r2, [r0, #64] ; 0x40
  379. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  380. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  381. DMA_CCR_DIR));
  382. /* Prepare the DMA Channel configuration */
  383. tmp |= hdma->Init.Direction |
  384. 80003c0: 6884 ldr r4, [r0, #8]
  385. hdma->DmaBaseAddress = DMA2;
  386. 80003c2: 63c3 str r3, [r0, #60] ; 0x3c
  387. tmp |= hdma->Init.Direction |
  388. 80003c4: 6843 ldr r3, [r0, #4]
  389. tmp = hdma->Instance->CCR;
  390. 80003c6: 680a ldr r2, [r1, #0]
  391. tmp |= hdma->Init.Direction |
  392. 80003c8: 4323 orrs r3, r4
  393. hdma->Init.PeriphInc | hdma->Init.MemInc |
  394. 80003ca: 68c4 ldr r4, [r0, #12]
  395. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  396. 80003cc: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  397. hdma->Init.PeriphInc | hdma->Init.MemInc |
  398. 80003d0: 4323 orrs r3, r4
  399. 80003d2: 6904 ldr r4, [r0, #16]
  400. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  401. 80003d4: f022 0230 bic.w r2, r2, #48 ; 0x30
  402. hdma->Init.PeriphInc | hdma->Init.MemInc |
  403. 80003d8: 4323 orrs r3, r4
  404. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  405. 80003da: 6944 ldr r4, [r0, #20]
  406. 80003dc: 4323 orrs r3, r4
  407. 80003de: 6984 ldr r4, [r0, #24]
  408. 80003e0: 4323 orrs r3, r4
  409. hdma->Init.Mode | hdma->Init.Priority;
  410. 80003e2: 69c4 ldr r4, [r0, #28]
  411. 80003e4: 4323 orrs r3, r4
  412. tmp |= hdma->Init.Direction |
  413. 80003e6: 4313 orrs r3, r2
  414. /* Write to DMA Channel CR register */
  415. hdma->Instance->CCR = tmp;
  416. 80003e8: 600b str r3, [r1, #0]
  417. /* Initialise the error code */
  418. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  419. /* Initialize the DMA state*/
  420. hdma->State = HAL_DMA_STATE_READY;
  421. 80003ea: 2201 movs r2, #1
  422. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  423. 80003ec: 2300 movs r3, #0
  424. hdma->State = HAL_DMA_STATE_READY;
  425. 80003ee: f880 2021 strb.w r2, [r0, #33] ; 0x21
  426. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  427. 80003f2: 6383 str r3, [r0, #56] ; 0x38
  428. /* Allocate lock resource and initialize it */
  429. hdma->Lock = HAL_UNLOCKED;
  430. 80003f4: f880 3020 strb.w r3, [r0, #32]
  431. return HAL_OK;
  432. 80003f8: 4618 mov r0, r3
  433. 80003fa: bd10 pop {r4, pc}
  434. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  435. 80003fc: 4b06 ldr r3, [pc, #24] ; (8000418 <HAL_DMA_Init+0x78>)
  436. 80003fe: 440b add r3, r1
  437. 8000400: fbb3 f3f4 udiv r3, r3, r4
  438. 8000404: 009b lsls r3, r3, #2
  439. 8000406: 6403 str r3, [r0, #64] ; 0x40
  440. hdma->DmaBaseAddress = DMA2;
  441. 8000408: 4b04 ldr r3, [pc, #16] ; (800041c <HAL_DMA_Init+0x7c>)
  442. 800040a: e7d9 b.n 80003c0 <HAL_DMA_Init+0x20>
  443. return HAL_ERROR;
  444. 800040c: 2001 movs r0, #1
  445. }
  446. 800040e: bd10 pop {r4, pc}
  447. 8000410: 40020407 .word 0x40020407
  448. 8000414: bffdfff8 .word 0xbffdfff8
  449. 8000418: bffdfbf8 .word 0xbffdfbf8
  450. 800041c: 40020400 .word 0x40020400
  451. 08000420 <HAL_DMA_Start_IT>:
  452. * @param DstAddress: The destination memory Buffer address
  453. * @param DataLength: The length of data to be transferred from source to destination
  454. * @retval HAL status
  455. */
  456. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  457. {
  458. 8000420: b5f0 push {r4, r5, r6, r7, lr}
  459. /* Check the parameters */
  460. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  461. /* Process locked */
  462. __HAL_LOCK(hdma);
  463. 8000422: f890 4020 ldrb.w r4, [r0, #32]
  464. 8000426: 2c01 cmp r4, #1
  465. 8000428: d035 beq.n 8000496 <HAL_DMA_Start_IT+0x76>
  466. 800042a: 2401 movs r4, #1
  467. if(HAL_DMA_STATE_READY == hdma->State)
  468. 800042c: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  469. __HAL_LOCK(hdma);
  470. 8000430: f880 4020 strb.w r4, [r0, #32]
  471. if(HAL_DMA_STATE_READY == hdma->State)
  472. 8000434: 42a5 cmp r5, r4
  473. 8000436: f04f 0600 mov.w r6, #0
  474. 800043a: f04f 0402 mov.w r4, #2
  475. 800043e: d128 bne.n 8000492 <HAL_DMA_Start_IT+0x72>
  476. {
  477. /* Change DMA peripheral state */
  478. hdma->State = HAL_DMA_STATE_BUSY;
  479. 8000440: f880 4021 strb.w r4, [r0, #33] ; 0x21
  480. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  481. /* Disable the peripheral */
  482. __HAL_DMA_DISABLE(hdma);
  483. 8000444: 6804 ldr r4, [r0, #0]
  484. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  485. 8000446: 6386 str r6, [r0, #56] ; 0x38
  486. __HAL_DMA_DISABLE(hdma);
  487. 8000448: 6826 ldr r6, [r4, #0]
  488. * @retval HAL status
  489. */
  490. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  491. {
  492. /* Clear all flags */
  493. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  494. 800044a: 6c07 ldr r7, [r0, #64] ; 0x40
  495. __HAL_DMA_DISABLE(hdma);
  496. 800044c: f026 0601 bic.w r6, r6, #1
  497. 8000450: 6026 str r6, [r4, #0]
  498. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  499. 8000452: 6bc6 ldr r6, [r0, #60] ; 0x3c
  500. 8000454: 40bd lsls r5, r7
  501. 8000456: 6075 str r5, [r6, #4]
  502. /* Configure DMA Channel data length */
  503. hdma->Instance->CNDTR = DataLength;
  504. 8000458: 6063 str r3, [r4, #4]
  505. /* Memory to Peripheral */
  506. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  507. 800045a: 6843 ldr r3, [r0, #4]
  508. 800045c: 6805 ldr r5, [r0, #0]
  509. 800045e: 2b10 cmp r3, #16
  510. if(NULL != hdma->XferHalfCpltCallback)
  511. 8000460: 6ac3 ldr r3, [r0, #44] ; 0x2c
  512. {
  513. /* Configure DMA Channel destination address */
  514. hdma->Instance->CPAR = DstAddress;
  515. 8000462: bf0b itete eq
  516. 8000464: 60a2 streq r2, [r4, #8]
  517. }
  518. /* Peripheral to Memory */
  519. else
  520. {
  521. /* Configure DMA Channel source address */
  522. hdma->Instance->CPAR = SrcAddress;
  523. 8000466: 60a1 strne r1, [r4, #8]
  524. hdma->Instance->CMAR = SrcAddress;
  525. 8000468: 60e1 streq r1, [r4, #12]
  526. /* Configure DMA Channel destination address */
  527. hdma->Instance->CMAR = DstAddress;
  528. 800046a: 60e2 strne r2, [r4, #12]
  529. if(NULL != hdma->XferHalfCpltCallback)
  530. 800046c: b14b cbz r3, 8000482 <HAL_DMA_Start_IT+0x62>
  531. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  532. 800046e: 6823 ldr r3, [r4, #0]
  533. 8000470: f043 030e orr.w r3, r3, #14
  534. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  535. 8000474: 6023 str r3, [r4, #0]
  536. __HAL_DMA_ENABLE(hdma);
  537. 8000476: 682b ldr r3, [r5, #0]
  538. HAL_StatusTypeDef status = HAL_OK;
  539. 8000478: 2000 movs r0, #0
  540. __HAL_DMA_ENABLE(hdma);
  541. 800047a: f043 0301 orr.w r3, r3, #1
  542. 800047e: 602b str r3, [r5, #0]
  543. 8000480: bdf0 pop {r4, r5, r6, r7, pc}
  544. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  545. 8000482: 6823 ldr r3, [r4, #0]
  546. 8000484: f023 0304 bic.w r3, r3, #4
  547. 8000488: 6023 str r3, [r4, #0]
  548. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  549. 800048a: 6823 ldr r3, [r4, #0]
  550. 800048c: f043 030a orr.w r3, r3, #10
  551. 8000490: e7f0 b.n 8000474 <HAL_DMA_Start_IT+0x54>
  552. __HAL_UNLOCK(hdma);
  553. 8000492: f880 6020 strb.w r6, [r0, #32]
  554. __HAL_LOCK(hdma);
  555. 8000496: 2002 movs r0, #2
  556. }
  557. 8000498: bdf0 pop {r4, r5, r6, r7, pc}
  558. ...
  559. 0800049c <HAL_DMA_Abort_IT>:
  560. if(HAL_DMA_STATE_BUSY != hdma->State)
  561. 800049c: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  562. {
  563. 80004a0: b510 push {r4, lr}
  564. if(HAL_DMA_STATE_BUSY != hdma->State)
  565. 80004a2: 2b02 cmp r3, #2
  566. 80004a4: d003 beq.n 80004ae <HAL_DMA_Abort_IT+0x12>
  567. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  568. 80004a6: 2304 movs r3, #4
  569. 80004a8: 6383 str r3, [r0, #56] ; 0x38
  570. status = HAL_ERROR;
  571. 80004aa: 2001 movs r0, #1
  572. 80004ac: bd10 pop {r4, pc}
  573. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  574. 80004ae: 6803 ldr r3, [r0, #0]
  575. 80004b0: 681a ldr r2, [r3, #0]
  576. 80004b2: f022 020e bic.w r2, r2, #14
  577. 80004b6: 601a str r2, [r3, #0]
  578. __HAL_DMA_DISABLE(hdma);
  579. 80004b8: 681a ldr r2, [r3, #0]
  580. 80004ba: f022 0201 bic.w r2, r2, #1
  581. 80004be: 601a str r2, [r3, #0]
  582. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  583. 80004c0: 4a29 ldr r2, [pc, #164] ; (8000568 <HAL_DMA_Abort_IT+0xcc>)
  584. 80004c2: 4293 cmp r3, r2
  585. 80004c4: d924 bls.n 8000510 <HAL_DMA_Abort_IT+0x74>
  586. 80004c6: f502 7262 add.w r2, r2, #904 ; 0x388
  587. 80004ca: 4293 cmp r3, r2
  588. 80004cc: d019 beq.n 8000502 <HAL_DMA_Abort_IT+0x66>
  589. 80004ce: 3214 adds r2, #20
  590. 80004d0: 4293 cmp r3, r2
  591. 80004d2: d018 beq.n 8000506 <HAL_DMA_Abort_IT+0x6a>
  592. 80004d4: 3214 adds r2, #20
  593. 80004d6: 4293 cmp r3, r2
  594. 80004d8: d017 beq.n 800050a <HAL_DMA_Abort_IT+0x6e>
  595. 80004da: 3214 adds r2, #20
  596. 80004dc: 4293 cmp r3, r2
  597. 80004de: bf0c ite eq
  598. 80004e0: f44f 5380 moveq.w r3, #4096 ; 0x1000
  599. 80004e4: f44f 3380 movne.w r3, #65536 ; 0x10000
  600. 80004e8: 4a20 ldr r2, [pc, #128] ; (800056c <HAL_DMA_Abort_IT+0xd0>)
  601. 80004ea: 6053 str r3, [r2, #4]
  602. hdma->State = HAL_DMA_STATE_READY;
  603. 80004ec: 2301 movs r3, #1
  604. __HAL_UNLOCK(hdma);
  605. 80004ee: 2400 movs r4, #0
  606. hdma->State = HAL_DMA_STATE_READY;
  607. 80004f0: f880 3021 strb.w r3, [r0, #33] ; 0x21
  608. if(hdma->XferAbortCallback != NULL)
  609. 80004f4: 6b43 ldr r3, [r0, #52] ; 0x34
  610. __HAL_UNLOCK(hdma);
  611. 80004f6: f880 4020 strb.w r4, [r0, #32]
  612. if(hdma->XferAbortCallback != NULL)
  613. 80004fa: b39b cbz r3, 8000564 <HAL_DMA_Abort_IT+0xc8>
  614. hdma->XferAbortCallback(hdma);
  615. 80004fc: 4798 blx r3
  616. HAL_StatusTypeDef status = HAL_OK;
  617. 80004fe: 4620 mov r0, r4
  618. 8000500: bd10 pop {r4, pc}
  619. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  620. 8000502: 2301 movs r3, #1
  621. 8000504: e7f0 b.n 80004e8 <HAL_DMA_Abort_IT+0x4c>
  622. 8000506: 2310 movs r3, #16
  623. 8000508: e7ee b.n 80004e8 <HAL_DMA_Abort_IT+0x4c>
  624. 800050a: f44f 7380 mov.w r3, #256 ; 0x100
  625. 800050e: e7eb b.n 80004e8 <HAL_DMA_Abort_IT+0x4c>
  626. 8000510: 4917 ldr r1, [pc, #92] ; (8000570 <HAL_DMA_Abort_IT+0xd4>)
  627. 8000512: 428b cmp r3, r1
  628. 8000514: d016 beq.n 8000544 <HAL_DMA_Abort_IT+0xa8>
  629. 8000516: 3114 adds r1, #20
  630. 8000518: 428b cmp r3, r1
  631. 800051a: d015 beq.n 8000548 <HAL_DMA_Abort_IT+0xac>
  632. 800051c: 3114 adds r1, #20
  633. 800051e: 428b cmp r3, r1
  634. 8000520: d014 beq.n 800054c <HAL_DMA_Abort_IT+0xb0>
  635. 8000522: 3114 adds r1, #20
  636. 8000524: 428b cmp r3, r1
  637. 8000526: d014 beq.n 8000552 <HAL_DMA_Abort_IT+0xb6>
  638. 8000528: 3114 adds r1, #20
  639. 800052a: 428b cmp r3, r1
  640. 800052c: d014 beq.n 8000558 <HAL_DMA_Abort_IT+0xbc>
  641. 800052e: 3114 adds r1, #20
  642. 8000530: 428b cmp r3, r1
  643. 8000532: d014 beq.n 800055e <HAL_DMA_Abort_IT+0xc2>
  644. 8000534: 4293 cmp r3, r2
  645. 8000536: bf14 ite ne
  646. 8000538: f44f 3380 movne.w r3, #65536 ; 0x10000
  647. 800053c: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  648. 8000540: 4a0c ldr r2, [pc, #48] ; (8000574 <HAL_DMA_Abort_IT+0xd8>)
  649. 8000542: e7d2 b.n 80004ea <HAL_DMA_Abort_IT+0x4e>
  650. 8000544: 2301 movs r3, #1
  651. 8000546: e7fb b.n 8000540 <HAL_DMA_Abort_IT+0xa4>
  652. 8000548: 2310 movs r3, #16
  653. 800054a: e7f9 b.n 8000540 <HAL_DMA_Abort_IT+0xa4>
  654. 800054c: f44f 7380 mov.w r3, #256 ; 0x100
  655. 8000550: e7f6 b.n 8000540 <HAL_DMA_Abort_IT+0xa4>
  656. 8000552: f44f 5380 mov.w r3, #4096 ; 0x1000
  657. 8000556: e7f3 b.n 8000540 <HAL_DMA_Abort_IT+0xa4>
  658. 8000558: f44f 3380 mov.w r3, #65536 ; 0x10000
  659. 800055c: e7f0 b.n 8000540 <HAL_DMA_Abort_IT+0xa4>
  660. 800055e: f44f 1380 mov.w r3, #1048576 ; 0x100000
  661. 8000562: e7ed b.n 8000540 <HAL_DMA_Abort_IT+0xa4>
  662. HAL_StatusTypeDef status = HAL_OK;
  663. 8000564: 4618 mov r0, r3
  664. }
  665. 8000566: bd10 pop {r4, pc}
  666. 8000568: 40020080 .word 0x40020080
  667. 800056c: 40020400 .word 0x40020400
  668. 8000570: 40020008 .word 0x40020008
  669. 8000574: 40020000 .word 0x40020000
  670. 08000578 <HAL_DMA_IRQHandler>:
  671. {
  672. 8000578: b470 push {r4, r5, r6}
  673. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  674. 800057a: 2504 movs r5, #4
  675. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  676. 800057c: 6bc6 ldr r6, [r0, #60] ; 0x3c
  677. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  678. 800057e: 6c02 ldr r2, [r0, #64] ; 0x40
  679. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  680. 8000580: 6834 ldr r4, [r6, #0]
  681. uint32_t source_it = hdma->Instance->CCR;
  682. 8000582: 6803 ldr r3, [r0, #0]
  683. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  684. 8000584: 4095 lsls r5, r2
  685. 8000586: 4225 tst r5, r4
  686. uint32_t source_it = hdma->Instance->CCR;
  687. 8000588: 6819 ldr r1, [r3, #0]
  688. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  689. 800058a: d055 beq.n 8000638 <HAL_DMA_IRQHandler+0xc0>
  690. 800058c: 074d lsls r5, r1, #29
  691. 800058e: d553 bpl.n 8000638 <HAL_DMA_IRQHandler+0xc0>
  692. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  693. 8000590: 681a ldr r2, [r3, #0]
  694. 8000592: 0696 lsls r6, r2, #26
  695. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  696. 8000594: bf5e ittt pl
  697. 8000596: 681a ldrpl r2, [r3, #0]
  698. 8000598: f022 0204 bicpl.w r2, r2, #4
  699. 800059c: 601a strpl r2, [r3, #0]
  700. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  701. 800059e: 4a60 ldr r2, [pc, #384] ; (8000720 <HAL_DMA_IRQHandler+0x1a8>)
  702. 80005a0: 4293 cmp r3, r2
  703. 80005a2: d91f bls.n 80005e4 <HAL_DMA_IRQHandler+0x6c>
  704. 80005a4: f502 7262 add.w r2, r2, #904 ; 0x388
  705. 80005a8: 4293 cmp r3, r2
  706. 80005aa: d014 beq.n 80005d6 <HAL_DMA_IRQHandler+0x5e>
  707. 80005ac: 3214 adds r2, #20
  708. 80005ae: 4293 cmp r3, r2
  709. 80005b0: d013 beq.n 80005da <HAL_DMA_IRQHandler+0x62>
  710. 80005b2: 3214 adds r2, #20
  711. 80005b4: 4293 cmp r3, r2
  712. 80005b6: d012 beq.n 80005de <HAL_DMA_IRQHandler+0x66>
  713. 80005b8: 3214 adds r2, #20
  714. 80005ba: 4293 cmp r3, r2
  715. 80005bc: bf0c ite eq
  716. 80005be: f44f 4380 moveq.w r3, #16384 ; 0x4000
  717. 80005c2: f44f 2380 movne.w r3, #262144 ; 0x40000
  718. 80005c6: 4a57 ldr r2, [pc, #348] ; (8000724 <HAL_DMA_IRQHandler+0x1ac>)
  719. 80005c8: 6053 str r3, [r2, #4]
  720. if(hdma->XferHalfCpltCallback != NULL)
  721. 80005ca: 6ac3 ldr r3, [r0, #44] ; 0x2c
  722. if (hdma->XferErrorCallback != NULL)
  723. 80005cc: 2b00 cmp r3, #0
  724. 80005ce: f000 80a5 beq.w 800071c <HAL_DMA_IRQHandler+0x1a4>
  725. }
  726. 80005d2: bc70 pop {r4, r5, r6}
  727. hdma->XferErrorCallback(hdma);
  728. 80005d4: 4718 bx r3
  729. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  730. 80005d6: 2304 movs r3, #4
  731. 80005d8: e7f5 b.n 80005c6 <HAL_DMA_IRQHandler+0x4e>
  732. 80005da: 2340 movs r3, #64 ; 0x40
  733. 80005dc: e7f3 b.n 80005c6 <HAL_DMA_IRQHandler+0x4e>
  734. 80005de: f44f 6380 mov.w r3, #1024 ; 0x400
  735. 80005e2: e7f0 b.n 80005c6 <HAL_DMA_IRQHandler+0x4e>
  736. 80005e4: 4950 ldr r1, [pc, #320] ; (8000728 <HAL_DMA_IRQHandler+0x1b0>)
  737. 80005e6: 428b cmp r3, r1
  738. 80005e8: d016 beq.n 8000618 <HAL_DMA_IRQHandler+0xa0>
  739. 80005ea: 3114 adds r1, #20
  740. 80005ec: 428b cmp r3, r1
  741. 80005ee: d015 beq.n 800061c <HAL_DMA_IRQHandler+0xa4>
  742. 80005f0: 3114 adds r1, #20
  743. 80005f2: 428b cmp r3, r1
  744. 80005f4: d014 beq.n 8000620 <HAL_DMA_IRQHandler+0xa8>
  745. 80005f6: 3114 adds r1, #20
  746. 80005f8: 428b cmp r3, r1
  747. 80005fa: d014 beq.n 8000626 <HAL_DMA_IRQHandler+0xae>
  748. 80005fc: 3114 adds r1, #20
  749. 80005fe: 428b cmp r3, r1
  750. 8000600: d014 beq.n 800062c <HAL_DMA_IRQHandler+0xb4>
  751. 8000602: 3114 adds r1, #20
  752. 8000604: 428b cmp r3, r1
  753. 8000606: d014 beq.n 8000632 <HAL_DMA_IRQHandler+0xba>
  754. 8000608: 4293 cmp r3, r2
  755. 800060a: bf14 ite ne
  756. 800060c: f44f 2380 movne.w r3, #262144 ; 0x40000
  757. 8000610: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  758. 8000614: 4a45 ldr r2, [pc, #276] ; (800072c <HAL_DMA_IRQHandler+0x1b4>)
  759. 8000616: e7d7 b.n 80005c8 <HAL_DMA_IRQHandler+0x50>
  760. 8000618: 2304 movs r3, #4
  761. 800061a: e7fb b.n 8000614 <HAL_DMA_IRQHandler+0x9c>
  762. 800061c: 2340 movs r3, #64 ; 0x40
  763. 800061e: e7f9 b.n 8000614 <HAL_DMA_IRQHandler+0x9c>
  764. 8000620: f44f 6380 mov.w r3, #1024 ; 0x400
  765. 8000624: e7f6 b.n 8000614 <HAL_DMA_IRQHandler+0x9c>
  766. 8000626: f44f 4380 mov.w r3, #16384 ; 0x4000
  767. 800062a: e7f3 b.n 8000614 <HAL_DMA_IRQHandler+0x9c>
  768. 800062c: f44f 2380 mov.w r3, #262144 ; 0x40000
  769. 8000630: e7f0 b.n 8000614 <HAL_DMA_IRQHandler+0x9c>
  770. 8000632: f44f 0380 mov.w r3, #4194304 ; 0x400000
  771. 8000636: e7ed b.n 8000614 <HAL_DMA_IRQHandler+0x9c>
  772. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  773. 8000638: 2502 movs r5, #2
  774. 800063a: 4095 lsls r5, r2
  775. 800063c: 4225 tst r5, r4
  776. 800063e: d057 beq.n 80006f0 <HAL_DMA_IRQHandler+0x178>
  777. 8000640: 078d lsls r5, r1, #30
  778. 8000642: d555 bpl.n 80006f0 <HAL_DMA_IRQHandler+0x178>
  779. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  780. 8000644: 681a ldr r2, [r3, #0]
  781. 8000646: 0694 lsls r4, r2, #26
  782. 8000648: d406 bmi.n 8000658 <HAL_DMA_IRQHandler+0xe0>
  783. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  784. 800064a: 681a ldr r2, [r3, #0]
  785. 800064c: f022 020a bic.w r2, r2, #10
  786. 8000650: 601a str r2, [r3, #0]
  787. hdma->State = HAL_DMA_STATE_READY;
  788. 8000652: 2201 movs r2, #1
  789. 8000654: f880 2021 strb.w r2, [r0, #33] ; 0x21
  790. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  791. 8000658: 4a31 ldr r2, [pc, #196] ; (8000720 <HAL_DMA_IRQHandler+0x1a8>)
  792. 800065a: 4293 cmp r3, r2
  793. 800065c: d91e bls.n 800069c <HAL_DMA_IRQHandler+0x124>
  794. 800065e: f502 7262 add.w r2, r2, #904 ; 0x388
  795. 8000662: 4293 cmp r3, r2
  796. 8000664: d013 beq.n 800068e <HAL_DMA_IRQHandler+0x116>
  797. 8000666: 3214 adds r2, #20
  798. 8000668: 4293 cmp r3, r2
  799. 800066a: d012 beq.n 8000692 <HAL_DMA_IRQHandler+0x11a>
  800. 800066c: 3214 adds r2, #20
  801. 800066e: 4293 cmp r3, r2
  802. 8000670: d011 beq.n 8000696 <HAL_DMA_IRQHandler+0x11e>
  803. 8000672: 3214 adds r2, #20
  804. 8000674: 4293 cmp r3, r2
  805. 8000676: bf0c ite eq
  806. 8000678: f44f 5300 moveq.w r3, #8192 ; 0x2000
  807. 800067c: f44f 3300 movne.w r3, #131072 ; 0x20000
  808. 8000680: 4a28 ldr r2, [pc, #160] ; (8000724 <HAL_DMA_IRQHandler+0x1ac>)
  809. 8000682: 6053 str r3, [r2, #4]
  810. __HAL_UNLOCK(hdma);
  811. 8000684: 2300 movs r3, #0
  812. 8000686: f880 3020 strb.w r3, [r0, #32]
  813. if(hdma->XferCpltCallback != NULL)
  814. 800068a: 6a83 ldr r3, [r0, #40] ; 0x28
  815. 800068c: e79e b.n 80005cc <HAL_DMA_IRQHandler+0x54>
  816. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  817. 800068e: 2302 movs r3, #2
  818. 8000690: e7f6 b.n 8000680 <HAL_DMA_IRQHandler+0x108>
  819. 8000692: 2320 movs r3, #32
  820. 8000694: e7f4 b.n 8000680 <HAL_DMA_IRQHandler+0x108>
  821. 8000696: f44f 7300 mov.w r3, #512 ; 0x200
  822. 800069a: e7f1 b.n 8000680 <HAL_DMA_IRQHandler+0x108>
  823. 800069c: 4922 ldr r1, [pc, #136] ; (8000728 <HAL_DMA_IRQHandler+0x1b0>)
  824. 800069e: 428b cmp r3, r1
  825. 80006a0: d016 beq.n 80006d0 <HAL_DMA_IRQHandler+0x158>
  826. 80006a2: 3114 adds r1, #20
  827. 80006a4: 428b cmp r3, r1
  828. 80006a6: d015 beq.n 80006d4 <HAL_DMA_IRQHandler+0x15c>
  829. 80006a8: 3114 adds r1, #20
  830. 80006aa: 428b cmp r3, r1
  831. 80006ac: d014 beq.n 80006d8 <HAL_DMA_IRQHandler+0x160>
  832. 80006ae: 3114 adds r1, #20
  833. 80006b0: 428b cmp r3, r1
  834. 80006b2: d014 beq.n 80006de <HAL_DMA_IRQHandler+0x166>
  835. 80006b4: 3114 adds r1, #20
  836. 80006b6: 428b cmp r3, r1
  837. 80006b8: d014 beq.n 80006e4 <HAL_DMA_IRQHandler+0x16c>
  838. 80006ba: 3114 adds r1, #20
  839. 80006bc: 428b cmp r3, r1
  840. 80006be: d014 beq.n 80006ea <HAL_DMA_IRQHandler+0x172>
  841. 80006c0: 4293 cmp r3, r2
  842. 80006c2: bf14 ite ne
  843. 80006c4: f44f 3300 movne.w r3, #131072 ; 0x20000
  844. 80006c8: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  845. 80006cc: 4a17 ldr r2, [pc, #92] ; (800072c <HAL_DMA_IRQHandler+0x1b4>)
  846. 80006ce: e7d8 b.n 8000682 <HAL_DMA_IRQHandler+0x10a>
  847. 80006d0: 2302 movs r3, #2
  848. 80006d2: e7fb b.n 80006cc <HAL_DMA_IRQHandler+0x154>
  849. 80006d4: 2320 movs r3, #32
  850. 80006d6: e7f9 b.n 80006cc <HAL_DMA_IRQHandler+0x154>
  851. 80006d8: f44f 7300 mov.w r3, #512 ; 0x200
  852. 80006dc: e7f6 b.n 80006cc <HAL_DMA_IRQHandler+0x154>
  853. 80006de: f44f 5300 mov.w r3, #8192 ; 0x2000
  854. 80006e2: e7f3 b.n 80006cc <HAL_DMA_IRQHandler+0x154>
  855. 80006e4: f44f 3300 mov.w r3, #131072 ; 0x20000
  856. 80006e8: e7f0 b.n 80006cc <HAL_DMA_IRQHandler+0x154>
  857. 80006ea: f44f 1300 mov.w r3, #2097152 ; 0x200000
  858. 80006ee: e7ed b.n 80006cc <HAL_DMA_IRQHandler+0x154>
  859. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  860. 80006f0: 2508 movs r5, #8
  861. 80006f2: 4095 lsls r5, r2
  862. 80006f4: 4225 tst r5, r4
  863. 80006f6: d011 beq.n 800071c <HAL_DMA_IRQHandler+0x1a4>
  864. 80006f8: 0709 lsls r1, r1, #28
  865. 80006fa: d50f bpl.n 800071c <HAL_DMA_IRQHandler+0x1a4>
  866. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  867. 80006fc: 6819 ldr r1, [r3, #0]
  868. 80006fe: f021 010e bic.w r1, r1, #14
  869. 8000702: 6019 str r1, [r3, #0]
  870. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  871. 8000704: 2301 movs r3, #1
  872. 8000706: fa03 f202 lsl.w r2, r3, r2
  873. 800070a: 6072 str r2, [r6, #4]
  874. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  875. 800070c: 6383 str r3, [r0, #56] ; 0x38
  876. hdma->State = HAL_DMA_STATE_READY;
  877. 800070e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  878. __HAL_UNLOCK(hdma);
  879. 8000712: 2300 movs r3, #0
  880. 8000714: f880 3020 strb.w r3, [r0, #32]
  881. if (hdma->XferErrorCallback != NULL)
  882. 8000718: 6b03 ldr r3, [r0, #48] ; 0x30
  883. 800071a: e757 b.n 80005cc <HAL_DMA_IRQHandler+0x54>
  884. }
  885. 800071c: bc70 pop {r4, r5, r6}
  886. 800071e: 4770 bx lr
  887. 8000720: 40020080 .word 0x40020080
  888. 8000724: 40020400 .word 0x40020400
  889. 8000728: 40020008 .word 0x40020008
  890. 800072c: 40020000 .word 0x40020000
  891. 08000730 <FLASH_SetErrorCode>:
  892. uint32_t flags = 0U;
  893. #if defined(FLASH_BANK2_END)
  894. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  895. #else
  896. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  897. 8000730: 4a11 ldr r2, [pc, #68] ; (8000778 <FLASH_SetErrorCode+0x48>)
  898. 8000732: 68d3 ldr r3, [r2, #12]
  899. 8000734: f013 0310 ands.w r3, r3, #16
  900. 8000738: d005 beq.n 8000746 <FLASH_SetErrorCode+0x16>
  901. #endif /* FLASH_BANK2_END */
  902. {
  903. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  904. 800073a: 4910 ldr r1, [pc, #64] ; (800077c <FLASH_SetErrorCode+0x4c>)
  905. 800073c: 69cb ldr r3, [r1, #28]
  906. 800073e: f043 0302 orr.w r3, r3, #2
  907. 8000742: 61cb str r3, [r1, #28]
  908. #if defined(FLASH_BANK2_END)
  909. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  910. #else
  911. flags |= FLASH_FLAG_WRPERR;
  912. 8000744: 2310 movs r3, #16
  913. #endif /* FLASH_BANK2_END */
  914. }
  915. #if defined(FLASH_BANK2_END)
  916. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  917. #else
  918. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  919. 8000746: 68d2 ldr r2, [r2, #12]
  920. 8000748: 0750 lsls r0, r2, #29
  921. 800074a: d506 bpl.n 800075a <FLASH_SetErrorCode+0x2a>
  922. #endif /* FLASH_BANK2_END */
  923. {
  924. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  925. 800074c: 490b ldr r1, [pc, #44] ; (800077c <FLASH_SetErrorCode+0x4c>)
  926. #if defined(FLASH_BANK2_END)
  927. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  928. #else
  929. flags |= FLASH_FLAG_PGERR;
  930. 800074e: f043 0304 orr.w r3, r3, #4
  931. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  932. 8000752: 69ca ldr r2, [r1, #28]
  933. 8000754: f042 0201 orr.w r2, r2, #1
  934. 8000758: 61ca str r2, [r1, #28]
  935. #endif /* FLASH_BANK2_END */
  936. }
  937. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  938. 800075a: 4a07 ldr r2, [pc, #28] ; (8000778 <FLASH_SetErrorCode+0x48>)
  939. 800075c: 69d1 ldr r1, [r2, #28]
  940. 800075e: 07c9 lsls r1, r1, #31
  941. 8000760: d508 bpl.n 8000774 <FLASH_SetErrorCode+0x44>
  942. {
  943. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  944. 8000762: 4806 ldr r0, [pc, #24] ; (800077c <FLASH_SetErrorCode+0x4c>)
  945. 8000764: 69c1 ldr r1, [r0, #28]
  946. 8000766: f041 0104 orr.w r1, r1, #4
  947. 800076a: 61c1 str r1, [r0, #28]
  948. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  949. 800076c: 69d1 ldr r1, [r2, #28]
  950. 800076e: f021 0101 bic.w r1, r1, #1
  951. 8000772: 61d1 str r1, [r2, #28]
  952. }
  953. /* Clear FLASH error pending bits */
  954. __HAL_FLASH_CLEAR_FLAG(flags);
  955. 8000774: 60d3 str r3, [r2, #12]
  956. 8000776: 4770 bx lr
  957. 8000778: 40022000 .word 0x40022000
  958. 800077c: 200004d8 .word 0x200004d8
  959. 08000780 <HAL_FLASH_Unlock>:
  960. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  961. 8000780: 4b06 ldr r3, [pc, #24] ; (800079c <HAL_FLASH_Unlock+0x1c>)
  962. 8000782: 6918 ldr r0, [r3, #16]
  963. 8000784: f010 0080 ands.w r0, r0, #128 ; 0x80
  964. 8000788: d007 beq.n 800079a <HAL_FLASH_Unlock+0x1a>
  965. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  966. 800078a: 4a05 ldr r2, [pc, #20] ; (80007a0 <HAL_FLASH_Unlock+0x20>)
  967. 800078c: 605a str r2, [r3, #4]
  968. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  969. 800078e: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  970. 8000792: 605a str r2, [r3, #4]
  971. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  972. 8000794: 6918 ldr r0, [r3, #16]
  973. HAL_StatusTypeDef status = HAL_OK;
  974. 8000796: f3c0 10c0 ubfx r0, r0, #7, #1
  975. }
  976. 800079a: 4770 bx lr
  977. 800079c: 40022000 .word 0x40022000
  978. 80007a0: 45670123 .word 0x45670123
  979. 080007a4 <HAL_FLASH_Lock>:
  980. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  981. 80007a4: 4a03 ldr r2, [pc, #12] ; (80007b4 <HAL_FLASH_Lock+0x10>)
  982. }
  983. 80007a6: 2000 movs r0, #0
  984. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  985. 80007a8: 6913 ldr r3, [r2, #16]
  986. 80007aa: f043 0380 orr.w r3, r3, #128 ; 0x80
  987. 80007ae: 6113 str r3, [r2, #16]
  988. }
  989. 80007b0: 4770 bx lr
  990. 80007b2: bf00 nop
  991. 80007b4: 40022000 .word 0x40022000
  992. 080007b8 <FLASH_WaitForLastOperation>:
  993. {
  994. 80007b8: b5f8 push {r3, r4, r5, r6, r7, lr}
  995. 80007ba: 4606 mov r6, r0
  996. uint32_t tickstart = HAL_GetTick();
  997. 80007bc: f7ff fd80 bl 80002c0 <HAL_GetTick>
  998. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  999. 80007c0: 4c11 ldr r4, [pc, #68] ; (8000808 <FLASH_WaitForLastOperation+0x50>)
  1000. uint32_t tickstart = HAL_GetTick();
  1001. 80007c2: 4607 mov r7, r0
  1002. 80007c4: 4625 mov r5, r4
  1003. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1004. 80007c6: 68e3 ldr r3, [r4, #12]
  1005. 80007c8: 07d8 lsls r0, r3, #31
  1006. 80007ca: d412 bmi.n 80007f2 <FLASH_WaitForLastOperation+0x3a>
  1007. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1008. 80007cc: 68e3 ldr r3, [r4, #12]
  1009. 80007ce: 0699 lsls r1, r3, #26
  1010. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1011. 80007d0: bf44 itt mi
  1012. 80007d2: 2320 movmi r3, #32
  1013. 80007d4: 60e3 strmi r3, [r4, #12]
  1014. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1015. 80007d6: 68eb ldr r3, [r5, #12]
  1016. 80007d8: 06da lsls r2, r3, #27
  1017. 80007da: d406 bmi.n 80007ea <FLASH_WaitForLastOperation+0x32>
  1018. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1019. 80007dc: 69eb ldr r3, [r5, #28]
  1020. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1021. 80007de: 07db lsls r3, r3, #31
  1022. 80007e0: d403 bmi.n 80007ea <FLASH_WaitForLastOperation+0x32>
  1023. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1024. 80007e2: 68e8 ldr r0, [r5, #12]
  1025. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1026. 80007e4: f010 0004 ands.w r0, r0, #4
  1027. 80007e8: d002 beq.n 80007f0 <FLASH_WaitForLastOperation+0x38>
  1028. FLASH_SetErrorCode();
  1029. 80007ea: f7ff ffa1 bl 8000730 <FLASH_SetErrorCode>
  1030. return HAL_ERROR;
  1031. 80007ee: 2001 movs r0, #1
  1032. }
  1033. 80007f0: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1034. if (Timeout != HAL_MAX_DELAY)
  1035. 80007f2: 1c73 adds r3, r6, #1
  1036. 80007f4: d0e7 beq.n 80007c6 <FLASH_WaitForLastOperation+0xe>
  1037. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1038. 80007f6: b90e cbnz r6, 80007fc <FLASH_WaitForLastOperation+0x44>
  1039. return HAL_TIMEOUT;
  1040. 80007f8: 2003 movs r0, #3
  1041. 80007fa: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1042. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1043. 80007fc: f7ff fd60 bl 80002c0 <HAL_GetTick>
  1044. 8000800: 1bc0 subs r0, r0, r7
  1045. 8000802: 4286 cmp r6, r0
  1046. 8000804: d2df bcs.n 80007c6 <FLASH_WaitForLastOperation+0xe>
  1047. 8000806: e7f7 b.n 80007f8 <FLASH_WaitForLastOperation+0x40>
  1048. 8000808: 40022000 .word 0x40022000
  1049. 0800080c <HAL_FLASH_Program>:
  1050. {
  1051. 800080c: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1052. __HAL_LOCK(&pFlash);
  1053. 8000810: 4c1f ldr r4, [pc, #124] ; (8000890 <HAL_FLASH_Program+0x84>)
  1054. {
  1055. 8000812: 4699 mov r9, r3
  1056. __HAL_LOCK(&pFlash);
  1057. 8000814: 7e23 ldrb r3, [r4, #24]
  1058. {
  1059. 8000816: 4605 mov r5, r0
  1060. __HAL_LOCK(&pFlash);
  1061. 8000818: 2b01 cmp r3, #1
  1062. {
  1063. 800081a: 460f mov r7, r1
  1064. 800081c: 4690 mov r8, r2
  1065. __HAL_LOCK(&pFlash);
  1066. 800081e: d033 beq.n 8000888 <HAL_FLASH_Program+0x7c>
  1067. 8000820: 2301 movs r3, #1
  1068. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1069. 8000822: f24c 3050 movw r0, #50000 ; 0xc350
  1070. __HAL_LOCK(&pFlash);
  1071. 8000826: 7623 strb r3, [r4, #24]
  1072. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1073. 8000828: f7ff ffc6 bl 80007b8 <FLASH_WaitForLastOperation>
  1074. if(status == HAL_OK)
  1075. 800082c: bb40 cbnz r0, 8000880 <HAL_FLASH_Program+0x74>
  1076. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1077. 800082e: 2d01 cmp r5, #1
  1078. 8000830: d003 beq.n 800083a <HAL_FLASH_Program+0x2e>
  1079. nbiterations = 4U;
  1080. 8000832: 2d02 cmp r5, #2
  1081. 8000834: bf0c ite eq
  1082. 8000836: 2502 moveq r5, #2
  1083. 8000838: 2504 movne r5, #4
  1084. 800083a: 2600 movs r6, #0
  1085. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1086. 800083c: 46b2 mov sl, r6
  1087. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1088. 800083e: f8df b054 ldr.w fp, [pc, #84] ; 8000894 <HAL_FLASH_Program+0x88>
  1089. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1090. 8000842: 0132 lsls r2, r6, #4
  1091. 8000844: 4640 mov r0, r8
  1092. 8000846: 4649 mov r1, r9
  1093. 8000848: f7ff fcec bl 8000224 <__aeabi_llsr>
  1094. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1095. 800084c: f8c4 a01c str.w sl, [r4, #28]
  1096. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1097. 8000850: f8db 3010 ldr.w r3, [fp, #16]
  1098. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1099. 8000854: b280 uxth r0, r0
  1100. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1101. 8000856: f043 0301 orr.w r3, r3, #1
  1102. 800085a: f8cb 3010 str.w r3, [fp, #16]
  1103. *(__IO uint16_t*)Address = Data;
  1104. 800085e: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1105. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1106. 8000862: f24c 3050 movw r0, #50000 ; 0xc350
  1107. 8000866: f7ff ffa7 bl 80007b8 <FLASH_WaitForLastOperation>
  1108. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1109. 800086a: f8db 3010 ldr.w r3, [fp, #16]
  1110. 800086e: f023 0301 bic.w r3, r3, #1
  1111. 8000872: f8cb 3010 str.w r3, [fp, #16]
  1112. if (status != HAL_OK)
  1113. 8000876: b918 cbnz r0, 8000880 <HAL_FLASH_Program+0x74>
  1114. 8000878: 3601 adds r6, #1
  1115. for (index = 0U; index < nbiterations; index++)
  1116. 800087a: b2f3 uxtb r3, r6
  1117. 800087c: 429d cmp r5, r3
  1118. 800087e: d8e0 bhi.n 8000842 <HAL_FLASH_Program+0x36>
  1119. __HAL_UNLOCK(&pFlash);
  1120. 8000880: 2300 movs r3, #0
  1121. 8000882: 7623 strb r3, [r4, #24]
  1122. return status;
  1123. 8000884: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1124. __HAL_LOCK(&pFlash);
  1125. 8000888: 2002 movs r0, #2
  1126. }
  1127. 800088a: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1128. 800088e: bf00 nop
  1129. 8000890: 200004d8 .word 0x200004d8
  1130. 8000894: 40022000 .word 0x40022000
  1131. 08000898 <FLASH_MassErase.isra.0>:
  1132. {
  1133. /* Check the parameters */
  1134. assert_param(IS_FLASH_BANK(Banks));
  1135. /* Clean the error context */
  1136. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1137. 8000898: 2200 movs r2, #0
  1138. 800089a: 4b06 ldr r3, [pc, #24] ; (80008b4 <FLASH_MassErase.isra.0+0x1c>)
  1139. 800089c: 61da str r2, [r3, #28]
  1140. #if !defined(FLASH_BANK2_END)
  1141. /* Prevent unused argument(s) compilation warning */
  1142. UNUSED(Banks);
  1143. #endif /* FLASH_BANK2_END */
  1144. /* Only bank1 will be erased*/
  1145. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1146. 800089e: 4b06 ldr r3, [pc, #24] ; (80008b8 <FLASH_MassErase.isra.0+0x20>)
  1147. 80008a0: 691a ldr r2, [r3, #16]
  1148. 80008a2: f042 0204 orr.w r2, r2, #4
  1149. 80008a6: 611a str r2, [r3, #16]
  1150. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1151. 80008a8: 691a ldr r2, [r3, #16]
  1152. 80008aa: f042 0240 orr.w r2, r2, #64 ; 0x40
  1153. 80008ae: 611a str r2, [r3, #16]
  1154. 80008b0: 4770 bx lr
  1155. 80008b2: bf00 nop
  1156. 80008b4: 200004d8 .word 0x200004d8
  1157. 80008b8: 40022000 .word 0x40022000
  1158. 080008bc <FLASH_PageErase>:
  1159. * @retval None
  1160. */
  1161. void FLASH_PageErase(uint32_t PageAddress)
  1162. {
  1163. /* Clean the error context */
  1164. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1165. 80008bc: 2200 movs r2, #0
  1166. 80008be: 4b06 ldr r3, [pc, #24] ; (80008d8 <FLASH_PageErase+0x1c>)
  1167. 80008c0: 61da str r2, [r3, #28]
  1168. }
  1169. else
  1170. {
  1171. #endif /* FLASH_BANK2_END */
  1172. /* Proceed to erase the page */
  1173. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1174. 80008c2: 4b06 ldr r3, [pc, #24] ; (80008dc <FLASH_PageErase+0x20>)
  1175. 80008c4: 691a ldr r2, [r3, #16]
  1176. 80008c6: f042 0202 orr.w r2, r2, #2
  1177. 80008ca: 611a str r2, [r3, #16]
  1178. WRITE_REG(FLASH->AR, PageAddress);
  1179. 80008cc: 6158 str r0, [r3, #20]
  1180. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1181. 80008ce: 691a ldr r2, [r3, #16]
  1182. 80008d0: f042 0240 orr.w r2, r2, #64 ; 0x40
  1183. 80008d4: 611a str r2, [r3, #16]
  1184. 80008d6: 4770 bx lr
  1185. 80008d8: 200004d8 .word 0x200004d8
  1186. 80008dc: 40022000 .word 0x40022000
  1187. 080008e0 <HAL_FLASHEx_Erase>:
  1188. {
  1189. 80008e0: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1190. __HAL_LOCK(&pFlash);
  1191. 80008e4: 4d23 ldr r5, [pc, #140] ; (8000974 <HAL_FLASHEx_Erase+0x94>)
  1192. {
  1193. 80008e6: 4607 mov r7, r0
  1194. __HAL_LOCK(&pFlash);
  1195. 80008e8: 7e2b ldrb r3, [r5, #24]
  1196. {
  1197. 80008ea: 4688 mov r8, r1
  1198. __HAL_LOCK(&pFlash);
  1199. 80008ec: 2b01 cmp r3, #1
  1200. 80008ee: d03d beq.n 800096c <HAL_FLASHEx_Erase+0x8c>
  1201. 80008f0: 2401 movs r4, #1
  1202. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1203. 80008f2: 6803 ldr r3, [r0, #0]
  1204. __HAL_LOCK(&pFlash);
  1205. 80008f4: 762c strb r4, [r5, #24]
  1206. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1207. 80008f6: 2b02 cmp r3, #2
  1208. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1209. 80008f8: f24c 3050 movw r0, #50000 ; 0xc350
  1210. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1211. 80008fc: d113 bne.n 8000926 <HAL_FLASHEx_Erase+0x46>
  1212. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1213. 80008fe: f7ff ff5b bl 80007b8 <FLASH_WaitForLastOperation>
  1214. 8000902: b120 cbz r0, 800090e <HAL_FLASHEx_Erase+0x2e>
  1215. HAL_StatusTypeDef status = HAL_ERROR;
  1216. 8000904: 2001 movs r0, #1
  1217. __HAL_UNLOCK(&pFlash);
  1218. 8000906: 2300 movs r3, #0
  1219. 8000908: 762b strb r3, [r5, #24]
  1220. return status;
  1221. 800090a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1222. FLASH_MassErase(FLASH_BANK_1);
  1223. 800090e: f7ff ffc3 bl 8000898 <FLASH_MassErase.isra.0>
  1224. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1225. 8000912: f24c 3050 movw r0, #50000 ; 0xc350
  1226. 8000916: f7ff ff4f bl 80007b8 <FLASH_WaitForLastOperation>
  1227. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1228. 800091a: 4a17 ldr r2, [pc, #92] ; (8000978 <HAL_FLASHEx_Erase+0x98>)
  1229. 800091c: 6913 ldr r3, [r2, #16]
  1230. 800091e: f023 0304 bic.w r3, r3, #4
  1231. 8000922: 6113 str r3, [r2, #16]
  1232. 8000924: e7ef b.n 8000906 <HAL_FLASHEx_Erase+0x26>
  1233. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1234. 8000926: f7ff ff47 bl 80007b8 <FLASH_WaitForLastOperation>
  1235. 800092a: 2800 cmp r0, #0
  1236. 800092c: d1ea bne.n 8000904 <HAL_FLASHEx_Erase+0x24>
  1237. *PageError = 0xFFFFFFFFU;
  1238. 800092e: f04f 33ff mov.w r3, #4294967295
  1239. 8000932: f8c8 3000 str.w r3, [r8]
  1240. HAL_StatusTypeDef status = HAL_ERROR;
  1241. 8000936: 4620 mov r0, r4
  1242. for(address = pEraseInit->PageAddress;
  1243. 8000938: 68be ldr r6, [r7, #8]
  1244. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1245. 800093a: 4c0f ldr r4, [pc, #60] ; (8000978 <HAL_FLASHEx_Erase+0x98>)
  1246. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1247. 800093c: 68fa ldr r2, [r7, #12]
  1248. 800093e: 68bb ldr r3, [r7, #8]
  1249. 8000940: eb03 23c2 add.w r3, r3, r2, lsl #11
  1250. for(address = pEraseInit->PageAddress;
  1251. 8000944: 429e cmp r6, r3
  1252. 8000946: d2de bcs.n 8000906 <HAL_FLASHEx_Erase+0x26>
  1253. FLASH_PageErase(address);
  1254. 8000948: 4630 mov r0, r6
  1255. 800094a: f7ff ffb7 bl 80008bc <FLASH_PageErase>
  1256. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1257. 800094e: f24c 3050 movw r0, #50000 ; 0xc350
  1258. 8000952: f7ff ff31 bl 80007b8 <FLASH_WaitForLastOperation>
  1259. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1260. 8000956: 6923 ldr r3, [r4, #16]
  1261. 8000958: f023 0302 bic.w r3, r3, #2
  1262. 800095c: 6123 str r3, [r4, #16]
  1263. if (status != HAL_OK)
  1264. 800095e: b110 cbz r0, 8000966 <HAL_FLASHEx_Erase+0x86>
  1265. *PageError = address;
  1266. 8000960: f8c8 6000 str.w r6, [r8]
  1267. break;
  1268. 8000964: e7cf b.n 8000906 <HAL_FLASHEx_Erase+0x26>
  1269. address += FLASH_PAGE_SIZE)
  1270. 8000966: f506 6600 add.w r6, r6, #2048 ; 0x800
  1271. 800096a: e7e7 b.n 800093c <HAL_FLASHEx_Erase+0x5c>
  1272. __HAL_LOCK(&pFlash);
  1273. 800096c: 2002 movs r0, #2
  1274. }
  1275. 800096e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1276. 8000972: bf00 nop
  1277. 8000974: 200004d8 .word 0x200004d8
  1278. 8000978: 40022000 .word 0x40022000
  1279. 0800097c <HAL_GPIO_Init>:
  1280. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1281. * the configuration information for the specified GPIO peripheral.
  1282. * @retval None
  1283. */
  1284. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1285. {
  1286. 800097c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1287. uint32_t position = 0x00u;
  1288. uint32_t ioposition;
  1289. uint32_t iocurrent;
  1290. uint32_t temp;
  1291. uint32_t config = 0x00u;
  1292. 8000980: 2400 movs r4, #0
  1293. uint32_t position = 0x00u;
  1294. 8000982: 4626 mov r6, r4
  1295. /*--------------------- EXTI Mode Configuration ------------------------*/
  1296. /* Configure the External Interrupt or event for the current IO */
  1297. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1298. {
  1299. /* Enable AFIO Clock */
  1300. __HAL_RCC_AFIO_CLK_ENABLE();
  1301. 8000984: 4f6c ldr r7, [pc, #432] ; (8000b38 <HAL_GPIO_Init+0x1bc>)
  1302. 8000986: 4b6d ldr r3, [pc, #436] ; (8000b3c <HAL_GPIO_Init+0x1c0>)
  1303. temp = AFIO->EXTICR[position >> 2u];
  1304. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1305. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1306. 8000988: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b44 <HAL_GPIO_Init+0x1c8>
  1307. switch (GPIO_Init->Mode)
  1308. 800098c: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b48 <HAL_GPIO_Init+0x1cc>
  1309. while (((GPIO_Init->Pin) >> position) != 0x00u)
  1310. 8000990: 680a ldr r2, [r1, #0]
  1311. 8000992: fa32 f506 lsrs.w r5, r2, r6
  1312. 8000996: d102 bne.n 800099e <HAL_GPIO_Init+0x22>
  1313. }
  1314. }
  1315. position++;
  1316. }
  1317. }
  1318. 8000998: b003 add sp, #12
  1319. 800099a: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1320. ioposition = (0x01uL << position);
  1321. 800099e: f04f 0801 mov.w r8, #1
  1322. 80009a2: fa08 f806 lsl.w r8, r8, r6
  1323. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1324. 80009a6: ea02 0208 and.w r2, r2, r8
  1325. if (iocurrent == ioposition)
  1326. 80009aa: 4590 cmp r8, r2
  1327. 80009ac: f040 8084 bne.w 8000ab8 <HAL_GPIO_Init+0x13c>
  1328. switch (GPIO_Init->Mode)
  1329. 80009b0: 684d ldr r5, [r1, #4]
  1330. 80009b2: 2d12 cmp r5, #18
  1331. 80009b4: f000 80b1 beq.w 8000b1a <HAL_GPIO_Init+0x19e>
  1332. 80009b8: f200 8087 bhi.w 8000aca <HAL_GPIO_Init+0x14e>
  1333. 80009bc: 2d02 cmp r5, #2
  1334. 80009be: f000 80a9 beq.w 8000b14 <HAL_GPIO_Init+0x198>
  1335. 80009c2: d87b bhi.n 8000abc <HAL_GPIO_Init+0x140>
  1336. 80009c4: 2d00 cmp r5, #0
  1337. 80009c6: f000 808c beq.w 8000ae2 <HAL_GPIO_Init+0x166>
  1338. 80009ca: 2d01 cmp r5, #1
  1339. 80009cc: f000 80a0 beq.w 8000b10 <HAL_GPIO_Init+0x194>
  1340. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1341. 80009d0: f04f 090f mov.w r9, #15
  1342. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1343. 80009d4: 2aff cmp r2, #255 ; 0xff
  1344. 80009d6: bf93 iteet ls
  1345. 80009d8: 4682 movls sl, r0
  1346. 80009da: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1347. 80009de: 3d08 subhi r5, #8
  1348. 80009e0: f8d0 b000 ldrls.w fp, [r0]
  1349. 80009e4: bf92 itee ls
  1350. 80009e6: 00b5 lslls r5, r6, #2
  1351. 80009e8: f8d0 b004 ldrhi.w fp, [r0, #4]
  1352. 80009ec: 00ad lslhi r5, r5, #2
  1353. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1354. 80009ee: fa09 f805 lsl.w r8, r9, r5
  1355. 80009f2: ea2b 0808 bic.w r8, fp, r8
  1356. 80009f6: fa04 f505 lsl.w r5, r4, r5
  1357. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1358. 80009fa: bf88 it hi
  1359. 80009fc: f100 0a04 addhi.w sl, r0, #4
  1360. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1361. 8000a00: ea48 0505 orr.w r5, r8, r5
  1362. 8000a04: f8ca 5000 str.w r5, [sl]
  1363. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1364. 8000a08: f8d1 a004 ldr.w sl, [r1, #4]
  1365. 8000a0c: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1366. 8000a10: d052 beq.n 8000ab8 <HAL_GPIO_Init+0x13c>
  1367. __HAL_RCC_AFIO_CLK_ENABLE();
  1368. 8000a12: 69bd ldr r5, [r7, #24]
  1369. 8000a14: f026 0803 bic.w r8, r6, #3
  1370. 8000a18: f045 0501 orr.w r5, r5, #1
  1371. 8000a1c: 61bd str r5, [r7, #24]
  1372. 8000a1e: 69bd ldr r5, [r7, #24]
  1373. 8000a20: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1374. 8000a24: f005 0501 and.w r5, r5, #1
  1375. 8000a28: 9501 str r5, [sp, #4]
  1376. 8000a2a: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1377. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1378. 8000a2e: f006 0b03 and.w fp, r6, #3
  1379. __HAL_RCC_AFIO_CLK_ENABLE();
  1380. 8000a32: 9d01 ldr r5, [sp, #4]
  1381. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1382. 8000a34: ea4f 0b8b mov.w fp, fp, lsl #2
  1383. temp = AFIO->EXTICR[position >> 2u];
  1384. 8000a38: f8d8 5008 ldr.w r5, [r8, #8]
  1385. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1386. 8000a3c: fa09 f90b lsl.w r9, r9, fp
  1387. 8000a40: ea25 0909 bic.w r9, r5, r9
  1388. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1389. 8000a44: 4d3e ldr r5, [pc, #248] ; (8000b40 <HAL_GPIO_Init+0x1c4>)
  1390. 8000a46: 42a8 cmp r0, r5
  1391. 8000a48: d06c beq.n 8000b24 <HAL_GPIO_Init+0x1a8>
  1392. 8000a4a: f505 6580 add.w r5, r5, #1024 ; 0x400
  1393. 8000a4e: 42a8 cmp r0, r5
  1394. 8000a50: d06a beq.n 8000b28 <HAL_GPIO_Init+0x1ac>
  1395. 8000a52: f505 6580 add.w r5, r5, #1024 ; 0x400
  1396. 8000a56: 42a8 cmp r0, r5
  1397. 8000a58: d068 beq.n 8000b2c <HAL_GPIO_Init+0x1b0>
  1398. 8000a5a: f505 6580 add.w r5, r5, #1024 ; 0x400
  1399. 8000a5e: 42a8 cmp r0, r5
  1400. 8000a60: d066 beq.n 8000b30 <HAL_GPIO_Init+0x1b4>
  1401. 8000a62: f505 6580 add.w r5, r5, #1024 ; 0x400
  1402. 8000a66: 42a8 cmp r0, r5
  1403. 8000a68: d064 beq.n 8000b34 <HAL_GPIO_Init+0x1b8>
  1404. 8000a6a: 4570 cmp r0, lr
  1405. 8000a6c: bf0c ite eq
  1406. 8000a6e: 2505 moveq r5, #5
  1407. 8000a70: 2506 movne r5, #6
  1408. 8000a72: fa05 f50b lsl.w r5, r5, fp
  1409. 8000a76: ea45 0509 orr.w r5, r5, r9
  1410. AFIO->EXTICR[position >> 2u] = temp;
  1411. 8000a7a: f8c8 5008 str.w r5, [r8, #8]
  1412. SET_BIT(EXTI->IMR, iocurrent);
  1413. 8000a7e: 681d ldr r5, [r3, #0]
  1414. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1415. 8000a80: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1416. SET_BIT(EXTI->IMR, iocurrent);
  1417. 8000a84: bf14 ite ne
  1418. 8000a86: 4315 orrne r5, r2
  1419. CLEAR_BIT(EXTI->IMR, iocurrent);
  1420. 8000a88: 4395 biceq r5, r2
  1421. 8000a8a: 601d str r5, [r3, #0]
  1422. SET_BIT(EXTI->EMR, iocurrent);
  1423. 8000a8c: 685d ldr r5, [r3, #4]
  1424. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1425. 8000a8e: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1426. SET_BIT(EXTI->EMR, iocurrent);
  1427. 8000a92: bf14 ite ne
  1428. 8000a94: 4315 orrne r5, r2
  1429. CLEAR_BIT(EXTI->EMR, iocurrent);
  1430. 8000a96: 4395 biceq r5, r2
  1431. 8000a98: 605d str r5, [r3, #4]
  1432. SET_BIT(EXTI->RTSR, iocurrent);
  1433. 8000a9a: 689d ldr r5, [r3, #8]
  1434. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1435. 8000a9c: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1436. SET_BIT(EXTI->RTSR, iocurrent);
  1437. 8000aa0: bf14 ite ne
  1438. 8000aa2: 4315 orrne r5, r2
  1439. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1440. 8000aa4: 4395 biceq r5, r2
  1441. 8000aa6: 609d str r5, [r3, #8]
  1442. SET_BIT(EXTI->FTSR, iocurrent);
  1443. 8000aa8: 68dd ldr r5, [r3, #12]
  1444. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1445. 8000aaa: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1446. SET_BIT(EXTI->FTSR, iocurrent);
  1447. 8000aae: bf14 ite ne
  1448. 8000ab0: 432a orrne r2, r5
  1449. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1450. 8000ab2: ea25 0202 biceq.w r2, r5, r2
  1451. 8000ab6: 60da str r2, [r3, #12]
  1452. position++;
  1453. 8000ab8: 3601 adds r6, #1
  1454. 8000aba: e769 b.n 8000990 <HAL_GPIO_Init+0x14>
  1455. switch (GPIO_Init->Mode)
  1456. 8000abc: 2d03 cmp r5, #3
  1457. 8000abe: d025 beq.n 8000b0c <HAL_GPIO_Init+0x190>
  1458. 8000ac0: 2d11 cmp r5, #17
  1459. 8000ac2: d185 bne.n 80009d0 <HAL_GPIO_Init+0x54>
  1460. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1461. 8000ac4: 68cc ldr r4, [r1, #12]
  1462. 8000ac6: 3404 adds r4, #4
  1463. break;
  1464. 8000ac8: e782 b.n 80009d0 <HAL_GPIO_Init+0x54>
  1465. switch (GPIO_Init->Mode)
  1466. 8000aca: 4565 cmp r5, ip
  1467. 8000acc: d009 beq.n 8000ae2 <HAL_GPIO_Init+0x166>
  1468. 8000ace: d812 bhi.n 8000af6 <HAL_GPIO_Init+0x17a>
  1469. 8000ad0: f8df 9078 ldr.w r9, [pc, #120] ; 8000b4c <HAL_GPIO_Init+0x1d0>
  1470. 8000ad4: 454d cmp r5, r9
  1471. 8000ad6: d004 beq.n 8000ae2 <HAL_GPIO_Init+0x166>
  1472. 8000ad8: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1473. 8000adc: 454d cmp r5, r9
  1474. 8000ade: f47f af77 bne.w 80009d0 <HAL_GPIO_Init+0x54>
  1475. if (GPIO_Init->Pull == GPIO_NOPULL)
  1476. 8000ae2: 688c ldr r4, [r1, #8]
  1477. 8000ae4: b1e4 cbz r4, 8000b20 <HAL_GPIO_Init+0x1a4>
  1478. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1479. 8000ae6: 2c01 cmp r4, #1
  1480. GPIOx->BSRR = ioposition;
  1481. 8000ae8: bf0c ite eq
  1482. 8000aea: f8c0 8010 streq.w r8, [r0, #16]
  1483. GPIOx->BRR = ioposition;
  1484. 8000aee: f8c0 8014 strne.w r8, [r0, #20]
  1485. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1486. 8000af2: 2408 movs r4, #8
  1487. 8000af4: e76c b.n 80009d0 <HAL_GPIO_Init+0x54>
  1488. switch (GPIO_Init->Mode)
  1489. 8000af6: f8df 9058 ldr.w r9, [pc, #88] ; 8000b50 <HAL_GPIO_Init+0x1d4>
  1490. 8000afa: 454d cmp r5, r9
  1491. 8000afc: d0f1 beq.n 8000ae2 <HAL_GPIO_Init+0x166>
  1492. 8000afe: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1493. 8000b02: 454d cmp r5, r9
  1494. 8000b04: d0ed beq.n 8000ae2 <HAL_GPIO_Init+0x166>
  1495. 8000b06: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1496. 8000b0a: e7e7 b.n 8000adc <HAL_GPIO_Init+0x160>
  1497. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1498. 8000b0c: 2400 movs r4, #0
  1499. 8000b0e: e75f b.n 80009d0 <HAL_GPIO_Init+0x54>
  1500. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1501. 8000b10: 68cc ldr r4, [r1, #12]
  1502. break;
  1503. 8000b12: e75d b.n 80009d0 <HAL_GPIO_Init+0x54>
  1504. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1505. 8000b14: 68cc ldr r4, [r1, #12]
  1506. 8000b16: 3408 adds r4, #8
  1507. break;
  1508. 8000b18: e75a b.n 80009d0 <HAL_GPIO_Init+0x54>
  1509. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1510. 8000b1a: 68cc ldr r4, [r1, #12]
  1511. 8000b1c: 340c adds r4, #12
  1512. break;
  1513. 8000b1e: e757 b.n 80009d0 <HAL_GPIO_Init+0x54>
  1514. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1515. 8000b20: 2404 movs r4, #4
  1516. 8000b22: e755 b.n 80009d0 <HAL_GPIO_Init+0x54>
  1517. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1518. 8000b24: 2500 movs r5, #0
  1519. 8000b26: e7a4 b.n 8000a72 <HAL_GPIO_Init+0xf6>
  1520. 8000b28: 2501 movs r5, #1
  1521. 8000b2a: e7a2 b.n 8000a72 <HAL_GPIO_Init+0xf6>
  1522. 8000b2c: 2502 movs r5, #2
  1523. 8000b2e: e7a0 b.n 8000a72 <HAL_GPIO_Init+0xf6>
  1524. 8000b30: 2503 movs r5, #3
  1525. 8000b32: e79e b.n 8000a72 <HAL_GPIO_Init+0xf6>
  1526. 8000b34: 2504 movs r5, #4
  1527. 8000b36: e79c b.n 8000a72 <HAL_GPIO_Init+0xf6>
  1528. 8000b38: 40021000 .word 0x40021000
  1529. 8000b3c: 40010400 .word 0x40010400
  1530. 8000b40: 40010800 .word 0x40010800
  1531. 8000b44: 40011c00 .word 0x40011c00
  1532. 8000b48: 10210000 .word 0x10210000
  1533. 8000b4c: 10110000 .word 0x10110000
  1534. 8000b50: 10310000 .word 0x10310000
  1535. 08000b54 <HAL_GPIO_WritePin>:
  1536. {
  1537. /* Check the parameters */
  1538. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1539. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1540. if (PinState != GPIO_PIN_RESET)
  1541. 8000b54: b10a cbz r2, 8000b5a <HAL_GPIO_WritePin+0x6>
  1542. {
  1543. GPIOx->BSRR = GPIO_Pin;
  1544. }
  1545. else
  1546. {
  1547. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16u;
  1548. 8000b56: 6101 str r1, [r0, #16]
  1549. 8000b58: 4770 bx lr
  1550. 8000b5a: 0409 lsls r1, r1, #16
  1551. 8000b5c: e7fb b.n 8000b56 <HAL_GPIO_WritePin+0x2>
  1552. 08000b5e <HAL_GPIO_TogglePin>:
  1553. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1554. {
  1555. /* Check the parameters */
  1556. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1557. if ((GPIOx->ODR & GPIO_Pin) != 0x00u)
  1558. 8000b5e: 68c3 ldr r3, [r0, #12]
  1559. 8000b60: 420b tst r3, r1
  1560. {
  1561. GPIOx->BRR = (uint32_t)GPIO_Pin;
  1562. 8000b62: bf14 ite ne
  1563. 8000b64: 6141 strne r1, [r0, #20]
  1564. }
  1565. else
  1566. {
  1567. GPIOx->BSRR = (uint32_t)GPIO_Pin;
  1568. 8000b66: 6101 streq r1, [r0, #16]
  1569. 8000b68: 4770 bx lr
  1570. ...
  1571. 08000b6c <HAL_RCC_OscConfig>:
  1572. * supported by this macro. User should request a transition to HSE Off
  1573. * first and then HSE On or HSE Bypass.
  1574. * @retval HAL status
  1575. */
  1576. HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct)
  1577. {
  1578. 8000b6c: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1579. uint32_t tickstart;
  1580. uint32_t pll_config;
  1581. /* Check Null pointer */
  1582. if (RCC_OscInitStruct == NULL)
  1583. 8000b70: 4605 mov r5, r0
  1584. 8000b72: b908 cbnz r0, 8000b78 <HAL_RCC_OscConfig+0xc>
  1585. else
  1586. {
  1587. /* Check if there is a request to disable the PLL used as System clock source */
  1588. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  1589. {
  1590. return HAL_ERROR;
  1591. 8000b74: 2001 movs r0, #1
  1592. 8000b76: e03c b.n 8000bf2 <HAL_RCC_OscConfig+0x86>
  1593. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1594. 8000b78: 6803 ldr r3, [r0, #0]
  1595. 8000b7a: 07db lsls r3, r3, #31
  1596. 8000b7c: d410 bmi.n 8000ba0 <HAL_RCC_OscConfig+0x34>
  1597. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1598. 8000b7e: 682b ldr r3, [r5, #0]
  1599. 8000b80: 079f lsls r7, r3, #30
  1600. 8000b82: d45d bmi.n 8000c40 <HAL_RCC_OscConfig+0xd4>
  1601. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1602. 8000b84: 682b ldr r3, [r5, #0]
  1603. 8000b86: 0719 lsls r1, r3, #28
  1604. 8000b88: f100 8094 bmi.w 8000cb4 <HAL_RCC_OscConfig+0x148>
  1605. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1606. 8000b8c: 682b ldr r3, [r5, #0]
  1607. 8000b8e: 075a lsls r2, r3, #29
  1608. 8000b90: f100 80be bmi.w 8000d10 <HAL_RCC_OscConfig+0x1a4>
  1609. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1610. 8000b94: 69e8 ldr r0, [r5, #28]
  1611. 8000b96: 2800 cmp r0, #0
  1612. 8000b98: f040 812c bne.w 8000df4 <HAL_RCC_OscConfig+0x288>
  1613. }
  1614. }
  1615. }
  1616. }
  1617. return HAL_OK;
  1618. 8000b9c: 2000 movs r0, #0
  1619. 8000b9e: e028 b.n 8000bf2 <HAL_RCC_OscConfig+0x86>
  1620. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1621. 8000ba0: 4c8f ldr r4, [pc, #572] ; (8000de0 <HAL_RCC_OscConfig+0x274>)
  1622. 8000ba2: 6863 ldr r3, [r4, #4]
  1623. 8000ba4: f003 030c and.w r3, r3, #12
  1624. 8000ba8: 2b04 cmp r3, #4
  1625. 8000baa: d007 beq.n 8000bbc <HAL_RCC_OscConfig+0x50>
  1626. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1627. 8000bac: 6863 ldr r3, [r4, #4]
  1628. 8000bae: f003 030c and.w r3, r3, #12
  1629. 8000bb2: 2b08 cmp r3, #8
  1630. 8000bb4: d109 bne.n 8000bca <HAL_RCC_OscConfig+0x5e>
  1631. 8000bb6: 6863 ldr r3, [r4, #4]
  1632. 8000bb8: 03de lsls r6, r3, #15
  1633. 8000bba: d506 bpl.n 8000bca <HAL_RCC_OscConfig+0x5e>
  1634. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1635. 8000bbc: 6823 ldr r3, [r4, #0]
  1636. 8000bbe: 039c lsls r4, r3, #14
  1637. 8000bc0: d5dd bpl.n 8000b7e <HAL_RCC_OscConfig+0x12>
  1638. 8000bc2: 686b ldr r3, [r5, #4]
  1639. 8000bc4: 2b00 cmp r3, #0
  1640. 8000bc6: d1da bne.n 8000b7e <HAL_RCC_OscConfig+0x12>
  1641. 8000bc8: e7d4 b.n 8000b74 <HAL_RCC_OscConfig+0x8>
  1642. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1643. 8000bca: 686b ldr r3, [r5, #4]
  1644. 8000bcc: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1645. 8000bd0: d112 bne.n 8000bf8 <HAL_RCC_OscConfig+0x8c>
  1646. 8000bd2: 6823 ldr r3, [r4, #0]
  1647. 8000bd4: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1648. 8000bd8: 6023 str r3, [r4, #0]
  1649. tickstart = HAL_GetTick();
  1650. 8000bda: f7ff fb71 bl 80002c0 <HAL_GetTick>
  1651. 8000bde: 4606 mov r6, r0
  1652. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1653. 8000be0: 6823 ldr r3, [r4, #0]
  1654. 8000be2: 0398 lsls r0, r3, #14
  1655. 8000be4: d4cb bmi.n 8000b7e <HAL_RCC_OscConfig+0x12>
  1656. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  1657. 8000be6: f7ff fb6b bl 80002c0 <HAL_GetTick>
  1658. 8000bea: 1b80 subs r0, r0, r6
  1659. 8000bec: 2864 cmp r0, #100 ; 0x64
  1660. 8000bee: d9f7 bls.n 8000be0 <HAL_RCC_OscConfig+0x74>
  1661. return HAL_TIMEOUT;
  1662. 8000bf0: 2003 movs r0, #3
  1663. }
  1664. 8000bf2: b002 add sp, #8
  1665. 8000bf4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1666. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1667. 8000bf8: b99b cbnz r3, 8000c22 <HAL_RCC_OscConfig+0xb6>
  1668. 8000bfa: 6823 ldr r3, [r4, #0]
  1669. 8000bfc: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1670. 8000c00: 6023 str r3, [r4, #0]
  1671. 8000c02: 6823 ldr r3, [r4, #0]
  1672. 8000c04: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1673. 8000c08: 6023 str r3, [r4, #0]
  1674. tickstart = HAL_GetTick();
  1675. 8000c0a: f7ff fb59 bl 80002c0 <HAL_GetTick>
  1676. 8000c0e: 4606 mov r6, r0
  1677. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1678. 8000c10: 6823 ldr r3, [r4, #0]
  1679. 8000c12: 0399 lsls r1, r3, #14
  1680. 8000c14: d5b3 bpl.n 8000b7e <HAL_RCC_OscConfig+0x12>
  1681. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  1682. 8000c16: f7ff fb53 bl 80002c0 <HAL_GetTick>
  1683. 8000c1a: 1b80 subs r0, r0, r6
  1684. 8000c1c: 2864 cmp r0, #100 ; 0x64
  1685. 8000c1e: d9f7 bls.n 8000c10 <HAL_RCC_OscConfig+0xa4>
  1686. 8000c20: e7e6 b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1687. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1688. 8000c22: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1689. 8000c26: 6823 ldr r3, [r4, #0]
  1690. 8000c28: d103 bne.n 8000c32 <HAL_RCC_OscConfig+0xc6>
  1691. 8000c2a: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1692. 8000c2e: 6023 str r3, [r4, #0]
  1693. 8000c30: e7cf b.n 8000bd2 <HAL_RCC_OscConfig+0x66>
  1694. 8000c32: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1695. 8000c36: 6023 str r3, [r4, #0]
  1696. 8000c38: 6823 ldr r3, [r4, #0]
  1697. 8000c3a: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1698. 8000c3e: e7cb b.n 8000bd8 <HAL_RCC_OscConfig+0x6c>
  1699. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1700. 8000c40: 4c67 ldr r4, [pc, #412] ; (8000de0 <HAL_RCC_OscConfig+0x274>)
  1701. 8000c42: 6863 ldr r3, [r4, #4]
  1702. 8000c44: f013 0f0c tst.w r3, #12
  1703. 8000c48: d007 beq.n 8000c5a <HAL_RCC_OscConfig+0xee>
  1704. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1705. 8000c4a: 6863 ldr r3, [r4, #4]
  1706. 8000c4c: f003 030c and.w r3, r3, #12
  1707. 8000c50: 2b08 cmp r3, #8
  1708. 8000c52: d110 bne.n 8000c76 <HAL_RCC_OscConfig+0x10a>
  1709. 8000c54: 6863 ldr r3, [r4, #4]
  1710. 8000c56: 03da lsls r2, r3, #15
  1711. 8000c58: d40d bmi.n 8000c76 <HAL_RCC_OscConfig+0x10a>
  1712. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1713. 8000c5a: 6823 ldr r3, [r4, #0]
  1714. 8000c5c: 079b lsls r3, r3, #30
  1715. 8000c5e: d502 bpl.n 8000c66 <HAL_RCC_OscConfig+0xfa>
  1716. 8000c60: 692b ldr r3, [r5, #16]
  1717. 8000c62: 2b01 cmp r3, #1
  1718. 8000c64: d186 bne.n 8000b74 <HAL_RCC_OscConfig+0x8>
  1719. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1720. 8000c66: 6823 ldr r3, [r4, #0]
  1721. 8000c68: 696a ldr r2, [r5, #20]
  1722. 8000c6a: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1723. 8000c6e: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1724. 8000c72: 6023 str r3, [r4, #0]
  1725. 8000c74: e786 b.n 8000b84 <HAL_RCC_OscConfig+0x18>
  1726. if (RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1727. 8000c76: 692a ldr r2, [r5, #16]
  1728. 8000c78: 4b5a ldr r3, [pc, #360] ; (8000de4 <HAL_RCC_OscConfig+0x278>)
  1729. 8000c7a: b16a cbz r2, 8000c98 <HAL_RCC_OscConfig+0x12c>
  1730. __HAL_RCC_HSI_ENABLE();
  1731. 8000c7c: 2201 movs r2, #1
  1732. 8000c7e: 601a str r2, [r3, #0]
  1733. tickstart = HAL_GetTick();
  1734. 8000c80: f7ff fb1e bl 80002c0 <HAL_GetTick>
  1735. 8000c84: 4606 mov r6, r0
  1736. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1737. 8000c86: 6823 ldr r3, [r4, #0]
  1738. 8000c88: 079f lsls r7, r3, #30
  1739. 8000c8a: d4ec bmi.n 8000c66 <HAL_RCC_OscConfig+0xfa>
  1740. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  1741. 8000c8c: f7ff fb18 bl 80002c0 <HAL_GetTick>
  1742. 8000c90: 1b80 subs r0, r0, r6
  1743. 8000c92: 2802 cmp r0, #2
  1744. 8000c94: d9f7 bls.n 8000c86 <HAL_RCC_OscConfig+0x11a>
  1745. 8000c96: e7ab b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1746. __HAL_RCC_HSI_DISABLE();
  1747. 8000c98: 601a str r2, [r3, #0]
  1748. tickstart = HAL_GetTick();
  1749. 8000c9a: f7ff fb11 bl 80002c0 <HAL_GetTick>
  1750. 8000c9e: 4606 mov r6, r0
  1751. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1752. 8000ca0: 6823 ldr r3, [r4, #0]
  1753. 8000ca2: 0798 lsls r0, r3, #30
  1754. 8000ca4: f57f af6e bpl.w 8000b84 <HAL_RCC_OscConfig+0x18>
  1755. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  1756. 8000ca8: f7ff fb0a bl 80002c0 <HAL_GetTick>
  1757. 8000cac: 1b80 subs r0, r0, r6
  1758. 8000cae: 2802 cmp r0, #2
  1759. 8000cb0: d9f6 bls.n 8000ca0 <HAL_RCC_OscConfig+0x134>
  1760. 8000cb2: e79d b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1761. if (RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1762. 8000cb4: 69aa ldr r2, [r5, #24]
  1763. 8000cb6: 4c4a ldr r4, [pc, #296] ; (8000de0 <HAL_RCC_OscConfig+0x274>)
  1764. 8000cb8: 4b4b ldr r3, [pc, #300] ; (8000de8 <HAL_RCC_OscConfig+0x27c>)
  1765. 8000cba: b1da cbz r2, 8000cf4 <HAL_RCC_OscConfig+0x188>
  1766. __HAL_RCC_LSI_ENABLE();
  1767. 8000cbc: 2201 movs r2, #1
  1768. 8000cbe: 601a str r2, [r3, #0]
  1769. tickstart = HAL_GetTick();
  1770. 8000cc0: f7ff fafe bl 80002c0 <HAL_GetTick>
  1771. 8000cc4: 4606 mov r6, r0
  1772. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1773. 8000cc6: 6a63 ldr r3, [r4, #36] ; 0x24
  1774. 8000cc8: 079b lsls r3, r3, #30
  1775. 8000cca: d50d bpl.n 8000ce8 <HAL_RCC_OscConfig+0x17c>
  1776. * @param mdelay: specifies the delay time length, in milliseconds.
  1777. * @retval None
  1778. */
  1779. static void RCC_Delay(uint32_t mdelay)
  1780. {
  1781. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1782. 8000ccc: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1783. 8000cd0: 4b46 ldr r3, [pc, #280] ; (8000dec <HAL_RCC_OscConfig+0x280>)
  1784. 8000cd2: 681b ldr r3, [r3, #0]
  1785. 8000cd4: fbb3 f3f2 udiv r3, r3, r2
  1786. 8000cd8: 9301 str r3, [sp, #4]
  1787. do
  1788. {
  1789. __NOP();
  1790. 8000cda: bf00 nop
  1791. }
  1792. while (Delay --);
  1793. 8000cdc: 9b01 ldr r3, [sp, #4]
  1794. 8000cde: 1e5a subs r2, r3, #1
  1795. 8000ce0: 9201 str r2, [sp, #4]
  1796. 8000ce2: 2b00 cmp r3, #0
  1797. 8000ce4: d1f9 bne.n 8000cda <HAL_RCC_OscConfig+0x16e>
  1798. 8000ce6: e751 b.n 8000b8c <HAL_RCC_OscConfig+0x20>
  1799. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  1800. 8000ce8: f7ff faea bl 80002c0 <HAL_GetTick>
  1801. 8000cec: 1b80 subs r0, r0, r6
  1802. 8000cee: 2802 cmp r0, #2
  1803. 8000cf0: d9e9 bls.n 8000cc6 <HAL_RCC_OscConfig+0x15a>
  1804. 8000cf2: e77d b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1805. __HAL_RCC_LSI_DISABLE();
  1806. 8000cf4: 601a str r2, [r3, #0]
  1807. tickstart = HAL_GetTick();
  1808. 8000cf6: f7ff fae3 bl 80002c0 <HAL_GetTick>
  1809. 8000cfa: 4606 mov r6, r0
  1810. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  1811. 8000cfc: 6a63 ldr r3, [r4, #36] ; 0x24
  1812. 8000cfe: 079f lsls r7, r3, #30
  1813. 8000d00: f57f af44 bpl.w 8000b8c <HAL_RCC_OscConfig+0x20>
  1814. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  1815. 8000d04: f7ff fadc bl 80002c0 <HAL_GetTick>
  1816. 8000d08: 1b80 subs r0, r0, r6
  1817. 8000d0a: 2802 cmp r0, #2
  1818. 8000d0c: d9f6 bls.n 8000cfc <HAL_RCC_OscConfig+0x190>
  1819. 8000d0e: e76f b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1820. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  1821. 8000d10: 4c33 ldr r4, [pc, #204] ; (8000de0 <HAL_RCC_OscConfig+0x274>)
  1822. 8000d12: 69e3 ldr r3, [r4, #28]
  1823. 8000d14: 00d8 lsls r0, r3, #3
  1824. 8000d16: d424 bmi.n 8000d62 <HAL_RCC_OscConfig+0x1f6>
  1825. pwrclkchanged = SET;
  1826. 8000d18: 2701 movs r7, #1
  1827. __HAL_RCC_PWR_CLK_ENABLE();
  1828. 8000d1a: 69e3 ldr r3, [r4, #28]
  1829. 8000d1c: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  1830. 8000d20: 61e3 str r3, [r4, #28]
  1831. 8000d22: 69e3 ldr r3, [r4, #28]
  1832. 8000d24: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  1833. 8000d28: 9300 str r3, [sp, #0]
  1834. 8000d2a: 9b00 ldr r3, [sp, #0]
  1835. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1836. 8000d2c: 4e30 ldr r6, [pc, #192] ; (8000df0 <HAL_RCC_OscConfig+0x284>)
  1837. 8000d2e: 6833 ldr r3, [r6, #0]
  1838. 8000d30: 05d9 lsls r1, r3, #23
  1839. 8000d32: d518 bpl.n 8000d66 <HAL_RCC_OscConfig+0x1fa>
  1840. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1841. 8000d34: 68eb ldr r3, [r5, #12]
  1842. 8000d36: 2b01 cmp r3, #1
  1843. 8000d38: d126 bne.n 8000d88 <HAL_RCC_OscConfig+0x21c>
  1844. 8000d3a: 6a23 ldr r3, [r4, #32]
  1845. 8000d3c: f043 0301 orr.w r3, r3, #1
  1846. 8000d40: 6223 str r3, [r4, #32]
  1847. tickstart = HAL_GetTick();
  1848. 8000d42: f7ff fabd bl 80002c0 <HAL_GetTick>
  1849. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  1850. 8000d46: f241 3688 movw r6, #5000 ; 0x1388
  1851. tickstart = HAL_GetTick();
  1852. 8000d4a: 4680 mov r8, r0
  1853. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  1854. 8000d4c: 6a23 ldr r3, [r4, #32]
  1855. 8000d4e: 079b lsls r3, r3, #30
  1856. 8000d50: d53f bpl.n 8000dd2 <HAL_RCC_OscConfig+0x266>
  1857. if (pwrclkchanged == SET)
  1858. 8000d52: 2f00 cmp r7, #0
  1859. 8000d54: f43f af1e beq.w 8000b94 <HAL_RCC_OscConfig+0x28>
  1860. __HAL_RCC_PWR_CLK_DISABLE();
  1861. 8000d58: 69e3 ldr r3, [r4, #28]
  1862. 8000d5a: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  1863. 8000d5e: 61e3 str r3, [r4, #28]
  1864. 8000d60: e718 b.n 8000b94 <HAL_RCC_OscConfig+0x28>
  1865. FlagStatus pwrclkchanged = RESET;
  1866. 8000d62: 2700 movs r7, #0
  1867. 8000d64: e7e2 b.n 8000d2c <HAL_RCC_OscConfig+0x1c0>
  1868. SET_BIT(PWR->CR, PWR_CR_DBP);
  1869. 8000d66: 6833 ldr r3, [r6, #0]
  1870. 8000d68: f443 7380 orr.w r3, r3, #256 ; 0x100
  1871. 8000d6c: 6033 str r3, [r6, #0]
  1872. tickstart = HAL_GetTick();
  1873. 8000d6e: f7ff faa7 bl 80002c0 <HAL_GetTick>
  1874. 8000d72: 4680 mov r8, r0
  1875. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1876. 8000d74: 6833 ldr r3, [r6, #0]
  1877. 8000d76: 05da lsls r2, r3, #23
  1878. 8000d78: d4dc bmi.n 8000d34 <HAL_RCC_OscConfig+0x1c8>
  1879. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  1880. 8000d7a: f7ff faa1 bl 80002c0 <HAL_GetTick>
  1881. 8000d7e: eba0 0008 sub.w r0, r0, r8
  1882. 8000d82: 2864 cmp r0, #100 ; 0x64
  1883. 8000d84: d9f6 bls.n 8000d74 <HAL_RCC_OscConfig+0x208>
  1884. 8000d86: e733 b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1885. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1886. 8000d88: b9ab cbnz r3, 8000db6 <HAL_RCC_OscConfig+0x24a>
  1887. 8000d8a: 6a23 ldr r3, [r4, #32]
  1888. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  1889. 8000d8c: f241 3888 movw r8, #5000 ; 0x1388
  1890. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1891. 8000d90: f023 0301 bic.w r3, r3, #1
  1892. 8000d94: 6223 str r3, [r4, #32]
  1893. 8000d96: 6a23 ldr r3, [r4, #32]
  1894. 8000d98: f023 0304 bic.w r3, r3, #4
  1895. 8000d9c: 6223 str r3, [r4, #32]
  1896. tickstart = HAL_GetTick();
  1897. 8000d9e: f7ff fa8f bl 80002c0 <HAL_GetTick>
  1898. 8000da2: 4606 mov r6, r0
  1899. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  1900. 8000da4: 6a23 ldr r3, [r4, #32]
  1901. 8000da6: 0798 lsls r0, r3, #30
  1902. 8000da8: d5d3 bpl.n 8000d52 <HAL_RCC_OscConfig+0x1e6>
  1903. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  1904. 8000daa: f7ff fa89 bl 80002c0 <HAL_GetTick>
  1905. 8000dae: 1b80 subs r0, r0, r6
  1906. 8000db0: 4540 cmp r0, r8
  1907. 8000db2: d9f7 bls.n 8000da4 <HAL_RCC_OscConfig+0x238>
  1908. 8000db4: e71c b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1909. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1910. 8000db6: 2b05 cmp r3, #5
  1911. 8000db8: 6a23 ldr r3, [r4, #32]
  1912. 8000dba: d103 bne.n 8000dc4 <HAL_RCC_OscConfig+0x258>
  1913. 8000dbc: f043 0304 orr.w r3, r3, #4
  1914. 8000dc0: 6223 str r3, [r4, #32]
  1915. 8000dc2: e7ba b.n 8000d3a <HAL_RCC_OscConfig+0x1ce>
  1916. 8000dc4: f023 0301 bic.w r3, r3, #1
  1917. 8000dc8: 6223 str r3, [r4, #32]
  1918. 8000dca: 6a23 ldr r3, [r4, #32]
  1919. 8000dcc: f023 0304 bic.w r3, r3, #4
  1920. 8000dd0: e7b6 b.n 8000d40 <HAL_RCC_OscConfig+0x1d4>
  1921. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  1922. 8000dd2: f7ff fa75 bl 80002c0 <HAL_GetTick>
  1923. 8000dd6: eba0 0008 sub.w r0, r0, r8
  1924. 8000dda: 42b0 cmp r0, r6
  1925. 8000ddc: d9b6 bls.n 8000d4c <HAL_RCC_OscConfig+0x1e0>
  1926. 8000dde: e707 b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1927. 8000de0: 40021000 .word 0x40021000
  1928. 8000de4: 42420000 .word 0x42420000
  1929. 8000de8: 42420480 .word 0x42420480
  1930. 8000dec: 20000018 .word 0x20000018
  1931. 8000df0: 40007000 .word 0x40007000
  1932. if (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1933. 8000df4: 4b2a ldr r3, [pc, #168] ; (8000ea0 <HAL_RCC_OscConfig+0x334>)
  1934. 8000df6: 685a ldr r2, [r3, #4]
  1935. 8000df8: 461c mov r4, r3
  1936. 8000dfa: f002 020c and.w r2, r2, #12
  1937. 8000dfe: 2a08 cmp r2, #8
  1938. 8000e00: d03d beq.n 8000e7e <HAL_RCC_OscConfig+0x312>
  1939. 8000e02: 2300 movs r3, #0
  1940. 8000e04: 4e27 ldr r6, [pc, #156] ; (8000ea4 <HAL_RCC_OscConfig+0x338>)
  1941. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1942. 8000e06: 2802 cmp r0, #2
  1943. __HAL_RCC_PLL_DISABLE();
  1944. 8000e08: 6033 str r3, [r6, #0]
  1945. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1946. 8000e0a: d12b bne.n 8000e64 <HAL_RCC_OscConfig+0x2f8>
  1947. tickstart = HAL_GetTick();
  1948. 8000e0c: f7ff fa58 bl 80002c0 <HAL_GetTick>
  1949. 8000e10: 4607 mov r7, r0
  1950. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1951. 8000e12: 6823 ldr r3, [r4, #0]
  1952. 8000e14: 0199 lsls r1, r3, #6
  1953. 8000e16: d41f bmi.n 8000e58 <HAL_RCC_OscConfig+0x2ec>
  1954. if (RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  1955. 8000e18: 6a2b ldr r3, [r5, #32]
  1956. 8000e1a: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1957. 8000e1e: d105 bne.n 8000e2c <HAL_RCC_OscConfig+0x2c0>
  1958. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  1959. 8000e20: 6862 ldr r2, [r4, #4]
  1960. 8000e22: 68a9 ldr r1, [r5, #8]
  1961. 8000e24: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  1962. 8000e28: 430a orrs r2, r1
  1963. 8000e2a: 6062 str r2, [r4, #4]
  1964. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  1965. 8000e2c: 6a69 ldr r1, [r5, #36] ; 0x24
  1966. 8000e2e: 6862 ldr r2, [r4, #4]
  1967. 8000e30: 430b orrs r3, r1
  1968. 8000e32: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  1969. 8000e36: 4313 orrs r3, r2
  1970. 8000e38: 6063 str r3, [r4, #4]
  1971. __HAL_RCC_PLL_ENABLE();
  1972. 8000e3a: 2301 movs r3, #1
  1973. 8000e3c: 6033 str r3, [r6, #0]
  1974. tickstart = HAL_GetTick();
  1975. 8000e3e: f7ff fa3f bl 80002c0 <HAL_GetTick>
  1976. 8000e42: 4605 mov r5, r0
  1977. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  1978. 8000e44: 6823 ldr r3, [r4, #0]
  1979. 8000e46: 019a lsls r2, r3, #6
  1980. 8000e48: f53f aea8 bmi.w 8000b9c <HAL_RCC_OscConfig+0x30>
  1981. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  1982. 8000e4c: f7ff fa38 bl 80002c0 <HAL_GetTick>
  1983. 8000e50: 1b40 subs r0, r0, r5
  1984. 8000e52: 2802 cmp r0, #2
  1985. 8000e54: d9f6 bls.n 8000e44 <HAL_RCC_OscConfig+0x2d8>
  1986. 8000e56: e6cb b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1987. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  1988. 8000e58: f7ff fa32 bl 80002c0 <HAL_GetTick>
  1989. 8000e5c: 1bc0 subs r0, r0, r7
  1990. 8000e5e: 2802 cmp r0, #2
  1991. 8000e60: d9d7 bls.n 8000e12 <HAL_RCC_OscConfig+0x2a6>
  1992. 8000e62: e6c5 b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  1993. tickstart = HAL_GetTick();
  1994. 8000e64: f7ff fa2c bl 80002c0 <HAL_GetTick>
  1995. 8000e68: 4605 mov r5, r0
  1996. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1997. 8000e6a: 6823 ldr r3, [r4, #0]
  1998. 8000e6c: 019b lsls r3, r3, #6
  1999. 8000e6e: f57f ae95 bpl.w 8000b9c <HAL_RCC_OscConfig+0x30>
  2000. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2001. 8000e72: f7ff fa25 bl 80002c0 <HAL_GetTick>
  2002. 8000e76: 1b40 subs r0, r0, r5
  2003. 8000e78: 2802 cmp r0, #2
  2004. 8000e7a: d9f6 bls.n 8000e6a <HAL_RCC_OscConfig+0x2fe>
  2005. 8000e7c: e6b8 b.n 8000bf0 <HAL_RCC_OscConfig+0x84>
  2006. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  2007. 8000e7e: 2801 cmp r0, #1
  2008. 8000e80: f43f aeb7 beq.w 8000bf2 <HAL_RCC_OscConfig+0x86>
  2009. pll_config = RCC->CFGR;
  2010. 8000e84: 6858 ldr r0, [r3, #4]
  2011. if ((READ_BIT(pll_config, RCC_CFGR_PLLSRC) != RCC_OscInitStruct->PLL.PLLSource) ||
  2012. 8000e86: 6a2b ldr r3, [r5, #32]
  2013. 8000e88: f400 3280 and.w r2, r0, #65536 ; 0x10000
  2014. 8000e8c: 429a cmp r2, r3
  2015. 8000e8e: f47f ae71 bne.w 8000b74 <HAL_RCC_OscConfig+0x8>
  2016. 8000e92: 6a6b ldr r3, [r5, #36] ; 0x24
  2017. (READ_BIT(pll_config, RCC_CFGR_PLLMULL) != RCC_OscInitStruct->PLL.PLLMUL))
  2018. 8000e94: f400 1070 and.w r0, r0, #3932160 ; 0x3c0000
  2019. return HAL_ERROR;
  2020. 8000e98: 1ac0 subs r0, r0, r3
  2021. 8000e9a: bf18 it ne
  2022. 8000e9c: 2001 movne r0, #1
  2023. 8000e9e: e6a8 b.n 8000bf2 <HAL_RCC_OscConfig+0x86>
  2024. 8000ea0: 40021000 .word 0x40021000
  2025. 8000ea4: 42420060 .word 0x42420060
  2026. 08000ea8 <HAL_RCC_GetSysClockFreq>:
  2027. {
  2028. 8000ea8: b530 push {r4, r5, lr}
  2029. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2030. 8000eaa: 4b19 ldr r3, [pc, #100] ; (8000f10 <HAL_RCC_GetSysClockFreq+0x68>)
  2031. {
  2032. 8000eac: b087 sub sp, #28
  2033. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2034. 8000eae: ac02 add r4, sp, #8
  2035. 8000eb0: f103 0510 add.w r5, r3, #16
  2036. 8000eb4: 4622 mov r2, r4
  2037. 8000eb6: 6818 ldr r0, [r3, #0]
  2038. 8000eb8: 6859 ldr r1, [r3, #4]
  2039. 8000eba: 3308 adds r3, #8
  2040. 8000ebc: c203 stmia r2!, {r0, r1}
  2041. 8000ebe: 42ab cmp r3, r5
  2042. 8000ec0: 4614 mov r4, r2
  2043. 8000ec2: d1f7 bne.n 8000eb4 <HAL_RCC_GetSysClockFreq+0xc>
  2044. const uint8_t aPredivFactorTable[2] = {1, 2};
  2045. 8000ec4: 2301 movs r3, #1
  2046. 8000ec6: f88d 3004 strb.w r3, [sp, #4]
  2047. 8000eca: 2302 movs r3, #2
  2048. tmpreg = RCC->CFGR;
  2049. 8000ecc: 4911 ldr r1, [pc, #68] ; (8000f14 <HAL_RCC_GetSysClockFreq+0x6c>)
  2050. const uint8_t aPredivFactorTable[2] = {1, 2};
  2051. 8000ece: f88d 3005 strb.w r3, [sp, #5]
  2052. tmpreg = RCC->CFGR;
  2053. 8000ed2: 684b ldr r3, [r1, #4]
  2054. switch (tmpreg & RCC_CFGR_SWS)
  2055. 8000ed4: f003 020c and.w r2, r3, #12
  2056. 8000ed8: 2a08 cmp r2, #8
  2057. 8000eda: d117 bne.n 8000f0c <HAL_RCC_GetSysClockFreq+0x64>
  2058. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2059. 8000edc: f3c3 4283 ubfx r2, r3, #18, #4
  2060. 8000ee0: a806 add r0, sp, #24
  2061. 8000ee2: 4402 add r2, r0
  2062. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2063. 8000ee4: 03db lsls r3, r3, #15
  2064. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2065. 8000ee6: f812 2c10 ldrb.w r2, [r2, #-16]
  2066. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2067. 8000eea: d50c bpl.n 8000f06 <HAL_RCC_GetSysClockFreq+0x5e>
  2068. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2069. 8000eec: 684b ldr r3, [r1, #4]
  2070. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2071. 8000eee: 480a ldr r0, [pc, #40] ; (8000f18 <HAL_RCC_GetSysClockFreq+0x70>)
  2072. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2073. 8000ef0: f3c3 4340 ubfx r3, r3, #17, #1
  2074. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2075. 8000ef4: 4350 muls r0, r2
  2076. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2077. 8000ef6: aa06 add r2, sp, #24
  2078. 8000ef8: 4413 add r3, r2
  2079. 8000efa: f813 3c14 ldrb.w r3, [r3, #-20]
  2080. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2081. 8000efe: fbb0 f0f3 udiv r0, r0, r3
  2082. }
  2083. 8000f02: b007 add sp, #28
  2084. 8000f04: bd30 pop {r4, r5, pc}
  2085. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2086. 8000f06: 4805 ldr r0, [pc, #20] ; (8000f1c <HAL_RCC_GetSysClockFreq+0x74>)
  2087. 8000f08: 4350 muls r0, r2
  2088. 8000f0a: e7fa b.n 8000f02 <HAL_RCC_GetSysClockFreq+0x5a>
  2089. sysclockfreq = HSE_VALUE;
  2090. 8000f0c: 4802 ldr r0, [pc, #8] ; (8000f18 <HAL_RCC_GetSysClockFreq+0x70>)
  2091. return sysclockfreq;
  2092. 8000f0e: e7f8 b.n 8000f02 <HAL_RCC_GetSysClockFreq+0x5a>
  2093. 8000f10: 08003158 .word 0x08003158
  2094. 8000f14: 40021000 .word 0x40021000
  2095. 8000f18: 007a1200 .word 0x007a1200
  2096. 8000f1c: 003d0900 .word 0x003d0900
  2097. 08000f20 <HAL_RCC_ClockConfig>:
  2098. {
  2099. 8000f20: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2100. 8000f24: 460d mov r5, r1
  2101. if (RCC_ClkInitStruct == NULL)
  2102. 8000f26: 4604 mov r4, r0
  2103. 8000f28: b910 cbnz r0, 8000f30 <HAL_RCC_ClockConfig+0x10>
  2104. return HAL_ERROR;
  2105. 8000f2a: 2001 movs r0, #1
  2106. 8000f2c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2107. if (FLatency > __HAL_FLASH_GET_LATENCY())
  2108. 8000f30: 4a45 ldr r2, [pc, #276] ; (8001048 <HAL_RCC_ClockConfig+0x128>)
  2109. 8000f32: 6813 ldr r3, [r2, #0]
  2110. 8000f34: f003 0307 and.w r3, r3, #7
  2111. 8000f38: 428b cmp r3, r1
  2112. 8000f3a: d329 bcc.n 8000f90 <HAL_RCC_ClockConfig+0x70>
  2113. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2114. 8000f3c: 6821 ldr r1, [r4, #0]
  2115. 8000f3e: 078e lsls r6, r1, #30
  2116. 8000f40: d431 bmi.n 8000fa6 <HAL_RCC_ClockConfig+0x86>
  2117. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2118. 8000f42: 07ca lsls r2, r1, #31
  2119. 8000f44: d444 bmi.n 8000fd0 <HAL_RCC_ClockConfig+0xb0>
  2120. if (FLatency < __HAL_FLASH_GET_LATENCY())
  2121. 8000f46: 4a40 ldr r2, [pc, #256] ; (8001048 <HAL_RCC_ClockConfig+0x128>)
  2122. 8000f48: 6813 ldr r3, [r2, #0]
  2123. 8000f4a: f003 0307 and.w r3, r3, #7
  2124. 8000f4e: 429d cmp r5, r3
  2125. 8000f50: d367 bcc.n 8001022 <HAL_RCC_ClockConfig+0x102>
  2126. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2127. 8000f52: 6822 ldr r2, [r4, #0]
  2128. 8000f54: 4d3d ldr r5, [pc, #244] ; (800104c <HAL_RCC_ClockConfig+0x12c>)
  2129. 8000f56: f012 0f04 tst.w r2, #4
  2130. 8000f5a: d16e bne.n 800103a <HAL_RCC_ClockConfig+0x11a>
  2131. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2132. 8000f5c: 0713 lsls r3, r2, #28
  2133. 8000f5e: d506 bpl.n 8000f6e <HAL_RCC_ClockConfig+0x4e>
  2134. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2135. 8000f60: 686b ldr r3, [r5, #4]
  2136. 8000f62: 6922 ldr r2, [r4, #16]
  2137. 8000f64: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2138. 8000f68: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2139. 8000f6c: 606b str r3, [r5, #4]
  2140. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos];
  2141. 8000f6e: f7ff ff9b bl 8000ea8 <HAL_RCC_GetSysClockFreq>
  2142. 8000f72: 686b ldr r3, [r5, #4]
  2143. 8000f74: 4a36 ldr r2, [pc, #216] ; (8001050 <HAL_RCC_ClockConfig+0x130>)
  2144. 8000f76: f3c3 1303 ubfx r3, r3, #4, #4
  2145. 8000f7a: 5cd3 ldrb r3, [r2, r3]
  2146. 8000f7c: 40d8 lsrs r0, r3
  2147. 8000f7e: 4b35 ldr r3, [pc, #212] ; (8001054 <HAL_RCC_ClockConfig+0x134>)
  2148. 8000f80: 6018 str r0, [r3, #0]
  2149. HAL_InitTick(uwTickPrio);
  2150. 8000f82: 4b35 ldr r3, [pc, #212] ; (8001058 <HAL_RCC_ClockConfig+0x138>)
  2151. 8000f84: 6818 ldr r0, [r3, #0]
  2152. 8000f86: f7ff f959 bl 800023c <HAL_InitTick>
  2153. return HAL_OK;
  2154. 8000f8a: 2000 movs r0, #0
  2155. 8000f8c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2156. __HAL_FLASH_SET_LATENCY(FLatency);
  2157. 8000f90: 6813 ldr r3, [r2, #0]
  2158. 8000f92: f023 0307 bic.w r3, r3, #7
  2159. 8000f96: 430b orrs r3, r1
  2160. 8000f98: 6013 str r3, [r2, #0]
  2161. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  2162. 8000f9a: 6813 ldr r3, [r2, #0]
  2163. 8000f9c: f003 0307 and.w r3, r3, #7
  2164. 8000fa0: 4299 cmp r1, r3
  2165. 8000fa2: d1c2 bne.n 8000f2a <HAL_RCC_ClockConfig+0xa>
  2166. 8000fa4: e7ca b.n 8000f3c <HAL_RCC_ClockConfig+0x1c>
  2167. 8000fa6: 4b29 ldr r3, [pc, #164] ; (800104c <HAL_RCC_ClockConfig+0x12c>)
  2168. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2169. 8000fa8: f011 0f04 tst.w r1, #4
  2170. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2171. 8000fac: bf1e ittt ne
  2172. 8000fae: 685a ldrne r2, [r3, #4]
  2173. 8000fb0: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2174. 8000fb4: 605a strne r2, [r3, #4]
  2175. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2176. 8000fb6: 0708 lsls r0, r1, #28
  2177. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2178. 8000fb8: bf42 ittt mi
  2179. 8000fba: 685a ldrmi r2, [r3, #4]
  2180. 8000fbc: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2181. 8000fc0: 605a strmi r2, [r3, #4]
  2182. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2183. 8000fc2: 685a ldr r2, [r3, #4]
  2184. 8000fc4: 68a0 ldr r0, [r4, #8]
  2185. 8000fc6: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2186. 8000fca: 4302 orrs r2, r0
  2187. 8000fcc: 605a str r2, [r3, #4]
  2188. 8000fce: e7b8 b.n 8000f42 <HAL_RCC_ClockConfig+0x22>
  2189. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2190. 8000fd0: 6862 ldr r2, [r4, #4]
  2191. 8000fd2: 4e1e ldr r6, [pc, #120] ; (800104c <HAL_RCC_ClockConfig+0x12c>)
  2192. 8000fd4: 2a01 cmp r2, #1
  2193. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2194. 8000fd6: 6833 ldr r3, [r6, #0]
  2195. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2196. 8000fd8: d11b bne.n 8001012 <HAL_RCC_ClockConfig+0xf2>
  2197. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2198. 8000fda: f413 3f00 tst.w r3, #131072 ; 0x20000
  2199. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2200. 8000fde: d0a4 beq.n 8000f2a <HAL_RCC_ClockConfig+0xa>
  2201. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2202. 8000fe0: 6873 ldr r3, [r6, #4]
  2203. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  2204. 8000fe2: f241 3888 movw r8, #5000 ; 0x1388
  2205. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2206. 8000fe6: f023 0303 bic.w r3, r3, #3
  2207. 8000fea: 4313 orrs r3, r2
  2208. 8000fec: 6073 str r3, [r6, #4]
  2209. tickstart = HAL_GetTick();
  2210. 8000fee: f7ff f967 bl 80002c0 <HAL_GetTick>
  2211. 8000ff2: 4607 mov r7, r0
  2212. while (__HAL_RCC_GET_SYSCLK_SOURCE() != (RCC_ClkInitStruct->SYSCLKSource << RCC_CFGR_SWS_Pos))
  2213. 8000ff4: 6873 ldr r3, [r6, #4]
  2214. 8000ff6: 6862 ldr r2, [r4, #4]
  2215. 8000ff8: f003 030c and.w r3, r3, #12
  2216. 8000ffc: ebb3 0f82 cmp.w r3, r2, lsl #2
  2217. 8001000: d0a1 beq.n 8000f46 <HAL_RCC_ClockConfig+0x26>
  2218. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  2219. 8001002: f7ff f95d bl 80002c0 <HAL_GetTick>
  2220. 8001006: 1bc0 subs r0, r0, r7
  2221. 8001008: 4540 cmp r0, r8
  2222. 800100a: d9f3 bls.n 8000ff4 <HAL_RCC_ClockConfig+0xd4>
  2223. return HAL_TIMEOUT;
  2224. 800100c: 2003 movs r0, #3
  2225. }
  2226. 800100e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2227. else if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2228. 8001012: 2a02 cmp r2, #2
  2229. 8001014: d102 bne.n 800101c <HAL_RCC_ClockConfig+0xfc>
  2230. if (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2231. 8001016: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2232. 800101a: e7e0 b.n 8000fde <HAL_RCC_ClockConfig+0xbe>
  2233. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2234. 800101c: f013 0f02 tst.w r3, #2
  2235. 8001020: e7dd b.n 8000fde <HAL_RCC_ClockConfig+0xbe>
  2236. __HAL_FLASH_SET_LATENCY(FLatency);
  2237. 8001022: 6813 ldr r3, [r2, #0]
  2238. 8001024: f023 0307 bic.w r3, r3, #7
  2239. 8001028: 432b orrs r3, r5
  2240. 800102a: 6013 str r3, [r2, #0]
  2241. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  2242. 800102c: 6813 ldr r3, [r2, #0]
  2243. 800102e: f003 0307 and.w r3, r3, #7
  2244. 8001032: 429d cmp r5, r3
  2245. 8001034: f47f af79 bne.w 8000f2a <HAL_RCC_ClockConfig+0xa>
  2246. 8001038: e78b b.n 8000f52 <HAL_RCC_ClockConfig+0x32>
  2247. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2248. 800103a: 686b ldr r3, [r5, #4]
  2249. 800103c: 68e1 ldr r1, [r4, #12]
  2250. 800103e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2251. 8001042: 430b orrs r3, r1
  2252. 8001044: 606b str r3, [r5, #4]
  2253. 8001046: e789 b.n 8000f5c <HAL_RCC_ClockConfig+0x3c>
  2254. 8001048: 40022000 .word 0x40022000
  2255. 800104c: 40021000 .word 0x40021000
  2256. 8001050: 080031c3 .word 0x080031c3
  2257. 8001054: 20000018 .word 0x20000018
  2258. 8001058: 20000004 .word 0x20000004
  2259. 0800105c <HAL_RCC_GetPCLK1Freq>:
  2260. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2261. 800105c: 4b04 ldr r3, [pc, #16] ; (8001070 <HAL_RCC_GetPCLK1Freq+0x14>)
  2262. 800105e: 4a05 ldr r2, [pc, #20] ; (8001074 <HAL_RCC_GetPCLK1Freq+0x18>)
  2263. 8001060: 685b ldr r3, [r3, #4]
  2264. 8001062: f3c3 2302 ubfx r3, r3, #8, #3
  2265. 8001066: 5cd3 ldrb r3, [r2, r3]
  2266. 8001068: 4a03 ldr r2, [pc, #12] ; (8001078 <HAL_RCC_GetPCLK1Freq+0x1c>)
  2267. 800106a: 6810 ldr r0, [r2, #0]
  2268. }
  2269. 800106c: 40d8 lsrs r0, r3
  2270. 800106e: 4770 bx lr
  2271. 8001070: 40021000 .word 0x40021000
  2272. 8001074: 080031d3 .word 0x080031d3
  2273. 8001078: 20000018 .word 0x20000018
  2274. 0800107c <HAL_RCC_GetPCLK2Freq>:
  2275. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2276. 800107c: 4b04 ldr r3, [pc, #16] ; (8001090 <HAL_RCC_GetPCLK2Freq+0x14>)
  2277. 800107e: 4a05 ldr r2, [pc, #20] ; (8001094 <HAL_RCC_GetPCLK2Freq+0x18>)
  2278. 8001080: 685b ldr r3, [r3, #4]
  2279. 8001082: f3c3 23c2 ubfx r3, r3, #11, #3
  2280. 8001086: 5cd3 ldrb r3, [r2, r3]
  2281. 8001088: 4a03 ldr r2, [pc, #12] ; (8001098 <HAL_RCC_GetPCLK2Freq+0x1c>)
  2282. 800108a: 6810 ldr r0, [r2, #0]
  2283. }
  2284. 800108c: 40d8 lsrs r0, r3
  2285. 800108e: 4770 bx lr
  2286. 8001090: 40021000 .word 0x40021000
  2287. 8001094: 080031d3 .word 0x080031d3
  2288. 8001098: 20000018 .word 0x20000018
  2289. 0800109c <HAL_TIM_Base_Start_IT>:
  2290. /* Check the parameters */
  2291. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2292. /* Enable the TIM Update interrupt */
  2293. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2294. 800109c: 6803 ldr r3, [r0, #0]
  2295. __HAL_TIM_ENABLE(htim);
  2296. }
  2297. /* Return function status */
  2298. return HAL_OK;
  2299. }
  2300. 800109e: 2000 movs r0, #0
  2301. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2302. 80010a0: 68da ldr r2, [r3, #12]
  2303. 80010a2: f042 0201 orr.w r2, r2, #1
  2304. 80010a6: 60da str r2, [r3, #12]
  2305. tmpsmcr = htim->Instance->SMCR & TIM_SMCR_SMS;
  2306. 80010a8: 689a ldr r2, [r3, #8]
  2307. 80010aa: f002 0207 and.w r2, r2, #7
  2308. if (!IS_TIM_SLAVEMODE_TRIGGER_ENABLED(tmpsmcr))
  2309. 80010ae: 2a06 cmp r2, #6
  2310. __HAL_TIM_ENABLE(htim);
  2311. 80010b0: bf1e ittt ne
  2312. 80010b2: 681a ldrne r2, [r3, #0]
  2313. 80010b4: f042 0201 orrne.w r2, r2, #1
  2314. 80010b8: 601a strne r2, [r3, #0]
  2315. }
  2316. 80010ba: 4770 bx lr
  2317. 080010bc <HAL_TIM_OC_DelayElapsedCallback>:
  2318. 80010bc: 4770 bx lr
  2319. 080010be <HAL_TIM_IC_CaptureCallback>:
  2320. 80010be: 4770 bx lr
  2321. 080010c0 <HAL_TIM_PWM_PulseFinishedCallback>:
  2322. 80010c0: 4770 bx lr
  2323. 080010c2 <HAL_TIM_TriggerCallback>:
  2324. 80010c2: 4770 bx lr
  2325. 080010c4 <HAL_TIM_IRQHandler>:
  2326. * @retval None
  2327. */
  2328. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2329. {
  2330. /* Capture compare 1 event */
  2331. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2332. 80010c4: 6803 ldr r3, [r0, #0]
  2333. {
  2334. 80010c6: b510 push {r4, lr}
  2335. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2336. 80010c8: 691a ldr r2, [r3, #16]
  2337. {
  2338. 80010ca: 4604 mov r4, r0
  2339. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2340. 80010cc: 0791 lsls r1, r2, #30
  2341. 80010ce: d50e bpl.n 80010ee <HAL_TIM_IRQHandler+0x2a>
  2342. {
  2343. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) != RESET)
  2344. 80010d0: 68da ldr r2, [r3, #12]
  2345. 80010d2: 0792 lsls r2, r2, #30
  2346. 80010d4: d50b bpl.n 80010ee <HAL_TIM_IRQHandler+0x2a>
  2347. {
  2348. {
  2349. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2350. 80010d6: f06f 0202 mvn.w r2, #2
  2351. 80010da: 611a str r2, [r3, #16]
  2352. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2353. 80010dc: 2201 movs r2, #1
  2354. /* Input capture event */
  2355. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2356. 80010de: 699b ldr r3, [r3, #24]
  2357. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2358. 80010e0: 7702 strb r2, [r0, #28]
  2359. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2360. 80010e2: 079b lsls r3, r3, #30
  2361. 80010e4: d077 beq.n 80011d6 <HAL_TIM_IRQHandler+0x112>
  2362. {
  2363. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2364. htim->IC_CaptureCallback(htim);
  2365. #else
  2366. HAL_TIM_IC_CaptureCallback(htim);
  2367. 80010e6: f7ff ffea bl 80010be <HAL_TIM_IC_CaptureCallback>
  2368. #else
  2369. HAL_TIM_OC_DelayElapsedCallback(htim);
  2370. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2371. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2372. }
  2373. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2374. 80010ea: 2300 movs r3, #0
  2375. 80010ec: 7723 strb r3, [r4, #28]
  2376. }
  2377. }
  2378. }
  2379. /* Capture compare 2 event */
  2380. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2381. 80010ee: 6823 ldr r3, [r4, #0]
  2382. 80010f0: 691a ldr r2, [r3, #16]
  2383. 80010f2: 0750 lsls r0, r2, #29
  2384. 80010f4: d510 bpl.n 8001118 <HAL_TIM_IRQHandler+0x54>
  2385. {
  2386. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) != RESET)
  2387. 80010f6: 68da ldr r2, [r3, #12]
  2388. 80010f8: 0751 lsls r1, r2, #29
  2389. 80010fa: d50d bpl.n 8001118 <HAL_TIM_IRQHandler+0x54>
  2390. {
  2391. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2392. 80010fc: f06f 0204 mvn.w r2, #4
  2393. 8001100: 611a str r2, [r3, #16]
  2394. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2395. 8001102: 2202 movs r2, #2
  2396. /* Input capture event */
  2397. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2398. 8001104: 699b ldr r3, [r3, #24]
  2399. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2400. 8001106: 7722 strb r2, [r4, #28]
  2401. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2402. 8001108: f413 7f40 tst.w r3, #768 ; 0x300
  2403. {
  2404. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2405. htim->IC_CaptureCallback(htim);
  2406. #else
  2407. HAL_TIM_IC_CaptureCallback(htim);
  2408. 800110c: 4620 mov r0, r4
  2409. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2410. 800110e: d068 beq.n 80011e2 <HAL_TIM_IRQHandler+0x11e>
  2411. HAL_TIM_IC_CaptureCallback(htim);
  2412. 8001110: f7ff ffd5 bl 80010be <HAL_TIM_IC_CaptureCallback>
  2413. #else
  2414. HAL_TIM_OC_DelayElapsedCallback(htim);
  2415. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2416. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2417. }
  2418. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2419. 8001114: 2300 movs r3, #0
  2420. 8001116: 7723 strb r3, [r4, #28]
  2421. }
  2422. }
  2423. /* Capture compare 3 event */
  2424. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2425. 8001118: 6823 ldr r3, [r4, #0]
  2426. 800111a: 691a ldr r2, [r3, #16]
  2427. 800111c: 0712 lsls r2, r2, #28
  2428. 800111e: d50f bpl.n 8001140 <HAL_TIM_IRQHandler+0x7c>
  2429. {
  2430. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) != RESET)
  2431. 8001120: 68da ldr r2, [r3, #12]
  2432. 8001122: 0710 lsls r0, r2, #28
  2433. 8001124: d50c bpl.n 8001140 <HAL_TIM_IRQHandler+0x7c>
  2434. {
  2435. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2436. 8001126: f06f 0208 mvn.w r2, #8
  2437. 800112a: 611a str r2, [r3, #16]
  2438. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2439. 800112c: 2204 movs r2, #4
  2440. /* Input capture event */
  2441. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2442. 800112e: 69db ldr r3, [r3, #28]
  2443. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2444. 8001130: 7722 strb r2, [r4, #28]
  2445. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2446. 8001132: 0799 lsls r1, r3, #30
  2447. {
  2448. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2449. htim->IC_CaptureCallback(htim);
  2450. #else
  2451. HAL_TIM_IC_CaptureCallback(htim);
  2452. 8001134: 4620 mov r0, r4
  2453. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2454. 8001136: d05a beq.n 80011ee <HAL_TIM_IRQHandler+0x12a>
  2455. HAL_TIM_IC_CaptureCallback(htim);
  2456. 8001138: f7ff ffc1 bl 80010be <HAL_TIM_IC_CaptureCallback>
  2457. #else
  2458. HAL_TIM_OC_DelayElapsedCallback(htim);
  2459. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2460. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2461. }
  2462. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2463. 800113c: 2300 movs r3, #0
  2464. 800113e: 7723 strb r3, [r4, #28]
  2465. }
  2466. }
  2467. /* Capture compare 4 event */
  2468. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2469. 8001140: 6823 ldr r3, [r4, #0]
  2470. 8001142: 691a ldr r2, [r3, #16]
  2471. 8001144: 06d2 lsls r2, r2, #27
  2472. 8001146: d510 bpl.n 800116a <HAL_TIM_IRQHandler+0xa6>
  2473. {
  2474. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) != RESET)
  2475. 8001148: 68da ldr r2, [r3, #12]
  2476. 800114a: 06d0 lsls r0, r2, #27
  2477. 800114c: d50d bpl.n 800116a <HAL_TIM_IRQHandler+0xa6>
  2478. {
  2479. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2480. 800114e: f06f 0210 mvn.w r2, #16
  2481. 8001152: 611a str r2, [r3, #16]
  2482. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2483. 8001154: 2208 movs r2, #8
  2484. /* Input capture event */
  2485. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2486. 8001156: 69db ldr r3, [r3, #28]
  2487. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2488. 8001158: 7722 strb r2, [r4, #28]
  2489. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2490. 800115a: f413 7f40 tst.w r3, #768 ; 0x300
  2491. {
  2492. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2493. htim->IC_CaptureCallback(htim);
  2494. #else
  2495. HAL_TIM_IC_CaptureCallback(htim);
  2496. 800115e: 4620 mov r0, r4
  2497. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2498. 8001160: d04b beq.n 80011fa <HAL_TIM_IRQHandler+0x136>
  2499. HAL_TIM_IC_CaptureCallback(htim);
  2500. 8001162: f7ff ffac bl 80010be <HAL_TIM_IC_CaptureCallback>
  2501. #else
  2502. HAL_TIM_OC_DelayElapsedCallback(htim);
  2503. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2504. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2505. }
  2506. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2507. 8001166: 2300 movs r3, #0
  2508. 8001168: 7723 strb r3, [r4, #28]
  2509. }
  2510. }
  2511. /* TIM Update event */
  2512. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2513. 800116a: 6823 ldr r3, [r4, #0]
  2514. 800116c: 691a ldr r2, [r3, #16]
  2515. 800116e: 07d1 lsls r1, r2, #31
  2516. 8001170: d508 bpl.n 8001184 <HAL_TIM_IRQHandler+0xc0>
  2517. {
  2518. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) != RESET)
  2519. 8001172: 68da ldr r2, [r3, #12]
  2520. 8001174: 07d2 lsls r2, r2, #31
  2521. 8001176: d505 bpl.n 8001184 <HAL_TIM_IRQHandler+0xc0>
  2522. {
  2523. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2524. 8001178: f06f 0201 mvn.w r2, #1
  2525. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2526. htim->PeriodElapsedCallback(htim);
  2527. #else
  2528. HAL_TIM_PeriodElapsedCallback(htim);
  2529. 800117c: 4620 mov r0, r4
  2530. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2531. 800117e: 611a str r2, [r3, #16]
  2532. HAL_TIM_PeriodElapsedCallback(htim);
  2533. 8001180: f000 fcba bl 8001af8 <HAL_TIM_PeriodElapsedCallback>
  2534. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2535. }
  2536. }
  2537. /* TIM Break input event */
  2538. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2539. 8001184: 6823 ldr r3, [r4, #0]
  2540. 8001186: 691a ldr r2, [r3, #16]
  2541. 8001188: 0610 lsls r0, r2, #24
  2542. 800118a: d508 bpl.n 800119e <HAL_TIM_IRQHandler+0xda>
  2543. {
  2544. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) != RESET)
  2545. 800118c: 68da ldr r2, [r3, #12]
  2546. 800118e: 0611 lsls r1, r2, #24
  2547. 8001190: d505 bpl.n 800119e <HAL_TIM_IRQHandler+0xda>
  2548. {
  2549. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2550. 8001192: f06f 0280 mvn.w r2, #128 ; 0x80
  2551. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2552. htim->BreakCallback(htim);
  2553. #else
  2554. HAL_TIMEx_BreakCallback(htim);
  2555. 8001196: 4620 mov r0, r4
  2556. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2557. 8001198: 611a str r2, [r3, #16]
  2558. HAL_TIMEx_BreakCallback(htim);
  2559. 800119a: f000 f8ba bl 8001312 <HAL_TIMEx_BreakCallback>
  2560. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2561. }
  2562. }
  2563. /* TIM Trigger detection event */
  2564. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2565. 800119e: 6823 ldr r3, [r4, #0]
  2566. 80011a0: 691a ldr r2, [r3, #16]
  2567. 80011a2: 0652 lsls r2, r2, #25
  2568. 80011a4: d508 bpl.n 80011b8 <HAL_TIM_IRQHandler+0xf4>
  2569. {
  2570. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) != RESET)
  2571. 80011a6: 68da ldr r2, [r3, #12]
  2572. 80011a8: 0650 lsls r0, r2, #25
  2573. 80011aa: d505 bpl.n 80011b8 <HAL_TIM_IRQHandler+0xf4>
  2574. {
  2575. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2576. 80011ac: f06f 0240 mvn.w r2, #64 ; 0x40
  2577. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2578. htim->TriggerCallback(htim);
  2579. #else
  2580. HAL_TIM_TriggerCallback(htim);
  2581. 80011b0: 4620 mov r0, r4
  2582. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2583. 80011b2: 611a str r2, [r3, #16]
  2584. HAL_TIM_TriggerCallback(htim);
  2585. 80011b4: f7ff ff85 bl 80010c2 <HAL_TIM_TriggerCallback>
  2586. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2587. }
  2588. }
  2589. /* TIM commutation event */
  2590. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2591. 80011b8: 6823 ldr r3, [r4, #0]
  2592. 80011ba: 691a ldr r2, [r3, #16]
  2593. 80011bc: 0691 lsls r1, r2, #26
  2594. 80011be: d522 bpl.n 8001206 <HAL_TIM_IRQHandler+0x142>
  2595. {
  2596. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) != RESET)
  2597. 80011c0: 68da ldr r2, [r3, #12]
  2598. 80011c2: 0692 lsls r2, r2, #26
  2599. 80011c4: d51f bpl.n 8001206 <HAL_TIM_IRQHandler+0x142>
  2600. {
  2601. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2602. 80011c6: f06f 0220 mvn.w r2, #32
  2603. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2604. htim->CommutationCallback(htim);
  2605. #else
  2606. HAL_TIMEx_CommutCallback(htim);
  2607. 80011ca: 4620 mov r0, r4
  2608. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2609. }
  2610. }
  2611. }
  2612. 80011cc: e8bd 4010 ldmia.w sp!, {r4, lr}
  2613. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2614. 80011d0: 611a str r2, [r3, #16]
  2615. HAL_TIMEx_CommutCallback(htim);
  2616. 80011d2: f000 b89d b.w 8001310 <HAL_TIMEx_CommutCallback>
  2617. HAL_TIM_OC_DelayElapsedCallback(htim);
  2618. 80011d6: f7ff ff71 bl 80010bc <HAL_TIM_OC_DelayElapsedCallback>
  2619. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2620. 80011da: 4620 mov r0, r4
  2621. 80011dc: f7ff ff70 bl 80010c0 <HAL_TIM_PWM_PulseFinishedCallback>
  2622. 80011e0: e783 b.n 80010ea <HAL_TIM_IRQHandler+0x26>
  2623. HAL_TIM_OC_DelayElapsedCallback(htim);
  2624. 80011e2: f7ff ff6b bl 80010bc <HAL_TIM_OC_DelayElapsedCallback>
  2625. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2626. 80011e6: 4620 mov r0, r4
  2627. 80011e8: f7ff ff6a bl 80010c0 <HAL_TIM_PWM_PulseFinishedCallback>
  2628. 80011ec: e792 b.n 8001114 <HAL_TIM_IRQHandler+0x50>
  2629. HAL_TIM_OC_DelayElapsedCallback(htim);
  2630. 80011ee: f7ff ff65 bl 80010bc <HAL_TIM_OC_DelayElapsedCallback>
  2631. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2632. 80011f2: 4620 mov r0, r4
  2633. 80011f4: f7ff ff64 bl 80010c0 <HAL_TIM_PWM_PulseFinishedCallback>
  2634. 80011f8: e7a0 b.n 800113c <HAL_TIM_IRQHandler+0x78>
  2635. HAL_TIM_OC_DelayElapsedCallback(htim);
  2636. 80011fa: f7ff ff5f bl 80010bc <HAL_TIM_OC_DelayElapsedCallback>
  2637. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2638. 80011fe: 4620 mov r0, r4
  2639. 8001200: f7ff ff5e bl 80010c0 <HAL_TIM_PWM_PulseFinishedCallback>
  2640. 8001204: e7af b.n 8001166 <HAL_TIM_IRQHandler+0xa2>
  2641. 8001206: bd10 pop {r4, pc}
  2642. 08001208 <TIM_Base_SetConfig>:
  2643. {
  2644. uint32_t tmpcr1;
  2645. tmpcr1 = TIMx->CR1;
  2646. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2647. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2648. 8001208: 4a24 ldr r2, [pc, #144] ; (800129c <TIM_Base_SetConfig+0x94>)
  2649. tmpcr1 = TIMx->CR1;
  2650. 800120a: 6803 ldr r3, [r0, #0]
  2651. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2652. 800120c: 4290 cmp r0, r2
  2653. 800120e: d012 beq.n 8001236 <TIM_Base_SetConfig+0x2e>
  2654. 8001210: f502 6200 add.w r2, r2, #2048 ; 0x800
  2655. 8001214: 4290 cmp r0, r2
  2656. 8001216: d00e beq.n 8001236 <TIM_Base_SetConfig+0x2e>
  2657. 8001218: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2658. 800121c: d00b beq.n 8001236 <TIM_Base_SetConfig+0x2e>
  2659. 800121e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2660. 8001222: 4290 cmp r0, r2
  2661. 8001224: d007 beq.n 8001236 <TIM_Base_SetConfig+0x2e>
  2662. 8001226: f502 6280 add.w r2, r2, #1024 ; 0x400
  2663. 800122a: 4290 cmp r0, r2
  2664. 800122c: d003 beq.n 8001236 <TIM_Base_SetConfig+0x2e>
  2665. 800122e: f502 6280 add.w r2, r2, #1024 ; 0x400
  2666. 8001232: 4290 cmp r0, r2
  2667. 8001234: d11d bne.n 8001272 <TIM_Base_SetConfig+0x6a>
  2668. {
  2669. /* Select the Counter Mode */
  2670. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2671. tmpcr1 |= Structure->CounterMode;
  2672. 8001236: 684a ldr r2, [r1, #4]
  2673. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2674. 8001238: f023 0370 bic.w r3, r3, #112 ; 0x70
  2675. tmpcr1 |= Structure->CounterMode;
  2676. 800123c: 4313 orrs r3, r2
  2677. }
  2678. if (IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2679. 800123e: 4a17 ldr r2, [pc, #92] ; (800129c <TIM_Base_SetConfig+0x94>)
  2680. 8001240: 4290 cmp r0, r2
  2681. 8001242: d012 beq.n 800126a <TIM_Base_SetConfig+0x62>
  2682. 8001244: f502 6200 add.w r2, r2, #2048 ; 0x800
  2683. 8001248: 4290 cmp r0, r2
  2684. 800124a: d00e beq.n 800126a <TIM_Base_SetConfig+0x62>
  2685. 800124c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2686. 8001250: d00b beq.n 800126a <TIM_Base_SetConfig+0x62>
  2687. 8001252: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2688. 8001256: 4290 cmp r0, r2
  2689. 8001258: d007 beq.n 800126a <TIM_Base_SetConfig+0x62>
  2690. 800125a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2691. 800125e: 4290 cmp r0, r2
  2692. 8001260: d003 beq.n 800126a <TIM_Base_SetConfig+0x62>
  2693. 8001262: f502 6280 add.w r2, r2, #1024 ; 0x400
  2694. 8001266: 4290 cmp r0, r2
  2695. 8001268: d103 bne.n 8001272 <TIM_Base_SetConfig+0x6a>
  2696. {
  2697. /* Set the clock division */
  2698. tmpcr1 &= ~TIM_CR1_CKD;
  2699. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2700. 800126a: 68ca ldr r2, [r1, #12]
  2701. tmpcr1 &= ~TIM_CR1_CKD;
  2702. 800126c: f423 7340 bic.w r3, r3, #768 ; 0x300
  2703. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2704. 8001270: 4313 orrs r3, r2
  2705. }
  2706. /* Set the auto-reload preload */
  2707. MODIFY_REG(tmpcr1, TIM_CR1_ARPE, Structure->AutoReloadPreload);
  2708. 8001272: 694a ldr r2, [r1, #20]
  2709. 8001274: f023 0380 bic.w r3, r3, #128 ; 0x80
  2710. 8001278: 4313 orrs r3, r2
  2711. TIMx->CR1 = tmpcr1;
  2712. 800127a: 6003 str r3, [r0, #0]
  2713. /* Set the Autoreload value */
  2714. TIMx->ARR = (uint32_t)Structure->Period ;
  2715. 800127c: 688b ldr r3, [r1, #8]
  2716. 800127e: 62c3 str r3, [r0, #44] ; 0x2c
  2717. /* Set the Prescaler value */
  2718. TIMx->PSC = Structure->Prescaler;
  2719. 8001280: 680b ldr r3, [r1, #0]
  2720. 8001282: 6283 str r3, [r0, #40] ; 0x28
  2721. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2722. 8001284: 4b05 ldr r3, [pc, #20] ; (800129c <TIM_Base_SetConfig+0x94>)
  2723. 8001286: 4298 cmp r0, r3
  2724. 8001288: d003 beq.n 8001292 <TIM_Base_SetConfig+0x8a>
  2725. 800128a: f503 6300 add.w r3, r3, #2048 ; 0x800
  2726. 800128e: 4298 cmp r0, r3
  2727. 8001290: d101 bne.n 8001296 <TIM_Base_SetConfig+0x8e>
  2728. {
  2729. /* Set the Repetition Counter value */
  2730. TIMx->RCR = Structure->RepetitionCounter;
  2731. 8001292: 690b ldr r3, [r1, #16]
  2732. 8001294: 6303 str r3, [r0, #48] ; 0x30
  2733. }
  2734. /* Generate an update event to reload the Prescaler
  2735. and the repetition counter (only for advanced timer) value immediately */
  2736. TIMx->EGR = TIM_EGR_UG;
  2737. 8001296: 2301 movs r3, #1
  2738. 8001298: 6143 str r3, [r0, #20]
  2739. 800129a: 4770 bx lr
  2740. 800129c: 40012c00 .word 0x40012c00
  2741. 080012a0 <HAL_TIM_Base_Init>:
  2742. {
  2743. 80012a0: b510 push {r4, lr}
  2744. if (htim == NULL)
  2745. 80012a2: 4604 mov r4, r0
  2746. 80012a4: b1a0 cbz r0, 80012d0 <HAL_TIM_Base_Init+0x30>
  2747. if (htim->State == HAL_TIM_STATE_RESET)
  2748. 80012a6: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2749. 80012aa: f003 02ff and.w r2, r3, #255 ; 0xff
  2750. 80012ae: b91b cbnz r3, 80012b8 <HAL_TIM_Base_Init+0x18>
  2751. htim->Lock = HAL_UNLOCKED;
  2752. 80012b0: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2753. HAL_TIM_Base_MspInit(htim);
  2754. 80012b4: f000 fd62 bl 8001d7c <HAL_TIM_Base_MspInit>
  2755. htim->State = HAL_TIM_STATE_BUSY;
  2756. 80012b8: 2302 movs r3, #2
  2757. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2758. 80012ba: 6820 ldr r0, [r4, #0]
  2759. htim->State = HAL_TIM_STATE_BUSY;
  2760. 80012bc: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2761. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2762. 80012c0: 1d21 adds r1, r4, #4
  2763. 80012c2: f7ff ffa1 bl 8001208 <TIM_Base_SetConfig>
  2764. htim->State = HAL_TIM_STATE_READY;
  2765. 80012c6: 2301 movs r3, #1
  2766. return HAL_OK;
  2767. 80012c8: 2000 movs r0, #0
  2768. htim->State = HAL_TIM_STATE_READY;
  2769. 80012ca: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2770. return HAL_OK;
  2771. 80012ce: bd10 pop {r4, pc}
  2772. return HAL_ERROR;
  2773. 80012d0: 2001 movs r0, #1
  2774. }
  2775. 80012d2: bd10 pop {r4, pc}
  2776. 080012d4 <HAL_TIMEx_MasterConfigSynchronization>:
  2777. assert_param(IS_TIM_SYNCHRO_INSTANCE(htim->Instance));
  2778. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2779. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2780. /* Check input state */
  2781. __HAL_LOCK(htim);
  2782. 80012d4: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2783. {
  2784. 80012d8: b530 push {r4, r5, lr}
  2785. __HAL_LOCK(htim);
  2786. 80012da: 2b01 cmp r3, #1
  2787. 80012dc: f04f 0302 mov.w r3, #2
  2788. 80012e0: d014 beq.n 800130c <HAL_TIMEx_MasterConfigSynchronization+0x38>
  2789. /* Change the handler state */
  2790. htim->State = HAL_TIM_STATE_BUSY;
  2791. /* Get the TIMx CR2 register value */
  2792. tmpcr2 = htim->Instance->CR2;
  2793. 80012e2: 6804 ldr r4, [r0, #0]
  2794. htim->State = HAL_TIM_STATE_BUSY;
  2795. 80012e4: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2796. tmpcr2 = htim->Instance->CR2;
  2797. 80012e8: 6862 ldr r2, [r4, #4]
  2798. /* Get the TIMx SMCR register value */
  2799. tmpsmcr = htim->Instance->SMCR;
  2800. 80012ea: 68a3 ldr r3, [r4, #8]
  2801. /* Reset the MMS Bits */
  2802. tmpcr2 &= ~TIM_CR2_MMS;
  2803. /* Select the TRGO source */
  2804. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  2805. 80012ec: 680d ldr r5, [r1, #0]
  2806. /* Reset the MSM Bit */
  2807. tmpsmcr &= ~TIM_SMCR_MSM;
  2808. /* Set master mode */
  2809. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  2810. 80012ee: 6849 ldr r1, [r1, #4]
  2811. tmpcr2 &= ~TIM_CR2_MMS;
  2812. 80012f0: f022 0270 bic.w r2, r2, #112 ; 0x70
  2813. tmpsmcr &= ~TIM_SMCR_MSM;
  2814. 80012f4: f023 0380 bic.w r3, r3, #128 ; 0x80
  2815. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  2816. 80012f8: 430b orrs r3, r1
  2817. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  2818. 80012fa: 432a orrs r2, r5
  2819. /* Update TIMx CR2 */
  2820. htim->Instance->CR2 = tmpcr2;
  2821. 80012fc: 6062 str r2, [r4, #4]
  2822. /* Update TIMx SMCR */
  2823. htim->Instance->SMCR = tmpsmcr;
  2824. 80012fe: 60a3 str r3, [r4, #8]
  2825. /* Change the htim state */
  2826. htim->State = HAL_TIM_STATE_READY;
  2827. 8001300: 2301 movs r3, #1
  2828. 8001302: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2829. __HAL_UNLOCK(htim);
  2830. 8001306: 2300 movs r3, #0
  2831. 8001308: f880 303c strb.w r3, [r0, #60] ; 0x3c
  2832. __HAL_LOCK(htim);
  2833. 800130c: 4618 mov r0, r3
  2834. return HAL_OK;
  2835. }
  2836. 800130e: bd30 pop {r4, r5, pc}
  2837. 08001310 <HAL_TIMEx_CommutCallback>:
  2838. 8001310: 4770 bx lr
  2839. 08001312 <HAL_TIMEx_BreakCallback>:
  2840. * @brief Hall Break detection callback in non-blocking mode
  2841. * @param htim TIM handle
  2842. * @retval None
  2843. */
  2844. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  2845. {
  2846. 8001312: 4770 bx lr
  2847. 08001314 <UART_EndRxTransfer>:
  2848. * @retval None
  2849. */
  2850. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  2851. {
  2852. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  2853. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  2854. 8001314: 6803 ldr r3, [r0, #0]
  2855. 8001316: 68da ldr r2, [r3, #12]
  2856. 8001318: f422 7290 bic.w r2, r2, #288 ; 0x120
  2857. 800131c: 60da str r2, [r3, #12]
  2858. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2859. 800131e: 695a ldr r2, [r3, #20]
  2860. 8001320: f022 0201 bic.w r2, r2, #1
  2861. 8001324: 615a str r2, [r3, #20]
  2862. /* At end of Rx process, restore huart->RxState to Ready */
  2863. huart->RxState = HAL_UART_STATE_READY;
  2864. 8001326: 2320 movs r3, #32
  2865. 8001328: f880 303a strb.w r3, [r0, #58] ; 0x3a
  2866. 800132c: 4770 bx lr
  2867. ...
  2868. 08001330 <UART_SetConfig>:
  2869. * @param huart Pointer to a UART_HandleTypeDef structure that contains
  2870. * the configuration information for the specified UART module.
  2871. * @retval None
  2872. */
  2873. static void UART_SetConfig(UART_HandleTypeDef *huart)
  2874. {
  2875. 8001330: b538 push {r3, r4, r5, lr}
  2876. 8001332: 4605 mov r5, r0
  2877. assert_param(IS_UART_MODE(huart->Init.Mode));
  2878. /*-------------------------- USART CR2 Configuration -----------------------*/
  2879. /* Configure the UART Stop Bits: Set STOP[13:12] bits
  2880. according to huart->Init.StopBits value */
  2881. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2882. 8001334: 6803 ldr r3, [r0, #0]
  2883. 8001336: 68c1 ldr r1, [r0, #12]
  2884. 8001338: 691a ldr r2, [r3, #16]
  2885. 800133a: 2419 movs r4, #25
  2886. 800133c: f422 5240 bic.w r2, r2, #12288 ; 0x3000
  2887. 8001340: 430a orrs r2, r1
  2888. 8001342: 611a str r2, [r3, #16]
  2889. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  2890. MODIFY_REG(huart->Instance->CR1,
  2891. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  2892. tmpreg);
  2893. #else
  2894. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2895. 8001344: 6882 ldr r2, [r0, #8]
  2896. 8001346: 6900 ldr r0, [r0, #16]
  2897. MODIFY_REG(huart->Instance->CR1,
  2898. 8001348: 68d9 ldr r1, [r3, #12]
  2899. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2900. 800134a: 4302 orrs r2, r0
  2901. 800134c: 6968 ldr r0, [r5, #20]
  2902. MODIFY_REG(huart->Instance->CR1,
  2903. 800134e: f421 51b0 bic.w r1, r1, #5632 ; 0x1600
  2904. 8001352: f021 010c bic.w r1, r1, #12
  2905. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2906. 8001356: 4302 orrs r2, r0
  2907. MODIFY_REG(huart->Instance->CR1,
  2908. 8001358: 430a orrs r2, r1
  2909. 800135a: 60da str r2, [r3, #12]
  2910. tmpreg);
  2911. #endif /* USART_CR1_OVER8 */
  2912. /*-------------------------- USART CR3 Configuration -----------------------*/
  2913. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  2914. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  2915. 800135c: 695a ldr r2, [r3, #20]
  2916. 800135e: 69a9 ldr r1, [r5, #24]
  2917. 8001360: f422 7240 bic.w r2, r2, #768 ; 0x300
  2918. 8001364: 430a orrs r2, r1
  2919. 8001366: 615a str r2, [r3, #20]
  2920. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  2921. }
  2922. }
  2923. #else
  2924. /*-------------------------- USART BRR Configuration ---------------------*/
  2925. if(huart->Instance == USART1)
  2926. 8001368: 4a0d ldr r2, [pc, #52] ; (80013a0 <UART_SetConfig+0x70>)
  2927. 800136a: 4293 cmp r3, r2
  2928. 800136c: d114 bne.n 8001398 <UART_SetConfig+0x68>
  2929. {
  2930. pclk = HAL_RCC_GetPCLK2Freq();
  2931. 800136e: f7ff fe85 bl 800107c <HAL_RCC_GetPCLK2Freq>
  2932. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  2933. }
  2934. else
  2935. {
  2936. pclk = HAL_RCC_GetPCLK1Freq();
  2937. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  2938. 8001372: 4360 muls r0, r4
  2939. 8001374: 686c ldr r4, [r5, #4]
  2940. 8001376: 2264 movs r2, #100 ; 0x64
  2941. 8001378: 00a4 lsls r4, r4, #2
  2942. 800137a: fbb0 f0f4 udiv r0, r0, r4
  2943. 800137e: fbb0 f4f2 udiv r4, r0, r2
  2944. 8001382: fb02 0314 mls r3, r2, r4, r0
  2945. 8001386: 011b lsls r3, r3, #4
  2946. 8001388: 3332 adds r3, #50 ; 0x32
  2947. 800138a: fbb3 f3f2 udiv r3, r3, r2
  2948. 800138e: 6829 ldr r1, [r5, #0]
  2949. 8001390: eb03 1304 add.w r3, r3, r4, lsl #4
  2950. 8001394: 608b str r3, [r1, #8]
  2951. 8001396: bd38 pop {r3, r4, r5, pc}
  2952. pclk = HAL_RCC_GetPCLK1Freq();
  2953. 8001398: f7ff fe60 bl 800105c <HAL_RCC_GetPCLK1Freq>
  2954. 800139c: e7e9 b.n 8001372 <UART_SetConfig+0x42>
  2955. 800139e: bf00 nop
  2956. 80013a0: 40013800 .word 0x40013800
  2957. 080013a4 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  2958. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  2959. 80013a4: b5f8 push {r3, r4, r5, r6, r7, lr}
  2960. 80013a6: 4604 mov r4, r0
  2961. 80013a8: 460e mov r6, r1
  2962. 80013aa: 4617 mov r7, r2
  2963. 80013ac: 461d mov r5, r3
  2964. while ((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  2965. 80013ae: 6821 ldr r1, [r4, #0]
  2966. 80013b0: 680b ldr r3, [r1, #0]
  2967. 80013b2: ea36 0303 bics.w r3, r6, r3
  2968. 80013b6: d101 bne.n 80013bc <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  2969. return HAL_OK;
  2970. 80013b8: 2000 movs r0, #0
  2971. }
  2972. 80013ba: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2973. if (Timeout != HAL_MAX_DELAY)
  2974. 80013bc: 1c6b adds r3, r5, #1
  2975. 80013be: d0f7 beq.n 80013b0 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  2976. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  2977. 80013c0: b995 cbnz r5, 80013e8 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  2978. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  2979. 80013c2: 6823 ldr r3, [r4, #0]
  2980. __HAL_UNLOCK(huart);
  2981. 80013c4: 2003 movs r0, #3
  2982. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  2983. 80013c6: 68da ldr r2, [r3, #12]
  2984. 80013c8: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  2985. 80013cc: 60da str r2, [r3, #12]
  2986. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2987. 80013ce: 695a ldr r2, [r3, #20]
  2988. 80013d0: f022 0201 bic.w r2, r2, #1
  2989. 80013d4: 615a str r2, [r3, #20]
  2990. huart->gState = HAL_UART_STATE_READY;
  2991. 80013d6: 2320 movs r3, #32
  2992. 80013d8: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2993. huart->RxState = HAL_UART_STATE_READY;
  2994. 80013dc: f884 303a strb.w r3, [r4, #58] ; 0x3a
  2995. __HAL_UNLOCK(huart);
  2996. 80013e0: 2300 movs r3, #0
  2997. 80013e2: f884 3038 strb.w r3, [r4, #56] ; 0x38
  2998. 80013e6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2999. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  3000. 80013e8: f7fe ff6a bl 80002c0 <HAL_GetTick>
  3001. 80013ec: 1bc0 subs r0, r0, r7
  3002. 80013ee: 4285 cmp r5, r0
  3003. 80013f0: d2dd bcs.n 80013ae <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3004. 80013f2: e7e6 b.n 80013c2 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3005. 080013f4 <HAL_UART_Init>:
  3006. {
  3007. 80013f4: b510 push {r4, lr}
  3008. if (huart == NULL)
  3009. 80013f6: 4604 mov r4, r0
  3010. 80013f8: b340 cbz r0, 800144c <HAL_UART_Init+0x58>
  3011. if (huart->gState == HAL_UART_STATE_RESET)
  3012. 80013fa: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3013. 80013fe: f003 02ff and.w r2, r3, #255 ; 0xff
  3014. 8001402: b91b cbnz r3, 800140c <HAL_UART_Init+0x18>
  3015. huart->Lock = HAL_UNLOCKED;
  3016. 8001404: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3017. HAL_UART_MspInit(huart);
  3018. 8001408: f000 fccc bl 8001da4 <HAL_UART_MspInit>
  3019. huart->gState = HAL_UART_STATE_BUSY;
  3020. 800140c: 2324 movs r3, #36 ; 0x24
  3021. __HAL_UART_DISABLE(huart);
  3022. 800140e: 6822 ldr r2, [r4, #0]
  3023. huart->gState = HAL_UART_STATE_BUSY;
  3024. 8001410: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3025. __HAL_UART_DISABLE(huart);
  3026. 8001414: 68d3 ldr r3, [r2, #12]
  3027. UART_SetConfig(huart);
  3028. 8001416: 4620 mov r0, r4
  3029. __HAL_UART_DISABLE(huart);
  3030. 8001418: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3031. 800141c: 60d3 str r3, [r2, #12]
  3032. UART_SetConfig(huart);
  3033. 800141e: f7ff ff87 bl 8001330 <UART_SetConfig>
  3034. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3035. 8001422: 6823 ldr r3, [r4, #0]
  3036. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3037. 8001424: 2000 movs r0, #0
  3038. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3039. 8001426: 691a ldr r2, [r3, #16]
  3040. 8001428: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3041. 800142c: 611a str r2, [r3, #16]
  3042. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3043. 800142e: 695a ldr r2, [r3, #20]
  3044. 8001430: f022 022a bic.w r2, r2, #42 ; 0x2a
  3045. 8001434: 615a str r2, [r3, #20]
  3046. __HAL_UART_ENABLE(huart);
  3047. 8001436: 68da ldr r2, [r3, #12]
  3048. 8001438: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3049. 800143c: 60da str r2, [r3, #12]
  3050. huart->gState = HAL_UART_STATE_READY;
  3051. 800143e: 2320 movs r3, #32
  3052. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3053. 8001440: 63e0 str r0, [r4, #60] ; 0x3c
  3054. huart->gState = HAL_UART_STATE_READY;
  3055. 8001442: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3056. huart->RxState = HAL_UART_STATE_READY;
  3057. 8001446: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3058. return HAL_OK;
  3059. 800144a: bd10 pop {r4, pc}
  3060. return HAL_ERROR;
  3061. 800144c: 2001 movs r0, #1
  3062. }
  3063. 800144e: bd10 pop {r4, pc}
  3064. 08001450 <HAL_UART_Transmit>:
  3065. {
  3066. 8001450: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3067. 8001454: 461f mov r7, r3
  3068. if (huart->gState == HAL_UART_STATE_READY)
  3069. 8001456: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3070. {
  3071. 800145a: 4604 mov r4, r0
  3072. if (huart->gState == HAL_UART_STATE_READY)
  3073. 800145c: 2b20 cmp r3, #32
  3074. {
  3075. 800145e: 460d mov r5, r1
  3076. 8001460: 4690 mov r8, r2
  3077. if (huart->gState == HAL_UART_STATE_READY)
  3078. 8001462: d14e bne.n 8001502 <HAL_UART_Transmit+0xb2>
  3079. if ((pData == NULL) || (Size == 0U))
  3080. 8001464: 2900 cmp r1, #0
  3081. 8001466: d049 beq.n 80014fc <HAL_UART_Transmit+0xac>
  3082. 8001468: 2a00 cmp r2, #0
  3083. 800146a: d047 beq.n 80014fc <HAL_UART_Transmit+0xac>
  3084. __HAL_LOCK(huart);
  3085. 800146c: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3086. 8001470: 2b01 cmp r3, #1
  3087. 8001472: d046 beq.n 8001502 <HAL_UART_Transmit+0xb2>
  3088. 8001474: 2301 movs r3, #1
  3089. 8001476: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3090. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3091. 800147a: 2300 movs r3, #0
  3092. 800147c: 63c3 str r3, [r0, #60] ; 0x3c
  3093. huart->gState = HAL_UART_STATE_BUSY_TX;
  3094. 800147e: 2321 movs r3, #33 ; 0x21
  3095. 8001480: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3096. tickstart = HAL_GetTick();
  3097. 8001484: f7fe ff1c bl 80002c0 <HAL_GetTick>
  3098. 8001488: 4606 mov r6, r0
  3099. huart->TxXferSize = Size;
  3100. 800148a: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3101. huart->TxXferCount = Size;
  3102. 800148e: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3103. while (huart->TxXferCount > 0U)
  3104. 8001492: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3105. 8001494: b29b uxth r3, r3
  3106. 8001496: b96b cbnz r3, 80014b4 <HAL_UART_Transmit+0x64>
  3107. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3108. 8001498: 463b mov r3, r7
  3109. 800149a: 4632 mov r2, r6
  3110. 800149c: 2140 movs r1, #64 ; 0x40
  3111. 800149e: 4620 mov r0, r4
  3112. 80014a0: f7ff ff80 bl 80013a4 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3113. 80014a4: b9a8 cbnz r0, 80014d2 <HAL_UART_Transmit+0x82>
  3114. huart->gState = HAL_UART_STATE_READY;
  3115. 80014a6: 2320 movs r3, #32
  3116. __HAL_UNLOCK(huart);
  3117. 80014a8: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3118. huart->gState = HAL_UART_STATE_READY;
  3119. 80014ac: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3120. return HAL_OK;
  3121. 80014b0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3122. huart->TxXferCount--;
  3123. 80014b4: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3124. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3125. 80014b6: 4632 mov r2, r6
  3126. huart->TxXferCount--;
  3127. 80014b8: 3b01 subs r3, #1
  3128. 80014ba: b29b uxth r3, r3
  3129. 80014bc: 84e3 strh r3, [r4, #38] ; 0x26
  3130. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3131. 80014be: 68a3 ldr r3, [r4, #8]
  3132. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3133. 80014c0: 2180 movs r1, #128 ; 0x80
  3134. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3135. 80014c2: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3136. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3137. 80014c6: 4620 mov r0, r4
  3138. 80014c8: 463b mov r3, r7
  3139. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3140. 80014ca: d10e bne.n 80014ea <HAL_UART_Transmit+0x9a>
  3141. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3142. 80014cc: f7ff ff6a bl 80013a4 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3143. 80014d0: b110 cbz r0, 80014d8 <HAL_UART_Transmit+0x88>
  3144. return HAL_TIMEOUT;
  3145. 80014d2: 2003 movs r0, #3
  3146. 80014d4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3147. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3148. 80014d8: 882b ldrh r3, [r5, #0]
  3149. 80014da: 6822 ldr r2, [r4, #0]
  3150. 80014dc: f3c3 0308 ubfx r3, r3, #0, #9
  3151. 80014e0: 6053 str r3, [r2, #4]
  3152. if (huart->Init.Parity == UART_PARITY_NONE)
  3153. 80014e2: 6923 ldr r3, [r4, #16]
  3154. 80014e4: b943 cbnz r3, 80014f8 <HAL_UART_Transmit+0xa8>
  3155. pData += 2U;
  3156. 80014e6: 3502 adds r5, #2
  3157. 80014e8: e7d3 b.n 8001492 <HAL_UART_Transmit+0x42>
  3158. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3159. 80014ea: f7ff ff5b bl 80013a4 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3160. 80014ee: 2800 cmp r0, #0
  3161. 80014f0: d1ef bne.n 80014d2 <HAL_UART_Transmit+0x82>
  3162. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3163. 80014f2: 6823 ldr r3, [r4, #0]
  3164. 80014f4: 782a ldrb r2, [r5, #0]
  3165. 80014f6: 605a str r2, [r3, #4]
  3166. 80014f8: 3501 adds r5, #1
  3167. 80014fa: e7ca b.n 8001492 <HAL_UART_Transmit+0x42>
  3168. return HAL_ERROR;
  3169. 80014fc: 2001 movs r0, #1
  3170. 80014fe: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3171. return HAL_BUSY;
  3172. 8001502: 2002 movs r0, #2
  3173. }
  3174. 8001504: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3175. 08001508 <HAL_UART_Transmit_DMA>:
  3176. {
  3177. 8001508: b538 push {r3, r4, r5, lr}
  3178. 800150a: 4604 mov r4, r0
  3179. 800150c: 4613 mov r3, r2
  3180. if (huart->gState == HAL_UART_STATE_READY)
  3181. 800150e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3182. 8001512: 2a20 cmp r2, #32
  3183. 8001514: d12a bne.n 800156c <HAL_UART_Transmit_DMA+0x64>
  3184. if ((pData == NULL) || (Size == 0U))
  3185. 8001516: b339 cbz r1, 8001568 <HAL_UART_Transmit_DMA+0x60>
  3186. 8001518: b333 cbz r3, 8001568 <HAL_UART_Transmit_DMA+0x60>
  3187. __HAL_LOCK(huart);
  3188. 800151a: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  3189. 800151e: 2a01 cmp r2, #1
  3190. 8001520: d024 beq.n 800156c <HAL_UART_Transmit_DMA+0x64>
  3191. 8001522: 2201 movs r2, #1
  3192. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3193. 8001524: 2500 movs r5, #0
  3194. __HAL_LOCK(huart);
  3195. 8001526: f884 2038 strb.w r2, [r4, #56] ; 0x38
  3196. huart->gState = HAL_UART_STATE_BUSY_TX;
  3197. 800152a: 2221 movs r2, #33 ; 0x21
  3198. huart->TxXferCount = Size;
  3199. 800152c: 84e3 strh r3, [r4, #38] ; 0x26
  3200. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3201. 800152e: 6b20 ldr r0, [r4, #48] ; 0x30
  3202. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3203. 8001530: 63e5 str r5, [r4, #60] ; 0x3c
  3204. huart->gState = HAL_UART_STATE_BUSY_TX;
  3205. 8001532: f884 2039 strb.w r2, [r4, #57] ; 0x39
  3206. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3207. 8001536: 4a0e ldr r2, [pc, #56] ; (8001570 <HAL_UART_Transmit_DMA+0x68>)
  3208. huart->TxXferSize = Size;
  3209. 8001538: 84a3 strh r3, [r4, #36] ; 0x24
  3210. huart->pTxBuffPtr = pData;
  3211. 800153a: 6221 str r1, [r4, #32]
  3212. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3213. 800153c: 6282 str r2, [r0, #40] ; 0x28
  3214. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3215. 800153e: 4a0d ldr r2, [pc, #52] ; (8001574 <HAL_UART_Transmit_DMA+0x6c>)
  3216. huart->hdmatx->XferAbortCallback = NULL;
  3217. 8001540: 6345 str r5, [r0, #52] ; 0x34
  3218. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3219. 8001542: 62c2 str r2, [r0, #44] ; 0x2c
  3220. huart->hdmatx->XferErrorCallback = UART_DMAError;
  3221. 8001544: 4a0c ldr r2, [pc, #48] ; (8001578 <HAL_UART_Transmit_DMA+0x70>)
  3222. 8001546: 6302 str r2, [r0, #48] ; 0x30
  3223. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t *)tmp, (uint32_t)&huart->Instance->DR, Size);
  3224. 8001548: 6822 ldr r2, [r4, #0]
  3225. 800154a: 3204 adds r2, #4
  3226. 800154c: f7fe ff68 bl 8000420 <HAL_DMA_Start_IT>
  3227. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3228. 8001550: f06f 0240 mvn.w r2, #64 ; 0x40
  3229. 8001554: 6823 ldr r3, [r4, #0]
  3230. return HAL_OK;
  3231. 8001556: 4628 mov r0, r5
  3232. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3233. 8001558: 601a str r2, [r3, #0]
  3234. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3235. 800155a: 695a ldr r2, [r3, #20]
  3236. __HAL_UNLOCK(huart);
  3237. 800155c: f884 5038 strb.w r5, [r4, #56] ; 0x38
  3238. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3239. 8001560: f042 0280 orr.w r2, r2, #128 ; 0x80
  3240. 8001564: 615a str r2, [r3, #20]
  3241. return HAL_OK;
  3242. 8001566: bd38 pop {r3, r4, r5, pc}
  3243. return HAL_ERROR;
  3244. 8001568: 2001 movs r0, #1
  3245. 800156a: bd38 pop {r3, r4, r5, pc}
  3246. return HAL_BUSY;
  3247. 800156c: 2002 movs r0, #2
  3248. }
  3249. 800156e: bd38 pop {r3, r4, r5, pc}
  3250. 8001570: 0800160f .word 0x0800160f
  3251. 8001574: 0800163d .word 0x0800163d
  3252. 8001578: 08001709 .word 0x08001709
  3253. 0800157c <HAL_UART_Receive_DMA>:
  3254. {
  3255. 800157c: 4613 mov r3, r2
  3256. if (huart->RxState == HAL_UART_STATE_READY)
  3257. 800157e: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3258. {
  3259. 8001582: b573 push {r0, r1, r4, r5, r6, lr}
  3260. if (huart->RxState == HAL_UART_STATE_READY)
  3261. 8001584: 2a20 cmp r2, #32
  3262. {
  3263. 8001586: 4605 mov r5, r0
  3264. if (huart->RxState == HAL_UART_STATE_READY)
  3265. 8001588: d138 bne.n 80015fc <HAL_UART_Receive_DMA+0x80>
  3266. if ((pData == NULL) || (Size == 0U))
  3267. 800158a: 2900 cmp r1, #0
  3268. 800158c: d034 beq.n 80015f8 <HAL_UART_Receive_DMA+0x7c>
  3269. 800158e: 2b00 cmp r3, #0
  3270. 8001590: d032 beq.n 80015f8 <HAL_UART_Receive_DMA+0x7c>
  3271. __HAL_LOCK(huart);
  3272. 8001592: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3273. 8001596: 2a01 cmp r2, #1
  3274. 8001598: d030 beq.n 80015fc <HAL_UART_Receive_DMA+0x80>
  3275. 800159a: 2201 movs r2, #1
  3276. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3277. 800159c: 2400 movs r4, #0
  3278. __HAL_LOCK(huart);
  3279. 800159e: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3280. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3281. 80015a2: 2222 movs r2, #34 ; 0x22
  3282. huart->pRxBuffPtr = pData;
  3283. 80015a4: 6281 str r1, [r0, #40] ; 0x28
  3284. huart->RxXferSize = Size;
  3285. 80015a6: 8583 strh r3, [r0, #44] ; 0x2c
  3286. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3287. 80015a8: 63c4 str r4, [r0, #60] ; 0x3c
  3288. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3289. 80015aa: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3290. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3291. 80015ae: 6b40 ldr r0, [r0, #52] ; 0x34
  3292. 80015b0: 4a13 ldr r2, [pc, #76] ; (8001600 <HAL_UART_Receive_DMA+0x84>)
  3293. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  3294. 80015b2: 682e ldr r6, [r5, #0]
  3295. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3296. 80015b4: 6282 str r2, [r0, #40] ; 0x28
  3297. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3298. 80015b6: 4a13 ldr r2, [pc, #76] ; (8001604 <HAL_UART_Receive_DMA+0x88>)
  3299. huart->hdmarx->XferAbortCallback = NULL;
  3300. 80015b8: 6344 str r4, [r0, #52] ; 0x34
  3301. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3302. 80015ba: 62c2 str r2, [r0, #44] ; 0x2c
  3303. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3304. 80015bc: 4a12 ldr r2, [pc, #72] ; (8001608 <HAL_UART_Receive_DMA+0x8c>)
  3305. 80015be: 6302 str r2, [r0, #48] ; 0x30
  3306. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  3307. 80015c0: 460a mov r2, r1
  3308. 80015c2: 1d31 adds r1, r6, #4
  3309. 80015c4: f7fe ff2c bl 8000420 <HAL_DMA_Start_IT>
  3310. return HAL_OK;
  3311. 80015c8: 4620 mov r0, r4
  3312. __HAL_UART_CLEAR_OREFLAG(huart);
  3313. 80015ca: 682b ldr r3, [r5, #0]
  3314. 80015cc: 9401 str r4, [sp, #4]
  3315. 80015ce: 681a ldr r2, [r3, #0]
  3316. 80015d0: 9201 str r2, [sp, #4]
  3317. 80015d2: 685a ldr r2, [r3, #4]
  3318. __HAL_UNLOCK(huart);
  3319. 80015d4: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3320. __HAL_UART_CLEAR_OREFLAG(huart);
  3321. 80015d8: 9201 str r2, [sp, #4]
  3322. 80015da: 9a01 ldr r2, [sp, #4]
  3323. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3324. 80015dc: 68da ldr r2, [r3, #12]
  3325. 80015de: f442 7280 orr.w r2, r2, #256 ; 0x100
  3326. 80015e2: 60da str r2, [r3, #12]
  3327. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3328. 80015e4: 695a ldr r2, [r3, #20]
  3329. 80015e6: f042 0201 orr.w r2, r2, #1
  3330. 80015ea: 615a str r2, [r3, #20]
  3331. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3332. 80015ec: 695a ldr r2, [r3, #20]
  3333. 80015ee: f042 0240 orr.w r2, r2, #64 ; 0x40
  3334. 80015f2: 615a str r2, [r3, #20]
  3335. }
  3336. 80015f4: b002 add sp, #8
  3337. 80015f6: bd70 pop {r4, r5, r6, pc}
  3338. return HAL_ERROR;
  3339. 80015f8: 2001 movs r0, #1
  3340. 80015fa: e7fb b.n 80015f4 <HAL_UART_Receive_DMA+0x78>
  3341. return HAL_BUSY;
  3342. 80015fc: 2002 movs r0, #2
  3343. 80015fe: e7f9 b.n 80015f4 <HAL_UART_Receive_DMA+0x78>
  3344. 8001600: 08001647 .word 0x08001647
  3345. 8001604: 080016fd .word 0x080016fd
  3346. 8001608: 08001709 .word 0x08001709
  3347. 0800160c <HAL_UART_TxCpltCallback>:
  3348. 800160c: 4770 bx lr
  3349. 0800160e <UART_DMATransmitCplt>:
  3350. {
  3351. 800160e: b508 push {r3, lr}
  3352. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3353. 8001610: 6803 ldr r3, [r0, #0]
  3354. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3355. 8001612: 6a42 ldr r2, [r0, #36] ; 0x24
  3356. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3357. 8001614: 681b ldr r3, [r3, #0]
  3358. 8001616: f013 0320 ands.w r3, r3, #32
  3359. 800161a: d10a bne.n 8001632 <UART_DMATransmitCplt+0x24>
  3360. huart->TxXferCount = 0x00U;
  3361. 800161c: 84d3 strh r3, [r2, #38] ; 0x26
  3362. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3363. 800161e: 6813 ldr r3, [r2, #0]
  3364. 8001620: 695a ldr r2, [r3, #20]
  3365. 8001622: f022 0280 bic.w r2, r2, #128 ; 0x80
  3366. 8001626: 615a str r2, [r3, #20]
  3367. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  3368. 8001628: 68da ldr r2, [r3, #12]
  3369. 800162a: f042 0240 orr.w r2, r2, #64 ; 0x40
  3370. 800162e: 60da str r2, [r3, #12]
  3371. 8001630: bd08 pop {r3, pc}
  3372. HAL_UART_TxCpltCallback(huart);
  3373. 8001632: 4610 mov r0, r2
  3374. 8001634: f7ff ffea bl 800160c <HAL_UART_TxCpltCallback>
  3375. 8001638: bd08 pop {r3, pc}
  3376. 0800163a <HAL_UART_TxHalfCpltCallback>:
  3377. 800163a: 4770 bx lr
  3378. 0800163c <UART_DMATxHalfCplt>:
  3379. {
  3380. 800163c: b508 push {r3, lr}
  3381. HAL_UART_TxHalfCpltCallback(huart);
  3382. 800163e: 6a40 ldr r0, [r0, #36] ; 0x24
  3383. 8001640: f7ff fffb bl 800163a <HAL_UART_TxHalfCpltCallback>
  3384. 8001644: bd08 pop {r3, pc}
  3385. 08001646 <UART_DMAReceiveCplt>:
  3386. {
  3387. 8001646: b508 push {r3, lr}
  3388. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3389. 8001648: 6803 ldr r3, [r0, #0]
  3390. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3391. 800164a: 6a42 ldr r2, [r0, #36] ; 0x24
  3392. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3393. 800164c: 681b ldr r3, [r3, #0]
  3394. 800164e: f013 0320 ands.w r3, r3, #32
  3395. 8001652: d110 bne.n 8001676 <UART_DMAReceiveCplt+0x30>
  3396. huart->RxXferCount = 0U;
  3397. 8001654: 85d3 strh r3, [r2, #46] ; 0x2e
  3398. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3399. 8001656: 6813 ldr r3, [r2, #0]
  3400. 8001658: 68d9 ldr r1, [r3, #12]
  3401. 800165a: f421 7180 bic.w r1, r1, #256 ; 0x100
  3402. 800165e: 60d9 str r1, [r3, #12]
  3403. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3404. 8001660: 6959 ldr r1, [r3, #20]
  3405. 8001662: f021 0101 bic.w r1, r1, #1
  3406. 8001666: 6159 str r1, [r3, #20]
  3407. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3408. 8001668: 6959 ldr r1, [r3, #20]
  3409. 800166a: f021 0140 bic.w r1, r1, #64 ; 0x40
  3410. 800166e: 6159 str r1, [r3, #20]
  3411. huart->RxState = HAL_UART_STATE_READY;
  3412. 8001670: 2320 movs r3, #32
  3413. 8001672: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3414. HAL_UART_RxCpltCallback(huart);
  3415. 8001676: 4610 mov r0, r2
  3416. 8001678: f000 fcb6 bl 8001fe8 <HAL_UART_RxCpltCallback>
  3417. 800167c: bd08 pop {r3, pc}
  3418. 0800167e <UART_Receive_IT>:
  3419. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  3420. 800167e: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3421. {
  3422. 8001682: b510 push {r4, lr}
  3423. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  3424. 8001684: 2b22 cmp r3, #34 ; 0x22
  3425. 8001686: d136 bne.n 80016f6 <UART_Receive_IT+0x78>
  3426. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3427. 8001688: 6883 ldr r3, [r0, #8]
  3428. 800168a: 6901 ldr r1, [r0, #16]
  3429. 800168c: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3430. 8001690: 6802 ldr r2, [r0, #0]
  3431. 8001692: 6a83 ldr r3, [r0, #40] ; 0x28
  3432. 8001694: d123 bne.n 80016de <UART_Receive_IT+0x60>
  3433. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3434. 8001696: 6852 ldr r2, [r2, #4]
  3435. if (huart->Init.Parity == UART_PARITY_NONE)
  3436. 8001698: b9e9 cbnz r1, 80016d6 <UART_Receive_IT+0x58>
  3437. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3438. 800169a: f3c2 0208 ubfx r2, r2, #0, #9
  3439. 800169e: f823 2b02 strh.w r2, [r3], #2
  3440. huart->pRxBuffPtr += 1U;
  3441. 80016a2: 6283 str r3, [r0, #40] ; 0x28
  3442. if (--huart->RxXferCount == 0U)
  3443. 80016a4: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3444. 80016a6: 3c01 subs r4, #1
  3445. 80016a8: b2a4 uxth r4, r4
  3446. 80016aa: 85c4 strh r4, [r0, #46] ; 0x2e
  3447. 80016ac: b98c cbnz r4, 80016d2 <UART_Receive_IT+0x54>
  3448. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3449. 80016ae: 6803 ldr r3, [r0, #0]
  3450. 80016b0: 68da ldr r2, [r3, #12]
  3451. 80016b2: f022 0220 bic.w r2, r2, #32
  3452. 80016b6: 60da str r2, [r3, #12]
  3453. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3454. 80016b8: 68da ldr r2, [r3, #12]
  3455. 80016ba: f422 7280 bic.w r2, r2, #256 ; 0x100
  3456. 80016be: 60da str r2, [r3, #12]
  3457. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3458. 80016c0: 695a ldr r2, [r3, #20]
  3459. 80016c2: f022 0201 bic.w r2, r2, #1
  3460. 80016c6: 615a str r2, [r3, #20]
  3461. huart->RxState = HAL_UART_STATE_READY;
  3462. 80016c8: 2320 movs r3, #32
  3463. 80016ca: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3464. HAL_UART_RxCpltCallback(huart);
  3465. 80016ce: f000 fc8b bl 8001fe8 <HAL_UART_RxCpltCallback>
  3466. if (--huart->RxXferCount == 0U)
  3467. 80016d2: 2000 movs r0, #0
  3468. }
  3469. 80016d4: bd10 pop {r4, pc}
  3470. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3471. 80016d6: b2d2 uxtb r2, r2
  3472. 80016d8: f823 2b01 strh.w r2, [r3], #1
  3473. 80016dc: e7e1 b.n 80016a2 <UART_Receive_IT+0x24>
  3474. if (huart->Init.Parity == UART_PARITY_NONE)
  3475. 80016de: b921 cbnz r1, 80016ea <UART_Receive_IT+0x6c>
  3476. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3477. 80016e0: 1c59 adds r1, r3, #1
  3478. 80016e2: 6852 ldr r2, [r2, #4]
  3479. 80016e4: 6281 str r1, [r0, #40] ; 0x28
  3480. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3481. 80016e6: 701a strb r2, [r3, #0]
  3482. 80016e8: e7dc b.n 80016a4 <UART_Receive_IT+0x26>
  3483. 80016ea: 6852 ldr r2, [r2, #4]
  3484. 80016ec: 1c59 adds r1, r3, #1
  3485. 80016ee: 6281 str r1, [r0, #40] ; 0x28
  3486. 80016f0: f002 027f and.w r2, r2, #127 ; 0x7f
  3487. 80016f4: e7f7 b.n 80016e6 <UART_Receive_IT+0x68>
  3488. return HAL_BUSY;
  3489. 80016f6: 2002 movs r0, #2
  3490. 80016f8: bd10 pop {r4, pc}
  3491. 080016fa <HAL_UART_RxHalfCpltCallback>:
  3492. 80016fa: 4770 bx lr
  3493. 080016fc <UART_DMARxHalfCplt>:
  3494. {
  3495. 80016fc: b508 push {r3, lr}
  3496. HAL_UART_RxHalfCpltCallback(huart);
  3497. 80016fe: 6a40 ldr r0, [r0, #36] ; 0x24
  3498. 8001700: f7ff fffb bl 80016fa <HAL_UART_RxHalfCpltCallback>
  3499. 8001704: bd08 pop {r3, pc}
  3500. 08001706 <HAL_UART_ErrorCallback>:
  3501. 8001706: 4770 bx lr
  3502. 08001708 <UART_DMAError>:
  3503. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3504. 8001708: 6a41 ldr r1, [r0, #36] ; 0x24
  3505. {
  3506. 800170a: b508 push {r3, lr}
  3507. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3508. 800170c: 680b ldr r3, [r1, #0]
  3509. 800170e: 695a ldr r2, [r3, #20]
  3510. if ((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3511. 8001710: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3512. 8001714: 2821 cmp r0, #33 ; 0x21
  3513. 8001716: d10a bne.n 800172e <UART_DMAError+0x26>
  3514. 8001718: 0612 lsls r2, r2, #24
  3515. 800171a: d508 bpl.n 800172e <UART_DMAError+0x26>
  3516. huart->TxXferCount = 0x00U;
  3517. 800171c: 2200 movs r2, #0
  3518. 800171e: 84ca strh r2, [r1, #38] ; 0x26
  3519. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3520. 8001720: 68da ldr r2, [r3, #12]
  3521. 8001722: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3522. 8001726: 60da str r2, [r3, #12]
  3523. huart->gState = HAL_UART_STATE_READY;
  3524. 8001728: 2220 movs r2, #32
  3525. 800172a: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3526. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3527. 800172e: 695b ldr r3, [r3, #20]
  3528. if ((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3529. 8001730: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3530. 8001734: 2a22 cmp r2, #34 ; 0x22
  3531. 8001736: d106 bne.n 8001746 <UART_DMAError+0x3e>
  3532. 8001738: 065b lsls r3, r3, #25
  3533. 800173a: d504 bpl.n 8001746 <UART_DMAError+0x3e>
  3534. huart->RxXferCount = 0x00U;
  3535. 800173c: 2300 movs r3, #0
  3536. UART_EndRxTransfer(huart);
  3537. 800173e: 4608 mov r0, r1
  3538. huart->RxXferCount = 0x00U;
  3539. 8001740: 85cb strh r3, [r1, #46] ; 0x2e
  3540. UART_EndRxTransfer(huart);
  3541. 8001742: f7ff fde7 bl 8001314 <UART_EndRxTransfer>
  3542. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3543. 8001746: 6bcb ldr r3, [r1, #60] ; 0x3c
  3544. HAL_UART_ErrorCallback(huart);
  3545. 8001748: 4608 mov r0, r1
  3546. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3547. 800174a: f043 0310 orr.w r3, r3, #16
  3548. 800174e: 63cb str r3, [r1, #60] ; 0x3c
  3549. HAL_UART_ErrorCallback(huart);
  3550. 8001750: f7ff ffd9 bl 8001706 <HAL_UART_ErrorCallback>
  3551. 8001754: bd08 pop {r3, pc}
  3552. ...
  3553. 08001758 <HAL_UART_IRQHandler>:
  3554. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3555. 8001758: 6803 ldr r3, [r0, #0]
  3556. {
  3557. 800175a: b570 push {r4, r5, r6, lr}
  3558. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3559. 800175c: 681a ldr r2, [r3, #0]
  3560. {
  3561. 800175e: 4604 mov r4, r0
  3562. if (errorflags == RESET)
  3563. 8001760: 0716 lsls r6, r2, #28
  3564. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3565. 8001762: 68d9 ldr r1, [r3, #12]
  3566. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3567. 8001764: 695d ldr r5, [r3, #20]
  3568. if (errorflags == RESET)
  3569. 8001766: d107 bne.n 8001778 <HAL_UART_IRQHandler+0x20>
  3570. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3571. 8001768: 0696 lsls r6, r2, #26
  3572. 800176a: d55a bpl.n 8001822 <HAL_UART_IRQHandler+0xca>
  3573. 800176c: 068d lsls r5, r1, #26
  3574. 800176e: d558 bpl.n 8001822 <HAL_UART_IRQHandler+0xca>
  3575. }
  3576. 8001770: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3577. UART_Receive_IT(huart);
  3578. 8001774: f7ff bf83 b.w 800167e <UART_Receive_IT>
  3579. if ((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3580. 8001778: f015 0501 ands.w r5, r5, #1
  3581. 800177c: d102 bne.n 8001784 <HAL_UART_IRQHandler+0x2c>
  3582. 800177e: f411 7f90 tst.w r1, #288 ; 0x120
  3583. 8001782: d04e beq.n 8001822 <HAL_UART_IRQHandler+0xca>
  3584. if (((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3585. 8001784: 07d3 lsls r3, r2, #31
  3586. 8001786: d505 bpl.n 8001794 <HAL_UART_IRQHandler+0x3c>
  3587. 8001788: 05ce lsls r6, r1, #23
  3588. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3589. 800178a: bf42 ittt mi
  3590. 800178c: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3591. 800178e: f043 0301 orrmi.w r3, r3, #1
  3592. 8001792: 63e3 strmi r3, [r4, #60] ; 0x3c
  3593. if (((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3594. 8001794: 0750 lsls r0, r2, #29
  3595. 8001796: d504 bpl.n 80017a2 <HAL_UART_IRQHandler+0x4a>
  3596. 8001798: b11d cbz r5, 80017a2 <HAL_UART_IRQHandler+0x4a>
  3597. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3598. 800179a: 6be3 ldr r3, [r4, #60] ; 0x3c
  3599. 800179c: f043 0302 orr.w r3, r3, #2
  3600. 80017a0: 63e3 str r3, [r4, #60] ; 0x3c
  3601. if (((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3602. 80017a2: 0793 lsls r3, r2, #30
  3603. 80017a4: d504 bpl.n 80017b0 <HAL_UART_IRQHandler+0x58>
  3604. 80017a6: b11d cbz r5, 80017b0 <HAL_UART_IRQHandler+0x58>
  3605. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3606. 80017a8: 6be3 ldr r3, [r4, #60] ; 0x3c
  3607. 80017aa: f043 0304 orr.w r3, r3, #4
  3608. 80017ae: 63e3 str r3, [r4, #60] ; 0x3c
  3609. if (((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3610. 80017b0: 0716 lsls r6, r2, #28
  3611. 80017b2: d504 bpl.n 80017be <HAL_UART_IRQHandler+0x66>
  3612. 80017b4: b11d cbz r5, 80017be <HAL_UART_IRQHandler+0x66>
  3613. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3614. 80017b6: 6be3 ldr r3, [r4, #60] ; 0x3c
  3615. 80017b8: f043 0308 orr.w r3, r3, #8
  3616. 80017bc: 63e3 str r3, [r4, #60] ; 0x3c
  3617. if (huart->ErrorCode != HAL_UART_ERROR_NONE)
  3618. 80017be: 6be3 ldr r3, [r4, #60] ; 0x3c
  3619. 80017c0: 2b00 cmp r3, #0
  3620. 80017c2: d066 beq.n 8001892 <HAL_UART_IRQHandler+0x13a>
  3621. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3622. 80017c4: 0695 lsls r5, r2, #26
  3623. 80017c6: d504 bpl.n 80017d2 <HAL_UART_IRQHandler+0x7a>
  3624. 80017c8: 0688 lsls r0, r1, #26
  3625. 80017ca: d502 bpl.n 80017d2 <HAL_UART_IRQHandler+0x7a>
  3626. UART_Receive_IT(huart);
  3627. 80017cc: 4620 mov r0, r4
  3628. 80017ce: f7ff ff56 bl 800167e <UART_Receive_IT>
  3629. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3630. 80017d2: 6823 ldr r3, [r4, #0]
  3631. UART_EndRxTransfer(huart);
  3632. 80017d4: 4620 mov r0, r4
  3633. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3634. 80017d6: 695d ldr r5, [r3, #20]
  3635. if (((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3636. 80017d8: 6be2 ldr r2, [r4, #60] ; 0x3c
  3637. 80017da: 0711 lsls r1, r2, #28
  3638. 80017dc: d402 bmi.n 80017e4 <HAL_UART_IRQHandler+0x8c>
  3639. 80017de: f015 0540 ands.w r5, r5, #64 ; 0x40
  3640. 80017e2: d01a beq.n 800181a <HAL_UART_IRQHandler+0xc2>
  3641. UART_EndRxTransfer(huart);
  3642. 80017e4: f7ff fd96 bl 8001314 <UART_EndRxTransfer>
  3643. if (HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3644. 80017e8: 6823 ldr r3, [r4, #0]
  3645. 80017ea: 695a ldr r2, [r3, #20]
  3646. 80017ec: 0652 lsls r2, r2, #25
  3647. 80017ee: d510 bpl.n 8001812 <HAL_UART_IRQHandler+0xba>
  3648. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3649. 80017f0: 695a ldr r2, [r3, #20]
  3650. if (huart->hdmarx != NULL)
  3651. 80017f2: 6b60 ldr r0, [r4, #52] ; 0x34
  3652. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3653. 80017f4: f022 0240 bic.w r2, r2, #64 ; 0x40
  3654. 80017f8: 615a str r2, [r3, #20]
  3655. if (huart->hdmarx != NULL)
  3656. 80017fa: b150 cbz r0, 8001812 <HAL_UART_IRQHandler+0xba>
  3657. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3658. 80017fc: 4b25 ldr r3, [pc, #148] ; (8001894 <HAL_UART_IRQHandler+0x13c>)
  3659. 80017fe: 6343 str r3, [r0, #52] ; 0x34
  3660. if (HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3661. 8001800: f7fe fe4c bl 800049c <HAL_DMA_Abort_IT>
  3662. 8001804: 2800 cmp r0, #0
  3663. 8001806: d044 beq.n 8001892 <HAL_UART_IRQHandler+0x13a>
  3664. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3665. 8001808: 6b60 ldr r0, [r4, #52] ; 0x34
  3666. }
  3667. 800180a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3668. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3669. 800180e: 6b43 ldr r3, [r0, #52] ; 0x34
  3670. 8001810: 4718 bx r3
  3671. HAL_UART_ErrorCallback(huart);
  3672. 8001812: 4620 mov r0, r4
  3673. 8001814: f7ff ff77 bl 8001706 <HAL_UART_ErrorCallback>
  3674. 8001818: bd70 pop {r4, r5, r6, pc}
  3675. HAL_UART_ErrorCallback(huart);
  3676. 800181a: f7ff ff74 bl 8001706 <HAL_UART_ErrorCallback>
  3677. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3678. 800181e: 63e5 str r5, [r4, #60] ; 0x3c
  3679. 8001820: bd70 pop {r4, r5, r6, pc}
  3680. if (((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3681. 8001822: 0616 lsls r6, r2, #24
  3682. 8001824: d527 bpl.n 8001876 <HAL_UART_IRQHandler+0x11e>
  3683. 8001826: 060d lsls r5, r1, #24
  3684. 8001828: d525 bpl.n 8001876 <HAL_UART_IRQHandler+0x11e>
  3685. if (huart->gState == HAL_UART_STATE_BUSY_TX)
  3686. 800182a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3687. 800182e: 2a21 cmp r2, #33 ; 0x21
  3688. 8001830: d12f bne.n 8001892 <HAL_UART_IRQHandler+0x13a>
  3689. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3690. 8001832: 68a2 ldr r2, [r4, #8]
  3691. 8001834: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3692. 8001838: 6a22 ldr r2, [r4, #32]
  3693. 800183a: d117 bne.n 800186c <HAL_UART_IRQHandler+0x114>
  3694. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3695. 800183c: 8811 ldrh r1, [r2, #0]
  3696. 800183e: f3c1 0108 ubfx r1, r1, #0, #9
  3697. 8001842: 6059 str r1, [r3, #4]
  3698. if (huart->Init.Parity == UART_PARITY_NONE)
  3699. 8001844: 6921 ldr r1, [r4, #16]
  3700. 8001846: b979 cbnz r1, 8001868 <HAL_UART_IRQHandler+0x110>
  3701. huart->pTxBuffPtr += 2U;
  3702. 8001848: 3202 adds r2, #2
  3703. huart->pTxBuffPtr += 1U;
  3704. 800184a: 6222 str r2, [r4, #32]
  3705. if (--huart->TxXferCount == 0U)
  3706. 800184c: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3707. 800184e: 3a01 subs r2, #1
  3708. 8001850: b292 uxth r2, r2
  3709. 8001852: 84e2 strh r2, [r4, #38] ; 0x26
  3710. 8001854: b9ea cbnz r2, 8001892 <HAL_UART_IRQHandler+0x13a>
  3711. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3712. 8001856: 68da ldr r2, [r3, #12]
  3713. 8001858: f022 0280 bic.w r2, r2, #128 ; 0x80
  3714. 800185c: 60da str r2, [r3, #12]
  3715. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3716. 800185e: 68da ldr r2, [r3, #12]
  3717. 8001860: f042 0240 orr.w r2, r2, #64 ; 0x40
  3718. 8001864: 60da str r2, [r3, #12]
  3719. 8001866: bd70 pop {r4, r5, r6, pc}
  3720. huart->pTxBuffPtr += 1U;
  3721. 8001868: 3201 adds r2, #1
  3722. 800186a: e7ee b.n 800184a <HAL_UART_IRQHandler+0xf2>
  3723. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3724. 800186c: 1c51 adds r1, r2, #1
  3725. 800186e: 6221 str r1, [r4, #32]
  3726. 8001870: 7812 ldrb r2, [r2, #0]
  3727. 8001872: 605a str r2, [r3, #4]
  3728. 8001874: e7ea b.n 800184c <HAL_UART_IRQHandler+0xf4>
  3729. if (((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3730. 8001876: 0650 lsls r0, r2, #25
  3731. 8001878: d50b bpl.n 8001892 <HAL_UART_IRQHandler+0x13a>
  3732. 800187a: 064a lsls r2, r1, #25
  3733. 800187c: d509 bpl.n 8001892 <HAL_UART_IRQHandler+0x13a>
  3734. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3735. 800187e: 68da ldr r2, [r3, #12]
  3736. HAL_UART_TxCpltCallback(huart);
  3737. 8001880: 4620 mov r0, r4
  3738. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3739. 8001882: f022 0240 bic.w r2, r2, #64 ; 0x40
  3740. 8001886: 60da str r2, [r3, #12]
  3741. huart->gState = HAL_UART_STATE_READY;
  3742. 8001888: 2320 movs r3, #32
  3743. 800188a: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3744. HAL_UART_TxCpltCallback(huart);
  3745. 800188e: f7ff febd bl 800160c <HAL_UART_TxCpltCallback>
  3746. 8001892: bd70 pop {r4, r5, r6, pc}
  3747. 8001894: 08001899 .word 0x08001899
  3748. 08001898 <UART_DMAAbortOnError>:
  3749. {
  3750. 8001898: b508 push {r3, lr}
  3751. huart->RxXferCount = 0x00U;
  3752. 800189a: 2300 movs r3, #0
  3753. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3754. 800189c: 6a40 ldr r0, [r0, #36] ; 0x24
  3755. huart->RxXferCount = 0x00U;
  3756. 800189e: 85c3 strh r3, [r0, #46] ; 0x2e
  3757. huart->TxXferCount = 0x00U;
  3758. 80018a0: 84c3 strh r3, [r0, #38] ; 0x26
  3759. HAL_UART_ErrorCallback(huart);
  3760. 80018a2: f7ff ff30 bl 8001706 <HAL_UART_ErrorCallback>
  3761. 80018a6: bd08 pop {r3, pc}
  3762. 080018a8 <Firmware_BootStart_Signal>:
  3763. * ***/
  3764. #define Bluecell_BootStart 0x0b
  3765. uint8_t BootStartdata[6] = {0xbe,Bluecell_BootStart,0x03,4,0,0xeb};
  3766. void Firmware_BootStart_Signal(){
  3767. 80018a8: b510 push {r4, lr}
  3768. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3769. 80018aa: 4c06 ldr r4, [pc, #24] ; (80018c4 <Firmware_BootStart_Signal+0x1c>)
  3770. 80018ac: 78a1 ldrb r1, [r4, #2]
  3771. 80018ae: 1c60 adds r0, r4, #1
  3772. 80018b0: f000 f85c bl 800196c <STH30_CreateCrc>
  3773. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3774. 80018b4: 78a1 ldrb r1, [r4, #2]
  3775. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3776. 80018b6: 7120 strb r0, [r4, #4]
  3777. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3778. 80018b8: 3103 adds r1, #3
  3779. 80018ba: 4620 mov r0, r4
  3780. }
  3781. 80018bc: e8bd 4010 ldmia.w sp!, {r4, lr}
  3782. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3783. 80018c0: f000 bbb8 b.w 8002034 <Uart1_Data_Send>
  3784. 80018c4: 2000000e .word 0x2000000e
  3785. 080018c8 <FirmwareUpdateStart>:
  3786. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  3787. void FirmwareUpdateStart(uint8_t* data){
  3788. 80018c8: b570 push {r4, r5, r6, lr}
  3789. uint8_t ret = 0,crccheck = 0;
  3790. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3791. 80018ca: 7881 ldrb r1, [r0, #2]
  3792. void FirmwareUpdateStart(uint8_t* data){
  3793. 80018cc: 4604 mov r4, r0
  3794. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3795. 80018ce: 1843 adds r3, r0, r1
  3796. 80018d0: 785a ldrb r2, [r3, #1]
  3797. 80018d2: 3001 adds r0, #1
  3798. 80018d4: f000 f865 bl 80019a2 <STH30_CheckCrc>
  3799. if(crccheck == NO_ERROR){
  3800. 80018d8: b2c0 uxtb r0, r0
  3801. 80018da: 2801 cmp r0, #1
  3802. 80018dc: d00e beq.n 80018fc <FirmwareUpdateStart+0x34>
  3803. 80018de: 2300 movs r3, #0
  3804. ret = Flash_write(&data[0]);
  3805. if(ret == 1)
  3806. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3807. }else{
  3808. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3809. printf("%02x ",data[i]);
  3810. 80018e0: 4e1e ldr r6, [pc, #120] ; (800195c <FirmwareUpdateStart+0x94>)
  3811. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3812. 80018e2: 78a2 ldrb r2, [r4, #2]
  3813. 80018e4: 1c5d adds r5, r3, #1
  3814. 80018e6: 3202 adds r2, #2
  3815. 80018e8: b2db uxtb r3, r3
  3816. 80018ea: 429a cmp r2, r3
  3817. 80018ec: da2e bge.n 800194c <FirmwareUpdateStart+0x84>
  3818. printf("Check Sum error \n");
  3819. 80018ee: 481c ldr r0, [pc, #112] ; (8001960 <FirmwareUpdateStart+0x98>)
  3820. 80018f0: f000 fc74 bl 80021dc <puts>
  3821. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3822. 80018f4: 2222 movs r2, #34 ; 0x22
  3823. 80018f6: 4b1b ldr r3, [pc, #108] ; (8001964 <FirmwareUpdateStart+0x9c>)
  3824. 80018f8: 705a strb r2, [r3, #1]
  3825. 80018fa: e00f b.n 800191c <FirmwareUpdateStart+0x54>
  3826. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  3827. 80018fc: 2211 movs r2, #17
  3828. 80018fe: 4d19 ldr r5, [pc, #100] ; (8001964 <FirmwareUpdateStart+0x9c>)
  3829. 8001900: 706a strb r2, [r5, #1]
  3830. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  3831. 8001902: 7862 ldrb r2, [r4, #1]
  3832. 8001904: 2add cmp r2, #221 ; 0xdd
  3833. 8001906: d001 beq.n 800190c <FirmwareUpdateStart+0x44>
  3834. 8001908: 2aee cmp r2, #238 ; 0xee
  3835. 800190a: d107 bne.n 800191c <FirmwareUpdateStart+0x54>
  3836. ret = Flash_write(&data[0]);
  3837. 800190c: 4620 mov r0, r4
  3838. 800190e: f000 f8b7 bl 8001a80 <Flash_write>
  3839. if(ret == 1)
  3840. 8001912: b2c0 uxtb r0, r0
  3841. 8001914: 2801 cmp r0, #1
  3842. 8001916: d101 bne.n 800191c <FirmwareUpdateStart+0x54>
  3843. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3844. 8001918: 2322 movs r3, #34 ; 0x22
  3845. 800191a: 706b strb r3, [r5, #1]
  3846. }
  3847. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  3848. 800191c: 4d11 ldr r5, [pc, #68] ; (8001964 <FirmwareUpdateStart+0x9c>)
  3849. 800191e: 78a9 ldrb r1, [r5, #2]
  3850. 8001920: 1c68 adds r0, r5, #1
  3851. 8001922: f000 f823 bl 800196c <STH30_CreateCrc>
  3852. 8001926: 7128 strb r0, [r5, #4]
  3853. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  3854. 8001928: 7863 ldrb r3, [r4, #1]
  3855. 800192a: 2bee cmp r3, #238 ; 0xee
  3856. 800192c: d006 beq.n 800193c <FirmwareUpdateStart+0x74>
  3857. 800192e: 2b0a cmp r3, #10
  3858. 8001930: d004 beq.n 800193c <FirmwareUpdateStart+0x74>
  3859. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  3860. 8001932: 78a9 ldrb r1, [r5, #2]
  3861. 8001934: 4628 mov r0, r5
  3862. 8001936: 3103 adds r1, #3
  3863. 8001938: f000 fb7c bl 8002034 <Uart1_Data_Send>
  3864. }
  3865. if(data[bluecell_type] == 0xEE)
  3866. 800193c: 7863 ldrb r3, [r4, #1]
  3867. 800193e: 2bee cmp r3, #238 ; 0xee
  3868. 8001940: d10a bne.n 8001958 <FirmwareUpdateStart+0x90>
  3869. printf("update Complete \n");
  3870. }
  3871. 8001942: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3872. printf("update Complete \n");
  3873. 8001946: 4808 ldr r0, [pc, #32] ; (8001968 <FirmwareUpdateStart+0xa0>)
  3874. 8001948: f000 bc48 b.w 80021dc <puts>
  3875. printf("%02x ",data[i]);
  3876. 800194c: 5ce1 ldrb r1, [r4, r3]
  3877. 800194e: 4630 mov r0, r6
  3878. 8001950: f000 fbd0 bl 80020f4 <iprintf>
  3879. 8001954: 462b mov r3, r5
  3880. 8001956: e7c4 b.n 80018e2 <FirmwareUpdateStart+0x1a>
  3881. 8001958: bd70 pop {r4, r5, r6, pc}
  3882. 800195a: bf00 nop
  3883. 800195c: 08003168 .word 0x08003168
  3884. 8001960: 0800316e .word 0x0800316e
  3885. 8001964: 20000008 .word 0x20000008
  3886. 8001968: 0800317f .word 0x0800317f
  3887. 0800196c <STH30_CreateCrc>:
  3888. }
  3889. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  3890. }
  3891. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  3892. {
  3893. 800196c: b510 push {r4, lr}
  3894. uint8_t bit; // bit mask
  3895. uint8_t crc = 0xFF; // calculated checksum
  3896. 800196e: 23ff movs r3, #255 ; 0xff
  3897. uint8_t byteCtr; // byte counter
  3898. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  3899. 8001970: 4604 mov r4, r0
  3900. 8001972: 1a22 subs r2, r4, r0
  3901. 8001974: b2d2 uxtb r2, r2
  3902. 8001976: 4291 cmp r1, r2
  3903. 8001978: d801 bhi.n 800197e <STH30_CreateCrc+0x12>
  3904. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  3905. else crc = (crc << 1);
  3906. }
  3907. }
  3908. return crc;
  3909. }
  3910. 800197a: 4618 mov r0, r3
  3911. 800197c: bd10 pop {r4, pc}
  3912. crc ^= (data[byteCtr]);
  3913. 800197e: f814 2b01 ldrb.w r2, [r4], #1
  3914. 8001982: 4053 eors r3, r2
  3915. 8001984: 2208 movs r2, #8
  3916. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  3917. 8001986: f013 0f80 tst.w r3, #128 ; 0x80
  3918. 800198a: f102 32ff add.w r2, r2, #4294967295
  3919. 800198e: ea4f 0343 mov.w r3, r3, lsl #1
  3920. 8001992: bf18 it ne
  3921. 8001994: f083 0331 eorne.w r3, r3, #49 ; 0x31
  3922. for(bit = 8; bit > 0; --bit)
  3923. 8001998: f012 02ff ands.w r2, r2, #255 ; 0xff
  3924. else crc = (crc << 1);
  3925. 800199c: b2db uxtb r3, r3
  3926. for(bit = 8; bit > 0; --bit)
  3927. 800199e: d1f2 bne.n 8001986 <STH30_CreateCrc+0x1a>
  3928. 80019a0: e7e7 b.n 8001972 <STH30_CreateCrc+0x6>
  3929. 080019a2 <STH30_CheckCrc>:
  3930. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  3931. {
  3932. 80019a2: b530 push {r4, r5, lr}
  3933. uint8_t bit; // bit mask
  3934. uint8_t crc = 0xFF; // calculated checksum
  3935. 80019a4: 23ff movs r3, #255 ; 0xff
  3936. uint8_t byteCtr; // byte counter
  3937. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  3938. 80019a6: 4605 mov r5, r0
  3939. 80019a8: 1a2c subs r4, r5, r0
  3940. 80019aa: b2e4 uxtb r4, r4
  3941. 80019ac: 42a1 cmp r1, r4
  3942. 80019ae: d803 bhi.n 80019b8 <STH30_CheckCrc+0x16>
  3943. else crc = (crc << 1);
  3944. }
  3945. }
  3946. if(crc != checksum) return CHECKSUM_ERROR;
  3947. else return NO_ERROR;
  3948. }
  3949. 80019b0: 1a9b subs r3, r3, r2
  3950. 80019b2: 4258 negs r0, r3
  3951. 80019b4: 4158 adcs r0, r3
  3952. 80019b6: bd30 pop {r4, r5, pc}
  3953. crc ^= (data[byteCtr]);
  3954. 80019b8: f815 4b01 ldrb.w r4, [r5], #1
  3955. 80019bc: 4063 eors r3, r4
  3956. 80019be: 2408 movs r4, #8
  3957. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  3958. 80019c0: f013 0f80 tst.w r3, #128 ; 0x80
  3959. 80019c4: f104 34ff add.w r4, r4, #4294967295
  3960. 80019c8: ea4f 0343 mov.w r3, r3, lsl #1
  3961. 80019cc: bf18 it ne
  3962. 80019ce: f083 0331 eorne.w r3, r3, #49 ; 0x31
  3963. for(bit = 8; bit > 0; --bit)
  3964. 80019d2: f014 04ff ands.w r4, r4, #255 ; 0xff
  3965. else crc = (crc << 1);
  3966. 80019d6: b2db uxtb r3, r3
  3967. for(bit = 8; bit > 0; --bit)
  3968. 80019d8: d1f2 bne.n 80019c0 <STH30_CheckCrc+0x1e>
  3969. 80019da: e7e5 b.n 80019a8 <STH30_CheckCrc+0x6>
  3970. 080019dc <Jump_App>:
  3971. typedef void (*fptr)(void);
  3972. fptr jump_to_app;
  3973. uint32_t jump_addr;
  3974. void Jump_App(void){
  3975. __HAL_RCC_TIM6_CLK_DISABLE(); // 매인???��머�?? ?���??��?��?��
  3976. 80019dc: 4a0c ldr r2, [pc, #48] ; (8001a10 <Jump_App+0x34>)
  3977. void Jump_App(void){
  3978. 80019de: b510 push {r4, lr}
  3979. __HAL_RCC_TIM6_CLK_DISABLE(); // 매인???��머�?? ?���??��?��?��
  3980. 80019e0: 69d3 ldr r3, [r2, #28]
  3981. printf("boot loader start\n"); //메세�? 출력
  3982. 80019e2: 480c ldr r0, [pc, #48] ; (8001a14 <Jump_App+0x38>)
  3983. __HAL_RCC_TIM6_CLK_DISABLE(); // 매인???��머�?? ?���??��?��?��
  3984. 80019e4: f023 0310 bic.w r3, r3, #16
  3985. 80019e8: 61d3 str r3, [r2, #28]
  3986. printf("boot loader start\n"); //메세�? 출력
  3987. 80019ea: f000 fbf7 bl 80021dc <puts>
  3988. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  3989. 80019ee: 4b0a ldr r3, [pc, #40] ; (8001a18 <Jump_App+0x3c>)
  3990. 80019f0: 4a0a ldr r2, [pc, #40] ; (8001a1c <Jump_App+0x40>)
  3991. 80019f2: 681b ldr r3, [r3, #0]
  3992. jump_to_app = (fptr) jump_addr;
  3993. 80019f4: 4c0a ldr r4, [pc, #40] ; (8001a20 <Jump_App+0x44>)
  3994. /* init user app's sp */
  3995. printf("jump!\n");
  3996. 80019f6: 480b ldr r0, [pc, #44] ; (8001a24 <Jump_App+0x48>)
  3997. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  3998. 80019f8: 6013 str r3, [r2, #0]
  3999. jump_to_app = (fptr) jump_addr;
  4000. 80019fa: 6023 str r3, [r4, #0]
  4001. printf("jump!\n");
  4002. 80019fc: f000 fbee bl 80021dc <puts>
  4003. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  4004. 8001a00: 4b09 ldr r3, [pc, #36] ; (8001a28 <Jump_App+0x4c>)
  4005. 8001a02: 681b ldr r3, [r3, #0]
  4006. \details Assigns the given value to the Main Stack Pointer (MSP).
  4007. \param [in] topOfMainStack Main Stack Pointer value to set
  4008. */
  4009. __STATIC_FORCEINLINE void __set_MSP(uint32_t topOfMainStack)
  4010. {
  4011. __ASM volatile ("MSR msp, %0" : : "r" (topOfMainStack) : );
  4012. 8001a04: f383 8808 msr MSP, r3
  4013. jump_to_app();
  4014. 8001a08: 6823 ldr r3, [r4, #0]
  4015. }
  4016. 8001a0a: e8bd 4010 ldmia.w sp!, {r4, lr}
  4017. jump_to_app();
  4018. 8001a0e: 4718 bx r3
  4019. 8001a10: 40021000 .word 0x40021000
  4020. 8001a14: 080031ab .word 0x080031ab
  4021. 8001a18: 08004004 .word 0x08004004
  4022. 8001a1c: 200004f8 .word 0x200004f8
  4023. 8001a20: 200004fc .word 0x200004fc
  4024. 8001a24: 080031bd .word 0x080031bd
  4025. 8001a28: 08004000 .word 0x08004000
  4026. 08001a2c <Flash_RGB_Data_Write>:
  4027. }
  4028. #endif // PYJ.2019.03.27_END --
  4029. }
  4030. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4031. 8001a2c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4032. uint16_t Firmdata = 0;
  4033. uint8_t ret = 0;
  4034. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4035. 8001a30: 2400 movs r4, #0
  4036. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4037. 8001a32: 4607 mov r7, r0
  4038. uint8_t ret = 0;
  4039. 8001a34: 4626 mov r6, r4
  4040. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4041. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4042. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4043. 8001a36: 4d10 ldr r5, [pc, #64] ; (8001a78 <Flash_RGB_Data_Write+0x4c>)
  4044. printf("HAL NOT OK \n");
  4045. 8001a38: f8df 8040 ldr.w r8, [pc, #64] ; 8001a7c <Flash_RGB_Data_Write+0x50>
  4046. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4047. 8001a3c: 78bb ldrb r3, [r7, #2]
  4048. 8001a3e: 3b02 subs r3, #2
  4049. 8001a40: 429c cmp r4, r3
  4050. 8001a42: db02 blt.n 8001a4a <Flash_RGB_Data_Write+0x1e>
  4051. Address += 2;
  4052. //if(!(i%FirmwareUpdateDelay))
  4053. // HAL_Delay(1);
  4054. }
  4055. return ret;
  4056. }
  4057. 8001a44: 4630 mov r0, r6
  4058. 8001a46: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4059. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4060. 8001a4a: 193b adds r3, r7, r4
  4061. 8001a4c: 78da ldrb r2, [r3, #3]
  4062. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4063. 8001a4e: 791b ldrb r3, [r3, #4]
  4064. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4065. 8001a50: 6829 ldr r1, [r5, #0]
  4066. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4067. 8001a52: eb02 2203 add.w r2, r2, r3, lsl #8
  4068. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4069. 8001a56: b292 uxth r2, r2
  4070. 8001a58: 2300 movs r3, #0
  4071. 8001a5a: 2001 movs r0, #1
  4072. 8001a5c: f7fe fed6 bl 800080c <HAL_FLASH_Program>
  4073. 8001a60: b118 cbz r0, 8001a6a <Flash_RGB_Data_Write+0x3e>
  4074. printf("HAL NOT OK \n");
  4075. 8001a62: 4640 mov r0, r8
  4076. 8001a64: f000 fbba bl 80021dc <puts>
  4077. ret = 1;
  4078. 8001a68: 2601 movs r6, #1
  4079. Address += 2;
  4080. 8001a6a: 682b ldr r3, [r5, #0]
  4081. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4082. 8001a6c: 3402 adds r4, #2
  4083. Address += 2;
  4084. 8001a6e: 3302 adds r3, #2
  4085. 8001a70: 602b str r3, [r5, #0]
  4086. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4087. 8001a72: b2e4 uxtb r4, r4
  4088. 8001a74: e7e2 b.n 8001a3c <Flash_RGB_Data_Write+0x10>
  4089. 8001a76: bf00 nop
  4090. 8001a78: 20000014 .word 0x20000014
  4091. 8001a7c: 08003190 .word 0x08003190
  4092. 08001a80 <Flash_write>:
  4093. /*Variable used for Erase procedure*/
  4094. static FLASH_EraseInitTypeDef EraseInitStruct;
  4095. static uint32_t PAGEError = 0;
  4096. uint8_t ret = 0;
  4097. /* Fill EraseInit structure*/
  4098. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4099. 8001a80: 2300 movs r3, #0
  4100. {
  4101. 8001a82: b573 push {r0, r1, r4, r5, r6, lr}
  4102. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4103. 8001a84: 4d16 ldr r5, [pc, #88] ; (8001ae0 <Flash_write+0x60>)
  4104. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4105. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4106. __HAL_RCC_TIM6_CLK_DISABLE(); // 매인???��머�?? ?���??��?��?��
  4107. 8001a86: 4c17 ldr r4, [pc, #92] ; (8001ae4 <Flash_write+0x64>)
  4108. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4109. 8001a88: 602b str r3, [r5, #0]
  4110. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4111. 8001a8a: 4b17 ldr r3, [pc, #92] ; (8001ae8 <Flash_write+0x68>)
  4112. {
  4113. 8001a8c: 4606 mov r6, r0
  4114. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4115. 8001a8e: 60ab str r3, [r5, #8]
  4116. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4117. 8001a90: 231f movs r3, #31
  4118. 8001a92: 60eb str r3, [r5, #12]
  4119. __HAL_RCC_TIM6_CLK_DISABLE(); // 매인???��머�?? ?���??��?��?��
  4120. 8001a94: 69e3 ldr r3, [r4, #28]
  4121. 8001a96: f023 0310 bic.w r3, r3, #16
  4122. 8001a9a: 61e3 str r3, [r4, #28]
  4123. HAL_FLASH_Unlock(); // lock ??�?
  4124. 8001a9c: f7fe fe70 bl 8000780 <HAL_FLASH_Unlock>
  4125. if(flashinit == 0){
  4126. 8001aa0: 4b12 ldr r3, [pc, #72] ; (8001aec <Flash_write+0x6c>)
  4127. 8001aa2: 781a ldrb r2, [r3, #0]
  4128. 8001aa4: b94a cbnz r2, 8001aba <Flash_write+0x3a>
  4129. flashinit= 1;
  4130. 8001aa6: 2201 movs r2, #1
  4131. //FLASH_PageErase(StartAddr);
  4132. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4133. 8001aa8: 4911 ldr r1, [pc, #68] ; (8001af0 <Flash_write+0x70>)
  4134. 8001aaa: 4628 mov r0, r5
  4135. flashinit= 1;
  4136. 8001aac: 701a strb r2, [r3, #0]
  4137. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4138. 8001aae: f7fe ff17 bl 80008e0 <HAL_FLASHEx_Erase>
  4139. 8001ab2: b110 cbz r0, 8001aba <Flash_write+0x3a>
  4140. printf("Erase Failed \r\n");
  4141. 8001ab4: 480f ldr r0, [pc, #60] ; (8001af4 <Flash_write+0x74>)
  4142. 8001ab6: f000 fb91 bl 80021dc <puts>
  4143. }
  4144. }
  4145. // FLASH_If_Erase();
  4146. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  4147. 8001aba: 4630 mov r0, r6
  4148. 8001abc: f7ff ffb6 bl 8001a2c <Flash_RGB_Data_Write>
  4149. 8001ac0: 4605 mov r5, r0
  4150. HAL_FLASH_Lock(); // lock ?��그기
  4151. 8001ac2: f7fe fe6f bl 80007a4 <HAL_FLASH_Lock>
  4152. __HAL_RCC_TIM6_CLK_ENABLE(); // 매인???��머�?? ?��?��?��?��?��?��
  4153. return ret;
  4154. }
  4155. 8001ac6: 4628 mov r0, r5
  4156. __HAL_RCC_TIM6_CLK_ENABLE(); // 매인???��머�?? ?��?��?��?��?��?��
  4157. 8001ac8: 69e3 ldr r3, [r4, #28]
  4158. 8001aca: f043 0310 orr.w r3, r3, #16
  4159. 8001ace: 61e3 str r3, [r4, #28]
  4160. 8001ad0: 69e3 ldr r3, [r4, #28]
  4161. 8001ad2: f003 0310 and.w r3, r3, #16
  4162. 8001ad6: 9301 str r3, [sp, #4]
  4163. 8001ad8: 9b01 ldr r3, [sp, #4]
  4164. }
  4165. 8001ada: b002 add sp, #8
  4166. 8001adc: bd70 pop {r4, r5, r6, pc}
  4167. 8001ade: bf00 nop
  4168. 8001ae0: 2000009c .word 0x2000009c
  4169. 8001ae4: 40021000 .word 0x40021000
  4170. 8001ae8: 08004000 .word 0x08004000
  4171. 8001aec: 200000b0 .word 0x200000b0
  4172. 8001af0: 200000ac .word 0x200000ac
  4173. 8001af4: 0800319c .word 0x0800319c
  4174. 08001af8 <HAL_TIM_PeriodElapsedCallback>:
  4175. /* Private user code ---------------------------------------------------------*/
  4176. /* USER CODE BEGIN 0 */
  4177. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  4178. {
  4179. if(htim->Instance == TIM6){
  4180. 8001af8: 6802 ldr r2, [r0, #0]
  4181. 8001afa: 4b08 ldr r3, [pc, #32] ; (8001b1c <HAL_TIM_PeriodElapsedCallback+0x24>)
  4182. 8001afc: 429a cmp r2, r3
  4183. 8001afe: d10b bne.n 8001b18 <HAL_TIM_PeriodElapsedCallback+0x20>
  4184. UartTimerCnt++;
  4185. 8001b00: 4a07 ldr r2, [pc, #28] ; (8001b20 <HAL_TIM_PeriodElapsedCallback+0x28>)
  4186. 8001b02: 6813 ldr r3, [r2, #0]
  4187. 8001b04: 3301 adds r3, #1
  4188. 8001b06: 6013 str r3, [r2, #0]
  4189. LedTimerCnt++;
  4190. 8001b08: 4a06 ldr r2, [pc, #24] ; (8001b24 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  4191. 8001b0a: 6813 ldr r3, [r2, #0]
  4192. 8001b0c: 3301 adds r3, #1
  4193. 8001b0e: 6013 str r3, [r2, #0]
  4194. FirmwareTimerCnt++;
  4195. 8001b10: 4a05 ldr r2, [pc, #20] ; (8001b28 <HAL_TIM_PeriodElapsedCallback+0x30>)
  4196. 8001b12: 6813 ldr r3, [r2, #0]
  4197. 8001b14: 3301 adds r3, #1
  4198. 8001b16: 6013 str r3, [r2, #0]
  4199. 8001b18: 4770 bx lr
  4200. 8001b1a: bf00 nop
  4201. 8001b1c: 40001000 .word 0x40001000
  4202. 8001b20: 200000bc .word 0x200000bc
  4203. 8001b24: 200000b8 .word 0x200000b8
  4204. 8001b28: 200000b4 .word 0x200000b4
  4205. 08001b2c <_write>:
  4206. }
  4207. }
  4208. int _write (int file, uint8_t *ptr, uint16_t len)
  4209. {
  4210. 8001b2c: b510 push {r4, lr}
  4211. 8001b2e: 4614 mov r4, r2
  4212. HAL_UART_Transmit (&huart1, ptr, len, 10);
  4213. 8001b30: 230a movs r3, #10
  4214. 8001b32: 4802 ldr r0, [pc, #8] ; (8001b3c <_write+0x10>)
  4215. 8001b34: f7ff fc8c bl 8001450 <HAL_UART_Transmit>
  4216. return len;
  4217. }
  4218. 8001b38: 4620 mov r0, r4
  4219. 8001b3a: bd10 pop {r4, pc}
  4220. 8001b3c: 20000588 .word 0x20000588
  4221. 08001b40 <SystemClock_Config>:
  4222. /**
  4223. * @brief System Clock Configuration
  4224. * @retval None
  4225. */
  4226. void SystemClock_Config(void)
  4227. {
  4228. 8001b40: b510 push {r4, lr}
  4229. 8001b42: b090 sub sp, #64 ; 0x40
  4230. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  4231. 8001b44: 2228 movs r2, #40 ; 0x28
  4232. 8001b46: 2100 movs r1, #0
  4233. 8001b48: a806 add r0, sp, #24
  4234. 8001b4a: f000 facb bl 80020e4 <memset>
  4235. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  4236. 8001b4e: 2214 movs r2, #20
  4237. 8001b50: 2100 movs r1, #0
  4238. 8001b52: a801 add r0, sp, #4
  4239. 8001b54: f000 fac6 bl 80020e4 <memset>
  4240. /** Initializes the CPU, AHB and APB busses clocks
  4241. */
  4242. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4243. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  4244. 8001b58: 2301 movs r3, #1
  4245. 8001b5a: 930a str r3, [sp, #40] ; 0x28
  4246. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4247. 8001b5c: 2310 movs r3, #16
  4248. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4249. 8001b5e: 2402 movs r4, #2
  4250. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4251. 8001b60: 930b str r3, [sp, #44] ; 0x2c
  4252. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4253. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  4254. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  4255. 8001b62: f44f 1360 mov.w r3, #3670016 ; 0x380000
  4256. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4257. 8001b66: a806 add r0, sp, #24
  4258. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4259. 8001b68: 9406 str r4, [sp, #24]
  4260. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4261. 8001b6a: 940d str r4, [sp, #52] ; 0x34
  4262. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  4263. 8001b6c: 930f str r3, [sp, #60] ; 0x3c
  4264. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4265. 8001b6e: f7fe fffd bl 8000b6c <HAL_RCC_OscConfig>
  4266. 8001b72: b100 cbz r0, 8001b76 <SystemClock_Config+0x36>
  4267. 8001b74: e7fe b.n 8001b74 <SystemClock_Config+0x34>
  4268. {
  4269. Error_Handler();
  4270. }
  4271. /** Initializes the CPU, AHB and APB busses clocks
  4272. */
  4273. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4274. 8001b76: 230f movs r3, #15
  4275. 8001b78: 9301 str r3, [sp, #4]
  4276. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  4277. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4278. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4279. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4280. 8001b7a: f44f 6380 mov.w r3, #1024 ; 0x400
  4281. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4282. 8001b7e: 9003 str r0, [sp, #12]
  4283. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4284. 8001b80: 9005 str r0, [sp, #20]
  4285. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4286. 8001b82: 4621 mov r1, r4
  4287. 8001b84: a801 add r0, sp, #4
  4288. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4289. 8001b86: 9402 str r4, [sp, #8]
  4290. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4291. 8001b88: 9304 str r3, [sp, #16]
  4292. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4293. 8001b8a: f7ff f9c9 bl 8000f20 <HAL_RCC_ClockConfig>
  4294. 8001b8e: b100 cbz r0, 8001b92 <SystemClock_Config+0x52>
  4295. 8001b90: e7fe b.n 8001b90 <SystemClock_Config+0x50>
  4296. {
  4297. Error_Handler();
  4298. }
  4299. }
  4300. 8001b92: b010 add sp, #64 ; 0x40
  4301. 8001b94: bd10 pop {r4, pc}
  4302. ...
  4303. 08001b98 <main>:
  4304. {
  4305. 8001b98: b580 push {r7, lr}
  4306. 8001b9a: b088 sub sp, #32
  4307. HAL_Init();
  4308. 8001b9c: f7fe fb72 bl 8000284 <HAL_Init>
  4309. SystemClock_Config();
  4310. 8001ba0: f7ff ffce bl 8001b40 <SystemClock_Config>
  4311. * @param None
  4312. * @retval None
  4313. */
  4314. static void MX_GPIO_Init(void)
  4315. {
  4316. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4317. 8001ba4: 2210 movs r2, #16
  4318. /* GPIO Ports Clock Enable */
  4319. __HAL_RCC_GPIOC_CLK_ENABLE();
  4320. 8001ba6: 4c58 ldr r4, [pc, #352] ; (8001d08 <main+0x170>)
  4321. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4322. 8001ba8: 2100 movs r1, #0
  4323. 8001baa: eb0d 0002 add.w r0, sp, r2
  4324. 8001bae: f000 fa99 bl 80020e4 <memset>
  4325. __HAL_RCC_GPIOC_CLK_ENABLE();
  4326. 8001bb2: 69a3 ldr r3, [r4, #24]
  4327. __HAL_RCC_GPIOA_CLK_ENABLE();
  4328. /*Configure GPIO pin Output Level */
  4329. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4330. 8001bb4: 2200 movs r2, #0
  4331. __HAL_RCC_GPIOC_CLK_ENABLE();
  4332. 8001bb6: f043 0310 orr.w r3, r3, #16
  4333. 8001bba: 61a3 str r3, [r4, #24]
  4334. 8001bbc: 69a3 ldr r3, [r4, #24]
  4335. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4336. 8001bbe: f44f 4100 mov.w r1, #32768 ; 0x8000
  4337. __HAL_RCC_GPIOC_CLK_ENABLE();
  4338. 8001bc2: f003 0310 and.w r3, r3, #16
  4339. 8001bc6: 9302 str r3, [sp, #8]
  4340. 8001bc8: 9b02 ldr r3, [sp, #8]
  4341. __HAL_RCC_GPIOA_CLK_ENABLE();
  4342. 8001bca: 69a3 ldr r3, [r4, #24]
  4343. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4344. 8001bcc: 484f ldr r0, [pc, #316] ; (8001d0c <main+0x174>)
  4345. __HAL_RCC_GPIOA_CLK_ENABLE();
  4346. 8001bce: f043 0304 orr.w r3, r3, #4
  4347. 8001bd2: 61a3 str r3, [r4, #24]
  4348. 8001bd4: 69a3 ldr r3, [r4, #24]
  4349. /*Configure GPIO pin : BOOT_LED_Pin */
  4350. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  4351. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4352. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4353. 8001bd6: 2600 movs r6, #0
  4354. __HAL_RCC_GPIOA_CLK_ENABLE();
  4355. 8001bd8: f003 0304 and.w r3, r3, #4
  4356. 8001bdc: 9303 str r3, [sp, #12]
  4357. 8001bde: 9b03 ldr r3, [sp, #12]
  4358. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4359. 8001be0: f7fe ffb8 bl 8000b54 <HAL_GPIO_WritePin>
  4360. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  4361. 8001be4: f44f 4300 mov.w r3, #32768 ; 0x8000
  4362. 8001be8: 9304 str r3, [sp, #16]
  4363. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4364. 8001bea: 2301 movs r3, #1
  4365. 8001bec: 9305 str r3, [sp, #20]
  4366. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4367. 8001bee: 2302 movs r3, #2
  4368. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  4369. 8001bf0: 4846 ldr r0, [pc, #280] ; (8001d0c <main+0x174>)
  4370. 8001bf2: a904 add r1, sp, #16
  4371. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4372. 8001bf4: 9307 str r3, [sp, #28]
  4373. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4374. 8001bf6: 9606 str r6, [sp, #24]
  4375. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  4376. 8001bf8: f7fe fec0 bl 800097c <HAL_GPIO_Init>
  4377. __HAL_RCC_DMA1_CLK_ENABLE();
  4378. 8001bfc: 6963 ldr r3, [r4, #20]
  4379. htim6.Instance = TIM6;
  4380. 8001bfe: 4d44 ldr r5, [pc, #272] ; (8001d10 <main+0x178>)
  4381. __HAL_RCC_DMA1_CLK_ENABLE();
  4382. 8001c00: f043 0301 orr.w r3, r3, #1
  4383. 8001c04: 6163 str r3, [r4, #20]
  4384. 8001c06: 6963 ldr r3, [r4, #20]
  4385. htim6.Init.Prescaler = 6400-1;
  4386. 8001c08: 4842 ldr r0, [pc, #264] ; (8001d14 <main+0x17c>)
  4387. __HAL_RCC_DMA1_CLK_ENABLE();
  4388. 8001c0a: f003 0301 and.w r3, r3, #1
  4389. 8001c0e: 9301 str r3, [sp, #4]
  4390. 8001c10: 9b01 ldr r3, [sp, #4]
  4391. htim6.Init.Prescaler = 6400-1;
  4392. 8001c12: f641 03ff movw r3, #6399 ; 0x18ff
  4393. 8001c16: e885 0009 stmia.w r5, {r0, r3}
  4394. htim6.Init.Period = 10-1;
  4395. 8001c1a: 2309 movs r3, #9
  4396. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4397. 8001c1c: 4628 mov r0, r5
  4398. TIM_MasterConfigTypeDef sMasterConfig = {0};
  4399. 8001c1e: 9604 str r6, [sp, #16]
  4400. 8001c20: 9605 str r6, [sp, #20]
  4401. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  4402. 8001c22: 60ae str r6, [r5, #8]
  4403. htim6.Init.Period = 10-1;
  4404. 8001c24: 60eb str r3, [r5, #12]
  4405. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  4406. 8001c26: 61ae str r6, [r5, #24]
  4407. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4408. 8001c28: f7ff fb3a bl 80012a0 <HAL_TIM_Base_Init>
  4409. 8001c2c: b100 cbz r0, 8001c30 <main+0x98>
  4410. 8001c2e: e7fe b.n 8001c2e <main+0x96>
  4411. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  4412. 8001c30: 9004 str r0, [sp, #16]
  4413. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  4414. 8001c32: 9005 str r0, [sp, #20]
  4415. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4416. 8001c34: a904 add r1, sp, #16
  4417. 8001c36: 4628 mov r0, r5
  4418. 8001c38: f7ff fb4c bl 80012d4 <HAL_TIMEx_MasterConfigSynchronization>
  4419. 8001c3c: b100 cbz r0, 8001c40 <main+0xa8>
  4420. 8001c3e: e7fe b.n 8001c3e <main+0xa6>
  4421. huart1.Init.BaudRate = 115200;
  4422. 8001c40: f44f 32e1 mov.w r2, #115200 ; 0x1c200
  4423. huart1.Instance = USART1;
  4424. 8001c44: 4b34 ldr r3, [pc, #208] ; (8001d18 <main+0x180>)
  4425. huart1.Init.BaudRate = 115200;
  4426. 8001c46: 4935 ldr r1, [pc, #212] ; (8001d1c <main+0x184>)
  4427. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  4428. 8001c48: 6098 str r0, [r3, #8]
  4429. huart1.Init.BaudRate = 115200;
  4430. 8001c4a: e883 0006 stmia.w r3, {r1, r2}
  4431. huart1.Init.Mode = UART_MODE_TX_RX;
  4432. 8001c4e: 220c movs r2, #12
  4433. huart1.Init.StopBits = UART_STOPBITS_1;
  4434. 8001c50: 60d8 str r0, [r3, #12]
  4435. huart1.Init.Parity = UART_PARITY_NONE;
  4436. 8001c52: 6118 str r0, [r3, #16]
  4437. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4438. 8001c54: 6198 str r0, [r3, #24]
  4439. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  4440. 8001c56: 61d8 str r0, [r3, #28]
  4441. if (HAL_UART_Init(&huart1) != HAL_OK)
  4442. 8001c58: 4618 mov r0, r3
  4443. huart1.Init.Mode = UART_MODE_TX_RX;
  4444. 8001c5a: 615a str r2, [r3, #20]
  4445. if (HAL_UART_Init(&huart1) != HAL_OK)
  4446. 8001c5c: f7ff fbca bl 80013f4 <HAL_UART_Init>
  4447. 8001c60: 4604 mov r4, r0
  4448. 8001c62: b100 cbz r0, 8001c66 <main+0xce>
  4449. 8001c64: e7fe b.n 8001c64 <main+0xcc>
  4450. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  4451. 8001c66: 4602 mov r2, r0
  4452. 8001c68: 4601 mov r1, r0
  4453. 8001c6a: 2036 movs r0, #54 ; 0x36
  4454. 8001c6c: f7fe fb40 bl 80002f0 <HAL_NVIC_SetPriority>
  4455. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  4456. 8001c70: 2036 movs r0, #54 ; 0x36
  4457. 8001c72: f7fe fb71 bl 8000358 <HAL_NVIC_EnableIRQ>
  4458. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  4459. 8001c76: 4622 mov r2, r4
  4460. 8001c78: 4621 mov r1, r4
  4461. 8001c7a: 2025 movs r0, #37 ; 0x25
  4462. 8001c7c: f7fe fb38 bl 80002f0 <HAL_NVIC_SetPriority>
  4463. HAL_NVIC_EnableIRQ(USART1_IRQn);
  4464. 8001c80: 2025 movs r0, #37 ; 0x25
  4465. 8001c82: f7fe fb69 bl 8000358 <HAL_NVIC_EnableIRQ>
  4466. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  4467. 8001c86: 4622 mov r2, r4
  4468. 8001c88: 4621 mov r1, r4
  4469. 8001c8a: 200f movs r0, #15
  4470. 8001c8c: f7fe fb30 bl 80002f0 <HAL_NVIC_SetPriority>
  4471. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  4472. 8001c90: 200f movs r0, #15
  4473. 8001c92: f7fe fb61 bl 8000358 <HAL_NVIC_EnableIRQ>
  4474. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  4475. 8001c96: 4622 mov r2, r4
  4476. 8001c98: 4621 mov r1, r4
  4477. 8001c9a: 200e movs r0, #14
  4478. 8001c9c: f7fe fb28 bl 80002f0 <HAL_NVIC_SetPriority>
  4479. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  4480. 8001ca0: 200e movs r0, #14
  4481. 8001ca2: f7fe fb59 bl 8000358 <HAL_NVIC_EnableIRQ>
  4482. HAL_TIM_Base_Start_IT(&htim6);
  4483. 8001ca6: 4628 mov r0, r5
  4484. 8001ca8: f7ff f9f8 bl 800109c <HAL_TIM_Base_Start_IT>
  4485. setbuf(stdout, NULL);
  4486. 8001cac: 4b1c ldr r3, [pc, #112] ; (8001d20 <main+0x188>)
  4487. 8001cae: 4621 mov r1, r4
  4488. 8001cb0: 681b ldr r3, [r3, #0]
  4489. if(LedTimerCnt > 100){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin); LedTimerCnt = 0;}
  4490. 8001cb2: 4e16 ldr r6, [pc, #88] ; (8001d0c <main+0x174>)
  4491. setbuf(stdout, NULL);
  4492. 8001cb4: 6898 ldr r0, [r3, #8]
  4493. 8001cb6: f000 fa99 bl 80021ec <setbuf>
  4494. Firmware_BootStart_Signal();
  4495. 8001cba: f7ff fdf5 bl 80018a8 <Firmware_BootStart_Signal>
  4496. InitUartQueue(&TerminalQueue);
  4497. 8001cbe: 4819 ldr r0, [pc, #100] ; (8001d24 <main+0x18c>)
  4498. 8001cc0: f000 f958 bl 8001f74 <InitUartQueue>
  4499. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  4500. 8001cc4: 4d18 ldr r5, [pc, #96] ; (8001d28 <main+0x190>)
  4501. if(LedTimerCnt > 100){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin); LedTimerCnt = 0;}
  4502. 8001cc6: 4c19 ldr r4, [pc, #100] ; (8001d2c <main+0x194>)
  4503. 8001cc8: 6823 ldr r3, [r4, #0]
  4504. 8001cca: 2b64 cmp r3, #100 ; 0x64
  4505. 8001ccc: d906 bls.n 8001cdc <main+0x144>
  4506. 8001cce: f44f 4100 mov.w r1, #32768 ; 0x8000
  4507. 8001cd2: 4630 mov r0, r6
  4508. 8001cd4: f7fe ff43 bl 8000b5e <HAL_GPIO_TogglePin>
  4509. 8001cd8: 2300 movs r3, #0
  4510. 8001cda: 6023 str r3, [r4, #0]
  4511. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  4512. 8001cdc: 4c11 ldr r4, [pc, #68] ; (8001d24 <main+0x18c>)
  4513. 8001cde: 4f0e ldr r7, [pc, #56] ; (8001d18 <main+0x180>)
  4514. 8001ce0: 68a3 ldr r3, [r4, #8]
  4515. 8001ce2: 2b00 cmp r3, #0
  4516. 8001ce4: dd02 ble.n 8001cec <main+0x154>
  4517. 8001ce6: 682b ldr r3, [r5, #0]
  4518. 8001ce8: 2b1e cmp r3, #30
  4519. 8001cea: d803 bhi.n 8001cf4 <main+0x15c>
  4520. while(FirmwareTimerCnt > 3000) Jump_App();
  4521. 8001cec: 4f10 ldr r7, [pc, #64] ; (8001d30 <main+0x198>)
  4522. 8001cee: f640 34b8 movw r4, #3000 ; 0xbb8
  4523. 8001cf2: e005 b.n 8001d00 <main+0x168>
  4524. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  4525. 8001cf4: 4638 mov r0, r7
  4526. 8001cf6: f000 f94b bl 8001f90 <GetDataFromUartQueue>
  4527. 8001cfa: e7f1 b.n 8001ce0 <main+0x148>
  4528. while(FirmwareTimerCnt > 3000) Jump_App();
  4529. 8001cfc: f7ff fe6e bl 80019dc <Jump_App>
  4530. 8001d00: 683b ldr r3, [r7, #0]
  4531. 8001d02: 42a3 cmp r3, r4
  4532. 8001d04: d8fa bhi.n 8001cfc <main+0x164>
  4533. 8001d06: e7de b.n 8001cc6 <main+0x12e>
  4534. 8001d08: 40021000 .word 0x40021000
  4535. 8001d0c: 40011000 .word 0x40011000
  4536. 8001d10: 200005c8 .word 0x200005c8
  4537. 8001d14: 40001000 .word 0x40001000
  4538. 8001d18: 20000588 .word 0x20000588
  4539. 8001d1c: 40013800 .word 0x40013800
  4540. 8001d20: 2000001c .word 0x2000001c
  4541. 8001d24: 20000608 .word 0x20000608
  4542. 8001d28: 200000bc .word 0x200000bc
  4543. 8001d2c: 200000b8 .word 0x200000b8
  4544. 8001d30: 200000b4 .word 0x200000b4
  4545. 08001d34 <Error_Handler>:
  4546. /**
  4547. * @brief This function is executed in case of error occurrence.
  4548. * @retval None
  4549. */
  4550. void Error_Handler(void)
  4551. {
  4552. 8001d34: e7fe b.n 8001d34 <Error_Handler>
  4553. ...
  4554. 08001d38 <HAL_MspInit>:
  4555. {
  4556. /* USER CODE BEGIN MspInit 0 */
  4557. /* USER CODE END MspInit 0 */
  4558. __HAL_RCC_AFIO_CLK_ENABLE();
  4559. 8001d38: 4b0e ldr r3, [pc, #56] ; (8001d74 <HAL_MspInit+0x3c>)
  4560. {
  4561. 8001d3a: b082 sub sp, #8
  4562. __HAL_RCC_AFIO_CLK_ENABLE();
  4563. 8001d3c: 699a ldr r2, [r3, #24]
  4564. 8001d3e: f042 0201 orr.w r2, r2, #1
  4565. 8001d42: 619a str r2, [r3, #24]
  4566. 8001d44: 699a ldr r2, [r3, #24]
  4567. 8001d46: f002 0201 and.w r2, r2, #1
  4568. 8001d4a: 9200 str r2, [sp, #0]
  4569. 8001d4c: 9a00 ldr r2, [sp, #0]
  4570. __HAL_RCC_PWR_CLK_ENABLE();
  4571. 8001d4e: 69da ldr r2, [r3, #28]
  4572. 8001d50: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  4573. 8001d54: 61da str r2, [r3, #28]
  4574. 8001d56: 69db ldr r3, [r3, #28]
  4575. /* System interrupt init*/
  4576. /** DISABLE: JTAG-DP Disabled and SW-DP Disabled
  4577. */
  4578. __HAL_AFIO_REMAP_SWJ_DISABLE();
  4579. 8001d58: 4a07 ldr r2, [pc, #28] ; (8001d78 <HAL_MspInit+0x40>)
  4580. __HAL_RCC_PWR_CLK_ENABLE();
  4581. 8001d5a: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4582. 8001d5e: 9301 str r3, [sp, #4]
  4583. 8001d60: 9b01 ldr r3, [sp, #4]
  4584. __HAL_AFIO_REMAP_SWJ_DISABLE();
  4585. 8001d62: 6853 ldr r3, [r2, #4]
  4586. 8001d64: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  4587. 8001d68: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000
  4588. 8001d6c: 6053 str r3, [r2, #4]
  4589. /* USER CODE BEGIN MspInit 1 */
  4590. /* USER CODE END MspInit 1 */
  4591. }
  4592. 8001d6e: b002 add sp, #8
  4593. 8001d70: 4770 bx lr
  4594. 8001d72: bf00 nop
  4595. 8001d74: 40021000 .word 0x40021000
  4596. 8001d78: 40010000 .word 0x40010000
  4597. 08001d7c <HAL_TIM_Base_MspInit>:
  4598. * @param htim_base: TIM_Base handle pointer
  4599. * @retval None
  4600. */
  4601. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  4602. {
  4603. if(htim_base->Instance==TIM6)
  4604. 8001d7c: 6802 ldr r2, [r0, #0]
  4605. 8001d7e: 4b08 ldr r3, [pc, #32] ; (8001da0 <HAL_TIM_Base_MspInit+0x24>)
  4606. {
  4607. 8001d80: b082 sub sp, #8
  4608. if(htim_base->Instance==TIM6)
  4609. 8001d82: 429a cmp r2, r3
  4610. 8001d84: d10a bne.n 8001d9c <HAL_TIM_Base_MspInit+0x20>
  4611. {
  4612. /* USER CODE BEGIN TIM6_MspInit 0 */
  4613. /* USER CODE END TIM6_MspInit 0 */
  4614. /* Peripheral clock enable */
  4615. __HAL_RCC_TIM6_CLK_ENABLE();
  4616. 8001d86: f503 3300 add.w r3, r3, #131072 ; 0x20000
  4617. 8001d8a: 69da ldr r2, [r3, #28]
  4618. 8001d8c: f042 0210 orr.w r2, r2, #16
  4619. 8001d90: 61da str r2, [r3, #28]
  4620. 8001d92: 69db ldr r3, [r3, #28]
  4621. 8001d94: f003 0310 and.w r3, r3, #16
  4622. 8001d98: 9301 str r3, [sp, #4]
  4623. 8001d9a: 9b01 ldr r3, [sp, #4]
  4624. /* USER CODE BEGIN TIM6_MspInit 1 */
  4625. /* USER CODE END TIM6_MspInit 1 */
  4626. }
  4627. }
  4628. 8001d9c: b002 add sp, #8
  4629. 8001d9e: 4770 bx lr
  4630. 8001da0: 40001000 .word 0x40001000
  4631. 08001da4 <HAL_UART_MspInit>:
  4632. * This function configures the hardware resources used in this example
  4633. * @param huart: UART handle pointer
  4634. * @retval None
  4635. */
  4636. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  4637. {
  4638. 8001da4: b570 push {r4, r5, r6, lr}
  4639. 8001da6: 4606 mov r6, r0
  4640. 8001da8: b086 sub sp, #24
  4641. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4642. 8001daa: 2210 movs r2, #16
  4643. 8001dac: 2100 movs r1, #0
  4644. 8001dae: a802 add r0, sp, #8
  4645. 8001db0: f000 f998 bl 80020e4 <memset>
  4646. if(huart->Instance==USART1)
  4647. 8001db4: 6832 ldr r2, [r6, #0]
  4648. 8001db6: 4b2b ldr r3, [pc, #172] ; (8001e64 <HAL_UART_MspInit+0xc0>)
  4649. 8001db8: 429a cmp r2, r3
  4650. 8001dba: d151 bne.n 8001e60 <HAL_UART_MspInit+0xbc>
  4651. {
  4652. /* USER CODE BEGIN USART1_MspInit 0 */
  4653. /* USER CODE END USART1_MspInit 0 */
  4654. /* Peripheral clock enable */
  4655. __HAL_RCC_USART1_CLK_ENABLE();
  4656. 8001dbc: f503 4358 add.w r3, r3, #55296 ; 0xd800
  4657. 8001dc0: 699a ldr r2, [r3, #24]
  4658. PA10 ------> USART1_RX
  4659. */
  4660. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4661. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4662. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4663. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4664. 8001dc2: a902 add r1, sp, #8
  4665. __HAL_RCC_USART1_CLK_ENABLE();
  4666. 8001dc4: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  4667. 8001dc8: 619a str r2, [r3, #24]
  4668. 8001dca: 699a ldr r2, [r3, #24]
  4669. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4670. 8001dcc: 4826 ldr r0, [pc, #152] ; (8001e68 <HAL_UART_MspInit+0xc4>)
  4671. __HAL_RCC_USART1_CLK_ENABLE();
  4672. 8001dce: f402 4280 and.w r2, r2, #16384 ; 0x4000
  4673. 8001dd2: 9200 str r2, [sp, #0]
  4674. 8001dd4: 9a00 ldr r2, [sp, #0]
  4675. __HAL_RCC_GPIOA_CLK_ENABLE();
  4676. 8001dd6: 699a ldr r2, [r3, #24]
  4677. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4678. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4679. 8001dd8: 2500 movs r5, #0
  4680. __HAL_RCC_GPIOA_CLK_ENABLE();
  4681. 8001dda: f042 0204 orr.w r2, r2, #4
  4682. 8001dde: 619a str r2, [r3, #24]
  4683. 8001de0: 699b ldr r3, [r3, #24]
  4684. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4685. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4686. /* USART1 DMA Init */
  4687. /* USART1_RX Init */
  4688. hdma_usart1_rx.Instance = DMA1_Channel5;
  4689. 8001de2: 4c22 ldr r4, [pc, #136] ; (8001e6c <HAL_UART_MspInit+0xc8>)
  4690. __HAL_RCC_GPIOA_CLK_ENABLE();
  4691. 8001de4: f003 0304 and.w r3, r3, #4
  4692. 8001de8: 9301 str r3, [sp, #4]
  4693. 8001dea: 9b01 ldr r3, [sp, #4]
  4694. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4695. 8001dec: f44f 7300 mov.w r3, #512 ; 0x200
  4696. 8001df0: 9302 str r3, [sp, #8]
  4697. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4698. 8001df2: 2302 movs r3, #2
  4699. 8001df4: 9303 str r3, [sp, #12]
  4700. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4701. 8001df6: 2303 movs r3, #3
  4702. 8001df8: 9305 str r3, [sp, #20]
  4703. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4704. 8001dfa: f7fe fdbf bl 800097c <HAL_GPIO_Init>
  4705. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4706. 8001dfe: f44f 6380 mov.w r3, #1024 ; 0x400
  4707. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4708. 8001e02: 4819 ldr r0, [pc, #100] ; (8001e68 <HAL_UART_MspInit+0xc4>)
  4709. 8001e04: a902 add r1, sp, #8
  4710. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4711. 8001e06: 9302 str r3, [sp, #8]
  4712. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4713. 8001e08: 9503 str r5, [sp, #12]
  4714. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4715. 8001e0a: 9504 str r5, [sp, #16]
  4716. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4717. 8001e0c: f7fe fdb6 bl 800097c <HAL_GPIO_Init>
  4718. hdma_usart1_rx.Instance = DMA1_Channel5;
  4719. 8001e10: 4b17 ldr r3, [pc, #92] ; (8001e70 <HAL_UART_MspInit+0xcc>)
  4720. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  4721. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4722. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4723. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  4724. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  4725. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  4726. 8001e12: 4620 mov r0, r4
  4727. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  4728. 8001e14: e884 0028 stmia.w r4, {r3, r5}
  4729. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  4730. 8001e18: 2380 movs r3, #128 ; 0x80
  4731. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  4732. 8001e1a: 60a5 str r5, [r4, #8]
  4733. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  4734. 8001e1c: 60e3 str r3, [r4, #12]
  4735. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4736. 8001e1e: 6125 str r5, [r4, #16]
  4737. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4738. 8001e20: 6165 str r5, [r4, #20]
  4739. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  4740. 8001e22: 61a5 str r5, [r4, #24]
  4741. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  4742. 8001e24: 61e5 str r5, [r4, #28]
  4743. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  4744. 8001e26: f7fe fabb bl 80003a0 <HAL_DMA_Init>
  4745. 8001e2a: b108 cbz r0, 8001e30 <HAL_UART_MspInit+0x8c>
  4746. {
  4747. Error_Handler();
  4748. 8001e2c: f7ff ff82 bl 8001d34 <Error_Handler>
  4749. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  4750. /* USART1_TX Init */
  4751. hdma_usart1_tx.Instance = DMA1_Channel4;
  4752. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  4753. 8001e30: f04f 0c10 mov.w ip, #16
  4754. 8001e34: 4b0f ldr r3, [pc, #60] ; (8001e74 <HAL_UART_MspInit+0xd0>)
  4755. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  4756. 8001e36: 6374 str r4, [r6, #52] ; 0x34
  4757. 8001e38: 6266 str r6, [r4, #36] ; 0x24
  4758. hdma_usart1_tx.Instance = DMA1_Channel4;
  4759. 8001e3a: 4c0f ldr r4, [pc, #60] ; (8001e78 <HAL_UART_MspInit+0xd4>)
  4760. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  4761. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  4762. 8001e3c: 2280 movs r2, #128 ; 0x80
  4763. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  4764. 8001e3e: e884 1008 stmia.w r4, {r3, ip}
  4765. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  4766. 8001e42: 2300 movs r3, #0
  4767. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4768. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4769. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  4770. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  4771. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  4772. 8001e44: 4620 mov r0, r4
  4773. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  4774. 8001e46: 60a3 str r3, [r4, #8]
  4775. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  4776. 8001e48: 60e2 str r2, [r4, #12]
  4777. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4778. 8001e4a: 6123 str r3, [r4, #16]
  4779. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4780. 8001e4c: 6163 str r3, [r4, #20]
  4781. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  4782. 8001e4e: 61a3 str r3, [r4, #24]
  4783. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  4784. 8001e50: 61e3 str r3, [r4, #28]
  4785. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  4786. 8001e52: f7fe faa5 bl 80003a0 <HAL_DMA_Init>
  4787. 8001e56: b108 cbz r0, 8001e5c <HAL_UART_MspInit+0xb8>
  4788. {
  4789. Error_Handler();
  4790. 8001e58: f7ff ff6c bl 8001d34 <Error_Handler>
  4791. }
  4792. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  4793. 8001e5c: 6334 str r4, [r6, #48] ; 0x30
  4794. 8001e5e: 6266 str r6, [r4, #36] ; 0x24
  4795. /* USER CODE BEGIN USART1_MspInit 1 */
  4796. /* USER CODE END USART1_MspInit 1 */
  4797. }
  4798. }
  4799. 8001e60: b006 add sp, #24
  4800. 8001e62: bd70 pop {r4, r5, r6, pc}
  4801. 8001e64: 40013800 .word 0x40013800
  4802. 8001e68: 40010800 .word 0x40010800
  4803. 8001e6c: 20000544 .word 0x20000544
  4804. 8001e70: 40020058 .word 0x40020058
  4805. 8001e74: 40020044 .word 0x40020044
  4806. 8001e78: 20000500 .word 0x20000500
  4807. 08001e7c <NMI_Handler>:
  4808. 8001e7c: 4770 bx lr
  4809. 08001e7e <HardFault_Handler>:
  4810. /**
  4811. * @brief This function handles Hard fault interrupt.
  4812. */
  4813. void HardFault_Handler(void)
  4814. {
  4815. 8001e7e: e7fe b.n 8001e7e <HardFault_Handler>
  4816. 08001e80 <MemManage_Handler>:
  4817. /**
  4818. * @brief This function handles Memory management fault.
  4819. */
  4820. void MemManage_Handler(void)
  4821. {
  4822. 8001e80: e7fe b.n 8001e80 <MemManage_Handler>
  4823. 08001e82 <BusFault_Handler>:
  4824. /**
  4825. * @brief This function handles Prefetch fault, memory access fault.
  4826. */
  4827. void BusFault_Handler(void)
  4828. {
  4829. 8001e82: e7fe b.n 8001e82 <BusFault_Handler>
  4830. 08001e84 <UsageFault_Handler>:
  4831. /**
  4832. * @brief This function handles Undefined instruction or illegal state.
  4833. */
  4834. void UsageFault_Handler(void)
  4835. {
  4836. 8001e84: e7fe b.n 8001e84 <UsageFault_Handler>
  4837. 08001e86 <SVC_Handler>:
  4838. 8001e86: 4770 bx lr
  4839. 08001e88 <DebugMon_Handler>:
  4840. 8001e88: 4770 bx lr
  4841. 08001e8a <PendSV_Handler>:
  4842. /**
  4843. * @brief This function handles Pendable request for system service.
  4844. */
  4845. void PendSV_Handler(void)
  4846. {
  4847. 8001e8a: 4770 bx lr
  4848. 08001e8c <SysTick_Handler>:
  4849. void SysTick_Handler(void)
  4850. {
  4851. /* USER CODE BEGIN SysTick_IRQn 0 */
  4852. /* USER CODE END SysTick_IRQn 0 */
  4853. HAL_IncTick();
  4854. 8001e8c: f7fe ba0c b.w 80002a8 <HAL_IncTick>
  4855. 08001e90 <DMA1_Channel4_IRQHandler>:
  4856. void DMA1_Channel4_IRQHandler(void)
  4857. {
  4858. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  4859. /* USER CODE END DMA1_Channel4_IRQn 0 */
  4860. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  4861. 8001e90: 4801 ldr r0, [pc, #4] ; (8001e98 <DMA1_Channel4_IRQHandler+0x8>)
  4862. 8001e92: f7fe bb71 b.w 8000578 <HAL_DMA_IRQHandler>
  4863. 8001e96: bf00 nop
  4864. 8001e98: 20000500 .word 0x20000500
  4865. 08001e9c <DMA1_Channel5_IRQHandler>:
  4866. void DMA1_Channel5_IRQHandler(void)
  4867. {
  4868. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  4869. /* USER CODE END DMA1_Channel5_IRQn 0 */
  4870. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  4871. 8001e9c: 4801 ldr r0, [pc, #4] ; (8001ea4 <DMA1_Channel5_IRQHandler+0x8>)
  4872. 8001e9e: f7fe bb6b b.w 8000578 <HAL_DMA_IRQHandler>
  4873. 8001ea2: bf00 nop
  4874. 8001ea4: 20000544 .word 0x20000544
  4875. 08001ea8 <USART1_IRQHandler>:
  4876. void USART1_IRQHandler(void)
  4877. {
  4878. /* USER CODE BEGIN USART1_IRQn 0 */
  4879. /* USER CODE END USART1_IRQn 0 */
  4880. HAL_UART_IRQHandler(&huart1);
  4881. 8001ea8: 4801 ldr r0, [pc, #4] ; (8001eb0 <USART1_IRQHandler+0x8>)
  4882. 8001eaa: f7ff bc55 b.w 8001758 <HAL_UART_IRQHandler>
  4883. 8001eae: bf00 nop
  4884. 8001eb0: 20000588 .word 0x20000588
  4885. 08001eb4 <TIM6_IRQHandler>:
  4886. void TIM6_IRQHandler(void)
  4887. {
  4888. /* USER CODE BEGIN TIM6_IRQn 0 */
  4889. /* USER CODE END TIM6_IRQn 0 */
  4890. HAL_TIM_IRQHandler(&htim6);
  4891. 8001eb4: 4801 ldr r0, [pc, #4] ; (8001ebc <TIM6_IRQHandler+0x8>)
  4892. 8001eb6: f7ff b905 b.w 80010c4 <HAL_TIM_IRQHandler>
  4893. 8001eba: bf00 nop
  4894. 8001ebc: 200005c8 .word 0x200005c8
  4895. 08001ec0 <_read>:
  4896. _kill(status, -1);
  4897. while (1) {} /* Make sure we hang here */
  4898. }
  4899. __attribute__((weak)) int _read(int file, char *ptr, int len)
  4900. {
  4901. 8001ec0: b570 push {r4, r5, r6, lr}
  4902. 8001ec2: 460e mov r6, r1
  4903. 8001ec4: 4615 mov r5, r2
  4904. int DataIdx;
  4905. for (DataIdx = 0; DataIdx < len; DataIdx++)
  4906. 8001ec6: 460c mov r4, r1
  4907. 8001ec8: 1ba3 subs r3, r4, r6
  4908. 8001eca: 429d cmp r5, r3
  4909. 8001ecc: dc01 bgt.n 8001ed2 <_read+0x12>
  4910. {
  4911. *ptr++ = __io_getchar();
  4912. }
  4913. return len;
  4914. }
  4915. 8001ece: 4628 mov r0, r5
  4916. 8001ed0: bd70 pop {r4, r5, r6, pc}
  4917. *ptr++ = __io_getchar();
  4918. 8001ed2: f3af 8000 nop.w
  4919. 8001ed6: f804 0b01 strb.w r0, [r4], #1
  4920. 8001eda: e7f5 b.n 8001ec8 <_read+0x8>
  4921. 08001edc <_sbrk>:
  4922. }
  4923. return len;
  4924. }
  4925. caddr_t _sbrk(int incr)
  4926. {
  4927. 8001edc: b508 push {r3, lr}
  4928. extern char end asm("end");
  4929. static char *heap_end;
  4930. char *prev_heap_end;
  4931. if (heap_end == 0)
  4932. 8001ede: 4b0a ldr r3, [pc, #40] ; (8001f08 <_sbrk+0x2c>)
  4933. {
  4934. 8001ee0: 4602 mov r2, r0
  4935. if (heap_end == 0)
  4936. 8001ee2: 6819 ldr r1, [r3, #0]
  4937. 8001ee4: b909 cbnz r1, 8001eea <_sbrk+0xe>
  4938. heap_end = &end;
  4939. 8001ee6: 4909 ldr r1, [pc, #36] ; (8001f0c <_sbrk+0x30>)
  4940. 8001ee8: 6019 str r1, [r3, #0]
  4941. prev_heap_end = heap_end;
  4942. if (heap_end + incr > stack_ptr)
  4943. 8001eea: 4669 mov r1, sp
  4944. prev_heap_end = heap_end;
  4945. 8001eec: 6818 ldr r0, [r3, #0]
  4946. if (heap_end + incr > stack_ptr)
  4947. 8001eee: 4402 add r2, r0
  4948. 8001ef0: 428a cmp r2, r1
  4949. 8001ef2: d906 bls.n 8001f02 <_sbrk+0x26>
  4950. {
  4951. // write(1, "Heap and stack collision\n", 25);
  4952. // abort();
  4953. errno = ENOMEM;
  4954. 8001ef4: f000 f8cc bl 8002090 <__errno>
  4955. 8001ef8: 230c movs r3, #12
  4956. 8001efa: 6003 str r3, [r0, #0]
  4957. return (caddr_t) -1;
  4958. 8001efc: f04f 30ff mov.w r0, #4294967295
  4959. 8001f00: bd08 pop {r3, pc}
  4960. }
  4961. heap_end += incr;
  4962. 8001f02: 601a str r2, [r3, #0]
  4963. return (caddr_t) prev_heap_end;
  4964. }
  4965. 8001f04: bd08 pop {r3, pc}
  4966. 8001f06: bf00 nop
  4967. 8001f08: 200000c0 .word 0x200000c0
  4968. 8001f0c: 20000a18 .word 0x20000a18
  4969. 08001f10 <_close>:
  4970. int _close(int file)
  4971. {
  4972. return -1;
  4973. }
  4974. 8001f10: f04f 30ff mov.w r0, #4294967295
  4975. 8001f14: 4770 bx lr
  4976. 08001f16 <_fstat>:
  4977. int _fstat(int file, struct stat *st)
  4978. {
  4979. st->st_mode = S_IFCHR;
  4980. 8001f16: f44f 5300 mov.w r3, #8192 ; 0x2000
  4981. return 0;
  4982. }
  4983. 8001f1a: 2000 movs r0, #0
  4984. st->st_mode = S_IFCHR;
  4985. 8001f1c: 604b str r3, [r1, #4]
  4986. }
  4987. 8001f1e: 4770 bx lr
  4988. 08001f20 <_isatty>:
  4989. int _isatty(int file)
  4990. {
  4991. return 1;
  4992. }
  4993. 8001f20: 2001 movs r0, #1
  4994. 8001f22: 4770 bx lr
  4995. 08001f24 <_lseek>:
  4996. int _lseek(int file, int ptr, int dir)
  4997. {
  4998. return 0;
  4999. }
  5000. 8001f24: 2000 movs r0, #0
  5001. 8001f26: 4770 bx lr
  5002. 08001f28 <SystemInit>:
  5003. */
  5004. void SystemInit (void)
  5005. {
  5006. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  5007. /* Set HSION bit */
  5008. RCC->CR |= 0x00000001U;
  5009. 8001f28: 4b0f ldr r3, [pc, #60] ; (8001f68 <SystemInit+0x40>)
  5010. 8001f2a: 681a ldr r2, [r3, #0]
  5011. 8001f2c: f042 0201 orr.w r2, r2, #1
  5012. 8001f30: 601a str r2, [r3, #0]
  5013. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  5014. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  5015. RCC->CFGR &= 0xF8FF0000U;
  5016. 8001f32: 6859 ldr r1, [r3, #4]
  5017. 8001f34: 4a0d ldr r2, [pc, #52] ; (8001f6c <SystemInit+0x44>)
  5018. 8001f36: 400a ands r2, r1
  5019. 8001f38: 605a str r2, [r3, #4]
  5020. #else
  5021. RCC->CFGR &= 0xF0FF0000U;
  5022. #endif /* STM32F105xC */
  5023. /* Reset HSEON, CSSON and PLLON bits */
  5024. RCC->CR &= 0xFEF6FFFFU;
  5025. 8001f3a: 681a ldr r2, [r3, #0]
  5026. 8001f3c: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  5027. 8001f40: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  5028. 8001f44: 601a str r2, [r3, #0]
  5029. /* Reset HSEBYP bit */
  5030. RCC->CR &= 0xFFFBFFFFU;
  5031. 8001f46: 681a ldr r2, [r3, #0]
  5032. 8001f48: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  5033. 8001f4c: 601a str r2, [r3, #0]
  5034. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  5035. RCC->CFGR &= 0xFF80FFFFU;
  5036. 8001f4e: 685a ldr r2, [r3, #4]
  5037. 8001f50: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  5038. 8001f54: 605a str r2, [r3, #4]
  5039. /* Reset CFGR2 register */
  5040. RCC->CFGR2 = 0x00000000U;
  5041. #else
  5042. /* Disable all interrupts and clear pending bits */
  5043. RCC->CIR = 0x009F0000U;
  5044. 8001f56: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  5045. 8001f5a: 609a str r2, [r3, #8]
  5046. #endif
  5047. #ifdef VECT_TAB_SRAM
  5048. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  5049. #else
  5050. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  5051. 8001f5c: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  5052. 8001f60: 4b03 ldr r3, [pc, #12] ; (8001f70 <SystemInit+0x48>)
  5053. 8001f62: 609a str r2, [r3, #8]
  5054. 8001f64: 4770 bx lr
  5055. 8001f66: bf00 nop
  5056. 8001f68: 40021000 .word 0x40021000
  5057. 8001f6c: f8ff0000 .word 0xf8ff0000
  5058. 8001f70: e000ed00 .word 0xe000ed00
  5059. 08001f74 <InitUartQueue>:
  5060. UARTQUEUE TerminalQueue;
  5061. void InitUartQueue(pUARTQUEUE pQueue)
  5062. {
  5063. pQueue->data = pQueue->head = pQueue->tail = 0;
  5064. 8001f74: 2300 movs r3, #0
  5065. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5066. 8001f76: 2201 movs r2, #1
  5067. pQueue->data = pQueue->head = pQueue->tail = 0;
  5068. 8001f78: 6043 str r3, [r0, #4]
  5069. 8001f7a: 6003 str r3, [r0, #0]
  5070. 8001f7c: 6083 str r3, [r0, #8]
  5071. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5072. 8001f7e: 4902 ldr r1, [pc, #8] ; (8001f88 <InitUartQueue+0x14>)
  5073. 8001f80: 4802 ldr r0, [pc, #8] ; (8001f8c <InitUartQueue+0x18>)
  5074. 8001f82: f7ff bafb b.w 800157c <HAL_UART_Receive_DMA>
  5075. 8001f86: bf00 nop
  5076. 8001f88: 20000614 .word 0x20000614
  5077. 8001f8c: 20000588 .word 0x20000588
  5078. 08001f90 <GetDataFromUartQueue>:
  5079. pUARTQUEUE pQueue = &TerminalQueue;
  5080. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  5081. // {
  5082. // _Error_Handler(__FILE__, __LINE__);
  5083. // }
  5084. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5085. 8001f90: 4a11 ldr r2, [pc, #68] ; (8001fd8 <GetDataFromUartQueue+0x48>)
  5086. {
  5087. 8001f92: b538 push {r3, r4, r5, lr}
  5088. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5089. 8001f94: 6814 ldr r4, [r2, #0]
  5090. 8001f96: 1c63 adds r3, r4, #1
  5091. 8001f98: 6013 str r3, [r2, #0]
  5092. 8001f9a: 4b10 ldr r3, [pc, #64] ; (8001fdc <GetDataFromUartQueue+0x4c>)
  5093. 8001f9c: 6859 ldr r1, [r3, #4]
  5094. 8001f9e: f103 000c add.w r0, r3, #12
  5095. 8001fa2: 5c0d ldrb r5, [r1, r0]
  5096. pQueue->tail++;
  5097. 8001fa4: 3101 adds r1, #1
  5098. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5099. 8001fa6: f5b1 6f80 cmp.w r1, #1024 ; 0x400
  5100. 8001faa: bfa8 it ge
  5101. 8001fac: 2100 movge r1, #0
  5102. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5103. 8001fae: 480c ldr r0, [pc, #48] ; (8001fe0 <GetDataFromUartQueue+0x50>)
  5104. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5105. 8001fb0: 6059 str r1, [r3, #4]
  5106. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5107. 8001fb2: 5505 strb r5, [r0, r4]
  5108. pQueue->data--;
  5109. 8001fb4: 689c ldr r4, [r3, #8]
  5110. 8001fb6: 4605 mov r5, r0
  5111. 8001fb8: 3c01 subs r4, #1
  5112. 8001fba: 609c str r4, [r3, #8]
  5113. if(pQueue->data == 0){
  5114. 8001fbc: b95c cbnz r4, 8001fd6 <GetDataFromUartQueue+0x46>
  5115. #if 0 // PYJ.2019.07.15_BEGIN --
  5116. #endif // PYJ.2019.07.15_END --
  5117. cnt = 0;
  5118. FirmwareUpdateStart(&update_data_buf[0]);
  5119. 8001fbe: 4808 ldr r0, [pc, #32] ; (8001fe0 <GetDataFromUartQueue+0x50>)
  5120. cnt = 0;
  5121. 8001fc0: 6014 str r4, [r2, #0]
  5122. FirmwareUpdateStart(&update_data_buf[0]);
  5123. 8001fc2: f7ff fc81 bl 80018c8 <FirmwareUpdateStart>
  5124. for(int i = 0; i < 1024; i++)
  5125. update_data_buf[i] = 0;
  5126. 8001fc6: 4623 mov r3, r4
  5127. 8001fc8: 552b strb r3, [r5, r4]
  5128. for(int i = 0; i < 1024; i++)
  5129. 8001fca: 3401 adds r4, #1
  5130. 8001fcc: f5b4 6f80 cmp.w r4, #1024 ; 0x400
  5131. 8001fd0: d1fa bne.n 8001fc8 <GetDataFromUartQueue+0x38>
  5132. FirmwareTimerCnt = 0;
  5133. 8001fd2: 4a04 ldr r2, [pc, #16] ; (8001fe4 <GetDataFromUartQueue+0x54>)
  5134. 8001fd4: 6013 str r3, [r2, #0]
  5135. 8001fd6: bd38 pop {r3, r4, r5, pc}
  5136. 8001fd8: 200000c4 .word 0x200000c4
  5137. 8001fdc: 20000608 .word 0x20000608
  5138. 8001fe0: 200000c8 .word 0x200000c8
  5139. 8001fe4: 200000b4 .word 0x200000b4
  5140. 08001fe8 <HAL_UART_RxCpltCallback>:
  5141. UartTimerCnt = 0;
  5142. 8001fe8: 2300 movs r3, #0
  5143. {
  5144. 8001fea: b510 push {r4, lr}
  5145. UartTimerCnt = 0;
  5146. 8001fec: 4a0d ldr r2, [pc, #52] ; (8002024 <HAL_UART_RxCpltCallback+0x3c>)
  5147. pQueue->head++;
  5148. 8001fee: 4c0e ldr r4, [pc, #56] ; (8002028 <HAL_UART_RxCpltCallback+0x40>)
  5149. UartTimerCnt = 0;
  5150. 8001ff0: 6013 str r3, [r2, #0]
  5151. pQueue->head++;
  5152. 8001ff2: 6822 ldr r2, [r4, #0]
  5153. 8001ff4: 3201 adds r2, #1
  5154. 8001ff6: f5b2 6f80 cmp.w r2, #1024 ; 0x400
  5155. 8001ffa: bfb8 it lt
  5156. 8001ffc: 4613 movlt r3, r2
  5157. 8001ffe: 6023 str r3, [r4, #0]
  5158. pQueue->data++;
  5159. 8002000: 68a3 ldr r3, [r4, #8]
  5160. 8002002: 3301 adds r3, #1
  5161. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5162. 8002004: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5163. pQueue->data++;
  5164. 8002008: 60a3 str r3, [r4, #8]
  5165. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5166. 800200a: db01 blt.n 8002010 <HAL_UART_RxCpltCallback+0x28>
  5167. GetDataFromUartQueue(huart);
  5168. 800200c: f7ff ffc0 bl 8001f90 <GetDataFromUartQueue>
  5169. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5170. 8002010: 6823 ldr r3, [r4, #0]
  5171. 8002012: 4906 ldr r1, [pc, #24] ; (800202c <HAL_UART_RxCpltCallback+0x44>)
  5172. 8002014: 2201 movs r2, #1
  5173. }
  5174. 8002016: e8bd 4010 ldmia.w sp!, {r4, lr}
  5175. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5176. 800201a: 4419 add r1, r3
  5177. 800201c: 4804 ldr r0, [pc, #16] ; (8002030 <HAL_UART_RxCpltCallback+0x48>)
  5178. 800201e: f7ff baad b.w 800157c <HAL_UART_Receive_DMA>
  5179. 8002022: bf00 nop
  5180. 8002024: 200000bc .word 0x200000bc
  5181. 8002028: 20000608 .word 0x20000608
  5182. 800202c: 20000614 .word 0x20000614
  5183. 8002030: 20000588 .word 0x20000588
  5184. 08002034 <Uart1_Data_Send>:
  5185. // HAL_Delay(1);
  5186. }
  5187. }
  5188. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  5189. HAL_UART_Transmit_DMA(&huart1, data,size);
  5190. 8002034: 460a mov r2, r1
  5191. 8002036: 4601 mov r1, r0
  5192. 8002038: 4801 ldr r0, [pc, #4] ; (8002040 <Uart1_Data_Send+0xc>)
  5193. 800203a: f7ff ba65 b.w 8001508 <HAL_UART_Transmit_DMA>
  5194. 800203e: bf00 nop
  5195. 8002040: 20000588 .word 0x20000588
  5196. 08002044 <Reset_Handler>:
  5197. .weak Reset_Handler
  5198. .type Reset_Handler, %function
  5199. Reset_Handler:
  5200. /* Copy the data segment initializers from flash to SRAM */
  5201. movs r1, #0
  5202. 8002044: 2100 movs r1, #0
  5203. b LoopCopyDataInit
  5204. 8002046: e003 b.n 8002050 <LoopCopyDataInit>
  5205. 08002048 <CopyDataInit>:
  5206. CopyDataInit:
  5207. ldr r3, =_sidata
  5208. 8002048: 4b0b ldr r3, [pc, #44] ; (8002078 <LoopFillZerobss+0x14>)
  5209. ldr r3, [r3, r1]
  5210. 800204a: 585b ldr r3, [r3, r1]
  5211. str r3, [r0, r1]
  5212. 800204c: 5043 str r3, [r0, r1]
  5213. adds r1, r1, #4
  5214. 800204e: 3104 adds r1, #4
  5215. 08002050 <LoopCopyDataInit>:
  5216. LoopCopyDataInit:
  5217. ldr r0, =_sdata
  5218. 8002050: 480a ldr r0, [pc, #40] ; (800207c <LoopFillZerobss+0x18>)
  5219. ldr r3, =_edata
  5220. 8002052: 4b0b ldr r3, [pc, #44] ; (8002080 <LoopFillZerobss+0x1c>)
  5221. adds r2, r0, r1
  5222. 8002054: 1842 adds r2, r0, r1
  5223. cmp r2, r3
  5224. 8002056: 429a cmp r2, r3
  5225. bcc CopyDataInit
  5226. 8002058: d3f6 bcc.n 8002048 <CopyDataInit>
  5227. ldr r2, =_sbss
  5228. 800205a: 4a0a ldr r2, [pc, #40] ; (8002084 <LoopFillZerobss+0x20>)
  5229. b LoopFillZerobss
  5230. 800205c: e002 b.n 8002064 <LoopFillZerobss>
  5231. 0800205e <FillZerobss>:
  5232. /* Zero fill the bss segment. */
  5233. FillZerobss:
  5234. movs r3, #0
  5235. 800205e: 2300 movs r3, #0
  5236. str r3, [r2], #4
  5237. 8002060: f842 3b04 str.w r3, [r2], #4
  5238. 08002064 <LoopFillZerobss>:
  5239. LoopFillZerobss:
  5240. ldr r3, = _ebss
  5241. 8002064: 4b08 ldr r3, [pc, #32] ; (8002088 <LoopFillZerobss+0x24>)
  5242. cmp r2, r3
  5243. 8002066: 429a cmp r2, r3
  5244. bcc FillZerobss
  5245. 8002068: d3f9 bcc.n 800205e <FillZerobss>
  5246. /* Call the clock system intitialization function.*/
  5247. bl SystemInit
  5248. 800206a: f7ff ff5d bl 8001f28 <SystemInit>
  5249. /* Call static constructors */
  5250. bl __libc_init_array
  5251. 800206e: f000 f815 bl 800209c <__libc_init_array>
  5252. /* Call the application's entry point.*/
  5253. bl main
  5254. 8002072: f7ff fd91 bl 8001b98 <main>
  5255. bx lr
  5256. 8002076: 4770 bx lr
  5257. ldr r3, =_sidata
  5258. 8002078: 0800327c .word 0x0800327c
  5259. ldr r0, =_sdata
  5260. 800207c: 20000000 .word 0x20000000
  5261. ldr r3, =_edata
  5262. 8002080: 20000080 .word 0x20000080
  5263. ldr r2, =_sbss
  5264. 8002084: 20000080 .word 0x20000080
  5265. ldr r3, = _ebss
  5266. 8002088: 20000a18 .word 0x20000a18
  5267. 0800208c <ADC1_2_IRQHandler>:
  5268. * @retval : None
  5269. */
  5270. .section .text.Default_Handler,"ax",%progbits
  5271. Default_Handler:
  5272. Infinite_Loop:
  5273. b Infinite_Loop
  5274. 800208c: e7fe b.n 800208c <ADC1_2_IRQHandler>
  5275. ...
  5276. 08002090 <__errno>:
  5277. 8002090: 4b01 ldr r3, [pc, #4] ; (8002098 <__errno+0x8>)
  5278. 8002092: 6818 ldr r0, [r3, #0]
  5279. 8002094: 4770 bx lr
  5280. 8002096: bf00 nop
  5281. 8002098: 2000001c .word 0x2000001c
  5282. 0800209c <__libc_init_array>:
  5283. 800209c: b570 push {r4, r5, r6, lr}
  5284. 800209e: 2500 movs r5, #0
  5285. 80020a0: 4e0c ldr r6, [pc, #48] ; (80020d4 <__libc_init_array+0x38>)
  5286. 80020a2: 4c0d ldr r4, [pc, #52] ; (80020d8 <__libc_init_array+0x3c>)
  5287. 80020a4: 1ba4 subs r4, r4, r6
  5288. 80020a6: 10a4 asrs r4, r4, #2
  5289. 80020a8: 42a5 cmp r5, r4
  5290. 80020aa: d109 bne.n 80020c0 <__libc_init_array+0x24>
  5291. 80020ac: f001 f848 bl 8003140 <_init>
  5292. 80020b0: 2500 movs r5, #0
  5293. 80020b2: 4e0a ldr r6, [pc, #40] ; (80020dc <__libc_init_array+0x40>)
  5294. 80020b4: 4c0a ldr r4, [pc, #40] ; (80020e0 <__libc_init_array+0x44>)
  5295. 80020b6: 1ba4 subs r4, r4, r6
  5296. 80020b8: 10a4 asrs r4, r4, #2
  5297. 80020ba: 42a5 cmp r5, r4
  5298. 80020bc: d105 bne.n 80020ca <__libc_init_array+0x2e>
  5299. 80020be: bd70 pop {r4, r5, r6, pc}
  5300. 80020c0: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  5301. 80020c4: 4798 blx r3
  5302. 80020c6: 3501 adds r5, #1
  5303. 80020c8: e7ee b.n 80020a8 <__libc_init_array+0xc>
  5304. 80020ca: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  5305. 80020ce: 4798 blx r3
  5306. 80020d0: 3501 adds r5, #1
  5307. 80020d2: e7f2 b.n 80020ba <__libc_init_array+0x1e>
  5308. 80020d4: 08003274 .word 0x08003274
  5309. 80020d8: 08003274 .word 0x08003274
  5310. 80020dc: 08003274 .word 0x08003274
  5311. 80020e0: 08003278 .word 0x08003278
  5312. 080020e4 <memset>:
  5313. 80020e4: 4603 mov r3, r0
  5314. 80020e6: 4402 add r2, r0
  5315. 80020e8: 4293 cmp r3, r2
  5316. 80020ea: d100 bne.n 80020ee <memset+0xa>
  5317. 80020ec: 4770 bx lr
  5318. 80020ee: f803 1b01 strb.w r1, [r3], #1
  5319. 80020f2: e7f9 b.n 80020e8 <memset+0x4>
  5320. 080020f4 <iprintf>:
  5321. 80020f4: b40f push {r0, r1, r2, r3}
  5322. 80020f6: 4b0a ldr r3, [pc, #40] ; (8002120 <iprintf+0x2c>)
  5323. 80020f8: b513 push {r0, r1, r4, lr}
  5324. 80020fa: 681c ldr r4, [r3, #0]
  5325. 80020fc: b124 cbz r4, 8002108 <iprintf+0x14>
  5326. 80020fe: 69a3 ldr r3, [r4, #24]
  5327. 8002100: b913 cbnz r3, 8002108 <iprintf+0x14>
  5328. 8002102: 4620 mov r0, r4
  5329. 8002104: f000 fada bl 80026bc <__sinit>
  5330. 8002108: ab05 add r3, sp, #20
  5331. 800210a: 9a04 ldr r2, [sp, #16]
  5332. 800210c: 68a1 ldr r1, [r4, #8]
  5333. 800210e: 4620 mov r0, r4
  5334. 8002110: 9301 str r3, [sp, #4]
  5335. 8002112: f000 fc9b bl 8002a4c <_vfiprintf_r>
  5336. 8002116: b002 add sp, #8
  5337. 8002118: e8bd 4010 ldmia.w sp!, {r4, lr}
  5338. 800211c: b004 add sp, #16
  5339. 800211e: 4770 bx lr
  5340. 8002120: 2000001c .word 0x2000001c
  5341. 08002124 <_puts_r>:
  5342. 8002124: b570 push {r4, r5, r6, lr}
  5343. 8002126: 460e mov r6, r1
  5344. 8002128: 4605 mov r5, r0
  5345. 800212a: b118 cbz r0, 8002134 <_puts_r+0x10>
  5346. 800212c: 6983 ldr r3, [r0, #24]
  5347. 800212e: b90b cbnz r3, 8002134 <_puts_r+0x10>
  5348. 8002130: f000 fac4 bl 80026bc <__sinit>
  5349. 8002134: 69ab ldr r3, [r5, #24]
  5350. 8002136: 68ac ldr r4, [r5, #8]
  5351. 8002138: b913 cbnz r3, 8002140 <_puts_r+0x1c>
  5352. 800213a: 4628 mov r0, r5
  5353. 800213c: f000 fabe bl 80026bc <__sinit>
  5354. 8002140: 4b23 ldr r3, [pc, #140] ; (80021d0 <_puts_r+0xac>)
  5355. 8002142: 429c cmp r4, r3
  5356. 8002144: d117 bne.n 8002176 <_puts_r+0x52>
  5357. 8002146: 686c ldr r4, [r5, #4]
  5358. 8002148: 89a3 ldrh r3, [r4, #12]
  5359. 800214a: 071b lsls r3, r3, #28
  5360. 800214c: d51d bpl.n 800218a <_puts_r+0x66>
  5361. 800214e: 6923 ldr r3, [r4, #16]
  5362. 8002150: b1db cbz r3, 800218a <_puts_r+0x66>
  5363. 8002152: 3e01 subs r6, #1
  5364. 8002154: 68a3 ldr r3, [r4, #8]
  5365. 8002156: f816 1f01 ldrb.w r1, [r6, #1]!
  5366. 800215a: 3b01 subs r3, #1
  5367. 800215c: 60a3 str r3, [r4, #8]
  5368. 800215e: b9e9 cbnz r1, 800219c <_puts_r+0x78>
  5369. 8002160: 2b00 cmp r3, #0
  5370. 8002162: da2e bge.n 80021c2 <_puts_r+0x9e>
  5371. 8002164: 4622 mov r2, r4
  5372. 8002166: 210a movs r1, #10
  5373. 8002168: 4628 mov r0, r5
  5374. 800216a: f000 f8f5 bl 8002358 <__swbuf_r>
  5375. 800216e: 3001 adds r0, #1
  5376. 8002170: d011 beq.n 8002196 <_puts_r+0x72>
  5377. 8002172: 200a movs r0, #10
  5378. 8002174: bd70 pop {r4, r5, r6, pc}
  5379. 8002176: 4b17 ldr r3, [pc, #92] ; (80021d4 <_puts_r+0xb0>)
  5380. 8002178: 429c cmp r4, r3
  5381. 800217a: d101 bne.n 8002180 <_puts_r+0x5c>
  5382. 800217c: 68ac ldr r4, [r5, #8]
  5383. 800217e: e7e3 b.n 8002148 <_puts_r+0x24>
  5384. 8002180: 4b15 ldr r3, [pc, #84] ; (80021d8 <_puts_r+0xb4>)
  5385. 8002182: 429c cmp r4, r3
  5386. 8002184: bf08 it eq
  5387. 8002186: 68ec ldreq r4, [r5, #12]
  5388. 8002188: e7de b.n 8002148 <_puts_r+0x24>
  5389. 800218a: 4621 mov r1, r4
  5390. 800218c: 4628 mov r0, r5
  5391. 800218e: f000 f935 bl 80023fc <__swsetup_r>
  5392. 8002192: 2800 cmp r0, #0
  5393. 8002194: d0dd beq.n 8002152 <_puts_r+0x2e>
  5394. 8002196: f04f 30ff mov.w r0, #4294967295
  5395. 800219a: bd70 pop {r4, r5, r6, pc}
  5396. 800219c: 2b00 cmp r3, #0
  5397. 800219e: da04 bge.n 80021aa <_puts_r+0x86>
  5398. 80021a0: 69a2 ldr r2, [r4, #24]
  5399. 80021a2: 4293 cmp r3, r2
  5400. 80021a4: db06 blt.n 80021b4 <_puts_r+0x90>
  5401. 80021a6: 290a cmp r1, #10
  5402. 80021a8: d004 beq.n 80021b4 <_puts_r+0x90>
  5403. 80021aa: 6823 ldr r3, [r4, #0]
  5404. 80021ac: 1c5a adds r2, r3, #1
  5405. 80021ae: 6022 str r2, [r4, #0]
  5406. 80021b0: 7019 strb r1, [r3, #0]
  5407. 80021b2: e7cf b.n 8002154 <_puts_r+0x30>
  5408. 80021b4: 4622 mov r2, r4
  5409. 80021b6: 4628 mov r0, r5
  5410. 80021b8: f000 f8ce bl 8002358 <__swbuf_r>
  5411. 80021bc: 3001 adds r0, #1
  5412. 80021be: d1c9 bne.n 8002154 <_puts_r+0x30>
  5413. 80021c0: e7e9 b.n 8002196 <_puts_r+0x72>
  5414. 80021c2: 200a movs r0, #10
  5415. 80021c4: 6823 ldr r3, [r4, #0]
  5416. 80021c6: 1c5a adds r2, r3, #1
  5417. 80021c8: 6022 str r2, [r4, #0]
  5418. 80021ca: 7018 strb r0, [r3, #0]
  5419. 80021cc: bd70 pop {r4, r5, r6, pc}
  5420. 80021ce: bf00 nop
  5421. 80021d0: 08003200 .word 0x08003200
  5422. 80021d4: 08003220 .word 0x08003220
  5423. 80021d8: 080031e0 .word 0x080031e0
  5424. 080021dc <puts>:
  5425. 80021dc: 4b02 ldr r3, [pc, #8] ; (80021e8 <puts+0xc>)
  5426. 80021de: 4601 mov r1, r0
  5427. 80021e0: 6818 ldr r0, [r3, #0]
  5428. 80021e2: f7ff bf9f b.w 8002124 <_puts_r>
  5429. 80021e6: bf00 nop
  5430. 80021e8: 2000001c .word 0x2000001c
  5431. 080021ec <setbuf>:
  5432. 80021ec: 2900 cmp r1, #0
  5433. 80021ee: f44f 6380 mov.w r3, #1024 ; 0x400
  5434. 80021f2: bf0c ite eq
  5435. 80021f4: 2202 moveq r2, #2
  5436. 80021f6: 2200 movne r2, #0
  5437. 80021f8: f000 b800 b.w 80021fc <setvbuf>
  5438. 080021fc <setvbuf>:
  5439. 80021fc: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  5440. 8002200: 461d mov r5, r3
  5441. 8002202: 4b51 ldr r3, [pc, #324] ; (8002348 <setvbuf+0x14c>)
  5442. 8002204: 4604 mov r4, r0
  5443. 8002206: 681e ldr r6, [r3, #0]
  5444. 8002208: 460f mov r7, r1
  5445. 800220a: 4690 mov r8, r2
  5446. 800220c: b126 cbz r6, 8002218 <setvbuf+0x1c>
  5447. 800220e: 69b3 ldr r3, [r6, #24]
  5448. 8002210: b913 cbnz r3, 8002218 <setvbuf+0x1c>
  5449. 8002212: 4630 mov r0, r6
  5450. 8002214: f000 fa52 bl 80026bc <__sinit>
  5451. 8002218: 4b4c ldr r3, [pc, #304] ; (800234c <setvbuf+0x150>)
  5452. 800221a: 429c cmp r4, r3
  5453. 800221c: d152 bne.n 80022c4 <setvbuf+0xc8>
  5454. 800221e: 6874 ldr r4, [r6, #4]
  5455. 8002220: f1b8 0f02 cmp.w r8, #2
  5456. 8002224: d006 beq.n 8002234 <setvbuf+0x38>
  5457. 8002226: f1b8 0f01 cmp.w r8, #1
  5458. 800222a: f200 8089 bhi.w 8002340 <setvbuf+0x144>
  5459. 800222e: 2d00 cmp r5, #0
  5460. 8002230: f2c0 8086 blt.w 8002340 <setvbuf+0x144>
  5461. 8002234: 4621 mov r1, r4
  5462. 8002236: 4630 mov r0, r6
  5463. 8002238: f000 f9d6 bl 80025e8 <_fflush_r>
  5464. 800223c: 6b61 ldr r1, [r4, #52] ; 0x34
  5465. 800223e: b141 cbz r1, 8002252 <setvbuf+0x56>
  5466. 8002240: f104 0344 add.w r3, r4, #68 ; 0x44
  5467. 8002244: 4299 cmp r1, r3
  5468. 8002246: d002 beq.n 800224e <setvbuf+0x52>
  5469. 8002248: 4630 mov r0, r6
  5470. 800224a: f000 fb2d bl 80028a8 <_free_r>
  5471. 800224e: 2300 movs r3, #0
  5472. 8002250: 6363 str r3, [r4, #52] ; 0x34
  5473. 8002252: 2300 movs r3, #0
  5474. 8002254: 61a3 str r3, [r4, #24]
  5475. 8002256: 6063 str r3, [r4, #4]
  5476. 8002258: 89a3 ldrh r3, [r4, #12]
  5477. 800225a: 061b lsls r3, r3, #24
  5478. 800225c: d503 bpl.n 8002266 <setvbuf+0x6a>
  5479. 800225e: 6921 ldr r1, [r4, #16]
  5480. 8002260: 4630 mov r0, r6
  5481. 8002262: f000 fb21 bl 80028a8 <_free_r>
  5482. 8002266: 89a3 ldrh r3, [r4, #12]
  5483. 8002268: f1b8 0f02 cmp.w r8, #2
  5484. 800226c: f423 634a bic.w r3, r3, #3232 ; 0xca0
  5485. 8002270: f023 0303 bic.w r3, r3, #3
  5486. 8002274: 81a3 strh r3, [r4, #12]
  5487. 8002276: d05d beq.n 8002334 <setvbuf+0x138>
  5488. 8002278: ab01 add r3, sp, #4
  5489. 800227a: 466a mov r2, sp
  5490. 800227c: 4621 mov r1, r4
  5491. 800227e: 4630 mov r0, r6
  5492. 8002280: f000 faa6 bl 80027d0 <__swhatbuf_r>
  5493. 8002284: 89a3 ldrh r3, [r4, #12]
  5494. 8002286: 4318 orrs r0, r3
  5495. 8002288: 81a0 strh r0, [r4, #12]
  5496. 800228a: bb2d cbnz r5, 80022d8 <setvbuf+0xdc>
  5497. 800228c: 9d00 ldr r5, [sp, #0]
  5498. 800228e: 4628 mov r0, r5
  5499. 8002290: f000 fb02 bl 8002898 <malloc>
  5500. 8002294: 4607 mov r7, r0
  5501. 8002296: 2800 cmp r0, #0
  5502. 8002298: d14e bne.n 8002338 <setvbuf+0x13c>
  5503. 800229a: f8dd 9000 ldr.w r9, [sp]
  5504. 800229e: 45a9 cmp r9, r5
  5505. 80022a0: d13c bne.n 800231c <setvbuf+0x120>
  5506. 80022a2: f04f 30ff mov.w r0, #4294967295
  5507. 80022a6: 89a3 ldrh r3, [r4, #12]
  5508. 80022a8: f043 0302 orr.w r3, r3, #2
  5509. 80022ac: 81a3 strh r3, [r4, #12]
  5510. 80022ae: 2300 movs r3, #0
  5511. 80022b0: 60a3 str r3, [r4, #8]
  5512. 80022b2: f104 0347 add.w r3, r4, #71 ; 0x47
  5513. 80022b6: 6023 str r3, [r4, #0]
  5514. 80022b8: 6123 str r3, [r4, #16]
  5515. 80022ba: 2301 movs r3, #1
  5516. 80022bc: 6163 str r3, [r4, #20]
  5517. 80022be: b003 add sp, #12
  5518. 80022c0: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  5519. 80022c4: 4b22 ldr r3, [pc, #136] ; (8002350 <setvbuf+0x154>)
  5520. 80022c6: 429c cmp r4, r3
  5521. 80022c8: d101 bne.n 80022ce <setvbuf+0xd2>
  5522. 80022ca: 68b4 ldr r4, [r6, #8]
  5523. 80022cc: e7a8 b.n 8002220 <setvbuf+0x24>
  5524. 80022ce: 4b21 ldr r3, [pc, #132] ; (8002354 <setvbuf+0x158>)
  5525. 80022d0: 429c cmp r4, r3
  5526. 80022d2: bf08 it eq
  5527. 80022d4: 68f4 ldreq r4, [r6, #12]
  5528. 80022d6: e7a3 b.n 8002220 <setvbuf+0x24>
  5529. 80022d8: 2f00 cmp r7, #0
  5530. 80022da: d0d8 beq.n 800228e <setvbuf+0x92>
  5531. 80022dc: 69b3 ldr r3, [r6, #24]
  5532. 80022de: b913 cbnz r3, 80022e6 <setvbuf+0xea>
  5533. 80022e0: 4630 mov r0, r6
  5534. 80022e2: f000 f9eb bl 80026bc <__sinit>
  5535. 80022e6: f1b8 0f01 cmp.w r8, #1
  5536. 80022ea: bf08 it eq
  5537. 80022ec: 89a3 ldrheq r3, [r4, #12]
  5538. 80022ee: 6027 str r7, [r4, #0]
  5539. 80022f0: bf04 itt eq
  5540. 80022f2: f043 0301 orreq.w r3, r3, #1
  5541. 80022f6: 81a3 strheq r3, [r4, #12]
  5542. 80022f8: 89a3 ldrh r3, [r4, #12]
  5543. 80022fa: 6127 str r7, [r4, #16]
  5544. 80022fc: f013 0008 ands.w r0, r3, #8
  5545. 8002300: 6165 str r5, [r4, #20]
  5546. 8002302: d01b beq.n 800233c <setvbuf+0x140>
  5547. 8002304: f013 0001 ands.w r0, r3, #1
  5548. 8002308: f04f 0300 mov.w r3, #0
  5549. 800230c: bf1f itttt ne
  5550. 800230e: 426d negne r5, r5
  5551. 8002310: 60a3 strne r3, [r4, #8]
  5552. 8002312: 61a5 strne r5, [r4, #24]
  5553. 8002314: 4618 movne r0, r3
  5554. 8002316: bf08 it eq
  5555. 8002318: 60a5 streq r5, [r4, #8]
  5556. 800231a: e7d0 b.n 80022be <setvbuf+0xc2>
  5557. 800231c: 4648 mov r0, r9
  5558. 800231e: f000 fabb bl 8002898 <malloc>
  5559. 8002322: 4607 mov r7, r0
  5560. 8002324: 2800 cmp r0, #0
  5561. 8002326: d0bc beq.n 80022a2 <setvbuf+0xa6>
  5562. 8002328: 89a3 ldrh r3, [r4, #12]
  5563. 800232a: 464d mov r5, r9
  5564. 800232c: f043 0380 orr.w r3, r3, #128 ; 0x80
  5565. 8002330: 81a3 strh r3, [r4, #12]
  5566. 8002332: e7d3 b.n 80022dc <setvbuf+0xe0>
  5567. 8002334: 2000 movs r0, #0
  5568. 8002336: e7b6 b.n 80022a6 <setvbuf+0xaa>
  5569. 8002338: 46a9 mov r9, r5
  5570. 800233a: e7f5 b.n 8002328 <setvbuf+0x12c>
  5571. 800233c: 60a0 str r0, [r4, #8]
  5572. 800233e: e7be b.n 80022be <setvbuf+0xc2>
  5573. 8002340: f04f 30ff mov.w r0, #4294967295
  5574. 8002344: e7bb b.n 80022be <setvbuf+0xc2>
  5575. 8002346: bf00 nop
  5576. 8002348: 2000001c .word 0x2000001c
  5577. 800234c: 08003200 .word 0x08003200
  5578. 8002350: 08003220 .word 0x08003220
  5579. 8002354: 080031e0 .word 0x080031e0
  5580. 08002358 <__swbuf_r>:
  5581. 8002358: b5f8 push {r3, r4, r5, r6, r7, lr}
  5582. 800235a: 460e mov r6, r1
  5583. 800235c: 4614 mov r4, r2
  5584. 800235e: 4605 mov r5, r0
  5585. 8002360: b118 cbz r0, 800236a <__swbuf_r+0x12>
  5586. 8002362: 6983 ldr r3, [r0, #24]
  5587. 8002364: b90b cbnz r3, 800236a <__swbuf_r+0x12>
  5588. 8002366: f000 f9a9 bl 80026bc <__sinit>
  5589. 800236a: 4b21 ldr r3, [pc, #132] ; (80023f0 <__swbuf_r+0x98>)
  5590. 800236c: 429c cmp r4, r3
  5591. 800236e: d12a bne.n 80023c6 <__swbuf_r+0x6e>
  5592. 8002370: 686c ldr r4, [r5, #4]
  5593. 8002372: 69a3 ldr r3, [r4, #24]
  5594. 8002374: 60a3 str r3, [r4, #8]
  5595. 8002376: 89a3 ldrh r3, [r4, #12]
  5596. 8002378: 071a lsls r2, r3, #28
  5597. 800237a: d52e bpl.n 80023da <__swbuf_r+0x82>
  5598. 800237c: 6923 ldr r3, [r4, #16]
  5599. 800237e: b363 cbz r3, 80023da <__swbuf_r+0x82>
  5600. 8002380: 6923 ldr r3, [r4, #16]
  5601. 8002382: 6820 ldr r0, [r4, #0]
  5602. 8002384: b2f6 uxtb r6, r6
  5603. 8002386: 1ac0 subs r0, r0, r3
  5604. 8002388: 6963 ldr r3, [r4, #20]
  5605. 800238a: 4637 mov r7, r6
  5606. 800238c: 4298 cmp r0, r3
  5607. 800238e: db04 blt.n 800239a <__swbuf_r+0x42>
  5608. 8002390: 4621 mov r1, r4
  5609. 8002392: 4628 mov r0, r5
  5610. 8002394: f000 f928 bl 80025e8 <_fflush_r>
  5611. 8002398: bb28 cbnz r0, 80023e6 <__swbuf_r+0x8e>
  5612. 800239a: 68a3 ldr r3, [r4, #8]
  5613. 800239c: 3001 adds r0, #1
  5614. 800239e: 3b01 subs r3, #1
  5615. 80023a0: 60a3 str r3, [r4, #8]
  5616. 80023a2: 6823 ldr r3, [r4, #0]
  5617. 80023a4: 1c5a adds r2, r3, #1
  5618. 80023a6: 6022 str r2, [r4, #0]
  5619. 80023a8: 701e strb r6, [r3, #0]
  5620. 80023aa: 6963 ldr r3, [r4, #20]
  5621. 80023ac: 4298 cmp r0, r3
  5622. 80023ae: d004 beq.n 80023ba <__swbuf_r+0x62>
  5623. 80023b0: 89a3 ldrh r3, [r4, #12]
  5624. 80023b2: 07db lsls r3, r3, #31
  5625. 80023b4: d519 bpl.n 80023ea <__swbuf_r+0x92>
  5626. 80023b6: 2e0a cmp r6, #10
  5627. 80023b8: d117 bne.n 80023ea <__swbuf_r+0x92>
  5628. 80023ba: 4621 mov r1, r4
  5629. 80023bc: 4628 mov r0, r5
  5630. 80023be: f000 f913 bl 80025e8 <_fflush_r>
  5631. 80023c2: b190 cbz r0, 80023ea <__swbuf_r+0x92>
  5632. 80023c4: e00f b.n 80023e6 <__swbuf_r+0x8e>
  5633. 80023c6: 4b0b ldr r3, [pc, #44] ; (80023f4 <__swbuf_r+0x9c>)
  5634. 80023c8: 429c cmp r4, r3
  5635. 80023ca: d101 bne.n 80023d0 <__swbuf_r+0x78>
  5636. 80023cc: 68ac ldr r4, [r5, #8]
  5637. 80023ce: e7d0 b.n 8002372 <__swbuf_r+0x1a>
  5638. 80023d0: 4b09 ldr r3, [pc, #36] ; (80023f8 <__swbuf_r+0xa0>)
  5639. 80023d2: 429c cmp r4, r3
  5640. 80023d4: bf08 it eq
  5641. 80023d6: 68ec ldreq r4, [r5, #12]
  5642. 80023d8: e7cb b.n 8002372 <__swbuf_r+0x1a>
  5643. 80023da: 4621 mov r1, r4
  5644. 80023dc: 4628 mov r0, r5
  5645. 80023de: f000 f80d bl 80023fc <__swsetup_r>
  5646. 80023e2: 2800 cmp r0, #0
  5647. 80023e4: d0cc beq.n 8002380 <__swbuf_r+0x28>
  5648. 80023e6: f04f 37ff mov.w r7, #4294967295
  5649. 80023ea: 4638 mov r0, r7
  5650. 80023ec: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5651. 80023ee: bf00 nop
  5652. 80023f0: 08003200 .word 0x08003200
  5653. 80023f4: 08003220 .word 0x08003220
  5654. 80023f8: 080031e0 .word 0x080031e0
  5655. 080023fc <__swsetup_r>:
  5656. 80023fc: 4b32 ldr r3, [pc, #200] ; (80024c8 <__swsetup_r+0xcc>)
  5657. 80023fe: b570 push {r4, r5, r6, lr}
  5658. 8002400: 681d ldr r5, [r3, #0]
  5659. 8002402: 4606 mov r6, r0
  5660. 8002404: 460c mov r4, r1
  5661. 8002406: b125 cbz r5, 8002412 <__swsetup_r+0x16>
  5662. 8002408: 69ab ldr r3, [r5, #24]
  5663. 800240a: b913 cbnz r3, 8002412 <__swsetup_r+0x16>
  5664. 800240c: 4628 mov r0, r5
  5665. 800240e: f000 f955 bl 80026bc <__sinit>
  5666. 8002412: 4b2e ldr r3, [pc, #184] ; (80024cc <__swsetup_r+0xd0>)
  5667. 8002414: 429c cmp r4, r3
  5668. 8002416: d10f bne.n 8002438 <__swsetup_r+0x3c>
  5669. 8002418: 686c ldr r4, [r5, #4]
  5670. 800241a: f9b4 300c ldrsh.w r3, [r4, #12]
  5671. 800241e: b29a uxth r2, r3
  5672. 8002420: 0715 lsls r5, r2, #28
  5673. 8002422: d42c bmi.n 800247e <__swsetup_r+0x82>
  5674. 8002424: 06d0 lsls r0, r2, #27
  5675. 8002426: d411 bmi.n 800244c <__swsetup_r+0x50>
  5676. 8002428: 2209 movs r2, #9
  5677. 800242a: 6032 str r2, [r6, #0]
  5678. 800242c: f043 0340 orr.w r3, r3, #64 ; 0x40
  5679. 8002430: 81a3 strh r3, [r4, #12]
  5680. 8002432: f04f 30ff mov.w r0, #4294967295
  5681. 8002436: bd70 pop {r4, r5, r6, pc}
  5682. 8002438: 4b25 ldr r3, [pc, #148] ; (80024d0 <__swsetup_r+0xd4>)
  5683. 800243a: 429c cmp r4, r3
  5684. 800243c: d101 bne.n 8002442 <__swsetup_r+0x46>
  5685. 800243e: 68ac ldr r4, [r5, #8]
  5686. 8002440: e7eb b.n 800241a <__swsetup_r+0x1e>
  5687. 8002442: 4b24 ldr r3, [pc, #144] ; (80024d4 <__swsetup_r+0xd8>)
  5688. 8002444: 429c cmp r4, r3
  5689. 8002446: bf08 it eq
  5690. 8002448: 68ec ldreq r4, [r5, #12]
  5691. 800244a: e7e6 b.n 800241a <__swsetup_r+0x1e>
  5692. 800244c: 0751 lsls r1, r2, #29
  5693. 800244e: d512 bpl.n 8002476 <__swsetup_r+0x7a>
  5694. 8002450: 6b61 ldr r1, [r4, #52] ; 0x34
  5695. 8002452: b141 cbz r1, 8002466 <__swsetup_r+0x6a>
  5696. 8002454: f104 0344 add.w r3, r4, #68 ; 0x44
  5697. 8002458: 4299 cmp r1, r3
  5698. 800245a: d002 beq.n 8002462 <__swsetup_r+0x66>
  5699. 800245c: 4630 mov r0, r6
  5700. 800245e: f000 fa23 bl 80028a8 <_free_r>
  5701. 8002462: 2300 movs r3, #0
  5702. 8002464: 6363 str r3, [r4, #52] ; 0x34
  5703. 8002466: 89a3 ldrh r3, [r4, #12]
  5704. 8002468: f023 0324 bic.w r3, r3, #36 ; 0x24
  5705. 800246c: 81a3 strh r3, [r4, #12]
  5706. 800246e: 2300 movs r3, #0
  5707. 8002470: 6063 str r3, [r4, #4]
  5708. 8002472: 6923 ldr r3, [r4, #16]
  5709. 8002474: 6023 str r3, [r4, #0]
  5710. 8002476: 89a3 ldrh r3, [r4, #12]
  5711. 8002478: f043 0308 orr.w r3, r3, #8
  5712. 800247c: 81a3 strh r3, [r4, #12]
  5713. 800247e: 6923 ldr r3, [r4, #16]
  5714. 8002480: b94b cbnz r3, 8002496 <__swsetup_r+0x9a>
  5715. 8002482: 89a3 ldrh r3, [r4, #12]
  5716. 8002484: f403 7320 and.w r3, r3, #640 ; 0x280
  5717. 8002488: f5b3 7f00 cmp.w r3, #512 ; 0x200
  5718. 800248c: d003 beq.n 8002496 <__swsetup_r+0x9a>
  5719. 800248e: 4621 mov r1, r4
  5720. 8002490: 4630 mov r0, r6
  5721. 8002492: f000 f9c1 bl 8002818 <__smakebuf_r>
  5722. 8002496: 89a2 ldrh r2, [r4, #12]
  5723. 8002498: f012 0301 ands.w r3, r2, #1
  5724. 800249c: d00c beq.n 80024b8 <__swsetup_r+0xbc>
  5725. 800249e: 2300 movs r3, #0
  5726. 80024a0: 60a3 str r3, [r4, #8]
  5727. 80024a2: 6963 ldr r3, [r4, #20]
  5728. 80024a4: 425b negs r3, r3
  5729. 80024a6: 61a3 str r3, [r4, #24]
  5730. 80024a8: 6923 ldr r3, [r4, #16]
  5731. 80024aa: b953 cbnz r3, 80024c2 <__swsetup_r+0xc6>
  5732. 80024ac: f9b4 300c ldrsh.w r3, [r4, #12]
  5733. 80024b0: f013 0080 ands.w r0, r3, #128 ; 0x80
  5734. 80024b4: d1ba bne.n 800242c <__swsetup_r+0x30>
  5735. 80024b6: bd70 pop {r4, r5, r6, pc}
  5736. 80024b8: 0792 lsls r2, r2, #30
  5737. 80024ba: bf58 it pl
  5738. 80024bc: 6963 ldrpl r3, [r4, #20]
  5739. 80024be: 60a3 str r3, [r4, #8]
  5740. 80024c0: e7f2 b.n 80024a8 <__swsetup_r+0xac>
  5741. 80024c2: 2000 movs r0, #0
  5742. 80024c4: e7f7 b.n 80024b6 <__swsetup_r+0xba>
  5743. 80024c6: bf00 nop
  5744. 80024c8: 2000001c .word 0x2000001c
  5745. 80024cc: 08003200 .word 0x08003200
  5746. 80024d0: 08003220 .word 0x08003220
  5747. 80024d4: 080031e0 .word 0x080031e0
  5748. 080024d8 <__sflush_r>:
  5749. 80024d8: 898a ldrh r2, [r1, #12]
  5750. 80024da: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5751. 80024de: 4605 mov r5, r0
  5752. 80024e0: 0710 lsls r0, r2, #28
  5753. 80024e2: 460c mov r4, r1
  5754. 80024e4: d45a bmi.n 800259c <__sflush_r+0xc4>
  5755. 80024e6: 684b ldr r3, [r1, #4]
  5756. 80024e8: 2b00 cmp r3, #0
  5757. 80024ea: dc05 bgt.n 80024f8 <__sflush_r+0x20>
  5758. 80024ec: 6c0b ldr r3, [r1, #64] ; 0x40
  5759. 80024ee: 2b00 cmp r3, #0
  5760. 80024f0: dc02 bgt.n 80024f8 <__sflush_r+0x20>
  5761. 80024f2: 2000 movs r0, #0
  5762. 80024f4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5763. 80024f8: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5764. 80024fa: 2e00 cmp r6, #0
  5765. 80024fc: d0f9 beq.n 80024f2 <__sflush_r+0x1a>
  5766. 80024fe: 2300 movs r3, #0
  5767. 8002500: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  5768. 8002504: 682f ldr r7, [r5, #0]
  5769. 8002506: 602b str r3, [r5, #0]
  5770. 8002508: d033 beq.n 8002572 <__sflush_r+0x9a>
  5771. 800250a: 6d60 ldr r0, [r4, #84] ; 0x54
  5772. 800250c: 89a3 ldrh r3, [r4, #12]
  5773. 800250e: 075a lsls r2, r3, #29
  5774. 8002510: d505 bpl.n 800251e <__sflush_r+0x46>
  5775. 8002512: 6863 ldr r3, [r4, #4]
  5776. 8002514: 1ac0 subs r0, r0, r3
  5777. 8002516: 6b63 ldr r3, [r4, #52] ; 0x34
  5778. 8002518: b10b cbz r3, 800251e <__sflush_r+0x46>
  5779. 800251a: 6c23 ldr r3, [r4, #64] ; 0x40
  5780. 800251c: 1ac0 subs r0, r0, r3
  5781. 800251e: 2300 movs r3, #0
  5782. 8002520: 4602 mov r2, r0
  5783. 8002522: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5784. 8002524: 6a21 ldr r1, [r4, #32]
  5785. 8002526: 4628 mov r0, r5
  5786. 8002528: 47b0 blx r6
  5787. 800252a: 1c43 adds r3, r0, #1
  5788. 800252c: 89a3 ldrh r3, [r4, #12]
  5789. 800252e: d106 bne.n 800253e <__sflush_r+0x66>
  5790. 8002530: 6829 ldr r1, [r5, #0]
  5791. 8002532: 291d cmp r1, #29
  5792. 8002534: d84b bhi.n 80025ce <__sflush_r+0xf6>
  5793. 8002536: 4a2b ldr r2, [pc, #172] ; (80025e4 <__sflush_r+0x10c>)
  5794. 8002538: 40ca lsrs r2, r1
  5795. 800253a: 07d6 lsls r6, r2, #31
  5796. 800253c: d547 bpl.n 80025ce <__sflush_r+0xf6>
  5797. 800253e: 2200 movs r2, #0
  5798. 8002540: 6062 str r2, [r4, #4]
  5799. 8002542: 6922 ldr r2, [r4, #16]
  5800. 8002544: 04d9 lsls r1, r3, #19
  5801. 8002546: 6022 str r2, [r4, #0]
  5802. 8002548: d504 bpl.n 8002554 <__sflush_r+0x7c>
  5803. 800254a: 1c42 adds r2, r0, #1
  5804. 800254c: d101 bne.n 8002552 <__sflush_r+0x7a>
  5805. 800254e: 682b ldr r3, [r5, #0]
  5806. 8002550: b903 cbnz r3, 8002554 <__sflush_r+0x7c>
  5807. 8002552: 6560 str r0, [r4, #84] ; 0x54
  5808. 8002554: 6b61 ldr r1, [r4, #52] ; 0x34
  5809. 8002556: 602f str r7, [r5, #0]
  5810. 8002558: 2900 cmp r1, #0
  5811. 800255a: d0ca beq.n 80024f2 <__sflush_r+0x1a>
  5812. 800255c: f104 0344 add.w r3, r4, #68 ; 0x44
  5813. 8002560: 4299 cmp r1, r3
  5814. 8002562: d002 beq.n 800256a <__sflush_r+0x92>
  5815. 8002564: 4628 mov r0, r5
  5816. 8002566: f000 f99f bl 80028a8 <_free_r>
  5817. 800256a: 2000 movs r0, #0
  5818. 800256c: 6360 str r0, [r4, #52] ; 0x34
  5819. 800256e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5820. 8002572: 6a21 ldr r1, [r4, #32]
  5821. 8002574: 2301 movs r3, #1
  5822. 8002576: 4628 mov r0, r5
  5823. 8002578: 47b0 blx r6
  5824. 800257a: 1c41 adds r1, r0, #1
  5825. 800257c: d1c6 bne.n 800250c <__sflush_r+0x34>
  5826. 800257e: 682b ldr r3, [r5, #0]
  5827. 8002580: 2b00 cmp r3, #0
  5828. 8002582: d0c3 beq.n 800250c <__sflush_r+0x34>
  5829. 8002584: 2b1d cmp r3, #29
  5830. 8002586: d001 beq.n 800258c <__sflush_r+0xb4>
  5831. 8002588: 2b16 cmp r3, #22
  5832. 800258a: d101 bne.n 8002590 <__sflush_r+0xb8>
  5833. 800258c: 602f str r7, [r5, #0]
  5834. 800258e: e7b0 b.n 80024f2 <__sflush_r+0x1a>
  5835. 8002590: 89a3 ldrh r3, [r4, #12]
  5836. 8002592: f043 0340 orr.w r3, r3, #64 ; 0x40
  5837. 8002596: 81a3 strh r3, [r4, #12]
  5838. 8002598: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5839. 800259c: 690f ldr r7, [r1, #16]
  5840. 800259e: 2f00 cmp r7, #0
  5841. 80025a0: d0a7 beq.n 80024f2 <__sflush_r+0x1a>
  5842. 80025a2: 0793 lsls r3, r2, #30
  5843. 80025a4: bf18 it ne
  5844. 80025a6: 2300 movne r3, #0
  5845. 80025a8: 680e ldr r6, [r1, #0]
  5846. 80025aa: bf08 it eq
  5847. 80025ac: 694b ldreq r3, [r1, #20]
  5848. 80025ae: eba6 0807 sub.w r8, r6, r7
  5849. 80025b2: 600f str r7, [r1, #0]
  5850. 80025b4: 608b str r3, [r1, #8]
  5851. 80025b6: f1b8 0f00 cmp.w r8, #0
  5852. 80025ba: dd9a ble.n 80024f2 <__sflush_r+0x1a>
  5853. 80025bc: 4643 mov r3, r8
  5854. 80025be: 463a mov r2, r7
  5855. 80025c0: 6a21 ldr r1, [r4, #32]
  5856. 80025c2: 4628 mov r0, r5
  5857. 80025c4: 6aa6 ldr r6, [r4, #40] ; 0x28
  5858. 80025c6: 47b0 blx r6
  5859. 80025c8: 2800 cmp r0, #0
  5860. 80025ca: dc07 bgt.n 80025dc <__sflush_r+0x104>
  5861. 80025cc: 89a3 ldrh r3, [r4, #12]
  5862. 80025ce: f043 0340 orr.w r3, r3, #64 ; 0x40
  5863. 80025d2: 81a3 strh r3, [r4, #12]
  5864. 80025d4: f04f 30ff mov.w r0, #4294967295
  5865. 80025d8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5866. 80025dc: 4407 add r7, r0
  5867. 80025de: eba8 0800 sub.w r8, r8, r0
  5868. 80025e2: e7e8 b.n 80025b6 <__sflush_r+0xde>
  5869. 80025e4: 20400001 .word 0x20400001
  5870. 080025e8 <_fflush_r>:
  5871. 80025e8: b538 push {r3, r4, r5, lr}
  5872. 80025ea: 690b ldr r3, [r1, #16]
  5873. 80025ec: 4605 mov r5, r0
  5874. 80025ee: 460c mov r4, r1
  5875. 80025f0: b1db cbz r3, 800262a <_fflush_r+0x42>
  5876. 80025f2: b118 cbz r0, 80025fc <_fflush_r+0x14>
  5877. 80025f4: 6983 ldr r3, [r0, #24]
  5878. 80025f6: b90b cbnz r3, 80025fc <_fflush_r+0x14>
  5879. 80025f8: f000 f860 bl 80026bc <__sinit>
  5880. 80025fc: 4b0c ldr r3, [pc, #48] ; (8002630 <_fflush_r+0x48>)
  5881. 80025fe: 429c cmp r4, r3
  5882. 8002600: d109 bne.n 8002616 <_fflush_r+0x2e>
  5883. 8002602: 686c ldr r4, [r5, #4]
  5884. 8002604: f9b4 300c ldrsh.w r3, [r4, #12]
  5885. 8002608: b17b cbz r3, 800262a <_fflush_r+0x42>
  5886. 800260a: 4621 mov r1, r4
  5887. 800260c: 4628 mov r0, r5
  5888. 800260e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  5889. 8002612: f7ff bf61 b.w 80024d8 <__sflush_r>
  5890. 8002616: 4b07 ldr r3, [pc, #28] ; (8002634 <_fflush_r+0x4c>)
  5891. 8002618: 429c cmp r4, r3
  5892. 800261a: d101 bne.n 8002620 <_fflush_r+0x38>
  5893. 800261c: 68ac ldr r4, [r5, #8]
  5894. 800261e: e7f1 b.n 8002604 <_fflush_r+0x1c>
  5895. 8002620: 4b05 ldr r3, [pc, #20] ; (8002638 <_fflush_r+0x50>)
  5896. 8002622: 429c cmp r4, r3
  5897. 8002624: bf08 it eq
  5898. 8002626: 68ec ldreq r4, [r5, #12]
  5899. 8002628: e7ec b.n 8002604 <_fflush_r+0x1c>
  5900. 800262a: 2000 movs r0, #0
  5901. 800262c: bd38 pop {r3, r4, r5, pc}
  5902. 800262e: bf00 nop
  5903. 8002630: 08003200 .word 0x08003200
  5904. 8002634: 08003220 .word 0x08003220
  5905. 8002638: 080031e0 .word 0x080031e0
  5906. 0800263c <_cleanup_r>:
  5907. 800263c: 4901 ldr r1, [pc, #4] ; (8002644 <_cleanup_r+0x8>)
  5908. 800263e: f000 b8a9 b.w 8002794 <_fwalk_reent>
  5909. 8002642: bf00 nop
  5910. 8002644: 080025e9 .word 0x080025e9
  5911. 08002648 <std.isra.0>:
  5912. 8002648: 2300 movs r3, #0
  5913. 800264a: b510 push {r4, lr}
  5914. 800264c: 4604 mov r4, r0
  5915. 800264e: 6003 str r3, [r0, #0]
  5916. 8002650: 6043 str r3, [r0, #4]
  5917. 8002652: 6083 str r3, [r0, #8]
  5918. 8002654: 8181 strh r1, [r0, #12]
  5919. 8002656: 6643 str r3, [r0, #100] ; 0x64
  5920. 8002658: 81c2 strh r2, [r0, #14]
  5921. 800265a: 6103 str r3, [r0, #16]
  5922. 800265c: 6143 str r3, [r0, #20]
  5923. 800265e: 6183 str r3, [r0, #24]
  5924. 8002660: 4619 mov r1, r3
  5925. 8002662: 2208 movs r2, #8
  5926. 8002664: 305c adds r0, #92 ; 0x5c
  5927. 8002666: f7ff fd3d bl 80020e4 <memset>
  5928. 800266a: 4b05 ldr r3, [pc, #20] ; (8002680 <std.isra.0+0x38>)
  5929. 800266c: 6224 str r4, [r4, #32]
  5930. 800266e: 6263 str r3, [r4, #36] ; 0x24
  5931. 8002670: 4b04 ldr r3, [pc, #16] ; (8002684 <std.isra.0+0x3c>)
  5932. 8002672: 62a3 str r3, [r4, #40] ; 0x28
  5933. 8002674: 4b04 ldr r3, [pc, #16] ; (8002688 <std.isra.0+0x40>)
  5934. 8002676: 62e3 str r3, [r4, #44] ; 0x2c
  5935. 8002678: 4b04 ldr r3, [pc, #16] ; (800268c <std.isra.0+0x44>)
  5936. 800267a: 6323 str r3, [r4, #48] ; 0x30
  5937. 800267c: bd10 pop {r4, pc}
  5938. 800267e: bf00 nop
  5939. 8002680: 08002fc9 .word 0x08002fc9
  5940. 8002684: 08002feb .word 0x08002feb
  5941. 8002688: 08003023 .word 0x08003023
  5942. 800268c: 08003047 .word 0x08003047
  5943. 08002690 <__sfmoreglue>:
  5944. 8002690: b570 push {r4, r5, r6, lr}
  5945. 8002692: 2568 movs r5, #104 ; 0x68
  5946. 8002694: 1e4a subs r2, r1, #1
  5947. 8002696: 4355 muls r5, r2
  5948. 8002698: 460e mov r6, r1
  5949. 800269a: f105 0174 add.w r1, r5, #116 ; 0x74
  5950. 800269e: f000 f94f bl 8002940 <_malloc_r>
  5951. 80026a2: 4604 mov r4, r0
  5952. 80026a4: b140 cbz r0, 80026b8 <__sfmoreglue+0x28>
  5953. 80026a6: 2100 movs r1, #0
  5954. 80026a8: e880 0042 stmia.w r0, {r1, r6}
  5955. 80026ac: 300c adds r0, #12
  5956. 80026ae: 60a0 str r0, [r4, #8]
  5957. 80026b0: f105 0268 add.w r2, r5, #104 ; 0x68
  5958. 80026b4: f7ff fd16 bl 80020e4 <memset>
  5959. 80026b8: 4620 mov r0, r4
  5960. 80026ba: bd70 pop {r4, r5, r6, pc}
  5961. 080026bc <__sinit>:
  5962. 80026bc: 6983 ldr r3, [r0, #24]
  5963. 80026be: b510 push {r4, lr}
  5964. 80026c0: 4604 mov r4, r0
  5965. 80026c2: bb33 cbnz r3, 8002712 <__sinit+0x56>
  5966. 80026c4: 6483 str r3, [r0, #72] ; 0x48
  5967. 80026c6: 64c3 str r3, [r0, #76] ; 0x4c
  5968. 80026c8: 6503 str r3, [r0, #80] ; 0x50
  5969. 80026ca: 4b12 ldr r3, [pc, #72] ; (8002714 <__sinit+0x58>)
  5970. 80026cc: 4a12 ldr r2, [pc, #72] ; (8002718 <__sinit+0x5c>)
  5971. 80026ce: 681b ldr r3, [r3, #0]
  5972. 80026d0: 6282 str r2, [r0, #40] ; 0x28
  5973. 80026d2: 4298 cmp r0, r3
  5974. 80026d4: bf04 itt eq
  5975. 80026d6: 2301 moveq r3, #1
  5976. 80026d8: 6183 streq r3, [r0, #24]
  5977. 80026da: f000 f81f bl 800271c <__sfp>
  5978. 80026de: 6060 str r0, [r4, #4]
  5979. 80026e0: 4620 mov r0, r4
  5980. 80026e2: f000 f81b bl 800271c <__sfp>
  5981. 80026e6: 60a0 str r0, [r4, #8]
  5982. 80026e8: 4620 mov r0, r4
  5983. 80026ea: f000 f817 bl 800271c <__sfp>
  5984. 80026ee: 2200 movs r2, #0
  5985. 80026f0: 60e0 str r0, [r4, #12]
  5986. 80026f2: 2104 movs r1, #4
  5987. 80026f4: 6860 ldr r0, [r4, #4]
  5988. 80026f6: f7ff ffa7 bl 8002648 <std.isra.0>
  5989. 80026fa: 2201 movs r2, #1
  5990. 80026fc: 2109 movs r1, #9
  5991. 80026fe: 68a0 ldr r0, [r4, #8]
  5992. 8002700: f7ff ffa2 bl 8002648 <std.isra.0>
  5993. 8002704: 2202 movs r2, #2
  5994. 8002706: 2112 movs r1, #18
  5995. 8002708: 68e0 ldr r0, [r4, #12]
  5996. 800270a: f7ff ff9d bl 8002648 <std.isra.0>
  5997. 800270e: 2301 movs r3, #1
  5998. 8002710: 61a3 str r3, [r4, #24]
  5999. 8002712: bd10 pop {r4, pc}
  6000. 8002714: 080031dc .word 0x080031dc
  6001. 8002718: 0800263d .word 0x0800263d
  6002. 0800271c <__sfp>:
  6003. 800271c: b5f8 push {r3, r4, r5, r6, r7, lr}
  6004. 800271e: 4b1c ldr r3, [pc, #112] ; (8002790 <__sfp+0x74>)
  6005. 8002720: 4607 mov r7, r0
  6006. 8002722: 681e ldr r6, [r3, #0]
  6007. 8002724: 69b3 ldr r3, [r6, #24]
  6008. 8002726: b913 cbnz r3, 800272e <__sfp+0x12>
  6009. 8002728: 4630 mov r0, r6
  6010. 800272a: f7ff ffc7 bl 80026bc <__sinit>
  6011. 800272e: 3648 adds r6, #72 ; 0x48
  6012. 8002730: 68b4 ldr r4, [r6, #8]
  6013. 8002732: 6873 ldr r3, [r6, #4]
  6014. 8002734: 3b01 subs r3, #1
  6015. 8002736: d503 bpl.n 8002740 <__sfp+0x24>
  6016. 8002738: 6833 ldr r3, [r6, #0]
  6017. 800273a: b133 cbz r3, 800274a <__sfp+0x2e>
  6018. 800273c: 6836 ldr r6, [r6, #0]
  6019. 800273e: e7f7 b.n 8002730 <__sfp+0x14>
  6020. 8002740: f9b4 500c ldrsh.w r5, [r4, #12]
  6021. 8002744: b16d cbz r5, 8002762 <__sfp+0x46>
  6022. 8002746: 3468 adds r4, #104 ; 0x68
  6023. 8002748: e7f4 b.n 8002734 <__sfp+0x18>
  6024. 800274a: 2104 movs r1, #4
  6025. 800274c: 4638 mov r0, r7
  6026. 800274e: f7ff ff9f bl 8002690 <__sfmoreglue>
  6027. 8002752: 6030 str r0, [r6, #0]
  6028. 8002754: 2800 cmp r0, #0
  6029. 8002756: d1f1 bne.n 800273c <__sfp+0x20>
  6030. 8002758: 230c movs r3, #12
  6031. 800275a: 4604 mov r4, r0
  6032. 800275c: 603b str r3, [r7, #0]
  6033. 800275e: 4620 mov r0, r4
  6034. 8002760: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6035. 8002762: f64f 73ff movw r3, #65535 ; 0xffff
  6036. 8002766: 81e3 strh r3, [r4, #14]
  6037. 8002768: 2301 movs r3, #1
  6038. 800276a: 6665 str r5, [r4, #100] ; 0x64
  6039. 800276c: 81a3 strh r3, [r4, #12]
  6040. 800276e: 6025 str r5, [r4, #0]
  6041. 8002770: 60a5 str r5, [r4, #8]
  6042. 8002772: 6065 str r5, [r4, #4]
  6043. 8002774: 6125 str r5, [r4, #16]
  6044. 8002776: 6165 str r5, [r4, #20]
  6045. 8002778: 61a5 str r5, [r4, #24]
  6046. 800277a: 2208 movs r2, #8
  6047. 800277c: 4629 mov r1, r5
  6048. 800277e: f104 005c add.w r0, r4, #92 ; 0x5c
  6049. 8002782: f7ff fcaf bl 80020e4 <memset>
  6050. 8002786: 6365 str r5, [r4, #52] ; 0x34
  6051. 8002788: 63a5 str r5, [r4, #56] ; 0x38
  6052. 800278a: 64a5 str r5, [r4, #72] ; 0x48
  6053. 800278c: 64e5 str r5, [r4, #76] ; 0x4c
  6054. 800278e: e7e6 b.n 800275e <__sfp+0x42>
  6055. 8002790: 080031dc .word 0x080031dc
  6056. 08002794 <_fwalk_reent>:
  6057. 8002794: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6058. 8002798: 4680 mov r8, r0
  6059. 800279a: 4689 mov r9, r1
  6060. 800279c: 2600 movs r6, #0
  6061. 800279e: f100 0448 add.w r4, r0, #72 ; 0x48
  6062. 80027a2: b914 cbnz r4, 80027aa <_fwalk_reent+0x16>
  6063. 80027a4: 4630 mov r0, r6
  6064. 80027a6: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6065. 80027aa: 68a5 ldr r5, [r4, #8]
  6066. 80027ac: 6867 ldr r7, [r4, #4]
  6067. 80027ae: 3f01 subs r7, #1
  6068. 80027b0: d501 bpl.n 80027b6 <_fwalk_reent+0x22>
  6069. 80027b2: 6824 ldr r4, [r4, #0]
  6070. 80027b4: e7f5 b.n 80027a2 <_fwalk_reent+0xe>
  6071. 80027b6: 89ab ldrh r3, [r5, #12]
  6072. 80027b8: 2b01 cmp r3, #1
  6073. 80027ba: d907 bls.n 80027cc <_fwalk_reent+0x38>
  6074. 80027bc: f9b5 300e ldrsh.w r3, [r5, #14]
  6075. 80027c0: 3301 adds r3, #1
  6076. 80027c2: d003 beq.n 80027cc <_fwalk_reent+0x38>
  6077. 80027c4: 4629 mov r1, r5
  6078. 80027c6: 4640 mov r0, r8
  6079. 80027c8: 47c8 blx r9
  6080. 80027ca: 4306 orrs r6, r0
  6081. 80027cc: 3568 adds r5, #104 ; 0x68
  6082. 80027ce: e7ee b.n 80027ae <_fwalk_reent+0x1a>
  6083. 080027d0 <__swhatbuf_r>:
  6084. 80027d0: b570 push {r4, r5, r6, lr}
  6085. 80027d2: 460e mov r6, r1
  6086. 80027d4: f9b1 100e ldrsh.w r1, [r1, #14]
  6087. 80027d8: b090 sub sp, #64 ; 0x40
  6088. 80027da: 2900 cmp r1, #0
  6089. 80027dc: 4614 mov r4, r2
  6090. 80027de: 461d mov r5, r3
  6091. 80027e0: da07 bge.n 80027f2 <__swhatbuf_r+0x22>
  6092. 80027e2: 2300 movs r3, #0
  6093. 80027e4: 602b str r3, [r5, #0]
  6094. 80027e6: 89b3 ldrh r3, [r6, #12]
  6095. 80027e8: 061a lsls r2, r3, #24
  6096. 80027ea: d410 bmi.n 800280e <__swhatbuf_r+0x3e>
  6097. 80027ec: f44f 6380 mov.w r3, #1024 ; 0x400
  6098. 80027f0: e00e b.n 8002810 <__swhatbuf_r+0x40>
  6099. 80027f2: aa01 add r2, sp, #4
  6100. 80027f4: f000 fc4e bl 8003094 <_fstat_r>
  6101. 80027f8: 2800 cmp r0, #0
  6102. 80027fa: dbf2 blt.n 80027e2 <__swhatbuf_r+0x12>
  6103. 80027fc: 9a02 ldr r2, [sp, #8]
  6104. 80027fe: f402 4270 and.w r2, r2, #61440 ; 0xf000
  6105. 8002802: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  6106. 8002806: 425a negs r2, r3
  6107. 8002808: 415a adcs r2, r3
  6108. 800280a: 602a str r2, [r5, #0]
  6109. 800280c: e7ee b.n 80027ec <__swhatbuf_r+0x1c>
  6110. 800280e: 2340 movs r3, #64 ; 0x40
  6111. 8002810: 2000 movs r0, #0
  6112. 8002812: 6023 str r3, [r4, #0]
  6113. 8002814: b010 add sp, #64 ; 0x40
  6114. 8002816: bd70 pop {r4, r5, r6, pc}
  6115. 08002818 <__smakebuf_r>:
  6116. 8002818: 898b ldrh r3, [r1, #12]
  6117. 800281a: b573 push {r0, r1, r4, r5, r6, lr}
  6118. 800281c: 079d lsls r5, r3, #30
  6119. 800281e: 4606 mov r6, r0
  6120. 8002820: 460c mov r4, r1
  6121. 8002822: d507 bpl.n 8002834 <__smakebuf_r+0x1c>
  6122. 8002824: f104 0347 add.w r3, r4, #71 ; 0x47
  6123. 8002828: 6023 str r3, [r4, #0]
  6124. 800282a: 6123 str r3, [r4, #16]
  6125. 800282c: 2301 movs r3, #1
  6126. 800282e: 6163 str r3, [r4, #20]
  6127. 8002830: b002 add sp, #8
  6128. 8002832: bd70 pop {r4, r5, r6, pc}
  6129. 8002834: ab01 add r3, sp, #4
  6130. 8002836: 466a mov r2, sp
  6131. 8002838: f7ff ffca bl 80027d0 <__swhatbuf_r>
  6132. 800283c: 9900 ldr r1, [sp, #0]
  6133. 800283e: 4605 mov r5, r0
  6134. 8002840: 4630 mov r0, r6
  6135. 8002842: f000 f87d bl 8002940 <_malloc_r>
  6136. 8002846: b948 cbnz r0, 800285c <__smakebuf_r+0x44>
  6137. 8002848: f9b4 300c ldrsh.w r3, [r4, #12]
  6138. 800284c: 059a lsls r2, r3, #22
  6139. 800284e: d4ef bmi.n 8002830 <__smakebuf_r+0x18>
  6140. 8002850: f023 0303 bic.w r3, r3, #3
  6141. 8002854: f043 0302 orr.w r3, r3, #2
  6142. 8002858: 81a3 strh r3, [r4, #12]
  6143. 800285a: e7e3 b.n 8002824 <__smakebuf_r+0xc>
  6144. 800285c: 4b0d ldr r3, [pc, #52] ; (8002894 <__smakebuf_r+0x7c>)
  6145. 800285e: 62b3 str r3, [r6, #40] ; 0x28
  6146. 8002860: 89a3 ldrh r3, [r4, #12]
  6147. 8002862: 6020 str r0, [r4, #0]
  6148. 8002864: f043 0380 orr.w r3, r3, #128 ; 0x80
  6149. 8002868: 81a3 strh r3, [r4, #12]
  6150. 800286a: 9b00 ldr r3, [sp, #0]
  6151. 800286c: 6120 str r0, [r4, #16]
  6152. 800286e: 6163 str r3, [r4, #20]
  6153. 8002870: 9b01 ldr r3, [sp, #4]
  6154. 8002872: b15b cbz r3, 800288c <__smakebuf_r+0x74>
  6155. 8002874: f9b4 100e ldrsh.w r1, [r4, #14]
  6156. 8002878: 4630 mov r0, r6
  6157. 800287a: f000 fc1d bl 80030b8 <_isatty_r>
  6158. 800287e: b128 cbz r0, 800288c <__smakebuf_r+0x74>
  6159. 8002880: 89a3 ldrh r3, [r4, #12]
  6160. 8002882: f023 0303 bic.w r3, r3, #3
  6161. 8002886: f043 0301 orr.w r3, r3, #1
  6162. 800288a: 81a3 strh r3, [r4, #12]
  6163. 800288c: 89a3 ldrh r3, [r4, #12]
  6164. 800288e: 431d orrs r5, r3
  6165. 8002890: 81a5 strh r5, [r4, #12]
  6166. 8002892: e7cd b.n 8002830 <__smakebuf_r+0x18>
  6167. 8002894: 0800263d .word 0x0800263d
  6168. 08002898 <malloc>:
  6169. 8002898: 4b02 ldr r3, [pc, #8] ; (80028a4 <malloc+0xc>)
  6170. 800289a: 4601 mov r1, r0
  6171. 800289c: 6818 ldr r0, [r3, #0]
  6172. 800289e: f000 b84f b.w 8002940 <_malloc_r>
  6173. 80028a2: bf00 nop
  6174. 80028a4: 2000001c .word 0x2000001c
  6175. 080028a8 <_free_r>:
  6176. 80028a8: b538 push {r3, r4, r5, lr}
  6177. 80028aa: 4605 mov r5, r0
  6178. 80028ac: 2900 cmp r1, #0
  6179. 80028ae: d043 beq.n 8002938 <_free_r+0x90>
  6180. 80028b0: f851 3c04 ldr.w r3, [r1, #-4]
  6181. 80028b4: 1f0c subs r4, r1, #4
  6182. 80028b6: 2b00 cmp r3, #0
  6183. 80028b8: bfb8 it lt
  6184. 80028ba: 18e4 addlt r4, r4, r3
  6185. 80028bc: f000 fc2c bl 8003118 <__malloc_lock>
  6186. 80028c0: 4a1e ldr r2, [pc, #120] ; (800293c <_free_r+0x94>)
  6187. 80028c2: 6813 ldr r3, [r2, #0]
  6188. 80028c4: 4610 mov r0, r2
  6189. 80028c6: b933 cbnz r3, 80028d6 <_free_r+0x2e>
  6190. 80028c8: 6063 str r3, [r4, #4]
  6191. 80028ca: 6014 str r4, [r2, #0]
  6192. 80028cc: 4628 mov r0, r5
  6193. 80028ce: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6194. 80028d2: f000 bc22 b.w 800311a <__malloc_unlock>
  6195. 80028d6: 42a3 cmp r3, r4
  6196. 80028d8: d90b bls.n 80028f2 <_free_r+0x4a>
  6197. 80028da: 6821 ldr r1, [r4, #0]
  6198. 80028dc: 1862 adds r2, r4, r1
  6199. 80028de: 4293 cmp r3, r2
  6200. 80028e0: bf01 itttt eq
  6201. 80028e2: 681a ldreq r2, [r3, #0]
  6202. 80028e4: 685b ldreq r3, [r3, #4]
  6203. 80028e6: 1852 addeq r2, r2, r1
  6204. 80028e8: 6022 streq r2, [r4, #0]
  6205. 80028ea: 6063 str r3, [r4, #4]
  6206. 80028ec: 6004 str r4, [r0, #0]
  6207. 80028ee: e7ed b.n 80028cc <_free_r+0x24>
  6208. 80028f0: 4613 mov r3, r2
  6209. 80028f2: 685a ldr r2, [r3, #4]
  6210. 80028f4: b10a cbz r2, 80028fa <_free_r+0x52>
  6211. 80028f6: 42a2 cmp r2, r4
  6212. 80028f8: d9fa bls.n 80028f0 <_free_r+0x48>
  6213. 80028fa: 6819 ldr r1, [r3, #0]
  6214. 80028fc: 1858 adds r0, r3, r1
  6215. 80028fe: 42a0 cmp r0, r4
  6216. 8002900: d10b bne.n 800291a <_free_r+0x72>
  6217. 8002902: 6820 ldr r0, [r4, #0]
  6218. 8002904: 4401 add r1, r0
  6219. 8002906: 1858 adds r0, r3, r1
  6220. 8002908: 4282 cmp r2, r0
  6221. 800290a: 6019 str r1, [r3, #0]
  6222. 800290c: d1de bne.n 80028cc <_free_r+0x24>
  6223. 800290e: 6810 ldr r0, [r2, #0]
  6224. 8002910: 6852 ldr r2, [r2, #4]
  6225. 8002912: 4401 add r1, r0
  6226. 8002914: 6019 str r1, [r3, #0]
  6227. 8002916: 605a str r2, [r3, #4]
  6228. 8002918: e7d8 b.n 80028cc <_free_r+0x24>
  6229. 800291a: d902 bls.n 8002922 <_free_r+0x7a>
  6230. 800291c: 230c movs r3, #12
  6231. 800291e: 602b str r3, [r5, #0]
  6232. 8002920: e7d4 b.n 80028cc <_free_r+0x24>
  6233. 8002922: 6820 ldr r0, [r4, #0]
  6234. 8002924: 1821 adds r1, r4, r0
  6235. 8002926: 428a cmp r2, r1
  6236. 8002928: bf01 itttt eq
  6237. 800292a: 6811 ldreq r1, [r2, #0]
  6238. 800292c: 6852 ldreq r2, [r2, #4]
  6239. 800292e: 1809 addeq r1, r1, r0
  6240. 8002930: 6021 streq r1, [r4, #0]
  6241. 8002932: 6062 str r2, [r4, #4]
  6242. 8002934: 605c str r4, [r3, #4]
  6243. 8002936: e7c9 b.n 80028cc <_free_r+0x24>
  6244. 8002938: bd38 pop {r3, r4, r5, pc}
  6245. 800293a: bf00 nop
  6246. 800293c: 200004c8 .word 0x200004c8
  6247. 08002940 <_malloc_r>:
  6248. 8002940: b570 push {r4, r5, r6, lr}
  6249. 8002942: 1ccd adds r5, r1, #3
  6250. 8002944: f025 0503 bic.w r5, r5, #3
  6251. 8002948: 3508 adds r5, #8
  6252. 800294a: 2d0c cmp r5, #12
  6253. 800294c: bf38 it cc
  6254. 800294e: 250c movcc r5, #12
  6255. 8002950: 2d00 cmp r5, #0
  6256. 8002952: 4606 mov r6, r0
  6257. 8002954: db01 blt.n 800295a <_malloc_r+0x1a>
  6258. 8002956: 42a9 cmp r1, r5
  6259. 8002958: d903 bls.n 8002962 <_malloc_r+0x22>
  6260. 800295a: 230c movs r3, #12
  6261. 800295c: 6033 str r3, [r6, #0]
  6262. 800295e: 2000 movs r0, #0
  6263. 8002960: bd70 pop {r4, r5, r6, pc}
  6264. 8002962: f000 fbd9 bl 8003118 <__malloc_lock>
  6265. 8002966: 4a23 ldr r2, [pc, #140] ; (80029f4 <_malloc_r+0xb4>)
  6266. 8002968: 6814 ldr r4, [r2, #0]
  6267. 800296a: 4621 mov r1, r4
  6268. 800296c: b991 cbnz r1, 8002994 <_malloc_r+0x54>
  6269. 800296e: 4c22 ldr r4, [pc, #136] ; (80029f8 <_malloc_r+0xb8>)
  6270. 8002970: 6823 ldr r3, [r4, #0]
  6271. 8002972: b91b cbnz r3, 800297c <_malloc_r+0x3c>
  6272. 8002974: 4630 mov r0, r6
  6273. 8002976: f000 fb17 bl 8002fa8 <_sbrk_r>
  6274. 800297a: 6020 str r0, [r4, #0]
  6275. 800297c: 4629 mov r1, r5
  6276. 800297e: 4630 mov r0, r6
  6277. 8002980: f000 fb12 bl 8002fa8 <_sbrk_r>
  6278. 8002984: 1c43 adds r3, r0, #1
  6279. 8002986: d126 bne.n 80029d6 <_malloc_r+0x96>
  6280. 8002988: 230c movs r3, #12
  6281. 800298a: 4630 mov r0, r6
  6282. 800298c: 6033 str r3, [r6, #0]
  6283. 800298e: f000 fbc4 bl 800311a <__malloc_unlock>
  6284. 8002992: e7e4 b.n 800295e <_malloc_r+0x1e>
  6285. 8002994: 680b ldr r3, [r1, #0]
  6286. 8002996: 1b5b subs r3, r3, r5
  6287. 8002998: d41a bmi.n 80029d0 <_malloc_r+0x90>
  6288. 800299a: 2b0b cmp r3, #11
  6289. 800299c: d90f bls.n 80029be <_malloc_r+0x7e>
  6290. 800299e: 600b str r3, [r1, #0]
  6291. 80029a0: 18cc adds r4, r1, r3
  6292. 80029a2: 50cd str r5, [r1, r3]
  6293. 80029a4: 4630 mov r0, r6
  6294. 80029a6: f000 fbb8 bl 800311a <__malloc_unlock>
  6295. 80029aa: f104 000b add.w r0, r4, #11
  6296. 80029ae: 1d23 adds r3, r4, #4
  6297. 80029b0: f020 0007 bic.w r0, r0, #7
  6298. 80029b4: 1ac3 subs r3, r0, r3
  6299. 80029b6: d01b beq.n 80029f0 <_malloc_r+0xb0>
  6300. 80029b8: 425a negs r2, r3
  6301. 80029ba: 50e2 str r2, [r4, r3]
  6302. 80029bc: bd70 pop {r4, r5, r6, pc}
  6303. 80029be: 428c cmp r4, r1
  6304. 80029c0: bf0b itete eq
  6305. 80029c2: 6863 ldreq r3, [r4, #4]
  6306. 80029c4: 684b ldrne r3, [r1, #4]
  6307. 80029c6: 6013 streq r3, [r2, #0]
  6308. 80029c8: 6063 strne r3, [r4, #4]
  6309. 80029ca: bf18 it ne
  6310. 80029cc: 460c movne r4, r1
  6311. 80029ce: e7e9 b.n 80029a4 <_malloc_r+0x64>
  6312. 80029d0: 460c mov r4, r1
  6313. 80029d2: 6849 ldr r1, [r1, #4]
  6314. 80029d4: e7ca b.n 800296c <_malloc_r+0x2c>
  6315. 80029d6: 1cc4 adds r4, r0, #3
  6316. 80029d8: f024 0403 bic.w r4, r4, #3
  6317. 80029dc: 42a0 cmp r0, r4
  6318. 80029de: d005 beq.n 80029ec <_malloc_r+0xac>
  6319. 80029e0: 1a21 subs r1, r4, r0
  6320. 80029e2: 4630 mov r0, r6
  6321. 80029e4: f000 fae0 bl 8002fa8 <_sbrk_r>
  6322. 80029e8: 3001 adds r0, #1
  6323. 80029ea: d0cd beq.n 8002988 <_malloc_r+0x48>
  6324. 80029ec: 6025 str r5, [r4, #0]
  6325. 80029ee: e7d9 b.n 80029a4 <_malloc_r+0x64>
  6326. 80029f0: bd70 pop {r4, r5, r6, pc}
  6327. 80029f2: bf00 nop
  6328. 80029f4: 200004c8 .word 0x200004c8
  6329. 80029f8: 200004cc .word 0x200004cc
  6330. 080029fc <__sfputc_r>:
  6331. 80029fc: 6893 ldr r3, [r2, #8]
  6332. 80029fe: b410 push {r4}
  6333. 8002a00: 3b01 subs r3, #1
  6334. 8002a02: 2b00 cmp r3, #0
  6335. 8002a04: 6093 str r3, [r2, #8]
  6336. 8002a06: da08 bge.n 8002a1a <__sfputc_r+0x1e>
  6337. 8002a08: 6994 ldr r4, [r2, #24]
  6338. 8002a0a: 42a3 cmp r3, r4
  6339. 8002a0c: db02 blt.n 8002a14 <__sfputc_r+0x18>
  6340. 8002a0e: b2cb uxtb r3, r1
  6341. 8002a10: 2b0a cmp r3, #10
  6342. 8002a12: d102 bne.n 8002a1a <__sfputc_r+0x1e>
  6343. 8002a14: bc10 pop {r4}
  6344. 8002a16: f7ff bc9f b.w 8002358 <__swbuf_r>
  6345. 8002a1a: 6813 ldr r3, [r2, #0]
  6346. 8002a1c: 1c58 adds r0, r3, #1
  6347. 8002a1e: 6010 str r0, [r2, #0]
  6348. 8002a20: 7019 strb r1, [r3, #0]
  6349. 8002a22: b2c8 uxtb r0, r1
  6350. 8002a24: bc10 pop {r4}
  6351. 8002a26: 4770 bx lr
  6352. 08002a28 <__sfputs_r>:
  6353. 8002a28: b5f8 push {r3, r4, r5, r6, r7, lr}
  6354. 8002a2a: 4606 mov r6, r0
  6355. 8002a2c: 460f mov r7, r1
  6356. 8002a2e: 4614 mov r4, r2
  6357. 8002a30: 18d5 adds r5, r2, r3
  6358. 8002a32: 42ac cmp r4, r5
  6359. 8002a34: d101 bne.n 8002a3a <__sfputs_r+0x12>
  6360. 8002a36: 2000 movs r0, #0
  6361. 8002a38: e007 b.n 8002a4a <__sfputs_r+0x22>
  6362. 8002a3a: 463a mov r2, r7
  6363. 8002a3c: f814 1b01 ldrb.w r1, [r4], #1
  6364. 8002a40: 4630 mov r0, r6
  6365. 8002a42: f7ff ffdb bl 80029fc <__sfputc_r>
  6366. 8002a46: 1c43 adds r3, r0, #1
  6367. 8002a48: d1f3 bne.n 8002a32 <__sfputs_r+0xa>
  6368. 8002a4a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6369. 08002a4c <_vfiprintf_r>:
  6370. 8002a4c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6371. 8002a50: b09d sub sp, #116 ; 0x74
  6372. 8002a52: 460c mov r4, r1
  6373. 8002a54: 4617 mov r7, r2
  6374. 8002a56: 9303 str r3, [sp, #12]
  6375. 8002a58: 4606 mov r6, r0
  6376. 8002a5a: b118 cbz r0, 8002a64 <_vfiprintf_r+0x18>
  6377. 8002a5c: 6983 ldr r3, [r0, #24]
  6378. 8002a5e: b90b cbnz r3, 8002a64 <_vfiprintf_r+0x18>
  6379. 8002a60: f7ff fe2c bl 80026bc <__sinit>
  6380. 8002a64: 4b7c ldr r3, [pc, #496] ; (8002c58 <_vfiprintf_r+0x20c>)
  6381. 8002a66: 429c cmp r4, r3
  6382. 8002a68: d157 bne.n 8002b1a <_vfiprintf_r+0xce>
  6383. 8002a6a: 6874 ldr r4, [r6, #4]
  6384. 8002a6c: 89a3 ldrh r3, [r4, #12]
  6385. 8002a6e: 0718 lsls r0, r3, #28
  6386. 8002a70: d55d bpl.n 8002b2e <_vfiprintf_r+0xe2>
  6387. 8002a72: 6923 ldr r3, [r4, #16]
  6388. 8002a74: 2b00 cmp r3, #0
  6389. 8002a76: d05a beq.n 8002b2e <_vfiprintf_r+0xe2>
  6390. 8002a78: 2300 movs r3, #0
  6391. 8002a7a: 9309 str r3, [sp, #36] ; 0x24
  6392. 8002a7c: 2320 movs r3, #32
  6393. 8002a7e: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  6394. 8002a82: 2330 movs r3, #48 ; 0x30
  6395. 8002a84: f04f 0b01 mov.w fp, #1
  6396. 8002a88: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  6397. 8002a8c: 46b8 mov r8, r7
  6398. 8002a8e: 4645 mov r5, r8
  6399. 8002a90: f815 3b01 ldrb.w r3, [r5], #1
  6400. 8002a94: 2b00 cmp r3, #0
  6401. 8002a96: d155 bne.n 8002b44 <_vfiprintf_r+0xf8>
  6402. 8002a98: ebb8 0a07 subs.w sl, r8, r7
  6403. 8002a9c: d00b beq.n 8002ab6 <_vfiprintf_r+0x6a>
  6404. 8002a9e: 4653 mov r3, sl
  6405. 8002aa0: 463a mov r2, r7
  6406. 8002aa2: 4621 mov r1, r4
  6407. 8002aa4: 4630 mov r0, r6
  6408. 8002aa6: f7ff ffbf bl 8002a28 <__sfputs_r>
  6409. 8002aaa: 3001 adds r0, #1
  6410. 8002aac: f000 80c4 beq.w 8002c38 <_vfiprintf_r+0x1ec>
  6411. 8002ab0: 9b09 ldr r3, [sp, #36] ; 0x24
  6412. 8002ab2: 4453 add r3, sl
  6413. 8002ab4: 9309 str r3, [sp, #36] ; 0x24
  6414. 8002ab6: f898 3000 ldrb.w r3, [r8]
  6415. 8002aba: 2b00 cmp r3, #0
  6416. 8002abc: f000 80bc beq.w 8002c38 <_vfiprintf_r+0x1ec>
  6417. 8002ac0: 2300 movs r3, #0
  6418. 8002ac2: f04f 32ff mov.w r2, #4294967295
  6419. 8002ac6: 9304 str r3, [sp, #16]
  6420. 8002ac8: 9307 str r3, [sp, #28]
  6421. 8002aca: 9205 str r2, [sp, #20]
  6422. 8002acc: 9306 str r3, [sp, #24]
  6423. 8002ace: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  6424. 8002ad2: 931a str r3, [sp, #104] ; 0x68
  6425. 8002ad4: 2205 movs r2, #5
  6426. 8002ad6: 7829 ldrb r1, [r5, #0]
  6427. 8002ad8: 4860 ldr r0, [pc, #384] ; (8002c5c <_vfiprintf_r+0x210>)
  6428. 8002ada: f000 fb0f bl 80030fc <memchr>
  6429. 8002ade: f105 0801 add.w r8, r5, #1
  6430. 8002ae2: 9b04 ldr r3, [sp, #16]
  6431. 8002ae4: 2800 cmp r0, #0
  6432. 8002ae6: d131 bne.n 8002b4c <_vfiprintf_r+0x100>
  6433. 8002ae8: 06d9 lsls r1, r3, #27
  6434. 8002aea: bf44 itt mi
  6435. 8002aec: 2220 movmi r2, #32
  6436. 8002aee: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  6437. 8002af2: 071a lsls r2, r3, #28
  6438. 8002af4: bf44 itt mi
  6439. 8002af6: 222b movmi r2, #43 ; 0x2b
  6440. 8002af8: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  6441. 8002afc: 782a ldrb r2, [r5, #0]
  6442. 8002afe: 2a2a cmp r2, #42 ; 0x2a
  6443. 8002b00: d02c beq.n 8002b5c <_vfiprintf_r+0x110>
  6444. 8002b02: 2100 movs r1, #0
  6445. 8002b04: 200a movs r0, #10
  6446. 8002b06: 9a07 ldr r2, [sp, #28]
  6447. 8002b08: 46a8 mov r8, r5
  6448. 8002b0a: f898 3000 ldrb.w r3, [r8]
  6449. 8002b0e: 3501 adds r5, #1
  6450. 8002b10: 3b30 subs r3, #48 ; 0x30
  6451. 8002b12: 2b09 cmp r3, #9
  6452. 8002b14: d96d bls.n 8002bf2 <_vfiprintf_r+0x1a6>
  6453. 8002b16: b371 cbz r1, 8002b76 <_vfiprintf_r+0x12a>
  6454. 8002b18: e026 b.n 8002b68 <_vfiprintf_r+0x11c>
  6455. 8002b1a: 4b51 ldr r3, [pc, #324] ; (8002c60 <_vfiprintf_r+0x214>)
  6456. 8002b1c: 429c cmp r4, r3
  6457. 8002b1e: d101 bne.n 8002b24 <_vfiprintf_r+0xd8>
  6458. 8002b20: 68b4 ldr r4, [r6, #8]
  6459. 8002b22: e7a3 b.n 8002a6c <_vfiprintf_r+0x20>
  6460. 8002b24: 4b4f ldr r3, [pc, #316] ; (8002c64 <_vfiprintf_r+0x218>)
  6461. 8002b26: 429c cmp r4, r3
  6462. 8002b28: bf08 it eq
  6463. 8002b2a: 68f4 ldreq r4, [r6, #12]
  6464. 8002b2c: e79e b.n 8002a6c <_vfiprintf_r+0x20>
  6465. 8002b2e: 4621 mov r1, r4
  6466. 8002b30: 4630 mov r0, r6
  6467. 8002b32: f7ff fc63 bl 80023fc <__swsetup_r>
  6468. 8002b36: 2800 cmp r0, #0
  6469. 8002b38: d09e beq.n 8002a78 <_vfiprintf_r+0x2c>
  6470. 8002b3a: f04f 30ff mov.w r0, #4294967295
  6471. 8002b3e: b01d add sp, #116 ; 0x74
  6472. 8002b40: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  6473. 8002b44: 2b25 cmp r3, #37 ; 0x25
  6474. 8002b46: d0a7 beq.n 8002a98 <_vfiprintf_r+0x4c>
  6475. 8002b48: 46a8 mov r8, r5
  6476. 8002b4a: e7a0 b.n 8002a8e <_vfiprintf_r+0x42>
  6477. 8002b4c: 4a43 ldr r2, [pc, #268] ; (8002c5c <_vfiprintf_r+0x210>)
  6478. 8002b4e: 4645 mov r5, r8
  6479. 8002b50: 1a80 subs r0, r0, r2
  6480. 8002b52: fa0b f000 lsl.w r0, fp, r0
  6481. 8002b56: 4318 orrs r0, r3
  6482. 8002b58: 9004 str r0, [sp, #16]
  6483. 8002b5a: e7bb b.n 8002ad4 <_vfiprintf_r+0x88>
  6484. 8002b5c: 9a03 ldr r2, [sp, #12]
  6485. 8002b5e: 1d11 adds r1, r2, #4
  6486. 8002b60: 6812 ldr r2, [r2, #0]
  6487. 8002b62: 9103 str r1, [sp, #12]
  6488. 8002b64: 2a00 cmp r2, #0
  6489. 8002b66: db01 blt.n 8002b6c <_vfiprintf_r+0x120>
  6490. 8002b68: 9207 str r2, [sp, #28]
  6491. 8002b6a: e004 b.n 8002b76 <_vfiprintf_r+0x12a>
  6492. 8002b6c: 4252 negs r2, r2
  6493. 8002b6e: f043 0302 orr.w r3, r3, #2
  6494. 8002b72: 9207 str r2, [sp, #28]
  6495. 8002b74: 9304 str r3, [sp, #16]
  6496. 8002b76: f898 3000 ldrb.w r3, [r8]
  6497. 8002b7a: 2b2e cmp r3, #46 ; 0x2e
  6498. 8002b7c: d110 bne.n 8002ba0 <_vfiprintf_r+0x154>
  6499. 8002b7e: f898 3001 ldrb.w r3, [r8, #1]
  6500. 8002b82: f108 0101 add.w r1, r8, #1
  6501. 8002b86: 2b2a cmp r3, #42 ; 0x2a
  6502. 8002b88: d137 bne.n 8002bfa <_vfiprintf_r+0x1ae>
  6503. 8002b8a: 9b03 ldr r3, [sp, #12]
  6504. 8002b8c: f108 0802 add.w r8, r8, #2
  6505. 8002b90: 1d1a adds r2, r3, #4
  6506. 8002b92: 681b ldr r3, [r3, #0]
  6507. 8002b94: 9203 str r2, [sp, #12]
  6508. 8002b96: 2b00 cmp r3, #0
  6509. 8002b98: bfb8 it lt
  6510. 8002b9a: f04f 33ff movlt.w r3, #4294967295
  6511. 8002b9e: 9305 str r3, [sp, #20]
  6512. 8002ba0: 4d31 ldr r5, [pc, #196] ; (8002c68 <_vfiprintf_r+0x21c>)
  6513. 8002ba2: 2203 movs r2, #3
  6514. 8002ba4: f898 1000 ldrb.w r1, [r8]
  6515. 8002ba8: 4628 mov r0, r5
  6516. 8002baa: f000 faa7 bl 80030fc <memchr>
  6517. 8002bae: b140 cbz r0, 8002bc2 <_vfiprintf_r+0x176>
  6518. 8002bb0: 2340 movs r3, #64 ; 0x40
  6519. 8002bb2: 1b40 subs r0, r0, r5
  6520. 8002bb4: fa03 f000 lsl.w r0, r3, r0
  6521. 8002bb8: 9b04 ldr r3, [sp, #16]
  6522. 8002bba: f108 0801 add.w r8, r8, #1
  6523. 8002bbe: 4303 orrs r3, r0
  6524. 8002bc0: 9304 str r3, [sp, #16]
  6525. 8002bc2: f898 1000 ldrb.w r1, [r8]
  6526. 8002bc6: 2206 movs r2, #6
  6527. 8002bc8: 4828 ldr r0, [pc, #160] ; (8002c6c <_vfiprintf_r+0x220>)
  6528. 8002bca: f108 0701 add.w r7, r8, #1
  6529. 8002bce: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  6530. 8002bd2: f000 fa93 bl 80030fc <memchr>
  6531. 8002bd6: 2800 cmp r0, #0
  6532. 8002bd8: d034 beq.n 8002c44 <_vfiprintf_r+0x1f8>
  6533. 8002bda: 4b25 ldr r3, [pc, #148] ; (8002c70 <_vfiprintf_r+0x224>)
  6534. 8002bdc: bb03 cbnz r3, 8002c20 <_vfiprintf_r+0x1d4>
  6535. 8002bde: 9b03 ldr r3, [sp, #12]
  6536. 8002be0: 3307 adds r3, #7
  6537. 8002be2: f023 0307 bic.w r3, r3, #7
  6538. 8002be6: 3308 adds r3, #8
  6539. 8002be8: 9303 str r3, [sp, #12]
  6540. 8002bea: 9b09 ldr r3, [sp, #36] ; 0x24
  6541. 8002bec: 444b add r3, r9
  6542. 8002bee: 9309 str r3, [sp, #36] ; 0x24
  6543. 8002bf0: e74c b.n 8002a8c <_vfiprintf_r+0x40>
  6544. 8002bf2: fb00 3202 mla r2, r0, r2, r3
  6545. 8002bf6: 2101 movs r1, #1
  6546. 8002bf8: e786 b.n 8002b08 <_vfiprintf_r+0xbc>
  6547. 8002bfa: 2300 movs r3, #0
  6548. 8002bfc: 250a movs r5, #10
  6549. 8002bfe: 4618 mov r0, r3
  6550. 8002c00: 9305 str r3, [sp, #20]
  6551. 8002c02: 4688 mov r8, r1
  6552. 8002c04: f898 2000 ldrb.w r2, [r8]
  6553. 8002c08: 3101 adds r1, #1
  6554. 8002c0a: 3a30 subs r2, #48 ; 0x30
  6555. 8002c0c: 2a09 cmp r2, #9
  6556. 8002c0e: d903 bls.n 8002c18 <_vfiprintf_r+0x1cc>
  6557. 8002c10: 2b00 cmp r3, #0
  6558. 8002c12: d0c5 beq.n 8002ba0 <_vfiprintf_r+0x154>
  6559. 8002c14: 9005 str r0, [sp, #20]
  6560. 8002c16: e7c3 b.n 8002ba0 <_vfiprintf_r+0x154>
  6561. 8002c18: fb05 2000 mla r0, r5, r0, r2
  6562. 8002c1c: 2301 movs r3, #1
  6563. 8002c1e: e7f0 b.n 8002c02 <_vfiprintf_r+0x1b6>
  6564. 8002c20: ab03 add r3, sp, #12
  6565. 8002c22: 9300 str r3, [sp, #0]
  6566. 8002c24: 4622 mov r2, r4
  6567. 8002c26: 4b13 ldr r3, [pc, #76] ; (8002c74 <_vfiprintf_r+0x228>)
  6568. 8002c28: a904 add r1, sp, #16
  6569. 8002c2a: 4630 mov r0, r6
  6570. 8002c2c: f3af 8000 nop.w
  6571. 8002c30: f1b0 3fff cmp.w r0, #4294967295
  6572. 8002c34: 4681 mov r9, r0
  6573. 8002c36: d1d8 bne.n 8002bea <_vfiprintf_r+0x19e>
  6574. 8002c38: 89a3 ldrh r3, [r4, #12]
  6575. 8002c3a: 065b lsls r3, r3, #25
  6576. 8002c3c: f53f af7d bmi.w 8002b3a <_vfiprintf_r+0xee>
  6577. 8002c40: 9809 ldr r0, [sp, #36] ; 0x24
  6578. 8002c42: e77c b.n 8002b3e <_vfiprintf_r+0xf2>
  6579. 8002c44: ab03 add r3, sp, #12
  6580. 8002c46: 9300 str r3, [sp, #0]
  6581. 8002c48: 4622 mov r2, r4
  6582. 8002c4a: 4b0a ldr r3, [pc, #40] ; (8002c74 <_vfiprintf_r+0x228>)
  6583. 8002c4c: a904 add r1, sp, #16
  6584. 8002c4e: 4630 mov r0, r6
  6585. 8002c50: f000 f88a bl 8002d68 <_printf_i>
  6586. 8002c54: e7ec b.n 8002c30 <_vfiprintf_r+0x1e4>
  6587. 8002c56: bf00 nop
  6588. 8002c58: 08003200 .word 0x08003200
  6589. 8002c5c: 08003240 .word 0x08003240
  6590. 8002c60: 08003220 .word 0x08003220
  6591. 8002c64: 080031e0 .word 0x080031e0
  6592. 8002c68: 08003246 .word 0x08003246
  6593. 8002c6c: 0800324a .word 0x0800324a
  6594. 8002c70: 00000000 .word 0x00000000
  6595. 8002c74: 08002a29 .word 0x08002a29
  6596. 08002c78 <_printf_common>:
  6597. 8002c78: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  6598. 8002c7c: 4691 mov r9, r2
  6599. 8002c7e: 461f mov r7, r3
  6600. 8002c80: 688a ldr r2, [r1, #8]
  6601. 8002c82: 690b ldr r3, [r1, #16]
  6602. 8002c84: 4606 mov r6, r0
  6603. 8002c86: 4293 cmp r3, r2
  6604. 8002c88: bfb8 it lt
  6605. 8002c8a: 4613 movlt r3, r2
  6606. 8002c8c: f8c9 3000 str.w r3, [r9]
  6607. 8002c90: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  6608. 8002c94: 460c mov r4, r1
  6609. 8002c96: f8dd 8020 ldr.w r8, [sp, #32]
  6610. 8002c9a: b112 cbz r2, 8002ca2 <_printf_common+0x2a>
  6611. 8002c9c: 3301 adds r3, #1
  6612. 8002c9e: f8c9 3000 str.w r3, [r9]
  6613. 8002ca2: 6823 ldr r3, [r4, #0]
  6614. 8002ca4: 0699 lsls r1, r3, #26
  6615. 8002ca6: bf42 ittt mi
  6616. 8002ca8: f8d9 3000 ldrmi.w r3, [r9]
  6617. 8002cac: 3302 addmi r3, #2
  6618. 8002cae: f8c9 3000 strmi.w r3, [r9]
  6619. 8002cb2: 6825 ldr r5, [r4, #0]
  6620. 8002cb4: f015 0506 ands.w r5, r5, #6
  6621. 8002cb8: d107 bne.n 8002cca <_printf_common+0x52>
  6622. 8002cba: f104 0a19 add.w sl, r4, #25
  6623. 8002cbe: 68e3 ldr r3, [r4, #12]
  6624. 8002cc0: f8d9 2000 ldr.w r2, [r9]
  6625. 8002cc4: 1a9b subs r3, r3, r2
  6626. 8002cc6: 429d cmp r5, r3
  6627. 8002cc8: db2a blt.n 8002d20 <_printf_common+0xa8>
  6628. 8002cca: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  6629. 8002cce: 6822 ldr r2, [r4, #0]
  6630. 8002cd0: 3300 adds r3, #0
  6631. 8002cd2: bf18 it ne
  6632. 8002cd4: 2301 movne r3, #1
  6633. 8002cd6: 0692 lsls r2, r2, #26
  6634. 8002cd8: d42f bmi.n 8002d3a <_printf_common+0xc2>
  6635. 8002cda: f104 0243 add.w r2, r4, #67 ; 0x43
  6636. 8002cde: 4639 mov r1, r7
  6637. 8002ce0: 4630 mov r0, r6
  6638. 8002ce2: 47c0 blx r8
  6639. 8002ce4: 3001 adds r0, #1
  6640. 8002ce6: d022 beq.n 8002d2e <_printf_common+0xb6>
  6641. 8002ce8: 6823 ldr r3, [r4, #0]
  6642. 8002cea: 68e5 ldr r5, [r4, #12]
  6643. 8002cec: f003 0306 and.w r3, r3, #6
  6644. 8002cf0: 2b04 cmp r3, #4
  6645. 8002cf2: bf18 it ne
  6646. 8002cf4: 2500 movne r5, #0
  6647. 8002cf6: f8d9 2000 ldr.w r2, [r9]
  6648. 8002cfa: f04f 0900 mov.w r9, #0
  6649. 8002cfe: bf08 it eq
  6650. 8002d00: 1aad subeq r5, r5, r2
  6651. 8002d02: 68a3 ldr r3, [r4, #8]
  6652. 8002d04: 6922 ldr r2, [r4, #16]
  6653. 8002d06: bf08 it eq
  6654. 8002d08: ea25 75e5 biceq.w r5, r5, r5, asr #31
  6655. 8002d0c: 4293 cmp r3, r2
  6656. 8002d0e: bfc4 itt gt
  6657. 8002d10: 1a9b subgt r3, r3, r2
  6658. 8002d12: 18ed addgt r5, r5, r3
  6659. 8002d14: 341a adds r4, #26
  6660. 8002d16: 454d cmp r5, r9
  6661. 8002d18: d11b bne.n 8002d52 <_printf_common+0xda>
  6662. 8002d1a: 2000 movs r0, #0
  6663. 8002d1c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6664. 8002d20: 2301 movs r3, #1
  6665. 8002d22: 4652 mov r2, sl
  6666. 8002d24: 4639 mov r1, r7
  6667. 8002d26: 4630 mov r0, r6
  6668. 8002d28: 47c0 blx r8
  6669. 8002d2a: 3001 adds r0, #1
  6670. 8002d2c: d103 bne.n 8002d36 <_printf_common+0xbe>
  6671. 8002d2e: f04f 30ff mov.w r0, #4294967295
  6672. 8002d32: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6673. 8002d36: 3501 adds r5, #1
  6674. 8002d38: e7c1 b.n 8002cbe <_printf_common+0x46>
  6675. 8002d3a: 2030 movs r0, #48 ; 0x30
  6676. 8002d3c: 18e1 adds r1, r4, r3
  6677. 8002d3e: f881 0043 strb.w r0, [r1, #67] ; 0x43
  6678. 8002d42: 1c5a adds r2, r3, #1
  6679. 8002d44: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  6680. 8002d48: 4422 add r2, r4
  6681. 8002d4a: 3302 adds r3, #2
  6682. 8002d4c: f882 1043 strb.w r1, [r2, #67] ; 0x43
  6683. 8002d50: e7c3 b.n 8002cda <_printf_common+0x62>
  6684. 8002d52: 2301 movs r3, #1
  6685. 8002d54: 4622 mov r2, r4
  6686. 8002d56: 4639 mov r1, r7
  6687. 8002d58: 4630 mov r0, r6
  6688. 8002d5a: 47c0 blx r8
  6689. 8002d5c: 3001 adds r0, #1
  6690. 8002d5e: d0e6 beq.n 8002d2e <_printf_common+0xb6>
  6691. 8002d60: f109 0901 add.w r9, r9, #1
  6692. 8002d64: e7d7 b.n 8002d16 <_printf_common+0x9e>
  6693. ...
  6694. 08002d68 <_printf_i>:
  6695. 8002d68: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  6696. 8002d6c: 4617 mov r7, r2
  6697. 8002d6e: 7e0a ldrb r2, [r1, #24]
  6698. 8002d70: b085 sub sp, #20
  6699. 8002d72: 2a6e cmp r2, #110 ; 0x6e
  6700. 8002d74: 4698 mov r8, r3
  6701. 8002d76: 4606 mov r6, r0
  6702. 8002d78: 460c mov r4, r1
  6703. 8002d7a: 9b0c ldr r3, [sp, #48] ; 0x30
  6704. 8002d7c: f101 0e43 add.w lr, r1, #67 ; 0x43
  6705. 8002d80: f000 80bc beq.w 8002efc <_printf_i+0x194>
  6706. 8002d84: d81a bhi.n 8002dbc <_printf_i+0x54>
  6707. 8002d86: 2a63 cmp r2, #99 ; 0x63
  6708. 8002d88: d02e beq.n 8002de8 <_printf_i+0x80>
  6709. 8002d8a: d80a bhi.n 8002da2 <_printf_i+0x3a>
  6710. 8002d8c: 2a00 cmp r2, #0
  6711. 8002d8e: f000 80c8 beq.w 8002f22 <_printf_i+0x1ba>
  6712. 8002d92: 2a58 cmp r2, #88 ; 0x58
  6713. 8002d94: f000 808a beq.w 8002eac <_printf_i+0x144>
  6714. 8002d98: f104 0542 add.w r5, r4, #66 ; 0x42
  6715. 8002d9c: f884 2042 strb.w r2, [r4, #66] ; 0x42
  6716. 8002da0: e02a b.n 8002df8 <_printf_i+0x90>
  6717. 8002da2: 2a64 cmp r2, #100 ; 0x64
  6718. 8002da4: d001 beq.n 8002daa <_printf_i+0x42>
  6719. 8002da6: 2a69 cmp r2, #105 ; 0x69
  6720. 8002da8: d1f6 bne.n 8002d98 <_printf_i+0x30>
  6721. 8002daa: 6821 ldr r1, [r4, #0]
  6722. 8002dac: 681a ldr r2, [r3, #0]
  6723. 8002dae: f011 0f80 tst.w r1, #128 ; 0x80
  6724. 8002db2: d023 beq.n 8002dfc <_printf_i+0x94>
  6725. 8002db4: 1d11 adds r1, r2, #4
  6726. 8002db6: 6019 str r1, [r3, #0]
  6727. 8002db8: 6813 ldr r3, [r2, #0]
  6728. 8002dba: e027 b.n 8002e0c <_printf_i+0xa4>
  6729. 8002dbc: 2a73 cmp r2, #115 ; 0x73
  6730. 8002dbe: f000 80b4 beq.w 8002f2a <_printf_i+0x1c2>
  6731. 8002dc2: d808 bhi.n 8002dd6 <_printf_i+0x6e>
  6732. 8002dc4: 2a6f cmp r2, #111 ; 0x6f
  6733. 8002dc6: d02a beq.n 8002e1e <_printf_i+0xb6>
  6734. 8002dc8: 2a70 cmp r2, #112 ; 0x70
  6735. 8002dca: d1e5 bne.n 8002d98 <_printf_i+0x30>
  6736. 8002dcc: 680a ldr r2, [r1, #0]
  6737. 8002dce: f042 0220 orr.w r2, r2, #32
  6738. 8002dd2: 600a str r2, [r1, #0]
  6739. 8002dd4: e003 b.n 8002dde <_printf_i+0x76>
  6740. 8002dd6: 2a75 cmp r2, #117 ; 0x75
  6741. 8002dd8: d021 beq.n 8002e1e <_printf_i+0xb6>
  6742. 8002dda: 2a78 cmp r2, #120 ; 0x78
  6743. 8002ddc: d1dc bne.n 8002d98 <_printf_i+0x30>
  6744. 8002dde: 2278 movs r2, #120 ; 0x78
  6745. 8002de0: 496f ldr r1, [pc, #444] ; (8002fa0 <_printf_i+0x238>)
  6746. 8002de2: f884 2045 strb.w r2, [r4, #69] ; 0x45
  6747. 8002de6: e064 b.n 8002eb2 <_printf_i+0x14a>
  6748. 8002de8: 681a ldr r2, [r3, #0]
  6749. 8002dea: f101 0542 add.w r5, r1, #66 ; 0x42
  6750. 8002dee: 1d11 adds r1, r2, #4
  6751. 8002df0: 6019 str r1, [r3, #0]
  6752. 8002df2: 6813 ldr r3, [r2, #0]
  6753. 8002df4: f884 3042 strb.w r3, [r4, #66] ; 0x42
  6754. 8002df8: 2301 movs r3, #1
  6755. 8002dfa: e0a3 b.n 8002f44 <_printf_i+0x1dc>
  6756. 8002dfc: f011 0f40 tst.w r1, #64 ; 0x40
  6757. 8002e00: f102 0104 add.w r1, r2, #4
  6758. 8002e04: 6019 str r1, [r3, #0]
  6759. 8002e06: d0d7 beq.n 8002db8 <_printf_i+0x50>
  6760. 8002e08: f9b2 3000 ldrsh.w r3, [r2]
  6761. 8002e0c: 2b00 cmp r3, #0
  6762. 8002e0e: da03 bge.n 8002e18 <_printf_i+0xb0>
  6763. 8002e10: 222d movs r2, #45 ; 0x2d
  6764. 8002e12: 425b negs r3, r3
  6765. 8002e14: f884 2043 strb.w r2, [r4, #67] ; 0x43
  6766. 8002e18: 4962 ldr r1, [pc, #392] ; (8002fa4 <_printf_i+0x23c>)
  6767. 8002e1a: 220a movs r2, #10
  6768. 8002e1c: e017 b.n 8002e4e <_printf_i+0xe6>
  6769. 8002e1e: 6820 ldr r0, [r4, #0]
  6770. 8002e20: 6819 ldr r1, [r3, #0]
  6771. 8002e22: f010 0f80 tst.w r0, #128 ; 0x80
  6772. 8002e26: d003 beq.n 8002e30 <_printf_i+0xc8>
  6773. 8002e28: 1d08 adds r0, r1, #4
  6774. 8002e2a: 6018 str r0, [r3, #0]
  6775. 8002e2c: 680b ldr r3, [r1, #0]
  6776. 8002e2e: e006 b.n 8002e3e <_printf_i+0xd6>
  6777. 8002e30: f010 0f40 tst.w r0, #64 ; 0x40
  6778. 8002e34: f101 0004 add.w r0, r1, #4
  6779. 8002e38: 6018 str r0, [r3, #0]
  6780. 8002e3a: d0f7 beq.n 8002e2c <_printf_i+0xc4>
  6781. 8002e3c: 880b ldrh r3, [r1, #0]
  6782. 8002e3e: 2a6f cmp r2, #111 ; 0x6f
  6783. 8002e40: bf14 ite ne
  6784. 8002e42: 220a movne r2, #10
  6785. 8002e44: 2208 moveq r2, #8
  6786. 8002e46: 4957 ldr r1, [pc, #348] ; (8002fa4 <_printf_i+0x23c>)
  6787. 8002e48: 2000 movs r0, #0
  6788. 8002e4a: f884 0043 strb.w r0, [r4, #67] ; 0x43
  6789. 8002e4e: 6865 ldr r5, [r4, #4]
  6790. 8002e50: 2d00 cmp r5, #0
  6791. 8002e52: 60a5 str r5, [r4, #8]
  6792. 8002e54: f2c0 809c blt.w 8002f90 <_printf_i+0x228>
  6793. 8002e58: 6820 ldr r0, [r4, #0]
  6794. 8002e5a: f020 0004 bic.w r0, r0, #4
  6795. 8002e5e: 6020 str r0, [r4, #0]
  6796. 8002e60: 2b00 cmp r3, #0
  6797. 8002e62: d13f bne.n 8002ee4 <_printf_i+0x17c>
  6798. 8002e64: 2d00 cmp r5, #0
  6799. 8002e66: f040 8095 bne.w 8002f94 <_printf_i+0x22c>
  6800. 8002e6a: 4675 mov r5, lr
  6801. 8002e6c: 2a08 cmp r2, #8
  6802. 8002e6e: d10b bne.n 8002e88 <_printf_i+0x120>
  6803. 8002e70: 6823 ldr r3, [r4, #0]
  6804. 8002e72: 07da lsls r2, r3, #31
  6805. 8002e74: d508 bpl.n 8002e88 <_printf_i+0x120>
  6806. 8002e76: 6923 ldr r3, [r4, #16]
  6807. 8002e78: 6862 ldr r2, [r4, #4]
  6808. 8002e7a: 429a cmp r2, r3
  6809. 8002e7c: bfde ittt le
  6810. 8002e7e: 2330 movle r3, #48 ; 0x30
  6811. 8002e80: f805 3c01 strble.w r3, [r5, #-1]
  6812. 8002e84: f105 35ff addle.w r5, r5, #4294967295
  6813. 8002e88: ebae 0305 sub.w r3, lr, r5
  6814. 8002e8c: 6123 str r3, [r4, #16]
  6815. 8002e8e: f8cd 8000 str.w r8, [sp]
  6816. 8002e92: 463b mov r3, r7
  6817. 8002e94: aa03 add r2, sp, #12
  6818. 8002e96: 4621 mov r1, r4
  6819. 8002e98: 4630 mov r0, r6
  6820. 8002e9a: f7ff feed bl 8002c78 <_printf_common>
  6821. 8002e9e: 3001 adds r0, #1
  6822. 8002ea0: d155 bne.n 8002f4e <_printf_i+0x1e6>
  6823. 8002ea2: f04f 30ff mov.w r0, #4294967295
  6824. 8002ea6: b005 add sp, #20
  6825. 8002ea8: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6826. 8002eac: f881 2045 strb.w r2, [r1, #69] ; 0x45
  6827. 8002eb0: 493c ldr r1, [pc, #240] ; (8002fa4 <_printf_i+0x23c>)
  6828. 8002eb2: 6822 ldr r2, [r4, #0]
  6829. 8002eb4: 6818 ldr r0, [r3, #0]
  6830. 8002eb6: f012 0f80 tst.w r2, #128 ; 0x80
  6831. 8002eba: f100 0504 add.w r5, r0, #4
  6832. 8002ebe: 601d str r5, [r3, #0]
  6833. 8002ec0: d001 beq.n 8002ec6 <_printf_i+0x15e>
  6834. 8002ec2: 6803 ldr r3, [r0, #0]
  6835. 8002ec4: e002 b.n 8002ecc <_printf_i+0x164>
  6836. 8002ec6: 0655 lsls r5, r2, #25
  6837. 8002ec8: d5fb bpl.n 8002ec2 <_printf_i+0x15a>
  6838. 8002eca: 8803 ldrh r3, [r0, #0]
  6839. 8002ecc: 07d0 lsls r0, r2, #31
  6840. 8002ece: bf44 itt mi
  6841. 8002ed0: f042 0220 orrmi.w r2, r2, #32
  6842. 8002ed4: 6022 strmi r2, [r4, #0]
  6843. 8002ed6: b91b cbnz r3, 8002ee0 <_printf_i+0x178>
  6844. 8002ed8: 6822 ldr r2, [r4, #0]
  6845. 8002eda: f022 0220 bic.w r2, r2, #32
  6846. 8002ede: 6022 str r2, [r4, #0]
  6847. 8002ee0: 2210 movs r2, #16
  6848. 8002ee2: e7b1 b.n 8002e48 <_printf_i+0xe0>
  6849. 8002ee4: 4675 mov r5, lr
  6850. 8002ee6: fbb3 f0f2 udiv r0, r3, r2
  6851. 8002eea: fb02 3310 mls r3, r2, r0, r3
  6852. 8002eee: 5ccb ldrb r3, [r1, r3]
  6853. 8002ef0: f805 3d01 strb.w r3, [r5, #-1]!
  6854. 8002ef4: 4603 mov r3, r0
  6855. 8002ef6: 2800 cmp r0, #0
  6856. 8002ef8: d1f5 bne.n 8002ee6 <_printf_i+0x17e>
  6857. 8002efa: e7b7 b.n 8002e6c <_printf_i+0x104>
  6858. 8002efc: 6808 ldr r0, [r1, #0]
  6859. 8002efe: 681a ldr r2, [r3, #0]
  6860. 8002f00: f010 0f80 tst.w r0, #128 ; 0x80
  6861. 8002f04: 6949 ldr r1, [r1, #20]
  6862. 8002f06: d004 beq.n 8002f12 <_printf_i+0x1aa>
  6863. 8002f08: 1d10 adds r0, r2, #4
  6864. 8002f0a: 6018 str r0, [r3, #0]
  6865. 8002f0c: 6813 ldr r3, [r2, #0]
  6866. 8002f0e: 6019 str r1, [r3, #0]
  6867. 8002f10: e007 b.n 8002f22 <_printf_i+0x1ba>
  6868. 8002f12: f010 0f40 tst.w r0, #64 ; 0x40
  6869. 8002f16: f102 0004 add.w r0, r2, #4
  6870. 8002f1a: 6018 str r0, [r3, #0]
  6871. 8002f1c: 6813 ldr r3, [r2, #0]
  6872. 8002f1e: d0f6 beq.n 8002f0e <_printf_i+0x1a6>
  6873. 8002f20: 8019 strh r1, [r3, #0]
  6874. 8002f22: 2300 movs r3, #0
  6875. 8002f24: 4675 mov r5, lr
  6876. 8002f26: 6123 str r3, [r4, #16]
  6877. 8002f28: e7b1 b.n 8002e8e <_printf_i+0x126>
  6878. 8002f2a: 681a ldr r2, [r3, #0]
  6879. 8002f2c: 1d11 adds r1, r2, #4
  6880. 8002f2e: 6019 str r1, [r3, #0]
  6881. 8002f30: 6815 ldr r5, [r2, #0]
  6882. 8002f32: 2100 movs r1, #0
  6883. 8002f34: 6862 ldr r2, [r4, #4]
  6884. 8002f36: 4628 mov r0, r5
  6885. 8002f38: f000 f8e0 bl 80030fc <memchr>
  6886. 8002f3c: b108 cbz r0, 8002f42 <_printf_i+0x1da>
  6887. 8002f3e: 1b40 subs r0, r0, r5
  6888. 8002f40: 6060 str r0, [r4, #4]
  6889. 8002f42: 6863 ldr r3, [r4, #4]
  6890. 8002f44: 6123 str r3, [r4, #16]
  6891. 8002f46: 2300 movs r3, #0
  6892. 8002f48: f884 3043 strb.w r3, [r4, #67] ; 0x43
  6893. 8002f4c: e79f b.n 8002e8e <_printf_i+0x126>
  6894. 8002f4e: 6923 ldr r3, [r4, #16]
  6895. 8002f50: 462a mov r2, r5
  6896. 8002f52: 4639 mov r1, r7
  6897. 8002f54: 4630 mov r0, r6
  6898. 8002f56: 47c0 blx r8
  6899. 8002f58: 3001 adds r0, #1
  6900. 8002f5a: d0a2 beq.n 8002ea2 <_printf_i+0x13a>
  6901. 8002f5c: 6823 ldr r3, [r4, #0]
  6902. 8002f5e: 079b lsls r3, r3, #30
  6903. 8002f60: d507 bpl.n 8002f72 <_printf_i+0x20a>
  6904. 8002f62: 2500 movs r5, #0
  6905. 8002f64: f104 0919 add.w r9, r4, #25
  6906. 8002f68: 68e3 ldr r3, [r4, #12]
  6907. 8002f6a: 9a03 ldr r2, [sp, #12]
  6908. 8002f6c: 1a9b subs r3, r3, r2
  6909. 8002f6e: 429d cmp r5, r3
  6910. 8002f70: db05 blt.n 8002f7e <_printf_i+0x216>
  6911. 8002f72: 68e0 ldr r0, [r4, #12]
  6912. 8002f74: 9b03 ldr r3, [sp, #12]
  6913. 8002f76: 4298 cmp r0, r3
  6914. 8002f78: bfb8 it lt
  6915. 8002f7a: 4618 movlt r0, r3
  6916. 8002f7c: e793 b.n 8002ea6 <_printf_i+0x13e>
  6917. 8002f7e: 2301 movs r3, #1
  6918. 8002f80: 464a mov r2, r9
  6919. 8002f82: 4639 mov r1, r7
  6920. 8002f84: 4630 mov r0, r6
  6921. 8002f86: 47c0 blx r8
  6922. 8002f88: 3001 adds r0, #1
  6923. 8002f8a: d08a beq.n 8002ea2 <_printf_i+0x13a>
  6924. 8002f8c: 3501 adds r5, #1
  6925. 8002f8e: e7eb b.n 8002f68 <_printf_i+0x200>
  6926. 8002f90: 2b00 cmp r3, #0
  6927. 8002f92: d1a7 bne.n 8002ee4 <_printf_i+0x17c>
  6928. 8002f94: 780b ldrb r3, [r1, #0]
  6929. 8002f96: f104 0542 add.w r5, r4, #66 ; 0x42
  6930. 8002f9a: f884 3042 strb.w r3, [r4, #66] ; 0x42
  6931. 8002f9e: e765 b.n 8002e6c <_printf_i+0x104>
  6932. 8002fa0: 08003262 .word 0x08003262
  6933. 8002fa4: 08003251 .word 0x08003251
  6934. 08002fa8 <_sbrk_r>:
  6935. 8002fa8: b538 push {r3, r4, r5, lr}
  6936. 8002faa: 2300 movs r3, #0
  6937. 8002fac: 4c05 ldr r4, [pc, #20] ; (8002fc4 <_sbrk_r+0x1c>)
  6938. 8002fae: 4605 mov r5, r0
  6939. 8002fb0: 4608 mov r0, r1
  6940. 8002fb2: 6023 str r3, [r4, #0]
  6941. 8002fb4: f7fe ff92 bl 8001edc <_sbrk>
  6942. 8002fb8: 1c43 adds r3, r0, #1
  6943. 8002fba: d102 bne.n 8002fc2 <_sbrk_r+0x1a>
  6944. 8002fbc: 6823 ldr r3, [r4, #0]
  6945. 8002fbe: b103 cbz r3, 8002fc2 <_sbrk_r+0x1a>
  6946. 8002fc0: 602b str r3, [r5, #0]
  6947. 8002fc2: bd38 pop {r3, r4, r5, pc}
  6948. 8002fc4: 20000a14 .word 0x20000a14
  6949. 08002fc8 <__sread>:
  6950. 8002fc8: b510 push {r4, lr}
  6951. 8002fca: 460c mov r4, r1
  6952. 8002fcc: f9b1 100e ldrsh.w r1, [r1, #14]
  6953. 8002fd0: f000 f8a4 bl 800311c <_read_r>
  6954. 8002fd4: 2800 cmp r0, #0
  6955. 8002fd6: bfab itete ge
  6956. 8002fd8: 6d63 ldrge r3, [r4, #84] ; 0x54
  6957. 8002fda: 89a3 ldrhlt r3, [r4, #12]
  6958. 8002fdc: 181b addge r3, r3, r0
  6959. 8002fde: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  6960. 8002fe2: bfac ite ge
  6961. 8002fe4: 6563 strge r3, [r4, #84] ; 0x54
  6962. 8002fe6: 81a3 strhlt r3, [r4, #12]
  6963. 8002fe8: bd10 pop {r4, pc}
  6964. 08002fea <__swrite>:
  6965. 8002fea: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6966. 8002fee: 461f mov r7, r3
  6967. 8002ff0: 898b ldrh r3, [r1, #12]
  6968. 8002ff2: 4605 mov r5, r0
  6969. 8002ff4: 05db lsls r3, r3, #23
  6970. 8002ff6: 460c mov r4, r1
  6971. 8002ff8: 4616 mov r6, r2
  6972. 8002ffa: d505 bpl.n 8003008 <__swrite+0x1e>
  6973. 8002ffc: 2302 movs r3, #2
  6974. 8002ffe: 2200 movs r2, #0
  6975. 8003000: f9b1 100e ldrsh.w r1, [r1, #14]
  6976. 8003004: f000 f868 bl 80030d8 <_lseek_r>
  6977. 8003008: 89a3 ldrh r3, [r4, #12]
  6978. 800300a: 4632 mov r2, r6
  6979. 800300c: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  6980. 8003010: 81a3 strh r3, [r4, #12]
  6981. 8003012: f9b4 100e ldrsh.w r1, [r4, #14]
  6982. 8003016: 463b mov r3, r7
  6983. 8003018: 4628 mov r0, r5
  6984. 800301a: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  6985. 800301e: f000 b817 b.w 8003050 <_write_r>
  6986. 08003022 <__sseek>:
  6987. 8003022: b510 push {r4, lr}
  6988. 8003024: 460c mov r4, r1
  6989. 8003026: f9b1 100e ldrsh.w r1, [r1, #14]
  6990. 800302a: f000 f855 bl 80030d8 <_lseek_r>
  6991. 800302e: 1c43 adds r3, r0, #1
  6992. 8003030: 89a3 ldrh r3, [r4, #12]
  6993. 8003032: bf15 itete ne
  6994. 8003034: 6560 strne r0, [r4, #84] ; 0x54
  6995. 8003036: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  6996. 800303a: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  6997. 800303e: 81a3 strheq r3, [r4, #12]
  6998. 8003040: bf18 it ne
  6999. 8003042: 81a3 strhne r3, [r4, #12]
  7000. 8003044: bd10 pop {r4, pc}
  7001. 08003046 <__sclose>:
  7002. 8003046: f9b1 100e ldrsh.w r1, [r1, #14]
  7003. 800304a: f000 b813 b.w 8003074 <_close_r>
  7004. ...
  7005. 08003050 <_write_r>:
  7006. 8003050: b538 push {r3, r4, r5, lr}
  7007. 8003052: 4605 mov r5, r0
  7008. 8003054: 4608 mov r0, r1
  7009. 8003056: 4611 mov r1, r2
  7010. 8003058: 2200 movs r2, #0
  7011. 800305a: 4c05 ldr r4, [pc, #20] ; (8003070 <_write_r+0x20>)
  7012. 800305c: 6022 str r2, [r4, #0]
  7013. 800305e: 461a mov r2, r3
  7014. 8003060: f7fe fd64 bl 8001b2c <_write>
  7015. 8003064: 1c43 adds r3, r0, #1
  7016. 8003066: d102 bne.n 800306e <_write_r+0x1e>
  7017. 8003068: 6823 ldr r3, [r4, #0]
  7018. 800306a: b103 cbz r3, 800306e <_write_r+0x1e>
  7019. 800306c: 602b str r3, [r5, #0]
  7020. 800306e: bd38 pop {r3, r4, r5, pc}
  7021. 8003070: 20000a14 .word 0x20000a14
  7022. 08003074 <_close_r>:
  7023. 8003074: b538 push {r3, r4, r5, lr}
  7024. 8003076: 2300 movs r3, #0
  7025. 8003078: 4c05 ldr r4, [pc, #20] ; (8003090 <_close_r+0x1c>)
  7026. 800307a: 4605 mov r5, r0
  7027. 800307c: 4608 mov r0, r1
  7028. 800307e: 6023 str r3, [r4, #0]
  7029. 8003080: f7fe ff46 bl 8001f10 <_close>
  7030. 8003084: 1c43 adds r3, r0, #1
  7031. 8003086: d102 bne.n 800308e <_close_r+0x1a>
  7032. 8003088: 6823 ldr r3, [r4, #0]
  7033. 800308a: b103 cbz r3, 800308e <_close_r+0x1a>
  7034. 800308c: 602b str r3, [r5, #0]
  7035. 800308e: bd38 pop {r3, r4, r5, pc}
  7036. 8003090: 20000a14 .word 0x20000a14
  7037. 08003094 <_fstat_r>:
  7038. 8003094: b538 push {r3, r4, r5, lr}
  7039. 8003096: 2300 movs r3, #0
  7040. 8003098: 4c06 ldr r4, [pc, #24] ; (80030b4 <_fstat_r+0x20>)
  7041. 800309a: 4605 mov r5, r0
  7042. 800309c: 4608 mov r0, r1
  7043. 800309e: 4611 mov r1, r2
  7044. 80030a0: 6023 str r3, [r4, #0]
  7045. 80030a2: f7fe ff38 bl 8001f16 <_fstat>
  7046. 80030a6: 1c43 adds r3, r0, #1
  7047. 80030a8: d102 bne.n 80030b0 <_fstat_r+0x1c>
  7048. 80030aa: 6823 ldr r3, [r4, #0]
  7049. 80030ac: b103 cbz r3, 80030b0 <_fstat_r+0x1c>
  7050. 80030ae: 602b str r3, [r5, #0]
  7051. 80030b0: bd38 pop {r3, r4, r5, pc}
  7052. 80030b2: bf00 nop
  7053. 80030b4: 20000a14 .word 0x20000a14
  7054. 080030b8 <_isatty_r>:
  7055. 80030b8: b538 push {r3, r4, r5, lr}
  7056. 80030ba: 2300 movs r3, #0
  7057. 80030bc: 4c05 ldr r4, [pc, #20] ; (80030d4 <_isatty_r+0x1c>)
  7058. 80030be: 4605 mov r5, r0
  7059. 80030c0: 4608 mov r0, r1
  7060. 80030c2: 6023 str r3, [r4, #0]
  7061. 80030c4: f7fe ff2c bl 8001f20 <_isatty>
  7062. 80030c8: 1c43 adds r3, r0, #1
  7063. 80030ca: d102 bne.n 80030d2 <_isatty_r+0x1a>
  7064. 80030cc: 6823 ldr r3, [r4, #0]
  7065. 80030ce: b103 cbz r3, 80030d2 <_isatty_r+0x1a>
  7066. 80030d0: 602b str r3, [r5, #0]
  7067. 80030d2: bd38 pop {r3, r4, r5, pc}
  7068. 80030d4: 20000a14 .word 0x20000a14
  7069. 080030d8 <_lseek_r>:
  7070. 80030d8: b538 push {r3, r4, r5, lr}
  7071. 80030da: 4605 mov r5, r0
  7072. 80030dc: 4608 mov r0, r1
  7073. 80030de: 4611 mov r1, r2
  7074. 80030e0: 2200 movs r2, #0
  7075. 80030e2: 4c05 ldr r4, [pc, #20] ; (80030f8 <_lseek_r+0x20>)
  7076. 80030e4: 6022 str r2, [r4, #0]
  7077. 80030e6: 461a mov r2, r3
  7078. 80030e8: f7fe ff1c bl 8001f24 <_lseek>
  7079. 80030ec: 1c43 adds r3, r0, #1
  7080. 80030ee: d102 bne.n 80030f6 <_lseek_r+0x1e>
  7081. 80030f0: 6823 ldr r3, [r4, #0]
  7082. 80030f2: b103 cbz r3, 80030f6 <_lseek_r+0x1e>
  7083. 80030f4: 602b str r3, [r5, #0]
  7084. 80030f6: bd38 pop {r3, r4, r5, pc}
  7085. 80030f8: 20000a14 .word 0x20000a14
  7086. 080030fc <memchr>:
  7087. 80030fc: b510 push {r4, lr}
  7088. 80030fe: b2c9 uxtb r1, r1
  7089. 8003100: 4402 add r2, r0
  7090. 8003102: 4290 cmp r0, r2
  7091. 8003104: 4603 mov r3, r0
  7092. 8003106: d101 bne.n 800310c <memchr+0x10>
  7093. 8003108: 2000 movs r0, #0
  7094. 800310a: bd10 pop {r4, pc}
  7095. 800310c: 781c ldrb r4, [r3, #0]
  7096. 800310e: 3001 adds r0, #1
  7097. 8003110: 428c cmp r4, r1
  7098. 8003112: d1f6 bne.n 8003102 <memchr+0x6>
  7099. 8003114: 4618 mov r0, r3
  7100. 8003116: bd10 pop {r4, pc}
  7101. 08003118 <__malloc_lock>:
  7102. 8003118: 4770 bx lr
  7103. 0800311a <__malloc_unlock>:
  7104. 800311a: 4770 bx lr
  7105. 0800311c <_read_r>:
  7106. 800311c: b538 push {r3, r4, r5, lr}
  7107. 800311e: 4605 mov r5, r0
  7108. 8003120: 4608 mov r0, r1
  7109. 8003122: 4611 mov r1, r2
  7110. 8003124: 2200 movs r2, #0
  7111. 8003126: 4c05 ldr r4, [pc, #20] ; (800313c <_read_r+0x20>)
  7112. 8003128: 6022 str r2, [r4, #0]
  7113. 800312a: 461a mov r2, r3
  7114. 800312c: f7fe fec8 bl 8001ec0 <_read>
  7115. 8003130: 1c43 adds r3, r0, #1
  7116. 8003132: d102 bne.n 800313a <_read_r+0x1e>
  7117. 8003134: 6823 ldr r3, [r4, #0]
  7118. 8003136: b103 cbz r3, 800313a <_read_r+0x1e>
  7119. 8003138: 602b str r3, [r5, #0]
  7120. 800313a: bd38 pop {r3, r4, r5, pc}
  7121. 800313c: 20000a14 .word 0x20000a14
  7122. 08003140 <_init>:
  7123. 8003140: b5f8 push {r3, r4, r5, r6, r7, lr}
  7124. 8003142: bf00 nop
  7125. 8003144: bcf8 pop {r3, r4, r5, r6, r7}
  7126. 8003146: bc08 pop {r3}
  7127. 8003148: 469e mov lr, r3
  7128. 800314a: 4770 bx lr
  7129. 0800314c <_fini>:
  7130. 800314c: b5f8 push {r3, r4, r5, r6, r7, lr}
  7131. 800314e: bf00 nop
  7132. 8003150: bcf8 pop {r3, r4, r5, r6, r7}
  7133. 8003152: bc08 pop {r3}
  7134. 8003154: 469e mov lr, r3
  7135. 8003156: 4770 bx lr