STM32F103_WifiAttenCtrlTest.list 324 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234
  1. STM32F103_WifiAttenCtrlTest.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00003420 080041e4 080041e4 000041e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000178 08007604 08007604 00007604 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 0800777c 0800777c 0000777c 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08007780 08007780 00007780 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000270 20000000 08007784 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000af4 20000270 080079f4 00010270 2**2
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20000d64 080079f4 00010d64 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00010270 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 00014195 00000000 00000000 00010299 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00002e7d 00000000 00000000 0002442e 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 00007cff 00000000 00000000 000272ab 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000bd0 00000000 00000000 0002efb0 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00000fc8 00000000 00000000 0002fb80 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00006d64 00000000 00000000 00030b48 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 0000447e 00000000 00000000 000378ac 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0003bd2a 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 000029a8 00000000 00000000 0003bda8 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080041e4 <__do_global_dtors_aux>:
  42. 80041e4: b510 push {r4, lr}
  43. 80041e6: 4c05 ldr r4, [pc, #20] ; (80041fc <__do_global_dtors_aux+0x18>)
  44. 80041e8: 7823 ldrb r3, [r4, #0]
  45. 80041ea: b933 cbnz r3, 80041fa <__do_global_dtors_aux+0x16>
  46. 80041ec: 4b04 ldr r3, [pc, #16] ; (8004200 <__do_global_dtors_aux+0x1c>)
  47. 80041ee: b113 cbz r3, 80041f6 <__do_global_dtors_aux+0x12>
  48. 80041f0: 4804 ldr r0, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x20>)
  49. 80041f2: f3af 8000 nop.w
  50. 80041f6: 2301 movs r3, #1
  51. 80041f8: 7023 strb r3, [r4, #0]
  52. 80041fa: bd10 pop {r4, pc}
  53. 80041fc: 20000270 .word 0x20000270
  54. 8004200: 00000000 .word 0x00000000
  55. 8004204: 080075ec .word 0x080075ec
  56. 08004208 <frame_dummy>:
  57. 8004208: b508 push {r3, lr}
  58. 800420a: 4b03 ldr r3, [pc, #12] ; (8004218 <frame_dummy+0x10>)
  59. 800420c: b11b cbz r3, 8004216 <frame_dummy+0xe>
  60. 800420e: 4903 ldr r1, [pc, #12] ; (800421c <frame_dummy+0x14>)
  61. 8004210: 4803 ldr r0, [pc, #12] ; (8004220 <frame_dummy+0x18>)
  62. 8004212: f3af 8000 nop.w
  63. 8004216: bd08 pop {r3, pc}
  64. 8004218: 00000000 .word 0x00000000
  65. 800421c: 20000274 .word 0x20000274
  66. 8004220: 080075ec .word 0x080075ec
  67. 08004224 <HAL_InitTick>:
  68. * implementation in user file.
  69. * @param TickPriority Tick interrupt priority.
  70. * @retval HAL status
  71. */
  72. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  73. {
  74. 8004224: b538 push {r3, r4, r5, lr}
  75. /* Configure the SysTick to have interrupt in 1ms time basis*/
  76. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  77. 8004226: 4b0e ldr r3, [pc, #56] ; (8004260 <HAL_InitTick+0x3c>)
  78. {
  79. 8004228: 4605 mov r5, r0
  80. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  81. 800422a: 7818 ldrb r0, [r3, #0]
  82. 800422c: f44f 737a mov.w r3, #1000 ; 0x3e8
  83. 8004230: fbb3 f3f0 udiv r3, r3, r0
  84. 8004234: 4a0b ldr r2, [pc, #44] ; (8004264 <HAL_InitTick+0x40>)
  85. 8004236: 6810 ldr r0, [r2, #0]
  86. 8004238: fbb0 f0f3 udiv r0, r0, r3
  87. 800423c: f000 fa4a bl 80046d4 <HAL_SYSTICK_Config>
  88. 8004240: 4604 mov r4, r0
  89. 8004242: b958 cbnz r0, 800425c <HAL_InitTick+0x38>
  90. {
  91. return HAL_ERROR;
  92. }
  93. /* Configure the SysTick IRQ priority */
  94. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  95. 8004244: 2d0f cmp r5, #15
  96. 8004246: d809 bhi.n 800425c <HAL_InitTick+0x38>
  97. {
  98. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  99. 8004248: 4602 mov r2, r0
  100. 800424a: 4629 mov r1, r5
  101. 800424c: f04f 30ff mov.w r0, #4294967295
  102. 8004250: f000 f9fe bl 8004650 <HAL_NVIC_SetPriority>
  103. uwTickPrio = TickPriority;
  104. 8004254: 4b04 ldr r3, [pc, #16] ; (8004268 <HAL_InitTick+0x44>)
  105. 8004256: 4620 mov r0, r4
  106. 8004258: 601d str r5, [r3, #0]
  107. 800425a: bd38 pop {r3, r4, r5, pc}
  108. return HAL_ERROR;
  109. 800425c: 2001 movs r0, #1
  110. return HAL_ERROR;
  111. }
  112. /* Return function status */
  113. return HAL_OK;
  114. }
  115. 800425e: bd38 pop {r3, r4, r5, pc}
  116. 8004260: 20000000 .word 0x20000000
  117. 8004264: 20000208 .word 0x20000208
  118. 8004268: 20000004 .word 0x20000004
  119. 0800426c <HAL_Init>:
  120. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  121. 800426c: 4a07 ldr r2, [pc, #28] ; (800428c <HAL_Init+0x20>)
  122. {
  123. 800426e: b508 push {r3, lr}
  124. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  125. 8004270: 6813 ldr r3, [r2, #0]
  126. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  127. 8004272: 2003 movs r0, #3
  128. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  129. 8004274: f043 0310 orr.w r3, r3, #16
  130. 8004278: 6013 str r3, [r2, #0]
  131. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  132. 800427a: f000 f9d7 bl 800462c <HAL_NVIC_SetPriorityGrouping>
  133. HAL_InitTick(TICK_INT_PRIORITY);
  134. 800427e: 2000 movs r0, #0
  135. 8004280: f7ff ffd0 bl 8004224 <HAL_InitTick>
  136. HAL_MspInit();
  137. 8004284: f001 fe98 bl 8005fb8 <HAL_MspInit>
  138. }
  139. 8004288: 2000 movs r0, #0
  140. 800428a: bd08 pop {r3, pc}
  141. 800428c: 40022000 .word 0x40022000
  142. 08004290 <HAL_IncTick>:
  143. * implementations in user file.
  144. * @retval None
  145. */
  146. __weak void HAL_IncTick(void)
  147. {
  148. uwTick += uwTickFreq;
  149. 8004290: 4a03 ldr r2, [pc, #12] ; (80042a0 <HAL_IncTick+0x10>)
  150. 8004292: 4b04 ldr r3, [pc, #16] ; (80042a4 <HAL_IncTick+0x14>)
  151. 8004294: 6811 ldr r1, [r2, #0]
  152. 8004296: 781b ldrb r3, [r3, #0]
  153. 8004298: 440b add r3, r1
  154. 800429a: 6013 str r3, [r2, #0]
  155. 800429c: 4770 bx lr
  156. 800429e: bf00 nop
  157. 80042a0: 200002a4 .word 0x200002a4
  158. 80042a4: 20000000 .word 0x20000000
  159. 080042a8 <HAL_GetTick>:
  160. * implementations in user file.
  161. * @retval tick value
  162. */
  163. __weak uint32_t HAL_GetTick(void)
  164. {
  165. return uwTick;
  166. 80042a8: 4b01 ldr r3, [pc, #4] ; (80042b0 <HAL_GetTick+0x8>)
  167. 80042aa: 6818 ldr r0, [r3, #0]
  168. }
  169. 80042ac: 4770 bx lr
  170. 80042ae: bf00 nop
  171. 80042b0: 200002a4 .word 0x200002a4
  172. 080042b4 <HAL_Delay>:
  173. * implementations in user file.
  174. * @param Delay specifies the delay time length, in milliseconds.
  175. * @retval None
  176. */
  177. __weak void HAL_Delay(uint32_t Delay)
  178. {
  179. 80042b4: b538 push {r3, r4, r5, lr}
  180. 80042b6: 4604 mov r4, r0
  181. uint32_t tickstart = HAL_GetTick();
  182. 80042b8: f7ff fff6 bl 80042a8 <HAL_GetTick>
  183. 80042bc: 4605 mov r5, r0
  184. uint32_t wait = Delay;
  185. /* Add a freq to guarantee minimum wait */
  186. if (wait < HAL_MAX_DELAY)
  187. 80042be: 1c63 adds r3, r4, #1
  188. {
  189. wait += (uint32_t)(uwTickFreq);
  190. 80042c0: bf1e ittt ne
  191. 80042c2: 4b04 ldrne r3, [pc, #16] ; (80042d4 <HAL_Delay+0x20>)
  192. 80042c4: 781b ldrbne r3, [r3, #0]
  193. 80042c6: 18e4 addne r4, r4, r3
  194. }
  195. while ((HAL_GetTick() - tickstart) < wait)
  196. 80042c8: f7ff ffee bl 80042a8 <HAL_GetTick>
  197. 80042cc: 1b40 subs r0, r0, r5
  198. 80042ce: 4284 cmp r4, r0
  199. 80042d0: d8fa bhi.n 80042c8 <HAL_Delay+0x14>
  200. {
  201. }
  202. }
  203. 80042d2: bd38 pop {r3, r4, r5, pc}
  204. 80042d4: 20000000 .word 0x20000000
  205. 080042d8 <HAL_ADC_ConvCpltCallback>:
  206. 80042d8: 4770 bx lr
  207. 080042da <HAL_ADC_LevelOutOfWindowCallback>:
  208. 80042da: 4770 bx lr
  209. 080042dc <HAL_ADC_IRQHandler>:
  210. assert_param(IS_FUNCTIONAL_STATE(hadc->Init.ContinuousConvMode));
  211. assert_param(IS_ADC_REGULAR_NB_CONV(hadc->Init.NbrOfConversion));
  212. /* ========== Check End of Conversion flag for regular group ========== */
  213. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  214. 80042dc: 6803 ldr r3, [r0, #0]
  215. {
  216. 80042de: b510 push {r4, lr}
  217. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  218. 80042e0: 685a ldr r2, [r3, #4]
  219. {
  220. 80042e2: 4604 mov r4, r0
  221. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  222. 80042e4: 0690 lsls r0, r2, #26
  223. 80042e6: d527 bpl.n 8004338 <HAL_ADC_IRQHandler+0x5c>
  224. {
  225. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_EOC) )
  226. 80042e8: 681a ldr r2, [r3, #0]
  227. 80042ea: 0791 lsls r1, r2, #30
  228. 80042ec: d524 bpl.n 8004338 <HAL_ADC_IRQHandler+0x5c>
  229. {
  230. /* Update state machine on conversion status if not in error state */
  231. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL))
  232. 80042ee: 6aa2 ldr r2, [r4, #40] ; 0x28
  233. 80042f0: 06d2 lsls r2, r2, #27
  234. {
  235. /* Set ADC state */
  236. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  237. 80042f2: bf5e ittt pl
  238. 80042f4: 6aa2 ldrpl r2, [r4, #40] ; 0x28
  239. 80042f6: f442 7200 orrpl.w r2, r2, #512 ; 0x200
  240. 80042fa: 62a2 strpl r2, [r4, #40] ; 0x28
  241. /* Determine whether any further conversion upcoming on group regular */
  242. /* by external trigger, continuous mode or scan sequence on going. */
  243. /* Note: On STM32F1 devices, in case of sequencer enabled */
  244. /* (several ranks selected), end of conversion flag is raised */
  245. /* at the end of the sequence. */
  246. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  247. 80042fc: 689a ldr r2, [r3, #8]
  248. 80042fe: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  249. 8004302: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  250. 8004306: d110 bne.n 800432a <HAL_ADC_IRQHandler+0x4e>
  251. 8004308: 7b22 ldrb r2, [r4, #12]
  252. 800430a: b972 cbnz r2, 800432a <HAL_ADC_IRQHandler+0x4e>
  253. (hadc->Init.ContinuousConvMode == DISABLE) )
  254. {
  255. /* Disable ADC end of conversion interrupt on group regular */
  256. __HAL_ADC_DISABLE_IT(hadc, ADC_IT_EOC);
  257. 800430c: 685a ldr r2, [r3, #4]
  258. 800430e: f022 0220 bic.w r2, r2, #32
  259. 8004312: 605a str r2, [r3, #4]
  260. /* Set ADC state */
  261. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  262. 8004314: 6aa3 ldr r3, [r4, #40] ; 0x28
  263. 8004316: f423 7380 bic.w r3, r3, #256 ; 0x100
  264. 800431a: 62a3 str r3, [r4, #40] ; 0x28
  265. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  266. 800431c: 6aa3 ldr r3, [r4, #40] ; 0x28
  267. 800431e: 04db lsls r3, r3, #19
  268. {
  269. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  270. 8004320: bf5e ittt pl
  271. 8004322: 6aa3 ldrpl r3, [r4, #40] ; 0x28
  272. 8004324: f043 0301 orrpl.w r3, r3, #1
  273. 8004328: 62a3 strpl r3, [r4, #40] ; 0x28
  274. /* Conversion complete callback */
  275. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  276. hadc->ConvCpltCallback(hadc);
  277. #else
  278. HAL_ADC_ConvCpltCallback(hadc);
  279. 800432a: 4620 mov r0, r4
  280. 800432c: f7ff ffd4 bl 80042d8 <HAL_ADC_ConvCpltCallback>
  281. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  282. /* Clear regular group conversion flag */
  283. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_STRT | ADC_FLAG_EOC);
  284. 8004330: f06f 0212 mvn.w r2, #18
  285. 8004334: 6823 ldr r3, [r4, #0]
  286. 8004336: 601a str r2, [r3, #0]
  287. }
  288. }
  289. /* ========== Check End of Conversion flag for injected group ========== */
  290. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_JEOC))
  291. 8004338: 6823 ldr r3, [r4, #0]
  292. 800433a: 685a ldr r2, [r3, #4]
  293. 800433c: 0610 lsls r0, r2, #24
  294. 800433e: d530 bpl.n 80043a2 <HAL_ADC_IRQHandler+0xc6>
  295. {
  296. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_JEOC))
  297. 8004340: 681a ldr r2, [r3, #0]
  298. 8004342: 0751 lsls r1, r2, #29
  299. 8004344: d52d bpl.n 80043a2 <HAL_ADC_IRQHandler+0xc6>
  300. {
  301. /* Update state machine on conversion status if not in error state */
  302. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL))
  303. 8004346: 6aa2 ldr r2, [r4, #40] ; 0x28
  304. 8004348: 06d2 lsls r2, r2, #27
  305. {
  306. /* Set ADC state */
  307. SET_BIT(hadc->State, HAL_ADC_STATE_INJ_EOC);
  308. 800434a: bf5e ittt pl
  309. 800434c: 6aa2 ldrpl r2, [r4, #40] ; 0x28
  310. 800434e: f442 5200 orrpl.w r2, r2, #8192 ; 0x2000
  311. 8004352: 62a2 strpl r2, [r4, #40] ; 0x28
  312. /* conversion from group regular (same conditions as group regular */
  313. /* interruption disabling above). */
  314. /* Note: On STM32F1 devices, in case of sequencer enabled */
  315. /* (several ranks selected), end of conversion flag is raised */
  316. /* at the end of the sequence. */
  317. if(ADC_IS_SOFTWARE_START_INJECTED(hadc) ||
  318. 8004354: 689a ldr r2, [r3, #8]
  319. 8004356: f402 42e0 and.w r2, r2, #28672 ; 0x7000
  320. 800435a: f5b2 4fe0 cmp.w r2, #28672 ; 0x7000
  321. 800435e: d00a beq.n 8004376 <HAL_ADC_IRQHandler+0x9a>
  322. (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) &&
  323. 8004360: 685a ldr r2, [r3, #4]
  324. if(ADC_IS_SOFTWARE_START_INJECTED(hadc) ||
  325. 8004362: 0550 lsls r0, r2, #21
  326. 8004364: d416 bmi.n 8004394 <HAL_ADC_IRQHandler+0xb8>
  327. (ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  328. 8004366: 689a ldr r2, [r3, #8]
  329. 8004368: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  330. (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) &&
  331. 800436c: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  332. 8004370: d110 bne.n 8004394 <HAL_ADC_IRQHandler+0xb8>
  333. (ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  334. 8004372: 7b22 ldrb r2, [r4, #12]
  335. 8004374: b972 cbnz r2, 8004394 <HAL_ADC_IRQHandler+0xb8>
  336. (hadc->Init.ContinuousConvMode == DISABLE) ) ) )
  337. {
  338. /* Disable ADC end of conversion interrupt on group injected */
  339. __HAL_ADC_DISABLE_IT(hadc, ADC_IT_JEOC);
  340. 8004376: 685a ldr r2, [r3, #4]
  341. 8004378: f022 0280 bic.w r2, r2, #128 ; 0x80
  342. 800437c: 605a str r2, [r3, #4]
  343. /* Set ADC state */
  344. CLEAR_BIT(hadc->State, HAL_ADC_STATE_INJ_BUSY);
  345. 800437e: 6aa3 ldr r3, [r4, #40] ; 0x28
  346. 8004380: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  347. 8004384: 62a3 str r3, [r4, #40] ; 0x28
  348. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_REG_BUSY))
  349. 8004386: 6aa3 ldr r3, [r4, #40] ; 0x28
  350. 8004388: 05d9 lsls r1, r3, #23
  351. {
  352. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  353. 800438a: bf5e ittt pl
  354. 800438c: 6aa3 ldrpl r3, [r4, #40] ; 0x28
  355. 800438e: f043 0301 orrpl.w r3, r3, #1
  356. 8004392: 62a3 strpl r3, [r4, #40] ; 0x28
  357. /* Conversion complete callback */
  358. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  359. hadc->InjectedConvCpltCallback(hadc);
  360. #else
  361. HAL_ADCEx_InjectedConvCpltCallback(hadc);
  362. 8004394: 4620 mov r0, r4
  363. 8004396: f000 f947 bl 8004628 <HAL_ADCEx_InjectedConvCpltCallback>
  364. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  365. /* Clear injected group conversion flag */
  366. __HAL_ADC_CLEAR_FLAG(hadc, (ADC_FLAG_JSTRT | ADC_FLAG_JEOC));
  367. 800439a: f06f 020c mvn.w r2, #12
  368. 800439e: 6823 ldr r3, [r4, #0]
  369. 80043a0: 601a str r2, [r3, #0]
  370. }
  371. }
  372. /* ========== Check Analog watchdog flags ========== */
  373. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_AWD))
  374. 80043a2: 6823 ldr r3, [r4, #0]
  375. 80043a4: 685a ldr r2, [r3, #4]
  376. 80043a6: 0652 lsls r2, r2, #25
  377. 80043a8: d50d bpl.n 80043c6 <HAL_ADC_IRQHandler+0xea>
  378. {
  379. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_AWD))
  380. 80043aa: 681b ldr r3, [r3, #0]
  381. 80043ac: 07db lsls r3, r3, #31
  382. 80043ae: d50a bpl.n 80043c6 <HAL_ADC_IRQHandler+0xea>
  383. {
  384. /* Set ADC state */
  385. SET_BIT(hadc->State, HAL_ADC_STATE_AWD1);
  386. 80043b0: 6aa3 ldr r3, [r4, #40] ; 0x28
  387. /* Level out of window callback */
  388. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  389. hadc->LevelOutOfWindowCallback(hadc);
  390. #else
  391. HAL_ADC_LevelOutOfWindowCallback(hadc);
  392. 80043b2: 4620 mov r0, r4
  393. SET_BIT(hadc->State, HAL_ADC_STATE_AWD1);
  394. 80043b4: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  395. 80043b8: 62a3 str r3, [r4, #40] ; 0x28
  396. HAL_ADC_LevelOutOfWindowCallback(hadc);
  397. 80043ba: f7ff ff8e bl 80042da <HAL_ADC_LevelOutOfWindowCallback>
  398. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  399. /* Clear the ADC analog watchdog flag */
  400. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_AWD);
  401. 80043be: f06f 0201 mvn.w r2, #1
  402. 80043c2: 6823 ldr r3, [r4, #0]
  403. 80043c4: 601a str r2, [r3, #0]
  404. 80043c6: bd10 pop {r4, pc}
  405. 080043c8 <HAL_ADC_ConfigChannel>:
  406. * @retval HAL status
  407. */
  408. HAL_StatusTypeDef HAL_ADC_ConfigChannel(ADC_HandleTypeDef* hadc, ADC_ChannelConfTypeDef* sConfig)
  409. {
  410. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  411. __IO uint32_t wait_loop_index = 0U;
  412. 80043c8: 2300 movs r3, #0
  413. {
  414. 80043ca: b573 push {r0, r1, r4, r5, r6, lr}
  415. __IO uint32_t wait_loop_index = 0U;
  416. 80043cc: 9301 str r3, [sp, #4]
  417. assert_param(IS_ADC_CHANNEL(sConfig->Channel));
  418. assert_param(IS_ADC_REGULAR_RANK(sConfig->Rank));
  419. assert_param(IS_ADC_SAMPLE_TIME(sConfig->SamplingTime));
  420. /* Process locked */
  421. __HAL_LOCK(hadc);
  422. 80043ce: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  423. 80043d2: 2b01 cmp r3, #1
  424. 80043d4: d074 beq.n 80044c0 <HAL_ADC_ConfigChannel+0xf8>
  425. 80043d6: 2301 movs r3, #1
  426. /* Regular sequence configuration */
  427. /* For Rank 1 to 6 */
  428. if (sConfig->Rank < 7U)
  429. 80043d8: 684d ldr r5, [r1, #4]
  430. __HAL_LOCK(hadc);
  431. 80043da: f880 3024 strb.w r3, [r0, #36] ; 0x24
  432. if (sConfig->Rank < 7U)
  433. 80043de: 2d06 cmp r5, #6
  434. 80043e0: 6802 ldr r2, [r0, #0]
  435. 80043e2: ea4f 0385 mov.w r3, r5, lsl #2
  436. 80043e6: 680c ldr r4, [r1, #0]
  437. 80043e8: d825 bhi.n 8004436 <HAL_ADC_ConfigChannel+0x6e>
  438. {
  439. MODIFY_REG(hadc->Instance->SQR3 ,
  440. 80043ea: 442b add r3, r5
  441. 80043ec: 251f movs r5, #31
  442. 80043ee: 6b56 ldr r6, [r2, #52] ; 0x34
  443. 80043f0: 3b05 subs r3, #5
  444. 80043f2: 409d lsls r5, r3
  445. 80043f4: ea26 0505 bic.w r5, r6, r5
  446. 80043f8: fa04 f303 lsl.w r3, r4, r3
  447. 80043fc: 432b orrs r3, r5
  448. 80043fe: 6353 str r3, [r2, #52] ; 0x34
  449. }
  450. /* Channel sampling time configuration */
  451. /* For channels 10 to 17 */
  452. if (sConfig->Channel >= ADC_CHANNEL_10)
  453. 8004400: 2c09 cmp r4, #9
  454. 8004402: ea4f 0344 mov.w r3, r4, lsl #1
  455. 8004406: 688d ldr r5, [r1, #8]
  456. 8004408: d92f bls.n 800446a <HAL_ADC_ConfigChannel+0xa2>
  457. {
  458. MODIFY_REG(hadc->Instance->SMPR1 ,
  459. 800440a: 2607 movs r6, #7
  460. 800440c: 4423 add r3, r4
  461. 800440e: 68d1 ldr r1, [r2, #12]
  462. 8004410: 3b1e subs r3, #30
  463. 8004412: 409e lsls r6, r3
  464. 8004414: ea21 0106 bic.w r1, r1, r6
  465. 8004418: fa05 f303 lsl.w r3, r5, r3
  466. 800441c: 430b orrs r3, r1
  467. 800441e: 60d3 str r3, [r2, #12]
  468. ADC_SMPR2(sConfig->SamplingTime, sConfig->Channel) );
  469. }
  470. /* If ADC1 Channel_16 or Channel_17 is selected, enable Temperature sensor */
  471. /* and VREFINT measurement path. */
  472. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  473. 8004420: f1a4 0310 sub.w r3, r4, #16
  474. 8004424: 2b01 cmp r3, #1
  475. 8004426: d92b bls.n 8004480 <HAL_ADC_ConfigChannel+0xb8>
  476. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  477. 8004428: 2300 movs r3, #0
  478. tmp_hal_status = HAL_ERROR;
  479. }
  480. }
  481. /* Process unlocked */
  482. __HAL_UNLOCK(hadc);
  483. 800442a: 2200 movs r2, #0
  484. 800442c: f880 2024 strb.w r2, [r0, #36] ; 0x24
  485. /* Return function status */
  486. return tmp_hal_status;
  487. }
  488. 8004430: 4618 mov r0, r3
  489. 8004432: b002 add sp, #8
  490. 8004434: bd70 pop {r4, r5, r6, pc}
  491. else if (sConfig->Rank < 13U)
  492. 8004436: 2d0c cmp r5, #12
  493. 8004438: d80b bhi.n 8004452 <HAL_ADC_ConfigChannel+0x8a>
  494. MODIFY_REG(hadc->Instance->SQR2 ,
  495. 800443a: 442b add r3, r5
  496. 800443c: 251f movs r5, #31
  497. 800443e: 6b16 ldr r6, [r2, #48] ; 0x30
  498. 8004440: 3b23 subs r3, #35 ; 0x23
  499. 8004442: 409d lsls r5, r3
  500. 8004444: ea26 0505 bic.w r5, r6, r5
  501. 8004448: fa04 f303 lsl.w r3, r4, r3
  502. 800444c: 432b orrs r3, r5
  503. 800444e: 6313 str r3, [r2, #48] ; 0x30
  504. 8004450: e7d6 b.n 8004400 <HAL_ADC_ConfigChannel+0x38>
  505. MODIFY_REG(hadc->Instance->SQR1 ,
  506. 8004452: 442b add r3, r5
  507. 8004454: 251f movs r5, #31
  508. 8004456: 6ad6 ldr r6, [r2, #44] ; 0x2c
  509. 8004458: 3b41 subs r3, #65 ; 0x41
  510. 800445a: 409d lsls r5, r3
  511. 800445c: ea26 0505 bic.w r5, r6, r5
  512. 8004460: fa04 f303 lsl.w r3, r4, r3
  513. 8004464: 432b orrs r3, r5
  514. 8004466: 62d3 str r3, [r2, #44] ; 0x2c
  515. 8004468: e7ca b.n 8004400 <HAL_ADC_ConfigChannel+0x38>
  516. MODIFY_REG(hadc->Instance->SMPR2 ,
  517. 800446a: 2607 movs r6, #7
  518. 800446c: 6911 ldr r1, [r2, #16]
  519. 800446e: 4423 add r3, r4
  520. 8004470: 409e lsls r6, r3
  521. 8004472: ea21 0106 bic.w r1, r1, r6
  522. 8004476: fa05 f303 lsl.w r3, r5, r3
  523. 800447a: 430b orrs r3, r1
  524. 800447c: 6113 str r3, [r2, #16]
  525. 800447e: e7cf b.n 8004420 <HAL_ADC_ConfigChannel+0x58>
  526. if (hadc->Instance == ADC1)
  527. 8004480: 4b10 ldr r3, [pc, #64] ; (80044c4 <HAL_ADC_ConfigChannel+0xfc>)
  528. 8004482: 429a cmp r2, r3
  529. 8004484: d116 bne.n 80044b4 <HAL_ADC_ConfigChannel+0xec>
  530. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  531. 8004486: 6893 ldr r3, [r2, #8]
  532. 8004488: 021b lsls r3, r3, #8
  533. 800448a: d4cd bmi.n 8004428 <HAL_ADC_ConfigChannel+0x60>
  534. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  535. 800448c: 6893 ldr r3, [r2, #8]
  536. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  537. 800448e: 2c10 cmp r4, #16
  538. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  539. 8004490: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  540. 8004494: 6093 str r3, [r2, #8]
  541. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  542. 8004496: d1c7 bne.n 8004428 <HAL_ADC_ConfigChannel+0x60>
  543. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  544. 8004498: 4b0b ldr r3, [pc, #44] ; (80044c8 <HAL_ADC_ConfigChannel+0x100>)
  545. 800449a: 4a0c ldr r2, [pc, #48] ; (80044cc <HAL_ADC_ConfigChannel+0x104>)
  546. 800449c: 681b ldr r3, [r3, #0]
  547. 800449e: fbb3 f2f2 udiv r2, r3, r2
  548. 80044a2: 230a movs r3, #10
  549. 80044a4: 4353 muls r3, r2
  550. wait_loop_index--;
  551. 80044a6: 9301 str r3, [sp, #4]
  552. while(wait_loop_index != 0U)
  553. 80044a8: 9b01 ldr r3, [sp, #4]
  554. 80044aa: 2b00 cmp r3, #0
  555. 80044ac: d0bc beq.n 8004428 <HAL_ADC_ConfigChannel+0x60>
  556. wait_loop_index--;
  557. 80044ae: 9b01 ldr r3, [sp, #4]
  558. 80044b0: 3b01 subs r3, #1
  559. 80044b2: e7f8 b.n 80044a6 <HAL_ADC_ConfigChannel+0xde>
  560. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  561. 80044b4: 6a83 ldr r3, [r0, #40] ; 0x28
  562. 80044b6: f043 0320 orr.w r3, r3, #32
  563. 80044ba: 6283 str r3, [r0, #40] ; 0x28
  564. tmp_hal_status = HAL_ERROR;
  565. 80044bc: 2301 movs r3, #1
  566. 80044be: e7b4 b.n 800442a <HAL_ADC_ConfigChannel+0x62>
  567. __HAL_LOCK(hadc);
  568. 80044c0: 2302 movs r3, #2
  569. 80044c2: e7b5 b.n 8004430 <HAL_ADC_ConfigChannel+0x68>
  570. 80044c4: 40012400 .word 0x40012400
  571. 80044c8: 20000208 .word 0x20000208
  572. 80044cc: 000f4240 .word 0x000f4240
  573. 080044d0 <ADC_ConversionStop_Disable>:
  574. * stopped to disable the ADC.
  575. * @param hadc: ADC handle
  576. * @retval HAL status.
  577. */
  578. HAL_StatusTypeDef ADC_ConversionStop_Disable(ADC_HandleTypeDef* hadc)
  579. {
  580. 80044d0: b538 push {r3, r4, r5, lr}
  581. uint32_t tickstart = 0U;
  582. /* Verification if ADC is not already disabled */
  583. if (ADC_IS_ENABLE(hadc) != RESET)
  584. 80044d2: 6803 ldr r3, [r0, #0]
  585. {
  586. 80044d4: 4604 mov r4, r0
  587. if (ADC_IS_ENABLE(hadc) != RESET)
  588. 80044d6: 689a ldr r2, [r3, #8]
  589. 80044d8: 07d2 lsls r2, r2, #31
  590. 80044da: d401 bmi.n 80044e0 <ADC_ConversionStop_Disable+0x10>
  591. }
  592. }
  593. }
  594. /* Return HAL status */
  595. return HAL_OK;
  596. 80044dc: 2000 movs r0, #0
  597. 80044de: bd38 pop {r3, r4, r5, pc}
  598. __HAL_ADC_DISABLE(hadc);
  599. 80044e0: 689a ldr r2, [r3, #8]
  600. 80044e2: f022 0201 bic.w r2, r2, #1
  601. 80044e6: 609a str r2, [r3, #8]
  602. tickstart = HAL_GetTick();
  603. 80044e8: f7ff fede bl 80042a8 <HAL_GetTick>
  604. 80044ec: 4605 mov r5, r0
  605. while(ADC_IS_ENABLE(hadc) != RESET)
  606. 80044ee: 6823 ldr r3, [r4, #0]
  607. 80044f0: 689b ldr r3, [r3, #8]
  608. 80044f2: 07db lsls r3, r3, #31
  609. 80044f4: d5f2 bpl.n 80044dc <ADC_ConversionStop_Disable+0xc>
  610. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  611. 80044f6: f7ff fed7 bl 80042a8 <HAL_GetTick>
  612. 80044fa: 1b40 subs r0, r0, r5
  613. 80044fc: 2802 cmp r0, #2
  614. 80044fe: d9f6 bls.n 80044ee <ADC_ConversionStop_Disable+0x1e>
  615. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  616. 8004500: 6aa3 ldr r3, [r4, #40] ; 0x28
  617. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  618. 8004502: 2001 movs r0, #1
  619. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  620. 8004504: f043 0310 orr.w r3, r3, #16
  621. 8004508: 62a3 str r3, [r4, #40] ; 0x28
  622. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  623. 800450a: 6ae3 ldr r3, [r4, #44] ; 0x2c
  624. 800450c: f043 0301 orr.w r3, r3, #1
  625. 8004510: 62e3 str r3, [r4, #44] ; 0x2c
  626. 8004512: bd38 pop {r3, r4, r5, pc}
  627. 08004514 <HAL_ADC_Init>:
  628. {
  629. 8004514: b5f8 push {r3, r4, r5, r6, r7, lr}
  630. if(hadc == NULL)
  631. 8004516: 4604 mov r4, r0
  632. 8004518: 2800 cmp r0, #0
  633. 800451a: d077 beq.n 800460c <HAL_ADC_Init+0xf8>
  634. if (hadc->State == HAL_ADC_STATE_RESET)
  635. 800451c: 6a83 ldr r3, [r0, #40] ; 0x28
  636. 800451e: b923 cbnz r3, 800452a <HAL_ADC_Init+0x16>
  637. ADC_CLEAR_ERRORCODE(hadc);
  638. 8004520: 62c3 str r3, [r0, #44] ; 0x2c
  639. hadc->Lock = HAL_UNLOCKED;
  640. 8004522: f880 3024 strb.w r3, [r0, #36] ; 0x24
  641. HAL_ADC_MspInit(hadc);
  642. 8004526: f001 fd69 bl 8005ffc <HAL_ADC_MspInit>
  643. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  644. 800452a: 4620 mov r0, r4
  645. 800452c: f7ff ffd0 bl 80044d0 <ADC_ConversionStop_Disable>
  646. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  647. 8004530: 6aa3 ldr r3, [r4, #40] ; 0x28
  648. 8004532: f013 0310 ands.w r3, r3, #16
  649. 8004536: d16b bne.n 8004610 <HAL_ADC_Init+0xfc>
  650. 8004538: 2800 cmp r0, #0
  651. 800453a: d169 bne.n 8004610 <HAL_ADC_Init+0xfc>
  652. ADC_STATE_CLR_SET(hadc->State,
  653. 800453c: 6aa2 ldr r2, [r4, #40] ; 0x28
  654. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  655. 800453e: 4937 ldr r1, [pc, #220] ; (800461c <HAL_ADC_Init+0x108>)
  656. ADC_STATE_CLR_SET(hadc->State,
  657. 8004540: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  658. 8004544: f022 0202 bic.w r2, r2, #2
  659. 8004548: f042 0202 orr.w r2, r2, #2
  660. 800454c: 62a2 str r2, [r4, #40] ; 0x28
  661. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  662. 800454e: e894 0024 ldmia.w r4, {r2, r5}
  663. 8004552: 428a cmp r2, r1
  664. 8004554: 69e1 ldr r1, [r4, #28]
  665. 8004556: d104 bne.n 8004562 <HAL_ADC_Init+0x4e>
  666. 8004558: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  667. 800455c: bf08 it eq
  668. 800455e: f44f 2100 moveq.w r1, #524288 ; 0x80000
  669. ADC_CR2_CONTINUOUS((uint32_t)hadc->Init.ContinuousConvMode) );
  670. 8004562: 7b26 ldrb r6, [r4, #12]
  671. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  672. 8004564: ea45 0546 orr.w r5, r5, r6, lsl #1
  673. 8004568: 4329 orrs r1, r5
  674. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  675. 800456a: 68a5 ldr r5, [r4, #8]
  676. 800456c: f5b5 7f80 cmp.w r5, #256 ; 0x100
  677. 8004570: d035 beq.n 80045de <HAL_ADC_Init+0xca>
  678. 8004572: 2d01 cmp r5, #1
  679. 8004574: bf08 it eq
  680. 8004576: f44f 7380 moveq.w r3, #256 ; 0x100
  681. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  682. 800457a: 7d27 ldrb r7, [r4, #20]
  683. 800457c: 2f01 cmp r7, #1
  684. 800457e: d106 bne.n 800458e <HAL_ADC_Init+0x7a>
  685. if (hadc->Init.ContinuousConvMode == DISABLE)
  686. 8004580: bb7e cbnz r6, 80045e2 <HAL_ADC_Init+0xce>
  687. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  688. 8004582: 69a6 ldr r6, [r4, #24]
  689. 8004584: 3e01 subs r6, #1
  690. 8004586: ea43 3346 orr.w r3, r3, r6, lsl #13
  691. 800458a: f443 6300 orr.w r3, r3, #2048 ; 0x800
  692. MODIFY_REG(hadc->Instance->CR1,
  693. 800458e: 6856 ldr r6, [r2, #4]
  694. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  695. 8004590: f5b5 7f80 cmp.w r5, #256 ; 0x100
  696. MODIFY_REG(hadc->Instance->CR1,
  697. 8004594: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  698. 8004598: ea43 0306 orr.w r3, r3, r6
  699. 800459c: 6053 str r3, [r2, #4]
  700. MODIFY_REG(hadc->Instance->CR2,
  701. 800459e: 6896 ldr r6, [r2, #8]
  702. 80045a0: 4b1f ldr r3, [pc, #124] ; (8004620 <HAL_ADC_Init+0x10c>)
  703. 80045a2: ea03 0306 and.w r3, r3, r6
  704. 80045a6: ea43 0301 orr.w r3, r3, r1
  705. 80045aa: 6093 str r3, [r2, #8]
  706. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  707. 80045ac: d001 beq.n 80045b2 <HAL_ADC_Init+0x9e>
  708. 80045ae: 2d01 cmp r5, #1
  709. 80045b0: d120 bne.n 80045f4 <HAL_ADC_Init+0xe0>
  710. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  711. 80045b2: 6923 ldr r3, [r4, #16]
  712. 80045b4: 3b01 subs r3, #1
  713. 80045b6: 051b lsls r3, r3, #20
  714. MODIFY_REG(hadc->Instance->SQR1,
  715. 80045b8: 6ad5 ldr r5, [r2, #44] ; 0x2c
  716. 80045ba: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  717. 80045be: 432b orrs r3, r5
  718. 80045c0: 62d3 str r3, [r2, #44] ; 0x2c
  719. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  720. 80045c2: 6892 ldr r2, [r2, #8]
  721. 80045c4: 4b17 ldr r3, [pc, #92] ; (8004624 <HAL_ADC_Init+0x110>)
  722. 80045c6: 4013 ands r3, r2
  723. 80045c8: 4299 cmp r1, r3
  724. 80045ca: d115 bne.n 80045f8 <HAL_ADC_Init+0xe4>
  725. ADC_CLEAR_ERRORCODE(hadc);
  726. 80045cc: 2300 movs r3, #0
  727. 80045ce: 62e3 str r3, [r4, #44] ; 0x2c
  728. ADC_STATE_CLR_SET(hadc->State,
  729. 80045d0: 6aa3 ldr r3, [r4, #40] ; 0x28
  730. 80045d2: f023 0303 bic.w r3, r3, #3
  731. 80045d6: f043 0301 orr.w r3, r3, #1
  732. 80045da: 62a3 str r3, [r4, #40] ; 0x28
  733. 80045dc: bdf8 pop {r3, r4, r5, r6, r7, pc}
  734. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  735. 80045de: 462b mov r3, r5
  736. 80045e0: e7cb b.n 800457a <HAL_ADC_Init+0x66>
  737. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  738. 80045e2: 6aa6 ldr r6, [r4, #40] ; 0x28
  739. 80045e4: f046 0620 orr.w r6, r6, #32
  740. 80045e8: 62a6 str r6, [r4, #40] ; 0x28
  741. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  742. 80045ea: 6ae6 ldr r6, [r4, #44] ; 0x2c
  743. 80045ec: f046 0601 orr.w r6, r6, #1
  744. 80045f0: 62e6 str r6, [r4, #44] ; 0x2c
  745. 80045f2: e7cc b.n 800458e <HAL_ADC_Init+0x7a>
  746. uint32_t tmp_sqr1 = 0U;
  747. 80045f4: 2300 movs r3, #0
  748. 80045f6: e7df b.n 80045b8 <HAL_ADC_Init+0xa4>
  749. ADC_STATE_CLR_SET(hadc->State,
  750. 80045f8: 6aa3 ldr r3, [r4, #40] ; 0x28
  751. 80045fa: f023 0312 bic.w r3, r3, #18
  752. 80045fe: f043 0310 orr.w r3, r3, #16
  753. 8004602: 62a3 str r3, [r4, #40] ; 0x28
  754. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  755. 8004604: 6ae3 ldr r3, [r4, #44] ; 0x2c
  756. 8004606: f043 0301 orr.w r3, r3, #1
  757. 800460a: 62e3 str r3, [r4, #44] ; 0x2c
  758. return HAL_ERROR;
  759. 800460c: 2001 movs r0, #1
  760. }
  761. 800460e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  762. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  763. 8004610: 6aa3 ldr r3, [r4, #40] ; 0x28
  764. 8004612: f043 0310 orr.w r3, r3, #16
  765. 8004616: 62a3 str r3, [r4, #40] ; 0x28
  766. 8004618: e7f8 b.n 800460c <HAL_ADC_Init+0xf8>
  767. 800461a: bf00 nop
  768. 800461c: 40013c00 .word 0x40013c00
  769. 8004620: ffe1f7fd .word 0xffe1f7fd
  770. 8004624: ff1f0efe .word 0xff1f0efe
  771. 08004628 <HAL_ADCEx_InjectedConvCpltCallback>:
  772. * @brief Injected conversion complete callback in non blocking mode
  773. * @param hadc: ADC handle
  774. * @retval None
  775. */
  776. __weak void HAL_ADCEx_InjectedConvCpltCallback(ADC_HandleTypeDef* hadc)
  777. {
  778. 8004628: 4770 bx lr
  779. ...
  780. 0800462c <HAL_NVIC_SetPriorityGrouping>:
  781. __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  782. {
  783. uint32_t reg_value;
  784. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  785. reg_value = SCB->AIRCR; /* read old register configuration */
  786. 800462c: 4a07 ldr r2, [pc, #28] ; (800464c <HAL_NVIC_SetPriorityGrouping+0x20>)
  787. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  788. reg_value = (reg_value |
  789. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  790. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  791. 800462e: 0200 lsls r0, r0, #8
  792. reg_value = SCB->AIRCR; /* read old register configuration */
  793. 8004630: 68d3 ldr r3, [r2, #12]
  794. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  795. 8004632: f400 60e0 and.w r0, r0, #1792 ; 0x700
  796. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  797. 8004636: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  798. 800463a: 041b lsls r3, r3, #16
  799. 800463c: 0c1b lsrs r3, r3, #16
  800. 800463e: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  801. 8004642: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  802. reg_value = (reg_value |
  803. 8004646: 4303 orrs r3, r0
  804. SCB->AIRCR = reg_value;
  805. 8004648: 60d3 str r3, [r2, #12]
  806. 800464a: 4770 bx lr
  807. 800464c: e000ed00 .word 0xe000ed00
  808. 08004650 <HAL_NVIC_SetPriority>:
  809. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  810. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  811. */
  812. __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void)
  813. {
  814. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  815. 8004650: 4b17 ldr r3, [pc, #92] ; (80046b0 <HAL_NVIC_SetPriority+0x60>)
  816. * This parameter can be a value between 0 and 15
  817. * A lower priority value indicates a higher priority.
  818. * @retval None
  819. */
  820. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  821. {
  822. 8004652: b530 push {r4, r5, lr}
  823. 8004654: 68dc ldr r4, [r3, #12]
  824. 8004656: f3c4 2402 ubfx r4, r4, #8, #3
  825. {
  826. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  827. uint32_t PreemptPriorityBits;
  828. uint32_t SubPriorityBits;
  829. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  830. 800465a: f1c4 0307 rsb r3, r4, #7
  831. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  832. 800465e: 1d25 adds r5, r4, #4
  833. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  834. 8004660: 2b04 cmp r3, #4
  835. 8004662: bf28 it cs
  836. 8004664: 2304 movcs r3, #4
  837. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  838. 8004666: 2d06 cmp r5, #6
  839. return (
  840. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  841. 8004668: f04f 0501 mov.w r5, #1
  842. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  843. 800466c: bf98 it ls
  844. 800466e: 2400 movls r4, #0
  845. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  846. 8004670: fa05 f303 lsl.w r3, r5, r3
  847. 8004674: f103 33ff add.w r3, r3, #4294967295
  848. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  849. 8004678: bf88 it hi
  850. 800467a: 3c03 subhi r4, #3
  851. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  852. 800467c: 4019 ands r1, r3
  853. 800467e: 40a1 lsls r1, r4
  854. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  855. 8004680: fa05 f404 lsl.w r4, r5, r4
  856. 8004684: 3c01 subs r4, #1
  857. 8004686: 4022 ands r2, r4
  858. if ((int32_t)(IRQn) >= 0)
  859. 8004688: 2800 cmp r0, #0
  860. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  861. 800468a: ea42 0201 orr.w r2, r2, r1
  862. 800468e: ea4f 1202 mov.w r2, r2, lsl #4
  863. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  864. 8004692: bfa9 itett ge
  865. 8004694: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  866. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  867. 8004698: 4b06 ldrlt r3, [pc, #24] ; (80046b4 <HAL_NVIC_SetPriority+0x64>)
  868. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  869. 800469a: b2d2 uxtbge r2, r2
  870. 800469c: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  871. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  872. 80046a0: bfbb ittet lt
  873. 80046a2: f000 000f andlt.w r0, r0, #15
  874. 80046a6: b2d2 uxtblt r2, r2
  875. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  876. 80046a8: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  877. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  878. 80046ac: 541a strblt r2, [r3, r0]
  879. 80046ae: bd30 pop {r4, r5, pc}
  880. 80046b0: e000ed00 .word 0xe000ed00
  881. 80046b4: e000ed14 .word 0xe000ed14
  882. 080046b8 <HAL_NVIC_EnableIRQ>:
  883. if ((int32_t)(IRQn) >= 0)
  884. 80046b8: 2800 cmp r0, #0
  885. 80046ba: db08 blt.n 80046ce <HAL_NVIC_EnableIRQ+0x16>
  886. NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
  887. 80046bc: 2301 movs r3, #1
  888. 80046be: 0942 lsrs r2, r0, #5
  889. 80046c0: f000 001f and.w r0, r0, #31
  890. 80046c4: fa03 f000 lsl.w r0, r3, r0
  891. 80046c8: 4b01 ldr r3, [pc, #4] ; (80046d0 <HAL_NVIC_EnableIRQ+0x18>)
  892. 80046ca: f843 0022 str.w r0, [r3, r2, lsl #2]
  893. 80046ce: 4770 bx lr
  894. 80046d0: e000e100 .word 0xe000e100
  895. 080046d4 <HAL_SYSTICK_Config>:
  896. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  897. must contain a vendor-specific implementation of this function.
  898. */
  899. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  900. {
  901. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  902. 80046d4: 3801 subs r0, #1
  903. 80046d6: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  904. 80046da: d20a bcs.n 80046f2 <HAL_SYSTICK_Config+0x1e>
  905. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  906. 80046dc: 21f0 movs r1, #240 ; 0xf0
  907. {
  908. return (1UL); /* Reload value impossible */
  909. }
  910. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  911. 80046de: 4b06 ldr r3, [pc, #24] ; (80046f8 <HAL_SYSTICK_Config+0x24>)
  912. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  913. 80046e0: 4a06 ldr r2, [pc, #24] ; (80046fc <HAL_SYSTICK_Config+0x28>)
  914. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  915. 80046e2: 6058 str r0, [r3, #4]
  916. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  917. 80046e4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  918. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  919. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  920. 80046e8: 2000 movs r0, #0
  921. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  922. 80046ea: 2207 movs r2, #7
  923. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  924. 80046ec: 6098 str r0, [r3, #8]
  925. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  926. 80046ee: 601a str r2, [r3, #0]
  927. 80046f0: 4770 bx lr
  928. return (1UL); /* Reload value impossible */
  929. 80046f2: 2001 movs r0, #1
  930. * - 1 Function failed.
  931. */
  932. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  933. {
  934. return SysTick_Config(TicksNumb);
  935. }
  936. 80046f4: 4770 bx lr
  937. 80046f6: bf00 nop
  938. 80046f8: e000e010 .word 0xe000e010
  939. 80046fc: e000ed00 .word 0xe000ed00
  940. 08004700 <HAL_DMA_Init>:
  941. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  942. * the configuration information for the specified DMA Channel.
  943. * @retval HAL status
  944. */
  945. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  946. {
  947. 8004700: b510 push {r4, lr}
  948. uint32_t tmp = 0U;
  949. /* Check the DMA handle allocation */
  950. if(hdma == NULL)
  951. 8004702: 2800 cmp r0, #0
  952. 8004704: d032 beq.n 800476c <HAL_DMA_Init+0x6c>
  953. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  954. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  955. #if defined (DMA2)
  956. /* calculation of the channel index */
  957. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  958. 8004706: 6801 ldr r1, [r0, #0]
  959. 8004708: 4b19 ldr r3, [pc, #100] ; (8004770 <HAL_DMA_Init+0x70>)
  960. 800470a: 2414 movs r4, #20
  961. 800470c: 4299 cmp r1, r3
  962. 800470e: d825 bhi.n 800475c <HAL_DMA_Init+0x5c>
  963. {
  964. /* DMA1 */
  965. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  966. 8004710: 4a18 ldr r2, [pc, #96] ; (8004774 <HAL_DMA_Init+0x74>)
  967. hdma->DmaBaseAddress = DMA1;
  968. 8004712: f2a3 4307 subw r3, r3, #1031 ; 0x407
  969. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  970. 8004716: 440a add r2, r1
  971. 8004718: fbb2 f2f4 udiv r2, r2, r4
  972. 800471c: 0092 lsls r2, r2, #2
  973. 800471e: 6402 str r2, [r0, #64] ; 0x40
  974. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  975. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  976. DMA_CCR_DIR));
  977. /* Prepare the DMA Channel configuration */
  978. tmp |= hdma->Init.Direction |
  979. 8004720: 6884 ldr r4, [r0, #8]
  980. hdma->DmaBaseAddress = DMA2;
  981. 8004722: 63c3 str r3, [r0, #60] ; 0x3c
  982. tmp |= hdma->Init.Direction |
  983. 8004724: 6843 ldr r3, [r0, #4]
  984. tmp = hdma->Instance->CCR;
  985. 8004726: 680a ldr r2, [r1, #0]
  986. tmp |= hdma->Init.Direction |
  987. 8004728: 4323 orrs r3, r4
  988. hdma->Init.PeriphInc | hdma->Init.MemInc |
  989. 800472a: 68c4 ldr r4, [r0, #12]
  990. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  991. 800472c: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  992. hdma->Init.PeriphInc | hdma->Init.MemInc |
  993. 8004730: 4323 orrs r3, r4
  994. 8004732: 6904 ldr r4, [r0, #16]
  995. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  996. 8004734: f022 0230 bic.w r2, r2, #48 ; 0x30
  997. hdma->Init.PeriphInc | hdma->Init.MemInc |
  998. 8004738: 4323 orrs r3, r4
  999. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  1000. 800473a: 6944 ldr r4, [r0, #20]
  1001. 800473c: 4323 orrs r3, r4
  1002. 800473e: 6984 ldr r4, [r0, #24]
  1003. 8004740: 4323 orrs r3, r4
  1004. hdma->Init.Mode | hdma->Init.Priority;
  1005. 8004742: 69c4 ldr r4, [r0, #28]
  1006. 8004744: 4323 orrs r3, r4
  1007. tmp |= hdma->Init.Direction |
  1008. 8004746: 4313 orrs r3, r2
  1009. /* Write to DMA Channel CR register */
  1010. hdma->Instance->CCR = tmp;
  1011. 8004748: 600b str r3, [r1, #0]
  1012. /* Initialise the error code */
  1013. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1014. /* Initialize the DMA state*/
  1015. hdma->State = HAL_DMA_STATE_READY;
  1016. 800474a: 2201 movs r2, #1
  1017. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1018. 800474c: 2300 movs r3, #0
  1019. hdma->State = HAL_DMA_STATE_READY;
  1020. 800474e: f880 2021 strb.w r2, [r0, #33] ; 0x21
  1021. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1022. 8004752: 6383 str r3, [r0, #56] ; 0x38
  1023. /* Allocate lock resource and initialize it */
  1024. hdma->Lock = HAL_UNLOCKED;
  1025. 8004754: f880 3020 strb.w r3, [r0, #32]
  1026. return HAL_OK;
  1027. 8004758: 4618 mov r0, r3
  1028. 800475a: bd10 pop {r4, pc}
  1029. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  1030. 800475c: 4b06 ldr r3, [pc, #24] ; (8004778 <HAL_DMA_Init+0x78>)
  1031. 800475e: 440b add r3, r1
  1032. 8004760: fbb3 f3f4 udiv r3, r3, r4
  1033. 8004764: 009b lsls r3, r3, #2
  1034. 8004766: 6403 str r3, [r0, #64] ; 0x40
  1035. hdma->DmaBaseAddress = DMA2;
  1036. 8004768: 4b04 ldr r3, [pc, #16] ; (800477c <HAL_DMA_Init+0x7c>)
  1037. 800476a: e7d9 b.n 8004720 <HAL_DMA_Init+0x20>
  1038. return HAL_ERROR;
  1039. 800476c: 2001 movs r0, #1
  1040. }
  1041. 800476e: bd10 pop {r4, pc}
  1042. 8004770: 40020407 .word 0x40020407
  1043. 8004774: bffdfff8 .word 0xbffdfff8
  1044. 8004778: bffdfbf8 .word 0xbffdfbf8
  1045. 800477c: 40020400 .word 0x40020400
  1046. 08004780 <HAL_DMA_Start_IT>:
  1047. * @param DstAddress: The destination memory Buffer address
  1048. * @param DataLength: The length of data to be transferred from source to destination
  1049. * @retval HAL status
  1050. */
  1051. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  1052. {
  1053. 8004780: b5f0 push {r4, r5, r6, r7, lr}
  1054. /* Check the parameters */
  1055. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  1056. /* Process locked */
  1057. __HAL_LOCK(hdma);
  1058. 8004782: f890 4020 ldrb.w r4, [r0, #32]
  1059. 8004786: 2c01 cmp r4, #1
  1060. 8004788: d035 beq.n 80047f6 <HAL_DMA_Start_IT+0x76>
  1061. 800478a: 2401 movs r4, #1
  1062. if(HAL_DMA_STATE_READY == hdma->State)
  1063. 800478c: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  1064. __HAL_LOCK(hdma);
  1065. 8004790: f880 4020 strb.w r4, [r0, #32]
  1066. if(HAL_DMA_STATE_READY == hdma->State)
  1067. 8004794: 42a5 cmp r5, r4
  1068. 8004796: f04f 0600 mov.w r6, #0
  1069. 800479a: f04f 0402 mov.w r4, #2
  1070. 800479e: d128 bne.n 80047f2 <HAL_DMA_Start_IT+0x72>
  1071. {
  1072. /* Change DMA peripheral state */
  1073. hdma->State = HAL_DMA_STATE_BUSY;
  1074. 80047a0: f880 4021 strb.w r4, [r0, #33] ; 0x21
  1075. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1076. /* Disable the peripheral */
  1077. __HAL_DMA_DISABLE(hdma);
  1078. 80047a4: 6804 ldr r4, [r0, #0]
  1079. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1080. 80047a6: 6386 str r6, [r0, #56] ; 0x38
  1081. __HAL_DMA_DISABLE(hdma);
  1082. 80047a8: 6826 ldr r6, [r4, #0]
  1083. * @retval HAL status
  1084. */
  1085. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  1086. {
  1087. /* Clear all flags */
  1088. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1089. 80047aa: 6c07 ldr r7, [r0, #64] ; 0x40
  1090. __HAL_DMA_DISABLE(hdma);
  1091. 80047ac: f026 0601 bic.w r6, r6, #1
  1092. 80047b0: 6026 str r6, [r4, #0]
  1093. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1094. 80047b2: 6bc6 ldr r6, [r0, #60] ; 0x3c
  1095. 80047b4: 40bd lsls r5, r7
  1096. 80047b6: 6075 str r5, [r6, #4]
  1097. /* Configure DMA Channel data length */
  1098. hdma->Instance->CNDTR = DataLength;
  1099. 80047b8: 6063 str r3, [r4, #4]
  1100. /* Memory to Peripheral */
  1101. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  1102. 80047ba: 6843 ldr r3, [r0, #4]
  1103. 80047bc: 6805 ldr r5, [r0, #0]
  1104. 80047be: 2b10 cmp r3, #16
  1105. if(NULL != hdma->XferHalfCpltCallback)
  1106. 80047c0: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1107. {
  1108. /* Configure DMA Channel destination address */
  1109. hdma->Instance->CPAR = DstAddress;
  1110. 80047c2: bf0b itete eq
  1111. 80047c4: 60a2 streq r2, [r4, #8]
  1112. }
  1113. /* Peripheral to Memory */
  1114. else
  1115. {
  1116. /* Configure DMA Channel source address */
  1117. hdma->Instance->CPAR = SrcAddress;
  1118. 80047c6: 60a1 strne r1, [r4, #8]
  1119. hdma->Instance->CMAR = SrcAddress;
  1120. 80047c8: 60e1 streq r1, [r4, #12]
  1121. /* Configure DMA Channel destination address */
  1122. hdma->Instance->CMAR = DstAddress;
  1123. 80047ca: 60e2 strne r2, [r4, #12]
  1124. if(NULL != hdma->XferHalfCpltCallback)
  1125. 80047cc: b14b cbz r3, 80047e2 <HAL_DMA_Start_IT+0x62>
  1126. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1127. 80047ce: 6823 ldr r3, [r4, #0]
  1128. 80047d0: f043 030e orr.w r3, r3, #14
  1129. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  1130. 80047d4: 6023 str r3, [r4, #0]
  1131. __HAL_DMA_ENABLE(hdma);
  1132. 80047d6: 682b ldr r3, [r5, #0]
  1133. HAL_StatusTypeDef status = HAL_OK;
  1134. 80047d8: 2000 movs r0, #0
  1135. __HAL_DMA_ENABLE(hdma);
  1136. 80047da: f043 0301 orr.w r3, r3, #1
  1137. 80047de: 602b str r3, [r5, #0]
  1138. 80047e0: bdf0 pop {r4, r5, r6, r7, pc}
  1139. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  1140. 80047e2: 6823 ldr r3, [r4, #0]
  1141. 80047e4: f023 0304 bic.w r3, r3, #4
  1142. 80047e8: 6023 str r3, [r4, #0]
  1143. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  1144. 80047ea: 6823 ldr r3, [r4, #0]
  1145. 80047ec: f043 030a orr.w r3, r3, #10
  1146. 80047f0: e7f0 b.n 80047d4 <HAL_DMA_Start_IT+0x54>
  1147. __HAL_UNLOCK(hdma);
  1148. 80047f2: f880 6020 strb.w r6, [r0, #32]
  1149. __HAL_LOCK(hdma);
  1150. 80047f6: 2002 movs r0, #2
  1151. }
  1152. 80047f8: bdf0 pop {r4, r5, r6, r7, pc}
  1153. ...
  1154. 080047fc <HAL_DMA_Abort_IT>:
  1155. if(HAL_DMA_STATE_BUSY != hdma->State)
  1156. 80047fc: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  1157. {
  1158. 8004800: b510 push {r4, lr}
  1159. if(HAL_DMA_STATE_BUSY != hdma->State)
  1160. 8004802: 2b02 cmp r3, #2
  1161. 8004804: d003 beq.n 800480e <HAL_DMA_Abort_IT+0x12>
  1162. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  1163. 8004806: 2304 movs r3, #4
  1164. 8004808: 6383 str r3, [r0, #56] ; 0x38
  1165. status = HAL_ERROR;
  1166. 800480a: 2001 movs r0, #1
  1167. 800480c: bd10 pop {r4, pc}
  1168. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1169. 800480e: 6803 ldr r3, [r0, #0]
  1170. 8004810: 681a ldr r2, [r3, #0]
  1171. 8004812: f022 020e bic.w r2, r2, #14
  1172. 8004816: 601a str r2, [r3, #0]
  1173. __HAL_DMA_DISABLE(hdma);
  1174. 8004818: 681a ldr r2, [r3, #0]
  1175. 800481a: f022 0201 bic.w r2, r2, #1
  1176. 800481e: 601a str r2, [r3, #0]
  1177. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  1178. 8004820: 4a29 ldr r2, [pc, #164] ; (80048c8 <HAL_DMA_Abort_IT+0xcc>)
  1179. 8004822: 4293 cmp r3, r2
  1180. 8004824: d924 bls.n 8004870 <HAL_DMA_Abort_IT+0x74>
  1181. 8004826: f502 7262 add.w r2, r2, #904 ; 0x388
  1182. 800482a: 4293 cmp r3, r2
  1183. 800482c: d019 beq.n 8004862 <HAL_DMA_Abort_IT+0x66>
  1184. 800482e: 3214 adds r2, #20
  1185. 8004830: 4293 cmp r3, r2
  1186. 8004832: d018 beq.n 8004866 <HAL_DMA_Abort_IT+0x6a>
  1187. 8004834: 3214 adds r2, #20
  1188. 8004836: 4293 cmp r3, r2
  1189. 8004838: d017 beq.n 800486a <HAL_DMA_Abort_IT+0x6e>
  1190. 800483a: 3214 adds r2, #20
  1191. 800483c: 4293 cmp r3, r2
  1192. 800483e: bf0c ite eq
  1193. 8004840: f44f 5380 moveq.w r3, #4096 ; 0x1000
  1194. 8004844: f44f 3380 movne.w r3, #65536 ; 0x10000
  1195. 8004848: 4a20 ldr r2, [pc, #128] ; (80048cc <HAL_DMA_Abort_IT+0xd0>)
  1196. 800484a: 6053 str r3, [r2, #4]
  1197. hdma->State = HAL_DMA_STATE_READY;
  1198. 800484c: 2301 movs r3, #1
  1199. __HAL_UNLOCK(hdma);
  1200. 800484e: 2400 movs r4, #0
  1201. hdma->State = HAL_DMA_STATE_READY;
  1202. 8004850: f880 3021 strb.w r3, [r0, #33] ; 0x21
  1203. if(hdma->XferAbortCallback != NULL)
  1204. 8004854: 6b43 ldr r3, [r0, #52] ; 0x34
  1205. __HAL_UNLOCK(hdma);
  1206. 8004856: f880 4020 strb.w r4, [r0, #32]
  1207. if(hdma->XferAbortCallback != NULL)
  1208. 800485a: b39b cbz r3, 80048c4 <HAL_DMA_Abort_IT+0xc8>
  1209. hdma->XferAbortCallback(hdma);
  1210. 800485c: 4798 blx r3
  1211. HAL_StatusTypeDef status = HAL_OK;
  1212. 800485e: 4620 mov r0, r4
  1213. 8004860: bd10 pop {r4, pc}
  1214. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  1215. 8004862: 2301 movs r3, #1
  1216. 8004864: e7f0 b.n 8004848 <HAL_DMA_Abort_IT+0x4c>
  1217. 8004866: 2310 movs r3, #16
  1218. 8004868: e7ee b.n 8004848 <HAL_DMA_Abort_IT+0x4c>
  1219. 800486a: f44f 7380 mov.w r3, #256 ; 0x100
  1220. 800486e: e7eb b.n 8004848 <HAL_DMA_Abort_IT+0x4c>
  1221. 8004870: 4917 ldr r1, [pc, #92] ; (80048d0 <HAL_DMA_Abort_IT+0xd4>)
  1222. 8004872: 428b cmp r3, r1
  1223. 8004874: d016 beq.n 80048a4 <HAL_DMA_Abort_IT+0xa8>
  1224. 8004876: 3114 adds r1, #20
  1225. 8004878: 428b cmp r3, r1
  1226. 800487a: d015 beq.n 80048a8 <HAL_DMA_Abort_IT+0xac>
  1227. 800487c: 3114 adds r1, #20
  1228. 800487e: 428b cmp r3, r1
  1229. 8004880: d014 beq.n 80048ac <HAL_DMA_Abort_IT+0xb0>
  1230. 8004882: 3114 adds r1, #20
  1231. 8004884: 428b cmp r3, r1
  1232. 8004886: d014 beq.n 80048b2 <HAL_DMA_Abort_IT+0xb6>
  1233. 8004888: 3114 adds r1, #20
  1234. 800488a: 428b cmp r3, r1
  1235. 800488c: d014 beq.n 80048b8 <HAL_DMA_Abort_IT+0xbc>
  1236. 800488e: 3114 adds r1, #20
  1237. 8004890: 428b cmp r3, r1
  1238. 8004892: d014 beq.n 80048be <HAL_DMA_Abort_IT+0xc2>
  1239. 8004894: 4293 cmp r3, r2
  1240. 8004896: bf14 ite ne
  1241. 8004898: f44f 3380 movne.w r3, #65536 ; 0x10000
  1242. 800489c: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  1243. 80048a0: 4a0c ldr r2, [pc, #48] ; (80048d4 <HAL_DMA_Abort_IT+0xd8>)
  1244. 80048a2: e7d2 b.n 800484a <HAL_DMA_Abort_IT+0x4e>
  1245. 80048a4: 2301 movs r3, #1
  1246. 80048a6: e7fb b.n 80048a0 <HAL_DMA_Abort_IT+0xa4>
  1247. 80048a8: 2310 movs r3, #16
  1248. 80048aa: e7f9 b.n 80048a0 <HAL_DMA_Abort_IT+0xa4>
  1249. 80048ac: f44f 7380 mov.w r3, #256 ; 0x100
  1250. 80048b0: e7f6 b.n 80048a0 <HAL_DMA_Abort_IT+0xa4>
  1251. 80048b2: f44f 5380 mov.w r3, #4096 ; 0x1000
  1252. 80048b6: e7f3 b.n 80048a0 <HAL_DMA_Abort_IT+0xa4>
  1253. 80048b8: f44f 3380 mov.w r3, #65536 ; 0x10000
  1254. 80048bc: e7f0 b.n 80048a0 <HAL_DMA_Abort_IT+0xa4>
  1255. 80048be: f44f 1380 mov.w r3, #1048576 ; 0x100000
  1256. 80048c2: e7ed b.n 80048a0 <HAL_DMA_Abort_IT+0xa4>
  1257. HAL_StatusTypeDef status = HAL_OK;
  1258. 80048c4: 4618 mov r0, r3
  1259. }
  1260. 80048c6: bd10 pop {r4, pc}
  1261. 80048c8: 40020080 .word 0x40020080
  1262. 80048cc: 40020400 .word 0x40020400
  1263. 80048d0: 40020008 .word 0x40020008
  1264. 80048d4: 40020000 .word 0x40020000
  1265. 080048d8 <HAL_DMA_IRQHandler>:
  1266. {
  1267. 80048d8: b470 push {r4, r5, r6}
  1268. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1269. 80048da: 2504 movs r5, #4
  1270. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  1271. 80048dc: 6bc6 ldr r6, [r0, #60] ; 0x3c
  1272. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1273. 80048de: 6c02 ldr r2, [r0, #64] ; 0x40
  1274. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  1275. 80048e0: 6834 ldr r4, [r6, #0]
  1276. uint32_t source_it = hdma->Instance->CCR;
  1277. 80048e2: 6803 ldr r3, [r0, #0]
  1278. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1279. 80048e4: 4095 lsls r5, r2
  1280. 80048e6: 4225 tst r5, r4
  1281. uint32_t source_it = hdma->Instance->CCR;
  1282. 80048e8: 6819 ldr r1, [r3, #0]
  1283. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1284. 80048ea: d055 beq.n 8004998 <HAL_DMA_IRQHandler+0xc0>
  1285. 80048ec: 074d lsls r5, r1, #29
  1286. 80048ee: d553 bpl.n 8004998 <HAL_DMA_IRQHandler+0xc0>
  1287. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  1288. 80048f0: 681a ldr r2, [r3, #0]
  1289. 80048f2: 0696 lsls r6, r2, #26
  1290. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  1291. 80048f4: bf5e ittt pl
  1292. 80048f6: 681a ldrpl r2, [r3, #0]
  1293. 80048f8: f022 0204 bicpl.w r2, r2, #4
  1294. 80048fc: 601a strpl r2, [r3, #0]
  1295. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  1296. 80048fe: 4a60 ldr r2, [pc, #384] ; (8004a80 <HAL_DMA_IRQHandler+0x1a8>)
  1297. 8004900: 4293 cmp r3, r2
  1298. 8004902: d91f bls.n 8004944 <HAL_DMA_IRQHandler+0x6c>
  1299. 8004904: f502 7262 add.w r2, r2, #904 ; 0x388
  1300. 8004908: 4293 cmp r3, r2
  1301. 800490a: d014 beq.n 8004936 <HAL_DMA_IRQHandler+0x5e>
  1302. 800490c: 3214 adds r2, #20
  1303. 800490e: 4293 cmp r3, r2
  1304. 8004910: d013 beq.n 800493a <HAL_DMA_IRQHandler+0x62>
  1305. 8004912: 3214 adds r2, #20
  1306. 8004914: 4293 cmp r3, r2
  1307. 8004916: d012 beq.n 800493e <HAL_DMA_IRQHandler+0x66>
  1308. 8004918: 3214 adds r2, #20
  1309. 800491a: 4293 cmp r3, r2
  1310. 800491c: bf0c ite eq
  1311. 800491e: f44f 4380 moveq.w r3, #16384 ; 0x4000
  1312. 8004922: f44f 2380 movne.w r3, #262144 ; 0x40000
  1313. 8004926: 4a57 ldr r2, [pc, #348] ; (8004a84 <HAL_DMA_IRQHandler+0x1ac>)
  1314. 8004928: 6053 str r3, [r2, #4]
  1315. if(hdma->XferHalfCpltCallback != NULL)
  1316. 800492a: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1317. if (hdma->XferErrorCallback != NULL)
  1318. 800492c: 2b00 cmp r3, #0
  1319. 800492e: f000 80a5 beq.w 8004a7c <HAL_DMA_IRQHandler+0x1a4>
  1320. }
  1321. 8004932: bc70 pop {r4, r5, r6}
  1322. hdma->XferErrorCallback(hdma);
  1323. 8004934: 4718 bx r3
  1324. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  1325. 8004936: 2304 movs r3, #4
  1326. 8004938: e7f5 b.n 8004926 <HAL_DMA_IRQHandler+0x4e>
  1327. 800493a: 2340 movs r3, #64 ; 0x40
  1328. 800493c: e7f3 b.n 8004926 <HAL_DMA_IRQHandler+0x4e>
  1329. 800493e: f44f 6380 mov.w r3, #1024 ; 0x400
  1330. 8004942: e7f0 b.n 8004926 <HAL_DMA_IRQHandler+0x4e>
  1331. 8004944: 4950 ldr r1, [pc, #320] ; (8004a88 <HAL_DMA_IRQHandler+0x1b0>)
  1332. 8004946: 428b cmp r3, r1
  1333. 8004948: d016 beq.n 8004978 <HAL_DMA_IRQHandler+0xa0>
  1334. 800494a: 3114 adds r1, #20
  1335. 800494c: 428b cmp r3, r1
  1336. 800494e: d015 beq.n 800497c <HAL_DMA_IRQHandler+0xa4>
  1337. 8004950: 3114 adds r1, #20
  1338. 8004952: 428b cmp r3, r1
  1339. 8004954: d014 beq.n 8004980 <HAL_DMA_IRQHandler+0xa8>
  1340. 8004956: 3114 adds r1, #20
  1341. 8004958: 428b cmp r3, r1
  1342. 800495a: d014 beq.n 8004986 <HAL_DMA_IRQHandler+0xae>
  1343. 800495c: 3114 adds r1, #20
  1344. 800495e: 428b cmp r3, r1
  1345. 8004960: d014 beq.n 800498c <HAL_DMA_IRQHandler+0xb4>
  1346. 8004962: 3114 adds r1, #20
  1347. 8004964: 428b cmp r3, r1
  1348. 8004966: d014 beq.n 8004992 <HAL_DMA_IRQHandler+0xba>
  1349. 8004968: 4293 cmp r3, r2
  1350. 800496a: bf14 ite ne
  1351. 800496c: f44f 2380 movne.w r3, #262144 ; 0x40000
  1352. 8004970: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  1353. 8004974: 4a45 ldr r2, [pc, #276] ; (8004a8c <HAL_DMA_IRQHandler+0x1b4>)
  1354. 8004976: e7d7 b.n 8004928 <HAL_DMA_IRQHandler+0x50>
  1355. 8004978: 2304 movs r3, #4
  1356. 800497a: e7fb b.n 8004974 <HAL_DMA_IRQHandler+0x9c>
  1357. 800497c: 2340 movs r3, #64 ; 0x40
  1358. 800497e: e7f9 b.n 8004974 <HAL_DMA_IRQHandler+0x9c>
  1359. 8004980: f44f 6380 mov.w r3, #1024 ; 0x400
  1360. 8004984: e7f6 b.n 8004974 <HAL_DMA_IRQHandler+0x9c>
  1361. 8004986: f44f 4380 mov.w r3, #16384 ; 0x4000
  1362. 800498a: e7f3 b.n 8004974 <HAL_DMA_IRQHandler+0x9c>
  1363. 800498c: f44f 2380 mov.w r3, #262144 ; 0x40000
  1364. 8004990: e7f0 b.n 8004974 <HAL_DMA_IRQHandler+0x9c>
  1365. 8004992: f44f 0380 mov.w r3, #4194304 ; 0x400000
  1366. 8004996: e7ed b.n 8004974 <HAL_DMA_IRQHandler+0x9c>
  1367. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  1368. 8004998: 2502 movs r5, #2
  1369. 800499a: 4095 lsls r5, r2
  1370. 800499c: 4225 tst r5, r4
  1371. 800499e: d057 beq.n 8004a50 <HAL_DMA_IRQHandler+0x178>
  1372. 80049a0: 078d lsls r5, r1, #30
  1373. 80049a2: d555 bpl.n 8004a50 <HAL_DMA_IRQHandler+0x178>
  1374. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  1375. 80049a4: 681a ldr r2, [r3, #0]
  1376. 80049a6: 0694 lsls r4, r2, #26
  1377. 80049a8: d406 bmi.n 80049b8 <HAL_DMA_IRQHandler+0xe0>
  1378. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  1379. 80049aa: 681a ldr r2, [r3, #0]
  1380. 80049ac: f022 020a bic.w r2, r2, #10
  1381. 80049b0: 601a str r2, [r3, #0]
  1382. hdma->State = HAL_DMA_STATE_READY;
  1383. 80049b2: 2201 movs r2, #1
  1384. 80049b4: f880 2021 strb.w r2, [r0, #33] ; 0x21
  1385. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  1386. 80049b8: 4a31 ldr r2, [pc, #196] ; (8004a80 <HAL_DMA_IRQHandler+0x1a8>)
  1387. 80049ba: 4293 cmp r3, r2
  1388. 80049bc: d91e bls.n 80049fc <HAL_DMA_IRQHandler+0x124>
  1389. 80049be: f502 7262 add.w r2, r2, #904 ; 0x388
  1390. 80049c2: 4293 cmp r3, r2
  1391. 80049c4: d013 beq.n 80049ee <HAL_DMA_IRQHandler+0x116>
  1392. 80049c6: 3214 adds r2, #20
  1393. 80049c8: 4293 cmp r3, r2
  1394. 80049ca: d012 beq.n 80049f2 <HAL_DMA_IRQHandler+0x11a>
  1395. 80049cc: 3214 adds r2, #20
  1396. 80049ce: 4293 cmp r3, r2
  1397. 80049d0: d011 beq.n 80049f6 <HAL_DMA_IRQHandler+0x11e>
  1398. 80049d2: 3214 adds r2, #20
  1399. 80049d4: 4293 cmp r3, r2
  1400. 80049d6: bf0c ite eq
  1401. 80049d8: f44f 5300 moveq.w r3, #8192 ; 0x2000
  1402. 80049dc: f44f 3300 movne.w r3, #131072 ; 0x20000
  1403. 80049e0: 4a28 ldr r2, [pc, #160] ; (8004a84 <HAL_DMA_IRQHandler+0x1ac>)
  1404. 80049e2: 6053 str r3, [r2, #4]
  1405. __HAL_UNLOCK(hdma);
  1406. 80049e4: 2300 movs r3, #0
  1407. 80049e6: f880 3020 strb.w r3, [r0, #32]
  1408. if(hdma->XferCpltCallback != NULL)
  1409. 80049ea: 6a83 ldr r3, [r0, #40] ; 0x28
  1410. 80049ec: e79e b.n 800492c <HAL_DMA_IRQHandler+0x54>
  1411. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  1412. 80049ee: 2302 movs r3, #2
  1413. 80049f0: e7f6 b.n 80049e0 <HAL_DMA_IRQHandler+0x108>
  1414. 80049f2: 2320 movs r3, #32
  1415. 80049f4: e7f4 b.n 80049e0 <HAL_DMA_IRQHandler+0x108>
  1416. 80049f6: f44f 7300 mov.w r3, #512 ; 0x200
  1417. 80049fa: e7f1 b.n 80049e0 <HAL_DMA_IRQHandler+0x108>
  1418. 80049fc: 4922 ldr r1, [pc, #136] ; (8004a88 <HAL_DMA_IRQHandler+0x1b0>)
  1419. 80049fe: 428b cmp r3, r1
  1420. 8004a00: d016 beq.n 8004a30 <HAL_DMA_IRQHandler+0x158>
  1421. 8004a02: 3114 adds r1, #20
  1422. 8004a04: 428b cmp r3, r1
  1423. 8004a06: d015 beq.n 8004a34 <HAL_DMA_IRQHandler+0x15c>
  1424. 8004a08: 3114 adds r1, #20
  1425. 8004a0a: 428b cmp r3, r1
  1426. 8004a0c: d014 beq.n 8004a38 <HAL_DMA_IRQHandler+0x160>
  1427. 8004a0e: 3114 adds r1, #20
  1428. 8004a10: 428b cmp r3, r1
  1429. 8004a12: d014 beq.n 8004a3e <HAL_DMA_IRQHandler+0x166>
  1430. 8004a14: 3114 adds r1, #20
  1431. 8004a16: 428b cmp r3, r1
  1432. 8004a18: d014 beq.n 8004a44 <HAL_DMA_IRQHandler+0x16c>
  1433. 8004a1a: 3114 adds r1, #20
  1434. 8004a1c: 428b cmp r3, r1
  1435. 8004a1e: d014 beq.n 8004a4a <HAL_DMA_IRQHandler+0x172>
  1436. 8004a20: 4293 cmp r3, r2
  1437. 8004a22: bf14 ite ne
  1438. 8004a24: f44f 3300 movne.w r3, #131072 ; 0x20000
  1439. 8004a28: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  1440. 8004a2c: 4a17 ldr r2, [pc, #92] ; (8004a8c <HAL_DMA_IRQHandler+0x1b4>)
  1441. 8004a2e: e7d8 b.n 80049e2 <HAL_DMA_IRQHandler+0x10a>
  1442. 8004a30: 2302 movs r3, #2
  1443. 8004a32: e7fb b.n 8004a2c <HAL_DMA_IRQHandler+0x154>
  1444. 8004a34: 2320 movs r3, #32
  1445. 8004a36: e7f9 b.n 8004a2c <HAL_DMA_IRQHandler+0x154>
  1446. 8004a38: f44f 7300 mov.w r3, #512 ; 0x200
  1447. 8004a3c: e7f6 b.n 8004a2c <HAL_DMA_IRQHandler+0x154>
  1448. 8004a3e: f44f 5300 mov.w r3, #8192 ; 0x2000
  1449. 8004a42: e7f3 b.n 8004a2c <HAL_DMA_IRQHandler+0x154>
  1450. 8004a44: f44f 3300 mov.w r3, #131072 ; 0x20000
  1451. 8004a48: e7f0 b.n 8004a2c <HAL_DMA_IRQHandler+0x154>
  1452. 8004a4a: f44f 1300 mov.w r3, #2097152 ; 0x200000
  1453. 8004a4e: e7ed b.n 8004a2c <HAL_DMA_IRQHandler+0x154>
  1454. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  1455. 8004a50: 2508 movs r5, #8
  1456. 8004a52: 4095 lsls r5, r2
  1457. 8004a54: 4225 tst r5, r4
  1458. 8004a56: d011 beq.n 8004a7c <HAL_DMA_IRQHandler+0x1a4>
  1459. 8004a58: 0709 lsls r1, r1, #28
  1460. 8004a5a: d50f bpl.n 8004a7c <HAL_DMA_IRQHandler+0x1a4>
  1461. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1462. 8004a5c: 6819 ldr r1, [r3, #0]
  1463. 8004a5e: f021 010e bic.w r1, r1, #14
  1464. 8004a62: 6019 str r1, [r3, #0]
  1465. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1466. 8004a64: 2301 movs r3, #1
  1467. 8004a66: fa03 f202 lsl.w r2, r3, r2
  1468. 8004a6a: 6072 str r2, [r6, #4]
  1469. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  1470. 8004a6c: 6383 str r3, [r0, #56] ; 0x38
  1471. hdma->State = HAL_DMA_STATE_READY;
  1472. 8004a6e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  1473. __HAL_UNLOCK(hdma);
  1474. 8004a72: 2300 movs r3, #0
  1475. 8004a74: f880 3020 strb.w r3, [r0, #32]
  1476. if (hdma->XferErrorCallback != NULL)
  1477. 8004a78: 6b03 ldr r3, [r0, #48] ; 0x30
  1478. 8004a7a: e757 b.n 800492c <HAL_DMA_IRQHandler+0x54>
  1479. }
  1480. 8004a7c: bc70 pop {r4, r5, r6}
  1481. 8004a7e: 4770 bx lr
  1482. 8004a80: 40020080 .word 0x40020080
  1483. 8004a84: 40020400 .word 0x40020400
  1484. 8004a88: 40020008 .word 0x40020008
  1485. 8004a8c: 40020000 .word 0x40020000
  1486. 08004a90 <HAL_GPIO_Init>:
  1487. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1488. * the configuration information for the specified GPIO peripheral.
  1489. * @retval None
  1490. */
  1491. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1492. {
  1493. 8004a90: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1494. uint32_t position = 0x00u;
  1495. uint32_t ioposition;
  1496. uint32_t iocurrent;
  1497. uint32_t temp;
  1498. uint32_t config = 0x00u;
  1499. 8004a94: 2400 movs r4, #0
  1500. uint32_t position = 0x00u;
  1501. 8004a96: 4626 mov r6, r4
  1502. /*--------------------- EXTI Mode Configuration ------------------------*/
  1503. /* Configure the External Interrupt or event for the current IO */
  1504. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1505. {
  1506. /* Enable AFIO Clock */
  1507. __HAL_RCC_AFIO_CLK_ENABLE();
  1508. 8004a98: 4f6c ldr r7, [pc, #432] ; (8004c4c <HAL_GPIO_Init+0x1bc>)
  1509. 8004a9a: 4b6d ldr r3, [pc, #436] ; (8004c50 <HAL_GPIO_Init+0x1c0>)
  1510. temp = AFIO->EXTICR[position >> 2u];
  1511. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1512. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1513. 8004a9c: f8df e1b8 ldr.w lr, [pc, #440] ; 8004c58 <HAL_GPIO_Init+0x1c8>
  1514. switch (GPIO_Init->Mode)
  1515. 8004aa0: f8df c1b8 ldr.w ip, [pc, #440] ; 8004c5c <HAL_GPIO_Init+0x1cc>
  1516. while (((GPIO_Init->Pin) >> position) != 0x00u)
  1517. 8004aa4: 680a ldr r2, [r1, #0]
  1518. 8004aa6: fa32 f506 lsrs.w r5, r2, r6
  1519. 8004aaa: d102 bne.n 8004ab2 <HAL_GPIO_Init+0x22>
  1520. }
  1521. }
  1522. position++;
  1523. }
  1524. }
  1525. 8004aac: b003 add sp, #12
  1526. 8004aae: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1527. ioposition = (0x01uL << position);
  1528. 8004ab2: f04f 0801 mov.w r8, #1
  1529. 8004ab6: fa08 f806 lsl.w r8, r8, r6
  1530. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1531. 8004aba: ea02 0208 and.w r2, r2, r8
  1532. if (iocurrent == ioposition)
  1533. 8004abe: 4590 cmp r8, r2
  1534. 8004ac0: f040 8084 bne.w 8004bcc <HAL_GPIO_Init+0x13c>
  1535. switch (GPIO_Init->Mode)
  1536. 8004ac4: 684d ldr r5, [r1, #4]
  1537. 8004ac6: 2d12 cmp r5, #18
  1538. 8004ac8: f000 80b1 beq.w 8004c2e <HAL_GPIO_Init+0x19e>
  1539. 8004acc: f200 8087 bhi.w 8004bde <HAL_GPIO_Init+0x14e>
  1540. 8004ad0: 2d02 cmp r5, #2
  1541. 8004ad2: f000 80a9 beq.w 8004c28 <HAL_GPIO_Init+0x198>
  1542. 8004ad6: d87b bhi.n 8004bd0 <HAL_GPIO_Init+0x140>
  1543. 8004ad8: 2d00 cmp r5, #0
  1544. 8004ada: f000 808c beq.w 8004bf6 <HAL_GPIO_Init+0x166>
  1545. 8004ade: 2d01 cmp r5, #1
  1546. 8004ae0: f000 80a0 beq.w 8004c24 <HAL_GPIO_Init+0x194>
  1547. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1548. 8004ae4: f04f 090f mov.w r9, #15
  1549. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1550. 8004ae8: 2aff cmp r2, #255 ; 0xff
  1551. 8004aea: bf93 iteet ls
  1552. 8004aec: 4682 movls sl, r0
  1553. 8004aee: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1554. 8004af2: 3d08 subhi r5, #8
  1555. 8004af4: f8d0 b000 ldrls.w fp, [r0]
  1556. 8004af8: bf92 itee ls
  1557. 8004afa: 00b5 lslls r5, r6, #2
  1558. 8004afc: f8d0 b004 ldrhi.w fp, [r0, #4]
  1559. 8004b00: 00ad lslhi r5, r5, #2
  1560. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1561. 8004b02: fa09 f805 lsl.w r8, r9, r5
  1562. 8004b06: ea2b 0808 bic.w r8, fp, r8
  1563. 8004b0a: fa04 f505 lsl.w r5, r4, r5
  1564. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1565. 8004b0e: bf88 it hi
  1566. 8004b10: f100 0a04 addhi.w sl, r0, #4
  1567. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1568. 8004b14: ea48 0505 orr.w r5, r8, r5
  1569. 8004b18: f8ca 5000 str.w r5, [sl]
  1570. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1571. 8004b1c: f8d1 a004 ldr.w sl, [r1, #4]
  1572. 8004b20: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1573. 8004b24: d052 beq.n 8004bcc <HAL_GPIO_Init+0x13c>
  1574. __HAL_RCC_AFIO_CLK_ENABLE();
  1575. 8004b26: 69bd ldr r5, [r7, #24]
  1576. 8004b28: f026 0803 bic.w r8, r6, #3
  1577. 8004b2c: f045 0501 orr.w r5, r5, #1
  1578. 8004b30: 61bd str r5, [r7, #24]
  1579. 8004b32: 69bd ldr r5, [r7, #24]
  1580. 8004b34: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1581. 8004b38: f005 0501 and.w r5, r5, #1
  1582. 8004b3c: 9501 str r5, [sp, #4]
  1583. 8004b3e: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1584. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1585. 8004b42: f006 0b03 and.w fp, r6, #3
  1586. __HAL_RCC_AFIO_CLK_ENABLE();
  1587. 8004b46: 9d01 ldr r5, [sp, #4]
  1588. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1589. 8004b48: ea4f 0b8b mov.w fp, fp, lsl #2
  1590. temp = AFIO->EXTICR[position >> 2u];
  1591. 8004b4c: f8d8 5008 ldr.w r5, [r8, #8]
  1592. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1593. 8004b50: fa09 f90b lsl.w r9, r9, fp
  1594. 8004b54: ea25 0909 bic.w r9, r5, r9
  1595. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1596. 8004b58: 4d3e ldr r5, [pc, #248] ; (8004c54 <HAL_GPIO_Init+0x1c4>)
  1597. 8004b5a: 42a8 cmp r0, r5
  1598. 8004b5c: d06c beq.n 8004c38 <HAL_GPIO_Init+0x1a8>
  1599. 8004b5e: f505 6580 add.w r5, r5, #1024 ; 0x400
  1600. 8004b62: 42a8 cmp r0, r5
  1601. 8004b64: d06a beq.n 8004c3c <HAL_GPIO_Init+0x1ac>
  1602. 8004b66: f505 6580 add.w r5, r5, #1024 ; 0x400
  1603. 8004b6a: 42a8 cmp r0, r5
  1604. 8004b6c: d068 beq.n 8004c40 <HAL_GPIO_Init+0x1b0>
  1605. 8004b6e: f505 6580 add.w r5, r5, #1024 ; 0x400
  1606. 8004b72: 42a8 cmp r0, r5
  1607. 8004b74: d066 beq.n 8004c44 <HAL_GPIO_Init+0x1b4>
  1608. 8004b76: f505 6580 add.w r5, r5, #1024 ; 0x400
  1609. 8004b7a: 42a8 cmp r0, r5
  1610. 8004b7c: d064 beq.n 8004c48 <HAL_GPIO_Init+0x1b8>
  1611. 8004b7e: 4570 cmp r0, lr
  1612. 8004b80: bf0c ite eq
  1613. 8004b82: 2505 moveq r5, #5
  1614. 8004b84: 2506 movne r5, #6
  1615. 8004b86: fa05 f50b lsl.w r5, r5, fp
  1616. 8004b8a: ea45 0509 orr.w r5, r5, r9
  1617. AFIO->EXTICR[position >> 2u] = temp;
  1618. 8004b8e: f8c8 5008 str.w r5, [r8, #8]
  1619. SET_BIT(EXTI->IMR, iocurrent);
  1620. 8004b92: 681d ldr r5, [r3, #0]
  1621. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1622. 8004b94: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1623. SET_BIT(EXTI->IMR, iocurrent);
  1624. 8004b98: bf14 ite ne
  1625. 8004b9a: 4315 orrne r5, r2
  1626. CLEAR_BIT(EXTI->IMR, iocurrent);
  1627. 8004b9c: 4395 biceq r5, r2
  1628. 8004b9e: 601d str r5, [r3, #0]
  1629. SET_BIT(EXTI->EMR, iocurrent);
  1630. 8004ba0: 685d ldr r5, [r3, #4]
  1631. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1632. 8004ba2: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1633. SET_BIT(EXTI->EMR, iocurrent);
  1634. 8004ba6: bf14 ite ne
  1635. 8004ba8: 4315 orrne r5, r2
  1636. CLEAR_BIT(EXTI->EMR, iocurrent);
  1637. 8004baa: 4395 biceq r5, r2
  1638. 8004bac: 605d str r5, [r3, #4]
  1639. SET_BIT(EXTI->RTSR, iocurrent);
  1640. 8004bae: 689d ldr r5, [r3, #8]
  1641. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1642. 8004bb0: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1643. SET_BIT(EXTI->RTSR, iocurrent);
  1644. 8004bb4: bf14 ite ne
  1645. 8004bb6: 4315 orrne r5, r2
  1646. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1647. 8004bb8: 4395 biceq r5, r2
  1648. 8004bba: 609d str r5, [r3, #8]
  1649. SET_BIT(EXTI->FTSR, iocurrent);
  1650. 8004bbc: 68dd ldr r5, [r3, #12]
  1651. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1652. 8004bbe: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1653. SET_BIT(EXTI->FTSR, iocurrent);
  1654. 8004bc2: bf14 ite ne
  1655. 8004bc4: 432a orrne r2, r5
  1656. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1657. 8004bc6: ea25 0202 biceq.w r2, r5, r2
  1658. 8004bca: 60da str r2, [r3, #12]
  1659. position++;
  1660. 8004bcc: 3601 adds r6, #1
  1661. 8004bce: e769 b.n 8004aa4 <HAL_GPIO_Init+0x14>
  1662. switch (GPIO_Init->Mode)
  1663. 8004bd0: 2d03 cmp r5, #3
  1664. 8004bd2: d025 beq.n 8004c20 <HAL_GPIO_Init+0x190>
  1665. 8004bd4: 2d11 cmp r5, #17
  1666. 8004bd6: d185 bne.n 8004ae4 <HAL_GPIO_Init+0x54>
  1667. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1668. 8004bd8: 68cc ldr r4, [r1, #12]
  1669. 8004bda: 3404 adds r4, #4
  1670. break;
  1671. 8004bdc: e782 b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1672. switch (GPIO_Init->Mode)
  1673. 8004bde: 4565 cmp r5, ip
  1674. 8004be0: d009 beq.n 8004bf6 <HAL_GPIO_Init+0x166>
  1675. 8004be2: d812 bhi.n 8004c0a <HAL_GPIO_Init+0x17a>
  1676. 8004be4: f8df 9078 ldr.w r9, [pc, #120] ; 8004c60 <HAL_GPIO_Init+0x1d0>
  1677. 8004be8: 454d cmp r5, r9
  1678. 8004bea: d004 beq.n 8004bf6 <HAL_GPIO_Init+0x166>
  1679. 8004bec: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1680. 8004bf0: 454d cmp r5, r9
  1681. 8004bf2: f47f af77 bne.w 8004ae4 <HAL_GPIO_Init+0x54>
  1682. if (GPIO_Init->Pull == GPIO_NOPULL)
  1683. 8004bf6: 688c ldr r4, [r1, #8]
  1684. 8004bf8: b1e4 cbz r4, 8004c34 <HAL_GPIO_Init+0x1a4>
  1685. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1686. 8004bfa: 2c01 cmp r4, #1
  1687. GPIOx->BSRR = ioposition;
  1688. 8004bfc: bf0c ite eq
  1689. 8004bfe: f8c0 8010 streq.w r8, [r0, #16]
  1690. GPIOx->BRR = ioposition;
  1691. 8004c02: f8c0 8014 strne.w r8, [r0, #20]
  1692. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1693. 8004c06: 2408 movs r4, #8
  1694. 8004c08: e76c b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1695. switch (GPIO_Init->Mode)
  1696. 8004c0a: f8df 9058 ldr.w r9, [pc, #88] ; 8004c64 <HAL_GPIO_Init+0x1d4>
  1697. 8004c0e: 454d cmp r5, r9
  1698. 8004c10: d0f1 beq.n 8004bf6 <HAL_GPIO_Init+0x166>
  1699. 8004c12: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1700. 8004c16: 454d cmp r5, r9
  1701. 8004c18: d0ed beq.n 8004bf6 <HAL_GPIO_Init+0x166>
  1702. 8004c1a: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1703. 8004c1e: e7e7 b.n 8004bf0 <HAL_GPIO_Init+0x160>
  1704. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1705. 8004c20: 2400 movs r4, #0
  1706. 8004c22: e75f b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1707. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1708. 8004c24: 68cc ldr r4, [r1, #12]
  1709. break;
  1710. 8004c26: e75d b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1711. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1712. 8004c28: 68cc ldr r4, [r1, #12]
  1713. 8004c2a: 3408 adds r4, #8
  1714. break;
  1715. 8004c2c: e75a b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1716. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1717. 8004c2e: 68cc ldr r4, [r1, #12]
  1718. 8004c30: 340c adds r4, #12
  1719. break;
  1720. 8004c32: e757 b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1721. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1722. 8004c34: 2404 movs r4, #4
  1723. 8004c36: e755 b.n 8004ae4 <HAL_GPIO_Init+0x54>
  1724. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1725. 8004c38: 2500 movs r5, #0
  1726. 8004c3a: e7a4 b.n 8004b86 <HAL_GPIO_Init+0xf6>
  1727. 8004c3c: 2501 movs r5, #1
  1728. 8004c3e: e7a2 b.n 8004b86 <HAL_GPIO_Init+0xf6>
  1729. 8004c40: 2502 movs r5, #2
  1730. 8004c42: e7a0 b.n 8004b86 <HAL_GPIO_Init+0xf6>
  1731. 8004c44: 2503 movs r5, #3
  1732. 8004c46: e79e b.n 8004b86 <HAL_GPIO_Init+0xf6>
  1733. 8004c48: 2504 movs r5, #4
  1734. 8004c4a: e79c b.n 8004b86 <HAL_GPIO_Init+0xf6>
  1735. 8004c4c: 40021000 .word 0x40021000
  1736. 8004c50: 40010400 .word 0x40010400
  1737. 8004c54: 40010800 .word 0x40010800
  1738. 8004c58: 40011c00 .word 0x40011c00
  1739. 8004c5c: 10210000 .word 0x10210000
  1740. 8004c60: 10110000 .word 0x10110000
  1741. 8004c64: 10310000 .word 0x10310000
  1742. 08004c68 <HAL_GPIO_WritePin>:
  1743. {
  1744. /* Check the parameters */
  1745. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1746. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1747. if (PinState != GPIO_PIN_RESET)
  1748. 8004c68: b10a cbz r2, 8004c6e <HAL_GPIO_WritePin+0x6>
  1749. {
  1750. GPIOx->BSRR = GPIO_Pin;
  1751. }
  1752. else
  1753. {
  1754. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16u;
  1755. 8004c6a: 6101 str r1, [r0, #16]
  1756. 8004c6c: 4770 bx lr
  1757. 8004c6e: 0409 lsls r1, r1, #16
  1758. 8004c70: e7fb b.n 8004c6a <HAL_GPIO_WritePin+0x2>
  1759. 08004c72 <HAL_GPIO_TogglePin>:
  1760. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1761. {
  1762. /* Check the parameters */
  1763. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1764. if ((GPIOx->ODR & GPIO_Pin) != 0x00u)
  1765. 8004c72: 68c3 ldr r3, [r0, #12]
  1766. 8004c74: 420b tst r3, r1
  1767. {
  1768. GPIOx->BRR = (uint32_t)GPIO_Pin;
  1769. 8004c76: bf14 ite ne
  1770. 8004c78: 6141 strne r1, [r0, #20]
  1771. }
  1772. else
  1773. {
  1774. GPIOx->BSRR = (uint32_t)GPIO_Pin;
  1775. 8004c7a: 6101 streq r1, [r0, #16]
  1776. 8004c7c: 4770 bx lr
  1777. ...
  1778. 08004c80 <HAL_RCC_OscConfig>:
  1779. * supported by this macro. User should request a transition to HSE Off
  1780. * first and then HSE On or HSE Bypass.
  1781. * @retval HAL status
  1782. */
  1783. HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct)
  1784. {
  1785. 8004c80: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1786. uint32_t tickstart;
  1787. uint32_t pll_config;
  1788. /* Check Null pointer */
  1789. if (RCC_OscInitStruct == NULL)
  1790. 8004c84: 4605 mov r5, r0
  1791. 8004c86: b908 cbnz r0, 8004c8c <HAL_RCC_OscConfig+0xc>
  1792. else
  1793. {
  1794. /* Check if there is a request to disable the PLL used as System clock source */
  1795. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  1796. {
  1797. return HAL_ERROR;
  1798. 8004c88: 2001 movs r0, #1
  1799. 8004c8a: e03c b.n 8004d06 <HAL_RCC_OscConfig+0x86>
  1800. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1801. 8004c8c: 6803 ldr r3, [r0, #0]
  1802. 8004c8e: 07db lsls r3, r3, #31
  1803. 8004c90: d410 bmi.n 8004cb4 <HAL_RCC_OscConfig+0x34>
  1804. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1805. 8004c92: 682b ldr r3, [r5, #0]
  1806. 8004c94: 079f lsls r7, r3, #30
  1807. 8004c96: d45d bmi.n 8004d54 <HAL_RCC_OscConfig+0xd4>
  1808. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1809. 8004c98: 682b ldr r3, [r5, #0]
  1810. 8004c9a: 0719 lsls r1, r3, #28
  1811. 8004c9c: f100 8094 bmi.w 8004dc8 <HAL_RCC_OscConfig+0x148>
  1812. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1813. 8004ca0: 682b ldr r3, [r5, #0]
  1814. 8004ca2: 075a lsls r2, r3, #29
  1815. 8004ca4: f100 80be bmi.w 8004e24 <HAL_RCC_OscConfig+0x1a4>
  1816. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1817. 8004ca8: 69e8 ldr r0, [r5, #28]
  1818. 8004caa: 2800 cmp r0, #0
  1819. 8004cac: f040 812c bne.w 8004f08 <HAL_RCC_OscConfig+0x288>
  1820. }
  1821. }
  1822. }
  1823. }
  1824. return HAL_OK;
  1825. 8004cb0: 2000 movs r0, #0
  1826. 8004cb2: e028 b.n 8004d06 <HAL_RCC_OscConfig+0x86>
  1827. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1828. 8004cb4: 4c8f ldr r4, [pc, #572] ; (8004ef4 <HAL_RCC_OscConfig+0x274>)
  1829. 8004cb6: 6863 ldr r3, [r4, #4]
  1830. 8004cb8: f003 030c and.w r3, r3, #12
  1831. 8004cbc: 2b04 cmp r3, #4
  1832. 8004cbe: d007 beq.n 8004cd0 <HAL_RCC_OscConfig+0x50>
  1833. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1834. 8004cc0: 6863 ldr r3, [r4, #4]
  1835. 8004cc2: f003 030c and.w r3, r3, #12
  1836. 8004cc6: 2b08 cmp r3, #8
  1837. 8004cc8: d109 bne.n 8004cde <HAL_RCC_OscConfig+0x5e>
  1838. 8004cca: 6863 ldr r3, [r4, #4]
  1839. 8004ccc: 03de lsls r6, r3, #15
  1840. 8004cce: d506 bpl.n 8004cde <HAL_RCC_OscConfig+0x5e>
  1841. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1842. 8004cd0: 6823 ldr r3, [r4, #0]
  1843. 8004cd2: 039c lsls r4, r3, #14
  1844. 8004cd4: d5dd bpl.n 8004c92 <HAL_RCC_OscConfig+0x12>
  1845. 8004cd6: 686b ldr r3, [r5, #4]
  1846. 8004cd8: 2b00 cmp r3, #0
  1847. 8004cda: d1da bne.n 8004c92 <HAL_RCC_OscConfig+0x12>
  1848. 8004cdc: e7d4 b.n 8004c88 <HAL_RCC_OscConfig+0x8>
  1849. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1850. 8004cde: 686b ldr r3, [r5, #4]
  1851. 8004ce0: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1852. 8004ce4: d112 bne.n 8004d0c <HAL_RCC_OscConfig+0x8c>
  1853. 8004ce6: 6823 ldr r3, [r4, #0]
  1854. 8004ce8: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1855. 8004cec: 6023 str r3, [r4, #0]
  1856. tickstart = HAL_GetTick();
  1857. 8004cee: f7ff fadb bl 80042a8 <HAL_GetTick>
  1858. 8004cf2: 4606 mov r6, r0
  1859. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1860. 8004cf4: 6823 ldr r3, [r4, #0]
  1861. 8004cf6: 0398 lsls r0, r3, #14
  1862. 8004cf8: d4cb bmi.n 8004c92 <HAL_RCC_OscConfig+0x12>
  1863. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  1864. 8004cfa: f7ff fad5 bl 80042a8 <HAL_GetTick>
  1865. 8004cfe: 1b80 subs r0, r0, r6
  1866. 8004d00: 2864 cmp r0, #100 ; 0x64
  1867. 8004d02: d9f7 bls.n 8004cf4 <HAL_RCC_OscConfig+0x74>
  1868. return HAL_TIMEOUT;
  1869. 8004d04: 2003 movs r0, #3
  1870. }
  1871. 8004d06: b002 add sp, #8
  1872. 8004d08: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1873. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1874. 8004d0c: b99b cbnz r3, 8004d36 <HAL_RCC_OscConfig+0xb6>
  1875. 8004d0e: 6823 ldr r3, [r4, #0]
  1876. 8004d10: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1877. 8004d14: 6023 str r3, [r4, #0]
  1878. 8004d16: 6823 ldr r3, [r4, #0]
  1879. 8004d18: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1880. 8004d1c: 6023 str r3, [r4, #0]
  1881. tickstart = HAL_GetTick();
  1882. 8004d1e: f7ff fac3 bl 80042a8 <HAL_GetTick>
  1883. 8004d22: 4606 mov r6, r0
  1884. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1885. 8004d24: 6823 ldr r3, [r4, #0]
  1886. 8004d26: 0399 lsls r1, r3, #14
  1887. 8004d28: d5b3 bpl.n 8004c92 <HAL_RCC_OscConfig+0x12>
  1888. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  1889. 8004d2a: f7ff fabd bl 80042a8 <HAL_GetTick>
  1890. 8004d2e: 1b80 subs r0, r0, r6
  1891. 8004d30: 2864 cmp r0, #100 ; 0x64
  1892. 8004d32: d9f7 bls.n 8004d24 <HAL_RCC_OscConfig+0xa4>
  1893. 8004d34: e7e6 b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  1894. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1895. 8004d36: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1896. 8004d3a: 6823 ldr r3, [r4, #0]
  1897. 8004d3c: d103 bne.n 8004d46 <HAL_RCC_OscConfig+0xc6>
  1898. 8004d3e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1899. 8004d42: 6023 str r3, [r4, #0]
  1900. 8004d44: e7cf b.n 8004ce6 <HAL_RCC_OscConfig+0x66>
  1901. 8004d46: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1902. 8004d4a: 6023 str r3, [r4, #0]
  1903. 8004d4c: 6823 ldr r3, [r4, #0]
  1904. 8004d4e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1905. 8004d52: e7cb b.n 8004cec <HAL_RCC_OscConfig+0x6c>
  1906. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1907. 8004d54: 4c67 ldr r4, [pc, #412] ; (8004ef4 <HAL_RCC_OscConfig+0x274>)
  1908. 8004d56: 6863 ldr r3, [r4, #4]
  1909. 8004d58: f013 0f0c tst.w r3, #12
  1910. 8004d5c: d007 beq.n 8004d6e <HAL_RCC_OscConfig+0xee>
  1911. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1912. 8004d5e: 6863 ldr r3, [r4, #4]
  1913. 8004d60: f003 030c and.w r3, r3, #12
  1914. 8004d64: 2b08 cmp r3, #8
  1915. 8004d66: d110 bne.n 8004d8a <HAL_RCC_OscConfig+0x10a>
  1916. 8004d68: 6863 ldr r3, [r4, #4]
  1917. 8004d6a: 03da lsls r2, r3, #15
  1918. 8004d6c: d40d bmi.n 8004d8a <HAL_RCC_OscConfig+0x10a>
  1919. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1920. 8004d6e: 6823 ldr r3, [r4, #0]
  1921. 8004d70: 079b lsls r3, r3, #30
  1922. 8004d72: d502 bpl.n 8004d7a <HAL_RCC_OscConfig+0xfa>
  1923. 8004d74: 692b ldr r3, [r5, #16]
  1924. 8004d76: 2b01 cmp r3, #1
  1925. 8004d78: d186 bne.n 8004c88 <HAL_RCC_OscConfig+0x8>
  1926. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1927. 8004d7a: 6823 ldr r3, [r4, #0]
  1928. 8004d7c: 696a ldr r2, [r5, #20]
  1929. 8004d7e: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1930. 8004d82: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1931. 8004d86: 6023 str r3, [r4, #0]
  1932. 8004d88: e786 b.n 8004c98 <HAL_RCC_OscConfig+0x18>
  1933. if (RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1934. 8004d8a: 692a ldr r2, [r5, #16]
  1935. 8004d8c: 4b5a ldr r3, [pc, #360] ; (8004ef8 <HAL_RCC_OscConfig+0x278>)
  1936. 8004d8e: b16a cbz r2, 8004dac <HAL_RCC_OscConfig+0x12c>
  1937. __HAL_RCC_HSI_ENABLE();
  1938. 8004d90: 2201 movs r2, #1
  1939. 8004d92: 601a str r2, [r3, #0]
  1940. tickstart = HAL_GetTick();
  1941. 8004d94: f7ff fa88 bl 80042a8 <HAL_GetTick>
  1942. 8004d98: 4606 mov r6, r0
  1943. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1944. 8004d9a: 6823 ldr r3, [r4, #0]
  1945. 8004d9c: 079f lsls r7, r3, #30
  1946. 8004d9e: d4ec bmi.n 8004d7a <HAL_RCC_OscConfig+0xfa>
  1947. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  1948. 8004da0: f7ff fa82 bl 80042a8 <HAL_GetTick>
  1949. 8004da4: 1b80 subs r0, r0, r6
  1950. 8004da6: 2802 cmp r0, #2
  1951. 8004da8: d9f7 bls.n 8004d9a <HAL_RCC_OscConfig+0x11a>
  1952. 8004daa: e7ab b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  1953. __HAL_RCC_HSI_DISABLE();
  1954. 8004dac: 601a str r2, [r3, #0]
  1955. tickstart = HAL_GetTick();
  1956. 8004dae: f7ff fa7b bl 80042a8 <HAL_GetTick>
  1957. 8004db2: 4606 mov r6, r0
  1958. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1959. 8004db4: 6823 ldr r3, [r4, #0]
  1960. 8004db6: 0798 lsls r0, r3, #30
  1961. 8004db8: f57f af6e bpl.w 8004c98 <HAL_RCC_OscConfig+0x18>
  1962. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  1963. 8004dbc: f7ff fa74 bl 80042a8 <HAL_GetTick>
  1964. 8004dc0: 1b80 subs r0, r0, r6
  1965. 8004dc2: 2802 cmp r0, #2
  1966. 8004dc4: d9f6 bls.n 8004db4 <HAL_RCC_OscConfig+0x134>
  1967. 8004dc6: e79d b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  1968. if (RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1969. 8004dc8: 69aa ldr r2, [r5, #24]
  1970. 8004dca: 4c4a ldr r4, [pc, #296] ; (8004ef4 <HAL_RCC_OscConfig+0x274>)
  1971. 8004dcc: 4b4b ldr r3, [pc, #300] ; (8004efc <HAL_RCC_OscConfig+0x27c>)
  1972. 8004dce: b1da cbz r2, 8004e08 <HAL_RCC_OscConfig+0x188>
  1973. __HAL_RCC_LSI_ENABLE();
  1974. 8004dd0: 2201 movs r2, #1
  1975. 8004dd2: 601a str r2, [r3, #0]
  1976. tickstart = HAL_GetTick();
  1977. 8004dd4: f7ff fa68 bl 80042a8 <HAL_GetTick>
  1978. 8004dd8: 4606 mov r6, r0
  1979. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1980. 8004dda: 6a63 ldr r3, [r4, #36] ; 0x24
  1981. 8004ddc: 079b lsls r3, r3, #30
  1982. 8004dde: d50d bpl.n 8004dfc <HAL_RCC_OscConfig+0x17c>
  1983. * @param mdelay: specifies the delay time length, in milliseconds.
  1984. * @retval None
  1985. */
  1986. static void RCC_Delay(uint32_t mdelay)
  1987. {
  1988. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1989. 8004de0: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1990. 8004de4: 4b46 ldr r3, [pc, #280] ; (8004f00 <HAL_RCC_OscConfig+0x280>)
  1991. 8004de6: 681b ldr r3, [r3, #0]
  1992. 8004de8: fbb3 f3f2 udiv r3, r3, r2
  1993. 8004dec: 9301 str r3, [sp, #4]
  1994. do
  1995. {
  1996. __NOP();
  1997. 8004dee: bf00 nop
  1998. }
  1999. while (Delay --);
  2000. 8004df0: 9b01 ldr r3, [sp, #4]
  2001. 8004df2: 1e5a subs r2, r3, #1
  2002. 8004df4: 9201 str r2, [sp, #4]
  2003. 8004df6: 2b00 cmp r3, #0
  2004. 8004df8: d1f9 bne.n 8004dee <HAL_RCC_OscConfig+0x16e>
  2005. 8004dfa: e751 b.n 8004ca0 <HAL_RCC_OscConfig+0x20>
  2006. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  2007. 8004dfc: f7ff fa54 bl 80042a8 <HAL_GetTick>
  2008. 8004e00: 1b80 subs r0, r0, r6
  2009. 8004e02: 2802 cmp r0, #2
  2010. 8004e04: d9e9 bls.n 8004dda <HAL_RCC_OscConfig+0x15a>
  2011. 8004e06: e77d b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2012. __HAL_RCC_LSI_DISABLE();
  2013. 8004e08: 601a str r2, [r3, #0]
  2014. tickstart = HAL_GetTick();
  2015. 8004e0a: f7ff fa4d bl 80042a8 <HAL_GetTick>
  2016. 8004e0e: 4606 mov r6, r0
  2017. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  2018. 8004e10: 6a63 ldr r3, [r4, #36] ; 0x24
  2019. 8004e12: 079f lsls r7, r3, #30
  2020. 8004e14: f57f af44 bpl.w 8004ca0 <HAL_RCC_OscConfig+0x20>
  2021. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  2022. 8004e18: f7ff fa46 bl 80042a8 <HAL_GetTick>
  2023. 8004e1c: 1b80 subs r0, r0, r6
  2024. 8004e1e: 2802 cmp r0, #2
  2025. 8004e20: d9f6 bls.n 8004e10 <HAL_RCC_OscConfig+0x190>
  2026. 8004e22: e76f b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2027. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  2028. 8004e24: 4c33 ldr r4, [pc, #204] ; (8004ef4 <HAL_RCC_OscConfig+0x274>)
  2029. 8004e26: 69e3 ldr r3, [r4, #28]
  2030. 8004e28: 00d8 lsls r0, r3, #3
  2031. 8004e2a: d424 bmi.n 8004e76 <HAL_RCC_OscConfig+0x1f6>
  2032. pwrclkchanged = SET;
  2033. 8004e2c: 2701 movs r7, #1
  2034. __HAL_RCC_PWR_CLK_ENABLE();
  2035. 8004e2e: 69e3 ldr r3, [r4, #28]
  2036. 8004e30: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2037. 8004e34: 61e3 str r3, [r4, #28]
  2038. 8004e36: 69e3 ldr r3, [r4, #28]
  2039. 8004e38: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2040. 8004e3c: 9300 str r3, [sp, #0]
  2041. 8004e3e: 9b00 ldr r3, [sp, #0]
  2042. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2043. 8004e40: 4e30 ldr r6, [pc, #192] ; (8004f04 <HAL_RCC_OscConfig+0x284>)
  2044. 8004e42: 6833 ldr r3, [r6, #0]
  2045. 8004e44: 05d9 lsls r1, r3, #23
  2046. 8004e46: d518 bpl.n 8004e7a <HAL_RCC_OscConfig+0x1fa>
  2047. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2048. 8004e48: 68eb ldr r3, [r5, #12]
  2049. 8004e4a: 2b01 cmp r3, #1
  2050. 8004e4c: d126 bne.n 8004e9c <HAL_RCC_OscConfig+0x21c>
  2051. 8004e4e: 6a23 ldr r3, [r4, #32]
  2052. 8004e50: f043 0301 orr.w r3, r3, #1
  2053. 8004e54: 6223 str r3, [r4, #32]
  2054. tickstart = HAL_GetTick();
  2055. 8004e56: f7ff fa27 bl 80042a8 <HAL_GetTick>
  2056. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2057. 8004e5a: f241 3688 movw r6, #5000 ; 0x1388
  2058. tickstart = HAL_GetTick();
  2059. 8004e5e: 4680 mov r8, r0
  2060. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2061. 8004e60: 6a23 ldr r3, [r4, #32]
  2062. 8004e62: 079b lsls r3, r3, #30
  2063. 8004e64: d53f bpl.n 8004ee6 <HAL_RCC_OscConfig+0x266>
  2064. if (pwrclkchanged == SET)
  2065. 8004e66: 2f00 cmp r7, #0
  2066. 8004e68: f43f af1e beq.w 8004ca8 <HAL_RCC_OscConfig+0x28>
  2067. __HAL_RCC_PWR_CLK_DISABLE();
  2068. 8004e6c: 69e3 ldr r3, [r4, #28]
  2069. 8004e6e: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2070. 8004e72: 61e3 str r3, [r4, #28]
  2071. 8004e74: e718 b.n 8004ca8 <HAL_RCC_OscConfig+0x28>
  2072. FlagStatus pwrclkchanged = RESET;
  2073. 8004e76: 2700 movs r7, #0
  2074. 8004e78: e7e2 b.n 8004e40 <HAL_RCC_OscConfig+0x1c0>
  2075. SET_BIT(PWR->CR, PWR_CR_DBP);
  2076. 8004e7a: 6833 ldr r3, [r6, #0]
  2077. 8004e7c: f443 7380 orr.w r3, r3, #256 ; 0x100
  2078. 8004e80: 6033 str r3, [r6, #0]
  2079. tickstart = HAL_GetTick();
  2080. 8004e82: f7ff fa11 bl 80042a8 <HAL_GetTick>
  2081. 8004e86: 4680 mov r8, r0
  2082. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2083. 8004e88: 6833 ldr r3, [r6, #0]
  2084. 8004e8a: 05da lsls r2, r3, #23
  2085. 8004e8c: d4dc bmi.n 8004e48 <HAL_RCC_OscConfig+0x1c8>
  2086. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2087. 8004e8e: f7ff fa0b bl 80042a8 <HAL_GetTick>
  2088. 8004e92: eba0 0008 sub.w r0, r0, r8
  2089. 8004e96: 2864 cmp r0, #100 ; 0x64
  2090. 8004e98: d9f6 bls.n 8004e88 <HAL_RCC_OscConfig+0x208>
  2091. 8004e9a: e733 b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2092. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2093. 8004e9c: b9ab cbnz r3, 8004eca <HAL_RCC_OscConfig+0x24a>
  2094. 8004e9e: 6a23 ldr r3, [r4, #32]
  2095. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2096. 8004ea0: f241 3888 movw r8, #5000 ; 0x1388
  2097. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2098. 8004ea4: f023 0301 bic.w r3, r3, #1
  2099. 8004ea8: 6223 str r3, [r4, #32]
  2100. 8004eaa: 6a23 ldr r3, [r4, #32]
  2101. 8004eac: f023 0304 bic.w r3, r3, #4
  2102. 8004eb0: 6223 str r3, [r4, #32]
  2103. tickstart = HAL_GetTick();
  2104. 8004eb2: f7ff f9f9 bl 80042a8 <HAL_GetTick>
  2105. 8004eb6: 4606 mov r6, r0
  2106. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  2107. 8004eb8: 6a23 ldr r3, [r4, #32]
  2108. 8004eba: 0798 lsls r0, r3, #30
  2109. 8004ebc: d5d3 bpl.n 8004e66 <HAL_RCC_OscConfig+0x1e6>
  2110. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2111. 8004ebe: f7ff f9f3 bl 80042a8 <HAL_GetTick>
  2112. 8004ec2: 1b80 subs r0, r0, r6
  2113. 8004ec4: 4540 cmp r0, r8
  2114. 8004ec6: d9f7 bls.n 8004eb8 <HAL_RCC_OscConfig+0x238>
  2115. 8004ec8: e71c b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2116. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2117. 8004eca: 2b05 cmp r3, #5
  2118. 8004ecc: 6a23 ldr r3, [r4, #32]
  2119. 8004ece: d103 bne.n 8004ed8 <HAL_RCC_OscConfig+0x258>
  2120. 8004ed0: f043 0304 orr.w r3, r3, #4
  2121. 8004ed4: 6223 str r3, [r4, #32]
  2122. 8004ed6: e7ba b.n 8004e4e <HAL_RCC_OscConfig+0x1ce>
  2123. 8004ed8: f023 0301 bic.w r3, r3, #1
  2124. 8004edc: 6223 str r3, [r4, #32]
  2125. 8004ede: 6a23 ldr r3, [r4, #32]
  2126. 8004ee0: f023 0304 bic.w r3, r3, #4
  2127. 8004ee4: e7b6 b.n 8004e54 <HAL_RCC_OscConfig+0x1d4>
  2128. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2129. 8004ee6: f7ff f9df bl 80042a8 <HAL_GetTick>
  2130. 8004eea: eba0 0008 sub.w r0, r0, r8
  2131. 8004eee: 42b0 cmp r0, r6
  2132. 8004ef0: d9b6 bls.n 8004e60 <HAL_RCC_OscConfig+0x1e0>
  2133. 8004ef2: e707 b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2134. 8004ef4: 40021000 .word 0x40021000
  2135. 8004ef8: 42420000 .word 0x42420000
  2136. 8004efc: 42420480 .word 0x42420480
  2137. 8004f00: 20000208 .word 0x20000208
  2138. 8004f04: 40007000 .word 0x40007000
  2139. if (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2140. 8004f08: 4b2a ldr r3, [pc, #168] ; (8004fb4 <HAL_RCC_OscConfig+0x334>)
  2141. 8004f0a: 685a ldr r2, [r3, #4]
  2142. 8004f0c: 461c mov r4, r3
  2143. 8004f0e: f002 020c and.w r2, r2, #12
  2144. 8004f12: 2a08 cmp r2, #8
  2145. 8004f14: d03d beq.n 8004f92 <HAL_RCC_OscConfig+0x312>
  2146. 8004f16: 2300 movs r3, #0
  2147. 8004f18: 4e27 ldr r6, [pc, #156] ; (8004fb8 <HAL_RCC_OscConfig+0x338>)
  2148. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2149. 8004f1a: 2802 cmp r0, #2
  2150. __HAL_RCC_PLL_DISABLE();
  2151. 8004f1c: 6033 str r3, [r6, #0]
  2152. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2153. 8004f1e: d12b bne.n 8004f78 <HAL_RCC_OscConfig+0x2f8>
  2154. tickstart = HAL_GetTick();
  2155. 8004f20: f7ff f9c2 bl 80042a8 <HAL_GetTick>
  2156. 8004f24: 4607 mov r7, r0
  2157. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2158. 8004f26: 6823 ldr r3, [r4, #0]
  2159. 8004f28: 0199 lsls r1, r3, #6
  2160. 8004f2a: d41f bmi.n 8004f6c <HAL_RCC_OscConfig+0x2ec>
  2161. if (RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  2162. 8004f2c: 6a2b ldr r3, [r5, #32]
  2163. 8004f2e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2164. 8004f32: d105 bne.n 8004f40 <HAL_RCC_OscConfig+0x2c0>
  2165. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  2166. 8004f34: 6862 ldr r2, [r4, #4]
  2167. 8004f36: 68a9 ldr r1, [r5, #8]
  2168. 8004f38: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  2169. 8004f3c: 430a orrs r2, r1
  2170. 8004f3e: 6062 str r2, [r4, #4]
  2171. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  2172. 8004f40: 6a69 ldr r1, [r5, #36] ; 0x24
  2173. 8004f42: 6862 ldr r2, [r4, #4]
  2174. 8004f44: 430b orrs r3, r1
  2175. 8004f46: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2176. 8004f4a: 4313 orrs r3, r2
  2177. 8004f4c: 6063 str r3, [r4, #4]
  2178. __HAL_RCC_PLL_ENABLE();
  2179. 8004f4e: 2301 movs r3, #1
  2180. 8004f50: 6033 str r3, [r6, #0]
  2181. tickstart = HAL_GetTick();
  2182. 8004f52: f7ff f9a9 bl 80042a8 <HAL_GetTick>
  2183. 8004f56: 4605 mov r5, r0
  2184. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2185. 8004f58: 6823 ldr r3, [r4, #0]
  2186. 8004f5a: 019a lsls r2, r3, #6
  2187. 8004f5c: f53f aea8 bmi.w 8004cb0 <HAL_RCC_OscConfig+0x30>
  2188. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2189. 8004f60: f7ff f9a2 bl 80042a8 <HAL_GetTick>
  2190. 8004f64: 1b40 subs r0, r0, r5
  2191. 8004f66: 2802 cmp r0, #2
  2192. 8004f68: d9f6 bls.n 8004f58 <HAL_RCC_OscConfig+0x2d8>
  2193. 8004f6a: e6cb b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2194. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2195. 8004f6c: f7ff f99c bl 80042a8 <HAL_GetTick>
  2196. 8004f70: 1bc0 subs r0, r0, r7
  2197. 8004f72: 2802 cmp r0, #2
  2198. 8004f74: d9d7 bls.n 8004f26 <HAL_RCC_OscConfig+0x2a6>
  2199. 8004f76: e6c5 b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2200. tickstart = HAL_GetTick();
  2201. 8004f78: f7ff f996 bl 80042a8 <HAL_GetTick>
  2202. 8004f7c: 4605 mov r5, r0
  2203. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2204. 8004f7e: 6823 ldr r3, [r4, #0]
  2205. 8004f80: 019b lsls r3, r3, #6
  2206. 8004f82: f57f ae95 bpl.w 8004cb0 <HAL_RCC_OscConfig+0x30>
  2207. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2208. 8004f86: f7ff f98f bl 80042a8 <HAL_GetTick>
  2209. 8004f8a: 1b40 subs r0, r0, r5
  2210. 8004f8c: 2802 cmp r0, #2
  2211. 8004f8e: d9f6 bls.n 8004f7e <HAL_RCC_OscConfig+0x2fe>
  2212. 8004f90: e6b8 b.n 8004d04 <HAL_RCC_OscConfig+0x84>
  2213. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  2214. 8004f92: 2801 cmp r0, #1
  2215. 8004f94: f43f aeb7 beq.w 8004d06 <HAL_RCC_OscConfig+0x86>
  2216. pll_config = RCC->CFGR;
  2217. 8004f98: 6858 ldr r0, [r3, #4]
  2218. if ((READ_BIT(pll_config, RCC_CFGR_PLLSRC) != RCC_OscInitStruct->PLL.PLLSource) ||
  2219. 8004f9a: 6a2b ldr r3, [r5, #32]
  2220. 8004f9c: f400 3280 and.w r2, r0, #65536 ; 0x10000
  2221. 8004fa0: 429a cmp r2, r3
  2222. 8004fa2: f47f ae71 bne.w 8004c88 <HAL_RCC_OscConfig+0x8>
  2223. 8004fa6: 6a6b ldr r3, [r5, #36] ; 0x24
  2224. (READ_BIT(pll_config, RCC_CFGR_PLLMULL) != RCC_OscInitStruct->PLL.PLLMUL))
  2225. 8004fa8: f400 1070 and.w r0, r0, #3932160 ; 0x3c0000
  2226. return HAL_ERROR;
  2227. 8004fac: 1ac0 subs r0, r0, r3
  2228. 8004fae: bf18 it ne
  2229. 8004fb0: 2001 movne r0, #1
  2230. 8004fb2: e6a8 b.n 8004d06 <HAL_RCC_OscConfig+0x86>
  2231. 8004fb4: 40021000 .word 0x40021000
  2232. 8004fb8: 42420060 .word 0x42420060
  2233. 08004fbc <HAL_RCC_GetSysClockFreq>:
  2234. {
  2235. 8004fbc: b530 push {r4, r5, lr}
  2236. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2237. 8004fbe: 4b19 ldr r3, [pc, #100] ; (8005024 <HAL_RCC_GetSysClockFreq+0x68>)
  2238. {
  2239. 8004fc0: b087 sub sp, #28
  2240. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2241. 8004fc2: ac02 add r4, sp, #8
  2242. 8004fc4: f103 0510 add.w r5, r3, #16
  2243. 8004fc8: 4622 mov r2, r4
  2244. 8004fca: 6818 ldr r0, [r3, #0]
  2245. 8004fcc: 6859 ldr r1, [r3, #4]
  2246. 8004fce: 3308 adds r3, #8
  2247. 8004fd0: c203 stmia r2!, {r0, r1}
  2248. 8004fd2: 42ab cmp r3, r5
  2249. 8004fd4: 4614 mov r4, r2
  2250. 8004fd6: d1f7 bne.n 8004fc8 <HAL_RCC_GetSysClockFreq+0xc>
  2251. const uint8_t aPredivFactorTable[2] = {1, 2};
  2252. 8004fd8: 2301 movs r3, #1
  2253. 8004fda: f88d 3004 strb.w r3, [sp, #4]
  2254. 8004fde: 2302 movs r3, #2
  2255. tmpreg = RCC->CFGR;
  2256. 8004fe0: 4911 ldr r1, [pc, #68] ; (8005028 <HAL_RCC_GetSysClockFreq+0x6c>)
  2257. const uint8_t aPredivFactorTable[2] = {1, 2};
  2258. 8004fe2: f88d 3005 strb.w r3, [sp, #5]
  2259. tmpreg = RCC->CFGR;
  2260. 8004fe6: 684b ldr r3, [r1, #4]
  2261. switch (tmpreg & RCC_CFGR_SWS)
  2262. 8004fe8: f003 020c and.w r2, r3, #12
  2263. 8004fec: 2a08 cmp r2, #8
  2264. 8004fee: d117 bne.n 8005020 <HAL_RCC_GetSysClockFreq+0x64>
  2265. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2266. 8004ff0: f3c3 4283 ubfx r2, r3, #18, #4
  2267. 8004ff4: a806 add r0, sp, #24
  2268. 8004ff6: 4402 add r2, r0
  2269. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2270. 8004ff8: 03db lsls r3, r3, #15
  2271. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2272. 8004ffa: f812 2c10 ldrb.w r2, [r2, #-16]
  2273. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2274. 8004ffe: d50c bpl.n 800501a <HAL_RCC_GetSysClockFreq+0x5e>
  2275. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2276. 8005000: 684b ldr r3, [r1, #4]
  2277. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2278. 8005002: 480a ldr r0, [pc, #40] ; (800502c <HAL_RCC_GetSysClockFreq+0x70>)
  2279. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2280. 8005004: f3c3 4340 ubfx r3, r3, #17, #1
  2281. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2282. 8005008: 4350 muls r0, r2
  2283. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2284. 800500a: aa06 add r2, sp, #24
  2285. 800500c: 4413 add r3, r2
  2286. 800500e: f813 3c14 ldrb.w r3, [r3, #-20]
  2287. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2288. 8005012: fbb0 f0f3 udiv r0, r0, r3
  2289. }
  2290. 8005016: b007 add sp, #28
  2291. 8005018: bd30 pop {r4, r5, pc}
  2292. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2293. 800501a: 4805 ldr r0, [pc, #20] ; (8005030 <HAL_RCC_GetSysClockFreq+0x74>)
  2294. 800501c: 4350 muls r0, r2
  2295. 800501e: e7fa b.n 8005016 <HAL_RCC_GetSysClockFreq+0x5a>
  2296. sysclockfreq = HSE_VALUE;
  2297. 8005020: 4802 ldr r0, [pc, #8] ; (800502c <HAL_RCC_GetSysClockFreq+0x70>)
  2298. return sysclockfreq;
  2299. 8005022: e7f8 b.n 8005016 <HAL_RCC_GetSysClockFreq+0x5a>
  2300. 8005024: 08007604 .word 0x08007604
  2301. 8005028: 40021000 .word 0x40021000
  2302. 800502c: 007a1200 .word 0x007a1200
  2303. 8005030: 003d0900 .word 0x003d0900
  2304. 08005034 <HAL_RCC_ClockConfig>:
  2305. {
  2306. 8005034: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2307. 8005038: 460d mov r5, r1
  2308. if (RCC_ClkInitStruct == NULL)
  2309. 800503a: 4604 mov r4, r0
  2310. 800503c: b910 cbnz r0, 8005044 <HAL_RCC_ClockConfig+0x10>
  2311. return HAL_ERROR;
  2312. 800503e: 2001 movs r0, #1
  2313. 8005040: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2314. if (FLatency > __HAL_FLASH_GET_LATENCY())
  2315. 8005044: 4a45 ldr r2, [pc, #276] ; (800515c <HAL_RCC_ClockConfig+0x128>)
  2316. 8005046: 6813 ldr r3, [r2, #0]
  2317. 8005048: f003 0307 and.w r3, r3, #7
  2318. 800504c: 428b cmp r3, r1
  2319. 800504e: d329 bcc.n 80050a4 <HAL_RCC_ClockConfig+0x70>
  2320. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2321. 8005050: 6821 ldr r1, [r4, #0]
  2322. 8005052: 078e lsls r6, r1, #30
  2323. 8005054: d431 bmi.n 80050ba <HAL_RCC_ClockConfig+0x86>
  2324. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2325. 8005056: 07ca lsls r2, r1, #31
  2326. 8005058: d444 bmi.n 80050e4 <HAL_RCC_ClockConfig+0xb0>
  2327. if (FLatency < __HAL_FLASH_GET_LATENCY())
  2328. 800505a: 4a40 ldr r2, [pc, #256] ; (800515c <HAL_RCC_ClockConfig+0x128>)
  2329. 800505c: 6813 ldr r3, [r2, #0]
  2330. 800505e: f003 0307 and.w r3, r3, #7
  2331. 8005062: 429d cmp r5, r3
  2332. 8005064: d367 bcc.n 8005136 <HAL_RCC_ClockConfig+0x102>
  2333. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2334. 8005066: 6822 ldr r2, [r4, #0]
  2335. 8005068: 4d3d ldr r5, [pc, #244] ; (8005160 <HAL_RCC_ClockConfig+0x12c>)
  2336. 800506a: f012 0f04 tst.w r2, #4
  2337. 800506e: d16e bne.n 800514e <HAL_RCC_ClockConfig+0x11a>
  2338. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2339. 8005070: 0713 lsls r3, r2, #28
  2340. 8005072: d506 bpl.n 8005082 <HAL_RCC_ClockConfig+0x4e>
  2341. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2342. 8005074: 686b ldr r3, [r5, #4]
  2343. 8005076: 6922 ldr r2, [r4, #16]
  2344. 8005078: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2345. 800507c: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2346. 8005080: 606b str r3, [r5, #4]
  2347. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos];
  2348. 8005082: f7ff ff9b bl 8004fbc <HAL_RCC_GetSysClockFreq>
  2349. 8005086: 686b ldr r3, [r5, #4]
  2350. 8005088: 4a36 ldr r2, [pc, #216] ; (8005164 <HAL_RCC_ClockConfig+0x130>)
  2351. 800508a: f3c3 1303 ubfx r3, r3, #4, #4
  2352. 800508e: 5cd3 ldrb r3, [r2, r3]
  2353. 8005090: 40d8 lsrs r0, r3
  2354. 8005092: 4b35 ldr r3, [pc, #212] ; (8005168 <HAL_RCC_ClockConfig+0x134>)
  2355. 8005094: 6018 str r0, [r3, #0]
  2356. HAL_InitTick(uwTickPrio);
  2357. 8005096: 4b35 ldr r3, [pc, #212] ; (800516c <HAL_RCC_ClockConfig+0x138>)
  2358. 8005098: 6818 ldr r0, [r3, #0]
  2359. 800509a: f7ff f8c3 bl 8004224 <HAL_InitTick>
  2360. return HAL_OK;
  2361. 800509e: 2000 movs r0, #0
  2362. 80050a0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2363. __HAL_FLASH_SET_LATENCY(FLatency);
  2364. 80050a4: 6813 ldr r3, [r2, #0]
  2365. 80050a6: f023 0307 bic.w r3, r3, #7
  2366. 80050aa: 430b orrs r3, r1
  2367. 80050ac: 6013 str r3, [r2, #0]
  2368. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  2369. 80050ae: 6813 ldr r3, [r2, #0]
  2370. 80050b0: f003 0307 and.w r3, r3, #7
  2371. 80050b4: 4299 cmp r1, r3
  2372. 80050b6: d1c2 bne.n 800503e <HAL_RCC_ClockConfig+0xa>
  2373. 80050b8: e7ca b.n 8005050 <HAL_RCC_ClockConfig+0x1c>
  2374. 80050ba: 4b29 ldr r3, [pc, #164] ; (8005160 <HAL_RCC_ClockConfig+0x12c>)
  2375. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2376. 80050bc: f011 0f04 tst.w r1, #4
  2377. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2378. 80050c0: bf1e ittt ne
  2379. 80050c2: 685a ldrne r2, [r3, #4]
  2380. 80050c4: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2381. 80050c8: 605a strne r2, [r3, #4]
  2382. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2383. 80050ca: 0708 lsls r0, r1, #28
  2384. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2385. 80050cc: bf42 ittt mi
  2386. 80050ce: 685a ldrmi r2, [r3, #4]
  2387. 80050d0: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2388. 80050d4: 605a strmi r2, [r3, #4]
  2389. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2390. 80050d6: 685a ldr r2, [r3, #4]
  2391. 80050d8: 68a0 ldr r0, [r4, #8]
  2392. 80050da: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2393. 80050de: 4302 orrs r2, r0
  2394. 80050e0: 605a str r2, [r3, #4]
  2395. 80050e2: e7b8 b.n 8005056 <HAL_RCC_ClockConfig+0x22>
  2396. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2397. 80050e4: 6862 ldr r2, [r4, #4]
  2398. 80050e6: 4e1e ldr r6, [pc, #120] ; (8005160 <HAL_RCC_ClockConfig+0x12c>)
  2399. 80050e8: 2a01 cmp r2, #1
  2400. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2401. 80050ea: 6833 ldr r3, [r6, #0]
  2402. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2403. 80050ec: d11b bne.n 8005126 <HAL_RCC_ClockConfig+0xf2>
  2404. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2405. 80050ee: f413 3f00 tst.w r3, #131072 ; 0x20000
  2406. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2407. 80050f2: d0a4 beq.n 800503e <HAL_RCC_ClockConfig+0xa>
  2408. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2409. 80050f4: 6873 ldr r3, [r6, #4]
  2410. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  2411. 80050f6: f241 3888 movw r8, #5000 ; 0x1388
  2412. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2413. 80050fa: f023 0303 bic.w r3, r3, #3
  2414. 80050fe: 4313 orrs r3, r2
  2415. 8005100: 6073 str r3, [r6, #4]
  2416. tickstart = HAL_GetTick();
  2417. 8005102: f7ff f8d1 bl 80042a8 <HAL_GetTick>
  2418. 8005106: 4607 mov r7, r0
  2419. while (__HAL_RCC_GET_SYSCLK_SOURCE() != (RCC_ClkInitStruct->SYSCLKSource << RCC_CFGR_SWS_Pos))
  2420. 8005108: 6873 ldr r3, [r6, #4]
  2421. 800510a: 6862 ldr r2, [r4, #4]
  2422. 800510c: f003 030c and.w r3, r3, #12
  2423. 8005110: ebb3 0f82 cmp.w r3, r2, lsl #2
  2424. 8005114: d0a1 beq.n 800505a <HAL_RCC_ClockConfig+0x26>
  2425. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  2426. 8005116: f7ff f8c7 bl 80042a8 <HAL_GetTick>
  2427. 800511a: 1bc0 subs r0, r0, r7
  2428. 800511c: 4540 cmp r0, r8
  2429. 800511e: d9f3 bls.n 8005108 <HAL_RCC_ClockConfig+0xd4>
  2430. return HAL_TIMEOUT;
  2431. 8005120: 2003 movs r0, #3
  2432. }
  2433. 8005122: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2434. else if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2435. 8005126: 2a02 cmp r2, #2
  2436. 8005128: d102 bne.n 8005130 <HAL_RCC_ClockConfig+0xfc>
  2437. if (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2438. 800512a: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2439. 800512e: e7e0 b.n 80050f2 <HAL_RCC_ClockConfig+0xbe>
  2440. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2441. 8005130: f013 0f02 tst.w r3, #2
  2442. 8005134: e7dd b.n 80050f2 <HAL_RCC_ClockConfig+0xbe>
  2443. __HAL_FLASH_SET_LATENCY(FLatency);
  2444. 8005136: 6813 ldr r3, [r2, #0]
  2445. 8005138: f023 0307 bic.w r3, r3, #7
  2446. 800513c: 432b orrs r3, r5
  2447. 800513e: 6013 str r3, [r2, #0]
  2448. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  2449. 8005140: 6813 ldr r3, [r2, #0]
  2450. 8005142: f003 0307 and.w r3, r3, #7
  2451. 8005146: 429d cmp r5, r3
  2452. 8005148: f47f af79 bne.w 800503e <HAL_RCC_ClockConfig+0xa>
  2453. 800514c: e78b b.n 8005066 <HAL_RCC_ClockConfig+0x32>
  2454. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2455. 800514e: 686b ldr r3, [r5, #4]
  2456. 8005150: 68e1 ldr r1, [r4, #12]
  2457. 8005152: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2458. 8005156: 430b orrs r3, r1
  2459. 8005158: 606b str r3, [r5, #4]
  2460. 800515a: e789 b.n 8005070 <HAL_RCC_ClockConfig+0x3c>
  2461. 800515c: 40022000 .word 0x40022000
  2462. 8005160: 40021000 .word 0x40021000
  2463. 8005164: 080076a4 .word 0x080076a4
  2464. 8005168: 20000208 .word 0x20000208
  2465. 800516c: 20000004 .word 0x20000004
  2466. 08005170 <HAL_RCC_GetPCLK1Freq>:
  2467. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2468. 8005170: 4b04 ldr r3, [pc, #16] ; (8005184 <HAL_RCC_GetPCLK1Freq+0x14>)
  2469. 8005172: 4a05 ldr r2, [pc, #20] ; (8005188 <HAL_RCC_GetPCLK1Freq+0x18>)
  2470. 8005174: 685b ldr r3, [r3, #4]
  2471. 8005176: f3c3 2302 ubfx r3, r3, #8, #3
  2472. 800517a: 5cd3 ldrb r3, [r2, r3]
  2473. 800517c: 4a03 ldr r2, [pc, #12] ; (800518c <HAL_RCC_GetPCLK1Freq+0x1c>)
  2474. 800517e: 6810 ldr r0, [r2, #0]
  2475. }
  2476. 8005180: 40d8 lsrs r0, r3
  2477. 8005182: 4770 bx lr
  2478. 8005184: 40021000 .word 0x40021000
  2479. 8005188: 080076b4 .word 0x080076b4
  2480. 800518c: 20000208 .word 0x20000208
  2481. 08005190 <HAL_RCC_GetPCLK2Freq>:
  2482. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2483. 8005190: 4b04 ldr r3, [pc, #16] ; (80051a4 <HAL_RCC_GetPCLK2Freq+0x14>)
  2484. 8005192: 4a05 ldr r2, [pc, #20] ; (80051a8 <HAL_RCC_GetPCLK2Freq+0x18>)
  2485. 8005194: 685b ldr r3, [r3, #4]
  2486. 8005196: f3c3 23c2 ubfx r3, r3, #11, #3
  2487. 800519a: 5cd3 ldrb r3, [r2, r3]
  2488. 800519c: 4a03 ldr r2, [pc, #12] ; (80051ac <HAL_RCC_GetPCLK2Freq+0x1c>)
  2489. 800519e: 6810 ldr r0, [r2, #0]
  2490. }
  2491. 80051a0: 40d8 lsrs r0, r3
  2492. 80051a2: 4770 bx lr
  2493. 80051a4: 40021000 .word 0x40021000
  2494. 80051a8: 080076b4 .word 0x080076b4
  2495. 80051ac: 20000208 .word 0x20000208
  2496. 080051b0 <HAL_RCCEx_PeriphCLKConfig>:
  2497. /* Check the parameters */
  2498. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  2499. /*------------------------------- RTC/LCD Configuration ------------------------*/
  2500. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2501. 80051b0: 6803 ldr r3, [r0, #0]
  2502. {
  2503. 80051b2: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2504. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2505. 80051b6: 07d9 lsls r1, r3, #31
  2506. {
  2507. 80051b8: 4605 mov r5, r0
  2508. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2509. 80051ba: d520 bpl.n 80051fe <HAL_RCCEx_PeriphCLKConfig+0x4e>
  2510. FlagStatus pwrclkchanged = RESET;
  2511. /* As soon as function is called to change RTC clock source, activation of the
  2512. power domain is done. */
  2513. /* Requires to enable write access to Backup Domain of necessary */
  2514. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  2515. 80051bc: 4c35 ldr r4, [pc, #212] ; (8005294 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2516. 80051be: 69e3 ldr r3, [r4, #28]
  2517. 80051c0: 00da lsls r2, r3, #3
  2518. 80051c2: d432 bmi.n 800522a <HAL_RCCEx_PeriphCLKConfig+0x7a>
  2519. {
  2520. __HAL_RCC_PWR_CLK_ENABLE();
  2521. pwrclkchanged = SET;
  2522. 80051c4: 2701 movs r7, #1
  2523. __HAL_RCC_PWR_CLK_ENABLE();
  2524. 80051c6: 69e3 ldr r3, [r4, #28]
  2525. 80051c8: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2526. 80051cc: 61e3 str r3, [r4, #28]
  2527. 80051ce: 69e3 ldr r3, [r4, #28]
  2528. 80051d0: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2529. 80051d4: 9301 str r3, [sp, #4]
  2530. 80051d6: 9b01 ldr r3, [sp, #4]
  2531. }
  2532. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2533. 80051d8: 4e2f ldr r6, [pc, #188] ; (8005298 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  2534. 80051da: 6833 ldr r3, [r6, #0]
  2535. 80051dc: 05db lsls r3, r3, #23
  2536. 80051de: d526 bpl.n 800522e <HAL_RCCEx_PeriphCLKConfig+0x7e>
  2537. }
  2538. }
  2539. }
  2540. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  2541. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  2542. 80051e0: 6a23 ldr r3, [r4, #32]
  2543. if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  2544. 80051e2: f413 7340 ands.w r3, r3, #768 ; 0x300
  2545. 80051e6: d136 bne.n 8005256 <HAL_RCCEx_PeriphCLKConfig+0xa6>
  2546. return HAL_TIMEOUT;
  2547. }
  2548. }
  2549. }
  2550. }
  2551. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  2552. 80051e8: 6a23 ldr r3, [r4, #32]
  2553. 80051ea: 686a ldr r2, [r5, #4]
  2554. 80051ec: f423 7340 bic.w r3, r3, #768 ; 0x300
  2555. 80051f0: 4313 orrs r3, r2
  2556. 80051f2: 6223 str r3, [r4, #32]
  2557. /* Require to disable power clock if necessary */
  2558. if (pwrclkchanged == SET)
  2559. 80051f4: b11f cbz r7, 80051fe <HAL_RCCEx_PeriphCLKConfig+0x4e>
  2560. {
  2561. __HAL_RCC_PWR_CLK_DISABLE();
  2562. 80051f6: 69e3 ldr r3, [r4, #28]
  2563. 80051f8: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2564. 80051fc: 61e3 str r3, [r4, #28]
  2565. }
  2566. }
  2567. /*------------------------------ ADC clock Configuration ------------------*/
  2568. if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  2569. 80051fe: 6828 ldr r0, [r5, #0]
  2570. 8005200: 0783 lsls r3, r0, #30
  2571. 8005202: d506 bpl.n 8005212 <HAL_RCCEx_PeriphCLKConfig+0x62>
  2572. {
  2573. /* Check the parameters */
  2574. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  2575. /* Configure the ADC clock source */
  2576. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  2577. 8005204: 4a23 ldr r2, [pc, #140] ; (8005294 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2578. 8005206: 68a9 ldr r1, [r5, #8]
  2579. 8005208: 6853 ldr r3, [r2, #4]
  2580. 800520a: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  2581. 800520e: 430b orrs r3, r1
  2582. 8005210: 6053 str r3, [r2, #4]
  2583. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  2584. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  2585. || defined(STM32F105xC) || defined(STM32F107xC)
  2586. /*------------------------------ USB clock Configuration ------------------*/
  2587. if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  2588. 8005212: f010 0010 ands.w r0, r0, #16
  2589. 8005216: d01b beq.n 8005250 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  2590. {
  2591. /* Check the parameters */
  2592. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  2593. /* Configure the USB clock source */
  2594. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  2595. 8005218: 4a1e ldr r2, [pc, #120] ; (8005294 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2596. 800521a: 6969 ldr r1, [r5, #20]
  2597. 800521c: 6853 ldr r3, [r2, #4]
  2598. }
  2599. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  2600. return HAL_OK;
  2601. 800521e: 2000 movs r0, #0
  2602. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  2603. 8005220: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  2604. 8005224: 430b orrs r3, r1
  2605. 8005226: 6053 str r3, [r2, #4]
  2606. 8005228: e012 b.n 8005250 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  2607. FlagStatus pwrclkchanged = RESET;
  2608. 800522a: 2700 movs r7, #0
  2609. 800522c: e7d4 b.n 80051d8 <HAL_RCCEx_PeriphCLKConfig+0x28>
  2610. SET_BIT(PWR->CR, PWR_CR_DBP);
  2611. 800522e: 6833 ldr r3, [r6, #0]
  2612. 8005230: f443 7380 orr.w r3, r3, #256 ; 0x100
  2613. 8005234: 6033 str r3, [r6, #0]
  2614. tickstart = HAL_GetTick();
  2615. 8005236: f7ff f837 bl 80042a8 <HAL_GetTick>
  2616. 800523a: 4680 mov r8, r0
  2617. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2618. 800523c: 6833 ldr r3, [r6, #0]
  2619. 800523e: 05d8 lsls r0, r3, #23
  2620. 8005240: d4ce bmi.n 80051e0 <HAL_RCCEx_PeriphCLKConfig+0x30>
  2621. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2622. 8005242: f7ff f831 bl 80042a8 <HAL_GetTick>
  2623. 8005246: eba0 0008 sub.w r0, r0, r8
  2624. 800524a: 2864 cmp r0, #100 ; 0x64
  2625. 800524c: d9f6 bls.n 800523c <HAL_RCCEx_PeriphCLKConfig+0x8c>
  2626. return HAL_TIMEOUT;
  2627. 800524e: 2003 movs r0, #3
  2628. }
  2629. 8005250: b002 add sp, #8
  2630. 8005252: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2631. if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  2632. 8005256: 686a ldr r2, [r5, #4]
  2633. 8005258: f402 7240 and.w r2, r2, #768 ; 0x300
  2634. 800525c: 4293 cmp r3, r2
  2635. 800525e: d0c3 beq.n 80051e8 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2636. __HAL_RCC_BACKUPRESET_FORCE();
  2637. 8005260: 2001 movs r0, #1
  2638. 8005262: 4a0e ldr r2, [pc, #56] ; (800529c <HAL_RCCEx_PeriphCLKConfig+0xec>)
  2639. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  2640. 8005264: 6a23 ldr r3, [r4, #32]
  2641. __HAL_RCC_BACKUPRESET_FORCE();
  2642. 8005266: 6010 str r0, [r2, #0]
  2643. __HAL_RCC_BACKUPRESET_RELEASE();
  2644. 8005268: 2000 movs r0, #0
  2645. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  2646. 800526a: f423 7140 bic.w r1, r3, #768 ; 0x300
  2647. __HAL_RCC_BACKUPRESET_RELEASE();
  2648. 800526e: 6010 str r0, [r2, #0]
  2649. RCC->BDCR = temp_reg;
  2650. 8005270: 6221 str r1, [r4, #32]
  2651. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  2652. 8005272: 07d9 lsls r1, r3, #31
  2653. 8005274: d5b8 bpl.n 80051e8 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2654. tickstart = HAL_GetTick();
  2655. 8005276: f7ff f817 bl 80042a8 <HAL_GetTick>
  2656. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2657. 800527a: f241 3888 movw r8, #5000 ; 0x1388
  2658. tickstart = HAL_GetTick();
  2659. 800527e: 4606 mov r6, r0
  2660. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2661. 8005280: 6a23 ldr r3, [r4, #32]
  2662. 8005282: 079a lsls r2, r3, #30
  2663. 8005284: d4b0 bmi.n 80051e8 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2664. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2665. 8005286: f7ff f80f bl 80042a8 <HAL_GetTick>
  2666. 800528a: 1b80 subs r0, r0, r6
  2667. 800528c: 4540 cmp r0, r8
  2668. 800528e: d9f7 bls.n 8005280 <HAL_RCCEx_PeriphCLKConfig+0xd0>
  2669. 8005290: e7dd b.n 800524e <HAL_RCCEx_PeriphCLKConfig+0x9e>
  2670. 8005292: bf00 nop
  2671. 8005294: 40021000 .word 0x40021000
  2672. 8005298: 40007000 .word 0x40007000
  2673. 800529c: 42420440 .word 0x42420440
  2674. 080052a0 <HAL_TIM_Base_Start_IT>:
  2675. /* Check the parameters */
  2676. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2677. /* Enable the TIM Update interrupt */
  2678. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2679. 80052a0: 6803 ldr r3, [r0, #0]
  2680. __HAL_TIM_ENABLE(htim);
  2681. }
  2682. /* Return function status */
  2683. return HAL_OK;
  2684. }
  2685. 80052a2: 2000 movs r0, #0
  2686. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2687. 80052a4: 68da ldr r2, [r3, #12]
  2688. 80052a6: f042 0201 orr.w r2, r2, #1
  2689. 80052aa: 60da str r2, [r3, #12]
  2690. tmpsmcr = htim->Instance->SMCR & TIM_SMCR_SMS;
  2691. 80052ac: 689a ldr r2, [r3, #8]
  2692. 80052ae: f002 0207 and.w r2, r2, #7
  2693. if (!IS_TIM_SLAVEMODE_TRIGGER_ENABLED(tmpsmcr))
  2694. 80052b2: 2a06 cmp r2, #6
  2695. __HAL_TIM_ENABLE(htim);
  2696. 80052b4: bf1e ittt ne
  2697. 80052b6: 681a ldrne r2, [r3, #0]
  2698. 80052b8: f042 0201 orrne.w r2, r2, #1
  2699. 80052bc: 601a strne r2, [r3, #0]
  2700. }
  2701. 80052be: 4770 bx lr
  2702. 080052c0 <HAL_TIM_OC_DelayElapsedCallback>:
  2703. 80052c0: 4770 bx lr
  2704. 080052c2 <HAL_TIM_IC_CaptureCallback>:
  2705. 80052c2: 4770 bx lr
  2706. 080052c4 <HAL_TIM_PWM_PulseFinishedCallback>:
  2707. 80052c4: 4770 bx lr
  2708. 080052c6 <HAL_TIM_TriggerCallback>:
  2709. 80052c6: 4770 bx lr
  2710. 080052c8 <HAL_TIM_IRQHandler>:
  2711. * @retval None
  2712. */
  2713. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2714. {
  2715. /* Capture compare 1 event */
  2716. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2717. 80052c8: 6803 ldr r3, [r0, #0]
  2718. {
  2719. 80052ca: b510 push {r4, lr}
  2720. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2721. 80052cc: 691a ldr r2, [r3, #16]
  2722. {
  2723. 80052ce: 4604 mov r4, r0
  2724. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2725. 80052d0: 0791 lsls r1, r2, #30
  2726. 80052d2: d50e bpl.n 80052f2 <HAL_TIM_IRQHandler+0x2a>
  2727. {
  2728. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) != RESET)
  2729. 80052d4: 68da ldr r2, [r3, #12]
  2730. 80052d6: 0792 lsls r2, r2, #30
  2731. 80052d8: d50b bpl.n 80052f2 <HAL_TIM_IRQHandler+0x2a>
  2732. {
  2733. {
  2734. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2735. 80052da: f06f 0202 mvn.w r2, #2
  2736. 80052de: 611a str r2, [r3, #16]
  2737. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2738. 80052e0: 2201 movs r2, #1
  2739. /* Input capture event */
  2740. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2741. 80052e2: 699b ldr r3, [r3, #24]
  2742. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2743. 80052e4: 7702 strb r2, [r0, #28]
  2744. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2745. 80052e6: 079b lsls r3, r3, #30
  2746. 80052e8: d077 beq.n 80053da <HAL_TIM_IRQHandler+0x112>
  2747. {
  2748. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2749. htim->IC_CaptureCallback(htim);
  2750. #else
  2751. HAL_TIM_IC_CaptureCallback(htim);
  2752. 80052ea: f7ff ffea bl 80052c2 <HAL_TIM_IC_CaptureCallback>
  2753. #else
  2754. HAL_TIM_OC_DelayElapsedCallback(htim);
  2755. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2756. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2757. }
  2758. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2759. 80052ee: 2300 movs r3, #0
  2760. 80052f0: 7723 strb r3, [r4, #28]
  2761. }
  2762. }
  2763. }
  2764. /* Capture compare 2 event */
  2765. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2766. 80052f2: 6823 ldr r3, [r4, #0]
  2767. 80052f4: 691a ldr r2, [r3, #16]
  2768. 80052f6: 0750 lsls r0, r2, #29
  2769. 80052f8: d510 bpl.n 800531c <HAL_TIM_IRQHandler+0x54>
  2770. {
  2771. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) != RESET)
  2772. 80052fa: 68da ldr r2, [r3, #12]
  2773. 80052fc: 0751 lsls r1, r2, #29
  2774. 80052fe: d50d bpl.n 800531c <HAL_TIM_IRQHandler+0x54>
  2775. {
  2776. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2777. 8005300: f06f 0204 mvn.w r2, #4
  2778. 8005304: 611a str r2, [r3, #16]
  2779. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2780. 8005306: 2202 movs r2, #2
  2781. /* Input capture event */
  2782. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2783. 8005308: 699b ldr r3, [r3, #24]
  2784. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2785. 800530a: 7722 strb r2, [r4, #28]
  2786. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2787. 800530c: f413 7f40 tst.w r3, #768 ; 0x300
  2788. {
  2789. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2790. htim->IC_CaptureCallback(htim);
  2791. #else
  2792. HAL_TIM_IC_CaptureCallback(htim);
  2793. 8005310: 4620 mov r0, r4
  2794. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2795. 8005312: d068 beq.n 80053e6 <HAL_TIM_IRQHandler+0x11e>
  2796. HAL_TIM_IC_CaptureCallback(htim);
  2797. 8005314: f7ff ffd5 bl 80052c2 <HAL_TIM_IC_CaptureCallback>
  2798. #else
  2799. HAL_TIM_OC_DelayElapsedCallback(htim);
  2800. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2801. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2802. }
  2803. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2804. 8005318: 2300 movs r3, #0
  2805. 800531a: 7723 strb r3, [r4, #28]
  2806. }
  2807. }
  2808. /* Capture compare 3 event */
  2809. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2810. 800531c: 6823 ldr r3, [r4, #0]
  2811. 800531e: 691a ldr r2, [r3, #16]
  2812. 8005320: 0712 lsls r2, r2, #28
  2813. 8005322: d50f bpl.n 8005344 <HAL_TIM_IRQHandler+0x7c>
  2814. {
  2815. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) != RESET)
  2816. 8005324: 68da ldr r2, [r3, #12]
  2817. 8005326: 0710 lsls r0, r2, #28
  2818. 8005328: d50c bpl.n 8005344 <HAL_TIM_IRQHandler+0x7c>
  2819. {
  2820. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2821. 800532a: f06f 0208 mvn.w r2, #8
  2822. 800532e: 611a str r2, [r3, #16]
  2823. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2824. 8005330: 2204 movs r2, #4
  2825. /* Input capture event */
  2826. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2827. 8005332: 69db ldr r3, [r3, #28]
  2828. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2829. 8005334: 7722 strb r2, [r4, #28]
  2830. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2831. 8005336: 0799 lsls r1, r3, #30
  2832. {
  2833. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2834. htim->IC_CaptureCallback(htim);
  2835. #else
  2836. HAL_TIM_IC_CaptureCallback(htim);
  2837. 8005338: 4620 mov r0, r4
  2838. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2839. 800533a: d05a beq.n 80053f2 <HAL_TIM_IRQHandler+0x12a>
  2840. HAL_TIM_IC_CaptureCallback(htim);
  2841. 800533c: f7ff ffc1 bl 80052c2 <HAL_TIM_IC_CaptureCallback>
  2842. #else
  2843. HAL_TIM_OC_DelayElapsedCallback(htim);
  2844. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2845. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2846. }
  2847. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2848. 8005340: 2300 movs r3, #0
  2849. 8005342: 7723 strb r3, [r4, #28]
  2850. }
  2851. }
  2852. /* Capture compare 4 event */
  2853. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2854. 8005344: 6823 ldr r3, [r4, #0]
  2855. 8005346: 691a ldr r2, [r3, #16]
  2856. 8005348: 06d2 lsls r2, r2, #27
  2857. 800534a: d510 bpl.n 800536e <HAL_TIM_IRQHandler+0xa6>
  2858. {
  2859. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) != RESET)
  2860. 800534c: 68da ldr r2, [r3, #12]
  2861. 800534e: 06d0 lsls r0, r2, #27
  2862. 8005350: d50d bpl.n 800536e <HAL_TIM_IRQHandler+0xa6>
  2863. {
  2864. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2865. 8005352: f06f 0210 mvn.w r2, #16
  2866. 8005356: 611a str r2, [r3, #16]
  2867. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2868. 8005358: 2208 movs r2, #8
  2869. /* Input capture event */
  2870. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2871. 800535a: 69db ldr r3, [r3, #28]
  2872. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2873. 800535c: 7722 strb r2, [r4, #28]
  2874. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2875. 800535e: f413 7f40 tst.w r3, #768 ; 0x300
  2876. {
  2877. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2878. htim->IC_CaptureCallback(htim);
  2879. #else
  2880. HAL_TIM_IC_CaptureCallback(htim);
  2881. 8005362: 4620 mov r0, r4
  2882. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2883. 8005364: d04b beq.n 80053fe <HAL_TIM_IRQHandler+0x136>
  2884. HAL_TIM_IC_CaptureCallback(htim);
  2885. 8005366: f7ff ffac bl 80052c2 <HAL_TIM_IC_CaptureCallback>
  2886. #else
  2887. HAL_TIM_OC_DelayElapsedCallback(htim);
  2888. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2889. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2890. }
  2891. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2892. 800536a: 2300 movs r3, #0
  2893. 800536c: 7723 strb r3, [r4, #28]
  2894. }
  2895. }
  2896. /* TIM Update event */
  2897. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2898. 800536e: 6823 ldr r3, [r4, #0]
  2899. 8005370: 691a ldr r2, [r3, #16]
  2900. 8005372: 07d1 lsls r1, r2, #31
  2901. 8005374: d508 bpl.n 8005388 <HAL_TIM_IRQHandler+0xc0>
  2902. {
  2903. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) != RESET)
  2904. 8005376: 68da ldr r2, [r3, #12]
  2905. 8005378: 07d2 lsls r2, r2, #31
  2906. 800537a: d505 bpl.n 8005388 <HAL_TIM_IRQHandler+0xc0>
  2907. {
  2908. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2909. 800537c: f06f 0201 mvn.w r2, #1
  2910. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2911. htim->PeriodElapsedCallback(htim);
  2912. #else
  2913. HAL_TIM_PeriodElapsedCallback(htim);
  2914. 8005380: 4620 mov r0, r4
  2915. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2916. 8005382: 611a str r2, [r3, #16]
  2917. HAL_TIM_PeriodElapsedCallback(htim);
  2918. 8005384: f000 fbb8 bl 8005af8 <HAL_TIM_PeriodElapsedCallback>
  2919. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2920. }
  2921. }
  2922. /* TIM Break input event */
  2923. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2924. 8005388: 6823 ldr r3, [r4, #0]
  2925. 800538a: 691a ldr r2, [r3, #16]
  2926. 800538c: 0610 lsls r0, r2, #24
  2927. 800538e: d508 bpl.n 80053a2 <HAL_TIM_IRQHandler+0xda>
  2928. {
  2929. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) != RESET)
  2930. 8005390: 68da ldr r2, [r3, #12]
  2931. 8005392: 0611 lsls r1, r2, #24
  2932. 8005394: d505 bpl.n 80053a2 <HAL_TIM_IRQHandler+0xda>
  2933. {
  2934. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2935. 8005396: f06f 0280 mvn.w r2, #128 ; 0x80
  2936. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2937. htim->BreakCallback(htim);
  2938. #else
  2939. HAL_TIMEx_BreakCallback(htim);
  2940. 800539a: 4620 mov r0, r4
  2941. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2942. 800539c: 611a str r2, [r3, #16]
  2943. HAL_TIMEx_BreakCallback(htim);
  2944. 800539e: f000 f8ba bl 8005516 <HAL_TIMEx_BreakCallback>
  2945. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2946. }
  2947. }
  2948. /* TIM Trigger detection event */
  2949. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2950. 80053a2: 6823 ldr r3, [r4, #0]
  2951. 80053a4: 691a ldr r2, [r3, #16]
  2952. 80053a6: 0652 lsls r2, r2, #25
  2953. 80053a8: d508 bpl.n 80053bc <HAL_TIM_IRQHandler+0xf4>
  2954. {
  2955. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) != RESET)
  2956. 80053aa: 68da ldr r2, [r3, #12]
  2957. 80053ac: 0650 lsls r0, r2, #25
  2958. 80053ae: d505 bpl.n 80053bc <HAL_TIM_IRQHandler+0xf4>
  2959. {
  2960. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2961. 80053b0: f06f 0240 mvn.w r2, #64 ; 0x40
  2962. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2963. htim->TriggerCallback(htim);
  2964. #else
  2965. HAL_TIM_TriggerCallback(htim);
  2966. 80053b4: 4620 mov r0, r4
  2967. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2968. 80053b6: 611a str r2, [r3, #16]
  2969. HAL_TIM_TriggerCallback(htim);
  2970. 80053b8: f7ff ff85 bl 80052c6 <HAL_TIM_TriggerCallback>
  2971. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2972. }
  2973. }
  2974. /* TIM commutation event */
  2975. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2976. 80053bc: 6823 ldr r3, [r4, #0]
  2977. 80053be: 691a ldr r2, [r3, #16]
  2978. 80053c0: 0691 lsls r1, r2, #26
  2979. 80053c2: d522 bpl.n 800540a <HAL_TIM_IRQHandler+0x142>
  2980. {
  2981. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) != RESET)
  2982. 80053c4: 68da ldr r2, [r3, #12]
  2983. 80053c6: 0692 lsls r2, r2, #26
  2984. 80053c8: d51f bpl.n 800540a <HAL_TIM_IRQHandler+0x142>
  2985. {
  2986. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2987. 80053ca: f06f 0220 mvn.w r2, #32
  2988. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2989. htim->CommutationCallback(htim);
  2990. #else
  2991. HAL_TIMEx_CommutCallback(htim);
  2992. 80053ce: 4620 mov r0, r4
  2993. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2994. }
  2995. }
  2996. }
  2997. 80053d0: e8bd 4010 ldmia.w sp!, {r4, lr}
  2998. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2999. 80053d4: 611a str r2, [r3, #16]
  3000. HAL_TIMEx_CommutCallback(htim);
  3001. 80053d6: f000 b89d b.w 8005514 <HAL_TIMEx_CommutCallback>
  3002. HAL_TIM_OC_DelayElapsedCallback(htim);
  3003. 80053da: f7ff ff71 bl 80052c0 <HAL_TIM_OC_DelayElapsedCallback>
  3004. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3005. 80053de: 4620 mov r0, r4
  3006. 80053e0: f7ff ff70 bl 80052c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3007. 80053e4: e783 b.n 80052ee <HAL_TIM_IRQHandler+0x26>
  3008. HAL_TIM_OC_DelayElapsedCallback(htim);
  3009. 80053e6: f7ff ff6b bl 80052c0 <HAL_TIM_OC_DelayElapsedCallback>
  3010. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3011. 80053ea: 4620 mov r0, r4
  3012. 80053ec: f7ff ff6a bl 80052c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3013. 80053f0: e792 b.n 8005318 <HAL_TIM_IRQHandler+0x50>
  3014. HAL_TIM_OC_DelayElapsedCallback(htim);
  3015. 80053f2: f7ff ff65 bl 80052c0 <HAL_TIM_OC_DelayElapsedCallback>
  3016. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3017. 80053f6: 4620 mov r0, r4
  3018. 80053f8: f7ff ff64 bl 80052c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3019. 80053fc: e7a0 b.n 8005340 <HAL_TIM_IRQHandler+0x78>
  3020. HAL_TIM_OC_DelayElapsedCallback(htim);
  3021. 80053fe: f7ff ff5f bl 80052c0 <HAL_TIM_OC_DelayElapsedCallback>
  3022. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3023. 8005402: 4620 mov r0, r4
  3024. 8005404: f7ff ff5e bl 80052c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3025. 8005408: e7af b.n 800536a <HAL_TIM_IRQHandler+0xa2>
  3026. 800540a: bd10 pop {r4, pc}
  3027. 0800540c <TIM_Base_SetConfig>:
  3028. {
  3029. uint32_t tmpcr1;
  3030. tmpcr1 = TIMx->CR1;
  3031. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  3032. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3033. 800540c: 4a24 ldr r2, [pc, #144] ; (80054a0 <TIM_Base_SetConfig+0x94>)
  3034. tmpcr1 = TIMx->CR1;
  3035. 800540e: 6803 ldr r3, [r0, #0]
  3036. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3037. 8005410: 4290 cmp r0, r2
  3038. 8005412: d012 beq.n 800543a <TIM_Base_SetConfig+0x2e>
  3039. 8005414: f502 6200 add.w r2, r2, #2048 ; 0x800
  3040. 8005418: 4290 cmp r0, r2
  3041. 800541a: d00e beq.n 800543a <TIM_Base_SetConfig+0x2e>
  3042. 800541c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3043. 8005420: d00b beq.n 800543a <TIM_Base_SetConfig+0x2e>
  3044. 8005422: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3045. 8005426: 4290 cmp r0, r2
  3046. 8005428: d007 beq.n 800543a <TIM_Base_SetConfig+0x2e>
  3047. 800542a: f502 6280 add.w r2, r2, #1024 ; 0x400
  3048. 800542e: 4290 cmp r0, r2
  3049. 8005430: d003 beq.n 800543a <TIM_Base_SetConfig+0x2e>
  3050. 8005432: f502 6280 add.w r2, r2, #1024 ; 0x400
  3051. 8005436: 4290 cmp r0, r2
  3052. 8005438: d11d bne.n 8005476 <TIM_Base_SetConfig+0x6a>
  3053. {
  3054. /* Select the Counter Mode */
  3055. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3056. tmpcr1 |= Structure->CounterMode;
  3057. 800543a: 684a ldr r2, [r1, #4]
  3058. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3059. 800543c: f023 0370 bic.w r3, r3, #112 ; 0x70
  3060. tmpcr1 |= Structure->CounterMode;
  3061. 8005440: 4313 orrs r3, r2
  3062. }
  3063. if (IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  3064. 8005442: 4a17 ldr r2, [pc, #92] ; (80054a0 <TIM_Base_SetConfig+0x94>)
  3065. 8005444: 4290 cmp r0, r2
  3066. 8005446: d012 beq.n 800546e <TIM_Base_SetConfig+0x62>
  3067. 8005448: f502 6200 add.w r2, r2, #2048 ; 0x800
  3068. 800544c: 4290 cmp r0, r2
  3069. 800544e: d00e beq.n 800546e <TIM_Base_SetConfig+0x62>
  3070. 8005450: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3071. 8005454: d00b beq.n 800546e <TIM_Base_SetConfig+0x62>
  3072. 8005456: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3073. 800545a: 4290 cmp r0, r2
  3074. 800545c: d007 beq.n 800546e <TIM_Base_SetConfig+0x62>
  3075. 800545e: f502 6280 add.w r2, r2, #1024 ; 0x400
  3076. 8005462: 4290 cmp r0, r2
  3077. 8005464: d003 beq.n 800546e <TIM_Base_SetConfig+0x62>
  3078. 8005466: f502 6280 add.w r2, r2, #1024 ; 0x400
  3079. 800546a: 4290 cmp r0, r2
  3080. 800546c: d103 bne.n 8005476 <TIM_Base_SetConfig+0x6a>
  3081. {
  3082. /* Set the clock division */
  3083. tmpcr1 &= ~TIM_CR1_CKD;
  3084. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  3085. 800546e: 68ca ldr r2, [r1, #12]
  3086. tmpcr1 &= ~TIM_CR1_CKD;
  3087. 8005470: f423 7340 bic.w r3, r3, #768 ; 0x300
  3088. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  3089. 8005474: 4313 orrs r3, r2
  3090. }
  3091. /* Set the auto-reload preload */
  3092. MODIFY_REG(tmpcr1, TIM_CR1_ARPE, Structure->AutoReloadPreload);
  3093. 8005476: 694a ldr r2, [r1, #20]
  3094. 8005478: f023 0380 bic.w r3, r3, #128 ; 0x80
  3095. 800547c: 4313 orrs r3, r2
  3096. TIMx->CR1 = tmpcr1;
  3097. 800547e: 6003 str r3, [r0, #0]
  3098. /* Set the Autoreload value */
  3099. TIMx->ARR = (uint32_t)Structure->Period ;
  3100. 8005480: 688b ldr r3, [r1, #8]
  3101. 8005482: 62c3 str r3, [r0, #44] ; 0x2c
  3102. /* Set the Prescaler value */
  3103. TIMx->PSC = Structure->Prescaler;
  3104. 8005484: 680b ldr r3, [r1, #0]
  3105. 8005486: 6283 str r3, [r0, #40] ; 0x28
  3106. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  3107. 8005488: 4b05 ldr r3, [pc, #20] ; (80054a0 <TIM_Base_SetConfig+0x94>)
  3108. 800548a: 4298 cmp r0, r3
  3109. 800548c: d003 beq.n 8005496 <TIM_Base_SetConfig+0x8a>
  3110. 800548e: f503 6300 add.w r3, r3, #2048 ; 0x800
  3111. 8005492: 4298 cmp r0, r3
  3112. 8005494: d101 bne.n 800549a <TIM_Base_SetConfig+0x8e>
  3113. {
  3114. /* Set the Repetition Counter value */
  3115. TIMx->RCR = Structure->RepetitionCounter;
  3116. 8005496: 690b ldr r3, [r1, #16]
  3117. 8005498: 6303 str r3, [r0, #48] ; 0x30
  3118. }
  3119. /* Generate an update event to reload the Prescaler
  3120. and the repetition counter (only for advanced timer) value immediately */
  3121. TIMx->EGR = TIM_EGR_UG;
  3122. 800549a: 2301 movs r3, #1
  3123. 800549c: 6143 str r3, [r0, #20]
  3124. 800549e: 4770 bx lr
  3125. 80054a0: 40012c00 .word 0x40012c00
  3126. 080054a4 <HAL_TIM_Base_Init>:
  3127. {
  3128. 80054a4: b510 push {r4, lr}
  3129. if (htim == NULL)
  3130. 80054a6: 4604 mov r4, r0
  3131. 80054a8: b1a0 cbz r0, 80054d4 <HAL_TIM_Base_Init+0x30>
  3132. if (htim->State == HAL_TIM_STATE_RESET)
  3133. 80054aa: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  3134. 80054ae: f003 02ff and.w r2, r3, #255 ; 0xff
  3135. 80054b2: b91b cbnz r3, 80054bc <HAL_TIM_Base_Init+0x18>
  3136. htim->Lock = HAL_UNLOCKED;
  3137. 80054b4: f880 203c strb.w r2, [r0, #60] ; 0x3c
  3138. HAL_TIM_Base_MspInit(htim);
  3139. 80054b8: f000 fe0a bl 80060d0 <HAL_TIM_Base_MspInit>
  3140. htim->State = HAL_TIM_STATE_BUSY;
  3141. 80054bc: 2302 movs r3, #2
  3142. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  3143. 80054be: 6820 ldr r0, [r4, #0]
  3144. htim->State = HAL_TIM_STATE_BUSY;
  3145. 80054c0: f884 303d strb.w r3, [r4, #61] ; 0x3d
  3146. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  3147. 80054c4: 1d21 adds r1, r4, #4
  3148. 80054c6: f7ff ffa1 bl 800540c <TIM_Base_SetConfig>
  3149. htim->State = HAL_TIM_STATE_READY;
  3150. 80054ca: 2301 movs r3, #1
  3151. return HAL_OK;
  3152. 80054cc: 2000 movs r0, #0
  3153. htim->State = HAL_TIM_STATE_READY;
  3154. 80054ce: f884 303d strb.w r3, [r4, #61] ; 0x3d
  3155. return HAL_OK;
  3156. 80054d2: bd10 pop {r4, pc}
  3157. return HAL_ERROR;
  3158. 80054d4: 2001 movs r0, #1
  3159. }
  3160. 80054d6: bd10 pop {r4, pc}
  3161. 080054d8 <HAL_TIMEx_MasterConfigSynchronization>:
  3162. assert_param(IS_TIM_SYNCHRO_INSTANCE(htim->Instance));
  3163. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  3164. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  3165. /* Check input state */
  3166. __HAL_LOCK(htim);
  3167. 80054d8: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  3168. {
  3169. 80054dc: b530 push {r4, r5, lr}
  3170. __HAL_LOCK(htim);
  3171. 80054de: 2b01 cmp r3, #1
  3172. 80054e0: f04f 0302 mov.w r3, #2
  3173. 80054e4: d014 beq.n 8005510 <HAL_TIMEx_MasterConfigSynchronization+0x38>
  3174. /* Change the handler state */
  3175. htim->State = HAL_TIM_STATE_BUSY;
  3176. /* Get the TIMx CR2 register value */
  3177. tmpcr2 = htim->Instance->CR2;
  3178. 80054e6: 6804 ldr r4, [r0, #0]
  3179. htim->State = HAL_TIM_STATE_BUSY;
  3180. 80054e8: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3181. tmpcr2 = htim->Instance->CR2;
  3182. 80054ec: 6862 ldr r2, [r4, #4]
  3183. /* Get the TIMx SMCR register value */
  3184. tmpsmcr = htim->Instance->SMCR;
  3185. 80054ee: 68a3 ldr r3, [r4, #8]
  3186. /* Reset the MMS Bits */
  3187. tmpcr2 &= ~TIM_CR2_MMS;
  3188. /* Select the TRGO source */
  3189. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  3190. 80054f0: 680d ldr r5, [r1, #0]
  3191. /* Reset the MSM Bit */
  3192. tmpsmcr &= ~TIM_SMCR_MSM;
  3193. /* Set master mode */
  3194. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  3195. 80054f2: 6849 ldr r1, [r1, #4]
  3196. tmpcr2 &= ~TIM_CR2_MMS;
  3197. 80054f4: f022 0270 bic.w r2, r2, #112 ; 0x70
  3198. tmpsmcr &= ~TIM_SMCR_MSM;
  3199. 80054f8: f023 0380 bic.w r3, r3, #128 ; 0x80
  3200. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  3201. 80054fc: 430b orrs r3, r1
  3202. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  3203. 80054fe: 432a orrs r2, r5
  3204. /* Update TIMx CR2 */
  3205. htim->Instance->CR2 = tmpcr2;
  3206. 8005500: 6062 str r2, [r4, #4]
  3207. /* Update TIMx SMCR */
  3208. htim->Instance->SMCR = tmpsmcr;
  3209. 8005502: 60a3 str r3, [r4, #8]
  3210. /* Change the htim state */
  3211. htim->State = HAL_TIM_STATE_READY;
  3212. 8005504: 2301 movs r3, #1
  3213. 8005506: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3214. __HAL_UNLOCK(htim);
  3215. 800550a: 2300 movs r3, #0
  3216. 800550c: f880 303c strb.w r3, [r0, #60] ; 0x3c
  3217. __HAL_LOCK(htim);
  3218. 8005510: 4618 mov r0, r3
  3219. return HAL_OK;
  3220. }
  3221. 8005512: bd30 pop {r4, r5, pc}
  3222. 08005514 <HAL_TIMEx_CommutCallback>:
  3223. 8005514: 4770 bx lr
  3224. 08005516 <HAL_TIMEx_BreakCallback>:
  3225. * @brief Hall Break detection callback in non-blocking mode
  3226. * @param htim TIM handle
  3227. * @retval None
  3228. */
  3229. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3230. {
  3231. 8005516: 4770 bx lr
  3232. 08005518 <UART_EndRxTransfer>:
  3233. * @retval None
  3234. */
  3235. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3236. {
  3237. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3238. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3239. 8005518: 6803 ldr r3, [r0, #0]
  3240. 800551a: 68da ldr r2, [r3, #12]
  3241. 800551c: f422 7290 bic.w r2, r2, #288 ; 0x120
  3242. 8005520: 60da str r2, [r3, #12]
  3243. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3244. 8005522: 695a ldr r2, [r3, #20]
  3245. 8005524: f022 0201 bic.w r2, r2, #1
  3246. 8005528: 615a str r2, [r3, #20]
  3247. /* At end of Rx process, restore huart->RxState to Ready */
  3248. huart->RxState = HAL_UART_STATE_READY;
  3249. 800552a: 2320 movs r3, #32
  3250. 800552c: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3251. 8005530: 4770 bx lr
  3252. ...
  3253. 08005534 <UART_SetConfig>:
  3254. * @param huart Pointer to a UART_HandleTypeDef structure that contains
  3255. * the configuration information for the specified UART module.
  3256. * @retval None
  3257. */
  3258. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3259. {
  3260. 8005534: b538 push {r3, r4, r5, lr}
  3261. 8005536: 4605 mov r5, r0
  3262. assert_param(IS_UART_MODE(huart->Init.Mode));
  3263. /*-------------------------- USART CR2 Configuration -----------------------*/
  3264. /* Configure the UART Stop Bits: Set STOP[13:12] bits
  3265. according to huart->Init.StopBits value */
  3266. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3267. 8005538: 6803 ldr r3, [r0, #0]
  3268. 800553a: 68c1 ldr r1, [r0, #12]
  3269. 800553c: 691a ldr r2, [r3, #16]
  3270. 800553e: 2419 movs r4, #25
  3271. 8005540: f422 5240 bic.w r2, r2, #12288 ; 0x3000
  3272. 8005544: 430a orrs r2, r1
  3273. 8005546: 611a str r2, [r3, #16]
  3274. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3275. MODIFY_REG(huart->Instance->CR1,
  3276. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3277. tmpreg);
  3278. #else
  3279. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3280. 8005548: 6882 ldr r2, [r0, #8]
  3281. 800554a: 6900 ldr r0, [r0, #16]
  3282. MODIFY_REG(huart->Instance->CR1,
  3283. 800554c: 68d9 ldr r1, [r3, #12]
  3284. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3285. 800554e: 4302 orrs r2, r0
  3286. 8005550: 6968 ldr r0, [r5, #20]
  3287. MODIFY_REG(huart->Instance->CR1,
  3288. 8005552: f421 51b0 bic.w r1, r1, #5632 ; 0x1600
  3289. 8005556: f021 010c bic.w r1, r1, #12
  3290. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3291. 800555a: 4302 orrs r2, r0
  3292. MODIFY_REG(huart->Instance->CR1,
  3293. 800555c: 430a orrs r2, r1
  3294. 800555e: 60da str r2, [r3, #12]
  3295. tmpreg);
  3296. #endif /* USART_CR1_OVER8 */
  3297. /*-------------------------- USART CR3 Configuration -----------------------*/
  3298. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3299. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3300. 8005560: 695a ldr r2, [r3, #20]
  3301. 8005562: 69a9 ldr r1, [r5, #24]
  3302. 8005564: f422 7240 bic.w r2, r2, #768 ; 0x300
  3303. 8005568: 430a orrs r2, r1
  3304. 800556a: 615a str r2, [r3, #20]
  3305. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  3306. }
  3307. }
  3308. #else
  3309. /*-------------------------- USART BRR Configuration ---------------------*/
  3310. if(huart->Instance == USART1)
  3311. 800556c: 4a0d ldr r2, [pc, #52] ; (80055a4 <UART_SetConfig+0x70>)
  3312. 800556e: 4293 cmp r3, r2
  3313. 8005570: d114 bne.n 800559c <UART_SetConfig+0x68>
  3314. {
  3315. pclk = HAL_RCC_GetPCLK2Freq();
  3316. 8005572: f7ff fe0d bl 8005190 <HAL_RCC_GetPCLK2Freq>
  3317. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  3318. }
  3319. else
  3320. {
  3321. pclk = HAL_RCC_GetPCLK1Freq();
  3322. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  3323. 8005576: 4360 muls r0, r4
  3324. 8005578: 686c ldr r4, [r5, #4]
  3325. 800557a: 2264 movs r2, #100 ; 0x64
  3326. 800557c: 00a4 lsls r4, r4, #2
  3327. 800557e: fbb0 f0f4 udiv r0, r0, r4
  3328. 8005582: fbb0 f4f2 udiv r4, r0, r2
  3329. 8005586: fb02 0314 mls r3, r2, r4, r0
  3330. 800558a: 011b lsls r3, r3, #4
  3331. 800558c: 3332 adds r3, #50 ; 0x32
  3332. 800558e: fbb3 f3f2 udiv r3, r3, r2
  3333. 8005592: 6829 ldr r1, [r5, #0]
  3334. 8005594: eb03 1304 add.w r3, r3, r4, lsl #4
  3335. 8005598: 608b str r3, [r1, #8]
  3336. 800559a: bd38 pop {r3, r4, r5, pc}
  3337. pclk = HAL_RCC_GetPCLK1Freq();
  3338. 800559c: f7ff fde8 bl 8005170 <HAL_RCC_GetPCLK1Freq>
  3339. 80055a0: e7e9 b.n 8005576 <UART_SetConfig+0x42>
  3340. 80055a2: bf00 nop
  3341. 80055a4: 40013800 .word 0x40013800
  3342. 080055a8 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3343. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3344. 80055a8: b5f8 push {r3, r4, r5, r6, r7, lr}
  3345. 80055aa: 4604 mov r4, r0
  3346. 80055ac: 460e mov r6, r1
  3347. 80055ae: 4617 mov r7, r2
  3348. 80055b0: 461d mov r5, r3
  3349. while ((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3350. 80055b2: 6821 ldr r1, [r4, #0]
  3351. 80055b4: 680b ldr r3, [r1, #0]
  3352. 80055b6: ea36 0303 bics.w r3, r6, r3
  3353. 80055ba: d101 bne.n 80055c0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3354. return HAL_OK;
  3355. 80055bc: 2000 movs r0, #0
  3356. }
  3357. 80055be: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3358. if (Timeout != HAL_MAX_DELAY)
  3359. 80055c0: 1c6b adds r3, r5, #1
  3360. 80055c2: d0f7 beq.n 80055b4 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3361. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  3362. 80055c4: b995 cbnz r5, 80055ec <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3363. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3364. 80055c6: 6823 ldr r3, [r4, #0]
  3365. __HAL_UNLOCK(huart);
  3366. 80055c8: 2003 movs r0, #3
  3367. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3368. 80055ca: 68da ldr r2, [r3, #12]
  3369. 80055cc: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3370. 80055d0: 60da str r2, [r3, #12]
  3371. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3372. 80055d2: 695a ldr r2, [r3, #20]
  3373. 80055d4: f022 0201 bic.w r2, r2, #1
  3374. 80055d8: 615a str r2, [r3, #20]
  3375. huart->gState = HAL_UART_STATE_READY;
  3376. 80055da: 2320 movs r3, #32
  3377. 80055dc: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3378. huart->RxState = HAL_UART_STATE_READY;
  3379. 80055e0: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3380. __HAL_UNLOCK(huart);
  3381. 80055e4: 2300 movs r3, #0
  3382. 80055e6: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3383. 80055ea: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3384. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  3385. 80055ec: f7fe fe5c bl 80042a8 <HAL_GetTick>
  3386. 80055f0: 1bc0 subs r0, r0, r7
  3387. 80055f2: 4285 cmp r5, r0
  3388. 80055f4: d2dd bcs.n 80055b2 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3389. 80055f6: e7e6 b.n 80055c6 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3390. 080055f8 <HAL_UART_Init>:
  3391. {
  3392. 80055f8: b510 push {r4, lr}
  3393. if (huart == NULL)
  3394. 80055fa: 4604 mov r4, r0
  3395. 80055fc: b340 cbz r0, 8005650 <HAL_UART_Init+0x58>
  3396. if (huart->gState == HAL_UART_STATE_RESET)
  3397. 80055fe: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3398. 8005602: f003 02ff and.w r2, r3, #255 ; 0xff
  3399. 8005606: b91b cbnz r3, 8005610 <HAL_UART_Init+0x18>
  3400. huart->Lock = HAL_UNLOCKED;
  3401. 8005608: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3402. HAL_UART_MspInit(huart);
  3403. 800560c: f000 fd74 bl 80060f8 <HAL_UART_MspInit>
  3404. huart->gState = HAL_UART_STATE_BUSY;
  3405. 8005610: 2324 movs r3, #36 ; 0x24
  3406. __HAL_UART_DISABLE(huart);
  3407. 8005612: 6822 ldr r2, [r4, #0]
  3408. huart->gState = HAL_UART_STATE_BUSY;
  3409. 8005614: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3410. __HAL_UART_DISABLE(huart);
  3411. 8005618: 68d3 ldr r3, [r2, #12]
  3412. UART_SetConfig(huart);
  3413. 800561a: 4620 mov r0, r4
  3414. __HAL_UART_DISABLE(huart);
  3415. 800561c: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3416. 8005620: 60d3 str r3, [r2, #12]
  3417. UART_SetConfig(huart);
  3418. 8005622: f7ff ff87 bl 8005534 <UART_SetConfig>
  3419. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3420. 8005626: 6823 ldr r3, [r4, #0]
  3421. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3422. 8005628: 2000 movs r0, #0
  3423. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3424. 800562a: 691a ldr r2, [r3, #16]
  3425. 800562c: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3426. 8005630: 611a str r2, [r3, #16]
  3427. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3428. 8005632: 695a ldr r2, [r3, #20]
  3429. 8005634: f022 022a bic.w r2, r2, #42 ; 0x2a
  3430. 8005638: 615a str r2, [r3, #20]
  3431. __HAL_UART_ENABLE(huart);
  3432. 800563a: 68da ldr r2, [r3, #12]
  3433. 800563c: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3434. 8005640: 60da str r2, [r3, #12]
  3435. huart->gState = HAL_UART_STATE_READY;
  3436. 8005642: 2320 movs r3, #32
  3437. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3438. 8005644: 63e0 str r0, [r4, #60] ; 0x3c
  3439. huart->gState = HAL_UART_STATE_READY;
  3440. 8005646: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3441. huart->RxState = HAL_UART_STATE_READY;
  3442. 800564a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3443. return HAL_OK;
  3444. 800564e: bd10 pop {r4, pc}
  3445. return HAL_ERROR;
  3446. 8005650: 2001 movs r0, #1
  3447. }
  3448. 8005652: bd10 pop {r4, pc}
  3449. 08005654 <HAL_UART_Transmit>:
  3450. {
  3451. 8005654: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3452. 8005658: 461f mov r7, r3
  3453. if (huart->gState == HAL_UART_STATE_READY)
  3454. 800565a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3455. {
  3456. 800565e: 4604 mov r4, r0
  3457. if (huart->gState == HAL_UART_STATE_READY)
  3458. 8005660: 2b20 cmp r3, #32
  3459. {
  3460. 8005662: 460d mov r5, r1
  3461. 8005664: 4690 mov r8, r2
  3462. if (huart->gState == HAL_UART_STATE_READY)
  3463. 8005666: d14e bne.n 8005706 <HAL_UART_Transmit+0xb2>
  3464. if ((pData == NULL) || (Size == 0U))
  3465. 8005668: 2900 cmp r1, #0
  3466. 800566a: d049 beq.n 8005700 <HAL_UART_Transmit+0xac>
  3467. 800566c: 2a00 cmp r2, #0
  3468. 800566e: d047 beq.n 8005700 <HAL_UART_Transmit+0xac>
  3469. __HAL_LOCK(huart);
  3470. 8005670: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3471. 8005674: 2b01 cmp r3, #1
  3472. 8005676: d046 beq.n 8005706 <HAL_UART_Transmit+0xb2>
  3473. 8005678: 2301 movs r3, #1
  3474. 800567a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3475. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3476. 800567e: 2300 movs r3, #0
  3477. 8005680: 63c3 str r3, [r0, #60] ; 0x3c
  3478. huart->gState = HAL_UART_STATE_BUSY_TX;
  3479. 8005682: 2321 movs r3, #33 ; 0x21
  3480. 8005684: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3481. tickstart = HAL_GetTick();
  3482. 8005688: f7fe fe0e bl 80042a8 <HAL_GetTick>
  3483. 800568c: 4606 mov r6, r0
  3484. huart->TxXferSize = Size;
  3485. 800568e: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3486. huart->TxXferCount = Size;
  3487. 8005692: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3488. while (huart->TxXferCount > 0U)
  3489. 8005696: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3490. 8005698: b29b uxth r3, r3
  3491. 800569a: b96b cbnz r3, 80056b8 <HAL_UART_Transmit+0x64>
  3492. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3493. 800569c: 463b mov r3, r7
  3494. 800569e: 4632 mov r2, r6
  3495. 80056a0: 2140 movs r1, #64 ; 0x40
  3496. 80056a2: 4620 mov r0, r4
  3497. 80056a4: f7ff ff80 bl 80055a8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3498. 80056a8: b9a8 cbnz r0, 80056d6 <HAL_UART_Transmit+0x82>
  3499. huart->gState = HAL_UART_STATE_READY;
  3500. 80056aa: 2320 movs r3, #32
  3501. __HAL_UNLOCK(huart);
  3502. 80056ac: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3503. huart->gState = HAL_UART_STATE_READY;
  3504. 80056b0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3505. return HAL_OK;
  3506. 80056b4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3507. huart->TxXferCount--;
  3508. 80056b8: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3509. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3510. 80056ba: 4632 mov r2, r6
  3511. huart->TxXferCount--;
  3512. 80056bc: 3b01 subs r3, #1
  3513. 80056be: b29b uxth r3, r3
  3514. 80056c0: 84e3 strh r3, [r4, #38] ; 0x26
  3515. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3516. 80056c2: 68a3 ldr r3, [r4, #8]
  3517. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3518. 80056c4: 2180 movs r1, #128 ; 0x80
  3519. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3520. 80056c6: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3521. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3522. 80056ca: 4620 mov r0, r4
  3523. 80056cc: 463b mov r3, r7
  3524. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3525. 80056ce: d10e bne.n 80056ee <HAL_UART_Transmit+0x9a>
  3526. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3527. 80056d0: f7ff ff6a bl 80055a8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3528. 80056d4: b110 cbz r0, 80056dc <HAL_UART_Transmit+0x88>
  3529. return HAL_TIMEOUT;
  3530. 80056d6: 2003 movs r0, #3
  3531. 80056d8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3532. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3533. 80056dc: 882b ldrh r3, [r5, #0]
  3534. 80056de: 6822 ldr r2, [r4, #0]
  3535. 80056e0: f3c3 0308 ubfx r3, r3, #0, #9
  3536. 80056e4: 6053 str r3, [r2, #4]
  3537. if (huart->Init.Parity == UART_PARITY_NONE)
  3538. 80056e6: 6923 ldr r3, [r4, #16]
  3539. 80056e8: b943 cbnz r3, 80056fc <HAL_UART_Transmit+0xa8>
  3540. pData += 2U;
  3541. 80056ea: 3502 adds r5, #2
  3542. 80056ec: e7d3 b.n 8005696 <HAL_UART_Transmit+0x42>
  3543. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3544. 80056ee: f7ff ff5b bl 80055a8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3545. 80056f2: 2800 cmp r0, #0
  3546. 80056f4: d1ef bne.n 80056d6 <HAL_UART_Transmit+0x82>
  3547. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3548. 80056f6: 6823 ldr r3, [r4, #0]
  3549. 80056f8: 782a ldrb r2, [r5, #0]
  3550. 80056fa: 605a str r2, [r3, #4]
  3551. 80056fc: 3501 adds r5, #1
  3552. 80056fe: e7ca b.n 8005696 <HAL_UART_Transmit+0x42>
  3553. return HAL_ERROR;
  3554. 8005700: 2001 movs r0, #1
  3555. 8005702: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3556. return HAL_BUSY;
  3557. 8005706: 2002 movs r0, #2
  3558. }
  3559. 8005708: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3560. 0800570c <HAL_UART_Transmit_DMA>:
  3561. {
  3562. 800570c: b538 push {r3, r4, r5, lr}
  3563. 800570e: 4604 mov r4, r0
  3564. 8005710: 4613 mov r3, r2
  3565. if (huart->gState == HAL_UART_STATE_READY)
  3566. 8005712: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3567. 8005716: 2a20 cmp r2, #32
  3568. 8005718: d12a bne.n 8005770 <HAL_UART_Transmit_DMA+0x64>
  3569. if ((pData == NULL) || (Size == 0U))
  3570. 800571a: b339 cbz r1, 800576c <HAL_UART_Transmit_DMA+0x60>
  3571. 800571c: b333 cbz r3, 800576c <HAL_UART_Transmit_DMA+0x60>
  3572. __HAL_LOCK(huart);
  3573. 800571e: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  3574. 8005722: 2a01 cmp r2, #1
  3575. 8005724: d024 beq.n 8005770 <HAL_UART_Transmit_DMA+0x64>
  3576. 8005726: 2201 movs r2, #1
  3577. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3578. 8005728: 2500 movs r5, #0
  3579. __HAL_LOCK(huart);
  3580. 800572a: f884 2038 strb.w r2, [r4, #56] ; 0x38
  3581. huart->gState = HAL_UART_STATE_BUSY_TX;
  3582. 800572e: 2221 movs r2, #33 ; 0x21
  3583. huart->TxXferCount = Size;
  3584. 8005730: 84e3 strh r3, [r4, #38] ; 0x26
  3585. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3586. 8005732: 6b20 ldr r0, [r4, #48] ; 0x30
  3587. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3588. 8005734: 63e5 str r5, [r4, #60] ; 0x3c
  3589. huart->gState = HAL_UART_STATE_BUSY_TX;
  3590. 8005736: f884 2039 strb.w r2, [r4, #57] ; 0x39
  3591. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3592. 800573a: 4a0e ldr r2, [pc, #56] ; (8005774 <HAL_UART_Transmit_DMA+0x68>)
  3593. huart->TxXferSize = Size;
  3594. 800573c: 84a3 strh r3, [r4, #36] ; 0x24
  3595. huart->pTxBuffPtr = pData;
  3596. 800573e: 6221 str r1, [r4, #32]
  3597. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3598. 8005740: 6282 str r2, [r0, #40] ; 0x28
  3599. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3600. 8005742: 4a0d ldr r2, [pc, #52] ; (8005778 <HAL_UART_Transmit_DMA+0x6c>)
  3601. huart->hdmatx->XferAbortCallback = NULL;
  3602. 8005744: 6345 str r5, [r0, #52] ; 0x34
  3603. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3604. 8005746: 62c2 str r2, [r0, #44] ; 0x2c
  3605. huart->hdmatx->XferErrorCallback = UART_DMAError;
  3606. 8005748: 4a0c ldr r2, [pc, #48] ; (800577c <HAL_UART_Transmit_DMA+0x70>)
  3607. 800574a: 6302 str r2, [r0, #48] ; 0x30
  3608. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t *)tmp, (uint32_t)&huart->Instance->DR, Size);
  3609. 800574c: 6822 ldr r2, [r4, #0]
  3610. 800574e: 3204 adds r2, #4
  3611. 8005750: f7ff f816 bl 8004780 <HAL_DMA_Start_IT>
  3612. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3613. 8005754: f06f 0240 mvn.w r2, #64 ; 0x40
  3614. 8005758: 6823 ldr r3, [r4, #0]
  3615. return HAL_OK;
  3616. 800575a: 4628 mov r0, r5
  3617. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3618. 800575c: 601a str r2, [r3, #0]
  3619. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3620. 800575e: 695a ldr r2, [r3, #20]
  3621. __HAL_UNLOCK(huart);
  3622. 8005760: f884 5038 strb.w r5, [r4, #56] ; 0x38
  3623. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3624. 8005764: f042 0280 orr.w r2, r2, #128 ; 0x80
  3625. 8005768: 615a str r2, [r3, #20]
  3626. return HAL_OK;
  3627. 800576a: bd38 pop {r3, r4, r5, pc}
  3628. return HAL_ERROR;
  3629. 800576c: 2001 movs r0, #1
  3630. 800576e: bd38 pop {r3, r4, r5, pc}
  3631. return HAL_BUSY;
  3632. 8005770: 2002 movs r0, #2
  3633. }
  3634. 8005772: bd38 pop {r3, r4, r5, pc}
  3635. 8005774: 08005813 .word 0x08005813
  3636. 8005778: 08005841 .word 0x08005841
  3637. 800577c: 0800590d .word 0x0800590d
  3638. 08005780 <HAL_UART_Receive_DMA>:
  3639. {
  3640. 8005780: 4613 mov r3, r2
  3641. if (huart->RxState == HAL_UART_STATE_READY)
  3642. 8005782: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3643. {
  3644. 8005786: b573 push {r0, r1, r4, r5, r6, lr}
  3645. if (huart->RxState == HAL_UART_STATE_READY)
  3646. 8005788: 2a20 cmp r2, #32
  3647. {
  3648. 800578a: 4605 mov r5, r0
  3649. if (huart->RxState == HAL_UART_STATE_READY)
  3650. 800578c: d138 bne.n 8005800 <HAL_UART_Receive_DMA+0x80>
  3651. if ((pData == NULL) || (Size == 0U))
  3652. 800578e: 2900 cmp r1, #0
  3653. 8005790: d034 beq.n 80057fc <HAL_UART_Receive_DMA+0x7c>
  3654. 8005792: 2b00 cmp r3, #0
  3655. 8005794: d032 beq.n 80057fc <HAL_UART_Receive_DMA+0x7c>
  3656. __HAL_LOCK(huart);
  3657. 8005796: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3658. 800579a: 2a01 cmp r2, #1
  3659. 800579c: d030 beq.n 8005800 <HAL_UART_Receive_DMA+0x80>
  3660. 800579e: 2201 movs r2, #1
  3661. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3662. 80057a0: 2400 movs r4, #0
  3663. __HAL_LOCK(huart);
  3664. 80057a2: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3665. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3666. 80057a6: 2222 movs r2, #34 ; 0x22
  3667. huart->pRxBuffPtr = pData;
  3668. 80057a8: 6281 str r1, [r0, #40] ; 0x28
  3669. huart->RxXferSize = Size;
  3670. 80057aa: 8583 strh r3, [r0, #44] ; 0x2c
  3671. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3672. 80057ac: 63c4 str r4, [r0, #60] ; 0x3c
  3673. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3674. 80057ae: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3675. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3676. 80057b2: 6b40 ldr r0, [r0, #52] ; 0x34
  3677. 80057b4: 4a13 ldr r2, [pc, #76] ; (8005804 <HAL_UART_Receive_DMA+0x84>)
  3678. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  3679. 80057b6: 682e ldr r6, [r5, #0]
  3680. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3681. 80057b8: 6282 str r2, [r0, #40] ; 0x28
  3682. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3683. 80057ba: 4a13 ldr r2, [pc, #76] ; (8005808 <HAL_UART_Receive_DMA+0x88>)
  3684. huart->hdmarx->XferAbortCallback = NULL;
  3685. 80057bc: 6344 str r4, [r0, #52] ; 0x34
  3686. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3687. 80057be: 62c2 str r2, [r0, #44] ; 0x2c
  3688. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3689. 80057c0: 4a12 ldr r2, [pc, #72] ; (800580c <HAL_UART_Receive_DMA+0x8c>)
  3690. 80057c2: 6302 str r2, [r0, #48] ; 0x30
  3691. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  3692. 80057c4: 460a mov r2, r1
  3693. 80057c6: 1d31 adds r1, r6, #4
  3694. 80057c8: f7fe ffda bl 8004780 <HAL_DMA_Start_IT>
  3695. return HAL_OK;
  3696. 80057cc: 4620 mov r0, r4
  3697. __HAL_UART_CLEAR_OREFLAG(huart);
  3698. 80057ce: 682b ldr r3, [r5, #0]
  3699. 80057d0: 9401 str r4, [sp, #4]
  3700. 80057d2: 681a ldr r2, [r3, #0]
  3701. 80057d4: 9201 str r2, [sp, #4]
  3702. 80057d6: 685a ldr r2, [r3, #4]
  3703. __HAL_UNLOCK(huart);
  3704. 80057d8: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3705. __HAL_UART_CLEAR_OREFLAG(huart);
  3706. 80057dc: 9201 str r2, [sp, #4]
  3707. 80057de: 9a01 ldr r2, [sp, #4]
  3708. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3709. 80057e0: 68da ldr r2, [r3, #12]
  3710. 80057e2: f442 7280 orr.w r2, r2, #256 ; 0x100
  3711. 80057e6: 60da str r2, [r3, #12]
  3712. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3713. 80057e8: 695a ldr r2, [r3, #20]
  3714. 80057ea: f042 0201 orr.w r2, r2, #1
  3715. 80057ee: 615a str r2, [r3, #20]
  3716. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3717. 80057f0: 695a ldr r2, [r3, #20]
  3718. 80057f2: f042 0240 orr.w r2, r2, #64 ; 0x40
  3719. 80057f6: 615a str r2, [r3, #20]
  3720. }
  3721. 80057f8: b002 add sp, #8
  3722. 80057fa: bd70 pop {r4, r5, r6, pc}
  3723. return HAL_ERROR;
  3724. 80057fc: 2001 movs r0, #1
  3725. 80057fe: e7fb b.n 80057f8 <HAL_UART_Receive_DMA+0x78>
  3726. return HAL_BUSY;
  3727. 8005800: 2002 movs r0, #2
  3728. 8005802: e7f9 b.n 80057f8 <HAL_UART_Receive_DMA+0x78>
  3729. 8005804: 0800584b .word 0x0800584b
  3730. 8005808: 08005901 .word 0x08005901
  3731. 800580c: 0800590d .word 0x0800590d
  3732. 08005810 <HAL_UART_TxCpltCallback>:
  3733. 8005810: 4770 bx lr
  3734. 08005812 <UART_DMATransmitCplt>:
  3735. {
  3736. 8005812: b508 push {r3, lr}
  3737. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3738. 8005814: 6803 ldr r3, [r0, #0]
  3739. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3740. 8005816: 6a42 ldr r2, [r0, #36] ; 0x24
  3741. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3742. 8005818: 681b ldr r3, [r3, #0]
  3743. 800581a: f013 0320 ands.w r3, r3, #32
  3744. 800581e: d10a bne.n 8005836 <UART_DMATransmitCplt+0x24>
  3745. huart->TxXferCount = 0x00U;
  3746. 8005820: 84d3 strh r3, [r2, #38] ; 0x26
  3747. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3748. 8005822: 6813 ldr r3, [r2, #0]
  3749. 8005824: 695a ldr r2, [r3, #20]
  3750. 8005826: f022 0280 bic.w r2, r2, #128 ; 0x80
  3751. 800582a: 615a str r2, [r3, #20]
  3752. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  3753. 800582c: 68da ldr r2, [r3, #12]
  3754. 800582e: f042 0240 orr.w r2, r2, #64 ; 0x40
  3755. 8005832: 60da str r2, [r3, #12]
  3756. 8005834: bd08 pop {r3, pc}
  3757. HAL_UART_TxCpltCallback(huart);
  3758. 8005836: 4610 mov r0, r2
  3759. 8005838: f7ff ffea bl 8005810 <HAL_UART_TxCpltCallback>
  3760. 800583c: bd08 pop {r3, pc}
  3761. 0800583e <HAL_UART_TxHalfCpltCallback>:
  3762. 800583e: 4770 bx lr
  3763. 08005840 <UART_DMATxHalfCplt>:
  3764. {
  3765. 8005840: b508 push {r3, lr}
  3766. HAL_UART_TxHalfCpltCallback(huart);
  3767. 8005842: 6a40 ldr r0, [r0, #36] ; 0x24
  3768. 8005844: f7ff fffb bl 800583e <HAL_UART_TxHalfCpltCallback>
  3769. 8005848: bd08 pop {r3, pc}
  3770. 0800584a <UART_DMAReceiveCplt>:
  3771. {
  3772. 800584a: b508 push {r3, lr}
  3773. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3774. 800584c: 6803 ldr r3, [r0, #0]
  3775. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3776. 800584e: 6a42 ldr r2, [r0, #36] ; 0x24
  3777. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3778. 8005850: 681b ldr r3, [r3, #0]
  3779. 8005852: f013 0320 ands.w r3, r3, #32
  3780. 8005856: d110 bne.n 800587a <UART_DMAReceiveCplt+0x30>
  3781. huart->RxXferCount = 0U;
  3782. 8005858: 85d3 strh r3, [r2, #46] ; 0x2e
  3783. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3784. 800585a: 6813 ldr r3, [r2, #0]
  3785. 800585c: 68d9 ldr r1, [r3, #12]
  3786. 800585e: f421 7180 bic.w r1, r1, #256 ; 0x100
  3787. 8005862: 60d9 str r1, [r3, #12]
  3788. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3789. 8005864: 6959 ldr r1, [r3, #20]
  3790. 8005866: f021 0101 bic.w r1, r1, #1
  3791. 800586a: 6159 str r1, [r3, #20]
  3792. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3793. 800586c: 6959 ldr r1, [r3, #20]
  3794. 800586e: f021 0140 bic.w r1, r1, #64 ; 0x40
  3795. 8005872: 6159 str r1, [r3, #20]
  3796. huart->RxState = HAL_UART_STATE_READY;
  3797. 8005874: 2320 movs r3, #32
  3798. 8005876: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3799. HAL_UART_RxCpltCallback(huart);
  3800. 800587a: 4610 mov r0, r2
  3801. 800587c: f000 fe0e bl 800649c <HAL_UART_RxCpltCallback>
  3802. 8005880: bd08 pop {r3, pc}
  3803. 08005882 <UART_Receive_IT>:
  3804. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  3805. 8005882: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3806. {
  3807. 8005886: b510 push {r4, lr}
  3808. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  3809. 8005888: 2b22 cmp r3, #34 ; 0x22
  3810. 800588a: d136 bne.n 80058fa <UART_Receive_IT+0x78>
  3811. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3812. 800588c: 6883 ldr r3, [r0, #8]
  3813. 800588e: 6901 ldr r1, [r0, #16]
  3814. 8005890: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3815. 8005894: 6802 ldr r2, [r0, #0]
  3816. 8005896: 6a83 ldr r3, [r0, #40] ; 0x28
  3817. 8005898: d123 bne.n 80058e2 <UART_Receive_IT+0x60>
  3818. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3819. 800589a: 6852 ldr r2, [r2, #4]
  3820. if (huart->Init.Parity == UART_PARITY_NONE)
  3821. 800589c: b9e9 cbnz r1, 80058da <UART_Receive_IT+0x58>
  3822. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3823. 800589e: f3c2 0208 ubfx r2, r2, #0, #9
  3824. 80058a2: f823 2b02 strh.w r2, [r3], #2
  3825. huart->pRxBuffPtr += 1U;
  3826. 80058a6: 6283 str r3, [r0, #40] ; 0x28
  3827. if (--huart->RxXferCount == 0U)
  3828. 80058a8: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3829. 80058aa: 3c01 subs r4, #1
  3830. 80058ac: b2a4 uxth r4, r4
  3831. 80058ae: 85c4 strh r4, [r0, #46] ; 0x2e
  3832. 80058b0: b98c cbnz r4, 80058d6 <UART_Receive_IT+0x54>
  3833. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3834. 80058b2: 6803 ldr r3, [r0, #0]
  3835. 80058b4: 68da ldr r2, [r3, #12]
  3836. 80058b6: f022 0220 bic.w r2, r2, #32
  3837. 80058ba: 60da str r2, [r3, #12]
  3838. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3839. 80058bc: 68da ldr r2, [r3, #12]
  3840. 80058be: f422 7280 bic.w r2, r2, #256 ; 0x100
  3841. 80058c2: 60da str r2, [r3, #12]
  3842. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3843. 80058c4: 695a ldr r2, [r3, #20]
  3844. 80058c6: f022 0201 bic.w r2, r2, #1
  3845. 80058ca: 615a str r2, [r3, #20]
  3846. huart->RxState = HAL_UART_STATE_READY;
  3847. 80058cc: 2320 movs r3, #32
  3848. 80058ce: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3849. HAL_UART_RxCpltCallback(huart);
  3850. 80058d2: f000 fde3 bl 800649c <HAL_UART_RxCpltCallback>
  3851. if (--huart->RxXferCount == 0U)
  3852. 80058d6: 2000 movs r0, #0
  3853. }
  3854. 80058d8: bd10 pop {r4, pc}
  3855. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3856. 80058da: b2d2 uxtb r2, r2
  3857. 80058dc: f823 2b01 strh.w r2, [r3], #1
  3858. 80058e0: e7e1 b.n 80058a6 <UART_Receive_IT+0x24>
  3859. if (huart->Init.Parity == UART_PARITY_NONE)
  3860. 80058e2: b921 cbnz r1, 80058ee <UART_Receive_IT+0x6c>
  3861. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3862. 80058e4: 1c59 adds r1, r3, #1
  3863. 80058e6: 6852 ldr r2, [r2, #4]
  3864. 80058e8: 6281 str r1, [r0, #40] ; 0x28
  3865. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3866. 80058ea: 701a strb r2, [r3, #0]
  3867. 80058ec: e7dc b.n 80058a8 <UART_Receive_IT+0x26>
  3868. 80058ee: 6852 ldr r2, [r2, #4]
  3869. 80058f0: 1c59 adds r1, r3, #1
  3870. 80058f2: 6281 str r1, [r0, #40] ; 0x28
  3871. 80058f4: f002 027f and.w r2, r2, #127 ; 0x7f
  3872. 80058f8: e7f7 b.n 80058ea <UART_Receive_IT+0x68>
  3873. return HAL_BUSY;
  3874. 80058fa: 2002 movs r0, #2
  3875. 80058fc: bd10 pop {r4, pc}
  3876. 080058fe <HAL_UART_RxHalfCpltCallback>:
  3877. 80058fe: 4770 bx lr
  3878. 08005900 <UART_DMARxHalfCplt>:
  3879. {
  3880. 8005900: b508 push {r3, lr}
  3881. HAL_UART_RxHalfCpltCallback(huart);
  3882. 8005902: 6a40 ldr r0, [r0, #36] ; 0x24
  3883. 8005904: f7ff fffb bl 80058fe <HAL_UART_RxHalfCpltCallback>
  3884. 8005908: bd08 pop {r3, pc}
  3885. 0800590a <HAL_UART_ErrorCallback>:
  3886. 800590a: 4770 bx lr
  3887. 0800590c <UART_DMAError>:
  3888. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3889. 800590c: 6a41 ldr r1, [r0, #36] ; 0x24
  3890. {
  3891. 800590e: b508 push {r3, lr}
  3892. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3893. 8005910: 680b ldr r3, [r1, #0]
  3894. 8005912: 695a ldr r2, [r3, #20]
  3895. if ((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3896. 8005914: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3897. 8005918: 2821 cmp r0, #33 ; 0x21
  3898. 800591a: d10a bne.n 8005932 <UART_DMAError+0x26>
  3899. 800591c: 0612 lsls r2, r2, #24
  3900. 800591e: d508 bpl.n 8005932 <UART_DMAError+0x26>
  3901. huart->TxXferCount = 0x00U;
  3902. 8005920: 2200 movs r2, #0
  3903. 8005922: 84ca strh r2, [r1, #38] ; 0x26
  3904. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3905. 8005924: 68da ldr r2, [r3, #12]
  3906. 8005926: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3907. 800592a: 60da str r2, [r3, #12]
  3908. huart->gState = HAL_UART_STATE_READY;
  3909. 800592c: 2220 movs r2, #32
  3910. 800592e: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3911. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3912. 8005932: 695b ldr r3, [r3, #20]
  3913. if ((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3914. 8005934: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3915. 8005938: 2a22 cmp r2, #34 ; 0x22
  3916. 800593a: d106 bne.n 800594a <UART_DMAError+0x3e>
  3917. 800593c: 065b lsls r3, r3, #25
  3918. 800593e: d504 bpl.n 800594a <UART_DMAError+0x3e>
  3919. huart->RxXferCount = 0x00U;
  3920. 8005940: 2300 movs r3, #0
  3921. UART_EndRxTransfer(huart);
  3922. 8005942: 4608 mov r0, r1
  3923. huart->RxXferCount = 0x00U;
  3924. 8005944: 85cb strh r3, [r1, #46] ; 0x2e
  3925. UART_EndRxTransfer(huart);
  3926. 8005946: f7ff fde7 bl 8005518 <UART_EndRxTransfer>
  3927. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3928. 800594a: 6bcb ldr r3, [r1, #60] ; 0x3c
  3929. HAL_UART_ErrorCallback(huart);
  3930. 800594c: 4608 mov r0, r1
  3931. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3932. 800594e: f043 0310 orr.w r3, r3, #16
  3933. 8005952: 63cb str r3, [r1, #60] ; 0x3c
  3934. HAL_UART_ErrorCallback(huart);
  3935. 8005954: f7ff ffd9 bl 800590a <HAL_UART_ErrorCallback>
  3936. 8005958: bd08 pop {r3, pc}
  3937. ...
  3938. 0800595c <HAL_UART_IRQHandler>:
  3939. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3940. 800595c: 6803 ldr r3, [r0, #0]
  3941. {
  3942. 800595e: b570 push {r4, r5, r6, lr}
  3943. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3944. 8005960: 681a ldr r2, [r3, #0]
  3945. {
  3946. 8005962: 4604 mov r4, r0
  3947. if (errorflags == RESET)
  3948. 8005964: 0716 lsls r6, r2, #28
  3949. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3950. 8005966: 68d9 ldr r1, [r3, #12]
  3951. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3952. 8005968: 695d ldr r5, [r3, #20]
  3953. if (errorflags == RESET)
  3954. 800596a: d107 bne.n 800597c <HAL_UART_IRQHandler+0x20>
  3955. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3956. 800596c: 0696 lsls r6, r2, #26
  3957. 800596e: d55a bpl.n 8005a26 <HAL_UART_IRQHandler+0xca>
  3958. 8005970: 068d lsls r5, r1, #26
  3959. 8005972: d558 bpl.n 8005a26 <HAL_UART_IRQHandler+0xca>
  3960. }
  3961. 8005974: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3962. UART_Receive_IT(huart);
  3963. 8005978: f7ff bf83 b.w 8005882 <UART_Receive_IT>
  3964. if ((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3965. 800597c: f015 0501 ands.w r5, r5, #1
  3966. 8005980: d102 bne.n 8005988 <HAL_UART_IRQHandler+0x2c>
  3967. 8005982: f411 7f90 tst.w r1, #288 ; 0x120
  3968. 8005986: d04e beq.n 8005a26 <HAL_UART_IRQHandler+0xca>
  3969. if (((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3970. 8005988: 07d3 lsls r3, r2, #31
  3971. 800598a: d505 bpl.n 8005998 <HAL_UART_IRQHandler+0x3c>
  3972. 800598c: 05ce lsls r6, r1, #23
  3973. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3974. 800598e: bf42 ittt mi
  3975. 8005990: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3976. 8005992: f043 0301 orrmi.w r3, r3, #1
  3977. 8005996: 63e3 strmi r3, [r4, #60] ; 0x3c
  3978. if (((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3979. 8005998: 0750 lsls r0, r2, #29
  3980. 800599a: d504 bpl.n 80059a6 <HAL_UART_IRQHandler+0x4a>
  3981. 800599c: b11d cbz r5, 80059a6 <HAL_UART_IRQHandler+0x4a>
  3982. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3983. 800599e: 6be3 ldr r3, [r4, #60] ; 0x3c
  3984. 80059a0: f043 0302 orr.w r3, r3, #2
  3985. 80059a4: 63e3 str r3, [r4, #60] ; 0x3c
  3986. if (((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3987. 80059a6: 0793 lsls r3, r2, #30
  3988. 80059a8: d504 bpl.n 80059b4 <HAL_UART_IRQHandler+0x58>
  3989. 80059aa: b11d cbz r5, 80059b4 <HAL_UART_IRQHandler+0x58>
  3990. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3991. 80059ac: 6be3 ldr r3, [r4, #60] ; 0x3c
  3992. 80059ae: f043 0304 orr.w r3, r3, #4
  3993. 80059b2: 63e3 str r3, [r4, #60] ; 0x3c
  3994. if (((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3995. 80059b4: 0716 lsls r6, r2, #28
  3996. 80059b6: d504 bpl.n 80059c2 <HAL_UART_IRQHandler+0x66>
  3997. 80059b8: b11d cbz r5, 80059c2 <HAL_UART_IRQHandler+0x66>
  3998. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3999. 80059ba: 6be3 ldr r3, [r4, #60] ; 0x3c
  4000. 80059bc: f043 0308 orr.w r3, r3, #8
  4001. 80059c0: 63e3 str r3, [r4, #60] ; 0x3c
  4002. if (huart->ErrorCode != HAL_UART_ERROR_NONE)
  4003. 80059c2: 6be3 ldr r3, [r4, #60] ; 0x3c
  4004. 80059c4: 2b00 cmp r3, #0
  4005. 80059c6: d066 beq.n 8005a96 <HAL_UART_IRQHandler+0x13a>
  4006. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4007. 80059c8: 0695 lsls r5, r2, #26
  4008. 80059ca: d504 bpl.n 80059d6 <HAL_UART_IRQHandler+0x7a>
  4009. 80059cc: 0688 lsls r0, r1, #26
  4010. 80059ce: d502 bpl.n 80059d6 <HAL_UART_IRQHandler+0x7a>
  4011. UART_Receive_IT(huart);
  4012. 80059d0: 4620 mov r0, r4
  4013. 80059d2: f7ff ff56 bl 8005882 <UART_Receive_IT>
  4014. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4015. 80059d6: 6823 ldr r3, [r4, #0]
  4016. UART_EndRxTransfer(huart);
  4017. 80059d8: 4620 mov r0, r4
  4018. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4019. 80059da: 695d ldr r5, [r3, #20]
  4020. if (((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  4021. 80059dc: 6be2 ldr r2, [r4, #60] ; 0x3c
  4022. 80059de: 0711 lsls r1, r2, #28
  4023. 80059e0: d402 bmi.n 80059e8 <HAL_UART_IRQHandler+0x8c>
  4024. 80059e2: f015 0540 ands.w r5, r5, #64 ; 0x40
  4025. 80059e6: d01a beq.n 8005a1e <HAL_UART_IRQHandler+0xc2>
  4026. UART_EndRxTransfer(huart);
  4027. 80059e8: f7ff fd96 bl 8005518 <UART_EndRxTransfer>
  4028. if (HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  4029. 80059ec: 6823 ldr r3, [r4, #0]
  4030. 80059ee: 695a ldr r2, [r3, #20]
  4031. 80059f0: 0652 lsls r2, r2, #25
  4032. 80059f2: d510 bpl.n 8005a16 <HAL_UART_IRQHandler+0xba>
  4033. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4034. 80059f4: 695a ldr r2, [r3, #20]
  4035. if (huart->hdmarx != NULL)
  4036. 80059f6: 6b60 ldr r0, [r4, #52] ; 0x34
  4037. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4038. 80059f8: f022 0240 bic.w r2, r2, #64 ; 0x40
  4039. 80059fc: 615a str r2, [r3, #20]
  4040. if (huart->hdmarx != NULL)
  4041. 80059fe: b150 cbz r0, 8005a16 <HAL_UART_IRQHandler+0xba>
  4042. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  4043. 8005a00: 4b25 ldr r3, [pc, #148] ; (8005a98 <HAL_UART_IRQHandler+0x13c>)
  4044. 8005a02: 6343 str r3, [r0, #52] ; 0x34
  4045. if (HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  4046. 8005a04: f7fe fefa bl 80047fc <HAL_DMA_Abort_IT>
  4047. 8005a08: 2800 cmp r0, #0
  4048. 8005a0a: d044 beq.n 8005a96 <HAL_UART_IRQHandler+0x13a>
  4049. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4050. 8005a0c: 6b60 ldr r0, [r4, #52] ; 0x34
  4051. }
  4052. 8005a0e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4053. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4054. 8005a12: 6b43 ldr r3, [r0, #52] ; 0x34
  4055. 8005a14: 4718 bx r3
  4056. HAL_UART_ErrorCallback(huart);
  4057. 8005a16: 4620 mov r0, r4
  4058. 8005a18: f7ff ff77 bl 800590a <HAL_UART_ErrorCallback>
  4059. 8005a1c: bd70 pop {r4, r5, r6, pc}
  4060. HAL_UART_ErrorCallback(huart);
  4061. 8005a1e: f7ff ff74 bl 800590a <HAL_UART_ErrorCallback>
  4062. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4063. 8005a22: 63e5 str r5, [r4, #60] ; 0x3c
  4064. 8005a24: bd70 pop {r4, r5, r6, pc}
  4065. if (((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  4066. 8005a26: 0616 lsls r6, r2, #24
  4067. 8005a28: d527 bpl.n 8005a7a <HAL_UART_IRQHandler+0x11e>
  4068. 8005a2a: 060d lsls r5, r1, #24
  4069. 8005a2c: d525 bpl.n 8005a7a <HAL_UART_IRQHandler+0x11e>
  4070. if (huart->gState == HAL_UART_STATE_BUSY_TX)
  4071. 8005a2e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  4072. 8005a32: 2a21 cmp r2, #33 ; 0x21
  4073. 8005a34: d12f bne.n 8005a96 <HAL_UART_IRQHandler+0x13a>
  4074. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  4075. 8005a36: 68a2 ldr r2, [r4, #8]
  4076. 8005a38: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  4077. 8005a3c: 6a22 ldr r2, [r4, #32]
  4078. 8005a3e: d117 bne.n 8005a70 <HAL_UART_IRQHandler+0x114>
  4079. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  4080. 8005a40: 8811 ldrh r1, [r2, #0]
  4081. 8005a42: f3c1 0108 ubfx r1, r1, #0, #9
  4082. 8005a46: 6059 str r1, [r3, #4]
  4083. if (huart->Init.Parity == UART_PARITY_NONE)
  4084. 8005a48: 6921 ldr r1, [r4, #16]
  4085. 8005a4a: b979 cbnz r1, 8005a6c <HAL_UART_IRQHandler+0x110>
  4086. huart->pTxBuffPtr += 2U;
  4087. 8005a4c: 3202 adds r2, #2
  4088. huart->pTxBuffPtr += 1U;
  4089. 8005a4e: 6222 str r2, [r4, #32]
  4090. if (--huart->TxXferCount == 0U)
  4091. 8005a50: 8ce2 ldrh r2, [r4, #38] ; 0x26
  4092. 8005a52: 3a01 subs r2, #1
  4093. 8005a54: b292 uxth r2, r2
  4094. 8005a56: 84e2 strh r2, [r4, #38] ; 0x26
  4095. 8005a58: b9ea cbnz r2, 8005a96 <HAL_UART_IRQHandler+0x13a>
  4096. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  4097. 8005a5a: 68da ldr r2, [r3, #12]
  4098. 8005a5c: f022 0280 bic.w r2, r2, #128 ; 0x80
  4099. 8005a60: 60da str r2, [r3, #12]
  4100. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  4101. 8005a62: 68da ldr r2, [r3, #12]
  4102. 8005a64: f042 0240 orr.w r2, r2, #64 ; 0x40
  4103. 8005a68: 60da str r2, [r3, #12]
  4104. 8005a6a: bd70 pop {r4, r5, r6, pc}
  4105. huart->pTxBuffPtr += 1U;
  4106. 8005a6c: 3201 adds r2, #1
  4107. 8005a6e: e7ee b.n 8005a4e <HAL_UART_IRQHandler+0xf2>
  4108. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  4109. 8005a70: 1c51 adds r1, r2, #1
  4110. 8005a72: 6221 str r1, [r4, #32]
  4111. 8005a74: 7812 ldrb r2, [r2, #0]
  4112. 8005a76: 605a str r2, [r3, #4]
  4113. 8005a78: e7ea b.n 8005a50 <HAL_UART_IRQHandler+0xf4>
  4114. if (((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  4115. 8005a7a: 0650 lsls r0, r2, #25
  4116. 8005a7c: d50b bpl.n 8005a96 <HAL_UART_IRQHandler+0x13a>
  4117. 8005a7e: 064a lsls r2, r1, #25
  4118. 8005a80: d509 bpl.n 8005a96 <HAL_UART_IRQHandler+0x13a>
  4119. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4120. 8005a82: 68da ldr r2, [r3, #12]
  4121. HAL_UART_TxCpltCallback(huart);
  4122. 8005a84: 4620 mov r0, r4
  4123. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4124. 8005a86: f022 0240 bic.w r2, r2, #64 ; 0x40
  4125. 8005a8a: 60da str r2, [r3, #12]
  4126. huart->gState = HAL_UART_STATE_READY;
  4127. 8005a8c: 2320 movs r3, #32
  4128. 8005a8e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4129. HAL_UART_TxCpltCallback(huart);
  4130. 8005a92: f7ff febd bl 8005810 <HAL_UART_TxCpltCallback>
  4131. 8005a96: bd70 pop {r4, r5, r6, pc}
  4132. 8005a98: 08005a9d .word 0x08005a9d
  4133. 08005a9c <UART_DMAAbortOnError>:
  4134. {
  4135. 8005a9c: b508 push {r3, lr}
  4136. huart->RxXferCount = 0x00U;
  4137. 8005a9e: 2300 movs r3, #0
  4138. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  4139. 8005aa0: 6a40 ldr r0, [r0, #36] ; 0x24
  4140. huart->RxXferCount = 0x00U;
  4141. 8005aa2: 85c3 strh r3, [r0, #46] ; 0x2e
  4142. huart->TxXferCount = 0x00U;
  4143. 8005aa4: 84c3 strh r3, [r0, #38] ; 0x26
  4144. HAL_UART_ErrorCallback(huart);
  4145. 8005aa6: f7ff ff30 bl 800590a <HAL_UART_ErrorCallback>
  4146. 8005aaa: bd08 pop {r3, pc}
  4147. 08005aac <CRC16_Generate>:
  4148. {
  4149. uint8_t dt = 0U;
  4150. uint16_t crc16 = 0U;
  4151. len *= 8;
  4152. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4153. 8005aac: 2300 movs r3, #0
  4154. {
  4155. 8005aae: b510 push {r4, lr}
  4156. {
  4157. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4158. 8005ab0: 4c0f ldr r4, [pc, #60] ; (8005af0 <CRC16_Generate+0x44>)
  4159. len *= 8;
  4160. 8005ab2: 00c9 lsls r1, r1, #3
  4161. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4162. 8005ab4: 2907 cmp r1, #7
  4163. 8005ab6: dc0f bgt.n 8005ad8 <CRC16_Generate+0x2c>
  4164. }
  4165. if(len != 0)
  4166. 8005ab8: b161 cbz r1, 8005ad4 <CRC16_Generate+0x28>
  4167. len--;
  4168. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4169. {
  4170. crc16 = (uint16_t)(crc16 << 1);
  4171. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4172. 8005aba: f241 0221 movw r2, #4129 ; 0x1021
  4173. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4174. 8005abe: f413 4f00 tst.w r3, #32768 ; 0x8000
  4175. 8005ac2: ea4f 0343 mov.w r3, r3, lsl #1
  4176. crc16 = (uint16_t)(crc16 << 1);
  4177. 8005ac6: b29b uxth r3, r3
  4178. len--;
  4179. 8005ac8: f101 31ff add.w r1, r1, #4294967295
  4180. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4181. 8005acc: bf18 it ne
  4182. 8005ace: 4053 eorne r3, r2
  4183. while(len != 0)
  4184. 8005ad0: 2900 cmp r1, #0
  4185. 8005ad2: d1f4 bne.n 8005abe <CRC16_Generate+0x12>
  4186. }
  4187. dt = (uint8_t)(dt << 1);
  4188. }
  4189. }
  4190. return(crc16);
  4191. }
  4192. 8005ad4: 4618 mov r0, r3
  4193. 8005ad6: bd10 pop {r4, pc}
  4194. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4195. 8005ad8: f810 2b01 ldrb.w r2, [r0], #1
  4196. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4197. 8005adc: 3908 subs r1, #8
  4198. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4199. 8005ade: ea82 2213 eor.w r2, r2, r3, lsr #8
  4200. 8005ae2: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  4201. 8005ae6: ea82 2303 eor.w r3, r2, r3, lsl #8
  4202. 8005aea: b29b uxth r3, r3
  4203. 8005aec: e7e2 b.n 8005ab4 <CRC16_Generate+0x8>
  4204. 8005aee: bf00 nop
  4205. 8005af0: 20000008 .word 0x20000008
  4206. 08005af4 <ESP8266_Strindex>:
  4207. uint8_t ESP8266_Strindex(uint8_t* str){
  4208. uint8_t val = 0;
  4209. val = sizeof(str) - 1;
  4210. return val;
  4211. }
  4212. 8005af4: 2003 movs r0, #3
  4213. 8005af6: 4770 bx lr
  4214. 08005af8 <HAL_TIM_PeriodElapsedCallback>:
  4215. /* Private user code ---------------------------------------------------------*/
  4216. /* USER CODE BEGIN 0 */
  4217. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  4218. {
  4219. if(htim->Instance == TIM6){
  4220. 8005af8: 6802 ldr r2, [r0, #0]
  4221. 8005afa: 4b08 ldr r3, [pc, #32] ; (8005b1c <HAL_TIM_PeriodElapsedCallback+0x24>)
  4222. 8005afc: 429a cmp r2, r3
  4223. 8005afe: d10b bne.n 8005b18 <HAL_TIM_PeriodElapsedCallback+0x20>
  4224. UartTimerCnt++;
  4225. 8005b00: 4a07 ldr r2, [pc, #28] ; (8005b20 <HAL_TIM_PeriodElapsedCallback+0x28>)
  4226. 8005b02: 6813 ldr r3, [r2, #0]
  4227. 8005b04: 3301 adds r3, #1
  4228. 8005b06: 6013 str r3, [r2, #0]
  4229. LedTimerCnt++;
  4230. 8005b08: 4a06 ldr r2, [pc, #24] ; (8005b24 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  4231. 8005b0a: 6813 ldr r3, [r2, #0]
  4232. 8005b0c: 3301 adds r3, #1
  4233. 8005b0e: 6013 str r3, [r2, #0]
  4234. FirmwareTimerCnt++;
  4235. 8005b10: 4a05 ldr r2, [pc, #20] ; (8005b28 <HAL_TIM_PeriodElapsedCallback+0x30>)
  4236. 8005b12: 6813 ldr r3, [r2, #0]
  4237. 8005b14: 3301 adds r3, #1
  4238. 8005b16: 6013 str r3, [r2, #0]
  4239. 8005b18: 4770 bx lr
  4240. 8005b1a: bf00 nop
  4241. 8005b1c: 40001000 .word 0x40001000
  4242. 8005b20: 20000294 .word 0x20000294
  4243. 8005b24: 20000290 .word 0x20000290
  4244. 8005b28: 2000028c .word 0x2000028c
  4245. 08005b2c <_write>:
  4246. }
  4247. }
  4248. int _write (int file, uint8_t *ptr, uint16_t len)
  4249. {
  4250. 8005b2c: b510 push {r4, lr}
  4251. 8005b2e: 4614 mov r4, r2
  4252. HAL_UART_Transmit (&huart1, ptr, len, 10);
  4253. 8005b30: 230a movs r3, #10
  4254. 8005b32: 4802 ldr r0, [pc, #8] ; (8005b3c <_write+0x10>)
  4255. 8005b34: f7ff fd8e bl 8005654 <HAL_UART_Transmit>
  4256. return len;
  4257. }
  4258. 8005b38: 4620 mov r0, r4
  4259. 8005b3a: bd10 pop {r4, pc}
  4260. 8005b3c: 20000448 .word 0x20000448
  4261. 08005b40 <SystemClock_Config>:
  4262. /**
  4263. * @brief System Clock Configuration
  4264. * @retval None
  4265. */
  4266. void SystemClock_Config(void)
  4267. {
  4268. 8005b40: b510 push {r4, lr}
  4269. 8005b42: b096 sub sp, #88 ; 0x58
  4270. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  4271. 8005b44: 2228 movs r2, #40 ; 0x28
  4272. 8005b46: 2100 movs r1, #0
  4273. 8005b48: a80c add r0, sp, #48 ; 0x30
  4274. 8005b4a: f000 fd21 bl 8006590 <memset>
  4275. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  4276. 8005b4e: 2214 movs r2, #20
  4277. 8005b50: 2100 movs r1, #0
  4278. 8005b52: a801 add r0, sp, #4
  4279. 8005b54: f000 fd1c bl 8006590 <memset>
  4280. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  4281. 8005b58: 2218 movs r2, #24
  4282. 8005b5a: 2100 movs r1, #0
  4283. 8005b5c: eb0d 0002 add.w r0, sp, r2
  4284. 8005b60: f000 fd16 bl 8006590 <memset>
  4285. /** Initializes the CPU, AHB and APB busses clocks
  4286. */
  4287. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4288. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  4289. 8005b64: 2301 movs r3, #1
  4290. 8005b66: 9310 str r3, [sp, #64] ; 0x40
  4291. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4292. 8005b68: 2310 movs r3, #16
  4293. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4294. 8005b6a: 2402 movs r4, #2
  4295. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4296. 8005b6c: 9311 str r3, [sp, #68] ; 0x44
  4297. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4298. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  4299. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  4300. 8005b6e: f44f 1360 mov.w r3, #3670016 ; 0x380000
  4301. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4302. 8005b72: a80c add r0, sp, #48 ; 0x30
  4303. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  4304. 8005b74: 9315 str r3, [sp, #84] ; 0x54
  4305. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4306. 8005b76: 940c str r4, [sp, #48] ; 0x30
  4307. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4308. 8005b78: 9413 str r4, [sp, #76] ; 0x4c
  4309. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4310. 8005b7a: f7ff f881 bl 8004c80 <HAL_RCC_OscConfig>
  4311. {
  4312. Error_Handler();
  4313. }
  4314. /** Initializes the CPU, AHB and APB busses clocks
  4315. */
  4316. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4317. 8005b7e: 230f movs r3, #15
  4318. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  4319. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4320. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4321. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4322. 8005b80: f44f 6280 mov.w r2, #1024 ; 0x400
  4323. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4324. 8005b84: 9301 str r3, [sp, #4]
  4325. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4326. 8005b86: 2300 movs r3, #0
  4327. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4328. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4329. 8005b88: 4621 mov r1, r4
  4330. 8005b8a: a801 add r0, sp, #4
  4331. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4332. 8005b8c: 9303 str r3, [sp, #12]
  4333. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4334. 8005b8e: 9204 str r2, [sp, #16]
  4335. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4336. 8005b90: 9305 str r3, [sp, #20]
  4337. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4338. 8005b92: 9402 str r4, [sp, #8]
  4339. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4340. 8005b94: f7ff fa4e bl 8005034 <HAL_RCC_ClockConfig>
  4341. {
  4342. Error_Handler();
  4343. }
  4344. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  4345. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  4346. 8005b98: f44f 4300 mov.w r3, #32768 ; 0x8000
  4347. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  4348. 8005b9c: a806 add r0, sp, #24
  4349. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  4350. 8005b9e: 9406 str r4, [sp, #24]
  4351. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  4352. 8005ba0: 9308 str r3, [sp, #32]
  4353. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  4354. 8005ba2: f7ff fb05 bl 80051b0 <HAL_RCCEx_PeriphCLKConfig>
  4355. {
  4356. Error_Handler();
  4357. }
  4358. }
  4359. 8005ba6: b016 add sp, #88 ; 0x58
  4360. 8005ba8: bd10 pop {r4, pc}
  4361. ...
  4362. 08005bac <main>:
  4363. {
  4364. 8005bac: b580 push {r7, lr}
  4365. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  4366. 8005bae: 4ab7 ldr r2, [pc, #732] ; (8005e8c <main+0x2e0>)
  4367. {
  4368. 8005bb0: b08c sub sp, #48 ; 0x30
  4369. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  4370. 8005bb2: 6851 ldr r1, [r2, #4]
  4371. 8005bb4: 6810 ldr r0, [r2, #0]
  4372. 8005bb6: ab05 add r3, sp, #20
  4373. 8005bb8: c303 stmia r3!, {r0, r1}
  4374. 8005bba: 8911 ldrh r1, [r2, #8]
  4375. 8005bbc: 7a92 ldrb r2, [r2, #10]
  4376. static void MX_GPIO_Init(void)
  4377. {
  4378. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4379. /* GPIO Ports Clock Enable */
  4380. __HAL_RCC_GPIOC_CLK_ENABLE();
  4381. 8005bbe: 4db4 ldr r5, [pc, #720] ; (8005e90 <main+0x2e4>)
  4382. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  4383. 8005bc0: 8019 strh r1, [r3, #0]
  4384. 8005bc2: 709a strb r2, [r3, #2]
  4385. HAL_Init();
  4386. 8005bc4: f7fe fb52 bl 800426c <HAL_Init>
  4387. SystemClock_Config();
  4388. 8005bc8: f7ff ffba bl 8005b40 <SystemClock_Config>
  4389. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4390. 8005bcc: 2210 movs r2, #16
  4391. 8005bce: 2100 movs r1, #0
  4392. 8005bd0: a808 add r0, sp, #32
  4393. 8005bd2: f000 fcdd bl 8006590 <memset>
  4394. __HAL_RCC_GPIOC_CLK_ENABLE();
  4395. 8005bd6: 69ab ldr r3, [r5, #24]
  4396. __HAL_RCC_GPIOA_CLK_ENABLE();
  4397. __HAL_RCC_GPIOB_CLK_ENABLE();
  4398. __HAL_RCC_GPIOD_CLK_ENABLE();
  4399. /*Configure GPIO pin Output Level */
  4400. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4401. 8005bd8: 2200 movs r2, #0
  4402. __HAL_RCC_GPIOC_CLK_ENABLE();
  4403. 8005bda: f043 0310 orr.w r3, r3, #16
  4404. 8005bde: 61ab str r3, [r5, #24]
  4405. 8005be0: 69ab ldr r3, [r5, #24]
  4406. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4407. 8005be2: f249 0140 movw r1, #36928 ; 0x9040
  4408. __HAL_RCC_GPIOC_CLK_ENABLE();
  4409. 8005be6: f003 0310 and.w r3, r3, #16
  4410. 8005bea: 9301 str r3, [sp, #4]
  4411. 8005bec: 9b01 ldr r3, [sp, #4]
  4412. __HAL_RCC_GPIOA_CLK_ENABLE();
  4413. 8005bee: 69ab ldr r3, [r5, #24]
  4414. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4415. 8005bf0: 48a8 ldr r0, [pc, #672] ; (8005e94 <main+0x2e8>)
  4416. __HAL_RCC_GPIOA_CLK_ENABLE();
  4417. 8005bf2: f043 0304 orr.w r3, r3, #4
  4418. 8005bf6: 61ab str r3, [r5, #24]
  4419. 8005bf8: 69ab ldr r3, [r5, #24]
  4420. HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET);
  4421. /*Configure GPIO pins : BOOT_LED_Pin PLL_LD_B_Pin PLL_EN_B_Pin */
  4422. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  4423. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4424. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4425. 8005bfa: 2400 movs r4, #0
  4426. __HAL_RCC_GPIOA_CLK_ENABLE();
  4427. 8005bfc: f003 0304 and.w r3, r3, #4
  4428. 8005c00: 9302 str r3, [sp, #8]
  4429. 8005c02: 9b02 ldr r3, [sp, #8]
  4430. __HAL_RCC_GPIOB_CLK_ENABLE();
  4431. 8005c04: 69ab ldr r3, [r5, #24]
  4432. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4433. 8005c06: 2601 movs r6, #1
  4434. __HAL_RCC_GPIOB_CLK_ENABLE();
  4435. 8005c08: f043 0308 orr.w r3, r3, #8
  4436. 8005c0c: 61ab str r3, [r5, #24]
  4437. 8005c0e: 69ab ldr r3, [r5, #24]
  4438. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4439. 8005c10: 2702 movs r7, #2
  4440. __HAL_RCC_GPIOB_CLK_ENABLE();
  4441. 8005c12: f003 0308 and.w r3, r3, #8
  4442. 8005c16: 9303 str r3, [sp, #12]
  4443. 8005c18: 9b03 ldr r3, [sp, #12]
  4444. __HAL_RCC_GPIOD_CLK_ENABLE();
  4445. 8005c1a: 69ab ldr r3, [r5, #24]
  4446. sConfig.Channel = ADC_CHANNEL_9;
  4447. 8005c1c: f04f 0909 mov.w r9, #9
  4448. __HAL_RCC_GPIOD_CLK_ENABLE();
  4449. 8005c20: f043 0320 orr.w r3, r3, #32
  4450. 8005c24: 61ab str r3, [r5, #24]
  4451. 8005c26: 69ab ldr r3, [r5, #24]
  4452. sConfig.Channel = ADC_CHANNEL_11;
  4453. 8005c28: f04f 080b mov.w r8, #11
  4454. __HAL_RCC_GPIOD_CLK_ENABLE();
  4455. 8005c2c: f003 0320 and.w r3, r3, #32
  4456. 8005c30: 9304 str r3, [sp, #16]
  4457. 8005c32: 9b04 ldr r3, [sp, #16]
  4458. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4459. 8005c34: f7ff f818 bl 8004c68 <HAL_GPIO_WritePin>
  4460. HAL_GPIO_WritePin(GPIOA, LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  4461. 8005c38: 2200 movs r2, #0
  4462. 8005c3a: f24e 01f2 movw r1, #57586 ; 0xe0f2
  4463. 8005c3e: 4896 ldr r0, [pc, #600] ; (8005e98 <main+0x2ec>)
  4464. 8005c40: f7ff f812 bl 8004c68 <HAL_GPIO_WritePin>
  4465. HAL_GPIO_WritePin(GPIOB, RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  4466. 8005c44: 2200 movs r2, #0
  4467. 8005c46: f248 01d8 movw r1, #32984 ; 0x80d8
  4468. 8005c4a: 4894 ldr r0, [pc, #592] ; (8005e9c <main+0x2f0>)
  4469. 8005c4c: f7ff f80c bl 8004c68 <HAL_GPIO_WritePin>
  4470. HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET);
  4471. 8005c50: 2200 movs r2, #0
  4472. 8005c52: 2104 movs r1, #4
  4473. 8005c54: 4892 ldr r0, [pc, #584] ; (8005ea0 <main+0x2f4>)
  4474. 8005c56: f7ff f807 bl 8004c68 <HAL_GPIO_WritePin>
  4475. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  4476. 8005c5a: f249 0340 movw r3, #36928 ; 0x9040
  4477. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4478. 8005c5e: a908 add r1, sp, #32
  4479. 8005c60: 488c ldr r0, [pc, #560] ; (8005e94 <main+0x2e8>)
  4480. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  4481. 8005c62: 9308 str r3, [sp, #32]
  4482. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4483. 8005c64: 9609 str r6, [sp, #36] ; 0x24
  4484. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4485. 8005c66: 940a str r4, [sp, #40] ; 0x28
  4486. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4487. 8005c68: 970b str r7, [sp, #44] ; 0x2c
  4488. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4489. 8005c6a: f7fe ff11 bl 8004a90 <HAL_GPIO_Init>
  4490. /*Configure GPIO pins : LED_UL_G_B_Pin LED_SD_R_B_Pin PWR_LED_B_Pin LED_DL_G_B_Pin
  4491. LED_DL_R_B_Pin ATT_DATA_B_Pin ATT_EN1_B_Pin ATT_EN2_B_Pin */
  4492. GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  4493. 8005c6e: f24e 03f2 movw r3, #57586 ; 0xe0f2
  4494. |LED_DL_R_B_Pin|ATT_DATA_B_Pin|ATT_EN1_B_Pin|ATT_EN2_B_Pin;
  4495. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4496. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4497. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4498. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4499. 8005c72: a908 add r1, sp, #32
  4500. 8005c74: 4888 ldr r0, [pc, #544] ; (8005e98 <main+0x2ec>)
  4501. GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  4502. 8005c76: 9308 str r3, [sp, #32]
  4503. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4504. 8005c78: 9609 str r6, [sp, #36] ; 0x24
  4505. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4506. 8005c7a: 940a str r4, [sp, #40] ; 0x28
  4507. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4508. 8005c7c: 970b str r7, [sp, #44] ; 0x2c
  4509. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4510. 8005c7e: f7fe ff07 bl 8004a90 <HAL_GPIO_Init>
  4511. /*Configure GPIO pins : RST_WIFI_B_Pin PA_EN_B_Pin EXT_PA_EN_B_Pin PLL_CLK_B_Pin
  4512. PLL_DATA_B_Pin */
  4513. GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  4514. 8005c82: f248 03d8 movw r3, #32984 ; 0x80d8
  4515. |PLL_DATA_B_Pin;
  4516. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4517. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4518. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4519. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4520. 8005c86: a908 add r1, sp, #32
  4521. 8005c88: 4884 ldr r0, [pc, #528] ; (8005e9c <main+0x2f0>)
  4522. GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  4523. 8005c8a: 9308 str r3, [sp, #32]
  4524. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4525. 8005c8c: 9609 str r6, [sp, #36] ; 0x24
  4526. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4527. 8005c8e: 940a str r4, [sp, #40] ; 0x28
  4528. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4529. 8005c90: 970b str r7, [sp, #44] ; 0x2c
  4530. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4531. 8005c92: f7fe fefd bl 8004a90 <HAL_GPIO_Init>
  4532. /*Configure GPIO pin : ATT_CLK_B_Pin */
  4533. GPIO_InitStruct.Pin = ATT_CLK_B_Pin;
  4534. 8005c96: 2304 movs r3, #4
  4535. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4536. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4537. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4538. 8005c98: 970b str r7, [sp, #44] ; 0x2c
  4539. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4540. 8005c9a: f44f 2760 mov.w r7, #917504 ; 0xe0000
  4541. HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct);
  4542. 8005c9e: a908 add r1, sp, #32
  4543. 8005ca0: 487f ldr r0, [pc, #508] ; (8005ea0 <main+0x2f4>)
  4544. GPIO_InitStruct.Pin = ATT_CLK_B_Pin;
  4545. 8005ca2: 9308 str r3, [sp, #32]
  4546. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4547. 8005ca4: 9609 str r6, [sp, #36] ; 0x24
  4548. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4549. 8005ca6: 940a str r4, [sp, #40] ; 0x28
  4550. HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct);
  4551. 8005ca8: f7fe fef2 bl 8004a90 <HAL_GPIO_Init>
  4552. __HAL_RCC_DMA1_CLK_ENABLE();
  4553. 8005cac: 696b ldr r3, [r5, #20]
  4554. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4555. 8005cae: 4622 mov r2, r4
  4556. __HAL_RCC_DMA1_CLK_ENABLE();
  4557. 8005cb0: 4333 orrs r3, r6
  4558. 8005cb2: 616b str r3, [r5, #20]
  4559. 8005cb4: 696b ldr r3, [r5, #20]
  4560. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4561. 8005cb6: 4621 mov r1, r4
  4562. __HAL_RCC_DMA1_CLK_ENABLE();
  4563. 8005cb8: 4033 ands r3, r6
  4564. 8005cba: 9300 str r3, [sp, #0]
  4565. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4566. 8005cbc: 2011 movs r0, #17
  4567. hadc1.Instance = ADC1;
  4568. 8005cbe: 4d79 ldr r5, [pc, #484] ; (8005ea4 <main+0x2f8>)
  4569. __HAL_RCC_DMA1_CLK_ENABLE();
  4570. 8005cc0: 9b00 ldr r3, [sp, #0]
  4571. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4572. 8005cc2: f7fe fcc5 bl 8004650 <HAL_NVIC_SetPriority>
  4573. HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn);
  4574. 8005cc6: 2011 movs r0, #17
  4575. 8005cc8: f7fe fcf6 bl 80046b8 <HAL_NVIC_EnableIRQ>
  4576. hadc1.Instance = ADC1;
  4577. 8005ccc: 4b76 ldr r3, [pc, #472] ; (8005ea8 <main+0x2fc>)
  4578. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  4579. 8005cce: 4628 mov r0, r5
  4580. hadc1.Instance = ADC1;
  4581. 8005cd0: 602b str r3, [r5, #0]
  4582. hadc1.Init.ScanConvMode = ADC_SCAN_DISABLE;
  4583. 8005cd2: 60ac str r4, [r5, #8]
  4584. hadc1.Init.ContinuousConvMode = DISABLE;
  4585. 8005cd4: 732c strb r4, [r5, #12]
  4586. hadc1.Init.DiscontinuousConvMode = DISABLE;
  4587. 8005cd6: 752c strb r4, [r5, #20]
  4588. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4589. 8005cd8: 61ef str r7, [r5, #28]
  4590. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4591. 8005cda: 606c str r4, [r5, #4]
  4592. hadc1.Init.NbrOfConversion = 1;
  4593. 8005cdc: 612e str r6, [r5, #16]
  4594. ADC_ChannelConfTypeDef sConfig = {0};
  4595. 8005cde: 9408 str r4, [sp, #32]
  4596. 8005ce0: 9409 str r4, [sp, #36] ; 0x24
  4597. 8005ce2: 940a str r4, [sp, #40] ; 0x28
  4598. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  4599. 8005ce4: f7fe fc16 bl 8004514 <HAL_ADC_Init>
  4600. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4601. 8005ce8: a908 add r1, sp, #32
  4602. 8005cea: 4628 mov r0, r5
  4603. hadc2.Instance = ADC2;
  4604. 8005cec: 4d6f ldr r5, [pc, #444] ; (8005eac <main+0x300>)
  4605. sConfig.Channel = ADC_CHANNEL_9;
  4606. 8005cee: f8cd 9020 str.w r9, [sp, #32]
  4607. sConfig.Rank = ADC_REGULAR_RANK_1;
  4608. 8005cf2: 9609 str r6, [sp, #36] ; 0x24
  4609. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4610. 8005cf4: 940a str r4, [sp, #40] ; 0x28
  4611. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4612. 8005cf6: f7fe fb67 bl 80043c8 <HAL_ADC_ConfigChannel>
  4613. hadc2.Instance = ADC2;
  4614. 8005cfa: 4b6d ldr r3, [pc, #436] ; (8005eb0 <main+0x304>)
  4615. if (HAL_ADC_Init(&hadc2) != HAL_OK)
  4616. 8005cfc: 4628 mov r0, r5
  4617. hadc2.Instance = ADC2;
  4618. 8005cfe: 602b str r3, [r5, #0]
  4619. hadc2.Init.ScanConvMode = ADC_SCAN_DISABLE;
  4620. 8005d00: 60ac str r4, [r5, #8]
  4621. hadc2.Init.ContinuousConvMode = DISABLE;
  4622. 8005d02: 732c strb r4, [r5, #12]
  4623. hadc2.Init.DiscontinuousConvMode = DISABLE;
  4624. 8005d04: 752c strb r4, [r5, #20]
  4625. hadc2.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4626. 8005d06: 61ef str r7, [r5, #28]
  4627. hadc2.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4628. 8005d08: 606c str r4, [r5, #4]
  4629. hadc2.Init.NbrOfConversion = 1;
  4630. 8005d0a: 612e str r6, [r5, #16]
  4631. ADC_ChannelConfTypeDef sConfig = {0};
  4632. 8005d0c: 9408 str r4, [sp, #32]
  4633. 8005d0e: 9409 str r4, [sp, #36] ; 0x24
  4634. 8005d10: 940a str r4, [sp, #40] ; 0x28
  4635. if (HAL_ADC_Init(&hadc2) != HAL_OK)
  4636. 8005d12: f7fe fbff bl 8004514 <HAL_ADC_Init>
  4637. sConfig.Channel = ADC_CHANNEL_10;
  4638. 8005d16: 230a movs r3, #10
  4639. if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK)
  4640. 8005d18: a908 add r1, sp, #32
  4641. 8005d1a: 4628 mov r0, r5
  4642. hadc3.Instance = ADC3;
  4643. 8005d1c: 4d65 ldr r5, [pc, #404] ; (8005eb4 <main+0x308>)
  4644. sConfig.Channel = ADC_CHANNEL_10;
  4645. 8005d1e: 9308 str r3, [sp, #32]
  4646. sConfig.Rank = ADC_REGULAR_RANK_1;
  4647. 8005d20: 9609 str r6, [sp, #36] ; 0x24
  4648. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4649. 8005d22: 940a str r4, [sp, #40] ; 0x28
  4650. if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK)
  4651. 8005d24: f7fe fb50 bl 80043c8 <HAL_ADC_ConfigChannel>
  4652. hadc3.Instance = ADC3;
  4653. 8005d28: 4b63 ldr r3, [pc, #396] ; (8005eb8 <main+0x30c>)
  4654. if (HAL_ADC_Init(&hadc3) != HAL_OK)
  4655. 8005d2a: 4628 mov r0, r5
  4656. hadc3.Instance = ADC3;
  4657. 8005d2c: 602b str r3, [r5, #0]
  4658. hadc3.Init.ScanConvMode = ADC_SCAN_DISABLE;
  4659. 8005d2e: 60ac str r4, [r5, #8]
  4660. hadc3.Init.ContinuousConvMode = DISABLE;
  4661. 8005d30: 732c strb r4, [r5, #12]
  4662. hadc3.Init.DiscontinuousConvMode = DISABLE;
  4663. 8005d32: 752c strb r4, [r5, #20]
  4664. hadc3.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4665. 8005d34: 61ef str r7, [r5, #28]
  4666. hadc3.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4667. 8005d36: 606c str r4, [r5, #4]
  4668. hadc3.Init.NbrOfConversion = 1;
  4669. 8005d38: 612e str r6, [r5, #16]
  4670. ADC_ChannelConfTypeDef sConfig = {0};
  4671. 8005d3a: 9408 str r4, [sp, #32]
  4672. 8005d3c: 9409 str r4, [sp, #36] ; 0x24
  4673. 8005d3e: 940a str r4, [sp, #40] ; 0x28
  4674. if (HAL_ADC_Init(&hadc3) != HAL_OK)
  4675. 8005d40: f7fe fbe8 bl 8004514 <HAL_ADC_Init>
  4676. if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK)
  4677. 8005d44: a908 add r1, sp, #32
  4678. 8005d46: 4628 mov r0, r5
  4679. sConfig.Rank = ADC_REGULAR_RANK_1;
  4680. 8005d48: 9609 str r6, [sp, #36] ; 0x24
  4681. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4682. 8005d4a: 940a str r4, [sp, #40] ; 0x28
  4683. sConfig.Channel = ADC_CHANNEL_11;
  4684. 8005d4c: f8cd 8020 str.w r8, [sp, #32]
  4685. if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK)
  4686. 8005d50: f7fe fb3a bl 80043c8 <HAL_ADC_ConfigChannel>
  4687. htim6.Init.Prescaler = 6400-1;
  4688. 8005d54: f641 03ff movw r3, #6399 ; 0x18ff
  4689. htim6.Instance = TIM6;
  4690. 8005d58: 4e58 ldr r6, [pc, #352] ; (8005ebc <main+0x310>)
  4691. huart1.Init.Mode = UART_MODE_TX_RX;
  4692. 8005d5a: 270c movs r7, #12
  4693. htim6.Init.Period = 10-1;
  4694. 8005d5c: f8c6 900c str.w r9, [r6, #12]
  4695. huart1.Init.BaudRate = 115200;
  4696. 8005d60: f44f 39e1 mov.w r9, #115200 ; 0x1c200
  4697. htim6.Init.Prescaler = 6400-1;
  4698. 8005d64: 4a56 ldr r2, [pc, #344] ; (8005ec0 <main+0x314>)
  4699. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4700. 8005d66: 4630 mov r0, r6
  4701. htim6.Init.Prescaler = 6400-1;
  4702. 8005d68: e886 000c stmia.w r6, {r2, r3}
  4703. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  4704. 8005d6c: 60b4 str r4, [r6, #8]
  4705. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  4706. 8005d6e: 61b4 str r4, [r6, #24]
  4707. TIM_MasterConfigTypeDef sMasterConfig = {0};
  4708. 8005d70: 9408 str r4, [sp, #32]
  4709. 8005d72: 9409 str r4, [sp, #36] ; 0x24
  4710. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4711. 8005d74: f7ff fb96 bl 80054a4 <HAL_TIM_Base_Init>
  4712. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4713. 8005d78: a908 add r1, sp, #32
  4714. 8005d7a: 4630 mov r0, r6
  4715. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  4716. 8005d7c: 9408 str r4, [sp, #32]
  4717. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  4718. 8005d7e: 9409 str r4, [sp, #36] ; 0x24
  4719. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4720. 8005d80: f7ff fbaa bl 80054d8 <HAL_TIMEx_MasterConfigSynchronization>
  4721. huart1.Instance = USART1;
  4722. 8005d84: 484f ldr r0, [pc, #316] ; (8005ec4 <main+0x318>)
  4723. huart1.Init.BaudRate = 115200;
  4724. 8005d86: 4b50 ldr r3, [pc, #320] ; (8005ec8 <main+0x31c>)
  4725. huart2.Instance = USART2;
  4726. 8005d88: 4d50 ldr r5, [pc, #320] ; (8005ecc <main+0x320>)
  4727. huart1.Init.BaudRate = 115200;
  4728. 8005d8a: e880 0208 stmia.w r0, {r3, r9}
  4729. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  4730. 8005d8e: 6084 str r4, [r0, #8]
  4731. huart1.Init.StopBits = UART_STOPBITS_1;
  4732. 8005d90: 60c4 str r4, [r0, #12]
  4733. huart1.Init.Parity = UART_PARITY_NONE;
  4734. 8005d92: 6104 str r4, [r0, #16]
  4735. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4736. 8005d94: 6184 str r4, [r0, #24]
  4737. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  4738. 8005d96: 61c4 str r4, [r0, #28]
  4739. huart1.Init.Mode = UART_MODE_TX_RX;
  4740. 8005d98: 6147 str r7, [r0, #20]
  4741. if (HAL_UART_Init(&huart1) != HAL_OK)
  4742. 8005d9a: f7ff fc2d bl 80055f8 <HAL_UART_Init>
  4743. huart2.Instance = USART2;
  4744. 8005d9e: 4b4c ldr r3, [pc, #304] ; (8005ed0 <main+0x324>)
  4745. if (HAL_UART_Init(&huart2) != HAL_OK)
  4746. 8005da0: 4628 mov r0, r5
  4747. huart2.Init.BaudRate = 115200;
  4748. 8005da2: e885 0208 stmia.w r5, {r3, r9}
  4749. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  4750. 8005da6: 60ac str r4, [r5, #8]
  4751. huart2.Init.StopBits = UART_STOPBITS_1;
  4752. 8005da8: 60ec str r4, [r5, #12]
  4753. huart2.Init.Parity = UART_PARITY_NONE;
  4754. 8005daa: 612c str r4, [r5, #16]
  4755. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4756. 8005dac: 61ac str r4, [r5, #24]
  4757. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  4758. 8005dae: 61ec str r4, [r5, #28]
  4759. huart2.Init.Mode = UART_MODE_TX_RX;
  4760. 8005db0: 616f str r7, [r5, #20]
  4761. if (HAL_UART_Init(&huart2) != HAL_OK)
  4762. 8005db2: f7ff fc21 bl 80055f8 <HAL_UART_Init>
  4763. huart4.Instance = UART4;
  4764. 8005db6: 4b47 ldr r3, [pc, #284] ; (8005ed4 <main+0x328>)
  4765. 8005db8: 4847 ldr r0, [pc, #284] ; (8005ed8 <main+0x32c>)
  4766. huart4.Init.BaudRate = 115200;
  4767. 8005dba: e880 0208 stmia.w r0, {r3, r9}
  4768. huart4.Init.WordLength = UART_WORDLENGTH_8B;
  4769. 8005dbe: 6084 str r4, [r0, #8]
  4770. huart4.Init.StopBits = UART_STOPBITS_1;
  4771. 8005dc0: 60c4 str r4, [r0, #12]
  4772. huart4.Init.Parity = UART_PARITY_NONE;
  4773. 8005dc2: 6104 str r4, [r0, #16]
  4774. huart4.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4775. 8005dc4: 6184 str r4, [r0, #24]
  4776. huart4.Init.OverSampling = UART_OVERSAMPLING_16;
  4777. 8005dc6: 61c4 str r4, [r0, #28]
  4778. huart4.Init.Mode = UART_MODE_TX_RX;
  4779. 8005dc8: 6147 str r7, [r0, #20]
  4780. if (HAL_UART_Init(&huart4) != HAL_OK)
  4781. 8005dca: f7ff fc15 bl 80055f8 <HAL_UART_Init>
  4782. HAL_NVIC_SetPriority(ADC3_IRQn, 0, 0);
  4783. 8005dce: 4622 mov r2, r4
  4784. 8005dd0: 4621 mov r1, r4
  4785. 8005dd2: 202f movs r0, #47 ; 0x2f
  4786. 8005dd4: f7fe fc3c bl 8004650 <HAL_NVIC_SetPriority>
  4787. HAL_NVIC_EnableIRQ(ADC3_IRQn);
  4788. 8005dd8: 202f movs r0, #47 ; 0x2f
  4789. 8005dda: f7fe fc6d bl 80046b8 <HAL_NVIC_EnableIRQ>
  4790. HAL_NVIC_SetPriority(UART4_IRQn, 0, 0);
  4791. 8005dde: 4622 mov r2, r4
  4792. 8005de0: 4621 mov r1, r4
  4793. 8005de2: 2034 movs r0, #52 ; 0x34
  4794. 8005de4: f7fe fc34 bl 8004650 <HAL_NVIC_SetPriority>
  4795. HAL_NVIC_EnableIRQ(UART4_IRQn);
  4796. 8005de8: 2034 movs r0, #52 ; 0x34
  4797. 8005dea: f7fe fc65 bl 80046b8 <HAL_NVIC_EnableIRQ>
  4798. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  4799. 8005dee: 4622 mov r2, r4
  4800. 8005df0: 4621 mov r1, r4
  4801. 8005df2: 2036 movs r0, #54 ; 0x36
  4802. 8005df4: f7fe fc2c bl 8004650 <HAL_NVIC_SetPriority>
  4803. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  4804. 8005df8: 2036 movs r0, #54 ; 0x36
  4805. 8005dfa: f7fe fc5d bl 80046b8 <HAL_NVIC_EnableIRQ>
  4806. HAL_NVIC_SetPriority(ADC1_2_IRQn, 0, 0);
  4807. 8005dfe: 4622 mov r2, r4
  4808. 8005e00: 4621 mov r1, r4
  4809. 8005e02: 2012 movs r0, #18
  4810. 8005e04: f7fe fc24 bl 8004650 <HAL_NVIC_SetPriority>
  4811. HAL_NVIC_EnableIRQ(ADC1_2_IRQn);
  4812. 8005e08: 2012 movs r0, #18
  4813. 8005e0a: f7fe fc55 bl 80046b8 <HAL_NVIC_EnableIRQ>
  4814. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  4815. 8005e0e: 4622 mov r2, r4
  4816. 8005e10: 4621 mov r1, r4
  4817. 8005e12: 2025 movs r0, #37 ; 0x25
  4818. 8005e14: f7fe fc1c bl 8004650 <HAL_NVIC_SetPriority>
  4819. HAL_NVIC_EnableIRQ(USART1_IRQn);
  4820. 8005e18: 2025 movs r0, #37 ; 0x25
  4821. 8005e1a: f7fe fc4d bl 80046b8 <HAL_NVIC_EnableIRQ>
  4822. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  4823. 8005e1e: 4622 mov r2, r4
  4824. 8005e20: 4621 mov r1, r4
  4825. 8005e22: 2026 movs r0, #38 ; 0x26
  4826. 8005e24: f7fe fc14 bl 8004650 <HAL_NVIC_SetPriority>
  4827. HAL_NVIC_EnableIRQ(USART2_IRQn);
  4828. 8005e28: 2026 movs r0, #38 ; 0x26
  4829. 8005e2a: f7fe fc45 bl 80046b8 <HAL_NVIC_EnableIRQ>
  4830. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  4831. 8005e2e: 4622 mov r2, r4
  4832. 8005e30: 4621 mov r1, r4
  4833. 8005e32: 2010 movs r0, #16
  4834. 8005e34: f7fe fc0c bl 8004650 <HAL_NVIC_SetPriority>
  4835. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  4836. 8005e38: 2010 movs r0, #16
  4837. 8005e3a: f7fe fc3d bl 80046b8 <HAL_NVIC_EnableIRQ>
  4838. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  4839. 8005e3e: 4622 mov r2, r4
  4840. 8005e40: 4621 mov r1, r4
  4841. 8005e42: 200f movs r0, #15
  4842. 8005e44: f7fe fc04 bl 8004650 <HAL_NVIC_SetPriority>
  4843. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  4844. 8005e48: 200f movs r0, #15
  4845. 8005e4a: f7fe fc35 bl 80046b8 <HAL_NVIC_EnableIRQ>
  4846. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  4847. 8005e4e: 4622 mov r2, r4
  4848. 8005e50: 4621 mov r1, r4
  4849. 8005e52: 200e movs r0, #14
  4850. 8005e54: f7fe fbfc bl 8004650 <HAL_NVIC_SetPriority>
  4851. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  4852. 8005e58: 200e movs r0, #14
  4853. 8005e5a: f7fe fc2d bl 80046b8 <HAL_NVIC_EnableIRQ>
  4854. HAL_TIM_Base_Start_IT(&htim6);
  4855. 8005e5e: 4630 mov r0, r6
  4856. 8005e60: f7ff fa1e bl 80052a0 <HAL_TIM_Base_Start_IT>
  4857. setbuf(stdout, NULL);
  4858. 8005e64: 4b1d ldr r3, [pc, #116] ; (8005edc <main+0x330>)
  4859. 8005e66: 4621 mov r1, r4
  4860. 8005e68: 681b ldr r3, [r3, #0]
  4861. if(LedTimerCnt > 100){
  4862. 8005e6a: 4c1d ldr r4, [pc, #116] ; (8005ee0 <main+0x334>)
  4863. setbuf(stdout, NULL);
  4864. 8005e6c: 6898 ldr r0, [r3, #8]
  4865. 8005e6e: f000 fc13 bl 8006698 <setbuf>
  4866. printf("Uart Start \r\n");
  4867. 8005e72: 481c ldr r0, [pc, #112] ; (8005ee4 <main+0x338>)
  4868. 8005e74: f000 fc08 bl 8006688 <puts>
  4869. printf("Crc generate %x \r\n",CRC16_Generate(tempdata,11));
  4870. 8005e78: 4641 mov r1, r8
  4871. 8005e7a: a805 add r0, sp, #20
  4872. 8005e7c: f7ff fe16 bl 8005aac <CRC16_Generate>
  4873. 8005e80: 4601 mov r1, r0
  4874. 8005e82: 4819 ldr r0, [pc, #100] ; (8005ee8 <main+0x33c>)
  4875. 8005e84: f000 fb8c bl 80065a0 <iprintf>
  4876. 8005e88: e030 b.n 8005eec <main+0x340>
  4877. 8005e8a: bf00 nop
  4878. 8005e8c: 08007614 .word 0x08007614
  4879. 8005e90: 40021000 .word 0x40021000
  4880. 8005e94: 40011000 .word 0x40011000
  4881. 8005e98: 40010800 .word 0x40010800
  4882. 8005e9c: 40010c00 .word 0x40010c00
  4883. 8005ea0: 40011400 .word 0x40011400
  4884. 8005ea4: 20000360 .word 0x20000360
  4885. 8005ea8: 40012400 .word 0x40012400
  4886. 8005eac: 200002ec .word 0x200002ec
  4887. 8005eb0: 40012800 .word 0x40012800
  4888. 8005eb4: 20000390 .word 0x20000390
  4889. 8005eb8: 40013c00 .word 0x40013c00
  4890. 8005ebc: 20000488 .word 0x20000488
  4891. 8005ec0: 40001000 .word 0x40001000
  4892. 8005ec4: 20000448 .word 0x20000448
  4893. 8005ec8: 40013800 .word 0x40013800
  4894. 8005ecc: 20000508 .word 0x20000508
  4895. 8005ed0: 40004400 .word 0x40004400
  4896. 8005ed4: 40004c00 .word 0x40004c00
  4897. 8005ed8: 200004c8 .word 0x200004c8
  4898. 8005edc: 2000020c .word 0x2000020c
  4899. 8005ee0: 20000290 .word 0x20000290
  4900. 8005ee4: 0800761f .word 0x0800761f
  4901. 8005ee8: 0800762c .word 0x0800762c
  4902. InitUartQueue(&TerminalQueue);
  4903. 8005eec: 4827 ldr r0, [pc, #156] ; (8005f8c <main+0x3e0>)
  4904. 8005eee: f000 fa91 bl 8006414 <InitUartQueue>
  4905. InitUartQueue(&WifiQueue);
  4906. 8005ef2: 4827 ldr r0, [pc, #156] ; (8005f90 <main+0x3e4>)
  4907. 8005ef4: f000 fa8e bl 8006414 <InitUartQueue>
  4908. HAL_UART_Transmit_DMA(&huart2, "AT+CWMODE=3\r\n", ESP8266_Strindex("AT+CWMODE=3\r\n"));
  4909. 8005ef8: 4826 ldr r0, [pc, #152] ; (8005f94 <main+0x3e8>)
  4910. 8005efa: f7ff fdfb bl 8005af4 <ESP8266_Strindex>
  4911. 8005efe: 4925 ldr r1, [pc, #148] ; (8005f94 <main+0x3e8>)
  4912. 8005f00: b282 uxth r2, r0
  4913. 8005f02: 4628 mov r0, r5
  4914. 8005f04: f7ff fc02 bl 800570c <HAL_UART_Transmit_DMA>
  4915. HAL_Delay(5);
  4916. 8005f08: 2005 movs r0, #5
  4917. 8005f0a: f7fe f9d3 bl 80042b4 <HAL_Delay>
  4918. HAL_UART_Transmit_DMA(&huart2, "AT+CIPMUX=1\r\n", ESP8266_Strindex("AT+CIPMUX=1\r\n"));
  4919. 8005f0e: 4822 ldr r0, [pc, #136] ; (8005f98 <main+0x3ec>)
  4920. 8005f10: f7ff fdf0 bl 8005af4 <ESP8266_Strindex>
  4921. 8005f14: 4920 ldr r1, [pc, #128] ; (8005f98 <main+0x3ec>)
  4922. 8005f16: b282 uxth r2, r0
  4923. 8005f18: 4628 mov r0, r5
  4924. 8005f1a: f7ff fbf7 bl 800570c <HAL_UART_Transmit_DMA>
  4925. HAL_Delay(5);
  4926. 8005f1e: 2005 movs r0, #5
  4927. 8005f20: f7fe f9c8 bl 80042b4 <HAL_Delay>
  4928. HAL_UART_Transmit_DMA(&huart2, "AT+CWSAP=\"YJ_TEST\",\"\",5,0\r\n", ESP8266_Strindex("AT+CWSAP=\"YJ_TEST\",\"\",5,0\r\n"));
  4929. 8005f24: 481d ldr r0, [pc, #116] ; (8005f9c <main+0x3f0>)
  4930. 8005f26: f7ff fde5 bl 8005af4 <ESP8266_Strindex>
  4931. 8005f2a: 491c ldr r1, [pc, #112] ; (8005f9c <main+0x3f0>)
  4932. 8005f2c: b282 uxth r2, r0
  4933. 8005f2e: 4628 mov r0, r5
  4934. 8005f30: f7ff fbec bl 800570c <HAL_UART_Transmit_DMA>
  4935. HAL_Delay(5);
  4936. 8005f34: 2005 movs r0, #5
  4937. 8005f36: f7fe f9bd bl 80042b4 <HAL_Delay>
  4938. HAL_UART_Transmit_DMA(&huart2, "AT+CIPSERVER=1,4000\r\n", ESP8266_Strindex("AT+CIPSERVER=1,4000\r\n"));
  4939. 8005f3a: 4819 ldr r0, [pc, #100] ; (8005fa0 <main+0x3f4>)
  4940. 8005f3c: f7ff fdda bl 8005af4 <ESP8266_Strindex>
  4941. 8005f40: 4917 ldr r1, [pc, #92] ; (8005fa0 <main+0x3f4>)
  4942. 8005f42: b282 uxth r2, r0
  4943. 8005f44: 4628 mov r0, r5
  4944. 8005f46: f7ff fbe1 bl 800570c <HAL_UART_Transmit_DMA>
  4945. printf("ESP Setting Complete \r\n");
  4946. 8005f4a: 4816 ldr r0, [pc, #88] ; (8005fa4 <main+0x3f8>)
  4947. 8005f4c: f000 fb9c bl 8006688 <puts>
  4948. HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin);
  4949. 8005f50: 4e15 ldr r6, [pc, #84] ; (8005fa8 <main+0x3fc>)
  4950. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  4951. 8005f52: 4d0e ldr r5, [pc, #56] ; (8005f8c <main+0x3e0>)
  4952. if(LedTimerCnt > 100){
  4953. 8005f54: 6823 ldr r3, [r4, #0]
  4954. 8005f56: 2b64 cmp r3, #100 ; 0x64
  4955. 8005f58: d905 bls.n 8005f66 <main+0x3ba>
  4956. HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin);
  4957. 8005f5a: 2102 movs r1, #2
  4958. 8005f5c: 4630 mov r0, r6
  4959. 8005f5e: f7fe fe88 bl 8004c72 <HAL_GPIO_TogglePin>
  4960. LedTimerCnt = 0;
  4961. 8005f62: 2300 movs r3, #0
  4962. 8005f64: 6023 str r3, [r4, #0]
  4963. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  4964. 8005f66: 4f11 ldr r7, [pc, #68] ; (8005fac <main+0x400>)
  4965. 8005f68: 68ab ldr r3, [r5, #8]
  4966. 8005f6a: 2b00 cmp r3, #0
  4967. 8005f6c: dc09 bgt.n 8005f82 <main+0x3d6>
  4968. while (WifiQueue.data > 0) GetDataFromUartQueue(&hWifi);
  4969. 8005f6e: 4f08 ldr r7, [pc, #32] ; (8005f90 <main+0x3e4>)
  4970. 8005f70: f8df 803c ldr.w r8, [pc, #60] ; 8005fb0 <main+0x404>
  4971. 8005f74: 68bb ldr r3, [r7, #8]
  4972. 8005f76: 2b00 cmp r3, #0
  4973. 8005f78: ddec ble.n 8005f54 <main+0x3a8>
  4974. 8005f7a: 4640 mov r0, r8
  4975. 8005f7c: f000 fa58 bl 8006430 <GetDataFromUartQueue>
  4976. 8005f80: e7f8 b.n 8005f74 <main+0x3c8>
  4977. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  4978. 8005f82: 4638 mov r0, r7
  4979. 8005f84: f000 fa54 bl 8006430 <GetDataFromUartQueue>
  4980. 8005f88: e7ee b.n 8005f68 <main+0x3bc>
  4981. 8005f8a: bf00 nop
  4982. 8005f8c: 20000548 .word 0x20000548
  4983. 8005f90: 20000954 .word 0x20000954
  4984. 8005f94: 0800763f .word 0x0800763f
  4985. 8005f98: 0800764d .word 0x0800764d
  4986. 8005f9c: 0800765b .word 0x0800765b
  4987. 8005fa0: 08007677 .word 0x08007677
  4988. 8005fa4: 0800768d .word 0x0800768d
  4989. 8005fa8: 40010800 .word 0x40010800
  4990. 8005fac: 20000448 .word 0x20000448
  4991. 8005fb0: 20000508 .word 0x20000508
  4992. 08005fb4 <Error_Handler>:
  4993. /**
  4994. * @brief This function is executed in case of error occurrence.
  4995. * @retval None
  4996. */
  4997. void Error_Handler(void)
  4998. {
  4999. 8005fb4: 4770 bx lr
  5000. ...
  5001. 08005fb8 <HAL_MspInit>:
  5002. {
  5003. /* USER CODE BEGIN MspInit 0 */
  5004. /* USER CODE END MspInit 0 */
  5005. __HAL_RCC_AFIO_CLK_ENABLE();
  5006. 8005fb8: 4b0e ldr r3, [pc, #56] ; (8005ff4 <HAL_MspInit+0x3c>)
  5007. {
  5008. 8005fba: b082 sub sp, #8
  5009. __HAL_RCC_AFIO_CLK_ENABLE();
  5010. 8005fbc: 699a ldr r2, [r3, #24]
  5011. 8005fbe: f042 0201 orr.w r2, r2, #1
  5012. 8005fc2: 619a str r2, [r3, #24]
  5013. 8005fc4: 699a ldr r2, [r3, #24]
  5014. 8005fc6: f002 0201 and.w r2, r2, #1
  5015. 8005fca: 9200 str r2, [sp, #0]
  5016. 8005fcc: 9a00 ldr r2, [sp, #0]
  5017. __HAL_RCC_PWR_CLK_ENABLE();
  5018. 8005fce: 69da ldr r2, [r3, #28]
  5019. 8005fd0: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  5020. 8005fd4: 61da str r2, [r3, #28]
  5021. 8005fd6: 69db ldr r3, [r3, #28]
  5022. /* System interrupt init*/
  5023. /** DISABLE: JTAG-DP Disabled and SW-DP Disabled
  5024. */
  5025. __HAL_AFIO_REMAP_SWJ_DISABLE();
  5026. 8005fd8: 4a07 ldr r2, [pc, #28] ; (8005ff8 <HAL_MspInit+0x40>)
  5027. __HAL_RCC_PWR_CLK_ENABLE();
  5028. 8005fda: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  5029. 8005fde: 9301 str r3, [sp, #4]
  5030. 8005fe0: 9b01 ldr r3, [sp, #4]
  5031. __HAL_AFIO_REMAP_SWJ_DISABLE();
  5032. 8005fe2: 6853 ldr r3, [r2, #4]
  5033. 8005fe4: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  5034. 8005fe8: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000
  5035. 8005fec: 6053 str r3, [r2, #4]
  5036. /* USER CODE BEGIN MspInit 1 */
  5037. /* USER CODE END MspInit 1 */
  5038. }
  5039. 8005fee: b002 add sp, #8
  5040. 8005ff0: 4770 bx lr
  5041. 8005ff2: bf00 nop
  5042. 8005ff4: 40021000 .word 0x40021000
  5043. 8005ff8: 40010000 .word 0x40010000
  5044. 08005ffc <HAL_ADC_MspInit>:
  5045. * This function configures the hardware resources used in this example
  5046. * @param hadc: ADC handle pointer
  5047. * @retval None
  5048. */
  5049. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  5050. {
  5051. 8005ffc: b510 push {r4, lr}
  5052. 8005ffe: 4604 mov r4, r0
  5053. 8006000: b08a sub sp, #40 ; 0x28
  5054. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5055. 8006002: 2210 movs r2, #16
  5056. 8006004: 2100 movs r1, #0
  5057. 8006006: a806 add r0, sp, #24
  5058. 8006008: f000 fac2 bl 8006590 <memset>
  5059. if(hadc->Instance==ADC1)
  5060. 800600c: 6823 ldr r3, [r4, #0]
  5061. 800600e: 4a2a ldr r2, [pc, #168] ; (80060b8 <HAL_ADC_MspInit+0xbc>)
  5062. 8006010: 4293 cmp r3, r2
  5063. 8006012: d11c bne.n 800604e <HAL_ADC_MspInit+0x52>
  5064. {
  5065. /* USER CODE BEGIN ADC1_MspInit 0 */
  5066. /* USER CODE END ADC1_MspInit 0 */
  5067. /* Peripheral clock enable */
  5068. __HAL_RCC_ADC1_CLK_ENABLE();
  5069. 8006014: 4b29 ldr r3, [pc, #164] ; (80060bc <HAL_ADC_MspInit+0xc0>)
  5070. /**ADC1 GPIO Configuration
  5071. PB1 ------> ADC1_IN9
  5072. */
  5073. GPIO_InitStruct.Pin = RFU_TEMP_Pin;
  5074. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5075. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  5076. 8006016: 482a ldr r0, [pc, #168] ; (80060c0 <HAL_ADC_MspInit+0xc4>)
  5077. __HAL_RCC_ADC1_CLK_ENABLE();
  5078. 8006018: 699a ldr r2, [r3, #24]
  5079. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  5080. 800601a: a906 add r1, sp, #24
  5081. __HAL_RCC_ADC1_CLK_ENABLE();
  5082. 800601c: f442 7200 orr.w r2, r2, #512 ; 0x200
  5083. 8006020: 619a str r2, [r3, #24]
  5084. 8006022: 699a ldr r2, [r3, #24]
  5085. 8006024: f402 7200 and.w r2, r2, #512 ; 0x200
  5086. 8006028: 9200 str r2, [sp, #0]
  5087. 800602a: 9a00 ldr r2, [sp, #0]
  5088. __HAL_RCC_GPIOB_CLK_ENABLE();
  5089. 800602c: 699a ldr r2, [r3, #24]
  5090. 800602e: f042 0208 orr.w r2, r2, #8
  5091. 8006032: 619a str r2, [r3, #24]
  5092. 8006034: 699b ldr r3, [r3, #24]
  5093. 8006036: f003 0308 and.w r3, r3, #8
  5094. 800603a: 9301 str r3, [sp, #4]
  5095. 800603c: 9b01 ldr r3, [sp, #4]
  5096. GPIO_InitStruct.Pin = RFU_TEMP_Pin;
  5097. 800603e: 2302 movs r3, #2
  5098. 8006040: 9306 str r3, [sp, #24]
  5099. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5100. 8006042: 2303 movs r3, #3
  5101. 8006044: 9307 str r3, [sp, #28]
  5102. /**ADC3 GPIO Configuration
  5103. PC1 ------> ADC3_IN11
  5104. */
  5105. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  5106. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5107. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  5108. 8006046: f7fe fd23 bl 8004a90 <HAL_GPIO_Init>
  5109. /* USER CODE BEGIN ADC3_MspInit 1 */
  5110. /* USER CODE END ADC3_MspInit 1 */
  5111. }
  5112. }
  5113. 800604a: b00a add sp, #40 ; 0x28
  5114. 800604c: bd10 pop {r4, pc}
  5115. else if(hadc->Instance==ADC2)
  5116. 800604e: 4a1d ldr r2, [pc, #116] ; (80060c4 <HAL_ADC_MspInit+0xc8>)
  5117. 8006050: 4293 cmp r3, r2
  5118. 8006052: d119 bne.n 8006088 <HAL_ADC_MspInit+0x8c>
  5119. __HAL_RCC_ADC2_CLK_ENABLE();
  5120. 8006054: 4b19 ldr r3, [pc, #100] ; (80060bc <HAL_ADC_MspInit+0xc0>)
  5121. 8006056: 699a ldr r2, [r3, #24]
  5122. 8006058: f442 6280 orr.w r2, r2, #1024 ; 0x400
  5123. 800605c: 619a str r2, [r3, #24]
  5124. 800605e: 699a ldr r2, [r3, #24]
  5125. 8006060: f402 6280 and.w r2, r2, #1024 ; 0x400
  5126. 8006064: 9202 str r2, [sp, #8]
  5127. 8006066: 9a02 ldr r2, [sp, #8]
  5128. __HAL_RCC_GPIOC_CLK_ENABLE();
  5129. 8006068: 699a ldr r2, [r3, #24]
  5130. 800606a: f042 0210 orr.w r2, r2, #16
  5131. 800606e: 619a str r2, [r3, #24]
  5132. 8006070: 699b ldr r3, [r3, #24]
  5133. 8006072: f003 0310 and.w r3, r3, #16
  5134. 8006076: 9303 str r3, [sp, #12]
  5135. 8006078: 9b03 ldr r3, [sp, #12]
  5136. GPIO_InitStruct.Pin = DET_OUT_B_Pin;
  5137. 800607a: 2301 movs r3, #1
  5138. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  5139. 800607c: 9306 str r3, [sp, #24]
  5140. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5141. 800607e: 2303 movs r3, #3
  5142. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  5143. 8006080: a906 add r1, sp, #24
  5144. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5145. 8006082: 9307 str r3, [sp, #28]
  5146. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  5147. 8006084: 4810 ldr r0, [pc, #64] ; (80060c8 <HAL_ADC_MspInit+0xcc>)
  5148. 8006086: e7de b.n 8006046 <HAL_ADC_MspInit+0x4a>
  5149. else if(hadc->Instance==ADC3)
  5150. 8006088: 4a10 ldr r2, [pc, #64] ; (80060cc <HAL_ADC_MspInit+0xd0>)
  5151. 800608a: 4293 cmp r3, r2
  5152. 800608c: d1dd bne.n 800604a <HAL_ADC_MspInit+0x4e>
  5153. __HAL_RCC_ADC3_CLK_ENABLE();
  5154. 800608e: 4b0b ldr r3, [pc, #44] ; (80060bc <HAL_ADC_MspInit+0xc0>)
  5155. 8006090: 699a ldr r2, [r3, #24]
  5156. 8006092: f442 4200 orr.w r2, r2, #32768 ; 0x8000
  5157. 8006096: 619a str r2, [r3, #24]
  5158. 8006098: 699a ldr r2, [r3, #24]
  5159. 800609a: f402 4200 and.w r2, r2, #32768 ; 0x8000
  5160. 800609e: 9204 str r2, [sp, #16]
  5161. 80060a0: 9a04 ldr r2, [sp, #16]
  5162. __HAL_RCC_GPIOC_CLK_ENABLE();
  5163. 80060a2: 699a ldr r2, [r3, #24]
  5164. 80060a4: f042 0210 orr.w r2, r2, #16
  5165. 80060a8: 619a str r2, [r3, #24]
  5166. 80060aa: 699b ldr r3, [r3, #24]
  5167. 80060ac: f003 0310 and.w r3, r3, #16
  5168. 80060b0: 9305 str r3, [sp, #20]
  5169. 80060b2: 9b05 ldr r3, [sp, #20]
  5170. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  5171. 80060b4: 2302 movs r3, #2
  5172. 80060b6: e7e1 b.n 800607c <HAL_ADC_MspInit+0x80>
  5173. 80060b8: 40012400 .word 0x40012400
  5174. 80060bc: 40021000 .word 0x40021000
  5175. 80060c0: 40010c00 .word 0x40010c00
  5176. 80060c4: 40012800 .word 0x40012800
  5177. 80060c8: 40011000 .word 0x40011000
  5178. 80060cc: 40013c00 .word 0x40013c00
  5179. 080060d0 <HAL_TIM_Base_MspInit>:
  5180. * @param htim_base: TIM_Base handle pointer
  5181. * @retval None
  5182. */
  5183. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  5184. {
  5185. if(htim_base->Instance==TIM6)
  5186. 80060d0: 6802 ldr r2, [r0, #0]
  5187. 80060d2: 4b08 ldr r3, [pc, #32] ; (80060f4 <HAL_TIM_Base_MspInit+0x24>)
  5188. {
  5189. 80060d4: b082 sub sp, #8
  5190. if(htim_base->Instance==TIM6)
  5191. 80060d6: 429a cmp r2, r3
  5192. 80060d8: d10a bne.n 80060f0 <HAL_TIM_Base_MspInit+0x20>
  5193. {
  5194. /* USER CODE BEGIN TIM6_MspInit 0 */
  5195. /* USER CODE END TIM6_MspInit 0 */
  5196. /* Peripheral clock enable */
  5197. __HAL_RCC_TIM6_CLK_ENABLE();
  5198. 80060da: f503 3300 add.w r3, r3, #131072 ; 0x20000
  5199. 80060de: 69da ldr r2, [r3, #28]
  5200. 80060e0: f042 0210 orr.w r2, r2, #16
  5201. 80060e4: 61da str r2, [r3, #28]
  5202. 80060e6: 69db ldr r3, [r3, #28]
  5203. 80060e8: f003 0310 and.w r3, r3, #16
  5204. 80060ec: 9301 str r3, [sp, #4]
  5205. 80060ee: 9b01 ldr r3, [sp, #4]
  5206. /* USER CODE BEGIN TIM6_MspInit 1 */
  5207. /* USER CODE END TIM6_MspInit 1 */
  5208. }
  5209. }
  5210. 80060f0: b002 add sp, #8
  5211. 80060f2: 4770 bx lr
  5212. 80060f4: 40001000 .word 0x40001000
  5213. 080060f8 <HAL_UART_MspInit>:
  5214. * This function configures the hardware resources used in this example
  5215. * @param huart: UART handle pointer
  5216. * @retval None
  5217. */
  5218. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  5219. {
  5220. 80060f8: b570 push {r4, r5, r6, lr}
  5221. 80060fa: 4605 mov r5, r0
  5222. 80060fc: b08a sub sp, #40 ; 0x28
  5223. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5224. 80060fe: 2210 movs r2, #16
  5225. 8006100: 2100 movs r1, #0
  5226. 8006102: a806 add r0, sp, #24
  5227. 8006104: f000 fa44 bl 8006590 <memset>
  5228. if(huart->Instance==UART4)
  5229. 8006108: 682b ldr r3, [r5, #0]
  5230. 800610a: 4a60 ldr r2, [pc, #384] ; (800628c <HAL_UART_MspInit+0x194>)
  5231. 800610c: 4293 cmp r3, r2
  5232. 800610e: d129 bne.n 8006164 <HAL_UART_MspInit+0x6c>
  5233. {
  5234. /* USER CODE BEGIN UART4_MspInit 0 */
  5235. /* USER CODE END UART4_MspInit 0 */
  5236. /* Peripheral clock enable */
  5237. __HAL_RCC_UART4_CLK_ENABLE();
  5238. 8006110: 4b5f ldr r3, [pc, #380] ; (8006290 <HAL_UART_MspInit+0x198>)
  5239. PC11 ------> UART4_RX
  5240. */
  5241. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5242. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5243. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5244. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5245. 8006112: a906 add r1, sp, #24
  5246. __HAL_RCC_UART4_CLK_ENABLE();
  5247. 8006114: 69da ldr r2, [r3, #28]
  5248. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5249. 8006116: 485f ldr r0, [pc, #380] ; (8006294 <HAL_UART_MspInit+0x19c>)
  5250. __HAL_RCC_UART4_CLK_ENABLE();
  5251. 8006118: f442 2200 orr.w r2, r2, #524288 ; 0x80000
  5252. 800611c: 61da str r2, [r3, #28]
  5253. 800611e: 69da ldr r2, [r3, #28]
  5254. 8006120: f402 2200 and.w r2, r2, #524288 ; 0x80000
  5255. 8006124: 9200 str r2, [sp, #0]
  5256. 8006126: 9a00 ldr r2, [sp, #0]
  5257. __HAL_RCC_GPIOC_CLK_ENABLE();
  5258. 8006128: 699a ldr r2, [r3, #24]
  5259. 800612a: f042 0210 orr.w r2, r2, #16
  5260. 800612e: 619a str r2, [r3, #24]
  5261. 8006130: 699b ldr r3, [r3, #24]
  5262. 8006132: f003 0310 and.w r3, r3, #16
  5263. 8006136: 9301 str r3, [sp, #4]
  5264. 8006138: 9b01 ldr r3, [sp, #4]
  5265. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5266. 800613a: f44f 6380 mov.w r3, #1024 ; 0x400
  5267. 800613e: 9306 str r3, [sp, #24]
  5268. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5269. 8006140: 2302 movs r3, #2
  5270. 8006142: 9307 str r3, [sp, #28]
  5271. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5272. 8006144: 2303 movs r3, #3
  5273. 8006146: 9309 str r3, [sp, #36] ; 0x24
  5274. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5275. 8006148: f7fe fca2 bl 8004a90 <HAL_GPIO_Init>
  5276. GPIO_InitStruct.Pin = GPIO_PIN_11;
  5277. 800614c: f44f 6300 mov.w r3, #2048 ; 0x800
  5278. 8006150: 9306 str r3, [sp, #24]
  5279. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5280. 8006152: 2300 movs r3, #0
  5281. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5282. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5283. 8006154: a906 add r1, sp, #24
  5284. 8006156: 484f ldr r0, [pc, #316] ; (8006294 <HAL_UART_MspInit+0x19c>)
  5285. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5286. 8006158: 9307 str r3, [sp, #28]
  5287. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5288. 800615a: 9308 str r3, [sp, #32]
  5289. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5290. 800615c: f7fe fc98 bl 8004a90 <HAL_GPIO_Init>
  5291. /* USER CODE BEGIN USART2_MspInit 1 */
  5292. /* USER CODE END USART2_MspInit 1 */
  5293. }
  5294. }
  5295. 8006160: b00a add sp, #40 ; 0x28
  5296. 8006162: bd70 pop {r4, r5, r6, pc}
  5297. else if(huart->Instance==USART1)
  5298. 8006164: 4a4c ldr r2, [pc, #304] ; (8006298 <HAL_UART_MspInit+0x1a0>)
  5299. 8006166: 4293 cmp r3, r2
  5300. 8006168: d150 bne.n 800620c <HAL_UART_MspInit+0x114>
  5301. __HAL_RCC_USART1_CLK_ENABLE();
  5302. 800616a: 4b49 ldr r3, [pc, #292] ; (8006290 <HAL_UART_MspInit+0x198>)
  5303. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5304. 800616c: a906 add r1, sp, #24
  5305. __HAL_RCC_USART1_CLK_ENABLE();
  5306. 800616e: 699a ldr r2, [r3, #24]
  5307. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5308. 8006170: 484a ldr r0, [pc, #296] ; (800629c <HAL_UART_MspInit+0x1a4>)
  5309. __HAL_RCC_USART1_CLK_ENABLE();
  5310. 8006172: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  5311. 8006176: 619a str r2, [r3, #24]
  5312. 8006178: 699a ldr r2, [r3, #24]
  5313. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5314. 800617a: 2600 movs r6, #0
  5315. __HAL_RCC_USART1_CLK_ENABLE();
  5316. 800617c: f402 4280 and.w r2, r2, #16384 ; 0x4000
  5317. 8006180: 9202 str r2, [sp, #8]
  5318. 8006182: 9a02 ldr r2, [sp, #8]
  5319. __HAL_RCC_GPIOA_CLK_ENABLE();
  5320. 8006184: 699a ldr r2, [r3, #24]
  5321. hdma_usart1_rx.Instance = DMA1_Channel5;
  5322. 8006186: 4c46 ldr r4, [pc, #280] ; (80062a0 <HAL_UART_MspInit+0x1a8>)
  5323. __HAL_RCC_GPIOA_CLK_ENABLE();
  5324. 8006188: f042 0204 orr.w r2, r2, #4
  5325. 800618c: 619a str r2, [r3, #24]
  5326. 800618e: 699b ldr r3, [r3, #24]
  5327. 8006190: f003 0304 and.w r3, r3, #4
  5328. 8006194: 9303 str r3, [sp, #12]
  5329. 8006196: 9b03 ldr r3, [sp, #12]
  5330. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5331. 8006198: f44f 7300 mov.w r3, #512 ; 0x200
  5332. 800619c: 9306 str r3, [sp, #24]
  5333. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5334. 800619e: 2302 movs r3, #2
  5335. 80061a0: 9307 str r3, [sp, #28]
  5336. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5337. 80061a2: 2303 movs r3, #3
  5338. 80061a4: 9309 str r3, [sp, #36] ; 0x24
  5339. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5340. 80061a6: f7fe fc73 bl 8004a90 <HAL_GPIO_Init>
  5341. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5342. 80061aa: f44f 6380 mov.w r3, #1024 ; 0x400
  5343. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5344. 80061ae: 483b ldr r0, [pc, #236] ; (800629c <HAL_UART_MspInit+0x1a4>)
  5345. 80061b0: a906 add r1, sp, #24
  5346. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5347. 80061b2: 9306 str r3, [sp, #24]
  5348. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5349. 80061b4: 9607 str r6, [sp, #28]
  5350. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5351. 80061b6: 9608 str r6, [sp, #32]
  5352. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5353. 80061b8: f7fe fc6a bl 8004a90 <HAL_GPIO_Init>
  5354. hdma_usart1_rx.Instance = DMA1_Channel5;
  5355. 80061bc: 4b39 ldr r3, [pc, #228] ; (80062a4 <HAL_UART_MspInit+0x1ac>)
  5356. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5357. 80061be: 4620 mov r0, r4
  5358. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5359. 80061c0: e884 0048 stmia.w r4, {r3, r6}
  5360. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5361. 80061c4: 2380 movs r3, #128 ; 0x80
  5362. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5363. 80061c6: 60a6 str r6, [r4, #8]
  5364. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5365. 80061c8: 60e3 str r3, [r4, #12]
  5366. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5367. 80061ca: 6126 str r6, [r4, #16]
  5368. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5369. 80061cc: 6166 str r6, [r4, #20]
  5370. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5371. 80061ce: 61a6 str r6, [r4, #24]
  5372. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5373. 80061d0: 61e6 str r6, [r4, #28]
  5374. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5375. 80061d2: f7fe fa95 bl 8004700 <HAL_DMA_Init>
  5376. 80061d6: b108 cbz r0, 80061dc <HAL_UART_MspInit+0xe4>
  5377. Error_Handler();
  5378. 80061d8: f7ff feec bl 8005fb4 <Error_Handler>
  5379. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5380. 80061dc: 636c str r4, [r5, #52] ; 0x34
  5381. 80061de: 6265 str r5, [r4, #36] ; 0x24
  5382. hdma_usart1_tx.Instance = DMA1_Channel4;
  5383. 80061e0: 4b31 ldr r3, [pc, #196] ; (80062a8 <HAL_UART_MspInit+0x1b0>)
  5384. 80061e2: 4c32 ldr r4, [pc, #200] ; (80062ac <HAL_UART_MspInit+0x1b4>)
  5385. hdma_usart2_tx.Instance = DMA1_Channel7;
  5386. 80061e4: 6023 str r3, [r4, #0]
  5387. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5388. 80061e6: 2310 movs r3, #16
  5389. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  5390. 80061e8: 2280 movs r2, #128 ; 0x80
  5391. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5392. 80061ea: 6063 str r3, [r4, #4]
  5393. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5394. 80061ec: 2300 movs r3, #0
  5395. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  5396. 80061ee: 60e2 str r2, [r4, #12]
  5397. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5398. 80061f0: 60a3 str r3, [r4, #8]
  5399. hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5400. 80061f2: 6123 str r3, [r4, #16]
  5401. hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5402. 80061f4: 6163 str r3, [r4, #20]
  5403. hdma_usart2_tx.Init.Mode = DMA_NORMAL;
  5404. 80061f6: 61a3 str r3, [r4, #24]
  5405. hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW;
  5406. 80061f8: 61e3 str r3, [r4, #28]
  5407. if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK)
  5408. 80061fa: 4620 mov r0, r4
  5409. 80061fc: f7fe fa80 bl 8004700 <HAL_DMA_Init>
  5410. 8006200: b108 cbz r0, 8006206 <HAL_UART_MspInit+0x10e>
  5411. Error_Handler();
  5412. 8006202: f7ff fed7 bl 8005fb4 <Error_Handler>
  5413. __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx);
  5414. 8006206: 632c str r4, [r5, #48] ; 0x30
  5415. 8006208: 6265 str r5, [r4, #36] ; 0x24
  5416. }
  5417. 800620a: e7a9 b.n 8006160 <HAL_UART_MspInit+0x68>
  5418. else if(huart->Instance==USART2)
  5419. 800620c: 4a28 ldr r2, [pc, #160] ; (80062b0 <HAL_UART_MspInit+0x1b8>)
  5420. 800620e: 4293 cmp r3, r2
  5421. 8006210: d1a6 bne.n 8006160 <HAL_UART_MspInit+0x68>
  5422. __HAL_RCC_USART2_CLK_ENABLE();
  5423. 8006212: 4b1f ldr r3, [pc, #124] ; (8006290 <HAL_UART_MspInit+0x198>)
  5424. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5425. 8006214: a906 add r1, sp, #24
  5426. __HAL_RCC_USART2_CLK_ENABLE();
  5427. 8006216: 69da ldr r2, [r3, #28]
  5428. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5429. 8006218: 4820 ldr r0, [pc, #128] ; (800629c <HAL_UART_MspInit+0x1a4>)
  5430. __HAL_RCC_USART2_CLK_ENABLE();
  5431. 800621a: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  5432. 800621e: 61da str r2, [r3, #28]
  5433. 8006220: 69da ldr r2, [r3, #28]
  5434. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5435. 8006222: 2600 movs r6, #0
  5436. __HAL_RCC_USART2_CLK_ENABLE();
  5437. 8006224: f402 3200 and.w r2, r2, #131072 ; 0x20000
  5438. 8006228: 9204 str r2, [sp, #16]
  5439. 800622a: 9a04 ldr r2, [sp, #16]
  5440. __HAL_RCC_GPIOA_CLK_ENABLE();
  5441. 800622c: 699a ldr r2, [r3, #24]
  5442. hdma_usart2_rx.Instance = DMA1_Channel6;
  5443. 800622e: 4c21 ldr r4, [pc, #132] ; (80062b4 <HAL_UART_MspInit+0x1bc>)
  5444. __HAL_RCC_GPIOA_CLK_ENABLE();
  5445. 8006230: f042 0204 orr.w r2, r2, #4
  5446. 8006234: 619a str r2, [r3, #24]
  5447. 8006236: 699b ldr r3, [r3, #24]
  5448. 8006238: f003 0304 and.w r3, r3, #4
  5449. 800623c: 9305 str r3, [sp, #20]
  5450. 800623e: 9b05 ldr r3, [sp, #20]
  5451. GPIO_InitStruct.Pin = GPIO_PIN_2;
  5452. 8006240: 2304 movs r3, #4
  5453. 8006242: 9306 str r3, [sp, #24]
  5454. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5455. 8006244: 2302 movs r3, #2
  5456. 8006246: 9307 str r3, [sp, #28]
  5457. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5458. 8006248: 2303 movs r3, #3
  5459. 800624a: 9309 str r3, [sp, #36] ; 0x24
  5460. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5461. 800624c: f7fe fc20 bl 8004a90 <HAL_GPIO_Init>
  5462. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5463. 8006250: 2308 movs r3, #8
  5464. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5465. 8006252: 4812 ldr r0, [pc, #72] ; (800629c <HAL_UART_MspInit+0x1a4>)
  5466. 8006254: a906 add r1, sp, #24
  5467. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5468. 8006256: 9306 str r3, [sp, #24]
  5469. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5470. 8006258: 9607 str r6, [sp, #28]
  5471. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5472. 800625a: 9608 str r6, [sp, #32]
  5473. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5474. 800625c: f7fe fc18 bl 8004a90 <HAL_GPIO_Init>
  5475. hdma_usart2_rx.Instance = DMA1_Channel6;
  5476. 8006260: 4b15 ldr r3, [pc, #84] ; (80062b8 <HAL_UART_MspInit+0x1c0>)
  5477. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5478. 8006262: 4620 mov r0, r4
  5479. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5480. 8006264: e884 0048 stmia.w r4, {r3, r6}
  5481. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5482. 8006268: 2380 movs r3, #128 ; 0x80
  5483. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5484. 800626a: 60a6 str r6, [r4, #8]
  5485. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5486. 800626c: 60e3 str r3, [r4, #12]
  5487. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5488. 800626e: 6126 str r6, [r4, #16]
  5489. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5490. 8006270: 6166 str r6, [r4, #20]
  5491. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  5492. 8006272: 61a6 str r6, [r4, #24]
  5493. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  5494. 8006274: 61e6 str r6, [r4, #28]
  5495. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5496. 8006276: f7fe fa43 bl 8004700 <HAL_DMA_Init>
  5497. 800627a: b108 cbz r0, 8006280 <HAL_UART_MspInit+0x188>
  5498. Error_Handler();
  5499. 800627c: f7ff fe9a bl 8005fb4 <Error_Handler>
  5500. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  5501. 8006280: 636c str r4, [r5, #52] ; 0x34
  5502. 8006282: 6265 str r5, [r4, #36] ; 0x24
  5503. hdma_usart2_tx.Instance = DMA1_Channel7;
  5504. 8006284: 4b0d ldr r3, [pc, #52] ; (80062bc <HAL_UART_MspInit+0x1c4>)
  5505. 8006286: 4c0e ldr r4, [pc, #56] ; (80062c0 <HAL_UART_MspInit+0x1c8>)
  5506. 8006288: e7ac b.n 80061e4 <HAL_UART_MspInit+0xec>
  5507. 800628a: bf00 nop
  5508. 800628c: 40004c00 .word 0x40004c00
  5509. 8006290: 40021000 .word 0x40021000
  5510. 8006294: 40011000 .word 0x40011000
  5511. 8006298: 40013800 .word 0x40013800
  5512. 800629c: 40010800 .word 0x40010800
  5513. 80062a0: 200003c0 .word 0x200003c0
  5514. 80062a4: 40020058 .word 0x40020058
  5515. 80062a8: 40020044 .word 0x40020044
  5516. 80062ac: 2000031c .word 0x2000031c
  5517. 80062b0: 40004400 .word 0x40004400
  5518. 80062b4: 200002a8 .word 0x200002a8
  5519. 80062b8: 4002006c .word 0x4002006c
  5520. 80062bc: 40020080 .word 0x40020080
  5521. 80062c0: 20000404 .word 0x20000404
  5522. 080062c4 <NMI_Handler>:
  5523. 80062c4: 4770 bx lr
  5524. 080062c6 <HardFault_Handler>:
  5525. /**
  5526. * @brief This function handles Hard fault interrupt.
  5527. */
  5528. void HardFault_Handler(void)
  5529. {
  5530. 80062c6: e7fe b.n 80062c6 <HardFault_Handler>
  5531. 080062c8 <MemManage_Handler>:
  5532. /**
  5533. * @brief This function handles Memory management fault.
  5534. */
  5535. void MemManage_Handler(void)
  5536. {
  5537. 80062c8: e7fe b.n 80062c8 <MemManage_Handler>
  5538. 080062ca <BusFault_Handler>:
  5539. /**
  5540. * @brief This function handles Prefetch fault, memory access fault.
  5541. */
  5542. void BusFault_Handler(void)
  5543. {
  5544. 80062ca: e7fe b.n 80062ca <BusFault_Handler>
  5545. 080062cc <UsageFault_Handler>:
  5546. /**
  5547. * @brief This function handles Undefined instruction or illegal state.
  5548. */
  5549. void UsageFault_Handler(void)
  5550. {
  5551. 80062cc: e7fe b.n 80062cc <UsageFault_Handler>
  5552. 080062ce <SVC_Handler>:
  5553. 80062ce: 4770 bx lr
  5554. 080062d0 <DebugMon_Handler>:
  5555. 80062d0: 4770 bx lr
  5556. 080062d2 <PendSV_Handler>:
  5557. /**
  5558. * @brief This function handles Pendable request for system service.
  5559. */
  5560. void PendSV_Handler(void)
  5561. {
  5562. 80062d2: 4770 bx lr
  5563. 080062d4 <SysTick_Handler>:
  5564. void SysTick_Handler(void)
  5565. {
  5566. /* USER CODE BEGIN SysTick_IRQn 0 */
  5567. /* USER CODE END SysTick_IRQn 0 */
  5568. HAL_IncTick();
  5569. 80062d4: f7fd bfdc b.w 8004290 <HAL_IncTick>
  5570. 080062d8 <DMA1_Channel4_IRQHandler>:
  5571. void DMA1_Channel4_IRQHandler(void)
  5572. {
  5573. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  5574. /* USER CODE END DMA1_Channel4_IRQn 0 */
  5575. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  5576. 80062d8: 4801 ldr r0, [pc, #4] ; (80062e0 <DMA1_Channel4_IRQHandler+0x8>)
  5577. 80062da: f7fe bafd b.w 80048d8 <HAL_DMA_IRQHandler>
  5578. 80062de: bf00 nop
  5579. 80062e0: 2000031c .word 0x2000031c
  5580. 080062e4 <DMA1_Channel5_IRQHandler>:
  5581. void DMA1_Channel5_IRQHandler(void)
  5582. {
  5583. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  5584. /* USER CODE END DMA1_Channel5_IRQn 0 */
  5585. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  5586. 80062e4: 4801 ldr r0, [pc, #4] ; (80062ec <DMA1_Channel5_IRQHandler+0x8>)
  5587. 80062e6: f7fe baf7 b.w 80048d8 <HAL_DMA_IRQHandler>
  5588. 80062ea: bf00 nop
  5589. 80062ec: 200003c0 .word 0x200003c0
  5590. 080062f0 <DMA1_Channel6_IRQHandler>:
  5591. void DMA1_Channel6_IRQHandler(void)
  5592. {
  5593. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  5594. /* USER CODE END DMA1_Channel6_IRQn 0 */
  5595. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  5596. 80062f0: 4801 ldr r0, [pc, #4] ; (80062f8 <DMA1_Channel6_IRQHandler+0x8>)
  5597. 80062f2: f7fe baf1 b.w 80048d8 <HAL_DMA_IRQHandler>
  5598. 80062f6: bf00 nop
  5599. 80062f8: 200002a8 .word 0x200002a8
  5600. 080062fc <DMA1_Channel7_IRQHandler>:
  5601. void DMA1_Channel7_IRQHandler(void)
  5602. {
  5603. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  5604. /* USER CODE END DMA1_Channel7_IRQn 0 */
  5605. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  5606. 80062fc: 4801 ldr r0, [pc, #4] ; (8006304 <DMA1_Channel7_IRQHandler+0x8>)
  5607. 80062fe: f7fe baeb b.w 80048d8 <HAL_DMA_IRQHandler>
  5608. 8006302: bf00 nop
  5609. 8006304: 20000404 .word 0x20000404
  5610. 08006308 <ADC1_2_IRQHandler>:
  5611. /**
  5612. * @brief This function handles ADC1 and ADC2 global interrupts.
  5613. */
  5614. void ADC1_2_IRQHandler(void)
  5615. {
  5616. 8006308: b508 push {r3, lr}
  5617. /* USER CODE BEGIN ADC1_2_IRQn 0 */
  5618. /* USER CODE END ADC1_2_IRQn 0 */
  5619. HAL_ADC_IRQHandler(&hadc1);
  5620. 800630a: 4804 ldr r0, [pc, #16] ; (800631c <ADC1_2_IRQHandler+0x14>)
  5621. 800630c: f7fd ffe6 bl 80042dc <HAL_ADC_IRQHandler>
  5622. HAL_ADC_IRQHandler(&hadc2);
  5623. /* USER CODE BEGIN ADC1_2_IRQn 1 */
  5624. /* USER CODE END ADC1_2_IRQn 1 */
  5625. }
  5626. 8006310: e8bd 4008 ldmia.w sp!, {r3, lr}
  5627. HAL_ADC_IRQHandler(&hadc2);
  5628. 8006314: 4802 ldr r0, [pc, #8] ; (8006320 <ADC1_2_IRQHandler+0x18>)
  5629. 8006316: f7fd bfe1 b.w 80042dc <HAL_ADC_IRQHandler>
  5630. 800631a: bf00 nop
  5631. 800631c: 20000360 .word 0x20000360
  5632. 8006320: 200002ec .word 0x200002ec
  5633. 08006324 <USART1_IRQHandler>:
  5634. void USART1_IRQHandler(void)
  5635. {
  5636. /* USER CODE BEGIN USART1_IRQn 0 */
  5637. /* USER CODE END USART1_IRQn 0 */
  5638. HAL_UART_IRQHandler(&huart1);
  5639. 8006324: 4801 ldr r0, [pc, #4] ; (800632c <USART1_IRQHandler+0x8>)
  5640. 8006326: f7ff bb19 b.w 800595c <HAL_UART_IRQHandler>
  5641. 800632a: bf00 nop
  5642. 800632c: 20000448 .word 0x20000448
  5643. 08006330 <USART2_IRQHandler>:
  5644. void USART2_IRQHandler(void)
  5645. {
  5646. /* USER CODE BEGIN USART2_IRQn 0 */
  5647. /* USER CODE END USART2_IRQn 0 */
  5648. HAL_UART_IRQHandler(&huart2);
  5649. 8006330: 4801 ldr r0, [pc, #4] ; (8006338 <USART2_IRQHandler+0x8>)
  5650. 8006332: f7ff bb13 b.w 800595c <HAL_UART_IRQHandler>
  5651. 8006336: bf00 nop
  5652. 8006338: 20000508 .word 0x20000508
  5653. 0800633c <ADC3_IRQHandler>:
  5654. void ADC3_IRQHandler(void)
  5655. {
  5656. /* USER CODE BEGIN ADC3_IRQn 0 */
  5657. /* USER CODE END ADC3_IRQn 0 */
  5658. HAL_ADC_IRQHandler(&hadc3);
  5659. 800633c: 4801 ldr r0, [pc, #4] ; (8006344 <ADC3_IRQHandler+0x8>)
  5660. 800633e: f7fd bfcd b.w 80042dc <HAL_ADC_IRQHandler>
  5661. 8006342: bf00 nop
  5662. 8006344: 20000390 .word 0x20000390
  5663. 08006348 <UART4_IRQHandler>:
  5664. void UART4_IRQHandler(void)
  5665. {
  5666. /* USER CODE BEGIN UART4_IRQn 0 */
  5667. /* USER CODE END UART4_IRQn 0 */
  5668. HAL_UART_IRQHandler(&huart4);
  5669. 8006348: 4801 ldr r0, [pc, #4] ; (8006350 <UART4_IRQHandler+0x8>)
  5670. 800634a: f7ff bb07 b.w 800595c <HAL_UART_IRQHandler>
  5671. 800634e: bf00 nop
  5672. 8006350: 200004c8 .word 0x200004c8
  5673. 08006354 <TIM6_IRQHandler>:
  5674. void TIM6_IRQHandler(void)
  5675. {
  5676. /* USER CODE BEGIN TIM6_IRQn 0 */
  5677. /* USER CODE END TIM6_IRQn 0 */
  5678. HAL_TIM_IRQHandler(&htim6);
  5679. 8006354: 4801 ldr r0, [pc, #4] ; (800635c <TIM6_IRQHandler+0x8>)
  5680. 8006356: f7fe bfb7 b.w 80052c8 <HAL_TIM_IRQHandler>
  5681. 800635a: bf00 nop
  5682. 800635c: 20000488 .word 0x20000488
  5683. 08006360 <_read>:
  5684. _kill(status, -1);
  5685. while (1) {} /* Make sure we hang here */
  5686. }
  5687. __attribute__((weak)) int _read(int file, char *ptr, int len)
  5688. {
  5689. 8006360: b570 push {r4, r5, r6, lr}
  5690. 8006362: 460e mov r6, r1
  5691. 8006364: 4615 mov r5, r2
  5692. int DataIdx;
  5693. for (DataIdx = 0; DataIdx < len; DataIdx++)
  5694. 8006366: 460c mov r4, r1
  5695. 8006368: 1ba3 subs r3, r4, r6
  5696. 800636a: 429d cmp r5, r3
  5697. 800636c: dc01 bgt.n 8006372 <_read+0x12>
  5698. {
  5699. *ptr++ = __io_getchar();
  5700. }
  5701. return len;
  5702. }
  5703. 800636e: 4628 mov r0, r5
  5704. 8006370: bd70 pop {r4, r5, r6, pc}
  5705. *ptr++ = __io_getchar();
  5706. 8006372: f3af 8000 nop.w
  5707. 8006376: f804 0b01 strb.w r0, [r4], #1
  5708. 800637a: e7f5 b.n 8006368 <_read+0x8>
  5709. 0800637c <_sbrk>:
  5710. }
  5711. return len;
  5712. }
  5713. caddr_t _sbrk(int incr)
  5714. {
  5715. 800637c: b508 push {r3, lr}
  5716. extern char end asm("end");
  5717. static char *heap_end;
  5718. char *prev_heap_end;
  5719. if (heap_end == 0)
  5720. 800637e: 4b0a ldr r3, [pc, #40] ; (80063a8 <_sbrk+0x2c>)
  5721. {
  5722. 8006380: 4602 mov r2, r0
  5723. if (heap_end == 0)
  5724. 8006382: 6819 ldr r1, [r3, #0]
  5725. 8006384: b909 cbnz r1, 800638a <_sbrk+0xe>
  5726. heap_end = &end;
  5727. 8006386: 4909 ldr r1, [pc, #36] ; (80063ac <_sbrk+0x30>)
  5728. 8006388: 6019 str r1, [r3, #0]
  5729. prev_heap_end = heap_end;
  5730. if (heap_end + incr > stack_ptr)
  5731. 800638a: 4669 mov r1, sp
  5732. prev_heap_end = heap_end;
  5733. 800638c: 6818 ldr r0, [r3, #0]
  5734. if (heap_end + incr > stack_ptr)
  5735. 800638e: 4402 add r2, r0
  5736. 8006390: 428a cmp r2, r1
  5737. 8006392: d906 bls.n 80063a2 <_sbrk+0x26>
  5738. {
  5739. // write(1, "Heap and stack collision\n", 25);
  5740. // abort();
  5741. errno = ENOMEM;
  5742. 8006394: f000 f8d2 bl 800653c <__errno>
  5743. 8006398: 230c movs r3, #12
  5744. 800639a: 6003 str r3, [r0, #0]
  5745. return (caddr_t) -1;
  5746. 800639c: f04f 30ff mov.w r0, #4294967295
  5747. 80063a0: bd08 pop {r3, pc}
  5748. }
  5749. heap_end += incr;
  5750. 80063a2: 601a str r2, [r3, #0]
  5751. return (caddr_t) prev_heap_end;
  5752. }
  5753. 80063a4: bd08 pop {r3, pc}
  5754. 80063a6: bf00 nop
  5755. 80063a8: 20000298 .word 0x20000298
  5756. 80063ac: 20000d64 .word 0x20000d64
  5757. 080063b0 <_close>:
  5758. int _close(int file)
  5759. {
  5760. return -1;
  5761. }
  5762. 80063b0: f04f 30ff mov.w r0, #4294967295
  5763. 80063b4: 4770 bx lr
  5764. 080063b6 <_fstat>:
  5765. int _fstat(int file, struct stat *st)
  5766. {
  5767. st->st_mode = S_IFCHR;
  5768. 80063b6: f44f 5300 mov.w r3, #8192 ; 0x2000
  5769. return 0;
  5770. }
  5771. 80063ba: 2000 movs r0, #0
  5772. st->st_mode = S_IFCHR;
  5773. 80063bc: 604b str r3, [r1, #4]
  5774. }
  5775. 80063be: 4770 bx lr
  5776. 080063c0 <_isatty>:
  5777. int _isatty(int file)
  5778. {
  5779. return 1;
  5780. }
  5781. 80063c0: 2001 movs r0, #1
  5782. 80063c2: 4770 bx lr
  5783. 080063c4 <_lseek>:
  5784. int _lseek(int file, int ptr, int dir)
  5785. {
  5786. return 0;
  5787. }
  5788. 80063c4: 2000 movs r0, #0
  5789. 80063c6: 4770 bx lr
  5790. 080063c8 <SystemInit>:
  5791. */
  5792. void SystemInit (void)
  5793. {
  5794. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  5795. /* Set HSION bit */
  5796. RCC->CR |= 0x00000001U;
  5797. 80063c8: 4b0e ldr r3, [pc, #56] ; (8006404 <SystemInit+0x3c>)
  5798. 80063ca: 681a ldr r2, [r3, #0]
  5799. 80063cc: f042 0201 orr.w r2, r2, #1
  5800. 80063d0: 601a str r2, [r3, #0]
  5801. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  5802. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  5803. RCC->CFGR &= 0xF8FF0000U;
  5804. 80063d2: 6859 ldr r1, [r3, #4]
  5805. 80063d4: 4a0c ldr r2, [pc, #48] ; (8006408 <SystemInit+0x40>)
  5806. 80063d6: 400a ands r2, r1
  5807. 80063d8: 605a str r2, [r3, #4]
  5808. #else
  5809. RCC->CFGR &= 0xF0FF0000U;
  5810. #endif /* STM32F105xC */
  5811. /* Reset HSEON, CSSON and PLLON bits */
  5812. RCC->CR &= 0xFEF6FFFFU;
  5813. 80063da: 681a ldr r2, [r3, #0]
  5814. 80063dc: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  5815. 80063e0: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  5816. 80063e4: 601a str r2, [r3, #0]
  5817. /* Reset HSEBYP bit */
  5818. RCC->CR &= 0xFFFBFFFFU;
  5819. 80063e6: 681a ldr r2, [r3, #0]
  5820. 80063e8: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  5821. 80063ec: 601a str r2, [r3, #0]
  5822. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  5823. RCC->CFGR &= 0xFF80FFFFU;
  5824. 80063ee: 685a ldr r2, [r3, #4]
  5825. 80063f0: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  5826. 80063f4: 605a str r2, [r3, #4]
  5827. /* Reset CFGR2 register */
  5828. RCC->CFGR2 = 0x00000000U;
  5829. #else
  5830. /* Disable all interrupts and clear pending bits */
  5831. RCC->CIR = 0x009F0000U;
  5832. 80063f6: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  5833. 80063fa: 609a str r2, [r3, #8]
  5834. #endif
  5835. #ifdef VECT_TAB_SRAM
  5836. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  5837. #else
  5838. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  5839. 80063fc: 4a03 ldr r2, [pc, #12] ; (800640c <SystemInit+0x44>)
  5840. 80063fe: 4b04 ldr r3, [pc, #16] ; (8006410 <SystemInit+0x48>)
  5841. 8006400: 609a str r2, [r3, #8]
  5842. 8006402: 4770 bx lr
  5843. 8006404: 40021000 .word 0x40021000
  5844. 8006408: f8ff0000 .word 0xf8ff0000
  5845. 800640c: 08004000 .word 0x08004000
  5846. 8006410: e000ed00 .word 0xe000ed00
  5847. 08006414 <InitUartQueue>:
  5848. UARTQUEUE TerminalQueue;
  5849. UARTQUEUE WifiQueue;
  5850. void InitUartQueue(pUARTQUEUE pQueue)
  5851. {
  5852. pQueue->data = pQueue->head = pQueue->tail = 0;
  5853. 8006414: 2300 movs r3, #0
  5854. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5855. 8006416: 2201 movs r2, #1
  5856. pQueue->data = pQueue->head = pQueue->tail = 0;
  5857. 8006418: 6043 str r3, [r0, #4]
  5858. 800641a: 6003 str r3, [r0, #0]
  5859. 800641c: 6083 str r3, [r0, #8]
  5860. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5861. 800641e: 4902 ldr r1, [pc, #8] ; (8006428 <InitUartQueue+0x14>)
  5862. 8006420: 4802 ldr r0, [pc, #8] ; (800642c <InitUartQueue+0x18>)
  5863. 8006422: f7ff b9ad b.w 8005780 <HAL_UART_Receive_DMA>
  5864. 8006426: bf00 nop
  5865. 8006428: 20000554 .word 0x20000554
  5866. 800642c: 20000448 .word 0x20000448
  5867. 08006430 <GetDataFromUartQueue>:
  5868. if (pQueue->head == QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  5869. pQueue->data++;
  5870. // HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 10);
  5871. }
  5872. void GetDataFromUartQueue(UART_HandleTypeDef *huart)
  5873. {
  5874. 8006430: b538 push {r3, r4, r5, lr}
  5875. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  5876. 8006432: 6801 ldr r1, [r0, #0]
  5877. 8006434: 4b12 ldr r3, [pc, #72] ; (8006480 <GetDataFromUartQueue+0x50>)
  5878. 8006436: 4a13 ldr r2, [pc, #76] ; (8006484 <GetDataFromUartQueue+0x54>)
  5879. 8006438: 4d13 ldr r5, [pc, #76] ; (8006488 <GetDataFromUartQueue+0x58>)
  5880. pUARTQUEUE pQueue = &TerminalQueue;
  5881. printf("Function : %s : ",__func__);
  5882. if (HAL_UART_Transmit_DMA(dst, pQueue->Buffer + pQueue->tail, 1) != HAL_OK)
  5883. 800643a: 4c14 ldr r4, [pc, #80] ; (800648c <GetDataFromUartQueue+0x5c>)
  5884. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  5885. 800643c: 4291 cmp r1, r2
  5886. 800643e: bf18 it ne
  5887. 8006440: 461d movne r5, r3
  5888. printf("Function : %s : ",__func__);
  5889. 8006442: 4813 ldr r0, [pc, #76] ; (8006490 <GetDataFromUartQueue+0x60>)
  5890. 8006444: 4913 ldr r1, [pc, #76] ; (8006494 <GetDataFromUartQueue+0x64>)
  5891. 8006446: f000 f8ab bl 80065a0 <iprintf>
  5892. if (HAL_UART_Transmit_DMA(dst, pQueue->Buffer + pQueue->tail, 1) != HAL_OK)
  5893. 800644a: 6863 ldr r3, [r4, #4]
  5894. 800644c: f104 010c add.w r1, r4, #12
  5895. 8006450: 4419 add r1, r3
  5896. 8006452: 2201 movs r2, #1
  5897. 8006454: 4628 mov r0, r5
  5898. 8006456: f7ff f959 bl 800570c <HAL_UART_Transmit_DMA>
  5899. {
  5900. // _Error_Handler(__FILE__, __LINE__);
  5901. }
  5902. printf("\r\n");
  5903. 800645a: 480f ldr r0, [pc, #60] ; (8006498 <GetDataFromUartQueue+0x68>)
  5904. 800645c: f000 f914 bl 8006688 <puts>
  5905. pQueue->tail++;
  5906. 8006460: 6863 ldr r3, [r4, #4]
  5907. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5908. pQueue->data--;
  5909. HAL_Delay(1);
  5910. 8006462: 2001 movs r0, #1
  5911. pQueue->tail++;
  5912. 8006464: 3301 adds r3, #1
  5913. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5914. 8006466: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5915. 800646a: bfa8 it ge
  5916. 800646c: 2300 movge r3, #0
  5917. 800646e: 6063 str r3, [r4, #4]
  5918. pQueue->data--;
  5919. 8006470: 68a3 ldr r3, [r4, #8]
  5920. 8006472: 3b01 subs r3, #1
  5921. 8006474: 60a3 str r3, [r4, #8]
  5922. }
  5923. 8006476: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  5924. HAL_Delay(1);
  5925. 800647a: f7fd bf1b b.w 80042b4 <HAL_Delay>
  5926. 800647e: bf00 nop
  5927. 8006480: 20000448 .word 0x20000448
  5928. 8006484: 40004400 .word 0x40004400
  5929. 8006488: 20000508 .word 0x20000508
  5930. 800648c: 20000548 .word 0x20000548
  5931. 8006490: 080076bc .word 0x080076bc
  5932. 8006494: 080076cd .word 0x080076cd
  5933. 8006498: 080076a2 .word 0x080076a2
  5934. 0800649c <HAL_UART_RxCpltCallback>:
  5935. {
  5936. 800649c: b510 push {r4, lr}
  5937. pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue);
  5938. 800649e: 6801 ldr r1, [r0, #0]
  5939. 80064a0: 4b0f ldr r3, [pc, #60] ; (80064e0 <HAL_UART_RxCpltCallback+0x44>)
  5940. 80064a2: 4c10 ldr r4, [pc, #64] ; (80064e4 <HAL_UART_RxCpltCallback+0x48>)
  5941. 80064a4: 4a10 ldr r2, [pc, #64] ; (80064e8 <HAL_UART_RxCpltCallback+0x4c>)
  5942. 80064a6: 4291 cmp r1, r2
  5943. 80064a8: bf18 it ne
  5944. 80064aa: 461c movne r4, r3
  5945. pQueue->head++;
  5946. 80064ac: 6823 ldr r3, [r4, #0]
  5947. 80064ae: 3301 adds r3, #1
  5948. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  5949. 80064b0: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5950. 80064b4: bfa8 it ge
  5951. 80064b6: 2300 movge r3, #0
  5952. 80064b8: 6023 str r3, [r4, #0]
  5953. pQueue->data++;
  5954. 80064ba: 68a3 ldr r3, [r4, #8]
  5955. 80064bc: 3301 adds r3, #1
  5956. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5957. 80064be: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5958. pQueue->data++;
  5959. 80064c2: 60a3 str r3, [r4, #8]
  5960. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5961. 80064c4: db01 blt.n 80064ca <HAL_UART_RxCpltCallback+0x2e>
  5962. GetDataFromUartQueue(huart);
  5963. 80064c6: f7ff ffb3 bl 8006430 <GetDataFromUartQueue>
  5964. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5965. 80064ca: 6823 ldr r3, [r4, #0]
  5966. 80064cc: f104 010c add.w r1, r4, #12
  5967. 80064d0: 2201 movs r2, #1
  5968. }
  5969. 80064d2: e8bd 4010 ldmia.w sp!, {r4, lr}
  5970. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5971. 80064d6: 4419 add r1, r3
  5972. 80064d8: 4804 ldr r0, [pc, #16] ; (80064ec <HAL_UART_RxCpltCallback+0x50>)
  5973. 80064da: f7ff b951 b.w 8005780 <HAL_UART_Receive_DMA>
  5974. 80064de: bf00 nop
  5975. 80064e0: 20000548 .word 0x20000548
  5976. 80064e4: 20000954 .word 0x20000954
  5977. 80064e8: 40004400 .word 0x40004400
  5978. 80064ec: 20000448 .word 0x20000448
  5979. 080064f0 <Reset_Handler>:
  5980. .weak Reset_Handler
  5981. .type Reset_Handler, %function
  5982. Reset_Handler:
  5983. /* Copy the data segment initializers from flash to SRAM */
  5984. movs r1, #0
  5985. 80064f0: 2100 movs r1, #0
  5986. b LoopCopyDataInit
  5987. 80064f2: e003 b.n 80064fc <LoopCopyDataInit>
  5988. 080064f4 <CopyDataInit>:
  5989. CopyDataInit:
  5990. ldr r3, =_sidata
  5991. 80064f4: 4b0b ldr r3, [pc, #44] ; (8006524 <LoopFillZerobss+0x14>)
  5992. ldr r3, [r3, r1]
  5993. 80064f6: 585b ldr r3, [r3, r1]
  5994. str r3, [r0, r1]
  5995. 80064f8: 5043 str r3, [r0, r1]
  5996. adds r1, r1, #4
  5997. 80064fa: 3104 adds r1, #4
  5998. 080064fc <LoopCopyDataInit>:
  5999. LoopCopyDataInit:
  6000. ldr r0, =_sdata
  6001. 80064fc: 480a ldr r0, [pc, #40] ; (8006528 <LoopFillZerobss+0x18>)
  6002. ldr r3, =_edata
  6003. 80064fe: 4b0b ldr r3, [pc, #44] ; (800652c <LoopFillZerobss+0x1c>)
  6004. adds r2, r0, r1
  6005. 8006500: 1842 adds r2, r0, r1
  6006. cmp r2, r3
  6007. 8006502: 429a cmp r2, r3
  6008. bcc CopyDataInit
  6009. 8006504: d3f6 bcc.n 80064f4 <CopyDataInit>
  6010. ldr r2, =_sbss
  6011. 8006506: 4a0a ldr r2, [pc, #40] ; (8006530 <LoopFillZerobss+0x20>)
  6012. b LoopFillZerobss
  6013. 8006508: e002 b.n 8006510 <LoopFillZerobss>
  6014. 0800650a <FillZerobss>:
  6015. /* Zero fill the bss segment. */
  6016. FillZerobss:
  6017. movs r3, #0
  6018. 800650a: 2300 movs r3, #0
  6019. str r3, [r2], #4
  6020. 800650c: f842 3b04 str.w r3, [r2], #4
  6021. 08006510 <LoopFillZerobss>:
  6022. LoopFillZerobss:
  6023. ldr r3, = _ebss
  6024. 8006510: 4b08 ldr r3, [pc, #32] ; (8006534 <LoopFillZerobss+0x24>)
  6025. cmp r2, r3
  6026. 8006512: 429a cmp r2, r3
  6027. bcc FillZerobss
  6028. 8006514: d3f9 bcc.n 800650a <FillZerobss>
  6029. /* Call the clock system intitialization function.*/
  6030. bl SystemInit
  6031. 8006516: f7ff ff57 bl 80063c8 <SystemInit>
  6032. /* Call static constructors */
  6033. bl __libc_init_array
  6034. 800651a: f000 f815 bl 8006548 <__libc_init_array>
  6035. /* Call the application's entry point.*/
  6036. bl main
  6037. 800651e: f7ff fb45 bl 8005bac <main>
  6038. bx lr
  6039. 8006522: 4770 bx lr
  6040. ldr r3, =_sidata
  6041. 8006524: 08007784 .word 0x08007784
  6042. ldr r0, =_sdata
  6043. 8006528: 20000000 .word 0x20000000
  6044. ldr r3, =_edata
  6045. 800652c: 20000270 .word 0x20000270
  6046. ldr r2, =_sbss
  6047. 8006530: 20000270 .word 0x20000270
  6048. ldr r3, = _ebss
  6049. 8006534: 20000d64 .word 0x20000d64
  6050. 08006538 <CAN1_RX1_IRQHandler>:
  6051. * @retval : None
  6052. */
  6053. .section .text.Default_Handler,"ax",%progbits
  6054. Default_Handler:
  6055. Infinite_Loop:
  6056. b Infinite_Loop
  6057. 8006538: e7fe b.n 8006538 <CAN1_RX1_IRQHandler>
  6058. ...
  6059. 0800653c <__errno>:
  6060. 800653c: 4b01 ldr r3, [pc, #4] ; (8006544 <__errno+0x8>)
  6061. 800653e: 6818 ldr r0, [r3, #0]
  6062. 8006540: 4770 bx lr
  6063. 8006542: bf00 nop
  6064. 8006544: 2000020c .word 0x2000020c
  6065. 08006548 <__libc_init_array>:
  6066. 8006548: b570 push {r4, r5, r6, lr}
  6067. 800654a: 2500 movs r5, #0
  6068. 800654c: 4e0c ldr r6, [pc, #48] ; (8006580 <__libc_init_array+0x38>)
  6069. 800654e: 4c0d ldr r4, [pc, #52] ; (8006584 <__libc_init_array+0x3c>)
  6070. 8006550: 1ba4 subs r4, r4, r6
  6071. 8006552: 10a4 asrs r4, r4, #2
  6072. 8006554: 42a5 cmp r5, r4
  6073. 8006556: d109 bne.n 800656c <__libc_init_array+0x24>
  6074. 8006558: f001 f848 bl 80075ec <_init>
  6075. 800655c: 2500 movs r5, #0
  6076. 800655e: 4e0a ldr r6, [pc, #40] ; (8006588 <__libc_init_array+0x40>)
  6077. 8006560: 4c0a ldr r4, [pc, #40] ; (800658c <__libc_init_array+0x44>)
  6078. 8006562: 1ba4 subs r4, r4, r6
  6079. 8006564: 10a4 asrs r4, r4, #2
  6080. 8006566: 42a5 cmp r5, r4
  6081. 8006568: d105 bne.n 8006576 <__libc_init_array+0x2e>
  6082. 800656a: bd70 pop {r4, r5, r6, pc}
  6083. 800656c: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6084. 8006570: 4798 blx r3
  6085. 8006572: 3501 adds r5, #1
  6086. 8006574: e7ee b.n 8006554 <__libc_init_array+0xc>
  6087. 8006576: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6088. 800657a: 4798 blx r3
  6089. 800657c: 3501 adds r5, #1
  6090. 800657e: e7f2 b.n 8006566 <__libc_init_array+0x1e>
  6091. 8006580: 0800777c .word 0x0800777c
  6092. 8006584: 0800777c .word 0x0800777c
  6093. 8006588: 0800777c .word 0x0800777c
  6094. 800658c: 08007780 .word 0x08007780
  6095. 08006590 <memset>:
  6096. 8006590: 4603 mov r3, r0
  6097. 8006592: 4402 add r2, r0
  6098. 8006594: 4293 cmp r3, r2
  6099. 8006596: d100 bne.n 800659a <memset+0xa>
  6100. 8006598: 4770 bx lr
  6101. 800659a: f803 1b01 strb.w r1, [r3], #1
  6102. 800659e: e7f9 b.n 8006594 <memset+0x4>
  6103. 080065a0 <iprintf>:
  6104. 80065a0: b40f push {r0, r1, r2, r3}
  6105. 80065a2: 4b0a ldr r3, [pc, #40] ; (80065cc <iprintf+0x2c>)
  6106. 80065a4: b513 push {r0, r1, r4, lr}
  6107. 80065a6: 681c ldr r4, [r3, #0]
  6108. 80065a8: b124 cbz r4, 80065b4 <iprintf+0x14>
  6109. 80065aa: 69a3 ldr r3, [r4, #24]
  6110. 80065ac: b913 cbnz r3, 80065b4 <iprintf+0x14>
  6111. 80065ae: 4620 mov r0, r4
  6112. 80065b0: f000 fada bl 8006b68 <__sinit>
  6113. 80065b4: ab05 add r3, sp, #20
  6114. 80065b6: 9a04 ldr r2, [sp, #16]
  6115. 80065b8: 68a1 ldr r1, [r4, #8]
  6116. 80065ba: 4620 mov r0, r4
  6117. 80065bc: 9301 str r3, [sp, #4]
  6118. 80065be: f000 fc9b bl 8006ef8 <_vfiprintf_r>
  6119. 80065c2: b002 add sp, #8
  6120. 80065c4: e8bd 4010 ldmia.w sp!, {r4, lr}
  6121. 80065c8: b004 add sp, #16
  6122. 80065ca: 4770 bx lr
  6123. 80065cc: 2000020c .word 0x2000020c
  6124. 080065d0 <_puts_r>:
  6125. 80065d0: b570 push {r4, r5, r6, lr}
  6126. 80065d2: 460e mov r6, r1
  6127. 80065d4: 4605 mov r5, r0
  6128. 80065d6: b118 cbz r0, 80065e0 <_puts_r+0x10>
  6129. 80065d8: 6983 ldr r3, [r0, #24]
  6130. 80065da: b90b cbnz r3, 80065e0 <_puts_r+0x10>
  6131. 80065dc: f000 fac4 bl 8006b68 <__sinit>
  6132. 80065e0: 69ab ldr r3, [r5, #24]
  6133. 80065e2: 68ac ldr r4, [r5, #8]
  6134. 80065e4: b913 cbnz r3, 80065ec <_puts_r+0x1c>
  6135. 80065e6: 4628 mov r0, r5
  6136. 80065e8: f000 fabe bl 8006b68 <__sinit>
  6137. 80065ec: 4b23 ldr r3, [pc, #140] ; (800667c <_puts_r+0xac>)
  6138. 80065ee: 429c cmp r4, r3
  6139. 80065f0: d117 bne.n 8006622 <_puts_r+0x52>
  6140. 80065f2: 686c ldr r4, [r5, #4]
  6141. 80065f4: 89a3 ldrh r3, [r4, #12]
  6142. 80065f6: 071b lsls r3, r3, #28
  6143. 80065f8: d51d bpl.n 8006636 <_puts_r+0x66>
  6144. 80065fa: 6923 ldr r3, [r4, #16]
  6145. 80065fc: b1db cbz r3, 8006636 <_puts_r+0x66>
  6146. 80065fe: 3e01 subs r6, #1
  6147. 8006600: 68a3 ldr r3, [r4, #8]
  6148. 8006602: f816 1f01 ldrb.w r1, [r6, #1]!
  6149. 8006606: 3b01 subs r3, #1
  6150. 8006608: 60a3 str r3, [r4, #8]
  6151. 800660a: b9e9 cbnz r1, 8006648 <_puts_r+0x78>
  6152. 800660c: 2b00 cmp r3, #0
  6153. 800660e: da2e bge.n 800666e <_puts_r+0x9e>
  6154. 8006610: 4622 mov r2, r4
  6155. 8006612: 210a movs r1, #10
  6156. 8006614: 4628 mov r0, r5
  6157. 8006616: f000 f8f5 bl 8006804 <__swbuf_r>
  6158. 800661a: 3001 adds r0, #1
  6159. 800661c: d011 beq.n 8006642 <_puts_r+0x72>
  6160. 800661e: 200a movs r0, #10
  6161. 8006620: bd70 pop {r4, r5, r6, pc}
  6162. 8006622: 4b17 ldr r3, [pc, #92] ; (8006680 <_puts_r+0xb0>)
  6163. 8006624: 429c cmp r4, r3
  6164. 8006626: d101 bne.n 800662c <_puts_r+0x5c>
  6165. 8006628: 68ac ldr r4, [r5, #8]
  6166. 800662a: e7e3 b.n 80065f4 <_puts_r+0x24>
  6167. 800662c: 4b15 ldr r3, [pc, #84] ; (8006684 <_puts_r+0xb4>)
  6168. 800662e: 429c cmp r4, r3
  6169. 8006630: bf08 it eq
  6170. 8006632: 68ec ldreq r4, [r5, #12]
  6171. 8006634: e7de b.n 80065f4 <_puts_r+0x24>
  6172. 8006636: 4621 mov r1, r4
  6173. 8006638: 4628 mov r0, r5
  6174. 800663a: f000 f935 bl 80068a8 <__swsetup_r>
  6175. 800663e: 2800 cmp r0, #0
  6176. 8006640: d0dd beq.n 80065fe <_puts_r+0x2e>
  6177. 8006642: f04f 30ff mov.w r0, #4294967295
  6178. 8006646: bd70 pop {r4, r5, r6, pc}
  6179. 8006648: 2b00 cmp r3, #0
  6180. 800664a: da04 bge.n 8006656 <_puts_r+0x86>
  6181. 800664c: 69a2 ldr r2, [r4, #24]
  6182. 800664e: 4293 cmp r3, r2
  6183. 8006650: db06 blt.n 8006660 <_puts_r+0x90>
  6184. 8006652: 290a cmp r1, #10
  6185. 8006654: d004 beq.n 8006660 <_puts_r+0x90>
  6186. 8006656: 6823 ldr r3, [r4, #0]
  6187. 8006658: 1c5a adds r2, r3, #1
  6188. 800665a: 6022 str r2, [r4, #0]
  6189. 800665c: 7019 strb r1, [r3, #0]
  6190. 800665e: e7cf b.n 8006600 <_puts_r+0x30>
  6191. 8006660: 4622 mov r2, r4
  6192. 8006662: 4628 mov r0, r5
  6193. 8006664: f000 f8ce bl 8006804 <__swbuf_r>
  6194. 8006668: 3001 adds r0, #1
  6195. 800666a: d1c9 bne.n 8006600 <_puts_r+0x30>
  6196. 800666c: e7e9 b.n 8006642 <_puts_r+0x72>
  6197. 800666e: 200a movs r0, #10
  6198. 8006670: 6823 ldr r3, [r4, #0]
  6199. 8006672: 1c5a adds r2, r3, #1
  6200. 8006674: 6022 str r2, [r4, #0]
  6201. 8006676: 7018 strb r0, [r3, #0]
  6202. 8006678: bd70 pop {r4, r5, r6, pc}
  6203. 800667a: bf00 nop
  6204. 800667c: 08007708 .word 0x08007708
  6205. 8006680: 08007728 .word 0x08007728
  6206. 8006684: 080076e8 .word 0x080076e8
  6207. 08006688 <puts>:
  6208. 8006688: 4b02 ldr r3, [pc, #8] ; (8006694 <puts+0xc>)
  6209. 800668a: 4601 mov r1, r0
  6210. 800668c: 6818 ldr r0, [r3, #0]
  6211. 800668e: f7ff bf9f b.w 80065d0 <_puts_r>
  6212. 8006692: bf00 nop
  6213. 8006694: 2000020c .word 0x2000020c
  6214. 08006698 <setbuf>:
  6215. 8006698: 2900 cmp r1, #0
  6216. 800669a: f44f 6380 mov.w r3, #1024 ; 0x400
  6217. 800669e: bf0c ite eq
  6218. 80066a0: 2202 moveq r2, #2
  6219. 80066a2: 2200 movne r2, #0
  6220. 80066a4: f000 b800 b.w 80066a8 <setvbuf>
  6221. 080066a8 <setvbuf>:
  6222. 80066a8: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  6223. 80066ac: 461d mov r5, r3
  6224. 80066ae: 4b51 ldr r3, [pc, #324] ; (80067f4 <setvbuf+0x14c>)
  6225. 80066b0: 4604 mov r4, r0
  6226. 80066b2: 681e ldr r6, [r3, #0]
  6227. 80066b4: 460f mov r7, r1
  6228. 80066b6: 4690 mov r8, r2
  6229. 80066b8: b126 cbz r6, 80066c4 <setvbuf+0x1c>
  6230. 80066ba: 69b3 ldr r3, [r6, #24]
  6231. 80066bc: b913 cbnz r3, 80066c4 <setvbuf+0x1c>
  6232. 80066be: 4630 mov r0, r6
  6233. 80066c0: f000 fa52 bl 8006b68 <__sinit>
  6234. 80066c4: 4b4c ldr r3, [pc, #304] ; (80067f8 <setvbuf+0x150>)
  6235. 80066c6: 429c cmp r4, r3
  6236. 80066c8: d152 bne.n 8006770 <setvbuf+0xc8>
  6237. 80066ca: 6874 ldr r4, [r6, #4]
  6238. 80066cc: f1b8 0f02 cmp.w r8, #2
  6239. 80066d0: d006 beq.n 80066e0 <setvbuf+0x38>
  6240. 80066d2: f1b8 0f01 cmp.w r8, #1
  6241. 80066d6: f200 8089 bhi.w 80067ec <setvbuf+0x144>
  6242. 80066da: 2d00 cmp r5, #0
  6243. 80066dc: f2c0 8086 blt.w 80067ec <setvbuf+0x144>
  6244. 80066e0: 4621 mov r1, r4
  6245. 80066e2: 4630 mov r0, r6
  6246. 80066e4: f000 f9d6 bl 8006a94 <_fflush_r>
  6247. 80066e8: 6b61 ldr r1, [r4, #52] ; 0x34
  6248. 80066ea: b141 cbz r1, 80066fe <setvbuf+0x56>
  6249. 80066ec: f104 0344 add.w r3, r4, #68 ; 0x44
  6250. 80066f0: 4299 cmp r1, r3
  6251. 80066f2: d002 beq.n 80066fa <setvbuf+0x52>
  6252. 80066f4: 4630 mov r0, r6
  6253. 80066f6: f000 fb2d bl 8006d54 <_free_r>
  6254. 80066fa: 2300 movs r3, #0
  6255. 80066fc: 6363 str r3, [r4, #52] ; 0x34
  6256. 80066fe: 2300 movs r3, #0
  6257. 8006700: 61a3 str r3, [r4, #24]
  6258. 8006702: 6063 str r3, [r4, #4]
  6259. 8006704: 89a3 ldrh r3, [r4, #12]
  6260. 8006706: 061b lsls r3, r3, #24
  6261. 8006708: d503 bpl.n 8006712 <setvbuf+0x6a>
  6262. 800670a: 6921 ldr r1, [r4, #16]
  6263. 800670c: 4630 mov r0, r6
  6264. 800670e: f000 fb21 bl 8006d54 <_free_r>
  6265. 8006712: 89a3 ldrh r3, [r4, #12]
  6266. 8006714: f1b8 0f02 cmp.w r8, #2
  6267. 8006718: f423 634a bic.w r3, r3, #3232 ; 0xca0
  6268. 800671c: f023 0303 bic.w r3, r3, #3
  6269. 8006720: 81a3 strh r3, [r4, #12]
  6270. 8006722: d05d beq.n 80067e0 <setvbuf+0x138>
  6271. 8006724: ab01 add r3, sp, #4
  6272. 8006726: 466a mov r2, sp
  6273. 8006728: 4621 mov r1, r4
  6274. 800672a: 4630 mov r0, r6
  6275. 800672c: f000 faa6 bl 8006c7c <__swhatbuf_r>
  6276. 8006730: 89a3 ldrh r3, [r4, #12]
  6277. 8006732: 4318 orrs r0, r3
  6278. 8006734: 81a0 strh r0, [r4, #12]
  6279. 8006736: bb2d cbnz r5, 8006784 <setvbuf+0xdc>
  6280. 8006738: 9d00 ldr r5, [sp, #0]
  6281. 800673a: 4628 mov r0, r5
  6282. 800673c: f000 fb02 bl 8006d44 <malloc>
  6283. 8006740: 4607 mov r7, r0
  6284. 8006742: 2800 cmp r0, #0
  6285. 8006744: d14e bne.n 80067e4 <setvbuf+0x13c>
  6286. 8006746: f8dd 9000 ldr.w r9, [sp]
  6287. 800674a: 45a9 cmp r9, r5
  6288. 800674c: d13c bne.n 80067c8 <setvbuf+0x120>
  6289. 800674e: f04f 30ff mov.w r0, #4294967295
  6290. 8006752: 89a3 ldrh r3, [r4, #12]
  6291. 8006754: f043 0302 orr.w r3, r3, #2
  6292. 8006758: 81a3 strh r3, [r4, #12]
  6293. 800675a: 2300 movs r3, #0
  6294. 800675c: 60a3 str r3, [r4, #8]
  6295. 800675e: f104 0347 add.w r3, r4, #71 ; 0x47
  6296. 8006762: 6023 str r3, [r4, #0]
  6297. 8006764: 6123 str r3, [r4, #16]
  6298. 8006766: 2301 movs r3, #1
  6299. 8006768: 6163 str r3, [r4, #20]
  6300. 800676a: b003 add sp, #12
  6301. 800676c: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6302. 8006770: 4b22 ldr r3, [pc, #136] ; (80067fc <setvbuf+0x154>)
  6303. 8006772: 429c cmp r4, r3
  6304. 8006774: d101 bne.n 800677a <setvbuf+0xd2>
  6305. 8006776: 68b4 ldr r4, [r6, #8]
  6306. 8006778: e7a8 b.n 80066cc <setvbuf+0x24>
  6307. 800677a: 4b21 ldr r3, [pc, #132] ; (8006800 <setvbuf+0x158>)
  6308. 800677c: 429c cmp r4, r3
  6309. 800677e: bf08 it eq
  6310. 8006780: 68f4 ldreq r4, [r6, #12]
  6311. 8006782: e7a3 b.n 80066cc <setvbuf+0x24>
  6312. 8006784: 2f00 cmp r7, #0
  6313. 8006786: d0d8 beq.n 800673a <setvbuf+0x92>
  6314. 8006788: 69b3 ldr r3, [r6, #24]
  6315. 800678a: b913 cbnz r3, 8006792 <setvbuf+0xea>
  6316. 800678c: 4630 mov r0, r6
  6317. 800678e: f000 f9eb bl 8006b68 <__sinit>
  6318. 8006792: f1b8 0f01 cmp.w r8, #1
  6319. 8006796: bf08 it eq
  6320. 8006798: 89a3 ldrheq r3, [r4, #12]
  6321. 800679a: 6027 str r7, [r4, #0]
  6322. 800679c: bf04 itt eq
  6323. 800679e: f043 0301 orreq.w r3, r3, #1
  6324. 80067a2: 81a3 strheq r3, [r4, #12]
  6325. 80067a4: 89a3 ldrh r3, [r4, #12]
  6326. 80067a6: 6127 str r7, [r4, #16]
  6327. 80067a8: f013 0008 ands.w r0, r3, #8
  6328. 80067ac: 6165 str r5, [r4, #20]
  6329. 80067ae: d01b beq.n 80067e8 <setvbuf+0x140>
  6330. 80067b0: f013 0001 ands.w r0, r3, #1
  6331. 80067b4: f04f 0300 mov.w r3, #0
  6332. 80067b8: bf1f itttt ne
  6333. 80067ba: 426d negne r5, r5
  6334. 80067bc: 60a3 strne r3, [r4, #8]
  6335. 80067be: 61a5 strne r5, [r4, #24]
  6336. 80067c0: 4618 movne r0, r3
  6337. 80067c2: bf08 it eq
  6338. 80067c4: 60a5 streq r5, [r4, #8]
  6339. 80067c6: e7d0 b.n 800676a <setvbuf+0xc2>
  6340. 80067c8: 4648 mov r0, r9
  6341. 80067ca: f000 fabb bl 8006d44 <malloc>
  6342. 80067ce: 4607 mov r7, r0
  6343. 80067d0: 2800 cmp r0, #0
  6344. 80067d2: d0bc beq.n 800674e <setvbuf+0xa6>
  6345. 80067d4: 89a3 ldrh r3, [r4, #12]
  6346. 80067d6: 464d mov r5, r9
  6347. 80067d8: f043 0380 orr.w r3, r3, #128 ; 0x80
  6348. 80067dc: 81a3 strh r3, [r4, #12]
  6349. 80067de: e7d3 b.n 8006788 <setvbuf+0xe0>
  6350. 80067e0: 2000 movs r0, #0
  6351. 80067e2: e7b6 b.n 8006752 <setvbuf+0xaa>
  6352. 80067e4: 46a9 mov r9, r5
  6353. 80067e6: e7f5 b.n 80067d4 <setvbuf+0x12c>
  6354. 80067e8: 60a0 str r0, [r4, #8]
  6355. 80067ea: e7be b.n 800676a <setvbuf+0xc2>
  6356. 80067ec: f04f 30ff mov.w r0, #4294967295
  6357. 80067f0: e7bb b.n 800676a <setvbuf+0xc2>
  6358. 80067f2: bf00 nop
  6359. 80067f4: 2000020c .word 0x2000020c
  6360. 80067f8: 08007708 .word 0x08007708
  6361. 80067fc: 08007728 .word 0x08007728
  6362. 8006800: 080076e8 .word 0x080076e8
  6363. 08006804 <__swbuf_r>:
  6364. 8006804: b5f8 push {r3, r4, r5, r6, r7, lr}
  6365. 8006806: 460e mov r6, r1
  6366. 8006808: 4614 mov r4, r2
  6367. 800680a: 4605 mov r5, r0
  6368. 800680c: b118 cbz r0, 8006816 <__swbuf_r+0x12>
  6369. 800680e: 6983 ldr r3, [r0, #24]
  6370. 8006810: b90b cbnz r3, 8006816 <__swbuf_r+0x12>
  6371. 8006812: f000 f9a9 bl 8006b68 <__sinit>
  6372. 8006816: 4b21 ldr r3, [pc, #132] ; (800689c <__swbuf_r+0x98>)
  6373. 8006818: 429c cmp r4, r3
  6374. 800681a: d12a bne.n 8006872 <__swbuf_r+0x6e>
  6375. 800681c: 686c ldr r4, [r5, #4]
  6376. 800681e: 69a3 ldr r3, [r4, #24]
  6377. 8006820: 60a3 str r3, [r4, #8]
  6378. 8006822: 89a3 ldrh r3, [r4, #12]
  6379. 8006824: 071a lsls r2, r3, #28
  6380. 8006826: d52e bpl.n 8006886 <__swbuf_r+0x82>
  6381. 8006828: 6923 ldr r3, [r4, #16]
  6382. 800682a: b363 cbz r3, 8006886 <__swbuf_r+0x82>
  6383. 800682c: 6923 ldr r3, [r4, #16]
  6384. 800682e: 6820 ldr r0, [r4, #0]
  6385. 8006830: b2f6 uxtb r6, r6
  6386. 8006832: 1ac0 subs r0, r0, r3
  6387. 8006834: 6963 ldr r3, [r4, #20]
  6388. 8006836: 4637 mov r7, r6
  6389. 8006838: 4298 cmp r0, r3
  6390. 800683a: db04 blt.n 8006846 <__swbuf_r+0x42>
  6391. 800683c: 4621 mov r1, r4
  6392. 800683e: 4628 mov r0, r5
  6393. 8006840: f000 f928 bl 8006a94 <_fflush_r>
  6394. 8006844: bb28 cbnz r0, 8006892 <__swbuf_r+0x8e>
  6395. 8006846: 68a3 ldr r3, [r4, #8]
  6396. 8006848: 3001 adds r0, #1
  6397. 800684a: 3b01 subs r3, #1
  6398. 800684c: 60a3 str r3, [r4, #8]
  6399. 800684e: 6823 ldr r3, [r4, #0]
  6400. 8006850: 1c5a adds r2, r3, #1
  6401. 8006852: 6022 str r2, [r4, #0]
  6402. 8006854: 701e strb r6, [r3, #0]
  6403. 8006856: 6963 ldr r3, [r4, #20]
  6404. 8006858: 4298 cmp r0, r3
  6405. 800685a: d004 beq.n 8006866 <__swbuf_r+0x62>
  6406. 800685c: 89a3 ldrh r3, [r4, #12]
  6407. 800685e: 07db lsls r3, r3, #31
  6408. 8006860: d519 bpl.n 8006896 <__swbuf_r+0x92>
  6409. 8006862: 2e0a cmp r6, #10
  6410. 8006864: d117 bne.n 8006896 <__swbuf_r+0x92>
  6411. 8006866: 4621 mov r1, r4
  6412. 8006868: 4628 mov r0, r5
  6413. 800686a: f000 f913 bl 8006a94 <_fflush_r>
  6414. 800686e: b190 cbz r0, 8006896 <__swbuf_r+0x92>
  6415. 8006870: e00f b.n 8006892 <__swbuf_r+0x8e>
  6416. 8006872: 4b0b ldr r3, [pc, #44] ; (80068a0 <__swbuf_r+0x9c>)
  6417. 8006874: 429c cmp r4, r3
  6418. 8006876: d101 bne.n 800687c <__swbuf_r+0x78>
  6419. 8006878: 68ac ldr r4, [r5, #8]
  6420. 800687a: e7d0 b.n 800681e <__swbuf_r+0x1a>
  6421. 800687c: 4b09 ldr r3, [pc, #36] ; (80068a4 <__swbuf_r+0xa0>)
  6422. 800687e: 429c cmp r4, r3
  6423. 8006880: bf08 it eq
  6424. 8006882: 68ec ldreq r4, [r5, #12]
  6425. 8006884: e7cb b.n 800681e <__swbuf_r+0x1a>
  6426. 8006886: 4621 mov r1, r4
  6427. 8006888: 4628 mov r0, r5
  6428. 800688a: f000 f80d bl 80068a8 <__swsetup_r>
  6429. 800688e: 2800 cmp r0, #0
  6430. 8006890: d0cc beq.n 800682c <__swbuf_r+0x28>
  6431. 8006892: f04f 37ff mov.w r7, #4294967295
  6432. 8006896: 4638 mov r0, r7
  6433. 8006898: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6434. 800689a: bf00 nop
  6435. 800689c: 08007708 .word 0x08007708
  6436. 80068a0: 08007728 .word 0x08007728
  6437. 80068a4: 080076e8 .word 0x080076e8
  6438. 080068a8 <__swsetup_r>:
  6439. 80068a8: 4b32 ldr r3, [pc, #200] ; (8006974 <__swsetup_r+0xcc>)
  6440. 80068aa: b570 push {r4, r5, r6, lr}
  6441. 80068ac: 681d ldr r5, [r3, #0]
  6442. 80068ae: 4606 mov r6, r0
  6443. 80068b0: 460c mov r4, r1
  6444. 80068b2: b125 cbz r5, 80068be <__swsetup_r+0x16>
  6445. 80068b4: 69ab ldr r3, [r5, #24]
  6446. 80068b6: b913 cbnz r3, 80068be <__swsetup_r+0x16>
  6447. 80068b8: 4628 mov r0, r5
  6448. 80068ba: f000 f955 bl 8006b68 <__sinit>
  6449. 80068be: 4b2e ldr r3, [pc, #184] ; (8006978 <__swsetup_r+0xd0>)
  6450. 80068c0: 429c cmp r4, r3
  6451. 80068c2: d10f bne.n 80068e4 <__swsetup_r+0x3c>
  6452. 80068c4: 686c ldr r4, [r5, #4]
  6453. 80068c6: f9b4 300c ldrsh.w r3, [r4, #12]
  6454. 80068ca: b29a uxth r2, r3
  6455. 80068cc: 0715 lsls r5, r2, #28
  6456. 80068ce: d42c bmi.n 800692a <__swsetup_r+0x82>
  6457. 80068d0: 06d0 lsls r0, r2, #27
  6458. 80068d2: d411 bmi.n 80068f8 <__swsetup_r+0x50>
  6459. 80068d4: 2209 movs r2, #9
  6460. 80068d6: 6032 str r2, [r6, #0]
  6461. 80068d8: f043 0340 orr.w r3, r3, #64 ; 0x40
  6462. 80068dc: 81a3 strh r3, [r4, #12]
  6463. 80068de: f04f 30ff mov.w r0, #4294967295
  6464. 80068e2: bd70 pop {r4, r5, r6, pc}
  6465. 80068e4: 4b25 ldr r3, [pc, #148] ; (800697c <__swsetup_r+0xd4>)
  6466. 80068e6: 429c cmp r4, r3
  6467. 80068e8: d101 bne.n 80068ee <__swsetup_r+0x46>
  6468. 80068ea: 68ac ldr r4, [r5, #8]
  6469. 80068ec: e7eb b.n 80068c6 <__swsetup_r+0x1e>
  6470. 80068ee: 4b24 ldr r3, [pc, #144] ; (8006980 <__swsetup_r+0xd8>)
  6471. 80068f0: 429c cmp r4, r3
  6472. 80068f2: bf08 it eq
  6473. 80068f4: 68ec ldreq r4, [r5, #12]
  6474. 80068f6: e7e6 b.n 80068c6 <__swsetup_r+0x1e>
  6475. 80068f8: 0751 lsls r1, r2, #29
  6476. 80068fa: d512 bpl.n 8006922 <__swsetup_r+0x7a>
  6477. 80068fc: 6b61 ldr r1, [r4, #52] ; 0x34
  6478. 80068fe: b141 cbz r1, 8006912 <__swsetup_r+0x6a>
  6479. 8006900: f104 0344 add.w r3, r4, #68 ; 0x44
  6480. 8006904: 4299 cmp r1, r3
  6481. 8006906: d002 beq.n 800690e <__swsetup_r+0x66>
  6482. 8006908: 4630 mov r0, r6
  6483. 800690a: f000 fa23 bl 8006d54 <_free_r>
  6484. 800690e: 2300 movs r3, #0
  6485. 8006910: 6363 str r3, [r4, #52] ; 0x34
  6486. 8006912: 89a3 ldrh r3, [r4, #12]
  6487. 8006914: f023 0324 bic.w r3, r3, #36 ; 0x24
  6488. 8006918: 81a3 strh r3, [r4, #12]
  6489. 800691a: 2300 movs r3, #0
  6490. 800691c: 6063 str r3, [r4, #4]
  6491. 800691e: 6923 ldr r3, [r4, #16]
  6492. 8006920: 6023 str r3, [r4, #0]
  6493. 8006922: 89a3 ldrh r3, [r4, #12]
  6494. 8006924: f043 0308 orr.w r3, r3, #8
  6495. 8006928: 81a3 strh r3, [r4, #12]
  6496. 800692a: 6923 ldr r3, [r4, #16]
  6497. 800692c: b94b cbnz r3, 8006942 <__swsetup_r+0x9a>
  6498. 800692e: 89a3 ldrh r3, [r4, #12]
  6499. 8006930: f403 7320 and.w r3, r3, #640 ; 0x280
  6500. 8006934: f5b3 7f00 cmp.w r3, #512 ; 0x200
  6501. 8006938: d003 beq.n 8006942 <__swsetup_r+0x9a>
  6502. 800693a: 4621 mov r1, r4
  6503. 800693c: 4630 mov r0, r6
  6504. 800693e: f000 f9c1 bl 8006cc4 <__smakebuf_r>
  6505. 8006942: 89a2 ldrh r2, [r4, #12]
  6506. 8006944: f012 0301 ands.w r3, r2, #1
  6507. 8006948: d00c beq.n 8006964 <__swsetup_r+0xbc>
  6508. 800694a: 2300 movs r3, #0
  6509. 800694c: 60a3 str r3, [r4, #8]
  6510. 800694e: 6963 ldr r3, [r4, #20]
  6511. 8006950: 425b negs r3, r3
  6512. 8006952: 61a3 str r3, [r4, #24]
  6513. 8006954: 6923 ldr r3, [r4, #16]
  6514. 8006956: b953 cbnz r3, 800696e <__swsetup_r+0xc6>
  6515. 8006958: f9b4 300c ldrsh.w r3, [r4, #12]
  6516. 800695c: f013 0080 ands.w r0, r3, #128 ; 0x80
  6517. 8006960: d1ba bne.n 80068d8 <__swsetup_r+0x30>
  6518. 8006962: bd70 pop {r4, r5, r6, pc}
  6519. 8006964: 0792 lsls r2, r2, #30
  6520. 8006966: bf58 it pl
  6521. 8006968: 6963 ldrpl r3, [r4, #20]
  6522. 800696a: 60a3 str r3, [r4, #8]
  6523. 800696c: e7f2 b.n 8006954 <__swsetup_r+0xac>
  6524. 800696e: 2000 movs r0, #0
  6525. 8006970: e7f7 b.n 8006962 <__swsetup_r+0xba>
  6526. 8006972: bf00 nop
  6527. 8006974: 2000020c .word 0x2000020c
  6528. 8006978: 08007708 .word 0x08007708
  6529. 800697c: 08007728 .word 0x08007728
  6530. 8006980: 080076e8 .word 0x080076e8
  6531. 08006984 <__sflush_r>:
  6532. 8006984: 898a ldrh r2, [r1, #12]
  6533. 8006986: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6534. 800698a: 4605 mov r5, r0
  6535. 800698c: 0710 lsls r0, r2, #28
  6536. 800698e: 460c mov r4, r1
  6537. 8006990: d45a bmi.n 8006a48 <__sflush_r+0xc4>
  6538. 8006992: 684b ldr r3, [r1, #4]
  6539. 8006994: 2b00 cmp r3, #0
  6540. 8006996: dc05 bgt.n 80069a4 <__sflush_r+0x20>
  6541. 8006998: 6c0b ldr r3, [r1, #64] ; 0x40
  6542. 800699a: 2b00 cmp r3, #0
  6543. 800699c: dc02 bgt.n 80069a4 <__sflush_r+0x20>
  6544. 800699e: 2000 movs r0, #0
  6545. 80069a0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6546. 80069a4: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6547. 80069a6: 2e00 cmp r6, #0
  6548. 80069a8: d0f9 beq.n 800699e <__sflush_r+0x1a>
  6549. 80069aa: 2300 movs r3, #0
  6550. 80069ac: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  6551. 80069b0: 682f ldr r7, [r5, #0]
  6552. 80069b2: 602b str r3, [r5, #0]
  6553. 80069b4: d033 beq.n 8006a1e <__sflush_r+0x9a>
  6554. 80069b6: 6d60 ldr r0, [r4, #84] ; 0x54
  6555. 80069b8: 89a3 ldrh r3, [r4, #12]
  6556. 80069ba: 075a lsls r2, r3, #29
  6557. 80069bc: d505 bpl.n 80069ca <__sflush_r+0x46>
  6558. 80069be: 6863 ldr r3, [r4, #4]
  6559. 80069c0: 1ac0 subs r0, r0, r3
  6560. 80069c2: 6b63 ldr r3, [r4, #52] ; 0x34
  6561. 80069c4: b10b cbz r3, 80069ca <__sflush_r+0x46>
  6562. 80069c6: 6c23 ldr r3, [r4, #64] ; 0x40
  6563. 80069c8: 1ac0 subs r0, r0, r3
  6564. 80069ca: 2300 movs r3, #0
  6565. 80069cc: 4602 mov r2, r0
  6566. 80069ce: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6567. 80069d0: 6a21 ldr r1, [r4, #32]
  6568. 80069d2: 4628 mov r0, r5
  6569. 80069d4: 47b0 blx r6
  6570. 80069d6: 1c43 adds r3, r0, #1
  6571. 80069d8: 89a3 ldrh r3, [r4, #12]
  6572. 80069da: d106 bne.n 80069ea <__sflush_r+0x66>
  6573. 80069dc: 6829 ldr r1, [r5, #0]
  6574. 80069de: 291d cmp r1, #29
  6575. 80069e0: d84b bhi.n 8006a7a <__sflush_r+0xf6>
  6576. 80069e2: 4a2b ldr r2, [pc, #172] ; (8006a90 <__sflush_r+0x10c>)
  6577. 80069e4: 40ca lsrs r2, r1
  6578. 80069e6: 07d6 lsls r6, r2, #31
  6579. 80069e8: d547 bpl.n 8006a7a <__sflush_r+0xf6>
  6580. 80069ea: 2200 movs r2, #0
  6581. 80069ec: 6062 str r2, [r4, #4]
  6582. 80069ee: 6922 ldr r2, [r4, #16]
  6583. 80069f0: 04d9 lsls r1, r3, #19
  6584. 80069f2: 6022 str r2, [r4, #0]
  6585. 80069f4: d504 bpl.n 8006a00 <__sflush_r+0x7c>
  6586. 80069f6: 1c42 adds r2, r0, #1
  6587. 80069f8: d101 bne.n 80069fe <__sflush_r+0x7a>
  6588. 80069fa: 682b ldr r3, [r5, #0]
  6589. 80069fc: b903 cbnz r3, 8006a00 <__sflush_r+0x7c>
  6590. 80069fe: 6560 str r0, [r4, #84] ; 0x54
  6591. 8006a00: 6b61 ldr r1, [r4, #52] ; 0x34
  6592. 8006a02: 602f str r7, [r5, #0]
  6593. 8006a04: 2900 cmp r1, #0
  6594. 8006a06: d0ca beq.n 800699e <__sflush_r+0x1a>
  6595. 8006a08: f104 0344 add.w r3, r4, #68 ; 0x44
  6596. 8006a0c: 4299 cmp r1, r3
  6597. 8006a0e: d002 beq.n 8006a16 <__sflush_r+0x92>
  6598. 8006a10: 4628 mov r0, r5
  6599. 8006a12: f000 f99f bl 8006d54 <_free_r>
  6600. 8006a16: 2000 movs r0, #0
  6601. 8006a18: 6360 str r0, [r4, #52] ; 0x34
  6602. 8006a1a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6603. 8006a1e: 6a21 ldr r1, [r4, #32]
  6604. 8006a20: 2301 movs r3, #1
  6605. 8006a22: 4628 mov r0, r5
  6606. 8006a24: 47b0 blx r6
  6607. 8006a26: 1c41 adds r1, r0, #1
  6608. 8006a28: d1c6 bne.n 80069b8 <__sflush_r+0x34>
  6609. 8006a2a: 682b ldr r3, [r5, #0]
  6610. 8006a2c: 2b00 cmp r3, #0
  6611. 8006a2e: d0c3 beq.n 80069b8 <__sflush_r+0x34>
  6612. 8006a30: 2b1d cmp r3, #29
  6613. 8006a32: d001 beq.n 8006a38 <__sflush_r+0xb4>
  6614. 8006a34: 2b16 cmp r3, #22
  6615. 8006a36: d101 bne.n 8006a3c <__sflush_r+0xb8>
  6616. 8006a38: 602f str r7, [r5, #0]
  6617. 8006a3a: e7b0 b.n 800699e <__sflush_r+0x1a>
  6618. 8006a3c: 89a3 ldrh r3, [r4, #12]
  6619. 8006a3e: f043 0340 orr.w r3, r3, #64 ; 0x40
  6620. 8006a42: 81a3 strh r3, [r4, #12]
  6621. 8006a44: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6622. 8006a48: 690f ldr r7, [r1, #16]
  6623. 8006a4a: 2f00 cmp r7, #0
  6624. 8006a4c: d0a7 beq.n 800699e <__sflush_r+0x1a>
  6625. 8006a4e: 0793 lsls r3, r2, #30
  6626. 8006a50: bf18 it ne
  6627. 8006a52: 2300 movne r3, #0
  6628. 8006a54: 680e ldr r6, [r1, #0]
  6629. 8006a56: bf08 it eq
  6630. 8006a58: 694b ldreq r3, [r1, #20]
  6631. 8006a5a: eba6 0807 sub.w r8, r6, r7
  6632. 8006a5e: 600f str r7, [r1, #0]
  6633. 8006a60: 608b str r3, [r1, #8]
  6634. 8006a62: f1b8 0f00 cmp.w r8, #0
  6635. 8006a66: dd9a ble.n 800699e <__sflush_r+0x1a>
  6636. 8006a68: 4643 mov r3, r8
  6637. 8006a6a: 463a mov r2, r7
  6638. 8006a6c: 6a21 ldr r1, [r4, #32]
  6639. 8006a6e: 4628 mov r0, r5
  6640. 8006a70: 6aa6 ldr r6, [r4, #40] ; 0x28
  6641. 8006a72: 47b0 blx r6
  6642. 8006a74: 2800 cmp r0, #0
  6643. 8006a76: dc07 bgt.n 8006a88 <__sflush_r+0x104>
  6644. 8006a78: 89a3 ldrh r3, [r4, #12]
  6645. 8006a7a: f043 0340 orr.w r3, r3, #64 ; 0x40
  6646. 8006a7e: 81a3 strh r3, [r4, #12]
  6647. 8006a80: f04f 30ff mov.w r0, #4294967295
  6648. 8006a84: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6649. 8006a88: 4407 add r7, r0
  6650. 8006a8a: eba8 0800 sub.w r8, r8, r0
  6651. 8006a8e: e7e8 b.n 8006a62 <__sflush_r+0xde>
  6652. 8006a90: 20400001 .word 0x20400001
  6653. 08006a94 <_fflush_r>:
  6654. 8006a94: b538 push {r3, r4, r5, lr}
  6655. 8006a96: 690b ldr r3, [r1, #16]
  6656. 8006a98: 4605 mov r5, r0
  6657. 8006a9a: 460c mov r4, r1
  6658. 8006a9c: b1db cbz r3, 8006ad6 <_fflush_r+0x42>
  6659. 8006a9e: b118 cbz r0, 8006aa8 <_fflush_r+0x14>
  6660. 8006aa0: 6983 ldr r3, [r0, #24]
  6661. 8006aa2: b90b cbnz r3, 8006aa8 <_fflush_r+0x14>
  6662. 8006aa4: f000 f860 bl 8006b68 <__sinit>
  6663. 8006aa8: 4b0c ldr r3, [pc, #48] ; (8006adc <_fflush_r+0x48>)
  6664. 8006aaa: 429c cmp r4, r3
  6665. 8006aac: d109 bne.n 8006ac2 <_fflush_r+0x2e>
  6666. 8006aae: 686c ldr r4, [r5, #4]
  6667. 8006ab0: f9b4 300c ldrsh.w r3, [r4, #12]
  6668. 8006ab4: b17b cbz r3, 8006ad6 <_fflush_r+0x42>
  6669. 8006ab6: 4621 mov r1, r4
  6670. 8006ab8: 4628 mov r0, r5
  6671. 8006aba: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6672. 8006abe: f7ff bf61 b.w 8006984 <__sflush_r>
  6673. 8006ac2: 4b07 ldr r3, [pc, #28] ; (8006ae0 <_fflush_r+0x4c>)
  6674. 8006ac4: 429c cmp r4, r3
  6675. 8006ac6: d101 bne.n 8006acc <_fflush_r+0x38>
  6676. 8006ac8: 68ac ldr r4, [r5, #8]
  6677. 8006aca: e7f1 b.n 8006ab0 <_fflush_r+0x1c>
  6678. 8006acc: 4b05 ldr r3, [pc, #20] ; (8006ae4 <_fflush_r+0x50>)
  6679. 8006ace: 429c cmp r4, r3
  6680. 8006ad0: bf08 it eq
  6681. 8006ad2: 68ec ldreq r4, [r5, #12]
  6682. 8006ad4: e7ec b.n 8006ab0 <_fflush_r+0x1c>
  6683. 8006ad6: 2000 movs r0, #0
  6684. 8006ad8: bd38 pop {r3, r4, r5, pc}
  6685. 8006ada: bf00 nop
  6686. 8006adc: 08007708 .word 0x08007708
  6687. 8006ae0: 08007728 .word 0x08007728
  6688. 8006ae4: 080076e8 .word 0x080076e8
  6689. 08006ae8 <_cleanup_r>:
  6690. 8006ae8: 4901 ldr r1, [pc, #4] ; (8006af0 <_cleanup_r+0x8>)
  6691. 8006aea: f000 b8a9 b.w 8006c40 <_fwalk_reent>
  6692. 8006aee: bf00 nop
  6693. 8006af0: 08006a95 .word 0x08006a95
  6694. 08006af4 <std.isra.0>:
  6695. 8006af4: 2300 movs r3, #0
  6696. 8006af6: b510 push {r4, lr}
  6697. 8006af8: 4604 mov r4, r0
  6698. 8006afa: 6003 str r3, [r0, #0]
  6699. 8006afc: 6043 str r3, [r0, #4]
  6700. 8006afe: 6083 str r3, [r0, #8]
  6701. 8006b00: 8181 strh r1, [r0, #12]
  6702. 8006b02: 6643 str r3, [r0, #100] ; 0x64
  6703. 8006b04: 81c2 strh r2, [r0, #14]
  6704. 8006b06: 6103 str r3, [r0, #16]
  6705. 8006b08: 6143 str r3, [r0, #20]
  6706. 8006b0a: 6183 str r3, [r0, #24]
  6707. 8006b0c: 4619 mov r1, r3
  6708. 8006b0e: 2208 movs r2, #8
  6709. 8006b10: 305c adds r0, #92 ; 0x5c
  6710. 8006b12: f7ff fd3d bl 8006590 <memset>
  6711. 8006b16: 4b05 ldr r3, [pc, #20] ; (8006b2c <std.isra.0+0x38>)
  6712. 8006b18: 6224 str r4, [r4, #32]
  6713. 8006b1a: 6263 str r3, [r4, #36] ; 0x24
  6714. 8006b1c: 4b04 ldr r3, [pc, #16] ; (8006b30 <std.isra.0+0x3c>)
  6715. 8006b1e: 62a3 str r3, [r4, #40] ; 0x28
  6716. 8006b20: 4b04 ldr r3, [pc, #16] ; (8006b34 <std.isra.0+0x40>)
  6717. 8006b22: 62e3 str r3, [r4, #44] ; 0x2c
  6718. 8006b24: 4b04 ldr r3, [pc, #16] ; (8006b38 <std.isra.0+0x44>)
  6719. 8006b26: 6323 str r3, [r4, #48] ; 0x30
  6720. 8006b28: bd10 pop {r4, pc}
  6721. 8006b2a: bf00 nop
  6722. 8006b2c: 08007475 .word 0x08007475
  6723. 8006b30: 08007497 .word 0x08007497
  6724. 8006b34: 080074cf .word 0x080074cf
  6725. 8006b38: 080074f3 .word 0x080074f3
  6726. 08006b3c <__sfmoreglue>:
  6727. 8006b3c: b570 push {r4, r5, r6, lr}
  6728. 8006b3e: 2568 movs r5, #104 ; 0x68
  6729. 8006b40: 1e4a subs r2, r1, #1
  6730. 8006b42: 4355 muls r5, r2
  6731. 8006b44: 460e mov r6, r1
  6732. 8006b46: f105 0174 add.w r1, r5, #116 ; 0x74
  6733. 8006b4a: f000 f94f bl 8006dec <_malloc_r>
  6734. 8006b4e: 4604 mov r4, r0
  6735. 8006b50: b140 cbz r0, 8006b64 <__sfmoreglue+0x28>
  6736. 8006b52: 2100 movs r1, #0
  6737. 8006b54: e880 0042 stmia.w r0, {r1, r6}
  6738. 8006b58: 300c adds r0, #12
  6739. 8006b5a: 60a0 str r0, [r4, #8]
  6740. 8006b5c: f105 0268 add.w r2, r5, #104 ; 0x68
  6741. 8006b60: f7ff fd16 bl 8006590 <memset>
  6742. 8006b64: 4620 mov r0, r4
  6743. 8006b66: bd70 pop {r4, r5, r6, pc}
  6744. 08006b68 <__sinit>:
  6745. 8006b68: 6983 ldr r3, [r0, #24]
  6746. 8006b6a: b510 push {r4, lr}
  6747. 8006b6c: 4604 mov r4, r0
  6748. 8006b6e: bb33 cbnz r3, 8006bbe <__sinit+0x56>
  6749. 8006b70: 6483 str r3, [r0, #72] ; 0x48
  6750. 8006b72: 64c3 str r3, [r0, #76] ; 0x4c
  6751. 8006b74: 6503 str r3, [r0, #80] ; 0x50
  6752. 8006b76: 4b12 ldr r3, [pc, #72] ; (8006bc0 <__sinit+0x58>)
  6753. 8006b78: 4a12 ldr r2, [pc, #72] ; (8006bc4 <__sinit+0x5c>)
  6754. 8006b7a: 681b ldr r3, [r3, #0]
  6755. 8006b7c: 6282 str r2, [r0, #40] ; 0x28
  6756. 8006b7e: 4298 cmp r0, r3
  6757. 8006b80: bf04 itt eq
  6758. 8006b82: 2301 moveq r3, #1
  6759. 8006b84: 6183 streq r3, [r0, #24]
  6760. 8006b86: f000 f81f bl 8006bc8 <__sfp>
  6761. 8006b8a: 6060 str r0, [r4, #4]
  6762. 8006b8c: 4620 mov r0, r4
  6763. 8006b8e: f000 f81b bl 8006bc8 <__sfp>
  6764. 8006b92: 60a0 str r0, [r4, #8]
  6765. 8006b94: 4620 mov r0, r4
  6766. 8006b96: f000 f817 bl 8006bc8 <__sfp>
  6767. 8006b9a: 2200 movs r2, #0
  6768. 8006b9c: 60e0 str r0, [r4, #12]
  6769. 8006b9e: 2104 movs r1, #4
  6770. 8006ba0: 6860 ldr r0, [r4, #4]
  6771. 8006ba2: f7ff ffa7 bl 8006af4 <std.isra.0>
  6772. 8006ba6: 2201 movs r2, #1
  6773. 8006ba8: 2109 movs r1, #9
  6774. 8006baa: 68a0 ldr r0, [r4, #8]
  6775. 8006bac: f7ff ffa2 bl 8006af4 <std.isra.0>
  6776. 8006bb0: 2202 movs r2, #2
  6777. 8006bb2: 2112 movs r1, #18
  6778. 8006bb4: 68e0 ldr r0, [r4, #12]
  6779. 8006bb6: f7ff ff9d bl 8006af4 <std.isra.0>
  6780. 8006bba: 2301 movs r3, #1
  6781. 8006bbc: 61a3 str r3, [r4, #24]
  6782. 8006bbe: bd10 pop {r4, pc}
  6783. 8006bc0: 080076e4 .word 0x080076e4
  6784. 8006bc4: 08006ae9 .word 0x08006ae9
  6785. 08006bc8 <__sfp>:
  6786. 8006bc8: b5f8 push {r3, r4, r5, r6, r7, lr}
  6787. 8006bca: 4b1c ldr r3, [pc, #112] ; (8006c3c <__sfp+0x74>)
  6788. 8006bcc: 4607 mov r7, r0
  6789. 8006bce: 681e ldr r6, [r3, #0]
  6790. 8006bd0: 69b3 ldr r3, [r6, #24]
  6791. 8006bd2: b913 cbnz r3, 8006bda <__sfp+0x12>
  6792. 8006bd4: 4630 mov r0, r6
  6793. 8006bd6: f7ff ffc7 bl 8006b68 <__sinit>
  6794. 8006bda: 3648 adds r6, #72 ; 0x48
  6795. 8006bdc: 68b4 ldr r4, [r6, #8]
  6796. 8006bde: 6873 ldr r3, [r6, #4]
  6797. 8006be0: 3b01 subs r3, #1
  6798. 8006be2: d503 bpl.n 8006bec <__sfp+0x24>
  6799. 8006be4: 6833 ldr r3, [r6, #0]
  6800. 8006be6: b133 cbz r3, 8006bf6 <__sfp+0x2e>
  6801. 8006be8: 6836 ldr r6, [r6, #0]
  6802. 8006bea: e7f7 b.n 8006bdc <__sfp+0x14>
  6803. 8006bec: f9b4 500c ldrsh.w r5, [r4, #12]
  6804. 8006bf0: b16d cbz r5, 8006c0e <__sfp+0x46>
  6805. 8006bf2: 3468 adds r4, #104 ; 0x68
  6806. 8006bf4: e7f4 b.n 8006be0 <__sfp+0x18>
  6807. 8006bf6: 2104 movs r1, #4
  6808. 8006bf8: 4638 mov r0, r7
  6809. 8006bfa: f7ff ff9f bl 8006b3c <__sfmoreglue>
  6810. 8006bfe: 6030 str r0, [r6, #0]
  6811. 8006c00: 2800 cmp r0, #0
  6812. 8006c02: d1f1 bne.n 8006be8 <__sfp+0x20>
  6813. 8006c04: 230c movs r3, #12
  6814. 8006c06: 4604 mov r4, r0
  6815. 8006c08: 603b str r3, [r7, #0]
  6816. 8006c0a: 4620 mov r0, r4
  6817. 8006c0c: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6818. 8006c0e: f64f 73ff movw r3, #65535 ; 0xffff
  6819. 8006c12: 81e3 strh r3, [r4, #14]
  6820. 8006c14: 2301 movs r3, #1
  6821. 8006c16: 6665 str r5, [r4, #100] ; 0x64
  6822. 8006c18: 81a3 strh r3, [r4, #12]
  6823. 8006c1a: 6025 str r5, [r4, #0]
  6824. 8006c1c: 60a5 str r5, [r4, #8]
  6825. 8006c1e: 6065 str r5, [r4, #4]
  6826. 8006c20: 6125 str r5, [r4, #16]
  6827. 8006c22: 6165 str r5, [r4, #20]
  6828. 8006c24: 61a5 str r5, [r4, #24]
  6829. 8006c26: 2208 movs r2, #8
  6830. 8006c28: 4629 mov r1, r5
  6831. 8006c2a: f104 005c add.w r0, r4, #92 ; 0x5c
  6832. 8006c2e: f7ff fcaf bl 8006590 <memset>
  6833. 8006c32: 6365 str r5, [r4, #52] ; 0x34
  6834. 8006c34: 63a5 str r5, [r4, #56] ; 0x38
  6835. 8006c36: 64a5 str r5, [r4, #72] ; 0x48
  6836. 8006c38: 64e5 str r5, [r4, #76] ; 0x4c
  6837. 8006c3a: e7e6 b.n 8006c0a <__sfp+0x42>
  6838. 8006c3c: 080076e4 .word 0x080076e4
  6839. 08006c40 <_fwalk_reent>:
  6840. 8006c40: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6841. 8006c44: 4680 mov r8, r0
  6842. 8006c46: 4689 mov r9, r1
  6843. 8006c48: 2600 movs r6, #0
  6844. 8006c4a: f100 0448 add.w r4, r0, #72 ; 0x48
  6845. 8006c4e: b914 cbnz r4, 8006c56 <_fwalk_reent+0x16>
  6846. 8006c50: 4630 mov r0, r6
  6847. 8006c52: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6848. 8006c56: 68a5 ldr r5, [r4, #8]
  6849. 8006c58: 6867 ldr r7, [r4, #4]
  6850. 8006c5a: 3f01 subs r7, #1
  6851. 8006c5c: d501 bpl.n 8006c62 <_fwalk_reent+0x22>
  6852. 8006c5e: 6824 ldr r4, [r4, #0]
  6853. 8006c60: e7f5 b.n 8006c4e <_fwalk_reent+0xe>
  6854. 8006c62: 89ab ldrh r3, [r5, #12]
  6855. 8006c64: 2b01 cmp r3, #1
  6856. 8006c66: d907 bls.n 8006c78 <_fwalk_reent+0x38>
  6857. 8006c68: f9b5 300e ldrsh.w r3, [r5, #14]
  6858. 8006c6c: 3301 adds r3, #1
  6859. 8006c6e: d003 beq.n 8006c78 <_fwalk_reent+0x38>
  6860. 8006c70: 4629 mov r1, r5
  6861. 8006c72: 4640 mov r0, r8
  6862. 8006c74: 47c8 blx r9
  6863. 8006c76: 4306 orrs r6, r0
  6864. 8006c78: 3568 adds r5, #104 ; 0x68
  6865. 8006c7a: e7ee b.n 8006c5a <_fwalk_reent+0x1a>
  6866. 08006c7c <__swhatbuf_r>:
  6867. 8006c7c: b570 push {r4, r5, r6, lr}
  6868. 8006c7e: 460e mov r6, r1
  6869. 8006c80: f9b1 100e ldrsh.w r1, [r1, #14]
  6870. 8006c84: b090 sub sp, #64 ; 0x40
  6871. 8006c86: 2900 cmp r1, #0
  6872. 8006c88: 4614 mov r4, r2
  6873. 8006c8a: 461d mov r5, r3
  6874. 8006c8c: da07 bge.n 8006c9e <__swhatbuf_r+0x22>
  6875. 8006c8e: 2300 movs r3, #0
  6876. 8006c90: 602b str r3, [r5, #0]
  6877. 8006c92: 89b3 ldrh r3, [r6, #12]
  6878. 8006c94: 061a lsls r2, r3, #24
  6879. 8006c96: d410 bmi.n 8006cba <__swhatbuf_r+0x3e>
  6880. 8006c98: f44f 6380 mov.w r3, #1024 ; 0x400
  6881. 8006c9c: e00e b.n 8006cbc <__swhatbuf_r+0x40>
  6882. 8006c9e: aa01 add r2, sp, #4
  6883. 8006ca0: f000 fc4e bl 8007540 <_fstat_r>
  6884. 8006ca4: 2800 cmp r0, #0
  6885. 8006ca6: dbf2 blt.n 8006c8e <__swhatbuf_r+0x12>
  6886. 8006ca8: 9a02 ldr r2, [sp, #8]
  6887. 8006caa: f402 4270 and.w r2, r2, #61440 ; 0xf000
  6888. 8006cae: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  6889. 8006cb2: 425a negs r2, r3
  6890. 8006cb4: 415a adcs r2, r3
  6891. 8006cb6: 602a str r2, [r5, #0]
  6892. 8006cb8: e7ee b.n 8006c98 <__swhatbuf_r+0x1c>
  6893. 8006cba: 2340 movs r3, #64 ; 0x40
  6894. 8006cbc: 2000 movs r0, #0
  6895. 8006cbe: 6023 str r3, [r4, #0]
  6896. 8006cc0: b010 add sp, #64 ; 0x40
  6897. 8006cc2: bd70 pop {r4, r5, r6, pc}
  6898. 08006cc4 <__smakebuf_r>:
  6899. 8006cc4: 898b ldrh r3, [r1, #12]
  6900. 8006cc6: b573 push {r0, r1, r4, r5, r6, lr}
  6901. 8006cc8: 079d lsls r5, r3, #30
  6902. 8006cca: 4606 mov r6, r0
  6903. 8006ccc: 460c mov r4, r1
  6904. 8006cce: d507 bpl.n 8006ce0 <__smakebuf_r+0x1c>
  6905. 8006cd0: f104 0347 add.w r3, r4, #71 ; 0x47
  6906. 8006cd4: 6023 str r3, [r4, #0]
  6907. 8006cd6: 6123 str r3, [r4, #16]
  6908. 8006cd8: 2301 movs r3, #1
  6909. 8006cda: 6163 str r3, [r4, #20]
  6910. 8006cdc: b002 add sp, #8
  6911. 8006cde: bd70 pop {r4, r5, r6, pc}
  6912. 8006ce0: ab01 add r3, sp, #4
  6913. 8006ce2: 466a mov r2, sp
  6914. 8006ce4: f7ff ffca bl 8006c7c <__swhatbuf_r>
  6915. 8006ce8: 9900 ldr r1, [sp, #0]
  6916. 8006cea: 4605 mov r5, r0
  6917. 8006cec: 4630 mov r0, r6
  6918. 8006cee: f000 f87d bl 8006dec <_malloc_r>
  6919. 8006cf2: b948 cbnz r0, 8006d08 <__smakebuf_r+0x44>
  6920. 8006cf4: f9b4 300c ldrsh.w r3, [r4, #12]
  6921. 8006cf8: 059a lsls r2, r3, #22
  6922. 8006cfa: d4ef bmi.n 8006cdc <__smakebuf_r+0x18>
  6923. 8006cfc: f023 0303 bic.w r3, r3, #3
  6924. 8006d00: f043 0302 orr.w r3, r3, #2
  6925. 8006d04: 81a3 strh r3, [r4, #12]
  6926. 8006d06: e7e3 b.n 8006cd0 <__smakebuf_r+0xc>
  6927. 8006d08: 4b0d ldr r3, [pc, #52] ; (8006d40 <__smakebuf_r+0x7c>)
  6928. 8006d0a: 62b3 str r3, [r6, #40] ; 0x28
  6929. 8006d0c: 89a3 ldrh r3, [r4, #12]
  6930. 8006d0e: 6020 str r0, [r4, #0]
  6931. 8006d10: f043 0380 orr.w r3, r3, #128 ; 0x80
  6932. 8006d14: 81a3 strh r3, [r4, #12]
  6933. 8006d16: 9b00 ldr r3, [sp, #0]
  6934. 8006d18: 6120 str r0, [r4, #16]
  6935. 8006d1a: 6163 str r3, [r4, #20]
  6936. 8006d1c: 9b01 ldr r3, [sp, #4]
  6937. 8006d1e: b15b cbz r3, 8006d38 <__smakebuf_r+0x74>
  6938. 8006d20: f9b4 100e ldrsh.w r1, [r4, #14]
  6939. 8006d24: 4630 mov r0, r6
  6940. 8006d26: f000 fc1d bl 8007564 <_isatty_r>
  6941. 8006d2a: b128 cbz r0, 8006d38 <__smakebuf_r+0x74>
  6942. 8006d2c: 89a3 ldrh r3, [r4, #12]
  6943. 8006d2e: f023 0303 bic.w r3, r3, #3
  6944. 8006d32: f043 0301 orr.w r3, r3, #1
  6945. 8006d36: 81a3 strh r3, [r4, #12]
  6946. 8006d38: 89a3 ldrh r3, [r4, #12]
  6947. 8006d3a: 431d orrs r5, r3
  6948. 8006d3c: 81a5 strh r5, [r4, #12]
  6949. 8006d3e: e7cd b.n 8006cdc <__smakebuf_r+0x18>
  6950. 8006d40: 08006ae9 .word 0x08006ae9
  6951. 08006d44 <malloc>:
  6952. 8006d44: 4b02 ldr r3, [pc, #8] ; (8006d50 <malloc+0xc>)
  6953. 8006d46: 4601 mov r1, r0
  6954. 8006d48: 6818 ldr r0, [r3, #0]
  6955. 8006d4a: f000 b84f b.w 8006dec <_malloc_r>
  6956. 8006d4e: bf00 nop
  6957. 8006d50: 2000020c .word 0x2000020c
  6958. 08006d54 <_free_r>:
  6959. 8006d54: b538 push {r3, r4, r5, lr}
  6960. 8006d56: 4605 mov r5, r0
  6961. 8006d58: 2900 cmp r1, #0
  6962. 8006d5a: d043 beq.n 8006de4 <_free_r+0x90>
  6963. 8006d5c: f851 3c04 ldr.w r3, [r1, #-4]
  6964. 8006d60: 1f0c subs r4, r1, #4
  6965. 8006d62: 2b00 cmp r3, #0
  6966. 8006d64: bfb8 it lt
  6967. 8006d66: 18e4 addlt r4, r4, r3
  6968. 8006d68: f000 fc2c bl 80075c4 <__malloc_lock>
  6969. 8006d6c: 4a1e ldr r2, [pc, #120] ; (8006de8 <_free_r+0x94>)
  6970. 8006d6e: 6813 ldr r3, [r2, #0]
  6971. 8006d70: 4610 mov r0, r2
  6972. 8006d72: b933 cbnz r3, 8006d82 <_free_r+0x2e>
  6973. 8006d74: 6063 str r3, [r4, #4]
  6974. 8006d76: 6014 str r4, [r2, #0]
  6975. 8006d78: 4628 mov r0, r5
  6976. 8006d7a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6977. 8006d7e: f000 bc22 b.w 80075c6 <__malloc_unlock>
  6978. 8006d82: 42a3 cmp r3, r4
  6979. 8006d84: d90b bls.n 8006d9e <_free_r+0x4a>
  6980. 8006d86: 6821 ldr r1, [r4, #0]
  6981. 8006d88: 1862 adds r2, r4, r1
  6982. 8006d8a: 4293 cmp r3, r2
  6983. 8006d8c: bf01 itttt eq
  6984. 8006d8e: 681a ldreq r2, [r3, #0]
  6985. 8006d90: 685b ldreq r3, [r3, #4]
  6986. 8006d92: 1852 addeq r2, r2, r1
  6987. 8006d94: 6022 streq r2, [r4, #0]
  6988. 8006d96: 6063 str r3, [r4, #4]
  6989. 8006d98: 6004 str r4, [r0, #0]
  6990. 8006d9a: e7ed b.n 8006d78 <_free_r+0x24>
  6991. 8006d9c: 4613 mov r3, r2
  6992. 8006d9e: 685a ldr r2, [r3, #4]
  6993. 8006da0: b10a cbz r2, 8006da6 <_free_r+0x52>
  6994. 8006da2: 42a2 cmp r2, r4
  6995. 8006da4: d9fa bls.n 8006d9c <_free_r+0x48>
  6996. 8006da6: 6819 ldr r1, [r3, #0]
  6997. 8006da8: 1858 adds r0, r3, r1
  6998. 8006daa: 42a0 cmp r0, r4
  6999. 8006dac: d10b bne.n 8006dc6 <_free_r+0x72>
  7000. 8006dae: 6820 ldr r0, [r4, #0]
  7001. 8006db0: 4401 add r1, r0
  7002. 8006db2: 1858 adds r0, r3, r1
  7003. 8006db4: 4282 cmp r2, r0
  7004. 8006db6: 6019 str r1, [r3, #0]
  7005. 8006db8: d1de bne.n 8006d78 <_free_r+0x24>
  7006. 8006dba: 6810 ldr r0, [r2, #0]
  7007. 8006dbc: 6852 ldr r2, [r2, #4]
  7008. 8006dbe: 4401 add r1, r0
  7009. 8006dc0: 6019 str r1, [r3, #0]
  7010. 8006dc2: 605a str r2, [r3, #4]
  7011. 8006dc4: e7d8 b.n 8006d78 <_free_r+0x24>
  7012. 8006dc6: d902 bls.n 8006dce <_free_r+0x7a>
  7013. 8006dc8: 230c movs r3, #12
  7014. 8006dca: 602b str r3, [r5, #0]
  7015. 8006dcc: e7d4 b.n 8006d78 <_free_r+0x24>
  7016. 8006dce: 6820 ldr r0, [r4, #0]
  7017. 8006dd0: 1821 adds r1, r4, r0
  7018. 8006dd2: 428a cmp r2, r1
  7019. 8006dd4: bf01 itttt eq
  7020. 8006dd6: 6811 ldreq r1, [r2, #0]
  7021. 8006dd8: 6852 ldreq r2, [r2, #4]
  7022. 8006dda: 1809 addeq r1, r1, r0
  7023. 8006ddc: 6021 streq r1, [r4, #0]
  7024. 8006dde: 6062 str r2, [r4, #4]
  7025. 8006de0: 605c str r4, [r3, #4]
  7026. 8006de2: e7c9 b.n 8006d78 <_free_r+0x24>
  7027. 8006de4: bd38 pop {r3, r4, r5, pc}
  7028. 8006de6: bf00 nop
  7029. 8006de8: 2000029c .word 0x2000029c
  7030. 08006dec <_malloc_r>:
  7031. 8006dec: b570 push {r4, r5, r6, lr}
  7032. 8006dee: 1ccd adds r5, r1, #3
  7033. 8006df0: f025 0503 bic.w r5, r5, #3
  7034. 8006df4: 3508 adds r5, #8
  7035. 8006df6: 2d0c cmp r5, #12
  7036. 8006df8: bf38 it cc
  7037. 8006dfa: 250c movcc r5, #12
  7038. 8006dfc: 2d00 cmp r5, #0
  7039. 8006dfe: 4606 mov r6, r0
  7040. 8006e00: db01 blt.n 8006e06 <_malloc_r+0x1a>
  7041. 8006e02: 42a9 cmp r1, r5
  7042. 8006e04: d903 bls.n 8006e0e <_malloc_r+0x22>
  7043. 8006e06: 230c movs r3, #12
  7044. 8006e08: 6033 str r3, [r6, #0]
  7045. 8006e0a: 2000 movs r0, #0
  7046. 8006e0c: bd70 pop {r4, r5, r6, pc}
  7047. 8006e0e: f000 fbd9 bl 80075c4 <__malloc_lock>
  7048. 8006e12: 4a23 ldr r2, [pc, #140] ; (8006ea0 <_malloc_r+0xb4>)
  7049. 8006e14: 6814 ldr r4, [r2, #0]
  7050. 8006e16: 4621 mov r1, r4
  7051. 8006e18: b991 cbnz r1, 8006e40 <_malloc_r+0x54>
  7052. 8006e1a: 4c22 ldr r4, [pc, #136] ; (8006ea4 <_malloc_r+0xb8>)
  7053. 8006e1c: 6823 ldr r3, [r4, #0]
  7054. 8006e1e: b91b cbnz r3, 8006e28 <_malloc_r+0x3c>
  7055. 8006e20: 4630 mov r0, r6
  7056. 8006e22: f000 fb17 bl 8007454 <_sbrk_r>
  7057. 8006e26: 6020 str r0, [r4, #0]
  7058. 8006e28: 4629 mov r1, r5
  7059. 8006e2a: 4630 mov r0, r6
  7060. 8006e2c: f000 fb12 bl 8007454 <_sbrk_r>
  7061. 8006e30: 1c43 adds r3, r0, #1
  7062. 8006e32: d126 bne.n 8006e82 <_malloc_r+0x96>
  7063. 8006e34: 230c movs r3, #12
  7064. 8006e36: 4630 mov r0, r6
  7065. 8006e38: 6033 str r3, [r6, #0]
  7066. 8006e3a: f000 fbc4 bl 80075c6 <__malloc_unlock>
  7067. 8006e3e: e7e4 b.n 8006e0a <_malloc_r+0x1e>
  7068. 8006e40: 680b ldr r3, [r1, #0]
  7069. 8006e42: 1b5b subs r3, r3, r5
  7070. 8006e44: d41a bmi.n 8006e7c <_malloc_r+0x90>
  7071. 8006e46: 2b0b cmp r3, #11
  7072. 8006e48: d90f bls.n 8006e6a <_malloc_r+0x7e>
  7073. 8006e4a: 600b str r3, [r1, #0]
  7074. 8006e4c: 18cc adds r4, r1, r3
  7075. 8006e4e: 50cd str r5, [r1, r3]
  7076. 8006e50: 4630 mov r0, r6
  7077. 8006e52: f000 fbb8 bl 80075c6 <__malloc_unlock>
  7078. 8006e56: f104 000b add.w r0, r4, #11
  7079. 8006e5a: 1d23 adds r3, r4, #4
  7080. 8006e5c: f020 0007 bic.w r0, r0, #7
  7081. 8006e60: 1ac3 subs r3, r0, r3
  7082. 8006e62: d01b beq.n 8006e9c <_malloc_r+0xb0>
  7083. 8006e64: 425a negs r2, r3
  7084. 8006e66: 50e2 str r2, [r4, r3]
  7085. 8006e68: bd70 pop {r4, r5, r6, pc}
  7086. 8006e6a: 428c cmp r4, r1
  7087. 8006e6c: bf0b itete eq
  7088. 8006e6e: 6863 ldreq r3, [r4, #4]
  7089. 8006e70: 684b ldrne r3, [r1, #4]
  7090. 8006e72: 6013 streq r3, [r2, #0]
  7091. 8006e74: 6063 strne r3, [r4, #4]
  7092. 8006e76: bf18 it ne
  7093. 8006e78: 460c movne r4, r1
  7094. 8006e7a: e7e9 b.n 8006e50 <_malloc_r+0x64>
  7095. 8006e7c: 460c mov r4, r1
  7096. 8006e7e: 6849 ldr r1, [r1, #4]
  7097. 8006e80: e7ca b.n 8006e18 <_malloc_r+0x2c>
  7098. 8006e82: 1cc4 adds r4, r0, #3
  7099. 8006e84: f024 0403 bic.w r4, r4, #3
  7100. 8006e88: 42a0 cmp r0, r4
  7101. 8006e8a: d005 beq.n 8006e98 <_malloc_r+0xac>
  7102. 8006e8c: 1a21 subs r1, r4, r0
  7103. 8006e8e: 4630 mov r0, r6
  7104. 8006e90: f000 fae0 bl 8007454 <_sbrk_r>
  7105. 8006e94: 3001 adds r0, #1
  7106. 8006e96: d0cd beq.n 8006e34 <_malloc_r+0x48>
  7107. 8006e98: 6025 str r5, [r4, #0]
  7108. 8006e9a: e7d9 b.n 8006e50 <_malloc_r+0x64>
  7109. 8006e9c: bd70 pop {r4, r5, r6, pc}
  7110. 8006e9e: bf00 nop
  7111. 8006ea0: 2000029c .word 0x2000029c
  7112. 8006ea4: 200002a0 .word 0x200002a0
  7113. 08006ea8 <__sfputc_r>:
  7114. 8006ea8: 6893 ldr r3, [r2, #8]
  7115. 8006eaa: b410 push {r4}
  7116. 8006eac: 3b01 subs r3, #1
  7117. 8006eae: 2b00 cmp r3, #0
  7118. 8006eb0: 6093 str r3, [r2, #8]
  7119. 8006eb2: da08 bge.n 8006ec6 <__sfputc_r+0x1e>
  7120. 8006eb4: 6994 ldr r4, [r2, #24]
  7121. 8006eb6: 42a3 cmp r3, r4
  7122. 8006eb8: db02 blt.n 8006ec0 <__sfputc_r+0x18>
  7123. 8006eba: b2cb uxtb r3, r1
  7124. 8006ebc: 2b0a cmp r3, #10
  7125. 8006ebe: d102 bne.n 8006ec6 <__sfputc_r+0x1e>
  7126. 8006ec0: bc10 pop {r4}
  7127. 8006ec2: f7ff bc9f b.w 8006804 <__swbuf_r>
  7128. 8006ec6: 6813 ldr r3, [r2, #0]
  7129. 8006ec8: 1c58 adds r0, r3, #1
  7130. 8006eca: 6010 str r0, [r2, #0]
  7131. 8006ecc: 7019 strb r1, [r3, #0]
  7132. 8006ece: b2c8 uxtb r0, r1
  7133. 8006ed0: bc10 pop {r4}
  7134. 8006ed2: 4770 bx lr
  7135. 08006ed4 <__sfputs_r>:
  7136. 8006ed4: b5f8 push {r3, r4, r5, r6, r7, lr}
  7137. 8006ed6: 4606 mov r6, r0
  7138. 8006ed8: 460f mov r7, r1
  7139. 8006eda: 4614 mov r4, r2
  7140. 8006edc: 18d5 adds r5, r2, r3
  7141. 8006ede: 42ac cmp r4, r5
  7142. 8006ee0: d101 bne.n 8006ee6 <__sfputs_r+0x12>
  7143. 8006ee2: 2000 movs r0, #0
  7144. 8006ee4: e007 b.n 8006ef6 <__sfputs_r+0x22>
  7145. 8006ee6: 463a mov r2, r7
  7146. 8006ee8: f814 1b01 ldrb.w r1, [r4], #1
  7147. 8006eec: 4630 mov r0, r6
  7148. 8006eee: f7ff ffdb bl 8006ea8 <__sfputc_r>
  7149. 8006ef2: 1c43 adds r3, r0, #1
  7150. 8006ef4: d1f3 bne.n 8006ede <__sfputs_r+0xa>
  7151. 8006ef6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7152. 08006ef8 <_vfiprintf_r>:
  7153. 8006ef8: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7154. 8006efc: b09d sub sp, #116 ; 0x74
  7155. 8006efe: 460c mov r4, r1
  7156. 8006f00: 4617 mov r7, r2
  7157. 8006f02: 9303 str r3, [sp, #12]
  7158. 8006f04: 4606 mov r6, r0
  7159. 8006f06: b118 cbz r0, 8006f10 <_vfiprintf_r+0x18>
  7160. 8006f08: 6983 ldr r3, [r0, #24]
  7161. 8006f0a: b90b cbnz r3, 8006f10 <_vfiprintf_r+0x18>
  7162. 8006f0c: f7ff fe2c bl 8006b68 <__sinit>
  7163. 8006f10: 4b7c ldr r3, [pc, #496] ; (8007104 <_vfiprintf_r+0x20c>)
  7164. 8006f12: 429c cmp r4, r3
  7165. 8006f14: d157 bne.n 8006fc6 <_vfiprintf_r+0xce>
  7166. 8006f16: 6874 ldr r4, [r6, #4]
  7167. 8006f18: 89a3 ldrh r3, [r4, #12]
  7168. 8006f1a: 0718 lsls r0, r3, #28
  7169. 8006f1c: d55d bpl.n 8006fda <_vfiprintf_r+0xe2>
  7170. 8006f1e: 6923 ldr r3, [r4, #16]
  7171. 8006f20: 2b00 cmp r3, #0
  7172. 8006f22: d05a beq.n 8006fda <_vfiprintf_r+0xe2>
  7173. 8006f24: 2300 movs r3, #0
  7174. 8006f26: 9309 str r3, [sp, #36] ; 0x24
  7175. 8006f28: 2320 movs r3, #32
  7176. 8006f2a: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  7177. 8006f2e: 2330 movs r3, #48 ; 0x30
  7178. 8006f30: f04f 0b01 mov.w fp, #1
  7179. 8006f34: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  7180. 8006f38: 46b8 mov r8, r7
  7181. 8006f3a: 4645 mov r5, r8
  7182. 8006f3c: f815 3b01 ldrb.w r3, [r5], #1
  7183. 8006f40: 2b00 cmp r3, #0
  7184. 8006f42: d155 bne.n 8006ff0 <_vfiprintf_r+0xf8>
  7185. 8006f44: ebb8 0a07 subs.w sl, r8, r7
  7186. 8006f48: d00b beq.n 8006f62 <_vfiprintf_r+0x6a>
  7187. 8006f4a: 4653 mov r3, sl
  7188. 8006f4c: 463a mov r2, r7
  7189. 8006f4e: 4621 mov r1, r4
  7190. 8006f50: 4630 mov r0, r6
  7191. 8006f52: f7ff ffbf bl 8006ed4 <__sfputs_r>
  7192. 8006f56: 3001 adds r0, #1
  7193. 8006f58: f000 80c4 beq.w 80070e4 <_vfiprintf_r+0x1ec>
  7194. 8006f5c: 9b09 ldr r3, [sp, #36] ; 0x24
  7195. 8006f5e: 4453 add r3, sl
  7196. 8006f60: 9309 str r3, [sp, #36] ; 0x24
  7197. 8006f62: f898 3000 ldrb.w r3, [r8]
  7198. 8006f66: 2b00 cmp r3, #0
  7199. 8006f68: f000 80bc beq.w 80070e4 <_vfiprintf_r+0x1ec>
  7200. 8006f6c: 2300 movs r3, #0
  7201. 8006f6e: f04f 32ff mov.w r2, #4294967295
  7202. 8006f72: 9304 str r3, [sp, #16]
  7203. 8006f74: 9307 str r3, [sp, #28]
  7204. 8006f76: 9205 str r2, [sp, #20]
  7205. 8006f78: 9306 str r3, [sp, #24]
  7206. 8006f7a: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  7207. 8006f7e: 931a str r3, [sp, #104] ; 0x68
  7208. 8006f80: 2205 movs r2, #5
  7209. 8006f82: 7829 ldrb r1, [r5, #0]
  7210. 8006f84: 4860 ldr r0, [pc, #384] ; (8007108 <_vfiprintf_r+0x210>)
  7211. 8006f86: f000 fb0f bl 80075a8 <memchr>
  7212. 8006f8a: f105 0801 add.w r8, r5, #1
  7213. 8006f8e: 9b04 ldr r3, [sp, #16]
  7214. 8006f90: 2800 cmp r0, #0
  7215. 8006f92: d131 bne.n 8006ff8 <_vfiprintf_r+0x100>
  7216. 8006f94: 06d9 lsls r1, r3, #27
  7217. 8006f96: bf44 itt mi
  7218. 8006f98: 2220 movmi r2, #32
  7219. 8006f9a: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7220. 8006f9e: 071a lsls r2, r3, #28
  7221. 8006fa0: bf44 itt mi
  7222. 8006fa2: 222b movmi r2, #43 ; 0x2b
  7223. 8006fa4: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7224. 8006fa8: 782a ldrb r2, [r5, #0]
  7225. 8006faa: 2a2a cmp r2, #42 ; 0x2a
  7226. 8006fac: d02c beq.n 8007008 <_vfiprintf_r+0x110>
  7227. 8006fae: 2100 movs r1, #0
  7228. 8006fb0: 200a movs r0, #10
  7229. 8006fb2: 9a07 ldr r2, [sp, #28]
  7230. 8006fb4: 46a8 mov r8, r5
  7231. 8006fb6: f898 3000 ldrb.w r3, [r8]
  7232. 8006fba: 3501 adds r5, #1
  7233. 8006fbc: 3b30 subs r3, #48 ; 0x30
  7234. 8006fbe: 2b09 cmp r3, #9
  7235. 8006fc0: d96d bls.n 800709e <_vfiprintf_r+0x1a6>
  7236. 8006fc2: b371 cbz r1, 8007022 <_vfiprintf_r+0x12a>
  7237. 8006fc4: e026 b.n 8007014 <_vfiprintf_r+0x11c>
  7238. 8006fc6: 4b51 ldr r3, [pc, #324] ; (800710c <_vfiprintf_r+0x214>)
  7239. 8006fc8: 429c cmp r4, r3
  7240. 8006fca: d101 bne.n 8006fd0 <_vfiprintf_r+0xd8>
  7241. 8006fcc: 68b4 ldr r4, [r6, #8]
  7242. 8006fce: e7a3 b.n 8006f18 <_vfiprintf_r+0x20>
  7243. 8006fd0: 4b4f ldr r3, [pc, #316] ; (8007110 <_vfiprintf_r+0x218>)
  7244. 8006fd2: 429c cmp r4, r3
  7245. 8006fd4: bf08 it eq
  7246. 8006fd6: 68f4 ldreq r4, [r6, #12]
  7247. 8006fd8: e79e b.n 8006f18 <_vfiprintf_r+0x20>
  7248. 8006fda: 4621 mov r1, r4
  7249. 8006fdc: 4630 mov r0, r6
  7250. 8006fde: f7ff fc63 bl 80068a8 <__swsetup_r>
  7251. 8006fe2: 2800 cmp r0, #0
  7252. 8006fe4: d09e beq.n 8006f24 <_vfiprintf_r+0x2c>
  7253. 8006fe6: f04f 30ff mov.w r0, #4294967295
  7254. 8006fea: b01d add sp, #116 ; 0x74
  7255. 8006fec: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7256. 8006ff0: 2b25 cmp r3, #37 ; 0x25
  7257. 8006ff2: d0a7 beq.n 8006f44 <_vfiprintf_r+0x4c>
  7258. 8006ff4: 46a8 mov r8, r5
  7259. 8006ff6: e7a0 b.n 8006f3a <_vfiprintf_r+0x42>
  7260. 8006ff8: 4a43 ldr r2, [pc, #268] ; (8007108 <_vfiprintf_r+0x210>)
  7261. 8006ffa: 4645 mov r5, r8
  7262. 8006ffc: 1a80 subs r0, r0, r2
  7263. 8006ffe: fa0b f000 lsl.w r0, fp, r0
  7264. 8007002: 4318 orrs r0, r3
  7265. 8007004: 9004 str r0, [sp, #16]
  7266. 8007006: e7bb b.n 8006f80 <_vfiprintf_r+0x88>
  7267. 8007008: 9a03 ldr r2, [sp, #12]
  7268. 800700a: 1d11 adds r1, r2, #4
  7269. 800700c: 6812 ldr r2, [r2, #0]
  7270. 800700e: 9103 str r1, [sp, #12]
  7271. 8007010: 2a00 cmp r2, #0
  7272. 8007012: db01 blt.n 8007018 <_vfiprintf_r+0x120>
  7273. 8007014: 9207 str r2, [sp, #28]
  7274. 8007016: e004 b.n 8007022 <_vfiprintf_r+0x12a>
  7275. 8007018: 4252 negs r2, r2
  7276. 800701a: f043 0302 orr.w r3, r3, #2
  7277. 800701e: 9207 str r2, [sp, #28]
  7278. 8007020: 9304 str r3, [sp, #16]
  7279. 8007022: f898 3000 ldrb.w r3, [r8]
  7280. 8007026: 2b2e cmp r3, #46 ; 0x2e
  7281. 8007028: d110 bne.n 800704c <_vfiprintf_r+0x154>
  7282. 800702a: f898 3001 ldrb.w r3, [r8, #1]
  7283. 800702e: f108 0101 add.w r1, r8, #1
  7284. 8007032: 2b2a cmp r3, #42 ; 0x2a
  7285. 8007034: d137 bne.n 80070a6 <_vfiprintf_r+0x1ae>
  7286. 8007036: 9b03 ldr r3, [sp, #12]
  7287. 8007038: f108 0802 add.w r8, r8, #2
  7288. 800703c: 1d1a adds r2, r3, #4
  7289. 800703e: 681b ldr r3, [r3, #0]
  7290. 8007040: 9203 str r2, [sp, #12]
  7291. 8007042: 2b00 cmp r3, #0
  7292. 8007044: bfb8 it lt
  7293. 8007046: f04f 33ff movlt.w r3, #4294967295
  7294. 800704a: 9305 str r3, [sp, #20]
  7295. 800704c: 4d31 ldr r5, [pc, #196] ; (8007114 <_vfiprintf_r+0x21c>)
  7296. 800704e: 2203 movs r2, #3
  7297. 8007050: f898 1000 ldrb.w r1, [r8]
  7298. 8007054: 4628 mov r0, r5
  7299. 8007056: f000 faa7 bl 80075a8 <memchr>
  7300. 800705a: b140 cbz r0, 800706e <_vfiprintf_r+0x176>
  7301. 800705c: 2340 movs r3, #64 ; 0x40
  7302. 800705e: 1b40 subs r0, r0, r5
  7303. 8007060: fa03 f000 lsl.w r0, r3, r0
  7304. 8007064: 9b04 ldr r3, [sp, #16]
  7305. 8007066: f108 0801 add.w r8, r8, #1
  7306. 800706a: 4303 orrs r3, r0
  7307. 800706c: 9304 str r3, [sp, #16]
  7308. 800706e: f898 1000 ldrb.w r1, [r8]
  7309. 8007072: 2206 movs r2, #6
  7310. 8007074: 4828 ldr r0, [pc, #160] ; (8007118 <_vfiprintf_r+0x220>)
  7311. 8007076: f108 0701 add.w r7, r8, #1
  7312. 800707a: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  7313. 800707e: f000 fa93 bl 80075a8 <memchr>
  7314. 8007082: 2800 cmp r0, #0
  7315. 8007084: d034 beq.n 80070f0 <_vfiprintf_r+0x1f8>
  7316. 8007086: 4b25 ldr r3, [pc, #148] ; (800711c <_vfiprintf_r+0x224>)
  7317. 8007088: bb03 cbnz r3, 80070cc <_vfiprintf_r+0x1d4>
  7318. 800708a: 9b03 ldr r3, [sp, #12]
  7319. 800708c: 3307 adds r3, #7
  7320. 800708e: f023 0307 bic.w r3, r3, #7
  7321. 8007092: 3308 adds r3, #8
  7322. 8007094: 9303 str r3, [sp, #12]
  7323. 8007096: 9b09 ldr r3, [sp, #36] ; 0x24
  7324. 8007098: 444b add r3, r9
  7325. 800709a: 9309 str r3, [sp, #36] ; 0x24
  7326. 800709c: e74c b.n 8006f38 <_vfiprintf_r+0x40>
  7327. 800709e: fb00 3202 mla r2, r0, r2, r3
  7328. 80070a2: 2101 movs r1, #1
  7329. 80070a4: e786 b.n 8006fb4 <_vfiprintf_r+0xbc>
  7330. 80070a6: 2300 movs r3, #0
  7331. 80070a8: 250a movs r5, #10
  7332. 80070aa: 4618 mov r0, r3
  7333. 80070ac: 9305 str r3, [sp, #20]
  7334. 80070ae: 4688 mov r8, r1
  7335. 80070b0: f898 2000 ldrb.w r2, [r8]
  7336. 80070b4: 3101 adds r1, #1
  7337. 80070b6: 3a30 subs r2, #48 ; 0x30
  7338. 80070b8: 2a09 cmp r2, #9
  7339. 80070ba: d903 bls.n 80070c4 <_vfiprintf_r+0x1cc>
  7340. 80070bc: 2b00 cmp r3, #0
  7341. 80070be: d0c5 beq.n 800704c <_vfiprintf_r+0x154>
  7342. 80070c0: 9005 str r0, [sp, #20]
  7343. 80070c2: e7c3 b.n 800704c <_vfiprintf_r+0x154>
  7344. 80070c4: fb05 2000 mla r0, r5, r0, r2
  7345. 80070c8: 2301 movs r3, #1
  7346. 80070ca: e7f0 b.n 80070ae <_vfiprintf_r+0x1b6>
  7347. 80070cc: ab03 add r3, sp, #12
  7348. 80070ce: 9300 str r3, [sp, #0]
  7349. 80070d0: 4622 mov r2, r4
  7350. 80070d2: 4b13 ldr r3, [pc, #76] ; (8007120 <_vfiprintf_r+0x228>)
  7351. 80070d4: a904 add r1, sp, #16
  7352. 80070d6: 4630 mov r0, r6
  7353. 80070d8: f3af 8000 nop.w
  7354. 80070dc: f1b0 3fff cmp.w r0, #4294967295
  7355. 80070e0: 4681 mov r9, r0
  7356. 80070e2: d1d8 bne.n 8007096 <_vfiprintf_r+0x19e>
  7357. 80070e4: 89a3 ldrh r3, [r4, #12]
  7358. 80070e6: 065b lsls r3, r3, #25
  7359. 80070e8: f53f af7d bmi.w 8006fe6 <_vfiprintf_r+0xee>
  7360. 80070ec: 9809 ldr r0, [sp, #36] ; 0x24
  7361. 80070ee: e77c b.n 8006fea <_vfiprintf_r+0xf2>
  7362. 80070f0: ab03 add r3, sp, #12
  7363. 80070f2: 9300 str r3, [sp, #0]
  7364. 80070f4: 4622 mov r2, r4
  7365. 80070f6: 4b0a ldr r3, [pc, #40] ; (8007120 <_vfiprintf_r+0x228>)
  7366. 80070f8: a904 add r1, sp, #16
  7367. 80070fa: 4630 mov r0, r6
  7368. 80070fc: f000 f88a bl 8007214 <_printf_i>
  7369. 8007100: e7ec b.n 80070dc <_vfiprintf_r+0x1e4>
  7370. 8007102: bf00 nop
  7371. 8007104: 08007708 .word 0x08007708
  7372. 8007108: 08007748 .word 0x08007748
  7373. 800710c: 08007728 .word 0x08007728
  7374. 8007110: 080076e8 .word 0x080076e8
  7375. 8007114: 0800774e .word 0x0800774e
  7376. 8007118: 08007752 .word 0x08007752
  7377. 800711c: 00000000 .word 0x00000000
  7378. 8007120: 08006ed5 .word 0x08006ed5
  7379. 08007124 <_printf_common>:
  7380. 8007124: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7381. 8007128: 4691 mov r9, r2
  7382. 800712a: 461f mov r7, r3
  7383. 800712c: 688a ldr r2, [r1, #8]
  7384. 800712e: 690b ldr r3, [r1, #16]
  7385. 8007130: 4606 mov r6, r0
  7386. 8007132: 4293 cmp r3, r2
  7387. 8007134: bfb8 it lt
  7388. 8007136: 4613 movlt r3, r2
  7389. 8007138: f8c9 3000 str.w r3, [r9]
  7390. 800713c: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  7391. 8007140: 460c mov r4, r1
  7392. 8007142: f8dd 8020 ldr.w r8, [sp, #32]
  7393. 8007146: b112 cbz r2, 800714e <_printf_common+0x2a>
  7394. 8007148: 3301 adds r3, #1
  7395. 800714a: f8c9 3000 str.w r3, [r9]
  7396. 800714e: 6823 ldr r3, [r4, #0]
  7397. 8007150: 0699 lsls r1, r3, #26
  7398. 8007152: bf42 ittt mi
  7399. 8007154: f8d9 3000 ldrmi.w r3, [r9]
  7400. 8007158: 3302 addmi r3, #2
  7401. 800715a: f8c9 3000 strmi.w r3, [r9]
  7402. 800715e: 6825 ldr r5, [r4, #0]
  7403. 8007160: f015 0506 ands.w r5, r5, #6
  7404. 8007164: d107 bne.n 8007176 <_printf_common+0x52>
  7405. 8007166: f104 0a19 add.w sl, r4, #25
  7406. 800716a: 68e3 ldr r3, [r4, #12]
  7407. 800716c: f8d9 2000 ldr.w r2, [r9]
  7408. 8007170: 1a9b subs r3, r3, r2
  7409. 8007172: 429d cmp r5, r3
  7410. 8007174: db2a blt.n 80071cc <_printf_common+0xa8>
  7411. 8007176: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  7412. 800717a: 6822 ldr r2, [r4, #0]
  7413. 800717c: 3300 adds r3, #0
  7414. 800717e: bf18 it ne
  7415. 8007180: 2301 movne r3, #1
  7416. 8007182: 0692 lsls r2, r2, #26
  7417. 8007184: d42f bmi.n 80071e6 <_printf_common+0xc2>
  7418. 8007186: f104 0243 add.w r2, r4, #67 ; 0x43
  7419. 800718a: 4639 mov r1, r7
  7420. 800718c: 4630 mov r0, r6
  7421. 800718e: 47c0 blx r8
  7422. 8007190: 3001 adds r0, #1
  7423. 8007192: d022 beq.n 80071da <_printf_common+0xb6>
  7424. 8007194: 6823 ldr r3, [r4, #0]
  7425. 8007196: 68e5 ldr r5, [r4, #12]
  7426. 8007198: f003 0306 and.w r3, r3, #6
  7427. 800719c: 2b04 cmp r3, #4
  7428. 800719e: bf18 it ne
  7429. 80071a0: 2500 movne r5, #0
  7430. 80071a2: f8d9 2000 ldr.w r2, [r9]
  7431. 80071a6: f04f 0900 mov.w r9, #0
  7432. 80071aa: bf08 it eq
  7433. 80071ac: 1aad subeq r5, r5, r2
  7434. 80071ae: 68a3 ldr r3, [r4, #8]
  7435. 80071b0: 6922 ldr r2, [r4, #16]
  7436. 80071b2: bf08 it eq
  7437. 80071b4: ea25 75e5 biceq.w r5, r5, r5, asr #31
  7438. 80071b8: 4293 cmp r3, r2
  7439. 80071ba: bfc4 itt gt
  7440. 80071bc: 1a9b subgt r3, r3, r2
  7441. 80071be: 18ed addgt r5, r5, r3
  7442. 80071c0: 341a adds r4, #26
  7443. 80071c2: 454d cmp r5, r9
  7444. 80071c4: d11b bne.n 80071fe <_printf_common+0xda>
  7445. 80071c6: 2000 movs r0, #0
  7446. 80071c8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7447. 80071cc: 2301 movs r3, #1
  7448. 80071ce: 4652 mov r2, sl
  7449. 80071d0: 4639 mov r1, r7
  7450. 80071d2: 4630 mov r0, r6
  7451. 80071d4: 47c0 blx r8
  7452. 80071d6: 3001 adds r0, #1
  7453. 80071d8: d103 bne.n 80071e2 <_printf_common+0xbe>
  7454. 80071da: f04f 30ff mov.w r0, #4294967295
  7455. 80071de: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7456. 80071e2: 3501 adds r5, #1
  7457. 80071e4: e7c1 b.n 800716a <_printf_common+0x46>
  7458. 80071e6: 2030 movs r0, #48 ; 0x30
  7459. 80071e8: 18e1 adds r1, r4, r3
  7460. 80071ea: f881 0043 strb.w r0, [r1, #67] ; 0x43
  7461. 80071ee: 1c5a adds r2, r3, #1
  7462. 80071f0: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  7463. 80071f4: 4422 add r2, r4
  7464. 80071f6: 3302 adds r3, #2
  7465. 80071f8: f882 1043 strb.w r1, [r2, #67] ; 0x43
  7466. 80071fc: e7c3 b.n 8007186 <_printf_common+0x62>
  7467. 80071fe: 2301 movs r3, #1
  7468. 8007200: 4622 mov r2, r4
  7469. 8007202: 4639 mov r1, r7
  7470. 8007204: 4630 mov r0, r6
  7471. 8007206: 47c0 blx r8
  7472. 8007208: 3001 adds r0, #1
  7473. 800720a: d0e6 beq.n 80071da <_printf_common+0xb6>
  7474. 800720c: f109 0901 add.w r9, r9, #1
  7475. 8007210: e7d7 b.n 80071c2 <_printf_common+0x9e>
  7476. ...
  7477. 08007214 <_printf_i>:
  7478. 8007214: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7479. 8007218: 4617 mov r7, r2
  7480. 800721a: 7e0a ldrb r2, [r1, #24]
  7481. 800721c: b085 sub sp, #20
  7482. 800721e: 2a6e cmp r2, #110 ; 0x6e
  7483. 8007220: 4698 mov r8, r3
  7484. 8007222: 4606 mov r6, r0
  7485. 8007224: 460c mov r4, r1
  7486. 8007226: 9b0c ldr r3, [sp, #48] ; 0x30
  7487. 8007228: f101 0e43 add.w lr, r1, #67 ; 0x43
  7488. 800722c: f000 80bc beq.w 80073a8 <_printf_i+0x194>
  7489. 8007230: d81a bhi.n 8007268 <_printf_i+0x54>
  7490. 8007232: 2a63 cmp r2, #99 ; 0x63
  7491. 8007234: d02e beq.n 8007294 <_printf_i+0x80>
  7492. 8007236: d80a bhi.n 800724e <_printf_i+0x3a>
  7493. 8007238: 2a00 cmp r2, #0
  7494. 800723a: f000 80c8 beq.w 80073ce <_printf_i+0x1ba>
  7495. 800723e: 2a58 cmp r2, #88 ; 0x58
  7496. 8007240: f000 808a beq.w 8007358 <_printf_i+0x144>
  7497. 8007244: f104 0542 add.w r5, r4, #66 ; 0x42
  7498. 8007248: f884 2042 strb.w r2, [r4, #66] ; 0x42
  7499. 800724c: e02a b.n 80072a4 <_printf_i+0x90>
  7500. 800724e: 2a64 cmp r2, #100 ; 0x64
  7501. 8007250: d001 beq.n 8007256 <_printf_i+0x42>
  7502. 8007252: 2a69 cmp r2, #105 ; 0x69
  7503. 8007254: d1f6 bne.n 8007244 <_printf_i+0x30>
  7504. 8007256: 6821 ldr r1, [r4, #0]
  7505. 8007258: 681a ldr r2, [r3, #0]
  7506. 800725a: f011 0f80 tst.w r1, #128 ; 0x80
  7507. 800725e: d023 beq.n 80072a8 <_printf_i+0x94>
  7508. 8007260: 1d11 adds r1, r2, #4
  7509. 8007262: 6019 str r1, [r3, #0]
  7510. 8007264: 6813 ldr r3, [r2, #0]
  7511. 8007266: e027 b.n 80072b8 <_printf_i+0xa4>
  7512. 8007268: 2a73 cmp r2, #115 ; 0x73
  7513. 800726a: f000 80b4 beq.w 80073d6 <_printf_i+0x1c2>
  7514. 800726e: d808 bhi.n 8007282 <_printf_i+0x6e>
  7515. 8007270: 2a6f cmp r2, #111 ; 0x6f
  7516. 8007272: d02a beq.n 80072ca <_printf_i+0xb6>
  7517. 8007274: 2a70 cmp r2, #112 ; 0x70
  7518. 8007276: d1e5 bne.n 8007244 <_printf_i+0x30>
  7519. 8007278: 680a ldr r2, [r1, #0]
  7520. 800727a: f042 0220 orr.w r2, r2, #32
  7521. 800727e: 600a str r2, [r1, #0]
  7522. 8007280: e003 b.n 800728a <_printf_i+0x76>
  7523. 8007282: 2a75 cmp r2, #117 ; 0x75
  7524. 8007284: d021 beq.n 80072ca <_printf_i+0xb6>
  7525. 8007286: 2a78 cmp r2, #120 ; 0x78
  7526. 8007288: d1dc bne.n 8007244 <_printf_i+0x30>
  7527. 800728a: 2278 movs r2, #120 ; 0x78
  7528. 800728c: 496f ldr r1, [pc, #444] ; (800744c <_printf_i+0x238>)
  7529. 800728e: f884 2045 strb.w r2, [r4, #69] ; 0x45
  7530. 8007292: e064 b.n 800735e <_printf_i+0x14a>
  7531. 8007294: 681a ldr r2, [r3, #0]
  7532. 8007296: f101 0542 add.w r5, r1, #66 ; 0x42
  7533. 800729a: 1d11 adds r1, r2, #4
  7534. 800729c: 6019 str r1, [r3, #0]
  7535. 800729e: 6813 ldr r3, [r2, #0]
  7536. 80072a0: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7537. 80072a4: 2301 movs r3, #1
  7538. 80072a6: e0a3 b.n 80073f0 <_printf_i+0x1dc>
  7539. 80072a8: f011 0f40 tst.w r1, #64 ; 0x40
  7540. 80072ac: f102 0104 add.w r1, r2, #4
  7541. 80072b0: 6019 str r1, [r3, #0]
  7542. 80072b2: d0d7 beq.n 8007264 <_printf_i+0x50>
  7543. 80072b4: f9b2 3000 ldrsh.w r3, [r2]
  7544. 80072b8: 2b00 cmp r3, #0
  7545. 80072ba: da03 bge.n 80072c4 <_printf_i+0xb0>
  7546. 80072bc: 222d movs r2, #45 ; 0x2d
  7547. 80072be: 425b negs r3, r3
  7548. 80072c0: f884 2043 strb.w r2, [r4, #67] ; 0x43
  7549. 80072c4: 4962 ldr r1, [pc, #392] ; (8007450 <_printf_i+0x23c>)
  7550. 80072c6: 220a movs r2, #10
  7551. 80072c8: e017 b.n 80072fa <_printf_i+0xe6>
  7552. 80072ca: 6820 ldr r0, [r4, #0]
  7553. 80072cc: 6819 ldr r1, [r3, #0]
  7554. 80072ce: f010 0f80 tst.w r0, #128 ; 0x80
  7555. 80072d2: d003 beq.n 80072dc <_printf_i+0xc8>
  7556. 80072d4: 1d08 adds r0, r1, #4
  7557. 80072d6: 6018 str r0, [r3, #0]
  7558. 80072d8: 680b ldr r3, [r1, #0]
  7559. 80072da: e006 b.n 80072ea <_printf_i+0xd6>
  7560. 80072dc: f010 0f40 tst.w r0, #64 ; 0x40
  7561. 80072e0: f101 0004 add.w r0, r1, #4
  7562. 80072e4: 6018 str r0, [r3, #0]
  7563. 80072e6: d0f7 beq.n 80072d8 <_printf_i+0xc4>
  7564. 80072e8: 880b ldrh r3, [r1, #0]
  7565. 80072ea: 2a6f cmp r2, #111 ; 0x6f
  7566. 80072ec: bf14 ite ne
  7567. 80072ee: 220a movne r2, #10
  7568. 80072f0: 2208 moveq r2, #8
  7569. 80072f2: 4957 ldr r1, [pc, #348] ; (8007450 <_printf_i+0x23c>)
  7570. 80072f4: 2000 movs r0, #0
  7571. 80072f6: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7572. 80072fa: 6865 ldr r5, [r4, #4]
  7573. 80072fc: 2d00 cmp r5, #0
  7574. 80072fe: 60a5 str r5, [r4, #8]
  7575. 8007300: f2c0 809c blt.w 800743c <_printf_i+0x228>
  7576. 8007304: 6820 ldr r0, [r4, #0]
  7577. 8007306: f020 0004 bic.w r0, r0, #4
  7578. 800730a: 6020 str r0, [r4, #0]
  7579. 800730c: 2b00 cmp r3, #0
  7580. 800730e: d13f bne.n 8007390 <_printf_i+0x17c>
  7581. 8007310: 2d00 cmp r5, #0
  7582. 8007312: f040 8095 bne.w 8007440 <_printf_i+0x22c>
  7583. 8007316: 4675 mov r5, lr
  7584. 8007318: 2a08 cmp r2, #8
  7585. 800731a: d10b bne.n 8007334 <_printf_i+0x120>
  7586. 800731c: 6823 ldr r3, [r4, #0]
  7587. 800731e: 07da lsls r2, r3, #31
  7588. 8007320: d508 bpl.n 8007334 <_printf_i+0x120>
  7589. 8007322: 6923 ldr r3, [r4, #16]
  7590. 8007324: 6862 ldr r2, [r4, #4]
  7591. 8007326: 429a cmp r2, r3
  7592. 8007328: bfde ittt le
  7593. 800732a: 2330 movle r3, #48 ; 0x30
  7594. 800732c: f805 3c01 strble.w r3, [r5, #-1]
  7595. 8007330: f105 35ff addle.w r5, r5, #4294967295
  7596. 8007334: ebae 0305 sub.w r3, lr, r5
  7597. 8007338: 6123 str r3, [r4, #16]
  7598. 800733a: f8cd 8000 str.w r8, [sp]
  7599. 800733e: 463b mov r3, r7
  7600. 8007340: aa03 add r2, sp, #12
  7601. 8007342: 4621 mov r1, r4
  7602. 8007344: 4630 mov r0, r6
  7603. 8007346: f7ff feed bl 8007124 <_printf_common>
  7604. 800734a: 3001 adds r0, #1
  7605. 800734c: d155 bne.n 80073fa <_printf_i+0x1e6>
  7606. 800734e: f04f 30ff mov.w r0, #4294967295
  7607. 8007352: b005 add sp, #20
  7608. 8007354: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  7609. 8007358: f881 2045 strb.w r2, [r1, #69] ; 0x45
  7610. 800735c: 493c ldr r1, [pc, #240] ; (8007450 <_printf_i+0x23c>)
  7611. 800735e: 6822 ldr r2, [r4, #0]
  7612. 8007360: 6818 ldr r0, [r3, #0]
  7613. 8007362: f012 0f80 tst.w r2, #128 ; 0x80
  7614. 8007366: f100 0504 add.w r5, r0, #4
  7615. 800736a: 601d str r5, [r3, #0]
  7616. 800736c: d001 beq.n 8007372 <_printf_i+0x15e>
  7617. 800736e: 6803 ldr r3, [r0, #0]
  7618. 8007370: e002 b.n 8007378 <_printf_i+0x164>
  7619. 8007372: 0655 lsls r5, r2, #25
  7620. 8007374: d5fb bpl.n 800736e <_printf_i+0x15a>
  7621. 8007376: 8803 ldrh r3, [r0, #0]
  7622. 8007378: 07d0 lsls r0, r2, #31
  7623. 800737a: bf44 itt mi
  7624. 800737c: f042 0220 orrmi.w r2, r2, #32
  7625. 8007380: 6022 strmi r2, [r4, #0]
  7626. 8007382: b91b cbnz r3, 800738c <_printf_i+0x178>
  7627. 8007384: 6822 ldr r2, [r4, #0]
  7628. 8007386: f022 0220 bic.w r2, r2, #32
  7629. 800738a: 6022 str r2, [r4, #0]
  7630. 800738c: 2210 movs r2, #16
  7631. 800738e: e7b1 b.n 80072f4 <_printf_i+0xe0>
  7632. 8007390: 4675 mov r5, lr
  7633. 8007392: fbb3 f0f2 udiv r0, r3, r2
  7634. 8007396: fb02 3310 mls r3, r2, r0, r3
  7635. 800739a: 5ccb ldrb r3, [r1, r3]
  7636. 800739c: f805 3d01 strb.w r3, [r5, #-1]!
  7637. 80073a0: 4603 mov r3, r0
  7638. 80073a2: 2800 cmp r0, #0
  7639. 80073a4: d1f5 bne.n 8007392 <_printf_i+0x17e>
  7640. 80073a6: e7b7 b.n 8007318 <_printf_i+0x104>
  7641. 80073a8: 6808 ldr r0, [r1, #0]
  7642. 80073aa: 681a ldr r2, [r3, #0]
  7643. 80073ac: f010 0f80 tst.w r0, #128 ; 0x80
  7644. 80073b0: 6949 ldr r1, [r1, #20]
  7645. 80073b2: d004 beq.n 80073be <_printf_i+0x1aa>
  7646. 80073b4: 1d10 adds r0, r2, #4
  7647. 80073b6: 6018 str r0, [r3, #0]
  7648. 80073b8: 6813 ldr r3, [r2, #0]
  7649. 80073ba: 6019 str r1, [r3, #0]
  7650. 80073bc: e007 b.n 80073ce <_printf_i+0x1ba>
  7651. 80073be: f010 0f40 tst.w r0, #64 ; 0x40
  7652. 80073c2: f102 0004 add.w r0, r2, #4
  7653. 80073c6: 6018 str r0, [r3, #0]
  7654. 80073c8: 6813 ldr r3, [r2, #0]
  7655. 80073ca: d0f6 beq.n 80073ba <_printf_i+0x1a6>
  7656. 80073cc: 8019 strh r1, [r3, #0]
  7657. 80073ce: 2300 movs r3, #0
  7658. 80073d0: 4675 mov r5, lr
  7659. 80073d2: 6123 str r3, [r4, #16]
  7660. 80073d4: e7b1 b.n 800733a <_printf_i+0x126>
  7661. 80073d6: 681a ldr r2, [r3, #0]
  7662. 80073d8: 1d11 adds r1, r2, #4
  7663. 80073da: 6019 str r1, [r3, #0]
  7664. 80073dc: 6815 ldr r5, [r2, #0]
  7665. 80073de: 2100 movs r1, #0
  7666. 80073e0: 6862 ldr r2, [r4, #4]
  7667. 80073e2: 4628 mov r0, r5
  7668. 80073e4: f000 f8e0 bl 80075a8 <memchr>
  7669. 80073e8: b108 cbz r0, 80073ee <_printf_i+0x1da>
  7670. 80073ea: 1b40 subs r0, r0, r5
  7671. 80073ec: 6060 str r0, [r4, #4]
  7672. 80073ee: 6863 ldr r3, [r4, #4]
  7673. 80073f0: 6123 str r3, [r4, #16]
  7674. 80073f2: 2300 movs r3, #0
  7675. 80073f4: f884 3043 strb.w r3, [r4, #67] ; 0x43
  7676. 80073f8: e79f b.n 800733a <_printf_i+0x126>
  7677. 80073fa: 6923 ldr r3, [r4, #16]
  7678. 80073fc: 462a mov r2, r5
  7679. 80073fe: 4639 mov r1, r7
  7680. 8007400: 4630 mov r0, r6
  7681. 8007402: 47c0 blx r8
  7682. 8007404: 3001 adds r0, #1
  7683. 8007406: d0a2 beq.n 800734e <_printf_i+0x13a>
  7684. 8007408: 6823 ldr r3, [r4, #0]
  7685. 800740a: 079b lsls r3, r3, #30
  7686. 800740c: d507 bpl.n 800741e <_printf_i+0x20a>
  7687. 800740e: 2500 movs r5, #0
  7688. 8007410: f104 0919 add.w r9, r4, #25
  7689. 8007414: 68e3 ldr r3, [r4, #12]
  7690. 8007416: 9a03 ldr r2, [sp, #12]
  7691. 8007418: 1a9b subs r3, r3, r2
  7692. 800741a: 429d cmp r5, r3
  7693. 800741c: db05 blt.n 800742a <_printf_i+0x216>
  7694. 800741e: 68e0 ldr r0, [r4, #12]
  7695. 8007420: 9b03 ldr r3, [sp, #12]
  7696. 8007422: 4298 cmp r0, r3
  7697. 8007424: bfb8 it lt
  7698. 8007426: 4618 movlt r0, r3
  7699. 8007428: e793 b.n 8007352 <_printf_i+0x13e>
  7700. 800742a: 2301 movs r3, #1
  7701. 800742c: 464a mov r2, r9
  7702. 800742e: 4639 mov r1, r7
  7703. 8007430: 4630 mov r0, r6
  7704. 8007432: 47c0 blx r8
  7705. 8007434: 3001 adds r0, #1
  7706. 8007436: d08a beq.n 800734e <_printf_i+0x13a>
  7707. 8007438: 3501 adds r5, #1
  7708. 800743a: e7eb b.n 8007414 <_printf_i+0x200>
  7709. 800743c: 2b00 cmp r3, #0
  7710. 800743e: d1a7 bne.n 8007390 <_printf_i+0x17c>
  7711. 8007440: 780b ldrb r3, [r1, #0]
  7712. 8007442: f104 0542 add.w r5, r4, #66 ; 0x42
  7713. 8007446: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7714. 800744a: e765 b.n 8007318 <_printf_i+0x104>
  7715. 800744c: 0800776a .word 0x0800776a
  7716. 8007450: 08007759 .word 0x08007759
  7717. 08007454 <_sbrk_r>:
  7718. 8007454: b538 push {r3, r4, r5, lr}
  7719. 8007456: 2300 movs r3, #0
  7720. 8007458: 4c05 ldr r4, [pc, #20] ; (8007470 <_sbrk_r+0x1c>)
  7721. 800745a: 4605 mov r5, r0
  7722. 800745c: 4608 mov r0, r1
  7723. 800745e: 6023 str r3, [r4, #0]
  7724. 8007460: f7fe ff8c bl 800637c <_sbrk>
  7725. 8007464: 1c43 adds r3, r0, #1
  7726. 8007466: d102 bne.n 800746e <_sbrk_r+0x1a>
  7727. 8007468: 6823 ldr r3, [r4, #0]
  7728. 800746a: b103 cbz r3, 800746e <_sbrk_r+0x1a>
  7729. 800746c: 602b str r3, [r5, #0]
  7730. 800746e: bd38 pop {r3, r4, r5, pc}
  7731. 8007470: 20000d60 .word 0x20000d60
  7732. 08007474 <__sread>:
  7733. 8007474: b510 push {r4, lr}
  7734. 8007476: 460c mov r4, r1
  7735. 8007478: f9b1 100e ldrsh.w r1, [r1, #14]
  7736. 800747c: f000 f8a4 bl 80075c8 <_read_r>
  7737. 8007480: 2800 cmp r0, #0
  7738. 8007482: bfab itete ge
  7739. 8007484: 6d63 ldrge r3, [r4, #84] ; 0x54
  7740. 8007486: 89a3 ldrhlt r3, [r4, #12]
  7741. 8007488: 181b addge r3, r3, r0
  7742. 800748a: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  7743. 800748e: bfac ite ge
  7744. 8007490: 6563 strge r3, [r4, #84] ; 0x54
  7745. 8007492: 81a3 strhlt r3, [r4, #12]
  7746. 8007494: bd10 pop {r4, pc}
  7747. 08007496 <__swrite>:
  7748. 8007496: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  7749. 800749a: 461f mov r7, r3
  7750. 800749c: 898b ldrh r3, [r1, #12]
  7751. 800749e: 4605 mov r5, r0
  7752. 80074a0: 05db lsls r3, r3, #23
  7753. 80074a2: 460c mov r4, r1
  7754. 80074a4: 4616 mov r6, r2
  7755. 80074a6: d505 bpl.n 80074b4 <__swrite+0x1e>
  7756. 80074a8: 2302 movs r3, #2
  7757. 80074aa: 2200 movs r2, #0
  7758. 80074ac: f9b1 100e ldrsh.w r1, [r1, #14]
  7759. 80074b0: f000 f868 bl 8007584 <_lseek_r>
  7760. 80074b4: 89a3 ldrh r3, [r4, #12]
  7761. 80074b6: 4632 mov r2, r6
  7762. 80074b8: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  7763. 80074bc: 81a3 strh r3, [r4, #12]
  7764. 80074be: f9b4 100e ldrsh.w r1, [r4, #14]
  7765. 80074c2: 463b mov r3, r7
  7766. 80074c4: 4628 mov r0, r5
  7767. 80074c6: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  7768. 80074ca: f000 b817 b.w 80074fc <_write_r>
  7769. 080074ce <__sseek>:
  7770. 80074ce: b510 push {r4, lr}
  7771. 80074d0: 460c mov r4, r1
  7772. 80074d2: f9b1 100e ldrsh.w r1, [r1, #14]
  7773. 80074d6: f000 f855 bl 8007584 <_lseek_r>
  7774. 80074da: 1c43 adds r3, r0, #1
  7775. 80074dc: 89a3 ldrh r3, [r4, #12]
  7776. 80074de: bf15 itete ne
  7777. 80074e0: 6560 strne r0, [r4, #84] ; 0x54
  7778. 80074e2: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  7779. 80074e6: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  7780. 80074ea: 81a3 strheq r3, [r4, #12]
  7781. 80074ec: bf18 it ne
  7782. 80074ee: 81a3 strhne r3, [r4, #12]
  7783. 80074f0: bd10 pop {r4, pc}
  7784. 080074f2 <__sclose>:
  7785. 80074f2: f9b1 100e ldrsh.w r1, [r1, #14]
  7786. 80074f6: f000 b813 b.w 8007520 <_close_r>
  7787. ...
  7788. 080074fc <_write_r>:
  7789. 80074fc: b538 push {r3, r4, r5, lr}
  7790. 80074fe: 4605 mov r5, r0
  7791. 8007500: 4608 mov r0, r1
  7792. 8007502: 4611 mov r1, r2
  7793. 8007504: 2200 movs r2, #0
  7794. 8007506: 4c05 ldr r4, [pc, #20] ; (800751c <_write_r+0x20>)
  7795. 8007508: 6022 str r2, [r4, #0]
  7796. 800750a: 461a mov r2, r3
  7797. 800750c: f7fe fb0e bl 8005b2c <_write>
  7798. 8007510: 1c43 adds r3, r0, #1
  7799. 8007512: d102 bne.n 800751a <_write_r+0x1e>
  7800. 8007514: 6823 ldr r3, [r4, #0]
  7801. 8007516: b103 cbz r3, 800751a <_write_r+0x1e>
  7802. 8007518: 602b str r3, [r5, #0]
  7803. 800751a: bd38 pop {r3, r4, r5, pc}
  7804. 800751c: 20000d60 .word 0x20000d60
  7805. 08007520 <_close_r>:
  7806. 8007520: b538 push {r3, r4, r5, lr}
  7807. 8007522: 2300 movs r3, #0
  7808. 8007524: 4c05 ldr r4, [pc, #20] ; (800753c <_close_r+0x1c>)
  7809. 8007526: 4605 mov r5, r0
  7810. 8007528: 4608 mov r0, r1
  7811. 800752a: 6023 str r3, [r4, #0]
  7812. 800752c: f7fe ff40 bl 80063b0 <_close>
  7813. 8007530: 1c43 adds r3, r0, #1
  7814. 8007532: d102 bne.n 800753a <_close_r+0x1a>
  7815. 8007534: 6823 ldr r3, [r4, #0]
  7816. 8007536: b103 cbz r3, 800753a <_close_r+0x1a>
  7817. 8007538: 602b str r3, [r5, #0]
  7818. 800753a: bd38 pop {r3, r4, r5, pc}
  7819. 800753c: 20000d60 .word 0x20000d60
  7820. 08007540 <_fstat_r>:
  7821. 8007540: b538 push {r3, r4, r5, lr}
  7822. 8007542: 2300 movs r3, #0
  7823. 8007544: 4c06 ldr r4, [pc, #24] ; (8007560 <_fstat_r+0x20>)
  7824. 8007546: 4605 mov r5, r0
  7825. 8007548: 4608 mov r0, r1
  7826. 800754a: 4611 mov r1, r2
  7827. 800754c: 6023 str r3, [r4, #0]
  7828. 800754e: f7fe ff32 bl 80063b6 <_fstat>
  7829. 8007552: 1c43 adds r3, r0, #1
  7830. 8007554: d102 bne.n 800755c <_fstat_r+0x1c>
  7831. 8007556: 6823 ldr r3, [r4, #0]
  7832. 8007558: b103 cbz r3, 800755c <_fstat_r+0x1c>
  7833. 800755a: 602b str r3, [r5, #0]
  7834. 800755c: bd38 pop {r3, r4, r5, pc}
  7835. 800755e: bf00 nop
  7836. 8007560: 20000d60 .word 0x20000d60
  7837. 08007564 <_isatty_r>:
  7838. 8007564: b538 push {r3, r4, r5, lr}
  7839. 8007566: 2300 movs r3, #0
  7840. 8007568: 4c05 ldr r4, [pc, #20] ; (8007580 <_isatty_r+0x1c>)
  7841. 800756a: 4605 mov r5, r0
  7842. 800756c: 4608 mov r0, r1
  7843. 800756e: 6023 str r3, [r4, #0]
  7844. 8007570: f7fe ff26 bl 80063c0 <_isatty>
  7845. 8007574: 1c43 adds r3, r0, #1
  7846. 8007576: d102 bne.n 800757e <_isatty_r+0x1a>
  7847. 8007578: 6823 ldr r3, [r4, #0]
  7848. 800757a: b103 cbz r3, 800757e <_isatty_r+0x1a>
  7849. 800757c: 602b str r3, [r5, #0]
  7850. 800757e: bd38 pop {r3, r4, r5, pc}
  7851. 8007580: 20000d60 .word 0x20000d60
  7852. 08007584 <_lseek_r>:
  7853. 8007584: b538 push {r3, r4, r5, lr}
  7854. 8007586: 4605 mov r5, r0
  7855. 8007588: 4608 mov r0, r1
  7856. 800758a: 4611 mov r1, r2
  7857. 800758c: 2200 movs r2, #0
  7858. 800758e: 4c05 ldr r4, [pc, #20] ; (80075a4 <_lseek_r+0x20>)
  7859. 8007590: 6022 str r2, [r4, #0]
  7860. 8007592: 461a mov r2, r3
  7861. 8007594: f7fe ff16 bl 80063c4 <_lseek>
  7862. 8007598: 1c43 adds r3, r0, #1
  7863. 800759a: d102 bne.n 80075a2 <_lseek_r+0x1e>
  7864. 800759c: 6823 ldr r3, [r4, #0]
  7865. 800759e: b103 cbz r3, 80075a2 <_lseek_r+0x1e>
  7866. 80075a0: 602b str r3, [r5, #0]
  7867. 80075a2: bd38 pop {r3, r4, r5, pc}
  7868. 80075a4: 20000d60 .word 0x20000d60
  7869. 080075a8 <memchr>:
  7870. 80075a8: b510 push {r4, lr}
  7871. 80075aa: b2c9 uxtb r1, r1
  7872. 80075ac: 4402 add r2, r0
  7873. 80075ae: 4290 cmp r0, r2
  7874. 80075b0: 4603 mov r3, r0
  7875. 80075b2: d101 bne.n 80075b8 <memchr+0x10>
  7876. 80075b4: 2000 movs r0, #0
  7877. 80075b6: bd10 pop {r4, pc}
  7878. 80075b8: 781c ldrb r4, [r3, #0]
  7879. 80075ba: 3001 adds r0, #1
  7880. 80075bc: 428c cmp r4, r1
  7881. 80075be: d1f6 bne.n 80075ae <memchr+0x6>
  7882. 80075c0: 4618 mov r0, r3
  7883. 80075c2: bd10 pop {r4, pc}
  7884. 080075c4 <__malloc_lock>:
  7885. 80075c4: 4770 bx lr
  7886. 080075c6 <__malloc_unlock>:
  7887. 80075c6: 4770 bx lr
  7888. 080075c8 <_read_r>:
  7889. 80075c8: b538 push {r3, r4, r5, lr}
  7890. 80075ca: 4605 mov r5, r0
  7891. 80075cc: 4608 mov r0, r1
  7892. 80075ce: 4611 mov r1, r2
  7893. 80075d0: 2200 movs r2, #0
  7894. 80075d2: 4c05 ldr r4, [pc, #20] ; (80075e8 <_read_r+0x20>)
  7895. 80075d4: 6022 str r2, [r4, #0]
  7896. 80075d6: 461a mov r2, r3
  7897. 80075d8: f7fe fec2 bl 8006360 <_read>
  7898. 80075dc: 1c43 adds r3, r0, #1
  7899. 80075de: d102 bne.n 80075e6 <_read_r+0x1e>
  7900. 80075e0: 6823 ldr r3, [r4, #0]
  7901. 80075e2: b103 cbz r3, 80075e6 <_read_r+0x1e>
  7902. 80075e4: 602b str r3, [r5, #0]
  7903. 80075e6: bd38 pop {r3, r4, r5, pc}
  7904. 80075e8: 20000d60 .word 0x20000d60
  7905. 080075ec <_init>:
  7906. 80075ec: b5f8 push {r3, r4, r5, r6, r7, lr}
  7907. 80075ee: bf00 nop
  7908. 80075f0: bcf8 pop {r3, r4, r5, r6, r7}
  7909. 80075f2: bc08 pop {r3}
  7910. 80075f4: 469e mov lr, r3
  7911. 80075f6: 4770 bx lr
  7912. 080075f8 <_fini>:
  7913. 80075f8: b5f8 push {r3, r4, r5, r6, r7, lr}
  7914. 80075fa: bf00 nop
  7915. 80075fc: bcf8 pop {r3, r4, r5, r6, r7}
  7916. 80075fe: bc08 pop {r3}
  7917. 8007600: 469e mov lr, r3
  7918. 8007602: 4770 bx lr