STM32F103_WifiAttenCtrlTest.list 324 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226
  1. STM32F103_WifiAttenCtrlTest.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08008000 08008000 00008000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00003410 080081e4 080081e4 000081e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000178 0800b5f4 0800b5f4 0000b5f4 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 0800b76c 0800b76c 0000b76c 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 0800b770 0800b770 0000b770 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000270 20000000 0800b774 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000af4 20000270 0800b9e4 00010270 2**2
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20000d64 0800b9e4 00010d64 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00010270 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 00014162 00000000 00000000 00010299 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00002e6e 00000000 00000000 000243fb 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 00007c7f 00000000 00000000 00027269 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000bc8 00000000 00000000 0002eee8 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00000fc0 00000000 00000000 0002fab0 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00006d54 00000000 00000000 00030a70 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 0000446e 00000000 00000000 000377c4 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0003bc32 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002998 00000000 00000000 0003bcb0 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080081e4 <__do_global_dtors_aux>:
  42. 80081e4: b510 push {r4, lr}
  43. 80081e6: 4c05 ldr r4, [pc, #20] ; (80081fc <__do_global_dtors_aux+0x18>)
  44. 80081e8: 7823 ldrb r3, [r4, #0]
  45. 80081ea: b933 cbnz r3, 80081fa <__do_global_dtors_aux+0x16>
  46. 80081ec: 4b04 ldr r3, [pc, #16] ; (8008200 <__do_global_dtors_aux+0x1c>)
  47. 80081ee: b113 cbz r3, 80081f6 <__do_global_dtors_aux+0x12>
  48. 80081f0: 4804 ldr r0, [pc, #16] ; (8008204 <__do_global_dtors_aux+0x20>)
  49. 80081f2: f3af 8000 nop.w
  50. 80081f6: 2301 movs r3, #1
  51. 80081f8: 7023 strb r3, [r4, #0]
  52. 80081fa: bd10 pop {r4, pc}
  53. 80081fc: 20000270 .word 0x20000270
  54. 8008200: 00000000 .word 0x00000000
  55. 8008204: 0800b5dc .word 0x0800b5dc
  56. 08008208 <frame_dummy>:
  57. 8008208: b508 push {r3, lr}
  58. 800820a: 4b03 ldr r3, [pc, #12] ; (8008218 <frame_dummy+0x10>)
  59. 800820c: b11b cbz r3, 8008216 <frame_dummy+0xe>
  60. 800820e: 4903 ldr r1, [pc, #12] ; (800821c <frame_dummy+0x14>)
  61. 8008210: 4803 ldr r0, [pc, #12] ; (8008220 <frame_dummy+0x18>)
  62. 8008212: f3af 8000 nop.w
  63. 8008216: bd08 pop {r3, pc}
  64. 8008218: 00000000 .word 0x00000000
  65. 800821c: 20000274 .word 0x20000274
  66. 8008220: 0800b5dc .word 0x0800b5dc
  67. 08008224 <HAL_InitTick>:
  68. * implementation in user file.
  69. * @param TickPriority Tick interrupt priority.
  70. * @retval HAL status
  71. */
  72. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  73. {
  74. 8008224: b538 push {r3, r4, r5, lr}
  75. /* Configure the SysTick to have interrupt in 1ms time basis*/
  76. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  77. 8008226: 4b0e ldr r3, [pc, #56] ; (8008260 <HAL_InitTick+0x3c>)
  78. {
  79. 8008228: 4605 mov r5, r0
  80. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  81. 800822a: 7818 ldrb r0, [r3, #0]
  82. 800822c: f44f 737a mov.w r3, #1000 ; 0x3e8
  83. 8008230: fbb3 f3f0 udiv r3, r3, r0
  84. 8008234: 4a0b ldr r2, [pc, #44] ; (8008264 <HAL_InitTick+0x40>)
  85. 8008236: 6810 ldr r0, [r2, #0]
  86. 8008238: fbb0 f0f3 udiv r0, r0, r3
  87. 800823c: f000 fa4a bl 80086d4 <HAL_SYSTICK_Config>
  88. 8008240: 4604 mov r4, r0
  89. 8008242: b958 cbnz r0, 800825c <HAL_InitTick+0x38>
  90. {
  91. return HAL_ERROR;
  92. }
  93. /* Configure the SysTick IRQ priority */
  94. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  95. 8008244: 2d0f cmp r5, #15
  96. 8008246: d809 bhi.n 800825c <HAL_InitTick+0x38>
  97. {
  98. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  99. 8008248: 4602 mov r2, r0
  100. 800824a: 4629 mov r1, r5
  101. 800824c: f04f 30ff mov.w r0, #4294967295
  102. 8008250: f000 f9fe bl 8008650 <HAL_NVIC_SetPriority>
  103. uwTickPrio = TickPriority;
  104. 8008254: 4b04 ldr r3, [pc, #16] ; (8008268 <HAL_InitTick+0x44>)
  105. 8008256: 4620 mov r0, r4
  106. 8008258: 601d str r5, [r3, #0]
  107. 800825a: bd38 pop {r3, r4, r5, pc}
  108. return HAL_ERROR;
  109. 800825c: 2001 movs r0, #1
  110. return HAL_ERROR;
  111. }
  112. /* Return function status */
  113. return HAL_OK;
  114. }
  115. 800825e: bd38 pop {r3, r4, r5, pc}
  116. 8008260: 20000000 .word 0x20000000
  117. 8008264: 20000208 .word 0x20000208
  118. 8008268: 20000004 .word 0x20000004
  119. 0800826c <HAL_Init>:
  120. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  121. 800826c: 4a07 ldr r2, [pc, #28] ; (800828c <HAL_Init+0x20>)
  122. {
  123. 800826e: b508 push {r3, lr}
  124. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  125. 8008270: 6813 ldr r3, [r2, #0]
  126. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  127. 8008272: 2003 movs r0, #3
  128. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  129. 8008274: f043 0310 orr.w r3, r3, #16
  130. 8008278: 6013 str r3, [r2, #0]
  131. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  132. 800827a: f000 f9d7 bl 800862c <HAL_NVIC_SetPriorityGrouping>
  133. HAL_InitTick(TICK_INT_PRIORITY);
  134. 800827e: 2000 movs r0, #0
  135. 8008280: f7ff ffd0 bl 8008224 <HAL_InitTick>
  136. HAL_MspInit();
  137. 8008284: f001 fe98 bl 8009fb8 <HAL_MspInit>
  138. }
  139. 8008288: 2000 movs r0, #0
  140. 800828a: bd08 pop {r3, pc}
  141. 800828c: 40022000 .word 0x40022000
  142. 08008290 <HAL_IncTick>:
  143. * implementations in user file.
  144. * @retval None
  145. */
  146. __weak void HAL_IncTick(void)
  147. {
  148. uwTick += uwTickFreq;
  149. 8008290: 4a03 ldr r2, [pc, #12] ; (80082a0 <HAL_IncTick+0x10>)
  150. 8008292: 4b04 ldr r3, [pc, #16] ; (80082a4 <HAL_IncTick+0x14>)
  151. 8008294: 6811 ldr r1, [r2, #0]
  152. 8008296: 781b ldrb r3, [r3, #0]
  153. 8008298: 440b add r3, r1
  154. 800829a: 6013 str r3, [r2, #0]
  155. 800829c: 4770 bx lr
  156. 800829e: bf00 nop
  157. 80082a0: 200002a4 .word 0x200002a4
  158. 80082a4: 20000000 .word 0x20000000
  159. 080082a8 <HAL_GetTick>:
  160. * implementations in user file.
  161. * @retval tick value
  162. */
  163. __weak uint32_t HAL_GetTick(void)
  164. {
  165. return uwTick;
  166. 80082a8: 4b01 ldr r3, [pc, #4] ; (80082b0 <HAL_GetTick+0x8>)
  167. 80082aa: 6818 ldr r0, [r3, #0]
  168. }
  169. 80082ac: 4770 bx lr
  170. 80082ae: bf00 nop
  171. 80082b0: 200002a4 .word 0x200002a4
  172. 080082b4 <HAL_Delay>:
  173. * implementations in user file.
  174. * @param Delay specifies the delay time length, in milliseconds.
  175. * @retval None
  176. */
  177. __weak void HAL_Delay(uint32_t Delay)
  178. {
  179. 80082b4: b538 push {r3, r4, r5, lr}
  180. 80082b6: 4604 mov r4, r0
  181. uint32_t tickstart = HAL_GetTick();
  182. 80082b8: f7ff fff6 bl 80082a8 <HAL_GetTick>
  183. 80082bc: 4605 mov r5, r0
  184. uint32_t wait = Delay;
  185. /* Add a freq to guarantee minimum wait */
  186. if (wait < HAL_MAX_DELAY)
  187. 80082be: 1c63 adds r3, r4, #1
  188. {
  189. wait += (uint32_t)(uwTickFreq);
  190. 80082c0: bf1e ittt ne
  191. 80082c2: 4b04 ldrne r3, [pc, #16] ; (80082d4 <HAL_Delay+0x20>)
  192. 80082c4: 781b ldrbne r3, [r3, #0]
  193. 80082c6: 18e4 addne r4, r4, r3
  194. }
  195. while ((HAL_GetTick() - tickstart) < wait)
  196. 80082c8: f7ff ffee bl 80082a8 <HAL_GetTick>
  197. 80082cc: 1b40 subs r0, r0, r5
  198. 80082ce: 4284 cmp r4, r0
  199. 80082d0: d8fa bhi.n 80082c8 <HAL_Delay+0x14>
  200. {
  201. }
  202. }
  203. 80082d2: bd38 pop {r3, r4, r5, pc}
  204. 80082d4: 20000000 .word 0x20000000
  205. 080082d8 <HAL_ADC_ConvCpltCallback>:
  206. 80082d8: 4770 bx lr
  207. 080082da <HAL_ADC_LevelOutOfWindowCallback>:
  208. 80082da: 4770 bx lr
  209. 080082dc <HAL_ADC_IRQHandler>:
  210. assert_param(IS_FUNCTIONAL_STATE(hadc->Init.ContinuousConvMode));
  211. assert_param(IS_ADC_REGULAR_NB_CONV(hadc->Init.NbrOfConversion));
  212. /* ========== Check End of Conversion flag for regular group ========== */
  213. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  214. 80082dc: 6803 ldr r3, [r0, #0]
  215. {
  216. 80082de: b510 push {r4, lr}
  217. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  218. 80082e0: 685a ldr r2, [r3, #4]
  219. {
  220. 80082e2: 4604 mov r4, r0
  221. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC))
  222. 80082e4: 0690 lsls r0, r2, #26
  223. 80082e6: d527 bpl.n 8008338 <HAL_ADC_IRQHandler+0x5c>
  224. {
  225. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_EOC) )
  226. 80082e8: 681a ldr r2, [r3, #0]
  227. 80082ea: 0791 lsls r1, r2, #30
  228. 80082ec: d524 bpl.n 8008338 <HAL_ADC_IRQHandler+0x5c>
  229. {
  230. /* Update state machine on conversion status if not in error state */
  231. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL))
  232. 80082ee: 6aa2 ldr r2, [r4, #40] ; 0x28
  233. 80082f0: 06d2 lsls r2, r2, #27
  234. {
  235. /* Set ADC state */
  236. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  237. 80082f2: bf5e ittt pl
  238. 80082f4: 6aa2 ldrpl r2, [r4, #40] ; 0x28
  239. 80082f6: f442 7200 orrpl.w r2, r2, #512 ; 0x200
  240. 80082fa: 62a2 strpl r2, [r4, #40] ; 0x28
  241. /* Determine whether any further conversion upcoming on group regular */
  242. /* by external trigger, continuous mode or scan sequence on going. */
  243. /* Note: On STM32F1 devices, in case of sequencer enabled */
  244. /* (several ranks selected), end of conversion flag is raised */
  245. /* at the end of the sequence. */
  246. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  247. 80082fc: 689a ldr r2, [r3, #8]
  248. 80082fe: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  249. 8008302: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  250. 8008306: d110 bne.n 800832a <HAL_ADC_IRQHandler+0x4e>
  251. 8008308: 7b22 ldrb r2, [r4, #12]
  252. 800830a: b972 cbnz r2, 800832a <HAL_ADC_IRQHandler+0x4e>
  253. (hadc->Init.ContinuousConvMode == DISABLE) )
  254. {
  255. /* Disable ADC end of conversion interrupt on group regular */
  256. __HAL_ADC_DISABLE_IT(hadc, ADC_IT_EOC);
  257. 800830c: 685a ldr r2, [r3, #4]
  258. 800830e: f022 0220 bic.w r2, r2, #32
  259. 8008312: 605a str r2, [r3, #4]
  260. /* Set ADC state */
  261. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  262. 8008314: 6aa3 ldr r3, [r4, #40] ; 0x28
  263. 8008316: f423 7380 bic.w r3, r3, #256 ; 0x100
  264. 800831a: 62a3 str r3, [r4, #40] ; 0x28
  265. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  266. 800831c: 6aa3 ldr r3, [r4, #40] ; 0x28
  267. 800831e: 04db lsls r3, r3, #19
  268. {
  269. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  270. 8008320: bf5e ittt pl
  271. 8008322: 6aa3 ldrpl r3, [r4, #40] ; 0x28
  272. 8008324: f043 0301 orrpl.w r3, r3, #1
  273. 8008328: 62a3 strpl r3, [r4, #40] ; 0x28
  274. /* Conversion complete callback */
  275. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  276. hadc->ConvCpltCallback(hadc);
  277. #else
  278. HAL_ADC_ConvCpltCallback(hadc);
  279. 800832a: 4620 mov r0, r4
  280. 800832c: f7ff ffd4 bl 80082d8 <HAL_ADC_ConvCpltCallback>
  281. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  282. /* Clear regular group conversion flag */
  283. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_STRT | ADC_FLAG_EOC);
  284. 8008330: f06f 0212 mvn.w r2, #18
  285. 8008334: 6823 ldr r3, [r4, #0]
  286. 8008336: 601a str r2, [r3, #0]
  287. }
  288. }
  289. /* ========== Check End of Conversion flag for injected group ========== */
  290. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_JEOC))
  291. 8008338: 6823 ldr r3, [r4, #0]
  292. 800833a: 685a ldr r2, [r3, #4]
  293. 800833c: 0610 lsls r0, r2, #24
  294. 800833e: d530 bpl.n 80083a2 <HAL_ADC_IRQHandler+0xc6>
  295. {
  296. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_JEOC))
  297. 8008340: 681a ldr r2, [r3, #0]
  298. 8008342: 0751 lsls r1, r2, #29
  299. 8008344: d52d bpl.n 80083a2 <HAL_ADC_IRQHandler+0xc6>
  300. {
  301. /* Update state machine on conversion status if not in error state */
  302. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL))
  303. 8008346: 6aa2 ldr r2, [r4, #40] ; 0x28
  304. 8008348: 06d2 lsls r2, r2, #27
  305. {
  306. /* Set ADC state */
  307. SET_BIT(hadc->State, HAL_ADC_STATE_INJ_EOC);
  308. 800834a: bf5e ittt pl
  309. 800834c: 6aa2 ldrpl r2, [r4, #40] ; 0x28
  310. 800834e: f442 5200 orrpl.w r2, r2, #8192 ; 0x2000
  311. 8008352: 62a2 strpl r2, [r4, #40] ; 0x28
  312. /* conversion from group regular (same conditions as group regular */
  313. /* interruption disabling above). */
  314. /* Note: On STM32F1 devices, in case of sequencer enabled */
  315. /* (several ranks selected), end of conversion flag is raised */
  316. /* at the end of the sequence. */
  317. if(ADC_IS_SOFTWARE_START_INJECTED(hadc) ||
  318. 8008354: 689a ldr r2, [r3, #8]
  319. 8008356: f402 42e0 and.w r2, r2, #28672 ; 0x7000
  320. 800835a: f5b2 4fe0 cmp.w r2, #28672 ; 0x7000
  321. 800835e: d00a beq.n 8008376 <HAL_ADC_IRQHandler+0x9a>
  322. (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) &&
  323. 8008360: 685a ldr r2, [r3, #4]
  324. if(ADC_IS_SOFTWARE_START_INJECTED(hadc) ||
  325. 8008362: 0550 lsls r0, r2, #21
  326. 8008364: d416 bmi.n 8008394 <HAL_ADC_IRQHandler+0xb8>
  327. (ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  328. 8008366: 689a ldr r2, [r3, #8]
  329. 8008368: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  330. (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) &&
  331. 800836c: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  332. 8008370: d110 bne.n 8008394 <HAL_ADC_IRQHandler+0xb8>
  333. (ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  334. 8008372: 7b22 ldrb r2, [r4, #12]
  335. 8008374: b972 cbnz r2, 8008394 <HAL_ADC_IRQHandler+0xb8>
  336. (hadc->Init.ContinuousConvMode == DISABLE) ) ) )
  337. {
  338. /* Disable ADC end of conversion interrupt on group injected */
  339. __HAL_ADC_DISABLE_IT(hadc, ADC_IT_JEOC);
  340. 8008376: 685a ldr r2, [r3, #4]
  341. 8008378: f022 0280 bic.w r2, r2, #128 ; 0x80
  342. 800837c: 605a str r2, [r3, #4]
  343. /* Set ADC state */
  344. CLEAR_BIT(hadc->State, HAL_ADC_STATE_INJ_BUSY);
  345. 800837e: 6aa3 ldr r3, [r4, #40] ; 0x28
  346. 8008380: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  347. 8008384: 62a3 str r3, [r4, #40] ; 0x28
  348. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_REG_BUSY))
  349. 8008386: 6aa3 ldr r3, [r4, #40] ; 0x28
  350. 8008388: 05d9 lsls r1, r3, #23
  351. {
  352. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  353. 800838a: bf5e ittt pl
  354. 800838c: 6aa3 ldrpl r3, [r4, #40] ; 0x28
  355. 800838e: f043 0301 orrpl.w r3, r3, #1
  356. 8008392: 62a3 strpl r3, [r4, #40] ; 0x28
  357. /* Conversion complete callback */
  358. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  359. hadc->InjectedConvCpltCallback(hadc);
  360. #else
  361. HAL_ADCEx_InjectedConvCpltCallback(hadc);
  362. 8008394: 4620 mov r0, r4
  363. 8008396: f000 f947 bl 8008628 <HAL_ADCEx_InjectedConvCpltCallback>
  364. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  365. /* Clear injected group conversion flag */
  366. __HAL_ADC_CLEAR_FLAG(hadc, (ADC_FLAG_JSTRT | ADC_FLAG_JEOC));
  367. 800839a: f06f 020c mvn.w r2, #12
  368. 800839e: 6823 ldr r3, [r4, #0]
  369. 80083a0: 601a str r2, [r3, #0]
  370. }
  371. }
  372. /* ========== Check Analog watchdog flags ========== */
  373. if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_AWD))
  374. 80083a2: 6823 ldr r3, [r4, #0]
  375. 80083a4: 685a ldr r2, [r3, #4]
  376. 80083a6: 0652 lsls r2, r2, #25
  377. 80083a8: d50d bpl.n 80083c6 <HAL_ADC_IRQHandler+0xea>
  378. {
  379. if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_AWD))
  380. 80083aa: 681b ldr r3, [r3, #0]
  381. 80083ac: 07db lsls r3, r3, #31
  382. 80083ae: d50a bpl.n 80083c6 <HAL_ADC_IRQHandler+0xea>
  383. {
  384. /* Set ADC state */
  385. SET_BIT(hadc->State, HAL_ADC_STATE_AWD1);
  386. 80083b0: 6aa3 ldr r3, [r4, #40] ; 0x28
  387. /* Level out of window callback */
  388. #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1)
  389. hadc->LevelOutOfWindowCallback(hadc);
  390. #else
  391. HAL_ADC_LevelOutOfWindowCallback(hadc);
  392. 80083b2: 4620 mov r0, r4
  393. SET_BIT(hadc->State, HAL_ADC_STATE_AWD1);
  394. 80083b4: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  395. 80083b8: 62a3 str r3, [r4, #40] ; 0x28
  396. HAL_ADC_LevelOutOfWindowCallback(hadc);
  397. 80083ba: f7ff ff8e bl 80082da <HAL_ADC_LevelOutOfWindowCallback>
  398. #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */
  399. /* Clear the ADC analog watchdog flag */
  400. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_AWD);
  401. 80083be: f06f 0201 mvn.w r2, #1
  402. 80083c2: 6823 ldr r3, [r4, #0]
  403. 80083c4: 601a str r2, [r3, #0]
  404. 80083c6: bd10 pop {r4, pc}
  405. 080083c8 <HAL_ADC_ConfigChannel>:
  406. * @retval HAL status
  407. */
  408. HAL_StatusTypeDef HAL_ADC_ConfigChannel(ADC_HandleTypeDef* hadc, ADC_ChannelConfTypeDef* sConfig)
  409. {
  410. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  411. __IO uint32_t wait_loop_index = 0U;
  412. 80083c8: 2300 movs r3, #0
  413. {
  414. 80083ca: b573 push {r0, r1, r4, r5, r6, lr}
  415. __IO uint32_t wait_loop_index = 0U;
  416. 80083cc: 9301 str r3, [sp, #4]
  417. assert_param(IS_ADC_CHANNEL(sConfig->Channel));
  418. assert_param(IS_ADC_REGULAR_RANK(sConfig->Rank));
  419. assert_param(IS_ADC_SAMPLE_TIME(sConfig->SamplingTime));
  420. /* Process locked */
  421. __HAL_LOCK(hadc);
  422. 80083ce: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  423. 80083d2: 2b01 cmp r3, #1
  424. 80083d4: d074 beq.n 80084c0 <HAL_ADC_ConfigChannel+0xf8>
  425. 80083d6: 2301 movs r3, #1
  426. /* Regular sequence configuration */
  427. /* For Rank 1 to 6 */
  428. if (sConfig->Rank < 7U)
  429. 80083d8: 684d ldr r5, [r1, #4]
  430. __HAL_LOCK(hadc);
  431. 80083da: f880 3024 strb.w r3, [r0, #36] ; 0x24
  432. if (sConfig->Rank < 7U)
  433. 80083de: 2d06 cmp r5, #6
  434. 80083e0: 6802 ldr r2, [r0, #0]
  435. 80083e2: ea4f 0385 mov.w r3, r5, lsl #2
  436. 80083e6: 680c ldr r4, [r1, #0]
  437. 80083e8: d825 bhi.n 8008436 <HAL_ADC_ConfigChannel+0x6e>
  438. {
  439. MODIFY_REG(hadc->Instance->SQR3 ,
  440. 80083ea: 442b add r3, r5
  441. 80083ec: 251f movs r5, #31
  442. 80083ee: 6b56 ldr r6, [r2, #52] ; 0x34
  443. 80083f0: 3b05 subs r3, #5
  444. 80083f2: 409d lsls r5, r3
  445. 80083f4: ea26 0505 bic.w r5, r6, r5
  446. 80083f8: fa04 f303 lsl.w r3, r4, r3
  447. 80083fc: 432b orrs r3, r5
  448. 80083fe: 6353 str r3, [r2, #52] ; 0x34
  449. }
  450. /* Channel sampling time configuration */
  451. /* For channels 10 to 17 */
  452. if (sConfig->Channel >= ADC_CHANNEL_10)
  453. 8008400: 2c09 cmp r4, #9
  454. 8008402: ea4f 0344 mov.w r3, r4, lsl #1
  455. 8008406: 688d ldr r5, [r1, #8]
  456. 8008408: d92f bls.n 800846a <HAL_ADC_ConfigChannel+0xa2>
  457. {
  458. MODIFY_REG(hadc->Instance->SMPR1 ,
  459. 800840a: 2607 movs r6, #7
  460. 800840c: 4423 add r3, r4
  461. 800840e: 68d1 ldr r1, [r2, #12]
  462. 8008410: 3b1e subs r3, #30
  463. 8008412: 409e lsls r6, r3
  464. 8008414: ea21 0106 bic.w r1, r1, r6
  465. 8008418: fa05 f303 lsl.w r3, r5, r3
  466. 800841c: 430b orrs r3, r1
  467. 800841e: 60d3 str r3, [r2, #12]
  468. ADC_SMPR2(sConfig->SamplingTime, sConfig->Channel) );
  469. }
  470. /* If ADC1 Channel_16 or Channel_17 is selected, enable Temperature sensor */
  471. /* and VREFINT measurement path. */
  472. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  473. 8008420: f1a4 0310 sub.w r3, r4, #16
  474. 8008424: 2b01 cmp r3, #1
  475. 8008426: d92b bls.n 8008480 <HAL_ADC_ConfigChannel+0xb8>
  476. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  477. 8008428: 2300 movs r3, #0
  478. tmp_hal_status = HAL_ERROR;
  479. }
  480. }
  481. /* Process unlocked */
  482. __HAL_UNLOCK(hadc);
  483. 800842a: 2200 movs r2, #0
  484. 800842c: f880 2024 strb.w r2, [r0, #36] ; 0x24
  485. /* Return function status */
  486. return tmp_hal_status;
  487. }
  488. 8008430: 4618 mov r0, r3
  489. 8008432: b002 add sp, #8
  490. 8008434: bd70 pop {r4, r5, r6, pc}
  491. else if (sConfig->Rank < 13U)
  492. 8008436: 2d0c cmp r5, #12
  493. 8008438: d80b bhi.n 8008452 <HAL_ADC_ConfigChannel+0x8a>
  494. MODIFY_REG(hadc->Instance->SQR2 ,
  495. 800843a: 442b add r3, r5
  496. 800843c: 251f movs r5, #31
  497. 800843e: 6b16 ldr r6, [r2, #48] ; 0x30
  498. 8008440: 3b23 subs r3, #35 ; 0x23
  499. 8008442: 409d lsls r5, r3
  500. 8008444: ea26 0505 bic.w r5, r6, r5
  501. 8008448: fa04 f303 lsl.w r3, r4, r3
  502. 800844c: 432b orrs r3, r5
  503. 800844e: 6313 str r3, [r2, #48] ; 0x30
  504. 8008450: e7d6 b.n 8008400 <HAL_ADC_ConfigChannel+0x38>
  505. MODIFY_REG(hadc->Instance->SQR1 ,
  506. 8008452: 442b add r3, r5
  507. 8008454: 251f movs r5, #31
  508. 8008456: 6ad6 ldr r6, [r2, #44] ; 0x2c
  509. 8008458: 3b41 subs r3, #65 ; 0x41
  510. 800845a: 409d lsls r5, r3
  511. 800845c: ea26 0505 bic.w r5, r6, r5
  512. 8008460: fa04 f303 lsl.w r3, r4, r3
  513. 8008464: 432b orrs r3, r5
  514. 8008466: 62d3 str r3, [r2, #44] ; 0x2c
  515. 8008468: e7ca b.n 8008400 <HAL_ADC_ConfigChannel+0x38>
  516. MODIFY_REG(hadc->Instance->SMPR2 ,
  517. 800846a: 2607 movs r6, #7
  518. 800846c: 6911 ldr r1, [r2, #16]
  519. 800846e: 4423 add r3, r4
  520. 8008470: 409e lsls r6, r3
  521. 8008472: ea21 0106 bic.w r1, r1, r6
  522. 8008476: fa05 f303 lsl.w r3, r5, r3
  523. 800847a: 430b orrs r3, r1
  524. 800847c: 6113 str r3, [r2, #16]
  525. 800847e: e7cf b.n 8008420 <HAL_ADC_ConfigChannel+0x58>
  526. if (hadc->Instance == ADC1)
  527. 8008480: 4b10 ldr r3, [pc, #64] ; (80084c4 <HAL_ADC_ConfigChannel+0xfc>)
  528. 8008482: 429a cmp r2, r3
  529. 8008484: d116 bne.n 80084b4 <HAL_ADC_ConfigChannel+0xec>
  530. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  531. 8008486: 6893 ldr r3, [r2, #8]
  532. 8008488: 021b lsls r3, r3, #8
  533. 800848a: d4cd bmi.n 8008428 <HAL_ADC_ConfigChannel+0x60>
  534. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  535. 800848c: 6893 ldr r3, [r2, #8]
  536. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  537. 800848e: 2c10 cmp r4, #16
  538. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  539. 8008490: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  540. 8008494: 6093 str r3, [r2, #8]
  541. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  542. 8008496: d1c7 bne.n 8008428 <HAL_ADC_ConfigChannel+0x60>
  543. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  544. 8008498: 4b0b ldr r3, [pc, #44] ; (80084c8 <HAL_ADC_ConfigChannel+0x100>)
  545. 800849a: 4a0c ldr r2, [pc, #48] ; (80084cc <HAL_ADC_ConfigChannel+0x104>)
  546. 800849c: 681b ldr r3, [r3, #0]
  547. 800849e: fbb3 f2f2 udiv r2, r3, r2
  548. 80084a2: 230a movs r3, #10
  549. 80084a4: 4353 muls r3, r2
  550. wait_loop_index--;
  551. 80084a6: 9301 str r3, [sp, #4]
  552. while(wait_loop_index != 0U)
  553. 80084a8: 9b01 ldr r3, [sp, #4]
  554. 80084aa: 2b00 cmp r3, #0
  555. 80084ac: d0bc beq.n 8008428 <HAL_ADC_ConfigChannel+0x60>
  556. wait_loop_index--;
  557. 80084ae: 9b01 ldr r3, [sp, #4]
  558. 80084b0: 3b01 subs r3, #1
  559. 80084b2: e7f8 b.n 80084a6 <HAL_ADC_ConfigChannel+0xde>
  560. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  561. 80084b4: 6a83 ldr r3, [r0, #40] ; 0x28
  562. 80084b6: f043 0320 orr.w r3, r3, #32
  563. 80084ba: 6283 str r3, [r0, #40] ; 0x28
  564. tmp_hal_status = HAL_ERROR;
  565. 80084bc: 2301 movs r3, #1
  566. 80084be: e7b4 b.n 800842a <HAL_ADC_ConfigChannel+0x62>
  567. __HAL_LOCK(hadc);
  568. 80084c0: 2302 movs r3, #2
  569. 80084c2: e7b5 b.n 8008430 <HAL_ADC_ConfigChannel+0x68>
  570. 80084c4: 40012400 .word 0x40012400
  571. 80084c8: 20000208 .word 0x20000208
  572. 80084cc: 000f4240 .word 0x000f4240
  573. 080084d0 <ADC_ConversionStop_Disable>:
  574. * stopped to disable the ADC.
  575. * @param hadc: ADC handle
  576. * @retval HAL status.
  577. */
  578. HAL_StatusTypeDef ADC_ConversionStop_Disable(ADC_HandleTypeDef* hadc)
  579. {
  580. 80084d0: b538 push {r3, r4, r5, lr}
  581. uint32_t tickstart = 0U;
  582. /* Verification if ADC is not already disabled */
  583. if (ADC_IS_ENABLE(hadc) != RESET)
  584. 80084d2: 6803 ldr r3, [r0, #0]
  585. {
  586. 80084d4: 4604 mov r4, r0
  587. if (ADC_IS_ENABLE(hadc) != RESET)
  588. 80084d6: 689a ldr r2, [r3, #8]
  589. 80084d8: 07d2 lsls r2, r2, #31
  590. 80084da: d401 bmi.n 80084e0 <ADC_ConversionStop_Disable+0x10>
  591. }
  592. }
  593. }
  594. /* Return HAL status */
  595. return HAL_OK;
  596. 80084dc: 2000 movs r0, #0
  597. 80084de: bd38 pop {r3, r4, r5, pc}
  598. __HAL_ADC_DISABLE(hadc);
  599. 80084e0: 689a ldr r2, [r3, #8]
  600. 80084e2: f022 0201 bic.w r2, r2, #1
  601. 80084e6: 609a str r2, [r3, #8]
  602. tickstart = HAL_GetTick();
  603. 80084e8: f7ff fede bl 80082a8 <HAL_GetTick>
  604. 80084ec: 4605 mov r5, r0
  605. while(ADC_IS_ENABLE(hadc) != RESET)
  606. 80084ee: 6823 ldr r3, [r4, #0]
  607. 80084f0: 689b ldr r3, [r3, #8]
  608. 80084f2: 07db lsls r3, r3, #31
  609. 80084f4: d5f2 bpl.n 80084dc <ADC_ConversionStop_Disable+0xc>
  610. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  611. 80084f6: f7ff fed7 bl 80082a8 <HAL_GetTick>
  612. 80084fa: 1b40 subs r0, r0, r5
  613. 80084fc: 2802 cmp r0, #2
  614. 80084fe: d9f6 bls.n 80084ee <ADC_ConversionStop_Disable+0x1e>
  615. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  616. 8008500: 6aa3 ldr r3, [r4, #40] ; 0x28
  617. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  618. 8008502: 2001 movs r0, #1
  619. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  620. 8008504: f043 0310 orr.w r3, r3, #16
  621. 8008508: 62a3 str r3, [r4, #40] ; 0x28
  622. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  623. 800850a: 6ae3 ldr r3, [r4, #44] ; 0x2c
  624. 800850c: f043 0301 orr.w r3, r3, #1
  625. 8008510: 62e3 str r3, [r4, #44] ; 0x2c
  626. 8008512: bd38 pop {r3, r4, r5, pc}
  627. 08008514 <HAL_ADC_Init>:
  628. {
  629. 8008514: b5f8 push {r3, r4, r5, r6, r7, lr}
  630. if(hadc == NULL)
  631. 8008516: 4604 mov r4, r0
  632. 8008518: 2800 cmp r0, #0
  633. 800851a: d077 beq.n 800860c <HAL_ADC_Init+0xf8>
  634. if (hadc->State == HAL_ADC_STATE_RESET)
  635. 800851c: 6a83 ldr r3, [r0, #40] ; 0x28
  636. 800851e: b923 cbnz r3, 800852a <HAL_ADC_Init+0x16>
  637. ADC_CLEAR_ERRORCODE(hadc);
  638. 8008520: 62c3 str r3, [r0, #44] ; 0x2c
  639. hadc->Lock = HAL_UNLOCKED;
  640. 8008522: f880 3024 strb.w r3, [r0, #36] ; 0x24
  641. HAL_ADC_MspInit(hadc);
  642. 8008526: f001 fd69 bl 8009ffc <HAL_ADC_MspInit>
  643. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  644. 800852a: 4620 mov r0, r4
  645. 800852c: f7ff ffd0 bl 80084d0 <ADC_ConversionStop_Disable>
  646. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  647. 8008530: 6aa3 ldr r3, [r4, #40] ; 0x28
  648. 8008532: f013 0310 ands.w r3, r3, #16
  649. 8008536: d16b bne.n 8008610 <HAL_ADC_Init+0xfc>
  650. 8008538: 2800 cmp r0, #0
  651. 800853a: d169 bne.n 8008610 <HAL_ADC_Init+0xfc>
  652. ADC_STATE_CLR_SET(hadc->State,
  653. 800853c: 6aa2 ldr r2, [r4, #40] ; 0x28
  654. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  655. 800853e: 4937 ldr r1, [pc, #220] ; (800861c <HAL_ADC_Init+0x108>)
  656. ADC_STATE_CLR_SET(hadc->State,
  657. 8008540: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  658. 8008544: f022 0202 bic.w r2, r2, #2
  659. 8008548: f042 0202 orr.w r2, r2, #2
  660. 800854c: 62a2 str r2, [r4, #40] ; 0x28
  661. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  662. 800854e: e894 0024 ldmia.w r4, {r2, r5}
  663. 8008552: 428a cmp r2, r1
  664. 8008554: 69e1 ldr r1, [r4, #28]
  665. 8008556: d104 bne.n 8008562 <HAL_ADC_Init+0x4e>
  666. 8008558: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  667. 800855c: bf08 it eq
  668. 800855e: f44f 2100 moveq.w r1, #524288 ; 0x80000
  669. ADC_CR2_CONTINUOUS((uint32_t)hadc->Init.ContinuousConvMode) );
  670. 8008562: 7b26 ldrb r6, [r4, #12]
  671. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  672. 8008564: ea45 0546 orr.w r5, r5, r6, lsl #1
  673. 8008568: 4329 orrs r1, r5
  674. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  675. 800856a: 68a5 ldr r5, [r4, #8]
  676. 800856c: f5b5 7f80 cmp.w r5, #256 ; 0x100
  677. 8008570: d035 beq.n 80085de <HAL_ADC_Init+0xca>
  678. 8008572: 2d01 cmp r5, #1
  679. 8008574: bf08 it eq
  680. 8008576: f44f 7380 moveq.w r3, #256 ; 0x100
  681. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  682. 800857a: 7d27 ldrb r7, [r4, #20]
  683. 800857c: 2f01 cmp r7, #1
  684. 800857e: d106 bne.n 800858e <HAL_ADC_Init+0x7a>
  685. if (hadc->Init.ContinuousConvMode == DISABLE)
  686. 8008580: bb7e cbnz r6, 80085e2 <HAL_ADC_Init+0xce>
  687. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  688. 8008582: 69a6 ldr r6, [r4, #24]
  689. 8008584: 3e01 subs r6, #1
  690. 8008586: ea43 3346 orr.w r3, r3, r6, lsl #13
  691. 800858a: f443 6300 orr.w r3, r3, #2048 ; 0x800
  692. MODIFY_REG(hadc->Instance->CR1,
  693. 800858e: 6856 ldr r6, [r2, #4]
  694. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  695. 8008590: f5b5 7f80 cmp.w r5, #256 ; 0x100
  696. MODIFY_REG(hadc->Instance->CR1,
  697. 8008594: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  698. 8008598: ea43 0306 orr.w r3, r3, r6
  699. 800859c: 6053 str r3, [r2, #4]
  700. MODIFY_REG(hadc->Instance->CR2,
  701. 800859e: 6896 ldr r6, [r2, #8]
  702. 80085a0: 4b1f ldr r3, [pc, #124] ; (8008620 <HAL_ADC_Init+0x10c>)
  703. 80085a2: ea03 0306 and.w r3, r3, r6
  704. 80085a6: ea43 0301 orr.w r3, r3, r1
  705. 80085aa: 6093 str r3, [r2, #8]
  706. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  707. 80085ac: d001 beq.n 80085b2 <HAL_ADC_Init+0x9e>
  708. 80085ae: 2d01 cmp r5, #1
  709. 80085b0: d120 bne.n 80085f4 <HAL_ADC_Init+0xe0>
  710. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  711. 80085b2: 6923 ldr r3, [r4, #16]
  712. 80085b4: 3b01 subs r3, #1
  713. 80085b6: 051b lsls r3, r3, #20
  714. MODIFY_REG(hadc->Instance->SQR1,
  715. 80085b8: 6ad5 ldr r5, [r2, #44] ; 0x2c
  716. 80085ba: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  717. 80085be: 432b orrs r3, r5
  718. 80085c0: 62d3 str r3, [r2, #44] ; 0x2c
  719. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  720. 80085c2: 6892 ldr r2, [r2, #8]
  721. 80085c4: 4b17 ldr r3, [pc, #92] ; (8008624 <HAL_ADC_Init+0x110>)
  722. 80085c6: 4013 ands r3, r2
  723. 80085c8: 4299 cmp r1, r3
  724. 80085ca: d115 bne.n 80085f8 <HAL_ADC_Init+0xe4>
  725. ADC_CLEAR_ERRORCODE(hadc);
  726. 80085cc: 2300 movs r3, #0
  727. 80085ce: 62e3 str r3, [r4, #44] ; 0x2c
  728. ADC_STATE_CLR_SET(hadc->State,
  729. 80085d0: 6aa3 ldr r3, [r4, #40] ; 0x28
  730. 80085d2: f023 0303 bic.w r3, r3, #3
  731. 80085d6: f043 0301 orr.w r3, r3, #1
  732. 80085da: 62a3 str r3, [r4, #40] ; 0x28
  733. 80085dc: bdf8 pop {r3, r4, r5, r6, r7, pc}
  734. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  735. 80085de: 462b mov r3, r5
  736. 80085e0: e7cb b.n 800857a <HAL_ADC_Init+0x66>
  737. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  738. 80085e2: 6aa6 ldr r6, [r4, #40] ; 0x28
  739. 80085e4: f046 0620 orr.w r6, r6, #32
  740. 80085e8: 62a6 str r6, [r4, #40] ; 0x28
  741. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  742. 80085ea: 6ae6 ldr r6, [r4, #44] ; 0x2c
  743. 80085ec: f046 0601 orr.w r6, r6, #1
  744. 80085f0: 62e6 str r6, [r4, #44] ; 0x2c
  745. 80085f2: e7cc b.n 800858e <HAL_ADC_Init+0x7a>
  746. uint32_t tmp_sqr1 = 0U;
  747. 80085f4: 2300 movs r3, #0
  748. 80085f6: e7df b.n 80085b8 <HAL_ADC_Init+0xa4>
  749. ADC_STATE_CLR_SET(hadc->State,
  750. 80085f8: 6aa3 ldr r3, [r4, #40] ; 0x28
  751. 80085fa: f023 0312 bic.w r3, r3, #18
  752. 80085fe: f043 0310 orr.w r3, r3, #16
  753. 8008602: 62a3 str r3, [r4, #40] ; 0x28
  754. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  755. 8008604: 6ae3 ldr r3, [r4, #44] ; 0x2c
  756. 8008606: f043 0301 orr.w r3, r3, #1
  757. 800860a: 62e3 str r3, [r4, #44] ; 0x2c
  758. return HAL_ERROR;
  759. 800860c: 2001 movs r0, #1
  760. }
  761. 800860e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  762. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  763. 8008610: 6aa3 ldr r3, [r4, #40] ; 0x28
  764. 8008612: f043 0310 orr.w r3, r3, #16
  765. 8008616: 62a3 str r3, [r4, #40] ; 0x28
  766. 8008618: e7f8 b.n 800860c <HAL_ADC_Init+0xf8>
  767. 800861a: bf00 nop
  768. 800861c: 40013c00 .word 0x40013c00
  769. 8008620: ffe1f7fd .word 0xffe1f7fd
  770. 8008624: ff1f0efe .word 0xff1f0efe
  771. 08008628 <HAL_ADCEx_InjectedConvCpltCallback>:
  772. * @brief Injected conversion complete callback in non blocking mode
  773. * @param hadc: ADC handle
  774. * @retval None
  775. */
  776. __weak void HAL_ADCEx_InjectedConvCpltCallback(ADC_HandleTypeDef* hadc)
  777. {
  778. 8008628: 4770 bx lr
  779. ...
  780. 0800862c <HAL_NVIC_SetPriorityGrouping>:
  781. __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  782. {
  783. uint32_t reg_value;
  784. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  785. reg_value = SCB->AIRCR; /* read old register configuration */
  786. 800862c: 4a07 ldr r2, [pc, #28] ; (800864c <HAL_NVIC_SetPriorityGrouping+0x20>)
  787. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  788. reg_value = (reg_value |
  789. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  790. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  791. 800862e: 0200 lsls r0, r0, #8
  792. reg_value = SCB->AIRCR; /* read old register configuration */
  793. 8008630: 68d3 ldr r3, [r2, #12]
  794. (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */
  795. 8008632: f400 60e0 and.w r0, r0, #1792 ; 0x700
  796. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  797. 8008636: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  798. 800863a: 041b lsls r3, r3, #16
  799. 800863c: 0c1b lsrs r3, r3, #16
  800. 800863e: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  801. 8008642: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  802. reg_value = (reg_value |
  803. 8008646: 4303 orrs r3, r0
  804. SCB->AIRCR = reg_value;
  805. 8008648: 60d3 str r3, [r2, #12]
  806. 800864a: 4770 bx lr
  807. 800864c: e000ed00 .word 0xe000ed00
  808. 08008650 <HAL_NVIC_SetPriority>:
  809. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  810. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  811. */
  812. __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void)
  813. {
  814. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  815. 8008650: 4b17 ldr r3, [pc, #92] ; (80086b0 <HAL_NVIC_SetPriority+0x60>)
  816. * This parameter can be a value between 0 and 15
  817. * A lower priority value indicates a higher priority.
  818. * @retval None
  819. */
  820. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  821. {
  822. 8008652: b530 push {r4, r5, lr}
  823. 8008654: 68dc ldr r4, [r3, #12]
  824. 8008656: f3c4 2402 ubfx r4, r4, #8, #3
  825. {
  826. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  827. uint32_t PreemptPriorityBits;
  828. uint32_t SubPriorityBits;
  829. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  830. 800865a: f1c4 0307 rsb r3, r4, #7
  831. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  832. 800865e: 1d25 adds r5, r4, #4
  833. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  834. 8008660: 2b04 cmp r3, #4
  835. 8008662: bf28 it cs
  836. 8008664: 2304 movcs r3, #4
  837. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  838. 8008666: 2d06 cmp r5, #6
  839. return (
  840. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  841. 8008668: f04f 0501 mov.w r5, #1
  842. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  843. 800866c: bf98 it ls
  844. 800866e: 2400 movls r4, #0
  845. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  846. 8008670: fa05 f303 lsl.w r3, r5, r3
  847. 8008674: f103 33ff add.w r3, r3, #4294967295
  848. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  849. 8008678: bf88 it hi
  850. 800867a: 3c03 subhi r4, #3
  851. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  852. 800867c: 4019 ands r1, r3
  853. 800867e: 40a1 lsls r1, r4
  854. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  855. 8008680: fa05 f404 lsl.w r4, r5, r4
  856. 8008684: 3c01 subs r4, #1
  857. 8008686: 4022 ands r2, r4
  858. if ((int32_t)(IRQn) >= 0)
  859. 8008688: 2800 cmp r0, #0
  860. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  861. 800868a: ea42 0201 orr.w r2, r2, r1
  862. 800868e: ea4f 1202 mov.w r2, r2, lsl #4
  863. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  864. 8008692: bfa9 itett ge
  865. 8008694: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  866. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  867. 8008698: 4b06 ldrlt r3, [pc, #24] ; (80086b4 <HAL_NVIC_SetPriority+0x64>)
  868. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  869. 800869a: b2d2 uxtbge r2, r2
  870. 800869c: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  871. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  872. 80086a0: bfbb ittet lt
  873. 80086a2: f000 000f andlt.w r0, r0, #15
  874. 80086a6: b2d2 uxtblt r2, r2
  875. NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  876. 80086a8: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  877. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  878. 80086ac: 541a strblt r2, [r3, r0]
  879. 80086ae: bd30 pop {r4, r5, pc}
  880. 80086b0: e000ed00 .word 0xe000ed00
  881. 80086b4: e000ed14 .word 0xe000ed14
  882. 080086b8 <HAL_NVIC_EnableIRQ>:
  883. if ((int32_t)(IRQn) >= 0)
  884. 80086b8: 2800 cmp r0, #0
  885. 80086ba: db08 blt.n 80086ce <HAL_NVIC_EnableIRQ+0x16>
  886. NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL));
  887. 80086bc: 2301 movs r3, #1
  888. 80086be: 0942 lsrs r2, r0, #5
  889. 80086c0: f000 001f and.w r0, r0, #31
  890. 80086c4: fa03 f000 lsl.w r0, r3, r0
  891. 80086c8: 4b01 ldr r3, [pc, #4] ; (80086d0 <HAL_NVIC_EnableIRQ+0x18>)
  892. 80086ca: f843 0022 str.w r0, [r3, r2, lsl #2]
  893. 80086ce: 4770 bx lr
  894. 80086d0: e000e100 .word 0xe000e100
  895. 080086d4 <HAL_SYSTICK_Config>:
  896. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  897. must contain a vendor-specific implementation of this function.
  898. */
  899. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  900. {
  901. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  902. 80086d4: 3801 subs r0, #1
  903. 80086d6: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  904. 80086da: d20a bcs.n 80086f2 <HAL_SYSTICK_Config+0x1e>
  905. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  906. 80086dc: 21f0 movs r1, #240 ; 0xf0
  907. {
  908. return (1UL); /* Reload value impossible */
  909. }
  910. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  911. 80086de: 4b06 ldr r3, [pc, #24] ; (80086f8 <HAL_SYSTICK_Config+0x24>)
  912. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  913. 80086e0: 4a06 ldr r2, [pc, #24] ; (80086fc <HAL_SYSTICK_Config+0x28>)
  914. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  915. 80086e2: 6058 str r0, [r3, #4]
  916. SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  917. 80086e4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  918. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  919. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  920. 80086e8: 2000 movs r0, #0
  921. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  922. 80086ea: 2207 movs r2, #7
  923. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  924. 80086ec: 6098 str r0, [r3, #8]
  925. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  926. 80086ee: 601a str r2, [r3, #0]
  927. 80086f0: 4770 bx lr
  928. return (1UL); /* Reload value impossible */
  929. 80086f2: 2001 movs r0, #1
  930. * - 1 Function failed.
  931. */
  932. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  933. {
  934. return SysTick_Config(TicksNumb);
  935. }
  936. 80086f4: 4770 bx lr
  937. 80086f6: bf00 nop
  938. 80086f8: e000e010 .word 0xe000e010
  939. 80086fc: e000ed00 .word 0xe000ed00
  940. 08008700 <HAL_DMA_Init>:
  941. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  942. * the configuration information for the specified DMA Channel.
  943. * @retval HAL status
  944. */
  945. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  946. {
  947. 8008700: b510 push {r4, lr}
  948. uint32_t tmp = 0U;
  949. /* Check the DMA handle allocation */
  950. if(hdma == NULL)
  951. 8008702: 2800 cmp r0, #0
  952. 8008704: d032 beq.n 800876c <HAL_DMA_Init+0x6c>
  953. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  954. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  955. #if defined (DMA2)
  956. /* calculation of the channel index */
  957. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  958. 8008706: 6801 ldr r1, [r0, #0]
  959. 8008708: 4b19 ldr r3, [pc, #100] ; (8008770 <HAL_DMA_Init+0x70>)
  960. 800870a: 2414 movs r4, #20
  961. 800870c: 4299 cmp r1, r3
  962. 800870e: d825 bhi.n 800875c <HAL_DMA_Init+0x5c>
  963. {
  964. /* DMA1 */
  965. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  966. 8008710: 4a18 ldr r2, [pc, #96] ; (8008774 <HAL_DMA_Init+0x74>)
  967. hdma->DmaBaseAddress = DMA1;
  968. 8008712: f2a3 4307 subw r3, r3, #1031 ; 0x407
  969. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  970. 8008716: 440a add r2, r1
  971. 8008718: fbb2 f2f4 udiv r2, r2, r4
  972. 800871c: 0092 lsls r2, r2, #2
  973. 800871e: 6402 str r2, [r0, #64] ; 0x40
  974. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  975. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  976. DMA_CCR_DIR));
  977. /* Prepare the DMA Channel configuration */
  978. tmp |= hdma->Init.Direction |
  979. 8008720: 6884 ldr r4, [r0, #8]
  980. hdma->DmaBaseAddress = DMA2;
  981. 8008722: 63c3 str r3, [r0, #60] ; 0x3c
  982. tmp |= hdma->Init.Direction |
  983. 8008724: 6843 ldr r3, [r0, #4]
  984. tmp = hdma->Instance->CCR;
  985. 8008726: 680a ldr r2, [r1, #0]
  986. tmp |= hdma->Init.Direction |
  987. 8008728: 4323 orrs r3, r4
  988. hdma->Init.PeriphInc | hdma->Init.MemInc |
  989. 800872a: 68c4 ldr r4, [r0, #12]
  990. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  991. 800872c: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  992. hdma->Init.PeriphInc | hdma->Init.MemInc |
  993. 8008730: 4323 orrs r3, r4
  994. 8008732: 6904 ldr r4, [r0, #16]
  995. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  996. 8008734: f022 0230 bic.w r2, r2, #48 ; 0x30
  997. hdma->Init.PeriphInc | hdma->Init.MemInc |
  998. 8008738: 4323 orrs r3, r4
  999. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  1000. 800873a: 6944 ldr r4, [r0, #20]
  1001. 800873c: 4323 orrs r3, r4
  1002. 800873e: 6984 ldr r4, [r0, #24]
  1003. 8008740: 4323 orrs r3, r4
  1004. hdma->Init.Mode | hdma->Init.Priority;
  1005. 8008742: 69c4 ldr r4, [r0, #28]
  1006. 8008744: 4323 orrs r3, r4
  1007. tmp |= hdma->Init.Direction |
  1008. 8008746: 4313 orrs r3, r2
  1009. /* Write to DMA Channel CR register */
  1010. hdma->Instance->CCR = tmp;
  1011. 8008748: 600b str r3, [r1, #0]
  1012. /* Initialise the error code */
  1013. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1014. /* Initialize the DMA state*/
  1015. hdma->State = HAL_DMA_STATE_READY;
  1016. 800874a: 2201 movs r2, #1
  1017. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1018. 800874c: 2300 movs r3, #0
  1019. hdma->State = HAL_DMA_STATE_READY;
  1020. 800874e: f880 2021 strb.w r2, [r0, #33] ; 0x21
  1021. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1022. 8008752: 6383 str r3, [r0, #56] ; 0x38
  1023. /* Allocate lock resource and initialize it */
  1024. hdma->Lock = HAL_UNLOCKED;
  1025. 8008754: f880 3020 strb.w r3, [r0, #32]
  1026. return HAL_OK;
  1027. 8008758: 4618 mov r0, r3
  1028. 800875a: bd10 pop {r4, pc}
  1029. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  1030. 800875c: 4b06 ldr r3, [pc, #24] ; (8008778 <HAL_DMA_Init+0x78>)
  1031. 800875e: 440b add r3, r1
  1032. 8008760: fbb3 f3f4 udiv r3, r3, r4
  1033. 8008764: 009b lsls r3, r3, #2
  1034. 8008766: 6403 str r3, [r0, #64] ; 0x40
  1035. hdma->DmaBaseAddress = DMA2;
  1036. 8008768: 4b04 ldr r3, [pc, #16] ; (800877c <HAL_DMA_Init+0x7c>)
  1037. 800876a: e7d9 b.n 8008720 <HAL_DMA_Init+0x20>
  1038. return HAL_ERROR;
  1039. 800876c: 2001 movs r0, #1
  1040. }
  1041. 800876e: bd10 pop {r4, pc}
  1042. 8008770: 40020407 .word 0x40020407
  1043. 8008774: bffdfff8 .word 0xbffdfff8
  1044. 8008778: bffdfbf8 .word 0xbffdfbf8
  1045. 800877c: 40020400 .word 0x40020400
  1046. 08008780 <HAL_DMA_Start_IT>:
  1047. * @param DstAddress: The destination memory Buffer address
  1048. * @param DataLength: The length of data to be transferred from source to destination
  1049. * @retval HAL status
  1050. */
  1051. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  1052. {
  1053. 8008780: b5f0 push {r4, r5, r6, r7, lr}
  1054. /* Check the parameters */
  1055. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  1056. /* Process locked */
  1057. __HAL_LOCK(hdma);
  1058. 8008782: f890 4020 ldrb.w r4, [r0, #32]
  1059. 8008786: 2c01 cmp r4, #1
  1060. 8008788: d035 beq.n 80087f6 <HAL_DMA_Start_IT+0x76>
  1061. 800878a: 2401 movs r4, #1
  1062. if(HAL_DMA_STATE_READY == hdma->State)
  1063. 800878c: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  1064. __HAL_LOCK(hdma);
  1065. 8008790: f880 4020 strb.w r4, [r0, #32]
  1066. if(HAL_DMA_STATE_READY == hdma->State)
  1067. 8008794: 42a5 cmp r5, r4
  1068. 8008796: f04f 0600 mov.w r6, #0
  1069. 800879a: f04f 0402 mov.w r4, #2
  1070. 800879e: d128 bne.n 80087f2 <HAL_DMA_Start_IT+0x72>
  1071. {
  1072. /* Change DMA peripheral state */
  1073. hdma->State = HAL_DMA_STATE_BUSY;
  1074. 80087a0: f880 4021 strb.w r4, [r0, #33] ; 0x21
  1075. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1076. /* Disable the peripheral */
  1077. __HAL_DMA_DISABLE(hdma);
  1078. 80087a4: 6804 ldr r4, [r0, #0]
  1079. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  1080. 80087a6: 6386 str r6, [r0, #56] ; 0x38
  1081. __HAL_DMA_DISABLE(hdma);
  1082. 80087a8: 6826 ldr r6, [r4, #0]
  1083. * @retval HAL status
  1084. */
  1085. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  1086. {
  1087. /* Clear all flags */
  1088. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1089. 80087aa: 6c07 ldr r7, [r0, #64] ; 0x40
  1090. __HAL_DMA_DISABLE(hdma);
  1091. 80087ac: f026 0601 bic.w r6, r6, #1
  1092. 80087b0: 6026 str r6, [r4, #0]
  1093. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1094. 80087b2: 6bc6 ldr r6, [r0, #60] ; 0x3c
  1095. 80087b4: 40bd lsls r5, r7
  1096. 80087b6: 6075 str r5, [r6, #4]
  1097. /* Configure DMA Channel data length */
  1098. hdma->Instance->CNDTR = DataLength;
  1099. 80087b8: 6063 str r3, [r4, #4]
  1100. /* Memory to Peripheral */
  1101. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  1102. 80087ba: 6843 ldr r3, [r0, #4]
  1103. 80087bc: 6805 ldr r5, [r0, #0]
  1104. 80087be: 2b10 cmp r3, #16
  1105. if(NULL != hdma->XferHalfCpltCallback)
  1106. 80087c0: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1107. {
  1108. /* Configure DMA Channel destination address */
  1109. hdma->Instance->CPAR = DstAddress;
  1110. 80087c2: bf0b itete eq
  1111. 80087c4: 60a2 streq r2, [r4, #8]
  1112. }
  1113. /* Peripheral to Memory */
  1114. else
  1115. {
  1116. /* Configure DMA Channel source address */
  1117. hdma->Instance->CPAR = SrcAddress;
  1118. 80087c6: 60a1 strne r1, [r4, #8]
  1119. hdma->Instance->CMAR = SrcAddress;
  1120. 80087c8: 60e1 streq r1, [r4, #12]
  1121. /* Configure DMA Channel destination address */
  1122. hdma->Instance->CMAR = DstAddress;
  1123. 80087ca: 60e2 strne r2, [r4, #12]
  1124. if(NULL != hdma->XferHalfCpltCallback)
  1125. 80087cc: b14b cbz r3, 80087e2 <HAL_DMA_Start_IT+0x62>
  1126. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1127. 80087ce: 6823 ldr r3, [r4, #0]
  1128. 80087d0: f043 030e orr.w r3, r3, #14
  1129. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  1130. 80087d4: 6023 str r3, [r4, #0]
  1131. __HAL_DMA_ENABLE(hdma);
  1132. 80087d6: 682b ldr r3, [r5, #0]
  1133. HAL_StatusTypeDef status = HAL_OK;
  1134. 80087d8: 2000 movs r0, #0
  1135. __HAL_DMA_ENABLE(hdma);
  1136. 80087da: f043 0301 orr.w r3, r3, #1
  1137. 80087de: 602b str r3, [r5, #0]
  1138. 80087e0: bdf0 pop {r4, r5, r6, r7, pc}
  1139. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  1140. 80087e2: 6823 ldr r3, [r4, #0]
  1141. 80087e4: f023 0304 bic.w r3, r3, #4
  1142. 80087e8: 6023 str r3, [r4, #0]
  1143. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  1144. 80087ea: 6823 ldr r3, [r4, #0]
  1145. 80087ec: f043 030a orr.w r3, r3, #10
  1146. 80087f0: e7f0 b.n 80087d4 <HAL_DMA_Start_IT+0x54>
  1147. __HAL_UNLOCK(hdma);
  1148. 80087f2: f880 6020 strb.w r6, [r0, #32]
  1149. __HAL_LOCK(hdma);
  1150. 80087f6: 2002 movs r0, #2
  1151. }
  1152. 80087f8: bdf0 pop {r4, r5, r6, r7, pc}
  1153. ...
  1154. 080087fc <HAL_DMA_Abort_IT>:
  1155. if(HAL_DMA_STATE_BUSY != hdma->State)
  1156. 80087fc: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  1157. {
  1158. 8008800: b510 push {r4, lr}
  1159. if(HAL_DMA_STATE_BUSY != hdma->State)
  1160. 8008802: 2b02 cmp r3, #2
  1161. 8008804: d003 beq.n 800880e <HAL_DMA_Abort_IT+0x12>
  1162. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  1163. 8008806: 2304 movs r3, #4
  1164. 8008808: 6383 str r3, [r0, #56] ; 0x38
  1165. status = HAL_ERROR;
  1166. 800880a: 2001 movs r0, #1
  1167. 800880c: bd10 pop {r4, pc}
  1168. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1169. 800880e: 6803 ldr r3, [r0, #0]
  1170. 8008810: 681a ldr r2, [r3, #0]
  1171. 8008812: f022 020e bic.w r2, r2, #14
  1172. 8008816: 601a str r2, [r3, #0]
  1173. __HAL_DMA_DISABLE(hdma);
  1174. 8008818: 681a ldr r2, [r3, #0]
  1175. 800881a: f022 0201 bic.w r2, r2, #1
  1176. 800881e: 601a str r2, [r3, #0]
  1177. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  1178. 8008820: 4a29 ldr r2, [pc, #164] ; (80088c8 <HAL_DMA_Abort_IT+0xcc>)
  1179. 8008822: 4293 cmp r3, r2
  1180. 8008824: d924 bls.n 8008870 <HAL_DMA_Abort_IT+0x74>
  1181. 8008826: f502 7262 add.w r2, r2, #904 ; 0x388
  1182. 800882a: 4293 cmp r3, r2
  1183. 800882c: d019 beq.n 8008862 <HAL_DMA_Abort_IT+0x66>
  1184. 800882e: 3214 adds r2, #20
  1185. 8008830: 4293 cmp r3, r2
  1186. 8008832: d018 beq.n 8008866 <HAL_DMA_Abort_IT+0x6a>
  1187. 8008834: 3214 adds r2, #20
  1188. 8008836: 4293 cmp r3, r2
  1189. 8008838: d017 beq.n 800886a <HAL_DMA_Abort_IT+0x6e>
  1190. 800883a: 3214 adds r2, #20
  1191. 800883c: 4293 cmp r3, r2
  1192. 800883e: bf0c ite eq
  1193. 8008840: f44f 5380 moveq.w r3, #4096 ; 0x1000
  1194. 8008844: f44f 3380 movne.w r3, #65536 ; 0x10000
  1195. 8008848: 4a20 ldr r2, [pc, #128] ; (80088cc <HAL_DMA_Abort_IT+0xd0>)
  1196. 800884a: 6053 str r3, [r2, #4]
  1197. hdma->State = HAL_DMA_STATE_READY;
  1198. 800884c: 2301 movs r3, #1
  1199. __HAL_UNLOCK(hdma);
  1200. 800884e: 2400 movs r4, #0
  1201. hdma->State = HAL_DMA_STATE_READY;
  1202. 8008850: f880 3021 strb.w r3, [r0, #33] ; 0x21
  1203. if(hdma->XferAbortCallback != NULL)
  1204. 8008854: 6b43 ldr r3, [r0, #52] ; 0x34
  1205. __HAL_UNLOCK(hdma);
  1206. 8008856: f880 4020 strb.w r4, [r0, #32]
  1207. if(hdma->XferAbortCallback != NULL)
  1208. 800885a: b39b cbz r3, 80088c4 <HAL_DMA_Abort_IT+0xc8>
  1209. hdma->XferAbortCallback(hdma);
  1210. 800885c: 4798 blx r3
  1211. HAL_StatusTypeDef status = HAL_OK;
  1212. 800885e: 4620 mov r0, r4
  1213. 8008860: bd10 pop {r4, pc}
  1214. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  1215. 8008862: 2301 movs r3, #1
  1216. 8008864: e7f0 b.n 8008848 <HAL_DMA_Abort_IT+0x4c>
  1217. 8008866: 2310 movs r3, #16
  1218. 8008868: e7ee b.n 8008848 <HAL_DMA_Abort_IT+0x4c>
  1219. 800886a: f44f 7380 mov.w r3, #256 ; 0x100
  1220. 800886e: e7eb b.n 8008848 <HAL_DMA_Abort_IT+0x4c>
  1221. 8008870: 4917 ldr r1, [pc, #92] ; (80088d0 <HAL_DMA_Abort_IT+0xd4>)
  1222. 8008872: 428b cmp r3, r1
  1223. 8008874: d016 beq.n 80088a4 <HAL_DMA_Abort_IT+0xa8>
  1224. 8008876: 3114 adds r1, #20
  1225. 8008878: 428b cmp r3, r1
  1226. 800887a: d015 beq.n 80088a8 <HAL_DMA_Abort_IT+0xac>
  1227. 800887c: 3114 adds r1, #20
  1228. 800887e: 428b cmp r3, r1
  1229. 8008880: d014 beq.n 80088ac <HAL_DMA_Abort_IT+0xb0>
  1230. 8008882: 3114 adds r1, #20
  1231. 8008884: 428b cmp r3, r1
  1232. 8008886: d014 beq.n 80088b2 <HAL_DMA_Abort_IT+0xb6>
  1233. 8008888: 3114 adds r1, #20
  1234. 800888a: 428b cmp r3, r1
  1235. 800888c: d014 beq.n 80088b8 <HAL_DMA_Abort_IT+0xbc>
  1236. 800888e: 3114 adds r1, #20
  1237. 8008890: 428b cmp r3, r1
  1238. 8008892: d014 beq.n 80088be <HAL_DMA_Abort_IT+0xc2>
  1239. 8008894: 4293 cmp r3, r2
  1240. 8008896: bf14 ite ne
  1241. 8008898: f44f 3380 movne.w r3, #65536 ; 0x10000
  1242. 800889c: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  1243. 80088a0: 4a0c ldr r2, [pc, #48] ; (80088d4 <HAL_DMA_Abort_IT+0xd8>)
  1244. 80088a2: e7d2 b.n 800884a <HAL_DMA_Abort_IT+0x4e>
  1245. 80088a4: 2301 movs r3, #1
  1246. 80088a6: e7fb b.n 80088a0 <HAL_DMA_Abort_IT+0xa4>
  1247. 80088a8: 2310 movs r3, #16
  1248. 80088aa: e7f9 b.n 80088a0 <HAL_DMA_Abort_IT+0xa4>
  1249. 80088ac: f44f 7380 mov.w r3, #256 ; 0x100
  1250. 80088b0: e7f6 b.n 80088a0 <HAL_DMA_Abort_IT+0xa4>
  1251. 80088b2: f44f 5380 mov.w r3, #4096 ; 0x1000
  1252. 80088b6: e7f3 b.n 80088a0 <HAL_DMA_Abort_IT+0xa4>
  1253. 80088b8: f44f 3380 mov.w r3, #65536 ; 0x10000
  1254. 80088bc: e7f0 b.n 80088a0 <HAL_DMA_Abort_IT+0xa4>
  1255. 80088be: f44f 1380 mov.w r3, #1048576 ; 0x100000
  1256. 80088c2: e7ed b.n 80088a0 <HAL_DMA_Abort_IT+0xa4>
  1257. HAL_StatusTypeDef status = HAL_OK;
  1258. 80088c4: 4618 mov r0, r3
  1259. }
  1260. 80088c6: bd10 pop {r4, pc}
  1261. 80088c8: 40020080 .word 0x40020080
  1262. 80088cc: 40020400 .word 0x40020400
  1263. 80088d0: 40020008 .word 0x40020008
  1264. 80088d4: 40020000 .word 0x40020000
  1265. 080088d8 <HAL_DMA_IRQHandler>:
  1266. {
  1267. 80088d8: b470 push {r4, r5, r6}
  1268. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1269. 80088da: 2504 movs r5, #4
  1270. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  1271. 80088dc: 6bc6 ldr r6, [r0, #60] ; 0x3c
  1272. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1273. 80088de: 6c02 ldr r2, [r0, #64] ; 0x40
  1274. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  1275. 80088e0: 6834 ldr r4, [r6, #0]
  1276. uint32_t source_it = hdma->Instance->CCR;
  1277. 80088e2: 6803 ldr r3, [r0, #0]
  1278. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1279. 80088e4: 4095 lsls r5, r2
  1280. 80088e6: 4225 tst r5, r4
  1281. uint32_t source_it = hdma->Instance->CCR;
  1282. 80088e8: 6819 ldr r1, [r3, #0]
  1283. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1284. 80088ea: d055 beq.n 8008998 <HAL_DMA_IRQHandler+0xc0>
  1285. 80088ec: 074d lsls r5, r1, #29
  1286. 80088ee: d553 bpl.n 8008998 <HAL_DMA_IRQHandler+0xc0>
  1287. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  1288. 80088f0: 681a ldr r2, [r3, #0]
  1289. 80088f2: 0696 lsls r6, r2, #26
  1290. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  1291. 80088f4: bf5e ittt pl
  1292. 80088f6: 681a ldrpl r2, [r3, #0]
  1293. 80088f8: f022 0204 bicpl.w r2, r2, #4
  1294. 80088fc: 601a strpl r2, [r3, #0]
  1295. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  1296. 80088fe: 4a60 ldr r2, [pc, #384] ; (8008a80 <HAL_DMA_IRQHandler+0x1a8>)
  1297. 8008900: 4293 cmp r3, r2
  1298. 8008902: d91f bls.n 8008944 <HAL_DMA_IRQHandler+0x6c>
  1299. 8008904: f502 7262 add.w r2, r2, #904 ; 0x388
  1300. 8008908: 4293 cmp r3, r2
  1301. 800890a: d014 beq.n 8008936 <HAL_DMA_IRQHandler+0x5e>
  1302. 800890c: 3214 adds r2, #20
  1303. 800890e: 4293 cmp r3, r2
  1304. 8008910: d013 beq.n 800893a <HAL_DMA_IRQHandler+0x62>
  1305. 8008912: 3214 adds r2, #20
  1306. 8008914: 4293 cmp r3, r2
  1307. 8008916: d012 beq.n 800893e <HAL_DMA_IRQHandler+0x66>
  1308. 8008918: 3214 adds r2, #20
  1309. 800891a: 4293 cmp r3, r2
  1310. 800891c: bf0c ite eq
  1311. 800891e: f44f 4380 moveq.w r3, #16384 ; 0x4000
  1312. 8008922: f44f 2380 movne.w r3, #262144 ; 0x40000
  1313. 8008926: 4a57 ldr r2, [pc, #348] ; (8008a84 <HAL_DMA_IRQHandler+0x1ac>)
  1314. 8008928: 6053 str r3, [r2, #4]
  1315. if(hdma->XferHalfCpltCallback != NULL)
  1316. 800892a: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1317. if (hdma->XferErrorCallback != NULL)
  1318. 800892c: 2b00 cmp r3, #0
  1319. 800892e: f000 80a5 beq.w 8008a7c <HAL_DMA_IRQHandler+0x1a4>
  1320. }
  1321. 8008932: bc70 pop {r4, r5, r6}
  1322. hdma->XferErrorCallback(hdma);
  1323. 8008934: 4718 bx r3
  1324. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  1325. 8008936: 2304 movs r3, #4
  1326. 8008938: e7f5 b.n 8008926 <HAL_DMA_IRQHandler+0x4e>
  1327. 800893a: 2340 movs r3, #64 ; 0x40
  1328. 800893c: e7f3 b.n 8008926 <HAL_DMA_IRQHandler+0x4e>
  1329. 800893e: f44f 6380 mov.w r3, #1024 ; 0x400
  1330. 8008942: e7f0 b.n 8008926 <HAL_DMA_IRQHandler+0x4e>
  1331. 8008944: 4950 ldr r1, [pc, #320] ; (8008a88 <HAL_DMA_IRQHandler+0x1b0>)
  1332. 8008946: 428b cmp r3, r1
  1333. 8008948: d016 beq.n 8008978 <HAL_DMA_IRQHandler+0xa0>
  1334. 800894a: 3114 adds r1, #20
  1335. 800894c: 428b cmp r3, r1
  1336. 800894e: d015 beq.n 800897c <HAL_DMA_IRQHandler+0xa4>
  1337. 8008950: 3114 adds r1, #20
  1338. 8008952: 428b cmp r3, r1
  1339. 8008954: d014 beq.n 8008980 <HAL_DMA_IRQHandler+0xa8>
  1340. 8008956: 3114 adds r1, #20
  1341. 8008958: 428b cmp r3, r1
  1342. 800895a: d014 beq.n 8008986 <HAL_DMA_IRQHandler+0xae>
  1343. 800895c: 3114 adds r1, #20
  1344. 800895e: 428b cmp r3, r1
  1345. 8008960: d014 beq.n 800898c <HAL_DMA_IRQHandler+0xb4>
  1346. 8008962: 3114 adds r1, #20
  1347. 8008964: 428b cmp r3, r1
  1348. 8008966: d014 beq.n 8008992 <HAL_DMA_IRQHandler+0xba>
  1349. 8008968: 4293 cmp r3, r2
  1350. 800896a: bf14 ite ne
  1351. 800896c: f44f 2380 movne.w r3, #262144 ; 0x40000
  1352. 8008970: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  1353. 8008974: 4a45 ldr r2, [pc, #276] ; (8008a8c <HAL_DMA_IRQHandler+0x1b4>)
  1354. 8008976: e7d7 b.n 8008928 <HAL_DMA_IRQHandler+0x50>
  1355. 8008978: 2304 movs r3, #4
  1356. 800897a: e7fb b.n 8008974 <HAL_DMA_IRQHandler+0x9c>
  1357. 800897c: 2340 movs r3, #64 ; 0x40
  1358. 800897e: e7f9 b.n 8008974 <HAL_DMA_IRQHandler+0x9c>
  1359. 8008980: f44f 6380 mov.w r3, #1024 ; 0x400
  1360. 8008984: e7f6 b.n 8008974 <HAL_DMA_IRQHandler+0x9c>
  1361. 8008986: f44f 4380 mov.w r3, #16384 ; 0x4000
  1362. 800898a: e7f3 b.n 8008974 <HAL_DMA_IRQHandler+0x9c>
  1363. 800898c: f44f 2380 mov.w r3, #262144 ; 0x40000
  1364. 8008990: e7f0 b.n 8008974 <HAL_DMA_IRQHandler+0x9c>
  1365. 8008992: f44f 0380 mov.w r3, #4194304 ; 0x400000
  1366. 8008996: e7ed b.n 8008974 <HAL_DMA_IRQHandler+0x9c>
  1367. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  1368. 8008998: 2502 movs r5, #2
  1369. 800899a: 4095 lsls r5, r2
  1370. 800899c: 4225 tst r5, r4
  1371. 800899e: d057 beq.n 8008a50 <HAL_DMA_IRQHandler+0x178>
  1372. 80089a0: 078d lsls r5, r1, #30
  1373. 80089a2: d555 bpl.n 8008a50 <HAL_DMA_IRQHandler+0x178>
  1374. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  1375. 80089a4: 681a ldr r2, [r3, #0]
  1376. 80089a6: 0694 lsls r4, r2, #26
  1377. 80089a8: d406 bmi.n 80089b8 <HAL_DMA_IRQHandler+0xe0>
  1378. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  1379. 80089aa: 681a ldr r2, [r3, #0]
  1380. 80089ac: f022 020a bic.w r2, r2, #10
  1381. 80089b0: 601a str r2, [r3, #0]
  1382. hdma->State = HAL_DMA_STATE_READY;
  1383. 80089b2: 2201 movs r2, #1
  1384. 80089b4: f880 2021 strb.w r2, [r0, #33] ; 0x21
  1385. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  1386. 80089b8: 4a31 ldr r2, [pc, #196] ; (8008a80 <HAL_DMA_IRQHandler+0x1a8>)
  1387. 80089ba: 4293 cmp r3, r2
  1388. 80089bc: d91e bls.n 80089fc <HAL_DMA_IRQHandler+0x124>
  1389. 80089be: f502 7262 add.w r2, r2, #904 ; 0x388
  1390. 80089c2: 4293 cmp r3, r2
  1391. 80089c4: d013 beq.n 80089ee <HAL_DMA_IRQHandler+0x116>
  1392. 80089c6: 3214 adds r2, #20
  1393. 80089c8: 4293 cmp r3, r2
  1394. 80089ca: d012 beq.n 80089f2 <HAL_DMA_IRQHandler+0x11a>
  1395. 80089cc: 3214 adds r2, #20
  1396. 80089ce: 4293 cmp r3, r2
  1397. 80089d0: d011 beq.n 80089f6 <HAL_DMA_IRQHandler+0x11e>
  1398. 80089d2: 3214 adds r2, #20
  1399. 80089d4: 4293 cmp r3, r2
  1400. 80089d6: bf0c ite eq
  1401. 80089d8: f44f 5300 moveq.w r3, #8192 ; 0x2000
  1402. 80089dc: f44f 3300 movne.w r3, #131072 ; 0x20000
  1403. 80089e0: 4a28 ldr r2, [pc, #160] ; (8008a84 <HAL_DMA_IRQHandler+0x1ac>)
  1404. 80089e2: 6053 str r3, [r2, #4]
  1405. __HAL_UNLOCK(hdma);
  1406. 80089e4: 2300 movs r3, #0
  1407. 80089e6: f880 3020 strb.w r3, [r0, #32]
  1408. if(hdma->XferCpltCallback != NULL)
  1409. 80089ea: 6a83 ldr r3, [r0, #40] ; 0x28
  1410. 80089ec: e79e b.n 800892c <HAL_DMA_IRQHandler+0x54>
  1411. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  1412. 80089ee: 2302 movs r3, #2
  1413. 80089f0: e7f6 b.n 80089e0 <HAL_DMA_IRQHandler+0x108>
  1414. 80089f2: 2320 movs r3, #32
  1415. 80089f4: e7f4 b.n 80089e0 <HAL_DMA_IRQHandler+0x108>
  1416. 80089f6: f44f 7300 mov.w r3, #512 ; 0x200
  1417. 80089fa: e7f1 b.n 80089e0 <HAL_DMA_IRQHandler+0x108>
  1418. 80089fc: 4922 ldr r1, [pc, #136] ; (8008a88 <HAL_DMA_IRQHandler+0x1b0>)
  1419. 80089fe: 428b cmp r3, r1
  1420. 8008a00: d016 beq.n 8008a30 <HAL_DMA_IRQHandler+0x158>
  1421. 8008a02: 3114 adds r1, #20
  1422. 8008a04: 428b cmp r3, r1
  1423. 8008a06: d015 beq.n 8008a34 <HAL_DMA_IRQHandler+0x15c>
  1424. 8008a08: 3114 adds r1, #20
  1425. 8008a0a: 428b cmp r3, r1
  1426. 8008a0c: d014 beq.n 8008a38 <HAL_DMA_IRQHandler+0x160>
  1427. 8008a0e: 3114 adds r1, #20
  1428. 8008a10: 428b cmp r3, r1
  1429. 8008a12: d014 beq.n 8008a3e <HAL_DMA_IRQHandler+0x166>
  1430. 8008a14: 3114 adds r1, #20
  1431. 8008a16: 428b cmp r3, r1
  1432. 8008a18: d014 beq.n 8008a44 <HAL_DMA_IRQHandler+0x16c>
  1433. 8008a1a: 3114 adds r1, #20
  1434. 8008a1c: 428b cmp r3, r1
  1435. 8008a1e: d014 beq.n 8008a4a <HAL_DMA_IRQHandler+0x172>
  1436. 8008a20: 4293 cmp r3, r2
  1437. 8008a22: bf14 ite ne
  1438. 8008a24: f44f 3300 movne.w r3, #131072 ; 0x20000
  1439. 8008a28: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  1440. 8008a2c: 4a17 ldr r2, [pc, #92] ; (8008a8c <HAL_DMA_IRQHandler+0x1b4>)
  1441. 8008a2e: e7d8 b.n 80089e2 <HAL_DMA_IRQHandler+0x10a>
  1442. 8008a30: 2302 movs r3, #2
  1443. 8008a32: e7fb b.n 8008a2c <HAL_DMA_IRQHandler+0x154>
  1444. 8008a34: 2320 movs r3, #32
  1445. 8008a36: e7f9 b.n 8008a2c <HAL_DMA_IRQHandler+0x154>
  1446. 8008a38: f44f 7300 mov.w r3, #512 ; 0x200
  1447. 8008a3c: e7f6 b.n 8008a2c <HAL_DMA_IRQHandler+0x154>
  1448. 8008a3e: f44f 5300 mov.w r3, #8192 ; 0x2000
  1449. 8008a42: e7f3 b.n 8008a2c <HAL_DMA_IRQHandler+0x154>
  1450. 8008a44: f44f 3300 mov.w r3, #131072 ; 0x20000
  1451. 8008a48: e7f0 b.n 8008a2c <HAL_DMA_IRQHandler+0x154>
  1452. 8008a4a: f44f 1300 mov.w r3, #2097152 ; 0x200000
  1453. 8008a4e: e7ed b.n 8008a2c <HAL_DMA_IRQHandler+0x154>
  1454. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  1455. 8008a50: 2508 movs r5, #8
  1456. 8008a52: 4095 lsls r5, r2
  1457. 8008a54: 4225 tst r5, r4
  1458. 8008a56: d011 beq.n 8008a7c <HAL_DMA_IRQHandler+0x1a4>
  1459. 8008a58: 0709 lsls r1, r1, #28
  1460. 8008a5a: d50f bpl.n 8008a7c <HAL_DMA_IRQHandler+0x1a4>
  1461. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1462. 8008a5c: 6819 ldr r1, [r3, #0]
  1463. 8008a5e: f021 010e bic.w r1, r1, #14
  1464. 8008a62: 6019 str r1, [r3, #0]
  1465. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1466. 8008a64: 2301 movs r3, #1
  1467. 8008a66: fa03 f202 lsl.w r2, r3, r2
  1468. 8008a6a: 6072 str r2, [r6, #4]
  1469. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  1470. 8008a6c: 6383 str r3, [r0, #56] ; 0x38
  1471. hdma->State = HAL_DMA_STATE_READY;
  1472. 8008a6e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  1473. __HAL_UNLOCK(hdma);
  1474. 8008a72: 2300 movs r3, #0
  1475. 8008a74: f880 3020 strb.w r3, [r0, #32]
  1476. if (hdma->XferErrorCallback != NULL)
  1477. 8008a78: 6b03 ldr r3, [r0, #48] ; 0x30
  1478. 8008a7a: e757 b.n 800892c <HAL_DMA_IRQHandler+0x54>
  1479. }
  1480. 8008a7c: bc70 pop {r4, r5, r6}
  1481. 8008a7e: 4770 bx lr
  1482. 8008a80: 40020080 .word 0x40020080
  1483. 8008a84: 40020400 .word 0x40020400
  1484. 8008a88: 40020008 .word 0x40020008
  1485. 8008a8c: 40020000 .word 0x40020000
  1486. 08008a90 <HAL_GPIO_Init>:
  1487. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1488. * the configuration information for the specified GPIO peripheral.
  1489. * @retval None
  1490. */
  1491. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1492. {
  1493. 8008a90: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1494. uint32_t position = 0x00u;
  1495. uint32_t ioposition;
  1496. uint32_t iocurrent;
  1497. uint32_t temp;
  1498. uint32_t config = 0x00u;
  1499. 8008a94: 2400 movs r4, #0
  1500. uint32_t position = 0x00u;
  1501. 8008a96: 4626 mov r6, r4
  1502. /*--------------------- EXTI Mode Configuration ------------------------*/
  1503. /* Configure the External Interrupt or event for the current IO */
  1504. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1505. {
  1506. /* Enable AFIO Clock */
  1507. __HAL_RCC_AFIO_CLK_ENABLE();
  1508. 8008a98: 4f6c ldr r7, [pc, #432] ; (8008c4c <HAL_GPIO_Init+0x1bc>)
  1509. 8008a9a: 4b6d ldr r3, [pc, #436] ; (8008c50 <HAL_GPIO_Init+0x1c0>)
  1510. temp = AFIO->EXTICR[position >> 2u];
  1511. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1512. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1513. 8008a9c: f8df e1b8 ldr.w lr, [pc, #440] ; 8008c58 <HAL_GPIO_Init+0x1c8>
  1514. switch (GPIO_Init->Mode)
  1515. 8008aa0: f8df c1b8 ldr.w ip, [pc, #440] ; 8008c5c <HAL_GPIO_Init+0x1cc>
  1516. while (((GPIO_Init->Pin) >> position) != 0x00u)
  1517. 8008aa4: 680a ldr r2, [r1, #0]
  1518. 8008aa6: fa32 f506 lsrs.w r5, r2, r6
  1519. 8008aaa: d102 bne.n 8008ab2 <HAL_GPIO_Init+0x22>
  1520. }
  1521. }
  1522. position++;
  1523. }
  1524. }
  1525. 8008aac: b003 add sp, #12
  1526. 8008aae: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1527. ioposition = (0x01uL << position);
  1528. 8008ab2: f04f 0801 mov.w r8, #1
  1529. 8008ab6: fa08 f806 lsl.w r8, r8, r6
  1530. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1531. 8008aba: ea02 0208 and.w r2, r2, r8
  1532. if (iocurrent == ioposition)
  1533. 8008abe: 4590 cmp r8, r2
  1534. 8008ac0: f040 8084 bne.w 8008bcc <HAL_GPIO_Init+0x13c>
  1535. switch (GPIO_Init->Mode)
  1536. 8008ac4: 684d ldr r5, [r1, #4]
  1537. 8008ac6: 2d12 cmp r5, #18
  1538. 8008ac8: f000 80b1 beq.w 8008c2e <HAL_GPIO_Init+0x19e>
  1539. 8008acc: f200 8087 bhi.w 8008bde <HAL_GPIO_Init+0x14e>
  1540. 8008ad0: 2d02 cmp r5, #2
  1541. 8008ad2: f000 80a9 beq.w 8008c28 <HAL_GPIO_Init+0x198>
  1542. 8008ad6: d87b bhi.n 8008bd0 <HAL_GPIO_Init+0x140>
  1543. 8008ad8: 2d00 cmp r5, #0
  1544. 8008ada: f000 808c beq.w 8008bf6 <HAL_GPIO_Init+0x166>
  1545. 8008ade: 2d01 cmp r5, #1
  1546. 8008ae0: f000 80a0 beq.w 8008c24 <HAL_GPIO_Init+0x194>
  1547. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1548. 8008ae4: f04f 090f mov.w r9, #15
  1549. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1550. 8008ae8: 2aff cmp r2, #255 ; 0xff
  1551. 8008aea: bf93 iteet ls
  1552. 8008aec: 4682 movls sl, r0
  1553. 8008aee: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1554. 8008af2: 3d08 subhi r5, #8
  1555. 8008af4: f8d0 b000 ldrls.w fp, [r0]
  1556. 8008af8: bf92 itee ls
  1557. 8008afa: 00b5 lslls r5, r6, #2
  1558. 8008afc: f8d0 b004 ldrhi.w fp, [r0, #4]
  1559. 8008b00: 00ad lslhi r5, r5, #2
  1560. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1561. 8008b02: fa09 f805 lsl.w r8, r9, r5
  1562. 8008b06: ea2b 0808 bic.w r8, fp, r8
  1563. 8008b0a: fa04 f505 lsl.w r5, r4, r5
  1564. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1565. 8008b0e: bf88 it hi
  1566. 8008b10: f100 0a04 addhi.w sl, r0, #4
  1567. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1568. 8008b14: ea48 0505 orr.w r5, r8, r5
  1569. 8008b18: f8ca 5000 str.w r5, [sl]
  1570. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1571. 8008b1c: f8d1 a004 ldr.w sl, [r1, #4]
  1572. 8008b20: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1573. 8008b24: d052 beq.n 8008bcc <HAL_GPIO_Init+0x13c>
  1574. __HAL_RCC_AFIO_CLK_ENABLE();
  1575. 8008b26: 69bd ldr r5, [r7, #24]
  1576. 8008b28: f026 0803 bic.w r8, r6, #3
  1577. 8008b2c: f045 0501 orr.w r5, r5, #1
  1578. 8008b30: 61bd str r5, [r7, #24]
  1579. 8008b32: 69bd ldr r5, [r7, #24]
  1580. 8008b34: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1581. 8008b38: f005 0501 and.w r5, r5, #1
  1582. 8008b3c: 9501 str r5, [sp, #4]
  1583. 8008b3e: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1584. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1585. 8008b42: f006 0b03 and.w fp, r6, #3
  1586. __HAL_RCC_AFIO_CLK_ENABLE();
  1587. 8008b46: 9d01 ldr r5, [sp, #4]
  1588. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1589. 8008b48: ea4f 0b8b mov.w fp, fp, lsl #2
  1590. temp = AFIO->EXTICR[position >> 2u];
  1591. 8008b4c: f8d8 5008 ldr.w r5, [r8, #8]
  1592. CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u)));
  1593. 8008b50: fa09 f90b lsl.w r9, r9, fp
  1594. 8008b54: ea25 0909 bic.w r9, r5, r9
  1595. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1596. 8008b58: 4d3e ldr r5, [pc, #248] ; (8008c54 <HAL_GPIO_Init+0x1c4>)
  1597. 8008b5a: 42a8 cmp r0, r5
  1598. 8008b5c: d06c beq.n 8008c38 <HAL_GPIO_Init+0x1a8>
  1599. 8008b5e: f505 6580 add.w r5, r5, #1024 ; 0x400
  1600. 8008b62: 42a8 cmp r0, r5
  1601. 8008b64: d06a beq.n 8008c3c <HAL_GPIO_Init+0x1ac>
  1602. 8008b66: f505 6580 add.w r5, r5, #1024 ; 0x400
  1603. 8008b6a: 42a8 cmp r0, r5
  1604. 8008b6c: d068 beq.n 8008c40 <HAL_GPIO_Init+0x1b0>
  1605. 8008b6e: f505 6580 add.w r5, r5, #1024 ; 0x400
  1606. 8008b72: 42a8 cmp r0, r5
  1607. 8008b74: d066 beq.n 8008c44 <HAL_GPIO_Init+0x1b4>
  1608. 8008b76: f505 6580 add.w r5, r5, #1024 ; 0x400
  1609. 8008b7a: 42a8 cmp r0, r5
  1610. 8008b7c: d064 beq.n 8008c48 <HAL_GPIO_Init+0x1b8>
  1611. 8008b7e: 4570 cmp r0, lr
  1612. 8008b80: bf0c ite eq
  1613. 8008b82: 2505 moveq r5, #5
  1614. 8008b84: 2506 movne r5, #6
  1615. 8008b86: fa05 f50b lsl.w r5, r5, fp
  1616. 8008b8a: ea45 0509 orr.w r5, r5, r9
  1617. AFIO->EXTICR[position >> 2u] = temp;
  1618. 8008b8e: f8c8 5008 str.w r5, [r8, #8]
  1619. SET_BIT(EXTI->IMR, iocurrent);
  1620. 8008b92: 681d ldr r5, [r3, #0]
  1621. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1622. 8008b94: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1623. SET_BIT(EXTI->IMR, iocurrent);
  1624. 8008b98: bf14 ite ne
  1625. 8008b9a: 4315 orrne r5, r2
  1626. CLEAR_BIT(EXTI->IMR, iocurrent);
  1627. 8008b9c: 4395 biceq r5, r2
  1628. 8008b9e: 601d str r5, [r3, #0]
  1629. SET_BIT(EXTI->EMR, iocurrent);
  1630. 8008ba0: 685d ldr r5, [r3, #4]
  1631. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1632. 8008ba2: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1633. SET_BIT(EXTI->EMR, iocurrent);
  1634. 8008ba6: bf14 ite ne
  1635. 8008ba8: 4315 orrne r5, r2
  1636. CLEAR_BIT(EXTI->EMR, iocurrent);
  1637. 8008baa: 4395 biceq r5, r2
  1638. 8008bac: 605d str r5, [r3, #4]
  1639. SET_BIT(EXTI->RTSR, iocurrent);
  1640. 8008bae: 689d ldr r5, [r3, #8]
  1641. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1642. 8008bb0: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1643. SET_BIT(EXTI->RTSR, iocurrent);
  1644. 8008bb4: bf14 ite ne
  1645. 8008bb6: 4315 orrne r5, r2
  1646. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1647. 8008bb8: 4395 biceq r5, r2
  1648. 8008bba: 609d str r5, [r3, #8]
  1649. SET_BIT(EXTI->FTSR, iocurrent);
  1650. 8008bbc: 68dd ldr r5, [r3, #12]
  1651. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1652. 8008bbe: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1653. SET_BIT(EXTI->FTSR, iocurrent);
  1654. 8008bc2: bf14 ite ne
  1655. 8008bc4: 432a orrne r2, r5
  1656. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1657. 8008bc6: ea25 0202 biceq.w r2, r5, r2
  1658. 8008bca: 60da str r2, [r3, #12]
  1659. position++;
  1660. 8008bcc: 3601 adds r6, #1
  1661. 8008bce: e769 b.n 8008aa4 <HAL_GPIO_Init+0x14>
  1662. switch (GPIO_Init->Mode)
  1663. 8008bd0: 2d03 cmp r5, #3
  1664. 8008bd2: d025 beq.n 8008c20 <HAL_GPIO_Init+0x190>
  1665. 8008bd4: 2d11 cmp r5, #17
  1666. 8008bd6: d185 bne.n 8008ae4 <HAL_GPIO_Init+0x54>
  1667. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1668. 8008bd8: 68cc ldr r4, [r1, #12]
  1669. 8008bda: 3404 adds r4, #4
  1670. break;
  1671. 8008bdc: e782 b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1672. switch (GPIO_Init->Mode)
  1673. 8008bde: 4565 cmp r5, ip
  1674. 8008be0: d009 beq.n 8008bf6 <HAL_GPIO_Init+0x166>
  1675. 8008be2: d812 bhi.n 8008c0a <HAL_GPIO_Init+0x17a>
  1676. 8008be4: f8df 9078 ldr.w r9, [pc, #120] ; 8008c60 <HAL_GPIO_Init+0x1d0>
  1677. 8008be8: 454d cmp r5, r9
  1678. 8008bea: d004 beq.n 8008bf6 <HAL_GPIO_Init+0x166>
  1679. 8008bec: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1680. 8008bf0: 454d cmp r5, r9
  1681. 8008bf2: f47f af77 bne.w 8008ae4 <HAL_GPIO_Init+0x54>
  1682. if (GPIO_Init->Pull == GPIO_NOPULL)
  1683. 8008bf6: 688c ldr r4, [r1, #8]
  1684. 8008bf8: b1e4 cbz r4, 8008c34 <HAL_GPIO_Init+0x1a4>
  1685. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1686. 8008bfa: 2c01 cmp r4, #1
  1687. GPIOx->BSRR = ioposition;
  1688. 8008bfc: bf0c ite eq
  1689. 8008bfe: f8c0 8010 streq.w r8, [r0, #16]
  1690. GPIOx->BRR = ioposition;
  1691. 8008c02: f8c0 8014 strne.w r8, [r0, #20]
  1692. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1693. 8008c06: 2408 movs r4, #8
  1694. 8008c08: e76c b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1695. switch (GPIO_Init->Mode)
  1696. 8008c0a: f8df 9058 ldr.w r9, [pc, #88] ; 8008c64 <HAL_GPIO_Init+0x1d4>
  1697. 8008c0e: 454d cmp r5, r9
  1698. 8008c10: d0f1 beq.n 8008bf6 <HAL_GPIO_Init+0x166>
  1699. 8008c12: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1700. 8008c16: 454d cmp r5, r9
  1701. 8008c18: d0ed beq.n 8008bf6 <HAL_GPIO_Init+0x166>
  1702. 8008c1a: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1703. 8008c1e: e7e7 b.n 8008bf0 <HAL_GPIO_Init+0x160>
  1704. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1705. 8008c20: 2400 movs r4, #0
  1706. 8008c22: e75f b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1707. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1708. 8008c24: 68cc ldr r4, [r1, #12]
  1709. break;
  1710. 8008c26: e75d b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1711. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1712. 8008c28: 68cc ldr r4, [r1, #12]
  1713. 8008c2a: 3408 adds r4, #8
  1714. break;
  1715. 8008c2c: e75a b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1716. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1717. 8008c2e: 68cc ldr r4, [r1, #12]
  1718. 8008c30: 340c adds r4, #12
  1719. break;
  1720. 8008c32: e757 b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1721. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1722. 8008c34: 2404 movs r4, #4
  1723. 8008c36: e755 b.n 8008ae4 <HAL_GPIO_Init+0x54>
  1724. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u)));
  1725. 8008c38: 2500 movs r5, #0
  1726. 8008c3a: e7a4 b.n 8008b86 <HAL_GPIO_Init+0xf6>
  1727. 8008c3c: 2501 movs r5, #1
  1728. 8008c3e: e7a2 b.n 8008b86 <HAL_GPIO_Init+0xf6>
  1729. 8008c40: 2502 movs r5, #2
  1730. 8008c42: e7a0 b.n 8008b86 <HAL_GPIO_Init+0xf6>
  1731. 8008c44: 2503 movs r5, #3
  1732. 8008c46: e79e b.n 8008b86 <HAL_GPIO_Init+0xf6>
  1733. 8008c48: 2504 movs r5, #4
  1734. 8008c4a: e79c b.n 8008b86 <HAL_GPIO_Init+0xf6>
  1735. 8008c4c: 40021000 .word 0x40021000
  1736. 8008c50: 40010400 .word 0x40010400
  1737. 8008c54: 40010800 .word 0x40010800
  1738. 8008c58: 40011c00 .word 0x40011c00
  1739. 8008c5c: 10210000 .word 0x10210000
  1740. 8008c60: 10110000 .word 0x10110000
  1741. 8008c64: 10310000 .word 0x10310000
  1742. 08008c68 <HAL_GPIO_WritePin>:
  1743. {
  1744. /* Check the parameters */
  1745. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1746. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1747. if (PinState != GPIO_PIN_RESET)
  1748. 8008c68: b10a cbz r2, 8008c6e <HAL_GPIO_WritePin+0x6>
  1749. {
  1750. GPIOx->BSRR = GPIO_Pin;
  1751. }
  1752. else
  1753. {
  1754. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16u;
  1755. 8008c6a: 6101 str r1, [r0, #16]
  1756. 8008c6c: 4770 bx lr
  1757. 8008c6e: 0409 lsls r1, r1, #16
  1758. 8008c70: e7fb b.n 8008c6a <HAL_GPIO_WritePin+0x2>
  1759. 08008c72 <HAL_GPIO_TogglePin>:
  1760. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1761. {
  1762. /* Check the parameters */
  1763. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1764. if ((GPIOx->ODR & GPIO_Pin) != 0x00u)
  1765. 8008c72: 68c3 ldr r3, [r0, #12]
  1766. 8008c74: 420b tst r3, r1
  1767. {
  1768. GPIOx->BRR = (uint32_t)GPIO_Pin;
  1769. 8008c76: bf14 ite ne
  1770. 8008c78: 6141 strne r1, [r0, #20]
  1771. }
  1772. else
  1773. {
  1774. GPIOx->BSRR = (uint32_t)GPIO_Pin;
  1775. 8008c7a: 6101 streq r1, [r0, #16]
  1776. 8008c7c: 4770 bx lr
  1777. ...
  1778. 08008c80 <HAL_RCC_OscConfig>:
  1779. * supported by this macro. User should request a transition to HSE Off
  1780. * first and then HSE On or HSE Bypass.
  1781. * @retval HAL status
  1782. */
  1783. HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct)
  1784. {
  1785. 8008c80: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1786. uint32_t tickstart;
  1787. uint32_t pll_config;
  1788. /* Check Null pointer */
  1789. if (RCC_OscInitStruct == NULL)
  1790. 8008c84: 4605 mov r5, r0
  1791. 8008c86: b908 cbnz r0, 8008c8c <HAL_RCC_OscConfig+0xc>
  1792. else
  1793. {
  1794. /* Check if there is a request to disable the PLL used as System clock source */
  1795. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  1796. {
  1797. return HAL_ERROR;
  1798. 8008c88: 2001 movs r0, #1
  1799. 8008c8a: e03c b.n 8008d06 <HAL_RCC_OscConfig+0x86>
  1800. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1801. 8008c8c: 6803 ldr r3, [r0, #0]
  1802. 8008c8e: 07db lsls r3, r3, #31
  1803. 8008c90: d410 bmi.n 8008cb4 <HAL_RCC_OscConfig+0x34>
  1804. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1805. 8008c92: 682b ldr r3, [r5, #0]
  1806. 8008c94: 079f lsls r7, r3, #30
  1807. 8008c96: d45d bmi.n 8008d54 <HAL_RCC_OscConfig+0xd4>
  1808. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1809. 8008c98: 682b ldr r3, [r5, #0]
  1810. 8008c9a: 0719 lsls r1, r3, #28
  1811. 8008c9c: f100 8094 bmi.w 8008dc8 <HAL_RCC_OscConfig+0x148>
  1812. if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1813. 8008ca0: 682b ldr r3, [r5, #0]
  1814. 8008ca2: 075a lsls r2, r3, #29
  1815. 8008ca4: f100 80be bmi.w 8008e24 <HAL_RCC_OscConfig+0x1a4>
  1816. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1817. 8008ca8: 69e8 ldr r0, [r5, #28]
  1818. 8008caa: 2800 cmp r0, #0
  1819. 8008cac: f040 812c bne.w 8008f08 <HAL_RCC_OscConfig+0x288>
  1820. }
  1821. }
  1822. }
  1823. }
  1824. return HAL_OK;
  1825. 8008cb0: 2000 movs r0, #0
  1826. 8008cb2: e028 b.n 8008d06 <HAL_RCC_OscConfig+0x86>
  1827. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1828. 8008cb4: 4c8f ldr r4, [pc, #572] ; (8008ef4 <HAL_RCC_OscConfig+0x274>)
  1829. 8008cb6: 6863 ldr r3, [r4, #4]
  1830. 8008cb8: f003 030c and.w r3, r3, #12
  1831. 8008cbc: 2b04 cmp r3, #4
  1832. 8008cbe: d007 beq.n 8008cd0 <HAL_RCC_OscConfig+0x50>
  1833. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1834. 8008cc0: 6863 ldr r3, [r4, #4]
  1835. 8008cc2: f003 030c and.w r3, r3, #12
  1836. 8008cc6: 2b08 cmp r3, #8
  1837. 8008cc8: d109 bne.n 8008cde <HAL_RCC_OscConfig+0x5e>
  1838. 8008cca: 6863 ldr r3, [r4, #4]
  1839. 8008ccc: 03de lsls r6, r3, #15
  1840. 8008cce: d506 bpl.n 8008cde <HAL_RCC_OscConfig+0x5e>
  1841. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1842. 8008cd0: 6823 ldr r3, [r4, #0]
  1843. 8008cd2: 039c lsls r4, r3, #14
  1844. 8008cd4: d5dd bpl.n 8008c92 <HAL_RCC_OscConfig+0x12>
  1845. 8008cd6: 686b ldr r3, [r5, #4]
  1846. 8008cd8: 2b00 cmp r3, #0
  1847. 8008cda: d1da bne.n 8008c92 <HAL_RCC_OscConfig+0x12>
  1848. 8008cdc: e7d4 b.n 8008c88 <HAL_RCC_OscConfig+0x8>
  1849. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1850. 8008cde: 686b ldr r3, [r5, #4]
  1851. 8008ce0: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1852. 8008ce4: d112 bne.n 8008d0c <HAL_RCC_OscConfig+0x8c>
  1853. 8008ce6: 6823 ldr r3, [r4, #0]
  1854. 8008ce8: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1855. 8008cec: 6023 str r3, [r4, #0]
  1856. tickstart = HAL_GetTick();
  1857. 8008cee: f7ff fadb bl 80082a8 <HAL_GetTick>
  1858. 8008cf2: 4606 mov r6, r0
  1859. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1860. 8008cf4: 6823 ldr r3, [r4, #0]
  1861. 8008cf6: 0398 lsls r0, r3, #14
  1862. 8008cf8: d4cb bmi.n 8008c92 <HAL_RCC_OscConfig+0x12>
  1863. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  1864. 8008cfa: f7ff fad5 bl 80082a8 <HAL_GetTick>
  1865. 8008cfe: 1b80 subs r0, r0, r6
  1866. 8008d00: 2864 cmp r0, #100 ; 0x64
  1867. 8008d02: d9f7 bls.n 8008cf4 <HAL_RCC_OscConfig+0x74>
  1868. return HAL_TIMEOUT;
  1869. 8008d04: 2003 movs r0, #3
  1870. }
  1871. 8008d06: b002 add sp, #8
  1872. 8008d08: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1873. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1874. 8008d0c: b99b cbnz r3, 8008d36 <HAL_RCC_OscConfig+0xb6>
  1875. 8008d0e: 6823 ldr r3, [r4, #0]
  1876. 8008d10: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1877. 8008d14: 6023 str r3, [r4, #0]
  1878. 8008d16: 6823 ldr r3, [r4, #0]
  1879. 8008d18: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1880. 8008d1c: 6023 str r3, [r4, #0]
  1881. tickstart = HAL_GetTick();
  1882. 8008d1e: f7ff fac3 bl 80082a8 <HAL_GetTick>
  1883. 8008d22: 4606 mov r6, r0
  1884. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1885. 8008d24: 6823 ldr r3, [r4, #0]
  1886. 8008d26: 0399 lsls r1, r3, #14
  1887. 8008d28: d5b3 bpl.n 8008c92 <HAL_RCC_OscConfig+0x12>
  1888. if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE)
  1889. 8008d2a: f7ff fabd bl 80082a8 <HAL_GetTick>
  1890. 8008d2e: 1b80 subs r0, r0, r6
  1891. 8008d30: 2864 cmp r0, #100 ; 0x64
  1892. 8008d32: d9f7 bls.n 8008d24 <HAL_RCC_OscConfig+0xa4>
  1893. 8008d34: e7e6 b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  1894. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1895. 8008d36: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1896. 8008d3a: 6823 ldr r3, [r4, #0]
  1897. 8008d3c: d103 bne.n 8008d46 <HAL_RCC_OscConfig+0xc6>
  1898. 8008d3e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1899. 8008d42: 6023 str r3, [r4, #0]
  1900. 8008d44: e7cf b.n 8008ce6 <HAL_RCC_OscConfig+0x66>
  1901. 8008d46: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1902. 8008d4a: 6023 str r3, [r4, #0]
  1903. 8008d4c: 6823 ldr r3, [r4, #0]
  1904. 8008d4e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1905. 8008d52: e7cb b.n 8008cec <HAL_RCC_OscConfig+0x6c>
  1906. if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1907. 8008d54: 4c67 ldr r4, [pc, #412] ; (8008ef4 <HAL_RCC_OscConfig+0x274>)
  1908. 8008d56: 6863 ldr r3, [r4, #4]
  1909. 8008d58: f013 0f0c tst.w r3, #12
  1910. 8008d5c: d007 beq.n 8008d6e <HAL_RCC_OscConfig+0xee>
  1911. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1912. 8008d5e: 6863 ldr r3, [r4, #4]
  1913. 8008d60: f003 030c and.w r3, r3, #12
  1914. 8008d64: 2b08 cmp r3, #8
  1915. 8008d66: d110 bne.n 8008d8a <HAL_RCC_OscConfig+0x10a>
  1916. 8008d68: 6863 ldr r3, [r4, #4]
  1917. 8008d6a: 03da lsls r2, r3, #15
  1918. 8008d6c: d40d bmi.n 8008d8a <HAL_RCC_OscConfig+0x10a>
  1919. if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1920. 8008d6e: 6823 ldr r3, [r4, #0]
  1921. 8008d70: 079b lsls r3, r3, #30
  1922. 8008d72: d502 bpl.n 8008d7a <HAL_RCC_OscConfig+0xfa>
  1923. 8008d74: 692b ldr r3, [r5, #16]
  1924. 8008d76: 2b01 cmp r3, #1
  1925. 8008d78: d186 bne.n 8008c88 <HAL_RCC_OscConfig+0x8>
  1926. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1927. 8008d7a: 6823 ldr r3, [r4, #0]
  1928. 8008d7c: 696a ldr r2, [r5, #20]
  1929. 8008d7e: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1930. 8008d82: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1931. 8008d86: 6023 str r3, [r4, #0]
  1932. 8008d88: e786 b.n 8008c98 <HAL_RCC_OscConfig+0x18>
  1933. if (RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1934. 8008d8a: 692a ldr r2, [r5, #16]
  1935. 8008d8c: 4b5a ldr r3, [pc, #360] ; (8008ef8 <HAL_RCC_OscConfig+0x278>)
  1936. 8008d8e: b16a cbz r2, 8008dac <HAL_RCC_OscConfig+0x12c>
  1937. __HAL_RCC_HSI_ENABLE();
  1938. 8008d90: 2201 movs r2, #1
  1939. 8008d92: 601a str r2, [r3, #0]
  1940. tickstart = HAL_GetTick();
  1941. 8008d94: f7ff fa88 bl 80082a8 <HAL_GetTick>
  1942. 8008d98: 4606 mov r6, r0
  1943. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1944. 8008d9a: 6823 ldr r3, [r4, #0]
  1945. 8008d9c: 079f lsls r7, r3, #30
  1946. 8008d9e: d4ec bmi.n 8008d7a <HAL_RCC_OscConfig+0xfa>
  1947. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  1948. 8008da0: f7ff fa82 bl 80082a8 <HAL_GetTick>
  1949. 8008da4: 1b80 subs r0, r0, r6
  1950. 8008da6: 2802 cmp r0, #2
  1951. 8008da8: d9f7 bls.n 8008d9a <HAL_RCC_OscConfig+0x11a>
  1952. 8008daa: e7ab b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  1953. __HAL_RCC_HSI_DISABLE();
  1954. 8008dac: 601a str r2, [r3, #0]
  1955. tickstart = HAL_GetTick();
  1956. 8008dae: f7ff fa7b bl 80082a8 <HAL_GetTick>
  1957. 8008db2: 4606 mov r6, r0
  1958. while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1959. 8008db4: 6823 ldr r3, [r4, #0]
  1960. 8008db6: 0798 lsls r0, r3, #30
  1961. 8008db8: f57f af6e bpl.w 8008c98 <HAL_RCC_OscConfig+0x18>
  1962. if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE)
  1963. 8008dbc: f7ff fa74 bl 80082a8 <HAL_GetTick>
  1964. 8008dc0: 1b80 subs r0, r0, r6
  1965. 8008dc2: 2802 cmp r0, #2
  1966. 8008dc4: d9f6 bls.n 8008db4 <HAL_RCC_OscConfig+0x134>
  1967. 8008dc6: e79d b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  1968. if (RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1969. 8008dc8: 69aa ldr r2, [r5, #24]
  1970. 8008dca: 4c4a ldr r4, [pc, #296] ; (8008ef4 <HAL_RCC_OscConfig+0x274>)
  1971. 8008dcc: 4b4b ldr r3, [pc, #300] ; (8008efc <HAL_RCC_OscConfig+0x27c>)
  1972. 8008dce: b1da cbz r2, 8008e08 <HAL_RCC_OscConfig+0x188>
  1973. __HAL_RCC_LSI_ENABLE();
  1974. 8008dd0: 2201 movs r2, #1
  1975. 8008dd2: 601a str r2, [r3, #0]
  1976. tickstart = HAL_GetTick();
  1977. 8008dd4: f7ff fa68 bl 80082a8 <HAL_GetTick>
  1978. 8008dd8: 4606 mov r6, r0
  1979. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1980. 8008dda: 6a63 ldr r3, [r4, #36] ; 0x24
  1981. 8008ddc: 079b lsls r3, r3, #30
  1982. 8008dde: d50d bpl.n 8008dfc <HAL_RCC_OscConfig+0x17c>
  1983. * @param mdelay: specifies the delay time length, in milliseconds.
  1984. * @retval None
  1985. */
  1986. static void RCC_Delay(uint32_t mdelay)
  1987. {
  1988. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1989. 8008de0: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1990. 8008de4: 4b46 ldr r3, [pc, #280] ; (8008f00 <HAL_RCC_OscConfig+0x280>)
  1991. 8008de6: 681b ldr r3, [r3, #0]
  1992. 8008de8: fbb3 f3f2 udiv r3, r3, r2
  1993. 8008dec: 9301 str r3, [sp, #4]
  1994. do
  1995. {
  1996. __NOP();
  1997. 8008dee: bf00 nop
  1998. }
  1999. while (Delay --);
  2000. 8008df0: 9b01 ldr r3, [sp, #4]
  2001. 8008df2: 1e5a subs r2, r3, #1
  2002. 8008df4: 9201 str r2, [sp, #4]
  2003. 8008df6: 2b00 cmp r3, #0
  2004. 8008df8: d1f9 bne.n 8008dee <HAL_RCC_OscConfig+0x16e>
  2005. 8008dfa: e751 b.n 8008ca0 <HAL_RCC_OscConfig+0x20>
  2006. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  2007. 8008dfc: f7ff fa54 bl 80082a8 <HAL_GetTick>
  2008. 8008e00: 1b80 subs r0, r0, r6
  2009. 8008e02: 2802 cmp r0, #2
  2010. 8008e04: d9e9 bls.n 8008dda <HAL_RCC_OscConfig+0x15a>
  2011. 8008e06: e77d b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2012. __HAL_RCC_LSI_DISABLE();
  2013. 8008e08: 601a str r2, [r3, #0]
  2014. tickstart = HAL_GetTick();
  2015. 8008e0a: f7ff fa4d bl 80082a8 <HAL_GetTick>
  2016. 8008e0e: 4606 mov r6, r0
  2017. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  2018. 8008e10: 6a63 ldr r3, [r4, #36] ; 0x24
  2019. 8008e12: 079f lsls r7, r3, #30
  2020. 8008e14: f57f af44 bpl.w 8008ca0 <HAL_RCC_OscConfig+0x20>
  2021. if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE)
  2022. 8008e18: f7ff fa46 bl 80082a8 <HAL_GetTick>
  2023. 8008e1c: 1b80 subs r0, r0, r6
  2024. 8008e1e: 2802 cmp r0, #2
  2025. 8008e20: d9f6 bls.n 8008e10 <HAL_RCC_OscConfig+0x190>
  2026. 8008e22: e76f b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2027. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  2028. 8008e24: 4c33 ldr r4, [pc, #204] ; (8008ef4 <HAL_RCC_OscConfig+0x274>)
  2029. 8008e26: 69e3 ldr r3, [r4, #28]
  2030. 8008e28: 00d8 lsls r0, r3, #3
  2031. 8008e2a: d424 bmi.n 8008e76 <HAL_RCC_OscConfig+0x1f6>
  2032. pwrclkchanged = SET;
  2033. 8008e2c: 2701 movs r7, #1
  2034. __HAL_RCC_PWR_CLK_ENABLE();
  2035. 8008e2e: 69e3 ldr r3, [r4, #28]
  2036. 8008e30: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2037. 8008e34: 61e3 str r3, [r4, #28]
  2038. 8008e36: 69e3 ldr r3, [r4, #28]
  2039. 8008e38: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2040. 8008e3c: 9300 str r3, [sp, #0]
  2041. 8008e3e: 9b00 ldr r3, [sp, #0]
  2042. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2043. 8008e40: 4e30 ldr r6, [pc, #192] ; (8008f04 <HAL_RCC_OscConfig+0x284>)
  2044. 8008e42: 6833 ldr r3, [r6, #0]
  2045. 8008e44: 05d9 lsls r1, r3, #23
  2046. 8008e46: d518 bpl.n 8008e7a <HAL_RCC_OscConfig+0x1fa>
  2047. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2048. 8008e48: 68eb ldr r3, [r5, #12]
  2049. 8008e4a: 2b01 cmp r3, #1
  2050. 8008e4c: d126 bne.n 8008e9c <HAL_RCC_OscConfig+0x21c>
  2051. 8008e4e: 6a23 ldr r3, [r4, #32]
  2052. 8008e50: f043 0301 orr.w r3, r3, #1
  2053. 8008e54: 6223 str r3, [r4, #32]
  2054. tickstart = HAL_GetTick();
  2055. 8008e56: f7ff fa27 bl 80082a8 <HAL_GetTick>
  2056. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2057. 8008e5a: f241 3688 movw r6, #5000 ; 0x1388
  2058. tickstart = HAL_GetTick();
  2059. 8008e5e: 4680 mov r8, r0
  2060. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2061. 8008e60: 6a23 ldr r3, [r4, #32]
  2062. 8008e62: 079b lsls r3, r3, #30
  2063. 8008e64: d53f bpl.n 8008ee6 <HAL_RCC_OscConfig+0x266>
  2064. if (pwrclkchanged == SET)
  2065. 8008e66: 2f00 cmp r7, #0
  2066. 8008e68: f43f af1e beq.w 8008ca8 <HAL_RCC_OscConfig+0x28>
  2067. __HAL_RCC_PWR_CLK_DISABLE();
  2068. 8008e6c: 69e3 ldr r3, [r4, #28]
  2069. 8008e6e: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2070. 8008e72: 61e3 str r3, [r4, #28]
  2071. 8008e74: e718 b.n 8008ca8 <HAL_RCC_OscConfig+0x28>
  2072. FlagStatus pwrclkchanged = RESET;
  2073. 8008e76: 2700 movs r7, #0
  2074. 8008e78: e7e2 b.n 8008e40 <HAL_RCC_OscConfig+0x1c0>
  2075. SET_BIT(PWR->CR, PWR_CR_DBP);
  2076. 8008e7a: 6833 ldr r3, [r6, #0]
  2077. 8008e7c: f443 7380 orr.w r3, r3, #256 ; 0x100
  2078. 8008e80: 6033 str r3, [r6, #0]
  2079. tickstart = HAL_GetTick();
  2080. 8008e82: f7ff fa11 bl 80082a8 <HAL_GetTick>
  2081. 8008e86: 4680 mov r8, r0
  2082. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2083. 8008e88: 6833 ldr r3, [r6, #0]
  2084. 8008e8a: 05da lsls r2, r3, #23
  2085. 8008e8c: d4dc bmi.n 8008e48 <HAL_RCC_OscConfig+0x1c8>
  2086. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2087. 8008e8e: f7ff fa0b bl 80082a8 <HAL_GetTick>
  2088. 8008e92: eba0 0008 sub.w r0, r0, r8
  2089. 8008e96: 2864 cmp r0, #100 ; 0x64
  2090. 8008e98: d9f6 bls.n 8008e88 <HAL_RCC_OscConfig+0x208>
  2091. 8008e9a: e733 b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2092. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2093. 8008e9c: b9ab cbnz r3, 8008eca <HAL_RCC_OscConfig+0x24a>
  2094. 8008e9e: 6a23 ldr r3, [r4, #32]
  2095. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2096. 8008ea0: f241 3888 movw r8, #5000 ; 0x1388
  2097. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2098. 8008ea4: f023 0301 bic.w r3, r3, #1
  2099. 8008ea8: 6223 str r3, [r4, #32]
  2100. 8008eaa: 6a23 ldr r3, [r4, #32]
  2101. 8008eac: f023 0304 bic.w r3, r3, #4
  2102. 8008eb0: 6223 str r3, [r4, #32]
  2103. tickstart = HAL_GetTick();
  2104. 8008eb2: f7ff f9f9 bl 80082a8 <HAL_GetTick>
  2105. 8008eb6: 4606 mov r6, r0
  2106. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  2107. 8008eb8: 6a23 ldr r3, [r4, #32]
  2108. 8008eba: 0798 lsls r0, r3, #30
  2109. 8008ebc: d5d3 bpl.n 8008e66 <HAL_RCC_OscConfig+0x1e6>
  2110. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2111. 8008ebe: f7ff f9f3 bl 80082a8 <HAL_GetTick>
  2112. 8008ec2: 1b80 subs r0, r0, r6
  2113. 8008ec4: 4540 cmp r0, r8
  2114. 8008ec6: d9f7 bls.n 8008eb8 <HAL_RCC_OscConfig+0x238>
  2115. 8008ec8: e71c b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2116. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2117. 8008eca: 2b05 cmp r3, #5
  2118. 8008ecc: 6a23 ldr r3, [r4, #32]
  2119. 8008ece: d103 bne.n 8008ed8 <HAL_RCC_OscConfig+0x258>
  2120. 8008ed0: f043 0304 orr.w r3, r3, #4
  2121. 8008ed4: 6223 str r3, [r4, #32]
  2122. 8008ed6: e7ba b.n 8008e4e <HAL_RCC_OscConfig+0x1ce>
  2123. 8008ed8: f023 0301 bic.w r3, r3, #1
  2124. 8008edc: 6223 str r3, [r4, #32]
  2125. 8008ede: 6a23 ldr r3, [r4, #32]
  2126. 8008ee0: f023 0304 bic.w r3, r3, #4
  2127. 8008ee4: e7b6 b.n 8008e54 <HAL_RCC_OscConfig+0x1d4>
  2128. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2129. 8008ee6: f7ff f9df bl 80082a8 <HAL_GetTick>
  2130. 8008eea: eba0 0008 sub.w r0, r0, r8
  2131. 8008eee: 42b0 cmp r0, r6
  2132. 8008ef0: d9b6 bls.n 8008e60 <HAL_RCC_OscConfig+0x1e0>
  2133. 8008ef2: e707 b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2134. 8008ef4: 40021000 .word 0x40021000
  2135. 8008ef8: 42420000 .word 0x42420000
  2136. 8008efc: 42420480 .word 0x42420480
  2137. 8008f00: 20000208 .word 0x20000208
  2138. 8008f04: 40007000 .word 0x40007000
  2139. if (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2140. 8008f08: 4b2a ldr r3, [pc, #168] ; (8008fb4 <HAL_RCC_OscConfig+0x334>)
  2141. 8008f0a: 685a ldr r2, [r3, #4]
  2142. 8008f0c: 461c mov r4, r3
  2143. 8008f0e: f002 020c and.w r2, r2, #12
  2144. 8008f12: 2a08 cmp r2, #8
  2145. 8008f14: d03d beq.n 8008f92 <HAL_RCC_OscConfig+0x312>
  2146. 8008f16: 2300 movs r3, #0
  2147. 8008f18: 4e27 ldr r6, [pc, #156] ; (8008fb8 <HAL_RCC_OscConfig+0x338>)
  2148. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2149. 8008f1a: 2802 cmp r0, #2
  2150. __HAL_RCC_PLL_DISABLE();
  2151. 8008f1c: 6033 str r3, [r6, #0]
  2152. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2153. 8008f1e: d12b bne.n 8008f78 <HAL_RCC_OscConfig+0x2f8>
  2154. tickstart = HAL_GetTick();
  2155. 8008f20: f7ff f9c2 bl 80082a8 <HAL_GetTick>
  2156. 8008f24: 4607 mov r7, r0
  2157. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2158. 8008f26: 6823 ldr r3, [r4, #0]
  2159. 8008f28: 0199 lsls r1, r3, #6
  2160. 8008f2a: d41f bmi.n 8008f6c <HAL_RCC_OscConfig+0x2ec>
  2161. if (RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  2162. 8008f2c: 6a2b ldr r3, [r5, #32]
  2163. 8008f2e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2164. 8008f32: d105 bne.n 8008f40 <HAL_RCC_OscConfig+0x2c0>
  2165. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  2166. 8008f34: 6862 ldr r2, [r4, #4]
  2167. 8008f36: 68a9 ldr r1, [r5, #8]
  2168. 8008f38: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  2169. 8008f3c: 430a orrs r2, r1
  2170. 8008f3e: 6062 str r2, [r4, #4]
  2171. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  2172. 8008f40: 6a69 ldr r1, [r5, #36] ; 0x24
  2173. 8008f42: 6862 ldr r2, [r4, #4]
  2174. 8008f44: 430b orrs r3, r1
  2175. 8008f46: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2176. 8008f4a: 4313 orrs r3, r2
  2177. 8008f4c: 6063 str r3, [r4, #4]
  2178. __HAL_RCC_PLL_ENABLE();
  2179. 8008f4e: 2301 movs r3, #1
  2180. 8008f50: 6033 str r3, [r6, #0]
  2181. tickstart = HAL_GetTick();
  2182. 8008f52: f7ff f9a9 bl 80082a8 <HAL_GetTick>
  2183. 8008f56: 4605 mov r5, r0
  2184. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2185. 8008f58: 6823 ldr r3, [r4, #0]
  2186. 8008f5a: 019a lsls r2, r3, #6
  2187. 8008f5c: f53f aea8 bmi.w 8008cb0 <HAL_RCC_OscConfig+0x30>
  2188. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2189. 8008f60: f7ff f9a2 bl 80082a8 <HAL_GetTick>
  2190. 8008f64: 1b40 subs r0, r0, r5
  2191. 8008f66: 2802 cmp r0, #2
  2192. 8008f68: d9f6 bls.n 8008f58 <HAL_RCC_OscConfig+0x2d8>
  2193. 8008f6a: e6cb b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2194. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2195. 8008f6c: f7ff f99c bl 80082a8 <HAL_GetTick>
  2196. 8008f70: 1bc0 subs r0, r0, r7
  2197. 8008f72: 2802 cmp r0, #2
  2198. 8008f74: d9d7 bls.n 8008f26 <HAL_RCC_OscConfig+0x2a6>
  2199. 8008f76: e6c5 b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2200. tickstart = HAL_GetTick();
  2201. 8008f78: f7ff f996 bl 80082a8 <HAL_GetTick>
  2202. 8008f7c: 4605 mov r5, r0
  2203. while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2204. 8008f7e: 6823 ldr r3, [r4, #0]
  2205. 8008f80: 019b lsls r3, r3, #6
  2206. 8008f82: f57f ae95 bpl.w 8008cb0 <HAL_RCC_OscConfig+0x30>
  2207. if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE)
  2208. 8008f86: f7ff f98f bl 80082a8 <HAL_GetTick>
  2209. 8008f8a: 1b40 subs r0, r0, r5
  2210. 8008f8c: 2802 cmp r0, #2
  2211. 8008f8e: d9f6 bls.n 8008f7e <HAL_RCC_OscConfig+0x2fe>
  2212. 8008f90: e6b8 b.n 8008d04 <HAL_RCC_OscConfig+0x84>
  2213. if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF)
  2214. 8008f92: 2801 cmp r0, #1
  2215. 8008f94: f43f aeb7 beq.w 8008d06 <HAL_RCC_OscConfig+0x86>
  2216. pll_config = RCC->CFGR;
  2217. 8008f98: 6858 ldr r0, [r3, #4]
  2218. if ((READ_BIT(pll_config, RCC_CFGR_PLLSRC) != RCC_OscInitStruct->PLL.PLLSource) ||
  2219. 8008f9a: 6a2b ldr r3, [r5, #32]
  2220. 8008f9c: f400 3280 and.w r2, r0, #65536 ; 0x10000
  2221. 8008fa0: 429a cmp r2, r3
  2222. 8008fa2: f47f ae71 bne.w 8008c88 <HAL_RCC_OscConfig+0x8>
  2223. 8008fa6: 6a6b ldr r3, [r5, #36] ; 0x24
  2224. (READ_BIT(pll_config, RCC_CFGR_PLLMULL) != RCC_OscInitStruct->PLL.PLLMUL))
  2225. 8008fa8: f400 1070 and.w r0, r0, #3932160 ; 0x3c0000
  2226. return HAL_ERROR;
  2227. 8008fac: 1ac0 subs r0, r0, r3
  2228. 8008fae: bf18 it ne
  2229. 8008fb0: 2001 movne r0, #1
  2230. 8008fb2: e6a8 b.n 8008d06 <HAL_RCC_OscConfig+0x86>
  2231. 8008fb4: 40021000 .word 0x40021000
  2232. 8008fb8: 42420060 .word 0x42420060
  2233. 08008fbc <HAL_RCC_GetSysClockFreq>:
  2234. {
  2235. 8008fbc: b530 push {r4, r5, lr}
  2236. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2237. 8008fbe: 4b19 ldr r3, [pc, #100] ; (8009024 <HAL_RCC_GetSysClockFreq+0x68>)
  2238. {
  2239. 8008fc0: b087 sub sp, #28
  2240. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2241. 8008fc2: ac02 add r4, sp, #8
  2242. 8008fc4: f103 0510 add.w r5, r3, #16
  2243. 8008fc8: 4622 mov r2, r4
  2244. 8008fca: 6818 ldr r0, [r3, #0]
  2245. 8008fcc: 6859 ldr r1, [r3, #4]
  2246. 8008fce: 3308 adds r3, #8
  2247. 8008fd0: c203 stmia r2!, {r0, r1}
  2248. 8008fd2: 42ab cmp r3, r5
  2249. 8008fd4: 4614 mov r4, r2
  2250. 8008fd6: d1f7 bne.n 8008fc8 <HAL_RCC_GetSysClockFreq+0xc>
  2251. const uint8_t aPredivFactorTable[2] = {1, 2};
  2252. 8008fd8: 2301 movs r3, #1
  2253. 8008fda: f88d 3004 strb.w r3, [sp, #4]
  2254. 8008fde: 2302 movs r3, #2
  2255. tmpreg = RCC->CFGR;
  2256. 8008fe0: 4911 ldr r1, [pc, #68] ; (8009028 <HAL_RCC_GetSysClockFreq+0x6c>)
  2257. const uint8_t aPredivFactorTable[2] = {1, 2};
  2258. 8008fe2: f88d 3005 strb.w r3, [sp, #5]
  2259. tmpreg = RCC->CFGR;
  2260. 8008fe6: 684b ldr r3, [r1, #4]
  2261. switch (tmpreg & RCC_CFGR_SWS)
  2262. 8008fe8: f003 020c and.w r2, r3, #12
  2263. 8008fec: 2a08 cmp r2, #8
  2264. 8008fee: d117 bne.n 8009020 <HAL_RCC_GetSysClockFreq+0x64>
  2265. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2266. 8008ff0: f3c3 4283 ubfx r2, r3, #18, #4
  2267. 8008ff4: a806 add r0, sp, #24
  2268. 8008ff6: 4402 add r2, r0
  2269. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2270. 8008ff8: 03db lsls r3, r3, #15
  2271. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2272. 8008ffa: f812 2c10 ldrb.w r2, [r2, #-16]
  2273. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2274. 8008ffe: d50c bpl.n 800901a <HAL_RCC_GetSysClockFreq+0x5e>
  2275. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2276. 8009000: 684b ldr r3, [r1, #4]
  2277. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2278. 8009002: 480a ldr r0, [pc, #40] ; (800902c <HAL_RCC_GetSysClockFreq+0x70>)
  2279. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2280. 8009004: f3c3 4340 ubfx r3, r3, #17, #1
  2281. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2282. 8009008: 4350 muls r0, r2
  2283. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2284. 800900a: aa06 add r2, sp, #24
  2285. 800900c: 4413 add r3, r2
  2286. 800900e: f813 3c14 ldrb.w r3, [r3, #-20]
  2287. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2288. 8009012: fbb0 f0f3 udiv r0, r0, r3
  2289. }
  2290. 8009016: b007 add sp, #28
  2291. 8009018: bd30 pop {r4, r5, pc}
  2292. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2293. 800901a: 4805 ldr r0, [pc, #20] ; (8009030 <HAL_RCC_GetSysClockFreq+0x74>)
  2294. 800901c: 4350 muls r0, r2
  2295. 800901e: e7fa b.n 8009016 <HAL_RCC_GetSysClockFreq+0x5a>
  2296. sysclockfreq = HSE_VALUE;
  2297. 8009020: 4802 ldr r0, [pc, #8] ; (800902c <HAL_RCC_GetSysClockFreq+0x70>)
  2298. return sysclockfreq;
  2299. 8009022: e7f8 b.n 8009016 <HAL_RCC_GetSysClockFreq+0x5a>
  2300. 8009024: 0800b5f4 .word 0x0800b5f4
  2301. 8009028: 40021000 .word 0x40021000
  2302. 800902c: 007a1200 .word 0x007a1200
  2303. 8009030: 003d0900 .word 0x003d0900
  2304. 08009034 <HAL_RCC_ClockConfig>:
  2305. {
  2306. 8009034: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2307. 8009038: 460d mov r5, r1
  2308. if (RCC_ClkInitStruct == NULL)
  2309. 800903a: 4604 mov r4, r0
  2310. 800903c: b910 cbnz r0, 8009044 <HAL_RCC_ClockConfig+0x10>
  2311. return HAL_ERROR;
  2312. 800903e: 2001 movs r0, #1
  2313. 8009040: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2314. if (FLatency > __HAL_FLASH_GET_LATENCY())
  2315. 8009044: 4a45 ldr r2, [pc, #276] ; (800915c <HAL_RCC_ClockConfig+0x128>)
  2316. 8009046: 6813 ldr r3, [r2, #0]
  2317. 8009048: f003 0307 and.w r3, r3, #7
  2318. 800904c: 428b cmp r3, r1
  2319. 800904e: d329 bcc.n 80090a4 <HAL_RCC_ClockConfig+0x70>
  2320. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2321. 8009050: 6821 ldr r1, [r4, #0]
  2322. 8009052: 078e lsls r6, r1, #30
  2323. 8009054: d431 bmi.n 80090ba <HAL_RCC_ClockConfig+0x86>
  2324. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2325. 8009056: 07ca lsls r2, r1, #31
  2326. 8009058: d444 bmi.n 80090e4 <HAL_RCC_ClockConfig+0xb0>
  2327. if (FLatency < __HAL_FLASH_GET_LATENCY())
  2328. 800905a: 4a40 ldr r2, [pc, #256] ; (800915c <HAL_RCC_ClockConfig+0x128>)
  2329. 800905c: 6813 ldr r3, [r2, #0]
  2330. 800905e: f003 0307 and.w r3, r3, #7
  2331. 8009062: 429d cmp r5, r3
  2332. 8009064: d367 bcc.n 8009136 <HAL_RCC_ClockConfig+0x102>
  2333. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2334. 8009066: 6822 ldr r2, [r4, #0]
  2335. 8009068: 4d3d ldr r5, [pc, #244] ; (8009160 <HAL_RCC_ClockConfig+0x12c>)
  2336. 800906a: f012 0f04 tst.w r2, #4
  2337. 800906e: d16e bne.n 800914e <HAL_RCC_ClockConfig+0x11a>
  2338. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2339. 8009070: 0713 lsls r3, r2, #28
  2340. 8009072: d506 bpl.n 8009082 <HAL_RCC_ClockConfig+0x4e>
  2341. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2342. 8009074: 686b ldr r3, [r5, #4]
  2343. 8009076: 6922 ldr r2, [r4, #16]
  2344. 8009078: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2345. 800907c: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2346. 8009080: 606b str r3, [r5, #4]
  2347. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos];
  2348. 8009082: f7ff ff9b bl 8008fbc <HAL_RCC_GetSysClockFreq>
  2349. 8009086: 686b ldr r3, [r5, #4]
  2350. 8009088: 4a36 ldr r2, [pc, #216] ; (8009164 <HAL_RCC_ClockConfig+0x130>)
  2351. 800908a: f3c3 1303 ubfx r3, r3, #4, #4
  2352. 800908e: 5cd3 ldrb r3, [r2, r3]
  2353. 8009090: 40d8 lsrs r0, r3
  2354. 8009092: 4b35 ldr r3, [pc, #212] ; (8009168 <HAL_RCC_ClockConfig+0x134>)
  2355. 8009094: 6018 str r0, [r3, #0]
  2356. HAL_InitTick(uwTickPrio);
  2357. 8009096: 4b35 ldr r3, [pc, #212] ; (800916c <HAL_RCC_ClockConfig+0x138>)
  2358. 8009098: 6818 ldr r0, [r3, #0]
  2359. 800909a: f7ff f8c3 bl 8008224 <HAL_InitTick>
  2360. return HAL_OK;
  2361. 800909e: 2000 movs r0, #0
  2362. 80090a0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2363. __HAL_FLASH_SET_LATENCY(FLatency);
  2364. 80090a4: 6813 ldr r3, [r2, #0]
  2365. 80090a6: f023 0307 bic.w r3, r3, #7
  2366. 80090aa: 430b orrs r3, r1
  2367. 80090ac: 6013 str r3, [r2, #0]
  2368. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  2369. 80090ae: 6813 ldr r3, [r2, #0]
  2370. 80090b0: f003 0307 and.w r3, r3, #7
  2371. 80090b4: 4299 cmp r1, r3
  2372. 80090b6: d1c2 bne.n 800903e <HAL_RCC_ClockConfig+0xa>
  2373. 80090b8: e7ca b.n 8009050 <HAL_RCC_ClockConfig+0x1c>
  2374. 80090ba: 4b29 ldr r3, [pc, #164] ; (8009160 <HAL_RCC_ClockConfig+0x12c>)
  2375. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2376. 80090bc: f011 0f04 tst.w r1, #4
  2377. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2378. 80090c0: bf1e ittt ne
  2379. 80090c2: 685a ldrne r2, [r3, #4]
  2380. 80090c4: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2381. 80090c8: 605a strne r2, [r3, #4]
  2382. if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2383. 80090ca: 0708 lsls r0, r1, #28
  2384. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2385. 80090cc: bf42 ittt mi
  2386. 80090ce: 685a ldrmi r2, [r3, #4]
  2387. 80090d0: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2388. 80090d4: 605a strmi r2, [r3, #4]
  2389. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2390. 80090d6: 685a ldr r2, [r3, #4]
  2391. 80090d8: 68a0 ldr r0, [r4, #8]
  2392. 80090da: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2393. 80090de: 4302 orrs r2, r0
  2394. 80090e0: 605a str r2, [r3, #4]
  2395. 80090e2: e7b8 b.n 8009056 <HAL_RCC_ClockConfig+0x22>
  2396. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2397. 80090e4: 6862 ldr r2, [r4, #4]
  2398. 80090e6: 4e1e ldr r6, [pc, #120] ; (8009160 <HAL_RCC_ClockConfig+0x12c>)
  2399. 80090e8: 2a01 cmp r2, #1
  2400. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2401. 80090ea: 6833 ldr r3, [r6, #0]
  2402. if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2403. 80090ec: d11b bne.n 8009126 <HAL_RCC_ClockConfig+0xf2>
  2404. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2405. 80090ee: f413 3f00 tst.w r3, #131072 ; 0x20000
  2406. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2407. 80090f2: d0a4 beq.n 800903e <HAL_RCC_ClockConfig+0xa>
  2408. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2409. 80090f4: 6873 ldr r3, [r6, #4]
  2410. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  2411. 80090f6: f241 3888 movw r8, #5000 ; 0x1388
  2412. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2413. 80090fa: f023 0303 bic.w r3, r3, #3
  2414. 80090fe: 4313 orrs r3, r2
  2415. 8009100: 6073 str r3, [r6, #4]
  2416. tickstart = HAL_GetTick();
  2417. 8009102: f7ff f8d1 bl 80082a8 <HAL_GetTick>
  2418. 8009106: 4607 mov r7, r0
  2419. while (__HAL_RCC_GET_SYSCLK_SOURCE() != (RCC_ClkInitStruct->SYSCLKSource << RCC_CFGR_SWS_Pos))
  2420. 8009108: 6873 ldr r3, [r6, #4]
  2421. 800910a: 6862 ldr r2, [r4, #4]
  2422. 800910c: f003 030c and.w r3, r3, #12
  2423. 8009110: ebb3 0f82 cmp.w r3, r2, lsl #2
  2424. 8009114: d0a1 beq.n 800905a <HAL_RCC_ClockConfig+0x26>
  2425. if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE)
  2426. 8009116: f7ff f8c7 bl 80082a8 <HAL_GetTick>
  2427. 800911a: 1bc0 subs r0, r0, r7
  2428. 800911c: 4540 cmp r0, r8
  2429. 800911e: d9f3 bls.n 8009108 <HAL_RCC_ClockConfig+0xd4>
  2430. return HAL_TIMEOUT;
  2431. 8009120: 2003 movs r0, #3
  2432. }
  2433. 8009122: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2434. else if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2435. 8009126: 2a02 cmp r2, #2
  2436. 8009128: d102 bne.n 8009130 <HAL_RCC_ClockConfig+0xfc>
  2437. if (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2438. 800912a: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2439. 800912e: e7e0 b.n 80090f2 <HAL_RCC_ClockConfig+0xbe>
  2440. if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2441. 8009130: f013 0f02 tst.w r3, #2
  2442. 8009134: e7dd b.n 80090f2 <HAL_RCC_ClockConfig+0xbe>
  2443. __HAL_FLASH_SET_LATENCY(FLatency);
  2444. 8009136: 6813 ldr r3, [r2, #0]
  2445. 8009138: f023 0307 bic.w r3, r3, #7
  2446. 800913c: 432b orrs r3, r5
  2447. 800913e: 6013 str r3, [r2, #0]
  2448. if (__HAL_FLASH_GET_LATENCY() != FLatency)
  2449. 8009140: 6813 ldr r3, [r2, #0]
  2450. 8009142: f003 0307 and.w r3, r3, #7
  2451. 8009146: 429d cmp r5, r3
  2452. 8009148: f47f af79 bne.w 800903e <HAL_RCC_ClockConfig+0xa>
  2453. 800914c: e78b b.n 8009066 <HAL_RCC_ClockConfig+0x32>
  2454. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2455. 800914e: 686b ldr r3, [r5, #4]
  2456. 8009150: 68e1 ldr r1, [r4, #12]
  2457. 8009152: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2458. 8009156: 430b orrs r3, r1
  2459. 8009158: 606b str r3, [r5, #4]
  2460. 800915a: e789 b.n 8009070 <HAL_RCC_ClockConfig+0x3c>
  2461. 800915c: 40022000 .word 0x40022000
  2462. 8009160: 40021000 .word 0x40021000
  2463. 8009164: 0800b694 .word 0x0800b694
  2464. 8009168: 20000208 .word 0x20000208
  2465. 800916c: 20000004 .word 0x20000004
  2466. 08009170 <HAL_RCC_GetPCLK1Freq>:
  2467. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2468. 8009170: 4b04 ldr r3, [pc, #16] ; (8009184 <HAL_RCC_GetPCLK1Freq+0x14>)
  2469. 8009172: 4a05 ldr r2, [pc, #20] ; (8009188 <HAL_RCC_GetPCLK1Freq+0x18>)
  2470. 8009174: 685b ldr r3, [r3, #4]
  2471. 8009176: f3c3 2302 ubfx r3, r3, #8, #3
  2472. 800917a: 5cd3 ldrb r3, [r2, r3]
  2473. 800917c: 4a03 ldr r2, [pc, #12] ; (800918c <HAL_RCC_GetPCLK1Freq+0x1c>)
  2474. 800917e: 6810 ldr r0, [r2, #0]
  2475. }
  2476. 8009180: 40d8 lsrs r0, r3
  2477. 8009182: 4770 bx lr
  2478. 8009184: 40021000 .word 0x40021000
  2479. 8009188: 0800b6a4 .word 0x0800b6a4
  2480. 800918c: 20000208 .word 0x20000208
  2481. 08009190 <HAL_RCC_GetPCLK2Freq>:
  2482. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2483. 8009190: 4b04 ldr r3, [pc, #16] ; (80091a4 <HAL_RCC_GetPCLK2Freq+0x14>)
  2484. 8009192: 4a05 ldr r2, [pc, #20] ; (80091a8 <HAL_RCC_GetPCLK2Freq+0x18>)
  2485. 8009194: 685b ldr r3, [r3, #4]
  2486. 8009196: f3c3 23c2 ubfx r3, r3, #11, #3
  2487. 800919a: 5cd3 ldrb r3, [r2, r3]
  2488. 800919c: 4a03 ldr r2, [pc, #12] ; (80091ac <HAL_RCC_GetPCLK2Freq+0x1c>)
  2489. 800919e: 6810 ldr r0, [r2, #0]
  2490. }
  2491. 80091a0: 40d8 lsrs r0, r3
  2492. 80091a2: 4770 bx lr
  2493. 80091a4: 40021000 .word 0x40021000
  2494. 80091a8: 0800b6a4 .word 0x0800b6a4
  2495. 80091ac: 20000208 .word 0x20000208
  2496. 080091b0 <HAL_RCCEx_PeriphCLKConfig>:
  2497. /* Check the parameters */
  2498. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  2499. /*------------------------------- RTC/LCD Configuration ------------------------*/
  2500. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2501. 80091b0: 6803 ldr r3, [r0, #0]
  2502. {
  2503. 80091b2: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2504. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2505. 80091b6: 07d9 lsls r1, r3, #31
  2506. {
  2507. 80091b8: 4605 mov r5, r0
  2508. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2509. 80091ba: d520 bpl.n 80091fe <HAL_RCCEx_PeriphCLKConfig+0x4e>
  2510. FlagStatus pwrclkchanged = RESET;
  2511. /* As soon as function is called to change RTC clock source, activation of the
  2512. power domain is done. */
  2513. /* Requires to enable write access to Backup Domain of necessary */
  2514. if (__HAL_RCC_PWR_IS_CLK_DISABLED())
  2515. 80091bc: 4c35 ldr r4, [pc, #212] ; (8009294 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2516. 80091be: 69e3 ldr r3, [r4, #28]
  2517. 80091c0: 00da lsls r2, r3, #3
  2518. 80091c2: d432 bmi.n 800922a <HAL_RCCEx_PeriphCLKConfig+0x7a>
  2519. {
  2520. __HAL_RCC_PWR_CLK_ENABLE();
  2521. pwrclkchanged = SET;
  2522. 80091c4: 2701 movs r7, #1
  2523. __HAL_RCC_PWR_CLK_ENABLE();
  2524. 80091c6: 69e3 ldr r3, [r4, #28]
  2525. 80091c8: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2526. 80091cc: 61e3 str r3, [r4, #28]
  2527. 80091ce: 69e3 ldr r3, [r4, #28]
  2528. 80091d0: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2529. 80091d4: 9301 str r3, [sp, #4]
  2530. 80091d6: 9b01 ldr r3, [sp, #4]
  2531. }
  2532. if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2533. 80091d8: 4e2f ldr r6, [pc, #188] ; (8009298 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  2534. 80091da: 6833 ldr r3, [r6, #0]
  2535. 80091dc: 05db lsls r3, r3, #23
  2536. 80091de: d526 bpl.n 800922e <HAL_RCCEx_PeriphCLKConfig+0x7e>
  2537. }
  2538. }
  2539. }
  2540. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  2541. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  2542. 80091e0: 6a23 ldr r3, [r4, #32]
  2543. if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  2544. 80091e2: f413 7340 ands.w r3, r3, #768 ; 0x300
  2545. 80091e6: d136 bne.n 8009256 <HAL_RCCEx_PeriphCLKConfig+0xa6>
  2546. return HAL_TIMEOUT;
  2547. }
  2548. }
  2549. }
  2550. }
  2551. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  2552. 80091e8: 6a23 ldr r3, [r4, #32]
  2553. 80091ea: 686a ldr r2, [r5, #4]
  2554. 80091ec: f423 7340 bic.w r3, r3, #768 ; 0x300
  2555. 80091f0: 4313 orrs r3, r2
  2556. 80091f2: 6223 str r3, [r4, #32]
  2557. /* Require to disable power clock if necessary */
  2558. if (pwrclkchanged == SET)
  2559. 80091f4: b11f cbz r7, 80091fe <HAL_RCCEx_PeriphCLKConfig+0x4e>
  2560. {
  2561. __HAL_RCC_PWR_CLK_DISABLE();
  2562. 80091f6: 69e3 ldr r3, [r4, #28]
  2563. 80091f8: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2564. 80091fc: 61e3 str r3, [r4, #28]
  2565. }
  2566. }
  2567. /*------------------------------ ADC clock Configuration ------------------*/
  2568. if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  2569. 80091fe: 6828 ldr r0, [r5, #0]
  2570. 8009200: 0783 lsls r3, r0, #30
  2571. 8009202: d506 bpl.n 8009212 <HAL_RCCEx_PeriphCLKConfig+0x62>
  2572. {
  2573. /* Check the parameters */
  2574. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  2575. /* Configure the ADC clock source */
  2576. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  2577. 8009204: 4a23 ldr r2, [pc, #140] ; (8009294 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2578. 8009206: 68a9 ldr r1, [r5, #8]
  2579. 8009208: 6853 ldr r3, [r2, #4]
  2580. 800920a: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  2581. 800920e: 430b orrs r3, r1
  2582. 8009210: 6053 str r3, [r2, #4]
  2583. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  2584. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  2585. || defined(STM32F105xC) || defined(STM32F107xC)
  2586. /*------------------------------ USB clock Configuration ------------------*/
  2587. if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  2588. 8009212: f010 0010 ands.w r0, r0, #16
  2589. 8009216: d01b beq.n 8009250 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  2590. {
  2591. /* Check the parameters */
  2592. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  2593. /* Configure the USB clock source */
  2594. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  2595. 8009218: 4a1e ldr r2, [pc, #120] ; (8009294 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2596. 800921a: 6969 ldr r1, [r5, #20]
  2597. 800921c: 6853 ldr r3, [r2, #4]
  2598. }
  2599. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  2600. return HAL_OK;
  2601. 800921e: 2000 movs r0, #0
  2602. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  2603. 8009220: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  2604. 8009224: 430b orrs r3, r1
  2605. 8009226: 6053 str r3, [r2, #4]
  2606. 8009228: e012 b.n 8009250 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  2607. FlagStatus pwrclkchanged = RESET;
  2608. 800922a: 2700 movs r7, #0
  2609. 800922c: e7d4 b.n 80091d8 <HAL_RCCEx_PeriphCLKConfig+0x28>
  2610. SET_BIT(PWR->CR, PWR_CR_DBP);
  2611. 800922e: 6833 ldr r3, [r6, #0]
  2612. 8009230: f443 7380 orr.w r3, r3, #256 ; 0x100
  2613. 8009234: 6033 str r3, [r6, #0]
  2614. tickstart = HAL_GetTick();
  2615. 8009236: f7ff f837 bl 80082a8 <HAL_GetTick>
  2616. 800923a: 4680 mov r8, r0
  2617. while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2618. 800923c: 6833 ldr r3, [r6, #0]
  2619. 800923e: 05d8 lsls r0, r3, #23
  2620. 8009240: d4ce bmi.n 80091e0 <HAL_RCCEx_PeriphCLKConfig+0x30>
  2621. if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2622. 8009242: f7ff f831 bl 80082a8 <HAL_GetTick>
  2623. 8009246: eba0 0008 sub.w r0, r0, r8
  2624. 800924a: 2864 cmp r0, #100 ; 0x64
  2625. 800924c: d9f6 bls.n 800923c <HAL_RCCEx_PeriphCLKConfig+0x8c>
  2626. return HAL_TIMEOUT;
  2627. 800924e: 2003 movs r0, #3
  2628. }
  2629. 8009250: b002 add sp, #8
  2630. 8009252: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2631. if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  2632. 8009256: 686a ldr r2, [r5, #4]
  2633. 8009258: f402 7240 and.w r2, r2, #768 ; 0x300
  2634. 800925c: 4293 cmp r3, r2
  2635. 800925e: d0c3 beq.n 80091e8 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2636. __HAL_RCC_BACKUPRESET_FORCE();
  2637. 8009260: 2001 movs r0, #1
  2638. 8009262: 4a0e ldr r2, [pc, #56] ; (800929c <HAL_RCCEx_PeriphCLKConfig+0xec>)
  2639. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  2640. 8009264: 6a23 ldr r3, [r4, #32]
  2641. __HAL_RCC_BACKUPRESET_FORCE();
  2642. 8009266: 6010 str r0, [r2, #0]
  2643. __HAL_RCC_BACKUPRESET_RELEASE();
  2644. 8009268: 2000 movs r0, #0
  2645. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  2646. 800926a: f423 7140 bic.w r1, r3, #768 ; 0x300
  2647. __HAL_RCC_BACKUPRESET_RELEASE();
  2648. 800926e: 6010 str r0, [r2, #0]
  2649. RCC->BDCR = temp_reg;
  2650. 8009270: 6221 str r1, [r4, #32]
  2651. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  2652. 8009272: 07d9 lsls r1, r3, #31
  2653. 8009274: d5b8 bpl.n 80091e8 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2654. tickstart = HAL_GetTick();
  2655. 8009276: f7ff f817 bl 80082a8 <HAL_GetTick>
  2656. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2657. 800927a: f241 3888 movw r8, #5000 ; 0x1388
  2658. tickstart = HAL_GetTick();
  2659. 800927e: 4606 mov r6, r0
  2660. while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2661. 8009280: 6a23 ldr r3, [r4, #32]
  2662. 8009282: 079a lsls r2, r3, #30
  2663. 8009284: d4b0 bmi.n 80091e8 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2664. if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2665. 8009286: f7ff f80f bl 80082a8 <HAL_GetTick>
  2666. 800928a: 1b80 subs r0, r0, r6
  2667. 800928c: 4540 cmp r0, r8
  2668. 800928e: d9f7 bls.n 8009280 <HAL_RCCEx_PeriphCLKConfig+0xd0>
  2669. 8009290: e7dd b.n 800924e <HAL_RCCEx_PeriphCLKConfig+0x9e>
  2670. 8009292: bf00 nop
  2671. 8009294: 40021000 .word 0x40021000
  2672. 8009298: 40007000 .word 0x40007000
  2673. 800929c: 42420440 .word 0x42420440
  2674. 080092a0 <HAL_TIM_Base_Start_IT>:
  2675. /* Check the parameters */
  2676. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2677. /* Enable the TIM Update interrupt */
  2678. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2679. 80092a0: 6803 ldr r3, [r0, #0]
  2680. __HAL_TIM_ENABLE(htim);
  2681. }
  2682. /* Return function status */
  2683. return HAL_OK;
  2684. }
  2685. 80092a2: 2000 movs r0, #0
  2686. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2687. 80092a4: 68da ldr r2, [r3, #12]
  2688. 80092a6: f042 0201 orr.w r2, r2, #1
  2689. 80092aa: 60da str r2, [r3, #12]
  2690. tmpsmcr = htim->Instance->SMCR & TIM_SMCR_SMS;
  2691. 80092ac: 689a ldr r2, [r3, #8]
  2692. 80092ae: f002 0207 and.w r2, r2, #7
  2693. if (!IS_TIM_SLAVEMODE_TRIGGER_ENABLED(tmpsmcr))
  2694. 80092b2: 2a06 cmp r2, #6
  2695. __HAL_TIM_ENABLE(htim);
  2696. 80092b4: bf1e ittt ne
  2697. 80092b6: 681a ldrne r2, [r3, #0]
  2698. 80092b8: f042 0201 orrne.w r2, r2, #1
  2699. 80092bc: 601a strne r2, [r3, #0]
  2700. }
  2701. 80092be: 4770 bx lr
  2702. 080092c0 <HAL_TIM_OC_DelayElapsedCallback>:
  2703. 80092c0: 4770 bx lr
  2704. 080092c2 <HAL_TIM_IC_CaptureCallback>:
  2705. 80092c2: 4770 bx lr
  2706. 080092c4 <HAL_TIM_PWM_PulseFinishedCallback>:
  2707. 80092c4: 4770 bx lr
  2708. 080092c6 <HAL_TIM_TriggerCallback>:
  2709. 80092c6: 4770 bx lr
  2710. 080092c8 <HAL_TIM_IRQHandler>:
  2711. * @retval None
  2712. */
  2713. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2714. {
  2715. /* Capture compare 1 event */
  2716. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2717. 80092c8: 6803 ldr r3, [r0, #0]
  2718. {
  2719. 80092ca: b510 push {r4, lr}
  2720. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2721. 80092cc: 691a ldr r2, [r3, #16]
  2722. {
  2723. 80092ce: 4604 mov r4, r0
  2724. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2725. 80092d0: 0791 lsls r1, r2, #30
  2726. 80092d2: d50e bpl.n 80092f2 <HAL_TIM_IRQHandler+0x2a>
  2727. {
  2728. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) != RESET)
  2729. 80092d4: 68da ldr r2, [r3, #12]
  2730. 80092d6: 0792 lsls r2, r2, #30
  2731. 80092d8: d50b bpl.n 80092f2 <HAL_TIM_IRQHandler+0x2a>
  2732. {
  2733. {
  2734. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2735. 80092da: f06f 0202 mvn.w r2, #2
  2736. 80092de: 611a str r2, [r3, #16]
  2737. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2738. 80092e0: 2201 movs r2, #1
  2739. /* Input capture event */
  2740. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2741. 80092e2: 699b ldr r3, [r3, #24]
  2742. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2743. 80092e4: 7702 strb r2, [r0, #28]
  2744. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2745. 80092e6: 079b lsls r3, r3, #30
  2746. 80092e8: d077 beq.n 80093da <HAL_TIM_IRQHandler+0x112>
  2747. {
  2748. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2749. htim->IC_CaptureCallback(htim);
  2750. #else
  2751. HAL_TIM_IC_CaptureCallback(htim);
  2752. 80092ea: f7ff ffea bl 80092c2 <HAL_TIM_IC_CaptureCallback>
  2753. #else
  2754. HAL_TIM_OC_DelayElapsedCallback(htim);
  2755. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2756. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2757. }
  2758. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2759. 80092ee: 2300 movs r3, #0
  2760. 80092f0: 7723 strb r3, [r4, #28]
  2761. }
  2762. }
  2763. }
  2764. /* Capture compare 2 event */
  2765. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2766. 80092f2: 6823 ldr r3, [r4, #0]
  2767. 80092f4: 691a ldr r2, [r3, #16]
  2768. 80092f6: 0750 lsls r0, r2, #29
  2769. 80092f8: d510 bpl.n 800931c <HAL_TIM_IRQHandler+0x54>
  2770. {
  2771. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) != RESET)
  2772. 80092fa: 68da ldr r2, [r3, #12]
  2773. 80092fc: 0751 lsls r1, r2, #29
  2774. 80092fe: d50d bpl.n 800931c <HAL_TIM_IRQHandler+0x54>
  2775. {
  2776. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2777. 8009300: f06f 0204 mvn.w r2, #4
  2778. 8009304: 611a str r2, [r3, #16]
  2779. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2780. 8009306: 2202 movs r2, #2
  2781. /* Input capture event */
  2782. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2783. 8009308: 699b ldr r3, [r3, #24]
  2784. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2785. 800930a: 7722 strb r2, [r4, #28]
  2786. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2787. 800930c: f413 7f40 tst.w r3, #768 ; 0x300
  2788. {
  2789. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2790. htim->IC_CaptureCallback(htim);
  2791. #else
  2792. HAL_TIM_IC_CaptureCallback(htim);
  2793. 8009310: 4620 mov r0, r4
  2794. if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2795. 8009312: d068 beq.n 80093e6 <HAL_TIM_IRQHandler+0x11e>
  2796. HAL_TIM_IC_CaptureCallback(htim);
  2797. 8009314: f7ff ffd5 bl 80092c2 <HAL_TIM_IC_CaptureCallback>
  2798. #else
  2799. HAL_TIM_OC_DelayElapsedCallback(htim);
  2800. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2801. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2802. }
  2803. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2804. 8009318: 2300 movs r3, #0
  2805. 800931a: 7723 strb r3, [r4, #28]
  2806. }
  2807. }
  2808. /* Capture compare 3 event */
  2809. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2810. 800931c: 6823 ldr r3, [r4, #0]
  2811. 800931e: 691a ldr r2, [r3, #16]
  2812. 8009320: 0712 lsls r2, r2, #28
  2813. 8009322: d50f bpl.n 8009344 <HAL_TIM_IRQHandler+0x7c>
  2814. {
  2815. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) != RESET)
  2816. 8009324: 68da ldr r2, [r3, #12]
  2817. 8009326: 0710 lsls r0, r2, #28
  2818. 8009328: d50c bpl.n 8009344 <HAL_TIM_IRQHandler+0x7c>
  2819. {
  2820. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2821. 800932a: f06f 0208 mvn.w r2, #8
  2822. 800932e: 611a str r2, [r3, #16]
  2823. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2824. 8009330: 2204 movs r2, #4
  2825. /* Input capture event */
  2826. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2827. 8009332: 69db ldr r3, [r3, #28]
  2828. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2829. 8009334: 7722 strb r2, [r4, #28]
  2830. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2831. 8009336: 0799 lsls r1, r3, #30
  2832. {
  2833. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2834. htim->IC_CaptureCallback(htim);
  2835. #else
  2836. HAL_TIM_IC_CaptureCallback(htim);
  2837. 8009338: 4620 mov r0, r4
  2838. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2839. 800933a: d05a beq.n 80093f2 <HAL_TIM_IRQHandler+0x12a>
  2840. HAL_TIM_IC_CaptureCallback(htim);
  2841. 800933c: f7ff ffc1 bl 80092c2 <HAL_TIM_IC_CaptureCallback>
  2842. #else
  2843. HAL_TIM_OC_DelayElapsedCallback(htim);
  2844. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2845. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2846. }
  2847. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2848. 8009340: 2300 movs r3, #0
  2849. 8009342: 7723 strb r3, [r4, #28]
  2850. }
  2851. }
  2852. /* Capture compare 4 event */
  2853. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2854. 8009344: 6823 ldr r3, [r4, #0]
  2855. 8009346: 691a ldr r2, [r3, #16]
  2856. 8009348: 06d2 lsls r2, r2, #27
  2857. 800934a: d510 bpl.n 800936e <HAL_TIM_IRQHandler+0xa6>
  2858. {
  2859. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) != RESET)
  2860. 800934c: 68da ldr r2, [r3, #12]
  2861. 800934e: 06d0 lsls r0, r2, #27
  2862. 8009350: d50d bpl.n 800936e <HAL_TIM_IRQHandler+0xa6>
  2863. {
  2864. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2865. 8009352: f06f 0210 mvn.w r2, #16
  2866. 8009356: 611a str r2, [r3, #16]
  2867. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2868. 8009358: 2208 movs r2, #8
  2869. /* Input capture event */
  2870. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2871. 800935a: 69db ldr r3, [r3, #28]
  2872. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2873. 800935c: 7722 strb r2, [r4, #28]
  2874. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2875. 800935e: f413 7f40 tst.w r3, #768 ; 0x300
  2876. {
  2877. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2878. htim->IC_CaptureCallback(htim);
  2879. #else
  2880. HAL_TIM_IC_CaptureCallback(htim);
  2881. 8009362: 4620 mov r0, r4
  2882. if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2883. 8009364: d04b beq.n 80093fe <HAL_TIM_IRQHandler+0x136>
  2884. HAL_TIM_IC_CaptureCallback(htim);
  2885. 8009366: f7ff ffac bl 80092c2 <HAL_TIM_IC_CaptureCallback>
  2886. #else
  2887. HAL_TIM_OC_DelayElapsedCallback(htim);
  2888. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2889. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2890. }
  2891. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2892. 800936a: 2300 movs r3, #0
  2893. 800936c: 7723 strb r3, [r4, #28]
  2894. }
  2895. }
  2896. /* TIM Update event */
  2897. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2898. 800936e: 6823 ldr r3, [r4, #0]
  2899. 8009370: 691a ldr r2, [r3, #16]
  2900. 8009372: 07d1 lsls r1, r2, #31
  2901. 8009374: d508 bpl.n 8009388 <HAL_TIM_IRQHandler+0xc0>
  2902. {
  2903. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) != RESET)
  2904. 8009376: 68da ldr r2, [r3, #12]
  2905. 8009378: 07d2 lsls r2, r2, #31
  2906. 800937a: d505 bpl.n 8009388 <HAL_TIM_IRQHandler+0xc0>
  2907. {
  2908. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2909. 800937c: f06f 0201 mvn.w r2, #1
  2910. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2911. htim->PeriodElapsedCallback(htim);
  2912. #else
  2913. HAL_TIM_PeriodElapsedCallback(htim);
  2914. 8009380: 4620 mov r0, r4
  2915. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2916. 8009382: 611a str r2, [r3, #16]
  2917. HAL_TIM_PeriodElapsedCallback(htim);
  2918. 8009384: f000 fbb8 bl 8009af8 <HAL_TIM_PeriodElapsedCallback>
  2919. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2920. }
  2921. }
  2922. /* TIM Break input event */
  2923. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2924. 8009388: 6823 ldr r3, [r4, #0]
  2925. 800938a: 691a ldr r2, [r3, #16]
  2926. 800938c: 0610 lsls r0, r2, #24
  2927. 800938e: d508 bpl.n 80093a2 <HAL_TIM_IRQHandler+0xda>
  2928. {
  2929. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) != RESET)
  2930. 8009390: 68da ldr r2, [r3, #12]
  2931. 8009392: 0611 lsls r1, r2, #24
  2932. 8009394: d505 bpl.n 80093a2 <HAL_TIM_IRQHandler+0xda>
  2933. {
  2934. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2935. 8009396: f06f 0280 mvn.w r2, #128 ; 0x80
  2936. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2937. htim->BreakCallback(htim);
  2938. #else
  2939. HAL_TIMEx_BreakCallback(htim);
  2940. 800939a: 4620 mov r0, r4
  2941. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2942. 800939c: 611a str r2, [r3, #16]
  2943. HAL_TIMEx_BreakCallback(htim);
  2944. 800939e: f000 f8ba bl 8009516 <HAL_TIMEx_BreakCallback>
  2945. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2946. }
  2947. }
  2948. /* TIM Trigger detection event */
  2949. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2950. 80093a2: 6823 ldr r3, [r4, #0]
  2951. 80093a4: 691a ldr r2, [r3, #16]
  2952. 80093a6: 0652 lsls r2, r2, #25
  2953. 80093a8: d508 bpl.n 80093bc <HAL_TIM_IRQHandler+0xf4>
  2954. {
  2955. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) != RESET)
  2956. 80093aa: 68da ldr r2, [r3, #12]
  2957. 80093ac: 0650 lsls r0, r2, #25
  2958. 80093ae: d505 bpl.n 80093bc <HAL_TIM_IRQHandler+0xf4>
  2959. {
  2960. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2961. 80093b0: f06f 0240 mvn.w r2, #64 ; 0x40
  2962. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2963. htim->TriggerCallback(htim);
  2964. #else
  2965. HAL_TIM_TriggerCallback(htim);
  2966. 80093b4: 4620 mov r0, r4
  2967. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2968. 80093b6: 611a str r2, [r3, #16]
  2969. HAL_TIM_TriggerCallback(htim);
  2970. 80093b8: f7ff ff85 bl 80092c6 <HAL_TIM_TriggerCallback>
  2971. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2972. }
  2973. }
  2974. /* TIM commutation event */
  2975. if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2976. 80093bc: 6823 ldr r3, [r4, #0]
  2977. 80093be: 691a ldr r2, [r3, #16]
  2978. 80093c0: 0691 lsls r1, r2, #26
  2979. 80093c2: d522 bpl.n 800940a <HAL_TIM_IRQHandler+0x142>
  2980. {
  2981. if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) != RESET)
  2982. 80093c4: 68da ldr r2, [r3, #12]
  2983. 80093c6: 0692 lsls r2, r2, #26
  2984. 80093c8: d51f bpl.n 800940a <HAL_TIM_IRQHandler+0x142>
  2985. {
  2986. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2987. 80093ca: f06f 0220 mvn.w r2, #32
  2988. #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1)
  2989. htim->CommutationCallback(htim);
  2990. #else
  2991. HAL_TIMEx_CommutCallback(htim);
  2992. 80093ce: 4620 mov r0, r4
  2993. #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */
  2994. }
  2995. }
  2996. }
  2997. 80093d0: e8bd 4010 ldmia.w sp!, {r4, lr}
  2998. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2999. 80093d4: 611a str r2, [r3, #16]
  3000. HAL_TIMEx_CommutCallback(htim);
  3001. 80093d6: f000 b89d b.w 8009514 <HAL_TIMEx_CommutCallback>
  3002. HAL_TIM_OC_DelayElapsedCallback(htim);
  3003. 80093da: f7ff ff71 bl 80092c0 <HAL_TIM_OC_DelayElapsedCallback>
  3004. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3005. 80093de: 4620 mov r0, r4
  3006. 80093e0: f7ff ff70 bl 80092c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3007. 80093e4: e783 b.n 80092ee <HAL_TIM_IRQHandler+0x26>
  3008. HAL_TIM_OC_DelayElapsedCallback(htim);
  3009. 80093e6: f7ff ff6b bl 80092c0 <HAL_TIM_OC_DelayElapsedCallback>
  3010. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3011. 80093ea: 4620 mov r0, r4
  3012. 80093ec: f7ff ff6a bl 80092c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3013. 80093f0: e792 b.n 8009318 <HAL_TIM_IRQHandler+0x50>
  3014. HAL_TIM_OC_DelayElapsedCallback(htim);
  3015. 80093f2: f7ff ff65 bl 80092c0 <HAL_TIM_OC_DelayElapsedCallback>
  3016. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3017. 80093f6: 4620 mov r0, r4
  3018. 80093f8: f7ff ff64 bl 80092c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3019. 80093fc: e7a0 b.n 8009340 <HAL_TIM_IRQHandler+0x78>
  3020. HAL_TIM_OC_DelayElapsedCallback(htim);
  3021. 80093fe: f7ff ff5f bl 80092c0 <HAL_TIM_OC_DelayElapsedCallback>
  3022. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3023. 8009402: 4620 mov r0, r4
  3024. 8009404: f7ff ff5e bl 80092c4 <HAL_TIM_PWM_PulseFinishedCallback>
  3025. 8009408: e7af b.n 800936a <HAL_TIM_IRQHandler+0xa2>
  3026. 800940a: bd10 pop {r4, pc}
  3027. 0800940c <TIM_Base_SetConfig>:
  3028. {
  3029. uint32_t tmpcr1;
  3030. tmpcr1 = TIMx->CR1;
  3031. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  3032. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3033. 800940c: 4a24 ldr r2, [pc, #144] ; (80094a0 <TIM_Base_SetConfig+0x94>)
  3034. tmpcr1 = TIMx->CR1;
  3035. 800940e: 6803 ldr r3, [r0, #0]
  3036. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3037. 8009410: 4290 cmp r0, r2
  3038. 8009412: d012 beq.n 800943a <TIM_Base_SetConfig+0x2e>
  3039. 8009414: f502 6200 add.w r2, r2, #2048 ; 0x800
  3040. 8009418: 4290 cmp r0, r2
  3041. 800941a: d00e beq.n 800943a <TIM_Base_SetConfig+0x2e>
  3042. 800941c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3043. 8009420: d00b beq.n 800943a <TIM_Base_SetConfig+0x2e>
  3044. 8009422: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3045. 8009426: 4290 cmp r0, r2
  3046. 8009428: d007 beq.n 800943a <TIM_Base_SetConfig+0x2e>
  3047. 800942a: f502 6280 add.w r2, r2, #1024 ; 0x400
  3048. 800942e: 4290 cmp r0, r2
  3049. 8009430: d003 beq.n 800943a <TIM_Base_SetConfig+0x2e>
  3050. 8009432: f502 6280 add.w r2, r2, #1024 ; 0x400
  3051. 8009436: 4290 cmp r0, r2
  3052. 8009438: d11d bne.n 8009476 <TIM_Base_SetConfig+0x6a>
  3053. {
  3054. /* Select the Counter Mode */
  3055. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3056. tmpcr1 |= Structure->CounterMode;
  3057. 800943a: 684a ldr r2, [r1, #4]
  3058. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3059. 800943c: f023 0370 bic.w r3, r3, #112 ; 0x70
  3060. tmpcr1 |= Structure->CounterMode;
  3061. 8009440: 4313 orrs r3, r2
  3062. }
  3063. if (IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  3064. 8009442: 4a17 ldr r2, [pc, #92] ; (80094a0 <TIM_Base_SetConfig+0x94>)
  3065. 8009444: 4290 cmp r0, r2
  3066. 8009446: d012 beq.n 800946e <TIM_Base_SetConfig+0x62>
  3067. 8009448: f502 6200 add.w r2, r2, #2048 ; 0x800
  3068. 800944c: 4290 cmp r0, r2
  3069. 800944e: d00e beq.n 800946e <TIM_Base_SetConfig+0x62>
  3070. 8009450: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3071. 8009454: d00b beq.n 800946e <TIM_Base_SetConfig+0x62>
  3072. 8009456: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3073. 800945a: 4290 cmp r0, r2
  3074. 800945c: d007 beq.n 800946e <TIM_Base_SetConfig+0x62>
  3075. 800945e: f502 6280 add.w r2, r2, #1024 ; 0x400
  3076. 8009462: 4290 cmp r0, r2
  3077. 8009464: d003 beq.n 800946e <TIM_Base_SetConfig+0x62>
  3078. 8009466: f502 6280 add.w r2, r2, #1024 ; 0x400
  3079. 800946a: 4290 cmp r0, r2
  3080. 800946c: d103 bne.n 8009476 <TIM_Base_SetConfig+0x6a>
  3081. {
  3082. /* Set the clock division */
  3083. tmpcr1 &= ~TIM_CR1_CKD;
  3084. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  3085. 800946e: 68ca ldr r2, [r1, #12]
  3086. tmpcr1 &= ~TIM_CR1_CKD;
  3087. 8009470: f423 7340 bic.w r3, r3, #768 ; 0x300
  3088. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  3089. 8009474: 4313 orrs r3, r2
  3090. }
  3091. /* Set the auto-reload preload */
  3092. MODIFY_REG(tmpcr1, TIM_CR1_ARPE, Structure->AutoReloadPreload);
  3093. 8009476: 694a ldr r2, [r1, #20]
  3094. 8009478: f023 0380 bic.w r3, r3, #128 ; 0x80
  3095. 800947c: 4313 orrs r3, r2
  3096. TIMx->CR1 = tmpcr1;
  3097. 800947e: 6003 str r3, [r0, #0]
  3098. /* Set the Autoreload value */
  3099. TIMx->ARR = (uint32_t)Structure->Period ;
  3100. 8009480: 688b ldr r3, [r1, #8]
  3101. 8009482: 62c3 str r3, [r0, #44] ; 0x2c
  3102. /* Set the Prescaler value */
  3103. TIMx->PSC = Structure->Prescaler;
  3104. 8009484: 680b ldr r3, [r1, #0]
  3105. 8009486: 6283 str r3, [r0, #40] ; 0x28
  3106. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  3107. 8009488: 4b05 ldr r3, [pc, #20] ; (80094a0 <TIM_Base_SetConfig+0x94>)
  3108. 800948a: 4298 cmp r0, r3
  3109. 800948c: d003 beq.n 8009496 <TIM_Base_SetConfig+0x8a>
  3110. 800948e: f503 6300 add.w r3, r3, #2048 ; 0x800
  3111. 8009492: 4298 cmp r0, r3
  3112. 8009494: d101 bne.n 800949a <TIM_Base_SetConfig+0x8e>
  3113. {
  3114. /* Set the Repetition Counter value */
  3115. TIMx->RCR = Structure->RepetitionCounter;
  3116. 8009496: 690b ldr r3, [r1, #16]
  3117. 8009498: 6303 str r3, [r0, #48] ; 0x30
  3118. }
  3119. /* Generate an update event to reload the Prescaler
  3120. and the repetition counter (only for advanced timer) value immediately */
  3121. TIMx->EGR = TIM_EGR_UG;
  3122. 800949a: 2301 movs r3, #1
  3123. 800949c: 6143 str r3, [r0, #20]
  3124. 800949e: 4770 bx lr
  3125. 80094a0: 40012c00 .word 0x40012c00
  3126. 080094a4 <HAL_TIM_Base_Init>:
  3127. {
  3128. 80094a4: b510 push {r4, lr}
  3129. if (htim == NULL)
  3130. 80094a6: 4604 mov r4, r0
  3131. 80094a8: b1a0 cbz r0, 80094d4 <HAL_TIM_Base_Init+0x30>
  3132. if (htim->State == HAL_TIM_STATE_RESET)
  3133. 80094aa: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  3134. 80094ae: f003 02ff and.w r2, r3, #255 ; 0xff
  3135. 80094b2: b91b cbnz r3, 80094bc <HAL_TIM_Base_Init+0x18>
  3136. htim->Lock = HAL_UNLOCKED;
  3137. 80094b4: f880 203c strb.w r2, [r0, #60] ; 0x3c
  3138. HAL_TIM_Base_MspInit(htim);
  3139. 80094b8: f000 fe0a bl 800a0d0 <HAL_TIM_Base_MspInit>
  3140. htim->State = HAL_TIM_STATE_BUSY;
  3141. 80094bc: 2302 movs r3, #2
  3142. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  3143. 80094be: 6820 ldr r0, [r4, #0]
  3144. htim->State = HAL_TIM_STATE_BUSY;
  3145. 80094c0: f884 303d strb.w r3, [r4, #61] ; 0x3d
  3146. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  3147. 80094c4: 1d21 adds r1, r4, #4
  3148. 80094c6: f7ff ffa1 bl 800940c <TIM_Base_SetConfig>
  3149. htim->State = HAL_TIM_STATE_READY;
  3150. 80094ca: 2301 movs r3, #1
  3151. return HAL_OK;
  3152. 80094cc: 2000 movs r0, #0
  3153. htim->State = HAL_TIM_STATE_READY;
  3154. 80094ce: f884 303d strb.w r3, [r4, #61] ; 0x3d
  3155. return HAL_OK;
  3156. 80094d2: bd10 pop {r4, pc}
  3157. return HAL_ERROR;
  3158. 80094d4: 2001 movs r0, #1
  3159. }
  3160. 80094d6: bd10 pop {r4, pc}
  3161. 080094d8 <HAL_TIMEx_MasterConfigSynchronization>:
  3162. assert_param(IS_TIM_SYNCHRO_INSTANCE(htim->Instance));
  3163. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  3164. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  3165. /* Check input state */
  3166. __HAL_LOCK(htim);
  3167. 80094d8: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  3168. {
  3169. 80094dc: b530 push {r4, r5, lr}
  3170. __HAL_LOCK(htim);
  3171. 80094de: 2b01 cmp r3, #1
  3172. 80094e0: f04f 0302 mov.w r3, #2
  3173. 80094e4: d014 beq.n 8009510 <HAL_TIMEx_MasterConfigSynchronization+0x38>
  3174. /* Change the handler state */
  3175. htim->State = HAL_TIM_STATE_BUSY;
  3176. /* Get the TIMx CR2 register value */
  3177. tmpcr2 = htim->Instance->CR2;
  3178. 80094e6: 6804 ldr r4, [r0, #0]
  3179. htim->State = HAL_TIM_STATE_BUSY;
  3180. 80094e8: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3181. tmpcr2 = htim->Instance->CR2;
  3182. 80094ec: 6862 ldr r2, [r4, #4]
  3183. /* Get the TIMx SMCR register value */
  3184. tmpsmcr = htim->Instance->SMCR;
  3185. 80094ee: 68a3 ldr r3, [r4, #8]
  3186. /* Reset the MMS Bits */
  3187. tmpcr2 &= ~TIM_CR2_MMS;
  3188. /* Select the TRGO source */
  3189. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  3190. 80094f0: 680d ldr r5, [r1, #0]
  3191. /* Reset the MSM Bit */
  3192. tmpsmcr &= ~TIM_SMCR_MSM;
  3193. /* Set master mode */
  3194. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  3195. 80094f2: 6849 ldr r1, [r1, #4]
  3196. tmpcr2 &= ~TIM_CR2_MMS;
  3197. 80094f4: f022 0270 bic.w r2, r2, #112 ; 0x70
  3198. tmpsmcr &= ~TIM_SMCR_MSM;
  3199. 80094f8: f023 0380 bic.w r3, r3, #128 ; 0x80
  3200. tmpsmcr |= sMasterConfig->MasterSlaveMode;
  3201. 80094fc: 430b orrs r3, r1
  3202. tmpcr2 |= sMasterConfig->MasterOutputTrigger;
  3203. 80094fe: 432a orrs r2, r5
  3204. /* Update TIMx CR2 */
  3205. htim->Instance->CR2 = tmpcr2;
  3206. 8009500: 6062 str r2, [r4, #4]
  3207. /* Update TIMx SMCR */
  3208. htim->Instance->SMCR = tmpsmcr;
  3209. 8009502: 60a3 str r3, [r4, #8]
  3210. /* Change the htim state */
  3211. htim->State = HAL_TIM_STATE_READY;
  3212. 8009504: 2301 movs r3, #1
  3213. 8009506: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3214. __HAL_UNLOCK(htim);
  3215. 800950a: 2300 movs r3, #0
  3216. 800950c: f880 303c strb.w r3, [r0, #60] ; 0x3c
  3217. __HAL_LOCK(htim);
  3218. 8009510: 4618 mov r0, r3
  3219. return HAL_OK;
  3220. }
  3221. 8009512: bd30 pop {r4, r5, pc}
  3222. 08009514 <HAL_TIMEx_CommutCallback>:
  3223. 8009514: 4770 bx lr
  3224. 08009516 <HAL_TIMEx_BreakCallback>:
  3225. * @brief Hall Break detection callback in non-blocking mode
  3226. * @param htim TIM handle
  3227. * @retval None
  3228. */
  3229. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3230. {
  3231. 8009516: 4770 bx lr
  3232. 08009518 <UART_EndRxTransfer>:
  3233. * @retval None
  3234. */
  3235. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3236. {
  3237. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3238. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3239. 8009518: 6803 ldr r3, [r0, #0]
  3240. 800951a: 68da ldr r2, [r3, #12]
  3241. 800951c: f422 7290 bic.w r2, r2, #288 ; 0x120
  3242. 8009520: 60da str r2, [r3, #12]
  3243. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3244. 8009522: 695a ldr r2, [r3, #20]
  3245. 8009524: f022 0201 bic.w r2, r2, #1
  3246. 8009528: 615a str r2, [r3, #20]
  3247. /* At end of Rx process, restore huart->RxState to Ready */
  3248. huart->RxState = HAL_UART_STATE_READY;
  3249. 800952a: 2320 movs r3, #32
  3250. 800952c: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3251. 8009530: 4770 bx lr
  3252. ...
  3253. 08009534 <UART_SetConfig>:
  3254. * @param huart Pointer to a UART_HandleTypeDef structure that contains
  3255. * the configuration information for the specified UART module.
  3256. * @retval None
  3257. */
  3258. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3259. {
  3260. 8009534: b538 push {r3, r4, r5, lr}
  3261. 8009536: 4605 mov r5, r0
  3262. assert_param(IS_UART_MODE(huart->Init.Mode));
  3263. /*-------------------------- USART CR2 Configuration -----------------------*/
  3264. /* Configure the UART Stop Bits: Set STOP[13:12] bits
  3265. according to huart->Init.StopBits value */
  3266. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3267. 8009538: 6803 ldr r3, [r0, #0]
  3268. 800953a: 68c1 ldr r1, [r0, #12]
  3269. 800953c: 691a ldr r2, [r3, #16]
  3270. 800953e: 2419 movs r4, #25
  3271. 8009540: f422 5240 bic.w r2, r2, #12288 ; 0x3000
  3272. 8009544: 430a orrs r2, r1
  3273. 8009546: 611a str r2, [r3, #16]
  3274. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3275. MODIFY_REG(huart->Instance->CR1,
  3276. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3277. tmpreg);
  3278. #else
  3279. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3280. 8009548: 6882 ldr r2, [r0, #8]
  3281. 800954a: 6900 ldr r0, [r0, #16]
  3282. MODIFY_REG(huart->Instance->CR1,
  3283. 800954c: 68d9 ldr r1, [r3, #12]
  3284. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3285. 800954e: 4302 orrs r2, r0
  3286. 8009550: 6968 ldr r0, [r5, #20]
  3287. MODIFY_REG(huart->Instance->CR1,
  3288. 8009552: f421 51b0 bic.w r1, r1, #5632 ; 0x1600
  3289. 8009556: f021 010c bic.w r1, r1, #12
  3290. tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3291. 800955a: 4302 orrs r2, r0
  3292. MODIFY_REG(huart->Instance->CR1,
  3293. 800955c: 430a orrs r2, r1
  3294. 800955e: 60da str r2, [r3, #12]
  3295. tmpreg);
  3296. #endif /* USART_CR1_OVER8 */
  3297. /*-------------------------- USART CR3 Configuration -----------------------*/
  3298. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3299. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3300. 8009560: 695a ldr r2, [r3, #20]
  3301. 8009562: 69a9 ldr r1, [r5, #24]
  3302. 8009564: f422 7240 bic.w r2, r2, #768 ; 0x300
  3303. 8009568: 430a orrs r2, r1
  3304. 800956a: 615a str r2, [r3, #20]
  3305. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  3306. }
  3307. }
  3308. #else
  3309. /*-------------------------- USART BRR Configuration ---------------------*/
  3310. if(huart->Instance == USART1)
  3311. 800956c: 4a0d ldr r2, [pc, #52] ; (80095a4 <UART_SetConfig+0x70>)
  3312. 800956e: 4293 cmp r3, r2
  3313. 8009570: d114 bne.n 800959c <UART_SetConfig+0x68>
  3314. {
  3315. pclk = HAL_RCC_GetPCLK2Freq();
  3316. 8009572: f7ff fe0d bl 8009190 <HAL_RCC_GetPCLK2Freq>
  3317. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  3318. }
  3319. else
  3320. {
  3321. pclk = HAL_RCC_GetPCLK1Freq();
  3322. huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate);
  3323. 8009576: 4360 muls r0, r4
  3324. 8009578: 686c ldr r4, [r5, #4]
  3325. 800957a: 2264 movs r2, #100 ; 0x64
  3326. 800957c: 00a4 lsls r4, r4, #2
  3327. 800957e: fbb0 f0f4 udiv r0, r0, r4
  3328. 8009582: fbb0 f4f2 udiv r4, r0, r2
  3329. 8009586: fb02 0314 mls r3, r2, r4, r0
  3330. 800958a: 011b lsls r3, r3, #4
  3331. 800958c: 3332 adds r3, #50 ; 0x32
  3332. 800958e: fbb3 f3f2 udiv r3, r3, r2
  3333. 8009592: 6829 ldr r1, [r5, #0]
  3334. 8009594: eb03 1304 add.w r3, r3, r4, lsl #4
  3335. 8009598: 608b str r3, [r1, #8]
  3336. 800959a: bd38 pop {r3, r4, r5, pc}
  3337. pclk = HAL_RCC_GetPCLK1Freq();
  3338. 800959c: f7ff fde8 bl 8009170 <HAL_RCC_GetPCLK1Freq>
  3339. 80095a0: e7e9 b.n 8009576 <UART_SetConfig+0x42>
  3340. 80095a2: bf00 nop
  3341. 80095a4: 40013800 .word 0x40013800
  3342. 080095a8 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3343. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3344. 80095a8: b5f8 push {r3, r4, r5, r6, r7, lr}
  3345. 80095aa: 4604 mov r4, r0
  3346. 80095ac: 460e mov r6, r1
  3347. 80095ae: 4617 mov r7, r2
  3348. 80095b0: 461d mov r5, r3
  3349. while ((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3350. 80095b2: 6821 ldr r1, [r4, #0]
  3351. 80095b4: 680b ldr r3, [r1, #0]
  3352. 80095b6: ea36 0303 bics.w r3, r6, r3
  3353. 80095ba: d101 bne.n 80095c0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3354. return HAL_OK;
  3355. 80095bc: 2000 movs r0, #0
  3356. }
  3357. 80095be: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3358. if (Timeout != HAL_MAX_DELAY)
  3359. 80095c0: 1c6b adds r3, r5, #1
  3360. 80095c2: d0f7 beq.n 80095b4 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3361. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  3362. 80095c4: b995 cbnz r5, 80095ec <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3363. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3364. 80095c6: 6823 ldr r3, [r4, #0]
  3365. __HAL_UNLOCK(huart);
  3366. 80095c8: 2003 movs r0, #3
  3367. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3368. 80095ca: 68da ldr r2, [r3, #12]
  3369. 80095cc: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3370. 80095d0: 60da str r2, [r3, #12]
  3371. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3372. 80095d2: 695a ldr r2, [r3, #20]
  3373. 80095d4: f022 0201 bic.w r2, r2, #1
  3374. 80095d8: 615a str r2, [r3, #20]
  3375. huart->gState = HAL_UART_STATE_READY;
  3376. 80095da: 2320 movs r3, #32
  3377. 80095dc: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3378. huart->RxState = HAL_UART_STATE_READY;
  3379. 80095e0: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3380. __HAL_UNLOCK(huart);
  3381. 80095e4: 2300 movs r3, #0
  3382. 80095e6: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3383. 80095ea: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3384. if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout))
  3385. 80095ec: f7fe fe5c bl 80082a8 <HAL_GetTick>
  3386. 80095f0: 1bc0 subs r0, r0, r7
  3387. 80095f2: 4285 cmp r5, r0
  3388. 80095f4: d2dd bcs.n 80095b2 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3389. 80095f6: e7e6 b.n 80095c6 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3390. 080095f8 <HAL_UART_Init>:
  3391. {
  3392. 80095f8: b510 push {r4, lr}
  3393. if (huart == NULL)
  3394. 80095fa: 4604 mov r4, r0
  3395. 80095fc: b340 cbz r0, 8009650 <HAL_UART_Init+0x58>
  3396. if (huart->gState == HAL_UART_STATE_RESET)
  3397. 80095fe: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3398. 8009602: f003 02ff and.w r2, r3, #255 ; 0xff
  3399. 8009606: b91b cbnz r3, 8009610 <HAL_UART_Init+0x18>
  3400. huart->Lock = HAL_UNLOCKED;
  3401. 8009608: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3402. HAL_UART_MspInit(huart);
  3403. 800960c: f000 fd74 bl 800a0f8 <HAL_UART_MspInit>
  3404. huart->gState = HAL_UART_STATE_BUSY;
  3405. 8009610: 2324 movs r3, #36 ; 0x24
  3406. __HAL_UART_DISABLE(huart);
  3407. 8009612: 6822 ldr r2, [r4, #0]
  3408. huart->gState = HAL_UART_STATE_BUSY;
  3409. 8009614: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3410. __HAL_UART_DISABLE(huart);
  3411. 8009618: 68d3 ldr r3, [r2, #12]
  3412. UART_SetConfig(huart);
  3413. 800961a: 4620 mov r0, r4
  3414. __HAL_UART_DISABLE(huart);
  3415. 800961c: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3416. 8009620: 60d3 str r3, [r2, #12]
  3417. UART_SetConfig(huart);
  3418. 8009622: f7ff ff87 bl 8009534 <UART_SetConfig>
  3419. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3420. 8009626: 6823 ldr r3, [r4, #0]
  3421. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3422. 8009628: 2000 movs r0, #0
  3423. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3424. 800962a: 691a ldr r2, [r3, #16]
  3425. 800962c: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3426. 8009630: 611a str r2, [r3, #16]
  3427. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3428. 8009632: 695a ldr r2, [r3, #20]
  3429. 8009634: f022 022a bic.w r2, r2, #42 ; 0x2a
  3430. 8009638: 615a str r2, [r3, #20]
  3431. __HAL_UART_ENABLE(huart);
  3432. 800963a: 68da ldr r2, [r3, #12]
  3433. 800963c: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3434. 8009640: 60da str r2, [r3, #12]
  3435. huart->gState = HAL_UART_STATE_READY;
  3436. 8009642: 2320 movs r3, #32
  3437. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3438. 8009644: 63e0 str r0, [r4, #60] ; 0x3c
  3439. huart->gState = HAL_UART_STATE_READY;
  3440. 8009646: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3441. huart->RxState = HAL_UART_STATE_READY;
  3442. 800964a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3443. return HAL_OK;
  3444. 800964e: bd10 pop {r4, pc}
  3445. return HAL_ERROR;
  3446. 8009650: 2001 movs r0, #1
  3447. }
  3448. 8009652: bd10 pop {r4, pc}
  3449. 08009654 <HAL_UART_Transmit>:
  3450. {
  3451. 8009654: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3452. 8009658: 461f mov r7, r3
  3453. if (huart->gState == HAL_UART_STATE_READY)
  3454. 800965a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3455. {
  3456. 800965e: 4604 mov r4, r0
  3457. if (huart->gState == HAL_UART_STATE_READY)
  3458. 8009660: 2b20 cmp r3, #32
  3459. {
  3460. 8009662: 460d mov r5, r1
  3461. 8009664: 4690 mov r8, r2
  3462. if (huart->gState == HAL_UART_STATE_READY)
  3463. 8009666: d14e bne.n 8009706 <HAL_UART_Transmit+0xb2>
  3464. if ((pData == NULL) || (Size == 0U))
  3465. 8009668: 2900 cmp r1, #0
  3466. 800966a: d049 beq.n 8009700 <HAL_UART_Transmit+0xac>
  3467. 800966c: 2a00 cmp r2, #0
  3468. 800966e: d047 beq.n 8009700 <HAL_UART_Transmit+0xac>
  3469. __HAL_LOCK(huart);
  3470. 8009670: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3471. 8009674: 2b01 cmp r3, #1
  3472. 8009676: d046 beq.n 8009706 <HAL_UART_Transmit+0xb2>
  3473. 8009678: 2301 movs r3, #1
  3474. 800967a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3475. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3476. 800967e: 2300 movs r3, #0
  3477. 8009680: 63c3 str r3, [r0, #60] ; 0x3c
  3478. huart->gState = HAL_UART_STATE_BUSY_TX;
  3479. 8009682: 2321 movs r3, #33 ; 0x21
  3480. 8009684: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3481. tickstart = HAL_GetTick();
  3482. 8009688: f7fe fe0e bl 80082a8 <HAL_GetTick>
  3483. 800968c: 4606 mov r6, r0
  3484. huart->TxXferSize = Size;
  3485. 800968e: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3486. huart->TxXferCount = Size;
  3487. 8009692: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3488. while (huart->TxXferCount > 0U)
  3489. 8009696: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3490. 8009698: b29b uxth r3, r3
  3491. 800969a: b96b cbnz r3, 80096b8 <HAL_UART_Transmit+0x64>
  3492. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3493. 800969c: 463b mov r3, r7
  3494. 800969e: 4632 mov r2, r6
  3495. 80096a0: 2140 movs r1, #64 ; 0x40
  3496. 80096a2: 4620 mov r0, r4
  3497. 80096a4: f7ff ff80 bl 80095a8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3498. 80096a8: b9a8 cbnz r0, 80096d6 <HAL_UART_Transmit+0x82>
  3499. huart->gState = HAL_UART_STATE_READY;
  3500. 80096aa: 2320 movs r3, #32
  3501. __HAL_UNLOCK(huart);
  3502. 80096ac: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3503. huart->gState = HAL_UART_STATE_READY;
  3504. 80096b0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3505. return HAL_OK;
  3506. 80096b4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3507. huart->TxXferCount--;
  3508. 80096b8: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3509. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3510. 80096ba: 4632 mov r2, r6
  3511. huart->TxXferCount--;
  3512. 80096bc: 3b01 subs r3, #1
  3513. 80096be: b29b uxth r3, r3
  3514. 80096c0: 84e3 strh r3, [r4, #38] ; 0x26
  3515. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3516. 80096c2: 68a3 ldr r3, [r4, #8]
  3517. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3518. 80096c4: 2180 movs r1, #128 ; 0x80
  3519. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3520. 80096c6: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3521. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3522. 80096ca: 4620 mov r0, r4
  3523. 80096cc: 463b mov r3, r7
  3524. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3525. 80096ce: d10e bne.n 80096ee <HAL_UART_Transmit+0x9a>
  3526. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3527. 80096d0: f7ff ff6a bl 80095a8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3528. 80096d4: b110 cbz r0, 80096dc <HAL_UART_Transmit+0x88>
  3529. return HAL_TIMEOUT;
  3530. 80096d6: 2003 movs r0, #3
  3531. 80096d8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3532. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3533. 80096dc: 882b ldrh r3, [r5, #0]
  3534. 80096de: 6822 ldr r2, [r4, #0]
  3535. 80096e0: f3c3 0308 ubfx r3, r3, #0, #9
  3536. 80096e4: 6053 str r3, [r2, #4]
  3537. if (huart->Init.Parity == UART_PARITY_NONE)
  3538. 80096e6: 6923 ldr r3, [r4, #16]
  3539. 80096e8: b943 cbnz r3, 80096fc <HAL_UART_Transmit+0xa8>
  3540. pData += 2U;
  3541. 80096ea: 3502 adds r5, #2
  3542. 80096ec: e7d3 b.n 8009696 <HAL_UART_Transmit+0x42>
  3543. if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3544. 80096ee: f7ff ff5b bl 80095a8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3545. 80096f2: 2800 cmp r0, #0
  3546. 80096f4: d1ef bne.n 80096d6 <HAL_UART_Transmit+0x82>
  3547. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3548. 80096f6: 6823 ldr r3, [r4, #0]
  3549. 80096f8: 782a ldrb r2, [r5, #0]
  3550. 80096fa: 605a str r2, [r3, #4]
  3551. 80096fc: 3501 adds r5, #1
  3552. 80096fe: e7ca b.n 8009696 <HAL_UART_Transmit+0x42>
  3553. return HAL_ERROR;
  3554. 8009700: 2001 movs r0, #1
  3555. 8009702: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3556. return HAL_BUSY;
  3557. 8009706: 2002 movs r0, #2
  3558. }
  3559. 8009708: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3560. 0800970c <HAL_UART_Transmit_DMA>:
  3561. {
  3562. 800970c: b538 push {r3, r4, r5, lr}
  3563. 800970e: 4604 mov r4, r0
  3564. 8009710: 4613 mov r3, r2
  3565. if (huart->gState == HAL_UART_STATE_READY)
  3566. 8009712: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3567. 8009716: 2a20 cmp r2, #32
  3568. 8009718: d12a bne.n 8009770 <HAL_UART_Transmit_DMA+0x64>
  3569. if ((pData == NULL) || (Size == 0U))
  3570. 800971a: b339 cbz r1, 800976c <HAL_UART_Transmit_DMA+0x60>
  3571. 800971c: b333 cbz r3, 800976c <HAL_UART_Transmit_DMA+0x60>
  3572. __HAL_LOCK(huart);
  3573. 800971e: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  3574. 8009722: 2a01 cmp r2, #1
  3575. 8009724: d024 beq.n 8009770 <HAL_UART_Transmit_DMA+0x64>
  3576. 8009726: 2201 movs r2, #1
  3577. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3578. 8009728: 2500 movs r5, #0
  3579. __HAL_LOCK(huart);
  3580. 800972a: f884 2038 strb.w r2, [r4, #56] ; 0x38
  3581. huart->gState = HAL_UART_STATE_BUSY_TX;
  3582. 800972e: 2221 movs r2, #33 ; 0x21
  3583. huart->TxXferCount = Size;
  3584. 8009730: 84e3 strh r3, [r4, #38] ; 0x26
  3585. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3586. 8009732: 6b20 ldr r0, [r4, #48] ; 0x30
  3587. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3588. 8009734: 63e5 str r5, [r4, #60] ; 0x3c
  3589. huart->gState = HAL_UART_STATE_BUSY_TX;
  3590. 8009736: f884 2039 strb.w r2, [r4, #57] ; 0x39
  3591. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3592. 800973a: 4a0e ldr r2, [pc, #56] ; (8009774 <HAL_UART_Transmit_DMA+0x68>)
  3593. huart->TxXferSize = Size;
  3594. 800973c: 84a3 strh r3, [r4, #36] ; 0x24
  3595. huart->pTxBuffPtr = pData;
  3596. 800973e: 6221 str r1, [r4, #32]
  3597. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3598. 8009740: 6282 str r2, [r0, #40] ; 0x28
  3599. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3600. 8009742: 4a0d ldr r2, [pc, #52] ; (8009778 <HAL_UART_Transmit_DMA+0x6c>)
  3601. huart->hdmatx->XferAbortCallback = NULL;
  3602. 8009744: 6345 str r5, [r0, #52] ; 0x34
  3603. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3604. 8009746: 62c2 str r2, [r0, #44] ; 0x2c
  3605. huart->hdmatx->XferErrorCallback = UART_DMAError;
  3606. 8009748: 4a0c ldr r2, [pc, #48] ; (800977c <HAL_UART_Transmit_DMA+0x70>)
  3607. 800974a: 6302 str r2, [r0, #48] ; 0x30
  3608. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t *)tmp, (uint32_t)&huart->Instance->DR, Size);
  3609. 800974c: 6822 ldr r2, [r4, #0]
  3610. 800974e: 3204 adds r2, #4
  3611. 8009750: f7ff f816 bl 8008780 <HAL_DMA_Start_IT>
  3612. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3613. 8009754: f06f 0240 mvn.w r2, #64 ; 0x40
  3614. 8009758: 6823 ldr r3, [r4, #0]
  3615. return HAL_OK;
  3616. 800975a: 4628 mov r0, r5
  3617. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3618. 800975c: 601a str r2, [r3, #0]
  3619. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3620. 800975e: 695a ldr r2, [r3, #20]
  3621. __HAL_UNLOCK(huart);
  3622. 8009760: f884 5038 strb.w r5, [r4, #56] ; 0x38
  3623. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3624. 8009764: f042 0280 orr.w r2, r2, #128 ; 0x80
  3625. 8009768: 615a str r2, [r3, #20]
  3626. return HAL_OK;
  3627. 800976a: bd38 pop {r3, r4, r5, pc}
  3628. return HAL_ERROR;
  3629. 800976c: 2001 movs r0, #1
  3630. 800976e: bd38 pop {r3, r4, r5, pc}
  3631. return HAL_BUSY;
  3632. 8009770: 2002 movs r0, #2
  3633. }
  3634. 8009772: bd38 pop {r3, r4, r5, pc}
  3635. 8009774: 08009813 .word 0x08009813
  3636. 8009778: 08009841 .word 0x08009841
  3637. 800977c: 0800990d .word 0x0800990d
  3638. 08009780 <HAL_UART_Receive_DMA>:
  3639. {
  3640. 8009780: 4613 mov r3, r2
  3641. if (huart->RxState == HAL_UART_STATE_READY)
  3642. 8009782: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3643. {
  3644. 8009786: b573 push {r0, r1, r4, r5, r6, lr}
  3645. if (huart->RxState == HAL_UART_STATE_READY)
  3646. 8009788: 2a20 cmp r2, #32
  3647. {
  3648. 800978a: 4605 mov r5, r0
  3649. if (huart->RxState == HAL_UART_STATE_READY)
  3650. 800978c: d138 bne.n 8009800 <HAL_UART_Receive_DMA+0x80>
  3651. if ((pData == NULL) || (Size == 0U))
  3652. 800978e: 2900 cmp r1, #0
  3653. 8009790: d034 beq.n 80097fc <HAL_UART_Receive_DMA+0x7c>
  3654. 8009792: 2b00 cmp r3, #0
  3655. 8009794: d032 beq.n 80097fc <HAL_UART_Receive_DMA+0x7c>
  3656. __HAL_LOCK(huart);
  3657. 8009796: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3658. 800979a: 2a01 cmp r2, #1
  3659. 800979c: d030 beq.n 8009800 <HAL_UART_Receive_DMA+0x80>
  3660. 800979e: 2201 movs r2, #1
  3661. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3662. 80097a0: 2400 movs r4, #0
  3663. __HAL_LOCK(huart);
  3664. 80097a2: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3665. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3666. 80097a6: 2222 movs r2, #34 ; 0x22
  3667. huart->pRxBuffPtr = pData;
  3668. 80097a8: 6281 str r1, [r0, #40] ; 0x28
  3669. huart->RxXferSize = Size;
  3670. 80097aa: 8583 strh r3, [r0, #44] ; 0x2c
  3671. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3672. 80097ac: 63c4 str r4, [r0, #60] ; 0x3c
  3673. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3674. 80097ae: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3675. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3676. 80097b2: 6b40 ldr r0, [r0, #52] ; 0x34
  3677. 80097b4: 4a13 ldr r2, [pc, #76] ; (8009804 <HAL_UART_Receive_DMA+0x84>)
  3678. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  3679. 80097b6: 682e ldr r6, [r5, #0]
  3680. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3681. 80097b8: 6282 str r2, [r0, #40] ; 0x28
  3682. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3683. 80097ba: 4a13 ldr r2, [pc, #76] ; (8009808 <HAL_UART_Receive_DMA+0x88>)
  3684. huart->hdmarx->XferAbortCallback = NULL;
  3685. 80097bc: 6344 str r4, [r0, #52] ; 0x34
  3686. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3687. 80097be: 62c2 str r2, [r0, #44] ; 0x2c
  3688. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3689. 80097c0: 4a12 ldr r2, [pc, #72] ; (800980c <HAL_UART_Receive_DMA+0x8c>)
  3690. 80097c2: 6302 str r2, [r0, #48] ; 0x30
  3691. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size);
  3692. 80097c4: 460a mov r2, r1
  3693. 80097c6: 1d31 adds r1, r6, #4
  3694. 80097c8: f7fe ffda bl 8008780 <HAL_DMA_Start_IT>
  3695. return HAL_OK;
  3696. 80097cc: 4620 mov r0, r4
  3697. __HAL_UART_CLEAR_OREFLAG(huart);
  3698. 80097ce: 682b ldr r3, [r5, #0]
  3699. 80097d0: 9401 str r4, [sp, #4]
  3700. 80097d2: 681a ldr r2, [r3, #0]
  3701. 80097d4: 9201 str r2, [sp, #4]
  3702. 80097d6: 685a ldr r2, [r3, #4]
  3703. __HAL_UNLOCK(huart);
  3704. 80097d8: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3705. __HAL_UART_CLEAR_OREFLAG(huart);
  3706. 80097dc: 9201 str r2, [sp, #4]
  3707. 80097de: 9a01 ldr r2, [sp, #4]
  3708. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3709. 80097e0: 68da ldr r2, [r3, #12]
  3710. 80097e2: f442 7280 orr.w r2, r2, #256 ; 0x100
  3711. 80097e6: 60da str r2, [r3, #12]
  3712. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3713. 80097e8: 695a ldr r2, [r3, #20]
  3714. 80097ea: f042 0201 orr.w r2, r2, #1
  3715. 80097ee: 615a str r2, [r3, #20]
  3716. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3717. 80097f0: 695a ldr r2, [r3, #20]
  3718. 80097f2: f042 0240 orr.w r2, r2, #64 ; 0x40
  3719. 80097f6: 615a str r2, [r3, #20]
  3720. }
  3721. 80097f8: b002 add sp, #8
  3722. 80097fa: bd70 pop {r4, r5, r6, pc}
  3723. return HAL_ERROR;
  3724. 80097fc: 2001 movs r0, #1
  3725. 80097fe: e7fb b.n 80097f8 <HAL_UART_Receive_DMA+0x78>
  3726. return HAL_BUSY;
  3727. 8009800: 2002 movs r0, #2
  3728. 8009802: e7f9 b.n 80097f8 <HAL_UART_Receive_DMA+0x78>
  3729. 8009804: 0800984b .word 0x0800984b
  3730. 8009808: 08009901 .word 0x08009901
  3731. 800980c: 0800990d .word 0x0800990d
  3732. 08009810 <HAL_UART_TxCpltCallback>:
  3733. 8009810: 4770 bx lr
  3734. 08009812 <UART_DMATransmitCplt>:
  3735. {
  3736. 8009812: b508 push {r3, lr}
  3737. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3738. 8009814: 6803 ldr r3, [r0, #0]
  3739. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3740. 8009816: 6a42 ldr r2, [r0, #36] ; 0x24
  3741. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3742. 8009818: 681b ldr r3, [r3, #0]
  3743. 800981a: f013 0320 ands.w r3, r3, #32
  3744. 800981e: d10a bne.n 8009836 <UART_DMATransmitCplt+0x24>
  3745. huart->TxXferCount = 0x00U;
  3746. 8009820: 84d3 strh r3, [r2, #38] ; 0x26
  3747. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3748. 8009822: 6813 ldr r3, [r2, #0]
  3749. 8009824: 695a ldr r2, [r3, #20]
  3750. 8009826: f022 0280 bic.w r2, r2, #128 ; 0x80
  3751. 800982a: 615a str r2, [r3, #20]
  3752. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  3753. 800982c: 68da ldr r2, [r3, #12]
  3754. 800982e: f042 0240 orr.w r2, r2, #64 ; 0x40
  3755. 8009832: 60da str r2, [r3, #12]
  3756. 8009834: bd08 pop {r3, pc}
  3757. HAL_UART_TxCpltCallback(huart);
  3758. 8009836: 4610 mov r0, r2
  3759. 8009838: f7ff ffea bl 8009810 <HAL_UART_TxCpltCallback>
  3760. 800983c: bd08 pop {r3, pc}
  3761. 0800983e <HAL_UART_TxHalfCpltCallback>:
  3762. 800983e: 4770 bx lr
  3763. 08009840 <UART_DMATxHalfCplt>:
  3764. {
  3765. 8009840: b508 push {r3, lr}
  3766. HAL_UART_TxHalfCpltCallback(huart);
  3767. 8009842: 6a40 ldr r0, [r0, #36] ; 0x24
  3768. 8009844: f7ff fffb bl 800983e <HAL_UART_TxHalfCpltCallback>
  3769. 8009848: bd08 pop {r3, pc}
  3770. 0800984a <UART_DMAReceiveCplt>:
  3771. {
  3772. 800984a: b508 push {r3, lr}
  3773. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3774. 800984c: 6803 ldr r3, [r0, #0]
  3775. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3776. 800984e: 6a42 ldr r2, [r0, #36] ; 0x24
  3777. if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3778. 8009850: 681b ldr r3, [r3, #0]
  3779. 8009852: f013 0320 ands.w r3, r3, #32
  3780. 8009856: d110 bne.n 800987a <UART_DMAReceiveCplt+0x30>
  3781. huart->RxXferCount = 0U;
  3782. 8009858: 85d3 strh r3, [r2, #46] ; 0x2e
  3783. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3784. 800985a: 6813 ldr r3, [r2, #0]
  3785. 800985c: 68d9 ldr r1, [r3, #12]
  3786. 800985e: f421 7180 bic.w r1, r1, #256 ; 0x100
  3787. 8009862: 60d9 str r1, [r3, #12]
  3788. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3789. 8009864: 6959 ldr r1, [r3, #20]
  3790. 8009866: f021 0101 bic.w r1, r1, #1
  3791. 800986a: 6159 str r1, [r3, #20]
  3792. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3793. 800986c: 6959 ldr r1, [r3, #20]
  3794. 800986e: f021 0140 bic.w r1, r1, #64 ; 0x40
  3795. 8009872: 6159 str r1, [r3, #20]
  3796. huart->RxState = HAL_UART_STATE_READY;
  3797. 8009874: 2320 movs r3, #32
  3798. 8009876: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3799. HAL_UART_RxCpltCallback(huart);
  3800. 800987a: 4610 mov r0, r2
  3801. 800987c: f000 fe10 bl 800a4a0 <HAL_UART_RxCpltCallback>
  3802. 8009880: bd08 pop {r3, pc}
  3803. 08009882 <UART_Receive_IT>:
  3804. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  3805. 8009882: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3806. {
  3807. 8009886: b510 push {r4, lr}
  3808. if (huart->RxState == HAL_UART_STATE_BUSY_RX)
  3809. 8009888: 2b22 cmp r3, #34 ; 0x22
  3810. 800988a: d136 bne.n 80098fa <UART_Receive_IT+0x78>
  3811. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  3812. 800988c: 6883 ldr r3, [r0, #8]
  3813. 800988e: 6901 ldr r1, [r0, #16]
  3814. 8009890: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3815. 8009894: 6802 ldr r2, [r0, #0]
  3816. 8009896: 6a83 ldr r3, [r0, #40] ; 0x28
  3817. 8009898: d123 bne.n 80098e2 <UART_Receive_IT+0x60>
  3818. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3819. 800989a: 6852 ldr r2, [r2, #4]
  3820. if (huart->Init.Parity == UART_PARITY_NONE)
  3821. 800989c: b9e9 cbnz r1, 80098da <UART_Receive_IT+0x58>
  3822. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3823. 800989e: f3c2 0208 ubfx r2, r2, #0, #9
  3824. 80098a2: f823 2b02 strh.w r2, [r3], #2
  3825. huart->pRxBuffPtr += 1U;
  3826. 80098a6: 6283 str r3, [r0, #40] ; 0x28
  3827. if (--huart->RxXferCount == 0U)
  3828. 80098a8: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3829. 80098aa: 3c01 subs r4, #1
  3830. 80098ac: b2a4 uxth r4, r4
  3831. 80098ae: 85c4 strh r4, [r0, #46] ; 0x2e
  3832. 80098b0: b98c cbnz r4, 80098d6 <UART_Receive_IT+0x54>
  3833. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3834. 80098b2: 6803 ldr r3, [r0, #0]
  3835. 80098b4: 68da ldr r2, [r3, #12]
  3836. 80098b6: f022 0220 bic.w r2, r2, #32
  3837. 80098ba: 60da str r2, [r3, #12]
  3838. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3839. 80098bc: 68da ldr r2, [r3, #12]
  3840. 80098be: f422 7280 bic.w r2, r2, #256 ; 0x100
  3841. 80098c2: 60da str r2, [r3, #12]
  3842. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3843. 80098c4: 695a ldr r2, [r3, #20]
  3844. 80098c6: f022 0201 bic.w r2, r2, #1
  3845. 80098ca: 615a str r2, [r3, #20]
  3846. huart->RxState = HAL_UART_STATE_READY;
  3847. 80098cc: 2320 movs r3, #32
  3848. 80098ce: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3849. HAL_UART_RxCpltCallback(huart);
  3850. 80098d2: f000 fde5 bl 800a4a0 <HAL_UART_RxCpltCallback>
  3851. if (--huart->RxXferCount == 0U)
  3852. 80098d6: 2000 movs r0, #0
  3853. }
  3854. 80098d8: bd10 pop {r4, pc}
  3855. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3856. 80098da: b2d2 uxtb r2, r2
  3857. 80098dc: f823 2b01 strh.w r2, [r3], #1
  3858. 80098e0: e7e1 b.n 80098a6 <UART_Receive_IT+0x24>
  3859. if (huart->Init.Parity == UART_PARITY_NONE)
  3860. 80098e2: b921 cbnz r1, 80098ee <UART_Receive_IT+0x6c>
  3861. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3862. 80098e4: 1c59 adds r1, r3, #1
  3863. 80098e6: 6852 ldr r2, [r2, #4]
  3864. 80098e8: 6281 str r1, [r0, #40] ; 0x28
  3865. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3866. 80098ea: 701a strb r2, [r3, #0]
  3867. 80098ec: e7dc b.n 80098a8 <UART_Receive_IT+0x26>
  3868. 80098ee: 6852 ldr r2, [r2, #4]
  3869. 80098f0: 1c59 adds r1, r3, #1
  3870. 80098f2: 6281 str r1, [r0, #40] ; 0x28
  3871. 80098f4: f002 027f and.w r2, r2, #127 ; 0x7f
  3872. 80098f8: e7f7 b.n 80098ea <UART_Receive_IT+0x68>
  3873. return HAL_BUSY;
  3874. 80098fa: 2002 movs r0, #2
  3875. 80098fc: bd10 pop {r4, pc}
  3876. 080098fe <HAL_UART_RxHalfCpltCallback>:
  3877. 80098fe: 4770 bx lr
  3878. 08009900 <UART_DMARxHalfCplt>:
  3879. {
  3880. 8009900: b508 push {r3, lr}
  3881. HAL_UART_RxHalfCpltCallback(huart);
  3882. 8009902: 6a40 ldr r0, [r0, #36] ; 0x24
  3883. 8009904: f7ff fffb bl 80098fe <HAL_UART_RxHalfCpltCallback>
  3884. 8009908: bd08 pop {r3, pc}
  3885. 0800990a <HAL_UART_ErrorCallback>:
  3886. 800990a: 4770 bx lr
  3887. 0800990c <UART_DMAError>:
  3888. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  3889. 800990c: 6a41 ldr r1, [r0, #36] ; 0x24
  3890. {
  3891. 800990e: b508 push {r3, lr}
  3892. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3893. 8009910: 680b ldr r3, [r1, #0]
  3894. 8009912: 695a ldr r2, [r3, #20]
  3895. if ((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3896. 8009914: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3897. 8009918: 2821 cmp r0, #33 ; 0x21
  3898. 800991a: d10a bne.n 8009932 <UART_DMAError+0x26>
  3899. 800991c: 0612 lsls r2, r2, #24
  3900. 800991e: d508 bpl.n 8009932 <UART_DMAError+0x26>
  3901. huart->TxXferCount = 0x00U;
  3902. 8009920: 2200 movs r2, #0
  3903. 8009922: 84ca strh r2, [r1, #38] ; 0x26
  3904. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3905. 8009924: 68da ldr r2, [r3, #12]
  3906. 8009926: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3907. 800992a: 60da str r2, [r3, #12]
  3908. huart->gState = HAL_UART_STATE_READY;
  3909. 800992c: 2220 movs r2, #32
  3910. 800992e: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3911. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3912. 8009932: 695b ldr r3, [r3, #20]
  3913. if ((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3914. 8009934: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3915. 8009938: 2a22 cmp r2, #34 ; 0x22
  3916. 800993a: d106 bne.n 800994a <UART_DMAError+0x3e>
  3917. 800993c: 065b lsls r3, r3, #25
  3918. 800993e: d504 bpl.n 800994a <UART_DMAError+0x3e>
  3919. huart->RxXferCount = 0x00U;
  3920. 8009940: 2300 movs r3, #0
  3921. UART_EndRxTransfer(huart);
  3922. 8009942: 4608 mov r0, r1
  3923. huart->RxXferCount = 0x00U;
  3924. 8009944: 85cb strh r3, [r1, #46] ; 0x2e
  3925. UART_EndRxTransfer(huart);
  3926. 8009946: f7ff fde7 bl 8009518 <UART_EndRxTransfer>
  3927. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3928. 800994a: 6bcb ldr r3, [r1, #60] ; 0x3c
  3929. HAL_UART_ErrorCallback(huart);
  3930. 800994c: 4608 mov r0, r1
  3931. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3932. 800994e: f043 0310 orr.w r3, r3, #16
  3933. 8009952: 63cb str r3, [r1, #60] ; 0x3c
  3934. HAL_UART_ErrorCallback(huart);
  3935. 8009954: f7ff ffd9 bl 800990a <HAL_UART_ErrorCallback>
  3936. 8009958: bd08 pop {r3, pc}
  3937. ...
  3938. 0800995c <HAL_UART_IRQHandler>:
  3939. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3940. 800995c: 6803 ldr r3, [r0, #0]
  3941. {
  3942. 800995e: b570 push {r4, r5, r6, lr}
  3943. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3944. 8009960: 681a ldr r2, [r3, #0]
  3945. {
  3946. 8009962: 4604 mov r4, r0
  3947. if (errorflags == RESET)
  3948. 8009964: 0716 lsls r6, r2, #28
  3949. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3950. 8009966: 68d9 ldr r1, [r3, #12]
  3951. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3952. 8009968: 695d ldr r5, [r3, #20]
  3953. if (errorflags == RESET)
  3954. 800996a: d107 bne.n 800997c <HAL_UART_IRQHandler+0x20>
  3955. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3956. 800996c: 0696 lsls r6, r2, #26
  3957. 800996e: d55a bpl.n 8009a26 <HAL_UART_IRQHandler+0xca>
  3958. 8009970: 068d lsls r5, r1, #26
  3959. 8009972: d558 bpl.n 8009a26 <HAL_UART_IRQHandler+0xca>
  3960. }
  3961. 8009974: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3962. UART_Receive_IT(huart);
  3963. 8009978: f7ff bf83 b.w 8009882 <UART_Receive_IT>
  3964. if ((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3965. 800997c: f015 0501 ands.w r5, r5, #1
  3966. 8009980: d102 bne.n 8009988 <HAL_UART_IRQHandler+0x2c>
  3967. 8009982: f411 7f90 tst.w r1, #288 ; 0x120
  3968. 8009986: d04e beq.n 8009a26 <HAL_UART_IRQHandler+0xca>
  3969. if (((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3970. 8009988: 07d3 lsls r3, r2, #31
  3971. 800998a: d505 bpl.n 8009998 <HAL_UART_IRQHandler+0x3c>
  3972. 800998c: 05ce lsls r6, r1, #23
  3973. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3974. 800998e: bf42 ittt mi
  3975. 8009990: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3976. 8009992: f043 0301 orrmi.w r3, r3, #1
  3977. 8009996: 63e3 strmi r3, [r4, #60] ; 0x3c
  3978. if (((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3979. 8009998: 0750 lsls r0, r2, #29
  3980. 800999a: d504 bpl.n 80099a6 <HAL_UART_IRQHandler+0x4a>
  3981. 800999c: b11d cbz r5, 80099a6 <HAL_UART_IRQHandler+0x4a>
  3982. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3983. 800999e: 6be3 ldr r3, [r4, #60] ; 0x3c
  3984. 80099a0: f043 0302 orr.w r3, r3, #2
  3985. 80099a4: 63e3 str r3, [r4, #60] ; 0x3c
  3986. if (((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3987. 80099a6: 0793 lsls r3, r2, #30
  3988. 80099a8: d504 bpl.n 80099b4 <HAL_UART_IRQHandler+0x58>
  3989. 80099aa: b11d cbz r5, 80099b4 <HAL_UART_IRQHandler+0x58>
  3990. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3991. 80099ac: 6be3 ldr r3, [r4, #60] ; 0x3c
  3992. 80099ae: f043 0304 orr.w r3, r3, #4
  3993. 80099b2: 63e3 str r3, [r4, #60] ; 0x3c
  3994. if (((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3995. 80099b4: 0716 lsls r6, r2, #28
  3996. 80099b6: d504 bpl.n 80099c2 <HAL_UART_IRQHandler+0x66>
  3997. 80099b8: b11d cbz r5, 80099c2 <HAL_UART_IRQHandler+0x66>
  3998. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3999. 80099ba: 6be3 ldr r3, [r4, #60] ; 0x3c
  4000. 80099bc: f043 0308 orr.w r3, r3, #8
  4001. 80099c0: 63e3 str r3, [r4, #60] ; 0x3c
  4002. if (huart->ErrorCode != HAL_UART_ERROR_NONE)
  4003. 80099c2: 6be3 ldr r3, [r4, #60] ; 0x3c
  4004. 80099c4: 2b00 cmp r3, #0
  4005. 80099c6: d066 beq.n 8009a96 <HAL_UART_IRQHandler+0x13a>
  4006. if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4007. 80099c8: 0695 lsls r5, r2, #26
  4008. 80099ca: d504 bpl.n 80099d6 <HAL_UART_IRQHandler+0x7a>
  4009. 80099cc: 0688 lsls r0, r1, #26
  4010. 80099ce: d502 bpl.n 80099d6 <HAL_UART_IRQHandler+0x7a>
  4011. UART_Receive_IT(huart);
  4012. 80099d0: 4620 mov r0, r4
  4013. 80099d2: f7ff ff56 bl 8009882 <UART_Receive_IT>
  4014. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4015. 80099d6: 6823 ldr r3, [r4, #0]
  4016. UART_EndRxTransfer(huart);
  4017. 80099d8: 4620 mov r0, r4
  4018. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4019. 80099da: 695d ldr r5, [r3, #20]
  4020. if (((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  4021. 80099dc: 6be2 ldr r2, [r4, #60] ; 0x3c
  4022. 80099de: 0711 lsls r1, r2, #28
  4023. 80099e0: d402 bmi.n 80099e8 <HAL_UART_IRQHandler+0x8c>
  4024. 80099e2: f015 0540 ands.w r5, r5, #64 ; 0x40
  4025. 80099e6: d01a beq.n 8009a1e <HAL_UART_IRQHandler+0xc2>
  4026. UART_EndRxTransfer(huart);
  4027. 80099e8: f7ff fd96 bl 8009518 <UART_EndRxTransfer>
  4028. if (HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  4029. 80099ec: 6823 ldr r3, [r4, #0]
  4030. 80099ee: 695a ldr r2, [r3, #20]
  4031. 80099f0: 0652 lsls r2, r2, #25
  4032. 80099f2: d510 bpl.n 8009a16 <HAL_UART_IRQHandler+0xba>
  4033. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4034. 80099f4: 695a ldr r2, [r3, #20]
  4035. if (huart->hdmarx != NULL)
  4036. 80099f6: 6b60 ldr r0, [r4, #52] ; 0x34
  4037. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4038. 80099f8: f022 0240 bic.w r2, r2, #64 ; 0x40
  4039. 80099fc: 615a str r2, [r3, #20]
  4040. if (huart->hdmarx != NULL)
  4041. 80099fe: b150 cbz r0, 8009a16 <HAL_UART_IRQHandler+0xba>
  4042. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  4043. 8009a00: 4b25 ldr r3, [pc, #148] ; (8009a98 <HAL_UART_IRQHandler+0x13c>)
  4044. 8009a02: 6343 str r3, [r0, #52] ; 0x34
  4045. if (HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  4046. 8009a04: f7fe fefa bl 80087fc <HAL_DMA_Abort_IT>
  4047. 8009a08: 2800 cmp r0, #0
  4048. 8009a0a: d044 beq.n 8009a96 <HAL_UART_IRQHandler+0x13a>
  4049. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4050. 8009a0c: 6b60 ldr r0, [r4, #52] ; 0x34
  4051. }
  4052. 8009a0e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4053. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4054. 8009a12: 6b43 ldr r3, [r0, #52] ; 0x34
  4055. 8009a14: 4718 bx r3
  4056. HAL_UART_ErrorCallback(huart);
  4057. 8009a16: 4620 mov r0, r4
  4058. 8009a18: f7ff ff77 bl 800990a <HAL_UART_ErrorCallback>
  4059. 8009a1c: bd70 pop {r4, r5, r6, pc}
  4060. HAL_UART_ErrorCallback(huart);
  4061. 8009a1e: f7ff ff74 bl 800990a <HAL_UART_ErrorCallback>
  4062. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4063. 8009a22: 63e5 str r5, [r4, #60] ; 0x3c
  4064. 8009a24: bd70 pop {r4, r5, r6, pc}
  4065. if (((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  4066. 8009a26: 0616 lsls r6, r2, #24
  4067. 8009a28: d527 bpl.n 8009a7a <HAL_UART_IRQHandler+0x11e>
  4068. 8009a2a: 060d lsls r5, r1, #24
  4069. 8009a2c: d525 bpl.n 8009a7a <HAL_UART_IRQHandler+0x11e>
  4070. if (huart->gState == HAL_UART_STATE_BUSY_TX)
  4071. 8009a2e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  4072. 8009a32: 2a21 cmp r2, #33 ; 0x21
  4073. 8009a34: d12f bne.n 8009a96 <HAL_UART_IRQHandler+0x13a>
  4074. if (huart->Init.WordLength == UART_WORDLENGTH_9B)
  4075. 8009a36: 68a2 ldr r2, [r4, #8]
  4076. 8009a38: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  4077. 8009a3c: 6a22 ldr r2, [r4, #32]
  4078. 8009a3e: d117 bne.n 8009a70 <HAL_UART_IRQHandler+0x114>
  4079. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  4080. 8009a40: 8811 ldrh r1, [r2, #0]
  4081. 8009a42: f3c1 0108 ubfx r1, r1, #0, #9
  4082. 8009a46: 6059 str r1, [r3, #4]
  4083. if (huart->Init.Parity == UART_PARITY_NONE)
  4084. 8009a48: 6921 ldr r1, [r4, #16]
  4085. 8009a4a: b979 cbnz r1, 8009a6c <HAL_UART_IRQHandler+0x110>
  4086. huart->pTxBuffPtr += 2U;
  4087. 8009a4c: 3202 adds r2, #2
  4088. huart->pTxBuffPtr += 1U;
  4089. 8009a4e: 6222 str r2, [r4, #32]
  4090. if (--huart->TxXferCount == 0U)
  4091. 8009a50: 8ce2 ldrh r2, [r4, #38] ; 0x26
  4092. 8009a52: 3a01 subs r2, #1
  4093. 8009a54: b292 uxth r2, r2
  4094. 8009a56: 84e2 strh r2, [r4, #38] ; 0x26
  4095. 8009a58: b9ea cbnz r2, 8009a96 <HAL_UART_IRQHandler+0x13a>
  4096. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  4097. 8009a5a: 68da ldr r2, [r3, #12]
  4098. 8009a5c: f022 0280 bic.w r2, r2, #128 ; 0x80
  4099. 8009a60: 60da str r2, [r3, #12]
  4100. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  4101. 8009a62: 68da ldr r2, [r3, #12]
  4102. 8009a64: f042 0240 orr.w r2, r2, #64 ; 0x40
  4103. 8009a68: 60da str r2, [r3, #12]
  4104. 8009a6a: bd70 pop {r4, r5, r6, pc}
  4105. huart->pTxBuffPtr += 1U;
  4106. 8009a6c: 3201 adds r2, #1
  4107. 8009a6e: e7ee b.n 8009a4e <HAL_UART_IRQHandler+0xf2>
  4108. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  4109. 8009a70: 1c51 adds r1, r2, #1
  4110. 8009a72: 6221 str r1, [r4, #32]
  4111. 8009a74: 7812 ldrb r2, [r2, #0]
  4112. 8009a76: 605a str r2, [r3, #4]
  4113. 8009a78: e7ea b.n 8009a50 <HAL_UART_IRQHandler+0xf4>
  4114. if (((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  4115. 8009a7a: 0650 lsls r0, r2, #25
  4116. 8009a7c: d50b bpl.n 8009a96 <HAL_UART_IRQHandler+0x13a>
  4117. 8009a7e: 064a lsls r2, r1, #25
  4118. 8009a80: d509 bpl.n 8009a96 <HAL_UART_IRQHandler+0x13a>
  4119. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4120. 8009a82: 68da ldr r2, [r3, #12]
  4121. HAL_UART_TxCpltCallback(huart);
  4122. 8009a84: 4620 mov r0, r4
  4123. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4124. 8009a86: f022 0240 bic.w r2, r2, #64 ; 0x40
  4125. 8009a8a: 60da str r2, [r3, #12]
  4126. huart->gState = HAL_UART_STATE_READY;
  4127. 8009a8c: 2320 movs r3, #32
  4128. 8009a8e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4129. HAL_UART_TxCpltCallback(huart);
  4130. 8009a92: f7ff febd bl 8009810 <HAL_UART_TxCpltCallback>
  4131. 8009a96: bd70 pop {r4, r5, r6, pc}
  4132. 8009a98: 08009a9d .word 0x08009a9d
  4133. 08009a9c <UART_DMAAbortOnError>:
  4134. {
  4135. 8009a9c: b508 push {r3, lr}
  4136. huart->RxXferCount = 0x00U;
  4137. 8009a9e: 2300 movs r3, #0
  4138. UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent;
  4139. 8009aa0: 6a40 ldr r0, [r0, #36] ; 0x24
  4140. huart->RxXferCount = 0x00U;
  4141. 8009aa2: 85c3 strh r3, [r0, #46] ; 0x2e
  4142. huart->TxXferCount = 0x00U;
  4143. 8009aa4: 84c3 strh r3, [r0, #38] ; 0x26
  4144. HAL_UART_ErrorCallback(huart);
  4145. 8009aa6: f7ff ff30 bl 800990a <HAL_UART_ErrorCallback>
  4146. 8009aaa: bd08 pop {r3, pc}
  4147. 08009aac <CRC16_Generate>:
  4148. {
  4149. uint8_t dt = 0U;
  4150. uint16_t crc16 = 0U;
  4151. len *= 8;
  4152. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4153. 8009aac: 2300 movs r3, #0
  4154. {
  4155. 8009aae: b510 push {r4, lr}
  4156. {
  4157. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4158. 8009ab0: 4c0f ldr r4, [pc, #60] ; (8009af0 <CRC16_Generate+0x44>)
  4159. len *= 8;
  4160. 8009ab2: 00c9 lsls r1, r1, #3
  4161. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4162. 8009ab4: 2907 cmp r1, #7
  4163. 8009ab6: dc0f bgt.n 8009ad8 <CRC16_Generate+0x2c>
  4164. }
  4165. if(len != 0)
  4166. 8009ab8: b161 cbz r1, 8009ad4 <CRC16_Generate+0x28>
  4167. len--;
  4168. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4169. {
  4170. crc16 = (uint16_t)(crc16 << 1);
  4171. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4172. 8009aba: f241 0221 movw r2, #4129 ; 0x1021
  4173. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4174. 8009abe: f413 4f00 tst.w r3, #32768 ; 0x8000
  4175. 8009ac2: ea4f 0343 mov.w r3, r3, lsl #1
  4176. crc16 = (uint16_t)(crc16 << 1);
  4177. 8009ac6: b29b uxth r3, r3
  4178. len--;
  4179. 8009ac8: f101 31ff add.w r1, r1, #4294967295
  4180. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4181. 8009acc: bf18 it ne
  4182. 8009ace: 4053 eorne r3, r2
  4183. while(len != 0)
  4184. 8009ad0: 2900 cmp r1, #0
  4185. 8009ad2: d1f4 bne.n 8009abe <CRC16_Generate+0x12>
  4186. }
  4187. dt = (uint8_t)(dt << 1);
  4188. }
  4189. }
  4190. return(crc16);
  4191. }
  4192. 8009ad4: 4618 mov r0, r3
  4193. 8009ad6: bd10 pop {r4, pc}
  4194. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4195. 8009ad8: f810 2b01 ldrb.w r2, [r0], #1
  4196. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4197. 8009adc: 3908 subs r1, #8
  4198. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4199. 8009ade: ea82 2213 eor.w r2, r2, r3, lsr #8
  4200. 8009ae2: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  4201. 8009ae6: ea82 2303 eor.w r3, r2, r3, lsl #8
  4202. 8009aea: b29b uxth r3, r3
  4203. 8009aec: e7e2 b.n 8009ab4 <CRC16_Generate+0x8>
  4204. 8009aee: bf00 nop
  4205. 8009af0: 20000008 .word 0x20000008
  4206. 08009af4 <ESP8266_Strindex>:
  4207. uint8_t ESP8266_Strindex(uint8_t* str){
  4208. uint8_t val = 0;
  4209. val = sizeof(str) - 1;
  4210. return val;
  4211. }
  4212. 8009af4: 2003 movs r0, #3
  4213. 8009af6: 4770 bx lr
  4214. 08009af8 <HAL_TIM_PeriodElapsedCallback>:
  4215. /* Private user code ---------------------------------------------------------*/
  4216. /* USER CODE BEGIN 0 */
  4217. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  4218. {
  4219. if(htim->Instance == TIM6){
  4220. 8009af8: 6802 ldr r2, [r0, #0]
  4221. 8009afa: 4b08 ldr r3, [pc, #32] ; (8009b1c <HAL_TIM_PeriodElapsedCallback+0x24>)
  4222. 8009afc: 429a cmp r2, r3
  4223. 8009afe: d10b bne.n 8009b18 <HAL_TIM_PeriodElapsedCallback+0x20>
  4224. UartTimerCnt++;
  4225. 8009b00: 4a07 ldr r2, [pc, #28] ; (8009b20 <HAL_TIM_PeriodElapsedCallback+0x28>)
  4226. 8009b02: 6813 ldr r3, [r2, #0]
  4227. 8009b04: 3301 adds r3, #1
  4228. 8009b06: 6013 str r3, [r2, #0]
  4229. LedTimerCnt++;
  4230. 8009b08: 4a06 ldr r2, [pc, #24] ; (8009b24 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  4231. 8009b0a: 6813 ldr r3, [r2, #0]
  4232. 8009b0c: 3301 adds r3, #1
  4233. 8009b0e: 6013 str r3, [r2, #0]
  4234. FirmwareTimerCnt++;
  4235. 8009b10: 4a05 ldr r2, [pc, #20] ; (8009b28 <HAL_TIM_PeriodElapsedCallback+0x30>)
  4236. 8009b12: 6813 ldr r3, [r2, #0]
  4237. 8009b14: 3301 adds r3, #1
  4238. 8009b16: 6013 str r3, [r2, #0]
  4239. 8009b18: 4770 bx lr
  4240. 8009b1a: bf00 nop
  4241. 8009b1c: 40001000 .word 0x40001000
  4242. 8009b20: 20000294 .word 0x20000294
  4243. 8009b24: 20000290 .word 0x20000290
  4244. 8009b28: 2000028c .word 0x2000028c
  4245. 08009b2c <_write>:
  4246. }
  4247. }
  4248. int _write (int file, uint8_t *ptr, uint16_t len)
  4249. {
  4250. 8009b2c: b510 push {r4, lr}
  4251. 8009b2e: 4614 mov r4, r2
  4252. HAL_UART_Transmit (&huart1, ptr, len, 10);
  4253. 8009b30: 230a movs r3, #10
  4254. 8009b32: 4802 ldr r0, [pc, #8] ; (8009b3c <_write+0x10>)
  4255. 8009b34: f7ff fd8e bl 8009654 <HAL_UART_Transmit>
  4256. return len;
  4257. }
  4258. 8009b38: 4620 mov r0, r4
  4259. 8009b3a: bd10 pop {r4, pc}
  4260. 8009b3c: 20000448 .word 0x20000448
  4261. 08009b40 <SystemClock_Config>:
  4262. /**
  4263. * @brief System Clock Configuration
  4264. * @retval None
  4265. */
  4266. void SystemClock_Config(void)
  4267. {
  4268. 8009b40: b510 push {r4, lr}
  4269. 8009b42: b096 sub sp, #88 ; 0x58
  4270. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  4271. 8009b44: 2228 movs r2, #40 ; 0x28
  4272. 8009b46: 2100 movs r1, #0
  4273. 8009b48: a80c add r0, sp, #48 ; 0x30
  4274. 8009b4a: f000 fd19 bl 800a580 <memset>
  4275. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  4276. 8009b4e: 2214 movs r2, #20
  4277. 8009b50: 2100 movs r1, #0
  4278. 8009b52: a801 add r0, sp, #4
  4279. 8009b54: f000 fd14 bl 800a580 <memset>
  4280. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  4281. 8009b58: 2218 movs r2, #24
  4282. 8009b5a: 2100 movs r1, #0
  4283. 8009b5c: eb0d 0002 add.w r0, sp, r2
  4284. 8009b60: f000 fd0e bl 800a580 <memset>
  4285. /** Initializes the CPU, AHB and APB busses clocks
  4286. */
  4287. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4288. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  4289. 8009b64: 2301 movs r3, #1
  4290. 8009b66: 9310 str r3, [sp, #64] ; 0x40
  4291. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4292. 8009b68: 2310 movs r3, #16
  4293. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4294. 8009b6a: 2402 movs r4, #2
  4295. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4296. 8009b6c: 9311 str r3, [sp, #68] ; 0x44
  4297. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4298. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  4299. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  4300. 8009b6e: f44f 1360 mov.w r3, #3670016 ; 0x380000
  4301. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4302. 8009b72: a80c add r0, sp, #48 ; 0x30
  4303. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16;
  4304. 8009b74: 9315 str r3, [sp, #84] ; 0x54
  4305. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4306. 8009b76: 940c str r4, [sp, #48] ; 0x30
  4307. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4308. 8009b78: 9413 str r4, [sp, #76] ; 0x4c
  4309. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4310. 8009b7a: f7ff f881 bl 8008c80 <HAL_RCC_OscConfig>
  4311. {
  4312. Error_Handler();
  4313. }
  4314. /** Initializes the CPU, AHB and APB busses clocks
  4315. */
  4316. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4317. 8009b7e: 230f movs r3, #15
  4318. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  4319. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4320. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4321. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4322. 8009b80: f44f 6280 mov.w r2, #1024 ; 0x400
  4323. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4324. 8009b84: 9301 str r3, [sp, #4]
  4325. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4326. 8009b86: 2300 movs r3, #0
  4327. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4328. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4329. 8009b88: 4621 mov r1, r4
  4330. 8009b8a: a801 add r0, sp, #4
  4331. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4332. 8009b8c: 9303 str r3, [sp, #12]
  4333. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4334. 8009b8e: 9204 str r2, [sp, #16]
  4335. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4336. 8009b90: 9305 str r3, [sp, #20]
  4337. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4338. 8009b92: 9402 str r4, [sp, #8]
  4339. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4340. 8009b94: f7ff fa4e bl 8009034 <HAL_RCC_ClockConfig>
  4341. {
  4342. Error_Handler();
  4343. }
  4344. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  4345. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  4346. 8009b98: f44f 4300 mov.w r3, #32768 ; 0x8000
  4347. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  4348. 8009b9c: a806 add r0, sp, #24
  4349. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  4350. 8009b9e: 9406 str r4, [sp, #24]
  4351. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  4352. 8009ba0: 9308 str r3, [sp, #32]
  4353. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  4354. 8009ba2: f7ff fb05 bl 80091b0 <HAL_RCCEx_PeriphCLKConfig>
  4355. {
  4356. Error_Handler();
  4357. }
  4358. }
  4359. 8009ba6: b016 add sp, #88 ; 0x58
  4360. 8009ba8: bd10 pop {r4, pc}
  4361. ...
  4362. 08009bac <main>:
  4363. {
  4364. 8009bac: b580 push {r7, lr}
  4365. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  4366. 8009bae: 4ab7 ldr r2, [pc, #732] ; (8009e8c <main+0x2e0>)
  4367. {
  4368. 8009bb0: b08c sub sp, #48 ; 0x30
  4369. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  4370. 8009bb2: 6851 ldr r1, [r2, #4]
  4371. 8009bb4: 6810 ldr r0, [r2, #0]
  4372. 8009bb6: ab05 add r3, sp, #20
  4373. 8009bb8: c303 stmia r3!, {r0, r1}
  4374. 8009bba: 8911 ldrh r1, [r2, #8]
  4375. 8009bbc: 7a92 ldrb r2, [r2, #10]
  4376. static void MX_GPIO_Init(void)
  4377. {
  4378. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4379. /* GPIO Ports Clock Enable */
  4380. __HAL_RCC_GPIOC_CLK_ENABLE();
  4381. 8009bbe: 4db4 ldr r5, [pc, #720] ; (8009e90 <main+0x2e4>)
  4382. uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A};
  4383. 8009bc0: 8019 strh r1, [r3, #0]
  4384. 8009bc2: 709a strb r2, [r3, #2]
  4385. HAL_Init();
  4386. 8009bc4: f7fe fb52 bl 800826c <HAL_Init>
  4387. SystemClock_Config();
  4388. 8009bc8: f7ff ffba bl 8009b40 <SystemClock_Config>
  4389. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4390. 8009bcc: 2210 movs r2, #16
  4391. 8009bce: 2100 movs r1, #0
  4392. 8009bd0: a808 add r0, sp, #32
  4393. 8009bd2: f000 fcd5 bl 800a580 <memset>
  4394. __HAL_RCC_GPIOC_CLK_ENABLE();
  4395. 8009bd6: 69ab ldr r3, [r5, #24]
  4396. __HAL_RCC_GPIOA_CLK_ENABLE();
  4397. __HAL_RCC_GPIOB_CLK_ENABLE();
  4398. __HAL_RCC_GPIOD_CLK_ENABLE();
  4399. /*Configure GPIO pin Output Level */
  4400. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4401. 8009bd8: 2200 movs r2, #0
  4402. __HAL_RCC_GPIOC_CLK_ENABLE();
  4403. 8009bda: f043 0310 orr.w r3, r3, #16
  4404. 8009bde: 61ab str r3, [r5, #24]
  4405. 8009be0: 69ab ldr r3, [r5, #24]
  4406. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4407. 8009be2: f249 0140 movw r1, #36928 ; 0x9040
  4408. __HAL_RCC_GPIOC_CLK_ENABLE();
  4409. 8009be6: f003 0310 and.w r3, r3, #16
  4410. 8009bea: 9301 str r3, [sp, #4]
  4411. 8009bec: 9b01 ldr r3, [sp, #4]
  4412. __HAL_RCC_GPIOA_CLK_ENABLE();
  4413. 8009bee: 69ab ldr r3, [r5, #24]
  4414. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4415. 8009bf0: 48a8 ldr r0, [pc, #672] ; (8009e94 <main+0x2e8>)
  4416. __HAL_RCC_GPIOA_CLK_ENABLE();
  4417. 8009bf2: f043 0304 orr.w r3, r3, #4
  4418. 8009bf6: 61ab str r3, [r5, #24]
  4419. 8009bf8: 69ab ldr r3, [r5, #24]
  4420. HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET);
  4421. /*Configure GPIO pins : BOOT_LED_Pin PLL_LD_B_Pin PLL_EN_B_Pin */
  4422. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  4423. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4424. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4425. 8009bfa: 2400 movs r4, #0
  4426. __HAL_RCC_GPIOA_CLK_ENABLE();
  4427. 8009bfc: f003 0304 and.w r3, r3, #4
  4428. 8009c00: 9302 str r3, [sp, #8]
  4429. 8009c02: 9b02 ldr r3, [sp, #8]
  4430. __HAL_RCC_GPIOB_CLK_ENABLE();
  4431. 8009c04: 69ab ldr r3, [r5, #24]
  4432. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4433. 8009c06: 2601 movs r6, #1
  4434. __HAL_RCC_GPIOB_CLK_ENABLE();
  4435. 8009c08: f043 0308 orr.w r3, r3, #8
  4436. 8009c0c: 61ab str r3, [r5, #24]
  4437. 8009c0e: 69ab ldr r3, [r5, #24]
  4438. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4439. 8009c10: 2702 movs r7, #2
  4440. __HAL_RCC_GPIOB_CLK_ENABLE();
  4441. 8009c12: f003 0308 and.w r3, r3, #8
  4442. 8009c16: 9303 str r3, [sp, #12]
  4443. 8009c18: 9b03 ldr r3, [sp, #12]
  4444. __HAL_RCC_GPIOD_CLK_ENABLE();
  4445. 8009c1a: 69ab ldr r3, [r5, #24]
  4446. sConfig.Channel = ADC_CHANNEL_9;
  4447. 8009c1c: f04f 0909 mov.w r9, #9
  4448. __HAL_RCC_GPIOD_CLK_ENABLE();
  4449. 8009c20: f043 0320 orr.w r3, r3, #32
  4450. 8009c24: 61ab str r3, [r5, #24]
  4451. 8009c26: 69ab ldr r3, [r5, #24]
  4452. sConfig.Channel = ADC_CHANNEL_11;
  4453. 8009c28: f04f 080b mov.w r8, #11
  4454. __HAL_RCC_GPIOD_CLK_ENABLE();
  4455. 8009c2c: f003 0320 and.w r3, r3, #32
  4456. 8009c30: 9304 str r3, [sp, #16]
  4457. 8009c32: 9b04 ldr r3, [sp, #16]
  4458. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET);
  4459. 8009c34: f7ff f818 bl 8008c68 <HAL_GPIO_WritePin>
  4460. HAL_GPIO_WritePin(GPIOA, LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  4461. 8009c38: 2200 movs r2, #0
  4462. 8009c3a: f24e 01f2 movw r1, #57586 ; 0xe0f2
  4463. 8009c3e: 4896 ldr r0, [pc, #600] ; (8009e98 <main+0x2ec>)
  4464. 8009c40: f7ff f812 bl 8008c68 <HAL_GPIO_WritePin>
  4465. HAL_GPIO_WritePin(GPIOB, RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  4466. 8009c44: 2200 movs r2, #0
  4467. 8009c46: f248 01d8 movw r1, #32984 ; 0x80d8
  4468. 8009c4a: 4894 ldr r0, [pc, #592] ; (8009e9c <main+0x2f0>)
  4469. 8009c4c: f7ff f80c bl 8008c68 <HAL_GPIO_WritePin>
  4470. HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET);
  4471. 8009c50: 2200 movs r2, #0
  4472. 8009c52: 2104 movs r1, #4
  4473. 8009c54: 4892 ldr r0, [pc, #584] ; (8009ea0 <main+0x2f4>)
  4474. 8009c56: f7ff f807 bl 8008c68 <HAL_GPIO_WritePin>
  4475. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  4476. 8009c5a: f249 0340 movw r3, #36928 ; 0x9040
  4477. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4478. 8009c5e: a908 add r1, sp, #32
  4479. 8009c60: 488c ldr r0, [pc, #560] ; (8009e94 <main+0x2e8>)
  4480. GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin;
  4481. 8009c62: 9308 str r3, [sp, #32]
  4482. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4483. 8009c64: 9609 str r6, [sp, #36] ; 0x24
  4484. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4485. 8009c66: 940a str r4, [sp, #40] ; 0x28
  4486. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4487. 8009c68: 970b str r7, [sp, #44] ; 0x2c
  4488. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4489. 8009c6a: f7fe ff11 bl 8008a90 <HAL_GPIO_Init>
  4490. /*Configure GPIO pins : LED_UL_G_B_Pin LED_SD_R_B_Pin PWR_LED_B_Pin LED_DL_G_B_Pin
  4491. LED_DL_R_B_Pin ATT_DATA_B_Pin ATT_EN1_B_Pin ATT_EN2_B_Pin */
  4492. GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  4493. 8009c6e: f24e 03f2 movw r3, #57586 ; 0xe0f2
  4494. |LED_DL_R_B_Pin|ATT_DATA_B_Pin|ATT_EN1_B_Pin|ATT_EN2_B_Pin;
  4495. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4496. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4497. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4498. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4499. 8009c72: a908 add r1, sp, #32
  4500. 8009c74: 4888 ldr r0, [pc, #544] ; (8009e98 <main+0x2ec>)
  4501. GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin
  4502. 8009c76: 9308 str r3, [sp, #32]
  4503. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4504. 8009c78: 9609 str r6, [sp, #36] ; 0x24
  4505. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4506. 8009c7a: 940a str r4, [sp, #40] ; 0x28
  4507. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4508. 8009c7c: 970b str r7, [sp, #44] ; 0x2c
  4509. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4510. 8009c7e: f7fe ff07 bl 8008a90 <HAL_GPIO_Init>
  4511. /*Configure GPIO pins : RST_WIFI_B_Pin PA_EN_B_Pin EXT_PA_EN_B_Pin PLL_CLK_B_Pin
  4512. PLL_DATA_B_Pin */
  4513. GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  4514. 8009c82: f248 03d8 movw r3, #32984 ; 0x80d8
  4515. |PLL_DATA_B_Pin;
  4516. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4517. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4518. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4519. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4520. 8009c86: a908 add r1, sp, #32
  4521. 8009c88: 4884 ldr r0, [pc, #528] ; (8009e9c <main+0x2f0>)
  4522. GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin
  4523. 8009c8a: 9308 str r3, [sp, #32]
  4524. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4525. 8009c8c: 9609 str r6, [sp, #36] ; 0x24
  4526. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4527. 8009c8e: 940a str r4, [sp, #40] ; 0x28
  4528. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4529. 8009c90: 970b str r7, [sp, #44] ; 0x2c
  4530. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4531. 8009c92: f7fe fefd bl 8008a90 <HAL_GPIO_Init>
  4532. /*Configure GPIO pin : ATT_CLK_B_Pin */
  4533. GPIO_InitStruct.Pin = ATT_CLK_B_Pin;
  4534. 8009c96: 2304 movs r3, #4
  4535. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4536. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4537. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4538. 8009c98: 970b str r7, [sp, #44] ; 0x2c
  4539. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4540. 8009c9a: f44f 2760 mov.w r7, #917504 ; 0xe0000
  4541. HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct);
  4542. 8009c9e: a908 add r1, sp, #32
  4543. 8009ca0: 487f ldr r0, [pc, #508] ; (8009ea0 <main+0x2f4>)
  4544. GPIO_InitStruct.Pin = ATT_CLK_B_Pin;
  4545. 8009ca2: 9308 str r3, [sp, #32]
  4546. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4547. 8009ca4: 9609 str r6, [sp, #36] ; 0x24
  4548. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4549. 8009ca6: 940a str r4, [sp, #40] ; 0x28
  4550. HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct);
  4551. 8009ca8: f7fe fef2 bl 8008a90 <HAL_GPIO_Init>
  4552. __HAL_RCC_DMA1_CLK_ENABLE();
  4553. 8009cac: 696b ldr r3, [r5, #20]
  4554. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4555. 8009cae: 4622 mov r2, r4
  4556. __HAL_RCC_DMA1_CLK_ENABLE();
  4557. 8009cb0: 4333 orrs r3, r6
  4558. 8009cb2: 616b str r3, [r5, #20]
  4559. 8009cb4: 696b ldr r3, [r5, #20]
  4560. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4561. 8009cb6: 4621 mov r1, r4
  4562. __HAL_RCC_DMA1_CLK_ENABLE();
  4563. 8009cb8: 4033 ands r3, r6
  4564. 8009cba: 9300 str r3, [sp, #0]
  4565. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4566. 8009cbc: 2011 movs r0, #17
  4567. hadc1.Instance = ADC1;
  4568. 8009cbe: 4d79 ldr r5, [pc, #484] ; (8009ea4 <main+0x2f8>)
  4569. __HAL_RCC_DMA1_CLK_ENABLE();
  4570. 8009cc0: 9b00 ldr r3, [sp, #0]
  4571. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  4572. 8009cc2: f7fe fcc5 bl 8008650 <HAL_NVIC_SetPriority>
  4573. HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn);
  4574. 8009cc6: 2011 movs r0, #17
  4575. 8009cc8: f7fe fcf6 bl 80086b8 <HAL_NVIC_EnableIRQ>
  4576. hadc1.Instance = ADC1;
  4577. 8009ccc: 4b76 ldr r3, [pc, #472] ; (8009ea8 <main+0x2fc>)
  4578. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  4579. 8009cce: 4628 mov r0, r5
  4580. hadc1.Instance = ADC1;
  4581. 8009cd0: 602b str r3, [r5, #0]
  4582. hadc1.Init.ScanConvMode = ADC_SCAN_DISABLE;
  4583. 8009cd2: 60ac str r4, [r5, #8]
  4584. hadc1.Init.ContinuousConvMode = DISABLE;
  4585. 8009cd4: 732c strb r4, [r5, #12]
  4586. hadc1.Init.DiscontinuousConvMode = DISABLE;
  4587. 8009cd6: 752c strb r4, [r5, #20]
  4588. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4589. 8009cd8: 61ef str r7, [r5, #28]
  4590. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4591. 8009cda: 606c str r4, [r5, #4]
  4592. hadc1.Init.NbrOfConversion = 1;
  4593. 8009cdc: 612e str r6, [r5, #16]
  4594. ADC_ChannelConfTypeDef sConfig = {0};
  4595. 8009cde: 9408 str r4, [sp, #32]
  4596. 8009ce0: 9409 str r4, [sp, #36] ; 0x24
  4597. 8009ce2: 940a str r4, [sp, #40] ; 0x28
  4598. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  4599. 8009ce4: f7fe fc16 bl 8008514 <HAL_ADC_Init>
  4600. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4601. 8009ce8: a908 add r1, sp, #32
  4602. 8009cea: 4628 mov r0, r5
  4603. hadc2.Instance = ADC2;
  4604. 8009cec: 4d6f ldr r5, [pc, #444] ; (8009eac <main+0x300>)
  4605. sConfig.Channel = ADC_CHANNEL_9;
  4606. 8009cee: f8cd 9020 str.w r9, [sp, #32]
  4607. sConfig.Rank = ADC_REGULAR_RANK_1;
  4608. 8009cf2: 9609 str r6, [sp, #36] ; 0x24
  4609. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4610. 8009cf4: 940a str r4, [sp, #40] ; 0x28
  4611. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4612. 8009cf6: f7fe fb67 bl 80083c8 <HAL_ADC_ConfigChannel>
  4613. hadc2.Instance = ADC2;
  4614. 8009cfa: 4b6d ldr r3, [pc, #436] ; (8009eb0 <main+0x304>)
  4615. if (HAL_ADC_Init(&hadc2) != HAL_OK)
  4616. 8009cfc: 4628 mov r0, r5
  4617. hadc2.Instance = ADC2;
  4618. 8009cfe: 602b str r3, [r5, #0]
  4619. hadc2.Init.ScanConvMode = ADC_SCAN_DISABLE;
  4620. 8009d00: 60ac str r4, [r5, #8]
  4621. hadc2.Init.ContinuousConvMode = DISABLE;
  4622. 8009d02: 732c strb r4, [r5, #12]
  4623. hadc2.Init.DiscontinuousConvMode = DISABLE;
  4624. 8009d04: 752c strb r4, [r5, #20]
  4625. hadc2.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4626. 8009d06: 61ef str r7, [r5, #28]
  4627. hadc2.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4628. 8009d08: 606c str r4, [r5, #4]
  4629. hadc2.Init.NbrOfConversion = 1;
  4630. 8009d0a: 612e str r6, [r5, #16]
  4631. ADC_ChannelConfTypeDef sConfig = {0};
  4632. 8009d0c: 9408 str r4, [sp, #32]
  4633. 8009d0e: 9409 str r4, [sp, #36] ; 0x24
  4634. 8009d10: 940a str r4, [sp, #40] ; 0x28
  4635. if (HAL_ADC_Init(&hadc2) != HAL_OK)
  4636. 8009d12: f7fe fbff bl 8008514 <HAL_ADC_Init>
  4637. sConfig.Channel = ADC_CHANNEL_10;
  4638. 8009d16: 230a movs r3, #10
  4639. if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK)
  4640. 8009d18: a908 add r1, sp, #32
  4641. 8009d1a: 4628 mov r0, r5
  4642. hadc3.Instance = ADC3;
  4643. 8009d1c: 4d65 ldr r5, [pc, #404] ; (8009eb4 <main+0x308>)
  4644. sConfig.Channel = ADC_CHANNEL_10;
  4645. 8009d1e: 9308 str r3, [sp, #32]
  4646. sConfig.Rank = ADC_REGULAR_RANK_1;
  4647. 8009d20: 9609 str r6, [sp, #36] ; 0x24
  4648. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4649. 8009d22: 940a str r4, [sp, #40] ; 0x28
  4650. if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK)
  4651. 8009d24: f7fe fb50 bl 80083c8 <HAL_ADC_ConfigChannel>
  4652. hadc3.Instance = ADC3;
  4653. 8009d28: 4b63 ldr r3, [pc, #396] ; (8009eb8 <main+0x30c>)
  4654. if (HAL_ADC_Init(&hadc3) != HAL_OK)
  4655. 8009d2a: 4628 mov r0, r5
  4656. hadc3.Instance = ADC3;
  4657. 8009d2c: 602b str r3, [r5, #0]
  4658. hadc3.Init.ScanConvMode = ADC_SCAN_DISABLE;
  4659. 8009d2e: 60ac str r4, [r5, #8]
  4660. hadc3.Init.ContinuousConvMode = DISABLE;
  4661. 8009d30: 732c strb r4, [r5, #12]
  4662. hadc3.Init.DiscontinuousConvMode = DISABLE;
  4663. 8009d32: 752c strb r4, [r5, #20]
  4664. hadc3.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4665. 8009d34: 61ef str r7, [r5, #28]
  4666. hadc3.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4667. 8009d36: 606c str r4, [r5, #4]
  4668. hadc3.Init.NbrOfConversion = 1;
  4669. 8009d38: 612e str r6, [r5, #16]
  4670. ADC_ChannelConfTypeDef sConfig = {0};
  4671. 8009d3a: 9408 str r4, [sp, #32]
  4672. 8009d3c: 9409 str r4, [sp, #36] ; 0x24
  4673. 8009d3e: 940a str r4, [sp, #40] ; 0x28
  4674. if (HAL_ADC_Init(&hadc3) != HAL_OK)
  4675. 8009d40: f7fe fbe8 bl 8008514 <HAL_ADC_Init>
  4676. if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK)
  4677. 8009d44: a908 add r1, sp, #32
  4678. 8009d46: 4628 mov r0, r5
  4679. sConfig.Rank = ADC_REGULAR_RANK_1;
  4680. 8009d48: 9609 str r6, [sp, #36] ; 0x24
  4681. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4682. 8009d4a: 940a str r4, [sp, #40] ; 0x28
  4683. sConfig.Channel = ADC_CHANNEL_11;
  4684. 8009d4c: f8cd 8020 str.w r8, [sp, #32]
  4685. if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK)
  4686. 8009d50: f7fe fb3a bl 80083c8 <HAL_ADC_ConfigChannel>
  4687. htim6.Init.Prescaler = 6400-1;
  4688. 8009d54: f641 03ff movw r3, #6399 ; 0x18ff
  4689. htim6.Instance = TIM6;
  4690. 8009d58: 4e58 ldr r6, [pc, #352] ; (8009ebc <main+0x310>)
  4691. huart1.Init.Mode = UART_MODE_TX_RX;
  4692. 8009d5a: 270c movs r7, #12
  4693. htim6.Init.Period = 10-1;
  4694. 8009d5c: f8c6 900c str.w r9, [r6, #12]
  4695. huart1.Init.BaudRate = 115200;
  4696. 8009d60: f44f 39e1 mov.w r9, #115200 ; 0x1c200
  4697. htim6.Init.Prescaler = 6400-1;
  4698. 8009d64: 4a56 ldr r2, [pc, #344] ; (8009ec0 <main+0x314>)
  4699. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4700. 8009d66: 4630 mov r0, r6
  4701. htim6.Init.Prescaler = 6400-1;
  4702. 8009d68: e886 000c stmia.w r6, {r2, r3}
  4703. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  4704. 8009d6c: 60b4 str r4, [r6, #8]
  4705. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  4706. 8009d6e: 61b4 str r4, [r6, #24]
  4707. TIM_MasterConfigTypeDef sMasterConfig = {0};
  4708. 8009d70: 9408 str r4, [sp, #32]
  4709. 8009d72: 9409 str r4, [sp, #36] ; 0x24
  4710. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4711. 8009d74: f7ff fb96 bl 80094a4 <HAL_TIM_Base_Init>
  4712. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4713. 8009d78: a908 add r1, sp, #32
  4714. 8009d7a: 4630 mov r0, r6
  4715. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  4716. 8009d7c: 9408 str r4, [sp, #32]
  4717. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  4718. 8009d7e: 9409 str r4, [sp, #36] ; 0x24
  4719. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4720. 8009d80: f7ff fbaa bl 80094d8 <HAL_TIMEx_MasterConfigSynchronization>
  4721. huart1.Instance = USART1;
  4722. 8009d84: 484f ldr r0, [pc, #316] ; (8009ec4 <main+0x318>)
  4723. huart1.Init.BaudRate = 115200;
  4724. 8009d86: 4b50 ldr r3, [pc, #320] ; (8009ec8 <main+0x31c>)
  4725. huart2.Instance = USART2;
  4726. 8009d88: 4d50 ldr r5, [pc, #320] ; (8009ecc <main+0x320>)
  4727. huart1.Init.BaudRate = 115200;
  4728. 8009d8a: e880 0208 stmia.w r0, {r3, r9}
  4729. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  4730. 8009d8e: 6084 str r4, [r0, #8]
  4731. huart1.Init.StopBits = UART_STOPBITS_1;
  4732. 8009d90: 60c4 str r4, [r0, #12]
  4733. huart1.Init.Parity = UART_PARITY_NONE;
  4734. 8009d92: 6104 str r4, [r0, #16]
  4735. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4736. 8009d94: 6184 str r4, [r0, #24]
  4737. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  4738. 8009d96: 61c4 str r4, [r0, #28]
  4739. huart1.Init.Mode = UART_MODE_TX_RX;
  4740. 8009d98: 6147 str r7, [r0, #20]
  4741. if (HAL_UART_Init(&huart1) != HAL_OK)
  4742. 8009d9a: f7ff fc2d bl 80095f8 <HAL_UART_Init>
  4743. huart2.Instance = USART2;
  4744. 8009d9e: 4b4c ldr r3, [pc, #304] ; (8009ed0 <main+0x324>)
  4745. if (HAL_UART_Init(&huart2) != HAL_OK)
  4746. 8009da0: 4628 mov r0, r5
  4747. huart2.Init.BaudRate = 115200;
  4748. 8009da2: e885 0208 stmia.w r5, {r3, r9}
  4749. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  4750. 8009da6: 60ac str r4, [r5, #8]
  4751. huart2.Init.StopBits = UART_STOPBITS_1;
  4752. 8009da8: 60ec str r4, [r5, #12]
  4753. huart2.Init.Parity = UART_PARITY_NONE;
  4754. 8009daa: 612c str r4, [r5, #16]
  4755. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4756. 8009dac: 61ac str r4, [r5, #24]
  4757. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  4758. 8009dae: 61ec str r4, [r5, #28]
  4759. huart2.Init.Mode = UART_MODE_TX_RX;
  4760. 8009db0: 616f str r7, [r5, #20]
  4761. if (HAL_UART_Init(&huart2) != HAL_OK)
  4762. 8009db2: f7ff fc21 bl 80095f8 <HAL_UART_Init>
  4763. huart4.Instance = UART4;
  4764. 8009db6: 4b47 ldr r3, [pc, #284] ; (8009ed4 <main+0x328>)
  4765. 8009db8: 4847 ldr r0, [pc, #284] ; (8009ed8 <main+0x32c>)
  4766. huart4.Init.BaudRate = 115200;
  4767. 8009dba: e880 0208 stmia.w r0, {r3, r9}
  4768. huart4.Init.WordLength = UART_WORDLENGTH_8B;
  4769. 8009dbe: 6084 str r4, [r0, #8]
  4770. huart4.Init.StopBits = UART_STOPBITS_1;
  4771. 8009dc0: 60c4 str r4, [r0, #12]
  4772. huart4.Init.Parity = UART_PARITY_NONE;
  4773. 8009dc2: 6104 str r4, [r0, #16]
  4774. huart4.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4775. 8009dc4: 6184 str r4, [r0, #24]
  4776. huart4.Init.OverSampling = UART_OVERSAMPLING_16;
  4777. 8009dc6: 61c4 str r4, [r0, #28]
  4778. huart4.Init.Mode = UART_MODE_TX_RX;
  4779. 8009dc8: 6147 str r7, [r0, #20]
  4780. if (HAL_UART_Init(&huart4) != HAL_OK)
  4781. 8009dca: f7ff fc15 bl 80095f8 <HAL_UART_Init>
  4782. HAL_NVIC_SetPriority(ADC3_IRQn, 0, 0);
  4783. 8009dce: 4622 mov r2, r4
  4784. 8009dd0: 4621 mov r1, r4
  4785. 8009dd2: 202f movs r0, #47 ; 0x2f
  4786. 8009dd4: f7fe fc3c bl 8008650 <HAL_NVIC_SetPriority>
  4787. HAL_NVIC_EnableIRQ(ADC3_IRQn);
  4788. 8009dd8: 202f movs r0, #47 ; 0x2f
  4789. 8009dda: f7fe fc6d bl 80086b8 <HAL_NVIC_EnableIRQ>
  4790. HAL_NVIC_SetPriority(UART4_IRQn, 0, 0);
  4791. 8009dde: 4622 mov r2, r4
  4792. 8009de0: 4621 mov r1, r4
  4793. 8009de2: 2034 movs r0, #52 ; 0x34
  4794. 8009de4: f7fe fc34 bl 8008650 <HAL_NVIC_SetPriority>
  4795. HAL_NVIC_EnableIRQ(UART4_IRQn);
  4796. 8009de8: 2034 movs r0, #52 ; 0x34
  4797. 8009dea: f7fe fc65 bl 80086b8 <HAL_NVIC_EnableIRQ>
  4798. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  4799. 8009dee: 4622 mov r2, r4
  4800. 8009df0: 4621 mov r1, r4
  4801. 8009df2: 2036 movs r0, #54 ; 0x36
  4802. 8009df4: f7fe fc2c bl 8008650 <HAL_NVIC_SetPriority>
  4803. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  4804. 8009df8: 2036 movs r0, #54 ; 0x36
  4805. 8009dfa: f7fe fc5d bl 80086b8 <HAL_NVIC_EnableIRQ>
  4806. HAL_NVIC_SetPriority(ADC1_2_IRQn, 0, 0);
  4807. 8009dfe: 4622 mov r2, r4
  4808. 8009e00: 4621 mov r1, r4
  4809. 8009e02: 2012 movs r0, #18
  4810. 8009e04: f7fe fc24 bl 8008650 <HAL_NVIC_SetPriority>
  4811. HAL_NVIC_EnableIRQ(ADC1_2_IRQn);
  4812. 8009e08: 2012 movs r0, #18
  4813. 8009e0a: f7fe fc55 bl 80086b8 <HAL_NVIC_EnableIRQ>
  4814. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  4815. 8009e0e: 4622 mov r2, r4
  4816. 8009e10: 4621 mov r1, r4
  4817. 8009e12: 2025 movs r0, #37 ; 0x25
  4818. 8009e14: f7fe fc1c bl 8008650 <HAL_NVIC_SetPriority>
  4819. HAL_NVIC_EnableIRQ(USART1_IRQn);
  4820. 8009e18: 2025 movs r0, #37 ; 0x25
  4821. 8009e1a: f7fe fc4d bl 80086b8 <HAL_NVIC_EnableIRQ>
  4822. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  4823. 8009e1e: 4622 mov r2, r4
  4824. 8009e20: 4621 mov r1, r4
  4825. 8009e22: 2026 movs r0, #38 ; 0x26
  4826. 8009e24: f7fe fc14 bl 8008650 <HAL_NVIC_SetPriority>
  4827. HAL_NVIC_EnableIRQ(USART2_IRQn);
  4828. 8009e28: 2026 movs r0, #38 ; 0x26
  4829. 8009e2a: f7fe fc45 bl 80086b8 <HAL_NVIC_EnableIRQ>
  4830. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  4831. 8009e2e: 4622 mov r2, r4
  4832. 8009e30: 4621 mov r1, r4
  4833. 8009e32: 2010 movs r0, #16
  4834. 8009e34: f7fe fc0c bl 8008650 <HAL_NVIC_SetPriority>
  4835. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  4836. 8009e38: 2010 movs r0, #16
  4837. 8009e3a: f7fe fc3d bl 80086b8 <HAL_NVIC_EnableIRQ>
  4838. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  4839. 8009e3e: 4622 mov r2, r4
  4840. 8009e40: 4621 mov r1, r4
  4841. 8009e42: 200f movs r0, #15
  4842. 8009e44: f7fe fc04 bl 8008650 <HAL_NVIC_SetPriority>
  4843. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  4844. 8009e48: 200f movs r0, #15
  4845. 8009e4a: f7fe fc35 bl 80086b8 <HAL_NVIC_EnableIRQ>
  4846. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  4847. 8009e4e: 4622 mov r2, r4
  4848. 8009e50: 4621 mov r1, r4
  4849. 8009e52: 200e movs r0, #14
  4850. 8009e54: f7fe fbfc bl 8008650 <HAL_NVIC_SetPriority>
  4851. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  4852. 8009e58: 200e movs r0, #14
  4853. 8009e5a: f7fe fc2d bl 80086b8 <HAL_NVIC_EnableIRQ>
  4854. HAL_TIM_Base_Start_IT(&htim6);
  4855. 8009e5e: 4630 mov r0, r6
  4856. 8009e60: f7ff fa1e bl 80092a0 <HAL_TIM_Base_Start_IT>
  4857. setbuf(stdout, NULL);
  4858. 8009e64: 4b1d ldr r3, [pc, #116] ; (8009edc <main+0x330>)
  4859. 8009e66: 4621 mov r1, r4
  4860. 8009e68: 681b ldr r3, [r3, #0]
  4861. if(LedTimerCnt > 100){
  4862. 8009e6a: 4c1d ldr r4, [pc, #116] ; (8009ee0 <main+0x334>)
  4863. setbuf(stdout, NULL);
  4864. 8009e6c: 6898 ldr r0, [r3, #8]
  4865. 8009e6e: f000 fc0b bl 800a688 <setbuf>
  4866. printf("Uart Start \r\n");
  4867. 8009e72: 481c ldr r0, [pc, #112] ; (8009ee4 <main+0x338>)
  4868. 8009e74: f000 fc00 bl 800a678 <puts>
  4869. printf("Crc generate %x \r\n",CRC16_Generate(tempdata,11));
  4870. 8009e78: 4641 mov r1, r8
  4871. 8009e7a: a805 add r0, sp, #20
  4872. 8009e7c: f7ff fe16 bl 8009aac <CRC16_Generate>
  4873. 8009e80: 4601 mov r1, r0
  4874. 8009e82: 4819 ldr r0, [pc, #100] ; (8009ee8 <main+0x33c>)
  4875. 8009e84: f000 fb84 bl 800a590 <iprintf>
  4876. 8009e88: e030 b.n 8009eec <main+0x340>
  4877. 8009e8a: bf00 nop
  4878. 8009e8c: 0800b604 .word 0x0800b604
  4879. 8009e90: 40021000 .word 0x40021000
  4880. 8009e94: 40011000 .word 0x40011000
  4881. 8009e98: 40010800 .word 0x40010800
  4882. 8009e9c: 40010c00 .word 0x40010c00
  4883. 8009ea0: 40011400 .word 0x40011400
  4884. 8009ea4: 20000360 .word 0x20000360
  4885. 8009ea8: 40012400 .word 0x40012400
  4886. 8009eac: 200002ec .word 0x200002ec
  4887. 8009eb0: 40012800 .word 0x40012800
  4888. 8009eb4: 20000390 .word 0x20000390
  4889. 8009eb8: 40013c00 .word 0x40013c00
  4890. 8009ebc: 20000488 .word 0x20000488
  4891. 8009ec0: 40001000 .word 0x40001000
  4892. 8009ec4: 20000448 .word 0x20000448
  4893. 8009ec8: 40013800 .word 0x40013800
  4894. 8009ecc: 20000508 .word 0x20000508
  4895. 8009ed0: 40004400 .word 0x40004400
  4896. 8009ed4: 40004c00 .word 0x40004c00
  4897. 8009ed8: 200004c8 .word 0x200004c8
  4898. 8009edc: 2000020c .word 0x2000020c
  4899. 8009ee0: 20000290 .word 0x20000290
  4900. 8009ee4: 0800b60f .word 0x0800b60f
  4901. 8009ee8: 0800b61c .word 0x0800b61c
  4902. InitUartQueue(&TerminalQueue);
  4903. 8009eec: 4827 ldr r0, [pc, #156] ; (8009f8c <main+0x3e0>)
  4904. 8009eee: f000 fa91 bl 800a414 <InitUartQueue>
  4905. InitUartQueue(&WifiQueue);
  4906. 8009ef2: 4827 ldr r0, [pc, #156] ; (8009f90 <main+0x3e4>)
  4907. 8009ef4: f000 fa8e bl 800a414 <InitUartQueue>
  4908. HAL_UART_Transmit_DMA(&huart2, "AT+CWMODE=3\r\n", ESP8266_Strindex("AT+CWMODE=3\r\n"));
  4909. 8009ef8: 4826 ldr r0, [pc, #152] ; (8009f94 <main+0x3e8>)
  4910. 8009efa: f7ff fdfb bl 8009af4 <ESP8266_Strindex>
  4911. 8009efe: 4925 ldr r1, [pc, #148] ; (8009f94 <main+0x3e8>)
  4912. 8009f00: b282 uxth r2, r0
  4913. 8009f02: 4628 mov r0, r5
  4914. 8009f04: f7ff fc02 bl 800970c <HAL_UART_Transmit_DMA>
  4915. HAL_Delay(5);
  4916. 8009f08: 2005 movs r0, #5
  4917. 8009f0a: f7fe f9d3 bl 80082b4 <HAL_Delay>
  4918. HAL_UART_Transmit_DMA(&huart2, "AT+CIPMUX=1\r\n", ESP8266_Strindex("AT+CIPMUX=1\r\n"));
  4919. 8009f0e: 4822 ldr r0, [pc, #136] ; (8009f98 <main+0x3ec>)
  4920. 8009f10: f7ff fdf0 bl 8009af4 <ESP8266_Strindex>
  4921. 8009f14: 4920 ldr r1, [pc, #128] ; (8009f98 <main+0x3ec>)
  4922. 8009f16: b282 uxth r2, r0
  4923. 8009f18: 4628 mov r0, r5
  4924. 8009f1a: f7ff fbf7 bl 800970c <HAL_UART_Transmit_DMA>
  4925. HAL_Delay(5);
  4926. 8009f1e: 2005 movs r0, #5
  4927. 8009f20: f7fe f9c8 bl 80082b4 <HAL_Delay>
  4928. HAL_UART_Transmit_DMA(&huart2, "AT+CWSAP=\"YJ_TEST\",\"\",5,0\r\n", ESP8266_Strindex("AT+CWSAP=\"YJ_TEST\",\"\",5,0\r\n"));
  4929. 8009f24: 481d ldr r0, [pc, #116] ; (8009f9c <main+0x3f0>)
  4930. 8009f26: f7ff fde5 bl 8009af4 <ESP8266_Strindex>
  4931. 8009f2a: 491c ldr r1, [pc, #112] ; (8009f9c <main+0x3f0>)
  4932. 8009f2c: b282 uxth r2, r0
  4933. 8009f2e: 4628 mov r0, r5
  4934. 8009f30: f7ff fbec bl 800970c <HAL_UART_Transmit_DMA>
  4935. HAL_Delay(5);
  4936. 8009f34: 2005 movs r0, #5
  4937. 8009f36: f7fe f9bd bl 80082b4 <HAL_Delay>
  4938. HAL_UART_Transmit_DMA(&huart2, "AT+CIPSERVER=1,4000\r\n", ESP8266_Strindex("AT+CIPSERVER=1,4000\r\n"));
  4939. 8009f3a: 4819 ldr r0, [pc, #100] ; (8009fa0 <main+0x3f4>)
  4940. 8009f3c: f7ff fdda bl 8009af4 <ESP8266_Strindex>
  4941. 8009f40: 4917 ldr r1, [pc, #92] ; (8009fa0 <main+0x3f4>)
  4942. 8009f42: b282 uxth r2, r0
  4943. 8009f44: 4628 mov r0, r5
  4944. 8009f46: f7ff fbe1 bl 800970c <HAL_UART_Transmit_DMA>
  4945. printf("ESP Setting Complete \r\n");
  4946. 8009f4a: 4816 ldr r0, [pc, #88] ; (8009fa4 <main+0x3f8>)
  4947. 8009f4c: f000 fb94 bl 800a678 <puts>
  4948. HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin);
  4949. 8009f50: 4e15 ldr r6, [pc, #84] ; (8009fa8 <main+0x3fc>)
  4950. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  4951. 8009f52: 4d0e ldr r5, [pc, #56] ; (8009f8c <main+0x3e0>)
  4952. if(LedTimerCnt > 100){
  4953. 8009f54: 6823 ldr r3, [r4, #0]
  4954. 8009f56: 2b64 cmp r3, #100 ; 0x64
  4955. 8009f58: d905 bls.n 8009f66 <main+0x3ba>
  4956. HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin);
  4957. 8009f5a: 2102 movs r1, #2
  4958. 8009f5c: 4630 mov r0, r6
  4959. 8009f5e: f7fe fe88 bl 8008c72 <HAL_GPIO_TogglePin>
  4960. LedTimerCnt = 0;
  4961. 8009f62: 2300 movs r3, #0
  4962. 8009f64: 6023 str r3, [r4, #0]
  4963. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  4964. 8009f66: 4f11 ldr r7, [pc, #68] ; (8009fac <main+0x400>)
  4965. 8009f68: 68ab ldr r3, [r5, #8]
  4966. 8009f6a: 2b00 cmp r3, #0
  4967. 8009f6c: dc09 bgt.n 8009f82 <main+0x3d6>
  4968. while (WifiQueue.data > 0) GetDataFromUartQueue(&hWifi);
  4969. 8009f6e: 4f08 ldr r7, [pc, #32] ; (8009f90 <main+0x3e4>)
  4970. 8009f70: f8df 803c ldr.w r8, [pc, #60] ; 8009fb0 <main+0x404>
  4971. 8009f74: 68bb ldr r3, [r7, #8]
  4972. 8009f76: 2b00 cmp r3, #0
  4973. 8009f78: ddec ble.n 8009f54 <main+0x3a8>
  4974. 8009f7a: 4640 mov r0, r8
  4975. 8009f7c: f000 fa58 bl 800a430 <GetDataFromUartQueue>
  4976. 8009f80: e7f8 b.n 8009f74 <main+0x3c8>
  4977. while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal);
  4978. 8009f82: 4638 mov r0, r7
  4979. 8009f84: f000 fa54 bl 800a430 <GetDataFromUartQueue>
  4980. 8009f88: e7ee b.n 8009f68 <main+0x3bc>
  4981. 8009f8a: bf00 nop
  4982. 8009f8c: 20000548 .word 0x20000548
  4983. 8009f90: 20000954 .word 0x20000954
  4984. 8009f94: 0800b62f .word 0x0800b62f
  4985. 8009f98: 0800b63d .word 0x0800b63d
  4986. 8009f9c: 0800b64b .word 0x0800b64b
  4987. 8009fa0: 0800b667 .word 0x0800b667
  4988. 8009fa4: 0800b67d .word 0x0800b67d
  4989. 8009fa8: 40010800 .word 0x40010800
  4990. 8009fac: 20000448 .word 0x20000448
  4991. 8009fb0: 20000508 .word 0x20000508
  4992. 08009fb4 <Error_Handler>:
  4993. /**
  4994. * @brief This function is executed in case of error occurrence.
  4995. * @retval None
  4996. */
  4997. void Error_Handler(void)
  4998. {
  4999. 8009fb4: 4770 bx lr
  5000. ...
  5001. 08009fb8 <HAL_MspInit>:
  5002. {
  5003. /* USER CODE BEGIN MspInit 0 */
  5004. /* USER CODE END MspInit 0 */
  5005. __HAL_RCC_AFIO_CLK_ENABLE();
  5006. 8009fb8: 4b0e ldr r3, [pc, #56] ; (8009ff4 <HAL_MspInit+0x3c>)
  5007. {
  5008. 8009fba: b082 sub sp, #8
  5009. __HAL_RCC_AFIO_CLK_ENABLE();
  5010. 8009fbc: 699a ldr r2, [r3, #24]
  5011. 8009fbe: f042 0201 orr.w r2, r2, #1
  5012. 8009fc2: 619a str r2, [r3, #24]
  5013. 8009fc4: 699a ldr r2, [r3, #24]
  5014. 8009fc6: f002 0201 and.w r2, r2, #1
  5015. 8009fca: 9200 str r2, [sp, #0]
  5016. 8009fcc: 9a00 ldr r2, [sp, #0]
  5017. __HAL_RCC_PWR_CLK_ENABLE();
  5018. 8009fce: 69da ldr r2, [r3, #28]
  5019. 8009fd0: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  5020. 8009fd4: 61da str r2, [r3, #28]
  5021. 8009fd6: 69db ldr r3, [r3, #28]
  5022. /* System interrupt init*/
  5023. /** DISABLE: JTAG-DP Disabled and SW-DP Disabled
  5024. */
  5025. __HAL_AFIO_REMAP_SWJ_DISABLE();
  5026. 8009fd8: 4a07 ldr r2, [pc, #28] ; (8009ff8 <HAL_MspInit+0x40>)
  5027. __HAL_RCC_PWR_CLK_ENABLE();
  5028. 8009fda: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  5029. 8009fde: 9301 str r3, [sp, #4]
  5030. 8009fe0: 9b01 ldr r3, [sp, #4]
  5031. __HAL_AFIO_REMAP_SWJ_DISABLE();
  5032. 8009fe2: 6853 ldr r3, [r2, #4]
  5033. 8009fe4: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  5034. 8009fe8: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000
  5035. 8009fec: 6053 str r3, [r2, #4]
  5036. /* USER CODE BEGIN MspInit 1 */
  5037. /* USER CODE END MspInit 1 */
  5038. }
  5039. 8009fee: b002 add sp, #8
  5040. 8009ff0: 4770 bx lr
  5041. 8009ff2: bf00 nop
  5042. 8009ff4: 40021000 .word 0x40021000
  5043. 8009ff8: 40010000 .word 0x40010000
  5044. 08009ffc <HAL_ADC_MspInit>:
  5045. * This function configures the hardware resources used in this example
  5046. * @param hadc: ADC handle pointer
  5047. * @retval None
  5048. */
  5049. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  5050. {
  5051. 8009ffc: b510 push {r4, lr}
  5052. 8009ffe: 4604 mov r4, r0
  5053. 800a000: b08a sub sp, #40 ; 0x28
  5054. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5055. 800a002: 2210 movs r2, #16
  5056. 800a004: 2100 movs r1, #0
  5057. 800a006: a806 add r0, sp, #24
  5058. 800a008: f000 faba bl 800a580 <memset>
  5059. if(hadc->Instance==ADC1)
  5060. 800a00c: 6823 ldr r3, [r4, #0]
  5061. 800a00e: 4a2a ldr r2, [pc, #168] ; (800a0b8 <HAL_ADC_MspInit+0xbc>)
  5062. 800a010: 4293 cmp r3, r2
  5063. 800a012: d11c bne.n 800a04e <HAL_ADC_MspInit+0x52>
  5064. {
  5065. /* USER CODE BEGIN ADC1_MspInit 0 */
  5066. /* USER CODE END ADC1_MspInit 0 */
  5067. /* Peripheral clock enable */
  5068. __HAL_RCC_ADC1_CLK_ENABLE();
  5069. 800a014: 4b29 ldr r3, [pc, #164] ; (800a0bc <HAL_ADC_MspInit+0xc0>)
  5070. /**ADC1 GPIO Configuration
  5071. PB1 ------> ADC1_IN9
  5072. */
  5073. GPIO_InitStruct.Pin = RFU_TEMP_Pin;
  5074. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5075. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  5076. 800a016: 482a ldr r0, [pc, #168] ; (800a0c0 <HAL_ADC_MspInit+0xc4>)
  5077. __HAL_RCC_ADC1_CLK_ENABLE();
  5078. 800a018: 699a ldr r2, [r3, #24]
  5079. HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct);
  5080. 800a01a: a906 add r1, sp, #24
  5081. __HAL_RCC_ADC1_CLK_ENABLE();
  5082. 800a01c: f442 7200 orr.w r2, r2, #512 ; 0x200
  5083. 800a020: 619a str r2, [r3, #24]
  5084. 800a022: 699a ldr r2, [r3, #24]
  5085. 800a024: f402 7200 and.w r2, r2, #512 ; 0x200
  5086. 800a028: 9200 str r2, [sp, #0]
  5087. 800a02a: 9a00 ldr r2, [sp, #0]
  5088. __HAL_RCC_GPIOB_CLK_ENABLE();
  5089. 800a02c: 699a ldr r2, [r3, #24]
  5090. 800a02e: f042 0208 orr.w r2, r2, #8
  5091. 800a032: 619a str r2, [r3, #24]
  5092. 800a034: 699b ldr r3, [r3, #24]
  5093. 800a036: f003 0308 and.w r3, r3, #8
  5094. 800a03a: 9301 str r3, [sp, #4]
  5095. 800a03c: 9b01 ldr r3, [sp, #4]
  5096. GPIO_InitStruct.Pin = RFU_TEMP_Pin;
  5097. 800a03e: 2302 movs r3, #2
  5098. 800a040: 9306 str r3, [sp, #24]
  5099. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5100. 800a042: 2303 movs r3, #3
  5101. 800a044: 9307 str r3, [sp, #28]
  5102. /**ADC3 GPIO Configuration
  5103. PC1 ------> ADC3_IN11
  5104. */
  5105. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  5106. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5107. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  5108. 800a046: f7fe fd23 bl 8008a90 <HAL_GPIO_Init>
  5109. /* USER CODE BEGIN ADC3_MspInit 1 */
  5110. /* USER CODE END ADC3_MspInit 1 */
  5111. }
  5112. }
  5113. 800a04a: b00a add sp, #40 ; 0x28
  5114. 800a04c: bd10 pop {r4, pc}
  5115. else if(hadc->Instance==ADC2)
  5116. 800a04e: 4a1d ldr r2, [pc, #116] ; (800a0c4 <HAL_ADC_MspInit+0xc8>)
  5117. 800a050: 4293 cmp r3, r2
  5118. 800a052: d119 bne.n 800a088 <HAL_ADC_MspInit+0x8c>
  5119. __HAL_RCC_ADC2_CLK_ENABLE();
  5120. 800a054: 4b19 ldr r3, [pc, #100] ; (800a0bc <HAL_ADC_MspInit+0xc0>)
  5121. 800a056: 699a ldr r2, [r3, #24]
  5122. 800a058: f442 6280 orr.w r2, r2, #1024 ; 0x400
  5123. 800a05c: 619a str r2, [r3, #24]
  5124. 800a05e: 699a ldr r2, [r3, #24]
  5125. 800a060: f402 6280 and.w r2, r2, #1024 ; 0x400
  5126. 800a064: 9202 str r2, [sp, #8]
  5127. 800a066: 9a02 ldr r2, [sp, #8]
  5128. __HAL_RCC_GPIOC_CLK_ENABLE();
  5129. 800a068: 699a ldr r2, [r3, #24]
  5130. 800a06a: f042 0210 orr.w r2, r2, #16
  5131. 800a06e: 619a str r2, [r3, #24]
  5132. 800a070: 699b ldr r3, [r3, #24]
  5133. 800a072: f003 0310 and.w r3, r3, #16
  5134. 800a076: 9303 str r3, [sp, #12]
  5135. 800a078: 9b03 ldr r3, [sp, #12]
  5136. GPIO_InitStruct.Pin = DET_OUT_B_Pin;
  5137. 800a07a: 2301 movs r3, #1
  5138. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  5139. 800a07c: 9306 str r3, [sp, #24]
  5140. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5141. 800a07e: 2303 movs r3, #3
  5142. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  5143. 800a080: a906 add r1, sp, #24
  5144. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  5145. 800a082: 9307 str r3, [sp, #28]
  5146. HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct);
  5147. 800a084: 4810 ldr r0, [pc, #64] ; (800a0c8 <HAL_ADC_MspInit+0xcc>)
  5148. 800a086: e7de b.n 800a046 <HAL_ADC_MspInit+0x4a>
  5149. else if(hadc->Instance==ADC3)
  5150. 800a088: 4a10 ldr r2, [pc, #64] ; (800a0cc <HAL_ADC_MspInit+0xd0>)
  5151. 800a08a: 4293 cmp r3, r2
  5152. 800a08c: d1dd bne.n 800a04a <HAL_ADC_MspInit+0x4e>
  5153. __HAL_RCC_ADC3_CLK_ENABLE();
  5154. 800a08e: 4b0b ldr r3, [pc, #44] ; (800a0bc <HAL_ADC_MspInit+0xc0>)
  5155. 800a090: 699a ldr r2, [r3, #24]
  5156. 800a092: f442 4200 orr.w r2, r2, #32768 ; 0x8000
  5157. 800a096: 619a str r2, [r3, #24]
  5158. 800a098: 699a ldr r2, [r3, #24]
  5159. 800a09a: f402 4200 and.w r2, r2, #32768 ; 0x8000
  5160. 800a09e: 9204 str r2, [sp, #16]
  5161. 800a0a0: 9a04 ldr r2, [sp, #16]
  5162. __HAL_RCC_GPIOC_CLK_ENABLE();
  5163. 800a0a2: 699a ldr r2, [r3, #24]
  5164. 800a0a4: f042 0210 orr.w r2, r2, #16
  5165. 800a0a8: 619a str r2, [r3, #24]
  5166. 800a0aa: 699b ldr r3, [r3, #24]
  5167. 800a0ac: f003 0310 and.w r3, r3, #16
  5168. 800a0b0: 9305 str r3, [sp, #20]
  5169. 800a0b2: 9b05 ldr r3, [sp, #20]
  5170. GPIO_InitStruct.Pin = EXT_DET_B_Pin;
  5171. 800a0b4: 2302 movs r3, #2
  5172. 800a0b6: e7e1 b.n 800a07c <HAL_ADC_MspInit+0x80>
  5173. 800a0b8: 40012400 .word 0x40012400
  5174. 800a0bc: 40021000 .word 0x40021000
  5175. 800a0c0: 40010c00 .word 0x40010c00
  5176. 800a0c4: 40012800 .word 0x40012800
  5177. 800a0c8: 40011000 .word 0x40011000
  5178. 800a0cc: 40013c00 .word 0x40013c00
  5179. 0800a0d0 <HAL_TIM_Base_MspInit>:
  5180. * @param htim_base: TIM_Base handle pointer
  5181. * @retval None
  5182. */
  5183. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  5184. {
  5185. if(htim_base->Instance==TIM6)
  5186. 800a0d0: 6802 ldr r2, [r0, #0]
  5187. 800a0d2: 4b08 ldr r3, [pc, #32] ; (800a0f4 <HAL_TIM_Base_MspInit+0x24>)
  5188. {
  5189. 800a0d4: b082 sub sp, #8
  5190. if(htim_base->Instance==TIM6)
  5191. 800a0d6: 429a cmp r2, r3
  5192. 800a0d8: d10a bne.n 800a0f0 <HAL_TIM_Base_MspInit+0x20>
  5193. {
  5194. /* USER CODE BEGIN TIM6_MspInit 0 */
  5195. /* USER CODE END TIM6_MspInit 0 */
  5196. /* Peripheral clock enable */
  5197. __HAL_RCC_TIM6_CLK_ENABLE();
  5198. 800a0da: f503 3300 add.w r3, r3, #131072 ; 0x20000
  5199. 800a0de: 69da ldr r2, [r3, #28]
  5200. 800a0e0: f042 0210 orr.w r2, r2, #16
  5201. 800a0e4: 61da str r2, [r3, #28]
  5202. 800a0e6: 69db ldr r3, [r3, #28]
  5203. 800a0e8: f003 0310 and.w r3, r3, #16
  5204. 800a0ec: 9301 str r3, [sp, #4]
  5205. 800a0ee: 9b01 ldr r3, [sp, #4]
  5206. /* USER CODE BEGIN TIM6_MspInit 1 */
  5207. /* USER CODE END TIM6_MspInit 1 */
  5208. }
  5209. }
  5210. 800a0f0: b002 add sp, #8
  5211. 800a0f2: 4770 bx lr
  5212. 800a0f4: 40001000 .word 0x40001000
  5213. 0800a0f8 <HAL_UART_MspInit>:
  5214. * This function configures the hardware resources used in this example
  5215. * @param huart: UART handle pointer
  5216. * @retval None
  5217. */
  5218. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  5219. {
  5220. 800a0f8: b570 push {r4, r5, r6, lr}
  5221. 800a0fa: 4605 mov r5, r0
  5222. 800a0fc: b08a sub sp, #40 ; 0x28
  5223. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5224. 800a0fe: 2210 movs r2, #16
  5225. 800a100: 2100 movs r1, #0
  5226. 800a102: a806 add r0, sp, #24
  5227. 800a104: f000 fa3c bl 800a580 <memset>
  5228. if(huart->Instance==UART4)
  5229. 800a108: 682b ldr r3, [r5, #0]
  5230. 800a10a: 4a60 ldr r2, [pc, #384] ; (800a28c <HAL_UART_MspInit+0x194>)
  5231. 800a10c: 4293 cmp r3, r2
  5232. 800a10e: d129 bne.n 800a164 <HAL_UART_MspInit+0x6c>
  5233. {
  5234. /* USER CODE BEGIN UART4_MspInit 0 */
  5235. /* USER CODE END UART4_MspInit 0 */
  5236. /* Peripheral clock enable */
  5237. __HAL_RCC_UART4_CLK_ENABLE();
  5238. 800a110: 4b5f ldr r3, [pc, #380] ; (800a290 <HAL_UART_MspInit+0x198>)
  5239. PC11 ------> UART4_RX
  5240. */
  5241. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5242. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5243. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5244. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5245. 800a112: a906 add r1, sp, #24
  5246. __HAL_RCC_UART4_CLK_ENABLE();
  5247. 800a114: 69da ldr r2, [r3, #28]
  5248. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5249. 800a116: 485f ldr r0, [pc, #380] ; (800a294 <HAL_UART_MspInit+0x19c>)
  5250. __HAL_RCC_UART4_CLK_ENABLE();
  5251. 800a118: f442 2200 orr.w r2, r2, #524288 ; 0x80000
  5252. 800a11c: 61da str r2, [r3, #28]
  5253. 800a11e: 69da ldr r2, [r3, #28]
  5254. 800a120: f402 2200 and.w r2, r2, #524288 ; 0x80000
  5255. 800a124: 9200 str r2, [sp, #0]
  5256. 800a126: 9a00 ldr r2, [sp, #0]
  5257. __HAL_RCC_GPIOC_CLK_ENABLE();
  5258. 800a128: 699a ldr r2, [r3, #24]
  5259. 800a12a: f042 0210 orr.w r2, r2, #16
  5260. 800a12e: 619a str r2, [r3, #24]
  5261. 800a130: 699b ldr r3, [r3, #24]
  5262. 800a132: f003 0310 and.w r3, r3, #16
  5263. 800a136: 9301 str r3, [sp, #4]
  5264. 800a138: 9b01 ldr r3, [sp, #4]
  5265. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5266. 800a13a: f44f 6380 mov.w r3, #1024 ; 0x400
  5267. 800a13e: 9306 str r3, [sp, #24]
  5268. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5269. 800a140: 2302 movs r3, #2
  5270. 800a142: 9307 str r3, [sp, #28]
  5271. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5272. 800a144: 2303 movs r3, #3
  5273. 800a146: 9309 str r3, [sp, #36] ; 0x24
  5274. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5275. 800a148: f7fe fca2 bl 8008a90 <HAL_GPIO_Init>
  5276. GPIO_InitStruct.Pin = GPIO_PIN_11;
  5277. 800a14c: f44f 6300 mov.w r3, #2048 ; 0x800
  5278. 800a150: 9306 str r3, [sp, #24]
  5279. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5280. 800a152: 2300 movs r3, #0
  5281. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5282. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5283. 800a154: a906 add r1, sp, #24
  5284. 800a156: 484f ldr r0, [pc, #316] ; (800a294 <HAL_UART_MspInit+0x19c>)
  5285. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5286. 800a158: 9307 str r3, [sp, #28]
  5287. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5288. 800a15a: 9308 str r3, [sp, #32]
  5289. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5290. 800a15c: f7fe fc98 bl 8008a90 <HAL_GPIO_Init>
  5291. /* USER CODE BEGIN USART2_MspInit 1 */
  5292. /* USER CODE END USART2_MspInit 1 */
  5293. }
  5294. }
  5295. 800a160: b00a add sp, #40 ; 0x28
  5296. 800a162: bd70 pop {r4, r5, r6, pc}
  5297. else if(huart->Instance==USART1)
  5298. 800a164: 4a4c ldr r2, [pc, #304] ; (800a298 <HAL_UART_MspInit+0x1a0>)
  5299. 800a166: 4293 cmp r3, r2
  5300. 800a168: d150 bne.n 800a20c <HAL_UART_MspInit+0x114>
  5301. __HAL_RCC_USART1_CLK_ENABLE();
  5302. 800a16a: 4b49 ldr r3, [pc, #292] ; (800a290 <HAL_UART_MspInit+0x198>)
  5303. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5304. 800a16c: a906 add r1, sp, #24
  5305. __HAL_RCC_USART1_CLK_ENABLE();
  5306. 800a16e: 699a ldr r2, [r3, #24]
  5307. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5308. 800a170: 484a ldr r0, [pc, #296] ; (800a29c <HAL_UART_MspInit+0x1a4>)
  5309. __HAL_RCC_USART1_CLK_ENABLE();
  5310. 800a172: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  5311. 800a176: 619a str r2, [r3, #24]
  5312. 800a178: 699a ldr r2, [r3, #24]
  5313. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5314. 800a17a: 2600 movs r6, #0
  5315. __HAL_RCC_USART1_CLK_ENABLE();
  5316. 800a17c: f402 4280 and.w r2, r2, #16384 ; 0x4000
  5317. 800a180: 9202 str r2, [sp, #8]
  5318. 800a182: 9a02 ldr r2, [sp, #8]
  5319. __HAL_RCC_GPIOA_CLK_ENABLE();
  5320. 800a184: 699a ldr r2, [r3, #24]
  5321. hdma_usart1_rx.Instance = DMA1_Channel5;
  5322. 800a186: 4c46 ldr r4, [pc, #280] ; (800a2a0 <HAL_UART_MspInit+0x1a8>)
  5323. __HAL_RCC_GPIOA_CLK_ENABLE();
  5324. 800a188: f042 0204 orr.w r2, r2, #4
  5325. 800a18c: 619a str r2, [r3, #24]
  5326. 800a18e: 699b ldr r3, [r3, #24]
  5327. 800a190: f003 0304 and.w r3, r3, #4
  5328. 800a194: 9303 str r3, [sp, #12]
  5329. 800a196: 9b03 ldr r3, [sp, #12]
  5330. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5331. 800a198: f44f 7300 mov.w r3, #512 ; 0x200
  5332. 800a19c: 9306 str r3, [sp, #24]
  5333. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5334. 800a19e: 2302 movs r3, #2
  5335. 800a1a0: 9307 str r3, [sp, #28]
  5336. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5337. 800a1a2: 2303 movs r3, #3
  5338. 800a1a4: 9309 str r3, [sp, #36] ; 0x24
  5339. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5340. 800a1a6: f7fe fc73 bl 8008a90 <HAL_GPIO_Init>
  5341. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5342. 800a1aa: f44f 6380 mov.w r3, #1024 ; 0x400
  5343. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5344. 800a1ae: 483b ldr r0, [pc, #236] ; (800a29c <HAL_UART_MspInit+0x1a4>)
  5345. 800a1b0: a906 add r1, sp, #24
  5346. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5347. 800a1b2: 9306 str r3, [sp, #24]
  5348. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5349. 800a1b4: 9607 str r6, [sp, #28]
  5350. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5351. 800a1b6: 9608 str r6, [sp, #32]
  5352. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5353. 800a1b8: f7fe fc6a bl 8008a90 <HAL_GPIO_Init>
  5354. hdma_usart1_rx.Instance = DMA1_Channel5;
  5355. 800a1bc: 4b39 ldr r3, [pc, #228] ; (800a2a4 <HAL_UART_MspInit+0x1ac>)
  5356. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5357. 800a1be: 4620 mov r0, r4
  5358. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5359. 800a1c0: e884 0048 stmia.w r4, {r3, r6}
  5360. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5361. 800a1c4: 2380 movs r3, #128 ; 0x80
  5362. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5363. 800a1c6: 60a6 str r6, [r4, #8]
  5364. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5365. 800a1c8: 60e3 str r3, [r4, #12]
  5366. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5367. 800a1ca: 6126 str r6, [r4, #16]
  5368. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5369. 800a1cc: 6166 str r6, [r4, #20]
  5370. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5371. 800a1ce: 61a6 str r6, [r4, #24]
  5372. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5373. 800a1d0: 61e6 str r6, [r4, #28]
  5374. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5375. 800a1d2: f7fe fa95 bl 8008700 <HAL_DMA_Init>
  5376. 800a1d6: b108 cbz r0, 800a1dc <HAL_UART_MspInit+0xe4>
  5377. Error_Handler();
  5378. 800a1d8: f7ff feec bl 8009fb4 <Error_Handler>
  5379. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5380. 800a1dc: 636c str r4, [r5, #52] ; 0x34
  5381. 800a1de: 6265 str r5, [r4, #36] ; 0x24
  5382. hdma_usart1_tx.Instance = DMA1_Channel4;
  5383. 800a1e0: 4b31 ldr r3, [pc, #196] ; (800a2a8 <HAL_UART_MspInit+0x1b0>)
  5384. 800a1e2: 4c32 ldr r4, [pc, #200] ; (800a2ac <HAL_UART_MspInit+0x1b4>)
  5385. hdma_usart2_tx.Instance = DMA1_Channel7;
  5386. 800a1e4: 6023 str r3, [r4, #0]
  5387. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5388. 800a1e6: 2310 movs r3, #16
  5389. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  5390. 800a1e8: 2280 movs r2, #128 ; 0x80
  5391. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5392. 800a1ea: 6063 str r3, [r4, #4]
  5393. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5394. 800a1ec: 2300 movs r3, #0
  5395. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  5396. 800a1ee: 60e2 str r2, [r4, #12]
  5397. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5398. 800a1f0: 60a3 str r3, [r4, #8]
  5399. hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5400. 800a1f2: 6123 str r3, [r4, #16]
  5401. hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5402. 800a1f4: 6163 str r3, [r4, #20]
  5403. hdma_usart2_tx.Init.Mode = DMA_NORMAL;
  5404. 800a1f6: 61a3 str r3, [r4, #24]
  5405. hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW;
  5406. 800a1f8: 61e3 str r3, [r4, #28]
  5407. if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK)
  5408. 800a1fa: 4620 mov r0, r4
  5409. 800a1fc: f7fe fa80 bl 8008700 <HAL_DMA_Init>
  5410. 800a200: b108 cbz r0, 800a206 <HAL_UART_MspInit+0x10e>
  5411. Error_Handler();
  5412. 800a202: f7ff fed7 bl 8009fb4 <Error_Handler>
  5413. __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx);
  5414. 800a206: 632c str r4, [r5, #48] ; 0x30
  5415. 800a208: 6265 str r5, [r4, #36] ; 0x24
  5416. }
  5417. 800a20a: e7a9 b.n 800a160 <HAL_UART_MspInit+0x68>
  5418. else if(huart->Instance==USART2)
  5419. 800a20c: 4a28 ldr r2, [pc, #160] ; (800a2b0 <HAL_UART_MspInit+0x1b8>)
  5420. 800a20e: 4293 cmp r3, r2
  5421. 800a210: d1a6 bne.n 800a160 <HAL_UART_MspInit+0x68>
  5422. __HAL_RCC_USART2_CLK_ENABLE();
  5423. 800a212: 4b1f ldr r3, [pc, #124] ; (800a290 <HAL_UART_MspInit+0x198>)
  5424. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5425. 800a214: a906 add r1, sp, #24
  5426. __HAL_RCC_USART2_CLK_ENABLE();
  5427. 800a216: 69da ldr r2, [r3, #28]
  5428. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5429. 800a218: 4820 ldr r0, [pc, #128] ; (800a29c <HAL_UART_MspInit+0x1a4>)
  5430. __HAL_RCC_USART2_CLK_ENABLE();
  5431. 800a21a: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  5432. 800a21e: 61da str r2, [r3, #28]
  5433. 800a220: 69da ldr r2, [r3, #28]
  5434. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5435. 800a222: 2600 movs r6, #0
  5436. __HAL_RCC_USART2_CLK_ENABLE();
  5437. 800a224: f402 3200 and.w r2, r2, #131072 ; 0x20000
  5438. 800a228: 9204 str r2, [sp, #16]
  5439. 800a22a: 9a04 ldr r2, [sp, #16]
  5440. __HAL_RCC_GPIOA_CLK_ENABLE();
  5441. 800a22c: 699a ldr r2, [r3, #24]
  5442. hdma_usart2_rx.Instance = DMA1_Channel6;
  5443. 800a22e: 4c21 ldr r4, [pc, #132] ; (800a2b4 <HAL_UART_MspInit+0x1bc>)
  5444. __HAL_RCC_GPIOA_CLK_ENABLE();
  5445. 800a230: f042 0204 orr.w r2, r2, #4
  5446. 800a234: 619a str r2, [r3, #24]
  5447. 800a236: 699b ldr r3, [r3, #24]
  5448. 800a238: f003 0304 and.w r3, r3, #4
  5449. 800a23c: 9305 str r3, [sp, #20]
  5450. 800a23e: 9b05 ldr r3, [sp, #20]
  5451. GPIO_InitStruct.Pin = GPIO_PIN_2;
  5452. 800a240: 2304 movs r3, #4
  5453. 800a242: 9306 str r3, [sp, #24]
  5454. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5455. 800a244: 2302 movs r3, #2
  5456. 800a246: 9307 str r3, [sp, #28]
  5457. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5458. 800a248: 2303 movs r3, #3
  5459. 800a24a: 9309 str r3, [sp, #36] ; 0x24
  5460. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5461. 800a24c: f7fe fc20 bl 8008a90 <HAL_GPIO_Init>
  5462. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5463. 800a250: 2308 movs r3, #8
  5464. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5465. 800a252: 4812 ldr r0, [pc, #72] ; (800a29c <HAL_UART_MspInit+0x1a4>)
  5466. 800a254: a906 add r1, sp, #24
  5467. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5468. 800a256: 9306 str r3, [sp, #24]
  5469. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5470. 800a258: 9607 str r6, [sp, #28]
  5471. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5472. 800a25a: 9608 str r6, [sp, #32]
  5473. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5474. 800a25c: f7fe fc18 bl 8008a90 <HAL_GPIO_Init>
  5475. hdma_usart2_rx.Instance = DMA1_Channel6;
  5476. 800a260: 4b15 ldr r3, [pc, #84] ; (800a2b8 <HAL_UART_MspInit+0x1c0>)
  5477. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5478. 800a262: 4620 mov r0, r4
  5479. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5480. 800a264: e884 0048 stmia.w r4, {r3, r6}
  5481. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5482. 800a268: 2380 movs r3, #128 ; 0x80
  5483. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5484. 800a26a: 60a6 str r6, [r4, #8]
  5485. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5486. 800a26c: 60e3 str r3, [r4, #12]
  5487. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5488. 800a26e: 6126 str r6, [r4, #16]
  5489. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5490. 800a270: 6166 str r6, [r4, #20]
  5491. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  5492. 800a272: 61a6 str r6, [r4, #24]
  5493. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  5494. 800a274: 61e6 str r6, [r4, #28]
  5495. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5496. 800a276: f7fe fa43 bl 8008700 <HAL_DMA_Init>
  5497. 800a27a: b108 cbz r0, 800a280 <HAL_UART_MspInit+0x188>
  5498. Error_Handler();
  5499. 800a27c: f7ff fe9a bl 8009fb4 <Error_Handler>
  5500. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  5501. 800a280: 636c str r4, [r5, #52] ; 0x34
  5502. 800a282: 6265 str r5, [r4, #36] ; 0x24
  5503. hdma_usart2_tx.Instance = DMA1_Channel7;
  5504. 800a284: 4b0d ldr r3, [pc, #52] ; (800a2bc <HAL_UART_MspInit+0x1c4>)
  5505. 800a286: 4c0e ldr r4, [pc, #56] ; (800a2c0 <HAL_UART_MspInit+0x1c8>)
  5506. 800a288: e7ac b.n 800a1e4 <HAL_UART_MspInit+0xec>
  5507. 800a28a: bf00 nop
  5508. 800a28c: 40004c00 .word 0x40004c00
  5509. 800a290: 40021000 .word 0x40021000
  5510. 800a294: 40011000 .word 0x40011000
  5511. 800a298: 40013800 .word 0x40013800
  5512. 800a29c: 40010800 .word 0x40010800
  5513. 800a2a0: 200003c0 .word 0x200003c0
  5514. 800a2a4: 40020058 .word 0x40020058
  5515. 800a2a8: 40020044 .word 0x40020044
  5516. 800a2ac: 2000031c .word 0x2000031c
  5517. 800a2b0: 40004400 .word 0x40004400
  5518. 800a2b4: 200002a8 .word 0x200002a8
  5519. 800a2b8: 4002006c .word 0x4002006c
  5520. 800a2bc: 40020080 .word 0x40020080
  5521. 800a2c0: 20000404 .word 0x20000404
  5522. 0800a2c4 <NMI_Handler>:
  5523. 800a2c4: 4770 bx lr
  5524. 0800a2c6 <HardFault_Handler>:
  5525. /**
  5526. * @brief This function handles Hard fault interrupt.
  5527. */
  5528. void HardFault_Handler(void)
  5529. {
  5530. 800a2c6: e7fe b.n 800a2c6 <HardFault_Handler>
  5531. 0800a2c8 <MemManage_Handler>:
  5532. /**
  5533. * @brief This function handles Memory management fault.
  5534. */
  5535. void MemManage_Handler(void)
  5536. {
  5537. 800a2c8: e7fe b.n 800a2c8 <MemManage_Handler>
  5538. 0800a2ca <BusFault_Handler>:
  5539. /**
  5540. * @brief This function handles Prefetch fault, memory access fault.
  5541. */
  5542. void BusFault_Handler(void)
  5543. {
  5544. 800a2ca: e7fe b.n 800a2ca <BusFault_Handler>
  5545. 0800a2cc <UsageFault_Handler>:
  5546. /**
  5547. * @brief This function handles Undefined instruction or illegal state.
  5548. */
  5549. void UsageFault_Handler(void)
  5550. {
  5551. 800a2cc: e7fe b.n 800a2cc <UsageFault_Handler>
  5552. 0800a2ce <SVC_Handler>:
  5553. 800a2ce: 4770 bx lr
  5554. 0800a2d0 <DebugMon_Handler>:
  5555. 800a2d0: 4770 bx lr
  5556. 0800a2d2 <PendSV_Handler>:
  5557. /**
  5558. * @brief This function handles Pendable request for system service.
  5559. */
  5560. void PendSV_Handler(void)
  5561. {
  5562. 800a2d2: 4770 bx lr
  5563. 0800a2d4 <SysTick_Handler>:
  5564. void SysTick_Handler(void)
  5565. {
  5566. /* USER CODE BEGIN SysTick_IRQn 0 */
  5567. /* USER CODE END SysTick_IRQn 0 */
  5568. HAL_IncTick();
  5569. 800a2d4: f7fd bfdc b.w 8008290 <HAL_IncTick>
  5570. 0800a2d8 <DMA1_Channel4_IRQHandler>:
  5571. void DMA1_Channel4_IRQHandler(void)
  5572. {
  5573. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  5574. /* USER CODE END DMA1_Channel4_IRQn 0 */
  5575. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  5576. 800a2d8: 4801 ldr r0, [pc, #4] ; (800a2e0 <DMA1_Channel4_IRQHandler+0x8>)
  5577. 800a2da: f7fe bafd b.w 80088d8 <HAL_DMA_IRQHandler>
  5578. 800a2de: bf00 nop
  5579. 800a2e0: 2000031c .word 0x2000031c
  5580. 0800a2e4 <DMA1_Channel5_IRQHandler>:
  5581. void DMA1_Channel5_IRQHandler(void)
  5582. {
  5583. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  5584. /* USER CODE END DMA1_Channel5_IRQn 0 */
  5585. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  5586. 800a2e4: 4801 ldr r0, [pc, #4] ; (800a2ec <DMA1_Channel5_IRQHandler+0x8>)
  5587. 800a2e6: f7fe baf7 b.w 80088d8 <HAL_DMA_IRQHandler>
  5588. 800a2ea: bf00 nop
  5589. 800a2ec: 200003c0 .word 0x200003c0
  5590. 0800a2f0 <DMA1_Channel6_IRQHandler>:
  5591. void DMA1_Channel6_IRQHandler(void)
  5592. {
  5593. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  5594. /* USER CODE END DMA1_Channel6_IRQn 0 */
  5595. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  5596. 800a2f0: 4801 ldr r0, [pc, #4] ; (800a2f8 <DMA1_Channel6_IRQHandler+0x8>)
  5597. 800a2f2: f7fe baf1 b.w 80088d8 <HAL_DMA_IRQHandler>
  5598. 800a2f6: bf00 nop
  5599. 800a2f8: 200002a8 .word 0x200002a8
  5600. 0800a2fc <DMA1_Channel7_IRQHandler>:
  5601. void DMA1_Channel7_IRQHandler(void)
  5602. {
  5603. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  5604. /* USER CODE END DMA1_Channel7_IRQn 0 */
  5605. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  5606. 800a2fc: 4801 ldr r0, [pc, #4] ; (800a304 <DMA1_Channel7_IRQHandler+0x8>)
  5607. 800a2fe: f7fe baeb b.w 80088d8 <HAL_DMA_IRQHandler>
  5608. 800a302: bf00 nop
  5609. 800a304: 20000404 .word 0x20000404
  5610. 0800a308 <ADC1_2_IRQHandler>:
  5611. /**
  5612. * @brief This function handles ADC1 and ADC2 global interrupts.
  5613. */
  5614. void ADC1_2_IRQHandler(void)
  5615. {
  5616. 800a308: b508 push {r3, lr}
  5617. /* USER CODE BEGIN ADC1_2_IRQn 0 */
  5618. /* USER CODE END ADC1_2_IRQn 0 */
  5619. HAL_ADC_IRQHandler(&hadc1);
  5620. 800a30a: 4804 ldr r0, [pc, #16] ; (800a31c <ADC1_2_IRQHandler+0x14>)
  5621. 800a30c: f7fd ffe6 bl 80082dc <HAL_ADC_IRQHandler>
  5622. HAL_ADC_IRQHandler(&hadc2);
  5623. /* USER CODE BEGIN ADC1_2_IRQn 1 */
  5624. /* USER CODE END ADC1_2_IRQn 1 */
  5625. }
  5626. 800a310: e8bd 4008 ldmia.w sp!, {r3, lr}
  5627. HAL_ADC_IRQHandler(&hadc2);
  5628. 800a314: 4802 ldr r0, [pc, #8] ; (800a320 <ADC1_2_IRQHandler+0x18>)
  5629. 800a316: f7fd bfe1 b.w 80082dc <HAL_ADC_IRQHandler>
  5630. 800a31a: bf00 nop
  5631. 800a31c: 20000360 .word 0x20000360
  5632. 800a320: 200002ec .word 0x200002ec
  5633. 0800a324 <USART1_IRQHandler>:
  5634. void USART1_IRQHandler(void)
  5635. {
  5636. /* USER CODE BEGIN USART1_IRQn 0 */
  5637. /* USER CODE END USART1_IRQn 0 */
  5638. HAL_UART_IRQHandler(&huart1);
  5639. 800a324: 4801 ldr r0, [pc, #4] ; (800a32c <USART1_IRQHandler+0x8>)
  5640. 800a326: f7ff bb19 b.w 800995c <HAL_UART_IRQHandler>
  5641. 800a32a: bf00 nop
  5642. 800a32c: 20000448 .word 0x20000448
  5643. 0800a330 <USART2_IRQHandler>:
  5644. void USART2_IRQHandler(void)
  5645. {
  5646. /* USER CODE BEGIN USART2_IRQn 0 */
  5647. /* USER CODE END USART2_IRQn 0 */
  5648. HAL_UART_IRQHandler(&huart2);
  5649. 800a330: 4801 ldr r0, [pc, #4] ; (800a338 <USART2_IRQHandler+0x8>)
  5650. 800a332: f7ff bb13 b.w 800995c <HAL_UART_IRQHandler>
  5651. 800a336: bf00 nop
  5652. 800a338: 20000508 .word 0x20000508
  5653. 0800a33c <ADC3_IRQHandler>:
  5654. void ADC3_IRQHandler(void)
  5655. {
  5656. /* USER CODE BEGIN ADC3_IRQn 0 */
  5657. /* USER CODE END ADC3_IRQn 0 */
  5658. HAL_ADC_IRQHandler(&hadc3);
  5659. 800a33c: 4801 ldr r0, [pc, #4] ; (800a344 <ADC3_IRQHandler+0x8>)
  5660. 800a33e: f7fd bfcd b.w 80082dc <HAL_ADC_IRQHandler>
  5661. 800a342: bf00 nop
  5662. 800a344: 20000390 .word 0x20000390
  5663. 0800a348 <UART4_IRQHandler>:
  5664. void UART4_IRQHandler(void)
  5665. {
  5666. /* USER CODE BEGIN UART4_IRQn 0 */
  5667. /* USER CODE END UART4_IRQn 0 */
  5668. HAL_UART_IRQHandler(&huart4);
  5669. 800a348: 4801 ldr r0, [pc, #4] ; (800a350 <UART4_IRQHandler+0x8>)
  5670. 800a34a: f7ff bb07 b.w 800995c <HAL_UART_IRQHandler>
  5671. 800a34e: bf00 nop
  5672. 800a350: 200004c8 .word 0x200004c8
  5673. 0800a354 <TIM6_IRQHandler>:
  5674. void TIM6_IRQHandler(void)
  5675. {
  5676. /* USER CODE BEGIN TIM6_IRQn 0 */
  5677. /* USER CODE END TIM6_IRQn 0 */
  5678. HAL_TIM_IRQHandler(&htim6);
  5679. 800a354: 4801 ldr r0, [pc, #4] ; (800a35c <TIM6_IRQHandler+0x8>)
  5680. 800a356: f7fe bfb7 b.w 80092c8 <HAL_TIM_IRQHandler>
  5681. 800a35a: bf00 nop
  5682. 800a35c: 20000488 .word 0x20000488
  5683. 0800a360 <_read>:
  5684. _kill(status, -1);
  5685. while (1) {} /* Make sure we hang here */
  5686. }
  5687. __attribute__((weak)) int _read(int file, char *ptr, int len)
  5688. {
  5689. 800a360: b570 push {r4, r5, r6, lr}
  5690. 800a362: 460e mov r6, r1
  5691. 800a364: 4615 mov r5, r2
  5692. int DataIdx;
  5693. for (DataIdx = 0; DataIdx < len; DataIdx++)
  5694. 800a366: 460c mov r4, r1
  5695. 800a368: 1ba3 subs r3, r4, r6
  5696. 800a36a: 429d cmp r5, r3
  5697. 800a36c: dc01 bgt.n 800a372 <_read+0x12>
  5698. {
  5699. *ptr++ = __io_getchar();
  5700. }
  5701. return len;
  5702. }
  5703. 800a36e: 4628 mov r0, r5
  5704. 800a370: bd70 pop {r4, r5, r6, pc}
  5705. *ptr++ = __io_getchar();
  5706. 800a372: f3af 8000 nop.w
  5707. 800a376: f804 0b01 strb.w r0, [r4], #1
  5708. 800a37a: e7f5 b.n 800a368 <_read+0x8>
  5709. 0800a37c <_sbrk>:
  5710. }
  5711. return len;
  5712. }
  5713. caddr_t _sbrk(int incr)
  5714. {
  5715. 800a37c: b508 push {r3, lr}
  5716. extern char end asm("end");
  5717. static char *heap_end;
  5718. char *prev_heap_end;
  5719. if (heap_end == 0)
  5720. 800a37e: 4b0a ldr r3, [pc, #40] ; (800a3a8 <_sbrk+0x2c>)
  5721. {
  5722. 800a380: 4602 mov r2, r0
  5723. if (heap_end == 0)
  5724. 800a382: 6819 ldr r1, [r3, #0]
  5725. 800a384: b909 cbnz r1, 800a38a <_sbrk+0xe>
  5726. heap_end = &end;
  5727. 800a386: 4909 ldr r1, [pc, #36] ; (800a3ac <_sbrk+0x30>)
  5728. 800a388: 6019 str r1, [r3, #0]
  5729. prev_heap_end = heap_end;
  5730. if (heap_end + incr > stack_ptr)
  5731. 800a38a: 4669 mov r1, sp
  5732. prev_heap_end = heap_end;
  5733. 800a38c: 6818 ldr r0, [r3, #0]
  5734. if (heap_end + incr > stack_ptr)
  5735. 800a38e: 4402 add r2, r0
  5736. 800a390: 428a cmp r2, r1
  5737. 800a392: d906 bls.n 800a3a2 <_sbrk+0x26>
  5738. {
  5739. // write(1, "Heap and stack collision\n", 25);
  5740. // abort();
  5741. errno = ENOMEM;
  5742. 800a394: f000 f8ca bl 800a52c <__errno>
  5743. 800a398: 230c movs r3, #12
  5744. 800a39a: 6003 str r3, [r0, #0]
  5745. return (caddr_t) -1;
  5746. 800a39c: f04f 30ff mov.w r0, #4294967295
  5747. 800a3a0: bd08 pop {r3, pc}
  5748. }
  5749. heap_end += incr;
  5750. 800a3a2: 601a str r2, [r3, #0]
  5751. return (caddr_t) prev_heap_end;
  5752. }
  5753. 800a3a4: bd08 pop {r3, pc}
  5754. 800a3a6: bf00 nop
  5755. 800a3a8: 20000298 .word 0x20000298
  5756. 800a3ac: 20000d64 .word 0x20000d64
  5757. 0800a3b0 <_close>:
  5758. int _close(int file)
  5759. {
  5760. return -1;
  5761. }
  5762. 800a3b0: f04f 30ff mov.w r0, #4294967295
  5763. 800a3b4: 4770 bx lr
  5764. 0800a3b6 <_fstat>:
  5765. int _fstat(int file, struct stat *st)
  5766. {
  5767. st->st_mode = S_IFCHR;
  5768. 800a3b6: f44f 5300 mov.w r3, #8192 ; 0x2000
  5769. return 0;
  5770. }
  5771. 800a3ba: 2000 movs r0, #0
  5772. st->st_mode = S_IFCHR;
  5773. 800a3bc: 604b str r3, [r1, #4]
  5774. }
  5775. 800a3be: 4770 bx lr
  5776. 0800a3c0 <_isatty>:
  5777. int _isatty(int file)
  5778. {
  5779. return 1;
  5780. }
  5781. 800a3c0: 2001 movs r0, #1
  5782. 800a3c2: 4770 bx lr
  5783. 0800a3c4 <_lseek>:
  5784. int _lseek(int file, int ptr, int dir)
  5785. {
  5786. return 0;
  5787. }
  5788. 800a3c4: 2000 movs r0, #0
  5789. 800a3c6: 4770 bx lr
  5790. 0800a3c8 <SystemInit>:
  5791. */
  5792. void SystemInit (void)
  5793. {
  5794. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  5795. /* Set HSION bit */
  5796. RCC->CR |= 0x00000001U;
  5797. 800a3c8: 4b0e ldr r3, [pc, #56] ; (800a404 <SystemInit+0x3c>)
  5798. 800a3ca: 681a ldr r2, [r3, #0]
  5799. 800a3cc: f042 0201 orr.w r2, r2, #1
  5800. 800a3d0: 601a str r2, [r3, #0]
  5801. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  5802. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  5803. RCC->CFGR &= 0xF8FF0000U;
  5804. 800a3d2: 6859 ldr r1, [r3, #4]
  5805. 800a3d4: 4a0c ldr r2, [pc, #48] ; (800a408 <SystemInit+0x40>)
  5806. 800a3d6: 400a ands r2, r1
  5807. 800a3d8: 605a str r2, [r3, #4]
  5808. #else
  5809. RCC->CFGR &= 0xF0FF0000U;
  5810. #endif /* STM32F105xC */
  5811. /* Reset HSEON, CSSON and PLLON bits */
  5812. RCC->CR &= 0xFEF6FFFFU;
  5813. 800a3da: 681a ldr r2, [r3, #0]
  5814. 800a3dc: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  5815. 800a3e0: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  5816. 800a3e4: 601a str r2, [r3, #0]
  5817. /* Reset HSEBYP bit */
  5818. RCC->CR &= 0xFFFBFFFFU;
  5819. 800a3e6: 681a ldr r2, [r3, #0]
  5820. 800a3e8: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  5821. 800a3ec: 601a str r2, [r3, #0]
  5822. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  5823. RCC->CFGR &= 0xFF80FFFFU;
  5824. 800a3ee: 685a ldr r2, [r3, #4]
  5825. 800a3f0: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  5826. 800a3f4: 605a str r2, [r3, #4]
  5827. /* Reset CFGR2 register */
  5828. RCC->CFGR2 = 0x00000000U;
  5829. #else
  5830. /* Disable all interrupts and clear pending bits */
  5831. RCC->CIR = 0x009F0000U;
  5832. 800a3f6: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  5833. 800a3fa: 609a str r2, [r3, #8]
  5834. #endif
  5835. #ifdef VECT_TAB_SRAM
  5836. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  5837. #else
  5838. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  5839. 800a3fc: 4a03 ldr r2, [pc, #12] ; (800a40c <SystemInit+0x44>)
  5840. 800a3fe: 4b04 ldr r3, [pc, #16] ; (800a410 <SystemInit+0x48>)
  5841. 800a400: 609a str r2, [r3, #8]
  5842. 800a402: 4770 bx lr
  5843. 800a404: 40021000 .word 0x40021000
  5844. 800a408: f8ff0000 .word 0xf8ff0000
  5845. 800a40c: 08008000 .word 0x08008000
  5846. 800a410: e000ed00 .word 0xe000ed00
  5847. 0800a414 <InitUartQueue>:
  5848. UARTQUEUE TerminalQueue;
  5849. UARTQUEUE WifiQueue;
  5850. void InitUartQueue(pUARTQUEUE pQueue)
  5851. {
  5852. pQueue->data = pQueue->head = pQueue->tail = 0;
  5853. 800a414: 2300 movs r3, #0
  5854. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5855. 800a416: 2201 movs r2, #1
  5856. pQueue->data = pQueue->head = pQueue->tail = 0;
  5857. 800a418: 6043 str r3, [r0, #4]
  5858. 800a41a: 6003 str r3, [r0, #0]
  5859. 800a41c: 6083 str r3, [r0, #8]
  5860. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5861. 800a41e: 4902 ldr r1, [pc, #8] ; (800a428 <InitUartQueue+0x14>)
  5862. 800a420: 4802 ldr r0, [pc, #8] ; (800a42c <InitUartQueue+0x18>)
  5863. 800a422: f7ff b9ad b.w 8009780 <HAL_UART_Receive_DMA>
  5864. 800a426: bf00 nop
  5865. 800a428: 20000554 .word 0x20000554
  5866. 800a42c: 20000448 .word 0x20000448
  5867. 0800a430 <GetDataFromUartQueue>:
  5868. if (pQueue->head == QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  5869. pQueue->data++;
  5870. // HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 10);
  5871. }
  5872. void GetDataFromUartQueue(UART_HandleTypeDef *huart)
  5873. {
  5874. 800a430: b538 push {r3, r4, r5, lr}
  5875. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  5876. 800a432: 6801 ldr r1, [r0, #0]
  5877. 800a434: 4b13 ldr r3, [pc, #76] ; (800a484 <GetDataFromUartQueue+0x54>)
  5878. 800a436: 4a14 ldr r2, [pc, #80] ; (800a488 <GetDataFromUartQueue+0x58>)
  5879. 800a438: 4d14 ldr r5, [pc, #80] ; (800a48c <GetDataFromUartQueue+0x5c>)
  5880. pUARTQUEUE pQueue = &TerminalQueue;
  5881. printf("Function : %s : ",__func__);
  5882. if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  5883. 800a43a: 4c15 ldr r4, [pc, #84] ; (800a490 <GetDataFromUartQueue+0x60>)
  5884. UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal);
  5885. 800a43c: 4291 cmp r1, r2
  5886. 800a43e: bf18 it ne
  5887. 800a440: 461d movne r5, r3
  5888. printf("Function : %s : ",__func__);
  5889. 800a442: 4814 ldr r0, [pc, #80] ; (800a494 <GetDataFromUartQueue+0x64>)
  5890. 800a444: 4914 ldr r1, [pc, #80] ; (800a498 <GetDataFromUartQueue+0x68>)
  5891. 800a446: f000 f8a3 bl 800a590 <iprintf>
  5892. if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  5893. 800a44a: 6861 ldr r1, [r4, #4]
  5894. 800a44c: f104 000c add.w r0, r4, #12
  5895. 800a450: f640 33b8 movw r3, #3000 ; 0xbb8
  5896. 800a454: 4401 add r1, r0
  5897. 800a456: 2201 movs r2, #1
  5898. 800a458: 4628 mov r0, r5
  5899. 800a45a: f7ff f8fb bl 8009654 <HAL_UART_Transmit>
  5900. {
  5901. // _Error_Handler(__FILE__, __LINE__);
  5902. }
  5903. printf("\r\n");
  5904. 800a45e: 480f ldr r0, [pc, #60] ; (800a49c <GetDataFromUartQueue+0x6c>)
  5905. 800a460: f000 f90a bl 800a678 <puts>
  5906. pQueue->tail++;
  5907. 800a464: 6863 ldr r3, [r4, #4]
  5908. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5909. pQueue->data--;
  5910. HAL_Delay(1);
  5911. 800a466: 2001 movs r0, #1
  5912. pQueue->tail++;
  5913. 800a468: 3301 adds r3, #1
  5914. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5915. 800a46a: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5916. 800a46e: bfa8 it ge
  5917. 800a470: 2300 movge r3, #0
  5918. 800a472: 6063 str r3, [r4, #4]
  5919. pQueue->data--;
  5920. 800a474: 68a3 ldr r3, [r4, #8]
  5921. 800a476: 3b01 subs r3, #1
  5922. 800a478: 60a3 str r3, [r4, #8]
  5923. }
  5924. 800a47a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  5925. HAL_Delay(1);
  5926. 800a47e: f7fd bf19 b.w 80082b4 <HAL_Delay>
  5927. 800a482: bf00 nop
  5928. 800a484: 20000448 .word 0x20000448
  5929. 800a488: 40004400 .word 0x40004400
  5930. 800a48c: 20000508 .word 0x20000508
  5931. 800a490: 20000548 .word 0x20000548
  5932. 800a494: 0800b6ac .word 0x0800b6ac
  5933. 800a498: 0800b6bd .word 0x0800b6bd
  5934. 800a49c: 0800b692 .word 0x0800b692
  5935. 0800a4a0 <HAL_UART_RxCpltCallback>:
  5936. {
  5937. 800a4a0: b510 push {r4, lr}
  5938. pQueue->head++;
  5939. 800a4a2: 4c0c ldr r4, [pc, #48] ; (800a4d4 <HAL_UART_RxCpltCallback+0x34>)
  5940. 800a4a4: 6823 ldr r3, [r4, #0]
  5941. 800a4a6: 3301 adds r3, #1
  5942. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  5943. 800a4a8: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5944. 800a4ac: bfa8 it ge
  5945. 800a4ae: 2300 movge r3, #0
  5946. 800a4b0: 6023 str r3, [r4, #0]
  5947. pQueue->data++;
  5948. 800a4b2: 68a3 ldr r3, [r4, #8]
  5949. 800a4b4: 3301 adds r3, #1
  5950. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5951. 800a4b6: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  5952. pQueue->data++;
  5953. 800a4ba: 60a3 str r3, [r4, #8]
  5954. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5955. 800a4bc: db01 blt.n 800a4c2 <HAL_UART_RxCpltCallback+0x22>
  5956. GetDataFromUartQueue(huart);
  5957. 800a4be: f7ff ffb7 bl 800a430 <GetDataFromUartQueue>
  5958. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5959. 800a4c2: 6823 ldr r3, [r4, #0]
  5960. 800a4c4: 4904 ldr r1, [pc, #16] ; (800a4d8 <HAL_UART_RxCpltCallback+0x38>)
  5961. 800a4c6: 2201 movs r2, #1
  5962. }
  5963. 800a4c8: e8bd 4010 ldmia.w sp!, {r4, lr}
  5964. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5965. 800a4cc: 4419 add r1, r3
  5966. 800a4ce: 4803 ldr r0, [pc, #12] ; (800a4dc <HAL_UART_RxCpltCallback+0x3c>)
  5967. 800a4d0: f7ff b956 b.w 8009780 <HAL_UART_Receive_DMA>
  5968. 800a4d4: 20000548 .word 0x20000548
  5969. 800a4d8: 20000554 .word 0x20000554
  5970. 800a4dc: 20000448 .word 0x20000448
  5971. 0800a4e0 <Reset_Handler>:
  5972. .weak Reset_Handler
  5973. .type Reset_Handler, %function
  5974. Reset_Handler:
  5975. /* Copy the data segment initializers from flash to SRAM */
  5976. movs r1, #0
  5977. 800a4e0: 2100 movs r1, #0
  5978. b LoopCopyDataInit
  5979. 800a4e2: e003 b.n 800a4ec <LoopCopyDataInit>
  5980. 0800a4e4 <CopyDataInit>:
  5981. CopyDataInit:
  5982. ldr r3, =_sidata
  5983. 800a4e4: 4b0b ldr r3, [pc, #44] ; (800a514 <LoopFillZerobss+0x14>)
  5984. ldr r3, [r3, r1]
  5985. 800a4e6: 585b ldr r3, [r3, r1]
  5986. str r3, [r0, r1]
  5987. 800a4e8: 5043 str r3, [r0, r1]
  5988. adds r1, r1, #4
  5989. 800a4ea: 3104 adds r1, #4
  5990. 0800a4ec <LoopCopyDataInit>:
  5991. LoopCopyDataInit:
  5992. ldr r0, =_sdata
  5993. 800a4ec: 480a ldr r0, [pc, #40] ; (800a518 <LoopFillZerobss+0x18>)
  5994. ldr r3, =_edata
  5995. 800a4ee: 4b0b ldr r3, [pc, #44] ; (800a51c <LoopFillZerobss+0x1c>)
  5996. adds r2, r0, r1
  5997. 800a4f0: 1842 adds r2, r0, r1
  5998. cmp r2, r3
  5999. 800a4f2: 429a cmp r2, r3
  6000. bcc CopyDataInit
  6001. 800a4f4: d3f6 bcc.n 800a4e4 <CopyDataInit>
  6002. ldr r2, =_sbss
  6003. 800a4f6: 4a0a ldr r2, [pc, #40] ; (800a520 <LoopFillZerobss+0x20>)
  6004. b LoopFillZerobss
  6005. 800a4f8: e002 b.n 800a500 <LoopFillZerobss>
  6006. 0800a4fa <FillZerobss>:
  6007. /* Zero fill the bss segment. */
  6008. FillZerobss:
  6009. movs r3, #0
  6010. 800a4fa: 2300 movs r3, #0
  6011. str r3, [r2], #4
  6012. 800a4fc: f842 3b04 str.w r3, [r2], #4
  6013. 0800a500 <LoopFillZerobss>:
  6014. LoopFillZerobss:
  6015. ldr r3, = _ebss
  6016. 800a500: 4b08 ldr r3, [pc, #32] ; (800a524 <LoopFillZerobss+0x24>)
  6017. cmp r2, r3
  6018. 800a502: 429a cmp r2, r3
  6019. bcc FillZerobss
  6020. 800a504: d3f9 bcc.n 800a4fa <FillZerobss>
  6021. /* Call the clock system intitialization function.*/
  6022. bl SystemInit
  6023. 800a506: f7ff ff5f bl 800a3c8 <SystemInit>
  6024. /* Call static constructors */
  6025. bl __libc_init_array
  6026. 800a50a: f000 f815 bl 800a538 <__libc_init_array>
  6027. /* Call the application's entry point.*/
  6028. bl main
  6029. 800a50e: f7ff fb4d bl 8009bac <main>
  6030. bx lr
  6031. 800a512: 4770 bx lr
  6032. ldr r3, =_sidata
  6033. 800a514: 0800b774 .word 0x0800b774
  6034. ldr r0, =_sdata
  6035. 800a518: 20000000 .word 0x20000000
  6036. ldr r3, =_edata
  6037. 800a51c: 20000270 .word 0x20000270
  6038. ldr r2, =_sbss
  6039. 800a520: 20000270 .word 0x20000270
  6040. ldr r3, = _ebss
  6041. 800a524: 20000d64 .word 0x20000d64
  6042. 0800a528 <CAN1_RX1_IRQHandler>:
  6043. * @retval : None
  6044. */
  6045. .section .text.Default_Handler,"ax",%progbits
  6046. Default_Handler:
  6047. Infinite_Loop:
  6048. b Infinite_Loop
  6049. 800a528: e7fe b.n 800a528 <CAN1_RX1_IRQHandler>
  6050. ...
  6051. 0800a52c <__errno>:
  6052. 800a52c: 4b01 ldr r3, [pc, #4] ; (800a534 <__errno+0x8>)
  6053. 800a52e: 6818 ldr r0, [r3, #0]
  6054. 800a530: 4770 bx lr
  6055. 800a532: bf00 nop
  6056. 800a534: 2000020c .word 0x2000020c
  6057. 0800a538 <__libc_init_array>:
  6058. 800a538: b570 push {r4, r5, r6, lr}
  6059. 800a53a: 2500 movs r5, #0
  6060. 800a53c: 4e0c ldr r6, [pc, #48] ; (800a570 <__libc_init_array+0x38>)
  6061. 800a53e: 4c0d ldr r4, [pc, #52] ; (800a574 <__libc_init_array+0x3c>)
  6062. 800a540: 1ba4 subs r4, r4, r6
  6063. 800a542: 10a4 asrs r4, r4, #2
  6064. 800a544: 42a5 cmp r5, r4
  6065. 800a546: d109 bne.n 800a55c <__libc_init_array+0x24>
  6066. 800a548: f001 f848 bl 800b5dc <_init>
  6067. 800a54c: 2500 movs r5, #0
  6068. 800a54e: 4e0a ldr r6, [pc, #40] ; (800a578 <__libc_init_array+0x40>)
  6069. 800a550: 4c0a ldr r4, [pc, #40] ; (800a57c <__libc_init_array+0x44>)
  6070. 800a552: 1ba4 subs r4, r4, r6
  6071. 800a554: 10a4 asrs r4, r4, #2
  6072. 800a556: 42a5 cmp r5, r4
  6073. 800a558: d105 bne.n 800a566 <__libc_init_array+0x2e>
  6074. 800a55a: bd70 pop {r4, r5, r6, pc}
  6075. 800a55c: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6076. 800a560: 4798 blx r3
  6077. 800a562: 3501 adds r5, #1
  6078. 800a564: e7ee b.n 800a544 <__libc_init_array+0xc>
  6079. 800a566: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6080. 800a56a: 4798 blx r3
  6081. 800a56c: 3501 adds r5, #1
  6082. 800a56e: e7f2 b.n 800a556 <__libc_init_array+0x1e>
  6083. 800a570: 0800b76c .word 0x0800b76c
  6084. 800a574: 0800b76c .word 0x0800b76c
  6085. 800a578: 0800b76c .word 0x0800b76c
  6086. 800a57c: 0800b770 .word 0x0800b770
  6087. 0800a580 <memset>:
  6088. 800a580: 4603 mov r3, r0
  6089. 800a582: 4402 add r2, r0
  6090. 800a584: 4293 cmp r3, r2
  6091. 800a586: d100 bne.n 800a58a <memset+0xa>
  6092. 800a588: 4770 bx lr
  6093. 800a58a: f803 1b01 strb.w r1, [r3], #1
  6094. 800a58e: e7f9 b.n 800a584 <memset+0x4>
  6095. 0800a590 <iprintf>:
  6096. 800a590: b40f push {r0, r1, r2, r3}
  6097. 800a592: 4b0a ldr r3, [pc, #40] ; (800a5bc <iprintf+0x2c>)
  6098. 800a594: b513 push {r0, r1, r4, lr}
  6099. 800a596: 681c ldr r4, [r3, #0]
  6100. 800a598: b124 cbz r4, 800a5a4 <iprintf+0x14>
  6101. 800a59a: 69a3 ldr r3, [r4, #24]
  6102. 800a59c: b913 cbnz r3, 800a5a4 <iprintf+0x14>
  6103. 800a59e: 4620 mov r0, r4
  6104. 800a5a0: f000 fada bl 800ab58 <__sinit>
  6105. 800a5a4: ab05 add r3, sp, #20
  6106. 800a5a6: 9a04 ldr r2, [sp, #16]
  6107. 800a5a8: 68a1 ldr r1, [r4, #8]
  6108. 800a5aa: 4620 mov r0, r4
  6109. 800a5ac: 9301 str r3, [sp, #4]
  6110. 800a5ae: f000 fc9b bl 800aee8 <_vfiprintf_r>
  6111. 800a5b2: b002 add sp, #8
  6112. 800a5b4: e8bd 4010 ldmia.w sp!, {r4, lr}
  6113. 800a5b8: b004 add sp, #16
  6114. 800a5ba: 4770 bx lr
  6115. 800a5bc: 2000020c .word 0x2000020c
  6116. 0800a5c0 <_puts_r>:
  6117. 800a5c0: b570 push {r4, r5, r6, lr}
  6118. 800a5c2: 460e mov r6, r1
  6119. 800a5c4: 4605 mov r5, r0
  6120. 800a5c6: b118 cbz r0, 800a5d0 <_puts_r+0x10>
  6121. 800a5c8: 6983 ldr r3, [r0, #24]
  6122. 800a5ca: b90b cbnz r3, 800a5d0 <_puts_r+0x10>
  6123. 800a5cc: f000 fac4 bl 800ab58 <__sinit>
  6124. 800a5d0: 69ab ldr r3, [r5, #24]
  6125. 800a5d2: 68ac ldr r4, [r5, #8]
  6126. 800a5d4: b913 cbnz r3, 800a5dc <_puts_r+0x1c>
  6127. 800a5d6: 4628 mov r0, r5
  6128. 800a5d8: f000 fabe bl 800ab58 <__sinit>
  6129. 800a5dc: 4b23 ldr r3, [pc, #140] ; (800a66c <_puts_r+0xac>)
  6130. 800a5de: 429c cmp r4, r3
  6131. 800a5e0: d117 bne.n 800a612 <_puts_r+0x52>
  6132. 800a5e2: 686c ldr r4, [r5, #4]
  6133. 800a5e4: 89a3 ldrh r3, [r4, #12]
  6134. 800a5e6: 071b lsls r3, r3, #28
  6135. 800a5e8: d51d bpl.n 800a626 <_puts_r+0x66>
  6136. 800a5ea: 6923 ldr r3, [r4, #16]
  6137. 800a5ec: b1db cbz r3, 800a626 <_puts_r+0x66>
  6138. 800a5ee: 3e01 subs r6, #1
  6139. 800a5f0: 68a3 ldr r3, [r4, #8]
  6140. 800a5f2: f816 1f01 ldrb.w r1, [r6, #1]!
  6141. 800a5f6: 3b01 subs r3, #1
  6142. 800a5f8: 60a3 str r3, [r4, #8]
  6143. 800a5fa: b9e9 cbnz r1, 800a638 <_puts_r+0x78>
  6144. 800a5fc: 2b00 cmp r3, #0
  6145. 800a5fe: da2e bge.n 800a65e <_puts_r+0x9e>
  6146. 800a600: 4622 mov r2, r4
  6147. 800a602: 210a movs r1, #10
  6148. 800a604: 4628 mov r0, r5
  6149. 800a606: f000 f8f5 bl 800a7f4 <__swbuf_r>
  6150. 800a60a: 3001 adds r0, #1
  6151. 800a60c: d011 beq.n 800a632 <_puts_r+0x72>
  6152. 800a60e: 200a movs r0, #10
  6153. 800a610: bd70 pop {r4, r5, r6, pc}
  6154. 800a612: 4b17 ldr r3, [pc, #92] ; (800a670 <_puts_r+0xb0>)
  6155. 800a614: 429c cmp r4, r3
  6156. 800a616: d101 bne.n 800a61c <_puts_r+0x5c>
  6157. 800a618: 68ac ldr r4, [r5, #8]
  6158. 800a61a: e7e3 b.n 800a5e4 <_puts_r+0x24>
  6159. 800a61c: 4b15 ldr r3, [pc, #84] ; (800a674 <_puts_r+0xb4>)
  6160. 800a61e: 429c cmp r4, r3
  6161. 800a620: bf08 it eq
  6162. 800a622: 68ec ldreq r4, [r5, #12]
  6163. 800a624: e7de b.n 800a5e4 <_puts_r+0x24>
  6164. 800a626: 4621 mov r1, r4
  6165. 800a628: 4628 mov r0, r5
  6166. 800a62a: f000 f935 bl 800a898 <__swsetup_r>
  6167. 800a62e: 2800 cmp r0, #0
  6168. 800a630: d0dd beq.n 800a5ee <_puts_r+0x2e>
  6169. 800a632: f04f 30ff mov.w r0, #4294967295
  6170. 800a636: bd70 pop {r4, r5, r6, pc}
  6171. 800a638: 2b00 cmp r3, #0
  6172. 800a63a: da04 bge.n 800a646 <_puts_r+0x86>
  6173. 800a63c: 69a2 ldr r2, [r4, #24]
  6174. 800a63e: 4293 cmp r3, r2
  6175. 800a640: db06 blt.n 800a650 <_puts_r+0x90>
  6176. 800a642: 290a cmp r1, #10
  6177. 800a644: d004 beq.n 800a650 <_puts_r+0x90>
  6178. 800a646: 6823 ldr r3, [r4, #0]
  6179. 800a648: 1c5a adds r2, r3, #1
  6180. 800a64a: 6022 str r2, [r4, #0]
  6181. 800a64c: 7019 strb r1, [r3, #0]
  6182. 800a64e: e7cf b.n 800a5f0 <_puts_r+0x30>
  6183. 800a650: 4622 mov r2, r4
  6184. 800a652: 4628 mov r0, r5
  6185. 800a654: f000 f8ce bl 800a7f4 <__swbuf_r>
  6186. 800a658: 3001 adds r0, #1
  6187. 800a65a: d1c9 bne.n 800a5f0 <_puts_r+0x30>
  6188. 800a65c: e7e9 b.n 800a632 <_puts_r+0x72>
  6189. 800a65e: 200a movs r0, #10
  6190. 800a660: 6823 ldr r3, [r4, #0]
  6191. 800a662: 1c5a adds r2, r3, #1
  6192. 800a664: 6022 str r2, [r4, #0]
  6193. 800a666: 7018 strb r0, [r3, #0]
  6194. 800a668: bd70 pop {r4, r5, r6, pc}
  6195. 800a66a: bf00 nop
  6196. 800a66c: 0800b6f8 .word 0x0800b6f8
  6197. 800a670: 0800b718 .word 0x0800b718
  6198. 800a674: 0800b6d8 .word 0x0800b6d8
  6199. 0800a678 <puts>:
  6200. 800a678: 4b02 ldr r3, [pc, #8] ; (800a684 <puts+0xc>)
  6201. 800a67a: 4601 mov r1, r0
  6202. 800a67c: 6818 ldr r0, [r3, #0]
  6203. 800a67e: f7ff bf9f b.w 800a5c0 <_puts_r>
  6204. 800a682: bf00 nop
  6205. 800a684: 2000020c .word 0x2000020c
  6206. 0800a688 <setbuf>:
  6207. 800a688: 2900 cmp r1, #0
  6208. 800a68a: f44f 6380 mov.w r3, #1024 ; 0x400
  6209. 800a68e: bf0c ite eq
  6210. 800a690: 2202 moveq r2, #2
  6211. 800a692: 2200 movne r2, #0
  6212. 800a694: f000 b800 b.w 800a698 <setvbuf>
  6213. 0800a698 <setvbuf>:
  6214. 800a698: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  6215. 800a69c: 461d mov r5, r3
  6216. 800a69e: 4b51 ldr r3, [pc, #324] ; (800a7e4 <setvbuf+0x14c>)
  6217. 800a6a0: 4604 mov r4, r0
  6218. 800a6a2: 681e ldr r6, [r3, #0]
  6219. 800a6a4: 460f mov r7, r1
  6220. 800a6a6: 4690 mov r8, r2
  6221. 800a6a8: b126 cbz r6, 800a6b4 <setvbuf+0x1c>
  6222. 800a6aa: 69b3 ldr r3, [r6, #24]
  6223. 800a6ac: b913 cbnz r3, 800a6b4 <setvbuf+0x1c>
  6224. 800a6ae: 4630 mov r0, r6
  6225. 800a6b0: f000 fa52 bl 800ab58 <__sinit>
  6226. 800a6b4: 4b4c ldr r3, [pc, #304] ; (800a7e8 <setvbuf+0x150>)
  6227. 800a6b6: 429c cmp r4, r3
  6228. 800a6b8: d152 bne.n 800a760 <setvbuf+0xc8>
  6229. 800a6ba: 6874 ldr r4, [r6, #4]
  6230. 800a6bc: f1b8 0f02 cmp.w r8, #2
  6231. 800a6c0: d006 beq.n 800a6d0 <setvbuf+0x38>
  6232. 800a6c2: f1b8 0f01 cmp.w r8, #1
  6233. 800a6c6: f200 8089 bhi.w 800a7dc <setvbuf+0x144>
  6234. 800a6ca: 2d00 cmp r5, #0
  6235. 800a6cc: f2c0 8086 blt.w 800a7dc <setvbuf+0x144>
  6236. 800a6d0: 4621 mov r1, r4
  6237. 800a6d2: 4630 mov r0, r6
  6238. 800a6d4: f000 f9d6 bl 800aa84 <_fflush_r>
  6239. 800a6d8: 6b61 ldr r1, [r4, #52] ; 0x34
  6240. 800a6da: b141 cbz r1, 800a6ee <setvbuf+0x56>
  6241. 800a6dc: f104 0344 add.w r3, r4, #68 ; 0x44
  6242. 800a6e0: 4299 cmp r1, r3
  6243. 800a6e2: d002 beq.n 800a6ea <setvbuf+0x52>
  6244. 800a6e4: 4630 mov r0, r6
  6245. 800a6e6: f000 fb2d bl 800ad44 <_free_r>
  6246. 800a6ea: 2300 movs r3, #0
  6247. 800a6ec: 6363 str r3, [r4, #52] ; 0x34
  6248. 800a6ee: 2300 movs r3, #0
  6249. 800a6f0: 61a3 str r3, [r4, #24]
  6250. 800a6f2: 6063 str r3, [r4, #4]
  6251. 800a6f4: 89a3 ldrh r3, [r4, #12]
  6252. 800a6f6: 061b lsls r3, r3, #24
  6253. 800a6f8: d503 bpl.n 800a702 <setvbuf+0x6a>
  6254. 800a6fa: 6921 ldr r1, [r4, #16]
  6255. 800a6fc: 4630 mov r0, r6
  6256. 800a6fe: f000 fb21 bl 800ad44 <_free_r>
  6257. 800a702: 89a3 ldrh r3, [r4, #12]
  6258. 800a704: f1b8 0f02 cmp.w r8, #2
  6259. 800a708: f423 634a bic.w r3, r3, #3232 ; 0xca0
  6260. 800a70c: f023 0303 bic.w r3, r3, #3
  6261. 800a710: 81a3 strh r3, [r4, #12]
  6262. 800a712: d05d beq.n 800a7d0 <setvbuf+0x138>
  6263. 800a714: ab01 add r3, sp, #4
  6264. 800a716: 466a mov r2, sp
  6265. 800a718: 4621 mov r1, r4
  6266. 800a71a: 4630 mov r0, r6
  6267. 800a71c: f000 faa6 bl 800ac6c <__swhatbuf_r>
  6268. 800a720: 89a3 ldrh r3, [r4, #12]
  6269. 800a722: 4318 orrs r0, r3
  6270. 800a724: 81a0 strh r0, [r4, #12]
  6271. 800a726: bb2d cbnz r5, 800a774 <setvbuf+0xdc>
  6272. 800a728: 9d00 ldr r5, [sp, #0]
  6273. 800a72a: 4628 mov r0, r5
  6274. 800a72c: f000 fb02 bl 800ad34 <malloc>
  6275. 800a730: 4607 mov r7, r0
  6276. 800a732: 2800 cmp r0, #0
  6277. 800a734: d14e bne.n 800a7d4 <setvbuf+0x13c>
  6278. 800a736: f8dd 9000 ldr.w r9, [sp]
  6279. 800a73a: 45a9 cmp r9, r5
  6280. 800a73c: d13c bne.n 800a7b8 <setvbuf+0x120>
  6281. 800a73e: f04f 30ff mov.w r0, #4294967295
  6282. 800a742: 89a3 ldrh r3, [r4, #12]
  6283. 800a744: f043 0302 orr.w r3, r3, #2
  6284. 800a748: 81a3 strh r3, [r4, #12]
  6285. 800a74a: 2300 movs r3, #0
  6286. 800a74c: 60a3 str r3, [r4, #8]
  6287. 800a74e: f104 0347 add.w r3, r4, #71 ; 0x47
  6288. 800a752: 6023 str r3, [r4, #0]
  6289. 800a754: 6123 str r3, [r4, #16]
  6290. 800a756: 2301 movs r3, #1
  6291. 800a758: 6163 str r3, [r4, #20]
  6292. 800a75a: b003 add sp, #12
  6293. 800a75c: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6294. 800a760: 4b22 ldr r3, [pc, #136] ; (800a7ec <setvbuf+0x154>)
  6295. 800a762: 429c cmp r4, r3
  6296. 800a764: d101 bne.n 800a76a <setvbuf+0xd2>
  6297. 800a766: 68b4 ldr r4, [r6, #8]
  6298. 800a768: e7a8 b.n 800a6bc <setvbuf+0x24>
  6299. 800a76a: 4b21 ldr r3, [pc, #132] ; (800a7f0 <setvbuf+0x158>)
  6300. 800a76c: 429c cmp r4, r3
  6301. 800a76e: bf08 it eq
  6302. 800a770: 68f4 ldreq r4, [r6, #12]
  6303. 800a772: e7a3 b.n 800a6bc <setvbuf+0x24>
  6304. 800a774: 2f00 cmp r7, #0
  6305. 800a776: d0d8 beq.n 800a72a <setvbuf+0x92>
  6306. 800a778: 69b3 ldr r3, [r6, #24]
  6307. 800a77a: b913 cbnz r3, 800a782 <setvbuf+0xea>
  6308. 800a77c: 4630 mov r0, r6
  6309. 800a77e: f000 f9eb bl 800ab58 <__sinit>
  6310. 800a782: f1b8 0f01 cmp.w r8, #1
  6311. 800a786: bf08 it eq
  6312. 800a788: 89a3 ldrheq r3, [r4, #12]
  6313. 800a78a: 6027 str r7, [r4, #0]
  6314. 800a78c: bf04 itt eq
  6315. 800a78e: f043 0301 orreq.w r3, r3, #1
  6316. 800a792: 81a3 strheq r3, [r4, #12]
  6317. 800a794: 89a3 ldrh r3, [r4, #12]
  6318. 800a796: 6127 str r7, [r4, #16]
  6319. 800a798: f013 0008 ands.w r0, r3, #8
  6320. 800a79c: 6165 str r5, [r4, #20]
  6321. 800a79e: d01b beq.n 800a7d8 <setvbuf+0x140>
  6322. 800a7a0: f013 0001 ands.w r0, r3, #1
  6323. 800a7a4: f04f 0300 mov.w r3, #0
  6324. 800a7a8: bf1f itttt ne
  6325. 800a7aa: 426d negne r5, r5
  6326. 800a7ac: 60a3 strne r3, [r4, #8]
  6327. 800a7ae: 61a5 strne r5, [r4, #24]
  6328. 800a7b0: 4618 movne r0, r3
  6329. 800a7b2: bf08 it eq
  6330. 800a7b4: 60a5 streq r5, [r4, #8]
  6331. 800a7b6: e7d0 b.n 800a75a <setvbuf+0xc2>
  6332. 800a7b8: 4648 mov r0, r9
  6333. 800a7ba: f000 fabb bl 800ad34 <malloc>
  6334. 800a7be: 4607 mov r7, r0
  6335. 800a7c0: 2800 cmp r0, #0
  6336. 800a7c2: d0bc beq.n 800a73e <setvbuf+0xa6>
  6337. 800a7c4: 89a3 ldrh r3, [r4, #12]
  6338. 800a7c6: 464d mov r5, r9
  6339. 800a7c8: f043 0380 orr.w r3, r3, #128 ; 0x80
  6340. 800a7cc: 81a3 strh r3, [r4, #12]
  6341. 800a7ce: e7d3 b.n 800a778 <setvbuf+0xe0>
  6342. 800a7d0: 2000 movs r0, #0
  6343. 800a7d2: e7b6 b.n 800a742 <setvbuf+0xaa>
  6344. 800a7d4: 46a9 mov r9, r5
  6345. 800a7d6: e7f5 b.n 800a7c4 <setvbuf+0x12c>
  6346. 800a7d8: 60a0 str r0, [r4, #8]
  6347. 800a7da: e7be b.n 800a75a <setvbuf+0xc2>
  6348. 800a7dc: f04f 30ff mov.w r0, #4294967295
  6349. 800a7e0: e7bb b.n 800a75a <setvbuf+0xc2>
  6350. 800a7e2: bf00 nop
  6351. 800a7e4: 2000020c .word 0x2000020c
  6352. 800a7e8: 0800b6f8 .word 0x0800b6f8
  6353. 800a7ec: 0800b718 .word 0x0800b718
  6354. 800a7f0: 0800b6d8 .word 0x0800b6d8
  6355. 0800a7f4 <__swbuf_r>:
  6356. 800a7f4: b5f8 push {r3, r4, r5, r6, r7, lr}
  6357. 800a7f6: 460e mov r6, r1
  6358. 800a7f8: 4614 mov r4, r2
  6359. 800a7fa: 4605 mov r5, r0
  6360. 800a7fc: b118 cbz r0, 800a806 <__swbuf_r+0x12>
  6361. 800a7fe: 6983 ldr r3, [r0, #24]
  6362. 800a800: b90b cbnz r3, 800a806 <__swbuf_r+0x12>
  6363. 800a802: f000 f9a9 bl 800ab58 <__sinit>
  6364. 800a806: 4b21 ldr r3, [pc, #132] ; (800a88c <__swbuf_r+0x98>)
  6365. 800a808: 429c cmp r4, r3
  6366. 800a80a: d12a bne.n 800a862 <__swbuf_r+0x6e>
  6367. 800a80c: 686c ldr r4, [r5, #4]
  6368. 800a80e: 69a3 ldr r3, [r4, #24]
  6369. 800a810: 60a3 str r3, [r4, #8]
  6370. 800a812: 89a3 ldrh r3, [r4, #12]
  6371. 800a814: 071a lsls r2, r3, #28
  6372. 800a816: d52e bpl.n 800a876 <__swbuf_r+0x82>
  6373. 800a818: 6923 ldr r3, [r4, #16]
  6374. 800a81a: b363 cbz r3, 800a876 <__swbuf_r+0x82>
  6375. 800a81c: 6923 ldr r3, [r4, #16]
  6376. 800a81e: 6820 ldr r0, [r4, #0]
  6377. 800a820: b2f6 uxtb r6, r6
  6378. 800a822: 1ac0 subs r0, r0, r3
  6379. 800a824: 6963 ldr r3, [r4, #20]
  6380. 800a826: 4637 mov r7, r6
  6381. 800a828: 4298 cmp r0, r3
  6382. 800a82a: db04 blt.n 800a836 <__swbuf_r+0x42>
  6383. 800a82c: 4621 mov r1, r4
  6384. 800a82e: 4628 mov r0, r5
  6385. 800a830: f000 f928 bl 800aa84 <_fflush_r>
  6386. 800a834: bb28 cbnz r0, 800a882 <__swbuf_r+0x8e>
  6387. 800a836: 68a3 ldr r3, [r4, #8]
  6388. 800a838: 3001 adds r0, #1
  6389. 800a83a: 3b01 subs r3, #1
  6390. 800a83c: 60a3 str r3, [r4, #8]
  6391. 800a83e: 6823 ldr r3, [r4, #0]
  6392. 800a840: 1c5a adds r2, r3, #1
  6393. 800a842: 6022 str r2, [r4, #0]
  6394. 800a844: 701e strb r6, [r3, #0]
  6395. 800a846: 6963 ldr r3, [r4, #20]
  6396. 800a848: 4298 cmp r0, r3
  6397. 800a84a: d004 beq.n 800a856 <__swbuf_r+0x62>
  6398. 800a84c: 89a3 ldrh r3, [r4, #12]
  6399. 800a84e: 07db lsls r3, r3, #31
  6400. 800a850: d519 bpl.n 800a886 <__swbuf_r+0x92>
  6401. 800a852: 2e0a cmp r6, #10
  6402. 800a854: d117 bne.n 800a886 <__swbuf_r+0x92>
  6403. 800a856: 4621 mov r1, r4
  6404. 800a858: 4628 mov r0, r5
  6405. 800a85a: f000 f913 bl 800aa84 <_fflush_r>
  6406. 800a85e: b190 cbz r0, 800a886 <__swbuf_r+0x92>
  6407. 800a860: e00f b.n 800a882 <__swbuf_r+0x8e>
  6408. 800a862: 4b0b ldr r3, [pc, #44] ; (800a890 <__swbuf_r+0x9c>)
  6409. 800a864: 429c cmp r4, r3
  6410. 800a866: d101 bne.n 800a86c <__swbuf_r+0x78>
  6411. 800a868: 68ac ldr r4, [r5, #8]
  6412. 800a86a: e7d0 b.n 800a80e <__swbuf_r+0x1a>
  6413. 800a86c: 4b09 ldr r3, [pc, #36] ; (800a894 <__swbuf_r+0xa0>)
  6414. 800a86e: 429c cmp r4, r3
  6415. 800a870: bf08 it eq
  6416. 800a872: 68ec ldreq r4, [r5, #12]
  6417. 800a874: e7cb b.n 800a80e <__swbuf_r+0x1a>
  6418. 800a876: 4621 mov r1, r4
  6419. 800a878: 4628 mov r0, r5
  6420. 800a87a: f000 f80d bl 800a898 <__swsetup_r>
  6421. 800a87e: 2800 cmp r0, #0
  6422. 800a880: d0cc beq.n 800a81c <__swbuf_r+0x28>
  6423. 800a882: f04f 37ff mov.w r7, #4294967295
  6424. 800a886: 4638 mov r0, r7
  6425. 800a888: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6426. 800a88a: bf00 nop
  6427. 800a88c: 0800b6f8 .word 0x0800b6f8
  6428. 800a890: 0800b718 .word 0x0800b718
  6429. 800a894: 0800b6d8 .word 0x0800b6d8
  6430. 0800a898 <__swsetup_r>:
  6431. 800a898: 4b32 ldr r3, [pc, #200] ; (800a964 <__swsetup_r+0xcc>)
  6432. 800a89a: b570 push {r4, r5, r6, lr}
  6433. 800a89c: 681d ldr r5, [r3, #0]
  6434. 800a89e: 4606 mov r6, r0
  6435. 800a8a0: 460c mov r4, r1
  6436. 800a8a2: b125 cbz r5, 800a8ae <__swsetup_r+0x16>
  6437. 800a8a4: 69ab ldr r3, [r5, #24]
  6438. 800a8a6: b913 cbnz r3, 800a8ae <__swsetup_r+0x16>
  6439. 800a8a8: 4628 mov r0, r5
  6440. 800a8aa: f000 f955 bl 800ab58 <__sinit>
  6441. 800a8ae: 4b2e ldr r3, [pc, #184] ; (800a968 <__swsetup_r+0xd0>)
  6442. 800a8b0: 429c cmp r4, r3
  6443. 800a8b2: d10f bne.n 800a8d4 <__swsetup_r+0x3c>
  6444. 800a8b4: 686c ldr r4, [r5, #4]
  6445. 800a8b6: f9b4 300c ldrsh.w r3, [r4, #12]
  6446. 800a8ba: b29a uxth r2, r3
  6447. 800a8bc: 0715 lsls r5, r2, #28
  6448. 800a8be: d42c bmi.n 800a91a <__swsetup_r+0x82>
  6449. 800a8c0: 06d0 lsls r0, r2, #27
  6450. 800a8c2: d411 bmi.n 800a8e8 <__swsetup_r+0x50>
  6451. 800a8c4: 2209 movs r2, #9
  6452. 800a8c6: 6032 str r2, [r6, #0]
  6453. 800a8c8: f043 0340 orr.w r3, r3, #64 ; 0x40
  6454. 800a8cc: 81a3 strh r3, [r4, #12]
  6455. 800a8ce: f04f 30ff mov.w r0, #4294967295
  6456. 800a8d2: bd70 pop {r4, r5, r6, pc}
  6457. 800a8d4: 4b25 ldr r3, [pc, #148] ; (800a96c <__swsetup_r+0xd4>)
  6458. 800a8d6: 429c cmp r4, r3
  6459. 800a8d8: d101 bne.n 800a8de <__swsetup_r+0x46>
  6460. 800a8da: 68ac ldr r4, [r5, #8]
  6461. 800a8dc: e7eb b.n 800a8b6 <__swsetup_r+0x1e>
  6462. 800a8de: 4b24 ldr r3, [pc, #144] ; (800a970 <__swsetup_r+0xd8>)
  6463. 800a8e0: 429c cmp r4, r3
  6464. 800a8e2: bf08 it eq
  6465. 800a8e4: 68ec ldreq r4, [r5, #12]
  6466. 800a8e6: e7e6 b.n 800a8b6 <__swsetup_r+0x1e>
  6467. 800a8e8: 0751 lsls r1, r2, #29
  6468. 800a8ea: d512 bpl.n 800a912 <__swsetup_r+0x7a>
  6469. 800a8ec: 6b61 ldr r1, [r4, #52] ; 0x34
  6470. 800a8ee: b141 cbz r1, 800a902 <__swsetup_r+0x6a>
  6471. 800a8f0: f104 0344 add.w r3, r4, #68 ; 0x44
  6472. 800a8f4: 4299 cmp r1, r3
  6473. 800a8f6: d002 beq.n 800a8fe <__swsetup_r+0x66>
  6474. 800a8f8: 4630 mov r0, r6
  6475. 800a8fa: f000 fa23 bl 800ad44 <_free_r>
  6476. 800a8fe: 2300 movs r3, #0
  6477. 800a900: 6363 str r3, [r4, #52] ; 0x34
  6478. 800a902: 89a3 ldrh r3, [r4, #12]
  6479. 800a904: f023 0324 bic.w r3, r3, #36 ; 0x24
  6480. 800a908: 81a3 strh r3, [r4, #12]
  6481. 800a90a: 2300 movs r3, #0
  6482. 800a90c: 6063 str r3, [r4, #4]
  6483. 800a90e: 6923 ldr r3, [r4, #16]
  6484. 800a910: 6023 str r3, [r4, #0]
  6485. 800a912: 89a3 ldrh r3, [r4, #12]
  6486. 800a914: f043 0308 orr.w r3, r3, #8
  6487. 800a918: 81a3 strh r3, [r4, #12]
  6488. 800a91a: 6923 ldr r3, [r4, #16]
  6489. 800a91c: b94b cbnz r3, 800a932 <__swsetup_r+0x9a>
  6490. 800a91e: 89a3 ldrh r3, [r4, #12]
  6491. 800a920: f403 7320 and.w r3, r3, #640 ; 0x280
  6492. 800a924: f5b3 7f00 cmp.w r3, #512 ; 0x200
  6493. 800a928: d003 beq.n 800a932 <__swsetup_r+0x9a>
  6494. 800a92a: 4621 mov r1, r4
  6495. 800a92c: 4630 mov r0, r6
  6496. 800a92e: f000 f9c1 bl 800acb4 <__smakebuf_r>
  6497. 800a932: 89a2 ldrh r2, [r4, #12]
  6498. 800a934: f012 0301 ands.w r3, r2, #1
  6499. 800a938: d00c beq.n 800a954 <__swsetup_r+0xbc>
  6500. 800a93a: 2300 movs r3, #0
  6501. 800a93c: 60a3 str r3, [r4, #8]
  6502. 800a93e: 6963 ldr r3, [r4, #20]
  6503. 800a940: 425b negs r3, r3
  6504. 800a942: 61a3 str r3, [r4, #24]
  6505. 800a944: 6923 ldr r3, [r4, #16]
  6506. 800a946: b953 cbnz r3, 800a95e <__swsetup_r+0xc6>
  6507. 800a948: f9b4 300c ldrsh.w r3, [r4, #12]
  6508. 800a94c: f013 0080 ands.w r0, r3, #128 ; 0x80
  6509. 800a950: d1ba bne.n 800a8c8 <__swsetup_r+0x30>
  6510. 800a952: bd70 pop {r4, r5, r6, pc}
  6511. 800a954: 0792 lsls r2, r2, #30
  6512. 800a956: bf58 it pl
  6513. 800a958: 6963 ldrpl r3, [r4, #20]
  6514. 800a95a: 60a3 str r3, [r4, #8]
  6515. 800a95c: e7f2 b.n 800a944 <__swsetup_r+0xac>
  6516. 800a95e: 2000 movs r0, #0
  6517. 800a960: e7f7 b.n 800a952 <__swsetup_r+0xba>
  6518. 800a962: bf00 nop
  6519. 800a964: 2000020c .word 0x2000020c
  6520. 800a968: 0800b6f8 .word 0x0800b6f8
  6521. 800a96c: 0800b718 .word 0x0800b718
  6522. 800a970: 0800b6d8 .word 0x0800b6d8
  6523. 0800a974 <__sflush_r>:
  6524. 800a974: 898a ldrh r2, [r1, #12]
  6525. 800a976: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6526. 800a97a: 4605 mov r5, r0
  6527. 800a97c: 0710 lsls r0, r2, #28
  6528. 800a97e: 460c mov r4, r1
  6529. 800a980: d45a bmi.n 800aa38 <__sflush_r+0xc4>
  6530. 800a982: 684b ldr r3, [r1, #4]
  6531. 800a984: 2b00 cmp r3, #0
  6532. 800a986: dc05 bgt.n 800a994 <__sflush_r+0x20>
  6533. 800a988: 6c0b ldr r3, [r1, #64] ; 0x40
  6534. 800a98a: 2b00 cmp r3, #0
  6535. 800a98c: dc02 bgt.n 800a994 <__sflush_r+0x20>
  6536. 800a98e: 2000 movs r0, #0
  6537. 800a990: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6538. 800a994: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6539. 800a996: 2e00 cmp r6, #0
  6540. 800a998: d0f9 beq.n 800a98e <__sflush_r+0x1a>
  6541. 800a99a: 2300 movs r3, #0
  6542. 800a99c: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  6543. 800a9a0: 682f ldr r7, [r5, #0]
  6544. 800a9a2: 602b str r3, [r5, #0]
  6545. 800a9a4: d033 beq.n 800aa0e <__sflush_r+0x9a>
  6546. 800a9a6: 6d60 ldr r0, [r4, #84] ; 0x54
  6547. 800a9a8: 89a3 ldrh r3, [r4, #12]
  6548. 800a9aa: 075a lsls r2, r3, #29
  6549. 800a9ac: d505 bpl.n 800a9ba <__sflush_r+0x46>
  6550. 800a9ae: 6863 ldr r3, [r4, #4]
  6551. 800a9b0: 1ac0 subs r0, r0, r3
  6552. 800a9b2: 6b63 ldr r3, [r4, #52] ; 0x34
  6553. 800a9b4: b10b cbz r3, 800a9ba <__sflush_r+0x46>
  6554. 800a9b6: 6c23 ldr r3, [r4, #64] ; 0x40
  6555. 800a9b8: 1ac0 subs r0, r0, r3
  6556. 800a9ba: 2300 movs r3, #0
  6557. 800a9bc: 4602 mov r2, r0
  6558. 800a9be: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6559. 800a9c0: 6a21 ldr r1, [r4, #32]
  6560. 800a9c2: 4628 mov r0, r5
  6561. 800a9c4: 47b0 blx r6
  6562. 800a9c6: 1c43 adds r3, r0, #1
  6563. 800a9c8: 89a3 ldrh r3, [r4, #12]
  6564. 800a9ca: d106 bne.n 800a9da <__sflush_r+0x66>
  6565. 800a9cc: 6829 ldr r1, [r5, #0]
  6566. 800a9ce: 291d cmp r1, #29
  6567. 800a9d0: d84b bhi.n 800aa6a <__sflush_r+0xf6>
  6568. 800a9d2: 4a2b ldr r2, [pc, #172] ; (800aa80 <__sflush_r+0x10c>)
  6569. 800a9d4: 40ca lsrs r2, r1
  6570. 800a9d6: 07d6 lsls r6, r2, #31
  6571. 800a9d8: d547 bpl.n 800aa6a <__sflush_r+0xf6>
  6572. 800a9da: 2200 movs r2, #0
  6573. 800a9dc: 6062 str r2, [r4, #4]
  6574. 800a9de: 6922 ldr r2, [r4, #16]
  6575. 800a9e0: 04d9 lsls r1, r3, #19
  6576. 800a9e2: 6022 str r2, [r4, #0]
  6577. 800a9e4: d504 bpl.n 800a9f0 <__sflush_r+0x7c>
  6578. 800a9e6: 1c42 adds r2, r0, #1
  6579. 800a9e8: d101 bne.n 800a9ee <__sflush_r+0x7a>
  6580. 800a9ea: 682b ldr r3, [r5, #0]
  6581. 800a9ec: b903 cbnz r3, 800a9f0 <__sflush_r+0x7c>
  6582. 800a9ee: 6560 str r0, [r4, #84] ; 0x54
  6583. 800a9f0: 6b61 ldr r1, [r4, #52] ; 0x34
  6584. 800a9f2: 602f str r7, [r5, #0]
  6585. 800a9f4: 2900 cmp r1, #0
  6586. 800a9f6: d0ca beq.n 800a98e <__sflush_r+0x1a>
  6587. 800a9f8: f104 0344 add.w r3, r4, #68 ; 0x44
  6588. 800a9fc: 4299 cmp r1, r3
  6589. 800a9fe: d002 beq.n 800aa06 <__sflush_r+0x92>
  6590. 800aa00: 4628 mov r0, r5
  6591. 800aa02: f000 f99f bl 800ad44 <_free_r>
  6592. 800aa06: 2000 movs r0, #0
  6593. 800aa08: 6360 str r0, [r4, #52] ; 0x34
  6594. 800aa0a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6595. 800aa0e: 6a21 ldr r1, [r4, #32]
  6596. 800aa10: 2301 movs r3, #1
  6597. 800aa12: 4628 mov r0, r5
  6598. 800aa14: 47b0 blx r6
  6599. 800aa16: 1c41 adds r1, r0, #1
  6600. 800aa18: d1c6 bne.n 800a9a8 <__sflush_r+0x34>
  6601. 800aa1a: 682b ldr r3, [r5, #0]
  6602. 800aa1c: 2b00 cmp r3, #0
  6603. 800aa1e: d0c3 beq.n 800a9a8 <__sflush_r+0x34>
  6604. 800aa20: 2b1d cmp r3, #29
  6605. 800aa22: d001 beq.n 800aa28 <__sflush_r+0xb4>
  6606. 800aa24: 2b16 cmp r3, #22
  6607. 800aa26: d101 bne.n 800aa2c <__sflush_r+0xb8>
  6608. 800aa28: 602f str r7, [r5, #0]
  6609. 800aa2a: e7b0 b.n 800a98e <__sflush_r+0x1a>
  6610. 800aa2c: 89a3 ldrh r3, [r4, #12]
  6611. 800aa2e: f043 0340 orr.w r3, r3, #64 ; 0x40
  6612. 800aa32: 81a3 strh r3, [r4, #12]
  6613. 800aa34: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6614. 800aa38: 690f ldr r7, [r1, #16]
  6615. 800aa3a: 2f00 cmp r7, #0
  6616. 800aa3c: d0a7 beq.n 800a98e <__sflush_r+0x1a>
  6617. 800aa3e: 0793 lsls r3, r2, #30
  6618. 800aa40: bf18 it ne
  6619. 800aa42: 2300 movne r3, #0
  6620. 800aa44: 680e ldr r6, [r1, #0]
  6621. 800aa46: bf08 it eq
  6622. 800aa48: 694b ldreq r3, [r1, #20]
  6623. 800aa4a: eba6 0807 sub.w r8, r6, r7
  6624. 800aa4e: 600f str r7, [r1, #0]
  6625. 800aa50: 608b str r3, [r1, #8]
  6626. 800aa52: f1b8 0f00 cmp.w r8, #0
  6627. 800aa56: dd9a ble.n 800a98e <__sflush_r+0x1a>
  6628. 800aa58: 4643 mov r3, r8
  6629. 800aa5a: 463a mov r2, r7
  6630. 800aa5c: 6a21 ldr r1, [r4, #32]
  6631. 800aa5e: 4628 mov r0, r5
  6632. 800aa60: 6aa6 ldr r6, [r4, #40] ; 0x28
  6633. 800aa62: 47b0 blx r6
  6634. 800aa64: 2800 cmp r0, #0
  6635. 800aa66: dc07 bgt.n 800aa78 <__sflush_r+0x104>
  6636. 800aa68: 89a3 ldrh r3, [r4, #12]
  6637. 800aa6a: f043 0340 orr.w r3, r3, #64 ; 0x40
  6638. 800aa6e: 81a3 strh r3, [r4, #12]
  6639. 800aa70: f04f 30ff mov.w r0, #4294967295
  6640. 800aa74: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6641. 800aa78: 4407 add r7, r0
  6642. 800aa7a: eba8 0800 sub.w r8, r8, r0
  6643. 800aa7e: e7e8 b.n 800aa52 <__sflush_r+0xde>
  6644. 800aa80: 20400001 .word 0x20400001
  6645. 0800aa84 <_fflush_r>:
  6646. 800aa84: b538 push {r3, r4, r5, lr}
  6647. 800aa86: 690b ldr r3, [r1, #16]
  6648. 800aa88: 4605 mov r5, r0
  6649. 800aa8a: 460c mov r4, r1
  6650. 800aa8c: b1db cbz r3, 800aac6 <_fflush_r+0x42>
  6651. 800aa8e: b118 cbz r0, 800aa98 <_fflush_r+0x14>
  6652. 800aa90: 6983 ldr r3, [r0, #24]
  6653. 800aa92: b90b cbnz r3, 800aa98 <_fflush_r+0x14>
  6654. 800aa94: f000 f860 bl 800ab58 <__sinit>
  6655. 800aa98: 4b0c ldr r3, [pc, #48] ; (800aacc <_fflush_r+0x48>)
  6656. 800aa9a: 429c cmp r4, r3
  6657. 800aa9c: d109 bne.n 800aab2 <_fflush_r+0x2e>
  6658. 800aa9e: 686c ldr r4, [r5, #4]
  6659. 800aaa0: f9b4 300c ldrsh.w r3, [r4, #12]
  6660. 800aaa4: b17b cbz r3, 800aac6 <_fflush_r+0x42>
  6661. 800aaa6: 4621 mov r1, r4
  6662. 800aaa8: 4628 mov r0, r5
  6663. 800aaaa: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6664. 800aaae: f7ff bf61 b.w 800a974 <__sflush_r>
  6665. 800aab2: 4b07 ldr r3, [pc, #28] ; (800aad0 <_fflush_r+0x4c>)
  6666. 800aab4: 429c cmp r4, r3
  6667. 800aab6: d101 bne.n 800aabc <_fflush_r+0x38>
  6668. 800aab8: 68ac ldr r4, [r5, #8]
  6669. 800aaba: e7f1 b.n 800aaa0 <_fflush_r+0x1c>
  6670. 800aabc: 4b05 ldr r3, [pc, #20] ; (800aad4 <_fflush_r+0x50>)
  6671. 800aabe: 429c cmp r4, r3
  6672. 800aac0: bf08 it eq
  6673. 800aac2: 68ec ldreq r4, [r5, #12]
  6674. 800aac4: e7ec b.n 800aaa0 <_fflush_r+0x1c>
  6675. 800aac6: 2000 movs r0, #0
  6676. 800aac8: bd38 pop {r3, r4, r5, pc}
  6677. 800aaca: bf00 nop
  6678. 800aacc: 0800b6f8 .word 0x0800b6f8
  6679. 800aad0: 0800b718 .word 0x0800b718
  6680. 800aad4: 0800b6d8 .word 0x0800b6d8
  6681. 0800aad8 <_cleanup_r>:
  6682. 800aad8: 4901 ldr r1, [pc, #4] ; (800aae0 <_cleanup_r+0x8>)
  6683. 800aada: f000 b8a9 b.w 800ac30 <_fwalk_reent>
  6684. 800aade: bf00 nop
  6685. 800aae0: 0800aa85 .word 0x0800aa85
  6686. 0800aae4 <std.isra.0>:
  6687. 800aae4: 2300 movs r3, #0
  6688. 800aae6: b510 push {r4, lr}
  6689. 800aae8: 4604 mov r4, r0
  6690. 800aaea: 6003 str r3, [r0, #0]
  6691. 800aaec: 6043 str r3, [r0, #4]
  6692. 800aaee: 6083 str r3, [r0, #8]
  6693. 800aaf0: 8181 strh r1, [r0, #12]
  6694. 800aaf2: 6643 str r3, [r0, #100] ; 0x64
  6695. 800aaf4: 81c2 strh r2, [r0, #14]
  6696. 800aaf6: 6103 str r3, [r0, #16]
  6697. 800aaf8: 6143 str r3, [r0, #20]
  6698. 800aafa: 6183 str r3, [r0, #24]
  6699. 800aafc: 4619 mov r1, r3
  6700. 800aafe: 2208 movs r2, #8
  6701. 800ab00: 305c adds r0, #92 ; 0x5c
  6702. 800ab02: f7ff fd3d bl 800a580 <memset>
  6703. 800ab06: 4b05 ldr r3, [pc, #20] ; (800ab1c <std.isra.0+0x38>)
  6704. 800ab08: 6224 str r4, [r4, #32]
  6705. 800ab0a: 6263 str r3, [r4, #36] ; 0x24
  6706. 800ab0c: 4b04 ldr r3, [pc, #16] ; (800ab20 <std.isra.0+0x3c>)
  6707. 800ab0e: 62a3 str r3, [r4, #40] ; 0x28
  6708. 800ab10: 4b04 ldr r3, [pc, #16] ; (800ab24 <std.isra.0+0x40>)
  6709. 800ab12: 62e3 str r3, [r4, #44] ; 0x2c
  6710. 800ab14: 4b04 ldr r3, [pc, #16] ; (800ab28 <std.isra.0+0x44>)
  6711. 800ab16: 6323 str r3, [r4, #48] ; 0x30
  6712. 800ab18: bd10 pop {r4, pc}
  6713. 800ab1a: bf00 nop
  6714. 800ab1c: 0800b465 .word 0x0800b465
  6715. 800ab20: 0800b487 .word 0x0800b487
  6716. 800ab24: 0800b4bf .word 0x0800b4bf
  6717. 800ab28: 0800b4e3 .word 0x0800b4e3
  6718. 0800ab2c <__sfmoreglue>:
  6719. 800ab2c: b570 push {r4, r5, r6, lr}
  6720. 800ab2e: 2568 movs r5, #104 ; 0x68
  6721. 800ab30: 1e4a subs r2, r1, #1
  6722. 800ab32: 4355 muls r5, r2
  6723. 800ab34: 460e mov r6, r1
  6724. 800ab36: f105 0174 add.w r1, r5, #116 ; 0x74
  6725. 800ab3a: f000 f94f bl 800addc <_malloc_r>
  6726. 800ab3e: 4604 mov r4, r0
  6727. 800ab40: b140 cbz r0, 800ab54 <__sfmoreglue+0x28>
  6728. 800ab42: 2100 movs r1, #0
  6729. 800ab44: e880 0042 stmia.w r0, {r1, r6}
  6730. 800ab48: 300c adds r0, #12
  6731. 800ab4a: 60a0 str r0, [r4, #8]
  6732. 800ab4c: f105 0268 add.w r2, r5, #104 ; 0x68
  6733. 800ab50: f7ff fd16 bl 800a580 <memset>
  6734. 800ab54: 4620 mov r0, r4
  6735. 800ab56: bd70 pop {r4, r5, r6, pc}
  6736. 0800ab58 <__sinit>:
  6737. 800ab58: 6983 ldr r3, [r0, #24]
  6738. 800ab5a: b510 push {r4, lr}
  6739. 800ab5c: 4604 mov r4, r0
  6740. 800ab5e: bb33 cbnz r3, 800abae <__sinit+0x56>
  6741. 800ab60: 6483 str r3, [r0, #72] ; 0x48
  6742. 800ab62: 64c3 str r3, [r0, #76] ; 0x4c
  6743. 800ab64: 6503 str r3, [r0, #80] ; 0x50
  6744. 800ab66: 4b12 ldr r3, [pc, #72] ; (800abb0 <__sinit+0x58>)
  6745. 800ab68: 4a12 ldr r2, [pc, #72] ; (800abb4 <__sinit+0x5c>)
  6746. 800ab6a: 681b ldr r3, [r3, #0]
  6747. 800ab6c: 6282 str r2, [r0, #40] ; 0x28
  6748. 800ab6e: 4298 cmp r0, r3
  6749. 800ab70: bf04 itt eq
  6750. 800ab72: 2301 moveq r3, #1
  6751. 800ab74: 6183 streq r3, [r0, #24]
  6752. 800ab76: f000 f81f bl 800abb8 <__sfp>
  6753. 800ab7a: 6060 str r0, [r4, #4]
  6754. 800ab7c: 4620 mov r0, r4
  6755. 800ab7e: f000 f81b bl 800abb8 <__sfp>
  6756. 800ab82: 60a0 str r0, [r4, #8]
  6757. 800ab84: 4620 mov r0, r4
  6758. 800ab86: f000 f817 bl 800abb8 <__sfp>
  6759. 800ab8a: 2200 movs r2, #0
  6760. 800ab8c: 60e0 str r0, [r4, #12]
  6761. 800ab8e: 2104 movs r1, #4
  6762. 800ab90: 6860 ldr r0, [r4, #4]
  6763. 800ab92: f7ff ffa7 bl 800aae4 <std.isra.0>
  6764. 800ab96: 2201 movs r2, #1
  6765. 800ab98: 2109 movs r1, #9
  6766. 800ab9a: 68a0 ldr r0, [r4, #8]
  6767. 800ab9c: f7ff ffa2 bl 800aae4 <std.isra.0>
  6768. 800aba0: 2202 movs r2, #2
  6769. 800aba2: 2112 movs r1, #18
  6770. 800aba4: 68e0 ldr r0, [r4, #12]
  6771. 800aba6: f7ff ff9d bl 800aae4 <std.isra.0>
  6772. 800abaa: 2301 movs r3, #1
  6773. 800abac: 61a3 str r3, [r4, #24]
  6774. 800abae: bd10 pop {r4, pc}
  6775. 800abb0: 0800b6d4 .word 0x0800b6d4
  6776. 800abb4: 0800aad9 .word 0x0800aad9
  6777. 0800abb8 <__sfp>:
  6778. 800abb8: b5f8 push {r3, r4, r5, r6, r7, lr}
  6779. 800abba: 4b1c ldr r3, [pc, #112] ; (800ac2c <__sfp+0x74>)
  6780. 800abbc: 4607 mov r7, r0
  6781. 800abbe: 681e ldr r6, [r3, #0]
  6782. 800abc0: 69b3 ldr r3, [r6, #24]
  6783. 800abc2: b913 cbnz r3, 800abca <__sfp+0x12>
  6784. 800abc4: 4630 mov r0, r6
  6785. 800abc6: f7ff ffc7 bl 800ab58 <__sinit>
  6786. 800abca: 3648 adds r6, #72 ; 0x48
  6787. 800abcc: 68b4 ldr r4, [r6, #8]
  6788. 800abce: 6873 ldr r3, [r6, #4]
  6789. 800abd0: 3b01 subs r3, #1
  6790. 800abd2: d503 bpl.n 800abdc <__sfp+0x24>
  6791. 800abd4: 6833 ldr r3, [r6, #0]
  6792. 800abd6: b133 cbz r3, 800abe6 <__sfp+0x2e>
  6793. 800abd8: 6836 ldr r6, [r6, #0]
  6794. 800abda: e7f7 b.n 800abcc <__sfp+0x14>
  6795. 800abdc: f9b4 500c ldrsh.w r5, [r4, #12]
  6796. 800abe0: b16d cbz r5, 800abfe <__sfp+0x46>
  6797. 800abe2: 3468 adds r4, #104 ; 0x68
  6798. 800abe4: e7f4 b.n 800abd0 <__sfp+0x18>
  6799. 800abe6: 2104 movs r1, #4
  6800. 800abe8: 4638 mov r0, r7
  6801. 800abea: f7ff ff9f bl 800ab2c <__sfmoreglue>
  6802. 800abee: 6030 str r0, [r6, #0]
  6803. 800abf0: 2800 cmp r0, #0
  6804. 800abf2: d1f1 bne.n 800abd8 <__sfp+0x20>
  6805. 800abf4: 230c movs r3, #12
  6806. 800abf6: 4604 mov r4, r0
  6807. 800abf8: 603b str r3, [r7, #0]
  6808. 800abfa: 4620 mov r0, r4
  6809. 800abfc: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6810. 800abfe: f64f 73ff movw r3, #65535 ; 0xffff
  6811. 800ac02: 81e3 strh r3, [r4, #14]
  6812. 800ac04: 2301 movs r3, #1
  6813. 800ac06: 6665 str r5, [r4, #100] ; 0x64
  6814. 800ac08: 81a3 strh r3, [r4, #12]
  6815. 800ac0a: 6025 str r5, [r4, #0]
  6816. 800ac0c: 60a5 str r5, [r4, #8]
  6817. 800ac0e: 6065 str r5, [r4, #4]
  6818. 800ac10: 6125 str r5, [r4, #16]
  6819. 800ac12: 6165 str r5, [r4, #20]
  6820. 800ac14: 61a5 str r5, [r4, #24]
  6821. 800ac16: 2208 movs r2, #8
  6822. 800ac18: 4629 mov r1, r5
  6823. 800ac1a: f104 005c add.w r0, r4, #92 ; 0x5c
  6824. 800ac1e: f7ff fcaf bl 800a580 <memset>
  6825. 800ac22: 6365 str r5, [r4, #52] ; 0x34
  6826. 800ac24: 63a5 str r5, [r4, #56] ; 0x38
  6827. 800ac26: 64a5 str r5, [r4, #72] ; 0x48
  6828. 800ac28: 64e5 str r5, [r4, #76] ; 0x4c
  6829. 800ac2a: e7e6 b.n 800abfa <__sfp+0x42>
  6830. 800ac2c: 0800b6d4 .word 0x0800b6d4
  6831. 0800ac30 <_fwalk_reent>:
  6832. 800ac30: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6833. 800ac34: 4680 mov r8, r0
  6834. 800ac36: 4689 mov r9, r1
  6835. 800ac38: 2600 movs r6, #0
  6836. 800ac3a: f100 0448 add.w r4, r0, #72 ; 0x48
  6837. 800ac3e: b914 cbnz r4, 800ac46 <_fwalk_reent+0x16>
  6838. 800ac40: 4630 mov r0, r6
  6839. 800ac42: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6840. 800ac46: 68a5 ldr r5, [r4, #8]
  6841. 800ac48: 6867 ldr r7, [r4, #4]
  6842. 800ac4a: 3f01 subs r7, #1
  6843. 800ac4c: d501 bpl.n 800ac52 <_fwalk_reent+0x22>
  6844. 800ac4e: 6824 ldr r4, [r4, #0]
  6845. 800ac50: e7f5 b.n 800ac3e <_fwalk_reent+0xe>
  6846. 800ac52: 89ab ldrh r3, [r5, #12]
  6847. 800ac54: 2b01 cmp r3, #1
  6848. 800ac56: d907 bls.n 800ac68 <_fwalk_reent+0x38>
  6849. 800ac58: f9b5 300e ldrsh.w r3, [r5, #14]
  6850. 800ac5c: 3301 adds r3, #1
  6851. 800ac5e: d003 beq.n 800ac68 <_fwalk_reent+0x38>
  6852. 800ac60: 4629 mov r1, r5
  6853. 800ac62: 4640 mov r0, r8
  6854. 800ac64: 47c8 blx r9
  6855. 800ac66: 4306 orrs r6, r0
  6856. 800ac68: 3568 adds r5, #104 ; 0x68
  6857. 800ac6a: e7ee b.n 800ac4a <_fwalk_reent+0x1a>
  6858. 0800ac6c <__swhatbuf_r>:
  6859. 800ac6c: b570 push {r4, r5, r6, lr}
  6860. 800ac6e: 460e mov r6, r1
  6861. 800ac70: f9b1 100e ldrsh.w r1, [r1, #14]
  6862. 800ac74: b090 sub sp, #64 ; 0x40
  6863. 800ac76: 2900 cmp r1, #0
  6864. 800ac78: 4614 mov r4, r2
  6865. 800ac7a: 461d mov r5, r3
  6866. 800ac7c: da07 bge.n 800ac8e <__swhatbuf_r+0x22>
  6867. 800ac7e: 2300 movs r3, #0
  6868. 800ac80: 602b str r3, [r5, #0]
  6869. 800ac82: 89b3 ldrh r3, [r6, #12]
  6870. 800ac84: 061a lsls r2, r3, #24
  6871. 800ac86: d410 bmi.n 800acaa <__swhatbuf_r+0x3e>
  6872. 800ac88: f44f 6380 mov.w r3, #1024 ; 0x400
  6873. 800ac8c: e00e b.n 800acac <__swhatbuf_r+0x40>
  6874. 800ac8e: aa01 add r2, sp, #4
  6875. 800ac90: f000 fc4e bl 800b530 <_fstat_r>
  6876. 800ac94: 2800 cmp r0, #0
  6877. 800ac96: dbf2 blt.n 800ac7e <__swhatbuf_r+0x12>
  6878. 800ac98: 9a02 ldr r2, [sp, #8]
  6879. 800ac9a: f402 4270 and.w r2, r2, #61440 ; 0xf000
  6880. 800ac9e: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  6881. 800aca2: 425a negs r2, r3
  6882. 800aca4: 415a adcs r2, r3
  6883. 800aca6: 602a str r2, [r5, #0]
  6884. 800aca8: e7ee b.n 800ac88 <__swhatbuf_r+0x1c>
  6885. 800acaa: 2340 movs r3, #64 ; 0x40
  6886. 800acac: 2000 movs r0, #0
  6887. 800acae: 6023 str r3, [r4, #0]
  6888. 800acb0: b010 add sp, #64 ; 0x40
  6889. 800acb2: bd70 pop {r4, r5, r6, pc}
  6890. 0800acb4 <__smakebuf_r>:
  6891. 800acb4: 898b ldrh r3, [r1, #12]
  6892. 800acb6: b573 push {r0, r1, r4, r5, r6, lr}
  6893. 800acb8: 079d lsls r5, r3, #30
  6894. 800acba: 4606 mov r6, r0
  6895. 800acbc: 460c mov r4, r1
  6896. 800acbe: d507 bpl.n 800acd0 <__smakebuf_r+0x1c>
  6897. 800acc0: f104 0347 add.w r3, r4, #71 ; 0x47
  6898. 800acc4: 6023 str r3, [r4, #0]
  6899. 800acc6: 6123 str r3, [r4, #16]
  6900. 800acc8: 2301 movs r3, #1
  6901. 800acca: 6163 str r3, [r4, #20]
  6902. 800accc: b002 add sp, #8
  6903. 800acce: bd70 pop {r4, r5, r6, pc}
  6904. 800acd0: ab01 add r3, sp, #4
  6905. 800acd2: 466a mov r2, sp
  6906. 800acd4: f7ff ffca bl 800ac6c <__swhatbuf_r>
  6907. 800acd8: 9900 ldr r1, [sp, #0]
  6908. 800acda: 4605 mov r5, r0
  6909. 800acdc: 4630 mov r0, r6
  6910. 800acde: f000 f87d bl 800addc <_malloc_r>
  6911. 800ace2: b948 cbnz r0, 800acf8 <__smakebuf_r+0x44>
  6912. 800ace4: f9b4 300c ldrsh.w r3, [r4, #12]
  6913. 800ace8: 059a lsls r2, r3, #22
  6914. 800acea: d4ef bmi.n 800accc <__smakebuf_r+0x18>
  6915. 800acec: f023 0303 bic.w r3, r3, #3
  6916. 800acf0: f043 0302 orr.w r3, r3, #2
  6917. 800acf4: 81a3 strh r3, [r4, #12]
  6918. 800acf6: e7e3 b.n 800acc0 <__smakebuf_r+0xc>
  6919. 800acf8: 4b0d ldr r3, [pc, #52] ; (800ad30 <__smakebuf_r+0x7c>)
  6920. 800acfa: 62b3 str r3, [r6, #40] ; 0x28
  6921. 800acfc: 89a3 ldrh r3, [r4, #12]
  6922. 800acfe: 6020 str r0, [r4, #0]
  6923. 800ad00: f043 0380 orr.w r3, r3, #128 ; 0x80
  6924. 800ad04: 81a3 strh r3, [r4, #12]
  6925. 800ad06: 9b00 ldr r3, [sp, #0]
  6926. 800ad08: 6120 str r0, [r4, #16]
  6927. 800ad0a: 6163 str r3, [r4, #20]
  6928. 800ad0c: 9b01 ldr r3, [sp, #4]
  6929. 800ad0e: b15b cbz r3, 800ad28 <__smakebuf_r+0x74>
  6930. 800ad10: f9b4 100e ldrsh.w r1, [r4, #14]
  6931. 800ad14: 4630 mov r0, r6
  6932. 800ad16: f000 fc1d bl 800b554 <_isatty_r>
  6933. 800ad1a: b128 cbz r0, 800ad28 <__smakebuf_r+0x74>
  6934. 800ad1c: 89a3 ldrh r3, [r4, #12]
  6935. 800ad1e: f023 0303 bic.w r3, r3, #3
  6936. 800ad22: f043 0301 orr.w r3, r3, #1
  6937. 800ad26: 81a3 strh r3, [r4, #12]
  6938. 800ad28: 89a3 ldrh r3, [r4, #12]
  6939. 800ad2a: 431d orrs r5, r3
  6940. 800ad2c: 81a5 strh r5, [r4, #12]
  6941. 800ad2e: e7cd b.n 800accc <__smakebuf_r+0x18>
  6942. 800ad30: 0800aad9 .word 0x0800aad9
  6943. 0800ad34 <malloc>:
  6944. 800ad34: 4b02 ldr r3, [pc, #8] ; (800ad40 <malloc+0xc>)
  6945. 800ad36: 4601 mov r1, r0
  6946. 800ad38: 6818 ldr r0, [r3, #0]
  6947. 800ad3a: f000 b84f b.w 800addc <_malloc_r>
  6948. 800ad3e: bf00 nop
  6949. 800ad40: 2000020c .word 0x2000020c
  6950. 0800ad44 <_free_r>:
  6951. 800ad44: b538 push {r3, r4, r5, lr}
  6952. 800ad46: 4605 mov r5, r0
  6953. 800ad48: 2900 cmp r1, #0
  6954. 800ad4a: d043 beq.n 800add4 <_free_r+0x90>
  6955. 800ad4c: f851 3c04 ldr.w r3, [r1, #-4]
  6956. 800ad50: 1f0c subs r4, r1, #4
  6957. 800ad52: 2b00 cmp r3, #0
  6958. 800ad54: bfb8 it lt
  6959. 800ad56: 18e4 addlt r4, r4, r3
  6960. 800ad58: f000 fc2c bl 800b5b4 <__malloc_lock>
  6961. 800ad5c: 4a1e ldr r2, [pc, #120] ; (800add8 <_free_r+0x94>)
  6962. 800ad5e: 6813 ldr r3, [r2, #0]
  6963. 800ad60: 4610 mov r0, r2
  6964. 800ad62: b933 cbnz r3, 800ad72 <_free_r+0x2e>
  6965. 800ad64: 6063 str r3, [r4, #4]
  6966. 800ad66: 6014 str r4, [r2, #0]
  6967. 800ad68: 4628 mov r0, r5
  6968. 800ad6a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6969. 800ad6e: f000 bc22 b.w 800b5b6 <__malloc_unlock>
  6970. 800ad72: 42a3 cmp r3, r4
  6971. 800ad74: d90b bls.n 800ad8e <_free_r+0x4a>
  6972. 800ad76: 6821 ldr r1, [r4, #0]
  6973. 800ad78: 1862 adds r2, r4, r1
  6974. 800ad7a: 4293 cmp r3, r2
  6975. 800ad7c: bf01 itttt eq
  6976. 800ad7e: 681a ldreq r2, [r3, #0]
  6977. 800ad80: 685b ldreq r3, [r3, #4]
  6978. 800ad82: 1852 addeq r2, r2, r1
  6979. 800ad84: 6022 streq r2, [r4, #0]
  6980. 800ad86: 6063 str r3, [r4, #4]
  6981. 800ad88: 6004 str r4, [r0, #0]
  6982. 800ad8a: e7ed b.n 800ad68 <_free_r+0x24>
  6983. 800ad8c: 4613 mov r3, r2
  6984. 800ad8e: 685a ldr r2, [r3, #4]
  6985. 800ad90: b10a cbz r2, 800ad96 <_free_r+0x52>
  6986. 800ad92: 42a2 cmp r2, r4
  6987. 800ad94: d9fa bls.n 800ad8c <_free_r+0x48>
  6988. 800ad96: 6819 ldr r1, [r3, #0]
  6989. 800ad98: 1858 adds r0, r3, r1
  6990. 800ad9a: 42a0 cmp r0, r4
  6991. 800ad9c: d10b bne.n 800adb6 <_free_r+0x72>
  6992. 800ad9e: 6820 ldr r0, [r4, #0]
  6993. 800ada0: 4401 add r1, r0
  6994. 800ada2: 1858 adds r0, r3, r1
  6995. 800ada4: 4282 cmp r2, r0
  6996. 800ada6: 6019 str r1, [r3, #0]
  6997. 800ada8: d1de bne.n 800ad68 <_free_r+0x24>
  6998. 800adaa: 6810 ldr r0, [r2, #0]
  6999. 800adac: 6852 ldr r2, [r2, #4]
  7000. 800adae: 4401 add r1, r0
  7001. 800adb0: 6019 str r1, [r3, #0]
  7002. 800adb2: 605a str r2, [r3, #4]
  7003. 800adb4: e7d8 b.n 800ad68 <_free_r+0x24>
  7004. 800adb6: d902 bls.n 800adbe <_free_r+0x7a>
  7005. 800adb8: 230c movs r3, #12
  7006. 800adba: 602b str r3, [r5, #0]
  7007. 800adbc: e7d4 b.n 800ad68 <_free_r+0x24>
  7008. 800adbe: 6820 ldr r0, [r4, #0]
  7009. 800adc0: 1821 adds r1, r4, r0
  7010. 800adc2: 428a cmp r2, r1
  7011. 800adc4: bf01 itttt eq
  7012. 800adc6: 6811 ldreq r1, [r2, #0]
  7013. 800adc8: 6852 ldreq r2, [r2, #4]
  7014. 800adca: 1809 addeq r1, r1, r0
  7015. 800adcc: 6021 streq r1, [r4, #0]
  7016. 800adce: 6062 str r2, [r4, #4]
  7017. 800add0: 605c str r4, [r3, #4]
  7018. 800add2: e7c9 b.n 800ad68 <_free_r+0x24>
  7019. 800add4: bd38 pop {r3, r4, r5, pc}
  7020. 800add6: bf00 nop
  7021. 800add8: 2000029c .word 0x2000029c
  7022. 0800addc <_malloc_r>:
  7023. 800addc: b570 push {r4, r5, r6, lr}
  7024. 800adde: 1ccd adds r5, r1, #3
  7025. 800ade0: f025 0503 bic.w r5, r5, #3
  7026. 800ade4: 3508 adds r5, #8
  7027. 800ade6: 2d0c cmp r5, #12
  7028. 800ade8: bf38 it cc
  7029. 800adea: 250c movcc r5, #12
  7030. 800adec: 2d00 cmp r5, #0
  7031. 800adee: 4606 mov r6, r0
  7032. 800adf0: db01 blt.n 800adf6 <_malloc_r+0x1a>
  7033. 800adf2: 42a9 cmp r1, r5
  7034. 800adf4: d903 bls.n 800adfe <_malloc_r+0x22>
  7035. 800adf6: 230c movs r3, #12
  7036. 800adf8: 6033 str r3, [r6, #0]
  7037. 800adfa: 2000 movs r0, #0
  7038. 800adfc: bd70 pop {r4, r5, r6, pc}
  7039. 800adfe: f000 fbd9 bl 800b5b4 <__malloc_lock>
  7040. 800ae02: 4a23 ldr r2, [pc, #140] ; (800ae90 <_malloc_r+0xb4>)
  7041. 800ae04: 6814 ldr r4, [r2, #0]
  7042. 800ae06: 4621 mov r1, r4
  7043. 800ae08: b991 cbnz r1, 800ae30 <_malloc_r+0x54>
  7044. 800ae0a: 4c22 ldr r4, [pc, #136] ; (800ae94 <_malloc_r+0xb8>)
  7045. 800ae0c: 6823 ldr r3, [r4, #0]
  7046. 800ae0e: b91b cbnz r3, 800ae18 <_malloc_r+0x3c>
  7047. 800ae10: 4630 mov r0, r6
  7048. 800ae12: f000 fb17 bl 800b444 <_sbrk_r>
  7049. 800ae16: 6020 str r0, [r4, #0]
  7050. 800ae18: 4629 mov r1, r5
  7051. 800ae1a: 4630 mov r0, r6
  7052. 800ae1c: f000 fb12 bl 800b444 <_sbrk_r>
  7053. 800ae20: 1c43 adds r3, r0, #1
  7054. 800ae22: d126 bne.n 800ae72 <_malloc_r+0x96>
  7055. 800ae24: 230c movs r3, #12
  7056. 800ae26: 4630 mov r0, r6
  7057. 800ae28: 6033 str r3, [r6, #0]
  7058. 800ae2a: f000 fbc4 bl 800b5b6 <__malloc_unlock>
  7059. 800ae2e: e7e4 b.n 800adfa <_malloc_r+0x1e>
  7060. 800ae30: 680b ldr r3, [r1, #0]
  7061. 800ae32: 1b5b subs r3, r3, r5
  7062. 800ae34: d41a bmi.n 800ae6c <_malloc_r+0x90>
  7063. 800ae36: 2b0b cmp r3, #11
  7064. 800ae38: d90f bls.n 800ae5a <_malloc_r+0x7e>
  7065. 800ae3a: 600b str r3, [r1, #0]
  7066. 800ae3c: 18cc adds r4, r1, r3
  7067. 800ae3e: 50cd str r5, [r1, r3]
  7068. 800ae40: 4630 mov r0, r6
  7069. 800ae42: f000 fbb8 bl 800b5b6 <__malloc_unlock>
  7070. 800ae46: f104 000b add.w r0, r4, #11
  7071. 800ae4a: 1d23 adds r3, r4, #4
  7072. 800ae4c: f020 0007 bic.w r0, r0, #7
  7073. 800ae50: 1ac3 subs r3, r0, r3
  7074. 800ae52: d01b beq.n 800ae8c <_malloc_r+0xb0>
  7075. 800ae54: 425a negs r2, r3
  7076. 800ae56: 50e2 str r2, [r4, r3]
  7077. 800ae58: bd70 pop {r4, r5, r6, pc}
  7078. 800ae5a: 428c cmp r4, r1
  7079. 800ae5c: bf0b itete eq
  7080. 800ae5e: 6863 ldreq r3, [r4, #4]
  7081. 800ae60: 684b ldrne r3, [r1, #4]
  7082. 800ae62: 6013 streq r3, [r2, #0]
  7083. 800ae64: 6063 strne r3, [r4, #4]
  7084. 800ae66: bf18 it ne
  7085. 800ae68: 460c movne r4, r1
  7086. 800ae6a: e7e9 b.n 800ae40 <_malloc_r+0x64>
  7087. 800ae6c: 460c mov r4, r1
  7088. 800ae6e: 6849 ldr r1, [r1, #4]
  7089. 800ae70: e7ca b.n 800ae08 <_malloc_r+0x2c>
  7090. 800ae72: 1cc4 adds r4, r0, #3
  7091. 800ae74: f024 0403 bic.w r4, r4, #3
  7092. 800ae78: 42a0 cmp r0, r4
  7093. 800ae7a: d005 beq.n 800ae88 <_malloc_r+0xac>
  7094. 800ae7c: 1a21 subs r1, r4, r0
  7095. 800ae7e: 4630 mov r0, r6
  7096. 800ae80: f000 fae0 bl 800b444 <_sbrk_r>
  7097. 800ae84: 3001 adds r0, #1
  7098. 800ae86: d0cd beq.n 800ae24 <_malloc_r+0x48>
  7099. 800ae88: 6025 str r5, [r4, #0]
  7100. 800ae8a: e7d9 b.n 800ae40 <_malloc_r+0x64>
  7101. 800ae8c: bd70 pop {r4, r5, r6, pc}
  7102. 800ae8e: bf00 nop
  7103. 800ae90: 2000029c .word 0x2000029c
  7104. 800ae94: 200002a0 .word 0x200002a0
  7105. 0800ae98 <__sfputc_r>:
  7106. 800ae98: 6893 ldr r3, [r2, #8]
  7107. 800ae9a: b410 push {r4}
  7108. 800ae9c: 3b01 subs r3, #1
  7109. 800ae9e: 2b00 cmp r3, #0
  7110. 800aea0: 6093 str r3, [r2, #8]
  7111. 800aea2: da08 bge.n 800aeb6 <__sfputc_r+0x1e>
  7112. 800aea4: 6994 ldr r4, [r2, #24]
  7113. 800aea6: 42a3 cmp r3, r4
  7114. 800aea8: db02 blt.n 800aeb0 <__sfputc_r+0x18>
  7115. 800aeaa: b2cb uxtb r3, r1
  7116. 800aeac: 2b0a cmp r3, #10
  7117. 800aeae: d102 bne.n 800aeb6 <__sfputc_r+0x1e>
  7118. 800aeb0: bc10 pop {r4}
  7119. 800aeb2: f7ff bc9f b.w 800a7f4 <__swbuf_r>
  7120. 800aeb6: 6813 ldr r3, [r2, #0]
  7121. 800aeb8: 1c58 adds r0, r3, #1
  7122. 800aeba: 6010 str r0, [r2, #0]
  7123. 800aebc: 7019 strb r1, [r3, #0]
  7124. 800aebe: b2c8 uxtb r0, r1
  7125. 800aec0: bc10 pop {r4}
  7126. 800aec2: 4770 bx lr
  7127. 0800aec4 <__sfputs_r>:
  7128. 800aec4: b5f8 push {r3, r4, r5, r6, r7, lr}
  7129. 800aec6: 4606 mov r6, r0
  7130. 800aec8: 460f mov r7, r1
  7131. 800aeca: 4614 mov r4, r2
  7132. 800aecc: 18d5 adds r5, r2, r3
  7133. 800aece: 42ac cmp r4, r5
  7134. 800aed0: d101 bne.n 800aed6 <__sfputs_r+0x12>
  7135. 800aed2: 2000 movs r0, #0
  7136. 800aed4: e007 b.n 800aee6 <__sfputs_r+0x22>
  7137. 800aed6: 463a mov r2, r7
  7138. 800aed8: f814 1b01 ldrb.w r1, [r4], #1
  7139. 800aedc: 4630 mov r0, r6
  7140. 800aede: f7ff ffdb bl 800ae98 <__sfputc_r>
  7141. 800aee2: 1c43 adds r3, r0, #1
  7142. 800aee4: d1f3 bne.n 800aece <__sfputs_r+0xa>
  7143. 800aee6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7144. 0800aee8 <_vfiprintf_r>:
  7145. 800aee8: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7146. 800aeec: b09d sub sp, #116 ; 0x74
  7147. 800aeee: 460c mov r4, r1
  7148. 800aef0: 4617 mov r7, r2
  7149. 800aef2: 9303 str r3, [sp, #12]
  7150. 800aef4: 4606 mov r6, r0
  7151. 800aef6: b118 cbz r0, 800af00 <_vfiprintf_r+0x18>
  7152. 800aef8: 6983 ldr r3, [r0, #24]
  7153. 800aefa: b90b cbnz r3, 800af00 <_vfiprintf_r+0x18>
  7154. 800aefc: f7ff fe2c bl 800ab58 <__sinit>
  7155. 800af00: 4b7c ldr r3, [pc, #496] ; (800b0f4 <_vfiprintf_r+0x20c>)
  7156. 800af02: 429c cmp r4, r3
  7157. 800af04: d157 bne.n 800afb6 <_vfiprintf_r+0xce>
  7158. 800af06: 6874 ldr r4, [r6, #4]
  7159. 800af08: 89a3 ldrh r3, [r4, #12]
  7160. 800af0a: 0718 lsls r0, r3, #28
  7161. 800af0c: d55d bpl.n 800afca <_vfiprintf_r+0xe2>
  7162. 800af0e: 6923 ldr r3, [r4, #16]
  7163. 800af10: 2b00 cmp r3, #0
  7164. 800af12: d05a beq.n 800afca <_vfiprintf_r+0xe2>
  7165. 800af14: 2300 movs r3, #0
  7166. 800af16: 9309 str r3, [sp, #36] ; 0x24
  7167. 800af18: 2320 movs r3, #32
  7168. 800af1a: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  7169. 800af1e: 2330 movs r3, #48 ; 0x30
  7170. 800af20: f04f 0b01 mov.w fp, #1
  7171. 800af24: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  7172. 800af28: 46b8 mov r8, r7
  7173. 800af2a: 4645 mov r5, r8
  7174. 800af2c: f815 3b01 ldrb.w r3, [r5], #1
  7175. 800af30: 2b00 cmp r3, #0
  7176. 800af32: d155 bne.n 800afe0 <_vfiprintf_r+0xf8>
  7177. 800af34: ebb8 0a07 subs.w sl, r8, r7
  7178. 800af38: d00b beq.n 800af52 <_vfiprintf_r+0x6a>
  7179. 800af3a: 4653 mov r3, sl
  7180. 800af3c: 463a mov r2, r7
  7181. 800af3e: 4621 mov r1, r4
  7182. 800af40: 4630 mov r0, r6
  7183. 800af42: f7ff ffbf bl 800aec4 <__sfputs_r>
  7184. 800af46: 3001 adds r0, #1
  7185. 800af48: f000 80c4 beq.w 800b0d4 <_vfiprintf_r+0x1ec>
  7186. 800af4c: 9b09 ldr r3, [sp, #36] ; 0x24
  7187. 800af4e: 4453 add r3, sl
  7188. 800af50: 9309 str r3, [sp, #36] ; 0x24
  7189. 800af52: f898 3000 ldrb.w r3, [r8]
  7190. 800af56: 2b00 cmp r3, #0
  7191. 800af58: f000 80bc beq.w 800b0d4 <_vfiprintf_r+0x1ec>
  7192. 800af5c: 2300 movs r3, #0
  7193. 800af5e: f04f 32ff mov.w r2, #4294967295
  7194. 800af62: 9304 str r3, [sp, #16]
  7195. 800af64: 9307 str r3, [sp, #28]
  7196. 800af66: 9205 str r2, [sp, #20]
  7197. 800af68: 9306 str r3, [sp, #24]
  7198. 800af6a: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  7199. 800af6e: 931a str r3, [sp, #104] ; 0x68
  7200. 800af70: 2205 movs r2, #5
  7201. 800af72: 7829 ldrb r1, [r5, #0]
  7202. 800af74: 4860 ldr r0, [pc, #384] ; (800b0f8 <_vfiprintf_r+0x210>)
  7203. 800af76: f000 fb0f bl 800b598 <memchr>
  7204. 800af7a: f105 0801 add.w r8, r5, #1
  7205. 800af7e: 9b04 ldr r3, [sp, #16]
  7206. 800af80: 2800 cmp r0, #0
  7207. 800af82: d131 bne.n 800afe8 <_vfiprintf_r+0x100>
  7208. 800af84: 06d9 lsls r1, r3, #27
  7209. 800af86: bf44 itt mi
  7210. 800af88: 2220 movmi r2, #32
  7211. 800af8a: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7212. 800af8e: 071a lsls r2, r3, #28
  7213. 800af90: bf44 itt mi
  7214. 800af92: 222b movmi r2, #43 ; 0x2b
  7215. 800af94: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7216. 800af98: 782a ldrb r2, [r5, #0]
  7217. 800af9a: 2a2a cmp r2, #42 ; 0x2a
  7218. 800af9c: d02c beq.n 800aff8 <_vfiprintf_r+0x110>
  7219. 800af9e: 2100 movs r1, #0
  7220. 800afa0: 200a movs r0, #10
  7221. 800afa2: 9a07 ldr r2, [sp, #28]
  7222. 800afa4: 46a8 mov r8, r5
  7223. 800afa6: f898 3000 ldrb.w r3, [r8]
  7224. 800afaa: 3501 adds r5, #1
  7225. 800afac: 3b30 subs r3, #48 ; 0x30
  7226. 800afae: 2b09 cmp r3, #9
  7227. 800afb0: d96d bls.n 800b08e <_vfiprintf_r+0x1a6>
  7228. 800afb2: b371 cbz r1, 800b012 <_vfiprintf_r+0x12a>
  7229. 800afb4: e026 b.n 800b004 <_vfiprintf_r+0x11c>
  7230. 800afb6: 4b51 ldr r3, [pc, #324] ; (800b0fc <_vfiprintf_r+0x214>)
  7231. 800afb8: 429c cmp r4, r3
  7232. 800afba: d101 bne.n 800afc0 <_vfiprintf_r+0xd8>
  7233. 800afbc: 68b4 ldr r4, [r6, #8]
  7234. 800afbe: e7a3 b.n 800af08 <_vfiprintf_r+0x20>
  7235. 800afc0: 4b4f ldr r3, [pc, #316] ; (800b100 <_vfiprintf_r+0x218>)
  7236. 800afc2: 429c cmp r4, r3
  7237. 800afc4: bf08 it eq
  7238. 800afc6: 68f4 ldreq r4, [r6, #12]
  7239. 800afc8: e79e b.n 800af08 <_vfiprintf_r+0x20>
  7240. 800afca: 4621 mov r1, r4
  7241. 800afcc: 4630 mov r0, r6
  7242. 800afce: f7ff fc63 bl 800a898 <__swsetup_r>
  7243. 800afd2: 2800 cmp r0, #0
  7244. 800afd4: d09e beq.n 800af14 <_vfiprintf_r+0x2c>
  7245. 800afd6: f04f 30ff mov.w r0, #4294967295
  7246. 800afda: b01d add sp, #116 ; 0x74
  7247. 800afdc: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7248. 800afe0: 2b25 cmp r3, #37 ; 0x25
  7249. 800afe2: d0a7 beq.n 800af34 <_vfiprintf_r+0x4c>
  7250. 800afe4: 46a8 mov r8, r5
  7251. 800afe6: e7a0 b.n 800af2a <_vfiprintf_r+0x42>
  7252. 800afe8: 4a43 ldr r2, [pc, #268] ; (800b0f8 <_vfiprintf_r+0x210>)
  7253. 800afea: 4645 mov r5, r8
  7254. 800afec: 1a80 subs r0, r0, r2
  7255. 800afee: fa0b f000 lsl.w r0, fp, r0
  7256. 800aff2: 4318 orrs r0, r3
  7257. 800aff4: 9004 str r0, [sp, #16]
  7258. 800aff6: e7bb b.n 800af70 <_vfiprintf_r+0x88>
  7259. 800aff8: 9a03 ldr r2, [sp, #12]
  7260. 800affa: 1d11 adds r1, r2, #4
  7261. 800affc: 6812 ldr r2, [r2, #0]
  7262. 800affe: 9103 str r1, [sp, #12]
  7263. 800b000: 2a00 cmp r2, #0
  7264. 800b002: db01 blt.n 800b008 <_vfiprintf_r+0x120>
  7265. 800b004: 9207 str r2, [sp, #28]
  7266. 800b006: e004 b.n 800b012 <_vfiprintf_r+0x12a>
  7267. 800b008: 4252 negs r2, r2
  7268. 800b00a: f043 0302 orr.w r3, r3, #2
  7269. 800b00e: 9207 str r2, [sp, #28]
  7270. 800b010: 9304 str r3, [sp, #16]
  7271. 800b012: f898 3000 ldrb.w r3, [r8]
  7272. 800b016: 2b2e cmp r3, #46 ; 0x2e
  7273. 800b018: d110 bne.n 800b03c <_vfiprintf_r+0x154>
  7274. 800b01a: f898 3001 ldrb.w r3, [r8, #1]
  7275. 800b01e: f108 0101 add.w r1, r8, #1
  7276. 800b022: 2b2a cmp r3, #42 ; 0x2a
  7277. 800b024: d137 bne.n 800b096 <_vfiprintf_r+0x1ae>
  7278. 800b026: 9b03 ldr r3, [sp, #12]
  7279. 800b028: f108 0802 add.w r8, r8, #2
  7280. 800b02c: 1d1a adds r2, r3, #4
  7281. 800b02e: 681b ldr r3, [r3, #0]
  7282. 800b030: 9203 str r2, [sp, #12]
  7283. 800b032: 2b00 cmp r3, #0
  7284. 800b034: bfb8 it lt
  7285. 800b036: f04f 33ff movlt.w r3, #4294967295
  7286. 800b03a: 9305 str r3, [sp, #20]
  7287. 800b03c: 4d31 ldr r5, [pc, #196] ; (800b104 <_vfiprintf_r+0x21c>)
  7288. 800b03e: 2203 movs r2, #3
  7289. 800b040: f898 1000 ldrb.w r1, [r8]
  7290. 800b044: 4628 mov r0, r5
  7291. 800b046: f000 faa7 bl 800b598 <memchr>
  7292. 800b04a: b140 cbz r0, 800b05e <_vfiprintf_r+0x176>
  7293. 800b04c: 2340 movs r3, #64 ; 0x40
  7294. 800b04e: 1b40 subs r0, r0, r5
  7295. 800b050: fa03 f000 lsl.w r0, r3, r0
  7296. 800b054: 9b04 ldr r3, [sp, #16]
  7297. 800b056: f108 0801 add.w r8, r8, #1
  7298. 800b05a: 4303 orrs r3, r0
  7299. 800b05c: 9304 str r3, [sp, #16]
  7300. 800b05e: f898 1000 ldrb.w r1, [r8]
  7301. 800b062: 2206 movs r2, #6
  7302. 800b064: 4828 ldr r0, [pc, #160] ; (800b108 <_vfiprintf_r+0x220>)
  7303. 800b066: f108 0701 add.w r7, r8, #1
  7304. 800b06a: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  7305. 800b06e: f000 fa93 bl 800b598 <memchr>
  7306. 800b072: 2800 cmp r0, #0
  7307. 800b074: d034 beq.n 800b0e0 <_vfiprintf_r+0x1f8>
  7308. 800b076: 4b25 ldr r3, [pc, #148] ; (800b10c <_vfiprintf_r+0x224>)
  7309. 800b078: bb03 cbnz r3, 800b0bc <_vfiprintf_r+0x1d4>
  7310. 800b07a: 9b03 ldr r3, [sp, #12]
  7311. 800b07c: 3307 adds r3, #7
  7312. 800b07e: f023 0307 bic.w r3, r3, #7
  7313. 800b082: 3308 adds r3, #8
  7314. 800b084: 9303 str r3, [sp, #12]
  7315. 800b086: 9b09 ldr r3, [sp, #36] ; 0x24
  7316. 800b088: 444b add r3, r9
  7317. 800b08a: 9309 str r3, [sp, #36] ; 0x24
  7318. 800b08c: e74c b.n 800af28 <_vfiprintf_r+0x40>
  7319. 800b08e: fb00 3202 mla r2, r0, r2, r3
  7320. 800b092: 2101 movs r1, #1
  7321. 800b094: e786 b.n 800afa4 <_vfiprintf_r+0xbc>
  7322. 800b096: 2300 movs r3, #0
  7323. 800b098: 250a movs r5, #10
  7324. 800b09a: 4618 mov r0, r3
  7325. 800b09c: 9305 str r3, [sp, #20]
  7326. 800b09e: 4688 mov r8, r1
  7327. 800b0a0: f898 2000 ldrb.w r2, [r8]
  7328. 800b0a4: 3101 adds r1, #1
  7329. 800b0a6: 3a30 subs r2, #48 ; 0x30
  7330. 800b0a8: 2a09 cmp r2, #9
  7331. 800b0aa: d903 bls.n 800b0b4 <_vfiprintf_r+0x1cc>
  7332. 800b0ac: 2b00 cmp r3, #0
  7333. 800b0ae: d0c5 beq.n 800b03c <_vfiprintf_r+0x154>
  7334. 800b0b0: 9005 str r0, [sp, #20]
  7335. 800b0b2: e7c3 b.n 800b03c <_vfiprintf_r+0x154>
  7336. 800b0b4: fb05 2000 mla r0, r5, r0, r2
  7337. 800b0b8: 2301 movs r3, #1
  7338. 800b0ba: e7f0 b.n 800b09e <_vfiprintf_r+0x1b6>
  7339. 800b0bc: ab03 add r3, sp, #12
  7340. 800b0be: 9300 str r3, [sp, #0]
  7341. 800b0c0: 4622 mov r2, r4
  7342. 800b0c2: 4b13 ldr r3, [pc, #76] ; (800b110 <_vfiprintf_r+0x228>)
  7343. 800b0c4: a904 add r1, sp, #16
  7344. 800b0c6: 4630 mov r0, r6
  7345. 800b0c8: f3af 8000 nop.w
  7346. 800b0cc: f1b0 3fff cmp.w r0, #4294967295
  7347. 800b0d0: 4681 mov r9, r0
  7348. 800b0d2: d1d8 bne.n 800b086 <_vfiprintf_r+0x19e>
  7349. 800b0d4: 89a3 ldrh r3, [r4, #12]
  7350. 800b0d6: 065b lsls r3, r3, #25
  7351. 800b0d8: f53f af7d bmi.w 800afd6 <_vfiprintf_r+0xee>
  7352. 800b0dc: 9809 ldr r0, [sp, #36] ; 0x24
  7353. 800b0de: e77c b.n 800afda <_vfiprintf_r+0xf2>
  7354. 800b0e0: ab03 add r3, sp, #12
  7355. 800b0e2: 9300 str r3, [sp, #0]
  7356. 800b0e4: 4622 mov r2, r4
  7357. 800b0e6: 4b0a ldr r3, [pc, #40] ; (800b110 <_vfiprintf_r+0x228>)
  7358. 800b0e8: a904 add r1, sp, #16
  7359. 800b0ea: 4630 mov r0, r6
  7360. 800b0ec: f000 f88a bl 800b204 <_printf_i>
  7361. 800b0f0: e7ec b.n 800b0cc <_vfiprintf_r+0x1e4>
  7362. 800b0f2: bf00 nop
  7363. 800b0f4: 0800b6f8 .word 0x0800b6f8
  7364. 800b0f8: 0800b738 .word 0x0800b738
  7365. 800b0fc: 0800b718 .word 0x0800b718
  7366. 800b100: 0800b6d8 .word 0x0800b6d8
  7367. 800b104: 0800b73e .word 0x0800b73e
  7368. 800b108: 0800b742 .word 0x0800b742
  7369. 800b10c: 00000000 .word 0x00000000
  7370. 800b110: 0800aec5 .word 0x0800aec5
  7371. 0800b114 <_printf_common>:
  7372. 800b114: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7373. 800b118: 4691 mov r9, r2
  7374. 800b11a: 461f mov r7, r3
  7375. 800b11c: 688a ldr r2, [r1, #8]
  7376. 800b11e: 690b ldr r3, [r1, #16]
  7377. 800b120: 4606 mov r6, r0
  7378. 800b122: 4293 cmp r3, r2
  7379. 800b124: bfb8 it lt
  7380. 800b126: 4613 movlt r3, r2
  7381. 800b128: f8c9 3000 str.w r3, [r9]
  7382. 800b12c: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  7383. 800b130: 460c mov r4, r1
  7384. 800b132: f8dd 8020 ldr.w r8, [sp, #32]
  7385. 800b136: b112 cbz r2, 800b13e <_printf_common+0x2a>
  7386. 800b138: 3301 adds r3, #1
  7387. 800b13a: f8c9 3000 str.w r3, [r9]
  7388. 800b13e: 6823 ldr r3, [r4, #0]
  7389. 800b140: 0699 lsls r1, r3, #26
  7390. 800b142: bf42 ittt mi
  7391. 800b144: f8d9 3000 ldrmi.w r3, [r9]
  7392. 800b148: 3302 addmi r3, #2
  7393. 800b14a: f8c9 3000 strmi.w r3, [r9]
  7394. 800b14e: 6825 ldr r5, [r4, #0]
  7395. 800b150: f015 0506 ands.w r5, r5, #6
  7396. 800b154: d107 bne.n 800b166 <_printf_common+0x52>
  7397. 800b156: f104 0a19 add.w sl, r4, #25
  7398. 800b15a: 68e3 ldr r3, [r4, #12]
  7399. 800b15c: f8d9 2000 ldr.w r2, [r9]
  7400. 800b160: 1a9b subs r3, r3, r2
  7401. 800b162: 429d cmp r5, r3
  7402. 800b164: db2a blt.n 800b1bc <_printf_common+0xa8>
  7403. 800b166: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  7404. 800b16a: 6822 ldr r2, [r4, #0]
  7405. 800b16c: 3300 adds r3, #0
  7406. 800b16e: bf18 it ne
  7407. 800b170: 2301 movne r3, #1
  7408. 800b172: 0692 lsls r2, r2, #26
  7409. 800b174: d42f bmi.n 800b1d6 <_printf_common+0xc2>
  7410. 800b176: f104 0243 add.w r2, r4, #67 ; 0x43
  7411. 800b17a: 4639 mov r1, r7
  7412. 800b17c: 4630 mov r0, r6
  7413. 800b17e: 47c0 blx r8
  7414. 800b180: 3001 adds r0, #1
  7415. 800b182: d022 beq.n 800b1ca <_printf_common+0xb6>
  7416. 800b184: 6823 ldr r3, [r4, #0]
  7417. 800b186: 68e5 ldr r5, [r4, #12]
  7418. 800b188: f003 0306 and.w r3, r3, #6
  7419. 800b18c: 2b04 cmp r3, #4
  7420. 800b18e: bf18 it ne
  7421. 800b190: 2500 movne r5, #0
  7422. 800b192: f8d9 2000 ldr.w r2, [r9]
  7423. 800b196: f04f 0900 mov.w r9, #0
  7424. 800b19a: bf08 it eq
  7425. 800b19c: 1aad subeq r5, r5, r2
  7426. 800b19e: 68a3 ldr r3, [r4, #8]
  7427. 800b1a0: 6922 ldr r2, [r4, #16]
  7428. 800b1a2: bf08 it eq
  7429. 800b1a4: ea25 75e5 biceq.w r5, r5, r5, asr #31
  7430. 800b1a8: 4293 cmp r3, r2
  7431. 800b1aa: bfc4 itt gt
  7432. 800b1ac: 1a9b subgt r3, r3, r2
  7433. 800b1ae: 18ed addgt r5, r5, r3
  7434. 800b1b0: 341a adds r4, #26
  7435. 800b1b2: 454d cmp r5, r9
  7436. 800b1b4: d11b bne.n 800b1ee <_printf_common+0xda>
  7437. 800b1b6: 2000 movs r0, #0
  7438. 800b1b8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7439. 800b1bc: 2301 movs r3, #1
  7440. 800b1be: 4652 mov r2, sl
  7441. 800b1c0: 4639 mov r1, r7
  7442. 800b1c2: 4630 mov r0, r6
  7443. 800b1c4: 47c0 blx r8
  7444. 800b1c6: 3001 adds r0, #1
  7445. 800b1c8: d103 bne.n 800b1d2 <_printf_common+0xbe>
  7446. 800b1ca: f04f 30ff mov.w r0, #4294967295
  7447. 800b1ce: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7448. 800b1d2: 3501 adds r5, #1
  7449. 800b1d4: e7c1 b.n 800b15a <_printf_common+0x46>
  7450. 800b1d6: 2030 movs r0, #48 ; 0x30
  7451. 800b1d8: 18e1 adds r1, r4, r3
  7452. 800b1da: f881 0043 strb.w r0, [r1, #67] ; 0x43
  7453. 800b1de: 1c5a adds r2, r3, #1
  7454. 800b1e0: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  7455. 800b1e4: 4422 add r2, r4
  7456. 800b1e6: 3302 adds r3, #2
  7457. 800b1e8: f882 1043 strb.w r1, [r2, #67] ; 0x43
  7458. 800b1ec: e7c3 b.n 800b176 <_printf_common+0x62>
  7459. 800b1ee: 2301 movs r3, #1
  7460. 800b1f0: 4622 mov r2, r4
  7461. 800b1f2: 4639 mov r1, r7
  7462. 800b1f4: 4630 mov r0, r6
  7463. 800b1f6: 47c0 blx r8
  7464. 800b1f8: 3001 adds r0, #1
  7465. 800b1fa: d0e6 beq.n 800b1ca <_printf_common+0xb6>
  7466. 800b1fc: f109 0901 add.w r9, r9, #1
  7467. 800b200: e7d7 b.n 800b1b2 <_printf_common+0x9e>
  7468. ...
  7469. 0800b204 <_printf_i>:
  7470. 800b204: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7471. 800b208: 4617 mov r7, r2
  7472. 800b20a: 7e0a ldrb r2, [r1, #24]
  7473. 800b20c: b085 sub sp, #20
  7474. 800b20e: 2a6e cmp r2, #110 ; 0x6e
  7475. 800b210: 4698 mov r8, r3
  7476. 800b212: 4606 mov r6, r0
  7477. 800b214: 460c mov r4, r1
  7478. 800b216: 9b0c ldr r3, [sp, #48] ; 0x30
  7479. 800b218: f101 0e43 add.w lr, r1, #67 ; 0x43
  7480. 800b21c: f000 80bc beq.w 800b398 <_printf_i+0x194>
  7481. 800b220: d81a bhi.n 800b258 <_printf_i+0x54>
  7482. 800b222: 2a63 cmp r2, #99 ; 0x63
  7483. 800b224: d02e beq.n 800b284 <_printf_i+0x80>
  7484. 800b226: d80a bhi.n 800b23e <_printf_i+0x3a>
  7485. 800b228: 2a00 cmp r2, #0
  7486. 800b22a: f000 80c8 beq.w 800b3be <_printf_i+0x1ba>
  7487. 800b22e: 2a58 cmp r2, #88 ; 0x58
  7488. 800b230: f000 808a beq.w 800b348 <_printf_i+0x144>
  7489. 800b234: f104 0542 add.w r5, r4, #66 ; 0x42
  7490. 800b238: f884 2042 strb.w r2, [r4, #66] ; 0x42
  7491. 800b23c: e02a b.n 800b294 <_printf_i+0x90>
  7492. 800b23e: 2a64 cmp r2, #100 ; 0x64
  7493. 800b240: d001 beq.n 800b246 <_printf_i+0x42>
  7494. 800b242: 2a69 cmp r2, #105 ; 0x69
  7495. 800b244: d1f6 bne.n 800b234 <_printf_i+0x30>
  7496. 800b246: 6821 ldr r1, [r4, #0]
  7497. 800b248: 681a ldr r2, [r3, #0]
  7498. 800b24a: f011 0f80 tst.w r1, #128 ; 0x80
  7499. 800b24e: d023 beq.n 800b298 <_printf_i+0x94>
  7500. 800b250: 1d11 adds r1, r2, #4
  7501. 800b252: 6019 str r1, [r3, #0]
  7502. 800b254: 6813 ldr r3, [r2, #0]
  7503. 800b256: e027 b.n 800b2a8 <_printf_i+0xa4>
  7504. 800b258: 2a73 cmp r2, #115 ; 0x73
  7505. 800b25a: f000 80b4 beq.w 800b3c6 <_printf_i+0x1c2>
  7506. 800b25e: d808 bhi.n 800b272 <_printf_i+0x6e>
  7507. 800b260: 2a6f cmp r2, #111 ; 0x6f
  7508. 800b262: d02a beq.n 800b2ba <_printf_i+0xb6>
  7509. 800b264: 2a70 cmp r2, #112 ; 0x70
  7510. 800b266: d1e5 bne.n 800b234 <_printf_i+0x30>
  7511. 800b268: 680a ldr r2, [r1, #0]
  7512. 800b26a: f042 0220 orr.w r2, r2, #32
  7513. 800b26e: 600a str r2, [r1, #0]
  7514. 800b270: e003 b.n 800b27a <_printf_i+0x76>
  7515. 800b272: 2a75 cmp r2, #117 ; 0x75
  7516. 800b274: d021 beq.n 800b2ba <_printf_i+0xb6>
  7517. 800b276: 2a78 cmp r2, #120 ; 0x78
  7518. 800b278: d1dc bne.n 800b234 <_printf_i+0x30>
  7519. 800b27a: 2278 movs r2, #120 ; 0x78
  7520. 800b27c: 496f ldr r1, [pc, #444] ; (800b43c <_printf_i+0x238>)
  7521. 800b27e: f884 2045 strb.w r2, [r4, #69] ; 0x45
  7522. 800b282: e064 b.n 800b34e <_printf_i+0x14a>
  7523. 800b284: 681a ldr r2, [r3, #0]
  7524. 800b286: f101 0542 add.w r5, r1, #66 ; 0x42
  7525. 800b28a: 1d11 adds r1, r2, #4
  7526. 800b28c: 6019 str r1, [r3, #0]
  7527. 800b28e: 6813 ldr r3, [r2, #0]
  7528. 800b290: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7529. 800b294: 2301 movs r3, #1
  7530. 800b296: e0a3 b.n 800b3e0 <_printf_i+0x1dc>
  7531. 800b298: f011 0f40 tst.w r1, #64 ; 0x40
  7532. 800b29c: f102 0104 add.w r1, r2, #4
  7533. 800b2a0: 6019 str r1, [r3, #0]
  7534. 800b2a2: d0d7 beq.n 800b254 <_printf_i+0x50>
  7535. 800b2a4: f9b2 3000 ldrsh.w r3, [r2]
  7536. 800b2a8: 2b00 cmp r3, #0
  7537. 800b2aa: da03 bge.n 800b2b4 <_printf_i+0xb0>
  7538. 800b2ac: 222d movs r2, #45 ; 0x2d
  7539. 800b2ae: 425b negs r3, r3
  7540. 800b2b0: f884 2043 strb.w r2, [r4, #67] ; 0x43
  7541. 800b2b4: 4962 ldr r1, [pc, #392] ; (800b440 <_printf_i+0x23c>)
  7542. 800b2b6: 220a movs r2, #10
  7543. 800b2b8: e017 b.n 800b2ea <_printf_i+0xe6>
  7544. 800b2ba: 6820 ldr r0, [r4, #0]
  7545. 800b2bc: 6819 ldr r1, [r3, #0]
  7546. 800b2be: f010 0f80 tst.w r0, #128 ; 0x80
  7547. 800b2c2: d003 beq.n 800b2cc <_printf_i+0xc8>
  7548. 800b2c4: 1d08 adds r0, r1, #4
  7549. 800b2c6: 6018 str r0, [r3, #0]
  7550. 800b2c8: 680b ldr r3, [r1, #0]
  7551. 800b2ca: e006 b.n 800b2da <_printf_i+0xd6>
  7552. 800b2cc: f010 0f40 tst.w r0, #64 ; 0x40
  7553. 800b2d0: f101 0004 add.w r0, r1, #4
  7554. 800b2d4: 6018 str r0, [r3, #0]
  7555. 800b2d6: d0f7 beq.n 800b2c8 <_printf_i+0xc4>
  7556. 800b2d8: 880b ldrh r3, [r1, #0]
  7557. 800b2da: 2a6f cmp r2, #111 ; 0x6f
  7558. 800b2dc: bf14 ite ne
  7559. 800b2de: 220a movne r2, #10
  7560. 800b2e0: 2208 moveq r2, #8
  7561. 800b2e2: 4957 ldr r1, [pc, #348] ; (800b440 <_printf_i+0x23c>)
  7562. 800b2e4: 2000 movs r0, #0
  7563. 800b2e6: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7564. 800b2ea: 6865 ldr r5, [r4, #4]
  7565. 800b2ec: 2d00 cmp r5, #0
  7566. 800b2ee: 60a5 str r5, [r4, #8]
  7567. 800b2f0: f2c0 809c blt.w 800b42c <_printf_i+0x228>
  7568. 800b2f4: 6820 ldr r0, [r4, #0]
  7569. 800b2f6: f020 0004 bic.w r0, r0, #4
  7570. 800b2fa: 6020 str r0, [r4, #0]
  7571. 800b2fc: 2b00 cmp r3, #0
  7572. 800b2fe: d13f bne.n 800b380 <_printf_i+0x17c>
  7573. 800b300: 2d00 cmp r5, #0
  7574. 800b302: f040 8095 bne.w 800b430 <_printf_i+0x22c>
  7575. 800b306: 4675 mov r5, lr
  7576. 800b308: 2a08 cmp r2, #8
  7577. 800b30a: d10b bne.n 800b324 <_printf_i+0x120>
  7578. 800b30c: 6823 ldr r3, [r4, #0]
  7579. 800b30e: 07da lsls r2, r3, #31
  7580. 800b310: d508 bpl.n 800b324 <_printf_i+0x120>
  7581. 800b312: 6923 ldr r3, [r4, #16]
  7582. 800b314: 6862 ldr r2, [r4, #4]
  7583. 800b316: 429a cmp r2, r3
  7584. 800b318: bfde ittt le
  7585. 800b31a: 2330 movle r3, #48 ; 0x30
  7586. 800b31c: f805 3c01 strble.w r3, [r5, #-1]
  7587. 800b320: f105 35ff addle.w r5, r5, #4294967295
  7588. 800b324: ebae 0305 sub.w r3, lr, r5
  7589. 800b328: 6123 str r3, [r4, #16]
  7590. 800b32a: f8cd 8000 str.w r8, [sp]
  7591. 800b32e: 463b mov r3, r7
  7592. 800b330: aa03 add r2, sp, #12
  7593. 800b332: 4621 mov r1, r4
  7594. 800b334: 4630 mov r0, r6
  7595. 800b336: f7ff feed bl 800b114 <_printf_common>
  7596. 800b33a: 3001 adds r0, #1
  7597. 800b33c: d155 bne.n 800b3ea <_printf_i+0x1e6>
  7598. 800b33e: f04f 30ff mov.w r0, #4294967295
  7599. 800b342: b005 add sp, #20
  7600. 800b344: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  7601. 800b348: f881 2045 strb.w r2, [r1, #69] ; 0x45
  7602. 800b34c: 493c ldr r1, [pc, #240] ; (800b440 <_printf_i+0x23c>)
  7603. 800b34e: 6822 ldr r2, [r4, #0]
  7604. 800b350: 6818 ldr r0, [r3, #0]
  7605. 800b352: f012 0f80 tst.w r2, #128 ; 0x80
  7606. 800b356: f100 0504 add.w r5, r0, #4
  7607. 800b35a: 601d str r5, [r3, #0]
  7608. 800b35c: d001 beq.n 800b362 <_printf_i+0x15e>
  7609. 800b35e: 6803 ldr r3, [r0, #0]
  7610. 800b360: e002 b.n 800b368 <_printf_i+0x164>
  7611. 800b362: 0655 lsls r5, r2, #25
  7612. 800b364: d5fb bpl.n 800b35e <_printf_i+0x15a>
  7613. 800b366: 8803 ldrh r3, [r0, #0]
  7614. 800b368: 07d0 lsls r0, r2, #31
  7615. 800b36a: bf44 itt mi
  7616. 800b36c: f042 0220 orrmi.w r2, r2, #32
  7617. 800b370: 6022 strmi r2, [r4, #0]
  7618. 800b372: b91b cbnz r3, 800b37c <_printf_i+0x178>
  7619. 800b374: 6822 ldr r2, [r4, #0]
  7620. 800b376: f022 0220 bic.w r2, r2, #32
  7621. 800b37a: 6022 str r2, [r4, #0]
  7622. 800b37c: 2210 movs r2, #16
  7623. 800b37e: e7b1 b.n 800b2e4 <_printf_i+0xe0>
  7624. 800b380: 4675 mov r5, lr
  7625. 800b382: fbb3 f0f2 udiv r0, r3, r2
  7626. 800b386: fb02 3310 mls r3, r2, r0, r3
  7627. 800b38a: 5ccb ldrb r3, [r1, r3]
  7628. 800b38c: f805 3d01 strb.w r3, [r5, #-1]!
  7629. 800b390: 4603 mov r3, r0
  7630. 800b392: 2800 cmp r0, #0
  7631. 800b394: d1f5 bne.n 800b382 <_printf_i+0x17e>
  7632. 800b396: e7b7 b.n 800b308 <_printf_i+0x104>
  7633. 800b398: 6808 ldr r0, [r1, #0]
  7634. 800b39a: 681a ldr r2, [r3, #0]
  7635. 800b39c: f010 0f80 tst.w r0, #128 ; 0x80
  7636. 800b3a0: 6949 ldr r1, [r1, #20]
  7637. 800b3a2: d004 beq.n 800b3ae <_printf_i+0x1aa>
  7638. 800b3a4: 1d10 adds r0, r2, #4
  7639. 800b3a6: 6018 str r0, [r3, #0]
  7640. 800b3a8: 6813 ldr r3, [r2, #0]
  7641. 800b3aa: 6019 str r1, [r3, #0]
  7642. 800b3ac: e007 b.n 800b3be <_printf_i+0x1ba>
  7643. 800b3ae: f010 0f40 tst.w r0, #64 ; 0x40
  7644. 800b3b2: f102 0004 add.w r0, r2, #4
  7645. 800b3b6: 6018 str r0, [r3, #0]
  7646. 800b3b8: 6813 ldr r3, [r2, #0]
  7647. 800b3ba: d0f6 beq.n 800b3aa <_printf_i+0x1a6>
  7648. 800b3bc: 8019 strh r1, [r3, #0]
  7649. 800b3be: 2300 movs r3, #0
  7650. 800b3c0: 4675 mov r5, lr
  7651. 800b3c2: 6123 str r3, [r4, #16]
  7652. 800b3c4: e7b1 b.n 800b32a <_printf_i+0x126>
  7653. 800b3c6: 681a ldr r2, [r3, #0]
  7654. 800b3c8: 1d11 adds r1, r2, #4
  7655. 800b3ca: 6019 str r1, [r3, #0]
  7656. 800b3cc: 6815 ldr r5, [r2, #0]
  7657. 800b3ce: 2100 movs r1, #0
  7658. 800b3d0: 6862 ldr r2, [r4, #4]
  7659. 800b3d2: 4628 mov r0, r5
  7660. 800b3d4: f000 f8e0 bl 800b598 <memchr>
  7661. 800b3d8: b108 cbz r0, 800b3de <_printf_i+0x1da>
  7662. 800b3da: 1b40 subs r0, r0, r5
  7663. 800b3dc: 6060 str r0, [r4, #4]
  7664. 800b3de: 6863 ldr r3, [r4, #4]
  7665. 800b3e0: 6123 str r3, [r4, #16]
  7666. 800b3e2: 2300 movs r3, #0
  7667. 800b3e4: f884 3043 strb.w r3, [r4, #67] ; 0x43
  7668. 800b3e8: e79f b.n 800b32a <_printf_i+0x126>
  7669. 800b3ea: 6923 ldr r3, [r4, #16]
  7670. 800b3ec: 462a mov r2, r5
  7671. 800b3ee: 4639 mov r1, r7
  7672. 800b3f0: 4630 mov r0, r6
  7673. 800b3f2: 47c0 blx r8
  7674. 800b3f4: 3001 adds r0, #1
  7675. 800b3f6: d0a2 beq.n 800b33e <_printf_i+0x13a>
  7676. 800b3f8: 6823 ldr r3, [r4, #0]
  7677. 800b3fa: 079b lsls r3, r3, #30
  7678. 800b3fc: d507 bpl.n 800b40e <_printf_i+0x20a>
  7679. 800b3fe: 2500 movs r5, #0
  7680. 800b400: f104 0919 add.w r9, r4, #25
  7681. 800b404: 68e3 ldr r3, [r4, #12]
  7682. 800b406: 9a03 ldr r2, [sp, #12]
  7683. 800b408: 1a9b subs r3, r3, r2
  7684. 800b40a: 429d cmp r5, r3
  7685. 800b40c: db05 blt.n 800b41a <_printf_i+0x216>
  7686. 800b40e: 68e0 ldr r0, [r4, #12]
  7687. 800b410: 9b03 ldr r3, [sp, #12]
  7688. 800b412: 4298 cmp r0, r3
  7689. 800b414: bfb8 it lt
  7690. 800b416: 4618 movlt r0, r3
  7691. 800b418: e793 b.n 800b342 <_printf_i+0x13e>
  7692. 800b41a: 2301 movs r3, #1
  7693. 800b41c: 464a mov r2, r9
  7694. 800b41e: 4639 mov r1, r7
  7695. 800b420: 4630 mov r0, r6
  7696. 800b422: 47c0 blx r8
  7697. 800b424: 3001 adds r0, #1
  7698. 800b426: d08a beq.n 800b33e <_printf_i+0x13a>
  7699. 800b428: 3501 adds r5, #1
  7700. 800b42a: e7eb b.n 800b404 <_printf_i+0x200>
  7701. 800b42c: 2b00 cmp r3, #0
  7702. 800b42e: d1a7 bne.n 800b380 <_printf_i+0x17c>
  7703. 800b430: 780b ldrb r3, [r1, #0]
  7704. 800b432: f104 0542 add.w r5, r4, #66 ; 0x42
  7705. 800b436: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7706. 800b43a: e765 b.n 800b308 <_printf_i+0x104>
  7707. 800b43c: 0800b75a .word 0x0800b75a
  7708. 800b440: 0800b749 .word 0x0800b749
  7709. 0800b444 <_sbrk_r>:
  7710. 800b444: b538 push {r3, r4, r5, lr}
  7711. 800b446: 2300 movs r3, #0
  7712. 800b448: 4c05 ldr r4, [pc, #20] ; (800b460 <_sbrk_r+0x1c>)
  7713. 800b44a: 4605 mov r5, r0
  7714. 800b44c: 4608 mov r0, r1
  7715. 800b44e: 6023 str r3, [r4, #0]
  7716. 800b450: f7fe ff94 bl 800a37c <_sbrk>
  7717. 800b454: 1c43 adds r3, r0, #1
  7718. 800b456: d102 bne.n 800b45e <_sbrk_r+0x1a>
  7719. 800b458: 6823 ldr r3, [r4, #0]
  7720. 800b45a: b103 cbz r3, 800b45e <_sbrk_r+0x1a>
  7721. 800b45c: 602b str r3, [r5, #0]
  7722. 800b45e: bd38 pop {r3, r4, r5, pc}
  7723. 800b460: 20000d60 .word 0x20000d60
  7724. 0800b464 <__sread>:
  7725. 800b464: b510 push {r4, lr}
  7726. 800b466: 460c mov r4, r1
  7727. 800b468: f9b1 100e ldrsh.w r1, [r1, #14]
  7728. 800b46c: f000 f8a4 bl 800b5b8 <_read_r>
  7729. 800b470: 2800 cmp r0, #0
  7730. 800b472: bfab itete ge
  7731. 800b474: 6d63 ldrge r3, [r4, #84] ; 0x54
  7732. 800b476: 89a3 ldrhlt r3, [r4, #12]
  7733. 800b478: 181b addge r3, r3, r0
  7734. 800b47a: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  7735. 800b47e: bfac ite ge
  7736. 800b480: 6563 strge r3, [r4, #84] ; 0x54
  7737. 800b482: 81a3 strhlt r3, [r4, #12]
  7738. 800b484: bd10 pop {r4, pc}
  7739. 0800b486 <__swrite>:
  7740. 800b486: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  7741. 800b48a: 461f mov r7, r3
  7742. 800b48c: 898b ldrh r3, [r1, #12]
  7743. 800b48e: 4605 mov r5, r0
  7744. 800b490: 05db lsls r3, r3, #23
  7745. 800b492: 460c mov r4, r1
  7746. 800b494: 4616 mov r6, r2
  7747. 800b496: d505 bpl.n 800b4a4 <__swrite+0x1e>
  7748. 800b498: 2302 movs r3, #2
  7749. 800b49a: 2200 movs r2, #0
  7750. 800b49c: f9b1 100e ldrsh.w r1, [r1, #14]
  7751. 800b4a0: f000 f868 bl 800b574 <_lseek_r>
  7752. 800b4a4: 89a3 ldrh r3, [r4, #12]
  7753. 800b4a6: 4632 mov r2, r6
  7754. 800b4a8: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  7755. 800b4ac: 81a3 strh r3, [r4, #12]
  7756. 800b4ae: f9b4 100e ldrsh.w r1, [r4, #14]
  7757. 800b4b2: 463b mov r3, r7
  7758. 800b4b4: 4628 mov r0, r5
  7759. 800b4b6: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  7760. 800b4ba: f000 b817 b.w 800b4ec <_write_r>
  7761. 0800b4be <__sseek>:
  7762. 800b4be: b510 push {r4, lr}
  7763. 800b4c0: 460c mov r4, r1
  7764. 800b4c2: f9b1 100e ldrsh.w r1, [r1, #14]
  7765. 800b4c6: f000 f855 bl 800b574 <_lseek_r>
  7766. 800b4ca: 1c43 adds r3, r0, #1
  7767. 800b4cc: 89a3 ldrh r3, [r4, #12]
  7768. 800b4ce: bf15 itete ne
  7769. 800b4d0: 6560 strne r0, [r4, #84] ; 0x54
  7770. 800b4d2: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  7771. 800b4d6: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  7772. 800b4da: 81a3 strheq r3, [r4, #12]
  7773. 800b4dc: bf18 it ne
  7774. 800b4de: 81a3 strhne r3, [r4, #12]
  7775. 800b4e0: bd10 pop {r4, pc}
  7776. 0800b4e2 <__sclose>:
  7777. 800b4e2: f9b1 100e ldrsh.w r1, [r1, #14]
  7778. 800b4e6: f000 b813 b.w 800b510 <_close_r>
  7779. ...
  7780. 0800b4ec <_write_r>:
  7781. 800b4ec: b538 push {r3, r4, r5, lr}
  7782. 800b4ee: 4605 mov r5, r0
  7783. 800b4f0: 4608 mov r0, r1
  7784. 800b4f2: 4611 mov r1, r2
  7785. 800b4f4: 2200 movs r2, #0
  7786. 800b4f6: 4c05 ldr r4, [pc, #20] ; (800b50c <_write_r+0x20>)
  7787. 800b4f8: 6022 str r2, [r4, #0]
  7788. 800b4fa: 461a mov r2, r3
  7789. 800b4fc: f7fe fb16 bl 8009b2c <_write>
  7790. 800b500: 1c43 adds r3, r0, #1
  7791. 800b502: d102 bne.n 800b50a <_write_r+0x1e>
  7792. 800b504: 6823 ldr r3, [r4, #0]
  7793. 800b506: b103 cbz r3, 800b50a <_write_r+0x1e>
  7794. 800b508: 602b str r3, [r5, #0]
  7795. 800b50a: bd38 pop {r3, r4, r5, pc}
  7796. 800b50c: 20000d60 .word 0x20000d60
  7797. 0800b510 <_close_r>:
  7798. 800b510: b538 push {r3, r4, r5, lr}
  7799. 800b512: 2300 movs r3, #0
  7800. 800b514: 4c05 ldr r4, [pc, #20] ; (800b52c <_close_r+0x1c>)
  7801. 800b516: 4605 mov r5, r0
  7802. 800b518: 4608 mov r0, r1
  7803. 800b51a: 6023 str r3, [r4, #0]
  7804. 800b51c: f7fe ff48 bl 800a3b0 <_close>
  7805. 800b520: 1c43 adds r3, r0, #1
  7806. 800b522: d102 bne.n 800b52a <_close_r+0x1a>
  7807. 800b524: 6823 ldr r3, [r4, #0]
  7808. 800b526: b103 cbz r3, 800b52a <_close_r+0x1a>
  7809. 800b528: 602b str r3, [r5, #0]
  7810. 800b52a: bd38 pop {r3, r4, r5, pc}
  7811. 800b52c: 20000d60 .word 0x20000d60
  7812. 0800b530 <_fstat_r>:
  7813. 800b530: b538 push {r3, r4, r5, lr}
  7814. 800b532: 2300 movs r3, #0
  7815. 800b534: 4c06 ldr r4, [pc, #24] ; (800b550 <_fstat_r+0x20>)
  7816. 800b536: 4605 mov r5, r0
  7817. 800b538: 4608 mov r0, r1
  7818. 800b53a: 4611 mov r1, r2
  7819. 800b53c: 6023 str r3, [r4, #0]
  7820. 800b53e: f7fe ff3a bl 800a3b6 <_fstat>
  7821. 800b542: 1c43 adds r3, r0, #1
  7822. 800b544: d102 bne.n 800b54c <_fstat_r+0x1c>
  7823. 800b546: 6823 ldr r3, [r4, #0]
  7824. 800b548: b103 cbz r3, 800b54c <_fstat_r+0x1c>
  7825. 800b54a: 602b str r3, [r5, #0]
  7826. 800b54c: bd38 pop {r3, r4, r5, pc}
  7827. 800b54e: bf00 nop
  7828. 800b550: 20000d60 .word 0x20000d60
  7829. 0800b554 <_isatty_r>:
  7830. 800b554: b538 push {r3, r4, r5, lr}
  7831. 800b556: 2300 movs r3, #0
  7832. 800b558: 4c05 ldr r4, [pc, #20] ; (800b570 <_isatty_r+0x1c>)
  7833. 800b55a: 4605 mov r5, r0
  7834. 800b55c: 4608 mov r0, r1
  7835. 800b55e: 6023 str r3, [r4, #0]
  7836. 800b560: f7fe ff2e bl 800a3c0 <_isatty>
  7837. 800b564: 1c43 adds r3, r0, #1
  7838. 800b566: d102 bne.n 800b56e <_isatty_r+0x1a>
  7839. 800b568: 6823 ldr r3, [r4, #0]
  7840. 800b56a: b103 cbz r3, 800b56e <_isatty_r+0x1a>
  7841. 800b56c: 602b str r3, [r5, #0]
  7842. 800b56e: bd38 pop {r3, r4, r5, pc}
  7843. 800b570: 20000d60 .word 0x20000d60
  7844. 0800b574 <_lseek_r>:
  7845. 800b574: b538 push {r3, r4, r5, lr}
  7846. 800b576: 4605 mov r5, r0
  7847. 800b578: 4608 mov r0, r1
  7848. 800b57a: 4611 mov r1, r2
  7849. 800b57c: 2200 movs r2, #0
  7850. 800b57e: 4c05 ldr r4, [pc, #20] ; (800b594 <_lseek_r+0x20>)
  7851. 800b580: 6022 str r2, [r4, #0]
  7852. 800b582: 461a mov r2, r3
  7853. 800b584: f7fe ff1e bl 800a3c4 <_lseek>
  7854. 800b588: 1c43 adds r3, r0, #1
  7855. 800b58a: d102 bne.n 800b592 <_lseek_r+0x1e>
  7856. 800b58c: 6823 ldr r3, [r4, #0]
  7857. 800b58e: b103 cbz r3, 800b592 <_lseek_r+0x1e>
  7858. 800b590: 602b str r3, [r5, #0]
  7859. 800b592: bd38 pop {r3, r4, r5, pc}
  7860. 800b594: 20000d60 .word 0x20000d60
  7861. 0800b598 <memchr>:
  7862. 800b598: b510 push {r4, lr}
  7863. 800b59a: b2c9 uxtb r1, r1
  7864. 800b59c: 4402 add r2, r0
  7865. 800b59e: 4290 cmp r0, r2
  7866. 800b5a0: 4603 mov r3, r0
  7867. 800b5a2: d101 bne.n 800b5a8 <memchr+0x10>
  7868. 800b5a4: 2000 movs r0, #0
  7869. 800b5a6: bd10 pop {r4, pc}
  7870. 800b5a8: 781c ldrb r4, [r3, #0]
  7871. 800b5aa: 3001 adds r0, #1
  7872. 800b5ac: 428c cmp r4, r1
  7873. 800b5ae: d1f6 bne.n 800b59e <memchr+0x6>
  7874. 800b5b0: 4618 mov r0, r3
  7875. 800b5b2: bd10 pop {r4, pc}
  7876. 0800b5b4 <__malloc_lock>:
  7877. 800b5b4: 4770 bx lr
  7878. 0800b5b6 <__malloc_unlock>:
  7879. 800b5b6: 4770 bx lr
  7880. 0800b5b8 <_read_r>:
  7881. 800b5b8: b538 push {r3, r4, r5, lr}
  7882. 800b5ba: 4605 mov r5, r0
  7883. 800b5bc: 4608 mov r0, r1
  7884. 800b5be: 4611 mov r1, r2
  7885. 800b5c0: 2200 movs r2, #0
  7886. 800b5c2: 4c05 ldr r4, [pc, #20] ; (800b5d8 <_read_r+0x20>)
  7887. 800b5c4: 6022 str r2, [r4, #0]
  7888. 800b5c6: 461a mov r2, r3
  7889. 800b5c8: f7fe feca bl 800a360 <_read>
  7890. 800b5cc: 1c43 adds r3, r0, #1
  7891. 800b5ce: d102 bne.n 800b5d6 <_read_r+0x1e>
  7892. 800b5d0: 6823 ldr r3, [r4, #0]
  7893. 800b5d2: b103 cbz r3, 800b5d6 <_read_r+0x1e>
  7894. 800b5d4: 602b str r3, [r5, #0]
  7895. 800b5d6: bd38 pop {r3, r4, r5, pc}
  7896. 800b5d8: 20000d60 .word 0x20000d60
  7897. 0800b5dc <_init>:
  7898. 800b5dc: b5f8 push {r3, r4, r5, r6, r7, lr}
  7899. 800b5de: bf00 nop
  7900. 800b5e0: bcf8 pop {r3, r4, r5, r6, r7}
  7901. 800b5e2: bc08 pop {r3}
  7902. 800b5e4: 469e mov lr, r3
  7903. 800b5e6: 4770 bx lr
  7904. 0800b5e8 <_fini>:
  7905. 800b5e8: b5f8 push {r3, r4, r5, r6, r7, lr}
  7906. 800b5ea: bf00 nop
  7907. 800b5ec: bcf8 pop {r3, r4, r5, r6, r7}
  7908. 800b5ee: bc08 pop {r3}
  7909. 800b5f0: 469e mov lr, r3
  7910. 800b5f2: 4770 bx lr