STM32F103_WifiAttenCtrlTest.elf: file format elf32-littlearm Sections: Idx Name Size VMA LMA File off Algn 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0 CONTENTS, ALLOC, LOAD, READONLY, DATA 1 .text 00005c18 080041e8 080041e8 000041e8 2**3 CONTENTS, ALLOC, LOAD, READONLY, CODE 2 .rodata 000003b8 08009e00 08009e00 00009e00 2**3 CONTENTS, ALLOC, LOAD, READONLY, DATA 3 .init_array 00000004 0800a1b8 0800a1b8 0000a1b8 2**2 CONTENTS, ALLOC, LOAD, DATA 4 .fini_array 00000004 0800a1bc 0800a1bc 0000a1bc 2**2 CONTENTS, ALLOC, LOAD, DATA 5 .data 000003dc 20000000 0800a1c0 00010000 2**2 CONTENTS, ALLOC, LOAD, DATA 6 .bss 00000f84 200003dc 0800a59c 000103dc 2**2 ALLOC 7 ._user_heap_stack 00000600 20001360 0800a59c 00011360 2**0 ALLOC 8 .ARM.attributes 00000029 00000000 00000000 000103dc 2**0 CONTENTS, READONLY 9 .debug_info 00014737 00000000 00000000 00010405 2**0 CONTENTS, READONLY, DEBUGGING 10 .debug_abbrev 00003131 00000000 00000000 00024b3c 2**0 CONTENTS, READONLY, DEBUGGING 11 .debug_loc 00007eb3 00000000 00000000 00027c6d 2**0 CONTENTS, READONLY, DEBUGGING 12 .debug_aranges 00000c08 00000000 00000000 0002fb20 2**3 CONTENTS, READONLY, DEBUGGING 13 .debug_ranges 00001000 00000000 00000000 00030728 2**3 CONTENTS, READONLY, DEBUGGING 14 .debug_line 00006ee5 00000000 00000000 00031728 2**0 CONTENTS, READONLY, DEBUGGING 15 .debug_str 000045b7 00000000 00000000 0003860d 2**0 CONTENTS, READONLY, DEBUGGING 16 .comment 0000007c 00000000 00000000 0003cbc4 2**0 CONTENTS, READONLY 17 .debug_frame 000032b0 00000000 00000000 0003cc40 2**2 CONTENTS, READONLY, DEBUGGING Disassembly of section .text: 080041e8 <__do_global_dtors_aux>: 80041e8: b510 push {r4, lr} 80041ea: 4c05 ldr r4, [pc, #20] ; (8004200 <__do_global_dtors_aux+0x18>) 80041ec: 7823 ldrb r3, [r4, #0] 80041ee: b933 cbnz r3, 80041fe <__do_global_dtors_aux+0x16> 80041f0: 4b04 ldr r3, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x1c>) 80041f2: b113 cbz r3, 80041fa <__do_global_dtors_aux+0x12> 80041f4: 4804 ldr r0, [pc, #16] ; (8004208 <__do_global_dtors_aux+0x20>) 80041f6: f3af 8000 nop.w 80041fa: 2301 movs r3, #1 80041fc: 7023 strb r3, [r4, #0] 80041fe: bd10 pop {r4, pc} 8004200: 200003dc .word 0x200003dc 8004204: 00000000 .word 0x00000000 8004208: 08009de8 .word 0x08009de8 0800420c : 800420c: b508 push {r3, lr} 800420e: 4b03 ldr r3, [pc, #12] ; (800421c ) 8004210: b11b cbz r3, 800421a 8004212: 4903 ldr r1, [pc, #12] ; (8004220 ) 8004214: 4803 ldr r0, [pc, #12] ; (8004224 ) 8004216: f3af 8000 nop.w 800421a: bd08 pop {r3, pc} 800421c: 00000000 .word 0x00000000 8004220: 200003e0 .word 0x200003e0 8004224: 08009de8 .word 0x08009de8 08004228 : 8004228: 4603 mov r3, r0 800422a: f813 2b01 ldrb.w r2, [r3], #1 800422e: 2a00 cmp r2, #0 8004230: d1fb bne.n 800422a 8004232: 1a18 subs r0, r3, r0 8004234: 3801 subs r0, #1 8004236: 4770 bx lr 08004238 <__aeabi_drsub>: 8004238: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000 800423c: e002 b.n 8004244 <__adddf3> 800423e: bf00 nop 08004240 <__aeabi_dsub>: 8004240: f083 4300 eor.w r3, r3, #2147483648 ; 0x80000000 08004244 <__adddf3>: 8004244: b530 push {r4, r5, lr} 8004246: ea4f 0441 mov.w r4, r1, lsl #1 800424a: ea4f 0543 mov.w r5, r3, lsl #1 800424e: ea94 0f05 teq r4, r5 8004252: bf08 it eq 8004254: ea90 0f02 teqeq r0, r2 8004258: bf1f itttt ne 800425a: ea54 0c00 orrsne.w ip, r4, r0 800425e: ea55 0c02 orrsne.w ip, r5, r2 8004262: ea7f 5c64 mvnsne.w ip, r4, asr #21 8004266: ea7f 5c65 mvnsne.w ip, r5, asr #21 800426a: f000 80e2 beq.w 8004432 <__adddf3+0x1ee> 800426e: ea4f 5454 mov.w r4, r4, lsr #21 8004272: ebd4 5555 rsbs r5, r4, r5, lsr #21 8004276: bfb8 it lt 8004278: 426d neglt r5, r5 800427a: dd0c ble.n 8004296 <__adddf3+0x52> 800427c: 442c add r4, r5 800427e: ea80 0202 eor.w r2, r0, r2 8004282: ea81 0303 eor.w r3, r1, r3 8004286: ea82 0000 eor.w r0, r2, r0 800428a: ea83 0101 eor.w r1, r3, r1 800428e: ea80 0202 eor.w r2, r0, r2 8004292: ea81 0303 eor.w r3, r1, r3 8004296: 2d36 cmp r5, #54 ; 0x36 8004298: bf88 it hi 800429a: bd30 pophi {r4, r5, pc} 800429c: f011 4f00 tst.w r1, #2147483648 ; 0x80000000 80042a0: ea4f 3101 mov.w r1, r1, lsl #12 80042a4: f44f 1c80 mov.w ip, #1048576 ; 0x100000 80042a8: ea4c 3111 orr.w r1, ip, r1, lsr #12 80042ac: d002 beq.n 80042b4 <__adddf3+0x70> 80042ae: 4240 negs r0, r0 80042b0: eb61 0141 sbc.w r1, r1, r1, lsl #1 80042b4: f013 4f00 tst.w r3, #2147483648 ; 0x80000000 80042b8: ea4f 3303 mov.w r3, r3, lsl #12 80042bc: ea4c 3313 orr.w r3, ip, r3, lsr #12 80042c0: d002 beq.n 80042c8 <__adddf3+0x84> 80042c2: 4252 negs r2, r2 80042c4: eb63 0343 sbc.w r3, r3, r3, lsl #1 80042c8: ea94 0f05 teq r4, r5 80042cc: f000 80a7 beq.w 800441e <__adddf3+0x1da> 80042d0: f1a4 0401 sub.w r4, r4, #1 80042d4: f1d5 0e20 rsbs lr, r5, #32 80042d8: db0d blt.n 80042f6 <__adddf3+0xb2> 80042da: fa02 fc0e lsl.w ip, r2, lr 80042de: fa22 f205 lsr.w r2, r2, r5 80042e2: 1880 adds r0, r0, r2 80042e4: f141 0100 adc.w r1, r1, #0 80042e8: fa03 f20e lsl.w r2, r3, lr 80042ec: 1880 adds r0, r0, r2 80042ee: fa43 f305 asr.w r3, r3, r5 80042f2: 4159 adcs r1, r3 80042f4: e00e b.n 8004314 <__adddf3+0xd0> 80042f6: f1a5 0520 sub.w r5, r5, #32 80042fa: f10e 0e20 add.w lr, lr, #32 80042fe: 2a01 cmp r2, #1 8004300: fa03 fc0e lsl.w ip, r3, lr 8004304: bf28 it cs 8004306: f04c 0c02 orrcs.w ip, ip, #2 800430a: fa43 f305 asr.w r3, r3, r5 800430e: 18c0 adds r0, r0, r3 8004310: eb51 71e3 adcs.w r1, r1, r3, asr #31 8004314: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000 8004318: d507 bpl.n 800432a <__adddf3+0xe6> 800431a: f04f 0e00 mov.w lr, #0 800431e: f1dc 0c00 rsbs ip, ip, #0 8004322: eb7e 0000 sbcs.w r0, lr, r0 8004326: eb6e 0101 sbc.w r1, lr, r1 800432a: f5b1 1f80 cmp.w r1, #1048576 ; 0x100000 800432e: d31b bcc.n 8004368 <__adddf3+0x124> 8004330: f5b1 1f00 cmp.w r1, #2097152 ; 0x200000 8004334: d30c bcc.n 8004350 <__adddf3+0x10c> 8004336: 0849 lsrs r1, r1, #1 8004338: ea5f 0030 movs.w r0, r0, rrx 800433c: ea4f 0c3c mov.w ip, ip, rrx 8004340: f104 0401 add.w r4, r4, #1 8004344: ea4f 5244 mov.w r2, r4, lsl #21 8004348: f512 0f80 cmn.w r2, #4194304 ; 0x400000 800434c: f080 809a bcs.w 8004484 <__adddf3+0x240> 8004350: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000 8004354: bf08 it eq 8004356: ea5f 0c50 movseq.w ip, r0, lsr #1 800435a: f150 0000 adcs.w r0, r0, #0 800435e: eb41 5104 adc.w r1, r1, r4, lsl #20 8004362: ea41 0105 orr.w r1, r1, r5 8004366: bd30 pop {r4, r5, pc} 8004368: ea5f 0c4c movs.w ip, ip, lsl #1 800436c: 4140 adcs r0, r0 800436e: eb41 0101 adc.w r1, r1, r1 8004372: f411 1f80 tst.w r1, #1048576 ; 0x100000 8004376: f1a4 0401 sub.w r4, r4, #1 800437a: d1e9 bne.n 8004350 <__adddf3+0x10c> 800437c: f091 0f00 teq r1, #0 8004380: bf04 itt eq 8004382: 4601 moveq r1, r0 8004384: 2000 moveq r0, #0 8004386: fab1 f381 clz r3, r1 800438a: bf08 it eq 800438c: 3320 addeq r3, #32 800438e: f1a3 030b sub.w r3, r3, #11 8004392: f1b3 0220 subs.w r2, r3, #32 8004396: da0c bge.n 80043b2 <__adddf3+0x16e> 8004398: 320c adds r2, #12 800439a: dd08 ble.n 80043ae <__adddf3+0x16a> 800439c: f102 0c14 add.w ip, r2, #20 80043a0: f1c2 020c rsb r2, r2, #12 80043a4: fa01 f00c lsl.w r0, r1, ip 80043a8: fa21 f102 lsr.w r1, r1, r2 80043ac: e00c b.n 80043c8 <__adddf3+0x184> 80043ae: f102 0214 add.w r2, r2, #20 80043b2: bfd8 it le 80043b4: f1c2 0c20 rsble ip, r2, #32 80043b8: fa01 f102 lsl.w r1, r1, r2 80043bc: fa20 fc0c lsr.w ip, r0, ip 80043c0: bfdc itt le 80043c2: ea41 010c orrle.w r1, r1, ip 80043c6: 4090 lslle r0, r2 80043c8: 1ae4 subs r4, r4, r3 80043ca: bfa2 ittt ge 80043cc: eb01 5104 addge.w r1, r1, r4, lsl #20 80043d0: 4329 orrge r1, r5 80043d2: bd30 popge {r4, r5, pc} 80043d4: ea6f 0404 mvn.w r4, r4 80043d8: 3c1f subs r4, #31 80043da: da1c bge.n 8004416 <__adddf3+0x1d2> 80043dc: 340c adds r4, #12 80043de: dc0e bgt.n 80043fe <__adddf3+0x1ba> 80043e0: f104 0414 add.w r4, r4, #20 80043e4: f1c4 0220 rsb r2, r4, #32 80043e8: fa20 f004 lsr.w r0, r0, r4 80043ec: fa01 f302 lsl.w r3, r1, r2 80043f0: ea40 0003 orr.w r0, r0, r3 80043f4: fa21 f304 lsr.w r3, r1, r4 80043f8: ea45 0103 orr.w r1, r5, r3 80043fc: bd30 pop {r4, r5, pc} 80043fe: f1c4 040c rsb r4, r4, #12 8004402: f1c4 0220 rsb r2, r4, #32 8004406: fa20 f002 lsr.w r0, r0, r2 800440a: fa01 f304 lsl.w r3, r1, r4 800440e: ea40 0003 orr.w r0, r0, r3 8004412: 4629 mov r1, r5 8004414: bd30 pop {r4, r5, pc} 8004416: fa21 f004 lsr.w r0, r1, r4 800441a: 4629 mov r1, r5 800441c: bd30 pop {r4, r5, pc} 800441e: f094 0f00 teq r4, #0 8004422: f483 1380 eor.w r3, r3, #1048576 ; 0x100000 8004426: bf06 itte eq 8004428: f481 1180 eoreq.w r1, r1, #1048576 ; 0x100000 800442c: 3401 addeq r4, #1 800442e: 3d01 subne r5, #1 8004430: e74e b.n 80042d0 <__adddf3+0x8c> 8004432: ea7f 5c64 mvns.w ip, r4, asr #21 8004436: bf18 it ne 8004438: ea7f 5c65 mvnsne.w ip, r5, asr #21 800443c: d029 beq.n 8004492 <__adddf3+0x24e> 800443e: ea94 0f05 teq r4, r5 8004442: bf08 it eq 8004444: ea90 0f02 teqeq r0, r2 8004448: d005 beq.n 8004456 <__adddf3+0x212> 800444a: ea54 0c00 orrs.w ip, r4, r0 800444e: bf04 itt eq 8004450: 4619 moveq r1, r3 8004452: 4610 moveq r0, r2 8004454: bd30 pop {r4, r5, pc} 8004456: ea91 0f03 teq r1, r3 800445a: bf1e ittt ne 800445c: 2100 movne r1, #0 800445e: 2000 movne r0, #0 8004460: bd30 popne {r4, r5, pc} 8004462: ea5f 5c54 movs.w ip, r4, lsr #21 8004466: d105 bne.n 8004474 <__adddf3+0x230> 8004468: 0040 lsls r0, r0, #1 800446a: 4149 adcs r1, r1 800446c: bf28 it cs 800446e: f041 4100 orrcs.w r1, r1, #2147483648 ; 0x80000000 8004472: bd30 pop {r4, r5, pc} 8004474: f514 0480 adds.w r4, r4, #4194304 ; 0x400000 8004478: bf3c itt cc 800447a: f501 1180 addcc.w r1, r1, #1048576 ; 0x100000 800447e: bd30 popcc {r4, r5, pc} 8004480: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000 8004484: f045 41fe orr.w r1, r5, #2130706432 ; 0x7f000000 8004488: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000 800448c: f04f 0000 mov.w r0, #0 8004490: bd30 pop {r4, r5, pc} 8004492: ea7f 5c64 mvns.w ip, r4, asr #21 8004496: bf1a itte ne 8004498: 4619 movne r1, r3 800449a: 4610 movne r0, r2 800449c: ea7f 5c65 mvnseq.w ip, r5, asr #21 80044a0: bf1c itt ne 80044a2: 460b movne r3, r1 80044a4: 4602 movne r2, r0 80044a6: ea50 3401 orrs.w r4, r0, r1, lsl #12 80044aa: bf06 itte eq 80044ac: ea52 3503 orrseq.w r5, r2, r3, lsl #12 80044b0: ea91 0f03 teqeq r1, r3 80044b4: f441 2100 orrne.w r1, r1, #524288 ; 0x80000 80044b8: bd30 pop {r4, r5, pc} 80044ba: bf00 nop 080044bc <__aeabi_ui2d>: 80044bc: f090 0f00 teq r0, #0 80044c0: bf04 itt eq 80044c2: 2100 moveq r1, #0 80044c4: 4770 bxeq lr 80044c6: b530 push {r4, r5, lr} 80044c8: f44f 6480 mov.w r4, #1024 ; 0x400 80044cc: f104 0432 add.w r4, r4, #50 ; 0x32 80044d0: f04f 0500 mov.w r5, #0 80044d4: f04f 0100 mov.w r1, #0 80044d8: e750 b.n 800437c <__adddf3+0x138> 80044da: bf00 nop 080044dc <__aeabi_i2d>: 80044dc: f090 0f00 teq r0, #0 80044e0: bf04 itt eq 80044e2: 2100 moveq r1, #0 80044e4: 4770 bxeq lr 80044e6: b530 push {r4, r5, lr} 80044e8: f44f 6480 mov.w r4, #1024 ; 0x400 80044ec: f104 0432 add.w r4, r4, #50 ; 0x32 80044f0: f010 4500 ands.w r5, r0, #2147483648 ; 0x80000000 80044f4: bf48 it mi 80044f6: 4240 negmi r0, r0 80044f8: f04f 0100 mov.w r1, #0 80044fc: e73e b.n 800437c <__adddf3+0x138> 80044fe: bf00 nop 08004500 <__aeabi_f2d>: 8004500: 0042 lsls r2, r0, #1 8004502: ea4f 01e2 mov.w r1, r2, asr #3 8004506: ea4f 0131 mov.w r1, r1, rrx 800450a: ea4f 7002 mov.w r0, r2, lsl #28 800450e: bf1f itttt ne 8004510: f012 437f andsne.w r3, r2, #4278190080 ; 0xff000000 8004514: f093 4f7f teqne r3, #4278190080 ; 0xff000000 8004518: f081 5160 eorne.w r1, r1, #939524096 ; 0x38000000 800451c: 4770 bxne lr 800451e: f092 0f00 teq r2, #0 8004522: bf14 ite ne 8004524: f093 4f7f teqne r3, #4278190080 ; 0xff000000 8004528: 4770 bxeq lr 800452a: b530 push {r4, r5, lr} 800452c: f44f 7460 mov.w r4, #896 ; 0x380 8004530: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000 8004534: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000 8004538: e720 b.n 800437c <__adddf3+0x138> 800453a: bf00 nop 0800453c <__aeabi_ul2d>: 800453c: ea50 0201 orrs.w r2, r0, r1 8004540: bf08 it eq 8004542: 4770 bxeq lr 8004544: b530 push {r4, r5, lr} 8004546: f04f 0500 mov.w r5, #0 800454a: e00a b.n 8004562 <__aeabi_l2d+0x16> 0800454c <__aeabi_l2d>: 800454c: ea50 0201 orrs.w r2, r0, r1 8004550: bf08 it eq 8004552: 4770 bxeq lr 8004554: b530 push {r4, r5, lr} 8004556: f011 4500 ands.w r5, r1, #2147483648 ; 0x80000000 800455a: d502 bpl.n 8004562 <__aeabi_l2d+0x16> 800455c: 4240 negs r0, r0 800455e: eb61 0141 sbc.w r1, r1, r1, lsl #1 8004562: f44f 6480 mov.w r4, #1024 ; 0x400 8004566: f104 0432 add.w r4, r4, #50 ; 0x32 800456a: ea5f 5c91 movs.w ip, r1, lsr #22 800456e: f43f aedc beq.w 800432a <__adddf3+0xe6> 8004572: f04f 0203 mov.w r2, #3 8004576: ea5f 0cdc movs.w ip, ip, lsr #3 800457a: bf18 it ne 800457c: 3203 addne r2, #3 800457e: ea5f 0cdc movs.w ip, ip, lsr #3 8004582: bf18 it ne 8004584: 3203 addne r2, #3 8004586: eb02 02dc add.w r2, r2, ip, lsr #3 800458a: f1c2 0320 rsb r3, r2, #32 800458e: fa00 fc03 lsl.w ip, r0, r3 8004592: fa20 f002 lsr.w r0, r0, r2 8004596: fa01 fe03 lsl.w lr, r1, r3 800459a: ea40 000e orr.w r0, r0, lr 800459e: fa21 f102 lsr.w r1, r1, r2 80045a2: 4414 add r4, r2 80045a4: e6c1 b.n 800432a <__adddf3+0xe6> 80045a6: bf00 nop 080045a8 <__aeabi_dmul>: 80045a8: b570 push {r4, r5, r6, lr} 80045aa: f04f 0cff mov.w ip, #255 ; 0xff 80045ae: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700 80045b2: ea1c 5411 ands.w r4, ip, r1, lsr #20 80045b6: bf1d ittte ne 80045b8: ea1c 5513 andsne.w r5, ip, r3, lsr #20 80045bc: ea94 0f0c teqne r4, ip 80045c0: ea95 0f0c teqne r5, ip 80045c4: f000 f8de bleq 8004784 <__aeabi_dmul+0x1dc> 80045c8: 442c add r4, r5 80045ca: ea81 0603 eor.w r6, r1, r3 80045ce: ea21 514c bic.w r1, r1, ip, lsl #21 80045d2: ea23 534c bic.w r3, r3, ip, lsl #21 80045d6: ea50 3501 orrs.w r5, r0, r1, lsl #12 80045da: bf18 it ne 80045dc: ea52 3503 orrsne.w r5, r2, r3, lsl #12 80045e0: f441 1180 orr.w r1, r1, #1048576 ; 0x100000 80045e4: f443 1380 orr.w r3, r3, #1048576 ; 0x100000 80045e8: d038 beq.n 800465c <__aeabi_dmul+0xb4> 80045ea: fba0 ce02 umull ip, lr, r0, r2 80045ee: f04f 0500 mov.w r5, #0 80045f2: fbe1 e502 umlal lr, r5, r1, r2 80045f6: f006 4200 and.w r2, r6, #2147483648 ; 0x80000000 80045fa: fbe0 e503 umlal lr, r5, r0, r3 80045fe: f04f 0600 mov.w r6, #0 8004602: fbe1 5603 umlal r5, r6, r1, r3 8004606: f09c 0f00 teq ip, #0 800460a: bf18 it ne 800460c: f04e 0e01 orrne.w lr, lr, #1 8004610: f1a4 04ff sub.w r4, r4, #255 ; 0xff 8004614: f5b6 7f00 cmp.w r6, #512 ; 0x200 8004618: f564 7440 sbc.w r4, r4, #768 ; 0x300 800461c: d204 bcs.n 8004628 <__aeabi_dmul+0x80> 800461e: ea5f 0e4e movs.w lr, lr, lsl #1 8004622: 416d adcs r5, r5 8004624: eb46 0606 adc.w r6, r6, r6 8004628: ea42 21c6 orr.w r1, r2, r6, lsl #11 800462c: ea41 5155 orr.w r1, r1, r5, lsr #21 8004630: ea4f 20c5 mov.w r0, r5, lsl #11 8004634: ea40 505e orr.w r0, r0, lr, lsr #21 8004638: ea4f 2ece mov.w lr, lr, lsl #11 800463c: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd 8004640: bf88 it hi 8004642: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700 8004646: d81e bhi.n 8004686 <__aeabi_dmul+0xde> 8004648: f1be 4f00 cmp.w lr, #2147483648 ; 0x80000000 800464c: bf08 it eq 800464e: ea5f 0e50 movseq.w lr, r0, lsr #1 8004652: f150 0000 adcs.w r0, r0, #0 8004656: eb41 5104 adc.w r1, r1, r4, lsl #20 800465a: bd70 pop {r4, r5, r6, pc} 800465c: f006 4600 and.w r6, r6, #2147483648 ; 0x80000000 8004660: ea46 0101 orr.w r1, r6, r1 8004664: ea40 0002 orr.w r0, r0, r2 8004668: ea81 0103 eor.w r1, r1, r3 800466c: ebb4 045c subs.w r4, r4, ip, lsr #1 8004670: bfc2 ittt gt 8004672: ebd4 050c rsbsgt r5, r4, ip 8004676: ea41 5104 orrgt.w r1, r1, r4, lsl #20 800467a: bd70 popgt {r4, r5, r6, pc} 800467c: f441 1180 orr.w r1, r1, #1048576 ; 0x100000 8004680: f04f 0e00 mov.w lr, #0 8004684: 3c01 subs r4, #1 8004686: f300 80ab bgt.w 80047e0 <__aeabi_dmul+0x238> 800468a: f114 0f36 cmn.w r4, #54 ; 0x36 800468e: bfde ittt le 8004690: 2000 movle r0, #0 8004692: f001 4100 andle.w r1, r1, #2147483648 ; 0x80000000 8004696: bd70 pople {r4, r5, r6, pc} 8004698: f1c4 0400 rsb r4, r4, #0 800469c: 3c20 subs r4, #32 800469e: da35 bge.n 800470c <__aeabi_dmul+0x164> 80046a0: 340c adds r4, #12 80046a2: dc1b bgt.n 80046dc <__aeabi_dmul+0x134> 80046a4: f104 0414 add.w r4, r4, #20 80046a8: f1c4 0520 rsb r5, r4, #32 80046ac: fa00 f305 lsl.w r3, r0, r5 80046b0: fa20 f004 lsr.w r0, r0, r4 80046b4: fa01 f205 lsl.w r2, r1, r5 80046b8: ea40 0002 orr.w r0, r0, r2 80046bc: f001 4200 and.w r2, r1, #2147483648 ; 0x80000000 80046c0: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000 80046c4: eb10 70d3 adds.w r0, r0, r3, lsr #31 80046c8: fa21 f604 lsr.w r6, r1, r4 80046cc: eb42 0106 adc.w r1, r2, r6 80046d0: ea5e 0e43 orrs.w lr, lr, r3, lsl #1 80046d4: bf08 it eq 80046d6: ea20 70d3 biceq.w r0, r0, r3, lsr #31 80046da: bd70 pop {r4, r5, r6, pc} 80046dc: f1c4 040c rsb r4, r4, #12 80046e0: f1c4 0520 rsb r5, r4, #32 80046e4: fa00 f304 lsl.w r3, r0, r4 80046e8: fa20 f005 lsr.w r0, r0, r5 80046ec: fa01 f204 lsl.w r2, r1, r4 80046f0: ea40 0002 orr.w r0, r0, r2 80046f4: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000 80046f8: eb10 70d3 adds.w r0, r0, r3, lsr #31 80046fc: f141 0100 adc.w r1, r1, #0 8004700: ea5e 0e43 orrs.w lr, lr, r3, lsl #1 8004704: bf08 it eq 8004706: ea20 70d3 biceq.w r0, r0, r3, lsr #31 800470a: bd70 pop {r4, r5, r6, pc} 800470c: f1c4 0520 rsb r5, r4, #32 8004710: fa00 f205 lsl.w r2, r0, r5 8004714: ea4e 0e02 orr.w lr, lr, r2 8004718: fa20 f304 lsr.w r3, r0, r4 800471c: fa01 f205 lsl.w r2, r1, r5 8004720: ea43 0302 orr.w r3, r3, r2 8004724: fa21 f004 lsr.w r0, r1, r4 8004728: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000 800472c: fa21 f204 lsr.w r2, r1, r4 8004730: ea20 0002 bic.w r0, r0, r2 8004734: eb00 70d3 add.w r0, r0, r3, lsr #31 8004738: ea5e 0e43 orrs.w lr, lr, r3, lsl #1 800473c: bf08 it eq 800473e: ea20 70d3 biceq.w r0, r0, r3, lsr #31 8004742: bd70 pop {r4, r5, r6, pc} 8004744: f094 0f00 teq r4, #0 8004748: d10f bne.n 800476a <__aeabi_dmul+0x1c2> 800474a: f001 4600 and.w r6, r1, #2147483648 ; 0x80000000 800474e: 0040 lsls r0, r0, #1 8004750: eb41 0101 adc.w r1, r1, r1 8004754: f411 1f80 tst.w r1, #1048576 ; 0x100000 8004758: bf08 it eq 800475a: 3c01 subeq r4, #1 800475c: d0f7 beq.n 800474e <__aeabi_dmul+0x1a6> 800475e: ea41 0106 orr.w r1, r1, r6 8004762: f095 0f00 teq r5, #0 8004766: bf18 it ne 8004768: 4770 bxne lr 800476a: f003 4600 and.w r6, r3, #2147483648 ; 0x80000000 800476e: 0052 lsls r2, r2, #1 8004770: eb43 0303 adc.w r3, r3, r3 8004774: f413 1f80 tst.w r3, #1048576 ; 0x100000 8004778: bf08 it eq 800477a: 3d01 subeq r5, #1 800477c: d0f7 beq.n 800476e <__aeabi_dmul+0x1c6> 800477e: ea43 0306 orr.w r3, r3, r6 8004782: 4770 bx lr 8004784: ea94 0f0c teq r4, ip 8004788: ea0c 5513 and.w r5, ip, r3, lsr #20 800478c: bf18 it ne 800478e: ea95 0f0c teqne r5, ip 8004792: d00c beq.n 80047ae <__aeabi_dmul+0x206> 8004794: ea50 0641 orrs.w r6, r0, r1, lsl #1 8004798: bf18 it ne 800479a: ea52 0643 orrsne.w r6, r2, r3, lsl #1 800479e: d1d1 bne.n 8004744 <__aeabi_dmul+0x19c> 80047a0: ea81 0103 eor.w r1, r1, r3 80047a4: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000 80047a8: f04f 0000 mov.w r0, #0 80047ac: bd70 pop {r4, r5, r6, pc} 80047ae: ea50 0641 orrs.w r6, r0, r1, lsl #1 80047b2: bf06 itte eq 80047b4: 4610 moveq r0, r2 80047b6: 4619 moveq r1, r3 80047b8: ea52 0643 orrsne.w r6, r2, r3, lsl #1 80047bc: d019 beq.n 80047f2 <__aeabi_dmul+0x24a> 80047be: ea94 0f0c teq r4, ip 80047c2: d102 bne.n 80047ca <__aeabi_dmul+0x222> 80047c4: ea50 3601 orrs.w r6, r0, r1, lsl #12 80047c8: d113 bne.n 80047f2 <__aeabi_dmul+0x24a> 80047ca: ea95 0f0c teq r5, ip 80047ce: d105 bne.n 80047dc <__aeabi_dmul+0x234> 80047d0: ea52 3603 orrs.w r6, r2, r3, lsl #12 80047d4: bf1c itt ne 80047d6: 4610 movne r0, r2 80047d8: 4619 movne r1, r3 80047da: d10a bne.n 80047f2 <__aeabi_dmul+0x24a> 80047dc: ea81 0103 eor.w r1, r1, r3 80047e0: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000 80047e4: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000 80047e8: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000 80047ec: f04f 0000 mov.w r0, #0 80047f0: bd70 pop {r4, r5, r6, pc} 80047f2: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000 80047f6: f441 0178 orr.w r1, r1, #16252928 ; 0xf80000 80047fa: bd70 pop {r4, r5, r6, pc} 080047fc <__aeabi_ddiv>: 80047fc: b570 push {r4, r5, r6, lr} 80047fe: f04f 0cff mov.w ip, #255 ; 0xff 8004802: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700 8004806: ea1c 5411 ands.w r4, ip, r1, lsr #20 800480a: bf1d ittte ne 800480c: ea1c 5513 andsne.w r5, ip, r3, lsr #20 8004810: ea94 0f0c teqne r4, ip 8004814: ea95 0f0c teqne r5, ip 8004818: f000 f8a7 bleq 800496a <__aeabi_ddiv+0x16e> 800481c: eba4 0405 sub.w r4, r4, r5 8004820: ea81 0e03 eor.w lr, r1, r3 8004824: ea52 3503 orrs.w r5, r2, r3, lsl #12 8004828: ea4f 3101 mov.w r1, r1, lsl #12 800482c: f000 8088 beq.w 8004940 <__aeabi_ddiv+0x144> 8004830: ea4f 3303 mov.w r3, r3, lsl #12 8004834: f04f 5580 mov.w r5, #268435456 ; 0x10000000 8004838: ea45 1313 orr.w r3, r5, r3, lsr #4 800483c: ea43 6312 orr.w r3, r3, r2, lsr #24 8004840: ea4f 2202 mov.w r2, r2, lsl #8 8004844: ea45 1511 orr.w r5, r5, r1, lsr #4 8004848: ea45 6510 orr.w r5, r5, r0, lsr #24 800484c: ea4f 2600 mov.w r6, r0, lsl #8 8004850: f00e 4100 and.w r1, lr, #2147483648 ; 0x80000000 8004854: 429d cmp r5, r3 8004856: bf08 it eq 8004858: 4296 cmpeq r6, r2 800485a: f144 04fd adc.w r4, r4, #253 ; 0xfd 800485e: f504 7440 add.w r4, r4, #768 ; 0x300 8004862: d202 bcs.n 800486a <__aeabi_ddiv+0x6e> 8004864: 085b lsrs r3, r3, #1 8004866: ea4f 0232 mov.w r2, r2, rrx 800486a: 1ab6 subs r6, r6, r2 800486c: eb65 0503 sbc.w r5, r5, r3 8004870: 085b lsrs r3, r3, #1 8004872: ea4f 0232 mov.w r2, r2, rrx 8004876: f44f 1080 mov.w r0, #1048576 ; 0x100000 800487a: f44f 2c00 mov.w ip, #524288 ; 0x80000 800487e: ebb6 0e02 subs.w lr, r6, r2 8004882: eb75 0e03 sbcs.w lr, r5, r3 8004886: bf22 ittt cs 8004888: 1ab6 subcs r6, r6, r2 800488a: 4675 movcs r5, lr 800488c: ea40 000c orrcs.w r0, r0, ip 8004890: 085b lsrs r3, r3, #1 8004892: ea4f 0232 mov.w r2, r2, rrx 8004896: ebb6 0e02 subs.w lr, r6, r2 800489a: eb75 0e03 sbcs.w lr, r5, r3 800489e: bf22 ittt cs 80048a0: 1ab6 subcs r6, r6, r2 80048a2: 4675 movcs r5, lr 80048a4: ea40 005c orrcs.w r0, r0, ip, lsr #1 80048a8: 085b lsrs r3, r3, #1 80048aa: ea4f 0232 mov.w r2, r2, rrx 80048ae: ebb6 0e02 subs.w lr, r6, r2 80048b2: eb75 0e03 sbcs.w lr, r5, r3 80048b6: bf22 ittt cs 80048b8: 1ab6 subcs r6, r6, r2 80048ba: 4675 movcs r5, lr 80048bc: ea40 009c orrcs.w r0, r0, ip, lsr #2 80048c0: 085b lsrs r3, r3, #1 80048c2: ea4f 0232 mov.w r2, r2, rrx 80048c6: ebb6 0e02 subs.w lr, r6, r2 80048ca: eb75 0e03 sbcs.w lr, r5, r3 80048ce: bf22 ittt cs 80048d0: 1ab6 subcs r6, r6, r2 80048d2: 4675 movcs r5, lr 80048d4: ea40 00dc orrcs.w r0, r0, ip, lsr #3 80048d8: ea55 0e06 orrs.w lr, r5, r6 80048dc: d018 beq.n 8004910 <__aeabi_ddiv+0x114> 80048de: ea4f 1505 mov.w r5, r5, lsl #4 80048e2: ea45 7516 orr.w r5, r5, r6, lsr #28 80048e6: ea4f 1606 mov.w r6, r6, lsl #4 80048ea: ea4f 03c3 mov.w r3, r3, lsl #3 80048ee: ea43 7352 orr.w r3, r3, r2, lsr #29 80048f2: ea4f 02c2 mov.w r2, r2, lsl #3 80048f6: ea5f 1c1c movs.w ip, ip, lsr #4 80048fa: d1c0 bne.n 800487e <__aeabi_ddiv+0x82> 80048fc: f411 1f80 tst.w r1, #1048576 ; 0x100000 8004900: d10b bne.n 800491a <__aeabi_ddiv+0x11e> 8004902: ea41 0100 orr.w r1, r1, r0 8004906: f04f 0000 mov.w r0, #0 800490a: f04f 4c00 mov.w ip, #2147483648 ; 0x80000000 800490e: e7b6 b.n 800487e <__aeabi_ddiv+0x82> 8004910: f411 1f80 tst.w r1, #1048576 ; 0x100000 8004914: bf04 itt eq 8004916: 4301 orreq r1, r0 8004918: 2000 moveq r0, #0 800491a: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd 800491e: bf88 it hi 8004920: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700 8004924: f63f aeaf bhi.w 8004686 <__aeabi_dmul+0xde> 8004928: ebb5 0c03 subs.w ip, r5, r3 800492c: bf04 itt eq 800492e: ebb6 0c02 subseq.w ip, r6, r2 8004932: ea5f 0c50 movseq.w ip, r0, lsr #1 8004936: f150 0000 adcs.w r0, r0, #0 800493a: eb41 5104 adc.w r1, r1, r4, lsl #20 800493e: bd70 pop {r4, r5, r6, pc} 8004940: f00e 4e00 and.w lr, lr, #2147483648 ; 0x80000000 8004944: ea4e 3111 orr.w r1, lr, r1, lsr #12 8004948: eb14 045c adds.w r4, r4, ip, lsr #1 800494c: bfc2 ittt gt 800494e: ebd4 050c rsbsgt r5, r4, ip 8004952: ea41 5104 orrgt.w r1, r1, r4, lsl #20 8004956: bd70 popgt {r4, r5, r6, pc} 8004958: f441 1180 orr.w r1, r1, #1048576 ; 0x100000 800495c: f04f 0e00 mov.w lr, #0 8004960: 3c01 subs r4, #1 8004962: e690 b.n 8004686 <__aeabi_dmul+0xde> 8004964: ea45 0e06 orr.w lr, r5, r6 8004968: e68d b.n 8004686 <__aeabi_dmul+0xde> 800496a: ea0c 5513 and.w r5, ip, r3, lsr #20 800496e: ea94 0f0c teq r4, ip 8004972: bf08 it eq 8004974: ea95 0f0c teqeq r5, ip 8004978: f43f af3b beq.w 80047f2 <__aeabi_dmul+0x24a> 800497c: ea94 0f0c teq r4, ip 8004980: d10a bne.n 8004998 <__aeabi_ddiv+0x19c> 8004982: ea50 3401 orrs.w r4, r0, r1, lsl #12 8004986: f47f af34 bne.w 80047f2 <__aeabi_dmul+0x24a> 800498a: ea95 0f0c teq r5, ip 800498e: f47f af25 bne.w 80047dc <__aeabi_dmul+0x234> 8004992: 4610 mov r0, r2 8004994: 4619 mov r1, r3 8004996: e72c b.n 80047f2 <__aeabi_dmul+0x24a> 8004998: ea95 0f0c teq r5, ip 800499c: d106 bne.n 80049ac <__aeabi_ddiv+0x1b0> 800499e: ea52 3503 orrs.w r5, r2, r3, lsl #12 80049a2: f43f aefd beq.w 80047a0 <__aeabi_dmul+0x1f8> 80049a6: 4610 mov r0, r2 80049a8: 4619 mov r1, r3 80049aa: e722 b.n 80047f2 <__aeabi_dmul+0x24a> 80049ac: ea50 0641 orrs.w r6, r0, r1, lsl #1 80049b0: bf18 it ne 80049b2: ea52 0643 orrsne.w r6, r2, r3, lsl #1 80049b6: f47f aec5 bne.w 8004744 <__aeabi_dmul+0x19c> 80049ba: ea50 0441 orrs.w r4, r0, r1, lsl #1 80049be: f47f af0d bne.w 80047dc <__aeabi_dmul+0x234> 80049c2: ea52 0543 orrs.w r5, r2, r3, lsl #1 80049c6: f47f aeeb bne.w 80047a0 <__aeabi_dmul+0x1f8> 80049ca: e712 b.n 80047f2 <__aeabi_dmul+0x24a> 080049cc <__gedf2>: 80049cc: f04f 3cff mov.w ip, #4294967295 80049d0: e006 b.n 80049e0 <__cmpdf2+0x4> 80049d2: bf00 nop 080049d4 <__ledf2>: 80049d4: f04f 0c01 mov.w ip, #1 80049d8: e002 b.n 80049e0 <__cmpdf2+0x4> 80049da: bf00 nop 080049dc <__cmpdf2>: 80049dc: f04f 0c01 mov.w ip, #1 80049e0: f84d cd04 str.w ip, [sp, #-4]! 80049e4: ea4f 0c41 mov.w ip, r1, lsl #1 80049e8: ea7f 5c6c mvns.w ip, ip, asr #21 80049ec: ea4f 0c43 mov.w ip, r3, lsl #1 80049f0: bf18 it ne 80049f2: ea7f 5c6c mvnsne.w ip, ip, asr #21 80049f6: d01b beq.n 8004a30 <__cmpdf2+0x54> 80049f8: b001 add sp, #4 80049fa: ea50 0c41 orrs.w ip, r0, r1, lsl #1 80049fe: bf0c ite eq 8004a00: ea52 0c43 orrseq.w ip, r2, r3, lsl #1 8004a04: ea91 0f03 teqne r1, r3 8004a08: bf02 ittt eq 8004a0a: ea90 0f02 teqeq r0, r2 8004a0e: 2000 moveq r0, #0 8004a10: 4770 bxeq lr 8004a12: f110 0f00 cmn.w r0, #0 8004a16: ea91 0f03 teq r1, r3 8004a1a: bf58 it pl 8004a1c: 4299 cmppl r1, r3 8004a1e: bf08 it eq 8004a20: 4290 cmpeq r0, r2 8004a22: bf2c ite cs 8004a24: 17d8 asrcs r0, r3, #31 8004a26: ea6f 70e3 mvncc.w r0, r3, asr #31 8004a2a: f040 0001 orr.w r0, r0, #1 8004a2e: 4770 bx lr 8004a30: ea4f 0c41 mov.w ip, r1, lsl #1 8004a34: ea7f 5c6c mvns.w ip, ip, asr #21 8004a38: d102 bne.n 8004a40 <__cmpdf2+0x64> 8004a3a: ea50 3c01 orrs.w ip, r0, r1, lsl #12 8004a3e: d107 bne.n 8004a50 <__cmpdf2+0x74> 8004a40: ea4f 0c43 mov.w ip, r3, lsl #1 8004a44: ea7f 5c6c mvns.w ip, ip, asr #21 8004a48: d1d6 bne.n 80049f8 <__cmpdf2+0x1c> 8004a4a: ea52 3c03 orrs.w ip, r2, r3, lsl #12 8004a4e: d0d3 beq.n 80049f8 <__cmpdf2+0x1c> 8004a50: f85d 0b04 ldr.w r0, [sp], #4 8004a54: 4770 bx lr 8004a56: bf00 nop 08004a58 <__aeabi_cdrcmple>: 8004a58: 4684 mov ip, r0 8004a5a: 4610 mov r0, r2 8004a5c: 4662 mov r2, ip 8004a5e: 468c mov ip, r1 8004a60: 4619 mov r1, r3 8004a62: 4663 mov r3, ip 8004a64: e000 b.n 8004a68 <__aeabi_cdcmpeq> 8004a66: bf00 nop 08004a68 <__aeabi_cdcmpeq>: 8004a68: b501 push {r0, lr} 8004a6a: f7ff ffb7 bl 80049dc <__cmpdf2> 8004a6e: 2800 cmp r0, #0 8004a70: bf48 it mi 8004a72: f110 0f00 cmnmi.w r0, #0 8004a76: bd01 pop {r0, pc} 08004a78 <__aeabi_dcmpeq>: 8004a78: f84d ed08 str.w lr, [sp, #-8]! 8004a7c: f7ff fff4 bl 8004a68 <__aeabi_cdcmpeq> 8004a80: bf0c ite eq 8004a82: 2001 moveq r0, #1 8004a84: 2000 movne r0, #0 8004a86: f85d fb08 ldr.w pc, [sp], #8 8004a8a: bf00 nop 08004a8c <__aeabi_dcmplt>: 8004a8c: f84d ed08 str.w lr, [sp, #-8]! 8004a90: f7ff ffea bl 8004a68 <__aeabi_cdcmpeq> 8004a94: bf34 ite cc 8004a96: 2001 movcc r0, #1 8004a98: 2000 movcs r0, #0 8004a9a: f85d fb08 ldr.w pc, [sp], #8 8004a9e: bf00 nop 08004aa0 <__aeabi_dcmple>: 8004aa0: f84d ed08 str.w lr, [sp, #-8]! 8004aa4: f7ff ffe0 bl 8004a68 <__aeabi_cdcmpeq> 8004aa8: bf94 ite ls 8004aaa: 2001 movls r0, #1 8004aac: 2000 movhi r0, #0 8004aae: f85d fb08 ldr.w pc, [sp], #8 8004ab2: bf00 nop 08004ab4 <__aeabi_dcmpge>: 8004ab4: f84d ed08 str.w lr, [sp, #-8]! 8004ab8: f7ff ffce bl 8004a58 <__aeabi_cdrcmple> 8004abc: bf94 ite ls 8004abe: 2001 movls r0, #1 8004ac0: 2000 movhi r0, #0 8004ac2: f85d fb08 ldr.w pc, [sp], #8 8004ac6: bf00 nop 08004ac8 <__aeabi_dcmpgt>: 8004ac8: f84d ed08 str.w lr, [sp, #-8]! 8004acc: f7ff ffc4 bl 8004a58 <__aeabi_cdrcmple> 8004ad0: bf34 ite cc 8004ad2: 2001 movcc r0, #1 8004ad4: 2000 movcs r0, #0 8004ad6: f85d fb08 ldr.w pc, [sp], #8 8004ada: bf00 nop 08004adc <__aeabi_dcmpun>: 8004adc: ea4f 0c41 mov.w ip, r1, lsl #1 8004ae0: ea7f 5c6c mvns.w ip, ip, asr #21 8004ae4: d102 bne.n 8004aec <__aeabi_dcmpun+0x10> 8004ae6: ea50 3c01 orrs.w ip, r0, r1, lsl #12 8004aea: d10a bne.n 8004b02 <__aeabi_dcmpun+0x26> 8004aec: ea4f 0c43 mov.w ip, r3, lsl #1 8004af0: ea7f 5c6c mvns.w ip, ip, asr #21 8004af4: d102 bne.n 8004afc <__aeabi_dcmpun+0x20> 8004af6: ea52 3c03 orrs.w ip, r2, r3, lsl #12 8004afa: d102 bne.n 8004b02 <__aeabi_dcmpun+0x26> 8004afc: f04f 0000 mov.w r0, #0 8004b00: 4770 bx lr 8004b02: f04f 0001 mov.w r0, #1 8004b06: 4770 bx lr 08004b08 <__aeabi_d2iz>: 8004b08: ea4f 0241 mov.w r2, r1, lsl #1 8004b0c: f512 1200 adds.w r2, r2, #2097152 ; 0x200000 8004b10: d215 bcs.n 8004b3e <__aeabi_d2iz+0x36> 8004b12: d511 bpl.n 8004b38 <__aeabi_d2iz+0x30> 8004b14: f46f 7378 mvn.w r3, #992 ; 0x3e0 8004b18: ebb3 5262 subs.w r2, r3, r2, asr #21 8004b1c: d912 bls.n 8004b44 <__aeabi_d2iz+0x3c> 8004b1e: ea4f 23c1 mov.w r3, r1, lsl #11 8004b22: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000 8004b26: ea43 5350 orr.w r3, r3, r0, lsr #21 8004b2a: f011 4f00 tst.w r1, #2147483648 ; 0x80000000 8004b2e: fa23 f002 lsr.w r0, r3, r2 8004b32: bf18 it ne 8004b34: 4240 negne r0, r0 8004b36: 4770 bx lr 8004b38: f04f 0000 mov.w r0, #0 8004b3c: 4770 bx lr 8004b3e: ea50 3001 orrs.w r0, r0, r1, lsl #12 8004b42: d105 bne.n 8004b50 <__aeabi_d2iz+0x48> 8004b44: f011 4000 ands.w r0, r1, #2147483648 ; 0x80000000 8004b48: bf08 it eq 8004b4a: f06f 4000 mvneq.w r0, #2147483648 ; 0x80000000 8004b4e: 4770 bx lr 8004b50: f04f 0000 mov.w r0, #0 8004b54: 4770 bx lr 8004b56: bf00 nop 08004b58 : * implementation in user file. * @param TickPriority Tick interrupt priority. * @retval HAL status */ __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority) { 8004b58: b538 push {r3, r4, r5, lr} /* Configure the SysTick to have interrupt in 1ms time basis*/ if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U) 8004b5a: 4b0e ldr r3, [pc, #56] ; (8004b94 ) { 8004b5c: 4605 mov r5, r0 if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U) 8004b5e: 7818 ldrb r0, [r3, #0] 8004b60: f44f 737a mov.w r3, #1000 ; 0x3e8 8004b64: fbb3 f3f0 udiv r3, r3, r0 8004b68: 4a0b ldr r2, [pc, #44] ; (8004b98 ) 8004b6a: 6810 ldr r0, [r2, #0] 8004b6c: fbb0 f0f3 udiv r0, r0, r3 8004b70: f000 fb4c bl 800520c 8004b74: 4604 mov r4, r0 8004b76: b958 cbnz r0, 8004b90 { return HAL_ERROR; } /* Configure the SysTick IRQ priority */ if (TickPriority < (1UL << __NVIC_PRIO_BITS)) 8004b78: 2d0f cmp r5, #15 8004b7a: d809 bhi.n 8004b90 { HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U); 8004b7c: 4602 mov r2, r0 8004b7e: 4629 mov r1, r5 8004b80: f04f 30ff mov.w r0, #4294967295 8004b84: f000 fb00 bl 8005188 uwTickPrio = TickPriority; 8004b88: 4b04 ldr r3, [pc, #16] ; (8004b9c ) 8004b8a: 4620 mov r0, r4 8004b8c: 601d str r5, [r3, #0] 8004b8e: bd38 pop {r3, r4, r5, pc} return HAL_ERROR; 8004b90: 2001 movs r0, #1 return HAL_ERROR; } /* Return function status */ return HAL_OK; } 8004b92: bd38 pop {r3, r4, r5, pc} 8004b94: 20000000 .word 0x20000000 8004b98: 20000208 .word 0x20000208 8004b9c: 20000004 .word 0x20000004 08004ba0 : __HAL_FLASH_PREFETCH_BUFFER_ENABLE(); 8004ba0: 4a07 ldr r2, [pc, #28] ; (8004bc0 ) { 8004ba2: b508 push {r3, lr} __HAL_FLASH_PREFETCH_BUFFER_ENABLE(); 8004ba4: 6813 ldr r3, [r2, #0] HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4); 8004ba6: 2003 movs r0, #3 __HAL_FLASH_PREFETCH_BUFFER_ENABLE(); 8004ba8: f043 0310 orr.w r3, r3, #16 8004bac: 6013 str r3, [r2, #0] HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4); 8004bae: f000 fad9 bl 8005164 HAL_InitTick(TICK_INT_PRIORITY); 8004bb2: 2000 movs r0, #0 8004bb4: f7ff ffd0 bl 8004b58 HAL_MspInit(); 8004bb8: f002 f85c bl 8006c74 } 8004bbc: 2000 movs r0, #0 8004bbe: bd08 pop {r3, pc} 8004bc0: 40022000 .word 0x40022000 08004bc4 : * implementations in user file. * @retval None */ __weak void HAL_IncTick(void) { uwTick += uwTickFreq; 8004bc4: 4a03 ldr r2, [pc, #12] ; (8004bd4 ) 8004bc6: 4b04 ldr r3, [pc, #16] ; (8004bd8 ) 8004bc8: 6811 ldr r1, [r2, #0] 8004bca: 781b ldrb r3, [r3, #0] 8004bcc: 440b add r3, r1 8004bce: 6013 str r3, [r2, #0] 8004bd0: 4770 bx lr 8004bd2: bf00 nop 8004bd4: 20000420 .word 0x20000420 8004bd8: 20000000 .word 0x20000000 08004bdc : * implementations in user file. * @retval tick value */ __weak uint32_t HAL_GetTick(void) { return uwTick; 8004bdc: 4b01 ldr r3, [pc, #4] ; (8004be4 ) 8004bde: 6818 ldr r0, [r3, #0] } 8004be0: 4770 bx lr 8004be2: bf00 nop 8004be4: 20000420 .word 0x20000420 08004be8 : * implementations in user file. * @param Delay specifies the delay time length, in milliseconds. * @retval None */ __weak void HAL_Delay(uint32_t Delay) { 8004be8: b538 push {r3, r4, r5, lr} 8004bea: 4604 mov r4, r0 uint32_t tickstart = HAL_GetTick(); 8004bec: f7ff fff6 bl 8004bdc 8004bf0: 4605 mov r5, r0 uint32_t wait = Delay; /* Add a freq to guarantee minimum wait */ if (wait < HAL_MAX_DELAY) 8004bf2: 1c63 adds r3, r4, #1 { wait += (uint32_t)(uwTickFreq); 8004bf4: bf1e ittt ne 8004bf6: 4b04 ldrne r3, [pc, #16] ; (8004c08 ) 8004bf8: 781b ldrbne r3, [r3, #0] 8004bfa: 18e4 addne r4, r4, r3 } while ((HAL_GetTick() - tickstart) < wait) 8004bfc: f7ff ffee bl 8004bdc 8004c00: 1b40 subs r0, r0, r5 8004c02: 4284 cmp r4, r0 8004c04: d8fa bhi.n 8004bfc { } } 8004c06: bd38 pop {r3, r4, r5, pc} 8004c08: 20000000 .word 0x20000000 08004c0c : 8004c0c: 4770 bx lr 08004c0e : * @retval None */ void ADC_DMAConvCplt(DMA_HandleTypeDef *hdma) { /* Retrieve ADC handle corresponding to current DMA handle */ ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent; 8004c0e: 6a43 ldr r3, [r0, #36] ; 0x24 { 8004c10: b510 push {r4, lr} /* Update state machine on conversion status if not in error state */ if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL | HAL_ADC_STATE_ERROR_DMA)) 8004c12: 6a9a ldr r2, [r3, #40] ; 0x28 8004c14: f012 0f50 tst.w r2, #80 ; 0x50 8004c18: d11b bne.n 8004c52 { /* Update ADC state machine */ SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC); 8004c1a: 6a9a ldr r2, [r3, #40] ; 0x28 8004c1c: f442 7200 orr.w r2, r2, #512 ; 0x200 8004c20: 629a str r2, [r3, #40] ; 0x28 /* Determine whether any further conversion upcoming on group regular */ /* by external trigger, continuous mode or scan sequence on going. */ /* Note: On STM32F1 devices, in case of sequencer enabled */ /* (several ranks selected), end of conversion flag is raised */ /* at the end of the sequence. */ if(ADC_IS_SOFTWARE_START_REGULAR(hadc) && 8004c22: 681a ldr r2, [r3, #0] 8004c24: 6892 ldr r2, [r2, #8] 8004c26: f402 2260 and.w r2, r2, #917504 ; 0xe0000 8004c2a: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000 8004c2e: d10c bne.n 8004c4a 8004c30: 7b1a ldrb r2, [r3, #12] 8004c32: b952 cbnz r2, 8004c4a (hadc->Init.ContinuousConvMode == DISABLE) ) { /* Set ADC state */ CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY); 8004c34: 6a9a ldr r2, [r3, #40] ; 0x28 8004c36: f422 7280 bic.w r2, r2, #256 ; 0x100 8004c3a: 629a str r2, [r3, #40] ; 0x28 if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY)) 8004c3c: 6a9a ldr r2, [r3, #40] ; 0x28 8004c3e: 04d2 lsls r2, r2, #19 { SET_BIT(hadc->State, HAL_ADC_STATE_READY); 8004c40: bf5e ittt pl 8004c42: 6a9a ldrpl r2, [r3, #40] ; 0x28 8004c44: f042 0201 orrpl.w r2, r2, #1 8004c48: 629a strpl r2, [r3, #40] ; 0x28 /* Conversion complete callback */ #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1) hadc->ConvCpltCallback(hadc); #else HAL_ADC_ConvCpltCallback(hadc); 8004c4a: 4618 mov r0, r3 8004c4c: f7ff ffde bl 8004c0c 8004c50: bd10 pop {r4, pc} #endif /* USE_HAL_ADC_REGISTER_CALLBACKS */ } else { /* Call DMA error callback */ hadc->DMA_Handle->XferErrorCallback(hdma); 8004c52: 6a1b ldr r3, [r3, #32] } } 8004c54: e8bd 4010 ldmia.w sp!, {r4, lr} hadc->DMA_Handle->XferErrorCallback(hdma); 8004c58: 6b1b ldr r3, [r3, #48] ; 0x30 8004c5a: 4718 bx r3 08004c5c : 8004c5c: 4770 bx lr 08004c5e : * @brief DMA half transfer complete callback. * @param hdma: pointer to DMA handle. * @retval None */ void ADC_DMAHalfConvCplt(DMA_HandleTypeDef *hdma) { 8004c5e: b508 push {r3, lr} /* Half conversion callback */ #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1) hadc->ConvHalfCpltCallback(hadc); #else HAL_ADC_ConvHalfCpltCallback(hadc); 8004c60: 6a40 ldr r0, [r0, #36] ; 0x24 8004c62: f7ff fffb bl 8004c5c 8004c66: bd08 pop {r3, pc} 08004c68 : 8004c68: 4770 bx lr 08004c6a : if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC)) 8004c6a: 6803 ldr r3, [r0, #0] { 8004c6c: b510 push {r4, lr} if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC)) 8004c6e: 685a ldr r2, [r3, #4] { 8004c70: 4604 mov r4, r0 if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_EOC)) 8004c72: 0690 lsls r0, r2, #26 8004c74: d527 bpl.n 8004cc6 if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_EOC) ) 8004c76: 681a ldr r2, [r3, #0] 8004c78: 0791 lsls r1, r2, #30 8004c7a: d524 bpl.n 8004cc6 if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL)) 8004c7c: 6aa2 ldr r2, [r4, #40] ; 0x28 8004c7e: 06d2 lsls r2, r2, #27 SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC); 8004c80: bf5e ittt pl 8004c82: 6aa2 ldrpl r2, [r4, #40] ; 0x28 8004c84: f442 7200 orrpl.w r2, r2, #512 ; 0x200 8004c88: 62a2 strpl r2, [r4, #40] ; 0x28 if(ADC_IS_SOFTWARE_START_REGULAR(hadc) && 8004c8a: 689a ldr r2, [r3, #8] 8004c8c: f402 2260 and.w r2, r2, #917504 ; 0xe0000 8004c90: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000 8004c94: d110 bne.n 8004cb8 8004c96: 7b22 ldrb r2, [r4, #12] 8004c98: b972 cbnz r2, 8004cb8 __HAL_ADC_DISABLE_IT(hadc, ADC_IT_EOC); 8004c9a: 685a ldr r2, [r3, #4] 8004c9c: f022 0220 bic.w r2, r2, #32 8004ca0: 605a str r2, [r3, #4] CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY); 8004ca2: 6aa3 ldr r3, [r4, #40] ; 0x28 8004ca4: f423 7380 bic.w r3, r3, #256 ; 0x100 8004ca8: 62a3 str r3, [r4, #40] ; 0x28 if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY)) 8004caa: 6aa3 ldr r3, [r4, #40] ; 0x28 8004cac: 04db lsls r3, r3, #19 SET_BIT(hadc->State, HAL_ADC_STATE_READY); 8004cae: bf5e ittt pl 8004cb0: 6aa3 ldrpl r3, [r4, #40] ; 0x28 8004cb2: f043 0301 orrpl.w r3, r3, #1 8004cb6: 62a3 strpl r3, [r4, #40] ; 0x28 HAL_ADC_ConvCpltCallback(hadc); 8004cb8: 4620 mov r0, r4 8004cba: f7ff ffa7 bl 8004c0c __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_STRT | ADC_FLAG_EOC); 8004cbe: f06f 0212 mvn.w r2, #18 8004cc2: 6823 ldr r3, [r4, #0] 8004cc4: 601a str r2, [r3, #0] if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_JEOC)) 8004cc6: 6823 ldr r3, [r4, #0] 8004cc8: 685a ldr r2, [r3, #4] 8004cca: 0610 lsls r0, r2, #24 8004ccc: d530 bpl.n 8004d30 if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_JEOC)) 8004cce: 681a ldr r2, [r3, #0] 8004cd0: 0751 lsls r1, r2, #29 8004cd2: d52d bpl.n 8004d30 if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL)) 8004cd4: 6aa2 ldr r2, [r4, #40] ; 0x28 8004cd6: 06d2 lsls r2, r2, #27 SET_BIT(hadc->State, HAL_ADC_STATE_INJ_EOC); 8004cd8: bf5e ittt pl 8004cda: 6aa2 ldrpl r2, [r4, #40] ; 0x28 8004cdc: f442 5200 orrpl.w r2, r2, #8192 ; 0x2000 8004ce0: 62a2 strpl r2, [r4, #40] ; 0x28 if(ADC_IS_SOFTWARE_START_INJECTED(hadc) || 8004ce2: 689a ldr r2, [r3, #8] 8004ce4: f402 42e0 and.w r2, r2, #28672 ; 0x7000 8004ce8: f5b2 4fe0 cmp.w r2, #28672 ; 0x7000 8004cec: d00a beq.n 8004d04 (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) && 8004cee: 685a ldr r2, [r3, #4] if(ADC_IS_SOFTWARE_START_INJECTED(hadc) || 8004cf0: 0550 lsls r0, r2, #21 8004cf2: d416 bmi.n 8004d22 (ADC_IS_SOFTWARE_START_REGULAR(hadc) && 8004cf4: 689a ldr r2, [r3, #8] 8004cf6: f402 2260 and.w r2, r2, #917504 ; 0xe0000 (HAL_IS_BIT_CLR(hadc->Instance->CR1, ADC_CR1_JAUTO) && 8004cfa: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000 8004cfe: d110 bne.n 8004d22 (ADC_IS_SOFTWARE_START_REGULAR(hadc) && 8004d00: 7b22 ldrb r2, [r4, #12] 8004d02: b972 cbnz r2, 8004d22 __HAL_ADC_DISABLE_IT(hadc, ADC_IT_JEOC); 8004d04: 685a ldr r2, [r3, #4] 8004d06: f022 0280 bic.w r2, r2, #128 ; 0x80 8004d0a: 605a str r2, [r3, #4] CLEAR_BIT(hadc->State, HAL_ADC_STATE_INJ_BUSY); 8004d0c: 6aa3 ldr r3, [r4, #40] ; 0x28 8004d0e: f423 5380 bic.w r3, r3, #4096 ; 0x1000 8004d12: 62a3 str r3, [r4, #40] ; 0x28 if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_REG_BUSY)) 8004d14: 6aa3 ldr r3, [r4, #40] ; 0x28 8004d16: 05d9 lsls r1, r3, #23 SET_BIT(hadc->State, HAL_ADC_STATE_READY); 8004d18: bf5e ittt pl 8004d1a: 6aa3 ldrpl r3, [r4, #40] ; 0x28 8004d1c: f043 0301 orrpl.w r3, r3, #1 8004d20: 62a3 strpl r3, [r4, #40] ; 0x28 HAL_ADCEx_InjectedConvCpltCallback(hadc); 8004d22: 4620 mov r0, r4 8004d24: f000 fa1c bl 8005160 __HAL_ADC_CLEAR_FLAG(hadc, (ADC_FLAG_JSTRT | ADC_FLAG_JEOC)); 8004d28: f06f 020c mvn.w r2, #12 8004d2c: 6823 ldr r3, [r4, #0] 8004d2e: 601a str r2, [r3, #0] if(__HAL_ADC_GET_IT_SOURCE(hadc, ADC_IT_AWD)) 8004d30: 6823 ldr r3, [r4, #0] 8004d32: 685a ldr r2, [r3, #4] 8004d34: 0652 lsls r2, r2, #25 8004d36: d50d bpl.n 8004d54 if(__HAL_ADC_GET_FLAG(hadc, ADC_FLAG_AWD)) 8004d38: 681b ldr r3, [r3, #0] 8004d3a: 07db lsls r3, r3, #31 8004d3c: d50a bpl.n 8004d54 SET_BIT(hadc->State, HAL_ADC_STATE_AWD1); 8004d3e: 6aa3 ldr r3, [r4, #40] ; 0x28 HAL_ADC_LevelOutOfWindowCallback(hadc); 8004d40: 4620 mov r0, r4 SET_BIT(hadc->State, HAL_ADC_STATE_AWD1); 8004d42: f443 3380 orr.w r3, r3, #65536 ; 0x10000 8004d46: 62a3 str r3, [r4, #40] ; 0x28 HAL_ADC_LevelOutOfWindowCallback(hadc); 8004d48: f7ff ff8e bl 8004c68 __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_AWD); 8004d4c: f06f 0201 mvn.w r2, #1 8004d50: 6823 ldr r3, [r4, #0] 8004d52: 601a str r2, [r3, #0] 8004d54: bd10 pop {r4, pc} 08004d56 : { 8004d56: 4770 bx lr 08004d58 : * @retval None */ void ADC_DMAError(DMA_HandleTypeDef *hdma) { /* Retrieve ADC handle corresponding to current DMA handle */ ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent; 8004d58: 6a40 ldr r0, [r0, #36] ; 0x24 { 8004d5a: b508 push {r3, lr} /* Set ADC state */ SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_DMA); 8004d5c: 6a83 ldr r3, [r0, #40] ; 0x28 8004d5e: f043 0340 orr.w r3, r3, #64 ; 0x40 8004d62: 6283 str r3, [r0, #40] ; 0x28 /* Set ADC error code to DMA error */ SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_DMA); 8004d64: 6ac3 ldr r3, [r0, #44] ; 0x2c 8004d66: f043 0304 orr.w r3, r3, #4 8004d6a: 62c3 str r3, [r0, #44] ; 0x2c /* Error callback */ #if (USE_HAL_ADC_REGISTER_CALLBACKS == 1) hadc->ErrorCallback(hadc); #else HAL_ADC_ErrorCallback(hadc); 8004d6c: f7ff fff3 bl 8004d56 8004d70: bd08 pop {r3, pc} ... 08004d74 : __IO uint32_t wait_loop_index = 0U; 8004d74: 2300 movs r3, #0 { 8004d76: b573 push {r0, r1, r4, r5, r6, lr} __IO uint32_t wait_loop_index = 0U; 8004d78: 9301 str r3, [sp, #4] __HAL_LOCK(hadc); 8004d7a: f890 3024 ldrb.w r3, [r0, #36] ; 0x24 8004d7e: 2b01 cmp r3, #1 8004d80: d074 beq.n 8004e6c 8004d82: 2301 movs r3, #1 if (sConfig->Rank < 7U) 8004d84: 684d ldr r5, [r1, #4] __HAL_LOCK(hadc); 8004d86: f880 3024 strb.w r3, [r0, #36] ; 0x24 if (sConfig->Rank < 7U) 8004d8a: 2d06 cmp r5, #6 8004d8c: 6802 ldr r2, [r0, #0] 8004d8e: ea4f 0385 mov.w r3, r5, lsl #2 8004d92: 680c ldr r4, [r1, #0] 8004d94: d825 bhi.n 8004de2 MODIFY_REG(hadc->Instance->SQR3 , 8004d96: 442b add r3, r5 8004d98: 251f movs r5, #31 8004d9a: 6b56 ldr r6, [r2, #52] ; 0x34 8004d9c: 3b05 subs r3, #5 8004d9e: 409d lsls r5, r3 8004da0: ea26 0505 bic.w r5, r6, r5 8004da4: fa04 f303 lsl.w r3, r4, r3 8004da8: 432b orrs r3, r5 8004daa: 6353 str r3, [r2, #52] ; 0x34 if (sConfig->Channel >= ADC_CHANNEL_10) 8004dac: 2c09 cmp r4, #9 8004dae: ea4f 0344 mov.w r3, r4, lsl #1 8004db2: 688d ldr r5, [r1, #8] 8004db4: d92f bls.n 8004e16 MODIFY_REG(hadc->Instance->SMPR1 , 8004db6: 2607 movs r6, #7 8004db8: 4423 add r3, r4 8004dba: 68d1 ldr r1, [r2, #12] 8004dbc: 3b1e subs r3, #30 8004dbe: 409e lsls r6, r3 8004dc0: ea21 0106 bic.w r1, r1, r6 8004dc4: fa05 f303 lsl.w r3, r5, r3 8004dc8: 430b orrs r3, r1 8004dca: 60d3 str r3, [r2, #12] if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) || 8004dcc: f1a4 0310 sub.w r3, r4, #16 8004dd0: 2b01 cmp r3, #1 8004dd2: d92b bls.n 8004e2c HAL_StatusTypeDef tmp_hal_status = HAL_OK; 8004dd4: 2300 movs r3, #0 __HAL_UNLOCK(hadc); 8004dd6: 2200 movs r2, #0 8004dd8: f880 2024 strb.w r2, [r0, #36] ; 0x24 } 8004ddc: 4618 mov r0, r3 8004dde: b002 add sp, #8 8004de0: bd70 pop {r4, r5, r6, pc} else if (sConfig->Rank < 13U) 8004de2: 2d0c cmp r5, #12 8004de4: d80b bhi.n 8004dfe MODIFY_REG(hadc->Instance->SQR2 , 8004de6: 442b add r3, r5 8004de8: 251f movs r5, #31 8004dea: 6b16 ldr r6, [r2, #48] ; 0x30 8004dec: 3b23 subs r3, #35 ; 0x23 8004dee: 409d lsls r5, r3 8004df0: ea26 0505 bic.w r5, r6, r5 8004df4: fa04 f303 lsl.w r3, r4, r3 8004df8: 432b orrs r3, r5 8004dfa: 6313 str r3, [r2, #48] ; 0x30 8004dfc: e7d6 b.n 8004dac MODIFY_REG(hadc->Instance->SQR1 , 8004dfe: 442b add r3, r5 8004e00: 251f movs r5, #31 8004e02: 6ad6 ldr r6, [r2, #44] ; 0x2c 8004e04: 3b41 subs r3, #65 ; 0x41 8004e06: 409d lsls r5, r3 8004e08: ea26 0505 bic.w r5, r6, r5 8004e0c: fa04 f303 lsl.w r3, r4, r3 8004e10: 432b orrs r3, r5 8004e12: 62d3 str r3, [r2, #44] ; 0x2c 8004e14: e7ca b.n 8004dac MODIFY_REG(hadc->Instance->SMPR2 , 8004e16: 2607 movs r6, #7 8004e18: 6911 ldr r1, [r2, #16] 8004e1a: 4423 add r3, r4 8004e1c: 409e lsls r6, r3 8004e1e: ea21 0106 bic.w r1, r1, r6 8004e22: fa05 f303 lsl.w r3, r5, r3 8004e26: 430b orrs r3, r1 8004e28: 6113 str r3, [r2, #16] 8004e2a: e7cf b.n 8004dcc if (hadc->Instance == ADC1) 8004e2c: 4b10 ldr r3, [pc, #64] ; (8004e70 ) 8004e2e: 429a cmp r2, r3 8004e30: d116 bne.n 8004e60 if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET) 8004e32: 6893 ldr r3, [r2, #8] 8004e34: 021b lsls r3, r3, #8 8004e36: d4cd bmi.n 8004dd4 SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE); 8004e38: 6893 ldr r3, [r2, #8] if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR)) 8004e3a: 2c10 cmp r4, #16 SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE); 8004e3c: f443 0300 orr.w r3, r3, #8388608 ; 0x800000 8004e40: 6093 str r3, [r2, #8] if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR)) 8004e42: d1c7 bne.n 8004dd4 wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U)); 8004e44: 4b0b ldr r3, [pc, #44] ; (8004e74 ) 8004e46: 4a0c ldr r2, [pc, #48] ; (8004e78 ) 8004e48: 681b ldr r3, [r3, #0] 8004e4a: fbb3 f2f2 udiv r2, r3, r2 8004e4e: 230a movs r3, #10 8004e50: 4353 muls r3, r2 wait_loop_index--; 8004e52: 9301 str r3, [sp, #4] while(wait_loop_index != 0U) 8004e54: 9b01 ldr r3, [sp, #4] 8004e56: 2b00 cmp r3, #0 8004e58: d0bc beq.n 8004dd4 wait_loop_index--; 8004e5a: 9b01 ldr r3, [sp, #4] 8004e5c: 3b01 subs r3, #1 8004e5e: e7f8 b.n 8004e52 SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG); 8004e60: 6a83 ldr r3, [r0, #40] ; 0x28 8004e62: f043 0320 orr.w r3, r3, #32 8004e66: 6283 str r3, [r0, #40] ; 0x28 tmp_hal_status = HAL_ERROR; 8004e68: 2301 movs r3, #1 8004e6a: e7b4 b.n 8004dd6 __HAL_LOCK(hadc); 8004e6c: 2302 movs r3, #2 8004e6e: e7b5 b.n 8004ddc 8004e70: 40012400 .word 0x40012400 8004e74: 20000208 .word 0x20000208 8004e78: 000f4240 .word 0x000f4240 08004e7c : __IO uint32_t wait_loop_index = 0U; 8004e7c: 2300 movs r3, #0 { 8004e7e: b573 push {r0, r1, r4, r5, r6, lr} __IO uint32_t wait_loop_index = 0U; 8004e80: 9301 str r3, [sp, #4] if (ADC_IS_ENABLE(hadc) == RESET) 8004e82: 6803 ldr r3, [r0, #0] { 8004e84: 4604 mov r4, r0 if (ADC_IS_ENABLE(hadc) == RESET) 8004e86: 689a ldr r2, [r3, #8] 8004e88: 07d2 lsls r2, r2, #31 8004e8a: d502 bpl.n 8004e92 return HAL_OK; 8004e8c: 2000 movs r0, #0 } 8004e8e: b002 add sp, #8 8004e90: bd70 pop {r4, r5, r6, pc} __HAL_ADC_ENABLE(hadc); 8004e92: 689a ldr r2, [r3, #8] 8004e94: f042 0201 orr.w r2, r2, #1 8004e98: 609a str r2, [r3, #8] wait_loop_index = (ADC_STAB_DELAY_US * (SystemCoreClock / 1000000U)); 8004e9a: 4b12 ldr r3, [pc, #72] ; (8004ee4 ) 8004e9c: 4a12 ldr r2, [pc, #72] ; (8004ee8 ) 8004e9e: 681b ldr r3, [r3, #0] 8004ea0: fbb3 f3f2 udiv r3, r3, r2 wait_loop_index--; 8004ea4: 9301 str r3, [sp, #4] while(wait_loop_index != 0U) 8004ea6: 9b01 ldr r3, [sp, #4] 8004ea8: b9c3 cbnz r3, 8004edc tickstart = HAL_GetTick(); 8004eaa: f7ff fe97 bl 8004bdc 8004eae: 4606 mov r6, r0 while(ADC_IS_ENABLE(hadc) == RESET) 8004eb0: 6823 ldr r3, [r4, #0] 8004eb2: 689d ldr r5, [r3, #8] 8004eb4: f015 0501 ands.w r5, r5, #1 8004eb8: d1e8 bne.n 8004e8c if((HAL_GetTick() - tickstart) > ADC_ENABLE_TIMEOUT) 8004eba: f7ff fe8f bl 8004bdc 8004ebe: 1b80 subs r0, r0, r6 8004ec0: 2802 cmp r0, #2 8004ec2: d9f5 bls.n 8004eb0 SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL); 8004ec4: 6aa3 ldr r3, [r4, #40] ; 0x28 __HAL_UNLOCK(hadc); 8004ec6: f884 5024 strb.w r5, [r4, #36] ; 0x24 SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL); 8004eca: f043 0310 orr.w r3, r3, #16 8004ece: 62a3 str r3, [r4, #40] ; 0x28 SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL); 8004ed0: 6ae3 ldr r3, [r4, #44] ; 0x2c __HAL_UNLOCK(hadc); 8004ed2: 2001 movs r0, #1 SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL); 8004ed4: f043 0301 orr.w r3, r3, #1 8004ed8: 62e3 str r3, [r4, #44] ; 0x2c 8004eda: e7d8 b.n 8004e8e wait_loop_index--; 8004edc: 9b01 ldr r3, [sp, #4] 8004ede: 3b01 subs r3, #1 8004ee0: e7e0 b.n 8004ea4 8004ee2: bf00 nop 8004ee4: 20000208 .word 0x20000208 8004ee8: 000f4240 .word 0x000f4240 08004eec : { 8004eec: e92d 41d8 stmdb sp!, {r3, r4, r6, r7, r8, lr} 8004ef0: 4690 mov r8, r2 if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET) 8004ef2: 4b40 ldr r3, [pc, #256] ; (8004ff4 ) 8004ef4: 6802 ldr r2, [r0, #0] { 8004ef6: 4604 mov r4, r0 if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET) 8004ef8: 429a cmp r2, r3 { 8004efa: 460f mov r7, r1 if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET) 8004efc: d002 beq.n 8004f04 8004efe: 493e ldr r1, [pc, #248] ; (8004ff8 ) 8004f00: 428a cmp r2, r1 8004f02: d103 bne.n 8004f0c 8004f04: 685b ldr r3, [r3, #4] 8004f06: f413 2f70 tst.w r3, #983040 ; 0xf0000 8004f0a: d16e bne.n 8004fea __HAL_LOCK(hadc); 8004f0c: f894 3024 ldrb.w r3, [r4, #36] ; 0x24 8004f10: 2b01 cmp r3, #1 8004f12: d06c beq.n 8004fee 8004f14: 2301 movs r3, #1 tmp_hal_status = ADC_Enable(hadc); 8004f16: 4620 mov r0, r4 __HAL_LOCK(hadc); 8004f18: f884 3024 strb.w r3, [r4, #36] ; 0x24 tmp_hal_status = ADC_Enable(hadc); 8004f1c: f7ff ffae bl 8004e7c if (tmp_hal_status == HAL_OK) 8004f20: 4606 mov r6, r0 8004f22: 2800 cmp r0, #0 8004f24: d15d bne.n 8004fe2 ADC_STATE_CLR_SET(hadc->State, 8004f26: 6aa0 ldr r0, [r4, #40] ; 0x28 if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc)) 8004f28: 6821 ldr r1, [r4, #0] ADC_STATE_CLR_SET(hadc->State, 8004f2a: f420 6070 bic.w r0, r0, #3840 ; 0xf00 if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc)) 8004f2e: 4b32 ldr r3, [pc, #200] ; (8004ff8 ) ADC_STATE_CLR_SET(hadc->State, 8004f30: f020 0001 bic.w r0, r0, #1 8004f34: f440 7080 orr.w r0, r0, #256 ; 0x100 if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc)) 8004f38: 4299 cmp r1, r3 ADC_STATE_CLR_SET(hadc->State, 8004f3a: 62a0 str r0, [r4, #40] ; 0x28 if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc)) 8004f3c: d104 bne.n 8004f48 8004f3e: 4a2d ldr r2, [pc, #180] ; (8004ff4 ) 8004f40: 6853 ldr r3, [r2, #4] 8004f42: f413 2f70 tst.w r3, #983040 ; 0xf0000 8004f46: d13e bne.n 8004fc6 CLEAR_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE); 8004f48: 6aa3 ldr r3, [r4, #40] ; 0x28 8004f4a: f423 1380 bic.w r3, r3, #1048576 ; 0x100000 8004f4e: 62a3 str r3, [r4, #40] ; 0x28 if (READ_BIT(hadc->Instance->CR1, ADC_CR1_JAUTO) != RESET) 8004f50: 684b ldr r3, [r1, #4] 8004f52: 055a lsls r2, r3, #21 8004f54: d505 bpl.n 8004f62 ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY); 8004f56: 6aa3 ldr r3, [r4, #40] ; 0x28 8004f58: f423 5340 bic.w r3, r3, #12288 ; 0x3000 8004f5c: f443 5380 orr.w r3, r3, #4096 ; 0x1000 8004f60: 62a3 str r3, [r4, #40] ; 0x28 if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY)) 8004f62: 6aa3 ldr r3, [r4, #40] ; 0x28 hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt; 8004f64: 6a20 ldr r0, [r4, #32] if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY)) 8004f66: f413 5380 ands.w r3, r3, #4096 ; 0x1000 CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA)); 8004f6a: bf18 it ne 8004f6c: 6ae3 ldrne r3, [r4, #44] ; 0x2c HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length); 8004f6e: 463a mov r2, r7 CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA)); 8004f70: bf18 it ne 8004f72: f023 0306 bicne.w r3, r3, #6 ADC_CLEAR_ERRORCODE(hadc); 8004f76: 62e3 str r3, [r4, #44] ; 0x2c __HAL_UNLOCK(hadc); 8004f78: 2300 movs r3, #0 8004f7a: f884 3024 strb.w r3, [r4, #36] ; 0x24 hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt; 8004f7e: 4b1f ldr r3, [pc, #124] ; (8004ffc ) HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length); 8004f80: 314c adds r1, #76 ; 0x4c hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt; 8004f82: 6283 str r3, [r0, #40] ; 0x28 hadc->DMA_Handle->XferHalfCpltCallback = ADC_DMAHalfConvCplt; 8004f84: 4b1e ldr r3, [pc, #120] ; (8005000 ) 8004f86: 62c3 str r3, [r0, #44] ; 0x2c hadc->DMA_Handle->XferErrorCallback = ADC_DMAError; 8004f88: 4b1e ldr r3, [pc, #120] ; (8005004 ) 8004f8a: 6303 str r3, [r0, #48] ; 0x30 __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_EOC); 8004f8c: f06f 0302 mvn.w r3, #2 8004f90: f841 3c4c str.w r3, [r1, #-76] SET_BIT(hadc->Instance->CR2, ADC_CR2_DMA); 8004f94: f851 3c44 ldr.w r3, [r1, #-68] 8004f98: f443 7380 orr.w r3, r3, #256 ; 0x100 8004f9c: f841 3c44 str.w r3, [r1, #-68] HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length); 8004fa0: 4643 mov r3, r8 8004fa2: f000 f989 bl 80052b8 if (ADC_IS_SOFTWARE_START_REGULAR(hadc)) 8004fa6: 6823 ldr r3, [r4, #0] 8004fa8: 689a ldr r2, [r3, #8] 8004faa: f402 2260 and.w r2, r2, #917504 ; 0xe0000 8004fae: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000 SET_BIT(hadc->Instance->CR2, (ADC_CR2_SWSTART | ADC_CR2_EXTTRIG)); 8004fb2: 689a ldr r2, [r3, #8] 8004fb4: bf0c ite eq 8004fb6: f442 02a0 orreq.w r2, r2, #5242880 ; 0x500000 SET_BIT(hadc->Instance->CR2, ADC_CR2_EXTTRIG); 8004fba: f442 1280 orrne.w r2, r2, #1048576 ; 0x100000 8004fbe: 609a str r2, [r3, #8] } 8004fc0: 4630 mov r0, r6 8004fc2: e8bd 81d8 ldmia.w sp!, {r3, r4, r6, r7, r8, pc} SET_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE); 8004fc6: 6aa3 ldr r3, [r4, #40] ; 0x28 8004fc8: f443 1380 orr.w r3, r3, #1048576 ; 0x100000 8004fcc: 62a3 str r3, [r4, #40] ; 0x28 if (ADC_MULTIMODE_AUTO_INJECTED(hadc)) 8004fce: 6853 ldr r3, [r2, #4] 8004fd0: 055b lsls r3, r3, #21 ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY); 8004fd2: bf41 itttt mi 8004fd4: 6aa0 ldrmi r0, [r4, #40] ; 0x28 8004fd6: f420 5040 bicmi.w r0, r0, #12288 ; 0x3000 8004fda: f440 5080 orrmi.w r0, r0, #4096 ; 0x1000 8004fde: 62a0 strmi r0, [r4, #40] ; 0x28 8004fe0: e7bf b.n 8004f62 __HAL_UNLOCK(hadc); 8004fe2: 2300 movs r3, #0 8004fe4: f884 3024 strb.w r3, [r4, #36] ; 0x24 8004fe8: e7ea b.n 8004fc0 tmp_hal_status = HAL_ERROR; 8004fea: 2601 movs r6, #1 8004fec: e7e8 b.n 8004fc0 __HAL_LOCK(hadc); 8004fee: 2602 movs r6, #2 8004ff0: e7e6 b.n 8004fc0 8004ff2: bf00 nop 8004ff4: 40012400 .word 0x40012400 8004ff8: 40012800 .word 0x40012800 8004ffc: 08004c0f .word 0x08004c0f 8005000: 08004c5f .word 0x08004c5f 8005004: 08004d59 .word 0x08004d59 08005008 : { 8005008: b538 push {r3, r4, r5, lr} if (ADC_IS_ENABLE(hadc) != RESET) 800500a: 6803 ldr r3, [r0, #0] { 800500c: 4604 mov r4, r0 if (ADC_IS_ENABLE(hadc) != RESET) 800500e: 689a ldr r2, [r3, #8] 8005010: 07d2 lsls r2, r2, #31 8005012: d401 bmi.n 8005018 return HAL_OK; 8005014: 2000 movs r0, #0 8005016: bd38 pop {r3, r4, r5, pc} __HAL_ADC_DISABLE(hadc); 8005018: 689a ldr r2, [r3, #8] 800501a: f022 0201 bic.w r2, r2, #1 800501e: 609a str r2, [r3, #8] tickstart = HAL_GetTick(); 8005020: f7ff fddc bl 8004bdc 8005024: 4605 mov r5, r0 while(ADC_IS_ENABLE(hadc) != RESET) 8005026: 6823 ldr r3, [r4, #0] 8005028: 689b ldr r3, [r3, #8] 800502a: 07db lsls r3, r3, #31 800502c: d5f2 bpl.n 8005014 if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT) 800502e: f7ff fdd5 bl 8004bdc 8005032: 1b40 subs r0, r0, r5 8005034: 2802 cmp r0, #2 8005036: d9f6 bls.n 8005026 SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL); 8005038: 6aa3 ldr r3, [r4, #40] ; 0x28 SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL); 800503a: 2001 movs r0, #1 SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL); 800503c: f043 0310 orr.w r3, r3, #16 8005040: 62a3 str r3, [r4, #40] ; 0x28 SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL); 8005042: 6ae3 ldr r3, [r4, #44] ; 0x2c 8005044: f043 0301 orr.w r3, r3, #1 8005048: 62e3 str r3, [r4, #44] ; 0x2c 800504a: bd38 pop {r3, r4, r5, pc} 0800504c : { 800504c: b5f8 push {r3, r4, r5, r6, r7, lr} if(hadc == NULL) 800504e: 4604 mov r4, r0 8005050: 2800 cmp r0, #0 8005052: d077 beq.n 8005144 if (hadc->State == HAL_ADC_STATE_RESET) 8005054: 6a83 ldr r3, [r0, #40] ; 0x28 8005056: b923 cbnz r3, 8005062 ADC_CLEAR_ERRORCODE(hadc); 8005058: 62c3 str r3, [r0, #44] ; 0x2c hadc->Lock = HAL_UNLOCKED; 800505a: f880 3024 strb.w r3, [r0, #36] ; 0x24 HAL_ADC_MspInit(hadc); 800505e: f001 fe2b bl 8006cb8 tmp_hal_status = ADC_ConversionStop_Disable(hadc); 8005062: 4620 mov r0, r4 8005064: f7ff ffd0 bl 8005008 if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) && 8005068: 6aa3 ldr r3, [r4, #40] ; 0x28 800506a: f013 0310 ands.w r3, r3, #16 800506e: d16b bne.n 8005148 8005070: 2800 cmp r0, #0 8005072: d169 bne.n 8005148 ADC_STATE_CLR_SET(hadc->State, 8005074: 6aa2 ldr r2, [r4, #40] ; 0x28 ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) | 8005076: 4937 ldr r1, [pc, #220] ; (8005154 ) ADC_STATE_CLR_SET(hadc->State, 8005078: f422 5288 bic.w r2, r2, #4352 ; 0x1100 800507c: f022 0202 bic.w r2, r2, #2 8005080: f042 0202 orr.w r2, r2, #2 8005084: 62a2 str r2, [r4, #40] ; 0x28 ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) | 8005086: e894 0024 ldmia.w r4, {r2, r5} 800508a: 428a cmp r2, r1 800508c: 69e1 ldr r1, [r4, #28] 800508e: d104 bne.n 800509a 8005090: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000 8005094: bf08 it eq 8005096: f44f 2100 moveq.w r1, #524288 ; 0x80000 ADC_CR2_CONTINUOUS((uint32_t)hadc->Init.ContinuousConvMode) ); 800509a: 7b26 ldrb r6, [r4, #12] ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) | 800509c: ea45 0546 orr.w r5, r5, r6, lsl #1 80050a0: 4329 orrs r1, r5 tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode)); 80050a2: 68a5 ldr r5, [r4, #8] 80050a4: f5b5 7f80 cmp.w r5, #256 ; 0x100 80050a8: d035 beq.n 8005116 80050aa: 2d01 cmp r5, #1 80050ac: bf08 it eq 80050ae: f44f 7380 moveq.w r3, #256 ; 0x100 if (hadc->Init.DiscontinuousConvMode == ENABLE) 80050b2: 7d27 ldrb r7, [r4, #20] 80050b4: 2f01 cmp r7, #1 80050b6: d106 bne.n 80050c6 if (hadc->Init.ContinuousConvMode == DISABLE) 80050b8: bb7e cbnz r6, 800511a SET_BIT(tmp_cr1, ADC_CR1_DISCEN | 80050ba: 69a6 ldr r6, [r4, #24] 80050bc: 3e01 subs r6, #1 80050be: ea43 3346 orr.w r3, r3, r6, lsl #13 80050c2: f443 6300 orr.w r3, r3, #2048 ; 0x800 MODIFY_REG(hadc->Instance->CR1, 80050c6: 6856 ldr r6, [r2, #4] if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE) 80050c8: f5b5 7f80 cmp.w r5, #256 ; 0x100 MODIFY_REG(hadc->Instance->CR1, 80050cc: f426 4669 bic.w r6, r6, #59648 ; 0xe900 80050d0: ea43 0306 orr.w r3, r3, r6 80050d4: 6053 str r3, [r2, #4] MODIFY_REG(hadc->Instance->CR2, 80050d6: 6896 ldr r6, [r2, #8] 80050d8: 4b1f ldr r3, [pc, #124] ; (8005158 ) 80050da: ea03 0306 and.w r3, r3, r6 80050de: ea43 0301 orr.w r3, r3, r1 80050e2: 6093 str r3, [r2, #8] if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE) 80050e4: d001 beq.n 80050ea 80050e6: 2d01 cmp r5, #1 80050e8: d120 bne.n 800512c tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion); 80050ea: 6923 ldr r3, [r4, #16] 80050ec: 3b01 subs r3, #1 80050ee: 051b lsls r3, r3, #20 MODIFY_REG(hadc->Instance->SQR1, 80050f0: 6ad5 ldr r5, [r2, #44] ; 0x2c 80050f2: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000 80050f6: 432b orrs r3, r5 80050f8: 62d3 str r3, [r2, #44] ; 0x2c if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA | 80050fa: 6892 ldr r2, [r2, #8] 80050fc: 4b17 ldr r3, [pc, #92] ; (800515c ) 80050fe: 4013 ands r3, r2 8005100: 4299 cmp r1, r3 8005102: d115 bne.n 8005130 ADC_CLEAR_ERRORCODE(hadc); 8005104: 2300 movs r3, #0 8005106: 62e3 str r3, [r4, #44] ; 0x2c ADC_STATE_CLR_SET(hadc->State, 8005108: 6aa3 ldr r3, [r4, #40] ; 0x28 800510a: f023 0303 bic.w r3, r3, #3 800510e: f043 0301 orr.w r3, r3, #1 8005112: 62a3 str r3, [r4, #40] ; 0x28 8005114: bdf8 pop {r3, r4, r5, r6, r7, pc} tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode)); 8005116: 462b mov r3, r5 8005118: e7cb b.n 80050b2 SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG); 800511a: 6aa6 ldr r6, [r4, #40] ; 0x28 800511c: f046 0620 orr.w r6, r6, #32 8005120: 62a6 str r6, [r4, #40] ; 0x28 SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL); 8005122: 6ae6 ldr r6, [r4, #44] ; 0x2c 8005124: f046 0601 orr.w r6, r6, #1 8005128: 62e6 str r6, [r4, #44] ; 0x2c 800512a: e7cc b.n 80050c6 uint32_t tmp_sqr1 = 0U; 800512c: 2300 movs r3, #0 800512e: e7df b.n 80050f0 ADC_STATE_CLR_SET(hadc->State, 8005130: 6aa3 ldr r3, [r4, #40] ; 0x28 8005132: f023 0312 bic.w r3, r3, #18 8005136: f043 0310 orr.w r3, r3, #16 800513a: 62a3 str r3, [r4, #40] ; 0x28 SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL); 800513c: 6ae3 ldr r3, [r4, #44] ; 0x2c 800513e: f043 0301 orr.w r3, r3, #1 8005142: 62e3 str r3, [r4, #44] ; 0x2c return HAL_ERROR; 8005144: 2001 movs r0, #1 } 8005146: bdf8 pop {r3, r4, r5, r6, r7, pc} SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL); 8005148: 6aa3 ldr r3, [r4, #40] ; 0x28 800514a: f043 0310 orr.w r3, r3, #16 800514e: 62a3 str r3, [r4, #40] ; 0x28 8005150: e7f8 b.n 8005144 8005152: bf00 nop 8005154: 40013c00 .word 0x40013c00 8005158: ffe1f7fd .word 0xffe1f7fd 800515c: ff1f0efe .word 0xff1f0efe 08005160 : * @brief Injected conversion complete callback in non blocking mode * @param hadc: ADC handle * @retval None */ __weak void HAL_ADCEx_InjectedConvCpltCallback(ADC_HandleTypeDef* hadc) { 8005160: 4770 bx lr ... 08005164 : __STATIC_INLINE void __NVIC_SetPriorityGrouping(uint32_t PriorityGroup) { uint32_t reg_value; uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ reg_value = SCB->AIRCR; /* read old register configuration */ 8005164: 4a07 ldr r2, [pc, #28] ; (8005184 ) reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */ reg_value = (reg_value | ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) | (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */ 8005166: 0200 lsls r0, r0, #8 reg_value = SCB->AIRCR; /* read old register configuration */ 8005168: 68d3 ldr r3, [r2, #12] (PriorityGroupTmp << SCB_AIRCR_PRIGROUP_Pos) ); /* Insert write key and priority group */ 800516a: f400 60e0 and.w r0, r0, #1792 ; 0x700 reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */ 800516e: f423 63e0 bic.w r3, r3, #1792 ; 0x700 8005172: 041b lsls r3, r3, #16 8005174: 0c1b lsrs r3, r3, #16 8005176: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000 800517a: f443 3300 orr.w r3, r3, #131072 ; 0x20000 reg_value = (reg_value | 800517e: 4303 orrs r3, r0 SCB->AIRCR = reg_value; 8005180: 60d3 str r3, [r2, #12] 8005182: 4770 bx lr 8005184: e000ed00 .word 0xe000ed00 08005188 : \details Reads the priority grouping field from the NVIC Interrupt Controller. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field). */ __STATIC_INLINE uint32_t __NVIC_GetPriorityGrouping(void) { return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos)); 8005188: 4b17 ldr r3, [pc, #92] ; (80051e8 ) * This parameter can be a value between 0 and 15 * A lower priority value indicates a higher priority. * @retval None */ void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority) { 800518a: b530 push {r4, r5, lr} 800518c: 68dc ldr r4, [r3, #12] 800518e: f3c4 2402 ubfx r4, r4, #8, #3 { uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */ uint32_t PreemptPriorityBits; uint32_t SubPriorityBits; PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp); 8005192: f1c4 0307 rsb r3, r4, #7 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS)); 8005196: 1d25 adds r5, r4, #4 PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp); 8005198: 2b04 cmp r3, #4 800519a: bf28 it cs 800519c: 2304 movcs r3, #4 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS)); 800519e: 2d06 cmp r5, #6 return ( ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) | 80051a0: f04f 0501 mov.w r5, #1 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS)); 80051a4: bf98 it ls 80051a6: 2400 movls r4, #0 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) | 80051a8: fa05 f303 lsl.w r3, r5, r3 80051ac: f103 33ff add.w r3, r3, #4294967295 SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS)); 80051b0: bf88 it hi 80051b2: 3c03 subhi r4, #3 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) | 80051b4: 4019 ands r1, r3 80051b6: 40a1 lsls r1, r4 ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL))) 80051b8: fa05 f404 lsl.w r4, r5, r4 80051bc: 3c01 subs r4, #1 80051be: 4022 ands r2, r4 if ((int32_t)(IRQn) >= 0) 80051c0: 2800 cmp r0, #0 ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) | 80051c2: ea42 0201 orr.w r2, r2, r1 80051c6: ea4f 1202 mov.w r2, r2, lsl #4 NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 80051ca: bfa9 itett ge 80051cc: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000 SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 80051d0: 4b06 ldrlt r3, [pc, #24] ; (80051ec ) NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 80051d2: b2d2 uxtbge r2, r2 80051d4: f500 4061 addge.w r0, r0, #57600 ; 0xe100 SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 80051d8: bfbb ittet lt 80051da: f000 000f andlt.w r0, r0, #15 80051de: b2d2 uxtblt r2, r2 NVIC->IP[((uint32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 80051e0: f880 2300 strbge.w r2, [r0, #768] ; 0x300 SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 80051e4: 541a strblt r2, [r3, r0] 80051e6: bd30 pop {r4, r5, pc} 80051e8: e000ed00 .word 0xe000ed00 80051ec: e000ed14 .word 0xe000ed14 080051f0 : if ((int32_t)(IRQn) >= 0) 80051f0: 2800 cmp r0, #0 80051f2: db08 blt.n 8005206 NVIC->ISER[(((uint32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)IRQn) & 0x1FUL)); 80051f4: 2301 movs r3, #1 80051f6: 0942 lsrs r2, r0, #5 80051f8: f000 001f and.w r0, r0, #31 80051fc: fa03 f000 lsl.w r0, r3, r0 8005200: 4b01 ldr r3, [pc, #4] ; (8005208 ) 8005202: f843 0022 str.w r0, [r3, r2, lsl #2] 8005206: 4770 bx lr 8005208: e000e100 .word 0xe000e100 0800520c : function SysTick_Config is not included. In this case, the file device.h must contain a vendor-specific implementation of this function. */ __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks) { if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk) 800520c: 3801 subs r0, #1 800520e: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000 8005212: d20a bcs.n 800522a SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 8005214: 21f0 movs r1, #240 ; 0xf0 { return (1UL); /* Reload value impossible */ } SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */ 8005216: 4b06 ldr r3, [pc, #24] ; (8005230 ) SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 8005218: 4a06 ldr r2, [pc, #24] ; (8005234 ) SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */ 800521a: 6058 str r0, [r3, #4] SCB->SHP[(((uint32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL); 800521c: f882 1023 strb.w r1, [r2, #35] ; 0x23 NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */ SysTick->VAL = 0UL; /* Load the SysTick Counter Value */ 8005220: 2000 movs r0, #0 SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk | 8005222: 2207 movs r2, #7 SysTick->VAL = 0UL; /* Load the SysTick Counter Value */ 8005224: 6098 str r0, [r3, #8] SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk | 8005226: 601a str r2, [r3, #0] 8005228: 4770 bx lr return (1UL); /* Reload value impossible */ 800522a: 2001 movs r0, #1 * - 1 Function failed. */ uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb) { return SysTick_Config(TicksNumb); } 800522c: 4770 bx lr 800522e: bf00 nop 8005230: e000e010 .word 0xe000e010 8005234: e000ed00 .word 0xe000ed00 08005238 : * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains * the configuration information for the specified DMA Channel. * @retval HAL status */ HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma) { 8005238: b510 push {r4, lr} uint32_t tmp = 0U; /* Check the DMA handle allocation */ if(hdma == NULL) 800523a: 2800 cmp r0, #0 800523c: d032 beq.n 80052a4 assert_param(IS_DMA_MODE(hdma->Init.Mode)); assert_param(IS_DMA_PRIORITY(hdma->Init.Priority)); #if defined (DMA2) /* calculation of the channel index */ if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1)) 800523e: 6801 ldr r1, [r0, #0] 8005240: 4b19 ldr r3, [pc, #100] ; (80052a8 ) 8005242: 2414 movs r4, #20 8005244: 4299 cmp r1, r3 8005246: d825 bhi.n 8005294 { /* DMA1 */ hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2; 8005248: 4a18 ldr r2, [pc, #96] ; (80052ac ) hdma->DmaBaseAddress = DMA1; 800524a: f2a3 4307 subw r3, r3, #1031 ; 0x407 hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2; 800524e: 440a add r2, r1 8005250: fbb2 f2f4 udiv r2, r2, r4 8005254: 0092 lsls r2, r2, #2 8005256: 6402 str r2, [r0, #64] ; 0x40 tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \ DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \ DMA_CCR_DIR)); /* Prepare the DMA Channel configuration */ tmp |= hdma->Init.Direction | 8005258: 6884 ldr r4, [r0, #8] hdma->DmaBaseAddress = DMA2; 800525a: 63c3 str r3, [r0, #60] ; 0x3c tmp |= hdma->Init.Direction | 800525c: 6843 ldr r3, [r0, #4] tmp = hdma->Instance->CCR; 800525e: 680a ldr r2, [r1, #0] tmp |= hdma->Init.Direction | 8005260: 4323 orrs r3, r4 hdma->Init.PeriphInc | hdma->Init.MemInc | 8005262: 68c4 ldr r4, [r0, #12] tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \ 8005264: f422 527f bic.w r2, r2, #16320 ; 0x3fc0 hdma->Init.PeriphInc | hdma->Init.MemInc | 8005268: 4323 orrs r3, r4 800526a: 6904 ldr r4, [r0, #16] tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \ 800526c: f022 0230 bic.w r2, r2, #48 ; 0x30 hdma->Init.PeriphInc | hdma->Init.MemInc | 8005270: 4323 orrs r3, r4 hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment | 8005272: 6944 ldr r4, [r0, #20] 8005274: 4323 orrs r3, r4 8005276: 6984 ldr r4, [r0, #24] 8005278: 4323 orrs r3, r4 hdma->Init.Mode | hdma->Init.Priority; 800527a: 69c4 ldr r4, [r0, #28] 800527c: 4323 orrs r3, r4 tmp |= hdma->Init.Direction | 800527e: 4313 orrs r3, r2 /* Write to DMA Channel CR register */ hdma->Instance->CCR = tmp; 8005280: 600b str r3, [r1, #0] /* Initialise the error code */ hdma->ErrorCode = HAL_DMA_ERROR_NONE; /* Initialize the DMA state*/ hdma->State = HAL_DMA_STATE_READY; 8005282: 2201 movs r2, #1 hdma->ErrorCode = HAL_DMA_ERROR_NONE; 8005284: 2300 movs r3, #0 hdma->State = HAL_DMA_STATE_READY; 8005286: f880 2021 strb.w r2, [r0, #33] ; 0x21 hdma->ErrorCode = HAL_DMA_ERROR_NONE; 800528a: 6383 str r3, [r0, #56] ; 0x38 /* Allocate lock resource and initialize it */ hdma->Lock = HAL_UNLOCKED; 800528c: f880 3020 strb.w r3, [r0, #32] return HAL_OK; 8005290: 4618 mov r0, r3 8005292: bd10 pop {r4, pc} hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2; 8005294: 4b06 ldr r3, [pc, #24] ; (80052b0 ) 8005296: 440b add r3, r1 8005298: fbb3 f3f4 udiv r3, r3, r4 800529c: 009b lsls r3, r3, #2 800529e: 6403 str r3, [r0, #64] ; 0x40 hdma->DmaBaseAddress = DMA2; 80052a0: 4b04 ldr r3, [pc, #16] ; (80052b4 ) 80052a2: e7d9 b.n 8005258 return HAL_ERROR; 80052a4: 2001 movs r0, #1 } 80052a6: bd10 pop {r4, pc} 80052a8: 40020407 .word 0x40020407 80052ac: bffdfff8 .word 0xbffdfff8 80052b0: bffdfbf8 .word 0xbffdfbf8 80052b4: 40020400 .word 0x40020400 080052b8 : * @param DstAddress: The destination memory Buffer address * @param DataLength: The length of data to be transferred from source to destination * @retval HAL status */ HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength) { 80052b8: b5f0 push {r4, r5, r6, r7, lr} /* Check the parameters */ assert_param(IS_DMA_BUFFER_SIZE(DataLength)); /* Process locked */ __HAL_LOCK(hdma); 80052ba: f890 4020 ldrb.w r4, [r0, #32] 80052be: 2c01 cmp r4, #1 80052c0: d035 beq.n 800532e 80052c2: 2401 movs r4, #1 if(HAL_DMA_STATE_READY == hdma->State) 80052c4: f890 5021 ldrb.w r5, [r0, #33] ; 0x21 __HAL_LOCK(hdma); 80052c8: f880 4020 strb.w r4, [r0, #32] if(HAL_DMA_STATE_READY == hdma->State) 80052cc: 42a5 cmp r5, r4 80052ce: f04f 0600 mov.w r6, #0 80052d2: f04f 0402 mov.w r4, #2 80052d6: d128 bne.n 800532a { /* Change DMA peripheral state */ hdma->State = HAL_DMA_STATE_BUSY; 80052d8: f880 4021 strb.w r4, [r0, #33] ; 0x21 hdma->ErrorCode = HAL_DMA_ERROR_NONE; /* Disable the peripheral */ __HAL_DMA_DISABLE(hdma); 80052dc: 6804 ldr r4, [r0, #0] hdma->ErrorCode = HAL_DMA_ERROR_NONE; 80052de: 6386 str r6, [r0, #56] ; 0x38 __HAL_DMA_DISABLE(hdma); 80052e0: 6826 ldr r6, [r4, #0] * @retval HAL status */ static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength) { /* Clear all flags */ hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex); 80052e2: 6c07 ldr r7, [r0, #64] ; 0x40 __HAL_DMA_DISABLE(hdma); 80052e4: f026 0601 bic.w r6, r6, #1 80052e8: 6026 str r6, [r4, #0] hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex); 80052ea: 6bc6 ldr r6, [r0, #60] ; 0x3c 80052ec: 40bd lsls r5, r7 80052ee: 6075 str r5, [r6, #4] /* Configure DMA Channel data length */ hdma->Instance->CNDTR = DataLength; 80052f0: 6063 str r3, [r4, #4] /* Memory to Peripheral */ if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH) 80052f2: 6843 ldr r3, [r0, #4] 80052f4: 6805 ldr r5, [r0, #0] 80052f6: 2b10 cmp r3, #16 if(NULL != hdma->XferHalfCpltCallback) 80052f8: 6ac3 ldr r3, [r0, #44] ; 0x2c { /* Configure DMA Channel destination address */ hdma->Instance->CPAR = DstAddress; 80052fa: bf0b itete eq 80052fc: 60a2 streq r2, [r4, #8] } /* Peripheral to Memory */ else { /* Configure DMA Channel source address */ hdma->Instance->CPAR = SrcAddress; 80052fe: 60a1 strne r1, [r4, #8] hdma->Instance->CMAR = SrcAddress; 8005300: 60e1 streq r1, [r4, #12] /* Configure DMA Channel destination address */ hdma->Instance->CMAR = DstAddress; 8005302: 60e2 strne r2, [r4, #12] if(NULL != hdma->XferHalfCpltCallback) 8005304: b14b cbz r3, 800531a __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)); 8005306: 6823 ldr r3, [r4, #0] 8005308: f043 030e orr.w r3, r3, #14 __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE)); 800530c: 6023 str r3, [r4, #0] __HAL_DMA_ENABLE(hdma); 800530e: 682b ldr r3, [r5, #0] HAL_StatusTypeDef status = HAL_OK; 8005310: 2000 movs r0, #0 __HAL_DMA_ENABLE(hdma); 8005312: f043 0301 orr.w r3, r3, #1 8005316: 602b str r3, [r5, #0] 8005318: bdf0 pop {r4, r5, r6, r7, pc} __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT); 800531a: 6823 ldr r3, [r4, #0] 800531c: f023 0304 bic.w r3, r3, #4 8005320: 6023 str r3, [r4, #0] __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE)); 8005322: 6823 ldr r3, [r4, #0] 8005324: f043 030a orr.w r3, r3, #10 8005328: e7f0 b.n 800530c __HAL_UNLOCK(hdma); 800532a: f880 6020 strb.w r6, [r0, #32] __HAL_LOCK(hdma); 800532e: 2002 movs r0, #2 } 8005330: bdf0 pop {r4, r5, r6, r7, pc} ... 08005334 : if(HAL_DMA_STATE_BUSY != hdma->State) 8005334: f890 3021 ldrb.w r3, [r0, #33] ; 0x21 { 8005338: b510 push {r4, lr} if(HAL_DMA_STATE_BUSY != hdma->State) 800533a: 2b02 cmp r3, #2 800533c: d003 beq.n 8005346 hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER; 800533e: 2304 movs r3, #4 8005340: 6383 str r3, [r0, #56] ; 0x38 status = HAL_ERROR; 8005342: 2001 movs r0, #1 8005344: bd10 pop {r4, pc} __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)); 8005346: 6803 ldr r3, [r0, #0] 8005348: 681a ldr r2, [r3, #0] 800534a: f022 020e bic.w r2, r2, #14 800534e: 601a str r2, [r3, #0] __HAL_DMA_DISABLE(hdma); 8005350: 681a ldr r2, [r3, #0] 8005352: f022 0201 bic.w r2, r2, #1 8005356: 601a str r2, [r3, #0] __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma)); 8005358: 4a29 ldr r2, [pc, #164] ; (8005400 ) 800535a: 4293 cmp r3, r2 800535c: d924 bls.n 80053a8 800535e: f502 7262 add.w r2, r2, #904 ; 0x388 8005362: 4293 cmp r3, r2 8005364: d019 beq.n 800539a 8005366: 3214 adds r2, #20 8005368: 4293 cmp r3, r2 800536a: d018 beq.n 800539e 800536c: 3214 adds r2, #20 800536e: 4293 cmp r3, r2 8005370: d017 beq.n 80053a2 8005372: 3214 adds r2, #20 8005374: 4293 cmp r3, r2 8005376: bf0c ite eq 8005378: f44f 5380 moveq.w r3, #4096 ; 0x1000 800537c: f44f 3380 movne.w r3, #65536 ; 0x10000 8005380: 4a20 ldr r2, [pc, #128] ; (8005404 ) 8005382: 6053 str r3, [r2, #4] hdma->State = HAL_DMA_STATE_READY; 8005384: 2301 movs r3, #1 __HAL_UNLOCK(hdma); 8005386: 2400 movs r4, #0 hdma->State = HAL_DMA_STATE_READY; 8005388: f880 3021 strb.w r3, [r0, #33] ; 0x21 if(hdma->XferAbortCallback != NULL) 800538c: 6b43 ldr r3, [r0, #52] ; 0x34 __HAL_UNLOCK(hdma); 800538e: f880 4020 strb.w r4, [r0, #32] if(hdma->XferAbortCallback != NULL) 8005392: b39b cbz r3, 80053fc hdma->XferAbortCallback(hdma); 8005394: 4798 blx r3 HAL_StatusTypeDef status = HAL_OK; 8005396: 4620 mov r0, r4 8005398: bd10 pop {r4, pc} __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma)); 800539a: 2301 movs r3, #1 800539c: e7f0 b.n 8005380 800539e: 2310 movs r3, #16 80053a0: e7ee b.n 8005380 80053a2: f44f 7380 mov.w r3, #256 ; 0x100 80053a6: e7eb b.n 8005380 80053a8: 4917 ldr r1, [pc, #92] ; (8005408 ) 80053aa: 428b cmp r3, r1 80053ac: d016 beq.n 80053dc 80053ae: 3114 adds r1, #20 80053b0: 428b cmp r3, r1 80053b2: d015 beq.n 80053e0 80053b4: 3114 adds r1, #20 80053b6: 428b cmp r3, r1 80053b8: d014 beq.n 80053e4 80053ba: 3114 adds r1, #20 80053bc: 428b cmp r3, r1 80053be: d014 beq.n 80053ea 80053c0: 3114 adds r1, #20 80053c2: 428b cmp r3, r1 80053c4: d014 beq.n 80053f0 80053c6: 3114 adds r1, #20 80053c8: 428b cmp r3, r1 80053ca: d014 beq.n 80053f6 80053cc: 4293 cmp r3, r2 80053ce: bf14 ite ne 80053d0: f44f 3380 movne.w r3, #65536 ; 0x10000 80053d4: f04f 7380 moveq.w r3, #16777216 ; 0x1000000 80053d8: 4a0c ldr r2, [pc, #48] ; (800540c ) 80053da: e7d2 b.n 8005382 80053dc: 2301 movs r3, #1 80053de: e7fb b.n 80053d8 80053e0: 2310 movs r3, #16 80053e2: e7f9 b.n 80053d8 80053e4: f44f 7380 mov.w r3, #256 ; 0x100 80053e8: e7f6 b.n 80053d8 80053ea: f44f 5380 mov.w r3, #4096 ; 0x1000 80053ee: e7f3 b.n 80053d8 80053f0: f44f 3380 mov.w r3, #65536 ; 0x10000 80053f4: e7f0 b.n 80053d8 80053f6: f44f 1380 mov.w r3, #1048576 ; 0x100000 80053fa: e7ed b.n 80053d8 HAL_StatusTypeDef status = HAL_OK; 80053fc: 4618 mov r0, r3 } 80053fe: bd10 pop {r4, pc} 8005400: 40020080 .word 0x40020080 8005404: 40020400 .word 0x40020400 8005408: 40020008 .word 0x40020008 800540c: 40020000 .word 0x40020000 08005410 : { 8005410: b470 push {r4, r5, r6} if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET)) 8005412: 2504 movs r5, #4 uint32_t flag_it = hdma->DmaBaseAddress->ISR; 8005414: 6bc6 ldr r6, [r0, #60] ; 0x3c if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET)) 8005416: 6c02 ldr r2, [r0, #64] ; 0x40 uint32_t flag_it = hdma->DmaBaseAddress->ISR; 8005418: 6834 ldr r4, [r6, #0] uint32_t source_it = hdma->Instance->CCR; 800541a: 6803 ldr r3, [r0, #0] if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET)) 800541c: 4095 lsls r5, r2 800541e: 4225 tst r5, r4 uint32_t source_it = hdma->Instance->CCR; 8005420: 6819 ldr r1, [r3, #0] if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET)) 8005422: d055 beq.n 80054d0 8005424: 074d lsls r5, r1, #29 8005426: d553 bpl.n 80054d0 if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U) 8005428: 681a ldr r2, [r3, #0] 800542a: 0696 lsls r6, r2, #26 __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT); 800542c: bf5e ittt pl 800542e: 681a ldrpl r2, [r3, #0] 8005430: f022 0204 bicpl.w r2, r2, #4 8005434: 601a strpl r2, [r3, #0] __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma)); 8005436: 4a60 ldr r2, [pc, #384] ; (80055b8 ) 8005438: 4293 cmp r3, r2 800543a: d91f bls.n 800547c 800543c: f502 7262 add.w r2, r2, #904 ; 0x388 8005440: 4293 cmp r3, r2 8005442: d014 beq.n 800546e 8005444: 3214 adds r2, #20 8005446: 4293 cmp r3, r2 8005448: d013 beq.n 8005472 800544a: 3214 adds r2, #20 800544c: 4293 cmp r3, r2 800544e: d012 beq.n 8005476 8005450: 3214 adds r2, #20 8005452: 4293 cmp r3, r2 8005454: bf0c ite eq 8005456: f44f 4380 moveq.w r3, #16384 ; 0x4000 800545a: f44f 2380 movne.w r3, #262144 ; 0x40000 800545e: 4a57 ldr r2, [pc, #348] ; (80055bc ) 8005460: 6053 str r3, [r2, #4] if(hdma->XferHalfCpltCallback != NULL) 8005462: 6ac3 ldr r3, [r0, #44] ; 0x2c if (hdma->XferErrorCallback != NULL) 8005464: 2b00 cmp r3, #0 8005466: f000 80a5 beq.w 80055b4 } 800546a: bc70 pop {r4, r5, r6} hdma->XferErrorCallback(hdma); 800546c: 4718 bx r3 __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma)); 800546e: 2304 movs r3, #4 8005470: e7f5 b.n 800545e 8005472: 2340 movs r3, #64 ; 0x40 8005474: e7f3 b.n 800545e 8005476: f44f 6380 mov.w r3, #1024 ; 0x400 800547a: e7f0 b.n 800545e 800547c: 4950 ldr r1, [pc, #320] ; (80055c0 ) 800547e: 428b cmp r3, r1 8005480: d016 beq.n 80054b0 8005482: 3114 adds r1, #20 8005484: 428b cmp r3, r1 8005486: d015 beq.n 80054b4 8005488: 3114 adds r1, #20 800548a: 428b cmp r3, r1 800548c: d014 beq.n 80054b8 800548e: 3114 adds r1, #20 8005490: 428b cmp r3, r1 8005492: d014 beq.n 80054be 8005494: 3114 adds r1, #20 8005496: 428b cmp r3, r1 8005498: d014 beq.n 80054c4 800549a: 3114 adds r1, #20 800549c: 428b cmp r3, r1 800549e: d014 beq.n 80054ca 80054a0: 4293 cmp r3, r2 80054a2: bf14 ite ne 80054a4: f44f 2380 movne.w r3, #262144 ; 0x40000 80054a8: f04f 6380 moveq.w r3, #67108864 ; 0x4000000 80054ac: 4a45 ldr r2, [pc, #276] ; (80055c4 ) 80054ae: e7d7 b.n 8005460 80054b0: 2304 movs r3, #4 80054b2: e7fb b.n 80054ac 80054b4: 2340 movs r3, #64 ; 0x40 80054b6: e7f9 b.n 80054ac 80054b8: f44f 6380 mov.w r3, #1024 ; 0x400 80054bc: e7f6 b.n 80054ac 80054be: f44f 4380 mov.w r3, #16384 ; 0x4000 80054c2: e7f3 b.n 80054ac 80054c4: f44f 2380 mov.w r3, #262144 ; 0x40000 80054c8: e7f0 b.n 80054ac 80054ca: f44f 0380 mov.w r3, #4194304 ; 0x400000 80054ce: e7ed b.n 80054ac else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET)) 80054d0: 2502 movs r5, #2 80054d2: 4095 lsls r5, r2 80054d4: 4225 tst r5, r4 80054d6: d057 beq.n 8005588 80054d8: 078d lsls r5, r1, #30 80054da: d555 bpl.n 8005588 if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U) 80054dc: 681a ldr r2, [r3, #0] 80054de: 0694 lsls r4, r2, #26 80054e0: d406 bmi.n 80054f0 __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC); 80054e2: 681a ldr r2, [r3, #0] 80054e4: f022 020a bic.w r2, r2, #10 80054e8: 601a str r2, [r3, #0] hdma->State = HAL_DMA_STATE_READY; 80054ea: 2201 movs r2, #1 80054ec: f880 2021 strb.w r2, [r0, #33] ; 0x21 __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma)); 80054f0: 4a31 ldr r2, [pc, #196] ; (80055b8 ) 80054f2: 4293 cmp r3, r2 80054f4: d91e bls.n 8005534 80054f6: f502 7262 add.w r2, r2, #904 ; 0x388 80054fa: 4293 cmp r3, r2 80054fc: d013 beq.n 8005526 80054fe: 3214 adds r2, #20 8005500: 4293 cmp r3, r2 8005502: d012 beq.n 800552a 8005504: 3214 adds r2, #20 8005506: 4293 cmp r3, r2 8005508: d011 beq.n 800552e 800550a: 3214 adds r2, #20 800550c: 4293 cmp r3, r2 800550e: bf0c ite eq 8005510: f44f 5300 moveq.w r3, #8192 ; 0x2000 8005514: f44f 3300 movne.w r3, #131072 ; 0x20000 8005518: 4a28 ldr r2, [pc, #160] ; (80055bc ) 800551a: 6053 str r3, [r2, #4] __HAL_UNLOCK(hdma); 800551c: 2300 movs r3, #0 800551e: f880 3020 strb.w r3, [r0, #32] if(hdma->XferCpltCallback != NULL) 8005522: 6a83 ldr r3, [r0, #40] ; 0x28 8005524: e79e b.n 8005464 __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma)); 8005526: 2302 movs r3, #2 8005528: e7f6 b.n 8005518 800552a: 2320 movs r3, #32 800552c: e7f4 b.n 8005518 800552e: f44f 7300 mov.w r3, #512 ; 0x200 8005532: e7f1 b.n 8005518 8005534: 4922 ldr r1, [pc, #136] ; (80055c0 ) 8005536: 428b cmp r3, r1 8005538: d016 beq.n 8005568 800553a: 3114 adds r1, #20 800553c: 428b cmp r3, r1 800553e: d015 beq.n 800556c 8005540: 3114 adds r1, #20 8005542: 428b cmp r3, r1 8005544: d014 beq.n 8005570 8005546: 3114 adds r1, #20 8005548: 428b cmp r3, r1 800554a: d014 beq.n 8005576 800554c: 3114 adds r1, #20 800554e: 428b cmp r3, r1 8005550: d014 beq.n 800557c 8005552: 3114 adds r1, #20 8005554: 428b cmp r3, r1 8005556: d014 beq.n 8005582 8005558: 4293 cmp r3, r2 800555a: bf14 ite ne 800555c: f44f 3300 movne.w r3, #131072 ; 0x20000 8005560: f04f 7300 moveq.w r3, #33554432 ; 0x2000000 8005564: 4a17 ldr r2, [pc, #92] ; (80055c4 ) 8005566: e7d8 b.n 800551a 8005568: 2302 movs r3, #2 800556a: e7fb b.n 8005564 800556c: 2320 movs r3, #32 800556e: e7f9 b.n 8005564 8005570: f44f 7300 mov.w r3, #512 ; 0x200 8005574: e7f6 b.n 8005564 8005576: f44f 5300 mov.w r3, #8192 ; 0x2000 800557a: e7f3 b.n 8005564 800557c: f44f 3300 mov.w r3, #131072 ; 0x20000 8005580: e7f0 b.n 8005564 8005582: f44f 1300 mov.w r3, #2097152 ; 0x200000 8005586: e7ed b.n 8005564 else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE))) 8005588: 2508 movs r5, #8 800558a: 4095 lsls r5, r2 800558c: 4225 tst r5, r4 800558e: d011 beq.n 80055b4 8005590: 0709 lsls r1, r1, #28 8005592: d50f bpl.n 80055b4 __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE)); 8005594: 6819 ldr r1, [r3, #0] 8005596: f021 010e bic.w r1, r1, #14 800559a: 6019 str r1, [r3, #0] hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex); 800559c: 2301 movs r3, #1 800559e: fa03 f202 lsl.w r2, r3, r2 80055a2: 6072 str r2, [r6, #4] hdma->ErrorCode = HAL_DMA_ERROR_TE; 80055a4: 6383 str r3, [r0, #56] ; 0x38 hdma->State = HAL_DMA_STATE_READY; 80055a6: f880 3021 strb.w r3, [r0, #33] ; 0x21 __HAL_UNLOCK(hdma); 80055aa: 2300 movs r3, #0 80055ac: f880 3020 strb.w r3, [r0, #32] if (hdma->XferErrorCallback != NULL) 80055b0: 6b03 ldr r3, [r0, #48] ; 0x30 80055b2: e757 b.n 8005464 } 80055b4: bc70 pop {r4, r5, r6} 80055b6: 4770 bx lr 80055b8: 40020080 .word 0x40020080 80055bc: 40020400 .word 0x40020400 80055c0: 40020008 .word 0x40020008 80055c4: 40020000 .word 0x40020000 080055c8 : * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains * the configuration information for the specified GPIO peripheral. * @retval None */ void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init) { 80055c8: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr} uint32_t position = 0x00u; uint32_t ioposition; uint32_t iocurrent; uint32_t temp; uint32_t config = 0x00u; 80055cc: 2400 movs r4, #0 uint32_t position = 0x00u; 80055ce: 4626 mov r6, r4 /*--------------------- EXTI Mode Configuration ------------------------*/ /* Configure the External Interrupt or event for the current IO */ if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE) { /* Enable AFIO Clock */ __HAL_RCC_AFIO_CLK_ENABLE(); 80055d0: 4f6c ldr r7, [pc, #432] ; (8005784 ) 80055d2: 4b6d ldr r3, [pc, #436] ; (8005788 ) temp = AFIO->EXTICR[position >> 2u]; CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u))); SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u))); 80055d4: f8df e1b8 ldr.w lr, [pc, #440] ; 8005790 switch (GPIO_Init->Mode) 80055d8: f8df c1b8 ldr.w ip, [pc, #440] ; 8005794 while (((GPIO_Init->Pin) >> position) != 0x00u) 80055dc: 680a ldr r2, [r1, #0] 80055de: fa32 f506 lsrs.w r5, r2, r6 80055e2: d102 bne.n 80055ea } } position++; } } 80055e4: b003 add sp, #12 80055e6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc} ioposition = (0x01uL << position); 80055ea: f04f 0801 mov.w r8, #1 80055ee: fa08 f806 lsl.w r8, r8, r6 iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition; 80055f2: ea02 0208 and.w r2, r2, r8 if (iocurrent == ioposition) 80055f6: 4590 cmp r8, r2 80055f8: f040 8084 bne.w 8005704 switch (GPIO_Init->Mode) 80055fc: 684d ldr r5, [r1, #4] 80055fe: 2d12 cmp r5, #18 8005600: f000 80b1 beq.w 8005766 8005604: f200 8087 bhi.w 8005716 8005608: 2d02 cmp r5, #2 800560a: f000 80a9 beq.w 8005760 800560e: d87b bhi.n 8005708 8005610: 2d00 cmp r5, #0 8005612: f000 808c beq.w 800572e 8005616: 2d01 cmp r5, #1 8005618: f000 80a0 beq.w 800575c MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset)); 800561c: f04f 090f mov.w r9, #15 configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH; 8005620: 2aff cmp r2, #255 ; 0xff 8005622: bf93 iteet ls 8005624: 4682 movls sl, r0 8005626: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000 800562a: 3d08 subhi r5, #8 800562c: f8d0 b000 ldrls.w fp, [r0] 8005630: bf92 itee ls 8005632: 00b5 lslls r5, r6, #2 8005634: f8d0 b004 ldrhi.w fp, [r0, #4] 8005638: 00ad lslhi r5, r5, #2 MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset)); 800563a: fa09 f805 lsl.w r8, r9, r5 800563e: ea2b 0808 bic.w r8, fp, r8 8005642: fa04 f505 lsl.w r5, r4, r5 configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH; 8005646: bf88 it hi 8005648: f100 0a04 addhi.w sl, r0, #4 MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset)); 800564c: ea48 0505 orr.w r5, r8, r5 8005650: f8ca 5000 str.w r5, [sl] if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE) 8005654: f8d1 a004 ldr.w sl, [r1, #4] 8005658: f01a 5f80 tst.w sl, #268435456 ; 0x10000000 800565c: d052 beq.n 8005704 __HAL_RCC_AFIO_CLK_ENABLE(); 800565e: 69bd ldr r5, [r7, #24] 8005660: f026 0803 bic.w r8, r6, #3 8005664: f045 0501 orr.w r5, r5, #1 8005668: 61bd str r5, [r7, #24] 800566a: 69bd ldr r5, [r7, #24] 800566c: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000 8005670: f005 0501 and.w r5, r5, #1 8005674: 9501 str r5, [sp, #4] 8005676: f508 3880 add.w r8, r8, #65536 ; 0x10000 CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u))); 800567a: f006 0b03 and.w fp, r6, #3 __HAL_RCC_AFIO_CLK_ENABLE(); 800567e: 9d01 ldr r5, [sp, #4] CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u))); 8005680: ea4f 0b8b mov.w fp, fp, lsl #2 temp = AFIO->EXTICR[position >> 2u]; 8005684: f8d8 5008 ldr.w r5, [r8, #8] CLEAR_BIT(temp, (0x0Fu) << (4u * (position & 0x03u))); 8005688: fa09 f90b lsl.w r9, r9, fp 800568c: ea25 0909 bic.w r9, r5, r9 SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u))); 8005690: 4d3e ldr r5, [pc, #248] ; (800578c ) 8005692: 42a8 cmp r0, r5 8005694: d06c beq.n 8005770 8005696: f505 6580 add.w r5, r5, #1024 ; 0x400 800569a: 42a8 cmp r0, r5 800569c: d06a beq.n 8005774 800569e: f505 6580 add.w r5, r5, #1024 ; 0x400 80056a2: 42a8 cmp r0, r5 80056a4: d068 beq.n 8005778 80056a6: f505 6580 add.w r5, r5, #1024 ; 0x400 80056aa: 42a8 cmp r0, r5 80056ac: d066 beq.n 800577c 80056ae: f505 6580 add.w r5, r5, #1024 ; 0x400 80056b2: 42a8 cmp r0, r5 80056b4: d064 beq.n 8005780 80056b6: 4570 cmp r0, lr 80056b8: bf0c ite eq 80056ba: 2505 moveq r5, #5 80056bc: 2506 movne r5, #6 80056be: fa05 f50b lsl.w r5, r5, fp 80056c2: ea45 0509 orr.w r5, r5, r9 AFIO->EXTICR[position >> 2u] = temp; 80056c6: f8c8 5008 str.w r5, [r8, #8] SET_BIT(EXTI->IMR, iocurrent); 80056ca: 681d ldr r5, [r3, #0] if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT) 80056cc: f41a 3f80 tst.w sl, #65536 ; 0x10000 SET_BIT(EXTI->IMR, iocurrent); 80056d0: bf14 ite ne 80056d2: 4315 orrne r5, r2 CLEAR_BIT(EXTI->IMR, iocurrent); 80056d4: 4395 biceq r5, r2 80056d6: 601d str r5, [r3, #0] SET_BIT(EXTI->EMR, iocurrent); 80056d8: 685d ldr r5, [r3, #4] if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT) 80056da: f41a 3f00 tst.w sl, #131072 ; 0x20000 SET_BIT(EXTI->EMR, iocurrent); 80056de: bf14 ite ne 80056e0: 4315 orrne r5, r2 CLEAR_BIT(EXTI->EMR, iocurrent); 80056e2: 4395 biceq r5, r2 80056e4: 605d str r5, [r3, #4] SET_BIT(EXTI->RTSR, iocurrent); 80056e6: 689d ldr r5, [r3, #8] if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE) 80056e8: f41a 1f80 tst.w sl, #1048576 ; 0x100000 SET_BIT(EXTI->RTSR, iocurrent); 80056ec: bf14 ite ne 80056ee: 4315 orrne r5, r2 CLEAR_BIT(EXTI->RTSR, iocurrent); 80056f0: 4395 biceq r5, r2 80056f2: 609d str r5, [r3, #8] SET_BIT(EXTI->FTSR, iocurrent); 80056f4: 68dd ldr r5, [r3, #12] if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE) 80056f6: f41a 1f00 tst.w sl, #2097152 ; 0x200000 SET_BIT(EXTI->FTSR, iocurrent); 80056fa: bf14 ite ne 80056fc: 432a orrne r2, r5 CLEAR_BIT(EXTI->FTSR, iocurrent); 80056fe: ea25 0202 biceq.w r2, r5, r2 8005702: 60da str r2, [r3, #12] position++; 8005704: 3601 adds r6, #1 8005706: e769 b.n 80055dc switch (GPIO_Init->Mode) 8005708: 2d03 cmp r5, #3 800570a: d025 beq.n 8005758 800570c: 2d11 cmp r5, #17 800570e: d185 bne.n 800561c config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD; 8005710: 68cc ldr r4, [r1, #12] 8005712: 3404 adds r4, #4 break; 8005714: e782 b.n 800561c switch (GPIO_Init->Mode) 8005716: 4565 cmp r5, ip 8005718: d009 beq.n 800572e 800571a: d812 bhi.n 8005742 800571c: f8df 9078 ldr.w r9, [pc, #120] ; 8005798 8005720: 454d cmp r5, r9 8005722: d004 beq.n 800572e 8005724: f509 3980 add.w r9, r9, #65536 ; 0x10000 8005728: 454d cmp r5, r9 800572a: f47f af77 bne.w 800561c if (GPIO_Init->Pull == GPIO_NOPULL) 800572e: 688c ldr r4, [r1, #8] 8005730: b1e4 cbz r4, 800576c else if (GPIO_Init->Pull == GPIO_PULLUP) 8005732: 2c01 cmp r4, #1 GPIOx->BSRR = ioposition; 8005734: bf0c ite eq 8005736: f8c0 8010 streq.w r8, [r0, #16] GPIOx->BRR = ioposition; 800573a: f8c0 8014 strne.w r8, [r0, #20] config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD; 800573e: 2408 movs r4, #8 8005740: e76c b.n 800561c switch (GPIO_Init->Mode) 8005742: f8df 9058 ldr.w r9, [pc, #88] ; 800579c 8005746: 454d cmp r5, r9 8005748: d0f1 beq.n 800572e 800574a: f509 3980 add.w r9, r9, #65536 ; 0x10000 800574e: 454d cmp r5, r9 8005750: d0ed beq.n 800572e 8005752: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000 8005756: e7e7 b.n 8005728 config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG; 8005758: 2400 movs r4, #0 800575a: e75f b.n 800561c config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP; 800575c: 68cc ldr r4, [r1, #12] break; 800575e: e75d b.n 800561c config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP; 8005760: 68cc ldr r4, [r1, #12] 8005762: 3408 adds r4, #8 break; 8005764: e75a b.n 800561c config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD; 8005766: 68cc ldr r4, [r1, #12] 8005768: 340c adds r4, #12 break; 800576a: e757 b.n 800561c config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING; 800576c: 2404 movs r4, #4 800576e: e755 b.n 800561c SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4u * (position & 0x03u))); 8005770: 2500 movs r5, #0 8005772: e7a4 b.n 80056be 8005774: 2501 movs r5, #1 8005776: e7a2 b.n 80056be 8005778: 2502 movs r5, #2 800577a: e7a0 b.n 80056be 800577c: 2503 movs r5, #3 800577e: e79e b.n 80056be 8005780: 2504 movs r5, #4 8005782: e79c b.n 80056be 8005784: 40021000 .word 0x40021000 8005788: 40010400 .word 0x40010400 800578c: 40010800 .word 0x40010800 8005790: 40011c00 .word 0x40011c00 8005794: 10210000 .word 0x10210000 8005798: 10110000 .word 0x10110000 800579c: 10310000 .word 0x10310000 080057a0 : { /* Check the parameters */ assert_param(IS_GPIO_PIN(GPIO_Pin)); assert_param(IS_GPIO_PIN_ACTION(PinState)); if (PinState != GPIO_PIN_RESET) 80057a0: b10a cbz r2, 80057a6 { GPIOx->BSRR = GPIO_Pin; } else { GPIOx->BSRR = (uint32_t)GPIO_Pin << 16u; 80057a2: 6101 str r1, [r0, #16] 80057a4: 4770 bx lr 80057a6: 0409 lsls r1, r1, #16 80057a8: e7fb b.n 80057a2 080057aa : void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin) { /* Check the parameters */ assert_param(IS_GPIO_PIN(GPIO_Pin)); if ((GPIOx->ODR & GPIO_Pin) != 0x00u) 80057aa: 68c3 ldr r3, [r0, #12] 80057ac: 420b tst r3, r1 { GPIOx->BRR = (uint32_t)GPIO_Pin; 80057ae: bf14 ite ne 80057b0: 6141 strne r1, [r0, #20] } else { GPIOx->BSRR = (uint32_t)GPIO_Pin; 80057b2: 6101 streq r1, [r0, #16] 80057b4: 4770 bx lr ... 080057b8 : * supported by this macro. User should request a transition to HSE Off * first and then HSE On or HSE Bypass. * @retval HAL status */ HAL_StatusTypeDef HAL_RCC_OscConfig(RCC_OscInitTypeDef *RCC_OscInitStruct) { 80057b8: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr} uint32_t tickstart; uint32_t pll_config; /* Check Null pointer */ if (RCC_OscInitStruct == NULL) 80057bc: 4605 mov r5, r0 80057be: b908 cbnz r0, 80057c4 else { /* Check if there is a request to disable the PLL used as System clock source */ if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF) { return HAL_ERROR; 80057c0: 2001 movs r0, #1 80057c2: e03c b.n 800583e if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE) 80057c4: 6803 ldr r3, [r0, #0] 80057c6: 07db lsls r3, r3, #31 80057c8: d410 bmi.n 80057ec if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI) 80057ca: 682b ldr r3, [r5, #0] 80057cc: 079f lsls r7, r3, #30 80057ce: d45d bmi.n 800588c if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI) 80057d0: 682b ldr r3, [r5, #0] 80057d2: 0719 lsls r1, r3, #28 80057d4: f100 8094 bmi.w 8005900 if (((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE) 80057d8: 682b ldr r3, [r5, #0] 80057da: 075a lsls r2, r3, #29 80057dc: f100 80be bmi.w 800595c if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE) 80057e0: 69e8 ldr r0, [r5, #28] 80057e2: 2800 cmp r0, #0 80057e4: f040 812c bne.w 8005a40 } } } } return HAL_OK; 80057e8: 2000 movs r0, #0 80057ea: e028 b.n 800583e if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE) 80057ec: 4c8f ldr r4, [pc, #572] ; (8005a2c ) 80057ee: 6863 ldr r3, [r4, #4] 80057f0: f003 030c and.w r3, r3, #12 80057f4: 2b04 cmp r3, #4 80057f6: d007 beq.n 8005808 || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE))) 80057f8: 6863 ldr r3, [r4, #4] 80057fa: f003 030c and.w r3, r3, #12 80057fe: 2b08 cmp r3, #8 8005800: d109 bne.n 8005816 8005802: 6863 ldr r3, [r4, #4] 8005804: 03de lsls r6, r3, #15 8005806: d506 bpl.n 8005816 if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF)) 8005808: 6823 ldr r3, [r4, #0] 800580a: 039c lsls r4, r3, #14 800580c: d5dd bpl.n 80057ca 800580e: 686b ldr r3, [r5, #4] 8005810: 2b00 cmp r3, #0 8005812: d1da bne.n 80057ca 8005814: e7d4 b.n 80057c0 __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState); 8005816: 686b ldr r3, [r5, #4] 8005818: f5b3 3f80 cmp.w r3, #65536 ; 0x10000 800581c: d112 bne.n 8005844 800581e: 6823 ldr r3, [r4, #0] 8005820: f443 3380 orr.w r3, r3, #65536 ; 0x10000 8005824: 6023 str r3, [r4, #0] tickstart = HAL_GetTick(); 8005826: f7ff f9d9 bl 8004bdc 800582a: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET) 800582c: 6823 ldr r3, [r4, #0] 800582e: 0398 lsls r0, r3, #14 8005830: d4cb bmi.n 80057ca if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE) 8005832: f7ff f9d3 bl 8004bdc 8005836: 1b80 subs r0, r0, r6 8005838: 2864 cmp r0, #100 ; 0x64 800583a: d9f7 bls.n 800582c return HAL_TIMEOUT; 800583c: 2003 movs r0, #3 } 800583e: b002 add sp, #8 8005840: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState); 8005844: b99b cbnz r3, 800586e 8005846: 6823 ldr r3, [r4, #0] 8005848: f423 3380 bic.w r3, r3, #65536 ; 0x10000 800584c: 6023 str r3, [r4, #0] 800584e: 6823 ldr r3, [r4, #0] 8005850: f423 2380 bic.w r3, r3, #262144 ; 0x40000 8005854: 6023 str r3, [r4, #0] tickstart = HAL_GetTick(); 8005856: f7ff f9c1 bl 8004bdc 800585a: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) 800585c: 6823 ldr r3, [r4, #0] 800585e: 0399 lsls r1, r3, #14 8005860: d5b3 bpl.n 80057ca if ((HAL_GetTick() - tickstart) > HSE_TIMEOUT_VALUE) 8005862: f7ff f9bb bl 8004bdc 8005866: 1b80 subs r0, r0, r6 8005868: 2864 cmp r0, #100 ; 0x64 800586a: d9f7 bls.n 800585c 800586c: e7e6 b.n 800583c __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState); 800586e: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000 8005872: 6823 ldr r3, [r4, #0] 8005874: d103 bne.n 800587e 8005876: f443 2380 orr.w r3, r3, #262144 ; 0x40000 800587a: 6023 str r3, [r4, #0] 800587c: e7cf b.n 800581e 800587e: f423 3380 bic.w r3, r3, #65536 ; 0x10000 8005882: 6023 str r3, [r4, #0] 8005884: 6823 ldr r3, [r4, #0] 8005886: f423 2380 bic.w r3, r3, #262144 ; 0x40000 800588a: e7cb b.n 8005824 if ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI) 800588c: 4c67 ldr r4, [pc, #412] ; (8005a2c ) 800588e: 6863 ldr r3, [r4, #4] 8005890: f013 0f0c tst.w r3, #12 8005894: d007 beq.n 80058a6 || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2))) 8005896: 6863 ldr r3, [r4, #4] 8005898: f003 030c and.w r3, r3, #12 800589c: 2b08 cmp r3, #8 800589e: d110 bne.n 80058c2 80058a0: 6863 ldr r3, [r4, #4] 80058a2: 03da lsls r2, r3, #15 80058a4: d40d bmi.n 80058c2 if ((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON)) 80058a6: 6823 ldr r3, [r4, #0] 80058a8: 079b lsls r3, r3, #30 80058aa: d502 bpl.n 80058b2 80058ac: 692b ldr r3, [r5, #16] 80058ae: 2b01 cmp r3, #1 80058b0: d186 bne.n 80057c0 __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue); 80058b2: 6823 ldr r3, [r4, #0] 80058b4: 696a ldr r2, [r5, #20] 80058b6: f023 03f8 bic.w r3, r3, #248 ; 0xf8 80058ba: ea43 03c2 orr.w r3, r3, r2, lsl #3 80058be: 6023 str r3, [r4, #0] 80058c0: e786 b.n 80057d0 if (RCC_OscInitStruct->HSIState != RCC_HSI_OFF) 80058c2: 692a ldr r2, [r5, #16] 80058c4: 4b5a ldr r3, [pc, #360] ; (8005a30 ) 80058c6: b16a cbz r2, 80058e4 __HAL_RCC_HSI_ENABLE(); 80058c8: 2201 movs r2, #1 80058ca: 601a str r2, [r3, #0] tickstart = HAL_GetTick(); 80058cc: f7ff f986 bl 8004bdc 80058d0: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET) 80058d2: 6823 ldr r3, [r4, #0] 80058d4: 079f lsls r7, r3, #30 80058d6: d4ec bmi.n 80058b2 if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE) 80058d8: f7ff f980 bl 8004bdc 80058dc: 1b80 subs r0, r0, r6 80058de: 2802 cmp r0, #2 80058e0: d9f7 bls.n 80058d2 80058e2: e7ab b.n 800583c __HAL_RCC_HSI_DISABLE(); 80058e4: 601a str r2, [r3, #0] tickstart = HAL_GetTick(); 80058e6: f7ff f979 bl 8004bdc 80058ea: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) 80058ec: 6823 ldr r3, [r4, #0] 80058ee: 0798 lsls r0, r3, #30 80058f0: f57f af6e bpl.w 80057d0 if ((HAL_GetTick() - tickstart) > HSI_TIMEOUT_VALUE) 80058f4: f7ff f972 bl 8004bdc 80058f8: 1b80 subs r0, r0, r6 80058fa: 2802 cmp r0, #2 80058fc: d9f6 bls.n 80058ec 80058fe: e79d b.n 800583c if (RCC_OscInitStruct->LSIState != RCC_LSI_OFF) 8005900: 69aa ldr r2, [r5, #24] 8005902: 4c4a ldr r4, [pc, #296] ; (8005a2c ) 8005904: 4b4b ldr r3, [pc, #300] ; (8005a34 ) 8005906: b1da cbz r2, 8005940 __HAL_RCC_LSI_ENABLE(); 8005908: 2201 movs r2, #1 800590a: 601a str r2, [r3, #0] tickstart = HAL_GetTick(); 800590c: f7ff f966 bl 8004bdc 8005910: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET) 8005912: 6a63 ldr r3, [r4, #36] ; 0x24 8005914: 079b lsls r3, r3, #30 8005916: d50d bpl.n 8005934 * @param mdelay: specifies the delay time length, in milliseconds. * @retval None */ static void RCC_Delay(uint32_t mdelay) { __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U); 8005918: f44f 52fa mov.w r2, #8000 ; 0x1f40 800591c: 4b46 ldr r3, [pc, #280] ; (8005a38 ) 800591e: 681b ldr r3, [r3, #0] 8005920: fbb3 f3f2 udiv r3, r3, r2 8005924: 9301 str r3, [sp, #4] do { __NOP(); 8005926: bf00 nop } while (Delay --); 8005928: 9b01 ldr r3, [sp, #4] 800592a: 1e5a subs r2, r3, #1 800592c: 9201 str r2, [sp, #4] 800592e: 2b00 cmp r3, #0 8005930: d1f9 bne.n 8005926 8005932: e751 b.n 80057d8 if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE) 8005934: f7ff f952 bl 8004bdc 8005938: 1b80 subs r0, r0, r6 800593a: 2802 cmp r0, #2 800593c: d9e9 bls.n 8005912 800593e: e77d b.n 800583c __HAL_RCC_LSI_DISABLE(); 8005940: 601a str r2, [r3, #0] tickstart = HAL_GetTick(); 8005942: f7ff f94b bl 8004bdc 8005946: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET) 8005948: 6a63 ldr r3, [r4, #36] ; 0x24 800594a: 079f lsls r7, r3, #30 800594c: f57f af44 bpl.w 80057d8 if ((HAL_GetTick() - tickstart) > LSI_TIMEOUT_VALUE) 8005950: f7ff f944 bl 8004bdc 8005954: 1b80 subs r0, r0, r6 8005956: 2802 cmp r0, #2 8005958: d9f6 bls.n 8005948 800595a: e76f b.n 800583c if (__HAL_RCC_PWR_IS_CLK_DISABLED()) 800595c: 4c33 ldr r4, [pc, #204] ; (8005a2c ) 800595e: 69e3 ldr r3, [r4, #28] 8005960: 00d8 lsls r0, r3, #3 8005962: d424 bmi.n 80059ae pwrclkchanged = SET; 8005964: 2701 movs r7, #1 __HAL_RCC_PWR_CLK_ENABLE(); 8005966: 69e3 ldr r3, [r4, #28] 8005968: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000 800596c: 61e3 str r3, [r4, #28] 800596e: 69e3 ldr r3, [r4, #28] 8005970: f003 5380 and.w r3, r3, #268435456 ; 0x10000000 8005974: 9300 str r3, [sp, #0] 8005976: 9b00 ldr r3, [sp, #0] if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP)) 8005978: 4e30 ldr r6, [pc, #192] ; (8005a3c ) 800597a: 6833 ldr r3, [r6, #0] 800597c: 05d9 lsls r1, r3, #23 800597e: d518 bpl.n 80059b2 __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState); 8005980: 68eb ldr r3, [r5, #12] 8005982: 2b01 cmp r3, #1 8005984: d126 bne.n 80059d4 8005986: 6a23 ldr r3, [r4, #32] 8005988: f043 0301 orr.w r3, r3, #1 800598c: 6223 str r3, [r4, #32] tickstart = HAL_GetTick(); 800598e: f7ff f925 bl 8004bdc if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE) 8005992: f241 3688 movw r6, #5000 ; 0x1388 tickstart = HAL_GetTick(); 8005996: 4680 mov r8, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET) 8005998: 6a23 ldr r3, [r4, #32] 800599a: 079b lsls r3, r3, #30 800599c: d53f bpl.n 8005a1e if (pwrclkchanged == SET) 800599e: 2f00 cmp r7, #0 80059a0: f43f af1e beq.w 80057e0 __HAL_RCC_PWR_CLK_DISABLE(); 80059a4: 69e3 ldr r3, [r4, #28] 80059a6: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000 80059aa: 61e3 str r3, [r4, #28] 80059ac: e718 b.n 80057e0 FlagStatus pwrclkchanged = RESET; 80059ae: 2700 movs r7, #0 80059b0: e7e2 b.n 8005978 SET_BIT(PWR->CR, PWR_CR_DBP); 80059b2: 6833 ldr r3, [r6, #0] 80059b4: f443 7380 orr.w r3, r3, #256 ; 0x100 80059b8: 6033 str r3, [r6, #0] tickstart = HAL_GetTick(); 80059ba: f7ff f90f bl 8004bdc 80059be: 4680 mov r8, r0 while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP)) 80059c0: 6833 ldr r3, [r6, #0] 80059c2: 05da lsls r2, r3, #23 80059c4: d4dc bmi.n 8005980 if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE) 80059c6: f7ff f909 bl 8004bdc 80059ca: eba0 0008 sub.w r0, r0, r8 80059ce: 2864 cmp r0, #100 ; 0x64 80059d0: d9f6 bls.n 80059c0 80059d2: e733 b.n 800583c __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState); 80059d4: b9ab cbnz r3, 8005a02 80059d6: 6a23 ldr r3, [r4, #32] if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE) 80059d8: f241 3888 movw r8, #5000 ; 0x1388 __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState); 80059dc: f023 0301 bic.w r3, r3, #1 80059e0: 6223 str r3, [r4, #32] 80059e2: 6a23 ldr r3, [r4, #32] 80059e4: f023 0304 bic.w r3, r3, #4 80059e8: 6223 str r3, [r4, #32] tickstart = HAL_GetTick(); 80059ea: f7ff f8f7 bl 8004bdc 80059ee: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET) 80059f0: 6a23 ldr r3, [r4, #32] 80059f2: 0798 lsls r0, r3, #30 80059f4: d5d3 bpl.n 800599e if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE) 80059f6: f7ff f8f1 bl 8004bdc 80059fa: 1b80 subs r0, r0, r6 80059fc: 4540 cmp r0, r8 80059fe: d9f7 bls.n 80059f0 8005a00: e71c b.n 800583c __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState); 8005a02: 2b05 cmp r3, #5 8005a04: 6a23 ldr r3, [r4, #32] 8005a06: d103 bne.n 8005a10 8005a08: f043 0304 orr.w r3, r3, #4 8005a0c: 6223 str r3, [r4, #32] 8005a0e: e7ba b.n 8005986 8005a10: f023 0301 bic.w r3, r3, #1 8005a14: 6223 str r3, [r4, #32] 8005a16: 6a23 ldr r3, [r4, #32] 8005a18: f023 0304 bic.w r3, r3, #4 8005a1c: e7b6 b.n 800598c if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE) 8005a1e: f7ff f8dd bl 8004bdc 8005a22: eba0 0008 sub.w r0, r0, r8 8005a26: 42b0 cmp r0, r6 8005a28: d9b6 bls.n 8005998 8005a2a: e707 b.n 800583c 8005a2c: 40021000 .word 0x40021000 8005a30: 42420000 .word 0x42420000 8005a34: 42420480 .word 0x42420480 8005a38: 20000208 .word 0x20000208 8005a3c: 40007000 .word 0x40007000 if (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK) 8005a40: 4b2a ldr r3, [pc, #168] ; (8005aec ) 8005a42: 685a ldr r2, [r3, #4] 8005a44: 461c mov r4, r3 8005a46: f002 020c and.w r2, r2, #12 8005a4a: 2a08 cmp r2, #8 8005a4c: d03d beq.n 8005aca 8005a4e: 2300 movs r3, #0 8005a50: 4e27 ldr r6, [pc, #156] ; (8005af0 ) if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON) 8005a52: 2802 cmp r0, #2 __HAL_RCC_PLL_DISABLE(); 8005a54: 6033 str r3, [r6, #0] if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON) 8005a56: d12b bne.n 8005ab0 tickstart = HAL_GetTick(); 8005a58: f7ff f8c0 bl 8004bdc 8005a5c: 4607 mov r7, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET) 8005a5e: 6823 ldr r3, [r4, #0] 8005a60: 0199 lsls r1, r3, #6 8005a62: d41f bmi.n 8005aa4 if (RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE) 8005a64: 6a2b ldr r3, [r5, #32] 8005a66: f5b3 3f80 cmp.w r3, #65536 ; 0x10000 8005a6a: d105 bne.n 8005a78 __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue); 8005a6c: 6862 ldr r2, [r4, #4] 8005a6e: 68a9 ldr r1, [r5, #8] 8005a70: f422 3200 bic.w r2, r2, #131072 ; 0x20000 8005a74: 430a orrs r2, r1 8005a76: 6062 str r2, [r4, #4] __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource, 8005a78: 6a69 ldr r1, [r5, #36] ; 0x24 8005a7a: 6862 ldr r2, [r4, #4] 8005a7c: 430b orrs r3, r1 8005a7e: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000 8005a82: 4313 orrs r3, r2 8005a84: 6063 str r3, [r4, #4] __HAL_RCC_PLL_ENABLE(); 8005a86: 2301 movs r3, #1 8005a88: 6033 str r3, [r6, #0] tickstart = HAL_GetTick(); 8005a8a: f7ff f8a7 bl 8004bdc 8005a8e: 4605 mov r5, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET) 8005a90: 6823 ldr r3, [r4, #0] 8005a92: 019a lsls r2, r3, #6 8005a94: f53f aea8 bmi.w 80057e8 if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE) 8005a98: f7ff f8a0 bl 8004bdc 8005a9c: 1b40 subs r0, r0, r5 8005a9e: 2802 cmp r0, #2 8005aa0: d9f6 bls.n 8005a90 8005aa2: e6cb b.n 800583c if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE) 8005aa4: f7ff f89a bl 8004bdc 8005aa8: 1bc0 subs r0, r0, r7 8005aaa: 2802 cmp r0, #2 8005aac: d9d7 bls.n 8005a5e 8005aae: e6c5 b.n 800583c tickstart = HAL_GetTick(); 8005ab0: f7ff f894 bl 8004bdc 8005ab4: 4605 mov r5, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET) 8005ab6: 6823 ldr r3, [r4, #0] 8005ab8: 019b lsls r3, r3, #6 8005aba: f57f ae95 bpl.w 80057e8 if ((HAL_GetTick() - tickstart) > PLL_TIMEOUT_VALUE) 8005abe: f7ff f88d bl 8004bdc 8005ac2: 1b40 subs r0, r0, r5 8005ac4: 2802 cmp r0, #2 8005ac6: d9f6 bls.n 8005ab6 8005ac8: e6b8 b.n 800583c if ((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_OFF) 8005aca: 2801 cmp r0, #1 8005acc: f43f aeb7 beq.w 800583e pll_config = RCC->CFGR; 8005ad0: 6858 ldr r0, [r3, #4] if ((READ_BIT(pll_config, RCC_CFGR_PLLSRC) != RCC_OscInitStruct->PLL.PLLSource) || 8005ad2: 6a2b ldr r3, [r5, #32] 8005ad4: f400 3280 and.w r2, r0, #65536 ; 0x10000 8005ad8: 429a cmp r2, r3 8005ada: f47f ae71 bne.w 80057c0 8005ade: 6a6b ldr r3, [r5, #36] ; 0x24 (READ_BIT(pll_config, RCC_CFGR_PLLMULL) != RCC_OscInitStruct->PLL.PLLMUL)) 8005ae0: f400 1070 and.w r0, r0, #3932160 ; 0x3c0000 return HAL_ERROR; 8005ae4: 1ac0 subs r0, r0, r3 8005ae6: bf18 it ne 8005ae8: 2001 movne r0, #1 8005aea: e6a8 b.n 800583e 8005aec: 40021000 .word 0x40021000 8005af0: 42420060 .word 0x42420060 08005af4 : { 8005af4: b530 push {r4, r5, lr} const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16}; 8005af6: 4b19 ldr r3, [pc, #100] ; (8005b5c ) { 8005af8: b087 sub sp, #28 const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16}; 8005afa: ac02 add r4, sp, #8 8005afc: f103 0510 add.w r5, r3, #16 8005b00: 4622 mov r2, r4 8005b02: 6818 ldr r0, [r3, #0] 8005b04: 6859 ldr r1, [r3, #4] 8005b06: 3308 adds r3, #8 8005b08: c203 stmia r2!, {r0, r1} 8005b0a: 42ab cmp r3, r5 8005b0c: 4614 mov r4, r2 8005b0e: d1f7 bne.n 8005b00 const uint8_t aPredivFactorTable[2] = {1, 2}; 8005b10: 2301 movs r3, #1 8005b12: f88d 3004 strb.w r3, [sp, #4] 8005b16: 2302 movs r3, #2 tmpreg = RCC->CFGR; 8005b18: 4911 ldr r1, [pc, #68] ; (8005b60 ) const uint8_t aPredivFactorTable[2] = {1, 2}; 8005b1a: f88d 3005 strb.w r3, [sp, #5] tmpreg = RCC->CFGR; 8005b1e: 684b ldr r3, [r1, #4] switch (tmpreg & RCC_CFGR_SWS) 8005b20: f003 020c and.w r2, r3, #12 8005b24: 2a08 cmp r2, #8 8005b26: d117 bne.n 8005b58 pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos]; 8005b28: f3c3 4283 ubfx r2, r3, #18, #4 8005b2c: a806 add r0, sp, #24 8005b2e: 4402 add r2, r0 if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2) 8005b30: 03db lsls r3, r3, #15 pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos]; 8005b32: f812 2c10 ldrb.w r2, [r2, #-16] if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2) 8005b36: d50c bpl.n 8005b52 prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos]; 8005b38: 684b ldr r3, [r1, #4] pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv); 8005b3a: 480a ldr r0, [pc, #40] ; (8005b64 ) prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos]; 8005b3c: f3c3 4340 ubfx r3, r3, #17, #1 pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv); 8005b40: 4350 muls r0, r2 prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos]; 8005b42: aa06 add r2, sp, #24 8005b44: 4413 add r3, r2 8005b46: f813 3c14 ldrb.w r3, [r3, #-20] pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv); 8005b4a: fbb0 f0f3 udiv r0, r0, r3 } 8005b4e: b007 add sp, #28 8005b50: bd30 pop {r4, r5, pc} pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul); 8005b52: 4805 ldr r0, [pc, #20] ; (8005b68 ) 8005b54: 4350 muls r0, r2 8005b56: e7fa b.n 8005b4e sysclockfreq = HSE_VALUE; 8005b58: 4802 ldr r0, [pc, #8] ; (8005b64 ) return sysclockfreq; 8005b5a: e7f8 b.n 8005b4e 8005b5c: 08009e00 .word 0x08009e00 8005b60: 40021000 .word 0x40021000 8005b64: 007a1200 .word 0x007a1200 8005b68: 003d0900 .word 0x003d0900 08005b6c : { 8005b6c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr} 8005b70: 460d mov r5, r1 if (RCC_ClkInitStruct == NULL) 8005b72: 4604 mov r4, r0 8005b74: b910 cbnz r0, 8005b7c return HAL_ERROR; 8005b76: 2001 movs r0, #1 8005b78: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} if (FLatency > __HAL_FLASH_GET_LATENCY()) 8005b7c: 4a45 ldr r2, [pc, #276] ; (8005c94 ) 8005b7e: 6813 ldr r3, [r2, #0] 8005b80: f003 0307 and.w r3, r3, #7 8005b84: 428b cmp r3, r1 8005b86: d329 bcc.n 8005bdc if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK) 8005b88: 6821 ldr r1, [r4, #0] 8005b8a: 078e lsls r6, r1, #30 8005b8c: d431 bmi.n 8005bf2 if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK) 8005b8e: 07ca lsls r2, r1, #31 8005b90: d444 bmi.n 8005c1c if (FLatency < __HAL_FLASH_GET_LATENCY()) 8005b92: 4a40 ldr r2, [pc, #256] ; (8005c94 ) 8005b94: 6813 ldr r3, [r2, #0] 8005b96: f003 0307 and.w r3, r3, #7 8005b9a: 429d cmp r5, r3 8005b9c: d367 bcc.n 8005c6e if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1) 8005b9e: 6822 ldr r2, [r4, #0] 8005ba0: 4d3d ldr r5, [pc, #244] ; (8005c98 ) 8005ba2: f012 0f04 tst.w r2, #4 8005ba6: d16e bne.n 8005c86 if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2) 8005ba8: 0713 lsls r3, r2, #28 8005baa: d506 bpl.n 8005bba MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3)); 8005bac: 686b ldr r3, [r5, #4] 8005bae: 6922 ldr r2, [r4, #16] 8005bb0: f423 5360 bic.w r3, r3, #14336 ; 0x3800 8005bb4: ea43 03c2 orr.w r3, r3, r2, lsl #3 8005bb8: 606b str r3, [r5, #4] SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE) >> RCC_CFGR_HPRE_Pos]; 8005bba: f7ff ff9b bl 8005af4 8005bbe: 686b ldr r3, [r5, #4] 8005bc0: 4a36 ldr r2, [pc, #216] ; (8005c9c ) 8005bc2: f3c3 1303 ubfx r3, r3, #4, #4 8005bc6: 5cd3 ldrb r3, [r2, r3] 8005bc8: 40d8 lsrs r0, r3 8005bca: 4b35 ldr r3, [pc, #212] ; (8005ca0 ) 8005bcc: 6018 str r0, [r3, #0] HAL_InitTick(uwTickPrio); 8005bce: 4b35 ldr r3, [pc, #212] ; (8005ca4 ) 8005bd0: 6818 ldr r0, [r3, #0] 8005bd2: f7fe ffc1 bl 8004b58 return HAL_OK; 8005bd6: 2000 movs r0, #0 8005bd8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} __HAL_FLASH_SET_LATENCY(FLatency); 8005bdc: 6813 ldr r3, [r2, #0] 8005bde: f023 0307 bic.w r3, r3, #7 8005be2: 430b orrs r3, r1 8005be4: 6013 str r3, [r2, #0] if (__HAL_FLASH_GET_LATENCY() != FLatency) 8005be6: 6813 ldr r3, [r2, #0] 8005be8: f003 0307 and.w r3, r3, #7 8005bec: 4299 cmp r1, r3 8005bee: d1c2 bne.n 8005b76 8005bf0: e7ca b.n 8005b88 8005bf2: 4b29 ldr r3, [pc, #164] ; (8005c98 ) if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1) 8005bf4: f011 0f04 tst.w r1, #4 MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16); 8005bf8: bf1e ittt ne 8005bfa: 685a ldrne r2, [r3, #4] 8005bfc: f442 62e0 orrne.w r2, r2, #1792 ; 0x700 8005c00: 605a strne r2, [r3, #4] if (((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2) 8005c02: 0708 lsls r0, r1, #28 MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3)); 8005c04: bf42 ittt mi 8005c06: 685a ldrmi r2, [r3, #4] 8005c08: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800 8005c0c: 605a strmi r2, [r3, #4] MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider); 8005c0e: 685a ldr r2, [r3, #4] 8005c10: 68a0 ldr r0, [r4, #8] 8005c12: f022 02f0 bic.w r2, r2, #240 ; 0xf0 8005c16: 4302 orrs r2, r0 8005c18: 605a str r2, [r3, #4] 8005c1a: e7b8 b.n 8005b8e if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE) 8005c1c: 6862 ldr r2, [r4, #4] 8005c1e: 4e1e ldr r6, [pc, #120] ; (8005c98 ) 8005c20: 2a01 cmp r2, #1 if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET) 8005c22: 6833 ldr r3, [r6, #0] if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE) 8005c24: d11b bne.n 8005c5e if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET) 8005c26: f413 3f00 tst.w r3, #131072 ; 0x20000 if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET) 8005c2a: d0a4 beq.n 8005b76 __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource); 8005c2c: 6873 ldr r3, [r6, #4] if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE) 8005c2e: f241 3888 movw r8, #5000 ; 0x1388 __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource); 8005c32: f023 0303 bic.w r3, r3, #3 8005c36: 4313 orrs r3, r2 8005c38: 6073 str r3, [r6, #4] tickstart = HAL_GetTick(); 8005c3a: f7fe ffcf bl 8004bdc 8005c3e: 4607 mov r7, r0 while (__HAL_RCC_GET_SYSCLK_SOURCE() != (RCC_ClkInitStruct->SYSCLKSource << RCC_CFGR_SWS_Pos)) 8005c40: 6873 ldr r3, [r6, #4] 8005c42: 6862 ldr r2, [r4, #4] 8005c44: f003 030c and.w r3, r3, #12 8005c48: ebb3 0f82 cmp.w r3, r2, lsl #2 8005c4c: d0a1 beq.n 8005b92 if ((HAL_GetTick() - tickstart) > CLOCKSWITCH_TIMEOUT_VALUE) 8005c4e: f7fe ffc5 bl 8004bdc 8005c52: 1bc0 subs r0, r0, r7 8005c54: 4540 cmp r0, r8 8005c56: d9f3 bls.n 8005c40 return HAL_TIMEOUT; 8005c58: 2003 movs r0, #3 } 8005c5a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} else if (RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK) 8005c5e: 2a02 cmp r2, #2 8005c60: d102 bne.n 8005c68 if (__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET) 8005c62: f013 7f00 tst.w r3, #33554432 ; 0x2000000 8005c66: e7e0 b.n 8005c2a if (__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET) 8005c68: f013 0f02 tst.w r3, #2 8005c6c: e7dd b.n 8005c2a __HAL_FLASH_SET_LATENCY(FLatency); 8005c6e: 6813 ldr r3, [r2, #0] 8005c70: f023 0307 bic.w r3, r3, #7 8005c74: 432b orrs r3, r5 8005c76: 6013 str r3, [r2, #0] if (__HAL_FLASH_GET_LATENCY() != FLatency) 8005c78: 6813 ldr r3, [r2, #0] 8005c7a: f003 0307 and.w r3, r3, #7 8005c7e: 429d cmp r5, r3 8005c80: f47f af79 bne.w 8005b76 8005c84: e78b b.n 8005b9e MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider); 8005c86: 686b ldr r3, [r5, #4] 8005c88: 68e1 ldr r1, [r4, #12] 8005c8a: f423 63e0 bic.w r3, r3, #1792 ; 0x700 8005c8e: 430b orrs r3, r1 8005c90: 606b str r3, [r5, #4] 8005c92: e789 b.n 8005ba8 8005c94: 40022000 .word 0x40022000 8005c98: 40021000 .word 0x40021000 8005c9c: 08009edc .word 0x08009edc 8005ca0: 20000208 .word 0x20000208 8005ca4: 20000004 .word 0x20000004 08005ca8 : return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]); 8005ca8: 4b04 ldr r3, [pc, #16] ; (8005cbc ) 8005caa: 4a05 ldr r2, [pc, #20] ; (8005cc0 ) 8005cac: 685b ldr r3, [r3, #4] 8005cae: f3c3 2302 ubfx r3, r3, #8, #3 8005cb2: 5cd3 ldrb r3, [r2, r3] 8005cb4: 4a03 ldr r2, [pc, #12] ; (8005cc4 ) 8005cb6: 6810 ldr r0, [r2, #0] } 8005cb8: 40d8 lsrs r0, r3 8005cba: 4770 bx lr 8005cbc: 40021000 .word 0x40021000 8005cc0: 08009eec .word 0x08009eec 8005cc4: 20000208 .word 0x20000208 08005cc8 : return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]); 8005cc8: 4b04 ldr r3, [pc, #16] ; (8005cdc ) 8005cca: 4a05 ldr r2, [pc, #20] ; (8005ce0 ) 8005ccc: 685b ldr r3, [r3, #4] 8005cce: f3c3 23c2 ubfx r3, r3, #11, #3 8005cd2: 5cd3 ldrb r3, [r2, r3] 8005cd4: 4a03 ldr r2, [pc, #12] ; (8005ce4 ) 8005cd6: 6810 ldr r0, [r2, #0] } 8005cd8: 40d8 lsrs r0, r3 8005cda: 4770 bx lr 8005cdc: 40021000 .word 0x40021000 8005ce0: 08009eec .word 0x08009eec 8005ce4: 20000208 .word 0x20000208 08005ce8 : /* Check the parameters */ assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection)); /*------------------------------- RTC/LCD Configuration ------------------------*/ if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC)) 8005ce8: 6803 ldr r3, [r0, #0] { 8005cea: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr} if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC)) 8005cee: 07d9 lsls r1, r3, #31 { 8005cf0: 4605 mov r5, r0 if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC)) 8005cf2: d520 bpl.n 8005d36 FlagStatus pwrclkchanged = RESET; /* As soon as function is called to change RTC clock source, activation of the power domain is done. */ /* Requires to enable write access to Backup Domain of necessary */ if (__HAL_RCC_PWR_IS_CLK_DISABLED()) 8005cf4: 4c35 ldr r4, [pc, #212] ; (8005dcc ) 8005cf6: 69e3 ldr r3, [r4, #28] 8005cf8: 00da lsls r2, r3, #3 8005cfa: d432 bmi.n 8005d62 { __HAL_RCC_PWR_CLK_ENABLE(); pwrclkchanged = SET; 8005cfc: 2701 movs r7, #1 __HAL_RCC_PWR_CLK_ENABLE(); 8005cfe: 69e3 ldr r3, [r4, #28] 8005d00: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000 8005d04: 61e3 str r3, [r4, #28] 8005d06: 69e3 ldr r3, [r4, #28] 8005d08: f003 5380 and.w r3, r3, #268435456 ; 0x10000000 8005d0c: 9301 str r3, [sp, #4] 8005d0e: 9b01 ldr r3, [sp, #4] } if (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP)) 8005d10: 4e2f ldr r6, [pc, #188] ; (8005dd0 ) 8005d12: 6833 ldr r3, [r6, #0] 8005d14: 05db lsls r3, r3, #23 8005d16: d526 bpl.n 8005d66 } } } /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */ temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL); 8005d18: 6a23 ldr r3, [r4, #32] if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL))) 8005d1a: f413 7340 ands.w r3, r3, #768 ; 0x300 8005d1e: d136 bne.n 8005d8e return HAL_TIMEOUT; } } } } __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection); 8005d20: 6a23 ldr r3, [r4, #32] 8005d22: 686a ldr r2, [r5, #4] 8005d24: f423 7340 bic.w r3, r3, #768 ; 0x300 8005d28: 4313 orrs r3, r2 8005d2a: 6223 str r3, [r4, #32] /* Require to disable power clock if necessary */ if (pwrclkchanged == SET) 8005d2c: b11f cbz r7, 8005d36 { __HAL_RCC_PWR_CLK_DISABLE(); 8005d2e: 69e3 ldr r3, [r4, #28] 8005d30: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000 8005d34: 61e3 str r3, [r4, #28] } } /*------------------------------ ADC clock Configuration ------------------*/ if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC) 8005d36: 6828 ldr r0, [r5, #0] 8005d38: 0783 lsls r3, r0, #30 8005d3a: d506 bpl.n 8005d4a { /* Check the parameters */ assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection)); /* Configure the ADC clock source */ __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection); 8005d3c: 4a23 ldr r2, [pc, #140] ; (8005dcc ) 8005d3e: 68a9 ldr r1, [r5, #8] 8005d40: 6853 ldr r3, [r2, #4] 8005d42: f423 4340 bic.w r3, r3, #49152 ; 0xc000 8005d46: 430b orrs r3, r1 8005d48: 6053 str r3, [r2, #4] #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\ || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\ || defined(STM32F105xC) || defined(STM32F107xC) /*------------------------------ USB clock Configuration ------------------*/ if (((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB) 8005d4a: f010 0010 ands.w r0, r0, #16 8005d4e: d01b beq.n 8005d88 { /* Check the parameters */ assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection)); /* Configure the USB clock source */ __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection); 8005d50: 4a1e ldr r2, [pc, #120] ; (8005dcc ) 8005d52: 6969 ldr r1, [r5, #20] 8005d54: 6853 ldr r3, [r2, #4] } #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */ return HAL_OK; 8005d56: 2000 movs r0, #0 __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection); 8005d58: f423 0380 bic.w r3, r3, #4194304 ; 0x400000 8005d5c: 430b orrs r3, r1 8005d5e: 6053 str r3, [r2, #4] 8005d60: e012 b.n 8005d88 FlagStatus pwrclkchanged = RESET; 8005d62: 2700 movs r7, #0 8005d64: e7d4 b.n 8005d10 SET_BIT(PWR->CR, PWR_CR_DBP); 8005d66: 6833 ldr r3, [r6, #0] 8005d68: f443 7380 orr.w r3, r3, #256 ; 0x100 8005d6c: 6033 str r3, [r6, #0] tickstart = HAL_GetTick(); 8005d6e: f7fe ff35 bl 8004bdc 8005d72: 4680 mov r8, r0 while (HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP)) 8005d74: 6833 ldr r3, [r6, #0] 8005d76: 05d8 lsls r0, r3, #23 8005d78: d4ce bmi.n 8005d18 if ((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE) 8005d7a: f7fe ff2f bl 8004bdc 8005d7e: eba0 0008 sub.w r0, r0, r8 8005d82: 2864 cmp r0, #100 ; 0x64 8005d84: d9f6 bls.n 8005d74 return HAL_TIMEOUT; 8005d86: 2003 movs r0, #3 } 8005d88: b002 add sp, #8 8005d8a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} if ((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL))) 8005d8e: 686a ldr r2, [r5, #4] 8005d90: f402 7240 and.w r2, r2, #768 ; 0x300 8005d94: 4293 cmp r3, r2 8005d96: d0c3 beq.n 8005d20 __HAL_RCC_BACKUPRESET_FORCE(); 8005d98: 2001 movs r0, #1 8005d9a: 4a0e ldr r2, [pc, #56] ; (8005dd4 ) temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL)); 8005d9c: 6a23 ldr r3, [r4, #32] __HAL_RCC_BACKUPRESET_FORCE(); 8005d9e: 6010 str r0, [r2, #0] __HAL_RCC_BACKUPRESET_RELEASE(); 8005da0: 2000 movs r0, #0 temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL)); 8005da2: f423 7140 bic.w r1, r3, #768 ; 0x300 __HAL_RCC_BACKUPRESET_RELEASE(); 8005da6: 6010 str r0, [r2, #0] RCC->BDCR = temp_reg; 8005da8: 6221 str r1, [r4, #32] if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON)) 8005daa: 07d9 lsls r1, r3, #31 8005dac: d5b8 bpl.n 8005d20 tickstart = HAL_GetTick(); 8005dae: f7fe ff15 bl 8004bdc if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE) 8005db2: f241 3888 movw r8, #5000 ; 0x1388 tickstart = HAL_GetTick(); 8005db6: 4606 mov r6, r0 while (__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET) 8005db8: 6a23 ldr r3, [r4, #32] 8005dba: 079a lsls r2, r3, #30 8005dbc: d4b0 bmi.n 8005d20 if ((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE) 8005dbe: f7fe ff0d bl 8004bdc 8005dc2: 1b80 subs r0, r0, r6 8005dc4: 4540 cmp r0, r8 8005dc6: d9f7 bls.n 8005db8 8005dc8: e7dd b.n 8005d86 8005dca: bf00 nop 8005dcc: 40021000 .word 0x40021000 8005dd0: 40007000 .word 0x40007000 8005dd4: 42420440 .word 0x42420440 08005dd8 : /* Check the parameters */ assert_param(IS_TIM_INSTANCE(htim->Instance)); /* Enable the TIM Update interrupt */ __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE); 8005dd8: 6803 ldr r3, [r0, #0] __HAL_TIM_ENABLE(htim); } /* Return function status */ return HAL_OK; } 8005dda: 2000 movs r0, #0 __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE); 8005ddc: 68da ldr r2, [r3, #12] 8005dde: f042 0201 orr.w r2, r2, #1 8005de2: 60da str r2, [r3, #12] tmpsmcr = htim->Instance->SMCR & TIM_SMCR_SMS; 8005de4: 689a ldr r2, [r3, #8] 8005de6: f002 0207 and.w r2, r2, #7 if (!IS_TIM_SLAVEMODE_TRIGGER_ENABLED(tmpsmcr)) 8005dea: 2a06 cmp r2, #6 __HAL_TIM_ENABLE(htim); 8005dec: bf1e ittt ne 8005dee: 681a ldrne r2, [r3, #0] 8005df0: f042 0201 orrne.w r2, r2, #1 8005df4: 601a strne r2, [r3, #0] } 8005df6: 4770 bx lr 08005df8 : 8005df8: 4770 bx lr 08005dfa : 8005dfa: 4770 bx lr 08005dfc : 8005dfc: 4770 bx lr 08005dfe : 8005dfe: 4770 bx lr 08005e00 : * @retval None */ void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim) { /* Capture compare 1 event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET) 8005e00: 6803 ldr r3, [r0, #0] { 8005e02: b510 push {r4, lr} if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET) 8005e04: 691a ldr r2, [r3, #16] { 8005e06: 4604 mov r4, r0 if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET) 8005e08: 0791 lsls r1, r2, #30 8005e0a: d50e bpl.n 8005e2a { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) != RESET) 8005e0c: 68da ldr r2, [r3, #12] 8005e0e: 0792 lsls r2, r2, #30 8005e10: d50b bpl.n 8005e2a { { __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1); 8005e12: f06f 0202 mvn.w r2, #2 8005e16: 611a str r2, [r3, #16] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1; 8005e18: 2201 movs r2, #1 /* Input capture event */ if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U) 8005e1a: 699b ldr r3, [r3, #24] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1; 8005e1c: 7702 strb r2, [r0, #28] if ((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U) 8005e1e: 079b lsls r3, r3, #30 8005e20: d077 beq.n 8005f12 { #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->IC_CaptureCallback(htim); #else HAL_TIM_IC_CaptureCallback(htim); 8005e22: f7ff ffea bl 8005dfa #else HAL_TIM_OC_DelayElapsedCallback(htim); HAL_TIM_PWM_PulseFinishedCallback(htim); #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED; 8005e26: 2300 movs r3, #0 8005e28: 7723 strb r3, [r4, #28] } } } /* Capture compare 2 event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET) 8005e2a: 6823 ldr r3, [r4, #0] 8005e2c: 691a ldr r2, [r3, #16] 8005e2e: 0750 lsls r0, r2, #29 8005e30: d510 bpl.n 8005e54 { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) != RESET) 8005e32: 68da ldr r2, [r3, #12] 8005e34: 0751 lsls r1, r2, #29 8005e36: d50d bpl.n 8005e54 { __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2); 8005e38: f06f 0204 mvn.w r2, #4 8005e3c: 611a str r2, [r3, #16] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2; 8005e3e: 2202 movs r2, #2 /* Input capture event */ if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U) 8005e40: 699b ldr r3, [r3, #24] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2; 8005e42: 7722 strb r2, [r4, #28] if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U) 8005e44: f413 7f40 tst.w r3, #768 ; 0x300 { #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->IC_CaptureCallback(htim); #else HAL_TIM_IC_CaptureCallback(htim); 8005e48: 4620 mov r0, r4 if ((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U) 8005e4a: d068 beq.n 8005f1e HAL_TIM_IC_CaptureCallback(htim); 8005e4c: f7ff ffd5 bl 8005dfa #else HAL_TIM_OC_DelayElapsedCallback(htim); HAL_TIM_PWM_PulseFinishedCallback(htim); #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED; 8005e50: 2300 movs r3, #0 8005e52: 7723 strb r3, [r4, #28] } } /* Capture compare 3 event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET) 8005e54: 6823 ldr r3, [r4, #0] 8005e56: 691a ldr r2, [r3, #16] 8005e58: 0712 lsls r2, r2, #28 8005e5a: d50f bpl.n 8005e7c { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) != RESET) 8005e5c: 68da ldr r2, [r3, #12] 8005e5e: 0710 lsls r0, r2, #28 8005e60: d50c bpl.n 8005e7c { __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3); 8005e62: f06f 0208 mvn.w r2, #8 8005e66: 611a str r2, [r3, #16] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3; 8005e68: 2204 movs r2, #4 /* Input capture event */ if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U) 8005e6a: 69db ldr r3, [r3, #28] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3; 8005e6c: 7722 strb r2, [r4, #28] if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U) 8005e6e: 0799 lsls r1, r3, #30 { #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->IC_CaptureCallback(htim); #else HAL_TIM_IC_CaptureCallback(htim); 8005e70: 4620 mov r0, r4 if ((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U) 8005e72: d05a beq.n 8005f2a HAL_TIM_IC_CaptureCallback(htim); 8005e74: f7ff ffc1 bl 8005dfa #else HAL_TIM_OC_DelayElapsedCallback(htim); HAL_TIM_PWM_PulseFinishedCallback(htim); #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED; 8005e78: 2300 movs r3, #0 8005e7a: 7723 strb r3, [r4, #28] } } /* Capture compare 4 event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET) 8005e7c: 6823 ldr r3, [r4, #0] 8005e7e: 691a ldr r2, [r3, #16] 8005e80: 06d2 lsls r2, r2, #27 8005e82: d510 bpl.n 8005ea6 { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) != RESET) 8005e84: 68da ldr r2, [r3, #12] 8005e86: 06d0 lsls r0, r2, #27 8005e88: d50d bpl.n 8005ea6 { __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4); 8005e8a: f06f 0210 mvn.w r2, #16 8005e8e: 611a str r2, [r3, #16] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4; 8005e90: 2208 movs r2, #8 /* Input capture event */ if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U) 8005e92: 69db ldr r3, [r3, #28] htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4; 8005e94: 7722 strb r2, [r4, #28] if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U) 8005e96: f413 7f40 tst.w r3, #768 ; 0x300 { #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->IC_CaptureCallback(htim); #else HAL_TIM_IC_CaptureCallback(htim); 8005e9a: 4620 mov r0, r4 if ((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U) 8005e9c: d04b beq.n 8005f36 HAL_TIM_IC_CaptureCallback(htim); 8005e9e: f7ff ffac bl 8005dfa #else HAL_TIM_OC_DelayElapsedCallback(htim); HAL_TIM_PWM_PulseFinishedCallback(htim); #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED; 8005ea2: 2300 movs r3, #0 8005ea4: 7723 strb r3, [r4, #28] } } /* TIM Update event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET) 8005ea6: 6823 ldr r3, [r4, #0] 8005ea8: 691a ldr r2, [r3, #16] 8005eaa: 07d1 lsls r1, r2, #31 8005eac: d508 bpl.n 8005ec0 { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) != RESET) 8005eae: 68da ldr r2, [r3, #12] 8005eb0: 07d2 lsls r2, r2, #31 8005eb2: d505 bpl.n 8005ec0 { __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE); 8005eb4: f06f 0201 mvn.w r2, #1 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->PeriodElapsedCallback(htim); #else HAL_TIM_PeriodElapsedCallback(htim); 8005eb8: 4620 mov r0, r4 __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE); 8005eba: 611a str r2, [r3, #16] HAL_TIM_PeriodElapsedCallback(htim); 8005ebc: f000 fc58 bl 8006770 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } } /* TIM Break input event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET) 8005ec0: 6823 ldr r3, [r4, #0] 8005ec2: 691a ldr r2, [r3, #16] 8005ec4: 0610 lsls r0, r2, #24 8005ec6: d508 bpl.n 8005eda { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) != RESET) 8005ec8: 68da ldr r2, [r3, #12] 8005eca: 0611 lsls r1, r2, #24 8005ecc: d505 bpl.n 8005eda { __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK); 8005ece: f06f 0280 mvn.w r2, #128 ; 0x80 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->BreakCallback(htim); #else HAL_TIMEx_BreakCallback(htim); 8005ed2: 4620 mov r0, r4 __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK); 8005ed4: 611a str r2, [r3, #16] HAL_TIMEx_BreakCallback(htim); 8005ed6: f000 f8ba bl 800604e #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } } /* TIM Trigger detection event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET) 8005eda: 6823 ldr r3, [r4, #0] 8005edc: 691a ldr r2, [r3, #16] 8005ede: 0652 lsls r2, r2, #25 8005ee0: d508 bpl.n 8005ef4 { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) != RESET) 8005ee2: 68da ldr r2, [r3, #12] 8005ee4: 0650 lsls r0, r2, #25 8005ee6: d505 bpl.n 8005ef4 { __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER); 8005ee8: f06f 0240 mvn.w r2, #64 ; 0x40 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->TriggerCallback(htim); #else HAL_TIM_TriggerCallback(htim); 8005eec: 4620 mov r0, r4 __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER); 8005eee: 611a str r2, [r3, #16] HAL_TIM_TriggerCallback(htim); 8005ef0: f7ff ff85 bl 8005dfe #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } } /* TIM commutation event */ if (__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET) 8005ef4: 6823 ldr r3, [r4, #0] 8005ef6: 691a ldr r2, [r3, #16] 8005ef8: 0691 lsls r1, r2, #26 8005efa: d522 bpl.n 8005f42 { if (__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) != RESET) 8005efc: 68da ldr r2, [r3, #12] 8005efe: 0692 lsls r2, r2, #26 8005f00: d51f bpl.n 8005f42 { __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM); 8005f02: f06f 0220 mvn.w r2, #32 #if (USE_HAL_TIM_REGISTER_CALLBACKS == 1) htim->CommutationCallback(htim); #else HAL_TIMEx_CommutCallback(htim); 8005f06: 4620 mov r0, r4 #endif /* USE_HAL_TIM_REGISTER_CALLBACKS */ } } } 8005f08: e8bd 4010 ldmia.w sp!, {r4, lr} __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM); 8005f0c: 611a str r2, [r3, #16] HAL_TIMEx_CommutCallback(htim); 8005f0e: f000 b89d b.w 800604c HAL_TIM_OC_DelayElapsedCallback(htim); 8005f12: f7ff ff71 bl 8005df8 HAL_TIM_PWM_PulseFinishedCallback(htim); 8005f16: 4620 mov r0, r4 8005f18: f7ff ff70 bl 8005dfc 8005f1c: e783 b.n 8005e26 HAL_TIM_OC_DelayElapsedCallback(htim); 8005f1e: f7ff ff6b bl 8005df8 HAL_TIM_PWM_PulseFinishedCallback(htim); 8005f22: 4620 mov r0, r4 8005f24: f7ff ff6a bl 8005dfc 8005f28: e792 b.n 8005e50 HAL_TIM_OC_DelayElapsedCallback(htim); 8005f2a: f7ff ff65 bl 8005df8 HAL_TIM_PWM_PulseFinishedCallback(htim); 8005f2e: 4620 mov r0, r4 8005f30: f7ff ff64 bl 8005dfc 8005f34: e7a0 b.n 8005e78 HAL_TIM_OC_DelayElapsedCallback(htim); 8005f36: f7ff ff5f bl 8005df8 HAL_TIM_PWM_PulseFinishedCallback(htim); 8005f3a: 4620 mov r0, r4 8005f3c: f7ff ff5e bl 8005dfc 8005f40: e7af b.n 8005ea2 8005f42: bd10 pop {r4, pc} 08005f44 : { uint32_t tmpcr1; tmpcr1 = TIMx->CR1; /* Set TIM Time Base Unit parameters ---------------------------------------*/ if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx)) 8005f44: 4a24 ldr r2, [pc, #144] ; (8005fd8 ) tmpcr1 = TIMx->CR1; 8005f46: 6803 ldr r3, [r0, #0] if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx)) 8005f48: 4290 cmp r0, r2 8005f4a: d012 beq.n 8005f72 8005f4c: f502 6200 add.w r2, r2, #2048 ; 0x800 8005f50: 4290 cmp r0, r2 8005f52: d00e beq.n 8005f72 8005f54: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000 8005f58: d00b beq.n 8005f72 8005f5a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000 8005f5e: 4290 cmp r0, r2 8005f60: d007 beq.n 8005f72 8005f62: f502 6280 add.w r2, r2, #1024 ; 0x400 8005f66: 4290 cmp r0, r2 8005f68: d003 beq.n 8005f72 8005f6a: f502 6280 add.w r2, r2, #1024 ; 0x400 8005f6e: 4290 cmp r0, r2 8005f70: d11d bne.n 8005fae { /* Select the Counter Mode */ tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS); tmpcr1 |= Structure->CounterMode; 8005f72: 684a ldr r2, [r1, #4] tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS); 8005f74: f023 0370 bic.w r3, r3, #112 ; 0x70 tmpcr1 |= Structure->CounterMode; 8005f78: 4313 orrs r3, r2 } if (IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx)) 8005f7a: 4a17 ldr r2, [pc, #92] ; (8005fd8 ) 8005f7c: 4290 cmp r0, r2 8005f7e: d012 beq.n 8005fa6 8005f80: f502 6200 add.w r2, r2, #2048 ; 0x800 8005f84: 4290 cmp r0, r2 8005f86: d00e beq.n 8005fa6 8005f88: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000 8005f8c: d00b beq.n 8005fa6 8005f8e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000 8005f92: 4290 cmp r0, r2 8005f94: d007 beq.n 8005fa6 8005f96: f502 6280 add.w r2, r2, #1024 ; 0x400 8005f9a: 4290 cmp r0, r2 8005f9c: d003 beq.n 8005fa6 8005f9e: f502 6280 add.w r2, r2, #1024 ; 0x400 8005fa2: 4290 cmp r0, r2 8005fa4: d103 bne.n 8005fae { /* Set the clock division */ tmpcr1 &= ~TIM_CR1_CKD; tmpcr1 |= (uint32_t)Structure->ClockDivision; 8005fa6: 68ca ldr r2, [r1, #12] tmpcr1 &= ~TIM_CR1_CKD; 8005fa8: f423 7340 bic.w r3, r3, #768 ; 0x300 tmpcr1 |= (uint32_t)Structure->ClockDivision; 8005fac: 4313 orrs r3, r2 } /* Set the auto-reload preload */ MODIFY_REG(tmpcr1, TIM_CR1_ARPE, Structure->AutoReloadPreload); 8005fae: 694a ldr r2, [r1, #20] 8005fb0: f023 0380 bic.w r3, r3, #128 ; 0x80 8005fb4: 4313 orrs r3, r2 TIMx->CR1 = tmpcr1; 8005fb6: 6003 str r3, [r0, #0] /* Set the Autoreload value */ TIMx->ARR = (uint32_t)Structure->Period ; 8005fb8: 688b ldr r3, [r1, #8] 8005fba: 62c3 str r3, [r0, #44] ; 0x2c /* Set the Prescaler value */ TIMx->PSC = Structure->Prescaler; 8005fbc: 680b ldr r3, [r1, #0] 8005fbe: 6283 str r3, [r0, #40] ; 0x28 if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx)) 8005fc0: 4b05 ldr r3, [pc, #20] ; (8005fd8 ) 8005fc2: 4298 cmp r0, r3 8005fc4: d003 beq.n 8005fce 8005fc6: f503 6300 add.w r3, r3, #2048 ; 0x800 8005fca: 4298 cmp r0, r3 8005fcc: d101 bne.n 8005fd2 { /* Set the Repetition Counter value */ TIMx->RCR = Structure->RepetitionCounter; 8005fce: 690b ldr r3, [r1, #16] 8005fd0: 6303 str r3, [r0, #48] ; 0x30 } /* Generate an update event to reload the Prescaler and the repetition counter (only for advanced timer) value immediately */ TIMx->EGR = TIM_EGR_UG; 8005fd2: 2301 movs r3, #1 8005fd4: 6143 str r3, [r0, #20] 8005fd6: 4770 bx lr 8005fd8: 40012c00 .word 0x40012c00 08005fdc : { 8005fdc: b510 push {r4, lr} if (htim == NULL) 8005fde: 4604 mov r4, r0 8005fe0: b1a0 cbz r0, 800600c if (htim->State == HAL_TIM_STATE_RESET) 8005fe2: f890 303d ldrb.w r3, [r0, #61] ; 0x3d 8005fe6: f003 02ff and.w r2, r3, #255 ; 0xff 8005fea: b91b cbnz r3, 8005ff4 htim->Lock = HAL_UNLOCKED; 8005fec: f880 203c strb.w r2, [r0, #60] ; 0x3c HAL_TIM_Base_MspInit(htim); 8005ff0: f000 feec bl 8006dcc htim->State = HAL_TIM_STATE_BUSY; 8005ff4: 2302 movs r3, #2 TIM_Base_SetConfig(htim->Instance, &htim->Init); 8005ff6: 6820 ldr r0, [r4, #0] htim->State = HAL_TIM_STATE_BUSY; 8005ff8: f884 303d strb.w r3, [r4, #61] ; 0x3d TIM_Base_SetConfig(htim->Instance, &htim->Init); 8005ffc: 1d21 adds r1, r4, #4 8005ffe: f7ff ffa1 bl 8005f44 htim->State = HAL_TIM_STATE_READY; 8006002: 2301 movs r3, #1 return HAL_OK; 8006004: 2000 movs r0, #0 htim->State = HAL_TIM_STATE_READY; 8006006: f884 303d strb.w r3, [r4, #61] ; 0x3d return HAL_OK; 800600a: bd10 pop {r4, pc} return HAL_ERROR; 800600c: 2001 movs r0, #1 } 800600e: bd10 pop {r4, pc} 08006010 : assert_param(IS_TIM_SYNCHRO_INSTANCE(htim->Instance)); assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger)); assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode)); /* Check input state */ __HAL_LOCK(htim); 8006010: f890 303c ldrb.w r3, [r0, #60] ; 0x3c { 8006014: b530 push {r4, r5, lr} __HAL_LOCK(htim); 8006016: 2b01 cmp r3, #1 8006018: f04f 0302 mov.w r3, #2 800601c: d014 beq.n 8006048 /* Change the handler state */ htim->State = HAL_TIM_STATE_BUSY; /* Get the TIMx CR2 register value */ tmpcr2 = htim->Instance->CR2; 800601e: 6804 ldr r4, [r0, #0] htim->State = HAL_TIM_STATE_BUSY; 8006020: f880 303d strb.w r3, [r0, #61] ; 0x3d tmpcr2 = htim->Instance->CR2; 8006024: 6862 ldr r2, [r4, #4] /* Get the TIMx SMCR register value */ tmpsmcr = htim->Instance->SMCR; 8006026: 68a3 ldr r3, [r4, #8] /* Reset the MMS Bits */ tmpcr2 &= ~TIM_CR2_MMS; /* Select the TRGO source */ tmpcr2 |= sMasterConfig->MasterOutputTrigger; 8006028: 680d ldr r5, [r1, #0] /* Reset the MSM Bit */ tmpsmcr &= ~TIM_SMCR_MSM; /* Set master mode */ tmpsmcr |= sMasterConfig->MasterSlaveMode; 800602a: 6849 ldr r1, [r1, #4] tmpcr2 &= ~TIM_CR2_MMS; 800602c: f022 0270 bic.w r2, r2, #112 ; 0x70 tmpsmcr &= ~TIM_SMCR_MSM; 8006030: f023 0380 bic.w r3, r3, #128 ; 0x80 tmpsmcr |= sMasterConfig->MasterSlaveMode; 8006034: 430b orrs r3, r1 tmpcr2 |= sMasterConfig->MasterOutputTrigger; 8006036: 432a orrs r2, r5 /* Update TIMx CR2 */ htim->Instance->CR2 = tmpcr2; 8006038: 6062 str r2, [r4, #4] /* Update TIMx SMCR */ htim->Instance->SMCR = tmpsmcr; 800603a: 60a3 str r3, [r4, #8] /* Change the htim state */ htim->State = HAL_TIM_STATE_READY; 800603c: 2301 movs r3, #1 800603e: f880 303d strb.w r3, [r0, #61] ; 0x3d __HAL_UNLOCK(htim); 8006042: 2300 movs r3, #0 8006044: f880 303c strb.w r3, [r0, #60] ; 0x3c __HAL_LOCK(htim); 8006048: 4618 mov r0, r3 return HAL_OK; } 800604a: bd30 pop {r4, r5, pc} 0800604c : 800604c: 4770 bx lr 0800604e : * @brief Hall Break detection callback in non-blocking mode * @param htim TIM handle * @retval None */ __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim) { 800604e: 4770 bx lr 08006050 : * @retval None */ static void UART_EndRxTransfer(UART_HandleTypeDef *huart) { /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */ CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE)); 8006050: 6803 ldr r3, [r0, #0] 8006052: 68da ldr r2, [r3, #12] 8006054: f422 7290 bic.w r2, r2, #288 ; 0x120 8006058: 60da str r2, [r3, #12] CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE); 800605a: 695a ldr r2, [r3, #20] 800605c: f022 0201 bic.w r2, r2, #1 8006060: 615a str r2, [r3, #20] /* At end of Rx process, restore huart->RxState to Ready */ huart->RxState = HAL_UART_STATE_READY; 8006062: 2320 movs r3, #32 8006064: f880 303a strb.w r3, [r0, #58] ; 0x3a 8006068: 4770 bx lr ... 0800606c : * @param huart Pointer to a UART_HandleTypeDef structure that contains * the configuration information for the specified UART module. * @retval None */ static void UART_SetConfig(UART_HandleTypeDef *huart) { 800606c: b538 push {r3, r4, r5, lr} 800606e: 4605 mov r5, r0 assert_param(IS_UART_MODE(huart->Init.Mode)); /*-------------------------- USART CR2 Configuration -----------------------*/ /* Configure the UART Stop Bits: Set STOP[13:12] bits according to huart->Init.StopBits value */ MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits); 8006070: 6803 ldr r3, [r0, #0] 8006072: 68c1 ldr r1, [r0, #12] 8006074: 691a ldr r2, [r3, #16] 8006076: 2419 movs r4, #25 8006078: f422 5240 bic.w r2, r2, #12288 ; 0x3000 800607c: 430a orrs r2, r1 800607e: 611a str r2, [r3, #16] tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling; MODIFY_REG(huart->Instance->CR1, (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8), tmpreg); #else tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode; 8006080: 6882 ldr r2, [r0, #8] 8006082: 6900 ldr r0, [r0, #16] MODIFY_REG(huart->Instance->CR1, 8006084: 68d9 ldr r1, [r3, #12] tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode; 8006086: 4302 orrs r2, r0 8006088: 6968 ldr r0, [r5, #20] MODIFY_REG(huart->Instance->CR1, 800608a: f421 51b0 bic.w r1, r1, #5632 ; 0x1600 800608e: f021 010c bic.w r1, r1, #12 tmpreg = (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode; 8006092: 4302 orrs r2, r0 MODIFY_REG(huart->Instance->CR1, 8006094: 430a orrs r2, r1 8006096: 60da str r2, [r3, #12] tmpreg); #endif /* USART_CR1_OVER8 */ /*-------------------------- USART CR3 Configuration -----------------------*/ /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */ MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl); 8006098: 695a ldr r2, [r3, #20] 800609a: 69a9 ldr r1, [r5, #24] 800609c: f422 7240 bic.w r2, r2, #768 ; 0x300 80060a0: 430a orrs r2, r1 80060a2: 615a str r2, [r3, #20] huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate); } } #else /*-------------------------- USART BRR Configuration ---------------------*/ if(huart->Instance == USART1) 80060a4: 4a0d ldr r2, [pc, #52] ; (80060dc ) 80060a6: 4293 cmp r3, r2 80060a8: d114 bne.n 80060d4 { pclk = HAL_RCC_GetPCLK2Freq(); 80060aa: f7ff fe0d bl 8005cc8 huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate); } else { pclk = HAL_RCC_GetPCLK1Freq(); huart->Instance->BRR = UART_BRR_SAMPLING16(pclk, huart->Init.BaudRate); 80060ae: 4360 muls r0, r4 80060b0: 686c ldr r4, [r5, #4] 80060b2: 2264 movs r2, #100 ; 0x64 80060b4: 00a4 lsls r4, r4, #2 80060b6: fbb0 f0f4 udiv r0, r0, r4 80060ba: fbb0 f4f2 udiv r4, r0, r2 80060be: fb02 0314 mls r3, r2, r4, r0 80060c2: 011b lsls r3, r3, #4 80060c4: 3332 adds r3, #50 ; 0x32 80060c6: fbb3 f3f2 udiv r3, r3, r2 80060ca: 6829 ldr r1, [r5, #0] 80060cc: eb03 1304 add.w r3, r3, r4, lsl #4 80060d0: 608b str r3, [r1, #8] 80060d2: bd38 pop {r3, r4, r5, pc} pclk = HAL_RCC_GetPCLK1Freq(); 80060d4: f7ff fde8 bl 8005ca8 80060d8: e7e9 b.n 80060ae 80060da: bf00 nop 80060dc: 40013800 .word 0x40013800 080060e0 : static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout) 80060e0: b5f8 push {r3, r4, r5, r6, r7, lr} 80060e2: 4604 mov r4, r0 80060e4: 460e mov r6, r1 80060e6: 4617 mov r7, r2 80060e8: 461d mov r5, r3 while ((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status) 80060ea: 6821 ldr r1, [r4, #0] 80060ec: 680b ldr r3, [r1, #0] 80060ee: ea36 0303 bics.w r3, r6, r3 80060f2: d101 bne.n 80060f8 return HAL_OK; 80060f4: 2000 movs r0, #0 } 80060f6: bdf8 pop {r3, r4, r5, r6, r7, pc} if (Timeout != HAL_MAX_DELAY) 80060f8: 1c6b adds r3, r5, #1 80060fa: d0f7 beq.n 80060ec if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout)) 80060fc: b995 cbnz r5, 8006124 CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE)); 80060fe: 6823 ldr r3, [r4, #0] __HAL_UNLOCK(huart); 8006100: 2003 movs r0, #3 CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE)); 8006102: 68da ldr r2, [r3, #12] 8006104: f422 72d0 bic.w r2, r2, #416 ; 0x1a0 8006108: 60da str r2, [r3, #12] CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE); 800610a: 695a ldr r2, [r3, #20] 800610c: f022 0201 bic.w r2, r2, #1 8006110: 615a str r2, [r3, #20] huart->gState = HAL_UART_STATE_READY; 8006112: 2320 movs r3, #32 8006114: f884 3039 strb.w r3, [r4, #57] ; 0x39 huart->RxState = HAL_UART_STATE_READY; 8006118: f884 303a strb.w r3, [r4, #58] ; 0x3a __HAL_UNLOCK(huart); 800611c: 2300 movs r3, #0 800611e: f884 3038 strb.w r3, [r4, #56] ; 0x38 8006122: bdf8 pop {r3, r4, r5, r6, r7, pc} if ((Timeout == 0U) || ((HAL_GetTick() - Tickstart) > Timeout)) 8006124: f7fe fd5a bl 8004bdc 8006128: 1bc0 subs r0, r0, r7 800612a: 4285 cmp r5, r0 800612c: d2dd bcs.n 80060ea 800612e: e7e6 b.n 80060fe 08006130 : { 8006130: b510 push {r4, lr} if (huart == NULL) 8006132: 4604 mov r4, r0 8006134: b340 cbz r0, 8006188 if (huart->gState == HAL_UART_STATE_RESET) 8006136: f890 3039 ldrb.w r3, [r0, #57] ; 0x39 800613a: f003 02ff and.w r2, r3, #255 ; 0xff 800613e: b91b cbnz r3, 8006148 huart->Lock = HAL_UNLOCKED; 8006140: f880 2038 strb.w r2, [r0, #56] ; 0x38 HAL_UART_MspInit(huart); 8006144: f000 fe56 bl 8006df4 huart->gState = HAL_UART_STATE_BUSY; 8006148: 2324 movs r3, #36 ; 0x24 __HAL_UART_DISABLE(huart); 800614a: 6822 ldr r2, [r4, #0] huart->gState = HAL_UART_STATE_BUSY; 800614c: f884 3039 strb.w r3, [r4, #57] ; 0x39 __HAL_UART_DISABLE(huart); 8006150: 68d3 ldr r3, [r2, #12] UART_SetConfig(huart); 8006152: 4620 mov r0, r4 __HAL_UART_DISABLE(huart); 8006154: f423 5300 bic.w r3, r3, #8192 ; 0x2000 8006158: 60d3 str r3, [r2, #12] UART_SetConfig(huart); 800615a: f7ff ff87 bl 800606c CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN)); 800615e: 6823 ldr r3, [r4, #0] huart->ErrorCode = HAL_UART_ERROR_NONE; 8006160: 2000 movs r0, #0 CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN)); 8006162: 691a ldr r2, [r3, #16] 8006164: f422 4290 bic.w r2, r2, #18432 ; 0x4800 8006168: 611a str r2, [r3, #16] CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN)); 800616a: 695a ldr r2, [r3, #20] 800616c: f022 022a bic.w r2, r2, #42 ; 0x2a 8006170: 615a str r2, [r3, #20] __HAL_UART_ENABLE(huart); 8006172: 68da ldr r2, [r3, #12] 8006174: f442 5200 orr.w r2, r2, #8192 ; 0x2000 8006178: 60da str r2, [r3, #12] huart->gState = HAL_UART_STATE_READY; 800617a: 2320 movs r3, #32 huart->ErrorCode = HAL_UART_ERROR_NONE; 800617c: 63e0 str r0, [r4, #60] ; 0x3c huart->gState = HAL_UART_STATE_READY; 800617e: f884 3039 strb.w r3, [r4, #57] ; 0x39 huart->RxState = HAL_UART_STATE_READY; 8006182: f884 303a strb.w r3, [r4, #58] ; 0x3a return HAL_OK; 8006186: bd10 pop {r4, pc} return HAL_ERROR; 8006188: 2001 movs r0, #1 } 800618a: bd10 pop {r4, pc} 0800618c : { 800618c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr} 8006190: 461f mov r7, r3 if (huart->gState == HAL_UART_STATE_READY) 8006192: f890 3039 ldrb.w r3, [r0, #57] ; 0x39 { 8006196: 4604 mov r4, r0 if (huart->gState == HAL_UART_STATE_READY) 8006198: 2b20 cmp r3, #32 { 800619a: 460d mov r5, r1 800619c: 4690 mov r8, r2 if (huart->gState == HAL_UART_STATE_READY) 800619e: d14e bne.n 800623e if ((pData == NULL) || (Size == 0U)) 80061a0: 2900 cmp r1, #0 80061a2: d049 beq.n 8006238 80061a4: 2a00 cmp r2, #0 80061a6: d047 beq.n 8006238 __HAL_LOCK(huart); 80061a8: f890 3038 ldrb.w r3, [r0, #56] ; 0x38 80061ac: 2b01 cmp r3, #1 80061ae: d046 beq.n 800623e 80061b0: 2301 movs r3, #1 80061b2: f880 3038 strb.w r3, [r0, #56] ; 0x38 huart->ErrorCode = HAL_UART_ERROR_NONE; 80061b6: 2300 movs r3, #0 80061b8: 63c3 str r3, [r0, #60] ; 0x3c huart->gState = HAL_UART_STATE_BUSY_TX; 80061ba: 2321 movs r3, #33 ; 0x21 80061bc: f880 3039 strb.w r3, [r0, #57] ; 0x39 tickstart = HAL_GetTick(); 80061c0: f7fe fd0c bl 8004bdc 80061c4: 4606 mov r6, r0 huart->TxXferSize = Size; 80061c6: f8a4 8024 strh.w r8, [r4, #36] ; 0x24 huart->TxXferCount = Size; 80061ca: f8a4 8026 strh.w r8, [r4, #38] ; 0x26 while (huart->TxXferCount > 0U) 80061ce: 8ce3 ldrh r3, [r4, #38] ; 0x26 80061d0: b29b uxth r3, r3 80061d2: b96b cbnz r3, 80061f0 if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK) 80061d4: 463b mov r3, r7 80061d6: 4632 mov r2, r6 80061d8: 2140 movs r1, #64 ; 0x40 80061da: 4620 mov r0, r4 80061dc: f7ff ff80 bl 80060e0 80061e0: b9a8 cbnz r0, 800620e huart->gState = HAL_UART_STATE_READY; 80061e2: 2320 movs r3, #32 __HAL_UNLOCK(huart); 80061e4: f884 0038 strb.w r0, [r4, #56] ; 0x38 huart->gState = HAL_UART_STATE_READY; 80061e8: f884 3039 strb.w r3, [r4, #57] ; 0x39 return HAL_OK; 80061ec: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} huart->TxXferCount--; 80061f0: 8ce3 ldrh r3, [r4, #38] ; 0x26 if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK) 80061f2: 4632 mov r2, r6 huart->TxXferCount--; 80061f4: 3b01 subs r3, #1 80061f6: b29b uxth r3, r3 80061f8: 84e3 strh r3, [r4, #38] ; 0x26 if (huart->Init.WordLength == UART_WORDLENGTH_9B) 80061fa: 68a3 ldr r3, [r4, #8] if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK) 80061fc: 2180 movs r1, #128 ; 0x80 if (huart->Init.WordLength == UART_WORDLENGTH_9B) 80061fe: f5b3 5f80 cmp.w r3, #4096 ; 0x1000 if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK) 8006202: 4620 mov r0, r4 8006204: 463b mov r3, r7 if (huart->Init.WordLength == UART_WORDLENGTH_9B) 8006206: d10e bne.n 8006226 if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK) 8006208: f7ff ff6a bl 80060e0 800620c: b110 cbz r0, 8006214 return HAL_TIMEOUT; 800620e: 2003 movs r0, #3 8006210: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} huart->Instance->DR = (*tmp & (uint16_t)0x01FF); 8006214: 882b ldrh r3, [r5, #0] 8006216: 6822 ldr r2, [r4, #0] 8006218: f3c3 0308 ubfx r3, r3, #0, #9 800621c: 6053 str r3, [r2, #4] if (huart->Init.Parity == UART_PARITY_NONE) 800621e: 6923 ldr r3, [r4, #16] 8006220: b943 cbnz r3, 8006234 pData += 2U; 8006222: 3502 adds r5, #2 8006224: e7d3 b.n 80061ce if (UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK) 8006226: f7ff ff5b bl 80060e0 800622a: 2800 cmp r0, #0 800622c: d1ef bne.n 800620e huart->Instance->DR = (*pData++ & (uint8_t)0xFF); 800622e: 6823 ldr r3, [r4, #0] 8006230: 782a ldrb r2, [r5, #0] 8006232: 605a str r2, [r3, #4] 8006234: 3501 adds r5, #1 8006236: e7ca b.n 80061ce return HAL_ERROR; 8006238: 2001 movs r0, #1 800623a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} return HAL_BUSY; 800623e: 2002 movs r0, #2 } 8006240: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 08006244 : { 8006244: b538 push {r3, r4, r5, lr} 8006246: 4604 mov r4, r0 8006248: 4613 mov r3, r2 if (huart->gState == HAL_UART_STATE_READY) 800624a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39 800624e: 2a20 cmp r2, #32 8006250: d12a bne.n 80062a8 if ((pData == NULL) || (Size == 0U)) 8006252: b339 cbz r1, 80062a4 8006254: b333 cbz r3, 80062a4 __HAL_LOCK(huart); 8006256: f894 2038 ldrb.w r2, [r4, #56] ; 0x38 800625a: 2a01 cmp r2, #1 800625c: d024 beq.n 80062a8 800625e: 2201 movs r2, #1 huart->ErrorCode = HAL_UART_ERROR_NONE; 8006260: 2500 movs r5, #0 __HAL_LOCK(huart); 8006262: f884 2038 strb.w r2, [r4, #56] ; 0x38 huart->gState = HAL_UART_STATE_BUSY_TX; 8006266: 2221 movs r2, #33 ; 0x21 huart->TxXferCount = Size; 8006268: 84e3 strh r3, [r4, #38] ; 0x26 huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt; 800626a: 6b20 ldr r0, [r4, #48] ; 0x30 huart->ErrorCode = HAL_UART_ERROR_NONE; 800626c: 63e5 str r5, [r4, #60] ; 0x3c huart->gState = HAL_UART_STATE_BUSY_TX; 800626e: f884 2039 strb.w r2, [r4, #57] ; 0x39 huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt; 8006272: 4a0e ldr r2, [pc, #56] ; (80062ac ) huart->TxXferSize = Size; 8006274: 84a3 strh r3, [r4, #36] ; 0x24 huart->pTxBuffPtr = pData; 8006276: 6221 str r1, [r4, #32] huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt; 8006278: 6282 str r2, [r0, #40] ; 0x28 huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt; 800627a: 4a0d ldr r2, [pc, #52] ; (80062b0 ) huart->hdmatx->XferAbortCallback = NULL; 800627c: 6345 str r5, [r0, #52] ; 0x34 huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt; 800627e: 62c2 str r2, [r0, #44] ; 0x2c huart->hdmatx->XferErrorCallback = UART_DMAError; 8006280: 4a0c ldr r2, [pc, #48] ; (80062b4 ) 8006282: 6302 str r2, [r0, #48] ; 0x30 HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t *)tmp, (uint32_t)&huart->Instance->DR, Size); 8006284: 6822 ldr r2, [r4, #0] 8006286: 3204 adds r2, #4 8006288: f7ff f816 bl 80052b8 __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC); 800628c: f06f 0240 mvn.w r2, #64 ; 0x40 8006290: 6823 ldr r3, [r4, #0] return HAL_OK; 8006292: 4628 mov r0, r5 __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC); 8006294: 601a str r2, [r3, #0] SET_BIT(huart->Instance->CR3, USART_CR3_DMAT); 8006296: 695a ldr r2, [r3, #20] __HAL_UNLOCK(huart); 8006298: f884 5038 strb.w r5, [r4, #56] ; 0x38 SET_BIT(huart->Instance->CR3, USART_CR3_DMAT); 800629c: f042 0280 orr.w r2, r2, #128 ; 0x80 80062a0: 615a str r2, [r3, #20] return HAL_OK; 80062a2: bd38 pop {r3, r4, r5, pc} return HAL_ERROR; 80062a4: 2001 movs r0, #1 80062a6: bd38 pop {r3, r4, r5, pc} return HAL_BUSY; 80062a8: 2002 movs r0, #2 } 80062aa: bd38 pop {r3, r4, r5, pc} 80062ac: 0800634b .word 0x0800634b 80062b0: 08006379 .word 0x08006379 80062b4: 08006445 .word 0x08006445 080062b8 : { 80062b8: 4613 mov r3, r2 if (huart->RxState == HAL_UART_STATE_READY) 80062ba: f890 203a ldrb.w r2, [r0, #58] ; 0x3a { 80062be: b573 push {r0, r1, r4, r5, r6, lr} if (huart->RxState == HAL_UART_STATE_READY) 80062c0: 2a20 cmp r2, #32 { 80062c2: 4605 mov r5, r0 if (huart->RxState == HAL_UART_STATE_READY) 80062c4: d138 bne.n 8006338 if ((pData == NULL) || (Size == 0U)) 80062c6: 2900 cmp r1, #0 80062c8: d034 beq.n 8006334 80062ca: 2b00 cmp r3, #0 80062cc: d032 beq.n 8006334 __HAL_LOCK(huart); 80062ce: f890 2038 ldrb.w r2, [r0, #56] ; 0x38 80062d2: 2a01 cmp r2, #1 80062d4: d030 beq.n 8006338 80062d6: 2201 movs r2, #1 huart->ErrorCode = HAL_UART_ERROR_NONE; 80062d8: 2400 movs r4, #0 __HAL_LOCK(huart); 80062da: f880 2038 strb.w r2, [r0, #56] ; 0x38 huart->RxState = HAL_UART_STATE_BUSY_RX; 80062de: 2222 movs r2, #34 ; 0x22 huart->pRxBuffPtr = pData; 80062e0: 6281 str r1, [r0, #40] ; 0x28 huart->RxXferSize = Size; 80062e2: 8583 strh r3, [r0, #44] ; 0x2c huart->ErrorCode = HAL_UART_ERROR_NONE; 80062e4: 63c4 str r4, [r0, #60] ; 0x3c huart->RxState = HAL_UART_STATE_BUSY_RX; 80062e6: f880 203a strb.w r2, [r0, #58] ; 0x3a huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt; 80062ea: 6b40 ldr r0, [r0, #52] ; 0x34 80062ec: 4a13 ldr r2, [pc, #76] ; (800633c ) HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size); 80062ee: 682e ldr r6, [r5, #0] huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt; 80062f0: 6282 str r2, [r0, #40] ; 0x28 huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt; 80062f2: 4a13 ldr r2, [pc, #76] ; (8006340 ) huart->hdmarx->XferAbortCallback = NULL; 80062f4: 6344 str r4, [r0, #52] ; 0x34 huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt; 80062f6: 62c2 str r2, [r0, #44] ; 0x2c huart->hdmarx->XferErrorCallback = UART_DMAError; 80062f8: 4a12 ldr r2, [pc, #72] ; (8006344 ) 80062fa: 6302 str r2, [r0, #48] ; 0x30 HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t *)tmp, Size); 80062fc: 460a mov r2, r1 80062fe: 1d31 adds r1, r6, #4 8006300: f7fe ffda bl 80052b8 return HAL_OK; 8006304: 4620 mov r0, r4 __HAL_UART_CLEAR_OREFLAG(huart); 8006306: 682b ldr r3, [r5, #0] 8006308: 9401 str r4, [sp, #4] 800630a: 681a ldr r2, [r3, #0] 800630c: 9201 str r2, [sp, #4] 800630e: 685a ldr r2, [r3, #4] __HAL_UNLOCK(huart); 8006310: f885 4038 strb.w r4, [r5, #56] ; 0x38 __HAL_UART_CLEAR_OREFLAG(huart); 8006314: 9201 str r2, [sp, #4] 8006316: 9a01 ldr r2, [sp, #4] SET_BIT(huart->Instance->CR1, USART_CR1_PEIE); 8006318: 68da ldr r2, [r3, #12] 800631a: f442 7280 orr.w r2, r2, #256 ; 0x100 800631e: 60da str r2, [r3, #12] SET_BIT(huart->Instance->CR3, USART_CR3_EIE); 8006320: 695a ldr r2, [r3, #20] 8006322: f042 0201 orr.w r2, r2, #1 8006326: 615a str r2, [r3, #20] SET_BIT(huart->Instance->CR3, USART_CR3_DMAR); 8006328: 695a ldr r2, [r3, #20] 800632a: f042 0240 orr.w r2, r2, #64 ; 0x40 800632e: 615a str r2, [r3, #20] } 8006330: b002 add sp, #8 8006332: bd70 pop {r4, r5, r6, pc} return HAL_ERROR; 8006334: 2001 movs r0, #1 8006336: e7fb b.n 8006330 return HAL_BUSY; 8006338: 2002 movs r0, #2 800633a: e7f9 b.n 8006330 800633c: 08006383 .word 0x08006383 8006340: 08006439 .word 0x08006439 8006344: 08006445 .word 0x08006445 08006348 : 8006348: 4770 bx lr 0800634a : { 800634a: b508 push {r3, lr} if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U) 800634c: 6803 ldr r3, [r0, #0] UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent; 800634e: 6a42 ldr r2, [r0, #36] ; 0x24 if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U) 8006350: 681b ldr r3, [r3, #0] 8006352: f013 0320 ands.w r3, r3, #32 8006356: d10a bne.n 800636e huart->TxXferCount = 0x00U; 8006358: 84d3 strh r3, [r2, #38] ; 0x26 CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT); 800635a: 6813 ldr r3, [r2, #0] 800635c: 695a ldr r2, [r3, #20] 800635e: f022 0280 bic.w r2, r2, #128 ; 0x80 8006362: 615a str r2, [r3, #20] SET_BIT(huart->Instance->CR1, USART_CR1_TCIE); 8006364: 68da ldr r2, [r3, #12] 8006366: f042 0240 orr.w r2, r2, #64 ; 0x40 800636a: 60da str r2, [r3, #12] 800636c: bd08 pop {r3, pc} HAL_UART_TxCpltCallback(huart); 800636e: 4610 mov r0, r2 8006370: f7ff ffea bl 8006348 8006374: bd08 pop {r3, pc} 08006376 : 8006376: 4770 bx lr 08006378 : { 8006378: b508 push {r3, lr} HAL_UART_TxHalfCpltCallback(huart); 800637a: 6a40 ldr r0, [r0, #36] ; 0x24 800637c: f7ff fffb bl 8006376 8006380: bd08 pop {r3, pc} 08006382 : { 8006382: b508 push {r3, lr} if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U) 8006384: 6803 ldr r3, [r0, #0] UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent; 8006386: 6a42 ldr r2, [r0, #36] ; 0x24 if ((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U) 8006388: 681b ldr r3, [r3, #0] 800638a: f013 0320 ands.w r3, r3, #32 800638e: d110 bne.n 80063b2 huart->RxXferCount = 0U; 8006390: 85d3 strh r3, [r2, #46] ; 0x2e CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE); 8006392: 6813 ldr r3, [r2, #0] 8006394: 68d9 ldr r1, [r3, #12] 8006396: f421 7180 bic.w r1, r1, #256 ; 0x100 800639a: 60d9 str r1, [r3, #12] CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE); 800639c: 6959 ldr r1, [r3, #20] 800639e: f021 0101 bic.w r1, r1, #1 80063a2: 6159 str r1, [r3, #20] CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR); 80063a4: 6959 ldr r1, [r3, #20] 80063a6: f021 0140 bic.w r1, r1, #64 ; 0x40 80063aa: 6159 str r1, [r3, #20] huart->RxState = HAL_UART_STATE_READY; 80063ac: 2320 movs r3, #32 80063ae: f882 303a strb.w r3, [r2, #58] ; 0x3a HAL_UART_RxCpltCallback(huart); 80063b2: 4610 mov r0, r2 80063b4: f000 ff18 bl 80071e8 80063b8: bd08 pop {r3, pc} 080063ba : if (huart->RxState == HAL_UART_STATE_BUSY_RX) 80063ba: f890 303a ldrb.w r3, [r0, #58] ; 0x3a { 80063be: b510 push {r4, lr} if (huart->RxState == HAL_UART_STATE_BUSY_RX) 80063c0: 2b22 cmp r3, #34 ; 0x22 80063c2: d136 bne.n 8006432 if (huart->Init.WordLength == UART_WORDLENGTH_9B) 80063c4: 6883 ldr r3, [r0, #8] 80063c6: 6901 ldr r1, [r0, #16] 80063c8: f5b3 5f80 cmp.w r3, #4096 ; 0x1000 80063cc: 6802 ldr r2, [r0, #0] 80063ce: 6a83 ldr r3, [r0, #40] ; 0x28 80063d0: d123 bne.n 800641a *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF); 80063d2: 6852 ldr r2, [r2, #4] if (huart->Init.Parity == UART_PARITY_NONE) 80063d4: b9e9 cbnz r1, 8006412 *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF); 80063d6: f3c2 0208 ubfx r2, r2, #0, #9 80063da: f823 2b02 strh.w r2, [r3], #2 huart->pRxBuffPtr += 1U; 80063de: 6283 str r3, [r0, #40] ; 0x28 if (--huart->RxXferCount == 0U) 80063e0: 8dc4 ldrh r4, [r0, #46] ; 0x2e 80063e2: 3c01 subs r4, #1 80063e4: b2a4 uxth r4, r4 80063e6: 85c4 strh r4, [r0, #46] ; 0x2e 80063e8: b98c cbnz r4, 800640e __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE); 80063ea: 6803 ldr r3, [r0, #0] 80063ec: 68da ldr r2, [r3, #12] 80063ee: f022 0220 bic.w r2, r2, #32 80063f2: 60da str r2, [r3, #12] __HAL_UART_DISABLE_IT(huart, UART_IT_PE); 80063f4: 68da ldr r2, [r3, #12] 80063f6: f422 7280 bic.w r2, r2, #256 ; 0x100 80063fa: 60da str r2, [r3, #12] __HAL_UART_DISABLE_IT(huart, UART_IT_ERR); 80063fc: 695a ldr r2, [r3, #20] 80063fe: f022 0201 bic.w r2, r2, #1 8006402: 615a str r2, [r3, #20] huart->RxState = HAL_UART_STATE_READY; 8006404: 2320 movs r3, #32 8006406: f880 303a strb.w r3, [r0, #58] ; 0x3a HAL_UART_RxCpltCallback(huart); 800640a: f000 feed bl 80071e8 if (--huart->RxXferCount == 0U) 800640e: 2000 movs r0, #0 } 8006410: bd10 pop {r4, pc} *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF); 8006412: b2d2 uxtb r2, r2 8006414: f823 2b01 strh.w r2, [r3], #1 8006418: e7e1 b.n 80063de if (huart->Init.Parity == UART_PARITY_NONE) 800641a: b921 cbnz r1, 8006426 *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF); 800641c: 1c59 adds r1, r3, #1 800641e: 6852 ldr r2, [r2, #4] 8006420: 6281 str r1, [r0, #40] ; 0x28 *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F); 8006422: 701a strb r2, [r3, #0] 8006424: e7dc b.n 80063e0 8006426: 6852 ldr r2, [r2, #4] 8006428: 1c59 adds r1, r3, #1 800642a: 6281 str r1, [r0, #40] ; 0x28 800642c: f002 027f and.w r2, r2, #127 ; 0x7f 8006430: e7f7 b.n 8006422 return HAL_BUSY; 8006432: 2002 movs r0, #2 8006434: bd10 pop {r4, pc} 08006436 : 8006436: 4770 bx lr 08006438 : { 8006438: b508 push {r3, lr} HAL_UART_RxHalfCpltCallback(huart); 800643a: 6a40 ldr r0, [r0, #36] ; 0x24 800643c: f7ff fffb bl 8006436 8006440: bd08 pop {r3, pc} 08006442 : 8006442: 4770 bx lr 08006444 : UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent; 8006444: 6a41 ldr r1, [r0, #36] ; 0x24 { 8006446: b508 push {r3, lr} dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT); 8006448: 680b ldr r3, [r1, #0] 800644a: 695a ldr r2, [r3, #20] if ((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest) 800644c: f891 0039 ldrb.w r0, [r1, #57] ; 0x39 8006450: 2821 cmp r0, #33 ; 0x21 8006452: d10a bne.n 800646a 8006454: 0612 lsls r2, r2, #24 8006456: d508 bpl.n 800646a huart->TxXferCount = 0x00U; 8006458: 2200 movs r2, #0 800645a: 84ca strh r2, [r1, #38] ; 0x26 CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE)); 800645c: 68da ldr r2, [r3, #12] 800645e: f022 02c0 bic.w r2, r2, #192 ; 0xc0 8006462: 60da str r2, [r3, #12] huart->gState = HAL_UART_STATE_READY; 8006464: 2220 movs r2, #32 8006466: f881 2039 strb.w r2, [r1, #57] ; 0x39 dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR); 800646a: 695b ldr r3, [r3, #20] if ((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest) 800646c: f891 203a ldrb.w r2, [r1, #58] ; 0x3a 8006470: 2a22 cmp r2, #34 ; 0x22 8006472: d106 bne.n 8006482 8006474: 065b lsls r3, r3, #25 8006476: d504 bpl.n 8006482 huart->RxXferCount = 0x00U; 8006478: 2300 movs r3, #0 UART_EndRxTransfer(huart); 800647a: 4608 mov r0, r1 huart->RxXferCount = 0x00U; 800647c: 85cb strh r3, [r1, #46] ; 0x2e UART_EndRxTransfer(huart); 800647e: f7ff fde7 bl 8006050 huart->ErrorCode |= HAL_UART_ERROR_DMA; 8006482: 6bcb ldr r3, [r1, #60] ; 0x3c HAL_UART_ErrorCallback(huart); 8006484: 4608 mov r0, r1 huart->ErrorCode |= HAL_UART_ERROR_DMA; 8006486: f043 0310 orr.w r3, r3, #16 800648a: 63cb str r3, [r1, #60] ; 0x3c HAL_UART_ErrorCallback(huart); 800648c: f7ff ffd9 bl 8006442 8006490: bd08 pop {r3, pc} ... 08006494 : uint32_t isrflags = READ_REG(huart->Instance->SR); 8006494: 6803 ldr r3, [r0, #0] { 8006496: b570 push {r4, r5, r6, lr} uint32_t isrflags = READ_REG(huart->Instance->SR); 8006498: 681a ldr r2, [r3, #0] { 800649a: 4604 mov r4, r0 if (errorflags == RESET) 800649c: 0716 lsls r6, r2, #28 uint32_t cr1its = READ_REG(huart->Instance->CR1); 800649e: 68d9 ldr r1, [r3, #12] uint32_t cr3its = READ_REG(huart->Instance->CR3); 80064a0: 695d ldr r5, [r3, #20] if (errorflags == RESET) 80064a2: d107 bne.n 80064b4 if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET)) 80064a4: 0696 lsls r6, r2, #26 80064a6: d55a bpl.n 800655e 80064a8: 068d lsls r5, r1, #26 80064aa: d558 bpl.n 800655e } 80064ac: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr} UART_Receive_IT(huart); 80064b0: f7ff bf83 b.w 80063ba if ((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET))) 80064b4: f015 0501 ands.w r5, r5, #1 80064b8: d102 bne.n 80064c0 80064ba: f411 7f90 tst.w r1, #288 ; 0x120 80064be: d04e beq.n 800655e if (((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET)) 80064c0: 07d3 lsls r3, r2, #31 80064c2: d505 bpl.n 80064d0 80064c4: 05ce lsls r6, r1, #23 huart->ErrorCode |= HAL_UART_ERROR_PE; 80064c6: bf42 ittt mi 80064c8: 6be3 ldrmi r3, [r4, #60] ; 0x3c 80064ca: f043 0301 orrmi.w r3, r3, #1 80064ce: 63e3 strmi r3, [r4, #60] ; 0x3c if (((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET)) 80064d0: 0750 lsls r0, r2, #29 80064d2: d504 bpl.n 80064de 80064d4: b11d cbz r5, 80064de huart->ErrorCode |= HAL_UART_ERROR_NE; 80064d6: 6be3 ldr r3, [r4, #60] ; 0x3c 80064d8: f043 0302 orr.w r3, r3, #2 80064dc: 63e3 str r3, [r4, #60] ; 0x3c if (((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET)) 80064de: 0793 lsls r3, r2, #30 80064e0: d504 bpl.n 80064ec 80064e2: b11d cbz r5, 80064ec huart->ErrorCode |= HAL_UART_ERROR_FE; 80064e4: 6be3 ldr r3, [r4, #60] ; 0x3c 80064e6: f043 0304 orr.w r3, r3, #4 80064ea: 63e3 str r3, [r4, #60] ; 0x3c if (((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET)) 80064ec: 0716 lsls r6, r2, #28 80064ee: d504 bpl.n 80064fa 80064f0: b11d cbz r5, 80064fa huart->ErrorCode |= HAL_UART_ERROR_ORE; 80064f2: 6be3 ldr r3, [r4, #60] ; 0x3c 80064f4: f043 0308 orr.w r3, r3, #8 80064f8: 63e3 str r3, [r4, #60] ; 0x3c if (huart->ErrorCode != HAL_UART_ERROR_NONE) 80064fa: 6be3 ldr r3, [r4, #60] ; 0x3c 80064fc: 2b00 cmp r3, #0 80064fe: d066 beq.n 80065ce if (((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET)) 8006500: 0695 lsls r5, r2, #26 8006502: d504 bpl.n 800650e 8006504: 0688 lsls r0, r1, #26 8006506: d502 bpl.n 800650e UART_Receive_IT(huart); 8006508: 4620 mov r0, r4 800650a: f7ff ff56 bl 80063ba dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR); 800650e: 6823 ldr r3, [r4, #0] UART_EndRxTransfer(huart); 8006510: 4620 mov r0, r4 dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR); 8006512: 695d ldr r5, [r3, #20] if (((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest) 8006514: 6be2 ldr r2, [r4, #60] ; 0x3c 8006516: 0711 lsls r1, r2, #28 8006518: d402 bmi.n 8006520 800651a: f015 0540 ands.w r5, r5, #64 ; 0x40 800651e: d01a beq.n 8006556 UART_EndRxTransfer(huart); 8006520: f7ff fd96 bl 8006050 if (HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR)) 8006524: 6823 ldr r3, [r4, #0] 8006526: 695a ldr r2, [r3, #20] 8006528: 0652 lsls r2, r2, #25 800652a: d510 bpl.n 800654e CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR); 800652c: 695a ldr r2, [r3, #20] if (huart->hdmarx != NULL) 800652e: 6b60 ldr r0, [r4, #52] ; 0x34 CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR); 8006530: f022 0240 bic.w r2, r2, #64 ; 0x40 8006534: 615a str r2, [r3, #20] if (huart->hdmarx != NULL) 8006536: b150 cbz r0, 800654e huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError; 8006538: 4b25 ldr r3, [pc, #148] ; (80065d0 ) 800653a: 6343 str r3, [r0, #52] ; 0x34 if (HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK) 800653c: f7fe fefa bl 8005334 8006540: 2800 cmp r0, #0 8006542: d044 beq.n 80065ce huart->hdmarx->XferAbortCallback(huart->hdmarx); 8006544: 6b60 ldr r0, [r4, #52] ; 0x34 } 8006546: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr} huart->hdmarx->XferAbortCallback(huart->hdmarx); 800654a: 6b43 ldr r3, [r0, #52] ; 0x34 800654c: 4718 bx r3 HAL_UART_ErrorCallback(huart); 800654e: 4620 mov r0, r4 8006550: f7ff ff77 bl 8006442 8006554: bd70 pop {r4, r5, r6, pc} HAL_UART_ErrorCallback(huart); 8006556: f7ff ff74 bl 8006442 huart->ErrorCode = HAL_UART_ERROR_NONE; 800655a: 63e5 str r5, [r4, #60] ; 0x3c 800655c: bd70 pop {r4, r5, r6, pc} if (((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET)) 800655e: 0616 lsls r6, r2, #24 8006560: d527 bpl.n 80065b2 8006562: 060d lsls r5, r1, #24 8006564: d525 bpl.n 80065b2 if (huart->gState == HAL_UART_STATE_BUSY_TX) 8006566: f894 2039 ldrb.w r2, [r4, #57] ; 0x39 800656a: 2a21 cmp r2, #33 ; 0x21 800656c: d12f bne.n 80065ce if (huart->Init.WordLength == UART_WORDLENGTH_9B) 800656e: 68a2 ldr r2, [r4, #8] 8006570: f5b2 5f80 cmp.w r2, #4096 ; 0x1000 8006574: 6a22 ldr r2, [r4, #32] 8006576: d117 bne.n 80065a8 huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF); 8006578: 8811 ldrh r1, [r2, #0] 800657a: f3c1 0108 ubfx r1, r1, #0, #9 800657e: 6059 str r1, [r3, #4] if (huart->Init.Parity == UART_PARITY_NONE) 8006580: 6921 ldr r1, [r4, #16] 8006582: b979 cbnz r1, 80065a4 huart->pTxBuffPtr += 2U; 8006584: 3202 adds r2, #2 huart->pTxBuffPtr += 1U; 8006586: 6222 str r2, [r4, #32] if (--huart->TxXferCount == 0U) 8006588: 8ce2 ldrh r2, [r4, #38] ; 0x26 800658a: 3a01 subs r2, #1 800658c: b292 uxth r2, r2 800658e: 84e2 strh r2, [r4, #38] ; 0x26 8006590: b9ea cbnz r2, 80065ce __HAL_UART_DISABLE_IT(huart, UART_IT_TXE); 8006592: 68da ldr r2, [r3, #12] 8006594: f022 0280 bic.w r2, r2, #128 ; 0x80 8006598: 60da str r2, [r3, #12] __HAL_UART_ENABLE_IT(huart, UART_IT_TC); 800659a: 68da ldr r2, [r3, #12] 800659c: f042 0240 orr.w r2, r2, #64 ; 0x40 80065a0: 60da str r2, [r3, #12] 80065a2: bd70 pop {r4, r5, r6, pc} huart->pTxBuffPtr += 1U; 80065a4: 3201 adds r2, #1 80065a6: e7ee b.n 8006586 huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF); 80065a8: 1c51 adds r1, r2, #1 80065aa: 6221 str r1, [r4, #32] 80065ac: 7812 ldrb r2, [r2, #0] 80065ae: 605a str r2, [r3, #4] 80065b0: e7ea b.n 8006588 if (((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET)) 80065b2: 0650 lsls r0, r2, #25 80065b4: d50b bpl.n 80065ce 80065b6: 064a lsls r2, r1, #25 80065b8: d509 bpl.n 80065ce __HAL_UART_DISABLE_IT(huart, UART_IT_TC); 80065ba: 68da ldr r2, [r3, #12] HAL_UART_TxCpltCallback(huart); 80065bc: 4620 mov r0, r4 __HAL_UART_DISABLE_IT(huart, UART_IT_TC); 80065be: f022 0240 bic.w r2, r2, #64 ; 0x40 80065c2: 60da str r2, [r3, #12] huart->gState = HAL_UART_STATE_READY; 80065c4: 2320 movs r3, #32 80065c6: f884 3039 strb.w r3, [r4, #57] ; 0x39 HAL_UART_TxCpltCallback(huart); 80065ca: f7ff febd bl 8006348 80065ce: bd70 pop {r4, r5, r6, pc} 80065d0: 080065d5 .word 0x080065d5 080065d4 : { 80065d4: b508 push {r3, lr} huart->RxXferCount = 0x00U; 80065d6: 2300 movs r3, #0 UART_HandleTypeDef *huart = (UART_HandleTypeDef *)((DMA_HandleTypeDef *)hdma)->Parent; 80065d8: 6a40 ldr r0, [r0, #36] ; 0x24 huart->RxXferCount = 0x00U; 80065da: 85c3 strh r3, [r0, #46] ; 0x2e huart->TxXferCount = 0x00U; 80065dc: 84c3 strh r3, [r0, #38] ; 0x26 HAL_UART_ErrorCallback(huart); 80065de: f7ff ff30 bl 8006442 80065e2: bd08 pop {r3, pc} 080065e4 : { uint8_t dt = 0U; uint16_t crc16 = 0U; len *= 8; for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++) 80065e4: 2300 movs r3, #0 { 80065e6: b510 push {r4, lr} { crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8)); 80065e8: 4c0f ldr r4, [pc, #60] ; (8006628 ) len *= 8; 80065ea: 00c9 lsls r1, r1, #3 for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++) 80065ec: 2907 cmp r1, #7 80065ee: dc0f bgt.n 8006610 } if(len != 0) 80065f0: b161 cbz r1, 800660c len--; if(((crc16^dt) & ((uint16_t)1 << 15)) != 0) { crc16 = (uint16_t)(crc16 << 1); crc16 = (uint16_t)(crc16 ^ 0x1021); 80065f2: f241 0221 movw r2, #4129 ; 0x1021 if(((crc16^dt) & ((uint16_t)1 << 15)) != 0) 80065f6: f413 4f00 tst.w r3, #32768 ; 0x8000 80065fa: ea4f 0343 mov.w r3, r3, lsl #1 crc16 = (uint16_t)(crc16 << 1); 80065fe: b29b uxth r3, r3 len--; 8006600: f101 31ff add.w r1, r1, #4294967295 crc16 = (uint16_t)(crc16 ^ 0x1021); 8006604: bf18 it ne 8006606: 4053 eorne r3, r2 while(len != 0) 8006608: 2900 cmp r1, #0 800660a: d1f4 bne.n 80065f6 } dt = (uint8_t)(dt << 1); } } return(crc16); } 800660c: 4618 mov r0, r3 800660e: bd10 pop {r4, pc} crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8)); 8006610: f810 2b01 ldrb.w r2, [r0], #1 for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++) 8006614: 3908 subs r1, #8 crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8)); 8006616: ea82 2213 eor.w r2, r2, r3, lsr #8 800661a: f834 2012 ldrh.w r2, [r4, r2, lsl #1] 800661e: ea82 2303 eor.w r3, r2, r3, lsl #8 8006622: b29b uxth r3, r3 8006624: e7e2 b.n 80065ec 8006626: bf00 nop 8006628: 20000008 .word 0x20000008 0800662c : void ESP8266_Initialize(void){ volatile static bool init = false; volatile static uint8_t seq = 0; uint8_t str[100] = {0,}; if(init == false || seq < 4){ 800662c: 4b17 ldr r3, [pc, #92] ; (800668c ) void ESP8266_Initialize(void){ 800662e: b510 push {r4, lr} if(init == false || seq < 4){ 8006630: 781a ldrb r2, [r3, #0] 8006632: 4c17 ldr r4, [pc, #92] ; (8006690 ) 8006634: b112 cbz r2, 800663c 8006636: 7822 ldrb r2, [r4, #0] 8006638: 2a03 cmp r2, #3 800663a: d810 bhi.n 800665e init = true; 800663c: 2201 movs r2, #1 800663e: 701a strb r2, [r3, #0] // HAL_Delay(5); // Uart2_Data_Send("1\r\n",ESP8266_Strindex("1\r\n")); return; } #if 1 // PYJ.2019.12.13_BEGIN -- switch(seq){ 8006640: 7823 ldrb r3, [r4, #0] 8006642: 2b03 cmp r3, #3 8006644: d80b bhi.n 800665e 8006646: e8df f003 tbb [pc, r3] 800664a: 0b02 .short 0x0b02 800664c: 110e .short 0x110e case 0: Uart2_Data_Send("AT+CWMODE=3\r\n",ESP8266_StrLength("AT+CWMODE=3\r\n")); 800664e: 210d movs r1, #13 8006650: 4810 ldr r0, [pc, #64] ; (8006694 ) case 1: Uart2_Data_Send("AT+CIPMUX=1\r\n",ESP8266_StrLength("AT+CIPMUX=1\r\n")); seq++; break; case 2: Uart2_Data_Send("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n",ESP8266_StrLength("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n")); 8006652: f000 fdfd bl 8007250 case 3: Uart2_Data_Send("AT+CIPSERVER=1,4000\r\n",ESP8266_StrLength("AT+CIPSERVER=1,4000\r\n")); HAL_Delay(5); Uart2_Data_Send("AT+CIFSR\r\n",ESP8266_StrLength("AT+CIFSR\r\n")); printf("ESP Setting Complete \r\n"); seq++; 8006656: 7823 ldrb r3, [r4, #0] 8006658: 3301 adds r3, #1 800665a: b2db uxtb r3, r3 800665c: 7023 strb r3, [r4, #0] 800665e: bd10 pop {r4, pc} Uart2_Data_Send("AT+CIPMUX=1\r\n",ESP8266_StrLength("AT+CIPMUX=1\r\n")); 8006660: 210d movs r1, #13 8006662: 480d ldr r0, [pc, #52] ; (8006698 ) 8006664: e7f5 b.n 8006652 Uart2_Data_Send("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n",ESP8266_StrLength("AT+CWSAP=\"BLUE_TEST\",\"\",5,0\r\n")); 8006666: 211d movs r1, #29 8006668: 480c ldr r0, [pc, #48] ; (800669c ) 800666a: e7f2 b.n 8006652 Uart2_Data_Send("AT+CIPSERVER=1,4000\r\n",ESP8266_StrLength("AT+CIPSERVER=1,4000\r\n")); 800666c: 2115 movs r1, #21 800666e: 480c ldr r0, [pc, #48] ; (80066a0 ) 8006670: f000 fdee bl 8007250 HAL_Delay(5); 8006674: 2005 movs r0, #5 8006676: f7fe fab7 bl 8004be8 Uart2_Data_Send("AT+CIFSR\r\n",ESP8266_StrLength("AT+CIFSR\r\n")); 800667a: 210a movs r1, #10 800667c: 4809 ldr r0, [pc, #36] ; (80066a4 ) 800667e: f000 fde7 bl 8007250 printf("ESP Setting Complete \r\n"); 8006682: 4809 ldr r0, [pc, #36] ; (80066a8 ) 8006684: f001 fb32 bl 8007cec 8006688: e7e5 b.n 8006656 800668a: bf00 nop 800668c: 200003f8 .word 0x200003f8 8006690: 200003f9 .word 0x200003f9 8006694: 08009e1b .word 0x08009e1b 8006698: 08009e29 .word 0x08009e29 800669c: 08009e37 .word 0x08009e37 80066a0: 08009e55 .word 0x08009e55 80066a4: 08009e6b .word 0x08009e6b 80066a8: 08009e76 .word 0x08009e76 080066ac : } uint8_t ESP8266_StrLength(uint8_t* str){ return strlen(str); } uint8_t ESP8266_StrIndexSearch(uint8_t* str,uint8_t* searchstr){ 80066ac: b538 push {r3, r4, r5, lr} 80066ae: 4604 mov r4, r0 80066b0: 460d mov r5, r1 return strlen(str); 80066b2: f7fd fdb9 bl 8004228 for(int i = 0; i < ESP8266_StrLength(str); i++){ 80066b6: 2300 movs r3, #0 80066b8: b2c0 uxtb r0, r0 80066ba: 4283 cmp r3, r0 80066bc: db01 blt.n 80066c2 if(*(str + i) == *searchstr){ // printf("\"%s \" index : %d \r\n",*searchstr, i); return i; } } return 0; 80066be: 2000 movs r0, #0 } 80066c0: bd38 pop {r3, r4, r5, pc} if(*(str + i) == *searchstr){ 80066c2: 5ce1 ldrb r1, [r4, r3] 80066c4: 782a ldrb r2, [r5, #0] 80066c6: 4291 cmp r1, r2 80066c8: d101 bne.n 80066ce return i; 80066ca: b2d8 uxtb r0, r3 80066cc: bd38 pop {r3, r4, r5, pc} for(int i = 0; i < ESP8266_StrLength(str); i++){ 80066ce: 3301 adds r3, #1 80066d0: e7f3 b.n 80066ba ... 080066d4 : uint8_t ESP8266_StrFilter(uint8_t* str){ 80066d4: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr} uint8_t *ptr = strstr(str, "+IPD,0,30:"); // den으로 시작하는 문자열 검색, 포인터 반환 80066d6: 4920 ldr r1, [pc, #128] ; (8006758 ) 80066d8: f001 fbc6 bl 8007e68 uint8_t temp_index; uint8_t temp_length; uint8_t temp_str[5] = {NULL,}; 80066dc: 2300 movs r3, #0 //printf("first : %s\n", ptr); // den Diary if(strstr(ptr, "+IPD,0,30:") != NULL){ 80066de: 491e ldr r1, [pc, #120] ; (8006758 ) uint8_t *ptr = strstr(str, "+IPD,0,30:"); // den으로 시작하는 문자열 검색, 포인터 반환 80066e0: 4606 mov r6, r0 uint8_t temp_str[5] = {NULL,}; 80066e2: 9300 str r3, [sp, #0] 80066e4: f88d 3004 strb.w r3, [sp, #4] if(strstr(ptr, "+IPD,0,30:") != NULL){ 80066e8: f001 fbbe bl 8007e68 80066ec: b388 cbz r0, 8006752 temp_index= ESP8266_StrIndexSearch(ptr,":"); 80066ee: 491b ldr r1, [pc, #108] ; (800675c ) 80066f0: 4630 mov r0, r6 80066f2: f7ff ffdb bl 80066ac if(temp_index == 0 || *(ptr + (temp_index + 1)) != 0xbe){ 80066f6: 4604 mov r4, r0 80066f8: b310 cbz r0, 8006740 80066fa: 1833 adds r3, r6, r0 80066fc: 785a ldrb r2, [r3, #1] 80066fe: 2abe cmp r2, #190 ; 0xbe 8006700: d11e bne.n 8006740 return 0; }else{ temp_str[0] = ptr[temp_index - 2]; 8006702: f813 2c02 ldrb.w r2, [r3, #-2] temp_str[1] = ptr[temp_index - 1]; 8006706: f813 3c01 ldrb.w r3, [r3, #-1] temp_length = atoi(temp_str); 800670a: 4668 mov r0, sp temp_str[1] = ptr[temp_index - 1]; 800670c: f88d 3001 strb.w r3, [sp, #1] temp_str[0] = ptr[temp_index - 2]; 8006710: f88d 2000 strb.w r2, [sp] temp_length = atoi(temp_str); 8006714: f000 fdc9 bl 80072aa 8006718: 4605 mov r5, r0 return strlen(str); 800671a: 4630 mov r0, r6 800671c: f7fd fd84 bl 8004228 // temp_length += atoi(ptr[temp_index - 1]); // printf("(+IPD,0,)Length%d \r\n",ESP8266_StrLength("+IPD,0,")); // printf("Length Result : %d \r\n",temp_length); //if(ptr != NULL){ printf("\r\n %d Result : ",ESP8266_StrLength(ptr)); 8006720: b2c1 uxtb r1, r0 8006722: 480f ldr r0, [pc, #60] ; (8006760 ) 8006724: f001 fa5a bl 8007bdc for(int i = (temp_index + 1); i < temp_length + (temp_index + 1) + 9; i++) 8006728: 1c63 adds r3, r4, #1 800672a: b2ec uxtb r4, r5 800672c: 441c add r4, r3 printf("%d ", *(ptr + i)); // den Diary 800672e: 4d0d ldr r5, [pc, #52] ; (8006764 ) 8006730: 18f7 adds r7, r6, r3 for(int i = (temp_index + 1); i < temp_length + (temp_index + 1) + 9; i++) 8006732: 3408 adds r4, #8 8006734: 1bbb subs r3, r7, r6 8006736: 429c cmp r4, r3 8006738: da05 bge.n 8006746 printf("\r\n"); 800673a: 480b ldr r0, [pc, #44] ; (8006768 ) //} } }else{ // for(int i = 0; i < ESP8266_StrLength(ptr); i++) // printf("%c",*(ptr+ i)); printf("I am not found\r\n"); 800673c: f001 fad6 bl 8007cec } return 0; } 8006740: 2000 movs r0, #0 8006742: b003 add sp, #12 8006744: bdf0 pop {r4, r5, r6, r7, pc} printf("%d ", *(ptr + i)); // den Diary 8006746: f817 1b01 ldrb.w r1, [r7], #1 800674a: 4628 mov r0, r5 800674c: f001 fa46 bl 8007bdc 8006750: e7f0 b.n 8006734 printf("I am not found\r\n"); 8006752: 4806 ldr r0, [pc, #24] ; (800676c ) 8006754: e7f2 b.n 800673c 8006756: bf00 nop 8006758: 08009e8d .word 0x08009e8d 800675c: 08009e96 .word 0x08009e96 8006760: 08009e98 .word 0x08009e98 8006764: 08009ea8 .word 0x08009ea8 8006768: 08009e8b .word 0x08009e8b 800676c: 08009eac .word 0x08009eac 08006770 : /* Private user code ---------------------------------------------------------*/ /* USER CODE BEGIN 0 */ void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim) { if(htim->Instance == TIM6){ 8006770: 6802 ldr r2, [r0, #0] 8006772: 4b0a ldr r3, [pc, #40] ; (800679c ) 8006774: 429a cmp r2, r3 8006776: d10f bne.n 8006798 UartTimerCnt++; 8006778: 4a09 ldr r2, [pc, #36] ; (80067a0 ) 800677a: 6813 ldr r3, [r2, #0] 800677c: 3301 adds r3, #1 800677e: 6013 str r3, [r2, #0] LedTimerCnt++; 8006780: 4a08 ldr r2, [pc, #32] ; (80067a4 ) 8006782: 6813 ldr r3, [r2, #0] 8006784: 3301 adds r3, #1 8006786: 6013 str r3, [r2, #0] InitTimerCnt++; 8006788: 4a07 ldr r2, [pc, #28] ; (80067a8 ) 800678a: 6813 ldr r3, [r2, #0] 800678c: 3301 adds r3, #1 800678e: 6013 str r3, [r2, #0] AdcTimerCnt++; 8006790: 4a06 ldr r2, [pc, #24] ; (80067ac ) 8006792: 6813 ldr r3, [r2, #0] 8006794: 3301 adds r3, #1 8006796: 6013 str r3, [r2, #0] 8006798: 4770 bx lr 800679a: bf00 nop 800679c: 40001000 .word 0x40001000 80067a0: 20000408 .word 0x20000408 80067a4: 20000404 .word 0x20000404 80067a8: 20000400 .word 0x20000400 80067ac: 200003fc .word 0x200003fc 080067b0 <_write>: } } int _write (int file, uint8_t *ptr, uint16_t len) { 80067b0: b510 push {r4, lr} 80067b2: 4614 mov r4, r2 HAL_UART_Transmit (&huart1, ptr, len, 10); 80067b4: 230a movs r3, #10 80067b6: 4802 ldr r0, [pc, #8] ; (80067c0 <_write+0x10>) 80067b8: f7ff fce8 bl 800618c return len; } 80067bc: 4620 mov r0, r4 80067be: bd10 pop {r4, pc} 80067c0: 200005fc .word 0x200005fc 080067c4 : /** * @brief System Clock Configuration * @retval None */ void SystemClock_Config(void) { 80067c4: b510 push {r4, lr} 80067c6: b096 sub sp, #88 ; 0x58 RCC_OscInitTypeDef RCC_OscInitStruct = {0}; 80067c8: 2228 movs r2, #40 ; 0x28 80067ca: 2100 movs r1, #0 80067cc: a80c add r0, sp, #48 ; 0x30 80067ce: f000 fd9b bl 8007308 RCC_ClkInitTypeDef RCC_ClkInitStruct = {0}; 80067d2: 2214 movs r2, #20 80067d4: 2100 movs r1, #0 80067d6: a801 add r0, sp, #4 80067d8: f000 fd96 bl 8007308 RCC_PeriphCLKInitTypeDef PeriphClkInit = {0}; 80067dc: 2218 movs r2, #24 80067de: 2100 movs r1, #0 80067e0: eb0d 0002 add.w r0, sp, r2 80067e4: f000 fd90 bl 8007308 /** Initializes the CPU, AHB and APB busses clocks */ RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI; RCC_OscInitStruct.HSIState = RCC_HSI_ON; 80067e8: 2301 movs r3, #1 80067ea: 9310 str r3, [sp, #64] ; 0x40 RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT; 80067ec: 2310 movs r3, #16 RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI; 80067ee: 2402 movs r4, #2 RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT; 80067f0: 9311 str r3, [sp, #68] ; 0x44 RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON; RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2; RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16; 80067f2: f44f 1360 mov.w r3, #3670016 ; 0x380000 if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK) 80067f6: a80c add r0, sp, #48 ; 0x30 RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL16; 80067f8: 9315 str r3, [sp, #84] ; 0x54 RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI; 80067fa: 940c str r4, [sp, #48] ; 0x30 RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON; 80067fc: 9413 str r4, [sp, #76] ; 0x4c if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK) 80067fe: f7fe ffdb bl 80057b8 { Error_Handler(); } /** Initializes the CPU, AHB and APB busses clocks */ RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK 8006802: 230f movs r3, #15 |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2; RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK; RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1; RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2; 8006804: f44f 6280 mov.w r2, #1024 ; 0x400 RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK 8006808: 9301 str r3, [sp, #4] RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1; 800680a: 2300 movs r3, #0 RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1; if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK) 800680c: 4621 mov r1, r4 800680e: a801 add r0, sp, #4 RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1; 8006810: 9303 str r3, [sp, #12] RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2; 8006812: 9204 str r2, [sp, #16] RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1; 8006814: 9305 str r3, [sp, #20] RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK; 8006816: 9402 str r4, [sp, #8] if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK) 8006818: f7ff f9a8 bl 8005b6c { Error_Handler(); } PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC; PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6; 800681c: f44f 4300 mov.w r3, #32768 ; 0x8000 if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK) 8006820: a806 add r0, sp, #24 PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC; 8006822: 9406 str r4, [sp, #24] PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6; 8006824: 9308 str r3, [sp, #32] if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK) 8006826: f7ff fa5f bl 8005ce8 { Error_Handler(); } } 800682a: b016 add sp, #88 ; 0x58 800682c: bd10 pop {r4, pc} ... 08006830
: { 8006830: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr} uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A}; 8006834: 4abe ldr r2, [pc, #760] ; (8006b30 ) { 8006836: b08f sub sp, #60 ; 0x3c uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A}; 8006838: 6851 ldr r1, [r2, #4] 800683a: 6810 ldr r0, [r2, #0] 800683c: ab07 add r3, sp, #28 800683e: c303 stmia r3!, {r0, r1} 8006840: 8911 ldrh r1, [r2, #8] 8006842: 7a92 ldrb r2, [r2, #10] static void MX_GPIO_Init(void) { GPIO_InitTypeDef GPIO_InitStruct = {0}; /* GPIO Ports Clock Enable */ __HAL_RCC_GPIOC_CLK_ENABLE(); 8006844: 4dbb ldr r5, [pc, #748] ; (8006b34 ) uint8_t tempdata[] = {0x00,0x01,0x02,0x03,0x04,0x05,0x06,0x07,0x08,0x09,0x0A}; 8006846: 8019 strh r1, [r3, #0] 8006848: 709a strb r2, [r3, #2] HAL_Init(); 800684a: f7fe f9a9 bl 8004ba0 SystemClock_Config(); 800684e: f7ff ffb9 bl 80067c4 GPIO_InitTypeDef GPIO_InitStruct = {0}; 8006852: 2210 movs r2, #16 8006854: 2100 movs r1, #0 8006856: a80a add r0, sp, #40 ; 0x28 8006858: f000 fd56 bl 8007308 __HAL_RCC_GPIOC_CLK_ENABLE(); 800685c: 69ab ldr r3, [r5, #24] __HAL_RCC_GPIOA_CLK_ENABLE(); __HAL_RCC_GPIOB_CLK_ENABLE(); __HAL_RCC_GPIOD_CLK_ENABLE(); /*Configure GPIO pin Output Level */ HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET); 800685e: 2200 movs r2, #0 __HAL_RCC_GPIOC_CLK_ENABLE(); 8006860: f043 0310 orr.w r3, r3, #16 8006864: 61ab str r3, [r5, #24] 8006866: 69ab ldr r3, [r5, #24] HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET); 8006868: f249 0140 movw r1, #36928 ; 0x9040 __HAL_RCC_GPIOC_CLK_ENABLE(); 800686c: f003 0310 and.w r3, r3, #16 8006870: 9303 str r3, [sp, #12] 8006872: 9b03 ldr r3, [sp, #12] __HAL_RCC_GPIOA_CLK_ENABLE(); 8006874: 69ab ldr r3, [r5, #24] HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET); 8006876: 48b0 ldr r0, [pc, #704] ; (8006b38 ) __HAL_RCC_GPIOA_CLK_ENABLE(); 8006878: f043 0304 orr.w r3, r3, #4 800687c: 61ab str r3, [r5, #24] 800687e: 69ab ldr r3, [r5, #24] HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET); /*Configure GPIO pins : BOOT_LED_Pin PLL_LD_B_Pin PLL_EN_B_Pin */ GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin; GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; GPIO_InitStruct.Pull = GPIO_NOPULL; 8006880: 2400 movs r4, #0 __HAL_RCC_GPIOA_CLK_ENABLE(); 8006882: f003 0304 and.w r3, r3, #4 8006886: 9304 str r3, [sp, #16] 8006888: 9b04 ldr r3, [sp, #16] __HAL_RCC_GPIOB_CLK_ENABLE(); 800688a: 69ab ldr r3, [r5, #24] GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; 800688c: 2601 movs r6, #1 __HAL_RCC_GPIOB_CLK_ENABLE(); 800688e: f043 0308 orr.w r3, r3, #8 8006892: 61ab str r3, [r5, #24] 8006894: 69ab ldr r3, [r5, #24] GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; 8006896: 2702 movs r7, #2 __HAL_RCC_GPIOB_CLK_ENABLE(); 8006898: f003 0308 and.w r3, r3, #8 800689c: 9305 str r3, [sp, #20] 800689e: 9b05 ldr r3, [sp, #20] __HAL_RCC_GPIOD_CLK_ENABLE(); 80068a0: 69ab ldr r3, [r5, #24] hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START; 80068a2: f44f 2860 mov.w r8, #917504 ; 0xe0000 __HAL_RCC_GPIOD_CLK_ENABLE(); 80068a6: f043 0320 orr.w r3, r3, #32 80068aa: 61ab str r3, [r5, #24] 80068ac: 69ab ldr r3, [r5, #24] sConfig.Channel = ADC_CHANNEL_9; 80068ae: f04f 0b09 mov.w fp, #9 __HAL_RCC_GPIOD_CLK_ENABLE(); 80068b2: f003 0320 and.w r3, r3, #32 80068b6: 9306 str r3, [sp, #24] 80068b8: 9b06 ldr r3, [sp, #24] HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin, GPIO_PIN_RESET); 80068ba: f7fe ff71 bl 80057a0 HAL_GPIO_WritePin(GPIOA, LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin 80068be: 2200 movs r2, #0 80068c0: f24e 01f2 movw r1, #57586 ; 0xe0f2 80068c4: 489d ldr r0, [pc, #628] ; (8006b3c ) 80068c6: f7fe ff6b bl 80057a0 HAL_GPIO_WritePin(GPIOB, RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin 80068ca: 2200 movs r2, #0 80068cc: f248 01d8 movw r1, #32984 ; 0x80d8 80068d0: 489b ldr r0, [pc, #620] ; (8006b40 ) 80068d2: f7fe ff65 bl 80057a0 HAL_GPIO_WritePin(ATT_CLK_B_GPIO_Port, ATT_CLK_B_Pin, GPIO_PIN_RESET); 80068d6: 2200 movs r2, #0 80068d8: 2104 movs r1, #4 80068da: 489a ldr r0, [pc, #616] ; (8006b44 ) 80068dc: f7fe ff60 bl 80057a0 GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin; 80068e0: f249 0340 movw r3, #36928 ; 0x9040 HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 80068e4: a90a add r1, sp, #40 ; 0x28 80068e6: 4894 ldr r0, [pc, #592] ; (8006b38 ) GPIO_InitStruct.Pin = BOOT_LED_Pin|PLL_LD_B_Pin|PLL_EN_B_Pin; 80068e8: 930a str r3, [sp, #40] ; 0x28 GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; 80068ea: 960b str r6, [sp, #44] ; 0x2c GPIO_InitStruct.Pull = GPIO_NOPULL; 80068ec: 940c str r4, [sp, #48] ; 0x30 GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; 80068ee: 970d str r7, [sp, #52] ; 0x34 HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 80068f0: f7fe fe6a bl 80055c8 /*Configure GPIO pins : LED_UL_G_B_Pin LED_SD_R_B_Pin PWR_LED_B_Pin LED_DL_G_B_Pin LED_DL_R_B_Pin ATT_DATA_B_Pin ATT_EN1_B_Pin ATT_EN2_B_Pin */ GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin 80068f4: f24e 03f2 movw r3, #57586 ; 0xe0f2 |LED_DL_R_B_Pin|ATT_DATA_B_Pin|ATT_EN1_B_Pin|ATT_EN2_B_Pin; GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; GPIO_InitStruct.Pull = GPIO_NOPULL; GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 80068f8: a90a add r1, sp, #40 ; 0x28 80068fa: 4890 ldr r0, [pc, #576] ; (8006b3c ) GPIO_InitStruct.Pin = LED_UL_G_B_Pin|LED_SD_R_B_Pin|PWR_LED_B_Pin|LED_DL_G_B_Pin 80068fc: 930a str r3, [sp, #40] ; 0x28 GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; 80068fe: 960b str r6, [sp, #44] ; 0x2c GPIO_InitStruct.Pull = GPIO_NOPULL; 8006900: 940c str r4, [sp, #48] ; 0x30 GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; 8006902: 970d str r7, [sp, #52] ; 0x34 HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006904: f7fe fe60 bl 80055c8 /*Configure GPIO pins : RST_WIFI_B_Pin PA_EN_B_Pin EXT_PA_EN_B_Pin PLL_CLK_B_Pin PLL_DATA_B_Pin */ GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin 8006908: f248 03d8 movw r3, #32984 ; 0x80d8 |PLL_DATA_B_Pin; GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; GPIO_InitStruct.Pull = GPIO_NOPULL; GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; HAL_GPIO_Init(GPIOB, &GPIO_InitStruct); 800690c: a90a add r1, sp, #40 ; 0x28 800690e: 488c ldr r0, [pc, #560] ; (8006b40 ) GPIO_InitStruct.Pin = RST_WIFI_B_Pin|PA_EN_B_Pin|EXT_PA_EN_B_Pin|PLL_CLK_B_Pin 8006910: 930a str r3, [sp, #40] ; 0x28 GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; 8006912: 960b str r6, [sp, #44] ; 0x2c GPIO_InitStruct.Pull = GPIO_NOPULL; 8006914: 940c str r4, [sp, #48] ; 0x30 GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; 8006916: 970d str r7, [sp, #52] ; 0x34 HAL_GPIO_Init(GPIOB, &GPIO_InitStruct); 8006918: f7fe fe56 bl 80055c8 /*Configure GPIO pin : ATT_CLK_B_Pin */ GPIO_InitStruct.Pin = ATT_CLK_B_Pin; 800691c: 2304 movs r3, #4 GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; GPIO_InitStruct.Pull = GPIO_NOPULL; GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct); 800691e: a90a add r1, sp, #40 ; 0x28 8006920: 4888 ldr r0, [pc, #544] ; (8006b44 ) GPIO_InitStruct.Pin = ATT_CLK_B_Pin; 8006922: 930a str r3, [sp, #40] ; 0x28 GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP; 8006924: 960b str r6, [sp, #44] ; 0x2c GPIO_InitStruct.Pull = GPIO_NOPULL; 8006926: 940c str r4, [sp, #48] ; 0x30 GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW; 8006928: 970d str r7, [sp, #52] ; 0x34 HAL_GPIO_Init(ATT_CLK_B_GPIO_Port, &GPIO_InitStruct); 800692a: f7fe fe4d bl 80055c8 __HAL_RCC_DMA1_CLK_ENABLE(); 800692e: 696b ldr r3, [r5, #20] hadc2.Instance = ADC2; 8006930: 4f85 ldr r7, [pc, #532] ; (8006b48 ) __HAL_RCC_DMA1_CLK_ENABLE(); 8006932: 4333 orrs r3, r6 8006934: 616b str r3, [r5, #20] 8006936: 696b ldr r3, [r5, #20] hadc1.Instance = ADC1; 8006938: 4d84 ldr r5, [pc, #528] ; (8006b4c ) __HAL_RCC_DMA1_CLK_ENABLE(); 800693a: 4033 ands r3, r6 800693c: 9302 str r3, [sp, #8] 800693e: 9b02 ldr r3, [sp, #8] hadc1.Instance = ADC1; 8006940: 4b83 ldr r3, [pc, #524] ; (8006b50 ) if (HAL_ADC_Init(&hadc1) != HAL_OK) 8006942: 4628 mov r0, r5 ADC_ChannelConfTypeDef sConfig = {0}; 8006944: 940a str r4, [sp, #40] ; 0x28 8006946: 940b str r4, [sp, #44] ; 0x2c 8006948: 940c str r4, [sp, #48] ; 0x30 hadc1.Instance = ADC1; 800694a: 602b str r3, [r5, #0] hadc1.Init.ScanConvMode = ADC_SCAN_DISABLE; 800694c: 60ac str r4, [r5, #8] hadc1.Init.ContinuousConvMode = ENABLE; 800694e: 732e strb r6, [r5, #12] hadc1.Init.DiscontinuousConvMode = DISABLE; 8006950: 752c strb r4, [r5, #20] hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START; 8006952: f8c5 801c str.w r8, [r5, #28] hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT; 8006956: 606c str r4, [r5, #4] hadc1.Init.NbrOfConversion = 1; 8006958: 612e str r6, [r5, #16] if (HAL_ADC_Init(&hadc1) != HAL_OK) 800695a: f7fe fb77 bl 800504c sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5; 800695e: 2307 movs r3, #7 if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK) 8006960: a90a add r1, sp, #40 ; 0x28 8006962: 4628 mov r0, r5 sConfig.Channel = ADC_CHANNEL_9; 8006964: f8cd b028 str.w fp, [sp, #40] ; 0x28 sConfig.Rank = ADC_REGULAR_RANK_1; 8006968: 960b str r6, [sp, #44] ; 0x2c sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5; 800696a: 930c str r3, [sp, #48] ; 0x30 if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK) 800696c: f7fe fa02 bl 8004d74 hadc2.Instance = ADC2; 8006970: 4b78 ldr r3, [pc, #480] ; (8006b54 ) if (HAL_ADC_Init(&hadc2) != HAL_OK) 8006972: 4638 mov r0, r7 hadc2.Instance = ADC2; 8006974: 603b str r3, [r7, #0] hadc2.Init.ScanConvMode = ADC_SCAN_DISABLE; 8006976: 60bc str r4, [r7, #8] hadc2.Init.ContinuousConvMode = DISABLE; 8006978: 733c strb r4, [r7, #12] hadc2.Init.DiscontinuousConvMode = DISABLE; 800697a: 753c strb r4, [r7, #20] hadc2.Init.ExternalTrigConv = ADC_SOFTWARE_START; 800697c: f8c7 801c str.w r8, [r7, #28] hadc2.Init.DataAlign = ADC_DATAALIGN_RIGHT; 8006980: 607c str r4, [r7, #4] hadc2.Init.NbrOfConversion = 1; 8006982: 613e str r6, [r7, #16] ADC_ChannelConfTypeDef sConfig = {0}; 8006984: 940a str r4, [sp, #40] ; 0x28 8006986: 940b str r4, [sp, #44] ; 0x2c 8006988: 940c str r4, [sp, #48] ; 0x30 if (HAL_ADC_Init(&hadc2) != HAL_OK) 800698a: f7fe fb5f bl 800504c sConfig.Channel = ADC_CHANNEL_10; 800698e: 230a movs r3, #10 sConfig.Channel = ADC_CHANNEL_11; 8006990: f04f 090b mov.w r9, #11 if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK) 8006994: a90a add r1, sp, #40 ; 0x28 8006996: 4638 mov r0, r7 hadc3.Instance = ADC3; 8006998: 4f6f ldr r7, [pc, #444] ; (8006b58 ) sConfig.Channel = ADC_CHANNEL_10; 800699a: 930a str r3, [sp, #40] ; 0x28 sConfig.Rank = ADC_REGULAR_RANK_1; 800699c: 960b str r6, [sp, #44] ; 0x2c sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5; 800699e: 940c str r4, [sp, #48] ; 0x30 if (HAL_ADC_ConfigChannel(&hadc2, &sConfig) != HAL_OK) 80069a0: f7fe f9e8 bl 8004d74 hadc3.Instance = ADC3; 80069a4: 4b6d ldr r3, [pc, #436] ; (8006b5c ) if (HAL_ADC_Init(&hadc3) != HAL_OK) 80069a6: 4638 mov r0, r7 hadc3.Instance = ADC3; 80069a8: 603b str r3, [r7, #0] hadc3.Init.ScanConvMode = ADC_SCAN_DISABLE; 80069aa: 60bc str r4, [r7, #8] hadc3.Init.ContinuousConvMode = DISABLE; 80069ac: 733c strb r4, [r7, #12] hadc3.Init.DiscontinuousConvMode = DISABLE; 80069ae: 753c strb r4, [r7, #20] hadc3.Init.ExternalTrigConv = ADC_SOFTWARE_START; 80069b0: f8c7 801c str.w r8, [r7, #28] hadc3.Init.DataAlign = ADC_DATAALIGN_RIGHT; 80069b4: 607c str r4, [r7, #4] hadc3.Init.NbrOfConversion = 1; 80069b6: 613e str r6, [r7, #16] ADC_ChannelConfTypeDef sConfig = {0}; 80069b8: 940a str r4, [sp, #40] ; 0x28 80069ba: 940b str r4, [sp, #44] ; 0x2c 80069bc: 940c str r4, [sp, #48] ; 0x30 if (HAL_ADC_Init(&hadc3) != HAL_OK) 80069be: f7fe fb45 bl 800504c if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK) 80069c2: a90a add r1, sp, #40 ; 0x28 80069c4: 4638 mov r0, r7 sConfig.Rank = ADC_REGULAR_RANK_1; 80069c6: 960b str r6, [sp, #44] ; 0x2c sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5; 80069c8: 940c str r4, [sp, #48] ; 0x30 sConfig.Channel = ADC_CHANNEL_11; 80069ca: f8cd 9028 str.w r9, [sp, #40] ; 0x28 if (HAL_ADC_ConfigChannel(&hadc3, &sConfig) != HAL_OK) 80069ce: f7fe f9d1 bl 8004d74 htim6.Init.Prescaler = 6400-1; 80069d2: f641 03ff movw r3, #6399 ; 0x18ff htim6.Instance = TIM6; 80069d6: f8df a1a4 ldr.w sl, [pc, #420] ; 8006b7c htim6.Init.Prescaler = 6400-1; 80069da: 4a61 ldr r2, [pc, #388] ; (8006b60 ) if (HAL_TIM_Base_Init(&htim6) != HAL_OK) 80069dc: 4650 mov r0, sl htim6.Init.Prescaler = 6400-1; 80069de: e88a 000c stmia.w sl, {r2, r3} TIM_MasterConfigTypeDef sMasterConfig = {0}; 80069e2: 940a str r4, [sp, #40] ; 0x28 80069e4: 940b str r4, [sp, #44] ; 0x2c htim6.Init.CounterMode = TIM_COUNTERMODE_UP; 80069e6: f8ca 4008 str.w r4, [sl, #8] htim6.Init.Period = 10-1; 80069ea: f8ca b00c str.w fp, [sl, #12] htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE; 80069ee: f8ca 4018 str.w r4, [sl, #24] if (HAL_TIM_Base_Init(&htim6) != HAL_OK) 80069f2: f7ff faf3 bl 8005fdc if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK) 80069f6: a90a add r1, sp, #40 ; 0x28 80069f8: 4650 mov r0, sl huart1.Instance = USART1; 80069fa: f8df 8184 ldr.w r8, [pc, #388] ; 8006b80 sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET; 80069fe: 940a str r4, [sp, #40] ; 0x28 sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE; 8006a00: 940b str r4, [sp, #44] ; 0x2c if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK) 8006a02: f7ff fb05 bl 8006010 huart1.Instance = USART1; 8006a06: 4b57 ldr r3, [pc, #348] ; (8006b64 ) huart1.Init.Mode = UART_MODE_TX_RX; 8006a08: f04f 0b0c mov.w fp, #12 huart1.Instance = USART1; 8006a0c: f8c8 3000 str.w r3, [r8] huart1.Init.BaudRate = 115200; 8006a10: f44f 33e1 mov.w r3, #115200 ; 0x1c200 huart2.Instance = USART2; 8006a14: 4f54 ldr r7, [pc, #336] ; (8006b68 ) if (HAL_UART_Init(&huart1) != HAL_OK) 8006a16: 4640 mov r0, r8 huart1.Init.BaudRate = 115200; 8006a18: f8c8 3004 str.w r3, [r8, #4] 8006a1c: 9301 str r3, [sp, #4] huart1.Init.WordLength = UART_WORDLENGTH_8B; 8006a1e: f8c8 4008 str.w r4, [r8, #8] huart1.Init.StopBits = UART_STOPBITS_1; 8006a22: f8c8 400c str.w r4, [r8, #12] huart1.Init.Parity = UART_PARITY_NONE; 8006a26: f8c8 4010 str.w r4, [r8, #16] huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE; 8006a2a: f8c8 4018 str.w r4, [r8, #24] huart1.Init.OverSampling = UART_OVERSAMPLING_16; 8006a2e: f8c8 401c str.w r4, [r8, #28] huart1.Init.Mode = UART_MODE_TX_RX; 8006a32: f8c8 b014 str.w fp, [r8, #20] if (HAL_UART_Init(&huart1) != HAL_OK) 8006a36: f7ff fb7b bl 8006130 huart2.Instance = USART2; 8006a3a: 4a4c ldr r2, [pc, #304] ; (8006b6c ) huart2.Init.BaudRate = 115200; 8006a3c: 9b01 ldr r3, [sp, #4] if (HAL_UART_Init(&huart2) != HAL_OK) 8006a3e: 4638 mov r0, r7 huart2.Instance = USART2; 8006a40: 603a str r2, [r7, #0] huart2.Init.BaudRate = 115200; 8006a42: 607b str r3, [r7, #4] huart2.Init.WordLength = UART_WORDLENGTH_8B; 8006a44: 60bc str r4, [r7, #8] huart2.Init.StopBits = UART_STOPBITS_1; 8006a46: 60fc str r4, [r7, #12] huart2.Init.Parity = UART_PARITY_NONE; 8006a48: 613c str r4, [r7, #16] huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE; 8006a4a: 61bc str r4, [r7, #24] huart2.Init.OverSampling = UART_OVERSAMPLING_16; 8006a4c: 61fc str r4, [r7, #28] huart2.Init.Mode = UART_MODE_TX_RX; 8006a4e: f8c7 b014 str.w fp, [r7, #20] if (HAL_UART_Init(&huart2) != HAL_OK) 8006a52: f7ff fb6d bl 8006130 huart4.Init.BaudRate = 115200; 8006a56: 9b01 ldr r3, [sp, #4] huart4.Instance = UART4; 8006a58: 4845 ldr r0, [pc, #276] ; (8006b70 ) 8006a5a: 4a46 ldr r2, [pc, #280] ; (8006b74 ) huart4.Init.BaudRate = 115200; 8006a5c: 6043 str r3, [r0, #4] huart4.Instance = UART4; 8006a5e: 6002 str r2, [r0, #0] huart4.Init.WordLength = UART_WORDLENGTH_8B; 8006a60: 6084 str r4, [r0, #8] huart4.Init.StopBits = UART_STOPBITS_1; 8006a62: 60c4 str r4, [r0, #12] huart4.Init.Parity = UART_PARITY_NONE; 8006a64: 6104 str r4, [r0, #16] huart4.Init.HwFlowCtl = UART_HWCONTROL_NONE; 8006a66: 6184 str r4, [r0, #24] huart4.Init.OverSampling = UART_OVERSAMPLING_16; 8006a68: 61c4 str r4, [r0, #28] huart4.Init.Mode = UART_MODE_TX_RX; 8006a6a: f8c0 b014 str.w fp, [r0, #20] if (HAL_UART_Init(&huart4) != HAL_OK) 8006a6e: f7ff fb5f bl 8006130 HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0); 8006a72: 4622 mov r2, r4 8006a74: 4621 mov r1, r4 8006a76: 2010 movs r0, #16 8006a78: f7fe fb86 bl 8005188 HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn); 8006a7c: 2010 movs r0, #16 8006a7e: f7fe fbb7 bl 80051f0 HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0); 8006a82: 4622 mov r2, r4 8006a84: 4621 mov r1, r4 8006a86: 200f movs r0, #15 8006a88: f7fe fb7e bl 8005188 HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn); 8006a8c: 200f movs r0, #15 8006a8e: f7fe fbaf bl 80051f0 HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0); 8006a92: 4622 mov r2, r4 8006a94: 4621 mov r1, r4 8006a96: 200e movs r0, #14 8006a98: f7fe fb76 bl 8005188 HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn); 8006a9c: 200e movs r0, #14 8006a9e: f7fe fba7 bl 80051f0 HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0); 8006aa2: 4622 mov r2, r4 8006aa4: 4621 mov r1, r4 8006aa6: 2011 movs r0, #17 8006aa8: f7fe fb6e bl 8005188 HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn); 8006aac: 2011 movs r0, #17 8006aae: f7fe fb9f bl 80051f0 HAL_NVIC_SetPriority(ADC3_IRQn, 0, 0); 8006ab2: 4622 mov r2, r4 8006ab4: 4621 mov r1, r4 8006ab6: 202f movs r0, #47 ; 0x2f 8006ab8: f7fe fb66 bl 8005188 HAL_NVIC_EnableIRQ(ADC3_IRQn); 8006abc: 202f movs r0, #47 ; 0x2f 8006abe: f7fe fb97 bl 80051f0 HAL_NVIC_SetPriority(UART4_IRQn, 0, 0); 8006ac2: 4622 mov r2, r4 8006ac4: 4621 mov r1, r4 8006ac6: 2034 movs r0, #52 ; 0x34 8006ac8: f7fe fb5e bl 8005188 HAL_NVIC_EnableIRQ(UART4_IRQn); 8006acc: 2034 movs r0, #52 ; 0x34 8006ace: f7fe fb8f bl 80051f0 HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0); 8006ad2: 4622 mov r2, r4 8006ad4: 4621 mov r1, r4 8006ad6: 2036 movs r0, #54 ; 0x36 8006ad8: f7fe fb56 bl 8005188 HAL_NVIC_EnableIRQ(TIM6_IRQn); 8006adc: 2036 movs r0, #54 ; 0x36 8006ade: f7fe fb87 bl 80051f0 HAL_NVIC_SetPriority(ADC1_2_IRQn, 0, 0); 8006ae2: 4622 mov r2, r4 8006ae4: 4621 mov r1, r4 8006ae6: 2012 movs r0, #18 8006ae8: f7fe fb4e bl 8005188 HAL_NVIC_EnableIRQ(ADC1_2_IRQn); 8006aec: 2012 movs r0, #18 8006aee: f7fe fb7f bl 80051f0 HAL_NVIC_SetPriority(USART1_IRQn, 0, 0); 8006af2: 4622 mov r2, r4 8006af4: 4621 mov r1, r4 8006af6: 2025 movs r0, #37 ; 0x25 8006af8: f7fe fb46 bl 8005188 HAL_NVIC_EnableIRQ(USART1_IRQn); 8006afc: 2025 movs r0, #37 ; 0x25 8006afe: f7fe fb77 bl 80051f0 HAL_NVIC_SetPriority(USART2_IRQn, 0, 0); 8006b02: 4622 mov r2, r4 8006b04: 4621 mov r1, r4 8006b06: 2026 movs r0, #38 ; 0x26 8006b08: f7fe fb3e bl 8005188 HAL_NVIC_EnableIRQ(USART2_IRQn); 8006b0c: 2026 movs r0, #38 ; 0x26 8006b0e: f7fe fb6f bl 80051f0 HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0); 8006b12: 4622 mov r2, r4 8006b14: 4621 mov r1, r4 8006b16: 4648 mov r0, r9 8006b18: f7fe fb36 bl 8005188 HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn); 8006b1c: 4648 mov r0, r9 8006b1e: f7fe fb67 bl 80051f0 HAL_TIM_Base_Start_IT(&htim6); 8006b22: 4650 mov r0, sl 8006b24: f7ff f958 bl 8005dd8 setbuf(stdout, NULL); 8006b28: 4b13 ldr r3, [pc, #76] ; (8006b78 ) 8006b2a: 4621 mov r1, r4 8006b2c: 681b ldr r3, [r3, #0] 8006b2e: e029 b.n 8006b84 8006b30: 08009e10 .word 0x08009e10 8006b34: 40021000 .word 0x40021000 8006b38: 40011000 .word 0x40011000 8006b3c: 40010800 .word 0x40010800 8006b40: 40010c00 .word 0x40010c00 8006b44: 40011400 .word 0x40011400 8006b48: 200004a0 .word 0x200004a0 8006b4c: 20000514 .word 0x20000514 8006b50: 40012400 .word 0x40012400 8006b54: 40012800 .word 0x40012800 8006b58: 20000544 .word 0x20000544 8006b5c: 40013c00 .word 0x40013c00 8006b60: 40001000 .word 0x40001000 8006b64: 40013800 .word 0x40013800 8006b68: 20000700 .word 0x20000700 8006b6c: 40004400 .word 0x40004400 8006b70: 200006c0 .word 0x200006c0 8006b74: 40004c00 .word 0x40004c00 8006b78: 2000020c .word 0x2000020c 8006b7c: 20000680 .word 0x20000680 8006b80: 200005fc .word 0x200005fc if(UartTimerCnt > 300 && UartDataRecvGet()){ 8006b84: 4c2e ldr r4, [pc, #184] ; (8006c40 ) setbuf(stdout, NULL); 8006b86: 6898 ldr r0, [r3, #8] 8006b88: f001 f8b8 bl 8007cfc printf("Uart Start \r\n"); 8006b8c: 482d ldr r0, [pc, #180] ; (8006c44 ) 8006b8e: f001 f8ad bl 8007cec printf("Crc generate %x \r\n",CRC16_Generate(tempdata,11)); 8006b92: 4649 mov r1, r9 8006b94: a807 add r0, sp, #28 8006b96: f7ff fd25 bl 80065e4 8006b9a: 4601 mov r1, r0 8006b9c: 482a ldr r0, [pc, #168] ; (8006c48 ) 8006b9e: f001 f81d bl 8007bdc InitUartQueue(&hTerminal,&TerminalQueue); 8006ba2: 492a ldr r1, [pc, #168] ; (8006c4c ) 8006ba4: 4640 mov r0, r8 8006ba6: f000 fab9 bl 800711c InitUartQueue(&hWifi,&WifiQueue); 8006baa: 4638 mov r0, r7 8006bac: 4928 ldr r1, [pc, #160] ; (8006c50 ) 8006bae: f000 fab5 bl 800711c HAL_ADC_Start_DMA(&hadc1, (uint32_t*)ADCvalue, 1); 8006bb2: 4632 mov r2, r6 8006bb4: 4927 ldr r1, [pc, #156] ; (8006c54 ) 8006bb6: 4628 mov r0, r5 8006bb8: f7fe f998 bl 8004eec 8006bbc: 4626 mov r6, r4 HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin); 8006bbe: 4f26 ldr r7, [pc, #152] ; (8006c58 ) if(LedTimerCnt > 500){ 8006bc0: 4d26 ldr r5, [pc, #152] ; (8006c5c ) 8006bc2: 682b ldr r3, [r5, #0] 8006bc4: f5b3 7ffa cmp.w r3, #500 ; 0x1f4 8006bc8: d905 bls.n 8006bd6 HAL_GPIO_TogglePin(LED_UL_G_B_GPIO_Port,LED_UL_G_B_Pin); 8006bca: 2102 movs r1, #2 8006bcc: 4638 mov r0, r7 8006bce: f7fe fdec bl 80057aa LedTimerCnt = 0; 8006bd2: 2300 movs r3, #0 8006bd4: 602b str r3, [r5, #0] if(InitTimerCnt >1000){ 8006bd6: 4d22 ldr r5, [pc, #136] ; (8006c60 ) 8006bd8: 682b ldr r3, [r5, #0] 8006bda: f5b3 7f7a cmp.w r3, #1000 ; 0x3e8 8006bde: d903 bls.n 8006be8 ESP8266_Initialize(); 8006be0: f7ff fd24 bl 800662c InitTimerCnt = 0; 8006be4: 2300 movs r3, #0 8006be6: 602b str r3, [r5, #0] if(AdcTimerCnt > 3000){ 8006be8: f640 32b8 movw r2, #3000 ; 0xbb8 8006bec: 4b1d ldr r3, [pc, #116] ; (8006c64 ) 8006bee: 6819 ldr r1, [r3, #0] 8006bf0: 4291 cmp r1, r2 AdcTimerCnt = 0; 8006bf2: bf84 itt hi 8006bf4: 2200 movhi r2, #0 8006bf6: 601a strhi r2, [r3, #0] if(UartTimerCnt > 300 && UartDataRecvGet()){ 8006bf8: 6823 ldr r3, [r4, #0] 8006bfa: f5b3 7f96 cmp.w r3, #300 ; 0x12c 8006bfe: d902 bls.n 8006c06 8006c00: f000 faaa bl 8007158 8006c04: b9a0 cbnz r0, 8006c30 HAL_Delay(1); 8006c06: 2001 movs r0, #1 8006c08: f7fd ffee bl 8004be8 if(LedTimerCnt > 500){ 8006c0c: e7d8 b.n 8006bc0 while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal); 8006c0e: 4640 mov r0, r8 8006c10: f000 faa8 bl 8007164 8006c14: 68ab ldr r3, [r5, #8] 8006c16: 2b00 cmp r3, #0 8006c18: dcf9 bgt.n 8006c0e while (WifiQueue.data > 0) GetDataFromUartQueue(&hWifi); 8006c1a: 4d0d ldr r5, [pc, #52] ; (8006c50 ) 8006c1c: f8df 8048 ldr.w r8, [pc, #72] ; 8006c68 8006c20: 68ab ldr r3, [r5, #8] 8006c22: 2b00 cmp r3, #0 8006c24: dc08 bgt.n 8006c38 UartTimerCnt = 0; 8006c26: 2000 movs r0, #0 8006c28: 6030 str r0, [r6, #0] UartDataRecvSet(false); 8006c2a: f000 fa8f bl 800714c 8006c2e: e7ea b.n 8006c06 while (TerminalQueue.data > 0) GetDataFromUartQueue(&hTerminal); 8006c30: 4d06 ldr r5, [pc, #24] ; (8006c4c ) 8006c32: f8df 8038 ldr.w r8, [pc, #56] ; 8006c6c 8006c36: e7ed b.n 8006c14 while (WifiQueue.data > 0) GetDataFromUartQueue(&hWifi); 8006c38: 4640 mov r0, r8 8006c3a: f000 fa93 bl 8007164 8006c3e: e7ef b.n 8006c20 8006c40: 20000408 .word 0x20000408 8006c44: 08009ebc .word 0x08009ebc 8006c48: 08009ec9 .word 0x08009ec9 8006c4c: 20000b44 .word 0x20000b44 8006c50: 20000f50 .word 0x20000f50 8006c54: 20000424 .word 0x20000424 8006c58: 40010800 .word 0x40010800 8006c5c: 20000404 .word 0x20000404 8006c60: 20000400 .word 0x20000400 8006c64: 200003fc .word 0x200003fc 8006c68: 20000700 .word 0x20000700 8006c6c: 200005fc .word 0x200005fc 08006c70 : /** * @brief This function is executed in case of error occurrence. * @retval None */ void Error_Handler(void) { 8006c70: 4770 bx lr ... 08006c74 : { /* USER CODE BEGIN MspInit 0 */ /* USER CODE END MspInit 0 */ __HAL_RCC_AFIO_CLK_ENABLE(); 8006c74: 4b0e ldr r3, [pc, #56] ; (8006cb0 ) { 8006c76: b082 sub sp, #8 __HAL_RCC_AFIO_CLK_ENABLE(); 8006c78: 699a ldr r2, [r3, #24] 8006c7a: f042 0201 orr.w r2, r2, #1 8006c7e: 619a str r2, [r3, #24] 8006c80: 699a ldr r2, [r3, #24] 8006c82: f002 0201 and.w r2, r2, #1 8006c86: 9200 str r2, [sp, #0] 8006c88: 9a00 ldr r2, [sp, #0] __HAL_RCC_PWR_CLK_ENABLE(); 8006c8a: 69da ldr r2, [r3, #28] 8006c8c: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000 8006c90: 61da str r2, [r3, #28] 8006c92: 69db ldr r3, [r3, #28] /* System interrupt init*/ /** DISABLE: JTAG-DP Disabled and SW-DP Disabled */ __HAL_AFIO_REMAP_SWJ_DISABLE(); 8006c94: 4a07 ldr r2, [pc, #28] ; (8006cb4 ) __HAL_RCC_PWR_CLK_ENABLE(); 8006c96: f003 5380 and.w r3, r3, #268435456 ; 0x10000000 8006c9a: 9301 str r3, [sp, #4] 8006c9c: 9b01 ldr r3, [sp, #4] __HAL_AFIO_REMAP_SWJ_DISABLE(); 8006c9e: 6853 ldr r3, [r2, #4] 8006ca0: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000 8006ca4: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000 8006ca8: 6053 str r3, [r2, #4] /* USER CODE BEGIN MspInit 1 */ /* USER CODE END MspInit 1 */ } 8006caa: b002 add sp, #8 8006cac: 4770 bx lr 8006cae: bf00 nop 8006cb0: 40021000 .word 0x40021000 8006cb4: 40010000 .word 0x40010000 08006cb8 : * This function configures the hardware resources used in this example * @param hadc: ADC handle pointer * @retval None */ void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc) { 8006cb8: b530 push {r4, r5, lr} 8006cba: 4605 mov r5, r0 8006cbc: b08b sub sp, #44 ; 0x2c GPIO_InitTypeDef GPIO_InitStruct = {0}; 8006cbe: 2210 movs r2, #16 8006cc0: 2100 movs r1, #0 8006cc2: a806 add r0, sp, #24 8006cc4: f000 fb20 bl 8007308 if(hadc->Instance==ADC1) 8006cc8: 682b ldr r3, [r5, #0] 8006cca: 4a38 ldr r2, [pc, #224] ; (8006dac ) 8006ccc: 4293 cmp r3, r2 8006cce: d135 bne.n 8006d3c { /* USER CODE BEGIN ADC1_MspInit 0 */ /* USER CODE END ADC1_MspInit 0 */ /* Peripheral clock enable */ __HAL_RCC_ADC1_CLK_ENABLE(); 8006cd0: 4b37 ldr r3, [pc, #220] ; (8006db0 ) /**ADC1 GPIO Configuration PB1 ------> ADC1_IN9 */ GPIO_InitStruct.Pin = RFU_TEMP_Pin; GPIO_InitStruct.Mode = GPIO_MODE_ANALOG; HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct); 8006cd2: 4838 ldr r0, [pc, #224] ; (8006db4 ) __HAL_RCC_ADC1_CLK_ENABLE(); 8006cd4: 699a ldr r2, [r3, #24] HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct); 8006cd6: a906 add r1, sp, #24 __HAL_RCC_ADC1_CLK_ENABLE(); 8006cd8: f442 7200 orr.w r2, r2, #512 ; 0x200 8006cdc: 619a str r2, [r3, #24] 8006cde: 699a ldr r2, [r3, #24] /* ADC1 DMA Init */ /* ADC1 Init */ hdma_adc1.Instance = DMA1_Channel1; 8006ce0: 4c35 ldr r4, [pc, #212] ; (8006db8 ) __HAL_RCC_ADC1_CLK_ENABLE(); 8006ce2: f402 7200 and.w r2, r2, #512 ; 0x200 8006ce6: 9200 str r2, [sp, #0] 8006ce8: 9a00 ldr r2, [sp, #0] __HAL_RCC_GPIOB_CLK_ENABLE(); 8006cea: 699a ldr r2, [r3, #24] 8006cec: f042 0208 orr.w r2, r2, #8 8006cf0: 619a str r2, [r3, #24] 8006cf2: 699b ldr r3, [r3, #24] 8006cf4: f003 0308 and.w r3, r3, #8 8006cf8: 9301 str r3, [sp, #4] 8006cfa: 9b01 ldr r3, [sp, #4] GPIO_InitStruct.Pin = RFU_TEMP_Pin; 8006cfc: 2302 movs r3, #2 8006cfe: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_ANALOG; 8006d00: 2303 movs r3, #3 8006d02: 9307 str r3, [sp, #28] HAL_GPIO_Init(RFU_TEMP_GPIO_Port, &GPIO_InitStruct); 8006d04: f7fe fc60 bl 80055c8 hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY; hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE; hdma_adc1.Init.MemInc = DMA_MINC_ENABLE; 8006d08: 2280 movs r2, #128 ; 0x80 8006d0a: 60e2 str r2, [r4, #12] hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD; 8006d0c: f44f 7200 mov.w r2, #512 ; 0x200 8006d10: 6122 str r2, [r4, #16] hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD; 8006d12: f44f 6200 mov.w r2, #2048 ; 0x800 hdma_adc1.Instance = DMA1_Channel1; 8006d16: 4b29 ldr r3, [pc, #164] ; (8006dbc ) hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD; 8006d18: 6162 str r2, [r4, #20] hdma_adc1.Instance = DMA1_Channel1; 8006d1a: 6023 str r3, [r4, #0] hdma_adc1.Init.Mode = DMA_CIRCULAR; 8006d1c: 2220 movs r2, #32 hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY; 8006d1e: 2300 movs r3, #0 hdma_adc1.Init.Priority = DMA_PRIORITY_LOW; if (HAL_DMA_Init(&hdma_adc1) != HAL_OK) 8006d20: 4620 mov r0, r4 hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY; 8006d22: 6063 str r3, [r4, #4] hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE; 8006d24: 60a3 str r3, [r4, #8] hdma_adc1.Init.Mode = DMA_CIRCULAR; 8006d26: 61a2 str r2, [r4, #24] hdma_adc1.Init.Priority = DMA_PRIORITY_LOW; 8006d28: 61e3 str r3, [r4, #28] if (HAL_DMA_Init(&hdma_adc1) != HAL_OK) 8006d2a: f7fe fa85 bl 8005238 8006d2e: b108 cbz r0, 8006d34 { Error_Handler(); 8006d30: f7ff ff9e bl 8006c70 } __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1); 8006d34: 622c str r4, [r5, #32] 8006d36: 6265 str r5, [r4, #36] ; 0x24 /* USER CODE BEGIN ADC3_MspInit 1 */ /* USER CODE END ADC3_MspInit 1 */ } } 8006d38: b00b add sp, #44 ; 0x2c 8006d3a: bd30 pop {r4, r5, pc} else if(hadc->Instance==ADC2) 8006d3c: 4a20 ldr r2, [pc, #128] ; (8006dc0 ) 8006d3e: 4293 cmp r3, r2 8006d40: d11b bne.n 8006d7a __HAL_RCC_ADC2_CLK_ENABLE(); 8006d42: 4b1b ldr r3, [pc, #108] ; (8006db0 ) 8006d44: 699a ldr r2, [r3, #24] 8006d46: f442 6280 orr.w r2, r2, #1024 ; 0x400 8006d4a: 619a str r2, [r3, #24] 8006d4c: 699a ldr r2, [r3, #24] 8006d4e: f402 6280 and.w r2, r2, #1024 ; 0x400 8006d52: 9202 str r2, [sp, #8] 8006d54: 9a02 ldr r2, [sp, #8] __HAL_RCC_GPIOC_CLK_ENABLE(); 8006d56: 699a ldr r2, [r3, #24] 8006d58: f042 0210 orr.w r2, r2, #16 8006d5c: 619a str r2, [r3, #24] 8006d5e: 699b ldr r3, [r3, #24] 8006d60: f003 0310 and.w r3, r3, #16 8006d64: 9303 str r3, [sp, #12] 8006d66: 9b03 ldr r3, [sp, #12] GPIO_InitStruct.Pin = DET_OUT_B_Pin; 8006d68: 2301 movs r3, #1 GPIO_InitStruct.Pin = EXT_DET_B_Pin; 8006d6a: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_ANALOG; 8006d6c: 2303 movs r3, #3 HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct); 8006d6e: a906 add r1, sp, #24 8006d70: 4814 ldr r0, [pc, #80] ; (8006dc4 ) GPIO_InitStruct.Mode = GPIO_MODE_ANALOG; 8006d72: 9307 str r3, [sp, #28] HAL_GPIO_Init(EXT_DET_B_GPIO_Port, &GPIO_InitStruct); 8006d74: f7fe fc28 bl 80055c8 } 8006d78: e7de b.n 8006d38 else if(hadc->Instance==ADC3) 8006d7a: 4a13 ldr r2, [pc, #76] ; (8006dc8 ) 8006d7c: 4293 cmp r3, r2 8006d7e: d1db bne.n 8006d38 __HAL_RCC_ADC3_CLK_ENABLE(); 8006d80: 4b0b ldr r3, [pc, #44] ; (8006db0 ) 8006d82: 699a ldr r2, [r3, #24] 8006d84: f442 4200 orr.w r2, r2, #32768 ; 0x8000 8006d88: 619a str r2, [r3, #24] 8006d8a: 699a ldr r2, [r3, #24] 8006d8c: f402 4200 and.w r2, r2, #32768 ; 0x8000 8006d90: 9204 str r2, [sp, #16] 8006d92: 9a04 ldr r2, [sp, #16] __HAL_RCC_GPIOC_CLK_ENABLE(); 8006d94: 699a ldr r2, [r3, #24] 8006d96: f042 0210 orr.w r2, r2, #16 8006d9a: 619a str r2, [r3, #24] 8006d9c: 699b ldr r3, [r3, #24] 8006d9e: f003 0310 and.w r3, r3, #16 8006da2: 9305 str r3, [sp, #20] 8006da4: 9b05 ldr r3, [sp, #20] GPIO_InitStruct.Pin = EXT_DET_B_Pin; 8006da6: 2302 movs r3, #2 8006da8: e7df b.n 8006d6a 8006daa: bf00 nop 8006dac: 40012400 .word 0x40012400 8006db0: 40021000 .word 0x40021000 8006db4: 40010c00 .word 0x40010c00 8006db8: 2000063c .word 0x2000063c 8006dbc: 40020008 .word 0x40020008 8006dc0: 40012800 .word 0x40012800 8006dc4: 40011000 .word 0x40011000 8006dc8: 40013c00 .word 0x40013c00 08006dcc : * @param htim_base: TIM_Base handle pointer * @retval None */ void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base) { if(htim_base->Instance==TIM6) 8006dcc: 6802 ldr r2, [r0, #0] 8006dce: 4b08 ldr r3, [pc, #32] ; (8006df0 ) { 8006dd0: b082 sub sp, #8 if(htim_base->Instance==TIM6) 8006dd2: 429a cmp r2, r3 8006dd4: d10a bne.n 8006dec { /* USER CODE BEGIN TIM6_MspInit 0 */ /* USER CODE END TIM6_MspInit 0 */ /* Peripheral clock enable */ __HAL_RCC_TIM6_CLK_ENABLE(); 8006dd6: f503 3300 add.w r3, r3, #131072 ; 0x20000 8006dda: 69da ldr r2, [r3, #28] 8006ddc: f042 0210 orr.w r2, r2, #16 8006de0: 61da str r2, [r3, #28] 8006de2: 69db ldr r3, [r3, #28] 8006de4: f003 0310 and.w r3, r3, #16 8006de8: 9301 str r3, [sp, #4] 8006dea: 9b01 ldr r3, [sp, #4] /* USER CODE BEGIN TIM6_MspInit 1 */ /* USER CODE END TIM6_MspInit 1 */ } } 8006dec: b002 add sp, #8 8006dee: 4770 bx lr 8006df0: 40001000 .word 0x40001000 08006df4 : * This function configures the hardware resources used in this example * @param huart: UART handle pointer * @retval None */ void HAL_UART_MspInit(UART_HandleTypeDef* huart) { 8006df4: b570 push {r4, r5, r6, lr} 8006df6: 4605 mov r5, r0 8006df8: b08a sub sp, #40 ; 0x28 GPIO_InitTypeDef GPIO_InitStruct = {0}; 8006dfa: 2210 movs r2, #16 8006dfc: 2100 movs r1, #0 8006dfe: a806 add r0, sp, #24 8006e00: f000 fa82 bl 8007308 if(huart->Instance==UART4) 8006e04: 682b ldr r3, [r5, #0] 8006e06: 4a60 ldr r2, [pc, #384] ; (8006f88 ) 8006e08: 4293 cmp r3, r2 8006e0a: d129 bne.n 8006e60 { /* USER CODE BEGIN UART4_MspInit 0 */ /* USER CODE END UART4_MspInit 0 */ /* Peripheral clock enable */ __HAL_RCC_UART4_CLK_ENABLE(); 8006e0c: 4b5f ldr r3, [pc, #380] ; (8006f8c ) PC11 ------> UART4_RX */ GPIO_InitStruct.Pin = GPIO_PIN_10; GPIO_InitStruct.Mode = GPIO_MODE_AF_PP; GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH; HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 8006e0e: a906 add r1, sp, #24 __HAL_RCC_UART4_CLK_ENABLE(); 8006e10: 69da ldr r2, [r3, #28] HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 8006e12: 485f ldr r0, [pc, #380] ; (8006f90 ) __HAL_RCC_UART4_CLK_ENABLE(); 8006e14: f442 2200 orr.w r2, r2, #524288 ; 0x80000 8006e18: 61da str r2, [r3, #28] 8006e1a: 69da ldr r2, [r3, #28] 8006e1c: f402 2200 and.w r2, r2, #524288 ; 0x80000 8006e20: 9200 str r2, [sp, #0] 8006e22: 9a00 ldr r2, [sp, #0] __HAL_RCC_GPIOC_CLK_ENABLE(); 8006e24: 699a ldr r2, [r3, #24] 8006e26: f042 0210 orr.w r2, r2, #16 8006e2a: 619a str r2, [r3, #24] 8006e2c: 699b ldr r3, [r3, #24] 8006e2e: f003 0310 and.w r3, r3, #16 8006e32: 9301 str r3, [sp, #4] 8006e34: 9b01 ldr r3, [sp, #4] GPIO_InitStruct.Pin = GPIO_PIN_10; 8006e36: f44f 6380 mov.w r3, #1024 ; 0x400 8006e3a: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_AF_PP; 8006e3c: 2302 movs r3, #2 8006e3e: 9307 str r3, [sp, #28] GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH; 8006e40: 2303 movs r3, #3 8006e42: 9309 str r3, [sp, #36] ; 0x24 HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 8006e44: f7fe fbc0 bl 80055c8 GPIO_InitStruct.Pin = GPIO_PIN_11; 8006e48: f44f 6300 mov.w r3, #2048 ; 0x800 8006e4c: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_INPUT; 8006e4e: 2300 movs r3, #0 GPIO_InitStruct.Pull = GPIO_NOPULL; HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 8006e50: a906 add r1, sp, #24 8006e52: 484f ldr r0, [pc, #316] ; (8006f90 ) GPIO_InitStruct.Mode = GPIO_MODE_INPUT; 8006e54: 9307 str r3, [sp, #28] GPIO_InitStruct.Pull = GPIO_NOPULL; 8006e56: 9308 str r3, [sp, #32] HAL_GPIO_Init(GPIOC, &GPIO_InitStruct); 8006e58: f7fe fbb6 bl 80055c8 /* USER CODE BEGIN USART2_MspInit 1 */ /* USER CODE END USART2_MspInit 1 */ } } 8006e5c: b00a add sp, #40 ; 0x28 8006e5e: bd70 pop {r4, r5, r6, pc} else if(huart->Instance==USART1) 8006e60: 4a4c ldr r2, [pc, #304] ; (8006f94 ) 8006e62: 4293 cmp r3, r2 8006e64: d150 bne.n 8006f08 __HAL_RCC_USART1_CLK_ENABLE(); 8006e66: 4b49 ldr r3, [pc, #292] ; (8006f8c ) HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006e68: a906 add r1, sp, #24 __HAL_RCC_USART1_CLK_ENABLE(); 8006e6a: 699a ldr r2, [r3, #24] HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006e6c: 484a ldr r0, [pc, #296] ; (8006f98 ) __HAL_RCC_USART1_CLK_ENABLE(); 8006e6e: f442 4280 orr.w r2, r2, #16384 ; 0x4000 8006e72: 619a str r2, [r3, #24] 8006e74: 699a ldr r2, [r3, #24] GPIO_InitStruct.Mode = GPIO_MODE_INPUT; 8006e76: 2600 movs r6, #0 __HAL_RCC_USART1_CLK_ENABLE(); 8006e78: f402 4280 and.w r2, r2, #16384 ; 0x4000 8006e7c: 9202 str r2, [sp, #8] 8006e7e: 9a02 ldr r2, [sp, #8] __HAL_RCC_GPIOA_CLK_ENABLE(); 8006e80: 699a ldr r2, [r3, #24] hdma_usart1_rx.Instance = DMA1_Channel5; 8006e82: 4c46 ldr r4, [pc, #280] ; (8006f9c ) __HAL_RCC_GPIOA_CLK_ENABLE(); 8006e84: f042 0204 orr.w r2, r2, #4 8006e88: 619a str r2, [r3, #24] 8006e8a: 699b ldr r3, [r3, #24] 8006e8c: f003 0304 and.w r3, r3, #4 8006e90: 9303 str r3, [sp, #12] 8006e92: 9b03 ldr r3, [sp, #12] GPIO_InitStruct.Pin = GPIO_PIN_9; 8006e94: f44f 7300 mov.w r3, #512 ; 0x200 8006e98: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_AF_PP; 8006e9a: 2302 movs r3, #2 8006e9c: 9307 str r3, [sp, #28] GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH; 8006e9e: 2303 movs r3, #3 8006ea0: 9309 str r3, [sp, #36] ; 0x24 HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006ea2: f7fe fb91 bl 80055c8 GPIO_InitStruct.Pin = GPIO_PIN_10; 8006ea6: f44f 6380 mov.w r3, #1024 ; 0x400 HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006eaa: 483b ldr r0, [pc, #236] ; (8006f98 ) 8006eac: a906 add r1, sp, #24 GPIO_InitStruct.Pin = GPIO_PIN_10; 8006eae: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_INPUT; 8006eb0: 9607 str r6, [sp, #28] GPIO_InitStruct.Pull = GPIO_NOPULL; 8006eb2: 9608 str r6, [sp, #32] HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006eb4: f7fe fb88 bl 80055c8 hdma_usart1_rx.Instance = DMA1_Channel5; 8006eb8: 4b39 ldr r3, [pc, #228] ; (8006fa0 ) if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK) 8006eba: 4620 mov r0, r4 hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY; 8006ebc: e884 0048 stmia.w r4, {r3, r6} hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE; 8006ec0: 2380 movs r3, #128 ; 0x80 hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE; 8006ec2: 60a6 str r6, [r4, #8] hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE; 8006ec4: 60e3 str r3, [r4, #12] hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE; 8006ec6: 6126 str r6, [r4, #16] hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE; 8006ec8: 6166 str r6, [r4, #20] hdma_usart1_rx.Init.Mode = DMA_NORMAL; 8006eca: 61a6 str r6, [r4, #24] hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW; 8006ecc: 61e6 str r6, [r4, #28] if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK) 8006ece: f7fe f9b3 bl 8005238 8006ed2: b108 cbz r0, 8006ed8 Error_Handler(); 8006ed4: f7ff fecc bl 8006c70 __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx); 8006ed8: 636c str r4, [r5, #52] ; 0x34 8006eda: 6265 str r5, [r4, #36] ; 0x24 hdma_usart1_tx.Instance = DMA1_Channel4; 8006edc: 4b31 ldr r3, [pc, #196] ; (8006fa4 ) 8006ede: 4c32 ldr r4, [pc, #200] ; (8006fa8 ) hdma_usart2_tx.Instance = DMA1_Channel7; 8006ee0: 6023 str r3, [r4, #0] hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH; 8006ee2: 2310 movs r3, #16 hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE; 8006ee4: 2280 movs r2, #128 ; 0x80 hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH; 8006ee6: 6063 str r3, [r4, #4] hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE; 8006ee8: 2300 movs r3, #0 hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE; 8006eea: 60e2 str r2, [r4, #12] hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE; 8006eec: 60a3 str r3, [r4, #8] hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE; 8006eee: 6123 str r3, [r4, #16] hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE; 8006ef0: 6163 str r3, [r4, #20] hdma_usart2_tx.Init.Mode = DMA_NORMAL; 8006ef2: 61a3 str r3, [r4, #24] hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW; 8006ef4: 61e3 str r3, [r4, #28] if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK) 8006ef6: 4620 mov r0, r4 8006ef8: f7fe f99e bl 8005238 8006efc: b108 cbz r0, 8006f02 Error_Handler(); 8006efe: f7ff feb7 bl 8006c70 __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx); 8006f02: 632c str r4, [r5, #48] ; 0x30 8006f04: 6265 str r5, [r4, #36] ; 0x24 } 8006f06: e7a9 b.n 8006e5c else if(huart->Instance==USART2) 8006f08: 4a28 ldr r2, [pc, #160] ; (8006fac ) 8006f0a: 4293 cmp r3, r2 8006f0c: d1a6 bne.n 8006e5c __HAL_RCC_USART2_CLK_ENABLE(); 8006f0e: 4b1f ldr r3, [pc, #124] ; (8006f8c ) HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006f10: a906 add r1, sp, #24 __HAL_RCC_USART2_CLK_ENABLE(); 8006f12: 69da ldr r2, [r3, #28] HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006f14: 4820 ldr r0, [pc, #128] ; (8006f98 ) __HAL_RCC_USART2_CLK_ENABLE(); 8006f16: f442 3200 orr.w r2, r2, #131072 ; 0x20000 8006f1a: 61da str r2, [r3, #28] 8006f1c: 69da ldr r2, [r3, #28] GPIO_InitStruct.Mode = GPIO_MODE_INPUT; 8006f1e: 2600 movs r6, #0 __HAL_RCC_USART2_CLK_ENABLE(); 8006f20: f402 3200 and.w r2, r2, #131072 ; 0x20000 8006f24: 9204 str r2, [sp, #16] 8006f26: 9a04 ldr r2, [sp, #16] __HAL_RCC_GPIOA_CLK_ENABLE(); 8006f28: 699a ldr r2, [r3, #24] hdma_usart2_rx.Instance = DMA1_Channel6; 8006f2a: 4c21 ldr r4, [pc, #132] ; (8006fb0 ) __HAL_RCC_GPIOA_CLK_ENABLE(); 8006f2c: f042 0204 orr.w r2, r2, #4 8006f30: 619a str r2, [r3, #24] 8006f32: 699b ldr r3, [r3, #24] 8006f34: f003 0304 and.w r3, r3, #4 8006f38: 9305 str r3, [sp, #20] 8006f3a: 9b05 ldr r3, [sp, #20] GPIO_InitStruct.Pin = GPIO_PIN_2; 8006f3c: 2304 movs r3, #4 8006f3e: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_AF_PP; 8006f40: 2302 movs r3, #2 8006f42: 9307 str r3, [sp, #28] GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH; 8006f44: 2303 movs r3, #3 8006f46: 9309 str r3, [sp, #36] ; 0x24 HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006f48: f7fe fb3e bl 80055c8 GPIO_InitStruct.Pin = GPIO_PIN_3; 8006f4c: 2308 movs r3, #8 HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006f4e: 4812 ldr r0, [pc, #72] ; (8006f98 ) 8006f50: a906 add r1, sp, #24 GPIO_InitStruct.Pin = GPIO_PIN_3; 8006f52: 9306 str r3, [sp, #24] GPIO_InitStruct.Mode = GPIO_MODE_INPUT; 8006f54: 9607 str r6, [sp, #28] GPIO_InitStruct.Pull = GPIO_NOPULL; 8006f56: 9608 str r6, [sp, #32] HAL_GPIO_Init(GPIOA, &GPIO_InitStruct); 8006f58: f7fe fb36 bl 80055c8 hdma_usart2_rx.Instance = DMA1_Channel6; 8006f5c: 4b15 ldr r3, [pc, #84] ; (8006fb4 ) if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK) 8006f5e: 4620 mov r0, r4 hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY; 8006f60: e884 0048 stmia.w r4, {r3, r6} hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE; 8006f64: 2380 movs r3, #128 ; 0x80 hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE; 8006f66: 60a6 str r6, [r4, #8] hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE; 8006f68: 60e3 str r3, [r4, #12] hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE; 8006f6a: 6126 str r6, [r4, #16] hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE; 8006f6c: 6166 str r6, [r4, #20] hdma_usart2_rx.Init.Mode = DMA_NORMAL; 8006f6e: 61a6 str r6, [r4, #24] hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW; 8006f70: 61e6 str r6, [r4, #28] if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK) 8006f72: f7fe f961 bl 8005238 8006f76: b108 cbz r0, 8006f7c Error_Handler(); 8006f78: f7ff fe7a bl 8006c70 __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx); 8006f7c: 636c str r4, [r5, #52] ; 0x34 8006f7e: 6265 str r5, [r4, #36] ; 0x24 hdma_usart2_tx.Instance = DMA1_Channel7; 8006f80: 4b0d ldr r3, [pc, #52] ; (8006fb8 ) 8006f82: 4c0e ldr r4, [pc, #56] ; (8006fbc ) 8006f84: e7ac b.n 8006ee0 8006f86: bf00 nop 8006f88: 40004c00 .word 0x40004c00 8006f8c: 40021000 .word 0x40021000 8006f90: 40011000 .word 0x40011000 8006f94: 40013800 .word 0x40013800 8006f98: 40010800 .word 0x40010800 8006f9c: 20000574 .word 0x20000574 8006fa0: 40020058 .word 0x40020058 8006fa4: 40020044 .word 0x40020044 8006fa8: 200004d0 .word 0x200004d0 8006fac: 40004400 .word 0x40004400 8006fb0: 2000045c .word 0x2000045c 8006fb4: 4002006c .word 0x4002006c 8006fb8: 40020080 .word 0x40020080 8006fbc: 200005b8 .word 0x200005b8 08006fc0 : 8006fc0: 4770 bx lr 08006fc2 : /** * @brief This function handles Hard fault interrupt. */ void HardFault_Handler(void) { 8006fc2: e7fe b.n 8006fc2 08006fc4 : /** * @brief This function handles Memory management fault. */ void MemManage_Handler(void) { 8006fc4: e7fe b.n 8006fc4 08006fc6 : /** * @brief This function handles Prefetch fault, memory access fault. */ void BusFault_Handler(void) { 8006fc6: e7fe b.n 8006fc6 08006fc8 : /** * @brief This function handles Undefined instruction or illegal state. */ void UsageFault_Handler(void) { 8006fc8: e7fe b.n 8006fc8 08006fca : 8006fca: 4770 bx lr 08006fcc : 8006fcc: 4770 bx lr 08006fce : /** * @brief This function handles Pendable request for system service. */ void PendSV_Handler(void) { 8006fce: 4770 bx lr 08006fd0 : void SysTick_Handler(void) { /* USER CODE BEGIN SysTick_IRQn 0 */ /* USER CODE END SysTick_IRQn 0 */ HAL_IncTick(); 8006fd0: f7fd bdf8 b.w 8004bc4 08006fd4 : void DMA1_Channel1_IRQHandler(void) { /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */ /* USER CODE END DMA1_Channel1_IRQn 0 */ HAL_DMA_IRQHandler(&hdma_adc1); 8006fd4: 4801 ldr r0, [pc, #4] ; (8006fdc ) 8006fd6: f7fe ba1b b.w 8005410 8006fda: bf00 nop 8006fdc: 2000063c .word 0x2000063c 08006fe0 : void DMA1_Channel4_IRQHandler(void) { /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */ /* USER CODE END DMA1_Channel4_IRQn 0 */ HAL_DMA_IRQHandler(&hdma_usart1_tx); 8006fe0: 4801 ldr r0, [pc, #4] ; (8006fe8 ) 8006fe2: f7fe ba15 b.w 8005410 8006fe6: bf00 nop 8006fe8: 200004d0 .word 0x200004d0 08006fec : void DMA1_Channel5_IRQHandler(void) { /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */ /* USER CODE END DMA1_Channel5_IRQn 0 */ HAL_DMA_IRQHandler(&hdma_usart1_rx); 8006fec: 4801 ldr r0, [pc, #4] ; (8006ff4 ) 8006fee: f7fe ba0f b.w 8005410 8006ff2: bf00 nop 8006ff4: 20000574 .word 0x20000574 08006ff8 : void DMA1_Channel6_IRQHandler(void) { /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */ /* USER CODE END DMA1_Channel6_IRQn 0 */ HAL_DMA_IRQHandler(&hdma_usart2_rx); 8006ff8: 4801 ldr r0, [pc, #4] ; (8007000 ) 8006ffa: f7fe ba09 b.w 8005410 8006ffe: bf00 nop 8007000: 2000045c .word 0x2000045c 08007004 : void DMA1_Channel7_IRQHandler(void) { /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */ /* USER CODE END DMA1_Channel7_IRQn 0 */ HAL_DMA_IRQHandler(&hdma_usart2_tx); 8007004: 4801 ldr r0, [pc, #4] ; (800700c ) 8007006: f7fe ba03 b.w 8005410 800700a: bf00 nop 800700c: 200005b8 .word 0x200005b8 08007010 : /** * @brief This function handles ADC1 and ADC2 global interrupts. */ void ADC1_2_IRQHandler(void) { 8007010: b508 push {r3, lr} /* USER CODE BEGIN ADC1_2_IRQn 0 */ /* USER CODE END ADC1_2_IRQn 0 */ HAL_ADC_IRQHandler(&hadc1); 8007012: 4804 ldr r0, [pc, #16] ; (8007024 ) 8007014: f7fd fe29 bl 8004c6a HAL_ADC_IRQHandler(&hadc2); /* USER CODE BEGIN ADC1_2_IRQn 1 */ /* USER CODE END ADC1_2_IRQn 1 */ } 8007018: e8bd 4008 ldmia.w sp!, {r3, lr} HAL_ADC_IRQHandler(&hadc2); 800701c: 4802 ldr r0, [pc, #8] ; (8007028 ) 800701e: f7fd be24 b.w 8004c6a 8007022: bf00 nop 8007024: 20000514 .word 0x20000514 8007028: 200004a0 .word 0x200004a0 0800702c : void USART1_IRQHandler(void) { /* USER CODE BEGIN USART1_IRQn 0 */ /* USER CODE END USART1_IRQn 0 */ HAL_UART_IRQHandler(&huart1); 800702c: 4801 ldr r0, [pc, #4] ; (8007034 ) 800702e: f7ff ba31 b.w 8006494 8007032: bf00 nop 8007034: 200005fc .word 0x200005fc 08007038 : void USART2_IRQHandler(void) { /* USER CODE BEGIN USART2_IRQn 0 */ /* USER CODE END USART2_IRQn 0 */ HAL_UART_IRQHandler(&huart2); 8007038: 4801 ldr r0, [pc, #4] ; (8007040 ) 800703a: f7ff ba2b b.w 8006494 800703e: bf00 nop 8007040: 20000700 .word 0x20000700 08007044 : void ADC3_IRQHandler(void) { /* USER CODE BEGIN ADC3_IRQn 0 */ /* USER CODE END ADC3_IRQn 0 */ HAL_ADC_IRQHandler(&hadc3); 8007044: 4801 ldr r0, [pc, #4] ; (800704c ) 8007046: f7fd be10 b.w 8004c6a 800704a: bf00 nop 800704c: 20000544 .word 0x20000544 08007050 : void UART4_IRQHandler(void) { /* USER CODE BEGIN UART4_IRQn 0 */ /* USER CODE END UART4_IRQn 0 */ HAL_UART_IRQHandler(&huart4); 8007050: 4801 ldr r0, [pc, #4] ; (8007058 ) 8007052: f7ff ba1f b.w 8006494 8007056: bf00 nop 8007058: 200006c0 .word 0x200006c0 0800705c : void TIM6_IRQHandler(void) { /* USER CODE BEGIN TIM6_IRQn 0 */ /* USER CODE END TIM6_IRQn 0 */ HAL_TIM_IRQHandler(&htim6); 800705c: 4801 ldr r0, [pc, #4] ; (8007064 ) 800705e: f7fe becf b.w 8005e00 8007062: bf00 nop 8007064: 20000680 .word 0x20000680 08007068 <_read>: _kill(status, -1); while (1) {} /* Make sure we hang here */ } __attribute__((weak)) int _read(int file, char *ptr, int len) { 8007068: b570 push {r4, r5, r6, lr} 800706a: 460e mov r6, r1 800706c: 4615 mov r5, r2 int DataIdx; for (DataIdx = 0; DataIdx < len; DataIdx++) 800706e: 460c mov r4, r1 8007070: 1ba3 subs r3, r4, r6 8007072: 429d cmp r5, r3 8007074: dc01 bgt.n 800707a <_read+0x12> { *ptr++ = __io_getchar(); } return len; } 8007076: 4628 mov r0, r5 8007078: bd70 pop {r4, r5, r6, pc} *ptr++ = __io_getchar(); 800707a: f3af 8000 nop.w 800707e: f804 0b01 strb.w r0, [r4], #1 8007082: e7f5 b.n 8007070 <_read+0x8> 08007084 <_sbrk>: } return len; } caddr_t _sbrk(int incr) { 8007084: b508 push {r3, lr} extern char end asm("end"); static char *heap_end; char *prev_heap_end; if (heap_end == 0) 8007086: 4b0a ldr r3, [pc, #40] ; (80070b0 <_sbrk+0x2c>) { 8007088: 4602 mov r2, r0 if (heap_end == 0) 800708a: 6819 ldr r1, [r3, #0] 800708c: b909 cbnz r1, 8007092 <_sbrk+0xe> heap_end = &end; 800708e: 4909 ldr r1, [pc, #36] ; (80070b4 <_sbrk+0x30>) 8007090: 6019 str r1, [r3, #0] prev_heap_end = heap_end; if (heap_end + incr > stack_ptr) 8007092: 4669 mov r1, sp prev_heap_end = heap_end; 8007094: 6818 ldr r0, [r3, #0] if (heap_end + incr > stack_ptr) 8007096: 4402 add r2, r0 8007098: 428a cmp r2, r1 800709a: d906 bls.n 80070aa <_sbrk+0x26> { // write(1, "Heap and stack collision\n", 25); // abort(); errno = ENOMEM; 800709c: f000 f90a bl 80072b4 <__errno> 80070a0: 230c movs r3, #12 80070a2: 6003 str r3, [r0, #0] return (caddr_t) -1; 80070a4: f04f 30ff mov.w r0, #4294967295 80070a8: bd08 pop {r3, pc} } heap_end += incr; 80070aa: 601a str r2, [r3, #0] return (caddr_t) prev_heap_end; } 80070ac: bd08 pop {r3, pc} 80070ae: bf00 nop 80070b0: 2000040c .word 0x2000040c 80070b4: 20001360 .word 0x20001360 080070b8 <_close>: int _close(int file) { return -1; } 80070b8: f04f 30ff mov.w r0, #4294967295 80070bc: 4770 bx lr 080070be <_fstat>: int _fstat(int file, struct stat *st) { st->st_mode = S_IFCHR; 80070be: f44f 5300 mov.w r3, #8192 ; 0x2000 return 0; } 80070c2: 2000 movs r0, #0 st->st_mode = S_IFCHR; 80070c4: 604b str r3, [r1, #4] } 80070c6: 4770 bx lr 080070c8 <_isatty>: int _isatty(int file) { return 1; } 80070c8: 2001 movs r0, #1 80070ca: 4770 bx lr 080070cc <_lseek>: int _lseek(int file, int ptr, int dir) { return 0; } 80070cc: 2000 movs r0, #0 80070ce: 4770 bx lr 080070d0 : */ void SystemInit (void) { /* Reset the RCC clock configuration to the default reset state(for debug purpose) */ /* Set HSION bit */ RCC->CR |= 0x00000001U; 80070d0: 4b0e ldr r3, [pc, #56] ; (800710c ) 80070d2: 681a ldr r2, [r3, #0] 80070d4: f042 0201 orr.w r2, r2, #1 80070d8: 601a str r2, [r3, #0] /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */ #if !defined(STM32F105xC) && !defined(STM32F107xC) RCC->CFGR &= 0xF8FF0000U; 80070da: 6859 ldr r1, [r3, #4] 80070dc: 4a0c ldr r2, [pc, #48] ; (8007110 ) 80070de: 400a ands r2, r1 80070e0: 605a str r2, [r3, #4] #else RCC->CFGR &= 0xF0FF0000U; #endif /* STM32F105xC */ /* Reset HSEON, CSSON and PLLON bits */ RCC->CR &= 0xFEF6FFFFU; 80070e2: 681a ldr r2, [r3, #0] 80070e4: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000 80070e8: f422 3280 bic.w r2, r2, #65536 ; 0x10000 80070ec: 601a str r2, [r3, #0] /* Reset HSEBYP bit */ RCC->CR &= 0xFFFBFFFFU; 80070ee: 681a ldr r2, [r3, #0] 80070f0: f422 2280 bic.w r2, r2, #262144 ; 0x40000 80070f4: 601a str r2, [r3, #0] /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */ RCC->CFGR &= 0xFF80FFFFU; 80070f6: 685a ldr r2, [r3, #4] 80070f8: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000 80070fc: 605a str r2, [r3, #4] /* Reset CFGR2 register */ RCC->CFGR2 = 0x00000000U; #else /* Disable all interrupts and clear pending bits */ RCC->CIR = 0x009F0000U; 80070fe: f44f 021f mov.w r2, #10420224 ; 0x9f0000 8007102: 609a str r2, [r3, #8] #endif #ifdef VECT_TAB_SRAM SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */ #else SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */ 8007104: 4a03 ldr r2, [pc, #12] ; (8007114 ) 8007106: 4b04 ldr r3, [pc, #16] ; (8007118 ) 8007108: 609a str r2, [r3, #8] 800710a: 4770 bx lr 800710c: 40021000 .word 0x40021000 8007110: f8ff0000 .word 0xf8ff0000 8007114: 08004000 .word 0x08004000 8007118: e000ed00 .word 0xe000ed00 0800711c : bool UartDataisReved; void InitUartQueue(UART_HandleTypeDef *huart,pUARTQUEUE pQueue) { UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal); pQueue->data = pQueue->head = pQueue->tail = 0; 800711c: 2300 movs r3, #0 { 800711e: b430 push {r4, r5} UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal); 8007120: 6805 ldr r5, [r0, #0] if (HAL_UART_Receive_DMA(dst, pQueue->Buffer, 1) != HAL_OK) 8007122: 4c07 ldr r4, [pc, #28] ; (8007140 ) pQueue->data = pQueue->head = pQueue->tail = 0; 8007124: 604b str r3, [r1, #4] 8007126: 600b str r3, [r1, #0] 8007128: 608b str r3, [r1, #8] if (HAL_UART_Receive_DMA(dst, pQueue->Buffer, 1) != HAL_OK) 800712a: 4806 ldr r0, [pc, #24] ; (8007144 ) 800712c: 4b06 ldr r3, [pc, #24] ; (8007148 ) 800712e: 2201 movs r2, #1 8007130: 4285 cmp r5, r0 8007132: bf0c ite eq 8007134: 4620 moveq r0, r4 8007136: 4618 movne r0, r3 { // _Error_Handler(__FILE__, __LINE__); } //HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1); //HAL_UART_Receive_IT(hTerminal, pQueue->Buffer + pQueue->head, 1); } 8007138: bc30 pop {r4, r5} if (HAL_UART_Receive_DMA(dst, pQueue->Buffer, 1) != HAL_OK) 800713a: 310c adds r1, #12 800713c: f7ff b8bc b.w 80062b8 8007140: 20000700 .word 0x20000700 8007144: 40004400 .word 0x40004400 8007148: 200005fc .word 0x200005fc 0800714c : HAL_UART_Receive_DMA(dst, pQueue->Buffer + pQueue->head, 1); UartDataRecvSet(true); // Set_UartRcv(true); } void UartDataRecvSet(bool val){ UartDataisReved = val; 800714c: 4b01 ldr r3, [pc, #4] ; (8007154 ) 800714e: 7018 strb r0, [r3, #0] 8007150: 4770 bx lr 8007152: bf00 nop 8007154: 20000740 .word 0x20000740 08007158 : } bool UartDataRecvGet(void){ return UartDataisReved; } 8007158: 4b01 ldr r3, [pc, #4] ; (8007160 ) 800715a: 7818 ldrb r0, [r3, #0] 800715c: 4770 bx lr 800715e: bf00 nop 8007160: 20000740 .word 0x20000740 08007164 : uint8_t uart_buf[QUEUE_BUFFER_LENGTH]; bool GoodDataStatus = false; void GetDataFromUartQueue(UART_HandleTypeDef *huart) { 8007164: b570 push {r4, r5, r6, lr} UART_HandleTypeDef *dst = (huart->Instance == USART2 ? &hWifi:&hTerminal); pUARTQUEUE pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue); 8007166: 6801 ldr r1, [r0, #0] 8007168: 4a19 ldr r2, [pc, #100] ; (80071d0 ) 800716a: 4b1a ldr r3, [pc, #104] ; (80071d4 ) 800716c: 4c1a ldr r4, [pc, #104] ; (80071d8 ) }else{ printf("%c",*(pQueue->Buffer + pQueue->tail)); } #endif // PYJ.2019.12.13_END -- printf("%c",*(pQueue->Buffer + pQueue->tail)); uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail); 800716e: 4e1b ldr r6, [pc, #108] ; (80071dc ) pUARTQUEUE pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue); 8007170: 4291 cmp r1, r2 8007172: bf18 it ne 8007174: 461c movne r4, r3 printf("%c",*(pQueue->Buffer + pQueue->tail)); 8007176: 6863 ldr r3, [r4, #4] 8007178: f104 050c add.w r5, r4, #12 800717c: 5ce8 ldrb r0, [r5, r3] 800717e: f000 fd45 bl 8007c0c uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail); 8007182: 6830 ldr r0, [r6, #0] 8007184: 1c43 adds r3, r0, #1 8007186: 6033 str r3, [r6, #0] 8007188: 6863 ldr r3, [r4, #4] 800718a: 5ce9 ldrb r1, [r5, r3] 800718c: 4d14 ldr r5, [pc, #80] ; (80071e0 ) if(*(pQueue->Buffer + pQueue->tail) == 0xbe) 800718e: 29be cmp r1, #190 ; 0xbe uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail); 8007190: 5429 strb r1, [r5, r0] GoodDataStatus = true; 8007192: bf04 itt eq 8007194: 2101 moveq r1, #1 8007196: 4a13 ldreq r2, [pc, #76] ; (80071e4 ) //if (HAL_UART_Transmit_DMA(&hTerminal, pQueue->Buffer + pQueue->tail, 1) != HAL_OK) //{ // _Error_Handler(__FILE__, __LINE__); //} // printf("\r\n"); pQueue->tail++; 8007198: f103 0301 add.w r3, r3, #1 GoodDataStatus = true; 800719c: bf08 it eq 800719e: 7011 strbeq r1, [r2, #0] if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0; 80071a0: f5b3 6f80 cmp.w r3, #1024 ; 0x400 80071a4: bfa8 it ge 80071a6: 2300 movge r3, #0 pQueue->data--; 80071a8: 68a5 ldr r5, [r4, #8] if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0; 80071aa: 6063 str r3, [r4, #4] pQueue->data--; 80071ac: 3d01 subs r5, #1 80071ae: 60a5 str r5, [r4, #8] if(pQueue->data == 0 && GoodDataStatus == true){ 80071b0: b965 cbnz r5, 80071cc 80071b2: 4c0c ldr r4, [pc, #48] ; (80071e4 ) 80071b4: 7823 ldrb r3, [r4, #0] 80071b6: b14b cbz r3, 80071cc ESP8266_StrFilter(&uart_buf[Header]); 80071b8: 4809 ldr r0, [pc, #36] ; (80071e0 ) 80071ba: f7ff fa8b bl 80066d4 memset(uart_buf,NULL,cnt); 80071be: 6832 ldr r2, [r6, #0] 80071c0: 4629 mov r1, r5 80071c2: 4807 ldr r0, [pc, #28] ; (80071e0 ) 80071c4: f000 f8a0 bl 8007308 cnt = 0; 80071c8: 6035 str r5, [r6, #0] GoodDataStatus = false; 80071ca: 7025 strb r5, [r4, #0] 80071cc: bd70 pop {r4, r5, r6, pc} 80071ce: bf00 nop 80071d0: 40004400 .word 0x40004400 80071d4: 20000b44 .word 0x20000b44 80071d8: 20000f50 .word 0x20000f50 80071dc: 20000414 .word 0x20000414 80071e0: 20000741 .word 0x20000741 80071e4: 20000410 .word 0x20000410 080071e8 : { 80071e8: b538 push {r3, r4, r5, lr} pUARTQUEUE pQueue = (huart->Instance == USART2 ? &WifiQueue:&TerminalQueue); 80071ea: 6802 ldr r2, [r0, #0] 80071ec: 4b12 ldr r3, [pc, #72] ; (8007238 ) 80071ee: 4c13 ldr r4, [pc, #76] ; (800723c ) 80071f0: 429a cmp r2, r3 80071f2: 4b13 ldr r3, [pc, #76] ; (8007240 ) 80071f4: 4d13 ldr r5, [pc, #76] ; (8007244 ) 80071f6: bf08 it eq 80071f8: 461c moveq r4, r3 80071fa: 4b13 ldr r3, [pc, #76] ; (8007248 ) 80071fc: bf08 it eq 80071fe: 461d moveq r5, r3 pQueue->head++; 8007200: 6823 ldr r3, [r4, #0] 8007202: 3301 adds r3, #1 if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0; 8007204: f5b3 6f80 cmp.w r3, #1024 ; 0x400 8007208: bfa8 it ge 800720a: 2300 movge r3, #0 800720c: 6023 str r3, [r4, #0] pQueue->data++; 800720e: 68a3 ldr r3, [r4, #8] 8007210: 3301 adds r3, #1 if (pQueue->data >= QUEUE_BUFFER_LENGTH) 8007212: f5b3 6f80 cmp.w r3, #1024 ; 0x400 pQueue->data++; 8007216: 60a3 str r3, [r4, #8] if (pQueue->data >= QUEUE_BUFFER_LENGTH) 8007218: db01 blt.n 800721e GetDataFromUartQueue(huart); 800721a: f7ff ffa3 bl 8007164 HAL_UART_Receive_DMA(dst, pQueue->Buffer + pQueue->head, 1); 800721e: 6823 ldr r3, [r4, #0] 8007220: f104 010c add.w r1, r4, #12 8007224: 2201 movs r2, #1 8007226: 4419 add r1, r3 8007228: 4628 mov r0, r5 800722a: f7ff f845 bl 80062b8 UartDataisReved = val; 800722e: 2201 movs r2, #1 8007230: 4b06 ldr r3, [pc, #24] ; (800724c ) 8007232: 701a strb r2, [r3, #0] 8007234: bd38 pop {r3, r4, r5, pc} 8007236: bf00 nop 8007238: 40004400 .word 0x40004400 800723c: 20000b44 .word 0x20000b44 8007240: 20000f50 .word 0x20000f50 8007244: 200005fc .word 0x200005fc 8007248: 20000700 .word 0x20000700 800724c: 20000740 .word 0x20000740 08007250 : } void Uart1_Data_Send(uint8_t* data,uint8_t size){ HAL_UART_Transmit_DMA(&huart1, data,size); } void Uart2_Data_Send(uint8_t* data,uint8_t size){ HAL_UART_Transmit_DMA(&huart2, data,size); 8007250: 460a mov r2, r1 8007252: 4601 mov r1, r0 8007254: 4801 ldr r0, [pc, #4] ; (800725c ) 8007256: f7fe bff5 b.w 8006244 800725a: bf00 nop 800725c: 20000700 .word 0x20000700 08007260 : .weak Reset_Handler .type Reset_Handler, %function Reset_Handler: /* Copy the data segment initializers from flash to SRAM */ movs r1, #0 8007260: 2100 movs r1, #0 b LoopCopyDataInit 8007262: e003 b.n 800726c 08007264 : CopyDataInit: ldr r3, =_sidata 8007264: 4b0b ldr r3, [pc, #44] ; (8007294 ) ldr r3, [r3, r1] 8007266: 585b ldr r3, [r3, r1] str r3, [r0, r1] 8007268: 5043 str r3, [r0, r1] adds r1, r1, #4 800726a: 3104 adds r1, #4 0800726c : LoopCopyDataInit: ldr r0, =_sdata 800726c: 480a ldr r0, [pc, #40] ; (8007298 ) ldr r3, =_edata 800726e: 4b0b ldr r3, [pc, #44] ; (800729c ) adds r2, r0, r1 8007270: 1842 adds r2, r0, r1 cmp r2, r3 8007272: 429a cmp r2, r3 bcc CopyDataInit 8007274: d3f6 bcc.n 8007264 ldr r2, =_sbss 8007276: 4a0a ldr r2, [pc, #40] ; (80072a0 ) b LoopFillZerobss 8007278: e002 b.n 8007280 0800727a : /* Zero fill the bss segment. */ FillZerobss: movs r3, #0 800727a: 2300 movs r3, #0 str r3, [r2], #4 800727c: f842 3b04 str.w r3, [r2], #4 08007280 : LoopFillZerobss: ldr r3, = _ebss 8007280: 4b08 ldr r3, [pc, #32] ; (80072a4 ) cmp r2, r3 8007282: 429a cmp r2, r3 bcc FillZerobss 8007284: d3f9 bcc.n 800727a /* Call the clock system intitialization function.*/ bl SystemInit 8007286: f7ff ff23 bl 80070d0 /* Call static constructors */ bl __libc_init_array 800728a: f000 f819 bl 80072c0 <__libc_init_array> /* Call the application's entry point.*/ bl main 800728e: f7ff facf bl 8006830
bx lr 8007292: 4770 bx lr ldr r3, =_sidata 8007294: 0800a1c0 .word 0x0800a1c0 ldr r0, =_sdata 8007298: 20000000 .word 0x20000000 ldr r3, =_edata 800729c: 200003dc .word 0x200003dc ldr r2, =_sbss 80072a0: 200003dc .word 0x200003dc ldr r3, = _ebss 80072a4: 20001360 .word 0x20001360 080072a8 : * @retval : None */ .section .text.Default_Handler,"ax",%progbits Default_Handler: Infinite_Loop: b Infinite_Loop 80072a8: e7fe b.n 80072a8 080072aa : 80072aa: 220a movs r2, #10 80072ac: 2100 movs r1, #0 80072ae: f000 be77 b.w 8007fa0 ... 080072b4 <__errno>: 80072b4: 4b01 ldr r3, [pc, #4] ; (80072bc <__errno+0x8>) 80072b6: 6818 ldr r0, [r3, #0] 80072b8: 4770 bx lr 80072ba: bf00 nop 80072bc: 2000020c .word 0x2000020c 080072c0 <__libc_init_array>: 80072c0: b570 push {r4, r5, r6, lr} 80072c2: 2500 movs r5, #0 80072c4: 4e0c ldr r6, [pc, #48] ; (80072f8 <__libc_init_array+0x38>) 80072c6: 4c0d ldr r4, [pc, #52] ; (80072fc <__libc_init_array+0x3c>) 80072c8: 1ba4 subs r4, r4, r6 80072ca: 10a4 asrs r4, r4, #2 80072cc: 42a5 cmp r5, r4 80072ce: d109 bne.n 80072e4 <__libc_init_array+0x24> 80072d0: f002 fd8a bl 8009de8 <_init> 80072d4: 2500 movs r5, #0 80072d6: 4e0a ldr r6, [pc, #40] ; (8007300 <__libc_init_array+0x40>) 80072d8: 4c0a ldr r4, [pc, #40] ; (8007304 <__libc_init_array+0x44>) 80072da: 1ba4 subs r4, r4, r6 80072dc: 10a4 asrs r4, r4, #2 80072de: 42a5 cmp r5, r4 80072e0: d105 bne.n 80072ee <__libc_init_array+0x2e> 80072e2: bd70 pop {r4, r5, r6, pc} 80072e4: f856 3025 ldr.w r3, [r6, r5, lsl #2] 80072e8: 4798 blx r3 80072ea: 3501 adds r5, #1 80072ec: e7ee b.n 80072cc <__libc_init_array+0xc> 80072ee: f856 3025 ldr.w r3, [r6, r5, lsl #2] 80072f2: 4798 blx r3 80072f4: 3501 adds r5, #1 80072f6: e7f2 b.n 80072de <__libc_init_array+0x1e> 80072f8: 0800a1b8 .word 0x0800a1b8 80072fc: 0800a1b8 .word 0x0800a1b8 8007300: 0800a1b8 .word 0x0800a1b8 8007304: 0800a1bc .word 0x0800a1bc 08007308 : 8007308: 4603 mov r3, r0 800730a: 4402 add r2, r0 800730c: 4293 cmp r3, r2 800730e: d100 bne.n 8007312 8007310: 4770 bx lr 8007312: f803 1b01 strb.w r1, [r3], #1 8007316: e7f9 b.n 800730c 08007318 <__cvt>: 8007318: 2b00 cmp r3, #0 800731a: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr} 800731e: 461e mov r6, r3 8007320: bfbb ittet lt 8007322: f103 4300 addlt.w r3, r3, #2147483648 ; 0x80000000 8007326: 461e movlt r6, r3 8007328: 2300 movge r3, #0 800732a: 232d movlt r3, #45 ; 0x2d 800732c: b088 sub sp, #32 800732e: 9f14 ldr r7, [sp, #80] ; 0x50 8007330: 9912 ldr r1, [sp, #72] ; 0x48 8007332: f027 0720 bic.w r7, r7, #32 8007336: 2f46 cmp r7, #70 ; 0x46 8007338: 4614 mov r4, r2 800733a: 9d10 ldr r5, [sp, #64] ; 0x40 800733c: f8dd a04c ldr.w sl, [sp, #76] ; 0x4c 8007340: 700b strb r3, [r1, #0] 8007342: d004 beq.n 800734e <__cvt+0x36> 8007344: 2f45 cmp r7, #69 ; 0x45 8007346: d100 bne.n 800734a <__cvt+0x32> 8007348: 3501 adds r5, #1 800734a: 2302 movs r3, #2 800734c: e000 b.n 8007350 <__cvt+0x38> 800734e: 2303 movs r3, #3 8007350: aa07 add r2, sp, #28 8007352: 9204 str r2, [sp, #16] 8007354: aa06 add r2, sp, #24 8007356: 9203 str r2, [sp, #12] 8007358: e88d 0428 stmia.w sp, {r3, r5, sl} 800735c: 4622 mov r2, r4 800735e: 4633 mov r3, r6 8007360: f000 ff82 bl 8008268 <_dtoa_r> 8007364: 2f47 cmp r7, #71 ; 0x47 8007366: 4680 mov r8, r0 8007368: d102 bne.n 8007370 <__cvt+0x58> 800736a: 9b11 ldr r3, [sp, #68] ; 0x44 800736c: 07db lsls r3, r3, #31 800736e: d526 bpl.n 80073be <__cvt+0xa6> 8007370: 2f46 cmp r7, #70 ; 0x46 8007372: eb08 0905 add.w r9, r8, r5 8007376: d111 bne.n 800739c <__cvt+0x84> 8007378: f898 3000 ldrb.w r3, [r8] 800737c: 2b30 cmp r3, #48 ; 0x30 800737e: d10a bne.n 8007396 <__cvt+0x7e> 8007380: 2200 movs r2, #0 8007382: 2300 movs r3, #0 8007384: 4620 mov r0, r4 8007386: 4631 mov r1, r6 8007388: f7fd fb76 bl 8004a78 <__aeabi_dcmpeq> 800738c: b918 cbnz r0, 8007396 <__cvt+0x7e> 800738e: f1c5 0501 rsb r5, r5, #1 8007392: f8ca 5000 str.w r5, [sl] 8007396: f8da 3000 ldr.w r3, [sl] 800739a: 4499 add r9, r3 800739c: 2200 movs r2, #0 800739e: 2300 movs r3, #0 80073a0: 4620 mov r0, r4 80073a2: 4631 mov r1, r6 80073a4: f7fd fb68 bl 8004a78 <__aeabi_dcmpeq> 80073a8: b938 cbnz r0, 80073ba <__cvt+0xa2> 80073aa: 2230 movs r2, #48 ; 0x30 80073ac: 9b07 ldr r3, [sp, #28] 80073ae: 4599 cmp r9, r3 80073b0: d905 bls.n 80073be <__cvt+0xa6> 80073b2: 1c59 adds r1, r3, #1 80073b4: 9107 str r1, [sp, #28] 80073b6: 701a strb r2, [r3, #0] 80073b8: e7f8 b.n 80073ac <__cvt+0x94> 80073ba: f8cd 901c str.w r9, [sp, #28] 80073be: 4640 mov r0, r8 80073c0: 9b07 ldr r3, [sp, #28] 80073c2: 9a15 ldr r2, [sp, #84] ; 0x54 80073c4: eba3 0308 sub.w r3, r3, r8 80073c8: 6013 str r3, [r2, #0] 80073ca: b008 add sp, #32 80073cc: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc} 080073d0 <__exponent>: 80073d0: 4603 mov r3, r0 80073d2: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr} 80073d4: 2900 cmp r1, #0 80073d6: f803 2b02 strb.w r2, [r3], #2 80073da: bfb6 itet lt 80073dc: 222d movlt r2, #45 ; 0x2d 80073de: 222b movge r2, #43 ; 0x2b 80073e0: 4249 neglt r1, r1 80073e2: 2909 cmp r1, #9 80073e4: 7042 strb r2, [r0, #1] 80073e6: dd21 ble.n 800742c <__exponent+0x5c> 80073e8: f10d 0207 add.w r2, sp, #7 80073ec: 4617 mov r7, r2 80073ee: 260a movs r6, #10 80073f0: fb91 f5f6 sdiv r5, r1, r6 80073f4: fb06 1115 mls r1, r6, r5, r1 80073f8: 2d09 cmp r5, #9 80073fa: f101 0130 add.w r1, r1, #48 ; 0x30 80073fe: f802 1c01 strb.w r1, [r2, #-1] 8007402: f102 34ff add.w r4, r2, #4294967295 8007406: 4629 mov r1, r5 8007408: dc09 bgt.n 800741e <__exponent+0x4e> 800740a: 3130 adds r1, #48 ; 0x30 800740c: 3a02 subs r2, #2 800740e: f804 1c01 strb.w r1, [r4, #-1] 8007412: 42ba cmp r2, r7 8007414: 461c mov r4, r3 8007416: d304 bcc.n 8007422 <__exponent+0x52> 8007418: 1a20 subs r0, r4, r0 800741a: b003 add sp, #12 800741c: bdf0 pop {r4, r5, r6, r7, pc} 800741e: 4622 mov r2, r4 8007420: e7e6 b.n 80073f0 <__exponent+0x20> 8007422: f812 1b01 ldrb.w r1, [r2], #1 8007426: f803 1b01 strb.w r1, [r3], #1 800742a: e7f2 b.n 8007412 <__exponent+0x42> 800742c: 2230 movs r2, #48 ; 0x30 800742e: 461c mov r4, r3 8007430: 4411 add r1, r2 8007432: f804 2b02 strb.w r2, [r4], #2 8007436: 7059 strb r1, [r3, #1] 8007438: e7ee b.n 8007418 <__exponent+0x48> ... 0800743c <_printf_float>: 800743c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr} 8007440: b091 sub sp, #68 ; 0x44 8007442: 460c mov r4, r1 8007444: 9f1a ldr r7, [sp, #104] ; 0x68 8007446: 4693 mov fp, r2 8007448: 461e mov r6, r3 800744a: 4605 mov r5, r0 800744c: f001 fe60 bl 8009110 <_localeconv_r> 8007450: 6803 ldr r3, [r0, #0] 8007452: 4618 mov r0, r3 8007454: 9309 str r3, [sp, #36] ; 0x24 8007456: f7fc fee7 bl 8004228 800745a: 2300 movs r3, #0 800745c: 930e str r3, [sp, #56] ; 0x38 800745e: 683b ldr r3, [r7, #0] 8007460: 900a str r0, [sp, #40] ; 0x28 8007462: 3307 adds r3, #7 8007464: f023 0307 bic.w r3, r3, #7 8007468: f103 0208 add.w r2, r3, #8 800746c: f894 8018 ldrb.w r8, [r4, #24] 8007470: f8d4 a000 ldr.w sl, [r4] 8007474: 603a str r2, [r7, #0] 8007476: e9d3 2300 ldrd r2, r3, [r3] 800747a: e9c4 2312 strd r2, r3, [r4, #72] ; 0x48 800747e: f8d4 904c ldr.w r9, [r4, #76] ; 0x4c 8007482: 6ca7 ldr r7, [r4, #72] ; 0x48 8007484: f029 4300 bic.w r3, r9, #2147483648 ; 0x80000000 8007488: 930b str r3, [sp, #44] ; 0x2c 800748a: f04f 32ff mov.w r2, #4294967295 800748e: 4ba6 ldr r3, [pc, #664] ; (8007728 <_printf_float+0x2ec>) 8007490: 4638 mov r0, r7 8007492: 990b ldr r1, [sp, #44] ; 0x2c 8007494: f7fd fb22 bl 8004adc <__aeabi_dcmpun> 8007498: 2800 cmp r0, #0 800749a: f040 81f7 bne.w 800788c <_printf_float+0x450> 800749e: f04f 32ff mov.w r2, #4294967295 80074a2: 4ba1 ldr r3, [pc, #644] ; (8007728 <_printf_float+0x2ec>) 80074a4: 4638 mov r0, r7 80074a6: 990b ldr r1, [sp, #44] ; 0x2c 80074a8: f7fd fafa bl 8004aa0 <__aeabi_dcmple> 80074ac: 2800 cmp r0, #0 80074ae: f040 81ed bne.w 800788c <_printf_float+0x450> 80074b2: 2200 movs r2, #0 80074b4: 2300 movs r3, #0 80074b6: 4638 mov r0, r7 80074b8: 4649 mov r1, r9 80074ba: f7fd fae7 bl 8004a8c <__aeabi_dcmplt> 80074be: b110 cbz r0, 80074c6 <_printf_float+0x8a> 80074c0: 232d movs r3, #45 ; 0x2d 80074c2: f884 3043 strb.w r3, [r4, #67] ; 0x43 80074c6: 4b99 ldr r3, [pc, #612] ; (800772c <_printf_float+0x2f0>) 80074c8: 4f99 ldr r7, [pc, #612] ; (8007730 <_printf_float+0x2f4>) 80074ca: f1b8 0f47 cmp.w r8, #71 ; 0x47 80074ce: bf98 it ls 80074d0: 461f movls r7, r3 80074d2: 2303 movs r3, #3 80074d4: f04f 0900 mov.w r9, #0 80074d8: 6123 str r3, [r4, #16] 80074da: f02a 0304 bic.w r3, sl, #4 80074de: 6023 str r3, [r4, #0] 80074e0: 9600 str r6, [sp, #0] 80074e2: 465b mov r3, fp 80074e4: aa0f add r2, sp, #60 ; 0x3c 80074e6: 4621 mov r1, r4 80074e8: 4628 mov r0, r5 80074ea: f000 f9df bl 80078ac <_printf_common> 80074ee: 3001 adds r0, #1 80074f0: f040 809a bne.w 8007628 <_printf_float+0x1ec> 80074f4: f04f 30ff mov.w r0, #4294967295 80074f8: b011 add sp, #68 ; 0x44 80074fa: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc} 80074fe: 6862 ldr r2, [r4, #4] 8007500: a80e add r0, sp, #56 ; 0x38 8007502: 1c53 adds r3, r2, #1 8007504: f10d 0e34 add.w lr, sp, #52 ; 0x34 8007508: f44a 6380 orr.w r3, sl, #1024 ; 0x400 800750c: d141 bne.n 8007592 <_printf_float+0x156> 800750e: 2206 movs r2, #6 8007510: 6062 str r2, [r4, #4] 8007512: 2100 movs r1, #0 8007514: 6023 str r3, [r4, #0] 8007516: 9301 str r3, [sp, #4] 8007518: 6863 ldr r3, [r4, #4] 800751a: f10d 0233 add.w r2, sp, #51 ; 0x33 800751e: 9005 str r0, [sp, #20] 8007520: 9202 str r2, [sp, #8] 8007522: 9300 str r3, [sp, #0] 8007524: 463a mov r2, r7 8007526: 464b mov r3, r9 8007528: 9106 str r1, [sp, #24] 800752a: f8cd 8010 str.w r8, [sp, #16] 800752e: f8cd e00c str.w lr, [sp, #12] 8007532: 4628 mov r0, r5 8007534: f7ff fef0 bl 8007318 <__cvt> 8007538: f008 03df and.w r3, r8, #223 ; 0xdf 800753c: 2b47 cmp r3, #71 ; 0x47 800753e: 4607 mov r7, r0 8007540: d109 bne.n 8007556 <_printf_float+0x11a> 8007542: 9b0d ldr r3, [sp, #52] ; 0x34 8007544: 1cd8 adds r0, r3, #3 8007546: db02 blt.n 800754e <_printf_float+0x112> 8007548: 6862 ldr r2, [r4, #4] 800754a: 4293 cmp r3, r2 800754c: dd59 ble.n 8007602 <_printf_float+0x1c6> 800754e: f1a8 0802 sub.w r8, r8, #2 8007552: fa5f f888 uxtb.w r8, r8 8007556: f1b8 0f65 cmp.w r8, #101 ; 0x65 800755a: 990d ldr r1, [sp, #52] ; 0x34 800755c: d836 bhi.n 80075cc <_printf_float+0x190> 800755e: 3901 subs r1, #1 8007560: 4642 mov r2, r8 8007562: f104 0050 add.w r0, r4, #80 ; 0x50 8007566: 910d str r1, [sp, #52] ; 0x34 8007568: f7ff ff32 bl 80073d0 <__exponent> 800756c: 9a0e ldr r2, [sp, #56] ; 0x38 800756e: 4681 mov r9, r0 8007570: 1883 adds r3, r0, r2 8007572: 2a01 cmp r2, #1 8007574: 6123 str r3, [r4, #16] 8007576: dc02 bgt.n 800757e <_printf_float+0x142> 8007578: 6822 ldr r2, [r4, #0] 800757a: 07d1 lsls r1, r2, #31 800757c: d501 bpl.n 8007582 <_printf_float+0x146> 800757e: 3301 adds r3, #1 8007580: 6123 str r3, [r4, #16] 8007582: f89d 3033 ldrb.w r3, [sp, #51] ; 0x33 8007586: 2b00 cmp r3, #0 8007588: d0aa beq.n 80074e0 <_printf_float+0xa4> 800758a: 232d movs r3, #45 ; 0x2d 800758c: f884 3043 strb.w r3, [r4, #67] ; 0x43 8007590: e7a6 b.n 80074e0 <_printf_float+0xa4> 8007592: f1b8 0f67 cmp.w r8, #103 ; 0x67 8007596: d002 beq.n 800759e <_printf_float+0x162> 8007598: f1b8 0f47 cmp.w r8, #71 ; 0x47 800759c: d1b9 bne.n 8007512 <_printf_float+0xd6> 800759e: b19a cbz r2, 80075c8 <_printf_float+0x18c> 80075a0: 2100 movs r1, #0 80075a2: 9106 str r1, [sp, #24] 80075a4: f10d 0133 add.w r1, sp, #51 ; 0x33 80075a8: e88d 000c stmia.w sp, {r2, r3} 80075ac: 6023 str r3, [r4, #0] 80075ae: 9005 str r0, [sp, #20] 80075b0: 463a mov r2, r7 80075b2: f8cd 8010 str.w r8, [sp, #16] 80075b6: f8cd e00c str.w lr, [sp, #12] 80075ba: 9102 str r1, [sp, #8] 80075bc: 464b mov r3, r9 80075be: 4628 mov r0, r5 80075c0: f7ff feaa bl 8007318 <__cvt> 80075c4: 4607 mov r7, r0 80075c6: e7bc b.n 8007542 <_printf_float+0x106> 80075c8: 2201 movs r2, #1 80075ca: e7a1 b.n 8007510 <_printf_float+0xd4> 80075cc: f1b8 0f66 cmp.w r8, #102 ; 0x66 80075d0: d119 bne.n 8007606 <_printf_float+0x1ca> 80075d2: 2900 cmp r1, #0 80075d4: 6863 ldr r3, [r4, #4] 80075d6: dd0c ble.n 80075f2 <_printf_float+0x1b6> 80075d8: 6121 str r1, [r4, #16] 80075da: b913 cbnz r3, 80075e2 <_printf_float+0x1a6> 80075dc: 6822 ldr r2, [r4, #0] 80075de: 07d2 lsls r2, r2, #31 80075e0: d502 bpl.n 80075e8 <_printf_float+0x1ac> 80075e2: 3301 adds r3, #1 80075e4: 440b add r3, r1 80075e6: 6123 str r3, [r4, #16] 80075e8: 9b0d ldr r3, [sp, #52] ; 0x34 80075ea: f04f 0900 mov.w r9, #0 80075ee: 65a3 str r3, [r4, #88] ; 0x58 80075f0: e7c7 b.n 8007582 <_printf_float+0x146> 80075f2: b913 cbnz r3, 80075fa <_printf_float+0x1be> 80075f4: 6822 ldr r2, [r4, #0] 80075f6: 07d0 lsls r0, r2, #31 80075f8: d501 bpl.n 80075fe <_printf_float+0x1c2> 80075fa: 3302 adds r3, #2 80075fc: e7f3 b.n 80075e6 <_printf_float+0x1aa> 80075fe: 2301 movs r3, #1 8007600: e7f1 b.n 80075e6 <_printf_float+0x1aa> 8007602: f04f 0867 mov.w r8, #103 ; 0x67 8007606: 9b0d ldr r3, [sp, #52] ; 0x34 8007608: 9a0e ldr r2, [sp, #56] ; 0x38 800760a: 4293 cmp r3, r2 800760c: db05 blt.n 800761a <_printf_float+0x1de> 800760e: 6822 ldr r2, [r4, #0] 8007610: 6123 str r3, [r4, #16] 8007612: 07d1 lsls r1, r2, #31 8007614: d5e8 bpl.n 80075e8 <_printf_float+0x1ac> 8007616: 3301 adds r3, #1 8007618: e7e5 b.n 80075e6 <_printf_float+0x1aa> 800761a: 2b00 cmp r3, #0 800761c: bfcc ite gt 800761e: 2301 movgt r3, #1 8007620: f1c3 0302 rsble r3, r3, #2 8007624: 4413 add r3, r2 8007626: e7de b.n 80075e6 <_printf_float+0x1aa> 8007628: 6823 ldr r3, [r4, #0] 800762a: 055a lsls r2, r3, #21 800762c: d407 bmi.n 800763e <_printf_float+0x202> 800762e: 6923 ldr r3, [r4, #16] 8007630: 463a mov r2, r7 8007632: 4659 mov r1, fp 8007634: 4628 mov r0, r5 8007636: 47b0 blx r6 8007638: 3001 adds r0, #1 800763a: d12a bne.n 8007692 <_printf_float+0x256> 800763c: e75a b.n 80074f4 <_printf_float+0xb8> 800763e: f1b8 0f65 cmp.w r8, #101 ; 0x65 8007642: f240 80dc bls.w 80077fe <_printf_float+0x3c2> 8007646: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48 800764a: 2200 movs r2, #0 800764c: 2300 movs r3, #0 800764e: f7fd fa13 bl 8004a78 <__aeabi_dcmpeq> 8007652: 2800 cmp r0, #0 8007654: d039 beq.n 80076ca <_printf_float+0x28e> 8007656: 2301 movs r3, #1 8007658: 4a36 ldr r2, [pc, #216] ; (8007734 <_printf_float+0x2f8>) 800765a: 4659 mov r1, fp 800765c: 4628 mov r0, r5 800765e: 47b0 blx r6 8007660: 3001 adds r0, #1 8007662: f43f af47 beq.w 80074f4 <_printf_float+0xb8> 8007666: 9b0e ldr r3, [sp, #56] ; 0x38 8007668: 9a0d ldr r2, [sp, #52] ; 0x34 800766a: 429a cmp r2, r3 800766c: db02 blt.n 8007674 <_printf_float+0x238> 800766e: 6823 ldr r3, [r4, #0] 8007670: 07d8 lsls r0, r3, #31 8007672: d50e bpl.n 8007692 <_printf_float+0x256> 8007674: 9b0a ldr r3, [sp, #40] ; 0x28 8007676: 9a09 ldr r2, [sp, #36] ; 0x24 8007678: 4659 mov r1, fp 800767a: 4628 mov r0, r5 800767c: 47b0 blx r6 800767e: 3001 adds r0, #1 8007680: f43f af38 beq.w 80074f4 <_printf_float+0xb8> 8007684: 2700 movs r7, #0 8007686: f104 081a add.w r8, r4, #26 800768a: 9b0e ldr r3, [sp, #56] ; 0x38 800768c: 3b01 subs r3, #1 800768e: 429f cmp r7, r3 8007690: db11 blt.n 80076b6 <_printf_float+0x27a> 8007692: 6823 ldr r3, [r4, #0] 8007694: 079f lsls r7, r3, #30 8007696: d508 bpl.n 80076aa <_printf_float+0x26e> 8007698: 2700 movs r7, #0 800769a: f104 0819 add.w r8, r4, #25 800769e: 68e3 ldr r3, [r4, #12] 80076a0: 9a0f ldr r2, [sp, #60] ; 0x3c 80076a2: 1a9b subs r3, r3, r2 80076a4: 429f cmp r7, r3 80076a6: f2c0 80e7 blt.w 8007878 <_printf_float+0x43c> 80076aa: 68e0 ldr r0, [r4, #12] 80076ac: 9b0f ldr r3, [sp, #60] ; 0x3c 80076ae: 4298 cmp r0, r3 80076b0: bfb8 it lt 80076b2: 4618 movlt r0, r3 80076b4: e720 b.n 80074f8 <_printf_float+0xbc> 80076b6: 2301 movs r3, #1 80076b8: 4642 mov r2, r8 80076ba: 4659 mov r1, fp 80076bc: 4628 mov r0, r5 80076be: 47b0 blx r6 80076c0: 3001 adds r0, #1 80076c2: f43f af17 beq.w 80074f4 <_printf_float+0xb8> 80076c6: 3701 adds r7, #1 80076c8: e7df b.n 800768a <_printf_float+0x24e> 80076ca: 9b0d ldr r3, [sp, #52] ; 0x34 80076cc: 2b00 cmp r3, #0 80076ce: dc33 bgt.n 8007738 <_printf_float+0x2fc> 80076d0: 2301 movs r3, #1 80076d2: 4a18 ldr r2, [pc, #96] ; (8007734 <_printf_float+0x2f8>) 80076d4: 4659 mov r1, fp 80076d6: 4628 mov r0, r5 80076d8: 47b0 blx r6 80076da: 3001 adds r0, #1 80076dc: f43f af0a beq.w 80074f4 <_printf_float+0xb8> 80076e0: 9b0d ldr r3, [sp, #52] ; 0x34 80076e2: b923 cbnz r3, 80076ee <_printf_float+0x2b2> 80076e4: 9b0e ldr r3, [sp, #56] ; 0x38 80076e6: b913 cbnz r3, 80076ee <_printf_float+0x2b2> 80076e8: 6823 ldr r3, [r4, #0] 80076ea: 07d9 lsls r1, r3, #31 80076ec: d5d1 bpl.n 8007692 <_printf_float+0x256> 80076ee: 9b0a ldr r3, [sp, #40] ; 0x28 80076f0: 9a09 ldr r2, [sp, #36] ; 0x24 80076f2: 4659 mov r1, fp 80076f4: 4628 mov r0, r5 80076f6: 47b0 blx r6 80076f8: 3001 adds r0, #1 80076fa: f43f aefb beq.w 80074f4 <_printf_float+0xb8> 80076fe: f04f 0800 mov.w r8, #0 8007702: f104 091a add.w r9, r4, #26 8007706: 9b0d ldr r3, [sp, #52] ; 0x34 8007708: 425b negs r3, r3 800770a: 4598 cmp r8, r3 800770c: db01 blt.n 8007712 <_printf_float+0x2d6> 800770e: 9b0e ldr r3, [sp, #56] ; 0x38 8007710: e78e b.n 8007630 <_printf_float+0x1f4> 8007712: 2301 movs r3, #1 8007714: 464a mov r2, r9 8007716: 4659 mov r1, fp 8007718: 4628 mov r0, r5 800771a: 47b0 blx r6 800771c: 3001 adds r0, #1 800771e: f43f aee9 beq.w 80074f4 <_printf_float+0xb8> 8007722: f108 0801 add.w r8, r8, #1 8007726: e7ee b.n 8007706 <_printf_float+0x2ca> 8007728: 7fefffff .word 0x7fefffff 800772c: 08009ef8 .word 0x08009ef8 8007730: 08009efc .word 0x08009efc 8007734: 08009f08 .word 0x08009f08 8007738: 9a0e ldr r2, [sp, #56] ; 0x38 800773a: 6da3 ldr r3, [r4, #88] ; 0x58 800773c: 429a cmp r2, r3 800773e: bfa8 it ge 8007740: 461a movge r2, r3 8007742: 2a00 cmp r2, #0 8007744: 4690 mov r8, r2 8007746: dc36 bgt.n 80077b6 <_printf_float+0x37a> 8007748: f04f 0a00 mov.w sl, #0 800774c: f104 031a add.w r3, r4, #26 8007750: ea28 78e8 bic.w r8, r8, r8, asr #31 8007754: 930b str r3, [sp, #44] ; 0x2c 8007756: f8d4 9058 ldr.w r9, [r4, #88] ; 0x58 800775a: eba9 0308 sub.w r3, r9, r8 800775e: 459a cmp sl, r3 8007760: db31 blt.n 80077c6 <_printf_float+0x38a> 8007762: 9b0e ldr r3, [sp, #56] ; 0x38 8007764: 9a0d ldr r2, [sp, #52] ; 0x34 8007766: 429a cmp r2, r3 8007768: db38 blt.n 80077dc <_printf_float+0x3a0> 800776a: 6823 ldr r3, [r4, #0] 800776c: 07da lsls r2, r3, #31 800776e: d435 bmi.n 80077dc <_printf_float+0x3a0> 8007770: 9b0e ldr r3, [sp, #56] ; 0x38 8007772: 990d ldr r1, [sp, #52] ; 0x34 8007774: eba3 0209 sub.w r2, r3, r9 8007778: eba3 0801 sub.w r8, r3, r1 800777c: 4590 cmp r8, r2 800777e: bfa8 it ge 8007780: 4690 movge r8, r2 8007782: f1b8 0f00 cmp.w r8, #0 8007786: dc31 bgt.n 80077ec <_printf_float+0x3b0> 8007788: 2700 movs r7, #0 800778a: ea28 78e8 bic.w r8, r8, r8, asr #31 800778e: f104 091a add.w r9, r4, #26 8007792: 9a0d ldr r2, [sp, #52] ; 0x34 8007794: 9b0e ldr r3, [sp, #56] ; 0x38 8007796: 1a9b subs r3, r3, r2 8007798: eba3 0308 sub.w r3, r3, r8 800779c: 429f cmp r7, r3 800779e: f6bf af78 bge.w 8007692 <_printf_float+0x256> 80077a2: 2301 movs r3, #1 80077a4: 464a mov r2, r9 80077a6: 4659 mov r1, fp 80077a8: 4628 mov r0, r5 80077aa: 47b0 blx r6 80077ac: 3001 adds r0, #1 80077ae: f43f aea1 beq.w 80074f4 <_printf_float+0xb8> 80077b2: 3701 adds r7, #1 80077b4: e7ed b.n 8007792 <_printf_float+0x356> 80077b6: 4613 mov r3, r2 80077b8: 4659 mov r1, fp 80077ba: 463a mov r2, r7 80077bc: 4628 mov r0, r5 80077be: 47b0 blx r6 80077c0: 3001 adds r0, #1 80077c2: d1c1 bne.n 8007748 <_printf_float+0x30c> 80077c4: e696 b.n 80074f4 <_printf_float+0xb8> 80077c6: 2301 movs r3, #1 80077c8: 9a0b ldr r2, [sp, #44] ; 0x2c 80077ca: 4659 mov r1, fp 80077cc: 4628 mov r0, r5 80077ce: 47b0 blx r6 80077d0: 3001 adds r0, #1 80077d2: f43f ae8f beq.w 80074f4 <_printf_float+0xb8> 80077d6: f10a 0a01 add.w sl, sl, #1 80077da: e7bc b.n 8007756 <_printf_float+0x31a> 80077dc: 9b0a ldr r3, [sp, #40] ; 0x28 80077de: 9a09 ldr r2, [sp, #36] ; 0x24 80077e0: 4659 mov r1, fp 80077e2: 4628 mov r0, r5 80077e4: 47b0 blx r6 80077e6: 3001 adds r0, #1 80077e8: d1c2 bne.n 8007770 <_printf_float+0x334> 80077ea: e683 b.n 80074f4 <_printf_float+0xb8> 80077ec: 4643 mov r3, r8 80077ee: eb07 0209 add.w r2, r7, r9 80077f2: 4659 mov r1, fp 80077f4: 4628 mov r0, r5 80077f6: 47b0 blx r6 80077f8: 3001 adds r0, #1 80077fa: d1c5 bne.n 8007788 <_printf_float+0x34c> 80077fc: e67a b.n 80074f4 <_printf_float+0xb8> 80077fe: 9a0e ldr r2, [sp, #56] ; 0x38 8007800: 2a01 cmp r2, #1 8007802: dc01 bgt.n 8007808 <_printf_float+0x3cc> 8007804: 07db lsls r3, r3, #31 8007806: d534 bpl.n 8007872 <_printf_float+0x436> 8007808: 2301 movs r3, #1 800780a: 463a mov r2, r7 800780c: 4659 mov r1, fp 800780e: 4628 mov r0, r5 8007810: 47b0 blx r6 8007812: 3001 adds r0, #1 8007814: f43f ae6e beq.w 80074f4 <_printf_float+0xb8> 8007818: 9b0a ldr r3, [sp, #40] ; 0x28 800781a: 9a09 ldr r2, [sp, #36] ; 0x24 800781c: 4659 mov r1, fp 800781e: 4628 mov r0, r5 8007820: 47b0 blx r6 8007822: 3001 adds r0, #1 8007824: f43f ae66 beq.w 80074f4 <_printf_float+0xb8> 8007828: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48 800782c: 2200 movs r2, #0 800782e: 2300 movs r3, #0 8007830: f7fd f922 bl 8004a78 <__aeabi_dcmpeq> 8007834: b150 cbz r0, 800784c <_printf_float+0x410> 8007836: 2700 movs r7, #0 8007838: f104 081a add.w r8, r4, #26 800783c: 9b0e ldr r3, [sp, #56] ; 0x38 800783e: 3b01 subs r3, #1 8007840: 429f cmp r7, r3 8007842: db0c blt.n 800785e <_printf_float+0x422> 8007844: 464b mov r3, r9 8007846: f104 0250 add.w r2, r4, #80 ; 0x50 800784a: e6f2 b.n 8007632 <_printf_float+0x1f6> 800784c: 9b0e ldr r3, [sp, #56] ; 0x38 800784e: 1c7a adds r2, r7, #1 8007850: 3b01 subs r3, #1 8007852: 4659 mov r1, fp 8007854: 4628 mov r0, r5 8007856: 47b0 blx r6 8007858: 3001 adds r0, #1 800785a: d1f3 bne.n 8007844 <_printf_float+0x408> 800785c: e64a b.n 80074f4 <_printf_float+0xb8> 800785e: 2301 movs r3, #1 8007860: 4642 mov r2, r8 8007862: 4659 mov r1, fp 8007864: 4628 mov r0, r5 8007866: 47b0 blx r6 8007868: 3001 adds r0, #1 800786a: f43f ae43 beq.w 80074f4 <_printf_float+0xb8> 800786e: 3701 adds r7, #1 8007870: e7e4 b.n 800783c <_printf_float+0x400> 8007872: 2301 movs r3, #1 8007874: 463a mov r2, r7 8007876: e7ec b.n 8007852 <_printf_float+0x416> 8007878: 2301 movs r3, #1 800787a: 4642 mov r2, r8 800787c: 4659 mov r1, fp 800787e: 4628 mov r0, r5 8007880: 47b0 blx r6 8007882: 3001 adds r0, #1 8007884: f43f ae36 beq.w 80074f4 <_printf_float+0xb8> 8007888: 3701 adds r7, #1 800788a: e708 b.n 800769e <_printf_float+0x262> 800788c: 463a mov r2, r7 800788e: 464b mov r3, r9 8007890: 4638 mov r0, r7 8007892: 4649 mov r1, r9 8007894: f7fd f922 bl 8004adc <__aeabi_dcmpun> 8007898: 2800 cmp r0, #0 800789a: f43f ae30 beq.w 80074fe <_printf_float+0xc2> 800789e: 4b01 ldr r3, [pc, #4] ; (80078a4 <_printf_float+0x468>) 80078a0: 4f01 ldr r7, [pc, #4] ; (80078a8 <_printf_float+0x46c>) 80078a2: e612 b.n 80074ca <_printf_float+0x8e> 80078a4: 08009f00 .word 0x08009f00 80078a8: 08009f04 .word 0x08009f04 080078ac <_printf_common>: 80078ac: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr} 80078b0: 4691 mov r9, r2 80078b2: 461f mov r7, r3 80078b4: 688a ldr r2, [r1, #8] 80078b6: 690b ldr r3, [r1, #16] 80078b8: 4606 mov r6, r0 80078ba: 4293 cmp r3, r2 80078bc: bfb8 it lt 80078be: 4613 movlt r3, r2 80078c0: f8c9 3000 str.w r3, [r9] 80078c4: f891 2043 ldrb.w r2, [r1, #67] ; 0x43 80078c8: 460c mov r4, r1 80078ca: f8dd 8020 ldr.w r8, [sp, #32] 80078ce: b112 cbz r2, 80078d6 <_printf_common+0x2a> 80078d0: 3301 adds r3, #1 80078d2: f8c9 3000 str.w r3, [r9] 80078d6: 6823 ldr r3, [r4, #0] 80078d8: 0699 lsls r1, r3, #26 80078da: bf42 ittt mi 80078dc: f8d9 3000 ldrmi.w r3, [r9] 80078e0: 3302 addmi r3, #2 80078e2: f8c9 3000 strmi.w r3, [r9] 80078e6: 6825 ldr r5, [r4, #0] 80078e8: f015 0506 ands.w r5, r5, #6 80078ec: d107 bne.n 80078fe <_printf_common+0x52> 80078ee: f104 0a19 add.w sl, r4, #25 80078f2: 68e3 ldr r3, [r4, #12] 80078f4: f8d9 2000 ldr.w r2, [r9] 80078f8: 1a9b subs r3, r3, r2 80078fa: 429d cmp r5, r3 80078fc: db2a blt.n 8007954 <_printf_common+0xa8> 80078fe: f894 3043 ldrb.w r3, [r4, #67] ; 0x43 8007902: 6822 ldr r2, [r4, #0] 8007904: 3300 adds r3, #0 8007906: bf18 it ne 8007908: 2301 movne r3, #1 800790a: 0692 lsls r2, r2, #26 800790c: d42f bmi.n 800796e <_printf_common+0xc2> 800790e: f104 0243 add.w r2, r4, #67 ; 0x43 8007912: 4639 mov r1, r7 8007914: 4630 mov r0, r6 8007916: 47c0 blx r8 8007918: 3001 adds r0, #1 800791a: d022 beq.n 8007962 <_printf_common+0xb6> 800791c: 6823 ldr r3, [r4, #0] 800791e: 68e5 ldr r5, [r4, #12] 8007920: f003 0306 and.w r3, r3, #6 8007924: 2b04 cmp r3, #4 8007926: bf18 it ne 8007928: 2500 movne r5, #0 800792a: f8d9 2000 ldr.w r2, [r9] 800792e: f04f 0900 mov.w r9, #0 8007932: bf08 it eq 8007934: 1aad subeq r5, r5, r2 8007936: 68a3 ldr r3, [r4, #8] 8007938: 6922 ldr r2, [r4, #16] 800793a: bf08 it eq 800793c: ea25 75e5 biceq.w r5, r5, r5, asr #31 8007940: 4293 cmp r3, r2 8007942: bfc4 itt gt 8007944: 1a9b subgt r3, r3, r2 8007946: 18ed addgt r5, r5, r3 8007948: 341a adds r4, #26 800794a: 454d cmp r5, r9 800794c: d11b bne.n 8007986 <_printf_common+0xda> 800794e: 2000 movs r0, #0 8007950: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc} 8007954: 2301 movs r3, #1 8007956: 4652 mov r2, sl 8007958: 4639 mov r1, r7 800795a: 4630 mov r0, r6 800795c: 47c0 blx r8 800795e: 3001 adds r0, #1 8007960: d103 bne.n 800796a <_printf_common+0xbe> 8007962: f04f 30ff mov.w r0, #4294967295 8007966: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc} 800796a: 3501 adds r5, #1 800796c: e7c1 b.n 80078f2 <_printf_common+0x46> 800796e: 2030 movs r0, #48 ; 0x30 8007970: 18e1 adds r1, r4, r3 8007972: f881 0043 strb.w r0, [r1, #67] ; 0x43 8007976: 1c5a adds r2, r3, #1 8007978: f894 1045 ldrb.w r1, [r4, #69] ; 0x45 800797c: 4422 add r2, r4 800797e: 3302 adds r3, #2 8007980: f882 1043 strb.w r1, [r2, #67] ; 0x43 8007984: e7c3 b.n 800790e <_printf_common+0x62> 8007986: 2301 movs r3, #1 8007988: 4622 mov r2, r4 800798a: 4639 mov r1, r7 800798c: 4630 mov r0, r6 800798e: 47c0 blx r8 8007990: 3001 adds r0, #1 8007992: d0e6 beq.n 8007962 <_printf_common+0xb6> 8007994: f109 0901 add.w r9, r9, #1 8007998: e7d7 b.n 800794a <_printf_common+0x9e> ... 0800799c <_printf_i>: 800799c: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr} 80079a0: 4617 mov r7, r2 80079a2: 7e0a ldrb r2, [r1, #24] 80079a4: b085 sub sp, #20 80079a6: 2a6e cmp r2, #110 ; 0x6e 80079a8: 4698 mov r8, r3 80079aa: 4606 mov r6, r0 80079ac: 460c mov r4, r1 80079ae: 9b0c ldr r3, [sp, #48] ; 0x30 80079b0: f101 0e43 add.w lr, r1, #67 ; 0x43 80079b4: f000 80bc beq.w 8007b30 <_printf_i+0x194> 80079b8: d81a bhi.n 80079f0 <_printf_i+0x54> 80079ba: 2a63 cmp r2, #99 ; 0x63 80079bc: d02e beq.n 8007a1c <_printf_i+0x80> 80079be: d80a bhi.n 80079d6 <_printf_i+0x3a> 80079c0: 2a00 cmp r2, #0 80079c2: f000 80c8 beq.w 8007b56 <_printf_i+0x1ba> 80079c6: 2a58 cmp r2, #88 ; 0x58 80079c8: f000 808a beq.w 8007ae0 <_printf_i+0x144> 80079cc: f104 0542 add.w r5, r4, #66 ; 0x42 80079d0: f884 2042 strb.w r2, [r4, #66] ; 0x42 80079d4: e02a b.n 8007a2c <_printf_i+0x90> 80079d6: 2a64 cmp r2, #100 ; 0x64 80079d8: d001 beq.n 80079de <_printf_i+0x42> 80079da: 2a69 cmp r2, #105 ; 0x69 80079dc: d1f6 bne.n 80079cc <_printf_i+0x30> 80079de: 6821 ldr r1, [r4, #0] 80079e0: 681a ldr r2, [r3, #0] 80079e2: f011 0f80 tst.w r1, #128 ; 0x80 80079e6: d023 beq.n 8007a30 <_printf_i+0x94> 80079e8: 1d11 adds r1, r2, #4 80079ea: 6019 str r1, [r3, #0] 80079ec: 6813 ldr r3, [r2, #0] 80079ee: e027 b.n 8007a40 <_printf_i+0xa4> 80079f0: 2a73 cmp r2, #115 ; 0x73 80079f2: f000 80b4 beq.w 8007b5e <_printf_i+0x1c2> 80079f6: d808 bhi.n 8007a0a <_printf_i+0x6e> 80079f8: 2a6f cmp r2, #111 ; 0x6f 80079fa: d02a beq.n 8007a52 <_printf_i+0xb6> 80079fc: 2a70 cmp r2, #112 ; 0x70 80079fe: d1e5 bne.n 80079cc <_printf_i+0x30> 8007a00: 680a ldr r2, [r1, #0] 8007a02: f042 0220 orr.w r2, r2, #32 8007a06: 600a str r2, [r1, #0] 8007a08: e003 b.n 8007a12 <_printf_i+0x76> 8007a0a: 2a75 cmp r2, #117 ; 0x75 8007a0c: d021 beq.n 8007a52 <_printf_i+0xb6> 8007a0e: 2a78 cmp r2, #120 ; 0x78 8007a10: d1dc bne.n 80079cc <_printf_i+0x30> 8007a12: 2278 movs r2, #120 ; 0x78 8007a14: 496f ldr r1, [pc, #444] ; (8007bd4 <_printf_i+0x238>) 8007a16: f884 2045 strb.w r2, [r4, #69] ; 0x45 8007a1a: e064 b.n 8007ae6 <_printf_i+0x14a> 8007a1c: 681a ldr r2, [r3, #0] 8007a1e: f101 0542 add.w r5, r1, #66 ; 0x42 8007a22: 1d11 adds r1, r2, #4 8007a24: 6019 str r1, [r3, #0] 8007a26: 6813 ldr r3, [r2, #0] 8007a28: f884 3042 strb.w r3, [r4, #66] ; 0x42 8007a2c: 2301 movs r3, #1 8007a2e: e0a3 b.n 8007b78 <_printf_i+0x1dc> 8007a30: f011 0f40 tst.w r1, #64 ; 0x40 8007a34: f102 0104 add.w r1, r2, #4 8007a38: 6019 str r1, [r3, #0] 8007a3a: d0d7 beq.n 80079ec <_printf_i+0x50> 8007a3c: f9b2 3000 ldrsh.w r3, [r2] 8007a40: 2b00 cmp r3, #0 8007a42: da03 bge.n 8007a4c <_printf_i+0xb0> 8007a44: 222d movs r2, #45 ; 0x2d 8007a46: 425b negs r3, r3 8007a48: f884 2043 strb.w r2, [r4, #67] ; 0x43 8007a4c: 4962 ldr r1, [pc, #392] ; (8007bd8 <_printf_i+0x23c>) 8007a4e: 220a movs r2, #10 8007a50: e017 b.n 8007a82 <_printf_i+0xe6> 8007a52: 6820 ldr r0, [r4, #0] 8007a54: 6819 ldr r1, [r3, #0] 8007a56: f010 0f80 tst.w r0, #128 ; 0x80 8007a5a: d003 beq.n 8007a64 <_printf_i+0xc8> 8007a5c: 1d08 adds r0, r1, #4 8007a5e: 6018 str r0, [r3, #0] 8007a60: 680b ldr r3, [r1, #0] 8007a62: e006 b.n 8007a72 <_printf_i+0xd6> 8007a64: f010 0f40 tst.w r0, #64 ; 0x40 8007a68: f101 0004 add.w r0, r1, #4 8007a6c: 6018 str r0, [r3, #0] 8007a6e: d0f7 beq.n 8007a60 <_printf_i+0xc4> 8007a70: 880b ldrh r3, [r1, #0] 8007a72: 2a6f cmp r2, #111 ; 0x6f 8007a74: bf14 ite ne 8007a76: 220a movne r2, #10 8007a78: 2208 moveq r2, #8 8007a7a: 4957 ldr r1, [pc, #348] ; (8007bd8 <_printf_i+0x23c>) 8007a7c: 2000 movs r0, #0 8007a7e: f884 0043 strb.w r0, [r4, #67] ; 0x43 8007a82: 6865 ldr r5, [r4, #4] 8007a84: 2d00 cmp r5, #0 8007a86: 60a5 str r5, [r4, #8] 8007a88: f2c0 809c blt.w 8007bc4 <_printf_i+0x228> 8007a8c: 6820 ldr r0, [r4, #0] 8007a8e: f020 0004 bic.w r0, r0, #4 8007a92: 6020 str r0, [r4, #0] 8007a94: 2b00 cmp r3, #0 8007a96: d13f bne.n 8007b18 <_printf_i+0x17c> 8007a98: 2d00 cmp r5, #0 8007a9a: f040 8095 bne.w 8007bc8 <_printf_i+0x22c> 8007a9e: 4675 mov r5, lr 8007aa0: 2a08 cmp r2, #8 8007aa2: d10b bne.n 8007abc <_printf_i+0x120> 8007aa4: 6823 ldr r3, [r4, #0] 8007aa6: 07da lsls r2, r3, #31 8007aa8: d508 bpl.n 8007abc <_printf_i+0x120> 8007aaa: 6923 ldr r3, [r4, #16] 8007aac: 6862 ldr r2, [r4, #4] 8007aae: 429a cmp r2, r3 8007ab0: bfde ittt le 8007ab2: 2330 movle r3, #48 ; 0x30 8007ab4: f805 3c01 strble.w r3, [r5, #-1] 8007ab8: f105 35ff addle.w r5, r5, #4294967295 8007abc: ebae 0305 sub.w r3, lr, r5 8007ac0: 6123 str r3, [r4, #16] 8007ac2: f8cd 8000 str.w r8, [sp] 8007ac6: 463b mov r3, r7 8007ac8: aa03 add r2, sp, #12 8007aca: 4621 mov r1, r4 8007acc: 4630 mov r0, r6 8007ace: f7ff feed bl 80078ac <_printf_common> 8007ad2: 3001 adds r0, #1 8007ad4: d155 bne.n 8007b82 <_printf_i+0x1e6> 8007ad6: f04f 30ff mov.w r0, #4294967295 8007ada: b005 add sp, #20 8007adc: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc} 8007ae0: f881 2045 strb.w r2, [r1, #69] ; 0x45 8007ae4: 493c ldr r1, [pc, #240] ; (8007bd8 <_printf_i+0x23c>) 8007ae6: 6822 ldr r2, [r4, #0] 8007ae8: 6818 ldr r0, [r3, #0] 8007aea: f012 0f80 tst.w r2, #128 ; 0x80 8007aee: f100 0504 add.w r5, r0, #4 8007af2: 601d str r5, [r3, #0] 8007af4: d001 beq.n 8007afa <_printf_i+0x15e> 8007af6: 6803 ldr r3, [r0, #0] 8007af8: e002 b.n 8007b00 <_printf_i+0x164> 8007afa: 0655 lsls r5, r2, #25 8007afc: d5fb bpl.n 8007af6 <_printf_i+0x15a> 8007afe: 8803 ldrh r3, [r0, #0] 8007b00: 07d0 lsls r0, r2, #31 8007b02: bf44 itt mi 8007b04: f042 0220 orrmi.w r2, r2, #32 8007b08: 6022 strmi r2, [r4, #0] 8007b0a: b91b cbnz r3, 8007b14 <_printf_i+0x178> 8007b0c: 6822 ldr r2, [r4, #0] 8007b0e: f022 0220 bic.w r2, r2, #32 8007b12: 6022 str r2, [r4, #0] 8007b14: 2210 movs r2, #16 8007b16: e7b1 b.n 8007a7c <_printf_i+0xe0> 8007b18: 4675 mov r5, lr 8007b1a: fbb3 f0f2 udiv r0, r3, r2 8007b1e: fb02 3310 mls r3, r2, r0, r3 8007b22: 5ccb ldrb r3, [r1, r3] 8007b24: f805 3d01 strb.w r3, [r5, #-1]! 8007b28: 4603 mov r3, r0 8007b2a: 2800 cmp r0, #0 8007b2c: d1f5 bne.n 8007b1a <_printf_i+0x17e> 8007b2e: e7b7 b.n 8007aa0 <_printf_i+0x104> 8007b30: 6808 ldr r0, [r1, #0] 8007b32: 681a ldr r2, [r3, #0] 8007b34: f010 0f80 tst.w r0, #128 ; 0x80 8007b38: 6949 ldr r1, [r1, #20] 8007b3a: d004 beq.n 8007b46 <_printf_i+0x1aa> 8007b3c: 1d10 adds r0, r2, #4 8007b3e: 6018 str r0, [r3, #0] 8007b40: 6813 ldr r3, [r2, #0] 8007b42: 6019 str r1, [r3, #0] 8007b44: e007 b.n 8007b56 <_printf_i+0x1ba> 8007b46: f010 0f40 tst.w r0, #64 ; 0x40 8007b4a: f102 0004 add.w r0, r2, #4 8007b4e: 6018 str r0, [r3, #0] 8007b50: 6813 ldr r3, [r2, #0] 8007b52: d0f6 beq.n 8007b42 <_printf_i+0x1a6> 8007b54: 8019 strh r1, [r3, #0] 8007b56: 2300 movs r3, #0 8007b58: 4675 mov r5, lr 8007b5a: 6123 str r3, [r4, #16] 8007b5c: e7b1 b.n 8007ac2 <_printf_i+0x126> 8007b5e: 681a ldr r2, [r3, #0] 8007b60: 1d11 adds r1, r2, #4 8007b62: 6019 str r1, [r3, #0] 8007b64: 6815 ldr r5, [r2, #0] 8007b66: 2100 movs r1, #0 8007b68: 6862 ldr r2, [r4, #4] 8007b6a: 4628 mov r0, r5 8007b6c: f001 fb5c bl 8009228 8007b70: b108 cbz r0, 8007b76 <_printf_i+0x1da> 8007b72: 1b40 subs r0, r0, r5 8007b74: 6060 str r0, [r4, #4] 8007b76: 6863 ldr r3, [r4, #4] 8007b78: 6123 str r3, [r4, #16] 8007b7a: 2300 movs r3, #0 8007b7c: f884 3043 strb.w r3, [r4, #67] ; 0x43 8007b80: e79f b.n 8007ac2 <_printf_i+0x126> 8007b82: 6923 ldr r3, [r4, #16] 8007b84: 462a mov r2, r5 8007b86: 4639 mov r1, r7 8007b88: 4630 mov r0, r6 8007b8a: 47c0 blx r8 8007b8c: 3001 adds r0, #1 8007b8e: d0a2 beq.n 8007ad6 <_printf_i+0x13a> 8007b90: 6823 ldr r3, [r4, #0] 8007b92: 079b lsls r3, r3, #30 8007b94: d507 bpl.n 8007ba6 <_printf_i+0x20a> 8007b96: 2500 movs r5, #0 8007b98: f104 0919 add.w r9, r4, #25 8007b9c: 68e3 ldr r3, [r4, #12] 8007b9e: 9a03 ldr r2, [sp, #12] 8007ba0: 1a9b subs r3, r3, r2 8007ba2: 429d cmp r5, r3 8007ba4: db05 blt.n 8007bb2 <_printf_i+0x216> 8007ba6: 68e0 ldr r0, [r4, #12] 8007ba8: 9b03 ldr r3, [sp, #12] 8007baa: 4298 cmp r0, r3 8007bac: bfb8 it lt 8007bae: 4618 movlt r0, r3 8007bb0: e793 b.n 8007ada <_printf_i+0x13e> 8007bb2: 2301 movs r3, #1 8007bb4: 464a mov r2, r9 8007bb6: 4639 mov r1, r7 8007bb8: 4630 mov r0, r6 8007bba: 47c0 blx r8 8007bbc: 3001 adds r0, #1 8007bbe: d08a beq.n 8007ad6 <_printf_i+0x13a> 8007bc0: 3501 adds r5, #1 8007bc2: e7eb b.n 8007b9c <_printf_i+0x200> 8007bc4: 2b00 cmp r3, #0 8007bc6: d1a7 bne.n 8007b18 <_printf_i+0x17c> 8007bc8: 780b ldrb r3, [r1, #0] 8007bca: f104 0542 add.w r5, r4, #66 ; 0x42 8007bce: f884 3042 strb.w r3, [r4, #66] ; 0x42 8007bd2: e765 b.n 8007aa0 <_printf_i+0x104> 8007bd4: 08009f1b .word 0x08009f1b 8007bd8: 08009f0a .word 0x08009f0a 08007bdc : 8007bdc: b40f push {r0, r1, r2, r3} 8007bde: 4b0a ldr r3, [pc, #40] ; (8007c08 ) 8007be0: b513 push {r0, r1, r4, lr} 8007be2: 681c ldr r4, [r3, #0] 8007be4: b124 cbz r4, 8007bf0 8007be6: 69a3 ldr r3, [r4, #24] 8007be8: b913 cbnz r3, 8007bf0 8007bea: 4620 mov r0, r4 8007bec: f001 fa02 bl 8008ff4 <__sinit> 8007bf0: ab05 add r3, sp, #20 8007bf2: 9a04 ldr r2, [sp, #16] 8007bf4: 68a1 ldr r1, [r4, #8] 8007bf6: 4620 mov r0, r4 8007bf8: 9301 str r3, [sp, #4] 8007bfa: f001 fedf bl 80099bc <_vfiprintf_r> 8007bfe: b002 add sp, #8 8007c00: e8bd 4010 ldmia.w sp!, {r4, lr} 8007c04: b004 add sp, #16 8007c06: 4770 bx lr 8007c08: 2000020c .word 0x2000020c 08007c0c : 8007c0c: b538 push {r3, r4, r5, lr} 8007c0e: 4b08 ldr r3, [pc, #32] ; (8007c30 ) 8007c10: 4605 mov r5, r0 8007c12: 681c ldr r4, [r3, #0] 8007c14: b124 cbz r4, 8007c20 8007c16: 69a3 ldr r3, [r4, #24] 8007c18: b913 cbnz r3, 8007c20 8007c1a: 4620 mov r0, r4 8007c1c: f001 f9ea bl 8008ff4 <__sinit> 8007c20: 68a2 ldr r2, [r4, #8] 8007c22: 4629 mov r1, r5 8007c24: 4620 mov r0, r4 8007c26: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr} 8007c2a: f001 bfdd b.w 8009be8 <_putc_r> 8007c2e: bf00 nop 8007c30: 2000020c .word 0x2000020c 08007c34 <_puts_r>: 8007c34: b570 push {r4, r5, r6, lr} 8007c36: 460e mov r6, r1 8007c38: 4605 mov r5, r0 8007c3a: b118 cbz r0, 8007c44 <_puts_r+0x10> 8007c3c: 6983 ldr r3, [r0, #24] 8007c3e: b90b cbnz r3, 8007c44 <_puts_r+0x10> 8007c40: f001 f9d8 bl 8008ff4 <__sinit> 8007c44: 69ab ldr r3, [r5, #24] 8007c46: 68ac ldr r4, [r5, #8] 8007c48: b913 cbnz r3, 8007c50 <_puts_r+0x1c> 8007c4a: 4628 mov r0, r5 8007c4c: f001 f9d2 bl 8008ff4 <__sinit> 8007c50: 4b23 ldr r3, [pc, #140] ; (8007ce0 <_puts_r+0xac>) 8007c52: 429c cmp r4, r3 8007c54: d117 bne.n 8007c86 <_puts_r+0x52> 8007c56: 686c ldr r4, [r5, #4] 8007c58: 89a3 ldrh r3, [r4, #12] 8007c5a: 071b lsls r3, r3, #28 8007c5c: d51d bpl.n 8007c9a <_puts_r+0x66> 8007c5e: 6923 ldr r3, [r4, #16] 8007c60: b1db cbz r3, 8007c9a <_puts_r+0x66> 8007c62: 3e01 subs r6, #1 8007c64: 68a3 ldr r3, [r4, #8] 8007c66: f816 1f01 ldrb.w r1, [r6, #1]! 8007c6a: 3b01 subs r3, #1 8007c6c: 60a3 str r3, [r4, #8] 8007c6e: b9e9 cbnz r1, 8007cac <_puts_r+0x78> 8007c70: 2b00 cmp r3, #0 8007c72: da2e bge.n 8007cd2 <_puts_r+0x9e> 8007c74: 4622 mov r2, r4 8007c76: 210a movs r1, #10 8007c78: 4628 mov r0, r5 8007c7a: f000 f9a7 bl 8007fcc <__swbuf_r> 8007c7e: 3001 adds r0, #1 8007c80: d011 beq.n 8007ca6 <_puts_r+0x72> 8007c82: 200a movs r0, #10 8007c84: bd70 pop {r4, r5, r6, pc} 8007c86: 4b17 ldr r3, [pc, #92] ; (8007ce4 <_puts_r+0xb0>) 8007c88: 429c cmp r4, r3 8007c8a: d101 bne.n 8007c90 <_puts_r+0x5c> 8007c8c: 68ac ldr r4, [r5, #8] 8007c8e: e7e3 b.n 8007c58 <_puts_r+0x24> 8007c90: 4b15 ldr r3, [pc, #84] ; (8007ce8 <_puts_r+0xb4>) 8007c92: 429c cmp r4, r3 8007c94: bf08 it eq 8007c96: 68ec ldreq r4, [r5, #12] 8007c98: e7de b.n 8007c58 <_puts_r+0x24> 8007c9a: 4621 mov r1, r4 8007c9c: 4628 mov r0, r5 8007c9e: f000 f9e7 bl 8008070 <__swsetup_r> 8007ca2: 2800 cmp r0, #0 8007ca4: d0dd beq.n 8007c62 <_puts_r+0x2e> 8007ca6: f04f 30ff mov.w r0, #4294967295 8007caa: bd70 pop {r4, r5, r6, pc} 8007cac: 2b00 cmp r3, #0 8007cae: da04 bge.n 8007cba <_puts_r+0x86> 8007cb0: 69a2 ldr r2, [r4, #24] 8007cb2: 4293 cmp r3, r2 8007cb4: db06 blt.n 8007cc4 <_puts_r+0x90> 8007cb6: 290a cmp r1, #10 8007cb8: d004 beq.n 8007cc4 <_puts_r+0x90> 8007cba: 6823 ldr r3, [r4, #0] 8007cbc: 1c5a adds r2, r3, #1 8007cbe: 6022 str r2, [r4, #0] 8007cc0: 7019 strb r1, [r3, #0] 8007cc2: e7cf b.n 8007c64 <_puts_r+0x30> 8007cc4: 4622 mov r2, r4 8007cc6: 4628 mov r0, r5 8007cc8: f000 f980 bl 8007fcc <__swbuf_r> 8007ccc: 3001 adds r0, #1 8007cce: d1c9 bne.n 8007c64 <_puts_r+0x30> 8007cd0: e7e9 b.n 8007ca6 <_puts_r+0x72> 8007cd2: 200a movs r0, #10 8007cd4: 6823 ldr r3, [r4, #0] 8007cd6: 1c5a adds r2, r3, #1 8007cd8: 6022 str r2, [r4, #0] 8007cda: 7018 strb r0, [r3, #0] 8007cdc: bd70 pop {r4, r5, r6, pc} 8007cde: bf00 nop 8007ce0: 08009f5c .word 0x08009f5c 8007ce4: 08009f7c .word 0x08009f7c 8007ce8: 08009f3c .word 0x08009f3c 08007cec : 8007cec: 4b02 ldr r3, [pc, #8] ; (8007cf8 ) 8007cee: 4601 mov r1, r0 8007cf0: 6818 ldr r0, [r3, #0] 8007cf2: f7ff bf9f b.w 8007c34 <_puts_r> 8007cf6: bf00 nop 8007cf8: 2000020c .word 0x2000020c 08007cfc : 8007cfc: 2900 cmp r1, #0 8007cfe: f44f 6380 mov.w r3, #1024 ; 0x400 8007d02: bf0c ite eq 8007d04: 2202 moveq r2, #2 8007d06: 2200 movne r2, #0 8007d08: f000 b800 b.w 8007d0c 08007d0c : 8007d0c: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr} 8007d10: 461d mov r5, r3 8007d12: 4b51 ldr r3, [pc, #324] ; (8007e58 ) 8007d14: 4604 mov r4, r0 8007d16: 681e ldr r6, [r3, #0] 8007d18: 460f mov r7, r1 8007d1a: 4690 mov r8, r2 8007d1c: b126 cbz r6, 8007d28 8007d1e: 69b3 ldr r3, [r6, #24] 8007d20: b913 cbnz r3, 8007d28 8007d22: 4630 mov r0, r6 8007d24: f001 f966 bl 8008ff4 <__sinit> 8007d28: 4b4c ldr r3, [pc, #304] ; (8007e5c ) 8007d2a: 429c cmp r4, r3 8007d2c: d152 bne.n 8007dd4 8007d2e: 6874 ldr r4, [r6, #4] 8007d30: f1b8 0f02 cmp.w r8, #2 8007d34: d006 beq.n 8007d44 8007d36: f1b8 0f01 cmp.w r8, #1 8007d3a: f200 8089 bhi.w 8007e50 8007d3e: 2d00 cmp r5, #0 8007d40: f2c0 8086 blt.w 8007e50 8007d44: 4621 mov r1, r4 8007d46: 4630 mov r0, r6 8007d48: f001 f8ea bl 8008f20 <_fflush_r> 8007d4c: 6b61 ldr r1, [r4, #52] ; 0x34 8007d4e: b141 cbz r1, 8007d62 8007d50: f104 0344 add.w r3, r4, #68 ; 0x44 8007d54: 4299 cmp r1, r3 8007d56: d002 beq.n 8007d5e 8007d58: 4630 mov r0, r6 8007d5a: f001 fd5d bl 8009818 <_free_r> 8007d5e: 2300 movs r3, #0 8007d60: 6363 str r3, [r4, #52] ; 0x34 8007d62: 2300 movs r3, #0 8007d64: 61a3 str r3, [r4, #24] 8007d66: 6063 str r3, [r4, #4] 8007d68: 89a3 ldrh r3, [r4, #12] 8007d6a: 061b lsls r3, r3, #24 8007d6c: d503 bpl.n 8007d76 8007d6e: 6921 ldr r1, [r4, #16] 8007d70: 4630 mov r0, r6 8007d72: f001 fd51 bl 8009818 <_free_r> 8007d76: 89a3 ldrh r3, [r4, #12] 8007d78: f1b8 0f02 cmp.w r8, #2 8007d7c: f423 634a bic.w r3, r3, #3232 ; 0xca0 8007d80: f023 0303 bic.w r3, r3, #3 8007d84: 81a3 strh r3, [r4, #12] 8007d86: d05d beq.n 8007e44 8007d88: ab01 add r3, sp, #4 8007d8a: 466a mov r2, sp 8007d8c: 4621 mov r1, r4 8007d8e: 4630 mov r0, r6 8007d90: f001 f9cc bl 800912c <__swhatbuf_r> 8007d94: 89a3 ldrh r3, [r4, #12] 8007d96: 4318 orrs r0, r3 8007d98: 81a0 strh r0, [r4, #12] 8007d9a: bb2d cbnz r5, 8007de8 8007d9c: 9d00 ldr r5, [sp, #0] 8007d9e: 4628 mov r0, r5 8007da0: f001 fa28 bl 80091f4 8007da4: 4607 mov r7, r0 8007da6: 2800 cmp r0, #0 8007da8: d14e bne.n 8007e48 8007daa: f8dd 9000 ldr.w r9, [sp] 8007dae: 45a9 cmp r9, r5 8007db0: d13c bne.n 8007e2c 8007db2: f04f 30ff mov.w r0, #4294967295 8007db6: 89a3 ldrh r3, [r4, #12] 8007db8: f043 0302 orr.w r3, r3, #2 8007dbc: 81a3 strh r3, [r4, #12] 8007dbe: 2300 movs r3, #0 8007dc0: 60a3 str r3, [r4, #8] 8007dc2: f104 0347 add.w r3, r4, #71 ; 0x47 8007dc6: 6023 str r3, [r4, #0] 8007dc8: 6123 str r3, [r4, #16] 8007dca: 2301 movs r3, #1 8007dcc: 6163 str r3, [r4, #20] 8007dce: b003 add sp, #12 8007dd0: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc} 8007dd4: 4b22 ldr r3, [pc, #136] ; (8007e60 ) 8007dd6: 429c cmp r4, r3 8007dd8: d101 bne.n 8007dde 8007dda: 68b4 ldr r4, [r6, #8] 8007ddc: e7a8 b.n 8007d30 8007dde: 4b21 ldr r3, [pc, #132] ; (8007e64 ) 8007de0: 429c cmp r4, r3 8007de2: bf08 it eq 8007de4: 68f4 ldreq r4, [r6, #12] 8007de6: e7a3 b.n 8007d30 8007de8: 2f00 cmp r7, #0 8007dea: d0d8 beq.n 8007d9e 8007dec: 69b3 ldr r3, [r6, #24] 8007dee: b913 cbnz r3, 8007df6 8007df0: 4630 mov r0, r6 8007df2: f001 f8ff bl 8008ff4 <__sinit> 8007df6: f1b8 0f01 cmp.w r8, #1 8007dfa: bf08 it eq 8007dfc: 89a3 ldrheq r3, [r4, #12] 8007dfe: 6027 str r7, [r4, #0] 8007e00: bf04 itt eq 8007e02: f043 0301 orreq.w r3, r3, #1 8007e06: 81a3 strheq r3, [r4, #12] 8007e08: 89a3 ldrh r3, [r4, #12] 8007e0a: 6127 str r7, [r4, #16] 8007e0c: f013 0008 ands.w r0, r3, #8 8007e10: 6165 str r5, [r4, #20] 8007e12: d01b beq.n 8007e4c 8007e14: f013 0001 ands.w r0, r3, #1 8007e18: f04f 0300 mov.w r3, #0 8007e1c: bf1f itttt ne 8007e1e: 426d negne r5, r5 8007e20: 60a3 strne r3, [r4, #8] 8007e22: 61a5 strne r5, [r4, #24] 8007e24: 4618 movne r0, r3 8007e26: bf08 it eq 8007e28: 60a5 streq r5, [r4, #8] 8007e2a: e7d0 b.n 8007dce 8007e2c: 4648 mov r0, r9 8007e2e: f001 f9e1 bl 80091f4 8007e32: 4607 mov r7, r0 8007e34: 2800 cmp r0, #0 8007e36: d0bc beq.n 8007db2 8007e38: 89a3 ldrh r3, [r4, #12] 8007e3a: 464d mov r5, r9 8007e3c: f043 0380 orr.w r3, r3, #128 ; 0x80 8007e40: 81a3 strh r3, [r4, #12] 8007e42: e7d3 b.n 8007dec 8007e44: 2000 movs r0, #0 8007e46: e7b6 b.n 8007db6 8007e48: 46a9 mov r9, r5 8007e4a: e7f5 b.n 8007e38 8007e4c: 60a0 str r0, [r4, #8] 8007e4e: e7be b.n 8007dce 8007e50: f04f 30ff mov.w r0, #4294967295 8007e54: e7bb b.n 8007dce 8007e56: bf00 nop 8007e58: 2000020c .word 0x2000020c 8007e5c: 08009f5c .word 0x08009f5c 8007e60: 08009f7c .word 0x08009f7c 8007e64: 08009f3c .word 0x08009f3c 08007e68 : 8007e68: b5f0 push {r4, r5, r6, r7, lr} 8007e6a: 7803 ldrb r3, [r0, #0] 8007e6c: b133 cbz r3, 8007e7c 8007e6e: 4603 mov r3, r0 8007e70: 4618 mov r0, r3 8007e72: 1c5e adds r6, r3, #1 8007e74: 781b ldrb r3, [r3, #0] 8007e76: b933 cbnz r3, 8007e86 8007e78: 4618 mov r0, r3 8007e7a: bdf0 pop {r4, r5, r6, r7, pc} 8007e7c: 780b ldrb r3, [r1, #0] 8007e7e: 2b00 cmp r3, #0 8007e80: bf18 it ne 8007e82: 2000 movne r0, #0 8007e84: bdf0 pop {r4, r5, r6, r7, pc} 8007e86: 1e4d subs r5, r1, #1 8007e88: 1e44 subs r4, r0, #1 8007e8a: f815 2f01 ldrb.w r2, [r5, #1]! 8007e8e: 2a00 cmp r2, #0 8007e90: d0f3 beq.n 8007e7a 8007e92: f814 7f01 ldrb.w r7, [r4, #1]! 8007e96: 4633 mov r3, r6 8007e98: 4297 cmp r7, r2 8007e9a: d0f6 beq.n 8007e8a 8007e9c: e7e8 b.n 8007e70 08007e9e <_strtol_l.isra.0>: 8007e9e: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr} 8007ea2: 4680 mov r8, r0 8007ea4: 4689 mov r9, r1 8007ea6: 4692 mov sl, r2 8007ea8: 461f mov r7, r3 8007eaa: 468b mov fp, r1 8007eac: 465d mov r5, fp 8007eae: 980a ldr r0, [sp, #40] ; 0x28 8007eb0: f815 4b01 ldrb.w r4, [r5], #1 8007eb4: f001 f928 bl 8009108 <__locale_ctype_ptr_l> 8007eb8: 4420 add r0, r4 8007eba: 7846 ldrb r6, [r0, #1] 8007ebc: f016 0608 ands.w r6, r6, #8 8007ec0: d10b bne.n 8007eda <_strtol_l.isra.0+0x3c> 8007ec2: 2c2d cmp r4, #45 ; 0x2d 8007ec4: d10b bne.n 8007ede <_strtol_l.isra.0+0x40> 8007ec6: 2601 movs r6, #1 8007ec8: 782c ldrb r4, [r5, #0] 8007eca: f10b 0502 add.w r5, fp, #2 8007ece: b167 cbz r7, 8007eea <_strtol_l.isra.0+0x4c> 8007ed0: 2f10 cmp r7, #16 8007ed2: d114 bne.n 8007efe <_strtol_l.isra.0+0x60> 8007ed4: 2c30 cmp r4, #48 ; 0x30 8007ed6: d00a beq.n 8007eee <_strtol_l.isra.0+0x50> 8007ed8: e011 b.n 8007efe <_strtol_l.isra.0+0x60> 8007eda: 46ab mov fp, r5 8007edc: e7e6 b.n 8007eac <_strtol_l.isra.0+0xe> 8007ede: 2c2b cmp r4, #43 ; 0x2b 8007ee0: bf04 itt eq 8007ee2: 782c ldrbeq r4, [r5, #0] 8007ee4: f10b 0502 addeq.w r5, fp, #2 8007ee8: e7f1 b.n 8007ece <_strtol_l.isra.0+0x30> 8007eea: 2c30 cmp r4, #48 ; 0x30 8007eec: d127 bne.n 8007f3e <_strtol_l.isra.0+0xa0> 8007eee: 782b ldrb r3, [r5, #0] 8007ef0: f003 03df and.w r3, r3, #223 ; 0xdf 8007ef4: 2b58 cmp r3, #88 ; 0x58 8007ef6: d14b bne.n 8007f90 <_strtol_l.isra.0+0xf2> 8007ef8: 2710 movs r7, #16 8007efa: 786c ldrb r4, [r5, #1] 8007efc: 3502 adds r5, #2 8007efe: 2e00 cmp r6, #0 8007f00: bf0c ite eq 8007f02: f06f 4100 mvneq.w r1, #2147483648 ; 0x80000000 8007f06: f04f 4100 movne.w r1, #2147483648 ; 0x80000000 8007f0a: 2200 movs r2, #0 8007f0c: fbb1 fef7 udiv lr, r1, r7 8007f10: 4610 mov r0, r2 8007f12: fb07 1c1e mls ip, r7, lr, r1 8007f16: f1a4 0330 sub.w r3, r4, #48 ; 0x30 8007f1a: 2b09 cmp r3, #9 8007f1c: d811 bhi.n 8007f42 <_strtol_l.isra.0+0xa4> 8007f1e: 461c mov r4, r3 8007f20: 42a7 cmp r7, r4 8007f22: dd1d ble.n 8007f60 <_strtol_l.isra.0+0xc2> 8007f24: 1c53 adds r3, r2, #1 8007f26: d007 beq.n 8007f38 <_strtol_l.isra.0+0x9a> 8007f28: 4586 cmp lr, r0 8007f2a: d316 bcc.n 8007f5a <_strtol_l.isra.0+0xbc> 8007f2c: d101 bne.n 8007f32 <_strtol_l.isra.0+0x94> 8007f2e: 45a4 cmp ip, r4 8007f30: db13 blt.n 8007f5a <_strtol_l.isra.0+0xbc> 8007f32: 2201 movs r2, #1 8007f34: fb00 4007 mla r0, r0, r7, r4 8007f38: f815 4b01 ldrb.w r4, [r5], #1 8007f3c: e7eb b.n 8007f16 <_strtol_l.isra.0+0x78> 8007f3e: 270a movs r7, #10 8007f40: e7dd b.n 8007efe <_strtol_l.isra.0+0x60> 8007f42: f1a4 0341 sub.w r3, r4, #65 ; 0x41 8007f46: 2b19 cmp r3, #25 8007f48: d801 bhi.n 8007f4e <_strtol_l.isra.0+0xb0> 8007f4a: 3c37 subs r4, #55 ; 0x37 8007f4c: e7e8 b.n 8007f20 <_strtol_l.isra.0+0x82> 8007f4e: f1a4 0361 sub.w r3, r4, #97 ; 0x61 8007f52: 2b19 cmp r3, #25 8007f54: d804 bhi.n 8007f60 <_strtol_l.isra.0+0xc2> 8007f56: 3c57 subs r4, #87 ; 0x57 8007f58: e7e2 b.n 8007f20 <_strtol_l.isra.0+0x82> 8007f5a: f04f 32ff mov.w r2, #4294967295 8007f5e: e7eb b.n 8007f38 <_strtol_l.isra.0+0x9a> 8007f60: 1c53 adds r3, r2, #1 8007f62: d108 bne.n 8007f76 <_strtol_l.isra.0+0xd8> 8007f64: 2322 movs r3, #34 ; 0x22 8007f66: 4608 mov r0, r1 8007f68: f8c8 3000 str.w r3, [r8] 8007f6c: f1ba 0f00 cmp.w sl, #0 8007f70: d107 bne.n 8007f82 <_strtol_l.isra.0+0xe4> 8007f72: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc} 8007f76: b106 cbz r6, 8007f7a <_strtol_l.isra.0+0xdc> 8007f78: 4240 negs r0, r0 8007f7a: f1ba 0f00 cmp.w sl, #0 8007f7e: d00c beq.n 8007f9a <_strtol_l.isra.0+0xfc> 8007f80: b122 cbz r2, 8007f8c <_strtol_l.isra.0+0xee> 8007f82: 3d01 subs r5, #1 8007f84: f8ca 5000 str.w r5, [sl] 8007f88: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc} 8007f8c: 464d mov r5, r9 8007f8e: e7f9 b.n 8007f84 <_strtol_l.isra.0+0xe6> 8007f90: 2430 movs r4, #48 ; 0x30 8007f92: 2f00 cmp r7, #0 8007f94: d1b3 bne.n 8007efe <_strtol_l.isra.0+0x60> 8007f96: 2708 movs r7, #8 8007f98: e7b1 b.n 8007efe <_strtol_l.isra.0+0x60> 8007f9a: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc} ... 08007fa0 : 8007fa0: 4b08 ldr r3, [pc, #32] ; (8007fc4 ) 8007fa2: b537 push {r0, r1, r2, r4, r5, lr} 8007fa4: 681c ldr r4, [r3, #0] 8007fa6: 4d08 ldr r5, [pc, #32] ; (8007fc8 ) 8007fa8: 6a23 ldr r3, [r4, #32] 8007faa: 2b00 cmp r3, #0 8007fac: bf08 it eq 8007fae: 462b moveq r3, r5 8007fb0: 9300 str r3, [sp, #0] 8007fb2: 4613 mov r3, r2 8007fb4: 460a mov r2, r1 8007fb6: 4601 mov r1, r0 8007fb8: 4620 mov r0, r4 8007fba: f7ff ff70 bl 8007e9e <_strtol_l.isra.0> 8007fbe: b003 add sp, #12 8007fc0: bd30 pop {r4, r5, pc} 8007fc2: bf00 nop 8007fc4: 2000020c .word 0x2000020c 8007fc8: 20000270 .word 0x20000270 08007fcc <__swbuf_r>: 8007fcc: b5f8 push {r3, r4, r5, r6, r7, lr} 8007fce: 460e mov r6, r1 8007fd0: 4614 mov r4, r2 8007fd2: 4605 mov r5, r0 8007fd4: b118 cbz r0, 8007fde <__swbuf_r+0x12> 8007fd6: 6983 ldr r3, [r0, #24] 8007fd8: b90b cbnz r3, 8007fde <__swbuf_r+0x12> 8007fda: f001 f80b bl 8008ff4 <__sinit> 8007fde: 4b21 ldr r3, [pc, #132] ; (8008064 <__swbuf_r+0x98>) 8007fe0: 429c cmp r4, r3 8007fe2: d12a bne.n 800803a <__swbuf_r+0x6e> 8007fe4: 686c ldr r4, [r5, #4] 8007fe6: 69a3 ldr r3, [r4, #24] 8007fe8: 60a3 str r3, [r4, #8] 8007fea: 89a3 ldrh r3, [r4, #12] 8007fec: 071a lsls r2, r3, #28 8007fee: d52e bpl.n 800804e <__swbuf_r+0x82> 8007ff0: 6923 ldr r3, [r4, #16] 8007ff2: b363 cbz r3, 800804e <__swbuf_r+0x82> 8007ff4: 6923 ldr r3, [r4, #16] 8007ff6: 6820 ldr r0, [r4, #0] 8007ff8: b2f6 uxtb r6, r6 8007ffa: 1ac0 subs r0, r0, r3 8007ffc: 6963 ldr r3, [r4, #20] 8007ffe: 4637 mov r7, r6 8008000: 4298 cmp r0, r3 8008002: db04 blt.n 800800e <__swbuf_r+0x42> 8008004: 4621 mov r1, r4 8008006: 4628 mov r0, r5 8008008: f000 ff8a bl 8008f20 <_fflush_r> 800800c: bb28 cbnz r0, 800805a <__swbuf_r+0x8e> 800800e: 68a3 ldr r3, [r4, #8] 8008010: 3001 adds r0, #1 8008012: 3b01 subs r3, #1 8008014: 60a3 str r3, [r4, #8] 8008016: 6823 ldr r3, [r4, #0] 8008018: 1c5a adds r2, r3, #1 800801a: 6022 str r2, [r4, #0] 800801c: 701e strb r6, [r3, #0] 800801e: 6963 ldr r3, [r4, #20] 8008020: 4298 cmp r0, r3 8008022: d004 beq.n 800802e <__swbuf_r+0x62> 8008024: 89a3 ldrh r3, [r4, #12] 8008026: 07db lsls r3, r3, #31 8008028: d519 bpl.n 800805e <__swbuf_r+0x92> 800802a: 2e0a cmp r6, #10 800802c: d117 bne.n 800805e <__swbuf_r+0x92> 800802e: 4621 mov r1, r4 8008030: 4628 mov r0, r5 8008032: f000 ff75 bl 8008f20 <_fflush_r> 8008036: b190 cbz r0, 800805e <__swbuf_r+0x92> 8008038: e00f b.n 800805a <__swbuf_r+0x8e> 800803a: 4b0b ldr r3, [pc, #44] ; (8008068 <__swbuf_r+0x9c>) 800803c: 429c cmp r4, r3 800803e: d101 bne.n 8008044 <__swbuf_r+0x78> 8008040: 68ac ldr r4, [r5, #8] 8008042: e7d0 b.n 8007fe6 <__swbuf_r+0x1a> 8008044: 4b09 ldr r3, [pc, #36] ; (800806c <__swbuf_r+0xa0>) 8008046: 429c cmp r4, r3 8008048: bf08 it eq 800804a: 68ec ldreq r4, [r5, #12] 800804c: e7cb b.n 8007fe6 <__swbuf_r+0x1a> 800804e: 4621 mov r1, r4 8008050: 4628 mov r0, r5 8008052: f000 f80d bl 8008070 <__swsetup_r> 8008056: 2800 cmp r0, #0 8008058: d0cc beq.n 8007ff4 <__swbuf_r+0x28> 800805a: f04f 37ff mov.w r7, #4294967295 800805e: 4638 mov r0, r7 8008060: bdf8 pop {r3, r4, r5, r6, r7, pc} 8008062: bf00 nop 8008064: 08009f5c .word 0x08009f5c 8008068: 08009f7c .word 0x08009f7c 800806c: 08009f3c .word 0x08009f3c 08008070 <__swsetup_r>: 8008070: 4b32 ldr r3, [pc, #200] ; (800813c <__swsetup_r+0xcc>) 8008072: b570 push {r4, r5, r6, lr} 8008074: 681d ldr r5, [r3, #0] 8008076: 4606 mov r6, r0 8008078: 460c mov r4, r1 800807a: b125 cbz r5, 8008086 <__swsetup_r+0x16> 800807c: 69ab ldr r3, [r5, #24] 800807e: b913 cbnz r3, 8008086 <__swsetup_r+0x16> 8008080: 4628 mov r0, r5 8008082: f000 ffb7 bl 8008ff4 <__sinit> 8008086: 4b2e ldr r3, [pc, #184] ; (8008140 <__swsetup_r+0xd0>) 8008088: 429c cmp r4, r3 800808a: d10f bne.n 80080ac <__swsetup_r+0x3c> 800808c: 686c ldr r4, [r5, #4] 800808e: f9b4 300c ldrsh.w r3, [r4, #12] 8008092: b29a uxth r2, r3 8008094: 0715 lsls r5, r2, #28 8008096: d42c bmi.n 80080f2 <__swsetup_r+0x82> 8008098: 06d0 lsls r0, r2, #27 800809a: d411 bmi.n 80080c0 <__swsetup_r+0x50> 800809c: 2209 movs r2, #9 800809e: 6032 str r2, [r6, #0] 80080a0: f043 0340 orr.w r3, r3, #64 ; 0x40 80080a4: 81a3 strh r3, [r4, #12] 80080a6: f04f 30ff mov.w r0, #4294967295 80080aa: bd70 pop {r4, r5, r6, pc} 80080ac: 4b25 ldr r3, [pc, #148] ; (8008144 <__swsetup_r+0xd4>) 80080ae: 429c cmp r4, r3 80080b0: d101 bne.n 80080b6 <__swsetup_r+0x46> 80080b2: 68ac ldr r4, [r5, #8] 80080b4: e7eb b.n 800808e <__swsetup_r+0x1e> 80080b6: 4b24 ldr r3, [pc, #144] ; (8008148 <__swsetup_r+0xd8>) 80080b8: 429c cmp r4, r3 80080ba: bf08 it eq 80080bc: 68ec ldreq r4, [r5, #12] 80080be: e7e6 b.n 800808e <__swsetup_r+0x1e> 80080c0: 0751 lsls r1, r2, #29 80080c2: d512 bpl.n 80080ea <__swsetup_r+0x7a> 80080c4: 6b61 ldr r1, [r4, #52] ; 0x34 80080c6: b141 cbz r1, 80080da <__swsetup_r+0x6a> 80080c8: f104 0344 add.w r3, r4, #68 ; 0x44 80080cc: 4299 cmp r1, r3 80080ce: d002 beq.n 80080d6 <__swsetup_r+0x66> 80080d0: 4630 mov r0, r6 80080d2: f001 fba1 bl 8009818 <_free_r> 80080d6: 2300 movs r3, #0 80080d8: 6363 str r3, [r4, #52] ; 0x34 80080da: 89a3 ldrh r3, [r4, #12] 80080dc: f023 0324 bic.w r3, r3, #36 ; 0x24 80080e0: 81a3 strh r3, [r4, #12] 80080e2: 2300 movs r3, #0 80080e4: 6063 str r3, [r4, #4] 80080e6: 6923 ldr r3, [r4, #16] 80080e8: 6023 str r3, [r4, #0] 80080ea: 89a3 ldrh r3, [r4, #12] 80080ec: f043 0308 orr.w r3, r3, #8 80080f0: 81a3 strh r3, [r4, #12] 80080f2: 6923 ldr r3, [r4, #16] 80080f4: b94b cbnz r3, 800810a <__swsetup_r+0x9a> 80080f6: 89a3 ldrh r3, [r4, #12] 80080f8: f403 7320 and.w r3, r3, #640 ; 0x280 80080fc: f5b3 7f00 cmp.w r3, #512 ; 0x200 8008100: d003 beq.n 800810a <__swsetup_r+0x9a> 8008102: 4621 mov r1, r4 8008104: 4630 mov r0, r6 8008106: f001 f835 bl 8009174 <__smakebuf_r> 800810a: 89a2 ldrh r2, [r4, #12] 800810c: f012 0301 ands.w r3, r2, #1 8008110: d00c beq.n 800812c <__swsetup_r+0xbc> 8008112: 2300 movs r3, #0 8008114: 60a3 str r3, [r4, #8] 8008116: 6963 ldr r3, [r4, #20] 8008118: 425b negs r3, r3 800811a: 61a3 str r3, [r4, #24] 800811c: 6923 ldr r3, [r4, #16] 800811e: b953 cbnz r3, 8008136 <__swsetup_r+0xc6> 8008120: f9b4 300c ldrsh.w r3, [r4, #12] 8008124: f013 0080 ands.w r0, r3, #128 ; 0x80 8008128: d1ba bne.n 80080a0 <__swsetup_r+0x30> 800812a: bd70 pop {r4, r5, r6, pc} 800812c: 0792 lsls r2, r2, #30 800812e: bf58 it pl 8008130: 6963 ldrpl r3, [r4, #20] 8008132: 60a3 str r3, [r4, #8] 8008134: e7f2 b.n 800811c <__swsetup_r+0xac> 8008136: 2000 movs r0, #0 8008138: e7f7 b.n 800812a <__swsetup_r+0xba> 800813a: bf00 nop 800813c: 2000020c .word 0x2000020c 8008140: 08009f5c .word 0x08009f5c 8008144: 08009f7c .word 0x08009f7c 8008148: 08009f3c .word 0x08009f3c 0800814c : 800814c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr} 8008150: 6903 ldr r3, [r0, #16] 8008152: 690c ldr r4, [r1, #16] 8008154: 4680 mov r8, r0 8008156: 429c cmp r4, r3 8008158: f300 8082 bgt.w 8008260 800815c: 3c01 subs r4, #1 800815e: f101 0714 add.w r7, r1, #20 8008162: f100 0614 add.w r6, r0, #20 8008166: f857 5024 ldr.w r5, [r7, r4, lsl #2] 800816a: f856 0024 ldr.w r0, [r6, r4, lsl #2] 800816e: 3501 adds r5, #1 8008170: fbb0 f5f5 udiv r5, r0, r5 8008174: ea4f 0e84 mov.w lr, r4, lsl #2 8008178: eb06 030e add.w r3, r6, lr 800817c: eb07 090e add.w r9, r7, lr 8008180: 9301 str r3, [sp, #4] 8008182: b38d cbz r5, 80081e8 8008184: f04f 0a00 mov.w sl, #0 8008188: 4638 mov r0, r7 800818a: 46b4 mov ip, r6 800818c: 46d3 mov fp, sl 800818e: f850 2b04 ldr.w r2, [r0], #4 8008192: b293 uxth r3, r2 8008194: fb05 a303 mla r3, r5, r3, sl 8008198: 0c12 lsrs r2, r2, #16 800819a: ea4f 4a13 mov.w sl, r3, lsr #16 800819e: fb05 a202 mla r2, r5, r2, sl 80081a2: b29b uxth r3, r3 80081a4: ebab 0303 sub.w r3, fp, r3 80081a8: f8bc b000 ldrh.w fp, [ip] 80081ac: ea4f 4a12 mov.w sl, r2, lsr #16 80081b0: 445b add r3, fp 80081b2: fa1f fb82 uxth.w fp, r2 80081b6: f8dc 2000 ldr.w r2, [ip] 80081ba: 4581 cmp r9, r0 80081bc: ebcb 4212 rsb r2, fp, r2, lsr #16 80081c0: eb02 4223 add.w r2, r2, r3, asr #16 80081c4: b29b uxth r3, r3 80081c6: ea43 4302 orr.w r3, r3, r2, lsl #16 80081ca: ea4f 4b22 mov.w fp, r2, asr #16 80081ce: f84c 3b04 str.w r3, [ip], #4 80081d2: d2dc bcs.n 800818e 80081d4: f856 300e ldr.w r3, [r6, lr] 80081d8: b933 cbnz r3, 80081e8 80081da: 9b01 ldr r3, [sp, #4] 80081dc: 3b04 subs r3, #4 80081de: 429e cmp r6, r3 80081e0: 461a mov r2, r3 80081e2: d331 bcc.n 8008248 80081e4: f8c8 4010 str.w r4, [r8, #16] 80081e8: 4640 mov r0, r8 80081ea: f001 fa3e bl 800966a <__mcmp> 80081ee: 2800 cmp r0, #0 80081f0: db26 blt.n 8008240 80081f2: 4630 mov r0, r6 80081f4: f04f 0e00 mov.w lr, #0 80081f8: 3501 adds r5, #1 80081fa: f857 1b04 ldr.w r1, [r7], #4 80081fe: f8d0 c000 ldr.w ip, [r0] 8008202: b28b uxth r3, r1 8008204: ebae 0303 sub.w r3, lr, r3 8008208: fa1f f28c uxth.w r2, ip 800820c: 4413 add r3, r2 800820e: 0c0a lsrs r2, r1, #16 8008210: ebc2 421c rsb r2, r2, ip, lsr #16 8008214: eb02 4223 add.w r2, r2, r3, asr #16 8008218: b29b uxth r3, r3 800821a: ea43 4302 orr.w r3, r3, r2, lsl #16 800821e: 45b9 cmp r9, r7 8008220: ea4f 4e22 mov.w lr, r2, asr #16 8008224: f840 3b04 str.w r3, [r0], #4 8008228: d2e7 bcs.n 80081fa 800822a: f856 2024 ldr.w r2, [r6, r4, lsl #2] 800822e: eb06 0384 add.w r3, r6, r4, lsl #2 8008232: b92a cbnz r2, 8008240 8008234: 3b04 subs r3, #4 8008236: 429e cmp r6, r3 8008238: 461a mov r2, r3 800823a: d30b bcc.n 8008254 800823c: f8c8 4010 str.w r4, [r8, #16] 8008240: 4628 mov r0, r5 8008242: b003 add sp, #12 8008244: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc} 8008248: 6812 ldr r2, [r2, #0] 800824a: 3b04 subs r3, #4 800824c: 2a00 cmp r2, #0 800824e: d1c9 bne.n 80081e4 8008250: 3c01 subs r4, #1 8008252: e7c4 b.n 80081de 8008254: 6812 ldr r2, [r2, #0] 8008256: 3b04 subs r3, #4 8008258: 2a00 cmp r2, #0 800825a: d1ef bne.n 800823c 800825c: 3c01 subs r4, #1 800825e: e7ea b.n 8008236 8008260: 2000 movs r0, #0 8008262: e7ee b.n 8008242 8008264: 0000 movs r0, r0 ... 08008268 <_dtoa_r>: 8008268: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr} 800826c: 6a46 ldr r6, [r0, #36] ; 0x24 800826e: b095 sub sp, #84 ; 0x54 8008270: 4604 mov r4, r0 8008272: 9d21 ldr r5, [sp, #132] ; 0x84 8008274: e9cd 2302 strd r2, r3, [sp, #8] 8008278: b93e cbnz r6, 800828a <_dtoa_r+0x22> 800827a: 2010 movs r0, #16 800827c: f000 ffba bl 80091f4 8008280: 6260 str r0, [r4, #36] ; 0x24 8008282: 6046 str r6, [r0, #4] 8008284: 6086 str r6, [r0, #8] 8008286: 6006 str r6, [r0, #0] 8008288: 60c6 str r6, [r0, #12] 800828a: 6a63 ldr r3, [r4, #36] ; 0x24 800828c: 6819 ldr r1, [r3, #0] 800828e: b151 cbz r1, 80082a6 <_dtoa_r+0x3e> 8008290: 685a ldr r2, [r3, #4] 8008292: 2301 movs r3, #1 8008294: 4093 lsls r3, r2 8008296: 604a str r2, [r1, #4] 8008298: 608b str r3, [r1, #8] 800829a: 4620 mov r0, r4 800829c: f001 f811 bl 80092c2 <_Bfree> 80082a0: 2200 movs r2, #0 80082a2: 6a63 ldr r3, [r4, #36] ; 0x24 80082a4: 601a str r2, [r3, #0] 80082a6: 9b03 ldr r3, [sp, #12] 80082a8: 2b00 cmp r3, #0 80082aa: bfb7 itett lt 80082ac: 2301 movlt r3, #1 80082ae: 2300 movge r3, #0 80082b0: 602b strlt r3, [r5, #0] 80082b2: 9b03 ldrlt r3, [sp, #12] 80082b4: bfae itee ge 80082b6: 602b strge r3, [r5, #0] 80082b8: f023 4300 biclt.w r3, r3, #2147483648 ; 0x80000000 80082bc: 9303 strlt r3, [sp, #12] 80082be: f8dd 900c ldr.w r9, [sp, #12] 80082c2: 4bab ldr r3, [pc, #684] ; (8008570 <_dtoa_r+0x308>) 80082c4: ea33 0309 bics.w r3, r3, r9 80082c8: d11b bne.n 8008302 <_dtoa_r+0x9a> 80082ca: f242 730f movw r3, #9999 ; 0x270f 80082ce: 9a20 ldr r2, [sp, #128] ; 0x80 80082d0: 6013 str r3, [r2, #0] 80082d2: 9b02 ldr r3, [sp, #8] 80082d4: b923 cbnz r3, 80082e0 <_dtoa_r+0x78> 80082d6: f3c9 0013 ubfx r0, r9, #0, #20 80082da: 2800 cmp r0, #0 80082dc: f000 8583 beq.w 8008de6 <_dtoa_r+0xb7e> 80082e0: 9b22 ldr r3, [sp, #136] ; 0x88 80082e2: b953 cbnz r3, 80082fa <_dtoa_r+0x92> 80082e4: 4ba3 ldr r3, [pc, #652] ; (8008574 <_dtoa_r+0x30c>) 80082e6: e021 b.n 800832c <_dtoa_r+0xc4> 80082e8: 4ba3 ldr r3, [pc, #652] ; (8008578 <_dtoa_r+0x310>) 80082ea: 9306 str r3, [sp, #24] 80082ec: 3308 adds r3, #8 80082ee: 9a22 ldr r2, [sp, #136] ; 0x88 80082f0: 6013 str r3, [r2, #0] 80082f2: 9806 ldr r0, [sp, #24] 80082f4: b015 add sp, #84 ; 0x54 80082f6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc} 80082fa: 4b9e ldr r3, [pc, #632] ; (8008574 <_dtoa_r+0x30c>) 80082fc: 9306 str r3, [sp, #24] 80082fe: 3303 adds r3, #3 8008300: e7f5 b.n 80082ee <_dtoa_r+0x86> 8008302: e9dd 6702 ldrd r6, r7, [sp, #8] 8008306: 2200 movs r2, #0 8008308: 2300 movs r3, #0 800830a: 4630 mov r0, r6 800830c: 4639 mov r1, r7 800830e: f7fc fbb3 bl 8004a78 <__aeabi_dcmpeq> 8008312: 4680 mov r8, r0 8008314: b160 cbz r0, 8008330 <_dtoa_r+0xc8> 8008316: 2301 movs r3, #1 8008318: 9a20 ldr r2, [sp, #128] ; 0x80 800831a: 6013 str r3, [r2, #0] 800831c: 9b22 ldr r3, [sp, #136] ; 0x88 800831e: 2b00 cmp r3, #0 8008320: f000 855e beq.w 8008de0 <_dtoa_r+0xb78> 8008324: 4b95 ldr r3, [pc, #596] ; (800857c <_dtoa_r+0x314>) 8008326: 9a22 ldr r2, [sp, #136] ; 0x88 8008328: 6013 str r3, [r2, #0] 800832a: 3b01 subs r3, #1 800832c: 9306 str r3, [sp, #24] 800832e: e7e0 b.n 80082f2 <_dtoa_r+0x8a> 8008330: ab12 add r3, sp, #72 ; 0x48 8008332: 9301 str r3, [sp, #4] 8008334: ab13 add r3, sp, #76 ; 0x4c 8008336: 9300 str r3, [sp, #0] 8008338: 4632 mov r2, r6 800833a: 463b mov r3, r7 800833c: 4620 mov r0, r4 800833e: f001 fa0d bl 800975c <__d2b> 8008342: f3c9 550a ubfx r5, r9, #20, #11 8008346: 4682 mov sl, r0 8008348: 2d00 cmp r5, #0 800834a: d07d beq.n 8008448 <_dtoa_r+0x1e0> 800834c: 4630 mov r0, r6 800834e: f3c7 0313 ubfx r3, r7, #0, #20 8008352: f043 517f orr.w r1, r3, #1069547520 ; 0x3fc00000 8008356: f441 1140 orr.w r1, r1, #3145728 ; 0x300000 800835a: f2a5 35ff subw r5, r5, #1023 ; 0x3ff 800835e: f8cd 8040 str.w r8, [sp, #64] ; 0x40 8008362: 2200 movs r2, #0 8008364: 4b86 ldr r3, [pc, #536] ; (8008580 <_dtoa_r+0x318>) 8008366: f7fb ff6b bl 8004240 <__aeabi_dsub> 800836a: a37b add r3, pc, #492 ; (adr r3, 8008558 <_dtoa_r+0x2f0>) 800836c: e9d3 2300 ldrd r2, r3, [r3] 8008370: f7fc f91a bl 80045a8 <__aeabi_dmul> 8008374: a37a add r3, pc, #488 ; (adr r3, 8008560 <_dtoa_r+0x2f8>) 8008376: e9d3 2300 ldrd r2, r3, [r3] 800837a: f7fb ff63 bl 8004244 <__adddf3> 800837e: 4606 mov r6, r0 8008380: 4628 mov r0, r5 8008382: 460f mov r7, r1 8008384: f7fc f8aa bl 80044dc <__aeabi_i2d> 8008388: a377 add r3, pc, #476 ; (adr r3, 8008568 <_dtoa_r+0x300>) 800838a: e9d3 2300 ldrd r2, r3, [r3] 800838e: f7fc f90b bl 80045a8 <__aeabi_dmul> 8008392: 4602 mov r2, r0 8008394: 460b mov r3, r1 8008396: 4630 mov r0, r6 8008398: 4639 mov r1, r7 800839a: f7fb ff53 bl 8004244 <__adddf3> 800839e: 4606 mov r6, r0 80083a0: 460f mov r7, r1 80083a2: f7fc fbb1 bl 8004b08 <__aeabi_d2iz> 80083a6: 2200 movs r2, #0 80083a8: 4683 mov fp, r0 80083aa: 2300 movs r3, #0 80083ac: 4630 mov r0, r6 80083ae: 4639 mov r1, r7 80083b0: f7fc fb6c bl 8004a8c <__aeabi_dcmplt> 80083b4: b158 cbz r0, 80083ce <_dtoa_r+0x166> 80083b6: 4658 mov r0, fp 80083b8: f7fc f890 bl 80044dc <__aeabi_i2d> 80083bc: 4602 mov r2, r0 80083be: 460b mov r3, r1 80083c0: 4630 mov r0, r6 80083c2: 4639 mov r1, r7 80083c4: f7fc fb58 bl 8004a78 <__aeabi_dcmpeq> 80083c8: b908 cbnz r0, 80083ce <_dtoa_r+0x166> 80083ca: f10b 3bff add.w fp, fp, #4294967295 80083ce: f1bb 0f16 cmp.w fp, #22 80083d2: d858 bhi.n 8008486 <_dtoa_r+0x21e> 80083d4: e9dd 2302 ldrd r2, r3, [sp, #8] 80083d8: 496a ldr r1, [pc, #424] ; (8008584 <_dtoa_r+0x31c>) 80083da: eb01 01cb add.w r1, r1, fp, lsl #3 80083de: e9d1 0100 ldrd r0, r1, [r1] 80083e2: f7fc fb71 bl 8004ac8 <__aeabi_dcmpgt> 80083e6: 2800 cmp r0, #0 80083e8: d04f beq.n 800848a <_dtoa_r+0x222> 80083ea: 2300 movs r3, #0 80083ec: f10b 3bff add.w fp, fp, #4294967295 80083f0: 930d str r3, [sp, #52] ; 0x34 80083f2: 9b12 ldr r3, [sp, #72] ; 0x48 80083f4: 1b5d subs r5, r3, r5 80083f6: 1e6b subs r3, r5, #1 80083f8: 9307 str r3, [sp, #28] 80083fa: bf43 ittte mi 80083fc: 2300 movmi r3, #0 80083fe: f1c5 0801 rsbmi r8, r5, #1 8008402: 9307 strmi r3, [sp, #28] 8008404: f04f 0800 movpl.w r8, #0 8008408: f1bb 0f00 cmp.w fp, #0 800840c: db3f blt.n 800848e <_dtoa_r+0x226> 800840e: 9b07 ldr r3, [sp, #28] 8008410: f8cd b030 str.w fp, [sp, #48] ; 0x30 8008414: 445b add r3, fp 8008416: 9307 str r3, [sp, #28] 8008418: 2300 movs r3, #0 800841a: 9308 str r3, [sp, #32] 800841c: 9b1e ldr r3, [sp, #120] ; 0x78 800841e: 2b09 cmp r3, #9 8008420: f200 80b4 bhi.w 800858c <_dtoa_r+0x324> 8008424: 2b05 cmp r3, #5 8008426: bfc4 itt gt 8008428: 3b04 subgt r3, #4 800842a: 931e strgt r3, [sp, #120] ; 0x78 800842c: 9b1e ldr r3, [sp, #120] ; 0x78 800842e: bfc8 it gt 8008430: 2600 movgt r6, #0 8008432: f1a3 0302 sub.w r3, r3, #2 8008436: bfd8 it le 8008438: 2601 movle r6, #1 800843a: 2b03 cmp r3, #3 800843c: f200 80b2 bhi.w 80085a4 <_dtoa_r+0x33c> 8008440: e8df f003 tbb [pc, r3] 8008444: 782d8684 .word 0x782d8684 8008448: 9b13 ldr r3, [sp, #76] ; 0x4c 800844a: 9d12 ldr r5, [sp, #72] ; 0x48 800844c: 441d add r5, r3 800844e: f205 4332 addw r3, r5, #1074 ; 0x432 8008452: 2b20 cmp r3, #32 8008454: dd11 ble.n 800847a <_dtoa_r+0x212> 8008456: 9a02 ldr r2, [sp, #8] 8008458: f205 4012 addw r0, r5, #1042 ; 0x412 800845c: f1c3 0340 rsb r3, r3, #64 ; 0x40 8008460: fa22 f000 lsr.w r0, r2, r0 8008464: fa09 f303 lsl.w r3, r9, r3 8008468: 4318 orrs r0, r3 800846a: f7fc f827 bl 80044bc <__aeabi_ui2d> 800846e: 2301 movs r3, #1 8008470: f1a1 71f8 sub.w r1, r1, #32505856 ; 0x1f00000 8008474: 3d01 subs r5, #1 8008476: 9310 str r3, [sp, #64] ; 0x40 8008478: e773 b.n 8008362 <_dtoa_r+0xfa> 800847a: f1c3 0020 rsb r0, r3, #32 800847e: 9b02 ldr r3, [sp, #8] 8008480: fa03 f000 lsl.w r0, r3, r0 8008484: e7f1 b.n 800846a <_dtoa_r+0x202> 8008486: 2301 movs r3, #1 8008488: e7b2 b.n 80083f0 <_dtoa_r+0x188> 800848a: 900d str r0, [sp, #52] ; 0x34 800848c: e7b1 b.n 80083f2 <_dtoa_r+0x18a> 800848e: f1cb 0300 rsb r3, fp, #0 8008492: 9308 str r3, [sp, #32] 8008494: 2300 movs r3, #0 8008496: eba8 080b sub.w r8, r8, fp 800849a: 930c str r3, [sp, #48] ; 0x30 800849c: e7be b.n 800841c <_dtoa_r+0x1b4> 800849e: 2301 movs r3, #1 80084a0: 9309 str r3, [sp, #36] ; 0x24 80084a2: 9b1f ldr r3, [sp, #124] ; 0x7c 80084a4: 2b00 cmp r3, #0 80084a6: f340 8080 ble.w 80085aa <_dtoa_r+0x342> 80084aa: 4699 mov r9, r3 80084ac: 9304 str r3, [sp, #16] 80084ae: 2200 movs r2, #0 80084b0: 2104 movs r1, #4 80084b2: 6a65 ldr r5, [r4, #36] ; 0x24 80084b4: 606a str r2, [r5, #4] 80084b6: f101 0214 add.w r2, r1, #20 80084ba: 429a cmp r2, r3 80084bc: d97a bls.n 80085b4 <_dtoa_r+0x34c> 80084be: 6869 ldr r1, [r5, #4] 80084c0: 4620 mov r0, r4 80084c2: f000 feca bl 800925a <_Balloc> 80084c6: 6a63 ldr r3, [r4, #36] ; 0x24 80084c8: 6028 str r0, [r5, #0] 80084ca: 681b ldr r3, [r3, #0] 80084cc: f1b9 0f0e cmp.w r9, #14 80084d0: 9306 str r3, [sp, #24] 80084d2: f200 80f0 bhi.w 80086b6 <_dtoa_r+0x44e> 80084d6: 2e00 cmp r6, #0 80084d8: f000 80ed beq.w 80086b6 <_dtoa_r+0x44e> 80084dc: e9dd 2302 ldrd r2, r3, [sp, #8] 80084e0: f1bb 0f00 cmp.w fp, #0 80084e4: e9cd 230e strd r2, r3, [sp, #56] ; 0x38 80084e8: dd79 ble.n 80085de <_dtoa_r+0x376> 80084ea: 4a26 ldr r2, [pc, #152] ; (8008584 <_dtoa_r+0x31c>) 80084ec: f00b 030f and.w r3, fp, #15 80084f0: ea4f 162b mov.w r6, fp, asr #4 80084f4: eb02 03c3 add.w r3, r2, r3, lsl #3 80084f8: 06f0 lsls r0, r6, #27 80084fa: e9d3 2300 ldrd r2, r3, [r3] 80084fe: e9cd 230a strd r2, r3, [sp, #40] ; 0x28 8008502: d55c bpl.n 80085be <_dtoa_r+0x356> 8008504: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38 8008508: 4b1f ldr r3, [pc, #124] ; (8008588 <_dtoa_r+0x320>) 800850a: 2503 movs r5, #3 800850c: e9d3 2308 ldrd r2, r3, [r3, #32] 8008510: f7fc f974 bl 80047fc <__aeabi_ddiv> 8008514: e9cd 0102 strd r0, r1, [sp, #8] 8008518: f006 060f and.w r6, r6, #15 800851c: 4f1a ldr r7, [pc, #104] ; (8008588 <_dtoa_r+0x320>) 800851e: 2e00 cmp r6, #0 8008520: d14f bne.n 80085c2 <_dtoa_r+0x35a> 8008522: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28 8008526: e9dd 0102 ldrd r0, r1, [sp, #8] 800852a: f7fc f967 bl 80047fc <__aeabi_ddiv> 800852e: e9cd 0102 strd r0, r1, [sp, #8] 8008532: e06e b.n 8008612 <_dtoa_r+0x3aa> 8008534: 2301 movs r3, #1 8008536: 9309 str r3, [sp, #36] ; 0x24 8008538: 9b1f ldr r3, [sp, #124] ; 0x7c 800853a: 445b add r3, fp 800853c: f103 0901 add.w r9, r3, #1 8008540: 9304 str r3, [sp, #16] 8008542: 464b mov r3, r9 8008544: 2b01 cmp r3, #1 8008546: bfb8 it lt 8008548: 2301 movlt r3, #1 800854a: e7b0 b.n 80084ae <_dtoa_r+0x246> 800854c: 2300 movs r3, #0 800854e: e7a7 b.n 80084a0 <_dtoa_r+0x238> 8008550: 2300 movs r3, #0 8008552: e7f0 b.n 8008536 <_dtoa_r+0x2ce> 8008554: f3af 8000 nop.w 8008558: 636f4361 .word 0x636f4361 800855c: 3fd287a7 .word 0x3fd287a7 8008560: 8b60c8b3 .word 0x8b60c8b3 8008564: 3fc68a28 .word 0x3fc68a28 8008568: 509f79fb .word 0x509f79fb 800856c: 3fd34413 .word 0x3fd34413 8008570: 7ff00000 .word 0x7ff00000 8008574: 08009f35 .word 0x08009f35 8008578: 08009f2c .word 0x08009f2c 800857c: 08009f09 .word 0x08009f09 8008580: 3ff80000 .word 0x3ff80000 8008584: 08009fd0 .word 0x08009fd0 8008588: 08009fa8 .word 0x08009fa8 800858c: 2601 movs r6, #1 800858e: 2300 movs r3, #0 8008590: 9609 str r6, [sp, #36] ; 0x24 8008592: 931e str r3, [sp, #120] ; 0x78 8008594: f04f 33ff mov.w r3, #4294967295 8008598: 2200 movs r2, #0 800859a: 9304 str r3, [sp, #16] 800859c: 4699 mov r9, r3 800859e: 2312 movs r3, #18 80085a0: 921f str r2, [sp, #124] ; 0x7c 80085a2: e784 b.n 80084ae <_dtoa_r+0x246> 80085a4: 2301 movs r3, #1 80085a6: 9309 str r3, [sp, #36] ; 0x24 80085a8: e7f4 b.n 8008594 <_dtoa_r+0x32c> 80085aa: 2301 movs r3, #1 80085ac: 9304 str r3, [sp, #16] 80085ae: 4699 mov r9, r3 80085b0: 461a mov r2, r3 80085b2: e7f5 b.n 80085a0 <_dtoa_r+0x338> 80085b4: 686a ldr r2, [r5, #4] 80085b6: 0049 lsls r1, r1, #1 80085b8: 3201 adds r2, #1 80085ba: 606a str r2, [r5, #4] 80085bc: e77b b.n 80084b6 <_dtoa_r+0x24e> 80085be: 2502 movs r5, #2 80085c0: e7ac b.n 800851c <_dtoa_r+0x2b4> 80085c2: 07f1 lsls r1, r6, #31 80085c4: d508 bpl.n 80085d8 <_dtoa_r+0x370> 80085c6: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28 80085ca: e9d7 2300 ldrd r2, r3, [r7] 80085ce: f7fb ffeb bl 80045a8 <__aeabi_dmul> 80085d2: e9cd 010a strd r0, r1, [sp, #40] ; 0x28 80085d6: 3501 adds r5, #1 80085d8: 1076 asrs r6, r6, #1 80085da: 3708 adds r7, #8 80085dc: e79f b.n 800851e <_dtoa_r+0x2b6> 80085de: f000 80a5 beq.w 800872c <_dtoa_r+0x4c4> 80085e2: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38 80085e6: f1cb 0600 rsb r6, fp, #0 80085ea: 4ba2 ldr r3, [pc, #648] ; (8008874 <_dtoa_r+0x60c>) 80085ec: f006 020f and.w r2, r6, #15 80085f0: eb03 03c2 add.w r3, r3, r2, lsl #3 80085f4: e9d3 2300 ldrd r2, r3, [r3] 80085f8: f7fb ffd6 bl 80045a8 <__aeabi_dmul> 80085fc: 2502 movs r5, #2 80085fe: 2300 movs r3, #0 8008600: e9cd 0102 strd r0, r1, [sp, #8] 8008604: 4f9c ldr r7, [pc, #624] ; (8008878 <_dtoa_r+0x610>) 8008606: 1136 asrs r6, r6, #4 8008608: 2e00 cmp r6, #0 800860a: f040 8084 bne.w 8008716 <_dtoa_r+0x4ae> 800860e: 2b00 cmp r3, #0 8008610: d18d bne.n 800852e <_dtoa_r+0x2c6> 8008612: 9b0d ldr r3, [sp, #52] ; 0x34 8008614: 2b00 cmp r3, #0 8008616: f000 808b beq.w 8008730 <_dtoa_r+0x4c8> 800861a: e9dd 2302 ldrd r2, r3, [sp, #8] 800861e: e9cd 230a strd r2, r3, [sp, #40] ; 0x28 8008622: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28 8008626: 2200 movs r2, #0 8008628: 4b94 ldr r3, [pc, #592] ; (800887c <_dtoa_r+0x614>) 800862a: f7fc fa2f bl 8004a8c <__aeabi_dcmplt> 800862e: 2800 cmp r0, #0 8008630: d07e beq.n 8008730 <_dtoa_r+0x4c8> 8008632: f1b9 0f00 cmp.w r9, #0 8008636: d07b beq.n 8008730 <_dtoa_r+0x4c8> 8008638: 9b04 ldr r3, [sp, #16] 800863a: 2b00 cmp r3, #0 800863c: dd37 ble.n 80086ae <_dtoa_r+0x446> 800863e: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28 8008642: 2200 movs r2, #0 8008644: 4b8e ldr r3, [pc, #568] ; (8008880 <_dtoa_r+0x618>) 8008646: f7fb ffaf bl 80045a8 <__aeabi_dmul> 800864a: e9cd 0102 strd r0, r1, [sp, #8] 800864e: 9e04 ldr r6, [sp, #16] 8008650: f10b 37ff add.w r7, fp, #4294967295 8008654: 3501 adds r5, #1 8008656: 4628 mov r0, r5 8008658: f7fb ff40 bl 80044dc <__aeabi_i2d> 800865c: e9dd 2302 ldrd r2, r3, [sp, #8] 8008660: f7fb ffa2 bl 80045a8 <__aeabi_dmul> 8008664: 4b87 ldr r3, [pc, #540] ; (8008884 <_dtoa_r+0x61c>) 8008666: 2200 movs r2, #0 8008668: f7fb fdec bl 8004244 <__adddf3> 800866c: e9cd 010a strd r0, r1, [sp, #40] ; 0x28 8008670: 9b0b ldr r3, [sp, #44] ; 0x2c 8008672: f1a3 7550 sub.w r5, r3, #54525952 ; 0x3400000 8008676: 950b str r5, [sp, #44] ; 0x2c 8008678: 2e00 cmp r6, #0 800867a: d15c bne.n 8008736 <_dtoa_r+0x4ce> 800867c: e9dd 0102 ldrd r0, r1, [sp, #8] 8008680: 2200 movs r2, #0 8008682: 4b81 ldr r3, [pc, #516] ; (8008888 <_dtoa_r+0x620>) 8008684: f7fb fddc bl 8004240 <__aeabi_dsub> 8008688: 9a0a ldr r2, [sp, #40] ; 0x28 800868a: 462b mov r3, r5 800868c: e9cd 0102 strd r0, r1, [sp, #8] 8008690: f7fc fa1a bl 8004ac8 <__aeabi_dcmpgt> 8008694: 2800 cmp r0, #0 8008696: f040 82f7 bne.w 8008c88 <_dtoa_r+0xa20> 800869a: e9dd 0102 ldrd r0, r1, [sp, #8] 800869e: 9a0a ldr r2, [sp, #40] ; 0x28 80086a0: f105 4300 add.w r3, r5, #2147483648 ; 0x80000000 80086a4: f7fc f9f2 bl 8004a8c <__aeabi_dcmplt> 80086a8: 2800 cmp r0, #0 80086aa: f040 82eb bne.w 8008c84 <_dtoa_r+0xa1c> 80086ae: e9dd 230e ldrd r2, r3, [sp, #56] ; 0x38 80086b2: e9cd 2302 strd r2, r3, [sp, #8] 80086b6: 9b13 ldr r3, [sp, #76] ; 0x4c 80086b8: 2b00 cmp r3, #0 80086ba: f2c0 8150 blt.w 800895e <_dtoa_r+0x6f6> 80086be: f1bb 0f0e cmp.w fp, #14 80086c2: f300 814c bgt.w 800895e <_dtoa_r+0x6f6> 80086c6: 4b6b ldr r3, [pc, #428] ; (8008874 <_dtoa_r+0x60c>) 80086c8: eb03 03cb add.w r3, r3, fp, lsl #3 80086cc: e9d3 2300 ldrd r2, r3, [r3] 80086d0: e9cd 2304 strd r2, r3, [sp, #16] 80086d4: 9b1f ldr r3, [sp, #124] ; 0x7c 80086d6: 2b00 cmp r3, #0 80086d8: f280 80da bge.w 8008890 <_dtoa_r+0x628> 80086dc: f1b9 0f00 cmp.w r9, #0 80086e0: f300 80d6 bgt.w 8008890 <_dtoa_r+0x628> 80086e4: f040 82cd bne.w 8008c82 <_dtoa_r+0xa1a> 80086e8: e9dd 0104 ldrd r0, r1, [sp, #16] 80086ec: 2200 movs r2, #0 80086ee: 4b66 ldr r3, [pc, #408] ; (8008888 <_dtoa_r+0x620>) 80086f0: f7fb ff5a bl 80045a8 <__aeabi_dmul> 80086f4: e9dd 2302 ldrd r2, r3, [sp, #8] 80086f8: f7fc f9dc bl 8004ab4 <__aeabi_dcmpge> 80086fc: 464e mov r6, r9 80086fe: 464f mov r7, r9 8008700: 2800 cmp r0, #0 8008702: f040 82a4 bne.w 8008c4e <_dtoa_r+0x9e6> 8008706: 9b06 ldr r3, [sp, #24] 8008708: 9a06 ldr r2, [sp, #24] 800870a: 1c5d adds r5, r3, #1 800870c: 2331 movs r3, #49 ; 0x31 800870e: f10b 0b01 add.w fp, fp, #1 8008712: 7013 strb r3, [r2, #0] 8008714: e29f b.n 8008c56 <_dtoa_r+0x9ee> 8008716: 07f2 lsls r2, r6, #31 8008718: d505 bpl.n 8008726 <_dtoa_r+0x4be> 800871a: e9d7 2300 ldrd r2, r3, [r7] 800871e: f7fb ff43 bl 80045a8 <__aeabi_dmul> 8008722: 2301 movs r3, #1 8008724: 3501 adds r5, #1 8008726: 1076 asrs r6, r6, #1 8008728: 3708 adds r7, #8 800872a: e76d b.n 8008608 <_dtoa_r+0x3a0> 800872c: 2502 movs r5, #2 800872e: e770 b.n 8008612 <_dtoa_r+0x3aa> 8008730: 465f mov r7, fp 8008732: 464e mov r6, r9 8008734: e78f b.n 8008656 <_dtoa_r+0x3ee> 8008736: 9a06 ldr r2, [sp, #24] 8008738: 4b4e ldr r3, [pc, #312] ; (8008874 <_dtoa_r+0x60c>) 800873a: 4432 add r2, r6 800873c: 9211 str r2, [sp, #68] ; 0x44 800873e: 9a09 ldr r2, [sp, #36] ; 0x24 8008740: 1e71 subs r1, r6, #1 8008742: 2a00 cmp r2, #0 8008744: d048 beq.n 80087d8 <_dtoa_r+0x570> 8008746: eb03 03c1 add.w r3, r3, r1, lsl #3 800874a: e9d3 2300 ldrd r2, r3, [r3] 800874e: 2000 movs r0, #0 8008750: 494e ldr r1, [pc, #312] ; (800888c <_dtoa_r+0x624>) 8008752: f7fc f853 bl 80047fc <__aeabi_ddiv> 8008756: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28 800875a: f7fb fd71 bl 8004240 <__aeabi_dsub> 800875e: e9cd 010a strd r0, r1, [sp, #40] ; 0x28 8008762: 9d06 ldr r5, [sp, #24] 8008764: e9dd 0102 ldrd r0, r1, [sp, #8] 8008768: f7fc f9ce bl 8004b08 <__aeabi_d2iz> 800876c: 4606 mov r6, r0 800876e: f7fb feb5 bl 80044dc <__aeabi_i2d> 8008772: 4602 mov r2, r0 8008774: 460b mov r3, r1 8008776: e9dd 0102 ldrd r0, r1, [sp, #8] 800877a: f7fb fd61 bl 8004240 <__aeabi_dsub> 800877e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28 8008782: 3630 adds r6, #48 ; 0x30 8008784: f805 6b01 strb.w r6, [r5], #1 8008788: e9cd 0102 strd r0, r1, [sp, #8] 800878c: f7fc f97e bl 8004a8c <__aeabi_dcmplt> 8008790: 2800 cmp r0, #0 8008792: d164 bne.n 800885e <_dtoa_r+0x5f6> 8008794: e9dd 2302 ldrd r2, r3, [sp, #8] 8008798: 2000 movs r0, #0 800879a: 4938 ldr r1, [pc, #224] ; (800887c <_dtoa_r+0x614>) 800879c: f7fb fd50 bl 8004240 <__aeabi_dsub> 80087a0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28 80087a4: f7fc f972 bl 8004a8c <__aeabi_dcmplt> 80087a8: 2800 cmp r0, #0 80087aa: f040 80b9 bne.w 8008920 <_dtoa_r+0x6b8> 80087ae: 9b11 ldr r3, [sp, #68] ; 0x44 80087b0: 429d cmp r5, r3 80087b2: f43f af7c beq.w 80086ae <_dtoa_r+0x446> 80087b6: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28 80087ba: 2200 movs r2, #0 80087bc: 4b30 ldr r3, [pc, #192] ; (8008880 <_dtoa_r+0x618>) 80087be: f7fb fef3 bl 80045a8 <__aeabi_dmul> 80087c2: 2200 movs r2, #0 80087c4: e9cd 010a strd r0, r1, [sp, #40] ; 0x28 80087c8: e9dd 0102 ldrd r0, r1, [sp, #8] 80087cc: 4b2c ldr r3, [pc, #176] ; (8008880 <_dtoa_r+0x618>) 80087ce: f7fb feeb bl 80045a8 <__aeabi_dmul> 80087d2: e9cd 0102 strd r0, r1, [sp, #8] 80087d6: e7c5 b.n 8008764 <_dtoa_r+0x4fc> 80087d8: eb03 01c1 add.w r1, r3, r1, lsl #3 80087dc: e9d1 0100 ldrd r0, r1, [r1] 80087e0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28 80087e4: f7fb fee0 bl 80045a8 <__aeabi_dmul> 80087e8: e9cd 010a strd r0, r1, [sp, #40] ; 0x28 80087ec: 9d06 ldr r5, [sp, #24] 80087ee: e9dd 0102 ldrd r0, r1, [sp, #8] 80087f2: f7fc f989 bl 8004b08 <__aeabi_d2iz> 80087f6: 4606 mov r6, r0 80087f8: f7fb fe70 bl 80044dc <__aeabi_i2d> 80087fc: 4602 mov r2, r0 80087fe: 460b mov r3, r1 8008800: e9dd 0102 ldrd r0, r1, [sp, #8] 8008804: f7fb fd1c bl 8004240 <__aeabi_dsub> 8008808: 3630 adds r6, #48 ; 0x30 800880a: 9b11 ldr r3, [sp, #68] ; 0x44 800880c: f805 6b01 strb.w r6, [r5], #1 8008810: 42ab cmp r3, r5 8008812: e9cd 0102 strd r0, r1, [sp, #8] 8008816: f04f 0200 mov.w r2, #0 800881a: d124 bne.n 8008866 <_dtoa_r+0x5fe> 800881c: 4b1b ldr r3, [pc, #108] ; (800888c <_dtoa_r+0x624>) 800881e: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28 8008822: f7fb fd0f bl 8004244 <__adddf3> 8008826: 4602 mov r2, r0 8008828: 460b mov r3, r1 800882a: e9dd 0102 ldrd r0, r1, [sp, #8] 800882e: f7fc f94b bl 8004ac8 <__aeabi_dcmpgt> 8008832: 2800 cmp r0, #0 8008834: d174 bne.n 8008920 <_dtoa_r+0x6b8> 8008836: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28 800883a: 2000 movs r0, #0 800883c: 4913 ldr r1, [pc, #76] ; (800888c <_dtoa_r+0x624>) 800883e: f7fb fcff bl 8004240 <__aeabi_dsub> 8008842: 4602 mov r2, r0 8008844: 460b mov r3, r1 8008846: e9dd 0102 ldrd r0, r1, [sp, #8] 800884a: f7fc f91f bl 8004a8c <__aeabi_dcmplt> 800884e: 2800 cmp r0, #0 8008850: f43f af2d beq.w 80086ae <_dtoa_r+0x446> 8008854: f815 3c01 ldrb.w r3, [r5, #-1] 8008858: 1e6a subs r2, r5, #1 800885a: 2b30 cmp r3, #48 ; 0x30 800885c: d001 beq.n 8008862 <_dtoa_r+0x5fa> 800885e: 46bb mov fp, r7 8008860: e04d b.n 80088fe <_dtoa_r+0x696> 8008862: 4615 mov r5, r2 8008864: e7f6 b.n 8008854 <_dtoa_r+0x5ec> 8008866: 4b06 ldr r3, [pc, #24] ; (8008880 <_dtoa_r+0x618>) 8008868: f7fb fe9e bl 80045a8 <__aeabi_dmul> 800886c: e9cd 0102 strd r0, r1, [sp, #8] 8008870: e7bd b.n 80087ee <_dtoa_r+0x586> 8008872: bf00 nop 8008874: 08009fd0 .word 0x08009fd0 8008878: 08009fa8 .word 0x08009fa8 800887c: 3ff00000 .word 0x3ff00000 8008880: 40240000 .word 0x40240000 8008884: 401c0000 .word 0x401c0000 8008888: 40140000 .word 0x40140000 800888c: 3fe00000 .word 0x3fe00000 8008890: 9d06 ldr r5, [sp, #24] 8008892: e9dd 6702 ldrd r6, r7, [sp, #8] 8008896: e9dd 2304 ldrd r2, r3, [sp, #16] 800889a: 4630 mov r0, r6 800889c: 4639 mov r1, r7 800889e: f7fb ffad bl 80047fc <__aeabi_ddiv> 80088a2: f7fc f931 bl 8004b08 <__aeabi_d2iz> 80088a6: 4680 mov r8, r0 80088a8: f7fb fe18 bl 80044dc <__aeabi_i2d> 80088ac: e9dd 2304 ldrd r2, r3, [sp, #16] 80088b0: f7fb fe7a bl 80045a8 <__aeabi_dmul> 80088b4: 4602 mov r2, r0 80088b6: 460b mov r3, r1 80088b8: 4630 mov r0, r6 80088ba: 4639 mov r1, r7 80088bc: f7fb fcc0 bl 8004240 <__aeabi_dsub> 80088c0: f108 0630 add.w r6, r8, #48 ; 0x30 80088c4: f805 6b01 strb.w r6, [r5], #1 80088c8: 9e06 ldr r6, [sp, #24] 80088ca: 4602 mov r2, r0 80088cc: 1bae subs r6, r5, r6 80088ce: 45b1 cmp r9, r6 80088d0: 460b mov r3, r1 80088d2: d137 bne.n 8008944 <_dtoa_r+0x6dc> 80088d4: f7fb fcb6 bl 8004244 <__adddf3> 80088d8: 4606 mov r6, r0 80088da: 460f mov r7, r1 80088dc: 4602 mov r2, r0 80088de: 460b mov r3, r1 80088e0: e9dd 0104 ldrd r0, r1, [sp, #16] 80088e4: f7fc f8d2 bl 8004a8c <__aeabi_dcmplt> 80088e8: b9c8 cbnz r0, 800891e <_dtoa_r+0x6b6> 80088ea: e9dd 0104 ldrd r0, r1, [sp, #16] 80088ee: 4632 mov r2, r6 80088f0: 463b mov r3, r7 80088f2: f7fc f8c1 bl 8004a78 <__aeabi_dcmpeq> 80088f6: b110 cbz r0, 80088fe <_dtoa_r+0x696> 80088f8: f018 0f01 tst.w r8, #1 80088fc: d10f bne.n 800891e <_dtoa_r+0x6b6> 80088fe: 4651 mov r1, sl 8008900: 4620 mov r0, r4 8008902: f000 fcde bl 80092c2 <_Bfree> 8008906: 2300 movs r3, #0 8008908: 9a20 ldr r2, [sp, #128] ; 0x80 800890a: 702b strb r3, [r5, #0] 800890c: f10b 0301 add.w r3, fp, #1 8008910: 6013 str r3, [r2, #0] 8008912: 9b22 ldr r3, [sp, #136] ; 0x88 8008914: 2b00 cmp r3, #0 8008916: f43f acec beq.w 80082f2 <_dtoa_r+0x8a> 800891a: 601d str r5, [r3, #0] 800891c: e4e9 b.n 80082f2 <_dtoa_r+0x8a> 800891e: 465f mov r7, fp 8008920: f815 2c01 ldrb.w r2, [r5, #-1] 8008924: 1e6b subs r3, r5, #1 8008926: 2a39 cmp r2, #57 ; 0x39 8008928: d106 bne.n 8008938 <_dtoa_r+0x6d0> 800892a: 9a06 ldr r2, [sp, #24] 800892c: 429a cmp r2, r3 800892e: d107 bne.n 8008940 <_dtoa_r+0x6d8> 8008930: 2330 movs r3, #48 ; 0x30 8008932: 7013 strb r3, [r2, #0] 8008934: 4613 mov r3, r2 8008936: 3701 adds r7, #1 8008938: 781a ldrb r2, [r3, #0] 800893a: 3201 adds r2, #1 800893c: 701a strb r2, [r3, #0] 800893e: e78e b.n 800885e <_dtoa_r+0x5f6> 8008940: 461d mov r5, r3 8008942: e7ed b.n 8008920 <_dtoa_r+0x6b8> 8008944: 2200 movs r2, #0 8008946: 4bb5 ldr r3, [pc, #724] ; (8008c1c <_dtoa_r+0x9b4>) 8008948: f7fb fe2e bl 80045a8 <__aeabi_dmul> 800894c: 2200 movs r2, #0 800894e: 2300 movs r3, #0 8008950: 4606 mov r6, r0 8008952: 460f mov r7, r1 8008954: f7fc f890 bl 8004a78 <__aeabi_dcmpeq> 8008958: 2800 cmp r0, #0 800895a: d09c beq.n 8008896 <_dtoa_r+0x62e> 800895c: e7cf b.n 80088fe <_dtoa_r+0x696> 800895e: 9a09 ldr r2, [sp, #36] ; 0x24 8008960: 2a00 cmp r2, #0 8008962: f000 8129 beq.w 8008bb8 <_dtoa_r+0x950> 8008966: 9a1e ldr r2, [sp, #120] ; 0x78 8008968: 2a01 cmp r2, #1 800896a: f300 810e bgt.w 8008b8a <_dtoa_r+0x922> 800896e: 9a10 ldr r2, [sp, #64] ; 0x40 8008970: 2a00 cmp r2, #0 8008972: f000 8106 beq.w 8008b82 <_dtoa_r+0x91a> 8008976: f203 4333 addw r3, r3, #1075 ; 0x433 800897a: 4645 mov r5, r8 800897c: 9e08 ldr r6, [sp, #32] 800897e: 9a07 ldr r2, [sp, #28] 8008980: 2101 movs r1, #1 8008982: 441a add r2, r3 8008984: 4620 mov r0, r4 8008986: 4498 add r8, r3 8008988: 9207 str r2, [sp, #28] 800898a: f000 fd3a bl 8009402 <__i2b> 800898e: 4607 mov r7, r0 8008990: 2d00 cmp r5, #0 8008992: dd0b ble.n 80089ac <_dtoa_r+0x744> 8008994: 9b07 ldr r3, [sp, #28] 8008996: 2b00 cmp r3, #0 8008998: dd08 ble.n 80089ac <_dtoa_r+0x744> 800899a: 42ab cmp r3, r5 800899c: bfa8 it ge 800899e: 462b movge r3, r5 80089a0: 9a07 ldr r2, [sp, #28] 80089a2: eba8 0803 sub.w r8, r8, r3 80089a6: 1aed subs r5, r5, r3 80089a8: 1ad3 subs r3, r2, r3 80089aa: 9307 str r3, [sp, #28] 80089ac: 9b08 ldr r3, [sp, #32] 80089ae: b1fb cbz r3, 80089f0 <_dtoa_r+0x788> 80089b0: 9b09 ldr r3, [sp, #36] ; 0x24 80089b2: 2b00 cmp r3, #0 80089b4: f000 8104 beq.w 8008bc0 <_dtoa_r+0x958> 80089b8: 2e00 cmp r6, #0 80089ba: dd11 ble.n 80089e0 <_dtoa_r+0x778> 80089bc: 4639 mov r1, r7 80089be: 4632 mov r2, r6 80089c0: 4620 mov r0, r4 80089c2: f000 fdb3 bl 800952c <__pow5mult> 80089c6: 4652 mov r2, sl 80089c8: 4601 mov r1, r0 80089ca: 4607 mov r7, r0 80089cc: 4620 mov r0, r4 80089ce: f000 fd21 bl 8009414 <__multiply> 80089d2: 4651 mov r1, sl 80089d4: 900a str r0, [sp, #40] ; 0x28 80089d6: 4620 mov r0, r4 80089d8: f000 fc73 bl 80092c2 <_Bfree> 80089dc: 9b0a ldr r3, [sp, #40] ; 0x28 80089de: 469a mov sl, r3 80089e0: 9b08 ldr r3, [sp, #32] 80089e2: 1b9a subs r2, r3, r6 80089e4: d004 beq.n 80089f0 <_dtoa_r+0x788> 80089e6: 4651 mov r1, sl 80089e8: 4620 mov r0, r4 80089ea: f000 fd9f bl 800952c <__pow5mult> 80089ee: 4682 mov sl, r0 80089f0: 2101 movs r1, #1 80089f2: 4620 mov r0, r4 80089f4: f000 fd05 bl 8009402 <__i2b> 80089f8: 9b0c ldr r3, [sp, #48] ; 0x30 80089fa: 4606 mov r6, r0 80089fc: 2b00 cmp r3, #0 80089fe: f340 80e1 ble.w 8008bc4 <_dtoa_r+0x95c> 8008a02: 461a mov r2, r3 8008a04: 4601 mov r1, r0 8008a06: 4620 mov r0, r4 8008a08: f000 fd90 bl 800952c <__pow5mult> 8008a0c: 9b1e ldr r3, [sp, #120] ; 0x78 8008a0e: 4606 mov r6, r0 8008a10: 2b01 cmp r3, #1 8008a12: f340 80da ble.w 8008bca <_dtoa_r+0x962> 8008a16: 2300 movs r3, #0 8008a18: 9308 str r3, [sp, #32] 8008a1a: 6933 ldr r3, [r6, #16] 8008a1c: eb06 0383 add.w r3, r6, r3, lsl #2 8008a20: 6918 ldr r0, [r3, #16] 8008a22: f000 fca0 bl 8009366 <__hi0bits> 8008a26: f1c0 0020 rsb r0, r0, #32 8008a2a: 9b07 ldr r3, [sp, #28] 8008a2c: 4418 add r0, r3 8008a2e: f010 001f ands.w r0, r0, #31 8008a32: f000 80f0 beq.w 8008c16 <_dtoa_r+0x9ae> 8008a36: f1c0 0320 rsb r3, r0, #32 8008a3a: 2b04 cmp r3, #4 8008a3c: f340 80e2 ble.w 8008c04 <_dtoa_r+0x99c> 8008a40: 9b07 ldr r3, [sp, #28] 8008a42: f1c0 001c rsb r0, r0, #28 8008a46: 4480 add r8, r0 8008a48: 4405 add r5, r0 8008a4a: 4403 add r3, r0 8008a4c: 9307 str r3, [sp, #28] 8008a4e: f1b8 0f00 cmp.w r8, #0 8008a52: dd05 ble.n 8008a60 <_dtoa_r+0x7f8> 8008a54: 4651 mov r1, sl 8008a56: 4642 mov r2, r8 8008a58: 4620 mov r0, r4 8008a5a: f000 fdb5 bl 80095c8 <__lshift> 8008a5e: 4682 mov sl, r0 8008a60: 9b07 ldr r3, [sp, #28] 8008a62: 2b00 cmp r3, #0 8008a64: dd05 ble.n 8008a72 <_dtoa_r+0x80a> 8008a66: 4631 mov r1, r6 8008a68: 461a mov r2, r3 8008a6a: 4620 mov r0, r4 8008a6c: f000 fdac bl 80095c8 <__lshift> 8008a70: 4606 mov r6, r0 8008a72: 9b0d ldr r3, [sp, #52] ; 0x34 8008a74: 2b00 cmp r3, #0 8008a76: f000 80d3 beq.w 8008c20 <_dtoa_r+0x9b8> 8008a7a: 4631 mov r1, r6 8008a7c: 4650 mov r0, sl 8008a7e: f000 fdf4 bl 800966a <__mcmp> 8008a82: 2800 cmp r0, #0 8008a84: f280 80cc bge.w 8008c20 <_dtoa_r+0x9b8> 8008a88: 2300 movs r3, #0 8008a8a: 4651 mov r1, sl 8008a8c: 220a movs r2, #10 8008a8e: 4620 mov r0, r4 8008a90: f000 fc2e bl 80092f0 <__multadd> 8008a94: 9b09 ldr r3, [sp, #36] ; 0x24 8008a96: f10b 3bff add.w fp, fp, #4294967295 8008a9a: 4682 mov sl, r0 8008a9c: 2b00 cmp r3, #0 8008a9e: f000 81a9 beq.w 8008df4 <_dtoa_r+0xb8c> 8008aa2: 2300 movs r3, #0 8008aa4: 4639 mov r1, r7 8008aa6: 220a movs r2, #10 8008aa8: 4620 mov r0, r4 8008aaa: f000 fc21 bl 80092f0 <__multadd> 8008aae: 9b04 ldr r3, [sp, #16] 8008ab0: 4607 mov r7, r0 8008ab2: 2b00 cmp r3, #0 8008ab4: dc03 bgt.n 8008abe <_dtoa_r+0x856> 8008ab6: 9b1e ldr r3, [sp, #120] ; 0x78 8008ab8: 2b02 cmp r3, #2 8008aba: f300 80b9 bgt.w 8008c30 <_dtoa_r+0x9c8> 8008abe: 2d00 cmp r5, #0 8008ac0: dd05 ble.n 8008ace <_dtoa_r+0x866> 8008ac2: 4639 mov r1, r7 8008ac4: 462a mov r2, r5 8008ac6: 4620 mov r0, r4 8008ac8: f000 fd7e bl 80095c8 <__lshift> 8008acc: 4607 mov r7, r0 8008ace: 9b08 ldr r3, [sp, #32] 8008ad0: 2b00 cmp r3, #0 8008ad2: f000 8110 beq.w 8008cf6 <_dtoa_r+0xa8e> 8008ad6: 6879 ldr r1, [r7, #4] 8008ad8: 4620 mov r0, r4 8008ada: f000 fbbe bl 800925a <_Balloc> 8008ade: 4605 mov r5, r0 8008ae0: 693a ldr r2, [r7, #16] 8008ae2: f107 010c add.w r1, r7, #12 8008ae6: 3202 adds r2, #2 8008ae8: 0092 lsls r2, r2, #2 8008aea: 300c adds r0, #12 8008aec: f000 fbaa bl 8009244 8008af0: 2201 movs r2, #1 8008af2: 4629 mov r1, r5 8008af4: 4620 mov r0, r4 8008af6: f000 fd67 bl 80095c8 <__lshift> 8008afa: 9707 str r7, [sp, #28] 8008afc: 4607 mov r7, r0 8008afe: 9b02 ldr r3, [sp, #8] 8008b00: f8dd 8018 ldr.w r8, [sp, #24] 8008b04: f003 0301 and.w r3, r3, #1 8008b08: 9308 str r3, [sp, #32] 8008b0a: 4631 mov r1, r6 8008b0c: 4650 mov r0, sl 8008b0e: f7ff fb1d bl 800814c 8008b12: 9907 ldr r1, [sp, #28] 8008b14: 4605 mov r5, r0 8008b16: f100 0930 add.w r9, r0, #48 ; 0x30 8008b1a: 4650 mov r0, sl 8008b1c: f000 fda5 bl 800966a <__mcmp> 8008b20: 463a mov r2, r7 8008b22: 9002 str r0, [sp, #8] 8008b24: 4631 mov r1, r6 8008b26: 4620 mov r0, r4 8008b28: f000 fdb9 bl 800969e <__mdiff> 8008b2c: 68c3 ldr r3, [r0, #12] 8008b2e: 4602 mov r2, r0 8008b30: 2b00 cmp r3, #0 8008b32: f040 80e2 bne.w 8008cfa <_dtoa_r+0xa92> 8008b36: 4601 mov r1, r0 8008b38: 9009 str r0, [sp, #36] ; 0x24 8008b3a: 4650 mov r0, sl 8008b3c: f000 fd95 bl 800966a <__mcmp> 8008b40: 4603 mov r3, r0 8008b42: 9a09 ldr r2, [sp, #36] ; 0x24 8008b44: 4611 mov r1, r2 8008b46: 4620 mov r0, r4 8008b48: 9309 str r3, [sp, #36] ; 0x24 8008b4a: f000 fbba bl 80092c2 <_Bfree> 8008b4e: 9b09 ldr r3, [sp, #36] ; 0x24 8008b50: 2b00 cmp r3, #0 8008b52: f040 80d4 bne.w 8008cfe <_dtoa_r+0xa96> 8008b56: 9a1e ldr r2, [sp, #120] ; 0x78 8008b58: 2a00 cmp r2, #0 8008b5a: f040 80d0 bne.w 8008cfe <_dtoa_r+0xa96> 8008b5e: 9a08 ldr r2, [sp, #32] 8008b60: 2a00 cmp r2, #0 8008b62: f040 80cc bne.w 8008cfe <_dtoa_r+0xa96> 8008b66: f1b9 0f39 cmp.w r9, #57 ; 0x39 8008b6a: f000 80e8 beq.w 8008d3e <_dtoa_r+0xad6> 8008b6e: 9b02 ldr r3, [sp, #8] 8008b70: 2b00 cmp r3, #0 8008b72: dd01 ble.n 8008b78 <_dtoa_r+0x910> 8008b74: f105 0931 add.w r9, r5, #49 ; 0x31 8008b78: f108 0501 add.w r5, r8, #1 8008b7c: f888 9000 strb.w r9, [r8] 8008b80: e06b b.n 8008c5a <_dtoa_r+0x9f2> 8008b82: 9b12 ldr r3, [sp, #72] ; 0x48 8008b84: f1c3 0336 rsb r3, r3, #54 ; 0x36 8008b88: e6f7 b.n 800897a <_dtoa_r+0x712> 8008b8a: 9b08 ldr r3, [sp, #32] 8008b8c: f109 36ff add.w r6, r9, #4294967295 8008b90: 42b3 cmp r3, r6 8008b92: bfb7 itett lt 8008b94: 9b08 ldrlt r3, [sp, #32] 8008b96: 1b9e subge r6, r3, r6 8008b98: 1af2 sublt r2, r6, r3 8008b9a: 9b0c ldrlt r3, [sp, #48] ; 0x30 8008b9c: bfbf itttt lt 8008b9e: 9608 strlt r6, [sp, #32] 8008ba0: 189b addlt r3, r3, r2 8008ba2: 930c strlt r3, [sp, #48] ; 0x30 8008ba4: 2600 movlt r6, #0 8008ba6: f1b9 0f00 cmp.w r9, #0 8008baa: bfb9 ittee lt 8008bac: eba8 0509 sublt.w r5, r8, r9 8008bb0: 2300 movlt r3, #0 8008bb2: 4645 movge r5, r8 8008bb4: 464b movge r3, r9 8008bb6: e6e2 b.n 800897e <_dtoa_r+0x716> 8008bb8: 9e08 ldr r6, [sp, #32] 8008bba: 4645 mov r5, r8 8008bbc: 9f09 ldr r7, [sp, #36] ; 0x24 8008bbe: e6e7 b.n 8008990 <_dtoa_r+0x728> 8008bc0: 9a08 ldr r2, [sp, #32] 8008bc2: e710 b.n 80089e6 <_dtoa_r+0x77e> 8008bc4: 9b1e ldr r3, [sp, #120] ; 0x78 8008bc6: 2b01 cmp r3, #1 8008bc8: dc18 bgt.n 8008bfc <_dtoa_r+0x994> 8008bca: 9b02 ldr r3, [sp, #8] 8008bcc: b9b3 cbnz r3, 8008bfc <_dtoa_r+0x994> 8008bce: 9b03 ldr r3, [sp, #12] 8008bd0: f3c3 0313 ubfx r3, r3, #0, #20 8008bd4: b9a3 cbnz r3, 8008c00 <_dtoa_r+0x998> 8008bd6: 9b03 ldr r3, [sp, #12] 8008bd8: f023 4300 bic.w r3, r3, #2147483648 ; 0x80000000 8008bdc: 0d1b lsrs r3, r3, #20 8008bde: 051b lsls r3, r3, #20 8008be0: b12b cbz r3, 8008bee <_dtoa_r+0x986> 8008be2: 9b07 ldr r3, [sp, #28] 8008be4: f108 0801 add.w r8, r8, #1 8008be8: 3301 adds r3, #1 8008bea: 9307 str r3, [sp, #28] 8008bec: 2301 movs r3, #1 8008bee: 9308 str r3, [sp, #32] 8008bf0: 9b0c ldr r3, [sp, #48] ; 0x30 8008bf2: 2b00 cmp r3, #0 8008bf4: f47f af11 bne.w 8008a1a <_dtoa_r+0x7b2> 8008bf8: 2001 movs r0, #1 8008bfa: e716 b.n 8008a2a <_dtoa_r+0x7c2> 8008bfc: 2300 movs r3, #0 8008bfe: e7f6 b.n 8008bee <_dtoa_r+0x986> 8008c00: 9b02 ldr r3, [sp, #8] 8008c02: e7f4 b.n 8008bee <_dtoa_r+0x986> 8008c04: f43f af23 beq.w 8008a4e <_dtoa_r+0x7e6> 8008c08: 9a07 ldr r2, [sp, #28] 8008c0a: 331c adds r3, #28 8008c0c: 441a add r2, r3 8008c0e: 4498 add r8, r3 8008c10: 441d add r5, r3 8008c12: 4613 mov r3, r2 8008c14: e71a b.n 8008a4c <_dtoa_r+0x7e4> 8008c16: 4603 mov r3, r0 8008c18: e7f6 b.n 8008c08 <_dtoa_r+0x9a0> 8008c1a: bf00 nop 8008c1c: 40240000 .word 0x40240000 8008c20: f1b9 0f00 cmp.w r9, #0 8008c24: dc33 bgt.n 8008c8e <_dtoa_r+0xa26> 8008c26: 9b1e ldr r3, [sp, #120] ; 0x78 8008c28: 2b02 cmp r3, #2 8008c2a: dd30 ble.n 8008c8e <_dtoa_r+0xa26> 8008c2c: f8cd 9010 str.w r9, [sp, #16] 8008c30: 9b04 ldr r3, [sp, #16] 8008c32: b963 cbnz r3, 8008c4e <_dtoa_r+0x9e6> 8008c34: 4631 mov r1, r6 8008c36: 2205 movs r2, #5 8008c38: 4620 mov r0, r4 8008c3a: f000 fb59 bl 80092f0 <__multadd> 8008c3e: 4601 mov r1, r0 8008c40: 4606 mov r6, r0 8008c42: 4650 mov r0, sl 8008c44: f000 fd11 bl 800966a <__mcmp> 8008c48: 2800 cmp r0, #0 8008c4a: f73f ad5c bgt.w 8008706 <_dtoa_r+0x49e> 8008c4e: 9b1f ldr r3, [sp, #124] ; 0x7c 8008c50: 9d06 ldr r5, [sp, #24] 8008c52: ea6f 0b03 mvn.w fp, r3 8008c56: 2300 movs r3, #0 8008c58: 9307 str r3, [sp, #28] 8008c5a: 4631 mov r1, r6 8008c5c: 4620 mov r0, r4 8008c5e: f000 fb30 bl 80092c2 <_Bfree> 8008c62: 2f00 cmp r7, #0 8008c64: f43f ae4b beq.w 80088fe <_dtoa_r+0x696> 8008c68: 9b07 ldr r3, [sp, #28] 8008c6a: b12b cbz r3, 8008c78 <_dtoa_r+0xa10> 8008c6c: 42bb cmp r3, r7 8008c6e: d003 beq.n 8008c78 <_dtoa_r+0xa10> 8008c70: 4619 mov r1, r3 8008c72: 4620 mov r0, r4 8008c74: f000 fb25 bl 80092c2 <_Bfree> 8008c78: 4639 mov r1, r7 8008c7a: 4620 mov r0, r4 8008c7c: f000 fb21 bl 80092c2 <_Bfree> 8008c80: e63d b.n 80088fe <_dtoa_r+0x696> 8008c82: 2600 movs r6, #0 8008c84: 4637 mov r7, r6 8008c86: e7e2 b.n 8008c4e <_dtoa_r+0x9e6> 8008c88: 46bb mov fp, r7 8008c8a: 4637 mov r7, r6 8008c8c: e53b b.n 8008706 <_dtoa_r+0x49e> 8008c8e: 9b09 ldr r3, [sp, #36] ; 0x24 8008c90: f8cd 9010 str.w r9, [sp, #16] 8008c94: 2b00 cmp r3, #0 8008c96: f47f af12 bne.w 8008abe <_dtoa_r+0x856> 8008c9a: 9d06 ldr r5, [sp, #24] 8008c9c: 4631 mov r1, r6 8008c9e: 4650 mov r0, sl 8008ca0: f7ff fa54 bl 800814c 8008ca4: 9b06 ldr r3, [sp, #24] 8008ca6: f100 0930 add.w r9, r0, #48 ; 0x30 8008caa: f805 9b01 strb.w r9, [r5], #1 8008cae: 9a04 ldr r2, [sp, #16] 8008cb0: 1aeb subs r3, r5, r3 8008cb2: 429a cmp r2, r3 8008cb4: f300 8081 bgt.w 8008dba <_dtoa_r+0xb52> 8008cb8: 9b06 ldr r3, [sp, #24] 8008cba: 2a01 cmp r2, #1 8008cbc: bfac ite ge 8008cbe: 189b addge r3, r3, r2 8008cc0: 3301 addlt r3, #1 8008cc2: 4698 mov r8, r3 8008cc4: 2300 movs r3, #0 8008cc6: 9307 str r3, [sp, #28] 8008cc8: 4651 mov r1, sl 8008cca: 2201 movs r2, #1 8008ccc: 4620 mov r0, r4 8008cce: f000 fc7b bl 80095c8 <__lshift> 8008cd2: 4631 mov r1, r6 8008cd4: 4682 mov sl, r0 8008cd6: f000 fcc8 bl 800966a <__mcmp> 8008cda: 2800 cmp r0, #0 8008cdc: dc34 bgt.n 8008d48 <_dtoa_r+0xae0> 8008cde: d102 bne.n 8008ce6 <_dtoa_r+0xa7e> 8008ce0: f019 0f01 tst.w r9, #1 8008ce4: d130 bne.n 8008d48 <_dtoa_r+0xae0> 8008ce6: 4645 mov r5, r8 8008ce8: f815 3c01 ldrb.w r3, [r5, #-1] 8008cec: 1e6a subs r2, r5, #1 8008cee: 2b30 cmp r3, #48 ; 0x30 8008cf0: d1b3 bne.n 8008c5a <_dtoa_r+0x9f2> 8008cf2: 4615 mov r5, r2 8008cf4: e7f8 b.n 8008ce8 <_dtoa_r+0xa80> 8008cf6: 4638 mov r0, r7 8008cf8: e6ff b.n 8008afa <_dtoa_r+0x892> 8008cfa: 2301 movs r3, #1 8008cfc: e722 b.n 8008b44 <_dtoa_r+0x8dc> 8008cfe: 9a02 ldr r2, [sp, #8] 8008d00: 2a00 cmp r2, #0 8008d02: db04 blt.n 8008d0e <_dtoa_r+0xaa6> 8008d04: d128 bne.n 8008d58 <_dtoa_r+0xaf0> 8008d06: 9a1e ldr r2, [sp, #120] ; 0x78 8008d08: bb32 cbnz r2, 8008d58 <_dtoa_r+0xaf0> 8008d0a: 9a08 ldr r2, [sp, #32] 8008d0c: bb22 cbnz r2, 8008d58 <_dtoa_r+0xaf0> 8008d0e: 2b00 cmp r3, #0 8008d10: f77f af32 ble.w 8008b78 <_dtoa_r+0x910> 8008d14: 4651 mov r1, sl 8008d16: 2201 movs r2, #1 8008d18: 4620 mov r0, r4 8008d1a: f000 fc55 bl 80095c8 <__lshift> 8008d1e: 4631 mov r1, r6 8008d20: 4682 mov sl, r0 8008d22: f000 fca2 bl 800966a <__mcmp> 8008d26: 2800 cmp r0, #0 8008d28: dc05 bgt.n 8008d36 <_dtoa_r+0xace> 8008d2a: f47f af25 bne.w 8008b78 <_dtoa_r+0x910> 8008d2e: f019 0f01 tst.w r9, #1 8008d32: f43f af21 beq.w 8008b78 <_dtoa_r+0x910> 8008d36: f1b9 0f39 cmp.w r9, #57 ; 0x39 8008d3a: f47f af1b bne.w 8008b74 <_dtoa_r+0x90c> 8008d3e: 2339 movs r3, #57 ; 0x39 8008d40: f108 0801 add.w r8, r8, #1 8008d44: f808 3c01 strb.w r3, [r8, #-1] 8008d48: 4645 mov r5, r8 8008d4a: f815 3c01 ldrb.w r3, [r5, #-1] 8008d4e: 1e6a subs r2, r5, #1 8008d50: 2b39 cmp r3, #57 ; 0x39 8008d52: d03a beq.n 8008dca <_dtoa_r+0xb62> 8008d54: 3301 adds r3, #1 8008d56: e03f b.n 8008dd8 <_dtoa_r+0xb70> 8008d58: 2b00 cmp r3, #0 8008d5a: f108 0501 add.w r5, r8, #1 8008d5e: dd05 ble.n 8008d6c <_dtoa_r+0xb04> 8008d60: f1b9 0f39 cmp.w r9, #57 ; 0x39 8008d64: d0eb beq.n 8008d3e <_dtoa_r+0xad6> 8008d66: f109 0901 add.w r9, r9, #1 8008d6a: e707 b.n 8008b7c <_dtoa_r+0x914> 8008d6c: 9b06 ldr r3, [sp, #24] 8008d6e: 9a04 ldr r2, [sp, #16] 8008d70: 1aeb subs r3, r5, r3 8008d72: 4293 cmp r3, r2 8008d74: 46a8 mov r8, r5 8008d76: f805 9c01 strb.w r9, [r5, #-1] 8008d7a: d0a5 beq.n 8008cc8 <_dtoa_r+0xa60> 8008d7c: 4651 mov r1, sl 8008d7e: 2300 movs r3, #0 8008d80: 220a movs r2, #10 8008d82: 4620 mov r0, r4 8008d84: f000 fab4 bl 80092f0 <__multadd> 8008d88: 9b07 ldr r3, [sp, #28] 8008d8a: 4682 mov sl, r0 8008d8c: 42bb cmp r3, r7 8008d8e: f04f 020a mov.w r2, #10 8008d92: f04f 0300 mov.w r3, #0 8008d96: 9907 ldr r1, [sp, #28] 8008d98: 4620 mov r0, r4 8008d9a: d104 bne.n 8008da6 <_dtoa_r+0xb3e> 8008d9c: f000 faa8 bl 80092f0 <__multadd> 8008da0: 9007 str r0, [sp, #28] 8008da2: 4607 mov r7, r0 8008da4: e6b1 b.n 8008b0a <_dtoa_r+0x8a2> 8008da6: f000 faa3 bl 80092f0 <__multadd> 8008daa: 2300 movs r3, #0 8008dac: 9007 str r0, [sp, #28] 8008dae: 220a movs r2, #10 8008db0: 4639 mov r1, r7 8008db2: 4620 mov r0, r4 8008db4: f000 fa9c bl 80092f0 <__multadd> 8008db8: e7f3 b.n 8008da2 <_dtoa_r+0xb3a> 8008dba: 4651 mov r1, sl 8008dbc: 2300 movs r3, #0 8008dbe: 220a movs r2, #10 8008dc0: 4620 mov r0, r4 8008dc2: f000 fa95 bl 80092f0 <__multadd> 8008dc6: 4682 mov sl, r0 8008dc8: e768 b.n 8008c9c <_dtoa_r+0xa34> 8008dca: 9b06 ldr r3, [sp, #24] 8008dcc: 4293 cmp r3, r2 8008dce: d105 bne.n 8008ddc <_dtoa_r+0xb74> 8008dd0: 2331 movs r3, #49 ; 0x31 8008dd2: 9a06 ldr r2, [sp, #24] 8008dd4: f10b 0b01 add.w fp, fp, #1 8008dd8: 7013 strb r3, [r2, #0] 8008dda: e73e b.n 8008c5a <_dtoa_r+0x9f2> 8008ddc: 4615 mov r5, r2 8008dde: e7b4 b.n 8008d4a <_dtoa_r+0xae2> 8008de0: 4b09 ldr r3, [pc, #36] ; (8008e08 <_dtoa_r+0xba0>) 8008de2: f7ff baa3 b.w 800832c <_dtoa_r+0xc4> 8008de6: 9b22 ldr r3, [sp, #136] ; 0x88 8008de8: 2b00 cmp r3, #0 8008dea: f47f aa7d bne.w 80082e8 <_dtoa_r+0x80> 8008dee: 4b07 ldr r3, [pc, #28] ; (8008e0c <_dtoa_r+0xba4>) 8008df0: f7ff ba9c b.w 800832c <_dtoa_r+0xc4> 8008df4: 9b04 ldr r3, [sp, #16] 8008df6: 2b00 cmp r3, #0 8008df8: f73f af4f bgt.w 8008c9a <_dtoa_r+0xa32> 8008dfc: 9b1e ldr r3, [sp, #120] ; 0x78 8008dfe: 2b02 cmp r3, #2 8008e00: f77f af4b ble.w 8008c9a <_dtoa_r+0xa32> 8008e04: e714 b.n 8008c30 <_dtoa_r+0x9c8> 8008e06: bf00 nop 8008e08: 08009f08 .word 0x08009f08 8008e0c: 08009f2c .word 0x08009f2c 08008e10 <__sflush_r>: 8008e10: 898a ldrh r2, [r1, #12] 8008e12: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr} 8008e16: 4605 mov r5, r0 8008e18: 0710 lsls r0, r2, #28 8008e1a: 460c mov r4, r1 8008e1c: d45a bmi.n 8008ed4 <__sflush_r+0xc4> 8008e1e: 684b ldr r3, [r1, #4] 8008e20: 2b00 cmp r3, #0 8008e22: dc05 bgt.n 8008e30 <__sflush_r+0x20> 8008e24: 6c0b ldr r3, [r1, #64] ; 0x40 8008e26: 2b00 cmp r3, #0 8008e28: dc02 bgt.n 8008e30 <__sflush_r+0x20> 8008e2a: 2000 movs r0, #0 8008e2c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 8008e30: 6ae6 ldr r6, [r4, #44] ; 0x2c 8008e32: 2e00 cmp r6, #0 8008e34: d0f9 beq.n 8008e2a <__sflush_r+0x1a> 8008e36: 2300 movs r3, #0 8008e38: f412 5280 ands.w r2, r2, #4096 ; 0x1000 8008e3c: 682f ldr r7, [r5, #0] 8008e3e: 602b str r3, [r5, #0] 8008e40: d033 beq.n 8008eaa <__sflush_r+0x9a> 8008e42: 6d60 ldr r0, [r4, #84] ; 0x54 8008e44: 89a3 ldrh r3, [r4, #12] 8008e46: 075a lsls r2, r3, #29 8008e48: d505 bpl.n 8008e56 <__sflush_r+0x46> 8008e4a: 6863 ldr r3, [r4, #4] 8008e4c: 1ac0 subs r0, r0, r3 8008e4e: 6b63 ldr r3, [r4, #52] ; 0x34 8008e50: b10b cbz r3, 8008e56 <__sflush_r+0x46> 8008e52: 6c23 ldr r3, [r4, #64] ; 0x40 8008e54: 1ac0 subs r0, r0, r3 8008e56: 2300 movs r3, #0 8008e58: 4602 mov r2, r0 8008e5a: 6ae6 ldr r6, [r4, #44] ; 0x2c 8008e5c: 6a21 ldr r1, [r4, #32] 8008e5e: 4628 mov r0, r5 8008e60: 47b0 blx r6 8008e62: 1c43 adds r3, r0, #1 8008e64: 89a3 ldrh r3, [r4, #12] 8008e66: d106 bne.n 8008e76 <__sflush_r+0x66> 8008e68: 6829 ldr r1, [r5, #0] 8008e6a: 291d cmp r1, #29 8008e6c: d84b bhi.n 8008f06 <__sflush_r+0xf6> 8008e6e: 4a2b ldr r2, [pc, #172] ; (8008f1c <__sflush_r+0x10c>) 8008e70: 40ca lsrs r2, r1 8008e72: 07d6 lsls r6, r2, #31 8008e74: d547 bpl.n 8008f06 <__sflush_r+0xf6> 8008e76: 2200 movs r2, #0 8008e78: 6062 str r2, [r4, #4] 8008e7a: 6922 ldr r2, [r4, #16] 8008e7c: 04d9 lsls r1, r3, #19 8008e7e: 6022 str r2, [r4, #0] 8008e80: d504 bpl.n 8008e8c <__sflush_r+0x7c> 8008e82: 1c42 adds r2, r0, #1 8008e84: d101 bne.n 8008e8a <__sflush_r+0x7a> 8008e86: 682b ldr r3, [r5, #0] 8008e88: b903 cbnz r3, 8008e8c <__sflush_r+0x7c> 8008e8a: 6560 str r0, [r4, #84] ; 0x54 8008e8c: 6b61 ldr r1, [r4, #52] ; 0x34 8008e8e: 602f str r7, [r5, #0] 8008e90: 2900 cmp r1, #0 8008e92: d0ca beq.n 8008e2a <__sflush_r+0x1a> 8008e94: f104 0344 add.w r3, r4, #68 ; 0x44 8008e98: 4299 cmp r1, r3 8008e9a: d002 beq.n 8008ea2 <__sflush_r+0x92> 8008e9c: 4628 mov r0, r5 8008e9e: f000 fcbb bl 8009818 <_free_r> 8008ea2: 2000 movs r0, #0 8008ea4: 6360 str r0, [r4, #52] ; 0x34 8008ea6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 8008eaa: 6a21 ldr r1, [r4, #32] 8008eac: 2301 movs r3, #1 8008eae: 4628 mov r0, r5 8008eb0: 47b0 blx r6 8008eb2: 1c41 adds r1, r0, #1 8008eb4: d1c6 bne.n 8008e44 <__sflush_r+0x34> 8008eb6: 682b ldr r3, [r5, #0] 8008eb8: 2b00 cmp r3, #0 8008eba: d0c3 beq.n 8008e44 <__sflush_r+0x34> 8008ebc: 2b1d cmp r3, #29 8008ebe: d001 beq.n 8008ec4 <__sflush_r+0xb4> 8008ec0: 2b16 cmp r3, #22 8008ec2: d101 bne.n 8008ec8 <__sflush_r+0xb8> 8008ec4: 602f str r7, [r5, #0] 8008ec6: e7b0 b.n 8008e2a <__sflush_r+0x1a> 8008ec8: 89a3 ldrh r3, [r4, #12] 8008eca: f043 0340 orr.w r3, r3, #64 ; 0x40 8008ece: 81a3 strh r3, [r4, #12] 8008ed0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 8008ed4: 690f ldr r7, [r1, #16] 8008ed6: 2f00 cmp r7, #0 8008ed8: d0a7 beq.n 8008e2a <__sflush_r+0x1a> 8008eda: 0793 lsls r3, r2, #30 8008edc: bf18 it ne 8008ede: 2300 movne r3, #0 8008ee0: 680e ldr r6, [r1, #0] 8008ee2: bf08 it eq 8008ee4: 694b ldreq r3, [r1, #20] 8008ee6: eba6 0807 sub.w r8, r6, r7 8008eea: 600f str r7, [r1, #0] 8008eec: 608b str r3, [r1, #8] 8008eee: f1b8 0f00 cmp.w r8, #0 8008ef2: dd9a ble.n 8008e2a <__sflush_r+0x1a> 8008ef4: 4643 mov r3, r8 8008ef6: 463a mov r2, r7 8008ef8: 6a21 ldr r1, [r4, #32] 8008efa: 4628 mov r0, r5 8008efc: 6aa6 ldr r6, [r4, #40] ; 0x28 8008efe: 47b0 blx r6 8008f00: 2800 cmp r0, #0 8008f02: dc07 bgt.n 8008f14 <__sflush_r+0x104> 8008f04: 89a3 ldrh r3, [r4, #12] 8008f06: f043 0340 orr.w r3, r3, #64 ; 0x40 8008f0a: 81a3 strh r3, [r4, #12] 8008f0c: f04f 30ff mov.w r0, #4294967295 8008f10: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 8008f14: 4407 add r7, r0 8008f16: eba8 0800 sub.w r8, r8, r0 8008f1a: e7e8 b.n 8008eee <__sflush_r+0xde> 8008f1c: 20400001 .word 0x20400001 08008f20 <_fflush_r>: 8008f20: b538 push {r3, r4, r5, lr} 8008f22: 690b ldr r3, [r1, #16] 8008f24: 4605 mov r5, r0 8008f26: 460c mov r4, r1 8008f28: b1db cbz r3, 8008f62 <_fflush_r+0x42> 8008f2a: b118 cbz r0, 8008f34 <_fflush_r+0x14> 8008f2c: 6983 ldr r3, [r0, #24] 8008f2e: b90b cbnz r3, 8008f34 <_fflush_r+0x14> 8008f30: f000 f860 bl 8008ff4 <__sinit> 8008f34: 4b0c ldr r3, [pc, #48] ; (8008f68 <_fflush_r+0x48>) 8008f36: 429c cmp r4, r3 8008f38: d109 bne.n 8008f4e <_fflush_r+0x2e> 8008f3a: 686c ldr r4, [r5, #4] 8008f3c: f9b4 300c ldrsh.w r3, [r4, #12] 8008f40: b17b cbz r3, 8008f62 <_fflush_r+0x42> 8008f42: 4621 mov r1, r4 8008f44: 4628 mov r0, r5 8008f46: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr} 8008f4a: f7ff bf61 b.w 8008e10 <__sflush_r> 8008f4e: 4b07 ldr r3, [pc, #28] ; (8008f6c <_fflush_r+0x4c>) 8008f50: 429c cmp r4, r3 8008f52: d101 bne.n 8008f58 <_fflush_r+0x38> 8008f54: 68ac ldr r4, [r5, #8] 8008f56: e7f1 b.n 8008f3c <_fflush_r+0x1c> 8008f58: 4b05 ldr r3, [pc, #20] ; (8008f70 <_fflush_r+0x50>) 8008f5a: 429c cmp r4, r3 8008f5c: bf08 it eq 8008f5e: 68ec ldreq r4, [r5, #12] 8008f60: e7ec b.n 8008f3c <_fflush_r+0x1c> 8008f62: 2000 movs r0, #0 8008f64: bd38 pop {r3, r4, r5, pc} 8008f66: bf00 nop 8008f68: 08009f5c .word 0x08009f5c 8008f6c: 08009f7c .word 0x08009f7c 8008f70: 08009f3c .word 0x08009f3c 08008f74 <_cleanup_r>: 8008f74: 4901 ldr r1, [pc, #4] ; (8008f7c <_cleanup_r+0x8>) 8008f76: f000 b8a9 b.w 80090cc <_fwalk_reent> 8008f7a: bf00 nop 8008f7c: 08008f21 .word 0x08008f21 08008f80 : 8008f80: 2300 movs r3, #0 8008f82: b510 push {r4, lr} 8008f84: 4604 mov r4, r0 8008f86: 6003 str r3, [r0, #0] 8008f88: 6043 str r3, [r0, #4] 8008f8a: 6083 str r3, [r0, #8] 8008f8c: 8181 strh r1, [r0, #12] 8008f8e: 6643 str r3, [r0, #100] ; 0x64 8008f90: 81c2 strh r2, [r0, #14] 8008f92: 6103 str r3, [r0, #16] 8008f94: 6143 str r3, [r0, #20] 8008f96: 6183 str r3, [r0, #24] 8008f98: 4619 mov r1, r3 8008f9a: 2208 movs r2, #8 8008f9c: 305c adds r0, #92 ; 0x5c 8008f9e: f7fe f9b3 bl 8007308 8008fa2: 4b05 ldr r3, [pc, #20] ; (8008fb8 ) 8008fa4: 6224 str r4, [r4, #32] 8008fa6: 6263 str r3, [r4, #36] ; 0x24 8008fa8: 4b04 ldr r3, [pc, #16] ; (8008fbc ) 8008faa: 62a3 str r3, [r4, #40] ; 0x28 8008fac: 4b04 ldr r3, [pc, #16] ; (8008fc0 ) 8008fae: 62e3 str r3, [r4, #44] ; 0x2c 8008fb0: 4b04 ldr r3, [pc, #16] ; (8008fc4 ) 8008fb2: 6323 str r3, [r4, #48] ; 0x30 8008fb4: bd10 pop {r4, pc} 8008fb6: bf00 nop 8008fb8: 08009c75 .word 0x08009c75 8008fbc: 08009c97 .word 0x08009c97 8008fc0: 08009ccf .word 0x08009ccf 8008fc4: 08009cf3 .word 0x08009cf3 08008fc8 <__sfmoreglue>: 8008fc8: b570 push {r4, r5, r6, lr} 8008fca: 2568 movs r5, #104 ; 0x68 8008fcc: 1e4a subs r2, r1, #1 8008fce: 4355 muls r5, r2 8008fd0: 460e mov r6, r1 8008fd2: f105 0174 add.w r1, r5, #116 ; 0x74 8008fd6: f000 fc6b bl 80098b0 <_malloc_r> 8008fda: 4604 mov r4, r0 8008fdc: b140 cbz r0, 8008ff0 <__sfmoreglue+0x28> 8008fde: 2100 movs r1, #0 8008fe0: e880 0042 stmia.w r0, {r1, r6} 8008fe4: 300c adds r0, #12 8008fe6: 60a0 str r0, [r4, #8] 8008fe8: f105 0268 add.w r2, r5, #104 ; 0x68 8008fec: f7fe f98c bl 8007308 8008ff0: 4620 mov r0, r4 8008ff2: bd70 pop {r4, r5, r6, pc} 08008ff4 <__sinit>: 8008ff4: 6983 ldr r3, [r0, #24] 8008ff6: b510 push {r4, lr} 8008ff8: 4604 mov r4, r0 8008ffa: bb33 cbnz r3, 800904a <__sinit+0x56> 8008ffc: 6483 str r3, [r0, #72] ; 0x48 8008ffe: 64c3 str r3, [r0, #76] ; 0x4c 8009000: 6503 str r3, [r0, #80] ; 0x50 8009002: 4b12 ldr r3, [pc, #72] ; (800904c <__sinit+0x58>) 8009004: 4a12 ldr r2, [pc, #72] ; (8009050 <__sinit+0x5c>) 8009006: 681b ldr r3, [r3, #0] 8009008: 6282 str r2, [r0, #40] ; 0x28 800900a: 4298 cmp r0, r3 800900c: bf04 itt eq 800900e: 2301 moveq r3, #1 8009010: 6183 streq r3, [r0, #24] 8009012: f000 f81f bl 8009054 <__sfp> 8009016: 6060 str r0, [r4, #4] 8009018: 4620 mov r0, r4 800901a: f000 f81b bl 8009054 <__sfp> 800901e: 60a0 str r0, [r4, #8] 8009020: 4620 mov r0, r4 8009022: f000 f817 bl 8009054 <__sfp> 8009026: 2200 movs r2, #0 8009028: 60e0 str r0, [r4, #12] 800902a: 2104 movs r1, #4 800902c: 6860 ldr r0, [r4, #4] 800902e: f7ff ffa7 bl 8008f80 8009032: 2201 movs r2, #1 8009034: 2109 movs r1, #9 8009036: 68a0 ldr r0, [r4, #8] 8009038: f7ff ffa2 bl 8008f80 800903c: 2202 movs r2, #2 800903e: 2112 movs r1, #18 8009040: 68e0 ldr r0, [r4, #12] 8009042: f7ff ff9d bl 8008f80 8009046: 2301 movs r3, #1 8009048: 61a3 str r3, [r4, #24] 800904a: bd10 pop {r4, pc} 800904c: 08009ef4 .word 0x08009ef4 8009050: 08008f75 .word 0x08008f75 08009054 <__sfp>: 8009054: b5f8 push {r3, r4, r5, r6, r7, lr} 8009056: 4b1c ldr r3, [pc, #112] ; (80090c8 <__sfp+0x74>) 8009058: 4607 mov r7, r0 800905a: 681e ldr r6, [r3, #0] 800905c: 69b3 ldr r3, [r6, #24] 800905e: b913 cbnz r3, 8009066 <__sfp+0x12> 8009060: 4630 mov r0, r6 8009062: f7ff ffc7 bl 8008ff4 <__sinit> 8009066: 3648 adds r6, #72 ; 0x48 8009068: 68b4 ldr r4, [r6, #8] 800906a: 6873 ldr r3, [r6, #4] 800906c: 3b01 subs r3, #1 800906e: d503 bpl.n 8009078 <__sfp+0x24> 8009070: 6833 ldr r3, [r6, #0] 8009072: b133 cbz r3, 8009082 <__sfp+0x2e> 8009074: 6836 ldr r6, [r6, #0] 8009076: e7f7 b.n 8009068 <__sfp+0x14> 8009078: f9b4 500c ldrsh.w r5, [r4, #12] 800907c: b16d cbz r5, 800909a <__sfp+0x46> 800907e: 3468 adds r4, #104 ; 0x68 8009080: e7f4 b.n 800906c <__sfp+0x18> 8009082: 2104 movs r1, #4 8009084: 4638 mov r0, r7 8009086: f7ff ff9f bl 8008fc8 <__sfmoreglue> 800908a: 6030 str r0, [r6, #0] 800908c: 2800 cmp r0, #0 800908e: d1f1 bne.n 8009074 <__sfp+0x20> 8009090: 230c movs r3, #12 8009092: 4604 mov r4, r0 8009094: 603b str r3, [r7, #0] 8009096: 4620 mov r0, r4 8009098: bdf8 pop {r3, r4, r5, r6, r7, pc} 800909a: f64f 73ff movw r3, #65535 ; 0xffff 800909e: 81e3 strh r3, [r4, #14] 80090a0: 2301 movs r3, #1 80090a2: 6665 str r5, [r4, #100] ; 0x64 80090a4: 81a3 strh r3, [r4, #12] 80090a6: 6025 str r5, [r4, #0] 80090a8: 60a5 str r5, [r4, #8] 80090aa: 6065 str r5, [r4, #4] 80090ac: 6125 str r5, [r4, #16] 80090ae: 6165 str r5, [r4, #20] 80090b0: 61a5 str r5, [r4, #24] 80090b2: 2208 movs r2, #8 80090b4: 4629 mov r1, r5 80090b6: f104 005c add.w r0, r4, #92 ; 0x5c 80090ba: f7fe f925 bl 8007308 80090be: 6365 str r5, [r4, #52] ; 0x34 80090c0: 63a5 str r5, [r4, #56] ; 0x38 80090c2: 64a5 str r5, [r4, #72] ; 0x48 80090c4: 64e5 str r5, [r4, #76] ; 0x4c 80090c6: e7e6 b.n 8009096 <__sfp+0x42> 80090c8: 08009ef4 .word 0x08009ef4 080090cc <_fwalk_reent>: 80090cc: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr} 80090d0: 4680 mov r8, r0 80090d2: 4689 mov r9, r1 80090d4: 2600 movs r6, #0 80090d6: f100 0448 add.w r4, r0, #72 ; 0x48 80090da: b914 cbnz r4, 80090e2 <_fwalk_reent+0x16> 80090dc: 4630 mov r0, r6 80090de: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc} 80090e2: 68a5 ldr r5, [r4, #8] 80090e4: 6867 ldr r7, [r4, #4] 80090e6: 3f01 subs r7, #1 80090e8: d501 bpl.n 80090ee <_fwalk_reent+0x22> 80090ea: 6824 ldr r4, [r4, #0] 80090ec: e7f5 b.n 80090da <_fwalk_reent+0xe> 80090ee: 89ab ldrh r3, [r5, #12] 80090f0: 2b01 cmp r3, #1 80090f2: d907 bls.n 8009104 <_fwalk_reent+0x38> 80090f4: f9b5 300e ldrsh.w r3, [r5, #14] 80090f8: 3301 adds r3, #1 80090fa: d003 beq.n 8009104 <_fwalk_reent+0x38> 80090fc: 4629 mov r1, r5 80090fe: 4640 mov r0, r8 8009100: 47c8 blx r9 8009102: 4306 orrs r6, r0 8009104: 3568 adds r5, #104 ; 0x68 8009106: e7ee b.n 80090e6 <_fwalk_reent+0x1a> 08009108 <__locale_ctype_ptr_l>: 8009108: f8d0 00ec ldr.w r0, [r0, #236] ; 0xec 800910c: 4770 bx lr ... 08009110 <_localeconv_r>: 8009110: 4b04 ldr r3, [pc, #16] ; (8009124 <_localeconv_r+0x14>) 8009112: 681b ldr r3, [r3, #0] 8009114: 6a18 ldr r0, [r3, #32] 8009116: 4b04 ldr r3, [pc, #16] ; (8009128 <_localeconv_r+0x18>) 8009118: 2800 cmp r0, #0 800911a: bf08 it eq 800911c: 4618 moveq r0, r3 800911e: 30f0 adds r0, #240 ; 0xf0 8009120: 4770 bx lr 8009122: bf00 nop 8009124: 2000020c .word 0x2000020c 8009128: 20000270 .word 0x20000270 0800912c <__swhatbuf_r>: 800912c: b570 push {r4, r5, r6, lr} 800912e: 460e mov r6, r1 8009130: f9b1 100e ldrsh.w r1, [r1, #14] 8009134: b090 sub sp, #64 ; 0x40 8009136: 2900 cmp r1, #0 8009138: 4614 mov r4, r2 800913a: 461d mov r5, r3 800913c: da07 bge.n 800914e <__swhatbuf_r+0x22> 800913e: 2300 movs r3, #0 8009140: 602b str r3, [r5, #0] 8009142: 89b3 ldrh r3, [r6, #12] 8009144: 061a lsls r2, r3, #24 8009146: d410 bmi.n 800916a <__swhatbuf_r+0x3e> 8009148: f44f 6380 mov.w r3, #1024 ; 0x400 800914c: e00e b.n 800916c <__swhatbuf_r+0x40> 800914e: aa01 add r2, sp, #4 8009150: f000 fe02 bl 8009d58 <_fstat_r> 8009154: 2800 cmp r0, #0 8009156: dbf2 blt.n 800913e <__swhatbuf_r+0x12> 8009158: 9a02 ldr r2, [sp, #8] 800915a: f402 4270 and.w r2, r2, #61440 ; 0xf000 800915e: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000 8009162: 425a negs r2, r3 8009164: 415a adcs r2, r3 8009166: 602a str r2, [r5, #0] 8009168: e7ee b.n 8009148 <__swhatbuf_r+0x1c> 800916a: 2340 movs r3, #64 ; 0x40 800916c: 2000 movs r0, #0 800916e: 6023 str r3, [r4, #0] 8009170: b010 add sp, #64 ; 0x40 8009172: bd70 pop {r4, r5, r6, pc} 08009174 <__smakebuf_r>: 8009174: 898b ldrh r3, [r1, #12] 8009176: b573 push {r0, r1, r4, r5, r6, lr} 8009178: 079d lsls r5, r3, #30 800917a: 4606 mov r6, r0 800917c: 460c mov r4, r1 800917e: d507 bpl.n 8009190 <__smakebuf_r+0x1c> 8009180: f104 0347 add.w r3, r4, #71 ; 0x47 8009184: 6023 str r3, [r4, #0] 8009186: 6123 str r3, [r4, #16] 8009188: 2301 movs r3, #1 800918a: 6163 str r3, [r4, #20] 800918c: b002 add sp, #8 800918e: bd70 pop {r4, r5, r6, pc} 8009190: ab01 add r3, sp, #4 8009192: 466a mov r2, sp 8009194: f7ff ffca bl 800912c <__swhatbuf_r> 8009198: 9900 ldr r1, [sp, #0] 800919a: 4605 mov r5, r0 800919c: 4630 mov r0, r6 800919e: f000 fb87 bl 80098b0 <_malloc_r> 80091a2: b948 cbnz r0, 80091b8 <__smakebuf_r+0x44> 80091a4: f9b4 300c ldrsh.w r3, [r4, #12] 80091a8: 059a lsls r2, r3, #22 80091aa: d4ef bmi.n 800918c <__smakebuf_r+0x18> 80091ac: f023 0303 bic.w r3, r3, #3 80091b0: f043 0302 orr.w r3, r3, #2 80091b4: 81a3 strh r3, [r4, #12] 80091b6: e7e3 b.n 8009180 <__smakebuf_r+0xc> 80091b8: 4b0d ldr r3, [pc, #52] ; (80091f0 <__smakebuf_r+0x7c>) 80091ba: 62b3 str r3, [r6, #40] ; 0x28 80091bc: 89a3 ldrh r3, [r4, #12] 80091be: 6020 str r0, [r4, #0] 80091c0: f043 0380 orr.w r3, r3, #128 ; 0x80 80091c4: 81a3 strh r3, [r4, #12] 80091c6: 9b00 ldr r3, [sp, #0] 80091c8: 6120 str r0, [r4, #16] 80091ca: 6163 str r3, [r4, #20] 80091cc: 9b01 ldr r3, [sp, #4] 80091ce: b15b cbz r3, 80091e8 <__smakebuf_r+0x74> 80091d0: f9b4 100e ldrsh.w r1, [r4, #14] 80091d4: 4630 mov r0, r6 80091d6: f000 fdd1 bl 8009d7c <_isatty_r> 80091da: b128 cbz r0, 80091e8 <__smakebuf_r+0x74> 80091dc: 89a3 ldrh r3, [r4, #12] 80091de: f023 0303 bic.w r3, r3, #3 80091e2: f043 0301 orr.w r3, r3, #1 80091e6: 81a3 strh r3, [r4, #12] 80091e8: 89a3 ldrh r3, [r4, #12] 80091ea: 431d orrs r5, r3 80091ec: 81a5 strh r5, [r4, #12] 80091ee: e7cd b.n 800918c <__smakebuf_r+0x18> 80091f0: 08008f75 .word 0x08008f75 080091f4 : 80091f4: 4b02 ldr r3, [pc, #8] ; (8009200 ) 80091f6: 4601 mov r1, r0 80091f8: 6818 ldr r0, [r3, #0] 80091fa: f000 bb59 b.w 80098b0 <_malloc_r> 80091fe: bf00 nop 8009200: 2000020c .word 0x2000020c 08009204 <__ascii_mbtowc>: 8009204: b082 sub sp, #8 8009206: b901 cbnz r1, 800920a <__ascii_mbtowc+0x6> 8009208: a901 add r1, sp, #4 800920a: b142 cbz r2, 800921e <__ascii_mbtowc+0x1a> 800920c: b14b cbz r3, 8009222 <__ascii_mbtowc+0x1e> 800920e: 7813 ldrb r3, [r2, #0] 8009210: 600b str r3, [r1, #0] 8009212: 7812 ldrb r2, [r2, #0] 8009214: 1c10 adds r0, r2, #0 8009216: bf18 it ne 8009218: 2001 movne r0, #1 800921a: b002 add sp, #8 800921c: 4770 bx lr 800921e: 4610 mov r0, r2 8009220: e7fb b.n 800921a <__ascii_mbtowc+0x16> 8009222: f06f 0001 mvn.w r0, #1 8009226: e7f8 b.n 800921a <__ascii_mbtowc+0x16> 08009228 : 8009228: b510 push {r4, lr} 800922a: b2c9 uxtb r1, r1 800922c: 4402 add r2, r0 800922e: 4290 cmp r0, r2 8009230: 4603 mov r3, r0 8009232: d101 bne.n 8009238 8009234: 2000 movs r0, #0 8009236: bd10 pop {r4, pc} 8009238: 781c ldrb r4, [r3, #0] 800923a: 3001 adds r0, #1 800923c: 428c cmp r4, r1 800923e: d1f6 bne.n 800922e 8009240: 4618 mov r0, r3 8009242: bd10 pop {r4, pc} 08009244 : 8009244: b510 push {r4, lr} 8009246: 1e43 subs r3, r0, #1 8009248: 440a add r2, r1 800924a: 4291 cmp r1, r2 800924c: d100 bne.n 8009250 800924e: bd10 pop {r4, pc} 8009250: f811 4b01 ldrb.w r4, [r1], #1 8009254: f803 4f01 strb.w r4, [r3, #1]! 8009258: e7f7 b.n 800924a 0800925a <_Balloc>: 800925a: b570 push {r4, r5, r6, lr} 800925c: 6a45 ldr r5, [r0, #36] ; 0x24 800925e: 4604 mov r4, r0 8009260: 460e mov r6, r1 8009262: b93d cbnz r5, 8009274 <_Balloc+0x1a> 8009264: 2010 movs r0, #16 8009266: f7ff ffc5 bl 80091f4 800926a: 6260 str r0, [r4, #36] ; 0x24 800926c: 6045 str r5, [r0, #4] 800926e: 6085 str r5, [r0, #8] 8009270: 6005 str r5, [r0, #0] 8009272: 60c5 str r5, [r0, #12] 8009274: 6a65 ldr r5, [r4, #36] ; 0x24 8009276: 68eb ldr r3, [r5, #12] 8009278: b183 cbz r3, 800929c <_Balloc+0x42> 800927a: 6a63 ldr r3, [r4, #36] ; 0x24 800927c: 68db ldr r3, [r3, #12] 800927e: f853 0026 ldr.w r0, [r3, r6, lsl #2] 8009282: b9b8 cbnz r0, 80092b4 <_Balloc+0x5a> 8009284: 2101 movs r1, #1 8009286: fa01 f506 lsl.w r5, r1, r6 800928a: 1d6a adds r2, r5, #5 800928c: 0092 lsls r2, r2, #2 800928e: 4620 mov r0, r4 8009290: f000 fab3 bl 80097fa <_calloc_r> 8009294: b160 cbz r0, 80092b0 <_Balloc+0x56> 8009296: 6046 str r6, [r0, #4] 8009298: 6085 str r5, [r0, #8] 800929a: e00e b.n 80092ba <_Balloc+0x60> 800929c: 2221 movs r2, #33 ; 0x21 800929e: 2104 movs r1, #4 80092a0: 4620 mov r0, r4 80092a2: f000 faaa bl 80097fa <_calloc_r> 80092a6: 6a63 ldr r3, [r4, #36] ; 0x24 80092a8: 60e8 str r0, [r5, #12] 80092aa: 68db ldr r3, [r3, #12] 80092ac: 2b00 cmp r3, #0 80092ae: d1e4 bne.n 800927a <_Balloc+0x20> 80092b0: 2000 movs r0, #0 80092b2: bd70 pop {r4, r5, r6, pc} 80092b4: 6802 ldr r2, [r0, #0] 80092b6: f843 2026 str.w r2, [r3, r6, lsl #2] 80092ba: 2300 movs r3, #0 80092bc: 6103 str r3, [r0, #16] 80092be: 60c3 str r3, [r0, #12] 80092c0: bd70 pop {r4, r5, r6, pc} 080092c2 <_Bfree>: 80092c2: b570 push {r4, r5, r6, lr} 80092c4: 6a44 ldr r4, [r0, #36] ; 0x24 80092c6: 4606 mov r6, r0 80092c8: 460d mov r5, r1 80092ca: b93c cbnz r4, 80092dc <_Bfree+0x1a> 80092cc: 2010 movs r0, #16 80092ce: f7ff ff91 bl 80091f4 80092d2: 6270 str r0, [r6, #36] ; 0x24 80092d4: 6044 str r4, [r0, #4] 80092d6: 6084 str r4, [r0, #8] 80092d8: 6004 str r4, [r0, #0] 80092da: 60c4 str r4, [r0, #12] 80092dc: b13d cbz r5, 80092ee <_Bfree+0x2c> 80092de: 6a73 ldr r3, [r6, #36] ; 0x24 80092e0: 686a ldr r2, [r5, #4] 80092e2: 68db ldr r3, [r3, #12] 80092e4: f853 1022 ldr.w r1, [r3, r2, lsl #2] 80092e8: 6029 str r1, [r5, #0] 80092ea: f843 5022 str.w r5, [r3, r2, lsl #2] 80092ee: bd70 pop {r4, r5, r6, pc} 080092f0 <__multadd>: 80092f0: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr} 80092f4: 461f mov r7, r3 80092f6: 4606 mov r6, r0 80092f8: 460c mov r4, r1 80092fa: 2300 movs r3, #0 80092fc: 690d ldr r5, [r1, #16] 80092fe: f101 0e14 add.w lr, r1, #20 8009302: f8de 0000 ldr.w r0, [lr] 8009306: 3301 adds r3, #1 8009308: b281 uxth r1, r0 800930a: fb02 7101 mla r1, r2, r1, r7 800930e: 0c00 lsrs r0, r0, #16 8009310: 0c0f lsrs r7, r1, #16 8009312: fb02 7000 mla r0, r2, r0, r7 8009316: b289 uxth r1, r1 8009318: eb01 4100 add.w r1, r1, r0, lsl #16 800931c: 429d cmp r5, r3 800931e: ea4f 4710 mov.w r7, r0, lsr #16 8009322: f84e 1b04 str.w r1, [lr], #4 8009326: dcec bgt.n 8009302 <__multadd+0x12> 8009328: b1d7 cbz r7, 8009360 <__multadd+0x70> 800932a: 68a3 ldr r3, [r4, #8] 800932c: 429d cmp r5, r3 800932e: db12 blt.n 8009356 <__multadd+0x66> 8009330: 6861 ldr r1, [r4, #4] 8009332: 4630 mov r0, r6 8009334: 3101 adds r1, #1 8009336: f7ff ff90 bl 800925a <_Balloc> 800933a: 4680 mov r8, r0 800933c: 6922 ldr r2, [r4, #16] 800933e: f104 010c add.w r1, r4, #12 8009342: 3202 adds r2, #2 8009344: 0092 lsls r2, r2, #2 8009346: 300c adds r0, #12 8009348: f7ff ff7c bl 8009244 800934c: 4621 mov r1, r4 800934e: 4630 mov r0, r6 8009350: f7ff ffb7 bl 80092c2 <_Bfree> 8009354: 4644 mov r4, r8 8009356: eb04 0385 add.w r3, r4, r5, lsl #2 800935a: 3501 adds r5, #1 800935c: 615f str r7, [r3, #20] 800935e: 6125 str r5, [r4, #16] 8009360: 4620 mov r0, r4 8009362: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 08009366 <__hi0bits>: 8009366: 0c02 lsrs r2, r0, #16 8009368: 0412 lsls r2, r2, #16 800936a: 4603 mov r3, r0 800936c: b9b2 cbnz r2, 800939c <__hi0bits+0x36> 800936e: 0403 lsls r3, r0, #16 8009370: 2010 movs r0, #16 8009372: f013 4f7f tst.w r3, #4278190080 ; 0xff000000 8009376: bf04 itt eq 8009378: 021b lsleq r3, r3, #8 800937a: 3008 addeq r0, #8 800937c: f013 4f70 tst.w r3, #4026531840 ; 0xf0000000 8009380: bf04 itt eq 8009382: 011b lsleq r3, r3, #4 8009384: 3004 addeq r0, #4 8009386: f013 4f40 tst.w r3, #3221225472 ; 0xc0000000 800938a: bf04 itt eq 800938c: 009b lsleq r3, r3, #2 800938e: 3002 addeq r0, #2 8009390: 2b00 cmp r3, #0 8009392: db06 blt.n 80093a2 <__hi0bits+0x3c> 8009394: 005b lsls r3, r3, #1 8009396: d503 bpl.n 80093a0 <__hi0bits+0x3a> 8009398: 3001 adds r0, #1 800939a: 4770 bx lr 800939c: 2000 movs r0, #0 800939e: e7e8 b.n 8009372 <__hi0bits+0xc> 80093a0: 2020 movs r0, #32 80093a2: 4770 bx lr 080093a4 <__lo0bits>: 80093a4: 6803 ldr r3, [r0, #0] 80093a6: 4601 mov r1, r0 80093a8: f013 0207 ands.w r2, r3, #7 80093ac: d00b beq.n 80093c6 <__lo0bits+0x22> 80093ae: 07da lsls r2, r3, #31 80093b0: d423 bmi.n 80093fa <__lo0bits+0x56> 80093b2: 0798 lsls r0, r3, #30 80093b4: bf49 itett mi 80093b6: 085b lsrmi r3, r3, #1 80093b8: 089b lsrpl r3, r3, #2 80093ba: 2001 movmi r0, #1 80093bc: 600b strmi r3, [r1, #0] 80093be: bf5c itt pl 80093c0: 600b strpl r3, [r1, #0] 80093c2: 2002 movpl r0, #2 80093c4: 4770 bx lr 80093c6: b298 uxth r0, r3 80093c8: b9a8 cbnz r0, 80093f6 <__lo0bits+0x52> 80093ca: 2010 movs r0, #16 80093cc: 0c1b lsrs r3, r3, #16 80093ce: f013 0fff tst.w r3, #255 ; 0xff 80093d2: bf04 itt eq 80093d4: 0a1b lsreq r3, r3, #8 80093d6: 3008 addeq r0, #8 80093d8: 071a lsls r2, r3, #28 80093da: bf04 itt eq 80093dc: 091b lsreq r3, r3, #4 80093de: 3004 addeq r0, #4 80093e0: 079a lsls r2, r3, #30 80093e2: bf04 itt eq 80093e4: 089b lsreq r3, r3, #2 80093e6: 3002 addeq r0, #2 80093e8: 07da lsls r2, r3, #31 80093ea: d402 bmi.n 80093f2 <__lo0bits+0x4e> 80093ec: 085b lsrs r3, r3, #1 80093ee: d006 beq.n 80093fe <__lo0bits+0x5a> 80093f0: 3001 adds r0, #1 80093f2: 600b str r3, [r1, #0] 80093f4: 4770 bx lr 80093f6: 4610 mov r0, r2 80093f8: e7e9 b.n 80093ce <__lo0bits+0x2a> 80093fa: 2000 movs r0, #0 80093fc: 4770 bx lr 80093fe: 2020 movs r0, #32 8009400: 4770 bx lr 08009402 <__i2b>: 8009402: b510 push {r4, lr} 8009404: 460c mov r4, r1 8009406: 2101 movs r1, #1 8009408: f7ff ff27 bl 800925a <_Balloc> 800940c: 2201 movs r2, #1 800940e: 6144 str r4, [r0, #20] 8009410: 6102 str r2, [r0, #16] 8009412: bd10 pop {r4, pc} 08009414 <__multiply>: 8009414: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr} 8009418: 4614 mov r4, r2 800941a: 690a ldr r2, [r1, #16] 800941c: 6923 ldr r3, [r4, #16] 800941e: 4689 mov r9, r1 8009420: 429a cmp r2, r3 8009422: bfbe ittt lt 8009424: 460b movlt r3, r1 8009426: 46a1 movlt r9, r4 8009428: 461c movlt r4, r3 800942a: f8d9 7010 ldr.w r7, [r9, #16] 800942e: f8d4 a010 ldr.w sl, [r4, #16] 8009432: f8d9 3008 ldr.w r3, [r9, #8] 8009436: f8d9 1004 ldr.w r1, [r9, #4] 800943a: eb07 060a add.w r6, r7, sl 800943e: 429e cmp r6, r3 8009440: bfc8 it gt 8009442: 3101 addgt r1, #1 8009444: f7ff ff09 bl 800925a <_Balloc> 8009448: f100 0514 add.w r5, r0, #20 800944c: 462b mov r3, r5 800944e: 2200 movs r2, #0 8009450: eb05 0886 add.w r8, r5, r6, lsl #2 8009454: 4543 cmp r3, r8 8009456: d316 bcc.n 8009486 <__multiply+0x72> 8009458: f104 0214 add.w r2, r4, #20 800945c: f109 0114 add.w r1, r9, #20 8009460: eb02 038a add.w r3, r2, sl, lsl #2 8009464: eb01 0787 add.w r7, r1, r7, lsl #2 8009468: 9301 str r3, [sp, #4] 800946a: 9c01 ldr r4, [sp, #4] 800946c: 4613 mov r3, r2 800946e: 4294 cmp r4, r2 8009470: d80c bhi.n 800948c <__multiply+0x78> 8009472: 2e00 cmp r6, #0 8009474: dd03 ble.n 800947e <__multiply+0x6a> 8009476: f858 3d04 ldr.w r3, [r8, #-4]! 800947a: 2b00 cmp r3, #0 800947c: d054 beq.n 8009528 <__multiply+0x114> 800947e: 6106 str r6, [r0, #16] 8009480: b003 add sp, #12 8009482: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc} 8009486: f843 2b04 str.w r2, [r3], #4 800948a: e7e3 b.n 8009454 <__multiply+0x40> 800948c: f8b3 a000 ldrh.w sl, [r3] 8009490: 3204 adds r2, #4 8009492: f1ba 0f00 cmp.w sl, #0 8009496: d020 beq.n 80094da <__multiply+0xc6> 8009498: 46ae mov lr, r5 800949a: 4689 mov r9, r1 800949c: f04f 0c00 mov.w ip, #0 80094a0: f859 4b04 ldr.w r4, [r9], #4 80094a4: f8be b000 ldrh.w fp, [lr] 80094a8: b2a3 uxth r3, r4 80094aa: fb0a b303 mla r3, sl, r3, fp 80094ae: ea4f 4b14 mov.w fp, r4, lsr #16 80094b2: f8de 4000 ldr.w r4, [lr] 80094b6: 4463 add r3, ip 80094b8: ea4f 4c14 mov.w ip, r4, lsr #16 80094bc: fb0a c40b mla r4, sl, fp, ip 80094c0: eb04 4413 add.w r4, r4, r3, lsr #16 80094c4: b29b uxth r3, r3 80094c6: ea43 4304 orr.w r3, r3, r4, lsl #16 80094ca: 454f cmp r7, r9 80094cc: ea4f 4c14 mov.w ip, r4, lsr #16 80094d0: f84e 3b04 str.w r3, [lr], #4 80094d4: d8e4 bhi.n 80094a0 <__multiply+0x8c> 80094d6: f8ce c000 str.w ip, [lr] 80094da: f832 9c02 ldrh.w r9, [r2, #-2] 80094de: f1b9 0f00 cmp.w r9, #0 80094e2: d01f beq.n 8009524 <__multiply+0x110> 80094e4: 46ae mov lr, r5 80094e6: 468c mov ip, r1 80094e8: f04f 0a00 mov.w sl, #0 80094ec: 682b ldr r3, [r5, #0] 80094ee: f8bc 4000 ldrh.w r4, [ip] 80094f2: f8be b002 ldrh.w fp, [lr, #2] 80094f6: b29b uxth r3, r3 80094f8: fb09 b404 mla r4, r9, r4, fp 80094fc: 44a2 add sl, r4 80094fe: ea43 430a orr.w r3, r3, sl, lsl #16 8009502: f84e 3b04 str.w r3, [lr], #4 8009506: f85c 3b04 ldr.w r3, [ip], #4 800950a: f8be 4000 ldrh.w r4, [lr] 800950e: 0c1b lsrs r3, r3, #16 8009510: fb09 4303 mla r3, r9, r3, r4 8009514: 4567 cmp r7, ip 8009516: eb03 431a add.w r3, r3, sl, lsr #16 800951a: ea4f 4a13 mov.w sl, r3, lsr #16 800951e: d8e6 bhi.n 80094ee <__multiply+0xda> 8009520: f8ce 3000 str.w r3, [lr] 8009524: 3504 adds r5, #4 8009526: e7a0 b.n 800946a <__multiply+0x56> 8009528: 3e01 subs r6, #1 800952a: e7a2 b.n 8009472 <__multiply+0x5e> 0800952c <__pow5mult>: 800952c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr} 8009530: 4615 mov r5, r2 8009532: f012 0203 ands.w r2, r2, #3 8009536: 4606 mov r6, r0 8009538: 460f mov r7, r1 800953a: d007 beq.n 800954c <__pow5mult+0x20> 800953c: 4c21 ldr r4, [pc, #132] ; (80095c4 <__pow5mult+0x98>) 800953e: 3a01 subs r2, #1 8009540: 2300 movs r3, #0 8009542: f854 2022 ldr.w r2, [r4, r2, lsl #2] 8009546: f7ff fed3 bl 80092f0 <__multadd> 800954a: 4607 mov r7, r0 800954c: 10ad asrs r5, r5, #2 800954e: d035 beq.n 80095bc <__pow5mult+0x90> 8009550: 6a74 ldr r4, [r6, #36] ; 0x24 8009552: b93c cbnz r4, 8009564 <__pow5mult+0x38> 8009554: 2010 movs r0, #16 8009556: f7ff fe4d bl 80091f4 800955a: 6270 str r0, [r6, #36] ; 0x24 800955c: 6044 str r4, [r0, #4] 800955e: 6084 str r4, [r0, #8] 8009560: 6004 str r4, [r0, #0] 8009562: 60c4 str r4, [r0, #12] 8009564: f8d6 8024 ldr.w r8, [r6, #36] ; 0x24 8009568: f8d8 4008 ldr.w r4, [r8, #8] 800956c: b94c cbnz r4, 8009582 <__pow5mult+0x56> 800956e: f240 2171 movw r1, #625 ; 0x271 8009572: 4630 mov r0, r6 8009574: f7ff ff45 bl 8009402 <__i2b> 8009578: 2300 movs r3, #0 800957a: 4604 mov r4, r0 800957c: f8c8 0008 str.w r0, [r8, #8] 8009580: 6003 str r3, [r0, #0] 8009582: f04f 0800 mov.w r8, #0 8009586: 07eb lsls r3, r5, #31 8009588: d50a bpl.n 80095a0 <__pow5mult+0x74> 800958a: 4639 mov r1, r7 800958c: 4622 mov r2, r4 800958e: 4630 mov r0, r6 8009590: f7ff ff40 bl 8009414 <__multiply> 8009594: 4681 mov r9, r0 8009596: 4639 mov r1, r7 8009598: 4630 mov r0, r6 800959a: f7ff fe92 bl 80092c2 <_Bfree> 800959e: 464f mov r7, r9 80095a0: 106d asrs r5, r5, #1 80095a2: d00b beq.n 80095bc <__pow5mult+0x90> 80095a4: 6820 ldr r0, [r4, #0] 80095a6: b938 cbnz r0, 80095b8 <__pow5mult+0x8c> 80095a8: 4622 mov r2, r4 80095aa: 4621 mov r1, r4 80095ac: 4630 mov r0, r6 80095ae: f7ff ff31 bl 8009414 <__multiply> 80095b2: 6020 str r0, [r4, #0] 80095b4: f8c0 8000 str.w r8, [r0] 80095b8: 4604 mov r4, r0 80095ba: e7e4 b.n 8009586 <__pow5mult+0x5a> 80095bc: 4638 mov r0, r7 80095be: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc} 80095c2: bf00 nop 80095c4: 0800a098 .word 0x0800a098 080095c8 <__lshift>: 80095c8: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr} 80095cc: 460c mov r4, r1 80095ce: 4607 mov r7, r0 80095d0: 4616 mov r6, r2 80095d2: 6923 ldr r3, [r4, #16] 80095d4: ea4f 1a62 mov.w sl, r2, asr #5 80095d8: eb0a 0903 add.w r9, sl, r3 80095dc: 6849 ldr r1, [r1, #4] 80095de: 68a3 ldr r3, [r4, #8] 80095e0: f109 0501 add.w r5, r9, #1 80095e4: 42ab cmp r3, r5 80095e6: db31 blt.n 800964c <__lshift+0x84> 80095e8: 4638 mov r0, r7 80095ea: f7ff fe36 bl 800925a <_Balloc> 80095ee: 2200 movs r2, #0 80095f0: 4680 mov r8, r0 80095f2: 4611 mov r1, r2 80095f4: f100 0314 add.w r3, r0, #20 80095f8: 4552 cmp r2, sl 80095fa: db2a blt.n 8009652 <__lshift+0x8a> 80095fc: 6920 ldr r0, [r4, #16] 80095fe: ea2a 7aea bic.w sl, sl, sl, asr #31 8009602: f104 0114 add.w r1, r4, #20 8009606: f016 021f ands.w r2, r6, #31 800960a: eb03 038a add.w r3, r3, sl, lsl #2 800960e: eb01 0e80 add.w lr, r1, r0, lsl #2 8009612: d022 beq.n 800965a <__lshift+0x92> 8009614: 2000 movs r0, #0 8009616: f1c2 0c20 rsb ip, r2, #32 800961a: 680e ldr r6, [r1, #0] 800961c: 4096 lsls r6, r2 800961e: 4330 orrs r0, r6 8009620: f843 0b04 str.w r0, [r3], #4 8009624: f851 0b04 ldr.w r0, [r1], #4 8009628: 458e cmp lr, r1 800962a: fa20 f00c lsr.w r0, r0, ip 800962e: d8f4 bhi.n 800961a <__lshift+0x52> 8009630: 6018 str r0, [r3, #0] 8009632: b108 cbz r0, 8009638 <__lshift+0x70> 8009634: f109 0502 add.w r5, r9, #2 8009638: 3d01 subs r5, #1 800963a: 4638 mov r0, r7 800963c: f8c8 5010 str.w r5, [r8, #16] 8009640: 4621 mov r1, r4 8009642: f7ff fe3e bl 80092c2 <_Bfree> 8009646: 4640 mov r0, r8 8009648: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc} 800964c: 3101 adds r1, #1 800964e: 005b lsls r3, r3, #1 8009650: e7c8 b.n 80095e4 <__lshift+0x1c> 8009652: f843 1022 str.w r1, [r3, r2, lsl #2] 8009656: 3201 adds r2, #1 8009658: e7ce b.n 80095f8 <__lshift+0x30> 800965a: 3b04 subs r3, #4 800965c: f851 2b04 ldr.w r2, [r1], #4 8009660: 458e cmp lr, r1 8009662: f843 2f04 str.w r2, [r3, #4]! 8009666: d8f9 bhi.n 800965c <__lshift+0x94> 8009668: e7e6 b.n 8009638 <__lshift+0x70> 0800966a <__mcmp>: 800966a: 6903 ldr r3, [r0, #16] 800966c: 690a ldr r2, [r1, #16] 800966e: b530 push {r4, r5, lr} 8009670: 1a9b subs r3, r3, r2 8009672: d10c bne.n 800968e <__mcmp+0x24> 8009674: 0092 lsls r2, r2, #2 8009676: 3014 adds r0, #20 8009678: 3114 adds r1, #20 800967a: 1884 adds r4, r0, r2 800967c: 4411 add r1, r2 800967e: f854 5d04 ldr.w r5, [r4, #-4]! 8009682: f851 2d04 ldr.w r2, [r1, #-4]! 8009686: 4295 cmp r5, r2 8009688: d003 beq.n 8009692 <__mcmp+0x28> 800968a: d305 bcc.n 8009698 <__mcmp+0x2e> 800968c: 2301 movs r3, #1 800968e: 4618 mov r0, r3 8009690: bd30 pop {r4, r5, pc} 8009692: 42a0 cmp r0, r4 8009694: d3f3 bcc.n 800967e <__mcmp+0x14> 8009696: e7fa b.n 800968e <__mcmp+0x24> 8009698: f04f 33ff mov.w r3, #4294967295 800969c: e7f7 b.n 800968e <__mcmp+0x24> 0800969e <__mdiff>: 800969e: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr} 80096a2: 460d mov r5, r1 80096a4: 4607 mov r7, r0 80096a6: 4611 mov r1, r2 80096a8: 4628 mov r0, r5 80096aa: 4614 mov r4, r2 80096ac: f7ff ffdd bl 800966a <__mcmp> 80096b0: 1e06 subs r6, r0, #0 80096b2: d108 bne.n 80096c6 <__mdiff+0x28> 80096b4: 4631 mov r1, r6 80096b6: 4638 mov r0, r7 80096b8: f7ff fdcf bl 800925a <_Balloc> 80096bc: 2301 movs r3, #1 80096be: 6146 str r6, [r0, #20] 80096c0: 6103 str r3, [r0, #16] 80096c2: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc} 80096c6: bfa4 itt ge 80096c8: 4623 movge r3, r4 80096ca: 462c movge r4, r5 80096cc: 4638 mov r0, r7 80096ce: 6861 ldr r1, [r4, #4] 80096d0: bfa6 itte ge 80096d2: 461d movge r5, r3 80096d4: 2600 movge r6, #0 80096d6: 2601 movlt r6, #1 80096d8: f7ff fdbf bl 800925a <_Balloc> 80096dc: f04f 0c00 mov.w ip, #0 80096e0: 60c6 str r6, [r0, #12] 80096e2: 692b ldr r3, [r5, #16] 80096e4: 6926 ldr r6, [r4, #16] 80096e6: f104 0214 add.w r2, r4, #20 80096ea: f105 0914 add.w r9, r5, #20 80096ee: eb02 0786 add.w r7, r2, r6, lsl #2 80096f2: eb09 0883 add.w r8, r9, r3, lsl #2 80096f6: f100 0114 add.w r1, r0, #20 80096fa: f852 ab04 ldr.w sl, [r2], #4 80096fe: f859 5b04 ldr.w r5, [r9], #4 8009702: fa1f f38a uxth.w r3, sl 8009706: 4463 add r3, ip 8009708: b2ac uxth r4, r5 800970a: 1b1b subs r3, r3, r4 800970c: 0c2c lsrs r4, r5, #16 800970e: ebc4 441a rsb r4, r4, sl, lsr #16 8009712: eb04 4423 add.w r4, r4, r3, asr #16 8009716: b29b uxth r3, r3 8009718: ea4f 4c24 mov.w ip, r4, asr #16 800971c: 45c8 cmp r8, r9 800971e: ea43 4404 orr.w r4, r3, r4, lsl #16 8009722: 4696 mov lr, r2 8009724: f841 4b04 str.w r4, [r1], #4 8009728: d8e7 bhi.n 80096fa <__mdiff+0x5c> 800972a: 45be cmp lr, r7 800972c: d305 bcc.n 800973a <__mdiff+0x9c> 800972e: f851 3d04 ldr.w r3, [r1, #-4]! 8009732: b18b cbz r3, 8009758 <__mdiff+0xba> 8009734: 6106 str r6, [r0, #16] 8009736: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc} 800973a: f85e 4b04 ldr.w r4, [lr], #4 800973e: b2a2 uxth r2, r4 8009740: 4462 add r2, ip 8009742: 1413 asrs r3, r2, #16 8009744: eb03 4314 add.w r3, r3, r4, lsr #16 8009748: b292 uxth r2, r2 800974a: ea42 4203 orr.w r2, r2, r3, lsl #16 800974e: ea4f 4c23 mov.w ip, r3, asr #16 8009752: f841 2b04 str.w r2, [r1], #4 8009756: e7e8 b.n 800972a <__mdiff+0x8c> 8009758: 3e01 subs r6, #1 800975a: e7e8 b.n 800972e <__mdiff+0x90> 0800975c <__d2b>: 800975c: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr} 8009760: 461c mov r4, r3 8009762: 2101 movs r1, #1 8009764: 4690 mov r8, r2 8009766: 9e08 ldr r6, [sp, #32] 8009768: 9d09 ldr r5, [sp, #36] ; 0x24 800976a: f7ff fd76 bl 800925a <_Balloc> 800976e: f3c4 0213 ubfx r2, r4, #0, #20 8009772: f3c4 540a ubfx r4, r4, #20, #11 8009776: 4607 mov r7, r0 8009778: bb34 cbnz r4, 80097c8 <__d2b+0x6c> 800977a: 9201 str r2, [sp, #4] 800977c: f1b8 0f00 cmp.w r8, #0 8009780: d027 beq.n 80097d2 <__d2b+0x76> 8009782: a802 add r0, sp, #8 8009784: f840 8d08 str.w r8, [r0, #-8]! 8009788: f7ff fe0c bl 80093a4 <__lo0bits> 800978c: 9900 ldr r1, [sp, #0] 800978e: b1f0 cbz r0, 80097ce <__d2b+0x72> 8009790: 9a01 ldr r2, [sp, #4] 8009792: f1c0 0320 rsb r3, r0, #32 8009796: fa02 f303 lsl.w r3, r2, r3 800979a: 430b orrs r3, r1 800979c: 40c2 lsrs r2, r0 800979e: 617b str r3, [r7, #20] 80097a0: 9201 str r2, [sp, #4] 80097a2: 9b01 ldr r3, [sp, #4] 80097a4: 2b00 cmp r3, #0 80097a6: bf14 ite ne 80097a8: 2102 movne r1, #2 80097aa: 2101 moveq r1, #1 80097ac: 61bb str r3, [r7, #24] 80097ae: 6139 str r1, [r7, #16] 80097b0: b1c4 cbz r4, 80097e4 <__d2b+0x88> 80097b2: f2a4 4433 subw r4, r4, #1075 ; 0x433 80097b6: 4404 add r4, r0 80097b8: 6034 str r4, [r6, #0] 80097ba: f1c0 0035 rsb r0, r0, #53 ; 0x35 80097be: 6028 str r0, [r5, #0] 80097c0: 4638 mov r0, r7 80097c2: b002 add sp, #8 80097c4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc} 80097c8: f442 1280 orr.w r2, r2, #1048576 ; 0x100000 80097cc: e7d5 b.n 800977a <__d2b+0x1e> 80097ce: 6179 str r1, [r7, #20] 80097d0: e7e7 b.n 80097a2 <__d2b+0x46> 80097d2: a801 add r0, sp, #4 80097d4: f7ff fde6 bl 80093a4 <__lo0bits> 80097d8: 2101 movs r1, #1 80097da: 9b01 ldr r3, [sp, #4] 80097dc: 6139 str r1, [r7, #16] 80097de: 617b str r3, [r7, #20] 80097e0: 3020 adds r0, #32 80097e2: e7e5 b.n 80097b0 <__d2b+0x54> 80097e4: f2a0 4032 subw r0, r0, #1074 ; 0x432 80097e8: eb07 0381 add.w r3, r7, r1, lsl #2 80097ec: 6030 str r0, [r6, #0] 80097ee: 6918 ldr r0, [r3, #16] 80097f0: f7ff fdb9 bl 8009366 <__hi0bits> 80097f4: ebc0 1041 rsb r0, r0, r1, lsl #5 80097f8: e7e1 b.n 80097be <__d2b+0x62> 080097fa <_calloc_r>: 80097fa: b538 push {r3, r4, r5, lr} 80097fc: fb02 f401 mul.w r4, r2, r1 8009800: 4621 mov r1, r4 8009802: f000 f855 bl 80098b0 <_malloc_r> 8009806: 4605 mov r5, r0 8009808: b118 cbz r0, 8009812 <_calloc_r+0x18> 800980a: 4622 mov r2, r4 800980c: 2100 movs r1, #0 800980e: f7fd fd7b bl 8007308 8009812: 4628 mov r0, r5 8009814: bd38 pop {r3, r4, r5, pc} ... 08009818 <_free_r>: 8009818: b538 push {r3, r4, r5, lr} 800981a: 4605 mov r5, r0 800981c: 2900 cmp r1, #0 800981e: d043 beq.n 80098a8 <_free_r+0x90> 8009820: f851 3c04 ldr.w r3, [r1, #-4] 8009824: 1f0c subs r4, r1, #4 8009826: 2b00 cmp r3, #0 8009828: bfb8 it lt 800982a: 18e4 addlt r4, r4, r3 800982c: f000 fac8 bl 8009dc0 <__malloc_lock> 8009830: 4a1e ldr r2, [pc, #120] ; (80098ac <_free_r+0x94>) 8009832: 6813 ldr r3, [r2, #0] 8009834: 4610 mov r0, r2 8009836: b933 cbnz r3, 8009846 <_free_r+0x2e> 8009838: 6063 str r3, [r4, #4] 800983a: 6014 str r4, [r2, #0] 800983c: 4628 mov r0, r5 800983e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr} 8009842: f000 babe b.w 8009dc2 <__malloc_unlock> 8009846: 42a3 cmp r3, r4 8009848: d90b bls.n 8009862 <_free_r+0x4a> 800984a: 6821 ldr r1, [r4, #0] 800984c: 1862 adds r2, r4, r1 800984e: 4293 cmp r3, r2 8009850: bf01 itttt eq 8009852: 681a ldreq r2, [r3, #0] 8009854: 685b ldreq r3, [r3, #4] 8009856: 1852 addeq r2, r2, r1 8009858: 6022 streq r2, [r4, #0] 800985a: 6063 str r3, [r4, #4] 800985c: 6004 str r4, [r0, #0] 800985e: e7ed b.n 800983c <_free_r+0x24> 8009860: 4613 mov r3, r2 8009862: 685a ldr r2, [r3, #4] 8009864: b10a cbz r2, 800986a <_free_r+0x52> 8009866: 42a2 cmp r2, r4 8009868: d9fa bls.n 8009860 <_free_r+0x48> 800986a: 6819 ldr r1, [r3, #0] 800986c: 1858 adds r0, r3, r1 800986e: 42a0 cmp r0, r4 8009870: d10b bne.n 800988a <_free_r+0x72> 8009872: 6820 ldr r0, [r4, #0] 8009874: 4401 add r1, r0 8009876: 1858 adds r0, r3, r1 8009878: 4282 cmp r2, r0 800987a: 6019 str r1, [r3, #0] 800987c: d1de bne.n 800983c <_free_r+0x24> 800987e: 6810 ldr r0, [r2, #0] 8009880: 6852 ldr r2, [r2, #4] 8009882: 4401 add r1, r0 8009884: 6019 str r1, [r3, #0] 8009886: 605a str r2, [r3, #4] 8009888: e7d8 b.n 800983c <_free_r+0x24> 800988a: d902 bls.n 8009892 <_free_r+0x7a> 800988c: 230c movs r3, #12 800988e: 602b str r3, [r5, #0] 8009890: e7d4 b.n 800983c <_free_r+0x24> 8009892: 6820 ldr r0, [r4, #0] 8009894: 1821 adds r1, r4, r0 8009896: 428a cmp r2, r1 8009898: bf01 itttt eq 800989a: 6811 ldreq r1, [r2, #0] 800989c: 6852 ldreq r2, [r2, #4] 800989e: 1809 addeq r1, r1, r0 80098a0: 6021 streq r1, [r4, #0] 80098a2: 6062 str r2, [r4, #4] 80098a4: 605c str r4, [r3, #4] 80098a6: e7c9 b.n 800983c <_free_r+0x24> 80098a8: bd38 pop {r3, r4, r5, pc} 80098aa: bf00 nop 80098ac: 20000418 .word 0x20000418 080098b0 <_malloc_r>: 80098b0: b570 push {r4, r5, r6, lr} 80098b2: 1ccd adds r5, r1, #3 80098b4: f025 0503 bic.w r5, r5, #3 80098b8: 3508 adds r5, #8 80098ba: 2d0c cmp r5, #12 80098bc: bf38 it cc 80098be: 250c movcc r5, #12 80098c0: 2d00 cmp r5, #0 80098c2: 4606 mov r6, r0 80098c4: db01 blt.n 80098ca <_malloc_r+0x1a> 80098c6: 42a9 cmp r1, r5 80098c8: d903 bls.n 80098d2 <_malloc_r+0x22> 80098ca: 230c movs r3, #12 80098cc: 6033 str r3, [r6, #0] 80098ce: 2000 movs r0, #0 80098d0: bd70 pop {r4, r5, r6, pc} 80098d2: f000 fa75 bl 8009dc0 <__malloc_lock> 80098d6: 4a23 ldr r2, [pc, #140] ; (8009964 <_malloc_r+0xb4>) 80098d8: 6814 ldr r4, [r2, #0] 80098da: 4621 mov r1, r4 80098dc: b991 cbnz r1, 8009904 <_malloc_r+0x54> 80098de: 4c22 ldr r4, [pc, #136] ; (8009968 <_malloc_r+0xb8>) 80098e0: 6823 ldr r3, [r4, #0] 80098e2: b91b cbnz r3, 80098ec <_malloc_r+0x3c> 80098e4: 4630 mov r0, r6 80098e6: f000 f9b5 bl 8009c54 <_sbrk_r> 80098ea: 6020 str r0, [r4, #0] 80098ec: 4629 mov r1, r5 80098ee: 4630 mov r0, r6 80098f0: f000 f9b0 bl 8009c54 <_sbrk_r> 80098f4: 1c43 adds r3, r0, #1 80098f6: d126 bne.n 8009946 <_malloc_r+0x96> 80098f8: 230c movs r3, #12 80098fa: 4630 mov r0, r6 80098fc: 6033 str r3, [r6, #0] 80098fe: f000 fa60 bl 8009dc2 <__malloc_unlock> 8009902: e7e4 b.n 80098ce <_malloc_r+0x1e> 8009904: 680b ldr r3, [r1, #0] 8009906: 1b5b subs r3, r3, r5 8009908: d41a bmi.n 8009940 <_malloc_r+0x90> 800990a: 2b0b cmp r3, #11 800990c: d90f bls.n 800992e <_malloc_r+0x7e> 800990e: 600b str r3, [r1, #0] 8009910: 18cc adds r4, r1, r3 8009912: 50cd str r5, [r1, r3] 8009914: 4630 mov r0, r6 8009916: f000 fa54 bl 8009dc2 <__malloc_unlock> 800991a: f104 000b add.w r0, r4, #11 800991e: 1d23 adds r3, r4, #4 8009920: f020 0007 bic.w r0, r0, #7 8009924: 1ac3 subs r3, r0, r3 8009926: d01b beq.n 8009960 <_malloc_r+0xb0> 8009928: 425a negs r2, r3 800992a: 50e2 str r2, [r4, r3] 800992c: bd70 pop {r4, r5, r6, pc} 800992e: 428c cmp r4, r1 8009930: bf0b itete eq 8009932: 6863 ldreq r3, [r4, #4] 8009934: 684b ldrne r3, [r1, #4] 8009936: 6013 streq r3, [r2, #0] 8009938: 6063 strne r3, [r4, #4] 800993a: bf18 it ne 800993c: 460c movne r4, r1 800993e: e7e9 b.n 8009914 <_malloc_r+0x64> 8009940: 460c mov r4, r1 8009942: 6849 ldr r1, [r1, #4] 8009944: e7ca b.n 80098dc <_malloc_r+0x2c> 8009946: 1cc4 adds r4, r0, #3 8009948: f024 0403 bic.w r4, r4, #3 800994c: 42a0 cmp r0, r4 800994e: d005 beq.n 800995c <_malloc_r+0xac> 8009950: 1a21 subs r1, r4, r0 8009952: 4630 mov r0, r6 8009954: f000 f97e bl 8009c54 <_sbrk_r> 8009958: 3001 adds r0, #1 800995a: d0cd beq.n 80098f8 <_malloc_r+0x48> 800995c: 6025 str r5, [r4, #0] 800995e: e7d9 b.n 8009914 <_malloc_r+0x64> 8009960: bd70 pop {r4, r5, r6, pc} 8009962: bf00 nop 8009964: 20000418 .word 0x20000418 8009968: 2000041c .word 0x2000041c 0800996c <__sfputc_r>: 800996c: 6893 ldr r3, [r2, #8] 800996e: b410 push {r4} 8009970: 3b01 subs r3, #1 8009972: 2b00 cmp r3, #0 8009974: 6093 str r3, [r2, #8] 8009976: da08 bge.n 800998a <__sfputc_r+0x1e> 8009978: 6994 ldr r4, [r2, #24] 800997a: 42a3 cmp r3, r4 800997c: db02 blt.n 8009984 <__sfputc_r+0x18> 800997e: b2cb uxtb r3, r1 8009980: 2b0a cmp r3, #10 8009982: d102 bne.n 800998a <__sfputc_r+0x1e> 8009984: bc10 pop {r4} 8009986: f7fe bb21 b.w 8007fcc <__swbuf_r> 800998a: 6813 ldr r3, [r2, #0] 800998c: 1c58 adds r0, r3, #1 800998e: 6010 str r0, [r2, #0] 8009990: 7019 strb r1, [r3, #0] 8009992: b2c8 uxtb r0, r1 8009994: bc10 pop {r4} 8009996: 4770 bx lr 08009998 <__sfputs_r>: 8009998: b5f8 push {r3, r4, r5, r6, r7, lr} 800999a: 4606 mov r6, r0 800999c: 460f mov r7, r1 800999e: 4614 mov r4, r2 80099a0: 18d5 adds r5, r2, r3 80099a2: 42ac cmp r4, r5 80099a4: d101 bne.n 80099aa <__sfputs_r+0x12> 80099a6: 2000 movs r0, #0 80099a8: e007 b.n 80099ba <__sfputs_r+0x22> 80099aa: 463a mov r2, r7 80099ac: f814 1b01 ldrb.w r1, [r4], #1 80099b0: 4630 mov r0, r6 80099b2: f7ff ffdb bl 800996c <__sfputc_r> 80099b6: 1c43 adds r3, r0, #1 80099b8: d1f3 bne.n 80099a2 <__sfputs_r+0xa> 80099ba: bdf8 pop {r3, r4, r5, r6, r7, pc} 080099bc <_vfiprintf_r>: 80099bc: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr} 80099c0: b09d sub sp, #116 ; 0x74 80099c2: 460c mov r4, r1 80099c4: 4617 mov r7, r2 80099c6: 9303 str r3, [sp, #12] 80099c8: 4606 mov r6, r0 80099ca: b118 cbz r0, 80099d4 <_vfiprintf_r+0x18> 80099cc: 6983 ldr r3, [r0, #24] 80099ce: b90b cbnz r3, 80099d4 <_vfiprintf_r+0x18> 80099d0: f7ff fb10 bl 8008ff4 <__sinit> 80099d4: 4b7c ldr r3, [pc, #496] ; (8009bc8 <_vfiprintf_r+0x20c>) 80099d6: 429c cmp r4, r3 80099d8: d157 bne.n 8009a8a <_vfiprintf_r+0xce> 80099da: 6874 ldr r4, [r6, #4] 80099dc: 89a3 ldrh r3, [r4, #12] 80099de: 0718 lsls r0, r3, #28 80099e0: d55d bpl.n 8009a9e <_vfiprintf_r+0xe2> 80099e2: 6923 ldr r3, [r4, #16] 80099e4: 2b00 cmp r3, #0 80099e6: d05a beq.n 8009a9e <_vfiprintf_r+0xe2> 80099e8: 2300 movs r3, #0 80099ea: 9309 str r3, [sp, #36] ; 0x24 80099ec: 2320 movs r3, #32 80099ee: f88d 3029 strb.w r3, [sp, #41] ; 0x29 80099f2: 2330 movs r3, #48 ; 0x30 80099f4: f04f 0b01 mov.w fp, #1 80099f8: f88d 302a strb.w r3, [sp, #42] ; 0x2a 80099fc: 46b8 mov r8, r7 80099fe: 4645 mov r5, r8 8009a00: f815 3b01 ldrb.w r3, [r5], #1 8009a04: 2b00 cmp r3, #0 8009a06: d155 bne.n 8009ab4 <_vfiprintf_r+0xf8> 8009a08: ebb8 0a07 subs.w sl, r8, r7 8009a0c: d00b beq.n 8009a26 <_vfiprintf_r+0x6a> 8009a0e: 4653 mov r3, sl 8009a10: 463a mov r2, r7 8009a12: 4621 mov r1, r4 8009a14: 4630 mov r0, r6 8009a16: f7ff ffbf bl 8009998 <__sfputs_r> 8009a1a: 3001 adds r0, #1 8009a1c: f000 80c4 beq.w 8009ba8 <_vfiprintf_r+0x1ec> 8009a20: 9b09 ldr r3, [sp, #36] ; 0x24 8009a22: 4453 add r3, sl 8009a24: 9309 str r3, [sp, #36] ; 0x24 8009a26: f898 3000 ldrb.w r3, [r8] 8009a2a: 2b00 cmp r3, #0 8009a2c: f000 80bc beq.w 8009ba8 <_vfiprintf_r+0x1ec> 8009a30: 2300 movs r3, #0 8009a32: f04f 32ff mov.w r2, #4294967295 8009a36: 9304 str r3, [sp, #16] 8009a38: 9307 str r3, [sp, #28] 8009a3a: 9205 str r2, [sp, #20] 8009a3c: 9306 str r3, [sp, #24] 8009a3e: f88d 3053 strb.w r3, [sp, #83] ; 0x53 8009a42: 931a str r3, [sp, #104] ; 0x68 8009a44: 2205 movs r2, #5 8009a46: 7829 ldrb r1, [r5, #0] 8009a48: 4860 ldr r0, [pc, #384] ; (8009bcc <_vfiprintf_r+0x210>) 8009a4a: f7ff fbed bl 8009228 8009a4e: f105 0801 add.w r8, r5, #1 8009a52: 9b04 ldr r3, [sp, #16] 8009a54: 2800 cmp r0, #0 8009a56: d131 bne.n 8009abc <_vfiprintf_r+0x100> 8009a58: 06d9 lsls r1, r3, #27 8009a5a: bf44 itt mi 8009a5c: 2220 movmi r2, #32 8009a5e: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53 8009a62: 071a lsls r2, r3, #28 8009a64: bf44 itt mi 8009a66: 222b movmi r2, #43 ; 0x2b 8009a68: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53 8009a6c: 782a ldrb r2, [r5, #0] 8009a6e: 2a2a cmp r2, #42 ; 0x2a 8009a70: d02c beq.n 8009acc <_vfiprintf_r+0x110> 8009a72: 2100 movs r1, #0 8009a74: 200a movs r0, #10 8009a76: 9a07 ldr r2, [sp, #28] 8009a78: 46a8 mov r8, r5 8009a7a: f898 3000 ldrb.w r3, [r8] 8009a7e: 3501 adds r5, #1 8009a80: 3b30 subs r3, #48 ; 0x30 8009a82: 2b09 cmp r3, #9 8009a84: d96d bls.n 8009b62 <_vfiprintf_r+0x1a6> 8009a86: b371 cbz r1, 8009ae6 <_vfiprintf_r+0x12a> 8009a88: e026 b.n 8009ad8 <_vfiprintf_r+0x11c> 8009a8a: 4b51 ldr r3, [pc, #324] ; (8009bd0 <_vfiprintf_r+0x214>) 8009a8c: 429c cmp r4, r3 8009a8e: d101 bne.n 8009a94 <_vfiprintf_r+0xd8> 8009a90: 68b4 ldr r4, [r6, #8] 8009a92: e7a3 b.n 80099dc <_vfiprintf_r+0x20> 8009a94: 4b4f ldr r3, [pc, #316] ; (8009bd4 <_vfiprintf_r+0x218>) 8009a96: 429c cmp r4, r3 8009a98: bf08 it eq 8009a9a: 68f4 ldreq r4, [r6, #12] 8009a9c: e79e b.n 80099dc <_vfiprintf_r+0x20> 8009a9e: 4621 mov r1, r4 8009aa0: 4630 mov r0, r6 8009aa2: f7fe fae5 bl 8008070 <__swsetup_r> 8009aa6: 2800 cmp r0, #0 8009aa8: d09e beq.n 80099e8 <_vfiprintf_r+0x2c> 8009aaa: f04f 30ff mov.w r0, #4294967295 8009aae: b01d add sp, #116 ; 0x74 8009ab0: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc} 8009ab4: 2b25 cmp r3, #37 ; 0x25 8009ab6: d0a7 beq.n 8009a08 <_vfiprintf_r+0x4c> 8009ab8: 46a8 mov r8, r5 8009aba: e7a0 b.n 80099fe <_vfiprintf_r+0x42> 8009abc: 4a43 ldr r2, [pc, #268] ; (8009bcc <_vfiprintf_r+0x210>) 8009abe: 4645 mov r5, r8 8009ac0: 1a80 subs r0, r0, r2 8009ac2: fa0b f000 lsl.w r0, fp, r0 8009ac6: 4318 orrs r0, r3 8009ac8: 9004 str r0, [sp, #16] 8009aca: e7bb b.n 8009a44 <_vfiprintf_r+0x88> 8009acc: 9a03 ldr r2, [sp, #12] 8009ace: 1d11 adds r1, r2, #4 8009ad0: 6812 ldr r2, [r2, #0] 8009ad2: 9103 str r1, [sp, #12] 8009ad4: 2a00 cmp r2, #0 8009ad6: db01 blt.n 8009adc <_vfiprintf_r+0x120> 8009ad8: 9207 str r2, [sp, #28] 8009ada: e004 b.n 8009ae6 <_vfiprintf_r+0x12a> 8009adc: 4252 negs r2, r2 8009ade: f043 0302 orr.w r3, r3, #2 8009ae2: 9207 str r2, [sp, #28] 8009ae4: 9304 str r3, [sp, #16] 8009ae6: f898 3000 ldrb.w r3, [r8] 8009aea: 2b2e cmp r3, #46 ; 0x2e 8009aec: d110 bne.n 8009b10 <_vfiprintf_r+0x154> 8009aee: f898 3001 ldrb.w r3, [r8, #1] 8009af2: f108 0101 add.w r1, r8, #1 8009af6: 2b2a cmp r3, #42 ; 0x2a 8009af8: d137 bne.n 8009b6a <_vfiprintf_r+0x1ae> 8009afa: 9b03 ldr r3, [sp, #12] 8009afc: f108 0802 add.w r8, r8, #2 8009b00: 1d1a adds r2, r3, #4 8009b02: 681b ldr r3, [r3, #0] 8009b04: 9203 str r2, [sp, #12] 8009b06: 2b00 cmp r3, #0 8009b08: bfb8 it lt 8009b0a: f04f 33ff movlt.w r3, #4294967295 8009b0e: 9305 str r3, [sp, #20] 8009b10: 4d31 ldr r5, [pc, #196] ; (8009bd8 <_vfiprintf_r+0x21c>) 8009b12: 2203 movs r2, #3 8009b14: f898 1000 ldrb.w r1, [r8] 8009b18: 4628 mov r0, r5 8009b1a: f7ff fb85 bl 8009228 8009b1e: b140 cbz r0, 8009b32 <_vfiprintf_r+0x176> 8009b20: 2340 movs r3, #64 ; 0x40 8009b22: 1b40 subs r0, r0, r5 8009b24: fa03 f000 lsl.w r0, r3, r0 8009b28: 9b04 ldr r3, [sp, #16] 8009b2a: f108 0801 add.w r8, r8, #1 8009b2e: 4303 orrs r3, r0 8009b30: 9304 str r3, [sp, #16] 8009b32: f898 1000 ldrb.w r1, [r8] 8009b36: 2206 movs r2, #6 8009b38: 4828 ldr r0, [pc, #160] ; (8009bdc <_vfiprintf_r+0x220>) 8009b3a: f108 0701 add.w r7, r8, #1 8009b3e: f88d 1028 strb.w r1, [sp, #40] ; 0x28 8009b42: f7ff fb71 bl 8009228 8009b46: 2800 cmp r0, #0 8009b48: d034 beq.n 8009bb4 <_vfiprintf_r+0x1f8> 8009b4a: 4b25 ldr r3, [pc, #148] ; (8009be0 <_vfiprintf_r+0x224>) 8009b4c: bb03 cbnz r3, 8009b90 <_vfiprintf_r+0x1d4> 8009b4e: 9b03 ldr r3, [sp, #12] 8009b50: 3307 adds r3, #7 8009b52: f023 0307 bic.w r3, r3, #7 8009b56: 3308 adds r3, #8 8009b58: 9303 str r3, [sp, #12] 8009b5a: 9b09 ldr r3, [sp, #36] ; 0x24 8009b5c: 444b add r3, r9 8009b5e: 9309 str r3, [sp, #36] ; 0x24 8009b60: e74c b.n 80099fc <_vfiprintf_r+0x40> 8009b62: fb00 3202 mla r2, r0, r2, r3 8009b66: 2101 movs r1, #1 8009b68: e786 b.n 8009a78 <_vfiprintf_r+0xbc> 8009b6a: 2300 movs r3, #0 8009b6c: 250a movs r5, #10 8009b6e: 4618 mov r0, r3 8009b70: 9305 str r3, [sp, #20] 8009b72: 4688 mov r8, r1 8009b74: f898 2000 ldrb.w r2, [r8] 8009b78: 3101 adds r1, #1 8009b7a: 3a30 subs r2, #48 ; 0x30 8009b7c: 2a09 cmp r2, #9 8009b7e: d903 bls.n 8009b88 <_vfiprintf_r+0x1cc> 8009b80: 2b00 cmp r3, #0 8009b82: d0c5 beq.n 8009b10 <_vfiprintf_r+0x154> 8009b84: 9005 str r0, [sp, #20] 8009b86: e7c3 b.n 8009b10 <_vfiprintf_r+0x154> 8009b88: fb05 2000 mla r0, r5, r0, r2 8009b8c: 2301 movs r3, #1 8009b8e: e7f0 b.n 8009b72 <_vfiprintf_r+0x1b6> 8009b90: ab03 add r3, sp, #12 8009b92: 9300 str r3, [sp, #0] 8009b94: 4622 mov r2, r4 8009b96: 4b13 ldr r3, [pc, #76] ; (8009be4 <_vfiprintf_r+0x228>) 8009b98: a904 add r1, sp, #16 8009b9a: 4630 mov r0, r6 8009b9c: f7fd fc4e bl 800743c <_printf_float> 8009ba0: f1b0 3fff cmp.w r0, #4294967295 8009ba4: 4681 mov r9, r0 8009ba6: d1d8 bne.n 8009b5a <_vfiprintf_r+0x19e> 8009ba8: 89a3 ldrh r3, [r4, #12] 8009baa: 065b lsls r3, r3, #25 8009bac: f53f af7d bmi.w 8009aaa <_vfiprintf_r+0xee> 8009bb0: 9809 ldr r0, [sp, #36] ; 0x24 8009bb2: e77c b.n 8009aae <_vfiprintf_r+0xf2> 8009bb4: ab03 add r3, sp, #12 8009bb6: 9300 str r3, [sp, #0] 8009bb8: 4622 mov r2, r4 8009bba: 4b0a ldr r3, [pc, #40] ; (8009be4 <_vfiprintf_r+0x228>) 8009bbc: a904 add r1, sp, #16 8009bbe: 4630 mov r0, r6 8009bc0: f7fd feec bl 800799c <_printf_i> 8009bc4: e7ec b.n 8009ba0 <_vfiprintf_r+0x1e4> 8009bc6: bf00 nop 8009bc8: 08009f5c .word 0x08009f5c 8009bcc: 0800a0a4 .word 0x0800a0a4 8009bd0: 08009f7c .word 0x08009f7c 8009bd4: 08009f3c .word 0x08009f3c 8009bd8: 0800a0aa .word 0x0800a0aa 8009bdc: 0800a0ae .word 0x0800a0ae 8009be0: 0800743d .word 0x0800743d 8009be4: 08009999 .word 0x08009999 08009be8 <_putc_r>: 8009be8: b570 push {r4, r5, r6, lr} 8009bea: 460d mov r5, r1 8009bec: 4614 mov r4, r2 8009bee: 4606 mov r6, r0 8009bf0: b118 cbz r0, 8009bfa <_putc_r+0x12> 8009bf2: 6983 ldr r3, [r0, #24] 8009bf4: b90b cbnz r3, 8009bfa <_putc_r+0x12> 8009bf6: f7ff f9fd bl 8008ff4 <__sinit> 8009bfa: 4b13 ldr r3, [pc, #76] ; (8009c48 <_putc_r+0x60>) 8009bfc: 429c cmp r4, r3 8009bfe: d112 bne.n 8009c26 <_putc_r+0x3e> 8009c00: 6874 ldr r4, [r6, #4] 8009c02: 68a3 ldr r3, [r4, #8] 8009c04: 3b01 subs r3, #1 8009c06: 2b00 cmp r3, #0 8009c08: 60a3 str r3, [r4, #8] 8009c0a: da16 bge.n 8009c3a <_putc_r+0x52> 8009c0c: 69a2 ldr r2, [r4, #24] 8009c0e: 4293 cmp r3, r2 8009c10: db02 blt.n 8009c18 <_putc_r+0x30> 8009c12: b2eb uxtb r3, r5 8009c14: 2b0a cmp r3, #10 8009c16: d110 bne.n 8009c3a <_putc_r+0x52> 8009c18: 4622 mov r2, r4 8009c1a: 4629 mov r1, r5 8009c1c: 4630 mov r0, r6 8009c1e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr} 8009c22: f7fe b9d3 b.w 8007fcc <__swbuf_r> 8009c26: 4b09 ldr r3, [pc, #36] ; (8009c4c <_putc_r+0x64>) 8009c28: 429c cmp r4, r3 8009c2a: d101 bne.n 8009c30 <_putc_r+0x48> 8009c2c: 68b4 ldr r4, [r6, #8] 8009c2e: e7e8 b.n 8009c02 <_putc_r+0x1a> 8009c30: 4b07 ldr r3, [pc, #28] ; (8009c50 <_putc_r+0x68>) 8009c32: 429c cmp r4, r3 8009c34: bf08 it eq 8009c36: 68f4 ldreq r4, [r6, #12] 8009c38: e7e3 b.n 8009c02 <_putc_r+0x1a> 8009c3a: 6823 ldr r3, [r4, #0] 8009c3c: b2e8 uxtb r0, r5 8009c3e: 1c5a adds r2, r3, #1 8009c40: 6022 str r2, [r4, #0] 8009c42: 701d strb r5, [r3, #0] 8009c44: bd70 pop {r4, r5, r6, pc} 8009c46: bf00 nop 8009c48: 08009f5c .word 0x08009f5c 8009c4c: 08009f7c .word 0x08009f7c 8009c50: 08009f3c .word 0x08009f3c 08009c54 <_sbrk_r>: 8009c54: b538 push {r3, r4, r5, lr} 8009c56: 2300 movs r3, #0 8009c58: 4c05 ldr r4, [pc, #20] ; (8009c70 <_sbrk_r+0x1c>) 8009c5a: 4605 mov r5, r0 8009c5c: 4608 mov r0, r1 8009c5e: 6023 str r3, [r4, #0] 8009c60: f7fd fa10 bl 8007084 <_sbrk> 8009c64: 1c43 adds r3, r0, #1 8009c66: d102 bne.n 8009c6e <_sbrk_r+0x1a> 8009c68: 6823 ldr r3, [r4, #0] 8009c6a: b103 cbz r3, 8009c6e <_sbrk_r+0x1a> 8009c6c: 602b str r3, [r5, #0] 8009c6e: bd38 pop {r3, r4, r5, pc} 8009c70: 2000135c .word 0x2000135c 08009c74 <__sread>: 8009c74: b510 push {r4, lr} 8009c76: 460c mov r4, r1 8009c78: f9b1 100e ldrsh.w r1, [r1, #14] 8009c7c: f000 f8a2 bl 8009dc4 <_read_r> 8009c80: 2800 cmp r0, #0 8009c82: bfab itete ge 8009c84: 6d63 ldrge r3, [r4, #84] ; 0x54 8009c86: 89a3 ldrhlt r3, [r4, #12] 8009c88: 181b addge r3, r3, r0 8009c8a: f423 5380 biclt.w r3, r3, #4096 ; 0x1000 8009c8e: bfac ite ge 8009c90: 6563 strge r3, [r4, #84] ; 0x54 8009c92: 81a3 strhlt r3, [r4, #12] 8009c94: bd10 pop {r4, pc} 08009c96 <__swrite>: 8009c96: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr} 8009c9a: 461f mov r7, r3 8009c9c: 898b ldrh r3, [r1, #12] 8009c9e: 4605 mov r5, r0 8009ca0: 05db lsls r3, r3, #23 8009ca2: 460c mov r4, r1 8009ca4: 4616 mov r6, r2 8009ca6: d505 bpl.n 8009cb4 <__swrite+0x1e> 8009ca8: 2302 movs r3, #2 8009caa: 2200 movs r2, #0 8009cac: f9b1 100e ldrsh.w r1, [r1, #14] 8009cb0: f000 f874 bl 8009d9c <_lseek_r> 8009cb4: 89a3 ldrh r3, [r4, #12] 8009cb6: 4632 mov r2, r6 8009cb8: f423 5380 bic.w r3, r3, #4096 ; 0x1000 8009cbc: 81a3 strh r3, [r4, #12] 8009cbe: f9b4 100e ldrsh.w r1, [r4, #14] 8009cc2: 463b mov r3, r7 8009cc4: 4628 mov r0, r5 8009cc6: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr} 8009cca: f000 b823 b.w 8009d14 <_write_r> 08009cce <__sseek>: 8009cce: b510 push {r4, lr} 8009cd0: 460c mov r4, r1 8009cd2: f9b1 100e ldrsh.w r1, [r1, #14] 8009cd6: f000 f861 bl 8009d9c <_lseek_r> 8009cda: 1c43 adds r3, r0, #1 8009cdc: 89a3 ldrh r3, [r4, #12] 8009cde: bf15 itete ne 8009ce0: 6560 strne r0, [r4, #84] ; 0x54 8009ce2: f423 5380 biceq.w r3, r3, #4096 ; 0x1000 8009ce6: f443 5380 orrne.w r3, r3, #4096 ; 0x1000 8009cea: 81a3 strheq r3, [r4, #12] 8009cec: bf18 it ne 8009cee: 81a3 strhne r3, [r4, #12] 8009cf0: bd10 pop {r4, pc} 08009cf2 <__sclose>: 8009cf2: f9b1 100e ldrsh.w r1, [r1, #14] 8009cf6: f000 b81f b.w 8009d38 <_close_r> 08009cfa <__ascii_wctomb>: 8009cfa: b149 cbz r1, 8009d10 <__ascii_wctomb+0x16> 8009cfc: 2aff cmp r2, #255 ; 0xff 8009cfe: bf8b itete hi 8009d00: 238a movhi r3, #138 ; 0x8a 8009d02: 700a strbls r2, [r1, #0] 8009d04: 6003 strhi r3, [r0, #0] 8009d06: 2001 movls r0, #1 8009d08: bf88 it hi 8009d0a: f04f 30ff movhi.w r0, #4294967295 8009d0e: 4770 bx lr 8009d10: 4608 mov r0, r1 8009d12: 4770 bx lr 08009d14 <_write_r>: 8009d14: b538 push {r3, r4, r5, lr} 8009d16: 4605 mov r5, r0 8009d18: 4608 mov r0, r1 8009d1a: 4611 mov r1, r2 8009d1c: 2200 movs r2, #0 8009d1e: 4c05 ldr r4, [pc, #20] ; (8009d34 <_write_r+0x20>) 8009d20: 6022 str r2, [r4, #0] 8009d22: 461a mov r2, r3 8009d24: f7fc fd44 bl 80067b0 <_write> 8009d28: 1c43 adds r3, r0, #1 8009d2a: d102 bne.n 8009d32 <_write_r+0x1e> 8009d2c: 6823 ldr r3, [r4, #0] 8009d2e: b103 cbz r3, 8009d32 <_write_r+0x1e> 8009d30: 602b str r3, [r5, #0] 8009d32: bd38 pop {r3, r4, r5, pc} 8009d34: 2000135c .word 0x2000135c 08009d38 <_close_r>: 8009d38: b538 push {r3, r4, r5, lr} 8009d3a: 2300 movs r3, #0 8009d3c: 4c05 ldr r4, [pc, #20] ; (8009d54 <_close_r+0x1c>) 8009d3e: 4605 mov r5, r0 8009d40: 4608 mov r0, r1 8009d42: 6023 str r3, [r4, #0] 8009d44: f7fd f9b8 bl 80070b8 <_close> 8009d48: 1c43 adds r3, r0, #1 8009d4a: d102 bne.n 8009d52 <_close_r+0x1a> 8009d4c: 6823 ldr r3, [r4, #0] 8009d4e: b103 cbz r3, 8009d52 <_close_r+0x1a> 8009d50: 602b str r3, [r5, #0] 8009d52: bd38 pop {r3, r4, r5, pc} 8009d54: 2000135c .word 0x2000135c 08009d58 <_fstat_r>: 8009d58: b538 push {r3, r4, r5, lr} 8009d5a: 2300 movs r3, #0 8009d5c: 4c06 ldr r4, [pc, #24] ; (8009d78 <_fstat_r+0x20>) 8009d5e: 4605 mov r5, r0 8009d60: 4608 mov r0, r1 8009d62: 4611 mov r1, r2 8009d64: 6023 str r3, [r4, #0] 8009d66: f7fd f9aa bl 80070be <_fstat> 8009d6a: 1c43 adds r3, r0, #1 8009d6c: d102 bne.n 8009d74 <_fstat_r+0x1c> 8009d6e: 6823 ldr r3, [r4, #0] 8009d70: b103 cbz r3, 8009d74 <_fstat_r+0x1c> 8009d72: 602b str r3, [r5, #0] 8009d74: bd38 pop {r3, r4, r5, pc} 8009d76: bf00 nop 8009d78: 2000135c .word 0x2000135c 08009d7c <_isatty_r>: 8009d7c: b538 push {r3, r4, r5, lr} 8009d7e: 2300 movs r3, #0 8009d80: 4c05 ldr r4, [pc, #20] ; (8009d98 <_isatty_r+0x1c>) 8009d82: 4605 mov r5, r0 8009d84: 4608 mov r0, r1 8009d86: 6023 str r3, [r4, #0] 8009d88: f7fd f99e bl 80070c8 <_isatty> 8009d8c: 1c43 adds r3, r0, #1 8009d8e: d102 bne.n 8009d96 <_isatty_r+0x1a> 8009d90: 6823 ldr r3, [r4, #0] 8009d92: b103 cbz r3, 8009d96 <_isatty_r+0x1a> 8009d94: 602b str r3, [r5, #0] 8009d96: bd38 pop {r3, r4, r5, pc} 8009d98: 2000135c .word 0x2000135c 08009d9c <_lseek_r>: 8009d9c: b538 push {r3, r4, r5, lr} 8009d9e: 4605 mov r5, r0 8009da0: 4608 mov r0, r1 8009da2: 4611 mov r1, r2 8009da4: 2200 movs r2, #0 8009da6: 4c05 ldr r4, [pc, #20] ; (8009dbc <_lseek_r+0x20>) 8009da8: 6022 str r2, [r4, #0] 8009daa: 461a mov r2, r3 8009dac: f7fd f98e bl 80070cc <_lseek> 8009db0: 1c43 adds r3, r0, #1 8009db2: d102 bne.n 8009dba <_lseek_r+0x1e> 8009db4: 6823 ldr r3, [r4, #0] 8009db6: b103 cbz r3, 8009dba <_lseek_r+0x1e> 8009db8: 602b str r3, [r5, #0] 8009dba: bd38 pop {r3, r4, r5, pc} 8009dbc: 2000135c .word 0x2000135c 08009dc0 <__malloc_lock>: 8009dc0: 4770 bx lr 08009dc2 <__malloc_unlock>: 8009dc2: 4770 bx lr 08009dc4 <_read_r>: 8009dc4: b538 push {r3, r4, r5, lr} 8009dc6: 4605 mov r5, r0 8009dc8: 4608 mov r0, r1 8009dca: 4611 mov r1, r2 8009dcc: 2200 movs r2, #0 8009dce: 4c05 ldr r4, [pc, #20] ; (8009de4 <_read_r+0x20>) 8009dd0: 6022 str r2, [r4, #0] 8009dd2: 461a mov r2, r3 8009dd4: f7fd f948 bl 8007068 <_read> 8009dd8: 1c43 adds r3, r0, #1 8009dda: d102 bne.n 8009de2 <_read_r+0x1e> 8009ddc: 6823 ldr r3, [r4, #0] 8009dde: b103 cbz r3, 8009de2 <_read_r+0x1e> 8009de0: 602b str r3, [r5, #0] 8009de2: bd38 pop {r3, r4, r5, pc} 8009de4: 2000135c .word 0x2000135c 08009de8 <_init>: 8009de8: b5f8 push {r3, r4, r5, r6, r7, lr} 8009dea: bf00 nop 8009dec: bcf8 pop {r3, r4, r5, r6, r7} 8009dee: bc08 pop {r3} 8009df0: 469e mov lr, r3 8009df2: 4770 bx lr 08009df4 <_fini>: 8009df4: b5f8 push {r3, r4, r5, r6, r7, lr} 8009df6: bf00 nop 8009df8: bcf8 pop {r3, r4, r5, r6, r7} 8009dfa: bc08 pop {r3} 8009dfc: 469e mov lr, r3 8009dfe: 4770 bx lr