STM32F103_RGB_Controller_Bootloader.list 261 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657
  1. STM32F103_RGB_Controller_Bootloader.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00002be4 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000134 08002dc8 08002dc8 00012dc8 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08002efc 08002efc 00012efc 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08002f00 08002f00 00012f00 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000074 20000000 08002f04 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000214 20000078 08002f78 00020078 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 2000028c 08002f78 0002028c 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00020074 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 000158e4 00000000 00000000 0002009d 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00002f0b 00000000 00000000 00035981 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 00007358 00000000 00000000 0003888c 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000a08 00000000 00000000 0003fbe8 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00000d70 00000000 00000000 000405f0 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00006120 00000000 00000000 00041360 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00003f81 00000000 00000000 00047480 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0004b401 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002518 00000000 00000000 0004b480 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. 18 .stab 00000084 00000000 00000000 0004d998 2**2
  41. CONTENTS, READONLY, DEBUGGING
  42. 19 .stabstr 00000117 00000000 00000000 0004da1c 2**0
  43. CONTENTS, READONLY, DEBUGGING
  44. Disassembly of section .text:
  45. 080001e4 <__do_global_dtors_aux>:
  46. 80001e4: b510 push {r4, lr}
  47. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  48. 80001e8: 7823 ldrb r3, [r4, #0]
  49. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  50. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  51. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  52. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  53. 80001f2: f3af 8000 nop.w
  54. 80001f6: 2301 movs r3, #1
  55. 80001f8: 7023 strb r3, [r4, #0]
  56. 80001fa: bd10 pop {r4, pc}
  57. 80001fc: 20000078 .word 0x20000078
  58. 8000200: 00000000 .word 0x00000000
  59. 8000204: 08002db0 .word 0x08002db0
  60. 08000208 <frame_dummy>:
  61. 8000208: b508 push {r3, lr}
  62. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  63. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  64. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  65. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  66. 8000212: f3af 8000 nop.w
  67. 8000216: bd08 pop {r3, pc}
  68. 8000218: 00000000 .word 0x00000000
  69. 800021c: 2000007c .word 0x2000007c
  70. 8000220: 08002db0 .word 0x08002db0
  71. 08000224 <__aeabi_llsr>:
  72. 8000224: 40d0 lsrs r0, r2
  73. 8000226: 1c0b adds r3, r1, #0
  74. 8000228: 40d1 lsrs r1, r2
  75. 800022a: 469c mov ip, r3
  76. 800022c: 3a20 subs r2, #32
  77. 800022e: 40d3 lsrs r3, r2
  78. 8000230: 4318 orrs r0, r3
  79. 8000232: 4252 negs r2, r2
  80. 8000234: 4663 mov r3, ip
  81. 8000236: 4093 lsls r3, r2
  82. 8000238: 4318 orrs r0, r3
  83. 800023a: 4770 bx lr
  84. 0800023c <HAL_InitTick>:
  85. * implementation in user file.
  86. * @param TickPriority Tick interrupt priority.
  87. * @retval HAL status
  88. */
  89. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  90. {
  91. 800023c: b538 push {r3, r4, r5, lr}
  92. /* Configure the SysTick to have interrupt in 1ms time basis*/
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  95. {
  96. 8000240: 4605 mov r5, r0
  97. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  98. 8000242: 7818 ldrb r0, [r3, #0]
  99. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  100. 8000248: fbb3 f3f0 udiv r3, r3, r0
  101. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  102. 800024e: 6810 ldr r0, [r2, #0]
  103. 8000250: fbb0 f0f3 udiv r0, r0, r3
  104. 8000254: f000 f89e bl 8000394 <HAL_SYSTICK_Config>
  105. 8000258: 4604 mov r4, r0
  106. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  107. {
  108. return HAL_ERROR;
  109. }
  110. /* Configure the SysTick IRQ priority */
  111. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  112. 800025c: 2d0f cmp r5, #15
  113. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  114. {
  115. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  116. 8000260: 4602 mov r2, r0
  117. 8000262: 4629 mov r1, r5
  118. 8000264: f04f 30ff mov.w r0, #4294967295
  119. 8000268: f000 f854 bl 8000314 <HAL_NVIC_SetPriority>
  120. uwTickPrio = TickPriority;
  121. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  122. 800026e: 4620 mov r0, r4
  123. 8000270: 601d str r5, [r3, #0]
  124. 8000272: bd38 pop {r3, r4, r5, pc}
  125. return HAL_ERROR;
  126. 8000274: 2001 movs r0, #1
  127. return HAL_ERROR;
  128. }
  129. /* Return function status */
  130. return HAL_OK;
  131. }
  132. 8000276: bd38 pop {r3, r4, r5, pc}
  133. 8000278: 20000000 .word 0x20000000
  134. 800027c: 2000000c .word 0x2000000c
  135. 8000280: 20000004 .word 0x20000004
  136. 08000284 <HAL_Init>:
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  139. {
  140. 8000286: b508 push {r3, lr}
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 8000288: 6813 ldr r3, [r2, #0]
  143. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  144. 800028a: 2003 movs r0, #3
  145. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  146. 800028c: f043 0310 orr.w r3, r3, #16
  147. 8000290: 6013 str r3, [r2, #0]
  148. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  149. 8000292: f000 f82d bl 80002f0 <HAL_NVIC_SetPriorityGrouping>
  150. HAL_InitTick(TICK_INT_PRIORITY);
  151. 8000296: 2000 movs r0, #0
  152. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  153. HAL_MspInit();
  154. 800029c: f001 fc2c bl 8001af8 <HAL_MspInit>
  155. }
  156. 80002a0: 2000 movs r0, #0
  157. 80002a2: bd08 pop {r3, pc}
  158. 80002a4: 40022000 .word 0x40022000
  159. 080002a8 <HAL_IncTick>:
  160. * implementations in user file.
  161. * @retval None
  162. */
  163. __weak void HAL_IncTick(void)
  164. {
  165. uwTick += uwTickFreq;
  166. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  167. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  168. 80002ac: 6811 ldr r1, [r2, #0]
  169. 80002ae: 781b ldrb r3, [r3, #0]
  170. 80002b0: 440b add r3, r1
  171. 80002b2: 6013 str r3, [r2, #0]
  172. 80002b4: 4770 bx lr
  173. 80002b6: bf00 nop
  174. 80002b8: 200000d0 .word 0x200000d0
  175. 80002bc: 20000000 .word 0x20000000
  176. 080002c0 <HAL_GetTick>:
  177. * implementations in user file.
  178. * @retval tick value
  179. */
  180. __weak uint32_t HAL_GetTick(void)
  181. {
  182. return uwTick;
  183. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  184. 80002c2: 6818 ldr r0, [r3, #0]
  185. }
  186. 80002c4: 4770 bx lr
  187. 80002c6: bf00 nop
  188. 80002c8: 200000d0 .word 0x200000d0
  189. 080002cc <HAL_Delay>:
  190. * implementations in user file.
  191. * @param Delay specifies the delay time length, in milliseconds.
  192. * @retval None
  193. */
  194. __weak void HAL_Delay(uint32_t Delay)
  195. {
  196. 80002cc: b538 push {r3, r4, r5, lr}
  197. 80002ce: 4604 mov r4, r0
  198. uint32_t tickstart = HAL_GetTick();
  199. 80002d0: f7ff fff6 bl 80002c0 <HAL_GetTick>
  200. 80002d4: 4605 mov r5, r0
  201. uint32_t wait = Delay;
  202. /* Add a freq to guarantee minimum wait */
  203. if (wait < HAL_MAX_DELAY)
  204. 80002d6: 1c63 adds r3, r4, #1
  205. {
  206. wait += (uint32_t)(uwTickFreq);
  207. 80002d8: bf1e ittt ne
  208. 80002da: 4b04 ldrne r3, [pc, #16] ; (80002ec <HAL_Delay+0x20>)
  209. 80002dc: 781b ldrbne r3, [r3, #0]
  210. 80002de: 18e4 addne r4, r4, r3
  211. }
  212. while ((HAL_GetTick() - tickstart) < wait)
  213. 80002e0: f7ff ffee bl 80002c0 <HAL_GetTick>
  214. 80002e4: 1b40 subs r0, r0, r5
  215. 80002e6: 4284 cmp r4, r0
  216. 80002e8: d8fa bhi.n 80002e0 <HAL_Delay+0x14>
  217. {
  218. }
  219. }
  220. 80002ea: bd38 pop {r3, r4, r5, pc}
  221. 80002ec: 20000000 .word 0x20000000
  222. 080002f0 <HAL_NVIC_SetPriorityGrouping>:
  223. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  224. {
  225. uint32_t reg_value;
  226. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  227. reg_value = SCB->AIRCR; /* read old register configuration */
  228. 80002f0: 4a07 ldr r2, [pc, #28] ; (8000310 <HAL_NVIC_SetPriorityGrouping+0x20>)
  229. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  230. reg_value = (reg_value |
  231. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  232. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  233. 80002f2: 0200 lsls r0, r0, #8
  234. reg_value = SCB->AIRCR; /* read old register configuration */
  235. 80002f4: 68d3 ldr r3, [r2, #12]
  236. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  237. 80002f6: f400 60e0 and.w r0, r0, #1792 ; 0x700
  238. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  239. 80002fa: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  240. 80002fe: 041b lsls r3, r3, #16
  241. 8000300: 0c1b lsrs r3, r3, #16
  242. 8000302: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  243. 8000306: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  244. reg_value = (reg_value |
  245. 800030a: 4303 orrs r3, r0
  246. SCB->AIRCR = reg_value;
  247. 800030c: 60d3 str r3, [r2, #12]
  248. 800030e: 4770 bx lr
  249. 8000310: e000ed00 .word 0xe000ed00
  250. 08000314 <HAL_NVIC_SetPriority>:
  251. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  252. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  253. */
  254. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  255. {
  256. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  257. 8000314: 4b17 ldr r3, [pc, #92] ; (8000374 <HAL_NVIC_SetPriority+0x60>)
  258. * This parameter can be a value between 0 and 15
  259. * A lower priority value indicates a higher priority.
  260. * @retval None
  261. */
  262. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  263. {
  264. 8000316: b530 push {r4, r5, lr}
  265. 8000318: 68dc ldr r4, [r3, #12]
  266. 800031a: f3c4 2402 ubfx r4, r4, #8, #3
  267. {
  268. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  269. uint32_t PreemptPriorityBits;
  270. uint32_t SubPriorityBits;
  271. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  272. 800031e: f1c4 0307 rsb r3, r4, #7
  273. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  274. 8000322: 1d25 adds r5, r4, #4
  275. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  276. 8000324: 2b04 cmp r3, #4
  277. 8000326: bf28 it cs
  278. 8000328: 2304 movcs r3, #4
  279. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  280. 800032a: 2d06 cmp r5, #6
  281. return (
  282. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  283. 800032c: f04f 0501 mov.w r5, #1
  284. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  285. 8000330: bf98 it ls
  286. 8000332: 2400 movls r4, #0
  287. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  288. 8000334: fa05 f303 lsl.w r3, r5, r3
  289. 8000338: f103 33ff add.w r3, r3, #4294967295
  290. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  291. 800033c: bf88 it hi
  292. 800033e: 3c03 subhi r4, #3
  293. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  294. 8000340: 4019 ands r1, r3
  295. 8000342: 40a1 lsls r1, r4
  296. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  297. 8000344: fa05 f404 lsl.w r4, r5, r4
  298. 8000348: 3c01 subs r4, #1
  299. 800034a: 4022 ands r2, r4
  300. if ((int32_t)(IRQn) < 0)
  301. 800034c: 2800 cmp r0, #0
  302. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  303. 800034e: ea42 0201 orr.w r2, r2, r1
  304. 8000352: ea4f 1202 mov.w r2, r2, lsl #4
  305. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  306. 8000356: bfaf iteee ge
  307. 8000358: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  308. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  309. 800035c: 4b06 ldrlt r3, [pc, #24] ; (8000378 <HAL_NVIC_SetPriority+0x64>)
  310. 800035e: f000 000f andlt.w r0, r0, #15
  311. 8000362: b2d2 uxtblt r2, r2
  312. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  313. 8000364: bfa5 ittet ge
  314. 8000366: b2d2 uxtbge r2, r2
  315. 8000368: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  316. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  317. 800036c: 541a strblt r2, [r3, r0]
  318. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  319. 800036e: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  320. 8000372: bd30 pop {r4, r5, pc}
  321. 8000374: e000ed00 .word 0xe000ed00
  322. 8000378: e000ed14 .word 0xe000ed14
  323. 0800037c <HAL_NVIC_EnableIRQ>:
  324. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  325. 800037c: 2301 movs r3, #1
  326. 800037e: 0942 lsrs r2, r0, #5
  327. 8000380: f000 001f and.w r0, r0, #31
  328. 8000384: fa03 f000 lsl.w r0, r3, r0
  329. 8000388: 4b01 ldr r3, [pc, #4] ; (8000390 <HAL_NVIC_EnableIRQ+0x14>)
  330. 800038a: f843 0022 str.w r0, [r3, r2, lsl #2]
  331. 800038e: 4770 bx lr
  332. 8000390: e000e100 .word 0xe000e100
  333. 08000394 <HAL_SYSTICK_Config>:
  334. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  335. must contain a vendor-specific implementation of this function.
  336. */
  337. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  338. {
  339. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  340. 8000394: 3801 subs r0, #1
  341. 8000396: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  342. 800039a: d20a bcs.n 80003b2 <HAL_SYSTICK_Config+0x1e>
  343. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  344. 800039c: 21f0 movs r1, #240 ; 0xf0
  345. {
  346. return (1UL); /* Reload value impossible */
  347. }
  348. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  349. 800039e: 4b06 ldr r3, [pc, #24] ; (80003b8 <HAL_SYSTICK_Config+0x24>)
  350. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  351. 80003a0: 4a06 ldr r2, [pc, #24] ; (80003bc <HAL_SYSTICK_Config+0x28>)
  352. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  353. 80003a2: 6058 str r0, [r3, #4]
  354. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  355. 80003a4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  356. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  357. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  358. 80003a8: 2000 movs r0, #0
  359. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  360. 80003aa: 2207 movs r2, #7
  361. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  362. 80003ac: 6098 str r0, [r3, #8]
  363. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  364. 80003ae: 601a str r2, [r3, #0]
  365. 80003b0: 4770 bx lr
  366. return (1UL); /* Reload value impossible */
  367. 80003b2: 2001 movs r0, #1
  368. * - 1 Function failed.
  369. */
  370. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  371. {
  372. return SysTick_Config(TicksNumb);
  373. }
  374. 80003b4: 4770 bx lr
  375. 80003b6: bf00 nop
  376. 80003b8: e000e010 .word 0xe000e010
  377. 80003bc: e000ed00 .word 0xe000ed00
  378. 080003c0 <HAL_DMA_Abort_IT>:
  379. */
  380. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma)
  381. {
  382. HAL_StatusTypeDef status = HAL_OK;
  383. if(HAL_DMA_STATE_BUSY != hdma->State)
  384. 80003c0: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  385. {
  386. 80003c4: b510 push {r4, lr}
  387. if(HAL_DMA_STATE_BUSY != hdma->State)
  388. 80003c6: 2b02 cmp r3, #2
  389. 80003c8: d003 beq.n 80003d2 <HAL_DMA_Abort_IT+0x12>
  390. {
  391. /* no transfer ongoing */
  392. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  393. 80003ca: 2304 movs r3, #4
  394. 80003cc: 6383 str r3, [r0, #56] ; 0x38
  395. status = HAL_ERROR;
  396. 80003ce: 2001 movs r0, #1
  397. 80003d0: bd10 pop {r4, pc}
  398. }
  399. else
  400. {
  401. /* Disable DMA IT */
  402. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  403. 80003d2: 6803 ldr r3, [r0, #0]
  404. 80003d4: 681a ldr r2, [r3, #0]
  405. 80003d6: f022 020e bic.w r2, r2, #14
  406. 80003da: 601a str r2, [r3, #0]
  407. /* Disable the channel */
  408. __HAL_DMA_DISABLE(hdma);
  409. 80003dc: 681a ldr r2, [r3, #0]
  410. 80003de: f022 0201 bic.w r2, r2, #1
  411. 80003e2: 601a str r2, [r3, #0]
  412. /* Clear all flags */
  413. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  414. 80003e4: 4a29 ldr r2, [pc, #164] ; (800048c <HAL_DMA_Abort_IT+0xcc>)
  415. 80003e6: 4293 cmp r3, r2
  416. 80003e8: d924 bls.n 8000434 <HAL_DMA_Abort_IT+0x74>
  417. 80003ea: f502 7262 add.w r2, r2, #904 ; 0x388
  418. 80003ee: 4293 cmp r3, r2
  419. 80003f0: d019 beq.n 8000426 <HAL_DMA_Abort_IT+0x66>
  420. 80003f2: 3214 adds r2, #20
  421. 80003f4: 4293 cmp r3, r2
  422. 80003f6: d018 beq.n 800042a <HAL_DMA_Abort_IT+0x6a>
  423. 80003f8: 3214 adds r2, #20
  424. 80003fa: 4293 cmp r3, r2
  425. 80003fc: d017 beq.n 800042e <HAL_DMA_Abort_IT+0x6e>
  426. 80003fe: 3214 adds r2, #20
  427. 8000400: 4293 cmp r3, r2
  428. 8000402: bf0c ite eq
  429. 8000404: f44f 5380 moveq.w r3, #4096 ; 0x1000
  430. 8000408: f44f 3380 movne.w r3, #65536 ; 0x10000
  431. 800040c: 4a20 ldr r2, [pc, #128] ; (8000490 <HAL_DMA_Abort_IT+0xd0>)
  432. 800040e: 6053 str r3, [r2, #4]
  433. /* Change the DMA state */
  434. hdma->State = HAL_DMA_STATE_READY;
  435. 8000410: 2301 movs r3, #1
  436. /* Process Unlocked */
  437. __HAL_UNLOCK(hdma);
  438. 8000412: 2400 movs r4, #0
  439. hdma->State = HAL_DMA_STATE_READY;
  440. 8000414: f880 3021 strb.w r3, [r0, #33] ; 0x21
  441. /* Call User Abort callback */
  442. if(hdma->XferAbortCallback != NULL)
  443. 8000418: 6b43 ldr r3, [r0, #52] ; 0x34
  444. __HAL_UNLOCK(hdma);
  445. 800041a: f880 4020 strb.w r4, [r0, #32]
  446. if(hdma->XferAbortCallback != NULL)
  447. 800041e: b39b cbz r3, 8000488 <HAL_DMA_Abort_IT+0xc8>
  448. {
  449. hdma->XferAbortCallback(hdma);
  450. 8000420: 4798 blx r3
  451. HAL_StatusTypeDef status = HAL_OK;
  452. 8000422: 4620 mov r0, r4
  453. 8000424: bd10 pop {r4, pc}
  454. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  455. 8000426: 2301 movs r3, #1
  456. 8000428: e7f0 b.n 800040c <HAL_DMA_Abort_IT+0x4c>
  457. 800042a: 2310 movs r3, #16
  458. 800042c: e7ee b.n 800040c <HAL_DMA_Abort_IT+0x4c>
  459. 800042e: f44f 7380 mov.w r3, #256 ; 0x100
  460. 8000432: e7eb b.n 800040c <HAL_DMA_Abort_IT+0x4c>
  461. 8000434: 4917 ldr r1, [pc, #92] ; (8000494 <HAL_DMA_Abort_IT+0xd4>)
  462. 8000436: 428b cmp r3, r1
  463. 8000438: d016 beq.n 8000468 <HAL_DMA_Abort_IT+0xa8>
  464. 800043a: 3114 adds r1, #20
  465. 800043c: 428b cmp r3, r1
  466. 800043e: d015 beq.n 800046c <HAL_DMA_Abort_IT+0xac>
  467. 8000440: 3114 adds r1, #20
  468. 8000442: 428b cmp r3, r1
  469. 8000444: d014 beq.n 8000470 <HAL_DMA_Abort_IT+0xb0>
  470. 8000446: 3114 adds r1, #20
  471. 8000448: 428b cmp r3, r1
  472. 800044a: d014 beq.n 8000476 <HAL_DMA_Abort_IT+0xb6>
  473. 800044c: 3114 adds r1, #20
  474. 800044e: 428b cmp r3, r1
  475. 8000450: d014 beq.n 800047c <HAL_DMA_Abort_IT+0xbc>
  476. 8000452: 3114 adds r1, #20
  477. 8000454: 428b cmp r3, r1
  478. 8000456: d014 beq.n 8000482 <HAL_DMA_Abort_IT+0xc2>
  479. 8000458: 4293 cmp r3, r2
  480. 800045a: bf14 ite ne
  481. 800045c: f44f 3380 movne.w r3, #65536 ; 0x10000
  482. 8000460: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  483. 8000464: 4a0c ldr r2, [pc, #48] ; (8000498 <HAL_DMA_Abort_IT+0xd8>)
  484. 8000466: e7d2 b.n 800040e <HAL_DMA_Abort_IT+0x4e>
  485. 8000468: 2301 movs r3, #1
  486. 800046a: e7fb b.n 8000464 <HAL_DMA_Abort_IT+0xa4>
  487. 800046c: 2310 movs r3, #16
  488. 800046e: e7f9 b.n 8000464 <HAL_DMA_Abort_IT+0xa4>
  489. 8000470: f44f 7380 mov.w r3, #256 ; 0x100
  490. 8000474: e7f6 b.n 8000464 <HAL_DMA_Abort_IT+0xa4>
  491. 8000476: f44f 5380 mov.w r3, #4096 ; 0x1000
  492. 800047a: e7f3 b.n 8000464 <HAL_DMA_Abort_IT+0xa4>
  493. 800047c: f44f 3380 mov.w r3, #65536 ; 0x10000
  494. 8000480: e7f0 b.n 8000464 <HAL_DMA_Abort_IT+0xa4>
  495. 8000482: f44f 1380 mov.w r3, #1048576 ; 0x100000
  496. 8000486: e7ed b.n 8000464 <HAL_DMA_Abort_IT+0xa4>
  497. HAL_StatusTypeDef status = HAL_OK;
  498. 8000488: 4618 mov r0, r3
  499. }
  500. }
  501. return status;
  502. }
  503. 800048a: bd10 pop {r4, pc}
  504. 800048c: 40020080 .word 0x40020080
  505. 8000490: 40020400 .word 0x40020400
  506. 8000494: 40020008 .word 0x40020008
  507. 8000498: 40020000 .word 0x40020000
  508. 0800049c <FLASH_SetErrorCode>:
  509. uint32_t flags = 0U;
  510. #if defined(FLASH_BANK2_END)
  511. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  512. #else
  513. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  514. 800049c: 4a11 ldr r2, [pc, #68] ; (80004e4 <FLASH_SetErrorCode+0x48>)
  515. 800049e: 68d3 ldr r3, [r2, #12]
  516. 80004a0: f013 0310 ands.w r3, r3, #16
  517. 80004a4: d005 beq.n 80004b2 <FLASH_SetErrorCode+0x16>
  518. #endif /* FLASH_BANK2_END */
  519. {
  520. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  521. 80004a6: 4910 ldr r1, [pc, #64] ; (80004e8 <FLASH_SetErrorCode+0x4c>)
  522. 80004a8: 69cb ldr r3, [r1, #28]
  523. 80004aa: f043 0302 orr.w r3, r3, #2
  524. 80004ae: 61cb str r3, [r1, #28]
  525. #if defined(FLASH_BANK2_END)
  526. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  527. #else
  528. flags |= FLASH_FLAG_WRPERR;
  529. 80004b0: 2310 movs r3, #16
  530. #endif /* FLASH_BANK2_END */
  531. }
  532. #if defined(FLASH_BANK2_END)
  533. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  534. #else
  535. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  536. 80004b2: 68d2 ldr r2, [r2, #12]
  537. 80004b4: 0750 lsls r0, r2, #29
  538. 80004b6: d506 bpl.n 80004c6 <FLASH_SetErrorCode+0x2a>
  539. #endif /* FLASH_BANK2_END */
  540. {
  541. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  542. 80004b8: 490b ldr r1, [pc, #44] ; (80004e8 <FLASH_SetErrorCode+0x4c>)
  543. #if defined(FLASH_BANK2_END)
  544. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  545. #else
  546. flags |= FLASH_FLAG_PGERR;
  547. 80004ba: f043 0304 orr.w r3, r3, #4
  548. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  549. 80004be: 69ca ldr r2, [r1, #28]
  550. 80004c0: f042 0201 orr.w r2, r2, #1
  551. 80004c4: 61ca str r2, [r1, #28]
  552. #endif /* FLASH_BANK2_END */
  553. }
  554. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  555. 80004c6: 4a07 ldr r2, [pc, #28] ; (80004e4 <FLASH_SetErrorCode+0x48>)
  556. 80004c8: 69d1 ldr r1, [r2, #28]
  557. 80004ca: 07c9 lsls r1, r1, #31
  558. 80004cc: d508 bpl.n 80004e0 <FLASH_SetErrorCode+0x44>
  559. {
  560. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  561. 80004ce: 4806 ldr r0, [pc, #24] ; (80004e8 <FLASH_SetErrorCode+0x4c>)
  562. 80004d0: 69c1 ldr r1, [r0, #28]
  563. 80004d2: f041 0104 orr.w r1, r1, #4
  564. 80004d6: 61c1 str r1, [r0, #28]
  565. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  566. 80004d8: 69d1 ldr r1, [r2, #28]
  567. 80004da: f021 0101 bic.w r1, r1, #1
  568. 80004de: 61d1 str r1, [r2, #28]
  569. }
  570. /* Clear FLASH error pending bits */
  571. __HAL_FLASH_CLEAR_FLAG(flags);
  572. 80004e0: 60d3 str r3, [r2, #12]
  573. 80004e2: 4770 bx lr
  574. 80004e4: 40022000 .word 0x40022000
  575. 80004e8: 200000d8 .word 0x200000d8
  576. 080004ec <HAL_FLASH_Unlock>:
  577. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  578. 80004ec: 4b06 ldr r3, [pc, #24] ; (8000508 <HAL_FLASH_Unlock+0x1c>)
  579. 80004ee: 6918 ldr r0, [r3, #16]
  580. 80004f0: f010 0080 ands.w r0, r0, #128 ; 0x80
  581. 80004f4: d007 beq.n 8000506 <HAL_FLASH_Unlock+0x1a>
  582. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  583. 80004f6: 4a05 ldr r2, [pc, #20] ; (800050c <HAL_FLASH_Unlock+0x20>)
  584. 80004f8: 605a str r2, [r3, #4]
  585. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  586. 80004fa: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  587. 80004fe: 605a str r2, [r3, #4]
  588. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  589. 8000500: 6918 ldr r0, [r3, #16]
  590. HAL_StatusTypeDef status = HAL_OK;
  591. 8000502: f3c0 10c0 ubfx r0, r0, #7, #1
  592. }
  593. 8000506: 4770 bx lr
  594. 8000508: 40022000 .word 0x40022000
  595. 800050c: 45670123 .word 0x45670123
  596. 08000510 <HAL_FLASH_Lock>:
  597. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  598. 8000510: 4a03 ldr r2, [pc, #12] ; (8000520 <HAL_FLASH_Lock+0x10>)
  599. }
  600. 8000512: 2000 movs r0, #0
  601. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  602. 8000514: 6913 ldr r3, [r2, #16]
  603. 8000516: f043 0380 orr.w r3, r3, #128 ; 0x80
  604. 800051a: 6113 str r3, [r2, #16]
  605. }
  606. 800051c: 4770 bx lr
  607. 800051e: bf00 nop
  608. 8000520: 40022000 .word 0x40022000
  609. 08000524 <FLASH_WaitForLastOperation>:
  610. {
  611. 8000524: b5f8 push {r3, r4, r5, r6, r7, lr}
  612. 8000526: 4606 mov r6, r0
  613. uint32_t tickstart = HAL_GetTick();
  614. 8000528: f7ff feca bl 80002c0 <HAL_GetTick>
  615. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  616. 800052c: 4c11 ldr r4, [pc, #68] ; (8000574 <FLASH_WaitForLastOperation+0x50>)
  617. uint32_t tickstart = HAL_GetTick();
  618. 800052e: 4607 mov r7, r0
  619. 8000530: 4625 mov r5, r4
  620. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  621. 8000532: 68e3 ldr r3, [r4, #12]
  622. 8000534: 07d8 lsls r0, r3, #31
  623. 8000536: d412 bmi.n 800055e <FLASH_WaitForLastOperation+0x3a>
  624. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  625. 8000538: 68e3 ldr r3, [r4, #12]
  626. 800053a: 0699 lsls r1, r3, #26
  627. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  628. 800053c: bf44 itt mi
  629. 800053e: 2320 movmi r3, #32
  630. 8000540: 60e3 strmi r3, [r4, #12]
  631. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  632. 8000542: 68eb ldr r3, [r5, #12]
  633. 8000544: 06da lsls r2, r3, #27
  634. 8000546: d406 bmi.n 8000556 <FLASH_WaitForLastOperation+0x32>
  635. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  636. 8000548: 69eb ldr r3, [r5, #28]
  637. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  638. 800054a: 07db lsls r3, r3, #31
  639. 800054c: d403 bmi.n 8000556 <FLASH_WaitForLastOperation+0x32>
  640. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  641. 800054e: 68e8 ldr r0, [r5, #12]
  642. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  643. 8000550: f010 0004 ands.w r0, r0, #4
  644. 8000554: d002 beq.n 800055c <FLASH_WaitForLastOperation+0x38>
  645. FLASH_SetErrorCode();
  646. 8000556: f7ff ffa1 bl 800049c <FLASH_SetErrorCode>
  647. return HAL_ERROR;
  648. 800055a: 2001 movs r0, #1
  649. }
  650. 800055c: bdf8 pop {r3, r4, r5, r6, r7, pc}
  651. if (Timeout != HAL_MAX_DELAY)
  652. 800055e: 1c73 adds r3, r6, #1
  653. 8000560: d0e7 beq.n 8000532 <FLASH_WaitForLastOperation+0xe>
  654. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  655. 8000562: b90e cbnz r6, 8000568 <FLASH_WaitForLastOperation+0x44>
  656. return HAL_TIMEOUT;
  657. 8000564: 2003 movs r0, #3
  658. 8000566: bdf8 pop {r3, r4, r5, r6, r7, pc}
  659. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  660. 8000568: f7ff feaa bl 80002c0 <HAL_GetTick>
  661. 800056c: 1bc0 subs r0, r0, r7
  662. 800056e: 4286 cmp r6, r0
  663. 8000570: d2df bcs.n 8000532 <FLASH_WaitForLastOperation+0xe>
  664. 8000572: e7f7 b.n 8000564 <FLASH_WaitForLastOperation+0x40>
  665. 8000574: 40022000 .word 0x40022000
  666. 08000578 <HAL_FLASH_Program>:
  667. {
  668. 8000578: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  669. __HAL_LOCK(&pFlash);
  670. 800057c: 4c1f ldr r4, [pc, #124] ; (80005fc <HAL_FLASH_Program+0x84>)
  671. {
  672. 800057e: 4699 mov r9, r3
  673. __HAL_LOCK(&pFlash);
  674. 8000580: 7e23 ldrb r3, [r4, #24]
  675. {
  676. 8000582: 4605 mov r5, r0
  677. __HAL_LOCK(&pFlash);
  678. 8000584: 2b01 cmp r3, #1
  679. {
  680. 8000586: 460f mov r7, r1
  681. 8000588: 4690 mov r8, r2
  682. __HAL_LOCK(&pFlash);
  683. 800058a: d033 beq.n 80005f4 <HAL_FLASH_Program+0x7c>
  684. 800058c: 2301 movs r3, #1
  685. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  686. 800058e: f24c 3050 movw r0, #50000 ; 0xc350
  687. __HAL_LOCK(&pFlash);
  688. 8000592: 7623 strb r3, [r4, #24]
  689. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  690. 8000594: f7ff ffc6 bl 8000524 <FLASH_WaitForLastOperation>
  691. if(status == HAL_OK)
  692. 8000598: bb40 cbnz r0, 80005ec <HAL_FLASH_Program+0x74>
  693. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  694. 800059a: 2d01 cmp r5, #1
  695. 800059c: d003 beq.n 80005a6 <HAL_FLASH_Program+0x2e>
  696. nbiterations = 4U;
  697. 800059e: 2d02 cmp r5, #2
  698. 80005a0: bf0c ite eq
  699. 80005a2: 2502 moveq r5, #2
  700. 80005a4: 2504 movne r5, #4
  701. 80005a6: 2600 movs r6, #0
  702. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  703. 80005a8: 46b2 mov sl, r6
  704. SET_BIT(FLASH->CR, FLASH_CR_PG);
  705. 80005aa: f8df b054 ldr.w fp, [pc, #84] ; 8000600 <HAL_FLASH_Program+0x88>
  706. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  707. 80005ae: 0132 lsls r2, r6, #4
  708. 80005b0: 4640 mov r0, r8
  709. 80005b2: 4649 mov r1, r9
  710. 80005b4: f7ff fe36 bl 8000224 <__aeabi_llsr>
  711. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  712. 80005b8: f8c4 a01c str.w sl, [r4, #28]
  713. SET_BIT(FLASH->CR, FLASH_CR_PG);
  714. 80005bc: f8db 3010 ldr.w r3, [fp, #16]
  715. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  716. 80005c0: b280 uxth r0, r0
  717. SET_BIT(FLASH->CR, FLASH_CR_PG);
  718. 80005c2: f043 0301 orr.w r3, r3, #1
  719. 80005c6: f8cb 3010 str.w r3, [fp, #16]
  720. *(__IO uint16_t*)Address = Data;
  721. 80005ca: f827 0016 strh.w r0, [r7, r6, lsl #1]
  722. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  723. 80005ce: f24c 3050 movw r0, #50000 ; 0xc350
  724. 80005d2: f7ff ffa7 bl 8000524 <FLASH_WaitForLastOperation>
  725. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  726. 80005d6: f8db 3010 ldr.w r3, [fp, #16]
  727. 80005da: f023 0301 bic.w r3, r3, #1
  728. 80005de: f8cb 3010 str.w r3, [fp, #16]
  729. if (status != HAL_OK)
  730. 80005e2: b918 cbnz r0, 80005ec <HAL_FLASH_Program+0x74>
  731. 80005e4: 3601 adds r6, #1
  732. for (index = 0U; index < nbiterations; index++)
  733. 80005e6: b2f3 uxtb r3, r6
  734. 80005e8: 429d cmp r5, r3
  735. 80005ea: d8e0 bhi.n 80005ae <HAL_FLASH_Program+0x36>
  736. __HAL_UNLOCK(&pFlash);
  737. 80005ec: 2300 movs r3, #0
  738. 80005ee: 7623 strb r3, [r4, #24]
  739. return status;
  740. 80005f0: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  741. __HAL_LOCK(&pFlash);
  742. 80005f4: 2002 movs r0, #2
  743. }
  744. 80005f6: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  745. 80005fa: bf00 nop
  746. 80005fc: 200000d8 .word 0x200000d8
  747. 8000600: 40022000 .word 0x40022000
  748. 08000604 <FLASH_MassErase.isra.0>:
  749. {
  750. /* Check the parameters */
  751. assert_param(IS_FLASH_BANK(Banks));
  752. /* Clean the error context */
  753. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  754. 8000604: 2200 movs r2, #0
  755. 8000606: 4b06 ldr r3, [pc, #24] ; (8000620 <FLASH_MassErase.isra.0+0x1c>)
  756. 8000608: 61da str r2, [r3, #28]
  757. #if !defined(FLASH_BANK2_END)
  758. /* Prevent unused argument(s) compilation warning */
  759. UNUSED(Banks);
  760. #endif /* FLASH_BANK2_END */
  761. /* Only bank1 will be erased*/
  762. SET_BIT(FLASH->CR, FLASH_CR_MER);
  763. 800060a: 4b06 ldr r3, [pc, #24] ; (8000624 <FLASH_MassErase.isra.0+0x20>)
  764. 800060c: 691a ldr r2, [r3, #16]
  765. 800060e: f042 0204 orr.w r2, r2, #4
  766. 8000612: 611a str r2, [r3, #16]
  767. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  768. 8000614: 691a ldr r2, [r3, #16]
  769. 8000616: f042 0240 orr.w r2, r2, #64 ; 0x40
  770. 800061a: 611a str r2, [r3, #16]
  771. 800061c: 4770 bx lr
  772. 800061e: bf00 nop
  773. 8000620: 200000d8 .word 0x200000d8
  774. 8000624: 40022000 .word 0x40022000
  775. 08000628 <FLASH_PageErase>:
  776. * @retval None
  777. */
  778. void FLASH_PageErase(uint32_t PageAddress)
  779. {
  780. /* Clean the error context */
  781. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  782. 8000628: 2200 movs r2, #0
  783. 800062a: 4b06 ldr r3, [pc, #24] ; (8000644 <FLASH_PageErase+0x1c>)
  784. 800062c: 61da str r2, [r3, #28]
  785. }
  786. else
  787. {
  788. #endif /* FLASH_BANK2_END */
  789. /* Proceed to erase the page */
  790. SET_BIT(FLASH->CR, FLASH_CR_PER);
  791. 800062e: 4b06 ldr r3, [pc, #24] ; (8000648 <FLASH_PageErase+0x20>)
  792. 8000630: 691a ldr r2, [r3, #16]
  793. 8000632: f042 0202 orr.w r2, r2, #2
  794. 8000636: 611a str r2, [r3, #16]
  795. WRITE_REG(FLASH->AR, PageAddress);
  796. 8000638: 6158 str r0, [r3, #20]
  797. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  798. 800063a: 691a ldr r2, [r3, #16]
  799. 800063c: f042 0240 orr.w r2, r2, #64 ; 0x40
  800. 8000640: 611a str r2, [r3, #16]
  801. 8000642: 4770 bx lr
  802. 8000644: 200000d8 .word 0x200000d8
  803. 8000648: 40022000 .word 0x40022000
  804. 0800064c <HAL_FLASHEx_Erase>:
  805. {
  806. 800064c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  807. __HAL_LOCK(&pFlash);
  808. 8000650: 4d23 ldr r5, [pc, #140] ; (80006e0 <HAL_FLASHEx_Erase+0x94>)
  809. {
  810. 8000652: 4607 mov r7, r0
  811. __HAL_LOCK(&pFlash);
  812. 8000654: 7e2b ldrb r3, [r5, #24]
  813. {
  814. 8000656: 4688 mov r8, r1
  815. __HAL_LOCK(&pFlash);
  816. 8000658: 2b01 cmp r3, #1
  817. 800065a: d03d beq.n 80006d8 <HAL_FLASHEx_Erase+0x8c>
  818. 800065c: 2401 movs r4, #1
  819. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  820. 800065e: 6803 ldr r3, [r0, #0]
  821. __HAL_LOCK(&pFlash);
  822. 8000660: 762c strb r4, [r5, #24]
  823. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  824. 8000662: 2b02 cmp r3, #2
  825. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  826. 8000664: f24c 3050 movw r0, #50000 ; 0xc350
  827. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  828. 8000668: d113 bne.n 8000692 <HAL_FLASHEx_Erase+0x46>
  829. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  830. 800066a: f7ff ff5b bl 8000524 <FLASH_WaitForLastOperation>
  831. 800066e: b120 cbz r0, 800067a <HAL_FLASHEx_Erase+0x2e>
  832. HAL_StatusTypeDef status = HAL_ERROR;
  833. 8000670: 2001 movs r0, #1
  834. __HAL_UNLOCK(&pFlash);
  835. 8000672: 2300 movs r3, #0
  836. 8000674: 762b strb r3, [r5, #24]
  837. return status;
  838. 8000676: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  839. FLASH_MassErase(FLASH_BANK_1);
  840. 800067a: f7ff ffc3 bl 8000604 <FLASH_MassErase.isra.0>
  841. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  842. 800067e: f24c 3050 movw r0, #50000 ; 0xc350
  843. 8000682: f7ff ff4f bl 8000524 <FLASH_WaitForLastOperation>
  844. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  845. 8000686: 4a17 ldr r2, [pc, #92] ; (80006e4 <HAL_FLASHEx_Erase+0x98>)
  846. 8000688: 6913 ldr r3, [r2, #16]
  847. 800068a: f023 0304 bic.w r3, r3, #4
  848. 800068e: 6113 str r3, [r2, #16]
  849. 8000690: e7ef b.n 8000672 <HAL_FLASHEx_Erase+0x26>
  850. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  851. 8000692: f7ff ff47 bl 8000524 <FLASH_WaitForLastOperation>
  852. 8000696: 2800 cmp r0, #0
  853. 8000698: d1ea bne.n 8000670 <HAL_FLASHEx_Erase+0x24>
  854. *PageError = 0xFFFFFFFFU;
  855. 800069a: f04f 33ff mov.w r3, #4294967295
  856. 800069e: f8c8 3000 str.w r3, [r8]
  857. HAL_StatusTypeDef status = HAL_ERROR;
  858. 80006a2: 4620 mov r0, r4
  859. for(address = pEraseInit->PageAddress;
  860. 80006a4: 68be ldr r6, [r7, #8]
  861. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  862. 80006a6: 4c0f ldr r4, [pc, #60] ; (80006e4 <HAL_FLASHEx_Erase+0x98>)
  863. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  864. 80006a8: 68fa ldr r2, [r7, #12]
  865. 80006aa: 68bb ldr r3, [r7, #8]
  866. 80006ac: eb03 23c2 add.w r3, r3, r2, lsl #11
  867. for(address = pEraseInit->PageAddress;
  868. 80006b0: 429e cmp r6, r3
  869. 80006b2: d2de bcs.n 8000672 <HAL_FLASHEx_Erase+0x26>
  870. FLASH_PageErase(address);
  871. 80006b4: 4630 mov r0, r6
  872. 80006b6: f7ff ffb7 bl 8000628 <FLASH_PageErase>
  873. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  874. 80006ba: f24c 3050 movw r0, #50000 ; 0xc350
  875. 80006be: f7ff ff31 bl 8000524 <FLASH_WaitForLastOperation>
  876. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  877. 80006c2: 6923 ldr r3, [r4, #16]
  878. 80006c4: f023 0302 bic.w r3, r3, #2
  879. 80006c8: 6123 str r3, [r4, #16]
  880. if (status != HAL_OK)
  881. 80006ca: b110 cbz r0, 80006d2 <HAL_FLASHEx_Erase+0x86>
  882. *PageError = address;
  883. 80006cc: f8c8 6000 str.w r6, [r8]
  884. break;
  885. 80006d0: e7cf b.n 8000672 <HAL_FLASHEx_Erase+0x26>
  886. address += FLASH_PAGE_SIZE)
  887. 80006d2: f506 6600 add.w r6, r6, #2048 ; 0x800
  888. 80006d6: e7e7 b.n 80006a8 <HAL_FLASHEx_Erase+0x5c>
  889. __HAL_LOCK(&pFlash);
  890. 80006d8: 2002 movs r0, #2
  891. }
  892. 80006da: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  893. 80006de: bf00 nop
  894. 80006e0: 200000d8 .word 0x200000d8
  895. 80006e4: 40022000 .word 0x40022000
  896. 080006e8 <HAL_GPIO_Init>:
  897. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  898. * the configuration information for the specified GPIO peripheral.
  899. * @retval None
  900. */
  901. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  902. {
  903. 80006e8: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  904. uint32_t position;
  905. uint32_t ioposition = 0x00U;
  906. uint32_t iocurrent = 0x00U;
  907. uint32_t temp = 0x00U;
  908. uint32_t config = 0x00U;
  909. 80006ec: 2200 movs r2, #0
  910. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  911. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  912. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  913. /* Configure the port pins */
  914. for (position = 0U; position < GPIO_NUMBER; position++)
  915. 80006ee: 4616 mov r6, r2
  916. /*--------------------- EXTI Mode Configuration ------------------------*/
  917. /* Configure the External Interrupt or event for the current IO */
  918. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  919. {
  920. /* Enable AFIO Clock */
  921. __HAL_RCC_AFIO_CLK_ENABLE();
  922. 80006f0: 4f6c ldr r7, [pc, #432] ; (80008a4 <HAL_GPIO_Init+0x1bc>)
  923. 80006f2: 4b6d ldr r3, [pc, #436] ; (80008a8 <HAL_GPIO_Init+0x1c0>)
  924. temp = AFIO->EXTICR[position >> 2U];
  925. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  926. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  927. 80006f4: f8df e1b8 ldr.w lr, [pc, #440] ; 80008b0 <HAL_GPIO_Init+0x1c8>
  928. switch (GPIO_Init->Mode)
  929. 80006f8: f8df c1b8 ldr.w ip, [pc, #440] ; 80008b4 <HAL_GPIO_Init+0x1cc>
  930. ioposition = (0x01U << position);
  931. 80006fc: f04f 0801 mov.w r8, #1
  932. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  933. 8000700: 680c ldr r4, [r1, #0]
  934. ioposition = (0x01U << position);
  935. 8000702: fa08 f806 lsl.w r8, r8, r6
  936. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  937. 8000706: ea08 0404 and.w r4, r8, r4
  938. if (iocurrent == ioposition)
  939. 800070a: 45a0 cmp r8, r4
  940. 800070c: f040 8085 bne.w 800081a <HAL_GPIO_Init+0x132>
  941. switch (GPIO_Init->Mode)
  942. 8000710: 684d ldr r5, [r1, #4]
  943. 8000712: 2d12 cmp r5, #18
  944. 8000714: f000 80b7 beq.w 8000886 <HAL_GPIO_Init+0x19e>
  945. 8000718: f200 808d bhi.w 8000836 <HAL_GPIO_Init+0x14e>
  946. 800071c: 2d02 cmp r5, #2
  947. 800071e: f000 80af beq.w 8000880 <HAL_GPIO_Init+0x198>
  948. 8000722: f200 8081 bhi.w 8000828 <HAL_GPIO_Init+0x140>
  949. 8000726: 2d00 cmp r5, #0
  950. 8000728: f000 8091 beq.w 800084e <HAL_GPIO_Init+0x166>
  951. 800072c: 2d01 cmp r5, #1
  952. 800072e: f000 80a5 beq.w 800087c <HAL_GPIO_Init+0x194>
  953. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  954. 8000732: f04f 090f mov.w r9, #15
  955. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  956. 8000736: 2cff cmp r4, #255 ; 0xff
  957. 8000738: bf93 iteet ls
  958. 800073a: 4682 movls sl, r0
  959. 800073c: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  960. 8000740: 3d08 subhi r5, #8
  961. 8000742: f8d0 b000 ldrls.w fp, [r0]
  962. 8000746: bf92 itee ls
  963. 8000748: 00b5 lslls r5, r6, #2
  964. 800074a: f8d0 b004 ldrhi.w fp, [r0, #4]
  965. 800074e: 00ad lslhi r5, r5, #2
  966. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  967. 8000750: fa09 f805 lsl.w r8, r9, r5
  968. 8000754: ea2b 0808 bic.w r8, fp, r8
  969. 8000758: fa02 f505 lsl.w r5, r2, r5
  970. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  971. 800075c: bf88 it hi
  972. 800075e: f100 0a04 addhi.w sl, r0, #4
  973. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  974. 8000762: ea48 0505 orr.w r5, r8, r5
  975. 8000766: f8ca 5000 str.w r5, [sl]
  976. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  977. 800076a: f8d1 a004 ldr.w sl, [r1, #4]
  978. 800076e: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  979. 8000772: d052 beq.n 800081a <HAL_GPIO_Init+0x132>
  980. __HAL_RCC_AFIO_CLK_ENABLE();
  981. 8000774: 69bd ldr r5, [r7, #24]
  982. 8000776: f026 0803 bic.w r8, r6, #3
  983. 800077a: f045 0501 orr.w r5, r5, #1
  984. 800077e: 61bd str r5, [r7, #24]
  985. 8000780: 69bd ldr r5, [r7, #24]
  986. 8000782: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  987. 8000786: f005 0501 and.w r5, r5, #1
  988. 800078a: 9501 str r5, [sp, #4]
  989. 800078c: f508 3880 add.w r8, r8, #65536 ; 0x10000
  990. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  991. 8000790: f006 0b03 and.w fp, r6, #3
  992. __HAL_RCC_AFIO_CLK_ENABLE();
  993. 8000794: 9d01 ldr r5, [sp, #4]
  994. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  995. 8000796: ea4f 0b8b mov.w fp, fp, lsl #2
  996. temp = AFIO->EXTICR[position >> 2U];
  997. 800079a: f8d8 5008 ldr.w r5, [r8, #8]
  998. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  999. 800079e: fa09 f90b lsl.w r9, r9, fp
  1000. 80007a2: ea25 0909 bic.w r9, r5, r9
  1001. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1002. 80007a6: 4d41 ldr r5, [pc, #260] ; (80008ac <HAL_GPIO_Init+0x1c4>)
  1003. 80007a8: 42a8 cmp r0, r5
  1004. 80007aa: d071 beq.n 8000890 <HAL_GPIO_Init+0x1a8>
  1005. 80007ac: f505 6580 add.w r5, r5, #1024 ; 0x400
  1006. 80007b0: 42a8 cmp r0, r5
  1007. 80007b2: d06f beq.n 8000894 <HAL_GPIO_Init+0x1ac>
  1008. 80007b4: f505 6580 add.w r5, r5, #1024 ; 0x400
  1009. 80007b8: 42a8 cmp r0, r5
  1010. 80007ba: d06d beq.n 8000898 <HAL_GPIO_Init+0x1b0>
  1011. 80007bc: f505 6580 add.w r5, r5, #1024 ; 0x400
  1012. 80007c0: 42a8 cmp r0, r5
  1013. 80007c2: d06b beq.n 800089c <HAL_GPIO_Init+0x1b4>
  1014. 80007c4: f505 6580 add.w r5, r5, #1024 ; 0x400
  1015. 80007c8: 42a8 cmp r0, r5
  1016. 80007ca: d069 beq.n 80008a0 <HAL_GPIO_Init+0x1b8>
  1017. 80007cc: 4570 cmp r0, lr
  1018. 80007ce: bf0c ite eq
  1019. 80007d0: 2505 moveq r5, #5
  1020. 80007d2: 2506 movne r5, #6
  1021. 80007d4: fa05 f50b lsl.w r5, r5, fp
  1022. 80007d8: ea45 0509 orr.w r5, r5, r9
  1023. AFIO->EXTICR[position >> 2U] = temp;
  1024. 80007dc: f8c8 5008 str.w r5, [r8, #8]
  1025. /* Configure the interrupt mask */
  1026. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1027. {
  1028. SET_BIT(EXTI->IMR, iocurrent);
  1029. 80007e0: 681d ldr r5, [r3, #0]
  1030. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1031. 80007e2: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1032. SET_BIT(EXTI->IMR, iocurrent);
  1033. 80007e6: bf14 ite ne
  1034. 80007e8: 4325 orrne r5, r4
  1035. }
  1036. else
  1037. {
  1038. CLEAR_BIT(EXTI->IMR, iocurrent);
  1039. 80007ea: 43a5 biceq r5, r4
  1040. 80007ec: 601d str r5, [r3, #0]
  1041. }
  1042. /* Configure the event mask */
  1043. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1044. {
  1045. SET_BIT(EXTI->EMR, iocurrent);
  1046. 80007ee: 685d ldr r5, [r3, #4]
  1047. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1048. 80007f0: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1049. SET_BIT(EXTI->EMR, iocurrent);
  1050. 80007f4: bf14 ite ne
  1051. 80007f6: 4325 orrne r5, r4
  1052. }
  1053. else
  1054. {
  1055. CLEAR_BIT(EXTI->EMR, iocurrent);
  1056. 80007f8: 43a5 biceq r5, r4
  1057. 80007fa: 605d str r5, [r3, #4]
  1058. }
  1059. /* Enable or disable the rising trigger */
  1060. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1061. {
  1062. SET_BIT(EXTI->RTSR, iocurrent);
  1063. 80007fc: 689d ldr r5, [r3, #8]
  1064. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1065. 80007fe: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1066. SET_BIT(EXTI->RTSR, iocurrent);
  1067. 8000802: bf14 ite ne
  1068. 8000804: 4325 orrne r5, r4
  1069. }
  1070. else
  1071. {
  1072. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1073. 8000806: 43a5 biceq r5, r4
  1074. 8000808: 609d str r5, [r3, #8]
  1075. }
  1076. /* Enable or disable the falling trigger */
  1077. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1078. {
  1079. SET_BIT(EXTI->FTSR, iocurrent);
  1080. 800080a: 68dd ldr r5, [r3, #12]
  1081. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1082. 800080c: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1083. SET_BIT(EXTI->FTSR, iocurrent);
  1084. 8000810: bf14 ite ne
  1085. 8000812: 432c orrne r4, r5
  1086. }
  1087. else
  1088. {
  1089. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1090. 8000814: ea25 0404 biceq.w r4, r5, r4
  1091. 8000818: 60dc str r4, [r3, #12]
  1092. for (position = 0U; position < GPIO_NUMBER; position++)
  1093. 800081a: 3601 adds r6, #1
  1094. 800081c: 2e10 cmp r6, #16
  1095. 800081e: f47f af6d bne.w 80006fc <HAL_GPIO_Init+0x14>
  1096. }
  1097. }
  1098. }
  1099. }
  1100. }
  1101. 8000822: b003 add sp, #12
  1102. 8000824: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1103. switch (GPIO_Init->Mode)
  1104. 8000828: 2d03 cmp r5, #3
  1105. 800082a: d025 beq.n 8000878 <HAL_GPIO_Init+0x190>
  1106. 800082c: 2d11 cmp r5, #17
  1107. 800082e: d180 bne.n 8000732 <HAL_GPIO_Init+0x4a>
  1108. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1109. 8000830: 68ca ldr r2, [r1, #12]
  1110. 8000832: 3204 adds r2, #4
  1111. break;
  1112. 8000834: e77d b.n 8000732 <HAL_GPIO_Init+0x4a>
  1113. switch (GPIO_Init->Mode)
  1114. 8000836: 4565 cmp r5, ip
  1115. 8000838: d009 beq.n 800084e <HAL_GPIO_Init+0x166>
  1116. 800083a: d812 bhi.n 8000862 <HAL_GPIO_Init+0x17a>
  1117. 800083c: f8df 9078 ldr.w r9, [pc, #120] ; 80008b8 <HAL_GPIO_Init+0x1d0>
  1118. 8000840: 454d cmp r5, r9
  1119. 8000842: d004 beq.n 800084e <HAL_GPIO_Init+0x166>
  1120. 8000844: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1121. 8000848: 454d cmp r5, r9
  1122. 800084a: f47f af72 bne.w 8000732 <HAL_GPIO_Init+0x4a>
  1123. if (GPIO_Init->Pull == GPIO_NOPULL)
  1124. 800084e: 688a ldr r2, [r1, #8]
  1125. 8000850: b1e2 cbz r2, 800088c <HAL_GPIO_Init+0x1a4>
  1126. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1127. 8000852: 2a01 cmp r2, #1
  1128. GPIOx->BSRR = ioposition;
  1129. 8000854: bf0c ite eq
  1130. 8000856: f8c0 8010 streq.w r8, [r0, #16]
  1131. GPIOx->BRR = ioposition;
  1132. 800085a: f8c0 8014 strne.w r8, [r0, #20]
  1133. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1134. 800085e: 2208 movs r2, #8
  1135. 8000860: e767 b.n 8000732 <HAL_GPIO_Init+0x4a>
  1136. switch (GPIO_Init->Mode)
  1137. 8000862: f8df 9058 ldr.w r9, [pc, #88] ; 80008bc <HAL_GPIO_Init+0x1d4>
  1138. 8000866: 454d cmp r5, r9
  1139. 8000868: d0f1 beq.n 800084e <HAL_GPIO_Init+0x166>
  1140. 800086a: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1141. 800086e: 454d cmp r5, r9
  1142. 8000870: d0ed beq.n 800084e <HAL_GPIO_Init+0x166>
  1143. 8000872: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1144. 8000876: e7e7 b.n 8000848 <HAL_GPIO_Init+0x160>
  1145. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1146. 8000878: 2200 movs r2, #0
  1147. 800087a: e75a b.n 8000732 <HAL_GPIO_Init+0x4a>
  1148. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1149. 800087c: 68ca ldr r2, [r1, #12]
  1150. break;
  1151. 800087e: e758 b.n 8000732 <HAL_GPIO_Init+0x4a>
  1152. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1153. 8000880: 68ca ldr r2, [r1, #12]
  1154. 8000882: 3208 adds r2, #8
  1155. break;
  1156. 8000884: e755 b.n 8000732 <HAL_GPIO_Init+0x4a>
  1157. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1158. 8000886: 68ca ldr r2, [r1, #12]
  1159. 8000888: 320c adds r2, #12
  1160. break;
  1161. 800088a: e752 b.n 8000732 <HAL_GPIO_Init+0x4a>
  1162. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1163. 800088c: 2204 movs r2, #4
  1164. 800088e: e750 b.n 8000732 <HAL_GPIO_Init+0x4a>
  1165. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1166. 8000890: 2500 movs r5, #0
  1167. 8000892: e79f b.n 80007d4 <HAL_GPIO_Init+0xec>
  1168. 8000894: 2501 movs r5, #1
  1169. 8000896: e79d b.n 80007d4 <HAL_GPIO_Init+0xec>
  1170. 8000898: 2502 movs r5, #2
  1171. 800089a: e79b b.n 80007d4 <HAL_GPIO_Init+0xec>
  1172. 800089c: 2503 movs r5, #3
  1173. 800089e: e799 b.n 80007d4 <HAL_GPIO_Init+0xec>
  1174. 80008a0: 2504 movs r5, #4
  1175. 80008a2: e797 b.n 80007d4 <HAL_GPIO_Init+0xec>
  1176. 80008a4: 40021000 .word 0x40021000
  1177. 80008a8: 40010400 .word 0x40010400
  1178. 80008ac: 40010800 .word 0x40010800
  1179. 80008b0: 40011c00 .word 0x40011c00
  1180. 80008b4: 10210000 .word 0x10210000
  1181. 80008b8: 10110000 .word 0x10110000
  1182. 80008bc: 10310000 .word 0x10310000
  1183. 080008c0 <HAL_GPIO_WritePin>:
  1184. {
  1185. /* Check the parameters */
  1186. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1187. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1188. if (PinState != GPIO_PIN_RESET)
  1189. 80008c0: b10a cbz r2, 80008c6 <HAL_GPIO_WritePin+0x6>
  1190. {
  1191. GPIOx->BSRR = GPIO_Pin;
  1192. }
  1193. else
  1194. {
  1195. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1196. 80008c2: 6101 str r1, [r0, #16]
  1197. 80008c4: 4770 bx lr
  1198. 80008c6: 0409 lsls r1, r1, #16
  1199. 80008c8: e7fb b.n 80008c2 <HAL_GPIO_WritePin+0x2>
  1200. 080008ca <HAL_GPIO_TogglePin>:
  1201. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1202. {
  1203. /* Check the parameters */
  1204. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1205. GPIOx->ODR ^= GPIO_Pin;
  1206. 80008ca: 68c3 ldr r3, [r0, #12]
  1207. 80008cc: 4059 eors r1, r3
  1208. 80008ce: 60c1 str r1, [r0, #12]
  1209. 80008d0: 4770 bx lr
  1210. ...
  1211. 080008d4 <HAL_RCC_OscConfig>:
  1212. /* Check the parameters */
  1213. assert_param(RCC_OscInitStruct != NULL);
  1214. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1215. /*------------------------------- HSE Configuration ------------------------*/
  1216. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1217. 80008d4: 6803 ldr r3, [r0, #0]
  1218. {
  1219. 80008d6: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1220. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1221. 80008da: 07db lsls r3, r3, #31
  1222. {
  1223. 80008dc: 4605 mov r5, r0
  1224. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1225. 80008de: d410 bmi.n 8000902 <HAL_RCC_OscConfig+0x2e>
  1226. }
  1227. }
  1228. }
  1229. }
  1230. /*----------------------------- HSI Configuration --------------------------*/
  1231. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1232. 80008e0: 682b ldr r3, [r5, #0]
  1233. 80008e2: 079f lsls r7, r3, #30
  1234. 80008e4: d45e bmi.n 80009a4 <HAL_RCC_OscConfig+0xd0>
  1235. }
  1236. }
  1237. }
  1238. }
  1239. /*------------------------------ LSI Configuration -------------------------*/
  1240. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1241. 80008e6: 682b ldr r3, [r5, #0]
  1242. 80008e8: 0719 lsls r1, r3, #28
  1243. 80008ea: f100 8095 bmi.w 8000a18 <HAL_RCC_OscConfig+0x144>
  1244. }
  1245. }
  1246. }
  1247. }
  1248. /*------------------------------ LSE Configuration -------------------------*/
  1249. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1250. 80008ee: 682b ldr r3, [r5, #0]
  1251. 80008f0: 075a lsls r2, r3, #29
  1252. 80008f2: f100 80bf bmi.w 8000a74 <HAL_RCC_OscConfig+0x1a0>
  1253. #endif /* RCC_CR_PLL2ON */
  1254. /*-------------------------------- PLL Configuration -----------------------*/
  1255. /* Check the parameters */
  1256. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1257. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1258. 80008f6: 69ea ldr r2, [r5, #28]
  1259. 80008f8: 2a00 cmp r2, #0
  1260. 80008fa: f040 812d bne.w 8000b58 <HAL_RCC_OscConfig+0x284>
  1261. {
  1262. return HAL_ERROR;
  1263. }
  1264. }
  1265. return HAL_OK;
  1266. 80008fe: 2000 movs r0, #0
  1267. 8000900: e014 b.n 800092c <HAL_RCC_OscConfig+0x58>
  1268. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1269. 8000902: 4c90 ldr r4, [pc, #576] ; (8000b44 <HAL_RCC_OscConfig+0x270>)
  1270. 8000904: 6863 ldr r3, [r4, #4]
  1271. 8000906: f003 030c and.w r3, r3, #12
  1272. 800090a: 2b04 cmp r3, #4
  1273. 800090c: d007 beq.n 800091e <HAL_RCC_OscConfig+0x4a>
  1274. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1275. 800090e: 6863 ldr r3, [r4, #4]
  1276. 8000910: f003 030c and.w r3, r3, #12
  1277. 8000914: 2b08 cmp r3, #8
  1278. 8000916: d10c bne.n 8000932 <HAL_RCC_OscConfig+0x5e>
  1279. 8000918: 6863 ldr r3, [r4, #4]
  1280. 800091a: 03de lsls r6, r3, #15
  1281. 800091c: d509 bpl.n 8000932 <HAL_RCC_OscConfig+0x5e>
  1282. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1283. 800091e: 6823 ldr r3, [r4, #0]
  1284. 8000920: 039c lsls r4, r3, #14
  1285. 8000922: d5dd bpl.n 80008e0 <HAL_RCC_OscConfig+0xc>
  1286. 8000924: 686b ldr r3, [r5, #4]
  1287. 8000926: 2b00 cmp r3, #0
  1288. 8000928: d1da bne.n 80008e0 <HAL_RCC_OscConfig+0xc>
  1289. return HAL_ERROR;
  1290. 800092a: 2001 movs r0, #1
  1291. }
  1292. 800092c: b002 add sp, #8
  1293. 800092e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1294. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1295. 8000932: 686b ldr r3, [r5, #4]
  1296. 8000934: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1297. 8000938: d110 bne.n 800095c <HAL_RCC_OscConfig+0x88>
  1298. 800093a: 6823 ldr r3, [r4, #0]
  1299. 800093c: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1300. 8000940: 6023 str r3, [r4, #0]
  1301. tickstart = HAL_GetTick();
  1302. 8000942: f7ff fcbd bl 80002c0 <HAL_GetTick>
  1303. 8000946: 4606 mov r6, r0
  1304. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1305. 8000948: 6823 ldr r3, [r4, #0]
  1306. 800094a: 0398 lsls r0, r3, #14
  1307. 800094c: d4c8 bmi.n 80008e0 <HAL_RCC_OscConfig+0xc>
  1308. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1309. 800094e: f7ff fcb7 bl 80002c0 <HAL_GetTick>
  1310. 8000952: 1b80 subs r0, r0, r6
  1311. 8000954: 2864 cmp r0, #100 ; 0x64
  1312. 8000956: d9f7 bls.n 8000948 <HAL_RCC_OscConfig+0x74>
  1313. return HAL_TIMEOUT;
  1314. 8000958: 2003 movs r0, #3
  1315. 800095a: e7e7 b.n 800092c <HAL_RCC_OscConfig+0x58>
  1316. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1317. 800095c: b99b cbnz r3, 8000986 <HAL_RCC_OscConfig+0xb2>
  1318. 800095e: 6823 ldr r3, [r4, #0]
  1319. 8000960: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1320. 8000964: 6023 str r3, [r4, #0]
  1321. 8000966: 6823 ldr r3, [r4, #0]
  1322. 8000968: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1323. 800096c: 6023 str r3, [r4, #0]
  1324. tickstart = HAL_GetTick();
  1325. 800096e: f7ff fca7 bl 80002c0 <HAL_GetTick>
  1326. 8000972: 4606 mov r6, r0
  1327. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1328. 8000974: 6823 ldr r3, [r4, #0]
  1329. 8000976: 0399 lsls r1, r3, #14
  1330. 8000978: d5b2 bpl.n 80008e0 <HAL_RCC_OscConfig+0xc>
  1331. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1332. 800097a: f7ff fca1 bl 80002c0 <HAL_GetTick>
  1333. 800097e: 1b80 subs r0, r0, r6
  1334. 8000980: 2864 cmp r0, #100 ; 0x64
  1335. 8000982: d9f7 bls.n 8000974 <HAL_RCC_OscConfig+0xa0>
  1336. 8000984: e7e8 b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1337. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1338. 8000986: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1339. 800098a: 6823 ldr r3, [r4, #0]
  1340. 800098c: d103 bne.n 8000996 <HAL_RCC_OscConfig+0xc2>
  1341. 800098e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1342. 8000992: 6023 str r3, [r4, #0]
  1343. 8000994: e7d1 b.n 800093a <HAL_RCC_OscConfig+0x66>
  1344. 8000996: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1345. 800099a: 6023 str r3, [r4, #0]
  1346. 800099c: 6823 ldr r3, [r4, #0]
  1347. 800099e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1348. 80009a2: e7cd b.n 8000940 <HAL_RCC_OscConfig+0x6c>
  1349. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1350. 80009a4: 4c67 ldr r4, [pc, #412] ; (8000b44 <HAL_RCC_OscConfig+0x270>)
  1351. 80009a6: 6863 ldr r3, [r4, #4]
  1352. 80009a8: f013 0f0c tst.w r3, #12
  1353. 80009ac: d007 beq.n 80009be <HAL_RCC_OscConfig+0xea>
  1354. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1355. 80009ae: 6863 ldr r3, [r4, #4]
  1356. 80009b0: f003 030c and.w r3, r3, #12
  1357. 80009b4: 2b08 cmp r3, #8
  1358. 80009b6: d110 bne.n 80009da <HAL_RCC_OscConfig+0x106>
  1359. 80009b8: 6863 ldr r3, [r4, #4]
  1360. 80009ba: 03da lsls r2, r3, #15
  1361. 80009bc: d40d bmi.n 80009da <HAL_RCC_OscConfig+0x106>
  1362. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1363. 80009be: 6823 ldr r3, [r4, #0]
  1364. 80009c0: 079b lsls r3, r3, #30
  1365. 80009c2: d502 bpl.n 80009ca <HAL_RCC_OscConfig+0xf6>
  1366. 80009c4: 692b ldr r3, [r5, #16]
  1367. 80009c6: 2b01 cmp r3, #1
  1368. 80009c8: d1af bne.n 800092a <HAL_RCC_OscConfig+0x56>
  1369. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1370. 80009ca: 6823 ldr r3, [r4, #0]
  1371. 80009cc: 696a ldr r2, [r5, #20]
  1372. 80009ce: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1373. 80009d2: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1374. 80009d6: 6023 str r3, [r4, #0]
  1375. 80009d8: e785 b.n 80008e6 <HAL_RCC_OscConfig+0x12>
  1376. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1377. 80009da: 692a ldr r2, [r5, #16]
  1378. 80009dc: 4b5a ldr r3, [pc, #360] ; (8000b48 <HAL_RCC_OscConfig+0x274>)
  1379. 80009de: b16a cbz r2, 80009fc <HAL_RCC_OscConfig+0x128>
  1380. __HAL_RCC_HSI_ENABLE();
  1381. 80009e0: 2201 movs r2, #1
  1382. 80009e2: 601a str r2, [r3, #0]
  1383. tickstart = HAL_GetTick();
  1384. 80009e4: f7ff fc6c bl 80002c0 <HAL_GetTick>
  1385. 80009e8: 4606 mov r6, r0
  1386. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1387. 80009ea: 6823 ldr r3, [r4, #0]
  1388. 80009ec: 079f lsls r7, r3, #30
  1389. 80009ee: d4ec bmi.n 80009ca <HAL_RCC_OscConfig+0xf6>
  1390. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1391. 80009f0: f7ff fc66 bl 80002c0 <HAL_GetTick>
  1392. 80009f4: 1b80 subs r0, r0, r6
  1393. 80009f6: 2802 cmp r0, #2
  1394. 80009f8: d9f7 bls.n 80009ea <HAL_RCC_OscConfig+0x116>
  1395. 80009fa: e7ad b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1396. __HAL_RCC_HSI_DISABLE();
  1397. 80009fc: 601a str r2, [r3, #0]
  1398. tickstart = HAL_GetTick();
  1399. 80009fe: f7ff fc5f bl 80002c0 <HAL_GetTick>
  1400. 8000a02: 4606 mov r6, r0
  1401. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1402. 8000a04: 6823 ldr r3, [r4, #0]
  1403. 8000a06: 0798 lsls r0, r3, #30
  1404. 8000a08: f57f af6d bpl.w 80008e6 <HAL_RCC_OscConfig+0x12>
  1405. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1406. 8000a0c: f7ff fc58 bl 80002c0 <HAL_GetTick>
  1407. 8000a10: 1b80 subs r0, r0, r6
  1408. 8000a12: 2802 cmp r0, #2
  1409. 8000a14: d9f6 bls.n 8000a04 <HAL_RCC_OscConfig+0x130>
  1410. 8000a16: e79f b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1411. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1412. 8000a18: 69aa ldr r2, [r5, #24]
  1413. 8000a1a: 4c4a ldr r4, [pc, #296] ; (8000b44 <HAL_RCC_OscConfig+0x270>)
  1414. 8000a1c: 4b4b ldr r3, [pc, #300] ; (8000b4c <HAL_RCC_OscConfig+0x278>)
  1415. 8000a1e: b1da cbz r2, 8000a58 <HAL_RCC_OscConfig+0x184>
  1416. __HAL_RCC_LSI_ENABLE();
  1417. 8000a20: 2201 movs r2, #1
  1418. 8000a22: 601a str r2, [r3, #0]
  1419. tickstart = HAL_GetTick();
  1420. 8000a24: f7ff fc4c bl 80002c0 <HAL_GetTick>
  1421. 8000a28: 4606 mov r6, r0
  1422. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1423. 8000a2a: 6a63 ldr r3, [r4, #36] ; 0x24
  1424. 8000a2c: 079b lsls r3, r3, #30
  1425. 8000a2e: d50d bpl.n 8000a4c <HAL_RCC_OscConfig+0x178>
  1426. * @param mdelay: specifies the delay time length, in milliseconds.
  1427. * @retval None
  1428. */
  1429. static void RCC_Delay(uint32_t mdelay)
  1430. {
  1431. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1432. 8000a30: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1433. 8000a34: 4b46 ldr r3, [pc, #280] ; (8000b50 <HAL_RCC_OscConfig+0x27c>)
  1434. 8000a36: 681b ldr r3, [r3, #0]
  1435. 8000a38: fbb3 f3f2 udiv r3, r3, r2
  1436. 8000a3c: 9301 str r3, [sp, #4]
  1437. \brief No Operation
  1438. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  1439. */
  1440. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  1441. {
  1442. __ASM volatile ("nop");
  1443. 8000a3e: bf00 nop
  1444. do
  1445. {
  1446. __NOP();
  1447. }
  1448. while (Delay --);
  1449. 8000a40: 9b01 ldr r3, [sp, #4]
  1450. 8000a42: 1e5a subs r2, r3, #1
  1451. 8000a44: 9201 str r2, [sp, #4]
  1452. 8000a46: 2b00 cmp r3, #0
  1453. 8000a48: d1f9 bne.n 8000a3e <HAL_RCC_OscConfig+0x16a>
  1454. 8000a4a: e750 b.n 80008ee <HAL_RCC_OscConfig+0x1a>
  1455. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1456. 8000a4c: f7ff fc38 bl 80002c0 <HAL_GetTick>
  1457. 8000a50: 1b80 subs r0, r0, r6
  1458. 8000a52: 2802 cmp r0, #2
  1459. 8000a54: d9e9 bls.n 8000a2a <HAL_RCC_OscConfig+0x156>
  1460. 8000a56: e77f b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1461. __HAL_RCC_LSI_DISABLE();
  1462. 8000a58: 601a str r2, [r3, #0]
  1463. tickstart = HAL_GetTick();
  1464. 8000a5a: f7ff fc31 bl 80002c0 <HAL_GetTick>
  1465. 8000a5e: 4606 mov r6, r0
  1466. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  1467. 8000a60: 6a63 ldr r3, [r4, #36] ; 0x24
  1468. 8000a62: 079f lsls r7, r3, #30
  1469. 8000a64: f57f af43 bpl.w 80008ee <HAL_RCC_OscConfig+0x1a>
  1470. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1471. 8000a68: f7ff fc2a bl 80002c0 <HAL_GetTick>
  1472. 8000a6c: 1b80 subs r0, r0, r6
  1473. 8000a6e: 2802 cmp r0, #2
  1474. 8000a70: d9f6 bls.n 8000a60 <HAL_RCC_OscConfig+0x18c>
  1475. 8000a72: e771 b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1476. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  1477. 8000a74: 4c33 ldr r4, [pc, #204] ; (8000b44 <HAL_RCC_OscConfig+0x270>)
  1478. 8000a76: 69e3 ldr r3, [r4, #28]
  1479. 8000a78: 00d8 lsls r0, r3, #3
  1480. 8000a7a: d424 bmi.n 8000ac6 <HAL_RCC_OscConfig+0x1f2>
  1481. pwrclkchanged = SET;
  1482. 8000a7c: 2701 movs r7, #1
  1483. __HAL_RCC_PWR_CLK_ENABLE();
  1484. 8000a7e: 69e3 ldr r3, [r4, #28]
  1485. 8000a80: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  1486. 8000a84: 61e3 str r3, [r4, #28]
  1487. 8000a86: 69e3 ldr r3, [r4, #28]
  1488. 8000a88: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  1489. 8000a8c: 9300 str r3, [sp, #0]
  1490. 8000a8e: 9b00 ldr r3, [sp, #0]
  1491. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1492. 8000a90: 4e30 ldr r6, [pc, #192] ; (8000b54 <HAL_RCC_OscConfig+0x280>)
  1493. 8000a92: 6833 ldr r3, [r6, #0]
  1494. 8000a94: 05d9 lsls r1, r3, #23
  1495. 8000a96: d518 bpl.n 8000aca <HAL_RCC_OscConfig+0x1f6>
  1496. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1497. 8000a98: 68eb ldr r3, [r5, #12]
  1498. 8000a9a: 2b01 cmp r3, #1
  1499. 8000a9c: d126 bne.n 8000aec <HAL_RCC_OscConfig+0x218>
  1500. 8000a9e: 6a23 ldr r3, [r4, #32]
  1501. 8000aa0: f043 0301 orr.w r3, r3, #1
  1502. 8000aa4: 6223 str r3, [r4, #32]
  1503. tickstart = HAL_GetTick();
  1504. 8000aa6: f7ff fc0b bl 80002c0 <HAL_GetTick>
  1505. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1506. 8000aaa: f241 3688 movw r6, #5000 ; 0x1388
  1507. tickstart = HAL_GetTick();
  1508. 8000aae: 4680 mov r8, r0
  1509. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  1510. 8000ab0: 6a23 ldr r3, [r4, #32]
  1511. 8000ab2: 079b lsls r3, r3, #30
  1512. 8000ab4: d53f bpl.n 8000b36 <HAL_RCC_OscConfig+0x262>
  1513. if(pwrclkchanged == SET)
  1514. 8000ab6: 2f00 cmp r7, #0
  1515. 8000ab8: f43f af1d beq.w 80008f6 <HAL_RCC_OscConfig+0x22>
  1516. __HAL_RCC_PWR_CLK_DISABLE();
  1517. 8000abc: 69e3 ldr r3, [r4, #28]
  1518. 8000abe: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  1519. 8000ac2: 61e3 str r3, [r4, #28]
  1520. 8000ac4: e717 b.n 80008f6 <HAL_RCC_OscConfig+0x22>
  1521. FlagStatus pwrclkchanged = RESET;
  1522. 8000ac6: 2700 movs r7, #0
  1523. 8000ac8: e7e2 b.n 8000a90 <HAL_RCC_OscConfig+0x1bc>
  1524. SET_BIT(PWR->CR, PWR_CR_DBP);
  1525. 8000aca: 6833 ldr r3, [r6, #0]
  1526. 8000acc: f443 7380 orr.w r3, r3, #256 ; 0x100
  1527. 8000ad0: 6033 str r3, [r6, #0]
  1528. tickstart = HAL_GetTick();
  1529. 8000ad2: f7ff fbf5 bl 80002c0 <HAL_GetTick>
  1530. 8000ad6: 4680 mov r8, r0
  1531. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1532. 8000ad8: 6833 ldr r3, [r6, #0]
  1533. 8000ada: 05da lsls r2, r3, #23
  1534. 8000adc: d4dc bmi.n 8000a98 <HAL_RCC_OscConfig+0x1c4>
  1535. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  1536. 8000ade: f7ff fbef bl 80002c0 <HAL_GetTick>
  1537. 8000ae2: eba0 0008 sub.w r0, r0, r8
  1538. 8000ae6: 2864 cmp r0, #100 ; 0x64
  1539. 8000ae8: d9f6 bls.n 8000ad8 <HAL_RCC_OscConfig+0x204>
  1540. 8000aea: e735 b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1541. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1542. 8000aec: b9ab cbnz r3, 8000b1a <HAL_RCC_OscConfig+0x246>
  1543. 8000aee: 6a23 ldr r3, [r4, #32]
  1544. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1545. 8000af0: f241 3888 movw r8, #5000 ; 0x1388
  1546. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1547. 8000af4: f023 0301 bic.w r3, r3, #1
  1548. 8000af8: 6223 str r3, [r4, #32]
  1549. 8000afa: 6a23 ldr r3, [r4, #32]
  1550. 8000afc: f023 0304 bic.w r3, r3, #4
  1551. 8000b00: 6223 str r3, [r4, #32]
  1552. tickstart = HAL_GetTick();
  1553. 8000b02: f7ff fbdd bl 80002c0 <HAL_GetTick>
  1554. 8000b06: 4606 mov r6, r0
  1555. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  1556. 8000b08: 6a23 ldr r3, [r4, #32]
  1557. 8000b0a: 0798 lsls r0, r3, #30
  1558. 8000b0c: d5d3 bpl.n 8000ab6 <HAL_RCC_OscConfig+0x1e2>
  1559. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1560. 8000b0e: f7ff fbd7 bl 80002c0 <HAL_GetTick>
  1561. 8000b12: 1b80 subs r0, r0, r6
  1562. 8000b14: 4540 cmp r0, r8
  1563. 8000b16: d9f7 bls.n 8000b08 <HAL_RCC_OscConfig+0x234>
  1564. 8000b18: e71e b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1565. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1566. 8000b1a: 2b05 cmp r3, #5
  1567. 8000b1c: 6a23 ldr r3, [r4, #32]
  1568. 8000b1e: d103 bne.n 8000b28 <HAL_RCC_OscConfig+0x254>
  1569. 8000b20: f043 0304 orr.w r3, r3, #4
  1570. 8000b24: 6223 str r3, [r4, #32]
  1571. 8000b26: e7ba b.n 8000a9e <HAL_RCC_OscConfig+0x1ca>
  1572. 8000b28: f023 0301 bic.w r3, r3, #1
  1573. 8000b2c: 6223 str r3, [r4, #32]
  1574. 8000b2e: 6a23 ldr r3, [r4, #32]
  1575. 8000b30: f023 0304 bic.w r3, r3, #4
  1576. 8000b34: e7b6 b.n 8000aa4 <HAL_RCC_OscConfig+0x1d0>
  1577. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1578. 8000b36: f7ff fbc3 bl 80002c0 <HAL_GetTick>
  1579. 8000b3a: eba0 0008 sub.w r0, r0, r8
  1580. 8000b3e: 42b0 cmp r0, r6
  1581. 8000b40: d9b6 bls.n 8000ab0 <HAL_RCC_OscConfig+0x1dc>
  1582. 8000b42: e709 b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1583. 8000b44: 40021000 .word 0x40021000
  1584. 8000b48: 42420000 .word 0x42420000
  1585. 8000b4c: 42420480 .word 0x42420480
  1586. 8000b50: 2000000c .word 0x2000000c
  1587. 8000b54: 40007000 .word 0x40007000
  1588. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1589. 8000b58: 4c22 ldr r4, [pc, #136] ; (8000be4 <HAL_RCC_OscConfig+0x310>)
  1590. 8000b5a: 6863 ldr r3, [r4, #4]
  1591. 8000b5c: f003 030c and.w r3, r3, #12
  1592. 8000b60: 2b08 cmp r3, #8
  1593. 8000b62: f43f aee2 beq.w 800092a <HAL_RCC_OscConfig+0x56>
  1594. 8000b66: 2300 movs r3, #0
  1595. 8000b68: 4e1f ldr r6, [pc, #124] ; (8000be8 <HAL_RCC_OscConfig+0x314>)
  1596. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1597. 8000b6a: 2a02 cmp r2, #2
  1598. __HAL_RCC_PLL_DISABLE();
  1599. 8000b6c: 6033 str r3, [r6, #0]
  1600. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1601. 8000b6e: d12b bne.n 8000bc8 <HAL_RCC_OscConfig+0x2f4>
  1602. tickstart = HAL_GetTick();
  1603. 8000b70: f7ff fba6 bl 80002c0 <HAL_GetTick>
  1604. 8000b74: 4607 mov r7, r0
  1605. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1606. 8000b76: 6823 ldr r3, [r4, #0]
  1607. 8000b78: 0199 lsls r1, r3, #6
  1608. 8000b7a: d41f bmi.n 8000bbc <HAL_RCC_OscConfig+0x2e8>
  1609. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  1610. 8000b7c: 6a2b ldr r3, [r5, #32]
  1611. 8000b7e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1612. 8000b82: d105 bne.n 8000b90 <HAL_RCC_OscConfig+0x2bc>
  1613. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  1614. 8000b84: 6862 ldr r2, [r4, #4]
  1615. 8000b86: 68a9 ldr r1, [r5, #8]
  1616. 8000b88: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  1617. 8000b8c: 430a orrs r2, r1
  1618. 8000b8e: 6062 str r2, [r4, #4]
  1619. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  1620. 8000b90: 6a69 ldr r1, [r5, #36] ; 0x24
  1621. 8000b92: 6862 ldr r2, [r4, #4]
  1622. 8000b94: 430b orrs r3, r1
  1623. 8000b96: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  1624. 8000b9a: 4313 orrs r3, r2
  1625. 8000b9c: 6063 str r3, [r4, #4]
  1626. __HAL_RCC_PLL_ENABLE();
  1627. 8000b9e: 2301 movs r3, #1
  1628. 8000ba0: 6033 str r3, [r6, #0]
  1629. tickstart = HAL_GetTick();
  1630. 8000ba2: f7ff fb8d bl 80002c0 <HAL_GetTick>
  1631. 8000ba6: 4605 mov r5, r0
  1632. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  1633. 8000ba8: 6823 ldr r3, [r4, #0]
  1634. 8000baa: 019a lsls r2, r3, #6
  1635. 8000bac: f53f aea7 bmi.w 80008fe <HAL_RCC_OscConfig+0x2a>
  1636. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  1637. 8000bb0: f7ff fb86 bl 80002c0 <HAL_GetTick>
  1638. 8000bb4: 1b40 subs r0, r0, r5
  1639. 8000bb6: 2802 cmp r0, #2
  1640. 8000bb8: d9f6 bls.n 8000ba8 <HAL_RCC_OscConfig+0x2d4>
  1641. 8000bba: e6cd b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1642. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  1643. 8000bbc: f7ff fb80 bl 80002c0 <HAL_GetTick>
  1644. 8000bc0: 1bc0 subs r0, r0, r7
  1645. 8000bc2: 2802 cmp r0, #2
  1646. 8000bc4: d9d7 bls.n 8000b76 <HAL_RCC_OscConfig+0x2a2>
  1647. 8000bc6: e6c7 b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1648. tickstart = HAL_GetTick();
  1649. 8000bc8: f7ff fb7a bl 80002c0 <HAL_GetTick>
  1650. 8000bcc: 4605 mov r5, r0
  1651. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1652. 8000bce: 6823 ldr r3, [r4, #0]
  1653. 8000bd0: 019b lsls r3, r3, #6
  1654. 8000bd2: f57f ae94 bpl.w 80008fe <HAL_RCC_OscConfig+0x2a>
  1655. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  1656. 8000bd6: f7ff fb73 bl 80002c0 <HAL_GetTick>
  1657. 8000bda: 1b40 subs r0, r0, r5
  1658. 8000bdc: 2802 cmp r0, #2
  1659. 8000bde: d9f6 bls.n 8000bce <HAL_RCC_OscConfig+0x2fa>
  1660. 8000be0: e6ba b.n 8000958 <HAL_RCC_OscConfig+0x84>
  1661. 8000be2: bf00 nop
  1662. 8000be4: 40021000 .word 0x40021000
  1663. 8000be8: 42420060 .word 0x42420060
  1664. 08000bec <HAL_RCC_GetSysClockFreq>:
  1665. {
  1666. 8000bec: b530 push {r4, r5, lr}
  1667. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  1668. 8000bee: 4b19 ldr r3, [pc, #100] ; (8000c54 <HAL_RCC_GetSysClockFreq+0x68>)
  1669. {
  1670. 8000bf0: b087 sub sp, #28
  1671. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  1672. 8000bf2: ac02 add r4, sp, #8
  1673. 8000bf4: f103 0510 add.w r5, r3, #16
  1674. 8000bf8: 4622 mov r2, r4
  1675. 8000bfa: 6818 ldr r0, [r3, #0]
  1676. 8000bfc: 6859 ldr r1, [r3, #4]
  1677. 8000bfe: 3308 adds r3, #8
  1678. 8000c00: c203 stmia r2!, {r0, r1}
  1679. 8000c02: 42ab cmp r3, r5
  1680. 8000c04: 4614 mov r4, r2
  1681. 8000c06: d1f7 bne.n 8000bf8 <HAL_RCC_GetSysClockFreq+0xc>
  1682. const uint8_t aPredivFactorTable[2] = {1, 2};
  1683. 8000c08: 2301 movs r3, #1
  1684. 8000c0a: f88d 3004 strb.w r3, [sp, #4]
  1685. 8000c0e: 2302 movs r3, #2
  1686. tmpreg = RCC->CFGR;
  1687. 8000c10: 4911 ldr r1, [pc, #68] ; (8000c58 <HAL_RCC_GetSysClockFreq+0x6c>)
  1688. const uint8_t aPredivFactorTable[2] = {1, 2};
  1689. 8000c12: f88d 3005 strb.w r3, [sp, #5]
  1690. tmpreg = RCC->CFGR;
  1691. 8000c16: 684b ldr r3, [r1, #4]
  1692. switch (tmpreg & RCC_CFGR_SWS)
  1693. 8000c18: f003 020c and.w r2, r3, #12
  1694. 8000c1c: 2a08 cmp r2, #8
  1695. 8000c1e: d117 bne.n 8000c50 <HAL_RCC_GetSysClockFreq+0x64>
  1696. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  1697. 8000c20: f3c3 4283 ubfx r2, r3, #18, #4
  1698. 8000c24: a806 add r0, sp, #24
  1699. 8000c26: 4402 add r2, r0
  1700. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  1701. 8000c28: 03db lsls r3, r3, #15
  1702. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  1703. 8000c2a: f812 2c10 ldrb.w r2, [r2, #-16]
  1704. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  1705. 8000c2e: d50c bpl.n 8000c4a <HAL_RCC_GetSysClockFreq+0x5e>
  1706. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  1707. 8000c30: 684b ldr r3, [r1, #4]
  1708. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  1709. 8000c32: 480a ldr r0, [pc, #40] ; (8000c5c <HAL_RCC_GetSysClockFreq+0x70>)
  1710. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  1711. 8000c34: f3c3 4340 ubfx r3, r3, #17, #1
  1712. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  1713. 8000c38: 4350 muls r0, r2
  1714. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  1715. 8000c3a: aa06 add r2, sp, #24
  1716. 8000c3c: 4413 add r3, r2
  1717. 8000c3e: f813 3c14 ldrb.w r3, [r3, #-20]
  1718. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  1719. 8000c42: fbb0 f0f3 udiv r0, r0, r3
  1720. }
  1721. 8000c46: b007 add sp, #28
  1722. 8000c48: bd30 pop {r4, r5, pc}
  1723. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  1724. 8000c4a: 4805 ldr r0, [pc, #20] ; (8000c60 <HAL_RCC_GetSysClockFreq+0x74>)
  1725. 8000c4c: 4350 muls r0, r2
  1726. 8000c4e: e7fa b.n 8000c46 <HAL_RCC_GetSysClockFreq+0x5a>
  1727. sysclockfreq = HSE_VALUE;
  1728. 8000c50: 4802 ldr r0, [pc, #8] ; (8000c5c <HAL_RCC_GetSysClockFreq+0x70>)
  1729. return sysclockfreq;
  1730. 8000c52: e7f8 b.n 8000c46 <HAL_RCC_GetSysClockFreq+0x5a>
  1731. 8000c54: 08002dc8 .word 0x08002dc8
  1732. 8000c58: 40021000 .word 0x40021000
  1733. 8000c5c: 007a1200 .word 0x007a1200
  1734. 8000c60: 003d0900 .word 0x003d0900
  1735. 08000c64 <HAL_RCC_ClockConfig>:
  1736. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1737. 8000c64: 4a54 ldr r2, [pc, #336] ; (8000db8 <HAL_RCC_ClockConfig+0x154>)
  1738. {
  1739. 8000c66: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1740. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1741. 8000c6a: 6813 ldr r3, [r2, #0]
  1742. {
  1743. 8000c6c: 4605 mov r5, r0
  1744. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1745. 8000c6e: f003 0307 and.w r3, r3, #7
  1746. 8000c72: 428b cmp r3, r1
  1747. {
  1748. 8000c74: 460e mov r6, r1
  1749. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1750. 8000c76: d32a bcc.n 8000cce <HAL_RCC_ClockConfig+0x6a>
  1751. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  1752. 8000c78: 6829 ldr r1, [r5, #0]
  1753. 8000c7a: 078c lsls r4, r1, #30
  1754. 8000c7c: d434 bmi.n 8000ce8 <HAL_RCC_ClockConfig+0x84>
  1755. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  1756. 8000c7e: 07ca lsls r2, r1, #31
  1757. 8000c80: d447 bmi.n 8000d12 <HAL_RCC_ClockConfig+0xae>
  1758. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  1759. 8000c82: 4a4d ldr r2, [pc, #308] ; (8000db8 <HAL_RCC_ClockConfig+0x154>)
  1760. 8000c84: 6813 ldr r3, [r2, #0]
  1761. 8000c86: f003 0307 and.w r3, r3, #7
  1762. 8000c8a: 429e cmp r6, r3
  1763. 8000c8c: f0c0 8082 bcc.w 8000d94 <HAL_RCC_ClockConfig+0x130>
  1764. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  1765. 8000c90: 682a ldr r2, [r5, #0]
  1766. 8000c92: 4c4a ldr r4, [pc, #296] ; (8000dbc <HAL_RCC_ClockConfig+0x158>)
  1767. 8000c94: f012 0f04 tst.w r2, #4
  1768. 8000c98: f040 8087 bne.w 8000daa <HAL_RCC_ClockConfig+0x146>
  1769. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  1770. 8000c9c: 0713 lsls r3, r2, #28
  1771. 8000c9e: d506 bpl.n 8000cae <HAL_RCC_ClockConfig+0x4a>
  1772. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  1773. 8000ca0: 6863 ldr r3, [r4, #4]
  1774. 8000ca2: 692a ldr r2, [r5, #16]
  1775. 8000ca4: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  1776. 8000ca8: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1777. 8000cac: 6063 str r3, [r4, #4]
  1778. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  1779. 8000cae: f7ff ff9d bl 8000bec <HAL_RCC_GetSysClockFreq>
  1780. 8000cb2: 6863 ldr r3, [r4, #4]
  1781. 8000cb4: 4a42 ldr r2, [pc, #264] ; (8000dc0 <HAL_RCC_ClockConfig+0x15c>)
  1782. 8000cb6: f3c3 1303 ubfx r3, r3, #4, #4
  1783. 8000cba: 5cd3 ldrb r3, [r2, r3]
  1784. 8000cbc: 40d8 lsrs r0, r3
  1785. 8000cbe: 4b41 ldr r3, [pc, #260] ; (8000dc4 <HAL_RCC_ClockConfig+0x160>)
  1786. 8000cc0: 6018 str r0, [r3, #0]
  1787. HAL_InitTick (TICK_INT_PRIORITY);
  1788. 8000cc2: 2000 movs r0, #0
  1789. 8000cc4: f7ff faba bl 800023c <HAL_InitTick>
  1790. return HAL_OK;
  1791. 8000cc8: 2000 movs r0, #0
  1792. }
  1793. 8000cca: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1794. __HAL_FLASH_SET_LATENCY(FLatency);
  1795. 8000cce: 6813 ldr r3, [r2, #0]
  1796. 8000cd0: f023 0307 bic.w r3, r3, #7
  1797. 8000cd4: 430b orrs r3, r1
  1798. 8000cd6: 6013 str r3, [r2, #0]
  1799. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  1800. 8000cd8: 6813 ldr r3, [r2, #0]
  1801. 8000cda: f003 0307 and.w r3, r3, #7
  1802. 8000cde: 4299 cmp r1, r3
  1803. 8000ce0: d0ca beq.n 8000c78 <HAL_RCC_ClockConfig+0x14>
  1804. return HAL_ERROR;
  1805. 8000ce2: 2001 movs r0, #1
  1806. 8000ce4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1807. 8000ce8: 4b34 ldr r3, [pc, #208] ; (8000dbc <HAL_RCC_ClockConfig+0x158>)
  1808. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  1809. 8000cea: f011 0f04 tst.w r1, #4
  1810. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  1811. 8000cee: bf1e ittt ne
  1812. 8000cf0: 685a ldrne r2, [r3, #4]
  1813. 8000cf2: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  1814. 8000cf6: 605a strne r2, [r3, #4]
  1815. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  1816. 8000cf8: 0708 lsls r0, r1, #28
  1817. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  1818. 8000cfa: bf42 ittt mi
  1819. 8000cfc: 685a ldrmi r2, [r3, #4]
  1820. 8000cfe: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  1821. 8000d02: 605a strmi r2, [r3, #4]
  1822. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  1823. 8000d04: 685a ldr r2, [r3, #4]
  1824. 8000d06: 68a8 ldr r0, [r5, #8]
  1825. 8000d08: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  1826. 8000d0c: 4302 orrs r2, r0
  1827. 8000d0e: 605a str r2, [r3, #4]
  1828. 8000d10: e7b5 b.n 8000c7e <HAL_RCC_ClockConfig+0x1a>
  1829. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1830. 8000d12: 686a ldr r2, [r5, #4]
  1831. 8000d14: 4c29 ldr r4, [pc, #164] ; (8000dbc <HAL_RCC_ClockConfig+0x158>)
  1832. 8000d16: 2a01 cmp r2, #1
  1833. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1834. 8000d18: 6823 ldr r3, [r4, #0]
  1835. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1836. 8000d1a: d11c bne.n 8000d56 <HAL_RCC_ClockConfig+0xf2>
  1837. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1838. 8000d1c: f413 3f00 tst.w r3, #131072 ; 0x20000
  1839. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1840. 8000d20: d0df beq.n 8000ce2 <HAL_RCC_ClockConfig+0x7e>
  1841. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  1842. 8000d22: 6863 ldr r3, [r4, #4]
  1843. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1844. 8000d24: f241 3888 movw r8, #5000 ; 0x1388
  1845. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  1846. 8000d28: f023 0303 bic.w r3, r3, #3
  1847. 8000d2c: 4313 orrs r3, r2
  1848. 8000d2e: 6063 str r3, [r4, #4]
  1849. tickstart = HAL_GetTick();
  1850. 8000d30: f7ff fac6 bl 80002c0 <HAL_GetTick>
  1851. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1852. 8000d34: 686b ldr r3, [r5, #4]
  1853. tickstart = HAL_GetTick();
  1854. 8000d36: 4607 mov r7, r0
  1855. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1856. 8000d38: 2b01 cmp r3, #1
  1857. 8000d3a: d114 bne.n 8000d66 <HAL_RCC_ClockConfig+0x102>
  1858. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  1859. 8000d3c: 6863 ldr r3, [r4, #4]
  1860. 8000d3e: f003 030c and.w r3, r3, #12
  1861. 8000d42: 2b04 cmp r3, #4
  1862. 8000d44: d09d beq.n 8000c82 <HAL_RCC_ClockConfig+0x1e>
  1863. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1864. 8000d46: f7ff fabb bl 80002c0 <HAL_GetTick>
  1865. 8000d4a: 1bc0 subs r0, r0, r7
  1866. 8000d4c: 4540 cmp r0, r8
  1867. 8000d4e: d9f5 bls.n 8000d3c <HAL_RCC_ClockConfig+0xd8>
  1868. return HAL_TIMEOUT;
  1869. 8000d50: 2003 movs r0, #3
  1870. 8000d52: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1871. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  1872. 8000d56: 2a02 cmp r2, #2
  1873. 8000d58: d102 bne.n 8000d60 <HAL_RCC_ClockConfig+0xfc>
  1874. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  1875. 8000d5a: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  1876. 8000d5e: e7df b.n 8000d20 <HAL_RCC_ClockConfig+0xbc>
  1877. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1878. 8000d60: f013 0f02 tst.w r3, #2
  1879. 8000d64: e7dc b.n 8000d20 <HAL_RCC_ClockConfig+0xbc>
  1880. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  1881. 8000d66: 2b02 cmp r3, #2
  1882. 8000d68: d10f bne.n 8000d8a <HAL_RCC_ClockConfig+0x126>
  1883. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1884. 8000d6a: 6863 ldr r3, [r4, #4]
  1885. 8000d6c: f003 030c and.w r3, r3, #12
  1886. 8000d70: 2b08 cmp r3, #8
  1887. 8000d72: d086 beq.n 8000c82 <HAL_RCC_ClockConfig+0x1e>
  1888. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1889. 8000d74: f7ff faa4 bl 80002c0 <HAL_GetTick>
  1890. 8000d78: 1bc0 subs r0, r0, r7
  1891. 8000d7a: 4540 cmp r0, r8
  1892. 8000d7c: d9f5 bls.n 8000d6a <HAL_RCC_ClockConfig+0x106>
  1893. 8000d7e: e7e7 b.n 8000d50 <HAL_RCC_ClockConfig+0xec>
  1894. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1895. 8000d80: f7ff fa9e bl 80002c0 <HAL_GetTick>
  1896. 8000d84: 1bc0 subs r0, r0, r7
  1897. 8000d86: 4540 cmp r0, r8
  1898. 8000d88: d8e2 bhi.n 8000d50 <HAL_RCC_ClockConfig+0xec>
  1899. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  1900. 8000d8a: 6863 ldr r3, [r4, #4]
  1901. 8000d8c: f013 0f0c tst.w r3, #12
  1902. 8000d90: d1f6 bne.n 8000d80 <HAL_RCC_ClockConfig+0x11c>
  1903. 8000d92: e776 b.n 8000c82 <HAL_RCC_ClockConfig+0x1e>
  1904. __HAL_FLASH_SET_LATENCY(FLatency);
  1905. 8000d94: 6813 ldr r3, [r2, #0]
  1906. 8000d96: f023 0307 bic.w r3, r3, #7
  1907. 8000d9a: 4333 orrs r3, r6
  1908. 8000d9c: 6013 str r3, [r2, #0]
  1909. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  1910. 8000d9e: 6813 ldr r3, [r2, #0]
  1911. 8000da0: f003 0307 and.w r3, r3, #7
  1912. 8000da4: 429e cmp r6, r3
  1913. 8000da6: d19c bne.n 8000ce2 <HAL_RCC_ClockConfig+0x7e>
  1914. 8000da8: e772 b.n 8000c90 <HAL_RCC_ClockConfig+0x2c>
  1915. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  1916. 8000daa: 6863 ldr r3, [r4, #4]
  1917. 8000dac: 68e9 ldr r1, [r5, #12]
  1918. 8000dae: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  1919. 8000db2: 430b orrs r3, r1
  1920. 8000db4: 6063 str r3, [r4, #4]
  1921. 8000db6: e771 b.n 8000c9c <HAL_RCC_ClockConfig+0x38>
  1922. 8000db8: 40022000 .word 0x40022000
  1923. 8000dbc: 40021000 .word 0x40021000
  1924. 8000dc0: 08002e4b .word 0x08002e4b
  1925. 8000dc4: 2000000c .word 0x2000000c
  1926. 08000dc8 <HAL_RCC_GetPCLK1Freq>:
  1927. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  1928. 8000dc8: 4b04 ldr r3, [pc, #16] ; (8000ddc <HAL_RCC_GetPCLK1Freq+0x14>)
  1929. 8000dca: 4a05 ldr r2, [pc, #20] ; (8000de0 <HAL_RCC_GetPCLK1Freq+0x18>)
  1930. 8000dcc: 685b ldr r3, [r3, #4]
  1931. 8000dce: f3c3 2302 ubfx r3, r3, #8, #3
  1932. 8000dd2: 5cd3 ldrb r3, [r2, r3]
  1933. 8000dd4: 4a03 ldr r2, [pc, #12] ; (8000de4 <HAL_RCC_GetPCLK1Freq+0x1c>)
  1934. 8000dd6: 6810 ldr r0, [r2, #0]
  1935. }
  1936. 8000dd8: 40d8 lsrs r0, r3
  1937. 8000dda: 4770 bx lr
  1938. 8000ddc: 40021000 .word 0x40021000
  1939. 8000de0: 08002e5b .word 0x08002e5b
  1940. 8000de4: 2000000c .word 0x2000000c
  1941. 08000de8 <HAL_RCC_GetPCLK2Freq>:
  1942. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  1943. 8000de8: 4b04 ldr r3, [pc, #16] ; (8000dfc <HAL_RCC_GetPCLK2Freq+0x14>)
  1944. 8000dea: 4a05 ldr r2, [pc, #20] ; (8000e00 <HAL_RCC_GetPCLK2Freq+0x18>)
  1945. 8000dec: 685b ldr r3, [r3, #4]
  1946. 8000dee: f3c3 23c2 ubfx r3, r3, #11, #3
  1947. 8000df2: 5cd3 ldrb r3, [r2, r3]
  1948. 8000df4: 4a03 ldr r2, [pc, #12] ; (8000e04 <HAL_RCC_GetPCLK2Freq+0x1c>)
  1949. 8000df6: 6810 ldr r0, [r2, #0]
  1950. }
  1951. 8000df8: 40d8 lsrs r0, r3
  1952. 8000dfa: 4770 bx lr
  1953. 8000dfc: 40021000 .word 0x40021000
  1954. 8000e00: 08002e5b .word 0x08002e5b
  1955. 8000e04: 2000000c .word 0x2000000c
  1956. 08000e08 <HAL_TIM_Base_Start_IT>:
  1957. {
  1958. /* Check the parameters */
  1959. assert_param(IS_TIM_INSTANCE(htim->Instance));
  1960. /* Enable the TIM Update interrupt */
  1961. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  1962. 8000e08: 6803 ldr r3, [r0, #0]
  1963. /* Enable the Peripheral */
  1964. __HAL_TIM_ENABLE(htim);
  1965. /* Return function status */
  1966. return HAL_OK;
  1967. }
  1968. 8000e0a: 2000 movs r0, #0
  1969. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  1970. 8000e0c: 68da ldr r2, [r3, #12]
  1971. 8000e0e: f042 0201 orr.w r2, r2, #1
  1972. 8000e12: 60da str r2, [r3, #12]
  1973. __HAL_TIM_ENABLE(htim);
  1974. 8000e14: 681a ldr r2, [r3, #0]
  1975. 8000e16: f042 0201 orr.w r2, r2, #1
  1976. 8000e1a: 601a str r2, [r3, #0]
  1977. }
  1978. 8000e1c: 4770 bx lr
  1979. 08000e1e <HAL_TIM_OC_DelayElapsedCallback>:
  1980. 8000e1e: 4770 bx lr
  1981. 08000e20 <HAL_TIM_IC_CaptureCallback>:
  1982. 8000e20: 4770 bx lr
  1983. 08000e22 <HAL_TIM_PWM_PulseFinishedCallback>:
  1984. 8000e22: 4770 bx lr
  1985. 08000e24 <HAL_TIM_TriggerCallback>:
  1986. 8000e24: 4770 bx lr
  1987. 08000e26 <HAL_TIM_IRQHandler>:
  1988. * @retval None
  1989. */
  1990. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  1991. {
  1992. /* Capture compare 1 event */
  1993. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  1994. 8000e26: 6803 ldr r3, [r0, #0]
  1995. {
  1996. 8000e28: b510 push {r4, lr}
  1997. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  1998. 8000e2a: 691a ldr r2, [r3, #16]
  1999. {
  2000. 8000e2c: 4604 mov r4, r0
  2001. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2002. 8000e2e: 0791 lsls r1, r2, #30
  2003. 8000e30: d50e bpl.n 8000e50 <HAL_TIM_IRQHandler+0x2a>
  2004. {
  2005. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2006. 8000e32: 68da ldr r2, [r3, #12]
  2007. 8000e34: 0792 lsls r2, r2, #30
  2008. 8000e36: d50b bpl.n 8000e50 <HAL_TIM_IRQHandler+0x2a>
  2009. {
  2010. {
  2011. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2012. 8000e38: f06f 0202 mvn.w r2, #2
  2013. 8000e3c: 611a str r2, [r3, #16]
  2014. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2015. 8000e3e: 2201 movs r2, #1
  2016. /* Input capture event */
  2017. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2018. 8000e40: 699b ldr r3, [r3, #24]
  2019. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2020. 8000e42: 7702 strb r2, [r0, #28]
  2021. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2022. 8000e44: 079b lsls r3, r3, #30
  2023. 8000e46: d077 beq.n 8000f38 <HAL_TIM_IRQHandler+0x112>
  2024. {
  2025. HAL_TIM_IC_CaptureCallback(htim);
  2026. 8000e48: f7ff ffea bl 8000e20 <HAL_TIM_IC_CaptureCallback>
  2027. else
  2028. {
  2029. HAL_TIM_OC_DelayElapsedCallback(htim);
  2030. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2031. }
  2032. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2033. 8000e4c: 2300 movs r3, #0
  2034. 8000e4e: 7723 strb r3, [r4, #28]
  2035. }
  2036. }
  2037. }
  2038. /* Capture compare 2 event */
  2039. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2040. 8000e50: 6823 ldr r3, [r4, #0]
  2041. 8000e52: 691a ldr r2, [r3, #16]
  2042. 8000e54: 0750 lsls r0, r2, #29
  2043. 8000e56: d510 bpl.n 8000e7a <HAL_TIM_IRQHandler+0x54>
  2044. {
  2045. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2046. 8000e58: 68da ldr r2, [r3, #12]
  2047. 8000e5a: 0751 lsls r1, r2, #29
  2048. 8000e5c: d50d bpl.n 8000e7a <HAL_TIM_IRQHandler+0x54>
  2049. {
  2050. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2051. 8000e5e: f06f 0204 mvn.w r2, #4
  2052. 8000e62: 611a str r2, [r3, #16]
  2053. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2054. 8000e64: 2202 movs r2, #2
  2055. /* Input capture event */
  2056. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2057. 8000e66: 699b ldr r3, [r3, #24]
  2058. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2059. 8000e68: 7722 strb r2, [r4, #28]
  2060. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2061. 8000e6a: f413 7f40 tst.w r3, #768 ; 0x300
  2062. {
  2063. HAL_TIM_IC_CaptureCallback(htim);
  2064. 8000e6e: 4620 mov r0, r4
  2065. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2066. 8000e70: d068 beq.n 8000f44 <HAL_TIM_IRQHandler+0x11e>
  2067. HAL_TIM_IC_CaptureCallback(htim);
  2068. 8000e72: f7ff ffd5 bl 8000e20 <HAL_TIM_IC_CaptureCallback>
  2069. else
  2070. {
  2071. HAL_TIM_OC_DelayElapsedCallback(htim);
  2072. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2073. }
  2074. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2075. 8000e76: 2300 movs r3, #0
  2076. 8000e78: 7723 strb r3, [r4, #28]
  2077. }
  2078. }
  2079. /* Capture compare 3 event */
  2080. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2081. 8000e7a: 6823 ldr r3, [r4, #0]
  2082. 8000e7c: 691a ldr r2, [r3, #16]
  2083. 8000e7e: 0712 lsls r2, r2, #28
  2084. 8000e80: d50f bpl.n 8000ea2 <HAL_TIM_IRQHandler+0x7c>
  2085. {
  2086. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2087. 8000e82: 68da ldr r2, [r3, #12]
  2088. 8000e84: 0710 lsls r0, r2, #28
  2089. 8000e86: d50c bpl.n 8000ea2 <HAL_TIM_IRQHandler+0x7c>
  2090. {
  2091. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2092. 8000e88: f06f 0208 mvn.w r2, #8
  2093. 8000e8c: 611a str r2, [r3, #16]
  2094. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2095. 8000e8e: 2204 movs r2, #4
  2096. /* Input capture event */
  2097. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2098. 8000e90: 69db ldr r3, [r3, #28]
  2099. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2100. 8000e92: 7722 strb r2, [r4, #28]
  2101. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2102. 8000e94: 0799 lsls r1, r3, #30
  2103. {
  2104. HAL_TIM_IC_CaptureCallback(htim);
  2105. 8000e96: 4620 mov r0, r4
  2106. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2107. 8000e98: d05a beq.n 8000f50 <HAL_TIM_IRQHandler+0x12a>
  2108. HAL_TIM_IC_CaptureCallback(htim);
  2109. 8000e9a: f7ff ffc1 bl 8000e20 <HAL_TIM_IC_CaptureCallback>
  2110. else
  2111. {
  2112. HAL_TIM_OC_DelayElapsedCallback(htim);
  2113. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2114. }
  2115. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2116. 8000e9e: 2300 movs r3, #0
  2117. 8000ea0: 7723 strb r3, [r4, #28]
  2118. }
  2119. }
  2120. /* Capture compare 4 event */
  2121. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2122. 8000ea2: 6823 ldr r3, [r4, #0]
  2123. 8000ea4: 691a ldr r2, [r3, #16]
  2124. 8000ea6: 06d2 lsls r2, r2, #27
  2125. 8000ea8: d510 bpl.n 8000ecc <HAL_TIM_IRQHandler+0xa6>
  2126. {
  2127. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2128. 8000eaa: 68da ldr r2, [r3, #12]
  2129. 8000eac: 06d0 lsls r0, r2, #27
  2130. 8000eae: d50d bpl.n 8000ecc <HAL_TIM_IRQHandler+0xa6>
  2131. {
  2132. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2133. 8000eb0: f06f 0210 mvn.w r2, #16
  2134. 8000eb4: 611a str r2, [r3, #16]
  2135. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2136. 8000eb6: 2208 movs r2, #8
  2137. /* Input capture event */
  2138. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2139. 8000eb8: 69db ldr r3, [r3, #28]
  2140. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2141. 8000eba: 7722 strb r2, [r4, #28]
  2142. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2143. 8000ebc: f413 7f40 tst.w r3, #768 ; 0x300
  2144. {
  2145. HAL_TIM_IC_CaptureCallback(htim);
  2146. 8000ec0: 4620 mov r0, r4
  2147. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2148. 8000ec2: d04b beq.n 8000f5c <HAL_TIM_IRQHandler+0x136>
  2149. HAL_TIM_IC_CaptureCallback(htim);
  2150. 8000ec4: f7ff ffac bl 8000e20 <HAL_TIM_IC_CaptureCallback>
  2151. else
  2152. {
  2153. HAL_TIM_OC_DelayElapsedCallback(htim);
  2154. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2155. }
  2156. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2157. 8000ec8: 2300 movs r3, #0
  2158. 8000eca: 7723 strb r3, [r4, #28]
  2159. }
  2160. }
  2161. /* TIM Update event */
  2162. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2163. 8000ecc: 6823 ldr r3, [r4, #0]
  2164. 8000ece: 691a ldr r2, [r3, #16]
  2165. 8000ed0: 07d1 lsls r1, r2, #31
  2166. 8000ed2: d508 bpl.n 8000ee6 <HAL_TIM_IRQHandler+0xc0>
  2167. {
  2168. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2169. 8000ed4: 68da ldr r2, [r3, #12]
  2170. 8000ed6: 07d2 lsls r2, r2, #31
  2171. 8000ed8: d505 bpl.n 8000ee6 <HAL_TIM_IRQHandler+0xc0>
  2172. {
  2173. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2174. 8000eda: f06f 0201 mvn.w r2, #1
  2175. HAL_TIM_PeriodElapsedCallback(htim);
  2176. 8000ede: 4620 mov r0, r4
  2177. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2178. 8000ee0: 611a str r2, [r3, #16]
  2179. HAL_TIM_PeriodElapsedCallback(htim);
  2180. 8000ee2: f000 fb67 bl 80015b4 <HAL_TIM_PeriodElapsedCallback>
  2181. }
  2182. }
  2183. /* TIM Break input event */
  2184. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2185. 8000ee6: 6823 ldr r3, [r4, #0]
  2186. 8000ee8: 691a ldr r2, [r3, #16]
  2187. 8000eea: 0610 lsls r0, r2, #24
  2188. 8000eec: d508 bpl.n 8000f00 <HAL_TIM_IRQHandler+0xda>
  2189. {
  2190. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2191. 8000eee: 68da ldr r2, [r3, #12]
  2192. 8000ef0: 0611 lsls r1, r2, #24
  2193. 8000ef2: d505 bpl.n 8000f00 <HAL_TIM_IRQHandler+0xda>
  2194. {
  2195. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2196. 8000ef4: f06f 0280 mvn.w r2, #128 ; 0x80
  2197. HAL_TIMEx_BreakCallback(htim);
  2198. 8000ef8: 4620 mov r0, r4
  2199. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2200. 8000efa: 611a str r2, [r3, #16]
  2201. HAL_TIMEx_BreakCallback(htim);
  2202. 8000efc: f000 f8bf bl 800107e <HAL_TIMEx_BreakCallback>
  2203. }
  2204. }
  2205. /* TIM Trigger detection event */
  2206. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2207. 8000f00: 6823 ldr r3, [r4, #0]
  2208. 8000f02: 691a ldr r2, [r3, #16]
  2209. 8000f04: 0652 lsls r2, r2, #25
  2210. 8000f06: d508 bpl.n 8000f1a <HAL_TIM_IRQHandler+0xf4>
  2211. {
  2212. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2213. 8000f08: 68da ldr r2, [r3, #12]
  2214. 8000f0a: 0650 lsls r0, r2, #25
  2215. 8000f0c: d505 bpl.n 8000f1a <HAL_TIM_IRQHandler+0xf4>
  2216. {
  2217. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2218. 8000f0e: f06f 0240 mvn.w r2, #64 ; 0x40
  2219. HAL_TIM_TriggerCallback(htim);
  2220. 8000f12: 4620 mov r0, r4
  2221. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2222. 8000f14: 611a str r2, [r3, #16]
  2223. HAL_TIM_TriggerCallback(htim);
  2224. 8000f16: f7ff ff85 bl 8000e24 <HAL_TIM_TriggerCallback>
  2225. }
  2226. }
  2227. /* TIM commutation event */
  2228. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2229. 8000f1a: 6823 ldr r3, [r4, #0]
  2230. 8000f1c: 691a ldr r2, [r3, #16]
  2231. 8000f1e: 0691 lsls r1, r2, #26
  2232. 8000f20: d522 bpl.n 8000f68 <HAL_TIM_IRQHandler+0x142>
  2233. {
  2234. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2235. 8000f22: 68da ldr r2, [r3, #12]
  2236. 8000f24: 0692 lsls r2, r2, #26
  2237. 8000f26: d51f bpl.n 8000f68 <HAL_TIM_IRQHandler+0x142>
  2238. {
  2239. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2240. 8000f28: f06f 0220 mvn.w r2, #32
  2241. HAL_TIMEx_CommutationCallback(htim);
  2242. 8000f2c: 4620 mov r0, r4
  2243. }
  2244. }
  2245. }
  2246. 8000f2e: e8bd 4010 ldmia.w sp!, {r4, lr}
  2247. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2248. 8000f32: 611a str r2, [r3, #16]
  2249. HAL_TIMEx_CommutationCallback(htim);
  2250. 8000f34: f000 b8a2 b.w 800107c <HAL_TIMEx_CommutationCallback>
  2251. HAL_TIM_OC_DelayElapsedCallback(htim);
  2252. 8000f38: f7ff ff71 bl 8000e1e <HAL_TIM_OC_DelayElapsedCallback>
  2253. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2254. 8000f3c: 4620 mov r0, r4
  2255. 8000f3e: f7ff ff70 bl 8000e22 <HAL_TIM_PWM_PulseFinishedCallback>
  2256. 8000f42: e783 b.n 8000e4c <HAL_TIM_IRQHandler+0x26>
  2257. HAL_TIM_OC_DelayElapsedCallback(htim);
  2258. 8000f44: f7ff ff6b bl 8000e1e <HAL_TIM_OC_DelayElapsedCallback>
  2259. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2260. 8000f48: 4620 mov r0, r4
  2261. 8000f4a: f7ff ff6a bl 8000e22 <HAL_TIM_PWM_PulseFinishedCallback>
  2262. 8000f4e: e792 b.n 8000e76 <HAL_TIM_IRQHandler+0x50>
  2263. HAL_TIM_OC_DelayElapsedCallback(htim);
  2264. 8000f50: f7ff ff65 bl 8000e1e <HAL_TIM_OC_DelayElapsedCallback>
  2265. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2266. 8000f54: 4620 mov r0, r4
  2267. 8000f56: f7ff ff64 bl 8000e22 <HAL_TIM_PWM_PulseFinishedCallback>
  2268. 8000f5a: e7a0 b.n 8000e9e <HAL_TIM_IRQHandler+0x78>
  2269. HAL_TIM_OC_DelayElapsedCallback(htim);
  2270. 8000f5c: f7ff ff5f bl 8000e1e <HAL_TIM_OC_DelayElapsedCallback>
  2271. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2272. 8000f60: 4620 mov r0, r4
  2273. 8000f62: f7ff ff5e bl 8000e22 <HAL_TIM_PWM_PulseFinishedCallback>
  2274. 8000f66: e7af b.n 8000ec8 <HAL_TIM_IRQHandler+0xa2>
  2275. 8000f68: bd10 pop {r4, pc}
  2276. ...
  2277. 08000f6c <TIM_Base_SetConfig>:
  2278. {
  2279. uint32_t tmpcr1 = 0U;
  2280. tmpcr1 = TIMx->CR1;
  2281. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2282. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2283. 8000f6c: 4a24 ldr r2, [pc, #144] ; (8001000 <TIM_Base_SetConfig+0x94>)
  2284. tmpcr1 = TIMx->CR1;
  2285. 8000f6e: 6803 ldr r3, [r0, #0]
  2286. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2287. 8000f70: 4290 cmp r0, r2
  2288. 8000f72: d012 beq.n 8000f9a <TIM_Base_SetConfig+0x2e>
  2289. 8000f74: f502 6200 add.w r2, r2, #2048 ; 0x800
  2290. 8000f78: 4290 cmp r0, r2
  2291. 8000f7a: d00e beq.n 8000f9a <TIM_Base_SetConfig+0x2e>
  2292. 8000f7c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2293. 8000f80: d00b beq.n 8000f9a <TIM_Base_SetConfig+0x2e>
  2294. 8000f82: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2295. 8000f86: 4290 cmp r0, r2
  2296. 8000f88: d007 beq.n 8000f9a <TIM_Base_SetConfig+0x2e>
  2297. 8000f8a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2298. 8000f8e: 4290 cmp r0, r2
  2299. 8000f90: d003 beq.n 8000f9a <TIM_Base_SetConfig+0x2e>
  2300. 8000f92: f502 6280 add.w r2, r2, #1024 ; 0x400
  2301. 8000f96: 4290 cmp r0, r2
  2302. 8000f98: d11d bne.n 8000fd6 <TIM_Base_SetConfig+0x6a>
  2303. {
  2304. /* Select the Counter Mode */
  2305. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2306. tmpcr1 |= Structure->CounterMode;
  2307. 8000f9a: 684a ldr r2, [r1, #4]
  2308. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2309. 8000f9c: f023 0370 bic.w r3, r3, #112 ; 0x70
  2310. tmpcr1 |= Structure->CounterMode;
  2311. 8000fa0: 4313 orrs r3, r2
  2312. }
  2313. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2314. 8000fa2: 4a17 ldr r2, [pc, #92] ; (8001000 <TIM_Base_SetConfig+0x94>)
  2315. 8000fa4: 4290 cmp r0, r2
  2316. 8000fa6: d012 beq.n 8000fce <TIM_Base_SetConfig+0x62>
  2317. 8000fa8: f502 6200 add.w r2, r2, #2048 ; 0x800
  2318. 8000fac: 4290 cmp r0, r2
  2319. 8000fae: d00e beq.n 8000fce <TIM_Base_SetConfig+0x62>
  2320. 8000fb0: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2321. 8000fb4: d00b beq.n 8000fce <TIM_Base_SetConfig+0x62>
  2322. 8000fb6: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2323. 8000fba: 4290 cmp r0, r2
  2324. 8000fbc: d007 beq.n 8000fce <TIM_Base_SetConfig+0x62>
  2325. 8000fbe: f502 6280 add.w r2, r2, #1024 ; 0x400
  2326. 8000fc2: 4290 cmp r0, r2
  2327. 8000fc4: d003 beq.n 8000fce <TIM_Base_SetConfig+0x62>
  2328. 8000fc6: f502 6280 add.w r2, r2, #1024 ; 0x400
  2329. 8000fca: 4290 cmp r0, r2
  2330. 8000fcc: d103 bne.n 8000fd6 <TIM_Base_SetConfig+0x6a>
  2331. {
  2332. /* Set the clock division */
  2333. tmpcr1 &= ~TIM_CR1_CKD;
  2334. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2335. 8000fce: 68ca ldr r2, [r1, #12]
  2336. tmpcr1 &= ~TIM_CR1_CKD;
  2337. 8000fd0: f423 7340 bic.w r3, r3, #768 ; 0x300
  2338. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2339. 8000fd4: 4313 orrs r3, r2
  2340. }
  2341. /* Set the auto-reload preload */
  2342. tmpcr1 &= ~TIM_CR1_ARPE;
  2343. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2344. 8000fd6: 694a ldr r2, [r1, #20]
  2345. tmpcr1 &= ~TIM_CR1_ARPE;
  2346. 8000fd8: f023 0380 bic.w r3, r3, #128 ; 0x80
  2347. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2348. 8000fdc: 4313 orrs r3, r2
  2349. TIMx->CR1 = tmpcr1;
  2350. 8000fde: 6003 str r3, [r0, #0]
  2351. /* Set the Autoreload value */
  2352. TIMx->ARR = (uint32_t)Structure->Period ;
  2353. 8000fe0: 688b ldr r3, [r1, #8]
  2354. 8000fe2: 62c3 str r3, [r0, #44] ; 0x2c
  2355. /* Set the Prescaler value */
  2356. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2357. 8000fe4: 680b ldr r3, [r1, #0]
  2358. 8000fe6: 6283 str r3, [r0, #40] ; 0x28
  2359. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2360. 8000fe8: 4b05 ldr r3, [pc, #20] ; (8001000 <TIM_Base_SetConfig+0x94>)
  2361. 8000fea: 4298 cmp r0, r3
  2362. 8000fec: d003 beq.n 8000ff6 <TIM_Base_SetConfig+0x8a>
  2363. 8000fee: f503 6300 add.w r3, r3, #2048 ; 0x800
  2364. 8000ff2: 4298 cmp r0, r3
  2365. 8000ff4: d101 bne.n 8000ffa <TIM_Base_SetConfig+0x8e>
  2366. {
  2367. /* Set the Repetition Counter value */
  2368. TIMx->RCR = Structure->RepetitionCounter;
  2369. 8000ff6: 690b ldr r3, [r1, #16]
  2370. 8000ff8: 6303 str r3, [r0, #48] ; 0x30
  2371. }
  2372. /* Generate an update event to reload the Prescaler
  2373. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2374. TIMx->EGR = TIM_EGR_UG;
  2375. 8000ffa: 2301 movs r3, #1
  2376. 8000ffc: 6143 str r3, [r0, #20]
  2377. 8000ffe: 4770 bx lr
  2378. 8001000: 40012c00 .word 0x40012c00
  2379. 08001004 <HAL_TIM_Base_Init>:
  2380. {
  2381. 8001004: b510 push {r4, lr}
  2382. if(htim == NULL)
  2383. 8001006: 4604 mov r4, r0
  2384. 8001008: b1a0 cbz r0, 8001034 <HAL_TIM_Base_Init+0x30>
  2385. if(htim->State == HAL_TIM_STATE_RESET)
  2386. 800100a: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2387. 800100e: f003 02ff and.w r2, r3, #255 ; 0xff
  2388. 8001012: b91b cbnz r3, 800101c <HAL_TIM_Base_Init+0x18>
  2389. htim->Lock = HAL_UNLOCKED;
  2390. 8001014: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2391. HAL_TIM_Base_MspInit(htim);
  2392. 8001018: f000 fd90 bl 8001b3c <HAL_TIM_Base_MspInit>
  2393. htim->State= HAL_TIM_STATE_BUSY;
  2394. 800101c: 2302 movs r3, #2
  2395. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2396. 800101e: 6820 ldr r0, [r4, #0]
  2397. htim->State= HAL_TIM_STATE_BUSY;
  2398. 8001020: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2399. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2400. 8001024: 1d21 adds r1, r4, #4
  2401. 8001026: f7ff ffa1 bl 8000f6c <TIM_Base_SetConfig>
  2402. htim->State= HAL_TIM_STATE_READY;
  2403. 800102a: 2301 movs r3, #1
  2404. return HAL_OK;
  2405. 800102c: 2000 movs r0, #0
  2406. htim->State= HAL_TIM_STATE_READY;
  2407. 800102e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2408. return HAL_OK;
  2409. 8001032: bd10 pop {r4, pc}
  2410. return HAL_ERROR;
  2411. 8001034: 2001 movs r0, #1
  2412. }
  2413. 8001036: bd10 pop {r4, pc}
  2414. 08001038 <HAL_TIMEx_MasterConfigSynchronization>:
  2415. /* Check the parameters */
  2416. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  2417. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2418. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2419. __HAL_LOCK(htim);
  2420. 8001038: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2421. {
  2422. 800103c: b510 push {r4, lr}
  2423. __HAL_LOCK(htim);
  2424. 800103e: 2b01 cmp r3, #1
  2425. 8001040: f04f 0302 mov.w r3, #2
  2426. 8001044: d018 beq.n 8001078 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  2427. htim->State = HAL_TIM_STATE_BUSY;
  2428. 8001046: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2429. /* Reset the MMS Bits */
  2430. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2431. 800104a: 6803 ldr r3, [r0, #0]
  2432. /* Select the TRGO source */
  2433. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2434. 800104c: 680c ldr r4, [r1, #0]
  2435. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2436. 800104e: 685a ldr r2, [r3, #4]
  2437. /* Reset the MSM Bit */
  2438. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2439. /* Set or Reset the MSM Bit */
  2440. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2441. 8001050: 6849 ldr r1, [r1, #4]
  2442. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2443. 8001052: f022 0270 bic.w r2, r2, #112 ; 0x70
  2444. 8001056: 605a str r2, [r3, #4]
  2445. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2446. 8001058: 685a ldr r2, [r3, #4]
  2447. 800105a: 4322 orrs r2, r4
  2448. 800105c: 605a str r2, [r3, #4]
  2449. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2450. 800105e: 689a ldr r2, [r3, #8]
  2451. 8001060: f022 0280 bic.w r2, r2, #128 ; 0x80
  2452. 8001064: 609a str r2, [r3, #8]
  2453. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2454. 8001066: 689a ldr r2, [r3, #8]
  2455. 8001068: 430a orrs r2, r1
  2456. 800106a: 609a str r2, [r3, #8]
  2457. htim->State = HAL_TIM_STATE_READY;
  2458. 800106c: 2301 movs r3, #1
  2459. 800106e: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2460. __HAL_UNLOCK(htim);
  2461. 8001072: 2300 movs r3, #0
  2462. 8001074: f880 303c strb.w r3, [r0, #60] ; 0x3c
  2463. __HAL_LOCK(htim);
  2464. 8001078: 4618 mov r0, r3
  2465. return HAL_OK;
  2466. }
  2467. 800107a: bd10 pop {r4, pc}
  2468. 0800107c <HAL_TIMEx_CommutationCallback>:
  2469. 800107c: 4770 bx lr
  2470. 0800107e <HAL_TIMEx_BreakCallback>:
  2471. * @brief Hall Break detection callback in non blocking mode
  2472. * @param htim : TIM handle
  2473. * @retval None
  2474. */
  2475. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  2476. {
  2477. 800107e: 4770 bx lr
  2478. 08001080 <UART_EndRxTransfer>:
  2479. * @retval None
  2480. */
  2481. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  2482. {
  2483. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  2484. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  2485. 8001080: 6803 ldr r3, [r0, #0]
  2486. 8001082: 68da ldr r2, [r3, #12]
  2487. 8001084: f422 7290 bic.w r2, r2, #288 ; 0x120
  2488. 8001088: 60da str r2, [r3, #12]
  2489. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2490. 800108a: 695a ldr r2, [r3, #20]
  2491. 800108c: f022 0201 bic.w r2, r2, #1
  2492. 8001090: 615a str r2, [r3, #20]
  2493. /* At end of Rx process, restore huart->RxState to Ready */
  2494. huart->RxState = HAL_UART_STATE_READY;
  2495. 8001092: 2320 movs r3, #32
  2496. 8001094: f880 303a strb.w r3, [r0, #58] ; 0x3a
  2497. 8001098: 4770 bx lr
  2498. ...
  2499. 0800109c <UART_SetConfig>:
  2500. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  2501. * the configuration information for the specified UART module.
  2502. * @retval None
  2503. */
  2504. static void UART_SetConfig(UART_HandleTypeDef *huart)
  2505. {
  2506. 800109c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  2507. assert_param(IS_UART_MODE(huart->Init.Mode));
  2508. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  2509. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  2510. * to huart->Init.StopBits value */
  2511. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2512. 80010a0: 6805 ldr r5, [r0, #0]
  2513. 80010a2: 68c2 ldr r2, [r0, #12]
  2514. 80010a4: 692b ldr r3, [r5, #16]
  2515. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  2516. MODIFY_REG(huart->Instance->CR1,
  2517. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  2518. tmpreg);
  2519. #else
  2520. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2521. 80010a6: 6901 ldr r1, [r0, #16]
  2522. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2523. 80010a8: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  2524. 80010ac: 4313 orrs r3, r2
  2525. 80010ae: 612b str r3, [r5, #16]
  2526. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2527. 80010b0: 6883 ldr r3, [r0, #8]
  2528. MODIFY_REG(huart->Instance->CR1,
  2529. 80010b2: 68ea ldr r2, [r5, #12]
  2530. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2531. 80010b4: 430b orrs r3, r1
  2532. 80010b6: 6941 ldr r1, [r0, #20]
  2533. MODIFY_REG(huart->Instance->CR1,
  2534. 80010b8: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  2535. 80010bc: f022 020c bic.w r2, r2, #12
  2536. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2537. 80010c0: 430b orrs r3, r1
  2538. MODIFY_REG(huart->Instance->CR1,
  2539. 80010c2: 4313 orrs r3, r2
  2540. 80010c4: 60eb str r3, [r5, #12]
  2541. tmpreg);
  2542. #endif /* USART_CR1_OVER8 */
  2543. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  2544. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  2545. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  2546. 80010c6: 696b ldr r3, [r5, #20]
  2547. 80010c8: 6982 ldr r2, [r0, #24]
  2548. 80010ca: f423 7340 bic.w r3, r3, #768 ; 0x300
  2549. 80010ce: 4313 orrs r3, r2
  2550. 80010d0: 616b str r3, [r5, #20]
  2551. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  2552. }
  2553. }
  2554. #else
  2555. /*-------------------------- USART BRR Configuration ---------------------*/
  2556. if(huart->Instance == USART1)
  2557. 80010d2: 4b40 ldr r3, [pc, #256] ; (80011d4 <UART_SetConfig+0x138>)
  2558. {
  2559. 80010d4: 4681 mov r9, r0
  2560. if(huart->Instance == USART1)
  2561. 80010d6: 429d cmp r5, r3
  2562. 80010d8: f04f 0419 mov.w r4, #25
  2563. 80010dc: d146 bne.n 800116c <UART_SetConfig+0xd0>
  2564. {
  2565. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  2566. 80010de: f7ff fe83 bl 8000de8 <HAL_RCC_GetPCLK2Freq>
  2567. 80010e2: fb04 f300 mul.w r3, r4, r0
  2568. 80010e6: f8d9 6004 ldr.w r6, [r9, #4]
  2569. 80010ea: f04f 0864 mov.w r8, #100 ; 0x64
  2570. 80010ee: 00b6 lsls r6, r6, #2
  2571. 80010f0: fbb3 f3f6 udiv r3, r3, r6
  2572. 80010f4: fbb3 f3f8 udiv r3, r3, r8
  2573. 80010f8: 011e lsls r6, r3, #4
  2574. 80010fa: f7ff fe75 bl 8000de8 <HAL_RCC_GetPCLK2Freq>
  2575. 80010fe: 4360 muls r0, r4
  2576. 8001100: f8d9 3004 ldr.w r3, [r9, #4]
  2577. 8001104: 009b lsls r3, r3, #2
  2578. 8001106: fbb0 f7f3 udiv r7, r0, r3
  2579. 800110a: f7ff fe6d bl 8000de8 <HAL_RCC_GetPCLK2Freq>
  2580. 800110e: 4360 muls r0, r4
  2581. 8001110: f8d9 3004 ldr.w r3, [r9, #4]
  2582. 8001114: 009b lsls r3, r3, #2
  2583. 8001116: fbb0 f3f3 udiv r3, r0, r3
  2584. 800111a: fbb3 f3f8 udiv r3, r3, r8
  2585. 800111e: fb08 7313 mls r3, r8, r3, r7
  2586. 8001122: 011b lsls r3, r3, #4
  2587. 8001124: 3332 adds r3, #50 ; 0x32
  2588. 8001126: fbb3 f3f8 udiv r3, r3, r8
  2589. 800112a: f003 07f0 and.w r7, r3, #240 ; 0xf0
  2590. 800112e: f7ff fe5b bl 8000de8 <HAL_RCC_GetPCLK2Freq>
  2591. 8001132: 4360 muls r0, r4
  2592. 8001134: f8d9 2004 ldr.w r2, [r9, #4]
  2593. 8001138: 0092 lsls r2, r2, #2
  2594. 800113a: fbb0 faf2 udiv sl, r0, r2
  2595. 800113e: f7ff fe53 bl 8000de8 <HAL_RCC_GetPCLK2Freq>
  2596. }
  2597. else
  2598. {
  2599. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  2600. 8001142: 4360 muls r0, r4
  2601. 8001144: f8d9 3004 ldr.w r3, [r9, #4]
  2602. 8001148: 009b lsls r3, r3, #2
  2603. 800114a: fbb0 f3f3 udiv r3, r0, r3
  2604. 800114e: fbb3 f3f8 udiv r3, r3, r8
  2605. 8001152: fb08 a313 mls r3, r8, r3, sl
  2606. 8001156: 011b lsls r3, r3, #4
  2607. 8001158: 3332 adds r3, #50 ; 0x32
  2608. 800115a: fbb3 f3f8 udiv r3, r3, r8
  2609. 800115e: f003 030f and.w r3, r3, #15
  2610. 8001162: 433b orrs r3, r7
  2611. 8001164: 4433 add r3, r6
  2612. 8001166: 60ab str r3, [r5, #8]
  2613. 8001168: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2614. 800116c: f7ff fe2c bl 8000dc8 <HAL_RCC_GetPCLK1Freq>
  2615. 8001170: fb04 f300 mul.w r3, r4, r0
  2616. 8001174: f8d9 6004 ldr.w r6, [r9, #4]
  2617. 8001178: f04f 0864 mov.w r8, #100 ; 0x64
  2618. 800117c: 00b6 lsls r6, r6, #2
  2619. 800117e: fbb3 f3f6 udiv r3, r3, r6
  2620. 8001182: fbb3 f3f8 udiv r3, r3, r8
  2621. 8001186: 011e lsls r6, r3, #4
  2622. 8001188: f7ff fe1e bl 8000dc8 <HAL_RCC_GetPCLK1Freq>
  2623. 800118c: 4360 muls r0, r4
  2624. 800118e: f8d9 3004 ldr.w r3, [r9, #4]
  2625. 8001192: 009b lsls r3, r3, #2
  2626. 8001194: fbb0 f7f3 udiv r7, r0, r3
  2627. 8001198: f7ff fe16 bl 8000dc8 <HAL_RCC_GetPCLK1Freq>
  2628. 800119c: 4360 muls r0, r4
  2629. 800119e: f8d9 3004 ldr.w r3, [r9, #4]
  2630. 80011a2: 009b lsls r3, r3, #2
  2631. 80011a4: fbb0 f3f3 udiv r3, r0, r3
  2632. 80011a8: fbb3 f3f8 udiv r3, r3, r8
  2633. 80011ac: fb08 7313 mls r3, r8, r3, r7
  2634. 80011b0: 011b lsls r3, r3, #4
  2635. 80011b2: 3332 adds r3, #50 ; 0x32
  2636. 80011b4: fbb3 f3f8 udiv r3, r3, r8
  2637. 80011b8: f003 07f0 and.w r7, r3, #240 ; 0xf0
  2638. 80011bc: f7ff fe04 bl 8000dc8 <HAL_RCC_GetPCLK1Freq>
  2639. 80011c0: 4360 muls r0, r4
  2640. 80011c2: f8d9 2004 ldr.w r2, [r9, #4]
  2641. 80011c6: 0092 lsls r2, r2, #2
  2642. 80011c8: fbb0 faf2 udiv sl, r0, r2
  2643. 80011cc: f7ff fdfc bl 8000dc8 <HAL_RCC_GetPCLK1Freq>
  2644. 80011d0: e7b7 b.n 8001142 <UART_SetConfig+0xa6>
  2645. 80011d2: bf00 nop
  2646. 80011d4: 40013800 .word 0x40013800
  2647. 080011d8 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  2648. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  2649. 80011d8: b5f8 push {r3, r4, r5, r6, r7, lr}
  2650. 80011da: 4604 mov r4, r0
  2651. 80011dc: 460e mov r6, r1
  2652. 80011de: 4617 mov r7, r2
  2653. 80011e0: 461d mov r5, r3
  2654. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  2655. 80011e2: 6821 ldr r1, [r4, #0]
  2656. 80011e4: 680b ldr r3, [r1, #0]
  2657. 80011e6: ea36 0303 bics.w r3, r6, r3
  2658. 80011ea: d101 bne.n 80011f0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  2659. return HAL_OK;
  2660. 80011ec: 2000 movs r0, #0
  2661. }
  2662. 80011ee: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2663. if(Timeout != HAL_MAX_DELAY)
  2664. 80011f0: 1c6b adds r3, r5, #1
  2665. 80011f2: d0f7 beq.n 80011e4 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  2666. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  2667. 80011f4: b995 cbnz r5, 800121c <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  2668. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  2669. 80011f6: 6823 ldr r3, [r4, #0]
  2670. __HAL_UNLOCK(huart);
  2671. 80011f8: 2003 movs r0, #3
  2672. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  2673. 80011fa: 68da ldr r2, [r3, #12]
  2674. 80011fc: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  2675. 8001200: 60da str r2, [r3, #12]
  2676. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2677. 8001202: 695a ldr r2, [r3, #20]
  2678. 8001204: f022 0201 bic.w r2, r2, #1
  2679. 8001208: 615a str r2, [r3, #20]
  2680. huart->gState = HAL_UART_STATE_READY;
  2681. 800120a: 2320 movs r3, #32
  2682. 800120c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2683. huart->RxState = HAL_UART_STATE_READY;
  2684. 8001210: f884 303a strb.w r3, [r4, #58] ; 0x3a
  2685. __HAL_UNLOCK(huart);
  2686. 8001214: 2300 movs r3, #0
  2687. 8001216: f884 3038 strb.w r3, [r4, #56] ; 0x38
  2688. 800121a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2689. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  2690. 800121c: f7ff f850 bl 80002c0 <HAL_GetTick>
  2691. 8001220: 1bc0 subs r0, r0, r7
  2692. 8001222: 4285 cmp r5, r0
  2693. 8001224: d2dd bcs.n 80011e2 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  2694. 8001226: e7e6 b.n 80011f6 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  2695. 08001228 <HAL_UART_Init>:
  2696. {
  2697. 8001228: b510 push {r4, lr}
  2698. if(huart == NULL)
  2699. 800122a: 4604 mov r4, r0
  2700. 800122c: b340 cbz r0, 8001280 <HAL_UART_Init+0x58>
  2701. if(huart->gState == HAL_UART_STATE_RESET)
  2702. 800122e: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  2703. 8001232: f003 02ff and.w r2, r3, #255 ; 0xff
  2704. 8001236: b91b cbnz r3, 8001240 <HAL_UART_Init+0x18>
  2705. huart->Lock = HAL_UNLOCKED;
  2706. 8001238: f880 2038 strb.w r2, [r0, #56] ; 0x38
  2707. HAL_UART_MspInit(huart);
  2708. 800123c: f000 fc92 bl 8001b64 <HAL_UART_MspInit>
  2709. huart->gState = HAL_UART_STATE_BUSY;
  2710. 8001240: 2324 movs r3, #36 ; 0x24
  2711. __HAL_UART_DISABLE(huart);
  2712. 8001242: 6822 ldr r2, [r4, #0]
  2713. huart->gState = HAL_UART_STATE_BUSY;
  2714. 8001244: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2715. __HAL_UART_DISABLE(huart);
  2716. 8001248: 68d3 ldr r3, [r2, #12]
  2717. UART_SetConfig(huart);
  2718. 800124a: 4620 mov r0, r4
  2719. __HAL_UART_DISABLE(huart);
  2720. 800124c: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  2721. 8001250: 60d3 str r3, [r2, #12]
  2722. UART_SetConfig(huart);
  2723. 8001252: f7ff ff23 bl 800109c <UART_SetConfig>
  2724. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  2725. 8001256: 6823 ldr r3, [r4, #0]
  2726. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2727. 8001258: 2000 movs r0, #0
  2728. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  2729. 800125a: 691a ldr r2, [r3, #16]
  2730. 800125c: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  2731. 8001260: 611a str r2, [r3, #16]
  2732. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  2733. 8001262: 695a ldr r2, [r3, #20]
  2734. 8001264: f022 022a bic.w r2, r2, #42 ; 0x2a
  2735. 8001268: 615a str r2, [r3, #20]
  2736. __HAL_UART_ENABLE(huart);
  2737. 800126a: 68da ldr r2, [r3, #12]
  2738. 800126c: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  2739. 8001270: 60da str r2, [r3, #12]
  2740. huart->gState= HAL_UART_STATE_READY;
  2741. 8001272: 2320 movs r3, #32
  2742. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2743. 8001274: 63e0 str r0, [r4, #60] ; 0x3c
  2744. huart->gState= HAL_UART_STATE_READY;
  2745. 8001276: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2746. huart->RxState= HAL_UART_STATE_READY;
  2747. 800127a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  2748. return HAL_OK;
  2749. 800127e: bd10 pop {r4, pc}
  2750. return HAL_ERROR;
  2751. 8001280: 2001 movs r0, #1
  2752. }
  2753. 8001282: bd10 pop {r4, pc}
  2754. 08001284 <HAL_UART_Transmit>:
  2755. {
  2756. 8001284: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2757. 8001288: 461f mov r7, r3
  2758. if(huart->gState == HAL_UART_STATE_READY)
  2759. 800128a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  2760. {
  2761. 800128e: 4604 mov r4, r0
  2762. if(huart->gState == HAL_UART_STATE_READY)
  2763. 8001290: 2b20 cmp r3, #32
  2764. {
  2765. 8001292: 460d mov r5, r1
  2766. 8001294: 4690 mov r8, r2
  2767. if(huart->gState == HAL_UART_STATE_READY)
  2768. 8001296: d14e bne.n 8001336 <HAL_UART_Transmit+0xb2>
  2769. if((pData == NULL) || (Size == 0U))
  2770. 8001298: 2900 cmp r1, #0
  2771. 800129a: d049 beq.n 8001330 <HAL_UART_Transmit+0xac>
  2772. 800129c: 2a00 cmp r2, #0
  2773. 800129e: d047 beq.n 8001330 <HAL_UART_Transmit+0xac>
  2774. __HAL_LOCK(huart);
  2775. 80012a0: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  2776. 80012a4: 2b01 cmp r3, #1
  2777. 80012a6: d046 beq.n 8001336 <HAL_UART_Transmit+0xb2>
  2778. 80012a8: 2301 movs r3, #1
  2779. 80012aa: f880 3038 strb.w r3, [r0, #56] ; 0x38
  2780. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2781. 80012ae: 2300 movs r3, #0
  2782. 80012b0: 63c3 str r3, [r0, #60] ; 0x3c
  2783. huart->gState = HAL_UART_STATE_BUSY_TX;
  2784. 80012b2: 2321 movs r3, #33 ; 0x21
  2785. 80012b4: f880 3039 strb.w r3, [r0, #57] ; 0x39
  2786. tickstart = HAL_GetTick();
  2787. 80012b8: f7ff f802 bl 80002c0 <HAL_GetTick>
  2788. 80012bc: 4606 mov r6, r0
  2789. huart->TxXferSize = Size;
  2790. 80012be: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  2791. huart->TxXferCount = Size;
  2792. 80012c2: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  2793. while(huart->TxXferCount > 0U)
  2794. 80012c6: 8ce3 ldrh r3, [r4, #38] ; 0x26
  2795. 80012c8: b29b uxth r3, r3
  2796. 80012ca: b96b cbnz r3, 80012e8 <HAL_UART_Transmit+0x64>
  2797. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  2798. 80012cc: 463b mov r3, r7
  2799. 80012ce: 4632 mov r2, r6
  2800. 80012d0: 2140 movs r1, #64 ; 0x40
  2801. 80012d2: 4620 mov r0, r4
  2802. 80012d4: f7ff ff80 bl 80011d8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  2803. 80012d8: b9a8 cbnz r0, 8001306 <HAL_UART_Transmit+0x82>
  2804. huart->gState = HAL_UART_STATE_READY;
  2805. 80012da: 2320 movs r3, #32
  2806. __HAL_UNLOCK(huart);
  2807. 80012dc: f884 0038 strb.w r0, [r4, #56] ; 0x38
  2808. huart->gState = HAL_UART_STATE_READY;
  2809. 80012e0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2810. return HAL_OK;
  2811. 80012e4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2812. huart->TxXferCount--;
  2813. 80012e8: 8ce3 ldrh r3, [r4, #38] ; 0x26
  2814. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2815. 80012ea: 4632 mov r2, r6
  2816. huart->TxXferCount--;
  2817. 80012ec: 3b01 subs r3, #1
  2818. 80012ee: b29b uxth r3, r3
  2819. 80012f0: 84e3 strh r3, [r4, #38] ; 0x26
  2820. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2821. 80012f2: 68a3 ldr r3, [r4, #8]
  2822. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2823. 80012f4: 2180 movs r1, #128 ; 0x80
  2824. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2825. 80012f6: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  2826. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2827. 80012fa: 4620 mov r0, r4
  2828. 80012fc: 463b mov r3, r7
  2829. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2830. 80012fe: d10e bne.n 800131e <HAL_UART_Transmit+0x9a>
  2831. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2832. 8001300: f7ff ff6a bl 80011d8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  2833. 8001304: b110 cbz r0, 800130c <HAL_UART_Transmit+0x88>
  2834. return HAL_TIMEOUT;
  2835. 8001306: 2003 movs r0, #3
  2836. 8001308: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2837. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  2838. 800130c: 882b ldrh r3, [r5, #0]
  2839. 800130e: 6822 ldr r2, [r4, #0]
  2840. 8001310: f3c3 0308 ubfx r3, r3, #0, #9
  2841. 8001314: 6053 str r3, [r2, #4]
  2842. if(huart->Init.Parity == UART_PARITY_NONE)
  2843. 8001316: 6923 ldr r3, [r4, #16]
  2844. 8001318: b943 cbnz r3, 800132c <HAL_UART_Transmit+0xa8>
  2845. pData +=2U;
  2846. 800131a: 3502 adds r5, #2
  2847. 800131c: e7d3 b.n 80012c6 <HAL_UART_Transmit+0x42>
  2848. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2849. 800131e: f7ff ff5b bl 80011d8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  2850. 8001322: 2800 cmp r0, #0
  2851. 8001324: d1ef bne.n 8001306 <HAL_UART_Transmit+0x82>
  2852. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  2853. 8001326: 6823 ldr r3, [r4, #0]
  2854. 8001328: 782a ldrb r2, [r5, #0]
  2855. 800132a: 605a str r2, [r3, #4]
  2856. 800132c: 3501 adds r5, #1
  2857. 800132e: e7ca b.n 80012c6 <HAL_UART_Transmit+0x42>
  2858. return HAL_ERROR;
  2859. 8001330: 2001 movs r0, #1
  2860. 8001332: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2861. return HAL_BUSY;
  2862. 8001336: 2002 movs r0, #2
  2863. }
  2864. 8001338: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2865. 0800133c <HAL_UART_Receive_IT>:
  2866. if(huart->RxState == HAL_UART_STATE_READY)
  2867. 800133c: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  2868. 8001340: 2b20 cmp r3, #32
  2869. 8001342: d120 bne.n 8001386 <HAL_UART_Receive_IT+0x4a>
  2870. if((pData == NULL) || (Size == 0U))
  2871. 8001344: b1e9 cbz r1, 8001382 <HAL_UART_Receive_IT+0x46>
  2872. 8001346: b1e2 cbz r2, 8001382 <HAL_UART_Receive_IT+0x46>
  2873. __HAL_LOCK(huart);
  2874. 8001348: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  2875. 800134c: 2b01 cmp r3, #1
  2876. 800134e: d01a beq.n 8001386 <HAL_UART_Receive_IT+0x4a>
  2877. huart->RxXferCount = Size;
  2878. 8001350: 85c2 strh r2, [r0, #46] ; 0x2e
  2879. huart->RxXferSize = Size;
  2880. 8001352: 8582 strh r2, [r0, #44] ; 0x2c
  2881. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2882. 8001354: 2300 movs r3, #0
  2883. huart->RxState = HAL_UART_STATE_BUSY_RX;
  2884. 8001356: 2222 movs r2, #34 ; 0x22
  2885. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2886. 8001358: 63c3 str r3, [r0, #60] ; 0x3c
  2887. huart->RxState = HAL_UART_STATE_BUSY_RX;
  2888. 800135a: f880 203a strb.w r2, [r0, #58] ; 0x3a
  2889. __HAL_UART_ENABLE_IT(huart, UART_IT_PE);
  2890. 800135e: 6802 ldr r2, [r0, #0]
  2891. huart->pRxBuffPtr = pData;
  2892. 8001360: 6281 str r1, [r0, #40] ; 0x28
  2893. __HAL_UART_ENABLE_IT(huart, UART_IT_PE);
  2894. 8001362: 68d1 ldr r1, [r2, #12]
  2895. __HAL_UNLOCK(huart);
  2896. 8001364: f880 3038 strb.w r3, [r0, #56] ; 0x38
  2897. __HAL_UART_ENABLE_IT(huart, UART_IT_PE);
  2898. 8001368: f441 7180 orr.w r1, r1, #256 ; 0x100
  2899. 800136c: 60d1 str r1, [r2, #12]
  2900. __HAL_UART_ENABLE_IT(huart, UART_IT_ERR);
  2901. 800136e: 6951 ldr r1, [r2, #20]
  2902. return HAL_OK;
  2903. 8001370: 4618 mov r0, r3
  2904. __HAL_UART_ENABLE_IT(huart, UART_IT_ERR);
  2905. 8001372: f041 0101 orr.w r1, r1, #1
  2906. 8001376: 6151 str r1, [r2, #20]
  2907. __HAL_UART_ENABLE_IT(huart, UART_IT_RXNE);
  2908. 8001378: 68d1 ldr r1, [r2, #12]
  2909. 800137a: f041 0120 orr.w r1, r1, #32
  2910. 800137e: 60d1 str r1, [r2, #12]
  2911. return HAL_OK;
  2912. 8001380: 4770 bx lr
  2913. return HAL_ERROR;
  2914. 8001382: 2001 movs r0, #1
  2915. 8001384: 4770 bx lr
  2916. return HAL_BUSY;
  2917. 8001386: 2002 movs r0, #2
  2918. }
  2919. 8001388: 4770 bx lr
  2920. 0800138a <HAL_UART_TxCpltCallback>:
  2921. 800138a: 4770 bx lr
  2922. 0800138c <UART_Receive_IT>:
  2923. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  2924. 800138c: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  2925. {
  2926. 8001390: b510 push {r4, lr}
  2927. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  2928. 8001392: 2b22 cmp r3, #34 ; 0x22
  2929. 8001394: d136 bne.n 8001404 <UART_Receive_IT+0x78>
  2930. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2931. 8001396: 6883 ldr r3, [r0, #8]
  2932. 8001398: 6901 ldr r1, [r0, #16]
  2933. 800139a: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  2934. 800139e: 6802 ldr r2, [r0, #0]
  2935. 80013a0: 6a83 ldr r3, [r0, #40] ; 0x28
  2936. 80013a2: d123 bne.n 80013ec <UART_Receive_IT+0x60>
  2937. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  2938. 80013a4: 6852 ldr r2, [r2, #4]
  2939. if(huart->Init.Parity == UART_PARITY_NONE)
  2940. 80013a6: b9e9 cbnz r1, 80013e4 <UART_Receive_IT+0x58>
  2941. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  2942. 80013a8: f3c2 0208 ubfx r2, r2, #0, #9
  2943. 80013ac: f823 2b02 strh.w r2, [r3], #2
  2944. huart->pRxBuffPtr += 1U;
  2945. 80013b0: 6283 str r3, [r0, #40] ; 0x28
  2946. if(--huart->RxXferCount == 0U)
  2947. 80013b2: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  2948. 80013b4: 3c01 subs r4, #1
  2949. 80013b6: b2a4 uxth r4, r4
  2950. 80013b8: 85c4 strh r4, [r0, #46] ; 0x2e
  2951. 80013ba: b98c cbnz r4, 80013e0 <UART_Receive_IT+0x54>
  2952. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  2953. 80013bc: 6803 ldr r3, [r0, #0]
  2954. 80013be: 68da ldr r2, [r3, #12]
  2955. 80013c0: f022 0220 bic.w r2, r2, #32
  2956. 80013c4: 60da str r2, [r3, #12]
  2957. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  2958. 80013c6: 68da ldr r2, [r3, #12]
  2959. 80013c8: f422 7280 bic.w r2, r2, #256 ; 0x100
  2960. 80013cc: 60da str r2, [r3, #12]
  2961. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  2962. 80013ce: 695a ldr r2, [r3, #20]
  2963. 80013d0: f022 0201 bic.w r2, r2, #1
  2964. 80013d4: 615a str r2, [r3, #20]
  2965. huart->RxState = HAL_UART_STATE_READY;
  2966. 80013d6: 2320 movs r3, #32
  2967. 80013d8: f880 303a strb.w r3, [r0, #58] ; 0x3a
  2968. HAL_UART_RxCpltCallback(huart);
  2969. 80013dc: f000 f8ca bl 8001574 <HAL_UART_RxCpltCallback>
  2970. if(--huart->RxXferCount == 0U)
  2971. 80013e0: 2000 movs r0, #0
  2972. }
  2973. 80013e2: bd10 pop {r4, pc}
  2974. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  2975. 80013e4: b2d2 uxtb r2, r2
  2976. 80013e6: f823 2b01 strh.w r2, [r3], #1
  2977. 80013ea: e7e1 b.n 80013b0 <UART_Receive_IT+0x24>
  2978. if(huart->Init.Parity == UART_PARITY_NONE)
  2979. 80013ec: b921 cbnz r1, 80013f8 <UART_Receive_IT+0x6c>
  2980. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  2981. 80013ee: 1c59 adds r1, r3, #1
  2982. 80013f0: 6852 ldr r2, [r2, #4]
  2983. 80013f2: 6281 str r1, [r0, #40] ; 0x28
  2984. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  2985. 80013f4: 701a strb r2, [r3, #0]
  2986. 80013f6: e7dc b.n 80013b2 <UART_Receive_IT+0x26>
  2987. 80013f8: 6852 ldr r2, [r2, #4]
  2988. 80013fa: 1c59 adds r1, r3, #1
  2989. 80013fc: 6281 str r1, [r0, #40] ; 0x28
  2990. 80013fe: f002 027f and.w r2, r2, #127 ; 0x7f
  2991. 8001402: e7f7 b.n 80013f4 <UART_Receive_IT+0x68>
  2992. return HAL_BUSY;
  2993. 8001404: 2002 movs r0, #2
  2994. 8001406: bd10 pop {r4, pc}
  2995. 08001408 <HAL_UART_ErrorCallback>:
  2996. 8001408: 4770 bx lr
  2997. ...
  2998. 0800140c <HAL_UART_IRQHandler>:
  2999. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3000. 800140c: 6803 ldr r3, [r0, #0]
  3001. {
  3002. 800140e: b570 push {r4, r5, r6, lr}
  3003. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3004. 8001410: 681a ldr r2, [r3, #0]
  3005. {
  3006. 8001412: 4604 mov r4, r0
  3007. if(errorflags == RESET)
  3008. 8001414: 0716 lsls r6, r2, #28
  3009. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3010. 8001416: 68d9 ldr r1, [r3, #12]
  3011. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3012. 8001418: 695d ldr r5, [r3, #20]
  3013. if(errorflags == RESET)
  3014. 800141a: d107 bne.n 800142c <HAL_UART_IRQHandler+0x20>
  3015. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3016. 800141c: 0696 lsls r6, r2, #26
  3017. 800141e: d55a bpl.n 80014d6 <HAL_UART_IRQHandler+0xca>
  3018. 8001420: 068d lsls r5, r1, #26
  3019. 8001422: d558 bpl.n 80014d6 <HAL_UART_IRQHandler+0xca>
  3020. }
  3021. 8001424: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3022. UART_Receive_IT(huart);
  3023. 8001428: f7ff bfb0 b.w 800138c <UART_Receive_IT>
  3024. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3025. 800142c: f015 0501 ands.w r5, r5, #1
  3026. 8001430: d102 bne.n 8001438 <HAL_UART_IRQHandler+0x2c>
  3027. 8001432: f411 7f90 tst.w r1, #288 ; 0x120
  3028. 8001436: d04e beq.n 80014d6 <HAL_UART_IRQHandler+0xca>
  3029. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3030. 8001438: 07d3 lsls r3, r2, #31
  3031. 800143a: d505 bpl.n 8001448 <HAL_UART_IRQHandler+0x3c>
  3032. 800143c: 05ce lsls r6, r1, #23
  3033. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3034. 800143e: bf42 ittt mi
  3035. 8001440: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3036. 8001442: f043 0301 orrmi.w r3, r3, #1
  3037. 8001446: 63e3 strmi r3, [r4, #60] ; 0x3c
  3038. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3039. 8001448: 0750 lsls r0, r2, #29
  3040. 800144a: d504 bpl.n 8001456 <HAL_UART_IRQHandler+0x4a>
  3041. 800144c: b11d cbz r5, 8001456 <HAL_UART_IRQHandler+0x4a>
  3042. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3043. 800144e: 6be3 ldr r3, [r4, #60] ; 0x3c
  3044. 8001450: f043 0302 orr.w r3, r3, #2
  3045. 8001454: 63e3 str r3, [r4, #60] ; 0x3c
  3046. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3047. 8001456: 0793 lsls r3, r2, #30
  3048. 8001458: d504 bpl.n 8001464 <HAL_UART_IRQHandler+0x58>
  3049. 800145a: b11d cbz r5, 8001464 <HAL_UART_IRQHandler+0x58>
  3050. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3051. 800145c: 6be3 ldr r3, [r4, #60] ; 0x3c
  3052. 800145e: f043 0304 orr.w r3, r3, #4
  3053. 8001462: 63e3 str r3, [r4, #60] ; 0x3c
  3054. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3055. 8001464: 0716 lsls r6, r2, #28
  3056. 8001466: d504 bpl.n 8001472 <HAL_UART_IRQHandler+0x66>
  3057. 8001468: b11d cbz r5, 8001472 <HAL_UART_IRQHandler+0x66>
  3058. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3059. 800146a: 6be3 ldr r3, [r4, #60] ; 0x3c
  3060. 800146c: f043 0308 orr.w r3, r3, #8
  3061. 8001470: 63e3 str r3, [r4, #60] ; 0x3c
  3062. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3063. 8001472: 6be3 ldr r3, [r4, #60] ; 0x3c
  3064. 8001474: 2b00 cmp r3, #0
  3065. 8001476: d066 beq.n 8001546 <HAL_UART_IRQHandler+0x13a>
  3066. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3067. 8001478: 0695 lsls r5, r2, #26
  3068. 800147a: d504 bpl.n 8001486 <HAL_UART_IRQHandler+0x7a>
  3069. 800147c: 0688 lsls r0, r1, #26
  3070. 800147e: d502 bpl.n 8001486 <HAL_UART_IRQHandler+0x7a>
  3071. UART_Receive_IT(huart);
  3072. 8001480: 4620 mov r0, r4
  3073. 8001482: f7ff ff83 bl 800138c <UART_Receive_IT>
  3074. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3075. 8001486: 6823 ldr r3, [r4, #0]
  3076. UART_EndRxTransfer(huart);
  3077. 8001488: 4620 mov r0, r4
  3078. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3079. 800148a: 695d ldr r5, [r3, #20]
  3080. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3081. 800148c: 6be2 ldr r2, [r4, #60] ; 0x3c
  3082. 800148e: 0711 lsls r1, r2, #28
  3083. 8001490: d402 bmi.n 8001498 <HAL_UART_IRQHandler+0x8c>
  3084. 8001492: f015 0540 ands.w r5, r5, #64 ; 0x40
  3085. 8001496: d01a beq.n 80014ce <HAL_UART_IRQHandler+0xc2>
  3086. UART_EndRxTransfer(huart);
  3087. 8001498: f7ff fdf2 bl 8001080 <UART_EndRxTransfer>
  3088. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3089. 800149c: 6823 ldr r3, [r4, #0]
  3090. 800149e: 695a ldr r2, [r3, #20]
  3091. 80014a0: 0652 lsls r2, r2, #25
  3092. 80014a2: d510 bpl.n 80014c6 <HAL_UART_IRQHandler+0xba>
  3093. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3094. 80014a4: 695a ldr r2, [r3, #20]
  3095. if(huart->hdmarx != NULL)
  3096. 80014a6: 6b60 ldr r0, [r4, #52] ; 0x34
  3097. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3098. 80014a8: f022 0240 bic.w r2, r2, #64 ; 0x40
  3099. 80014ac: 615a str r2, [r3, #20]
  3100. if(huart->hdmarx != NULL)
  3101. 80014ae: b150 cbz r0, 80014c6 <HAL_UART_IRQHandler+0xba>
  3102. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3103. 80014b0: 4b25 ldr r3, [pc, #148] ; (8001548 <HAL_UART_IRQHandler+0x13c>)
  3104. 80014b2: 6343 str r3, [r0, #52] ; 0x34
  3105. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3106. 80014b4: f7fe ff84 bl 80003c0 <HAL_DMA_Abort_IT>
  3107. 80014b8: 2800 cmp r0, #0
  3108. 80014ba: d044 beq.n 8001546 <HAL_UART_IRQHandler+0x13a>
  3109. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3110. 80014bc: 6b60 ldr r0, [r4, #52] ; 0x34
  3111. }
  3112. 80014be: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3113. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3114. 80014c2: 6b43 ldr r3, [r0, #52] ; 0x34
  3115. 80014c4: 4718 bx r3
  3116. HAL_UART_ErrorCallback(huart);
  3117. 80014c6: 4620 mov r0, r4
  3118. 80014c8: f7ff ff9e bl 8001408 <HAL_UART_ErrorCallback>
  3119. 80014cc: bd70 pop {r4, r5, r6, pc}
  3120. HAL_UART_ErrorCallback(huart);
  3121. 80014ce: f7ff ff9b bl 8001408 <HAL_UART_ErrorCallback>
  3122. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3123. 80014d2: 63e5 str r5, [r4, #60] ; 0x3c
  3124. 80014d4: bd70 pop {r4, r5, r6, pc}
  3125. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3126. 80014d6: 0616 lsls r6, r2, #24
  3127. 80014d8: d527 bpl.n 800152a <HAL_UART_IRQHandler+0x11e>
  3128. 80014da: 060d lsls r5, r1, #24
  3129. 80014dc: d525 bpl.n 800152a <HAL_UART_IRQHandler+0x11e>
  3130. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3131. 80014de: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3132. 80014e2: 2a21 cmp r2, #33 ; 0x21
  3133. 80014e4: d12f bne.n 8001546 <HAL_UART_IRQHandler+0x13a>
  3134. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3135. 80014e6: 68a2 ldr r2, [r4, #8]
  3136. 80014e8: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3137. 80014ec: 6a22 ldr r2, [r4, #32]
  3138. 80014ee: d117 bne.n 8001520 <HAL_UART_IRQHandler+0x114>
  3139. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3140. 80014f0: 8811 ldrh r1, [r2, #0]
  3141. 80014f2: f3c1 0108 ubfx r1, r1, #0, #9
  3142. 80014f6: 6059 str r1, [r3, #4]
  3143. if(huart->Init.Parity == UART_PARITY_NONE)
  3144. 80014f8: 6921 ldr r1, [r4, #16]
  3145. 80014fa: b979 cbnz r1, 800151c <HAL_UART_IRQHandler+0x110>
  3146. huart->pTxBuffPtr += 2U;
  3147. 80014fc: 3202 adds r2, #2
  3148. huart->pTxBuffPtr += 1U;
  3149. 80014fe: 6222 str r2, [r4, #32]
  3150. if(--huart->TxXferCount == 0U)
  3151. 8001500: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3152. 8001502: 3a01 subs r2, #1
  3153. 8001504: b292 uxth r2, r2
  3154. 8001506: 84e2 strh r2, [r4, #38] ; 0x26
  3155. 8001508: b9ea cbnz r2, 8001546 <HAL_UART_IRQHandler+0x13a>
  3156. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3157. 800150a: 68da ldr r2, [r3, #12]
  3158. 800150c: f022 0280 bic.w r2, r2, #128 ; 0x80
  3159. 8001510: 60da str r2, [r3, #12]
  3160. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3161. 8001512: 68da ldr r2, [r3, #12]
  3162. 8001514: f042 0240 orr.w r2, r2, #64 ; 0x40
  3163. 8001518: 60da str r2, [r3, #12]
  3164. 800151a: bd70 pop {r4, r5, r6, pc}
  3165. huart->pTxBuffPtr += 1U;
  3166. 800151c: 3201 adds r2, #1
  3167. 800151e: e7ee b.n 80014fe <HAL_UART_IRQHandler+0xf2>
  3168. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3169. 8001520: 1c51 adds r1, r2, #1
  3170. 8001522: 6221 str r1, [r4, #32]
  3171. 8001524: 7812 ldrb r2, [r2, #0]
  3172. 8001526: 605a str r2, [r3, #4]
  3173. 8001528: e7ea b.n 8001500 <HAL_UART_IRQHandler+0xf4>
  3174. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3175. 800152a: 0650 lsls r0, r2, #25
  3176. 800152c: d50b bpl.n 8001546 <HAL_UART_IRQHandler+0x13a>
  3177. 800152e: 064a lsls r2, r1, #25
  3178. 8001530: d509 bpl.n 8001546 <HAL_UART_IRQHandler+0x13a>
  3179. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3180. 8001532: 68da ldr r2, [r3, #12]
  3181. HAL_UART_TxCpltCallback(huart);
  3182. 8001534: 4620 mov r0, r4
  3183. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3184. 8001536: f022 0240 bic.w r2, r2, #64 ; 0x40
  3185. 800153a: 60da str r2, [r3, #12]
  3186. huart->gState = HAL_UART_STATE_READY;
  3187. 800153c: 2320 movs r3, #32
  3188. 800153e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3189. HAL_UART_TxCpltCallback(huart);
  3190. 8001542: f7ff ff22 bl 800138a <HAL_UART_TxCpltCallback>
  3191. 8001546: bd70 pop {r4, r5, r6, pc}
  3192. 8001548: 0800154d .word 0x0800154d
  3193. 0800154c <UART_DMAAbortOnError>:
  3194. {
  3195. 800154c: b508 push {r3, lr}
  3196. huart->RxXferCount = 0x00U;
  3197. 800154e: 2300 movs r3, #0
  3198. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3199. 8001550: 6a40 ldr r0, [r0, #36] ; 0x24
  3200. huart->RxXferCount = 0x00U;
  3201. 8001552: 85c3 strh r3, [r0, #46] ; 0x2e
  3202. huart->TxXferCount = 0x00U;
  3203. 8001554: 84c3 strh r3, [r0, #38] ; 0x26
  3204. HAL_UART_ErrorCallback(huart);
  3205. 8001556: f7ff ff57 bl 8001408 <HAL_UART_ErrorCallback>
  3206. 800155a: bd08 pop {r3, pc}
  3207. 0800155c <FLASH_If_Init>:
  3208. * @brief Unlocks Flash for write access
  3209. * @param None
  3210. * @retval None
  3211. */
  3212. void FLASH_If_Init(void)
  3213. {
  3214. 800155c: b508 push {r3, lr}
  3215. /* Unlock the Program memory */
  3216. HAL_FLASH_Unlock();
  3217. 800155e: f7fe ffc5 bl 80004ec <HAL_FLASH_Unlock>
  3218. /* Clear all FLASH flags */
  3219. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP | FLASH_FLAG_PGERR | FLASH_FLAG_WRPERR);
  3220. 8001562: 2234 movs r2, #52 ; 0x34
  3221. 8001564: 4b02 ldr r3, [pc, #8] ; (8001570 <FLASH_If_Init+0x14>)
  3222. 8001566: 60da str r2, [r3, #12]
  3223. /* Unlock the Program memory */
  3224. HAL_FLASH_Lock();
  3225. }
  3226. 8001568: e8bd 4008 ldmia.w sp!, {r3, lr}
  3227. HAL_FLASH_Lock();
  3228. 800156c: f7fe bfd0 b.w 8000510 <HAL_FLASH_Lock>
  3229. 8001570: 40022000 .word 0x40022000
  3230. 08001574 <HAL_UART_RxCpltCallback>:
  3231. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  3232. {
  3233. if(huart->Instance == USART1)//RGB Comunication
  3234. 8001574: 6802 ldr r2, [r0, #0]
  3235. 8001576: 4b0a ldr r3, [pc, #40] ; (80015a0 <HAL_UART_RxCpltCallback+0x2c>)
  3236. 8001578: 429a cmp r2, r3
  3237. 800157a: d10f bne.n 800159c <HAL_UART_RxCpltCallback+0x28>
  3238. {
  3239. ring_buffer[ring_header] = rx3_data[0];
  3240. 800157c: 4a09 ldr r2, [pc, #36] ; (80015a4 <HAL_UART_RxCpltCallback+0x30>)
  3241. 800157e: 490a ldr r1, [pc, #40] ; (80015a8 <HAL_UART_RxCpltCallback+0x34>)
  3242. 8001580: 6813 ldr r3, [r2, #0]
  3243. 8001582: 7808 ldrb r0, [r1, #0]
  3244. 8001584: 4909 ldr r1, [pc, #36] ; (80015ac <HAL_UART_RxCpltCallback+0x38>)
  3245. 8001586: 54c8 strb r0, [r1, r3]
  3246. if(++ring_header>=100){ ring_header = 0; }
  3247. 8001588: 3301 adds r3, #1
  3248. 800158a: 2b63 cmp r3, #99 ; 0x63
  3249. 800158c: bf88 it hi
  3250. 800158e: 2300 movhi r3, #0
  3251. HAL_UART_Receive_IT(&huart1,&rx3_data[0],1);
  3252. 8001590: 4905 ldr r1, [pc, #20] ; (80015a8 <HAL_UART_RxCpltCallback+0x34>)
  3253. if(++ring_header>=100){ ring_header = 0; }
  3254. 8001592: 6013 str r3, [r2, #0]
  3255. HAL_UART_Receive_IT(&huart1,&rx3_data[0],1);
  3256. 8001594: 4806 ldr r0, [pc, #24] ; (80015b0 <HAL_UART_RxCpltCallback+0x3c>)
  3257. 8001596: 2201 movs r2, #1
  3258. 8001598: f7ff bed0 b.w 800133c <HAL_UART_Receive_IT>
  3259. 800159c: 4770 bx lr
  3260. 800159e: bf00 nop
  3261. 80015a0: 40013800 .word 0x40013800
  3262. 80015a4: 200000b8 .word 0x200000b8
  3263. 80015a8: 200000c0 .word 0x200000c0
  3264. 80015ac: 20000188 .word 0x20000188
  3265. 80015b0: 200000fc .word 0x200000fc
  3266. 080015b4 <HAL_TIM_PeriodElapsedCallback>:
  3267. }
  3268. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  3269. {
  3270. if(htim->Instance == TIM6){
  3271. 80015b4: 6802 ldr r2, [r0, #0]
  3272. 80015b6: 4b08 ldr r3, [pc, #32] ; (80015d8 <HAL_TIM_PeriodElapsedCallback+0x24>)
  3273. 80015b8: 429a cmp r2, r3
  3274. 80015ba: d10b bne.n 80015d4 <HAL_TIM_PeriodElapsedCallback+0x20>
  3275. UartTimerCnt++;
  3276. 80015bc: 4a07 ldr r2, [pc, #28] ; (80015dc <HAL_TIM_PeriodElapsedCallback+0x28>)
  3277. 80015be: 6813 ldr r3, [r2, #0]
  3278. 80015c0: 3301 adds r3, #1
  3279. 80015c2: 6013 str r3, [r2, #0]
  3280. LedTimerCnt++;
  3281. 80015c4: 4a06 ldr r2, [pc, #24] ; (80015e0 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  3282. 80015c6: 6813 ldr r3, [r2, #0]
  3283. 80015c8: 3301 adds r3, #1
  3284. 80015ca: 6013 str r3, [r2, #0]
  3285. FirmwareTimerCnt++;
  3286. 80015cc: 4a05 ldr r2, [pc, #20] ; (80015e4 <HAL_TIM_PeriodElapsedCallback+0x30>)
  3287. 80015ce: 6813 ldr r3, [r2, #0]
  3288. 80015d0: 3301 adds r3, #1
  3289. 80015d2: 6013 str r3, [r2, #0]
  3290. 80015d4: 4770 bx lr
  3291. 80015d6: bf00 nop
  3292. 80015d8: 40001000 .word 0x40001000
  3293. 80015dc: 200000b0 .word 0x200000b0
  3294. 80015e0: 200000a8 .word 0x200000a8
  3295. 80015e4: 200000a4 .word 0x200000a4
  3296. 080015e8 <Uart1_Data_Send>:
  3297. }
  3298. }
  3299. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  3300. HAL_UART_Transmit(&huart1, data,size, 10);
  3301. 80015e8: 460a mov r2, r1
  3302. 80015ea: 230a movs r3, #10
  3303. 80015ec: 4601 mov r1, r0
  3304. 80015ee: 4801 ldr r0, [pc, #4] ; (80015f4 <Uart1_Data_Send+0xc>)
  3305. 80015f0: f7ff be48 b.w 8001284 <HAL_UART_Transmit>
  3306. 80015f4: 200000fc .word 0x200000fc
  3307. 080015f8 <_write>:
  3308. }
  3309. int _write (int file, uint8_t *ptr, uint16_t len)
  3310. {
  3311. 80015f8: b510 push {r4, lr}
  3312. 80015fa: 4614 mov r4, r2
  3313. HAL_UART_Transmit (&huart1, ptr, len, 10);
  3314. 80015fc: 230a movs r3, #10
  3315. 80015fe: 4802 ldr r0, [pc, #8] ; (8001608 <_write+0x10>)
  3316. 8001600: f7ff fe40 bl 8001284 <HAL_UART_Transmit>
  3317. return len;
  3318. }
  3319. 8001604: 4620 mov r0, r4
  3320. 8001606: bd10 pop {r4, pc}
  3321. 8001608: 200000fc .word 0x200000fc
  3322. 0800160c <Flash_RGB_Data_Write>:
  3323. #endif // PYJ.2019.03.20_END --
  3324. #define FLASH_USER_START_ADDR StartAddr /* Start @ of user Flash area */
  3325. #define FLASH_USER_END_ADDR StartAddr + ((uint32_t)0x000FFFF) /* End @ of user Flash area */
  3326. uint32_t Address = StartAddr;
  3327. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  3328. 800160c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3329. uint16_t Firmdata = 0;
  3330. uint8_t ret = 0;
  3331. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  3332. 8001610: 2400 movs r4, #0
  3333. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  3334. 8001612: 4607 mov r7, r0
  3335. uint8_t ret = 0;
  3336. 8001614: 4626 mov r6, r4
  3337. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  3338. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  3339. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  3340. 8001616: 4d10 ldr r5, [pc, #64] ; (8001658 <Flash_RGB_Data_Write+0x4c>)
  3341. printf("HAL NOT OK \n");
  3342. 8001618: f8df 8040 ldr.w r8, [pc, #64] ; 800165c <Flash_RGB_Data_Write+0x50>
  3343. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  3344. 800161c: 78bb ldrb r3, [r7, #2]
  3345. 800161e: 3b02 subs r3, #2
  3346. 8001620: 429c cmp r4, r3
  3347. 8001622: db02 blt.n 800162a <Flash_RGB_Data_Write+0x1e>
  3348. }
  3349. Address += 2;
  3350. // HAL_Delay(5);
  3351. }
  3352. return ret;
  3353. }
  3354. 8001624: 4630 mov r0, r6
  3355. 8001626: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3356. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  3357. 800162a: 193b adds r3, r7, r4
  3358. 800162c: 78da ldrb r2, [r3, #3]
  3359. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  3360. 800162e: 791b ldrb r3, [r3, #4]
  3361. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  3362. 8001630: 6829 ldr r1, [r5, #0]
  3363. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  3364. 8001632: eb02 2203 add.w r2, r2, r3, lsl #8
  3365. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  3366. 8001636: b292 uxth r2, r2
  3367. 8001638: 2300 movs r3, #0
  3368. 800163a: 2001 movs r0, #1
  3369. 800163c: f7fe ff9c bl 8000578 <HAL_FLASH_Program>
  3370. 8001640: b118 cbz r0, 800164a <Flash_RGB_Data_Write+0x3e>
  3371. printf("HAL NOT OK \n");
  3372. 8001642: 4640 mov r0, r8
  3373. 8001644: f000 fbcc bl 8001de0 <puts>
  3374. ret = 1;
  3375. 8001648: 2601 movs r6, #1
  3376. Address += 2;
  3377. 800164a: 682b ldr r3, [r5, #0]
  3378. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  3379. 800164c: 3402 adds r4, #2
  3380. Address += 2;
  3381. 800164e: 3302 adds r3, #2
  3382. 8001650: 602b str r3, [r5, #0]
  3383. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  3384. 8001652: b2e4 uxtb r4, r4
  3385. 8001654: e7e2 b.n 800161c <Flash_RGB_Data_Write+0x10>
  3386. 8001656: bf00 nop
  3387. 8001658: 20000008 .word 0x20000008
  3388. 800165c: 08002e18 .word 0x08002e18
  3389. 08001660 <Flash_write>:
  3390. /*Variable used for Erase procedure*/
  3391. static FLASH_EraseInitTypeDef EraseInitStruct;
  3392. static uint32_t PAGEError = 0;
  3393. uint8_t ret = 0;
  3394. /* Fill EraseInit structure*/
  3395. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  3396. 8001660: 2300 movs r3, #0
  3397. {
  3398. 8001662: b573 push {r0, r1, r4, r5, r6, lr}
  3399. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  3400. 8001664: 4d16 ldr r5, [pc, #88] ; (80016c0 <Flash_write+0x60>)
  3401. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  3402. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  3403. __HAL_RCC_TIM6_CLK_DISABLE(); // 매ì�¸???�´ë¨¸ë?? ? •ì§??•©?‹ˆ?‹¤
  3404. 8001666: 4c17 ldr r4, [pc, #92] ; (80016c4 <Flash_write+0x64>)
  3405. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  3406. 8001668: 602b str r3, [r5, #0]
  3407. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  3408. 800166a: 4b17 ldr r3, [pc, #92] ; (80016c8 <Flash_write+0x68>)
  3409. {
  3410. 800166c: 4606 mov r6, r0
  3411. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  3412. 800166e: 60ab str r3, [r5, #8]
  3413. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  3414. 8001670: 231f movs r3, #31
  3415. 8001672: 60eb str r3, [r5, #12]
  3416. __HAL_RCC_TIM6_CLK_DISABLE(); // 매ì�¸???�´ë¨¸ë?? ? •ì§??•©?‹ˆ?‹¤
  3417. 8001674: 69e3 ldr r3, [r4, #28]
  3418. 8001676: f023 0310 bic.w r3, r3, #16
  3419. 800167a: 61e3 str r3, [r4, #28]
  3420. HAL_FLASH_Unlock(); // lock ??�
  3421. 800167c: f7fe ff36 bl 80004ec <HAL_FLASH_Unlock>
  3422. if(flashinit == 0){
  3423. 8001680: 4b12 ldr r3, [pc, #72] ; (80016cc <Flash_write+0x6c>)
  3424. 8001682: 781a ldrb r2, [r3, #0]
  3425. 8001684: b94a cbnz r2, 800169a <Flash_write+0x3a>
  3426. flashinit= 1;
  3427. 8001686: 2201 movs r2, #1
  3428. //FLASH_PageErase(StartAddr);
  3429. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  3430. 8001688: 4911 ldr r1, [pc, #68] ; (80016d0 <Flash_write+0x70>)
  3431. 800168a: 4628 mov r0, r5
  3432. flashinit= 1;
  3433. 800168c: 701a strb r2, [r3, #0]
  3434. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  3435. 800168e: f7fe ffdd bl 800064c <HAL_FLASHEx_Erase>
  3436. 8001692: b110 cbz r0, 800169a <Flash_write+0x3a>
  3437. printf("Erase Failed \r\n");
  3438. 8001694: 480f ldr r0, [pc, #60] ; (80016d4 <Flash_write+0x74>)
  3439. 8001696: f000 fba3 bl 8001de0 <puts>
  3440. }
  3441. }
  3442. // FLASH_If_Erase();
  3443. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  3444. 800169a: 4630 mov r0, r6
  3445. 800169c: f7ff ffb6 bl 800160c <Flash_RGB_Data_Write>
  3446. 80016a0: 4605 mov r5, r0
  3447. HAL_FLASH_Lock(); // lock ?ž ê·¸ê¸°
  3448. 80016a2: f7fe ff35 bl 8000510 <HAL_FLASH_Lock>
  3449. __HAL_RCC_TIM6_CLK_ENABLE(); // 매ì�¸???�´ë¨¸ë?? ?ž¬?‹œ?ž‘?•©?‹ˆ?‹¤
  3450. return ret;
  3451. }
  3452. 80016a6: 4628 mov r0, r5
  3453. __HAL_RCC_TIM6_CLK_ENABLE(); // 매ì�¸???�´ë¨¸ë?? ?ž¬?‹œ?ž‘?•©?‹ˆ?‹¤
  3454. 80016a8: 69e3 ldr r3, [r4, #28]
  3455. 80016aa: f043 0310 orr.w r3, r3, #16
  3456. 80016ae: 61e3 str r3, [r4, #28]
  3457. 80016b0: 69e3 ldr r3, [r4, #28]
  3458. 80016b2: f003 0310 and.w r3, r3, #16
  3459. 80016b6: 9301 str r3, [sp, #4]
  3460. 80016b8: 9b01 ldr r3, [sp, #4]
  3461. }
  3462. 80016ba: b002 add sp, #8
  3463. 80016bc: bd70 pop {r4, r5, r6, pc}
  3464. 80016be: bf00 nop
  3465. 80016c0: 20000094 .word 0x20000094
  3466. 80016c4: 40021000 .word 0x40021000
  3467. 80016c8: 08004000 .word 0x08004000
  3468. 80016cc: 200000b4 .word 0x200000b4
  3469. 80016d0: 200000ac .word 0x200000ac
  3470. 80016d4: 08002e24 .word 0x08002e24
  3471. 080016d8 <Flash_InitRead>:
  3472. void Flash_InitRead(void) // ?“°ê¸°í•¨?ˆ˜
  3473. {
  3474. 80016d8: b570 push {r4, r5, r6, lr}
  3475. uint32_t Address = 0;
  3476. Address = StartAddr;
  3477. 80016da: 4c06 ldr r4, [pc, #24] ; (80016f4 <Flash_InitRead+0x1c>)
  3478. for(uint32_t i = 0; i < 16; i++ ){
  3479. printf("%08x : %02X \n",Address ,*(uint8_t*)Address);
  3480. 80016dc: 4e06 ldr r6, [pc, #24] ; (80016f8 <Flash_InitRead+0x20>)
  3481. for(uint32_t i = 0; i < 16; i++ ){
  3482. 80016de: 4d07 ldr r5, [pc, #28] ; (80016fc <Flash_InitRead+0x24>)
  3483. printf("%08x : %02X \n",Address ,*(uint8_t*)Address);
  3484. 80016e0: 7822 ldrb r2, [r4, #0]
  3485. 80016e2: 4621 mov r1, r4
  3486. 80016e4: 4630 mov r0, r6
  3487. Address++;
  3488. 80016e6: 3401 adds r4, #1
  3489. printf("%08x : %02X \n",Address ,*(uint8_t*)Address);
  3490. 80016e8: f000 fb06 bl 8001cf8 <iprintf>
  3491. for(uint32_t i = 0; i < 16; i++ ){
  3492. 80016ec: 42ac cmp r4, r5
  3493. 80016ee: d1f7 bne.n 80016e0 <Flash_InitRead+0x8>
  3494. printf("%02X ",*(uint8_t*)Address);
  3495. Address++;
  3496. }
  3497. #endif // PYJ.2019.03.27_END --
  3498. }
  3499. 80016f0: bd70 pop {r4, r5, r6, pc}
  3500. 80016f2: bf00 nop
  3501. 80016f4: 08004000 .word 0x08004000
  3502. 80016f8: 08002e0a .word 0x08002e0a
  3503. 80016fc: 08004010 .word 0x08004010
  3504. 08001700 <Jump_App>:
  3505. typedef void (*fptr)(void);
  3506. fptr jump_to_app;
  3507. uint32_t jump_addr;
  3508. void Jump_App(void){
  3509. 8001700: b5b0 push {r4, r5, r7, lr}
  3510. __HAL_RCC_TIM6_CLK_DISABLE(); // 매ì�¸???�´ë¨¸ë?? ? •ì§??•©?‹ˆ?‹¤
  3511. 8001702: 4a0d ldr r2, [pc, #52] ; (8001738 <Jump_App+0x38>)
  3512. void Jump_App(void){
  3513. 8001704: af00 add r7, sp, #0
  3514. __HAL_RCC_TIM6_CLK_DISABLE(); // 매ì�¸???�´ë¨¸ë?? ? •ì§??•©?‹ˆ?‹¤
  3515. 8001706: 69d3 ldr r3, [r2, #28]
  3516. printf("boot loader start\n"); //메세� 출력
  3517. 8001708: 480c ldr r0, [pc, #48] ; (800173c <Jump_App+0x3c>)
  3518. __HAL_RCC_TIM6_CLK_DISABLE(); // 매ì�¸???�´ë¨¸ë?? ? •ì§??•©?‹ˆ?‹¤
  3519. 800170a: f023 0310 bic.w r3, r3, #16
  3520. 800170e: 61d3 str r3, [r2, #28]
  3521. printf("boot loader start\n"); //메세� 출력
  3522. 8001710: f000 fb66 bl 8001de0 <puts>
  3523. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  3524. 8001714: 4b0a ldr r3, [pc, #40] ; (8001740 <Jump_App+0x40>)
  3525. 8001716: 4a0b ldr r2, [pc, #44] ; (8001744 <Jump_App+0x44>)
  3526. 8001718: 681b ldr r3, [r3, #0]
  3527. jump_to_app = (fptr) jump_addr;
  3528. 800171a: 4c0b ldr r4, [pc, #44] ; (8001748 <Jump_App+0x48>)
  3529. /* init user app's sp */
  3530. printf("jump!\n");
  3531. 800171c: 480b ldr r0, [pc, #44] ; (800174c <Jump_App+0x4c>)
  3532. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  3533. 800171e: 6013 str r3, [r2, #0]
  3534. jump_to_app = (fptr) jump_addr;
  3535. 8001720: 6023 str r3, [r4, #0]
  3536. printf("jump!\n");
  3537. 8001722: f000 fb5d bl 8001de0 <puts>
  3538. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  3539. 8001726: 4b0a ldr r3, [pc, #40] ; (8001750 <Jump_App+0x50>)
  3540. 8001728: 681b ldr r3, [r3, #0]
  3541. __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) : "sp");
  3542. 800172a: f383 8808 msr MSP, r3
  3543. jump_to_app();
  3544. 800172e: 6823 ldr r3, [r4, #0]
  3545. }
  3546. 8001730: 46bd mov sp, r7
  3547. 8001732: e8bd 40b0 ldmia.w sp!, {r4, r5, r7, lr}
  3548. jump_to_app();
  3549. 8001736: 4718 bx r3
  3550. 8001738: 40021000 .word 0x40021000
  3551. 800173c: 08002e33 .word 0x08002e33
  3552. 8001740: 08004004 .word 0x08004004
  3553. 8001744: 2000013c .word 0x2000013c
  3554. 8001748: 20000184 .word 0x20000184
  3555. 800174c: 08002e45 .word 0x08002e45
  3556. 8001750: 08004000 .word 0x08004000
  3557. 08001754 <FirmwareUpdateStart>:
  3558. void FirmwareUpdateStart(uint8_t* data){
  3559. 8001754: b573 push {r0, r1, r4, r5, r6, lr}
  3560. 8001756: 4604 mov r4, r0
  3561. uint8_t ret = 0,crccheck = 0;
  3562. uint8_t tempdata[5] = {0xbe,FirmwareUpdataAck,0x02,0,0xbe};
  3563. 8001758: 4b25 ldr r3, [pc, #148] ; (80017f0 <FirmwareUpdateStart+0x9c>)
  3564. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3565. 800175a: 78a1 ldrb r1, [r4, #2]
  3566. uint8_t tempdata[5] = {0xbe,FirmwareUpdataAck,0x02,0,0xbe};
  3567. 800175c: 6818 ldr r0, [r3, #0]
  3568. 800175e: 791b ldrb r3, [r3, #4]
  3569. 8001760: 9000 str r0, [sp, #0]
  3570. 8001762: f88d 3004 strb.w r3, [sp, #4]
  3571. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3572. 8001766: 1863 adds r3, r4, r1
  3573. 8001768: 785a ldrb r2, [r3, #1]
  3574. 800176a: 1c60 adds r0, r4, #1
  3575. 800176c: f000 f9a7 bl 8001abe <STH30_CheckCrc>
  3576. if(crccheck == NO_ERROR){
  3577. 8001770: 2801 cmp r0, #1
  3578. 8001772: d00b beq.n 800178c <FirmwareUpdateStart+0x38>
  3579. 8001774: 2300 movs r3, #0
  3580. ret = Flash_write(&data[0]);
  3581. if(ret == 1)
  3582. tempdata[bluecell_type] = FirmwareUpdataNak;
  3583. }else{
  3584. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3585. printf("%02x ",data[i]);
  3586. 8001776: 4e1f ldr r6, [pc, #124] ; (80017f4 <FirmwareUpdateStart+0xa0>)
  3587. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3588. 8001778: 78a2 ldrb r2, [r4, #2]
  3589. 800177a: 1c5d adds r5, r3, #1
  3590. 800177c: 3202 adds r2, #2
  3591. 800177e: b2db uxtb r3, r3
  3592. 8001780: 429a cmp r2, r3
  3593. 8001782: da2f bge.n 80017e4 <FirmwareUpdateStart+0x90>
  3594. printf("Check Sum error \n");
  3595. 8001784: 481c ldr r0, [pc, #112] ; (80017f8 <FirmwareUpdateStart+0xa4>)
  3596. 8001786: f000 fb2b bl 8001de0 <puts>
  3597. 800178a: e00c b.n 80017a6 <FirmwareUpdateStart+0x52>
  3598. tempdata[bluecell_type] = FirmwareUpdataAck;
  3599. 800178c: 2311 movs r3, #17
  3600. 800178e: f88d 3001 strb.w r3, [sp, #1]
  3601. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  3602. 8001792: 7863 ldrb r3, [r4, #1]
  3603. 8001794: 2bdd cmp r3, #221 ; 0xdd
  3604. 8001796: d001 beq.n 800179c <FirmwareUpdateStart+0x48>
  3605. 8001798: 2bee cmp r3, #238 ; 0xee
  3606. 800179a: d107 bne.n 80017ac <FirmwareUpdateStart+0x58>
  3607. ret = Flash_write(&data[0]);
  3608. 800179c: 4620 mov r0, r4
  3609. 800179e: f7ff ff5f bl 8001660 <Flash_write>
  3610. if(ret == 1)
  3611. 80017a2: 2801 cmp r0, #1
  3612. 80017a4: d102 bne.n 80017ac <FirmwareUpdateStart+0x58>
  3613. tempdata[bluecell_type] = FirmwareUpdataNak;
  3614. 80017a6: 2322 movs r3, #34 ; 0x22
  3615. 80017a8: f88d 3001 strb.w r3, [sp, #1]
  3616. }
  3617. tempdata[bluecell_crc] = STH30_CreateCrc(&tempdata[bluecell_type],tempdata[bluecell_length]);
  3618. 80017ac: f89d 1002 ldrb.w r1, [sp, #2]
  3619. 80017b0: f10d 0001 add.w r0, sp, #1
  3620. 80017b4: f000 f968 bl 8001a88 <STH30_CreateCrc>
  3621. if(data[bluecell_type] != 0xEE && data[bluecell_type] != RGB_Reset){
  3622. 80017b8: 7863 ldrb r3, [r4, #1]
  3623. tempdata[bluecell_crc] = STH30_CreateCrc(&tempdata[bluecell_type],tempdata[bluecell_length]);
  3624. 80017ba: f88d 0003 strb.w r0, [sp, #3]
  3625. if(data[bluecell_type] != 0xEE && data[bluecell_type] != RGB_Reset){
  3626. 80017be: 2bee cmp r3, #238 ; 0xee
  3627. 80017c0: d008 beq.n 80017d4 <FirmwareUpdateStart+0x80>
  3628. 80017c2: 2b0a cmp r3, #10
  3629. 80017c4: d006 beq.n 80017d4 <FirmwareUpdateStart+0x80>
  3630. Uart1_Data_Send(&tempdata[bluecell_stx],tempdata[bluecell_length] + 3);
  3631. 80017c6: f89d 1002 ldrb.w r1, [sp, #2]
  3632. 80017ca: 4668 mov r0, sp
  3633. 80017cc: 3103 adds r1, #3
  3634. 80017ce: b2c9 uxtb r1, r1
  3635. 80017d0: f7ff ff0a bl 80015e8 <Uart1_Data_Send>
  3636. }
  3637. if(data[bluecell_type] == 0xEE)
  3638. 80017d4: 7863 ldrb r3, [r4, #1]
  3639. 80017d6: 2bee cmp r3, #238 ; 0xee
  3640. 80017d8: d102 bne.n 80017e0 <FirmwareUpdateStart+0x8c>
  3641. printf("update Complete \n");
  3642. 80017da: 4808 ldr r0, [pc, #32] ; (80017fc <FirmwareUpdateStart+0xa8>)
  3643. 80017dc: f000 fb00 bl 8001de0 <puts>
  3644. }
  3645. 80017e0: b002 add sp, #8
  3646. 80017e2: bd70 pop {r4, r5, r6, pc}
  3647. printf("%02x ",data[i]);
  3648. 80017e4: 5ce1 ldrb r1, [r4, r3]
  3649. 80017e6: 4630 mov r0, r6
  3650. 80017e8: f000 fa86 bl 8001cf8 <iprintf>
  3651. 80017ec: 462b mov r3, r5
  3652. 80017ee: e7c3 b.n 8001778 <FirmwareUpdateStart+0x24>
  3653. 80017f0: 08002dd8 .word 0x08002dd8
  3654. 80017f4: 08002de2 .word 0x08002de2
  3655. 80017f8: 08002de8 .word 0x08002de8
  3656. 80017fc: 08002df9 .word 0x08002df9
  3657. 08001800 <SystemClock_Config>:
  3658. /**
  3659. * @brief System Clock Configuration
  3660. * @retval None
  3661. */
  3662. void SystemClock_Config(void)
  3663. {
  3664. 8001800: b510 push {r4, lr}
  3665. 8001802: b090 sub sp, #64 ; 0x40
  3666. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  3667. 8001804: 2228 movs r2, #40 ; 0x28
  3668. 8001806: 2100 movs r1, #0
  3669. 8001808: a806 add r0, sp, #24
  3670. 800180a: f000 fa6d bl 8001ce8 <memset>
  3671. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  3672. 800180e: 2100 movs r1, #0
  3673. 8001810: 2214 movs r2, #20
  3674. 8001812: a801 add r0, sp, #4
  3675. 8001814: f000 fa68 bl 8001ce8 <memset>
  3676. */
  3677. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  3678. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  3679. RCC_OscInitStruct.HSEPredivValue = RCC_HSE_PREDIV_DIV1;
  3680. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  3681. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  3682. 8001818: 2402 movs r4, #2
  3683. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  3684. 800181a: 2201 movs r2, #1
  3685. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  3686. 800181c: f44f 3380 mov.w r3, #65536 ; 0x10000
  3687. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  3688. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL2;
  3689. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  3690. 8001820: a806 add r0, sp, #24
  3691. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  3692. 8001822: 9206 str r2, [sp, #24]
  3693. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  3694. 8001824: 9307 str r3, [sp, #28]
  3695. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  3696. 8001826: 920a str r2, [sp, #40] ; 0x28
  3697. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  3698. 8001828: 930e str r3, [sp, #56] ; 0x38
  3699. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  3700. 800182a: 940d str r4, [sp, #52] ; 0x34
  3701. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  3702. 800182c: f7ff f852 bl 80008d4 <HAL_RCC_OscConfig>
  3703. {
  3704. Error_Handler();
  3705. }
  3706. /**Initializes the CPU, AHB and APB busses clocks
  3707. */
  3708. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  3709. 8001830: 230f movs r3, #15
  3710. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  3711. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  3712. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  3713. 8001832: 2100 movs r1, #0
  3714. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  3715. 8001834: 9301 str r3, [sp, #4]
  3716. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  3717. 8001836: f44f 6380 mov.w r3, #1024 ; 0x400
  3718. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  3719. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  3720. 800183a: a801 add r0, sp, #4
  3721. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  3722. 800183c: 9402 str r4, [sp, #8]
  3723. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  3724. 800183e: 9103 str r1, [sp, #12]
  3725. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  3726. 8001840: 9304 str r3, [sp, #16]
  3727. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  3728. 8001842: 9105 str r1, [sp, #20]
  3729. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  3730. 8001844: f7ff fa0e bl 8000c64 <HAL_RCC_ClockConfig>
  3731. {
  3732. Error_Handler();
  3733. }
  3734. }
  3735. 8001848: b010 add sp, #64 ; 0x40
  3736. 800184a: bd10 pop {r4, pc}
  3737. 0800184c <main>:
  3738. {
  3739. 800184c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  3740. 8001850: b0cc sub sp, #304 ; 0x130
  3741. uint8_t data[255] = {0,};
  3742. 8001852: af0c add r7, sp, #48 ; 0x30
  3743. 8001854: 22ff movs r2, #255 ; 0xff
  3744. 8001856: 2100 movs r1, #0
  3745. 8001858: 4638 mov r0, r7
  3746. 800185a: f000 fa45 bl 8001ce8 <memset>
  3747. uint8_t bootdata[5] = {0xbe,RGB_BootStart,0x02,0,0xeb};
  3748. 800185e: 4b7b ldr r3, [pc, #492] ; (8001a4c <main+0x200>)
  3749. uint8_t SensorSerchStart_cmd[5] = {0xbe,25,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  3750. 8001860: 2502 movs r5, #2
  3751. uint8_t bootdata[5] = {0xbe,RGB_BootStart,0x02,0,0xeb};
  3752. 8001862: 6818 ldr r0, [r3, #0]
  3753. 8001864: 791b ldrb r3, [r3, #4]
  3754. uint8_t SensorSerchStart_cmd[5] = {0xbe,25,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  3755. 8001866: 4629 mov r1, r5
  3756. uint8_t bootdata[5] = {0xbe,RGB_BootStart,0x02,0,0xeb};
  3757. 8001868: f88d 3014 strb.w r3, [sp, #20]
  3758. uint8_t SensorSerchStart_cmd[5] = {0xbe,25,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  3759. 800186c: 23be movs r3, #190 ; 0xbe
  3760. 800186e: f88d 3018 strb.w r3, [sp, #24]
  3761. 8001872: 2319 movs r3, #25
  3762. uint8_t bootdata[5] = {0xbe,RGB_BootStart,0x02,0,0xeb};
  3763. 8001874: 9004 str r0, [sp, #16]
  3764. uint8_t SensorSerchStart_cmd[5] = {0xbe,25,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  3765. 8001876: eb0d 0003 add.w r0, sp, r3
  3766. 800187a: f88d 3019 strb.w r3, [sp, #25]
  3767. 800187e: f88d 501a strb.w r5, [sp, #26]
  3768. 8001882: f000 f901 bl 8001a88 <STH30_CreateCrc>
  3769. 8001886: 23eb movs r3, #235 ; 0xeb
  3770. 8001888: f88d 001b strb.w r0, [sp, #27]
  3771. 800188c: f88d 301c strb.w r3, [sp, #28]
  3772. HAL_Init();
  3773. 8001890: f7fe fcf8 bl 8000284 <HAL_Init>
  3774. SystemClock_Config();
  3775. 8001894: f7ff ffb4 bl 8001800 <SystemClock_Config>
  3776. * @param None
  3777. * @retval None
  3778. */
  3779. static void MX_GPIO_Init(void)
  3780. {
  3781. GPIO_InitTypeDef GPIO_InitStruct = {0};
  3782. 8001898: 2210 movs r2, #16
  3783. 800189a: 2100 movs r1, #0
  3784. 800189c: a808 add r0, sp, #32
  3785. 800189e: f000 fa23 bl 8001ce8 <memset>
  3786. /* GPIO Ports Clock Enable */
  3787. __HAL_RCC_GPIOC_CLK_ENABLE();
  3788. 80018a2: 4b6b ldr r3, [pc, #428] ; (8001a50 <main+0x204>)
  3789. __HAL_RCC_GPIOD_CLK_ENABLE();
  3790. __HAL_RCC_GPIOA_CLK_ENABLE();
  3791. /*Configure GPIO pin Output Level */
  3792. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_15, GPIO_PIN_RESET);
  3793. 80018a4: f44f 4100 mov.w r1, #32768 ; 0x8000
  3794. __HAL_RCC_GPIOC_CLK_ENABLE();
  3795. 80018a8: 699a ldr r2, [r3, #24]
  3796. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_15, GPIO_PIN_RESET);
  3797. 80018aa: 486a ldr r0, [pc, #424] ; (8001a54 <main+0x208>)
  3798. __HAL_RCC_GPIOC_CLK_ENABLE();
  3799. 80018ac: f042 0210 orr.w r2, r2, #16
  3800. 80018b0: 619a str r2, [r3, #24]
  3801. 80018b2: 699a ldr r2, [r3, #24]
  3802. /*Configure GPIO pin : PC15 */
  3803. GPIO_InitStruct.Pin = GPIO_PIN_15;
  3804. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  3805. GPIO_InitStruct.Pull = GPIO_NOPULL;
  3806. 80018b4: 2400 movs r4, #0
  3807. __HAL_RCC_GPIOC_CLK_ENABLE();
  3808. 80018b6: f002 0210 and.w r2, r2, #16
  3809. 80018ba: 9201 str r2, [sp, #4]
  3810. 80018bc: 9a01 ldr r2, [sp, #4]
  3811. __HAL_RCC_GPIOD_CLK_ENABLE();
  3812. 80018be: 699a ldr r2, [r3, #24]
  3813. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  3814. 80018c0: f04f 0801 mov.w r8, #1
  3815. __HAL_RCC_GPIOD_CLK_ENABLE();
  3816. 80018c4: f042 0220 orr.w r2, r2, #32
  3817. 80018c8: 619a str r2, [r3, #24]
  3818. 80018ca: 699a ldr r2, [r3, #24]
  3819. htim6.Instance = TIM6;
  3820. 80018cc: 4e62 ldr r6, [pc, #392] ; (8001a58 <main+0x20c>)
  3821. __HAL_RCC_GPIOD_CLK_ENABLE();
  3822. 80018ce: f002 0220 and.w r2, r2, #32
  3823. 80018d2: 9202 str r2, [sp, #8]
  3824. 80018d4: 9a02 ldr r2, [sp, #8]
  3825. __HAL_RCC_GPIOA_CLK_ENABLE();
  3826. 80018d6: 699a ldr r2, [r3, #24]
  3827. 80018d8: f042 0204 orr.w r2, r2, #4
  3828. 80018dc: 619a str r2, [r3, #24]
  3829. 80018de: 699b ldr r3, [r3, #24]
  3830. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_15, GPIO_PIN_RESET);
  3831. 80018e0: 2200 movs r2, #0
  3832. __HAL_RCC_GPIOA_CLK_ENABLE();
  3833. 80018e2: f003 0304 and.w r3, r3, #4
  3834. 80018e6: 9303 str r3, [sp, #12]
  3835. 80018e8: 9b03 ldr r3, [sp, #12]
  3836. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_15, GPIO_PIN_RESET);
  3837. 80018ea: f7fe ffe9 bl 80008c0 <HAL_GPIO_WritePin>
  3838. GPIO_InitStruct.Pin = GPIO_PIN_15;
  3839. 80018ee: f44f 4300 mov.w r3, #32768 ; 0x8000
  3840. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  3841. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  3842. 80018f2: a908 add r1, sp, #32
  3843. 80018f4: 4857 ldr r0, [pc, #348] ; (8001a54 <main+0x208>)
  3844. GPIO_InitStruct.Pin = GPIO_PIN_15;
  3845. 80018f6: 9308 str r3, [sp, #32]
  3846. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  3847. 80018f8: f8cd 8024 str.w r8, [sp, #36] ; 0x24
  3848. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  3849. 80018fc: 950b str r5, [sp, #44] ; 0x2c
  3850. GPIO_InitStruct.Pull = GPIO_NOPULL;
  3851. 80018fe: 940a str r4, [sp, #40] ; 0x28
  3852. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  3853. 8001900: f7fe fef2 bl 80006e8 <HAL_GPIO_Init>
  3854. htim6.Init.Prescaler = 1600-1;
  3855. 8001904: f240 633f movw r3, #1599 ; 0x63f
  3856. 8001908: 4a54 ldr r2, [pc, #336] ; (8001a5c <main+0x210>)
  3857. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  3858. 800190a: 4630 mov r0, r6
  3859. htim6.Init.Prescaler = 1600-1;
  3860. 800190c: e886 000c stmia.w r6, {r2, r3}
  3861. htim6.Init.Period = 10-1;
  3862. 8001910: 2309 movs r3, #9
  3863. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  3864. 8001912: 60b4 str r4, [r6, #8]
  3865. htim6.Init.Period = 10-1;
  3866. 8001914: 60f3 str r3, [r6, #12]
  3867. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  3868. 8001916: 61b4 str r4, [r6, #24]
  3869. TIM_MasterConfigTypeDef sMasterConfig = {0};
  3870. 8001918: 9408 str r4, [sp, #32]
  3871. 800191a: 9409 str r4, [sp, #36] ; 0x24
  3872. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  3873. 800191c: f7ff fb72 bl 8001004 <HAL_TIM_Base_Init>
  3874. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  3875. 8001920: a908 add r1, sp, #32
  3876. 8001922: 4630 mov r0, r6
  3877. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  3878. 8001924: 9408 str r4, [sp, #32]
  3879. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  3880. 8001926: 9409 str r4, [sp, #36] ; 0x24
  3881. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  3882. 8001928: f7ff fb86 bl 8001038 <HAL_TIMEx_MasterConfigSynchronization>
  3883. huart1.Init.BaudRate = 115200;
  3884. 800192c: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  3885. huart1.Instance = USART1;
  3886. 8001930: 4d4b ldr r5, [pc, #300] ; (8001a60 <main+0x214>)
  3887. huart1.Init.BaudRate = 115200;
  3888. 8001932: 494c ldr r1, [pc, #304] ; (8001a64 <main+0x218>)
  3889. if (HAL_UART_Init(&huart1) != HAL_OK)
  3890. 8001934: 4628 mov r0, r5
  3891. huart1.Init.BaudRate = 115200;
  3892. 8001936: e885 000a stmia.w r5, {r1, r3}
  3893. huart1.Init.Mode = UART_MODE_TX_RX;
  3894. 800193a: 230c movs r3, #12
  3895. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  3896. 800193c: 60ac str r4, [r5, #8]
  3897. huart1.Init.Mode = UART_MODE_TX_RX;
  3898. 800193e: 616b str r3, [r5, #20]
  3899. huart1.Init.StopBits = UART_STOPBITS_1;
  3900. 8001940: 60ec str r4, [r5, #12]
  3901. huart1.Init.Parity = UART_PARITY_NONE;
  3902. 8001942: 612c str r4, [r5, #16]
  3903. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  3904. 8001944: 61ac str r4, [r5, #24]
  3905. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  3906. 8001946: 61ec str r4, [r5, #28]
  3907. if (HAL_UART_Init(&huart1) != HAL_OK)
  3908. 8001948: f7ff fc6e bl 8001228 <HAL_UART_Init>
  3909. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  3910. 800194c: 4622 mov r2, r4
  3911. 800194e: 4621 mov r1, r4
  3912. 8001950: 2036 movs r0, #54 ; 0x36
  3913. 8001952: f7fe fcdf bl 8000314 <HAL_NVIC_SetPriority>
  3914. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  3915. 8001956: 2036 movs r0, #54 ; 0x36
  3916. 8001958: f7fe fd10 bl 800037c <HAL_NVIC_EnableIRQ>
  3917. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  3918. 800195c: 4622 mov r2, r4
  3919. 800195e: 4621 mov r1, r4
  3920. 8001960: 2025 movs r0, #37 ; 0x25
  3921. 8001962: f7fe fcd7 bl 8000314 <HAL_NVIC_SetPriority>
  3922. HAL_NVIC_EnableIRQ(USART1_IRQn);
  3923. 8001966: 2025 movs r0, #37 ; 0x25
  3924. 8001968: f7fe fd08 bl 800037c <HAL_NVIC_EnableIRQ>
  3925. HAL_TIM_Base_Start_IT(&htim6);
  3926. 800196c: 4630 mov r0, r6
  3927. 800196e: f7ff fa4b bl 8000e08 <HAL_TIM_Base_Start_IT>
  3928. HAL_UART_Receive_IT(&huart1, &rx3_data[0],1);
  3929. 8001972: 4642 mov r2, r8
  3930. 8001974: 493c ldr r1, [pc, #240] ; (8001a68 <main+0x21c>)
  3931. 8001976: 4628 mov r0, r5
  3932. 8001978: f7ff fce0 bl 800133c <HAL_UART_Receive_IT>
  3933. setbuf(stdout, NULL); // \n ?��?��?��, printf �??????��?���????? ?��?��?��
  3934. 800197c: 4b3b ldr r3, [pc, #236] ; (8001a6c <main+0x220>)
  3935. 800197e: 4621 mov r1, r4
  3936. 8001980: 681b ldr r3, [r3, #0]
  3937. if(FirmwareTimerCnt > 3000){
  3938. 8001982: 4e3b ldr r6, [pc, #236] ; (8001a70 <main+0x224>)
  3939. setbuf(stdout, NULL); // \n ?��?��?��, printf �??????��?���????? ?��?��?��
  3940. 8001984: 6898 ldr r0, [r3, #8]
  3941. 8001986: f000 fa33 bl 8001df0 <setbuf>
  3942. Uart1_Data_Send(&SensorSerchStart_cmd[bluecell_stx], SensorSerchStart_cmd[bluecell_length] + 3);
  3943. 800198a: f89d 101a ldrb.w r1, [sp, #26]
  3944. 800198e: a806 add r0, sp, #24
  3945. 8001990: 3103 adds r1, #3
  3946. 8001992: b2c9 uxtb r1, r1
  3947. 8001994: f7ff fe28 bl 80015e8 <Uart1_Data_Send>
  3948. FLASH_If_Init();
  3949. 8001998: f7ff fde0 bl 800155c <FLASH_If_Init>
  3950. Flash_InitRead();
  3951. 800199c: f7ff fe9c bl 80016d8 <Flash_InitRead>
  3952. bootdata[bluecell_crc] = STH30_CreateCrc(&bootdata[bluecell_type],bootdata[bluecell_length]);
  3953. 80019a0: f89d 1012 ldrb.w r1, [sp, #18]
  3954. 80019a4: f10d 0011 add.w r0, sp, #17
  3955. 80019a8: f000 f86e bl 8001a88 <STH30_CreateCrc>
  3956. 80019ac: f88d 0013 strb.w r0, [sp, #19]
  3957. HAL_Delay(100);
  3958. 80019b0: 2064 movs r0, #100 ; 0x64
  3959. 80019b2: f7fe fc8b bl 80002cc <HAL_Delay>
  3960. Uart1_Data_Send(&bootdata[bluecell_stx],bootdata[bluecell_length] + 3);
  3961. 80019b6: f89d 1012 ldrb.w r1, [sp, #18]
  3962. 80019ba: a804 add r0, sp, #16
  3963. 80019bc: 3103 adds r1, #3
  3964. 80019be: b2c9 uxtb r1, r1
  3965. 80019c0: f7ff fe12 bl 80015e8 <Uart1_Data_Send>
  3966. uint8_t cnt = 0;
  3967. 80019c4: 4625 mov r5, r4
  3968. 80019c6: 46b1 mov r9, r6
  3969. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  3970. 80019c8: f8df 8088 ldr.w r8, [pc, #136] ; 8001a54 <main+0x208>
  3971. if(FirmwareTimerCnt > 3000){
  3972. 80019cc: f640 33b8 movw r3, #3000 ; 0xbb8
  3973. 80019d0: 6832 ldr r2, [r6, #0]
  3974. 80019d2: 429a cmp r2, r3
  3975. 80019d4: d901 bls.n 80019da <main+0x18e>
  3976. Jump_App();
  3977. 80019d6: f7ff fe93 bl 8001700 <Jump_App>
  3978. if(ring_tail != ring_header){ // <-------
  3979. 80019da: 4a26 ldr r2, [pc, #152] ; (8001a74 <main+0x228>)
  3980. 80019dc: 4b26 ldr r3, [pc, #152] ; (8001a78 <main+0x22c>)
  3981. 80019de: 6811 ldr r1, [r2, #0]
  3982. 80019e0: 681b ldr r3, [r3, #0]
  3983. 80019e2: 4299 cmp r1, r3
  3984. 80019e4: d01e beq.n 8001a24 <main+0x1d8>
  3985. data[cnt++] = ring_buffer[ring_tail++];
  3986. 80019e6: 4c25 ldr r4, [pc, #148] ; (8001a7c <main+0x230>)
  3987. 80019e8: 1c48 adds r0, r1, #1
  3988. 80019ea: 5c61 ldrb r1, [r4, r1]
  3989. 80019ec: 1c6b adds r3, r5, #1
  3990. 80019ee: 5579 strb r1, [r7, r5]
  3991. 80019f0: 2100 movs r1, #0
  3992. 80019f2: b2db uxtb r3, r3
  3993. 80019f4: 461d mov r5, r3
  3994. if(ring_tail >= 100){ ring_tail = 0; }
  3995. 80019f6: 2863 cmp r0, #99 ; 0x63
  3996. data[cnt++] = ring_buffer[ring_tail++];
  3997. 80019f8: 6010 str r0, [r2, #0]
  3998. if(ring_tail >= 100){ ring_tail = 0; }
  3999. 80019fa: bf88 it hi
  4000. 80019fc: 6011 strhi r1, [r2, #0]
  4001. UartTimerCnt = 0;
  4002. 80019fe: 4a20 ldr r2, [pc, #128] ; (8001a80 <main+0x234>)
  4003. 8001a00: 6011 str r1, [r2, #0]
  4004. if(uartrecv == 1 && UartTimerCnt > 100){
  4005. 8001a02: 4b1f ldr r3, [pc, #124] ; (8001a80 <main+0x234>)
  4006. 8001a04: 681b ldr r3, [r3, #0]
  4007. 8001a06: 2b64 cmp r3, #100 ; 0x64
  4008. 8001a08: d91e bls.n 8001a48 <main+0x1fc>
  4009. FirmwareTimerCnt = 0;
  4010. 8001a0a: 2500 movs r5, #0
  4011. FirmwareUpdateStart(&data[0]);
  4012. 8001a0c: 4638 mov r0, r7
  4013. 8001a0e: f7ff fea1 bl 8001754 <FirmwareUpdateStart>
  4014. memset(&data[0],0,100);
  4015. 8001a12: 2264 movs r2, #100 ; 0x64
  4016. 8001a14: 2100 movs r1, #0
  4017. 8001a16: 4638 mov r0, r7
  4018. 8001a18: f000 f966 bl 8001ce8 <memset>
  4019. cnt = 0;
  4020. 8001a1c: 462c mov r4, r5
  4021. FirmwareTimerCnt = 0;
  4022. 8001a1e: f8c9 5000 str.w r5, [r9]
  4023. 8001a22: e001 b.n 8001a28 <main+0x1dc>
  4024. if(uartrecv == 1 && UartTimerCnt > 100){
  4025. 8001a24: 2c00 cmp r4, #0
  4026. 8001a26: d1ec bne.n 8001a02 <main+0x1b6>
  4027. if(LedTimerCnt > 500){
  4028. 8001a28: f8df a058 ldr.w sl, [pc, #88] ; 8001a84 <main+0x238>
  4029. 8001a2c: f8da 3000 ldr.w r3, [sl]
  4030. 8001a30: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  4031. 8001a34: d9ca bls.n 80019cc <main+0x180>
  4032. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  4033. 8001a36: f44f 4100 mov.w r1, #32768 ; 0x8000
  4034. 8001a3a: 4640 mov r0, r8
  4035. 8001a3c: f7fe ff45 bl 80008ca <HAL_GPIO_TogglePin>
  4036. LedTimerCnt = 0;
  4037. 8001a40: 2300 movs r3, #0
  4038. 8001a42: f8ca 3000 str.w r3, [sl]
  4039. 8001a46: e7c1 b.n 80019cc <main+0x180>
  4040. 8001a48: 2401 movs r4, #1
  4041. 8001a4a: e7ed b.n 8001a28 <main+0x1dc>
  4042. 8001a4c: 08002ddd .word 0x08002ddd
  4043. 8001a50: 40021000 .word 0x40021000
  4044. 8001a54: 40011000 .word 0x40011000
  4045. 8001a58: 20000140 .word 0x20000140
  4046. 8001a5c: 40001000 .word 0x40001000
  4047. 8001a60: 200000fc .word 0x200000fc
  4048. 8001a64: 40013800 .word 0x40013800
  4049. 8001a68: 200000c0 .word 0x200000c0
  4050. 8001a6c: 20000010 .word 0x20000010
  4051. 8001a70: 200000a4 .word 0x200000a4
  4052. 8001a74: 200000bc .word 0x200000bc
  4053. 8001a78: 200000b8 .word 0x200000b8
  4054. 8001a7c: 20000188 .word 0x20000188
  4055. 8001a80: 200000b0 .word 0x200000b0
  4056. 8001a84: 200000a8 .word 0x200000a8
  4057. 08001a88 <STH30_CreateCrc>:
  4058. 0xef1f, 0xff3e, 0xcf5d, 0xdf7c, 0xaf9b, 0xbfba, 0x8fd9, 0x9ff8,
  4059. 0x6e17, 0x7e36, 0x4e55, 0x5e74, 0x2e93, 0x3eb2, 0x0ed1, 0x1ef0
  4060. };
  4061. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  4062. {
  4063. 8001a88: b510 push {r4, lr}
  4064. uint8_t bit; // bit mask
  4065. uint8_t crc = 0xFF; // calculated checksum
  4066. 8001a8a: 23ff movs r3, #255 ; 0xff
  4067. uint8_t byteCtr; // byte counter
  4068. // calculates 8-Bit checksum with given polynomial
  4069. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4070. 8001a8c: 4604 mov r4, r0
  4071. 8001a8e: 1a22 subs r2, r4, r0
  4072. 8001a90: b2d2 uxtb r2, r2
  4073. 8001a92: 4291 cmp r1, r2
  4074. 8001a94: d801 bhi.n 8001a9a <STH30_CreateCrc+0x12>
  4075. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4076. else crc = (crc << 1);
  4077. }
  4078. }
  4079. return crc;
  4080. }
  4081. 8001a96: 4618 mov r0, r3
  4082. 8001a98: bd10 pop {r4, pc}
  4083. crc ^= (data[byteCtr]);
  4084. 8001a9a: f814 2b01 ldrb.w r2, [r4], #1
  4085. 8001a9e: 4053 eors r3, r2
  4086. 8001aa0: 2208 movs r2, #8
  4087. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4088. 8001aa2: f013 0f80 tst.w r3, #128 ; 0x80
  4089. 8001aa6: f102 32ff add.w r2, r2, #4294967295
  4090. 8001aaa: ea4f 0343 mov.w r3, r3, lsl #1
  4091. 8001aae: bf18 it ne
  4092. 8001ab0: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4093. for(bit = 8; bit > 0; --bit)
  4094. 8001ab4: f012 02ff ands.w r2, r2, #255 ; 0xff
  4095. else crc = (crc << 1);
  4096. 8001ab8: b2db uxtb r3, r3
  4097. for(bit = 8; bit > 0; --bit)
  4098. 8001aba: d1f2 bne.n 8001aa2 <STH30_CreateCrc+0x1a>
  4099. 8001abc: e7e7 b.n 8001a8e <STH30_CreateCrc+0x6>
  4100. 08001abe <STH30_CheckCrc>:
  4101. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  4102. {
  4103. 8001abe: b530 push {r4, r5, lr}
  4104. uint8_t bit; // bit mask
  4105. uint8_t crc = 0xFF; // calculated checksum
  4106. 8001ac0: 23ff movs r3, #255 ; 0xff
  4107. uint8_t byteCtr; // byte counter
  4108. // calculates 8-Bit checksum with given polynomial
  4109. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4110. 8001ac2: 4605 mov r5, r0
  4111. 8001ac4: 1a2c subs r4, r5, r0
  4112. 8001ac6: b2e4 uxtb r4, r4
  4113. 8001ac8: 42a1 cmp r1, r4
  4114. 8001aca: d803 bhi.n 8001ad4 <STH30_CheckCrc+0x16>
  4115. else crc = (crc << 1);
  4116. }
  4117. }
  4118. if(crc != checksum) return CHECKSUM_ERROR;
  4119. else return NO_ERROR;
  4120. }
  4121. 8001acc: 1a9b subs r3, r3, r2
  4122. 8001ace: 4258 negs r0, r3
  4123. 8001ad0: 4158 adcs r0, r3
  4124. 8001ad2: bd30 pop {r4, r5, pc}
  4125. crc ^= (data[byteCtr]);
  4126. 8001ad4: f815 4b01 ldrb.w r4, [r5], #1
  4127. 8001ad8: 4063 eors r3, r4
  4128. 8001ada: 2408 movs r4, #8
  4129. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4130. 8001adc: f013 0f80 tst.w r3, #128 ; 0x80
  4131. 8001ae0: f104 34ff add.w r4, r4, #4294967295
  4132. 8001ae4: ea4f 0343 mov.w r3, r3, lsl #1
  4133. 8001ae8: bf18 it ne
  4134. 8001aea: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4135. for(bit = 8; bit > 0; --bit)
  4136. 8001aee: f014 04ff ands.w r4, r4, #255 ; 0xff
  4137. else crc = (crc << 1);
  4138. 8001af2: b2db uxtb r3, r3
  4139. for(bit = 8; bit > 0; --bit)
  4140. 8001af4: d1f2 bne.n 8001adc <STH30_CheckCrc+0x1e>
  4141. 8001af6: e7e5 b.n 8001ac4 <STH30_CheckCrc+0x6>
  4142. 08001af8 <HAL_MspInit>:
  4143. {
  4144. /* USER CODE BEGIN MspInit 0 */
  4145. /* USER CODE END MspInit 0 */
  4146. __HAL_RCC_AFIO_CLK_ENABLE();
  4147. 8001af8: 4b0e ldr r3, [pc, #56] ; (8001b34 <HAL_MspInit+0x3c>)
  4148. {
  4149. 8001afa: b082 sub sp, #8
  4150. __HAL_RCC_AFIO_CLK_ENABLE();
  4151. 8001afc: 699a ldr r2, [r3, #24]
  4152. 8001afe: f042 0201 orr.w r2, r2, #1
  4153. 8001b02: 619a str r2, [r3, #24]
  4154. 8001b04: 699a ldr r2, [r3, #24]
  4155. 8001b06: f002 0201 and.w r2, r2, #1
  4156. 8001b0a: 9200 str r2, [sp, #0]
  4157. 8001b0c: 9a00 ldr r2, [sp, #0]
  4158. __HAL_RCC_PWR_CLK_ENABLE();
  4159. 8001b0e: 69da ldr r2, [r3, #28]
  4160. 8001b10: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  4161. 8001b14: 61da str r2, [r3, #28]
  4162. 8001b16: 69db ldr r3, [r3, #28]
  4163. /* System interrupt init*/
  4164. /**NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  4165. */
  4166. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  4167. 8001b18: 4a07 ldr r2, [pc, #28] ; (8001b38 <HAL_MspInit+0x40>)
  4168. __HAL_RCC_PWR_CLK_ENABLE();
  4169. 8001b1a: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4170. 8001b1e: 9301 str r3, [sp, #4]
  4171. 8001b20: 9b01 ldr r3, [sp, #4]
  4172. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  4173. 8001b22: 6853 ldr r3, [r2, #4]
  4174. 8001b24: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  4175. 8001b28: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  4176. 8001b2c: 6053 str r3, [r2, #4]
  4177. /* USER CODE BEGIN MspInit 1 */
  4178. /* USER CODE END MspInit 1 */
  4179. }
  4180. 8001b2e: b002 add sp, #8
  4181. 8001b30: 4770 bx lr
  4182. 8001b32: bf00 nop
  4183. 8001b34: 40021000 .word 0x40021000
  4184. 8001b38: 40010000 .word 0x40010000
  4185. 08001b3c <HAL_TIM_Base_MspInit>:
  4186. * @retval None
  4187. */
  4188. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  4189. {
  4190. if(htim_base->Instance==TIM6)
  4191. 8001b3c: 6802 ldr r2, [r0, #0]
  4192. 8001b3e: 4b08 ldr r3, [pc, #32] ; (8001b60 <HAL_TIM_Base_MspInit+0x24>)
  4193. {
  4194. 8001b40: b082 sub sp, #8
  4195. if(htim_base->Instance==TIM6)
  4196. 8001b42: 429a cmp r2, r3
  4197. 8001b44: d10a bne.n 8001b5c <HAL_TIM_Base_MspInit+0x20>
  4198. {
  4199. /* USER CODE BEGIN TIM6_MspInit 0 */
  4200. /* USER CODE END TIM6_MspInit 0 */
  4201. /* Peripheral clock enable */
  4202. __HAL_RCC_TIM6_CLK_ENABLE();
  4203. 8001b46: f503 3300 add.w r3, r3, #131072 ; 0x20000
  4204. 8001b4a: 69da ldr r2, [r3, #28]
  4205. 8001b4c: f042 0210 orr.w r2, r2, #16
  4206. 8001b50: 61da str r2, [r3, #28]
  4207. 8001b52: 69db ldr r3, [r3, #28]
  4208. 8001b54: f003 0310 and.w r3, r3, #16
  4209. 8001b58: 9301 str r3, [sp, #4]
  4210. 8001b5a: 9b01 ldr r3, [sp, #4]
  4211. /* USER CODE BEGIN TIM6_MspInit 1 */
  4212. /* USER CODE END TIM6_MspInit 1 */
  4213. }
  4214. }
  4215. 8001b5c: b002 add sp, #8
  4216. 8001b5e: 4770 bx lr
  4217. 8001b60: 40001000 .word 0x40001000
  4218. 08001b64 <HAL_UART_MspInit>:
  4219. * This function configures the hardware resources used in this example
  4220. * @param huart: UART handle pointer
  4221. * @retval None
  4222. */
  4223. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  4224. {
  4225. 8001b64: b510 push {r4, lr}
  4226. 8001b66: 4604 mov r4, r0
  4227. 8001b68: b086 sub sp, #24
  4228. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4229. 8001b6a: 2210 movs r2, #16
  4230. 8001b6c: 2100 movs r1, #0
  4231. 8001b6e: a802 add r0, sp, #8
  4232. 8001b70: f000 f8ba bl 8001ce8 <memset>
  4233. if(huart->Instance==USART1)
  4234. 8001b74: 6822 ldr r2, [r4, #0]
  4235. 8001b76: 4b17 ldr r3, [pc, #92] ; (8001bd4 <HAL_UART_MspInit+0x70>)
  4236. 8001b78: 429a cmp r2, r3
  4237. 8001b7a: d128 bne.n 8001bce <HAL_UART_MspInit+0x6a>
  4238. {
  4239. /* USER CODE BEGIN USART1_MspInit 0 */
  4240. /* USER CODE END USART1_MspInit 0 */
  4241. /* Peripheral clock enable */
  4242. __HAL_RCC_USART1_CLK_ENABLE();
  4243. 8001b7c: f503 4358 add.w r3, r3, #55296 ; 0xd800
  4244. 8001b80: 699a ldr r2, [r3, #24]
  4245. PA10 ------> USART1_RX
  4246. */
  4247. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4248. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4249. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4250. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4251. 8001b82: a902 add r1, sp, #8
  4252. __HAL_RCC_USART1_CLK_ENABLE();
  4253. 8001b84: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  4254. 8001b88: 619a str r2, [r3, #24]
  4255. 8001b8a: 699a ldr r2, [r3, #24]
  4256. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4257. 8001b8c: 4812 ldr r0, [pc, #72] ; (8001bd8 <HAL_UART_MspInit+0x74>)
  4258. __HAL_RCC_USART1_CLK_ENABLE();
  4259. 8001b8e: f402 4280 and.w r2, r2, #16384 ; 0x4000
  4260. 8001b92: 9200 str r2, [sp, #0]
  4261. 8001b94: 9a00 ldr r2, [sp, #0]
  4262. __HAL_RCC_GPIOA_CLK_ENABLE();
  4263. 8001b96: 699a ldr r2, [r3, #24]
  4264. 8001b98: f042 0204 orr.w r2, r2, #4
  4265. 8001b9c: 619a str r2, [r3, #24]
  4266. 8001b9e: 699b ldr r3, [r3, #24]
  4267. 8001ba0: f003 0304 and.w r3, r3, #4
  4268. 8001ba4: 9301 str r3, [sp, #4]
  4269. 8001ba6: 9b01 ldr r3, [sp, #4]
  4270. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4271. 8001ba8: f44f 7300 mov.w r3, #512 ; 0x200
  4272. 8001bac: 9302 str r3, [sp, #8]
  4273. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4274. 8001bae: 2302 movs r3, #2
  4275. 8001bb0: 9303 str r3, [sp, #12]
  4276. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4277. 8001bb2: 2303 movs r3, #3
  4278. 8001bb4: 9305 str r3, [sp, #20]
  4279. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4280. 8001bb6: f7fe fd97 bl 80006e8 <HAL_GPIO_Init>
  4281. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4282. 8001bba: f44f 6380 mov.w r3, #1024 ; 0x400
  4283. 8001bbe: 9302 str r3, [sp, #8]
  4284. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4285. 8001bc0: 2300 movs r3, #0
  4286. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4287. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4288. 8001bc2: a902 add r1, sp, #8
  4289. 8001bc4: 4804 ldr r0, [pc, #16] ; (8001bd8 <HAL_UART_MspInit+0x74>)
  4290. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4291. 8001bc6: 9303 str r3, [sp, #12]
  4292. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4293. 8001bc8: 9304 str r3, [sp, #16]
  4294. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4295. 8001bca: f7fe fd8d bl 80006e8 <HAL_GPIO_Init>
  4296. /* USER CODE BEGIN USART1_MspInit 1 */
  4297. /* USER CODE END USART1_MspInit 1 */
  4298. }
  4299. }
  4300. 8001bce: b006 add sp, #24
  4301. 8001bd0: bd10 pop {r4, pc}
  4302. 8001bd2: bf00 nop
  4303. 8001bd4: 40013800 .word 0x40013800
  4304. 8001bd8: 40010800 .word 0x40010800
  4305. 08001bdc <NMI_Handler>:
  4306. 8001bdc: 4770 bx lr
  4307. 08001bde <HardFault_Handler>:
  4308. /**
  4309. * @brief This function handles Hard fault interrupt.
  4310. */
  4311. void HardFault_Handler(void)
  4312. {
  4313. 8001bde: e7fe b.n 8001bde <HardFault_Handler>
  4314. 08001be0 <MemManage_Handler>:
  4315. /**
  4316. * @brief This function handles Memory management fault.
  4317. */
  4318. void MemManage_Handler(void)
  4319. {
  4320. 8001be0: e7fe b.n 8001be0 <MemManage_Handler>
  4321. 08001be2 <BusFault_Handler>:
  4322. /**
  4323. * @brief This function handles Prefetch fault, memory access fault.
  4324. */
  4325. void BusFault_Handler(void)
  4326. {
  4327. 8001be2: e7fe b.n 8001be2 <BusFault_Handler>
  4328. 08001be4 <UsageFault_Handler>:
  4329. /**
  4330. * @brief This function handles Undefined instruction or illegal state.
  4331. */
  4332. void UsageFault_Handler(void)
  4333. {
  4334. 8001be4: e7fe b.n 8001be4 <UsageFault_Handler>
  4335. 08001be6 <SVC_Handler>:
  4336. 8001be6: 4770 bx lr
  4337. 08001be8 <DebugMon_Handler>:
  4338. 8001be8: 4770 bx lr
  4339. 08001bea <PendSV_Handler>:
  4340. /**
  4341. * @brief This function handles Pendable request for system service.
  4342. */
  4343. void PendSV_Handler(void)
  4344. {
  4345. 8001bea: 4770 bx lr
  4346. 08001bec <SysTick_Handler>:
  4347. void SysTick_Handler(void)
  4348. {
  4349. /* USER CODE BEGIN SysTick_IRQn 0 */
  4350. /* USER CODE END SysTick_IRQn 0 */
  4351. HAL_IncTick();
  4352. 8001bec: f7fe bb5c b.w 80002a8 <HAL_IncTick>
  4353. 08001bf0 <USART1_IRQHandler>:
  4354. void USART1_IRQHandler(void)
  4355. {
  4356. /* USER CODE BEGIN USART1_IRQn 0 */
  4357. /* USER CODE END USART1_IRQn 0 */
  4358. HAL_UART_IRQHandler(&huart1);
  4359. 8001bf0: 4801 ldr r0, [pc, #4] ; (8001bf8 <USART1_IRQHandler+0x8>)
  4360. 8001bf2: f7ff bc0b b.w 800140c <HAL_UART_IRQHandler>
  4361. 8001bf6: bf00 nop
  4362. 8001bf8: 200000fc .word 0x200000fc
  4363. 08001bfc <TIM6_IRQHandler>:
  4364. void TIM6_IRQHandler(void)
  4365. {
  4366. /* USER CODE BEGIN TIM6_IRQn 0 */
  4367. /* USER CODE END TIM6_IRQn 0 */
  4368. HAL_TIM_IRQHandler(&htim6);
  4369. 8001bfc: 4801 ldr r0, [pc, #4] ; (8001c04 <TIM6_IRQHandler+0x8>)
  4370. 8001bfe: f7ff b912 b.w 8000e26 <HAL_TIM_IRQHandler>
  4371. 8001c02: bf00 nop
  4372. 8001c04: 20000140 .word 0x20000140
  4373. 08001c08 <SystemInit>:
  4374. */
  4375. void SystemInit (void)
  4376. {
  4377. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  4378. /* Set HSION bit */
  4379. RCC->CR |= 0x00000001U;
  4380. 8001c08: 4b0f ldr r3, [pc, #60] ; (8001c48 <SystemInit+0x40>)
  4381. 8001c0a: 681a ldr r2, [r3, #0]
  4382. 8001c0c: f042 0201 orr.w r2, r2, #1
  4383. 8001c10: 601a str r2, [r3, #0]
  4384. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  4385. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  4386. RCC->CFGR &= 0xF8FF0000U;
  4387. 8001c12: 6859 ldr r1, [r3, #4]
  4388. 8001c14: 4a0d ldr r2, [pc, #52] ; (8001c4c <SystemInit+0x44>)
  4389. 8001c16: 400a ands r2, r1
  4390. 8001c18: 605a str r2, [r3, #4]
  4391. #else
  4392. RCC->CFGR &= 0xF0FF0000U;
  4393. #endif /* STM32F105xC */
  4394. /* Reset HSEON, CSSON and PLLON bits */
  4395. RCC->CR &= 0xFEF6FFFFU;
  4396. 8001c1a: 681a ldr r2, [r3, #0]
  4397. 8001c1c: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  4398. 8001c20: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  4399. 8001c24: 601a str r2, [r3, #0]
  4400. /* Reset HSEBYP bit */
  4401. RCC->CR &= 0xFFFBFFFFU;
  4402. 8001c26: 681a ldr r2, [r3, #0]
  4403. 8001c28: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  4404. 8001c2c: 601a str r2, [r3, #0]
  4405. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  4406. RCC->CFGR &= 0xFF80FFFFU;
  4407. 8001c2e: 685a ldr r2, [r3, #4]
  4408. 8001c30: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  4409. 8001c34: 605a str r2, [r3, #4]
  4410. /* Reset CFGR2 register */
  4411. RCC->CFGR2 = 0x00000000U;
  4412. #else
  4413. /* Disable all interrupts and clear pending bits */
  4414. RCC->CIR = 0x009F0000U;
  4415. 8001c36: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  4416. 8001c3a: 609a str r2, [r3, #8]
  4417. #endif
  4418. #ifdef VECT_TAB_SRAM
  4419. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  4420. #else
  4421. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  4422. 8001c3c: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  4423. 8001c40: 4b03 ldr r3, [pc, #12] ; (8001c50 <SystemInit+0x48>)
  4424. 8001c42: 609a str r2, [r3, #8]
  4425. 8001c44: 4770 bx lr
  4426. 8001c46: bf00 nop
  4427. 8001c48: 40021000 .word 0x40021000
  4428. 8001c4c: f8ff0000 .word 0xf8ff0000
  4429. 8001c50: e000ed00 .word 0xe000ed00
  4430. 08001c54 <Reset_Handler>:
  4431. .weak Reset_Handler
  4432. .type Reset_Handler, %function
  4433. Reset_Handler:
  4434. /* Copy the data segment initializers from flash to SRAM */
  4435. movs r1, #0
  4436. 8001c54: 2100 movs r1, #0
  4437. b LoopCopyDataInit
  4438. 8001c56: e003 b.n 8001c60 <LoopCopyDataInit>
  4439. 08001c58 <CopyDataInit>:
  4440. CopyDataInit:
  4441. ldr r3, =_sidata
  4442. 8001c58: 4b0b ldr r3, [pc, #44] ; (8001c88 <LoopFillZerobss+0x14>)
  4443. ldr r3, [r3, r1]
  4444. 8001c5a: 585b ldr r3, [r3, r1]
  4445. str r3, [r0, r1]
  4446. 8001c5c: 5043 str r3, [r0, r1]
  4447. adds r1, r1, #4
  4448. 8001c5e: 3104 adds r1, #4
  4449. 08001c60 <LoopCopyDataInit>:
  4450. LoopCopyDataInit:
  4451. ldr r0, =_sdata
  4452. 8001c60: 480a ldr r0, [pc, #40] ; (8001c8c <LoopFillZerobss+0x18>)
  4453. ldr r3, =_edata
  4454. 8001c62: 4b0b ldr r3, [pc, #44] ; (8001c90 <LoopFillZerobss+0x1c>)
  4455. adds r2, r0, r1
  4456. 8001c64: 1842 adds r2, r0, r1
  4457. cmp r2, r3
  4458. 8001c66: 429a cmp r2, r3
  4459. bcc CopyDataInit
  4460. 8001c68: d3f6 bcc.n 8001c58 <CopyDataInit>
  4461. ldr r2, =_sbss
  4462. 8001c6a: 4a0a ldr r2, [pc, #40] ; (8001c94 <LoopFillZerobss+0x20>)
  4463. b LoopFillZerobss
  4464. 8001c6c: e002 b.n 8001c74 <LoopFillZerobss>
  4465. 08001c6e <FillZerobss>:
  4466. /* Zero fill the bss segment. */
  4467. FillZerobss:
  4468. movs r3, #0
  4469. 8001c6e: 2300 movs r3, #0
  4470. str r3, [r2], #4
  4471. 8001c70: f842 3b04 str.w r3, [r2], #4
  4472. 08001c74 <LoopFillZerobss>:
  4473. LoopFillZerobss:
  4474. ldr r3, = _ebss
  4475. 8001c74: 4b08 ldr r3, [pc, #32] ; (8001c98 <LoopFillZerobss+0x24>)
  4476. cmp r2, r3
  4477. 8001c76: 429a cmp r2, r3
  4478. bcc FillZerobss
  4479. 8001c78: d3f9 bcc.n 8001c6e <FillZerobss>
  4480. /* Call the clock system intitialization function.*/
  4481. bl SystemInit
  4482. 8001c7a: f7ff ffc5 bl 8001c08 <SystemInit>
  4483. /* Call static constructors */
  4484. bl __libc_init_array
  4485. 8001c7e: f000 f80f bl 8001ca0 <__libc_init_array>
  4486. /* Call the application's entry point.*/
  4487. bl main
  4488. 8001c82: f7ff fde3 bl 800184c <main>
  4489. bx lr
  4490. 8001c86: 4770 bx lr
  4491. ldr r3, =_sidata
  4492. 8001c88: 08002f04 .word 0x08002f04
  4493. ldr r0, =_sdata
  4494. 8001c8c: 20000000 .word 0x20000000
  4495. ldr r3, =_edata
  4496. 8001c90: 20000074 .word 0x20000074
  4497. ldr r2, =_sbss
  4498. 8001c94: 20000078 .word 0x20000078
  4499. ldr r3, = _ebss
  4500. 8001c98: 2000028c .word 0x2000028c
  4501. 08001c9c <ADC1_2_IRQHandler>:
  4502. * @retval : None
  4503. */
  4504. .section .text.Default_Handler,"ax",%progbits
  4505. Default_Handler:
  4506. Infinite_Loop:
  4507. b Infinite_Loop
  4508. 8001c9c: e7fe b.n 8001c9c <ADC1_2_IRQHandler>
  4509. ...
  4510. 08001ca0 <__libc_init_array>:
  4511. 8001ca0: b570 push {r4, r5, r6, lr}
  4512. 8001ca2: 2500 movs r5, #0
  4513. 8001ca4: 4e0c ldr r6, [pc, #48] ; (8001cd8 <__libc_init_array+0x38>)
  4514. 8001ca6: 4c0d ldr r4, [pc, #52] ; (8001cdc <__libc_init_array+0x3c>)
  4515. 8001ca8: 1ba4 subs r4, r4, r6
  4516. 8001caa: 10a4 asrs r4, r4, #2
  4517. 8001cac: 42a5 cmp r5, r4
  4518. 8001cae: d109 bne.n 8001cc4 <__libc_init_array+0x24>
  4519. 8001cb0: f001 f87e bl 8002db0 <_init>
  4520. 8001cb4: 2500 movs r5, #0
  4521. 8001cb6: 4e0a ldr r6, [pc, #40] ; (8001ce0 <__libc_init_array+0x40>)
  4522. 8001cb8: 4c0a ldr r4, [pc, #40] ; (8001ce4 <__libc_init_array+0x44>)
  4523. 8001cba: 1ba4 subs r4, r4, r6
  4524. 8001cbc: 10a4 asrs r4, r4, #2
  4525. 8001cbe: 42a5 cmp r5, r4
  4526. 8001cc0: d105 bne.n 8001cce <__libc_init_array+0x2e>
  4527. 8001cc2: bd70 pop {r4, r5, r6, pc}
  4528. 8001cc4: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  4529. 8001cc8: 4798 blx r3
  4530. 8001cca: 3501 adds r5, #1
  4531. 8001ccc: e7ee b.n 8001cac <__libc_init_array+0xc>
  4532. 8001cce: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  4533. 8001cd2: 4798 blx r3
  4534. 8001cd4: 3501 adds r5, #1
  4535. 8001cd6: e7f2 b.n 8001cbe <__libc_init_array+0x1e>
  4536. 8001cd8: 08002efc .word 0x08002efc
  4537. 8001cdc: 08002efc .word 0x08002efc
  4538. 8001ce0: 08002efc .word 0x08002efc
  4539. 8001ce4: 08002f00 .word 0x08002f00
  4540. 08001ce8 <memset>:
  4541. 8001ce8: 4603 mov r3, r0
  4542. 8001cea: 4402 add r2, r0
  4543. 8001cec: 4293 cmp r3, r2
  4544. 8001cee: d100 bne.n 8001cf2 <memset+0xa>
  4545. 8001cf0: 4770 bx lr
  4546. 8001cf2: f803 1b01 strb.w r1, [r3], #1
  4547. 8001cf6: e7f9 b.n 8001cec <memset+0x4>
  4548. 08001cf8 <iprintf>:
  4549. 8001cf8: b40f push {r0, r1, r2, r3}
  4550. 8001cfa: 4b0a ldr r3, [pc, #40] ; (8001d24 <iprintf+0x2c>)
  4551. 8001cfc: b513 push {r0, r1, r4, lr}
  4552. 8001cfe: 681c ldr r4, [r3, #0]
  4553. 8001d00: b124 cbz r4, 8001d0c <iprintf+0x14>
  4554. 8001d02: 69a3 ldr r3, [r4, #24]
  4555. 8001d04: b913 cbnz r3, 8001d0c <iprintf+0x14>
  4556. 8001d06: 4620 mov r0, r4
  4557. 8001d08: f000 fada bl 80022c0 <__sinit>
  4558. 8001d0c: ab05 add r3, sp, #20
  4559. 8001d0e: 9a04 ldr r2, [sp, #16]
  4560. 8001d10: 68a1 ldr r1, [r4, #8]
  4561. 8001d12: 4620 mov r0, r4
  4562. 8001d14: 9301 str r3, [sp, #4]
  4563. 8001d16: f000 fc9b bl 8002650 <_vfiprintf_r>
  4564. 8001d1a: b002 add sp, #8
  4565. 8001d1c: e8bd 4010 ldmia.w sp!, {r4, lr}
  4566. 8001d20: b004 add sp, #16
  4567. 8001d22: 4770 bx lr
  4568. 8001d24: 20000010 .word 0x20000010
  4569. 08001d28 <_puts_r>:
  4570. 8001d28: b570 push {r4, r5, r6, lr}
  4571. 8001d2a: 460e mov r6, r1
  4572. 8001d2c: 4605 mov r5, r0
  4573. 8001d2e: b118 cbz r0, 8001d38 <_puts_r+0x10>
  4574. 8001d30: 6983 ldr r3, [r0, #24]
  4575. 8001d32: b90b cbnz r3, 8001d38 <_puts_r+0x10>
  4576. 8001d34: f000 fac4 bl 80022c0 <__sinit>
  4577. 8001d38: 69ab ldr r3, [r5, #24]
  4578. 8001d3a: 68ac ldr r4, [r5, #8]
  4579. 8001d3c: b913 cbnz r3, 8001d44 <_puts_r+0x1c>
  4580. 8001d3e: 4628 mov r0, r5
  4581. 8001d40: f000 fabe bl 80022c0 <__sinit>
  4582. 8001d44: 4b23 ldr r3, [pc, #140] ; (8001dd4 <_puts_r+0xac>)
  4583. 8001d46: 429c cmp r4, r3
  4584. 8001d48: d117 bne.n 8001d7a <_puts_r+0x52>
  4585. 8001d4a: 686c ldr r4, [r5, #4]
  4586. 8001d4c: 89a3 ldrh r3, [r4, #12]
  4587. 8001d4e: 071b lsls r3, r3, #28
  4588. 8001d50: d51d bpl.n 8001d8e <_puts_r+0x66>
  4589. 8001d52: 6923 ldr r3, [r4, #16]
  4590. 8001d54: b1db cbz r3, 8001d8e <_puts_r+0x66>
  4591. 8001d56: 3e01 subs r6, #1
  4592. 8001d58: 68a3 ldr r3, [r4, #8]
  4593. 8001d5a: f816 1f01 ldrb.w r1, [r6, #1]!
  4594. 8001d5e: 3b01 subs r3, #1
  4595. 8001d60: 60a3 str r3, [r4, #8]
  4596. 8001d62: b9e9 cbnz r1, 8001da0 <_puts_r+0x78>
  4597. 8001d64: 2b00 cmp r3, #0
  4598. 8001d66: da2e bge.n 8001dc6 <_puts_r+0x9e>
  4599. 8001d68: 4622 mov r2, r4
  4600. 8001d6a: 210a movs r1, #10
  4601. 8001d6c: 4628 mov r0, r5
  4602. 8001d6e: f000 f8f5 bl 8001f5c <__swbuf_r>
  4603. 8001d72: 3001 adds r0, #1
  4604. 8001d74: d011 beq.n 8001d9a <_puts_r+0x72>
  4605. 8001d76: 200a movs r0, #10
  4606. 8001d78: bd70 pop {r4, r5, r6, pc}
  4607. 8001d7a: 4b17 ldr r3, [pc, #92] ; (8001dd8 <_puts_r+0xb0>)
  4608. 8001d7c: 429c cmp r4, r3
  4609. 8001d7e: d101 bne.n 8001d84 <_puts_r+0x5c>
  4610. 8001d80: 68ac ldr r4, [r5, #8]
  4611. 8001d82: e7e3 b.n 8001d4c <_puts_r+0x24>
  4612. 8001d84: 4b15 ldr r3, [pc, #84] ; (8001ddc <_puts_r+0xb4>)
  4613. 8001d86: 429c cmp r4, r3
  4614. 8001d88: bf08 it eq
  4615. 8001d8a: 68ec ldreq r4, [r5, #12]
  4616. 8001d8c: e7de b.n 8001d4c <_puts_r+0x24>
  4617. 8001d8e: 4621 mov r1, r4
  4618. 8001d90: 4628 mov r0, r5
  4619. 8001d92: f000 f935 bl 8002000 <__swsetup_r>
  4620. 8001d96: 2800 cmp r0, #0
  4621. 8001d98: d0dd beq.n 8001d56 <_puts_r+0x2e>
  4622. 8001d9a: f04f 30ff mov.w r0, #4294967295
  4623. 8001d9e: bd70 pop {r4, r5, r6, pc}
  4624. 8001da0: 2b00 cmp r3, #0
  4625. 8001da2: da04 bge.n 8001dae <_puts_r+0x86>
  4626. 8001da4: 69a2 ldr r2, [r4, #24]
  4627. 8001da6: 4293 cmp r3, r2
  4628. 8001da8: db06 blt.n 8001db8 <_puts_r+0x90>
  4629. 8001daa: 290a cmp r1, #10
  4630. 8001dac: d004 beq.n 8001db8 <_puts_r+0x90>
  4631. 8001dae: 6823 ldr r3, [r4, #0]
  4632. 8001db0: 1c5a adds r2, r3, #1
  4633. 8001db2: 6022 str r2, [r4, #0]
  4634. 8001db4: 7019 strb r1, [r3, #0]
  4635. 8001db6: e7cf b.n 8001d58 <_puts_r+0x30>
  4636. 8001db8: 4622 mov r2, r4
  4637. 8001dba: 4628 mov r0, r5
  4638. 8001dbc: f000 f8ce bl 8001f5c <__swbuf_r>
  4639. 8001dc0: 3001 adds r0, #1
  4640. 8001dc2: d1c9 bne.n 8001d58 <_puts_r+0x30>
  4641. 8001dc4: e7e9 b.n 8001d9a <_puts_r+0x72>
  4642. 8001dc6: 200a movs r0, #10
  4643. 8001dc8: 6823 ldr r3, [r4, #0]
  4644. 8001dca: 1c5a adds r2, r3, #1
  4645. 8001dcc: 6022 str r2, [r4, #0]
  4646. 8001dce: 7018 strb r0, [r3, #0]
  4647. 8001dd0: bd70 pop {r4, r5, r6, pc}
  4648. 8001dd2: bf00 nop
  4649. 8001dd4: 08002e88 .word 0x08002e88
  4650. 8001dd8: 08002ea8 .word 0x08002ea8
  4651. 8001ddc: 08002e68 .word 0x08002e68
  4652. 08001de0 <puts>:
  4653. 8001de0: 4b02 ldr r3, [pc, #8] ; (8001dec <puts+0xc>)
  4654. 8001de2: 4601 mov r1, r0
  4655. 8001de4: 6818 ldr r0, [r3, #0]
  4656. 8001de6: f7ff bf9f b.w 8001d28 <_puts_r>
  4657. 8001dea: bf00 nop
  4658. 8001dec: 20000010 .word 0x20000010
  4659. 08001df0 <setbuf>:
  4660. 8001df0: 2900 cmp r1, #0
  4661. 8001df2: f44f 6380 mov.w r3, #1024 ; 0x400
  4662. 8001df6: bf0c ite eq
  4663. 8001df8: 2202 moveq r2, #2
  4664. 8001dfa: 2200 movne r2, #0
  4665. 8001dfc: f000 b800 b.w 8001e00 <setvbuf>
  4666. 08001e00 <setvbuf>:
  4667. 8001e00: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  4668. 8001e04: 461d mov r5, r3
  4669. 8001e06: 4b51 ldr r3, [pc, #324] ; (8001f4c <setvbuf+0x14c>)
  4670. 8001e08: 4604 mov r4, r0
  4671. 8001e0a: 681e ldr r6, [r3, #0]
  4672. 8001e0c: 460f mov r7, r1
  4673. 8001e0e: 4690 mov r8, r2
  4674. 8001e10: b126 cbz r6, 8001e1c <setvbuf+0x1c>
  4675. 8001e12: 69b3 ldr r3, [r6, #24]
  4676. 8001e14: b913 cbnz r3, 8001e1c <setvbuf+0x1c>
  4677. 8001e16: 4630 mov r0, r6
  4678. 8001e18: f000 fa52 bl 80022c0 <__sinit>
  4679. 8001e1c: 4b4c ldr r3, [pc, #304] ; (8001f50 <setvbuf+0x150>)
  4680. 8001e1e: 429c cmp r4, r3
  4681. 8001e20: d152 bne.n 8001ec8 <setvbuf+0xc8>
  4682. 8001e22: 6874 ldr r4, [r6, #4]
  4683. 8001e24: f1b8 0f02 cmp.w r8, #2
  4684. 8001e28: d006 beq.n 8001e38 <setvbuf+0x38>
  4685. 8001e2a: f1b8 0f01 cmp.w r8, #1
  4686. 8001e2e: f200 8089 bhi.w 8001f44 <setvbuf+0x144>
  4687. 8001e32: 2d00 cmp r5, #0
  4688. 8001e34: f2c0 8086 blt.w 8001f44 <setvbuf+0x144>
  4689. 8001e38: 4621 mov r1, r4
  4690. 8001e3a: 4630 mov r0, r6
  4691. 8001e3c: f000 f9d6 bl 80021ec <_fflush_r>
  4692. 8001e40: 6b61 ldr r1, [r4, #52] ; 0x34
  4693. 8001e42: b141 cbz r1, 8001e56 <setvbuf+0x56>
  4694. 8001e44: f104 0344 add.w r3, r4, #68 ; 0x44
  4695. 8001e48: 4299 cmp r1, r3
  4696. 8001e4a: d002 beq.n 8001e52 <setvbuf+0x52>
  4697. 8001e4c: 4630 mov r0, r6
  4698. 8001e4e: f000 fb2d bl 80024ac <_free_r>
  4699. 8001e52: 2300 movs r3, #0
  4700. 8001e54: 6363 str r3, [r4, #52] ; 0x34
  4701. 8001e56: 2300 movs r3, #0
  4702. 8001e58: 61a3 str r3, [r4, #24]
  4703. 8001e5a: 6063 str r3, [r4, #4]
  4704. 8001e5c: 89a3 ldrh r3, [r4, #12]
  4705. 8001e5e: 061b lsls r3, r3, #24
  4706. 8001e60: d503 bpl.n 8001e6a <setvbuf+0x6a>
  4707. 8001e62: 6921 ldr r1, [r4, #16]
  4708. 8001e64: 4630 mov r0, r6
  4709. 8001e66: f000 fb21 bl 80024ac <_free_r>
  4710. 8001e6a: 89a3 ldrh r3, [r4, #12]
  4711. 8001e6c: f1b8 0f02 cmp.w r8, #2
  4712. 8001e70: f423 634a bic.w r3, r3, #3232 ; 0xca0
  4713. 8001e74: f023 0303 bic.w r3, r3, #3
  4714. 8001e78: 81a3 strh r3, [r4, #12]
  4715. 8001e7a: d05d beq.n 8001f38 <setvbuf+0x138>
  4716. 8001e7c: ab01 add r3, sp, #4
  4717. 8001e7e: 466a mov r2, sp
  4718. 8001e80: 4621 mov r1, r4
  4719. 8001e82: 4630 mov r0, r6
  4720. 8001e84: f000 faa6 bl 80023d4 <__swhatbuf_r>
  4721. 8001e88: 89a3 ldrh r3, [r4, #12]
  4722. 8001e8a: 4318 orrs r0, r3
  4723. 8001e8c: 81a0 strh r0, [r4, #12]
  4724. 8001e8e: bb2d cbnz r5, 8001edc <setvbuf+0xdc>
  4725. 8001e90: 9d00 ldr r5, [sp, #0]
  4726. 8001e92: 4628 mov r0, r5
  4727. 8001e94: f000 fb02 bl 800249c <malloc>
  4728. 8001e98: 4607 mov r7, r0
  4729. 8001e9a: 2800 cmp r0, #0
  4730. 8001e9c: d14e bne.n 8001f3c <setvbuf+0x13c>
  4731. 8001e9e: f8dd 9000 ldr.w r9, [sp]
  4732. 8001ea2: 45a9 cmp r9, r5
  4733. 8001ea4: d13c bne.n 8001f20 <setvbuf+0x120>
  4734. 8001ea6: f04f 30ff mov.w r0, #4294967295
  4735. 8001eaa: 89a3 ldrh r3, [r4, #12]
  4736. 8001eac: f043 0302 orr.w r3, r3, #2
  4737. 8001eb0: 81a3 strh r3, [r4, #12]
  4738. 8001eb2: 2300 movs r3, #0
  4739. 8001eb4: 60a3 str r3, [r4, #8]
  4740. 8001eb6: f104 0347 add.w r3, r4, #71 ; 0x47
  4741. 8001eba: 6023 str r3, [r4, #0]
  4742. 8001ebc: 6123 str r3, [r4, #16]
  4743. 8001ebe: 2301 movs r3, #1
  4744. 8001ec0: 6163 str r3, [r4, #20]
  4745. 8001ec2: b003 add sp, #12
  4746. 8001ec4: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  4747. 8001ec8: 4b22 ldr r3, [pc, #136] ; (8001f54 <setvbuf+0x154>)
  4748. 8001eca: 429c cmp r4, r3
  4749. 8001ecc: d101 bne.n 8001ed2 <setvbuf+0xd2>
  4750. 8001ece: 68b4 ldr r4, [r6, #8]
  4751. 8001ed0: e7a8 b.n 8001e24 <setvbuf+0x24>
  4752. 8001ed2: 4b21 ldr r3, [pc, #132] ; (8001f58 <setvbuf+0x158>)
  4753. 8001ed4: 429c cmp r4, r3
  4754. 8001ed6: bf08 it eq
  4755. 8001ed8: 68f4 ldreq r4, [r6, #12]
  4756. 8001eda: e7a3 b.n 8001e24 <setvbuf+0x24>
  4757. 8001edc: 2f00 cmp r7, #0
  4758. 8001ede: d0d8 beq.n 8001e92 <setvbuf+0x92>
  4759. 8001ee0: 69b3 ldr r3, [r6, #24]
  4760. 8001ee2: b913 cbnz r3, 8001eea <setvbuf+0xea>
  4761. 8001ee4: 4630 mov r0, r6
  4762. 8001ee6: f000 f9eb bl 80022c0 <__sinit>
  4763. 8001eea: f1b8 0f01 cmp.w r8, #1
  4764. 8001eee: bf08 it eq
  4765. 8001ef0: 89a3 ldrheq r3, [r4, #12]
  4766. 8001ef2: 6027 str r7, [r4, #0]
  4767. 8001ef4: bf04 itt eq
  4768. 8001ef6: f043 0301 orreq.w r3, r3, #1
  4769. 8001efa: 81a3 strheq r3, [r4, #12]
  4770. 8001efc: 89a3 ldrh r3, [r4, #12]
  4771. 8001efe: 6127 str r7, [r4, #16]
  4772. 8001f00: f013 0008 ands.w r0, r3, #8
  4773. 8001f04: 6165 str r5, [r4, #20]
  4774. 8001f06: d01b beq.n 8001f40 <setvbuf+0x140>
  4775. 8001f08: f013 0001 ands.w r0, r3, #1
  4776. 8001f0c: f04f 0300 mov.w r3, #0
  4777. 8001f10: bf1f itttt ne
  4778. 8001f12: 426d negne r5, r5
  4779. 8001f14: 60a3 strne r3, [r4, #8]
  4780. 8001f16: 61a5 strne r5, [r4, #24]
  4781. 8001f18: 4618 movne r0, r3
  4782. 8001f1a: bf08 it eq
  4783. 8001f1c: 60a5 streq r5, [r4, #8]
  4784. 8001f1e: e7d0 b.n 8001ec2 <setvbuf+0xc2>
  4785. 8001f20: 4648 mov r0, r9
  4786. 8001f22: f000 fabb bl 800249c <malloc>
  4787. 8001f26: 4607 mov r7, r0
  4788. 8001f28: 2800 cmp r0, #0
  4789. 8001f2a: d0bc beq.n 8001ea6 <setvbuf+0xa6>
  4790. 8001f2c: 89a3 ldrh r3, [r4, #12]
  4791. 8001f2e: 464d mov r5, r9
  4792. 8001f30: f043 0380 orr.w r3, r3, #128 ; 0x80
  4793. 8001f34: 81a3 strh r3, [r4, #12]
  4794. 8001f36: e7d3 b.n 8001ee0 <setvbuf+0xe0>
  4795. 8001f38: 2000 movs r0, #0
  4796. 8001f3a: e7b6 b.n 8001eaa <setvbuf+0xaa>
  4797. 8001f3c: 46a9 mov r9, r5
  4798. 8001f3e: e7f5 b.n 8001f2c <setvbuf+0x12c>
  4799. 8001f40: 60a0 str r0, [r4, #8]
  4800. 8001f42: e7be b.n 8001ec2 <setvbuf+0xc2>
  4801. 8001f44: f04f 30ff mov.w r0, #4294967295
  4802. 8001f48: e7bb b.n 8001ec2 <setvbuf+0xc2>
  4803. 8001f4a: bf00 nop
  4804. 8001f4c: 20000010 .word 0x20000010
  4805. 8001f50: 08002e88 .word 0x08002e88
  4806. 8001f54: 08002ea8 .word 0x08002ea8
  4807. 8001f58: 08002e68 .word 0x08002e68
  4808. 08001f5c <__swbuf_r>:
  4809. 8001f5c: b5f8 push {r3, r4, r5, r6, r7, lr}
  4810. 8001f5e: 460e mov r6, r1
  4811. 8001f60: 4614 mov r4, r2
  4812. 8001f62: 4605 mov r5, r0
  4813. 8001f64: b118 cbz r0, 8001f6e <__swbuf_r+0x12>
  4814. 8001f66: 6983 ldr r3, [r0, #24]
  4815. 8001f68: b90b cbnz r3, 8001f6e <__swbuf_r+0x12>
  4816. 8001f6a: f000 f9a9 bl 80022c0 <__sinit>
  4817. 8001f6e: 4b21 ldr r3, [pc, #132] ; (8001ff4 <__swbuf_r+0x98>)
  4818. 8001f70: 429c cmp r4, r3
  4819. 8001f72: d12a bne.n 8001fca <__swbuf_r+0x6e>
  4820. 8001f74: 686c ldr r4, [r5, #4]
  4821. 8001f76: 69a3 ldr r3, [r4, #24]
  4822. 8001f78: 60a3 str r3, [r4, #8]
  4823. 8001f7a: 89a3 ldrh r3, [r4, #12]
  4824. 8001f7c: 071a lsls r2, r3, #28
  4825. 8001f7e: d52e bpl.n 8001fde <__swbuf_r+0x82>
  4826. 8001f80: 6923 ldr r3, [r4, #16]
  4827. 8001f82: b363 cbz r3, 8001fde <__swbuf_r+0x82>
  4828. 8001f84: 6923 ldr r3, [r4, #16]
  4829. 8001f86: 6820 ldr r0, [r4, #0]
  4830. 8001f88: b2f6 uxtb r6, r6
  4831. 8001f8a: 1ac0 subs r0, r0, r3
  4832. 8001f8c: 6963 ldr r3, [r4, #20]
  4833. 8001f8e: 4637 mov r7, r6
  4834. 8001f90: 4298 cmp r0, r3
  4835. 8001f92: db04 blt.n 8001f9e <__swbuf_r+0x42>
  4836. 8001f94: 4621 mov r1, r4
  4837. 8001f96: 4628 mov r0, r5
  4838. 8001f98: f000 f928 bl 80021ec <_fflush_r>
  4839. 8001f9c: bb28 cbnz r0, 8001fea <__swbuf_r+0x8e>
  4840. 8001f9e: 68a3 ldr r3, [r4, #8]
  4841. 8001fa0: 3001 adds r0, #1
  4842. 8001fa2: 3b01 subs r3, #1
  4843. 8001fa4: 60a3 str r3, [r4, #8]
  4844. 8001fa6: 6823 ldr r3, [r4, #0]
  4845. 8001fa8: 1c5a adds r2, r3, #1
  4846. 8001faa: 6022 str r2, [r4, #0]
  4847. 8001fac: 701e strb r6, [r3, #0]
  4848. 8001fae: 6963 ldr r3, [r4, #20]
  4849. 8001fb0: 4298 cmp r0, r3
  4850. 8001fb2: d004 beq.n 8001fbe <__swbuf_r+0x62>
  4851. 8001fb4: 89a3 ldrh r3, [r4, #12]
  4852. 8001fb6: 07db lsls r3, r3, #31
  4853. 8001fb8: d519 bpl.n 8001fee <__swbuf_r+0x92>
  4854. 8001fba: 2e0a cmp r6, #10
  4855. 8001fbc: d117 bne.n 8001fee <__swbuf_r+0x92>
  4856. 8001fbe: 4621 mov r1, r4
  4857. 8001fc0: 4628 mov r0, r5
  4858. 8001fc2: f000 f913 bl 80021ec <_fflush_r>
  4859. 8001fc6: b190 cbz r0, 8001fee <__swbuf_r+0x92>
  4860. 8001fc8: e00f b.n 8001fea <__swbuf_r+0x8e>
  4861. 8001fca: 4b0b ldr r3, [pc, #44] ; (8001ff8 <__swbuf_r+0x9c>)
  4862. 8001fcc: 429c cmp r4, r3
  4863. 8001fce: d101 bne.n 8001fd4 <__swbuf_r+0x78>
  4864. 8001fd0: 68ac ldr r4, [r5, #8]
  4865. 8001fd2: e7d0 b.n 8001f76 <__swbuf_r+0x1a>
  4866. 8001fd4: 4b09 ldr r3, [pc, #36] ; (8001ffc <__swbuf_r+0xa0>)
  4867. 8001fd6: 429c cmp r4, r3
  4868. 8001fd8: bf08 it eq
  4869. 8001fda: 68ec ldreq r4, [r5, #12]
  4870. 8001fdc: e7cb b.n 8001f76 <__swbuf_r+0x1a>
  4871. 8001fde: 4621 mov r1, r4
  4872. 8001fe0: 4628 mov r0, r5
  4873. 8001fe2: f000 f80d bl 8002000 <__swsetup_r>
  4874. 8001fe6: 2800 cmp r0, #0
  4875. 8001fe8: d0cc beq.n 8001f84 <__swbuf_r+0x28>
  4876. 8001fea: f04f 37ff mov.w r7, #4294967295
  4877. 8001fee: 4638 mov r0, r7
  4878. 8001ff0: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4879. 8001ff2: bf00 nop
  4880. 8001ff4: 08002e88 .word 0x08002e88
  4881. 8001ff8: 08002ea8 .word 0x08002ea8
  4882. 8001ffc: 08002e68 .word 0x08002e68
  4883. 08002000 <__swsetup_r>:
  4884. 8002000: 4b32 ldr r3, [pc, #200] ; (80020cc <__swsetup_r+0xcc>)
  4885. 8002002: b570 push {r4, r5, r6, lr}
  4886. 8002004: 681d ldr r5, [r3, #0]
  4887. 8002006: 4606 mov r6, r0
  4888. 8002008: 460c mov r4, r1
  4889. 800200a: b125 cbz r5, 8002016 <__swsetup_r+0x16>
  4890. 800200c: 69ab ldr r3, [r5, #24]
  4891. 800200e: b913 cbnz r3, 8002016 <__swsetup_r+0x16>
  4892. 8002010: 4628 mov r0, r5
  4893. 8002012: f000 f955 bl 80022c0 <__sinit>
  4894. 8002016: 4b2e ldr r3, [pc, #184] ; (80020d0 <__swsetup_r+0xd0>)
  4895. 8002018: 429c cmp r4, r3
  4896. 800201a: d10f bne.n 800203c <__swsetup_r+0x3c>
  4897. 800201c: 686c ldr r4, [r5, #4]
  4898. 800201e: f9b4 300c ldrsh.w r3, [r4, #12]
  4899. 8002022: b29a uxth r2, r3
  4900. 8002024: 0715 lsls r5, r2, #28
  4901. 8002026: d42c bmi.n 8002082 <__swsetup_r+0x82>
  4902. 8002028: 06d0 lsls r0, r2, #27
  4903. 800202a: d411 bmi.n 8002050 <__swsetup_r+0x50>
  4904. 800202c: 2209 movs r2, #9
  4905. 800202e: 6032 str r2, [r6, #0]
  4906. 8002030: f043 0340 orr.w r3, r3, #64 ; 0x40
  4907. 8002034: 81a3 strh r3, [r4, #12]
  4908. 8002036: f04f 30ff mov.w r0, #4294967295
  4909. 800203a: bd70 pop {r4, r5, r6, pc}
  4910. 800203c: 4b25 ldr r3, [pc, #148] ; (80020d4 <__swsetup_r+0xd4>)
  4911. 800203e: 429c cmp r4, r3
  4912. 8002040: d101 bne.n 8002046 <__swsetup_r+0x46>
  4913. 8002042: 68ac ldr r4, [r5, #8]
  4914. 8002044: e7eb b.n 800201e <__swsetup_r+0x1e>
  4915. 8002046: 4b24 ldr r3, [pc, #144] ; (80020d8 <__swsetup_r+0xd8>)
  4916. 8002048: 429c cmp r4, r3
  4917. 800204a: bf08 it eq
  4918. 800204c: 68ec ldreq r4, [r5, #12]
  4919. 800204e: e7e6 b.n 800201e <__swsetup_r+0x1e>
  4920. 8002050: 0751 lsls r1, r2, #29
  4921. 8002052: d512 bpl.n 800207a <__swsetup_r+0x7a>
  4922. 8002054: 6b61 ldr r1, [r4, #52] ; 0x34
  4923. 8002056: b141 cbz r1, 800206a <__swsetup_r+0x6a>
  4924. 8002058: f104 0344 add.w r3, r4, #68 ; 0x44
  4925. 800205c: 4299 cmp r1, r3
  4926. 800205e: d002 beq.n 8002066 <__swsetup_r+0x66>
  4927. 8002060: 4630 mov r0, r6
  4928. 8002062: f000 fa23 bl 80024ac <_free_r>
  4929. 8002066: 2300 movs r3, #0
  4930. 8002068: 6363 str r3, [r4, #52] ; 0x34
  4931. 800206a: 89a3 ldrh r3, [r4, #12]
  4932. 800206c: f023 0324 bic.w r3, r3, #36 ; 0x24
  4933. 8002070: 81a3 strh r3, [r4, #12]
  4934. 8002072: 2300 movs r3, #0
  4935. 8002074: 6063 str r3, [r4, #4]
  4936. 8002076: 6923 ldr r3, [r4, #16]
  4937. 8002078: 6023 str r3, [r4, #0]
  4938. 800207a: 89a3 ldrh r3, [r4, #12]
  4939. 800207c: f043 0308 orr.w r3, r3, #8
  4940. 8002080: 81a3 strh r3, [r4, #12]
  4941. 8002082: 6923 ldr r3, [r4, #16]
  4942. 8002084: b94b cbnz r3, 800209a <__swsetup_r+0x9a>
  4943. 8002086: 89a3 ldrh r3, [r4, #12]
  4944. 8002088: f403 7320 and.w r3, r3, #640 ; 0x280
  4945. 800208c: f5b3 7f00 cmp.w r3, #512 ; 0x200
  4946. 8002090: d003 beq.n 800209a <__swsetup_r+0x9a>
  4947. 8002092: 4621 mov r1, r4
  4948. 8002094: 4630 mov r0, r6
  4949. 8002096: f000 f9c1 bl 800241c <__smakebuf_r>
  4950. 800209a: 89a2 ldrh r2, [r4, #12]
  4951. 800209c: f012 0301 ands.w r3, r2, #1
  4952. 80020a0: d00c beq.n 80020bc <__swsetup_r+0xbc>
  4953. 80020a2: 2300 movs r3, #0
  4954. 80020a4: 60a3 str r3, [r4, #8]
  4955. 80020a6: 6963 ldr r3, [r4, #20]
  4956. 80020a8: 425b negs r3, r3
  4957. 80020aa: 61a3 str r3, [r4, #24]
  4958. 80020ac: 6923 ldr r3, [r4, #16]
  4959. 80020ae: b953 cbnz r3, 80020c6 <__swsetup_r+0xc6>
  4960. 80020b0: f9b4 300c ldrsh.w r3, [r4, #12]
  4961. 80020b4: f013 0080 ands.w r0, r3, #128 ; 0x80
  4962. 80020b8: d1ba bne.n 8002030 <__swsetup_r+0x30>
  4963. 80020ba: bd70 pop {r4, r5, r6, pc}
  4964. 80020bc: 0792 lsls r2, r2, #30
  4965. 80020be: bf58 it pl
  4966. 80020c0: 6963 ldrpl r3, [r4, #20]
  4967. 80020c2: 60a3 str r3, [r4, #8]
  4968. 80020c4: e7f2 b.n 80020ac <__swsetup_r+0xac>
  4969. 80020c6: 2000 movs r0, #0
  4970. 80020c8: e7f7 b.n 80020ba <__swsetup_r+0xba>
  4971. 80020ca: bf00 nop
  4972. 80020cc: 20000010 .word 0x20000010
  4973. 80020d0: 08002e88 .word 0x08002e88
  4974. 80020d4: 08002ea8 .word 0x08002ea8
  4975. 80020d8: 08002e68 .word 0x08002e68
  4976. 080020dc <__sflush_r>:
  4977. 80020dc: 898a ldrh r2, [r1, #12]
  4978. 80020de: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4979. 80020e2: 4605 mov r5, r0
  4980. 80020e4: 0710 lsls r0, r2, #28
  4981. 80020e6: 460c mov r4, r1
  4982. 80020e8: d45a bmi.n 80021a0 <__sflush_r+0xc4>
  4983. 80020ea: 684b ldr r3, [r1, #4]
  4984. 80020ec: 2b00 cmp r3, #0
  4985. 80020ee: dc05 bgt.n 80020fc <__sflush_r+0x20>
  4986. 80020f0: 6c0b ldr r3, [r1, #64] ; 0x40
  4987. 80020f2: 2b00 cmp r3, #0
  4988. 80020f4: dc02 bgt.n 80020fc <__sflush_r+0x20>
  4989. 80020f6: 2000 movs r0, #0
  4990. 80020f8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4991. 80020fc: 6ae6 ldr r6, [r4, #44] ; 0x2c
  4992. 80020fe: 2e00 cmp r6, #0
  4993. 8002100: d0f9 beq.n 80020f6 <__sflush_r+0x1a>
  4994. 8002102: 2300 movs r3, #0
  4995. 8002104: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  4996. 8002108: 682f ldr r7, [r5, #0]
  4997. 800210a: 602b str r3, [r5, #0]
  4998. 800210c: d033 beq.n 8002176 <__sflush_r+0x9a>
  4999. 800210e: 6d60 ldr r0, [r4, #84] ; 0x54
  5000. 8002110: 89a3 ldrh r3, [r4, #12]
  5001. 8002112: 075a lsls r2, r3, #29
  5002. 8002114: d505 bpl.n 8002122 <__sflush_r+0x46>
  5003. 8002116: 6863 ldr r3, [r4, #4]
  5004. 8002118: 1ac0 subs r0, r0, r3
  5005. 800211a: 6b63 ldr r3, [r4, #52] ; 0x34
  5006. 800211c: b10b cbz r3, 8002122 <__sflush_r+0x46>
  5007. 800211e: 6c23 ldr r3, [r4, #64] ; 0x40
  5008. 8002120: 1ac0 subs r0, r0, r3
  5009. 8002122: 2300 movs r3, #0
  5010. 8002124: 4602 mov r2, r0
  5011. 8002126: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5012. 8002128: 6a21 ldr r1, [r4, #32]
  5013. 800212a: 4628 mov r0, r5
  5014. 800212c: 47b0 blx r6
  5015. 800212e: 1c43 adds r3, r0, #1
  5016. 8002130: 89a3 ldrh r3, [r4, #12]
  5017. 8002132: d106 bne.n 8002142 <__sflush_r+0x66>
  5018. 8002134: 6829 ldr r1, [r5, #0]
  5019. 8002136: 291d cmp r1, #29
  5020. 8002138: d84b bhi.n 80021d2 <__sflush_r+0xf6>
  5021. 800213a: 4a2b ldr r2, [pc, #172] ; (80021e8 <__sflush_r+0x10c>)
  5022. 800213c: 40ca lsrs r2, r1
  5023. 800213e: 07d6 lsls r6, r2, #31
  5024. 8002140: d547 bpl.n 80021d2 <__sflush_r+0xf6>
  5025. 8002142: 2200 movs r2, #0
  5026. 8002144: 6062 str r2, [r4, #4]
  5027. 8002146: 6922 ldr r2, [r4, #16]
  5028. 8002148: 04d9 lsls r1, r3, #19
  5029. 800214a: 6022 str r2, [r4, #0]
  5030. 800214c: d504 bpl.n 8002158 <__sflush_r+0x7c>
  5031. 800214e: 1c42 adds r2, r0, #1
  5032. 8002150: d101 bne.n 8002156 <__sflush_r+0x7a>
  5033. 8002152: 682b ldr r3, [r5, #0]
  5034. 8002154: b903 cbnz r3, 8002158 <__sflush_r+0x7c>
  5035. 8002156: 6560 str r0, [r4, #84] ; 0x54
  5036. 8002158: 6b61 ldr r1, [r4, #52] ; 0x34
  5037. 800215a: 602f str r7, [r5, #0]
  5038. 800215c: 2900 cmp r1, #0
  5039. 800215e: d0ca beq.n 80020f6 <__sflush_r+0x1a>
  5040. 8002160: f104 0344 add.w r3, r4, #68 ; 0x44
  5041. 8002164: 4299 cmp r1, r3
  5042. 8002166: d002 beq.n 800216e <__sflush_r+0x92>
  5043. 8002168: 4628 mov r0, r5
  5044. 800216a: f000 f99f bl 80024ac <_free_r>
  5045. 800216e: 2000 movs r0, #0
  5046. 8002170: 6360 str r0, [r4, #52] ; 0x34
  5047. 8002172: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5048. 8002176: 6a21 ldr r1, [r4, #32]
  5049. 8002178: 2301 movs r3, #1
  5050. 800217a: 4628 mov r0, r5
  5051. 800217c: 47b0 blx r6
  5052. 800217e: 1c41 adds r1, r0, #1
  5053. 8002180: d1c6 bne.n 8002110 <__sflush_r+0x34>
  5054. 8002182: 682b ldr r3, [r5, #0]
  5055. 8002184: 2b00 cmp r3, #0
  5056. 8002186: d0c3 beq.n 8002110 <__sflush_r+0x34>
  5057. 8002188: 2b1d cmp r3, #29
  5058. 800218a: d001 beq.n 8002190 <__sflush_r+0xb4>
  5059. 800218c: 2b16 cmp r3, #22
  5060. 800218e: d101 bne.n 8002194 <__sflush_r+0xb8>
  5061. 8002190: 602f str r7, [r5, #0]
  5062. 8002192: e7b0 b.n 80020f6 <__sflush_r+0x1a>
  5063. 8002194: 89a3 ldrh r3, [r4, #12]
  5064. 8002196: f043 0340 orr.w r3, r3, #64 ; 0x40
  5065. 800219a: 81a3 strh r3, [r4, #12]
  5066. 800219c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5067. 80021a0: 690f ldr r7, [r1, #16]
  5068. 80021a2: 2f00 cmp r7, #0
  5069. 80021a4: d0a7 beq.n 80020f6 <__sflush_r+0x1a>
  5070. 80021a6: 0793 lsls r3, r2, #30
  5071. 80021a8: bf18 it ne
  5072. 80021aa: 2300 movne r3, #0
  5073. 80021ac: 680e ldr r6, [r1, #0]
  5074. 80021ae: bf08 it eq
  5075. 80021b0: 694b ldreq r3, [r1, #20]
  5076. 80021b2: eba6 0807 sub.w r8, r6, r7
  5077. 80021b6: 600f str r7, [r1, #0]
  5078. 80021b8: 608b str r3, [r1, #8]
  5079. 80021ba: f1b8 0f00 cmp.w r8, #0
  5080. 80021be: dd9a ble.n 80020f6 <__sflush_r+0x1a>
  5081. 80021c0: 4643 mov r3, r8
  5082. 80021c2: 463a mov r2, r7
  5083. 80021c4: 6a21 ldr r1, [r4, #32]
  5084. 80021c6: 4628 mov r0, r5
  5085. 80021c8: 6aa6 ldr r6, [r4, #40] ; 0x28
  5086. 80021ca: 47b0 blx r6
  5087. 80021cc: 2800 cmp r0, #0
  5088. 80021ce: dc07 bgt.n 80021e0 <__sflush_r+0x104>
  5089. 80021d0: 89a3 ldrh r3, [r4, #12]
  5090. 80021d2: f043 0340 orr.w r3, r3, #64 ; 0x40
  5091. 80021d6: 81a3 strh r3, [r4, #12]
  5092. 80021d8: f04f 30ff mov.w r0, #4294967295
  5093. 80021dc: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5094. 80021e0: 4407 add r7, r0
  5095. 80021e2: eba8 0800 sub.w r8, r8, r0
  5096. 80021e6: e7e8 b.n 80021ba <__sflush_r+0xde>
  5097. 80021e8: 20400001 .word 0x20400001
  5098. 080021ec <_fflush_r>:
  5099. 80021ec: b538 push {r3, r4, r5, lr}
  5100. 80021ee: 690b ldr r3, [r1, #16]
  5101. 80021f0: 4605 mov r5, r0
  5102. 80021f2: 460c mov r4, r1
  5103. 80021f4: b1db cbz r3, 800222e <_fflush_r+0x42>
  5104. 80021f6: b118 cbz r0, 8002200 <_fflush_r+0x14>
  5105. 80021f8: 6983 ldr r3, [r0, #24]
  5106. 80021fa: b90b cbnz r3, 8002200 <_fflush_r+0x14>
  5107. 80021fc: f000 f860 bl 80022c0 <__sinit>
  5108. 8002200: 4b0c ldr r3, [pc, #48] ; (8002234 <_fflush_r+0x48>)
  5109. 8002202: 429c cmp r4, r3
  5110. 8002204: d109 bne.n 800221a <_fflush_r+0x2e>
  5111. 8002206: 686c ldr r4, [r5, #4]
  5112. 8002208: f9b4 300c ldrsh.w r3, [r4, #12]
  5113. 800220c: b17b cbz r3, 800222e <_fflush_r+0x42>
  5114. 800220e: 4621 mov r1, r4
  5115. 8002210: 4628 mov r0, r5
  5116. 8002212: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  5117. 8002216: f7ff bf61 b.w 80020dc <__sflush_r>
  5118. 800221a: 4b07 ldr r3, [pc, #28] ; (8002238 <_fflush_r+0x4c>)
  5119. 800221c: 429c cmp r4, r3
  5120. 800221e: d101 bne.n 8002224 <_fflush_r+0x38>
  5121. 8002220: 68ac ldr r4, [r5, #8]
  5122. 8002222: e7f1 b.n 8002208 <_fflush_r+0x1c>
  5123. 8002224: 4b05 ldr r3, [pc, #20] ; (800223c <_fflush_r+0x50>)
  5124. 8002226: 429c cmp r4, r3
  5125. 8002228: bf08 it eq
  5126. 800222a: 68ec ldreq r4, [r5, #12]
  5127. 800222c: e7ec b.n 8002208 <_fflush_r+0x1c>
  5128. 800222e: 2000 movs r0, #0
  5129. 8002230: bd38 pop {r3, r4, r5, pc}
  5130. 8002232: bf00 nop
  5131. 8002234: 08002e88 .word 0x08002e88
  5132. 8002238: 08002ea8 .word 0x08002ea8
  5133. 800223c: 08002e68 .word 0x08002e68
  5134. 08002240 <_cleanup_r>:
  5135. 8002240: 4901 ldr r1, [pc, #4] ; (8002248 <_cleanup_r+0x8>)
  5136. 8002242: f000 b8a9 b.w 8002398 <_fwalk_reent>
  5137. 8002246: bf00 nop
  5138. 8002248: 080021ed .word 0x080021ed
  5139. 0800224c <std.isra.0>:
  5140. 800224c: 2300 movs r3, #0
  5141. 800224e: b510 push {r4, lr}
  5142. 8002250: 4604 mov r4, r0
  5143. 8002252: 6003 str r3, [r0, #0]
  5144. 8002254: 6043 str r3, [r0, #4]
  5145. 8002256: 6083 str r3, [r0, #8]
  5146. 8002258: 8181 strh r1, [r0, #12]
  5147. 800225a: 6643 str r3, [r0, #100] ; 0x64
  5148. 800225c: 81c2 strh r2, [r0, #14]
  5149. 800225e: 6103 str r3, [r0, #16]
  5150. 8002260: 6143 str r3, [r0, #20]
  5151. 8002262: 6183 str r3, [r0, #24]
  5152. 8002264: 4619 mov r1, r3
  5153. 8002266: 2208 movs r2, #8
  5154. 8002268: 305c adds r0, #92 ; 0x5c
  5155. 800226a: f7ff fd3d bl 8001ce8 <memset>
  5156. 800226e: 4b05 ldr r3, [pc, #20] ; (8002284 <std.isra.0+0x38>)
  5157. 8002270: 6224 str r4, [r4, #32]
  5158. 8002272: 6263 str r3, [r4, #36] ; 0x24
  5159. 8002274: 4b04 ldr r3, [pc, #16] ; (8002288 <std.isra.0+0x3c>)
  5160. 8002276: 62a3 str r3, [r4, #40] ; 0x28
  5161. 8002278: 4b04 ldr r3, [pc, #16] ; (800228c <std.isra.0+0x40>)
  5162. 800227a: 62e3 str r3, [r4, #44] ; 0x2c
  5163. 800227c: 4b04 ldr r3, [pc, #16] ; (8002290 <std.isra.0+0x44>)
  5164. 800227e: 6323 str r3, [r4, #48] ; 0x30
  5165. 8002280: bd10 pop {r4, pc}
  5166. 8002282: bf00 nop
  5167. 8002284: 08002bcd .word 0x08002bcd
  5168. 8002288: 08002bef .word 0x08002bef
  5169. 800228c: 08002c27 .word 0x08002c27
  5170. 8002290: 08002c4b .word 0x08002c4b
  5171. 08002294 <__sfmoreglue>:
  5172. 8002294: b570 push {r4, r5, r6, lr}
  5173. 8002296: 2568 movs r5, #104 ; 0x68
  5174. 8002298: 1e4a subs r2, r1, #1
  5175. 800229a: 4355 muls r5, r2
  5176. 800229c: 460e mov r6, r1
  5177. 800229e: f105 0174 add.w r1, r5, #116 ; 0x74
  5178. 80022a2: f000 f94f bl 8002544 <_malloc_r>
  5179. 80022a6: 4604 mov r4, r0
  5180. 80022a8: b140 cbz r0, 80022bc <__sfmoreglue+0x28>
  5181. 80022aa: 2100 movs r1, #0
  5182. 80022ac: e880 0042 stmia.w r0, {r1, r6}
  5183. 80022b0: 300c adds r0, #12
  5184. 80022b2: 60a0 str r0, [r4, #8]
  5185. 80022b4: f105 0268 add.w r2, r5, #104 ; 0x68
  5186. 80022b8: f7ff fd16 bl 8001ce8 <memset>
  5187. 80022bc: 4620 mov r0, r4
  5188. 80022be: bd70 pop {r4, r5, r6, pc}
  5189. 080022c0 <__sinit>:
  5190. 80022c0: 6983 ldr r3, [r0, #24]
  5191. 80022c2: b510 push {r4, lr}
  5192. 80022c4: 4604 mov r4, r0
  5193. 80022c6: bb33 cbnz r3, 8002316 <__sinit+0x56>
  5194. 80022c8: 6483 str r3, [r0, #72] ; 0x48
  5195. 80022ca: 64c3 str r3, [r0, #76] ; 0x4c
  5196. 80022cc: 6503 str r3, [r0, #80] ; 0x50
  5197. 80022ce: 4b12 ldr r3, [pc, #72] ; (8002318 <__sinit+0x58>)
  5198. 80022d0: 4a12 ldr r2, [pc, #72] ; (800231c <__sinit+0x5c>)
  5199. 80022d2: 681b ldr r3, [r3, #0]
  5200. 80022d4: 6282 str r2, [r0, #40] ; 0x28
  5201. 80022d6: 4298 cmp r0, r3
  5202. 80022d8: bf04 itt eq
  5203. 80022da: 2301 moveq r3, #1
  5204. 80022dc: 6183 streq r3, [r0, #24]
  5205. 80022de: f000 f81f bl 8002320 <__sfp>
  5206. 80022e2: 6060 str r0, [r4, #4]
  5207. 80022e4: 4620 mov r0, r4
  5208. 80022e6: f000 f81b bl 8002320 <__sfp>
  5209. 80022ea: 60a0 str r0, [r4, #8]
  5210. 80022ec: 4620 mov r0, r4
  5211. 80022ee: f000 f817 bl 8002320 <__sfp>
  5212. 80022f2: 2200 movs r2, #0
  5213. 80022f4: 60e0 str r0, [r4, #12]
  5214. 80022f6: 2104 movs r1, #4
  5215. 80022f8: 6860 ldr r0, [r4, #4]
  5216. 80022fa: f7ff ffa7 bl 800224c <std.isra.0>
  5217. 80022fe: 2201 movs r2, #1
  5218. 8002300: 2109 movs r1, #9
  5219. 8002302: 68a0 ldr r0, [r4, #8]
  5220. 8002304: f7ff ffa2 bl 800224c <std.isra.0>
  5221. 8002308: 2202 movs r2, #2
  5222. 800230a: 2112 movs r1, #18
  5223. 800230c: 68e0 ldr r0, [r4, #12]
  5224. 800230e: f7ff ff9d bl 800224c <std.isra.0>
  5225. 8002312: 2301 movs r3, #1
  5226. 8002314: 61a3 str r3, [r4, #24]
  5227. 8002316: bd10 pop {r4, pc}
  5228. 8002318: 08002e64 .word 0x08002e64
  5229. 800231c: 08002241 .word 0x08002241
  5230. 08002320 <__sfp>:
  5231. 8002320: b5f8 push {r3, r4, r5, r6, r7, lr}
  5232. 8002322: 4b1c ldr r3, [pc, #112] ; (8002394 <__sfp+0x74>)
  5233. 8002324: 4607 mov r7, r0
  5234. 8002326: 681e ldr r6, [r3, #0]
  5235. 8002328: 69b3 ldr r3, [r6, #24]
  5236. 800232a: b913 cbnz r3, 8002332 <__sfp+0x12>
  5237. 800232c: 4630 mov r0, r6
  5238. 800232e: f7ff ffc7 bl 80022c0 <__sinit>
  5239. 8002332: 3648 adds r6, #72 ; 0x48
  5240. 8002334: 68b4 ldr r4, [r6, #8]
  5241. 8002336: 6873 ldr r3, [r6, #4]
  5242. 8002338: 3b01 subs r3, #1
  5243. 800233a: d503 bpl.n 8002344 <__sfp+0x24>
  5244. 800233c: 6833 ldr r3, [r6, #0]
  5245. 800233e: b133 cbz r3, 800234e <__sfp+0x2e>
  5246. 8002340: 6836 ldr r6, [r6, #0]
  5247. 8002342: e7f7 b.n 8002334 <__sfp+0x14>
  5248. 8002344: f9b4 500c ldrsh.w r5, [r4, #12]
  5249. 8002348: b16d cbz r5, 8002366 <__sfp+0x46>
  5250. 800234a: 3468 adds r4, #104 ; 0x68
  5251. 800234c: e7f4 b.n 8002338 <__sfp+0x18>
  5252. 800234e: 2104 movs r1, #4
  5253. 8002350: 4638 mov r0, r7
  5254. 8002352: f7ff ff9f bl 8002294 <__sfmoreglue>
  5255. 8002356: 6030 str r0, [r6, #0]
  5256. 8002358: 2800 cmp r0, #0
  5257. 800235a: d1f1 bne.n 8002340 <__sfp+0x20>
  5258. 800235c: 230c movs r3, #12
  5259. 800235e: 4604 mov r4, r0
  5260. 8002360: 603b str r3, [r7, #0]
  5261. 8002362: 4620 mov r0, r4
  5262. 8002364: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5263. 8002366: f64f 73ff movw r3, #65535 ; 0xffff
  5264. 800236a: 81e3 strh r3, [r4, #14]
  5265. 800236c: 2301 movs r3, #1
  5266. 800236e: 6665 str r5, [r4, #100] ; 0x64
  5267. 8002370: 81a3 strh r3, [r4, #12]
  5268. 8002372: 6025 str r5, [r4, #0]
  5269. 8002374: 60a5 str r5, [r4, #8]
  5270. 8002376: 6065 str r5, [r4, #4]
  5271. 8002378: 6125 str r5, [r4, #16]
  5272. 800237a: 6165 str r5, [r4, #20]
  5273. 800237c: 61a5 str r5, [r4, #24]
  5274. 800237e: 2208 movs r2, #8
  5275. 8002380: 4629 mov r1, r5
  5276. 8002382: f104 005c add.w r0, r4, #92 ; 0x5c
  5277. 8002386: f7ff fcaf bl 8001ce8 <memset>
  5278. 800238a: 6365 str r5, [r4, #52] ; 0x34
  5279. 800238c: 63a5 str r5, [r4, #56] ; 0x38
  5280. 800238e: 64a5 str r5, [r4, #72] ; 0x48
  5281. 8002390: 64e5 str r5, [r4, #76] ; 0x4c
  5282. 8002392: e7e6 b.n 8002362 <__sfp+0x42>
  5283. 8002394: 08002e64 .word 0x08002e64
  5284. 08002398 <_fwalk_reent>:
  5285. 8002398: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  5286. 800239c: 4680 mov r8, r0
  5287. 800239e: 4689 mov r9, r1
  5288. 80023a0: 2600 movs r6, #0
  5289. 80023a2: f100 0448 add.w r4, r0, #72 ; 0x48
  5290. 80023a6: b914 cbnz r4, 80023ae <_fwalk_reent+0x16>
  5291. 80023a8: 4630 mov r0, r6
  5292. 80023aa: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  5293. 80023ae: 68a5 ldr r5, [r4, #8]
  5294. 80023b0: 6867 ldr r7, [r4, #4]
  5295. 80023b2: 3f01 subs r7, #1
  5296. 80023b4: d501 bpl.n 80023ba <_fwalk_reent+0x22>
  5297. 80023b6: 6824 ldr r4, [r4, #0]
  5298. 80023b8: e7f5 b.n 80023a6 <_fwalk_reent+0xe>
  5299. 80023ba: 89ab ldrh r3, [r5, #12]
  5300. 80023bc: 2b01 cmp r3, #1
  5301. 80023be: d907 bls.n 80023d0 <_fwalk_reent+0x38>
  5302. 80023c0: f9b5 300e ldrsh.w r3, [r5, #14]
  5303. 80023c4: 3301 adds r3, #1
  5304. 80023c6: d003 beq.n 80023d0 <_fwalk_reent+0x38>
  5305. 80023c8: 4629 mov r1, r5
  5306. 80023ca: 4640 mov r0, r8
  5307. 80023cc: 47c8 blx r9
  5308. 80023ce: 4306 orrs r6, r0
  5309. 80023d0: 3568 adds r5, #104 ; 0x68
  5310. 80023d2: e7ee b.n 80023b2 <_fwalk_reent+0x1a>
  5311. 080023d4 <__swhatbuf_r>:
  5312. 80023d4: b570 push {r4, r5, r6, lr}
  5313. 80023d6: 460e mov r6, r1
  5314. 80023d8: f9b1 100e ldrsh.w r1, [r1, #14]
  5315. 80023dc: b090 sub sp, #64 ; 0x40
  5316. 80023de: 2900 cmp r1, #0
  5317. 80023e0: 4614 mov r4, r2
  5318. 80023e2: 461d mov r5, r3
  5319. 80023e4: da07 bge.n 80023f6 <__swhatbuf_r+0x22>
  5320. 80023e6: 2300 movs r3, #0
  5321. 80023e8: 602b str r3, [r5, #0]
  5322. 80023ea: 89b3 ldrh r3, [r6, #12]
  5323. 80023ec: 061a lsls r2, r3, #24
  5324. 80023ee: d410 bmi.n 8002412 <__swhatbuf_r+0x3e>
  5325. 80023f0: f44f 6380 mov.w r3, #1024 ; 0x400
  5326. 80023f4: e00e b.n 8002414 <__swhatbuf_r+0x40>
  5327. 80023f6: aa01 add r2, sp, #4
  5328. 80023f8: f000 fc4e bl 8002c98 <_fstat_r>
  5329. 80023fc: 2800 cmp r0, #0
  5330. 80023fe: dbf2 blt.n 80023e6 <__swhatbuf_r+0x12>
  5331. 8002400: 9a02 ldr r2, [sp, #8]
  5332. 8002402: f402 4270 and.w r2, r2, #61440 ; 0xf000
  5333. 8002406: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  5334. 800240a: 425a negs r2, r3
  5335. 800240c: 415a adcs r2, r3
  5336. 800240e: 602a str r2, [r5, #0]
  5337. 8002410: e7ee b.n 80023f0 <__swhatbuf_r+0x1c>
  5338. 8002412: 2340 movs r3, #64 ; 0x40
  5339. 8002414: 2000 movs r0, #0
  5340. 8002416: 6023 str r3, [r4, #0]
  5341. 8002418: b010 add sp, #64 ; 0x40
  5342. 800241a: bd70 pop {r4, r5, r6, pc}
  5343. 0800241c <__smakebuf_r>:
  5344. 800241c: 898b ldrh r3, [r1, #12]
  5345. 800241e: b573 push {r0, r1, r4, r5, r6, lr}
  5346. 8002420: 079d lsls r5, r3, #30
  5347. 8002422: 4606 mov r6, r0
  5348. 8002424: 460c mov r4, r1
  5349. 8002426: d507 bpl.n 8002438 <__smakebuf_r+0x1c>
  5350. 8002428: f104 0347 add.w r3, r4, #71 ; 0x47
  5351. 800242c: 6023 str r3, [r4, #0]
  5352. 800242e: 6123 str r3, [r4, #16]
  5353. 8002430: 2301 movs r3, #1
  5354. 8002432: 6163 str r3, [r4, #20]
  5355. 8002434: b002 add sp, #8
  5356. 8002436: bd70 pop {r4, r5, r6, pc}
  5357. 8002438: ab01 add r3, sp, #4
  5358. 800243a: 466a mov r2, sp
  5359. 800243c: f7ff ffca bl 80023d4 <__swhatbuf_r>
  5360. 8002440: 9900 ldr r1, [sp, #0]
  5361. 8002442: 4605 mov r5, r0
  5362. 8002444: 4630 mov r0, r6
  5363. 8002446: f000 f87d bl 8002544 <_malloc_r>
  5364. 800244a: b948 cbnz r0, 8002460 <__smakebuf_r+0x44>
  5365. 800244c: f9b4 300c ldrsh.w r3, [r4, #12]
  5366. 8002450: 059a lsls r2, r3, #22
  5367. 8002452: d4ef bmi.n 8002434 <__smakebuf_r+0x18>
  5368. 8002454: f023 0303 bic.w r3, r3, #3
  5369. 8002458: f043 0302 orr.w r3, r3, #2
  5370. 800245c: 81a3 strh r3, [r4, #12]
  5371. 800245e: e7e3 b.n 8002428 <__smakebuf_r+0xc>
  5372. 8002460: 4b0d ldr r3, [pc, #52] ; (8002498 <__smakebuf_r+0x7c>)
  5373. 8002462: 62b3 str r3, [r6, #40] ; 0x28
  5374. 8002464: 89a3 ldrh r3, [r4, #12]
  5375. 8002466: 6020 str r0, [r4, #0]
  5376. 8002468: f043 0380 orr.w r3, r3, #128 ; 0x80
  5377. 800246c: 81a3 strh r3, [r4, #12]
  5378. 800246e: 9b00 ldr r3, [sp, #0]
  5379. 8002470: 6120 str r0, [r4, #16]
  5380. 8002472: 6163 str r3, [r4, #20]
  5381. 8002474: 9b01 ldr r3, [sp, #4]
  5382. 8002476: b15b cbz r3, 8002490 <__smakebuf_r+0x74>
  5383. 8002478: f9b4 100e ldrsh.w r1, [r4, #14]
  5384. 800247c: 4630 mov r0, r6
  5385. 800247e: f000 fc1d bl 8002cbc <_isatty_r>
  5386. 8002482: b128 cbz r0, 8002490 <__smakebuf_r+0x74>
  5387. 8002484: 89a3 ldrh r3, [r4, #12]
  5388. 8002486: f023 0303 bic.w r3, r3, #3
  5389. 800248a: f043 0301 orr.w r3, r3, #1
  5390. 800248e: 81a3 strh r3, [r4, #12]
  5391. 8002490: 89a3 ldrh r3, [r4, #12]
  5392. 8002492: 431d orrs r5, r3
  5393. 8002494: 81a5 strh r5, [r4, #12]
  5394. 8002496: e7cd b.n 8002434 <__smakebuf_r+0x18>
  5395. 8002498: 08002241 .word 0x08002241
  5396. 0800249c <malloc>:
  5397. 800249c: 4b02 ldr r3, [pc, #8] ; (80024a8 <malloc+0xc>)
  5398. 800249e: 4601 mov r1, r0
  5399. 80024a0: 6818 ldr r0, [r3, #0]
  5400. 80024a2: f000 b84f b.w 8002544 <_malloc_r>
  5401. 80024a6: bf00 nop
  5402. 80024a8: 20000010 .word 0x20000010
  5403. 080024ac <_free_r>:
  5404. 80024ac: b538 push {r3, r4, r5, lr}
  5405. 80024ae: 4605 mov r5, r0
  5406. 80024b0: 2900 cmp r1, #0
  5407. 80024b2: d043 beq.n 800253c <_free_r+0x90>
  5408. 80024b4: f851 3c04 ldr.w r3, [r1, #-4]
  5409. 80024b8: 1f0c subs r4, r1, #4
  5410. 80024ba: 2b00 cmp r3, #0
  5411. 80024bc: bfb8 it lt
  5412. 80024be: 18e4 addlt r4, r4, r3
  5413. 80024c0: f000 fc2c bl 8002d1c <__malloc_lock>
  5414. 80024c4: 4a1e ldr r2, [pc, #120] ; (8002540 <_free_r+0x94>)
  5415. 80024c6: 6813 ldr r3, [r2, #0]
  5416. 80024c8: 4610 mov r0, r2
  5417. 80024ca: b933 cbnz r3, 80024da <_free_r+0x2e>
  5418. 80024cc: 6063 str r3, [r4, #4]
  5419. 80024ce: 6014 str r4, [r2, #0]
  5420. 80024d0: 4628 mov r0, r5
  5421. 80024d2: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  5422. 80024d6: f000 bc22 b.w 8002d1e <__malloc_unlock>
  5423. 80024da: 42a3 cmp r3, r4
  5424. 80024dc: d90b bls.n 80024f6 <_free_r+0x4a>
  5425. 80024de: 6821 ldr r1, [r4, #0]
  5426. 80024e0: 1862 adds r2, r4, r1
  5427. 80024e2: 4293 cmp r3, r2
  5428. 80024e4: bf01 itttt eq
  5429. 80024e6: 681a ldreq r2, [r3, #0]
  5430. 80024e8: 685b ldreq r3, [r3, #4]
  5431. 80024ea: 1852 addeq r2, r2, r1
  5432. 80024ec: 6022 streq r2, [r4, #0]
  5433. 80024ee: 6063 str r3, [r4, #4]
  5434. 80024f0: 6004 str r4, [r0, #0]
  5435. 80024f2: e7ed b.n 80024d0 <_free_r+0x24>
  5436. 80024f4: 4613 mov r3, r2
  5437. 80024f6: 685a ldr r2, [r3, #4]
  5438. 80024f8: b10a cbz r2, 80024fe <_free_r+0x52>
  5439. 80024fa: 42a2 cmp r2, r4
  5440. 80024fc: d9fa bls.n 80024f4 <_free_r+0x48>
  5441. 80024fe: 6819 ldr r1, [r3, #0]
  5442. 8002500: 1858 adds r0, r3, r1
  5443. 8002502: 42a0 cmp r0, r4
  5444. 8002504: d10b bne.n 800251e <_free_r+0x72>
  5445. 8002506: 6820 ldr r0, [r4, #0]
  5446. 8002508: 4401 add r1, r0
  5447. 800250a: 1858 adds r0, r3, r1
  5448. 800250c: 4282 cmp r2, r0
  5449. 800250e: 6019 str r1, [r3, #0]
  5450. 8002510: d1de bne.n 80024d0 <_free_r+0x24>
  5451. 8002512: 6810 ldr r0, [r2, #0]
  5452. 8002514: 6852 ldr r2, [r2, #4]
  5453. 8002516: 4401 add r1, r0
  5454. 8002518: 6019 str r1, [r3, #0]
  5455. 800251a: 605a str r2, [r3, #4]
  5456. 800251c: e7d8 b.n 80024d0 <_free_r+0x24>
  5457. 800251e: d902 bls.n 8002526 <_free_r+0x7a>
  5458. 8002520: 230c movs r3, #12
  5459. 8002522: 602b str r3, [r5, #0]
  5460. 8002524: e7d4 b.n 80024d0 <_free_r+0x24>
  5461. 8002526: 6820 ldr r0, [r4, #0]
  5462. 8002528: 1821 adds r1, r4, r0
  5463. 800252a: 428a cmp r2, r1
  5464. 800252c: bf01 itttt eq
  5465. 800252e: 6811 ldreq r1, [r2, #0]
  5466. 8002530: 6852 ldreq r2, [r2, #4]
  5467. 8002532: 1809 addeq r1, r1, r0
  5468. 8002534: 6021 streq r1, [r4, #0]
  5469. 8002536: 6062 str r2, [r4, #4]
  5470. 8002538: 605c str r4, [r3, #4]
  5471. 800253a: e7c9 b.n 80024d0 <_free_r+0x24>
  5472. 800253c: bd38 pop {r3, r4, r5, pc}
  5473. 800253e: bf00 nop
  5474. 8002540: 200000c4 .word 0x200000c4
  5475. 08002544 <_malloc_r>:
  5476. 8002544: b570 push {r4, r5, r6, lr}
  5477. 8002546: 1ccd adds r5, r1, #3
  5478. 8002548: f025 0503 bic.w r5, r5, #3
  5479. 800254c: 3508 adds r5, #8
  5480. 800254e: 2d0c cmp r5, #12
  5481. 8002550: bf38 it cc
  5482. 8002552: 250c movcc r5, #12
  5483. 8002554: 2d00 cmp r5, #0
  5484. 8002556: 4606 mov r6, r0
  5485. 8002558: db01 blt.n 800255e <_malloc_r+0x1a>
  5486. 800255a: 42a9 cmp r1, r5
  5487. 800255c: d903 bls.n 8002566 <_malloc_r+0x22>
  5488. 800255e: 230c movs r3, #12
  5489. 8002560: 6033 str r3, [r6, #0]
  5490. 8002562: 2000 movs r0, #0
  5491. 8002564: bd70 pop {r4, r5, r6, pc}
  5492. 8002566: f000 fbd9 bl 8002d1c <__malloc_lock>
  5493. 800256a: 4a23 ldr r2, [pc, #140] ; (80025f8 <_malloc_r+0xb4>)
  5494. 800256c: 6814 ldr r4, [r2, #0]
  5495. 800256e: 4621 mov r1, r4
  5496. 8002570: b991 cbnz r1, 8002598 <_malloc_r+0x54>
  5497. 8002572: 4c22 ldr r4, [pc, #136] ; (80025fc <_malloc_r+0xb8>)
  5498. 8002574: 6823 ldr r3, [r4, #0]
  5499. 8002576: b91b cbnz r3, 8002580 <_malloc_r+0x3c>
  5500. 8002578: 4630 mov r0, r6
  5501. 800257a: f000 fb17 bl 8002bac <_sbrk_r>
  5502. 800257e: 6020 str r0, [r4, #0]
  5503. 8002580: 4629 mov r1, r5
  5504. 8002582: 4630 mov r0, r6
  5505. 8002584: f000 fb12 bl 8002bac <_sbrk_r>
  5506. 8002588: 1c43 adds r3, r0, #1
  5507. 800258a: d126 bne.n 80025da <_malloc_r+0x96>
  5508. 800258c: 230c movs r3, #12
  5509. 800258e: 4630 mov r0, r6
  5510. 8002590: 6033 str r3, [r6, #0]
  5511. 8002592: f000 fbc4 bl 8002d1e <__malloc_unlock>
  5512. 8002596: e7e4 b.n 8002562 <_malloc_r+0x1e>
  5513. 8002598: 680b ldr r3, [r1, #0]
  5514. 800259a: 1b5b subs r3, r3, r5
  5515. 800259c: d41a bmi.n 80025d4 <_malloc_r+0x90>
  5516. 800259e: 2b0b cmp r3, #11
  5517. 80025a0: d90f bls.n 80025c2 <_malloc_r+0x7e>
  5518. 80025a2: 600b str r3, [r1, #0]
  5519. 80025a4: 18cc adds r4, r1, r3
  5520. 80025a6: 50cd str r5, [r1, r3]
  5521. 80025a8: 4630 mov r0, r6
  5522. 80025aa: f000 fbb8 bl 8002d1e <__malloc_unlock>
  5523. 80025ae: f104 000b add.w r0, r4, #11
  5524. 80025b2: 1d23 adds r3, r4, #4
  5525. 80025b4: f020 0007 bic.w r0, r0, #7
  5526. 80025b8: 1ac3 subs r3, r0, r3
  5527. 80025ba: d01b beq.n 80025f4 <_malloc_r+0xb0>
  5528. 80025bc: 425a negs r2, r3
  5529. 80025be: 50e2 str r2, [r4, r3]
  5530. 80025c0: bd70 pop {r4, r5, r6, pc}
  5531. 80025c2: 428c cmp r4, r1
  5532. 80025c4: bf0b itete eq
  5533. 80025c6: 6863 ldreq r3, [r4, #4]
  5534. 80025c8: 684b ldrne r3, [r1, #4]
  5535. 80025ca: 6013 streq r3, [r2, #0]
  5536. 80025cc: 6063 strne r3, [r4, #4]
  5537. 80025ce: bf18 it ne
  5538. 80025d0: 460c movne r4, r1
  5539. 80025d2: e7e9 b.n 80025a8 <_malloc_r+0x64>
  5540. 80025d4: 460c mov r4, r1
  5541. 80025d6: 6849 ldr r1, [r1, #4]
  5542. 80025d8: e7ca b.n 8002570 <_malloc_r+0x2c>
  5543. 80025da: 1cc4 adds r4, r0, #3
  5544. 80025dc: f024 0403 bic.w r4, r4, #3
  5545. 80025e0: 42a0 cmp r0, r4
  5546. 80025e2: d005 beq.n 80025f0 <_malloc_r+0xac>
  5547. 80025e4: 1a21 subs r1, r4, r0
  5548. 80025e6: 4630 mov r0, r6
  5549. 80025e8: f000 fae0 bl 8002bac <_sbrk_r>
  5550. 80025ec: 3001 adds r0, #1
  5551. 80025ee: d0cd beq.n 800258c <_malloc_r+0x48>
  5552. 80025f0: 6025 str r5, [r4, #0]
  5553. 80025f2: e7d9 b.n 80025a8 <_malloc_r+0x64>
  5554. 80025f4: bd70 pop {r4, r5, r6, pc}
  5555. 80025f6: bf00 nop
  5556. 80025f8: 200000c4 .word 0x200000c4
  5557. 80025fc: 200000c8 .word 0x200000c8
  5558. 08002600 <__sfputc_r>:
  5559. 8002600: 6893 ldr r3, [r2, #8]
  5560. 8002602: b410 push {r4}
  5561. 8002604: 3b01 subs r3, #1
  5562. 8002606: 2b00 cmp r3, #0
  5563. 8002608: 6093 str r3, [r2, #8]
  5564. 800260a: da08 bge.n 800261e <__sfputc_r+0x1e>
  5565. 800260c: 6994 ldr r4, [r2, #24]
  5566. 800260e: 42a3 cmp r3, r4
  5567. 8002610: db02 blt.n 8002618 <__sfputc_r+0x18>
  5568. 8002612: b2cb uxtb r3, r1
  5569. 8002614: 2b0a cmp r3, #10
  5570. 8002616: d102 bne.n 800261e <__sfputc_r+0x1e>
  5571. 8002618: bc10 pop {r4}
  5572. 800261a: f7ff bc9f b.w 8001f5c <__swbuf_r>
  5573. 800261e: 6813 ldr r3, [r2, #0]
  5574. 8002620: 1c58 adds r0, r3, #1
  5575. 8002622: 6010 str r0, [r2, #0]
  5576. 8002624: 7019 strb r1, [r3, #0]
  5577. 8002626: b2c8 uxtb r0, r1
  5578. 8002628: bc10 pop {r4}
  5579. 800262a: 4770 bx lr
  5580. 0800262c <__sfputs_r>:
  5581. 800262c: b5f8 push {r3, r4, r5, r6, r7, lr}
  5582. 800262e: 4606 mov r6, r0
  5583. 8002630: 460f mov r7, r1
  5584. 8002632: 4614 mov r4, r2
  5585. 8002634: 18d5 adds r5, r2, r3
  5586. 8002636: 42ac cmp r4, r5
  5587. 8002638: d101 bne.n 800263e <__sfputs_r+0x12>
  5588. 800263a: 2000 movs r0, #0
  5589. 800263c: e007 b.n 800264e <__sfputs_r+0x22>
  5590. 800263e: 463a mov r2, r7
  5591. 8002640: f814 1b01 ldrb.w r1, [r4], #1
  5592. 8002644: 4630 mov r0, r6
  5593. 8002646: f7ff ffdb bl 8002600 <__sfputc_r>
  5594. 800264a: 1c43 adds r3, r0, #1
  5595. 800264c: d1f3 bne.n 8002636 <__sfputs_r+0xa>
  5596. 800264e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5597. 08002650 <_vfiprintf_r>:
  5598. 8002650: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5599. 8002654: b09d sub sp, #116 ; 0x74
  5600. 8002656: 460c mov r4, r1
  5601. 8002658: 4617 mov r7, r2
  5602. 800265a: 9303 str r3, [sp, #12]
  5603. 800265c: 4606 mov r6, r0
  5604. 800265e: b118 cbz r0, 8002668 <_vfiprintf_r+0x18>
  5605. 8002660: 6983 ldr r3, [r0, #24]
  5606. 8002662: b90b cbnz r3, 8002668 <_vfiprintf_r+0x18>
  5607. 8002664: f7ff fe2c bl 80022c0 <__sinit>
  5608. 8002668: 4b7c ldr r3, [pc, #496] ; (800285c <_vfiprintf_r+0x20c>)
  5609. 800266a: 429c cmp r4, r3
  5610. 800266c: d157 bne.n 800271e <_vfiprintf_r+0xce>
  5611. 800266e: 6874 ldr r4, [r6, #4]
  5612. 8002670: 89a3 ldrh r3, [r4, #12]
  5613. 8002672: 0718 lsls r0, r3, #28
  5614. 8002674: d55d bpl.n 8002732 <_vfiprintf_r+0xe2>
  5615. 8002676: 6923 ldr r3, [r4, #16]
  5616. 8002678: 2b00 cmp r3, #0
  5617. 800267a: d05a beq.n 8002732 <_vfiprintf_r+0xe2>
  5618. 800267c: 2300 movs r3, #0
  5619. 800267e: 9309 str r3, [sp, #36] ; 0x24
  5620. 8002680: 2320 movs r3, #32
  5621. 8002682: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  5622. 8002686: 2330 movs r3, #48 ; 0x30
  5623. 8002688: f04f 0b01 mov.w fp, #1
  5624. 800268c: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  5625. 8002690: 46b8 mov r8, r7
  5626. 8002692: 4645 mov r5, r8
  5627. 8002694: f815 3b01 ldrb.w r3, [r5], #1
  5628. 8002698: 2b00 cmp r3, #0
  5629. 800269a: d155 bne.n 8002748 <_vfiprintf_r+0xf8>
  5630. 800269c: ebb8 0a07 subs.w sl, r8, r7
  5631. 80026a0: d00b beq.n 80026ba <_vfiprintf_r+0x6a>
  5632. 80026a2: 4653 mov r3, sl
  5633. 80026a4: 463a mov r2, r7
  5634. 80026a6: 4621 mov r1, r4
  5635. 80026a8: 4630 mov r0, r6
  5636. 80026aa: f7ff ffbf bl 800262c <__sfputs_r>
  5637. 80026ae: 3001 adds r0, #1
  5638. 80026b0: f000 80c4 beq.w 800283c <_vfiprintf_r+0x1ec>
  5639. 80026b4: 9b09 ldr r3, [sp, #36] ; 0x24
  5640. 80026b6: 4453 add r3, sl
  5641. 80026b8: 9309 str r3, [sp, #36] ; 0x24
  5642. 80026ba: f898 3000 ldrb.w r3, [r8]
  5643. 80026be: 2b00 cmp r3, #0
  5644. 80026c0: f000 80bc beq.w 800283c <_vfiprintf_r+0x1ec>
  5645. 80026c4: 2300 movs r3, #0
  5646. 80026c6: f04f 32ff mov.w r2, #4294967295
  5647. 80026ca: 9304 str r3, [sp, #16]
  5648. 80026cc: 9307 str r3, [sp, #28]
  5649. 80026ce: 9205 str r2, [sp, #20]
  5650. 80026d0: 9306 str r3, [sp, #24]
  5651. 80026d2: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  5652. 80026d6: 931a str r3, [sp, #104] ; 0x68
  5653. 80026d8: 2205 movs r2, #5
  5654. 80026da: 7829 ldrb r1, [r5, #0]
  5655. 80026dc: 4860 ldr r0, [pc, #384] ; (8002860 <_vfiprintf_r+0x210>)
  5656. 80026de: f000 fb0f bl 8002d00 <memchr>
  5657. 80026e2: f105 0801 add.w r8, r5, #1
  5658. 80026e6: 9b04 ldr r3, [sp, #16]
  5659. 80026e8: 2800 cmp r0, #0
  5660. 80026ea: d131 bne.n 8002750 <_vfiprintf_r+0x100>
  5661. 80026ec: 06d9 lsls r1, r3, #27
  5662. 80026ee: bf44 itt mi
  5663. 80026f0: 2220 movmi r2, #32
  5664. 80026f2: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  5665. 80026f6: 071a lsls r2, r3, #28
  5666. 80026f8: bf44 itt mi
  5667. 80026fa: 222b movmi r2, #43 ; 0x2b
  5668. 80026fc: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  5669. 8002700: 782a ldrb r2, [r5, #0]
  5670. 8002702: 2a2a cmp r2, #42 ; 0x2a
  5671. 8002704: d02c beq.n 8002760 <_vfiprintf_r+0x110>
  5672. 8002706: 2100 movs r1, #0
  5673. 8002708: 200a movs r0, #10
  5674. 800270a: 9a07 ldr r2, [sp, #28]
  5675. 800270c: 46a8 mov r8, r5
  5676. 800270e: f898 3000 ldrb.w r3, [r8]
  5677. 8002712: 3501 adds r5, #1
  5678. 8002714: 3b30 subs r3, #48 ; 0x30
  5679. 8002716: 2b09 cmp r3, #9
  5680. 8002718: d96d bls.n 80027f6 <_vfiprintf_r+0x1a6>
  5681. 800271a: b371 cbz r1, 800277a <_vfiprintf_r+0x12a>
  5682. 800271c: e026 b.n 800276c <_vfiprintf_r+0x11c>
  5683. 800271e: 4b51 ldr r3, [pc, #324] ; (8002864 <_vfiprintf_r+0x214>)
  5684. 8002720: 429c cmp r4, r3
  5685. 8002722: d101 bne.n 8002728 <_vfiprintf_r+0xd8>
  5686. 8002724: 68b4 ldr r4, [r6, #8]
  5687. 8002726: e7a3 b.n 8002670 <_vfiprintf_r+0x20>
  5688. 8002728: 4b4f ldr r3, [pc, #316] ; (8002868 <_vfiprintf_r+0x218>)
  5689. 800272a: 429c cmp r4, r3
  5690. 800272c: bf08 it eq
  5691. 800272e: 68f4 ldreq r4, [r6, #12]
  5692. 8002730: e79e b.n 8002670 <_vfiprintf_r+0x20>
  5693. 8002732: 4621 mov r1, r4
  5694. 8002734: 4630 mov r0, r6
  5695. 8002736: f7ff fc63 bl 8002000 <__swsetup_r>
  5696. 800273a: 2800 cmp r0, #0
  5697. 800273c: d09e beq.n 800267c <_vfiprintf_r+0x2c>
  5698. 800273e: f04f 30ff mov.w r0, #4294967295
  5699. 8002742: b01d add sp, #116 ; 0x74
  5700. 8002744: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  5701. 8002748: 2b25 cmp r3, #37 ; 0x25
  5702. 800274a: d0a7 beq.n 800269c <_vfiprintf_r+0x4c>
  5703. 800274c: 46a8 mov r8, r5
  5704. 800274e: e7a0 b.n 8002692 <_vfiprintf_r+0x42>
  5705. 8002750: 4a43 ldr r2, [pc, #268] ; (8002860 <_vfiprintf_r+0x210>)
  5706. 8002752: 4645 mov r5, r8
  5707. 8002754: 1a80 subs r0, r0, r2
  5708. 8002756: fa0b f000 lsl.w r0, fp, r0
  5709. 800275a: 4318 orrs r0, r3
  5710. 800275c: 9004 str r0, [sp, #16]
  5711. 800275e: e7bb b.n 80026d8 <_vfiprintf_r+0x88>
  5712. 8002760: 9a03 ldr r2, [sp, #12]
  5713. 8002762: 1d11 adds r1, r2, #4
  5714. 8002764: 6812 ldr r2, [r2, #0]
  5715. 8002766: 9103 str r1, [sp, #12]
  5716. 8002768: 2a00 cmp r2, #0
  5717. 800276a: db01 blt.n 8002770 <_vfiprintf_r+0x120>
  5718. 800276c: 9207 str r2, [sp, #28]
  5719. 800276e: e004 b.n 800277a <_vfiprintf_r+0x12a>
  5720. 8002770: 4252 negs r2, r2
  5721. 8002772: f043 0302 orr.w r3, r3, #2
  5722. 8002776: 9207 str r2, [sp, #28]
  5723. 8002778: 9304 str r3, [sp, #16]
  5724. 800277a: f898 3000 ldrb.w r3, [r8]
  5725. 800277e: 2b2e cmp r3, #46 ; 0x2e
  5726. 8002780: d110 bne.n 80027a4 <_vfiprintf_r+0x154>
  5727. 8002782: f898 3001 ldrb.w r3, [r8, #1]
  5728. 8002786: f108 0101 add.w r1, r8, #1
  5729. 800278a: 2b2a cmp r3, #42 ; 0x2a
  5730. 800278c: d137 bne.n 80027fe <_vfiprintf_r+0x1ae>
  5731. 800278e: 9b03 ldr r3, [sp, #12]
  5732. 8002790: f108 0802 add.w r8, r8, #2
  5733. 8002794: 1d1a adds r2, r3, #4
  5734. 8002796: 681b ldr r3, [r3, #0]
  5735. 8002798: 9203 str r2, [sp, #12]
  5736. 800279a: 2b00 cmp r3, #0
  5737. 800279c: bfb8 it lt
  5738. 800279e: f04f 33ff movlt.w r3, #4294967295
  5739. 80027a2: 9305 str r3, [sp, #20]
  5740. 80027a4: 4d31 ldr r5, [pc, #196] ; (800286c <_vfiprintf_r+0x21c>)
  5741. 80027a6: 2203 movs r2, #3
  5742. 80027a8: f898 1000 ldrb.w r1, [r8]
  5743. 80027ac: 4628 mov r0, r5
  5744. 80027ae: f000 faa7 bl 8002d00 <memchr>
  5745. 80027b2: b140 cbz r0, 80027c6 <_vfiprintf_r+0x176>
  5746. 80027b4: 2340 movs r3, #64 ; 0x40
  5747. 80027b6: 1b40 subs r0, r0, r5
  5748. 80027b8: fa03 f000 lsl.w r0, r3, r0
  5749. 80027bc: 9b04 ldr r3, [sp, #16]
  5750. 80027be: f108 0801 add.w r8, r8, #1
  5751. 80027c2: 4303 orrs r3, r0
  5752. 80027c4: 9304 str r3, [sp, #16]
  5753. 80027c6: f898 1000 ldrb.w r1, [r8]
  5754. 80027ca: 2206 movs r2, #6
  5755. 80027cc: 4828 ldr r0, [pc, #160] ; (8002870 <_vfiprintf_r+0x220>)
  5756. 80027ce: f108 0701 add.w r7, r8, #1
  5757. 80027d2: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  5758. 80027d6: f000 fa93 bl 8002d00 <memchr>
  5759. 80027da: 2800 cmp r0, #0
  5760. 80027dc: d034 beq.n 8002848 <_vfiprintf_r+0x1f8>
  5761. 80027de: 4b25 ldr r3, [pc, #148] ; (8002874 <_vfiprintf_r+0x224>)
  5762. 80027e0: bb03 cbnz r3, 8002824 <_vfiprintf_r+0x1d4>
  5763. 80027e2: 9b03 ldr r3, [sp, #12]
  5764. 80027e4: 3307 adds r3, #7
  5765. 80027e6: f023 0307 bic.w r3, r3, #7
  5766. 80027ea: 3308 adds r3, #8
  5767. 80027ec: 9303 str r3, [sp, #12]
  5768. 80027ee: 9b09 ldr r3, [sp, #36] ; 0x24
  5769. 80027f0: 444b add r3, r9
  5770. 80027f2: 9309 str r3, [sp, #36] ; 0x24
  5771. 80027f4: e74c b.n 8002690 <_vfiprintf_r+0x40>
  5772. 80027f6: fb00 3202 mla r2, r0, r2, r3
  5773. 80027fa: 2101 movs r1, #1
  5774. 80027fc: e786 b.n 800270c <_vfiprintf_r+0xbc>
  5775. 80027fe: 2300 movs r3, #0
  5776. 8002800: 250a movs r5, #10
  5777. 8002802: 4618 mov r0, r3
  5778. 8002804: 9305 str r3, [sp, #20]
  5779. 8002806: 4688 mov r8, r1
  5780. 8002808: f898 2000 ldrb.w r2, [r8]
  5781. 800280c: 3101 adds r1, #1
  5782. 800280e: 3a30 subs r2, #48 ; 0x30
  5783. 8002810: 2a09 cmp r2, #9
  5784. 8002812: d903 bls.n 800281c <_vfiprintf_r+0x1cc>
  5785. 8002814: 2b00 cmp r3, #0
  5786. 8002816: d0c5 beq.n 80027a4 <_vfiprintf_r+0x154>
  5787. 8002818: 9005 str r0, [sp, #20]
  5788. 800281a: e7c3 b.n 80027a4 <_vfiprintf_r+0x154>
  5789. 800281c: fb05 2000 mla r0, r5, r0, r2
  5790. 8002820: 2301 movs r3, #1
  5791. 8002822: e7f0 b.n 8002806 <_vfiprintf_r+0x1b6>
  5792. 8002824: ab03 add r3, sp, #12
  5793. 8002826: 9300 str r3, [sp, #0]
  5794. 8002828: 4622 mov r2, r4
  5795. 800282a: 4b13 ldr r3, [pc, #76] ; (8002878 <_vfiprintf_r+0x228>)
  5796. 800282c: a904 add r1, sp, #16
  5797. 800282e: 4630 mov r0, r6
  5798. 8002830: f3af 8000 nop.w
  5799. 8002834: f1b0 3fff cmp.w r0, #4294967295
  5800. 8002838: 4681 mov r9, r0
  5801. 800283a: d1d8 bne.n 80027ee <_vfiprintf_r+0x19e>
  5802. 800283c: 89a3 ldrh r3, [r4, #12]
  5803. 800283e: 065b lsls r3, r3, #25
  5804. 8002840: f53f af7d bmi.w 800273e <_vfiprintf_r+0xee>
  5805. 8002844: 9809 ldr r0, [sp, #36] ; 0x24
  5806. 8002846: e77c b.n 8002742 <_vfiprintf_r+0xf2>
  5807. 8002848: ab03 add r3, sp, #12
  5808. 800284a: 9300 str r3, [sp, #0]
  5809. 800284c: 4622 mov r2, r4
  5810. 800284e: 4b0a ldr r3, [pc, #40] ; (8002878 <_vfiprintf_r+0x228>)
  5811. 8002850: a904 add r1, sp, #16
  5812. 8002852: 4630 mov r0, r6
  5813. 8002854: f000 f88a bl 800296c <_printf_i>
  5814. 8002858: e7ec b.n 8002834 <_vfiprintf_r+0x1e4>
  5815. 800285a: bf00 nop
  5816. 800285c: 08002e88 .word 0x08002e88
  5817. 8002860: 08002ec8 .word 0x08002ec8
  5818. 8002864: 08002ea8 .word 0x08002ea8
  5819. 8002868: 08002e68 .word 0x08002e68
  5820. 800286c: 08002ece .word 0x08002ece
  5821. 8002870: 08002ed2 .word 0x08002ed2
  5822. 8002874: 00000000 .word 0x00000000
  5823. 8002878: 0800262d .word 0x0800262d
  5824. 0800287c <_printf_common>:
  5825. 800287c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5826. 8002880: 4691 mov r9, r2
  5827. 8002882: 461f mov r7, r3
  5828. 8002884: 688a ldr r2, [r1, #8]
  5829. 8002886: 690b ldr r3, [r1, #16]
  5830. 8002888: 4606 mov r6, r0
  5831. 800288a: 4293 cmp r3, r2
  5832. 800288c: bfb8 it lt
  5833. 800288e: 4613 movlt r3, r2
  5834. 8002890: f8c9 3000 str.w r3, [r9]
  5835. 8002894: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  5836. 8002898: 460c mov r4, r1
  5837. 800289a: f8dd 8020 ldr.w r8, [sp, #32]
  5838. 800289e: b112 cbz r2, 80028a6 <_printf_common+0x2a>
  5839. 80028a0: 3301 adds r3, #1
  5840. 80028a2: f8c9 3000 str.w r3, [r9]
  5841. 80028a6: 6823 ldr r3, [r4, #0]
  5842. 80028a8: 0699 lsls r1, r3, #26
  5843. 80028aa: bf42 ittt mi
  5844. 80028ac: f8d9 3000 ldrmi.w r3, [r9]
  5845. 80028b0: 3302 addmi r3, #2
  5846. 80028b2: f8c9 3000 strmi.w r3, [r9]
  5847. 80028b6: 6825 ldr r5, [r4, #0]
  5848. 80028b8: f015 0506 ands.w r5, r5, #6
  5849. 80028bc: d107 bne.n 80028ce <_printf_common+0x52>
  5850. 80028be: f104 0a19 add.w sl, r4, #25
  5851. 80028c2: 68e3 ldr r3, [r4, #12]
  5852. 80028c4: f8d9 2000 ldr.w r2, [r9]
  5853. 80028c8: 1a9b subs r3, r3, r2
  5854. 80028ca: 429d cmp r5, r3
  5855. 80028cc: db2a blt.n 8002924 <_printf_common+0xa8>
  5856. 80028ce: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  5857. 80028d2: 6822 ldr r2, [r4, #0]
  5858. 80028d4: 3300 adds r3, #0
  5859. 80028d6: bf18 it ne
  5860. 80028d8: 2301 movne r3, #1
  5861. 80028da: 0692 lsls r2, r2, #26
  5862. 80028dc: d42f bmi.n 800293e <_printf_common+0xc2>
  5863. 80028de: f104 0243 add.w r2, r4, #67 ; 0x43
  5864. 80028e2: 4639 mov r1, r7
  5865. 80028e4: 4630 mov r0, r6
  5866. 80028e6: 47c0 blx r8
  5867. 80028e8: 3001 adds r0, #1
  5868. 80028ea: d022 beq.n 8002932 <_printf_common+0xb6>
  5869. 80028ec: 6823 ldr r3, [r4, #0]
  5870. 80028ee: 68e5 ldr r5, [r4, #12]
  5871. 80028f0: f003 0306 and.w r3, r3, #6
  5872. 80028f4: 2b04 cmp r3, #4
  5873. 80028f6: bf18 it ne
  5874. 80028f8: 2500 movne r5, #0
  5875. 80028fa: f8d9 2000 ldr.w r2, [r9]
  5876. 80028fe: f04f 0900 mov.w r9, #0
  5877. 8002902: bf08 it eq
  5878. 8002904: 1aad subeq r5, r5, r2
  5879. 8002906: 68a3 ldr r3, [r4, #8]
  5880. 8002908: 6922 ldr r2, [r4, #16]
  5881. 800290a: bf08 it eq
  5882. 800290c: ea25 75e5 biceq.w r5, r5, r5, asr #31
  5883. 8002910: 4293 cmp r3, r2
  5884. 8002912: bfc4 itt gt
  5885. 8002914: 1a9b subgt r3, r3, r2
  5886. 8002916: 18ed addgt r5, r5, r3
  5887. 8002918: 341a adds r4, #26
  5888. 800291a: 454d cmp r5, r9
  5889. 800291c: d11b bne.n 8002956 <_printf_common+0xda>
  5890. 800291e: 2000 movs r0, #0
  5891. 8002920: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5892. 8002924: 2301 movs r3, #1
  5893. 8002926: 4652 mov r2, sl
  5894. 8002928: 4639 mov r1, r7
  5895. 800292a: 4630 mov r0, r6
  5896. 800292c: 47c0 blx r8
  5897. 800292e: 3001 adds r0, #1
  5898. 8002930: d103 bne.n 800293a <_printf_common+0xbe>
  5899. 8002932: f04f 30ff mov.w r0, #4294967295
  5900. 8002936: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5901. 800293a: 3501 adds r5, #1
  5902. 800293c: e7c1 b.n 80028c2 <_printf_common+0x46>
  5903. 800293e: 2030 movs r0, #48 ; 0x30
  5904. 8002940: 18e1 adds r1, r4, r3
  5905. 8002942: f881 0043 strb.w r0, [r1, #67] ; 0x43
  5906. 8002946: 1c5a adds r2, r3, #1
  5907. 8002948: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  5908. 800294c: 4422 add r2, r4
  5909. 800294e: 3302 adds r3, #2
  5910. 8002950: f882 1043 strb.w r1, [r2, #67] ; 0x43
  5911. 8002954: e7c3 b.n 80028de <_printf_common+0x62>
  5912. 8002956: 2301 movs r3, #1
  5913. 8002958: 4622 mov r2, r4
  5914. 800295a: 4639 mov r1, r7
  5915. 800295c: 4630 mov r0, r6
  5916. 800295e: 47c0 blx r8
  5917. 8002960: 3001 adds r0, #1
  5918. 8002962: d0e6 beq.n 8002932 <_printf_common+0xb6>
  5919. 8002964: f109 0901 add.w r9, r9, #1
  5920. 8002968: e7d7 b.n 800291a <_printf_common+0x9e>
  5921. ...
  5922. 0800296c <_printf_i>:
  5923. 800296c: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  5924. 8002970: 4617 mov r7, r2
  5925. 8002972: 7e0a ldrb r2, [r1, #24]
  5926. 8002974: b085 sub sp, #20
  5927. 8002976: 2a6e cmp r2, #110 ; 0x6e
  5928. 8002978: 4698 mov r8, r3
  5929. 800297a: 4606 mov r6, r0
  5930. 800297c: 460c mov r4, r1
  5931. 800297e: 9b0c ldr r3, [sp, #48] ; 0x30
  5932. 8002980: f101 0e43 add.w lr, r1, #67 ; 0x43
  5933. 8002984: f000 80bc beq.w 8002b00 <_printf_i+0x194>
  5934. 8002988: d81a bhi.n 80029c0 <_printf_i+0x54>
  5935. 800298a: 2a63 cmp r2, #99 ; 0x63
  5936. 800298c: d02e beq.n 80029ec <_printf_i+0x80>
  5937. 800298e: d80a bhi.n 80029a6 <_printf_i+0x3a>
  5938. 8002990: 2a00 cmp r2, #0
  5939. 8002992: f000 80c8 beq.w 8002b26 <_printf_i+0x1ba>
  5940. 8002996: 2a58 cmp r2, #88 ; 0x58
  5941. 8002998: f000 808a beq.w 8002ab0 <_printf_i+0x144>
  5942. 800299c: f104 0542 add.w r5, r4, #66 ; 0x42
  5943. 80029a0: f884 2042 strb.w r2, [r4, #66] ; 0x42
  5944. 80029a4: e02a b.n 80029fc <_printf_i+0x90>
  5945. 80029a6: 2a64 cmp r2, #100 ; 0x64
  5946. 80029a8: d001 beq.n 80029ae <_printf_i+0x42>
  5947. 80029aa: 2a69 cmp r2, #105 ; 0x69
  5948. 80029ac: d1f6 bne.n 800299c <_printf_i+0x30>
  5949. 80029ae: 6821 ldr r1, [r4, #0]
  5950. 80029b0: 681a ldr r2, [r3, #0]
  5951. 80029b2: f011 0f80 tst.w r1, #128 ; 0x80
  5952. 80029b6: d023 beq.n 8002a00 <_printf_i+0x94>
  5953. 80029b8: 1d11 adds r1, r2, #4
  5954. 80029ba: 6019 str r1, [r3, #0]
  5955. 80029bc: 6813 ldr r3, [r2, #0]
  5956. 80029be: e027 b.n 8002a10 <_printf_i+0xa4>
  5957. 80029c0: 2a73 cmp r2, #115 ; 0x73
  5958. 80029c2: f000 80b4 beq.w 8002b2e <_printf_i+0x1c2>
  5959. 80029c6: d808 bhi.n 80029da <_printf_i+0x6e>
  5960. 80029c8: 2a6f cmp r2, #111 ; 0x6f
  5961. 80029ca: d02a beq.n 8002a22 <_printf_i+0xb6>
  5962. 80029cc: 2a70 cmp r2, #112 ; 0x70
  5963. 80029ce: d1e5 bne.n 800299c <_printf_i+0x30>
  5964. 80029d0: 680a ldr r2, [r1, #0]
  5965. 80029d2: f042 0220 orr.w r2, r2, #32
  5966. 80029d6: 600a str r2, [r1, #0]
  5967. 80029d8: e003 b.n 80029e2 <_printf_i+0x76>
  5968. 80029da: 2a75 cmp r2, #117 ; 0x75
  5969. 80029dc: d021 beq.n 8002a22 <_printf_i+0xb6>
  5970. 80029de: 2a78 cmp r2, #120 ; 0x78
  5971. 80029e0: d1dc bne.n 800299c <_printf_i+0x30>
  5972. 80029e2: 2278 movs r2, #120 ; 0x78
  5973. 80029e4: 496f ldr r1, [pc, #444] ; (8002ba4 <_printf_i+0x238>)
  5974. 80029e6: f884 2045 strb.w r2, [r4, #69] ; 0x45
  5975. 80029ea: e064 b.n 8002ab6 <_printf_i+0x14a>
  5976. 80029ec: 681a ldr r2, [r3, #0]
  5977. 80029ee: f101 0542 add.w r5, r1, #66 ; 0x42
  5978. 80029f2: 1d11 adds r1, r2, #4
  5979. 80029f4: 6019 str r1, [r3, #0]
  5980. 80029f6: 6813 ldr r3, [r2, #0]
  5981. 80029f8: f884 3042 strb.w r3, [r4, #66] ; 0x42
  5982. 80029fc: 2301 movs r3, #1
  5983. 80029fe: e0a3 b.n 8002b48 <_printf_i+0x1dc>
  5984. 8002a00: f011 0f40 tst.w r1, #64 ; 0x40
  5985. 8002a04: f102 0104 add.w r1, r2, #4
  5986. 8002a08: 6019 str r1, [r3, #0]
  5987. 8002a0a: d0d7 beq.n 80029bc <_printf_i+0x50>
  5988. 8002a0c: f9b2 3000 ldrsh.w r3, [r2]
  5989. 8002a10: 2b00 cmp r3, #0
  5990. 8002a12: da03 bge.n 8002a1c <_printf_i+0xb0>
  5991. 8002a14: 222d movs r2, #45 ; 0x2d
  5992. 8002a16: 425b negs r3, r3
  5993. 8002a18: f884 2043 strb.w r2, [r4, #67] ; 0x43
  5994. 8002a1c: 4962 ldr r1, [pc, #392] ; (8002ba8 <_printf_i+0x23c>)
  5995. 8002a1e: 220a movs r2, #10
  5996. 8002a20: e017 b.n 8002a52 <_printf_i+0xe6>
  5997. 8002a22: 6820 ldr r0, [r4, #0]
  5998. 8002a24: 6819 ldr r1, [r3, #0]
  5999. 8002a26: f010 0f80 tst.w r0, #128 ; 0x80
  6000. 8002a2a: d003 beq.n 8002a34 <_printf_i+0xc8>
  6001. 8002a2c: 1d08 adds r0, r1, #4
  6002. 8002a2e: 6018 str r0, [r3, #0]
  6003. 8002a30: 680b ldr r3, [r1, #0]
  6004. 8002a32: e006 b.n 8002a42 <_printf_i+0xd6>
  6005. 8002a34: f010 0f40 tst.w r0, #64 ; 0x40
  6006. 8002a38: f101 0004 add.w r0, r1, #4
  6007. 8002a3c: 6018 str r0, [r3, #0]
  6008. 8002a3e: d0f7 beq.n 8002a30 <_printf_i+0xc4>
  6009. 8002a40: 880b ldrh r3, [r1, #0]
  6010. 8002a42: 2a6f cmp r2, #111 ; 0x6f
  6011. 8002a44: bf14 ite ne
  6012. 8002a46: 220a movne r2, #10
  6013. 8002a48: 2208 moveq r2, #8
  6014. 8002a4a: 4957 ldr r1, [pc, #348] ; (8002ba8 <_printf_i+0x23c>)
  6015. 8002a4c: 2000 movs r0, #0
  6016. 8002a4e: f884 0043 strb.w r0, [r4, #67] ; 0x43
  6017. 8002a52: 6865 ldr r5, [r4, #4]
  6018. 8002a54: 2d00 cmp r5, #0
  6019. 8002a56: 60a5 str r5, [r4, #8]
  6020. 8002a58: f2c0 809c blt.w 8002b94 <_printf_i+0x228>
  6021. 8002a5c: 6820 ldr r0, [r4, #0]
  6022. 8002a5e: f020 0004 bic.w r0, r0, #4
  6023. 8002a62: 6020 str r0, [r4, #0]
  6024. 8002a64: 2b00 cmp r3, #0
  6025. 8002a66: d13f bne.n 8002ae8 <_printf_i+0x17c>
  6026. 8002a68: 2d00 cmp r5, #0
  6027. 8002a6a: f040 8095 bne.w 8002b98 <_printf_i+0x22c>
  6028. 8002a6e: 4675 mov r5, lr
  6029. 8002a70: 2a08 cmp r2, #8
  6030. 8002a72: d10b bne.n 8002a8c <_printf_i+0x120>
  6031. 8002a74: 6823 ldr r3, [r4, #0]
  6032. 8002a76: 07da lsls r2, r3, #31
  6033. 8002a78: d508 bpl.n 8002a8c <_printf_i+0x120>
  6034. 8002a7a: 6923 ldr r3, [r4, #16]
  6035. 8002a7c: 6862 ldr r2, [r4, #4]
  6036. 8002a7e: 429a cmp r2, r3
  6037. 8002a80: bfde ittt le
  6038. 8002a82: 2330 movle r3, #48 ; 0x30
  6039. 8002a84: f805 3c01 strble.w r3, [r5, #-1]
  6040. 8002a88: f105 35ff addle.w r5, r5, #4294967295
  6041. 8002a8c: ebae 0305 sub.w r3, lr, r5
  6042. 8002a90: 6123 str r3, [r4, #16]
  6043. 8002a92: f8cd 8000 str.w r8, [sp]
  6044. 8002a96: 463b mov r3, r7
  6045. 8002a98: aa03 add r2, sp, #12
  6046. 8002a9a: 4621 mov r1, r4
  6047. 8002a9c: 4630 mov r0, r6
  6048. 8002a9e: f7ff feed bl 800287c <_printf_common>
  6049. 8002aa2: 3001 adds r0, #1
  6050. 8002aa4: d155 bne.n 8002b52 <_printf_i+0x1e6>
  6051. 8002aa6: f04f 30ff mov.w r0, #4294967295
  6052. 8002aaa: b005 add sp, #20
  6053. 8002aac: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6054. 8002ab0: f881 2045 strb.w r2, [r1, #69] ; 0x45
  6055. 8002ab4: 493c ldr r1, [pc, #240] ; (8002ba8 <_printf_i+0x23c>)
  6056. 8002ab6: 6822 ldr r2, [r4, #0]
  6057. 8002ab8: 6818 ldr r0, [r3, #0]
  6058. 8002aba: f012 0f80 tst.w r2, #128 ; 0x80
  6059. 8002abe: f100 0504 add.w r5, r0, #4
  6060. 8002ac2: 601d str r5, [r3, #0]
  6061. 8002ac4: d001 beq.n 8002aca <_printf_i+0x15e>
  6062. 8002ac6: 6803 ldr r3, [r0, #0]
  6063. 8002ac8: e002 b.n 8002ad0 <_printf_i+0x164>
  6064. 8002aca: 0655 lsls r5, r2, #25
  6065. 8002acc: d5fb bpl.n 8002ac6 <_printf_i+0x15a>
  6066. 8002ace: 8803 ldrh r3, [r0, #0]
  6067. 8002ad0: 07d0 lsls r0, r2, #31
  6068. 8002ad2: bf44 itt mi
  6069. 8002ad4: f042 0220 orrmi.w r2, r2, #32
  6070. 8002ad8: 6022 strmi r2, [r4, #0]
  6071. 8002ada: b91b cbnz r3, 8002ae4 <_printf_i+0x178>
  6072. 8002adc: 6822 ldr r2, [r4, #0]
  6073. 8002ade: f022 0220 bic.w r2, r2, #32
  6074. 8002ae2: 6022 str r2, [r4, #0]
  6075. 8002ae4: 2210 movs r2, #16
  6076. 8002ae6: e7b1 b.n 8002a4c <_printf_i+0xe0>
  6077. 8002ae8: 4675 mov r5, lr
  6078. 8002aea: fbb3 f0f2 udiv r0, r3, r2
  6079. 8002aee: fb02 3310 mls r3, r2, r0, r3
  6080. 8002af2: 5ccb ldrb r3, [r1, r3]
  6081. 8002af4: f805 3d01 strb.w r3, [r5, #-1]!
  6082. 8002af8: 4603 mov r3, r0
  6083. 8002afa: 2800 cmp r0, #0
  6084. 8002afc: d1f5 bne.n 8002aea <_printf_i+0x17e>
  6085. 8002afe: e7b7 b.n 8002a70 <_printf_i+0x104>
  6086. 8002b00: 6808 ldr r0, [r1, #0]
  6087. 8002b02: 681a ldr r2, [r3, #0]
  6088. 8002b04: f010 0f80 tst.w r0, #128 ; 0x80
  6089. 8002b08: 6949 ldr r1, [r1, #20]
  6090. 8002b0a: d004 beq.n 8002b16 <_printf_i+0x1aa>
  6091. 8002b0c: 1d10 adds r0, r2, #4
  6092. 8002b0e: 6018 str r0, [r3, #0]
  6093. 8002b10: 6813 ldr r3, [r2, #0]
  6094. 8002b12: 6019 str r1, [r3, #0]
  6095. 8002b14: e007 b.n 8002b26 <_printf_i+0x1ba>
  6096. 8002b16: f010 0f40 tst.w r0, #64 ; 0x40
  6097. 8002b1a: f102 0004 add.w r0, r2, #4
  6098. 8002b1e: 6018 str r0, [r3, #0]
  6099. 8002b20: 6813 ldr r3, [r2, #0]
  6100. 8002b22: d0f6 beq.n 8002b12 <_printf_i+0x1a6>
  6101. 8002b24: 8019 strh r1, [r3, #0]
  6102. 8002b26: 2300 movs r3, #0
  6103. 8002b28: 4675 mov r5, lr
  6104. 8002b2a: 6123 str r3, [r4, #16]
  6105. 8002b2c: e7b1 b.n 8002a92 <_printf_i+0x126>
  6106. 8002b2e: 681a ldr r2, [r3, #0]
  6107. 8002b30: 1d11 adds r1, r2, #4
  6108. 8002b32: 6019 str r1, [r3, #0]
  6109. 8002b34: 6815 ldr r5, [r2, #0]
  6110. 8002b36: 2100 movs r1, #0
  6111. 8002b38: 6862 ldr r2, [r4, #4]
  6112. 8002b3a: 4628 mov r0, r5
  6113. 8002b3c: f000 f8e0 bl 8002d00 <memchr>
  6114. 8002b40: b108 cbz r0, 8002b46 <_printf_i+0x1da>
  6115. 8002b42: 1b40 subs r0, r0, r5
  6116. 8002b44: 6060 str r0, [r4, #4]
  6117. 8002b46: 6863 ldr r3, [r4, #4]
  6118. 8002b48: 6123 str r3, [r4, #16]
  6119. 8002b4a: 2300 movs r3, #0
  6120. 8002b4c: f884 3043 strb.w r3, [r4, #67] ; 0x43
  6121. 8002b50: e79f b.n 8002a92 <_printf_i+0x126>
  6122. 8002b52: 6923 ldr r3, [r4, #16]
  6123. 8002b54: 462a mov r2, r5
  6124. 8002b56: 4639 mov r1, r7
  6125. 8002b58: 4630 mov r0, r6
  6126. 8002b5a: 47c0 blx r8
  6127. 8002b5c: 3001 adds r0, #1
  6128. 8002b5e: d0a2 beq.n 8002aa6 <_printf_i+0x13a>
  6129. 8002b60: 6823 ldr r3, [r4, #0]
  6130. 8002b62: 079b lsls r3, r3, #30
  6131. 8002b64: d507 bpl.n 8002b76 <_printf_i+0x20a>
  6132. 8002b66: 2500 movs r5, #0
  6133. 8002b68: f104 0919 add.w r9, r4, #25
  6134. 8002b6c: 68e3 ldr r3, [r4, #12]
  6135. 8002b6e: 9a03 ldr r2, [sp, #12]
  6136. 8002b70: 1a9b subs r3, r3, r2
  6137. 8002b72: 429d cmp r5, r3
  6138. 8002b74: db05 blt.n 8002b82 <_printf_i+0x216>
  6139. 8002b76: 68e0 ldr r0, [r4, #12]
  6140. 8002b78: 9b03 ldr r3, [sp, #12]
  6141. 8002b7a: 4298 cmp r0, r3
  6142. 8002b7c: bfb8 it lt
  6143. 8002b7e: 4618 movlt r0, r3
  6144. 8002b80: e793 b.n 8002aaa <_printf_i+0x13e>
  6145. 8002b82: 2301 movs r3, #1
  6146. 8002b84: 464a mov r2, r9
  6147. 8002b86: 4639 mov r1, r7
  6148. 8002b88: 4630 mov r0, r6
  6149. 8002b8a: 47c0 blx r8
  6150. 8002b8c: 3001 adds r0, #1
  6151. 8002b8e: d08a beq.n 8002aa6 <_printf_i+0x13a>
  6152. 8002b90: 3501 adds r5, #1
  6153. 8002b92: e7eb b.n 8002b6c <_printf_i+0x200>
  6154. 8002b94: 2b00 cmp r3, #0
  6155. 8002b96: d1a7 bne.n 8002ae8 <_printf_i+0x17c>
  6156. 8002b98: 780b ldrb r3, [r1, #0]
  6157. 8002b9a: f104 0542 add.w r5, r4, #66 ; 0x42
  6158. 8002b9e: f884 3042 strb.w r3, [r4, #66] ; 0x42
  6159. 8002ba2: e765 b.n 8002a70 <_printf_i+0x104>
  6160. 8002ba4: 08002eea .word 0x08002eea
  6161. 8002ba8: 08002ed9 .word 0x08002ed9
  6162. 08002bac <_sbrk_r>:
  6163. 8002bac: b538 push {r3, r4, r5, lr}
  6164. 8002bae: 2300 movs r3, #0
  6165. 8002bb0: 4c05 ldr r4, [pc, #20] ; (8002bc8 <_sbrk_r+0x1c>)
  6166. 8002bb2: 4605 mov r5, r0
  6167. 8002bb4: 4608 mov r0, r1
  6168. 8002bb6: 6023 str r3, [r4, #0]
  6169. 8002bb8: f000 f8ec bl 8002d94 <_sbrk>
  6170. 8002bbc: 1c43 adds r3, r0, #1
  6171. 8002bbe: d102 bne.n 8002bc6 <_sbrk_r+0x1a>
  6172. 8002bc0: 6823 ldr r3, [r4, #0]
  6173. 8002bc2: b103 cbz r3, 8002bc6 <_sbrk_r+0x1a>
  6174. 8002bc4: 602b str r3, [r5, #0]
  6175. 8002bc6: bd38 pop {r3, r4, r5, pc}
  6176. 8002bc8: 20000288 .word 0x20000288
  6177. 08002bcc <__sread>:
  6178. 8002bcc: b510 push {r4, lr}
  6179. 8002bce: 460c mov r4, r1
  6180. 8002bd0: f9b1 100e ldrsh.w r1, [r1, #14]
  6181. 8002bd4: f000 f8a4 bl 8002d20 <_read_r>
  6182. 8002bd8: 2800 cmp r0, #0
  6183. 8002bda: bfab itete ge
  6184. 8002bdc: 6d63 ldrge r3, [r4, #84] ; 0x54
  6185. 8002bde: 89a3 ldrhlt r3, [r4, #12]
  6186. 8002be0: 181b addge r3, r3, r0
  6187. 8002be2: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  6188. 8002be6: bfac ite ge
  6189. 8002be8: 6563 strge r3, [r4, #84] ; 0x54
  6190. 8002bea: 81a3 strhlt r3, [r4, #12]
  6191. 8002bec: bd10 pop {r4, pc}
  6192. 08002bee <__swrite>:
  6193. 8002bee: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6194. 8002bf2: 461f mov r7, r3
  6195. 8002bf4: 898b ldrh r3, [r1, #12]
  6196. 8002bf6: 4605 mov r5, r0
  6197. 8002bf8: 05db lsls r3, r3, #23
  6198. 8002bfa: 460c mov r4, r1
  6199. 8002bfc: 4616 mov r6, r2
  6200. 8002bfe: d505 bpl.n 8002c0c <__swrite+0x1e>
  6201. 8002c00: 2302 movs r3, #2
  6202. 8002c02: 2200 movs r2, #0
  6203. 8002c04: f9b1 100e ldrsh.w r1, [r1, #14]
  6204. 8002c08: f000 f868 bl 8002cdc <_lseek_r>
  6205. 8002c0c: 89a3 ldrh r3, [r4, #12]
  6206. 8002c0e: 4632 mov r2, r6
  6207. 8002c10: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  6208. 8002c14: 81a3 strh r3, [r4, #12]
  6209. 8002c16: f9b4 100e ldrsh.w r1, [r4, #14]
  6210. 8002c1a: 463b mov r3, r7
  6211. 8002c1c: 4628 mov r0, r5
  6212. 8002c1e: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  6213. 8002c22: f000 b817 b.w 8002c54 <_write_r>
  6214. 08002c26 <__sseek>:
  6215. 8002c26: b510 push {r4, lr}
  6216. 8002c28: 460c mov r4, r1
  6217. 8002c2a: f9b1 100e ldrsh.w r1, [r1, #14]
  6218. 8002c2e: f000 f855 bl 8002cdc <_lseek_r>
  6219. 8002c32: 1c43 adds r3, r0, #1
  6220. 8002c34: 89a3 ldrh r3, [r4, #12]
  6221. 8002c36: bf15 itete ne
  6222. 8002c38: 6560 strne r0, [r4, #84] ; 0x54
  6223. 8002c3a: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  6224. 8002c3e: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  6225. 8002c42: 81a3 strheq r3, [r4, #12]
  6226. 8002c44: bf18 it ne
  6227. 8002c46: 81a3 strhne r3, [r4, #12]
  6228. 8002c48: bd10 pop {r4, pc}
  6229. 08002c4a <__sclose>:
  6230. 8002c4a: f9b1 100e ldrsh.w r1, [r1, #14]
  6231. 8002c4e: f000 b813 b.w 8002c78 <_close_r>
  6232. ...
  6233. 08002c54 <_write_r>:
  6234. 8002c54: b538 push {r3, r4, r5, lr}
  6235. 8002c56: 4605 mov r5, r0
  6236. 8002c58: 4608 mov r0, r1
  6237. 8002c5a: 4611 mov r1, r2
  6238. 8002c5c: 2200 movs r2, #0
  6239. 8002c5e: 4c05 ldr r4, [pc, #20] ; (8002c74 <_write_r+0x20>)
  6240. 8002c60: 6022 str r2, [r4, #0]
  6241. 8002c62: 461a mov r2, r3
  6242. 8002c64: f7fe fcc8 bl 80015f8 <_write>
  6243. 8002c68: 1c43 adds r3, r0, #1
  6244. 8002c6a: d102 bne.n 8002c72 <_write_r+0x1e>
  6245. 8002c6c: 6823 ldr r3, [r4, #0]
  6246. 8002c6e: b103 cbz r3, 8002c72 <_write_r+0x1e>
  6247. 8002c70: 602b str r3, [r5, #0]
  6248. 8002c72: bd38 pop {r3, r4, r5, pc}
  6249. 8002c74: 20000288 .word 0x20000288
  6250. 08002c78 <_close_r>:
  6251. 8002c78: b538 push {r3, r4, r5, lr}
  6252. 8002c7a: 2300 movs r3, #0
  6253. 8002c7c: 4c05 ldr r4, [pc, #20] ; (8002c94 <_close_r+0x1c>)
  6254. 8002c7e: 4605 mov r5, r0
  6255. 8002c80: 4608 mov r0, r1
  6256. 8002c82: 6023 str r3, [r4, #0]
  6257. 8002c84: f000 f85e bl 8002d44 <_close>
  6258. 8002c88: 1c43 adds r3, r0, #1
  6259. 8002c8a: d102 bne.n 8002c92 <_close_r+0x1a>
  6260. 8002c8c: 6823 ldr r3, [r4, #0]
  6261. 8002c8e: b103 cbz r3, 8002c92 <_close_r+0x1a>
  6262. 8002c90: 602b str r3, [r5, #0]
  6263. 8002c92: bd38 pop {r3, r4, r5, pc}
  6264. 8002c94: 20000288 .word 0x20000288
  6265. 08002c98 <_fstat_r>:
  6266. 8002c98: b538 push {r3, r4, r5, lr}
  6267. 8002c9a: 2300 movs r3, #0
  6268. 8002c9c: 4c06 ldr r4, [pc, #24] ; (8002cb8 <_fstat_r+0x20>)
  6269. 8002c9e: 4605 mov r5, r0
  6270. 8002ca0: 4608 mov r0, r1
  6271. 8002ca2: 4611 mov r1, r2
  6272. 8002ca4: 6023 str r3, [r4, #0]
  6273. 8002ca6: f000 f855 bl 8002d54 <_fstat>
  6274. 8002caa: 1c43 adds r3, r0, #1
  6275. 8002cac: d102 bne.n 8002cb4 <_fstat_r+0x1c>
  6276. 8002cae: 6823 ldr r3, [r4, #0]
  6277. 8002cb0: b103 cbz r3, 8002cb4 <_fstat_r+0x1c>
  6278. 8002cb2: 602b str r3, [r5, #0]
  6279. 8002cb4: bd38 pop {r3, r4, r5, pc}
  6280. 8002cb6: bf00 nop
  6281. 8002cb8: 20000288 .word 0x20000288
  6282. 08002cbc <_isatty_r>:
  6283. 8002cbc: b538 push {r3, r4, r5, lr}
  6284. 8002cbe: 2300 movs r3, #0
  6285. 8002cc0: 4c05 ldr r4, [pc, #20] ; (8002cd8 <_isatty_r+0x1c>)
  6286. 8002cc2: 4605 mov r5, r0
  6287. 8002cc4: 4608 mov r0, r1
  6288. 8002cc6: 6023 str r3, [r4, #0]
  6289. 8002cc8: f000 f84c bl 8002d64 <_isatty>
  6290. 8002ccc: 1c43 adds r3, r0, #1
  6291. 8002cce: d102 bne.n 8002cd6 <_isatty_r+0x1a>
  6292. 8002cd0: 6823 ldr r3, [r4, #0]
  6293. 8002cd2: b103 cbz r3, 8002cd6 <_isatty_r+0x1a>
  6294. 8002cd4: 602b str r3, [r5, #0]
  6295. 8002cd6: bd38 pop {r3, r4, r5, pc}
  6296. 8002cd8: 20000288 .word 0x20000288
  6297. 08002cdc <_lseek_r>:
  6298. 8002cdc: b538 push {r3, r4, r5, lr}
  6299. 8002cde: 4605 mov r5, r0
  6300. 8002ce0: 4608 mov r0, r1
  6301. 8002ce2: 4611 mov r1, r2
  6302. 8002ce4: 2200 movs r2, #0
  6303. 8002ce6: 4c05 ldr r4, [pc, #20] ; (8002cfc <_lseek_r+0x20>)
  6304. 8002ce8: 6022 str r2, [r4, #0]
  6305. 8002cea: 461a mov r2, r3
  6306. 8002cec: f000 f842 bl 8002d74 <_lseek>
  6307. 8002cf0: 1c43 adds r3, r0, #1
  6308. 8002cf2: d102 bne.n 8002cfa <_lseek_r+0x1e>
  6309. 8002cf4: 6823 ldr r3, [r4, #0]
  6310. 8002cf6: b103 cbz r3, 8002cfa <_lseek_r+0x1e>
  6311. 8002cf8: 602b str r3, [r5, #0]
  6312. 8002cfa: bd38 pop {r3, r4, r5, pc}
  6313. 8002cfc: 20000288 .word 0x20000288
  6314. 08002d00 <memchr>:
  6315. 8002d00: b510 push {r4, lr}
  6316. 8002d02: b2c9 uxtb r1, r1
  6317. 8002d04: 4402 add r2, r0
  6318. 8002d06: 4290 cmp r0, r2
  6319. 8002d08: 4603 mov r3, r0
  6320. 8002d0a: d101 bne.n 8002d10 <memchr+0x10>
  6321. 8002d0c: 2000 movs r0, #0
  6322. 8002d0e: bd10 pop {r4, pc}
  6323. 8002d10: 781c ldrb r4, [r3, #0]
  6324. 8002d12: 3001 adds r0, #1
  6325. 8002d14: 428c cmp r4, r1
  6326. 8002d16: d1f6 bne.n 8002d06 <memchr+0x6>
  6327. 8002d18: 4618 mov r0, r3
  6328. 8002d1a: bd10 pop {r4, pc}
  6329. 08002d1c <__malloc_lock>:
  6330. 8002d1c: 4770 bx lr
  6331. 08002d1e <__malloc_unlock>:
  6332. 8002d1e: 4770 bx lr
  6333. 08002d20 <_read_r>:
  6334. 8002d20: b538 push {r3, r4, r5, lr}
  6335. 8002d22: 4605 mov r5, r0
  6336. 8002d24: 4608 mov r0, r1
  6337. 8002d26: 4611 mov r1, r2
  6338. 8002d28: 2200 movs r2, #0
  6339. 8002d2a: 4c05 ldr r4, [pc, #20] ; (8002d40 <_read_r+0x20>)
  6340. 8002d2c: 6022 str r2, [r4, #0]
  6341. 8002d2e: 461a mov r2, r3
  6342. 8002d30: f000 f828 bl 8002d84 <_read>
  6343. 8002d34: 1c43 adds r3, r0, #1
  6344. 8002d36: d102 bne.n 8002d3e <_read_r+0x1e>
  6345. 8002d38: 6823 ldr r3, [r4, #0]
  6346. 8002d3a: b103 cbz r3, 8002d3e <_read_r+0x1e>
  6347. 8002d3c: 602b str r3, [r5, #0]
  6348. 8002d3e: bd38 pop {r3, r4, r5, pc}
  6349. 8002d40: 20000288 .word 0x20000288
  6350. 08002d44 <_close>:
  6351. 8002d44: 2258 movs r2, #88 ; 0x58
  6352. 8002d46: 4b02 ldr r3, [pc, #8] ; (8002d50 <_close+0xc>)
  6353. 8002d48: f04f 30ff mov.w r0, #4294967295
  6354. 8002d4c: 601a str r2, [r3, #0]
  6355. 8002d4e: 4770 bx lr
  6356. 8002d50: 20000288 .word 0x20000288
  6357. 08002d54 <_fstat>:
  6358. 8002d54: 2258 movs r2, #88 ; 0x58
  6359. 8002d56: 4b02 ldr r3, [pc, #8] ; (8002d60 <_fstat+0xc>)
  6360. 8002d58: f04f 30ff mov.w r0, #4294967295
  6361. 8002d5c: 601a str r2, [r3, #0]
  6362. 8002d5e: 4770 bx lr
  6363. 8002d60: 20000288 .word 0x20000288
  6364. 08002d64 <_isatty>:
  6365. 8002d64: 2258 movs r2, #88 ; 0x58
  6366. 8002d66: 4b02 ldr r3, [pc, #8] ; (8002d70 <_isatty+0xc>)
  6367. 8002d68: 2000 movs r0, #0
  6368. 8002d6a: 601a str r2, [r3, #0]
  6369. 8002d6c: 4770 bx lr
  6370. 8002d6e: bf00 nop
  6371. 8002d70: 20000288 .word 0x20000288
  6372. 08002d74 <_lseek>:
  6373. 8002d74: 2258 movs r2, #88 ; 0x58
  6374. 8002d76: 4b02 ldr r3, [pc, #8] ; (8002d80 <_lseek+0xc>)
  6375. 8002d78: f04f 30ff mov.w r0, #4294967295
  6376. 8002d7c: 601a str r2, [r3, #0]
  6377. 8002d7e: 4770 bx lr
  6378. 8002d80: 20000288 .word 0x20000288
  6379. 08002d84 <_read>:
  6380. 8002d84: 2258 movs r2, #88 ; 0x58
  6381. 8002d86: 4b02 ldr r3, [pc, #8] ; (8002d90 <_read+0xc>)
  6382. 8002d88: f04f 30ff mov.w r0, #4294967295
  6383. 8002d8c: 601a str r2, [r3, #0]
  6384. 8002d8e: 4770 bx lr
  6385. 8002d90: 20000288 .word 0x20000288
  6386. 08002d94 <_sbrk>:
  6387. 8002d94: 4b04 ldr r3, [pc, #16] ; (8002da8 <_sbrk+0x14>)
  6388. 8002d96: 4602 mov r2, r0
  6389. 8002d98: 6819 ldr r1, [r3, #0]
  6390. 8002d9a: b909 cbnz r1, 8002da0 <_sbrk+0xc>
  6391. 8002d9c: 4903 ldr r1, [pc, #12] ; (8002dac <_sbrk+0x18>)
  6392. 8002d9e: 6019 str r1, [r3, #0]
  6393. 8002da0: 6818 ldr r0, [r3, #0]
  6394. 8002da2: 4402 add r2, r0
  6395. 8002da4: 601a str r2, [r3, #0]
  6396. 8002da6: 4770 bx lr
  6397. 8002da8: 200000cc .word 0x200000cc
  6398. 8002dac: 2000028c .word 0x2000028c
  6399. 08002db0 <_init>:
  6400. 8002db0: b5f8 push {r3, r4, r5, r6, r7, lr}
  6401. 8002db2: bf00 nop
  6402. 8002db4: bcf8 pop {r3, r4, r5, r6, r7}
  6403. 8002db6: bc08 pop {r3}
  6404. 8002db8: 469e mov lr, r3
  6405. 8002dba: 4770 bx lr
  6406. 08002dbc <_fini>:
  6407. 8002dbc: b5f8 push {r3, r4, r5, r6, r7, lr}
  6408. 8002dbe: bf00 nop
  6409. 8002dc0: bcf8 pop {r3, r4, r5, r6, r7}
  6410. 8002dc2: bc08 pop {r3}
  6411. 8002dc4: 469e mov lr, r3
  6412. 8002dc6: 4770 bx lr