STM32F103_RGB_Controller.list 486 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827
  1. STM32F103_RGB_Controller.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00004c78 080041e4 080041e4 000041e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000314 08008e5c 08008e5c 00008e5c 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08009170 08009170 00009170 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08009174 08009174 00009174 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000078 20000000 08009178 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 000009bc 20000078 080091f0 00010078 2**2
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20000a34 080091f0 00010a34 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00010078 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0001fdcc 00000000 00000000 000100a1 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003b1b 00000000 00000000 0002fe6d 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000ab33 00000000 00000000 00033988 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000d60 00000000 00000000 0003e4c0 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001530 00000000 00000000 0003f220 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00008983 00000000 00000000 00040750 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00005221 00000000 00000000 000490d3 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0004e2f4 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 0000313c 00000000 00000000 0004e370 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. 18 .stab 00000084 00000000 00000000 000514ac 2**2
  41. CONTENTS, READONLY, DEBUGGING
  42. 19 .stabstr 00000117 00000000 00000000 00051530 2**0
  43. CONTENTS, READONLY, DEBUGGING
  44. Disassembly of section .text:
  45. 080041e4 <__do_global_dtors_aux>:
  46. 80041e4: b510 push {r4, lr}
  47. 80041e6: 4c05 ldr r4, [pc, #20] ; (80041fc <__do_global_dtors_aux+0x18>)
  48. 80041e8: 7823 ldrb r3, [r4, #0]
  49. 80041ea: b933 cbnz r3, 80041fa <__do_global_dtors_aux+0x16>
  50. 80041ec: 4b04 ldr r3, [pc, #16] ; (8004200 <__do_global_dtors_aux+0x1c>)
  51. 80041ee: b113 cbz r3, 80041f6 <__do_global_dtors_aux+0x12>
  52. 80041f0: 4804 ldr r0, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x20>)
  53. 80041f2: f3af 8000 nop.w
  54. 80041f6: 2301 movs r3, #1
  55. 80041f8: 7023 strb r3, [r4, #0]
  56. 80041fa: bd10 pop {r4, pc}
  57. 80041fc: 20000078 .word 0x20000078
  58. 8004200: 00000000 .word 0x00000000
  59. 8004204: 08008e44 .word 0x08008e44
  60. 08004208 <frame_dummy>:
  61. 8004208: b508 push {r3, lr}
  62. 800420a: 4b03 ldr r3, [pc, #12] ; (8004218 <frame_dummy+0x10>)
  63. 800420c: b11b cbz r3, 8004216 <frame_dummy+0xe>
  64. 800420e: 4903 ldr r1, [pc, #12] ; (800421c <frame_dummy+0x14>)
  65. 8004210: 4803 ldr r0, [pc, #12] ; (8004220 <frame_dummy+0x18>)
  66. 8004212: f3af 8000 nop.w
  67. 8004216: bd08 pop {r3, pc}
  68. 8004218: 00000000 .word 0x00000000
  69. 800421c: 2000007c .word 0x2000007c
  70. 8004220: 08008e44 .word 0x08008e44
  71. 08004224 <HAL_InitTick>:
  72. * implementation in user file.
  73. * @param TickPriority Tick interrupt priority.
  74. * @retval HAL status
  75. */
  76. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  77. {
  78. 8004224: b538 push {r3, r4, r5, lr}
  79. /* Configure the SysTick to have interrupt in 1ms time basis*/
  80. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  81. 8004226: 4b0e ldr r3, [pc, #56] ; (8004260 <HAL_InitTick+0x3c>)
  82. {
  83. 8004228: 4605 mov r5, r0
  84. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  85. 800422a: 7818 ldrb r0, [r3, #0]
  86. 800422c: f44f 737a mov.w r3, #1000 ; 0x3e8
  87. 8004230: fbb3 f3f0 udiv r3, r3, r0
  88. 8004234: 4a0b ldr r2, [pc, #44] ; (8004264 <HAL_InitTick+0x40>)
  89. 8004236: 6810 ldr r0, [r2, #0]
  90. 8004238: fbb0 f0f3 udiv r0, r0, r3
  91. 800423c: f000 f89e bl 800437c <HAL_SYSTICK_Config>
  92. 8004240: 4604 mov r4, r0
  93. 8004242: b958 cbnz r0, 800425c <HAL_InitTick+0x38>
  94. {
  95. return HAL_ERROR;
  96. }
  97. /* Configure the SysTick IRQ priority */
  98. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  99. 8004244: 2d0f cmp r5, #15
  100. 8004246: d809 bhi.n 800425c <HAL_InitTick+0x38>
  101. {
  102. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  103. 8004248: 4602 mov r2, r0
  104. 800424a: 4629 mov r1, r5
  105. 800424c: f04f 30ff mov.w r0, #4294967295
  106. 8004250: f000 f854 bl 80042fc <HAL_NVIC_SetPriority>
  107. uwTickPrio = TickPriority;
  108. 8004254: 4b04 ldr r3, [pc, #16] ; (8004268 <HAL_InitTick+0x44>)
  109. 8004256: 4620 mov r0, r4
  110. 8004258: 601d str r5, [r3, #0]
  111. 800425a: bd38 pop {r3, r4, r5, pc}
  112. return HAL_ERROR;
  113. 800425c: 2001 movs r0, #1
  114. return HAL_ERROR;
  115. }
  116. /* Return function status */
  117. return HAL_OK;
  118. }
  119. 800425e: bd38 pop {r3, r4, r5, pc}
  120. 8004260: 20000000 .word 0x20000000
  121. 8004264: 20000010 .word 0x20000010
  122. 8004268: 20000004 .word 0x20000004
  123. 0800426c <HAL_Init>:
  124. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  125. 800426c: 4a07 ldr r2, [pc, #28] ; (800428c <HAL_Init+0x20>)
  126. {
  127. 800426e: b508 push {r3, lr}
  128. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  129. 8004270: 6813 ldr r3, [r2, #0]
  130. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  131. 8004272: 2003 movs r0, #3
  132. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  133. 8004274: f043 0310 orr.w r3, r3, #16
  134. 8004278: 6013 str r3, [r2, #0]
  135. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  136. 800427a: f000 f82d bl 80042d8 <HAL_NVIC_SetPriorityGrouping>
  137. HAL_InitTick(TICK_INT_PRIORITY);
  138. 800427e: 2000 movs r0, #0
  139. 8004280: f7ff ffd0 bl 8004224 <HAL_InitTick>
  140. HAL_MspInit();
  141. 8004284: f003 fbe2 bl 8007a4c <HAL_MspInit>
  142. }
  143. 8004288: 2000 movs r0, #0
  144. 800428a: bd08 pop {r3, pc}
  145. 800428c: 40022000 .word 0x40022000
  146. 08004290 <HAL_IncTick>:
  147. * implementations in user file.
  148. * @retval None
  149. */
  150. __weak void HAL_IncTick(void)
  151. {
  152. uwTick += uwTickFreq;
  153. 8004290: 4a03 ldr r2, [pc, #12] ; (80042a0 <HAL_IncTick+0x10>)
  154. 8004292: 4b04 ldr r3, [pc, #16] ; (80042a4 <HAL_IncTick+0x14>)
  155. 8004294: 6811 ldr r1, [r2, #0]
  156. 8004296: 781b ldrb r3, [r3, #0]
  157. 8004298: 440b add r3, r1
  158. 800429a: 6013 str r3, [r2, #0]
  159. 800429c: 4770 bx lr
  160. 800429e: bf00 nop
  161. 80042a0: 200005b0 .word 0x200005b0
  162. 80042a4: 20000000 .word 0x20000000
  163. 080042a8 <HAL_GetTick>:
  164. * implementations in user file.
  165. * @retval tick value
  166. */
  167. __weak uint32_t HAL_GetTick(void)
  168. {
  169. return uwTick;
  170. 80042a8: 4b01 ldr r3, [pc, #4] ; (80042b0 <HAL_GetTick+0x8>)
  171. 80042aa: 6818 ldr r0, [r3, #0]
  172. }
  173. 80042ac: 4770 bx lr
  174. 80042ae: bf00 nop
  175. 80042b0: 200005b0 .word 0x200005b0
  176. 080042b4 <HAL_Delay>:
  177. * implementations in user file.
  178. * @param Delay specifies the delay time length, in milliseconds.
  179. * @retval None
  180. */
  181. __weak void HAL_Delay(uint32_t Delay)
  182. {
  183. 80042b4: b538 push {r3, r4, r5, lr}
  184. 80042b6: 4604 mov r4, r0
  185. uint32_t tickstart = HAL_GetTick();
  186. 80042b8: f7ff fff6 bl 80042a8 <HAL_GetTick>
  187. 80042bc: 4605 mov r5, r0
  188. uint32_t wait = Delay;
  189. /* Add a freq to guarantee minimum wait */
  190. if (wait < HAL_MAX_DELAY)
  191. 80042be: 1c63 adds r3, r4, #1
  192. {
  193. wait += (uint32_t)(uwTickFreq);
  194. 80042c0: bf1e ittt ne
  195. 80042c2: 4b04 ldrne r3, [pc, #16] ; (80042d4 <HAL_Delay+0x20>)
  196. 80042c4: 781b ldrbne r3, [r3, #0]
  197. 80042c6: 18e4 addne r4, r4, r3
  198. }
  199. while ((HAL_GetTick() - tickstart) < wait)
  200. 80042c8: f7ff ffee bl 80042a8 <HAL_GetTick>
  201. 80042cc: 1b40 subs r0, r0, r5
  202. 80042ce: 4284 cmp r4, r0
  203. 80042d0: d8fa bhi.n 80042c8 <HAL_Delay+0x14>
  204. {
  205. }
  206. }
  207. 80042d2: bd38 pop {r3, r4, r5, pc}
  208. 80042d4: 20000000 .word 0x20000000
  209. 080042d8 <HAL_NVIC_SetPriorityGrouping>:
  210. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  211. {
  212. uint32_t reg_value;
  213. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  214. reg_value = SCB->AIRCR; /* read old register configuration */
  215. 80042d8: 4a07 ldr r2, [pc, #28] ; (80042f8 <HAL_NVIC_SetPriorityGrouping+0x20>)
  216. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  217. reg_value = (reg_value |
  218. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  219. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  220. 80042da: 0200 lsls r0, r0, #8
  221. reg_value = SCB->AIRCR; /* read old register configuration */
  222. 80042dc: 68d3 ldr r3, [r2, #12]
  223. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  224. 80042de: f400 60e0 and.w r0, r0, #1792 ; 0x700
  225. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  226. 80042e2: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  227. 80042e6: 041b lsls r3, r3, #16
  228. 80042e8: 0c1b lsrs r3, r3, #16
  229. 80042ea: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  230. 80042ee: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  231. reg_value = (reg_value |
  232. 80042f2: 4303 orrs r3, r0
  233. SCB->AIRCR = reg_value;
  234. 80042f4: 60d3 str r3, [r2, #12]
  235. 80042f6: 4770 bx lr
  236. 80042f8: e000ed00 .word 0xe000ed00
  237. 080042fc <HAL_NVIC_SetPriority>:
  238. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  239. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  240. */
  241. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  242. {
  243. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  244. 80042fc: 4b17 ldr r3, [pc, #92] ; (800435c <HAL_NVIC_SetPriority+0x60>)
  245. * This parameter can be a value between 0 and 15
  246. * A lower priority value indicates a higher priority.
  247. * @retval None
  248. */
  249. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  250. {
  251. 80042fe: b530 push {r4, r5, lr}
  252. 8004300: 68dc ldr r4, [r3, #12]
  253. 8004302: f3c4 2402 ubfx r4, r4, #8, #3
  254. {
  255. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  256. uint32_t PreemptPriorityBits;
  257. uint32_t SubPriorityBits;
  258. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  259. 8004306: f1c4 0307 rsb r3, r4, #7
  260. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  261. 800430a: 1d25 adds r5, r4, #4
  262. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  263. 800430c: 2b04 cmp r3, #4
  264. 800430e: bf28 it cs
  265. 8004310: 2304 movcs r3, #4
  266. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  267. 8004312: 2d06 cmp r5, #6
  268. return (
  269. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  270. 8004314: f04f 0501 mov.w r5, #1
  271. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  272. 8004318: bf98 it ls
  273. 800431a: 2400 movls r4, #0
  274. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  275. 800431c: fa05 f303 lsl.w r3, r5, r3
  276. 8004320: f103 33ff add.w r3, r3, #4294967295
  277. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  278. 8004324: bf88 it hi
  279. 8004326: 3c03 subhi r4, #3
  280. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  281. 8004328: 4019 ands r1, r3
  282. 800432a: 40a1 lsls r1, r4
  283. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  284. 800432c: fa05 f404 lsl.w r4, r5, r4
  285. 8004330: 3c01 subs r4, #1
  286. 8004332: 4022 ands r2, r4
  287. if ((int32_t)(IRQn) < 0)
  288. 8004334: 2800 cmp r0, #0
  289. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  290. 8004336: ea42 0201 orr.w r2, r2, r1
  291. 800433a: ea4f 1202 mov.w r2, r2, lsl #4
  292. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  293. 800433e: bfaf iteee ge
  294. 8004340: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  295. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  296. 8004344: 4b06 ldrlt r3, [pc, #24] ; (8004360 <HAL_NVIC_SetPriority+0x64>)
  297. 8004346: f000 000f andlt.w r0, r0, #15
  298. 800434a: b2d2 uxtblt r2, r2
  299. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  300. 800434c: bfa5 ittet ge
  301. 800434e: b2d2 uxtbge r2, r2
  302. 8004350: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  303. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  304. 8004354: 541a strblt r2, [r3, r0]
  305. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  306. 8004356: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  307. 800435a: bd30 pop {r4, r5, pc}
  308. 800435c: e000ed00 .word 0xe000ed00
  309. 8004360: e000ed14 .word 0xe000ed14
  310. 08004364 <HAL_NVIC_EnableIRQ>:
  311. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  312. 8004364: 2301 movs r3, #1
  313. 8004366: 0942 lsrs r2, r0, #5
  314. 8004368: f000 001f and.w r0, r0, #31
  315. 800436c: fa03 f000 lsl.w r0, r3, r0
  316. 8004370: 4b01 ldr r3, [pc, #4] ; (8004378 <HAL_NVIC_EnableIRQ+0x14>)
  317. 8004372: f843 0022 str.w r0, [r3, r2, lsl #2]
  318. 8004376: 4770 bx lr
  319. 8004378: e000e100 .word 0xe000e100
  320. 0800437c <HAL_SYSTICK_Config>:
  321. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  322. must contain a vendor-specific implementation of this function.
  323. */
  324. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  325. {
  326. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  327. 800437c: 3801 subs r0, #1
  328. 800437e: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  329. 8004382: d20a bcs.n 800439a <HAL_SYSTICK_Config+0x1e>
  330. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  331. 8004384: 21f0 movs r1, #240 ; 0xf0
  332. {
  333. return (1UL); /* Reload value impossible */
  334. }
  335. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  336. 8004386: 4b06 ldr r3, [pc, #24] ; (80043a0 <HAL_SYSTICK_Config+0x24>)
  337. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  338. 8004388: 4a06 ldr r2, [pc, #24] ; (80043a4 <HAL_SYSTICK_Config+0x28>)
  339. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  340. 800438a: 6058 str r0, [r3, #4]
  341. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  342. 800438c: f882 1023 strb.w r1, [r2, #35] ; 0x23
  343. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  344. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  345. 8004390: 2000 movs r0, #0
  346. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  347. 8004392: 2207 movs r2, #7
  348. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  349. 8004394: 6098 str r0, [r3, #8]
  350. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  351. 8004396: 601a str r2, [r3, #0]
  352. 8004398: 4770 bx lr
  353. return (1UL); /* Reload value impossible */
  354. 800439a: 2001 movs r0, #1
  355. * - 1 Function failed.
  356. */
  357. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  358. {
  359. return SysTick_Config(TicksNumb);
  360. }
  361. 800439c: 4770 bx lr
  362. 800439e: bf00 nop
  363. 80043a0: e000e010 .word 0xe000e010
  364. 80043a4: e000ed00 .word 0xe000ed00
  365. 080043a8 <HAL_DMA_Init>:
  366. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  367. * the configuration information for the specified DMA Channel.
  368. * @retval HAL status
  369. */
  370. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  371. {
  372. 80043a8: b510 push {r4, lr}
  373. uint32_t tmp = 0U;
  374. /* Check the DMA handle allocation */
  375. if(hdma == NULL)
  376. 80043aa: 2800 cmp r0, #0
  377. 80043ac: d032 beq.n 8004414 <HAL_DMA_Init+0x6c>
  378. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  379. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  380. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  381. /* calculation of the channel index */
  382. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  383. 80043ae: 6801 ldr r1, [r0, #0]
  384. 80043b0: 4b19 ldr r3, [pc, #100] ; (8004418 <HAL_DMA_Init+0x70>)
  385. 80043b2: 2414 movs r4, #20
  386. 80043b4: 4299 cmp r1, r3
  387. 80043b6: d825 bhi.n 8004404 <HAL_DMA_Init+0x5c>
  388. {
  389. /* DMA1 */
  390. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  391. 80043b8: 4a18 ldr r2, [pc, #96] ; (800441c <HAL_DMA_Init+0x74>)
  392. hdma->DmaBaseAddress = DMA1;
  393. 80043ba: f2a3 4307 subw r3, r3, #1031 ; 0x407
  394. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  395. 80043be: 440a add r2, r1
  396. 80043c0: fbb2 f2f4 udiv r2, r2, r4
  397. 80043c4: 0092 lsls r2, r2, #2
  398. 80043c6: 6402 str r2, [r0, #64] ; 0x40
  399. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  400. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  401. DMA_CCR_DIR));
  402. /* Prepare the DMA Channel configuration */
  403. tmp |= hdma->Init.Direction |
  404. 80043c8: 6884 ldr r4, [r0, #8]
  405. hdma->DmaBaseAddress = DMA2;
  406. 80043ca: 63c3 str r3, [r0, #60] ; 0x3c
  407. tmp |= hdma->Init.Direction |
  408. 80043cc: 6843 ldr r3, [r0, #4]
  409. tmp = hdma->Instance->CCR;
  410. 80043ce: 680a ldr r2, [r1, #0]
  411. tmp |= hdma->Init.Direction |
  412. 80043d0: 4323 orrs r3, r4
  413. hdma->Init.PeriphInc | hdma->Init.MemInc |
  414. 80043d2: 68c4 ldr r4, [r0, #12]
  415. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  416. 80043d4: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  417. hdma->Init.PeriphInc | hdma->Init.MemInc |
  418. 80043d8: 4323 orrs r3, r4
  419. 80043da: 6904 ldr r4, [r0, #16]
  420. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  421. 80043dc: f022 0230 bic.w r2, r2, #48 ; 0x30
  422. hdma->Init.PeriphInc | hdma->Init.MemInc |
  423. 80043e0: 4323 orrs r3, r4
  424. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  425. 80043e2: 6944 ldr r4, [r0, #20]
  426. 80043e4: 4323 orrs r3, r4
  427. 80043e6: 6984 ldr r4, [r0, #24]
  428. 80043e8: 4323 orrs r3, r4
  429. hdma->Init.Mode | hdma->Init.Priority;
  430. 80043ea: 69c4 ldr r4, [r0, #28]
  431. 80043ec: 4323 orrs r3, r4
  432. tmp |= hdma->Init.Direction |
  433. 80043ee: 4313 orrs r3, r2
  434. /* Write to DMA Channel CR register */
  435. hdma->Instance->CCR = tmp;
  436. 80043f0: 600b str r3, [r1, #0]
  437. /* Initialise the error code */
  438. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  439. /* Initialize the DMA state*/
  440. hdma->State = HAL_DMA_STATE_READY;
  441. 80043f2: 2201 movs r2, #1
  442. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  443. 80043f4: 2300 movs r3, #0
  444. hdma->State = HAL_DMA_STATE_READY;
  445. 80043f6: f880 2021 strb.w r2, [r0, #33] ; 0x21
  446. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  447. 80043fa: 6383 str r3, [r0, #56] ; 0x38
  448. /* Allocate lock resource and initialize it */
  449. hdma->Lock = HAL_UNLOCKED;
  450. 80043fc: f880 3020 strb.w r3, [r0, #32]
  451. return HAL_OK;
  452. 8004400: 4618 mov r0, r3
  453. 8004402: bd10 pop {r4, pc}
  454. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  455. 8004404: 4b06 ldr r3, [pc, #24] ; (8004420 <HAL_DMA_Init+0x78>)
  456. 8004406: 440b add r3, r1
  457. 8004408: fbb3 f3f4 udiv r3, r3, r4
  458. 800440c: 009b lsls r3, r3, #2
  459. 800440e: 6403 str r3, [r0, #64] ; 0x40
  460. hdma->DmaBaseAddress = DMA2;
  461. 8004410: 4b04 ldr r3, [pc, #16] ; (8004424 <HAL_DMA_Init+0x7c>)
  462. 8004412: e7d9 b.n 80043c8 <HAL_DMA_Init+0x20>
  463. return HAL_ERROR;
  464. 8004414: 2001 movs r0, #1
  465. }
  466. 8004416: bd10 pop {r4, pc}
  467. 8004418: 40020407 .word 0x40020407
  468. 800441c: bffdfff8 .word 0xbffdfff8
  469. 8004420: bffdfbf8 .word 0xbffdfbf8
  470. 8004424: 40020400 .word 0x40020400
  471. 08004428 <HAL_DMA_Start_IT>:
  472. * @param DstAddress: The destination memory Buffer address
  473. * @param DataLength: The length of data to be transferred from source to destination
  474. * @retval HAL status
  475. */
  476. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  477. {
  478. 8004428: b5f0 push {r4, r5, r6, r7, lr}
  479. /* Check the parameters */
  480. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  481. /* Process locked */
  482. __HAL_LOCK(hdma);
  483. 800442a: f890 4020 ldrb.w r4, [r0, #32]
  484. 800442e: 2c01 cmp r4, #1
  485. 8004430: d035 beq.n 800449e <HAL_DMA_Start_IT+0x76>
  486. 8004432: 2401 movs r4, #1
  487. if(HAL_DMA_STATE_READY == hdma->State)
  488. 8004434: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  489. __HAL_LOCK(hdma);
  490. 8004438: f880 4020 strb.w r4, [r0, #32]
  491. if(HAL_DMA_STATE_READY == hdma->State)
  492. 800443c: 42a5 cmp r5, r4
  493. 800443e: f04f 0600 mov.w r6, #0
  494. 8004442: f04f 0402 mov.w r4, #2
  495. 8004446: d128 bne.n 800449a <HAL_DMA_Start_IT+0x72>
  496. {
  497. /* Change DMA peripheral state */
  498. hdma->State = HAL_DMA_STATE_BUSY;
  499. 8004448: f880 4021 strb.w r4, [r0, #33] ; 0x21
  500. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  501. /* Disable the peripheral */
  502. __HAL_DMA_DISABLE(hdma);
  503. 800444c: 6804 ldr r4, [r0, #0]
  504. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  505. 800444e: 6386 str r6, [r0, #56] ; 0x38
  506. __HAL_DMA_DISABLE(hdma);
  507. 8004450: 6826 ldr r6, [r4, #0]
  508. * @retval HAL status
  509. */
  510. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  511. {
  512. /* Clear all flags */
  513. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  514. 8004452: 6c07 ldr r7, [r0, #64] ; 0x40
  515. __HAL_DMA_DISABLE(hdma);
  516. 8004454: f026 0601 bic.w r6, r6, #1
  517. 8004458: 6026 str r6, [r4, #0]
  518. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  519. 800445a: 6bc6 ldr r6, [r0, #60] ; 0x3c
  520. 800445c: 40bd lsls r5, r7
  521. 800445e: 6075 str r5, [r6, #4]
  522. /* Configure DMA Channel data length */
  523. hdma->Instance->CNDTR = DataLength;
  524. 8004460: 6063 str r3, [r4, #4]
  525. /* Memory to Peripheral */
  526. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  527. 8004462: 6843 ldr r3, [r0, #4]
  528. 8004464: 6805 ldr r5, [r0, #0]
  529. 8004466: 2b10 cmp r3, #16
  530. if(NULL != hdma->XferHalfCpltCallback)
  531. 8004468: 6ac3 ldr r3, [r0, #44] ; 0x2c
  532. {
  533. /* Configure DMA Channel destination address */
  534. hdma->Instance->CPAR = DstAddress;
  535. 800446a: bf0b itete eq
  536. 800446c: 60a2 streq r2, [r4, #8]
  537. }
  538. /* Peripheral to Memory */
  539. else
  540. {
  541. /* Configure DMA Channel source address */
  542. hdma->Instance->CPAR = SrcAddress;
  543. 800446e: 60a1 strne r1, [r4, #8]
  544. hdma->Instance->CMAR = SrcAddress;
  545. 8004470: 60e1 streq r1, [r4, #12]
  546. /* Configure DMA Channel destination address */
  547. hdma->Instance->CMAR = DstAddress;
  548. 8004472: 60e2 strne r2, [r4, #12]
  549. if(NULL != hdma->XferHalfCpltCallback)
  550. 8004474: b14b cbz r3, 800448a <HAL_DMA_Start_IT+0x62>
  551. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  552. 8004476: 6823 ldr r3, [r4, #0]
  553. 8004478: f043 030e orr.w r3, r3, #14
  554. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  555. 800447c: 6023 str r3, [r4, #0]
  556. __HAL_DMA_ENABLE(hdma);
  557. 800447e: 682b ldr r3, [r5, #0]
  558. HAL_StatusTypeDef status = HAL_OK;
  559. 8004480: 2000 movs r0, #0
  560. __HAL_DMA_ENABLE(hdma);
  561. 8004482: f043 0301 orr.w r3, r3, #1
  562. 8004486: 602b str r3, [r5, #0]
  563. 8004488: bdf0 pop {r4, r5, r6, r7, pc}
  564. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  565. 800448a: 6823 ldr r3, [r4, #0]
  566. 800448c: f023 0304 bic.w r3, r3, #4
  567. 8004490: 6023 str r3, [r4, #0]
  568. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  569. 8004492: 6823 ldr r3, [r4, #0]
  570. 8004494: f043 030a orr.w r3, r3, #10
  571. 8004498: e7f0 b.n 800447c <HAL_DMA_Start_IT+0x54>
  572. __HAL_UNLOCK(hdma);
  573. 800449a: f880 6020 strb.w r6, [r0, #32]
  574. __HAL_LOCK(hdma);
  575. 800449e: 2002 movs r0, #2
  576. }
  577. 80044a0: bdf0 pop {r4, r5, r6, r7, pc}
  578. ...
  579. 080044a4 <HAL_DMA_Abort_IT>:
  580. if(HAL_DMA_STATE_BUSY != hdma->State)
  581. 80044a4: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  582. {
  583. 80044a8: b510 push {r4, lr}
  584. if(HAL_DMA_STATE_BUSY != hdma->State)
  585. 80044aa: 2b02 cmp r3, #2
  586. 80044ac: d003 beq.n 80044b6 <HAL_DMA_Abort_IT+0x12>
  587. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  588. 80044ae: 2304 movs r3, #4
  589. 80044b0: 6383 str r3, [r0, #56] ; 0x38
  590. status = HAL_ERROR;
  591. 80044b2: 2001 movs r0, #1
  592. 80044b4: bd10 pop {r4, pc}
  593. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  594. 80044b6: 6803 ldr r3, [r0, #0]
  595. 80044b8: 681a ldr r2, [r3, #0]
  596. 80044ba: f022 020e bic.w r2, r2, #14
  597. 80044be: 601a str r2, [r3, #0]
  598. __HAL_DMA_DISABLE(hdma);
  599. 80044c0: 681a ldr r2, [r3, #0]
  600. 80044c2: f022 0201 bic.w r2, r2, #1
  601. 80044c6: 601a str r2, [r3, #0]
  602. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  603. 80044c8: 4a29 ldr r2, [pc, #164] ; (8004570 <HAL_DMA_Abort_IT+0xcc>)
  604. 80044ca: 4293 cmp r3, r2
  605. 80044cc: d924 bls.n 8004518 <HAL_DMA_Abort_IT+0x74>
  606. 80044ce: f502 7262 add.w r2, r2, #904 ; 0x388
  607. 80044d2: 4293 cmp r3, r2
  608. 80044d4: d019 beq.n 800450a <HAL_DMA_Abort_IT+0x66>
  609. 80044d6: 3214 adds r2, #20
  610. 80044d8: 4293 cmp r3, r2
  611. 80044da: d018 beq.n 800450e <HAL_DMA_Abort_IT+0x6a>
  612. 80044dc: 3214 adds r2, #20
  613. 80044de: 4293 cmp r3, r2
  614. 80044e0: d017 beq.n 8004512 <HAL_DMA_Abort_IT+0x6e>
  615. 80044e2: 3214 adds r2, #20
  616. 80044e4: 4293 cmp r3, r2
  617. 80044e6: bf0c ite eq
  618. 80044e8: f44f 5380 moveq.w r3, #4096 ; 0x1000
  619. 80044ec: f44f 3380 movne.w r3, #65536 ; 0x10000
  620. 80044f0: 4a20 ldr r2, [pc, #128] ; (8004574 <HAL_DMA_Abort_IT+0xd0>)
  621. 80044f2: 6053 str r3, [r2, #4]
  622. hdma->State = HAL_DMA_STATE_READY;
  623. 80044f4: 2301 movs r3, #1
  624. __HAL_UNLOCK(hdma);
  625. 80044f6: 2400 movs r4, #0
  626. hdma->State = HAL_DMA_STATE_READY;
  627. 80044f8: f880 3021 strb.w r3, [r0, #33] ; 0x21
  628. if(hdma->XferAbortCallback != NULL)
  629. 80044fc: 6b43 ldr r3, [r0, #52] ; 0x34
  630. __HAL_UNLOCK(hdma);
  631. 80044fe: f880 4020 strb.w r4, [r0, #32]
  632. if(hdma->XferAbortCallback != NULL)
  633. 8004502: b39b cbz r3, 800456c <HAL_DMA_Abort_IT+0xc8>
  634. hdma->XferAbortCallback(hdma);
  635. 8004504: 4798 blx r3
  636. HAL_StatusTypeDef status = HAL_OK;
  637. 8004506: 4620 mov r0, r4
  638. 8004508: bd10 pop {r4, pc}
  639. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  640. 800450a: 2301 movs r3, #1
  641. 800450c: e7f0 b.n 80044f0 <HAL_DMA_Abort_IT+0x4c>
  642. 800450e: 2310 movs r3, #16
  643. 8004510: e7ee b.n 80044f0 <HAL_DMA_Abort_IT+0x4c>
  644. 8004512: f44f 7380 mov.w r3, #256 ; 0x100
  645. 8004516: e7eb b.n 80044f0 <HAL_DMA_Abort_IT+0x4c>
  646. 8004518: 4917 ldr r1, [pc, #92] ; (8004578 <HAL_DMA_Abort_IT+0xd4>)
  647. 800451a: 428b cmp r3, r1
  648. 800451c: d016 beq.n 800454c <HAL_DMA_Abort_IT+0xa8>
  649. 800451e: 3114 adds r1, #20
  650. 8004520: 428b cmp r3, r1
  651. 8004522: d015 beq.n 8004550 <HAL_DMA_Abort_IT+0xac>
  652. 8004524: 3114 adds r1, #20
  653. 8004526: 428b cmp r3, r1
  654. 8004528: d014 beq.n 8004554 <HAL_DMA_Abort_IT+0xb0>
  655. 800452a: 3114 adds r1, #20
  656. 800452c: 428b cmp r3, r1
  657. 800452e: d014 beq.n 800455a <HAL_DMA_Abort_IT+0xb6>
  658. 8004530: 3114 adds r1, #20
  659. 8004532: 428b cmp r3, r1
  660. 8004534: d014 beq.n 8004560 <HAL_DMA_Abort_IT+0xbc>
  661. 8004536: 3114 adds r1, #20
  662. 8004538: 428b cmp r3, r1
  663. 800453a: d014 beq.n 8004566 <HAL_DMA_Abort_IT+0xc2>
  664. 800453c: 4293 cmp r3, r2
  665. 800453e: bf14 ite ne
  666. 8004540: f44f 3380 movne.w r3, #65536 ; 0x10000
  667. 8004544: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  668. 8004548: 4a0c ldr r2, [pc, #48] ; (800457c <HAL_DMA_Abort_IT+0xd8>)
  669. 800454a: e7d2 b.n 80044f2 <HAL_DMA_Abort_IT+0x4e>
  670. 800454c: 2301 movs r3, #1
  671. 800454e: e7fb b.n 8004548 <HAL_DMA_Abort_IT+0xa4>
  672. 8004550: 2310 movs r3, #16
  673. 8004552: e7f9 b.n 8004548 <HAL_DMA_Abort_IT+0xa4>
  674. 8004554: f44f 7380 mov.w r3, #256 ; 0x100
  675. 8004558: e7f6 b.n 8004548 <HAL_DMA_Abort_IT+0xa4>
  676. 800455a: f44f 5380 mov.w r3, #4096 ; 0x1000
  677. 800455e: e7f3 b.n 8004548 <HAL_DMA_Abort_IT+0xa4>
  678. 8004560: f44f 3380 mov.w r3, #65536 ; 0x10000
  679. 8004564: e7f0 b.n 8004548 <HAL_DMA_Abort_IT+0xa4>
  680. 8004566: f44f 1380 mov.w r3, #1048576 ; 0x100000
  681. 800456a: e7ed b.n 8004548 <HAL_DMA_Abort_IT+0xa4>
  682. HAL_StatusTypeDef status = HAL_OK;
  683. 800456c: 4618 mov r0, r3
  684. }
  685. 800456e: bd10 pop {r4, pc}
  686. 8004570: 40020080 .word 0x40020080
  687. 8004574: 40020400 .word 0x40020400
  688. 8004578: 40020008 .word 0x40020008
  689. 800457c: 40020000 .word 0x40020000
  690. 08004580 <HAL_DMA_IRQHandler>:
  691. {
  692. 8004580: b470 push {r4, r5, r6}
  693. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  694. 8004582: 2504 movs r5, #4
  695. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  696. 8004584: 6bc6 ldr r6, [r0, #60] ; 0x3c
  697. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  698. 8004586: 6c02 ldr r2, [r0, #64] ; 0x40
  699. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  700. 8004588: 6834 ldr r4, [r6, #0]
  701. uint32_t source_it = hdma->Instance->CCR;
  702. 800458a: 6803 ldr r3, [r0, #0]
  703. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  704. 800458c: 4095 lsls r5, r2
  705. 800458e: 4225 tst r5, r4
  706. uint32_t source_it = hdma->Instance->CCR;
  707. 8004590: 6819 ldr r1, [r3, #0]
  708. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  709. 8004592: d055 beq.n 8004640 <HAL_DMA_IRQHandler+0xc0>
  710. 8004594: 074d lsls r5, r1, #29
  711. 8004596: d553 bpl.n 8004640 <HAL_DMA_IRQHandler+0xc0>
  712. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  713. 8004598: 681a ldr r2, [r3, #0]
  714. 800459a: 0696 lsls r6, r2, #26
  715. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  716. 800459c: bf5e ittt pl
  717. 800459e: 681a ldrpl r2, [r3, #0]
  718. 80045a0: f022 0204 bicpl.w r2, r2, #4
  719. 80045a4: 601a strpl r2, [r3, #0]
  720. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  721. 80045a6: 4a60 ldr r2, [pc, #384] ; (8004728 <HAL_DMA_IRQHandler+0x1a8>)
  722. 80045a8: 4293 cmp r3, r2
  723. 80045aa: d91f bls.n 80045ec <HAL_DMA_IRQHandler+0x6c>
  724. 80045ac: f502 7262 add.w r2, r2, #904 ; 0x388
  725. 80045b0: 4293 cmp r3, r2
  726. 80045b2: d014 beq.n 80045de <HAL_DMA_IRQHandler+0x5e>
  727. 80045b4: 3214 adds r2, #20
  728. 80045b6: 4293 cmp r3, r2
  729. 80045b8: d013 beq.n 80045e2 <HAL_DMA_IRQHandler+0x62>
  730. 80045ba: 3214 adds r2, #20
  731. 80045bc: 4293 cmp r3, r2
  732. 80045be: d012 beq.n 80045e6 <HAL_DMA_IRQHandler+0x66>
  733. 80045c0: 3214 adds r2, #20
  734. 80045c2: 4293 cmp r3, r2
  735. 80045c4: bf0c ite eq
  736. 80045c6: f44f 4380 moveq.w r3, #16384 ; 0x4000
  737. 80045ca: f44f 2380 movne.w r3, #262144 ; 0x40000
  738. 80045ce: 4a57 ldr r2, [pc, #348] ; (800472c <HAL_DMA_IRQHandler+0x1ac>)
  739. 80045d0: 6053 str r3, [r2, #4]
  740. if(hdma->XferHalfCpltCallback != NULL)
  741. 80045d2: 6ac3 ldr r3, [r0, #44] ; 0x2c
  742. if (hdma->XferErrorCallback != NULL)
  743. 80045d4: 2b00 cmp r3, #0
  744. 80045d6: f000 80a5 beq.w 8004724 <HAL_DMA_IRQHandler+0x1a4>
  745. }
  746. 80045da: bc70 pop {r4, r5, r6}
  747. hdma->XferErrorCallback(hdma);
  748. 80045dc: 4718 bx r3
  749. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  750. 80045de: 2304 movs r3, #4
  751. 80045e0: e7f5 b.n 80045ce <HAL_DMA_IRQHandler+0x4e>
  752. 80045e2: 2340 movs r3, #64 ; 0x40
  753. 80045e4: e7f3 b.n 80045ce <HAL_DMA_IRQHandler+0x4e>
  754. 80045e6: f44f 6380 mov.w r3, #1024 ; 0x400
  755. 80045ea: e7f0 b.n 80045ce <HAL_DMA_IRQHandler+0x4e>
  756. 80045ec: 4950 ldr r1, [pc, #320] ; (8004730 <HAL_DMA_IRQHandler+0x1b0>)
  757. 80045ee: 428b cmp r3, r1
  758. 80045f0: d016 beq.n 8004620 <HAL_DMA_IRQHandler+0xa0>
  759. 80045f2: 3114 adds r1, #20
  760. 80045f4: 428b cmp r3, r1
  761. 80045f6: d015 beq.n 8004624 <HAL_DMA_IRQHandler+0xa4>
  762. 80045f8: 3114 adds r1, #20
  763. 80045fa: 428b cmp r3, r1
  764. 80045fc: d014 beq.n 8004628 <HAL_DMA_IRQHandler+0xa8>
  765. 80045fe: 3114 adds r1, #20
  766. 8004600: 428b cmp r3, r1
  767. 8004602: d014 beq.n 800462e <HAL_DMA_IRQHandler+0xae>
  768. 8004604: 3114 adds r1, #20
  769. 8004606: 428b cmp r3, r1
  770. 8004608: d014 beq.n 8004634 <HAL_DMA_IRQHandler+0xb4>
  771. 800460a: 3114 adds r1, #20
  772. 800460c: 428b cmp r3, r1
  773. 800460e: d014 beq.n 800463a <HAL_DMA_IRQHandler+0xba>
  774. 8004610: 4293 cmp r3, r2
  775. 8004612: bf14 ite ne
  776. 8004614: f44f 2380 movne.w r3, #262144 ; 0x40000
  777. 8004618: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  778. 800461c: 4a45 ldr r2, [pc, #276] ; (8004734 <HAL_DMA_IRQHandler+0x1b4>)
  779. 800461e: e7d7 b.n 80045d0 <HAL_DMA_IRQHandler+0x50>
  780. 8004620: 2304 movs r3, #4
  781. 8004622: e7fb b.n 800461c <HAL_DMA_IRQHandler+0x9c>
  782. 8004624: 2340 movs r3, #64 ; 0x40
  783. 8004626: e7f9 b.n 800461c <HAL_DMA_IRQHandler+0x9c>
  784. 8004628: f44f 6380 mov.w r3, #1024 ; 0x400
  785. 800462c: e7f6 b.n 800461c <HAL_DMA_IRQHandler+0x9c>
  786. 800462e: f44f 4380 mov.w r3, #16384 ; 0x4000
  787. 8004632: e7f3 b.n 800461c <HAL_DMA_IRQHandler+0x9c>
  788. 8004634: f44f 2380 mov.w r3, #262144 ; 0x40000
  789. 8004638: e7f0 b.n 800461c <HAL_DMA_IRQHandler+0x9c>
  790. 800463a: f44f 0380 mov.w r3, #4194304 ; 0x400000
  791. 800463e: e7ed b.n 800461c <HAL_DMA_IRQHandler+0x9c>
  792. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  793. 8004640: 2502 movs r5, #2
  794. 8004642: 4095 lsls r5, r2
  795. 8004644: 4225 tst r5, r4
  796. 8004646: d057 beq.n 80046f8 <HAL_DMA_IRQHandler+0x178>
  797. 8004648: 078d lsls r5, r1, #30
  798. 800464a: d555 bpl.n 80046f8 <HAL_DMA_IRQHandler+0x178>
  799. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  800. 800464c: 681a ldr r2, [r3, #0]
  801. 800464e: 0694 lsls r4, r2, #26
  802. 8004650: d406 bmi.n 8004660 <HAL_DMA_IRQHandler+0xe0>
  803. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  804. 8004652: 681a ldr r2, [r3, #0]
  805. 8004654: f022 020a bic.w r2, r2, #10
  806. 8004658: 601a str r2, [r3, #0]
  807. hdma->State = HAL_DMA_STATE_READY;
  808. 800465a: 2201 movs r2, #1
  809. 800465c: f880 2021 strb.w r2, [r0, #33] ; 0x21
  810. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  811. 8004660: 4a31 ldr r2, [pc, #196] ; (8004728 <HAL_DMA_IRQHandler+0x1a8>)
  812. 8004662: 4293 cmp r3, r2
  813. 8004664: d91e bls.n 80046a4 <HAL_DMA_IRQHandler+0x124>
  814. 8004666: f502 7262 add.w r2, r2, #904 ; 0x388
  815. 800466a: 4293 cmp r3, r2
  816. 800466c: d013 beq.n 8004696 <HAL_DMA_IRQHandler+0x116>
  817. 800466e: 3214 adds r2, #20
  818. 8004670: 4293 cmp r3, r2
  819. 8004672: d012 beq.n 800469a <HAL_DMA_IRQHandler+0x11a>
  820. 8004674: 3214 adds r2, #20
  821. 8004676: 4293 cmp r3, r2
  822. 8004678: d011 beq.n 800469e <HAL_DMA_IRQHandler+0x11e>
  823. 800467a: 3214 adds r2, #20
  824. 800467c: 4293 cmp r3, r2
  825. 800467e: bf0c ite eq
  826. 8004680: f44f 5300 moveq.w r3, #8192 ; 0x2000
  827. 8004684: f44f 3300 movne.w r3, #131072 ; 0x20000
  828. 8004688: 4a28 ldr r2, [pc, #160] ; (800472c <HAL_DMA_IRQHandler+0x1ac>)
  829. 800468a: 6053 str r3, [r2, #4]
  830. __HAL_UNLOCK(hdma);
  831. 800468c: 2300 movs r3, #0
  832. 800468e: f880 3020 strb.w r3, [r0, #32]
  833. if(hdma->XferCpltCallback != NULL)
  834. 8004692: 6a83 ldr r3, [r0, #40] ; 0x28
  835. 8004694: e79e b.n 80045d4 <HAL_DMA_IRQHandler+0x54>
  836. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  837. 8004696: 2302 movs r3, #2
  838. 8004698: e7f6 b.n 8004688 <HAL_DMA_IRQHandler+0x108>
  839. 800469a: 2320 movs r3, #32
  840. 800469c: e7f4 b.n 8004688 <HAL_DMA_IRQHandler+0x108>
  841. 800469e: f44f 7300 mov.w r3, #512 ; 0x200
  842. 80046a2: e7f1 b.n 8004688 <HAL_DMA_IRQHandler+0x108>
  843. 80046a4: 4922 ldr r1, [pc, #136] ; (8004730 <HAL_DMA_IRQHandler+0x1b0>)
  844. 80046a6: 428b cmp r3, r1
  845. 80046a8: d016 beq.n 80046d8 <HAL_DMA_IRQHandler+0x158>
  846. 80046aa: 3114 adds r1, #20
  847. 80046ac: 428b cmp r3, r1
  848. 80046ae: d015 beq.n 80046dc <HAL_DMA_IRQHandler+0x15c>
  849. 80046b0: 3114 adds r1, #20
  850. 80046b2: 428b cmp r3, r1
  851. 80046b4: d014 beq.n 80046e0 <HAL_DMA_IRQHandler+0x160>
  852. 80046b6: 3114 adds r1, #20
  853. 80046b8: 428b cmp r3, r1
  854. 80046ba: d014 beq.n 80046e6 <HAL_DMA_IRQHandler+0x166>
  855. 80046bc: 3114 adds r1, #20
  856. 80046be: 428b cmp r3, r1
  857. 80046c0: d014 beq.n 80046ec <HAL_DMA_IRQHandler+0x16c>
  858. 80046c2: 3114 adds r1, #20
  859. 80046c4: 428b cmp r3, r1
  860. 80046c6: d014 beq.n 80046f2 <HAL_DMA_IRQHandler+0x172>
  861. 80046c8: 4293 cmp r3, r2
  862. 80046ca: bf14 ite ne
  863. 80046cc: f44f 3300 movne.w r3, #131072 ; 0x20000
  864. 80046d0: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  865. 80046d4: 4a17 ldr r2, [pc, #92] ; (8004734 <HAL_DMA_IRQHandler+0x1b4>)
  866. 80046d6: e7d8 b.n 800468a <HAL_DMA_IRQHandler+0x10a>
  867. 80046d8: 2302 movs r3, #2
  868. 80046da: e7fb b.n 80046d4 <HAL_DMA_IRQHandler+0x154>
  869. 80046dc: 2320 movs r3, #32
  870. 80046de: e7f9 b.n 80046d4 <HAL_DMA_IRQHandler+0x154>
  871. 80046e0: f44f 7300 mov.w r3, #512 ; 0x200
  872. 80046e4: e7f6 b.n 80046d4 <HAL_DMA_IRQHandler+0x154>
  873. 80046e6: f44f 5300 mov.w r3, #8192 ; 0x2000
  874. 80046ea: e7f3 b.n 80046d4 <HAL_DMA_IRQHandler+0x154>
  875. 80046ec: f44f 3300 mov.w r3, #131072 ; 0x20000
  876. 80046f0: e7f0 b.n 80046d4 <HAL_DMA_IRQHandler+0x154>
  877. 80046f2: f44f 1300 mov.w r3, #2097152 ; 0x200000
  878. 80046f6: e7ed b.n 80046d4 <HAL_DMA_IRQHandler+0x154>
  879. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  880. 80046f8: 2508 movs r5, #8
  881. 80046fa: 4095 lsls r5, r2
  882. 80046fc: 4225 tst r5, r4
  883. 80046fe: d011 beq.n 8004724 <HAL_DMA_IRQHandler+0x1a4>
  884. 8004700: 0709 lsls r1, r1, #28
  885. 8004702: d50f bpl.n 8004724 <HAL_DMA_IRQHandler+0x1a4>
  886. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  887. 8004704: 6819 ldr r1, [r3, #0]
  888. 8004706: f021 010e bic.w r1, r1, #14
  889. 800470a: 6019 str r1, [r3, #0]
  890. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  891. 800470c: 2301 movs r3, #1
  892. 800470e: fa03 f202 lsl.w r2, r3, r2
  893. 8004712: 6072 str r2, [r6, #4]
  894. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  895. 8004714: 6383 str r3, [r0, #56] ; 0x38
  896. hdma->State = HAL_DMA_STATE_READY;
  897. 8004716: f880 3021 strb.w r3, [r0, #33] ; 0x21
  898. __HAL_UNLOCK(hdma);
  899. 800471a: 2300 movs r3, #0
  900. 800471c: f880 3020 strb.w r3, [r0, #32]
  901. if (hdma->XferErrorCallback != NULL)
  902. 8004720: 6b03 ldr r3, [r0, #48] ; 0x30
  903. 8004722: e757 b.n 80045d4 <HAL_DMA_IRQHandler+0x54>
  904. }
  905. 8004724: bc70 pop {r4, r5, r6}
  906. 8004726: 4770 bx lr
  907. 8004728: 40020080 .word 0x40020080
  908. 800472c: 40020400 .word 0x40020400
  909. 8004730: 40020008 .word 0x40020008
  910. 8004734: 40020000 .word 0x40020000
  911. 08004738 <HAL_GPIO_Init>:
  912. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  913. * the configuration information for the specified GPIO peripheral.
  914. * @retval None
  915. */
  916. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  917. {
  918. 8004738: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  919. uint32_t position;
  920. uint32_t ioposition = 0x00U;
  921. uint32_t iocurrent = 0x00U;
  922. uint32_t temp = 0x00U;
  923. uint32_t config = 0x00U;
  924. 800473c: 2200 movs r2, #0
  925. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  926. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  927. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  928. /* Configure the port pins */
  929. for (position = 0U; position < GPIO_NUMBER; position++)
  930. 800473e: 4616 mov r6, r2
  931. /*--------------------- EXTI Mode Configuration ------------------------*/
  932. /* Configure the External Interrupt or event for the current IO */
  933. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  934. {
  935. /* Enable AFIO Clock */
  936. __HAL_RCC_AFIO_CLK_ENABLE();
  937. 8004740: 4f6c ldr r7, [pc, #432] ; (80048f4 <HAL_GPIO_Init+0x1bc>)
  938. 8004742: 4b6d ldr r3, [pc, #436] ; (80048f8 <HAL_GPIO_Init+0x1c0>)
  939. temp = AFIO->EXTICR[position >> 2U];
  940. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  941. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  942. 8004744: f8df e1b8 ldr.w lr, [pc, #440] ; 8004900 <HAL_GPIO_Init+0x1c8>
  943. switch (GPIO_Init->Mode)
  944. 8004748: f8df c1b8 ldr.w ip, [pc, #440] ; 8004904 <HAL_GPIO_Init+0x1cc>
  945. ioposition = (0x01U << position);
  946. 800474c: f04f 0801 mov.w r8, #1
  947. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  948. 8004750: 680c ldr r4, [r1, #0]
  949. ioposition = (0x01U << position);
  950. 8004752: fa08 f806 lsl.w r8, r8, r6
  951. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  952. 8004756: ea08 0404 and.w r4, r8, r4
  953. if (iocurrent == ioposition)
  954. 800475a: 45a0 cmp r8, r4
  955. 800475c: f040 8085 bne.w 800486a <HAL_GPIO_Init+0x132>
  956. switch (GPIO_Init->Mode)
  957. 8004760: 684d ldr r5, [r1, #4]
  958. 8004762: 2d12 cmp r5, #18
  959. 8004764: f000 80b7 beq.w 80048d6 <HAL_GPIO_Init+0x19e>
  960. 8004768: f200 808d bhi.w 8004886 <HAL_GPIO_Init+0x14e>
  961. 800476c: 2d02 cmp r5, #2
  962. 800476e: f000 80af beq.w 80048d0 <HAL_GPIO_Init+0x198>
  963. 8004772: f200 8081 bhi.w 8004878 <HAL_GPIO_Init+0x140>
  964. 8004776: 2d00 cmp r5, #0
  965. 8004778: f000 8091 beq.w 800489e <HAL_GPIO_Init+0x166>
  966. 800477c: 2d01 cmp r5, #1
  967. 800477e: f000 80a5 beq.w 80048cc <HAL_GPIO_Init+0x194>
  968. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  969. 8004782: f04f 090f mov.w r9, #15
  970. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  971. 8004786: 2cff cmp r4, #255 ; 0xff
  972. 8004788: bf93 iteet ls
  973. 800478a: 4682 movls sl, r0
  974. 800478c: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  975. 8004790: 3d08 subhi r5, #8
  976. 8004792: f8d0 b000 ldrls.w fp, [r0]
  977. 8004796: bf92 itee ls
  978. 8004798: 00b5 lslls r5, r6, #2
  979. 800479a: f8d0 b004 ldrhi.w fp, [r0, #4]
  980. 800479e: 00ad lslhi r5, r5, #2
  981. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  982. 80047a0: fa09 f805 lsl.w r8, r9, r5
  983. 80047a4: ea2b 0808 bic.w r8, fp, r8
  984. 80047a8: fa02 f505 lsl.w r5, r2, r5
  985. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  986. 80047ac: bf88 it hi
  987. 80047ae: f100 0a04 addhi.w sl, r0, #4
  988. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  989. 80047b2: ea48 0505 orr.w r5, r8, r5
  990. 80047b6: f8ca 5000 str.w r5, [sl]
  991. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  992. 80047ba: f8d1 a004 ldr.w sl, [r1, #4]
  993. 80047be: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  994. 80047c2: d052 beq.n 800486a <HAL_GPIO_Init+0x132>
  995. __HAL_RCC_AFIO_CLK_ENABLE();
  996. 80047c4: 69bd ldr r5, [r7, #24]
  997. 80047c6: f026 0803 bic.w r8, r6, #3
  998. 80047ca: f045 0501 orr.w r5, r5, #1
  999. 80047ce: 61bd str r5, [r7, #24]
  1000. 80047d0: 69bd ldr r5, [r7, #24]
  1001. 80047d2: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1002. 80047d6: f005 0501 and.w r5, r5, #1
  1003. 80047da: 9501 str r5, [sp, #4]
  1004. 80047dc: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1005. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1006. 80047e0: f006 0b03 and.w fp, r6, #3
  1007. __HAL_RCC_AFIO_CLK_ENABLE();
  1008. 80047e4: 9d01 ldr r5, [sp, #4]
  1009. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1010. 80047e6: ea4f 0b8b mov.w fp, fp, lsl #2
  1011. temp = AFIO->EXTICR[position >> 2U];
  1012. 80047ea: f8d8 5008 ldr.w r5, [r8, #8]
  1013. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1014. 80047ee: fa09 f90b lsl.w r9, r9, fp
  1015. 80047f2: ea25 0909 bic.w r9, r5, r9
  1016. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1017. 80047f6: 4d41 ldr r5, [pc, #260] ; (80048fc <HAL_GPIO_Init+0x1c4>)
  1018. 80047f8: 42a8 cmp r0, r5
  1019. 80047fa: d071 beq.n 80048e0 <HAL_GPIO_Init+0x1a8>
  1020. 80047fc: f505 6580 add.w r5, r5, #1024 ; 0x400
  1021. 8004800: 42a8 cmp r0, r5
  1022. 8004802: d06f beq.n 80048e4 <HAL_GPIO_Init+0x1ac>
  1023. 8004804: f505 6580 add.w r5, r5, #1024 ; 0x400
  1024. 8004808: 42a8 cmp r0, r5
  1025. 800480a: d06d beq.n 80048e8 <HAL_GPIO_Init+0x1b0>
  1026. 800480c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1027. 8004810: 42a8 cmp r0, r5
  1028. 8004812: d06b beq.n 80048ec <HAL_GPIO_Init+0x1b4>
  1029. 8004814: f505 6580 add.w r5, r5, #1024 ; 0x400
  1030. 8004818: 42a8 cmp r0, r5
  1031. 800481a: d069 beq.n 80048f0 <HAL_GPIO_Init+0x1b8>
  1032. 800481c: 4570 cmp r0, lr
  1033. 800481e: bf0c ite eq
  1034. 8004820: 2505 moveq r5, #5
  1035. 8004822: 2506 movne r5, #6
  1036. 8004824: fa05 f50b lsl.w r5, r5, fp
  1037. 8004828: ea45 0509 orr.w r5, r5, r9
  1038. AFIO->EXTICR[position >> 2U] = temp;
  1039. 800482c: f8c8 5008 str.w r5, [r8, #8]
  1040. /* Configure the interrupt mask */
  1041. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1042. {
  1043. SET_BIT(EXTI->IMR, iocurrent);
  1044. 8004830: 681d ldr r5, [r3, #0]
  1045. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1046. 8004832: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1047. SET_BIT(EXTI->IMR, iocurrent);
  1048. 8004836: bf14 ite ne
  1049. 8004838: 4325 orrne r5, r4
  1050. }
  1051. else
  1052. {
  1053. CLEAR_BIT(EXTI->IMR, iocurrent);
  1054. 800483a: 43a5 biceq r5, r4
  1055. 800483c: 601d str r5, [r3, #0]
  1056. }
  1057. /* Configure the event mask */
  1058. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1059. {
  1060. SET_BIT(EXTI->EMR, iocurrent);
  1061. 800483e: 685d ldr r5, [r3, #4]
  1062. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1063. 8004840: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1064. SET_BIT(EXTI->EMR, iocurrent);
  1065. 8004844: bf14 ite ne
  1066. 8004846: 4325 orrne r5, r4
  1067. }
  1068. else
  1069. {
  1070. CLEAR_BIT(EXTI->EMR, iocurrent);
  1071. 8004848: 43a5 biceq r5, r4
  1072. 800484a: 605d str r5, [r3, #4]
  1073. }
  1074. /* Enable or disable the rising trigger */
  1075. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1076. {
  1077. SET_BIT(EXTI->RTSR, iocurrent);
  1078. 800484c: 689d ldr r5, [r3, #8]
  1079. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1080. 800484e: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1081. SET_BIT(EXTI->RTSR, iocurrent);
  1082. 8004852: bf14 ite ne
  1083. 8004854: 4325 orrne r5, r4
  1084. }
  1085. else
  1086. {
  1087. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1088. 8004856: 43a5 biceq r5, r4
  1089. 8004858: 609d str r5, [r3, #8]
  1090. }
  1091. /* Enable or disable the falling trigger */
  1092. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1093. {
  1094. SET_BIT(EXTI->FTSR, iocurrent);
  1095. 800485a: 68dd ldr r5, [r3, #12]
  1096. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1097. 800485c: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1098. SET_BIT(EXTI->FTSR, iocurrent);
  1099. 8004860: bf14 ite ne
  1100. 8004862: 432c orrne r4, r5
  1101. }
  1102. else
  1103. {
  1104. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1105. 8004864: ea25 0404 biceq.w r4, r5, r4
  1106. 8004868: 60dc str r4, [r3, #12]
  1107. for (position = 0U; position < GPIO_NUMBER; position++)
  1108. 800486a: 3601 adds r6, #1
  1109. 800486c: 2e10 cmp r6, #16
  1110. 800486e: f47f af6d bne.w 800474c <HAL_GPIO_Init+0x14>
  1111. }
  1112. }
  1113. }
  1114. }
  1115. }
  1116. 8004872: b003 add sp, #12
  1117. 8004874: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1118. switch (GPIO_Init->Mode)
  1119. 8004878: 2d03 cmp r5, #3
  1120. 800487a: d025 beq.n 80048c8 <HAL_GPIO_Init+0x190>
  1121. 800487c: 2d11 cmp r5, #17
  1122. 800487e: d180 bne.n 8004782 <HAL_GPIO_Init+0x4a>
  1123. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1124. 8004880: 68ca ldr r2, [r1, #12]
  1125. 8004882: 3204 adds r2, #4
  1126. break;
  1127. 8004884: e77d b.n 8004782 <HAL_GPIO_Init+0x4a>
  1128. switch (GPIO_Init->Mode)
  1129. 8004886: 4565 cmp r5, ip
  1130. 8004888: d009 beq.n 800489e <HAL_GPIO_Init+0x166>
  1131. 800488a: d812 bhi.n 80048b2 <HAL_GPIO_Init+0x17a>
  1132. 800488c: f8df 9078 ldr.w r9, [pc, #120] ; 8004908 <HAL_GPIO_Init+0x1d0>
  1133. 8004890: 454d cmp r5, r9
  1134. 8004892: d004 beq.n 800489e <HAL_GPIO_Init+0x166>
  1135. 8004894: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1136. 8004898: 454d cmp r5, r9
  1137. 800489a: f47f af72 bne.w 8004782 <HAL_GPIO_Init+0x4a>
  1138. if (GPIO_Init->Pull == GPIO_NOPULL)
  1139. 800489e: 688a ldr r2, [r1, #8]
  1140. 80048a0: b1e2 cbz r2, 80048dc <HAL_GPIO_Init+0x1a4>
  1141. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1142. 80048a2: 2a01 cmp r2, #1
  1143. GPIOx->BSRR = ioposition;
  1144. 80048a4: bf0c ite eq
  1145. 80048a6: f8c0 8010 streq.w r8, [r0, #16]
  1146. GPIOx->BRR = ioposition;
  1147. 80048aa: f8c0 8014 strne.w r8, [r0, #20]
  1148. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1149. 80048ae: 2208 movs r2, #8
  1150. 80048b0: e767 b.n 8004782 <HAL_GPIO_Init+0x4a>
  1151. switch (GPIO_Init->Mode)
  1152. 80048b2: f8df 9058 ldr.w r9, [pc, #88] ; 800490c <HAL_GPIO_Init+0x1d4>
  1153. 80048b6: 454d cmp r5, r9
  1154. 80048b8: d0f1 beq.n 800489e <HAL_GPIO_Init+0x166>
  1155. 80048ba: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1156. 80048be: 454d cmp r5, r9
  1157. 80048c0: d0ed beq.n 800489e <HAL_GPIO_Init+0x166>
  1158. 80048c2: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1159. 80048c6: e7e7 b.n 8004898 <HAL_GPIO_Init+0x160>
  1160. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1161. 80048c8: 2200 movs r2, #0
  1162. 80048ca: e75a b.n 8004782 <HAL_GPIO_Init+0x4a>
  1163. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1164. 80048cc: 68ca ldr r2, [r1, #12]
  1165. break;
  1166. 80048ce: e758 b.n 8004782 <HAL_GPIO_Init+0x4a>
  1167. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1168. 80048d0: 68ca ldr r2, [r1, #12]
  1169. 80048d2: 3208 adds r2, #8
  1170. break;
  1171. 80048d4: e755 b.n 8004782 <HAL_GPIO_Init+0x4a>
  1172. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1173. 80048d6: 68ca ldr r2, [r1, #12]
  1174. 80048d8: 320c adds r2, #12
  1175. break;
  1176. 80048da: e752 b.n 8004782 <HAL_GPIO_Init+0x4a>
  1177. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1178. 80048dc: 2204 movs r2, #4
  1179. 80048de: e750 b.n 8004782 <HAL_GPIO_Init+0x4a>
  1180. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1181. 80048e0: 2500 movs r5, #0
  1182. 80048e2: e79f b.n 8004824 <HAL_GPIO_Init+0xec>
  1183. 80048e4: 2501 movs r5, #1
  1184. 80048e6: e79d b.n 8004824 <HAL_GPIO_Init+0xec>
  1185. 80048e8: 2502 movs r5, #2
  1186. 80048ea: e79b b.n 8004824 <HAL_GPIO_Init+0xec>
  1187. 80048ec: 2503 movs r5, #3
  1188. 80048ee: e799 b.n 8004824 <HAL_GPIO_Init+0xec>
  1189. 80048f0: 2504 movs r5, #4
  1190. 80048f2: e797 b.n 8004824 <HAL_GPIO_Init+0xec>
  1191. 80048f4: 40021000 .word 0x40021000
  1192. 80048f8: 40010400 .word 0x40010400
  1193. 80048fc: 40010800 .word 0x40010800
  1194. 8004900: 40011c00 .word 0x40011c00
  1195. 8004904: 10210000 .word 0x10210000
  1196. 8004908: 10110000 .word 0x10110000
  1197. 800490c: 10310000 .word 0x10310000
  1198. 08004910 <HAL_GPIO_ReadPin>:
  1199. GPIO_PinState bitstatus;
  1200. /* Check the parameters */
  1201. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1202. if ((GPIOx->IDR & GPIO_Pin) != (uint32_t)GPIO_PIN_RESET)
  1203. 8004910: 6883 ldr r3, [r0, #8]
  1204. 8004912: 4219 tst r1, r3
  1205. else
  1206. {
  1207. bitstatus = GPIO_PIN_RESET;
  1208. }
  1209. return bitstatus;
  1210. }
  1211. 8004914: bf14 ite ne
  1212. 8004916: 2001 movne r0, #1
  1213. 8004918: 2000 moveq r0, #0
  1214. 800491a: 4770 bx lr
  1215. 0800491c <HAL_GPIO_WritePin>:
  1216. {
  1217. /* Check the parameters */
  1218. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1219. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1220. if (PinState != GPIO_PIN_RESET)
  1221. 800491c: b10a cbz r2, 8004922 <HAL_GPIO_WritePin+0x6>
  1222. {
  1223. GPIOx->BSRR = GPIO_Pin;
  1224. }
  1225. else
  1226. {
  1227. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1228. 800491e: 6101 str r1, [r0, #16]
  1229. 8004920: 4770 bx lr
  1230. 8004922: 0409 lsls r1, r1, #16
  1231. 8004924: e7fb b.n 800491e <HAL_GPIO_WritePin+0x2>
  1232. 08004926 <HAL_GPIO_TogglePin>:
  1233. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1234. {
  1235. /* Check the parameters */
  1236. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1237. GPIOx->ODR ^= GPIO_Pin;
  1238. 8004926: 68c3 ldr r3, [r0, #12]
  1239. 8004928: 4059 eors r1, r3
  1240. 800492a: 60c1 str r1, [r0, #12]
  1241. 800492c: 4770 bx lr
  1242. 0800492e <HAL_GPIO_EXTI_Callback>:
  1243. * @brief EXTI line detection callbacks.
  1244. * @param GPIO_Pin: Specifies the pins connected EXTI line
  1245. * @retval None
  1246. */
  1247. __weak void HAL_GPIO_EXTI_Callback(uint16_t GPIO_Pin)
  1248. {
  1249. 800492e: 4770 bx lr
  1250. 08004930 <HAL_GPIO_EXTI_IRQHandler>:
  1251. {
  1252. 8004930: b508 push {r3, lr}
  1253. if (__HAL_GPIO_EXTI_GET_IT(GPIO_Pin) != RESET)
  1254. 8004932: 4b04 ldr r3, [pc, #16] ; (8004944 <HAL_GPIO_EXTI_IRQHandler+0x14>)
  1255. 8004934: 6959 ldr r1, [r3, #20]
  1256. 8004936: 4201 tst r1, r0
  1257. 8004938: d002 beq.n 8004940 <HAL_GPIO_EXTI_IRQHandler+0x10>
  1258. __HAL_GPIO_EXTI_CLEAR_IT(GPIO_Pin);
  1259. 800493a: 6158 str r0, [r3, #20]
  1260. HAL_GPIO_EXTI_Callback(GPIO_Pin);
  1261. 800493c: f7ff fff7 bl 800492e <HAL_GPIO_EXTI_Callback>
  1262. 8004940: bd08 pop {r3, pc}
  1263. 8004942: bf00 nop
  1264. 8004944: 40010400 .word 0x40010400
  1265. 08004948 <I2C_IsAcknowledgeFailed>:
  1266. * the configuration information for the specified I2C.
  1267. * @retval HAL status
  1268. */
  1269. static HAL_StatusTypeDef I2C_IsAcknowledgeFailed(I2C_HandleTypeDef *hi2c)
  1270. {
  1271. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_AF) == SET)
  1272. 8004948: 6802 ldr r2, [r0, #0]
  1273. 800494a: 6953 ldr r3, [r2, #20]
  1274. 800494c: f413 6380 ands.w r3, r3, #1024 ; 0x400
  1275. 8004950: d00d beq.n 800496e <I2C_IsAcknowledgeFailed+0x26>
  1276. {
  1277. /* Clear NACKF Flag */
  1278. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_AF);
  1279. 8004952: f46f 6380 mvn.w r3, #1024 ; 0x400
  1280. 8004956: 6153 str r3, [r2, #20]
  1281. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1282. 8004958: 2304 movs r3, #4
  1283. hi2c->PreviousState = I2C_STATE_NONE;
  1284. hi2c->State= HAL_I2C_STATE_READY;
  1285. 800495a: 2220 movs r2, #32
  1286. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1287. 800495c: 6403 str r3, [r0, #64] ; 0x40
  1288. hi2c->PreviousState = I2C_STATE_NONE;
  1289. 800495e: 2300 movs r3, #0
  1290. 8004960: 6303 str r3, [r0, #48] ; 0x30
  1291. /* Process Unlocked */
  1292. __HAL_UNLOCK(hi2c);
  1293. 8004962: f880 303c strb.w r3, [r0, #60] ; 0x3c
  1294. hi2c->State= HAL_I2C_STATE_READY;
  1295. 8004966: f880 203d strb.w r2, [r0, #61] ; 0x3d
  1296. return HAL_ERROR;
  1297. 800496a: 2001 movs r0, #1
  1298. 800496c: 4770 bx lr
  1299. }
  1300. return HAL_OK;
  1301. 800496e: 4618 mov r0, r3
  1302. }
  1303. 8004970: 4770 bx lr
  1304. 08004972 <I2C_WaitOnMasterAddressFlagUntilTimeout>:
  1305. {
  1306. 8004972: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  1307. 8004976: 4604 mov r4, r0
  1308. 8004978: 4617 mov r7, r2
  1309. 800497a: 4699 mov r9, r3
  1310. while(__HAL_I2C_GET_FLAG(hi2c, Flag) == RESET)
  1311. 800497c: f3c1 4807 ubfx r8, r1, #16, #8
  1312. 8004980: b28e uxth r6, r1
  1313. 8004982: 6825 ldr r5, [r4, #0]
  1314. 8004984: f1b8 0f01 cmp.w r8, #1
  1315. 8004988: bf0c ite eq
  1316. 800498a: 696b ldreq r3, [r5, #20]
  1317. 800498c: 69ab ldrne r3, [r5, #24]
  1318. 800498e: ea36 0303 bics.w r3, r6, r3
  1319. 8004992: bf14 ite ne
  1320. 8004994: 2001 movne r0, #1
  1321. 8004996: 2000 moveq r0, #0
  1322. 8004998: b908 cbnz r0, 800499e <I2C_WaitOnMasterAddressFlagUntilTimeout+0x2c>
  1323. }
  1324. 800499a: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1325. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_AF) == SET)
  1326. 800499e: 696b ldr r3, [r5, #20]
  1327. 80049a0: 055a lsls r2, r3, #21
  1328. 80049a2: d512 bpl.n 80049ca <I2C_WaitOnMasterAddressFlagUntilTimeout+0x58>
  1329. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1330. 80049a4: 682b ldr r3, [r5, #0]
  1331. hi2c->State= HAL_I2C_STATE_READY;
  1332. 80049a6: 2220 movs r2, #32
  1333. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1334. 80049a8: f443 7300 orr.w r3, r3, #512 ; 0x200
  1335. 80049ac: 602b str r3, [r5, #0]
  1336. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_AF);
  1337. 80049ae: f46f 6380 mvn.w r3, #1024 ; 0x400
  1338. 80049b2: 616b str r3, [r5, #20]
  1339. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1340. 80049b4: 2304 movs r3, #4
  1341. 80049b6: 6423 str r3, [r4, #64] ; 0x40
  1342. hi2c->PreviousState = I2C_STATE_NONE;
  1343. 80049b8: 2300 movs r3, #0
  1344. return HAL_ERROR;
  1345. 80049ba: 2001 movs r0, #1
  1346. hi2c->PreviousState = I2C_STATE_NONE;
  1347. 80049bc: 6323 str r3, [r4, #48] ; 0x30
  1348. __HAL_UNLOCK(hi2c);
  1349. 80049be: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1350. hi2c->State= HAL_I2C_STATE_READY;
  1351. 80049c2: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1352. return HAL_ERROR;
  1353. 80049c6: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1354. if(Timeout != HAL_MAX_DELAY)
  1355. 80049ca: 1c7b adds r3, r7, #1
  1356. 80049cc: d0d9 beq.n 8004982 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x10>
  1357. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1358. 80049ce: b94f cbnz r7, 80049e4 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x72>
  1359. hi2c->PreviousState = I2C_STATE_NONE;
  1360. 80049d0: 2300 movs r3, #0
  1361. hi2c->State= HAL_I2C_STATE_READY;
  1362. 80049d2: 2220 movs r2, #32
  1363. hi2c->PreviousState = I2C_STATE_NONE;
  1364. 80049d4: 6323 str r3, [r4, #48] ; 0x30
  1365. __HAL_UNLOCK(hi2c);
  1366. 80049d6: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1367. hi2c->State= HAL_I2C_STATE_READY;
  1368. 80049da: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1369. return HAL_TIMEOUT;
  1370. 80049de: 2003 movs r0, #3
  1371. 80049e0: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1372. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1373. 80049e4: f7ff fc60 bl 80042a8 <HAL_GetTick>
  1374. 80049e8: eba0 0009 sub.w r0, r0, r9
  1375. 80049ec: 4287 cmp r7, r0
  1376. 80049ee: d2c8 bcs.n 8004982 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x10>
  1377. 80049f0: e7ee b.n 80049d0 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x5e>
  1378. 080049f2 <I2C_WaitOnFlagUntilTimeout>:
  1379. {
  1380. 80049f2: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  1381. 80049f6: 4604 mov r4, r0
  1382. 80049f8: 4690 mov r8, r2
  1383. 80049fa: 461f mov r7, r3
  1384. 80049fc: 9e08 ldr r6, [sp, #32]
  1385. while((__HAL_I2C_GET_FLAG(hi2c, Flag) ? SET : RESET) == Status)
  1386. 80049fe: f3c1 4907 ubfx r9, r1, #16, #8
  1387. 8004a02: b28d uxth r5, r1
  1388. 8004a04: 6823 ldr r3, [r4, #0]
  1389. 8004a06: f1b9 0f01 cmp.w r9, #1
  1390. 8004a0a: bf0c ite eq
  1391. 8004a0c: 695b ldreq r3, [r3, #20]
  1392. 8004a0e: 699b ldrne r3, [r3, #24]
  1393. 8004a10: ea35 0303 bics.w r3, r5, r3
  1394. 8004a14: bf0c ite eq
  1395. 8004a16: 2301 moveq r3, #1
  1396. 8004a18: 2300 movne r3, #0
  1397. 8004a1a: 4543 cmp r3, r8
  1398. 8004a1c: d002 beq.n 8004a24 <I2C_WaitOnFlagUntilTimeout+0x32>
  1399. return HAL_OK;
  1400. 8004a1e: 2000 movs r0, #0
  1401. }
  1402. 8004a20: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1403. if(Timeout != HAL_MAX_DELAY)
  1404. 8004a24: 1c7b adds r3, r7, #1
  1405. 8004a26: d0ed beq.n 8004a04 <I2C_WaitOnFlagUntilTimeout+0x12>
  1406. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1407. 8004a28: b95f cbnz r7, 8004a42 <I2C_WaitOnFlagUntilTimeout+0x50>
  1408. hi2c->PreviousState = I2C_STATE_NONE;
  1409. 8004a2a: 2300 movs r3, #0
  1410. hi2c->State= HAL_I2C_STATE_READY;
  1411. 8004a2c: 2220 movs r2, #32
  1412. hi2c->PreviousState = I2C_STATE_NONE;
  1413. 8004a2e: 6323 str r3, [r4, #48] ; 0x30
  1414. __HAL_UNLOCK(hi2c);
  1415. 8004a30: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1416. hi2c->State= HAL_I2C_STATE_READY;
  1417. 8004a34: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1418. __HAL_UNLOCK(hi2c);
  1419. 8004a38: 2003 movs r0, #3
  1420. hi2c->Mode = HAL_I2C_MODE_NONE;
  1421. 8004a3a: f884 303e strb.w r3, [r4, #62] ; 0x3e
  1422. 8004a3e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1423. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1424. 8004a42: f7ff fc31 bl 80042a8 <HAL_GetTick>
  1425. 8004a46: 1b80 subs r0, r0, r6
  1426. 8004a48: 4287 cmp r7, r0
  1427. 8004a4a: d2db bcs.n 8004a04 <I2C_WaitOnFlagUntilTimeout+0x12>
  1428. 8004a4c: e7ed b.n 8004a2a <I2C_WaitOnFlagUntilTimeout+0x38>
  1429. 08004a4e <I2C_WaitOnTXEFlagUntilTimeout>:
  1430. {
  1431. 8004a4e: b570 push {r4, r5, r6, lr}
  1432. 8004a50: 4604 mov r4, r0
  1433. 8004a52: 460d mov r5, r1
  1434. 8004a54: 4616 mov r6, r2
  1435. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_TXE) == RESET)
  1436. 8004a56: 6823 ldr r3, [r4, #0]
  1437. 8004a58: 695b ldr r3, [r3, #20]
  1438. 8004a5a: 061b lsls r3, r3, #24
  1439. 8004a5c: d501 bpl.n 8004a62 <I2C_WaitOnTXEFlagUntilTimeout+0x14>
  1440. return HAL_OK;
  1441. 8004a5e: 2000 movs r0, #0
  1442. 8004a60: bd70 pop {r4, r5, r6, pc}
  1443. if(I2C_IsAcknowledgeFailed(hi2c) != HAL_OK)
  1444. 8004a62: 4620 mov r0, r4
  1445. 8004a64: f7ff ff70 bl 8004948 <I2C_IsAcknowledgeFailed>
  1446. 8004a68: b9a8 cbnz r0, 8004a96 <I2C_WaitOnTXEFlagUntilTimeout+0x48>
  1447. if(Timeout != HAL_MAX_DELAY)
  1448. 8004a6a: 1c6a adds r2, r5, #1
  1449. 8004a6c: d0f3 beq.n 8004a56 <I2C_WaitOnTXEFlagUntilTimeout+0x8>
  1450. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1451. 8004a6e: b965 cbnz r5, 8004a8a <I2C_WaitOnTXEFlagUntilTimeout+0x3c>
  1452. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1453. 8004a70: 6c23 ldr r3, [r4, #64] ; 0x40
  1454. hi2c->State= HAL_I2C_STATE_READY;
  1455. 8004a72: 2220 movs r2, #32
  1456. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1457. 8004a74: f043 0320 orr.w r3, r3, #32
  1458. 8004a78: 6423 str r3, [r4, #64] ; 0x40
  1459. hi2c->PreviousState = I2C_STATE_NONE;
  1460. 8004a7a: 2300 movs r3, #0
  1461. __HAL_UNLOCK(hi2c);
  1462. 8004a7c: 2003 movs r0, #3
  1463. hi2c->PreviousState = I2C_STATE_NONE;
  1464. 8004a7e: 6323 str r3, [r4, #48] ; 0x30
  1465. __HAL_UNLOCK(hi2c);
  1466. 8004a80: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1467. hi2c->State= HAL_I2C_STATE_READY;
  1468. 8004a84: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1469. 8004a88: bd70 pop {r4, r5, r6, pc}
  1470. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1471. 8004a8a: f7ff fc0d bl 80042a8 <HAL_GetTick>
  1472. 8004a8e: 1b80 subs r0, r0, r6
  1473. 8004a90: 4285 cmp r5, r0
  1474. 8004a92: d2e0 bcs.n 8004a56 <I2C_WaitOnTXEFlagUntilTimeout+0x8>
  1475. 8004a94: e7ec b.n 8004a70 <I2C_WaitOnTXEFlagUntilTimeout+0x22>
  1476. return HAL_ERROR;
  1477. 8004a96: 2001 movs r0, #1
  1478. }
  1479. 8004a98: bd70 pop {r4, r5, r6, pc}
  1480. ...
  1481. 08004a9c <I2C_RequestMemoryWrite>:
  1482. {
  1483. 8004a9c: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  1484. 8004aa0: 4615 mov r5, r2
  1485. hi2c->Instance->CR1 |= I2C_CR1_START;
  1486. 8004aa2: 6802 ldr r2, [r0, #0]
  1487. {
  1488. 8004aa4: 4698 mov r8, r3
  1489. hi2c->Instance->CR1 |= I2C_CR1_START;
  1490. 8004aa6: 6813 ldr r3, [r2, #0]
  1491. {
  1492. 8004aa8: 9e0b ldr r6, [sp, #44] ; 0x2c
  1493. hi2c->Instance->CR1 |= I2C_CR1_START;
  1494. 8004aaa: f443 7380 orr.w r3, r3, #256 ; 0x100
  1495. 8004aae: 6013 str r3, [r2, #0]
  1496. {
  1497. 8004ab0: 460f mov r7, r1
  1498. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1499. 8004ab2: 9600 str r6, [sp, #0]
  1500. 8004ab4: 9b0a ldr r3, [sp, #40] ; 0x28
  1501. 8004ab6: 2200 movs r2, #0
  1502. 8004ab8: f04f 1101 mov.w r1, #65537 ; 0x10001
  1503. {
  1504. 8004abc: 4604 mov r4, r0
  1505. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1506. 8004abe: f7ff ff98 bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  1507. 8004ac2: b968 cbnz r0, 8004ae0 <I2C_RequestMemoryWrite+0x44>
  1508. hi2c->Instance->DR = I2C_7BIT_ADD_WRITE(DevAddress);
  1509. 8004ac4: 6823 ldr r3, [r4, #0]
  1510. 8004ac6: f007 07fe and.w r7, r7, #254 ; 0xfe
  1511. 8004aca: 611f str r7, [r3, #16]
  1512. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1513. 8004acc: 9a0a ldr r2, [sp, #40] ; 0x28
  1514. 8004ace: 4633 mov r3, r6
  1515. 8004ad0: 491a ldr r1, [pc, #104] ; (8004b3c <I2C_RequestMemoryWrite+0xa0>)
  1516. 8004ad2: 4620 mov r0, r4
  1517. 8004ad4: f7ff ff4d bl 8004972 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1518. 8004ad8: b130 cbz r0, 8004ae8 <I2C_RequestMemoryWrite+0x4c>
  1519. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1520. 8004ada: 6c23 ldr r3, [r4, #64] ; 0x40
  1521. 8004adc: 2b04 cmp r3, #4
  1522. 8004ade: d018 beq.n 8004b12 <I2C_RequestMemoryWrite+0x76>
  1523. return HAL_TIMEOUT;
  1524. 8004ae0: 2003 movs r0, #3
  1525. }
  1526. 8004ae2: b004 add sp, #16
  1527. 8004ae4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1528. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1529. 8004ae8: 6823 ldr r3, [r4, #0]
  1530. 8004aea: 9003 str r0, [sp, #12]
  1531. 8004aec: 695a ldr r2, [r3, #20]
  1532. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1533. 8004aee: 990a ldr r1, [sp, #40] ; 0x28
  1534. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1535. 8004af0: 9203 str r2, [sp, #12]
  1536. 8004af2: 699b ldr r3, [r3, #24]
  1537. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1538. 8004af4: 4632 mov r2, r6
  1539. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1540. 8004af6: 9303 str r3, [sp, #12]
  1541. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1542. 8004af8: 4620 mov r0, r4
  1543. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1544. 8004afa: 9b03 ldr r3, [sp, #12]
  1545. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1546. 8004afc: f7ff ffa7 bl 8004a4e <I2C_WaitOnTXEFlagUntilTimeout>
  1547. 8004b00: b148 cbz r0, 8004b16 <I2C_RequestMemoryWrite+0x7a>
  1548. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1549. 8004b02: 6c23 ldr r3, [r4, #64] ; 0x40
  1550. 8004b04: 2b04 cmp r3, #4
  1551. 8004b06: d1eb bne.n 8004ae0 <I2C_RequestMemoryWrite+0x44>
  1552. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1553. 8004b08: 6822 ldr r2, [r4, #0]
  1554. 8004b0a: 6813 ldr r3, [r2, #0]
  1555. 8004b0c: f443 7300 orr.w r3, r3, #512 ; 0x200
  1556. 8004b10: 6013 str r3, [r2, #0]
  1557. return HAL_ERROR;
  1558. 8004b12: 2001 movs r0, #1
  1559. 8004b14: e7e5 b.n 8004ae2 <I2C_RequestMemoryWrite+0x46>
  1560. if(MemAddSize == I2C_MEMADD_SIZE_8BIT)
  1561. 8004b16: f1b8 0f01 cmp.w r8, #1
  1562. 8004b1a: 6823 ldr r3, [r4, #0]
  1563. 8004b1c: d102 bne.n 8004b24 <I2C_RequestMemoryWrite+0x88>
  1564. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1565. 8004b1e: b2ed uxtb r5, r5
  1566. 8004b20: 611d str r5, [r3, #16]
  1567. 8004b22: e7de b.n 8004ae2 <I2C_RequestMemoryWrite+0x46>
  1568. hi2c->Instance->DR = I2C_MEM_ADD_MSB(MemAddress);
  1569. 8004b24: 0a2a lsrs r2, r5, #8
  1570. 8004b26: 611a str r2, [r3, #16]
  1571. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1572. 8004b28: 990a ldr r1, [sp, #40] ; 0x28
  1573. 8004b2a: 4632 mov r2, r6
  1574. 8004b2c: 4620 mov r0, r4
  1575. 8004b2e: f7ff ff8e bl 8004a4e <I2C_WaitOnTXEFlagUntilTimeout>
  1576. 8004b32: 2800 cmp r0, #0
  1577. 8004b34: d1e5 bne.n 8004b02 <I2C_RequestMemoryWrite+0x66>
  1578. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1579. 8004b36: 6823 ldr r3, [r4, #0]
  1580. 8004b38: e7f1 b.n 8004b1e <I2C_RequestMemoryWrite+0x82>
  1581. 8004b3a: bf00 nop
  1582. 8004b3c: 00010002 .word 0x00010002
  1583. 08004b40 <I2C_RequestMemoryRead>:
  1584. {
  1585. 8004b40: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  1586. 8004b44: 4698 mov r8, r3
  1587. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1588. 8004b46: 6803 ldr r3, [r0, #0]
  1589. {
  1590. 8004b48: 4616 mov r6, r2
  1591. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1592. 8004b4a: 681a ldr r2, [r3, #0]
  1593. {
  1594. 8004b4c: 9d0b ldr r5, [sp, #44] ; 0x2c
  1595. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1596. 8004b4e: f442 6280 orr.w r2, r2, #1024 ; 0x400
  1597. 8004b52: 601a str r2, [r3, #0]
  1598. hi2c->Instance->CR1 |= I2C_CR1_START;
  1599. 8004b54: 681a ldr r2, [r3, #0]
  1600. {
  1601. 8004b56: 460f mov r7, r1
  1602. hi2c->Instance->CR1 |= I2C_CR1_START;
  1603. 8004b58: f442 7280 orr.w r2, r2, #256 ; 0x100
  1604. 8004b5c: 601a str r2, [r3, #0]
  1605. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1606. 8004b5e: f04f 1101 mov.w r1, #65537 ; 0x10001
  1607. 8004b62: 9500 str r5, [sp, #0]
  1608. 8004b64: 9b0a ldr r3, [sp, #40] ; 0x28
  1609. 8004b66: 2200 movs r2, #0
  1610. {
  1611. 8004b68: 4604 mov r4, r0
  1612. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1613. 8004b6a: f7ff ff42 bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  1614. 8004b6e: b980 cbnz r0, 8004b92 <I2C_RequestMemoryRead+0x52>
  1615. hi2c->Instance->DR = I2C_7BIT_ADD_WRITE(DevAddress);
  1616. 8004b70: 6823 ldr r3, [r4, #0]
  1617. 8004b72: b2ff uxtb r7, r7
  1618. 8004b74: f007 02fe and.w r2, r7, #254 ; 0xfe
  1619. 8004b78: 611a str r2, [r3, #16]
  1620. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1621. 8004b7a: 492d ldr r1, [pc, #180] ; (8004c30 <I2C_RequestMemoryRead+0xf0>)
  1622. 8004b7c: 462b mov r3, r5
  1623. 8004b7e: 9a0a ldr r2, [sp, #40] ; 0x28
  1624. 8004b80: 4620 mov r0, r4
  1625. 8004b82: f7ff fef6 bl 8004972 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1626. 8004b86: b140 cbz r0, 8004b9a <I2C_RequestMemoryRead+0x5a>
  1627. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1628. 8004b88: 6c23 ldr r3, [r4, #64] ; 0x40
  1629. 8004b8a: 2b04 cmp r3, #4
  1630. 8004b8c: d101 bne.n 8004b92 <I2C_RequestMemoryRead+0x52>
  1631. return HAL_ERROR;
  1632. 8004b8e: 2001 movs r0, #1
  1633. 8004b90: e000 b.n 8004b94 <I2C_RequestMemoryRead+0x54>
  1634. return HAL_TIMEOUT;
  1635. 8004b92: 2003 movs r0, #3
  1636. }
  1637. 8004b94: b004 add sp, #16
  1638. 8004b96: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1639. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1640. 8004b9a: 6823 ldr r3, [r4, #0]
  1641. 8004b9c: 9003 str r0, [sp, #12]
  1642. 8004b9e: 695a ldr r2, [r3, #20]
  1643. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1644. 8004ba0: 990a ldr r1, [sp, #40] ; 0x28
  1645. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1646. 8004ba2: 9203 str r2, [sp, #12]
  1647. 8004ba4: 699b ldr r3, [r3, #24]
  1648. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1649. 8004ba6: 462a mov r2, r5
  1650. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1651. 8004ba8: 9303 str r3, [sp, #12]
  1652. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1653. 8004baa: 4620 mov r0, r4
  1654. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1655. 8004bac: 9b03 ldr r3, [sp, #12]
  1656. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1657. 8004bae: f7ff ff4e bl 8004a4e <I2C_WaitOnTXEFlagUntilTimeout>
  1658. 8004bb2: b140 cbz r0, 8004bc6 <I2C_RequestMemoryRead+0x86>
  1659. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1660. 8004bb4: 6c23 ldr r3, [r4, #64] ; 0x40
  1661. 8004bb6: 2b04 cmp r3, #4
  1662. 8004bb8: d1eb bne.n 8004b92 <I2C_RequestMemoryRead+0x52>
  1663. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1664. 8004bba: 6822 ldr r2, [r4, #0]
  1665. 8004bbc: 6813 ldr r3, [r2, #0]
  1666. 8004bbe: f443 7300 orr.w r3, r3, #512 ; 0x200
  1667. 8004bc2: 6013 str r3, [r2, #0]
  1668. 8004bc4: e7e3 b.n 8004b8e <I2C_RequestMemoryRead+0x4e>
  1669. if(MemAddSize == I2C_MEMADD_SIZE_8BIT)
  1670. 8004bc6: f1b8 0f01 cmp.w r8, #1
  1671. 8004bca: 6823 ldr r3, [r4, #0]
  1672. 8004bcc: d124 bne.n 8004c18 <I2C_RequestMemoryRead+0xd8>
  1673. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1674. 8004bce: b2f6 uxtb r6, r6
  1675. 8004bd0: 611e str r6, [r3, #16]
  1676. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1677. 8004bd2: 462a mov r2, r5
  1678. 8004bd4: 990a ldr r1, [sp, #40] ; 0x28
  1679. 8004bd6: 4620 mov r0, r4
  1680. 8004bd8: f7ff ff39 bl 8004a4e <I2C_WaitOnTXEFlagUntilTimeout>
  1681. 8004bdc: 4602 mov r2, r0
  1682. 8004bde: 2800 cmp r0, #0
  1683. 8004be0: d1e8 bne.n 8004bb4 <I2C_RequestMemoryRead+0x74>
  1684. hi2c->Instance->CR1 |= I2C_CR1_START;
  1685. 8004be2: 6821 ldr r1, [r4, #0]
  1686. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1687. 8004be4: 4620 mov r0, r4
  1688. hi2c->Instance->CR1 |= I2C_CR1_START;
  1689. 8004be6: 680b ldr r3, [r1, #0]
  1690. 8004be8: f443 7380 orr.w r3, r3, #256 ; 0x100
  1691. 8004bec: 600b str r3, [r1, #0]
  1692. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1693. 8004bee: 9500 str r5, [sp, #0]
  1694. 8004bf0: 9b0a ldr r3, [sp, #40] ; 0x28
  1695. 8004bf2: f04f 1101 mov.w r1, #65537 ; 0x10001
  1696. 8004bf6: f7ff fefc bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  1697. 8004bfa: 2800 cmp r0, #0
  1698. 8004bfc: d1c9 bne.n 8004b92 <I2C_RequestMemoryRead+0x52>
  1699. hi2c->Instance->DR = I2C_7BIT_ADD_READ(DevAddress);
  1700. 8004bfe: 6823 ldr r3, [r4, #0]
  1701. 8004c00: f047 0701 orr.w r7, r7, #1
  1702. 8004c04: 611f str r7, [r3, #16]
  1703. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1704. 8004c06: 9a0a ldr r2, [sp, #40] ; 0x28
  1705. 8004c08: 462b mov r3, r5
  1706. 8004c0a: 4909 ldr r1, [pc, #36] ; (8004c30 <I2C_RequestMemoryRead+0xf0>)
  1707. 8004c0c: 4620 mov r0, r4
  1708. 8004c0e: f7ff feb0 bl 8004972 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1709. 8004c12: 2800 cmp r0, #0
  1710. 8004c14: d1b8 bne.n 8004b88 <I2C_RequestMemoryRead+0x48>
  1711. 8004c16: e7bd b.n 8004b94 <I2C_RequestMemoryRead+0x54>
  1712. hi2c->Instance->DR = I2C_MEM_ADD_MSB(MemAddress);
  1713. 8004c18: 0a32 lsrs r2, r6, #8
  1714. 8004c1a: 611a str r2, [r3, #16]
  1715. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1716. 8004c1c: 990a ldr r1, [sp, #40] ; 0x28
  1717. 8004c1e: 462a mov r2, r5
  1718. 8004c20: 4620 mov r0, r4
  1719. 8004c22: f7ff ff14 bl 8004a4e <I2C_WaitOnTXEFlagUntilTimeout>
  1720. 8004c26: 2800 cmp r0, #0
  1721. 8004c28: d1c4 bne.n 8004bb4 <I2C_RequestMemoryRead+0x74>
  1722. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1723. 8004c2a: 6823 ldr r3, [r4, #0]
  1724. 8004c2c: e7cf b.n 8004bce <I2C_RequestMemoryRead+0x8e>
  1725. 8004c2e: bf00 nop
  1726. 8004c30: 00010002 .word 0x00010002
  1727. 08004c34 <I2C_WaitOnRXNEFlagUntilTimeout>:
  1728. {
  1729. 8004c34: b570 push {r4, r5, r6, lr}
  1730. 8004c36: 4604 mov r4, r0
  1731. 8004c38: 460d mov r5, r1
  1732. 8004c3a: 4616 mov r6, r2
  1733. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_RXNE) == RESET)
  1734. 8004c3c: 6820 ldr r0, [r4, #0]
  1735. 8004c3e: 6943 ldr r3, [r0, #20]
  1736. 8004c40: f013 0340 ands.w r3, r3, #64 ; 0x40
  1737. 8004c44: d001 beq.n 8004c4a <I2C_WaitOnRXNEFlagUntilTimeout+0x16>
  1738. return HAL_OK;
  1739. 8004c46: 2000 movs r0, #0
  1740. }
  1741. 8004c48: bd70 pop {r4, r5, r6, pc}
  1742. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_STOPF) == SET)
  1743. 8004c4a: 6942 ldr r2, [r0, #20]
  1744. 8004c4c: 06d2 lsls r2, r2, #27
  1745. 8004c4e: d50b bpl.n 8004c68 <I2C_WaitOnRXNEFlagUntilTimeout+0x34>
  1746. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_STOPF);
  1747. 8004c50: f06f 0210 mvn.w r2, #16
  1748. 8004c54: 6142 str r2, [r0, #20]
  1749. hi2c->State= HAL_I2C_STATE_READY;
  1750. 8004c56: 2220 movs r2, #32
  1751. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1752. 8004c58: 6423 str r3, [r4, #64] ; 0x40
  1753. __HAL_UNLOCK(hi2c);
  1754. 8004c5a: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1755. hi2c->PreviousState = I2C_STATE_NONE;
  1756. 8004c5e: 6323 str r3, [r4, #48] ; 0x30
  1757. return HAL_ERROR;
  1758. 8004c60: 2001 movs r0, #1
  1759. hi2c->State= HAL_I2C_STATE_READY;
  1760. 8004c62: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1761. return HAL_ERROR;
  1762. 8004c66: bd70 pop {r4, r5, r6, pc}
  1763. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1764. 8004c68: b95d cbnz r5, 8004c82 <I2C_WaitOnRXNEFlagUntilTimeout+0x4e>
  1765. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1766. 8004c6a: 6c23 ldr r3, [r4, #64] ; 0x40
  1767. __HAL_UNLOCK(hi2c);
  1768. 8004c6c: 2003 movs r0, #3
  1769. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1770. 8004c6e: f043 0320 orr.w r3, r3, #32
  1771. 8004c72: 6423 str r3, [r4, #64] ; 0x40
  1772. hi2c->State= HAL_I2C_STATE_READY;
  1773. 8004c74: 2320 movs r3, #32
  1774. 8004c76: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1775. __HAL_UNLOCK(hi2c);
  1776. 8004c7a: 2300 movs r3, #0
  1777. 8004c7c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1778. 8004c80: bd70 pop {r4, r5, r6, pc}
  1779. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1780. 8004c82: f7ff fb11 bl 80042a8 <HAL_GetTick>
  1781. 8004c86: 1b80 subs r0, r0, r6
  1782. 8004c88: 4285 cmp r5, r0
  1783. 8004c8a: d2d7 bcs.n 8004c3c <I2C_WaitOnRXNEFlagUntilTimeout+0x8>
  1784. 8004c8c: e7ed b.n 8004c6a <I2C_WaitOnRXNEFlagUntilTimeout+0x36>
  1785. 08004c8e <I2C_WaitOnBTFFlagUntilTimeout>:
  1786. {
  1787. 8004c8e: b570 push {r4, r5, r6, lr}
  1788. 8004c90: 4604 mov r4, r0
  1789. 8004c92: 460d mov r5, r1
  1790. 8004c94: 4616 mov r6, r2
  1791. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == RESET)
  1792. 8004c96: 6823 ldr r3, [r4, #0]
  1793. 8004c98: 695b ldr r3, [r3, #20]
  1794. 8004c9a: 075b lsls r3, r3, #29
  1795. 8004c9c: d501 bpl.n 8004ca2 <I2C_WaitOnBTFFlagUntilTimeout+0x14>
  1796. return HAL_OK;
  1797. 8004c9e: 2000 movs r0, #0
  1798. 8004ca0: bd70 pop {r4, r5, r6, pc}
  1799. if(I2C_IsAcknowledgeFailed(hi2c) != HAL_OK)
  1800. 8004ca2: 4620 mov r0, r4
  1801. 8004ca4: f7ff fe50 bl 8004948 <I2C_IsAcknowledgeFailed>
  1802. 8004ca8: b9a8 cbnz r0, 8004cd6 <I2C_WaitOnBTFFlagUntilTimeout+0x48>
  1803. if(Timeout != HAL_MAX_DELAY)
  1804. 8004caa: 1c6a adds r2, r5, #1
  1805. 8004cac: d0f3 beq.n 8004c96 <I2C_WaitOnBTFFlagUntilTimeout+0x8>
  1806. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1807. 8004cae: b965 cbnz r5, 8004cca <I2C_WaitOnBTFFlagUntilTimeout+0x3c>
  1808. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1809. 8004cb0: 6c23 ldr r3, [r4, #64] ; 0x40
  1810. hi2c->State= HAL_I2C_STATE_READY;
  1811. 8004cb2: 2220 movs r2, #32
  1812. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1813. 8004cb4: f043 0320 orr.w r3, r3, #32
  1814. 8004cb8: 6423 str r3, [r4, #64] ; 0x40
  1815. hi2c->PreviousState = I2C_STATE_NONE;
  1816. 8004cba: 2300 movs r3, #0
  1817. __HAL_UNLOCK(hi2c);
  1818. 8004cbc: 2003 movs r0, #3
  1819. hi2c->PreviousState = I2C_STATE_NONE;
  1820. 8004cbe: 6323 str r3, [r4, #48] ; 0x30
  1821. __HAL_UNLOCK(hi2c);
  1822. 8004cc0: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1823. hi2c->State= HAL_I2C_STATE_READY;
  1824. 8004cc4: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1825. 8004cc8: bd70 pop {r4, r5, r6, pc}
  1826. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1827. 8004cca: f7ff faed bl 80042a8 <HAL_GetTick>
  1828. 8004cce: 1b80 subs r0, r0, r6
  1829. 8004cd0: 4285 cmp r5, r0
  1830. 8004cd2: d2e0 bcs.n 8004c96 <I2C_WaitOnBTFFlagUntilTimeout+0x8>
  1831. 8004cd4: e7ec b.n 8004cb0 <I2C_WaitOnBTFFlagUntilTimeout+0x22>
  1832. return HAL_ERROR;
  1833. 8004cd6: 2001 movs r0, #1
  1834. }
  1835. 8004cd8: bd70 pop {r4, r5, r6, pc}
  1836. ...
  1837. 08004cdc <HAL_I2C_Init>:
  1838. {
  1839. 8004cdc: b538 push {r3, r4, r5, lr}
  1840. if(hi2c == NULL)
  1841. 8004cde: 4604 mov r4, r0
  1842. 8004ce0: b908 cbnz r0, 8004ce6 <HAL_I2C_Init+0xa>
  1843. return HAL_ERROR;
  1844. 8004ce2: 2001 movs r0, #1
  1845. 8004ce4: bd38 pop {r3, r4, r5, pc}
  1846. if(hi2c->State == HAL_I2C_STATE_RESET)
  1847. 8004ce6: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  1848. 8004cea: f003 02ff and.w r2, r3, #255 ; 0xff
  1849. 8004cee: b91b cbnz r3, 8004cf8 <HAL_I2C_Init+0x1c>
  1850. hi2c->Lock = HAL_UNLOCKED;
  1851. 8004cf0: f880 203c strb.w r2, [r0, #60] ; 0x3c
  1852. HAL_I2C_MspInit(hi2c);
  1853. 8004cf4: f002 fecc bl 8007a90 <HAL_I2C_MspInit>
  1854. hi2c->State = HAL_I2C_STATE_BUSY;
  1855. 8004cf8: 2324 movs r3, #36 ; 0x24
  1856. __HAL_I2C_DISABLE(hi2c);
  1857. 8004cfa: 6822 ldr r2, [r4, #0]
  1858. hi2c->State = HAL_I2C_STATE_BUSY;
  1859. 8004cfc: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1860. __HAL_I2C_DISABLE(hi2c);
  1861. 8004d00: 6813 ldr r3, [r2, #0]
  1862. 8004d02: f023 0301 bic.w r3, r3, #1
  1863. 8004d06: 6013 str r3, [r2, #0]
  1864. pclk1 = HAL_RCC_GetPCLK1Freq();
  1865. 8004d08: f000 fcba bl 8005680 <HAL_RCC_GetPCLK1Freq>
  1866. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1867. 8004d0c: 6863 ldr r3, [r4, #4]
  1868. 8004d0e: 4a2f ldr r2, [pc, #188] ; (8004dcc <HAL_I2C_Init+0xf0>)
  1869. 8004d10: 4293 cmp r3, r2
  1870. 8004d12: d830 bhi.n 8004d76 <HAL_I2C_Init+0x9a>
  1871. 8004d14: 4a2e ldr r2, [pc, #184] ; (8004dd0 <HAL_I2C_Init+0xf4>)
  1872. 8004d16: 4290 cmp r0, r2
  1873. 8004d18: d9e3 bls.n 8004ce2 <HAL_I2C_Init+0x6>
  1874. freqrange = I2C_FREQRANGE(pclk1);
  1875. 8004d1a: 4a2e ldr r2, [pc, #184] ; (8004dd4 <HAL_I2C_Init+0xf8>)
  1876. hi2c->Instance->CR2 = freqrange;
  1877. 8004d1c: 6821 ldr r1, [r4, #0]
  1878. freqrange = I2C_FREQRANGE(pclk1);
  1879. 8004d1e: fbb0 f2f2 udiv r2, r0, r2
  1880. hi2c->Instance->CR2 = freqrange;
  1881. 8004d22: 604a str r2, [r1, #4]
  1882. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1883. 8004d24: 3201 adds r2, #1
  1884. 8004d26: 620a str r2, [r1, #32]
  1885. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1886. 8004d28: 4a28 ldr r2, [pc, #160] ; (8004dcc <HAL_I2C_Init+0xf0>)
  1887. 8004d2a: 3801 subs r0, #1
  1888. 8004d2c: 4293 cmp r3, r2
  1889. 8004d2e: d832 bhi.n 8004d96 <HAL_I2C_Init+0xba>
  1890. 8004d30: 005b lsls r3, r3, #1
  1891. 8004d32: fbb0 f0f3 udiv r0, r0, r3
  1892. 8004d36: 1c43 adds r3, r0, #1
  1893. 8004d38: f3c3 030b ubfx r3, r3, #0, #12
  1894. 8004d3c: 2b04 cmp r3, #4
  1895. 8004d3e: bf38 it cc
  1896. 8004d40: 2304 movcc r3, #4
  1897. 8004d42: 61cb str r3, [r1, #28]
  1898. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1899. 8004d44: 6a22 ldr r2, [r4, #32]
  1900. 8004d46: 69e3 ldr r3, [r4, #28]
  1901. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1902. 8004d48: 2000 movs r0, #0
  1903. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1904. 8004d4a: 4313 orrs r3, r2
  1905. 8004d4c: 600b str r3, [r1, #0]
  1906. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  1907. 8004d4e: 68e2 ldr r2, [r4, #12]
  1908. 8004d50: 6923 ldr r3, [r4, #16]
  1909. 8004d52: 4313 orrs r3, r2
  1910. 8004d54: 608b str r3, [r1, #8]
  1911. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1912. 8004d56: 69a2 ldr r2, [r4, #24]
  1913. 8004d58: 6963 ldr r3, [r4, #20]
  1914. 8004d5a: 4313 orrs r3, r2
  1915. 8004d5c: 60cb str r3, [r1, #12]
  1916. __HAL_I2C_ENABLE(hi2c);
  1917. 8004d5e: 680b ldr r3, [r1, #0]
  1918. 8004d60: f043 0301 orr.w r3, r3, #1
  1919. 8004d64: 600b str r3, [r1, #0]
  1920. hi2c->State = HAL_I2C_STATE_READY;
  1921. 8004d66: 2320 movs r3, #32
  1922. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1923. 8004d68: 6420 str r0, [r4, #64] ; 0x40
  1924. hi2c->State = HAL_I2C_STATE_READY;
  1925. 8004d6a: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1926. hi2c->PreviousState = I2C_STATE_NONE;
  1927. 8004d6e: 6320 str r0, [r4, #48] ; 0x30
  1928. hi2c->Mode = HAL_I2C_MODE_NONE;
  1929. 8004d70: f884 003e strb.w r0, [r4, #62] ; 0x3e
  1930. return HAL_OK;
  1931. 8004d74: bd38 pop {r3, r4, r5, pc}
  1932. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1933. 8004d76: 4a18 ldr r2, [pc, #96] ; (8004dd8 <HAL_I2C_Init+0xfc>)
  1934. 8004d78: 4290 cmp r0, r2
  1935. 8004d7a: d9b2 bls.n 8004ce2 <HAL_I2C_Init+0x6>
  1936. freqrange = I2C_FREQRANGE(pclk1);
  1937. 8004d7c: 4d15 ldr r5, [pc, #84] ; (8004dd4 <HAL_I2C_Init+0xf8>)
  1938. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1939. 8004d7e: f44f 7296 mov.w r2, #300 ; 0x12c
  1940. freqrange = I2C_FREQRANGE(pclk1);
  1941. 8004d82: fbb0 f5f5 udiv r5, r0, r5
  1942. hi2c->Instance->CR2 = freqrange;
  1943. 8004d86: 6821 ldr r1, [r4, #0]
  1944. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1945. 8004d88: 436a muls r2, r5
  1946. hi2c->Instance->CR2 = freqrange;
  1947. 8004d8a: 604d str r5, [r1, #4]
  1948. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1949. 8004d8c: f44f 757a mov.w r5, #1000 ; 0x3e8
  1950. 8004d90: fbb2 f2f5 udiv r2, r2, r5
  1951. 8004d94: e7c6 b.n 8004d24 <HAL_I2C_Init+0x48>
  1952. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1953. 8004d96: 68a2 ldr r2, [r4, #8]
  1954. 8004d98: b952 cbnz r2, 8004db0 <HAL_I2C_Init+0xd4>
  1955. 8004d9a: eb03 0343 add.w r3, r3, r3, lsl #1
  1956. 8004d9e: fbb0 f0f3 udiv r0, r0, r3
  1957. 8004da2: 1c43 adds r3, r0, #1
  1958. 8004da4: f3c3 030b ubfx r3, r3, #0, #12
  1959. 8004da8: b16b cbz r3, 8004dc6 <HAL_I2C_Init+0xea>
  1960. 8004daa: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  1961. 8004dae: e7c8 b.n 8004d42 <HAL_I2C_Init+0x66>
  1962. 8004db0: 2219 movs r2, #25
  1963. 8004db2: 4353 muls r3, r2
  1964. 8004db4: fbb0 f0f3 udiv r0, r0, r3
  1965. 8004db8: 1c43 adds r3, r0, #1
  1966. 8004dba: f3c3 030b ubfx r3, r3, #0, #12
  1967. 8004dbe: b113 cbz r3, 8004dc6 <HAL_I2C_Init+0xea>
  1968. 8004dc0: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  1969. 8004dc4: e7bd b.n 8004d42 <HAL_I2C_Init+0x66>
  1970. 8004dc6: 2301 movs r3, #1
  1971. 8004dc8: e7bb b.n 8004d42 <HAL_I2C_Init+0x66>
  1972. 8004dca: bf00 nop
  1973. 8004dcc: 000186a0 .word 0x000186a0
  1974. 8004dd0: 001e847f .word 0x001e847f
  1975. 8004dd4: 000f4240 .word 0x000f4240
  1976. 8004dd8: 003d08ff .word 0x003d08ff
  1977. 08004ddc <HAL_I2C_Mem_Write>:
  1978. {
  1979. 8004ddc: e92d 47f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, r9, sl, lr}
  1980. 8004de0: 4604 mov r4, r0
  1981. 8004de2: 469a mov sl, r3
  1982. 8004de4: 4688 mov r8, r1
  1983. 8004de6: 4691 mov r9, r2
  1984. 8004de8: 9e0c ldr r6, [sp, #48] ; 0x30
  1985. tickstart = HAL_GetTick();
  1986. 8004dea: f7ff fa5d bl 80042a8 <HAL_GetTick>
  1987. if(hi2c->State == HAL_I2C_STATE_READY)
  1988. 8004dee: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  1989. tickstart = HAL_GetTick();
  1990. 8004df2: 4605 mov r5, r0
  1991. if(hi2c->State == HAL_I2C_STATE_READY)
  1992. 8004df4: 2b20 cmp r3, #32
  1993. 8004df6: d003 beq.n 8004e00 <HAL_I2C_Mem_Write+0x24>
  1994. return HAL_BUSY;
  1995. 8004df8: 2002 movs r0, #2
  1996. }
  1997. 8004dfa: b002 add sp, #8
  1998. 8004dfc: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1999. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BUSY, SET, I2C_TIMEOUT_BUSY_FLAG, tickstart) != HAL_OK)
  2000. 8004e00: 9000 str r0, [sp, #0]
  2001. 8004e02: 2319 movs r3, #25
  2002. 8004e04: 2201 movs r2, #1
  2003. 8004e06: 493e ldr r1, [pc, #248] ; (8004f00 <HAL_I2C_Mem_Write+0x124>)
  2004. 8004e08: 4620 mov r0, r4
  2005. 8004e0a: f7ff fdf2 bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  2006. 8004e0e: 2800 cmp r0, #0
  2007. 8004e10: d1f2 bne.n 8004df8 <HAL_I2C_Mem_Write+0x1c>
  2008. __HAL_LOCK(hi2c);
  2009. 8004e12: f894 303c ldrb.w r3, [r4, #60] ; 0x3c
  2010. 8004e16: 2b01 cmp r3, #1
  2011. 8004e18: d0ee beq.n 8004df8 <HAL_I2C_Mem_Write+0x1c>
  2012. 8004e1a: 2301 movs r3, #1
  2013. 8004e1c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2014. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2015. 8004e20: 6823 ldr r3, [r4, #0]
  2016. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2017. 8004e22: 2700 movs r7, #0
  2018. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2019. 8004e24: 681a ldr r2, [r3, #0]
  2020. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2021. 8004e26: 4641 mov r1, r8
  2022. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2023. 8004e28: 07d2 lsls r2, r2, #31
  2024. __HAL_I2C_ENABLE(hi2c);
  2025. 8004e2a: bf58 it pl
  2026. 8004e2c: 681a ldrpl r2, [r3, #0]
  2027. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2028. 8004e2e: 4620 mov r0, r4
  2029. __HAL_I2C_ENABLE(hi2c);
  2030. 8004e30: bf5c itt pl
  2031. 8004e32: f042 0201 orrpl.w r2, r2, #1
  2032. 8004e36: 601a strpl r2, [r3, #0]
  2033. hi2c->Instance->CR1 &= ~I2C_CR1_POS;
  2034. 8004e38: 681a ldr r2, [r3, #0]
  2035. 8004e3a: f422 6200 bic.w r2, r2, #2048 ; 0x800
  2036. 8004e3e: 601a str r2, [r3, #0]
  2037. hi2c->State = HAL_I2C_STATE_BUSY_TX;
  2038. 8004e40: 2321 movs r3, #33 ; 0x21
  2039. 8004e42: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2040. hi2c->Mode = HAL_I2C_MODE_MEM;
  2041. 8004e46: 2340 movs r3, #64 ; 0x40
  2042. 8004e48: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2043. hi2c->pBuffPtr = pData;
  2044. 8004e4c: 9b0a ldr r3, [sp, #40] ; 0x28
  2045. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2046. 8004e4e: 6427 str r7, [r4, #64] ; 0x40
  2047. hi2c->pBuffPtr = pData;
  2048. 8004e50: 6263 str r3, [r4, #36] ; 0x24
  2049. hi2c->XferCount = Size;
  2050. 8004e52: f8bd 302c ldrh.w r3, [sp, #44] ; 0x2c
  2051. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2052. 8004e56: 9501 str r5, [sp, #4]
  2053. hi2c->XferCount = Size;
  2054. 8004e58: 8563 strh r3, [r4, #42] ; 0x2a
  2055. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2056. 8004e5a: 4b2a ldr r3, [pc, #168] ; (8004f04 <HAL_I2C_Mem_Write+0x128>)
  2057. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2058. 8004e5c: 9600 str r6, [sp, #0]
  2059. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2060. 8004e5e: 62e3 str r3, [r4, #44] ; 0x2c
  2061. hi2c->XferSize = hi2c->XferCount;
  2062. 8004e60: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2063. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2064. 8004e62: 464a mov r2, r9
  2065. hi2c->XferSize = hi2c->XferCount;
  2066. 8004e64: 8523 strh r3, [r4, #40] ; 0x28
  2067. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2068. 8004e66: 4653 mov r3, sl
  2069. 8004e68: f7ff fe18 bl 8004a9c <I2C_RequestMemoryWrite>
  2070. 8004e6c: 2800 cmp r0, #0
  2071. 8004e6e: d02a beq.n 8004ec6 <HAL_I2C_Mem_Write+0xea>
  2072. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2073. 8004e70: 6c23 ldr r3, [r4, #64] ; 0x40
  2074. __HAL_UNLOCK(hi2c);
  2075. 8004e72: f884 703c strb.w r7, [r4, #60] ; 0x3c
  2076. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2077. 8004e76: 2b04 cmp r3, #4
  2078. 8004e78: d107 bne.n 8004e8a <HAL_I2C_Mem_Write+0xae>
  2079. return HAL_ERROR;
  2080. 8004e7a: 2001 movs r0, #1
  2081. 8004e7c: e7bd b.n 8004dfa <HAL_I2C_Mem_Write+0x1e>
  2082. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2083. 8004e7e: f7ff fde6 bl 8004a4e <I2C_WaitOnTXEFlagUntilTimeout>
  2084. 8004e82: b120 cbz r0, 8004e8e <HAL_I2C_Mem_Write+0xb2>
  2085. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2086. 8004e84: 6c23 ldr r3, [r4, #64] ; 0x40
  2087. 8004e86: 2b04 cmp r3, #4
  2088. 8004e88: d034 beq.n 8004ef4 <HAL_I2C_Mem_Write+0x118>
  2089. return HAL_TIMEOUT;
  2090. 8004e8a: 2003 movs r0, #3
  2091. 8004e8c: e7b5 b.n 8004dfa <HAL_I2C_Mem_Write+0x1e>
  2092. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2093. 8004e8e: 6a61 ldr r1, [r4, #36] ; 0x24
  2094. 8004e90: 6827 ldr r7, [r4, #0]
  2095. 8004e92: 1c4b adds r3, r1, #1
  2096. 8004e94: 6263 str r3, [r4, #36] ; 0x24
  2097. 8004e96: 780b ldrb r3, [r1, #0]
  2098. hi2c->XferSize--;
  2099. 8004e98: 8d22 ldrh r2, [r4, #40] ; 0x28
  2100. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2101. 8004e9a: 613b str r3, [r7, #16]
  2102. hi2c->XferCount--;
  2103. 8004e9c: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2104. hi2c->XferSize--;
  2105. 8004e9e: 1e50 subs r0, r2, #1
  2106. hi2c->XferCount--;
  2107. 8004ea0: 3b01 subs r3, #1
  2108. 8004ea2: b29b uxth r3, r3
  2109. 8004ea4: 8563 strh r3, [r4, #42] ; 0x2a
  2110. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2111. 8004ea6: 697b ldr r3, [r7, #20]
  2112. hi2c->XferSize--;
  2113. 8004ea8: b280 uxth r0, r0
  2114. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2115. 8004eaa: 075b lsls r3, r3, #29
  2116. hi2c->XferSize--;
  2117. 8004eac: 8520 strh r0, [r4, #40] ; 0x28
  2118. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2119. 8004eae: d50a bpl.n 8004ec6 <HAL_I2C_Mem_Write+0xea>
  2120. 8004eb0: b148 cbz r0, 8004ec6 <HAL_I2C_Mem_Write+0xea>
  2121. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2122. 8004eb2: 1c8b adds r3, r1, #2
  2123. 8004eb4: 6263 str r3, [r4, #36] ; 0x24
  2124. 8004eb6: 784b ldrb r3, [r1, #1]
  2125. hi2c->XferSize--;
  2126. 8004eb8: 3a02 subs r2, #2
  2127. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2128. 8004eba: 613b str r3, [r7, #16]
  2129. hi2c->XferCount--;
  2130. 8004ebc: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2131. hi2c->XferSize--;
  2132. 8004ebe: 8522 strh r2, [r4, #40] ; 0x28
  2133. hi2c->XferCount--;
  2134. 8004ec0: 3b01 subs r3, #1
  2135. 8004ec2: b29b uxth r3, r3
  2136. 8004ec4: 8563 strh r3, [r4, #42] ; 0x2a
  2137. while(hi2c->XferSize > 0U)
  2138. 8004ec6: 8d23 ldrh r3, [r4, #40] ; 0x28
  2139. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2140. 8004ec8: 462a mov r2, r5
  2141. 8004eca: 4631 mov r1, r6
  2142. 8004ecc: 4620 mov r0, r4
  2143. while(hi2c->XferSize > 0U)
  2144. 8004ece: 2b00 cmp r3, #0
  2145. 8004ed0: d1d5 bne.n 8004e7e <HAL_I2C_Mem_Write+0xa2>
  2146. if(I2C_WaitOnBTFFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2147. 8004ed2: f7ff fedc bl 8004c8e <I2C_WaitOnBTFFlagUntilTimeout>
  2148. 8004ed6: 2800 cmp r0, #0
  2149. 8004ed8: d1d4 bne.n 8004e84 <HAL_I2C_Mem_Write+0xa8>
  2150. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2151. 8004eda: 6822 ldr r2, [r4, #0]
  2152. 8004edc: 6813 ldr r3, [r2, #0]
  2153. 8004ede: f443 7300 orr.w r3, r3, #512 ; 0x200
  2154. 8004ee2: 6013 str r3, [r2, #0]
  2155. hi2c->State = HAL_I2C_STATE_READY;
  2156. 8004ee4: 2320 movs r3, #32
  2157. __HAL_UNLOCK(hi2c);
  2158. 8004ee6: f884 003c strb.w r0, [r4, #60] ; 0x3c
  2159. hi2c->State = HAL_I2C_STATE_READY;
  2160. 8004eea: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2161. hi2c->Mode = HAL_I2C_MODE_NONE;
  2162. 8004eee: f884 003e strb.w r0, [r4, #62] ; 0x3e
  2163. return HAL_OK;
  2164. 8004ef2: e782 b.n 8004dfa <HAL_I2C_Mem_Write+0x1e>
  2165. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2166. 8004ef4: 6822 ldr r2, [r4, #0]
  2167. 8004ef6: 6813 ldr r3, [r2, #0]
  2168. 8004ef8: f443 7300 orr.w r3, r3, #512 ; 0x200
  2169. 8004efc: 6013 str r3, [r2, #0]
  2170. 8004efe: e7bc b.n 8004e7a <HAL_I2C_Mem_Write+0x9e>
  2171. 8004f00: 00100002 .word 0x00100002
  2172. 8004f04: ffff0000 .word 0xffff0000
  2173. 08004f08 <HAL_I2C_Mem_Read>:
  2174. {
  2175. 8004f08: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  2176. 8004f0c: 4604 mov r4, r0
  2177. 8004f0e: b086 sub sp, #24
  2178. 8004f10: 469a mov sl, r3
  2179. 8004f12: 460d mov r5, r1
  2180. 8004f14: 4691 mov r9, r2
  2181. 8004f16: 9f10 ldr r7, [sp, #64] ; 0x40
  2182. tickstart = HAL_GetTick();
  2183. 8004f18: f7ff f9c6 bl 80042a8 <HAL_GetTick>
  2184. if(hi2c->State == HAL_I2C_STATE_READY)
  2185. 8004f1c: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  2186. tickstart = HAL_GetTick();
  2187. 8004f20: 4606 mov r6, r0
  2188. if(hi2c->State == HAL_I2C_STATE_READY)
  2189. 8004f22: 2b20 cmp r3, #32
  2190. 8004f24: d004 beq.n 8004f30 <HAL_I2C_Mem_Read+0x28>
  2191. return HAL_BUSY;
  2192. 8004f26: 2502 movs r5, #2
  2193. }
  2194. 8004f28: 4628 mov r0, r5
  2195. 8004f2a: b006 add sp, #24
  2196. 8004f2c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2197. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BUSY, SET, I2C_TIMEOUT_BUSY_FLAG, tickstart) != HAL_OK)
  2198. 8004f30: 9000 str r0, [sp, #0]
  2199. 8004f32: 2319 movs r3, #25
  2200. 8004f34: 2201 movs r2, #1
  2201. 8004f36: 4981 ldr r1, [pc, #516] ; (800513c <HAL_I2C_Mem_Read+0x234>)
  2202. 8004f38: 4620 mov r0, r4
  2203. 8004f3a: f7ff fd5a bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  2204. 8004f3e: 2800 cmp r0, #0
  2205. 8004f40: d1f1 bne.n 8004f26 <HAL_I2C_Mem_Read+0x1e>
  2206. __HAL_LOCK(hi2c);
  2207. 8004f42: f894 303c ldrb.w r3, [r4, #60] ; 0x3c
  2208. 8004f46: 2b01 cmp r3, #1
  2209. 8004f48: d0ed beq.n 8004f26 <HAL_I2C_Mem_Read+0x1e>
  2210. 8004f4a: 2301 movs r3, #1
  2211. 8004f4c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2212. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2213. 8004f50: 6823 ldr r3, [r4, #0]
  2214. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2215. 8004f52: f04f 0800 mov.w r8, #0
  2216. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2217. 8004f56: 681a ldr r2, [r3, #0]
  2218. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2219. 8004f58: 4629 mov r1, r5
  2220. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2221. 8004f5a: 07d2 lsls r2, r2, #31
  2222. __HAL_I2C_ENABLE(hi2c);
  2223. 8004f5c: bf58 it pl
  2224. 8004f5e: 681a ldrpl r2, [r3, #0]
  2225. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2226. 8004f60: 4620 mov r0, r4
  2227. __HAL_I2C_ENABLE(hi2c);
  2228. 8004f62: bf5c itt pl
  2229. 8004f64: f042 0201 orrpl.w r2, r2, #1
  2230. 8004f68: 601a strpl r2, [r3, #0]
  2231. hi2c->Instance->CR1 &= ~I2C_CR1_POS;
  2232. 8004f6a: 681a ldr r2, [r3, #0]
  2233. 8004f6c: f422 6200 bic.w r2, r2, #2048 ; 0x800
  2234. 8004f70: 601a str r2, [r3, #0]
  2235. hi2c->State = HAL_I2C_STATE_BUSY_RX;
  2236. 8004f72: 2322 movs r3, #34 ; 0x22
  2237. 8004f74: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2238. hi2c->Mode = HAL_I2C_MODE_MEM;
  2239. 8004f78: 2340 movs r3, #64 ; 0x40
  2240. 8004f7a: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2241. hi2c->pBuffPtr = pData;
  2242. 8004f7e: 9b0e ldr r3, [sp, #56] ; 0x38
  2243. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2244. 8004f80: f8c4 8040 str.w r8, [r4, #64] ; 0x40
  2245. hi2c->pBuffPtr = pData;
  2246. 8004f84: 6263 str r3, [r4, #36] ; 0x24
  2247. hi2c->XferCount = Size;
  2248. 8004f86: f8bd 303c ldrh.w r3, [sp, #60] ; 0x3c
  2249. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2250. 8004f8a: 9601 str r6, [sp, #4]
  2251. hi2c->XferCount = Size;
  2252. 8004f8c: 8563 strh r3, [r4, #42] ; 0x2a
  2253. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2254. 8004f8e: 4b6c ldr r3, [pc, #432] ; (8005140 <HAL_I2C_Mem_Read+0x238>)
  2255. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2256. 8004f90: 9700 str r7, [sp, #0]
  2257. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2258. 8004f92: 62e3 str r3, [r4, #44] ; 0x2c
  2259. hi2c->XferSize = hi2c->XferCount;
  2260. 8004f94: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2261. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2262. 8004f96: 464a mov r2, r9
  2263. hi2c->XferSize = hi2c->XferCount;
  2264. 8004f98: 8523 strh r3, [r4, #40] ; 0x28
  2265. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2266. 8004f9a: 4653 mov r3, sl
  2267. 8004f9c: f7ff fdd0 bl 8004b40 <I2C_RequestMemoryRead>
  2268. 8004fa0: 4605 mov r5, r0
  2269. 8004fa2: b130 cbz r0, 8004fb2 <HAL_I2C_Mem_Read+0xaa>
  2270. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2271. 8004fa4: 6c23 ldr r3, [r4, #64] ; 0x40
  2272. __HAL_UNLOCK(hi2c);
  2273. 8004fa6: f884 803c strb.w r8, [r4, #60] ; 0x3c
  2274. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2275. 8004faa: 2b04 cmp r3, #4
  2276. 8004fac: d13d bne.n 800502a <HAL_I2C_Mem_Read+0x122>
  2277. return HAL_ERROR;
  2278. 8004fae: 2501 movs r5, #1
  2279. 8004fb0: e7ba b.n 8004f28 <HAL_I2C_Mem_Read+0x20>
  2280. if(hi2c->XferSize == 0U)
  2281. 8004fb2: 8d22 ldrh r2, [r4, #40] ; 0x28
  2282. 8004fb4: 6823 ldr r3, [r4, #0]
  2283. 8004fb6: b992 cbnz r2, 8004fde <HAL_I2C_Mem_Read+0xd6>
  2284. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2285. 8004fb8: 9002 str r0, [sp, #8]
  2286. 8004fba: 695a ldr r2, [r3, #20]
  2287. 8004fbc: 9202 str r2, [sp, #8]
  2288. 8004fbe: 699a ldr r2, [r3, #24]
  2289. 8004fc0: 9202 str r2, [sp, #8]
  2290. 8004fc2: 9a02 ldr r2, [sp, #8]
  2291. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2292. 8004fc4: 681a ldr r2, [r3, #0]
  2293. 8004fc6: f442 7200 orr.w r2, r2, #512 ; 0x200
  2294. 8004fca: 601a str r2, [r3, #0]
  2295. hi2c->State = HAL_I2C_STATE_READY;
  2296. 8004fcc: 2320 movs r3, #32
  2297. 8004fce: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2298. hi2c->Mode = HAL_I2C_MODE_NONE;
  2299. 8004fd2: 2300 movs r3, #0
  2300. 8004fd4: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2301. __HAL_UNLOCK(hi2c);
  2302. 8004fd8: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2303. return HAL_OK;
  2304. 8004fdc: e7a4 b.n 8004f28 <HAL_I2C_Mem_Read+0x20>
  2305. else if(hi2c->XferSize == 1U)
  2306. 8004fde: 2a01 cmp r2, #1
  2307. 8004fe0: d125 bne.n 800502e <HAL_I2C_Mem_Read+0x126>
  2308. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2309. 8004fe2: 681a ldr r2, [r3, #0]
  2310. 8004fe4: f422 6280 bic.w r2, r2, #1024 ; 0x400
  2311. 8004fe8: 601a str r2, [r3, #0]
  2312. \details Disables IRQ interrupts by setting the I-bit in the CPSR.
  2313. Can only be executed in Privileged modes.
  2314. */
  2315. __attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_irq(void)
  2316. {
  2317. __ASM volatile ("cpsid i" : : : "memory");
  2318. 8004fea: b672 cpsid i
  2319. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2320. 8004fec: 6823 ldr r3, [r4, #0]
  2321. 8004fee: 9003 str r0, [sp, #12]
  2322. 8004ff0: 695a ldr r2, [r3, #20]
  2323. 8004ff2: 9203 str r2, [sp, #12]
  2324. 8004ff4: 699a ldr r2, [r3, #24]
  2325. 8004ff6: 9203 str r2, [sp, #12]
  2326. 8004ff8: 9a03 ldr r2, [sp, #12]
  2327. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2328. 8004ffa: 681a ldr r2, [r3, #0]
  2329. 8004ffc: f442 7200 orr.w r2, r2, #512 ; 0x200
  2330. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2331. 8005000: 601a str r2, [r3, #0]
  2332. __ASM volatile ("cpsie i" : : : "memory");
  2333. 8005002: b662 cpsie i
  2334. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2335. 8005004: f8df 813c ldr.w r8, [pc, #316] ; 8005144 <HAL_I2C_Mem_Read+0x23c>
  2336. while(hi2c->XferSize > 0U)
  2337. 8005008: 8d23 ldrh r3, [r4, #40] ; 0x28
  2338. 800500a: 2b00 cmp r3, #0
  2339. 800500c: d0de beq.n 8004fcc <HAL_I2C_Mem_Read+0xc4>
  2340. if(hi2c->XferSize <= 3U)
  2341. 800500e: 2b03 cmp r3, #3
  2342. 8005010: d877 bhi.n 8005102 <HAL_I2C_Mem_Read+0x1fa>
  2343. if(hi2c->XferSize== 1U)
  2344. 8005012: 2b01 cmp r3, #1
  2345. 8005014: d127 bne.n 8005066 <HAL_I2C_Mem_Read+0x15e>
  2346. if(I2C_WaitOnRXNEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2347. 8005016: 4632 mov r2, r6
  2348. 8005018: 4639 mov r1, r7
  2349. 800501a: 4620 mov r0, r4
  2350. 800501c: f7ff fe0a bl 8004c34 <I2C_WaitOnRXNEFlagUntilTimeout>
  2351. 8005020: 2800 cmp r0, #0
  2352. 8005022: d03f beq.n 80050a4 <HAL_I2C_Mem_Read+0x19c>
  2353. if(hi2c->ErrorCode == HAL_I2C_ERROR_TIMEOUT)
  2354. 8005024: 6c23 ldr r3, [r4, #64] ; 0x40
  2355. 8005026: 2b20 cmp r3, #32
  2356. 8005028: d1c1 bne.n 8004fae <HAL_I2C_Mem_Read+0xa6>
  2357. return HAL_TIMEOUT;
  2358. 800502a: 2503 movs r5, #3
  2359. 800502c: e77c b.n 8004f28 <HAL_I2C_Mem_Read+0x20>
  2360. else if(hi2c->XferSize == 2U)
  2361. 800502e: 2a02 cmp r2, #2
  2362. hi2c->Instance->CR1 |= I2C_CR1_POS;
  2363. 8005030: 681a ldr r2, [r3, #0]
  2364. else if(hi2c->XferSize == 2U)
  2365. 8005032: d10e bne.n 8005052 <HAL_I2C_Mem_Read+0x14a>
  2366. hi2c->Instance->CR1 |= I2C_CR1_POS;
  2367. 8005034: f442 6200 orr.w r2, r2, #2048 ; 0x800
  2368. 8005038: 601a str r2, [r3, #0]
  2369. __ASM volatile ("cpsid i" : : : "memory");
  2370. 800503a: b672 cpsid i
  2371. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2372. 800503c: 6823 ldr r3, [r4, #0]
  2373. 800503e: 9004 str r0, [sp, #16]
  2374. 8005040: 695a ldr r2, [r3, #20]
  2375. 8005042: 9204 str r2, [sp, #16]
  2376. 8005044: 699a ldr r2, [r3, #24]
  2377. 8005046: 9204 str r2, [sp, #16]
  2378. 8005048: 9a04 ldr r2, [sp, #16]
  2379. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2380. 800504a: 681a ldr r2, [r3, #0]
  2381. 800504c: f422 6280 bic.w r2, r2, #1024 ; 0x400
  2382. 8005050: e7d6 b.n 8005000 <HAL_I2C_Mem_Read+0xf8>
  2383. SET_BIT(hi2c->Instance->CR1, I2C_CR1_ACK);
  2384. 8005052: f442 6280 orr.w r2, r2, #1024 ; 0x400
  2385. 8005056: 601a str r2, [r3, #0]
  2386. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2387. 8005058: 9005 str r0, [sp, #20]
  2388. 800505a: 695a ldr r2, [r3, #20]
  2389. 800505c: 9205 str r2, [sp, #20]
  2390. 800505e: 699b ldr r3, [r3, #24]
  2391. 8005060: 9305 str r3, [sp, #20]
  2392. 8005062: 9b05 ldr r3, [sp, #20]
  2393. 8005064: e7ce b.n 8005004 <HAL_I2C_Mem_Read+0xfc>
  2394. else if(hi2c->XferSize == 2U)
  2395. 8005066: 2b02 cmp r3, #2
  2396. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2397. 8005068: 9600 str r6, [sp, #0]
  2398. 800506a: 463b mov r3, r7
  2399. 800506c: f04f 0200 mov.w r2, #0
  2400. 8005070: 4641 mov r1, r8
  2401. 8005072: 4620 mov r0, r4
  2402. else if(hi2c->XferSize == 2U)
  2403. 8005074: d124 bne.n 80050c0 <HAL_I2C_Mem_Read+0x1b8>
  2404. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2405. 8005076: f7ff fcbc bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  2406. 800507a: 2800 cmp r0, #0
  2407. 800507c: d1d5 bne.n 800502a <HAL_I2C_Mem_Read+0x122>
  2408. 800507e: b672 cpsid i
  2409. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2410. 8005080: 6823 ldr r3, [r4, #0]
  2411. 8005082: 681a ldr r2, [r3, #0]
  2412. 8005084: f442 7200 orr.w r2, r2, #512 ; 0x200
  2413. 8005088: 601a str r2, [r3, #0]
  2414. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2415. 800508a: 6a62 ldr r2, [r4, #36] ; 0x24
  2416. 800508c: 691b ldr r3, [r3, #16]
  2417. 800508e: 1c51 adds r1, r2, #1
  2418. 8005090: 6261 str r1, [r4, #36] ; 0x24
  2419. 8005092: 7013 strb r3, [r2, #0]
  2420. hi2c->XferSize--;
  2421. 8005094: 8d23 ldrh r3, [r4, #40] ; 0x28
  2422. 8005096: 3b01 subs r3, #1
  2423. 8005098: 8523 strh r3, [r4, #40] ; 0x28
  2424. hi2c->XferCount--;
  2425. 800509a: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2426. 800509c: 3b01 subs r3, #1
  2427. 800509e: b29b uxth r3, r3
  2428. 80050a0: 8563 strh r3, [r4, #42] ; 0x2a
  2429. __ASM volatile ("cpsie i" : : : "memory");
  2430. 80050a2: b662 cpsie i
  2431. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2432. 80050a4: 6a63 ldr r3, [r4, #36] ; 0x24
  2433. 80050a6: 1c5a adds r2, r3, #1
  2434. 80050a8: 6262 str r2, [r4, #36] ; 0x24
  2435. 80050aa: 6822 ldr r2, [r4, #0]
  2436. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2437. 80050ac: 6912 ldr r2, [r2, #16]
  2438. 80050ae: 701a strb r2, [r3, #0]
  2439. hi2c->XferSize--;
  2440. 80050b0: 8d23 ldrh r3, [r4, #40] ; 0x28
  2441. 80050b2: 3b01 subs r3, #1
  2442. 80050b4: 8523 strh r3, [r4, #40] ; 0x28
  2443. hi2c->XferCount--;
  2444. 80050b6: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2445. 80050b8: 3b01 subs r3, #1
  2446. 80050ba: b29b uxth r3, r3
  2447. 80050bc: 8563 strh r3, [r4, #42] ; 0x2a
  2448. 80050be: e7a3 b.n 8005008 <HAL_I2C_Mem_Read+0x100>
  2449. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2450. 80050c0: f7ff fc97 bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  2451. 80050c4: 4602 mov r2, r0
  2452. 80050c6: 2800 cmp r0, #0
  2453. 80050c8: d1af bne.n 800502a <HAL_I2C_Mem_Read+0x122>
  2454. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2455. 80050ca: 6821 ldr r1, [r4, #0]
  2456. 80050cc: 680b ldr r3, [r1, #0]
  2457. 80050ce: f423 6380 bic.w r3, r3, #1024 ; 0x400
  2458. 80050d2: 600b str r3, [r1, #0]
  2459. __ASM volatile ("cpsid i" : : : "memory");
  2460. 80050d4: b672 cpsid i
  2461. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2462. 80050d6: 6a63 ldr r3, [r4, #36] ; 0x24
  2463. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2464. 80050d8: 4620 mov r0, r4
  2465. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2466. 80050da: 1c59 adds r1, r3, #1
  2467. 80050dc: 6261 str r1, [r4, #36] ; 0x24
  2468. 80050de: 6821 ldr r1, [r4, #0]
  2469. 80050e0: 6909 ldr r1, [r1, #16]
  2470. 80050e2: 7019 strb r1, [r3, #0]
  2471. hi2c->XferSize--;
  2472. 80050e4: 8d23 ldrh r3, [r4, #40] ; 0x28
  2473. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2474. 80050e6: 9600 str r6, [sp, #0]
  2475. hi2c->XferSize--;
  2476. 80050e8: 3b01 subs r3, #1
  2477. 80050ea: 8523 strh r3, [r4, #40] ; 0x28
  2478. hi2c->XferCount--;
  2479. 80050ec: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2480. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2481. 80050ee: 4641 mov r1, r8
  2482. hi2c->XferCount--;
  2483. 80050f0: 3b01 subs r3, #1
  2484. 80050f2: b29b uxth r3, r3
  2485. 80050f4: 8563 strh r3, [r4, #42] ; 0x2a
  2486. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2487. 80050f6: 463b mov r3, r7
  2488. 80050f8: f7ff fc7b bl 80049f2 <I2C_WaitOnFlagUntilTimeout>
  2489. 80050fc: 2800 cmp r0, #0
  2490. 80050fe: d0bf beq.n 8005080 <HAL_I2C_Mem_Read+0x178>
  2491. 8005100: e793 b.n 800502a <HAL_I2C_Mem_Read+0x122>
  2492. if(I2C_WaitOnRXNEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2493. 8005102: 4632 mov r2, r6
  2494. 8005104: 4639 mov r1, r7
  2495. 8005106: 4620 mov r0, r4
  2496. 8005108: f7ff fd94 bl 8004c34 <I2C_WaitOnRXNEFlagUntilTimeout>
  2497. 800510c: 2800 cmp r0, #0
  2498. 800510e: d189 bne.n 8005024 <HAL_I2C_Mem_Read+0x11c>
  2499. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2500. 8005110: 6a63 ldr r3, [r4, #36] ; 0x24
  2501. 8005112: 1c5a adds r2, r3, #1
  2502. 8005114: 6262 str r2, [r4, #36] ; 0x24
  2503. 8005116: 6822 ldr r2, [r4, #0]
  2504. 8005118: 6912 ldr r2, [r2, #16]
  2505. 800511a: 701a strb r2, [r3, #0]
  2506. hi2c->XferSize--;
  2507. 800511c: 8d23 ldrh r3, [r4, #40] ; 0x28
  2508. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET)
  2509. 800511e: 6822 ldr r2, [r4, #0]
  2510. hi2c->XferSize--;
  2511. 8005120: 3b01 subs r3, #1
  2512. 8005122: 8523 strh r3, [r4, #40] ; 0x28
  2513. hi2c->XferCount--;
  2514. 8005124: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2515. 8005126: 3b01 subs r3, #1
  2516. 8005128: b29b uxth r3, r3
  2517. 800512a: 8563 strh r3, [r4, #42] ; 0x2a
  2518. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET)
  2519. 800512c: 6953 ldr r3, [r2, #20]
  2520. 800512e: 075b lsls r3, r3, #29
  2521. 8005130: f57f af6a bpl.w 8005008 <HAL_I2C_Mem_Read+0x100>
  2522. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2523. 8005134: 6a63 ldr r3, [r4, #36] ; 0x24
  2524. 8005136: 1c59 adds r1, r3, #1
  2525. 8005138: 6261 str r1, [r4, #36] ; 0x24
  2526. 800513a: e7b7 b.n 80050ac <HAL_I2C_Mem_Read+0x1a4>
  2527. 800513c: 00100002 .word 0x00100002
  2528. 8005140: ffff0000 .word 0xffff0000
  2529. 8005144: 00010004 .word 0x00010004
  2530. 08005148 <HAL_IWDG_Init>:
  2531. * @param hiwdg pointer to a IWDG_HandleTypeDef structure that contains
  2532. * the configuration information for the specified IWDG module.
  2533. * @retval HAL status
  2534. */
  2535. HAL_StatusTypeDef HAL_IWDG_Init(IWDG_HandleTypeDef *hiwdg)
  2536. {
  2537. 8005148: b538 push {r3, r4, r5, lr}
  2538. uint32_t tickstart;
  2539. /* Check the IWDG handle allocation */
  2540. if (hiwdg == NULL)
  2541. 800514a: 4604 mov r4, r0
  2542. 800514c: b1d8 cbz r0, 8005186 <HAL_IWDG_Init+0x3e>
  2543. assert_param(IS_IWDG_ALL_INSTANCE(hiwdg->Instance));
  2544. assert_param(IS_IWDG_PRESCALER(hiwdg->Init.Prescaler));
  2545. assert_param(IS_IWDG_RELOAD(hiwdg->Init.Reload));
  2546. /* Enable IWDG. LSI is turned on automaticaly */
  2547. __HAL_IWDG_START(hiwdg);
  2548. 800514e: f64c 42cc movw r2, #52428 ; 0xcccc
  2549. 8005152: 6803 ldr r3, [r0, #0]
  2550. 8005154: 601a str r2, [r3, #0]
  2551. /* Enable write access to IWDG_PR and IWDG_RLR registers by writing 0x5555 in KR */
  2552. IWDG_ENABLE_WRITE_ACCESS(hiwdg);
  2553. 8005156: f245 5255 movw r2, #21845 ; 0x5555
  2554. 800515a: 601a str r2, [r3, #0]
  2555. /* Write to IWDG registers the Prescaler & Reload values to work with */
  2556. hiwdg->Instance->PR = hiwdg->Init.Prescaler;
  2557. 800515c: 6842 ldr r2, [r0, #4]
  2558. 800515e: 605a str r2, [r3, #4]
  2559. hiwdg->Instance->RLR = hiwdg->Init.Reload;
  2560. 8005160: 6882 ldr r2, [r0, #8]
  2561. 8005162: 609a str r2, [r3, #8]
  2562. /* Check pending flag, if previous update not done, return timeout */
  2563. tickstart = HAL_GetTick();
  2564. 8005164: f7ff f8a0 bl 80042a8 <HAL_GetTick>
  2565. 8005168: 4605 mov r5, r0
  2566. /* Wait for register to be updated */
  2567. while (hiwdg->Instance->SR != RESET)
  2568. 800516a: 6823 ldr r3, [r4, #0]
  2569. 800516c: 68d8 ldr r0, [r3, #12]
  2570. 800516e: b918 cbnz r0, 8005178 <HAL_IWDG_Init+0x30>
  2571. return HAL_TIMEOUT;
  2572. }
  2573. }
  2574. /* Reload IWDG counter with value defined in the reload register */
  2575. __HAL_IWDG_RELOAD_COUNTER(hiwdg);
  2576. 8005170: f64a 22aa movw r2, #43690 ; 0xaaaa
  2577. 8005174: 601a str r2, [r3, #0]
  2578. /* Return function status */
  2579. return HAL_OK;
  2580. 8005176: bd38 pop {r3, r4, r5, pc}
  2581. if ((HAL_GetTick() - tickstart) > HAL_IWDG_DEFAULT_TIMEOUT)
  2582. 8005178: f7ff f896 bl 80042a8 <HAL_GetTick>
  2583. 800517c: 1b40 subs r0, r0, r5
  2584. 800517e: 2830 cmp r0, #48 ; 0x30
  2585. 8005180: d9f3 bls.n 800516a <HAL_IWDG_Init+0x22>
  2586. return HAL_TIMEOUT;
  2587. 8005182: 2003 movs r0, #3
  2588. }
  2589. 8005184: bd38 pop {r3, r4, r5, pc}
  2590. return HAL_ERROR;
  2591. 8005186: 2001 movs r0, #1
  2592. 8005188: bd38 pop {r3, r4, r5, pc}
  2593. ...
  2594. 0800518c <HAL_RCC_OscConfig>:
  2595. /* Check the parameters */
  2596. assert_param(RCC_OscInitStruct != NULL);
  2597. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  2598. /*------------------------------- HSE Configuration ------------------------*/
  2599. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2600. 800518c: 6803 ldr r3, [r0, #0]
  2601. {
  2602. 800518e: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2603. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2604. 8005192: 07db lsls r3, r3, #31
  2605. {
  2606. 8005194: 4605 mov r5, r0
  2607. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2608. 8005196: d410 bmi.n 80051ba <HAL_RCC_OscConfig+0x2e>
  2609. }
  2610. }
  2611. }
  2612. }
  2613. /*----------------------------- HSI Configuration --------------------------*/
  2614. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  2615. 8005198: 682b ldr r3, [r5, #0]
  2616. 800519a: 079f lsls r7, r3, #30
  2617. 800519c: d45e bmi.n 800525c <HAL_RCC_OscConfig+0xd0>
  2618. }
  2619. }
  2620. }
  2621. }
  2622. /*------------------------------ LSI Configuration -------------------------*/
  2623. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  2624. 800519e: 682b ldr r3, [r5, #0]
  2625. 80051a0: 0719 lsls r1, r3, #28
  2626. 80051a2: f100 8095 bmi.w 80052d0 <HAL_RCC_OscConfig+0x144>
  2627. }
  2628. }
  2629. }
  2630. }
  2631. /*------------------------------ LSE Configuration -------------------------*/
  2632. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  2633. 80051a6: 682b ldr r3, [r5, #0]
  2634. 80051a8: 075a lsls r2, r3, #29
  2635. 80051aa: f100 80bf bmi.w 800532c <HAL_RCC_OscConfig+0x1a0>
  2636. #endif /* RCC_CR_PLL2ON */
  2637. /*-------------------------------- PLL Configuration -----------------------*/
  2638. /* Check the parameters */
  2639. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  2640. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  2641. 80051ae: 69ea ldr r2, [r5, #28]
  2642. 80051b0: 2a00 cmp r2, #0
  2643. 80051b2: f040 812d bne.w 8005410 <HAL_RCC_OscConfig+0x284>
  2644. {
  2645. return HAL_ERROR;
  2646. }
  2647. }
  2648. return HAL_OK;
  2649. 80051b6: 2000 movs r0, #0
  2650. 80051b8: e014 b.n 80051e4 <HAL_RCC_OscConfig+0x58>
  2651. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  2652. 80051ba: 4c90 ldr r4, [pc, #576] ; (80053fc <HAL_RCC_OscConfig+0x270>)
  2653. 80051bc: 6863 ldr r3, [r4, #4]
  2654. 80051be: f003 030c and.w r3, r3, #12
  2655. 80051c2: 2b04 cmp r3, #4
  2656. 80051c4: d007 beq.n 80051d6 <HAL_RCC_OscConfig+0x4a>
  2657. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  2658. 80051c6: 6863 ldr r3, [r4, #4]
  2659. 80051c8: f003 030c and.w r3, r3, #12
  2660. 80051cc: 2b08 cmp r3, #8
  2661. 80051ce: d10c bne.n 80051ea <HAL_RCC_OscConfig+0x5e>
  2662. 80051d0: 6863 ldr r3, [r4, #4]
  2663. 80051d2: 03de lsls r6, r3, #15
  2664. 80051d4: d509 bpl.n 80051ea <HAL_RCC_OscConfig+0x5e>
  2665. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  2666. 80051d6: 6823 ldr r3, [r4, #0]
  2667. 80051d8: 039c lsls r4, r3, #14
  2668. 80051da: d5dd bpl.n 8005198 <HAL_RCC_OscConfig+0xc>
  2669. 80051dc: 686b ldr r3, [r5, #4]
  2670. 80051de: 2b00 cmp r3, #0
  2671. 80051e0: d1da bne.n 8005198 <HAL_RCC_OscConfig+0xc>
  2672. return HAL_ERROR;
  2673. 80051e2: 2001 movs r0, #1
  2674. }
  2675. 80051e4: b002 add sp, #8
  2676. 80051e6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2677. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2678. 80051ea: 686b ldr r3, [r5, #4]
  2679. 80051ec: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2680. 80051f0: d110 bne.n 8005214 <HAL_RCC_OscConfig+0x88>
  2681. 80051f2: 6823 ldr r3, [r4, #0]
  2682. 80051f4: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  2683. 80051f8: 6023 str r3, [r4, #0]
  2684. tickstart = HAL_GetTick();
  2685. 80051fa: f7ff f855 bl 80042a8 <HAL_GetTick>
  2686. 80051fe: 4606 mov r6, r0
  2687. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2688. 8005200: 6823 ldr r3, [r4, #0]
  2689. 8005202: 0398 lsls r0, r3, #14
  2690. 8005204: d4c8 bmi.n 8005198 <HAL_RCC_OscConfig+0xc>
  2691. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  2692. 8005206: f7ff f84f bl 80042a8 <HAL_GetTick>
  2693. 800520a: 1b80 subs r0, r0, r6
  2694. 800520c: 2864 cmp r0, #100 ; 0x64
  2695. 800520e: d9f7 bls.n 8005200 <HAL_RCC_OscConfig+0x74>
  2696. return HAL_TIMEOUT;
  2697. 8005210: 2003 movs r0, #3
  2698. 8005212: e7e7 b.n 80051e4 <HAL_RCC_OscConfig+0x58>
  2699. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2700. 8005214: b99b cbnz r3, 800523e <HAL_RCC_OscConfig+0xb2>
  2701. 8005216: 6823 ldr r3, [r4, #0]
  2702. 8005218: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  2703. 800521c: 6023 str r3, [r4, #0]
  2704. 800521e: 6823 ldr r3, [r4, #0]
  2705. 8005220: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  2706. 8005224: 6023 str r3, [r4, #0]
  2707. tickstart = HAL_GetTick();
  2708. 8005226: f7ff f83f bl 80042a8 <HAL_GetTick>
  2709. 800522a: 4606 mov r6, r0
  2710. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  2711. 800522c: 6823 ldr r3, [r4, #0]
  2712. 800522e: 0399 lsls r1, r3, #14
  2713. 8005230: d5b2 bpl.n 8005198 <HAL_RCC_OscConfig+0xc>
  2714. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  2715. 8005232: f7ff f839 bl 80042a8 <HAL_GetTick>
  2716. 8005236: 1b80 subs r0, r0, r6
  2717. 8005238: 2864 cmp r0, #100 ; 0x64
  2718. 800523a: d9f7 bls.n 800522c <HAL_RCC_OscConfig+0xa0>
  2719. 800523c: e7e8 b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2720. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2721. 800523e: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  2722. 8005242: 6823 ldr r3, [r4, #0]
  2723. 8005244: d103 bne.n 800524e <HAL_RCC_OscConfig+0xc2>
  2724. 8005246: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  2725. 800524a: 6023 str r3, [r4, #0]
  2726. 800524c: e7d1 b.n 80051f2 <HAL_RCC_OscConfig+0x66>
  2727. 800524e: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  2728. 8005252: 6023 str r3, [r4, #0]
  2729. 8005254: 6823 ldr r3, [r4, #0]
  2730. 8005256: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  2731. 800525a: e7cd b.n 80051f8 <HAL_RCC_OscConfig+0x6c>
  2732. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  2733. 800525c: 4c67 ldr r4, [pc, #412] ; (80053fc <HAL_RCC_OscConfig+0x270>)
  2734. 800525e: 6863 ldr r3, [r4, #4]
  2735. 8005260: f013 0f0c tst.w r3, #12
  2736. 8005264: d007 beq.n 8005276 <HAL_RCC_OscConfig+0xea>
  2737. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  2738. 8005266: 6863 ldr r3, [r4, #4]
  2739. 8005268: f003 030c and.w r3, r3, #12
  2740. 800526c: 2b08 cmp r3, #8
  2741. 800526e: d110 bne.n 8005292 <HAL_RCC_OscConfig+0x106>
  2742. 8005270: 6863 ldr r3, [r4, #4]
  2743. 8005272: 03da lsls r2, r3, #15
  2744. 8005274: d40d bmi.n 8005292 <HAL_RCC_OscConfig+0x106>
  2745. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  2746. 8005276: 6823 ldr r3, [r4, #0]
  2747. 8005278: 079b lsls r3, r3, #30
  2748. 800527a: d502 bpl.n 8005282 <HAL_RCC_OscConfig+0xf6>
  2749. 800527c: 692b ldr r3, [r5, #16]
  2750. 800527e: 2b01 cmp r3, #1
  2751. 8005280: d1af bne.n 80051e2 <HAL_RCC_OscConfig+0x56>
  2752. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  2753. 8005282: 6823 ldr r3, [r4, #0]
  2754. 8005284: 696a ldr r2, [r5, #20]
  2755. 8005286: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  2756. 800528a: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2757. 800528e: 6023 str r3, [r4, #0]
  2758. 8005290: e785 b.n 800519e <HAL_RCC_OscConfig+0x12>
  2759. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  2760. 8005292: 692a ldr r2, [r5, #16]
  2761. 8005294: 4b5a ldr r3, [pc, #360] ; (8005400 <HAL_RCC_OscConfig+0x274>)
  2762. 8005296: b16a cbz r2, 80052b4 <HAL_RCC_OscConfig+0x128>
  2763. __HAL_RCC_HSI_ENABLE();
  2764. 8005298: 2201 movs r2, #1
  2765. 800529a: 601a str r2, [r3, #0]
  2766. tickstart = HAL_GetTick();
  2767. 800529c: f7ff f804 bl 80042a8 <HAL_GetTick>
  2768. 80052a0: 4606 mov r6, r0
  2769. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2770. 80052a2: 6823 ldr r3, [r4, #0]
  2771. 80052a4: 079f lsls r7, r3, #30
  2772. 80052a6: d4ec bmi.n 8005282 <HAL_RCC_OscConfig+0xf6>
  2773. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  2774. 80052a8: f7fe fffe bl 80042a8 <HAL_GetTick>
  2775. 80052ac: 1b80 subs r0, r0, r6
  2776. 80052ae: 2802 cmp r0, #2
  2777. 80052b0: d9f7 bls.n 80052a2 <HAL_RCC_OscConfig+0x116>
  2778. 80052b2: e7ad b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2779. __HAL_RCC_HSI_DISABLE();
  2780. 80052b4: 601a str r2, [r3, #0]
  2781. tickstart = HAL_GetTick();
  2782. 80052b6: f7fe fff7 bl 80042a8 <HAL_GetTick>
  2783. 80052ba: 4606 mov r6, r0
  2784. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  2785. 80052bc: 6823 ldr r3, [r4, #0]
  2786. 80052be: 0798 lsls r0, r3, #30
  2787. 80052c0: f57f af6d bpl.w 800519e <HAL_RCC_OscConfig+0x12>
  2788. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  2789. 80052c4: f7fe fff0 bl 80042a8 <HAL_GetTick>
  2790. 80052c8: 1b80 subs r0, r0, r6
  2791. 80052ca: 2802 cmp r0, #2
  2792. 80052cc: d9f6 bls.n 80052bc <HAL_RCC_OscConfig+0x130>
  2793. 80052ce: e79f b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2794. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  2795. 80052d0: 69aa ldr r2, [r5, #24]
  2796. 80052d2: 4c4a ldr r4, [pc, #296] ; (80053fc <HAL_RCC_OscConfig+0x270>)
  2797. 80052d4: 4b4b ldr r3, [pc, #300] ; (8005404 <HAL_RCC_OscConfig+0x278>)
  2798. 80052d6: b1da cbz r2, 8005310 <HAL_RCC_OscConfig+0x184>
  2799. __HAL_RCC_LSI_ENABLE();
  2800. 80052d8: 2201 movs r2, #1
  2801. 80052da: 601a str r2, [r3, #0]
  2802. tickstart = HAL_GetTick();
  2803. 80052dc: f7fe ffe4 bl 80042a8 <HAL_GetTick>
  2804. 80052e0: 4606 mov r6, r0
  2805. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  2806. 80052e2: 6a63 ldr r3, [r4, #36] ; 0x24
  2807. 80052e4: 079b lsls r3, r3, #30
  2808. 80052e6: d50d bpl.n 8005304 <HAL_RCC_OscConfig+0x178>
  2809. * @param mdelay: specifies the delay time length, in milliseconds.
  2810. * @retval None
  2811. */
  2812. static void RCC_Delay(uint32_t mdelay)
  2813. {
  2814. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  2815. 80052e8: f44f 52fa mov.w r2, #8000 ; 0x1f40
  2816. 80052ec: 4b46 ldr r3, [pc, #280] ; (8005408 <HAL_RCC_OscConfig+0x27c>)
  2817. 80052ee: 681b ldr r3, [r3, #0]
  2818. 80052f0: fbb3 f3f2 udiv r3, r3, r2
  2819. 80052f4: 9301 str r3, [sp, #4]
  2820. \brief No Operation
  2821. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  2822. */
  2823. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  2824. {
  2825. __ASM volatile ("nop");
  2826. 80052f6: bf00 nop
  2827. do
  2828. {
  2829. __NOP();
  2830. }
  2831. while (Delay --);
  2832. 80052f8: 9b01 ldr r3, [sp, #4]
  2833. 80052fa: 1e5a subs r2, r3, #1
  2834. 80052fc: 9201 str r2, [sp, #4]
  2835. 80052fe: 2b00 cmp r3, #0
  2836. 8005300: d1f9 bne.n 80052f6 <HAL_RCC_OscConfig+0x16a>
  2837. 8005302: e750 b.n 80051a6 <HAL_RCC_OscConfig+0x1a>
  2838. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2839. 8005304: f7fe ffd0 bl 80042a8 <HAL_GetTick>
  2840. 8005308: 1b80 subs r0, r0, r6
  2841. 800530a: 2802 cmp r0, #2
  2842. 800530c: d9e9 bls.n 80052e2 <HAL_RCC_OscConfig+0x156>
  2843. 800530e: e77f b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2844. __HAL_RCC_LSI_DISABLE();
  2845. 8005310: 601a str r2, [r3, #0]
  2846. tickstart = HAL_GetTick();
  2847. 8005312: f7fe ffc9 bl 80042a8 <HAL_GetTick>
  2848. 8005316: 4606 mov r6, r0
  2849. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  2850. 8005318: 6a63 ldr r3, [r4, #36] ; 0x24
  2851. 800531a: 079f lsls r7, r3, #30
  2852. 800531c: f57f af43 bpl.w 80051a6 <HAL_RCC_OscConfig+0x1a>
  2853. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2854. 8005320: f7fe ffc2 bl 80042a8 <HAL_GetTick>
  2855. 8005324: 1b80 subs r0, r0, r6
  2856. 8005326: 2802 cmp r0, #2
  2857. 8005328: d9f6 bls.n 8005318 <HAL_RCC_OscConfig+0x18c>
  2858. 800532a: e771 b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2859. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  2860. 800532c: 4c33 ldr r4, [pc, #204] ; (80053fc <HAL_RCC_OscConfig+0x270>)
  2861. 800532e: 69e3 ldr r3, [r4, #28]
  2862. 8005330: 00d8 lsls r0, r3, #3
  2863. 8005332: d424 bmi.n 800537e <HAL_RCC_OscConfig+0x1f2>
  2864. pwrclkchanged = SET;
  2865. 8005334: 2701 movs r7, #1
  2866. __HAL_RCC_PWR_CLK_ENABLE();
  2867. 8005336: 69e3 ldr r3, [r4, #28]
  2868. 8005338: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2869. 800533c: 61e3 str r3, [r4, #28]
  2870. 800533e: 69e3 ldr r3, [r4, #28]
  2871. 8005340: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2872. 8005344: 9300 str r3, [sp, #0]
  2873. 8005346: 9b00 ldr r3, [sp, #0]
  2874. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2875. 8005348: 4e30 ldr r6, [pc, #192] ; (800540c <HAL_RCC_OscConfig+0x280>)
  2876. 800534a: 6833 ldr r3, [r6, #0]
  2877. 800534c: 05d9 lsls r1, r3, #23
  2878. 800534e: d518 bpl.n 8005382 <HAL_RCC_OscConfig+0x1f6>
  2879. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2880. 8005350: 68eb ldr r3, [r5, #12]
  2881. 8005352: 2b01 cmp r3, #1
  2882. 8005354: d126 bne.n 80053a4 <HAL_RCC_OscConfig+0x218>
  2883. 8005356: 6a23 ldr r3, [r4, #32]
  2884. 8005358: f043 0301 orr.w r3, r3, #1
  2885. 800535c: 6223 str r3, [r4, #32]
  2886. tickstart = HAL_GetTick();
  2887. 800535e: f7fe ffa3 bl 80042a8 <HAL_GetTick>
  2888. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2889. 8005362: f241 3688 movw r6, #5000 ; 0x1388
  2890. tickstart = HAL_GetTick();
  2891. 8005366: 4680 mov r8, r0
  2892. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2893. 8005368: 6a23 ldr r3, [r4, #32]
  2894. 800536a: 079b lsls r3, r3, #30
  2895. 800536c: d53f bpl.n 80053ee <HAL_RCC_OscConfig+0x262>
  2896. if(pwrclkchanged == SET)
  2897. 800536e: 2f00 cmp r7, #0
  2898. 8005370: f43f af1d beq.w 80051ae <HAL_RCC_OscConfig+0x22>
  2899. __HAL_RCC_PWR_CLK_DISABLE();
  2900. 8005374: 69e3 ldr r3, [r4, #28]
  2901. 8005376: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2902. 800537a: 61e3 str r3, [r4, #28]
  2903. 800537c: e717 b.n 80051ae <HAL_RCC_OscConfig+0x22>
  2904. FlagStatus pwrclkchanged = RESET;
  2905. 800537e: 2700 movs r7, #0
  2906. 8005380: e7e2 b.n 8005348 <HAL_RCC_OscConfig+0x1bc>
  2907. SET_BIT(PWR->CR, PWR_CR_DBP);
  2908. 8005382: 6833 ldr r3, [r6, #0]
  2909. 8005384: f443 7380 orr.w r3, r3, #256 ; 0x100
  2910. 8005388: 6033 str r3, [r6, #0]
  2911. tickstart = HAL_GetTick();
  2912. 800538a: f7fe ff8d bl 80042a8 <HAL_GetTick>
  2913. 800538e: 4680 mov r8, r0
  2914. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2915. 8005390: 6833 ldr r3, [r6, #0]
  2916. 8005392: 05da lsls r2, r3, #23
  2917. 8005394: d4dc bmi.n 8005350 <HAL_RCC_OscConfig+0x1c4>
  2918. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2919. 8005396: f7fe ff87 bl 80042a8 <HAL_GetTick>
  2920. 800539a: eba0 0008 sub.w r0, r0, r8
  2921. 800539e: 2864 cmp r0, #100 ; 0x64
  2922. 80053a0: d9f6 bls.n 8005390 <HAL_RCC_OscConfig+0x204>
  2923. 80053a2: e735 b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2924. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2925. 80053a4: b9ab cbnz r3, 80053d2 <HAL_RCC_OscConfig+0x246>
  2926. 80053a6: 6a23 ldr r3, [r4, #32]
  2927. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2928. 80053a8: f241 3888 movw r8, #5000 ; 0x1388
  2929. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2930. 80053ac: f023 0301 bic.w r3, r3, #1
  2931. 80053b0: 6223 str r3, [r4, #32]
  2932. 80053b2: 6a23 ldr r3, [r4, #32]
  2933. 80053b4: f023 0304 bic.w r3, r3, #4
  2934. 80053b8: 6223 str r3, [r4, #32]
  2935. tickstart = HAL_GetTick();
  2936. 80053ba: f7fe ff75 bl 80042a8 <HAL_GetTick>
  2937. 80053be: 4606 mov r6, r0
  2938. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  2939. 80053c0: 6a23 ldr r3, [r4, #32]
  2940. 80053c2: 0798 lsls r0, r3, #30
  2941. 80053c4: d5d3 bpl.n 800536e <HAL_RCC_OscConfig+0x1e2>
  2942. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2943. 80053c6: f7fe ff6f bl 80042a8 <HAL_GetTick>
  2944. 80053ca: 1b80 subs r0, r0, r6
  2945. 80053cc: 4540 cmp r0, r8
  2946. 80053ce: d9f7 bls.n 80053c0 <HAL_RCC_OscConfig+0x234>
  2947. 80053d0: e71e b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2948. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2949. 80053d2: 2b05 cmp r3, #5
  2950. 80053d4: 6a23 ldr r3, [r4, #32]
  2951. 80053d6: d103 bne.n 80053e0 <HAL_RCC_OscConfig+0x254>
  2952. 80053d8: f043 0304 orr.w r3, r3, #4
  2953. 80053dc: 6223 str r3, [r4, #32]
  2954. 80053de: e7ba b.n 8005356 <HAL_RCC_OscConfig+0x1ca>
  2955. 80053e0: f023 0301 bic.w r3, r3, #1
  2956. 80053e4: 6223 str r3, [r4, #32]
  2957. 80053e6: 6a23 ldr r3, [r4, #32]
  2958. 80053e8: f023 0304 bic.w r3, r3, #4
  2959. 80053ec: e7b6 b.n 800535c <HAL_RCC_OscConfig+0x1d0>
  2960. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2961. 80053ee: f7fe ff5b bl 80042a8 <HAL_GetTick>
  2962. 80053f2: eba0 0008 sub.w r0, r0, r8
  2963. 80053f6: 42b0 cmp r0, r6
  2964. 80053f8: d9b6 bls.n 8005368 <HAL_RCC_OscConfig+0x1dc>
  2965. 80053fa: e709 b.n 8005210 <HAL_RCC_OscConfig+0x84>
  2966. 80053fc: 40021000 .word 0x40021000
  2967. 8005400: 42420000 .word 0x42420000
  2968. 8005404: 42420480 .word 0x42420480
  2969. 8005408: 20000010 .word 0x20000010
  2970. 800540c: 40007000 .word 0x40007000
  2971. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2972. 8005410: 4c22 ldr r4, [pc, #136] ; (800549c <HAL_RCC_OscConfig+0x310>)
  2973. 8005412: 6863 ldr r3, [r4, #4]
  2974. 8005414: f003 030c and.w r3, r3, #12
  2975. 8005418: 2b08 cmp r3, #8
  2976. 800541a: f43f aee2 beq.w 80051e2 <HAL_RCC_OscConfig+0x56>
  2977. 800541e: 2300 movs r3, #0
  2978. 8005420: 4e1f ldr r6, [pc, #124] ; (80054a0 <HAL_RCC_OscConfig+0x314>)
  2979. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2980. 8005422: 2a02 cmp r2, #2
  2981. __HAL_RCC_PLL_DISABLE();
  2982. 8005424: 6033 str r3, [r6, #0]
  2983. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2984. 8005426: d12b bne.n 8005480 <HAL_RCC_OscConfig+0x2f4>
  2985. tickstart = HAL_GetTick();
  2986. 8005428: f7fe ff3e bl 80042a8 <HAL_GetTick>
  2987. 800542c: 4607 mov r7, r0
  2988. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2989. 800542e: 6823 ldr r3, [r4, #0]
  2990. 8005430: 0199 lsls r1, r3, #6
  2991. 8005432: d41f bmi.n 8005474 <HAL_RCC_OscConfig+0x2e8>
  2992. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  2993. 8005434: 6a2b ldr r3, [r5, #32]
  2994. 8005436: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2995. 800543a: d105 bne.n 8005448 <HAL_RCC_OscConfig+0x2bc>
  2996. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  2997. 800543c: 6862 ldr r2, [r4, #4]
  2998. 800543e: 68a9 ldr r1, [r5, #8]
  2999. 8005440: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  3000. 8005444: 430a orrs r2, r1
  3001. 8005446: 6062 str r2, [r4, #4]
  3002. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  3003. 8005448: 6a69 ldr r1, [r5, #36] ; 0x24
  3004. 800544a: 6862 ldr r2, [r4, #4]
  3005. 800544c: 430b orrs r3, r1
  3006. 800544e: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  3007. 8005452: 4313 orrs r3, r2
  3008. 8005454: 6063 str r3, [r4, #4]
  3009. __HAL_RCC_PLL_ENABLE();
  3010. 8005456: 2301 movs r3, #1
  3011. 8005458: 6033 str r3, [r6, #0]
  3012. tickstart = HAL_GetTick();
  3013. 800545a: f7fe ff25 bl 80042a8 <HAL_GetTick>
  3014. 800545e: 4605 mov r5, r0
  3015. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3016. 8005460: 6823 ldr r3, [r4, #0]
  3017. 8005462: 019a lsls r2, r3, #6
  3018. 8005464: f53f aea7 bmi.w 80051b6 <HAL_RCC_OscConfig+0x2a>
  3019. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3020. 8005468: f7fe ff1e bl 80042a8 <HAL_GetTick>
  3021. 800546c: 1b40 subs r0, r0, r5
  3022. 800546e: 2802 cmp r0, #2
  3023. 8005470: d9f6 bls.n 8005460 <HAL_RCC_OscConfig+0x2d4>
  3024. 8005472: e6cd b.n 8005210 <HAL_RCC_OscConfig+0x84>
  3025. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3026. 8005474: f7fe ff18 bl 80042a8 <HAL_GetTick>
  3027. 8005478: 1bc0 subs r0, r0, r7
  3028. 800547a: 2802 cmp r0, #2
  3029. 800547c: d9d7 bls.n 800542e <HAL_RCC_OscConfig+0x2a2>
  3030. 800547e: e6c7 b.n 8005210 <HAL_RCC_OscConfig+0x84>
  3031. tickstart = HAL_GetTick();
  3032. 8005480: f7fe ff12 bl 80042a8 <HAL_GetTick>
  3033. 8005484: 4605 mov r5, r0
  3034. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3035. 8005486: 6823 ldr r3, [r4, #0]
  3036. 8005488: 019b lsls r3, r3, #6
  3037. 800548a: f57f ae94 bpl.w 80051b6 <HAL_RCC_OscConfig+0x2a>
  3038. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3039. 800548e: f7fe ff0b bl 80042a8 <HAL_GetTick>
  3040. 8005492: 1b40 subs r0, r0, r5
  3041. 8005494: 2802 cmp r0, #2
  3042. 8005496: d9f6 bls.n 8005486 <HAL_RCC_OscConfig+0x2fa>
  3043. 8005498: e6ba b.n 8005210 <HAL_RCC_OscConfig+0x84>
  3044. 800549a: bf00 nop
  3045. 800549c: 40021000 .word 0x40021000
  3046. 80054a0: 42420060 .word 0x42420060
  3047. 080054a4 <HAL_RCC_GetSysClockFreq>:
  3048. {
  3049. 80054a4: b530 push {r4, r5, lr}
  3050. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3051. 80054a6: 4b19 ldr r3, [pc, #100] ; (800550c <HAL_RCC_GetSysClockFreq+0x68>)
  3052. {
  3053. 80054a8: b087 sub sp, #28
  3054. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3055. 80054aa: ac02 add r4, sp, #8
  3056. 80054ac: f103 0510 add.w r5, r3, #16
  3057. 80054b0: 4622 mov r2, r4
  3058. 80054b2: 6818 ldr r0, [r3, #0]
  3059. 80054b4: 6859 ldr r1, [r3, #4]
  3060. 80054b6: 3308 adds r3, #8
  3061. 80054b8: c203 stmia r2!, {r0, r1}
  3062. 80054ba: 42ab cmp r3, r5
  3063. 80054bc: 4614 mov r4, r2
  3064. 80054be: d1f7 bne.n 80054b0 <HAL_RCC_GetSysClockFreq+0xc>
  3065. const uint8_t aPredivFactorTable[2] = {1, 2};
  3066. 80054c0: 2301 movs r3, #1
  3067. 80054c2: f88d 3004 strb.w r3, [sp, #4]
  3068. 80054c6: 2302 movs r3, #2
  3069. tmpreg = RCC->CFGR;
  3070. 80054c8: 4911 ldr r1, [pc, #68] ; (8005510 <HAL_RCC_GetSysClockFreq+0x6c>)
  3071. const uint8_t aPredivFactorTable[2] = {1, 2};
  3072. 80054ca: f88d 3005 strb.w r3, [sp, #5]
  3073. tmpreg = RCC->CFGR;
  3074. 80054ce: 684b ldr r3, [r1, #4]
  3075. switch (tmpreg & RCC_CFGR_SWS)
  3076. 80054d0: f003 020c and.w r2, r3, #12
  3077. 80054d4: 2a08 cmp r2, #8
  3078. 80054d6: d117 bne.n 8005508 <HAL_RCC_GetSysClockFreq+0x64>
  3079. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3080. 80054d8: f3c3 4283 ubfx r2, r3, #18, #4
  3081. 80054dc: a806 add r0, sp, #24
  3082. 80054de: 4402 add r2, r0
  3083. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3084. 80054e0: 03db lsls r3, r3, #15
  3085. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3086. 80054e2: f812 2c10 ldrb.w r2, [r2, #-16]
  3087. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3088. 80054e6: d50c bpl.n 8005502 <HAL_RCC_GetSysClockFreq+0x5e>
  3089. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3090. 80054e8: 684b ldr r3, [r1, #4]
  3091. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3092. 80054ea: 480a ldr r0, [pc, #40] ; (8005514 <HAL_RCC_GetSysClockFreq+0x70>)
  3093. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3094. 80054ec: f3c3 4340 ubfx r3, r3, #17, #1
  3095. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3096. 80054f0: 4350 muls r0, r2
  3097. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3098. 80054f2: aa06 add r2, sp, #24
  3099. 80054f4: 4413 add r3, r2
  3100. 80054f6: f813 3c14 ldrb.w r3, [r3, #-20]
  3101. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3102. 80054fa: fbb0 f0f3 udiv r0, r0, r3
  3103. }
  3104. 80054fe: b007 add sp, #28
  3105. 8005500: bd30 pop {r4, r5, pc}
  3106. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  3107. 8005502: 4805 ldr r0, [pc, #20] ; (8005518 <HAL_RCC_GetSysClockFreq+0x74>)
  3108. 8005504: 4350 muls r0, r2
  3109. 8005506: e7fa b.n 80054fe <HAL_RCC_GetSysClockFreq+0x5a>
  3110. sysclockfreq = HSE_VALUE;
  3111. 8005508: 4802 ldr r0, [pc, #8] ; (8005514 <HAL_RCC_GetSysClockFreq+0x70>)
  3112. return sysclockfreq;
  3113. 800550a: e7f8 b.n 80054fe <HAL_RCC_GetSysClockFreq+0x5a>
  3114. 800550c: 08008e5c .word 0x08008e5c
  3115. 8005510: 40021000 .word 0x40021000
  3116. 8005514: 007a1200 .word 0x007a1200
  3117. 8005518: 003d0900 .word 0x003d0900
  3118. 0800551c <HAL_RCC_ClockConfig>:
  3119. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3120. 800551c: 4a54 ldr r2, [pc, #336] ; (8005670 <HAL_RCC_ClockConfig+0x154>)
  3121. {
  3122. 800551e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3123. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3124. 8005522: 6813 ldr r3, [r2, #0]
  3125. {
  3126. 8005524: 4605 mov r5, r0
  3127. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3128. 8005526: f003 0307 and.w r3, r3, #7
  3129. 800552a: 428b cmp r3, r1
  3130. {
  3131. 800552c: 460e mov r6, r1
  3132. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3133. 800552e: d32a bcc.n 8005586 <HAL_RCC_ClockConfig+0x6a>
  3134. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  3135. 8005530: 6829 ldr r1, [r5, #0]
  3136. 8005532: 078c lsls r4, r1, #30
  3137. 8005534: d434 bmi.n 80055a0 <HAL_RCC_ClockConfig+0x84>
  3138. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  3139. 8005536: 07ca lsls r2, r1, #31
  3140. 8005538: d447 bmi.n 80055ca <HAL_RCC_ClockConfig+0xae>
  3141. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  3142. 800553a: 4a4d ldr r2, [pc, #308] ; (8005670 <HAL_RCC_ClockConfig+0x154>)
  3143. 800553c: 6813 ldr r3, [r2, #0]
  3144. 800553e: f003 0307 and.w r3, r3, #7
  3145. 8005542: 429e cmp r6, r3
  3146. 8005544: f0c0 8082 bcc.w 800564c <HAL_RCC_ClockConfig+0x130>
  3147. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3148. 8005548: 682a ldr r2, [r5, #0]
  3149. 800554a: 4c4a ldr r4, [pc, #296] ; (8005674 <HAL_RCC_ClockConfig+0x158>)
  3150. 800554c: f012 0f04 tst.w r2, #4
  3151. 8005550: f040 8087 bne.w 8005662 <HAL_RCC_ClockConfig+0x146>
  3152. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3153. 8005554: 0713 lsls r3, r2, #28
  3154. 8005556: d506 bpl.n 8005566 <HAL_RCC_ClockConfig+0x4a>
  3155. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  3156. 8005558: 6863 ldr r3, [r4, #4]
  3157. 800555a: 692a ldr r2, [r5, #16]
  3158. 800555c: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  3159. 8005560: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3160. 8005564: 6063 str r3, [r4, #4]
  3161. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  3162. 8005566: f7ff ff9d bl 80054a4 <HAL_RCC_GetSysClockFreq>
  3163. 800556a: 6863 ldr r3, [r4, #4]
  3164. 800556c: 4a42 ldr r2, [pc, #264] ; (8005678 <HAL_RCC_ClockConfig+0x15c>)
  3165. 800556e: f3c3 1303 ubfx r3, r3, #4, #4
  3166. 8005572: 5cd3 ldrb r3, [r2, r3]
  3167. 8005574: 40d8 lsrs r0, r3
  3168. 8005576: 4b41 ldr r3, [pc, #260] ; (800567c <HAL_RCC_ClockConfig+0x160>)
  3169. 8005578: 6018 str r0, [r3, #0]
  3170. HAL_InitTick (TICK_INT_PRIORITY);
  3171. 800557a: 2000 movs r0, #0
  3172. 800557c: f7fe fe52 bl 8004224 <HAL_InitTick>
  3173. return HAL_OK;
  3174. 8005580: 2000 movs r0, #0
  3175. }
  3176. 8005582: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3177. __HAL_FLASH_SET_LATENCY(FLatency);
  3178. 8005586: 6813 ldr r3, [r2, #0]
  3179. 8005588: f023 0307 bic.w r3, r3, #7
  3180. 800558c: 430b orrs r3, r1
  3181. 800558e: 6013 str r3, [r2, #0]
  3182. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  3183. 8005590: 6813 ldr r3, [r2, #0]
  3184. 8005592: f003 0307 and.w r3, r3, #7
  3185. 8005596: 4299 cmp r1, r3
  3186. 8005598: d0ca beq.n 8005530 <HAL_RCC_ClockConfig+0x14>
  3187. return HAL_ERROR;
  3188. 800559a: 2001 movs r0, #1
  3189. 800559c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3190. 80055a0: 4b34 ldr r3, [pc, #208] ; (8005674 <HAL_RCC_ClockConfig+0x158>)
  3191. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3192. 80055a2: f011 0f04 tst.w r1, #4
  3193. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  3194. 80055a6: bf1e ittt ne
  3195. 80055a8: 685a ldrne r2, [r3, #4]
  3196. 80055aa: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  3197. 80055ae: 605a strne r2, [r3, #4]
  3198. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3199. 80055b0: 0708 lsls r0, r1, #28
  3200. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  3201. 80055b2: bf42 ittt mi
  3202. 80055b4: 685a ldrmi r2, [r3, #4]
  3203. 80055b6: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  3204. 80055ba: 605a strmi r2, [r3, #4]
  3205. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  3206. 80055bc: 685a ldr r2, [r3, #4]
  3207. 80055be: 68a8 ldr r0, [r5, #8]
  3208. 80055c0: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  3209. 80055c4: 4302 orrs r2, r0
  3210. 80055c6: 605a str r2, [r3, #4]
  3211. 80055c8: e7b5 b.n 8005536 <HAL_RCC_ClockConfig+0x1a>
  3212. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3213. 80055ca: 686a ldr r2, [r5, #4]
  3214. 80055cc: 4c29 ldr r4, [pc, #164] ; (8005674 <HAL_RCC_ClockConfig+0x158>)
  3215. 80055ce: 2a01 cmp r2, #1
  3216. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3217. 80055d0: 6823 ldr r3, [r4, #0]
  3218. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3219. 80055d2: d11c bne.n 800560e <HAL_RCC_ClockConfig+0xf2>
  3220. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3221. 80055d4: f413 3f00 tst.w r3, #131072 ; 0x20000
  3222. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3223. 80055d8: d0df beq.n 800559a <HAL_RCC_ClockConfig+0x7e>
  3224. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3225. 80055da: 6863 ldr r3, [r4, #4]
  3226. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3227. 80055dc: f241 3888 movw r8, #5000 ; 0x1388
  3228. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3229. 80055e0: f023 0303 bic.w r3, r3, #3
  3230. 80055e4: 4313 orrs r3, r2
  3231. 80055e6: 6063 str r3, [r4, #4]
  3232. tickstart = HAL_GetTick();
  3233. 80055e8: f7fe fe5e bl 80042a8 <HAL_GetTick>
  3234. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3235. 80055ec: 686b ldr r3, [r5, #4]
  3236. tickstart = HAL_GetTick();
  3237. 80055ee: 4607 mov r7, r0
  3238. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3239. 80055f0: 2b01 cmp r3, #1
  3240. 80055f2: d114 bne.n 800561e <HAL_RCC_ClockConfig+0x102>
  3241. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  3242. 80055f4: 6863 ldr r3, [r4, #4]
  3243. 80055f6: f003 030c and.w r3, r3, #12
  3244. 80055fa: 2b04 cmp r3, #4
  3245. 80055fc: d09d beq.n 800553a <HAL_RCC_ClockConfig+0x1e>
  3246. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3247. 80055fe: f7fe fe53 bl 80042a8 <HAL_GetTick>
  3248. 8005602: 1bc0 subs r0, r0, r7
  3249. 8005604: 4540 cmp r0, r8
  3250. 8005606: d9f5 bls.n 80055f4 <HAL_RCC_ClockConfig+0xd8>
  3251. return HAL_TIMEOUT;
  3252. 8005608: 2003 movs r0, #3
  3253. 800560a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3254. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3255. 800560e: 2a02 cmp r2, #2
  3256. 8005610: d102 bne.n 8005618 <HAL_RCC_ClockConfig+0xfc>
  3257. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3258. 8005612: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  3259. 8005616: e7df b.n 80055d8 <HAL_RCC_ClockConfig+0xbc>
  3260. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3261. 8005618: f013 0f02 tst.w r3, #2
  3262. 800561c: e7dc b.n 80055d8 <HAL_RCC_ClockConfig+0xbc>
  3263. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3264. 800561e: 2b02 cmp r3, #2
  3265. 8005620: d10f bne.n 8005642 <HAL_RCC_ClockConfig+0x126>
  3266. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3267. 8005622: 6863 ldr r3, [r4, #4]
  3268. 8005624: f003 030c and.w r3, r3, #12
  3269. 8005628: 2b08 cmp r3, #8
  3270. 800562a: d086 beq.n 800553a <HAL_RCC_ClockConfig+0x1e>
  3271. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3272. 800562c: f7fe fe3c bl 80042a8 <HAL_GetTick>
  3273. 8005630: 1bc0 subs r0, r0, r7
  3274. 8005632: 4540 cmp r0, r8
  3275. 8005634: d9f5 bls.n 8005622 <HAL_RCC_ClockConfig+0x106>
  3276. 8005636: e7e7 b.n 8005608 <HAL_RCC_ClockConfig+0xec>
  3277. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3278. 8005638: f7fe fe36 bl 80042a8 <HAL_GetTick>
  3279. 800563c: 1bc0 subs r0, r0, r7
  3280. 800563e: 4540 cmp r0, r8
  3281. 8005640: d8e2 bhi.n 8005608 <HAL_RCC_ClockConfig+0xec>
  3282. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  3283. 8005642: 6863 ldr r3, [r4, #4]
  3284. 8005644: f013 0f0c tst.w r3, #12
  3285. 8005648: d1f6 bne.n 8005638 <HAL_RCC_ClockConfig+0x11c>
  3286. 800564a: e776 b.n 800553a <HAL_RCC_ClockConfig+0x1e>
  3287. __HAL_FLASH_SET_LATENCY(FLatency);
  3288. 800564c: 6813 ldr r3, [r2, #0]
  3289. 800564e: f023 0307 bic.w r3, r3, #7
  3290. 8005652: 4333 orrs r3, r6
  3291. 8005654: 6013 str r3, [r2, #0]
  3292. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  3293. 8005656: 6813 ldr r3, [r2, #0]
  3294. 8005658: f003 0307 and.w r3, r3, #7
  3295. 800565c: 429e cmp r6, r3
  3296. 800565e: d19c bne.n 800559a <HAL_RCC_ClockConfig+0x7e>
  3297. 8005660: e772 b.n 8005548 <HAL_RCC_ClockConfig+0x2c>
  3298. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  3299. 8005662: 6863 ldr r3, [r4, #4]
  3300. 8005664: 68e9 ldr r1, [r5, #12]
  3301. 8005666: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  3302. 800566a: 430b orrs r3, r1
  3303. 800566c: 6063 str r3, [r4, #4]
  3304. 800566e: e771 b.n 8005554 <HAL_RCC_ClockConfig+0x38>
  3305. 8005670: 40022000 .word 0x40022000
  3306. 8005674: 40021000 .word 0x40021000
  3307. 8005678: 080090c0 .word 0x080090c0
  3308. 800567c: 20000010 .word 0x20000010
  3309. 08005680 <HAL_RCC_GetPCLK1Freq>:
  3310. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  3311. 8005680: 4b04 ldr r3, [pc, #16] ; (8005694 <HAL_RCC_GetPCLK1Freq+0x14>)
  3312. 8005682: 4a05 ldr r2, [pc, #20] ; (8005698 <HAL_RCC_GetPCLK1Freq+0x18>)
  3313. 8005684: 685b ldr r3, [r3, #4]
  3314. 8005686: f3c3 2302 ubfx r3, r3, #8, #3
  3315. 800568a: 5cd3 ldrb r3, [r2, r3]
  3316. 800568c: 4a03 ldr r2, [pc, #12] ; (800569c <HAL_RCC_GetPCLK1Freq+0x1c>)
  3317. 800568e: 6810 ldr r0, [r2, #0]
  3318. }
  3319. 8005690: 40d8 lsrs r0, r3
  3320. 8005692: 4770 bx lr
  3321. 8005694: 40021000 .word 0x40021000
  3322. 8005698: 080090d0 .word 0x080090d0
  3323. 800569c: 20000010 .word 0x20000010
  3324. 080056a0 <HAL_RCC_GetPCLK2Freq>:
  3325. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  3326. 80056a0: 4b04 ldr r3, [pc, #16] ; (80056b4 <HAL_RCC_GetPCLK2Freq+0x14>)
  3327. 80056a2: 4a05 ldr r2, [pc, #20] ; (80056b8 <HAL_RCC_GetPCLK2Freq+0x18>)
  3328. 80056a4: 685b ldr r3, [r3, #4]
  3329. 80056a6: f3c3 23c2 ubfx r3, r3, #11, #3
  3330. 80056aa: 5cd3 ldrb r3, [r2, r3]
  3331. 80056ac: 4a03 ldr r2, [pc, #12] ; (80056bc <HAL_RCC_GetPCLK2Freq+0x1c>)
  3332. 80056ae: 6810 ldr r0, [r2, #0]
  3333. }
  3334. 80056b0: 40d8 lsrs r0, r3
  3335. 80056b2: 4770 bx lr
  3336. 80056b4: 40021000 .word 0x40021000
  3337. 80056b8: 080090d0 .word 0x080090d0
  3338. 80056bc: 20000010 .word 0x20000010
  3339. 080056c0 <HAL_TIM_Base_Start_IT>:
  3340. {
  3341. /* Check the parameters */
  3342. assert_param(IS_TIM_INSTANCE(htim->Instance));
  3343. /* Enable the TIM Update interrupt */
  3344. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3345. 80056c0: 6803 ldr r3, [r0, #0]
  3346. /* Enable the Peripheral */
  3347. __HAL_TIM_ENABLE(htim);
  3348. /* Return function status */
  3349. return HAL_OK;
  3350. }
  3351. 80056c2: 2000 movs r0, #0
  3352. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3353. 80056c4: 68da ldr r2, [r3, #12]
  3354. 80056c6: f042 0201 orr.w r2, r2, #1
  3355. 80056ca: 60da str r2, [r3, #12]
  3356. __HAL_TIM_ENABLE(htim);
  3357. 80056cc: 681a ldr r2, [r3, #0]
  3358. 80056ce: f042 0201 orr.w r2, r2, #1
  3359. 80056d2: 601a str r2, [r3, #0]
  3360. }
  3361. 80056d4: 4770 bx lr
  3362. 080056d6 <HAL_TIM_OC_DelayElapsedCallback>:
  3363. 80056d6: 4770 bx lr
  3364. 080056d8 <HAL_TIM_IC_CaptureCallback>:
  3365. 80056d8: 4770 bx lr
  3366. 080056da <HAL_TIM_PWM_PulseFinishedCallback>:
  3367. 80056da: 4770 bx lr
  3368. 080056dc <HAL_TIM_TriggerCallback>:
  3369. 80056dc: 4770 bx lr
  3370. 080056de <HAL_TIM_IRQHandler>:
  3371. * @retval None
  3372. */
  3373. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  3374. {
  3375. /* Capture compare 1 event */
  3376. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3377. 80056de: 6803 ldr r3, [r0, #0]
  3378. {
  3379. 80056e0: b510 push {r4, lr}
  3380. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3381. 80056e2: 691a ldr r2, [r3, #16]
  3382. {
  3383. 80056e4: 4604 mov r4, r0
  3384. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3385. 80056e6: 0791 lsls r1, r2, #30
  3386. 80056e8: d50e bpl.n 8005708 <HAL_TIM_IRQHandler+0x2a>
  3387. {
  3388. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  3389. 80056ea: 68da ldr r2, [r3, #12]
  3390. 80056ec: 0792 lsls r2, r2, #30
  3391. 80056ee: d50b bpl.n 8005708 <HAL_TIM_IRQHandler+0x2a>
  3392. {
  3393. {
  3394. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  3395. 80056f0: f06f 0202 mvn.w r2, #2
  3396. 80056f4: 611a str r2, [r3, #16]
  3397. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3398. 80056f6: 2201 movs r2, #1
  3399. /* Input capture event */
  3400. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3401. 80056f8: 699b ldr r3, [r3, #24]
  3402. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3403. 80056fa: 7702 strb r2, [r0, #28]
  3404. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3405. 80056fc: 079b lsls r3, r3, #30
  3406. 80056fe: d077 beq.n 80057f0 <HAL_TIM_IRQHandler+0x112>
  3407. {
  3408. HAL_TIM_IC_CaptureCallback(htim);
  3409. 8005700: f7ff ffea bl 80056d8 <HAL_TIM_IC_CaptureCallback>
  3410. else
  3411. {
  3412. HAL_TIM_OC_DelayElapsedCallback(htim);
  3413. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3414. }
  3415. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3416. 8005704: 2300 movs r3, #0
  3417. 8005706: 7723 strb r3, [r4, #28]
  3418. }
  3419. }
  3420. }
  3421. /* Capture compare 2 event */
  3422. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  3423. 8005708: 6823 ldr r3, [r4, #0]
  3424. 800570a: 691a ldr r2, [r3, #16]
  3425. 800570c: 0750 lsls r0, r2, #29
  3426. 800570e: d510 bpl.n 8005732 <HAL_TIM_IRQHandler+0x54>
  3427. {
  3428. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  3429. 8005710: 68da ldr r2, [r3, #12]
  3430. 8005712: 0751 lsls r1, r2, #29
  3431. 8005714: d50d bpl.n 8005732 <HAL_TIM_IRQHandler+0x54>
  3432. {
  3433. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  3434. 8005716: f06f 0204 mvn.w r2, #4
  3435. 800571a: 611a str r2, [r3, #16]
  3436. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3437. 800571c: 2202 movs r2, #2
  3438. /* Input capture event */
  3439. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3440. 800571e: 699b ldr r3, [r3, #24]
  3441. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3442. 8005720: 7722 strb r2, [r4, #28]
  3443. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3444. 8005722: f413 7f40 tst.w r3, #768 ; 0x300
  3445. {
  3446. HAL_TIM_IC_CaptureCallback(htim);
  3447. 8005726: 4620 mov r0, r4
  3448. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3449. 8005728: d068 beq.n 80057fc <HAL_TIM_IRQHandler+0x11e>
  3450. HAL_TIM_IC_CaptureCallback(htim);
  3451. 800572a: f7ff ffd5 bl 80056d8 <HAL_TIM_IC_CaptureCallback>
  3452. else
  3453. {
  3454. HAL_TIM_OC_DelayElapsedCallback(htim);
  3455. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3456. }
  3457. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3458. 800572e: 2300 movs r3, #0
  3459. 8005730: 7723 strb r3, [r4, #28]
  3460. }
  3461. }
  3462. /* Capture compare 3 event */
  3463. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  3464. 8005732: 6823 ldr r3, [r4, #0]
  3465. 8005734: 691a ldr r2, [r3, #16]
  3466. 8005736: 0712 lsls r2, r2, #28
  3467. 8005738: d50f bpl.n 800575a <HAL_TIM_IRQHandler+0x7c>
  3468. {
  3469. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  3470. 800573a: 68da ldr r2, [r3, #12]
  3471. 800573c: 0710 lsls r0, r2, #28
  3472. 800573e: d50c bpl.n 800575a <HAL_TIM_IRQHandler+0x7c>
  3473. {
  3474. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  3475. 8005740: f06f 0208 mvn.w r2, #8
  3476. 8005744: 611a str r2, [r3, #16]
  3477. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3478. 8005746: 2204 movs r2, #4
  3479. /* Input capture event */
  3480. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3481. 8005748: 69db ldr r3, [r3, #28]
  3482. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3483. 800574a: 7722 strb r2, [r4, #28]
  3484. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3485. 800574c: 0799 lsls r1, r3, #30
  3486. {
  3487. HAL_TIM_IC_CaptureCallback(htim);
  3488. 800574e: 4620 mov r0, r4
  3489. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3490. 8005750: d05a beq.n 8005808 <HAL_TIM_IRQHandler+0x12a>
  3491. HAL_TIM_IC_CaptureCallback(htim);
  3492. 8005752: f7ff ffc1 bl 80056d8 <HAL_TIM_IC_CaptureCallback>
  3493. else
  3494. {
  3495. HAL_TIM_OC_DelayElapsedCallback(htim);
  3496. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3497. }
  3498. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3499. 8005756: 2300 movs r3, #0
  3500. 8005758: 7723 strb r3, [r4, #28]
  3501. }
  3502. }
  3503. /* Capture compare 4 event */
  3504. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  3505. 800575a: 6823 ldr r3, [r4, #0]
  3506. 800575c: 691a ldr r2, [r3, #16]
  3507. 800575e: 06d2 lsls r2, r2, #27
  3508. 8005760: d510 bpl.n 8005784 <HAL_TIM_IRQHandler+0xa6>
  3509. {
  3510. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  3511. 8005762: 68da ldr r2, [r3, #12]
  3512. 8005764: 06d0 lsls r0, r2, #27
  3513. 8005766: d50d bpl.n 8005784 <HAL_TIM_IRQHandler+0xa6>
  3514. {
  3515. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  3516. 8005768: f06f 0210 mvn.w r2, #16
  3517. 800576c: 611a str r2, [r3, #16]
  3518. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3519. 800576e: 2208 movs r2, #8
  3520. /* Input capture event */
  3521. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3522. 8005770: 69db ldr r3, [r3, #28]
  3523. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3524. 8005772: 7722 strb r2, [r4, #28]
  3525. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3526. 8005774: f413 7f40 tst.w r3, #768 ; 0x300
  3527. {
  3528. HAL_TIM_IC_CaptureCallback(htim);
  3529. 8005778: 4620 mov r0, r4
  3530. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3531. 800577a: d04b beq.n 8005814 <HAL_TIM_IRQHandler+0x136>
  3532. HAL_TIM_IC_CaptureCallback(htim);
  3533. 800577c: f7ff ffac bl 80056d8 <HAL_TIM_IC_CaptureCallback>
  3534. else
  3535. {
  3536. HAL_TIM_OC_DelayElapsedCallback(htim);
  3537. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3538. }
  3539. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3540. 8005780: 2300 movs r3, #0
  3541. 8005782: 7723 strb r3, [r4, #28]
  3542. }
  3543. }
  3544. /* TIM Update event */
  3545. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  3546. 8005784: 6823 ldr r3, [r4, #0]
  3547. 8005786: 691a ldr r2, [r3, #16]
  3548. 8005788: 07d1 lsls r1, r2, #31
  3549. 800578a: d508 bpl.n 800579e <HAL_TIM_IRQHandler+0xc0>
  3550. {
  3551. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  3552. 800578c: 68da ldr r2, [r3, #12]
  3553. 800578e: 07d2 lsls r2, r2, #31
  3554. 8005790: d505 bpl.n 800579e <HAL_TIM_IRQHandler+0xc0>
  3555. {
  3556. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3557. 8005792: f06f 0201 mvn.w r2, #1
  3558. HAL_TIM_PeriodElapsedCallback(htim);
  3559. 8005796: 4620 mov r0, r4
  3560. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3561. 8005798: 611a str r2, [r3, #16]
  3562. HAL_TIM_PeriodElapsedCallback(htim);
  3563. 800579a: f001 fc2f bl 8006ffc <HAL_TIM_PeriodElapsedCallback>
  3564. }
  3565. }
  3566. /* TIM Break input event */
  3567. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  3568. 800579e: 6823 ldr r3, [r4, #0]
  3569. 80057a0: 691a ldr r2, [r3, #16]
  3570. 80057a2: 0610 lsls r0, r2, #24
  3571. 80057a4: d508 bpl.n 80057b8 <HAL_TIM_IRQHandler+0xda>
  3572. {
  3573. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  3574. 80057a6: 68da ldr r2, [r3, #12]
  3575. 80057a8: 0611 lsls r1, r2, #24
  3576. 80057aa: d505 bpl.n 80057b8 <HAL_TIM_IRQHandler+0xda>
  3577. {
  3578. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3579. 80057ac: f06f 0280 mvn.w r2, #128 ; 0x80
  3580. HAL_TIMEx_BreakCallback(htim);
  3581. 80057b0: 4620 mov r0, r4
  3582. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3583. 80057b2: 611a str r2, [r3, #16]
  3584. HAL_TIMEx_BreakCallback(htim);
  3585. 80057b4: f000 f8bf bl 8005936 <HAL_TIMEx_BreakCallback>
  3586. }
  3587. }
  3588. /* TIM Trigger detection event */
  3589. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  3590. 80057b8: 6823 ldr r3, [r4, #0]
  3591. 80057ba: 691a ldr r2, [r3, #16]
  3592. 80057bc: 0652 lsls r2, r2, #25
  3593. 80057be: d508 bpl.n 80057d2 <HAL_TIM_IRQHandler+0xf4>
  3594. {
  3595. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  3596. 80057c0: 68da ldr r2, [r3, #12]
  3597. 80057c2: 0650 lsls r0, r2, #25
  3598. 80057c4: d505 bpl.n 80057d2 <HAL_TIM_IRQHandler+0xf4>
  3599. {
  3600. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3601. 80057c6: f06f 0240 mvn.w r2, #64 ; 0x40
  3602. HAL_TIM_TriggerCallback(htim);
  3603. 80057ca: 4620 mov r0, r4
  3604. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3605. 80057cc: 611a str r2, [r3, #16]
  3606. HAL_TIM_TriggerCallback(htim);
  3607. 80057ce: f7ff ff85 bl 80056dc <HAL_TIM_TriggerCallback>
  3608. }
  3609. }
  3610. /* TIM commutation event */
  3611. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  3612. 80057d2: 6823 ldr r3, [r4, #0]
  3613. 80057d4: 691a ldr r2, [r3, #16]
  3614. 80057d6: 0691 lsls r1, r2, #26
  3615. 80057d8: d522 bpl.n 8005820 <HAL_TIM_IRQHandler+0x142>
  3616. {
  3617. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  3618. 80057da: 68da ldr r2, [r3, #12]
  3619. 80057dc: 0692 lsls r2, r2, #26
  3620. 80057de: d51f bpl.n 8005820 <HAL_TIM_IRQHandler+0x142>
  3621. {
  3622. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  3623. 80057e0: f06f 0220 mvn.w r2, #32
  3624. HAL_TIMEx_CommutationCallback(htim);
  3625. 80057e4: 4620 mov r0, r4
  3626. }
  3627. }
  3628. }
  3629. 80057e6: e8bd 4010 ldmia.w sp!, {r4, lr}
  3630. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  3631. 80057ea: 611a str r2, [r3, #16]
  3632. HAL_TIMEx_CommutationCallback(htim);
  3633. 80057ec: f000 b8a2 b.w 8005934 <HAL_TIMEx_CommutationCallback>
  3634. HAL_TIM_OC_DelayElapsedCallback(htim);
  3635. 80057f0: f7ff ff71 bl 80056d6 <HAL_TIM_OC_DelayElapsedCallback>
  3636. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3637. 80057f4: 4620 mov r0, r4
  3638. 80057f6: f7ff ff70 bl 80056da <HAL_TIM_PWM_PulseFinishedCallback>
  3639. 80057fa: e783 b.n 8005704 <HAL_TIM_IRQHandler+0x26>
  3640. HAL_TIM_OC_DelayElapsedCallback(htim);
  3641. 80057fc: f7ff ff6b bl 80056d6 <HAL_TIM_OC_DelayElapsedCallback>
  3642. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3643. 8005800: 4620 mov r0, r4
  3644. 8005802: f7ff ff6a bl 80056da <HAL_TIM_PWM_PulseFinishedCallback>
  3645. 8005806: e792 b.n 800572e <HAL_TIM_IRQHandler+0x50>
  3646. HAL_TIM_OC_DelayElapsedCallback(htim);
  3647. 8005808: f7ff ff65 bl 80056d6 <HAL_TIM_OC_DelayElapsedCallback>
  3648. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3649. 800580c: 4620 mov r0, r4
  3650. 800580e: f7ff ff64 bl 80056da <HAL_TIM_PWM_PulseFinishedCallback>
  3651. 8005812: e7a0 b.n 8005756 <HAL_TIM_IRQHandler+0x78>
  3652. HAL_TIM_OC_DelayElapsedCallback(htim);
  3653. 8005814: f7ff ff5f bl 80056d6 <HAL_TIM_OC_DelayElapsedCallback>
  3654. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3655. 8005818: 4620 mov r0, r4
  3656. 800581a: f7ff ff5e bl 80056da <HAL_TIM_PWM_PulseFinishedCallback>
  3657. 800581e: e7af b.n 8005780 <HAL_TIM_IRQHandler+0xa2>
  3658. 8005820: bd10 pop {r4, pc}
  3659. ...
  3660. 08005824 <TIM_Base_SetConfig>:
  3661. {
  3662. uint32_t tmpcr1 = 0U;
  3663. tmpcr1 = TIMx->CR1;
  3664. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  3665. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3666. 8005824: 4a24 ldr r2, [pc, #144] ; (80058b8 <TIM_Base_SetConfig+0x94>)
  3667. tmpcr1 = TIMx->CR1;
  3668. 8005826: 6803 ldr r3, [r0, #0]
  3669. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3670. 8005828: 4290 cmp r0, r2
  3671. 800582a: d012 beq.n 8005852 <TIM_Base_SetConfig+0x2e>
  3672. 800582c: f502 6200 add.w r2, r2, #2048 ; 0x800
  3673. 8005830: 4290 cmp r0, r2
  3674. 8005832: d00e beq.n 8005852 <TIM_Base_SetConfig+0x2e>
  3675. 8005834: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3676. 8005838: d00b beq.n 8005852 <TIM_Base_SetConfig+0x2e>
  3677. 800583a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3678. 800583e: 4290 cmp r0, r2
  3679. 8005840: d007 beq.n 8005852 <TIM_Base_SetConfig+0x2e>
  3680. 8005842: f502 6280 add.w r2, r2, #1024 ; 0x400
  3681. 8005846: 4290 cmp r0, r2
  3682. 8005848: d003 beq.n 8005852 <TIM_Base_SetConfig+0x2e>
  3683. 800584a: f502 6280 add.w r2, r2, #1024 ; 0x400
  3684. 800584e: 4290 cmp r0, r2
  3685. 8005850: d11d bne.n 800588e <TIM_Base_SetConfig+0x6a>
  3686. {
  3687. /* Select the Counter Mode */
  3688. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3689. tmpcr1 |= Structure->CounterMode;
  3690. 8005852: 684a ldr r2, [r1, #4]
  3691. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3692. 8005854: f023 0370 bic.w r3, r3, #112 ; 0x70
  3693. tmpcr1 |= Structure->CounterMode;
  3694. 8005858: 4313 orrs r3, r2
  3695. }
  3696. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  3697. 800585a: 4a17 ldr r2, [pc, #92] ; (80058b8 <TIM_Base_SetConfig+0x94>)
  3698. 800585c: 4290 cmp r0, r2
  3699. 800585e: d012 beq.n 8005886 <TIM_Base_SetConfig+0x62>
  3700. 8005860: f502 6200 add.w r2, r2, #2048 ; 0x800
  3701. 8005864: 4290 cmp r0, r2
  3702. 8005866: d00e beq.n 8005886 <TIM_Base_SetConfig+0x62>
  3703. 8005868: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3704. 800586c: d00b beq.n 8005886 <TIM_Base_SetConfig+0x62>
  3705. 800586e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3706. 8005872: 4290 cmp r0, r2
  3707. 8005874: d007 beq.n 8005886 <TIM_Base_SetConfig+0x62>
  3708. 8005876: f502 6280 add.w r2, r2, #1024 ; 0x400
  3709. 800587a: 4290 cmp r0, r2
  3710. 800587c: d003 beq.n 8005886 <TIM_Base_SetConfig+0x62>
  3711. 800587e: f502 6280 add.w r2, r2, #1024 ; 0x400
  3712. 8005882: 4290 cmp r0, r2
  3713. 8005884: d103 bne.n 800588e <TIM_Base_SetConfig+0x6a>
  3714. {
  3715. /* Set the clock division */
  3716. tmpcr1 &= ~TIM_CR1_CKD;
  3717. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  3718. 8005886: 68ca ldr r2, [r1, #12]
  3719. tmpcr1 &= ~TIM_CR1_CKD;
  3720. 8005888: f423 7340 bic.w r3, r3, #768 ; 0x300
  3721. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  3722. 800588c: 4313 orrs r3, r2
  3723. }
  3724. /* Set the auto-reload preload */
  3725. tmpcr1 &= ~TIM_CR1_ARPE;
  3726. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  3727. 800588e: 694a ldr r2, [r1, #20]
  3728. tmpcr1 &= ~TIM_CR1_ARPE;
  3729. 8005890: f023 0380 bic.w r3, r3, #128 ; 0x80
  3730. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  3731. 8005894: 4313 orrs r3, r2
  3732. TIMx->CR1 = tmpcr1;
  3733. 8005896: 6003 str r3, [r0, #0]
  3734. /* Set the Autoreload value */
  3735. TIMx->ARR = (uint32_t)Structure->Period ;
  3736. 8005898: 688b ldr r3, [r1, #8]
  3737. 800589a: 62c3 str r3, [r0, #44] ; 0x2c
  3738. /* Set the Prescaler value */
  3739. TIMx->PSC = (uint32_t)Structure->Prescaler;
  3740. 800589c: 680b ldr r3, [r1, #0]
  3741. 800589e: 6283 str r3, [r0, #40] ; 0x28
  3742. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  3743. 80058a0: 4b05 ldr r3, [pc, #20] ; (80058b8 <TIM_Base_SetConfig+0x94>)
  3744. 80058a2: 4298 cmp r0, r3
  3745. 80058a4: d003 beq.n 80058ae <TIM_Base_SetConfig+0x8a>
  3746. 80058a6: f503 6300 add.w r3, r3, #2048 ; 0x800
  3747. 80058aa: 4298 cmp r0, r3
  3748. 80058ac: d101 bne.n 80058b2 <TIM_Base_SetConfig+0x8e>
  3749. {
  3750. /* Set the Repetition Counter value */
  3751. TIMx->RCR = Structure->RepetitionCounter;
  3752. 80058ae: 690b ldr r3, [r1, #16]
  3753. 80058b0: 6303 str r3, [r0, #48] ; 0x30
  3754. }
  3755. /* Generate an update event to reload the Prescaler
  3756. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  3757. TIMx->EGR = TIM_EGR_UG;
  3758. 80058b2: 2301 movs r3, #1
  3759. 80058b4: 6143 str r3, [r0, #20]
  3760. 80058b6: 4770 bx lr
  3761. 80058b8: 40012c00 .word 0x40012c00
  3762. 080058bc <HAL_TIM_Base_Init>:
  3763. {
  3764. 80058bc: b510 push {r4, lr}
  3765. if(htim == NULL)
  3766. 80058be: 4604 mov r4, r0
  3767. 80058c0: b1a0 cbz r0, 80058ec <HAL_TIM_Base_Init+0x30>
  3768. if(htim->State == HAL_TIM_STATE_RESET)
  3769. 80058c2: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  3770. 80058c6: f003 02ff and.w r2, r3, #255 ; 0xff
  3771. 80058ca: b91b cbnz r3, 80058d4 <HAL_TIM_Base_Init+0x18>
  3772. htim->Lock = HAL_UNLOCKED;
  3773. 80058cc: f880 203c strb.w r2, [r0, #60] ; 0x3c
  3774. HAL_TIM_Base_MspInit(htim);
  3775. 80058d0: f002 f910 bl 8007af4 <HAL_TIM_Base_MspInit>
  3776. htim->State= HAL_TIM_STATE_BUSY;
  3777. 80058d4: 2302 movs r3, #2
  3778. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  3779. 80058d6: 6820 ldr r0, [r4, #0]
  3780. htim->State= HAL_TIM_STATE_BUSY;
  3781. 80058d8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  3782. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  3783. 80058dc: 1d21 adds r1, r4, #4
  3784. 80058de: f7ff ffa1 bl 8005824 <TIM_Base_SetConfig>
  3785. htim->State= HAL_TIM_STATE_READY;
  3786. 80058e2: 2301 movs r3, #1
  3787. return HAL_OK;
  3788. 80058e4: 2000 movs r0, #0
  3789. htim->State= HAL_TIM_STATE_READY;
  3790. 80058e6: f884 303d strb.w r3, [r4, #61] ; 0x3d
  3791. return HAL_OK;
  3792. 80058ea: bd10 pop {r4, pc}
  3793. return HAL_ERROR;
  3794. 80058ec: 2001 movs r0, #1
  3795. }
  3796. 80058ee: bd10 pop {r4, pc}
  3797. 080058f0 <HAL_TIMEx_MasterConfigSynchronization>:
  3798. /* Check the parameters */
  3799. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  3800. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  3801. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  3802. __HAL_LOCK(htim);
  3803. 80058f0: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  3804. {
  3805. 80058f4: b510 push {r4, lr}
  3806. __HAL_LOCK(htim);
  3807. 80058f6: 2b01 cmp r3, #1
  3808. 80058f8: f04f 0302 mov.w r3, #2
  3809. 80058fc: d018 beq.n 8005930 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  3810. htim->State = HAL_TIM_STATE_BUSY;
  3811. 80058fe: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3812. /* Reset the MMS Bits */
  3813. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3814. 8005902: 6803 ldr r3, [r0, #0]
  3815. /* Select the TRGO source */
  3816. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  3817. 8005904: 680c ldr r4, [r1, #0]
  3818. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3819. 8005906: 685a ldr r2, [r3, #4]
  3820. /* Reset the MSM Bit */
  3821. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3822. /* Set or Reset the MSM Bit */
  3823. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3824. 8005908: 6849 ldr r1, [r1, #4]
  3825. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3826. 800590a: f022 0270 bic.w r2, r2, #112 ; 0x70
  3827. 800590e: 605a str r2, [r3, #4]
  3828. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  3829. 8005910: 685a ldr r2, [r3, #4]
  3830. 8005912: 4322 orrs r2, r4
  3831. 8005914: 605a str r2, [r3, #4]
  3832. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3833. 8005916: 689a ldr r2, [r3, #8]
  3834. 8005918: f022 0280 bic.w r2, r2, #128 ; 0x80
  3835. 800591c: 609a str r2, [r3, #8]
  3836. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3837. 800591e: 689a ldr r2, [r3, #8]
  3838. 8005920: 430a orrs r2, r1
  3839. 8005922: 609a str r2, [r3, #8]
  3840. htim->State = HAL_TIM_STATE_READY;
  3841. 8005924: 2301 movs r3, #1
  3842. 8005926: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3843. __HAL_UNLOCK(htim);
  3844. 800592a: 2300 movs r3, #0
  3845. 800592c: f880 303c strb.w r3, [r0, #60] ; 0x3c
  3846. __HAL_LOCK(htim);
  3847. 8005930: 4618 mov r0, r3
  3848. return HAL_OK;
  3849. }
  3850. 8005932: bd10 pop {r4, pc}
  3851. 08005934 <HAL_TIMEx_CommutationCallback>:
  3852. 8005934: 4770 bx lr
  3853. 08005936 <HAL_TIMEx_BreakCallback>:
  3854. * @brief Hall Break detection callback in non blocking mode
  3855. * @param htim : TIM handle
  3856. * @retval None
  3857. */
  3858. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3859. {
  3860. 8005936: 4770 bx lr
  3861. 08005938 <UART_EndRxTransfer>:
  3862. * @retval None
  3863. */
  3864. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3865. {
  3866. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3867. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3868. 8005938: 6803 ldr r3, [r0, #0]
  3869. 800593a: 68da ldr r2, [r3, #12]
  3870. 800593c: f422 7290 bic.w r2, r2, #288 ; 0x120
  3871. 8005940: 60da str r2, [r3, #12]
  3872. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3873. 8005942: 695a ldr r2, [r3, #20]
  3874. 8005944: f022 0201 bic.w r2, r2, #1
  3875. 8005948: 615a str r2, [r3, #20]
  3876. /* At end of Rx process, restore huart->RxState to Ready */
  3877. huart->RxState = HAL_UART_STATE_READY;
  3878. 800594a: 2320 movs r3, #32
  3879. 800594c: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3880. 8005950: 4770 bx lr
  3881. ...
  3882. 08005954 <UART_SetConfig>:
  3883. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  3884. * the configuration information for the specified UART module.
  3885. * @retval None
  3886. */
  3887. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3888. {
  3889. 8005954: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  3890. assert_param(IS_UART_MODE(huart->Init.Mode));
  3891. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  3892. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  3893. * to huart->Init.StopBits value */
  3894. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3895. 8005958: 6805 ldr r5, [r0, #0]
  3896. 800595a: 68c2 ldr r2, [r0, #12]
  3897. 800595c: 692b ldr r3, [r5, #16]
  3898. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3899. MODIFY_REG(huart->Instance->CR1,
  3900. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3901. tmpreg);
  3902. #else
  3903. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3904. 800595e: 6901 ldr r1, [r0, #16]
  3905. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3906. 8005960: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  3907. 8005964: 4313 orrs r3, r2
  3908. 8005966: 612b str r3, [r5, #16]
  3909. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3910. 8005968: 6883 ldr r3, [r0, #8]
  3911. MODIFY_REG(huart->Instance->CR1,
  3912. 800596a: 68ea ldr r2, [r5, #12]
  3913. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3914. 800596c: 430b orrs r3, r1
  3915. 800596e: 6941 ldr r1, [r0, #20]
  3916. MODIFY_REG(huart->Instance->CR1,
  3917. 8005970: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  3918. 8005974: f022 020c bic.w r2, r2, #12
  3919. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3920. 8005978: 430b orrs r3, r1
  3921. MODIFY_REG(huart->Instance->CR1,
  3922. 800597a: 4313 orrs r3, r2
  3923. 800597c: 60eb str r3, [r5, #12]
  3924. tmpreg);
  3925. #endif /* USART_CR1_OVER8 */
  3926. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  3927. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3928. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3929. 800597e: 696b ldr r3, [r5, #20]
  3930. 8005980: 6982 ldr r2, [r0, #24]
  3931. 8005982: f423 7340 bic.w r3, r3, #768 ; 0x300
  3932. 8005986: 4313 orrs r3, r2
  3933. 8005988: 616b str r3, [r5, #20]
  3934. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3935. }
  3936. }
  3937. #else
  3938. /*-------------------------- USART BRR Configuration ---------------------*/
  3939. if(huart->Instance == USART1)
  3940. 800598a: 4b40 ldr r3, [pc, #256] ; (8005a8c <UART_SetConfig+0x138>)
  3941. {
  3942. 800598c: 4681 mov r9, r0
  3943. if(huart->Instance == USART1)
  3944. 800598e: 429d cmp r5, r3
  3945. 8005990: f04f 0419 mov.w r4, #25
  3946. 8005994: d146 bne.n 8005a24 <UART_SetConfig+0xd0>
  3947. {
  3948. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  3949. 8005996: f7ff fe83 bl 80056a0 <HAL_RCC_GetPCLK2Freq>
  3950. 800599a: fb04 f300 mul.w r3, r4, r0
  3951. 800599e: f8d9 6004 ldr.w r6, [r9, #4]
  3952. 80059a2: f04f 0864 mov.w r8, #100 ; 0x64
  3953. 80059a6: 00b6 lsls r6, r6, #2
  3954. 80059a8: fbb3 f3f6 udiv r3, r3, r6
  3955. 80059ac: fbb3 f3f8 udiv r3, r3, r8
  3956. 80059b0: 011e lsls r6, r3, #4
  3957. 80059b2: f7ff fe75 bl 80056a0 <HAL_RCC_GetPCLK2Freq>
  3958. 80059b6: 4360 muls r0, r4
  3959. 80059b8: f8d9 3004 ldr.w r3, [r9, #4]
  3960. 80059bc: 009b lsls r3, r3, #2
  3961. 80059be: fbb0 f7f3 udiv r7, r0, r3
  3962. 80059c2: f7ff fe6d bl 80056a0 <HAL_RCC_GetPCLK2Freq>
  3963. 80059c6: 4360 muls r0, r4
  3964. 80059c8: f8d9 3004 ldr.w r3, [r9, #4]
  3965. 80059cc: 009b lsls r3, r3, #2
  3966. 80059ce: fbb0 f3f3 udiv r3, r0, r3
  3967. 80059d2: fbb3 f3f8 udiv r3, r3, r8
  3968. 80059d6: fb08 7313 mls r3, r8, r3, r7
  3969. 80059da: 011b lsls r3, r3, #4
  3970. 80059dc: 3332 adds r3, #50 ; 0x32
  3971. 80059de: fbb3 f3f8 udiv r3, r3, r8
  3972. 80059e2: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3973. 80059e6: f7ff fe5b bl 80056a0 <HAL_RCC_GetPCLK2Freq>
  3974. 80059ea: 4360 muls r0, r4
  3975. 80059ec: f8d9 2004 ldr.w r2, [r9, #4]
  3976. 80059f0: 0092 lsls r2, r2, #2
  3977. 80059f2: fbb0 faf2 udiv sl, r0, r2
  3978. 80059f6: f7ff fe53 bl 80056a0 <HAL_RCC_GetPCLK2Freq>
  3979. }
  3980. else
  3981. {
  3982. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3983. 80059fa: 4360 muls r0, r4
  3984. 80059fc: f8d9 3004 ldr.w r3, [r9, #4]
  3985. 8005a00: 009b lsls r3, r3, #2
  3986. 8005a02: fbb0 f3f3 udiv r3, r0, r3
  3987. 8005a06: fbb3 f3f8 udiv r3, r3, r8
  3988. 8005a0a: fb08 a313 mls r3, r8, r3, sl
  3989. 8005a0e: 011b lsls r3, r3, #4
  3990. 8005a10: 3332 adds r3, #50 ; 0x32
  3991. 8005a12: fbb3 f3f8 udiv r3, r3, r8
  3992. 8005a16: f003 030f and.w r3, r3, #15
  3993. 8005a1a: 433b orrs r3, r7
  3994. 8005a1c: 4433 add r3, r6
  3995. 8005a1e: 60ab str r3, [r5, #8]
  3996. 8005a20: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  3997. 8005a24: f7ff fe2c bl 8005680 <HAL_RCC_GetPCLK1Freq>
  3998. 8005a28: fb04 f300 mul.w r3, r4, r0
  3999. 8005a2c: f8d9 6004 ldr.w r6, [r9, #4]
  4000. 8005a30: f04f 0864 mov.w r8, #100 ; 0x64
  4001. 8005a34: 00b6 lsls r6, r6, #2
  4002. 8005a36: fbb3 f3f6 udiv r3, r3, r6
  4003. 8005a3a: fbb3 f3f8 udiv r3, r3, r8
  4004. 8005a3e: 011e lsls r6, r3, #4
  4005. 8005a40: f7ff fe1e bl 8005680 <HAL_RCC_GetPCLK1Freq>
  4006. 8005a44: 4360 muls r0, r4
  4007. 8005a46: f8d9 3004 ldr.w r3, [r9, #4]
  4008. 8005a4a: 009b lsls r3, r3, #2
  4009. 8005a4c: fbb0 f7f3 udiv r7, r0, r3
  4010. 8005a50: f7ff fe16 bl 8005680 <HAL_RCC_GetPCLK1Freq>
  4011. 8005a54: 4360 muls r0, r4
  4012. 8005a56: f8d9 3004 ldr.w r3, [r9, #4]
  4013. 8005a5a: 009b lsls r3, r3, #2
  4014. 8005a5c: fbb0 f3f3 udiv r3, r0, r3
  4015. 8005a60: fbb3 f3f8 udiv r3, r3, r8
  4016. 8005a64: fb08 7313 mls r3, r8, r3, r7
  4017. 8005a68: 011b lsls r3, r3, #4
  4018. 8005a6a: 3332 adds r3, #50 ; 0x32
  4019. 8005a6c: fbb3 f3f8 udiv r3, r3, r8
  4020. 8005a70: f003 07f0 and.w r7, r3, #240 ; 0xf0
  4021. 8005a74: f7ff fe04 bl 8005680 <HAL_RCC_GetPCLK1Freq>
  4022. 8005a78: 4360 muls r0, r4
  4023. 8005a7a: f8d9 2004 ldr.w r2, [r9, #4]
  4024. 8005a7e: 0092 lsls r2, r2, #2
  4025. 8005a80: fbb0 faf2 udiv sl, r0, r2
  4026. 8005a84: f7ff fdfc bl 8005680 <HAL_RCC_GetPCLK1Freq>
  4027. 8005a88: e7b7 b.n 80059fa <UART_SetConfig+0xa6>
  4028. 8005a8a: bf00 nop
  4029. 8005a8c: 40013800 .word 0x40013800
  4030. 08005a90 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  4031. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  4032. 8005a90: b5f8 push {r3, r4, r5, r6, r7, lr}
  4033. 8005a92: 4604 mov r4, r0
  4034. 8005a94: 460e mov r6, r1
  4035. 8005a96: 4617 mov r7, r2
  4036. 8005a98: 461d mov r5, r3
  4037. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  4038. 8005a9a: 6821 ldr r1, [r4, #0]
  4039. 8005a9c: 680b ldr r3, [r1, #0]
  4040. 8005a9e: ea36 0303 bics.w r3, r6, r3
  4041. 8005aa2: d101 bne.n 8005aa8 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  4042. return HAL_OK;
  4043. 8005aa4: 2000 movs r0, #0
  4044. }
  4045. 8005aa6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4046. if(Timeout != HAL_MAX_DELAY)
  4047. 8005aa8: 1c6b adds r3, r5, #1
  4048. 8005aaa: d0f7 beq.n 8005a9c <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  4049. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  4050. 8005aac: b995 cbnz r5, 8005ad4 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  4051. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4052. 8005aae: 6823 ldr r3, [r4, #0]
  4053. __HAL_UNLOCK(huart);
  4054. 8005ab0: 2003 movs r0, #3
  4055. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4056. 8005ab2: 68da ldr r2, [r3, #12]
  4057. 8005ab4: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  4058. 8005ab8: 60da str r2, [r3, #12]
  4059. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4060. 8005aba: 695a ldr r2, [r3, #20]
  4061. 8005abc: f022 0201 bic.w r2, r2, #1
  4062. 8005ac0: 615a str r2, [r3, #20]
  4063. huart->gState = HAL_UART_STATE_READY;
  4064. 8005ac2: 2320 movs r3, #32
  4065. 8005ac4: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4066. huart->RxState = HAL_UART_STATE_READY;
  4067. 8005ac8: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4068. __HAL_UNLOCK(huart);
  4069. 8005acc: 2300 movs r3, #0
  4070. 8005ace: f884 3038 strb.w r3, [r4, #56] ; 0x38
  4071. 8005ad2: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4072. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  4073. 8005ad4: f7fe fbe8 bl 80042a8 <HAL_GetTick>
  4074. 8005ad8: 1bc0 subs r0, r0, r7
  4075. 8005ada: 4285 cmp r5, r0
  4076. 8005adc: d2dd bcs.n 8005a9a <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  4077. 8005ade: e7e6 b.n 8005aae <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  4078. 08005ae0 <HAL_UART_Init>:
  4079. {
  4080. 8005ae0: b510 push {r4, lr}
  4081. if(huart == NULL)
  4082. 8005ae2: 4604 mov r4, r0
  4083. 8005ae4: b340 cbz r0, 8005b38 <HAL_UART_Init+0x58>
  4084. if(huart->gState == HAL_UART_STATE_RESET)
  4085. 8005ae6: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4086. 8005aea: f003 02ff and.w r2, r3, #255 ; 0xff
  4087. 8005aee: b91b cbnz r3, 8005af8 <HAL_UART_Init+0x18>
  4088. huart->Lock = HAL_UNLOCKED;
  4089. 8005af0: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4090. HAL_UART_MspInit(huart);
  4091. 8005af4: f002 f812 bl 8007b1c <HAL_UART_MspInit>
  4092. huart->gState = HAL_UART_STATE_BUSY;
  4093. 8005af8: 2324 movs r3, #36 ; 0x24
  4094. __HAL_UART_DISABLE(huart);
  4095. 8005afa: 6822 ldr r2, [r4, #0]
  4096. huart->gState = HAL_UART_STATE_BUSY;
  4097. 8005afc: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4098. __HAL_UART_DISABLE(huart);
  4099. 8005b00: 68d3 ldr r3, [r2, #12]
  4100. UART_SetConfig(huart);
  4101. 8005b02: 4620 mov r0, r4
  4102. __HAL_UART_DISABLE(huart);
  4103. 8005b04: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  4104. 8005b08: 60d3 str r3, [r2, #12]
  4105. UART_SetConfig(huart);
  4106. 8005b0a: f7ff ff23 bl 8005954 <UART_SetConfig>
  4107. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4108. 8005b0e: 6823 ldr r3, [r4, #0]
  4109. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4110. 8005b10: 2000 movs r0, #0
  4111. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4112. 8005b12: 691a ldr r2, [r3, #16]
  4113. 8005b14: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  4114. 8005b18: 611a str r2, [r3, #16]
  4115. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  4116. 8005b1a: 695a ldr r2, [r3, #20]
  4117. 8005b1c: f022 022a bic.w r2, r2, #42 ; 0x2a
  4118. 8005b20: 615a str r2, [r3, #20]
  4119. __HAL_UART_ENABLE(huart);
  4120. 8005b22: 68da ldr r2, [r3, #12]
  4121. 8005b24: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  4122. 8005b28: 60da str r2, [r3, #12]
  4123. huart->gState= HAL_UART_STATE_READY;
  4124. 8005b2a: 2320 movs r3, #32
  4125. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4126. 8005b2c: 63e0 str r0, [r4, #60] ; 0x3c
  4127. huart->gState= HAL_UART_STATE_READY;
  4128. 8005b2e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4129. huart->RxState= HAL_UART_STATE_READY;
  4130. 8005b32: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4131. return HAL_OK;
  4132. 8005b36: bd10 pop {r4, pc}
  4133. return HAL_ERROR;
  4134. 8005b38: 2001 movs r0, #1
  4135. }
  4136. 8005b3a: bd10 pop {r4, pc}
  4137. 08005b3c <HAL_UART_Transmit>:
  4138. {
  4139. 8005b3c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4140. 8005b40: 461f mov r7, r3
  4141. if(huart->gState == HAL_UART_STATE_READY)
  4142. 8005b42: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4143. {
  4144. 8005b46: 4604 mov r4, r0
  4145. if(huart->gState == HAL_UART_STATE_READY)
  4146. 8005b48: 2b20 cmp r3, #32
  4147. {
  4148. 8005b4a: 460d mov r5, r1
  4149. 8005b4c: 4690 mov r8, r2
  4150. if(huart->gState == HAL_UART_STATE_READY)
  4151. 8005b4e: d14e bne.n 8005bee <HAL_UART_Transmit+0xb2>
  4152. if((pData == NULL) || (Size == 0U))
  4153. 8005b50: 2900 cmp r1, #0
  4154. 8005b52: d049 beq.n 8005be8 <HAL_UART_Transmit+0xac>
  4155. 8005b54: 2a00 cmp r2, #0
  4156. 8005b56: d047 beq.n 8005be8 <HAL_UART_Transmit+0xac>
  4157. __HAL_LOCK(huart);
  4158. 8005b58: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  4159. 8005b5c: 2b01 cmp r3, #1
  4160. 8005b5e: d046 beq.n 8005bee <HAL_UART_Transmit+0xb2>
  4161. 8005b60: 2301 movs r3, #1
  4162. 8005b62: f880 3038 strb.w r3, [r0, #56] ; 0x38
  4163. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4164. 8005b66: 2300 movs r3, #0
  4165. 8005b68: 63c3 str r3, [r0, #60] ; 0x3c
  4166. huart->gState = HAL_UART_STATE_BUSY_TX;
  4167. 8005b6a: 2321 movs r3, #33 ; 0x21
  4168. 8005b6c: f880 3039 strb.w r3, [r0, #57] ; 0x39
  4169. tickstart = HAL_GetTick();
  4170. 8005b70: f7fe fb9a bl 80042a8 <HAL_GetTick>
  4171. 8005b74: 4606 mov r6, r0
  4172. huart->TxXferSize = Size;
  4173. 8005b76: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  4174. huart->TxXferCount = Size;
  4175. 8005b7a: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  4176. while(huart->TxXferCount > 0U)
  4177. 8005b7e: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4178. 8005b80: b29b uxth r3, r3
  4179. 8005b82: b96b cbnz r3, 8005ba0 <HAL_UART_Transmit+0x64>
  4180. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  4181. 8005b84: 463b mov r3, r7
  4182. 8005b86: 4632 mov r2, r6
  4183. 8005b88: 2140 movs r1, #64 ; 0x40
  4184. 8005b8a: 4620 mov r0, r4
  4185. 8005b8c: f7ff ff80 bl 8005a90 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4186. 8005b90: b9a8 cbnz r0, 8005bbe <HAL_UART_Transmit+0x82>
  4187. huart->gState = HAL_UART_STATE_READY;
  4188. 8005b92: 2320 movs r3, #32
  4189. __HAL_UNLOCK(huart);
  4190. 8005b94: f884 0038 strb.w r0, [r4, #56] ; 0x38
  4191. huart->gState = HAL_UART_STATE_READY;
  4192. 8005b98: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4193. return HAL_OK;
  4194. 8005b9c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4195. huart->TxXferCount--;
  4196. 8005ba0: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4197. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4198. 8005ba2: 4632 mov r2, r6
  4199. huart->TxXferCount--;
  4200. 8005ba4: 3b01 subs r3, #1
  4201. 8005ba6: b29b uxth r3, r3
  4202. 8005ba8: 84e3 strh r3, [r4, #38] ; 0x26
  4203. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4204. 8005baa: 68a3 ldr r3, [r4, #8]
  4205. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4206. 8005bac: 2180 movs r1, #128 ; 0x80
  4207. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4208. 8005bae: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4209. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4210. 8005bb2: 4620 mov r0, r4
  4211. 8005bb4: 463b mov r3, r7
  4212. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4213. 8005bb6: d10e bne.n 8005bd6 <HAL_UART_Transmit+0x9a>
  4214. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4215. 8005bb8: f7ff ff6a bl 8005a90 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4216. 8005bbc: b110 cbz r0, 8005bc4 <HAL_UART_Transmit+0x88>
  4217. return HAL_TIMEOUT;
  4218. 8005bbe: 2003 movs r0, #3
  4219. 8005bc0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4220. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  4221. 8005bc4: 882b ldrh r3, [r5, #0]
  4222. 8005bc6: 6822 ldr r2, [r4, #0]
  4223. 8005bc8: f3c3 0308 ubfx r3, r3, #0, #9
  4224. 8005bcc: 6053 str r3, [r2, #4]
  4225. if(huart->Init.Parity == UART_PARITY_NONE)
  4226. 8005bce: 6923 ldr r3, [r4, #16]
  4227. 8005bd0: b943 cbnz r3, 8005be4 <HAL_UART_Transmit+0xa8>
  4228. pData +=2U;
  4229. 8005bd2: 3502 adds r5, #2
  4230. 8005bd4: e7d3 b.n 8005b7e <HAL_UART_Transmit+0x42>
  4231. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4232. 8005bd6: f7ff ff5b bl 8005a90 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4233. 8005bda: 2800 cmp r0, #0
  4234. 8005bdc: d1ef bne.n 8005bbe <HAL_UART_Transmit+0x82>
  4235. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  4236. 8005bde: 6823 ldr r3, [r4, #0]
  4237. 8005be0: 782a ldrb r2, [r5, #0]
  4238. 8005be2: 605a str r2, [r3, #4]
  4239. 8005be4: 3501 adds r5, #1
  4240. 8005be6: e7ca b.n 8005b7e <HAL_UART_Transmit+0x42>
  4241. return HAL_ERROR;
  4242. 8005be8: 2001 movs r0, #1
  4243. 8005bea: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4244. return HAL_BUSY;
  4245. 8005bee: 2002 movs r0, #2
  4246. }
  4247. 8005bf0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4248. 08005bf4 <HAL_UART_Receive_DMA>:
  4249. {
  4250. 8005bf4: 4613 mov r3, r2
  4251. if(huart->RxState == HAL_UART_STATE_READY)
  4252. 8005bf6: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  4253. {
  4254. 8005bfa: b573 push {r0, r1, r4, r5, r6, lr}
  4255. if(huart->RxState == HAL_UART_STATE_READY)
  4256. 8005bfc: 2a20 cmp r2, #32
  4257. {
  4258. 8005bfe: 4605 mov r5, r0
  4259. if(huart->RxState == HAL_UART_STATE_READY)
  4260. 8005c00: d138 bne.n 8005c74 <HAL_UART_Receive_DMA+0x80>
  4261. if((pData == NULL) || (Size == 0U))
  4262. 8005c02: 2900 cmp r1, #0
  4263. 8005c04: d034 beq.n 8005c70 <HAL_UART_Receive_DMA+0x7c>
  4264. 8005c06: 2b00 cmp r3, #0
  4265. 8005c08: d032 beq.n 8005c70 <HAL_UART_Receive_DMA+0x7c>
  4266. __HAL_LOCK(huart);
  4267. 8005c0a: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  4268. 8005c0e: 2a01 cmp r2, #1
  4269. 8005c10: d030 beq.n 8005c74 <HAL_UART_Receive_DMA+0x80>
  4270. 8005c12: 2201 movs r2, #1
  4271. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4272. 8005c14: 2400 movs r4, #0
  4273. __HAL_LOCK(huart);
  4274. 8005c16: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4275. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4276. 8005c1a: 2222 movs r2, #34 ; 0x22
  4277. huart->pRxBuffPtr = pData;
  4278. 8005c1c: 6281 str r1, [r0, #40] ; 0x28
  4279. huart->RxXferSize = Size;
  4280. 8005c1e: 8583 strh r3, [r0, #44] ; 0x2c
  4281. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4282. 8005c20: 63c4 str r4, [r0, #60] ; 0x3c
  4283. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4284. 8005c22: f880 203a strb.w r2, [r0, #58] ; 0x3a
  4285. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4286. 8005c26: 6b40 ldr r0, [r0, #52] ; 0x34
  4287. 8005c28: 4a13 ldr r2, [pc, #76] ; (8005c78 <HAL_UART_Receive_DMA+0x84>)
  4288. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  4289. 8005c2a: 682e ldr r6, [r5, #0]
  4290. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4291. 8005c2c: 6282 str r2, [r0, #40] ; 0x28
  4292. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4293. 8005c2e: 4a13 ldr r2, [pc, #76] ; (8005c7c <HAL_UART_Receive_DMA+0x88>)
  4294. huart->hdmarx->XferAbortCallback = NULL;
  4295. 8005c30: 6344 str r4, [r0, #52] ; 0x34
  4296. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4297. 8005c32: 62c2 str r2, [r0, #44] ; 0x2c
  4298. huart->hdmarx->XferErrorCallback = UART_DMAError;
  4299. 8005c34: 4a12 ldr r2, [pc, #72] ; (8005c80 <HAL_UART_Receive_DMA+0x8c>)
  4300. 8005c36: 6302 str r2, [r0, #48] ; 0x30
  4301. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  4302. 8005c38: 460a mov r2, r1
  4303. 8005c3a: 1d31 adds r1, r6, #4
  4304. 8005c3c: f7fe fbf4 bl 8004428 <HAL_DMA_Start_IT>
  4305. return HAL_OK;
  4306. 8005c40: 4620 mov r0, r4
  4307. __HAL_UART_CLEAR_OREFLAG(huart);
  4308. 8005c42: 682b ldr r3, [r5, #0]
  4309. 8005c44: 9401 str r4, [sp, #4]
  4310. 8005c46: 681a ldr r2, [r3, #0]
  4311. 8005c48: 9201 str r2, [sp, #4]
  4312. 8005c4a: 685a ldr r2, [r3, #4]
  4313. __HAL_UNLOCK(huart);
  4314. 8005c4c: f885 4038 strb.w r4, [r5, #56] ; 0x38
  4315. __HAL_UART_CLEAR_OREFLAG(huart);
  4316. 8005c50: 9201 str r2, [sp, #4]
  4317. 8005c52: 9a01 ldr r2, [sp, #4]
  4318. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4319. 8005c54: 68da ldr r2, [r3, #12]
  4320. 8005c56: f442 7280 orr.w r2, r2, #256 ; 0x100
  4321. 8005c5a: 60da str r2, [r3, #12]
  4322. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4323. 8005c5c: 695a ldr r2, [r3, #20]
  4324. 8005c5e: f042 0201 orr.w r2, r2, #1
  4325. 8005c62: 615a str r2, [r3, #20]
  4326. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4327. 8005c64: 695a ldr r2, [r3, #20]
  4328. 8005c66: f042 0240 orr.w r2, r2, #64 ; 0x40
  4329. 8005c6a: 615a str r2, [r3, #20]
  4330. }
  4331. 8005c6c: b002 add sp, #8
  4332. 8005c6e: bd70 pop {r4, r5, r6, pc}
  4333. return HAL_ERROR;
  4334. 8005c70: 2001 movs r0, #1
  4335. 8005c72: e7fb b.n 8005c6c <HAL_UART_Receive_DMA+0x78>
  4336. return HAL_BUSY;
  4337. 8005c74: 2002 movs r0, #2
  4338. 8005c76: e7f9 b.n 8005c6c <HAL_UART_Receive_DMA+0x78>
  4339. 8005c78: 08005c87 .word 0x08005c87
  4340. 8005c7c: 08005d3d .word 0x08005d3d
  4341. 8005c80: 08005d49 .word 0x08005d49
  4342. 08005c84 <HAL_UART_TxCpltCallback>:
  4343. 8005c84: 4770 bx lr
  4344. 08005c86 <UART_DMAReceiveCplt>:
  4345. {
  4346. 8005c86: b508 push {r3, lr}
  4347. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4348. 8005c88: 6803 ldr r3, [r0, #0]
  4349. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4350. 8005c8a: 6a42 ldr r2, [r0, #36] ; 0x24
  4351. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4352. 8005c8c: 681b ldr r3, [r3, #0]
  4353. 8005c8e: f013 0320 ands.w r3, r3, #32
  4354. 8005c92: d110 bne.n 8005cb6 <UART_DMAReceiveCplt+0x30>
  4355. huart->RxXferCount = 0U;
  4356. 8005c94: 85d3 strh r3, [r2, #46] ; 0x2e
  4357. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4358. 8005c96: 6813 ldr r3, [r2, #0]
  4359. 8005c98: 68d9 ldr r1, [r3, #12]
  4360. 8005c9a: f421 7180 bic.w r1, r1, #256 ; 0x100
  4361. 8005c9e: 60d9 str r1, [r3, #12]
  4362. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4363. 8005ca0: 6959 ldr r1, [r3, #20]
  4364. 8005ca2: f021 0101 bic.w r1, r1, #1
  4365. 8005ca6: 6159 str r1, [r3, #20]
  4366. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4367. 8005ca8: 6959 ldr r1, [r3, #20]
  4368. 8005caa: f021 0140 bic.w r1, r1, #64 ; 0x40
  4369. 8005cae: 6159 str r1, [r3, #20]
  4370. huart->RxState = HAL_UART_STATE_READY;
  4371. 8005cb0: 2320 movs r3, #32
  4372. 8005cb2: f882 303a strb.w r3, [r2, #58] ; 0x3a
  4373. HAL_UART_RxCpltCallback(huart);
  4374. 8005cb6: 4610 mov r0, r2
  4375. 8005cb8: f001 f96e bl 8006f98 <HAL_UART_RxCpltCallback>
  4376. 8005cbc: bd08 pop {r3, pc}
  4377. 08005cbe <UART_Receive_IT>:
  4378. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  4379. 8005cbe: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  4380. {
  4381. 8005cc2: b510 push {r4, lr}
  4382. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  4383. 8005cc4: 2b22 cmp r3, #34 ; 0x22
  4384. 8005cc6: d136 bne.n 8005d36 <UART_Receive_IT+0x78>
  4385. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4386. 8005cc8: 6883 ldr r3, [r0, #8]
  4387. 8005cca: 6901 ldr r1, [r0, #16]
  4388. 8005ccc: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4389. 8005cd0: 6802 ldr r2, [r0, #0]
  4390. 8005cd2: 6a83 ldr r3, [r0, #40] ; 0x28
  4391. 8005cd4: d123 bne.n 8005d1e <UART_Receive_IT+0x60>
  4392. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4393. 8005cd6: 6852 ldr r2, [r2, #4]
  4394. if(huart->Init.Parity == UART_PARITY_NONE)
  4395. 8005cd8: b9e9 cbnz r1, 8005d16 <UART_Receive_IT+0x58>
  4396. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4397. 8005cda: f3c2 0208 ubfx r2, r2, #0, #9
  4398. 8005cde: f823 2b02 strh.w r2, [r3], #2
  4399. huart->pRxBuffPtr += 1U;
  4400. 8005ce2: 6283 str r3, [r0, #40] ; 0x28
  4401. if(--huart->RxXferCount == 0U)
  4402. 8005ce4: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  4403. 8005ce6: 3c01 subs r4, #1
  4404. 8005ce8: b2a4 uxth r4, r4
  4405. 8005cea: 85c4 strh r4, [r0, #46] ; 0x2e
  4406. 8005cec: b98c cbnz r4, 8005d12 <UART_Receive_IT+0x54>
  4407. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  4408. 8005cee: 6803 ldr r3, [r0, #0]
  4409. 8005cf0: 68da ldr r2, [r3, #12]
  4410. 8005cf2: f022 0220 bic.w r2, r2, #32
  4411. 8005cf6: 60da str r2, [r3, #12]
  4412. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  4413. 8005cf8: 68da ldr r2, [r3, #12]
  4414. 8005cfa: f422 7280 bic.w r2, r2, #256 ; 0x100
  4415. 8005cfe: 60da str r2, [r3, #12]
  4416. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  4417. 8005d00: 695a ldr r2, [r3, #20]
  4418. 8005d02: f022 0201 bic.w r2, r2, #1
  4419. 8005d06: 615a str r2, [r3, #20]
  4420. huart->RxState = HAL_UART_STATE_READY;
  4421. 8005d08: 2320 movs r3, #32
  4422. 8005d0a: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4423. HAL_UART_RxCpltCallback(huart);
  4424. 8005d0e: f001 f943 bl 8006f98 <HAL_UART_RxCpltCallback>
  4425. if(--huart->RxXferCount == 0U)
  4426. 8005d12: 2000 movs r0, #0
  4427. }
  4428. 8005d14: bd10 pop {r4, pc}
  4429. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  4430. 8005d16: b2d2 uxtb r2, r2
  4431. 8005d18: f823 2b01 strh.w r2, [r3], #1
  4432. 8005d1c: e7e1 b.n 8005ce2 <UART_Receive_IT+0x24>
  4433. if(huart->Init.Parity == UART_PARITY_NONE)
  4434. 8005d1e: b921 cbnz r1, 8005d2a <UART_Receive_IT+0x6c>
  4435. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  4436. 8005d20: 1c59 adds r1, r3, #1
  4437. 8005d22: 6852 ldr r2, [r2, #4]
  4438. 8005d24: 6281 str r1, [r0, #40] ; 0x28
  4439. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  4440. 8005d26: 701a strb r2, [r3, #0]
  4441. 8005d28: e7dc b.n 8005ce4 <UART_Receive_IT+0x26>
  4442. 8005d2a: 6852 ldr r2, [r2, #4]
  4443. 8005d2c: 1c59 adds r1, r3, #1
  4444. 8005d2e: 6281 str r1, [r0, #40] ; 0x28
  4445. 8005d30: f002 027f and.w r2, r2, #127 ; 0x7f
  4446. 8005d34: e7f7 b.n 8005d26 <UART_Receive_IT+0x68>
  4447. return HAL_BUSY;
  4448. 8005d36: 2002 movs r0, #2
  4449. 8005d38: bd10 pop {r4, pc}
  4450. 08005d3a <HAL_UART_RxHalfCpltCallback>:
  4451. 8005d3a: 4770 bx lr
  4452. 08005d3c <UART_DMARxHalfCplt>:
  4453. {
  4454. 8005d3c: b508 push {r3, lr}
  4455. HAL_UART_RxHalfCpltCallback(huart);
  4456. 8005d3e: 6a40 ldr r0, [r0, #36] ; 0x24
  4457. 8005d40: f7ff fffb bl 8005d3a <HAL_UART_RxHalfCpltCallback>
  4458. 8005d44: bd08 pop {r3, pc}
  4459. 08005d46 <HAL_UART_ErrorCallback>:
  4460. 8005d46: 4770 bx lr
  4461. 08005d48 <UART_DMAError>:
  4462. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4463. 8005d48: 6a41 ldr r1, [r0, #36] ; 0x24
  4464. {
  4465. 8005d4a: b508 push {r3, lr}
  4466. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  4467. 8005d4c: 680b ldr r3, [r1, #0]
  4468. 8005d4e: 695a ldr r2, [r3, #20]
  4469. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  4470. 8005d50: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  4471. 8005d54: 2821 cmp r0, #33 ; 0x21
  4472. 8005d56: d10a bne.n 8005d6e <UART_DMAError+0x26>
  4473. 8005d58: 0612 lsls r2, r2, #24
  4474. 8005d5a: d508 bpl.n 8005d6e <UART_DMAError+0x26>
  4475. huart->TxXferCount = 0U;
  4476. 8005d5c: 2200 movs r2, #0
  4477. 8005d5e: 84ca strh r2, [r1, #38] ; 0x26
  4478. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  4479. 8005d60: 68da ldr r2, [r3, #12]
  4480. 8005d62: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  4481. 8005d66: 60da str r2, [r3, #12]
  4482. huart->gState = HAL_UART_STATE_READY;
  4483. 8005d68: 2220 movs r2, #32
  4484. 8005d6a: f881 2039 strb.w r2, [r1, #57] ; 0x39
  4485. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4486. 8005d6e: 695b ldr r3, [r3, #20]
  4487. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  4488. 8005d70: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  4489. 8005d74: 2a22 cmp r2, #34 ; 0x22
  4490. 8005d76: d106 bne.n 8005d86 <UART_DMAError+0x3e>
  4491. 8005d78: 065b lsls r3, r3, #25
  4492. 8005d7a: d504 bpl.n 8005d86 <UART_DMAError+0x3e>
  4493. huart->RxXferCount = 0U;
  4494. 8005d7c: 2300 movs r3, #0
  4495. UART_EndRxTransfer(huart);
  4496. 8005d7e: 4608 mov r0, r1
  4497. huart->RxXferCount = 0U;
  4498. 8005d80: 85cb strh r3, [r1, #46] ; 0x2e
  4499. UART_EndRxTransfer(huart);
  4500. 8005d82: f7ff fdd9 bl 8005938 <UART_EndRxTransfer>
  4501. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4502. 8005d86: 6bcb ldr r3, [r1, #60] ; 0x3c
  4503. HAL_UART_ErrorCallback(huart);
  4504. 8005d88: 4608 mov r0, r1
  4505. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4506. 8005d8a: f043 0310 orr.w r3, r3, #16
  4507. 8005d8e: 63cb str r3, [r1, #60] ; 0x3c
  4508. HAL_UART_ErrorCallback(huart);
  4509. 8005d90: f7ff ffd9 bl 8005d46 <HAL_UART_ErrorCallback>
  4510. 8005d94: bd08 pop {r3, pc}
  4511. ...
  4512. 08005d98 <HAL_UART_IRQHandler>:
  4513. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4514. 8005d98: 6803 ldr r3, [r0, #0]
  4515. {
  4516. 8005d9a: b570 push {r4, r5, r6, lr}
  4517. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4518. 8005d9c: 681a ldr r2, [r3, #0]
  4519. {
  4520. 8005d9e: 4604 mov r4, r0
  4521. if(errorflags == RESET)
  4522. 8005da0: 0716 lsls r6, r2, #28
  4523. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  4524. 8005da2: 68d9 ldr r1, [r3, #12]
  4525. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  4526. 8005da4: 695d ldr r5, [r3, #20]
  4527. if(errorflags == RESET)
  4528. 8005da6: d107 bne.n 8005db8 <HAL_UART_IRQHandler+0x20>
  4529. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4530. 8005da8: 0696 lsls r6, r2, #26
  4531. 8005daa: d55a bpl.n 8005e62 <HAL_UART_IRQHandler+0xca>
  4532. 8005dac: 068d lsls r5, r1, #26
  4533. 8005dae: d558 bpl.n 8005e62 <HAL_UART_IRQHandler+0xca>
  4534. }
  4535. 8005db0: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4536. UART_Receive_IT(huart);
  4537. 8005db4: f7ff bf83 b.w 8005cbe <UART_Receive_IT>
  4538. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  4539. 8005db8: f015 0501 ands.w r5, r5, #1
  4540. 8005dbc: d102 bne.n 8005dc4 <HAL_UART_IRQHandler+0x2c>
  4541. 8005dbe: f411 7f90 tst.w r1, #288 ; 0x120
  4542. 8005dc2: d04e beq.n 8005e62 <HAL_UART_IRQHandler+0xca>
  4543. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  4544. 8005dc4: 07d3 lsls r3, r2, #31
  4545. 8005dc6: d505 bpl.n 8005dd4 <HAL_UART_IRQHandler+0x3c>
  4546. 8005dc8: 05ce lsls r6, r1, #23
  4547. huart->ErrorCode |= HAL_UART_ERROR_PE;
  4548. 8005dca: bf42 ittt mi
  4549. 8005dcc: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  4550. 8005dce: f043 0301 orrmi.w r3, r3, #1
  4551. 8005dd2: 63e3 strmi r3, [r4, #60] ; 0x3c
  4552. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4553. 8005dd4: 0750 lsls r0, r2, #29
  4554. 8005dd6: d504 bpl.n 8005de2 <HAL_UART_IRQHandler+0x4a>
  4555. 8005dd8: b11d cbz r5, 8005de2 <HAL_UART_IRQHandler+0x4a>
  4556. huart->ErrorCode |= HAL_UART_ERROR_NE;
  4557. 8005dda: 6be3 ldr r3, [r4, #60] ; 0x3c
  4558. 8005ddc: f043 0302 orr.w r3, r3, #2
  4559. 8005de0: 63e3 str r3, [r4, #60] ; 0x3c
  4560. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4561. 8005de2: 0793 lsls r3, r2, #30
  4562. 8005de4: d504 bpl.n 8005df0 <HAL_UART_IRQHandler+0x58>
  4563. 8005de6: b11d cbz r5, 8005df0 <HAL_UART_IRQHandler+0x58>
  4564. huart->ErrorCode |= HAL_UART_ERROR_FE;
  4565. 8005de8: 6be3 ldr r3, [r4, #60] ; 0x3c
  4566. 8005dea: f043 0304 orr.w r3, r3, #4
  4567. 8005dee: 63e3 str r3, [r4, #60] ; 0x3c
  4568. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4569. 8005df0: 0716 lsls r6, r2, #28
  4570. 8005df2: d504 bpl.n 8005dfe <HAL_UART_IRQHandler+0x66>
  4571. 8005df4: b11d cbz r5, 8005dfe <HAL_UART_IRQHandler+0x66>
  4572. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  4573. 8005df6: 6be3 ldr r3, [r4, #60] ; 0x3c
  4574. 8005df8: f043 0308 orr.w r3, r3, #8
  4575. 8005dfc: 63e3 str r3, [r4, #60] ; 0x3c
  4576. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  4577. 8005dfe: 6be3 ldr r3, [r4, #60] ; 0x3c
  4578. 8005e00: 2b00 cmp r3, #0
  4579. 8005e02: d066 beq.n 8005ed2 <HAL_UART_IRQHandler+0x13a>
  4580. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4581. 8005e04: 0695 lsls r5, r2, #26
  4582. 8005e06: d504 bpl.n 8005e12 <HAL_UART_IRQHandler+0x7a>
  4583. 8005e08: 0688 lsls r0, r1, #26
  4584. 8005e0a: d502 bpl.n 8005e12 <HAL_UART_IRQHandler+0x7a>
  4585. UART_Receive_IT(huart);
  4586. 8005e0c: 4620 mov r0, r4
  4587. 8005e0e: f7ff ff56 bl 8005cbe <UART_Receive_IT>
  4588. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4589. 8005e12: 6823 ldr r3, [r4, #0]
  4590. UART_EndRxTransfer(huart);
  4591. 8005e14: 4620 mov r0, r4
  4592. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4593. 8005e16: 695d ldr r5, [r3, #20]
  4594. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  4595. 8005e18: 6be2 ldr r2, [r4, #60] ; 0x3c
  4596. 8005e1a: 0711 lsls r1, r2, #28
  4597. 8005e1c: d402 bmi.n 8005e24 <HAL_UART_IRQHandler+0x8c>
  4598. 8005e1e: f015 0540 ands.w r5, r5, #64 ; 0x40
  4599. 8005e22: d01a beq.n 8005e5a <HAL_UART_IRQHandler+0xc2>
  4600. UART_EndRxTransfer(huart);
  4601. 8005e24: f7ff fd88 bl 8005938 <UART_EndRxTransfer>
  4602. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  4603. 8005e28: 6823 ldr r3, [r4, #0]
  4604. 8005e2a: 695a ldr r2, [r3, #20]
  4605. 8005e2c: 0652 lsls r2, r2, #25
  4606. 8005e2e: d510 bpl.n 8005e52 <HAL_UART_IRQHandler+0xba>
  4607. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4608. 8005e30: 695a ldr r2, [r3, #20]
  4609. if(huart->hdmarx != NULL)
  4610. 8005e32: 6b60 ldr r0, [r4, #52] ; 0x34
  4611. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4612. 8005e34: f022 0240 bic.w r2, r2, #64 ; 0x40
  4613. 8005e38: 615a str r2, [r3, #20]
  4614. if(huart->hdmarx != NULL)
  4615. 8005e3a: b150 cbz r0, 8005e52 <HAL_UART_IRQHandler+0xba>
  4616. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  4617. 8005e3c: 4b25 ldr r3, [pc, #148] ; (8005ed4 <HAL_UART_IRQHandler+0x13c>)
  4618. 8005e3e: 6343 str r3, [r0, #52] ; 0x34
  4619. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  4620. 8005e40: f7fe fb30 bl 80044a4 <HAL_DMA_Abort_IT>
  4621. 8005e44: 2800 cmp r0, #0
  4622. 8005e46: d044 beq.n 8005ed2 <HAL_UART_IRQHandler+0x13a>
  4623. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4624. 8005e48: 6b60 ldr r0, [r4, #52] ; 0x34
  4625. }
  4626. 8005e4a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4627. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4628. 8005e4e: 6b43 ldr r3, [r0, #52] ; 0x34
  4629. 8005e50: 4718 bx r3
  4630. HAL_UART_ErrorCallback(huart);
  4631. 8005e52: 4620 mov r0, r4
  4632. 8005e54: f7ff ff77 bl 8005d46 <HAL_UART_ErrorCallback>
  4633. 8005e58: bd70 pop {r4, r5, r6, pc}
  4634. HAL_UART_ErrorCallback(huart);
  4635. 8005e5a: f7ff ff74 bl 8005d46 <HAL_UART_ErrorCallback>
  4636. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4637. 8005e5e: 63e5 str r5, [r4, #60] ; 0x3c
  4638. 8005e60: bd70 pop {r4, r5, r6, pc}
  4639. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  4640. 8005e62: 0616 lsls r6, r2, #24
  4641. 8005e64: d527 bpl.n 8005eb6 <HAL_UART_IRQHandler+0x11e>
  4642. 8005e66: 060d lsls r5, r1, #24
  4643. 8005e68: d525 bpl.n 8005eb6 <HAL_UART_IRQHandler+0x11e>
  4644. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  4645. 8005e6a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  4646. 8005e6e: 2a21 cmp r2, #33 ; 0x21
  4647. 8005e70: d12f bne.n 8005ed2 <HAL_UART_IRQHandler+0x13a>
  4648. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4649. 8005e72: 68a2 ldr r2, [r4, #8]
  4650. 8005e74: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  4651. 8005e78: 6a22 ldr r2, [r4, #32]
  4652. 8005e7a: d117 bne.n 8005eac <HAL_UART_IRQHandler+0x114>
  4653. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  4654. 8005e7c: 8811 ldrh r1, [r2, #0]
  4655. 8005e7e: f3c1 0108 ubfx r1, r1, #0, #9
  4656. 8005e82: 6059 str r1, [r3, #4]
  4657. if(huart->Init.Parity == UART_PARITY_NONE)
  4658. 8005e84: 6921 ldr r1, [r4, #16]
  4659. 8005e86: b979 cbnz r1, 8005ea8 <HAL_UART_IRQHandler+0x110>
  4660. huart->pTxBuffPtr += 2U;
  4661. 8005e88: 3202 adds r2, #2
  4662. huart->pTxBuffPtr += 1U;
  4663. 8005e8a: 6222 str r2, [r4, #32]
  4664. if(--huart->TxXferCount == 0U)
  4665. 8005e8c: 8ce2 ldrh r2, [r4, #38] ; 0x26
  4666. 8005e8e: 3a01 subs r2, #1
  4667. 8005e90: b292 uxth r2, r2
  4668. 8005e92: 84e2 strh r2, [r4, #38] ; 0x26
  4669. 8005e94: b9ea cbnz r2, 8005ed2 <HAL_UART_IRQHandler+0x13a>
  4670. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  4671. 8005e96: 68da ldr r2, [r3, #12]
  4672. 8005e98: f022 0280 bic.w r2, r2, #128 ; 0x80
  4673. 8005e9c: 60da str r2, [r3, #12]
  4674. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  4675. 8005e9e: 68da ldr r2, [r3, #12]
  4676. 8005ea0: f042 0240 orr.w r2, r2, #64 ; 0x40
  4677. 8005ea4: 60da str r2, [r3, #12]
  4678. 8005ea6: bd70 pop {r4, r5, r6, pc}
  4679. huart->pTxBuffPtr += 1U;
  4680. 8005ea8: 3201 adds r2, #1
  4681. 8005eaa: e7ee b.n 8005e8a <HAL_UART_IRQHandler+0xf2>
  4682. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  4683. 8005eac: 1c51 adds r1, r2, #1
  4684. 8005eae: 6221 str r1, [r4, #32]
  4685. 8005eb0: 7812 ldrb r2, [r2, #0]
  4686. 8005eb2: 605a str r2, [r3, #4]
  4687. 8005eb4: e7ea b.n 8005e8c <HAL_UART_IRQHandler+0xf4>
  4688. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  4689. 8005eb6: 0650 lsls r0, r2, #25
  4690. 8005eb8: d50b bpl.n 8005ed2 <HAL_UART_IRQHandler+0x13a>
  4691. 8005eba: 064a lsls r2, r1, #25
  4692. 8005ebc: d509 bpl.n 8005ed2 <HAL_UART_IRQHandler+0x13a>
  4693. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4694. 8005ebe: 68da ldr r2, [r3, #12]
  4695. HAL_UART_TxCpltCallback(huart);
  4696. 8005ec0: 4620 mov r0, r4
  4697. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4698. 8005ec2: f022 0240 bic.w r2, r2, #64 ; 0x40
  4699. 8005ec6: 60da str r2, [r3, #12]
  4700. huart->gState = HAL_UART_STATE_READY;
  4701. 8005ec8: 2320 movs r3, #32
  4702. 8005eca: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4703. HAL_UART_TxCpltCallback(huart);
  4704. 8005ece: f7ff fed9 bl 8005c84 <HAL_UART_TxCpltCallback>
  4705. 8005ed2: bd70 pop {r4, r5, r6, pc}
  4706. 8005ed4: 08005ed9 .word 0x08005ed9
  4707. 08005ed8 <UART_DMAAbortOnError>:
  4708. {
  4709. 8005ed8: b508 push {r3, lr}
  4710. huart->RxXferCount = 0x00U;
  4711. 8005eda: 2300 movs r3, #0
  4712. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4713. 8005edc: 6a40 ldr r0, [r0, #36] ; 0x24
  4714. huart->RxXferCount = 0x00U;
  4715. 8005ede: 85c3 strh r3, [r0, #46] ; 0x2e
  4716. huart->TxXferCount = 0x00U;
  4717. 8005ee0: 84c3 strh r3, [r0, #38] ; 0x26
  4718. HAL_UART_ErrorCallback(huart);
  4719. 8005ee2: f7ff ff30 bl 8005d46 <HAL_UART_ErrorCallback>
  4720. 8005ee6: bd08 pop {r3, pc}
  4721. 08005ee8 <SPI_Delay>:
  4722. void SPI_Delay(int ustime)
  4723. {
  4724. volatile int i;
  4725. volatile int k;
  4726. for(i = 0; i < ustime; i++)
  4727. 8005ee8: 2300 movs r3, #0
  4728. {
  4729. 8005eea: b082 sub sp, #8
  4730. for(i = 0; i < ustime; i++)
  4731. 8005eec: 9300 str r3, [sp, #0]
  4732. 8005eee: 9b00 ldr r3, [sp, #0]
  4733. 8005ef0: 4283 cmp r3, r0
  4734. 8005ef2: db01 blt.n 8005ef8 <SPI_Delay+0x10>
  4735. {
  4736. k++;
  4737. }
  4738. }
  4739. 8005ef4: b002 add sp, #8
  4740. 8005ef6: 4770 bx lr
  4741. k++;
  4742. 8005ef8: 9b01 ldr r3, [sp, #4]
  4743. 8005efa: 3301 adds r3, #1
  4744. 8005efc: 9301 str r3, [sp, #4]
  4745. for(i = 0; i < ustime; i++)
  4746. 8005efe: 9b00 ldr r3, [sp, #0]
  4747. 8005f00: 3301 adds r3, #1
  4748. 8005f02: e7f3 b.n 8005eec <SPI_Delay+0x4>
  4749. 08005f04 <SpiInOut>:
  4750. #if 1 // PYJ.2019.04.02_BEGIN --
  4751. #ifdef STM32F1
  4752. void SpiInOut(uint8_t addr_write)
  4753. {
  4754. 8005f04: b570 push {r4, r5, r6, lr}
  4755. 8005f06: 4605 mov r5, r0
  4756. 8005f08: 2408 movs r4, #8
  4757. for (i = 0; i < 8; i++)
  4758. {
  4759. SPI_Delay(SDA_SETUP_TIME);
  4760. Clr_SX1278_SCK();
  4761. 8005f0a: 4e14 ldr r6, [pc, #80] ; (8005f5c <SpiInOut+0x58>)
  4762. SPI_Delay(SDA_SETUP_TIME);
  4763. 8005f0c: 2004 movs r0, #4
  4764. 8005f0e: f7ff ffeb bl 8005ee8 <SPI_Delay>
  4765. Clr_SX1278_SCK();
  4766. 8005f12: 2200 movs r2, #0
  4767. 8005f14: 2108 movs r1, #8
  4768. 8005f16: 4630 mov r0, r6
  4769. 8005f18: f7fe fd00 bl 800491c <HAL_GPIO_WritePin>
  4770. if (addr_write & 0x80)
  4771. 8005f1c: 062b lsls r3, r5, #24
  4772. {
  4773. Set_SX1278_SDI();
  4774. 8005f1e: bf4c ite mi
  4775. 8005f20: 2201 movmi r2, #1
  4776. }
  4777. else
  4778. {
  4779. Clr_SX1278_SDI();
  4780. 8005f22: 2200 movpl r2, #0
  4781. 8005f24: 2120 movs r1, #32
  4782. 8005f26: 4630 mov r0, r6
  4783. 8005f28: f7fe fcf8 bl 800491c <HAL_GPIO_WritePin>
  4784. }
  4785. SPI_Delay(SDA_SETUP_TIME);
  4786. 8005f2c: 2004 movs r0, #4
  4787. 8005f2e: f7ff ffdb bl 8005ee8 <SPI_Delay>
  4788. Set_SX1278_SCK();
  4789. 8005f32: 2201 movs r2, #1
  4790. 8005f34: 2108 movs r1, #8
  4791. 8005f36: 4630 mov r0, r6
  4792. 8005f38: f7fe fcf0 bl 800491c <HAL_GPIO_WritePin>
  4793. 8005f3c: 3c01 subs r4, #1
  4794. addr_write = addr_write << 1;
  4795. SPI_Delay(SDA_SETUP_TIME);
  4796. 8005f3e: 2004 movs r0, #4
  4797. addr_write = addr_write << 1;
  4798. 8005f40: 006d lsls r5, r5, #1
  4799. SPI_Delay(SDA_SETUP_TIME);
  4800. 8005f42: f7ff ffd1 bl 8005ee8 <SPI_Delay>
  4801. for (i = 0; i < 8; i++)
  4802. 8005f46: f014 04ff ands.w r4, r4, #255 ; 0xff
  4803. addr_write = addr_write << 1;
  4804. 8005f4a: b2ed uxtb r5, r5
  4805. for (i = 0; i < 8; i++)
  4806. 8005f4c: d1de bne.n 8005f0c <SpiInOut+0x8>
  4807. }
  4808. Clr_SX1278_SCK();
  4809. 8005f4e: 4622 mov r2, r4
  4810. }
  4811. 8005f50: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4812. Clr_SX1278_SCK();
  4813. 8005f54: 2108 movs r1, #8
  4814. 8005f56: 4801 ldr r0, [pc, #4] ; (8005f5c <SpiInOut+0x58>)
  4815. 8005f58: f7fe bce0 b.w 800491c <HAL_GPIO_WritePin>
  4816. 8005f5c: 40010c00 .word 0x40010c00
  4817. 08005f60 <SpiRead>:
  4818. uint8_t SpiRead(void)
  4819. {
  4820. 8005f60: b570 push {r4, r5, r6, lr}
  4821. 8005f62: 2508 movs r5, #8
  4822. uint8_t i = 0,Readdata = 0;
  4823. 8005f64: 2400 movs r4, #0
  4824. for (i = 0; i < 8; i++)
  4825. {
  4826. Readdata <<= 1;
  4827. SPI_Delay(SDA_SETUP_TIME);
  4828. Set_SX1278_SCK();
  4829. 8005f66: 4e10 ldr r6, [pc, #64] ; (8005fa8 <SpiRead+0x48>)
  4830. SPI_Delay(SDA_SETUP_TIME);
  4831. 8005f68: 2004 movs r0, #4
  4832. 8005f6a: f7ff ffbd bl 8005ee8 <SPI_Delay>
  4833. Set_SX1278_SCK();
  4834. 8005f6e: 2108 movs r1, #8
  4835. 8005f70: 4630 mov r0, r6
  4836. 8005f72: 2201 movs r2, #1
  4837. 8005f74: f7fe fcd2 bl 800491c <HAL_GPIO_WritePin>
  4838. Readdata <<= 1;
  4839. 8005f78: 0064 lsls r4, r4, #1
  4840. if (Read_SX1278_SDO())
  4841. 8005f7a: 2110 movs r1, #16
  4842. 8005f7c: 4630 mov r0, r6
  4843. Readdata <<= 1;
  4844. 8005f7e: b2e4 uxtb r4, r4
  4845. if (Read_SX1278_SDO())
  4846. 8005f80: f7fe fcc6 bl 8004910 <HAL_GPIO_ReadPin>
  4847. 8005f84: b108 cbz r0, 8005f8a <SpiRead+0x2a>
  4848. Readdata |= 0x01;
  4849. 8005f86: f044 0401 orr.w r4, r4, #1
  4850. else
  4851. Readdata &= 0xfe;
  4852. SPI_Delay(SDA_SETUP_TIME);
  4853. 8005f8a: 2004 movs r0, #4
  4854. 8005f8c: f7ff ffac bl 8005ee8 <SPI_Delay>
  4855. 8005f90: 3d01 subs r5, #1
  4856. Clr_SX1278_SCK();
  4857. 8005f92: 2200 movs r2, #0
  4858. 8005f94: 2108 movs r1, #8
  4859. 8005f96: 4630 mov r0, r6
  4860. 8005f98: f7fe fcc0 bl 800491c <HAL_GPIO_WritePin>
  4861. for (i = 0; i < 8; i++)
  4862. 8005f9c: f015 05ff ands.w r5, r5, #255 ; 0xff
  4863. 8005fa0: d1e2 bne.n 8005f68 <SpiRead+0x8>
  4864. }
  4865. return Readdata;
  4866. }
  4867. 8005fa2: 4620 mov r0, r4
  4868. 8005fa4: bd70 pop {r4, r5, r6, pc}
  4869. 8005fa6: bf00 nop
  4870. 8005fa8: 40010c00 .word 0x40010c00
  4871. 08005fac <BLUECELL_SPI_Transmit>:
  4872. // Lora_MOSI_SET;
  4873. // SPI_Delay(SDA_SETUP_TIME);
  4874. }
  4875. #else
  4876. void BLUECELL_SPI_Transmit(uint8_t data) {
  4877. SpiInOut(data);
  4878. 8005fac: f7ff bfaa b.w 8005f04 <SpiInOut>
  4879. 08005fb0 <M24C32_Data_Write>:
  4880. }
  4881. }
  4882. void M24C32_Data_Write(I2C_HandleTypeDef* hi2cx,uint8_t* data,uint16_t address,uint8_t size){
  4883. 8005fb0: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  4884. 8005fb4: 4606 mov r6, r0
  4885. 8005fb6: 460f mov r7, r1
  4886. 8005fb8: 4690 mov r8, r2
  4887. 8005fba: 461d mov r5, r3
  4888. HAL_StatusTypeDef status = HAL_ERROR;
  4889. for(uint8_t i = 0; i < size; i++){
  4890. 8005fbc: 2400 movs r4, #0
  4891. status = HAL_I2C_Mem_Write(hi2cx,0xA0,address + i, I2C_MEMADD_SIZE_16BIT, &data[i],1, 2000);
  4892. 8005fbe: f44f 69fa mov.w r9, #2000 ; 0x7d0
  4893. 8005fc2: f04f 0a01 mov.w sl, #1
  4894. HAL_Delay(5);
  4895. if(status > HAL_OK)
  4896. printf("EEPROM SAVE ERROR!!! \n");
  4897. 8005fc6: f8df b040 ldr.w fp, [pc, #64] ; 8006008 <M24C32_Data_Write+0x58>
  4898. void M24C32_Data_Write(I2C_HandleTypeDef* hi2cx,uint8_t* data,uint16_t address,uint8_t size){
  4899. 8005fca: b087 sub sp, #28
  4900. for(uint8_t i = 0; i < size; i++){
  4901. 8005fcc: 42ac cmp r4, r5
  4902. 8005fce: d102 bne.n 8005fd6 <M24C32_Data_Write+0x26>
  4903. }
  4904. // I2c_Status_Check(status);
  4905. }
  4906. 8005fd0: b007 add sp, #28
  4907. 8005fd2: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  4908. status = HAL_I2C_Mem_Write(hi2cx,0xA0,address + i, I2C_MEMADD_SIZE_16BIT, &data[i],1, 2000);
  4909. 8005fd6: 193b adds r3, r7, r4
  4910. 8005fd8: eb08 0204 add.w r2, r8, r4
  4911. 8005fdc: 9300 str r3, [sp, #0]
  4912. 8005fde: b292 uxth r2, r2
  4913. 8005fe0: 2310 movs r3, #16
  4914. 8005fe2: 21a0 movs r1, #160 ; 0xa0
  4915. 8005fe4: f8cd 9008 str.w r9, [sp, #8]
  4916. 8005fe8: f8cd a004 str.w sl, [sp, #4]
  4917. 8005fec: 4630 mov r0, r6
  4918. 8005fee: f7fe fef5 bl 8004ddc <HAL_I2C_Mem_Write>
  4919. 8005ff2: 9005 str r0, [sp, #20]
  4920. HAL_Delay(5);
  4921. 8005ff4: 2005 movs r0, #5
  4922. 8005ff6: f7fe f95d bl 80042b4 <HAL_Delay>
  4923. if(status > HAL_OK)
  4924. 8005ffa: 9b05 ldr r3, [sp, #20]
  4925. 8005ffc: b113 cbz r3, 8006004 <M24C32_Data_Write+0x54>
  4926. printf("EEPROM SAVE ERROR!!! \n");
  4927. 8005ffe: 4658 mov r0, fp
  4928. 8006000: f001 ff38 bl 8007e74 <puts>
  4929. 8006004: 3401 adds r4, #1
  4930. 8006006: e7e1 b.n 8005fcc <M24C32_Data_Write+0x1c>
  4931. 8006008: 08008e6c .word 0x08008e6c
  4932. 0800600c <M24C32_Data_Read>:
  4933. uint8_t M24C32_Data_Read(I2C_HandleTypeDef* hi2cx,uint16_t address){
  4934. 800600c: b57f push {r0, r1, r2, r3, r4, r5, r6, lr}
  4935. uint8_t data[1] = {0};
  4936. 800600e: 2200 movs r2, #0
  4937. 8006010: ab06 add r3, sp, #24
  4938. 8006012: f803 2d04 strb.w r2, [r3, #-4]!
  4939. HAL_StatusTypeDef status = HAL_ERROR;
  4940. status = HAL_I2C_Mem_Read(hi2cx,0xA1, address,I2C_MEMADD_SIZE_16BIT, &data[0],1, 2000);
  4941. 8006016: f44f 62fa mov.w r2, #2000 ; 0x7d0
  4942. 800601a: 9202 str r2, [sp, #8]
  4943. 800601c: 2201 movs r2, #1
  4944. 800601e: 9300 str r3, [sp, #0]
  4945. 8006020: 9201 str r2, [sp, #4]
  4946. 8006022: 2310 movs r3, #16
  4947. 8006024: 460a mov r2, r1
  4948. 8006026: 21a1 movs r1, #161 ; 0xa1
  4949. 8006028: f7fe ff6e bl 8004f08 <HAL_I2C_Mem_Read>
  4950. // I2c_Status_Check(status);
  4951. // printf("Readdata[0] : %02x\n",data);
  4952. return data[0];
  4953. }
  4954. 800602c: f89d 0014 ldrb.w r0, [sp, #20]
  4955. 8006030: b007 add sp, #28
  4956. 8006032: f85d fb04 ldr.w pc, [sp], #4
  4957. ...
  4958. 08006038 <NVIC_SystemReset>:
  4959. \details Acts as a special kind of Data Memory Barrier.
  4960. It completes when all explicit memory accesses before this instruction complete.
  4961. */
  4962. __attribute__((always_inline)) __STATIC_INLINE void __DSB(void)
  4963. {
  4964. __ASM volatile ("dsb 0xF":::"memory");
  4965. 8006038: f3bf 8f4f dsb sy
  4966. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  4967. 800603c: 4905 ldr r1, [pc, #20] ; (8006054 <NVIC_SystemReset+0x1c>)
  4968. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  4969. 800603e: 4b06 ldr r3, [pc, #24] ; (8006058 <NVIC_SystemReset+0x20>)
  4970. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  4971. 8006040: 68ca ldr r2, [r1, #12]
  4972. 8006042: f402 62e0 and.w r2, r2, #1792 ; 0x700
  4973. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  4974. 8006046: 4313 orrs r3, r2
  4975. 8006048: 60cb str r3, [r1, #12]
  4976. 800604a: f3bf 8f4f dsb sy
  4977. __ASM volatile ("nop");
  4978. 800604e: bf00 nop
  4979. 8006050: e7fd b.n 800604e <NVIC_SystemReset+0x16>
  4980. 8006052: bf00 nop
  4981. 8006054: e000ed00 .word 0xe000ed00
  4982. 8006058: 05fa0004 .word 0x05fa0004
  4983. 0800605c <RGB_Limit_Address_Check>:
  4984. printf("Lora LoRa_BW : %d \n",Default_SX1276.LoRa_BW);
  4985. printf("Lora LoRa_Lna : %d \n",Default_SX1276.LoRa_Lna);
  4986. }
  4987. }
  4988. uint16_t RGB_Limit_Address_Check(uint8_t id){
  4989. 800605c: 3801 subs r0, #1
  4990. 800605e: b2c0 uxtb r0, r0
  4991. 8006060: 2807 cmp r0, #7
  4992. 8006062: bf9a itte ls
  4993. 8006064: 4b01 ldrls r3, [pc, #4] ; (800606c <RGB_Limit_Address_Check+0x10>)
  4994. 8006066: 5c18 ldrbls r0, [r3, r0]
  4995. 8006068: 2000 movhi r0, #0
  4996. case 6: ret = RGB6_LIMIT_RED_H_ADDRESS;break;
  4997. case 7: ret = RGB7_LIMIT_RED_H_ADDRESS;break;
  4998. case 8: ret = RGB8_LIMIT_RED_H_ADDRESS;break;
  4999. }
  5000. return ret;
  5001. }
  5002. 800606a: 4770 bx lr
  5003. 800606c: 08008e82 .word 0x08008e82
  5004. 08006070 <RGB_Location_Address_Check>:
  5005. uint16_t RGB_Location_Address_Check(uint8_t id){
  5006. 8006070: 3801 subs r0, #1
  5007. 8006072: b2c0 uxtb r0, r0
  5008. 8006074: 2807 cmp r0, #7
  5009. 8006076: bf9a itte ls
  5010. 8006078: 4b02 ldrls r3, [pc, #8] ; (8006084 <RGB_Location_Address_Check+0x14>)
  5011. 800607a: f833 0010 ldrhls.w r0, [r3, r0, lsl #1]
  5012. 800607e: 2000 movhi r0, #0
  5013. case 6: ret = RGB6_LOCATION_ADDRESS;break;
  5014. case 7: ret = RGB7_LOCATION_ADDRESS;break;
  5015. case 8: ret = RGB8_LOCATION_ADDRESS;break;
  5016. }
  5017. return ret;
  5018. }
  5019. 8006080: 4770 bx lr
  5020. 8006082: bf00 nop
  5021. 8006084: 08008e8a .word 0x08008e8a
  5022. 08006088 <RGB_Data_Init>:
  5023. void RGB_Data_Init(void){
  5024. 8006088: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5025. MyControllerID = M24C32_Data_Read(&hi2c2,MY_ID_ADDRESS);
  5026. 800608c: 2100 movs r1, #0
  5027. 800608e: 4868 ldr r0, [pc, #416] ; (8006230 <RGB_Data_Init+0x1a8>)
  5028. 8006090: 4e68 ldr r6, [pc, #416] ; (8006234 <RGB_Data_Init+0x1ac>)
  5029. 8006092: f7ff ffbb bl 800600c <M24C32_Data_Read>
  5030. 8006096: 2401 movs r4, #1
  5031. 8006098: 46b0 mov r8, r6
  5032. 800609a: 4d67 ldr r5, [pc, #412] ; (8006238 <RGB_Data_Init+0x1b0>)
  5033. RGB_SensorRedLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_RED_H_ADDRESS + (6 * i)) << 8);
  5034. 800609c: 4f64 ldr r7, [pc, #400] ; (8006230 <RGB_Data_Init+0x1a8>)
  5035. MyControllerID = M24C32_Data_Read(&hi2c2,MY_ID_ADDRESS);
  5036. 800609e: 7028 strb r0, [r5, #0]
  5037. RGB_SensorRedLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_RED_H_ADDRESS + (6 * i)) << 8);
  5038. 80060a0: 4621 mov r1, r4
  5039. 80060a2: 4638 mov r0, r7
  5040. 80060a4: f7ff ffb2 bl 800600c <M24C32_Data_Read>
  5041. RGB_SensorRedLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_RED_L_ADDRESS + (6 * i));
  5042. 80060a8: 1c61 adds r1, r4, #1
  5043. RGB_SensorRedLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_RED_H_ADDRESS + (6 * i)) << 8);
  5044. 80060aa: 0200 lsls r0, r0, #8
  5045. 80060ac: 8070 strh r0, [r6, #2]
  5046. RGB_SensorRedLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_RED_L_ADDRESS + (6 * i));
  5047. 80060ae: b289 uxth r1, r1
  5048. 80060b0: 4638 mov r0, r7
  5049. 80060b2: f7ff ffab bl 800600c <M24C32_Data_Read>
  5050. 80060b6: 3406 adds r4, #6
  5051. 80060b8: 8873 ldrh r3, [r6, #2]
  5052. 80060ba: b2a4 uxth r4, r4
  5053. 80060bc: 4318 orrs r0, r3
  5054. for(uint8_t i = 0; i < 8; i++){
  5055. 80060be: 2c31 cmp r4, #49 ; 0x31
  5056. RGB_SensorRedLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_RED_L_ADDRESS + (6 * i));
  5057. 80060c0: f826 0f02 strh.w r0, [r6, #2]!
  5058. for(uint8_t i = 0; i < 8; i++){
  5059. 80060c4: d1ec bne.n 80060a0 <RGB_Data_Init+0x18>
  5060. 80060c6: f8df 919c ldr.w r9, [pc, #412] ; 8006264 <RGB_Data_Init+0x1dc>
  5061. 80060ca: 2403 movs r4, #3
  5062. 80060cc: 464f mov r7, r9
  5063. RGB_SensorGreenLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_GREEN_H_ADDRESS + (6 * i)) << 8);
  5064. 80060ce: 4e58 ldr r6, [pc, #352] ; (8006230 <RGB_Data_Init+0x1a8>)
  5065. 80060d0: 4621 mov r1, r4
  5066. 80060d2: 4630 mov r0, r6
  5067. 80060d4: f7ff ff9a bl 800600c <M24C32_Data_Read>
  5068. RGB_SensorGreenLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_GREEN_L_ADDRESS + (6 * i));
  5069. 80060d8: 1c61 adds r1, r4, #1
  5070. RGB_SensorGreenLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_GREEN_H_ADDRESS + (6 * i)) << 8);
  5071. 80060da: 0200 lsls r0, r0, #8
  5072. 80060dc: f8a9 0002 strh.w r0, [r9, #2]
  5073. RGB_SensorGreenLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_GREEN_L_ADDRESS + (6 * i));
  5074. 80060e0: b289 uxth r1, r1
  5075. 80060e2: 4630 mov r0, r6
  5076. 80060e4: f7ff ff92 bl 800600c <M24C32_Data_Read>
  5077. 80060e8: 3406 adds r4, #6
  5078. 80060ea: f8b9 3002 ldrh.w r3, [r9, #2]
  5079. 80060ee: b2a4 uxth r4, r4
  5080. 80060f0: 4318 orrs r0, r3
  5081. for(uint8_t i = 0; i < 8; i++){
  5082. 80060f2: 2c33 cmp r4, #51 ; 0x33
  5083. RGB_SensorGreenLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_GREEN_L_ADDRESS + (6 * i));
  5084. 80060f4: f829 0f02 strh.w r0, [r9, #2]!
  5085. for(uint8_t i = 0; i < 8; i++){
  5086. 80060f8: d1ea bne.n 80060d0 <RGB_Data_Init+0x48>
  5087. 80060fa: f8df 916c ldr.w r9, [pc, #364] ; 8006268 <RGB_Data_Init+0x1e0>
  5088. 80060fe: 2405 movs r4, #5
  5089. 8006100: 46cb mov fp, r9
  5090. RGB_SensorBlueLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_BLUE_H_ADDRESS + (6 * i)) << 8);
  5091. 8006102: 4e4b ldr r6, [pc, #300] ; (8006230 <RGB_Data_Init+0x1a8>)
  5092. 8006104: 4621 mov r1, r4
  5093. 8006106: 4630 mov r0, r6
  5094. 8006108: f7ff ff80 bl 800600c <M24C32_Data_Read>
  5095. RGB_SensorBlueLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_BLUE_L_ADDRESS + (6 * i));
  5096. 800610c: 1c61 adds r1, r4, #1
  5097. RGB_SensorBlueLimit_Buf[i + 1] = (M24C32_Data_Read(&hi2c2,RGB1_LIMIT_BLUE_H_ADDRESS + (6 * i)) << 8);
  5098. 800610e: 0200 lsls r0, r0, #8
  5099. 8006110: f8a9 0002 strh.w r0, [r9, #2]
  5100. RGB_SensorBlueLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_BLUE_L_ADDRESS + (6 * i));
  5101. 8006114: b289 uxth r1, r1
  5102. 8006116: 4630 mov r0, r6
  5103. 8006118: f7ff ff78 bl 800600c <M24C32_Data_Read>
  5104. 800611c: 3406 adds r4, #6
  5105. 800611e: f8b9 3002 ldrh.w r3, [r9, #2]
  5106. 8006122: b2a4 uxth r4, r4
  5107. 8006124: 4318 orrs r0, r3
  5108. for(uint8_t i = 0; i < 8; i++){
  5109. 8006126: 2c35 cmp r4, #53 ; 0x35
  5110. RGB_SensorBlueLimit_Buf[i + 1] |= M24C32_Data_Read(&hi2c2,RGB1_LIMIT_BLUE_L_ADDRESS + (6 * i));
  5111. 8006128: f829 0f02 strh.w r0, [r9, #2]!
  5112. for(uint8_t i = 0; i < 8; i++){
  5113. 800612c: d1ea bne.n 8006104 <RGB_Data_Init+0x7c>
  5114. 800612e: 2400 movs r4, #0
  5115. 8006130: f04f 0932 mov.w r9, #50 ; 0x32
  5116. RGB_Location_Buf[i + 1][aa] = M24C32_Data_Read(&hi2c2,RGB_Location_Address_Check(i + 1) + aa);
  5117. 8006134: 1c66 adds r6, r4, #1
  5118. 8006136: b2f0 uxtb r0, r6
  5119. 8006138: f7ff ff9a bl 8006070 <RGB_Location_Address_Check>
  5120. 800613c: f04f 0a00 mov.w sl, #0
  5121. 8006140: 4602 mov r2, r0
  5122. 8006142: fb09 f404 mul.w r4, r9, r4
  5123. 8006146: eb02 010a add.w r1, r2, sl
  5124. 800614a: b289 uxth r1, r1
  5125. 800614c: 4838 ldr r0, [pc, #224] ; (8006230 <RGB_Data_Init+0x1a8>)
  5126. 800614e: 9201 str r2, [sp, #4]
  5127. 8006150: f7ff ff5c bl 800600c <M24C32_Data_Read>
  5128. 8006154: 4b39 ldr r3, [pc, #228] ; (800623c <RGB_Data_Init+0x1b4>)
  5129. 8006156: eb0a 0104 add.w r1, sl, r4
  5130. 800615a: f10a 0a01 add.w sl, sl, #1
  5131. 800615e: 4419 add r1, r3
  5132. for(uint8_t aa= 0; aa < 50; aa++)
  5133. 8006160: f1ba 0f32 cmp.w sl, #50 ; 0x32
  5134. RGB_Location_Buf[i + 1][aa] = M24C32_Data_Read(&hi2c2,RGB_Location_Address_Check(i + 1) + aa);
  5135. 8006164: f881 0032 strb.w r0, [r1, #50] ; 0x32
  5136. for(uint8_t aa= 0; aa < 50; aa++)
  5137. 8006168: 9a01 ldr r2, [sp, #4]
  5138. 800616a: d1ec bne.n 8006146 <RGB_Data_Init+0xbe>
  5139. for(uint8_t i = 0; i < 8; i++){
  5140. 800616c: 2e08 cmp r6, #8
  5141. 800616e: 4634 mov r4, r6
  5142. 8006170: d1e0 bne.n 8006134 <RGB_Data_Init+0xac>
  5143. printf("MY id is %d \n",MyControllerID);
  5144. 8006172: 7829 ldrb r1, [r5, #0]
  5145. 8006174: 4832 ldr r0, [pc, #200] ; (8006240 <RGB_Data_Init+0x1b8>)
  5146. 8006176: f001 fe09 bl 8007d8c <iprintf>
  5147. 800617a: 2401 movs r4, #1
  5148. printf("RGB_SensorRedLimit_Buf[%d] : %04x\n",i,RGB_SensorRedLimit_Buf[i]);
  5149. 800617c: f8df 90ec ldr.w r9, [pc, #236] ; 800626c <RGB_Data_Init+0x1e4>
  5150. printf("RGB_SensorGreenLimit_Buf[%d] : %04x\n",i,RGB_SensorGreenLimit_Buf[i]);
  5151. 8006180: 4e30 ldr r6, [pc, #192] ; (8006244 <RGB_Data_Init+0x1bc>)
  5152. printf("RGB_SensorBlueLimit_Buf[%d] : %04x\n",i,RGB_SensorBlueLimit_Buf[i]);
  5153. 8006182: 4d31 ldr r5, [pc, #196] ; (8006248 <RGB_Data_Init+0x1c0>)
  5154. printf("RGB_SensorRedLimit_Buf[%d] : %04x\n",i,RGB_SensorRedLimit_Buf[i]);
  5155. 8006184: f838 2014 ldrh.w r2, [r8, r4, lsl #1]
  5156. 8006188: 4621 mov r1, r4
  5157. 800618a: 4648 mov r0, r9
  5158. 800618c: f001 fdfe bl 8007d8c <iprintf>
  5159. printf("RGB_SensorGreenLimit_Buf[%d] : %04x\n",i,RGB_SensorGreenLimit_Buf[i]);
  5160. 8006190: f837 2014 ldrh.w r2, [r7, r4, lsl #1]
  5161. 8006194: 4621 mov r1, r4
  5162. 8006196: 4630 mov r0, r6
  5163. 8006198: f001 fdf8 bl 8007d8c <iprintf>
  5164. printf("RGB_SensorBlueLimit_Buf[%d] : %04x\n",i,RGB_SensorBlueLimit_Buf[i]);
  5165. 800619c: f83b 2014 ldrh.w r2, [fp, r4, lsl #1]
  5166. 80061a0: 4621 mov r1, r4
  5167. 80061a2: 4628 mov r0, r5
  5168. 80061a4: 3401 adds r4, #1
  5169. 80061a6: f001 fdf1 bl 8007d8c <iprintf>
  5170. for(uint8_t i = 1; i <= 8; i++){
  5171. 80061aa: 2c09 cmp r4, #9
  5172. 80061ac: d1ea bne.n 8006184 <RGB_Data_Init+0xfc>
  5173. if(M24C32_Data_Read(&hi2c2,RGB_LORA_FREQ_ADDRESS) == 0xFF){
  5174. 80061ae: f44f 71e1 mov.w r1, #450 ; 0x1c2
  5175. 80061b2: 481f ldr r0, [pc, #124] ; (8006230 <RGB_Data_Init+0x1a8>)
  5176. 80061b4: f7ff ff2a bl 800600c <M24C32_Data_Read>
  5177. 80061b8: 28ff cmp r0, #255 ; 0xff
  5178. 80061ba: d035 beq.n 8006228 <RGB_Data_Init+0x1a0>
  5179. Default_SX1276.frequency = M24C32_Data_Read(&hi2c2,RGB_LORA_FREQ_ADDRESS);
  5180. 80061bc: f44f 71e1 mov.w r1, #450 ; 0x1c2
  5181. 80061c0: 481b ldr r0, [pc, #108] ; (8006230 <RGB_Data_Init+0x1a8>)
  5182. 80061c2: f7ff ff23 bl 800600c <M24C32_Data_Read>
  5183. 80061c6: 4c21 ldr r4, [pc, #132] ; (800624c <RGB_Data_Init+0x1c4>)
  5184. Default_SX1276.LoRa_Pa_boost = M24C32_Data_Read(&hi2c2,RGB_LORA_PABOOST_ADDRESS);
  5185. 80061c8: f240 11c3 movw r1, #451 ; 0x1c3
  5186. Default_SX1276.frequency = M24C32_Data_Read(&hi2c2,RGB_LORA_FREQ_ADDRESS);
  5187. 80061cc: 7020 strb r0, [r4, #0]
  5188. Default_SX1276.LoRa_Pa_boost = M24C32_Data_Read(&hi2c2,RGB_LORA_PABOOST_ADDRESS);
  5189. 80061ce: 4818 ldr r0, [pc, #96] ; (8006230 <RGB_Data_Init+0x1a8>)
  5190. 80061d0: f7ff ff1c bl 800600c <M24C32_Data_Read>
  5191. Default_SX1276.LoRa_Rate = M24C32_Data_Read(&hi2c2,RGB_LORA_SF_ADDRESS);
  5192. 80061d4: f44f 71e2 mov.w r1, #452 ; 0x1c4
  5193. Default_SX1276.LoRa_Pa_boost = M24C32_Data_Read(&hi2c2,RGB_LORA_PABOOST_ADDRESS);
  5194. 80061d8: 7160 strb r0, [r4, #5]
  5195. Default_SX1276.LoRa_Rate = M24C32_Data_Read(&hi2c2,RGB_LORA_SF_ADDRESS);
  5196. 80061da: 4815 ldr r0, [pc, #84] ; (8006230 <RGB_Data_Init+0x1a8>)
  5197. 80061dc: f7ff ff16 bl 800600c <M24C32_Data_Read>
  5198. Default_SX1276.LoRa_BW = M24C32_Data_Read(&hi2c2,RGB_LORA_BANDWIDTH_ADDRESS);
  5199. 80061e0: f240 11c5 movw r1, #453 ; 0x1c5
  5200. Default_SX1276.LoRa_Rate = M24C32_Data_Read(&hi2c2,RGB_LORA_SF_ADDRESS);
  5201. 80061e4: 70a0 strb r0, [r4, #2]
  5202. Default_SX1276.LoRa_BW = M24C32_Data_Read(&hi2c2,RGB_LORA_BANDWIDTH_ADDRESS);
  5203. 80061e6: 4812 ldr r0, [pc, #72] ; (8006230 <RGB_Data_Init+0x1a8>)
  5204. 80061e8: f7ff ff10 bl 800600c <M24C32_Data_Read>
  5205. Default_SX1276.LoRa_Lna = M24C32_Data_Read(&hi2c2,RGB_LORA_LNA_ADDRESS);
  5206. 80061ec: f44f 71e3 mov.w r1, #454 ; 0x1c6
  5207. Default_SX1276.LoRa_BW = M24C32_Data_Read(&hi2c2,RGB_LORA_BANDWIDTH_ADDRESS);
  5208. 80061f0: 70e0 strb r0, [r4, #3]
  5209. Default_SX1276.LoRa_Lna = M24C32_Data_Read(&hi2c2,RGB_LORA_LNA_ADDRESS);
  5210. 80061f2: 480f ldr r0, [pc, #60] ; (8006230 <RGB_Data_Init+0x1a8>)
  5211. 80061f4: f7ff ff0a bl 800600c <M24C32_Data_Read>
  5212. printf("Lora frequency : %d \n",Default_SX1276.frequency);
  5213. 80061f8: 7821 ldrb r1, [r4, #0]
  5214. Default_SX1276.LoRa_Lna = M24C32_Data_Read(&hi2c2,RGB_LORA_LNA_ADDRESS);
  5215. 80061fa: 7120 strb r0, [r4, #4]
  5216. printf("Lora frequency : %d \n",Default_SX1276.frequency);
  5217. 80061fc: 4814 ldr r0, [pc, #80] ; (8006250 <RGB_Data_Init+0x1c8>)
  5218. 80061fe: f001 fdc5 bl 8007d8c <iprintf>
  5219. printf("Lora LoRa_Pa_boost : %d \n",Default_SX1276.LoRa_Pa_boost);
  5220. 8006202: 7961 ldrb r1, [r4, #5]
  5221. 8006204: 4813 ldr r0, [pc, #76] ; (8006254 <RGB_Data_Init+0x1cc>)
  5222. 8006206: f001 fdc1 bl 8007d8c <iprintf>
  5223. printf("Lora LoRa_Rate : %d \n",Default_SX1276.LoRa_Rate);
  5224. 800620a: 78a1 ldrb r1, [r4, #2]
  5225. 800620c: 4812 ldr r0, [pc, #72] ; (8006258 <RGB_Data_Init+0x1d0>)
  5226. 800620e: f001 fdbd bl 8007d8c <iprintf>
  5227. printf("Lora LoRa_BW : %d \n",Default_SX1276.LoRa_BW);
  5228. 8006212: 78e1 ldrb r1, [r4, #3]
  5229. 8006214: 4811 ldr r0, [pc, #68] ; (800625c <RGB_Data_Init+0x1d4>)
  5230. 8006216: f001 fdb9 bl 8007d8c <iprintf>
  5231. printf("Lora LoRa_Lna : %d \n",Default_SX1276.LoRa_Lna);
  5232. 800621a: 7921 ldrb r1, [r4, #4]
  5233. 800621c: 4810 ldr r0, [pc, #64] ; (8006260 <RGB_Data_Init+0x1d8>)
  5234. }
  5235. 800621e: b003 add sp, #12
  5236. 8006220: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5237. printf("Lora LoRa_Lna : %d \n",Default_SX1276.LoRa_Lna);
  5238. 8006224: f001 bdb2 b.w 8007d8c <iprintf>
  5239. }
  5240. 8006228: b003 add sp, #12
  5241. 800622a: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  5242. 800622e: bf00 nop
  5243. 8006230: 2000060c .word 0x2000060c
  5244. 8006234: 2000039c .word 0x2000039c
  5245. 8006238: 20000400 .word 0x20000400
  5246. 800623c: 20000102 .word 0x20000102
  5247. 8006240: 08008eb7 .word 0x08008eb7
  5248. 8006244: 08008eec .word 0x08008eec
  5249. 8006248: 08008f13 .word 0x08008f13
  5250. 800624c: 20000008 .word 0x20000008
  5251. 8006250: 08008f3a .word 0x08008f3a
  5252. 8006254: 08008f54 .word 0x08008f54
  5253. 8006258: 08008f6e .word 0x08008f6e
  5254. 800625c: 08008f88 .word 0x08008f88
  5255. 8006260: 08008fa2 .word 0x08008fa2
  5256. 8006264: 2000038a .word 0x2000038a
  5257. 8006268: 200002c4 .word 0x200002c4
  5258. 800626c: 08008ec5 .word 0x08008ec5
  5259. 08006270 <RGB_Response_Func>:
  5260. }
  5261. void DataSendStop_Get(uint8_t set){
  5262. return DatasendSetVal;
  5263. }
  5264. void RGB_Response_Func(uint8_t* data){
  5265. 8006270: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  5266. #if 0
  5267. for(uint8_t i = 0; i < 10; i++){
  5268. printf("%02x ",data[i]);
  5269. }
  5270. #endif
  5271. switch(type){
  5272. 8006274: 7843 ldrb r3, [r0, #1]
  5273. void RGB_Response_Func(uint8_t* data){
  5274. 8006276: 4604 mov r4, r0
  5275. switch(type){
  5276. 8006278: 3b01 subs r3, #1
  5277. 800627a: 2b17 cmp r3, #23
  5278. 800627c: d816 bhi.n 80062ac <RGB_Response_Func+0x3c>
  5279. 800627e: e8df f003 tbb [pc, r3]
  5280. 8006282: 0c38 .short 0x0c38
  5281. 8006284: 2c1b1538 .word 0x2c1b1538
  5282. 8006288: 153d3838 .word 0x153d3838
  5283. 800628c: 41151515 .word 0x41151515
  5284. 8006290: 2515254a .word 0x2515254a
  5285. 8006294: 71151515 .word 0x71151515
  5286. 8006298: 2581 .short 0x2581
  5287. case RGB_Status_Data_Request:
  5288. Uart2_Data_Send(data,RGB_SensorDataRequest_Length);
  5289. break;
  5290. case RGB_ControllerID_SET:
  5291. Uart1_Data_Send(data,RGB_ControllerID_SET_Length);
  5292. 800629a: 210a movs r1, #10
  5293. 800629c: f000 fee2 bl 8007064 <Uart1_Data_Send>
  5294. M24C32_Data_Write(&hi2c2,&MyControllerID,MY_ID_ADDRESS,1); // EEPROM Controller ID Save
  5295. 80062a0: 2301 movs r3, #1
  5296. 80062a2: 2200 movs r2, #0
  5297. 80062a4: 494d ldr r1, [pc, #308] ; (80063dc <RGB_Response_Func+0x16c>)
  5298. memcpy(&RGB_SensorDataBuf[data[bluecell_srcid]][bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  5299. Uart1_Data_Send(data,data[bluecell_length] + 3);
  5300. break;
  5301. case RGB_ControllerLimitSet:
  5302. Uart1_Data_Send(data,data[bluecell_length] + 3);
  5303. M24C32_Data_Write(&hi2c2,&data[bluecell_red_H],RGB_Limit_Address_Check(data[bluecell_dstid]),6); // EEPROM Controller ID Save
  5304. 80062a6: 484e ldr r0, [pc, #312] ; (80063e0 <RGB_Response_Func+0x170>)
  5305. 80062a8: f7ff fe82 bl 8005fb0 <M24C32_Data_Write>
  5306. // printf("\n");
  5307. // Uart1_Data_Send(data,data[bluecell_length] + 3);
  5308. break;
  5309. default:break;
  5310. }
  5311. LedTimerCnt = 0;
  5312. 80062ac: 2200 movs r2, #0
  5313. 80062ae: 4b4d ldr r3, [pc, #308] ; (80063e4 <RGB_Response_Func+0x174>)
  5314. 80062b0: 601a str r2, [r3, #0]
  5315. }
  5316. 80062b2: b002 add sp, #8
  5317. 80062b4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5318. memcpy(&RGB_SensorDataBuf[data[bluecell_srcid]][bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  5319. 80062b8: 2514 movs r5, #20
  5320. 80062ba: 78c0 ldrb r0, [r0, #3]
  5321. 80062bc: 78a2 ldrb r2, [r4, #2]
  5322. 80062be: 4b4a ldr r3, [pc, #296] ; (80063e8 <RGB_Response_Func+0x178>)
  5323. 80062c0: 3203 adds r2, #3
  5324. 80062c2: 4621 mov r1, r4
  5325. 80062c4: fb05 3000 mla r0, r5, r0, r3
  5326. 80062c8: f001 fd4c bl 8007d64 <memcpy>
  5327. Uart1_Data_Send(data,data[bluecell_length] + 3);
  5328. 80062cc: 78a1 ldrb r1, [r4, #2]
  5329. 80062ce: 4620 mov r0, r4
  5330. 80062d0: 3103 adds r1, #3
  5331. 80062d2: b2c9 uxtb r1, r1
  5332. 80062d4: f000 fec6 bl 8007064 <Uart1_Data_Send>
  5333. break;
  5334. 80062d8: e7e8 b.n 80062ac <RGB_Response_Func+0x3c>
  5335. Uart1_Data_Send(data,data[bluecell_length] + 3);
  5336. 80062da: 7881 ldrb r1, [r0, #2]
  5337. 80062dc: 3103 adds r1, #3
  5338. 80062de: b2c9 uxtb r1, r1
  5339. 80062e0: f000 fec0 bl 8007064 <Uart1_Data_Send>
  5340. M24C32_Data_Write(&hi2c2,&data[bluecell_red_H],RGB_Limit_Address_Check(data[bluecell_dstid]),6); // EEPROM Controller ID Save
  5341. 80062e4: 7aa0 ldrb r0, [r4, #10]
  5342. 80062e6: f7ff feb9 bl 800605c <RGB_Limit_Address_Check>
  5343. 80062ea: 2306 movs r3, #6
  5344. 80062ec: 4602 mov r2, r0
  5345. 80062ee: 1d21 adds r1, r4, #4
  5346. 80062f0: e7d9 b.n 80062a6 <RGB_Response_Func+0x36>
  5347. Uart2_Data_Send(data,RGB_SensorIDAutoSetRequest_Length);
  5348. 80062f2: 2107 movs r1, #7
  5349. Uart2_Data_Send(data,data[bluecell_length] + 3);
  5350. 80062f4: 4620 mov r0, r4
  5351. 80062f6: f000 fead bl 8007054 <Uart2_Data_Send>
  5352. break;
  5353. 80062fa: e7d7 b.n 80062ac <RGB_Response_Func+0x3c>
  5354. Uart2_Data_Send(data,data[bluecell_length] + 3);
  5355. 80062fc: 7881 ldrb r1, [r0, #2]
  5356. 80062fe: 3103 adds r1, #3
  5357. 8006300: b2c9 uxtb r1, r1
  5358. 8006302: e7f7 b.n 80062f4 <RGB_Response_Func+0x84>
  5359. M24C32_Data_Write(&hi2c2,&data[Location_stx],RGB_Location_Address_Check(data[bluecell_srcid]),data[bluecell_length] + 3); // EEPROM Controller ID Save
  5360. 8006304: 78c0 ldrb r0, [r0, #3]
  5361. 8006306: f7ff feb3 bl 8006070 <RGB_Location_Address_Check>
  5362. 800630a: 78a3 ldrb r3, [r4, #2]
  5363. 800630c: 4602 mov r2, r0
  5364. 800630e: 3303 adds r3, #3
  5365. 8006310: b2db uxtb r3, r3
  5366. 8006312: 4621 mov r1, r4
  5367. 8006314: e7c7 b.n 80062a6 <RGB_Response_Func+0x36>
  5368. data[bluecell_length] = M24C32_Data_Read(&hi2c2,RGB_Location_Address_Check(data[bluecell_dstid]) + 2); // EEPROM Controller ID Save
  5369. 8006316: 7a80 ldrb r0, [r0, #10]
  5370. 8006318: f7ff feaa bl 8006070 <RGB_Location_Address_Check>
  5371. 800631c: 1c81 adds r1, r0, #2
  5372. 800631e: b289 uxth r1, r1
  5373. 8006320: 482f ldr r0, [pc, #188] ; (80063e0 <RGB_Response_Func+0x170>)
  5374. 8006322: f7ff fe73 bl 800600c <M24C32_Data_Read>
  5375. 8006326: 70a0 strb r0, [r4, #2]
  5376. temp = RGB_Location_Address_Check(data[bluecell_srcid]);
  5377. 8006328: 78e0 ldrb r0, [r4, #3]
  5378. 800632a: f7ff fea1 bl 8006070 <RGB_Location_Address_Check>
  5379. for(uint8_t i = 0; i < (data[bluecell_length] + 3); i++){
  5380. 800632e: 2300 movs r3, #0
  5381. temp = RGB_Location_Address_Check(data[bluecell_srcid]);
  5382. 8006330: 4607 mov r7, r0
  5383. data[i] = M24C32_Data_Read(&hi2c2,(temp + i)); // EEPROM Controller ID Save
  5384. 8006332: f8df 80ac ldr.w r8, [pc, #172] ; 80063e0 <RGB_Response_Func+0x170>
  5385. for(uint8_t i = 0; i < (data[bluecell_length] + 3); i++){
  5386. 8006336: 78a1 ldrb r1, [r4, #2]
  5387. 8006338: b2de uxtb r6, r3
  5388. 800633a: 1c5d adds r5, r3, #1
  5389. 800633c: 1c8b adds r3, r1, #2
  5390. 800633e: 42b3 cmp r3, r6
  5391. 8006340: da08 bge.n 8006354 <RGB_Response_Func+0xe4>
  5392. data[bluecell_type] = RGB_Location_Response;
  5393. 8006342: 4620 mov r0, r4
  5394. 8006344: 230f movs r3, #15
  5395. 8006346: f800 3f01 strb.w r3, [r0, #1]!
  5396. data[data[bluecell_length] + 1] = STH30_CreateCrc(&data[bluecell_type],data[bluecell_length]);
  5397. 800634a: 1c4d adds r5, r1, #1
  5398. 800634c: f001 fb45 bl 80079da <STH30_CreateCrc>
  5399. 8006350: 5560 strb r0, [r4, r5]
  5400. 8006352: e7bb b.n 80062cc <RGB_Response_Func+0x5c>
  5401. data[i] = M24C32_Data_Read(&hi2c2,(temp + i)); // EEPROM Controller ID Save
  5402. 8006354: 19b9 adds r1, r7, r6
  5403. 8006356: b289 uxth r1, r1
  5404. 8006358: 4640 mov r0, r8
  5405. 800635a: f7ff fe57 bl 800600c <M24C32_Data_Read>
  5406. 800635e: 462b mov r3, r5
  5407. 8006360: 55a0 strb r0, [r4, r6]
  5408. 8006362: e7e8 b.n 8006336 <RGB_Response_Func+0xc6>
  5409. memcpy(&Lora_Tempdata.Request_stx,&data[bluecell_stx],data[bluecell_length] + 3);
  5410. 8006364: 7882 ldrb r2, [r0, #2]
  5411. 8006366: 4601 mov r1, r0
  5412. 8006368: 3203 adds r2, #3
  5413. 800636a: 4668 mov r0, sp
  5414. 800636c: f001 fcfa bl 8007d64 <memcpy>
  5415. if(Lora_Tempdata.Request_dstid == MyControllerID)
  5416. 8006370: 4b1a ldr r3, [pc, #104] ; (80063dc <RGB_Response_Func+0x16c>)
  5417. 8006372: f89d 2004 ldrb.w r2, [sp, #4]
  5418. 8006376: 781b ldrb r3, [r3, #0]
  5419. 8006378: 429a cmp r2, r3
  5420. 800637a: d19a bne.n 80062b2 <RGB_Response_Func+0x42>
  5421. LoraDataSendSet(1);
  5422. 800637c: 2001 movs r0, #1
  5423. 800637e: f000 fe5d bl 800703c <LoraDataSendSet>
  5424. break;
  5425. 8006382: e793 b.n 80062ac <RGB_Response_Func+0x3c>
  5426. data[bluecell_type] = RGB_Lora_ConfigGet;
  5427. 8006384: 2318 movs r3, #24
  5428. Default_SX1276.frequency = data[3];
  5429. 8006386: 4d19 ldr r5, [pc, #100] ; (80063ec <RGB_Response_Func+0x17c>)
  5430. data[bluecell_type] = RGB_Lora_ConfigGet;
  5431. 8006388: 7043 strb r3, [r0, #1]
  5432. Default_SX1276.LoRa_Pa_boost = data[4];
  5433. 800638a: 7903 ldrb r3, [r0, #4]
  5434. Default_SX1276.frequency = data[3];
  5435. 800638c: 78c1 ldrb r1, [r0, #3]
  5436. Default_SX1276.LoRa_Pa_boost = data[4];
  5437. 800638e: 716b strb r3, [r5, #5]
  5438. Default_SX1276.LoRa_Rate = data[5];
  5439. 8006390: 7943 ldrb r3, [r0, #5]
  5440. Default_SX1276.frequency = data[3];
  5441. 8006392: 7029 strb r1, [r5, #0]
  5442. Default_SX1276.LoRa_Rate = data[5];
  5443. 8006394: 70ab strb r3, [r5, #2]
  5444. Default_SX1276.LoRa_BW = data[6];
  5445. 8006396: 7983 ldrb r3, [r0, #6]
  5446. 8006398: 70eb strb r3, [r5, #3]
  5447. Default_SX1276.LoRa_Lna = data[7];
  5448. 800639a: 79c3 ldrb r3, [r0, #7]
  5449. printf("Lora frequency : %d \n",Default_SX1276.frequency);
  5450. 800639c: 4814 ldr r0, [pc, #80] ; (80063f0 <RGB_Response_Func+0x180>)
  5451. Default_SX1276.LoRa_Lna = data[7];
  5452. 800639e: 712b strb r3, [r5, #4]
  5453. printf("Lora frequency : %d \n",Default_SX1276.frequency);
  5454. 80063a0: f001 fcf4 bl 8007d8c <iprintf>
  5455. printf("Lora LoRa_Pa_boost : %d \n",Default_SX1276.LoRa_Pa_boost);
  5456. 80063a4: 7969 ldrb r1, [r5, #5]
  5457. 80063a6: 4813 ldr r0, [pc, #76] ; (80063f4 <RGB_Response_Func+0x184>)
  5458. 80063a8: f001 fcf0 bl 8007d8c <iprintf>
  5459. printf("Lora LoRa_Rate : %d \n",Default_SX1276.LoRa_Rate);
  5460. 80063ac: 78a9 ldrb r1, [r5, #2]
  5461. 80063ae: 4812 ldr r0, [pc, #72] ; (80063f8 <RGB_Response_Func+0x188>)
  5462. 80063b0: f001 fcec bl 8007d8c <iprintf>
  5463. printf("Lora LoRa_BW : %d \n",Default_SX1276.LoRa_BW);
  5464. 80063b4: 78e9 ldrb r1, [r5, #3]
  5465. 80063b6: 4811 ldr r0, [pc, #68] ; (80063fc <RGB_Response_Func+0x18c>)
  5466. 80063b8: f001 fce8 bl 8007d8c <iprintf>
  5467. printf("Lora LoRa_Lna : %d \n",Default_SX1276.LoRa_Lna);
  5468. 80063bc: 7929 ldrb r1, [r5, #4]
  5469. 80063be: 4810 ldr r0, [pc, #64] ; (8006400 <RGB_Response_Func+0x190>)
  5470. 80063c0: f001 fce4 bl 8007d8c <iprintf>
  5471. M24C32_Data_Write(&hi2c2,&data[bluecell_srcid],RGB_LORA_FREQ_ADDRESS,data[bluecell_length] - 2); // EEPROM Controller ID Save
  5472. 80063c4: 78a3 ldrb r3, [r4, #2]
  5473. 80063c6: f44f 72e1 mov.w r2, #450 ; 0x1c2
  5474. 80063ca: 3b02 subs r3, #2
  5475. 80063cc: b2db uxtb r3, r3
  5476. 80063ce: 1ce1 adds r1, r4, #3
  5477. 80063d0: 4803 ldr r0, [pc, #12] ; (80063e0 <RGB_Response_Func+0x170>)
  5478. 80063d2: f7ff fded bl 8005fb0 <M24C32_Data_Write>
  5479. NVIC_SystemReset();
  5480. 80063d6: f7ff fe2f bl 8006038 <NVIC_SystemReset>
  5481. 80063da: bf00 nop
  5482. 80063dc: 20000400 .word 0x20000400
  5483. 80063e0: 2000060c .word 0x2000060c
  5484. 80063e4: 200003f8 .word 0x200003f8
  5485. 80063e8: 200002d6 .word 0x200002d6
  5486. 80063ec: 20000008 .word 0x20000008
  5487. 80063f0: 08008f3a .word 0x08008f3a
  5488. 80063f4: 08008f54 .word 0x08008f54
  5489. 80063f8: 08008f6e .word 0x08008f6e
  5490. 80063fc: 08008f88 .word 0x08008f88
  5491. 8006400: 08008fa2 .word 0x08008fa2
  5492. 08006404 <RGB_Sensor_LED_Alarm_ON>:
  5493. void RGB_Sensor_LED_Alarm_ON(uint8_t id ){
  5494. 8006404: b508 push {r3, lr}
  5495. switch(id){
  5496. 8006406: 2808 cmp r0, #8
  5497. 8006408: d850 bhi.n 80064ac <RGB_Sensor_LED_Alarm_ON+0xa8>
  5498. 800640a: e8df f000 tbb [pc, r0]
  5499. 800640e: 3005 .short 0x3005
  5500. 8006410: 44403c38 .word 0x44403c38
  5501. 8006414: 4b48 .short 0x4b48
  5502. 8006416: 2c .byte 0x2c
  5503. 8006417: 00 .byte 0x00
  5504. case 0:// 모든 LED� 전�� ON
  5505. HAL_GPIO_WritePin(LED_CH1_GPIO_Port,LED_CH1_Pin,GPIO_PIN_RESET);
  5506. 8006418: 2200 movs r2, #0
  5507. 800641a: f44f 6180 mov.w r1, #1024 ; 0x400
  5508. 800641e: 4824 ldr r0, [pc, #144] ; (80064b0 <RGB_Sensor_LED_Alarm_ON+0xac>)
  5509. 8006420: f7fe fa7c bl 800491c <HAL_GPIO_WritePin>
  5510. HAL_GPIO_WritePin(LED_CH2_GPIO_Port,LED_CH2_Pin,GPIO_PIN_RESET);
  5511. 8006424: 2200 movs r2, #0
  5512. 8006426: f44f 6100 mov.w r1, #2048 ; 0x800
  5513. 800642a: 4821 ldr r0, [pc, #132] ; (80064b0 <RGB_Sensor_LED_Alarm_ON+0xac>)
  5514. 800642c: f7fe fa76 bl 800491c <HAL_GPIO_WritePin>
  5515. HAL_GPIO_WritePin(LED_CH3_GPIO_Port,LED_CH3_Pin,GPIO_PIN_RESET);
  5516. 8006430: 2200 movs r2, #0
  5517. 8006432: f44f 5180 mov.w r1, #4096 ; 0x1000
  5518. 8006436: 481e ldr r0, [pc, #120] ; (80064b0 <RGB_Sensor_LED_Alarm_ON+0xac>)
  5519. 8006438: f7fe fa70 bl 800491c <HAL_GPIO_WritePin>
  5520. HAL_GPIO_WritePin(LED_CH4_GPIO_Port,LED_CH4_Pin,GPIO_PIN_RESET);
  5521. 800643c: 2200 movs r2, #0
  5522. 800643e: 2104 movs r1, #4
  5523. 8006440: 481c ldr r0, [pc, #112] ; (80064b4 <RGB_Sensor_LED_Alarm_ON+0xb0>)
  5524. 8006442: f7fe fa6b bl 800491c <HAL_GPIO_WritePin>
  5525. HAL_GPIO_WritePin(LED_CH5_GPIO_Port,LED_CH5_Pin,GPIO_PIN_RESET);
  5526. 8006446: 2200 movs r2, #0
  5527. 8006448: 2140 movs r1, #64 ; 0x40
  5528. 800644a: 481b ldr r0, [pc, #108] ; (80064b8 <RGB_Sensor_LED_Alarm_ON+0xb4>)
  5529. 800644c: f7fe fa66 bl 800491c <HAL_GPIO_WritePin>
  5530. HAL_GPIO_WritePin(LED_CH6_GPIO_Port,LED_CH6_Pin,GPIO_PIN_RESET);
  5531. 8006450: 2200 movs r2, #0
  5532. 8006452: 2180 movs r1, #128 ; 0x80
  5533. 8006454: 4818 ldr r0, [pc, #96] ; (80064b8 <RGB_Sensor_LED_Alarm_ON+0xb4>)
  5534. 8006456: f7fe fa61 bl 800491c <HAL_GPIO_WritePin>
  5535. HAL_GPIO_WritePin(LED_CH7_GPIO_Port,LED_CH7_Pin,GPIO_PIN_RESET);
  5536. 800645a: 2200 movs r2, #0
  5537. 800645c: f44f 7180 mov.w r1, #256 ; 0x100
  5538. 8006460: 4815 ldr r0, [pc, #84] ; (80064b8 <RGB_Sensor_LED_Alarm_ON+0xb4>)
  5539. 8006462: f7fe fa5b bl 800491c <HAL_GPIO_WritePin>
  5540. break;
  5541. case 7:
  5542. HAL_GPIO_WritePin(LED_CH7_GPIO_Port,LED_CH7_Pin,GPIO_PIN_RESET);
  5543. break;
  5544. case 8:
  5545. HAL_GPIO_WritePin(LED_CH8_GPIO_Port,LED_CH8_Pin,GPIO_PIN_RESET);
  5546. 8006466: 2200 movs r2, #0
  5547. 8006468: f44f 7100 mov.w r1, #512 ; 0x200
  5548. 800646c: e015 b.n 800649a <RGB_Sensor_LED_Alarm_ON+0x96>
  5549. HAL_GPIO_WritePin(LED_CH1_GPIO_Port,LED_CH1_Pin,GPIO_PIN_RESET);
  5550. 800646e: 2200 movs r2, #0
  5551. 8006470: f44f 6180 mov.w r1, #1024 ; 0x400
  5552. HAL_GPIO_WritePin(LED_CH3_GPIO_Port,LED_CH3_Pin,GPIO_PIN_RESET);
  5553. 8006474: 480e ldr r0, [pc, #56] ; (80064b0 <RGB_Sensor_LED_Alarm_ON+0xac>)
  5554. break;
  5555. }
  5556. }
  5557. 8006476: e8bd 4008 ldmia.w sp!, {r3, lr}
  5558. HAL_GPIO_WritePin(LED_CH8_GPIO_Port,LED_CH8_Pin,GPIO_PIN_RESET);
  5559. 800647a: f7fe ba4f b.w 800491c <HAL_GPIO_WritePin>
  5560. HAL_GPIO_WritePin(LED_CH2_GPIO_Port,LED_CH2_Pin,GPIO_PIN_RESET);
  5561. 800647e: 2200 movs r2, #0
  5562. 8006480: f44f 6100 mov.w r1, #2048 ; 0x800
  5563. 8006484: e7f6 b.n 8006474 <RGB_Sensor_LED_Alarm_ON+0x70>
  5564. HAL_GPIO_WritePin(LED_CH3_GPIO_Port,LED_CH3_Pin,GPIO_PIN_RESET);
  5565. 8006486: 2200 movs r2, #0
  5566. 8006488: f44f 5180 mov.w r1, #4096 ; 0x1000
  5567. 800648c: e7f2 b.n 8006474 <RGB_Sensor_LED_Alarm_ON+0x70>
  5568. HAL_GPIO_WritePin(LED_CH4_GPIO_Port,LED_CH4_Pin,GPIO_PIN_RESET);
  5569. 800648e: 2200 movs r2, #0
  5570. 8006490: 2104 movs r1, #4
  5571. 8006492: 4808 ldr r0, [pc, #32] ; (80064b4 <RGB_Sensor_LED_Alarm_ON+0xb0>)
  5572. 8006494: e7ef b.n 8006476 <RGB_Sensor_LED_Alarm_ON+0x72>
  5573. HAL_GPIO_WritePin(LED_CH5_GPIO_Port,LED_CH5_Pin,GPIO_PIN_RESET);
  5574. 8006496: 2200 movs r2, #0
  5575. 8006498: 2140 movs r1, #64 ; 0x40
  5576. HAL_GPIO_WritePin(LED_CH8_GPIO_Port,LED_CH8_Pin,GPIO_PIN_RESET);
  5577. 800649a: 4807 ldr r0, [pc, #28] ; (80064b8 <RGB_Sensor_LED_Alarm_ON+0xb4>)
  5578. 800649c: e7eb b.n 8006476 <RGB_Sensor_LED_Alarm_ON+0x72>
  5579. HAL_GPIO_WritePin(LED_CH6_GPIO_Port,LED_CH6_Pin,GPIO_PIN_RESET);
  5580. 800649e: 2200 movs r2, #0
  5581. 80064a0: 2180 movs r1, #128 ; 0x80
  5582. 80064a2: e7fa b.n 800649a <RGB_Sensor_LED_Alarm_ON+0x96>
  5583. HAL_GPIO_WritePin(LED_CH7_GPIO_Port,LED_CH7_Pin,GPIO_PIN_RESET);
  5584. 80064a4: 2200 movs r2, #0
  5585. 80064a6: f44f 7180 mov.w r1, #256 ; 0x100
  5586. 80064aa: e7f6 b.n 800649a <RGB_Sensor_LED_Alarm_ON+0x96>
  5587. 80064ac: bd08 pop {r3, pc}
  5588. 80064ae: bf00 nop
  5589. 80064b0: 40011000 .word 0x40011000
  5590. 80064b4: 40011400 .word 0x40011400
  5591. 80064b8: 40010c00 .word 0x40010c00
  5592. 080064bc <RGB_Sensor_LED_Alarm_OFF>:
  5593. void RGB_Sensor_LED_Alarm_OFF(uint8_t id ){
  5594. 80064bc: b508 push {r3, lr}
  5595. switch(id){
  5596. 80064be: 2808 cmp r0, #8
  5597. 80064c0: d850 bhi.n 8006564 <RGB_Sensor_LED_Alarm_OFF+0xa8>
  5598. 80064c2: e8df f000 tbb [pc, r0]
  5599. 80064c6: 3005 .short 0x3005
  5600. 80064c8: 44403c38 .word 0x44403c38
  5601. 80064cc: 4b48 .short 0x4b48
  5602. 80064ce: 2c .byte 0x2c
  5603. 80064cf: 00 .byte 0x00
  5604. case 0:// 모든 LED� 전�� OFF
  5605. HAL_GPIO_WritePin(LED_CH1_GPIO_Port,LED_CH1_Pin,GPIO_PIN_SET);
  5606. 80064d0: 2201 movs r2, #1
  5607. 80064d2: f44f 6180 mov.w r1, #1024 ; 0x400
  5608. 80064d6: 4824 ldr r0, [pc, #144] ; (8006568 <RGB_Sensor_LED_Alarm_OFF+0xac>)
  5609. 80064d8: f7fe fa20 bl 800491c <HAL_GPIO_WritePin>
  5610. HAL_GPIO_WritePin(LED_CH2_GPIO_Port,LED_CH2_Pin,GPIO_PIN_SET);
  5611. 80064dc: 2201 movs r2, #1
  5612. 80064de: f44f 6100 mov.w r1, #2048 ; 0x800
  5613. 80064e2: 4821 ldr r0, [pc, #132] ; (8006568 <RGB_Sensor_LED_Alarm_OFF+0xac>)
  5614. 80064e4: f7fe fa1a bl 800491c <HAL_GPIO_WritePin>
  5615. HAL_GPIO_WritePin(LED_CH3_GPIO_Port,LED_CH3_Pin,GPIO_PIN_SET);
  5616. 80064e8: 2201 movs r2, #1
  5617. 80064ea: f44f 5180 mov.w r1, #4096 ; 0x1000
  5618. 80064ee: 481e ldr r0, [pc, #120] ; (8006568 <RGB_Sensor_LED_Alarm_OFF+0xac>)
  5619. 80064f0: f7fe fa14 bl 800491c <HAL_GPIO_WritePin>
  5620. HAL_GPIO_WritePin(LED_CH4_GPIO_Port,LED_CH4_Pin,GPIO_PIN_SET);
  5621. 80064f4: 2201 movs r2, #1
  5622. 80064f6: 2104 movs r1, #4
  5623. 80064f8: 481c ldr r0, [pc, #112] ; (800656c <RGB_Sensor_LED_Alarm_OFF+0xb0>)
  5624. 80064fa: f7fe fa0f bl 800491c <HAL_GPIO_WritePin>
  5625. HAL_GPIO_WritePin(LED_CH5_GPIO_Port,LED_CH5_Pin,GPIO_PIN_SET);
  5626. 80064fe: 2201 movs r2, #1
  5627. 8006500: 2140 movs r1, #64 ; 0x40
  5628. 8006502: 481b ldr r0, [pc, #108] ; (8006570 <RGB_Sensor_LED_Alarm_OFF+0xb4>)
  5629. 8006504: f7fe fa0a bl 800491c <HAL_GPIO_WritePin>
  5630. HAL_GPIO_WritePin(LED_CH6_GPIO_Port,LED_CH6_Pin,GPIO_PIN_SET);
  5631. 8006508: 2201 movs r2, #1
  5632. 800650a: 2180 movs r1, #128 ; 0x80
  5633. 800650c: 4818 ldr r0, [pc, #96] ; (8006570 <RGB_Sensor_LED_Alarm_OFF+0xb4>)
  5634. 800650e: f7fe fa05 bl 800491c <HAL_GPIO_WritePin>
  5635. HAL_GPIO_WritePin(LED_CH7_GPIO_Port,LED_CH7_Pin,GPIO_PIN_SET);
  5636. 8006512: 2201 movs r2, #1
  5637. 8006514: f44f 7180 mov.w r1, #256 ; 0x100
  5638. 8006518: 4815 ldr r0, [pc, #84] ; (8006570 <RGB_Sensor_LED_Alarm_OFF+0xb4>)
  5639. 800651a: f7fe f9ff bl 800491c <HAL_GPIO_WritePin>
  5640. break;
  5641. case 7:
  5642. HAL_GPIO_WritePin(LED_CH7_GPIO_Port,LED_CH7_Pin,GPIO_PIN_SET);
  5643. break;
  5644. case 8:
  5645. HAL_GPIO_WritePin(LED_CH8_GPIO_Port,LED_CH8_Pin,GPIO_PIN_SET);
  5646. 800651e: 2201 movs r2, #1
  5647. 8006520: f44f 7100 mov.w r1, #512 ; 0x200
  5648. 8006524: e015 b.n 8006552 <RGB_Sensor_LED_Alarm_OFF+0x96>
  5649. HAL_GPIO_WritePin(LED_CH1_GPIO_Port,LED_CH1_Pin,GPIO_PIN_SET);
  5650. 8006526: 2201 movs r2, #1
  5651. 8006528: f44f 6180 mov.w r1, #1024 ; 0x400
  5652. HAL_GPIO_WritePin(LED_CH3_GPIO_Port,LED_CH3_Pin,GPIO_PIN_SET);
  5653. 800652c: 480e ldr r0, [pc, #56] ; (8006568 <RGB_Sensor_LED_Alarm_OFF+0xac>)
  5654. break;
  5655. }
  5656. }
  5657. 800652e: e8bd 4008 ldmia.w sp!, {r3, lr}
  5658. HAL_GPIO_WritePin(LED_CH8_GPIO_Port,LED_CH8_Pin,GPIO_PIN_SET);
  5659. 8006532: f7fe b9f3 b.w 800491c <HAL_GPIO_WritePin>
  5660. HAL_GPIO_WritePin(LED_CH2_GPIO_Port,LED_CH2_Pin,GPIO_PIN_SET);
  5661. 8006536: 2201 movs r2, #1
  5662. 8006538: f44f 6100 mov.w r1, #2048 ; 0x800
  5663. 800653c: e7f6 b.n 800652c <RGB_Sensor_LED_Alarm_OFF+0x70>
  5664. HAL_GPIO_WritePin(LED_CH3_GPIO_Port,LED_CH3_Pin,GPIO_PIN_SET);
  5665. 800653e: 2201 movs r2, #1
  5666. 8006540: f44f 5180 mov.w r1, #4096 ; 0x1000
  5667. 8006544: e7f2 b.n 800652c <RGB_Sensor_LED_Alarm_OFF+0x70>
  5668. HAL_GPIO_WritePin(LED_CH4_GPIO_Port,LED_CH4_Pin,GPIO_PIN_SET);
  5669. 8006546: 2201 movs r2, #1
  5670. 8006548: 2104 movs r1, #4
  5671. 800654a: 4808 ldr r0, [pc, #32] ; (800656c <RGB_Sensor_LED_Alarm_OFF+0xb0>)
  5672. 800654c: e7ef b.n 800652e <RGB_Sensor_LED_Alarm_OFF+0x72>
  5673. HAL_GPIO_WritePin(LED_CH5_GPIO_Port,LED_CH5_Pin,GPIO_PIN_SET);
  5674. 800654e: 2201 movs r2, #1
  5675. 8006550: 2140 movs r1, #64 ; 0x40
  5676. HAL_GPIO_WritePin(LED_CH8_GPIO_Port,LED_CH8_Pin,GPIO_PIN_SET);
  5677. 8006552: 4807 ldr r0, [pc, #28] ; (8006570 <RGB_Sensor_LED_Alarm_OFF+0xb4>)
  5678. 8006554: e7eb b.n 800652e <RGB_Sensor_LED_Alarm_OFF+0x72>
  5679. HAL_GPIO_WritePin(LED_CH6_GPIO_Port,LED_CH6_Pin,GPIO_PIN_SET);
  5680. 8006556: 2201 movs r2, #1
  5681. 8006558: 2180 movs r1, #128 ; 0x80
  5682. 800655a: e7fa b.n 8006552 <RGB_Sensor_LED_Alarm_OFF+0x96>
  5683. HAL_GPIO_WritePin(LED_CH7_GPIO_Port,LED_CH7_Pin,GPIO_PIN_SET);
  5684. 800655c: 2201 movs r2, #1
  5685. 800655e: f44f 7180 mov.w r1, #256 ; 0x100
  5686. 8006562: e7f6 b.n 8006552 <RGB_Sensor_LED_Alarm_OFF+0x96>
  5687. 8006564: bd08 pop {r3, pc}
  5688. 8006566: bf00 nop
  5689. 8006568: 40011000 .word 0x40011000
  5690. 800656c: 40011400 .word 0x40011400
  5691. 8006570: 40010c00 .word 0x40010c00
  5692. 08006574 <RGB_Alarm_Operate>:
  5693. void RGB_Alarm_Operate(void){
  5694. 8006574: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5695. uint8_t temp_warning = 0;
  5696. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){ /*SensorID_Cnt : Current Sensor Device Count */
  5697. 8006578: 2500 movs r5, #0
  5698. uint8_t temp_warning = 0;
  5699. 800657a: 462c mov r4, r5
  5700. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){ /*SensorID_Cnt : Current Sensor Device Count */
  5701. 800657c: f8df 9060 ldr.w r9, [pc, #96] ; 80065e0 <RGB_Alarm_Operate+0x6c>
  5702. if(LED_Alarm[SensorID_buf[i]] == 1){
  5703. 8006580: f8df 8060 ldr.w r8, [pc, #96] ; 80065e4 <RGB_Alarm_Operate+0x70>
  5704. 8006584: f8df a060 ldr.w sl, [pc, #96] ; 80065e8 <RGB_Alarm_Operate+0x74>
  5705. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){ /*SensorID_Cnt : Current Sensor Device Count */
  5706. 8006588: f899 3000 ldrb.w r3, [r9]
  5707. 800658c: b2ef uxtb r7, r5
  5708. 800658e: 42bb cmp r3, r7
  5709. 8006590: d20b bcs.n 80065aa <RGB_Alarm_Operate+0x36>
  5710. temp_warning = 1;
  5711. }else{
  5712. RGB_Sensor_LED_Alarm_OFF(SensorID_buf[i]);
  5713. }
  5714. }
  5715. if(temp_warning == 0){ // 8개� Sensor가 전부 정�� 때 만 �작
  5716. 8006592: bb0c cbnz r4, 80065d8 <RGB_Alarm_Operate+0x64>
  5717. HAL_GPIO_WritePin(LED_ALARM_GPIO_Port, LED_ALARM_Pin, GPIO_PIN_RESET); //표지 LED
  5718. 8006594: 4622 mov r2, r4
  5719. 8006596: 4811 ldr r0, [pc, #68] ; (80065dc <RGB_Alarm_Operate+0x68>)
  5720. 8006598: f44f 5180 mov.w r1, #4096 ; 0x1000
  5721. 800659c: f7fe f9be bl 800491c <HAL_GPIO_WritePin>
  5722. RGB_Sensor_LED_Alarm_OFF(0); //모든 Sensor가 정�� 때는 LED 가 켜지지 않는다.
  5723. 80065a0: 4620 mov r0, r4
  5724. }
  5725. }
  5726. 80065a2: e8bd 47f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5727. RGB_Sensor_LED_Alarm_OFF(0); //모든 Sensor가 정�� 때는 LED 가 켜지지 않는다.
  5728. 80065a6: f7ff bf89 b.w 80064bc <RGB_Sensor_LED_Alarm_OFF>
  5729. if(LED_Alarm[SensorID_buf[i]] == 1){
  5730. 80065aa: f818 0007 ldrb.w r0, [r8, r7]
  5731. 80065ae: f81a 6000 ldrb.w r6, [sl, r0]
  5732. 80065b2: 2e01 cmp r6, #1
  5733. 80065b4: d10c bne.n 80065d0 <RGB_Alarm_Operate+0x5c>
  5734. HAL_GPIO_WritePin(LED_ALARM_GPIO_Port, LED_ALARM_Pin, GPIO_PIN_SET); //표지 LED
  5735. 80065b6: 4809 ldr r0, [pc, #36] ; (80065dc <RGB_Alarm_Operate+0x68>)
  5736. 80065b8: 4632 mov r2, r6
  5737. 80065ba: f44f 5180 mov.w r1, #4096 ; 0x1000
  5738. 80065be: f7fe f9ad bl 800491c <HAL_GPIO_WritePin>
  5739. RGB_Sensor_LED_Alarm_ON(SensorID_buf[i]);
  5740. 80065c2: f818 0007 ldrb.w r0, [r8, r7]
  5741. 80065c6: f7ff ff1d bl 8006404 <RGB_Sensor_LED_Alarm_ON>
  5742. 80065ca: 3501 adds r5, #1
  5743. uint8_t temp_warning = 0;
  5744. 80065cc: 4634 mov r4, r6
  5745. 80065ce: e7db b.n 8006588 <RGB_Alarm_Operate+0x14>
  5746. RGB_Sensor_LED_Alarm_OFF(SensorID_buf[i]);
  5747. 80065d0: f7ff ff74 bl 80064bc <RGB_Sensor_LED_Alarm_OFF>
  5748. 80065d4: 4626 mov r6, r4
  5749. 80065d6: e7f8 b.n 80065ca <RGB_Alarm_Operate+0x56>
  5750. 80065d8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5751. 80065dc: 40010c00 .word 0x40010c00
  5752. 80065e0: 200003ae .word 0x200003ae
  5753. 80065e4: 200003af .word 0x200003af
  5754. 80065e8: 20000094 .word 0x20000094
  5755. 080065ec <RGB_DeviceStatusCheck>:
  5756. }
  5757. uint8_t RGB_DeviceStatusCheck(void){
  5758. uint8_t ret = 0;
  5759. // printf("SensorID_Cnt : %d ",SensorID_Cnt);
  5760. for(uint8_t i = 0; i < SensorID_Cnt; i++){
  5761. 80065ec: 2200 movs r2, #0
  5762. uint8_t RGB_DeviceStatusCheck(void){
  5763. 80065ee: b530 push {r4, r5, lr}
  5764. uint8_t ret = 0;
  5765. 80065f0: 4610 mov r0, r2
  5766. // printf("\n SensorID_buf[%d] : %02x ",i,SensorID_buf[i]);
  5767. if(SensorID_buf[i] > 0){
  5768. ret |= 0x01 << (SensorID_buf[i] - 1);
  5769. 80065f2: 2501 movs r5, #1
  5770. for(uint8_t i = 0; i < SensorID_Cnt; i++){
  5771. 80065f4: 4b07 ldr r3, [pc, #28] ; (8006614 <RGB_DeviceStatusCheck+0x28>)
  5772. if(SensorID_buf[i] > 0){
  5773. 80065f6: 4c08 ldr r4, [pc, #32] ; (8006618 <RGB_DeviceStatusCheck+0x2c>)
  5774. for(uint8_t i = 0; i < SensorID_Cnt; i++){
  5775. 80065f8: 7819 ldrb r1, [r3, #0]
  5776. 80065fa: b2d3 uxtb r3, r2
  5777. 80065fc: 4299 cmp r1, r3
  5778. 80065fe: d800 bhi.n 8006602 <RGB_DeviceStatusCheck+0x16>
  5779. }
  5780. // printf("\n ret %02x \n",ret);
  5781. }
  5782. return ret;
  5783. }
  5784. 8006600: bd30 pop {r4, r5, pc}
  5785. if(SensorID_buf[i] > 0){
  5786. 8006602: 5d13 ldrb r3, [r2, r4]
  5787. 8006604: b123 cbz r3, 8006610 <RGB_DeviceStatusCheck+0x24>
  5788. ret |= 0x01 << (SensorID_buf[i] - 1);
  5789. 8006606: 3b01 subs r3, #1
  5790. 8006608: fa05 f303 lsl.w r3, r5, r3
  5791. 800660c: 4318 orrs r0, r3
  5792. 800660e: b2c0 uxtb r0, r0
  5793. 8006610: 3201 adds r2, #1
  5794. 8006612: e7f2 b.n 80065fa <RGB_DeviceStatusCheck+0xe>
  5795. 8006614: 200003ae .word 0x200003ae
  5796. 8006618: 200003af .word 0x200003af
  5797. 0800661c <RGB_BufCal>:
  5798. }
  5799. /*
  5800. RGB_Data_Stack� Lora� Data를 보내기 위해 Buffer� Data를 쌓� 때
  5801. ID 마다 Location Cnt
  5802. */
  5803. uint8_t RGB_BufCal(uint8_t srcid){
  5804. 800661c: 3801 subs r0, #1
  5805. 800661e: b2c0 uxtb r0, r0
  5806. 8006620: 2807 cmp r0, #7
  5807. 8006622: bf9a itte ls
  5808. 8006624: 4b01 ldrls r3, [pc, #4] ; (800662c <RGB_BufCal+0x10>)
  5809. 8006626: 5c18 ldrbls r0, [r3, r0]
  5810. 8006628: 2000 movhi r0, #0
  5811. case 6:ret = 29;break;
  5812. case 7:ret = 32;break;
  5813. case 8:ret = 35;break;
  5814. }
  5815. return ret;
  5816. }
  5817. 800662a: 4770 bx lr
  5818. 800662c: 08008e9a .word 0x08008e9a
  5819. 08006630 <RGB_Data_Stack>:
  5820. void RGB_Data_Stack(uint8_t* rgb_buf){
  5821. 8006630: b5f8 push {r3, r4, r5, r6, r7, lr}
  5822. Lora_Buf[bluecell_stx] = 0xbe;
  5823. 8006632: 23be movs r3, #190 ; 0xbe
  5824. memset(&Lora_Buf[0],0x00,8);
  5825. 8006634: 4c1d ldr r4, [pc, #116] ; (80066ac <RGB_Data_Stack+0x7c>)
  5826. 8006636: 2200 movs r2, #0
  5827. Lora_Buf[bluecell_stx] = 0xbe;
  5828. 8006638: 7023 strb r3, [r4, #0]
  5829. Lora_Buf[bluecell_srcid + 4] = 0xeb;
  5830. 800663a: 23eb movs r3, #235 ; 0xeb
  5831. memset(&Lora_Buf[0],0x00,8);
  5832. 800663c: 6062 str r2, [r4, #4]
  5833. Lora_Buf[bluecell_srcid + 4] = 0xeb;
  5834. 800663e: 71e3 strb r3, [r4, #7]
  5835. Lora_Buf[bluecell_type] = RGB_Lora_DataResponse;
  5836. 8006640: 2316 movs r3, #22
  5837. 8006642: 7063 strb r3, [r4, #1]
  5838. Lora_Buf[bluecell_length] = Lora_Max_Amount;// RGB Data 5byte
  5839. 8006644: 2305 movs r3, #5
  5840. 8006646: 70a3 strb r3, [r4, #2]
  5841. Lora_Buf[bluecell_srcid] = MyControllerID;
  5842. 8006648: 4b19 ldr r3, [pc, #100] ; (80066b0 <RGB_Data_Stack+0x80>)
  5843. if(RGB_BufCal(SensorID_buf[0]) == 0){//아무런 Device가 존재 하지않� 때
  5844. 800664a: 4e1a ldr r6, [pc, #104] ; (80066b4 <RGB_Data_Stack+0x84>)
  5845. Lora_Buf[bluecell_srcid] = MyControllerID;
  5846. 800664c: 781b ldrb r3, [r3, #0]
  5847. void RGB_Data_Stack(uint8_t* rgb_buf){
  5848. 800664e: 4605 mov r5, r0
  5849. if(RGB_BufCal(SensorID_buf[0]) == 0){//아무런 Device가 존재 하지않� 때
  5850. 8006650: 7830 ldrb r0, [r6, #0]
  5851. Lora_Buf[bluecell_srcid] = MyControllerID;
  5852. 8006652: 70e3 strb r3, [r4, #3]
  5853. if(RGB_BufCal(SensorID_buf[0]) == 0){//아무런 Device가 존재 하지않� 때
  5854. 8006654: f7ff ffe2 bl 800661c <RGB_BufCal>
  5855. 8006658: b1c8 cbz r0, 800668e <RGB_Data_Stack+0x5e>
  5856. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){
  5857. 800665a: 4b17 ldr r3, [pc, #92] ; (80066b8 <RGB_Data_Stack+0x88>)
  5858. Lora_Buf[bluecell_srcid + 1] |= 0x01 << (SensorID_buf[i] - 1);
  5859. 800665c: f04f 0e01 mov.w lr, #1
  5860. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){
  5861. 8006660: 781f ldrb r7, [r3, #0]
  5862. 8006662: 4613 mov r3, r2
  5863. 8006664: 7921 ldrb r1, [r4, #4]
  5864. 8006666: b2d8 uxtb r0, r3
  5865. 8006668: 42b8 cmp r0, r7
  5866. 800666a: d915 bls.n 8006698 <RGB_Data_Stack+0x68>
  5867. 800666c: b102 cbz r2, 8006670 <RGB_Data_Stack+0x40>
  5868. 800666e: 7121 strb r1, [r4, #4]
  5869. 8006670: 2300 movs r3, #0
  5870. Lora_Buf[bluecell_srcid + 2] |= rgb_buf[i] << i ;
  5871. 8006672: 5cea ldrb r2, [r5, r3]
  5872. 8006674: 7961 ldrb r1, [r4, #5]
  5873. 8006676: 409a lsls r2, r3
  5874. 8006678: 3301 adds r3, #1
  5875. 800667a: 430a orrs r2, r1
  5876. for(uint8_t i = 0; i < 8; i++){
  5877. 800667c: 2b08 cmp r3, #8
  5878. Lora_Buf[bluecell_srcid + 2] |= rgb_buf[i] << i ;
  5879. 800667e: 7162 strb r2, [r4, #5]
  5880. for(uint8_t i = 0; i < 8; i++){
  5881. 8006680: d1f7 bne.n 8006672 <RGB_Data_Stack+0x42>
  5882. Lora_Buf[bluecell_srcid + 3]= STH30_CreateCrc(&Lora_Buf[bluecell_type],Lora_Buf[bluecell_length]);
  5883. 8006682: 2105 movs r1, #5
  5884. 8006684: 480d ldr r0, [pc, #52] ; (80066bc <RGB_Data_Stack+0x8c>)
  5885. 8006686: f001 f9a8 bl 80079da <STH30_CreateCrc>
  5886. 800668a: 71a0 strb r0, [r4, #6]
  5887. 800668c: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5888. printf("Not Exist Device \n");
  5889. 800668e: 480c ldr r0, [pc, #48] ; (80066c0 <RGB_Data_Stack+0x90>)
  5890. }
  5891. 8006690: e8bd 40f8 ldmia.w sp!, {r3, r4, r5, r6, r7, lr}
  5892. printf("Not Exist Device \n");
  5893. 8006694: f001 bbee b.w 8007e74 <puts>
  5894. Lora_Buf[bluecell_srcid + 1] |= 0x01 << (SensorID_buf[i] - 1);
  5895. 8006698: 5c32 ldrb r2, [r6, r0]
  5896. 800669a: 3301 adds r3, #1
  5897. 800669c: 3a01 subs r2, #1
  5898. 800669e: fa0e f202 lsl.w r2, lr, r2
  5899. 80066a2: 4311 orrs r1, r2
  5900. 80066a4: b2c9 uxtb r1, r1
  5901. 80066a6: 2201 movs r2, #1
  5902. 80066a8: e7dd b.n 8006666 <RGB_Data_Stack+0x36>
  5903. 80066aa: bf00 nop
  5904. 80066ac: 2000009d .word 0x2000009d
  5905. 80066b0: 20000400 .word 0x20000400
  5906. 80066b4: 200003af .word 0x200003af
  5907. 80066b8: 200003ae .word 0x200003ae
  5908. 80066bc: 2000009e .word 0x2000009e
  5909. 80066c0: 08008fbc .word 0x08008fbc
  5910. 080066c4 <RGB_Alarm_Check>:
  5911. void RGB_Alarm_Check(uint8_t* data){
  5912. 80066c4: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5913. Sensor_red[data[bluecell_srcid]] = ((data[bluecell_red_H + 2] << 8)| data[bluecell_red_L + 2]);
  5914. 80066c8: 7981 ldrb r1, [r0, #6]
  5915. 80066ca: 79c2 ldrb r2, [r0, #7]
  5916. 80066cc: 78c3 ldrb r3, [r0, #3]
  5917. 80066ce: 4e26 ldr r6, [pc, #152] ; (8006768 <RGB_Alarm_Check+0xa4>)
  5918. 80066d0: ea42 2201 orr.w r2, r2, r1, lsl #8
  5919. Sensor_green[data[bluecell_srcid]] = ((data[bluecell_green_H + 2] << 8)| data[bluecell_green_L + 2]);
  5920. 80066d4: 7a04 ldrb r4, [r0, #8]
  5921. Sensor_red[data[bluecell_srcid]] = ((data[bluecell_red_H + 2] << 8)| data[bluecell_red_L + 2]);
  5922. 80066d6: f826 2013 strh.w r2, [r6, r3, lsl #1]
  5923. Sensor_green[data[bluecell_srcid]] = ((data[bluecell_green_H + 2] << 8)| data[bluecell_green_L + 2]);
  5924. 80066da: 7a42 ldrb r2, [r0, #9]
  5925. 80066dc: 4923 ldr r1, [pc, #140] ; (800676c <RGB_Alarm_Check+0xa8>)
  5926. 80066de: ea42 2204 orr.w r2, r2, r4, lsl #8
  5927. 80066e2: f821 2013 strh.w r2, [r1, r3, lsl #1]
  5928. Sensor_blue[data[bluecell_srcid]] = ((data[bluecell_blue_H + 2] << 8)| data[bluecell_blue_L + 2]);
  5929. 80066e6: 7a84 ldrb r4, [r0, #10]
  5930. 80066e8: 7ac2 ldrb r2, [r0, #11]
  5931. 80066ea: 4d21 ldr r5, [pc, #132] ; (8006770 <RGB_Alarm_Check+0xac>)
  5932. 80066ec: ea42 2204 orr.w r2, r2, r4, lsl #8
  5933. 80066f0: f825 2013 strh.w r2, [r5, r3, lsl #1]
  5934. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){
  5935. 80066f4: 2200 movs r2, #0
  5936. LED_Alarm[SensorID_buf[i]] = 1;
  5937. 80066f6: f04f 0e01 mov.w lr, #1
  5938. uint8_t Alarm_occur = 0;
  5939. 80066fa: 4614 mov r4, r2
  5940. LED_Alarm[SensorID_buf[i]] = 0;
  5941. 80066fc: 4691 mov r9, r2
  5942. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){
  5943. 80066fe: 4b1d ldr r3, [pc, #116] ; (8006774 <RGB_Alarm_Check+0xb0>)
  5944. 8006700: 4628 mov r0, r5
  5945. 8006702: f893 c000 ldrb.w ip, [r3]
  5946. if(RGB_SensorRedLimit_Buf[SensorID_buf[i]] > Sensor_red[SensorID_buf[i]]
  5947. 8006706: 4f1c ldr r7, [pc, #112] ; (8006778 <RGB_Alarm_Check+0xb4>)
  5948. 8006708: 4d1c ldr r5, [pc, #112] ; (800677c <RGB_Alarm_Check+0xb8>)
  5949. || RGB_SensorBlueLimit_Buf[SensorID_buf[i]] > Sensor_blue[SensorID_buf[i]]) {
  5950. 800670a: f8df 8084 ldr.w r8, [pc, #132] ; 8006790 <RGB_Alarm_Check+0xcc>
  5951. 800670e: 9101 str r1, [sp, #4]
  5952. for(uint8_t i = 0; i <= (SensorID_Cnt); i++){
  5953. 8006710: b2d3 uxtb r3, r2
  5954. 8006712: 4563 cmp r3, ip
  5955. 8006714: d90a bls.n 800672c <RGB_Alarm_Check+0x68>
  5956. RGB_Data_Stack(&LED_Alarm[1]);
  5957. 8006716: 481a ldr r0, [pc, #104] ; (8006780 <RGB_Alarm_Check+0xbc>)
  5958. 8006718: f7ff ff8a bl 8006630 <RGB_Data_Stack>
  5959. if(Prev_Alarm_occur != Alarm_occur){
  5960. 800671c: 4b19 ldr r3, [pc, #100] ; (8006784 <RGB_Alarm_Check+0xc0>)
  5961. 800671e: 781a ldrb r2, [r3, #0]
  5962. 8006720: 42a2 cmp r2, r4
  5963. Prev_Alarm_occur = Alarm_occur;
  5964. 8006722: bf18 it ne
  5965. 8006724: 701c strbne r4, [r3, #0]
  5966. }
  5967. 8006726: b003 add sp, #12
  5968. 8006728: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  5969. if(RGB_SensorRedLimit_Buf[SensorID_buf[i]] > Sensor_red[SensorID_buf[i]]
  5970. 800672c: 4916 ldr r1, [pc, #88] ; (8006788 <RGB_Alarm_Check+0xc4>)
  5971. 800672e: 5ccb ldrb r3, [r1, r3]
  5972. 8006730: f837 b013 ldrh.w fp, [r7, r3, lsl #1]
  5973. 8006734: f836 a013 ldrh.w sl, [r6, r3, lsl #1]
  5974. 8006738: 45d3 cmp fp, sl
  5975. 800673a: d80d bhi.n 8006758 <RGB_Alarm_Check+0x94>
  5976. || RGB_SensorGreenLimit_Buf[SensorID_buf[i]] > Sensor_green[SensorID_buf[i]]
  5977. 800673c: 4913 ldr r1, [pc, #76] ; (800678c <RGB_Alarm_Check+0xc8>)
  5978. 800673e: f831 b013 ldrh.w fp, [r1, r3, lsl #1]
  5979. 8006742: 9901 ldr r1, [sp, #4]
  5980. 8006744: f831 a013 ldrh.w sl, [r1, r3, lsl #1]
  5981. 8006748: 45d3 cmp fp, sl
  5982. 800674a: d805 bhi.n 8006758 <RGB_Alarm_Check+0x94>
  5983. || RGB_SensorBlueLimit_Buf[SensorID_buf[i]] > Sensor_blue[SensorID_buf[i]]) {
  5984. 800674c: f838 b013 ldrh.w fp, [r8, r3, lsl #1]
  5985. 8006750: f830 a013 ldrh.w sl, [r0, r3, lsl #1]
  5986. 8006754: 45d3 cmp fp, sl
  5987. 8006756: d904 bls.n 8006762 <RGB_Alarm_Check+0x9e>
  5988. Alarm_occur = 1;
  5989. 8006758: 2401 movs r4, #1
  5990. LED_Alarm[SensorID_buf[i]] = 1;
  5991. 800675a: f805 e003 strb.w lr, [r5, r3]
  5992. 800675e: 3201 adds r2, #1
  5993. 8006760: e7d6 b.n 8006710 <RGB_Alarm_Check+0x4c>
  5994. LED_Alarm[SensorID_buf[i]] = 0;
  5995. 8006762: f805 9003 strb.w r9, [r5, r3]
  5996. 8006766: e7fa b.n 800675e <RGB_Alarm_Check+0x9a>
  5997. 8006768: 200003dc .word 0x200003dc
  5998. 800676c: 200003ca .word 0x200003ca
  5999. 8006770: 200003b8 .word 0x200003b8
  6000. 8006774: 200003ae .word 0x200003ae
  6001. 8006778: 2000039c .word 0x2000039c
  6002. 800677c: 20000094 .word 0x20000094
  6003. 8006780: 20000095 .word 0x20000095
  6004. 8006784: 20000101 .word 0x20000101
  6005. 8006788: 200003af .word 0x200003af
  6006. 800678c: 2000038a .word 0x2000038a
  6007. 8006790: 200002c4 .word 0x200002c4
  6008. 08006794 <RGB_Controller_Func>:
  6009. uint8_t datalosscnt[9] = {0,};
  6010. static uint8_t temp_sensorid;
  6011. static uint8_t gui_Sensorid;
  6012. void RGB_Controller_Func(uint8_t* data){
  6013. 8006794: b530 push {r4, r5, lr}
  6014. RGB_CMD_T type = data[bluecell_type];
  6015. 8006796: 7845 ldrb r5, [r0, #1]
  6016. void RGB_Controller_Func(uint8_t* data){
  6017. 8006798: b09b sub sp, #108 ; 0x6c
  6018. 800679a: 4604 mov r4, r0
  6019. // static uint8_t temp_sensorid;
  6020. uint8_t Result_buf[100] = {0,};
  6021. 800679c: 2264 movs r2, #100 ; 0x64
  6022. 800679e: 2100 movs r1, #0
  6023. 80067a0: a801 add r0, sp, #4
  6024. 80067a2: f001 faea bl 8007d7a <memset>
  6025. uint8_t temp_gui_Sensorid = 0;
  6026. uint8_t i = 0;
  6027. switch(type){
  6028. 80067a6: 1e6b subs r3, r5, #1
  6029. 80067a8: 2b17 cmp r3, #23
  6030. 80067aa: d835 bhi.n 8006818 <RGB_Controller_Func+0x84>
  6031. 80067ac: e8df f013 tbh [pc, r3, lsl #1]
  6032. 80067b0: 00390018 .word 0x00390018
  6033. 80067b4: 00550043 .word 0x00550043
  6034. 80067b8: 00950063 .word 0x00950063
  6035. 80067bc: 00340034 .word 0x00340034
  6036. 80067c0: 00bc0034 .word 0x00bc0034
  6037. 80067c4: 00340034 .word 0x00340034
  6038. 80067c8: 00be0034 .word 0x00be0034
  6039. 80067cc: 00cc00c5 .word 0x00cc00c5
  6040. 80067d0: 00e30034 .word 0x00e30034
  6041. 80067d4: 00340034 .word 0x00340034
  6042. 80067d8: 00340112 .word 0x00340112
  6043. 80067dc: 012b011c .word 0x012b011c
  6044. case RGB_Status_Data_Request:
  6045. data[bluecell_srcid + 1] = SensorID_buf[temp_sensorid++];
  6046. 80067e0: 4a9a ldr r2, [pc, #616] ; (8006a4c <RGB_Controller_Func+0x2b8>)
  6047. 80067e2: 489b ldr r0, [pc, #620] ; (8006a50 <RGB_Controller_Func+0x2bc>)
  6048. 80067e4: 7811 ldrb r1, [r2, #0]
  6049. 80067e6: 1c4b adds r3, r1, #1
  6050. 80067e8: 5c41 ldrb r1, [r0, r1]
  6051. 80067ea: b2db uxtb r3, r3
  6052. 80067ec: 7121 strb r1, [r4, #4]
  6053. if(temp_sensorid > (SensorID_Cnt)){
  6054. 80067ee: 4999 ldr r1, [pc, #612] ; (8006a54 <RGB_Controller_Func+0x2c0>)
  6055. data[bluecell_srcid + 1] = SensorID_buf[temp_sensorid++];
  6056. 80067f0: 7013 strb r3, [r2, #0]
  6057. if(temp_sensorid > (SensorID_Cnt)){
  6058. 80067f2: 7809 ldrb r1, [r1, #0]
  6059. // datalosscnt[data[bluecell_srcid + 1]]++;
  6060. // if(datalosscnt[data[bluecell_srcid + 1]] > 5 && data[bluecell_srcid + 1] != 0){
  6061. // RGB_SensorIDAutoSet(1);
  6062. // memset(&SensorID_buf[0],0x00,8);
  6063. // }
  6064. data[5] = STH30_CreateCrc(&data[bluecell_type],data[bluecell_length]);
  6065. 80067f4: 1c60 adds r0, r4, #1
  6066. if(temp_sensorid > (SensorID_Cnt)){
  6067. 80067f6: 4299 cmp r1, r3
  6068. temp_sensorid = 0;
  6069. 80067f8: bf38 it cc
  6070. 80067fa: 2300 movcc r3, #0
  6071. data[5] = STH30_CreateCrc(&data[bluecell_type],data[bluecell_length]);
  6072. 80067fc: 78a1 ldrb r1, [r4, #2]
  6073. temp_sensorid = 0;
  6074. 80067fe: bf38 it cc
  6075. 8006800: 7013 strbcc r3, [r2, #0]
  6076. data[5] = STH30_CreateCrc(&data[bluecell_type],data[bluecell_length]);
  6077. 8006802: f001 f8ea bl 80079da <STH30_CreateCrc>
  6078. 8006806: 7160 strb r0, [r4, #5]
  6079. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],RGB_SensorDataRequest_Length);
  6080. 8006808: 88a2 ldrh r2, [r4, #4]
  6081. 800680a: 6820 ldr r0, [r4, #0]
  6082. 800680c: 79a3 ldrb r3, [r4, #6]
  6083. 800680e: 9001 str r0, [sp, #4]
  6084. 8006810: f8ad 2008 strh.w r2, [sp, #8]
  6085. 8006814: f88d 300a strb.w r3, [sp, #10]
  6086. // Result_buf[Result_buf[bluecell_length] + 1] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6087. break;
  6088. default:
  6089. break;
  6090. }
  6091. RGB_Response_Func(&Result_buf[bluecell_stx]);
  6092. 8006818: a801 add r0, sp, #4
  6093. 800681a: f7ff fd29 bl 8006270 <RGB_Response_Func>
  6094. return;
  6095. }
  6096. 800681e: b01b add sp, #108 ; 0x6c
  6097. 8006820: bd30 pop {r4, r5, pc}
  6098. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6099. 8006822: 78a2 ldrb r2, [r4, #2]
  6100. 8006824: 4621 mov r1, r4
  6101. 8006826: 3203 adds r2, #3
  6102. 8006828: a801 add r0, sp, #4
  6103. 800682a: f001 fa9b bl 8007d64 <memcpy>
  6104. MyControllerID = data[bluecell_srcid]; // �긽��諛⑹쓽 SRC ID�뒗 �굹�쓽 DST ID�씠�떎.
  6105. 800682e: 78e2 ldrb r2, [r4, #3]
  6106. 8006830: 4b89 ldr r3, [pc, #548] ; (8006a58 <RGB_Controller_Func+0x2c4>)
  6107. 8006832: 701a strb r2, [r3, #0]
  6108. break;
  6109. 8006834: e7f0 b.n 8006818 <RGB_Controller_Func+0x84>
  6110. RGB_SensorIDAutoSet(1);
  6111. 8006836: 2001 movs r0, #1
  6112. 8006838: f000 fc06 bl 8007048 <RGB_SensorIDAutoSet>
  6113. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6114. 800683c: 78a2 ldrb r2, [r4, #2]
  6115. 800683e: 4621 mov r1, r4
  6116. 8006840: 3203 adds r2, #3
  6117. 8006842: a801 add r0, sp, #4
  6118. 8006844: f001 fa8e bl 8007d64 <memcpy>
  6119. Result_buf[5] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6120. 8006848: f89d 1006 ldrb.w r1, [sp, #6]
  6121. 800684c: f10d 0005 add.w r0, sp, #5
  6122. 8006850: f001 f8c3 bl 80079da <STH30_CreateCrc>
  6123. 8006854: f88d 0009 strb.w r0, [sp, #9]
  6124. break;
  6125. 8006858: e7de b.n 8006818 <RGB_Controller_Func+0x84>
  6126. if(data[bluecell_length + 1] == 0)
  6127. 800685a: 78e1 ldrb r1, [r4, #3]
  6128. 800685c: 2900 cmp r1, #0
  6129. 800685e: d0de beq.n 800681e <RGB_Controller_Func+0x8a>
  6130. printf("Recognize %d Sensor\n",data[bluecell_length + 1]);
  6131. 8006860: 487e ldr r0, [pc, #504] ; (8006a5c <RGB_Controller_Func+0x2c8>)
  6132. 8006862: f001 fa93 bl 8007d8c <iprintf>
  6133. SensorID_buf[SensorID_Cnt++] = data[bluecell_length + 1];
  6134. 8006866: 4a7b ldr r2, [pc, #492] ; (8006a54 <RGB_Controller_Func+0x2c0>)
  6135. 8006868: 7813 ldrb r3, [r2, #0]
  6136. 800686a: 1c59 adds r1, r3, #1
  6137. 800686c: 7011 strb r1, [r2, #0]
  6138. 800686e: 78e1 ldrb r1, [r4, #3]
  6139. 8006870: 4a77 ldr r2, [pc, #476] ; (8006a50 <RGB_Controller_Func+0x2bc>)
  6140. 8006872: 54d1 strb r1, [r2, r3]
  6141. break;
  6142. 8006874: e7d0 b.n 8006818 <RGB_Controller_Func+0x84>
  6143. datalosscnt[data[bluecell_srcid]] = 0;
  6144. 8006876: 2100 movs r1, #0
  6145. 8006878: 78e3 ldrb r3, [r4, #3]
  6146. 800687a: 4a79 ldr r2, [pc, #484] ; (8006a60 <RGB_Controller_Func+0x2cc>)
  6147. RGB_Alarm_Check(&data[bluecell_stx]);
  6148. 800687c: 4620 mov r0, r4
  6149. datalosscnt[data[bluecell_srcid]] = 0;
  6150. 800687e: 54d1 strb r1, [r2, r3]
  6151. data[bluecell_length] += 1;
  6152. 8006880: 78a3 ldrb r3, [r4, #2]
  6153. 8006882: 3301 adds r3, #1
  6154. 8006884: 70a3 strb r3, [r4, #2]
  6155. RGB_Alarm_Check(&data[bluecell_stx]);
  6156. 8006886: f7ff ff1d bl 80066c4 <RGB_Alarm_Check>
  6157. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6158. 800688a: 78a2 ldrb r2, [r4, #2]
  6159. 800688c: 4621 mov r1, r4
  6160. 800688e: 3203 adds r2, #3
  6161. 8006890: a801 add r0, sp, #4
  6162. 8006892: f001 fa67 bl 8007d64 <memcpy>
  6163. Result_buf[Result_buf[bluecell_length] - 1] = RGB_DeviceStatusCheck();// Device On OFF status Send byte
  6164. 8006896: f7ff fea9 bl 80065ec <RGB_DeviceStatusCheck>
  6165. 800689a: f89d 3006 ldrb.w r3, [sp, #6]
  6166. 800689e: aa1a add r2, sp, #104 ; 0x68
  6167. 80068a0: 4413 add r3, r2
  6168. 80068a2: f803 0c65 strb.w r0, [r3, #-101]
  6169. Result_buf[Result_buf[bluecell_length] + 0] = Lora_Buf[bluecell_srcid + 2];
  6170. 80068a6: f89d 3006 ldrb.w r3, [sp, #6]
  6171. Result_buf[Result_buf[bluecell_length] + 1] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6172. 80068aa: f10d 0005 add.w r0, sp, #5
  6173. Result_buf[Result_buf[bluecell_length] + 0] = Lora_Buf[bluecell_srcid + 2];
  6174. 80068ae: 4413 add r3, r2
  6175. 80068b0: 4a6c ldr r2, [pc, #432] ; (8006a64 <RGB_Controller_Func+0x2d0>)
  6176. 80068b2: 7952 ldrb r2, [r2, #5]
  6177. 80068b4: f803 2c64 strb.w r2, [r3, #-100]
  6178. Result_buf[Result_buf[bluecell_length] + 1] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6179. 80068b8: f89d 4006 ldrb.w r4, [sp, #6]
  6180. 80068bc: 4621 mov r1, r4
  6181. 80068be: f001 f88c bl 80079da <STH30_CreateCrc>
  6182. 80068c2: ab1a add r3, sp, #104 ; 0x68
  6183. 80068c4: 441c add r4, r3
  6184. 80068c6: f804 0c63 strb.w r0, [r4, #-99]
  6185. Result_buf[Result_buf[bluecell_length] + 2] = 0xeb;
  6186. 80068ca: f89d 3006 ldrb.w r3, [sp, #6]
  6187. 80068ce: aa1a add r2, sp, #104 ; 0x68
  6188. 80068d0: 4413 add r3, r2
  6189. 80068d2: 22eb movs r2, #235 ; 0xeb
  6190. 80068d4: f803 2c62 strb.w r2, [r3, #-98]
  6191. break;
  6192. 80068d8: e79e b.n 8006818 <RGB_Controller_Func+0x84>
  6193. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6194. 80068da: 78a2 ldrb r2, [r4, #2]
  6195. 80068dc: 4621 mov r1, r4
  6196. 80068de: 3203 adds r2, #3
  6197. 80068e0: a801 add r0, sp, #4
  6198. 80068e2: f001 fa3f bl 8007d64 <memcpy>
  6199. RGB_SensorRedLimit_Buf[data[bluecell_dstid]] = ((data[bluecell_red_H] << 8) |data[bluecell_red_L]);
  6200. 80068e6: 7922 ldrb r2, [r4, #4]
  6201. 80068e8: 7963 ldrb r3, [r4, #5]
  6202. 80068ea: 7aa1 ldrb r1, [r4, #10]
  6203. 80068ec: ea43 2302 orr.w r3, r3, r2, lsl #8
  6204. 80068f0: 4a5d ldr r2, [pc, #372] ; (8006a68 <RGB_Controller_Func+0x2d4>)
  6205. Result_buf[bluecell_crc] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6206. 80068f2: f10d 0005 add.w r0, sp, #5
  6207. RGB_SensorRedLimit_Buf[data[bluecell_dstid]] = ((data[bluecell_red_H] << 8) |data[bluecell_red_L]);
  6208. 80068f6: f822 3011 strh.w r3, [r2, r1, lsl #1]
  6209. RGB_SensorGreenLimit_Buf[data[bluecell_dstid]] = ((data[bluecell_green_H] << 8) |data[bluecell_green_L]);
  6210. 80068fa: 79a2 ldrb r2, [r4, #6]
  6211. 80068fc: 79e3 ldrb r3, [r4, #7]
  6212. 80068fe: 7aa1 ldrb r1, [r4, #10]
  6213. 8006900: ea43 2302 orr.w r3, r3, r2, lsl #8
  6214. 8006904: 4a59 ldr r2, [pc, #356] ; (8006a6c <RGB_Controller_Func+0x2d8>)
  6215. 8006906: f822 3011 strh.w r3, [r2, r1, lsl #1]
  6216. RGB_SensorBlueLimit_Buf[data[bluecell_dstid]] = ((data[bluecell_blue_H] << 8) |data[bluecell_blue_L]);
  6217. 800690a: 7a22 ldrb r2, [r4, #8]
  6218. 800690c: 7a63 ldrb r3, [r4, #9]
  6219. 800690e: 7aa1 ldrb r1, [r4, #10]
  6220. 8006910: ea43 2302 orr.w r3, r3, r2, lsl #8
  6221. 8006914: 4a56 ldr r2, [pc, #344] ; (8006a70 <RGB_Controller_Func+0x2dc>)
  6222. 8006916: f822 3011 strh.w r3, [r2, r1, lsl #1]
  6223. Result_buf[bluecell_crc] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6224. 800691a: f89d 1006 ldrb.w r1, [sp, #6]
  6225. 800691e: f001 f85c bl 80079da <STH30_CreateCrc>
  6226. 8006922: f88d 000f strb.w r0, [sp, #15]
  6227. break;
  6228. 8006926: e777 b.n 8006818 <RGB_Controller_Func+0x84>
  6229. NVIC_SystemReset();
  6230. 8006928: f7ff fb86 bl 8006038 <NVIC_SystemReset>
  6231. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6232. 800692c: 78a2 ldrb r2, [r4, #2]
  6233. 800692e: 4621 mov r1, r4
  6234. 8006930: 3203 adds r2, #3
  6235. 8006932: a801 add r0, sp, #4
  6236. 8006934: f001 fa16 bl 8007d64 <memcpy>
  6237. break;
  6238. 8006938: e76e b.n 8006818 <RGB_Controller_Func+0x84>
  6239. Result_buf[bluecell_type] = RGB_Location_Response;
  6240. 800693a: 230f movs r3, #15
  6241. 800693c: f88d 3005 strb.w r3, [sp, #5]
  6242. Result_buf[bluecell_srcid] = data[bluecell_srcid];
  6243. 8006940: 78e3 ldrb r3, [r4, #3]
  6244. 8006942: f88d 3007 strb.w r3, [sp, #7]
  6245. break;
  6246. 8006946: e767 b.n 8006818 <RGB_Controller_Func+0x84>
  6247. Result_buf[bluecell_stx] = 0xbe;
  6248. 8006948: 23be movs r3, #190 ; 0xbe
  6249. 800694a: f88d 3004 strb.w r3, [sp, #4]
  6250. Result_buf[bluecell_type] = RGB_ControllerID_GET;
  6251. 800694e: 2310 movs r3, #16
  6252. Result_buf[bluecell_length] = 3;
  6253. 8006950: 2103 movs r1, #3
  6254. Result_buf[bluecell_type] = RGB_ControllerID_GET;
  6255. 8006952: f88d 3005 strb.w r3, [sp, #5]
  6256. Result_buf[bluecell_srcid] = MyControllerID;
  6257. 8006956: 4b40 ldr r3, [pc, #256] ; (8006a58 <RGB_Controller_Func+0x2c4>)
  6258. Result_buf[bluecell_srcid + 1] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6259. 8006958: f10d 0005 add.w r0, sp, #5
  6260. Result_buf[bluecell_srcid] = MyControllerID;
  6261. 800695c: 781b ldrb r3, [r3, #0]
  6262. Result_buf[bluecell_length] = 3;
  6263. 800695e: f88d 1006 strb.w r1, [sp, #6]
  6264. Result_buf[bluecell_srcid] = MyControllerID;
  6265. 8006962: f88d 3007 strb.w r3, [sp, #7]
  6266. Result_buf[bluecell_srcid + 1] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6267. 8006966: f001 f838 bl 80079da <STH30_CreateCrc>
  6268. Result_buf[bluecell_srcid + 2] = 0xeb;
  6269. 800696a: 23eb movs r3, #235 ; 0xeb
  6270. Result_buf[bluecell_srcid + 1] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6271. 800696c: f88d 0008 strb.w r0, [sp, #8]
  6272. Result_buf[bluecell_srcid + 2] = 0xeb;
  6273. 8006970: f88d 3009 strb.w r3, [sp, #9]
  6274. break;
  6275. 8006974: e750 b.n 8006818 <RGB_Controller_Func+0x84>
  6276. Result_buf[bluecell_stx] = 0xbe;
  6277. 8006976: 23be movs r3, #190 ; 0xbe
  6278. 8006978: f88d 3004 strb.w r3, [sp, #4]
  6279. Result_buf[bluecell_type] = RGB_ControllerLimitGet;
  6280. 800697c: 2312 movs r3, #18
  6281. Result_buf[bluecell_length] = 8;
  6282. 800697e: 2108 movs r1, #8
  6283. Result_buf[bluecell_type] = RGB_ControllerLimitGet;
  6284. 8006980: f88d 3005 strb.w r3, [sp, #5]
  6285. Result_buf[bluecell_srcid + 0] = (RGB_SensorRedLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6286. 8006984: 4a38 ldr r2, [pc, #224] ; (8006a68 <RGB_Controller_Func+0x2d4>)
  6287. 8006986: 78e3 ldrb r3, [r4, #3]
  6288. Result_buf[bluecell_length] = 8;
  6289. 8006988: f88d 1006 strb.w r1, [sp, #6]
  6290. Result_buf[bluecell_srcid + 0] = (RGB_SensorRedLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6291. 800698c: f832 2013 ldrh.w r2, [r2, r3, lsl #1]
  6292. 8006990: fa22 f001 lsr.w r0, r2, r1
  6293. Result_buf[bluecell_srcid + 1] = RGB_SensorRedLimit_Buf[data[bluecell_srcid]] & 0x00FF;
  6294. 8006994: f88d 2008 strb.w r2, [sp, #8]
  6295. Result_buf[bluecell_srcid + 2] = (RGB_SensorGreenLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6296. 8006998: 4a34 ldr r2, [pc, #208] ; (8006a6c <RGB_Controller_Func+0x2d8>)
  6297. Result_buf[bluecell_srcid + 0] = (RGB_SensorRedLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6298. 800699a: f88d 0007 strb.w r0, [sp, #7]
  6299. Result_buf[bluecell_srcid + 2] = (RGB_SensorGreenLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6300. 800699e: f832 2013 ldrh.w r2, [r2, r3, lsl #1]
  6301. 80069a2: fa22 f001 lsr.w r0, r2, r1
  6302. Result_buf[bluecell_srcid + 3] = RGB_SensorGreenLimit_Buf[data[bluecell_srcid]] & 0x00FF;
  6303. 80069a6: f88d 200a strb.w r2, [sp, #10]
  6304. Result_buf[bluecell_srcid + 4] = (RGB_SensorBlueLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6305. 80069aa: 4a31 ldr r2, [pc, #196] ; (8006a70 <RGB_Controller_Func+0x2dc>)
  6306. Result_buf[bluecell_srcid + 2] = (RGB_SensorGreenLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6307. 80069ac: f88d 0009 strb.w r0, [sp, #9]
  6308. Result_buf[bluecell_srcid + 4] = (RGB_SensorBlueLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6309. 80069b0: f832 3013 ldrh.w r3, [r2, r3, lsl #1]
  6310. Result_buf[bluecell_srcid + 6] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6311. 80069b4: f10d 0005 add.w r0, sp, #5
  6312. Result_buf[bluecell_srcid + 4] = (RGB_SensorBlueLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6313. 80069b8: fa23 f201 lsr.w r2, r3, r1
  6314. Result_buf[bluecell_srcid + 5] = RGB_SensorBlueLimit_Buf[data[bluecell_srcid]] & 0x00FF;
  6315. 80069bc: f88d 300c strb.w r3, [sp, #12]
  6316. Result_buf[bluecell_srcid + 4] = (RGB_SensorBlueLimit_Buf[data[bluecell_srcid]] & 0xFF00) >> 8;
  6317. 80069c0: f88d 200b strb.w r2, [sp, #11]
  6318. Result_buf[bluecell_srcid + 6] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6319. 80069c4: f001 f809 bl 80079da <STH30_CreateCrc>
  6320. Result_buf[bluecell_srcid + 7] = 0xeb;
  6321. 80069c8: 23eb movs r3, #235 ; 0xeb
  6322. Result_buf[bluecell_srcid + 6] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6323. 80069ca: f88d 000d strb.w r0, [sp, #13]
  6324. Result_buf[bluecell_srcid + 7] = 0xeb;
  6325. 80069ce: f88d 300e strb.w r3, [sp, #14]
  6326. break;
  6327. 80069d2: e721 b.n 8006818 <RGB_Controller_Func+0x84>
  6328. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6329. 80069d4: 78a2 ldrb r2, [r4, #2]
  6330. 80069d6: 4621 mov r1, r4
  6331. 80069d8: 3203 adds r2, #3
  6332. 80069da: a801 add r0, sp, #4
  6333. 80069dc: f001 f9c2 bl 8007d64 <memcpy>
  6334. Result_buf[bluecell_type] = RGB_Lora_DataResponse;
  6335. 80069e0: 2316 movs r3, #22
  6336. 80069e2: f88d 3005 strb.w r3, [sp, #5]
  6337. break;
  6338. 80069e6: e717 b.n 8006818 <RGB_Controller_Func+0x84>
  6339. memcpy(&Result_buf[bluecell_stx],&data[bluecell_stx],data[bluecell_length] + 3);
  6340. 80069e8: 78a5 ldrb r5, [r4, #2]
  6341. 80069ea: 4621 mov r1, r4
  6342. 80069ec: 3503 adds r5, #3
  6343. 80069ee: 462a mov r2, r5
  6344. 80069f0: a801 add r0, sp, #4
  6345. 80069f2: f001 f9b7 bl 8007d64 <memcpy>
  6346. data[(data[bluecell_length] + 3)]=STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6347. 80069f6: f89d 1006 ldrb.w r1, [sp, #6]
  6348. 80069fa: f10d 0005 add.w r0, sp, #5
  6349. 80069fe: f000 ffec bl 80079da <STH30_CreateCrc>
  6350. 8006a02: 5560 strb r0, [r4, r5]
  6351. break;
  6352. 8006a04: e708 b.n 8006818 <RGB_Controller_Func+0x84>
  6353. Result_buf[bluecell_stx] = 0xbe;
  6354. 8006a06: 23be movs r3, #190 ; 0xbe
  6355. 8006a08: f88d 3004 strb.w r3, [sp, #4]
  6356. Result_buf[bluecell_type] = RGB_Lora_ConfigGet;
  6357. 8006a0c: 2318 movs r3, #24
  6358. Result_buf[bluecell_length] = 7;
  6359. 8006a0e: 2107 movs r1, #7
  6360. Result_buf[bluecell_type] = RGB_Lora_ConfigGet;
  6361. 8006a10: f88d 3005 strb.w r3, [sp, #5]
  6362. Result_buf[bluecell_srcid + 0] = SX1276.frequency;
  6363. 8006a14: 4b17 ldr r3, [pc, #92] ; (8006a74 <RGB_Controller_Func+0x2e0>)
  6364. Result_buf[bluecell_srcid + 5] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6365. 8006a16: f10d 0005 add.w r0, sp, #5
  6366. Result_buf[bluecell_srcid + 0] = SX1276.frequency;
  6367. 8006a1a: 791a ldrb r2, [r3, #4]
  6368. Result_buf[bluecell_length] = 7;
  6369. 8006a1c: f88d 1006 strb.w r1, [sp, #6]
  6370. Result_buf[bluecell_srcid + 0] = SX1276.frequency;
  6371. 8006a20: f88d 2007 strb.w r2, [sp, #7]
  6372. Result_buf[bluecell_srcid + 1] = SX1276.LoRa_Pa_boost;
  6373. 8006a24: 7a5a ldrb r2, [r3, #9]
  6374. 8006a26: f88d 2008 strb.w r2, [sp, #8]
  6375. Result_buf[bluecell_srcid + 2] = SX1276.LoRa_Rate; //SF
  6376. 8006a2a: 799a ldrb r2, [r3, #6]
  6377. 8006a2c: f88d 2009 strb.w r2, [sp, #9]
  6378. Result_buf[bluecell_srcid + 3] = SX1276.LoRa_BW;
  6379. 8006a30: 79da ldrb r2, [r3, #7]
  6380. Result_buf[bluecell_srcid + 4] = SX1276.LoRa_Lna;
  6381. 8006a32: 7a1b ldrb r3, [r3, #8]
  6382. Result_buf[bluecell_srcid + 3] = SX1276.LoRa_BW;
  6383. 8006a34: f88d 200a strb.w r2, [sp, #10]
  6384. Result_buf[bluecell_srcid + 4] = SX1276.LoRa_Lna;
  6385. 8006a38: f88d 300b strb.w r3, [sp, #11]
  6386. Result_buf[bluecell_srcid + 5] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6387. 8006a3c: f000 ffcd bl 80079da <STH30_CreateCrc>
  6388. Result_buf[bluecell_srcid + 6] = 0xeb;
  6389. 8006a40: 23eb movs r3, #235 ; 0xeb
  6390. Result_buf[bluecell_srcid + 5] = STH30_CreateCrc(&Result_buf[bluecell_type],Result_buf[bluecell_length]);
  6391. 8006a42: f88d 000c strb.w r0, [sp, #12]
  6392. Result_buf[bluecell_srcid + 6] = 0xeb;
  6393. 8006a46: f88d 300d strb.w r3, [sp, #13]
  6394. break;
  6395. 8006a4a: e6e5 b.n 8006818 <RGB_Controller_Func+0x84>
  6396. 8006a4c: 200003f7 .word 0x200003f7
  6397. 8006a50: 200003af .word 0x200003af
  6398. 8006a54: 200003ae .word 0x200003ae
  6399. 8006a58: 20000400 .word 0x20000400
  6400. 8006a5c: 08008ea2 .word 0x08008ea2
  6401. 8006a60: 200003ee .word 0x200003ee
  6402. 8006a64: 2000009d .word 0x2000009d
  6403. 8006a68: 2000039c .word 0x2000039c
  6404. 8006a6c: 2000038a .word 0x2000038a
  6405. 8006a70: 200002c4 .word 0x200002c4
  6406. 8006a74: 2000091c .word 0x2000091c
  6407. 08006a78 <NVIC_SystemReset>:
  6408. __ASM volatile ("dsb 0xF":::"memory");
  6409. 8006a78: f3bf 8f4f dsb sy
  6410. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  6411. 8006a7c: 4905 ldr r1, [pc, #20] ; (8006a94 <NVIC_SystemReset+0x1c>)
  6412. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  6413. 8006a7e: 4b06 ldr r3, [pc, #24] ; (8006a98 <NVIC_SystemReset+0x20>)
  6414. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  6415. 8006a80: 68ca ldr r2, [r1, #12]
  6416. 8006a82: f402 62e0 and.w r2, r2, #1792 ; 0x700
  6417. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  6418. 8006a86: 4313 orrs r3, r2
  6419. 8006a88: 60cb str r3, [r1, #12]
  6420. 8006a8a: f3bf 8f4f dsb sy
  6421. __ASM volatile ("nop");
  6422. 8006a8e: bf00 nop
  6423. 8006a90: e7fd b.n 8006a8e <NVIC_SystemReset+0x16>
  6424. 8006a92: bf00 nop
  6425. 8006a94: e000ed00 .word 0xe000ed00
  6426. 8006a98: 05fa0004 .word 0x05fa0004
  6427. 08006a9c <SX1276_hw_SetNSS>:
  6428. SX1276_hw_SetNSS(hw, 1);
  6429. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  6430. }
  6431. __weak void SX1276_hw_SetNSS(SX1276_hw_t * hw, int value) {
  6432. HAL_GPIO_WritePin(hw->nss.port, hw->nss.pin,
  6433. 8006a9c: 1e4b subs r3, r1, #1
  6434. 8006a9e: 425a negs r2, r3
  6435. 8006aa0: 8a01 ldrh r1, [r0, #16]
  6436. 8006aa2: 415a adcs r2, r3
  6437. 8006aa4: 6940 ldr r0, [r0, #20]
  6438. 8006aa6: f7fd bf39 b.w 800491c <HAL_GPIO_WritePin>
  6439. 08006aaa <SX1276_hw_init>:
  6440. __weak void SX1276_hw_init(SX1276_hw_t * hw) {
  6441. 8006aaa: b510 push {r4, lr}
  6442. 8006aac: 4604 mov r4, r0
  6443. SX1276_hw_SetNSS(hw, 1);
  6444. 8006aae: 2101 movs r1, #1
  6445. 8006ab0: f7ff fff4 bl 8006a9c <SX1276_hw_SetNSS>
  6446. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  6447. 8006ab4: 8821 ldrh r1, [r4, #0]
  6448. 8006ab6: 6860 ldr r0, [r4, #4]
  6449. 8006ab8: 2201 movs r2, #1
  6450. }
  6451. 8006aba: e8bd 4010 ldmia.w sp!, {r4, lr}
  6452. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  6453. 8006abe: f7fd bf2d b.w 800491c <HAL_GPIO_WritePin>
  6454. 08006ac2 <SX1276_hw_SPICommand>:
  6455. HAL_SPI_Transmit(hw->spi, &cmd, 1, 1000);
  6456. while (HAL_SPI_GetState(hw->spi) != HAL_SPI_STATE_READY)
  6457. ;
  6458. }
  6459. #endif // PYJ.2019.04.01_END --
  6460. void SX1276_hw_SPICommand(SX1276_hw_t * hw, uint8_t cmd) {
  6461. 8006ac2: b510 push {r4, lr}
  6462. 8006ac4: 460c mov r4, r1
  6463. SX1276_hw_SetNSS(hw, 0);
  6464. 8006ac6: 2100 movs r1, #0
  6465. 8006ac8: f7ff ffe8 bl 8006a9c <SX1276_hw_SetNSS>
  6466. BLUECELL_SPI_Transmit(cmd);
  6467. 8006acc: 4620 mov r0, r4
  6468. }
  6469. 8006ace: e8bd 4010 ldmia.w sp!, {r4, lr}
  6470. BLUECELL_SPI_Transmit(cmd);
  6471. 8006ad2: f7ff ba6b b.w 8005fac <BLUECELL_SPI_Transmit>
  6472. 08006ad6 <SX1276_SPIBurstWrite.part.1>:
  6473. //printf("\n");
  6474. SX1276_hw_SetNSS(module->hw, 1);
  6475. }
  6476. }
  6477. void SX1276_SPIBurstWrite(SX1276_t * module, uint8_t addr, uint8_t* txBuf,
  6478. 8006ad6: b5f8 push {r3, r4, r5, r6, r7, lr}
  6479. 8006ad8: 460e mov r6, r1
  6480. 8006ada: 4604 mov r4, r0
  6481. 8006adc: 461f mov r7, r3
  6482. uint8_t length) {
  6483. uint8_t i;
  6484. if (length <= 1) {
  6485. return;
  6486. } else {
  6487. SX1276_hw_SetNSS(module->hw, 0);
  6488. 8006ade: 2100 movs r1, #0
  6489. 8006ae0: 6800 ldr r0, [r0, #0]
  6490. void SX1276_SPIBurstWrite(SX1276_t * module, uint8_t addr, uint8_t* txBuf,
  6491. 8006ae2: 4615 mov r5, r2
  6492. SX1276_hw_SetNSS(module->hw, 0);
  6493. 8006ae4: f7ff ffda bl 8006a9c <SX1276_hw_SetNSS>
  6494. SX1276_hw_SPICommand(module->hw, addr | 0x80);
  6495. 8006ae8: f046 0180 orr.w r1, r6, #128 ; 0x80
  6496. 8006aec: 6820 ldr r0, [r4, #0]
  6497. 8006aee: f7ff ffe8 bl 8006ac2 <SX1276_hw_SPICommand>
  6498. 8006af2: 3f01 subs r7, #1
  6499. 8006af4: 1e6e subs r6, r5, #1
  6500. 8006af6: 443d add r5, r7
  6501. // printf("Test Data:");
  6502. for (i = 0; i < length; i++) {
  6503. 8006af8: 42ae cmp r6, r5
  6504. 8006afa: d104 bne.n 8006b06 <SX1276_SPIBurstWrite.part.1+0x30>
  6505. SX1276_hw_SPICommand(module->hw, txBuf[i]);
  6506. // printf("%02x ",txBuf[i]);
  6507. }
  6508. // printf("\n");
  6509. SX1276_hw_SetNSS(module->hw, 1);
  6510. 8006afc: 2101 movs r1, #1
  6511. 8006afe: 6820 ldr r0, [r4, #0]
  6512. 8006b00: f7ff ffcc bl 8006a9c <SX1276_hw_SetNSS>
  6513. 8006b04: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6514. SX1276_hw_SPICommand(module->hw, txBuf[i]);
  6515. 8006b06: f816 1f01 ldrb.w r1, [r6, #1]!
  6516. 8006b0a: 6820 ldr r0, [r4, #0]
  6517. 8006b0c: f7ff ffd9 bl 8006ac2 <SX1276_hw_SPICommand>
  6518. 8006b10: e7f2 b.n 8006af8 <SX1276_SPIBurstWrite.part.1+0x22>
  6519. 08006b12 <SX1276_hw_SPIReadByte>:
  6520. uint8_t SX1276_hw_SPIReadByte(SX1276_hw_t * hw) {
  6521. 8006b12: b508 push {r3, lr}
  6522. SX1276_hw_SetNSS(hw, 0);
  6523. 8006b14: 2100 movs r1, #0
  6524. 8006b16: f7ff ffc1 bl 8006a9c <SX1276_hw_SetNSS>
  6525. rxByte = SpiRead();
  6526. 8006b1a: f7ff fa21 bl 8005f60 <SpiRead>
  6527. }
  6528. 8006b1e: b2c0 uxtb r0, r0
  6529. 8006b20: bd08 pop {r3, pc}
  6530. 08006b22 <SX1276_hw_DelayMs>:
  6531. HAL_Delay(msec);
  6532. 8006b22: f7fd bbc7 b.w 80042b4 <HAL_Delay>
  6533. 08006b26 <SX1276_hw_GetDIO0>:
  6534. __weak int SX1276_hw_GetDIO0(SX1276_hw_t * hw) {
  6535. 8006b26: b508 push {r3, lr}
  6536. return (HAL_GPIO_ReadPin(hw->dio0.port, hw->dio0.pin) == GPIO_PIN_SET);
  6537. 8006b28: 8901 ldrh r1, [r0, #8]
  6538. 8006b2a: 68c0 ldr r0, [r0, #12]
  6539. 8006b2c: f7fd fef0 bl 8004910 <HAL_GPIO_ReadPin>
  6540. }
  6541. 8006b30: 1e43 subs r3, r0, #1
  6542. 8006b32: 4258 negs r0, r3
  6543. 8006b34: 4158 adcs r0, r3
  6544. 8006b36: bd08 pop {r3, pc}
  6545. 08006b38 <SX1276_SPIIDRead>:
  6546. uint8_t SX1276_SPIIDRead(SX1276_t * module, uint8_t addr) {
  6547. 8006b38: b538 push {r3, r4, r5, lr}
  6548. 8006b3a: 4604 mov r4, r0
  6549. SX1276_hw_SPICommand(module->hw, addr);
  6550. 8006b3c: 6800 ldr r0, [r0, #0]
  6551. 8006b3e: f7ff ffc0 bl 8006ac2 <SX1276_hw_SPICommand>
  6552. tmp = SX1276_hw_SPIReadByte(module->hw);
  6553. 8006b42: 6820 ldr r0, [r4, #0]
  6554. 8006b44: f7ff ffe5 bl 8006b12 <SX1276_hw_SPIReadByte>
  6555. 8006b48: 4605 mov r5, r0
  6556. SX1276_hw_SetNSS(module->hw, 1);
  6557. 8006b4a: 2101 movs r1, #1
  6558. 8006b4c: 6820 ldr r0, [r4, #0]
  6559. 8006b4e: f7ff ffa5 bl 8006a9c <SX1276_hw_SetNSS>
  6560. }
  6561. 8006b52: 4628 mov r0, r5
  6562. 8006b54: bd38 pop {r3, r4, r5, pc}
  6563. 08006b56 <SX1276_SPIWrite>:
  6564. void SX1276_SPIWrite(SX1276_t * module, uint8_t addr, uint8_t cmd) {
  6565. 8006b56: b570 push {r4, r5, r6, lr}
  6566. 8006b58: 4604 mov r4, r0
  6567. 8006b5a: 460e mov r6, r1
  6568. 8006b5c: 4615 mov r5, r2
  6569. SX1276_hw_SetNSS(module->hw, 0);
  6570. 8006b5e: 2100 movs r1, #0
  6571. 8006b60: 6800 ldr r0, [r0, #0]
  6572. 8006b62: f7ff ff9b bl 8006a9c <SX1276_hw_SetNSS>
  6573. SX1276_hw_SPICommand(module->hw, addr | 0x80);
  6574. 8006b66: f046 0180 orr.w r1, r6, #128 ; 0x80
  6575. 8006b6a: 6820 ldr r0, [r4, #0]
  6576. 8006b6c: f7ff ffa9 bl 8006ac2 <SX1276_hw_SPICommand>
  6577. SX1276_hw_SPICommand(module->hw, cmd);
  6578. 8006b70: 4629 mov r1, r5
  6579. 8006b72: 6820 ldr r0, [r4, #0]
  6580. 8006b74: f7ff ffa5 bl 8006ac2 <SX1276_hw_SPICommand>
  6581. SX1276_hw_SetNSS(module->hw, 1);
  6582. 8006b78: 2101 movs r1, #1
  6583. 8006b7a: 6820 ldr r0, [r4, #0]
  6584. 8006b7c: f7ff ff8e bl 8006a9c <SX1276_hw_SetNSS>
  6585. 8006b80: bd70 pop {r4, r5, r6, pc}
  6586. 08006b82 <SX1276_SPIBurstRead>:
  6587. if (length <= 1) {
  6588. 8006b82: 2b01 cmp r3, #1
  6589. uint8_t length) {
  6590. 8006b84: b5f8 push {r3, r4, r5, r6, r7, lr}
  6591. 8006b86: 4605 mov r5, r0
  6592. 8006b88: 460f mov r7, r1
  6593. 8006b8a: 4616 mov r6, r2
  6594. 8006b8c: 461c mov r4, r3
  6595. if (length <= 1) {
  6596. 8006b8e: d916 bls.n 8006bbe <SX1276_SPIBurstRead+0x3c>
  6597. SX1276_hw_SetNSS(module->hw, 0);
  6598. 8006b90: 2100 movs r1, #0
  6599. 8006b92: 6800 ldr r0, [r0, #0]
  6600. 8006b94: f7ff ff82 bl 8006a9c <SX1276_hw_SetNSS>
  6601. SX1276_hw_SPICommand(module->hw, addr);
  6602. 8006b98: 4639 mov r1, r7
  6603. 8006b9a: 6828 ldr r0, [r5, #0]
  6604. 8006b9c: f7ff ff91 bl 8006ac2 <SX1276_hw_SPICommand>
  6605. 8006ba0: 3c01 subs r4, #1
  6606. 8006ba2: b2e4 uxtb r4, r4
  6607. 8006ba4: 1e77 subs r7, r6, #1
  6608. 8006ba6: 4434 add r4, r6
  6609. rxBuf[i] = SX1276_hw_SPIReadByte(module->hw);
  6610. 8006ba8: 6828 ldr r0, [r5, #0]
  6611. 8006baa: f7ff ffb2 bl 8006b12 <SX1276_hw_SPIReadByte>
  6612. 8006bae: f807 0f01 strb.w r0, [r7, #1]!
  6613. for (i = 0; i < length; i++) {
  6614. 8006bb2: 42a7 cmp r7, r4
  6615. 8006bb4: d1f8 bne.n 8006ba8 <SX1276_SPIBurstRead+0x26>
  6616. SX1276_hw_SetNSS(module->hw, 1);
  6617. 8006bb6: 2101 movs r1, #1
  6618. 8006bb8: 6828 ldr r0, [r5, #0]
  6619. 8006bba: f7ff ff6f bl 8006a9c <SX1276_hw_SetNSS>
  6620. 8006bbe: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6621. 08006bc0 <SX1276_SPIBurstWrite>:
  6622. if (length <= 1) {
  6623. 8006bc0: 2b01 cmp r3, #1
  6624. 8006bc2: d901 bls.n 8006bc8 <SX1276_SPIBurstWrite+0x8>
  6625. 8006bc4: f7ff bf87 b.w 8006ad6 <SX1276_SPIBurstWrite.part.1>
  6626. 8006bc8: 4770 bx lr
  6627. 08006bca <SX1276_set_power>:
  6628. */
  6629. void SX1276_set_power(SX1276_t * module)
  6630. {
  6631. // SX1276_SPIWrite(LR_RegPaConfig, (PaSelect << 7) | ((MaxPower & 0x07) << 4) | (OutputPower & 0x0F));
  6632. SX1276_SPIWrite(module,LR_RegPaConfig, (module->LoRa_Pa_boost << 7) | ((0x07) << 4) | (module->power & 0x0F));
  6633. 8006bca: 7942 ldrb r2, [r0, #5]
  6634. 8006bcc: 7a43 ldrb r3, [r0, #9]
  6635. 8006bce: f002 020f and.w r2, r2, #15
  6636. 8006bd2: f042 0270 orr.w r2, r2, #112 ; 0x70
  6637. 8006bd6: ea42 12c3 orr.w r2, r2, r3, lsl #7
  6638. 8006bda: b2d2 uxtb r2, r2
  6639. 8006bdc: 2109 movs r1, #9
  6640. 8006bde: f7ff bfba b.w 8006b56 <SX1276_SPIWrite>
  6641. 08006be2 <SX1276_standby>:
  6642. SX1276_standby(module); //Entry standby mode
  6643. }
  6644. void SX1276_standby(SX1276_t * module) {
  6645. // SX1276_SPIWrite(module, LR_RegOpMode, 0x09);
  6646. SX1276_SPIWrite(module, LR_RegOpMode, 0x01);
  6647. 8006be2: 2201 movs r2, #1
  6648. void SX1276_standby(SX1276_t * module) {
  6649. 8006be4: b510 push {r4, lr}
  6650. SX1276_SPIWrite(module, LR_RegOpMode, 0x01);
  6651. 8006be6: 4611 mov r1, r2
  6652. void SX1276_standby(SX1276_t * module) {
  6653. 8006be8: 4604 mov r4, r0
  6654. SX1276_SPIWrite(module, LR_RegOpMode, 0x01);
  6655. 8006bea: f7ff ffb4 bl 8006b56 <SX1276_SPIWrite>
  6656. module->status = STANDBY;
  6657. 8006bee: 2301 movs r3, #1
  6658. 8006bf0: 72e3 strb r3, [r4, #11]
  6659. 8006bf2: bd10 pop {r4, pc}
  6660. 08006bf4 <SX1276_sleep>:
  6661. }
  6662. void SX1276_sleep(SX1276_t * module) {
  6663. 8006bf4: b510 push {r4, lr}
  6664. // SX1276_SPIWrite(module, LR_RegOpMode, 0x08);
  6665. SX1276_SPIWrite(module, LR_RegOpMode, 0x80);
  6666. 8006bf6: 2280 movs r2, #128 ; 0x80
  6667. 8006bf8: 2101 movs r1, #1
  6668. void SX1276_sleep(SX1276_t * module) {
  6669. 8006bfa: 4604 mov r4, r0
  6670. SX1276_SPIWrite(module, LR_RegOpMode, 0x80);
  6671. 8006bfc: f7ff ffab bl 8006b56 <SX1276_SPIWrite>
  6672. module->status = SLEEP;
  6673. 8006c00: 2300 movs r3, #0
  6674. 8006c02: 72e3 strb r3, [r4, #11]
  6675. 8006c04: bd10 pop {r4, pc}
  6676. 08006c06 <SX1276_entryLoRa>:
  6677. }
  6678. void SX1276_entryLoRa(SX1276_t * module) {
  6679. // SX1276_SPIWrite(module, LR_RegOpMode, 0x88);
  6680. SX1276_SPIWrite(module, LR_RegOpMode, 0x80);
  6681. 8006c06: 2280 movs r2, #128 ; 0x80
  6682. 8006c08: 2101 movs r1, #1
  6683. 8006c0a: f7ff bfa4 b.w 8006b56 <SX1276_SPIWrite>
  6684. ...
  6685. 08006c10 <SX1276_config>:
  6686. uint8_t LoRa_Rate, uint8_t LoRa_BW,uint8_t LoRa_Lna,uint8_t LoRa_PaBoost) {
  6687. 8006c10: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6688. 8006c14: 4604 mov r4, r0
  6689. 8006c16: 460d mov r5, r1
  6690. 8006c18: 4691 mov r9, r2
  6691. 8006c1a: 461f mov r7, r3
  6692. 8006c1c: f89d 6020 ldrb.w r6, [sp, #32]
  6693. 8006c20: f89d 8024 ldrb.w r8, [sp, #36] ; 0x24
  6694. SX1276_sleep(module); //Change modem mode Must in Sleep mode
  6695. 8006c24: f7ff ffe6 bl 8006bf4 <SX1276_sleep>
  6696. SX1276_hw_DelayMs(15);
  6697. 8006c28: 200f movs r0, #15
  6698. 8006c2a: f7ff ff7a bl 8006b22 <SX1276_hw_DelayMs>
  6699. SX1276_entryLoRa(module);
  6700. 8006c2e: 4620 mov r0, r4
  6701. 8006c30: f7ff ffe9 bl 8006c06 <SX1276_entryLoRa>
  6702. 8006c34: 4a34 ldr r2, [pc, #208] ; (8006d08 <SX1276_config+0xf8>)
  6703. (uint8_t*) SX1276_Frequency[frequency], 3); //setting frequency parameter
  6704. 8006c36: eb05 0545 add.w r5, r5, r5, lsl #1
  6705. 8006c3a: 442a add r2, r5
  6706. 8006c3c: 2303 movs r3, #3
  6707. 8006c3e: 2106 movs r1, #6
  6708. 8006c40: 4620 mov r0, r4
  6709. 8006c42: f7ff ff48 bl 8006ad6 <SX1276_SPIBurstWrite.part.1>
  6710. SX1276_SPIWrite(module, LR_RegPaConfig, SX1276_Power[power]); //Setting output power parameter
  6711. 8006c46: 4b31 ldr r3, [pc, #196] ; (8006d0c <SX1276_config+0xfc>)
  6712. 8006c48: 2109 movs r1, #9
  6713. 8006c4a: f813 2009 ldrb.w r2, [r3, r9]
  6714. 8006c4e: 4620 mov r0, r4
  6715. 8006c50: f7ff ff81 bl 8006b56 <SX1276_SPIWrite>
  6716. SX1276_SPIWrite(module, LR_RegOcp, 0x0B); //RegOcp,Close Ocp
  6717. 8006c54: 220b movs r2, #11
  6718. 8006c56: 4620 mov r0, r4
  6719. 8006c58: 4611 mov r1, r2
  6720. 8006c5a: f7ff ff7c bl 8006b56 <SX1276_SPIWrite>
  6721. SX1276_set_power(module);
  6722. 8006c5e: 4620 mov r0, r4
  6723. 8006c60: f7ff ffb3 bl 8006bca <SX1276_set_power>
  6724. SX1276_SPIWrite(module, LR_RegLna, LoRa_Lna); //RegLNA,High & LNA Enable
  6725. 8006c64: 4642 mov r2, r8
  6726. 8006c66: 210c movs r1, #12
  6727. 8006c68: 4620 mov r0, r4
  6728. 8006c6a: f7ff ff74 bl 8006b56 <SX1276_SPIWrite>
  6729. if (SX1276_SpreadFactor[LoRa_Rate] == 6) { //SFactor=6
  6730. 8006c6e: 4b28 ldr r3, [pc, #160] ; (8006d10 <SX1276_config+0x100>)
  6731. 8006c70: 5ddd ldrb r5, [r3, r7]
  6732. 8006c72: 4b28 ldr r3, [pc, #160] ; (8006d14 <SX1276_config+0x104>)
  6733. 8006c74: 2d06 cmp r5, #6
  6734. ((SX1276_LoRaBandwidth[LoRa_BW] << 4) + (SX1276_CR << 1) + 0x01)); //Implicit Enable CRC Enable(0x02) & Error Coding rate 4/5(0x01), 4/6(0x02), 4/7(0x03), 4/8(0x04)
  6735. 8006c76: 5d9a ldrb r2, [r3, r6]
  6736. 8006c78: ea4f 1202 mov.w r2, r2, lsl #4
  6737. if (SX1276_SpreadFactor[LoRa_Rate] == 6) { //SFactor=6
  6738. 8006c7c: d137 bne.n 8006cee <SX1276_config+0xde>
  6739. SX1276_SPIWrite(module,
  6740. 8006c7e: 3203 adds r2, #3
  6741. 8006c80: b2d2 uxtb r2, r2
  6742. 8006c82: 211d movs r1, #29
  6743. 8006c84: 4620 mov r0, r4
  6744. 8006c86: f7ff ff66 bl 8006b56 <SX1276_SPIWrite>
  6745. SX1276_SPIWrite(module,LR_RegModemConfig2,((SX1276_SpreadFactor[LoRa_Rate] << 4) + (SX1276_CRC << 2) + 0x03));
  6746. 8006c8a: 2267 movs r2, #103 ; 0x67
  6747. 8006c8c: 211e movs r1, #30
  6748. 8006c8e: 4620 mov r0, r4
  6749. 8006c90: f7ff ff61 bl 8006b56 <SX1276_SPIWrite>
  6750. tmp = SX1276_SPIRead(module, 0x31);
  6751. 8006c94: 2131 movs r1, #49 ; 0x31
  6752. 8006c96: 4620 mov r0, r4
  6753. 8006c98: f7ff ff4e bl 8006b38 <SX1276_SPIIDRead>
  6754. tmp &= 0xF8;
  6755. 8006c9c: f000 02f8 and.w r2, r0, #248 ; 0xf8
  6756. SX1276_SPIWrite(module, 0x31, tmp);
  6757. 8006ca0: f042 0205 orr.w r2, r2, #5
  6758. 8006ca4: 2131 movs r1, #49 ; 0x31
  6759. 8006ca6: 4620 mov r0, r4
  6760. 8006ca8: f7ff ff55 bl 8006b56 <SX1276_SPIWrite>
  6761. SX1276_SPIWrite(module, 0x37, 0x0C);
  6762. 8006cac: 220c movs r2, #12
  6763. 8006cae: 2137 movs r1, #55 ; 0x37
  6764. SX1276_SPIWrite(module,
  6765. 8006cb0: 4620 mov r0, r4
  6766. 8006cb2: f7ff ff50 bl 8006b56 <SX1276_SPIWrite>
  6767. SX1276_SPIWrite(module, LR_RegSymbTimeoutLsb, 0xFF); //RegSymbTimeoutLsb Timeout = 0x3FF(Max)
  6768. 8006cb6: 4620 mov r0, r4
  6769. 8006cb8: 22ff movs r2, #255 ; 0xff
  6770. 8006cba: 211f movs r1, #31
  6771. 8006cbc: f7ff ff4b bl 8006b56 <SX1276_SPIWrite>
  6772. SX1276_SPIWrite(module, LR_RegPreambleMsb, 0x00); //RegPreambleMsb
  6773. 8006cc0: 4620 mov r0, r4
  6774. 8006cc2: 2200 movs r2, #0
  6775. 8006cc4: 2120 movs r1, #32
  6776. 8006cc6: f7ff ff46 bl 8006b56 <SX1276_SPIWrite>
  6777. SX1276_SPIWrite(module, LR_RegPreambleLsb, 12); //RegPreambleLsb 8+4=12byte Preamble
  6778. 8006cca: 4620 mov r0, r4
  6779. 8006ccc: 220c movs r2, #12
  6780. 8006cce: 2121 movs r1, #33 ; 0x21
  6781. 8006cd0: f7ff ff41 bl 8006b56 <SX1276_SPIWrite>
  6782. SX1276_SPIWrite(module, REG_LR_DIOMAPPING2, 0x01); //RegDioMapping2 DIO5=00, DIO4=01
  6783. 8006cd4: 4620 mov r0, r4
  6784. 8006cd6: 2201 movs r2, #1
  6785. 8006cd8: 2141 movs r1, #65 ; 0x41
  6786. 8006cda: f7ff ff3c bl 8006b56 <SX1276_SPIWrite>
  6787. module->readBytes = 0;
  6788. 8006cde: 2300 movs r3, #0
  6789. SX1276_standby(module); //Entry standby mode
  6790. 8006ce0: 4620 mov r0, r4
  6791. module->readBytes = 0;
  6792. 8006ce2: f884 310c strb.w r3, [r4, #268] ; 0x10c
  6793. }
  6794. 8006ce6: e8bd 43f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6795. SX1276_standby(module); //Entry standby mode
  6796. 8006cea: f7ff bf7a b.w 8006be2 <SX1276_standby>
  6797. SX1276_SPIWrite(module,
  6798. 8006cee: 3202 adds r2, #2
  6799. 8006cf0: f002 02fe and.w r2, r2, #254 ; 0xfe
  6800. 8006cf4: 211d movs r1, #29
  6801. 8006cf6: 4620 mov r0, r4
  6802. 8006cf8: f7ff ff2d bl 8006b56 <SX1276_SPIWrite>
  6803. ((SX1276_SpreadFactor[LoRa_Rate] << 4) + (SX1276_CRC << 2)
  6804. 8006cfc: 012a lsls r2, r5, #4
  6805. SX1276_SPIWrite(module,
  6806. 8006cfe: 3207 adds r2, #7
  6807. 8006d00: b2d2 uxtb r2, r2
  6808. 8006d02: 211e movs r1, #30
  6809. 8006d04: e7d4 b.n 8006cb0 <SX1276_config+0xa0>
  6810. 8006d06: bf00 nop
  6811. 8006d08: 08008fce .word 0x08008fce
  6812. 8006d0c: 0800901f .word 0x0800901f
  6813. 8006d10: 08009023 .word 0x08009023
  6814. 8006d14: 08008ff8 .word 0x08008ff8
  6815. 08006d18 <SX1276_defaultConfig>:
  6816. void SX1276_defaultConfig(SX1276_t * module) {
  6817. 8006d18: b530 push {r4, r5, lr}
  6818. SX1276_config(module, module->frequency, module->power, module->LoRa_Rate,
  6819. 8006d1a: 7a45 ldrb r5, [r0, #9]
  6820. void SX1276_defaultConfig(SX1276_t * module) {
  6821. 8006d1c: b085 sub sp, #20
  6822. SX1276_config(module, module->frequency, module->power, module->LoRa_Rate,
  6823. 8006d1e: 9502 str r5, [sp, #8]
  6824. 8006d20: 79c4 ldrb r4, [r0, #7]
  6825. 8006d22: 7a05 ldrb r5, [r0, #8]
  6826. 8006d24: 7983 ldrb r3, [r0, #6]
  6827. 8006d26: 7942 ldrb r2, [r0, #5]
  6828. 8006d28: 7901 ldrb r1, [r0, #4]
  6829. 8006d2a: 9501 str r5, [sp, #4]
  6830. 8006d2c: 9400 str r4, [sp, #0]
  6831. 8006d2e: f7ff ff6f bl 8006c10 <SX1276_config>
  6832. }
  6833. 8006d32: b005 add sp, #20
  6834. 8006d34: bd30 pop {r4, r5, pc}
  6835. 08006d36 <SX1276_clearLoRaIrq>:
  6836. }
  6837. void SX1276_clearLoRaIrq(SX1276_t * module) {
  6838. SX1276_SPIWrite(module, LR_RegIrqFlags, 0xFF);
  6839. 8006d36: 22ff movs r2, #255 ; 0xff
  6840. 8006d38: 2112 movs r1, #18
  6841. 8006d3a: f7ff bf0c b.w 8006b56 <SX1276_SPIWrite>
  6842. ...
  6843. 08006d40 <SX1276_LoRaEntryRx>:
  6844. }
  6845. int SX1276_LoRaEntryRx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  6846. 8006d40: b570 push {r4, r5, r6, lr}
  6847. 8006d42: 4604 mov r4, r0
  6848. 8006d44: 460e mov r6, r1
  6849. uint8_t addr;
  6850. module->packetLength = length;
  6851. 8006d46: 72a1 strb r1, [r4, #10]
  6852. int SX1276_LoRaEntryRx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  6853. 8006d48: 4615 mov r5, r2
  6854. SX1276_defaultConfig(module); //Setting base parameter
  6855. 8006d4a: f7ff ffe5 bl 8006d18 <SX1276_defaultConfig>
  6856. SX1276_SPIWrite(module, REG_LR_PADAC, 0x84); //Normal and RX
  6857. 8006d4e: 2284 movs r2, #132 ; 0x84
  6858. 8006d50: 214d movs r1, #77 ; 0x4d
  6859. 8006d52: 4620 mov r0, r4
  6860. 8006d54: f7ff feff bl 8006b56 <SX1276_SPIWrite>
  6861. SX1276_SPIWrite(module, LR_RegHopPeriod, 0xFF); //No FHSS
  6862. 8006d58: 22ff movs r2, #255 ; 0xff
  6863. 8006d5a: 2124 movs r1, #36 ; 0x24
  6864. 8006d5c: 4620 mov r0, r4
  6865. 8006d5e: f7ff fefa bl 8006b56 <SX1276_SPIWrite>
  6866. SX1276_SPIWrite(module, REG_LR_DIOMAPPING1, 0x01);//DIO=00,DIO1=00,DIO2=00, DIO3=01
  6867. 8006d62: 2201 movs r2, #1
  6868. 8006d64: 2140 movs r1, #64 ; 0x40
  6869. 8006d66: 4620 mov r0, r4
  6870. 8006d68: f7ff fef5 bl 8006b56 <SX1276_SPIWrite>
  6871. SX1276_SPIWrite(module, LR_RegIrqFlagsMask, 0x3F);//Open RxDone interrupt & Timeout
  6872. 8006d6c: 223f movs r2, #63 ; 0x3f
  6873. 8006d6e: 2111 movs r1, #17
  6874. 8006d70: 4620 mov r0, r4
  6875. 8006d72: f7ff fef0 bl 8006b56 <SX1276_SPIWrite>
  6876. SX1276_clearLoRaIrq(module);
  6877. 8006d76: 4620 mov r0, r4
  6878. 8006d78: f7ff ffdd bl 8006d36 <SX1276_clearLoRaIrq>
  6879. SX1276_SPIWrite(module, LR_RegPayloadLength, length);//Payload Length 21byte(this register must difine when the data long of one byte in SF is 6)
  6880. 8006d7c: 4632 mov r2, r6
  6881. 8006d7e: 2122 movs r1, #34 ; 0x22
  6882. 8006d80: 4620 mov r0, r4
  6883. 8006d82: f7ff fee8 bl 8006b56 <SX1276_SPIWrite>
  6884. addr = SX1276_SPIRead(module, LR_RegFifoRxBaseAddr); //Read RxBaseAddr
  6885. 8006d86: 210f movs r1, #15
  6886. 8006d88: 4620 mov r0, r4
  6887. 8006d8a: f7ff fed5 bl 8006b38 <SX1276_SPIIDRead>
  6888. SX1276_SPIWrite(module, LR_RegFifoAddrPtr, addr); //RxBaseAddr->FiFoAddrPtr
  6889. 8006d8e: 210d movs r1, #13
  6890. 8006d90: 4602 mov r2, r0
  6891. 8006d92: 4620 mov r0, r4
  6892. 8006d94: f7ff fedf bl 8006b56 <SX1276_SPIWrite>
  6893. SX1276_SPIWrite(module, LR_RegOpMode, 0x85); //Mode//Low Frequency Mode
  6894. 8006d98: 2285 movs r2, #133 ; 0x85
  6895. 8006d9a: 2101 movs r1, #1
  6896. 8006d9c: 4620 mov r0, r4
  6897. 8006d9e: f7ff feda bl 8006b56 <SX1276_SPIWrite>
  6898. //SX1276_SPIWrite(module, LR_RegOpMode,0x05); //Continuous Rx Mode //High Frequency Mode
  6899. module->readBytes = 0;
  6900. 8006da2: 2300 movs r3, #0
  6901. 8006da4: f884 310c strb.w r3, [r4, #268] ; 0x10c
  6902. while (1) {
  6903. if ((SX1276_SPIRead(module, LR_RegModemStat) & 0x04) == 0x04) { //Rx-on going RegModemStat
  6904. 8006da8: 2118 movs r1, #24
  6905. 8006daa: 4620 mov r0, r4
  6906. 8006dac: f7ff fec4 bl 8006b38 <SX1276_SPIIDRead>
  6907. 8006db0: 0743 lsls r3, r0, #29
  6908. 8006db2: d40d bmi.n 8006dd0 <SX1276_LoRaEntryRx+0x90>
  6909. module->status = RX;
  6910. return 1;
  6911. }
  6912. if (--timeout == 0) {
  6913. 8006db4: 3d01 subs r5, #1
  6914. 8006db6: d107 bne.n 8006dc8 <SX1276_LoRaEntryRx+0x88>
  6915. printf(
  6916. 8006db8: f44f 72a3 mov.w r2, #326 ; 0x146
  6917. 8006dbc: 4906 ldr r1, [pc, #24] ; (8006dd8 <SX1276_LoRaEntryRx+0x98>)
  6918. 8006dbe: 4807 ldr r0, [pc, #28] ; (8006ddc <SX1276_LoRaEntryRx+0x9c>)
  6919. 8006dc0: f000 ffe4 bl 8007d8c <iprintf>
  6920. "Function : %s Line : %d \n",__func__,__LINE__);
  6921. NVIC_SystemReset();
  6922. 8006dc4: f7ff fe58 bl 8006a78 <NVIC_SystemReset>
  6923. SX1276_hw_Reset(module->hw);
  6924. SX1276_defaultConfig(module);
  6925. return 0;
  6926. }
  6927. SX1276_hw_DelayMs(1);
  6928. 8006dc8: 2001 movs r0, #1
  6929. 8006dca: f7ff feaa bl 8006b22 <SX1276_hw_DelayMs>
  6930. if ((SX1276_SPIRead(module, LR_RegModemStat) & 0x04) == 0x04) { //Rx-on going RegModemStat
  6931. 8006dce: e7eb b.n 8006da8 <SX1276_LoRaEntryRx+0x68>
  6932. module->status = RX;
  6933. 8006dd0: 2303 movs r3, #3
  6934. }
  6935. }
  6936. 8006dd2: 2001 movs r0, #1
  6937. module->status = RX;
  6938. 8006dd4: 72e3 strb r3, [r4, #11]
  6939. }
  6940. 8006dd6: bd70 pop {r4, r5, r6, pc}
  6941. 8006dd8: 0800902a .word 0x0800902a
  6942. 8006ddc: 08009002 .word 0x08009002
  6943. 08006de0 <SX1276_LoRaRxPacket>:
  6944. uint8_t SX1276_LoRaRxPacket(SX1276_t * module) {
  6945. 8006de0: b570 push {r4, r5, r6, lr}
  6946. 8006de2: 4604 mov r4, r0
  6947. unsigned char addr;
  6948. unsigned char packet_size;
  6949. if (SX1276_hw_GetDIO0(module->hw)) {
  6950. 8006de4: 6800 ldr r0, [r0, #0]
  6951. 8006de6: f7ff fe9e bl 8006b26 <SX1276_hw_GetDIO0>
  6952. 8006dea: b1f0 cbz r0, 8006e2a <SX1276_LoRaRxPacket+0x4a>
  6953. memset(module->rxBuffer, 0x00, SX1276_MAX_PACKET);
  6954. 8006dec: f104 060c add.w r6, r4, #12
  6955. 8006df0: f44f 7280 mov.w r2, #256 ; 0x100
  6956. 8006df4: 2100 movs r1, #0
  6957. 8006df6: 4630 mov r0, r6
  6958. 8006df8: f000 ffbf bl 8007d7a <memset>
  6959. addr = SX1276_SPIRead(module, LR_RegFifoRxCurrentaddr); //last packet addr
  6960. 8006dfc: 2110 movs r1, #16
  6961. 8006dfe: 4620 mov r0, r4
  6962. 8006e00: f7ff fe9a bl 8006b38 <SX1276_SPIIDRead>
  6963. SX1276_SPIWrite(module, LR_RegFifoAddrPtr, addr); //RxBaseAddr -> FiFoAddrPtr
  6964. 8006e04: 210d movs r1, #13
  6965. 8006e06: 4602 mov r2, r0
  6966. 8006e08: 4620 mov r0, r4
  6967. 8006e0a: f7ff fea4 bl 8006b56 <SX1276_SPIWrite>
  6968. if (module->LoRa_Rate == SX1276_LORA_SF_6) { //When SpreadFactor is six,will used Implicit Header mode(Excluding internal packet length)
  6969. 8006e0e: 79a3 ldrb r3, [r4, #6]
  6970. 8006e10: b973 cbnz r3, 8006e30 <SX1276_LoRaRxPacket+0x50>
  6971. packet_size = module->packetLength;
  6972. 8006e12: 7aa5 ldrb r5, [r4, #10]
  6973. } else {
  6974. packet_size = SX1276_SPIRead(module, LR_RegRxNbBytes); //Number for received bytes
  6975. }
  6976. SX1276_SPIBurstRead(module, 0x00, module->rxBuffer, packet_size);
  6977. 8006e14: 4620 mov r0, r4
  6978. 8006e16: 462b mov r3, r5
  6979. 8006e18: 4632 mov r2, r6
  6980. 8006e1a: 2100 movs r1, #0
  6981. 8006e1c: f7ff feb1 bl 8006b82 <SX1276_SPIBurstRead>
  6982. module->readBytes = packet_size;
  6983. 8006e20: f884 510c strb.w r5, [r4, #268] ; 0x10c
  6984. SX1276_clearLoRaIrq(module);
  6985. 8006e24: 4620 mov r0, r4
  6986. 8006e26: f7ff ff86 bl 8006d36 <SX1276_clearLoRaIrq>
  6987. }
  6988. return module->readBytes;
  6989. }
  6990. 8006e2a: f894 010c ldrb.w r0, [r4, #268] ; 0x10c
  6991. 8006e2e: bd70 pop {r4, r5, r6, pc}
  6992. packet_size = SX1276_SPIRead(module, LR_RegRxNbBytes); //Number for received bytes
  6993. 8006e30: 2113 movs r1, #19
  6994. 8006e32: 4620 mov r0, r4
  6995. 8006e34: f7ff fe80 bl 8006b38 <SX1276_SPIIDRead>
  6996. 8006e38: 4605 mov r5, r0
  6997. 8006e3a: e7eb b.n 8006e14 <SX1276_LoRaRxPacket+0x34>
  6998. 08006e3c <SX1276_LoRaEntryTx>:
  6999. int SX1276_LoRaEntryTx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  7000. 8006e3c: b570 push {r4, r5, r6, lr}
  7001. 8006e3e: 4604 mov r4, r0
  7002. 8006e40: 460e mov r6, r1
  7003. uint8_t addr;
  7004. uint8_t temp;
  7005. module->packetLength = length;
  7006. 8006e42: 72a1 strb r1, [r4, #10]
  7007. int SX1276_LoRaEntryTx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  7008. 8006e44: 4615 mov r5, r2
  7009. SX1276_defaultConfig(module); //setting base parameter
  7010. 8006e46: f7ff ff67 bl 8006d18 <SX1276_defaultConfig>
  7011. SX1276_SPIWrite(module, REG_LR_PADAC, 0x87); //Tx for 20dBm
  7012. 8006e4a: 2287 movs r2, #135 ; 0x87
  7013. 8006e4c: 214d movs r1, #77 ; 0x4d
  7014. 8006e4e: 4620 mov r0, r4
  7015. 8006e50: f7ff fe81 bl 8006b56 <SX1276_SPIWrite>
  7016. SX1276_SPIWrite(module, LR_RegHopPeriod, 0x00); //RegHopPeriod NO FHSS
  7017. 8006e54: 2200 movs r2, #0
  7018. 8006e56: 2124 movs r1, #36 ; 0x24
  7019. 8006e58: 4620 mov r0, r4
  7020. 8006e5a: f7ff fe7c bl 8006b56 <SX1276_SPIWrite>
  7021. SX1276_SPIWrite(module, REG_LR_DIOMAPPING1, 0x41); //DIO0=01, DIO1=00,DIO2=00, DIO3=01
  7022. 8006e5e: 2241 movs r2, #65 ; 0x41
  7023. 8006e60: 2140 movs r1, #64 ; 0x40
  7024. 8006e62: 4620 mov r0, r4
  7025. 8006e64: f7ff fe77 bl 8006b56 <SX1276_SPIWrite>
  7026. SX1276_clearLoRaIrq(module);
  7027. 8006e68: 4620 mov r0, r4
  7028. 8006e6a: f7ff ff64 bl 8006d36 <SX1276_clearLoRaIrq>
  7029. SX1276_SPIWrite(module, LR_RegIrqFlagsMask, 0xF7); //Open TxDone interrupt
  7030. 8006e6e: 22f7 movs r2, #247 ; 0xf7
  7031. 8006e70: 2111 movs r1, #17
  7032. 8006e72: 4620 mov r0, r4
  7033. 8006e74: f7ff fe6f bl 8006b56 <SX1276_SPIWrite>
  7034. SX1276_SPIWrite(module, LR_RegPayloadLength, length); //RegPayloadLength 21byte
  7035. 8006e78: 4632 mov r2, r6
  7036. 8006e7a: 2122 movs r1, #34 ; 0x22
  7037. 8006e7c: 4620 mov r0, r4
  7038. 8006e7e: f7ff fe6a bl 8006b56 <SX1276_SPIWrite>
  7039. addr = SX1276_SPIRead(module, LR_RegFifoTxBaseAddr); //RegFiFoTxBaseAddr
  7040. 8006e82: 210e movs r1, #14
  7041. 8006e84: 4620 mov r0, r4
  7042. 8006e86: f7ff fe57 bl 8006b38 <SX1276_SPIIDRead>
  7043. SX1276_SPIWrite(module, LR_RegFifoAddrPtr, addr); //RegFifoAddrPtr
  7044. 8006e8a: 210d movs r1, #13
  7045. 8006e8c: 4602 mov r2, r0
  7046. 8006e8e: 4620 mov r0, r4
  7047. 8006e90: f7ff fe61 bl 8006b56 <SX1276_SPIWrite>
  7048. while (1) {
  7049. temp = SX1276_SPIRead(module, LR_RegPayloadLength);
  7050. 8006e94: 2122 movs r1, #34 ; 0x22
  7051. 8006e96: 4620 mov r0, r4
  7052. 8006e98: f7ff fe4e bl 8006b38 <SX1276_SPIIDRead>
  7053. if (temp == length) {
  7054. 8006e9c: 4286 cmp r6, r0
  7055. 8006e9e: d009 beq.n 8006eb4 <SX1276_LoRaEntryTx+0x78>
  7056. module->status = TX;
  7057. return 1;
  7058. }
  7059. if (--timeout == 0) {
  7060. 8006ea0: 3d01 subs r5, #1
  7061. 8006ea2: d1f7 bne.n 8006e94 <SX1276_LoRaEntryTx+0x58>
  7062. printf(
  7063. 8006ea4: f240 1283 movw r2, #387 ; 0x183
  7064. 8006ea8: 4904 ldr r1, [pc, #16] ; (8006ebc <SX1276_LoRaEntryTx+0x80>)
  7065. 8006eaa: 4805 ldr r0, [pc, #20] ; (8006ec0 <SX1276_LoRaEntryTx+0x84>)
  7066. 8006eac: f000 ff6e bl 8007d8c <iprintf>
  7067. "Function : %s Line : %d \n",__func__,__LINE__);
  7068. NVIC_SystemReset();
  7069. 8006eb0: f7ff fde2 bl 8006a78 <NVIC_SystemReset>
  7070. module->status = TX;
  7071. 8006eb4: 2302 movs r3, #2
  7072. SX1276_hw_Reset(module->hw);
  7073. SX1276_defaultConfig(module);
  7074. return 0;
  7075. }
  7076. }
  7077. }
  7078. 8006eb6: 2001 movs r0, #1
  7079. module->status = TX;
  7080. 8006eb8: 72e3 strb r3, [r4, #11]
  7081. }
  7082. 8006eba: bd70 pop {r4, r5, r6, pc}
  7083. 8006ebc: 0800903d .word 0x0800903d
  7084. 8006ec0: 08009002 .word 0x08009002
  7085. 08006ec4 <SX1276_LoRaTxPacket>:
  7086. int SX1276_LoRaTxPacket(SX1276_t * module, uint8_t* txBuffer, uint8_t length,
  7087. uint32_t timeout) {
  7088. 8006ec4: b538 push {r3, r4, r5, lr}
  7089. 8006ec6: 4604 mov r4, r0
  7090. 8006ec8: 461d mov r5, r3
  7091. SX1276_SPIBurstWrite(module, 0x00, txBuffer, length);
  7092. 8006eca: 4613 mov r3, r2
  7093. 8006ecc: 460a mov r2, r1
  7094. 8006ece: 2100 movs r1, #0
  7095. 8006ed0: f7ff fe76 bl 8006bc0 <SX1276_SPIBurstWrite>
  7096. // SX1276_SPIWrite(module, LR_RegOpMode, 0x8b); //Tx Mode
  7097. SX1276_SPIWrite(module, LR_RegOpMode, 0x83); //Tx Mode
  7098. 8006ed4: 2283 movs r2, #131 ; 0x83
  7099. 8006ed6: 2101 movs r1, #1
  7100. 8006ed8: 4620 mov r0, r4
  7101. 8006eda: f7ff fe3c bl 8006b56 <SX1276_SPIWrite>
  7102. while (1) {
  7103. if (SX1276_hw_GetDIO0(module->hw)) { //if(Get_NIRQ()) //Packet send over
  7104. 8006ede: 6820 ldr r0, [r4, #0]
  7105. 8006ee0: f7ff fe21 bl 8006b26 <SX1276_hw_GetDIO0>
  7106. 8006ee4: b968 cbnz r0, 8006f02 <SX1276_LoRaTxPacket+0x3e>
  7107. SX1276_clearLoRaIrq(module); //Clear irq
  7108. SX1276_standby(module); //Entry Standby mode
  7109. return 1;
  7110. }
  7111. if (--timeout == 0) {
  7112. 8006ee6: 3d01 subs r5, #1
  7113. 8006ee8: d107 bne.n 8006efa <SX1276_LoRaTxPacket+0x36>
  7114. printf(
  7115. 8006eea: f44f 72ce mov.w r2, #412 ; 0x19c
  7116. 8006eee: 490b ldr r1, [pc, #44] ; (8006f1c <SX1276_LoRaTxPacket+0x58>)
  7117. 8006ef0: 480b ldr r0, [pc, #44] ; (8006f20 <SX1276_LoRaTxPacket+0x5c>)
  7118. 8006ef2: f000 ff4b bl 8007d8c <iprintf>
  7119. "Function : %s Line : %d \n",__func__,__LINE__);
  7120. NVIC_SystemReset();
  7121. 8006ef6: f7ff fdbf bl 8006a78 <NVIC_SystemReset>
  7122. SX1276_hw_Reset(module->hw);
  7123. SX1276_defaultConfig(module);
  7124. return 0;
  7125. }
  7126. SX1276_hw_DelayMs(1);
  7127. 8006efa: 2001 movs r0, #1
  7128. 8006efc: f7ff fe11 bl 8006b22 <SX1276_hw_DelayMs>
  7129. if (SX1276_hw_GetDIO0(module->hw)) { //if(Get_NIRQ()) //Packet send over
  7130. 8006f00: e7ed b.n 8006ede <SX1276_LoRaTxPacket+0x1a>
  7131. SX1276_SPIRead(module, LR_RegIrqFlags);
  7132. 8006f02: 2112 movs r1, #18
  7133. 8006f04: 4620 mov r0, r4
  7134. 8006f06: f7ff fe17 bl 8006b38 <SX1276_SPIIDRead>
  7135. SX1276_clearLoRaIrq(module); //Clear irq
  7136. 8006f0a: 4620 mov r0, r4
  7137. 8006f0c: f7ff ff13 bl 8006d36 <SX1276_clearLoRaIrq>
  7138. SX1276_standby(module); //Entry Standby mode
  7139. 8006f10: 4620 mov r0, r4
  7140. 8006f12: f7ff fe66 bl 8006be2 <SX1276_standby>
  7141. }
  7142. }
  7143. 8006f16: 2001 movs r0, #1
  7144. 8006f18: bd38 pop {r3, r4, r5, pc}
  7145. 8006f1a: bf00 nop
  7146. 8006f1c: 08009050 .word 0x08009050
  7147. 8006f20: 08009002 .word 0x08009002
  7148. 08006f24 <SX1276_begin>:
  7149. void SX1276_begin(SX1276_t * module, uint8_t frequency, uint8_t power,
  7150. uint8_t LoRa_Rate, uint8_t LoRa_BW, uint8_t packetLength,uint8_t LoRa_Lna,uint8_t LoRa_PaBoost) {
  7151. 8006f24: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7152. 8006f28: 4604 mov r4, r0
  7153. 8006f2a: 468b mov fp, r1
  7154. 8006f2c: 4692 mov sl, r2
  7155. 8006f2e: 4699 mov r9, r3
  7156. 8006f30: f89d 8028 ldrb.w r8, [sp, #40] ; 0x28
  7157. 8006f34: f89d 702c ldrb.w r7, [sp, #44] ; 0x2c
  7158. 8006f38: f89d 6030 ldrb.w r6, [sp, #48] ; 0x30
  7159. 8006f3c: f89d 5034 ldrb.w r5, [sp, #52] ; 0x34
  7160. SX1276_hw_init(module->hw);
  7161. 8006f40: 6800 ldr r0, [r0, #0]
  7162. 8006f42: f7ff fdb2 bl 8006aaa <SX1276_hw_init>
  7163. module->frequency = frequency;
  7164. 8006f46: f884 b004 strb.w fp, [r4, #4]
  7165. module->power = power;
  7166. 8006f4a: f884 a005 strb.w sl, [r4, #5]
  7167. module->LoRa_Rate = LoRa_Rate;
  7168. 8006f4e: f884 9006 strb.w r9, [r4, #6]
  7169. module->LoRa_BW = LoRa_BW;
  7170. 8006f52: f884 8007 strb.w r8, [r4, #7]
  7171. module->packetLength = packetLength;
  7172. 8006f56: 72a7 strb r7, [r4, #10]
  7173. module->LoRa_Lna = LoRa_Lna;
  7174. 8006f58: 7226 strb r6, [r4, #8]
  7175. module->LoRa_Pa_boost = LoRa_PaBoost;
  7176. 8006f5a: 7265 strb r5, [r4, #9]
  7177. SX1276_defaultConfig(module);
  7178. 8006f5c: 4620 mov r0, r4
  7179. }
  7180. 8006f5e: e8bd 4ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7181. SX1276_defaultConfig(module);
  7182. 8006f62: f7ff bed9 b.w 8006d18 <SX1276_defaultConfig>
  7183. 08006f66 <SX1276_read>:
  7184. uint8_t SX1276_available(SX1276_t * module) {
  7185. return SX1276_LoRaRxPacket(module);
  7186. }
  7187. uint8_t SX1276_read(SX1276_t * module, uint8_t* rxBuf, uint8_t length) {
  7188. 8006f66: b570 push {r4, r5, r6, lr}
  7189. 8006f68: 460e mov r6, r1
  7190. if (length != module->readBytes)
  7191. 8006f6a: f890 410c ldrb.w r4, [r0, #268] ; 0x10c
  7192. uint8_t SX1276_read(SX1276_t * module, uint8_t* rxBuf, uint8_t length) {
  7193. 8006f6e: 4605 mov r5, r0
  7194. length = module->readBytes;
  7195. memcpy(rxBuf, module->rxBuffer, length);
  7196. 8006f70: f100 010c add.w r1, r0, #12
  7197. 8006f74: 4622 mov r2, r4
  7198. 8006f76: 4630 mov r0, r6
  7199. 8006f78: f000 fef4 bl 8007d64 <memcpy>
  7200. rxBuf[length] = '\0';
  7201. 8006f7c: 2300 movs r3, #0
  7202. 8006f7e: 5533 strb r3, [r6, r4]
  7203. module->readBytes = 0;
  7204. 8006f80: f885 310c strb.w r3, [r5, #268] ; 0x10c
  7205. return length;
  7206. }
  7207. 8006f84: 4620 mov r0, r4
  7208. 8006f86: bd70 pop {r4, r5, r6, pc}
  7209. 08006f88 <SX1276_RSSI_LoRa>:
  7210. uint8_t SX1276_RSSI_LoRa(SX1276_t * module) {
  7211. 8006f88: b508 push {r3, lr}
  7212. uint32_t temp = 10;
  7213. temp = SX1276_SPIRead(module, LR_RegRssiValue); //Read RegRssiValue, Rssi value
  7214. 8006f8a: 211b movs r1, #27
  7215. 8006f8c: f7ff fdd4 bl 8006b38 <SX1276_SPIIDRead>
  7216. temp = temp + 127 - 137; //127:Max RSSI, 137:RSSI offset
  7217. 8006f90: 380a subs r0, #10
  7218. return (uint8_t) temp;
  7219. }
  7220. 8006f92: b2c0 uxtb r0, r0
  7221. 8006f94: bd08 pop {r3, pc}
  7222. ...
  7223. 08006f98 <HAL_UART_RxCpltCallback>:
  7224. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  7225. {
  7226. if(huart->Instance == USART1)//RGB Comunication
  7227. 8006f98: 6802 ldr r2, [r0, #0]
  7228. 8006f9a: 4b10 ldr r3, [pc, #64] ; (8006fdc <HAL_UART_RxCpltCallback+0x44>)
  7229. {
  7230. 8006f9c: b510 push {r4, lr}
  7231. if(huart->Instance == USART1)//RGB Comunication
  7232. 8006f9e: 429a cmp r2, r3
  7233. 8006fa0: d10b bne.n 8006fba <HAL_UART_RxCpltCallback+0x22>
  7234. {
  7235. buf1[count_in1] = rx1_data[0];//(uint8_t)USART2->DR;
  7236. 8006fa2: 4a0f ldr r2, [pc, #60] ; (8006fe0 <HAL_UART_RxCpltCallback+0x48>)
  7237. 8006fa4: 490f ldr r1, [pc, #60] ; (8006fe4 <HAL_UART_RxCpltCallback+0x4c>)
  7238. 8006fa6: 7813 ldrb r3, [r2, #0]
  7239. 8006fa8: 780c ldrb r4, [r1, #0]
  7240. 8006faa: 490f ldr r1, [pc, #60] ; (8006fe8 <HAL_UART_RxCpltCallback+0x50>)
  7241. 8006fac: 54cc strb r4, [r1, r3]
  7242. if(++count_in1>=buf_size){ count_in1 = 0; }
  7243. 8006fae: 3301 adds r3, #1
  7244. 8006fb0: b2db uxtb r3, r3
  7245. 8006fb2: 2b63 cmp r3, #99 ; 0x63
  7246. 8006fb4: bf88 it hi
  7247. 8006fb6: 2300 movhi r3, #0
  7248. 8006fb8: 7013 strb r3, [r2, #0]
  7249. }
  7250. if(huart->Instance == USART2) // Lora?? ?? Â???¹Â???¢Ë??Å ?? ?Â�¬?Џ
  7251. 8006fba: 6802 ldr r2, [r0, #0]
  7252. 8006fbc: 4b0b ldr r3, [pc, #44] ; (8006fec <HAL_UART_RxCpltCallback+0x54>)
  7253. 8006fbe: 429a cmp r2, r3
  7254. 8006fc0: d10b bne.n 8006fda <HAL_UART_RxCpltCallback+0x42>
  7255. {
  7256. buf2[count_in2] = rx2_data[0];//(uint8_t)USART2->DR;
  7257. 8006fc2: 4a0b ldr r2, [pc, #44] ; (8006ff0 <HAL_UART_RxCpltCallback+0x58>)
  7258. 8006fc4: 490b ldr r1, [pc, #44] ; (8006ff4 <HAL_UART_RxCpltCallback+0x5c>)
  7259. 8006fc6: 7813 ldrb r3, [r2, #0]
  7260. 8006fc8: 7808 ldrb r0, [r1, #0]
  7261. 8006fca: 490b ldr r1, [pc, #44] ; (8006ff8 <HAL_UART_RxCpltCallback+0x60>)
  7262. 8006fcc: 54c8 strb r0, [r1, r3]
  7263. if(++count_in2>=buf_size){ count_in2 = 0; }
  7264. 8006fce: 3301 adds r3, #1
  7265. 8006fd0: b2db uxtb r3, r3
  7266. 8006fd2: 2b63 cmp r3, #99 ; 0x63
  7267. 8006fd4: bf88 it hi
  7268. 8006fd6: 2300 movhi r3, #0
  7269. 8006fd8: 7013 strb r3, [r2, #0]
  7270. 8006fda: bd10 pop {r4, pc}
  7271. 8006fdc: 40013800 .word 0x40013800
  7272. 8006fe0: 200004d6 .word 0x200004d6
  7273. 8006fe4: 20000834 .word 0x20000834
  7274. 8006fe8: 2000040c .word 0x2000040c
  7275. 8006fec: 40004400 .word 0x40004400
  7276. 8006ff0: 200004d7 .word 0x200004d7
  7277. 8006ff4: 20000660 .word 0x20000660
  7278. 8006ff8: 20000470 .word 0x20000470
  7279. 08006ffc <HAL_TIM_PeriodElapsedCallback>:
  7280. }
  7281. }
  7282. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  7283. {
  7284. if(htim->Instance == TIM6){
  7285. 8006ffc: 6802 ldr r2, [r0, #0]
  7286. 8006ffe: 4b0a ldr r3, [pc, #40] ; (8007028 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  7287. 8007000: 429a cmp r2, r3
  7288. 8007002: d10f bne.n 8007024 <HAL_TIM_PeriodElapsedCallback+0x28>
  7289. Uart1TimerCnt++;
  7290. 8007004: 4a09 ldr r2, [pc, #36] ; (800702c <HAL_TIM_PeriodElapsedCallback+0x30>)
  7291. 8007006: 6813 ldr r3, [r2, #0]
  7292. 8007008: 3301 adds r3, #1
  7293. 800700a: 6013 str r3, [r2, #0]
  7294. Uart2TimerCnt++;
  7295. 800700c: 4a08 ldr r2, [pc, #32] ; (8007030 <HAL_TIM_PeriodElapsedCallback+0x34>)
  7296. 800700e: 6813 ldr r3, [r2, #0]
  7297. 8007010: 3301 adds r3, #1
  7298. 8007012: 6013 str r3, [r2, #0]
  7299. LedTimerCnt++;
  7300. 8007014: 4a07 ldr r2, [pc, #28] ; (8007034 <HAL_TIM_PeriodElapsedCallback+0x38>)
  7301. 8007016: 6813 ldr r3, [r2, #0]
  7302. 8007018: 3301 adds r3, #1
  7303. 800701a: 6013 str r3, [r2, #0]
  7304. // LoraTxTimerCnt++;
  7305. LoraAckTimerCnt++;
  7306. 800701c: 4a06 ldr r2, [pc, #24] ; (8007038 <HAL_TIM_PeriodElapsedCallback+0x3c>)
  7307. 800701e: 6813 ldr r3, [r2, #0]
  7308. 8007020: 3301 adds r3, #1
  7309. 8007022: 6013 str r3, [r2, #0]
  7310. 8007024: 4770 bx lr
  7311. 8007026: bf00 nop
  7312. 8007028: 40001000 .word 0x40001000
  7313. 800702c: 20000404 .word 0x20000404
  7314. 8007030: 20000408 .word 0x20000408
  7315. 8007034: 200003f8 .word 0x200003f8
  7316. 8007038: 200003fc .word 0x200003fc
  7317. 0800703c <LoraDataSendSet>:
  7318. }
  7319. }
  7320. void LoraDataSendSet(uint8_t val){
  7321. LoraDataSend = val;
  7322. 800703c: 4b01 ldr r3, [pc, #4] ; (8007044 <LoraDataSendSet+0x8>)
  7323. 800703e: 7018 strb r0, [r3, #0]
  7324. 8007040: 4770 bx lr
  7325. 8007042: bf00 nop
  7326. 8007044: 200006e4 .word 0x200006e4
  7327. 08007048 <RGB_SensorIDAutoSet>:
  7328. }
  7329. uint8_t UartDataRecvGet(void){
  7330. return UartDataisReved;
  7331. }
  7332. void RGB_SensorIDAutoSet(uint8_t set){
  7333. RGB_SensorIDAutoset = set;
  7334. 8007048: 4b01 ldr r3, [pc, #4] ; (8007050 <RGB_SensorIDAutoSet+0x8>)
  7335. 800704a: 7018 strb r0, [r3, #0]
  7336. 800704c: 4770 bx lr
  7337. 800704e: bf00 nop
  7338. 8007050: 20000401 .word 0x20000401
  7339. 08007054 <Uart2_Data_Send>:
  7340. uint8_t RGB_SensorIDAutoGet(void){
  7341. return RGB_SensorIDAutoset;
  7342. }
  7343. void Uart2_Data_Send(uint8_t* data,uint8_t size){
  7344. HAL_UART_Transmit(&huart2, data,size, 10);
  7345. 8007054: 460a mov r2, r1
  7346. 8007056: 230a movs r3, #10
  7347. 8007058: 4601 mov r1, r0
  7348. 800705a: 4801 ldr r0, [pc, #4] ; (8007060 <Uart2_Data_Send+0xc>)
  7349. 800705c: f7fe bd6e b.w 8005b3c <HAL_UART_Transmit>
  7350. 8007060: 200008d8 .word 0x200008d8
  7351. 08007064 <Uart1_Data_Send>:
  7352. }
  7353. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  7354. HAL_UART_Transmit(&huart1, data,size, 10);
  7355. 8007064: 460a mov r2, r1
  7356. 8007066: 230a movs r3, #10
  7357. 8007068: 4601 mov r1, r0
  7358. 800706a: 4801 ldr r0, [pc, #4] ; (8007070 <Uart1_Data_Send+0xc>)
  7359. 800706c: f7fe bd66 b.w 8005b3c <HAL_UART_Transmit>
  7360. 8007070: 2000072c .word 0x2000072c
  7361. 08007074 <_write>:
  7362. }
  7363. int _write (int file, uint8_t *ptr, uint16_t len)
  7364. {
  7365. 8007074: b510 push {r4, lr}
  7366. 8007076: 4614 mov r4, r2
  7367. HAL_UART_Transmit (&huart1, ptr, len, 10);
  7368. 8007078: 230a movs r3, #10
  7369. 800707a: 4802 ldr r0, [pc, #8] ; (8007084 <_write+0x10>)
  7370. 800707c: f7fe fd5e bl 8005b3c <HAL_UART_Transmit>
  7371. return len;
  7372. }
  7373. 8007080: 4620 mov r0, r4
  7374. 8007082: bd10 pop {r4, pc}
  7375. 8007084: 2000072c .word 0x2000072c
  7376. 08007088 <Uart_dataCheck>:
  7377. *cnt = 0;
  7378. memset(buf,0x00,buf_size);
  7379. }
  7380. #else
  7381. void Uart_dataCheck(uint8_t* Que_Buf,uint8_t* cnt){
  7382. 8007088: b5f8 push {r3, r4, r5, r6, r7, lr}
  7383. 800708a: 460d mov r5, r1
  7384. printf("%02x ",*Que_Buf[i]);
  7385. }
  7386. printf("\r\n");
  7387. #endif
  7388. crccheck = STH30_CheckCrc(&Que_Buf[bluecell_type],Que_Buf[bluecell_length],Que_Buf[Que_Buf[bluecell_length] + 1]);
  7389. 800708c: 7881 ldrb r1, [r0, #2]
  7390. void Uart_dataCheck(uint8_t* Que_Buf,uint8_t* cnt){
  7391. 800708e: 4604 mov r4, r0
  7392. crccheck = STH30_CheckCrc(&Que_Buf[bluecell_type],Que_Buf[bluecell_length],Que_Buf[Que_Buf[bluecell_length] + 1]);
  7393. 8007090: 1843 adds r3, r0, r1
  7394. 8007092: 785a ldrb r2, [r3, #1]
  7395. 8007094: 3001 adds r0, #1
  7396. 8007096: f000 fcbb bl 8007a10 <STH30_CheckCrc>
  7397. if(crccheck == CHECKSUM_ERROR){
  7398. 800709a: b9c8 cbnz r0, 80070d0 <Uart_dataCheck+0x48>
  7399. for(uint8_t i = 0; i < (*cnt); i++){
  7400. printf("%02x ",Que_Buf[i]);
  7401. 800709c: 4f11 ldr r7, [pc, #68] ; (80070e4 <Uart_dataCheck+0x5c>)
  7402. for(uint8_t i = 0; i < (*cnt); i++){
  7403. 800709e: 782b ldrb r3, [r5, #0]
  7404. 80070a0: 1c46 adds r6, r0, #1
  7405. 80070a2: b2c0 uxtb r0, r0
  7406. 80070a4: 4283 cmp r3, r0
  7407. 80070a6: d80d bhi.n 80070c4 <Uart_dataCheck+0x3c>
  7408. }
  7409. printf("Original CRC : %02x RecvCRC : %02x \r\n",crccheck,Que_Buf[Que_Buf[bluecell_length] + 1]);
  7410. 80070a8: 78a3 ldrb r3, [r4, #2]
  7411. 80070aa: 2100 movs r1, #0
  7412. 80070ac: 4423 add r3, r4
  7413. 80070ae: 785a ldrb r2, [r3, #1]
  7414. 80070b0: 480d ldr r0, [pc, #52] ; (80070e8 <Uart_dataCheck+0x60>)
  7415. 80070b2: f000 fe6b bl 8007d8c <iprintf>
  7416. /*NOP*/
  7417. }
  7418. //*cnt = 0;
  7419. memset(Que_Buf,0x00,buf_size);
  7420. 80070b6: 4620 mov r0, r4
  7421. }
  7422. 80070b8: e8bd 40f8 ldmia.w sp!, {r3, r4, r5, r6, r7, lr}
  7423. memset(Que_Buf,0x00,buf_size);
  7424. 80070bc: 2264 movs r2, #100 ; 0x64
  7425. 80070be: 2100 movs r1, #0
  7426. 80070c0: f000 be5b b.w 8007d7a <memset>
  7427. printf("%02x ",Que_Buf[i]);
  7428. 80070c4: 5c21 ldrb r1, [r4, r0]
  7429. 80070c6: 4638 mov r0, r7
  7430. 80070c8: f000 fe60 bl 8007d8c <iprintf>
  7431. 80070cc: 4630 mov r0, r6
  7432. 80070ce: e7e6 b.n 800709e <Uart_dataCheck+0x16>
  7433. else if(crccheck == NO_ERROR){
  7434. 80070d0: 2801 cmp r0, #1
  7435. 80070d2: d103 bne.n 80070dc <Uart_dataCheck+0x54>
  7436. RGB_Controller_Func(&Que_Buf[bluecell_stx]);
  7437. 80070d4: 4620 mov r0, r4
  7438. 80070d6: f7ff fb5d bl 8006794 <RGB_Controller_Func>
  7439. 80070da: e7ec b.n 80070b6 <Uart_dataCheck+0x2e>
  7440. printf("What Happen?\r\n");
  7441. 80070dc: 4803 ldr r0, [pc, #12] ; (80070ec <Uart_dataCheck+0x64>)
  7442. 80070de: f000 fec9 bl 8007e74 <puts>
  7443. 80070e2: e7e8 b.n 80070b6 <Uart_dataCheck+0x2e>
  7444. 80070e4: 08009070 .word 0x08009070
  7445. 80070e8: 08009076 .word 0x08009076
  7446. 80070ec: 0800909c .word 0x0800909c
  7447. 080070f0 <RGB_Sensor_PowerOnOff>:
  7448. #endif // PYJ.2019.04.19_END --
  7449. void RGB_Sensor_PowerOnOff(uint8_t id){
  7450. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  7451. 80070f0: 23be movs r3, #190 ; 0xbe
  7452. void RGB_Sensor_PowerOnOff(uint8_t id){
  7453. 80070f2: b513 push {r0, r1, r4, lr}
  7454. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  7455. 80070f4: 2102 movs r1, #2
  7456. 80070f6: f88d 3000 strb.w r3, [sp]
  7457. 80070fa: 2319 movs r3, #25
  7458. void RGB_Sensor_PowerOnOff(uint8_t id){
  7459. 80070fc: 4604 mov r4, r0
  7460. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  7461. 80070fe: f10d 0001 add.w r0, sp, #1
  7462. 8007102: f88d 3001 strb.w r3, [sp, #1]
  7463. 8007106: f88d 1002 strb.w r1, [sp, #2]
  7464. 800710a: f000 fc66 bl 80079da <STH30_CreateCrc>
  7465. 800710e: 23eb movs r3, #235 ; 0xeb
  7466. 8007110: f88d 0003 strb.w r0, [sp, #3]
  7467. 8007114: f88d 3004 strb.w r3, [sp, #4]
  7468. // printf("%d Power ON \r\n",id);
  7469. switch(id){
  7470. 8007118: 2c08 cmp r4, #8
  7471. 800711a: d844 bhi.n 80071a6 <RGB_Sensor_PowerOnOff+0xb6>
  7472. 800711c: e8df f004 tbb [pc, r4]
  7473. 8007120: 4d4505ca .word 0x4d4505ca
  7474. 8007124: a6886f5b .word 0xa6886f5b
  7475. 8007128: ca .byte 0xca
  7476. 8007129: 00 .byte 0x00
  7477. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7478. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  7479. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  7480. break;
  7481. case 1:
  7482. Uart1_Data_Send(&SensorSerchStart_cmd[bluecell_stx], SensorSerchStart_cmd[bluecell_length] + 3);
  7483. 800712a: f89d 1002 ldrb.w r1, [sp, #2]
  7484. 800712e: 4668 mov r0, sp
  7485. 8007130: 3103 adds r1, #3
  7486. 8007132: b2c9 uxtb r1, r1
  7487. 8007134: f7ff ff96 bl 8007064 <Uart1_Data_Send>
  7488. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_RESET);
  7489. 8007138: 2200 movs r2, #0
  7490. 800713a: f44f 5100 mov.w r1, #8192 ; 0x2000
  7491. 800713e: 4872 ldr r0, [pc, #456] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7492. 8007140: f7fd fbec bl 800491c <HAL_GPIO_WritePin>
  7493. HAL_Delay(100);
  7494. 8007144: 2064 movs r0, #100 ; 0x64
  7495. 8007146: f7fd f8b5 bl 80042b4 <HAL_Delay>
  7496. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7497. 800714a: 2201 movs r2, #1
  7498. 800714c: f44f 5100 mov.w r1, #8192 ; 0x2000
  7499. 8007150: 486d ldr r0, [pc, #436] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7500. 8007152: f7fd fbe3 bl 800491c <HAL_GPIO_WritePin>
  7501. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_RESET);
  7502. 8007156: 2200 movs r2, #0
  7503. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_RESET);
  7504. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_RESET);
  7505. break;
  7506. case 2:
  7507. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7508. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7509. 8007158: f44f 4180 mov.w r1, #16384 ; 0x4000
  7510. 800715c: 486a ldr r0, [pc, #424] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7511. 800715e: f7fd fbdd bl 800491c <HAL_GPIO_WritePin>
  7512. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_RESET);
  7513. 8007162: 2200 movs r2, #0
  7514. 8007164: f44f 4100 mov.w r1, #32768 ; 0x8000
  7515. 8007168: 4867 ldr r0, [pc, #412] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7516. 800716a: f7fd fbd7 bl 800491c <HAL_GPIO_WritePin>
  7517. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_RESET);
  7518. 800716e: 2200 movs r2, #0
  7519. 8007170: 2140 movs r1, #64 ; 0x40
  7520. 8007172: 4866 ldr r0, [pc, #408] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7521. 8007174: f7fd fbd2 bl 800491c <HAL_GPIO_WritePin>
  7522. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_RESET);
  7523. 8007178: 2200 movs r2, #0
  7524. case 5:
  7525. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7526. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7527. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7528. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7529. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7530. 800717a: 2180 movs r1, #128 ; 0x80
  7531. 800717c: 4863 ldr r0, [pc, #396] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7532. 800717e: f7fd fbcd bl 800491c <HAL_GPIO_WritePin>
  7533. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_RESET);
  7534. 8007182: 2200 movs r2, #0
  7535. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7536. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7537. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7538. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7539. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7540. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7541. 8007184: f44f 7180 mov.w r1, #256 ; 0x100
  7542. 8007188: 4860 ldr r0, [pc, #384] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7543. 800718a: f7fd fbc7 bl 800491c <HAL_GPIO_WritePin>
  7544. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_RESET);
  7545. 800718e: 2200 movs r2, #0
  7546. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7547. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7548. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7549. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7550. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7551. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  7552. 8007190: f44f 7100 mov.w r1, #512 ; 0x200
  7553. 8007194: 485d ldr r0, [pc, #372] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7554. 8007196: f7fd fbc1 bl 800491c <HAL_GPIO_WritePin>
  7555. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_RESET);
  7556. 800719a: 2200 movs r2, #0
  7557. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7558. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7559. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7560. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7561. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  7562. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  7563. 800719c: f44f 7180 mov.w r1, #256 ; 0x100
  7564. 80071a0: 485b ldr r0, [pc, #364] ; (8007310 <RGB_Sensor_PowerOnOff+0x220>)
  7565. 80071a2: f7fd fbbb bl 800491c <HAL_GPIO_WritePin>
  7566. break;
  7567. }
  7568. }
  7569. 80071a6: b002 add sp, #8
  7570. 80071a8: bd10 pop {r4, pc}
  7571. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7572. 80071aa: 2201 movs r2, #1
  7573. 80071ac: f44f 5100 mov.w r1, #8192 ; 0x2000
  7574. 80071b0: 4855 ldr r0, [pc, #340] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7575. 80071b2: f7fd fbb3 bl 800491c <HAL_GPIO_WritePin>
  7576. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7577. 80071b6: 2201 movs r2, #1
  7578. 80071b8: e7ce b.n 8007158 <RGB_Sensor_PowerOnOff+0x68>
  7579. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7580. 80071ba: 2201 movs r2, #1
  7581. 80071bc: f44f 5100 mov.w r1, #8192 ; 0x2000
  7582. 80071c0: 4851 ldr r0, [pc, #324] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7583. 80071c2: f7fd fbab bl 800491c <HAL_GPIO_WritePin>
  7584. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7585. 80071c6: 2201 movs r2, #1
  7586. 80071c8: f44f 4180 mov.w r1, #16384 ; 0x4000
  7587. 80071cc: 484e ldr r0, [pc, #312] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7588. 80071ce: f7fd fba5 bl 800491c <HAL_GPIO_WritePin>
  7589. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7590. 80071d2: 2201 movs r2, #1
  7591. 80071d4: e7c6 b.n 8007164 <RGB_Sensor_PowerOnOff+0x74>
  7592. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7593. 80071d6: 2201 movs r2, #1
  7594. 80071d8: f44f 5100 mov.w r1, #8192 ; 0x2000
  7595. 80071dc: 484a ldr r0, [pc, #296] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7596. 80071de: f7fd fb9d bl 800491c <HAL_GPIO_WritePin>
  7597. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7598. 80071e2: 2201 movs r2, #1
  7599. 80071e4: f44f 4180 mov.w r1, #16384 ; 0x4000
  7600. 80071e8: 4847 ldr r0, [pc, #284] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7601. 80071ea: f7fd fb97 bl 800491c <HAL_GPIO_WritePin>
  7602. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7603. 80071ee: 2201 movs r2, #1
  7604. 80071f0: f44f 4100 mov.w r1, #32768 ; 0x8000
  7605. 80071f4: 4844 ldr r0, [pc, #272] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7606. 80071f6: f7fd fb91 bl 800491c <HAL_GPIO_WritePin>
  7607. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7608. 80071fa: 2201 movs r2, #1
  7609. 80071fc: e7b8 b.n 8007170 <RGB_Sensor_PowerOnOff+0x80>
  7610. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7611. 80071fe: 2201 movs r2, #1
  7612. 8007200: f44f 5100 mov.w r1, #8192 ; 0x2000
  7613. 8007204: 4840 ldr r0, [pc, #256] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7614. 8007206: f7fd fb89 bl 800491c <HAL_GPIO_WritePin>
  7615. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7616. 800720a: 2201 movs r2, #1
  7617. 800720c: f44f 4180 mov.w r1, #16384 ; 0x4000
  7618. 8007210: 483d ldr r0, [pc, #244] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7619. 8007212: f7fd fb83 bl 800491c <HAL_GPIO_WritePin>
  7620. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7621. 8007216: 2201 movs r2, #1
  7622. 8007218: f44f 4100 mov.w r1, #32768 ; 0x8000
  7623. 800721c: 483a ldr r0, [pc, #232] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7624. 800721e: f7fd fb7d bl 800491c <HAL_GPIO_WritePin>
  7625. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7626. 8007222: 2201 movs r2, #1
  7627. 8007224: 2140 movs r1, #64 ; 0x40
  7628. 8007226: 4839 ldr r0, [pc, #228] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7629. 8007228: f7fd fb78 bl 800491c <HAL_GPIO_WritePin>
  7630. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7631. 800722c: 2201 movs r2, #1
  7632. 800722e: e7a4 b.n 800717a <RGB_Sensor_PowerOnOff+0x8a>
  7633. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7634. 8007230: 2201 movs r2, #1
  7635. 8007232: f44f 5100 mov.w r1, #8192 ; 0x2000
  7636. 8007236: 4834 ldr r0, [pc, #208] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7637. 8007238: f7fd fb70 bl 800491c <HAL_GPIO_WritePin>
  7638. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7639. 800723c: 2201 movs r2, #1
  7640. 800723e: f44f 4180 mov.w r1, #16384 ; 0x4000
  7641. 8007242: 4831 ldr r0, [pc, #196] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7642. 8007244: f7fd fb6a bl 800491c <HAL_GPIO_WritePin>
  7643. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7644. 8007248: 2201 movs r2, #1
  7645. 800724a: f44f 4100 mov.w r1, #32768 ; 0x8000
  7646. 800724e: 482e ldr r0, [pc, #184] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7647. 8007250: f7fd fb64 bl 800491c <HAL_GPIO_WritePin>
  7648. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7649. 8007254: 2201 movs r2, #1
  7650. 8007256: 2140 movs r1, #64 ; 0x40
  7651. 8007258: 482c ldr r0, [pc, #176] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7652. 800725a: f7fd fb5f bl 800491c <HAL_GPIO_WritePin>
  7653. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7654. 800725e: 2201 movs r2, #1
  7655. 8007260: 2180 movs r1, #128 ; 0x80
  7656. 8007262: 482a ldr r0, [pc, #168] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7657. 8007264: f7fd fb5a bl 800491c <HAL_GPIO_WritePin>
  7658. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7659. 8007268: 2201 movs r2, #1
  7660. 800726a: e78b b.n 8007184 <RGB_Sensor_PowerOnOff+0x94>
  7661. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7662. 800726c: 2201 movs r2, #1
  7663. 800726e: f44f 5100 mov.w r1, #8192 ; 0x2000
  7664. 8007272: 4825 ldr r0, [pc, #148] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7665. 8007274: f7fd fb52 bl 800491c <HAL_GPIO_WritePin>
  7666. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7667. 8007278: 2201 movs r2, #1
  7668. 800727a: f44f 4180 mov.w r1, #16384 ; 0x4000
  7669. 800727e: 4822 ldr r0, [pc, #136] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7670. 8007280: f7fd fb4c bl 800491c <HAL_GPIO_WritePin>
  7671. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7672. 8007284: 2201 movs r2, #1
  7673. 8007286: f44f 4100 mov.w r1, #32768 ; 0x8000
  7674. 800728a: 481f ldr r0, [pc, #124] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7675. 800728c: f7fd fb46 bl 800491c <HAL_GPIO_WritePin>
  7676. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7677. 8007290: 2201 movs r2, #1
  7678. 8007292: 2140 movs r1, #64 ; 0x40
  7679. 8007294: 481d ldr r0, [pc, #116] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7680. 8007296: f7fd fb41 bl 800491c <HAL_GPIO_WritePin>
  7681. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7682. 800729a: 2201 movs r2, #1
  7683. 800729c: 2180 movs r1, #128 ; 0x80
  7684. 800729e: 481b ldr r0, [pc, #108] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7685. 80072a0: f7fd fb3c bl 800491c <HAL_GPIO_WritePin>
  7686. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7687. 80072a4: 2201 movs r2, #1
  7688. 80072a6: f44f 7180 mov.w r1, #256 ; 0x100
  7689. 80072aa: 4818 ldr r0, [pc, #96] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7690. 80072ac: f7fd fb36 bl 800491c <HAL_GPIO_WritePin>
  7691. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  7692. 80072b0: 2201 movs r2, #1
  7693. 80072b2: e76d b.n 8007190 <RGB_Sensor_PowerOnOff+0xa0>
  7694. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  7695. 80072b4: 2201 movs r2, #1
  7696. 80072b6: f44f 5100 mov.w r1, #8192 ; 0x2000
  7697. 80072ba: 4813 ldr r0, [pc, #76] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7698. 80072bc: f7fd fb2e bl 800491c <HAL_GPIO_WritePin>
  7699. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  7700. 80072c0: 2201 movs r2, #1
  7701. 80072c2: f44f 4180 mov.w r1, #16384 ; 0x4000
  7702. 80072c6: 4810 ldr r0, [pc, #64] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7703. 80072c8: f7fd fb28 bl 800491c <HAL_GPIO_WritePin>
  7704. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  7705. 80072cc: 2201 movs r2, #1
  7706. 80072ce: f44f 4100 mov.w r1, #32768 ; 0x8000
  7707. 80072d2: 480d ldr r0, [pc, #52] ; (8007308 <RGB_Sensor_PowerOnOff+0x218>)
  7708. 80072d4: f7fd fb22 bl 800491c <HAL_GPIO_WritePin>
  7709. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  7710. 80072d8: 2201 movs r2, #1
  7711. 80072da: 2140 movs r1, #64 ; 0x40
  7712. 80072dc: 480b ldr r0, [pc, #44] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7713. 80072de: f7fd fb1d bl 800491c <HAL_GPIO_WritePin>
  7714. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  7715. 80072e2: 2201 movs r2, #1
  7716. 80072e4: 2180 movs r1, #128 ; 0x80
  7717. 80072e6: 4809 ldr r0, [pc, #36] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7718. 80072e8: f7fd fb18 bl 800491c <HAL_GPIO_WritePin>
  7719. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  7720. 80072ec: 2201 movs r2, #1
  7721. 80072ee: f44f 7180 mov.w r1, #256 ; 0x100
  7722. 80072f2: 4806 ldr r0, [pc, #24] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7723. 80072f4: f7fd fb12 bl 800491c <HAL_GPIO_WritePin>
  7724. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  7725. 80072f8: 2201 movs r2, #1
  7726. 80072fa: f44f 7100 mov.w r1, #512 ; 0x200
  7727. 80072fe: 4803 ldr r0, [pc, #12] ; (800730c <RGB_Sensor_PowerOnOff+0x21c>)
  7728. 8007300: f7fd fb0c bl 800491c <HAL_GPIO_WritePin>
  7729. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  7730. 8007304: 2201 movs r2, #1
  7731. 8007306: e749 b.n 800719c <RGB_Sensor_PowerOnOff+0xac>
  7732. 8007308: 40010c00 .word 0x40010c00
  7733. 800730c: 40011000 .word 0x40011000
  7734. 8007310: 40010800 .word 0x40010800
  7735. 08007314 <Lora_Initialize>:
  7736. void Lora_Initialize(void){
  7737. SX1276_hw.dio0.port = SX1276_DIO0_GPIO_Port;
  7738. SX1276_hw.dio0.pin = SX1276_DIO0_Pin;
  7739. 8007314: 2110 movs r1, #16
  7740. SX1276_hw.dio0.port = SX1276_DIO0_GPIO_Port;
  7741. 8007316: 4b16 ldr r3, [pc, #88] ; (8007370 <Lora_Initialize+0x5c>)
  7742. 8007318: 4a16 ldr r2, [pc, #88] ; (8007374 <Lora_Initialize+0x60>)
  7743. void Lora_Initialize(void){
  7744. 800731a: b530 push {r4, r5, lr}
  7745. SX1276_hw.dio0.port = SX1276_DIO0_GPIO_Port;
  7746. 800731c: 60da str r2, [r3, #12]
  7747. SX1276_hw.nss.port = GPIOA;
  7748. 800731e: 615a str r2, [r3, #20]
  7749. SX1276_hw.nss.pin = GPIO_PIN_15;
  7750. 8007320: f44f 4200 mov.w r2, #32768 ; 0x8000
  7751. SX1276_hw.dio0.pin = SX1276_DIO0_Pin;
  7752. 8007324: 6099 str r1, [r3, #8]
  7753. SX1276_hw.reset.port = SX1276_RESET_GPIO_Port;
  7754. SX1276_hw.reset.pin = SX1276_RESET_Pin;
  7755. 8007326: 2101 movs r1, #1
  7756. SX1276.hw = &SX1276_hw;
  7757. // printf("Configuring LoRa module\r\n");
  7758. // SX1276_begin(&SX1276, SX1276_917MHZ, SX1276_POWER_17DBM, SX1276_LORA_SF_8,
  7759. // SX1276_LORA_BW_20_8KHZ, 10);
  7760. SX1276_begin(&SX1276, Default_SX1276.frequency, Default_SX1276.power,
  7761. 8007328: 4813 ldr r0, [pc, #76] ; (8007378 <Lora_Initialize+0x64>)
  7762. SX1276_hw.nss.pin = GPIO_PIN_15;
  7763. 800732a: 611a str r2, [r3, #16]
  7764. SX1276_begin(&SX1276, Default_SX1276.frequency, Default_SX1276.power,
  7765. 800732c: 7945 ldrb r5, [r0, #5]
  7766. SX1276.hw = &SX1276_hw;
  7767. 800732e: 4c13 ldr r4, [pc, #76] ; (800737c <Lora_Initialize+0x68>)
  7768. SX1276_hw.reset.pin = SX1276_RESET_Pin;
  7769. 8007330: 4a13 ldr r2, [pc, #76] ; (8007380 <Lora_Initialize+0x6c>)
  7770. void Lora_Initialize(void){
  7771. 8007332: b085 sub sp, #20
  7772. SX1276_hw.reset.pin = SX1276_RESET_Pin;
  7773. 8007334: e883 0006 stmia.w r3, {r1, r2}
  7774. SX1276.hw = &SX1276_hw;
  7775. 8007338: 6023 str r3, [r4, #0]
  7776. SX1276_begin(&SX1276, Default_SX1276.frequency, Default_SX1276.power,
  7777. 800733a: 7842 ldrb r2, [r0, #1]
  7778. 800733c: 7883 ldrb r3, [r0, #2]
  7779. 800733e: 7801 ldrb r1, [r0, #0]
  7780. 8007340: 9503 str r5, [sp, #12]
  7781. 8007342: 7905 ldrb r5, [r0, #4]
  7782. 8007344: 9502 str r5, [sp, #8]
  7783. 8007346: 250a movs r5, #10
  7784. 8007348: 9501 str r5, [sp, #4]
  7785. 800734a: 78c0 ldrb r0, [r0, #3]
  7786. 800734c: 9000 str r0, [sp, #0]
  7787. 800734e: 4620 mov r0, r4
  7788. 8007350: f7ff fde8 bl 8006f24 <SX1276_begin>
  7789. Default_SX1276.LoRa_Rate,Default_SX1276.LoRa_BW, 10,Default_SX1276.LoRa_Lna,Default_SX1276.LoRa_Pa_boost);
  7790. // printf("Done configuring LoRaModule\r\n");
  7791. master = 0;
  7792. 8007354: 2200 movs r2, #0
  7793. 8007356: 4b0b ldr r3, [pc, #44] ; (8007384 <Lora_Initialize+0x70>)
  7794. if (master == 1) {
  7795. ret = SX1276_LoRaEntryTx(&SX1276, LORA_MAX_DATA_CNT, 2000);
  7796. } else {
  7797. ret = SX1276_LoRaEntryRx(&SX1276, LORA_MAX_DATA_CNT, 2000);
  7798. 8007358: 2108 movs r1, #8
  7799. master = 0;
  7800. 800735a: 601a str r2, [r3, #0]
  7801. ret = SX1276_LoRaEntryRx(&SX1276, LORA_MAX_DATA_CNT, 2000);
  7802. 800735c: 4620 mov r0, r4
  7803. 800735e: f44f 62fa mov.w r2, #2000 ; 0x7d0
  7804. 8007362: f7ff fced bl 8006d40 <SX1276_LoRaEntryRx>
  7805. 8007366: 4b08 ldr r3, [pc, #32] ; (8007388 <Lora_Initialize+0x74>)
  7806. 8007368: 6018 str r0, [r3, #0]
  7807. }
  7808. }
  7809. 800736a: b005 add sp, #20
  7810. 800736c: bd30 pop {r4, r5, pc}
  7811. 800736e: bf00 nop
  7812. 8007370: 200006c8 .word 0x200006c8
  7813. 8007374: 40010800 .word 0x40010800
  7814. 8007378: 20000008 .word 0x20000008
  7815. 800737c: 2000091c .word 0x2000091c
  7816. 8007380: 40010c00 .word 0x40010c00
  7817. 8007384: 20000a2c .word 0x20000a2c
  7818. 8007388: 20000918 .word 0x20000918
  7819. 0800738c <Lora_Operate>:
  7820. void Lora_Operate(void){
  7821. 800738c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  7822. return RGB_SensorIDAutoset;
  7823. 8007390: 4b25 ldr r3, [pc, #148] ; (8007428 <Lora_Operate+0x9c>)
  7824. uint8_t temp_rssi = 0;
  7825. if(RGB_SensorIDAutoGet() == 0){/*ID allocate if sentence Condition */
  7826. 8007392: 781f ldrb r7, [r3, #0]
  7827. 8007394: 2f00 cmp r7, #0
  7828. 8007396: d144 bne.n 8007422 <Lora_Operate+0x96>
  7829. return LoraDataSend;
  7830. 8007398: 4e24 ldr r6, [pc, #144] ; (800742c <Lora_Operate+0xa0>)
  7831. 800739a: 4c25 ldr r4, [pc, #148] ; (8007430 <Lora_Operate+0xa4>)
  7832. if(LoraDataSendGet() == LoraTx_mode && Lora_Buf[0] == 0xbe){
  7833. 800739c: 7833 ldrb r3, [r6, #0]
  7834. 800739e: 2b01 cmp r3, #1
  7835. 80073a0: d128 bne.n 80073f4 <Lora_Operate+0x68>
  7836. 80073a2: 4b24 ldr r3, [pc, #144] ; (8007434 <Lora_Operate+0xa8>)
  7837. 80073a4: 781a ldrb r2, [r3, #0]
  7838. 80073a6: 2abe cmp r2, #190 ; 0xbe
  7839. 80073a8: d124 bne.n 80073f4 <Lora_Operate+0x68>
  7840. // LoraDataSendSet(LoraRx_mode);
  7841. memcpy(&buffer[0],&Lora_Buf[0],LORA_MAX_DATA_CNT);
  7842. 80073aa: 681a ldr r2, [r3, #0]
  7843. 80073ac: 4d22 ldr r5, [pc, #136] ; (8007438 <Lora_Operate+0xac>)
  7844. message_length = Lora_Buf[bluecell_length] + 3;////RGB Data 60byte + stx + etx + crc
  7845. 80073ae: 7899 ldrb r1, [r3, #2]
  7846. memcpy(&buffer[0],&Lora_Buf[0],LORA_MAX_DATA_CNT);
  7847. 80073b0: 602a str r2, [r5, #0]
  7848. message_length = Lora_Buf[bluecell_length] + 3;////RGB Data 60byte + stx + etx + crc
  7849. 80073b2: f8df 8090 ldr.w r8, [pc, #144] ; 8007444 <Lora_Operate+0xb8>
  7850. memcpy(&buffer[0],&Lora_Buf[0],LORA_MAX_DATA_CNT);
  7851. 80073b6: 685a ldr r2, [r3, #4]
  7852. message_length = Lora_Buf[bluecell_length] + 3;////RGB Data 60byte + stx + etx + crc
  7853. 80073b8: 3103 adds r1, #3
  7854. memcpy(&buffer[0],&Lora_Buf[0],LORA_MAX_DATA_CNT);
  7855. 80073ba: 606a str r2, [r5, #4]
  7856. message_length = Lora_Buf[bluecell_length] + 3;////RGB Data 60byte + stx + etx + crc
  7857. 80073bc: f8c8 1000 str.w r1, [r8]
  7858. ret = SX1276_LoRaEntryTx(&SX1276, message_length, 2000);
  7859. 80073c0: f44f 62fa mov.w r2, #2000 ; 0x7d0
  7860. 80073c4: b2c9 uxtb r1, r1
  7861. 80073c6: 481d ldr r0, [pc, #116] ; (800743c <Lora_Operate+0xb0>)
  7862. 80073c8: f7ff fd38 bl 8006e3c <SX1276_LoRaEntryTx>
  7863. ret = SX1276_LoRaTxPacket(&SX1276, &buffer[0], message_length, 2000);
  7864. 80073cc: f44f 63fa mov.w r3, #2000 ; 0x7d0
  7865. ret = SX1276_LoRaEntryTx(&SX1276, message_length, 2000);
  7866. 80073d0: 6020 str r0, [r4, #0]
  7867. ret = SX1276_LoRaTxPacket(&SX1276, &buffer[0], message_length, 2000);
  7868. 80073d2: f898 2000 ldrb.w r2, [r8]
  7869. 80073d6: 4629 mov r1, r5
  7870. 80073d8: 4818 ldr r0, [pc, #96] ; (800743c <Lora_Operate+0xb0>)
  7871. 80073da: f7ff fd73 bl 8006ec4 <SX1276_LoRaTxPacket>
  7872. // printf("Tx buffer : ");
  7873. // for(uint8_t i = 0; i < sizeof(LoraDataRequest_t); i++)
  7874. // printf("%02x ",buffer[i]);
  7875. // printf("\n");
  7876. LoraDataSendSet(LoraRx_mode);
  7877. ret = SX1276_LoRaEntryRx(&SX1276, LORA_MAX_DATA_CNT, 2000);
  7878. 80073de: f44f 62fa mov.w r2, #2000 ; 0x7d0
  7879. ret = SX1276_LoRaTxPacket(&SX1276, &buffer[0], message_length, 2000);
  7880. 80073e2: 6020 str r0, [r4, #0]
  7881. ret = SX1276_LoRaEntryRx(&SX1276, LORA_MAX_DATA_CNT, 2000);
  7882. 80073e4: 2108 movs r1, #8
  7883. 80073e6: 4815 ldr r0, [pc, #84] ; (800743c <Lora_Operate+0xb0>)
  7884. LoraDataSend = val;
  7885. 80073e8: 7037 strb r7, [r6, #0]
  7886. ret = SX1276_LoRaEntryRx(&SX1276, LORA_MAX_DATA_CNT, 2000);
  7887. 80073ea: f7ff fca9 bl 8006d40 <SX1276_LoRaEntryRx>
  7888. 80073ee: 6020 str r0, [r4, #0]
  7889. 80073f0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  7890. }else{
  7891. ret = SX1276_LoRaRxPacket(&SX1276);
  7892. 80073f4: 4811 ldr r0, [pc, #68] ; (800743c <Lora_Operate+0xb0>)
  7893. 80073f6: f7ff fcf3 bl 8006de0 <SX1276_LoRaRxPacket>
  7894. 80073fa: 4602 mov r2, r0
  7895. 80073fc: 6020 str r0, [r4, #0]
  7896. if (ret > 0) {
  7897. 80073fe: b180 cbz r0, 8007422 <Lora_Operate+0x96>
  7898. SX1276_read(&SX1276, &buffer[0], ret);
  7899. 8007400: 490d ldr r1, [pc, #52] ; (8007438 <Lora_Operate+0xac>)
  7900. 8007402: 480e ldr r0, [pc, #56] ; (800743c <Lora_Operate+0xb0>)
  7901. 8007404: f7ff fdaf bl 8006f66 <SX1276_read>
  7902. temp_rssi = SX1276_RSSI_LoRa(&SX1276);
  7903. 8007408: 480c ldr r0, [pc, #48] ; (800743c <Lora_Operate+0xb0>)
  7904. 800740a: f7ff fdbd bl 8006f88 <SX1276_RSSI_LoRa>
  7905. printf("Rssi : %d \n",temp_rssi);
  7906. 800740e: 4601 mov r1, r0
  7907. 8007410: 480b ldr r0, [pc, #44] ; (8007440 <Lora_Operate+0xb4>)
  7908. 8007412: f000 fcbb bl 8007d8c <iprintf>
  7909. }
  7910. }
  7911. }
  7912. 8007416: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  7913. Uart_dataCheck(&buffer[bluecell_stx],&ret);
  7914. 800741a: 4905 ldr r1, [pc, #20] ; (8007430 <Lora_Operate+0xa4>)
  7915. 800741c: 4806 ldr r0, [pc, #24] ; (8007438 <Lora_Operate+0xac>)
  7916. 800741e: f7ff be33 b.w 8007088 <Uart_dataCheck>
  7917. 8007422: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  7918. 8007426: bf00 nop
  7919. 8007428: 20000401 .word 0x20000401
  7920. 800742c: 200006e4 .word 0x200006e4
  7921. 8007430: 20000918 .word 0x20000918
  7922. 8007434: 2000009d .word 0x2000009d
  7923. 8007438: 2000076c .word 0x2000076c
  7924. 800743c: 2000091c .word 0x2000091c
  7925. 8007440: 08009064 .word 0x08009064
  7926. 8007444: 200005f8 .word 0x200005f8
  7927. 08007448 <Usart_Data_RecvCheck>:
  7928. void Usart_Data_RecvCheck(void){
  7929. 8007448: b570 push {r4, r5, r6, lr}
  7930. static uint8_t cnt1 = 0,cnt2=0,uartdatarecv = 0;
  7931. static uint8_t data1[100]= {0,};
  7932. static uint8_t data2[100]= {0,};
  7933. if(count_in1 != count_out1){ // <-------
  7934. 800744a: 4a30 ldr r2, [pc, #192] ; (800750c <Usart_Data_RecvCheck+0xc4>)
  7935. 800744c: 4b30 ldr r3, [pc, #192] ; (8007510 <Usart_Data_RecvCheck+0xc8>)
  7936. 800744e: 7811 ldrb r1, [r2, #0]
  7937. 8007450: 781b ldrb r3, [r3, #0]
  7938. 8007452: 4c30 ldr r4, [pc, #192] ; (8007514 <Usart_Data_RecvCheck+0xcc>)
  7939. 8007454: 428b cmp r3, r1
  7940. 8007456: d013 beq.n 8007480 <Usart_Data_RecvCheck+0x38>
  7941. data1[cnt1++] = buf1[count_out1++];
  7942. 8007458: 4b2f ldr r3, [pc, #188] ; (8007518 <Usart_Data_RecvCheck+0xd0>)
  7943. 800745a: 7818 ldrb r0, [r3, #0]
  7944. 800745c: 1c45 adds r5, r0, #1
  7945. 800745e: 701d strb r5, [r3, #0]
  7946. 8007460: 1c4b adds r3, r1, #1
  7947. 8007462: b2db uxtb r3, r3
  7948. 8007464: 7013 strb r3, [r2, #0]
  7949. if(count_out1 >= 100){ count_out1 = 0; }
  7950. 8007466: 2b63 cmp r3, #99 ; 0x63
  7951. 8007468: f04f 0300 mov.w r3, #0
  7952. 800746c: bf88 it hi
  7953. 800746e: 7013 strbhi r3, [r2, #0]
  7954. Uart1TimerCnt = 0;
  7955. 8007470: 4a2a ldr r2, [pc, #168] ; (800751c <Usart_Data_RecvCheck+0xd4>)
  7956. data1[cnt1++] = buf1[count_out1++];
  7957. 8007472: 4d2b ldr r5, [pc, #172] ; (8007520 <Usart_Data_RecvCheck+0xd8>)
  7958. Uart1TimerCnt = 0;
  7959. 8007474: 6013 str r3, [r2, #0]
  7960. UartDataisReved = val;
  7961. 8007476: 2301 movs r3, #1
  7962. data1[cnt1++] = buf1[count_out1++];
  7963. 8007478: 5c6d ldrb r5, [r5, r1]
  7964. 800747a: 492a ldr r1, [pc, #168] ; (8007524 <Usart_Data_RecvCheck+0xdc>)
  7965. UartDataisReved = val;
  7966. 800747c: 7023 strb r3, [r4, #0]
  7967. data1[cnt1++] = buf1[count_out1++];
  7968. 800747e: 540d strb r5, [r1, r0]
  7969. UartDataRecvSet(1);
  7970. }
  7971. if(count_in2 != count_out2){ // <-------
  7972. 8007480: 4a29 ldr r2, [pc, #164] ; (8007528 <Usart_Data_RecvCheck+0xe0>)
  7973. 8007482: 4b2a ldr r3, [pc, #168] ; (800752c <Usart_Data_RecvCheck+0xe4>)
  7974. 8007484: 7811 ldrb r1, [r2, #0]
  7975. 8007486: 781b ldrb r3, [r3, #0]
  7976. 8007488: 428b cmp r3, r1
  7977. 800748a: d013 beq.n 80074b4 <Usart_Data_RecvCheck+0x6c>
  7978. data2[cnt2++] = buf2[count_out2++];
  7979. 800748c: 4b28 ldr r3, [pc, #160] ; (8007530 <Usart_Data_RecvCheck+0xe8>)
  7980. 800748e: 7818 ldrb r0, [r3, #0]
  7981. 8007490: 1c45 adds r5, r0, #1
  7982. 8007492: 701d strb r5, [r3, #0]
  7983. 8007494: 1c4b adds r3, r1, #1
  7984. 8007496: b2db uxtb r3, r3
  7985. 8007498: 7013 strb r3, [r2, #0]
  7986. if(count_out2 >= 100){ count_out2 = 0; }
  7987. 800749a: 2b63 cmp r3, #99 ; 0x63
  7988. 800749c: f04f 0300 mov.w r3, #0
  7989. 80074a0: bf88 it hi
  7990. 80074a2: 7013 strbhi r3, [r2, #0]
  7991. Uart2TimerCnt = 0;
  7992. 80074a4: 4a23 ldr r2, [pc, #140] ; (8007534 <Usart_Data_RecvCheck+0xec>)
  7993. data2[cnt2++] = buf2[count_out2++];
  7994. 80074a6: 4d24 ldr r5, [pc, #144] ; (8007538 <Usart_Data_RecvCheck+0xf0>)
  7995. Uart2TimerCnt = 0;
  7996. 80074a8: 6013 str r3, [r2, #0]
  7997. UartDataisReved = val;
  7998. 80074aa: 2302 movs r3, #2
  7999. data2[cnt2++] = buf2[count_out2++];
  8000. 80074ac: 5c6d ldrb r5, [r5, r1]
  8001. 80074ae: 4923 ldr r1, [pc, #140] ; (800753c <Usart_Data_RecvCheck+0xf4>)
  8002. UartDataisReved = val;
  8003. 80074b0: 7023 strb r3, [r4, #0]
  8004. data2[cnt2++] = buf2[count_out2++];
  8005. 80074b2: 540d strb r5, [r1, r0]
  8006. return UartDataisReved;
  8007. 80074b4: 7822 ldrb r2, [r4, #0]
  8008. UartDataRecvSet(2);
  8009. }
  8010. uartdatarecv = UartDataRecvGet();
  8011. 80074b6: 4d22 ldr r5, [pc, #136] ; (8007540 <Usart_Data_RecvCheck+0xf8>)
  8012. if(uartdatarecv == 1 && Uart1TimerCnt > 100){
  8013. 80074b8: 2a01 cmp r2, #1
  8014. uartdatarecv = UartDataRecvGet();
  8015. 80074ba: 702a strb r2, [r5, #0]
  8016. if(uartdatarecv == 1 && Uart1TimerCnt > 100){
  8017. 80074bc: d110 bne.n 80074e0 <Usart_Data_RecvCheck+0x98>
  8018. 80074be: 4b17 ldr r3, [pc, #92] ; (800751c <Usart_Data_RecvCheck+0xd4>)
  8019. 80074c0: 681b ldr r3, [r3, #0]
  8020. 80074c2: 2b64 cmp r3, #100 ; 0x64
  8021. 80074c4: d90c bls.n 80074e0 <Usart_Data_RecvCheck+0x98>
  8022. cnt1 = 0;
  8023. 80074c6: 2600 movs r6, #0
  8024. 80074c8: 4b13 ldr r3, [pc, #76] ; (8007518 <Usart_Data_RecvCheck+0xd0>)
  8025. Uart_dataCheck(&data1[0],&count_in1);
  8026. 80074ca: 4911 ldr r1, [pc, #68] ; (8007510 <Usart_Data_RecvCheck+0xc8>)
  8027. 80074cc: 4815 ldr r0, [pc, #84] ; (8007524 <Usart_Data_RecvCheck+0xdc>)
  8028. cnt1 = 0;
  8029. 80074ce: 701e strb r6, [r3, #0]
  8030. Uart_dataCheck(&data1[0],&count_in1);
  8031. 80074d0: f7ff fdda bl 8007088 <Uart_dataCheck>
  8032. memset(&data1[0],0,100);
  8033. 80074d4: 2264 movs r2, #100 ; 0x64
  8034. 80074d6: 4631 mov r1, r6
  8035. 80074d8: 4812 ldr r0, [pc, #72] ; (8007524 <Usart_Data_RecvCheck+0xdc>)
  8036. 80074da: f000 fc4e bl 8007d7a <memset>
  8037. UartDataisReved = val;
  8038. 80074de: 7026 strb r6, [r4, #0]
  8039. UartDataRecvSet(0);
  8040. }
  8041. if(uartdatarecv == 2 && Uart2TimerCnt > 100){
  8042. 80074e0: 782b ldrb r3, [r5, #0]
  8043. 80074e2: 2b02 cmp r3, #2
  8044. 80074e4: d110 bne.n 8007508 <Usart_Data_RecvCheck+0xc0>
  8045. 80074e6: 4b13 ldr r3, [pc, #76] ; (8007534 <Usart_Data_RecvCheck+0xec>)
  8046. 80074e8: 681b ldr r3, [r3, #0]
  8047. 80074ea: 2b64 cmp r3, #100 ; 0x64
  8048. 80074ec: d90c bls.n 8007508 <Usart_Data_RecvCheck+0xc0>
  8049. cnt2 = 0;
  8050. 80074ee: 2500 movs r5, #0
  8051. 80074f0: 4b0f ldr r3, [pc, #60] ; (8007530 <Usart_Data_RecvCheck+0xe8>)
  8052. Uart_dataCheck(&data2[0],&count_in2);
  8053. 80074f2: 490e ldr r1, [pc, #56] ; (800752c <Usart_Data_RecvCheck+0xe4>)
  8054. 80074f4: 4811 ldr r0, [pc, #68] ; (800753c <Usart_Data_RecvCheck+0xf4>)
  8055. cnt2 = 0;
  8056. 80074f6: 701d strb r5, [r3, #0]
  8057. Uart_dataCheck(&data2[0],&count_in2);
  8058. 80074f8: f7ff fdc6 bl 8007088 <Uart_dataCheck>
  8059. memset(&data2[0],0,100);
  8060. 80074fc: 2264 movs r2, #100 ; 0x64
  8061. 80074fe: 4629 mov r1, r5
  8062. 8007500: 480e ldr r0, [pc, #56] ; (800753c <Usart_Data_RecvCheck+0xf4>)
  8063. 8007502: f000 fc3a bl 8007d7a <memset>
  8064. UartDataisReved = val;
  8065. 8007506: 7025 strb r5, [r4, #0]
  8066. 8007508: bd70 pop {r4, r5, r6, pc}
  8067. 800750a: bf00 nop
  8068. 800750c: 200004d8 .word 0x200004d8
  8069. 8007510: 200004d6 .word 0x200004d6
  8070. 8007514: 200005fc .word 0x200005fc
  8071. 8007518: 200004d4 .word 0x200004d4
  8072. 800751c: 20000404 .word 0x20000404
  8073. 8007520: 2000040c .word 0x2000040c
  8074. 8007524: 200004da .word 0x200004da
  8075. 8007528: 200004d9 .word 0x200004d9
  8076. 800752c: 200004d7 .word 0x200004d7
  8077. 8007530: 200004d5 .word 0x200004d5
  8078. 8007534: 20000408 .word 0x20000408
  8079. 8007538: 20000470 .word 0x20000470
  8080. 800753c: 2000053e .word 0x2000053e
  8081. 8007540: 200005a2 .word 0x200005a2
  8082. 08007544 <RGB_Sensor_DataRequest>:
  8083. UartDataRecvSet(0);
  8084. }
  8085. }
  8086. void RGB_Sensor_DataRequest(void){
  8087. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[bluecell_type],IDAutoSetRequest_data[bluecell_length]),0xeb};
  8088. 8007544: 2303 movs r3, #3
  8089. void RGB_Sensor_DataRequest(void){
  8090. 8007546: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  8091. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[bluecell_type],IDAutoSetRequest_data[bluecell_length]),0xeb};
  8092. 800754a: 2504 movs r5, #4
  8093. 800754c: 27be movs r7, #190 ; 0xbe
  8094. 800754e: f8df 8118 ldr.w r8, [pc, #280] ; 8007668 <RGB_Sensor_DataRequest+0x124>
  8095. void RGB_Sensor_DataRequest(void){
  8096. 8007552: b086 sub sp, #24
  8097. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[bluecell_type],IDAutoSetRequest_data[bluecell_length]),0xeb};
  8098. 8007554: f88d 3009 strb.w r3, [sp, #9]
  8099. 8007558: 4c3c ldr r4, [pc, #240] ; (800764c <RGB_Sensor_DataRequest+0x108>)
  8100. 800755a: f898 3000 ldrb.w r3, [r8]
  8101. 800755e: 4629 mov r1, r5
  8102. 8007560: f88d 300b strb.w r3, [sp, #11]
  8103. 8007564: 7823 ldrb r3, [r4, #0]
  8104. 8007566: f10d 0009 add.w r0, sp, #9
  8105. 800756a: f88d 300c strb.w r3, [sp, #12]
  8106. 800756e: f88d 7008 strb.w r7, [sp, #8]
  8107. 8007572: f88d 500a strb.w r5, [sp, #10]
  8108. 8007576: f000 fa30 bl 80079da <STH30_CreateCrc>
  8109. 800757a: 26eb movs r6, #235 ; 0xeb
  8110. uint8_t SensorSerchEnd_cmd[5] = {0xbe,RGB_Controller_Init_End,2,STH30_CreateCrc(&SensorSerchEnd_cmd[bluecell_type],SensorSerchEnd_cmd[bluecell_length]),0xeb};
  8111. 800757c: 231a movs r3, #26
  8112. 800757e: 2102 movs r1, #2
  8113. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[bluecell_type],IDAutoSetRequest_data[bluecell_length]),0xeb};
  8114. 8007580: f88d 000d strb.w r0, [sp, #13]
  8115. uint8_t SensorSerchEnd_cmd[5] = {0xbe,RGB_Controller_Init_End,2,STH30_CreateCrc(&SensorSerchEnd_cmd[bluecell_type],SensorSerchEnd_cmd[bluecell_length]),0xeb};
  8116. 8007584: f10d 0001 add.w r0, sp, #1
  8117. 8007588: f88d 3001 strb.w r3, [sp, #1]
  8118. 800758c: f88d 1002 strb.w r1, [sp, #2]
  8119. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[bluecell_type],IDAutoSetRequest_data[bluecell_length]),0xeb};
  8120. 8007590: f88d 600e strb.w r6, [sp, #14]
  8121. uint8_t SensorSerchEnd_cmd[5] = {0xbe,RGB_Controller_Init_End,2,STH30_CreateCrc(&SensorSerchEnd_cmd[bluecell_type],SensorSerchEnd_cmd[bluecell_length]),0xeb};
  8122. 8007594: f88d 7000 strb.w r7, [sp]
  8123. 8007598: f000 fa1f bl 80079da <STH30_CreateCrc>
  8124. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[bluecell_type],StatusRequest_data[bluecell_length]),0xeb};
  8125. 800759c: 2301 movs r3, #1
  8126. 800759e: f88d 3011 strb.w r3, [sp, #17]
  8127. 80075a2: f898 3000 ldrb.w r3, [r8]
  8128. uint8_t SensorSerchEnd_cmd[5] = {0xbe,RGB_Controller_Init_End,2,STH30_CreateCrc(&SensorSerchEnd_cmd[bluecell_type],SensorSerchEnd_cmd[bluecell_length]),0xeb};
  8129. 80075a6: f88d 0003 strb.w r0, [sp, #3]
  8130. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[bluecell_type],StatusRequest_data[bluecell_length]),0xeb};
  8131. 80075aa: f88d 3013 strb.w r3, [sp, #19]
  8132. 80075ae: 7823 ldrb r3, [r4, #0]
  8133. 80075b0: 4629 mov r1, r5
  8134. 80075b2: f10d 0011 add.w r0, sp, #17
  8135. 80075b6: f88d 3014 strb.w r3, [sp, #20]
  8136. uint8_t SensorSerchEnd_cmd[5] = {0xbe,RGB_Controller_Init_End,2,STH30_CreateCrc(&SensorSerchEnd_cmd[bluecell_type],SensorSerchEnd_cmd[bluecell_length]),0xeb};
  8137. 80075ba: f88d 6004 strb.w r6, [sp, #4]
  8138. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[bluecell_type],StatusRequest_data[bluecell_length]),0xeb};
  8139. 80075be: f88d 7010 strb.w r7, [sp, #16]
  8140. 80075c2: f88d 5012 strb.w r5, [sp, #18]
  8141. 80075c6: f000 fa08 bl 80079da <STH30_CreateCrc>
  8142. if(LedTimerCnt > 500){
  8143. 80075ca: 4b21 ldr r3, [pc, #132] ; (8007650 <RGB_Sensor_DataRequest+0x10c>)
  8144. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[bluecell_type],StatusRequest_data[bluecell_length]),0xeb};
  8145. 80075cc: f88d 0015 strb.w r0, [sp, #21]
  8146. if(LedTimerCnt > 500){
  8147. 80075d0: 681b ldr r3, [r3, #0]
  8148. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[bluecell_type],StatusRequest_data[bluecell_length]),0xeb};
  8149. 80075d2: f88d 6016 strb.w r6, [sp, #22]
  8150. if(LedTimerCnt > 500){
  8151. 80075d6: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  8152. 80075da: d928 bls.n 800762e <RGB_Sensor_DataRequest+0xea>
  8153. return RGB_SensorIDAutoset;
  8154. 80075dc: 4b1d ldr r3, [pc, #116] ; (8007654 <RGB_Sensor_DataRequest+0x110>)
  8155. if(RGB_SensorIDAutoGet() == 1){/*ID allocate if sentence Condition */
  8156. 80075de: 781a ldrb r2, [r3, #0]
  8157. 80075e0: 2a01 cmp r2, #1
  8158. 80075e2: d130 bne.n 8007646 <RGB_Sensor_DataRequest+0x102>
  8159. if(SensorID == 0){memset(&SensorID_buf[0],0x00,8);SensorID_Cnt = 0;}
  8160. 80075e4: 7820 ldrb r0, [r4, #0]
  8161. 80075e6: b920 cbnz r0, 80075f2 <RGB_Sensor_DataRequest+0xae>
  8162. 80075e8: 4a1b ldr r2, [pc, #108] ; (8007658 <RGB_Sensor_DataRequest+0x114>)
  8163. 80075ea: 6010 str r0, [r2, #0]
  8164. 80075ec: 6050 str r0, [r2, #4]
  8165. 80075ee: 4a1b ldr r2, [pc, #108] ; (800765c <RGB_Sensor_DataRequest+0x118>)
  8166. 80075f0: 7010 strb r0, [r2, #0]
  8167. IDAutoSetRequest_data[bluecell_srcid + 1] = ++SensorID;//DST ID
  8168. 80075f2: 3001 adds r0, #1
  8169. 80075f4: b2c0 uxtb r0, r0
  8170. if(IDAutoSetRequest_data[bluecell_srcid + 1] > 8){ /*Only 8 IDs are allowed.*/
  8171. 80075f6: 2808 cmp r0, #8
  8172. IDAutoSetRequest_data[bluecell_srcid + 1] = ++SensorID;//DST ID
  8173. 80075f8: 7020 strb r0, [r4, #0]
  8174. 80075fa: f88d 000c strb.w r0, [sp, #12]
  8175. if(IDAutoSetRequest_data[bluecell_srcid + 1] > 8){ /*Only 8 IDs are allowed.*/
  8176. 80075fe: d919 bls.n 8007634 <RGB_Sensor_DataRequest+0xf0>
  8177. RGB_SensorIDAutoset = set;
  8178. 8007600: 2500 movs r5, #0
  8179. RGB_SensorIDAutoSet(0);
  8180. RGB_Sensor_PowerOnOff(0);
  8181. 8007602: 4628 mov r0, r5
  8182. RGB_SensorIDAutoset = set;
  8183. 8007604: 701d strb r5, [r3, #0]
  8184. RGB_Sensor_PowerOnOff(0);
  8185. 8007606: f7ff fd73 bl 80070f0 <RGB_Sensor_PowerOnOff>
  8186. SensorID = 0;
  8187. Uart1_Data_Send(&SensorSerchEnd_cmd[bluecell_stx], SensorSerchEnd_cmd[bluecell_length] + 3);
  8188. 800760a: f89d 1002 ldrb.w r1, [sp, #2]
  8189. 800760e: 4668 mov r0, sp
  8190. 8007610: 3103 adds r1, #3
  8191. 8007612: b2c9 uxtb r1, r1
  8192. SensorID = 0;
  8193. 8007614: 7025 strb r5, [r4, #0]
  8194. Uart1_Data_Send(&SensorSerchEnd_cmd[bluecell_stx], SensorSerchEnd_cmd[bluecell_length] + 3);
  8195. 8007616: f7ff fd25 bl 8007064 <Uart1_Data_Send>
  8196. }
  8197. }
  8198. else{ /* Request data after completing ID setup */
  8199. RGB_Controller_Func(&StatusRequest_data[bluecell_stx]);
  8200. }
  8201. __HAL_IWDG_RELOAD_COUNTER(&hiwdg);
  8202. 800761a: f64a 22aa movw r2, #43690 ; 0xaaaa
  8203. 800761e: 4b10 ldr r3, [pc, #64] ; (8007660 <RGB_Sensor_DataRequest+0x11c>)
  8204. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  8205. 8007620: f44f 4100 mov.w r1, #32768 ; 0x8000
  8206. __HAL_IWDG_RELOAD_COUNTER(&hiwdg);
  8207. 8007624: 681b ldr r3, [r3, #0]
  8208. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  8209. 8007626: 480f ldr r0, [pc, #60] ; (8007664 <RGB_Sensor_DataRequest+0x120>)
  8210. __HAL_IWDG_RELOAD_COUNTER(&hiwdg);
  8211. 8007628: 601a str r2, [r3, #0]
  8212. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  8213. 800762a: f7fd f97c bl 8004926 <HAL_GPIO_TogglePin>
  8214. }
  8215. }
  8216. 800762e: b006 add sp, #24
  8217. 8007630: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8218. RGB_Sensor_PowerOnOff(IDAutoSetRequest_data[4]);
  8219. 8007634: f7ff fd5c bl 80070f0 <RGB_Sensor_PowerOnOff>
  8220. HAL_Delay(100);
  8221. 8007638: 2064 movs r0, #100 ; 0x64
  8222. 800763a: f7fc fe3b bl 80042b4 <HAL_Delay>
  8223. RGB_Controller_Func(&IDAutoSetRequest_data[bluecell_stx]);
  8224. 800763e: a802 add r0, sp, #8
  8225. RGB_Controller_Func(&StatusRequest_data[bluecell_stx]);
  8226. 8007640: f7ff f8a8 bl 8006794 <RGB_Controller_Func>
  8227. 8007644: e7e9 b.n 800761a <RGB_Sensor_DataRequest+0xd6>
  8228. 8007646: a804 add r0, sp, #16
  8229. 8007648: e7fa b.n 8007640 <RGB_Sensor_DataRequest+0xfc>
  8230. 800764a: bf00 nop
  8231. 800764c: 20000402 .word 0x20000402
  8232. 8007650: 200003f8 .word 0x200003f8
  8233. 8007654: 20000401 .word 0x20000401
  8234. 8007658: 200003af .word 0x200003af
  8235. 800765c: 200003ae .word 0x200003ae
  8236. 8007660: 20000600 .word 0x20000600
  8237. 8007664: 40011000 .word 0x40011000
  8238. 8007668: 20000400 .word 0x20000400
  8239. 0800766c <WDOG_Check_Flag>:
  8240. void WDOG_Check_Flag(void){
  8241. if(RESET != __HAL_RCC_GET_FLAG(RCC_FLAG_IWDGRST))
  8242. 800766c: 4b05 ldr r3, [pc, #20] ; (8007684 <WDOG_Check_Flag+0x18>)
  8243. 800766e: 6a5b ldr r3, [r3, #36] ; 0x24
  8244. 8007670: 009b lsls r3, r3, #2
  8245. 8007672: d505 bpl.n 8007680 <WDOG_Check_Flag+0x14>
  8246. {
  8247. __HAL_RCC_CLEAR_RESET_FLAGS();
  8248. 8007674: 2201 movs r2, #1
  8249. 8007676: 4b04 ldr r3, [pc, #16] ; (8007688 <WDOG_Check_Flag+0x1c>)
  8250. printf("I am Reset Flag Clear\n");
  8251. 8007678: 4804 ldr r0, [pc, #16] ; (800768c <WDOG_Check_Flag+0x20>)
  8252. __HAL_RCC_CLEAR_RESET_FLAGS();
  8253. 800767a: 601a str r2, [r3, #0]
  8254. printf("I am Reset Flag Clear\n");
  8255. 800767c: f000 bbfa b.w 8007e74 <puts>
  8256. 8007680: 4770 bx lr
  8257. 8007682: bf00 nop
  8258. 8007684: 40021000 .word 0x40021000
  8259. 8007688: 424204e0 .word 0x424204e0
  8260. 800768c: 080090aa .word 0x080090aa
  8261. 08007690 <SystemClock_Config>:
  8262. /**
  8263. * @brief System Clock Configuration
  8264. * @retval None
  8265. */
  8266. void SystemClock_Config(void)
  8267. {
  8268. 8007690: b510 push {r4, lr}
  8269. 8007692: b090 sub sp, #64 ; 0x40
  8270. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  8271. 8007694: 2228 movs r2, #40 ; 0x28
  8272. 8007696: 2100 movs r1, #0
  8273. 8007698: a806 add r0, sp, #24
  8274. 800769a: f000 fb6e bl 8007d7a <memset>
  8275. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  8276. 800769e: 2100 movs r1, #0
  8277. 80076a0: 2214 movs r2, #20
  8278. 80076a2: a801 add r0, sp, #4
  8279. 80076a4: f000 fb69 bl 8007d7a <memset>
  8280. /**Initializes the CPU, AHB and APB busses clocks
  8281. */
  8282. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE;
  8283. 80076a8: 2309 movs r3, #9
  8284. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  8285. RCC_OscInitStruct.HSEPredivValue = RCC_HSE_PREDIV_DIV1;
  8286. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  8287. 80076aa: 2201 movs r2, #1
  8288. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_LSI|RCC_OSCILLATORTYPE_HSE;
  8289. 80076ac: 9306 str r3, [sp, #24]
  8290. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  8291. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8292. 80076ae: 2402 movs r4, #2
  8293. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  8294. 80076b0: f44f 3380 mov.w r3, #65536 ; 0x10000
  8295. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  8296. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL2;
  8297. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8298. 80076b4: a806 add r0, sp, #24
  8299. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  8300. 80076b6: 9307 str r3, [sp, #28]
  8301. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  8302. 80076b8: 920a str r2, [sp, #40] ; 0x28
  8303. RCC_OscInitStruct.LSIState = RCC_LSI_ON;
  8304. 80076ba: 920c str r2, [sp, #48] ; 0x30
  8305. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  8306. 80076bc: 930e str r3, [sp, #56] ; 0x38
  8307. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8308. 80076be: 940d str r4, [sp, #52] ; 0x34
  8309. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8310. 80076c0: f7fd fd64 bl 800518c <HAL_RCC_OscConfig>
  8311. {
  8312. Error_Handler();
  8313. }
  8314. /**Initializes the CPU, AHB and APB busses clocks
  8315. */
  8316. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8317. 80076c4: 230f movs r3, #15
  8318. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  8319. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8320. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8321. 80076c6: 2100 movs r1, #0
  8322. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8323. 80076c8: 9301 str r3, [sp, #4]
  8324. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8325. 80076ca: f44f 6380 mov.w r3, #1024 ; 0x400
  8326. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8327. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  8328. 80076ce: a801 add r0, sp, #4
  8329. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8330. 80076d0: 9402 str r4, [sp, #8]
  8331. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8332. 80076d2: 9103 str r1, [sp, #12]
  8333. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8334. 80076d4: 9304 str r3, [sp, #16]
  8335. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8336. 80076d6: 9105 str r1, [sp, #20]
  8337. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  8338. 80076d8: f7fd ff20 bl 800551c <HAL_RCC_ClockConfig>
  8339. {
  8340. Error_Handler();
  8341. }
  8342. }
  8343. 80076dc: b010 add sp, #64 ; 0x40
  8344. 80076de: bd10 pop {r4, pc}
  8345. 080076e0 <main>:
  8346. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  8347. 80076e0: 23be movs r3, #190 ; 0xbe
  8348. {
  8349. 80076e2: e92d 4880 stmdb sp!, {r7, fp, lr}
  8350. 80076e6: b08d sub sp, #52 ; 0x34
  8351. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  8352. 80076e8: 2602 movs r6, #2
  8353. 80076ea: f88d 3018 strb.w r3, [sp, #24]
  8354. 80076ee: 2319 movs r3, #25
  8355. 80076f0: 4631 mov r1, r6
  8356. 80076f2: eb0d 0003 add.w r0, sp, r3
  8357. * @param None
  8358. * @retval None
  8359. */
  8360. static void MX_GPIO_Init(void)
  8361. {
  8362. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8363. 80076f6: f04f 0910 mov.w r9, #16
  8364. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  8365. 80076fa: f88d 3019 strb.w r3, [sp, #25]
  8366. 80076fe: f88d 601a strb.w r6, [sp, #26]
  8367. 8007702: f000 f96a bl 80079da <STH30_CreateCrc>
  8368. 8007706: 23eb movs r3, #235 ; 0xeb
  8369. /* GPIO Ports Clock Enable */
  8370. __HAL_RCC_GPIOC_CLK_ENABLE();
  8371. 8007708: 4d9e ldr r5, [pc, #632] ; (8007984 <main+0x2a4>)
  8372. uint8_t SensorSerchStart_cmd[5] = {0xbe,RGB_Controller_Init_Start,2,STH30_CreateCrc(&SensorSerchStart_cmd[bluecell_type],SensorSerchStart_cmd[bluecell_length]),0xeb};
  8373. 800770a: f88d 301c strb.w r3, [sp, #28]
  8374. 800770e: f88d 001b strb.w r0, [sp, #27]
  8375. HAL_Init();
  8376. 8007712: f7fc fdab bl 800426c <HAL_Init>
  8377. SystemClock_Config();
  8378. 8007716: f7ff ffbb bl 8007690 <SystemClock_Config>
  8379. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8380. 800771a: 464a mov r2, r9
  8381. 800771c: 2100 movs r1, #0
  8382. 800771e: a808 add r0, sp, #32
  8383. 8007720: f000 fb2b bl 8007d7a <memset>
  8384. __HAL_RCC_GPIOC_CLK_ENABLE();
  8385. 8007724: 69ab ldr r3, [r5, #24]
  8386. __HAL_RCC_GPIOD_CLK_ENABLE();
  8387. __HAL_RCC_GPIOA_CLK_ENABLE();
  8388. __HAL_RCC_GPIOB_CLK_ENABLE();
  8389. /*Configure GPIO pin Output Level */
  8390. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8391. 8007726: 2200 movs r2, #0
  8392. __HAL_RCC_GPIOC_CLK_ENABLE();
  8393. 8007728: ea43 0309 orr.w r3, r3, r9
  8394. 800772c: 61ab str r3, [r5, #24]
  8395. 800772e: 69ab ldr r3, [r5, #24]
  8396. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8397. 8007730: f649 71f0 movw r1, #40944 ; 0x9ff0
  8398. __HAL_RCC_GPIOC_CLK_ENABLE();
  8399. 8007734: ea03 0309 and.w r3, r3, r9
  8400. 8007738: 9302 str r3, [sp, #8]
  8401. 800773a: 9b02 ldr r3, [sp, #8]
  8402. __HAL_RCC_GPIOD_CLK_ENABLE();
  8403. 800773c: 69ab ldr r3, [r5, #24]
  8404. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8405. 800773e: 4892 ldr r0, [pc, #584] ; (8007988 <main+0x2a8>)
  8406. __HAL_RCC_GPIOD_CLK_ENABLE();
  8407. 8007740: f043 0320 orr.w r3, r3, #32
  8408. 8007744: 61ab str r3, [r5, #24]
  8409. 8007746: 69ab ldr r3, [r5, #24]
  8410. LED_CH2_Pin LED_CH3_Pin */
  8411. GPIO_InitStruct.Pin = BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8412. |SENSOR_EN5_Pin|SENSOR_EN6_Pin|SENSOR_EN7_Pin|LED_CH1_Pin
  8413. |LED_CH2_Pin|LED_CH3_Pin;
  8414. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8415. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8416. 8007748: 2400 movs r4, #0
  8417. __HAL_RCC_GPIOD_CLK_ENABLE();
  8418. 800774a: f003 0320 and.w r3, r3, #32
  8419. 800774e: 9303 str r3, [sp, #12]
  8420. 8007750: 9b03 ldr r3, [sp, #12]
  8421. __HAL_RCC_GPIOA_CLK_ENABLE();
  8422. 8007752: 69ab ldr r3, [r5, #24]
  8423. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8424. 8007754: 2701 movs r7, #1
  8425. __HAL_RCC_GPIOA_CLK_ENABLE();
  8426. 8007756: f043 0304 orr.w r3, r3, #4
  8427. 800775a: 61ab str r3, [r5, #24]
  8428. 800775c: 69ab ldr r3, [r5, #24]
  8429. htim6.Instance = TIM6;
  8430. 800775e: f8df 8270 ldr.w r8, [pc, #624] ; 80079d0 <main+0x2f0>
  8431. __HAL_RCC_GPIOA_CLK_ENABLE();
  8432. 8007762: f003 0304 and.w r3, r3, #4
  8433. 8007766: 9304 str r3, [sp, #16]
  8434. 8007768: 9b04 ldr r3, [sp, #16]
  8435. __HAL_RCC_GPIOB_CLK_ENABLE();
  8436. 800776a: 69ab ldr r3, [r5, #24]
  8437. huart1.Init.Mode = UART_MODE_TX_RX;
  8438. 800776c: f04f 0a0c mov.w sl, #12
  8439. __HAL_RCC_GPIOB_CLK_ENABLE();
  8440. 8007770: f043 0308 orr.w r3, r3, #8
  8441. 8007774: 61ab str r3, [r5, #24]
  8442. 8007776: 69ab ldr r3, [r5, #24]
  8443. huart1.Init.BaudRate = 115200;
  8444. 8007778: f44f 3be1 mov.w fp, #115200 ; 0x1c200
  8445. __HAL_RCC_GPIOB_CLK_ENABLE();
  8446. 800777c: f003 0308 and.w r3, r3, #8
  8447. 8007780: 9305 str r3, [sp, #20]
  8448. 8007782: 9b05 ldr r3, [sp, #20]
  8449. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8450. 8007784: f7fd f8ca bl 800491c <HAL_GPIO_WritePin>
  8451. HAL_GPIO_WritePin(GPIOA, SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  8452. 8007788: 2200 movs r2, #0
  8453. 800778a: f248 11f0 movw r1, #33264 ; 0x81f0
  8454. 800778e: 487f ldr r0, [pc, #508] ; (800798c <main+0x2ac>)
  8455. 8007790: f7fd f8c4 bl 800491c <HAL_GPIO_WritePin>
  8456. HAL_GPIO_WritePin(GPIOB, SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  8457. 8007794: 2200 movs r2, #0
  8458. 8007796: f24f 31e9 movw r1, #62441 ; 0xf3e9
  8459. 800779a: 487d ldr r0, [pc, #500] ; (8007990 <main+0x2b0>)
  8460. 800779c: f7fd f8be bl 800491c <HAL_GPIO_WritePin>
  8461. HAL_GPIO_WritePin(LED_CH4_GPIO_Port, LED_CH4_Pin, GPIO_PIN_RESET);
  8462. 80077a0: 2200 movs r2, #0
  8463. 80077a2: 2104 movs r1, #4
  8464. 80077a4: 487b ldr r0, [pc, #492] ; (8007994 <main+0x2b4>)
  8465. 80077a6: f7fd f8b9 bl 800491c <HAL_GPIO_WritePin>
  8466. GPIO_InitStruct.Pin = BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8467. 80077aa: f649 73f0 movw r3, #40944 ; 0x9ff0
  8468. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8469. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8470. 80077ae: a908 add r1, sp, #32
  8471. 80077b0: 4875 ldr r0, [pc, #468] ; (8007988 <main+0x2a8>)
  8472. GPIO_InitStruct.Pin = BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  8473. 80077b2: 9308 str r3, [sp, #32]
  8474. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8475. 80077b4: 960b str r6, [sp, #44] ; 0x2c
  8476. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8477. 80077b6: 9709 str r7, [sp, #36] ; 0x24
  8478. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8479. 80077b8: 940a str r4, [sp, #40] ; 0x28
  8480. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8481. 80077ba: f7fc ffbd bl 8004738 <HAL_GPIO_Init>
  8482. /*Configure GPIO pin : IWDG_RESET_Pin */
  8483. GPIO_InitStruct.Pin = IWDG_RESET_Pin;
  8484. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  8485. 80077be: 4b76 ldr r3, [pc, #472] ; (8007998 <main+0x2b8>)
  8486. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8487. HAL_GPIO_Init(IWDG_RESET_GPIO_Port, &GPIO_InitStruct);
  8488. 80077c0: a908 add r1, sp, #32
  8489. 80077c2: 4871 ldr r0, [pc, #452] ; (8007988 <main+0x2a8>)
  8490. GPIO_InitStruct.Mode = GPIO_MODE_IT_RISING;
  8491. 80077c4: 9309 str r3, [sp, #36] ; 0x24
  8492. GPIO_InitStruct.Pin = IWDG_RESET_Pin;
  8493. 80077c6: 9708 str r7, [sp, #32]
  8494. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8495. 80077c8: 940a str r4, [sp, #40] ; 0x28
  8496. HAL_GPIO_Init(IWDG_RESET_GPIO_Port, &GPIO_InitStruct);
  8497. 80077ca: f7fc ffb5 bl 8004738 <HAL_GPIO_Init>
  8498. /*Configure GPIO pins : SX1276_DIO0_Pin SX1276_DIO1_Pin SX1276_DIO2_Pin SX1276_DIO3_Pin
  8499. SENSOR_EN8_Pin SX1276_NSS_Pin */
  8500. GPIO_InitStruct.Pin = SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  8501. 80077ce: f248 13f0 movw r3, #33264 ; 0x81f0
  8502. |SENSOR_EN8_Pin|SX1276_NSS_Pin;
  8503. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8504. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8505. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8506. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  8507. 80077d2: a908 add r1, sp, #32
  8508. 80077d4: 486d ldr r0, [pc, #436] ; (800798c <main+0x2ac>)
  8509. GPIO_InitStruct.Pin = SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  8510. 80077d6: 9308 str r3, [sp, #32]
  8511. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8512. 80077d8: 960b str r6, [sp, #44] ; 0x2c
  8513. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8514. 80077da: 9709 str r7, [sp, #36] ; 0x24
  8515. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8516. 80077dc: 940a str r4, [sp, #40] ; 0x28
  8517. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  8518. 80077de: f7fc ffab bl 8004738 <HAL_GPIO_Init>
  8519. /*Configure GPIO pins : SX1276_RESET_Pin LED_ALARM_Pin SENSOR_EN1_Pin SENSOR_EN2_Pin
  8520. SENSOR_EN3_Pin SX1276_CLK_Pin SX1276_MOSI_Pin LED_CH5_Pin
  8521. LED_CH6_Pin LED_CH7_Pin LED_CH8_Pin */
  8522. GPIO_InitStruct.Pin = SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  8523. 80077e2: f24f 33e9 movw r3, #62441 ; 0xf3e9
  8524. |SENSOR_EN3_Pin|SX1276_CLK_Pin|SX1276_MOSI_Pin|LED_CH5_Pin
  8525. |LED_CH6_Pin|LED_CH7_Pin|LED_CH8_Pin;
  8526. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8527. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8528. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8529. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8530. 80077e6: a908 add r1, sp, #32
  8531. 80077e8: 4869 ldr r0, [pc, #420] ; (8007990 <main+0x2b0>)
  8532. GPIO_InitStruct.Pin = SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  8533. 80077ea: 9308 str r3, [sp, #32]
  8534. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8535. 80077ec: 960b str r6, [sp, #44] ; 0x2c
  8536. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8537. 80077ee: 9709 str r7, [sp, #36] ; 0x24
  8538. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8539. 80077f0: 940a str r4, [sp, #40] ; 0x28
  8540. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8541. 80077f2: f7fc ffa1 bl 8004738 <HAL_GPIO_Init>
  8542. /*Configure GPIO pin : LED_CH4_Pin */
  8543. GPIO_InitStruct.Pin = LED_CH4_Pin;
  8544. 80077f6: 2304 movs r3, #4
  8545. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8546. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8547. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8548. HAL_GPIO_Init(LED_CH4_GPIO_Port, &GPIO_InitStruct);
  8549. 80077f8: a908 add r1, sp, #32
  8550. 80077fa: 4866 ldr r0, [pc, #408] ; (8007994 <main+0x2b4>)
  8551. GPIO_InitStruct.Pin = LED_CH4_Pin;
  8552. 80077fc: 9308 str r3, [sp, #32]
  8553. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8554. 80077fe: 960b str r6, [sp, #44] ; 0x2c
  8555. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8556. 8007800: 9709 str r7, [sp, #36] ; 0x24
  8557. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8558. 8007802: 940a str r4, [sp, #40] ; 0x28
  8559. HAL_GPIO_Init(LED_CH4_GPIO_Port, &GPIO_InitStruct);
  8560. 8007804: f7fc ff98 bl 8004738 <HAL_GPIO_Init>
  8561. /*Configure GPIO pin : SX1276_MISO_Pin */
  8562. GPIO_InitStruct.Pin = SX1276_MISO_Pin;
  8563. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8564. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8565. HAL_GPIO_Init(SX1276_MISO_GPIO_Port, &GPIO_InitStruct);
  8566. 8007808: a908 add r1, sp, #32
  8567. 800780a: 4861 ldr r0, [pc, #388] ; (8007990 <main+0x2b0>)
  8568. GPIO_InitStruct.Pin = SX1276_MISO_Pin;
  8569. 800780c: f8cd 9020 str.w r9, [sp, #32]
  8570. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8571. 8007810: 9409 str r4, [sp, #36] ; 0x24
  8572. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8573. 8007812: 940a str r4, [sp, #40] ; 0x28
  8574. HAL_GPIO_Init(SX1276_MISO_GPIO_Port, &GPIO_InitStruct);
  8575. 8007814: f7fc ff90 bl 8004738 <HAL_GPIO_Init>
  8576. __HAL_RCC_DMA1_CLK_ENABLE();
  8577. 8007818: 696b ldr r3, [r5, #20]
  8578. htim6.Init.Prescaler = 1600-1;
  8579. 800781a: 4a60 ldr r2, [pc, #384] ; (800799c <main+0x2bc>)
  8580. __HAL_RCC_DMA1_CLK_ENABLE();
  8581. 800781c: 433b orrs r3, r7
  8582. 800781e: 616b str r3, [r5, #20]
  8583. 8007820: 696b ldr r3, [r5, #20]
  8584. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8585. 8007822: 4640 mov r0, r8
  8586. __HAL_RCC_DMA1_CLK_ENABLE();
  8587. 8007824: 403b ands r3, r7
  8588. 8007826: 9301 str r3, [sp, #4]
  8589. 8007828: 9b01 ldr r3, [sp, #4]
  8590. htim6.Init.Prescaler = 1600-1;
  8591. 800782a: f240 633f movw r3, #1599 ; 0x63f
  8592. 800782e: e888 000c stmia.w r8, {r2, r3}
  8593. htim6.Init.Period = 10-1;
  8594. 8007832: 2309 movs r3, #9
  8595. huart1.Instance = USART1;
  8596. 8007834: 4e5a ldr r6, [pc, #360] ; (80079a0 <main+0x2c0>)
  8597. htim6.Init.Period = 10-1;
  8598. 8007836: f8c8 300c str.w r3, [r8, #12]
  8599. TIM_MasterConfigTypeDef sMasterConfig = {0};
  8600. 800783a: 9408 str r4, [sp, #32]
  8601. 800783c: 9409 str r4, [sp, #36] ; 0x24
  8602. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  8603. 800783e: f8c8 4008 str.w r4, [r8, #8]
  8604. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  8605. 8007842: f8c8 4018 str.w r4, [r8, #24]
  8606. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8607. 8007846: f7fe f839 bl 80058bc <HAL_TIM_Base_Init>
  8608. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8609. 800784a: a908 add r1, sp, #32
  8610. 800784c: 4640 mov r0, r8
  8611. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  8612. 800784e: 9408 str r4, [sp, #32]
  8613. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  8614. 8007850: 9409 str r4, [sp, #36] ; 0x24
  8615. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8616. 8007852: f7fe f84d bl 80058f0 <HAL_TIMEx_MasterConfigSynchronization>
  8617. huart1.Init.BaudRate = 115200;
  8618. 8007856: 4b53 ldr r3, [pc, #332] ; (80079a4 <main+0x2c4>)
  8619. huart2.Instance = USART2;
  8620. 8007858: 4d53 ldr r5, [pc, #332] ; (80079a8 <main+0x2c8>)
  8621. if (HAL_UART_Init(&huart1) != HAL_OK)
  8622. 800785a: 4630 mov r0, r6
  8623. huart1.Init.BaudRate = 115200;
  8624. 800785c: e886 0808 stmia.w r6, {r3, fp}
  8625. huart1.Init.Mode = UART_MODE_TX_RX;
  8626. 8007860: f8c6 a014 str.w sl, [r6, #20]
  8627. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  8628. 8007864: 60b4 str r4, [r6, #8]
  8629. huart1.Init.StopBits = UART_STOPBITS_1;
  8630. 8007866: 60f4 str r4, [r6, #12]
  8631. huart1.Init.Parity = UART_PARITY_NONE;
  8632. 8007868: 6134 str r4, [r6, #16]
  8633. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  8634. 800786a: 61b4 str r4, [r6, #24]
  8635. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  8636. 800786c: 61f4 str r4, [r6, #28]
  8637. if (HAL_UART_Init(&huart1) != HAL_OK)
  8638. 800786e: f7fe f937 bl 8005ae0 <HAL_UART_Init>
  8639. huart2.Instance = USART2;
  8640. 8007872: 4b4e ldr r3, [pc, #312] ; (80079ac <main+0x2cc>)
  8641. if (HAL_UART_Init(&huart2) != HAL_OK)
  8642. 8007874: 4628 mov r0, r5
  8643. huart2.Init.BaudRate = 115200;
  8644. 8007876: e885 0808 stmia.w r5, {r3, fp}
  8645. huart2.Init.Mode = UART_MODE_TX_RX;
  8646. 800787a: f8c5 a014 str.w sl, [r5, #20]
  8647. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  8648. 800787e: 60ac str r4, [r5, #8]
  8649. huart2.Init.StopBits = UART_STOPBITS_1;
  8650. 8007880: 60ec str r4, [r5, #12]
  8651. huart2.Init.Parity = UART_PARITY_NONE;
  8652. 8007882: 612c str r4, [r5, #16]
  8653. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  8654. 8007884: 61ac str r4, [r5, #24]
  8655. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  8656. 8007886: 61ec str r4, [r5, #28]
  8657. if (HAL_UART_Init(&huart2) != HAL_OK)
  8658. 8007888: f7fe f92a bl 8005ae0 <HAL_UART_Init>
  8659. hi2c2.Instance = I2C2;
  8660. 800788c: 4848 ldr r0, [pc, #288] ; (80079b0 <main+0x2d0>)
  8661. hi2c2.Init.ClockSpeed = 100000;
  8662. 800788e: 4949 ldr r1, [pc, #292] ; (80079b4 <main+0x2d4>)
  8663. 8007890: 4b49 ldr r3, [pc, #292] ; (80079b8 <main+0x2d8>)
  8664. hiwdg.Instance = IWDG;
  8665. 8007892: f8df a140 ldr.w sl, [pc, #320] ; 80079d4 <main+0x2f4>
  8666. hi2c2.Init.ClockSpeed = 100000;
  8667. 8007896: e880 000a stmia.w r0, {r1, r3}
  8668. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  8669. 800789a: f44f 4380 mov.w r3, #16384 ; 0x4000
  8670. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  8671. 800789e: 6084 str r4, [r0, #8]
  8672. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  8673. 80078a0: 6103 str r3, [r0, #16]
  8674. hi2c2.Init.OwnAddress1 = 0;
  8675. 80078a2: 60c4 str r4, [r0, #12]
  8676. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  8677. 80078a4: 6144 str r4, [r0, #20]
  8678. hi2c2.Init.OwnAddress2 = 0;
  8679. 80078a6: 6184 str r4, [r0, #24]
  8680. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  8681. 80078a8: 61c4 str r4, [r0, #28]
  8682. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  8683. 80078aa: 6204 str r4, [r0, #32]
  8684. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  8685. 80078ac: f7fd fa16 bl 8004cdc <HAL_I2C_Init>
  8686. hiwdg.Instance = IWDG;
  8687. 80078b0: 4b42 ldr r3, [pc, #264] ; (80079bc <main+0x2dc>)
  8688. if (HAL_IWDG_Init(&hiwdg) != HAL_OK)
  8689. 80078b2: 4650 mov r0, sl
  8690. hiwdg.Init.Prescaler = IWDG_PRESCALER_4;
  8691. 80078b4: e88a 0018 stmia.w sl, {r3, r4}
  8692. hiwdg.Init.Reload = 1000;
  8693. 80078b8: f44f 737a mov.w r3, #1000 ; 0x3e8
  8694. 80078bc: f8ca 3008 str.w r3, [sl, #8]
  8695. if (HAL_IWDG_Init(&hiwdg) != HAL_OK)
  8696. 80078c0: f7fd fc42 bl 8005148 <HAL_IWDG_Init>
  8697. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  8698. 80078c4: 4622 mov r2, r4
  8699. 80078c6: 4621 mov r1, r4
  8700. 80078c8: 200f movs r0, #15
  8701. 80078ca: f7fc fd17 bl 80042fc <HAL_NVIC_SetPriority>
  8702. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  8703. 80078ce: 200f movs r0, #15
  8704. 80078d0: f7fc fd48 bl 8004364 <HAL_NVIC_EnableIRQ>
  8705. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  8706. 80078d4: 4622 mov r2, r4
  8707. 80078d6: 4621 mov r1, r4
  8708. 80078d8: 2025 movs r0, #37 ; 0x25
  8709. 80078da: f7fc fd0f bl 80042fc <HAL_NVIC_SetPriority>
  8710. HAL_NVIC_EnableIRQ(USART1_IRQn);
  8711. 80078de: 2025 movs r0, #37 ; 0x25
  8712. 80078e0: f7fc fd40 bl 8004364 <HAL_NVIC_EnableIRQ>
  8713. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  8714. 80078e4: 4622 mov r2, r4
  8715. 80078e6: 4621 mov r1, r4
  8716. 80078e8: 2026 movs r0, #38 ; 0x26
  8717. 80078ea: f7fc fd07 bl 80042fc <HAL_NVIC_SetPriority>
  8718. HAL_NVIC_EnableIRQ(USART2_IRQn);
  8719. 80078ee: 2026 movs r0, #38 ; 0x26
  8720. 80078f0: f7fc fd38 bl 8004364 <HAL_NVIC_EnableIRQ>
  8721. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  8722. 80078f4: 4622 mov r2, r4
  8723. 80078f6: 4621 mov r1, r4
  8724. 80078f8: 2036 movs r0, #54 ; 0x36
  8725. 80078fa: f7fc fcff bl 80042fc <HAL_NVIC_SetPriority>
  8726. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  8727. 80078fe: 2036 movs r0, #54 ; 0x36
  8728. 8007900: f7fc fd30 bl 8004364 <HAL_NVIC_EnableIRQ>
  8729. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  8730. 8007904: 4622 mov r2, r4
  8731. 8007906: 4621 mov r1, r4
  8732. 8007908: 4648 mov r0, r9
  8733. 800790a: f7fc fcf7 bl 80042fc <HAL_NVIC_SetPriority>
  8734. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  8735. 800790e: 4648 mov r0, r9
  8736. 8007910: f7fc fd28 bl 8004364 <HAL_NVIC_EnableIRQ>
  8737. HAL_NVIC_SetPriority(EXTI0_IRQn, 0, 0);
  8738. 8007914: 4622 mov r2, r4
  8739. 8007916: 4621 mov r1, r4
  8740. 8007918: 2006 movs r0, #6
  8741. 800791a: f7fc fcef bl 80042fc <HAL_NVIC_SetPriority>
  8742. HAL_NVIC_EnableIRQ(EXTI0_IRQn);
  8743. 800791e: 2006 movs r0, #6
  8744. 8007920: f7fc fd20 bl 8004364 <HAL_NVIC_EnableIRQ>
  8745. HAL_TIM_Base_Start_IT(&htim6);
  8746. 8007924: 4640 mov r0, r8
  8747. 8007926: f7fd fecb bl 80056c0 <HAL_TIM_Base_Start_IT>
  8748. RGB_SensorIDAutoset = set;
  8749. 800792a: 4b25 ldr r3, [pc, #148] ; (80079c0 <main+0x2e0>)
  8750. HAL_UART_Receive_DMA(&huart1, rx1_data, 1);
  8751. 800792c: 463a mov r2, r7
  8752. 800792e: 4925 ldr r1, [pc, #148] ; (80079c4 <main+0x2e4>)
  8753. 8007930: 4630 mov r0, r6
  8754. RGB_SensorIDAutoset = set;
  8755. 8007932: 701f strb r7, [r3, #0]
  8756. HAL_UART_Receive_DMA(&huart1, rx1_data, 1);
  8757. 8007934: f7fe f95e bl 8005bf4 <HAL_UART_Receive_DMA>
  8758. HAL_UART_Receive_DMA(&huart2, rx2_data, 1);
  8759. 8007938: 463a mov r2, r7
  8760. 800793a: 4923 ldr r1, [pc, #140] ; (80079c8 <main+0x2e8>)
  8761. 800793c: 4628 mov r0, r5
  8762. 800793e: f7fe f959 bl 8005bf4 <HAL_UART_Receive_DMA>
  8763. setbuf(stdout, NULL); // \n ?�„ ? �?�„ ?–„ë§?
  8764. 8007942: 4b22 ldr r3, [pc, #136] ; (80079cc <main+0x2ec>)
  8765. 8007944: 4621 mov r1, r4
  8766. 8007946: 681b ldr r3, [r3, #0]
  8767. 8007948: 6898 ldr r0, [r3, #8]
  8768. 800794a: f000 fa9b bl 8007e84 <setbuf>
  8769. Uart1_Data_Send(&SensorSerchStart_cmd[bluecell_stx], SensorSerchStart_cmd[bluecell_length] + 3);
  8770. 800794e: f89d 101a ldrb.w r1, [sp, #26]
  8771. 8007952: a806 add r0, sp, #24
  8772. 8007954: 3103 adds r1, #3
  8773. 8007956: b2c9 uxtb r1, r1
  8774. 8007958: f7ff fb84 bl 8007064 <Uart1_Data_Send>
  8775. WDOG_Check_Flag();
  8776. 800795c: f7ff fe86 bl 800766c <WDOG_Check_Flag>
  8777. __HAL_IWDG_START(&hiwdg);
  8778. 8007960: f64c 42cc movw r2, #52428 ; 0xcccc
  8779. 8007964: f8da 3000 ldr.w r3, [sl]
  8780. 8007968: 601a str r2, [r3, #0]
  8781. RGB_Data_Init();
  8782. 800796a: f7fe fb8d bl 8006088 <RGB_Data_Init>
  8783. Lora_Initialize();
  8784. 800796e: f7ff fcd1 bl 8007314 <Lora_Initialize>
  8785. RGB_Alarm_Operate();//LED ALARM CHECK
  8786. 8007972: f7fe fdff bl 8006574 <RGB_Alarm_Operate>
  8787. Lora_Operate();
  8788. 8007976: f7ff fd09 bl 800738c <Lora_Operate>
  8789. Usart_Data_RecvCheck();
  8790. 800797a: f7ff fd65 bl 8007448 <Usart_Data_RecvCheck>
  8791. RGB_Sensor_DataRequest();
  8792. 800797e: f7ff fde1 bl 8007544 <RGB_Sensor_DataRequest>
  8793. 8007982: e7f6 b.n 8007972 <main+0x292>
  8794. 8007984: 40021000 .word 0x40021000
  8795. 8007988: 40011000 .word 0x40011000
  8796. 800798c: 40010800 .word 0x40010800
  8797. 8007990: 40010c00 .word 0x40010c00
  8798. 8007994: 40011400 .word 0x40011400
  8799. 8007998: 10110000 .word 0x10110000
  8800. 800799c: 40001000 .word 0x40001000
  8801. 80079a0: 2000072c .word 0x2000072c
  8802. 80079a4: 40013800 .word 0x40013800
  8803. 80079a8: 200008d8 .word 0x200008d8
  8804. 80079ac: 40004400 .word 0x40004400
  8805. 80079b0: 2000060c .word 0x2000060c
  8806. 80079b4: 40005800 .word 0x40005800
  8807. 80079b8: 000186a0 .word 0x000186a0
  8808. 80079bc: 40003000 .word 0x40003000
  8809. 80079c0: 20000401 .word 0x20000401
  8810. 80079c4: 20000834 .word 0x20000834
  8811. 80079c8: 20000660 .word 0x20000660
  8812. 80079cc: 20000014 .word 0x20000014
  8813. 80079d0: 20000898 .word 0x20000898
  8814. 80079d4: 20000600 .word 0x20000600
  8815. 080079d8 <Error_Handler>:
  8816. /**
  8817. * @brief This function is executed in case of error occurrence.
  8818. * @retval None
  8819. */
  8820. void Error_Handler(void)
  8821. {
  8822. 80079d8: 4770 bx lr
  8823. 080079da <STH30_CreateCrc>:
  8824. 0xef1f, 0xff3e, 0xcf5d, 0xdf7c, 0xaf9b, 0xbfba, 0x8fd9, 0x9ff8,
  8825. 0x6e17, 0x7e36, 0x4e55, 0x5e74, 0x2e93, 0x3eb2, 0x0ed1, 0x1ef0
  8826. };
  8827. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  8828. {
  8829. 80079da: b510 push {r4, lr}
  8830. uint8_t bit; // bit mask
  8831. uint8_t crc = 0xFF; // calculated checksum
  8832. 80079dc: 23ff movs r3, #255 ; 0xff
  8833. uint8_t byteCtr; // byte counter
  8834. // calculates 8-Bit checksum with given polynomial
  8835. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  8836. 80079de: 4604 mov r4, r0
  8837. 80079e0: 1a22 subs r2, r4, r0
  8838. 80079e2: b2d2 uxtb r2, r2
  8839. 80079e4: 4291 cmp r1, r2
  8840. 80079e6: d801 bhi.n 80079ec <STH30_CreateCrc+0x12>
  8841. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  8842. else crc = (crc << 1);
  8843. }
  8844. }
  8845. return crc;
  8846. }
  8847. 80079e8: 4618 mov r0, r3
  8848. 80079ea: bd10 pop {r4, pc}
  8849. crc ^= (data[byteCtr]);
  8850. 80079ec: f814 2b01 ldrb.w r2, [r4], #1
  8851. 80079f0: 4053 eors r3, r2
  8852. 80079f2: 2208 movs r2, #8
  8853. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  8854. 80079f4: f013 0f80 tst.w r3, #128 ; 0x80
  8855. 80079f8: f102 32ff add.w r2, r2, #4294967295
  8856. 80079fc: ea4f 0343 mov.w r3, r3, lsl #1
  8857. 8007a00: bf18 it ne
  8858. 8007a02: f083 0331 eorne.w r3, r3, #49 ; 0x31
  8859. for(bit = 8; bit > 0; --bit)
  8860. 8007a06: f012 02ff ands.w r2, r2, #255 ; 0xff
  8861. else crc = (crc << 1);
  8862. 8007a0a: b2db uxtb r3, r3
  8863. for(bit = 8; bit > 0; --bit)
  8864. 8007a0c: d1f2 bne.n 80079f4 <STH30_CreateCrc+0x1a>
  8865. 8007a0e: e7e7 b.n 80079e0 <STH30_CreateCrc+0x6>
  8866. 08007a10 <STH30_CheckCrc>:
  8867. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  8868. {
  8869. 8007a10: b530 push {r4, r5, lr}
  8870. uint8_t bit; // bit mask
  8871. uint8_t crc = 0xFF; // calculated checksum
  8872. 8007a12: 23ff movs r3, #255 ; 0xff
  8873. uint8_t byteCtr; // byte counter
  8874. // calculates 8-Bit checksum with given polynomial
  8875. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  8876. 8007a14: 4605 mov r5, r0
  8877. 8007a16: 1a2c subs r4, r5, r0
  8878. 8007a18: b2e4 uxtb r4, r4
  8879. 8007a1a: 42a1 cmp r1, r4
  8880. 8007a1c: d803 bhi.n 8007a26 <STH30_CheckCrc+0x16>
  8881. else crc = (crc << 1);
  8882. }
  8883. }
  8884. if(crc != checksum) return CHECKSUM_ERROR;
  8885. else return NO_ERROR;
  8886. }
  8887. 8007a1e: 1a9b subs r3, r3, r2
  8888. 8007a20: 4258 negs r0, r3
  8889. 8007a22: 4158 adcs r0, r3
  8890. 8007a24: bd30 pop {r4, r5, pc}
  8891. crc ^= (data[byteCtr]);
  8892. 8007a26: f815 4b01 ldrb.w r4, [r5], #1
  8893. 8007a2a: 4063 eors r3, r4
  8894. 8007a2c: 2408 movs r4, #8
  8895. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  8896. 8007a2e: f013 0f80 tst.w r3, #128 ; 0x80
  8897. 8007a32: f104 34ff add.w r4, r4, #4294967295
  8898. 8007a36: ea4f 0343 mov.w r3, r3, lsl #1
  8899. 8007a3a: bf18 it ne
  8900. 8007a3c: f083 0331 eorne.w r3, r3, #49 ; 0x31
  8901. for(bit = 8; bit > 0; --bit)
  8902. 8007a40: f014 04ff ands.w r4, r4, #255 ; 0xff
  8903. else crc = (crc << 1);
  8904. 8007a44: b2db uxtb r3, r3
  8905. for(bit = 8; bit > 0; --bit)
  8906. 8007a46: d1f2 bne.n 8007a2e <STH30_CheckCrc+0x1e>
  8907. 8007a48: e7e5 b.n 8007a16 <STH30_CheckCrc+0x6>
  8908. ...
  8909. 08007a4c <HAL_MspInit>:
  8910. {
  8911. /* USER CODE BEGIN MspInit 0 */
  8912. /* USER CODE END MspInit 0 */
  8913. __HAL_RCC_AFIO_CLK_ENABLE();
  8914. 8007a4c: 4b0e ldr r3, [pc, #56] ; (8007a88 <HAL_MspInit+0x3c>)
  8915. {
  8916. 8007a4e: b082 sub sp, #8
  8917. __HAL_RCC_AFIO_CLK_ENABLE();
  8918. 8007a50: 699a ldr r2, [r3, #24]
  8919. 8007a52: f042 0201 orr.w r2, r2, #1
  8920. 8007a56: 619a str r2, [r3, #24]
  8921. 8007a58: 699a ldr r2, [r3, #24]
  8922. 8007a5a: f002 0201 and.w r2, r2, #1
  8923. 8007a5e: 9200 str r2, [sp, #0]
  8924. 8007a60: 9a00 ldr r2, [sp, #0]
  8925. __HAL_RCC_PWR_CLK_ENABLE();
  8926. 8007a62: 69da ldr r2, [r3, #28]
  8927. 8007a64: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  8928. 8007a68: 61da str r2, [r3, #28]
  8929. 8007a6a: 69db ldr r3, [r3, #28]
  8930. /* System interrupt init*/
  8931. /**NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  8932. */
  8933. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  8934. 8007a6c: 4a07 ldr r2, [pc, #28] ; (8007a8c <HAL_MspInit+0x40>)
  8935. __HAL_RCC_PWR_CLK_ENABLE();
  8936. 8007a6e: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  8937. 8007a72: 9301 str r3, [sp, #4]
  8938. 8007a74: 9b01 ldr r3, [sp, #4]
  8939. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  8940. 8007a76: 6853 ldr r3, [r2, #4]
  8941. 8007a78: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  8942. 8007a7c: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  8943. 8007a80: 6053 str r3, [r2, #4]
  8944. /* USER CODE BEGIN MspInit 1 */
  8945. /* USER CODE END MspInit 1 */
  8946. }
  8947. 8007a82: b002 add sp, #8
  8948. 8007a84: 4770 bx lr
  8949. 8007a86: bf00 nop
  8950. 8007a88: 40021000 .word 0x40021000
  8951. 8007a8c: 40010000 .word 0x40010000
  8952. 08007a90 <HAL_I2C_MspInit>:
  8953. * This function configures the hardware resources used in this example
  8954. * @param hi2c: I2C handle pointer
  8955. * @retval None
  8956. */
  8957. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  8958. {
  8959. 8007a90: b510 push {r4, lr}
  8960. 8007a92: 4604 mov r4, r0
  8961. 8007a94: b086 sub sp, #24
  8962. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8963. 8007a96: 2210 movs r2, #16
  8964. 8007a98: 2100 movs r1, #0
  8965. 8007a9a: a802 add r0, sp, #8
  8966. 8007a9c: f000 f96d bl 8007d7a <memset>
  8967. if(hi2c->Instance==I2C2)
  8968. 8007aa0: 6822 ldr r2, [r4, #0]
  8969. 8007aa2: 4b11 ldr r3, [pc, #68] ; (8007ae8 <HAL_I2C_MspInit+0x58>)
  8970. 8007aa4: 429a cmp r2, r3
  8971. 8007aa6: d11d bne.n 8007ae4 <HAL_I2C_MspInit+0x54>
  8972. {
  8973. /* USER CODE BEGIN I2C2_MspInit 0 */
  8974. /* USER CODE END I2C2_MspInit 0 */
  8975. __HAL_RCC_GPIOB_CLK_ENABLE();
  8976. 8007aa8: 4c10 ldr r4, [pc, #64] ; (8007aec <HAL_I2C_MspInit+0x5c>)
  8977. PB11 ------> I2C2_SDA
  8978. */
  8979. GPIO_InitStruct.Pin = GPIO_PIN_10|GPIO_PIN_11;
  8980. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  8981. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  8982. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8983. 8007aaa: a902 add r1, sp, #8
  8984. __HAL_RCC_GPIOB_CLK_ENABLE();
  8985. 8007aac: 69a3 ldr r3, [r4, #24]
  8986. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8987. 8007aae: 4810 ldr r0, [pc, #64] ; (8007af0 <HAL_I2C_MspInit+0x60>)
  8988. __HAL_RCC_GPIOB_CLK_ENABLE();
  8989. 8007ab0: f043 0308 orr.w r3, r3, #8
  8990. 8007ab4: 61a3 str r3, [r4, #24]
  8991. 8007ab6: 69a3 ldr r3, [r4, #24]
  8992. 8007ab8: f003 0308 and.w r3, r3, #8
  8993. 8007abc: 9300 str r3, [sp, #0]
  8994. 8007abe: 9b00 ldr r3, [sp, #0]
  8995. GPIO_InitStruct.Pin = GPIO_PIN_10|GPIO_PIN_11;
  8996. 8007ac0: f44f 6340 mov.w r3, #3072 ; 0xc00
  8997. 8007ac4: 9302 str r3, [sp, #8]
  8998. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  8999. 8007ac6: 2312 movs r3, #18
  9000. 8007ac8: 9303 str r3, [sp, #12]
  9001. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9002. 8007aca: 2303 movs r3, #3
  9003. 8007acc: 9305 str r3, [sp, #20]
  9004. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9005. 8007ace: f7fc fe33 bl 8004738 <HAL_GPIO_Init>
  9006. /* Peripheral clock enable */
  9007. __HAL_RCC_I2C2_CLK_ENABLE();
  9008. 8007ad2: 69e3 ldr r3, [r4, #28]
  9009. 8007ad4: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  9010. 8007ad8: 61e3 str r3, [r4, #28]
  9011. 8007ada: 69e3 ldr r3, [r4, #28]
  9012. 8007adc: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  9013. 8007ae0: 9301 str r3, [sp, #4]
  9014. 8007ae2: 9b01 ldr r3, [sp, #4]
  9015. /* USER CODE BEGIN I2C2_MspInit 1 */
  9016. /* USER CODE END I2C2_MspInit 1 */
  9017. }
  9018. }
  9019. 8007ae4: b006 add sp, #24
  9020. 8007ae6: bd10 pop {r4, pc}
  9021. 8007ae8: 40005800 .word 0x40005800
  9022. 8007aec: 40021000 .word 0x40021000
  9023. 8007af0: 40010c00 .word 0x40010c00
  9024. 08007af4 <HAL_TIM_Base_MspInit>:
  9025. * @retval None
  9026. */
  9027. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  9028. {
  9029. if(htim_base->Instance==TIM6)
  9030. 8007af4: 6802 ldr r2, [r0, #0]
  9031. 8007af6: 4b08 ldr r3, [pc, #32] ; (8007b18 <HAL_TIM_Base_MspInit+0x24>)
  9032. {
  9033. 8007af8: b082 sub sp, #8
  9034. if(htim_base->Instance==TIM6)
  9035. 8007afa: 429a cmp r2, r3
  9036. 8007afc: d10a bne.n 8007b14 <HAL_TIM_Base_MspInit+0x20>
  9037. {
  9038. /* USER CODE BEGIN TIM6_MspInit 0 */
  9039. /* USER CODE END TIM6_MspInit 0 */
  9040. /* Peripheral clock enable */
  9041. __HAL_RCC_TIM6_CLK_ENABLE();
  9042. 8007afe: f503 3300 add.w r3, r3, #131072 ; 0x20000
  9043. 8007b02: 69da ldr r2, [r3, #28]
  9044. 8007b04: f042 0210 orr.w r2, r2, #16
  9045. 8007b08: 61da str r2, [r3, #28]
  9046. 8007b0a: 69db ldr r3, [r3, #28]
  9047. 8007b0c: f003 0310 and.w r3, r3, #16
  9048. 8007b10: 9301 str r3, [sp, #4]
  9049. 8007b12: 9b01 ldr r3, [sp, #4]
  9050. /* USER CODE BEGIN TIM6_MspInit 1 */
  9051. /* USER CODE END TIM6_MspInit 1 */
  9052. }
  9053. }
  9054. 8007b14: b002 add sp, #8
  9055. 8007b16: 4770 bx lr
  9056. 8007b18: 40001000 .word 0x40001000
  9057. 08007b1c <HAL_UART_MspInit>:
  9058. * @retval None
  9059. */
  9060. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  9061. {
  9062. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9063. 8007b1c: 2210 movs r2, #16
  9064. {
  9065. 8007b1e: b570 push {r4, r5, r6, lr}
  9066. 8007b20: 4606 mov r6, r0
  9067. 8007b22: b088 sub sp, #32
  9068. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9069. 8007b24: eb0d 0002 add.w r0, sp, r2
  9070. 8007b28: 2100 movs r1, #0
  9071. 8007b2a: f000 f926 bl 8007d7a <memset>
  9072. if(huart->Instance==USART1)
  9073. 8007b2e: 6833 ldr r3, [r6, #0]
  9074. 8007b30: 4a36 ldr r2, [pc, #216] ; (8007c0c <HAL_UART_MspInit+0xf0>)
  9075. 8007b32: 4293 cmp r3, r2
  9076. 8007b34: d13d bne.n 8007bb2 <HAL_UART_MspInit+0x96>
  9077. {
  9078. /* USER CODE BEGIN USART1_MspInit 0 */
  9079. /* USER CODE END USART1_MspInit 0 */
  9080. /* Peripheral clock enable */
  9081. __HAL_RCC_USART1_CLK_ENABLE();
  9082. 8007b36: 4b36 ldr r3, [pc, #216] ; (8007c10 <HAL_UART_MspInit+0xf4>)
  9083. PA10 ------> USART1_RX
  9084. */
  9085. GPIO_InitStruct.Pin = GPIO_PIN_9;
  9086. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9087. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9088. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9089. 8007b38: a904 add r1, sp, #16
  9090. __HAL_RCC_USART1_CLK_ENABLE();
  9091. 8007b3a: 699a ldr r2, [r3, #24]
  9092. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9093. 8007b3c: 4835 ldr r0, [pc, #212] ; (8007c14 <HAL_UART_MspInit+0xf8>)
  9094. __HAL_RCC_USART1_CLK_ENABLE();
  9095. 8007b3e: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  9096. 8007b42: 619a str r2, [r3, #24]
  9097. 8007b44: 699a ldr r2, [r3, #24]
  9098. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9099. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9100. 8007b46: 2500 movs r5, #0
  9101. __HAL_RCC_USART1_CLK_ENABLE();
  9102. 8007b48: f402 4280 and.w r2, r2, #16384 ; 0x4000
  9103. 8007b4c: 9200 str r2, [sp, #0]
  9104. 8007b4e: 9a00 ldr r2, [sp, #0]
  9105. __HAL_RCC_GPIOA_CLK_ENABLE();
  9106. 8007b50: 699a ldr r2, [r3, #24]
  9107. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9108. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9109. /* USART1 DMA Init */
  9110. /* USART1_RX Init */
  9111. hdma_usart1_rx.Instance = DMA1_Channel5;
  9112. 8007b52: 4c31 ldr r4, [pc, #196] ; (8007c18 <HAL_UART_MspInit+0xfc>)
  9113. __HAL_RCC_GPIOA_CLK_ENABLE();
  9114. 8007b54: f042 0204 orr.w r2, r2, #4
  9115. 8007b58: 619a str r2, [r3, #24]
  9116. 8007b5a: 699b ldr r3, [r3, #24]
  9117. 8007b5c: f003 0304 and.w r3, r3, #4
  9118. 8007b60: 9301 str r3, [sp, #4]
  9119. 8007b62: 9b01 ldr r3, [sp, #4]
  9120. GPIO_InitStruct.Pin = GPIO_PIN_9;
  9121. 8007b64: f44f 7300 mov.w r3, #512 ; 0x200
  9122. 8007b68: 9304 str r3, [sp, #16]
  9123. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9124. 8007b6a: 2302 movs r3, #2
  9125. 8007b6c: 9305 str r3, [sp, #20]
  9126. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9127. 8007b6e: 2303 movs r3, #3
  9128. 8007b70: 9307 str r3, [sp, #28]
  9129. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9130. 8007b72: f7fc fde1 bl 8004738 <HAL_GPIO_Init>
  9131. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9132. 8007b76: f44f 6380 mov.w r3, #1024 ; 0x400
  9133. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9134. 8007b7a: a904 add r1, sp, #16
  9135. 8007b7c: 4825 ldr r0, [pc, #148] ; (8007c14 <HAL_UART_MspInit+0xf8>)
  9136. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9137. 8007b7e: 9304 str r3, [sp, #16]
  9138. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9139. 8007b80: 9505 str r5, [sp, #20]
  9140. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9141. 8007b82: 9506 str r5, [sp, #24]
  9142. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9143. 8007b84: f7fc fdd8 bl 8004738 <HAL_GPIO_Init>
  9144. hdma_usart1_rx.Instance = DMA1_Channel5;
  9145. 8007b88: 4b24 ldr r3, [pc, #144] ; (8007c1c <HAL_UART_MspInit+0x100>)
  9146. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9147. /* USART2 DMA Init */
  9148. /* USART2_RX Init */
  9149. hdma_usart2_rx.Instance = DMA1_Channel6;
  9150. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9151. 8007b8a: e884 0028 stmia.w r4, {r3, r5}
  9152. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  9153. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  9154. 8007b8e: 2380 movs r3, #128 ; 0x80
  9155. 8007b90: 60e3 str r3, [r4, #12]
  9156. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9157. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9158. hdma_usart2_rx.Init.Mode = DMA_CIRCULAR;
  9159. 8007b92: 2320 movs r3, #32
  9160. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  9161. 8007b94: 60a5 str r5, [r4, #8]
  9162. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9163. 8007b96: 6125 str r5, [r4, #16]
  9164. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9165. 8007b98: 6165 str r5, [r4, #20]
  9166. hdma_usart2_rx.Init.Mode = DMA_CIRCULAR;
  9167. 8007b9a: 61a3 str r3, [r4, #24]
  9168. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  9169. 8007b9c: 61e5 str r5, [r4, #28]
  9170. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  9171. 8007b9e: 4620 mov r0, r4
  9172. 8007ba0: f7fc fc02 bl 80043a8 <HAL_DMA_Init>
  9173. 8007ba4: b108 cbz r0, 8007baa <HAL_UART_MspInit+0x8e>
  9174. {
  9175. Error_Handler();
  9176. 8007ba6: f7ff ff17 bl 80079d8 <Error_Handler>
  9177. }
  9178. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  9179. 8007baa: 6374 str r4, [r6, #52] ; 0x34
  9180. 8007bac: 6266 str r6, [r4, #36] ; 0x24
  9181. /* USER CODE BEGIN USART2_MspInit 1 */
  9182. /* USER CODE END USART2_MspInit 1 */
  9183. }
  9184. }
  9185. 8007bae: b008 add sp, #32
  9186. 8007bb0: bd70 pop {r4, r5, r6, pc}
  9187. else if(huart->Instance==USART2)
  9188. 8007bb2: 4a1b ldr r2, [pc, #108] ; (8007c20 <HAL_UART_MspInit+0x104>)
  9189. 8007bb4: 4293 cmp r3, r2
  9190. 8007bb6: d1fa bne.n 8007bae <HAL_UART_MspInit+0x92>
  9191. __HAL_RCC_USART2_CLK_ENABLE();
  9192. 8007bb8: 4b15 ldr r3, [pc, #84] ; (8007c10 <HAL_UART_MspInit+0xf4>)
  9193. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9194. 8007bba: a904 add r1, sp, #16
  9195. __HAL_RCC_USART2_CLK_ENABLE();
  9196. 8007bbc: 69da ldr r2, [r3, #28]
  9197. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9198. 8007bbe: 4815 ldr r0, [pc, #84] ; (8007c14 <HAL_UART_MspInit+0xf8>)
  9199. __HAL_RCC_USART2_CLK_ENABLE();
  9200. 8007bc0: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  9201. 8007bc4: 61da str r2, [r3, #28]
  9202. 8007bc6: 69da ldr r2, [r3, #28]
  9203. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9204. 8007bc8: 2500 movs r5, #0
  9205. __HAL_RCC_USART2_CLK_ENABLE();
  9206. 8007bca: f402 3200 and.w r2, r2, #131072 ; 0x20000
  9207. 8007bce: 9202 str r2, [sp, #8]
  9208. 8007bd0: 9a02 ldr r2, [sp, #8]
  9209. __HAL_RCC_GPIOA_CLK_ENABLE();
  9210. 8007bd2: 699a ldr r2, [r3, #24]
  9211. hdma_usart2_rx.Instance = DMA1_Channel6;
  9212. 8007bd4: 4c13 ldr r4, [pc, #76] ; (8007c24 <HAL_UART_MspInit+0x108>)
  9213. __HAL_RCC_GPIOA_CLK_ENABLE();
  9214. 8007bd6: f042 0204 orr.w r2, r2, #4
  9215. 8007bda: 619a str r2, [r3, #24]
  9216. 8007bdc: 699b ldr r3, [r3, #24]
  9217. 8007bde: f003 0304 and.w r3, r3, #4
  9218. 8007be2: 9303 str r3, [sp, #12]
  9219. 8007be4: 9b03 ldr r3, [sp, #12]
  9220. GPIO_InitStruct.Pin = GPIO_PIN_2;
  9221. 8007be6: 2304 movs r3, #4
  9222. 8007be8: 9304 str r3, [sp, #16]
  9223. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9224. 8007bea: 2302 movs r3, #2
  9225. 8007bec: 9305 str r3, [sp, #20]
  9226. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9227. 8007bee: 2303 movs r3, #3
  9228. 8007bf0: 9307 str r3, [sp, #28]
  9229. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9230. 8007bf2: f7fc fda1 bl 8004738 <HAL_GPIO_Init>
  9231. GPIO_InitStruct.Pin = GPIO_PIN_3;
  9232. 8007bf6: 2308 movs r3, #8
  9233. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9234. 8007bf8: a904 add r1, sp, #16
  9235. 8007bfa: 4806 ldr r0, [pc, #24] ; (8007c14 <HAL_UART_MspInit+0xf8>)
  9236. GPIO_InitStruct.Pin = GPIO_PIN_3;
  9237. 8007bfc: 9304 str r3, [sp, #16]
  9238. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9239. 8007bfe: 9505 str r5, [sp, #20]
  9240. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9241. 8007c00: 9506 str r5, [sp, #24]
  9242. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9243. 8007c02: f7fc fd99 bl 8004738 <HAL_GPIO_Init>
  9244. hdma_usart2_rx.Instance = DMA1_Channel6;
  9245. 8007c06: 4b08 ldr r3, [pc, #32] ; (8007c28 <HAL_UART_MspInit+0x10c>)
  9246. 8007c08: e7bf b.n 8007b8a <HAL_UART_MspInit+0x6e>
  9247. 8007c0a: bf00 nop
  9248. 8007c0c: 40013800 .word 0x40013800
  9249. 8007c10: 40021000 .word 0x40021000
  9250. 8007c14: 40010800 .word 0x40010800
  9251. 8007c18: 200006e8 .word 0x200006e8
  9252. 8007c1c: 40020058 .word 0x40020058
  9253. 8007c20: 40004400 .word 0x40004400
  9254. 8007c24: 200005b4 .word 0x200005b4
  9255. 8007c28: 4002006c .word 0x4002006c
  9256. 08007c2c <NMI_Handler>:
  9257. 8007c2c: 4770 bx lr
  9258. 08007c2e <HardFault_Handler>:
  9259. /**
  9260. * @brief This function handles Hard fault interrupt.
  9261. */
  9262. void HardFault_Handler(void)
  9263. {
  9264. 8007c2e: e7fe b.n 8007c2e <HardFault_Handler>
  9265. 08007c30 <MemManage_Handler>:
  9266. /**
  9267. * @brief This function handles Memory management fault.
  9268. */
  9269. void MemManage_Handler(void)
  9270. {
  9271. 8007c30: e7fe b.n 8007c30 <MemManage_Handler>
  9272. 08007c32 <BusFault_Handler>:
  9273. /**
  9274. * @brief This function handles Prefetch fault, memory access fault.
  9275. */
  9276. void BusFault_Handler(void)
  9277. {
  9278. 8007c32: e7fe b.n 8007c32 <BusFault_Handler>
  9279. 08007c34 <UsageFault_Handler>:
  9280. /**
  9281. * @brief This function handles Undefined instruction or illegal state.
  9282. */
  9283. void UsageFault_Handler(void)
  9284. {
  9285. 8007c34: e7fe b.n 8007c34 <UsageFault_Handler>
  9286. 08007c36 <SVC_Handler>:
  9287. 8007c36: 4770 bx lr
  9288. 08007c38 <DebugMon_Handler>:
  9289. 8007c38: 4770 bx lr
  9290. 08007c3a <PendSV_Handler>:
  9291. /**
  9292. * @brief This function handles Pendable request for system service.
  9293. */
  9294. void PendSV_Handler(void)
  9295. {
  9296. 8007c3a: 4770 bx lr
  9297. 08007c3c <SysTick_Handler>:
  9298. void SysTick_Handler(void)
  9299. {
  9300. /* USER CODE BEGIN SysTick_IRQn 0 */
  9301. /* USER CODE END SysTick_IRQn 0 */
  9302. HAL_IncTick();
  9303. 8007c3c: f7fc bb28 b.w 8004290 <HAL_IncTick>
  9304. 08007c40 <EXTI0_IRQHandler>:
  9305. void EXTI0_IRQHandler(void)
  9306. {
  9307. /* USER CODE BEGIN EXTI0_IRQn 0 */
  9308. /* USER CODE END EXTI0_IRQn 0 */
  9309. HAL_GPIO_EXTI_IRQHandler(GPIO_PIN_0);
  9310. 8007c40: 2001 movs r0, #1
  9311. 8007c42: f7fc be75 b.w 8004930 <HAL_GPIO_EXTI_IRQHandler>
  9312. ...
  9313. 08007c48 <DMA1_Channel5_IRQHandler>:
  9314. void DMA1_Channel5_IRQHandler(void)
  9315. {
  9316. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  9317. /* USER CODE END DMA1_Channel5_IRQn 0 */
  9318. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  9319. 8007c48: 4801 ldr r0, [pc, #4] ; (8007c50 <DMA1_Channel5_IRQHandler+0x8>)
  9320. 8007c4a: f7fc bc99 b.w 8004580 <HAL_DMA_IRQHandler>
  9321. 8007c4e: bf00 nop
  9322. 8007c50: 200006e8 .word 0x200006e8
  9323. 08007c54 <DMA1_Channel6_IRQHandler>:
  9324. void DMA1_Channel6_IRQHandler(void)
  9325. {
  9326. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  9327. /* USER CODE END DMA1_Channel6_IRQn 0 */
  9328. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  9329. 8007c54: 4801 ldr r0, [pc, #4] ; (8007c5c <DMA1_Channel6_IRQHandler+0x8>)
  9330. 8007c56: f7fc bc93 b.w 8004580 <HAL_DMA_IRQHandler>
  9331. 8007c5a: bf00 nop
  9332. 8007c5c: 200005b4 .word 0x200005b4
  9333. 08007c60 <USART1_IRQHandler>:
  9334. void USART1_IRQHandler(void)
  9335. {
  9336. /* USER CODE BEGIN USART1_IRQn 0 */
  9337. /* USER CODE END USART1_IRQn 0 */
  9338. HAL_UART_IRQHandler(&huart1);
  9339. 8007c60: 4801 ldr r0, [pc, #4] ; (8007c68 <USART1_IRQHandler+0x8>)
  9340. 8007c62: f7fe b899 b.w 8005d98 <HAL_UART_IRQHandler>
  9341. 8007c66: bf00 nop
  9342. 8007c68: 2000072c .word 0x2000072c
  9343. 08007c6c <USART2_IRQHandler>:
  9344. void USART2_IRQHandler(void)
  9345. {
  9346. /* USER CODE BEGIN USART2_IRQn 0 */
  9347. /* USER CODE END USART2_IRQn 0 */
  9348. HAL_UART_IRQHandler(&huart2);
  9349. 8007c6c: 4801 ldr r0, [pc, #4] ; (8007c74 <USART2_IRQHandler+0x8>)
  9350. 8007c6e: f7fe b893 b.w 8005d98 <HAL_UART_IRQHandler>
  9351. 8007c72: bf00 nop
  9352. 8007c74: 200008d8 .word 0x200008d8
  9353. 08007c78 <TIM6_IRQHandler>:
  9354. void TIM6_IRQHandler(void)
  9355. {
  9356. /* USER CODE BEGIN TIM6_IRQn 0 */
  9357. /* USER CODE END TIM6_IRQn 0 */
  9358. HAL_TIM_IRQHandler(&htim6);
  9359. 8007c78: 4801 ldr r0, [pc, #4] ; (8007c80 <TIM6_IRQHandler+0x8>)
  9360. 8007c7a: f7fd bd30 b.w 80056de <HAL_TIM_IRQHandler>
  9361. 8007c7e: bf00 nop
  9362. 8007c80: 20000898 .word 0x20000898
  9363. 08007c84 <SystemInit>:
  9364. */
  9365. void SystemInit (void)
  9366. {
  9367. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  9368. /* Set HSION bit */
  9369. RCC->CR |= 0x00000001U;
  9370. 8007c84: 4b0e ldr r3, [pc, #56] ; (8007cc0 <SystemInit+0x3c>)
  9371. 8007c86: 681a ldr r2, [r3, #0]
  9372. 8007c88: f042 0201 orr.w r2, r2, #1
  9373. 8007c8c: 601a str r2, [r3, #0]
  9374. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  9375. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  9376. RCC->CFGR &= 0xF8FF0000U;
  9377. 8007c8e: 6859 ldr r1, [r3, #4]
  9378. 8007c90: 4a0c ldr r2, [pc, #48] ; (8007cc4 <SystemInit+0x40>)
  9379. 8007c92: 400a ands r2, r1
  9380. 8007c94: 605a str r2, [r3, #4]
  9381. #else
  9382. RCC->CFGR &= 0xF0FF0000U;
  9383. #endif /* STM32F105xC */
  9384. /* Reset HSEON, CSSON and PLLON bits */
  9385. RCC->CR &= 0xFEF6FFFFU;
  9386. 8007c96: 681a ldr r2, [r3, #0]
  9387. 8007c98: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  9388. 8007c9c: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  9389. 8007ca0: 601a str r2, [r3, #0]
  9390. /* Reset HSEBYP bit */
  9391. RCC->CR &= 0xFFFBFFFFU;
  9392. 8007ca2: 681a ldr r2, [r3, #0]
  9393. 8007ca4: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  9394. 8007ca8: 601a str r2, [r3, #0]
  9395. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  9396. RCC->CFGR &= 0xFF80FFFFU;
  9397. 8007caa: 685a ldr r2, [r3, #4]
  9398. 8007cac: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  9399. 8007cb0: 605a str r2, [r3, #4]
  9400. /* Reset CFGR2 register */
  9401. RCC->CFGR2 = 0x00000000U;
  9402. #else
  9403. /* Disable all interrupts and clear pending bits */
  9404. RCC->CIR = 0x009F0000U;
  9405. 8007cb2: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  9406. 8007cb6: 609a str r2, [r3, #8]
  9407. #endif
  9408. #ifdef VECT_TAB_SRAM
  9409. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  9410. #else
  9411. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  9412. 8007cb8: 4a03 ldr r2, [pc, #12] ; (8007cc8 <SystemInit+0x44>)
  9413. 8007cba: 4b04 ldr r3, [pc, #16] ; (8007ccc <SystemInit+0x48>)
  9414. 8007cbc: 609a str r2, [r3, #8]
  9415. 8007cbe: 4770 bx lr
  9416. 8007cc0: 40021000 .word 0x40021000
  9417. 8007cc4: f8ff0000 .word 0xf8ff0000
  9418. 8007cc8: 08004000 .word 0x08004000
  9419. 8007ccc: e000ed00 .word 0xe000ed00
  9420. 08007cd0 <Reset_Handler>:
  9421. .weak Reset_Handler
  9422. .type Reset_Handler, %function
  9423. Reset_Handler:
  9424. /* Copy the data segment initializers from flash to SRAM */
  9425. movs r1, #0
  9426. 8007cd0: 2100 movs r1, #0
  9427. b LoopCopyDataInit
  9428. 8007cd2: e003 b.n 8007cdc <LoopCopyDataInit>
  9429. 08007cd4 <CopyDataInit>:
  9430. CopyDataInit:
  9431. ldr r3, =_sidata
  9432. 8007cd4: 4b0b ldr r3, [pc, #44] ; (8007d04 <LoopFillZerobss+0x14>)
  9433. ldr r3, [r3, r1]
  9434. 8007cd6: 585b ldr r3, [r3, r1]
  9435. str r3, [r0, r1]
  9436. 8007cd8: 5043 str r3, [r0, r1]
  9437. adds r1, r1, #4
  9438. 8007cda: 3104 adds r1, #4
  9439. 08007cdc <LoopCopyDataInit>:
  9440. LoopCopyDataInit:
  9441. ldr r0, =_sdata
  9442. 8007cdc: 480a ldr r0, [pc, #40] ; (8007d08 <LoopFillZerobss+0x18>)
  9443. ldr r3, =_edata
  9444. 8007cde: 4b0b ldr r3, [pc, #44] ; (8007d0c <LoopFillZerobss+0x1c>)
  9445. adds r2, r0, r1
  9446. 8007ce0: 1842 adds r2, r0, r1
  9447. cmp r2, r3
  9448. 8007ce2: 429a cmp r2, r3
  9449. bcc CopyDataInit
  9450. 8007ce4: d3f6 bcc.n 8007cd4 <CopyDataInit>
  9451. ldr r2, =_sbss
  9452. 8007ce6: 4a0a ldr r2, [pc, #40] ; (8007d10 <LoopFillZerobss+0x20>)
  9453. b LoopFillZerobss
  9454. 8007ce8: e002 b.n 8007cf0 <LoopFillZerobss>
  9455. 08007cea <FillZerobss>:
  9456. /* Zero fill the bss segment. */
  9457. FillZerobss:
  9458. movs r3, #0
  9459. 8007cea: 2300 movs r3, #0
  9460. str r3, [r2], #4
  9461. 8007cec: f842 3b04 str.w r3, [r2], #4
  9462. 08007cf0 <LoopFillZerobss>:
  9463. LoopFillZerobss:
  9464. ldr r3, = _ebss
  9465. 8007cf0: 4b08 ldr r3, [pc, #32] ; (8007d14 <LoopFillZerobss+0x24>)
  9466. cmp r2, r3
  9467. 8007cf2: 429a cmp r2, r3
  9468. bcc FillZerobss
  9469. 8007cf4: d3f9 bcc.n 8007cea <FillZerobss>
  9470. /* Call the clock system intitialization function.*/
  9471. bl SystemInit
  9472. 8007cf6: f7ff ffc5 bl 8007c84 <SystemInit>
  9473. /* Call static constructors */
  9474. bl __libc_init_array
  9475. 8007cfa: f000 f80f bl 8007d1c <__libc_init_array>
  9476. /* Call the application's entry point.*/
  9477. bl main
  9478. 8007cfe: f7ff fcef bl 80076e0 <main>
  9479. bx lr
  9480. 8007d02: 4770 bx lr
  9481. ldr r3, =_sidata
  9482. 8007d04: 08009178 .word 0x08009178
  9483. ldr r0, =_sdata
  9484. 8007d08: 20000000 .word 0x20000000
  9485. ldr r3, =_edata
  9486. 8007d0c: 20000078 .word 0x20000078
  9487. ldr r2, =_sbss
  9488. 8007d10: 20000078 .word 0x20000078
  9489. ldr r3, = _ebss
  9490. 8007d14: 20000a34 .word 0x20000a34
  9491. 08007d18 <ADC1_2_IRQHandler>:
  9492. * @retval : None
  9493. */
  9494. .section .text.Default_Handler,"ax",%progbits
  9495. Default_Handler:
  9496. Infinite_Loop:
  9497. b Infinite_Loop
  9498. 8007d18: e7fe b.n 8007d18 <ADC1_2_IRQHandler>
  9499. ...
  9500. 08007d1c <__libc_init_array>:
  9501. 8007d1c: b570 push {r4, r5, r6, lr}
  9502. 8007d1e: 2500 movs r5, #0
  9503. 8007d20: 4e0c ldr r6, [pc, #48] ; (8007d54 <__libc_init_array+0x38>)
  9504. 8007d22: 4c0d ldr r4, [pc, #52] ; (8007d58 <__libc_init_array+0x3c>)
  9505. 8007d24: 1ba4 subs r4, r4, r6
  9506. 8007d26: 10a4 asrs r4, r4, #2
  9507. 8007d28: 42a5 cmp r5, r4
  9508. 8007d2a: d109 bne.n 8007d40 <__libc_init_array+0x24>
  9509. 8007d2c: f001 f88a bl 8008e44 <_init>
  9510. 8007d30: 2500 movs r5, #0
  9511. 8007d32: 4e0a ldr r6, [pc, #40] ; (8007d5c <__libc_init_array+0x40>)
  9512. 8007d34: 4c0a ldr r4, [pc, #40] ; (8007d60 <__libc_init_array+0x44>)
  9513. 8007d36: 1ba4 subs r4, r4, r6
  9514. 8007d38: 10a4 asrs r4, r4, #2
  9515. 8007d3a: 42a5 cmp r5, r4
  9516. 8007d3c: d105 bne.n 8007d4a <__libc_init_array+0x2e>
  9517. 8007d3e: bd70 pop {r4, r5, r6, pc}
  9518. 8007d40: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  9519. 8007d44: 4798 blx r3
  9520. 8007d46: 3501 adds r5, #1
  9521. 8007d48: e7ee b.n 8007d28 <__libc_init_array+0xc>
  9522. 8007d4a: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  9523. 8007d4e: 4798 blx r3
  9524. 8007d50: 3501 adds r5, #1
  9525. 8007d52: e7f2 b.n 8007d3a <__libc_init_array+0x1e>
  9526. 8007d54: 08009170 .word 0x08009170
  9527. 8007d58: 08009170 .word 0x08009170
  9528. 8007d5c: 08009170 .word 0x08009170
  9529. 8007d60: 08009174 .word 0x08009174
  9530. 08007d64 <memcpy>:
  9531. 8007d64: b510 push {r4, lr}
  9532. 8007d66: 1e43 subs r3, r0, #1
  9533. 8007d68: 440a add r2, r1
  9534. 8007d6a: 4291 cmp r1, r2
  9535. 8007d6c: d100 bne.n 8007d70 <memcpy+0xc>
  9536. 8007d6e: bd10 pop {r4, pc}
  9537. 8007d70: f811 4b01 ldrb.w r4, [r1], #1
  9538. 8007d74: f803 4f01 strb.w r4, [r3, #1]!
  9539. 8007d78: e7f7 b.n 8007d6a <memcpy+0x6>
  9540. 08007d7a <memset>:
  9541. 8007d7a: 4603 mov r3, r0
  9542. 8007d7c: 4402 add r2, r0
  9543. 8007d7e: 4293 cmp r3, r2
  9544. 8007d80: d100 bne.n 8007d84 <memset+0xa>
  9545. 8007d82: 4770 bx lr
  9546. 8007d84: f803 1b01 strb.w r1, [r3], #1
  9547. 8007d88: e7f9 b.n 8007d7e <memset+0x4>
  9548. ...
  9549. 08007d8c <iprintf>:
  9550. 8007d8c: b40f push {r0, r1, r2, r3}
  9551. 8007d8e: 4b0a ldr r3, [pc, #40] ; (8007db8 <iprintf+0x2c>)
  9552. 8007d90: b513 push {r0, r1, r4, lr}
  9553. 8007d92: 681c ldr r4, [r3, #0]
  9554. 8007d94: b124 cbz r4, 8007da0 <iprintf+0x14>
  9555. 8007d96: 69a3 ldr r3, [r4, #24]
  9556. 8007d98: b913 cbnz r3, 8007da0 <iprintf+0x14>
  9557. 8007d9a: 4620 mov r0, r4
  9558. 8007d9c: f000 fada bl 8008354 <__sinit>
  9559. 8007da0: ab05 add r3, sp, #20
  9560. 8007da2: 9a04 ldr r2, [sp, #16]
  9561. 8007da4: 68a1 ldr r1, [r4, #8]
  9562. 8007da6: 4620 mov r0, r4
  9563. 8007da8: 9301 str r3, [sp, #4]
  9564. 8007daa: f000 fc9b bl 80086e4 <_vfiprintf_r>
  9565. 8007dae: b002 add sp, #8
  9566. 8007db0: e8bd 4010 ldmia.w sp!, {r4, lr}
  9567. 8007db4: b004 add sp, #16
  9568. 8007db6: 4770 bx lr
  9569. 8007db8: 20000014 .word 0x20000014
  9570. 08007dbc <_puts_r>:
  9571. 8007dbc: b570 push {r4, r5, r6, lr}
  9572. 8007dbe: 460e mov r6, r1
  9573. 8007dc0: 4605 mov r5, r0
  9574. 8007dc2: b118 cbz r0, 8007dcc <_puts_r+0x10>
  9575. 8007dc4: 6983 ldr r3, [r0, #24]
  9576. 8007dc6: b90b cbnz r3, 8007dcc <_puts_r+0x10>
  9577. 8007dc8: f000 fac4 bl 8008354 <__sinit>
  9578. 8007dcc: 69ab ldr r3, [r5, #24]
  9579. 8007dce: 68ac ldr r4, [r5, #8]
  9580. 8007dd0: b913 cbnz r3, 8007dd8 <_puts_r+0x1c>
  9581. 8007dd2: 4628 mov r0, r5
  9582. 8007dd4: f000 fabe bl 8008354 <__sinit>
  9583. 8007dd8: 4b23 ldr r3, [pc, #140] ; (8007e68 <_puts_r+0xac>)
  9584. 8007dda: 429c cmp r4, r3
  9585. 8007ddc: d117 bne.n 8007e0e <_puts_r+0x52>
  9586. 8007dde: 686c ldr r4, [r5, #4]
  9587. 8007de0: 89a3 ldrh r3, [r4, #12]
  9588. 8007de2: 071b lsls r3, r3, #28
  9589. 8007de4: d51d bpl.n 8007e22 <_puts_r+0x66>
  9590. 8007de6: 6923 ldr r3, [r4, #16]
  9591. 8007de8: b1db cbz r3, 8007e22 <_puts_r+0x66>
  9592. 8007dea: 3e01 subs r6, #1
  9593. 8007dec: 68a3 ldr r3, [r4, #8]
  9594. 8007dee: f816 1f01 ldrb.w r1, [r6, #1]!
  9595. 8007df2: 3b01 subs r3, #1
  9596. 8007df4: 60a3 str r3, [r4, #8]
  9597. 8007df6: b9e9 cbnz r1, 8007e34 <_puts_r+0x78>
  9598. 8007df8: 2b00 cmp r3, #0
  9599. 8007dfa: da2e bge.n 8007e5a <_puts_r+0x9e>
  9600. 8007dfc: 4622 mov r2, r4
  9601. 8007dfe: 210a movs r1, #10
  9602. 8007e00: 4628 mov r0, r5
  9603. 8007e02: f000 f8f5 bl 8007ff0 <__swbuf_r>
  9604. 8007e06: 3001 adds r0, #1
  9605. 8007e08: d011 beq.n 8007e2e <_puts_r+0x72>
  9606. 8007e0a: 200a movs r0, #10
  9607. 8007e0c: bd70 pop {r4, r5, r6, pc}
  9608. 8007e0e: 4b17 ldr r3, [pc, #92] ; (8007e6c <_puts_r+0xb0>)
  9609. 8007e10: 429c cmp r4, r3
  9610. 8007e12: d101 bne.n 8007e18 <_puts_r+0x5c>
  9611. 8007e14: 68ac ldr r4, [r5, #8]
  9612. 8007e16: e7e3 b.n 8007de0 <_puts_r+0x24>
  9613. 8007e18: 4b15 ldr r3, [pc, #84] ; (8007e70 <_puts_r+0xb4>)
  9614. 8007e1a: 429c cmp r4, r3
  9615. 8007e1c: bf08 it eq
  9616. 8007e1e: 68ec ldreq r4, [r5, #12]
  9617. 8007e20: e7de b.n 8007de0 <_puts_r+0x24>
  9618. 8007e22: 4621 mov r1, r4
  9619. 8007e24: 4628 mov r0, r5
  9620. 8007e26: f000 f935 bl 8008094 <__swsetup_r>
  9621. 8007e2a: 2800 cmp r0, #0
  9622. 8007e2c: d0dd beq.n 8007dea <_puts_r+0x2e>
  9623. 8007e2e: f04f 30ff mov.w r0, #4294967295
  9624. 8007e32: bd70 pop {r4, r5, r6, pc}
  9625. 8007e34: 2b00 cmp r3, #0
  9626. 8007e36: da04 bge.n 8007e42 <_puts_r+0x86>
  9627. 8007e38: 69a2 ldr r2, [r4, #24]
  9628. 8007e3a: 4293 cmp r3, r2
  9629. 8007e3c: db06 blt.n 8007e4c <_puts_r+0x90>
  9630. 8007e3e: 290a cmp r1, #10
  9631. 8007e40: d004 beq.n 8007e4c <_puts_r+0x90>
  9632. 8007e42: 6823 ldr r3, [r4, #0]
  9633. 8007e44: 1c5a adds r2, r3, #1
  9634. 8007e46: 6022 str r2, [r4, #0]
  9635. 8007e48: 7019 strb r1, [r3, #0]
  9636. 8007e4a: e7cf b.n 8007dec <_puts_r+0x30>
  9637. 8007e4c: 4622 mov r2, r4
  9638. 8007e4e: 4628 mov r0, r5
  9639. 8007e50: f000 f8ce bl 8007ff0 <__swbuf_r>
  9640. 8007e54: 3001 adds r0, #1
  9641. 8007e56: d1c9 bne.n 8007dec <_puts_r+0x30>
  9642. 8007e58: e7e9 b.n 8007e2e <_puts_r+0x72>
  9643. 8007e5a: 200a movs r0, #10
  9644. 8007e5c: 6823 ldr r3, [r4, #0]
  9645. 8007e5e: 1c5a adds r2, r3, #1
  9646. 8007e60: 6022 str r2, [r4, #0]
  9647. 8007e62: 7018 strb r0, [r3, #0]
  9648. 8007e64: bd70 pop {r4, r5, r6, pc}
  9649. 8007e66: bf00 nop
  9650. 8007e68: 080090fc .word 0x080090fc
  9651. 8007e6c: 0800911c .word 0x0800911c
  9652. 8007e70: 080090dc .word 0x080090dc
  9653. 08007e74 <puts>:
  9654. 8007e74: 4b02 ldr r3, [pc, #8] ; (8007e80 <puts+0xc>)
  9655. 8007e76: 4601 mov r1, r0
  9656. 8007e78: 6818 ldr r0, [r3, #0]
  9657. 8007e7a: f7ff bf9f b.w 8007dbc <_puts_r>
  9658. 8007e7e: bf00 nop
  9659. 8007e80: 20000014 .word 0x20000014
  9660. 08007e84 <setbuf>:
  9661. 8007e84: 2900 cmp r1, #0
  9662. 8007e86: f44f 6380 mov.w r3, #1024 ; 0x400
  9663. 8007e8a: bf0c ite eq
  9664. 8007e8c: 2202 moveq r2, #2
  9665. 8007e8e: 2200 movne r2, #0
  9666. 8007e90: f000 b800 b.w 8007e94 <setvbuf>
  9667. 08007e94 <setvbuf>:
  9668. 8007e94: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  9669. 8007e98: 461d mov r5, r3
  9670. 8007e9a: 4b51 ldr r3, [pc, #324] ; (8007fe0 <setvbuf+0x14c>)
  9671. 8007e9c: 4604 mov r4, r0
  9672. 8007e9e: 681e ldr r6, [r3, #0]
  9673. 8007ea0: 460f mov r7, r1
  9674. 8007ea2: 4690 mov r8, r2
  9675. 8007ea4: b126 cbz r6, 8007eb0 <setvbuf+0x1c>
  9676. 8007ea6: 69b3 ldr r3, [r6, #24]
  9677. 8007ea8: b913 cbnz r3, 8007eb0 <setvbuf+0x1c>
  9678. 8007eaa: 4630 mov r0, r6
  9679. 8007eac: f000 fa52 bl 8008354 <__sinit>
  9680. 8007eb0: 4b4c ldr r3, [pc, #304] ; (8007fe4 <setvbuf+0x150>)
  9681. 8007eb2: 429c cmp r4, r3
  9682. 8007eb4: d152 bne.n 8007f5c <setvbuf+0xc8>
  9683. 8007eb6: 6874 ldr r4, [r6, #4]
  9684. 8007eb8: f1b8 0f02 cmp.w r8, #2
  9685. 8007ebc: d006 beq.n 8007ecc <setvbuf+0x38>
  9686. 8007ebe: f1b8 0f01 cmp.w r8, #1
  9687. 8007ec2: f200 8089 bhi.w 8007fd8 <setvbuf+0x144>
  9688. 8007ec6: 2d00 cmp r5, #0
  9689. 8007ec8: f2c0 8086 blt.w 8007fd8 <setvbuf+0x144>
  9690. 8007ecc: 4621 mov r1, r4
  9691. 8007ece: 4630 mov r0, r6
  9692. 8007ed0: f000 f9d6 bl 8008280 <_fflush_r>
  9693. 8007ed4: 6b61 ldr r1, [r4, #52] ; 0x34
  9694. 8007ed6: b141 cbz r1, 8007eea <setvbuf+0x56>
  9695. 8007ed8: f104 0344 add.w r3, r4, #68 ; 0x44
  9696. 8007edc: 4299 cmp r1, r3
  9697. 8007ede: d002 beq.n 8007ee6 <setvbuf+0x52>
  9698. 8007ee0: 4630 mov r0, r6
  9699. 8007ee2: f000 fb2d bl 8008540 <_free_r>
  9700. 8007ee6: 2300 movs r3, #0
  9701. 8007ee8: 6363 str r3, [r4, #52] ; 0x34
  9702. 8007eea: 2300 movs r3, #0
  9703. 8007eec: 61a3 str r3, [r4, #24]
  9704. 8007eee: 6063 str r3, [r4, #4]
  9705. 8007ef0: 89a3 ldrh r3, [r4, #12]
  9706. 8007ef2: 061b lsls r3, r3, #24
  9707. 8007ef4: d503 bpl.n 8007efe <setvbuf+0x6a>
  9708. 8007ef6: 6921 ldr r1, [r4, #16]
  9709. 8007ef8: 4630 mov r0, r6
  9710. 8007efa: f000 fb21 bl 8008540 <_free_r>
  9711. 8007efe: 89a3 ldrh r3, [r4, #12]
  9712. 8007f00: f1b8 0f02 cmp.w r8, #2
  9713. 8007f04: f423 634a bic.w r3, r3, #3232 ; 0xca0
  9714. 8007f08: f023 0303 bic.w r3, r3, #3
  9715. 8007f0c: 81a3 strh r3, [r4, #12]
  9716. 8007f0e: d05d beq.n 8007fcc <setvbuf+0x138>
  9717. 8007f10: ab01 add r3, sp, #4
  9718. 8007f12: 466a mov r2, sp
  9719. 8007f14: 4621 mov r1, r4
  9720. 8007f16: 4630 mov r0, r6
  9721. 8007f18: f000 faa6 bl 8008468 <__swhatbuf_r>
  9722. 8007f1c: 89a3 ldrh r3, [r4, #12]
  9723. 8007f1e: 4318 orrs r0, r3
  9724. 8007f20: 81a0 strh r0, [r4, #12]
  9725. 8007f22: bb2d cbnz r5, 8007f70 <setvbuf+0xdc>
  9726. 8007f24: 9d00 ldr r5, [sp, #0]
  9727. 8007f26: 4628 mov r0, r5
  9728. 8007f28: f000 fb02 bl 8008530 <malloc>
  9729. 8007f2c: 4607 mov r7, r0
  9730. 8007f2e: 2800 cmp r0, #0
  9731. 8007f30: d14e bne.n 8007fd0 <setvbuf+0x13c>
  9732. 8007f32: f8dd 9000 ldr.w r9, [sp]
  9733. 8007f36: 45a9 cmp r9, r5
  9734. 8007f38: d13c bne.n 8007fb4 <setvbuf+0x120>
  9735. 8007f3a: f04f 30ff mov.w r0, #4294967295
  9736. 8007f3e: 89a3 ldrh r3, [r4, #12]
  9737. 8007f40: f043 0302 orr.w r3, r3, #2
  9738. 8007f44: 81a3 strh r3, [r4, #12]
  9739. 8007f46: 2300 movs r3, #0
  9740. 8007f48: 60a3 str r3, [r4, #8]
  9741. 8007f4a: f104 0347 add.w r3, r4, #71 ; 0x47
  9742. 8007f4e: 6023 str r3, [r4, #0]
  9743. 8007f50: 6123 str r3, [r4, #16]
  9744. 8007f52: 2301 movs r3, #1
  9745. 8007f54: 6163 str r3, [r4, #20]
  9746. 8007f56: b003 add sp, #12
  9747. 8007f58: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  9748. 8007f5c: 4b22 ldr r3, [pc, #136] ; (8007fe8 <setvbuf+0x154>)
  9749. 8007f5e: 429c cmp r4, r3
  9750. 8007f60: d101 bne.n 8007f66 <setvbuf+0xd2>
  9751. 8007f62: 68b4 ldr r4, [r6, #8]
  9752. 8007f64: e7a8 b.n 8007eb8 <setvbuf+0x24>
  9753. 8007f66: 4b21 ldr r3, [pc, #132] ; (8007fec <setvbuf+0x158>)
  9754. 8007f68: 429c cmp r4, r3
  9755. 8007f6a: bf08 it eq
  9756. 8007f6c: 68f4 ldreq r4, [r6, #12]
  9757. 8007f6e: e7a3 b.n 8007eb8 <setvbuf+0x24>
  9758. 8007f70: 2f00 cmp r7, #0
  9759. 8007f72: d0d8 beq.n 8007f26 <setvbuf+0x92>
  9760. 8007f74: 69b3 ldr r3, [r6, #24]
  9761. 8007f76: b913 cbnz r3, 8007f7e <setvbuf+0xea>
  9762. 8007f78: 4630 mov r0, r6
  9763. 8007f7a: f000 f9eb bl 8008354 <__sinit>
  9764. 8007f7e: f1b8 0f01 cmp.w r8, #1
  9765. 8007f82: bf08 it eq
  9766. 8007f84: 89a3 ldrheq r3, [r4, #12]
  9767. 8007f86: 6027 str r7, [r4, #0]
  9768. 8007f88: bf04 itt eq
  9769. 8007f8a: f043 0301 orreq.w r3, r3, #1
  9770. 8007f8e: 81a3 strheq r3, [r4, #12]
  9771. 8007f90: 89a3 ldrh r3, [r4, #12]
  9772. 8007f92: 6127 str r7, [r4, #16]
  9773. 8007f94: f013 0008 ands.w r0, r3, #8
  9774. 8007f98: 6165 str r5, [r4, #20]
  9775. 8007f9a: d01b beq.n 8007fd4 <setvbuf+0x140>
  9776. 8007f9c: f013 0001 ands.w r0, r3, #1
  9777. 8007fa0: f04f 0300 mov.w r3, #0
  9778. 8007fa4: bf1f itttt ne
  9779. 8007fa6: 426d negne r5, r5
  9780. 8007fa8: 60a3 strne r3, [r4, #8]
  9781. 8007faa: 61a5 strne r5, [r4, #24]
  9782. 8007fac: 4618 movne r0, r3
  9783. 8007fae: bf08 it eq
  9784. 8007fb0: 60a5 streq r5, [r4, #8]
  9785. 8007fb2: e7d0 b.n 8007f56 <setvbuf+0xc2>
  9786. 8007fb4: 4648 mov r0, r9
  9787. 8007fb6: f000 fabb bl 8008530 <malloc>
  9788. 8007fba: 4607 mov r7, r0
  9789. 8007fbc: 2800 cmp r0, #0
  9790. 8007fbe: d0bc beq.n 8007f3a <setvbuf+0xa6>
  9791. 8007fc0: 89a3 ldrh r3, [r4, #12]
  9792. 8007fc2: 464d mov r5, r9
  9793. 8007fc4: f043 0380 orr.w r3, r3, #128 ; 0x80
  9794. 8007fc8: 81a3 strh r3, [r4, #12]
  9795. 8007fca: e7d3 b.n 8007f74 <setvbuf+0xe0>
  9796. 8007fcc: 2000 movs r0, #0
  9797. 8007fce: e7b6 b.n 8007f3e <setvbuf+0xaa>
  9798. 8007fd0: 46a9 mov r9, r5
  9799. 8007fd2: e7f5 b.n 8007fc0 <setvbuf+0x12c>
  9800. 8007fd4: 60a0 str r0, [r4, #8]
  9801. 8007fd6: e7be b.n 8007f56 <setvbuf+0xc2>
  9802. 8007fd8: f04f 30ff mov.w r0, #4294967295
  9803. 8007fdc: e7bb b.n 8007f56 <setvbuf+0xc2>
  9804. 8007fde: bf00 nop
  9805. 8007fe0: 20000014 .word 0x20000014
  9806. 8007fe4: 080090fc .word 0x080090fc
  9807. 8007fe8: 0800911c .word 0x0800911c
  9808. 8007fec: 080090dc .word 0x080090dc
  9809. 08007ff0 <__swbuf_r>:
  9810. 8007ff0: b5f8 push {r3, r4, r5, r6, r7, lr}
  9811. 8007ff2: 460e mov r6, r1
  9812. 8007ff4: 4614 mov r4, r2
  9813. 8007ff6: 4605 mov r5, r0
  9814. 8007ff8: b118 cbz r0, 8008002 <__swbuf_r+0x12>
  9815. 8007ffa: 6983 ldr r3, [r0, #24]
  9816. 8007ffc: b90b cbnz r3, 8008002 <__swbuf_r+0x12>
  9817. 8007ffe: f000 f9a9 bl 8008354 <__sinit>
  9818. 8008002: 4b21 ldr r3, [pc, #132] ; (8008088 <__swbuf_r+0x98>)
  9819. 8008004: 429c cmp r4, r3
  9820. 8008006: d12a bne.n 800805e <__swbuf_r+0x6e>
  9821. 8008008: 686c ldr r4, [r5, #4]
  9822. 800800a: 69a3 ldr r3, [r4, #24]
  9823. 800800c: 60a3 str r3, [r4, #8]
  9824. 800800e: 89a3 ldrh r3, [r4, #12]
  9825. 8008010: 071a lsls r2, r3, #28
  9826. 8008012: d52e bpl.n 8008072 <__swbuf_r+0x82>
  9827. 8008014: 6923 ldr r3, [r4, #16]
  9828. 8008016: b363 cbz r3, 8008072 <__swbuf_r+0x82>
  9829. 8008018: 6923 ldr r3, [r4, #16]
  9830. 800801a: 6820 ldr r0, [r4, #0]
  9831. 800801c: b2f6 uxtb r6, r6
  9832. 800801e: 1ac0 subs r0, r0, r3
  9833. 8008020: 6963 ldr r3, [r4, #20]
  9834. 8008022: 4637 mov r7, r6
  9835. 8008024: 4298 cmp r0, r3
  9836. 8008026: db04 blt.n 8008032 <__swbuf_r+0x42>
  9837. 8008028: 4621 mov r1, r4
  9838. 800802a: 4628 mov r0, r5
  9839. 800802c: f000 f928 bl 8008280 <_fflush_r>
  9840. 8008030: bb28 cbnz r0, 800807e <__swbuf_r+0x8e>
  9841. 8008032: 68a3 ldr r3, [r4, #8]
  9842. 8008034: 3001 adds r0, #1
  9843. 8008036: 3b01 subs r3, #1
  9844. 8008038: 60a3 str r3, [r4, #8]
  9845. 800803a: 6823 ldr r3, [r4, #0]
  9846. 800803c: 1c5a adds r2, r3, #1
  9847. 800803e: 6022 str r2, [r4, #0]
  9848. 8008040: 701e strb r6, [r3, #0]
  9849. 8008042: 6963 ldr r3, [r4, #20]
  9850. 8008044: 4298 cmp r0, r3
  9851. 8008046: d004 beq.n 8008052 <__swbuf_r+0x62>
  9852. 8008048: 89a3 ldrh r3, [r4, #12]
  9853. 800804a: 07db lsls r3, r3, #31
  9854. 800804c: d519 bpl.n 8008082 <__swbuf_r+0x92>
  9855. 800804e: 2e0a cmp r6, #10
  9856. 8008050: d117 bne.n 8008082 <__swbuf_r+0x92>
  9857. 8008052: 4621 mov r1, r4
  9858. 8008054: 4628 mov r0, r5
  9859. 8008056: f000 f913 bl 8008280 <_fflush_r>
  9860. 800805a: b190 cbz r0, 8008082 <__swbuf_r+0x92>
  9861. 800805c: e00f b.n 800807e <__swbuf_r+0x8e>
  9862. 800805e: 4b0b ldr r3, [pc, #44] ; (800808c <__swbuf_r+0x9c>)
  9863. 8008060: 429c cmp r4, r3
  9864. 8008062: d101 bne.n 8008068 <__swbuf_r+0x78>
  9865. 8008064: 68ac ldr r4, [r5, #8]
  9866. 8008066: e7d0 b.n 800800a <__swbuf_r+0x1a>
  9867. 8008068: 4b09 ldr r3, [pc, #36] ; (8008090 <__swbuf_r+0xa0>)
  9868. 800806a: 429c cmp r4, r3
  9869. 800806c: bf08 it eq
  9870. 800806e: 68ec ldreq r4, [r5, #12]
  9871. 8008070: e7cb b.n 800800a <__swbuf_r+0x1a>
  9872. 8008072: 4621 mov r1, r4
  9873. 8008074: 4628 mov r0, r5
  9874. 8008076: f000 f80d bl 8008094 <__swsetup_r>
  9875. 800807a: 2800 cmp r0, #0
  9876. 800807c: d0cc beq.n 8008018 <__swbuf_r+0x28>
  9877. 800807e: f04f 37ff mov.w r7, #4294967295
  9878. 8008082: 4638 mov r0, r7
  9879. 8008084: bdf8 pop {r3, r4, r5, r6, r7, pc}
  9880. 8008086: bf00 nop
  9881. 8008088: 080090fc .word 0x080090fc
  9882. 800808c: 0800911c .word 0x0800911c
  9883. 8008090: 080090dc .word 0x080090dc
  9884. 08008094 <__swsetup_r>:
  9885. 8008094: 4b32 ldr r3, [pc, #200] ; (8008160 <__swsetup_r+0xcc>)
  9886. 8008096: b570 push {r4, r5, r6, lr}
  9887. 8008098: 681d ldr r5, [r3, #0]
  9888. 800809a: 4606 mov r6, r0
  9889. 800809c: 460c mov r4, r1
  9890. 800809e: b125 cbz r5, 80080aa <__swsetup_r+0x16>
  9891. 80080a0: 69ab ldr r3, [r5, #24]
  9892. 80080a2: b913 cbnz r3, 80080aa <__swsetup_r+0x16>
  9893. 80080a4: 4628 mov r0, r5
  9894. 80080a6: f000 f955 bl 8008354 <__sinit>
  9895. 80080aa: 4b2e ldr r3, [pc, #184] ; (8008164 <__swsetup_r+0xd0>)
  9896. 80080ac: 429c cmp r4, r3
  9897. 80080ae: d10f bne.n 80080d0 <__swsetup_r+0x3c>
  9898. 80080b0: 686c ldr r4, [r5, #4]
  9899. 80080b2: f9b4 300c ldrsh.w r3, [r4, #12]
  9900. 80080b6: b29a uxth r2, r3
  9901. 80080b8: 0715 lsls r5, r2, #28
  9902. 80080ba: d42c bmi.n 8008116 <__swsetup_r+0x82>
  9903. 80080bc: 06d0 lsls r0, r2, #27
  9904. 80080be: d411 bmi.n 80080e4 <__swsetup_r+0x50>
  9905. 80080c0: 2209 movs r2, #9
  9906. 80080c2: 6032 str r2, [r6, #0]
  9907. 80080c4: f043 0340 orr.w r3, r3, #64 ; 0x40
  9908. 80080c8: 81a3 strh r3, [r4, #12]
  9909. 80080ca: f04f 30ff mov.w r0, #4294967295
  9910. 80080ce: bd70 pop {r4, r5, r6, pc}
  9911. 80080d0: 4b25 ldr r3, [pc, #148] ; (8008168 <__swsetup_r+0xd4>)
  9912. 80080d2: 429c cmp r4, r3
  9913. 80080d4: d101 bne.n 80080da <__swsetup_r+0x46>
  9914. 80080d6: 68ac ldr r4, [r5, #8]
  9915. 80080d8: e7eb b.n 80080b2 <__swsetup_r+0x1e>
  9916. 80080da: 4b24 ldr r3, [pc, #144] ; (800816c <__swsetup_r+0xd8>)
  9917. 80080dc: 429c cmp r4, r3
  9918. 80080de: bf08 it eq
  9919. 80080e0: 68ec ldreq r4, [r5, #12]
  9920. 80080e2: e7e6 b.n 80080b2 <__swsetup_r+0x1e>
  9921. 80080e4: 0751 lsls r1, r2, #29
  9922. 80080e6: d512 bpl.n 800810e <__swsetup_r+0x7a>
  9923. 80080e8: 6b61 ldr r1, [r4, #52] ; 0x34
  9924. 80080ea: b141 cbz r1, 80080fe <__swsetup_r+0x6a>
  9925. 80080ec: f104 0344 add.w r3, r4, #68 ; 0x44
  9926. 80080f0: 4299 cmp r1, r3
  9927. 80080f2: d002 beq.n 80080fa <__swsetup_r+0x66>
  9928. 80080f4: 4630 mov r0, r6
  9929. 80080f6: f000 fa23 bl 8008540 <_free_r>
  9930. 80080fa: 2300 movs r3, #0
  9931. 80080fc: 6363 str r3, [r4, #52] ; 0x34
  9932. 80080fe: 89a3 ldrh r3, [r4, #12]
  9933. 8008100: f023 0324 bic.w r3, r3, #36 ; 0x24
  9934. 8008104: 81a3 strh r3, [r4, #12]
  9935. 8008106: 2300 movs r3, #0
  9936. 8008108: 6063 str r3, [r4, #4]
  9937. 800810a: 6923 ldr r3, [r4, #16]
  9938. 800810c: 6023 str r3, [r4, #0]
  9939. 800810e: 89a3 ldrh r3, [r4, #12]
  9940. 8008110: f043 0308 orr.w r3, r3, #8
  9941. 8008114: 81a3 strh r3, [r4, #12]
  9942. 8008116: 6923 ldr r3, [r4, #16]
  9943. 8008118: b94b cbnz r3, 800812e <__swsetup_r+0x9a>
  9944. 800811a: 89a3 ldrh r3, [r4, #12]
  9945. 800811c: f403 7320 and.w r3, r3, #640 ; 0x280
  9946. 8008120: f5b3 7f00 cmp.w r3, #512 ; 0x200
  9947. 8008124: d003 beq.n 800812e <__swsetup_r+0x9a>
  9948. 8008126: 4621 mov r1, r4
  9949. 8008128: 4630 mov r0, r6
  9950. 800812a: f000 f9c1 bl 80084b0 <__smakebuf_r>
  9951. 800812e: 89a2 ldrh r2, [r4, #12]
  9952. 8008130: f012 0301 ands.w r3, r2, #1
  9953. 8008134: d00c beq.n 8008150 <__swsetup_r+0xbc>
  9954. 8008136: 2300 movs r3, #0
  9955. 8008138: 60a3 str r3, [r4, #8]
  9956. 800813a: 6963 ldr r3, [r4, #20]
  9957. 800813c: 425b negs r3, r3
  9958. 800813e: 61a3 str r3, [r4, #24]
  9959. 8008140: 6923 ldr r3, [r4, #16]
  9960. 8008142: b953 cbnz r3, 800815a <__swsetup_r+0xc6>
  9961. 8008144: f9b4 300c ldrsh.w r3, [r4, #12]
  9962. 8008148: f013 0080 ands.w r0, r3, #128 ; 0x80
  9963. 800814c: d1ba bne.n 80080c4 <__swsetup_r+0x30>
  9964. 800814e: bd70 pop {r4, r5, r6, pc}
  9965. 8008150: 0792 lsls r2, r2, #30
  9966. 8008152: bf58 it pl
  9967. 8008154: 6963 ldrpl r3, [r4, #20]
  9968. 8008156: 60a3 str r3, [r4, #8]
  9969. 8008158: e7f2 b.n 8008140 <__swsetup_r+0xac>
  9970. 800815a: 2000 movs r0, #0
  9971. 800815c: e7f7 b.n 800814e <__swsetup_r+0xba>
  9972. 800815e: bf00 nop
  9973. 8008160: 20000014 .word 0x20000014
  9974. 8008164: 080090fc .word 0x080090fc
  9975. 8008168: 0800911c .word 0x0800911c
  9976. 800816c: 080090dc .word 0x080090dc
  9977. 08008170 <__sflush_r>:
  9978. 8008170: 898a ldrh r2, [r1, #12]
  9979. 8008172: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  9980. 8008176: 4605 mov r5, r0
  9981. 8008178: 0710 lsls r0, r2, #28
  9982. 800817a: 460c mov r4, r1
  9983. 800817c: d45a bmi.n 8008234 <__sflush_r+0xc4>
  9984. 800817e: 684b ldr r3, [r1, #4]
  9985. 8008180: 2b00 cmp r3, #0
  9986. 8008182: dc05 bgt.n 8008190 <__sflush_r+0x20>
  9987. 8008184: 6c0b ldr r3, [r1, #64] ; 0x40
  9988. 8008186: 2b00 cmp r3, #0
  9989. 8008188: dc02 bgt.n 8008190 <__sflush_r+0x20>
  9990. 800818a: 2000 movs r0, #0
  9991. 800818c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  9992. 8008190: 6ae6 ldr r6, [r4, #44] ; 0x2c
  9993. 8008192: 2e00 cmp r6, #0
  9994. 8008194: d0f9 beq.n 800818a <__sflush_r+0x1a>
  9995. 8008196: 2300 movs r3, #0
  9996. 8008198: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  9997. 800819c: 682f ldr r7, [r5, #0]
  9998. 800819e: 602b str r3, [r5, #0]
  9999. 80081a0: d033 beq.n 800820a <__sflush_r+0x9a>
  10000. 80081a2: 6d60 ldr r0, [r4, #84] ; 0x54
  10001. 80081a4: 89a3 ldrh r3, [r4, #12]
  10002. 80081a6: 075a lsls r2, r3, #29
  10003. 80081a8: d505 bpl.n 80081b6 <__sflush_r+0x46>
  10004. 80081aa: 6863 ldr r3, [r4, #4]
  10005. 80081ac: 1ac0 subs r0, r0, r3
  10006. 80081ae: 6b63 ldr r3, [r4, #52] ; 0x34
  10007. 80081b0: b10b cbz r3, 80081b6 <__sflush_r+0x46>
  10008. 80081b2: 6c23 ldr r3, [r4, #64] ; 0x40
  10009. 80081b4: 1ac0 subs r0, r0, r3
  10010. 80081b6: 2300 movs r3, #0
  10011. 80081b8: 4602 mov r2, r0
  10012. 80081ba: 6ae6 ldr r6, [r4, #44] ; 0x2c
  10013. 80081bc: 6a21 ldr r1, [r4, #32]
  10014. 80081be: 4628 mov r0, r5
  10015. 80081c0: 47b0 blx r6
  10016. 80081c2: 1c43 adds r3, r0, #1
  10017. 80081c4: 89a3 ldrh r3, [r4, #12]
  10018. 80081c6: d106 bne.n 80081d6 <__sflush_r+0x66>
  10019. 80081c8: 6829 ldr r1, [r5, #0]
  10020. 80081ca: 291d cmp r1, #29
  10021. 80081cc: d84b bhi.n 8008266 <__sflush_r+0xf6>
  10022. 80081ce: 4a2b ldr r2, [pc, #172] ; (800827c <__sflush_r+0x10c>)
  10023. 80081d0: 40ca lsrs r2, r1
  10024. 80081d2: 07d6 lsls r6, r2, #31
  10025. 80081d4: d547 bpl.n 8008266 <__sflush_r+0xf6>
  10026. 80081d6: 2200 movs r2, #0
  10027. 80081d8: 6062 str r2, [r4, #4]
  10028. 80081da: 6922 ldr r2, [r4, #16]
  10029. 80081dc: 04d9 lsls r1, r3, #19
  10030. 80081de: 6022 str r2, [r4, #0]
  10031. 80081e0: d504 bpl.n 80081ec <__sflush_r+0x7c>
  10032. 80081e2: 1c42 adds r2, r0, #1
  10033. 80081e4: d101 bne.n 80081ea <__sflush_r+0x7a>
  10034. 80081e6: 682b ldr r3, [r5, #0]
  10035. 80081e8: b903 cbnz r3, 80081ec <__sflush_r+0x7c>
  10036. 80081ea: 6560 str r0, [r4, #84] ; 0x54
  10037. 80081ec: 6b61 ldr r1, [r4, #52] ; 0x34
  10038. 80081ee: 602f str r7, [r5, #0]
  10039. 80081f0: 2900 cmp r1, #0
  10040. 80081f2: d0ca beq.n 800818a <__sflush_r+0x1a>
  10041. 80081f4: f104 0344 add.w r3, r4, #68 ; 0x44
  10042. 80081f8: 4299 cmp r1, r3
  10043. 80081fa: d002 beq.n 8008202 <__sflush_r+0x92>
  10044. 80081fc: 4628 mov r0, r5
  10045. 80081fe: f000 f99f bl 8008540 <_free_r>
  10046. 8008202: 2000 movs r0, #0
  10047. 8008204: 6360 str r0, [r4, #52] ; 0x34
  10048. 8008206: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10049. 800820a: 6a21 ldr r1, [r4, #32]
  10050. 800820c: 2301 movs r3, #1
  10051. 800820e: 4628 mov r0, r5
  10052. 8008210: 47b0 blx r6
  10053. 8008212: 1c41 adds r1, r0, #1
  10054. 8008214: d1c6 bne.n 80081a4 <__sflush_r+0x34>
  10055. 8008216: 682b ldr r3, [r5, #0]
  10056. 8008218: 2b00 cmp r3, #0
  10057. 800821a: d0c3 beq.n 80081a4 <__sflush_r+0x34>
  10058. 800821c: 2b1d cmp r3, #29
  10059. 800821e: d001 beq.n 8008224 <__sflush_r+0xb4>
  10060. 8008220: 2b16 cmp r3, #22
  10061. 8008222: d101 bne.n 8008228 <__sflush_r+0xb8>
  10062. 8008224: 602f str r7, [r5, #0]
  10063. 8008226: e7b0 b.n 800818a <__sflush_r+0x1a>
  10064. 8008228: 89a3 ldrh r3, [r4, #12]
  10065. 800822a: f043 0340 orr.w r3, r3, #64 ; 0x40
  10066. 800822e: 81a3 strh r3, [r4, #12]
  10067. 8008230: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10068. 8008234: 690f ldr r7, [r1, #16]
  10069. 8008236: 2f00 cmp r7, #0
  10070. 8008238: d0a7 beq.n 800818a <__sflush_r+0x1a>
  10071. 800823a: 0793 lsls r3, r2, #30
  10072. 800823c: bf18 it ne
  10073. 800823e: 2300 movne r3, #0
  10074. 8008240: 680e ldr r6, [r1, #0]
  10075. 8008242: bf08 it eq
  10076. 8008244: 694b ldreq r3, [r1, #20]
  10077. 8008246: eba6 0807 sub.w r8, r6, r7
  10078. 800824a: 600f str r7, [r1, #0]
  10079. 800824c: 608b str r3, [r1, #8]
  10080. 800824e: f1b8 0f00 cmp.w r8, #0
  10081. 8008252: dd9a ble.n 800818a <__sflush_r+0x1a>
  10082. 8008254: 4643 mov r3, r8
  10083. 8008256: 463a mov r2, r7
  10084. 8008258: 6a21 ldr r1, [r4, #32]
  10085. 800825a: 4628 mov r0, r5
  10086. 800825c: 6aa6 ldr r6, [r4, #40] ; 0x28
  10087. 800825e: 47b0 blx r6
  10088. 8008260: 2800 cmp r0, #0
  10089. 8008262: dc07 bgt.n 8008274 <__sflush_r+0x104>
  10090. 8008264: 89a3 ldrh r3, [r4, #12]
  10091. 8008266: f043 0340 orr.w r3, r3, #64 ; 0x40
  10092. 800826a: 81a3 strh r3, [r4, #12]
  10093. 800826c: f04f 30ff mov.w r0, #4294967295
  10094. 8008270: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  10095. 8008274: 4407 add r7, r0
  10096. 8008276: eba8 0800 sub.w r8, r8, r0
  10097. 800827a: e7e8 b.n 800824e <__sflush_r+0xde>
  10098. 800827c: 20400001 .word 0x20400001
  10099. 08008280 <_fflush_r>:
  10100. 8008280: b538 push {r3, r4, r5, lr}
  10101. 8008282: 690b ldr r3, [r1, #16]
  10102. 8008284: 4605 mov r5, r0
  10103. 8008286: 460c mov r4, r1
  10104. 8008288: b1db cbz r3, 80082c2 <_fflush_r+0x42>
  10105. 800828a: b118 cbz r0, 8008294 <_fflush_r+0x14>
  10106. 800828c: 6983 ldr r3, [r0, #24]
  10107. 800828e: b90b cbnz r3, 8008294 <_fflush_r+0x14>
  10108. 8008290: f000 f860 bl 8008354 <__sinit>
  10109. 8008294: 4b0c ldr r3, [pc, #48] ; (80082c8 <_fflush_r+0x48>)
  10110. 8008296: 429c cmp r4, r3
  10111. 8008298: d109 bne.n 80082ae <_fflush_r+0x2e>
  10112. 800829a: 686c ldr r4, [r5, #4]
  10113. 800829c: f9b4 300c ldrsh.w r3, [r4, #12]
  10114. 80082a0: b17b cbz r3, 80082c2 <_fflush_r+0x42>
  10115. 80082a2: 4621 mov r1, r4
  10116. 80082a4: 4628 mov r0, r5
  10117. 80082a6: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10118. 80082aa: f7ff bf61 b.w 8008170 <__sflush_r>
  10119. 80082ae: 4b07 ldr r3, [pc, #28] ; (80082cc <_fflush_r+0x4c>)
  10120. 80082b0: 429c cmp r4, r3
  10121. 80082b2: d101 bne.n 80082b8 <_fflush_r+0x38>
  10122. 80082b4: 68ac ldr r4, [r5, #8]
  10123. 80082b6: e7f1 b.n 800829c <_fflush_r+0x1c>
  10124. 80082b8: 4b05 ldr r3, [pc, #20] ; (80082d0 <_fflush_r+0x50>)
  10125. 80082ba: 429c cmp r4, r3
  10126. 80082bc: bf08 it eq
  10127. 80082be: 68ec ldreq r4, [r5, #12]
  10128. 80082c0: e7ec b.n 800829c <_fflush_r+0x1c>
  10129. 80082c2: 2000 movs r0, #0
  10130. 80082c4: bd38 pop {r3, r4, r5, pc}
  10131. 80082c6: bf00 nop
  10132. 80082c8: 080090fc .word 0x080090fc
  10133. 80082cc: 0800911c .word 0x0800911c
  10134. 80082d0: 080090dc .word 0x080090dc
  10135. 080082d4 <_cleanup_r>:
  10136. 80082d4: 4901 ldr r1, [pc, #4] ; (80082dc <_cleanup_r+0x8>)
  10137. 80082d6: f000 b8a9 b.w 800842c <_fwalk_reent>
  10138. 80082da: bf00 nop
  10139. 80082dc: 08008281 .word 0x08008281
  10140. 080082e0 <std.isra.0>:
  10141. 80082e0: 2300 movs r3, #0
  10142. 80082e2: b510 push {r4, lr}
  10143. 80082e4: 4604 mov r4, r0
  10144. 80082e6: 6003 str r3, [r0, #0]
  10145. 80082e8: 6043 str r3, [r0, #4]
  10146. 80082ea: 6083 str r3, [r0, #8]
  10147. 80082ec: 8181 strh r1, [r0, #12]
  10148. 80082ee: 6643 str r3, [r0, #100] ; 0x64
  10149. 80082f0: 81c2 strh r2, [r0, #14]
  10150. 80082f2: 6103 str r3, [r0, #16]
  10151. 80082f4: 6143 str r3, [r0, #20]
  10152. 80082f6: 6183 str r3, [r0, #24]
  10153. 80082f8: 4619 mov r1, r3
  10154. 80082fa: 2208 movs r2, #8
  10155. 80082fc: 305c adds r0, #92 ; 0x5c
  10156. 80082fe: f7ff fd3c bl 8007d7a <memset>
  10157. 8008302: 4b05 ldr r3, [pc, #20] ; (8008318 <std.isra.0+0x38>)
  10158. 8008304: 6224 str r4, [r4, #32]
  10159. 8008306: 6263 str r3, [r4, #36] ; 0x24
  10160. 8008308: 4b04 ldr r3, [pc, #16] ; (800831c <std.isra.0+0x3c>)
  10161. 800830a: 62a3 str r3, [r4, #40] ; 0x28
  10162. 800830c: 4b04 ldr r3, [pc, #16] ; (8008320 <std.isra.0+0x40>)
  10163. 800830e: 62e3 str r3, [r4, #44] ; 0x2c
  10164. 8008310: 4b04 ldr r3, [pc, #16] ; (8008324 <std.isra.0+0x44>)
  10165. 8008312: 6323 str r3, [r4, #48] ; 0x30
  10166. 8008314: bd10 pop {r4, pc}
  10167. 8008316: bf00 nop
  10168. 8008318: 08008c61 .word 0x08008c61
  10169. 800831c: 08008c83 .word 0x08008c83
  10170. 8008320: 08008cbb .word 0x08008cbb
  10171. 8008324: 08008cdf .word 0x08008cdf
  10172. 08008328 <__sfmoreglue>:
  10173. 8008328: b570 push {r4, r5, r6, lr}
  10174. 800832a: 2568 movs r5, #104 ; 0x68
  10175. 800832c: 1e4a subs r2, r1, #1
  10176. 800832e: 4355 muls r5, r2
  10177. 8008330: 460e mov r6, r1
  10178. 8008332: f105 0174 add.w r1, r5, #116 ; 0x74
  10179. 8008336: f000 f94f bl 80085d8 <_malloc_r>
  10180. 800833a: 4604 mov r4, r0
  10181. 800833c: b140 cbz r0, 8008350 <__sfmoreglue+0x28>
  10182. 800833e: 2100 movs r1, #0
  10183. 8008340: e880 0042 stmia.w r0, {r1, r6}
  10184. 8008344: 300c adds r0, #12
  10185. 8008346: 60a0 str r0, [r4, #8]
  10186. 8008348: f105 0268 add.w r2, r5, #104 ; 0x68
  10187. 800834c: f7ff fd15 bl 8007d7a <memset>
  10188. 8008350: 4620 mov r0, r4
  10189. 8008352: bd70 pop {r4, r5, r6, pc}
  10190. 08008354 <__sinit>:
  10191. 8008354: 6983 ldr r3, [r0, #24]
  10192. 8008356: b510 push {r4, lr}
  10193. 8008358: 4604 mov r4, r0
  10194. 800835a: bb33 cbnz r3, 80083aa <__sinit+0x56>
  10195. 800835c: 6483 str r3, [r0, #72] ; 0x48
  10196. 800835e: 64c3 str r3, [r0, #76] ; 0x4c
  10197. 8008360: 6503 str r3, [r0, #80] ; 0x50
  10198. 8008362: 4b12 ldr r3, [pc, #72] ; (80083ac <__sinit+0x58>)
  10199. 8008364: 4a12 ldr r2, [pc, #72] ; (80083b0 <__sinit+0x5c>)
  10200. 8008366: 681b ldr r3, [r3, #0]
  10201. 8008368: 6282 str r2, [r0, #40] ; 0x28
  10202. 800836a: 4298 cmp r0, r3
  10203. 800836c: bf04 itt eq
  10204. 800836e: 2301 moveq r3, #1
  10205. 8008370: 6183 streq r3, [r0, #24]
  10206. 8008372: f000 f81f bl 80083b4 <__sfp>
  10207. 8008376: 6060 str r0, [r4, #4]
  10208. 8008378: 4620 mov r0, r4
  10209. 800837a: f000 f81b bl 80083b4 <__sfp>
  10210. 800837e: 60a0 str r0, [r4, #8]
  10211. 8008380: 4620 mov r0, r4
  10212. 8008382: f000 f817 bl 80083b4 <__sfp>
  10213. 8008386: 2200 movs r2, #0
  10214. 8008388: 60e0 str r0, [r4, #12]
  10215. 800838a: 2104 movs r1, #4
  10216. 800838c: 6860 ldr r0, [r4, #4]
  10217. 800838e: f7ff ffa7 bl 80082e0 <std.isra.0>
  10218. 8008392: 2201 movs r2, #1
  10219. 8008394: 2109 movs r1, #9
  10220. 8008396: 68a0 ldr r0, [r4, #8]
  10221. 8008398: f7ff ffa2 bl 80082e0 <std.isra.0>
  10222. 800839c: 2202 movs r2, #2
  10223. 800839e: 2112 movs r1, #18
  10224. 80083a0: 68e0 ldr r0, [r4, #12]
  10225. 80083a2: f7ff ff9d bl 80082e0 <std.isra.0>
  10226. 80083a6: 2301 movs r3, #1
  10227. 80083a8: 61a3 str r3, [r4, #24]
  10228. 80083aa: bd10 pop {r4, pc}
  10229. 80083ac: 080090d8 .word 0x080090d8
  10230. 80083b0: 080082d5 .word 0x080082d5
  10231. 080083b4 <__sfp>:
  10232. 80083b4: b5f8 push {r3, r4, r5, r6, r7, lr}
  10233. 80083b6: 4b1c ldr r3, [pc, #112] ; (8008428 <__sfp+0x74>)
  10234. 80083b8: 4607 mov r7, r0
  10235. 80083ba: 681e ldr r6, [r3, #0]
  10236. 80083bc: 69b3 ldr r3, [r6, #24]
  10237. 80083be: b913 cbnz r3, 80083c6 <__sfp+0x12>
  10238. 80083c0: 4630 mov r0, r6
  10239. 80083c2: f7ff ffc7 bl 8008354 <__sinit>
  10240. 80083c6: 3648 adds r6, #72 ; 0x48
  10241. 80083c8: 68b4 ldr r4, [r6, #8]
  10242. 80083ca: 6873 ldr r3, [r6, #4]
  10243. 80083cc: 3b01 subs r3, #1
  10244. 80083ce: d503 bpl.n 80083d8 <__sfp+0x24>
  10245. 80083d0: 6833 ldr r3, [r6, #0]
  10246. 80083d2: b133 cbz r3, 80083e2 <__sfp+0x2e>
  10247. 80083d4: 6836 ldr r6, [r6, #0]
  10248. 80083d6: e7f7 b.n 80083c8 <__sfp+0x14>
  10249. 80083d8: f9b4 500c ldrsh.w r5, [r4, #12]
  10250. 80083dc: b16d cbz r5, 80083fa <__sfp+0x46>
  10251. 80083de: 3468 adds r4, #104 ; 0x68
  10252. 80083e0: e7f4 b.n 80083cc <__sfp+0x18>
  10253. 80083e2: 2104 movs r1, #4
  10254. 80083e4: 4638 mov r0, r7
  10255. 80083e6: f7ff ff9f bl 8008328 <__sfmoreglue>
  10256. 80083ea: 6030 str r0, [r6, #0]
  10257. 80083ec: 2800 cmp r0, #0
  10258. 80083ee: d1f1 bne.n 80083d4 <__sfp+0x20>
  10259. 80083f0: 230c movs r3, #12
  10260. 80083f2: 4604 mov r4, r0
  10261. 80083f4: 603b str r3, [r7, #0]
  10262. 80083f6: 4620 mov r0, r4
  10263. 80083f8: bdf8 pop {r3, r4, r5, r6, r7, pc}
  10264. 80083fa: f64f 73ff movw r3, #65535 ; 0xffff
  10265. 80083fe: 81e3 strh r3, [r4, #14]
  10266. 8008400: 2301 movs r3, #1
  10267. 8008402: 6665 str r5, [r4, #100] ; 0x64
  10268. 8008404: 81a3 strh r3, [r4, #12]
  10269. 8008406: 6025 str r5, [r4, #0]
  10270. 8008408: 60a5 str r5, [r4, #8]
  10271. 800840a: 6065 str r5, [r4, #4]
  10272. 800840c: 6125 str r5, [r4, #16]
  10273. 800840e: 6165 str r5, [r4, #20]
  10274. 8008410: 61a5 str r5, [r4, #24]
  10275. 8008412: 2208 movs r2, #8
  10276. 8008414: 4629 mov r1, r5
  10277. 8008416: f104 005c add.w r0, r4, #92 ; 0x5c
  10278. 800841a: f7ff fcae bl 8007d7a <memset>
  10279. 800841e: 6365 str r5, [r4, #52] ; 0x34
  10280. 8008420: 63a5 str r5, [r4, #56] ; 0x38
  10281. 8008422: 64a5 str r5, [r4, #72] ; 0x48
  10282. 8008424: 64e5 str r5, [r4, #76] ; 0x4c
  10283. 8008426: e7e6 b.n 80083f6 <__sfp+0x42>
  10284. 8008428: 080090d8 .word 0x080090d8
  10285. 0800842c <_fwalk_reent>:
  10286. 800842c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  10287. 8008430: 4680 mov r8, r0
  10288. 8008432: 4689 mov r9, r1
  10289. 8008434: 2600 movs r6, #0
  10290. 8008436: f100 0448 add.w r4, r0, #72 ; 0x48
  10291. 800843a: b914 cbnz r4, 8008442 <_fwalk_reent+0x16>
  10292. 800843c: 4630 mov r0, r6
  10293. 800843e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  10294. 8008442: 68a5 ldr r5, [r4, #8]
  10295. 8008444: 6867 ldr r7, [r4, #4]
  10296. 8008446: 3f01 subs r7, #1
  10297. 8008448: d501 bpl.n 800844e <_fwalk_reent+0x22>
  10298. 800844a: 6824 ldr r4, [r4, #0]
  10299. 800844c: e7f5 b.n 800843a <_fwalk_reent+0xe>
  10300. 800844e: 89ab ldrh r3, [r5, #12]
  10301. 8008450: 2b01 cmp r3, #1
  10302. 8008452: d907 bls.n 8008464 <_fwalk_reent+0x38>
  10303. 8008454: f9b5 300e ldrsh.w r3, [r5, #14]
  10304. 8008458: 3301 adds r3, #1
  10305. 800845a: d003 beq.n 8008464 <_fwalk_reent+0x38>
  10306. 800845c: 4629 mov r1, r5
  10307. 800845e: 4640 mov r0, r8
  10308. 8008460: 47c8 blx r9
  10309. 8008462: 4306 orrs r6, r0
  10310. 8008464: 3568 adds r5, #104 ; 0x68
  10311. 8008466: e7ee b.n 8008446 <_fwalk_reent+0x1a>
  10312. 08008468 <__swhatbuf_r>:
  10313. 8008468: b570 push {r4, r5, r6, lr}
  10314. 800846a: 460e mov r6, r1
  10315. 800846c: f9b1 100e ldrsh.w r1, [r1, #14]
  10316. 8008470: b090 sub sp, #64 ; 0x40
  10317. 8008472: 2900 cmp r1, #0
  10318. 8008474: 4614 mov r4, r2
  10319. 8008476: 461d mov r5, r3
  10320. 8008478: da07 bge.n 800848a <__swhatbuf_r+0x22>
  10321. 800847a: 2300 movs r3, #0
  10322. 800847c: 602b str r3, [r5, #0]
  10323. 800847e: 89b3 ldrh r3, [r6, #12]
  10324. 8008480: 061a lsls r2, r3, #24
  10325. 8008482: d410 bmi.n 80084a6 <__swhatbuf_r+0x3e>
  10326. 8008484: f44f 6380 mov.w r3, #1024 ; 0x400
  10327. 8008488: e00e b.n 80084a8 <__swhatbuf_r+0x40>
  10328. 800848a: aa01 add r2, sp, #4
  10329. 800848c: f000 fc4e bl 8008d2c <_fstat_r>
  10330. 8008490: 2800 cmp r0, #0
  10331. 8008492: dbf2 blt.n 800847a <__swhatbuf_r+0x12>
  10332. 8008494: 9a02 ldr r2, [sp, #8]
  10333. 8008496: f402 4270 and.w r2, r2, #61440 ; 0xf000
  10334. 800849a: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  10335. 800849e: 425a negs r2, r3
  10336. 80084a0: 415a adcs r2, r3
  10337. 80084a2: 602a str r2, [r5, #0]
  10338. 80084a4: e7ee b.n 8008484 <__swhatbuf_r+0x1c>
  10339. 80084a6: 2340 movs r3, #64 ; 0x40
  10340. 80084a8: 2000 movs r0, #0
  10341. 80084aa: 6023 str r3, [r4, #0]
  10342. 80084ac: b010 add sp, #64 ; 0x40
  10343. 80084ae: bd70 pop {r4, r5, r6, pc}
  10344. 080084b0 <__smakebuf_r>:
  10345. 80084b0: 898b ldrh r3, [r1, #12]
  10346. 80084b2: b573 push {r0, r1, r4, r5, r6, lr}
  10347. 80084b4: 079d lsls r5, r3, #30
  10348. 80084b6: 4606 mov r6, r0
  10349. 80084b8: 460c mov r4, r1
  10350. 80084ba: d507 bpl.n 80084cc <__smakebuf_r+0x1c>
  10351. 80084bc: f104 0347 add.w r3, r4, #71 ; 0x47
  10352. 80084c0: 6023 str r3, [r4, #0]
  10353. 80084c2: 6123 str r3, [r4, #16]
  10354. 80084c4: 2301 movs r3, #1
  10355. 80084c6: 6163 str r3, [r4, #20]
  10356. 80084c8: b002 add sp, #8
  10357. 80084ca: bd70 pop {r4, r5, r6, pc}
  10358. 80084cc: ab01 add r3, sp, #4
  10359. 80084ce: 466a mov r2, sp
  10360. 80084d0: f7ff ffca bl 8008468 <__swhatbuf_r>
  10361. 80084d4: 9900 ldr r1, [sp, #0]
  10362. 80084d6: 4605 mov r5, r0
  10363. 80084d8: 4630 mov r0, r6
  10364. 80084da: f000 f87d bl 80085d8 <_malloc_r>
  10365. 80084de: b948 cbnz r0, 80084f4 <__smakebuf_r+0x44>
  10366. 80084e0: f9b4 300c ldrsh.w r3, [r4, #12]
  10367. 80084e4: 059a lsls r2, r3, #22
  10368. 80084e6: d4ef bmi.n 80084c8 <__smakebuf_r+0x18>
  10369. 80084e8: f023 0303 bic.w r3, r3, #3
  10370. 80084ec: f043 0302 orr.w r3, r3, #2
  10371. 80084f0: 81a3 strh r3, [r4, #12]
  10372. 80084f2: e7e3 b.n 80084bc <__smakebuf_r+0xc>
  10373. 80084f4: 4b0d ldr r3, [pc, #52] ; (800852c <__smakebuf_r+0x7c>)
  10374. 80084f6: 62b3 str r3, [r6, #40] ; 0x28
  10375. 80084f8: 89a3 ldrh r3, [r4, #12]
  10376. 80084fa: 6020 str r0, [r4, #0]
  10377. 80084fc: f043 0380 orr.w r3, r3, #128 ; 0x80
  10378. 8008500: 81a3 strh r3, [r4, #12]
  10379. 8008502: 9b00 ldr r3, [sp, #0]
  10380. 8008504: 6120 str r0, [r4, #16]
  10381. 8008506: 6163 str r3, [r4, #20]
  10382. 8008508: 9b01 ldr r3, [sp, #4]
  10383. 800850a: b15b cbz r3, 8008524 <__smakebuf_r+0x74>
  10384. 800850c: f9b4 100e ldrsh.w r1, [r4, #14]
  10385. 8008510: 4630 mov r0, r6
  10386. 8008512: f000 fc1d bl 8008d50 <_isatty_r>
  10387. 8008516: b128 cbz r0, 8008524 <__smakebuf_r+0x74>
  10388. 8008518: 89a3 ldrh r3, [r4, #12]
  10389. 800851a: f023 0303 bic.w r3, r3, #3
  10390. 800851e: f043 0301 orr.w r3, r3, #1
  10391. 8008522: 81a3 strh r3, [r4, #12]
  10392. 8008524: 89a3 ldrh r3, [r4, #12]
  10393. 8008526: 431d orrs r5, r3
  10394. 8008528: 81a5 strh r5, [r4, #12]
  10395. 800852a: e7cd b.n 80084c8 <__smakebuf_r+0x18>
  10396. 800852c: 080082d5 .word 0x080082d5
  10397. 08008530 <malloc>:
  10398. 8008530: 4b02 ldr r3, [pc, #8] ; (800853c <malloc+0xc>)
  10399. 8008532: 4601 mov r1, r0
  10400. 8008534: 6818 ldr r0, [r3, #0]
  10401. 8008536: f000 b84f b.w 80085d8 <_malloc_r>
  10402. 800853a: bf00 nop
  10403. 800853c: 20000014 .word 0x20000014
  10404. 08008540 <_free_r>:
  10405. 8008540: b538 push {r3, r4, r5, lr}
  10406. 8008542: 4605 mov r5, r0
  10407. 8008544: 2900 cmp r1, #0
  10408. 8008546: d043 beq.n 80085d0 <_free_r+0x90>
  10409. 8008548: f851 3c04 ldr.w r3, [r1, #-4]
  10410. 800854c: 1f0c subs r4, r1, #4
  10411. 800854e: 2b00 cmp r3, #0
  10412. 8008550: bfb8 it lt
  10413. 8008552: 18e4 addlt r4, r4, r3
  10414. 8008554: f000 fc2c bl 8008db0 <__malloc_lock>
  10415. 8008558: 4a1e ldr r2, [pc, #120] ; (80085d4 <_free_r+0x94>)
  10416. 800855a: 6813 ldr r3, [r2, #0]
  10417. 800855c: 4610 mov r0, r2
  10418. 800855e: b933 cbnz r3, 800856e <_free_r+0x2e>
  10419. 8008560: 6063 str r3, [r4, #4]
  10420. 8008562: 6014 str r4, [r2, #0]
  10421. 8008564: 4628 mov r0, r5
  10422. 8008566: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10423. 800856a: f000 bc22 b.w 8008db2 <__malloc_unlock>
  10424. 800856e: 42a3 cmp r3, r4
  10425. 8008570: d90b bls.n 800858a <_free_r+0x4a>
  10426. 8008572: 6821 ldr r1, [r4, #0]
  10427. 8008574: 1862 adds r2, r4, r1
  10428. 8008576: 4293 cmp r3, r2
  10429. 8008578: bf01 itttt eq
  10430. 800857a: 681a ldreq r2, [r3, #0]
  10431. 800857c: 685b ldreq r3, [r3, #4]
  10432. 800857e: 1852 addeq r2, r2, r1
  10433. 8008580: 6022 streq r2, [r4, #0]
  10434. 8008582: 6063 str r3, [r4, #4]
  10435. 8008584: 6004 str r4, [r0, #0]
  10436. 8008586: e7ed b.n 8008564 <_free_r+0x24>
  10437. 8008588: 4613 mov r3, r2
  10438. 800858a: 685a ldr r2, [r3, #4]
  10439. 800858c: b10a cbz r2, 8008592 <_free_r+0x52>
  10440. 800858e: 42a2 cmp r2, r4
  10441. 8008590: d9fa bls.n 8008588 <_free_r+0x48>
  10442. 8008592: 6819 ldr r1, [r3, #0]
  10443. 8008594: 1858 adds r0, r3, r1
  10444. 8008596: 42a0 cmp r0, r4
  10445. 8008598: d10b bne.n 80085b2 <_free_r+0x72>
  10446. 800859a: 6820 ldr r0, [r4, #0]
  10447. 800859c: 4401 add r1, r0
  10448. 800859e: 1858 adds r0, r3, r1
  10449. 80085a0: 4282 cmp r2, r0
  10450. 80085a2: 6019 str r1, [r3, #0]
  10451. 80085a4: d1de bne.n 8008564 <_free_r+0x24>
  10452. 80085a6: 6810 ldr r0, [r2, #0]
  10453. 80085a8: 6852 ldr r2, [r2, #4]
  10454. 80085aa: 4401 add r1, r0
  10455. 80085ac: 6019 str r1, [r3, #0]
  10456. 80085ae: 605a str r2, [r3, #4]
  10457. 80085b0: e7d8 b.n 8008564 <_free_r+0x24>
  10458. 80085b2: d902 bls.n 80085ba <_free_r+0x7a>
  10459. 80085b4: 230c movs r3, #12
  10460. 80085b6: 602b str r3, [r5, #0]
  10461. 80085b8: e7d4 b.n 8008564 <_free_r+0x24>
  10462. 80085ba: 6820 ldr r0, [r4, #0]
  10463. 80085bc: 1821 adds r1, r4, r0
  10464. 80085be: 428a cmp r2, r1
  10465. 80085c0: bf01 itttt eq
  10466. 80085c2: 6811 ldreq r1, [r2, #0]
  10467. 80085c4: 6852 ldreq r2, [r2, #4]
  10468. 80085c6: 1809 addeq r1, r1, r0
  10469. 80085c8: 6021 streq r1, [r4, #0]
  10470. 80085ca: 6062 str r2, [r4, #4]
  10471. 80085cc: 605c str r4, [r3, #4]
  10472. 80085ce: e7c9 b.n 8008564 <_free_r+0x24>
  10473. 80085d0: bd38 pop {r3, r4, r5, pc}
  10474. 80085d2: bf00 nop
  10475. 80085d4: 200005a4 .word 0x200005a4
  10476. 080085d8 <_malloc_r>:
  10477. 80085d8: b570 push {r4, r5, r6, lr}
  10478. 80085da: 1ccd adds r5, r1, #3
  10479. 80085dc: f025 0503 bic.w r5, r5, #3
  10480. 80085e0: 3508 adds r5, #8
  10481. 80085e2: 2d0c cmp r5, #12
  10482. 80085e4: bf38 it cc
  10483. 80085e6: 250c movcc r5, #12
  10484. 80085e8: 2d00 cmp r5, #0
  10485. 80085ea: 4606 mov r6, r0
  10486. 80085ec: db01 blt.n 80085f2 <_malloc_r+0x1a>
  10487. 80085ee: 42a9 cmp r1, r5
  10488. 80085f0: d903 bls.n 80085fa <_malloc_r+0x22>
  10489. 80085f2: 230c movs r3, #12
  10490. 80085f4: 6033 str r3, [r6, #0]
  10491. 80085f6: 2000 movs r0, #0
  10492. 80085f8: bd70 pop {r4, r5, r6, pc}
  10493. 80085fa: f000 fbd9 bl 8008db0 <__malloc_lock>
  10494. 80085fe: 4a23 ldr r2, [pc, #140] ; (800868c <_malloc_r+0xb4>)
  10495. 8008600: 6814 ldr r4, [r2, #0]
  10496. 8008602: 4621 mov r1, r4
  10497. 8008604: b991 cbnz r1, 800862c <_malloc_r+0x54>
  10498. 8008606: 4c22 ldr r4, [pc, #136] ; (8008690 <_malloc_r+0xb8>)
  10499. 8008608: 6823 ldr r3, [r4, #0]
  10500. 800860a: b91b cbnz r3, 8008614 <_malloc_r+0x3c>
  10501. 800860c: 4630 mov r0, r6
  10502. 800860e: f000 fb17 bl 8008c40 <_sbrk_r>
  10503. 8008612: 6020 str r0, [r4, #0]
  10504. 8008614: 4629 mov r1, r5
  10505. 8008616: 4630 mov r0, r6
  10506. 8008618: f000 fb12 bl 8008c40 <_sbrk_r>
  10507. 800861c: 1c43 adds r3, r0, #1
  10508. 800861e: d126 bne.n 800866e <_malloc_r+0x96>
  10509. 8008620: 230c movs r3, #12
  10510. 8008622: 4630 mov r0, r6
  10511. 8008624: 6033 str r3, [r6, #0]
  10512. 8008626: f000 fbc4 bl 8008db2 <__malloc_unlock>
  10513. 800862a: e7e4 b.n 80085f6 <_malloc_r+0x1e>
  10514. 800862c: 680b ldr r3, [r1, #0]
  10515. 800862e: 1b5b subs r3, r3, r5
  10516. 8008630: d41a bmi.n 8008668 <_malloc_r+0x90>
  10517. 8008632: 2b0b cmp r3, #11
  10518. 8008634: d90f bls.n 8008656 <_malloc_r+0x7e>
  10519. 8008636: 600b str r3, [r1, #0]
  10520. 8008638: 18cc adds r4, r1, r3
  10521. 800863a: 50cd str r5, [r1, r3]
  10522. 800863c: 4630 mov r0, r6
  10523. 800863e: f000 fbb8 bl 8008db2 <__malloc_unlock>
  10524. 8008642: f104 000b add.w r0, r4, #11
  10525. 8008646: 1d23 adds r3, r4, #4
  10526. 8008648: f020 0007 bic.w r0, r0, #7
  10527. 800864c: 1ac3 subs r3, r0, r3
  10528. 800864e: d01b beq.n 8008688 <_malloc_r+0xb0>
  10529. 8008650: 425a negs r2, r3
  10530. 8008652: 50e2 str r2, [r4, r3]
  10531. 8008654: bd70 pop {r4, r5, r6, pc}
  10532. 8008656: 428c cmp r4, r1
  10533. 8008658: bf0b itete eq
  10534. 800865a: 6863 ldreq r3, [r4, #4]
  10535. 800865c: 684b ldrne r3, [r1, #4]
  10536. 800865e: 6013 streq r3, [r2, #0]
  10537. 8008660: 6063 strne r3, [r4, #4]
  10538. 8008662: bf18 it ne
  10539. 8008664: 460c movne r4, r1
  10540. 8008666: e7e9 b.n 800863c <_malloc_r+0x64>
  10541. 8008668: 460c mov r4, r1
  10542. 800866a: 6849 ldr r1, [r1, #4]
  10543. 800866c: e7ca b.n 8008604 <_malloc_r+0x2c>
  10544. 800866e: 1cc4 adds r4, r0, #3
  10545. 8008670: f024 0403 bic.w r4, r4, #3
  10546. 8008674: 42a0 cmp r0, r4
  10547. 8008676: d005 beq.n 8008684 <_malloc_r+0xac>
  10548. 8008678: 1a21 subs r1, r4, r0
  10549. 800867a: 4630 mov r0, r6
  10550. 800867c: f000 fae0 bl 8008c40 <_sbrk_r>
  10551. 8008680: 3001 adds r0, #1
  10552. 8008682: d0cd beq.n 8008620 <_malloc_r+0x48>
  10553. 8008684: 6025 str r5, [r4, #0]
  10554. 8008686: e7d9 b.n 800863c <_malloc_r+0x64>
  10555. 8008688: bd70 pop {r4, r5, r6, pc}
  10556. 800868a: bf00 nop
  10557. 800868c: 200005a4 .word 0x200005a4
  10558. 8008690: 200005a8 .word 0x200005a8
  10559. 08008694 <__sfputc_r>:
  10560. 8008694: 6893 ldr r3, [r2, #8]
  10561. 8008696: b410 push {r4}
  10562. 8008698: 3b01 subs r3, #1
  10563. 800869a: 2b00 cmp r3, #0
  10564. 800869c: 6093 str r3, [r2, #8]
  10565. 800869e: da08 bge.n 80086b2 <__sfputc_r+0x1e>
  10566. 80086a0: 6994 ldr r4, [r2, #24]
  10567. 80086a2: 42a3 cmp r3, r4
  10568. 80086a4: db02 blt.n 80086ac <__sfputc_r+0x18>
  10569. 80086a6: b2cb uxtb r3, r1
  10570. 80086a8: 2b0a cmp r3, #10
  10571. 80086aa: d102 bne.n 80086b2 <__sfputc_r+0x1e>
  10572. 80086ac: bc10 pop {r4}
  10573. 80086ae: f7ff bc9f b.w 8007ff0 <__swbuf_r>
  10574. 80086b2: 6813 ldr r3, [r2, #0]
  10575. 80086b4: 1c58 adds r0, r3, #1
  10576. 80086b6: 6010 str r0, [r2, #0]
  10577. 80086b8: 7019 strb r1, [r3, #0]
  10578. 80086ba: b2c8 uxtb r0, r1
  10579. 80086bc: bc10 pop {r4}
  10580. 80086be: 4770 bx lr
  10581. 080086c0 <__sfputs_r>:
  10582. 80086c0: b5f8 push {r3, r4, r5, r6, r7, lr}
  10583. 80086c2: 4606 mov r6, r0
  10584. 80086c4: 460f mov r7, r1
  10585. 80086c6: 4614 mov r4, r2
  10586. 80086c8: 18d5 adds r5, r2, r3
  10587. 80086ca: 42ac cmp r4, r5
  10588. 80086cc: d101 bne.n 80086d2 <__sfputs_r+0x12>
  10589. 80086ce: 2000 movs r0, #0
  10590. 80086d0: e007 b.n 80086e2 <__sfputs_r+0x22>
  10591. 80086d2: 463a mov r2, r7
  10592. 80086d4: f814 1b01 ldrb.w r1, [r4], #1
  10593. 80086d8: 4630 mov r0, r6
  10594. 80086da: f7ff ffdb bl 8008694 <__sfputc_r>
  10595. 80086de: 1c43 adds r3, r0, #1
  10596. 80086e0: d1f3 bne.n 80086ca <__sfputs_r+0xa>
  10597. 80086e2: bdf8 pop {r3, r4, r5, r6, r7, pc}
  10598. 080086e4 <_vfiprintf_r>:
  10599. 80086e4: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  10600. 80086e8: b09d sub sp, #116 ; 0x74
  10601. 80086ea: 460c mov r4, r1
  10602. 80086ec: 4617 mov r7, r2
  10603. 80086ee: 9303 str r3, [sp, #12]
  10604. 80086f0: 4606 mov r6, r0
  10605. 80086f2: b118 cbz r0, 80086fc <_vfiprintf_r+0x18>
  10606. 80086f4: 6983 ldr r3, [r0, #24]
  10607. 80086f6: b90b cbnz r3, 80086fc <_vfiprintf_r+0x18>
  10608. 80086f8: f7ff fe2c bl 8008354 <__sinit>
  10609. 80086fc: 4b7c ldr r3, [pc, #496] ; (80088f0 <_vfiprintf_r+0x20c>)
  10610. 80086fe: 429c cmp r4, r3
  10611. 8008700: d157 bne.n 80087b2 <_vfiprintf_r+0xce>
  10612. 8008702: 6874 ldr r4, [r6, #4]
  10613. 8008704: 89a3 ldrh r3, [r4, #12]
  10614. 8008706: 0718 lsls r0, r3, #28
  10615. 8008708: d55d bpl.n 80087c6 <_vfiprintf_r+0xe2>
  10616. 800870a: 6923 ldr r3, [r4, #16]
  10617. 800870c: 2b00 cmp r3, #0
  10618. 800870e: d05a beq.n 80087c6 <_vfiprintf_r+0xe2>
  10619. 8008710: 2300 movs r3, #0
  10620. 8008712: 9309 str r3, [sp, #36] ; 0x24
  10621. 8008714: 2320 movs r3, #32
  10622. 8008716: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  10623. 800871a: 2330 movs r3, #48 ; 0x30
  10624. 800871c: f04f 0b01 mov.w fp, #1
  10625. 8008720: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  10626. 8008724: 46b8 mov r8, r7
  10627. 8008726: 4645 mov r5, r8
  10628. 8008728: f815 3b01 ldrb.w r3, [r5], #1
  10629. 800872c: 2b00 cmp r3, #0
  10630. 800872e: d155 bne.n 80087dc <_vfiprintf_r+0xf8>
  10631. 8008730: ebb8 0a07 subs.w sl, r8, r7
  10632. 8008734: d00b beq.n 800874e <_vfiprintf_r+0x6a>
  10633. 8008736: 4653 mov r3, sl
  10634. 8008738: 463a mov r2, r7
  10635. 800873a: 4621 mov r1, r4
  10636. 800873c: 4630 mov r0, r6
  10637. 800873e: f7ff ffbf bl 80086c0 <__sfputs_r>
  10638. 8008742: 3001 adds r0, #1
  10639. 8008744: f000 80c4 beq.w 80088d0 <_vfiprintf_r+0x1ec>
  10640. 8008748: 9b09 ldr r3, [sp, #36] ; 0x24
  10641. 800874a: 4453 add r3, sl
  10642. 800874c: 9309 str r3, [sp, #36] ; 0x24
  10643. 800874e: f898 3000 ldrb.w r3, [r8]
  10644. 8008752: 2b00 cmp r3, #0
  10645. 8008754: f000 80bc beq.w 80088d0 <_vfiprintf_r+0x1ec>
  10646. 8008758: 2300 movs r3, #0
  10647. 800875a: f04f 32ff mov.w r2, #4294967295
  10648. 800875e: 9304 str r3, [sp, #16]
  10649. 8008760: 9307 str r3, [sp, #28]
  10650. 8008762: 9205 str r2, [sp, #20]
  10651. 8008764: 9306 str r3, [sp, #24]
  10652. 8008766: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  10653. 800876a: 931a str r3, [sp, #104] ; 0x68
  10654. 800876c: 2205 movs r2, #5
  10655. 800876e: 7829 ldrb r1, [r5, #0]
  10656. 8008770: 4860 ldr r0, [pc, #384] ; (80088f4 <_vfiprintf_r+0x210>)
  10657. 8008772: f000 fb0f bl 8008d94 <memchr>
  10658. 8008776: f105 0801 add.w r8, r5, #1
  10659. 800877a: 9b04 ldr r3, [sp, #16]
  10660. 800877c: 2800 cmp r0, #0
  10661. 800877e: d131 bne.n 80087e4 <_vfiprintf_r+0x100>
  10662. 8008780: 06d9 lsls r1, r3, #27
  10663. 8008782: bf44 itt mi
  10664. 8008784: 2220 movmi r2, #32
  10665. 8008786: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  10666. 800878a: 071a lsls r2, r3, #28
  10667. 800878c: bf44 itt mi
  10668. 800878e: 222b movmi r2, #43 ; 0x2b
  10669. 8008790: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  10670. 8008794: 782a ldrb r2, [r5, #0]
  10671. 8008796: 2a2a cmp r2, #42 ; 0x2a
  10672. 8008798: d02c beq.n 80087f4 <_vfiprintf_r+0x110>
  10673. 800879a: 2100 movs r1, #0
  10674. 800879c: 200a movs r0, #10
  10675. 800879e: 9a07 ldr r2, [sp, #28]
  10676. 80087a0: 46a8 mov r8, r5
  10677. 80087a2: f898 3000 ldrb.w r3, [r8]
  10678. 80087a6: 3501 adds r5, #1
  10679. 80087a8: 3b30 subs r3, #48 ; 0x30
  10680. 80087aa: 2b09 cmp r3, #9
  10681. 80087ac: d96d bls.n 800888a <_vfiprintf_r+0x1a6>
  10682. 80087ae: b371 cbz r1, 800880e <_vfiprintf_r+0x12a>
  10683. 80087b0: e026 b.n 8008800 <_vfiprintf_r+0x11c>
  10684. 80087b2: 4b51 ldr r3, [pc, #324] ; (80088f8 <_vfiprintf_r+0x214>)
  10685. 80087b4: 429c cmp r4, r3
  10686. 80087b6: d101 bne.n 80087bc <_vfiprintf_r+0xd8>
  10687. 80087b8: 68b4 ldr r4, [r6, #8]
  10688. 80087ba: e7a3 b.n 8008704 <_vfiprintf_r+0x20>
  10689. 80087bc: 4b4f ldr r3, [pc, #316] ; (80088fc <_vfiprintf_r+0x218>)
  10690. 80087be: 429c cmp r4, r3
  10691. 80087c0: bf08 it eq
  10692. 80087c2: 68f4 ldreq r4, [r6, #12]
  10693. 80087c4: e79e b.n 8008704 <_vfiprintf_r+0x20>
  10694. 80087c6: 4621 mov r1, r4
  10695. 80087c8: 4630 mov r0, r6
  10696. 80087ca: f7ff fc63 bl 8008094 <__swsetup_r>
  10697. 80087ce: 2800 cmp r0, #0
  10698. 80087d0: d09e beq.n 8008710 <_vfiprintf_r+0x2c>
  10699. 80087d2: f04f 30ff mov.w r0, #4294967295
  10700. 80087d6: b01d add sp, #116 ; 0x74
  10701. 80087d8: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  10702. 80087dc: 2b25 cmp r3, #37 ; 0x25
  10703. 80087de: d0a7 beq.n 8008730 <_vfiprintf_r+0x4c>
  10704. 80087e0: 46a8 mov r8, r5
  10705. 80087e2: e7a0 b.n 8008726 <_vfiprintf_r+0x42>
  10706. 80087e4: 4a43 ldr r2, [pc, #268] ; (80088f4 <_vfiprintf_r+0x210>)
  10707. 80087e6: 4645 mov r5, r8
  10708. 80087e8: 1a80 subs r0, r0, r2
  10709. 80087ea: fa0b f000 lsl.w r0, fp, r0
  10710. 80087ee: 4318 orrs r0, r3
  10711. 80087f0: 9004 str r0, [sp, #16]
  10712. 80087f2: e7bb b.n 800876c <_vfiprintf_r+0x88>
  10713. 80087f4: 9a03 ldr r2, [sp, #12]
  10714. 80087f6: 1d11 adds r1, r2, #4
  10715. 80087f8: 6812 ldr r2, [r2, #0]
  10716. 80087fa: 9103 str r1, [sp, #12]
  10717. 80087fc: 2a00 cmp r2, #0
  10718. 80087fe: db01 blt.n 8008804 <_vfiprintf_r+0x120>
  10719. 8008800: 9207 str r2, [sp, #28]
  10720. 8008802: e004 b.n 800880e <_vfiprintf_r+0x12a>
  10721. 8008804: 4252 negs r2, r2
  10722. 8008806: f043 0302 orr.w r3, r3, #2
  10723. 800880a: 9207 str r2, [sp, #28]
  10724. 800880c: 9304 str r3, [sp, #16]
  10725. 800880e: f898 3000 ldrb.w r3, [r8]
  10726. 8008812: 2b2e cmp r3, #46 ; 0x2e
  10727. 8008814: d110 bne.n 8008838 <_vfiprintf_r+0x154>
  10728. 8008816: f898 3001 ldrb.w r3, [r8, #1]
  10729. 800881a: f108 0101 add.w r1, r8, #1
  10730. 800881e: 2b2a cmp r3, #42 ; 0x2a
  10731. 8008820: d137 bne.n 8008892 <_vfiprintf_r+0x1ae>
  10732. 8008822: 9b03 ldr r3, [sp, #12]
  10733. 8008824: f108 0802 add.w r8, r8, #2
  10734. 8008828: 1d1a adds r2, r3, #4
  10735. 800882a: 681b ldr r3, [r3, #0]
  10736. 800882c: 9203 str r2, [sp, #12]
  10737. 800882e: 2b00 cmp r3, #0
  10738. 8008830: bfb8 it lt
  10739. 8008832: f04f 33ff movlt.w r3, #4294967295
  10740. 8008836: 9305 str r3, [sp, #20]
  10741. 8008838: 4d31 ldr r5, [pc, #196] ; (8008900 <_vfiprintf_r+0x21c>)
  10742. 800883a: 2203 movs r2, #3
  10743. 800883c: f898 1000 ldrb.w r1, [r8]
  10744. 8008840: 4628 mov r0, r5
  10745. 8008842: f000 faa7 bl 8008d94 <memchr>
  10746. 8008846: b140 cbz r0, 800885a <_vfiprintf_r+0x176>
  10747. 8008848: 2340 movs r3, #64 ; 0x40
  10748. 800884a: 1b40 subs r0, r0, r5
  10749. 800884c: fa03 f000 lsl.w r0, r3, r0
  10750. 8008850: 9b04 ldr r3, [sp, #16]
  10751. 8008852: f108 0801 add.w r8, r8, #1
  10752. 8008856: 4303 orrs r3, r0
  10753. 8008858: 9304 str r3, [sp, #16]
  10754. 800885a: f898 1000 ldrb.w r1, [r8]
  10755. 800885e: 2206 movs r2, #6
  10756. 8008860: 4828 ldr r0, [pc, #160] ; (8008904 <_vfiprintf_r+0x220>)
  10757. 8008862: f108 0701 add.w r7, r8, #1
  10758. 8008866: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  10759. 800886a: f000 fa93 bl 8008d94 <memchr>
  10760. 800886e: 2800 cmp r0, #0
  10761. 8008870: d034 beq.n 80088dc <_vfiprintf_r+0x1f8>
  10762. 8008872: 4b25 ldr r3, [pc, #148] ; (8008908 <_vfiprintf_r+0x224>)
  10763. 8008874: bb03 cbnz r3, 80088b8 <_vfiprintf_r+0x1d4>
  10764. 8008876: 9b03 ldr r3, [sp, #12]
  10765. 8008878: 3307 adds r3, #7
  10766. 800887a: f023 0307 bic.w r3, r3, #7
  10767. 800887e: 3308 adds r3, #8
  10768. 8008880: 9303 str r3, [sp, #12]
  10769. 8008882: 9b09 ldr r3, [sp, #36] ; 0x24
  10770. 8008884: 444b add r3, r9
  10771. 8008886: 9309 str r3, [sp, #36] ; 0x24
  10772. 8008888: e74c b.n 8008724 <_vfiprintf_r+0x40>
  10773. 800888a: fb00 3202 mla r2, r0, r2, r3
  10774. 800888e: 2101 movs r1, #1
  10775. 8008890: e786 b.n 80087a0 <_vfiprintf_r+0xbc>
  10776. 8008892: 2300 movs r3, #0
  10777. 8008894: 250a movs r5, #10
  10778. 8008896: 4618 mov r0, r3
  10779. 8008898: 9305 str r3, [sp, #20]
  10780. 800889a: 4688 mov r8, r1
  10781. 800889c: f898 2000 ldrb.w r2, [r8]
  10782. 80088a0: 3101 adds r1, #1
  10783. 80088a2: 3a30 subs r2, #48 ; 0x30
  10784. 80088a4: 2a09 cmp r2, #9
  10785. 80088a6: d903 bls.n 80088b0 <_vfiprintf_r+0x1cc>
  10786. 80088a8: 2b00 cmp r3, #0
  10787. 80088aa: d0c5 beq.n 8008838 <_vfiprintf_r+0x154>
  10788. 80088ac: 9005 str r0, [sp, #20]
  10789. 80088ae: e7c3 b.n 8008838 <_vfiprintf_r+0x154>
  10790. 80088b0: fb05 2000 mla r0, r5, r0, r2
  10791. 80088b4: 2301 movs r3, #1
  10792. 80088b6: e7f0 b.n 800889a <_vfiprintf_r+0x1b6>
  10793. 80088b8: ab03 add r3, sp, #12
  10794. 80088ba: 9300 str r3, [sp, #0]
  10795. 80088bc: 4622 mov r2, r4
  10796. 80088be: 4b13 ldr r3, [pc, #76] ; (800890c <_vfiprintf_r+0x228>)
  10797. 80088c0: a904 add r1, sp, #16
  10798. 80088c2: 4630 mov r0, r6
  10799. 80088c4: f3af 8000 nop.w
  10800. 80088c8: f1b0 3fff cmp.w r0, #4294967295
  10801. 80088cc: 4681 mov r9, r0
  10802. 80088ce: d1d8 bne.n 8008882 <_vfiprintf_r+0x19e>
  10803. 80088d0: 89a3 ldrh r3, [r4, #12]
  10804. 80088d2: 065b lsls r3, r3, #25
  10805. 80088d4: f53f af7d bmi.w 80087d2 <_vfiprintf_r+0xee>
  10806. 80088d8: 9809 ldr r0, [sp, #36] ; 0x24
  10807. 80088da: e77c b.n 80087d6 <_vfiprintf_r+0xf2>
  10808. 80088dc: ab03 add r3, sp, #12
  10809. 80088de: 9300 str r3, [sp, #0]
  10810. 80088e0: 4622 mov r2, r4
  10811. 80088e2: 4b0a ldr r3, [pc, #40] ; (800890c <_vfiprintf_r+0x228>)
  10812. 80088e4: a904 add r1, sp, #16
  10813. 80088e6: 4630 mov r0, r6
  10814. 80088e8: f000 f88a bl 8008a00 <_printf_i>
  10815. 80088ec: e7ec b.n 80088c8 <_vfiprintf_r+0x1e4>
  10816. 80088ee: bf00 nop
  10817. 80088f0: 080090fc .word 0x080090fc
  10818. 80088f4: 0800913c .word 0x0800913c
  10819. 80088f8: 0800911c .word 0x0800911c
  10820. 80088fc: 080090dc .word 0x080090dc
  10821. 8008900: 08009142 .word 0x08009142
  10822. 8008904: 08009146 .word 0x08009146
  10823. 8008908: 00000000 .word 0x00000000
  10824. 800890c: 080086c1 .word 0x080086c1
  10825. 08008910 <_printf_common>:
  10826. 8008910: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  10827. 8008914: 4691 mov r9, r2
  10828. 8008916: 461f mov r7, r3
  10829. 8008918: 688a ldr r2, [r1, #8]
  10830. 800891a: 690b ldr r3, [r1, #16]
  10831. 800891c: 4606 mov r6, r0
  10832. 800891e: 4293 cmp r3, r2
  10833. 8008920: bfb8 it lt
  10834. 8008922: 4613 movlt r3, r2
  10835. 8008924: f8c9 3000 str.w r3, [r9]
  10836. 8008928: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  10837. 800892c: 460c mov r4, r1
  10838. 800892e: f8dd 8020 ldr.w r8, [sp, #32]
  10839. 8008932: b112 cbz r2, 800893a <_printf_common+0x2a>
  10840. 8008934: 3301 adds r3, #1
  10841. 8008936: f8c9 3000 str.w r3, [r9]
  10842. 800893a: 6823 ldr r3, [r4, #0]
  10843. 800893c: 0699 lsls r1, r3, #26
  10844. 800893e: bf42 ittt mi
  10845. 8008940: f8d9 3000 ldrmi.w r3, [r9]
  10846. 8008944: 3302 addmi r3, #2
  10847. 8008946: f8c9 3000 strmi.w r3, [r9]
  10848. 800894a: 6825 ldr r5, [r4, #0]
  10849. 800894c: f015 0506 ands.w r5, r5, #6
  10850. 8008950: d107 bne.n 8008962 <_printf_common+0x52>
  10851. 8008952: f104 0a19 add.w sl, r4, #25
  10852. 8008956: 68e3 ldr r3, [r4, #12]
  10853. 8008958: f8d9 2000 ldr.w r2, [r9]
  10854. 800895c: 1a9b subs r3, r3, r2
  10855. 800895e: 429d cmp r5, r3
  10856. 8008960: db2a blt.n 80089b8 <_printf_common+0xa8>
  10857. 8008962: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  10858. 8008966: 6822 ldr r2, [r4, #0]
  10859. 8008968: 3300 adds r3, #0
  10860. 800896a: bf18 it ne
  10861. 800896c: 2301 movne r3, #1
  10862. 800896e: 0692 lsls r2, r2, #26
  10863. 8008970: d42f bmi.n 80089d2 <_printf_common+0xc2>
  10864. 8008972: f104 0243 add.w r2, r4, #67 ; 0x43
  10865. 8008976: 4639 mov r1, r7
  10866. 8008978: 4630 mov r0, r6
  10867. 800897a: 47c0 blx r8
  10868. 800897c: 3001 adds r0, #1
  10869. 800897e: d022 beq.n 80089c6 <_printf_common+0xb6>
  10870. 8008980: 6823 ldr r3, [r4, #0]
  10871. 8008982: 68e5 ldr r5, [r4, #12]
  10872. 8008984: f003 0306 and.w r3, r3, #6
  10873. 8008988: 2b04 cmp r3, #4
  10874. 800898a: bf18 it ne
  10875. 800898c: 2500 movne r5, #0
  10876. 800898e: f8d9 2000 ldr.w r2, [r9]
  10877. 8008992: f04f 0900 mov.w r9, #0
  10878. 8008996: bf08 it eq
  10879. 8008998: 1aad subeq r5, r5, r2
  10880. 800899a: 68a3 ldr r3, [r4, #8]
  10881. 800899c: 6922 ldr r2, [r4, #16]
  10882. 800899e: bf08 it eq
  10883. 80089a0: ea25 75e5 biceq.w r5, r5, r5, asr #31
  10884. 80089a4: 4293 cmp r3, r2
  10885. 80089a6: bfc4 itt gt
  10886. 80089a8: 1a9b subgt r3, r3, r2
  10887. 80089aa: 18ed addgt r5, r5, r3
  10888. 80089ac: 341a adds r4, #26
  10889. 80089ae: 454d cmp r5, r9
  10890. 80089b0: d11b bne.n 80089ea <_printf_common+0xda>
  10891. 80089b2: 2000 movs r0, #0
  10892. 80089b4: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  10893. 80089b8: 2301 movs r3, #1
  10894. 80089ba: 4652 mov r2, sl
  10895. 80089bc: 4639 mov r1, r7
  10896. 80089be: 4630 mov r0, r6
  10897. 80089c0: 47c0 blx r8
  10898. 80089c2: 3001 adds r0, #1
  10899. 80089c4: d103 bne.n 80089ce <_printf_common+0xbe>
  10900. 80089c6: f04f 30ff mov.w r0, #4294967295
  10901. 80089ca: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  10902. 80089ce: 3501 adds r5, #1
  10903. 80089d0: e7c1 b.n 8008956 <_printf_common+0x46>
  10904. 80089d2: 2030 movs r0, #48 ; 0x30
  10905. 80089d4: 18e1 adds r1, r4, r3
  10906. 80089d6: f881 0043 strb.w r0, [r1, #67] ; 0x43
  10907. 80089da: 1c5a adds r2, r3, #1
  10908. 80089dc: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  10909. 80089e0: 4422 add r2, r4
  10910. 80089e2: 3302 adds r3, #2
  10911. 80089e4: f882 1043 strb.w r1, [r2, #67] ; 0x43
  10912. 80089e8: e7c3 b.n 8008972 <_printf_common+0x62>
  10913. 80089ea: 2301 movs r3, #1
  10914. 80089ec: 4622 mov r2, r4
  10915. 80089ee: 4639 mov r1, r7
  10916. 80089f0: 4630 mov r0, r6
  10917. 80089f2: 47c0 blx r8
  10918. 80089f4: 3001 adds r0, #1
  10919. 80089f6: d0e6 beq.n 80089c6 <_printf_common+0xb6>
  10920. 80089f8: f109 0901 add.w r9, r9, #1
  10921. 80089fc: e7d7 b.n 80089ae <_printf_common+0x9e>
  10922. ...
  10923. 08008a00 <_printf_i>:
  10924. 8008a00: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  10925. 8008a04: 4617 mov r7, r2
  10926. 8008a06: 7e0a ldrb r2, [r1, #24]
  10927. 8008a08: b085 sub sp, #20
  10928. 8008a0a: 2a6e cmp r2, #110 ; 0x6e
  10929. 8008a0c: 4698 mov r8, r3
  10930. 8008a0e: 4606 mov r6, r0
  10931. 8008a10: 460c mov r4, r1
  10932. 8008a12: 9b0c ldr r3, [sp, #48] ; 0x30
  10933. 8008a14: f101 0e43 add.w lr, r1, #67 ; 0x43
  10934. 8008a18: f000 80bc beq.w 8008b94 <_printf_i+0x194>
  10935. 8008a1c: d81a bhi.n 8008a54 <_printf_i+0x54>
  10936. 8008a1e: 2a63 cmp r2, #99 ; 0x63
  10937. 8008a20: d02e beq.n 8008a80 <_printf_i+0x80>
  10938. 8008a22: d80a bhi.n 8008a3a <_printf_i+0x3a>
  10939. 8008a24: 2a00 cmp r2, #0
  10940. 8008a26: f000 80c8 beq.w 8008bba <_printf_i+0x1ba>
  10941. 8008a2a: 2a58 cmp r2, #88 ; 0x58
  10942. 8008a2c: f000 808a beq.w 8008b44 <_printf_i+0x144>
  10943. 8008a30: f104 0542 add.w r5, r4, #66 ; 0x42
  10944. 8008a34: f884 2042 strb.w r2, [r4, #66] ; 0x42
  10945. 8008a38: e02a b.n 8008a90 <_printf_i+0x90>
  10946. 8008a3a: 2a64 cmp r2, #100 ; 0x64
  10947. 8008a3c: d001 beq.n 8008a42 <_printf_i+0x42>
  10948. 8008a3e: 2a69 cmp r2, #105 ; 0x69
  10949. 8008a40: d1f6 bne.n 8008a30 <_printf_i+0x30>
  10950. 8008a42: 6821 ldr r1, [r4, #0]
  10951. 8008a44: 681a ldr r2, [r3, #0]
  10952. 8008a46: f011 0f80 tst.w r1, #128 ; 0x80
  10953. 8008a4a: d023 beq.n 8008a94 <_printf_i+0x94>
  10954. 8008a4c: 1d11 adds r1, r2, #4
  10955. 8008a4e: 6019 str r1, [r3, #0]
  10956. 8008a50: 6813 ldr r3, [r2, #0]
  10957. 8008a52: e027 b.n 8008aa4 <_printf_i+0xa4>
  10958. 8008a54: 2a73 cmp r2, #115 ; 0x73
  10959. 8008a56: f000 80b4 beq.w 8008bc2 <_printf_i+0x1c2>
  10960. 8008a5a: d808 bhi.n 8008a6e <_printf_i+0x6e>
  10961. 8008a5c: 2a6f cmp r2, #111 ; 0x6f
  10962. 8008a5e: d02a beq.n 8008ab6 <_printf_i+0xb6>
  10963. 8008a60: 2a70 cmp r2, #112 ; 0x70
  10964. 8008a62: d1e5 bne.n 8008a30 <_printf_i+0x30>
  10965. 8008a64: 680a ldr r2, [r1, #0]
  10966. 8008a66: f042 0220 orr.w r2, r2, #32
  10967. 8008a6a: 600a str r2, [r1, #0]
  10968. 8008a6c: e003 b.n 8008a76 <_printf_i+0x76>
  10969. 8008a6e: 2a75 cmp r2, #117 ; 0x75
  10970. 8008a70: d021 beq.n 8008ab6 <_printf_i+0xb6>
  10971. 8008a72: 2a78 cmp r2, #120 ; 0x78
  10972. 8008a74: d1dc bne.n 8008a30 <_printf_i+0x30>
  10973. 8008a76: 2278 movs r2, #120 ; 0x78
  10974. 8008a78: 496f ldr r1, [pc, #444] ; (8008c38 <_printf_i+0x238>)
  10975. 8008a7a: f884 2045 strb.w r2, [r4, #69] ; 0x45
  10976. 8008a7e: e064 b.n 8008b4a <_printf_i+0x14a>
  10977. 8008a80: 681a ldr r2, [r3, #0]
  10978. 8008a82: f101 0542 add.w r5, r1, #66 ; 0x42
  10979. 8008a86: 1d11 adds r1, r2, #4
  10980. 8008a88: 6019 str r1, [r3, #0]
  10981. 8008a8a: 6813 ldr r3, [r2, #0]
  10982. 8008a8c: f884 3042 strb.w r3, [r4, #66] ; 0x42
  10983. 8008a90: 2301 movs r3, #1
  10984. 8008a92: e0a3 b.n 8008bdc <_printf_i+0x1dc>
  10985. 8008a94: f011 0f40 tst.w r1, #64 ; 0x40
  10986. 8008a98: f102 0104 add.w r1, r2, #4
  10987. 8008a9c: 6019 str r1, [r3, #0]
  10988. 8008a9e: d0d7 beq.n 8008a50 <_printf_i+0x50>
  10989. 8008aa0: f9b2 3000 ldrsh.w r3, [r2]
  10990. 8008aa4: 2b00 cmp r3, #0
  10991. 8008aa6: da03 bge.n 8008ab0 <_printf_i+0xb0>
  10992. 8008aa8: 222d movs r2, #45 ; 0x2d
  10993. 8008aaa: 425b negs r3, r3
  10994. 8008aac: f884 2043 strb.w r2, [r4, #67] ; 0x43
  10995. 8008ab0: 4962 ldr r1, [pc, #392] ; (8008c3c <_printf_i+0x23c>)
  10996. 8008ab2: 220a movs r2, #10
  10997. 8008ab4: e017 b.n 8008ae6 <_printf_i+0xe6>
  10998. 8008ab6: 6820 ldr r0, [r4, #0]
  10999. 8008ab8: 6819 ldr r1, [r3, #0]
  11000. 8008aba: f010 0f80 tst.w r0, #128 ; 0x80
  11001. 8008abe: d003 beq.n 8008ac8 <_printf_i+0xc8>
  11002. 8008ac0: 1d08 adds r0, r1, #4
  11003. 8008ac2: 6018 str r0, [r3, #0]
  11004. 8008ac4: 680b ldr r3, [r1, #0]
  11005. 8008ac6: e006 b.n 8008ad6 <_printf_i+0xd6>
  11006. 8008ac8: f010 0f40 tst.w r0, #64 ; 0x40
  11007. 8008acc: f101 0004 add.w r0, r1, #4
  11008. 8008ad0: 6018 str r0, [r3, #0]
  11009. 8008ad2: d0f7 beq.n 8008ac4 <_printf_i+0xc4>
  11010. 8008ad4: 880b ldrh r3, [r1, #0]
  11011. 8008ad6: 2a6f cmp r2, #111 ; 0x6f
  11012. 8008ad8: bf14 ite ne
  11013. 8008ada: 220a movne r2, #10
  11014. 8008adc: 2208 moveq r2, #8
  11015. 8008ade: 4957 ldr r1, [pc, #348] ; (8008c3c <_printf_i+0x23c>)
  11016. 8008ae0: 2000 movs r0, #0
  11017. 8008ae2: f884 0043 strb.w r0, [r4, #67] ; 0x43
  11018. 8008ae6: 6865 ldr r5, [r4, #4]
  11019. 8008ae8: 2d00 cmp r5, #0
  11020. 8008aea: 60a5 str r5, [r4, #8]
  11021. 8008aec: f2c0 809c blt.w 8008c28 <_printf_i+0x228>
  11022. 8008af0: 6820 ldr r0, [r4, #0]
  11023. 8008af2: f020 0004 bic.w r0, r0, #4
  11024. 8008af6: 6020 str r0, [r4, #0]
  11025. 8008af8: 2b00 cmp r3, #0
  11026. 8008afa: d13f bne.n 8008b7c <_printf_i+0x17c>
  11027. 8008afc: 2d00 cmp r5, #0
  11028. 8008afe: f040 8095 bne.w 8008c2c <_printf_i+0x22c>
  11029. 8008b02: 4675 mov r5, lr
  11030. 8008b04: 2a08 cmp r2, #8
  11031. 8008b06: d10b bne.n 8008b20 <_printf_i+0x120>
  11032. 8008b08: 6823 ldr r3, [r4, #0]
  11033. 8008b0a: 07da lsls r2, r3, #31
  11034. 8008b0c: d508 bpl.n 8008b20 <_printf_i+0x120>
  11035. 8008b0e: 6923 ldr r3, [r4, #16]
  11036. 8008b10: 6862 ldr r2, [r4, #4]
  11037. 8008b12: 429a cmp r2, r3
  11038. 8008b14: bfde ittt le
  11039. 8008b16: 2330 movle r3, #48 ; 0x30
  11040. 8008b18: f805 3c01 strble.w r3, [r5, #-1]
  11041. 8008b1c: f105 35ff addle.w r5, r5, #4294967295
  11042. 8008b20: ebae 0305 sub.w r3, lr, r5
  11043. 8008b24: 6123 str r3, [r4, #16]
  11044. 8008b26: f8cd 8000 str.w r8, [sp]
  11045. 8008b2a: 463b mov r3, r7
  11046. 8008b2c: aa03 add r2, sp, #12
  11047. 8008b2e: 4621 mov r1, r4
  11048. 8008b30: 4630 mov r0, r6
  11049. 8008b32: f7ff feed bl 8008910 <_printf_common>
  11050. 8008b36: 3001 adds r0, #1
  11051. 8008b38: d155 bne.n 8008be6 <_printf_i+0x1e6>
  11052. 8008b3a: f04f 30ff mov.w r0, #4294967295
  11053. 8008b3e: b005 add sp, #20
  11054. 8008b40: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  11055. 8008b44: f881 2045 strb.w r2, [r1, #69] ; 0x45
  11056. 8008b48: 493c ldr r1, [pc, #240] ; (8008c3c <_printf_i+0x23c>)
  11057. 8008b4a: 6822 ldr r2, [r4, #0]
  11058. 8008b4c: 6818 ldr r0, [r3, #0]
  11059. 8008b4e: f012 0f80 tst.w r2, #128 ; 0x80
  11060. 8008b52: f100 0504 add.w r5, r0, #4
  11061. 8008b56: 601d str r5, [r3, #0]
  11062. 8008b58: d001 beq.n 8008b5e <_printf_i+0x15e>
  11063. 8008b5a: 6803 ldr r3, [r0, #0]
  11064. 8008b5c: e002 b.n 8008b64 <_printf_i+0x164>
  11065. 8008b5e: 0655 lsls r5, r2, #25
  11066. 8008b60: d5fb bpl.n 8008b5a <_printf_i+0x15a>
  11067. 8008b62: 8803 ldrh r3, [r0, #0]
  11068. 8008b64: 07d0 lsls r0, r2, #31
  11069. 8008b66: bf44 itt mi
  11070. 8008b68: f042 0220 orrmi.w r2, r2, #32
  11071. 8008b6c: 6022 strmi r2, [r4, #0]
  11072. 8008b6e: b91b cbnz r3, 8008b78 <_printf_i+0x178>
  11073. 8008b70: 6822 ldr r2, [r4, #0]
  11074. 8008b72: f022 0220 bic.w r2, r2, #32
  11075. 8008b76: 6022 str r2, [r4, #0]
  11076. 8008b78: 2210 movs r2, #16
  11077. 8008b7a: e7b1 b.n 8008ae0 <_printf_i+0xe0>
  11078. 8008b7c: 4675 mov r5, lr
  11079. 8008b7e: fbb3 f0f2 udiv r0, r3, r2
  11080. 8008b82: fb02 3310 mls r3, r2, r0, r3
  11081. 8008b86: 5ccb ldrb r3, [r1, r3]
  11082. 8008b88: f805 3d01 strb.w r3, [r5, #-1]!
  11083. 8008b8c: 4603 mov r3, r0
  11084. 8008b8e: 2800 cmp r0, #0
  11085. 8008b90: d1f5 bne.n 8008b7e <_printf_i+0x17e>
  11086. 8008b92: e7b7 b.n 8008b04 <_printf_i+0x104>
  11087. 8008b94: 6808 ldr r0, [r1, #0]
  11088. 8008b96: 681a ldr r2, [r3, #0]
  11089. 8008b98: f010 0f80 tst.w r0, #128 ; 0x80
  11090. 8008b9c: 6949 ldr r1, [r1, #20]
  11091. 8008b9e: d004 beq.n 8008baa <_printf_i+0x1aa>
  11092. 8008ba0: 1d10 adds r0, r2, #4
  11093. 8008ba2: 6018 str r0, [r3, #0]
  11094. 8008ba4: 6813 ldr r3, [r2, #0]
  11095. 8008ba6: 6019 str r1, [r3, #0]
  11096. 8008ba8: e007 b.n 8008bba <_printf_i+0x1ba>
  11097. 8008baa: f010 0f40 tst.w r0, #64 ; 0x40
  11098. 8008bae: f102 0004 add.w r0, r2, #4
  11099. 8008bb2: 6018 str r0, [r3, #0]
  11100. 8008bb4: 6813 ldr r3, [r2, #0]
  11101. 8008bb6: d0f6 beq.n 8008ba6 <_printf_i+0x1a6>
  11102. 8008bb8: 8019 strh r1, [r3, #0]
  11103. 8008bba: 2300 movs r3, #0
  11104. 8008bbc: 4675 mov r5, lr
  11105. 8008bbe: 6123 str r3, [r4, #16]
  11106. 8008bc0: e7b1 b.n 8008b26 <_printf_i+0x126>
  11107. 8008bc2: 681a ldr r2, [r3, #0]
  11108. 8008bc4: 1d11 adds r1, r2, #4
  11109. 8008bc6: 6019 str r1, [r3, #0]
  11110. 8008bc8: 6815 ldr r5, [r2, #0]
  11111. 8008bca: 2100 movs r1, #0
  11112. 8008bcc: 6862 ldr r2, [r4, #4]
  11113. 8008bce: 4628 mov r0, r5
  11114. 8008bd0: f000 f8e0 bl 8008d94 <memchr>
  11115. 8008bd4: b108 cbz r0, 8008bda <_printf_i+0x1da>
  11116. 8008bd6: 1b40 subs r0, r0, r5
  11117. 8008bd8: 6060 str r0, [r4, #4]
  11118. 8008bda: 6863 ldr r3, [r4, #4]
  11119. 8008bdc: 6123 str r3, [r4, #16]
  11120. 8008bde: 2300 movs r3, #0
  11121. 8008be0: f884 3043 strb.w r3, [r4, #67] ; 0x43
  11122. 8008be4: e79f b.n 8008b26 <_printf_i+0x126>
  11123. 8008be6: 6923 ldr r3, [r4, #16]
  11124. 8008be8: 462a mov r2, r5
  11125. 8008bea: 4639 mov r1, r7
  11126. 8008bec: 4630 mov r0, r6
  11127. 8008bee: 47c0 blx r8
  11128. 8008bf0: 3001 adds r0, #1
  11129. 8008bf2: d0a2 beq.n 8008b3a <_printf_i+0x13a>
  11130. 8008bf4: 6823 ldr r3, [r4, #0]
  11131. 8008bf6: 079b lsls r3, r3, #30
  11132. 8008bf8: d507 bpl.n 8008c0a <_printf_i+0x20a>
  11133. 8008bfa: 2500 movs r5, #0
  11134. 8008bfc: f104 0919 add.w r9, r4, #25
  11135. 8008c00: 68e3 ldr r3, [r4, #12]
  11136. 8008c02: 9a03 ldr r2, [sp, #12]
  11137. 8008c04: 1a9b subs r3, r3, r2
  11138. 8008c06: 429d cmp r5, r3
  11139. 8008c08: db05 blt.n 8008c16 <_printf_i+0x216>
  11140. 8008c0a: 68e0 ldr r0, [r4, #12]
  11141. 8008c0c: 9b03 ldr r3, [sp, #12]
  11142. 8008c0e: 4298 cmp r0, r3
  11143. 8008c10: bfb8 it lt
  11144. 8008c12: 4618 movlt r0, r3
  11145. 8008c14: e793 b.n 8008b3e <_printf_i+0x13e>
  11146. 8008c16: 2301 movs r3, #1
  11147. 8008c18: 464a mov r2, r9
  11148. 8008c1a: 4639 mov r1, r7
  11149. 8008c1c: 4630 mov r0, r6
  11150. 8008c1e: 47c0 blx r8
  11151. 8008c20: 3001 adds r0, #1
  11152. 8008c22: d08a beq.n 8008b3a <_printf_i+0x13a>
  11153. 8008c24: 3501 adds r5, #1
  11154. 8008c26: e7eb b.n 8008c00 <_printf_i+0x200>
  11155. 8008c28: 2b00 cmp r3, #0
  11156. 8008c2a: d1a7 bne.n 8008b7c <_printf_i+0x17c>
  11157. 8008c2c: 780b ldrb r3, [r1, #0]
  11158. 8008c2e: f104 0542 add.w r5, r4, #66 ; 0x42
  11159. 8008c32: f884 3042 strb.w r3, [r4, #66] ; 0x42
  11160. 8008c36: e765 b.n 8008b04 <_printf_i+0x104>
  11161. 8008c38: 0800915e .word 0x0800915e
  11162. 8008c3c: 0800914d .word 0x0800914d
  11163. 08008c40 <_sbrk_r>:
  11164. 8008c40: b538 push {r3, r4, r5, lr}
  11165. 8008c42: 2300 movs r3, #0
  11166. 8008c44: 4c05 ldr r4, [pc, #20] ; (8008c5c <_sbrk_r+0x1c>)
  11167. 8008c46: 4605 mov r5, r0
  11168. 8008c48: 4608 mov r0, r1
  11169. 8008c4a: 6023 str r3, [r4, #0]
  11170. 8008c4c: f000 f8ec bl 8008e28 <_sbrk>
  11171. 8008c50: 1c43 adds r3, r0, #1
  11172. 8008c52: d102 bne.n 8008c5a <_sbrk_r+0x1a>
  11173. 8008c54: 6823 ldr r3, [r4, #0]
  11174. 8008c56: b103 cbz r3, 8008c5a <_sbrk_r+0x1a>
  11175. 8008c58: 602b str r3, [r5, #0]
  11176. 8008c5a: bd38 pop {r3, r4, r5, pc}
  11177. 8008c5c: 20000a30 .word 0x20000a30
  11178. 08008c60 <__sread>:
  11179. 8008c60: b510 push {r4, lr}
  11180. 8008c62: 460c mov r4, r1
  11181. 8008c64: f9b1 100e ldrsh.w r1, [r1, #14]
  11182. 8008c68: f000 f8a4 bl 8008db4 <_read_r>
  11183. 8008c6c: 2800 cmp r0, #0
  11184. 8008c6e: bfab itete ge
  11185. 8008c70: 6d63 ldrge r3, [r4, #84] ; 0x54
  11186. 8008c72: 89a3 ldrhlt r3, [r4, #12]
  11187. 8008c74: 181b addge r3, r3, r0
  11188. 8008c76: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  11189. 8008c7a: bfac ite ge
  11190. 8008c7c: 6563 strge r3, [r4, #84] ; 0x54
  11191. 8008c7e: 81a3 strhlt r3, [r4, #12]
  11192. 8008c80: bd10 pop {r4, pc}
  11193. 08008c82 <__swrite>:
  11194. 8008c82: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  11195. 8008c86: 461f mov r7, r3
  11196. 8008c88: 898b ldrh r3, [r1, #12]
  11197. 8008c8a: 4605 mov r5, r0
  11198. 8008c8c: 05db lsls r3, r3, #23
  11199. 8008c8e: 460c mov r4, r1
  11200. 8008c90: 4616 mov r6, r2
  11201. 8008c92: d505 bpl.n 8008ca0 <__swrite+0x1e>
  11202. 8008c94: 2302 movs r3, #2
  11203. 8008c96: 2200 movs r2, #0
  11204. 8008c98: f9b1 100e ldrsh.w r1, [r1, #14]
  11205. 8008c9c: f000 f868 bl 8008d70 <_lseek_r>
  11206. 8008ca0: 89a3 ldrh r3, [r4, #12]
  11207. 8008ca2: 4632 mov r2, r6
  11208. 8008ca4: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  11209. 8008ca8: 81a3 strh r3, [r4, #12]
  11210. 8008caa: f9b4 100e ldrsh.w r1, [r4, #14]
  11211. 8008cae: 463b mov r3, r7
  11212. 8008cb0: 4628 mov r0, r5
  11213. 8008cb2: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  11214. 8008cb6: f000 b817 b.w 8008ce8 <_write_r>
  11215. 08008cba <__sseek>:
  11216. 8008cba: b510 push {r4, lr}
  11217. 8008cbc: 460c mov r4, r1
  11218. 8008cbe: f9b1 100e ldrsh.w r1, [r1, #14]
  11219. 8008cc2: f000 f855 bl 8008d70 <_lseek_r>
  11220. 8008cc6: 1c43 adds r3, r0, #1
  11221. 8008cc8: 89a3 ldrh r3, [r4, #12]
  11222. 8008cca: bf15 itete ne
  11223. 8008ccc: 6560 strne r0, [r4, #84] ; 0x54
  11224. 8008cce: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  11225. 8008cd2: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  11226. 8008cd6: 81a3 strheq r3, [r4, #12]
  11227. 8008cd8: bf18 it ne
  11228. 8008cda: 81a3 strhne r3, [r4, #12]
  11229. 8008cdc: bd10 pop {r4, pc}
  11230. 08008cde <__sclose>:
  11231. 8008cde: f9b1 100e ldrsh.w r1, [r1, #14]
  11232. 8008ce2: f000 b813 b.w 8008d0c <_close_r>
  11233. ...
  11234. 08008ce8 <_write_r>:
  11235. 8008ce8: b538 push {r3, r4, r5, lr}
  11236. 8008cea: 4605 mov r5, r0
  11237. 8008cec: 4608 mov r0, r1
  11238. 8008cee: 4611 mov r1, r2
  11239. 8008cf0: 2200 movs r2, #0
  11240. 8008cf2: 4c05 ldr r4, [pc, #20] ; (8008d08 <_write_r+0x20>)
  11241. 8008cf4: 6022 str r2, [r4, #0]
  11242. 8008cf6: 461a mov r2, r3
  11243. 8008cf8: f7fe f9bc bl 8007074 <_write>
  11244. 8008cfc: 1c43 adds r3, r0, #1
  11245. 8008cfe: d102 bne.n 8008d06 <_write_r+0x1e>
  11246. 8008d00: 6823 ldr r3, [r4, #0]
  11247. 8008d02: b103 cbz r3, 8008d06 <_write_r+0x1e>
  11248. 8008d04: 602b str r3, [r5, #0]
  11249. 8008d06: bd38 pop {r3, r4, r5, pc}
  11250. 8008d08: 20000a30 .word 0x20000a30
  11251. 08008d0c <_close_r>:
  11252. 8008d0c: b538 push {r3, r4, r5, lr}
  11253. 8008d0e: 2300 movs r3, #0
  11254. 8008d10: 4c05 ldr r4, [pc, #20] ; (8008d28 <_close_r+0x1c>)
  11255. 8008d12: 4605 mov r5, r0
  11256. 8008d14: 4608 mov r0, r1
  11257. 8008d16: 6023 str r3, [r4, #0]
  11258. 8008d18: f000 f85e bl 8008dd8 <_close>
  11259. 8008d1c: 1c43 adds r3, r0, #1
  11260. 8008d1e: d102 bne.n 8008d26 <_close_r+0x1a>
  11261. 8008d20: 6823 ldr r3, [r4, #0]
  11262. 8008d22: b103 cbz r3, 8008d26 <_close_r+0x1a>
  11263. 8008d24: 602b str r3, [r5, #0]
  11264. 8008d26: bd38 pop {r3, r4, r5, pc}
  11265. 8008d28: 20000a30 .word 0x20000a30
  11266. 08008d2c <_fstat_r>:
  11267. 8008d2c: b538 push {r3, r4, r5, lr}
  11268. 8008d2e: 2300 movs r3, #0
  11269. 8008d30: 4c06 ldr r4, [pc, #24] ; (8008d4c <_fstat_r+0x20>)
  11270. 8008d32: 4605 mov r5, r0
  11271. 8008d34: 4608 mov r0, r1
  11272. 8008d36: 4611 mov r1, r2
  11273. 8008d38: 6023 str r3, [r4, #0]
  11274. 8008d3a: f000 f855 bl 8008de8 <_fstat>
  11275. 8008d3e: 1c43 adds r3, r0, #1
  11276. 8008d40: d102 bne.n 8008d48 <_fstat_r+0x1c>
  11277. 8008d42: 6823 ldr r3, [r4, #0]
  11278. 8008d44: b103 cbz r3, 8008d48 <_fstat_r+0x1c>
  11279. 8008d46: 602b str r3, [r5, #0]
  11280. 8008d48: bd38 pop {r3, r4, r5, pc}
  11281. 8008d4a: bf00 nop
  11282. 8008d4c: 20000a30 .word 0x20000a30
  11283. 08008d50 <_isatty_r>:
  11284. 8008d50: b538 push {r3, r4, r5, lr}
  11285. 8008d52: 2300 movs r3, #0
  11286. 8008d54: 4c05 ldr r4, [pc, #20] ; (8008d6c <_isatty_r+0x1c>)
  11287. 8008d56: 4605 mov r5, r0
  11288. 8008d58: 4608 mov r0, r1
  11289. 8008d5a: 6023 str r3, [r4, #0]
  11290. 8008d5c: f000 f84c bl 8008df8 <_isatty>
  11291. 8008d60: 1c43 adds r3, r0, #1
  11292. 8008d62: d102 bne.n 8008d6a <_isatty_r+0x1a>
  11293. 8008d64: 6823 ldr r3, [r4, #0]
  11294. 8008d66: b103 cbz r3, 8008d6a <_isatty_r+0x1a>
  11295. 8008d68: 602b str r3, [r5, #0]
  11296. 8008d6a: bd38 pop {r3, r4, r5, pc}
  11297. 8008d6c: 20000a30 .word 0x20000a30
  11298. 08008d70 <_lseek_r>:
  11299. 8008d70: b538 push {r3, r4, r5, lr}
  11300. 8008d72: 4605 mov r5, r0
  11301. 8008d74: 4608 mov r0, r1
  11302. 8008d76: 4611 mov r1, r2
  11303. 8008d78: 2200 movs r2, #0
  11304. 8008d7a: 4c05 ldr r4, [pc, #20] ; (8008d90 <_lseek_r+0x20>)
  11305. 8008d7c: 6022 str r2, [r4, #0]
  11306. 8008d7e: 461a mov r2, r3
  11307. 8008d80: f000 f842 bl 8008e08 <_lseek>
  11308. 8008d84: 1c43 adds r3, r0, #1
  11309. 8008d86: d102 bne.n 8008d8e <_lseek_r+0x1e>
  11310. 8008d88: 6823 ldr r3, [r4, #0]
  11311. 8008d8a: b103 cbz r3, 8008d8e <_lseek_r+0x1e>
  11312. 8008d8c: 602b str r3, [r5, #0]
  11313. 8008d8e: bd38 pop {r3, r4, r5, pc}
  11314. 8008d90: 20000a30 .word 0x20000a30
  11315. 08008d94 <memchr>:
  11316. 8008d94: b510 push {r4, lr}
  11317. 8008d96: b2c9 uxtb r1, r1
  11318. 8008d98: 4402 add r2, r0
  11319. 8008d9a: 4290 cmp r0, r2
  11320. 8008d9c: 4603 mov r3, r0
  11321. 8008d9e: d101 bne.n 8008da4 <memchr+0x10>
  11322. 8008da0: 2000 movs r0, #0
  11323. 8008da2: bd10 pop {r4, pc}
  11324. 8008da4: 781c ldrb r4, [r3, #0]
  11325. 8008da6: 3001 adds r0, #1
  11326. 8008da8: 428c cmp r4, r1
  11327. 8008daa: d1f6 bne.n 8008d9a <memchr+0x6>
  11328. 8008dac: 4618 mov r0, r3
  11329. 8008dae: bd10 pop {r4, pc}
  11330. 08008db0 <__malloc_lock>:
  11331. 8008db0: 4770 bx lr
  11332. 08008db2 <__malloc_unlock>:
  11333. 8008db2: 4770 bx lr
  11334. 08008db4 <_read_r>:
  11335. 8008db4: b538 push {r3, r4, r5, lr}
  11336. 8008db6: 4605 mov r5, r0
  11337. 8008db8: 4608 mov r0, r1
  11338. 8008dba: 4611 mov r1, r2
  11339. 8008dbc: 2200 movs r2, #0
  11340. 8008dbe: 4c05 ldr r4, [pc, #20] ; (8008dd4 <_read_r+0x20>)
  11341. 8008dc0: 6022 str r2, [r4, #0]
  11342. 8008dc2: 461a mov r2, r3
  11343. 8008dc4: f000 f828 bl 8008e18 <_read>
  11344. 8008dc8: 1c43 adds r3, r0, #1
  11345. 8008dca: d102 bne.n 8008dd2 <_read_r+0x1e>
  11346. 8008dcc: 6823 ldr r3, [r4, #0]
  11347. 8008dce: b103 cbz r3, 8008dd2 <_read_r+0x1e>
  11348. 8008dd0: 602b str r3, [r5, #0]
  11349. 8008dd2: bd38 pop {r3, r4, r5, pc}
  11350. 8008dd4: 20000a30 .word 0x20000a30
  11351. 08008dd8 <_close>:
  11352. 8008dd8: 2258 movs r2, #88 ; 0x58
  11353. 8008dda: 4b02 ldr r3, [pc, #8] ; (8008de4 <_close+0xc>)
  11354. 8008ddc: f04f 30ff mov.w r0, #4294967295
  11355. 8008de0: 601a str r2, [r3, #0]
  11356. 8008de2: 4770 bx lr
  11357. 8008de4: 20000a30 .word 0x20000a30
  11358. 08008de8 <_fstat>:
  11359. 8008de8: 2258 movs r2, #88 ; 0x58
  11360. 8008dea: 4b02 ldr r3, [pc, #8] ; (8008df4 <_fstat+0xc>)
  11361. 8008dec: f04f 30ff mov.w r0, #4294967295
  11362. 8008df0: 601a str r2, [r3, #0]
  11363. 8008df2: 4770 bx lr
  11364. 8008df4: 20000a30 .word 0x20000a30
  11365. 08008df8 <_isatty>:
  11366. 8008df8: 2258 movs r2, #88 ; 0x58
  11367. 8008dfa: 4b02 ldr r3, [pc, #8] ; (8008e04 <_isatty+0xc>)
  11368. 8008dfc: 2000 movs r0, #0
  11369. 8008dfe: 601a str r2, [r3, #0]
  11370. 8008e00: 4770 bx lr
  11371. 8008e02: bf00 nop
  11372. 8008e04: 20000a30 .word 0x20000a30
  11373. 08008e08 <_lseek>:
  11374. 8008e08: 2258 movs r2, #88 ; 0x58
  11375. 8008e0a: 4b02 ldr r3, [pc, #8] ; (8008e14 <_lseek+0xc>)
  11376. 8008e0c: f04f 30ff mov.w r0, #4294967295
  11377. 8008e10: 601a str r2, [r3, #0]
  11378. 8008e12: 4770 bx lr
  11379. 8008e14: 20000a30 .word 0x20000a30
  11380. 08008e18 <_read>:
  11381. 8008e18: 2258 movs r2, #88 ; 0x58
  11382. 8008e1a: 4b02 ldr r3, [pc, #8] ; (8008e24 <_read+0xc>)
  11383. 8008e1c: f04f 30ff mov.w r0, #4294967295
  11384. 8008e20: 601a str r2, [r3, #0]
  11385. 8008e22: 4770 bx lr
  11386. 8008e24: 20000a30 .word 0x20000a30
  11387. 08008e28 <_sbrk>:
  11388. 8008e28: 4b04 ldr r3, [pc, #16] ; (8008e3c <_sbrk+0x14>)
  11389. 8008e2a: 4602 mov r2, r0
  11390. 8008e2c: 6819 ldr r1, [r3, #0]
  11391. 8008e2e: b909 cbnz r1, 8008e34 <_sbrk+0xc>
  11392. 8008e30: 4903 ldr r1, [pc, #12] ; (8008e40 <_sbrk+0x18>)
  11393. 8008e32: 6019 str r1, [r3, #0]
  11394. 8008e34: 6818 ldr r0, [r3, #0]
  11395. 8008e36: 4402 add r2, r0
  11396. 8008e38: 601a str r2, [r3, #0]
  11397. 8008e3a: 4770 bx lr
  11398. 8008e3c: 200005ac .word 0x200005ac
  11399. 8008e40: 20000a34 .word 0x20000a34
  11400. 08008e44 <_init>:
  11401. 8008e44: b5f8 push {r3, r4, r5, r6, r7, lr}
  11402. 8008e46: bf00 nop
  11403. 8008e48: bcf8 pop {r3, r4, r5, r6, r7}
  11404. 8008e4a: bc08 pop {r3}
  11405. 8008e4c: 469e mov lr, r3
  11406. 8008e4e: 4770 bx lr
  11407. 08008e50 <_fini>:
  11408. 8008e50: b5f8 push {r3, r4, r5, r6, r7, lr}
  11409. 8008e52: bf00 nop
  11410. 8008e54: bcf8 pop {r3, r4, r5, r6, r7}
  11411. 8008e56: bc08 pop {r3}
  11412. 8008e58: 469e mov lr, r3
  11413. 8008e5a: 4770 bx lr