STM32F103_RGB_Controller.list 344 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666
  1. STM32F103_RGB_Controller.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 0000384c 080041e4 080041e4 000041e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 000001c8 08007a30 08007a30 00007a30 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08007bf8 08007bf8 00007bf8 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08007bfc 08007bfc 00007bfc 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000070 20000000 08007c00 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000504 20000070 08007c70 00010070 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20000574 08007c70 00010574 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00010070 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0001e446 00000000 00000000 00010099 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003b00 00000000 00000000 0002e4df 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000a7b0 00000000 00000000 00031fdf 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000ce8 00000000 00000000 0003c790 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001368 00000000 00000000 0003d478 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 000085ec 00000000 00000000 0003e7e0 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004b4a 00000000 00000000 00046dcc 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0004b916 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002fac 00000000 00000000 0004b994 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. 18 .stab 00000084 00000000 00000000 0004e940 2**2
  41. CONTENTS, READONLY, DEBUGGING
  42. 19 .stabstr 00000117 00000000 00000000 0004e9c4 2**0
  43. CONTENTS, READONLY, DEBUGGING
  44. Disassembly of section .text:
  45. 080041e4 <__do_global_dtors_aux>:
  46. 80041e4: b510 push {r4, lr}
  47. 80041e6: 4c05 ldr r4, [pc, #20] ; (80041fc <__do_global_dtors_aux+0x18>)
  48. 80041e8: 7823 ldrb r3, [r4, #0]
  49. 80041ea: b933 cbnz r3, 80041fa <__do_global_dtors_aux+0x16>
  50. 80041ec: 4b04 ldr r3, [pc, #16] ; (8004200 <__do_global_dtors_aux+0x1c>)
  51. 80041ee: b113 cbz r3, 80041f6 <__do_global_dtors_aux+0x12>
  52. 80041f0: 4804 ldr r0, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x20>)
  53. 80041f2: f3af 8000 nop.w
  54. 80041f6: 2301 movs r3, #1
  55. 80041f8: 7023 strb r3, [r4, #0]
  56. 80041fa: bd10 pop {r4, pc}
  57. 80041fc: 20000070 .word 0x20000070
  58. 8004200: 00000000 .word 0x00000000
  59. 8004204: 08007a18 .word 0x08007a18
  60. 08004208 <frame_dummy>:
  61. 8004208: b508 push {r3, lr}
  62. 800420a: 4b03 ldr r3, [pc, #12] ; (8004218 <frame_dummy+0x10>)
  63. 800420c: b11b cbz r3, 8004216 <frame_dummy+0xe>
  64. 800420e: 4903 ldr r1, [pc, #12] ; (800421c <frame_dummy+0x14>)
  65. 8004210: 4803 ldr r0, [pc, #12] ; (8004220 <frame_dummy+0x18>)
  66. 8004212: f3af 8000 nop.w
  67. 8004216: bd08 pop {r3, pc}
  68. 8004218: 00000000 .word 0x00000000
  69. 800421c: 20000074 .word 0x20000074
  70. 8004220: 08007a18 .word 0x08007a18
  71. 08004224 <__aeabi_llsr>:
  72. 8004224: 40d0 lsrs r0, r2
  73. 8004226: 1c0b adds r3, r1, #0
  74. 8004228: 40d1 lsrs r1, r2
  75. 800422a: 469c mov ip, r3
  76. 800422c: 3a20 subs r2, #32
  77. 800422e: 40d3 lsrs r3, r2
  78. 8004230: 4318 orrs r0, r3
  79. 8004232: 4252 negs r2, r2
  80. 8004234: 4663 mov r3, ip
  81. 8004236: 4093 lsls r3, r2
  82. 8004238: 4318 orrs r0, r3
  83. 800423a: 4770 bx lr
  84. 0800423c <HAL_InitTick>:
  85. * implementation in user file.
  86. * @param TickPriority Tick interrupt priority.
  87. * @retval HAL status
  88. */
  89. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  90. {
  91. 800423c: b538 push {r3, r4, r5, lr}
  92. /* Configure the SysTick to have interrupt in 1ms time basis*/
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 800423e: 4b0e ldr r3, [pc, #56] ; (8004278 <HAL_InitTick+0x3c>)
  95. {
  96. 8004240: 4605 mov r5, r0
  97. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  98. 8004242: 7818 ldrb r0, [r3, #0]
  99. 8004244: f44f 737a mov.w r3, #1000 ; 0x3e8
  100. 8004248: fbb3 f3f0 udiv r3, r3, r0
  101. 800424c: 4a0b ldr r2, [pc, #44] ; (800427c <HAL_InitTick+0x40>)
  102. 800424e: 6810 ldr r0, [r2, #0]
  103. 8004250: fbb0 f0f3 udiv r0, r0, r3
  104. 8004254: f000 f89e bl 8004394 <HAL_SYSTICK_Config>
  105. 8004258: 4604 mov r4, r0
  106. 800425a: b958 cbnz r0, 8004274 <HAL_InitTick+0x38>
  107. {
  108. return HAL_ERROR;
  109. }
  110. /* Configure the SysTick IRQ priority */
  111. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  112. 800425c: 2d0f cmp r5, #15
  113. 800425e: d809 bhi.n 8004274 <HAL_InitTick+0x38>
  114. {
  115. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  116. 8004260: 4602 mov r2, r0
  117. 8004262: 4629 mov r1, r5
  118. 8004264: f04f 30ff mov.w r0, #4294967295
  119. 8004268: f000 f854 bl 8004314 <HAL_NVIC_SetPriority>
  120. uwTickPrio = TickPriority;
  121. 800426c: 4b04 ldr r3, [pc, #16] ; (8004280 <HAL_InitTick+0x44>)
  122. 800426e: 4620 mov r0, r4
  123. 8004270: 601d str r5, [r3, #0]
  124. 8004272: bd38 pop {r3, r4, r5, pc}
  125. return HAL_ERROR;
  126. 8004274: 2001 movs r0, #1
  127. return HAL_ERROR;
  128. }
  129. /* Return function status */
  130. return HAL_OK;
  131. }
  132. 8004276: bd38 pop {r3, r4, r5, pc}
  133. 8004278: 20000000 .word 0x20000000
  134. 800427c: 20000008 .word 0x20000008
  135. 8004280: 20000004 .word 0x20000004
  136. 08004284 <HAL_Init>:
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8004284: 4a07 ldr r2, [pc, #28] ; (80042a4 <HAL_Init+0x20>)
  139. {
  140. 8004286: b508 push {r3, lr}
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 8004288: 6813 ldr r3, [r2, #0]
  143. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  144. 800428a: 2003 movs r0, #3
  145. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  146. 800428c: f043 0310 orr.w r3, r3, #16
  147. 8004290: 6013 str r3, [r2, #0]
  148. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  149. 8004292: f000 f82d bl 80042f0 <HAL_NVIC_SetPriorityGrouping>
  150. HAL_InitTick(TICK_INT_PRIORITY);
  151. 8004296: 2000 movs r0, #0
  152. 8004298: f7ff ffd0 bl 800423c <HAL_InitTick>
  153. HAL_MspInit();
  154. 800429c: f002 f9f6 bl 800668c <HAL_MspInit>
  155. }
  156. 80042a0: 2000 movs r0, #0
  157. 80042a2: bd08 pop {r3, pc}
  158. 80042a4: 40022000 .word 0x40022000
  159. 080042a8 <HAL_IncTick>:
  160. * implementations in user file.
  161. * @retval None
  162. */
  163. __weak void HAL_IncTick(void)
  164. {
  165. uwTick += uwTickFreq;
  166. 80042a8: 4a03 ldr r2, [pc, #12] ; (80042b8 <HAL_IncTick+0x10>)
  167. 80042aa: 4b04 ldr r3, [pc, #16] ; (80042bc <HAL_IncTick+0x14>)
  168. 80042ac: 6811 ldr r1, [r2, #0]
  169. 80042ae: 781b ldrb r3, [r3, #0]
  170. 80042b0: 440b add r3, r1
  171. 80042b2: 6013 str r3, [r2, #0]
  172. 80042b4: 4770 bx lr
  173. 80042b6: bf00 nop
  174. 80042b8: 200002b8 .word 0x200002b8
  175. 80042bc: 20000000 .word 0x20000000
  176. 080042c0 <HAL_GetTick>:
  177. * implementations in user file.
  178. * @retval tick value
  179. */
  180. __weak uint32_t HAL_GetTick(void)
  181. {
  182. return uwTick;
  183. 80042c0: 4b01 ldr r3, [pc, #4] ; (80042c8 <HAL_GetTick+0x8>)
  184. 80042c2: 6818 ldr r0, [r3, #0]
  185. }
  186. 80042c4: 4770 bx lr
  187. 80042c6: bf00 nop
  188. 80042c8: 200002b8 .word 0x200002b8
  189. 080042cc <HAL_Delay>:
  190. * implementations in user file.
  191. * @param Delay specifies the delay time length, in milliseconds.
  192. * @retval None
  193. */
  194. __weak void HAL_Delay(uint32_t Delay)
  195. {
  196. 80042cc: b538 push {r3, r4, r5, lr}
  197. 80042ce: 4604 mov r4, r0
  198. uint32_t tickstart = HAL_GetTick();
  199. 80042d0: f7ff fff6 bl 80042c0 <HAL_GetTick>
  200. 80042d4: 4605 mov r5, r0
  201. uint32_t wait = Delay;
  202. /* Add a freq to guarantee minimum wait */
  203. if (wait < HAL_MAX_DELAY)
  204. 80042d6: 1c63 adds r3, r4, #1
  205. {
  206. wait += (uint32_t)(uwTickFreq);
  207. 80042d8: bf1e ittt ne
  208. 80042da: 4b04 ldrne r3, [pc, #16] ; (80042ec <HAL_Delay+0x20>)
  209. 80042dc: 781b ldrbne r3, [r3, #0]
  210. 80042de: 18e4 addne r4, r4, r3
  211. }
  212. while ((HAL_GetTick() - tickstart) < wait)
  213. 80042e0: f7ff ffee bl 80042c0 <HAL_GetTick>
  214. 80042e4: 1b40 subs r0, r0, r5
  215. 80042e6: 4284 cmp r4, r0
  216. 80042e8: d8fa bhi.n 80042e0 <HAL_Delay+0x14>
  217. {
  218. }
  219. }
  220. 80042ea: bd38 pop {r3, r4, r5, pc}
  221. 80042ec: 20000000 .word 0x20000000
  222. 080042f0 <HAL_NVIC_SetPriorityGrouping>:
  223. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  224. {
  225. uint32_t reg_value;
  226. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  227. reg_value = SCB->AIRCR; /* read old register configuration */
  228. 80042f0: 4a07 ldr r2, [pc, #28] ; (8004310 <HAL_NVIC_SetPriorityGrouping+0x20>)
  229. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  230. reg_value = (reg_value |
  231. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  232. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  233. 80042f2: 0200 lsls r0, r0, #8
  234. reg_value = SCB->AIRCR; /* read old register configuration */
  235. 80042f4: 68d3 ldr r3, [r2, #12]
  236. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  237. 80042f6: f400 60e0 and.w r0, r0, #1792 ; 0x700
  238. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  239. 80042fa: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  240. 80042fe: 041b lsls r3, r3, #16
  241. 8004300: 0c1b lsrs r3, r3, #16
  242. 8004302: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  243. 8004306: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  244. reg_value = (reg_value |
  245. 800430a: 4303 orrs r3, r0
  246. SCB->AIRCR = reg_value;
  247. 800430c: 60d3 str r3, [r2, #12]
  248. 800430e: 4770 bx lr
  249. 8004310: e000ed00 .word 0xe000ed00
  250. 08004314 <HAL_NVIC_SetPriority>:
  251. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  252. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  253. */
  254. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  255. {
  256. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  257. 8004314: 4b17 ldr r3, [pc, #92] ; (8004374 <HAL_NVIC_SetPriority+0x60>)
  258. * This parameter can be a value between 0 and 15
  259. * A lower priority value indicates a higher priority.
  260. * @retval None
  261. */
  262. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  263. {
  264. 8004316: b530 push {r4, r5, lr}
  265. 8004318: 68dc ldr r4, [r3, #12]
  266. 800431a: f3c4 2402 ubfx r4, r4, #8, #3
  267. {
  268. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  269. uint32_t PreemptPriorityBits;
  270. uint32_t SubPriorityBits;
  271. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  272. 800431e: f1c4 0307 rsb r3, r4, #7
  273. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  274. 8004322: 1d25 adds r5, r4, #4
  275. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  276. 8004324: 2b04 cmp r3, #4
  277. 8004326: bf28 it cs
  278. 8004328: 2304 movcs r3, #4
  279. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  280. 800432a: 2d06 cmp r5, #6
  281. return (
  282. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  283. 800432c: f04f 0501 mov.w r5, #1
  284. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  285. 8004330: bf98 it ls
  286. 8004332: 2400 movls r4, #0
  287. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  288. 8004334: fa05 f303 lsl.w r3, r5, r3
  289. 8004338: f103 33ff add.w r3, r3, #4294967295
  290. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  291. 800433c: bf88 it hi
  292. 800433e: 3c03 subhi r4, #3
  293. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  294. 8004340: 4019 ands r1, r3
  295. 8004342: 40a1 lsls r1, r4
  296. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  297. 8004344: fa05 f404 lsl.w r4, r5, r4
  298. 8004348: 3c01 subs r4, #1
  299. 800434a: 4022 ands r2, r4
  300. if ((int32_t)(IRQn) < 0)
  301. 800434c: 2800 cmp r0, #0
  302. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  303. 800434e: ea42 0201 orr.w r2, r2, r1
  304. 8004352: ea4f 1202 mov.w r2, r2, lsl #4
  305. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  306. 8004356: bfaf iteee ge
  307. 8004358: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  308. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  309. 800435c: 4b06 ldrlt r3, [pc, #24] ; (8004378 <HAL_NVIC_SetPriority+0x64>)
  310. 800435e: f000 000f andlt.w r0, r0, #15
  311. 8004362: b2d2 uxtblt r2, r2
  312. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  313. 8004364: bfa5 ittet ge
  314. 8004366: b2d2 uxtbge r2, r2
  315. 8004368: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  316. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  317. 800436c: 541a strblt r2, [r3, r0]
  318. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  319. 800436e: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  320. 8004372: bd30 pop {r4, r5, pc}
  321. 8004374: e000ed00 .word 0xe000ed00
  322. 8004378: e000ed14 .word 0xe000ed14
  323. 0800437c <HAL_NVIC_EnableIRQ>:
  324. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  325. 800437c: 2301 movs r3, #1
  326. 800437e: 0942 lsrs r2, r0, #5
  327. 8004380: f000 001f and.w r0, r0, #31
  328. 8004384: fa03 f000 lsl.w r0, r3, r0
  329. 8004388: 4b01 ldr r3, [pc, #4] ; (8004390 <HAL_NVIC_EnableIRQ+0x14>)
  330. 800438a: f843 0022 str.w r0, [r3, r2, lsl #2]
  331. 800438e: 4770 bx lr
  332. 8004390: e000e100 .word 0xe000e100
  333. 08004394 <HAL_SYSTICK_Config>:
  334. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  335. must contain a vendor-specific implementation of this function.
  336. */
  337. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  338. {
  339. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  340. 8004394: 3801 subs r0, #1
  341. 8004396: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  342. 800439a: d20a bcs.n 80043b2 <HAL_SYSTICK_Config+0x1e>
  343. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  344. 800439c: 21f0 movs r1, #240 ; 0xf0
  345. {
  346. return (1UL); /* Reload value impossible */
  347. }
  348. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  349. 800439e: 4b06 ldr r3, [pc, #24] ; (80043b8 <HAL_SYSTICK_Config+0x24>)
  350. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  351. 80043a0: 4a06 ldr r2, [pc, #24] ; (80043bc <HAL_SYSTICK_Config+0x28>)
  352. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  353. 80043a2: 6058 str r0, [r3, #4]
  354. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  355. 80043a4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  356. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  357. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  358. 80043a8: 2000 movs r0, #0
  359. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  360. 80043aa: 2207 movs r2, #7
  361. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  362. 80043ac: 6098 str r0, [r3, #8]
  363. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  364. 80043ae: 601a str r2, [r3, #0]
  365. 80043b0: 4770 bx lr
  366. return (1UL); /* Reload value impossible */
  367. 80043b2: 2001 movs r0, #1
  368. * - 1 Function failed.
  369. */
  370. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  371. {
  372. return SysTick_Config(TicksNumb);
  373. }
  374. 80043b4: 4770 bx lr
  375. 80043b6: bf00 nop
  376. 80043b8: e000e010 .word 0xe000e010
  377. 80043bc: e000ed00 .word 0xe000ed00
  378. 080043c0 <HAL_DMA_Abort_IT>:
  379. */
  380. HAL_StatusTypeDef HAL_DMA_Abort_IT(DMA_HandleTypeDef *hdma)
  381. {
  382. HAL_StatusTypeDef status = HAL_OK;
  383. if(HAL_DMA_STATE_BUSY != hdma->State)
  384. 80043c0: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  385. {
  386. 80043c4: b510 push {r4, lr}
  387. if(HAL_DMA_STATE_BUSY != hdma->State)
  388. 80043c6: 2b02 cmp r3, #2
  389. 80043c8: d003 beq.n 80043d2 <HAL_DMA_Abort_IT+0x12>
  390. {
  391. /* no transfer ongoing */
  392. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  393. 80043ca: 2304 movs r3, #4
  394. 80043cc: 6383 str r3, [r0, #56] ; 0x38
  395. status = HAL_ERROR;
  396. 80043ce: 2001 movs r0, #1
  397. 80043d0: bd10 pop {r4, pc}
  398. }
  399. else
  400. {
  401. /* Disable DMA IT */
  402. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  403. 80043d2: 6803 ldr r3, [r0, #0]
  404. 80043d4: 681a ldr r2, [r3, #0]
  405. 80043d6: f022 020e bic.w r2, r2, #14
  406. 80043da: 601a str r2, [r3, #0]
  407. /* Disable the channel */
  408. __HAL_DMA_DISABLE(hdma);
  409. 80043dc: 681a ldr r2, [r3, #0]
  410. 80043de: f022 0201 bic.w r2, r2, #1
  411. 80043e2: 601a str r2, [r3, #0]
  412. /* Clear all flags */
  413. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  414. 80043e4: 4a29 ldr r2, [pc, #164] ; (800448c <HAL_DMA_Abort_IT+0xcc>)
  415. 80043e6: 4293 cmp r3, r2
  416. 80043e8: d924 bls.n 8004434 <HAL_DMA_Abort_IT+0x74>
  417. 80043ea: f502 7262 add.w r2, r2, #904 ; 0x388
  418. 80043ee: 4293 cmp r3, r2
  419. 80043f0: d019 beq.n 8004426 <HAL_DMA_Abort_IT+0x66>
  420. 80043f2: 3214 adds r2, #20
  421. 80043f4: 4293 cmp r3, r2
  422. 80043f6: d018 beq.n 800442a <HAL_DMA_Abort_IT+0x6a>
  423. 80043f8: 3214 adds r2, #20
  424. 80043fa: 4293 cmp r3, r2
  425. 80043fc: d017 beq.n 800442e <HAL_DMA_Abort_IT+0x6e>
  426. 80043fe: 3214 adds r2, #20
  427. 8004400: 4293 cmp r3, r2
  428. 8004402: bf0c ite eq
  429. 8004404: f44f 5380 moveq.w r3, #4096 ; 0x1000
  430. 8004408: f44f 3380 movne.w r3, #65536 ; 0x10000
  431. 800440c: 4a20 ldr r2, [pc, #128] ; (8004490 <HAL_DMA_Abort_IT+0xd0>)
  432. 800440e: 6053 str r3, [r2, #4]
  433. /* Change the DMA state */
  434. hdma->State = HAL_DMA_STATE_READY;
  435. 8004410: 2301 movs r3, #1
  436. /* Process Unlocked */
  437. __HAL_UNLOCK(hdma);
  438. 8004412: 2400 movs r4, #0
  439. hdma->State = HAL_DMA_STATE_READY;
  440. 8004414: f880 3021 strb.w r3, [r0, #33] ; 0x21
  441. /* Call User Abort callback */
  442. if(hdma->XferAbortCallback != NULL)
  443. 8004418: 6b43 ldr r3, [r0, #52] ; 0x34
  444. __HAL_UNLOCK(hdma);
  445. 800441a: f880 4020 strb.w r4, [r0, #32]
  446. if(hdma->XferAbortCallback != NULL)
  447. 800441e: b39b cbz r3, 8004488 <HAL_DMA_Abort_IT+0xc8>
  448. {
  449. hdma->XferAbortCallback(hdma);
  450. 8004420: 4798 blx r3
  451. HAL_StatusTypeDef status = HAL_OK;
  452. 8004422: 4620 mov r0, r4
  453. 8004424: bd10 pop {r4, pc}
  454. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  455. 8004426: 2301 movs r3, #1
  456. 8004428: e7f0 b.n 800440c <HAL_DMA_Abort_IT+0x4c>
  457. 800442a: 2310 movs r3, #16
  458. 800442c: e7ee b.n 800440c <HAL_DMA_Abort_IT+0x4c>
  459. 800442e: f44f 7380 mov.w r3, #256 ; 0x100
  460. 8004432: e7eb b.n 800440c <HAL_DMA_Abort_IT+0x4c>
  461. 8004434: 4917 ldr r1, [pc, #92] ; (8004494 <HAL_DMA_Abort_IT+0xd4>)
  462. 8004436: 428b cmp r3, r1
  463. 8004438: d016 beq.n 8004468 <HAL_DMA_Abort_IT+0xa8>
  464. 800443a: 3114 adds r1, #20
  465. 800443c: 428b cmp r3, r1
  466. 800443e: d015 beq.n 800446c <HAL_DMA_Abort_IT+0xac>
  467. 8004440: 3114 adds r1, #20
  468. 8004442: 428b cmp r3, r1
  469. 8004444: d014 beq.n 8004470 <HAL_DMA_Abort_IT+0xb0>
  470. 8004446: 3114 adds r1, #20
  471. 8004448: 428b cmp r3, r1
  472. 800444a: d014 beq.n 8004476 <HAL_DMA_Abort_IT+0xb6>
  473. 800444c: 3114 adds r1, #20
  474. 800444e: 428b cmp r3, r1
  475. 8004450: d014 beq.n 800447c <HAL_DMA_Abort_IT+0xbc>
  476. 8004452: 3114 adds r1, #20
  477. 8004454: 428b cmp r3, r1
  478. 8004456: d014 beq.n 8004482 <HAL_DMA_Abort_IT+0xc2>
  479. 8004458: 4293 cmp r3, r2
  480. 800445a: bf14 ite ne
  481. 800445c: f44f 3380 movne.w r3, #65536 ; 0x10000
  482. 8004460: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  483. 8004464: 4a0c ldr r2, [pc, #48] ; (8004498 <HAL_DMA_Abort_IT+0xd8>)
  484. 8004466: e7d2 b.n 800440e <HAL_DMA_Abort_IT+0x4e>
  485. 8004468: 2301 movs r3, #1
  486. 800446a: e7fb b.n 8004464 <HAL_DMA_Abort_IT+0xa4>
  487. 800446c: 2310 movs r3, #16
  488. 800446e: e7f9 b.n 8004464 <HAL_DMA_Abort_IT+0xa4>
  489. 8004470: f44f 7380 mov.w r3, #256 ; 0x100
  490. 8004474: e7f6 b.n 8004464 <HAL_DMA_Abort_IT+0xa4>
  491. 8004476: f44f 5380 mov.w r3, #4096 ; 0x1000
  492. 800447a: e7f3 b.n 8004464 <HAL_DMA_Abort_IT+0xa4>
  493. 800447c: f44f 3380 mov.w r3, #65536 ; 0x10000
  494. 8004480: e7f0 b.n 8004464 <HAL_DMA_Abort_IT+0xa4>
  495. 8004482: f44f 1380 mov.w r3, #1048576 ; 0x100000
  496. 8004486: e7ed b.n 8004464 <HAL_DMA_Abort_IT+0xa4>
  497. HAL_StatusTypeDef status = HAL_OK;
  498. 8004488: 4618 mov r0, r3
  499. }
  500. }
  501. return status;
  502. }
  503. 800448a: bd10 pop {r4, pc}
  504. 800448c: 40020080 .word 0x40020080
  505. 8004490: 40020400 .word 0x40020400
  506. 8004494: 40020008 .word 0x40020008
  507. 8004498: 40020000 .word 0x40020000
  508. 0800449c <FLASH_SetErrorCode>:
  509. uint32_t flags = 0U;
  510. #if defined(FLASH_BANK2_END)
  511. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  512. #else
  513. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  514. 800449c: 4a11 ldr r2, [pc, #68] ; (80044e4 <FLASH_SetErrorCode+0x48>)
  515. 800449e: 68d3 ldr r3, [r2, #12]
  516. 80044a0: f013 0310 ands.w r3, r3, #16
  517. 80044a4: d005 beq.n 80044b2 <FLASH_SetErrorCode+0x16>
  518. #endif /* FLASH_BANK2_END */
  519. {
  520. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  521. 80044a6: 4910 ldr r1, [pc, #64] ; (80044e8 <FLASH_SetErrorCode+0x4c>)
  522. 80044a8: 69cb ldr r3, [r1, #28]
  523. 80044aa: f043 0302 orr.w r3, r3, #2
  524. 80044ae: 61cb str r3, [r1, #28]
  525. #if defined(FLASH_BANK2_END)
  526. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  527. #else
  528. flags |= FLASH_FLAG_WRPERR;
  529. 80044b0: 2310 movs r3, #16
  530. #endif /* FLASH_BANK2_END */
  531. }
  532. #if defined(FLASH_BANK2_END)
  533. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  534. #else
  535. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  536. 80044b2: 68d2 ldr r2, [r2, #12]
  537. 80044b4: 0750 lsls r0, r2, #29
  538. 80044b6: d506 bpl.n 80044c6 <FLASH_SetErrorCode+0x2a>
  539. #endif /* FLASH_BANK2_END */
  540. {
  541. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  542. 80044b8: 490b ldr r1, [pc, #44] ; (80044e8 <FLASH_SetErrorCode+0x4c>)
  543. #if defined(FLASH_BANK2_END)
  544. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  545. #else
  546. flags |= FLASH_FLAG_PGERR;
  547. 80044ba: f043 0304 orr.w r3, r3, #4
  548. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  549. 80044be: 69ca ldr r2, [r1, #28]
  550. 80044c0: f042 0201 orr.w r2, r2, #1
  551. 80044c4: 61ca str r2, [r1, #28]
  552. #endif /* FLASH_BANK2_END */
  553. }
  554. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  555. 80044c6: 4a07 ldr r2, [pc, #28] ; (80044e4 <FLASH_SetErrorCode+0x48>)
  556. 80044c8: 69d1 ldr r1, [r2, #28]
  557. 80044ca: 07c9 lsls r1, r1, #31
  558. 80044cc: d508 bpl.n 80044e0 <FLASH_SetErrorCode+0x44>
  559. {
  560. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  561. 80044ce: 4806 ldr r0, [pc, #24] ; (80044e8 <FLASH_SetErrorCode+0x4c>)
  562. 80044d0: 69c1 ldr r1, [r0, #28]
  563. 80044d2: f041 0104 orr.w r1, r1, #4
  564. 80044d6: 61c1 str r1, [r0, #28]
  565. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  566. 80044d8: 69d1 ldr r1, [r2, #28]
  567. 80044da: f021 0101 bic.w r1, r1, #1
  568. 80044de: 61d1 str r1, [r2, #28]
  569. }
  570. /* Clear FLASH error pending bits */
  571. __HAL_FLASH_CLEAR_FLAG(flags);
  572. 80044e0: 60d3 str r3, [r2, #12]
  573. 80044e2: 4770 bx lr
  574. 80044e4: 40022000 .word 0x40022000
  575. 80044e8: 200002c0 .word 0x200002c0
  576. 080044ec <HAL_FLASH_Unlock>:
  577. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  578. 80044ec: 4b06 ldr r3, [pc, #24] ; (8004508 <HAL_FLASH_Unlock+0x1c>)
  579. 80044ee: 6918 ldr r0, [r3, #16]
  580. 80044f0: f010 0080 ands.w r0, r0, #128 ; 0x80
  581. 80044f4: d007 beq.n 8004506 <HAL_FLASH_Unlock+0x1a>
  582. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  583. 80044f6: 4a05 ldr r2, [pc, #20] ; (800450c <HAL_FLASH_Unlock+0x20>)
  584. 80044f8: 605a str r2, [r3, #4]
  585. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  586. 80044fa: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  587. 80044fe: 605a str r2, [r3, #4]
  588. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  589. 8004500: 6918 ldr r0, [r3, #16]
  590. HAL_StatusTypeDef status = HAL_OK;
  591. 8004502: f3c0 10c0 ubfx r0, r0, #7, #1
  592. }
  593. 8004506: 4770 bx lr
  594. 8004508: 40022000 .word 0x40022000
  595. 800450c: 45670123 .word 0x45670123
  596. 08004510 <HAL_FLASH_Lock>:
  597. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  598. 8004510: 4a03 ldr r2, [pc, #12] ; (8004520 <HAL_FLASH_Lock+0x10>)
  599. }
  600. 8004512: 2000 movs r0, #0
  601. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  602. 8004514: 6913 ldr r3, [r2, #16]
  603. 8004516: f043 0380 orr.w r3, r3, #128 ; 0x80
  604. 800451a: 6113 str r3, [r2, #16]
  605. }
  606. 800451c: 4770 bx lr
  607. 800451e: bf00 nop
  608. 8004520: 40022000 .word 0x40022000
  609. 08004524 <FLASH_WaitForLastOperation>:
  610. {
  611. 8004524: b5f8 push {r3, r4, r5, r6, r7, lr}
  612. 8004526: 4606 mov r6, r0
  613. uint32_t tickstart = HAL_GetTick();
  614. 8004528: f7ff feca bl 80042c0 <HAL_GetTick>
  615. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  616. 800452c: 4c11 ldr r4, [pc, #68] ; (8004574 <FLASH_WaitForLastOperation+0x50>)
  617. uint32_t tickstart = HAL_GetTick();
  618. 800452e: 4607 mov r7, r0
  619. 8004530: 4625 mov r5, r4
  620. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  621. 8004532: 68e3 ldr r3, [r4, #12]
  622. 8004534: 07d8 lsls r0, r3, #31
  623. 8004536: d412 bmi.n 800455e <FLASH_WaitForLastOperation+0x3a>
  624. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  625. 8004538: 68e3 ldr r3, [r4, #12]
  626. 800453a: 0699 lsls r1, r3, #26
  627. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  628. 800453c: bf44 itt mi
  629. 800453e: 2320 movmi r3, #32
  630. 8004540: 60e3 strmi r3, [r4, #12]
  631. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  632. 8004542: 68eb ldr r3, [r5, #12]
  633. 8004544: 06da lsls r2, r3, #27
  634. 8004546: d406 bmi.n 8004556 <FLASH_WaitForLastOperation+0x32>
  635. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  636. 8004548: 69eb ldr r3, [r5, #28]
  637. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  638. 800454a: 07db lsls r3, r3, #31
  639. 800454c: d403 bmi.n 8004556 <FLASH_WaitForLastOperation+0x32>
  640. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  641. 800454e: 68e8 ldr r0, [r5, #12]
  642. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  643. 8004550: f010 0004 ands.w r0, r0, #4
  644. 8004554: d002 beq.n 800455c <FLASH_WaitForLastOperation+0x38>
  645. FLASH_SetErrorCode();
  646. 8004556: f7ff ffa1 bl 800449c <FLASH_SetErrorCode>
  647. return HAL_ERROR;
  648. 800455a: 2001 movs r0, #1
  649. }
  650. 800455c: bdf8 pop {r3, r4, r5, r6, r7, pc}
  651. if (Timeout != HAL_MAX_DELAY)
  652. 800455e: 1c73 adds r3, r6, #1
  653. 8004560: d0e7 beq.n 8004532 <FLASH_WaitForLastOperation+0xe>
  654. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  655. 8004562: b90e cbnz r6, 8004568 <FLASH_WaitForLastOperation+0x44>
  656. return HAL_TIMEOUT;
  657. 8004564: 2003 movs r0, #3
  658. 8004566: bdf8 pop {r3, r4, r5, r6, r7, pc}
  659. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  660. 8004568: f7ff feaa bl 80042c0 <HAL_GetTick>
  661. 800456c: 1bc0 subs r0, r0, r7
  662. 800456e: 4286 cmp r6, r0
  663. 8004570: d2df bcs.n 8004532 <FLASH_WaitForLastOperation+0xe>
  664. 8004572: e7f7 b.n 8004564 <FLASH_WaitForLastOperation+0x40>
  665. 8004574: 40022000 .word 0x40022000
  666. 08004578 <HAL_FLASH_Program>:
  667. {
  668. 8004578: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  669. __HAL_LOCK(&pFlash);
  670. 800457c: 4c1f ldr r4, [pc, #124] ; (80045fc <HAL_FLASH_Program+0x84>)
  671. {
  672. 800457e: 4699 mov r9, r3
  673. __HAL_LOCK(&pFlash);
  674. 8004580: 7e23 ldrb r3, [r4, #24]
  675. {
  676. 8004582: 4605 mov r5, r0
  677. __HAL_LOCK(&pFlash);
  678. 8004584: 2b01 cmp r3, #1
  679. {
  680. 8004586: 460f mov r7, r1
  681. 8004588: 4690 mov r8, r2
  682. __HAL_LOCK(&pFlash);
  683. 800458a: d033 beq.n 80045f4 <HAL_FLASH_Program+0x7c>
  684. 800458c: 2301 movs r3, #1
  685. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  686. 800458e: f24c 3050 movw r0, #50000 ; 0xc350
  687. __HAL_LOCK(&pFlash);
  688. 8004592: 7623 strb r3, [r4, #24]
  689. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  690. 8004594: f7ff ffc6 bl 8004524 <FLASH_WaitForLastOperation>
  691. if(status == HAL_OK)
  692. 8004598: bb40 cbnz r0, 80045ec <HAL_FLASH_Program+0x74>
  693. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  694. 800459a: 2d01 cmp r5, #1
  695. 800459c: d003 beq.n 80045a6 <HAL_FLASH_Program+0x2e>
  696. nbiterations = 4U;
  697. 800459e: 2d02 cmp r5, #2
  698. 80045a0: bf0c ite eq
  699. 80045a2: 2502 moveq r5, #2
  700. 80045a4: 2504 movne r5, #4
  701. 80045a6: 2600 movs r6, #0
  702. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  703. 80045a8: 46b2 mov sl, r6
  704. SET_BIT(FLASH->CR, FLASH_CR_PG);
  705. 80045aa: f8df b054 ldr.w fp, [pc, #84] ; 8004600 <HAL_FLASH_Program+0x88>
  706. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  707. 80045ae: 0132 lsls r2, r6, #4
  708. 80045b0: 4640 mov r0, r8
  709. 80045b2: 4649 mov r1, r9
  710. 80045b4: f7ff fe36 bl 8004224 <__aeabi_llsr>
  711. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  712. 80045b8: f8c4 a01c str.w sl, [r4, #28]
  713. SET_BIT(FLASH->CR, FLASH_CR_PG);
  714. 80045bc: f8db 3010 ldr.w r3, [fp, #16]
  715. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  716. 80045c0: b280 uxth r0, r0
  717. SET_BIT(FLASH->CR, FLASH_CR_PG);
  718. 80045c2: f043 0301 orr.w r3, r3, #1
  719. 80045c6: f8cb 3010 str.w r3, [fp, #16]
  720. *(__IO uint16_t*)Address = Data;
  721. 80045ca: f827 0016 strh.w r0, [r7, r6, lsl #1]
  722. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  723. 80045ce: f24c 3050 movw r0, #50000 ; 0xc350
  724. 80045d2: f7ff ffa7 bl 8004524 <FLASH_WaitForLastOperation>
  725. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  726. 80045d6: f8db 3010 ldr.w r3, [fp, #16]
  727. 80045da: f023 0301 bic.w r3, r3, #1
  728. 80045de: f8cb 3010 str.w r3, [fp, #16]
  729. if (status != HAL_OK)
  730. 80045e2: b918 cbnz r0, 80045ec <HAL_FLASH_Program+0x74>
  731. 80045e4: 3601 adds r6, #1
  732. for (index = 0U; index < nbiterations; index++)
  733. 80045e6: b2f3 uxtb r3, r6
  734. 80045e8: 429d cmp r5, r3
  735. 80045ea: d8e0 bhi.n 80045ae <HAL_FLASH_Program+0x36>
  736. __HAL_UNLOCK(&pFlash);
  737. 80045ec: 2300 movs r3, #0
  738. 80045ee: 7623 strb r3, [r4, #24]
  739. return status;
  740. 80045f0: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  741. __HAL_LOCK(&pFlash);
  742. 80045f4: 2002 movs r0, #2
  743. }
  744. 80045f6: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  745. 80045fa: bf00 nop
  746. 80045fc: 200002c0 .word 0x200002c0
  747. 8004600: 40022000 .word 0x40022000
  748. 08004604 <HAL_GPIO_Init>:
  749. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  750. * the configuration information for the specified GPIO peripheral.
  751. * @retval None
  752. */
  753. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  754. {
  755. 8004604: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  756. uint32_t position;
  757. uint32_t ioposition = 0x00U;
  758. uint32_t iocurrent = 0x00U;
  759. uint32_t temp = 0x00U;
  760. uint32_t config = 0x00U;
  761. 8004608: 2200 movs r2, #0
  762. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  763. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  764. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  765. /* Configure the port pins */
  766. for (position = 0U; position < GPIO_NUMBER; position++)
  767. 800460a: 4616 mov r6, r2
  768. /*--------------------- EXTI Mode Configuration ------------------------*/
  769. /* Configure the External Interrupt or event for the current IO */
  770. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  771. {
  772. /* Enable AFIO Clock */
  773. __HAL_RCC_AFIO_CLK_ENABLE();
  774. 800460c: 4f6c ldr r7, [pc, #432] ; (80047c0 <HAL_GPIO_Init+0x1bc>)
  775. 800460e: 4b6d ldr r3, [pc, #436] ; (80047c4 <HAL_GPIO_Init+0x1c0>)
  776. temp = AFIO->EXTICR[position >> 2U];
  777. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  778. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  779. 8004610: f8df e1b8 ldr.w lr, [pc, #440] ; 80047cc <HAL_GPIO_Init+0x1c8>
  780. switch (GPIO_Init->Mode)
  781. 8004614: f8df c1b8 ldr.w ip, [pc, #440] ; 80047d0 <HAL_GPIO_Init+0x1cc>
  782. ioposition = (0x01U << position);
  783. 8004618: f04f 0801 mov.w r8, #1
  784. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  785. 800461c: 680c ldr r4, [r1, #0]
  786. ioposition = (0x01U << position);
  787. 800461e: fa08 f806 lsl.w r8, r8, r6
  788. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  789. 8004622: ea08 0404 and.w r4, r8, r4
  790. if (iocurrent == ioposition)
  791. 8004626: 45a0 cmp r8, r4
  792. 8004628: f040 8085 bne.w 8004736 <HAL_GPIO_Init+0x132>
  793. switch (GPIO_Init->Mode)
  794. 800462c: 684d ldr r5, [r1, #4]
  795. 800462e: 2d12 cmp r5, #18
  796. 8004630: f000 80b7 beq.w 80047a2 <HAL_GPIO_Init+0x19e>
  797. 8004634: f200 808d bhi.w 8004752 <HAL_GPIO_Init+0x14e>
  798. 8004638: 2d02 cmp r5, #2
  799. 800463a: f000 80af beq.w 800479c <HAL_GPIO_Init+0x198>
  800. 800463e: f200 8081 bhi.w 8004744 <HAL_GPIO_Init+0x140>
  801. 8004642: 2d00 cmp r5, #0
  802. 8004644: f000 8091 beq.w 800476a <HAL_GPIO_Init+0x166>
  803. 8004648: 2d01 cmp r5, #1
  804. 800464a: f000 80a5 beq.w 8004798 <HAL_GPIO_Init+0x194>
  805. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  806. 800464e: f04f 090f mov.w r9, #15
  807. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  808. 8004652: 2cff cmp r4, #255 ; 0xff
  809. 8004654: bf93 iteet ls
  810. 8004656: 4682 movls sl, r0
  811. 8004658: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  812. 800465c: 3d08 subhi r5, #8
  813. 800465e: f8d0 b000 ldrls.w fp, [r0]
  814. 8004662: bf92 itee ls
  815. 8004664: 00b5 lslls r5, r6, #2
  816. 8004666: f8d0 b004 ldrhi.w fp, [r0, #4]
  817. 800466a: 00ad lslhi r5, r5, #2
  818. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  819. 800466c: fa09 f805 lsl.w r8, r9, r5
  820. 8004670: ea2b 0808 bic.w r8, fp, r8
  821. 8004674: fa02 f505 lsl.w r5, r2, r5
  822. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  823. 8004678: bf88 it hi
  824. 800467a: f100 0a04 addhi.w sl, r0, #4
  825. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  826. 800467e: ea48 0505 orr.w r5, r8, r5
  827. 8004682: f8ca 5000 str.w r5, [sl]
  828. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  829. 8004686: f8d1 a004 ldr.w sl, [r1, #4]
  830. 800468a: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  831. 800468e: d052 beq.n 8004736 <HAL_GPIO_Init+0x132>
  832. __HAL_RCC_AFIO_CLK_ENABLE();
  833. 8004690: 69bd ldr r5, [r7, #24]
  834. 8004692: f026 0803 bic.w r8, r6, #3
  835. 8004696: f045 0501 orr.w r5, r5, #1
  836. 800469a: 61bd str r5, [r7, #24]
  837. 800469c: 69bd ldr r5, [r7, #24]
  838. 800469e: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  839. 80046a2: f005 0501 and.w r5, r5, #1
  840. 80046a6: 9501 str r5, [sp, #4]
  841. 80046a8: f508 3880 add.w r8, r8, #65536 ; 0x10000
  842. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  843. 80046ac: f006 0b03 and.w fp, r6, #3
  844. __HAL_RCC_AFIO_CLK_ENABLE();
  845. 80046b0: 9d01 ldr r5, [sp, #4]
  846. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  847. 80046b2: ea4f 0b8b mov.w fp, fp, lsl #2
  848. temp = AFIO->EXTICR[position >> 2U];
  849. 80046b6: f8d8 5008 ldr.w r5, [r8, #8]
  850. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  851. 80046ba: fa09 f90b lsl.w r9, r9, fp
  852. 80046be: ea25 0909 bic.w r9, r5, r9
  853. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  854. 80046c2: 4d41 ldr r5, [pc, #260] ; (80047c8 <HAL_GPIO_Init+0x1c4>)
  855. 80046c4: 42a8 cmp r0, r5
  856. 80046c6: d071 beq.n 80047ac <HAL_GPIO_Init+0x1a8>
  857. 80046c8: f505 6580 add.w r5, r5, #1024 ; 0x400
  858. 80046cc: 42a8 cmp r0, r5
  859. 80046ce: d06f beq.n 80047b0 <HAL_GPIO_Init+0x1ac>
  860. 80046d0: f505 6580 add.w r5, r5, #1024 ; 0x400
  861. 80046d4: 42a8 cmp r0, r5
  862. 80046d6: d06d beq.n 80047b4 <HAL_GPIO_Init+0x1b0>
  863. 80046d8: f505 6580 add.w r5, r5, #1024 ; 0x400
  864. 80046dc: 42a8 cmp r0, r5
  865. 80046de: d06b beq.n 80047b8 <HAL_GPIO_Init+0x1b4>
  866. 80046e0: f505 6580 add.w r5, r5, #1024 ; 0x400
  867. 80046e4: 42a8 cmp r0, r5
  868. 80046e6: d069 beq.n 80047bc <HAL_GPIO_Init+0x1b8>
  869. 80046e8: 4570 cmp r0, lr
  870. 80046ea: bf0c ite eq
  871. 80046ec: 2505 moveq r5, #5
  872. 80046ee: 2506 movne r5, #6
  873. 80046f0: fa05 f50b lsl.w r5, r5, fp
  874. 80046f4: ea45 0509 orr.w r5, r5, r9
  875. AFIO->EXTICR[position >> 2U] = temp;
  876. 80046f8: f8c8 5008 str.w r5, [r8, #8]
  877. /* Configure the interrupt mask */
  878. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  879. {
  880. SET_BIT(EXTI->IMR, iocurrent);
  881. 80046fc: 681d ldr r5, [r3, #0]
  882. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  883. 80046fe: f41a 3f80 tst.w sl, #65536 ; 0x10000
  884. SET_BIT(EXTI->IMR, iocurrent);
  885. 8004702: bf14 ite ne
  886. 8004704: 4325 orrne r5, r4
  887. }
  888. else
  889. {
  890. CLEAR_BIT(EXTI->IMR, iocurrent);
  891. 8004706: 43a5 biceq r5, r4
  892. 8004708: 601d str r5, [r3, #0]
  893. }
  894. /* Configure the event mask */
  895. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  896. {
  897. SET_BIT(EXTI->EMR, iocurrent);
  898. 800470a: 685d ldr r5, [r3, #4]
  899. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  900. 800470c: f41a 3f00 tst.w sl, #131072 ; 0x20000
  901. SET_BIT(EXTI->EMR, iocurrent);
  902. 8004710: bf14 ite ne
  903. 8004712: 4325 orrne r5, r4
  904. }
  905. else
  906. {
  907. CLEAR_BIT(EXTI->EMR, iocurrent);
  908. 8004714: 43a5 biceq r5, r4
  909. 8004716: 605d str r5, [r3, #4]
  910. }
  911. /* Enable or disable the rising trigger */
  912. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  913. {
  914. SET_BIT(EXTI->RTSR, iocurrent);
  915. 8004718: 689d ldr r5, [r3, #8]
  916. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  917. 800471a: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  918. SET_BIT(EXTI->RTSR, iocurrent);
  919. 800471e: bf14 ite ne
  920. 8004720: 4325 orrne r5, r4
  921. }
  922. else
  923. {
  924. CLEAR_BIT(EXTI->RTSR, iocurrent);
  925. 8004722: 43a5 biceq r5, r4
  926. 8004724: 609d str r5, [r3, #8]
  927. }
  928. /* Enable or disable the falling trigger */
  929. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  930. {
  931. SET_BIT(EXTI->FTSR, iocurrent);
  932. 8004726: 68dd ldr r5, [r3, #12]
  933. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  934. 8004728: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  935. SET_BIT(EXTI->FTSR, iocurrent);
  936. 800472c: bf14 ite ne
  937. 800472e: 432c orrne r4, r5
  938. }
  939. else
  940. {
  941. CLEAR_BIT(EXTI->FTSR, iocurrent);
  942. 8004730: ea25 0404 biceq.w r4, r5, r4
  943. 8004734: 60dc str r4, [r3, #12]
  944. for (position = 0U; position < GPIO_NUMBER; position++)
  945. 8004736: 3601 adds r6, #1
  946. 8004738: 2e10 cmp r6, #16
  947. 800473a: f47f af6d bne.w 8004618 <HAL_GPIO_Init+0x14>
  948. }
  949. }
  950. }
  951. }
  952. }
  953. 800473e: b003 add sp, #12
  954. 8004740: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  955. switch (GPIO_Init->Mode)
  956. 8004744: 2d03 cmp r5, #3
  957. 8004746: d025 beq.n 8004794 <HAL_GPIO_Init+0x190>
  958. 8004748: 2d11 cmp r5, #17
  959. 800474a: d180 bne.n 800464e <HAL_GPIO_Init+0x4a>
  960. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  961. 800474c: 68ca ldr r2, [r1, #12]
  962. 800474e: 3204 adds r2, #4
  963. break;
  964. 8004750: e77d b.n 800464e <HAL_GPIO_Init+0x4a>
  965. switch (GPIO_Init->Mode)
  966. 8004752: 4565 cmp r5, ip
  967. 8004754: d009 beq.n 800476a <HAL_GPIO_Init+0x166>
  968. 8004756: d812 bhi.n 800477e <HAL_GPIO_Init+0x17a>
  969. 8004758: f8df 9078 ldr.w r9, [pc, #120] ; 80047d4 <HAL_GPIO_Init+0x1d0>
  970. 800475c: 454d cmp r5, r9
  971. 800475e: d004 beq.n 800476a <HAL_GPIO_Init+0x166>
  972. 8004760: f509 3980 add.w r9, r9, #65536 ; 0x10000
  973. 8004764: 454d cmp r5, r9
  974. 8004766: f47f af72 bne.w 800464e <HAL_GPIO_Init+0x4a>
  975. if (GPIO_Init->Pull == GPIO_NOPULL)
  976. 800476a: 688a ldr r2, [r1, #8]
  977. 800476c: b1e2 cbz r2, 80047a8 <HAL_GPIO_Init+0x1a4>
  978. else if (GPIO_Init->Pull == GPIO_PULLUP)
  979. 800476e: 2a01 cmp r2, #1
  980. GPIOx->BSRR = ioposition;
  981. 8004770: bf0c ite eq
  982. 8004772: f8c0 8010 streq.w r8, [r0, #16]
  983. GPIOx->BRR = ioposition;
  984. 8004776: f8c0 8014 strne.w r8, [r0, #20]
  985. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  986. 800477a: 2208 movs r2, #8
  987. 800477c: e767 b.n 800464e <HAL_GPIO_Init+0x4a>
  988. switch (GPIO_Init->Mode)
  989. 800477e: f8df 9058 ldr.w r9, [pc, #88] ; 80047d8 <HAL_GPIO_Init+0x1d4>
  990. 8004782: 454d cmp r5, r9
  991. 8004784: d0f1 beq.n 800476a <HAL_GPIO_Init+0x166>
  992. 8004786: f509 3980 add.w r9, r9, #65536 ; 0x10000
  993. 800478a: 454d cmp r5, r9
  994. 800478c: d0ed beq.n 800476a <HAL_GPIO_Init+0x166>
  995. 800478e: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  996. 8004792: e7e7 b.n 8004764 <HAL_GPIO_Init+0x160>
  997. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  998. 8004794: 2200 movs r2, #0
  999. 8004796: e75a b.n 800464e <HAL_GPIO_Init+0x4a>
  1000. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1001. 8004798: 68ca ldr r2, [r1, #12]
  1002. break;
  1003. 800479a: e758 b.n 800464e <HAL_GPIO_Init+0x4a>
  1004. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1005. 800479c: 68ca ldr r2, [r1, #12]
  1006. 800479e: 3208 adds r2, #8
  1007. break;
  1008. 80047a0: e755 b.n 800464e <HAL_GPIO_Init+0x4a>
  1009. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1010. 80047a2: 68ca ldr r2, [r1, #12]
  1011. 80047a4: 320c adds r2, #12
  1012. break;
  1013. 80047a6: e752 b.n 800464e <HAL_GPIO_Init+0x4a>
  1014. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1015. 80047a8: 2204 movs r2, #4
  1016. 80047aa: e750 b.n 800464e <HAL_GPIO_Init+0x4a>
  1017. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1018. 80047ac: 2500 movs r5, #0
  1019. 80047ae: e79f b.n 80046f0 <HAL_GPIO_Init+0xec>
  1020. 80047b0: 2501 movs r5, #1
  1021. 80047b2: e79d b.n 80046f0 <HAL_GPIO_Init+0xec>
  1022. 80047b4: 2502 movs r5, #2
  1023. 80047b6: e79b b.n 80046f0 <HAL_GPIO_Init+0xec>
  1024. 80047b8: 2503 movs r5, #3
  1025. 80047ba: e799 b.n 80046f0 <HAL_GPIO_Init+0xec>
  1026. 80047bc: 2504 movs r5, #4
  1027. 80047be: e797 b.n 80046f0 <HAL_GPIO_Init+0xec>
  1028. 80047c0: 40021000 .word 0x40021000
  1029. 80047c4: 40010400 .word 0x40010400
  1030. 80047c8: 40010800 .word 0x40010800
  1031. 80047cc: 40011c00 .word 0x40011c00
  1032. 80047d0: 10210000 .word 0x10210000
  1033. 80047d4: 10110000 .word 0x10110000
  1034. 80047d8: 10310000 .word 0x10310000
  1035. 080047dc <HAL_GPIO_ReadPin>:
  1036. GPIO_PinState bitstatus;
  1037. /* Check the parameters */
  1038. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1039. if ((GPIOx->IDR & GPIO_Pin) != (uint32_t)GPIO_PIN_RESET)
  1040. 80047dc: 6883 ldr r3, [r0, #8]
  1041. 80047de: 4219 tst r1, r3
  1042. else
  1043. {
  1044. bitstatus = GPIO_PIN_RESET;
  1045. }
  1046. return bitstatus;
  1047. }
  1048. 80047e0: bf14 ite ne
  1049. 80047e2: 2001 movne r0, #1
  1050. 80047e4: 2000 moveq r0, #0
  1051. 80047e6: 4770 bx lr
  1052. 080047e8 <HAL_GPIO_WritePin>:
  1053. {
  1054. /* Check the parameters */
  1055. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1056. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1057. if (PinState != GPIO_PIN_RESET)
  1058. 80047e8: b10a cbz r2, 80047ee <HAL_GPIO_WritePin+0x6>
  1059. {
  1060. GPIOx->BSRR = GPIO_Pin;
  1061. }
  1062. else
  1063. {
  1064. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1065. 80047ea: 6101 str r1, [r0, #16]
  1066. 80047ec: 4770 bx lr
  1067. 80047ee: 0409 lsls r1, r1, #16
  1068. 80047f0: e7fb b.n 80047ea <HAL_GPIO_WritePin+0x2>
  1069. 080047f2 <HAL_GPIO_TogglePin>:
  1070. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1071. {
  1072. /* Check the parameters */
  1073. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1074. GPIOx->ODR ^= GPIO_Pin;
  1075. 80047f2: 68c3 ldr r3, [r0, #12]
  1076. 80047f4: 4059 eors r1, r3
  1077. 80047f6: 60c1 str r1, [r0, #12]
  1078. 80047f8: 4770 bx lr
  1079. ...
  1080. 080047fc <HAL_I2C_Init>:
  1081. * @param hi2c: pointer to a I2C_HandleTypeDef structure that contains
  1082. * the configuration information for I2C module
  1083. * @retval HAL status
  1084. */
  1085. HAL_StatusTypeDef HAL_I2C_Init(I2C_HandleTypeDef *hi2c)
  1086. {
  1087. 80047fc: b538 push {r3, r4, r5, lr}
  1088. uint32_t freqrange = 0U;
  1089. uint32_t pclk1 = 0U;
  1090. /* Check the I2C handle allocation */
  1091. if(hi2c == NULL)
  1092. 80047fe: 4604 mov r4, r0
  1093. 8004800: b908 cbnz r0, 8004806 <HAL_I2C_Init+0xa>
  1094. {
  1095. return HAL_ERROR;
  1096. 8004802: 2001 movs r0, #1
  1097. 8004804: bd38 pop {r3, r4, r5, pc}
  1098. assert_param(IS_I2C_DUAL_ADDRESS(hi2c->Init.DualAddressMode));
  1099. assert_param(IS_I2C_OWN_ADDRESS2(hi2c->Init.OwnAddress2));
  1100. assert_param(IS_I2C_GENERAL_CALL(hi2c->Init.GeneralCallMode));
  1101. assert_param(IS_I2C_NO_STRETCH(hi2c->Init.NoStretchMode));
  1102. if(hi2c->State == HAL_I2C_STATE_RESET)
  1103. 8004806: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  1104. 800480a: f003 02ff and.w r2, r3, #255 ; 0xff
  1105. 800480e: b91b cbnz r3, 8004818 <HAL_I2C_Init+0x1c>
  1106. {
  1107. /* Allocate lock resource and initialize it */
  1108. hi2c->Lock = HAL_UNLOCKED;
  1109. 8004810: f880 203c strb.w r2, [r0, #60] ; 0x3c
  1110. /* Init the low level hardware : GPIO, CLOCK, NVIC */
  1111. HAL_I2C_MspInit(hi2c);
  1112. 8004814: f001 ff5c bl 80066d0 <HAL_I2C_MspInit>
  1113. }
  1114. hi2c->State = HAL_I2C_STATE_BUSY;
  1115. 8004818: 2324 movs r3, #36 ; 0x24
  1116. /* Disable the selected I2C peripheral */
  1117. __HAL_I2C_DISABLE(hi2c);
  1118. 800481a: 6822 ldr r2, [r4, #0]
  1119. hi2c->State = HAL_I2C_STATE_BUSY;
  1120. 800481c: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1121. __HAL_I2C_DISABLE(hi2c);
  1122. 8004820: 6813 ldr r3, [r2, #0]
  1123. 8004822: f023 0301 bic.w r3, r3, #1
  1124. 8004826: 6013 str r3, [r2, #0]
  1125. /* Get PCLK1 frequency */
  1126. pclk1 = HAL_RCC_GetPCLK1Freq();
  1127. 8004828: f000 fae2 bl 8004df0 <HAL_RCC_GetPCLK1Freq>
  1128. /* Check the minimum allowed PCLK1 frequency */
  1129. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1130. 800482c: 6863 ldr r3, [r4, #4]
  1131. 800482e: 4a2f ldr r2, [pc, #188] ; (80048ec <HAL_I2C_Init+0xf0>)
  1132. 8004830: 4293 cmp r3, r2
  1133. 8004832: d830 bhi.n 8004896 <HAL_I2C_Init+0x9a>
  1134. 8004834: 4a2e ldr r2, [pc, #184] ; (80048f0 <HAL_I2C_Init+0xf4>)
  1135. 8004836: 4290 cmp r0, r2
  1136. 8004838: d9e3 bls.n 8004802 <HAL_I2C_Init+0x6>
  1137. {
  1138. return HAL_ERROR;
  1139. }
  1140. /* Calculate frequency range */
  1141. freqrange = I2C_FREQRANGE(pclk1);
  1142. 800483a: 4a2e ldr r2, [pc, #184] ; (80048f4 <HAL_I2C_Init+0xf8>)
  1143. /*---------------------------- I2Cx CR2 Configuration ----------------------*/
  1144. /* Configure I2Cx: Frequency range */
  1145. hi2c->Instance->CR2 = freqrange;
  1146. 800483c: 6821 ldr r1, [r4, #0]
  1147. freqrange = I2C_FREQRANGE(pclk1);
  1148. 800483e: fbb0 f2f2 udiv r2, r0, r2
  1149. hi2c->Instance->CR2 = freqrange;
  1150. 8004842: 604a str r2, [r1, #4]
  1151. /*---------------------------- I2Cx TRISE Configuration --------------------*/
  1152. /* Configure I2Cx: Rise Time */
  1153. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1154. 8004844: 3201 adds r2, #1
  1155. 8004846: 620a str r2, [r1, #32]
  1156. /*---------------------------- I2Cx CCR Configuration ----------------------*/
  1157. /* Configure I2Cx: Speed */
  1158. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1159. 8004848: 4a28 ldr r2, [pc, #160] ; (80048ec <HAL_I2C_Init+0xf0>)
  1160. 800484a: 3801 subs r0, #1
  1161. 800484c: 4293 cmp r3, r2
  1162. 800484e: d832 bhi.n 80048b6 <HAL_I2C_Init+0xba>
  1163. 8004850: 005b lsls r3, r3, #1
  1164. 8004852: fbb0 f0f3 udiv r0, r0, r3
  1165. 8004856: 1c43 adds r3, r0, #1
  1166. 8004858: f3c3 030b ubfx r3, r3, #0, #12
  1167. 800485c: 2b04 cmp r3, #4
  1168. 800485e: bf38 it cc
  1169. 8004860: 2304 movcc r3, #4
  1170. 8004862: 61cb str r3, [r1, #28]
  1171. /*---------------------------- I2Cx CR1 Configuration ----------------------*/
  1172. /* Configure I2Cx: Generalcall and NoStretch mode */
  1173. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1174. 8004864: 6a22 ldr r2, [r4, #32]
  1175. 8004866: 69e3 ldr r3, [r4, #28]
  1176. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1177. /* Enable the selected I2C peripheral */
  1178. __HAL_I2C_ENABLE(hi2c);
  1179. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1180. 8004868: 2000 movs r0, #0
  1181. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1182. 800486a: 4313 orrs r3, r2
  1183. 800486c: 600b str r3, [r1, #0]
  1184. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  1185. 800486e: 68e2 ldr r2, [r4, #12]
  1186. 8004870: 6923 ldr r3, [r4, #16]
  1187. 8004872: 4313 orrs r3, r2
  1188. 8004874: 608b str r3, [r1, #8]
  1189. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1190. 8004876: 69a2 ldr r2, [r4, #24]
  1191. 8004878: 6963 ldr r3, [r4, #20]
  1192. 800487a: 4313 orrs r3, r2
  1193. 800487c: 60cb str r3, [r1, #12]
  1194. __HAL_I2C_ENABLE(hi2c);
  1195. 800487e: 680b ldr r3, [r1, #0]
  1196. 8004880: f043 0301 orr.w r3, r3, #1
  1197. 8004884: 600b str r3, [r1, #0]
  1198. hi2c->State = HAL_I2C_STATE_READY;
  1199. 8004886: 2320 movs r3, #32
  1200. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1201. 8004888: 6420 str r0, [r4, #64] ; 0x40
  1202. hi2c->State = HAL_I2C_STATE_READY;
  1203. 800488a: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1204. hi2c->PreviousState = I2C_STATE_NONE;
  1205. 800488e: 6320 str r0, [r4, #48] ; 0x30
  1206. hi2c->Mode = HAL_I2C_MODE_NONE;
  1207. 8004890: f884 003e strb.w r0, [r4, #62] ; 0x3e
  1208. return HAL_OK;
  1209. 8004894: bd38 pop {r3, r4, r5, pc}
  1210. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1211. 8004896: 4a18 ldr r2, [pc, #96] ; (80048f8 <HAL_I2C_Init+0xfc>)
  1212. 8004898: 4290 cmp r0, r2
  1213. 800489a: d9b2 bls.n 8004802 <HAL_I2C_Init+0x6>
  1214. freqrange = I2C_FREQRANGE(pclk1);
  1215. 800489c: 4d15 ldr r5, [pc, #84] ; (80048f4 <HAL_I2C_Init+0xf8>)
  1216. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1217. 800489e: f44f 7296 mov.w r2, #300 ; 0x12c
  1218. freqrange = I2C_FREQRANGE(pclk1);
  1219. 80048a2: fbb0 f5f5 udiv r5, r0, r5
  1220. hi2c->Instance->CR2 = freqrange;
  1221. 80048a6: 6821 ldr r1, [r4, #0]
  1222. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1223. 80048a8: 436a muls r2, r5
  1224. hi2c->Instance->CR2 = freqrange;
  1225. 80048aa: 604d str r5, [r1, #4]
  1226. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1227. 80048ac: f44f 757a mov.w r5, #1000 ; 0x3e8
  1228. 80048b0: fbb2 f2f5 udiv r2, r2, r5
  1229. 80048b4: e7c6 b.n 8004844 <HAL_I2C_Init+0x48>
  1230. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1231. 80048b6: 68a2 ldr r2, [r4, #8]
  1232. 80048b8: b952 cbnz r2, 80048d0 <HAL_I2C_Init+0xd4>
  1233. 80048ba: eb03 0343 add.w r3, r3, r3, lsl #1
  1234. 80048be: fbb0 f0f3 udiv r0, r0, r3
  1235. 80048c2: 1c43 adds r3, r0, #1
  1236. 80048c4: f3c3 030b ubfx r3, r3, #0, #12
  1237. 80048c8: b16b cbz r3, 80048e6 <HAL_I2C_Init+0xea>
  1238. 80048ca: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  1239. 80048ce: e7c8 b.n 8004862 <HAL_I2C_Init+0x66>
  1240. 80048d0: 2219 movs r2, #25
  1241. 80048d2: 4353 muls r3, r2
  1242. 80048d4: fbb0 f0f3 udiv r0, r0, r3
  1243. 80048d8: 1c43 adds r3, r0, #1
  1244. 80048da: f3c3 030b ubfx r3, r3, #0, #12
  1245. 80048de: b113 cbz r3, 80048e6 <HAL_I2C_Init+0xea>
  1246. 80048e0: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  1247. 80048e4: e7bd b.n 8004862 <HAL_I2C_Init+0x66>
  1248. 80048e6: 2301 movs r3, #1
  1249. 80048e8: e7bb b.n 8004862 <HAL_I2C_Init+0x66>
  1250. 80048ea: bf00 nop
  1251. 80048ec: 000186a0 .word 0x000186a0
  1252. 80048f0: 001e847f .word 0x001e847f
  1253. 80048f4: 000f4240 .word 0x000f4240
  1254. 80048f8: 003d08ff .word 0x003d08ff
  1255. 080048fc <HAL_RCC_OscConfig>:
  1256. /* Check the parameters */
  1257. assert_param(RCC_OscInitStruct != NULL);
  1258. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1259. /*------------------------------- HSE Configuration ------------------------*/
  1260. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1261. 80048fc: 6803 ldr r3, [r0, #0]
  1262. {
  1263. 80048fe: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1264. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1265. 8004902: 07db lsls r3, r3, #31
  1266. {
  1267. 8004904: 4605 mov r5, r0
  1268. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1269. 8004906: d410 bmi.n 800492a <HAL_RCC_OscConfig+0x2e>
  1270. }
  1271. }
  1272. }
  1273. }
  1274. /*----------------------------- HSI Configuration --------------------------*/
  1275. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1276. 8004908: 682b ldr r3, [r5, #0]
  1277. 800490a: 079f lsls r7, r3, #30
  1278. 800490c: d45e bmi.n 80049cc <HAL_RCC_OscConfig+0xd0>
  1279. }
  1280. }
  1281. }
  1282. }
  1283. /*------------------------------ LSI Configuration -------------------------*/
  1284. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1285. 800490e: 682b ldr r3, [r5, #0]
  1286. 8004910: 0719 lsls r1, r3, #28
  1287. 8004912: f100 8095 bmi.w 8004a40 <HAL_RCC_OscConfig+0x144>
  1288. }
  1289. }
  1290. }
  1291. }
  1292. /*------------------------------ LSE Configuration -------------------------*/
  1293. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1294. 8004916: 682b ldr r3, [r5, #0]
  1295. 8004918: 075a lsls r2, r3, #29
  1296. 800491a: f100 80bf bmi.w 8004a9c <HAL_RCC_OscConfig+0x1a0>
  1297. #endif /* RCC_CR_PLL2ON */
  1298. /*-------------------------------- PLL Configuration -----------------------*/
  1299. /* Check the parameters */
  1300. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1301. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1302. 800491e: 69ea ldr r2, [r5, #28]
  1303. 8004920: 2a00 cmp r2, #0
  1304. 8004922: f040 812d bne.w 8004b80 <HAL_RCC_OscConfig+0x284>
  1305. {
  1306. return HAL_ERROR;
  1307. }
  1308. }
  1309. return HAL_OK;
  1310. 8004926: 2000 movs r0, #0
  1311. 8004928: e014 b.n 8004954 <HAL_RCC_OscConfig+0x58>
  1312. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1313. 800492a: 4c90 ldr r4, [pc, #576] ; (8004b6c <HAL_RCC_OscConfig+0x270>)
  1314. 800492c: 6863 ldr r3, [r4, #4]
  1315. 800492e: f003 030c and.w r3, r3, #12
  1316. 8004932: 2b04 cmp r3, #4
  1317. 8004934: d007 beq.n 8004946 <HAL_RCC_OscConfig+0x4a>
  1318. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1319. 8004936: 6863 ldr r3, [r4, #4]
  1320. 8004938: f003 030c and.w r3, r3, #12
  1321. 800493c: 2b08 cmp r3, #8
  1322. 800493e: d10c bne.n 800495a <HAL_RCC_OscConfig+0x5e>
  1323. 8004940: 6863 ldr r3, [r4, #4]
  1324. 8004942: 03de lsls r6, r3, #15
  1325. 8004944: d509 bpl.n 800495a <HAL_RCC_OscConfig+0x5e>
  1326. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1327. 8004946: 6823 ldr r3, [r4, #0]
  1328. 8004948: 039c lsls r4, r3, #14
  1329. 800494a: d5dd bpl.n 8004908 <HAL_RCC_OscConfig+0xc>
  1330. 800494c: 686b ldr r3, [r5, #4]
  1331. 800494e: 2b00 cmp r3, #0
  1332. 8004950: d1da bne.n 8004908 <HAL_RCC_OscConfig+0xc>
  1333. return HAL_ERROR;
  1334. 8004952: 2001 movs r0, #1
  1335. }
  1336. 8004954: b002 add sp, #8
  1337. 8004956: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1338. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1339. 800495a: 686b ldr r3, [r5, #4]
  1340. 800495c: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1341. 8004960: d110 bne.n 8004984 <HAL_RCC_OscConfig+0x88>
  1342. 8004962: 6823 ldr r3, [r4, #0]
  1343. 8004964: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1344. 8004968: 6023 str r3, [r4, #0]
  1345. tickstart = HAL_GetTick();
  1346. 800496a: f7ff fca9 bl 80042c0 <HAL_GetTick>
  1347. 800496e: 4606 mov r6, r0
  1348. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1349. 8004970: 6823 ldr r3, [r4, #0]
  1350. 8004972: 0398 lsls r0, r3, #14
  1351. 8004974: d4c8 bmi.n 8004908 <HAL_RCC_OscConfig+0xc>
  1352. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1353. 8004976: f7ff fca3 bl 80042c0 <HAL_GetTick>
  1354. 800497a: 1b80 subs r0, r0, r6
  1355. 800497c: 2864 cmp r0, #100 ; 0x64
  1356. 800497e: d9f7 bls.n 8004970 <HAL_RCC_OscConfig+0x74>
  1357. return HAL_TIMEOUT;
  1358. 8004980: 2003 movs r0, #3
  1359. 8004982: e7e7 b.n 8004954 <HAL_RCC_OscConfig+0x58>
  1360. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1361. 8004984: b99b cbnz r3, 80049ae <HAL_RCC_OscConfig+0xb2>
  1362. 8004986: 6823 ldr r3, [r4, #0]
  1363. 8004988: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1364. 800498c: 6023 str r3, [r4, #0]
  1365. 800498e: 6823 ldr r3, [r4, #0]
  1366. 8004990: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1367. 8004994: 6023 str r3, [r4, #0]
  1368. tickstart = HAL_GetTick();
  1369. 8004996: f7ff fc93 bl 80042c0 <HAL_GetTick>
  1370. 800499a: 4606 mov r6, r0
  1371. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1372. 800499c: 6823 ldr r3, [r4, #0]
  1373. 800499e: 0399 lsls r1, r3, #14
  1374. 80049a0: d5b2 bpl.n 8004908 <HAL_RCC_OscConfig+0xc>
  1375. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1376. 80049a2: f7ff fc8d bl 80042c0 <HAL_GetTick>
  1377. 80049a6: 1b80 subs r0, r0, r6
  1378. 80049a8: 2864 cmp r0, #100 ; 0x64
  1379. 80049aa: d9f7 bls.n 800499c <HAL_RCC_OscConfig+0xa0>
  1380. 80049ac: e7e8 b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1381. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1382. 80049ae: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1383. 80049b2: 6823 ldr r3, [r4, #0]
  1384. 80049b4: d103 bne.n 80049be <HAL_RCC_OscConfig+0xc2>
  1385. 80049b6: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1386. 80049ba: 6023 str r3, [r4, #0]
  1387. 80049bc: e7d1 b.n 8004962 <HAL_RCC_OscConfig+0x66>
  1388. 80049be: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1389. 80049c2: 6023 str r3, [r4, #0]
  1390. 80049c4: 6823 ldr r3, [r4, #0]
  1391. 80049c6: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1392. 80049ca: e7cd b.n 8004968 <HAL_RCC_OscConfig+0x6c>
  1393. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1394. 80049cc: 4c67 ldr r4, [pc, #412] ; (8004b6c <HAL_RCC_OscConfig+0x270>)
  1395. 80049ce: 6863 ldr r3, [r4, #4]
  1396. 80049d0: f013 0f0c tst.w r3, #12
  1397. 80049d4: d007 beq.n 80049e6 <HAL_RCC_OscConfig+0xea>
  1398. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1399. 80049d6: 6863 ldr r3, [r4, #4]
  1400. 80049d8: f003 030c and.w r3, r3, #12
  1401. 80049dc: 2b08 cmp r3, #8
  1402. 80049de: d110 bne.n 8004a02 <HAL_RCC_OscConfig+0x106>
  1403. 80049e0: 6863 ldr r3, [r4, #4]
  1404. 80049e2: 03da lsls r2, r3, #15
  1405. 80049e4: d40d bmi.n 8004a02 <HAL_RCC_OscConfig+0x106>
  1406. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1407. 80049e6: 6823 ldr r3, [r4, #0]
  1408. 80049e8: 079b lsls r3, r3, #30
  1409. 80049ea: d502 bpl.n 80049f2 <HAL_RCC_OscConfig+0xf6>
  1410. 80049ec: 692b ldr r3, [r5, #16]
  1411. 80049ee: 2b01 cmp r3, #1
  1412. 80049f0: d1af bne.n 8004952 <HAL_RCC_OscConfig+0x56>
  1413. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1414. 80049f2: 6823 ldr r3, [r4, #0]
  1415. 80049f4: 696a ldr r2, [r5, #20]
  1416. 80049f6: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1417. 80049fa: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1418. 80049fe: 6023 str r3, [r4, #0]
  1419. 8004a00: e785 b.n 800490e <HAL_RCC_OscConfig+0x12>
  1420. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1421. 8004a02: 692a ldr r2, [r5, #16]
  1422. 8004a04: 4b5a ldr r3, [pc, #360] ; (8004b70 <HAL_RCC_OscConfig+0x274>)
  1423. 8004a06: b16a cbz r2, 8004a24 <HAL_RCC_OscConfig+0x128>
  1424. __HAL_RCC_HSI_ENABLE();
  1425. 8004a08: 2201 movs r2, #1
  1426. 8004a0a: 601a str r2, [r3, #0]
  1427. tickstart = HAL_GetTick();
  1428. 8004a0c: f7ff fc58 bl 80042c0 <HAL_GetTick>
  1429. 8004a10: 4606 mov r6, r0
  1430. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1431. 8004a12: 6823 ldr r3, [r4, #0]
  1432. 8004a14: 079f lsls r7, r3, #30
  1433. 8004a16: d4ec bmi.n 80049f2 <HAL_RCC_OscConfig+0xf6>
  1434. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1435. 8004a18: f7ff fc52 bl 80042c0 <HAL_GetTick>
  1436. 8004a1c: 1b80 subs r0, r0, r6
  1437. 8004a1e: 2802 cmp r0, #2
  1438. 8004a20: d9f7 bls.n 8004a12 <HAL_RCC_OscConfig+0x116>
  1439. 8004a22: e7ad b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1440. __HAL_RCC_HSI_DISABLE();
  1441. 8004a24: 601a str r2, [r3, #0]
  1442. tickstart = HAL_GetTick();
  1443. 8004a26: f7ff fc4b bl 80042c0 <HAL_GetTick>
  1444. 8004a2a: 4606 mov r6, r0
  1445. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1446. 8004a2c: 6823 ldr r3, [r4, #0]
  1447. 8004a2e: 0798 lsls r0, r3, #30
  1448. 8004a30: f57f af6d bpl.w 800490e <HAL_RCC_OscConfig+0x12>
  1449. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1450. 8004a34: f7ff fc44 bl 80042c0 <HAL_GetTick>
  1451. 8004a38: 1b80 subs r0, r0, r6
  1452. 8004a3a: 2802 cmp r0, #2
  1453. 8004a3c: d9f6 bls.n 8004a2c <HAL_RCC_OscConfig+0x130>
  1454. 8004a3e: e79f b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1455. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1456. 8004a40: 69aa ldr r2, [r5, #24]
  1457. 8004a42: 4c4a ldr r4, [pc, #296] ; (8004b6c <HAL_RCC_OscConfig+0x270>)
  1458. 8004a44: 4b4b ldr r3, [pc, #300] ; (8004b74 <HAL_RCC_OscConfig+0x278>)
  1459. 8004a46: b1da cbz r2, 8004a80 <HAL_RCC_OscConfig+0x184>
  1460. __HAL_RCC_LSI_ENABLE();
  1461. 8004a48: 2201 movs r2, #1
  1462. 8004a4a: 601a str r2, [r3, #0]
  1463. tickstart = HAL_GetTick();
  1464. 8004a4c: f7ff fc38 bl 80042c0 <HAL_GetTick>
  1465. 8004a50: 4606 mov r6, r0
  1466. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1467. 8004a52: 6a63 ldr r3, [r4, #36] ; 0x24
  1468. 8004a54: 079b lsls r3, r3, #30
  1469. 8004a56: d50d bpl.n 8004a74 <HAL_RCC_OscConfig+0x178>
  1470. * @param mdelay: specifies the delay time length, in milliseconds.
  1471. * @retval None
  1472. */
  1473. static void RCC_Delay(uint32_t mdelay)
  1474. {
  1475. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1476. 8004a58: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1477. 8004a5c: 4b46 ldr r3, [pc, #280] ; (8004b78 <HAL_RCC_OscConfig+0x27c>)
  1478. 8004a5e: 681b ldr r3, [r3, #0]
  1479. 8004a60: fbb3 f3f2 udiv r3, r3, r2
  1480. 8004a64: 9301 str r3, [sp, #4]
  1481. \brief No Operation
  1482. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  1483. */
  1484. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  1485. {
  1486. __ASM volatile ("nop");
  1487. 8004a66: bf00 nop
  1488. do
  1489. {
  1490. __NOP();
  1491. }
  1492. while (Delay --);
  1493. 8004a68: 9b01 ldr r3, [sp, #4]
  1494. 8004a6a: 1e5a subs r2, r3, #1
  1495. 8004a6c: 9201 str r2, [sp, #4]
  1496. 8004a6e: 2b00 cmp r3, #0
  1497. 8004a70: d1f9 bne.n 8004a66 <HAL_RCC_OscConfig+0x16a>
  1498. 8004a72: e750 b.n 8004916 <HAL_RCC_OscConfig+0x1a>
  1499. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1500. 8004a74: f7ff fc24 bl 80042c0 <HAL_GetTick>
  1501. 8004a78: 1b80 subs r0, r0, r6
  1502. 8004a7a: 2802 cmp r0, #2
  1503. 8004a7c: d9e9 bls.n 8004a52 <HAL_RCC_OscConfig+0x156>
  1504. 8004a7e: e77f b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1505. __HAL_RCC_LSI_DISABLE();
  1506. 8004a80: 601a str r2, [r3, #0]
  1507. tickstart = HAL_GetTick();
  1508. 8004a82: f7ff fc1d bl 80042c0 <HAL_GetTick>
  1509. 8004a86: 4606 mov r6, r0
  1510. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  1511. 8004a88: 6a63 ldr r3, [r4, #36] ; 0x24
  1512. 8004a8a: 079f lsls r7, r3, #30
  1513. 8004a8c: f57f af43 bpl.w 8004916 <HAL_RCC_OscConfig+0x1a>
  1514. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1515. 8004a90: f7ff fc16 bl 80042c0 <HAL_GetTick>
  1516. 8004a94: 1b80 subs r0, r0, r6
  1517. 8004a96: 2802 cmp r0, #2
  1518. 8004a98: d9f6 bls.n 8004a88 <HAL_RCC_OscConfig+0x18c>
  1519. 8004a9a: e771 b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1520. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  1521. 8004a9c: 4c33 ldr r4, [pc, #204] ; (8004b6c <HAL_RCC_OscConfig+0x270>)
  1522. 8004a9e: 69e3 ldr r3, [r4, #28]
  1523. 8004aa0: 00d8 lsls r0, r3, #3
  1524. 8004aa2: d424 bmi.n 8004aee <HAL_RCC_OscConfig+0x1f2>
  1525. pwrclkchanged = SET;
  1526. 8004aa4: 2701 movs r7, #1
  1527. __HAL_RCC_PWR_CLK_ENABLE();
  1528. 8004aa6: 69e3 ldr r3, [r4, #28]
  1529. 8004aa8: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  1530. 8004aac: 61e3 str r3, [r4, #28]
  1531. 8004aae: 69e3 ldr r3, [r4, #28]
  1532. 8004ab0: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  1533. 8004ab4: 9300 str r3, [sp, #0]
  1534. 8004ab6: 9b00 ldr r3, [sp, #0]
  1535. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1536. 8004ab8: 4e30 ldr r6, [pc, #192] ; (8004b7c <HAL_RCC_OscConfig+0x280>)
  1537. 8004aba: 6833 ldr r3, [r6, #0]
  1538. 8004abc: 05d9 lsls r1, r3, #23
  1539. 8004abe: d518 bpl.n 8004af2 <HAL_RCC_OscConfig+0x1f6>
  1540. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1541. 8004ac0: 68eb ldr r3, [r5, #12]
  1542. 8004ac2: 2b01 cmp r3, #1
  1543. 8004ac4: d126 bne.n 8004b14 <HAL_RCC_OscConfig+0x218>
  1544. 8004ac6: 6a23 ldr r3, [r4, #32]
  1545. 8004ac8: f043 0301 orr.w r3, r3, #1
  1546. 8004acc: 6223 str r3, [r4, #32]
  1547. tickstart = HAL_GetTick();
  1548. 8004ace: f7ff fbf7 bl 80042c0 <HAL_GetTick>
  1549. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1550. 8004ad2: f241 3688 movw r6, #5000 ; 0x1388
  1551. tickstart = HAL_GetTick();
  1552. 8004ad6: 4680 mov r8, r0
  1553. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  1554. 8004ad8: 6a23 ldr r3, [r4, #32]
  1555. 8004ada: 079b lsls r3, r3, #30
  1556. 8004adc: d53f bpl.n 8004b5e <HAL_RCC_OscConfig+0x262>
  1557. if(pwrclkchanged == SET)
  1558. 8004ade: 2f00 cmp r7, #0
  1559. 8004ae0: f43f af1d beq.w 800491e <HAL_RCC_OscConfig+0x22>
  1560. __HAL_RCC_PWR_CLK_DISABLE();
  1561. 8004ae4: 69e3 ldr r3, [r4, #28]
  1562. 8004ae6: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  1563. 8004aea: 61e3 str r3, [r4, #28]
  1564. 8004aec: e717 b.n 800491e <HAL_RCC_OscConfig+0x22>
  1565. FlagStatus pwrclkchanged = RESET;
  1566. 8004aee: 2700 movs r7, #0
  1567. 8004af0: e7e2 b.n 8004ab8 <HAL_RCC_OscConfig+0x1bc>
  1568. SET_BIT(PWR->CR, PWR_CR_DBP);
  1569. 8004af2: 6833 ldr r3, [r6, #0]
  1570. 8004af4: f443 7380 orr.w r3, r3, #256 ; 0x100
  1571. 8004af8: 6033 str r3, [r6, #0]
  1572. tickstart = HAL_GetTick();
  1573. 8004afa: f7ff fbe1 bl 80042c0 <HAL_GetTick>
  1574. 8004afe: 4680 mov r8, r0
  1575. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1576. 8004b00: 6833 ldr r3, [r6, #0]
  1577. 8004b02: 05da lsls r2, r3, #23
  1578. 8004b04: d4dc bmi.n 8004ac0 <HAL_RCC_OscConfig+0x1c4>
  1579. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  1580. 8004b06: f7ff fbdb bl 80042c0 <HAL_GetTick>
  1581. 8004b0a: eba0 0008 sub.w r0, r0, r8
  1582. 8004b0e: 2864 cmp r0, #100 ; 0x64
  1583. 8004b10: d9f6 bls.n 8004b00 <HAL_RCC_OscConfig+0x204>
  1584. 8004b12: e735 b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1585. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1586. 8004b14: b9ab cbnz r3, 8004b42 <HAL_RCC_OscConfig+0x246>
  1587. 8004b16: 6a23 ldr r3, [r4, #32]
  1588. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1589. 8004b18: f241 3888 movw r8, #5000 ; 0x1388
  1590. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1591. 8004b1c: f023 0301 bic.w r3, r3, #1
  1592. 8004b20: 6223 str r3, [r4, #32]
  1593. 8004b22: 6a23 ldr r3, [r4, #32]
  1594. 8004b24: f023 0304 bic.w r3, r3, #4
  1595. 8004b28: 6223 str r3, [r4, #32]
  1596. tickstart = HAL_GetTick();
  1597. 8004b2a: f7ff fbc9 bl 80042c0 <HAL_GetTick>
  1598. 8004b2e: 4606 mov r6, r0
  1599. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  1600. 8004b30: 6a23 ldr r3, [r4, #32]
  1601. 8004b32: 0798 lsls r0, r3, #30
  1602. 8004b34: d5d3 bpl.n 8004ade <HAL_RCC_OscConfig+0x1e2>
  1603. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1604. 8004b36: f7ff fbc3 bl 80042c0 <HAL_GetTick>
  1605. 8004b3a: 1b80 subs r0, r0, r6
  1606. 8004b3c: 4540 cmp r0, r8
  1607. 8004b3e: d9f7 bls.n 8004b30 <HAL_RCC_OscConfig+0x234>
  1608. 8004b40: e71e b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1609. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1610. 8004b42: 2b05 cmp r3, #5
  1611. 8004b44: 6a23 ldr r3, [r4, #32]
  1612. 8004b46: d103 bne.n 8004b50 <HAL_RCC_OscConfig+0x254>
  1613. 8004b48: f043 0304 orr.w r3, r3, #4
  1614. 8004b4c: 6223 str r3, [r4, #32]
  1615. 8004b4e: e7ba b.n 8004ac6 <HAL_RCC_OscConfig+0x1ca>
  1616. 8004b50: f023 0301 bic.w r3, r3, #1
  1617. 8004b54: 6223 str r3, [r4, #32]
  1618. 8004b56: 6a23 ldr r3, [r4, #32]
  1619. 8004b58: f023 0304 bic.w r3, r3, #4
  1620. 8004b5c: e7b6 b.n 8004acc <HAL_RCC_OscConfig+0x1d0>
  1621. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1622. 8004b5e: f7ff fbaf bl 80042c0 <HAL_GetTick>
  1623. 8004b62: eba0 0008 sub.w r0, r0, r8
  1624. 8004b66: 42b0 cmp r0, r6
  1625. 8004b68: d9b6 bls.n 8004ad8 <HAL_RCC_OscConfig+0x1dc>
  1626. 8004b6a: e709 b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1627. 8004b6c: 40021000 .word 0x40021000
  1628. 8004b70: 42420000 .word 0x42420000
  1629. 8004b74: 42420480 .word 0x42420480
  1630. 8004b78: 20000008 .word 0x20000008
  1631. 8004b7c: 40007000 .word 0x40007000
  1632. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1633. 8004b80: 4c22 ldr r4, [pc, #136] ; (8004c0c <HAL_RCC_OscConfig+0x310>)
  1634. 8004b82: 6863 ldr r3, [r4, #4]
  1635. 8004b84: f003 030c and.w r3, r3, #12
  1636. 8004b88: 2b08 cmp r3, #8
  1637. 8004b8a: f43f aee2 beq.w 8004952 <HAL_RCC_OscConfig+0x56>
  1638. 8004b8e: 2300 movs r3, #0
  1639. 8004b90: 4e1f ldr r6, [pc, #124] ; (8004c10 <HAL_RCC_OscConfig+0x314>)
  1640. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1641. 8004b92: 2a02 cmp r2, #2
  1642. __HAL_RCC_PLL_DISABLE();
  1643. 8004b94: 6033 str r3, [r6, #0]
  1644. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1645. 8004b96: d12b bne.n 8004bf0 <HAL_RCC_OscConfig+0x2f4>
  1646. tickstart = HAL_GetTick();
  1647. 8004b98: f7ff fb92 bl 80042c0 <HAL_GetTick>
  1648. 8004b9c: 4607 mov r7, r0
  1649. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1650. 8004b9e: 6823 ldr r3, [r4, #0]
  1651. 8004ba0: 0199 lsls r1, r3, #6
  1652. 8004ba2: d41f bmi.n 8004be4 <HAL_RCC_OscConfig+0x2e8>
  1653. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  1654. 8004ba4: 6a2b ldr r3, [r5, #32]
  1655. 8004ba6: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1656. 8004baa: d105 bne.n 8004bb8 <HAL_RCC_OscConfig+0x2bc>
  1657. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  1658. 8004bac: 6862 ldr r2, [r4, #4]
  1659. 8004bae: 68a9 ldr r1, [r5, #8]
  1660. 8004bb0: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  1661. 8004bb4: 430a orrs r2, r1
  1662. 8004bb6: 6062 str r2, [r4, #4]
  1663. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  1664. 8004bb8: 6a69 ldr r1, [r5, #36] ; 0x24
  1665. 8004bba: 6862 ldr r2, [r4, #4]
  1666. 8004bbc: 430b orrs r3, r1
  1667. 8004bbe: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  1668. 8004bc2: 4313 orrs r3, r2
  1669. 8004bc4: 6063 str r3, [r4, #4]
  1670. __HAL_RCC_PLL_ENABLE();
  1671. 8004bc6: 2301 movs r3, #1
  1672. 8004bc8: 6033 str r3, [r6, #0]
  1673. tickstart = HAL_GetTick();
  1674. 8004bca: f7ff fb79 bl 80042c0 <HAL_GetTick>
  1675. 8004bce: 4605 mov r5, r0
  1676. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  1677. 8004bd0: 6823 ldr r3, [r4, #0]
  1678. 8004bd2: 019a lsls r2, r3, #6
  1679. 8004bd4: f53f aea7 bmi.w 8004926 <HAL_RCC_OscConfig+0x2a>
  1680. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  1681. 8004bd8: f7ff fb72 bl 80042c0 <HAL_GetTick>
  1682. 8004bdc: 1b40 subs r0, r0, r5
  1683. 8004bde: 2802 cmp r0, #2
  1684. 8004be0: d9f6 bls.n 8004bd0 <HAL_RCC_OscConfig+0x2d4>
  1685. 8004be2: e6cd b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1686. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  1687. 8004be4: f7ff fb6c bl 80042c0 <HAL_GetTick>
  1688. 8004be8: 1bc0 subs r0, r0, r7
  1689. 8004bea: 2802 cmp r0, #2
  1690. 8004bec: d9d7 bls.n 8004b9e <HAL_RCC_OscConfig+0x2a2>
  1691. 8004bee: e6c7 b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1692. tickstart = HAL_GetTick();
  1693. 8004bf0: f7ff fb66 bl 80042c0 <HAL_GetTick>
  1694. 8004bf4: 4605 mov r5, r0
  1695. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1696. 8004bf6: 6823 ldr r3, [r4, #0]
  1697. 8004bf8: 019b lsls r3, r3, #6
  1698. 8004bfa: f57f ae94 bpl.w 8004926 <HAL_RCC_OscConfig+0x2a>
  1699. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  1700. 8004bfe: f7ff fb5f bl 80042c0 <HAL_GetTick>
  1701. 8004c02: 1b40 subs r0, r0, r5
  1702. 8004c04: 2802 cmp r0, #2
  1703. 8004c06: d9f6 bls.n 8004bf6 <HAL_RCC_OscConfig+0x2fa>
  1704. 8004c08: e6ba b.n 8004980 <HAL_RCC_OscConfig+0x84>
  1705. 8004c0a: bf00 nop
  1706. 8004c0c: 40021000 .word 0x40021000
  1707. 8004c10: 42420060 .word 0x42420060
  1708. 08004c14 <HAL_RCC_GetSysClockFreq>:
  1709. {
  1710. 8004c14: b530 push {r4, r5, lr}
  1711. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  1712. 8004c16: 4b19 ldr r3, [pc, #100] ; (8004c7c <HAL_RCC_GetSysClockFreq+0x68>)
  1713. {
  1714. 8004c18: b087 sub sp, #28
  1715. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  1716. 8004c1a: ac02 add r4, sp, #8
  1717. 8004c1c: f103 0510 add.w r5, r3, #16
  1718. 8004c20: 4622 mov r2, r4
  1719. 8004c22: 6818 ldr r0, [r3, #0]
  1720. 8004c24: 6859 ldr r1, [r3, #4]
  1721. 8004c26: 3308 adds r3, #8
  1722. 8004c28: c203 stmia r2!, {r0, r1}
  1723. 8004c2a: 42ab cmp r3, r5
  1724. 8004c2c: 4614 mov r4, r2
  1725. 8004c2e: d1f7 bne.n 8004c20 <HAL_RCC_GetSysClockFreq+0xc>
  1726. const uint8_t aPredivFactorTable[2] = {1, 2};
  1727. 8004c30: 2301 movs r3, #1
  1728. 8004c32: f88d 3004 strb.w r3, [sp, #4]
  1729. 8004c36: 2302 movs r3, #2
  1730. tmpreg = RCC->CFGR;
  1731. 8004c38: 4911 ldr r1, [pc, #68] ; (8004c80 <HAL_RCC_GetSysClockFreq+0x6c>)
  1732. const uint8_t aPredivFactorTable[2] = {1, 2};
  1733. 8004c3a: f88d 3005 strb.w r3, [sp, #5]
  1734. tmpreg = RCC->CFGR;
  1735. 8004c3e: 684b ldr r3, [r1, #4]
  1736. switch (tmpreg & RCC_CFGR_SWS)
  1737. 8004c40: f003 020c and.w r2, r3, #12
  1738. 8004c44: 2a08 cmp r2, #8
  1739. 8004c46: d117 bne.n 8004c78 <HAL_RCC_GetSysClockFreq+0x64>
  1740. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  1741. 8004c48: f3c3 4283 ubfx r2, r3, #18, #4
  1742. 8004c4c: a806 add r0, sp, #24
  1743. 8004c4e: 4402 add r2, r0
  1744. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  1745. 8004c50: 03db lsls r3, r3, #15
  1746. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  1747. 8004c52: f812 2c10 ldrb.w r2, [r2, #-16]
  1748. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  1749. 8004c56: d50c bpl.n 8004c72 <HAL_RCC_GetSysClockFreq+0x5e>
  1750. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  1751. 8004c58: 684b ldr r3, [r1, #4]
  1752. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  1753. 8004c5a: 480a ldr r0, [pc, #40] ; (8004c84 <HAL_RCC_GetSysClockFreq+0x70>)
  1754. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  1755. 8004c5c: f3c3 4340 ubfx r3, r3, #17, #1
  1756. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  1757. 8004c60: 4350 muls r0, r2
  1758. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  1759. 8004c62: aa06 add r2, sp, #24
  1760. 8004c64: 4413 add r3, r2
  1761. 8004c66: f813 3c14 ldrb.w r3, [r3, #-20]
  1762. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  1763. 8004c6a: fbb0 f0f3 udiv r0, r0, r3
  1764. }
  1765. 8004c6e: b007 add sp, #28
  1766. 8004c70: bd30 pop {r4, r5, pc}
  1767. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  1768. 8004c72: 4805 ldr r0, [pc, #20] ; (8004c88 <HAL_RCC_GetSysClockFreq+0x74>)
  1769. 8004c74: 4350 muls r0, r2
  1770. 8004c76: e7fa b.n 8004c6e <HAL_RCC_GetSysClockFreq+0x5a>
  1771. sysclockfreq = HSE_VALUE;
  1772. 8004c78: 4802 ldr r0, [pc, #8] ; (8004c84 <HAL_RCC_GetSysClockFreq+0x70>)
  1773. return sysclockfreq;
  1774. 8004c7a: e7f8 b.n 8004c6e <HAL_RCC_GetSysClockFreq+0x5a>
  1775. 8004c7c: 08007a30 .word 0x08007a30
  1776. 8004c80: 40021000 .word 0x40021000
  1777. 8004c84: 007a1200 .word 0x007a1200
  1778. 8004c88: 003d0900 .word 0x003d0900
  1779. 08004c8c <HAL_RCC_ClockConfig>:
  1780. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1781. 8004c8c: 4a54 ldr r2, [pc, #336] ; (8004de0 <HAL_RCC_ClockConfig+0x154>)
  1782. {
  1783. 8004c8e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1784. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1785. 8004c92: 6813 ldr r3, [r2, #0]
  1786. {
  1787. 8004c94: 4605 mov r5, r0
  1788. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1789. 8004c96: f003 0307 and.w r3, r3, #7
  1790. 8004c9a: 428b cmp r3, r1
  1791. {
  1792. 8004c9c: 460e mov r6, r1
  1793. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  1794. 8004c9e: d32a bcc.n 8004cf6 <HAL_RCC_ClockConfig+0x6a>
  1795. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  1796. 8004ca0: 6829 ldr r1, [r5, #0]
  1797. 8004ca2: 078c lsls r4, r1, #30
  1798. 8004ca4: d434 bmi.n 8004d10 <HAL_RCC_ClockConfig+0x84>
  1799. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  1800. 8004ca6: 07ca lsls r2, r1, #31
  1801. 8004ca8: d447 bmi.n 8004d3a <HAL_RCC_ClockConfig+0xae>
  1802. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  1803. 8004caa: 4a4d ldr r2, [pc, #308] ; (8004de0 <HAL_RCC_ClockConfig+0x154>)
  1804. 8004cac: 6813 ldr r3, [r2, #0]
  1805. 8004cae: f003 0307 and.w r3, r3, #7
  1806. 8004cb2: 429e cmp r6, r3
  1807. 8004cb4: f0c0 8082 bcc.w 8004dbc <HAL_RCC_ClockConfig+0x130>
  1808. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  1809. 8004cb8: 682a ldr r2, [r5, #0]
  1810. 8004cba: 4c4a ldr r4, [pc, #296] ; (8004de4 <HAL_RCC_ClockConfig+0x158>)
  1811. 8004cbc: f012 0f04 tst.w r2, #4
  1812. 8004cc0: f040 8087 bne.w 8004dd2 <HAL_RCC_ClockConfig+0x146>
  1813. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  1814. 8004cc4: 0713 lsls r3, r2, #28
  1815. 8004cc6: d506 bpl.n 8004cd6 <HAL_RCC_ClockConfig+0x4a>
  1816. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  1817. 8004cc8: 6863 ldr r3, [r4, #4]
  1818. 8004cca: 692a ldr r2, [r5, #16]
  1819. 8004ccc: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  1820. 8004cd0: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1821. 8004cd4: 6063 str r3, [r4, #4]
  1822. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  1823. 8004cd6: f7ff ff9d bl 8004c14 <HAL_RCC_GetSysClockFreq>
  1824. 8004cda: 6863 ldr r3, [r4, #4]
  1825. 8004cdc: 4a42 ldr r2, [pc, #264] ; (8004de8 <HAL_RCC_ClockConfig+0x15c>)
  1826. 8004cde: f3c3 1303 ubfx r3, r3, #4, #4
  1827. 8004ce2: 5cd3 ldrb r3, [r2, r3]
  1828. 8004ce4: 40d8 lsrs r0, r3
  1829. 8004ce6: 4b41 ldr r3, [pc, #260] ; (8004dec <HAL_RCC_ClockConfig+0x160>)
  1830. 8004ce8: 6018 str r0, [r3, #0]
  1831. HAL_InitTick (TICK_INT_PRIORITY);
  1832. 8004cea: 2000 movs r0, #0
  1833. 8004cec: f7ff faa6 bl 800423c <HAL_InitTick>
  1834. return HAL_OK;
  1835. 8004cf0: 2000 movs r0, #0
  1836. }
  1837. 8004cf2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1838. __HAL_FLASH_SET_LATENCY(FLatency);
  1839. 8004cf6: 6813 ldr r3, [r2, #0]
  1840. 8004cf8: f023 0307 bic.w r3, r3, #7
  1841. 8004cfc: 430b orrs r3, r1
  1842. 8004cfe: 6013 str r3, [r2, #0]
  1843. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  1844. 8004d00: 6813 ldr r3, [r2, #0]
  1845. 8004d02: f003 0307 and.w r3, r3, #7
  1846. 8004d06: 4299 cmp r1, r3
  1847. 8004d08: d0ca beq.n 8004ca0 <HAL_RCC_ClockConfig+0x14>
  1848. return HAL_ERROR;
  1849. 8004d0a: 2001 movs r0, #1
  1850. 8004d0c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1851. 8004d10: 4b34 ldr r3, [pc, #208] ; (8004de4 <HAL_RCC_ClockConfig+0x158>)
  1852. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  1853. 8004d12: f011 0f04 tst.w r1, #4
  1854. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  1855. 8004d16: bf1e ittt ne
  1856. 8004d18: 685a ldrne r2, [r3, #4]
  1857. 8004d1a: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  1858. 8004d1e: 605a strne r2, [r3, #4]
  1859. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  1860. 8004d20: 0708 lsls r0, r1, #28
  1861. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  1862. 8004d22: bf42 ittt mi
  1863. 8004d24: 685a ldrmi r2, [r3, #4]
  1864. 8004d26: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  1865. 8004d2a: 605a strmi r2, [r3, #4]
  1866. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  1867. 8004d2c: 685a ldr r2, [r3, #4]
  1868. 8004d2e: 68a8 ldr r0, [r5, #8]
  1869. 8004d30: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  1870. 8004d34: 4302 orrs r2, r0
  1871. 8004d36: 605a str r2, [r3, #4]
  1872. 8004d38: e7b5 b.n 8004ca6 <HAL_RCC_ClockConfig+0x1a>
  1873. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1874. 8004d3a: 686a ldr r2, [r5, #4]
  1875. 8004d3c: 4c29 ldr r4, [pc, #164] ; (8004de4 <HAL_RCC_ClockConfig+0x158>)
  1876. 8004d3e: 2a01 cmp r2, #1
  1877. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1878. 8004d40: 6823 ldr r3, [r4, #0]
  1879. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1880. 8004d42: d11c bne.n 8004d7e <HAL_RCC_ClockConfig+0xf2>
  1881. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1882. 8004d44: f413 3f00 tst.w r3, #131072 ; 0x20000
  1883. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1884. 8004d48: d0df beq.n 8004d0a <HAL_RCC_ClockConfig+0x7e>
  1885. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  1886. 8004d4a: 6863 ldr r3, [r4, #4]
  1887. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1888. 8004d4c: f241 3888 movw r8, #5000 ; 0x1388
  1889. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  1890. 8004d50: f023 0303 bic.w r3, r3, #3
  1891. 8004d54: 4313 orrs r3, r2
  1892. 8004d56: 6063 str r3, [r4, #4]
  1893. tickstart = HAL_GetTick();
  1894. 8004d58: f7ff fab2 bl 80042c0 <HAL_GetTick>
  1895. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1896. 8004d5c: 686b ldr r3, [r5, #4]
  1897. tickstart = HAL_GetTick();
  1898. 8004d5e: 4607 mov r7, r0
  1899. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  1900. 8004d60: 2b01 cmp r3, #1
  1901. 8004d62: d114 bne.n 8004d8e <HAL_RCC_ClockConfig+0x102>
  1902. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  1903. 8004d64: 6863 ldr r3, [r4, #4]
  1904. 8004d66: f003 030c and.w r3, r3, #12
  1905. 8004d6a: 2b04 cmp r3, #4
  1906. 8004d6c: d09d beq.n 8004caa <HAL_RCC_ClockConfig+0x1e>
  1907. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1908. 8004d6e: f7ff faa7 bl 80042c0 <HAL_GetTick>
  1909. 8004d72: 1bc0 subs r0, r0, r7
  1910. 8004d74: 4540 cmp r0, r8
  1911. 8004d76: d9f5 bls.n 8004d64 <HAL_RCC_ClockConfig+0xd8>
  1912. return HAL_TIMEOUT;
  1913. 8004d78: 2003 movs r0, #3
  1914. 8004d7a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1915. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  1916. 8004d7e: 2a02 cmp r2, #2
  1917. 8004d80: d102 bne.n 8004d88 <HAL_RCC_ClockConfig+0xfc>
  1918. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  1919. 8004d82: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  1920. 8004d86: e7df b.n 8004d48 <HAL_RCC_ClockConfig+0xbc>
  1921. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1922. 8004d88: f013 0f02 tst.w r3, #2
  1923. 8004d8c: e7dc b.n 8004d48 <HAL_RCC_ClockConfig+0xbc>
  1924. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  1925. 8004d8e: 2b02 cmp r3, #2
  1926. 8004d90: d10f bne.n 8004db2 <HAL_RCC_ClockConfig+0x126>
  1927. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1928. 8004d92: 6863 ldr r3, [r4, #4]
  1929. 8004d94: f003 030c and.w r3, r3, #12
  1930. 8004d98: 2b08 cmp r3, #8
  1931. 8004d9a: d086 beq.n 8004caa <HAL_RCC_ClockConfig+0x1e>
  1932. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1933. 8004d9c: f7ff fa90 bl 80042c0 <HAL_GetTick>
  1934. 8004da0: 1bc0 subs r0, r0, r7
  1935. 8004da2: 4540 cmp r0, r8
  1936. 8004da4: d9f5 bls.n 8004d92 <HAL_RCC_ClockConfig+0x106>
  1937. 8004da6: e7e7 b.n 8004d78 <HAL_RCC_ClockConfig+0xec>
  1938. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  1939. 8004da8: f7ff fa8a bl 80042c0 <HAL_GetTick>
  1940. 8004dac: 1bc0 subs r0, r0, r7
  1941. 8004dae: 4540 cmp r0, r8
  1942. 8004db0: d8e2 bhi.n 8004d78 <HAL_RCC_ClockConfig+0xec>
  1943. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  1944. 8004db2: 6863 ldr r3, [r4, #4]
  1945. 8004db4: f013 0f0c tst.w r3, #12
  1946. 8004db8: d1f6 bne.n 8004da8 <HAL_RCC_ClockConfig+0x11c>
  1947. 8004dba: e776 b.n 8004caa <HAL_RCC_ClockConfig+0x1e>
  1948. __HAL_FLASH_SET_LATENCY(FLatency);
  1949. 8004dbc: 6813 ldr r3, [r2, #0]
  1950. 8004dbe: f023 0307 bic.w r3, r3, #7
  1951. 8004dc2: 4333 orrs r3, r6
  1952. 8004dc4: 6013 str r3, [r2, #0]
  1953. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  1954. 8004dc6: 6813 ldr r3, [r2, #0]
  1955. 8004dc8: f003 0307 and.w r3, r3, #7
  1956. 8004dcc: 429e cmp r6, r3
  1957. 8004dce: d19c bne.n 8004d0a <HAL_RCC_ClockConfig+0x7e>
  1958. 8004dd0: e772 b.n 8004cb8 <HAL_RCC_ClockConfig+0x2c>
  1959. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  1960. 8004dd2: 6863 ldr r3, [r4, #4]
  1961. 8004dd4: 68e9 ldr r1, [r5, #12]
  1962. 8004dd6: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  1963. 8004dda: 430b orrs r3, r1
  1964. 8004ddc: 6063 str r3, [r4, #4]
  1965. 8004dde: e771 b.n 8004cc4 <HAL_RCC_ClockConfig+0x38>
  1966. 8004de0: 40022000 .word 0x40022000
  1967. 8004de4: 40021000 .word 0x40021000
  1968. 8004de8: 08007b48 .word 0x08007b48
  1969. 8004dec: 20000008 .word 0x20000008
  1970. 08004df0 <HAL_RCC_GetPCLK1Freq>:
  1971. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  1972. 8004df0: 4b04 ldr r3, [pc, #16] ; (8004e04 <HAL_RCC_GetPCLK1Freq+0x14>)
  1973. 8004df2: 4a05 ldr r2, [pc, #20] ; (8004e08 <HAL_RCC_GetPCLK1Freq+0x18>)
  1974. 8004df4: 685b ldr r3, [r3, #4]
  1975. 8004df6: f3c3 2302 ubfx r3, r3, #8, #3
  1976. 8004dfa: 5cd3 ldrb r3, [r2, r3]
  1977. 8004dfc: 4a03 ldr r2, [pc, #12] ; (8004e0c <HAL_RCC_GetPCLK1Freq+0x1c>)
  1978. 8004dfe: 6810 ldr r0, [r2, #0]
  1979. }
  1980. 8004e00: 40d8 lsrs r0, r3
  1981. 8004e02: 4770 bx lr
  1982. 8004e04: 40021000 .word 0x40021000
  1983. 8004e08: 08007b58 .word 0x08007b58
  1984. 8004e0c: 20000008 .word 0x20000008
  1985. 08004e10 <HAL_RCC_GetPCLK2Freq>:
  1986. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  1987. 8004e10: 4b04 ldr r3, [pc, #16] ; (8004e24 <HAL_RCC_GetPCLK2Freq+0x14>)
  1988. 8004e12: 4a05 ldr r2, [pc, #20] ; (8004e28 <HAL_RCC_GetPCLK2Freq+0x18>)
  1989. 8004e14: 685b ldr r3, [r3, #4]
  1990. 8004e16: f3c3 23c2 ubfx r3, r3, #11, #3
  1991. 8004e1a: 5cd3 ldrb r3, [r2, r3]
  1992. 8004e1c: 4a03 ldr r2, [pc, #12] ; (8004e2c <HAL_RCC_GetPCLK2Freq+0x1c>)
  1993. 8004e1e: 6810 ldr r0, [r2, #0]
  1994. }
  1995. 8004e20: 40d8 lsrs r0, r3
  1996. 8004e22: 4770 bx lr
  1997. 8004e24: 40021000 .word 0x40021000
  1998. 8004e28: 08007b58 .word 0x08007b58
  1999. 8004e2c: 20000008 .word 0x20000008
  2000. 08004e30 <HAL_TIM_Base_Start_IT>:
  2001. {
  2002. /* Check the parameters */
  2003. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2004. /* Enable the TIM Update interrupt */
  2005. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2006. 8004e30: 6803 ldr r3, [r0, #0]
  2007. /* Enable the Peripheral */
  2008. __HAL_TIM_ENABLE(htim);
  2009. /* Return function status */
  2010. return HAL_OK;
  2011. }
  2012. 8004e32: 2000 movs r0, #0
  2013. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2014. 8004e34: 68da ldr r2, [r3, #12]
  2015. 8004e36: f042 0201 orr.w r2, r2, #1
  2016. 8004e3a: 60da str r2, [r3, #12]
  2017. __HAL_TIM_ENABLE(htim);
  2018. 8004e3c: 681a ldr r2, [r3, #0]
  2019. 8004e3e: f042 0201 orr.w r2, r2, #1
  2020. 8004e42: 601a str r2, [r3, #0]
  2021. }
  2022. 8004e44: 4770 bx lr
  2023. 08004e46 <HAL_TIM_OC_DelayElapsedCallback>:
  2024. 8004e46: 4770 bx lr
  2025. 08004e48 <HAL_TIM_IC_CaptureCallback>:
  2026. 8004e48: 4770 bx lr
  2027. 08004e4a <HAL_TIM_PWM_PulseFinishedCallback>:
  2028. 8004e4a: 4770 bx lr
  2029. 08004e4c <HAL_TIM_TriggerCallback>:
  2030. 8004e4c: 4770 bx lr
  2031. 08004e4e <HAL_TIM_IRQHandler>:
  2032. * @retval None
  2033. */
  2034. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2035. {
  2036. /* Capture compare 1 event */
  2037. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2038. 8004e4e: 6803 ldr r3, [r0, #0]
  2039. {
  2040. 8004e50: b510 push {r4, lr}
  2041. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2042. 8004e52: 691a ldr r2, [r3, #16]
  2043. {
  2044. 8004e54: 4604 mov r4, r0
  2045. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2046. 8004e56: 0791 lsls r1, r2, #30
  2047. 8004e58: d50e bpl.n 8004e78 <HAL_TIM_IRQHandler+0x2a>
  2048. {
  2049. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2050. 8004e5a: 68da ldr r2, [r3, #12]
  2051. 8004e5c: 0792 lsls r2, r2, #30
  2052. 8004e5e: d50b bpl.n 8004e78 <HAL_TIM_IRQHandler+0x2a>
  2053. {
  2054. {
  2055. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2056. 8004e60: f06f 0202 mvn.w r2, #2
  2057. 8004e64: 611a str r2, [r3, #16]
  2058. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2059. 8004e66: 2201 movs r2, #1
  2060. /* Input capture event */
  2061. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2062. 8004e68: 699b ldr r3, [r3, #24]
  2063. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2064. 8004e6a: 7702 strb r2, [r0, #28]
  2065. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2066. 8004e6c: 079b lsls r3, r3, #30
  2067. 8004e6e: d077 beq.n 8004f60 <HAL_TIM_IRQHandler+0x112>
  2068. {
  2069. HAL_TIM_IC_CaptureCallback(htim);
  2070. 8004e70: f7ff ffea bl 8004e48 <HAL_TIM_IC_CaptureCallback>
  2071. else
  2072. {
  2073. HAL_TIM_OC_DelayElapsedCallback(htim);
  2074. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2075. }
  2076. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2077. 8004e74: 2300 movs r3, #0
  2078. 8004e76: 7723 strb r3, [r4, #28]
  2079. }
  2080. }
  2081. }
  2082. /* Capture compare 2 event */
  2083. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2084. 8004e78: 6823 ldr r3, [r4, #0]
  2085. 8004e7a: 691a ldr r2, [r3, #16]
  2086. 8004e7c: 0750 lsls r0, r2, #29
  2087. 8004e7e: d510 bpl.n 8004ea2 <HAL_TIM_IRQHandler+0x54>
  2088. {
  2089. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2090. 8004e80: 68da ldr r2, [r3, #12]
  2091. 8004e82: 0751 lsls r1, r2, #29
  2092. 8004e84: d50d bpl.n 8004ea2 <HAL_TIM_IRQHandler+0x54>
  2093. {
  2094. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2095. 8004e86: f06f 0204 mvn.w r2, #4
  2096. 8004e8a: 611a str r2, [r3, #16]
  2097. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2098. 8004e8c: 2202 movs r2, #2
  2099. /* Input capture event */
  2100. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2101. 8004e8e: 699b ldr r3, [r3, #24]
  2102. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2103. 8004e90: 7722 strb r2, [r4, #28]
  2104. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2105. 8004e92: f413 7f40 tst.w r3, #768 ; 0x300
  2106. {
  2107. HAL_TIM_IC_CaptureCallback(htim);
  2108. 8004e96: 4620 mov r0, r4
  2109. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2110. 8004e98: d068 beq.n 8004f6c <HAL_TIM_IRQHandler+0x11e>
  2111. HAL_TIM_IC_CaptureCallback(htim);
  2112. 8004e9a: f7ff ffd5 bl 8004e48 <HAL_TIM_IC_CaptureCallback>
  2113. else
  2114. {
  2115. HAL_TIM_OC_DelayElapsedCallback(htim);
  2116. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2117. }
  2118. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2119. 8004e9e: 2300 movs r3, #0
  2120. 8004ea0: 7723 strb r3, [r4, #28]
  2121. }
  2122. }
  2123. /* Capture compare 3 event */
  2124. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2125. 8004ea2: 6823 ldr r3, [r4, #0]
  2126. 8004ea4: 691a ldr r2, [r3, #16]
  2127. 8004ea6: 0712 lsls r2, r2, #28
  2128. 8004ea8: d50f bpl.n 8004eca <HAL_TIM_IRQHandler+0x7c>
  2129. {
  2130. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2131. 8004eaa: 68da ldr r2, [r3, #12]
  2132. 8004eac: 0710 lsls r0, r2, #28
  2133. 8004eae: d50c bpl.n 8004eca <HAL_TIM_IRQHandler+0x7c>
  2134. {
  2135. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2136. 8004eb0: f06f 0208 mvn.w r2, #8
  2137. 8004eb4: 611a str r2, [r3, #16]
  2138. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2139. 8004eb6: 2204 movs r2, #4
  2140. /* Input capture event */
  2141. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2142. 8004eb8: 69db ldr r3, [r3, #28]
  2143. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2144. 8004eba: 7722 strb r2, [r4, #28]
  2145. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2146. 8004ebc: 0799 lsls r1, r3, #30
  2147. {
  2148. HAL_TIM_IC_CaptureCallback(htim);
  2149. 8004ebe: 4620 mov r0, r4
  2150. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2151. 8004ec0: d05a beq.n 8004f78 <HAL_TIM_IRQHandler+0x12a>
  2152. HAL_TIM_IC_CaptureCallback(htim);
  2153. 8004ec2: f7ff ffc1 bl 8004e48 <HAL_TIM_IC_CaptureCallback>
  2154. else
  2155. {
  2156. HAL_TIM_OC_DelayElapsedCallback(htim);
  2157. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2158. }
  2159. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2160. 8004ec6: 2300 movs r3, #0
  2161. 8004ec8: 7723 strb r3, [r4, #28]
  2162. }
  2163. }
  2164. /* Capture compare 4 event */
  2165. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2166. 8004eca: 6823 ldr r3, [r4, #0]
  2167. 8004ecc: 691a ldr r2, [r3, #16]
  2168. 8004ece: 06d2 lsls r2, r2, #27
  2169. 8004ed0: d510 bpl.n 8004ef4 <HAL_TIM_IRQHandler+0xa6>
  2170. {
  2171. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2172. 8004ed2: 68da ldr r2, [r3, #12]
  2173. 8004ed4: 06d0 lsls r0, r2, #27
  2174. 8004ed6: d50d bpl.n 8004ef4 <HAL_TIM_IRQHandler+0xa6>
  2175. {
  2176. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2177. 8004ed8: f06f 0210 mvn.w r2, #16
  2178. 8004edc: 611a str r2, [r3, #16]
  2179. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2180. 8004ede: 2208 movs r2, #8
  2181. /* Input capture event */
  2182. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2183. 8004ee0: 69db ldr r3, [r3, #28]
  2184. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2185. 8004ee2: 7722 strb r2, [r4, #28]
  2186. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2187. 8004ee4: f413 7f40 tst.w r3, #768 ; 0x300
  2188. {
  2189. HAL_TIM_IC_CaptureCallback(htim);
  2190. 8004ee8: 4620 mov r0, r4
  2191. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2192. 8004eea: d04b beq.n 8004f84 <HAL_TIM_IRQHandler+0x136>
  2193. HAL_TIM_IC_CaptureCallback(htim);
  2194. 8004eec: f7ff ffac bl 8004e48 <HAL_TIM_IC_CaptureCallback>
  2195. else
  2196. {
  2197. HAL_TIM_OC_DelayElapsedCallback(htim);
  2198. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2199. }
  2200. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2201. 8004ef0: 2300 movs r3, #0
  2202. 8004ef2: 7723 strb r3, [r4, #28]
  2203. }
  2204. }
  2205. /* TIM Update event */
  2206. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2207. 8004ef4: 6823 ldr r3, [r4, #0]
  2208. 8004ef6: 691a ldr r2, [r3, #16]
  2209. 8004ef8: 07d1 lsls r1, r2, #31
  2210. 8004efa: d508 bpl.n 8004f0e <HAL_TIM_IRQHandler+0xc0>
  2211. {
  2212. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2213. 8004efc: 68da ldr r2, [r3, #12]
  2214. 8004efe: 07d2 lsls r2, r2, #31
  2215. 8004f00: d505 bpl.n 8004f0e <HAL_TIM_IRQHandler+0xc0>
  2216. {
  2217. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2218. 8004f02: f06f 0201 mvn.w r2, #1
  2219. HAL_TIM_PeriodElapsedCallback(htim);
  2220. 8004f06: 4620 mov r0, r4
  2221. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2222. 8004f08: 611a str r2, [r3, #16]
  2223. HAL_TIM_PeriodElapsedCallback(htim);
  2224. 8004f0a: f000 ffc7 bl 8005e9c <HAL_TIM_PeriodElapsedCallback>
  2225. }
  2226. }
  2227. /* TIM Break input event */
  2228. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2229. 8004f0e: 6823 ldr r3, [r4, #0]
  2230. 8004f10: 691a ldr r2, [r3, #16]
  2231. 8004f12: 0610 lsls r0, r2, #24
  2232. 8004f14: d508 bpl.n 8004f28 <HAL_TIM_IRQHandler+0xda>
  2233. {
  2234. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2235. 8004f16: 68da ldr r2, [r3, #12]
  2236. 8004f18: 0611 lsls r1, r2, #24
  2237. 8004f1a: d505 bpl.n 8004f28 <HAL_TIM_IRQHandler+0xda>
  2238. {
  2239. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2240. 8004f1c: f06f 0280 mvn.w r2, #128 ; 0x80
  2241. HAL_TIMEx_BreakCallback(htim);
  2242. 8004f20: 4620 mov r0, r4
  2243. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2244. 8004f22: 611a str r2, [r3, #16]
  2245. HAL_TIMEx_BreakCallback(htim);
  2246. 8004f24: f000 f8bf bl 80050a6 <HAL_TIMEx_BreakCallback>
  2247. }
  2248. }
  2249. /* TIM Trigger detection event */
  2250. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2251. 8004f28: 6823 ldr r3, [r4, #0]
  2252. 8004f2a: 691a ldr r2, [r3, #16]
  2253. 8004f2c: 0652 lsls r2, r2, #25
  2254. 8004f2e: d508 bpl.n 8004f42 <HAL_TIM_IRQHandler+0xf4>
  2255. {
  2256. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2257. 8004f30: 68da ldr r2, [r3, #12]
  2258. 8004f32: 0650 lsls r0, r2, #25
  2259. 8004f34: d505 bpl.n 8004f42 <HAL_TIM_IRQHandler+0xf4>
  2260. {
  2261. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2262. 8004f36: f06f 0240 mvn.w r2, #64 ; 0x40
  2263. HAL_TIM_TriggerCallback(htim);
  2264. 8004f3a: 4620 mov r0, r4
  2265. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2266. 8004f3c: 611a str r2, [r3, #16]
  2267. HAL_TIM_TriggerCallback(htim);
  2268. 8004f3e: f7ff ff85 bl 8004e4c <HAL_TIM_TriggerCallback>
  2269. }
  2270. }
  2271. /* TIM commutation event */
  2272. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2273. 8004f42: 6823 ldr r3, [r4, #0]
  2274. 8004f44: 691a ldr r2, [r3, #16]
  2275. 8004f46: 0691 lsls r1, r2, #26
  2276. 8004f48: d522 bpl.n 8004f90 <HAL_TIM_IRQHandler+0x142>
  2277. {
  2278. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2279. 8004f4a: 68da ldr r2, [r3, #12]
  2280. 8004f4c: 0692 lsls r2, r2, #26
  2281. 8004f4e: d51f bpl.n 8004f90 <HAL_TIM_IRQHandler+0x142>
  2282. {
  2283. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2284. 8004f50: f06f 0220 mvn.w r2, #32
  2285. HAL_TIMEx_CommutationCallback(htim);
  2286. 8004f54: 4620 mov r0, r4
  2287. }
  2288. }
  2289. }
  2290. 8004f56: e8bd 4010 ldmia.w sp!, {r4, lr}
  2291. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2292. 8004f5a: 611a str r2, [r3, #16]
  2293. HAL_TIMEx_CommutationCallback(htim);
  2294. 8004f5c: f000 b8a2 b.w 80050a4 <HAL_TIMEx_CommutationCallback>
  2295. HAL_TIM_OC_DelayElapsedCallback(htim);
  2296. 8004f60: f7ff ff71 bl 8004e46 <HAL_TIM_OC_DelayElapsedCallback>
  2297. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2298. 8004f64: 4620 mov r0, r4
  2299. 8004f66: f7ff ff70 bl 8004e4a <HAL_TIM_PWM_PulseFinishedCallback>
  2300. 8004f6a: e783 b.n 8004e74 <HAL_TIM_IRQHandler+0x26>
  2301. HAL_TIM_OC_DelayElapsedCallback(htim);
  2302. 8004f6c: f7ff ff6b bl 8004e46 <HAL_TIM_OC_DelayElapsedCallback>
  2303. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2304. 8004f70: 4620 mov r0, r4
  2305. 8004f72: f7ff ff6a bl 8004e4a <HAL_TIM_PWM_PulseFinishedCallback>
  2306. 8004f76: e792 b.n 8004e9e <HAL_TIM_IRQHandler+0x50>
  2307. HAL_TIM_OC_DelayElapsedCallback(htim);
  2308. 8004f78: f7ff ff65 bl 8004e46 <HAL_TIM_OC_DelayElapsedCallback>
  2309. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2310. 8004f7c: 4620 mov r0, r4
  2311. 8004f7e: f7ff ff64 bl 8004e4a <HAL_TIM_PWM_PulseFinishedCallback>
  2312. 8004f82: e7a0 b.n 8004ec6 <HAL_TIM_IRQHandler+0x78>
  2313. HAL_TIM_OC_DelayElapsedCallback(htim);
  2314. 8004f84: f7ff ff5f bl 8004e46 <HAL_TIM_OC_DelayElapsedCallback>
  2315. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2316. 8004f88: 4620 mov r0, r4
  2317. 8004f8a: f7ff ff5e bl 8004e4a <HAL_TIM_PWM_PulseFinishedCallback>
  2318. 8004f8e: e7af b.n 8004ef0 <HAL_TIM_IRQHandler+0xa2>
  2319. 8004f90: bd10 pop {r4, pc}
  2320. ...
  2321. 08004f94 <TIM_Base_SetConfig>:
  2322. {
  2323. uint32_t tmpcr1 = 0U;
  2324. tmpcr1 = TIMx->CR1;
  2325. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2326. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2327. 8004f94: 4a24 ldr r2, [pc, #144] ; (8005028 <TIM_Base_SetConfig+0x94>)
  2328. tmpcr1 = TIMx->CR1;
  2329. 8004f96: 6803 ldr r3, [r0, #0]
  2330. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2331. 8004f98: 4290 cmp r0, r2
  2332. 8004f9a: d012 beq.n 8004fc2 <TIM_Base_SetConfig+0x2e>
  2333. 8004f9c: f502 6200 add.w r2, r2, #2048 ; 0x800
  2334. 8004fa0: 4290 cmp r0, r2
  2335. 8004fa2: d00e beq.n 8004fc2 <TIM_Base_SetConfig+0x2e>
  2336. 8004fa4: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2337. 8004fa8: d00b beq.n 8004fc2 <TIM_Base_SetConfig+0x2e>
  2338. 8004faa: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2339. 8004fae: 4290 cmp r0, r2
  2340. 8004fb0: d007 beq.n 8004fc2 <TIM_Base_SetConfig+0x2e>
  2341. 8004fb2: f502 6280 add.w r2, r2, #1024 ; 0x400
  2342. 8004fb6: 4290 cmp r0, r2
  2343. 8004fb8: d003 beq.n 8004fc2 <TIM_Base_SetConfig+0x2e>
  2344. 8004fba: f502 6280 add.w r2, r2, #1024 ; 0x400
  2345. 8004fbe: 4290 cmp r0, r2
  2346. 8004fc0: d11d bne.n 8004ffe <TIM_Base_SetConfig+0x6a>
  2347. {
  2348. /* Select the Counter Mode */
  2349. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2350. tmpcr1 |= Structure->CounterMode;
  2351. 8004fc2: 684a ldr r2, [r1, #4]
  2352. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2353. 8004fc4: f023 0370 bic.w r3, r3, #112 ; 0x70
  2354. tmpcr1 |= Structure->CounterMode;
  2355. 8004fc8: 4313 orrs r3, r2
  2356. }
  2357. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2358. 8004fca: 4a17 ldr r2, [pc, #92] ; (8005028 <TIM_Base_SetConfig+0x94>)
  2359. 8004fcc: 4290 cmp r0, r2
  2360. 8004fce: d012 beq.n 8004ff6 <TIM_Base_SetConfig+0x62>
  2361. 8004fd0: f502 6200 add.w r2, r2, #2048 ; 0x800
  2362. 8004fd4: 4290 cmp r0, r2
  2363. 8004fd6: d00e beq.n 8004ff6 <TIM_Base_SetConfig+0x62>
  2364. 8004fd8: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2365. 8004fdc: d00b beq.n 8004ff6 <TIM_Base_SetConfig+0x62>
  2366. 8004fde: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2367. 8004fe2: 4290 cmp r0, r2
  2368. 8004fe4: d007 beq.n 8004ff6 <TIM_Base_SetConfig+0x62>
  2369. 8004fe6: f502 6280 add.w r2, r2, #1024 ; 0x400
  2370. 8004fea: 4290 cmp r0, r2
  2371. 8004fec: d003 beq.n 8004ff6 <TIM_Base_SetConfig+0x62>
  2372. 8004fee: f502 6280 add.w r2, r2, #1024 ; 0x400
  2373. 8004ff2: 4290 cmp r0, r2
  2374. 8004ff4: d103 bne.n 8004ffe <TIM_Base_SetConfig+0x6a>
  2375. {
  2376. /* Set the clock division */
  2377. tmpcr1 &= ~TIM_CR1_CKD;
  2378. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2379. 8004ff6: 68ca ldr r2, [r1, #12]
  2380. tmpcr1 &= ~TIM_CR1_CKD;
  2381. 8004ff8: f423 7340 bic.w r3, r3, #768 ; 0x300
  2382. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2383. 8004ffc: 4313 orrs r3, r2
  2384. }
  2385. /* Set the auto-reload preload */
  2386. tmpcr1 &= ~TIM_CR1_ARPE;
  2387. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2388. 8004ffe: 694a ldr r2, [r1, #20]
  2389. tmpcr1 &= ~TIM_CR1_ARPE;
  2390. 8005000: f023 0380 bic.w r3, r3, #128 ; 0x80
  2391. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2392. 8005004: 4313 orrs r3, r2
  2393. TIMx->CR1 = tmpcr1;
  2394. 8005006: 6003 str r3, [r0, #0]
  2395. /* Set the Autoreload value */
  2396. TIMx->ARR = (uint32_t)Structure->Period ;
  2397. 8005008: 688b ldr r3, [r1, #8]
  2398. 800500a: 62c3 str r3, [r0, #44] ; 0x2c
  2399. /* Set the Prescaler value */
  2400. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2401. 800500c: 680b ldr r3, [r1, #0]
  2402. 800500e: 6283 str r3, [r0, #40] ; 0x28
  2403. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2404. 8005010: 4b05 ldr r3, [pc, #20] ; (8005028 <TIM_Base_SetConfig+0x94>)
  2405. 8005012: 4298 cmp r0, r3
  2406. 8005014: d003 beq.n 800501e <TIM_Base_SetConfig+0x8a>
  2407. 8005016: f503 6300 add.w r3, r3, #2048 ; 0x800
  2408. 800501a: 4298 cmp r0, r3
  2409. 800501c: d101 bne.n 8005022 <TIM_Base_SetConfig+0x8e>
  2410. {
  2411. /* Set the Repetition Counter value */
  2412. TIMx->RCR = Structure->RepetitionCounter;
  2413. 800501e: 690b ldr r3, [r1, #16]
  2414. 8005020: 6303 str r3, [r0, #48] ; 0x30
  2415. }
  2416. /* Generate an update event to reload the Prescaler
  2417. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2418. TIMx->EGR = TIM_EGR_UG;
  2419. 8005022: 2301 movs r3, #1
  2420. 8005024: 6143 str r3, [r0, #20]
  2421. 8005026: 4770 bx lr
  2422. 8005028: 40012c00 .word 0x40012c00
  2423. 0800502c <HAL_TIM_Base_Init>:
  2424. {
  2425. 800502c: b510 push {r4, lr}
  2426. if(htim == NULL)
  2427. 800502e: 4604 mov r4, r0
  2428. 8005030: b1a0 cbz r0, 800505c <HAL_TIM_Base_Init+0x30>
  2429. if(htim->State == HAL_TIM_STATE_RESET)
  2430. 8005032: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2431. 8005036: f003 02ff and.w r2, r3, #255 ; 0xff
  2432. 800503a: b91b cbnz r3, 8005044 <HAL_TIM_Base_Init+0x18>
  2433. htim->Lock = HAL_UNLOCKED;
  2434. 800503c: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2435. HAL_TIM_Base_MspInit(htim);
  2436. 8005040: f001 fb78 bl 8006734 <HAL_TIM_Base_MspInit>
  2437. htim->State= HAL_TIM_STATE_BUSY;
  2438. 8005044: 2302 movs r3, #2
  2439. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2440. 8005046: 6820 ldr r0, [r4, #0]
  2441. htim->State= HAL_TIM_STATE_BUSY;
  2442. 8005048: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2443. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2444. 800504c: 1d21 adds r1, r4, #4
  2445. 800504e: f7ff ffa1 bl 8004f94 <TIM_Base_SetConfig>
  2446. htim->State= HAL_TIM_STATE_READY;
  2447. 8005052: 2301 movs r3, #1
  2448. return HAL_OK;
  2449. 8005054: 2000 movs r0, #0
  2450. htim->State= HAL_TIM_STATE_READY;
  2451. 8005056: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2452. return HAL_OK;
  2453. 800505a: bd10 pop {r4, pc}
  2454. return HAL_ERROR;
  2455. 800505c: 2001 movs r0, #1
  2456. }
  2457. 800505e: bd10 pop {r4, pc}
  2458. 08005060 <HAL_TIMEx_MasterConfigSynchronization>:
  2459. /* Check the parameters */
  2460. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  2461. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2462. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2463. __HAL_LOCK(htim);
  2464. 8005060: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2465. {
  2466. 8005064: b510 push {r4, lr}
  2467. __HAL_LOCK(htim);
  2468. 8005066: 2b01 cmp r3, #1
  2469. 8005068: f04f 0302 mov.w r3, #2
  2470. 800506c: d018 beq.n 80050a0 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  2471. htim->State = HAL_TIM_STATE_BUSY;
  2472. 800506e: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2473. /* Reset the MMS Bits */
  2474. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2475. 8005072: 6803 ldr r3, [r0, #0]
  2476. /* Select the TRGO source */
  2477. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2478. 8005074: 680c ldr r4, [r1, #0]
  2479. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2480. 8005076: 685a ldr r2, [r3, #4]
  2481. /* Reset the MSM Bit */
  2482. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2483. /* Set or Reset the MSM Bit */
  2484. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2485. 8005078: 6849 ldr r1, [r1, #4]
  2486. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2487. 800507a: f022 0270 bic.w r2, r2, #112 ; 0x70
  2488. 800507e: 605a str r2, [r3, #4]
  2489. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2490. 8005080: 685a ldr r2, [r3, #4]
  2491. 8005082: 4322 orrs r2, r4
  2492. 8005084: 605a str r2, [r3, #4]
  2493. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2494. 8005086: 689a ldr r2, [r3, #8]
  2495. 8005088: f022 0280 bic.w r2, r2, #128 ; 0x80
  2496. 800508c: 609a str r2, [r3, #8]
  2497. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2498. 800508e: 689a ldr r2, [r3, #8]
  2499. 8005090: 430a orrs r2, r1
  2500. 8005092: 609a str r2, [r3, #8]
  2501. htim->State = HAL_TIM_STATE_READY;
  2502. 8005094: 2301 movs r3, #1
  2503. 8005096: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2504. __HAL_UNLOCK(htim);
  2505. 800509a: 2300 movs r3, #0
  2506. 800509c: f880 303c strb.w r3, [r0, #60] ; 0x3c
  2507. __HAL_LOCK(htim);
  2508. 80050a0: 4618 mov r0, r3
  2509. return HAL_OK;
  2510. }
  2511. 80050a2: bd10 pop {r4, pc}
  2512. 080050a4 <HAL_TIMEx_CommutationCallback>:
  2513. 80050a4: 4770 bx lr
  2514. 080050a6 <HAL_TIMEx_BreakCallback>:
  2515. * @brief Hall Break detection callback in non blocking mode
  2516. * @param htim : TIM handle
  2517. * @retval None
  2518. */
  2519. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  2520. {
  2521. 80050a6: 4770 bx lr
  2522. 080050a8 <UART_EndRxTransfer>:
  2523. * @retval None
  2524. */
  2525. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  2526. {
  2527. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  2528. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  2529. 80050a8: 6803 ldr r3, [r0, #0]
  2530. 80050aa: 68da ldr r2, [r3, #12]
  2531. 80050ac: f422 7290 bic.w r2, r2, #288 ; 0x120
  2532. 80050b0: 60da str r2, [r3, #12]
  2533. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2534. 80050b2: 695a ldr r2, [r3, #20]
  2535. 80050b4: f022 0201 bic.w r2, r2, #1
  2536. 80050b8: 615a str r2, [r3, #20]
  2537. /* At end of Rx process, restore huart->RxState to Ready */
  2538. huart->RxState = HAL_UART_STATE_READY;
  2539. 80050ba: 2320 movs r3, #32
  2540. 80050bc: f880 303a strb.w r3, [r0, #58] ; 0x3a
  2541. 80050c0: 4770 bx lr
  2542. ...
  2543. 080050c4 <UART_SetConfig>:
  2544. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  2545. * the configuration information for the specified UART module.
  2546. * @retval None
  2547. */
  2548. static void UART_SetConfig(UART_HandleTypeDef *huart)
  2549. {
  2550. 80050c4: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  2551. assert_param(IS_UART_MODE(huart->Init.Mode));
  2552. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  2553. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  2554. * to huart->Init.StopBits value */
  2555. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2556. 80050c8: 6805 ldr r5, [r0, #0]
  2557. 80050ca: 68c2 ldr r2, [r0, #12]
  2558. 80050cc: 692b ldr r3, [r5, #16]
  2559. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  2560. MODIFY_REG(huart->Instance->CR1,
  2561. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  2562. tmpreg);
  2563. #else
  2564. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2565. 80050ce: 6901 ldr r1, [r0, #16]
  2566. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2567. 80050d0: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  2568. 80050d4: 4313 orrs r3, r2
  2569. 80050d6: 612b str r3, [r5, #16]
  2570. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2571. 80050d8: 6883 ldr r3, [r0, #8]
  2572. MODIFY_REG(huart->Instance->CR1,
  2573. 80050da: 68ea ldr r2, [r5, #12]
  2574. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2575. 80050dc: 430b orrs r3, r1
  2576. 80050de: 6941 ldr r1, [r0, #20]
  2577. MODIFY_REG(huart->Instance->CR1,
  2578. 80050e0: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  2579. 80050e4: f022 020c bic.w r2, r2, #12
  2580. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2581. 80050e8: 430b orrs r3, r1
  2582. MODIFY_REG(huart->Instance->CR1,
  2583. 80050ea: 4313 orrs r3, r2
  2584. 80050ec: 60eb str r3, [r5, #12]
  2585. tmpreg);
  2586. #endif /* USART_CR1_OVER8 */
  2587. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  2588. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  2589. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  2590. 80050ee: 696b ldr r3, [r5, #20]
  2591. 80050f0: 6982 ldr r2, [r0, #24]
  2592. 80050f2: f423 7340 bic.w r3, r3, #768 ; 0x300
  2593. 80050f6: 4313 orrs r3, r2
  2594. 80050f8: 616b str r3, [r5, #20]
  2595. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  2596. }
  2597. }
  2598. #else
  2599. /*-------------------------- USART BRR Configuration ---------------------*/
  2600. if(huart->Instance == USART1)
  2601. 80050fa: 4b40 ldr r3, [pc, #256] ; (80051fc <UART_SetConfig+0x138>)
  2602. {
  2603. 80050fc: 4681 mov r9, r0
  2604. if(huart->Instance == USART1)
  2605. 80050fe: 429d cmp r5, r3
  2606. 8005100: f04f 0419 mov.w r4, #25
  2607. 8005104: d146 bne.n 8005194 <UART_SetConfig+0xd0>
  2608. {
  2609. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  2610. 8005106: f7ff fe83 bl 8004e10 <HAL_RCC_GetPCLK2Freq>
  2611. 800510a: fb04 f300 mul.w r3, r4, r0
  2612. 800510e: f8d9 6004 ldr.w r6, [r9, #4]
  2613. 8005112: f04f 0864 mov.w r8, #100 ; 0x64
  2614. 8005116: 00b6 lsls r6, r6, #2
  2615. 8005118: fbb3 f3f6 udiv r3, r3, r6
  2616. 800511c: fbb3 f3f8 udiv r3, r3, r8
  2617. 8005120: 011e lsls r6, r3, #4
  2618. 8005122: f7ff fe75 bl 8004e10 <HAL_RCC_GetPCLK2Freq>
  2619. 8005126: 4360 muls r0, r4
  2620. 8005128: f8d9 3004 ldr.w r3, [r9, #4]
  2621. 800512c: 009b lsls r3, r3, #2
  2622. 800512e: fbb0 f7f3 udiv r7, r0, r3
  2623. 8005132: f7ff fe6d bl 8004e10 <HAL_RCC_GetPCLK2Freq>
  2624. 8005136: 4360 muls r0, r4
  2625. 8005138: f8d9 3004 ldr.w r3, [r9, #4]
  2626. 800513c: 009b lsls r3, r3, #2
  2627. 800513e: fbb0 f3f3 udiv r3, r0, r3
  2628. 8005142: fbb3 f3f8 udiv r3, r3, r8
  2629. 8005146: fb08 7313 mls r3, r8, r3, r7
  2630. 800514a: 011b lsls r3, r3, #4
  2631. 800514c: 3332 adds r3, #50 ; 0x32
  2632. 800514e: fbb3 f3f8 udiv r3, r3, r8
  2633. 8005152: f003 07f0 and.w r7, r3, #240 ; 0xf0
  2634. 8005156: f7ff fe5b bl 8004e10 <HAL_RCC_GetPCLK2Freq>
  2635. 800515a: 4360 muls r0, r4
  2636. 800515c: f8d9 2004 ldr.w r2, [r9, #4]
  2637. 8005160: 0092 lsls r2, r2, #2
  2638. 8005162: fbb0 faf2 udiv sl, r0, r2
  2639. 8005166: f7ff fe53 bl 8004e10 <HAL_RCC_GetPCLK2Freq>
  2640. }
  2641. else
  2642. {
  2643. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  2644. 800516a: 4360 muls r0, r4
  2645. 800516c: f8d9 3004 ldr.w r3, [r9, #4]
  2646. 8005170: 009b lsls r3, r3, #2
  2647. 8005172: fbb0 f3f3 udiv r3, r0, r3
  2648. 8005176: fbb3 f3f8 udiv r3, r3, r8
  2649. 800517a: fb08 a313 mls r3, r8, r3, sl
  2650. 800517e: 011b lsls r3, r3, #4
  2651. 8005180: 3332 adds r3, #50 ; 0x32
  2652. 8005182: fbb3 f3f8 udiv r3, r3, r8
  2653. 8005186: f003 030f and.w r3, r3, #15
  2654. 800518a: 433b orrs r3, r7
  2655. 800518c: 4433 add r3, r6
  2656. 800518e: 60ab str r3, [r5, #8]
  2657. 8005190: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2658. 8005194: f7ff fe2c bl 8004df0 <HAL_RCC_GetPCLK1Freq>
  2659. 8005198: fb04 f300 mul.w r3, r4, r0
  2660. 800519c: f8d9 6004 ldr.w r6, [r9, #4]
  2661. 80051a0: f04f 0864 mov.w r8, #100 ; 0x64
  2662. 80051a4: 00b6 lsls r6, r6, #2
  2663. 80051a6: fbb3 f3f6 udiv r3, r3, r6
  2664. 80051aa: fbb3 f3f8 udiv r3, r3, r8
  2665. 80051ae: 011e lsls r6, r3, #4
  2666. 80051b0: f7ff fe1e bl 8004df0 <HAL_RCC_GetPCLK1Freq>
  2667. 80051b4: 4360 muls r0, r4
  2668. 80051b6: f8d9 3004 ldr.w r3, [r9, #4]
  2669. 80051ba: 009b lsls r3, r3, #2
  2670. 80051bc: fbb0 f7f3 udiv r7, r0, r3
  2671. 80051c0: f7ff fe16 bl 8004df0 <HAL_RCC_GetPCLK1Freq>
  2672. 80051c4: 4360 muls r0, r4
  2673. 80051c6: f8d9 3004 ldr.w r3, [r9, #4]
  2674. 80051ca: 009b lsls r3, r3, #2
  2675. 80051cc: fbb0 f3f3 udiv r3, r0, r3
  2676. 80051d0: fbb3 f3f8 udiv r3, r3, r8
  2677. 80051d4: fb08 7313 mls r3, r8, r3, r7
  2678. 80051d8: 011b lsls r3, r3, #4
  2679. 80051da: 3332 adds r3, #50 ; 0x32
  2680. 80051dc: fbb3 f3f8 udiv r3, r3, r8
  2681. 80051e0: f003 07f0 and.w r7, r3, #240 ; 0xf0
  2682. 80051e4: f7ff fe04 bl 8004df0 <HAL_RCC_GetPCLK1Freq>
  2683. 80051e8: 4360 muls r0, r4
  2684. 80051ea: f8d9 2004 ldr.w r2, [r9, #4]
  2685. 80051ee: 0092 lsls r2, r2, #2
  2686. 80051f0: fbb0 faf2 udiv sl, r0, r2
  2687. 80051f4: f7ff fdfc bl 8004df0 <HAL_RCC_GetPCLK1Freq>
  2688. 80051f8: e7b7 b.n 800516a <UART_SetConfig+0xa6>
  2689. 80051fa: bf00 nop
  2690. 80051fc: 40013800 .word 0x40013800
  2691. 08005200 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  2692. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  2693. 8005200: b5f8 push {r3, r4, r5, r6, r7, lr}
  2694. 8005202: 4604 mov r4, r0
  2695. 8005204: 460e mov r6, r1
  2696. 8005206: 4617 mov r7, r2
  2697. 8005208: 461d mov r5, r3
  2698. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  2699. 800520a: 6821 ldr r1, [r4, #0]
  2700. 800520c: 680b ldr r3, [r1, #0]
  2701. 800520e: ea36 0303 bics.w r3, r6, r3
  2702. 8005212: d101 bne.n 8005218 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  2703. return HAL_OK;
  2704. 8005214: 2000 movs r0, #0
  2705. }
  2706. 8005216: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2707. if(Timeout != HAL_MAX_DELAY)
  2708. 8005218: 1c6b adds r3, r5, #1
  2709. 800521a: d0f7 beq.n 800520c <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  2710. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  2711. 800521c: b995 cbnz r5, 8005244 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  2712. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  2713. 800521e: 6823 ldr r3, [r4, #0]
  2714. __HAL_UNLOCK(huart);
  2715. 8005220: 2003 movs r0, #3
  2716. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  2717. 8005222: 68da ldr r2, [r3, #12]
  2718. 8005224: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  2719. 8005228: 60da str r2, [r3, #12]
  2720. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2721. 800522a: 695a ldr r2, [r3, #20]
  2722. 800522c: f022 0201 bic.w r2, r2, #1
  2723. 8005230: 615a str r2, [r3, #20]
  2724. huart->gState = HAL_UART_STATE_READY;
  2725. 8005232: 2320 movs r3, #32
  2726. 8005234: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2727. huart->RxState = HAL_UART_STATE_READY;
  2728. 8005238: f884 303a strb.w r3, [r4, #58] ; 0x3a
  2729. __HAL_UNLOCK(huart);
  2730. 800523c: 2300 movs r3, #0
  2731. 800523e: f884 3038 strb.w r3, [r4, #56] ; 0x38
  2732. 8005242: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2733. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  2734. 8005244: f7ff f83c bl 80042c0 <HAL_GetTick>
  2735. 8005248: 1bc0 subs r0, r0, r7
  2736. 800524a: 4285 cmp r5, r0
  2737. 800524c: d2dd bcs.n 800520a <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  2738. 800524e: e7e6 b.n 800521e <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  2739. 08005250 <HAL_UART_Init>:
  2740. {
  2741. 8005250: b510 push {r4, lr}
  2742. if(huart == NULL)
  2743. 8005252: 4604 mov r4, r0
  2744. 8005254: b340 cbz r0, 80052a8 <HAL_UART_Init+0x58>
  2745. if(huart->gState == HAL_UART_STATE_RESET)
  2746. 8005256: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  2747. 800525a: f003 02ff and.w r2, r3, #255 ; 0xff
  2748. 800525e: b91b cbnz r3, 8005268 <HAL_UART_Init+0x18>
  2749. huart->Lock = HAL_UNLOCKED;
  2750. 8005260: f880 2038 strb.w r2, [r0, #56] ; 0x38
  2751. HAL_UART_MspInit(huart);
  2752. 8005264: f001 fa7a bl 800675c <HAL_UART_MspInit>
  2753. huart->gState = HAL_UART_STATE_BUSY;
  2754. 8005268: 2324 movs r3, #36 ; 0x24
  2755. __HAL_UART_DISABLE(huart);
  2756. 800526a: 6822 ldr r2, [r4, #0]
  2757. huart->gState = HAL_UART_STATE_BUSY;
  2758. 800526c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2759. __HAL_UART_DISABLE(huart);
  2760. 8005270: 68d3 ldr r3, [r2, #12]
  2761. UART_SetConfig(huart);
  2762. 8005272: 4620 mov r0, r4
  2763. __HAL_UART_DISABLE(huart);
  2764. 8005274: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  2765. 8005278: 60d3 str r3, [r2, #12]
  2766. UART_SetConfig(huart);
  2767. 800527a: f7ff ff23 bl 80050c4 <UART_SetConfig>
  2768. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  2769. 800527e: 6823 ldr r3, [r4, #0]
  2770. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2771. 8005280: 2000 movs r0, #0
  2772. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  2773. 8005282: 691a ldr r2, [r3, #16]
  2774. 8005284: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  2775. 8005288: 611a str r2, [r3, #16]
  2776. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  2777. 800528a: 695a ldr r2, [r3, #20]
  2778. 800528c: f022 022a bic.w r2, r2, #42 ; 0x2a
  2779. 8005290: 615a str r2, [r3, #20]
  2780. __HAL_UART_ENABLE(huart);
  2781. 8005292: 68da ldr r2, [r3, #12]
  2782. 8005294: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  2783. 8005298: 60da str r2, [r3, #12]
  2784. huart->gState= HAL_UART_STATE_READY;
  2785. 800529a: 2320 movs r3, #32
  2786. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2787. 800529c: 63e0 str r0, [r4, #60] ; 0x3c
  2788. huart->gState= HAL_UART_STATE_READY;
  2789. 800529e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2790. huart->RxState= HAL_UART_STATE_READY;
  2791. 80052a2: f884 303a strb.w r3, [r4, #58] ; 0x3a
  2792. return HAL_OK;
  2793. 80052a6: bd10 pop {r4, pc}
  2794. return HAL_ERROR;
  2795. 80052a8: 2001 movs r0, #1
  2796. }
  2797. 80052aa: bd10 pop {r4, pc}
  2798. 080052ac <HAL_UART_Transmit>:
  2799. {
  2800. 80052ac: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2801. 80052b0: 461f mov r7, r3
  2802. if(huart->gState == HAL_UART_STATE_READY)
  2803. 80052b2: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  2804. {
  2805. 80052b6: 4604 mov r4, r0
  2806. if(huart->gState == HAL_UART_STATE_READY)
  2807. 80052b8: 2b20 cmp r3, #32
  2808. {
  2809. 80052ba: 460d mov r5, r1
  2810. 80052bc: 4690 mov r8, r2
  2811. if(huart->gState == HAL_UART_STATE_READY)
  2812. 80052be: d14e bne.n 800535e <HAL_UART_Transmit+0xb2>
  2813. if((pData == NULL) || (Size == 0U))
  2814. 80052c0: 2900 cmp r1, #0
  2815. 80052c2: d049 beq.n 8005358 <HAL_UART_Transmit+0xac>
  2816. 80052c4: 2a00 cmp r2, #0
  2817. 80052c6: d047 beq.n 8005358 <HAL_UART_Transmit+0xac>
  2818. __HAL_LOCK(huart);
  2819. 80052c8: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  2820. 80052cc: 2b01 cmp r3, #1
  2821. 80052ce: d046 beq.n 800535e <HAL_UART_Transmit+0xb2>
  2822. 80052d0: 2301 movs r3, #1
  2823. 80052d2: f880 3038 strb.w r3, [r0, #56] ; 0x38
  2824. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2825. 80052d6: 2300 movs r3, #0
  2826. 80052d8: 63c3 str r3, [r0, #60] ; 0x3c
  2827. huart->gState = HAL_UART_STATE_BUSY_TX;
  2828. 80052da: 2321 movs r3, #33 ; 0x21
  2829. 80052dc: f880 3039 strb.w r3, [r0, #57] ; 0x39
  2830. tickstart = HAL_GetTick();
  2831. 80052e0: f7fe ffee bl 80042c0 <HAL_GetTick>
  2832. 80052e4: 4606 mov r6, r0
  2833. huart->TxXferSize = Size;
  2834. 80052e6: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  2835. huart->TxXferCount = Size;
  2836. 80052ea: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  2837. while(huart->TxXferCount > 0U)
  2838. 80052ee: 8ce3 ldrh r3, [r4, #38] ; 0x26
  2839. 80052f0: b29b uxth r3, r3
  2840. 80052f2: b96b cbnz r3, 8005310 <HAL_UART_Transmit+0x64>
  2841. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  2842. 80052f4: 463b mov r3, r7
  2843. 80052f6: 4632 mov r2, r6
  2844. 80052f8: 2140 movs r1, #64 ; 0x40
  2845. 80052fa: 4620 mov r0, r4
  2846. 80052fc: f7ff ff80 bl 8005200 <UART_WaitOnFlagUntilTimeout.constprop.3>
  2847. 8005300: b9a8 cbnz r0, 800532e <HAL_UART_Transmit+0x82>
  2848. huart->gState = HAL_UART_STATE_READY;
  2849. 8005302: 2320 movs r3, #32
  2850. __HAL_UNLOCK(huart);
  2851. 8005304: f884 0038 strb.w r0, [r4, #56] ; 0x38
  2852. huart->gState = HAL_UART_STATE_READY;
  2853. 8005308: f884 3039 strb.w r3, [r4, #57] ; 0x39
  2854. return HAL_OK;
  2855. 800530c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2856. huart->TxXferCount--;
  2857. 8005310: 8ce3 ldrh r3, [r4, #38] ; 0x26
  2858. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2859. 8005312: 4632 mov r2, r6
  2860. huart->TxXferCount--;
  2861. 8005314: 3b01 subs r3, #1
  2862. 8005316: b29b uxth r3, r3
  2863. 8005318: 84e3 strh r3, [r4, #38] ; 0x26
  2864. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2865. 800531a: 68a3 ldr r3, [r4, #8]
  2866. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2867. 800531c: 2180 movs r1, #128 ; 0x80
  2868. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2869. 800531e: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  2870. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2871. 8005322: 4620 mov r0, r4
  2872. 8005324: 463b mov r3, r7
  2873. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2874. 8005326: d10e bne.n 8005346 <HAL_UART_Transmit+0x9a>
  2875. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2876. 8005328: f7ff ff6a bl 8005200 <UART_WaitOnFlagUntilTimeout.constprop.3>
  2877. 800532c: b110 cbz r0, 8005334 <HAL_UART_Transmit+0x88>
  2878. return HAL_TIMEOUT;
  2879. 800532e: 2003 movs r0, #3
  2880. 8005330: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2881. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  2882. 8005334: 882b ldrh r3, [r5, #0]
  2883. 8005336: 6822 ldr r2, [r4, #0]
  2884. 8005338: f3c3 0308 ubfx r3, r3, #0, #9
  2885. 800533c: 6053 str r3, [r2, #4]
  2886. if(huart->Init.Parity == UART_PARITY_NONE)
  2887. 800533e: 6923 ldr r3, [r4, #16]
  2888. 8005340: b943 cbnz r3, 8005354 <HAL_UART_Transmit+0xa8>
  2889. pData +=2U;
  2890. 8005342: 3502 adds r5, #2
  2891. 8005344: e7d3 b.n 80052ee <HAL_UART_Transmit+0x42>
  2892. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  2893. 8005346: f7ff ff5b bl 8005200 <UART_WaitOnFlagUntilTimeout.constprop.3>
  2894. 800534a: 2800 cmp r0, #0
  2895. 800534c: d1ef bne.n 800532e <HAL_UART_Transmit+0x82>
  2896. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  2897. 800534e: 6823 ldr r3, [r4, #0]
  2898. 8005350: 782a ldrb r2, [r5, #0]
  2899. 8005352: 605a str r2, [r3, #4]
  2900. 8005354: 3501 adds r5, #1
  2901. 8005356: e7ca b.n 80052ee <HAL_UART_Transmit+0x42>
  2902. return HAL_ERROR;
  2903. 8005358: 2001 movs r0, #1
  2904. 800535a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2905. return HAL_BUSY;
  2906. 800535e: 2002 movs r0, #2
  2907. }
  2908. 8005360: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2909. 08005364 <HAL_UART_Receive_IT>:
  2910. if(huart->RxState == HAL_UART_STATE_READY)
  2911. 8005364: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  2912. 8005368: 2b20 cmp r3, #32
  2913. 800536a: d120 bne.n 80053ae <HAL_UART_Receive_IT+0x4a>
  2914. if((pData == NULL) || (Size == 0U))
  2915. 800536c: b1e9 cbz r1, 80053aa <HAL_UART_Receive_IT+0x46>
  2916. 800536e: b1e2 cbz r2, 80053aa <HAL_UART_Receive_IT+0x46>
  2917. __HAL_LOCK(huart);
  2918. 8005370: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  2919. 8005374: 2b01 cmp r3, #1
  2920. 8005376: d01a beq.n 80053ae <HAL_UART_Receive_IT+0x4a>
  2921. huart->RxXferCount = Size;
  2922. 8005378: 85c2 strh r2, [r0, #46] ; 0x2e
  2923. huart->RxXferSize = Size;
  2924. 800537a: 8582 strh r2, [r0, #44] ; 0x2c
  2925. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2926. 800537c: 2300 movs r3, #0
  2927. huart->RxState = HAL_UART_STATE_BUSY_RX;
  2928. 800537e: 2222 movs r2, #34 ; 0x22
  2929. huart->ErrorCode = HAL_UART_ERROR_NONE;
  2930. 8005380: 63c3 str r3, [r0, #60] ; 0x3c
  2931. huart->RxState = HAL_UART_STATE_BUSY_RX;
  2932. 8005382: f880 203a strb.w r2, [r0, #58] ; 0x3a
  2933. __HAL_UART_ENABLE_IT(huart, UART_IT_PE);
  2934. 8005386: 6802 ldr r2, [r0, #0]
  2935. huart->pRxBuffPtr = pData;
  2936. 8005388: 6281 str r1, [r0, #40] ; 0x28
  2937. __HAL_UART_ENABLE_IT(huart, UART_IT_PE);
  2938. 800538a: 68d1 ldr r1, [r2, #12]
  2939. __HAL_UNLOCK(huart);
  2940. 800538c: f880 3038 strb.w r3, [r0, #56] ; 0x38
  2941. __HAL_UART_ENABLE_IT(huart, UART_IT_PE);
  2942. 8005390: f441 7180 orr.w r1, r1, #256 ; 0x100
  2943. 8005394: 60d1 str r1, [r2, #12]
  2944. __HAL_UART_ENABLE_IT(huart, UART_IT_ERR);
  2945. 8005396: 6951 ldr r1, [r2, #20]
  2946. return HAL_OK;
  2947. 8005398: 4618 mov r0, r3
  2948. __HAL_UART_ENABLE_IT(huart, UART_IT_ERR);
  2949. 800539a: f041 0101 orr.w r1, r1, #1
  2950. 800539e: 6151 str r1, [r2, #20]
  2951. __HAL_UART_ENABLE_IT(huart, UART_IT_RXNE);
  2952. 80053a0: 68d1 ldr r1, [r2, #12]
  2953. 80053a2: f041 0120 orr.w r1, r1, #32
  2954. 80053a6: 60d1 str r1, [r2, #12]
  2955. return HAL_OK;
  2956. 80053a8: 4770 bx lr
  2957. return HAL_ERROR;
  2958. 80053aa: 2001 movs r0, #1
  2959. 80053ac: 4770 bx lr
  2960. return HAL_BUSY;
  2961. 80053ae: 2002 movs r0, #2
  2962. }
  2963. 80053b0: 4770 bx lr
  2964. 080053b2 <HAL_UART_TxCpltCallback>:
  2965. 80053b2: 4770 bx lr
  2966. 080053b4 <UART_Receive_IT>:
  2967. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  2968. 80053b4: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  2969. {
  2970. 80053b8: b510 push {r4, lr}
  2971. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  2972. 80053ba: 2b22 cmp r3, #34 ; 0x22
  2973. 80053bc: d136 bne.n 800542c <UART_Receive_IT+0x78>
  2974. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  2975. 80053be: 6883 ldr r3, [r0, #8]
  2976. 80053c0: 6901 ldr r1, [r0, #16]
  2977. 80053c2: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  2978. 80053c6: 6802 ldr r2, [r0, #0]
  2979. 80053c8: 6a83 ldr r3, [r0, #40] ; 0x28
  2980. 80053ca: d123 bne.n 8005414 <UART_Receive_IT+0x60>
  2981. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  2982. 80053cc: 6852 ldr r2, [r2, #4]
  2983. if(huart->Init.Parity == UART_PARITY_NONE)
  2984. 80053ce: b9e9 cbnz r1, 800540c <UART_Receive_IT+0x58>
  2985. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  2986. 80053d0: f3c2 0208 ubfx r2, r2, #0, #9
  2987. 80053d4: f823 2b02 strh.w r2, [r3], #2
  2988. huart->pRxBuffPtr += 1U;
  2989. 80053d8: 6283 str r3, [r0, #40] ; 0x28
  2990. if(--huart->RxXferCount == 0U)
  2991. 80053da: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  2992. 80053dc: 3c01 subs r4, #1
  2993. 80053de: b2a4 uxth r4, r4
  2994. 80053e0: 85c4 strh r4, [r0, #46] ; 0x2e
  2995. 80053e2: b98c cbnz r4, 8005408 <UART_Receive_IT+0x54>
  2996. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  2997. 80053e4: 6803 ldr r3, [r0, #0]
  2998. 80053e6: 68da ldr r2, [r3, #12]
  2999. 80053e8: f022 0220 bic.w r2, r2, #32
  3000. 80053ec: 60da str r2, [r3, #12]
  3001. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3002. 80053ee: 68da ldr r2, [r3, #12]
  3003. 80053f0: f422 7280 bic.w r2, r2, #256 ; 0x100
  3004. 80053f4: 60da str r2, [r3, #12]
  3005. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3006. 80053f6: 695a ldr r2, [r3, #20]
  3007. 80053f8: f022 0201 bic.w r2, r2, #1
  3008. 80053fc: 615a str r2, [r3, #20]
  3009. huart->RxState = HAL_UART_STATE_READY;
  3010. 80053fe: 2320 movs r3, #32
  3011. 8005400: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3012. HAL_UART_RxCpltCallback(huart);
  3013. 8005404: f000 fc62 bl 8005ccc <HAL_UART_RxCpltCallback>
  3014. if(--huart->RxXferCount == 0U)
  3015. 8005408: 2000 movs r0, #0
  3016. }
  3017. 800540a: bd10 pop {r4, pc}
  3018. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3019. 800540c: b2d2 uxtb r2, r2
  3020. 800540e: f823 2b01 strh.w r2, [r3], #1
  3021. 8005412: e7e1 b.n 80053d8 <UART_Receive_IT+0x24>
  3022. if(huart->Init.Parity == UART_PARITY_NONE)
  3023. 8005414: b921 cbnz r1, 8005420 <UART_Receive_IT+0x6c>
  3024. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3025. 8005416: 1c59 adds r1, r3, #1
  3026. 8005418: 6852 ldr r2, [r2, #4]
  3027. 800541a: 6281 str r1, [r0, #40] ; 0x28
  3028. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3029. 800541c: 701a strb r2, [r3, #0]
  3030. 800541e: e7dc b.n 80053da <UART_Receive_IT+0x26>
  3031. 8005420: 6852 ldr r2, [r2, #4]
  3032. 8005422: 1c59 adds r1, r3, #1
  3033. 8005424: 6281 str r1, [r0, #40] ; 0x28
  3034. 8005426: f002 027f and.w r2, r2, #127 ; 0x7f
  3035. 800542a: e7f7 b.n 800541c <UART_Receive_IT+0x68>
  3036. return HAL_BUSY;
  3037. 800542c: 2002 movs r0, #2
  3038. 800542e: bd10 pop {r4, pc}
  3039. 08005430 <HAL_UART_ErrorCallback>:
  3040. 8005430: 4770 bx lr
  3041. ...
  3042. 08005434 <HAL_UART_IRQHandler>:
  3043. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3044. 8005434: 6803 ldr r3, [r0, #0]
  3045. {
  3046. 8005436: b570 push {r4, r5, r6, lr}
  3047. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3048. 8005438: 681a ldr r2, [r3, #0]
  3049. {
  3050. 800543a: 4604 mov r4, r0
  3051. if(errorflags == RESET)
  3052. 800543c: 0716 lsls r6, r2, #28
  3053. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3054. 800543e: 68d9 ldr r1, [r3, #12]
  3055. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3056. 8005440: 695d ldr r5, [r3, #20]
  3057. if(errorflags == RESET)
  3058. 8005442: d107 bne.n 8005454 <HAL_UART_IRQHandler+0x20>
  3059. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3060. 8005444: 0696 lsls r6, r2, #26
  3061. 8005446: d55a bpl.n 80054fe <HAL_UART_IRQHandler+0xca>
  3062. 8005448: 068d lsls r5, r1, #26
  3063. 800544a: d558 bpl.n 80054fe <HAL_UART_IRQHandler+0xca>
  3064. }
  3065. 800544c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3066. UART_Receive_IT(huart);
  3067. 8005450: f7ff bfb0 b.w 80053b4 <UART_Receive_IT>
  3068. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3069. 8005454: f015 0501 ands.w r5, r5, #1
  3070. 8005458: d102 bne.n 8005460 <HAL_UART_IRQHandler+0x2c>
  3071. 800545a: f411 7f90 tst.w r1, #288 ; 0x120
  3072. 800545e: d04e beq.n 80054fe <HAL_UART_IRQHandler+0xca>
  3073. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3074. 8005460: 07d3 lsls r3, r2, #31
  3075. 8005462: d505 bpl.n 8005470 <HAL_UART_IRQHandler+0x3c>
  3076. 8005464: 05ce lsls r6, r1, #23
  3077. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3078. 8005466: bf42 ittt mi
  3079. 8005468: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3080. 800546a: f043 0301 orrmi.w r3, r3, #1
  3081. 800546e: 63e3 strmi r3, [r4, #60] ; 0x3c
  3082. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3083. 8005470: 0750 lsls r0, r2, #29
  3084. 8005472: d504 bpl.n 800547e <HAL_UART_IRQHandler+0x4a>
  3085. 8005474: b11d cbz r5, 800547e <HAL_UART_IRQHandler+0x4a>
  3086. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3087. 8005476: 6be3 ldr r3, [r4, #60] ; 0x3c
  3088. 8005478: f043 0302 orr.w r3, r3, #2
  3089. 800547c: 63e3 str r3, [r4, #60] ; 0x3c
  3090. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3091. 800547e: 0793 lsls r3, r2, #30
  3092. 8005480: d504 bpl.n 800548c <HAL_UART_IRQHandler+0x58>
  3093. 8005482: b11d cbz r5, 800548c <HAL_UART_IRQHandler+0x58>
  3094. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3095. 8005484: 6be3 ldr r3, [r4, #60] ; 0x3c
  3096. 8005486: f043 0304 orr.w r3, r3, #4
  3097. 800548a: 63e3 str r3, [r4, #60] ; 0x3c
  3098. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3099. 800548c: 0716 lsls r6, r2, #28
  3100. 800548e: d504 bpl.n 800549a <HAL_UART_IRQHandler+0x66>
  3101. 8005490: b11d cbz r5, 800549a <HAL_UART_IRQHandler+0x66>
  3102. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3103. 8005492: 6be3 ldr r3, [r4, #60] ; 0x3c
  3104. 8005494: f043 0308 orr.w r3, r3, #8
  3105. 8005498: 63e3 str r3, [r4, #60] ; 0x3c
  3106. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3107. 800549a: 6be3 ldr r3, [r4, #60] ; 0x3c
  3108. 800549c: 2b00 cmp r3, #0
  3109. 800549e: d066 beq.n 800556e <HAL_UART_IRQHandler+0x13a>
  3110. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3111. 80054a0: 0695 lsls r5, r2, #26
  3112. 80054a2: d504 bpl.n 80054ae <HAL_UART_IRQHandler+0x7a>
  3113. 80054a4: 0688 lsls r0, r1, #26
  3114. 80054a6: d502 bpl.n 80054ae <HAL_UART_IRQHandler+0x7a>
  3115. UART_Receive_IT(huart);
  3116. 80054a8: 4620 mov r0, r4
  3117. 80054aa: f7ff ff83 bl 80053b4 <UART_Receive_IT>
  3118. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3119. 80054ae: 6823 ldr r3, [r4, #0]
  3120. UART_EndRxTransfer(huart);
  3121. 80054b0: 4620 mov r0, r4
  3122. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3123. 80054b2: 695d ldr r5, [r3, #20]
  3124. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3125. 80054b4: 6be2 ldr r2, [r4, #60] ; 0x3c
  3126. 80054b6: 0711 lsls r1, r2, #28
  3127. 80054b8: d402 bmi.n 80054c0 <HAL_UART_IRQHandler+0x8c>
  3128. 80054ba: f015 0540 ands.w r5, r5, #64 ; 0x40
  3129. 80054be: d01a beq.n 80054f6 <HAL_UART_IRQHandler+0xc2>
  3130. UART_EndRxTransfer(huart);
  3131. 80054c0: f7ff fdf2 bl 80050a8 <UART_EndRxTransfer>
  3132. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3133. 80054c4: 6823 ldr r3, [r4, #0]
  3134. 80054c6: 695a ldr r2, [r3, #20]
  3135. 80054c8: 0652 lsls r2, r2, #25
  3136. 80054ca: d510 bpl.n 80054ee <HAL_UART_IRQHandler+0xba>
  3137. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3138. 80054cc: 695a ldr r2, [r3, #20]
  3139. if(huart->hdmarx != NULL)
  3140. 80054ce: 6b60 ldr r0, [r4, #52] ; 0x34
  3141. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3142. 80054d0: f022 0240 bic.w r2, r2, #64 ; 0x40
  3143. 80054d4: 615a str r2, [r3, #20]
  3144. if(huart->hdmarx != NULL)
  3145. 80054d6: b150 cbz r0, 80054ee <HAL_UART_IRQHandler+0xba>
  3146. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3147. 80054d8: 4b25 ldr r3, [pc, #148] ; (8005570 <HAL_UART_IRQHandler+0x13c>)
  3148. 80054da: 6343 str r3, [r0, #52] ; 0x34
  3149. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3150. 80054dc: f7fe ff70 bl 80043c0 <HAL_DMA_Abort_IT>
  3151. 80054e0: 2800 cmp r0, #0
  3152. 80054e2: d044 beq.n 800556e <HAL_UART_IRQHandler+0x13a>
  3153. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3154. 80054e4: 6b60 ldr r0, [r4, #52] ; 0x34
  3155. }
  3156. 80054e6: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3157. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3158. 80054ea: 6b43 ldr r3, [r0, #52] ; 0x34
  3159. 80054ec: 4718 bx r3
  3160. HAL_UART_ErrorCallback(huart);
  3161. 80054ee: 4620 mov r0, r4
  3162. 80054f0: f7ff ff9e bl 8005430 <HAL_UART_ErrorCallback>
  3163. 80054f4: bd70 pop {r4, r5, r6, pc}
  3164. HAL_UART_ErrorCallback(huart);
  3165. 80054f6: f7ff ff9b bl 8005430 <HAL_UART_ErrorCallback>
  3166. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3167. 80054fa: 63e5 str r5, [r4, #60] ; 0x3c
  3168. 80054fc: bd70 pop {r4, r5, r6, pc}
  3169. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3170. 80054fe: 0616 lsls r6, r2, #24
  3171. 8005500: d527 bpl.n 8005552 <HAL_UART_IRQHandler+0x11e>
  3172. 8005502: 060d lsls r5, r1, #24
  3173. 8005504: d525 bpl.n 8005552 <HAL_UART_IRQHandler+0x11e>
  3174. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3175. 8005506: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3176. 800550a: 2a21 cmp r2, #33 ; 0x21
  3177. 800550c: d12f bne.n 800556e <HAL_UART_IRQHandler+0x13a>
  3178. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3179. 800550e: 68a2 ldr r2, [r4, #8]
  3180. 8005510: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3181. 8005514: 6a22 ldr r2, [r4, #32]
  3182. 8005516: d117 bne.n 8005548 <HAL_UART_IRQHandler+0x114>
  3183. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3184. 8005518: 8811 ldrh r1, [r2, #0]
  3185. 800551a: f3c1 0108 ubfx r1, r1, #0, #9
  3186. 800551e: 6059 str r1, [r3, #4]
  3187. if(huart->Init.Parity == UART_PARITY_NONE)
  3188. 8005520: 6921 ldr r1, [r4, #16]
  3189. 8005522: b979 cbnz r1, 8005544 <HAL_UART_IRQHandler+0x110>
  3190. huart->pTxBuffPtr += 2U;
  3191. 8005524: 3202 adds r2, #2
  3192. huart->pTxBuffPtr += 1U;
  3193. 8005526: 6222 str r2, [r4, #32]
  3194. if(--huart->TxXferCount == 0U)
  3195. 8005528: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3196. 800552a: 3a01 subs r2, #1
  3197. 800552c: b292 uxth r2, r2
  3198. 800552e: 84e2 strh r2, [r4, #38] ; 0x26
  3199. 8005530: b9ea cbnz r2, 800556e <HAL_UART_IRQHandler+0x13a>
  3200. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3201. 8005532: 68da ldr r2, [r3, #12]
  3202. 8005534: f022 0280 bic.w r2, r2, #128 ; 0x80
  3203. 8005538: 60da str r2, [r3, #12]
  3204. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3205. 800553a: 68da ldr r2, [r3, #12]
  3206. 800553c: f042 0240 orr.w r2, r2, #64 ; 0x40
  3207. 8005540: 60da str r2, [r3, #12]
  3208. 8005542: bd70 pop {r4, r5, r6, pc}
  3209. huart->pTxBuffPtr += 1U;
  3210. 8005544: 3201 adds r2, #1
  3211. 8005546: e7ee b.n 8005526 <HAL_UART_IRQHandler+0xf2>
  3212. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3213. 8005548: 1c51 adds r1, r2, #1
  3214. 800554a: 6221 str r1, [r4, #32]
  3215. 800554c: 7812 ldrb r2, [r2, #0]
  3216. 800554e: 605a str r2, [r3, #4]
  3217. 8005550: e7ea b.n 8005528 <HAL_UART_IRQHandler+0xf4>
  3218. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3219. 8005552: 0650 lsls r0, r2, #25
  3220. 8005554: d50b bpl.n 800556e <HAL_UART_IRQHandler+0x13a>
  3221. 8005556: 064a lsls r2, r1, #25
  3222. 8005558: d509 bpl.n 800556e <HAL_UART_IRQHandler+0x13a>
  3223. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3224. 800555a: 68da ldr r2, [r3, #12]
  3225. HAL_UART_TxCpltCallback(huart);
  3226. 800555c: 4620 mov r0, r4
  3227. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3228. 800555e: f022 0240 bic.w r2, r2, #64 ; 0x40
  3229. 8005562: 60da str r2, [r3, #12]
  3230. huart->gState = HAL_UART_STATE_READY;
  3231. 8005564: 2320 movs r3, #32
  3232. 8005566: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3233. HAL_UART_TxCpltCallback(huart);
  3234. 800556a: f7ff ff22 bl 80053b2 <HAL_UART_TxCpltCallback>
  3235. 800556e: bd70 pop {r4, r5, r6, pc}
  3236. 8005570: 08005575 .word 0x08005575
  3237. 08005574 <UART_DMAAbortOnError>:
  3238. {
  3239. 8005574: b508 push {r3, lr}
  3240. huart->RxXferCount = 0x00U;
  3241. 8005576: 2300 movs r3, #0
  3242. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3243. 8005578: 6a40 ldr r0, [r0, #36] ; 0x24
  3244. huart->RxXferCount = 0x00U;
  3245. 800557a: 85c3 strh r3, [r0, #46] ; 0x2e
  3246. huart->TxXferCount = 0x00U;
  3247. 800557c: 84c3 strh r3, [r0, #38] ; 0x26
  3248. HAL_UART_ErrorCallback(huart);
  3249. 800557e: f7ff ff57 bl 8005430 <HAL_UART_ErrorCallback>
  3250. 8005582: bd08 pop {r3, pc}
  3251. 08005584 <SPI_Delay>:
  3252. void SPI_Delay(int ustime)
  3253. {
  3254. volatile int i;
  3255. volatile int k;
  3256. for(i = 0; i < ustime; i++)
  3257. 8005584: 2300 movs r3, #0
  3258. {
  3259. 8005586: b082 sub sp, #8
  3260. for(i = 0; i < ustime; i++)
  3261. 8005588: 9300 str r3, [sp, #0]
  3262. 800558a: 9b00 ldr r3, [sp, #0]
  3263. 800558c: 4283 cmp r3, r0
  3264. 800558e: db01 blt.n 8005594 <SPI_Delay+0x10>
  3265. {
  3266. k++;
  3267. }
  3268. }
  3269. 8005590: b002 add sp, #8
  3270. 8005592: 4770 bx lr
  3271. k++;
  3272. 8005594: 9b01 ldr r3, [sp, #4]
  3273. 8005596: 3301 adds r3, #1
  3274. 8005598: 9301 str r3, [sp, #4]
  3275. for(i = 0; i < ustime; i++)
  3276. 800559a: 9b00 ldr r3, [sp, #0]
  3277. 800559c: 3301 adds r3, #1
  3278. 800559e: e7f3 b.n 8005588 <SPI_Delay+0x4>
  3279. 080055a0 <SpiInOut>:
  3280. #if 1 // PYJ.2019.04.02_BEGIN --
  3281. #ifdef STM32F1
  3282. void SpiInOut(uint8_t addr_write)
  3283. {
  3284. 80055a0: b570 push {r4, r5, r6, lr}
  3285. 80055a2: 4605 mov r5, r0
  3286. 80055a4: 2408 movs r4, #8
  3287. for (i = 0; i < 8; i++)
  3288. {
  3289. SPI_Delay(SDA_SETUP_TIME);
  3290. Clr_SX1278_SCK();
  3291. 80055a6: 4e14 ldr r6, [pc, #80] ; (80055f8 <SpiInOut+0x58>)
  3292. SPI_Delay(SDA_SETUP_TIME);
  3293. 80055a8: 2004 movs r0, #4
  3294. 80055aa: f7ff ffeb bl 8005584 <SPI_Delay>
  3295. Clr_SX1278_SCK();
  3296. 80055ae: 2200 movs r2, #0
  3297. 80055b0: 2108 movs r1, #8
  3298. 80055b2: 4630 mov r0, r6
  3299. 80055b4: f7ff f918 bl 80047e8 <HAL_GPIO_WritePin>
  3300. if (addr_write & 0x80)
  3301. 80055b8: 062b lsls r3, r5, #24
  3302. {
  3303. Set_SX1278_SDI();
  3304. 80055ba: bf4c ite mi
  3305. 80055bc: 2201 movmi r2, #1
  3306. }
  3307. else
  3308. {
  3309. Clr_SX1278_SDI();
  3310. 80055be: 2200 movpl r2, #0
  3311. 80055c0: 2120 movs r1, #32
  3312. 80055c2: 4630 mov r0, r6
  3313. 80055c4: f7ff f910 bl 80047e8 <HAL_GPIO_WritePin>
  3314. }
  3315. SPI_Delay(SDA_SETUP_TIME);
  3316. 80055c8: 2004 movs r0, #4
  3317. 80055ca: f7ff ffdb bl 8005584 <SPI_Delay>
  3318. Set_SX1278_SCK();
  3319. 80055ce: 2201 movs r2, #1
  3320. 80055d0: 2108 movs r1, #8
  3321. 80055d2: 4630 mov r0, r6
  3322. 80055d4: f7ff f908 bl 80047e8 <HAL_GPIO_WritePin>
  3323. 80055d8: 3c01 subs r4, #1
  3324. addr_write = addr_write << 1;
  3325. SPI_Delay(SDA_SETUP_TIME);
  3326. 80055da: 2004 movs r0, #4
  3327. addr_write = addr_write << 1;
  3328. 80055dc: 006d lsls r5, r5, #1
  3329. SPI_Delay(SDA_SETUP_TIME);
  3330. 80055de: f7ff ffd1 bl 8005584 <SPI_Delay>
  3331. for (i = 0; i < 8; i++)
  3332. 80055e2: f014 04ff ands.w r4, r4, #255 ; 0xff
  3333. addr_write = addr_write << 1;
  3334. 80055e6: b2ed uxtb r5, r5
  3335. for (i = 0; i < 8; i++)
  3336. 80055e8: d1de bne.n 80055a8 <SpiInOut+0x8>
  3337. }
  3338. Clr_SX1278_SCK();
  3339. 80055ea: 4622 mov r2, r4
  3340. }
  3341. 80055ec: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3342. Clr_SX1278_SCK();
  3343. 80055f0: 2108 movs r1, #8
  3344. 80055f2: 4801 ldr r0, [pc, #4] ; (80055f8 <SpiInOut+0x58>)
  3345. 80055f4: f7ff b8f8 b.w 80047e8 <HAL_GPIO_WritePin>
  3346. 80055f8: 40010c00 .word 0x40010c00
  3347. 080055fc <SpiRead>:
  3348. uint8_t SpiRead(void)
  3349. {
  3350. 80055fc: b570 push {r4, r5, r6, lr}
  3351. 80055fe: 2508 movs r5, #8
  3352. uint8_t i = 0,Readdata = 0;
  3353. 8005600: 2400 movs r4, #0
  3354. for (i = 0; i < 8; i++)
  3355. {
  3356. Readdata <<= 1;
  3357. SPI_Delay(SDA_SETUP_TIME);
  3358. Set_SX1278_SCK();
  3359. 8005602: 4e10 ldr r6, [pc, #64] ; (8005644 <SpiRead+0x48>)
  3360. SPI_Delay(SDA_SETUP_TIME);
  3361. 8005604: 2004 movs r0, #4
  3362. 8005606: f7ff ffbd bl 8005584 <SPI_Delay>
  3363. Set_SX1278_SCK();
  3364. 800560a: 2108 movs r1, #8
  3365. 800560c: 4630 mov r0, r6
  3366. 800560e: 2201 movs r2, #1
  3367. 8005610: f7ff f8ea bl 80047e8 <HAL_GPIO_WritePin>
  3368. Readdata <<= 1;
  3369. 8005614: 0064 lsls r4, r4, #1
  3370. if (Read_SX1278_SDO())
  3371. 8005616: 2110 movs r1, #16
  3372. 8005618: 4630 mov r0, r6
  3373. Readdata <<= 1;
  3374. 800561a: b2e4 uxtb r4, r4
  3375. if (Read_SX1278_SDO())
  3376. 800561c: f7ff f8de bl 80047dc <HAL_GPIO_ReadPin>
  3377. 8005620: b108 cbz r0, 8005626 <SpiRead+0x2a>
  3378. Readdata |= 0x01;
  3379. 8005622: f044 0401 orr.w r4, r4, #1
  3380. else
  3381. Readdata &= 0xfe;
  3382. SPI_Delay(SDA_SETUP_TIME);
  3383. 8005626: 2004 movs r0, #4
  3384. 8005628: f7ff ffac bl 8005584 <SPI_Delay>
  3385. 800562c: 3d01 subs r5, #1
  3386. Clr_SX1278_SCK();
  3387. 800562e: 2200 movs r2, #0
  3388. 8005630: 2108 movs r1, #8
  3389. 8005632: 4630 mov r0, r6
  3390. 8005634: f7ff f8d8 bl 80047e8 <HAL_GPIO_WritePin>
  3391. for (i = 0; i < 8; i++)
  3392. 8005638: f015 05ff ands.w r5, r5, #255 ; 0xff
  3393. 800563c: d1e2 bne.n 8005604 <SpiRead+0x8>
  3394. }
  3395. return Readdata;
  3396. }
  3397. 800563e: 4620 mov r0, r4
  3398. 8005640: bd70 pop {r4, r5, r6, pc}
  3399. 8005642: bf00 nop
  3400. 8005644: 40010c00 .word 0x40010c00
  3401. 08005648 <BLUECELL_SPI_Transmit>:
  3402. // Lora_MOSI_SET;
  3403. // SPI_Delay(SDA_SETUP_TIME);
  3404. }
  3405. #else
  3406. void BLUECELL_SPI_Transmit(uint8_t data) {
  3407. SpiInOut(data);
  3408. 8005648: f7ff bfaa b.w 80055a0 <SpiInOut>
  3409. 0800564c <RGB_Response_Func>:
  3410. void RGB_Response_Func(uint8_t* data);
  3411. void RGB_Response_Func(uint8_t* data){
  3412. 800564c: b510 push {r4, lr}
  3413. #if 0
  3414. for(uint8_t i = 0; i < 10; i++){
  3415. printf("%02x ",data[i]);
  3416. }
  3417. #endif
  3418. switch(type){
  3419. 800564e: 7843 ldrb r3, [r0, #1]
  3420. void RGB_Response_Func(uint8_t* data){
  3421. 8005650: 4604 mov r4, r0
  3422. switch(type){
  3423. 8005652: 3b01 subs r3, #1
  3424. 8005654: 2b08 cmp r3, #8
  3425. 8005656: d822 bhi.n 800569e <RGB_Response_Func+0x52>
  3426. 8005658: e8df f003 tbb [pc, r3]
  3427. 800565c: 21170517 .word 0x21170517
  3428. 8005660: 17170d0b .word 0x17170d0b
  3429. 8005664: 1d .byte 0x1d
  3430. 8005665: 00 .byte 0x00
  3431. case RGB_Status_Data_Request:
  3432. Uart2_Data_Send(data,RGB_SensorDataRequest_Length);
  3433. break;
  3434. case RGB_ControllerID_SET:
  3435. Uart1_Data_Send(data,RGB_ControllerID_SET_Length);
  3436. 8005666: 210a movs r1, #10
  3437. break;
  3438. case RGB_SensorID_SET:
  3439. Uart2_Data_Send(data,RGB_SensorIDAutoSetRequest_Length);
  3440. break;
  3441. case RGB_Status_Data_Response:
  3442. Uart1_Data_Send(data,RGB_SensorDataResponse_Length);
  3443. 8005668: 4620 mov r0, r4
  3444. case RGB_SensorID_SET_Success:
  3445. break;
  3446. }
  3447. }
  3448. 800566a: e8bd 4010 ldmia.w sp!, {r4, lr}
  3449. Uart1_Data_Send(data,RGB_SensorDataResponse_Length);
  3450. 800566e: f000 bbcb b.w 8005e08 <Uart1_Data_Send>
  3451. 8005672: 210f movs r1, #15
  3452. 8005674: e7f8 b.n 8005668 <RGB_Response_Func+0x1c>
  3453. Uart1_Data_Send(data,data[blucell_length] + 3);
  3454. 8005676: 7881 ldrb r1, [r0, #2]
  3455. 8005678: 3103 adds r1, #3
  3456. 800567a: b2c9 uxtb r1, r1
  3457. 800567c: f000 fbc4 bl 8005e08 <Uart1_Data_Send>
  3458. Flash_write(&data[0]);
  3459. 8005680: 4620 mov r0, r4
  3460. }
  3461. 8005682: e8bd 4010 ldmia.w sp!, {r4, lr}
  3462. Flash_write(&data[0]);
  3463. 8005686: f000 bd47 b.w 8006118 <Flash_write>
  3464. Uart2_Data_Send(data,RGB_SensorIDAutoSetRequest_Length);
  3465. 800568a: 2107 movs r1, #7
  3466. Uart2_Data_Send(data,data[blucell_length] + 3);
  3467. 800568c: 4620 mov r0, r4
  3468. }
  3469. 800568e: e8bd 4010 ldmia.w sp!, {r4, lr}
  3470. Uart2_Data_Send(data,data[blucell_length] + 3);
  3471. 8005692: f000 bbb1 b.w 8005df8 <Uart2_Data_Send>
  3472. 8005696: 7881 ldrb r1, [r0, #2]
  3473. 8005698: 3103 adds r1, #3
  3474. 800569a: b2c9 uxtb r1, r1
  3475. 800569c: e7f6 b.n 800568c <RGB_Response_Func+0x40>
  3476. 800569e: bd10 pop {r4, pc}
  3477. 080056a0 <RGB_Alarm_Check>:
  3478. uint16_t Sensor_red[9] = {0,};
  3479. uint16_t Sensor_green[9] = {0,};
  3480. uint16_t Sensor_blue[9] = {0,};
  3481. void RGB_Alarm_Check(uint8_t* data){
  3482. 80056a0: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  3483. Sensor_red[data[blucell_srcid]] = ((data[blucell_red_H + 2] << 8)| data[blucell_red_L + 2]);
  3484. 80056a4: 7981 ldrb r1, [r0, #6]
  3485. 80056a6: 79c3 ldrb r3, [r0, #7]
  3486. 80056a8: 78c2 ldrb r2, [r0, #3]
  3487. 80056aa: 4c2d ldr r4, [pc, #180] ; (8005760 <RGB_Alarm_Check+0xc0>)
  3488. 80056ac: ea43 2301 orr.w r3, r3, r1, lsl #8
  3489. 80056b0: f824 3012 strh.w r3, [r4, r2, lsl #1]
  3490. Sensor_green[data[blucell_srcid]] = ((data[blucell_green_H + 2] << 8)| data[blucell_green_L + 2]);
  3491. 80056b4: 7a05 ldrb r5, [r0, #8]
  3492. 80056b6: 7a43 ldrb r3, [r0, #9]
  3493. 80056b8: 78c2 ldrb r2, [r0, #3]
  3494. 80056ba: 492a ldr r1, [pc, #168] ; (8005764 <RGB_Alarm_Check+0xc4>)
  3495. 80056bc: ea43 2305 orr.w r3, r3, r5, lsl #8
  3496. 80056c0: f821 3012 strh.w r3, [r1, r2, lsl #1]
  3497. Sensor_blue[data[blucell_srcid]] = ((data[blucell_blue_H + 2] << 8)| data[blucell_blue_L + 2]);
  3498. 80056c4: 7a86 ldrb r6, [r0, #10]
  3499. 80056c6: 7ac3 ldrb r3, [r0, #11]
  3500. 80056c8: 78c5 ldrb r5, [r0, #3]
  3501. 80056ca: 4a27 ldr r2, [pc, #156] ; (8005768 <RGB_Alarm_Check+0xc8>)
  3502. 80056cc: ea43 2306 orr.w r3, r3, r6, lsl #8
  3503. 80056d0: f822 3015 strh.w r3, [r2, r5, lsl #1]
  3504. uint8_t LED_Alarm = 0;
  3505. for(uint8_t i = 1; i <= (SensorID_Cnt); i++){
  3506. 80056d4: 4b25 ldr r3, [pc, #148] ; (800576c <RGB_Alarm_Check+0xcc>)
  3507. 80056d6: 4608 mov r0, r1
  3508. 80056d8: f893 c000 ldrb.w ip, [r3]
  3509. 80056dc: 4611 mov r1, r2
  3510. 80056de: 2301 movs r3, #1
  3511. if(RGB_SensorRedLimit_Buf[SensorID_buf[i]] >= Sensor_red[SensorID_buf[i]]
  3512. 80056e0: 4d23 ldr r5, [pc, #140] ; (8005770 <RGB_Alarm_Check+0xd0>)
  3513. 80056e2: 4e24 ldr r6, [pc, #144] ; (8005774 <RGB_Alarm_Check+0xd4>)
  3514. || RGB_SensorGreenLimit_Buf[SensorID_buf[i]] >= Sensor_green[SensorID_buf[i]]
  3515. 80056e4: 4f24 ldr r7, [pc, #144] ; (8005778 <RGB_Alarm_Check+0xd8>)
  3516. || RGB_SensorBlueLimit_Buf[SensorID_buf[i]] >= Sensor_blue[SensorID_buf[i]]) {
  3517. 80056e6: f8df e0a0 ldr.w lr, [pc, #160] ; 8005788 <RGB_Alarm_Check+0xe8>
  3518. for(uint8_t i = 1; i <= (SensorID_Cnt); i++){
  3519. 80056ea: 4563 cmp r3, ip
  3520. 80056ec: d90d bls.n 800570a <RGB_Alarm_Check+0x6a>
  3521. if(LED_Alarm == 1){
  3522. HAL_GPIO_WritePin(GPIOB, GPIO_PIN_12, GPIO_PIN_SET);
  3523. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_13, GPIO_PIN_RESET);
  3524. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_10, GPIO_PIN_SET);
  3525. }else{
  3526. HAL_GPIO_WritePin(GPIOB, GPIO_PIN_12, GPIO_PIN_RESET);
  3527. 80056ee: 2200 movs r2, #0
  3528. 80056f0: f44f 5180 mov.w r1, #4096 ; 0x1000
  3529. 80056f4: 4821 ldr r0, [pc, #132] ; (800577c <RGB_Alarm_Check+0xdc>)
  3530. 80056f6: f7ff f877 bl 80047e8 <HAL_GPIO_WritePin>
  3531. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_13, GPIO_PIN_SET);
  3532. 80056fa: 2201 movs r2, #1
  3533. 80056fc: f44f 5100 mov.w r1, #8192 ; 0x2000
  3534. 8005700: 481f ldr r0, [pc, #124] ; (8005780 <RGB_Alarm_Check+0xe0>)
  3535. 8005702: f7ff f871 bl 80047e8 <HAL_GPIO_WritePin>
  3536. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_10, GPIO_PIN_RESET);
  3537. 8005706: 2200 movs r2, #0
  3538. 8005708: e022 b.n 8005750 <RGB_Alarm_Check+0xb0>
  3539. if(RGB_SensorRedLimit_Buf[SensorID_buf[i]] >= Sensor_red[SensorID_buf[i]]
  3540. 800570a: 5cea ldrb r2, [r5, r3]
  3541. 800570c: f836 9012 ldrh.w r9, [r6, r2, lsl #1]
  3542. 8005710: f834 8012 ldrh.w r8, [r4, r2, lsl #1]
  3543. 8005714: 45c1 cmp r9, r8
  3544. 8005716: d20e bcs.n 8005736 <RGB_Alarm_Check+0x96>
  3545. || RGB_SensorGreenLimit_Buf[SensorID_buf[i]] >= Sensor_green[SensorID_buf[i]]
  3546. 8005718: f837 9012 ldrh.w r9, [r7, r2, lsl #1]
  3547. 800571c: f830 8012 ldrh.w r8, [r0, r2, lsl #1]
  3548. 8005720: 45c1 cmp r9, r8
  3549. 8005722: d208 bcs.n 8005736 <RGB_Alarm_Check+0x96>
  3550. || RGB_SensorBlueLimit_Buf[SensorID_buf[i]] >= Sensor_blue[SensorID_buf[i]]) {
  3551. 8005724: f83e 8012 ldrh.w r8, [lr, r2, lsl #1]
  3552. 8005728: f831 2012 ldrh.w r2, [r1, r2, lsl #1]
  3553. 800572c: 4590 cmp r8, r2
  3554. 800572e: d202 bcs.n 8005736 <RGB_Alarm_Check+0x96>
  3555. for(uint8_t i = 1; i <= (SensorID_Cnt); i++){
  3556. 8005730: 3301 adds r3, #1
  3557. 8005732: b2db uxtb r3, r3
  3558. 8005734: e7d9 b.n 80056ea <RGB_Alarm_Check+0x4a>
  3559. HAL_GPIO_WritePin(GPIOB, GPIO_PIN_12, GPIO_PIN_SET);
  3560. 8005736: 2201 movs r2, #1
  3561. 8005738: f44f 5180 mov.w r1, #4096 ; 0x1000
  3562. 800573c: 480f ldr r0, [pc, #60] ; (800577c <RGB_Alarm_Check+0xdc>)
  3563. 800573e: f7ff f853 bl 80047e8 <HAL_GPIO_WritePin>
  3564. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_13, GPIO_PIN_RESET);
  3565. 8005742: 2200 movs r2, #0
  3566. 8005744: f44f 5100 mov.w r1, #8192 ; 0x2000
  3567. 8005748: 480d ldr r0, [pc, #52] ; (8005780 <RGB_Alarm_Check+0xe0>)
  3568. 800574a: f7ff f84d bl 80047e8 <HAL_GPIO_WritePin>
  3569. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_10, GPIO_PIN_SET);
  3570. 800574e: 2201 movs r2, #1
  3571. }
  3572. }
  3573. 8005750: e8bd 43f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  3574. HAL_GPIO_WritePin(GPIOC, GPIO_PIN_10, GPIO_PIN_RESET);
  3575. 8005754: f44f 6180 mov.w r1, #1024 ; 0x400
  3576. 8005758: 480a ldr r0, [pc, #40] ; (8005784 <RGB_Alarm_Check+0xe4>)
  3577. 800575a: f7ff b845 b.w 80047e8 <HAL_GPIO_WritePin>
  3578. 800575e: bf00 nop
  3579. 8005760: 200000f0 .word 0x200000f0
  3580. 8005764: 200000de .word 0x200000de
  3581. 8005768: 200000cc .word 0x200000cc
  3582. 800576c: 200000c2 .word 0x200000c2
  3583. 8005770: 200000c3 .word 0x200000c3
  3584. 8005774: 200000b0 .word 0x200000b0
  3585. 8005778: 2000009e .word 0x2000009e
  3586. 800577c: 40010c00 .word 0x40010c00
  3587. 8005780: 40010800 .word 0x40010800
  3588. 8005784: 40011000 .word 0x40011000
  3589. 8005788: 2000008c .word 0x2000008c
  3590. 0800578c <RGB_DeviceStatusCheck>:
  3591. uint8_t RGB_DeviceStatusCheck(void){
  3592. 800578c: b530 push {r4, r5, lr}
  3593. uint8_t ret = 0;
  3594. for(uint8_t i = 1; i <= SensorID_Cnt; i++){
  3595. 800578e: 4b09 ldr r3, [pc, #36] ; (80057b4 <RGB_DeviceStatusCheck+0x28>)
  3596. uint8_t ret = 0;
  3597. 8005790: 2000 movs r0, #0
  3598. for(uint8_t i = 1; i <= SensorID_Cnt; i++){
  3599. 8005792: 7819 ldrb r1, [r3, #0]
  3600. 8005794: 2301 movs r3, #1
  3601. if(SensorID_buf[i] > 0){
  3602. ret += 0x01 << (SensorID_buf[i] - 1);
  3603. 8005796: 461d mov r5, r3
  3604. if(SensorID_buf[i] > 0){
  3605. 8005798: 4c07 ldr r4, [pc, #28] ; (80057b8 <RGB_DeviceStatusCheck+0x2c>)
  3606. for(uint8_t i = 1; i <= SensorID_Cnt; i++){
  3607. 800579a: 428b cmp r3, r1
  3608. 800579c: d900 bls.n 80057a0 <RGB_DeviceStatusCheck+0x14>
  3609. }
  3610. }
  3611. return ret;
  3612. }
  3613. 800579e: bd30 pop {r4, r5, pc}
  3614. if(SensorID_buf[i] > 0){
  3615. 80057a0: 5ce2 ldrb r2, [r4, r3]
  3616. 80057a2: b122 cbz r2, 80057ae <RGB_DeviceStatusCheck+0x22>
  3617. ret += 0x01 << (SensorID_buf[i] - 1);
  3618. 80057a4: 3a01 subs r2, #1
  3619. 80057a6: fa05 f202 lsl.w r2, r5, r2
  3620. 80057aa: 4410 add r0, r2
  3621. 80057ac: b2c0 uxtb r0, r0
  3622. for(uint8_t i = 1; i <= SensorID_Cnt; i++){
  3623. 80057ae: 3301 adds r3, #1
  3624. 80057b0: b2db uxtb r3, r3
  3625. 80057b2: e7f2 b.n 800579a <RGB_DeviceStatusCheck+0xe>
  3626. 80057b4: 200000c2 .word 0x200000c2
  3627. 80057b8: 200000c3 .word 0x200000c3
  3628. 080057bc <RGB_Controller_Func>:
  3629. uint8_t datalosscnt[9] = {0,};
  3630. void RGB_Controller_Func(uint8_t* data){
  3631. 80057bc: b530 push {r4, r5, lr}
  3632. RGB_CMD_T type = data[blucell_type];
  3633. 80057be: 7845 ldrb r5, [r0, #1]
  3634. void RGB_Controller_Func(uint8_t* data){
  3635. 80057c0: b09b sub sp, #108 ; 0x6c
  3636. 80057c2: 4604 mov r4, r0
  3637. // static uint8_t temp_sensorid;
  3638. uint8_t Result_buf[100] = {0,};
  3639. 80057c4: 2264 movs r2, #100 ; 0x64
  3640. 80057c6: 2100 movs r1, #0
  3641. 80057c8: a801 add r0, sp, #4
  3642. 80057ca: f001 f8c0 bl 800694e <memset>
  3643. switch(type){
  3644. 80057ce: 1e6b subs r3, r5, #1
  3645. 80057d0: 2b09 cmp r3, #9
  3646. 80057d2: d824 bhi.n 800581e <RGB_Controller_Func+0x62>
  3647. 80057d4: e8df f003 tbb [pc, r3]
  3648. 80057d8: 46342805 .word 0x46342805
  3649. 80057dc: 23236b4f .word 0x23236b4f
  3650. 80057e0: 9223 .short 0x9223
  3651. case RGB_Status_Data_Request:
  3652. datalosscnt[data[blucell_srcid + 1]]++;
  3653. 80057e2: 4b4d ldr r3, [pc, #308] ; (8005918 <RGB_Controller_Func+0x15c>)
  3654. 80057e4: 7921 ldrb r1, [r4, #4]
  3655. 80057e6: 5c5a ldrb r2, [r3, r1]
  3656. 80057e8: 3201 adds r2, #1
  3657. 80057ea: 545a strb r2, [r3, r1]
  3658. if(datalosscnt[data[blucell_srcid + 1]] > 3 && data[blucell_srcid + 1] != 0){
  3659. 80057ec: 7922 ldrb r2, [r4, #4]
  3660. 80057ee: 5c9b ldrb r3, [r3, r2]
  3661. 80057f0: 2b03 cmp r3, #3
  3662. 80057f2: d907 bls.n 8005804 <RGB_Controller_Func+0x48>
  3663. 80057f4: b132 cbz r2, 8005804 <RGB_Controller_Func+0x48>
  3664. RGB_SensorIDAutoSet(1);
  3665. 80057f6: 2001 movs r0, #1
  3666. 80057f8: f000 fb64 bl 8005ec4 <RGB_SensorIDAutoSet>
  3667. memset(&SensorID_buf[0],0x00,8);
  3668. 80057fc: 2200 movs r2, #0
  3669. 80057fe: 4b47 ldr r3, [pc, #284] ; (800591c <RGB_Controller_Func+0x160>)
  3670. 8005800: 601a str r2, [r3, #0]
  3671. 8005802: 605a str r2, [r3, #4]
  3672. }
  3673. data[5] = STH30_CreateCrc(&data[blucell_type],data[blucell_length]);
  3674. 8005804: 78a1 ldrb r1, [r4, #2]
  3675. 8005806: 1c60 adds r0, r4, #1
  3676. 8005808: f000 ff08 bl 800661c <STH30_CreateCrc>
  3677. 800580c: 7160 strb r0, [r4, #5]
  3678. memcpy(&Result_buf[blucell_stx],&data[blucell_stx],RGB_SensorDataRequest_Length);
  3679. 800580e: 88a2 ldrh r2, [r4, #4]
  3680. 8005810: 6820 ldr r0, [r4, #0]
  3681. 8005812: 79a3 ldrb r3, [r4, #6]
  3682. 8005814: 9001 str r0, [sp, #4]
  3683. 8005816: f8ad 2008 strh.w r2, [sp, #8]
  3684. 800581a: f88d 300a strb.w r3, [sp, #10]
  3685. break;
  3686. default:
  3687. break;
  3688. }
  3689. RGB_Response_Func(&Result_buf[blucell_stx]);
  3690. 800581e: a801 add r0, sp, #4
  3691. 8005820: f7ff ff14 bl 800564c <RGB_Response_Func>
  3692. return;
  3693. }
  3694. 8005824: b01b add sp, #108 ; 0x6c
  3695. 8005826: bd30 pop {r4, r5, pc}
  3696. memcpy(&Result_buf[blucell_stx],&data[blucell_stx],data[blucell_length] + 3);
  3697. 8005828: 78a2 ldrb r2, [r4, #2]
  3698. 800582a: 4621 mov r1, r4
  3699. 800582c: 3203 adds r2, #3
  3700. 800582e: a801 add r0, sp, #4
  3701. 8005830: f001 f882 bl 8006938 <memcpy>
  3702. MyControllerID = Result_buf[7] = data[7];//�긽��諛⑹쓽 DST ID �뒗 �굹�쓽 ID �씠�떎.
  3703. 8005834: 79e3 ldrb r3, [r4, #7]
  3704. 8005836: 4a3a ldr r2, [pc, #232] ; (8005920 <RGB_Controller_Func+0x164>)
  3705. 8005838: f88d 300b strb.w r3, [sp, #11]
  3706. 800583c: 7013 strb r3, [r2, #0]
  3707. break;
  3708. 800583e: e7ee b.n 800581e <RGB_Controller_Func+0x62>
  3709. RGB_SensorIDAutoSet(1);
  3710. 8005840: 2001 movs r0, #1
  3711. 8005842: f000 fb3f bl 8005ec4 <RGB_SensorIDAutoSet>
  3712. memcpy(&Result_buf[blucell_stx],&data[blucell_stx],data[blucell_length] + 3);
  3713. 8005846: 78a2 ldrb r2, [r4, #2]
  3714. 8005848: 4621 mov r1, r4
  3715. 800584a: 3203 adds r2, #3
  3716. 800584c: a801 add r0, sp, #4
  3717. 800584e: f001 f873 bl 8006938 <memcpy>
  3718. Result_buf[5] = STH30_CreateCrc(&Result_buf[blucell_type],Result_buf[blucell_length]);
  3719. 8005852: f89d 1006 ldrb.w r1, [sp, #6]
  3720. 8005856: f10d 0005 add.w r0, sp, #5
  3721. 800585a: f000 fedf bl 800661c <STH30_CreateCrc>
  3722. 800585e: f88d 0009 strb.w r0, [sp, #9]
  3723. break;
  3724. 8005862: e7dc b.n 800581e <RGB_Controller_Func+0x62>
  3725. SensorID_Cnt++;
  3726. 8005864: 4a2f ldr r2, [pc, #188] ; (8005924 <RGB_Controller_Func+0x168>)
  3727. SensorID_buf[SensorID_Cnt] = data[blucell_length + 1];
  3728. 8005866: 78e1 ldrb r1, [r4, #3]
  3729. SensorID_Cnt++;
  3730. 8005868: 7813 ldrb r3, [r2, #0]
  3731. 800586a: 3301 adds r3, #1
  3732. 800586c: b2db uxtb r3, r3
  3733. 800586e: 7013 strb r3, [r2, #0]
  3734. SensorID_buf[SensorID_Cnt] = data[blucell_length + 1];
  3735. 8005870: 4a2a ldr r2, [pc, #168] ; (800591c <RGB_Controller_Func+0x160>)
  3736. 8005872: 54d1 strb r1, [r2, r3]
  3737. break;
  3738. 8005874: e7d3 b.n 800581e <RGB_Controller_Func+0x62>
  3739. datalosscnt[data[blucell_srcid]] = 0;
  3740. 8005876: 2100 movs r1, #0
  3741. 8005878: 78e3 ldrb r3, [r4, #3]
  3742. 800587a: 4a27 ldr r2, [pc, #156] ; (8005918 <RGB_Controller_Func+0x15c>)
  3743. 800587c: 54d1 strb r1, [r2, r3]
  3744. data[blucell_length] += 1;// Device On OFF status Send byte
  3745. 800587e: 78a5 ldrb r5, [r4, #2]
  3746. 8005880: 3501 adds r5, #1
  3747. 8005882: b2ed uxtb r5, r5
  3748. 8005884: 70a5 strb r5, [r4, #2]
  3749. data[blucell_srcid + 9] = RGB_DeviceStatusCheck();// Device On OFF status Send byte
  3750. 8005886: f7ff ff81 bl 800578c <RGB_DeviceStatusCheck>
  3751. memcpy(&Result_buf[blucell_stx],&data[blucell_stx],data[blucell_length] + 3);
  3752. 800588a: 1cea adds r2, r5, #3
  3753. data[blucell_srcid + 9] = RGB_DeviceStatusCheck();// Device On OFF status Send byte
  3754. 800588c: 7320 strb r0, [r4, #12]
  3755. memcpy(&Result_buf[blucell_stx],&data[blucell_stx],data[blucell_length] + 3);
  3756. 800588e: 4621 mov r1, r4
  3757. 8005890: a801 add r0, sp, #4
  3758. 8005892: f001 f851 bl 8006938 <memcpy>
  3759. Result_buf[5] = STH30_CreateCrc(&Result_buf[blucell_type],Result_buf[blucell_length]);
  3760. 8005896: f89d 1006 ldrb.w r1, [sp, #6]
  3761. 800589a: f10d 0005 add.w r0, sp, #5
  3762. 800589e: f000 febd bl 800661c <STH30_CreateCrc>
  3763. 80058a2: f88d 0009 strb.w r0, [sp, #9]
  3764. RGB_Alarm_Check(&data[blucell_stx]);
  3765. 80058a6: 4620 mov r0, r4
  3766. 80058a8: f7ff fefa bl 80056a0 <RGB_Alarm_Check>
  3767. break;
  3768. 80058ac: e7b7 b.n 800581e <RGB_Controller_Func+0x62>
  3769. memcpy(&Result_buf[blucell_stx],&data[blucell_stx],data[blucell_length] + 3);
  3770. 80058ae: 78a2 ldrb r2, [r4, #2]
  3771. 80058b0: 4621 mov r1, r4
  3772. 80058b2: 3203 adds r2, #3
  3773. 80058b4: a801 add r0, sp, #4
  3774. 80058b6: f001 f83f bl 8006938 <memcpy>
  3775. RGB_SensorRedLimit_Buf[data[blucell_dstid]] = ((data[blucell_red_H] << 8) |data[blucell_red_L]);
  3776. 80058ba: 7922 ldrb r2, [r4, #4]
  3777. 80058bc: 7963 ldrb r3, [r4, #5]
  3778. 80058be: 7aa1 ldrb r1, [r4, #10]
  3779. 80058c0: ea43 2302 orr.w r3, r3, r2, lsl #8
  3780. 80058c4: 4a18 ldr r2, [pc, #96] ; (8005928 <RGB_Controller_Func+0x16c>)
  3781. Result_buf[blucell_crc] = STH30_CreateCrc(&Result_buf[blucell_type],Result_buf[blucell_length]);
  3782. 80058c6: f10d 0005 add.w r0, sp, #5
  3783. RGB_SensorRedLimit_Buf[data[blucell_dstid]] = ((data[blucell_red_H] << 8) |data[blucell_red_L]);
  3784. 80058ca: f822 3011 strh.w r3, [r2, r1, lsl #1]
  3785. RGB_SensorGreenLimit_Buf[data[blucell_dstid]] = ((data[blucell_green_H] << 8) |data[blucell_green_L]);
  3786. 80058ce: 79a2 ldrb r2, [r4, #6]
  3787. 80058d0: 79e3 ldrb r3, [r4, #7]
  3788. 80058d2: 7aa1 ldrb r1, [r4, #10]
  3789. 80058d4: ea43 2302 orr.w r3, r3, r2, lsl #8
  3790. 80058d8: 4a14 ldr r2, [pc, #80] ; (800592c <RGB_Controller_Func+0x170>)
  3791. 80058da: f822 3011 strh.w r3, [r2, r1, lsl #1]
  3792. RGB_SensorBlueLimit_Buf[data[blucell_dstid]] = ((data[blucell_blue_H] << 8) |data[blucell_blue_L]);
  3793. 80058de: 7a22 ldrb r2, [r4, #8]
  3794. 80058e0: 7a63 ldrb r3, [r4, #9]
  3795. 80058e2: 7aa1 ldrb r1, [r4, #10]
  3796. 80058e4: ea43 2302 orr.w r3, r3, r2, lsl #8
  3797. 80058e8: 4a11 ldr r2, [pc, #68] ; (8005930 <RGB_Controller_Func+0x174>)
  3798. 80058ea: f822 3011 strh.w r3, [r2, r1, lsl #1]
  3799. Result_buf[blucell_crc] = STH30_CreateCrc(&Result_buf[blucell_type],Result_buf[blucell_length]);
  3800. 80058ee: f89d 1006 ldrb.w r1, [sp, #6]
  3801. 80058f2: f000 fe93 bl 800661c <STH30_CreateCrc>
  3802. 80058f6: f88d 000f strb.w r0, [sp, #15]
  3803. break;
  3804. 80058fa: e790 b.n 800581e <RGB_Controller_Func+0x62>
  3805. \details Acts as a special kind of Data Memory Barrier.
  3806. It completes when all explicit memory accesses before this instruction complete.
  3807. */
  3808. __attribute__((always_inline)) __STATIC_INLINE void __DSB(void)
  3809. {
  3810. __ASM volatile ("dsb 0xF":::"memory");
  3811. 80058fc: f3bf 8f4f dsb sy
  3812. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  3813. 8005900: 490c ldr r1, [pc, #48] ; (8005934 <RGB_Controller_Func+0x178>)
  3814. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  3815. 8005902: 4b0d ldr r3, [pc, #52] ; (8005938 <RGB_Controller_Func+0x17c>)
  3816. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  3817. 8005904: 68ca ldr r2, [r1, #12]
  3818. 8005906: f402 62e0 and.w r2, r2, #1792 ; 0x700
  3819. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  3820. 800590a: 4313 orrs r3, r2
  3821. 800590c: 60cb str r3, [r1, #12]
  3822. 800590e: f3bf 8f4f dsb sy
  3823. __ASM volatile ("nop");
  3824. 8005912: bf00 nop
  3825. 8005914: e7fd b.n 8005912 <RGB_Controller_Func+0x156>
  3826. 8005916: bf00 nop
  3827. 8005918: 20000102 .word 0x20000102
  3828. 800591c: 200000c3 .word 0x200000c3
  3829. 8005920: 200002a4 .word 0x200002a4
  3830. 8005924: 200000c2 .word 0x200000c2
  3831. 8005928: 200000b0 .word 0x200000b0
  3832. 800592c: 2000009e .word 0x2000009e
  3833. 8005930: 2000008c .word 0x2000008c
  3834. 8005934: e000ed00 .word 0xe000ed00
  3835. 8005938: 05fa0004 .word 0x05fa0004
  3836. 0800593c <SX1276_hw_SetNSS>:
  3837. SX1276_hw_SetNSS(hw, 1);
  3838. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  3839. }
  3840. __weak void SX1276_hw_SetNSS(SX1276_hw_t * hw, int value) {
  3841. HAL_GPIO_WritePin(hw->nss.port, hw->nss.pin,
  3842. 800593c: 1e4b subs r3, r1, #1
  3843. 800593e: 425a negs r2, r3
  3844. 8005940: 8a01 ldrh r1, [r0, #16]
  3845. 8005942: 415a adcs r2, r3
  3846. 8005944: 6940 ldr r0, [r0, #20]
  3847. 8005946: f7fe bf4f b.w 80047e8 <HAL_GPIO_WritePin>
  3848. 0800594a <SX1276_hw_init>:
  3849. __weak void SX1276_hw_init(SX1276_hw_t * hw) {
  3850. 800594a: b510 push {r4, lr}
  3851. 800594c: 4604 mov r4, r0
  3852. SX1276_hw_SetNSS(hw, 1);
  3853. 800594e: 2101 movs r1, #1
  3854. 8005950: f7ff fff4 bl 800593c <SX1276_hw_SetNSS>
  3855. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  3856. 8005954: 8821 ldrh r1, [r4, #0]
  3857. 8005956: 6860 ldr r0, [r4, #4]
  3858. 8005958: 2201 movs r2, #1
  3859. }
  3860. 800595a: e8bd 4010 ldmia.w sp!, {r4, lr}
  3861. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  3862. 800595e: f7fe bf43 b.w 80047e8 <HAL_GPIO_WritePin>
  3863. 08005962 <SX1276_hw_SPICommand>:
  3864. HAL_SPI_Transmit(hw->spi, &cmd, 1, 1000);
  3865. while (HAL_SPI_GetState(hw->spi) != HAL_SPI_STATE_READY)
  3866. ;
  3867. }
  3868. #endif // PYJ.2019.04.01_END --
  3869. void SX1276_hw_SPICommand(SX1276_hw_t * hw, uint8_t cmd) {
  3870. 8005962: b510 push {r4, lr}
  3871. 8005964: 460c mov r4, r1
  3872. SX1276_hw_SetNSS(hw, 0);
  3873. 8005966: 2100 movs r1, #0
  3874. 8005968: f7ff ffe8 bl 800593c <SX1276_hw_SetNSS>
  3875. BLUECELL_SPI_Transmit(cmd);
  3876. 800596c: 4620 mov r0, r4
  3877. }
  3878. 800596e: e8bd 4010 ldmia.w sp!, {r4, lr}
  3879. BLUECELL_SPI_Transmit(cmd);
  3880. 8005972: f7ff be69 b.w 8005648 <BLUECELL_SPI_Transmit>
  3881. 08005976 <SX1276_SPIBurstWrite.part.1>:
  3882. //printf("\n");
  3883. SX1276_hw_SetNSS(module->hw, 1);
  3884. }
  3885. }
  3886. void SX1276_SPIBurstWrite(SX1276_t * module, uint8_t addr, uint8_t* txBuf,
  3887. 8005976: b5f8 push {r3, r4, r5, r6, r7, lr}
  3888. 8005978: 460e mov r6, r1
  3889. 800597a: 4604 mov r4, r0
  3890. 800597c: 461f mov r7, r3
  3891. uint8_t length) {
  3892. uint8_t i;
  3893. if (length <= 1) {
  3894. return;
  3895. } else {
  3896. SX1276_hw_SetNSS(module->hw, 0);
  3897. 800597e: 2100 movs r1, #0
  3898. 8005980: 6800 ldr r0, [r0, #0]
  3899. void SX1276_SPIBurstWrite(SX1276_t * module, uint8_t addr, uint8_t* txBuf,
  3900. 8005982: 4615 mov r5, r2
  3901. SX1276_hw_SetNSS(module->hw, 0);
  3902. 8005984: f7ff ffda bl 800593c <SX1276_hw_SetNSS>
  3903. SX1276_hw_SPICommand(module->hw, addr | 0x80);
  3904. 8005988: f046 0180 orr.w r1, r6, #128 ; 0x80
  3905. 800598c: 6820 ldr r0, [r4, #0]
  3906. 800598e: f7ff ffe8 bl 8005962 <SX1276_hw_SPICommand>
  3907. 8005992: 3f01 subs r7, #1
  3908. 8005994: 1e6e subs r6, r5, #1
  3909. 8005996: 443d add r5, r7
  3910. for (i = 0; i < length; i++) {
  3911. 8005998: 42ae cmp r6, r5
  3912. 800599a: d104 bne.n 80059a6 <SX1276_SPIBurstWrite.part.1+0x30>
  3913. SX1276_hw_SPICommand(module->hw, txBuf[i]);
  3914. }
  3915. SX1276_hw_SetNSS(module->hw, 1);
  3916. 800599c: 2101 movs r1, #1
  3917. 800599e: 6820 ldr r0, [r4, #0]
  3918. 80059a0: f7ff ffcc bl 800593c <SX1276_hw_SetNSS>
  3919. 80059a4: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3920. SX1276_hw_SPICommand(module->hw, txBuf[i]);
  3921. 80059a6: f816 1f01 ldrb.w r1, [r6, #1]!
  3922. 80059aa: 6820 ldr r0, [r4, #0]
  3923. 80059ac: f7ff ffd9 bl 8005962 <SX1276_hw_SPICommand>
  3924. 80059b0: e7f2 b.n 8005998 <SX1276_SPIBurstWrite.part.1+0x22>
  3925. 080059b2 <SX1276_hw_SPIReadByte>:
  3926. uint8_t SX1276_hw_SPIReadByte(SX1276_hw_t * hw) {
  3927. 80059b2: b508 push {r3, lr}
  3928. SX1276_hw_SetNSS(hw, 0);
  3929. 80059b4: 2100 movs r1, #0
  3930. 80059b6: f7ff ffc1 bl 800593c <SX1276_hw_SetNSS>
  3931. rxByte = SpiRead();
  3932. 80059ba: f7ff fe1f bl 80055fc <SpiRead>
  3933. }
  3934. 80059be: b2c0 uxtb r0, r0
  3935. 80059c0: bd08 pop {r3, pc}
  3936. 080059c2 <SX1276_hw_DelayMs>:
  3937. HAL_Delay(msec);
  3938. 80059c2: f7fe bc83 b.w 80042cc <HAL_Delay>
  3939. 080059c6 <SX1276_hw_Reset>:
  3940. __weak void SX1276_hw_Reset(SX1276_hw_t * hw) {
  3941. 80059c6: b510 push {r4, lr}
  3942. 80059c8: 4604 mov r4, r0
  3943. SX1276_hw_SetNSS(hw, 1);
  3944. 80059ca: 2101 movs r1, #1
  3945. 80059cc: f7ff ffb6 bl 800593c <SX1276_hw_SetNSS>
  3946. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_RESET);
  3947. 80059d0: 8821 ldrh r1, [r4, #0]
  3948. 80059d2: 2200 movs r2, #0
  3949. 80059d4: 6860 ldr r0, [r4, #4]
  3950. 80059d6: f7fe ff07 bl 80047e8 <HAL_GPIO_WritePin>
  3951. SX1276_hw_DelayMs(1);
  3952. 80059da: 2001 movs r0, #1
  3953. 80059dc: f7ff fff1 bl 80059c2 <SX1276_hw_DelayMs>
  3954. HAL_GPIO_WritePin(hw->reset.port, hw->reset.pin, GPIO_PIN_SET);
  3955. 80059e0: 6860 ldr r0, [r4, #4]
  3956. 80059e2: 2201 movs r2, #1
  3957. 80059e4: 8821 ldrh r1, [r4, #0]
  3958. 80059e6: f7fe feff bl 80047e8 <HAL_GPIO_WritePin>
  3959. SX1276_hw_DelayMs(100);
  3960. 80059ea: 2064 movs r0, #100 ; 0x64
  3961. 80059ec: f7ff ffe9 bl 80059c2 <SX1276_hw_DelayMs>
  3962. 80059f0: bd10 pop {r4, pc}
  3963. 080059f2 <SX1276_SPIIDRead>:
  3964. uint8_t SX1276_SPIIDRead(SX1276_t * module, uint8_t addr) {
  3965. 80059f2: b538 push {r3, r4, r5, lr}
  3966. 80059f4: 4604 mov r4, r0
  3967. SX1276_hw_SPICommand(module->hw, addr);
  3968. 80059f6: 6800 ldr r0, [r0, #0]
  3969. 80059f8: f7ff ffb3 bl 8005962 <SX1276_hw_SPICommand>
  3970. tmp = SX1276_hw_SPIReadByte(module->hw);
  3971. 80059fc: 6820 ldr r0, [r4, #0]
  3972. 80059fe: f7ff ffd8 bl 80059b2 <SX1276_hw_SPIReadByte>
  3973. 8005a02: 4605 mov r5, r0
  3974. SX1276_hw_SetNSS(module->hw, 1);
  3975. 8005a04: 2101 movs r1, #1
  3976. 8005a06: 6820 ldr r0, [r4, #0]
  3977. 8005a08: f7ff ff98 bl 800593c <SX1276_hw_SetNSS>
  3978. }
  3979. 8005a0c: 4628 mov r0, r5
  3980. 8005a0e: bd38 pop {r3, r4, r5, pc}
  3981. 08005a10 <SX1276_SPIWrite>:
  3982. void SX1276_SPIWrite(SX1276_t * module, uint8_t addr, uint8_t cmd) {
  3983. 8005a10: b570 push {r4, r5, r6, lr}
  3984. 8005a12: 4604 mov r4, r0
  3985. 8005a14: 460e mov r6, r1
  3986. 8005a16: 4615 mov r5, r2
  3987. SX1276_hw_SetNSS(module->hw, 0);
  3988. 8005a18: 2100 movs r1, #0
  3989. 8005a1a: 6800 ldr r0, [r0, #0]
  3990. 8005a1c: f7ff ff8e bl 800593c <SX1276_hw_SetNSS>
  3991. SX1276_hw_SPICommand(module->hw, addr | 0x80);
  3992. 8005a20: f046 0180 orr.w r1, r6, #128 ; 0x80
  3993. 8005a24: 6820 ldr r0, [r4, #0]
  3994. 8005a26: f7ff ff9c bl 8005962 <SX1276_hw_SPICommand>
  3995. SX1276_hw_SPICommand(module->hw, cmd);
  3996. 8005a2a: 4629 mov r1, r5
  3997. 8005a2c: 6820 ldr r0, [r4, #0]
  3998. 8005a2e: f7ff ff98 bl 8005962 <SX1276_hw_SPICommand>
  3999. SX1276_hw_SetNSS(module->hw, 1);
  4000. 8005a32: 2101 movs r1, #1
  4001. 8005a34: 6820 ldr r0, [r4, #0]
  4002. 8005a36: f7ff ff81 bl 800593c <SX1276_hw_SetNSS>
  4003. 8005a3a: bd70 pop {r4, r5, r6, pc}
  4004. 08005a3c <SX1276_standby>:
  4005. SX1276_SPIWrite(module, REG_LR_DIOMAPPING2, 0x01); //RegDioMapping2 DIO5=00, DIO4=01
  4006. module->readBytes = 0;
  4007. SX1276_standby(module); //Entry standby mode
  4008. }
  4009. void SX1276_standby(SX1276_t * module) {
  4010. 8005a3c: b510 push {r4, lr}
  4011. SX1276_SPIWrite(module, LR_RegOpMode, 0x09);
  4012. 8005a3e: 2209 movs r2, #9
  4013. 8005a40: 2101 movs r1, #1
  4014. void SX1276_standby(SX1276_t * module) {
  4015. 8005a42: 4604 mov r4, r0
  4016. SX1276_SPIWrite(module, LR_RegOpMode, 0x09);
  4017. 8005a44: f7ff ffe4 bl 8005a10 <SX1276_SPIWrite>
  4018. module->status = STANDBY;
  4019. 8005a48: 2301 movs r3, #1
  4020. 8005a4a: 7263 strb r3, [r4, #9]
  4021. 8005a4c: bd10 pop {r4, pc}
  4022. 08005a4e <SX1276_sleep>:
  4023. }
  4024. void SX1276_sleep(SX1276_t * module) {
  4025. 8005a4e: b510 push {r4, lr}
  4026. SX1276_SPIWrite(module, LR_RegOpMode, 0x08);
  4027. 8005a50: 2208 movs r2, #8
  4028. 8005a52: 2101 movs r1, #1
  4029. void SX1276_sleep(SX1276_t * module) {
  4030. 8005a54: 4604 mov r4, r0
  4031. SX1276_SPIWrite(module, LR_RegOpMode, 0x08);
  4032. 8005a56: f7ff ffdb bl 8005a10 <SX1276_SPIWrite>
  4033. module->status = SLEEP;
  4034. 8005a5a: 2300 movs r3, #0
  4035. 8005a5c: 7263 strb r3, [r4, #9]
  4036. 8005a5e: bd10 pop {r4, pc}
  4037. 08005a60 <SX1276_entryLoRa>:
  4038. }
  4039. void SX1276_entryLoRa(SX1276_t * module) {
  4040. SX1276_SPIWrite(module, LR_RegOpMode, 0x88);
  4041. 8005a60: 2288 movs r2, #136 ; 0x88
  4042. 8005a62: 2101 movs r1, #1
  4043. 8005a64: f7ff bfd4 b.w 8005a10 <SX1276_SPIWrite>
  4044. 08005a68 <SX1276_config>:
  4045. uint8_t LoRa_Rate, uint8_t LoRa_BW) {
  4046. 8005a68: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4047. 8005a6c: 4604 mov r4, r0
  4048. 8005a6e: 460d mov r5, r1
  4049. 8005a70: 4690 mov r8, r2
  4050. 8005a72: 461f mov r7, r3
  4051. 8005a74: f89d 6018 ldrb.w r6, [sp, #24]
  4052. SX1276_sleep(module); //Change modem mode Must in Sleep mode
  4053. 8005a78: f7ff ffe9 bl 8005a4e <SX1276_sleep>
  4054. SX1276_hw_DelayMs(15);
  4055. 8005a7c: 200f movs r0, #15
  4056. 8005a7e: f7ff ffa0 bl 80059c2 <SX1276_hw_DelayMs>
  4057. SX1276_entryLoRa(module);
  4058. 8005a82: 4620 mov r0, r4
  4059. 8005a84: f7ff ffec bl 8005a60 <SX1276_entryLoRa>
  4060. 8005a88: 4a32 ldr r2, [pc, #200] ; (8005b54 <SX1276_config+0xec>)
  4061. (uint8_t*) SX1276_Frequency[frequency], 3); //setting frequency parameter
  4062. 8005a8a: eb05 0545 add.w r5, r5, r5, lsl #1
  4063. 8005a8e: 442a add r2, r5
  4064. 8005a90: 2303 movs r3, #3
  4065. 8005a92: 2106 movs r1, #6
  4066. 8005a94: 4620 mov r0, r4
  4067. 8005a96: f7ff ff6e bl 8005976 <SX1276_SPIBurstWrite.part.1>
  4068. SX1276_SPIWrite(module, LR_RegPaConfig, SX1276_Power[power]); //Setting output power parameter
  4069. 8005a9a: 4b2f ldr r3, [pc, #188] ; (8005b58 <SX1276_config+0xf0>)
  4070. 8005a9c: 2109 movs r1, #9
  4071. 8005a9e: f813 2008 ldrb.w r2, [r3, r8]
  4072. 8005aa2: 4620 mov r0, r4
  4073. 8005aa4: f7ff ffb4 bl 8005a10 <SX1276_SPIWrite>
  4074. SX1276_SPIWrite(module, LR_RegOcp, 0x0B); //RegOcp,Close Ocp
  4075. 8005aa8: 220b movs r2, #11
  4076. 8005aaa: 4620 mov r0, r4
  4077. 8005aac: 4611 mov r1, r2
  4078. 8005aae: f7ff ffaf bl 8005a10 <SX1276_SPIWrite>
  4079. SX1276_SPIWrite(module, LR_RegLna, 0x23); //RegLNA,High & LNA Enable
  4080. 8005ab2: 2223 movs r2, #35 ; 0x23
  4081. 8005ab4: 210c movs r1, #12
  4082. 8005ab6: 4620 mov r0, r4
  4083. 8005ab8: f7ff ffaa bl 8005a10 <SX1276_SPIWrite>
  4084. if (SX1276_SpreadFactor[LoRa_Rate] == 6) { //SFactor=6
  4085. 8005abc: 4b27 ldr r3, [pc, #156] ; (8005b5c <SX1276_config+0xf4>)
  4086. 8005abe: 5ddd ldrb r5, [r3, r7]
  4087. 8005ac0: 4b27 ldr r3, [pc, #156] ; (8005b60 <SX1276_config+0xf8>)
  4088. 8005ac2: 2d06 cmp r5, #6
  4089. ((SX1276_LoRaBandwidth[LoRa_BW] << 4) + (SX1276_CR << 1) + 0x01)); //Implicit Enable CRC Enable(0x02) & Error Coding rate 4/5(0x01), 4/6(0x02), 4/7(0x03), 4/8(0x04)
  4090. 8005ac4: 5d9a ldrb r2, [r3, r6]
  4091. 8005ac6: ea4f 1202 mov.w r2, r2, lsl #4
  4092. if (SX1276_SpreadFactor[LoRa_Rate] == 6) { //SFactor=6
  4093. 8005aca: d137 bne.n 8005b3c <SX1276_config+0xd4>
  4094. SX1276_SPIWrite(module,
  4095. 8005acc: 3203 adds r2, #3
  4096. 8005ace: b2d2 uxtb r2, r2
  4097. 8005ad0: 211d movs r1, #29
  4098. 8005ad2: 4620 mov r0, r4
  4099. 8005ad4: f7ff ff9c bl 8005a10 <SX1276_SPIWrite>
  4100. SX1276_SPIWrite(module,
  4101. 8005ad8: 2267 movs r2, #103 ; 0x67
  4102. 8005ada: 211e movs r1, #30
  4103. 8005adc: 4620 mov r0, r4
  4104. 8005ade: f7ff ff97 bl 8005a10 <SX1276_SPIWrite>
  4105. tmp = SX1276_SPIRead(module, 0x31);
  4106. 8005ae2: 2131 movs r1, #49 ; 0x31
  4107. 8005ae4: 4620 mov r0, r4
  4108. 8005ae6: f7ff ff84 bl 80059f2 <SX1276_SPIIDRead>
  4109. tmp &= 0xF8;
  4110. 8005aea: f000 02f8 and.w r2, r0, #248 ; 0xf8
  4111. SX1276_SPIWrite(module, 0x31, tmp);
  4112. 8005aee: f042 0205 orr.w r2, r2, #5
  4113. 8005af2: 2131 movs r1, #49 ; 0x31
  4114. 8005af4: 4620 mov r0, r4
  4115. 8005af6: f7ff ff8b bl 8005a10 <SX1276_SPIWrite>
  4116. SX1276_SPIWrite(module, 0x37, 0x0C);
  4117. 8005afa: 220c movs r2, #12
  4118. 8005afc: 2137 movs r1, #55 ; 0x37
  4119. SX1276_SPIWrite(module,
  4120. 8005afe: 4620 mov r0, r4
  4121. 8005b00: f7ff ff86 bl 8005a10 <SX1276_SPIWrite>
  4122. SX1276_SPIWrite(module, LR_RegSymbTimeoutLsb, 0xFF); //RegSymbTimeoutLsb Timeout = 0x3FF(Max)
  4123. 8005b04: 4620 mov r0, r4
  4124. 8005b06: 22ff movs r2, #255 ; 0xff
  4125. 8005b08: 211f movs r1, #31
  4126. 8005b0a: f7ff ff81 bl 8005a10 <SX1276_SPIWrite>
  4127. SX1276_SPIWrite(module, LR_RegPreambleMsb, 0x00); //RegPreambleMsb
  4128. 8005b0e: 4620 mov r0, r4
  4129. 8005b10: 2200 movs r2, #0
  4130. 8005b12: 2120 movs r1, #32
  4131. 8005b14: f7ff ff7c bl 8005a10 <SX1276_SPIWrite>
  4132. SX1276_SPIWrite(module, LR_RegPreambleLsb, 12); //RegPreambleLsb 8+4=12byte Preamble
  4133. 8005b18: 4620 mov r0, r4
  4134. 8005b1a: 220c movs r2, #12
  4135. 8005b1c: 2121 movs r1, #33 ; 0x21
  4136. 8005b1e: f7ff ff77 bl 8005a10 <SX1276_SPIWrite>
  4137. SX1276_SPIWrite(module, REG_LR_DIOMAPPING2, 0x01); //RegDioMapping2 DIO5=00, DIO4=01
  4138. 8005b22: 4620 mov r0, r4
  4139. 8005b24: 2201 movs r2, #1
  4140. 8005b26: 2141 movs r1, #65 ; 0x41
  4141. 8005b28: f7ff ff72 bl 8005a10 <SX1276_SPIWrite>
  4142. module->readBytes = 0;
  4143. 8005b2c: 2300 movs r3, #0
  4144. SX1276_standby(module); //Entry standby mode
  4145. 8005b2e: 4620 mov r0, r4
  4146. module->readBytes = 0;
  4147. 8005b30: f884 310a strb.w r3, [r4, #266] ; 0x10a
  4148. }
  4149. 8005b34: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  4150. SX1276_standby(module); //Entry standby mode
  4151. 8005b38: f7ff bf80 b.w 8005a3c <SX1276_standby>
  4152. SX1276_SPIWrite(module,
  4153. 8005b3c: 3202 adds r2, #2
  4154. 8005b3e: f002 02fe and.w r2, r2, #254 ; 0xfe
  4155. 8005b42: 211d movs r1, #29
  4156. 8005b44: 4620 mov r0, r4
  4157. 8005b46: f7ff ff63 bl 8005a10 <SX1276_SPIWrite>
  4158. ((SX1276_SpreadFactor[LoRa_Rate] << 4) + (SX1276_CRC << 2)
  4159. 8005b4a: 012a lsls r2, r5, #4
  4160. SX1276_SPIWrite(module,
  4161. 8005b4c: 3207 adds r2, #7
  4162. 8005b4e: b2d2 uxtb r2, r2
  4163. 8005b50: 211e movs r1, #30
  4164. 8005b52: e7d4 b.n 8005afe <SX1276_config+0x96>
  4165. 8005b54: 08007a40 .word 0x08007a40
  4166. 8005b58: 08007a4d .word 0x08007a4d
  4167. 8005b5c: 08007a51 .word 0x08007a51
  4168. 8005b60: 08007a43 .word 0x08007a43
  4169. 08005b64 <SX1276_defaultConfig>:
  4170. void SX1276_defaultConfig(SX1276_t * module) {
  4171. 8005b64: b513 push {r0, r1, r4, lr}
  4172. SX1276_config(module, module->frequency, module->power, module->LoRa_Rate,
  4173. 8005b66: 79c4 ldrb r4, [r0, #7]
  4174. 8005b68: 7983 ldrb r3, [r0, #6]
  4175. 8005b6a: 7942 ldrb r2, [r0, #5]
  4176. 8005b6c: 7901 ldrb r1, [r0, #4]
  4177. 8005b6e: 9400 str r4, [sp, #0]
  4178. 8005b70: f7ff ff7a bl 8005a68 <SX1276_config>
  4179. }
  4180. 8005b74: b002 add sp, #8
  4181. 8005b76: bd10 pop {r4, pc}
  4182. 08005b78 <SX1276_clearLoRaIrq>:
  4183. }
  4184. void SX1276_clearLoRaIrq(SX1276_t * module) {
  4185. SX1276_SPIWrite(module, LR_RegIrqFlags, 0xFF);
  4186. 8005b78: 22ff movs r2, #255 ; 0xff
  4187. 8005b7a: 2112 movs r1, #18
  4188. 8005b7c: f7ff bf48 b.w 8005a10 <SX1276_SPIWrite>
  4189. 08005b80 <SX1276_LoRaEntryRx>:
  4190. }
  4191. int SX1276_LoRaEntryRx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  4192. 8005b80: b570 push {r4, r5, r6, lr}
  4193. 8005b82: 4604 mov r4, r0
  4194. 8005b84: 460e mov r6, r1
  4195. uint8_t addr;
  4196. module->packetLength = length;
  4197. 8005b86: 7221 strb r1, [r4, #8]
  4198. int SX1276_LoRaEntryRx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  4199. 8005b88: 4615 mov r5, r2
  4200. SX1276_defaultConfig(module); //Setting base parameter
  4201. 8005b8a: f7ff ffeb bl 8005b64 <SX1276_defaultConfig>
  4202. SX1276_SPIWrite(module, REG_LR_PADAC, 0x84); //Normal and RX
  4203. 8005b8e: 2284 movs r2, #132 ; 0x84
  4204. 8005b90: 214d movs r1, #77 ; 0x4d
  4205. 8005b92: 4620 mov r0, r4
  4206. 8005b94: f7ff ff3c bl 8005a10 <SX1276_SPIWrite>
  4207. SX1276_SPIWrite(module, LR_RegHopPeriod, 0xFF); //No FHSS
  4208. 8005b98: 22ff movs r2, #255 ; 0xff
  4209. 8005b9a: 2124 movs r1, #36 ; 0x24
  4210. 8005b9c: 4620 mov r0, r4
  4211. 8005b9e: f7ff ff37 bl 8005a10 <SX1276_SPIWrite>
  4212. SX1276_SPIWrite(module, REG_LR_DIOMAPPING1, 0x01);//DIO=00,DIO1=00,DIO2=00, DIO3=01
  4213. 8005ba2: 2201 movs r2, #1
  4214. 8005ba4: 2140 movs r1, #64 ; 0x40
  4215. 8005ba6: 4620 mov r0, r4
  4216. 8005ba8: f7ff ff32 bl 8005a10 <SX1276_SPIWrite>
  4217. SX1276_SPIWrite(module, LR_RegIrqFlagsMask, 0x3F);//Open RxDone interrupt & Timeout
  4218. 8005bac: 223f movs r2, #63 ; 0x3f
  4219. 8005bae: 2111 movs r1, #17
  4220. 8005bb0: 4620 mov r0, r4
  4221. 8005bb2: f7ff ff2d bl 8005a10 <SX1276_SPIWrite>
  4222. SX1276_clearLoRaIrq(module);
  4223. 8005bb6: 4620 mov r0, r4
  4224. 8005bb8: f7ff ffde bl 8005b78 <SX1276_clearLoRaIrq>
  4225. SX1276_SPIWrite(module, LR_RegPayloadLength, length);//Payload Length 21byte(this register must difine when the data long of one byte in SF is 6)
  4226. 8005bbc: 4632 mov r2, r6
  4227. 8005bbe: 2122 movs r1, #34 ; 0x22
  4228. 8005bc0: 4620 mov r0, r4
  4229. 8005bc2: f7ff ff25 bl 8005a10 <SX1276_SPIWrite>
  4230. addr = SX1276_SPIRead(module, LR_RegFifoRxBaseAddr); //Read RxBaseAddr
  4231. 8005bc6: 210f movs r1, #15
  4232. 8005bc8: 4620 mov r0, r4
  4233. 8005bca: f7ff ff12 bl 80059f2 <SX1276_SPIIDRead>
  4234. SX1276_SPIWrite(module, LR_RegFifoAddrPtr, addr); //RxBaseAddr->FiFoAddrPtr
  4235. 8005bce: 210d movs r1, #13
  4236. 8005bd0: 4602 mov r2, r0
  4237. 8005bd2: 4620 mov r0, r4
  4238. 8005bd4: f7ff ff1c bl 8005a10 <SX1276_SPIWrite>
  4239. SX1276_SPIWrite(module, LR_RegOpMode, 0x85); //Mode//Low Frequency Mode
  4240. 8005bd8: 2285 movs r2, #133 ; 0x85
  4241. 8005bda: 2101 movs r1, #1
  4242. 8005bdc: 4620 mov r0, r4
  4243. 8005bde: f7ff ff17 bl 8005a10 <SX1276_SPIWrite>
  4244. //SX1276_SPIWrite(module, LR_RegOpMode,0x05); //Continuous Rx Mode //High Frequency Mode
  4245. module->readBytes = 0;
  4246. 8005be2: 2300 movs r3, #0
  4247. 8005be4: f884 310a strb.w r3, [r4, #266] ; 0x10a
  4248. while (1) {
  4249. if ((SX1276_SPIRead(module, LR_RegModemStat) & 0x04) == 0x04) { //Rx-on going RegModemStat
  4250. 8005be8: 2118 movs r1, #24
  4251. 8005bea: 4620 mov r0, r4
  4252. 8005bec: f7ff ff01 bl 80059f2 <SX1276_SPIIDRead>
  4253. 8005bf0: 0743 lsls r3, r0, #29
  4254. 8005bf2: d503 bpl.n 8005bfc <SX1276_LoRaEntryRx+0x7c>
  4255. module->status = RX;
  4256. 8005bf4: 2303 movs r3, #3
  4257. return 1;
  4258. 8005bf6: 2001 movs r0, #1
  4259. module->status = RX;
  4260. 8005bf8: 7263 strb r3, [r4, #9]
  4261. return 1;
  4262. 8005bfa: bd70 pop {r4, r5, r6, pc}
  4263. }
  4264. if (--timeout == 0) {
  4265. 8005bfc: 3d01 subs r5, #1
  4266. 8005bfe: d107 bne.n 8005c10 <SX1276_LoRaEntryRx+0x90>
  4267. SX1276_hw_Reset(module->hw);
  4268. 8005c00: 6820 ldr r0, [r4, #0]
  4269. 8005c02: f7ff fee0 bl 80059c6 <SX1276_hw_Reset>
  4270. SX1276_defaultConfig(module);
  4271. 8005c06: 4620 mov r0, r4
  4272. 8005c08: f7ff ffac bl 8005b64 <SX1276_defaultConfig>
  4273. return 0;
  4274. 8005c0c: 4628 mov r0, r5
  4275. 8005c0e: bd70 pop {r4, r5, r6, pc}
  4276. }
  4277. SX1276_hw_DelayMs(1);
  4278. 8005c10: 2001 movs r0, #1
  4279. 8005c12: f7ff fed6 bl 80059c2 <SX1276_hw_DelayMs>
  4280. if ((SX1276_SPIRead(module, LR_RegModemStat) & 0x04) == 0x04) { //Rx-on going RegModemStat
  4281. 8005c16: e7e7 b.n 8005be8 <SX1276_LoRaEntryRx+0x68>
  4282. 08005c18 <SX1276_LoRaEntryTx>:
  4283. SX1276_clearLoRaIrq(module);
  4284. }
  4285. return module->readBytes;
  4286. }
  4287. int SX1276_LoRaEntryTx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  4288. 8005c18: b570 push {r4, r5, r6, lr}
  4289. 8005c1a: 4604 mov r4, r0
  4290. 8005c1c: 460e mov r6, r1
  4291. uint8_t addr;
  4292. uint8_t temp;
  4293. module->packetLength = length;
  4294. 8005c1e: 7221 strb r1, [r4, #8]
  4295. int SX1276_LoRaEntryTx(SX1276_t * module, uint8_t length, uint32_t timeout) {
  4296. 8005c20: 4615 mov r5, r2
  4297. SX1276_defaultConfig(module); //setting base parameter
  4298. 8005c22: f7ff ff9f bl 8005b64 <SX1276_defaultConfig>
  4299. SX1276_SPIWrite(module, REG_LR_PADAC, 0x87); //Tx for 20dBm
  4300. 8005c26: 2287 movs r2, #135 ; 0x87
  4301. 8005c28: 214d movs r1, #77 ; 0x4d
  4302. 8005c2a: 4620 mov r0, r4
  4303. 8005c2c: f7ff fef0 bl 8005a10 <SX1276_SPIWrite>
  4304. SX1276_SPIWrite(module, LR_RegHopPeriod, 0x00); //RegHopPeriod NO FHSS
  4305. 8005c30: 2200 movs r2, #0
  4306. 8005c32: 2124 movs r1, #36 ; 0x24
  4307. 8005c34: 4620 mov r0, r4
  4308. 8005c36: f7ff feeb bl 8005a10 <SX1276_SPIWrite>
  4309. SX1276_SPIWrite(module, REG_LR_DIOMAPPING1, 0x41); //DIO0=01, DIO1=00,DIO2=00, DIO3=01
  4310. 8005c3a: 2241 movs r2, #65 ; 0x41
  4311. 8005c3c: 2140 movs r1, #64 ; 0x40
  4312. 8005c3e: 4620 mov r0, r4
  4313. 8005c40: f7ff fee6 bl 8005a10 <SX1276_SPIWrite>
  4314. SX1276_clearLoRaIrq(module);
  4315. 8005c44: 4620 mov r0, r4
  4316. 8005c46: f7ff ff97 bl 8005b78 <SX1276_clearLoRaIrq>
  4317. SX1276_SPIWrite(module, LR_RegIrqFlagsMask, 0xF7); //Open TxDone interrupt
  4318. 8005c4a: 22f7 movs r2, #247 ; 0xf7
  4319. 8005c4c: 2111 movs r1, #17
  4320. 8005c4e: 4620 mov r0, r4
  4321. 8005c50: f7ff fede bl 8005a10 <SX1276_SPIWrite>
  4322. SX1276_SPIWrite(module, LR_RegPayloadLength, length); //RegPayloadLength 21byte
  4323. 8005c54: 4632 mov r2, r6
  4324. 8005c56: 2122 movs r1, #34 ; 0x22
  4325. 8005c58: 4620 mov r0, r4
  4326. 8005c5a: f7ff fed9 bl 8005a10 <SX1276_SPIWrite>
  4327. addr = SX1276_SPIRead(module, LR_RegFifoTxBaseAddr); //RegFiFoTxBaseAddr
  4328. 8005c5e: 210e movs r1, #14
  4329. 8005c60: 4620 mov r0, r4
  4330. 8005c62: f7ff fec6 bl 80059f2 <SX1276_SPIIDRead>
  4331. SX1276_SPIWrite(module, LR_RegFifoAddrPtr, addr); //RegFifoAddrPtr
  4332. 8005c66: 210d movs r1, #13
  4333. 8005c68: 4602 mov r2, r0
  4334. 8005c6a: 4620 mov r0, r4
  4335. 8005c6c: f7ff fed0 bl 8005a10 <SX1276_SPIWrite>
  4336. while (1) {
  4337. temp = SX1276_SPIRead(module, LR_RegPayloadLength);
  4338. 8005c70: 2122 movs r1, #34 ; 0x22
  4339. 8005c72: 4620 mov r0, r4
  4340. 8005c74: f7ff febd bl 80059f2 <SX1276_SPIIDRead>
  4341. if (temp == length) {
  4342. 8005c78: 4286 cmp r6, r0
  4343. 8005c7a: d103 bne.n 8005c84 <SX1276_LoRaEntryTx+0x6c>
  4344. module->status = TX;
  4345. 8005c7c: 2302 movs r3, #2
  4346. return 1;
  4347. 8005c7e: 2001 movs r0, #1
  4348. module->status = TX;
  4349. 8005c80: 7263 strb r3, [r4, #9]
  4350. return 1;
  4351. 8005c82: bd70 pop {r4, r5, r6, pc}
  4352. }
  4353. if (--timeout == 0) {
  4354. 8005c84: 3d01 subs r5, #1
  4355. 8005c86: d1f3 bne.n 8005c70 <SX1276_LoRaEntryTx+0x58>
  4356. SX1276_hw_Reset(module->hw);
  4357. 8005c88: 6820 ldr r0, [r4, #0]
  4358. 8005c8a: f7ff fe9c bl 80059c6 <SX1276_hw_Reset>
  4359. SX1276_defaultConfig(module);
  4360. 8005c8e: 4620 mov r0, r4
  4361. 8005c90: f7ff ff68 bl 8005b64 <SX1276_defaultConfig>
  4362. return 0;
  4363. 8005c94: 4628 mov r0, r5
  4364. }
  4365. }
  4366. }
  4367. 8005c96: bd70 pop {r4, r5, r6, pc}
  4368. 08005c98 <SX1276_begin>:
  4369. SX1276_hw_DelayMs(1);
  4370. }
  4371. }
  4372. void SX1276_begin(SX1276_t * module, uint8_t frequency, uint8_t power,
  4373. uint8_t LoRa_Rate, uint8_t LoRa_BW, uint8_t packetLength) {
  4374. 8005c98: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  4375. 8005c9c: 4604 mov r4, r0
  4376. 8005c9e: 4689 mov r9, r1
  4377. 8005ca0: 4690 mov r8, r2
  4378. 8005ca2: 461f mov r7, r3
  4379. 8005ca4: f89d 6020 ldrb.w r6, [sp, #32]
  4380. 8005ca8: f89d 5024 ldrb.w r5, [sp, #36] ; 0x24
  4381. SX1276_hw_init(module->hw);
  4382. 8005cac: 6800 ldr r0, [r0, #0]
  4383. 8005cae: f7ff fe4c bl 800594a <SX1276_hw_init>
  4384. module->frequency = frequency;
  4385. 8005cb2: f884 9004 strb.w r9, [r4, #4]
  4386. module->power = power;
  4387. 8005cb6: f884 8005 strb.w r8, [r4, #5]
  4388. module->LoRa_Rate = LoRa_Rate;
  4389. 8005cba: 71a7 strb r7, [r4, #6]
  4390. module->LoRa_BW = LoRa_BW;
  4391. 8005cbc: 71e6 strb r6, [r4, #7]
  4392. module->packetLength = packetLength;
  4393. 8005cbe: 7225 strb r5, [r4, #8]
  4394. SX1276_defaultConfig(module);
  4395. 8005cc0: 4620 mov r0, r4
  4396. }
  4397. 8005cc2: e8bd 43f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  4398. SX1276_defaultConfig(module);
  4399. 8005cc6: f7ff bf4d b.w 8005b64 <SX1276_defaultConfig>
  4400. ...
  4401. 08005ccc <HAL_UART_RxCpltCallback>:
  4402. uint8_t buf[USART_CNT][buf_size];
  4403. }BlueUsart_t;
  4404. void HAL_UART_RxCpltCallback(UART_HandleTypeDef *huart)
  4405. {
  4406. if(huart->Instance == USART1)
  4407. 8005ccc: 6802 ldr r2, [r0, #0]
  4408. 8005cce: 4b18 ldr r3, [pc, #96] ; (8005d30 <HAL_UART_RxCpltCallback+0x64>)
  4409. {
  4410. 8005cd0: b510 push {r4, lr}
  4411. if(huart->Instance == USART1)
  4412. 8005cd2: 429a cmp r2, r3
  4413. {
  4414. 8005cd4: 4604 mov r4, r0
  4415. if(huart->Instance == USART1)
  4416. 8005cd6: d110 bne.n 8005cfa <HAL_UART_RxCpltCallback+0x2e>
  4417. {
  4418. buf[USART1_CNT][count_in1] = rx1_data[0];
  4419. 8005cd8: 4a16 ldr r2, [pc, #88] ; (8005d34 <HAL_UART_RxCpltCallback+0x68>)
  4420. 8005cda: 4917 ldr r1, [pc, #92] ; (8005d38 <HAL_UART_RxCpltCallback+0x6c>)
  4421. 8005cdc: 7813 ldrb r3, [r2, #0]
  4422. 8005cde: 7808 ldrb r0, [r1, #0]
  4423. 8005ce0: 4916 ldr r1, [pc, #88] ; (8005d3c <HAL_UART_RxCpltCallback+0x70>)
  4424. 8005ce2: 54c8 strb r0, [r1, r3]
  4425. if(++count_in1>=100){ count_in1 = 0; }
  4426. 8005ce4: 3301 adds r3, #1
  4427. 8005ce6: b2db uxtb r3, r3
  4428. 8005ce8: 2b63 cmp r3, #99 ; 0x63
  4429. 8005cea: bf88 it hi
  4430. 8005cec: 2300 movhi r3, #0
  4431. HAL_UART_Receive_IT(&huart1,&rx1_data[0],1);
  4432. 8005cee: 4912 ldr r1, [pc, #72] ; (8005d38 <HAL_UART_RxCpltCallback+0x6c>)
  4433. if(++count_in1>=100){ count_in1 = 0; }
  4434. 8005cf0: 7013 strb r3, [r2, #0]
  4435. HAL_UART_Receive_IT(&huart1,&rx1_data[0],1);
  4436. 8005cf2: 4813 ldr r0, [pc, #76] ; (8005d40 <HAL_UART_RxCpltCallback+0x74>)
  4437. 8005cf4: 2201 movs r2, #1
  4438. 8005cf6: f7ff fb35 bl 8005364 <HAL_UART_Receive_IT>
  4439. }
  4440. if(huart->Instance == USART2)
  4441. 8005cfa: 6822 ldr r2, [r4, #0]
  4442. 8005cfc: 4b11 ldr r3, [pc, #68] ; (8005d44 <HAL_UART_RxCpltCallback+0x78>)
  4443. 8005cfe: 429a cmp r2, r3
  4444. 8005d00: d114 bne.n 8005d2c <HAL_UART_RxCpltCallback+0x60>
  4445. {
  4446. buf[USART2_CNT][count_in2] = rx2_data[0];
  4447. 8005d02: 4a11 ldr r2, [pc, #68] ; (8005d48 <HAL_UART_RxCpltCallback+0x7c>)
  4448. 8005d04: 490d ldr r1, [pc, #52] ; (8005d3c <HAL_UART_RxCpltCallback+0x70>)
  4449. 8005d06: 7813 ldrb r3, [r2, #0]
  4450. 8005d08: 4810 ldr r0, [pc, #64] ; (8005d4c <HAL_UART_RxCpltCallback+0x80>)
  4451. 8005d0a: 4419 add r1, r3
  4452. if(++count_in2>=100){ count_in2 = 0; }
  4453. 8005d0c: 3301 adds r3, #1
  4454. 8005d0e: b2db uxtb r3, r3
  4455. 8005d10: 2b63 cmp r3, #99 ; 0x63
  4456. 8005d12: bf88 it hi
  4457. 8005d14: 2300 movhi r3, #0
  4458. buf[USART2_CNT][count_in2] = rx2_data[0];
  4459. 8005d16: 7800 ldrb r0, [r0, #0]
  4460. if(++count_in2>=100){ count_in2 = 0; }
  4461. 8005d18: 7013 strb r3, [r2, #0]
  4462. buf[USART2_CNT][count_in2] = rx2_data[0];
  4463. 8005d1a: f881 0064 strb.w r0, [r1, #100] ; 0x64
  4464. HAL_UART_Receive_IT(&huart2,&rx2_data[0],1);
  4465. 8005d1e: 2201 movs r2, #1
  4466. }
  4467. }
  4468. 8005d20: e8bd 4010 ldmia.w sp!, {r4, lr}
  4469. HAL_UART_Receive_IT(&huart2,&rx2_data[0],1);
  4470. 8005d24: 4909 ldr r1, [pc, #36] ; (8005d4c <HAL_UART_RxCpltCallback+0x80>)
  4471. 8005d26: 480a ldr r0, [pc, #40] ; (8005d50 <HAL_UART_RxCpltCallback+0x84>)
  4472. 8005d28: f7ff bb1c b.w 8005364 <HAL_UART_Receive_IT>
  4473. 8005d2c: bd10 pop {r4, pc}
  4474. 8005d2e: bf00 nop
  4475. 8005d30: 40013800 .word 0x40013800
  4476. 8005d34: 2000029c .word 0x2000029c
  4477. 8005d38: 200002e2 .word 0x200002e2
  4478. 8005d3c: 200001d4 .word 0x200001d4
  4479. 8005d40: 2000035c .word 0x2000035c
  4480. 8005d44: 40004400 .word 0x40004400
  4481. 8005d48: 2000029d .word 0x2000029d
  4482. 8005d4c: 200002e1 .word 0x200002e1
  4483. 8005d50: 2000041c .word 0x2000041c
  4484. 08005d54 <QueueCheck>:
  4485. void QueueCheck(uint8_t Usart_Num,uint8_t* header,uint8_t* tail){
  4486. 8005d54: b5f8 push {r3, r4, r5, r6, r7, lr}
  4487. 8005d56: 4614 mov r4, r2
  4488. if(*tail != *header){
  4489. 8005d58: 780b ldrb r3, [r1, #0]
  4490. 8005d5a: 7812 ldrb r2, [r2, #0]
  4491. void QueueCheck(uint8_t Usart_Num,uint8_t* header,uint8_t* tail){
  4492. 8005d5c: 4605 mov r5, r0
  4493. if(*tail != *header){
  4494. 8005d5e: 429a cmp r2, r3
  4495. 8005d60: d020 beq.n 8005da4 <QueueCheck+0x50>
  4496. Uart_RxData[Usart_Num][Uart_Rxcnt++] = buf[Usart_Num][(*tail)++];
  4497. 8005d62: 2264 movs r2, #100 ; 0x64
  4498. 8005d64: 4910 ldr r1, [pc, #64] ; (8005da8 <QueueCheck+0x54>)
  4499. 8005d66: 4342 muls r2, r0
  4500. 8005d68: 780e ldrb r6, [r1, #0]
  4501. 8005d6a: 4810 ldr r0, [pc, #64] ; (8005dac <QueueCheck+0x58>)
  4502. 8005d6c: 1c73 adds r3, r6, #1
  4503. 8005d6e: 700b strb r3, [r1, #0]
  4504. 8005d70: 7827 ldrb r7, [r4, #0]
  4505. printf("%02x ",Uart_RxData[Usart_Num][Uart_Rxcnt - 1]);
  4506. if(*tail>= 100){ *tail = 0; }
  4507. UartTimerCnt = 0;
  4508. UartDataRecvSet(Usart_Num + 1);
  4509. 8005d72: 3501 adds r5, #1
  4510. Uart_RxData[Usart_Num][Uart_Rxcnt++] = buf[Usart_Num][(*tail)++];
  4511. 8005d74: 1c7b adds r3, r7, #1
  4512. 8005d76: 7023 strb r3, [r4, #0]
  4513. 8005d78: 4b0d ldr r3, [pc, #52] ; (8005db0 <QueueCheck+0x5c>)
  4514. 8005d7a: 4413 add r3, r2
  4515. 8005d7c: 4402 add r2, r0
  4516. 8005d7e: 5dd2 ldrb r2, [r2, r7]
  4517. printf("%02x ",Uart_RxData[Usart_Num][Uart_Rxcnt - 1]);
  4518. 8005d80: 480c ldr r0, [pc, #48] ; (8005db4 <QueueCheck+0x60>)
  4519. Uart_RxData[Usart_Num][Uart_Rxcnt++] = buf[Usart_Num][(*tail)++];
  4520. 8005d82: 559a strb r2, [r3, r6]
  4521. printf("%02x ",Uart_RxData[Usart_Num][Uart_Rxcnt - 1]);
  4522. 8005d84: 780a ldrb r2, [r1, #0]
  4523. 8005d86: 4413 add r3, r2
  4524. 8005d88: f813 1c01 ldrb.w r1, [r3, #-1]
  4525. 8005d8c: f000 fde8 bl 8006960 <iprintf>
  4526. if(*tail>= 100){ *tail = 0; }
  4527. 8005d90: 7823 ldrb r3, [r4, #0]
  4528. UartTimerCnt = 0;
  4529. 8005d92: 4a09 ldr r2, [pc, #36] ; (8005db8 <QueueCheck+0x64>)
  4530. if(*tail>= 100){ *tail = 0; }
  4531. 8005d94: 2b63 cmp r3, #99 ; 0x63
  4532. 8005d96: f04f 0300 mov.w r3, #0
  4533. 8005d9a: bf88 it hi
  4534. 8005d9c: 7023 strbhi r3, [r4, #0]
  4535. UartTimerCnt = 0;
  4536. 8005d9e: 6013 str r3, [r2, #0]
  4537. void UartDataBufferCheck(void){
  4538. QueueCheck(USART1_CNT,&count_in1,&count_out1);
  4539. QueueCheck(USART2_CNT,&count_in2,&count_out2);
  4540. }
  4541. void UartDataRecvSet(uint8_t val){
  4542. UartDataisReved = val;
  4543. 8005da0: 4b06 ldr r3, [pc, #24] ; (8005dbc <QueueCheck+0x68>)
  4544. 8005da2: 701d strb r5, [r3, #0]
  4545. 8005da4: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4546. 8005da6: bf00 nop
  4547. 8005da8: 200001d3 .word 0x200001d3
  4548. 8005dac: 200001d4 .word 0x200001d4
  4549. 8005db0: 2000010b .word 0x2000010b
  4550. 8005db4: 08007a58 .word 0x08007a58
  4551. 8005db8: 200002a8 .word 0x200002a8
  4552. 8005dbc: 200002e0 .word 0x200002e0
  4553. 08005dc0 <UartDataBufferCheck>:
  4554. void UartDataBufferCheck(void){
  4555. 8005dc0: b508 push {r3, lr}
  4556. QueueCheck(USART1_CNT,&count_in1,&count_out1);
  4557. 8005dc2: 4a06 ldr r2, [pc, #24] ; (8005ddc <UartDataBufferCheck+0x1c>)
  4558. 8005dc4: 4906 ldr r1, [pc, #24] ; (8005de0 <UartDataBufferCheck+0x20>)
  4559. 8005dc6: 2000 movs r0, #0
  4560. 8005dc8: f7ff ffc4 bl 8005d54 <QueueCheck>
  4561. }
  4562. 8005dcc: e8bd 4008 ldmia.w sp!, {r3, lr}
  4563. QueueCheck(USART2_CNT,&count_in2,&count_out2);
  4564. 8005dd0: 4a04 ldr r2, [pc, #16] ; (8005de4 <UartDataBufferCheck+0x24>)
  4565. 8005dd2: 4905 ldr r1, [pc, #20] ; (8005de8 <UartDataBufferCheck+0x28>)
  4566. 8005dd4: 2001 movs r0, #1
  4567. 8005dd6: f7ff bfbd b.w 8005d54 <QueueCheck>
  4568. 8005dda: bf00 nop
  4569. 8005ddc: 2000029e .word 0x2000029e
  4570. 8005de0: 2000029c .word 0x2000029c
  4571. 8005de4: 2000029f .word 0x2000029f
  4572. 8005de8: 2000029d .word 0x2000029d
  4573. 08005dec <UartDataRecvGet>:
  4574. }
  4575. uint8_t UartDataRecvGet(void){
  4576. return UartDataisReved;
  4577. }
  4578. 8005dec: 4b01 ldr r3, [pc, #4] ; (8005df4 <UartDataRecvGet+0x8>)
  4579. 8005dee: 7818 ldrb r0, [r3, #0]
  4580. 8005df0: 4770 bx lr
  4581. 8005df2: bf00 nop
  4582. 8005df4: 200002e0 .word 0x200002e0
  4583. 08005df8 <Uart2_Data_Send>:
  4584. void Uart2_Data_Send(uint8_t* data,uint8_t size){
  4585. HAL_UART_Transmit(&huart2, data,size, 10);
  4586. 8005df8: 460a mov r2, r1
  4587. 8005dfa: 230a movs r3, #10
  4588. 8005dfc: 4601 mov r1, r0
  4589. 8005dfe: 4801 ldr r0, [pc, #4] ; (8005e04 <Uart2_Data_Send+0xc>)
  4590. 8005e00: f7ff ba54 b.w 80052ac <HAL_UART_Transmit>
  4591. 8005e04: 2000041c .word 0x2000041c
  4592. 08005e08 <Uart1_Data_Send>:
  4593. }
  4594. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  4595. HAL_UART_Transmit(&huart1, data,size, 10);
  4596. 8005e08: 460a mov r2, r1
  4597. 8005e0a: 230a movs r3, #10
  4598. 8005e0c: 4601 mov r1, r0
  4599. 8005e0e: 4801 ldr r0, [pc, #4] ; (8005e14 <Uart1_Data_Send+0xc>)
  4600. 8005e10: f7ff ba4c b.w 80052ac <HAL_UART_Transmit>
  4601. 8005e14: 2000035c .word 0x2000035c
  4602. 08005e18 <_write>:
  4603. }
  4604. int _write (int file, uint8_t *ptr, uint16_t len)
  4605. {
  4606. 8005e18: b510 push {r4, lr}
  4607. 8005e1a: 4614 mov r4, r2
  4608. HAL_UART_Transmit (&huart1, ptr, len, 10);
  4609. 8005e1c: 230a movs r3, #10
  4610. 8005e1e: 4802 ldr r0, [pc, #8] ; (8005e28 <_write+0x10>)
  4611. 8005e20: f7ff fa44 bl 80052ac <HAL_UART_Transmit>
  4612. return len;
  4613. }
  4614. 8005e24: 4620 mov r0, r4
  4615. 8005e26: bd10 pop {r4, pc}
  4616. 8005e28: 2000035c .word 0x2000035c
  4617. 08005e2c <Uart_dataCheck>:
  4618. void Uart_dataCheck(uint8_t Usart_Num ,uint8_t* cnt){
  4619. 8005e2c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4620. 8005e30: 2564 movs r5, #100 ; 0x64
  4621. 8005e32: 4345 muls r5, r0
  4622. printf("%02x ",buf[i]);
  4623. }
  4624. printf("\r\n");
  4625. #endif
  4626. crccheck = STH30_CheckCrc(&Uart_RxData[Usart_Num][blucell_type],Uart_RxData[Usart_Num][blucell_length],Uart_RxData[Usart_Num][Uart_RxData[Usart_Num][blucell_length] + 1]);
  4627. 8005e34: 4e15 ldr r6, [pc, #84] ; (8005e8c <Uart_dataCheck+0x60>)
  4628. void Uart_dataCheck(uint8_t Usart_Num ,uint8_t* cnt){
  4629. 8005e36: 460f mov r7, r1
  4630. crccheck = STH30_CheckCrc(&Uart_RxData[Usart_Num][blucell_type],Uart_RxData[Usart_Num][blucell_length],Uart_RxData[Usart_Num][Uart_RxData[Usart_Num][blucell_length] + 1]);
  4631. 8005e38: 1974 adds r4, r6, r5
  4632. 8005e3a: 78a1 ldrb r1, [r4, #2]
  4633. 8005e3c: 1c68 adds r0, r5, #1
  4634. 8005e3e: 1863 adds r3, r4, r1
  4635. 8005e40: 785a ldrb r2, [r3, #1]
  4636. 8005e42: 4430 add r0, r6
  4637. 8005e44: f000 fc05 bl 8006652 <STH30_CheckCrc>
  4638. if(crccheck == CHECKSUM_ERROR){
  4639. 8005e48: b998 cbnz r0, 8005e72 <Uart_dataCheck+0x46>
  4640. for(uint8_t i = 0; i < (*cnt); i++){
  4641. 8005e4a: 783b ldrb r3, [r7, #0]
  4642. 8005e4c: f100 0801 add.w r8, r0, #1
  4643. 8005e50: b2c0 uxtb r0, r0
  4644. 8005e52: 4283 cmp r3, r0
  4645. 8005e54: d807 bhi.n 8005e66 <Uart_dataCheck+0x3a>
  4646. else{
  4647. printf("What Happen?\r\n");
  4648. /*NOP*/
  4649. }
  4650. *cnt = 0;
  4651. 8005e56: 2100 movs r1, #0
  4652. 8005e58: 7039 strb r1, [r7, #0]
  4653. memset(Uart_RxData[Usart_Num],0x00,buf_size);
  4654. 8005e5a: 1970 adds r0, r6, r5
  4655. 8005e5c: 2264 movs r2, #100 ; 0x64
  4656. }
  4657. 8005e5e: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  4658. memset(Uart_RxData[Usart_Num],0x00,buf_size);
  4659. 8005e62: f000 bd74 b.w 800694e <memset>
  4660. printf("%02x ",Uart_RxData[Usart_Num][i]);
  4661. 8005e66: 5c21 ldrb r1, [r4, r0]
  4662. 8005e68: 4809 ldr r0, [pc, #36] ; (8005e90 <Uart_dataCheck+0x64>)
  4663. 8005e6a: f000 fd79 bl 8006960 <iprintf>
  4664. 8005e6e: 4640 mov r0, r8
  4665. 8005e70: e7eb b.n 8005e4a <Uart_dataCheck+0x1e>
  4666. else if(crccheck == NO_ERROR){
  4667. 8005e72: 2801 cmp r0, #1
  4668. 8005e74: d106 bne.n 8005e84 <Uart_dataCheck+0x58>
  4669. RGB_Controller_Func(&Uart_RxData[Usart_Num][blucell_stx]);\
  4670. 8005e76: 4620 mov r0, r4
  4671. 8005e78: f7ff fca0 bl 80057bc <RGB_Controller_Func>
  4672. UartDataisReved = val;
  4673. 8005e7c: 2200 movs r2, #0
  4674. 8005e7e: 4b05 ldr r3, [pc, #20] ; (8005e94 <Uart_dataCheck+0x68>)
  4675. 8005e80: 701a strb r2, [r3, #0]
  4676. 8005e82: e7e8 b.n 8005e56 <Uart_dataCheck+0x2a>
  4677. printf("What Happen?\r\n");
  4678. 8005e84: 4804 ldr r0, [pc, #16] ; (8005e98 <Uart_dataCheck+0x6c>)
  4679. 8005e86: f000 fddf bl 8006a48 <puts>
  4680. 8005e8a: e7e4 b.n 8005e56 <Uart_dataCheck+0x2a>
  4681. 8005e8c: 2000010b .word 0x2000010b
  4682. 8005e90: 08007a58 .word 0x08007a58
  4683. 8005e94: 200002e0 .word 0x200002e0
  4684. 8005e98: 08007a5e .word 0x08007a5e
  4685. 08005e9c <HAL_TIM_PeriodElapsedCallback>:
  4686. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  4687. {
  4688. if(htim->Instance == TIM6){
  4689. 8005e9c: 6802 ldr r2, [r0, #0]
  4690. 8005e9e: 4b06 ldr r3, [pc, #24] ; (8005eb8 <HAL_TIM_PeriodElapsedCallback+0x1c>)
  4691. 8005ea0: 429a cmp r2, r3
  4692. 8005ea2: d107 bne.n 8005eb4 <HAL_TIM_PeriodElapsedCallback+0x18>
  4693. UartTimerCnt++;
  4694. 8005ea4: 4a05 ldr r2, [pc, #20] ; (8005ebc <HAL_TIM_PeriodElapsedCallback+0x20>)
  4695. 8005ea6: 6813 ldr r3, [r2, #0]
  4696. 8005ea8: 3301 adds r3, #1
  4697. 8005eaa: 6013 str r3, [r2, #0]
  4698. LedTimerCnt++;
  4699. 8005eac: 4a04 ldr r2, [pc, #16] ; (8005ec0 <HAL_TIM_PeriodElapsedCallback+0x24>)
  4700. 8005eae: 6813 ldr r3, [r2, #0]
  4701. 8005eb0: 3301 adds r3, #1
  4702. 8005eb2: 6013 str r3, [r2, #0]
  4703. 8005eb4: 4770 bx lr
  4704. 8005eb6: bf00 nop
  4705. 8005eb8: 40001000 .word 0x40001000
  4706. 8005ebc: 200002a8 .word 0x200002a8
  4707. 8005ec0: 200002a0 .word 0x200002a0
  4708. 08005ec4 <RGB_SensorIDAutoSet>:
  4709. }
  4710. }
  4711. void RGB_SensorIDAutoSet(uint8_t set){
  4712. RGB_SensorIDAutoset = set;
  4713. 8005ec4: 4b01 ldr r3, [pc, #4] ; (8005ecc <RGB_SensorIDAutoSet+0x8>)
  4714. 8005ec6: 7018 strb r0, [r3, #0]
  4715. 8005ec8: 4770 bx lr
  4716. 8005eca: bf00 nop
  4717. 8005ecc: 200002a5 .word 0x200002a5
  4718. 08005ed0 <RGB_Sensor_PowerOnOff>:
  4719. uint8_t RGB_SensorIDAutoGet(void){
  4720. return RGB_SensorIDAutoset;
  4721. }
  4722. void RGB_Sensor_PowerOnOff(uint8_t id){
  4723. 8005ed0: b510 push {r4, lr}
  4724. 8005ed2: 4604 mov r4, r0
  4725. printf("%d Power ON \r\n",id);
  4726. 8005ed4: 4601 mov r1, r0
  4727. 8005ed6: 487b ldr r0, [pc, #492] ; (80060c4 <RGB_Sensor_PowerOnOff+0x1f4>)
  4728. 8005ed8: f000 fd42 bl 8006960 <iprintf>
  4729. switch(id){
  4730. 8005edc: 2c08 cmp r4, #8
  4731. 8005ede: f200 80ef bhi.w 80060c0 <RGB_Sensor_PowerOnOff+0x1f0>
  4732. 8005ee2: e8df f004 tbb [pc, r4]
  4733. 8005ee6: 05c3 .short 0x05c3
  4734. 8005ee8: 6854463e .word 0x6854463e
  4735. 8005eec: 9f81 .short 0x9f81
  4736. 8005eee: c3 .byte 0xc3
  4737. 8005eef: 00 .byte 0x00
  4738. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  4739. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  4740. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  4741. break;
  4742. case 1:
  4743. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_RESET);
  4744. 8005ef0: 2200 movs r2, #0
  4745. 8005ef2: f44f 5100 mov.w r1, #8192 ; 0x2000
  4746. 8005ef6: 4874 ldr r0, [pc, #464] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4747. 8005ef8: f7fe fc76 bl 80047e8 <HAL_GPIO_WritePin>
  4748. HAL_Delay(50);
  4749. 8005efc: 2032 movs r0, #50 ; 0x32
  4750. 8005efe: f7fe f9e5 bl 80042cc <HAL_Delay>
  4751. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4752. 8005f02: 2201 movs r2, #1
  4753. 8005f04: f44f 5100 mov.w r1, #8192 ; 0x2000
  4754. 8005f08: 486f ldr r0, [pc, #444] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4755. 8005f0a: f7fe fc6d bl 80047e8 <HAL_GPIO_WritePin>
  4756. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_RESET);
  4757. 8005f0e: 2200 movs r2, #0
  4758. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_RESET);
  4759. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_RESET);
  4760. break;
  4761. case 2:
  4762. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4763. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4764. 8005f10: f44f 4180 mov.w r1, #16384 ; 0x4000
  4765. 8005f14: 486c ldr r0, [pc, #432] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4766. 8005f16: f7fe fc67 bl 80047e8 <HAL_GPIO_WritePin>
  4767. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_RESET);
  4768. 8005f1a: 2200 movs r2, #0
  4769. 8005f1c: f44f 4100 mov.w r1, #32768 ; 0x8000
  4770. 8005f20: 4869 ldr r0, [pc, #420] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4771. 8005f22: f7fe fc61 bl 80047e8 <HAL_GPIO_WritePin>
  4772. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_RESET);
  4773. 8005f26: 2200 movs r2, #0
  4774. 8005f28: 2140 movs r1, #64 ; 0x40
  4775. 8005f2a: 4868 ldr r0, [pc, #416] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4776. 8005f2c: f7fe fc5c bl 80047e8 <HAL_GPIO_WritePin>
  4777. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_RESET);
  4778. 8005f30: 2200 movs r2, #0
  4779. 8005f32: 2180 movs r1, #128 ; 0x80
  4780. 8005f34: 4865 ldr r0, [pc, #404] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4781. 8005f36: f7fe fc57 bl 80047e8 <HAL_GPIO_WritePin>
  4782. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_RESET);
  4783. 8005f3a: 2200 movs r2, #0
  4784. 8005f3c: f44f 7180 mov.w r1, #256 ; 0x100
  4785. 8005f40: 4862 ldr r0, [pc, #392] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4786. 8005f42: f7fe fc51 bl 80047e8 <HAL_GPIO_WritePin>
  4787. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_RESET);
  4788. 8005f46: 2200 movs r2, #0
  4789. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4790. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4791. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  4792. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  4793. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  4794. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  4795. 8005f48: f44f 7100 mov.w r1, #512 ; 0x200
  4796. 8005f4c: 485f ldr r0, [pc, #380] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4797. 8005f4e: f7fe fc4b bl 80047e8 <HAL_GPIO_WritePin>
  4798. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_RESET);
  4799. 8005f52: 2200 movs r2, #0
  4800. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  4801. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  4802. break;
  4803. }
  4804. }
  4805. 8005f54: e8bd 4010 ldmia.w sp!, {r4, lr}
  4806. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  4807. 8005f58: f44f 7180 mov.w r1, #256 ; 0x100
  4808. 8005f5c: 485c ldr r0, [pc, #368] ; (80060d0 <RGB_Sensor_PowerOnOff+0x200>)
  4809. 8005f5e: f7fe bc43 b.w 80047e8 <HAL_GPIO_WritePin>
  4810. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4811. 8005f62: 2201 movs r2, #1
  4812. 8005f64: f44f 5100 mov.w r1, #8192 ; 0x2000
  4813. 8005f68: 4857 ldr r0, [pc, #348] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4814. 8005f6a: f7fe fc3d bl 80047e8 <HAL_GPIO_WritePin>
  4815. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4816. 8005f6e: 2201 movs r2, #1
  4817. 8005f70: e7ce b.n 8005f10 <RGB_Sensor_PowerOnOff+0x40>
  4818. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4819. 8005f72: 2201 movs r2, #1
  4820. 8005f74: f44f 5100 mov.w r1, #8192 ; 0x2000
  4821. 8005f78: 4853 ldr r0, [pc, #332] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4822. 8005f7a: f7fe fc35 bl 80047e8 <HAL_GPIO_WritePin>
  4823. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4824. 8005f7e: 2201 movs r2, #1
  4825. 8005f80: f44f 4180 mov.w r1, #16384 ; 0x4000
  4826. 8005f84: 4850 ldr r0, [pc, #320] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4827. 8005f86: f7fe fc2f bl 80047e8 <HAL_GPIO_WritePin>
  4828. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4829. 8005f8a: 2201 movs r2, #1
  4830. 8005f8c: e7c6 b.n 8005f1c <RGB_Sensor_PowerOnOff+0x4c>
  4831. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4832. 8005f8e: 2201 movs r2, #1
  4833. 8005f90: f44f 5100 mov.w r1, #8192 ; 0x2000
  4834. 8005f94: 484c ldr r0, [pc, #304] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4835. 8005f96: f7fe fc27 bl 80047e8 <HAL_GPIO_WritePin>
  4836. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4837. 8005f9a: 2201 movs r2, #1
  4838. 8005f9c: f44f 4180 mov.w r1, #16384 ; 0x4000
  4839. 8005fa0: 4849 ldr r0, [pc, #292] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4840. 8005fa2: f7fe fc21 bl 80047e8 <HAL_GPIO_WritePin>
  4841. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4842. 8005fa6: 2201 movs r2, #1
  4843. 8005fa8: f44f 4100 mov.w r1, #32768 ; 0x8000
  4844. 8005fac: 4846 ldr r0, [pc, #280] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4845. 8005fae: f7fe fc1b bl 80047e8 <HAL_GPIO_WritePin>
  4846. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  4847. 8005fb2: 2201 movs r2, #1
  4848. 8005fb4: e7b8 b.n 8005f28 <RGB_Sensor_PowerOnOff+0x58>
  4849. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4850. 8005fb6: 2201 movs r2, #1
  4851. 8005fb8: f44f 5100 mov.w r1, #8192 ; 0x2000
  4852. 8005fbc: 4842 ldr r0, [pc, #264] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4853. 8005fbe: f7fe fc13 bl 80047e8 <HAL_GPIO_WritePin>
  4854. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4855. 8005fc2: 2201 movs r2, #1
  4856. 8005fc4: f44f 4180 mov.w r1, #16384 ; 0x4000
  4857. 8005fc8: 483f ldr r0, [pc, #252] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4858. 8005fca: f7fe fc0d bl 80047e8 <HAL_GPIO_WritePin>
  4859. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4860. 8005fce: 2201 movs r2, #1
  4861. 8005fd0: f44f 4100 mov.w r1, #32768 ; 0x8000
  4862. 8005fd4: 483c ldr r0, [pc, #240] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4863. 8005fd6: f7fe fc07 bl 80047e8 <HAL_GPIO_WritePin>
  4864. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  4865. 8005fda: 2201 movs r2, #1
  4866. 8005fdc: 2140 movs r1, #64 ; 0x40
  4867. 8005fde: 483b ldr r0, [pc, #236] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4868. 8005fe0: f7fe fc02 bl 80047e8 <HAL_GPIO_WritePin>
  4869. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  4870. 8005fe4: 2201 movs r2, #1
  4871. 8005fe6: e7a4 b.n 8005f32 <RGB_Sensor_PowerOnOff+0x62>
  4872. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4873. 8005fe8: 2201 movs r2, #1
  4874. 8005fea: f44f 5100 mov.w r1, #8192 ; 0x2000
  4875. 8005fee: 4836 ldr r0, [pc, #216] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4876. 8005ff0: f7fe fbfa bl 80047e8 <HAL_GPIO_WritePin>
  4877. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4878. 8005ff4: 2201 movs r2, #1
  4879. 8005ff6: f44f 4180 mov.w r1, #16384 ; 0x4000
  4880. 8005ffa: 4833 ldr r0, [pc, #204] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4881. 8005ffc: f7fe fbf4 bl 80047e8 <HAL_GPIO_WritePin>
  4882. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4883. 8006000: 2201 movs r2, #1
  4884. 8006002: f44f 4100 mov.w r1, #32768 ; 0x8000
  4885. 8006006: 4830 ldr r0, [pc, #192] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4886. 8006008: f7fe fbee bl 80047e8 <HAL_GPIO_WritePin>
  4887. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  4888. 800600c: 2201 movs r2, #1
  4889. 800600e: 2140 movs r1, #64 ; 0x40
  4890. 8006010: 482e ldr r0, [pc, #184] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4891. 8006012: f7fe fbe9 bl 80047e8 <HAL_GPIO_WritePin>
  4892. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  4893. 8006016: 2201 movs r2, #1
  4894. 8006018: 2180 movs r1, #128 ; 0x80
  4895. 800601a: 482c ldr r0, [pc, #176] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4896. 800601c: f7fe fbe4 bl 80047e8 <HAL_GPIO_WritePin>
  4897. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  4898. 8006020: 2201 movs r2, #1
  4899. 8006022: e78b b.n 8005f3c <RGB_Sensor_PowerOnOff+0x6c>
  4900. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4901. 8006024: 2201 movs r2, #1
  4902. 8006026: f44f 5100 mov.w r1, #8192 ; 0x2000
  4903. 800602a: 4827 ldr r0, [pc, #156] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4904. 800602c: f7fe fbdc bl 80047e8 <HAL_GPIO_WritePin>
  4905. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4906. 8006030: 2201 movs r2, #1
  4907. 8006032: f44f 4180 mov.w r1, #16384 ; 0x4000
  4908. 8006036: 4824 ldr r0, [pc, #144] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4909. 8006038: f7fe fbd6 bl 80047e8 <HAL_GPIO_WritePin>
  4910. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4911. 800603c: 2201 movs r2, #1
  4912. 800603e: f44f 4100 mov.w r1, #32768 ; 0x8000
  4913. 8006042: 4821 ldr r0, [pc, #132] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4914. 8006044: f7fe fbd0 bl 80047e8 <HAL_GPIO_WritePin>
  4915. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  4916. 8006048: 2201 movs r2, #1
  4917. 800604a: 2140 movs r1, #64 ; 0x40
  4918. 800604c: 481f ldr r0, [pc, #124] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4919. 800604e: f7fe fbcb bl 80047e8 <HAL_GPIO_WritePin>
  4920. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  4921. 8006052: 2201 movs r2, #1
  4922. 8006054: 2180 movs r1, #128 ; 0x80
  4923. 8006056: 481d ldr r0, [pc, #116] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4924. 8006058: f7fe fbc6 bl 80047e8 <HAL_GPIO_WritePin>
  4925. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  4926. 800605c: 2201 movs r2, #1
  4927. 800605e: f44f 7180 mov.w r1, #256 ; 0x100
  4928. 8006062: 481a ldr r0, [pc, #104] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4929. 8006064: f7fe fbc0 bl 80047e8 <HAL_GPIO_WritePin>
  4930. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  4931. 8006068: 2201 movs r2, #1
  4932. 800606a: e76d b.n 8005f48 <RGB_Sensor_PowerOnOff+0x78>
  4933. HAL_GPIO_WritePin(SENSOR_EN1_GPIO_Port,SENSOR_EN1_Pin,GPIO_PIN_SET);
  4934. 800606c: 2201 movs r2, #1
  4935. 800606e: f44f 5100 mov.w r1, #8192 ; 0x2000
  4936. 8006072: 4815 ldr r0, [pc, #84] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4937. 8006074: f7fe fbb8 bl 80047e8 <HAL_GPIO_WritePin>
  4938. HAL_GPIO_WritePin(SENSOR_EN2_GPIO_Port,SENSOR_EN2_Pin,GPIO_PIN_SET);
  4939. 8006078: 2201 movs r2, #1
  4940. 800607a: f44f 4180 mov.w r1, #16384 ; 0x4000
  4941. 800607e: 4812 ldr r0, [pc, #72] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4942. 8006080: f7fe fbb2 bl 80047e8 <HAL_GPIO_WritePin>
  4943. HAL_GPIO_WritePin(SENSOR_EN3_GPIO_Port,SENSOR_EN3_Pin,GPIO_PIN_SET);
  4944. 8006084: 2201 movs r2, #1
  4945. 8006086: f44f 4100 mov.w r1, #32768 ; 0x8000
  4946. 800608a: 480f ldr r0, [pc, #60] ; (80060c8 <RGB_Sensor_PowerOnOff+0x1f8>)
  4947. 800608c: f7fe fbac bl 80047e8 <HAL_GPIO_WritePin>
  4948. HAL_GPIO_WritePin(SENSOR_EN4_GPIO_Port,SENSOR_EN4_Pin,GPIO_PIN_SET);
  4949. 8006090: 2201 movs r2, #1
  4950. 8006092: 2140 movs r1, #64 ; 0x40
  4951. 8006094: 480d ldr r0, [pc, #52] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4952. 8006096: f7fe fba7 bl 80047e8 <HAL_GPIO_WritePin>
  4953. HAL_GPIO_WritePin(SENSOR_EN5_GPIO_Port,SENSOR_EN5_Pin,GPIO_PIN_SET);
  4954. 800609a: 2201 movs r2, #1
  4955. 800609c: 2180 movs r1, #128 ; 0x80
  4956. 800609e: 480b ldr r0, [pc, #44] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4957. 80060a0: f7fe fba2 bl 80047e8 <HAL_GPIO_WritePin>
  4958. HAL_GPIO_WritePin(SENSOR_EN6_GPIO_Port,SENSOR_EN6_Pin,GPIO_PIN_SET);
  4959. 80060a4: 2201 movs r2, #1
  4960. 80060a6: f44f 7180 mov.w r1, #256 ; 0x100
  4961. 80060aa: 4808 ldr r0, [pc, #32] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4962. 80060ac: f7fe fb9c bl 80047e8 <HAL_GPIO_WritePin>
  4963. HAL_GPIO_WritePin(SENSOR_EN7_GPIO_Port,SENSOR_EN7_Pin,GPIO_PIN_SET);
  4964. 80060b0: 2201 movs r2, #1
  4965. 80060b2: f44f 7100 mov.w r1, #512 ; 0x200
  4966. 80060b6: 4805 ldr r0, [pc, #20] ; (80060cc <RGB_Sensor_PowerOnOff+0x1fc>)
  4967. 80060b8: f7fe fb96 bl 80047e8 <HAL_GPIO_WritePin>
  4968. HAL_GPIO_WritePin(SENSOR_EN8_GPIO_Port,SENSOR_EN8_Pin,GPIO_PIN_SET);
  4969. 80060bc: 2201 movs r2, #1
  4970. 80060be: e749 b.n 8005f54 <RGB_Sensor_PowerOnOff+0x84>
  4971. 80060c0: bd10 pop {r4, pc}
  4972. 80060c2: bf00 nop
  4973. 80060c4: 08007a88 .word 0x08007a88
  4974. 80060c8: 40010c00 .word 0x40010c00
  4975. 80060cc: 40011000 .word 0x40011000
  4976. 80060d0: 40010800 .word 0x40010800
  4977. 080060d4 <Flash_RGB_Data_Write>:
  4978. #endif // PYJ.2019.03.20_END --
  4979. #define ADDR_FLASH_PAGE_TEST ((uint32_t)0x08030000) /* Base @ of Page 127, 1 Kbytes */
  4980. #define FLASH_USER_START_ADDR ADDR_FLASH_PAGE_TEST /* Start @ of user Flash area */
  4981. #define FLASH_USER_END_ADDR ADDR_FLASH_PAGE_TEST + ((uint32_t)0x0000FFFF) /* End @ of user Flash area */
  4982. void Flash_RGB_Data_Write(uint32_t Addr,uint8_t* data){
  4983. 80060d4: b570 push {r4, r5, r6, lr}
  4984. 80060d6: 4604 mov r4, r0
  4985. uint16_t temp_Red = 0,temp_Green = 0,temp_Blue = 0;
  4986. temp_Red = ((data[blucell_red_H] << 8) |data[blucell_red_L]); //R
  4987. temp_Green= ((data[blucell_green_H] << 8) |data[blucell_green_L]); //G
  4988. 80060d8: 798b ldrb r3, [r1, #6]
  4989. 80060da: 79ce ldrb r6, [r1, #7]
  4990. temp_Blue = ((data[blucell_blue_H] << 8) |data[blucell_blue_L]); //B
  4991. 80060dc: 7a4d ldrb r5, [r1, #9]
  4992. temp_Green= ((data[blucell_green_H] << 8) |data[blucell_green_L]); //G
  4993. 80060de: ea46 2603 orr.w r6, r6, r3, lsl #8
  4994. temp_Blue = ((data[blucell_blue_H] << 8) |data[blucell_blue_L]); //B
  4995. 80060e2: 7a0b ldrb r3, [r1, #8]
  4996. temp_Red = ((data[blucell_red_H] << 8) |data[blucell_red_L]); //R
  4997. 80060e4: 794a ldrb r2, [r1, #5]
  4998. temp_Blue = ((data[blucell_blue_H] << 8) |data[blucell_blue_L]); //B
  4999. 80060e6: ea45 2503 orr.w r5, r5, r3, lsl #8
  5000. temp_Red = ((data[blucell_red_H] << 8) |data[blucell_red_L]); //R
  5001. 80060ea: 790b ldrb r3, [r1, #4]
  5002. HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Addr + 0 , (uint16_t)temp_Red);
  5003. 80060ec: 4601 mov r1, r0
  5004. temp_Red = ((data[blucell_red_H] << 8) |data[blucell_red_L]); //R
  5005. 80060ee: ea42 2203 orr.w r2, r2, r3, lsl #8
  5006. HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Addr + 0 , (uint16_t)temp_Red);
  5007. 80060f2: 2001 movs r0, #1
  5008. 80060f4: 2300 movs r3, #0
  5009. 80060f6: f7fe fa3f bl 8004578 <HAL_FLASH_Program>
  5010. HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Addr + 2 , (uint16_t)temp_Green);
  5011. 80060fa: 4632 mov r2, r6
  5012. 80060fc: 1ca1 adds r1, r4, #2
  5013. 80060fe: 2300 movs r3, #0
  5014. 8006100: 2001 movs r0, #1
  5015. 8006102: f7fe fa39 bl 8004578 <HAL_FLASH_Program>
  5016. HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Addr + 4 , (uint16_t)temp_Blue);
  5017. 8006106: 462a mov r2, r5
  5018. 8006108: 1d21 adds r1, r4, #4
  5019. 800610a: 2300 movs r3, #0
  5020. }
  5021. 800610c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5022. HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Addr + 4 , (uint16_t)temp_Blue);
  5023. 8006110: 2001 movs r0, #1
  5024. 8006112: f7fe ba31 b.w 8004578 <HAL_FLASH_Program>
  5025. ...
  5026. 08006118 <Flash_write>:
  5027. void Flash_write(uint8_t* data) // ?“°ê¸°í•¨?ˆ˜
  5028. {
  5029. 8006118: b537 push {r0, r1, r2, r4, r5, lr}
  5030. 800611a: 4605 mov r5, r0
  5031. // EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  5032. // EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  5033. // EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  5034. Address = START_ADDR;
  5035. __HAL_RCC_TIM7_CLK_DISABLE(); // 매ì�¸???�´ë¨¸ë?? ? •ì§??•©?‹ˆ?‹¤
  5036. 800611c: 4c0f ldr r4, [pc, #60] ; (800615c <Flash_write+0x44>)
  5037. 800611e: 69e3 ldr r3, [r4, #28]
  5038. 8006120: f023 0320 bic.w r3, r3, #32
  5039. 8006124: 61e3 str r3, [r4, #28]
  5040. HAL_FLASH_Unlock(); // lock ??�
  5041. 8006126: f7fe f9e1 bl 80044ec <HAL_FLASH_Unlock>
  5042. 800612a: 7aab ldrb r3, [r5, #10]
  5043. case 8:
  5044. Address += 42;
  5045. break;
  5046. }
  5047. Flash_RGB_Data_Write(Address,&data[blucell_stx]);
  5048. 800612c: 4629 mov r1, r5
  5049. 800612e: 3b02 subs r3, #2
  5050. 8006130: b2db uxtb r3, r3
  5051. 8006132: 2b06 cmp r3, #6
  5052. 8006134: bf96 itet ls
  5053. 8006136: 4a0a ldrls r2, [pc, #40] ; (8006160 <Flash_write+0x48>)
  5054. switch(data[blucell_dstid]){
  5055. 8006138: 480a ldrhi r0, [pc, #40] ; (8006164 <Flash_write+0x4c>)
  5056. 800613a: f852 0023 ldrls.w r0, [r2, r3, lsl #2]
  5057. Flash_RGB_Data_Write(Address,&data[blucell_stx]);
  5058. 800613e: f7ff ffc9 bl 80060d4 <Flash_RGB_Data_Write>
  5059. HAL_FLASH_Lock(); // lock ?ž ê·¸ê¸°
  5060. 8006142: f7fe f9e5 bl 8004510 <HAL_FLASH_Lock>
  5061. __HAL_RCC_TIM7_CLK_ENABLE(); // 매ì�¸???�´ë¨¸ë?? ?ž¬?‹œ?ž‘?•©?‹ˆ?‹¤
  5062. 8006146: 69e3 ldr r3, [r4, #28]
  5063. 8006148: f043 0320 orr.w r3, r3, #32
  5064. 800614c: 61e3 str r3, [r4, #28]
  5065. 800614e: 69e3 ldr r3, [r4, #28]
  5066. 8006150: f003 0320 and.w r3, r3, #32
  5067. 8006154: 9301 str r3, [sp, #4]
  5068. 8006156: 9b01 ldr r3, [sp, #4]
  5069. }
  5070. 8006158: b003 add sp, #12
  5071. 800615a: bd30 pop {r4, r5, pc}
  5072. 800615c: 40021000 .word 0x40021000
  5073. 8006160: 08007a6c .word 0x08007a6c
  5074. 8006164: 08030000 .word 0x08030000
  5075. 08006168 <Flash_InitRead>:
  5076. void Flash_InitRead(void) // ?“°ê¸°í•¨?ˆ˜
  5077. {
  5078. 8006168: b530 push {r4, r5, lr}
  5079. 800616a: 480a ldr r0, [pc, #40] ; (8006194 <Flash_InitRead+0x2c>)
  5080. 800616c: 490a ldr r1, [pc, #40] ; (8006198 <Flash_InitRead+0x30>)
  5081. 800616e: 4a0b ldr r2, [pc, #44] ; (800619c <Flash_InitRead+0x34>)
  5082. 8006170: 4b0b ldr r3, [pc, #44] ; (80061a0 <Flash_InitRead+0x38>)
  5083. uint32_t Address = 0;
  5084. Address = StartAddr;
  5085. for(uint8_t i = 1; i <= 8; i++ ){
  5086. 8006172: 4c0c ldr r4, [pc, #48] ; (80061a4 <Flash_InitRead+0x3c>)
  5087. RGB_SensorRedLimit_Buf[i] = (*(uint16_t*)Address);
  5088. 8006174: f833 5c06 ldrh.w r5, [r3, #-6]
  5089. 8006178: 3306 adds r3, #6
  5090. 800617a: f820 5f02 strh.w r5, [r0, #2]!
  5091. // printf("%08x : %04X \n",Address ,*(uint16_t*)Address);
  5092. Address += 2;
  5093. RGB_SensorGreenLimit_Buf[i] = (*(uint16_t*)Address);
  5094. 800617e: f833 5c0a ldrh.w r5, [r3, #-10]
  5095. 8006182: f821 5f02 strh.w r5, [r1, #2]!
  5096. // printf("%08x : %04X \n",Address ,*(uint16_t*)Address);
  5097. Address += 2;
  5098. RGB_SensorBlueLimit_Buf[i] = (*(uint16_t*)Address);
  5099. 8006186: f833 5c08 ldrh.w r5, [r3, #-8]
  5100. for(uint8_t i = 1; i <= 8; i++ ){
  5101. 800618a: 42a3 cmp r3, r4
  5102. RGB_SensorBlueLimit_Buf[i] = (*(uint16_t*)Address);
  5103. 800618c: f822 5f02 strh.w r5, [r2, #2]!
  5104. for(uint8_t i = 1; i <= 8; i++ ){
  5105. 8006190: d1f0 bne.n 8006174 <Flash_InitRead+0xc>
  5106. // printf("%08x : %04X \n",Address ,*(uint16_t*)Address);
  5107. Address += 2;
  5108. }
  5109. }
  5110. 8006192: bd30 pop {r4, r5, pc}
  5111. 8006194: 200000b0 .word 0x200000b0
  5112. 8006198: 2000009e .word 0x2000009e
  5113. 800619c: 2000008c .word 0x2000008c
  5114. 80061a0: 08030006 .word 0x08030006
  5115. 80061a4: 08030036 .word 0x08030036
  5116. 080061a8 <SystemClock_Config>:
  5117. /**
  5118. * @brief System Clock Configuration
  5119. * @retval None
  5120. */
  5121. void SystemClock_Config(void)
  5122. {
  5123. 80061a8: b510 push {r4, lr}
  5124. 80061aa: b090 sub sp, #64 ; 0x40
  5125. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  5126. 80061ac: 2228 movs r2, #40 ; 0x28
  5127. 80061ae: 2100 movs r1, #0
  5128. 80061b0: a806 add r0, sp, #24
  5129. 80061b2: f000 fbcc bl 800694e <memset>
  5130. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  5131. 80061b6: 2100 movs r1, #0
  5132. 80061b8: 2214 movs r2, #20
  5133. 80061ba: a801 add r0, sp, #4
  5134. 80061bc: f000 fbc7 bl 800694e <memset>
  5135. */
  5136. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  5137. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  5138. RCC_OscInitStruct.HSEPredivValue = RCC_HSE_PREDIV_DIV1;
  5139. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  5140. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5141. 80061c0: 2402 movs r4, #2
  5142. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  5143. 80061c2: 2201 movs r2, #1
  5144. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  5145. 80061c4: f44f 3380 mov.w r3, #65536 ; 0x10000
  5146. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  5147. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL2;
  5148. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5149. 80061c8: a806 add r0, sp, #24
  5150. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSE;
  5151. 80061ca: 9206 str r2, [sp, #24]
  5152. RCC_OscInitStruct.HSEState = RCC_HSE_ON;
  5153. 80061cc: 9307 str r3, [sp, #28]
  5154. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  5155. 80061ce: 920a str r2, [sp, #40] ; 0x28
  5156. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSE;
  5157. 80061d0: 930e str r3, [sp, #56] ; 0x38
  5158. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5159. 80061d2: 940d str r4, [sp, #52] ; 0x34
  5160. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5161. 80061d4: f7fe fb92 bl 80048fc <HAL_RCC_OscConfig>
  5162. {
  5163. Error_Handler();
  5164. }
  5165. /**Initializes the CPU, AHB and APB busses clocks
  5166. */
  5167. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5168. 80061d8: 230f movs r3, #15
  5169. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  5170. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5171. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5172. 80061da: 2100 movs r1, #0
  5173. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5174. 80061dc: 9301 str r3, [sp, #4]
  5175. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5176. 80061de: f44f 6380 mov.w r3, #1024 ; 0x400
  5177. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5178. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  5179. 80061e2: a801 add r0, sp, #4
  5180. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5181. 80061e4: 9402 str r4, [sp, #8]
  5182. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5183. 80061e6: 9103 str r1, [sp, #12]
  5184. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5185. 80061e8: 9304 str r3, [sp, #16]
  5186. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5187. 80061ea: 9105 str r1, [sp, #20]
  5188. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_0) != HAL_OK)
  5189. 80061ec: f7fe fd4e bl 8004c8c <HAL_RCC_ClockConfig>
  5190. {
  5191. Error_Handler();
  5192. }
  5193. }
  5194. 80061f0: b010 add sp, #64 ; 0x40
  5195. 80061f2: bd10 pop {r4, pc}
  5196. 080061f4 <main>:
  5197. {
  5198. 80061f4: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5199. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[blucell_type],StatusRequest_data[blucell_length]),0xeb};
  5200. 80061f8: 2604 movs r6, #4
  5201. 80061fa: 2501 movs r5, #1
  5202. 80061fc: f04f 08be mov.w r8, #190 ; 0xbe
  5203. 8006200: 4fbb ldr r7, [pc, #748] ; (80064f0 <main+0x2fc>)
  5204. {
  5205. 8006202: b093 sub sp, #76 ; 0x4c
  5206. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[blucell_type],StatusRequest_data[blucell_length]),0xeb};
  5207. 8006204: 783b ldrb r3, [r7, #0]
  5208. 8006206: 4631 mov r1, r6
  5209. 8006208: f88d 302b strb.w r3, [sp, #43] ; 0x2b
  5210. 800620c: 4bb9 ldr r3, [pc, #740] ; (80064f4 <main+0x300>)
  5211. 800620e: f10d 0029 add.w r0, sp, #41 ; 0x29
  5212. 8006212: 781b ldrb r3, [r3, #0]
  5213. 8006214: f88d 8028 strb.w r8, [sp, #40] ; 0x28
  5214. 8006218: f88d 5029 strb.w r5, [sp, #41] ; 0x29
  5215. 800621c: f88d 602a strb.w r6, [sp, #42] ; 0x2a
  5216. 8006220: f88d 302c strb.w r3, [sp, #44] ; 0x2c
  5217. 8006224: f000 f9fa bl 800661c <STH30_CreateCrc>
  5218. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[blucell_type],IDAutoSetRequest_data[blucell_length]),0xeb};
  5219. 8006228: f04f 0303 mov.w r3, #3
  5220. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[blucell_type],StatusRequest_data[blucell_length]),0xeb};
  5221. 800622c: 24eb movs r4, #235 ; 0xeb
  5222. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[blucell_type],IDAutoSetRequest_data[blucell_length]),0xeb};
  5223. 800622e: f88d 3031 strb.w r3, [sp, #49] ; 0x31
  5224. 8006232: 783b ldrb r3, [r7, #0]
  5225. 8006234: 4631 mov r1, r6
  5226. 8006236: f88d 3033 strb.w r3, [sp, #51] ; 0x33
  5227. 800623a: 4bae ldr r3, [pc, #696] ; (80064f4 <main+0x300>)
  5228. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[blucell_type],StatusRequest_data[blucell_length]),0xeb};
  5229. 800623c: f88d 002d strb.w r0, [sp, #45] ; 0x2d
  5230. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[blucell_type],IDAutoSetRequest_data[blucell_length]),0xeb};
  5231. 8006240: 781b ldrb r3, [r3, #0]
  5232. 8006242: f10d 0031 add.w r0, sp, #49 ; 0x31
  5233. * @param None
  5234. * @retval None
  5235. */
  5236. static void MX_GPIO_Init(void)
  5237. {
  5238. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5239. 8006246: f04f 0910 mov.w r9, #16
  5240. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[blucell_type],IDAutoSetRequest_data[blucell_length]),0xeb};
  5241. 800624a: f88d 3034 strb.w r3, [sp, #52] ; 0x34
  5242. uint8_t StatusRequest_data[RGB_SensorDataRequest_Length] = {0xbe,RGB_Status_Data_Request,RGB_SensorDataRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&StatusRequest_data[blucell_type],StatusRequest_data[blucell_length]),0xeb};
  5243. 800624e: f88d 402e strb.w r4, [sp, #46] ; 0x2e
  5244. uint8_t IDAutoSetRequest_data[RGB_SensorIDAutoSetRequest_Length] = {0xbe,RGB_SensorID_SET,RGB_SensorIDAutoSetRequest_Length - 3,MyControllerID,SensorID,STH30_CreateCrc(&IDAutoSetRequest_data[blucell_type],IDAutoSetRequest_data[blucell_length]),0xeb};
  5245. 8006252: f88d 8030 strb.w r8, [sp, #48] ; 0x30
  5246. 8006256: f88d 6032 strb.w r6, [sp, #50] ; 0x32
  5247. 800625a: f000 f9df bl 800661c <STH30_CreateCrc>
  5248. 800625e: f88d 4036 strb.w r4, [sp, #54] ; 0x36
  5249. 8006262: f88d 0035 strb.w r0, [sp, #53] ; 0x35
  5250. HAL_Init();
  5251. 8006266: f7fe f80d bl 8004284 <HAL_Init>
  5252. SystemClock_Config();
  5253. 800626a: f7ff ff9d bl 80061a8 <SystemClock_Config>
  5254. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5255. 800626e: 464a mov r2, r9
  5256. 8006270: 2100 movs r1, #0
  5257. 8006272: a80e add r0, sp, #56 ; 0x38
  5258. 8006274: f000 fb6b bl 800694e <memset>
  5259. /* GPIO Ports Clock Enable */
  5260. __HAL_RCC_GPIOC_CLK_ENABLE();
  5261. 8006278: 4b9f ldr r3, [pc, #636] ; (80064f8 <main+0x304>)
  5262. __HAL_RCC_GPIOD_CLK_ENABLE();
  5263. __HAL_RCC_GPIOA_CLK_ENABLE();
  5264. __HAL_RCC_GPIOB_CLK_ENABLE();
  5265. /*Configure GPIO pin Output Level */
  5266. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5267. 800627a: f649 71f0 movw r1, #40944 ; 0x9ff0
  5268. __HAL_RCC_GPIOC_CLK_ENABLE();
  5269. 800627e: 699a ldr r2, [r3, #24]
  5270. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5271. 8006280: 489e ldr r0, [pc, #632] ; (80064fc <main+0x308>)
  5272. __HAL_RCC_GPIOC_CLK_ENABLE();
  5273. 8006282: ea42 0209 orr.w r2, r2, r9
  5274. 8006286: 619a str r2, [r3, #24]
  5275. 8006288: 699a ldr r2, [r3, #24]
  5276. /*Configure GPIO pin Output Level */
  5277. HAL_GPIO_WritePin(GPIOA, SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  5278. |SENSOR_EN8_Pin|SX1276_NSS_Pin, GPIO_PIN_RESET);
  5279. /*Configure GPIO pin Output Level */
  5280. HAL_GPIO_WritePin(GPIOB, SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  5281. 800628a: f8df b2e8 ldr.w fp, [pc, #744] ; 8006574 <main+0x380>
  5282. __HAL_RCC_GPIOC_CLK_ENABLE();
  5283. 800628e: ea02 0209 and.w r2, r2, r9
  5284. 8006292: 9206 str r2, [sp, #24]
  5285. 8006294: 9a06 ldr r2, [sp, #24]
  5286. __HAL_RCC_GPIOD_CLK_ENABLE();
  5287. 8006296: 699a ldr r2, [r3, #24]
  5288. LED_CH2_Pin LED_CH3_Pin */
  5289. GPIO_InitStruct.Pin = BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5290. |SENSOR_EN5_Pin|SENSOR_EN6_Pin|SENSOR_EN7_Pin|LED_CH1_Pin
  5291. |LED_CH2_Pin|LED_CH3_Pin;
  5292. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5293. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5294. 8006298: 2400 movs r4, #0
  5295. __HAL_RCC_GPIOD_CLK_ENABLE();
  5296. 800629a: f042 0220 orr.w r2, r2, #32
  5297. 800629e: 619a str r2, [r3, #24]
  5298. 80062a0: 699a ldr r2, [r3, #24]
  5299. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5300. 80062a2: f04f 0a02 mov.w sl, #2
  5301. __HAL_RCC_GPIOD_CLK_ENABLE();
  5302. 80062a6: f002 0220 and.w r2, r2, #32
  5303. 80062aa: 9207 str r2, [sp, #28]
  5304. 80062ac: 9a07 ldr r2, [sp, #28]
  5305. __HAL_RCC_GPIOA_CLK_ENABLE();
  5306. 80062ae: 699a ldr r2, [r3, #24]
  5307. htim6.Instance = TIM6;
  5308. 80062b0: f8df 82c4 ldr.w r8, [pc, #708] ; 8006578 <main+0x384>
  5309. __HAL_RCC_GPIOA_CLK_ENABLE();
  5310. 80062b4: 4332 orrs r2, r6
  5311. 80062b6: 619a str r2, [r3, #24]
  5312. 80062b8: 699a ldr r2, [r3, #24]
  5313. huart1.Instance = USART1;
  5314. 80062ba: 4f91 ldr r7, [pc, #580] ; (8006500 <main+0x30c>)
  5315. __HAL_RCC_GPIOA_CLK_ENABLE();
  5316. 80062bc: 4032 ands r2, r6
  5317. 80062be: 9208 str r2, [sp, #32]
  5318. 80062c0: 9a08 ldr r2, [sp, #32]
  5319. __HAL_RCC_GPIOB_CLK_ENABLE();
  5320. 80062c2: 699a ldr r2, [r3, #24]
  5321. 80062c4: f042 0208 orr.w r2, r2, #8
  5322. 80062c8: 619a str r2, [r3, #24]
  5323. 80062ca: 699b ldr r3, [r3, #24]
  5324. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5325. 80062cc: 2200 movs r2, #0
  5326. __HAL_RCC_GPIOB_CLK_ENABLE();
  5327. 80062ce: f003 0308 and.w r3, r3, #8
  5328. 80062d2: 9309 str r3, [sp, #36] ; 0x24
  5329. 80062d4: 9b09 ldr r3, [sp, #36] ; 0x24
  5330. HAL_GPIO_WritePin(GPIOC, BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5331. 80062d6: f7fe fa87 bl 80047e8 <HAL_GPIO_WritePin>
  5332. HAL_GPIO_WritePin(GPIOA, SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  5333. 80062da: 4b8a ldr r3, [pc, #552] ; (8006504 <main+0x310>)
  5334. 80062dc: 2200 movs r2, #0
  5335. 80062de: 4618 mov r0, r3
  5336. 80062e0: f248 11f0 movw r1, #33264 ; 0x81f0
  5337. 80062e4: 9303 str r3, [sp, #12]
  5338. 80062e6: f7fe fa7f bl 80047e8 <HAL_GPIO_WritePin>
  5339. HAL_GPIO_WritePin(GPIOB, SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  5340. 80062ea: 2200 movs r2, #0
  5341. 80062ec: f24f 31e9 movw r1, #62441 ; 0xf3e9
  5342. 80062f0: 4658 mov r0, fp
  5343. 80062f2: f7fe fa79 bl 80047e8 <HAL_GPIO_WritePin>
  5344. HAL_GPIO_WritePin(LED_CH4_GPIO_Port, LED_CH4_Pin, GPIO_PIN_RESET);
  5345. 80062f6: 4631 mov r1, r6
  5346. 80062f8: 2200 movs r2, #0
  5347. 80062fa: 4883 ldr r0, [pc, #524] ; (8006508 <main+0x314>)
  5348. 80062fc: f7fe fa74 bl 80047e8 <HAL_GPIO_WritePin>
  5349. GPIO_InitStruct.Pin = BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5350. 8006300: f649 72f0 movw r2, #40944 ; 0x9ff0
  5351. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5352. 8006304: a90e add r1, sp, #56 ; 0x38
  5353. 8006306: 487d ldr r0, [pc, #500] ; (80064fc <main+0x308>)
  5354. GPIO_InitStruct.Pin = BOOT_LED_Pin|SX1276_DIO4_Pin|SX1276_DIO5_Pin|SENSOR_EN4_Pin
  5355. 8006308: 920e str r2, [sp, #56] ; 0x38
  5356. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5357. 800630a: 950f str r5, [sp, #60] ; 0x3c
  5358. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5359. 800630c: 9410 str r4, [sp, #64] ; 0x40
  5360. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5361. 800630e: f8cd a044 str.w sl, [sp, #68] ; 0x44
  5362. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  5363. 8006312: f7fe f977 bl 8004604 <HAL_GPIO_Init>
  5364. /*Configure GPIO pins : SX1276_DIO0_Pin SX1276_DIO1_Pin SX1276_DIO2_Pin SX1276_DIO3_Pin
  5365. SENSOR_EN8_Pin SX1276_NSS_Pin */
  5366. GPIO_InitStruct.Pin = SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  5367. 8006316: f248 12f0 movw r2, #33264 ; 0x81f0
  5368. |SENSOR_EN8_Pin|SX1276_NSS_Pin;
  5369. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5370. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5371. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5372. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5373. 800631a: 9b03 ldr r3, [sp, #12]
  5374. 800631c: a90e add r1, sp, #56 ; 0x38
  5375. 800631e: 4618 mov r0, r3
  5376. 8006320: 9305 str r3, [sp, #20]
  5377. GPIO_InitStruct.Pin = SX1276_DIO0_Pin|SX1276_DIO1_Pin|SX1276_DIO2_Pin|SX1276_DIO3_Pin
  5378. 8006322: 920e str r2, [sp, #56] ; 0x38
  5379. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5380. 8006324: 950f str r5, [sp, #60] ; 0x3c
  5381. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5382. 8006326: 9410 str r4, [sp, #64] ; 0x40
  5383. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5384. 8006328: f8cd a044 str.w sl, [sp, #68] ; 0x44
  5385. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5386. 800632c: f7fe f96a bl 8004604 <HAL_GPIO_Init>
  5387. /*Configure GPIO pins : SX1276_RESET_Pin LED_ALARM_Pin SENSOR_EN1_Pin SENSOR_EN2_Pin
  5388. SENSOR_EN3_Pin SX1276_CLK_Pin SX1276_MOSI_Pin LED_CH5_Pin
  5389. LED_CH6_Pin LED_CH7_Pin LED_CH8_Pin */
  5390. GPIO_InitStruct.Pin = SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  5391. 8006330: f24f 32e9 movw r2, #62441 ; 0xf3e9
  5392. |SENSOR_EN3_Pin|SX1276_CLK_Pin|SX1276_MOSI_Pin|LED_CH5_Pin
  5393. |LED_CH6_Pin|LED_CH7_Pin|LED_CH8_Pin;
  5394. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5395. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5396. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5397. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5398. 8006334: a90e add r1, sp, #56 ; 0x38
  5399. 8006336: 4658 mov r0, fp
  5400. GPIO_InitStruct.Pin = SX1276_RESET_Pin|LED_ALARM_Pin|SENSOR_EN1_Pin|SENSOR_EN2_Pin
  5401. 8006338: 920e str r2, [sp, #56] ; 0x38
  5402. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5403. 800633a: 950f str r5, [sp, #60] ; 0x3c
  5404. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5405. 800633c: 9410 str r4, [sp, #64] ; 0x40
  5406. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5407. 800633e: f8cd a044 str.w sl, [sp, #68] ; 0x44
  5408. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5409. 8006342: f7fe f95f bl 8004604 <HAL_GPIO_Init>
  5410. /*Configure GPIO pin : LED_CH4_Pin */
  5411. GPIO_InitStruct.Pin = LED_CH4_Pin;
  5412. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5413. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5414. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5415. HAL_GPIO_Init(LED_CH4_GPIO_Port, &GPIO_InitStruct);
  5416. 8006346: a90e add r1, sp, #56 ; 0x38
  5417. 8006348: 486f ldr r0, [pc, #444] ; (8006508 <main+0x314>)
  5418. GPIO_InitStruct.Pin = LED_CH4_Pin;
  5419. 800634a: 960e str r6, [sp, #56] ; 0x38
  5420. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5421. 800634c: 950f str r5, [sp, #60] ; 0x3c
  5422. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5423. 800634e: 9410 str r4, [sp, #64] ; 0x40
  5424. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5425. 8006350: f8cd a044 str.w sl, [sp, #68] ; 0x44
  5426. HAL_GPIO_Init(LED_CH4_GPIO_Port, &GPIO_InitStruct);
  5427. 8006354: f7fe f956 bl 8004604 <HAL_GPIO_Init>
  5428. /*Configure GPIO pin : SX1276_MISO_Pin */
  5429. GPIO_InitStruct.Pin = SX1276_MISO_Pin;
  5430. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5431. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5432. HAL_GPIO_Init(SX1276_MISO_GPIO_Port, &GPIO_InitStruct);
  5433. 8006358: a90e add r1, sp, #56 ; 0x38
  5434. 800635a: 4658 mov r0, fp
  5435. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5436. 800635c: 940f str r4, [sp, #60] ; 0x3c
  5437. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5438. 800635e: 9410 str r4, [sp, #64] ; 0x40
  5439. GPIO_InitStruct.Pin = SX1276_MISO_Pin;
  5440. 8006360: f8cd 9038 str.w r9, [sp, #56] ; 0x38
  5441. HAL_GPIO_Init(SX1276_MISO_GPIO_Port, &GPIO_InitStruct);
  5442. 8006364: f7fe f94e bl 8004604 <HAL_GPIO_Init>
  5443. htim6.Init.Prescaler = 1600-1;
  5444. 8006368: f240 633f movw r3, #1599 ; 0x63f
  5445. 800636c: 4a67 ldr r2, [pc, #412] ; (800650c <main+0x318>)
  5446. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5447. 800636e: 4640 mov r0, r8
  5448. htim6.Init.Prescaler = 1600-1;
  5449. 8006370: e888 000c stmia.w r8, {r2, r3}
  5450. htim6.Init.Period = 10-1;
  5451. 8006374: 2209 movs r2, #9
  5452. TIM_MasterConfigTypeDef sMasterConfig = {0};
  5453. 8006376: 940e str r4, [sp, #56] ; 0x38
  5454. htim6.Init.Period = 10-1;
  5455. 8006378: f8c8 200c str.w r2, [r8, #12]
  5456. TIM_MasterConfigTypeDef sMasterConfig = {0};
  5457. 800637c: 940f str r4, [sp, #60] ; 0x3c
  5458. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  5459. 800637e: f8c8 4008 str.w r4, [r8, #8]
  5460. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  5461. 8006382: f8c8 4018 str.w r4, [r8, #24]
  5462. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5463. 8006386: f7fe fe51 bl 800502c <HAL_TIM_Base_Init>
  5464. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5465. 800638a: a90e add r1, sp, #56 ; 0x38
  5466. 800638c: 4640 mov r0, r8
  5467. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  5468. 800638e: 940e str r4, [sp, #56] ; 0x38
  5469. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  5470. 8006390: 940f str r4, [sp, #60] ; 0x3c
  5471. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5472. 8006392: f7fe fe65 bl 8005060 <HAL_TIMEx_MasterConfigSynchronization>
  5473. huart1.Instance = USART1;
  5474. 8006396: 4a5e ldr r2, [pc, #376] ; (8006510 <main+0x31c>)
  5475. huart1.Init.BaudRate = 115200;
  5476. 8006398: f44f 31e1 mov.w r1, #115200 ; 0x1c200
  5477. huart1.Instance = USART1;
  5478. 800639c: 603a str r2, [r7, #0]
  5479. huart1.Init.Mode = UART_MODE_TX_RX;
  5480. 800639e: 220c movs r2, #12
  5481. if (HAL_UART_Init(&huart1) != HAL_OK)
  5482. 80063a0: 4638 mov r0, r7
  5483. huart2.Instance = USART2;
  5484. 80063a2: 4e5c ldr r6, [pc, #368] ; (8006514 <main+0x320>)
  5485. huart1.Init.BaudRate = 115200;
  5486. 80063a4: 6079 str r1, [r7, #4]
  5487. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  5488. 80063a6: 60bc str r4, [r7, #8]
  5489. huart1.Init.StopBits = UART_STOPBITS_1;
  5490. 80063a8: 60fc str r4, [r7, #12]
  5491. huart1.Init.Parity = UART_PARITY_NONE;
  5492. 80063aa: 613c str r4, [r7, #16]
  5493. huart1.Init.Mode = UART_MODE_TX_RX;
  5494. 80063ac: 617a str r2, [r7, #20]
  5495. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5496. 80063ae: 61bc str r4, [r7, #24]
  5497. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  5498. 80063b0: 61fc str r4, [r7, #28]
  5499. huart1.Init.BaudRate = 115200;
  5500. 80063b2: 9104 str r1, [sp, #16]
  5501. huart1.Init.Mode = UART_MODE_TX_RX;
  5502. 80063b4: 9203 str r2, [sp, #12]
  5503. if (HAL_UART_Init(&huart1) != HAL_OK)
  5504. 80063b6: f7fe ff4b bl 8005250 <HAL_UART_Init>
  5505. huart2.Instance = USART2;
  5506. 80063ba: 4857 ldr r0, [pc, #348] ; (8006518 <main+0x324>)
  5507. huart2.Init.BaudRate = 115200;
  5508. 80063bc: 9904 ldr r1, [sp, #16]
  5509. huart2.Init.Mode = UART_MODE_TX_RX;
  5510. 80063be: 9a03 ldr r2, [sp, #12]
  5511. huart2.Instance = USART2;
  5512. 80063c0: 6030 str r0, [r6, #0]
  5513. if (HAL_UART_Init(&huart2) != HAL_OK)
  5514. 80063c2: 4630 mov r0, r6
  5515. huart2.Init.BaudRate = 115200;
  5516. 80063c4: 6071 str r1, [r6, #4]
  5517. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  5518. 80063c6: 60b4 str r4, [r6, #8]
  5519. huart2.Init.StopBits = UART_STOPBITS_1;
  5520. 80063c8: 60f4 str r4, [r6, #12]
  5521. huart2.Init.Parity = UART_PARITY_NONE;
  5522. 80063ca: 6134 str r4, [r6, #16]
  5523. huart2.Init.Mode = UART_MODE_TX_RX;
  5524. 80063cc: 6172 str r2, [r6, #20]
  5525. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5526. 80063ce: 61b4 str r4, [r6, #24]
  5527. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  5528. 80063d0: 61f4 str r4, [r6, #28]
  5529. if (HAL_UART_Init(&huart2) != HAL_OK)
  5530. 80063d2: f7fe ff3d bl 8005250 <HAL_UART_Init>
  5531. hi2c2.Instance = I2C2;
  5532. 80063d6: 4851 ldr r0, [pc, #324] ; (800651c <main+0x328>)
  5533. hi2c2.Init.ClockSpeed = 100000;
  5534. 80063d8: 4951 ldr r1, [pc, #324] ; (8006520 <main+0x32c>)
  5535. 80063da: 4a52 ldr r2, [pc, #328] ; (8006524 <main+0x330>)
  5536. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  5537. 80063dc: 6084 str r4, [r0, #8]
  5538. hi2c2.Init.ClockSpeed = 100000;
  5539. 80063de: e880 0006 stmia.w r0, {r1, r2}
  5540. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5541. 80063e2: f44f 4280 mov.w r2, #16384 ; 0x4000
  5542. hi2c2.Init.OwnAddress1 = 0;
  5543. 80063e6: 60c4 str r4, [r0, #12]
  5544. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5545. 80063e8: 6102 str r2, [r0, #16]
  5546. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  5547. 80063ea: 6144 str r4, [r0, #20]
  5548. hi2c2.Init.OwnAddress2 = 0;
  5549. 80063ec: 6184 str r4, [r0, #24]
  5550. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  5551. 80063ee: 61c4 str r4, [r0, #28]
  5552. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  5553. 80063f0: 6204 str r4, [r0, #32]
  5554. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  5555. 80063f2: f7fe fa03 bl 80047fc <HAL_I2C_Init>
  5556. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  5557. 80063f6: 4622 mov r2, r4
  5558. 80063f8: 4621 mov r1, r4
  5559. 80063fa: 2026 movs r0, #38 ; 0x26
  5560. 80063fc: f7fd ff8a bl 8004314 <HAL_NVIC_SetPriority>
  5561. HAL_NVIC_EnableIRQ(USART2_IRQn);
  5562. 8006400: 2026 movs r0, #38 ; 0x26
  5563. 8006402: f7fd ffbb bl 800437c <HAL_NVIC_EnableIRQ>
  5564. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  5565. 8006406: 4622 mov r2, r4
  5566. 8006408: 4621 mov r1, r4
  5567. 800640a: 2025 movs r0, #37 ; 0x25
  5568. 800640c: f7fd ff82 bl 8004314 <HAL_NVIC_SetPriority>
  5569. HAL_NVIC_EnableIRQ(USART1_IRQn);
  5570. 8006410: 2025 movs r0, #37 ; 0x25
  5571. 8006412: f7fd ffb3 bl 800437c <HAL_NVIC_EnableIRQ>
  5572. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  5573. 8006416: 4622 mov r2, r4
  5574. 8006418: 4621 mov r1, r4
  5575. 800641a: 2036 movs r0, #54 ; 0x36
  5576. 800641c: f7fd ff7a bl 8004314 <HAL_NVIC_SetPriority>
  5577. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  5578. 8006420: 2036 movs r0, #54 ; 0x36
  5579. 8006422: f7fd ffab bl 800437c <HAL_NVIC_EnableIRQ>
  5580. HAL_TIM_Base_Start_IT(&htim6);
  5581. 8006426: 4640 mov r0, r8
  5582. 8006428: f7fe fd02 bl 8004e30 <HAL_TIM_Base_Start_IT>
  5583. HAL_UART_Receive_IT(&huart1, &rx1_data[0],1);
  5584. 800642c: 462a mov r2, r5
  5585. 800642e: 493e ldr r1, [pc, #248] ; (8006528 <main+0x334>)
  5586. 8006430: 4638 mov r0, r7
  5587. 8006432: f7fe ff97 bl 8005364 <HAL_UART_Receive_IT>
  5588. HAL_UART_Receive_IT(&huart2, &rx2_data[0],1);
  5589. 8006436: 462a mov r2, r5
  5590. 8006438: 493c ldr r1, [pc, #240] ; (800652c <main+0x338>)
  5591. 800643a: 4630 mov r0, r6
  5592. 800643c: f7fe ff92 bl 8005364 <HAL_UART_Receive_IT>
  5593. setbuf(stdout, NULL); // \n ?�„ ? �?�„ ?–„ë§?
  5594. 8006440: 4a3b ldr r2, [pc, #236] ; (8006530 <main+0x33c>)
  5595. 8006442: 4621 mov r1, r4
  5596. 8006444: 6812 ldr r2, [r2, #0]
  5597. RGB_SensorIDAutoset = set;
  5598. 8006446: 4e3b ldr r6, [pc, #236] ; (8006534 <main+0x340>)
  5599. setbuf(stdout, NULL); // \n ?�„ ? �?�„ ?–„ë§?
  5600. 8006448: 6890 ldr r0, [r2, #8]
  5601. 800644a: f000 fb05 bl 8006a58 <setbuf>
  5602. printf("****************************************\r\n");
  5603. 800644e: 483a ldr r0, [pc, #232] ; (8006538 <main+0x344>)
  5604. 8006450: f000 fafa bl 8006a48 <puts>
  5605. printf("RGB Project\r\n");
  5606. 8006454: 4839 ldr r0, [pc, #228] ; (800653c <main+0x348>)
  5607. 8006456: f000 faf7 bl 8006a48 <puts>
  5608. printf("Build at %s %s\r\n", __DATE__, __TIME__);
  5609. 800645a: 4939 ldr r1, [pc, #228] ; (8006540 <main+0x34c>)
  5610. 800645c: 4a39 ldr r2, [pc, #228] ; (8006544 <main+0x350>)
  5611. 800645e: 483a ldr r0, [pc, #232] ; (8006548 <main+0x354>)
  5612. 8006460: f000 fa7e bl 8006960 <iprintf>
  5613. printf("Copyright (c) 2019. BLUECELL\r\n");
  5614. 8006464: 4839 ldr r0, [pc, #228] ; (800654c <main+0x358>)
  5615. 8006466: f000 faef bl 8006a48 <puts>
  5616. printf("****************************************\r\n");
  5617. 800646a: 4833 ldr r0, [pc, #204] ; (8006538 <main+0x344>)
  5618. 800646c: f000 faec bl 8006a48 <puts>
  5619. RGB_SensorIDAutoset = set;
  5620. 8006470: 7035 strb r5, [r6, #0]
  5621. Flash_InitRead();
  5622. 8006472: f7ff fe79 bl 8006168 <Flash_InitRead>
  5623. SX1276_hw.dio0.port = SX1276_DIO0_GPIO_Port;
  5624. 8006476: 4a36 ldr r2, [pc, #216] ; (8006550 <main+0x35c>)
  5625. 8006478: 9b05 ldr r3, [sp, #20]
  5626. SX1276.hw = &SX1276_hw;
  5627. 800647a: 4f36 ldr r7, [pc, #216] ; (8006554 <main+0x360>)
  5628. SX1276_hw.dio0.port = SX1276_DIO0_GPIO_Port;
  5629. 800647c: 60d3 str r3, [r2, #12]
  5630. SX1276_hw.nss.port = GPIOA;
  5631. 800647e: 6153 str r3, [r2, #20]
  5632. SX1276_hw.nss.pin = GPIO_PIN_15;
  5633. 8006480: f44f 4300 mov.w r3, #32768 ; 0x8000
  5634. printf("Configuring LoRa module\r\n");
  5635. 8006484: 4834 ldr r0, [pc, #208] ; (8006558 <main+0x364>)
  5636. SX1276_hw.nss.pin = GPIO_PIN_15;
  5637. 8006486: 6113 str r3, [r2, #16]
  5638. SX1276_hw.reset.pin = SX1276_RESET_Pin;
  5639. 8006488: e882 0820 stmia.w r2, {r5, fp}
  5640. SX1276_hw.dio0.pin = SX1276_DIO0_Pin;
  5641. 800648c: f8c2 9008 str.w r9, [r2, #8]
  5642. SX1276.hw = &SX1276_hw;
  5643. 8006490: 603a str r2, [r7, #0]
  5644. printf("Configuring LoRa module\r\n");
  5645. 8006492: f000 fad9 bl 8006a48 <puts>
  5646. SX1276_begin(&SX1276, SX1276_917MHZ, SX1276_POWER_17DBM, SX1276_LORA_SF_8,
  5647. 8006496: 2003 movs r0, #3
  5648. 8006498: 230a movs r3, #10
  5649. 800649a: 462a mov r2, r5
  5650. 800649c: 4621 mov r1, r4
  5651. 800649e: e88d 0009 stmia.w sp, {r0, r3}
  5652. 80064a2: 4653 mov r3, sl
  5653. 80064a4: 4638 mov r0, r7
  5654. 80064a6: f7ff fbf7 bl 8005c98 <SX1276_begin>
  5655. printf("Done configuring LoRaModule\r\n");
  5656. 80064aa: 482c ldr r0, [pc, #176] ; (800655c <main+0x368>)
  5657. 80064ac: f000 facc bl 8006a48 <puts>
  5658. if (master == 1) {
  5659. 80064b0: 4b2b ldr r3, [pc, #172] ; (8006560 <main+0x36c>)
  5660. ret = SX1276_LoRaEntryTx(&SX1276, 16, 2000);
  5661. 80064b2: f44f 62fa mov.w r2, #2000 ; 0x7d0
  5662. if (master == 1) {
  5663. 80064b6: 681b ldr r3, [r3, #0]
  5664. ret = SX1276_LoRaEntryTx(&SX1276, 16, 2000);
  5665. 80064b8: 4649 mov r1, r9
  5666. if (master == 1) {
  5667. 80064ba: 42ab cmp r3, r5
  5668. ret = SX1276_LoRaEntryTx(&SX1276, 16, 2000);
  5669. 80064bc: 4638 mov r0, r7
  5670. 80064be: 4d0d ldr r5, [pc, #52] ; (80064f4 <main+0x300>)
  5671. 80064c0: 4c28 ldr r4, [pc, #160] ; (8006564 <main+0x370>)
  5672. if (master == 1) {
  5673. 80064c2: d15c bne.n 800657e <main+0x38a>
  5674. ret = SX1276_LoRaEntryTx(&SX1276, 16, 2000);
  5675. 80064c4: f7ff fba8 bl 8005c18 <SX1276_LoRaEntryTx>
  5676. ret = SX1276_LoRaEntryRx(&SX1276, 16, 2000);
  5677. 80064c8: 6020 str r0, [r4, #0]
  5678. {
  5679. 80064ca: 2400 movs r4, #0
  5680. if(LedTimerCnt > 500){
  5681. 80064cc: 4f26 ldr r7, [pc, #152] ; (8006568 <main+0x374>)
  5682. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  5683. 80064ce: f8df 802c ldr.w r8, [pc, #44] ; 80064fc <main+0x308>
  5684. UartDataBufferCheck();
  5685. 80064d2: f7ff fc75 bl 8005dc0 <UartDataBufferCheck>
  5686. if(UartDataRecvGet() >= 1 && UartTimerCnt > 100){
  5687. 80064d6: f7ff fc89 bl 8005dec <UartDataRecvGet>
  5688. 80064da: 2800 cmp r0, #0
  5689. 80064dc: d052 beq.n 8006584 <main+0x390>
  5690. 80064de: 4b23 ldr r3, [pc, #140] ; (800656c <main+0x378>)
  5691. 80064e0: 681b ldr r3, [r3, #0]
  5692. 80064e2: 2b64 cmp r3, #100 ; 0x64
  5693. 80064e4: d94e bls.n 8006584 <main+0x390>
  5694. Uart_dataCheck(USART1_CNT,&count_in1);
  5695. 80064e6: 4922 ldr r1, [pc, #136] ; (8006570 <main+0x37c>)
  5696. 80064e8: 2000 movs r0, #0
  5697. 80064ea: f7ff fc9f bl 8005e2c <Uart_dataCheck>
  5698. 80064ee: e045 b.n 800657c <main+0x388>
  5699. 80064f0: 200002a4 .word 0x200002a4
  5700. 80064f4: 200002a6 .word 0x200002a6
  5701. 80064f8: 40021000 .word 0x40021000
  5702. 80064fc: 40011000 .word 0x40011000
  5703. 8006500: 2000035c .word 0x2000035c
  5704. 8006504: 40010800 .word 0x40010800
  5705. 8006508: 40011400 .word 0x40011400
  5706. 800650c: 40001000 .word 0x40001000
  5707. 8006510: 40013800 .word 0x40013800
  5708. 8006514: 2000041c .word 0x2000041c
  5709. 8006518: 40004400 .word 0x40004400
  5710. 800651c: 200002e8 .word 0x200002e8
  5711. 8006520: 40005800 .word 0x40005800
  5712. 8006524: 000186a0 .word 0x000186a0
  5713. 8006528: 200002e2 .word 0x200002e2
  5714. 800652c: 200002e1 .word 0x200002e1
  5715. 8006530: 2000000c .word 0x2000000c
  5716. 8006534: 200002a5 .word 0x200002a5
  5717. 8006538: 08007a97 .word 0x08007a97
  5718. 800653c: 08007ac1 .word 0x08007ac1
  5719. 8006540: 08007ad7 .word 0x08007ad7
  5720. 8006544: 08007ace .word 0x08007ace
  5721. 8006548: 08007ae3 .word 0x08007ae3
  5722. 800654c: 08007af4 .word 0x08007af4
  5723. 8006550: 20000340 .word 0x20000340
  5724. 8006554: 20000460 .word 0x20000460
  5725. 8006558: 08007b12 .word 0x08007b12
  5726. 800655c: 08007b2b .word 0x08007b2b
  5727. 8006560: 2000056c .word 0x2000056c
  5728. 8006564: 2000045c .word 0x2000045c
  5729. 8006568: 200002a0 .word 0x200002a0
  5730. 800656c: 200002a8 .word 0x200002a8
  5731. 8006570: 2000029c .word 0x2000029c
  5732. 8006574: 40010c00 .word 0x40010c00
  5733. 8006578: 200003dc .word 0x200003dc
  5734. 800657c: e7a9 b.n 80064d2 <main+0x2de>
  5735. ret = SX1276_LoRaEntryRx(&SX1276, 16, 2000);
  5736. 800657e: f7ff faff bl 8005b80 <SX1276_LoRaEntryRx>
  5737. 8006582: e7a1 b.n 80064c8 <main+0x2d4>
  5738. if(LedTimerCnt > 500){
  5739. 8006584: 683b ldr r3, [r7, #0]
  5740. 8006586: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  5741. 800658a: d9a2 bls.n 80064d2 <main+0x2de>
  5742. if(RGB_SensorIDAutoGet() == 1){
  5743. 800658c: 7833 ldrb r3, [r6, #0]
  5744. 800658e: 2b01 cmp r3, #1
  5745. 8006590: d12c bne.n 80065ec <main+0x3f8>
  5746. if(SensorID == 0){memset(&SensorID_buf[0],0x00,8);SensorID_Cnt = 0;}
  5747. 8006592: 7828 ldrb r0, [r5, #0]
  5748. 8006594: b920 cbnz r0, 80065a0 <main+0x3ac>
  5749. 8006596: 4b1f ldr r3, [pc, #124] ; (8006614 <main+0x420>)
  5750. 8006598: 6018 str r0, [r3, #0]
  5751. 800659a: 6058 str r0, [r3, #4]
  5752. 800659c: 4b1e ldr r3, [pc, #120] ; (8006618 <main+0x424>)
  5753. 800659e: 7018 strb r0, [r3, #0]
  5754. IDAutoSetRequest_data[blucell_srcid + 1] = ++SensorID;//DST ID
  5755. 80065a0: 3001 adds r0, #1
  5756. 80065a2: b2c0 uxtb r0, r0
  5757. if(IDAutoSetRequest_data[blucell_srcid + 1] > 8){
  5758. 80065a4: 2808 cmp r0, #8
  5759. IDAutoSetRequest_data[blucell_srcid + 1] = ++SensorID;//DST ID
  5760. 80065a6: 7028 strb r0, [r5, #0]
  5761. 80065a8: f88d 0034 strb.w r0, [sp, #52] ; 0x34
  5762. if(IDAutoSetRequest_data[blucell_srcid + 1] > 8){
  5763. 80065ac: d910 bls.n 80065d0 <main+0x3dc>
  5764. RGB_SensorIDAutoset = set;
  5765. 80065ae: f04f 0900 mov.w r9, #0
  5766. RGB_Sensor_PowerOnOff(0);
  5767. 80065b2: 4648 mov r0, r9
  5768. RGB_SensorIDAutoset = set;
  5769. 80065b4: f886 9000 strb.w r9, [r6]
  5770. RGB_Sensor_PowerOnOff(0);
  5771. 80065b8: f7ff fc8a bl 8005ed0 <RGB_Sensor_PowerOnOff>
  5772. SensorID = 0;
  5773. 80065bc: f885 9000 strb.w r9, [r5]
  5774. HAL_GPIO_TogglePin(GPIOC,GPIO_PIN_15);
  5775. 80065c0: f44f 4100 mov.w r1, #32768 ; 0x8000
  5776. 80065c4: 4640 mov r0, r8
  5777. 80065c6: f7fe f914 bl 80047f2 <HAL_GPIO_TogglePin>
  5778. LedTimerCnt = 0;
  5779. 80065ca: 2300 movs r3, #0
  5780. 80065cc: 603b str r3, [r7, #0]
  5781. 80065ce: e780 b.n 80064d2 <main+0x2de>
  5782. RGB_Sensor_PowerOnOff(IDAutoSetRequest_data[4]);
  5783. 80065d0: f7ff fc7e bl 8005ed0 <RGB_Sensor_PowerOnOff>
  5784. HAL_Delay(5000);
  5785. 80065d4: f241 3088 movw r0, #5000 ; 0x1388
  5786. 80065d8: f7fd fe78 bl 80042cc <HAL_Delay>
  5787. RGB_Controller_Func(&IDAutoSetRequest_data[blucell_stx]);
  5788. 80065dc: a80c add r0, sp, #48 ; 0x30
  5789. 80065de: f7ff f8ed bl 80057bc <RGB_Controller_Func>
  5790. HAL_Delay(500);
  5791. 80065e2: f44f 70fa mov.w r0, #500 ; 0x1f4
  5792. 80065e6: f7fd fe71 bl 80042cc <HAL_Delay>
  5793. 80065ea: e7e9 b.n 80065c0 <main+0x3cc>
  5794. StatusRequest_data[blucell_srcid + 1] = SensorID_buf[temp_sensorid++];
  5795. 80065ec: 4b09 ldr r3, [pc, #36] ; (8006614 <main+0x420>)
  5796. 80065ee: f104 0901 add.w r9, r4, #1
  5797. 80065f2: 5d1b ldrb r3, [r3, r4]
  5798. 80065f4: fa5f f989 uxtb.w r9, r9
  5799. 80065f8: f88d 302c strb.w r3, [sp, #44] ; 0x2c
  5800. if(temp_sensorid > (SensorID_Cnt)){
  5801. 80065fc: 4b06 ldr r3, [pc, #24] ; (8006618 <main+0x424>)
  5802. RGB_Controller_Func(&StatusRequest_data[blucell_stx]);
  5803. 80065fe: a80a add r0, sp, #40 ; 0x28
  5804. if(temp_sensorid > (SensorID_Cnt)){
  5805. 8006600: 781b ldrb r3, [r3, #0]
  5806. temp_sensorid = 0;
  5807. 8006602: 454b cmp r3, r9
  5808. 8006604: bf38 it cc
  5809. 8006606: f04f 0900 movcc.w r9, #0
  5810. RGB_Controller_Func(&StatusRequest_data[blucell_stx]);
  5811. 800660a: f7ff f8d7 bl 80057bc <RGB_Controller_Func>
  5812. 800660e: 464c mov r4, r9
  5813. 8006610: e7d6 b.n 80065c0 <main+0x3cc>
  5814. 8006612: bf00 nop
  5815. 8006614: 200000c3 .word 0x200000c3
  5816. 8006618: 200000c2 .word 0x200000c2
  5817. 0800661c <STH30_CreateCrc>:
  5818. 0xef1f, 0xff3e, 0xcf5d, 0xdf7c, 0xaf9b, 0xbfba, 0x8fd9, 0x9ff8,
  5819. 0x6e17, 0x7e36, 0x4e55, 0x5e74, 0x2e93, 0x3eb2, 0x0ed1, 0x1ef0
  5820. };
  5821. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  5822. {
  5823. 800661c: b510 push {r4, lr}
  5824. uint8_t bit; // bit mask
  5825. uint8_t crc = 0xFF; // calculated checksum
  5826. 800661e: 23ff movs r3, #255 ; 0xff
  5827. uint8_t byteCtr; // byte counter
  5828. // calculates 8-Bit checksum with given polynomial
  5829. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  5830. 8006620: 4604 mov r4, r0
  5831. 8006622: 1a22 subs r2, r4, r0
  5832. 8006624: b2d2 uxtb r2, r2
  5833. 8006626: 4291 cmp r1, r2
  5834. 8006628: d801 bhi.n 800662e <STH30_CreateCrc+0x12>
  5835. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5836. else crc = (crc << 1);
  5837. }
  5838. }
  5839. return crc;
  5840. }
  5841. 800662a: 4618 mov r0, r3
  5842. 800662c: bd10 pop {r4, pc}
  5843. crc ^= (data[byteCtr]);
  5844. 800662e: f814 2b01 ldrb.w r2, [r4], #1
  5845. 8006632: 4053 eors r3, r2
  5846. 8006634: 2208 movs r2, #8
  5847. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5848. 8006636: f013 0f80 tst.w r3, #128 ; 0x80
  5849. 800663a: f102 32ff add.w r2, r2, #4294967295
  5850. 800663e: ea4f 0343 mov.w r3, r3, lsl #1
  5851. 8006642: bf18 it ne
  5852. 8006644: f083 0331 eorne.w r3, r3, #49 ; 0x31
  5853. for(bit = 8; bit > 0; --bit)
  5854. 8006648: f012 02ff ands.w r2, r2, #255 ; 0xff
  5855. else crc = (crc << 1);
  5856. 800664c: b2db uxtb r3, r3
  5857. for(bit = 8; bit > 0; --bit)
  5858. 800664e: d1f2 bne.n 8006636 <STH30_CreateCrc+0x1a>
  5859. 8006650: e7e7 b.n 8006622 <STH30_CreateCrc+0x6>
  5860. 08006652 <STH30_CheckCrc>:
  5861. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  5862. {
  5863. 8006652: b530 push {r4, r5, lr}
  5864. uint8_t bit; // bit mask
  5865. uint8_t crc = 0xFF; // calculated checksum
  5866. 8006654: 23ff movs r3, #255 ; 0xff
  5867. uint8_t byteCtr; // byte counter
  5868. // calculates 8-Bit checksum with given polynomial
  5869. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  5870. 8006656: 4605 mov r5, r0
  5871. 8006658: 1a2c subs r4, r5, r0
  5872. 800665a: b2e4 uxtb r4, r4
  5873. 800665c: 42a1 cmp r1, r4
  5874. 800665e: d803 bhi.n 8006668 <STH30_CheckCrc+0x16>
  5875. else crc = (crc << 1);
  5876. }
  5877. }
  5878. if(crc != checksum) return CHECKSUM_ERROR;
  5879. else return NO_ERROR;
  5880. }
  5881. 8006660: 1a9b subs r3, r3, r2
  5882. 8006662: 4258 negs r0, r3
  5883. 8006664: 4158 adcs r0, r3
  5884. 8006666: bd30 pop {r4, r5, pc}
  5885. crc ^= (data[byteCtr]);
  5886. 8006668: f815 4b01 ldrb.w r4, [r5], #1
  5887. 800666c: 4063 eors r3, r4
  5888. 800666e: 2408 movs r4, #8
  5889. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5890. 8006670: f013 0f80 tst.w r3, #128 ; 0x80
  5891. 8006674: f104 34ff add.w r4, r4, #4294967295
  5892. 8006678: ea4f 0343 mov.w r3, r3, lsl #1
  5893. 800667c: bf18 it ne
  5894. 800667e: f083 0331 eorne.w r3, r3, #49 ; 0x31
  5895. for(bit = 8; bit > 0; --bit)
  5896. 8006682: f014 04ff ands.w r4, r4, #255 ; 0xff
  5897. else crc = (crc << 1);
  5898. 8006686: b2db uxtb r3, r3
  5899. for(bit = 8; bit > 0; --bit)
  5900. 8006688: d1f2 bne.n 8006670 <STH30_CheckCrc+0x1e>
  5901. 800668a: e7e5 b.n 8006658 <STH30_CheckCrc+0x6>
  5902. 0800668c <HAL_MspInit>:
  5903. {
  5904. /* USER CODE BEGIN MspInit 0 */
  5905. /* USER CODE END MspInit 0 */
  5906. __HAL_RCC_AFIO_CLK_ENABLE();
  5907. 800668c: 4b0e ldr r3, [pc, #56] ; (80066c8 <HAL_MspInit+0x3c>)
  5908. {
  5909. 800668e: b082 sub sp, #8
  5910. __HAL_RCC_AFIO_CLK_ENABLE();
  5911. 8006690: 699a ldr r2, [r3, #24]
  5912. 8006692: f042 0201 orr.w r2, r2, #1
  5913. 8006696: 619a str r2, [r3, #24]
  5914. 8006698: 699a ldr r2, [r3, #24]
  5915. 800669a: f002 0201 and.w r2, r2, #1
  5916. 800669e: 9200 str r2, [sp, #0]
  5917. 80066a0: 9a00 ldr r2, [sp, #0]
  5918. __HAL_RCC_PWR_CLK_ENABLE();
  5919. 80066a2: 69da ldr r2, [r3, #28]
  5920. 80066a4: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  5921. 80066a8: 61da str r2, [r3, #28]
  5922. 80066aa: 69db ldr r3, [r3, #28]
  5923. /* System interrupt init*/
  5924. /**DISABLE: JTAG-DP Disabled and SW-DP Disabled
  5925. */
  5926. __HAL_AFIO_REMAP_SWJ_DISABLE();
  5927. 80066ac: 4a07 ldr r2, [pc, #28] ; (80066cc <HAL_MspInit+0x40>)
  5928. __HAL_RCC_PWR_CLK_ENABLE();
  5929. 80066ae: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  5930. 80066b2: 9301 str r3, [sp, #4]
  5931. 80066b4: 9b01 ldr r3, [sp, #4]
  5932. __HAL_AFIO_REMAP_SWJ_DISABLE();
  5933. 80066b6: 6853 ldr r3, [r2, #4]
  5934. 80066b8: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  5935. 80066bc: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000
  5936. 80066c0: 6053 str r3, [r2, #4]
  5937. /* USER CODE BEGIN MspInit 1 */
  5938. /* USER CODE END MspInit 1 */
  5939. }
  5940. 80066c2: b002 add sp, #8
  5941. 80066c4: 4770 bx lr
  5942. 80066c6: bf00 nop
  5943. 80066c8: 40021000 .word 0x40021000
  5944. 80066cc: 40010000 .word 0x40010000
  5945. 080066d0 <HAL_I2C_MspInit>:
  5946. * This function configures the hardware resources used in this example
  5947. * @param hi2c: I2C handle pointer
  5948. * @retval None
  5949. */
  5950. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  5951. {
  5952. 80066d0: b510 push {r4, lr}
  5953. 80066d2: 4604 mov r4, r0
  5954. 80066d4: b086 sub sp, #24
  5955. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5956. 80066d6: 2210 movs r2, #16
  5957. 80066d8: 2100 movs r1, #0
  5958. 80066da: a802 add r0, sp, #8
  5959. 80066dc: f000 f937 bl 800694e <memset>
  5960. if(hi2c->Instance==I2C2)
  5961. 80066e0: 6822 ldr r2, [r4, #0]
  5962. 80066e2: 4b11 ldr r3, [pc, #68] ; (8006728 <HAL_I2C_MspInit+0x58>)
  5963. 80066e4: 429a cmp r2, r3
  5964. 80066e6: d11d bne.n 8006724 <HAL_I2C_MspInit+0x54>
  5965. {
  5966. /* USER CODE BEGIN I2C2_MspInit 0 */
  5967. /* USER CODE END I2C2_MspInit 0 */
  5968. __HAL_RCC_GPIOB_CLK_ENABLE();
  5969. 80066e8: 4c10 ldr r4, [pc, #64] ; (800672c <HAL_I2C_MspInit+0x5c>)
  5970. PB11 ------> I2C2_SDA
  5971. */
  5972. GPIO_InitStruct.Pin = GPIO_PIN_10|GPIO_PIN_11;
  5973. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5974. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5975. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5976. 80066ea: a902 add r1, sp, #8
  5977. __HAL_RCC_GPIOB_CLK_ENABLE();
  5978. 80066ec: 69a3 ldr r3, [r4, #24]
  5979. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5980. 80066ee: 4810 ldr r0, [pc, #64] ; (8006730 <HAL_I2C_MspInit+0x60>)
  5981. __HAL_RCC_GPIOB_CLK_ENABLE();
  5982. 80066f0: f043 0308 orr.w r3, r3, #8
  5983. 80066f4: 61a3 str r3, [r4, #24]
  5984. 80066f6: 69a3 ldr r3, [r4, #24]
  5985. 80066f8: f003 0308 and.w r3, r3, #8
  5986. 80066fc: 9300 str r3, [sp, #0]
  5987. 80066fe: 9b00 ldr r3, [sp, #0]
  5988. GPIO_InitStruct.Pin = GPIO_PIN_10|GPIO_PIN_11;
  5989. 8006700: f44f 6340 mov.w r3, #3072 ; 0xc00
  5990. 8006704: 9302 str r3, [sp, #8]
  5991. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5992. 8006706: 2312 movs r3, #18
  5993. 8006708: 9303 str r3, [sp, #12]
  5994. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5995. 800670a: 2303 movs r3, #3
  5996. 800670c: 9305 str r3, [sp, #20]
  5997. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5998. 800670e: f7fd ff79 bl 8004604 <HAL_GPIO_Init>
  5999. /* Peripheral clock enable */
  6000. __HAL_RCC_I2C2_CLK_ENABLE();
  6001. 8006712: 69e3 ldr r3, [r4, #28]
  6002. 8006714: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  6003. 8006718: 61e3 str r3, [r4, #28]
  6004. 800671a: 69e3 ldr r3, [r4, #28]
  6005. 800671c: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  6006. 8006720: 9301 str r3, [sp, #4]
  6007. 8006722: 9b01 ldr r3, [sp, #4]
  6008. /* USER CODE BEGIN I2C2_MspInit 1 */
  6009. /* USER CODE END I2C2_MspInit 1 */
  6010. }
  6011. }
  6012. 8006724: b006 add sp, #24
  6013. 8006726: bd10 pop {r4, pc}
  6014. 8006728: 40005800 .word 0x40005800
  6015. 800672c: 40021000 .word 0x40021000
  6016. 8006730: 40010c00 .word 0x40010c00
  6017. 08006734 <HAL_TIM_Base_MspInit>:
  6018. * @retval None
  6019. */
  6020. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  6021. {
  6022. if(htim_base->Instance==TIM6)
  6023. 8006734: 6802 ldr r2, [r0, #0]
  6024. 8006736: 4b08 ldr r3, [pc, #32] ; (8006758 <HAL_TIM_Base_MspInit+0x24>)
  6025. {
  6026. 8006738: b082 sub sp, #8
  6027. if(htim_base->Instance==TIM6)
  6028. 800673a: 429a cmp r2, r3
  6029. 800673c: d10a bne.n 8006754 <HAL_TIM_Base_MspInit+0x20>
  6030. {
  6031. /* USER CODE BEGIN TIM6_MspInit 0 */
  6032. /* USER CODE END TIM6_MspInit 0 */
  6033. /* Peripheral clock enable */
  6034. __HAL_RCC_TIM6_CLK_ENABLE();
  6035. 800673e: f503 3300 add.w r3, r3, #131072 ; 0x20000
  6036. 8006742: 69da ldr r2, [r3, #28]
  6037. 8006744: f042 0210 orr.w r2, r2, #16
  6038. 8006748: 61da str r2, [r3, #28]
  6039. 800674a: 69db ldr r3, [r3, #28]
  6040. 800674c: f003 0310 and.w r3, r3, #16
  6041. 8006750: 9301 str r3, [sp, #4]
  6042. 8006752: 9b01 ldr r3, [sp, #4]
  6043. /* USER CODE BEGIN TIM6_MspInit 1 */
  6044. /* USER CODE END TIM6_MspInit 1 */
  6045. }
  6046. }
  6047. 8006754: b002 add sp, #8
  6048. 8006756: 4770 bx lr
  6049. 8006758: 40001000 .word 0x40001000
  6050. 0800675c <HAL_UART_MspInit>:
  6051. * @retval None
  6052. */
  6053. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  6054. {
  6055. GPIO_InitTypeDef GPIO_InitStruct = {0};
  6056. 800675c: 2210 movs r2, #16
  6057. {
  6058. 800675e: b510 push {r4, lr}
  6059. 8006760: 4604 mov r4, r0
  6060. 8006762: b088 sub sp, #32
  6061. GPIO_InitTypeDef GPIO_InitStruct = {0};
  6062. 8006764: eb0d 0002 add.w r0, sp, r2
  6063. 8006768: 2100 movs r1, #0
  6064. 800676a: f000 f8f0 bl 800694e <memset>
  6065. if(huart->Instance==USART1)
  6066. 800676e: 6823 ldr r3, [r4, #0]
  6067. 8006770: 4a27 ldr r2, [pc, #156] ; (8006810 <HAL_UART_MspInit+0xb4>)
  6068. 8006772: 4293 cmp r3, r2
  6069. 8006774: d129 bne.n 80067ca <HAL_UART_MspInit+0x6e>
  6070. {
  6071. /* USER CODE BEGIN USART1_MspInit 0 */
  6072. /* USER CODE END USART1_MspInit 0 */
  6073. /* Peripheral clock enable */
  6074. __HAL_RCC_USART1_CLK_ENABLE();
  6075. 8006776: 4b27 ldr r3, [pc, #156] ; (8006814 <HAL_UART_MspInit+0xb8>)
  6076. PA10 ------> USART1_RX
  6077. */
  6078. GPIO_InitStruct.Pin = GPIO_PIN_9;
  6079. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6080. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6081. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6082. 8006778: a904 add r1, sp, #16
  6083. __HAL_RCC_USART1_CLK_ENABLE();
  6084. 800677a: 699a ldr r2, [r3, #24]
  6085. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6086. 800677c: 4826 ldr r0, [pc, #152] ; (8006818 <HAL_UART_MspInit+0xbc>)
  6087. __HAL_RCC_USART1_CLK_ENABLE();
  6088. 800677e: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  6089. 8006782: 619a str r2, [r3, #24]
  6090. 8006784: 699a ldr r2, [r3, #24]
  6091. 8006786: f402 4280 and.w r2, r2, #16384 ; 0x4000
  6092. 800678a: 9200 str r2, [sp, #0]
  6093. 800678c: 9a00 ldr r2, [sp, #0]
  6094. __HAL_RCC_GPIOA_CLK_ENABLE();
  6095. 800678e: 699a ldr r2, [r3, #24]
  6096. 8006790: f042 0204 orr.w r2, r2, #4
  6097. 8006794: 619a str r2, [r3, #24]
  6098. 8006796: 699b ldr r3, [r3, #24]
  6099. 8006798: f003 0304 and.w r3, r3, #4
  6100. 800679c: 9301 str r3, [sp, #4]
  6101. 800679e: 9b01 ldr r3, [sp, #4]
  6102. GPIO_InitStruct.Pin = GPIO_PIN_9;
  6103. 80067a0: f44f 7300 mov.w r3, #512 ; 0x200
  6104. 80067a4: 9304 str r3, [sp, #16]
  6105. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6106. 80067a6: 2302 movs r3, #2
  6107. 80067a8: 9305 str r3, [sp, #20]
  6108. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6109. 80067aa: 2303 movs r3, #3
  6110. 80067ac: 9307 str r3, [sp, #28]
  6111. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6112. 80067ae: f7fd ff29 bl 8004604 <HAL_GPIO_Init>
  6113. GPIO_InitStruct.Pin = GPIO_PIN_10;
  6114. 80067b2: f44f 6380 mov.w r3, #1024 ; 0x400
  6115. GPIO_InitStruct.Pin = GPIO_PIN_2;
  6116. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6117. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6118. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6119. GPIO_InitStruct.Pin = GPIO_PIN_3;
  6120. 80067b6: 9304 str r3, [sp, #16]
  6121. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6122. 80067b8: 2300 movs r3, #0
  6123. GPIO_InitStruct.Pull = GPIO_NOPULL;
  6124. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6125. 80067ba: a904 add r1, sp, #16
  6126. 80067bc: 4816 ldr r0, [pc, #88] ; (8006818 <HAL_UART_MspInit+0xbc>)
  6127. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  6128. 80067be: 9305 str r3, [sp, #20]
  6129. GPIO_InitStruct.Pull = GPIO_NOPULL;
  6130. 80067c0: 9306 str r3, [sp, #24]
  6131. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6132. 80067c2: f7fd ff1f bl 8004604 <HAL_GPIO_Init>
  6133. /* USER CODE BEGIN USART2_MspInit 1 */
  6134. /* USER CODE END USART2_MspInit 1 */
  6135. }
  6136. }
  6137. 80067c6: b008 add sp, #32
  6138. 80067c8: bd10 pop {r4, pc}
  6139. else if(huart->Instance==USART2)
  6140. 80067ca: 4a14 ldr r2, [pc, #80] ; (800681c <HAL_UART_MspInit+0xc0>)
  6141. 80067cc: 4293 cmp r3, r2
  6142. 80067ce: d1fa bne.n 80067c6 <HAL_UART_MspInit+0x6a>
  6143. __HAL_RCC_USART2_CLK_ENABLE();
  6144. 80067d0: 4b10 ldr r3, [pc, #64] ; (8006814 <HAL_UART_MspInit+0xb8>)
  6145. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6146. 80067d2: a904 add r1, sp, #16
  6147. __HAL_RCC_USART2_CLK_ENABLE();
  6148. 80067d4: 69da ldr r2, [r3, #28]
  6149. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6150. 80067d6: 4810 ldr r0, [pc, #64] ; (8006818 <HAL_UART_MspInit+0xbc>)
  6151. __HAL_RCC_USART2_CLK_ENABLE();
  6152. 80067d8: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  6153. 80067dc: 61da str r2, [r3, #28]
  6154. 80067de: 69da ldr r2, [r3, #28]
  6155. 80067e0: f402 3200 and.w r2, r2, #131072 ; 0x20000
  6156. 80067e4: 9202 str r2, [sp, #8]
  6157. 80067e6: 9a02 ldr r2, [sp, #8]
  6158. __HAL_RCC_GPIOA_CLK_ENABLE();
  6159. 80067e8: 699a ldr r2, [r3, #24]
  6160. 80067ea: f042 0204 orr.w r2, r2, #4
  6161. 80067ee: 619a str r2, [r3, #24]
  6162. 80067f0: 699b ldr r3, [r3, #24]
  6163. 80067f2: f003 0304 and.w r3, r3, #4
  6164. 80067f6: 9303 str r3, [sp, #12]
  6165. 80067f8: 9b03 ldr r3, [sp, #12]
  6166. GPIO_InitStruct.Pin = GPIO_PIN_2;
  6167. 80067fa: 2304 movs r3, #4
  6168. 80067fc: 9304 str r3, [sp, #16]
  6169. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  6170. 80067fe: 2302 movs r3, #2
  6171. 8006800: 9305 str r3, [sp, #20]
  6172. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  6173. 8006802: 2303 movs r3, #3
  6174. 8006804: 9307 str r3, [sp, #28]
  6175. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  6176. 8006806: f7fd fefd bl 8004604 <HAL_GPIO_Init>
  6177. GPIO_InitStruct.Pin = GPIO_PIN_3;
  6178. 800680a: 2308 movs r3, #8
  6179. 800680c: e7d3 b.n 80067b6 <HAL_UART_MspInit+0x5a>
  6180. 800680e: bf00 nop
  6181. 8006810: 40013800 .word 0x40013800
  6182. 8006814: 40021000 .word 0x40021000
  6183. 8006818: 40010800 .word 0x40010800
  6184. 800681c: 40004400 .word 0x40004400
  6185. 08006820 <NMI_Handler>:
  6186. 8006820: 4770 bx lr
  6187. 08006822 <HardFault_Handler>:
  6188. /**
  6189. * @brief This function handles Hard fault interrupt.
  6190. */
  6191. void HardFault_Handler(void)
  6192. {
  6193. 8006822: e7fe b.n 8006822 <HardFault_Handler>
  6194. 08006824 <MemManage_Handler>:
  6195. /**
  6196. * @brief This function handles Memory management fault.
  6197. */
  6198. void MemManage_Handler(void)
  6199. {
  6200. 8006824: e7fe b.n 8006824 <MemManage_Handler>
  6201. 08006826 <BusFault_Handler>:
  6202. /**
  6203. * @brief This function handles Prefetch fault, memory access fault.
  6204. */
  6205. void BusFault_Handler(void)
  6206. {
  6207. 8006826: e7fe b.n 8006826 <BusFault_Handler>
  6208. 08006828 <UsageFault_Handler>:
  6209. /**
  6210. * @brief This function handles Undefined instruction or illegal state.
  6211. */
  6212. void UsageFault_Handler(void)
  6213. {
  6214. 8006828: e7fe b.n 8006828 <UsageFault_Handler>
  6215. 0800682a <SVC_Handler>:
  6216. 800682a: 4770 bx lr
  6217. 0800682c <DebugMon_Handler>:
  6218. 800682c: 4770 bx lr
  6219. 0800682e <PendSV_Handler>:
  6220. /**
  6221. * @brief This function handles Pendable request for system service.
  6222. */
  6223. void PendSV_Handler(void)
  6224. {
  6225. 800682e: 4770 bx lr
  6226. 08006830 <SysTick_Handler>:
  6227. void SysTick_Handler(void)
  6228. {
  6229. /* USER CODE BEGIN SysTick_IRQn 0 */
  6230. /* USER CODE END SysTick_IRQn 0 */
  6231. HAL_IncTick();
  6232. 8006830: f7fd bd3a b.w 80042a8 <HAL_IncTick>
  6233. 08006834 <USART1_IRQHandler>:
  6234. void USART1_IRQHandler(void)
  6235. {
  6236. /* USER CODE BEGIN USART1_IRQn 0 */
  6237. /* USER CODE END USART1_IRQn 0 */
  6238. HAL_UART_IRQHandler(&huart1);
  6239. 8006834: 4801 ldr r0, [pc, #4] ; (800683c <USART1_IRQHandler+0x8>)
  6240. 8006836: f7fe bdfd b.w 8005434 <HAL_UART_IRQHandler>
  6241. 800683a: bf00 nop
  6242. 800683c: 2000035c .word 0x2000035c
  6243. 08006840 <USART2_IRQHandler>:
  6244. void USART2_IRQHandler(void)
  6245. {
  6246. /* USER CODE BEGIN USART2_IRQn 0 */
  6247. /* USER CODE END USART2_IRQn 0 */
  6248. HAL_UART_IRQHandler(&huart2);
  6249. 8006840: 4801 ldr r0, [pc, #4] ; (8006848 <USART2_IRQHandler+0x8>)
  6250. 8006842: f7fe bdf7 b.w 8005434 <HAL_UART_IRQHandler>
  6251. 8006846: bf00 nop
  6252. 8006848: 2000041c .word 0x2000041c
  6253. 0800684c <TIM6_IRQHandler>:
  6254. void TIM6_IRQHandler(void)
  6255. {
  6256. /* USER CODE BEGIN TIM6_IRQn 0 */
  6257. /* USER CODE END TIM6_IRQn 0 */
  6258. HAL_TIM_IRQHandler(&htim6);
  6259. 800684c: 4801 ldr r0, [pc, #4] ; (8006854 <TIM6_IRQHandler+0x8>)
  6260. 800684e: f7fe bafe b.w 8004e4e <HAL_TIM_IRQHandler>
  6261. 8006852: bf00 nop
  6262. 8006854: 200003dc .word 0x200003dc
  6263. 08006858 <SystemInit>:
  6264. */
  6265. void SystemInit (void)
  6266. {
  6267. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  6268. /* Set HSION bit */
  6269. RCC->CR |= 0x00000001U;
  6270. 8006858: 4b0e ldr r3, [pc, #56] ; (8006894 <SystemInit+0x3c>)
  6271. 800685a: 681a ldr r2, [r3, #0]
  6272. 800685c: f042 0201 orr.w r2, r2, #1
  6273. 8006860: 601a str r2, [r3, #0]
  6274. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  6275. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  6276. RCC->CFGR &= 0xF8FF0000U;
  6277. 8006862: 6859 ldr r1, [r3, #4]
  6278. 8006864: 4a0c ldr r2, [pc, #48] ; (8006898 <SystemInit+0x40>)
  6279. 8006866: 400a ands r2, r1
  6280. 8006868: 605a str r2, [r3, #4]
  6281. #else
  6282. RCC->CFGR &= 0xF0FF0000U;
  6283. #endif /* STM32F105xC */
  6284. /* Reset HSEON, CSSON and PLLON bits */
  6285. RCC->CR &= 0xFEF6FFFFU;
  6286. 800686a: 681a ldr r2, [r3, #0]
  6287. 800686c: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  6288. 8006870: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  6289. 8006874: 601a str r2, [r3, #0]
  6290. /* Reset HSEBYP bit */
  6291. RCC->CR &= 0xFFFBFFFFU;
  6292. 8006876: 681a ldr r2, [r3, #0]
  6293. 8006878: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  6294. 800687c: 601a str r2, [r3, #0]
  6295. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  6296. RCC->CFGR &= 0xFF80FFFFU;
  6297. 800687e: 685a ldr r2, [r3, #4]
  6298. 8006880: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  6299. 8006884: 605a str r2, [r3, #4]
  6300. /* Reset CFGR2 register */
  6301. RCC->CFGR2 = 0x00000000U;
  6302. #else
  6303. /* Disable all interrupts and clear pending bits */
  6304. RCC->CIR = 0x009F0000U;
  6305. 8006886: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  6306. 800688a: 609a str r2, [r3, #8]
  6307. #endif
  6308. #ifdef VECT_TAB_SRAM
  6309. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  6310. #else
  6311. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  6312. 800688c: 4a03 ldr r2, [pc, #12] ; (800689c <SystemInit+0x44>)
  6313. 800688e: 4b04 ldr r3, [pc, #16] ; (80068a0 <SystemInit+0x48>)
  6314. 8006890: 609a str r2, [r3, #8]
  6315. 8006892: 4770 bx lr
  6316. 8006894: 40021000 .word 0x40021000
  6317. 8006898: f8ff0000 .word 0xf8ff0000
  6318. 800689c: 08004000 .word 0x08004000
  6319. 80068a0: e000ed00 .word 0xe000ed00
  6320. 080068a4 <Reset_Handler>:
  6321. .weak Reset_Handler
  6322. .type Reset_Handler, %function
  6323. Reset_Handler:
  6324. /* Copy the data segment initializers from flash to SRAM */
  6325. movs r1, #0
  6326. 80068a4: 2100 movs r1, #0
  6327. b LoopCopyDataInit
  6328. 80068a6: e003 b.n 80068b0 <LoopCopyDataInit>
  6329. 080068a8 <CopyDataInit>:
  6330. CopyDataInit:
  6331. ldr r3, =_sidata
  6332. 80068a8: 4b0b ldr r3, [pc, #44] ; (80068d8 <LoopFillZerobss+0x14>)
  6333. ldr r3, [r3, r1]
  6334. 80068aa: 585b ldr r3, [r3, r1]
  6335. str r3, [r0, r1]
  6336. 80068ac: 5043 str r3, [r0, r1]
  6337. adds r1, r1, #4
  6338. 80068ae: 3104 adds r1, #4
  6339. 080068b0 <LoopCopyDataInit>:
  6340. LoopCopyDataInit:
  6341. ldr r0, =_sdata
  6342. 80068b0: 480a ldr r0, [pc, #40] ; (80068dc <LoopFillZerobss+0x18>)
  6343. ldr r3, =_edata
  6344. 80068b2: 4b0b ldr r3, [pc, #44] ; (80068e0 <LoopFillZerobss+0x1c>)
  6345. adds r2, r0, r1
  6346. 80068b4: 1842 adds r2, r0, r1
  6347. cmp r2, r3
  6348. 80068b6: 429a cmp r2, r3
  6349. bcc CopyDataInit
  6350. 80068b8: d3f6 bcc.n 80068a8 <CopyDataInit>
  6351. ldr r2, =_sbss
  6352. 80068ba: 4a0a ldr r2, [pc, #40] ; (80068e4 <LoopFillZerobss+0x20>)
  6353. b LoopFillZerobss
  6354. 80068bc: e002 b.n 80068c4 <LoopFillZerobss>
  6355. 080068be <FillZerobss>:
  6356. /* Zero fill the bss segment. */
  6357. FillZerobss:
  6358. movs r3, #0
  6359. 80068be: 2300 movs r3, #0
  6360. str r3, [r2], #4
  6361. 80068c0: f842 3b04 str.w r3, [r2], #4
  6362. 080068c4 <LoopFillZerobss>:
  6363. LoopFillZerobss:
  6364. ldr r3, = _ebss
  6365. 80068c4: 4b08 ldr r3, [pc, #32] ; (80068e8 <LoopFillZerobss+0x24>)
  6366. cmp r2, r3
  6367. 80068c6: 429a cmp r2, r3
  6368. bcc FillZerobss
  6369. 80068c8: d3f9 bcc.n 80068be <FillZerobss>
  6370. /* Call the clock system intitialization function.*/
  6371. bl SystemInit
  6372. 80068ca: f7ff ffc5 bl 8006858 <SystemInit>
  6373. /* Call static constructors */
  6374. bl __libc_init_array
  6375. 80068ce: f000 f80f bl 80068f0 <__libc_init_array>
  6376. /* Call the application's entry point.*/
  6377. bl main
  6378. 80068d2: f7ff fc8f bl 80061f4 <main>
  6379. bx lr
  6380. 80068d6: 4770 bx lr
  6381. ldr r3, =_sidata
  6382. 80068d8: 08007c00 .word 0x08007c00
  6383. ldr r0, =_sdata
  6384. 80068dc: 20000000 .word 0x20000000
  6385. ldr r3, =_edata
  6386. 80068e0: 20000070 .word 0x20000070
  6387. ldr r2, =_sbss
  6388. 80068e4: 20000070 .word 0x20000070
  6389. ldr r3, = _ebss
  6390. 80068e8: 20000574 .word 0x20000574
  6391. 080068ec <ADC1_2_IRQHandler>:
  6392. * @retval : None
  6393. */
  6394. .section .text.Default_Handler,"ax",%progbits
  6395. Default_Handler:
  6396. Infinite_Loop:
  6397. b Infinite_Loop
  6398. 80068ec: e7fe b.n 80068ec <ADC1_2_IRQHandler>
  6399. ...
  6400. 080068f0 <__libc_init_array>:
  6401. 80068f0: b570 push {r4, r5, r6, lr}
  6402. 80068f2: 2500 movs r5, #0
  6403. 80068f4: 4e0c ldr r6, [pc, #48] ; (8006928 <__libc_init_array+0x38>)
  6404. 80068f6: 4c0d ldr r4, [pc, #52] ; (800692c <__libc_init_array+0x3c>)
  6405. 80068f8: 1ba4 subs r4, r4, r6
  6406. 80068fa: 10a4 asrs r4, r4, #2
  6407. 80068fc: 42a5 cmp r5, r4
  6408. 80068fe: d109 bne.n 8006914 <__libc_init_array+0x24>
  6409. 8006900: f001 f88a bl 8007a18 <_init>
  6410. 8006904: 2500 movs r5, #0
  6411. 8006906: 4e0a ldr r6, [pc, #40] ; (8006930 <__libc_init_array+0x40>)
  6412. 8006908: 4c0a ldr r4, [pc, #40] ; (8006934 <__libc_init_array+0x44>)
  6413. 800690a: 1ba4 subs r4, r4, r6
  6414. 800690c: 10a4 asrs r4, r4, #2
  6415. 800690e: 42a5 cmp r5, r4
  6416. 8006910: d105 bne.n 800691e <__libc_init_array+0x2e>
  6417. 8006912: bd70 pop {r4, r5, r6, pc}
  6418. 8006914: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6419. 8006918: 4798 blx r3
  6420. 800691a: 3501 adds r5, #1
  6421. 800691c: e7ee b.n 80068fc <__libc_init_array+0xc>
  6422. 800691e: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6423. 8006922: 4798 blx r3
  6424. 8006924: 3501 adds r5, #1
  6425. 8006926: e7f2 b.n 800690e <__libc_init_array+0x1e>
  6426. 8006928: 08007bf8 .word 0x08007bf8
  6427. 800692c: 08007bf8 .word 0x08007bf8
  6428. 8006930: 08007bf8 .word 0x08007bf8
  6429. 8006934: 08007bfc .word 0x08007bfc
  6430. 08006938 <memcpy>:
  6431. 8006938: b510 push {r4, lr}
  6432. 800693a: 1e43 subs r3, r0, #1
  6433. 800693c: 440a add r2, r1
  6434. 800693e: 4291 cmp r1, r2
  6435. 8006940: d100 bne.n 8006944 <memcpy+0xc>
  6436. 8006942: bd10 pop {r4, pc}
  6437. 8006944: f811 4b01 ldrb.w r4, [r1], #1
  6438. 8006948: f803 4f01 strb.w r4, [r3, #1]!
  6439. 800694c: e7f7 b.n 800693e <memcpy+0x6>
  6440. 0800694e <memset>:
  6441. 800694e: 4603 mov r3, r0
  6442. 8006950: 4402 add r2, r0
  6443. 8006952: 4293 cmp r3, r2
  6444. 8006954: d100 bne.n 8006958 <memset+0xa>
  6445. 8006956: 4770 bx lr
  6446. 8006958: f803 1b01 strb.w r1, [r3], #1
  6447. 800695c: e7f9 b.n 8006952 <memset+0x4>
  6448. ...
  6449. 08006960 <iprintf>:
  6450. 8006960: b40f push {r0, r1, r2, r3}
  6451. 8006962: 4b0a ldr r3, [pc, #40] ; (800698c <iprintf+0x2c>)
  6452. 8006964: b513 push {r0, r1, r4, lr}
  6453. 8006966: 681c ldr r4, [r3, #0]
  6454. 8006968: b124 cbz r4, 8006974 <iprintf+0x14>
  6455. 800696a: 69a3 ldr r3, [r4, #24]
  6456. 800696c: b913 cbnz r3, 8006974 <iprintf+0x14>
  6457. 800696e: 4620 mov r0, r4
  6458. 8006970: f000 fada bl 8006f28 <__sinit>
  6459. 8006974: ab05 add r3, sp, #20
  6460. 8006976: 9a04 ldr r2, [sp, #16]
  6461. 8006978: 68a1 ldr r1, [r4, #8]
  6462. 800697a: 4620 mov r0, r4
  6463. 800697c: 9301 str r3, [sp, #4]
  6464. 800697e: f000 fc9b bl 80072b8 <_vfiprintf_r>
  6465. 8006982: b002 add sp, #8
  6466. 8006984: e8bd 4010 ldmia.w sp!, {r4, lr}
  6467. 8006988: b004 add sp, #16
  6468. 800698a: 4770 bx lr
  6469. 800698c: 2000000c .word 0x2000000c
  6470. 08006990 <_puts_r>:
  6471. 8006990: b570 push {r4, r5, r6, lr}
  6472. 8006992: 460e mov r6, r1
  6473. 8006994: 4605 mov r5, r0
  6474. 8006996: b118 cbz r0, 80069a0 <_puts_r+0x10>
  6475. 8006998: 6983 ldr r3, [r0, #24]
  6476. 800699a: b90b cbnz r3, 80069a0 <_puts_r+0x10>
  6477. 800699c: f000 fac4 bl 8006f28 <__sinit>
  6478. 80069a0: 69ab ldr r3, [r5, #24]
  6479. 80069a2: 68ac ldr r4, [r5, #8]
  6480. 80069a4: b913 cbnz r3, 80069ac <_puts_r+0x1c>
  6481. 80069a6: 4628 mov r0, r5
  6482. 80069a8: f000 fabe bl 8006f28 <__sinit>
  6483. 80069ac: 4b23 ldr r3, [pc, #140] ; (8006a3c <_puts_r+0xac>)
  6484. 80069ae: 429c cmp r4, r3
  6485. 80069b0: d117 bne.n 80069e2 <_puts_r+0x52>
  6486. 80069b2: 686c ldr r4, [r5, #4]
  6487. 80069b4: 89a3 ldrh r3, [r4, #12]
  6488. 80069b6: 071b lsls r3, r3, #28
  6489. 80069b8: d51d bpl.n 80069f6 <_puts_r+0x66>
  6490. 80069ba: 6923 ldr r3, [r4, #16]
  6491. 80069bc: b1db cbz r3, 80069f6 <_puts_r+0x66>
  6492. 80069be: 3e01 subs r6, #1
  6493. 80069c0: 68a3 ldr r3, [r4, #8]
  6494. 80069c2: f816 1f01 ldrb.w r1, [r6, #1]!
  6495. 80069c6: 3b01 subs r3, #1
  6496. 80069c8: 60a3 str r3, [r4, #8]
  6497. 80069ca: b9e9 cbnz r1, 8006a08 <_puts_r+0x78>
  6498. 80069cc: 2b00 cmp r3, #0
  6499. 80069ce: da2e bge.n 8006a2e <_puts_r+0x9e>
  6500. 80069d0: 4622 mov r2, r4
  6501. 80069d2: 210a movs r1, #10
  6502. 80069d4: 4628 mov r0, r5
  6503. 80069d6: f000 f8f5 bl 8006bc4 <__swbuf_r>
  6504. 80069da: 3001 adds r0, #1
  6505. 80069dc: d011 beq.n 8006a02 <_puts_r+0x72>
  6506. 80069de: 200a movs r0, #10
  6507. 80069e0: bd70 pop {r4, r5, r6, pc}
  6508. 80069e2: 4b17 ldr r3, [pc, #92] ; (8006a40 <_puts_r+0xb0>)
  6509. 80069e4: 429c cmp r4, r3
  6510. 80069e6: d101 bne.n 80069ec <_puts_r+0x5c>
  6511. 80069e8: 68ac ldr r4, [r5, #8]
  6512. 80069ea: e7e3 b.n 80069b4 <_puts_r+0x24>
  6513. 80069ec: 4b15 ldr r3, [pc, #84] ; (8006a44 <_puts_r+0xb4>)
  6514. 80069ee: 429c cmp r4, r3
  6515. 80069f0: bf08 it eq
  6516. 80069f2: 68ec ldreq r4, [r5, #12]
  6517. 80069f4: e7de b.n 80069b4 <_puts_r+0x24>
  6518. 80069f6: 4621 mov r1, r4
  6519. 80069f8: 4628 mov r0, r5
  6520. 80069fa: f000 f935 bl 8006c68 <__swsetup_r>
  6521. 80069fe: 2800 cmp r0, #0
  6522. 8006a00: d0dd beq.n 80069be <_puts_r+0x2e>
  6523. 8006a02: f04f 30ff mov.w r0, #4294967295
  6524. 8006a06: bd70 pop {r4, r5, r6, pc}
  6525. 8006a08: 2b00 cmp r3, #0
  6526. 8006a0a: da04 bge.n 8006a16 <_puts_r+0x86>
  6527. 8006a0c: 69a2 ldr r2, [r4, #24]
  6528. 8006a0e: 4293 cmp r3, r2
  6529. 8006a10: db06 blt.n 8006a20 <_puts_r+0x90>
  6530. 8006a12: 290a cmp r1, #10
  6531. 8006a14: d004 beq.n 8006a20 <_puts_r+0x90>
  6532. 8006a16: 6823 ldr r3, [r4, #0]
  6533. 8006a18: 1c5a adds r2, r3, #1
  6534. 8006a1a: 6022 str r2, [r4, #0]
  6535. 8006a1c: 7019 strb r1, [r3, #0]
  6536. 8006a1e: e7cf b.n 80069c0 <_puts_r+0x30>
  6537. 8006a20: 4622 mov r2, r4
  6538. 8006a22: 4628 mov r0, r5
  6539. 8006a24: f000 f8ce bl 8006bc4 <__swbuf_r>
  6540. 8006a28: 3001 adds r0, #1
  6541. 8006a2a: d1c9 bne.n 80069c0 <_puts_r+0x30>
  6542. 8006a2c: e7e9 b.n 8006a02 <_puts_r+0x72>
  6543. 8006a2e: 200a movs r0, #10
  6544. 8006a30: 6823 ldr r3, [r4, #0]
  6545. 8006a32: 1c5a adds r2, r3, #1
  6546. 8006a34: 6022 str r2, [r4, #0]
  6547. 8006a36: 7018 strb r0, [r3, #0]
  6548. 8006a38: bd70 pop {r4, r5, r6, pc}
  6549. 8006a3a: bf00 nop
  6550. 8006a3c: 08007b84 .word 0x08007b84
  6551. 8006a40: 08007ba4 .word 0x08007ba4
  6552. 8006a44: 08007b64 .word 0x08007b64
  6553. 08006a48 <puts>:
  6554. 8006a48: 4b02 ldr r3, [pc, #8] ; (8006a54 <puts+0xc>)
  6555. 8006a4a: 4601 mov r1, r0
  6556. 8006a4c: 6818 ldr r0, [r3, #0]
  6557. 8006a4e: f7ff bf9f b.w 8006990 <_puts_r>
  6558. 8006a52: bf00 nop
  6559. 8006a54: 2000000c .word 0x2000000c
  6560. 08006a58 <setbuf>:
  6561. 8006a58: 2900 cmp r1, #0
  6562. 8006a5a: f44f 6380 mov.w r3, #1024 ; 0x400
  6563. 8006a5e: bf0c ite eq
  6564. 8006a60: 2202 moveq r2, #2
  6565. 8006a62: 2200 movne r2, #0
  6566. 8006a64: f000 b800 b.w 8006a68 <setvbuf>
  6567. 08006a68 <setvbuf>:
  6568. 8006a68: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  6569. 8006a6c: 461d mov r5, r3
  6570. 8006a6e: 4b51 ldr r3, [pc, #324] ; (8006bb4 <setvbuf+0x14c>)
  6571. 8006a70: 4604 mov r4, r0
  6572. 8006a72: 681e ldr r6, [r3, #0]
  6573. 8006a74: 460f mov r7, r1
  6574. 8006a76: 4690 mov r8, r2
  6575. 8006a78: b126 cbz r6, 8006a84 <setvbuf+0x1c>
  6576. 8006a7a: 69b3 ldr r3, [r6, #24]
  6577. 8006a7c: b913 cbnz r3, 8006a84 <setvbuf+0x1c>
  6578. 8006a7e: 4630 mov r0, r6
  6579. 8006a80: f000 fa52 bl 8006f28 <__sinit>
  6580. 8006a84: 4b4c ldr r3, [pc, #304] ; (8006bb8 <setvbuf+0x150>)
  6581. 8006a86: 429c cmp r4, r3
  6582. 8006a88: d152 bne.n 8006b30 <setvbuf+0xc8>
  6583. 8006a8a: 6874 ldr r4, [r6, #4]
  6584. 8006a8c: f1b8 0f02 cmp.w r8, #2
  6585. 8006a90: d006 beq.n 8006aa0 <setvbuf+0x38>
  6586. 8006a92: f1b8 0f01 cmp.w r8, #1
  6587. 8006a96: f200 8089 bhi.w 8006bac <setvbuf+0x144>
  6588. 8006a9a: 2d00 cmp r5, #0
  6589. 8006a9c: f2c0 8086 blt.w 8006bac <setvbuf+0x144>
  6590. 8006aa0: 4621 mov r1, r4
  6591. 8006aa2: 4630 mov r0, r6
  6592. 8006aa4: f000 f9d6 bl 8006e54 <_fflush_r>
  6593. 8006aa8: 6b61 ldr r1, [r4, #52] ; 0x34
  6594. 8006aaa: b141 cbz r1, 8006abe <setvbuf+0x56>
  6595. 8006aac: f104 0344 add.w r3, r4, #68 ; 0x44
  6596. 8006ab0: 4299 cmp r1, r3
  6597. 8006ab2: d002 beq.n 8006aba <setvbuf+0x52>
  6598. 8006ab4: 4630 mov r0, r6
  6599. 8006ab6: f000 fb2d bl 8007114 <_free_r>
  6600. 8006aba: 2300 movs r3, #0
  6601. 8006abc: 6363 str r3, [r4, #52] ; 0x34
  6602. 8006abe: 2300 movs r3, #0
  6603. 8006ac0: 61a3 str r3, [r4, #24]
  6604. 8006ac2: 6063 str r3, [r4, #4]
  6605. 8006ac4: 89a3 ldrh r3, [r4, #12]
  6606. 8006ac6: 061b lsls r3, r3, #24
  6607. 8006ac8: d503 bpl.n 8006ad2 <setvbuf+0x6a>
  6608. 8006aca: 6921 ldr r1, [r4, #16]
  6609. 8006acc: 4630 mov r0, r6
  6610. 8006ace: f000 fb21 bl 8007114 <_free_r>
  6611. 8006ad2: 89a3 ldrh r3, [r4, #12]
  6612. 8006ad4: f1b8 0f02 cmp.w r8, #2
  6613. 8006ad8: f423 634a bic.w r3, r3, #3232 ; 0xca0
  6614. 8006adc: f023 0303 bic.w r3, r3, #3
  6615. 8006ae0: 81a3 strh r3, [r4, #12]
  6616. 8006ae2: d05d beq.n 8006ba0 <setvbuf+0x138>
  6617. 8006ae4: ab01 add r3, sp, #4
  6618. 8006ae6: 466a mov r2, sp
  6619. 8006ae8: 4621 mov r1, r4
  6620. 8006aea: 4630 mov r0, r6
  6621. 8006aec: f000 faa6 bl 800703c <__swhatbuf_r>
  6622. 8006af0: 89a3 ldrh r3, [r4, #12]
  6623. 8006af2: 4318 orrs r0, r3
  6624. 8006af4: 81a0 strh r0, [r4, #12]
  6625. 8006af6: bb2d cbnz r5, 8006b44 <setvbuf+0xdc>
  6626. 8006af8: 9d00 ldr r5, [sp, #0]
  6627. 8006afa: 4628 mov r0, r5
  6628. 8006afc: f000 fb02 bl 8007104 <malloc>
  6629. 8006b00: 4607 mov r7, r0
  6630. 8006b02: 2800 cmp r0, #0
  6631. 8006b04: d14e bne.n 8006ba4 <setvbuf+0x13c>
  6632. 8006b06: f8dd 9000 ldr.w r9, [sp]
  6633. 8006b0a: 45a9 cmp r9, r5
  6634. 8006b0c: d13c bne.n 8006b88 <setvbuf+0x120>
  6635. 8006b0e: f04f 30ff mov.w r0, #4294967295
  6636. 8006b12: 89a3 ldrh r3, [r4, #12]
  6637. 8006b14: f043 0302 orr.w r3, r3, #2
  6638. 8006b18: 81a3 strh r3, [r4, #12]
  6639. 8006b1a: 2300 movs r3, #0
  6640. 8006b1c: 60a3 str r3, [r4, #8]
  6641. 8006b1e: f104 0347 add.w r3, r4, #71 ; 0x47
  6642. 8006b22: 6023 str r3, [r4, #0]
  6643. 8006b24: 6123 str r3, [r4, #16]
  6644. 8006b26: 2301 movs r3, #1
  6645. 8006b28: 6163 str r3, [r4, #20]
  6646. 8006b2a: b003 add sp, #12
  6647. 8006b2c: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6648. 8006b30: 4b22 ldr r3, [pc, #136] ; (8006bbc <setvbuf+0x154>)
  6649. 8006b32: 429c cmp r4, r3
  6650. 8006b34: d101 bne.n 8006b3a <setvbuf+0xd2>
  6651. 8006b36: 68b4 ldr r4, [r6, #8]
  6652. 8006b38: e7a8 b.n 8006a8c <setvbuf+0x24>
  6653. 8006b3a: 4b21 ldr r3, [pc, #132] ; (8006bc0 <setvbuf+0x158>)
  6654. 8006b3c: 429c cmp r4, r3
  6655. 8006b3e: bf08 it eq
  6656. 8006b40: 68f4 ldreq r4, [r6, #12]
  6657. 8006b42: e7a3 b.n 8006a8c <setvbuf+0x24>
  6658. 8006b44: 2f00 cmp r7, #0
  6659. 8006b46: d0d8 beq.n 8006afa <setvbuf+0x92>
  6660. 8006b48: 69b3 ldr r3, [r6, #24]
  6661. 8006b4a: b913 cbnz r3, 8006b52 <setvbuf+0xea>
  6662. 8006b4c: 4630 mov r0, r6
  6663. 8006b4e: f000 f9eb bl 8006f28 <__sinit>
  6664. 8006b52: f1b8 0f01 cmp.w r8, #1
  6665. 8006b56: bf08 it eq
  6666. 8006b58: 89a3 ldrheq r3, [r4, #12]
  6667. 8006b5a: 6027 str r7, [r4, #0]
  6668. 8006b5c: bf04 itt eq
  6669. 8006b5e: f043 0301 orreq.w r3, r3, #1
  6670. 8006b62: 81a3 strheq r3, [r4, #12]
  6671. 8006b64: 89a3 ldrh r3, [r4, #12]
  6672. 8006b66: 6127 str r7, [r4, #16]
  6673. 8006b68: f013 0008 ands.w r0, r3, #8
  6674. 8006b6c: 6165 str r5, [r4, #20]
  6675. 8006b6e: d01b beq.n 8006ba8 <setvbuf+0x140>
  6676. 8006b70: f013 0001 ands.w r0, r3, #1
  6677. 8006b74: f04f 0300 mov.w r3, #0
  6678. 8006b78: bf1f itttt ne
  6679. 8006b7a: 426d negne r5, r5
  6680. 8006b7c: 60a3 strne r3, [r4, #8]
  6681. 8006b7e: 61a5 strne r5, [r4, #24]
  6682. 8006b80: 4618 movne r0, r3
  6683. 8006b82: bf08 it eq
  6684. 8006b84: 60a5 streq r5, [r4, #8]
  6685. 8006b86: e7d0 b.n 8006b2a <setvbuf+0xc2>
  6686. 8006b88: 4648 mov r0, r9
  6687. 8006b8a: f000 fabb bl 8007104 <malloc>
  6688. 8006b8e: 4607 mov r7, r0
  6689. 8006b90: 2800 cmp r0, #0
  6690. 8006b92: d0bc beq.n 8006b0e <setvbuf+0xa6>
  6691. 8006b94: 89a3 ldrh r3, [r4, #12]
  6692. 8006b96: 464d mov r5, r9
  6693. 8006b98: f043 0380 orr.w r3, r3, #128 ; 0x80
  6694. 8006b9c: 81a3 strh r3, [r4, #12]
  6695. 8006b9e: e7d3 b.n 8006b48 <setvbuf+0xe0>
  6696. 8006ba0: 2000 movs r0, #0
  6697. 8006ba2: e7b6 b.n 8006b12 <setvbuf+0xaa>
  6698. 8006ba4: 46a9 mov r9, r5
  6699. 8006ba6: e7f5 b.n 8006b94 <setvbuf+0x12c>
  6700. 8006ba8: 60a0 str r0, [r4, #8]
  6701. 8006baa: e7be b.n 8006b2a <setvbuf+0xc2>
  6702. 8006bac: f04f 30ff mov.w r0, #4294967295
  6703. 8006bb0: e7bb b.n 8006b2a <setvbuf+0xc2>
  6704. 8006bb2: bf00 nop
  6705. 8006bb4: 2000000c .word 0x2000000c
  6706. 8006bb8: 08007b84 .word 0x08007b84
  6707. 8006bbc: 08007ba4 .word 0x08007ba4
  6708. 8006bc0: 08007b64 .word 0x08007b64
  6709. 08006bc4 <__swbuf_r>:
  6710. 8006bc4: b5f8 push {r3, r4, r5, r6, r7, lr}
  6711. 8006bc6: 460e mov r6, r1
  6712. 8006bc8: 4614 mov r4, r2
  6713. 8006bca: 4605 mov r5, r0
  6714. 8006bcc: b118 cbz r0, 8006bd6 <__swbuf_r+0x12>
  6715. 8006bce: 6983 ldr r3, [r0, #24]
  6716. 8006bd0: b90b cbnz r3, 8006bd6 <__swbuf_r+0x12>
  6717. 8006bd2: f000 f9a9 bl 8006f28 <__sinit>
  6718. 8006bd6: 4b21 ldr r3, [pc, #132] ; (8006c5c <__swbuf_r+0x98>)
  6719. 8006bd8: 429c cmp r4, r3
  6720. 8006bda: d12a bne.n 8006c32 <__swbuf_r+0x6e>
  6721. 8006bdc: 686c ldr r4, [r5, #4]
  6722. 8006bde: 69a3 ldr r3, [r4, #24]
  6723. 8006be0: 60a3 str r3, [r4, #8]
  6724. 8006be2: 89a3 ldrh r3, [r4, #12]
  6725. 8006be4: 071a lsls r2, r3, #28
  6726. 8006be6: d52e bpl.n 8006c46 <__swbuf_r+0x82>
  6727. 8006be8: 6923 ldr r3, [r4, #16]
  6728. 8006bea: b363 cbz r3, 8006c46 <__swbuf_r+0x82>
  6729. 8006bec: 6923 ldr r3, [r4, #16]
  6730. 8006bee: 6820 ldr r0, [r4, #0]
  6731. 8006bf0: b2f6 uxtb r6, r6
  6732. 8006bf2: 1ac0 subs r0, r0, r3
  6733. 8006bf4: 6963 ldr r3, [r4, #20]
  6734. 8006bf6: 4637 mov r7, r6
  6735. 8006bf8: 4298 cmp r0, r3
  6736. 8006bfa: db04 blt.n 8006c06 <__swbuf_r+0x42>
  6737. 8006bfc: 4621 mov r1, r4
  6738. 8006bfe: 4628 mov r0, r5
  6739. 8006c00: f000 f928 bl 8006e54 <_fflush_r>
  6740. 8006c04: bb28 cbnz r0, 8006c52 <__swbuf_r+0x8e>
  6741. 8006c06: 68a3 ldr r3, [r4, #8]
  6742. 8006c08: 3001 adds r0, #1
  6743. 8006c0a: 3b01 subs r3, #1
  6744. 8006c0c: 60a3 str r3, [r4, #8]
  6745. 8006c0e: 6823 ldr r3, [r4, #0]
  6746. 8006c10: 1c5a adds r2, r3, #1
  6747. 8006c12: 6022 str r2, [r4, #0]
  6748. 8006c14: 701e strb r6, [r3, #0]
  6749. 8006c16: 6963 ldr r3, [r4, #20]
  6750. 8006c18: 4298 cmp r0, r3
  6751. 8006c1a: d004 beq.n 8006c26 <__swbuf_r+0x62>
  6752. 8006c1c: 89a3 ldrh r3, [r4, #12]
  6753. 8006c1e: 07db lsls r3, r3, #31
  6754. 8006c20: d519 bpl.n 8006c56 <__swbuf_r+0x92>
  6755. 8006c22: 2e0a cmp r6, #10
  6756. 8006c24: d117 bne.n 8006c56 <__swbuf_r+0x92>
  6757. 8006c26: 4621 mov r1, r4
  6758. 8006c28: 4628 mov r0, r5
  6759. 8006c2a: f000 f913 bl 8006e54 <_fflush_r>
  6760. 8006c2e: b190 cbz r0, 8006c56 <__swbuf_r+0x92>
  6761. 8006c30: e00f b.n 8006c52 <__swbuf_r+0x8e>
  6762. 8006c32: 4b0b ldr r3, [pc, #44] ; (8006c60 <__swbuf_r+0x9c>)
  6763. 8006c34: 429c cmp r4, r3
  6764. 8006c36: d101 bne.n 8006c3c <__swbuf_r+0x78>
  6765. 8006c38: 68ac ldr r4, [r5, #8]
  6766. 8006c3a: e7d0 b.n 8006bde <__swbuf_r+0x1a>
  6767. 8006c3c: 4b09 ldr r3, [pc, #36] ; (8006c64 <__swbuf_r+0xa0>)
  6768. 8006c3e: 429c cmp r4, r3
  6769. 8006c40: bf08 it eq
  6770. 8006c42: 68ec ldreq r4, [r5, #12]
  6771. 8006c44: e7cb b.n 8006bde <__swbuf_r+0x1a>
  6772. 8006c46: 4621 mov r1, r4
  6773. 8006c48: 4628 mov r0, r5
  6774. 8006c4a: f000 f80d bl 8006c68 <__swsetup_r>
  6775. 8006c4e: 2800 cmp r0, #0
  6776. 8006c50: d0cc beq.n 8006bec <__swbuf_r+0x28>
  6777. 8006c52: f04f 37ff mov.w r7, #4294967295
  6778. 8006c56: 4638 mov r0, r7
  6779. 8006c58: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6780. 8006c5a: bf00 nop
  6781. 8006c5c: 08007b84 .word 0x08007b84
  6782. 8006c60: 08007ba4 .word 0x08007ba4
  6783. 8006c64: 08007b64 .word 0x08007b64
  6784. 08006c68 <__swsetup_r>:
  6785. 8006c68: 4b32 ldr r3, [pc, #200] ; (8006d34 <__swsetup_r+0xcc>)
  6786. 8006c6a: b570 push {r4, r5, r6, lr}
  6787. 8006c6c: 681d ldr r5, [r3, #0]
  6788. 8006c6e: 4606 mov r6, r0
  6789. 8006c70: 460c mov r4, r1
  6790. 8006c72: b125 cbz r5, 8006c7e <__swsetup_r+0x16>
  6791. 8006c74: 69ab ldr r3, [r5, #24]
  6792. 8006c76: b913 cbnz r3, 8006c7e <__swsetup_r+0x16>
  6793. 8006c78: 4628 mov r0, r5
  6794. 8006c7a: f000 f955 bl 8006f28 <__sinit>
  6795. 8006c7e: 4b2e ldr r3, [pc, #184] ; (8006d38 <__swsetup_r+0xd0>)
  6796. 8006c80: 429c cmp r4, r3
  6797. 8006c82: d10f bne.n 8006ca4 <__swsetup_r+0x3c>
  6798. 8006c84: 686c ldr r4, [r5, #4]
  6799. 8006c86: f9b4 300c ldrsh.w r3, [r4, #12]
  6800. 8006c8a: b29a uxth r2, r3
  6801. 8006c8c: 0715 lsls r5, r2, #28
  6802. 8006c8e: d42c bmi.n 8006cea <__swsetup_r+0x82>
  6803. 8006c90: 06d0 lsls r0, r2, #27
  6804. 8006c92: d411 bmi.n 8006cb8 <__swsetup_r+0x50>
  6805. 8006c94: 2209 movs r2, #9
  6806. 8006c96: 6032 str r2, [r6, #0]
  6807. 8006c98: f043 0340 orr.w r3, r3, #64 ; 0x40
  6808. 8006c9c: 81a3 strh r3, [r4, #12]
  6809. 8006c9e: f04f 30ff mov.w r0, #4294967295
  6810. 8006ca2: bd70 pop {r4, r5, r6, pc}
  6811. 8006ca4: 4b25 ldr r3, [pc, #148] ; (8006d3c <__swsetup_r+0xd4>)
  6812. 8006ca6: 429c cmp r4, r3
  6813. 8006ca8: d101 bne.n 8006cae <__swsetup_r+0x46>
  6814. 8006caa: 68ac ldr r4, [r5, #8]
  6815. 8006cac: e7eb b.n 8006c86 <__swsetup_r+0x1e>
  6816. 8006cae: 4b24 ldr r3, [pc, #144] ; (8006d40 <__swsetup_r+0xd8>)
  6817. 8006cb0: 429c cmp r4, r3
  6818. 8006cb2: bf08 it eq
  6819. 8006cb4: 68ec ldreq r4, [r5, #12]
  6820. 8006cb6: e7e6 b.n 8006c86 <__swsetup_r+0x1e>
  6821. 8006cb8: 0751 lsls r1, r2, #29
  6822. 8006cba: d512 bpl.n 8006ce2 <__swsetup_r+0x7a>
  6823. 8006cbc: 6b61 ldr r1, [r4, #52] ; 0x34
  6824. 8006cbe: b141 cbz r1, 8006cd2 <__swsetup_r+0x6a>
  6825. 8006cc0: f104 0344 add.w r3, r4, #68 ; 0x44
  6826. 8006cc4: 4299 cmp r1, r3
  6827. 8006cc6: d002 beq.n 8006cce <__swsetup_r+0x66>
  6828. 8006cc8: 4630 mov r0, r6
  6829. 8006cca: f000 fa23 bl 8007114 <_free_r>
  6830. 8006cce: 2300 movs r3, #0
  6831. 8006cd0: 6363 str r3, [r4, #52] ; 0x34
  6832. 8006cd2: 89a3 ldrh r3, [r4, #12]
  6833. 8006cd4: f023 0324 bic.w r3, r3, #36 ; 0x24
  6834. 8006cd8: 81a3 strh r3, [r4, #12]
  6835. 8006cda: 2300 movs r3, #0
  6836. 8006cdc: 6063 str r3, [r4, #4]
  6837. 8006cde: 6923 ldr r3, [r4, #16]
  6838. 8006ce0: 6023 str r3, [r4, #0]
  6839. 8006ce2: 89a3 ldrh r3, [r4, #12]
  6840. 8006ce4: f043 0308 orr.w r3, r3, #8
  6841. 8006ce8: 81a3 strh r3, [r4, #12]
  6842. 8006cea: 6923 ldr r3, [r4, #16]
  6843. 8006cec: b94b cbnz r3, 8006d02 <__swsetup_r+0x9a>
  6844. 8006cee: 89a3 ldrh r3, [r4, #12]
  6845. 8006cf0: f403 7320 and.w r3, r3, #640 ; 0x280
  6846. 8006cf4: f5b3 7f00 cmp.w r3, #512 ; 0x200
  6847. 8006cf8: d003 beq.n 8006d02 <__swsetup_r+0x9a>
  6848. 8006cfa: 4621 mov r1, r4
  6849. 8006cfc: 4630 mov r0, r6
  6850. 8006cfe: f000 f9c1 bl 8007084 <__smakebuf_r>
  6851. 8006d02: 89a2 ldrh r2, [r4, #12]
  6852. 8006d04: f012 0301 ands.w r3, r2, #1
  6853. 8006d08: d00c beq.n 8006d24 <__swsetup_r+0xbc>
  6854. 8006d0a: 2300 movs r3, #0
  6855. 8006d0c: 60a3 str r3, [r4, #8]
  6856. 8006d0e: 6963 ldr r3, [r4, #20]
  6857. 8006d10: 425b negs r3, r3
  6858. 8006d12: 61a3 str r3, [r4, #24]
  6859. 8006d14: 6923 ldr r3, [r4, #16]
  6860. 8006d16: b953 cbnz r3, 8006d2e <__swsetup_r+0xc6>
  6861. 8006d18: f9b4 300c ldrsh.w r3, [r4, #12]
  6862. 8006d1c: f013 0080 ands.w r0, r3, #128 ; 0x80
  6863. 8006d20: d1ba bne.n 8006c98 <__swsetup_r+0x30>
  6864. 8006d22: bd70 pop {r4, r5, r6, pc}
  6865. 8006d24: 0792 lsls r2, r2, #30
  6866. 8006d26: bf58 it pl
  6867. 8006d28: 6963 ldrpl r3, [r4, #20]
  6868. 8006d2a: 60a3 str r3, [r4, #8]
  6869. 8006d2c: e7f2 b.n 8006d14 <__swsetup_r+0xac>
  6870. 8006d2e: 2000 movs r0, #0
  6871. 8006d30: e7f7 b.n 8006d22 <__swsetup_r+0xba>
  6872. 8006d32: bf00 nop
  6873. 8006d34: 2000000c .word 0x2000000c
  6874. 8006d38: 08007b84 .word 0x08007b84
  6875. 8006d3c: 08007ba4 .word 0x08007ba4
  6876. 8006d40: 08007b64 .word 0x08007b64
  6877. 08006d44 <__sflush_r>:
  6878. 8006d44: 898a ldrh r2, [r1, #12]
  6879. 8006d46: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6880. 8006d4a: 4605 mov r5, r0
  6881. 8006d4c: 0710 lsls r0, r2, #28
  6882. 8006d4e: 460c mov r4, r1
  6883. 8006d50: d45a bmi.n 8006e08 <__sflush_r+0xc4>
  6884. 8006d52: 684b ldr r3, [r1, #4]
  6885. 8006d54: 2b00 cmp r3, #0
  6886. 8006d56: dc05 bgt.n 8006d64 <__sflush_r+0x20>
  6887. 8006d58: 6c0b ldr r3, [r1, #64] ; 0x40
  6888. 8006d5a: 2b00 cmp r3, #0
  6889. 8006d5c: dc02 bgt.n 8006d64 <__sflush_r+0x20>
  6890. 8006d5e: 2000 movs r0, #0
  6891. 8006d60: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6892. 8006d64: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6893. 8006d66: 2e00 cmp r6, #0
  6894. 8006d68: d0f9 beq.n 8006d5e <__sflush_r+0x1a>
  6895. 8006d6a: 2300 movs r3, #0
  6896. 8006d6c: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  6897. 8006d70: 682f ldr r7, [r5, #0]
  6898. 8006d72: 602b str r3, [r5, #0]
  6899. 8006d74: d033 beq.n 8006dde <__sflush_r+0x9a>
  6900. 8006d76: 6d60 ldr r0, [r4, #84] ; 0x54
  6901. 8006d78: 89a3 ldrh r3, [r4, #12]
  6902. 8006d7a: 075a lsls r2, r3, #29
  6903. 8006d7c: d505 bpl.n 8006d8a <__sflush_r+0x46>
  6904. 8006d7e: 6863 ldr r3, [r4, #4]
  6905. 8006d80: 1ac0 subs r0, r0, r3
  6906. 8006d82: 6b63 ldr r3, [r4, #52] ; 0x34
  6907. 8006d84: b10b cbz r3, 8006d8a <__sflush_r+0x46>
  6908. 8006d86: 6c23 ldr r3, [r4, #64] ; 0x40
  6909. 8006d88: 1ac0 subs r0, r0, r3
  6910. 8006d8a: 2300 movs r3, #0
  6911. 8006d8c: 4602 mov r2, r0
  6912. 8006d8e: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6913. 8006d90: 6a21 ldr r1, [r4, #32]
  6914. 8006d92: 4628 mov r0, r5
  6915. 8006d94: 47b0 blx r6
  6916. 8006d96: 1c43 adds r3, r0, #1
  6917. 8006d98: 89a3 ldrh r3, [r4, #12]
  6918. 8006d9a: d106 bne.n 8006daa <__sflush_r+0x66>
  6919. 8006d9c: 6829 ldr r1, [r5, #0]
  6920. 8006d9e: 291d cmp r1, #29
  6921. 8006da0: d84b bhi.n 8006e3a <__sflush_r+0xf6>
  6922. 8006da2: 4a2b ldr r2, [pc, #172] ; (8006e50 <__sflush_r+0x10c>)
  6923. 8006da4: 40ca lsrs r2, r1
  6924. 8006da6: 07d6 lsls r6, r2, #31
  6925. 8006da8: d547 bpl.n 8006e3a <__sflush_r+0xf6>
  6926. 8006daa: 2200 movs r2, #0
  6927. 8006dac: 6062 str r2, [r4, #4]
  6928. 8006dae: 6922 ldr r2, [r4, #16]
  6929. 8006db0: 04d9 lsls r1, r3, #19
  6930. 8006db2: 6022 str r2, [r4, #0]
  6931. 8006db4: d504 bpl.n 8006dc0 <__sflush_r+0x7c>
  6932. 8006db6: 1c42 adds r2, r0, #1
  6933. 8006db8: d101 bne.n 8006dbe <__sflush_r+0x7a>
  6934. 8006dba: 682b ldr r3, [r5, #0]
  6935. 8006dbc: b903 cbnz r3, 8006dc0 <__sflush_r+0x7c>
  6936. 8006dbe: 6560 str r0, [r4, #84] ; 0x54
  6937. 8006dc0: 6b61 ldr r1, [r4, #52] ; 0x34
  6938. 8006dc2: 602f str r7, [r5, #0]
  6939. 8006dc4: 2900 cmp r1, #0
  6940. 8006dc6: d0ca beq.n 8006d5e <__sflush_r+0x1a>
  6941. 8006dc8: f104 0344 add.w r3, r4, #68 ; 0x44
  6942. 8006dcc: 4299 cmp r1, r3
  6943. 8006dce: d002 beq.n 8006dd6 <__sflush_r+0x92>
  6944. 8006dd0: 4628 mov r0, r5
  6945. 8006dd2: f000 f99f bl 8007114 <_free_r>
  6946. 8006dd6: 2000 movs r0, #0
  6947. 8006dd8: 6360 str r0, [r4, #52] ; 0x34
  6948. 8006dda: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6949. 8006dde: 6a21 ldr r1, [r4, #32]
  6950. 8006de0: 2301 movs r3, #1
  6951. 8006de2: 4628 mov r0, r5
  6952. 8006de4: 47b0 blx r6
  6953. 8006de6: 1c41 adds r1, r0, #1
  6954. 8006de8: d1c6 bne.n 8006d78 <__sflush_r+0x34>
  6955. 8006dea: 682b ldr r3, [r5, #0]
  6956. 8006dec: 2b00 cmp r3, #0
  6957. 8006dee: d0c3 beq.n 8006d78 <__sflush_r+0x34>
  6958. 8006df0: 2b1d cmp r3, #29
  6959. 8006df2: d001 beq.n 8006df8 <__sflush_r+0xb4>
  6960. 8006df4: 2b16 cmp r3, #22
  6961. 8006df6: d101 bne.n 8006dfc <__sflush_r+0xb8>
  6962. 8006df8: 602f str r7, [r5, #0]
  6963. 8006dfa: e7b0 b.n 8006d5e <__sflush_r+0x1a>
  6964. 8006dfc: 89a3 ldrh r3, [r4, #12]
  6965. 8006dfe: f043 0340 orr.w r3, r3, #64 ; 0x40
  6966. 8006e02: 81a3 strh r3, [r4, #12]
  6967. 8006e04: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6968. 8006e08: 690f ldr r7, [r1, #16]
  6969. 8006e0a: 2f00 cmp r7, #0
  6970. 8006e0c: d0a7 beq.n 8006d5e <__sflush_r+0x1a>
  6971. 8006e0e: 0793 lsls r3, r2, #30
  6972. 8006e10: bf18 it ne
  6973. 8006e12: 2300 movne r3, #0
  6974. 8006e14: 680e ldr r6, [r1, #0]
  6975. 8006e16: bf08 it eq
  6976. 8006e18: 694b ldreq r3, [r1, #20]
  6977. 8006e1a: eba6 0807 sub.w r8, r6, r7
  6978. 8006e1e: 600f str r7, [r1, #0]
  6979. 8006e20: 608b str r3, [r1, #8]
  6980. 8006e22: f1b8 0f00 cmp.w r8, #0
  6981. 8006e26: dd9a ble.n 8006d5e <__sflush_r+0x1a>
  6982. 8006e28: 4643 mov r3, r8
  6983. 8006e2a: 463a mov r2, r7
  6984. 8006e2c: 6a21 ldr r1, [r4, #32]
  6985. 8006e2e: 4628 mov r0, r5
  6986. 8006e30: 6aa6 ldr r6, [r4, #40] ; 0x28
  6987. 8006e32: 47b0 blx r6
  6988. 8006e34: 2800 cmp r0, #0
  6989. 8006e36: dc07 bgt.n 8006e48 <__sflush_r+0x104>
  6990. 8006e38: 89a3 ldrh r3, [r4, #12]
  6991. 8006e3a: f043 0340 orr.w r3, r3, #64 ; 0x40
  6992. 8006e3e: 81a3 strh r3, [r4, #12]
  6993. 8006e40: f04f 30ff mov.w r0, #4294967295
  6994. 8006e44: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6995. 8006e48: 4407 add r7, r0
  6996. 8006e4a: eba8 0800 sub.w r8, r8, r0
  6997. 8006e4e: e7e8 b.n 8006e22 <__sflush_r+0xde>
  6998. 8006e50: 20400001 .word 0x20400001
  6999. 08006e54 <_fflush_r>:
  7000. 8006e54: b538 push {r3, r4, r5, lr}
  7001. 8006e56: 690b ldr r3, [r1, #16]
  7002. 8006e58: 4605 mov r5, r0
  7003. 8006e5a: 460c mov r4, r1
  7004. 8006e5c: b1db cbz r3, 8006e96 <_fflush_r+0x42>
  7005. 8006e5e: b118 cbz r0, 8006e68 <_fflush_r+0x14>
  7006. 8006e60: 6983 ldr r3, [r0, #24]
  7007. 8006e62: b90b cbnz r3, 8006e68 <_fflush_r+0x14>
  7008. 8006e64: f000 f860 bl 8006f28 <__sinit>
  7009. 8006e68: 4b0c ldr r3, [pc, #48] ; (8006e9c <_fflush_r+0x48>)
  7010. 8006e6a: 429c cmp r4, r3
  7011. 8006e6c: d109 bne.n 8006e82 <_fflush_r+0x2e>
  7012. 8006e6e: 686c ldr r4, [r5, #4]
  7013. 8006e70: f9b4 300c ldrsh.w r3, [r4, #12]
  7014. 8006e74: b17b cbz r3, 8006e96 <_fflush_r+0x42>
  7015. 8006e76: 4621 mov r1, r4
  7016. 8006e78: 4628 mov r0, r5
  7017. 8006e7a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7018. 8006e7e: f7ff bf61 b.w 8006d44 <__sflush_r>
  7019. 8006e82: 4b07 ldr r3, [pc, #28] ; (8006ea0 <_fflush_r+0x4c>)
  7020. 8006e84: 429c cmp r4, r3
  7021. 8006e86: d101 bne.n 8006e8c <_fflush_r+0x38>
  7022. 8006e88: 68ac ldr r4, [r5, #8]
  7023. 8006e8a: e7f1 b.n 8006e70 <_fflush_r+0x1c>
  7024. 8006e8c: 4b05 ldr r3, [pc, #20] ; (8006ea4 <_fflush_r+0x50>)
  7025. 8006e8e: 429c cmp r4, r3
  7026. 8006e90: bf08 it eq
  7027. 8006e92: 68ec ldreq r4, [r5, #12]
  7028. 8006e94: e7ec b.n 8006e70 <_fflush_r+0x1c>
  7029. 8006e96: 2000 movs r0, #0
  7030. 8006e98: bd38 pop {r3, r4, r5, pc}
  7031. 8006e9a: bf00 nop
  7032. 8006e9c: 08007b84 .word 0x08007b84
  7033. 8006ea0: 08007ba4 .word 0x08007ba4
  7034. 8006ea4: 08007b64 .word 0x08007b64
  7035. 08006ea8 <_cleanup_r>:
  7036. 8006ea8: 4901 ldr r1, [pc, #4] ; (8006eb0 <_cleanup_r+0x8>)
  7037. 8006eaa: f000 b8a9 b.w 8007000 <_fwalk_reent>
  7038. 8006eae: bf00 nop
  7039. 8006eb0: 08006e55 .word 0x08006e55
  7040. 08006eb4 <std.isra.0>:
  7041. 8006eb4: 2300 movs r3, #0
  7042. 8006eb6: b510 push {r4, lr}
  7043. 8006eb8: 4604 mov r4, r0
  7044. 8006eba: 6003 str r3, [r0, #0]
  7045. 8006ebc: 6043 str r3, [r0, #4]
  7046. 8006ebe: 6083 str r3, [r0, #8]
  7047. 8006ec0: 8181 strh r1, [r0, #12]
  7048. 8006ec2: 6643 str r3, [r0, #100] ; 0x64
  7049. 8006ec4: 81c2 strh r2, [r0, #14]
  7050. 8006ec6: 6103 str r3, [r0, #16]
  7051. 8006ec8: 6143 str r3, [r0, #20]
  7052. 8006eca: 6183 str r3, [r0, #24]
  7053. 8006ecc: 4619 mov r1, r3
  7054. 8006ece: 2208 movs r2, #8
  7055. 8006ed0: 305c adds r0, #92 ; 0x5c
  7056. 8006ed2: f7ff fd3c bl 800694e <memset>
  7057. 8006ed6: 4b05 ldr r3, [pc, #20] ; (8006eec <std.isra.0+0x38>)
  7058. 8006ed8: 6224 str r4, [r4, #32]
  7059. 8006eda: 6263 str r3, [r4, #36] ; 0x24
  7060. 8006edc: 4b04 ldr r3, [pc, #16] ; (8006ef0 <std.isra.0+0x3c>)
  7061. 8006ede: 62a3 str r3, [r4, #40] ; 0x28
  7062. 8006ee0: 4b04 ldr r3, [pc, #16] ; (8006ef4 <std.isra.0+0x40>)
  7063. 8006ee2: 62e3 str r3, [r4, #44] ; 0x2c
  7064. 8006ee4: 4b04 ldr r3, [pc, #16] ; (8006ef8 <std.isra.0+0x44>)
  7065. 8006ee6: 6323 str r3, [r4, #48] ; 0x30
  7066. 8006ee8: bd10 pop {r4, pc}
  7067. 8006eea: bf00 nop
  7068. 8006eec: 08007835 .word 0x08007835
  7069. 8006ef0: 08007857 .word 0x08007857
  7070. 8006ef4: 0800788f .word 0x0800788f
  7071. 8006ef8: 080078b3 .word 0x080078b3
  7072. 08006efc <__sfmoreglue>:
  7073. 8006efc: b570 push {r4, r5, r6, lr}
  7074. 8006efe: 2568 movs r5, #104 ; 0x68
  7075. 8006f00: 1e4a subs r2, r1, #1
  7076. 8006f02: 4355 muls r5, r2
  7077. 8006f04: 460e mov r6, r1
  7078. 8006f06: f105 0174 add.w r1, r5, #116 ; 0x74
  7079. 8006f0a: f000 f94f bl 80071ac <_malloc_r>
  7080. 8006f0e: 4604 mov r4, r0
  7081. 8006f10: b140 cbz r0, 8006f24 <__sfmoreglue+0x28>
  7082. 8006f12: 2100 movs r1, #0
  7083. 8006f14: e880 0042 stmia.w r0, {r1, r6}
  7084. 8006f18: 300c adds r0, #12
  7085. 8006f1a: 60a0 str r0, [r4, #8]
  7086. 8006f1c: f105 0268 add.w r2, r5, #104 ; 0x68
  7087. 8006f20: f7ff fd15 bl 800694e <memset>
  7088. 8006f24: 4620 mov r0, r4
  7089. 8006f26: bd70 pop {r4, r5, r6, pc}
  7090. 08006f28 <__sinit>:
  7091. 8006f28: 6983 ldr r3, [r0, #24]
  7092. 8006f2a: b510 push {r4, lr}
  7093. 8006f2c: 4604 mov r4, r0
  7094. 8006f2e: bb33 cbnz r3, 8006f7e <__sinit+0x56>
  7095. 8006f30: 6483 str r3, [r0, #72] ; 0x48
  7096. 8006f32: 64c3 str r3, [r0, #76] ; 0x4c
  7097. 8006f34: 6503 str r3, [r0, #80] ; 0x50
  7098. 8006f36: 4b12 ldr r3, [pc, #72] ; (8006f80 <__sinit+0x58>)
  7099. 8006f38: 4a12 ldr r2, [pc, #72] ; (8006f84 <__sinit+0x5c>)
  7100. 8006f3a: 681b ldr r3, [r3, #0]
  7101. 8006f3c: 6282 str r2, [r0, #40] ; 0x28
  7102. 8006f3e: 4298 cmp r0, r3
  7103. 8006f40: bf04 itt eq
  7104. 8006f42: 2301 moveq r3, #1
  7105. 8006f44: 6183 streq r3, [r0, #24]
  7106. 8006f46: f000 f81f bl 8006f88 <__sfp>
  7107. 8006f4a: 6060 str r0, [r4, #4]
  7108. 8006f4c: 4620 mov r0, r4
  7109. 8006f4e: f000 f81b bl 8006f88 <__sfp>
  7110. 8006f52: 60a0 str r0, [r4, #8]
  7111. 8006f54: 4620 mov r0, r4
  7112. 8006f56: f000 f817 bl 8006f88 <__sfp>
  7113. 8006f5a: 2200 movs r2, #0
  7114. 8006f5c: 60e0 str r0, [r4, #12]
  7115. 8006f5e: 2104 movs r1, #4
  7116. 8006f60: 6860 ldr r0, [r4, #4]
  7117. 8006f62: f7ff ffa7 bl 8006eb4 <std.isra.0>
  7118. 8006f66: 2201 movs r2, #1
  7119. 8006f68: 2109 movs r1, #9
  7120. 8006f6a: 68a0 ldr r0, [r4, #8]
  7121. 8006f6c: f7ff ffa2 bl 8006eb4 <std.isra.0>
  7122. 8006f70: 2202 movs r2, #2
  7123. 8006f72: 2112 movs r1, #18
  7124. 8006f74: 68e0 ldr r0, [r4, #12]
  7125. 8006f76: f7ff ff9d bl 8006eb4 <std.isra.0>
  7126. 8006f7a: 2301 movs r3, #1
  7127. 8006f7c: 61a3 str r3, [r4, #24]
  7128. 8006f7e: bd10 pop {r4, pc}
  7129. 8006f80: 08007b60 .word 0x08007b60
  7130. 8006f84: 08006ea9 .word 0x08006ea9
  7131. 08006f88 <__sfp>:
  7132. 8006f88: b5f8 push {r3, r4, r5, r6, r7, lr}
  7133. 8006f8a: 4b1c ldr r3, [pc, #112] ; (8006ffc <__sfp+0x74>)
  7134. 8006f8c: 4607 mov r7, r0
  7135. 8006f8e: 681e ldr r6, [r3, #0]
  7136. 8006f90: 69b3 ldr r3, [r6, #24]
  7137. 8006f92: b913 cbnz r3, 8006f9a <__sfp+0x12>
  7138. 8006f94: 4630 mov r0, r6
  7139. 8006f96: f7ff ffc7 bl 8006f28 <__sinit>
  7140. 8006f9a: 3648 adds r6, #72 ; 0x48
  7141. 8006f9c: 68b4 ldr r4, [r6, #8]
  7142. 8006f9e: 6873 ldr r3, [r6, #4]
  7143. 8006fa0: 3b01 subs r3, #1
  7144. 8006fa2: d503 bpl.n 8006fac <__sfp+0x24>
  7145. 8006fa4: 6833 ldr r3, [r6, #0]
  7146. 8006fa6: b133 cbz r3, 8006fb6 <__sfp+0x2e>
  7147. 8006fa8: 6836 ldr r6, [r6, #0]
  7148. 8006faa: e7f7 b.n 8006f9c <__sfp+0x14>
  7149. 8006fac: f9b4 500c ldrsh.w r5, [r4, #12]
  7150. 8006fb0: b16d cbz r5, 8006fce <__sfp+0x46>
  7151. 8006fb2: 3468 adds r4, #104 ; 0x68
  7152. 8006fb4: e7f4 b.n 8006fa0 <__sfp+0x18>
  7153. 8006fb6: 2104 movs r1, #4
  7154. 8006fb8: 4638 mov r0, r7
  7155. 8006fba: f7ff ff9f bl 8006efc <__sfmoreglue>
  7156. 8006fbe: 6030 str r0, [r6, #0]
  7157. 8006fc0: 2800 cmp r0, #0
  7158. 8006fc2: d1f1 bne.n 8006fa8 <__sfp+0x20>
  7159. 8006fc4: 230c movs r3, #12
  7160. 8006fc6: 4604 mov r4, r0
  7161. 8006fc8: 603b str r3, [r7, #0]
  7162. 8006fca: 4620 mov r0, r4
  7163. 8006fcc: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7164. 8006fce: f64f 73ff movw r3, #65535 ; 0xffff
  7165. 8006fd2: 81e3 strh r3, [r4, #14]
  7166. 8006fd4: 2301 movs r3, #1
  7167. 8006fd6: 6665 str r5, [r4, #100] ; 0x64
  7168. 8006fd8: 81a3 strh r3, [r4, #12]
  7169. 8006fda: 6025 str r5, [r4, #0]
  7170. 8006fdc: 60a5 str r5, [r4, #8]
  7171. 8006fde: 6065 str r5, [r4, #4]
  7172. 8006fe0: 6125 str r5, [r4, #16]
  7173. 8006fe2: 6165 str r5, [r4, #20]
  7174. 8006fe4: 61a5 str r5, [r4, #24]
  7175. 8006fe6: 2208 movs r2, #8
  7176. 8006fe8: 4629 mov r1, r5
  7177. 8006fea: f104 005c add.w r0, r4, #92 ; 0x5c
  7178. 8006fee: f7ff fcae bl 800694e <memset>
  7179. 8006ff2: 6365 str r5, [r4, #52] ; 0x34
  7180. 8006ff4: 63a5 str r5, [r4, #56] ; 0x38
  7181. 8006ff6: 64a5 str r5, [r4, #72] ; 0x48
  7182. 8006ff8: 64e5 str r5, [r4, #76] ; 0x4c
  7183. 8006ffa: e7e6 b.n 8006fca <__sfp+0x42>
  7184. 8006ffc: 08007b60 .word 0x08007b60
  7185. 08007000 <_fwalk_reent>:
  7186. 8007000: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  7187. 8007004: 4680 mov r8, r0
  7188. 8007006: 4689 mov r9, r1
  7189. 8007008: 2600 movs r6, #0
  7190. 800700a: f100 0448 add.w r4, r0, #72 ; 0x48
  7191. 800700e: b914 cbnz r4, 8007016 <_fwalk_reent+0x16>
  7192. 8007010: 4630 mov r0, r6
  7193. 8007012: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  7194. 8007016: 68a5 ldr r5, [r4, #8]
  7195. 8007018: 6867 ldr r7, [r4, #4]
  7196. 800701a: 3f01 subs r7, #1
  7197. 800701c: d501 bpl.n 8007022 <_fwalk_reent+0x22>
  7198. 800701e: 6824 ldr r4, [r4, #0]
  7199. 8007020: e7f5 b.n 800700e <_fwalk_reent+0xe>
  7200. 8007022: 89ab ldrh r3, [r5, #12]
  7201. 8007024: 2b01 cmp r3, #1
  7202. 8007026: d907 bls.n 8007038 <_fwalk_reent+0x38>
  7203. 8007028: f9b5 300e ldrsh.w r3, [r5, #14]
  7204. 800702c: 3301 adds r3, #1
  7205. 800702e: d003 beq.n 8007038 <_fwalk_reent+0x38>
  7206. 8007030: 4629 mov r1, r5
  7207. 8007032: 4640 mov r0, r8
  7208. 8007034: 47c8 blx r9
  7209. 8007036: 4306 orrs r6, r0
  7210. 8007038: 3568 adds r5, #104 ; 0x68
  7211. 800703a: e7ee b.n 800701a <_fwalk_reent+0x1a>
  7212. 0800703c <__swhatbuf_r>:
  7213. 800703c: b570 push {r4, r5, r6, lr}
  7214. 800703e: 460e mov r6, r1
  7215. 8007040: f9b1 100e ldrsh.w r1, [r1, #14]
  7216. 8007044: b090 sub sp, #64 ; 0x40
  7217. 8007046: 2900 cmp r1, #0
  7218. 8007048: 4614 mov r4, r2
  7219. 800704a: 461d mov r5, r3
  7220. 800704c: da07 bge.n 800705e <__swhatbuf_r+0x22>
  7221. 800704e: 2300 movs r3, #0
  7222. 8007050: 602b str r3, [r5, #0]
  7223. 8007052: 89b3 ldrh r3, [r6, #12]
  7224. 8007054: 061a lsls r2, r3, #24
  7225. 8007056: d410 bmi.n 800707a <__swhatbuf_r+0x3e>
  7226. 8007058: f44f 6380 mov.w r3, #1024 ; 0x400
  7227. 800705c: e00e b.n 800707c <__swhatbuf_r+0x40>
  7228. 800705e: aa01 add r2, sp, #4
  7229. 8007060: f000 fc4e bl 8007900 <_fstat_r>
  7230. 8007064: 2800 cmp r0, #0
  7231. 8007066: dbf2 blt.n 800704e <__swhatbuf_r+0x12>
  7232. 8007068: 9a02 ldr r2, [sp, #8]
  7233. 800706a: f402 4270 and.w r2, r2, #61440 ; 0xf000
  7234. 800706e: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  7235. 8007072: 425a negs r2, r3
  7236. 8007074: 415a adcs r2, r3
  7237. 8007076: 602a str r2, [r5, #0]
  7238. 8007078: e7ee b.n 8007058 <__swhatbuf_r+0x1c>
  7239. 800707a: 2340 movs r3, #64 ; 0x40
  7240. 800707c: 2000 movs r0, #0
  7241. 800707e: 6023 str r3, [r4, #0]
  7242. 8007080: b010 add sp, #64 ; 0x40
  7243. 8007082: bd70 pop {r4, r5, r6, pc}
  7244. 08007084 <__smakebuf_r>:
  7245. 8007084: 898b ldrh r3, [r1, #12]
  7246. 8007086: b573 push {r0, r1, r4, r5, r6, lr}
  7247. 8007088: 079d lsls r5, r3, #30
  7248. 800708a: 4606 mov r6, r0
  7249. 800708c: 460c mov r4, r1
  7250. 800708e: d507 bpl.n 80070a0 <__smakebuf_r+0x1c>
  7251. 8007090: f104 0347 add.w r3, r4, #71 ; 0x47
  7252. 8007094: 6023 str r3, [r4, #0]
  7253. 8007096: 6123 str r3, [r4, #16]
  7254. 8007098: 2301 movs r3, #1
  7255. 800709a: 6163 str r3, [r4, #20]
  7256. 800709c: b002 add sp, #8
  7257. 800709e: bd70 pop {r4, r5, r6, pc}
  7258. 80070a0: ab01 add r3, sp, #4
  7259. 80070a2: 466a mov r2, sp
  7260. 80070a4: f7ff ffca bl 800703c <__swhatbuf_r>
  7261. 80070a8: 9900 ldr r1, [sp, #0]
  7262. 80070aa: 4605 mov r5, r0
  7263. 80070ac: 4630 mov r0, r6
  7264. 80070ae: f000 f87d bl 80071ac <_malloc_r>
  7265. 80070b2: b948 cbnz r0, 80070c8 <__smakebuf_r+0x44>
  7266. 80070b4: f9b4 300c ldrsh.w r3, [r4, #12]
  7267. 80070b8: 059a lsls r2, r3, #22
  7268. 80070ba: d4ef bmi.n 800709c <__smakebuf_r+0x18>
  7269. 80070bc: f023 0303 bic.w r3, r3, #3
  7270. 80070c0: f043 0302 orr.w r3, r3, #2
  7271. 80070c4: 81a3 strh r3, [r4, #12]
  7272. 80070c6: e7e3 b.n 8007090 <__smakebuf_r+0xc>
  7273. 80070c8: 4b0d ldr r3, [pc, #52] ; (8007100 <__smakebuf_r+0x7c>)
  7274. 80070ca: 62b3 str r3, [r6, #40] ; 0x28
  7275. 80070cc: 89a3 ldrh r3, [r4, #12]
  7276. 80070ce: 6020 str r0, [r4, #0]
  7277. 80070d0: f043 0380 orr.w r3, r3, #128 ; 0x80
  7278. 80070d4: 81a3 strh r3, [r4, #12]
  7279. 80070d6: 9b00 ldr r3, [sp, #0]
  7280. 80070d8: 6120 str r0, [r4, #16]
  7281. 80070da: 6163 str r3, [r4, #20]
  7282. 80070dc: 9b01 ldr r3, [sp, #4]
  7283. 80070de: b15b cbz r3, 80070f8 <__smakebuf_r+0x74>
  7284. 80070e0: f9b4 100e ldrsh.w r1, [r4, #14]
  7285. 80070e4: 4630 mov r0, r6
  7286. 80070e6: f000 fc1d bl 8007924 <_isatty_r>
  7287. 80070ea: b128 cbz r0, 80070f8 <__smakebuf_r+0x74>
  7288. 80070ec: 89a3 ldrh r3, [r4, #12]
  7289. 80070ee: f023 0303 bic.w r3, r3, #3
  7290. 80070f2: f043 0301 orr.w r3, r3, #1
  7291. 80070f6: 81a3 strh r3, [r4, #12]
  7292. 80070f8: 89a3 ldrh r3, [r4, #12]
  7293. 80070fa: 431d orrs r5, r3
  7294. 80070fc: 81a5 strh r5, [r4, #12]
  7295. 80070fe: e7cd b.n 800709c <__smakebuf_r+0x18>
  7296. 8007100: 08006ea9 .word 0x08006ea9
  7297. 08007104 <malloc>:
  7298. 8007104: 4b02 ldr r3, [pc, #8] ; (8007110 <malloc+0xc>)
  7299. 8007106: 4601 mov r1, r0
  7300. 8007108: 6818 ldr r0, [r3, #0]
  7301. 800710a: f000 b84f b.w 80071ac <_malloc_r>
  7302. 800710e: bf00 nop
  7303. 8007110: 2000000c .word 0x2000000c
  7304. 08007114 <_free_r>:
  7305. 8007114: b538 push {r3, r4, r5, lr}
  7306. 8007116: 4605 mov r5, r0
  7307. 8007118: 2900 cmp r1, #0
  7308. 800711a: d043 beq.n 80071a4 <_free_r+0x90>
  7309. 800711c: f851 3c04 ldr.w r3, [r1, #-4]
  7310. 8007120: 1f0c subs r4, r1, #4
  7311. 8007122: 2b00 cmp r3, #0
  7312. 8007124: bfb8 it lt
  7313. 8007126: 18e4 addlt r4, r4, r3
  7314. 8007128: f000 fc2c bl 8007984 <__malloc_lock>
  7315. 800712c: 4a1e ldr r2, [pc, #120] ; (80071a8 <_free_r+0x94>)
  7316. 800712e: 6813 ldr r3, [r2, #0]
  7317. 8007130: 4610 mov r0, r2
  7318. 8007132: b933 cbnz r3, 8007142 <_free_r+0x2e>
  7319. 8007134: 6063 str r3, [r4, #4]
  7320. 8007136: 6014 str r4, [r2, #0]
  7321. 8007138: 4628 mov r0, r5
  7322. 800713a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7323. 800713e: f000 bc22 b.w 8007986 <__malloc_unlock>
  7324. 8007142: 42a3 cmp r3, r4
  7325. 8007144: d90b bls.n 800715e <_free_r+0x4a>
  7326. 8007146: 6821 ldr r1, [r4, #0]
  7327. 8007148: 1862 adds r2, r4, r1
  7328. 800714a: 4293 cmp r3, r2
  7329. 800714c: bf01 itttt eq
  7330. 800714e: 681a ldreq r2, [r3, #0]
  7331. 8007150: 685b ldreq r3, [r3, #4]
  7332. 8007152: 1852 addeq r2, r2, r1
  7333. 8007154: 6022 streq r2, [r4, #0]
  7334. 8007156: 6063 str r3, [r4, #4]
  7335. 8007158: 6004 str r4, [r0, #0]
  7336. 800715a: e7ed b.n 8007138 <_free_r+0x24>
  7337. 800715c: 4613 mov r3, r2
  7338. 800715e: 685a ldr r2, [r3, #4]
  7339. 8007160: b10a cbz r2, 8007166 <_free_r+0x52>
  7340. 8007162: 42a2 cmp r2, r4
  7341. 8007164: d9fa bls.n 800715c <_free_r+0x48>
  7342. 8007166: 6819 ldr r1, [r3, #0]
  7343. 8007168: 1858 adds r0, r3, r1
  7344. 800716a: 42a0 cmp r0, r4
  7345. 800716c: d10b bne.n 8007186 <_free_r+0x72>
  7346. 800716e: 6820 ldr r0, [r4, #0]
  7347. 8007170: 4401 add r1, r0
  7348. 8007172: 1858 adds r0, r3, r1
  7349. 8007174: 4282 cmp r2, r0
  7350. 8007176: 6019 str r1, [r3, #0]
  7351. 8007178: d1de bne.n 8007138 <_free_r+0x24>
  7352. 800717a: 6810 ldr r0, [r2, #0]
  7353. 800717c: 6852 ldr r2, [r2, #4]
  7354. 800717e: 4401 add r1, r0
  7355. 8007180: 6019 str r1, [r3, #0]
  7356. 8007182: 605a str r2, [r3, #4]
  7357. 8007184: e7d8 b.n 8007138 <_free_r+0x24>
  7358. 8007186: d902 bls.n 800718e <_free_r+0x7a>
  7359. 8007188: 230c movs r3, #12
  7360. 800718a: 602b str r3, [r5, #0]
  7361. 800718c: e7d4 b.n 8007138 <_free_r+0x24>
  7362. 800718e: 6820 ldr r0, [r4, #0]
  7363. 8007190: 1821 adds r1, r4, r0
  7364. 8007192: 428a cmp r2, r1
  7365. 8007194: bf01 itttt eq
  7366. 8007196: 6811 ldreq r1, [r2, #0]
  7367. 8007198: 6852 ldreq r2, [r2, #4]
  7368. 800719a: 1809 addeq r1, r1, r0
  7369. 800719c: 6021 streq r1, [r4, #0]
  7370. 800719e: 6062 str r2, [r4, #4]
  7371. 80071a0: 605c str r4, [r3, #4]
  7372. 80071a2: e7c9 b.n 8007138 <_free_r+0x24>
  7373. 80071a4: bd38 pop {r3, r4, r5, pc}
  7374. 80071a6: bf00 nop
  7375. 80071a8: 200002ac .word 0x200002ac
  7376. 080071ac <_malloc_r>:
  7377. 80071ac: b570 push {r4, r5, r6, lr}
  7378. 80071ae: 1ccd adds r5, r1, #3
  7379. 80071b0: f025 0503 bic.w r5, r5, #3
  7380. 80071b4: 3508 adds r5, #8
  7381. 80071b6: 2d0c cmp r5, #12
  7382. 80071b8: bf38 it cc
  7383. 80071ba: 250c movcc r5, #12
  7384. 80071bc: 2d00 cmp r5, #0
  7385. 80071be: 4606 mov r6, r0
  7386. 80071c0: db01 blt.n 80071c6 <_malloc_r+0x1a>
  7387. 80071c2: 42a9 cmp r1, r5
  7388. 80071c4: d903 bls.n 80071ce <_malloc_r+0x22>
  7389. 80071c6: 230c movs r3, #12
  7390. 80071c8: 6033 str r3, [r6, #0]
  7391. 80071ca: 2000 movs r0, #0
  7392. 80071cc: bd70 pop {r4, r5, r6, pc}
  7393. 80071ce: f000 fbd9 bl 8007984 <__malloc_lock>
  7394. 80071d2: 4a23 ldr r2, [pc, #140] ; (8007260 <_malloc_r+0xb4>)
  7395. 80071d4: 6814 ldr r4, [r2, #0]
  7396. 80071d6: 4621 mov r1, r4
  7397. 80071d8: b991 cbnz r1, 8007200 <_malloc_r+0x54>
  7398. 80071da: 4c22 ldr r4, [pc, #136] ; (8007264 <_malloc_r+0xb8>)
  7399. 80071dc: 6823 ldr r3, [r4, #0]
  7400. 80071de: b91b cbnz r3, 80071e8 <_malloc_r+0x3c>
  7401. 80071e0: 4630 mov r0, r6
  7402. 80071e2: f000 fb17 bl 8007814 <_sbrk_r>
  7403. 80071e6: 6020 str r0, [r4, #0]
  7404. 80071e8: 4629 mov r1, r5
  7405. 80071ea: 4630 mov r0, r6
  7406. 80071ec: f000 fb12 bl 8007814 <_sbrk_r>
  7407. 80071f0: 1c43 adds r3, r0, #1
  7408. 80071f2: d126 bne.n 8007242 <_malloc_r+0x96>
  7409. 80071f4: 230c movs r3, #12
  7410. 80071f6: 4630 mov r0, r6
  7411. 80071f8: 6033 str r3, [r6, #0]
  7412. 80071fa: f000 fbc4 bl 8007986 <__malloc_unlock>
  7413. 80071fe: e7e4 b.n 80071ca <_malloc_r+0x1e>
  7414. 8007200: 680b ldr r3, [r1, #0]
  7415. 8007202: 1b5b subs r3, r3, r5
  7416. 8007204: d41a bmi.n 800723c <_malloc_r+0x90>
  7417. 8007206: 2b0b cmp r3, #11
  7418. 8007208: d90f bls.n 800722a <_malloc_r+0x7e>
  7419. 800720a: 600b str r3, [r1, #0]
  7420. 800720c: 18cc adds r4, r1, r3
  7421. 800720e: 50cd str r5, [r1, r3]
  7422. 8007210: 4630 mov r0, r6
  7423. 8007212: f000 fbb8 bl 8007986 <__malloc_unlock>
  7424. 8007216: f104 000b add.w r0, r4, #11
  7425. 800721a: 1d23 adds r3, r4, #4
  7426. 800721c: f020 0007 bic.w r0, r0, #7
  7427. 8007220: 1ac3 subs r3, r0, r3
  7428. 8007222: d01b beq.n 800725c <_malloc_r+0xb0>
  7429. 8007224: 425a negs r2, r3
  7430. 8007226: 50e2 str r2, [r4, r3]
  7431. 8007228: bd70 pop {r4, r5, r6, pc}
  7432. 800722a: 428c cmp r4, r1
  7433. 800722c: bf0b itete eq
  7434. 800722e: 6863 ldreq r3, [r4, #4]
  7435. 8007230: 684b ldrne r3, [r1, #4]
  7436. 8007232: 6013 streq r3, [r2, #0]
  7437. 8007234: 6063 strne r3, [r4, #4]
  7438. 8007236: bf18 it ne
  7439. 8007238: 460c movne r4, r1
  7440. 800723a: e7e9 b.n 8007210 <_malloc_r+0x64>
  7441. 800723c: 460c mov r4, r1
  7442. 800723e: 6849 ldr r1, [r1, #4]
  7443. 8007240: e7ca b.n 80071d8 <_malloc_r+0x2c>
  7444. 8007242: 1cc4 adds r4, r0, #3
  7445. 8007244: f024 0403 bic.w r4, r4, #3
  7446. 8007248: 42a0 cmp r0, r4
  7447. 800724a: d005 beq.n 8007258 <_malloc_r+0xac>
  7448. 800724c: 1a21 subs r1, r4, r0
  7449. 800724e: 4630 mov r0, r6
  7450. 8007250: f000 fae0 bl 8007814 <_sbrk_r>
  7451. 8007254: 3001 adds r0, #1
  7452. 8007256: d0cd beq.n 80071f4 <_malloc_r+0x48>
  7453. 8007258: 6025 str r5, [r4, #0]
  7454. 800725a: e7d9 b.n 8007210 <_malloc_r+0x64>
  7455. 800725c: bd70 pop {r4, r5, r6, pc}
  7456. 800725e: bf00 nop
  7457. 8007260: 200002ac .word 0x200002ac
  7458. 8007264: 200002b0 .word 0x200002b0
  7459. 08007268 <__sfputc_r>:
  7460. 8007268: 6893 ldr r3, [r2, #8]
  7461. 800726a: b410 push {r4}
  7462. 800726c: 3b01 subs r3, #1
  7463. 800726e: 2b00 cmp r3, #0
  7464. 8007270: 6093 str r3, [r2, #8]
  7465. 8007272: da08 bge.n 8007286 <__sfputc_r+0x1e>
  7466. 8007274: 6994 ldr r4, [r2, #24]
  7467. 8007276: 42a3 cmp r3, r4
  7468. 8007278: db02 blt.n 8007280 <__sfputc_r+0x18>
  7469. 800727a: b2cb uxtb r3, r1
  7470. 800727c: 2b0a cmp r3, #10
  7471. 800727e: d102 bne.n 8007286 <__sfputc_r+0x1e>
  7472. 8007280: bc10 pop {r4}
  7473. 8007282: f7ff bc9f b.w 8006bc4 <__swbuf_r>
  7474. 8007286: 6813 ldr r3, [r2, #0]
  7475. 8007288: 1c58 adds r0, r3, #1
  7476. 800728a: 6010 str r0, [r2, #0]
  7477. 800728c: 7019 strb r1, [r3, #0]
  7478. 800728e: b2c8 uxtb r0, r1
  7479. 8007290: bc10 pop {r4}
  7480. 8007292: 4770 bx lr
  7481. 08007294 <__sfputs_r>:
  7482. 8007294: b5f8 push {r3, r4, r5, r6, r7, lr}
  7483. 8007296: 4606 mov r6, r0
  7484. 8007298: 460f mov r7, r1
  7485. 800729a: 4614 mov r4, r2
  7486. 800729c: 18d5 adds r5, r2, r3
  7487. 800729e: 42ac cmp r4, r5
  7488. 80072a0: d101 bne.n 80072a6 <__sfputs_r+0x12>
  7489. 80072a2: 2000 movs r0, #0
  7490. 80072a4: e007 b.n 80072b6 <__sfputs_r+0x22>
  7491. 80072a6: 463a mov r2, r7
  7492. 80072a8: f814 1b01 ldrb.w r1, [r4], #1
  7493. 80072ac: 4630 mov r0, r6
  7494. 80072ae: f7ff ffdb bl 8007268 <__sfputc_r>
  7495. 80072b2: 1c43 adds r3, r0, #1
  7496. 80072b4: d1f3 bne.n 800729e <__sfputs_r+0xa>
  7497. 80072b6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7498. 080072b8 <_vfiprintf_r>:
  7499. 80072b8: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7500. 80072bc: b09d sub sp, #116 ; 0x74
  7501. 80072be: 460c mov r4, r1
  7502. 80072c0: 4617 mov r7, r2
  7503. 80072c2: 9303 str r3, [sp, #12]
  7504. 80072c4: 4606 mov r6, r0
  7505. 80072c6: b118 cbz r0, 80072d0 <_vfiprintf_r+0x18>
  7506. 80072c8: 6983 ldr r3, [r0, #24]
  7507. 80072ca: b90b cbnz r3, 80072d0 <_vfiprintf_r+0x18>
  7508. 80072cc: f7ff fe2c bl 8006f28 <__sinit>
  7509. 80072d0: 4b7c ldr r3, [pc, #496] ; (80074c4 <_vfiprintf_r+0x20c>)
  7510. 80072d2: 429c cmp r4, r3
  7511. 80072d4: d157 bne.n 8007386 <_vfiprintf_r+0xce>
  7512. 80072d6: 6874 ldr r4, [r6, #4]
  7513. 80072d8: 89a3 ldrh r3, [r4, #12]
  7514. 80072da: 0718 lsls r0, r3, #28
  7515. 80072dc: d55d bpl.n 800739a <_vfiprintf_r+0xe2>
  7516. 80072de: 6923 ldr r3, [r4, #16]
  7517. 80072e0: 2b00 cmp r3, #0
  7518. 80072e2: d05a beq.n 800739a <_vfiprintf_r+0xe2>
  7519. 80072e4: 2300 movs r3, #0
  7520. 80072e6: 9309 str r3, [sp, #36] ; 0x24
  7521. 80072e8: 2320 movs r3, #32
  7522. 80072ea: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  7523. 80072ee: 2330 movs r3, #48 ; 0x30
  7524. 80072f0: f04f 0b01 mov.w fp, #1
  7525. 80072f4: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  7526. 80072f8: 46b8 mov r8, r7
  7527. 80072fa: 4645 mov r5, r8
  7528. 80072fc: f815 3b01 ldrb.w r3, [r5], #1
  7529. 8007300: 2b00 cmp r3, #0
  7530. 8007302: d155 bne.n 80073b0 <_vfiprintf_r+0xf8>
  7531. 8007304: ebb8 0a07 subs.w sl, r8, r7
  7532. 8007308: d00b beq.n 8007322 <_vfiprintf_r+0x6a>
  7533. 800730a: 4653 mov r3, sl
  7534. 800730c: 463a mov r2, r7
  7535. 800730e: 4621 mov r1, r4
  7536. 8007310: 4630 mov r0, r6
  7537. 8007312: f7ff ffbf bl 8007294 <__sfputs_r>
  7538. 8007316: 3001 adds r0, #1
  7539. 8007318: f000 80c4 beq.w 80074a4 <_vfiprintf_r+0x1ec>
  7540. 800731c: 9b09 ldr r3, [sp, #36] ; 0x24
  7541. 800731e: 4453 add r3, sl
  7542. 8007320: 9309 str r3, [sp, #36] ; 0x24
  7543. 8007322: f898 3000 ldrb.w r3, [r8]
  7544. 8007326: 2b00 cmp r3, #0
  7545. 8007328: f000 80bc beq.w 80074a4 <_vfiprintf_r+0x1ec>
  7546. 800732c: 2300 movs r3, #0
  7547. 800732e: f04f 32ff mov.w r2, #4294967295
  7548. 8007332: 9304 str r3, [sp, #16]
  7549. 8007334: 9307 str r3, [sp, #28]
  7550. 8007336: 9205 str r2, [sp, #20]
  7551. 8007338: 9306 str r3, [sp, #24]
  7552. 800733a: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  7553. 800733e: 931a str r3, [sp, #104] ; 0x68
  7554. 8007340: 2205 movs r2, #5
  7555. 8007342: 7829 ldrb r1, [r5, #0]
  7556. 8007344: 4860 ldr r0, [pc, #384] ; (80074c8 <_vfiprintf_r+0x210>)
  7557. 8007346: f000 fb0f bl 8007968 <memchr>
  7558. 800734a: f105 0801 add.w r8, r5, #1
  7559. 800734e: 9b04 ldr r3, [sp, #16]
  7560. 8007350: 2800 cmp r0, #0
  7561. 8007352: d131 bne.n 80073b8 <_vfiprintf_r+0x100>
  7562. 8007354: 06d9 lsls r1, r3, #27
  7563. 8007356: bf44 itt mi
  7564. 8007358: 2220 movmi r2, #32
  7565. 800735a: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7566. 800735e: 071a lsls r2, r3, #28
  7567. 8007360: bf44 itt mi
  7568. 8007362: 222b movmi r2, #43 ; 0x2b
  7569. 8007364: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7570. 8007368: 782a ldrb r2, [r5, #0]
  7571. 800736a: 2a2a cmp r2, #42 ; 0x2a
  7572. 800736c: d02c beq.n 80073c8 <_vfiprintf_r+0x110>
  7573. 800736e: 2100 movs r1, #0
  7574. 8007370: 200a movs r0, #10
  7575. 8007372: 9a07 ldr r2, [sp, #28]
  7576. 8007374: 46a8 mov r8, r5
  7577. 8007376: f898 3000 ldrb.w r3, [r8]
  7578. 800737a: 3501 adds r5, #1
  7579. 800737c: 3b30 subs r3, #48 ; 0x30
  7580. 800737e: 2b09 cmp r3, #9
  7581. 8007380: d96d bls.n 800745e <_vfiprintf_r+0x1a6>
  7582. 8007382: b371 cbz r1, 80073e2 <_vfiprintf_r+0x12a>
  7583. 8007384: e026 b.n 80073d4 <_vfiprintf_r+0x11c>
  7584. 8007386: 4b51 ldr r3, [pc, #324] ; (80074cc <_vfiprintf_r+0x214>)
  7585. 8007388: 429c cmp r4, r3
  7586. 800738a: d101 bne.n 8007390 <_vfiprintf_r+0xd8>
  7587. 800738c: 68b4 ldr r4, [r6, #8]
  7588. 800738e: e7a3 b.n 80072d8 <_vfiprintf_r+0x20>
  7589. 8007390: 4b4f ldr r3, [pc, #316] ; (80074d0 <_vfiprintf_r+0x218>)
  7590. 8007392: 429c cmp r4, r3
  7591. 8007394: bf08 it eq
  7592. 8007396: 68f4 ldreq r4, [r6, #12]
  7593. 8007398: e79e b.n 80072d8 <_vfiprintf_r+0x20>
  7594. 800739a: 4621 mov r1, r4
  7595. 800739c: 4630 mov r0, r6
  7596. 800739e: f7ff fc63 bl 8006c68 <__swsetup_r>
  7597. 80073a2: 2800 cmp r0, #0
  7598. 80073a4: d09e beq.n 80072e4 <_vfiprintf_r+0x2c>
  7599. 80073a6: f04f 30ff mov.w r0, #4294967295
  7600. 80073aa: b01d add sp, #116 ; 0x74
  7601. 80073ac: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7602. 80073b0: 2b25 cmp r3, #37 ; 0x25
  7603. 80073b2: d0a7 beq.n 8007304 <_vfiprintf_r+0x4c>
  7604. 80073b4: 46a8 mov r8, r5
  7605. 80073b6: e7a0 b.n 80072fa <_vfiprintf_r+0x42>
  7606. 80073b8: 4a43 ldr r2, [pc, #268] ; (80074c8 <_vfiprintf_r+0x210>)
  7607. 80073ba: 4645 mov r5, r8
  7608. 80073bc: 1a80 subs r0, r0, r2
  7609. 80073be: fa0b f000 lsl.w r0, fp, r0
  7610. 80073c2: 4318 orrs r0, r3
  7611. 80073c4: 9004 str r0, [sp, #16]
  7612. 80073c6: e7bb b.n 8007340 <_vfiprintf_r+0x88>
  7613. 80073c8: 9a03 ldr r2, [sp, #12]
  7614. 80073ca: 1d11 adds r1, r2, #4
  7615. 80073cc: 6812 ldr r2, [r2, #0]
  7616. 80073ce: 9103 str r1, [sp, #12]
  7617. 80073d0: 2a00 cmp r2, #0
  7618. 80073d2: db01 blt.n 80073d8 <_vfiprintf_r+0x120>
  7619. 80073d4: 9207 str r2, [sp, #28]
  7620. 80073d6: e004 b.n 80073e2 <_vfiprintf_r+0x12a>
  7621. 80073d8: 4252 negs r2, r2
  7622. 80073da: f043 0302 orr.w r3, r3, #2
  7623. 80073de: 9207 str r2, [sp, #28]
  7624. 80073e0: 9304 str r3, [sp, #16]
  7625. 80073e2: f898 3000 ldrb.w r3, [r8]
  7626. 80073e6: 2b2e cmp r3, #46 ; 0x2e
  7627. 80073e8: d110 bne.n 800740c <_vfiprintf_r+0x154>
  7628. 80073ea: f898 3001 ldrb.w r3, [r8, #1]
  7629. 80073ee: f108 0101 add.w r1, r8, #1
  7630. 80073f2: 2b2a cmp r3, #42 ; 0x2a
  7631. 80073f4: d137 bne.n 8007466 <_vfiprintf_r+0x1ae>
  7632. 80073f6: 9b03 ldr r3, [sp, #12]
  7633. 80073f8: f108 0802 add.w r8, r8, #2
  7634. 80073fc: 1d1a adds r2, r3, #4
  7635. 80073fe: 681b ldr r3, [r3, #0]
  7636. 8007400: 9203 str r2, [sp, #12]
  7637. 8007402: 2b00 cmp r3, #0
  7638. 8007404: bfb8 it lt
  7639. 8007406: f04f 33ff movlt.w r3, #4294967295
  7640. 800740a: 9305 str r3, [sp, #20]
  7641. 800740c: 4d31 ldr r5, [pc, #196] ; (80074d4 <_vfiprintf_r+0x21c>)
  7642. 800740e: 2203 movs r2, #3
  7643. 8007410: f898 1000 ldrb.w r1, [r8]
  7644. 8007414: 4628 mov r0, r5
  7645. 8007416: f000 faa7 bl 8007968 <memchr>
  7646. 800741a: b140 cbz r0, 800742e <_vfiprintf_r+0x176>
  7647. 800741c: 2340 movs r3, #64 ; 0x40
  7648. 800741e: 1b40 subs r0, r0, r5
  7649. 8007420: fa03 f000 lsl.w r0, r3, r0
  7650. 8007424: 9b04 ldr r3, [sp, #16]
  7651. 8007426: f108 0801 add.w r8, r8, #1
  7652. 800742a: 4303 orrs r3, r0
  7653. 800742c: 9304 str r3, [sp, #16]
  7654. 800742e: f898 1000 ldrb.w r1, [r8]
  7655. 8007432: 2206 movs r2, #6
  7656. 8007434: 4828 ldr r0, [pc, #160] ; (80074d8 <_vfiprintf_r+0x220>)
  7657. 8007436: f108 0701 add.w r7, r8, #1
  7658. 800743a: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  7659. 800743e: f000 fa93 bl 8007968 <memchr>
  7660. 8007442: 2800 cmp r0, #0
  7661. 8007444: d034 beq.n 80074b0 <_vfiprintf_r+0x1f8>
  7662. 8007446: 4b25 ldr r3, [pc, #148] ; (80074dc <_vfiprintf_r+0x224>)
  7663. 8007448: bb03 cbnz r3, 800748c <_vfiprintf_r+0x1d4>
  7664. 800744a: 9b03 ldr r3, [sp, #12]
  7665. 800744c: 3307 adds r3, #7
  7666. 800744e: f023 0307 bic.w r3, r3, #7
  7667. 8007452: 3308 adds r3, #8
  7668. 8007454: 9303 str r3, [sp, #12]
  7669. 8007456: 9b09 ldr r3, [sp, #36] ; 0x24
  7670. 8007458: 444b add r3, r9
  7671. 800745a: 9309 str r3, [sp, #36] ; 0x24
  7672. 800745c: e74c b.n 80072f8 <_vfiprintf_r+0x40>
  7673. 800745e: fb00 3202 mla r2, r0, r2, r3
  7674. 8007462: 2101 movs r1, #1
  7675. 8007464: e786 b.n 8007374 <_vfiprintf_r+0xbc>
  7676. 8007466: 2300 movs r3, #0
  7677. 8007468: 250a movs r5, #10
  7678. 800746a: 4618 mov r0, r3
  7679. 800746c: 9305 str r3, [sp, #20]
  7680. 800746e: 4688 mov r8, r1
  7681. 8007470: f898 2000 ldrb.w r2, [r8]
  7682. 8007474: 3101 adds r1, #1
  7683. 8007476: 3a30 subs r2, #48 ; 0x30
  7684. 8007478: 2a09 cmp r2, #9
  7685. 800747a: d903 bls.n 8007484 <_vfiprintf_r+0x1cc>
  7686. 800747c: 2b00 cmp r3, #0
  7687. 800747e: d0c5 beq.n 800740c <_vfiprintf_r+0x154>
  7688. 8007480: 9005 str r0, [sp, #20]
  7689. 8007482: e7c3 b.n 800740c <_vfiprintf_r+0x154>
  7690. 8007484: fb05 2000 mla r0, r5, r0, r2
  7691. 8007488: 2301 movs r3, #1
  7692. 800748a: e7f0 b.n 800746e <_vfiprintf_r+0x1b6>
  7693. 800748c: ab03 add r3, sp, #12
  7694. 800748e: 9300 str r3, [sp, #0]
  7695. 8007490: 4622 mov r2, r4
  7696. 8007492: 4b13 ldr r3, [pc, #76] ; (80074e0 <_vfiprintf_r+0x228>)
  7697. 8007494: a904 add r1, sp, #16
  7698. 8007496: 4630 mov r0, r6
  7699. 8007498: f3af 8000 nop.w
  7700. 800749c: f1b0 3fff cmp.w r0, #4294967295
  7701. 80074a0: 4681 mov r9, r0
  7702. 80074a2: d1d8 bne.n 8007456 <_vfiprintf_r+0x19e>
  7703. 80074a4: 89a3 ldrh r3, [r4, #12]
  7704. 80074a6: 065b lsls r3, r3, #25
  7705. 80074a8: f53f af7d bmi.w 80073a6 <_vfiprintf_r+0xee>
  7706. 80074ac: 9809 ldr r0, [sp, #36] ; 0x24
  7707. 80074ae: e77c b.n 80073aa <_vfiprintf_r+0xf2>
  7708. 80074b0: ab03 add r3, sp, #12
  7709. 80074b2: 9300 str r3, [sp, #0]
  7710. 80074b4: 4622 mov r2, r4
  7711. 80074b6: 4b0a ldr r3, [pc, #40] ; (80074e0 <_vfiprintf_r+0x228>)
  7712. 80074b8: a904 add r1, sp, #16
  7713. 80074ba: 4630 mov r0, r6
  7714. 80074bc: f000 f88a bl 80075d4 <_printf_i>
  7715. 80074c0: e7ec b.n 800749c <_vfiprintf_r+0x1e4>
  7716. 80074c2: bf00 nop
  7717. 80074c4: 08007b84 .word 0x08007b84
  7718. 80074c8: 08007bc4 .word 0x08007bc4
  7719. 80074cc: 08007ba4 .word 0x08007ba4
  7720. 80074d0: 08007b64 .word 0x08007b64
  7721. 80074d4: 08007bca .word 0x08007bca
  7722. 80074d8: 08007bce .word 0x08007bce
  7723. 80074dc: 00000000 .word 0x00000000
  7724. 80074e0: 08007295 .word 0x08007295
  7725. 080074e4 <_printf_common>:
  7726. 80074e4: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7727. 80074e8: 4691 mov r9, r2
  7728. 80074ea: 461f mov r7, r3
  7729. 80074ec: 688a ldr r2, [r1, #8]
  7730. 80074ee: 690b ldr r3, [r1, #16]
  7731. 80074f0: 4606 mov r6, r0
  7732. 80074f2: 4293 cmp r3, r2
  7733. 80074f4: bfb8 it lt
  7734. 80074f6: 4613 movlt r3, r2
  7735. 80074f8: f8c9 3000 str.w r3, [r9]
  7736. 80074fc: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  7737. 8007500: 460c mov r4, r1
  7738. 8007502: f8dd 8020 ldr.w r8, [sp, #32]
  7739. 8007506: b112 cbz r2, 800750e <_printf_common+0x2a>
  7740. 8007508: 3301 adds r3, #1
  7741. 800750a: f8c9 3000 str.w r3, [r9]
  7742. 800750e: 6823 ldr r3, [r4, #0]
  7743. 8007510: 0699 lsls r1, r3, #26
  7744. 8007512: bf42 ittt mi
  7745. 8007514: f8d9 3000 ldrmi.w r3, [r9]
  7746. 8007518: 3302 addmi r3, #2
  7747. 800751a: f8c9 3000 strmi.w r3, [r9]
  7748. 800751e: 6825 ldr r5, [r4, #0]
  7749. 8007520: f015 0506 ands.w r5, r5, #6
  7750. 8007524: d107 bne.n 8007536 <_printf_common+0x52>
  7751. 8007526: f104 0a19 add.w sl, r4, #25
  7752. 800752a: 68e3 ldr r3, [r4, #12]
  7753. 800752c: f8d9 2000 ldr.w r2, [r9]
  7754. 8007530: 1a9b subs r3, r3, r2
  7755. 8007532: 429d cmp r5, r3
  7756. 8007534: db2a blt.n 800758c <_printf_common+0xa8>
  7757. 8007536: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  7758. 800753a: 6822 ldr r2, [r4, #0]
  7759. 800753c: 3300 adds r3, #0
  7760. 800753e: bf18 it ne
  7761. 8007540: 2301 movne r3, #1
  7762. 8007542: 0692 lsls r2, r2, #26
  7763. 8007544: d42f bmi.n 80075a6 <_printf_common+0xc2>
  7764. 8007546: f104 0243 add.w r2, r4, #67 ; 0x43
  7765. 800754a: 4639 mov r1, r7
  7766. 800754c: 4630 mov r0, r6
  7767. 800754e: 47c0 blx r8
  7768. 8007550: 3001 adds r0, #1
  7769. 8007552: d022 beq.n 800759a <_printf_common+0xb6>
  7770. 8007554: 6823 ldr r3, [r4, #0]
  7771. 8007556: 68e5 ldr r5, [r4, #12]
  7772. 8007558: f003 0306 and.w r3, r3, #6
  7773. 800755c: 2b04 cmp r3, #4
  7774. 800755e: bf18 it ne
  7775. 8007560: 2500 movne r5, #0
  7776. 8007562: f8d9 2000 ldr.w r2, [r9]
  7777. 8007566: f04f 0900 mov.w r9, #0
  7778. 800756a: bf08 it eq
  7779. 800756c: 1aad subeq r5, r5, r2
  7780. 800756e: 68a3 ldr r3, [r4, #8]
  7781. 8007570: 6922 ldr r2, [r4, #16]
  7782. 8007572: bf08 it eq
  7783. 8007574: ea25 75e5 biceq.w r5, r5, r5, asr #31
  7784. 8007578: 4293 cmp r3, r2
  7785. 800757a: bfc4 itt gt
  7786. 800757c: 1a9b subgt r3, r3, r2
  7787. 800757e: 18ed addgt r5, r5, r3
  7788. 8007580: 341a adds r4, #26
  7789. 8007582: 454d cmp r5, r9
  7790. 8007584: d11b bne.n 80075be <_printf_common+0xda>
  7791. 8007586: 2000 movs r0, #0
  7792. 8007588: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7793. 800758c: 2301 movs r3, #1
  7794. 800758e: 4652 mov r2, sl
  7795. 8007590: 4639 mov r1, r7
  7796. 8007592: 4630 mov r0, r6
  7797. 8007594: 47c0 blx r8
  7798. 8007596: 3001 adds r0, #1
  7799. 8007598: d103 bne.n 80075a2 <_printf_common+0xbe>
  7800. 800759a: f04f 30ff mov.w r0, #4294967295
  7801. 800759e: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7802. 80075a2: 3501 adds r5, #1
  7803. 80075a4: e7c1 b.n 800752a <_printf_common+0x46>
  7804. 80075a6: 2030 movs r0, #48 ; 0x30
  7805. 80075a8: 18e1 adds r1, r4, r3
  7806. 80075aa: f881 0043 strb.w r0, [r1, #67] ; 0x43
  7807. 80075ae: 1c5a adds r2, r3, #1
  7808. 80075b0: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  7809. 80075b4: 4422 add r2, r4
  7810. 80075b6: 3302 adds r3, #2
  7811. 80075b8: f882 1043 strb.w r1, [r2, #67] ; 0x43
  7812. 80075bc: e7c3 b.n 8007546 <_printf_common+0x62>
  7813. 80075be: 2301 movs r3, #1
  7814. 80075c0: 4622 mov r2, r4
  7815. 80075c2: 4639 mov r1, r7
  7816. 80075c4: 4630 mov r0, r6
  7817. 80075c6: 47c0 blx r8
  7818. 80075c8: 3001 adds r0, #1
  7819. 80075ca: d0e6 beq.n 800759a <_printf_common+0xb6>
  7820. 80075cc: f109 0901 add.w r9, r9, #1
  7821. 80075d0: e7d7 b.n 8007582 <_printf_common+0x9e>
  7822. ...
  7823. 080075d4 <_printf_i>:
  7824. 80075d4: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7825. 80075d8: 4617 mov r7, r2
  7826. 80075da: 7e0a ldrb r2, [r1, #24]
  7827. 80075dc: b085 sub sp, #20
  7828. 80075de: 2a6e cmp r2, #110 ; 0x6e
  7829. 80075e0: 4698 mov r8, r3
  7830. 80075e2: 4606 mov r6, r0
  7831. 80075e4: 460c mov r4, r1
  7832. 80075e6: 9b0c ldr r3, [sp, #48] ; 0x30
  7833. 80075e8: f101 0e43 add.w lr, r1, #67 ; 0x43
  7834. 80075ec: f000 80bc beq.w 8007768 <_printf_i+0x194>
  7835. 80075f0: d81a bhi.n 8007628 <_printf_i+0x54>
  7836. 80075f2: 2a63 cmp r2, #99 ; 0x63
  7837. 80075f4: d02e beq.n 8007654 <_printf_i+0x80>
  7838. 80075f6: d80a bhi.n 800760e <_printf_i+0x3a>
  7839. 80075f8: 2a00 cmp r2, #0
  7840. 80075fa: f000 80c8 beq.w 800778e <_printf_i+0x1ba>
  7841. 80075fe: 2a58 cmp r2, #88 ; 0x58
  7842. 8007600: f000 808a beq.w 8007718 <_printf_i+0x144>
  7843. 8007604: f104 0542 add.w r5, r4, #66 ; 0x42
  7844. 8007608: f884 2042 strb.w r2, [r4, #66] ; 0x42
  7845. 800760c: e02a b.n 8007664 <_printf_i+0x90>
  7846. 800760e: 2a64 cmp r2, #100 ; 0x64
  7847. 8007610: d001 beq.n 8007616 <_printf_i+0x42>
  7848. 8007612: 2a69 cmp r2, #105 ; 0x69
  7849. 8007614: d1f6 bne.n 8007604 <_printf_i+0x30>
  7850. 8007616: 6821 ldr r1, [r4, #0]
  7851. 8007618: 681a ldr r2, [r3, #0]
  7852. 800761a: f011 0f80 tst.w r1, #128 ; 0x80
  7853. 800761e: d023 beq.n 8007668 <_printf_i+0x94>
  7854. 8007620: 1d11 adds r1, r2, #4
  7855. 8007622: 6019 str r1, [r3, #0]
  7856. 8007624: 6813 ldr r3, [r2, #0]
  7857. 8007626: e027 b.n 8007678 <_printf_i+0xa4>
  7858. 8007628: 2a73 cmp r2, #115 ; 0x73
  7859. 800762a: f000 80b4 beq.w 8007796 <_printf_i+0x1c2>
  7860. 800762e: d808 bhi.n 8007642 <_printf_i+0x6e>
  7861. 8007630: 2a6f cmp r2, #111 ; 0x6f
  7862. 8007632: d02a beq.n 800768a <_printf_i+0xb6>
  7863. 8007634: 2a70 cmp r2, #112 ; 0x70
  7864. 8007636: d1e5 bne.n 8007604 <_printf_i+0x30>
  7865. 8007638: 680a ldr r2, [r1, #0]
  7866. 800763a: f042 0220 orr.w r2, r2, #32
  7867. 800763e: 600a str r2, [r1, #0]
  7868. 8007640: e003 b.n 800764a <_printf_i+0x76>
  7869. 8007642: 2a75 cmp r2, #117 ; 0x75
  7870. 8007644: d021 beq.n 800768a <_printf_i+0xb6>
  7871. 8007646: 2a78 cmp r2, #120 ; 0x78
  7872. 8007648: d1dc bne.n 8007604 <_printf_i+0x30>
  7873. 800764a: 2278 movs r2, #120 ; 0x78
  7874. 800764c: 496f ldr r1, [pc, #444] ; (800780c <_printf_i+0x238>)
  7875. 800764e: f884 2045 strb.w r2, [r4, #69] ; 0x45
  7876. 8007652: e064 b.n 800771e <_printf_i+0x14a>
  7877. 8007654: 681a ldr r2, [r3, #0]
  7878. 8007656: f101 0542 add.w r5, r1, #66 ; 0x42
  7879. 800765a: 1d11 adds r1, r2, #4
  7880. 800765c: 6019 str r1, [r3, #0]
  7881. 800765e: 6813 ldr r3, [r2, #0]
  7882. 8007660: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7883. 8007664: 2301 movs r3, #1
  7884. 8007666: e0a3 b.n 80077b0 <_printf_i+0x1dc>
  7885. 8007668: f011 0f40 tst.w r1, #64 ; 0x40
  7886. 800766c: f102 0104 add.w r1, r2, #4
  7887. 8007670: 6019 str r1, [r3, #0]
  7888. 8007672: d0d7 beq.n 8007624 <_printf_i+0x50>
  7889. 8007674: f9b2 3000 ldrsh.w r3, [r2]
  7890. 8007678: 2b00 cmp r3, #0
  7891. 800767a: da03 bge.n 8007684 <_printf_i+0xb0>
  7892. 800767c: 222d movs r2, #45 ; 0x2d
  7893. 800767e: 425b negs r3, r3
  7894. 8007680: f884 2043 strb.w r2, [r4, #67] ; 0x43
  7895. 8007684: 4962 ldr r1, [pc, #392] ; (8007810 <_printf_i+0x23c>)
  7896. 8007686: 220a movs r2, #10
  7897. 8007688: e017 b.n 80076ba <_printf_i+0xe6>
  7898. 800768a: 6820 ldr r0, [r4, #0]
  7899. 800768c: 6819 ldr r1, [r3, #0]
  7900. 800768e: f010 0f80 tst.w r0, #128 ; 0x80
  7901. 8007692: d003 beq.n 800769c <_printf_i+0xc8>
  7902. 8007694: 1d08 adds r0, r1, #4
  7903. 8007696: 6018 str r0, [r3, #0]
  7904. 8007698: 680b ldr r3, [r1, #0]
  7905. 800769a: e006 b.n 80076aa <_printf_i+0xd6>
  7906. 800769c: f010 0f40 tst.w r0, #64 ; 0x40
  7907. 80076a0: f101 0004 add.w r0, r1, #4
  7908. 80076a4: 6018 str r0, [r3, #0]
  7909. 80076a6: d0f7 beq.n 8007698 <_printf_i+0xc4>
  7910. 80076a8: 880b ldrh r3, [r1, #0]
  7911. 80076aa: 2a6f cmp r2, #111 ; 0x6f
  7912. 80076ac: bf14 ite ne
  7913. 80076ae: 220a movne r2, #10
  7914. 80076b0: 2208 moveq r2, #8
  7915. 80076b2: 4957 ldr r1, [pc, #348] ; (8007810 <_printf_i+0x23c>)
  7916. 80076b4: 2000 movs r0, #0
  7917. 80076b6: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7918. 80076ba: 6865 ldr r5, [r4, #4]
  7919. 80076bc: 2d00 cmp r5, #0
  7920. 80076be: 60a5 str r5, [r4, #8]
  7921. 80076c0: f2c0 809c blt.w 80077fc <_printf_i+0x228>
  7922. 80076c4: 6820 ldr r0, [r4, #0]
  7923. 80076c6: f020 0004 bic.w r0, r0, #4
  7924. 80076ca: 6020 str r0, [r4, #0]
  7925. 80076cc: 2b00 cmp r3, #0
  7926. 80076ce: d13f bne.n 8007750 <_printf_i+0x17c>
  7927. 80076d0: 2d00 cmp r5, #0
  7928. 80076d2: f040 8095 bne.w 8007800 <_printf_i+0x22c>
  7929. 80076d6: 4675 mov r5, lr
  7930. 80076d8: 2a08 cmp r2, #8
  7931. 80076da: d10b bne.n 80076f4 <_printf_i+0x120>
  7932. 80076dc: 6823 ldr r3, [r4, #0]
  7933. 80076de: 07da lsls r2, r3, #31
  7934. 80076e0: d508 bpl.n 80076f4 <_printf_i+0x120>
  7935. 80076e2: 6923 ldr r3, [r4, #16]
  7936. 80076e4: 6862 ldr r2, [r4, #4]
  7937. 80076e6: 429a cmp r2, r3
  7938. 80076e8: bfde ittt le
  7939. 80076ea: 2330 movle r3, #48 ; 0x30
  7940. 80076ec: f805 3c01 strble.w r3, [r5, #-1]
  7941. 80076f0: f105 35ff addle.w r5, r5, #4294967295
  7942. 80076f4: ebae 0305 sub.w r3, lr, r5
  7943. 80076f8: 6123 str r3, [r4, #16]
  7944. 80076fa: f8cd 8000 str.w r8, [sp]
  7945. 80076fe: 463b mov r3, r7
  7946. 8007700: aa03 add r2, sp, #12
  7947. 8007702: 4621 mov r1, r4
  7948. 8007704: 4630 mov r0, r6
  7949. 8007706: f7ff feed bl 80074e4 <_printf_common>
  7950. 800770a: 3001 adds r0, #1
  7951. 800770c: d155 bne.n 80077ba <_printf_i+0x1e6>
  7952. 800770e: f04f 30ff mov.w r0, #4294967295
  7953. 8007712: b005 add sp, #20
  7954. 8007714: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  7955. 8007718: f881 2045 strb.w r2, [r1, #69] ; 0x45
  7956. 800771c: 493c ldr r1, [pc, #240] ; (8007810 <_printf_i+0x23c>)
  7957. 800771e: 6822 ldr r2, [r4, #0]
  7958. 8007720: 6818 ldr r0, [r3, #0]
  7959. 8007722: f012 0f80 tst.w r2, #128 ; 0x80
  7960. 8007726: f100 0504 add.w r5, r0, #4
  7961. 800772a: 601d str r5, [r3, #0]
  7962. 800772c: d001 beq.n 8007732 <_printf_i+0x15e>
  7963. 800772e: 6803 ldr r3, [r0, #0]
  7964. 8007730: e002 b.n 8007738 <_printf_i+0x164>
  7965. 8007732: 0655 lsls r5, r2, #25
  7966. 8007734: d5fb bpl.n 800772e <_printf_i+0x15a>
  7967. 8007736: 8803 ldrh r3, [r0, #0]
  7968. 8007738: 07d0 lsls r0, r2, #31
  7969. 800773a: bf44 itt mi
  7970. 800773c: f042 0220 orrmi.w r2, r2, #32
  7971. 8007740: 6022 strmi r2, [r4, #0]
  7972. 8007742: b91b cbnz r3, 800774c <_printf_i+0x178>
  7973. 8007744: 6822 ldr r2, [r4, #0]
  7974. 8007746: f022 0220 bic.w r2, r2, #32
  7975. 800774a: 6022 str r2, [r4, #0]
  7976. 800774c: 2210 movs r2, #16
  7977. 800774e: e7b1 b.n 80076b4 <_printf_i+0xe0>
  7978. 8007750: 4675 mov r5, lr
  7979. 8007752: fbb3 f0f2 udiv r0, r3, r2
  7980. 8007756: fb02 3310 mls r3, r2, r0, r3
  7981. 800775a: 5ccb ldrb r3, [r1, r3]
  7982. 800775c: f805 3d01 strb.w r3, [r5, #-1]!
  7983. 8007760: 4603 mov r3, r0
  7984. 8007762: 2800 cmp r0, #0
  7985. 8007764: d1f5 bne.n 8007752 <_printf_i+0x17e>
  7986. 8007766: e7b7 b.n 80076d8 <_printf_i+0x104>
  7987. 8007768: 6808 ldr r0, [r1, #0]
  7988. 800776a: 681a ldr r2, [r3, #0]
  7989. 800776c: f010 0f80 tst.w r0, #128 ; 0x80
  7990. 8007770: 6949 ldr r1, [r1, #20]
  7991. 8007772: d004 beq.n 800777e <_printf_i+0x1aa>
  7992. 8007774: 1d10 adds r0, r2, #4
  7993. 8007776: 6018 str r0, [r3, #0]
  7994. 8007778: 6813 ldr r3, [r2, #0]
  7995. 800777a: 6019 str r1, [r3, #0]
  7996. 800777c: e007 b.n 800778e <_printf_i+0x1ba>
  7997. 800777e: f010 0f40 tst.w r0, #64 ; 0x40
  7998. 8007782: f102 0004 add.w r0, r2, #4
  7999. 8007786: 6018 str r0, [r3, #0]
  8000. 8007788: 6813 ldr r3, [r2, #0]
  8001. 800778a: d0f6 beq.n 800777a <_printf_i+0x1a6>
  8002. 800778c: 8019 strh r1, [r3, #0]
  8003. 800778e: 2300 movs r3, #0
  8004. 8007790: 4675 mov r5, lr
  8005. 8007792: 6123 str r3, [r4, #16]
  8006. 8007794: e7b1 b.n 80076fa <_printf_i+0x126>
  8007. 8007796: 681a ldr r2, [r3, #0]
  8008. 8007798: 1d11 adds r1, r2, #4
  8009. 800779a: 6019 str r1, [r3, #0]
  8010. 800779c: 6815 ldr r5, [r2, #0]
  8011. 800779e: 2100 movs r1, #0
  8012. 80077a0: 6862 ldr r2, [r4, #4]
  8013. 80077a2: 4628 mov r0, r5
  8014. 80077a4: f000 f8e0 bl 8007968 <memchr>
  8015. 80077a8: b108 cbz r0, 80077ae <_printf_i+0x1da>
  8016. 80077aa: 1b40 subs r0, r0, r5
  8017. 80077ac: 6060 str r0, [r4, #4]
  8018. 80077ae: 6863 ldr r3, [r4, #4]
  8019. 80077b0: 6123 str r3, [r4, #16]
  8020. 80077b2: 2300 movs r3, #0
  8021. 80077b4: f884 3043 strb.w r3, [r4, #67] ; 0x43
  8022. 80077b8: e79f b.n 80076fa <_printf_i+0x126>
  8023. 80077ba: 6923 ldr r3, [r4, #16]
  8024. 80077bc: 462a mov r2, r5
  8025. 80077be: 4639 mov r1, r7
  8026. 80077c0: 4630 mov r0, r6
  8027. 80077c2: 47c0 blx r8
  8028. 80077c4: 3001 adds r0, #1
  8029. 80077c6: d0a2 beq.n 800770e <_printf_i+0x13a>
  8030. 80077c8: 6823 ldr r3, [r4, #0]
  8031. 80077ca: 079b lsls r3, r3, #30
  8032. 80077cc: d507 bpl.n 80077de <_printf_i+0x20a>
  8033. 80077ce: 2500 movs r5, #0
  8034. 80077d0: f104 0919 add.w r9, r4, #25
  8035. 80077d4: 68e3 ldr r3, [r4, #12]
  8036. 80077d6: 9a03 ldr r2, [sp, #12]
  8037. 80077d8: 1a9b subs r3, r3, r2
  8038. 80077da: 429d cmp r5, r3
  8039. 80077dc: db05 blt.n 80077ea <_printf_i+0x216>
  8040. 80077de: 68e0 ldr r0, [r4, #12]
  8041. 80077e0: 9b03 ldr r3, [sp, #12]
  8042. 80077e2: 4298 cmp r0, r3
  8043. 80077e4: bfb8 it lt
  8044. 80077e6: 4618 movlt r0, r3
  8045. 80077e8: e793 b.n 8007712 <_printf_i+0x13e>
  8046. 80077ea: 2301 movs r3, #1
  8047. 80077ec: 464a mov r2, r9
  8048. 80077ee: 4639 mov r1, r7
  8049. 80077f0: 4630 mov r0, r6
  8050. 80077f2: 47c0 blx r8
  8051. 80077f4: 3001 adds r0, #1
  8052. 80077f6: d08a beq.n 800770e <_printf_i+0x13a>
  8053. 80077f8: 3501 adds r5, #1
  8054. 80077fa: e7eb b.n 80077d4 <_printf_i+0x200>
  8055. 80077fc: 2b00 cmp r3, #0
  8056. 80077fe: d1a7 bne.n 8007750 <_printf_i+0x17c>
  8057. 8007800: 780b ldrb r3, [r1, #0]
  8058. 8007802: f104 0542 add.w r5, r4, #66 ; 0x42
  8059. 8007806: f884 3042 strb.w r3, [r4, #66] ; 0x42
  8060. 800780a: e765 b.n 80076d8 <_printf_i+0x104>
  8061. 800780c: 08007be6 .word 0x08007be6
  8062. 8007810: 08007bd5 .word 0x08007bd5
  8063. 08007814 <_sbrk_r>:
  8064. 8007814: b538 push {r3, r4, r5, lr}
  8065. 8007816: 2300 movs r3, #0
  8066. 8007818: 4c05 ldr r4, [pc, #20] ; (8007830 <_sbrk_r+0x1c>)
  8067. 800781a: 4605 mov r5, r0
  8068. 800781c: 4608 mov r0, r1
  8069. 800781e: 6023 str r3, [r4, #0]
  8070. 8007820: f000 f8ec bl 80079fc <_sbrk>
  8071. 8007824: 1c43 adds r3, r0, #1
  8072. 8007826: d102 bne.n 800782e <_sbrk_r+0x1a>
  8073. 8007828: 6823 ldr r3, [r4, #0]
  8074. 800782a: b103 cbz r3, 800782e <_sbrk_r+0x1a>
  8075. 800782c: 602b str r3, [r5, #0]
  8076. 800782e: bd38 pop {r3, r4, r5, pc}
  8077. 8007830: 20000570 .word 0x20000570
  8078. 08007834 <__sread>:
  8079. 8007834: b510 push {r4, lr}
  8080. 8007836: 460c mov r4, r1
  8081. 8007838: f9b1 100e ldrsh.w r1, [r1, #14]
  8082. 800783c: f000 f8a4 bl 8007988 <_read_r>
  8083. 8007840: 2800 cmp r0, #0
  8084. 8007842: bfab itete ge
  8085. 8007844: 6d63 ldrge r3, [r4, #84] ; 0x54
  8086. 8007846: 89a3 ldrhlt r3, [r4, #12]
  8087. 8007848: 181b addge r3, r3, r0
  8088. 800784a: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  8089. 800784e: bfac ite ge
  8090. 8007850: 6563 strge r3, [r4, #84] ; 0x54
  8091. 8007852: 81a3 strhlt r3, [r4, #12]
  8092. 8007854: bd10 pop {r4, pc}
  8093. 08007856 <__swrite>:
  8094. 8007856: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  8095. 800785a: 461f mov r7, r3
  8096. 800785c: 898b ldrh r3, [r1, #12]
  8097. 800785e: 4605 mov r5, r0
  8098. 8007860: 05db lsls r3, r3, #23
  8099. 8007862: 460c mov r4, r1
  8100. 8007864: 4616 mov r6, r2
  8101. 8007866: d505 bpl.n 8007874 <__swrite+0x1e>
  8102. 8007868: 2302 movs r3, #2
  8103. 800786a: 2200 movs r2, #0
  8104. 800786c: f9b1 100e ldrsh.w r1, [r1, #14]
  8105. 8007870: f000 f868 bl 8007944 <_lseek_r>
  8106. 8007874: 89a3 ldrh r3, [r4, #12]
  8107. 8007876: 4632 mov r2, r6
  8108. 8007878: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  8109. 800787c: 81a3 strh r3, [r4, #12]
  8110. 800787e: f9b4 100e ldrsh.w r1, [r4, #14]
  8111. 8007882: 463b mov r3, r7
  8112. 8007884: 4628 mov r0, r5
  8113. 8007886: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  8114. 800788a: f000 b817 b.w 80078bc <_write_r>
  8115. 0800788e <__sseek>:
  8116. 800788e: b510 push {r4, lr}
  8117. 8007890: 460c mov r4, r1
  8118. 8007892: f9b1 100e ldrsh.w r1, [r1, #14]
  8119. 8007896: f000 f855 bl 8007944 <_lseek_r>
  8120. 800789a: 1c43 adds r3, r0, #1
  8121. 800789c: 89a3 ldrh r3, [r4, #12]
  8122. 800789e: bf15 itete ne
  8123. 80078a0: 6560 strne r0, [r4, #84] ; 0x54
  8124. 80078a2: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  8125. 80078a6: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  8126. 80078aa: 81a3 strheq r3, [r4, #12]
  8127. 80078ac: bf18 it ne
  8128. 80078ae: 81a3 strhne r3, [r4, #12]
  8129. 80078b0: bd10 pop {r4, pc}
  8130. 080078b2 <__sclose>:
  8131. 80078b2: f9b1 100e ldrsh.w r1, [r1, #14]
  8132. 80078b6: f000 b813 b.w 80078e0 <_close_r>
  8133. ...
  8134. 080078bc <_write_r>:
  8135. 80078bc: b538 push {r3, r4, r5, lr}
  8136. 80078be: 4605 mov r5, r0
  8137. 80078c0: 4608 mov r0, r1
  8138. 80078c2: 4611 mov r1, r2
  8139. 80078c4: 2200 movs r2, #0
  8140. 80078c6: 4c05 ldr r4, [pc, #20] ; (80078dc <_write_r+0x20>)
  8141. 80078c8: 6022 str r2, [r4, #0]
  8142. 80078ca: 461a mov r2, r3
  8143. 80078cc: f7fe faa4 bl 8005e18 <_write>
  8144. 80078d0: 1c43 adds r3, r0, #1
  8145. 80078d2: d102 bne.n 80078da <_write_r+0x1e>
  8146. 80078d4: 6823 ldr r3, [r4, #0]
  8147. 80078d6: b103 cbz r3, 80078da <_write_r+0x1e>
  8148. 80078d8: 602b str r3, [r5, #0]
  8149. 80078da: bd38 pop {r3, r4, r5, pc}
  8150. 80078dc: 20000570 .word 0x20000570
  8151. 080078e0 <_close_r>:
  8152. 80078e0: b538 push {r3, r4, r5, lr}
  8153. 80078e2: 2300 movs r3, #0
  8154. 80078e4: 4c05 ldr r4, [pc, #20] ; (80078fc <_close_r+0x1c>)
  8155. 80078e6: 4605 mov r5, r0
  8156. 80078e8: 4608 mov r0, r1
  8157. 80078ea: 6023 str r3, [r4, #0]
  8158. 80078ec: f000 f85e bl 80079ac <_close>
  8159. 80078f0: 1c43 adds r3, r0, #1
  8160. 80078f2: d102 bne.n 80078fa <_close_r+0x1a>
  8161. 80078f4: 6823 ldr r3, [r4, #0]
  8162. 80078f6: b103 cbz r3, 80078fa <_close_r+0x1a>
  8163. 80078f8: 602b str r3, [r5, #0]
  8164. 80078fa: bd38 pop {r3, r4, r5, pc}
  8165. 80078fc: 20000570 .word 0x20000570
  8166. 08007900 <_fstat_r>:
  8167. 8007900: b538 push {r3, r4, r5, lr}
  8168. 8007902: 2300 movs r3, #0
  8169. 8007904: 4c06 ldr r4, [pc, #24] ; (8007920 <_fstat_r+0x20>)
  8170. 8007906: 4605 mov r5, r0
  8171. 8007908: 4608 mov r0, r1
  8172. 800790a: 4611 mov r1, r2
  8173. 800790c: 6023 str r3, [r4, #0]
  8174. 800790e: f000 f855 bl 80079bc <_fstat>
  8175. 8007912: 1c43 adds r3, r0, #1
  8176. 8007914: d102 bne.n 800791c <_fstat_r+0x1c>
  8177. 8007916: 6823 ldr r3, [r4, #0]
  8178. 8007918: b103 cbz r3, 800791c <_fstat_r+0x1c>
  8179. 800791a: 602b str r3, [r5, #0]
  8180. 800791c: bd38 pop {r3, r4, r5, pc}
  8181. 800791e: bf00 nop
  8182. 8007920: 20000570 .word 0x20000570
  8183. 08007924 <_isatty_r>:
  8184. 8007924: b538 push {r3, r4, r5, lr}
  8185. 8007926: 2300 movs r3, #0
  8186. 8007928: 4c05 ldr r4, [pc, #20] ; (8007940 <_isatty_r+0x1c>)
  8187. 800792a: 4605 mov r5, r0
  8188. 800792c: 4608 mov r0, r1
  8189. 800792e: 6023 str r3, [r4, #0]
  8190. 8007930: f000 f84c bl 80079cc <_isatty>
  8191. 8007934: 1c43 adds r3, r0, #1
  8192. 8007936: d102 bne.n 800793e <_isatty_r+0x1a>
  8193. 8007938: 6823 ldr r3, [r4, #0]
  8194. 800793a: b103 cbz r3, 800793e <_isatty_r+0x1a>
  8195. 800793c: 602b str r3, [r5, #0]
  8196. 800793e: bd38 pop {r3, r4, r5, pc}
  8197. 8007940: 20000570 .word 0x20000570
  8198. 08007944 <_lseek_r>:
  8199. 8007944: b538 push {r3, r4, r5, lr}
  8200. 8007946: 4605 mov r5, r0
  8201. 8007948: 4608 mov r0, r1
  8202. 800794a: 4611 mov r1, r2
  8203. 800794c: 2200 movs r2, #0
  8204. 800794e: 4c05 ldr r4, [pc, #20] ; (8007964 <_lseek_r+0x20>)
  8205. 8007950: 6022 str r2, [r4, #0]
  8206. 8007952: 461a mov r2, r3
  8207. 8007954: f000 f842 bl 80079dc <_lseek>
  8208. 8007958: 1c43 adds r3, r0, #1
  8209. 800795a: d102 bne.n 8007962 <_lseek_r+0x1e>
  8210. 800795c: 6823 ldr r3, [r4, #0]
  8211. 800795e: b103 cbz r3, 8007962 <_lseek_r+0x1e>
  8212. 8007960: 602b str r3, [r5, #0]
  8213. 8007962: bd38 pop {r3, r4, r5, pc}
  8214. 8007964: 20000570 .word 0x20000570
  8215. 08007968 <memchr>:
  8216. 8007968: b510 push {r4, lr}
  8217. 800796a: b2c9 uxtb r1, r1
  8218. 800796c: 4402 add r2, r0
  8219. 800796e: 4290 cmp r0, r2
  8220. 8007970: 4603 mov r3, r0
  8221. 8007972: d101 bne.n 8007978 <memchr+0x10>
  8222. 8007974: 2000 movs r0, #0
  8223. 8007976: bd10 pop {r4, pc}
  8224. 8007978: 781c ldrb r4, [r3, #0]
  8225. 800797a: 3001 adds r0, #1
  8226. 800797c: 428c cmp r4, r1
  8227. 800797e: d1f6 bne.n 800796e <memchr+0x6>
  8228. 8007980: 4618 mov r0, r3
  8229. 8007982: bd10 pop {r4, pc}
  8230. 08007984 <__malloc_lock>:
  8231. 8007984: 4770 bx lr
  8232. 08007986 <__malloc_unlock>:
  8233. 8007986: 4770 bx lr
  8234. 08007988 <_read_r>:
  8235. 8007988: b538 push {r3, r4, r5, lr}
  8236. 800798a: 4605 mov r5, r0
  8237. 800798c: 4608 mov r0, r1
  8238. 800798e: 4611 mov r1, r2
  8239. 8007990: 2200 movs r2, #0
  8240. 8007992: 4c05 ldr r4, [pc, #20] ; (80079a8 <_read_r+0x20>)
  8241. 8007994: 6022 str r2, [r4, #0]
  8242. 8007996: 461a mov r2, r3
  8243. 8007998: f000 f828 bl 80079ec <_read>
  8244. 800799c: 1c43 adds r3, r0, #1
  8245. 800799e: d102 bne.n 80079a6 <_read_r+0x1e>
  8246. 80079a0: 6823 ldr r3, [r4, #0]
  8247. 80079a2: b103 cbz r3, 80079a6 <_read_r+0x1e>
  8248. 80079a4: 602b str r3, [r5, #0]
  8249. 80079a6: bd38 pop {r3, r4, r5, pc}
  8250. 80079a8: 20000570 .word 0x20000570
  8251. 080079ac <_close>:
  8252. 80079ac: 2258 movs r2, #88 ; 0x58
  8253. 80079ae: 4b02 ldr r3, [pc, #8] ; (80079b8 <_close+0xc>)
  8254. 80079b0: f04f 30ff mov.w r0, #4294967295
  8255. 80079b4: 601a str r2, [r3, #0]
  8256. 80079b6: 4770 bx lr
  8257. 80079b8: 20000570 .word 0x20000570
  8258. 080079bc <_fstat>:
  8259. 80079bc: 2258 movs r2, #88 ; 0x58
  8260. 80079be: 4b02 ldr r3, [pc, #8] ; (80079c8 <_fstat+0xc>)
  8261. 80079c0: f04f 30ff mov.w r0, #4294967295
  8262. 80079c4: 601a str r2, [r3, #0]
  8263. 80079c6: 4770 bx lr
  8264. 80079c8: 20000570 .word 0x20000570
  8265. 080079cc <_isatty>:
  8266. 80079cc: 2258 movs r2, #88 ; 0x58
  8267. 80079ce: 4b02 ldr r3, [pc, #8] ; (80079d8 <_isatty+0xc>)
  8268. 80079d0: 2000 movs r0, #0
  8269. 80079d2: 601a str r2, [r3, #0]
  8270. 80079d4: 4770 bx lr
  8271. 80079d6: bf00 nop
  8272. 80079d8: 20000570 .word 0x20000570
  8273. 080079dc <_lseek>:
  8274. 80079dc: 2258 movs r2, #88 ; 0x58
  8275. 80079de: 4b02 ldr r3, [pc, #8] ; (80079e8 <_lseek+0xc>)
  8276. 80079e0: f04f 30ff mov.w r0, #4294967295
  8277. 80079e4: 601a str r2, [r3, #0]
  8278. 80079e6: 4770 bx lr
  8279. 80079e8: 20000570 .word 0x20000570
  8280. 080079ec <_read>:
  8281. 80079ec: 2258 movs r2, #88 ; 0x58
  8282. 80079ee: 4b02 ldr r3, [pc, #8] ; (80079f8 <_read+0xc>)
  8283. 80079f0: f04f 30ff mov.w r0, #4294967295
  8284. 80079f4: 601a str r2, [r3, #0]
  8285. 80079f6: 4770 bx lr
  8286. 80079f8: 20000570 .word 0x20000570
  8287. 080079fc <_sbrk>:
  8288. 80079fc: 4b04 ldr r3, [pc, #16] ; (8007a10 <_sbrk+0x14>)
  8289. 80079fe: 4602 mov r2, r0
  8290. 8007a00: 6819 ldr r1, [r3, #0]
  8291. 8007a02: b909 cbnz r1, 8007a08 <_sbrk+0xc>
  8292. 8007a04: 4903 ldr r1, [pc, #12] ; (8007a14 <_sbrk+0x18>)
  8293. 8007a06: 6019 str r1, [r3, #0]
  8294. 8007a08: 6818 ldr r0, [r3, #0]
  8295. 8007a0a: 4402 add r2, r0
  8296. 8007a0c: 601a str r2, [r3, #0]
  8297. 8007a0e: 4770 bx lr
  8298. 8007a10: 200002b4 .word 0x200002b4
  8299. 8007a14: 20000574 .word 0x20000574
  8300. 08007a18 <_init>:
  8301. 8007a18: b5f8 push {r3, r4, r5, r6, r7, lr}
  8302. 8007a1a: bf00 nop
  8303. 8007a1c: bcf8 pop {r3, r4, r5, r6, r7}
  8304. 8007a1e: bc08 pop {r3}
  8305. 8007a20: 469e mov lr, r3
  8306. 8007a22: 4770 bx lr
  8307. 08007a24 <_fini>:
  8308. 8007a24: b5f8 push {r3, r4, r5, r6, r7, lr}
  8309. 8007a26: bf00 nop
  8310. 8007a28: bcf8 pop {r3, r4, r5, r6, r7}
  8311. 8007a2a: bc08 pop {r3}
  8312. 8007a2c: 469e mov lr, r3
  8313. 8007a2e: 4770 bx lr