STM32F103_ATTEN_PLL_Zig.list 665 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00007884 080041e8 080041e8 000041e8 2**3
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000330 0800ba70 0800ba70 0000ba70 2**3
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 0800bda0 0800bda0 0000bda0 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 0800bda4 0800bda4 0000bda4 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 0000041c 20000000 0800bda8 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 000013c4 20000420 0800c1c4 00010420 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 200017e4 0800c1c4 000117e4 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 0001041c 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0002551a 00000000 00000000 00010445 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 0000508d 00000000 00000000 0003595f 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 00009d7a 00000000 00000000 0003a9ec 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000e38 00000000 00000000 00044768 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001230 00000000 00000000 000455a0 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 000098ee 00000000 00000000 000467d0 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 000058a5 00000000 00000000 000500be 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 00055963 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 000037d0 00000000 00000000 000559e0 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080041e8 <__do_global_dtors_aux>:
  42. 80041e8: b510 push {r4, lr}
  43. 80041ea: 4c05 ldr r4, [pc, #20] ; (8004200 <__do_global_dtors_aux+0x18>)
  44. 80041ec: 7823 ldrb r3, [r4, #0]
  45. 80041ee: b933 cbnz r3, 80041fe <__do_global_dtors_aux+0x16>
  46. 80041f0: 4b04 ldr r3, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x1c>)
  47. 80041f2: b113 cbz r3, 80041fa <__do_global_dtors_aux+0x12>
  48. 80041f4: 4804 ldr r0, [pc, #16] ; (8004208 <__do_global_dtors_aux+0x20>)
  49. 80041f6: f3af 8000 nop.w
  50. 80041fa: 2301 movs r3, #1
  51. 80041fc: 7023 strb r3, [r4, #0]
  52. 80041fe: bd10 pop {r4, pc}
  53. 8004200: 20000420 .word 0x20000420
  54. 8004204: 00000000 .word 0x00000000
  55. 8004208: 0800ba54 .word 0x0800ba54
  56. 0800420c <frame_dummy>:
  57. 800420c: b508 push {r3, lr}
  58. 800420e: 4b03 ldr r3, [pc, #12] ; (800421c <frame_dummy+0x10>)
  59. 8004210: b11b cbz r3, 800421a <frame_dummy+0xe>
  60. 8004212: 4903 ldr r1, [pc, #12] ; (8004220 <frame_dummy+0x14>)
  61. 8004214: 4803 ldr r0, [pc, #12] ; (8004224 <frame_dummy+0x18>)
  62. 8004216: f3af 8000 nop.w
  63. 800421a: bd08 pop {r3, pc}
  64. 800421c: 00000000 .word 0x00000000
  65. 8004220: 20000424 .word 0x20000424
  66. 8004224: 0800ba54 .word 0x0800ba54
  67. 08004228 <strlen>:
  68. 8004228: 4603 mov r3, r0
  69. 800422a: f813 2b01 ldrb.w r2, [r3], #1
  70. 800422e: 2a00 cmp r2, #0
  71. 8004230: d1fb bne.n 800422a <strlen+0x2>
  72. 8004232: 1a18 subs r0, r3, r0
  73. 8004234: 3801 subs r0, #1
  74. 8004236: 4770 bx lr
  75. 08004238 <__aeabi_llsr>:
  76. 8004238: 40d0 lsrs r0, r2
  77. 800423a: 1c0b adds r3, r1, #0
  78. 800423c: 40d1 lsrs r1, r2
  79. 800423e: 469c mov ip, r3
  80. 8004240: 3a20 subs r2, #32
  81. 8004242: 40d3 lsrs r3, r2
  82. 8004244: 4318 orrs r0, r3
  83. 8004246: 4252 negs r2, r2
  84. 8004248: 4663 mov r3, ip
  85. 800424a: 4093 lsls r3, r2
  86. 800424c: 4318 orrs r0, r3
  87. 800424e: 4770 bx lr
  88. 08004250 <__aeabi_drsub>:
  89. 8004250: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  90. 8004254: e002 b.n 800425c <__adddf3>
  91. 8004256: bf00 nop
  92. 08004258 <__aeabi_dsub>:
  93. 8004258: f083 4300 eor.w r3, r3, #2147483648 ; 0x80000000
  94. 0800425c <__adddf3>:
  95. 800425c: b530 push {r4, r5, lr}
  96. 800425e: ea4f 0441 mov.w r4, r1, lsl #1
  97. 8004262: ea4f 0543 mov.w r5, r3, lsl #1
  98. 8004266: ea94 0f05 teq r4, r5
  99. 800426a: bf08 it eq
  100. 800426c: ea90 0f02 teqeq r0, r2
  101. 8004270: bf1f itttt ne
  102. 8004272: ea54 0c00 orrsne.w ip, r4, r0
  103. 8004276: ea55 0c02 orrsne.w ip, r5, r2
  104. 800427a: ea7f 5c64 mvnsne.w ip, r4, asr #21
  105. 800427e: ea7f 5c65 mvnsne.w ip, r5, asr #21
  106. 8004282: f000 80e2 beq.w 800444a <__adddf3+0x1ee>
  107. 8004286: ea4f 5454 mov.w r4, r4, lsr #21
  108. 800428a: ebd4 5555 rsbs r5, r4, r5, lsr #21
  109. 800428e: bfb8 it lt
  110. 8004290: 426d neglt r5, r5
  111. 8004292: dd0c ble.n 80042ae <__adddf3+0x52>
  112. 8004294: 442c add r4, r5
  113. 8004296: ea80 0202 eor.w r2, r0, r2
  114. 800429a: ea81 0303 eor.w r3, r1, r3
  115. 800429e: ea82 0000 eor.w r0, r2, r0
  116. 80042a2: ea83 0101 eor.w r1, r3, r1
  117. 80042a6: ea80 0202 eor.w r2, r0, r2
  118. 80042aa: ea81 0303 eor.w r3, r1, r3
  119. 80042ae: 2d36 cmp r5, #54 ; 0x36
  120. 80042b0: bf88 it hi
  121. 80042b2: bd30 pophi {r4, r5, pc}
  122. 80042b4: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  123. 80042b8: ea4f 3101 mov.w r1, r1, lsl #12
  124. 80042bc: f44f 1c80 mov.w ip, #1048576 ; 0x100000
  125. 80042c0: ea4c 3111 orr.w r1, ip, r1, lsr #12
  126. 80042c4: d002 beq.n 80042cc <__adddf3+0x70>
  127. 80042c6: 4240 negs r0, r0
  128. 80042c8: eb61 0141 sbc.w r1, r1, r1, lsl #1
  129. 80042cc: f013 4f00 tst.w r3, #2147483648 ; 0x80000000
  130. 80042d0: ea4f 3303 mov.w r3, r3, lsl #12
  131. 80042d4: ea4c 3313 orr.w r3, ip, r3, lsr #12
  132. 80042d8: d002 beq.n 80042e0 <__adddf3+0x84>
  133. 80042da: 4252 negs r2, r2
  134. 80042dc: eb63 0343 sbc.w r3, r3, r3, lsl #1
  135. 80042e0: ea94 0f05 teq r4, r5
  136. 80042e4: f000 80a7 beq.w 8004436 <__adddf3+0x1da>
  137. 80042e8: f1a4 0401 sub.w r4, r4, #1
  138. 80042ec: f1d5 0e20 rsbs lr, r5, #32
  139. 80042f0: db0d blt.n 800430e <__adddf3+0xb2>
  140. 80042f2: fa02 fc0e lsl.w ip, r2, lr
  141. 80042f6: fa22 f205 lsr.w r2, r2, r5
  142. 80042fa: 1880 adds r0, r0, r2
  143. 80042fc: f141 0100 adc.w r1, r1, #0
  144. 8004300: fa03 f20e lsl.w r2, r3, lr
  145. 8004304: 1880 adds r0, r0, r2
  146. 8004306: fa43 f305 asr.w r3, r3, r5
  147. 800430a: 4159 adcs r1, r3
  148. 800430c: e00e b.n 800432c <__adddf3+0xd0>
  149. 800430e: f1a5 0520 sub.w r5, r5, #32
  150. 8004312: f10e 0e20 add.w lr, lr, #32
  151. 8004316: 2a01 cmp r2, #1
  152. 8004318: fa03 fc0e lsl.w ip, r3, lr
  153. 800431c: bf28 it cs
  154. 800431e: f04c 0c02 orrcs.w ip, ip, #2
  155. 8004322: fa43 f305 asr.w r3, r3, r5
  156. 8004326: 18c0 adds r0, r0, r3
  157. 8004328: eb51 71e3 adcs.w r1, r1, r3, asr #31
  158. 800432c: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  159. 8004330: d507 bpl.n 8004342 <__adddf3+0xe6>
  160. 8004332: f04f 0e00 mov.w lr, #0
  161. 8004336: f1dc 0c00 rsbs ip, ip, #0
  162. 800433a: eb7e 0000 sbcs.w r0, lr, r0
  163. 800433e: eb6e 0101 sbc.w r1, lr, r1
  164. 8004342: f5b1 1f80 cmp.w r1, #1048576 ; 0x100000
  165. 8004346: d31b bcc.n 8004380 <__adddf3+0x124>
  166. 8004348: f5b1 1f00 cmp.w r1, #2097152 ; 0x200000
  167. 800434c: d30c bcc.n 8004368 <__adddf3+0x10c>
  168. 800434e: 0849 lsrs r1, r1, #1
  169. 8004350: ea5f 0030 movs.w r0, r0, rrx
  170. 8004354: ea4f 0c3c mov.w ip, ip, rrx
  171. 8004358: f104 0401 add.w r4, r4, #1
  172. 800435c: ea4f 5244 mov.w r2, r4, lsl #21
  173. 8004360: f512 0f80 cmn.w r2, #4194304 ; 0x400000
  174. 8004364: f080 809a bcs.w 800449c <__adddf3+0x240>
  175. 8004368: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  176. 800436c: bf08 it eq
  177. 800436e: ea5f 0c50 movseq.w ip, r0, lsr #1
  178. 8004372: f150 0000 adcs.w r0, r0, #0
  179. 8004376: eb41 5104 adc.w r1, r1, r4, lsl #20
  180. 800437a: ea41 0105 orr.w r1, r1, r5
  181. 800437e: bd30 pop {r4, r5, pc}
  182. 8004380: ea5f 0c4c movs.w ip, ip, lsl #1
  183. 8004384: 4140 adcs r0, r0
  184. 8004386: eb41 0101 adc.w r1, r1, r1
  185. 800438a: f411 1f80 tst.w r1, #1048576 ; 0x100000
  186. 800438e: f1a4 0401 sub.w r4, r4, #1
  187. 8004392: d1e9 bne.n 8004368 <__adddf3+0x10c>
  188. 8004394: f091 0f00 teq r1, #0
  189. 8004398: bf04 itt eq
  190. 800439a: 4601 moveq r1, r0
  191. 800439c: 2000 moveq r0, #0
  192. 800439e: fab1 f381 clz r3, r1
  193. 80043a2: bf08 it eq
  194. 80043a4: 3320 addeq r3, #32
  195. 80043a6: f1a3 030b sub.w r3, r3, #11
  196. 80043aa: f1b3 0220 subs.w r2, r3, #32
  197. 80043ae: da0c bge.n 80043ca <__adddf3+0x16e>
  198. 80043b0: 320c adds r2, #12
  199. 80043b2: dd08 ble.n 80043c6 <__adddf3+0x16a>
  200. 80043b4: f102 0c14 add.w ip, r2, #20
  201. 80043b8: f1c2 020c rsb r2, r2, #12
  202. 80043bc: fa01 f00c lsl.w r0, r1, ip
  203. 80043c0: fa21 f102 lsr.w r1, r1, r2
  204. 80043c4: e00c b.n 80043e0 <__adddf3+0x184>
  205. 80043c6: f102 0214 add.w r2, r2, #20
  206. 80043ca: bfd8 it le
  207. 80043cc: f1c2 0c20 rsble ip, r2, #32
  208. 80043d0: fa01 f102 lsl.w r1, r1, r2
  209. 80043d4: fa20 fc0c lsr.w ip, r0, ip
  210. 80043d8: bfdc itt le
  211. 80043da: ea41 010c orrle.w r1, r1, ip
  212. 80043de: 4090 lslle r0, r2
  213. 80043e0: 1ae4 subs r4, r4, r3
  214. 80043e2: bfa2 ittt ge
  215. 80043e4: eb01 5104 addge.w r1, r1, r4, lsl #20
  216. 80043e8: 4329 orrge r1, r5
  217. 80043ea: bd30 popge {r4, r5, pc}
  218. 80043ec: ea6f 0404 mvn.w r4, r4
  219. 80043f0: 3c1f subs r4, #31
  220. 80043f2: da1c bge.n 800442e <__adddf3+0x1d2>
  221. 80043f4: 340c adds r4, #12
  222. 80043f6: dc0e bgt.n 8004416 <__adddf3+0x1ba>
  223. 80043f8: f104 0414 add.w r4, r4, #20
  224. 80043fc: f1c4 0220 rsb r2, r4, #32
  225. 8004400: fa20 f004 lsr.w r0, r0, r4
  226. 8004404: fa01 f302 lsl.w r3, r1, r2
  227. 8004408: ea40 0003 orr.w r0, r0, r3
  228. 800440c: fa21 f304 lsr.w r3, r1, r4
  229. 8004410: ea45 0103 orr.w r1, r5, r3
  230. 8004414: bd30 pop {r4, r5, pc}
  231. 8004416: f1c4 040c rsb r4, r4, #12
  232. 800441a: f1c4 0220 rsb r2, r4, #32
  233. 800441e: fa20 f002 lsr.w r0, r0, r2
  234. 8004422: fa01 f304 lsl.w r3, r1, r4
  235. 8004426: ea40 0003 orr.w r0, r0, r3
  236. 800442a: 4629 mov r1, r5
  237. 800442c: bd30 pop {r4, r5, pc}
  238. 800442e: fa21 f004 lsr.w r0, r1, r4
  239. 8004432: 4629 mov r1, r5
  240. 8004434: bd30 pop {r4, r5, pc}
  241. 8004436: f094 0f00 teq r4, #0
  242. 800443a: f483 1380 eor.w r3, r3, #1048576 ; 0x100000
  243. 800443e: bf06 itte eq
  244. 8004440: f481 1180 eoreq.w r1, r1, #1048576 ; 0x100000
  245. 8004444: 3401 addeq r4, #1
  246. 8004446: 3d01 subne r5, #1
  247. 8004448: e74e b.n 80042e8 <__adddf3+0x8c>
  248. 800444a: ea7f 5c64 mvns.w ip, r4, asr #21
  249. 800444e: bf18 it ne
  250. 8004450: ea7f 5c65 mvnsne.w ip, r5, asr #21
  251. 8004454: d029 beq.n 80044aa <__adddf3+0x24e>
  252. 8004456: ea94 0f05 teq r4, r5
  253. 800445a: bf08 it eq
  254. 800445c: ea90 0f02 teqeq r0, r2
  255. 8004460: d005 beq.n 800446e <__adddf3+0x212>
  256. 8004462: ea54 0c00 orrs.w ip, r4, r0
  257. 8004466: bf04 itt eq
  258. 8004468: 4619 moveq r1, r3
  259. 800446a: 4610 moveq r0, r2
  260. 800446c: bd30 pop {r4, r5, pc}
  261. 800446e: ea91 0f03 teq r1, r3
  262. 8004472: bf1e ittt ne
  263. 8004474: 2100 movne r1, #0
  264. 8004476: 2000 movne r0, #0
  265. 8004478: bd30 popne {r4, r5, pc}
  266. 800447a: ea5f 5c54 movs.w ip, r4, lsr #21
  267. 800447e: d105 bne.n 800448c <__adddf3+0x230>
  268. 8004480: 0040 lsls r0, r0, #1
  269. 8004482: 4149 adcs r1, r1
  270. 8004484: bf28 it cs
  271. 8004486: f041 4100 orrcs.w r1, r1, #2147483648 ; 0x80000000
  272. 800448a: bd30 pop {r4, r5, pc}
  273. 800448c: f514 0480 adds.w r4, r4, #4194304 ; 0x400000
  274. 8004490: bf3c itt cc
  275. 8004492: f501 1180 addcc.w r1, r1, #1048576 ; 0x100000
  276. 8004496: bd30 popcc {r4, r5, pc}
  277. 8004498: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  278. 800449c: f045 41fe orr.w r1, r5, #2130706432 ; 0x7f000000
  279. 80044a0: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  280. 80044a4: f04f 0000 mov.w r0, #0
  281. 80044a8: bd30 pop {r4, r5, pc}
  282. 80044aa: ea7f 5c64 mvns.w ip, r4, asr #21
  283. 80044ae: bf1a itte ne
  284. 80044b0: 4619 movne r1, r3
  285. 80044b2: 4610 movne r0, r2
  286. 80044b4: ea7f 5c65 mvnseq.w ip, r5, asr #21
  287. 80044b8: bf1c itt ne
  288. 80044ba: 460b movne r3, r1
  289. 80044bc: 4602 movne r2, r0
  290. 80044be: ea50 3401 orrs.w r4, r0, r1, lsl #12
  291. 80044c2: bf06 itte eq
  292. 80044c4: ea52 3503 orrseq.w r5, r2, r3, lsl #12
  293. 80044c8: ea91 0f03 teqeq r1, r3
  294. 80044cc: f441 2100 orrne.w r1, r1, #524288 ; 0x80000
  295. 80044d0: bd30 pop {r4, r5, pc}
  296. 80044d2: bf00 nop
  297. 080044d4 <__aeabi_ui2d>:
  298. 80044d4: f090 0f00 teq r0, #0
  299. 80044d8: bf04 itt eq
  300. 80044da: 2100 moveq r1, #0
  301. 80044dc: 4770 bxeq lr
  302. 80044de: b530 push {r4, r5, lr}
  303. 80044e0: f44f 6480 mov.w r4, #1024 ; 0x400
  304. 80044e4: f104 0432 add.w r4, r4, #50 ; 0x32
  305. 80044e8: f04f 0500 mov.w r5, #0
  306. 80044ec: f04f 0100 mov.w r1, #0
  307. 80044f0: e750 b.n 8004394 <__adddf3+0x138>
  308. 80044f2: bf00 nop
  309. 080044f4 <__aeabi_i2d>:
  310. 80044f4: f090 0f00 teq r0, #0
  311. 80044f8: bf04 itt eq
  312. 80044fa: 2100 moveq r1, #0
  313. 80044fc: 4770 bxeq lr
  314. 80044fe: b530 push {r4, r5, lr}
  315. 8004500: f44f 6480 mov.w r4, #1024 ; 0x400
  316. 8004504: f104 0432 add.w r4, r4, #50 ; 0x32
  317. 8004508: f010 4500 ands.w r5, r0, #2147483648 ; 0x80000000
  318. 800450c: bf48 it mi
  319. 800450e: 4240 negmi r0, r0
  320. 8004510: f04f 0100 mov.w r1, #0
  321. 8004514: e73e b.n 8004394 <__adddf3+0x138>
  322. 8004516: bf00 nop
  323. 08004518 <__aeabi_f2d>:
  324. 8004518: 0042 lsls r2, r0, #1
  325. 800451a: ea4f 01e2 mov.w r1, r2, asr #3
  326. 800451e: ea4f 0131 mov.w r1, r1, rrx
  327. 8004522: ea4f 7002 mov.w r0, r2, lsl #28
  328. 8004526: bf1f itttt ne
  329. 8004528: f012 437f andsne.w r3, r2, #4278190080 ; 0xff000000
  330. 800452c: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  331. 8004530: f081 5160 eorne.w r1, r1, #939524096 ; 0x38000000
  332. 8004534: 4770 bxne lr
  333. 8004536: f092 0f00 teq r2, #0
  334. 800453a: bf14 ite ne
  335. 800453c: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  336. 8004540: 4770 bxeq lr
  337. 8004542: b530 push {r4, r5, lr}
  338. 8004544: f44f 7460 mov.w r4, #896 ; 0x380
  339. 8004548: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  340. 800454c: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  341. 8004550: e720 b.n 8004394 <__adddf3+0x138>
  342. 8004552: bf00 nop
  343. 08004554 <__aeabi_ul2d>:
  344. 8004554: ea50 0201 orrs.w r2, r0, r1
  345. 8004558: bf08 it eq
  346. 800455a: 4770 bxeq lr
  347. 800455c: b530 push {r4, r5, lr}
  348. 800455e: f04f 0500 mov.w r5, #0
  349. 8004562: e00a b.n 800457a <__aeabi_l2d+0x16>
  350. 08004564 <__aeabi_l2d>:
  351. 8004564: ea50 0201 orrs.w r2, r0, r1
  352. 8004568: bf08 it eq
  353. 800456a: 4770 bxeq lr
  354. 800456c: b530 push {r4, r5, lr}
  355. 800456e: f011 4500 ands.w r5, r1, #2147483648 ; 0x80000000
  356. 8004572: d502 bpl.n 800457a <__aeabi_l2d+0x16>
  357. 8004574: 4240 negs r0, r0
  358. 8004576: eb61 0141 sbc.w r1, r1, r1, lsl #1
  359. 800457a: f44f 6480 mov.w r4, #1024 ; 0x400
  360. 800457e: f104 0432 add.w r4, r4, #50 ; 0x32
  361. 8004582: ea5f 5c91 movs.w ip, r1, lsr #22
  362. 8004586: f43f aedc beq.w 8004342 <__adddf3+0xe6>
  363. 800458a: f04f 0203 mov.w r2, #3
  364. 800458e: ea5f 0cdc movs.w ip, ip, lsr #3
  365. 8004592: bf18 it ne
  366. 8004594: 3203 addne r2, #3
  367. 8004596: ea5f 0cdc movs.w ip, ip, lsr #3
  368. 800459a: bf18 it ne
  369. 800459c: 3203 addne r2, #3
  370. 800459e: eb02 02dc add.w r2, r2, ip, lsr #3
  371. 80045a2: f1c2 0320 rsb r3, r2, #32
  372. 80045a6: fa00 fc03 lsl.w ip, r0, r3
  373. 80045aa: fa20 f002 lsr.w r0, r0, r2
  374. 80045ae: fa01 fe03 lsl.w lr, r1, r3
  375. 80045b2: ea40 000e orr.w r0, r0, lr
  376. 80045b6: fa21 f102 lsr.w r1, r1, r2
  377. 80045ba: 4414 add r4, r2
  378. 80045bc: e6c1 b.n 8004342 <__adddf3+0xe6>
  379. 80045be: bf00 nop
  380. 080045c0 <__aeabi_dmul>:
  381. 80045c0: b570 push {r4, r5, r6, lr}
  382. 80045c2: f04f 0cff mov.w ip, #255 ; 0xff
  383. 80045c6: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  384. 80045ca: ea1c 5411 ands.w r4, ip, r1, lsr #20
  385. 80045ce: bf1d ittte ne
  386. 80045d0: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  387. 80045d4: ea94 0f0c teqne r4, ip
  388. 80045d8: ea95 0f0c teqne r5, ip
  389. 80045dc: f000 f8de bleq 800479c <__aeabi_dmul+0x1dc>
  390. 80045e0: 442c add r4, r5
  391. 80045e2: ea81 0603 eor.w r6, r1, r3
  392. 80045e6: ea21 514c bic.w r1, r1, ip, lsl #21
  393. 80045ea: ea23 534c bic.w r3, r3, ip, lsl #21
  394. 80045ee: ea50 3501 orrs.w r5, r0, r1, lsl #12
  395. 80045f2: bf18 it ne
  396. 80045f4: ea52 3503 orrsne.w r5, r2, r3, lsl #12
  397. 80045f8: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  398. 80045fc: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  399. 8004600: d038 beq.n 8004674 <__aeabi_dmul+0xb4>
  400. 8004602: fba0 ce02 umull ip, lr, r0, r2
  401. 8004606: f04f 0500 mov.w r5, #0
  402. 800460a: fbe1 e502 umlal lr, r5, r1, r2
  403. 800460e: f006 4200 and.w r2, r6, #2147483648 ; 0x80000000
  404. 8004612: fbe0 e503 umlal lr, r5, r0, r3
  405. 8004616: f04f 0600 mov.w r6, #0
  406. 800461a: fbe1 5603 umlal r5, r6, r1, r3
  407. 800461e: f09c 0f00 teq ip, #0
  408. 8004622: bf18 it ne
  409. 8004624: f04e 0e01 orrne.w lr, lr, #1
  410. 8004628: f1a4 04ff sub.w r4, r4, #255 ; 0xff
  411. 800462c: f5b6 7f00 cmp.w r6, #512 ; 0x200
  412. 8004630: f564 7440 sbc.w r4, r4, #768 ; 0x300
  413. 8004634: d204 bcs.n 8004640 <__aeabi_dmul+0x80>
  414. 8004636: ea5f 0e4e movs.w lr, lr, lsl #1
  415. 800463a: 416d adcs r5, r5
  416. 800463c: eb46 0606 adc.w r6, r6, r6
  417. 8004640: ea42 21c6 orr.w r1, r2, r6, lsl #11
  418. 8004644: ea41 5155 orr.w r1, r1, r5, lsr #21
  419. 8004648: ea4f 20c5 mov.w r0, r5, lsl #11
  420. 800464c: ea40 505e orr.w r0, r0, lr, lsr #21
  421. 8004650: ea4f 2ece mov.w lr, lr, lsl #11
  422. 8004654: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  423. 8004658: bf88 it hi
  424. 800465a: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  425. 800465e: d81e bhi.n 800469e <__aeabi_dmul+0xde>
  426. 8004660: f1be 4f00 cmp.w lr, #2147483648 ; 0x80000000
  427. 8004664: bf08 it eq
  428. 8004666: ea5f 0e50 movseq.w lr, r0, lsr #1
  429. 800466a: f150 0000 adcs.w r0, r0, #0
  430. 800466e: eb41 5104 adc.w r1, r1, r4, lsl #20
  431. 8004672: bd70 pop {r4, r5, r6, pc}
  432. 8004674: f006 4600 and.w r6, r6, #2147483648 ; 0x80000000
  433. 8004678: ea46 0101 orr.w r1, r6, r1
  434. 800467c: ea40 0002 orr.w r0, r0, r2
  435. 8004680: ea81 0103 eor.w r1, r1, r3
  436. 8004684: ebb4 045c subs.w r4, r4, ip, lsr #1
  437. 8004688: bfc2 ittt gt
  438. 800468a: ebd4 050c rsbsgt r5, r4, ip
  439. 800468e: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  440. 8004692: bd70 popgt {r4, r5, r6, pc}
  441. 8004694: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  442. 8004698: f04f 0e00 mov.w lr, #0
  443. 800469c: 3c01 subs r4, #1
  444. 800469e: f300 80ab bgt.w 80047f8 <__aeabi_dmul+0x238>
  445. 80046a2: f114 0f36 cmn.w r4, #54 ; 0x36
  446. 80046a6: bfde ittt le
  447. 80046a8: 2000 movle r0, #0
  448. 80046aa: f001 4100 andle.w r1, r1, #2147483648 ; 0x80000000
  449. 80046ae: bd70 pople {r4, r5, r6, pc}
  450. 80046b0: f1c4 0400 rsb r4, r4, #0
  451. 80046b4: 3c20 subs r4, #32
  452. 80046b6: da35 bge.n 8004724 <__aeabi_dmul+0x164>
  453. 80046b8: 340c adds r4, #12
  454. 80046ba: dc1b bgt.n 80046f4 <__aeabi_dmul+0x134>
  455. 80046bc: f104 0414 add.w r4, r4, #20
  456. 80046c0: f1c4 0520 rsb r5, r4, #32
  457. 80046c4: fa00 f305 lsl.w r3, r0, r5
  458. 80046c8: fa20 f004 lsr.w r0, r0, r4
  459. 80046cc: fa01 f205 lsl.w r2, r1, r5
  460. 80046d0: ea40 0002 orr.w r0, r0, r2
  461. 80046d4: f001 4200 and.w r2, r1, #2147483648 ; 0x80000000
  462. 80046d8: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  463. 80046dc: eb10 70d3 adds.w r0, r0, r3, lsr #31
  464. 80046e0: fa21 f604 lsr.w r6, r1, r4
  465. 80046e4: eb42 0106 adc.w r1, r2, r6
  466. 80046e8: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  467. 80046ec: bf08 it eq
  468. 80046ee: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  469. 80046f2: bd70 pop {r4, r5, r6, pc}
  470. 80046f4: f1c4 040c rsb r4, r4, #12
  471. 80046f8: f1c4 0520 rsb r5, r4, #32
  472. 80046fc: fa00 f304 lsl.w r3, r0, r4
  473. 8004700: fa20 f005 lsr.w r0, r0, r5
  474. 8004704: fa01 f204 lsl.w r2, r1, r4
  475. 8004708: ea40 0002 orr.w r0, r0, r2
  476. 800470c: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  477. 8004710: eb10 70d3 adds.w r0, r0, r3, lsr #31
  478. 8004714: f141 0100 adc.w r1, r1, #0
  479. 8004718: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  480. 800471c: bf08 it eq
  481. 800471e: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  482. 8004722: bd70 pop {r4, r5, r6, pc}
  483. 8004724: f1c4 0520 rsb r5, r4, #32
  484. 8004728: fa00 f205 lsl.w r2, r0, r5
  485. 800472c: ea4e 0e02 orr.w lr, lr, r2
  486. 8004730: fa20 f304 lsr.w r3, r0, r4
  487. 8004734: fa01 f205 lsl.w r2, r1, r5
  488. 8004738: ea43 0302 orr.w r3, r3, r2
  489. 800473c: fa21 f004 lsr.w r0, r1, r4
  490. 8004740: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  491. 8004744: fa21 f204 lsr.w r2, r1, r4
  492. 8004748: ea20 0002 bic.w r0, r0, r2
  493. 800474c: eb00 70d3 add.w r0, r0, r3, lsr #31
  494. 8004750: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  495. 8004754: bf08 it eq
  496. 8004756: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  497. 800475a: bd70 pop {r4, r5, r6, pc}
  498. 800475c: f094 0f00 teq r4, #0
  499. 8004760: d10f bne.n 8004782 <__aeabi_dmul+0x1c2>
  500. 8004762: f001 4600 and.w r6, r1, #2147483648 ; 0x80000000
  501. 8004766: 0040 lsls r0, r0, #1
  502. 8004768: eb41 0101 adc.w r1, r1, r1
  503. 800476c: f411 1f80 tst.w r1, #1048576 ; 0x100000
  504. 8004770: bf08 it eq
  505. 8004772: 3c01 subeq r4, #1
  506. 8004774: d0f7 beq.n 8004766 <__aeabi_dmul+0x1a6>
  507. 8004776: ea41 0106 orr.w r1, r1, r6
  508. 800477a: f095 0f00 teq r5, #0
  509. 800477e: bf18 it ne
  510. 8004780: 4770 bxne lr
  511. 8004782: f003 4600 and.w r6, r3, #2147483648 ; 0x80000000
  512. 8004786: 0052 lsls r2, r2, #1
  513. 8004788: eb43 0303 adc.w r3, r3, r3
  514. 800478c: f413 1f80 tst.w r3, #1048576 ; 0x100000
  515. 8004790: bf08 it eq
  516. 8004792: 3d01 subeq r5, #1
  517. 8004794: d0f7 beq.n 8004786 <__aeabi_dmul+0x1c6>
  518. 8004796: ea43 0306 orr.w r3, r3, r6
  519. 800479a: 4770 bx lr
  520. 800479c: ea94 0f0c teq r4, ip
  521. 80047a0: ea0c 5513 and.w r5, ip, r3, lsr #20
  522. 80047a4: bf18 it ne
  523. 80047a6: ea95 0f0c teqne r5, ip
  524. 80047aa: d00c beq.n 80047c6 <__aeabi_dmul+0x206>
  525. 80047ac: ea50 0641 orrs.w r6, r0, r1, lsl #1
  526. 80047b0: bf18 it ne
  527. 80047b2: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  528. 80047b6: d1d1 bne.n 800475c <__aeabi_dmul+0x19c>
  529. 80047b8: ea81 0103 eor.w r1, r1, r3
  530. 80047bc: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  531. 80047c0: f04f 0000 mov.w r0, #0
  532. 80047c4: bd70 pop {r4, r5, r6, pc}
  533. 80047c6: ea50 0641 orrs.w r6, r0, r1, lsl #1
  534. 80047ca: bf06 itte eq
  535. 80047cc: 4610 moveq r0, r2
  536. 80047ce: 4619 moveq r1, r3
  537. 80047d0: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  538. 80047d4: d019 beq.n 800480a <__aeabi_dmul+0x24a>
  539. 80047d6: ea94 0f0c teq r4, ip
  540. 80047da: d102 bne.n 80047e2 <__aeabi_dmul+0x222>
  541. 80047dc: ea50 3601 orrs.w r6, r0, r1, lsl #12
  542. 80047e0: d113 bne.n 800480a <__aeabi_dmul+0x24a>
  543. 80047e2: ea95 0f0c teq r5, ip
  544. 80047e6: d105 bne.n 80047f4 <__aeabi_dmul+0x234>
  545. 80047e8: ea52 3603 orrs.w r6, r2, r3, lsl #12
  546. 80047ec: bf1c itt ne
  547. 80047ee: 4610 movne r0, r2
  548. 80047f0: 4619 movne r1, r3
  549. 80047f2: d10a bne.n 800480a <__aeabi_dmul+0x24a>
  550. 80047f4: ea81 0103 eor.w r1, r1, r3
  551. 80047f8: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  552. 80047fc: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  553. 8004800: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  554. 8004804: f04f 0000 mov.w r0, #0
  555. 8004808: bd70 pop {r4, r5, r6, pc}
  556. 800480a: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  557. 800480e: f441 0178 orr.w r1, r1, #16252928 ; 0xf80000
  558. 8004812: bd70 pop {r4, r5, r6, pc}
  559. 08004814 <__aeabi_ddiv>:
  560. 8004814: b570 push {r4, r5, r6, lr}
  561. 8004816: f04f 0cff mov.w ip, #255 ; 0xff
  562. 800481a: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  563. 800481e: ea1c 5411 ands.w r4, ip, r1, lsr #20
  564. 8004822: bf1d ittte ne
  565. 8004824: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  566. 8004828: ea94 0f0c teqne r4, ip
  567. 800482c: ea95 0f0c teqne r5, ip
  568. 8004830: f000 f8a7 bleq 8004982 <__aeabi_ddiv+0x16e>
  569. 8004834: eba4 0405 sub.w r4, r4, r5
  570. 8004838: ea81 0e03 eor.w lr, r1, r3
  571. 800483c: ea52 3503 orrs.w r5, r2, r3, lsl #12
  572. 8004840: ea4f 3101 mov.w r1, r1, lsl #12
  573. 8004844: f000 8088 beq.w 8004958 <__aeabi_ddiv+0x144>
  574. 8004848: ea4f 3303 mov.w r3, r3, lsl #12
  575. 800484c: f04f 5580 mov.w r5, #268435456 ; 0x10000000
  576. 8004850: ea45 1313 orr.w r3, r5, r3, lsr #4
  577. 8004854: ea43 6312 orr.w r3, r3, r2, lsr #24
  578. 8004858: ea4f 2202 mov.w r2, r2, lsl #8
  579. 800485c: ea45 1511 orr.w r5, r5, r1, lsr #4
  580. 8004860: ea45 6510 orr.w r5, r5, r0, lsr #24
  581. 8004864: ea4f 2600 mov.w r6, r0, lsl #8
  582. 8004868: f00e 4100 and.w r1, lr, #2147483648 ; 0x80000000
  583. 800486c: 429d cmp r5, r3
  584. 800486e: bf08 it eq
  585. 8004870: 4296 cmpeq r6, r2
  586. 8004872: f144 04fd adc.w r4, r4, #253 ; 0xfd
  587. 8004876: f504 7440 add.w r4, r4, #768 ; 0x300
  588. 800487a: d202 bcs.n 8004882 <__aeabi_ddiv+0x6e>
  589. 800487c: 085b lsrs r3, r3, #1
  590. 800487e: ea4f 0232 mov.w r2, r2, rrx
  591. 8004882: 1ab6 subs r6, r6, r2
  592. 8004884: eb65 0503 sbc.w r5, r5, r3
  593. 8004888: 085b lsrs r3, r3, #1
  594. 800488a: ea4f 0232 mov.w r2, r2, rrx
  595. 800488e: f44f 1080 mov.w r0, #1048576 ; 0x100000
  596. 8004892: f44f 2c00 mov.w ip, #524288 ; 0x80000
  597. 8004896: ebb6 0e02 subs.w lr, r6, r2
  598. 800489a: eb75 0e03 sbcs.w lr, r5, r3
  599. 800489e: bf22 ittt cs
  600. 80048a0: 1ab6 subcs r6, r6, r2
  601. 80048a2: 4675 movcs r5, lr
  602. 80048a4: ea40 000c orrcs.w r0, r0, ip
  603. 80048a8: 085b lsrs r3, r3, #1
  604. 80048aa: ea4f 0232 mov.w r2, r2, rrx
  605. 80048ae: ebb6 0e02 subs.w lr, r6, r2
  606. 80048b2: eb75 0e03 sbcs.w lr, r5, r3
  607. 80048b6: bf22 ittt cs
  608. 80048b8: 1ab6 subcs r6, r6, r2
  609. 80048ba: 4675 movcs r5, lr
  610. 80048bc: ea40 005c orrcs.w r0, r0, ip, lsr #1
  611. 80048c0: 085b lsrs r3, r3, #1
  612. 80048c2: ea4f 0232 mov.w r2, r2, rrx
  613. 80048c6: ebb6 0e02 subs.w lr, r6, r2
  614. 80048ca: eb75 0e03 sbcs.w lr, r5, r3
  615. 80048ce: bf22 ittt cs
  616. 80048d0: 1ab6 subcs r6, r6, r2
  617. 80048d2: 4675 movcs r5, lr
  618. 80048d4: ea40 009c orrcs.w r0, r0, ip, lsr #2
  619. 80048d8: 085b lsrs r3, r3, #1
  620. 80048da: ea4f 0232 mov.w r2, r2, rrx
  621. 80048de: ebb6 0e02 subs.w lr, r6, r2
  622. 80048e2: eb75 0e03 sbcs.w lr, r5, r3
  623. 80048e6: bf22 ittt cs
  624. 80048e8: 1ab6 subcs r6, r6, r2
  625. 80048ea: 4675 movcs r5, lr
  626. 80048ec: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  627. 80048f0: ea55 0e06 orrs.w lr, r5, r6
  628. 80048f4: d018 beq.n 8004928 <__aeabi_ddiv+0x114>
  629. 80048f6: ea4f 1505 mov.w r5, r5, lsl #4
  630. 80048fa: ea45 7516 orr.w r5, r5, r6, lsr #28
  631. 80048fe: ea4f 1606 mov.w r6, r6, lsl #4
  632. 8004902: ea4f 03c3 mov.w r3, r3, lsl #3
  633. 8004906: ea43 7352 orr.w r3, r3, r2, lsr #29
  634. 800490a: ea4f 02c2 mov.w r2, r2, lsl #3
  635. 800490e: ea5f 1c1c movs.w ip, ip, lsr #4
  636. 8004912: d1c0 bne.n 8004896 <__aeabi_ddiv+0x82>
  637. 8004914: f411 1f80 tst.w r1, #1048576 ; 0x100000
  638. 8004918: d10b bne.n 8004932 <__aeabi_ddiv+0x11e>
  639. 800491a: ea41 0100 orr.w r1, r1, r0
  640. 800491e: f04f 0000 mov.w r0, #0
  641. 8004922: f04f 4c00 mov.w ip, #2147483648 ; 0x80000000
  642. 8004926: e7b6 b.n 8004896 <__aeabi_ddiv+0x82>
  643. 8004928: f411 1f80 tst.w r1, #1048576 ; 0x100000
  644. 800492c: bf04 itt eq
  645. 800492e: 4301 orreq r1, r0
  646. 8004930: 2000 moveq r0, #0
  647. 8004932: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  648. 8004936: bf88 it hi
  649. 8004938: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  650. 800493c: f63f aeaf bhi.w 800469e <__aeabi_dmul+0xde>
  651. 8004940: ebb5 0c03 subs.w ip, r5, r3
  652. 8004944: bf04 itt eq
  653. 8004946: ebb6 0c02 subseq.w ip, r6, r2
  654. 800494a: ea5f 0c50 movseq.w ip, r0, lsr #1
  655. 800494e: f150 0000 adcs.w r0, r0, #0
  656. 8004952: eb41 5104 adc.w r1, r1, r4, lsl #20
  657. 8004956: bd70 pop {r4, r5, r6, pc}
  658. 8004958: f00e 4e00 and.w lr, lr, #2147483648 ; 0x80000000
  659. 800495c: ea4e 3111 orr.w r1, lr, r1, lsr #12
  660. 8004960: eb14 045c adds.w r4, r4, ip, lsr #1
  661. 8004964: bfc2 ittt gt
  662. 8004966: ebd4 050c rsbsgt r5, r4, ip
  663. 800496a: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  664. 800496e: bd70 popgt {r4, r5, r6, pc}
  665. 8004970: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  666. 8004974: f04f 0e00 mov.w lr, #0
  667. 8004978: 3c01 subs r4, #1
  668. 800497a: e690 b.n 800469e <__aeabi_dmul+0xde>
  669. 800497c: ea45 0e06 orr.w lr, r5, r6
  670. 8004980: e68d b.n 800469e <__aeabi_dmul+0xde>
  671. 8004982: ea0c 5513 and.w r5, ip, r3, lsr #20
  672. 8004986: ea94 0f0c teq r4, ip
  673. 800498a: bf08 it eq
  674. 800498c: ea95 0f0c teqeq r5, ip
  675. 8004990: f43f af3b beq.w 800480a <__aeabi_dmul+0x24a>
  676. 8004994: ea94 0f0c teq r4, ip
  677. 8004998: d10a bne.n 80049b0 <__aeabi_ddiv+0x19c>
  678. 800499a: ea50 3401 orrs.w r4, r0, r1, lsl #12
  679. 800499e: f47f af34 bne.w 800480a <__aeabi_dmul+0x24a>
  680. 80049a2: ea95 0f0c teq r5, ip
  681. 80049a6: f47f af25 bne.w 80047f4 <__aeabi_dmul+0x234>
  682. 80049aa: 4610 mov r0, r2
  683. 80049ac: 4619 mov r1, r3
  684. 80049ae: e72c b.n 800480a <__aeabi_dmul+0x24a>
  685. 80049b0: ea95 0f0c teq r5, ip
  686. 80049b4: d106 bne.n 80049c4 <__aeabi_ddiv+0x1b0>
  687. 80049b6: ea52 3503 orrs.w r5, r2, r3, lsl #12
  688. 80049ba: f43f aefd beq.w 80047b8 <__aeabi_dmul+0x1f8>
  689. 80049be: 4610 mov r0, r2
  690. 80049c0: 4619 mov r1, r3
  691. 80049c2: e722 b.n 800480a <__aeabi_dmul+0x24a>
  692. 80049c4: ea50 0641 orrs.w r6, r0, r1, lsl #1
  693. 80049c8: bf18 it ne
  694. 80049ca: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  695. 80049ce: f47f aec5 bne.w 800475c <__aeabi_dmul+0x19c>
  696. 80049d2: ea50 0441 orrs.w r4, r0, r1, lsl #1
  697. 80049d6: f47f af0d bne.w 80047f4 <__aeabi_dmul+0x234>
  698. 80049da: ea52 0543 orrs.w r5, r2, r3, lsl #1
  699. 80049de: f47f aeeb bne.w 80047b8 <__aeabi_dmul+0x1f8>
  700. 80049e2: e712 b.n 800480a <__aeabi_dmul+0x24a>
  701. 080049e4 <__gedf2>:
  702. 80049e4: f04f 3cff mov.w ip, #4294967295
  703. 80049e8: e006 b.n 80049f8 <__cmpdf2+0x4>
  704. 80049ea: bf00 nop
  705. 080049ec <__ledf2>:
  706. 80049ec: f04f 0c01 mov.w ip, #1
  707. 80049f0: e002 b.n 80049f8 <__cmpdf2+0x4>
  708. 80049f2: bf00 nop
  709. 080049f4 <__cmpdf2>:
  710. 80049f4: f04f 0c01 mov.w ip, #1
  711. 80049f8: f84d cd04 str.w ip, [sp, #-4]!
  712. 80049fc: ea4f 0c41 mov.w ip, r1, lsl #1
  713. 8004a00: ea7f 5c6c mvns.w ip, ip, asr #21
  714. 8004a04: ea4f 0c43 mov.w ip, r3, lsl #1
  715. 8004a08: bf18 it ne
  716. 8004a0a: ea7f 5c6c mvnsne.w ip, ip, asr #21
  717. 8004a0e: d01b beq.n 8004a48 <__cmpdf2+0x54>
  718. 8004a10: b001 add sp, #4
  719. 8004a12: ea50 0c41 orrs.w ip, r0, r1, lsl #1
  720. 8004a16: bf0c ite eq
  721. 8004a18: ea52 0c43 orrseq.w ip, r2, r3, lsl #1
  722. 8004a1c: ea91 0f03 teqne r1, r3
  723. 8004a20: bf02 ittt eq
  724. 8004a22: ea90 0f02 teqeq r0, r2
  725. 8004a26: 2000 moveq r0, #0
  726. 8004a28: 4770 bxeq lr
  727. 8004a2a: f110 0f00 cmn.w r0, #0
  728. 8004a2e: ea91 0f03 teq r1, r3
  729. 8004a32: bf58 it pl
  730. 8004a34: 4299 cmppl r1, r3
  731. 8004a36: bf08 it eq
  732. 8004a38: 4290 cmpeq r0, r2
  733. 8004a3a: bf2c ite cs
  734. 8004a3c: 17d8 asrcs r0, r3, #31
  735. 8004a3e: ea6f 70e3 mvncc.w r0, r3, asr #31
  736. 8004a42: f040 0001 orr.w r0, r0, #1
  737. 8004a46: 4770 bx lr
  738. 8004a48: ea4f 0c41 mov.w ip, r1, lsl #1
  739. 8004a4c: ea7f 5c6c mvns.w ip, ip, asr #21
  740. 8004a50: d102 bne.n 8004a58 <__cmpdf2+0x64>
  741. 8004a52: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  742. 8004a56: d107 bne.n 8004a68 <__cmpdf2+0x74>
  743. 8004a58: ea4f 0c43 mov.w ip, r3, lsl #1
  744. 8004a5c: ea7f 5c6c mvns.w ip, ip, asr #21
  745. 8004a60: d1d6 bne.n 8004a10 <__cmpdf2+0x1c>
  746. 8004a62: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  747. 8004a66: d0d3 beq.n 8004a10 <__cmpdf2+0x1c>
  748. 8004a68: f85d 0b04 ldr.w r0, [sp], #4
  749. 8004a6c: 4770 bx lr
  750. 8004a6e: bf00 nop
  751. 08004a70 <__aeabi_cdrcmple>:
  752. 8004a70: 4684 mov ip, r0
  753. 8004a72: 4610 mov r0, r2
  754. 8004a74: 4662 mov r2, ip
  755. 8004a76: 468c mov ip, r1
  756. 8004a78: 4619 mov r1, r3
  757. 8004a7a: 4663 mov r3, ip
  758. 8004a7c: e000 b.n 8004a80 <__aeabi_cdcmpeq>
  759. 8004a7e: bf00 nop
  760. 08004a80 <__aeabi_cdcmpeq>:
  761. 8004a80: b501 push {r0, lr}
  762. 8004a82: f7ff ffb7 bl 80049f4 <__cmpdf2>
  763. 8004a86: 2800 cmp r0, #0
  764. 8004a88: bf48 it mi
  765. 8004a8a: f110 0f00 cmnmi.w r0, #0
  766. 8004a8e: bd01 pop {r0, pc}
  767. 08004a90 <__aeabi_dcmpeq>:
  768. 8004a90: f84d ed08 str.w lr, [sp, #-8]!
  769. 8004a94: f7ff fff4 bl 8004a80 <__aeabi_cdcmpeq>
  770. 8004a98: bf0c ite eq
  771. 8004a9a: 2001 moveq r0, #1
  772. 8004a9c: 2000 movne r0, #0
  773. 8004a9e: f85d fb08 ldr.w pc, [sp], #8
  774. 8004aa2: bf00 nop
  775. 08004aa4 <__aeabi_dcmplt>:
  776. 8004aa4: f84d ed08 str.w lr, [sp, #-8]!
  777. 8004aa8: f7ff ffea bl 8004a80 <__aeabi_cdcmpeq>
  778. 8004aac: bf34 ite cc
  779. 8004aae: 2001 movcc r0, #1
  780. 8004ab0: 2000 movcs r0, #0
  781. 8004ab2: f85d fb08 ldr.w pc, [sp], #8
  782. 8004ab6: bf00 nop
  783. 08004ab8 <__aeabi_dcmple>:
  784. 8004ab8: f84d ed08 str.w lr, [sp, #-8]!
  785. 8004abc: f7ff ffe0 bl 8004a80 <__aeabi_cdcmpeq>
  786. 8004ac0: bf94 ite ls
  787. 8004ac2: 2001 movls r0, #1
  788. 8004ac4: 2000 movhi r0, #0
  789. 8004ac6: f85d fb08 ldr.w pc, [sp], #8
  790. 8004aca: bf00 nop
  791. 08004acc <__aeabi_dcmpge>:
  792. 8004acc: f84d ed08 str.w lr, [sp, #-8]!
  793. 8004ad0: f7ff ffce bl 8004a70 <__aeabi_cdrcmple>
  794. 8004ad4: bf94 ite ls
  795. 8004ad6: 2001 movls r0, #1
  796. 8004ad8: 2000 movhi r0, #0
  797. 8004ada: f85d fb08 ldr.w pc, [sp], #8
  798. 8004ade: bf00 nop
  799. 08004ae0 <__aeabi_dcmpgt>:
  800. 8004ae0: f84d ed08 str.w lr, [sp, #-8]!
  801. 8004ae4: f7ff ffc4 bl 8004a70 <__aeabi_cdrcmple>
  802. 8004ae8: bf34 ite cc
  803. 8004aea: 2001 movcc r0, #1
  804. 8004aec: 2000 movcs r0, #0
  805. 8004aee: f85d fb08 ldr.w pc, [sp], #8
  806. 8004af2: bf00 nop
  807. 08004af4 <__aeabi_dcmpun>:
  808. 8004af4: ea4f 0c41 mov.w ip, r1, lsl #1
  809. 8004af8: ea7f 5c6c mvns.w ip, ip, asr #21
  810. 8004afc: d102 bne.n 8004b04 <__aeabi_dcmpun+0x10>
  811. 8004afe: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  812. 8004b02: d10a bne.n 8004b1a <__aeabi_dcmpun+0x26>
  813. 8004b04: ea4f 0c43 mov.w ip, r3, lsl #1
  814. 8004b08: ea7f 5c6c mvns.w ip, ip, asr #21
  815. 8004b0c: d102 bne.n 8004b14 <__aeabi_dcmpun+0x20>
  816. 8004b0e: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  817. 8004b12: d102 bne.n 8004b1a <__aeabi_dcmpun+0x26>
  818. 8004b14: f04f 0000 mov.w r0, #0
  819. 8004b18: 4770 bx lr
  820. 8004b1a: f04f 0001 mov.w r0, #1
  821. 8004b1e: 4770 bx lr
  822. 08004b20 <__aeabi_d2iz>:
  823. 8004b20: ea4f 0241 mov.w r2, r1, lsl #1
  824. 8004b24: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  825. 8004b28: d215 bcs.n 8004b56 <__aeabi_d2iz+0x36>
  826. 8004b2a: d511 bpl.n 8004b50 <__aeabi_d2iz+0x30>
  827. 8004b2c: f46f 7378 mvn.w r3, #992 ; 0x3e0
  828. 8004b30: ebb3 5262 subs.w r2, r3, r2, asr #21
  829. 8004b34: d912 bls.n 8004b5c <__aeabi_d2iz+0x3c>
  830. 8004b36: ea4f 23c1 mov.w r3, r1, lsl #11
  831. 8004b3a: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  832. 8004b3e: ea43 5350 orr.w r3, r3, r0, lsr #21
  833. 8004b42: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  834. 8004b46: fa23 f002 lsr.w r0, r3, r2
  835. 8004b4a: bf18 it ne
  836. 8004b4c: 4240 negne r0, r0
  837. 8004b4e: 4770 bx lr
  838. 8004b50: f04f 0000 mov.w r0, #0
  839. 8004b54: 4770 bx lr
  840. 8004b56: ea50 3001 orrs.w r0, r0, r1, lsl #12
  841. 8004b5a: d105 bne.n 8004b68 <__aeabi_d2iz+0x48>
  842. 8004b5c: f011 4000 ands.w r0, r1, #2147483648 ; 0x80000000
  843. 8004b60: bf08 it eq
  844. 8004b62: f06f 4000 mvneq.w r0, #2147483648 ; 0x80000000
  845. 8004b66: 4770 bx lr
  846. 8004b68: f04f 0000 mov.w r0, #0
  847. 8004b6c: 4770 bx lr
  848. 8004b6e: bf00 nop
  849. 08004b70 <__aeabi_d2uiz>:
  850. 8004b70: 004a lsls r2, r1, #1
  851. 8004b72: d211 bcs.n 8004b98 <__aeabi_d2uiz+0x28>
  852. 8004b74: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  853. 8004b78: d211 bcs.n 8004b9e <__aeabi_d2uiz+0x2e>
  854. 8004b7a: d50d bpl.n 8004b98 <__aeabi_d2uiz+0x28>
  855. 8004b7c: f46f 7378 mvn.w r3, #992 ; 0x3e0
  856. 8004b80: ebb3 5262 subs.w r2, r3, r2, asr #21
  857. 8004b84: d40e bmi.n 8004ba4 <__aeabi_d2uiz+0x34>
  858. 8004b86: ea4f 23c1 mov.w r3, r1, lsl #11
  859. 8004b8a: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  860. 8004b8e: ea43 5350 orr.w r3, r3, r0, lsr #21
  861. 8004b92: fa23 f002 lsr.w r0, r3, r2
  862. 8004b96: 4770 bx lr
  863. 8004b98: f04f 0000 mov.w r0, #0
  864. 8004b9c: 4770 bx lr
  865. 8004b9e: ea50 3001 orrs.w r0, r0, r1, lsl #12
  866. 8004ba2: d102 bne.n 8004baa <__aeabi_d2uiz+0x3a>
  867. 8004ba4: f04f 30ff mov.w r0, #4294967295
  868. 8004ba8: 4770 bx lr
  869. 8004baa: f04f 0000 mov.w r0, #0
  870. 8004bae: 4770 bx lr
  871. 08004bb0 <__aeabi_d2f>:
  872. 8004bb0: ea4f 0241 mov.w r2, r1, lsl #1
  873. 8004bb4: f1b2 43e0 subs.w r3, r2, #1879048192 ; 0x70000000
  874. 8004bb8: bf24 itt cs
  875. 8004bba: f5b3 1c00 subscs.w ip, r3, #2097152 ; 0x200000
  876. 8004bbe: f1dc 5cfe rsbscs ip, ip, #532676608 ; 0x1fc00000
  877. 8004bc2: d90d bls.n 8004be0 <__aeabi_d2f+0x30>
  878. 8004bc4: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  879. 8004bc8: ea4f 02c0 mov.w r2, r0, lsl #3
  880. 8004bcc: ea4c 7050 orr.w r0, ip, r0, lsr #29
  881. 8004bd0: f1b2 4f00 cmp.w r2, #2147483648 ; 0x80000000
  882. 8004bd4: eb40 0083 adc.w r0, r0, r3, lsl #2
  883. 8004bd8: bf08 it eq
  884. 8004bda: f020 0001 biceq.w r0, r0, #1
  885. 8004bde: 4770 bx lr
  886. 8004be0: f011 4f80 tst.w r1, #1073741824 ; 0x40000000
  887. 8004be4: d121 bne.n 8004c2a <__aeabi_d2f+0x7a>
  888. 8004be6: f113 7238 adds.w r2, r3, #48234496 ; 0x2e00000
  889. 8004bea: bfbc itt lt
  890. 8004bec: f001 4000 andlt.w r0, r1, #2147483648 ; 0x80000000
  891. 8004bf0: 4770 bxlt lr
  892. 8004bf2: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  893. 8004bf6: ea4f 5252 mov.w r2, r2, lsr #21
  894. 8004bfa: f1c2 0218 rsb r2, r2, #24
  895. 8004bfe: f1c2 0c20 rsb ip, r2, #32
  896. 8004c02: fa10 f30c lsls.w r3, r0, ip
  897. 8004c06: fa20 f002 lsr.w r0, r0, r2
  898. 8004c0a: bf18 it ne
  899. 8004c0c: f040 0001 orrne.w r0, r0, #1
  900. 8004c10: ea4f 23c1 mov.w r3, r1, lsl #11
  901. 8004c14: ea4f 23d3 mov.w r3, r3, lsr #11
  902. 8004c18: fa03 fc0c lsl.w ip, r3, ip
  903. 8004c1c: ea40 000c orr.w r0, r0, ip
  904. 8004c20: fa23 f302 lsr.w r3, r3, r2
  905. 8004c24: ea4f 0343 mov.w r3, r3, lsl #1
  906. 8004c28: e7cc b.n 8004bc4 <__aeabi_d2f+0x14>
  907. 8004c2a: ea7f 5362 mvns.w r3, r2, asr #21
  908. 8004c2e: d107 bne.n 8004c40 <__aeabi_d2f+0x90>
  909. 8004c30: ea50 3301 orrs.w r3, r0, r1, lsl #12
  910. 8004c34: bf1e ittt ne
  911. 8004c36: f04f 40fe movne.w r0, #2130706432 ; 0x7f000000
  912. 8004c3a: f440 0040 orrne.w r0, r0, #12582912 ; 0xc00000
  913. 8004c3e: 4770 bxne lr
  914. 8004c40: f001 4000 and.w r0, r1, #2147483648 ; 0x80000000
  915. 8004c44: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  916. 8004c48: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  917. 8004c4c: 4770 bx lr
  918. 8004c4e: bf00 nop
  919. 08004c50 <__aeabi_frsub>:
  920. 8004c50: f080 4000 eor.w r0, r0, #2147483648 ; 0x80000000
  921. 8004c54: e002 b.n 8004c5c <__addsf3>
  922. 8004c56: bf00 nop
  923. 08004c58 <__aeabi_fsub>:
  924. 8004c58: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  925. 08004c5c <__addsf3>:
  926. 8004c5c: 0042 lsls r2, r0, #1
  927. 8004c5e: bf1f itttt ne
  928. 8004c60: ea5f 0341 movsne.w r3, r1, lsl #1
  929. 8004c64: ea92 0f03 teqne r2, r3
  930. 8004c68: ea7f 6c22 mvnsne.w ip, r2, asr #24
  931. 8004c6c: ea7f 6c23 mvnsne.w ip, r3, asr #24
  932. 8004c70: d06a beq.n 8004d48 <__addsf3+0xec>
  933. 8004c72: ea4f 6212 mov.w r2, r2, lsr #24
  934. 8004c76: ebd2 6313 rsbs r3, r2, r3, lsr #24
  935. 8004c7a: bfc1 itttt gt
  936. 8004c7c: 18d2 addgt r2, r2, r3
  937. 8004c7e: 4041 eorgt r1, r0
  938. 8004c80: 4048 eorgt r0, r1
  939. 8004c82: 4041 eorgt r1, r0
  940. 8004c84: bfb8 it lt
  941. 8004c86: 425b neglt r3, r3
  942. 8004c88: 2b19 cmp r3, #25
  943. 8004c8a: bf88 it hi
  944. 8004c8c: 4770 bxhi lr
  945. 8004c8e: f010 4f00 tst.w r0, #2147483648 ; 0x80000000
  946. 8004c92: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  947. 8004c96: f020 407f bic.w r0, r0, #4278190080 ; 0xff000000
  948. 8004c9a: bf18 it ne
  949. 8004c9c: 4240 negne r0, r0
  950. 8004c9e: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  951. 8004ca2: f441 0100 orr.w r1, r1, #8388608 ; 0x800000
  952. 8004ca6: f021 417f bic.w r1, r1, #4278190080 ; 0xff000000
  953. 8004caa: bf18 it ne
  954. 8004cac: 4249 negne r1, r1
  955. 8004cae: ea92 0f03 teq r2, r3
  956. 8004cb2: d03f beq.n 8004d34 <__addsf3+0xd8>
  957. 8004cb4: f1a2 0201 sub.w r2, r2, #1
  958. 8004cb8: fa41 fc03 asr.w ip, r1, r3
  959. 8004cbc: eb10 000c adds.w r0, r0, ip
  960. 8004cc0: f1c3 0320 rsb r3, r3, #32
  961. 8004cc4: fa01 f103 lsl.w r1, r1, r3
  962. 8004cc8: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  963. 8004ccc: d502 bpl.n 8004cd4 <__addsf3+0x78>
  964. 8004cce: 4249 negs r1, r1
  965. 8004cd0: eb60 0040 sbc.w r0, r0, r0, lsl #1
  966. 8004cd4: f5b0 0f00 cmp.w r0, #8388608 ; 0x800000
  967. 8004cd8: d313 bcc.n 8004d02 <__addsf3+0xa6>
  968. 8004cda: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  969. 8004cde: d306 bcc.n 8004cee <__addsf3+0x92>
  970. 8004ce0: 0840 lsrs r0, r0, #1
  971. 8004ce2: ea4f 0131 mov.w r1, r1, rrx
  972. 8004ce6: f102 0201 add.w r2, r2, #1
  973. 8004cea: 2afe cmp r2, #254 ; 0xfe
  974. 8004cec: d251 bcs.n 8004d92 <__addsf3+0x136>
  975. 8004cee: f1b1 4f00 cmp.w r1, #2147483648 ; 0x80000000
  976. 8004cf2: eb40 50c2 adc.w r0, r0, r2, lsl #23
  977. 8004cf6: bf08 it eq
  978. 8004cf8: f020 0001 biceq.w r0, r0, #1
  979. 8004cfc: ea40 0003 orr.w r0, r0, r3
  980. 8004d00: 4770 bx lr
  981. 8004d02: 0049 lsls r1, r1, #1
  982. 8004d04: eb40 0000 adc.w r0, r0, r0
  983. 8004d08: f410 0f00 tst.w r0, #8388608 ; 0x800000
  984. 8004d0c: f1a2 0201 sub.w r2, r2, #1
  985. 8004d10: d1ed bne.n 8004cee <__addsf3+0x92>
  986. 8004d12: fab0 fc80 clz ip, r0
  987. 8004d16: f1ac 0c08 sub.w ip, ip, #8
  988. 8004d1a: ebb2 020c subs.w r2, r2, ip
  989. 8004d1e: fa00 f00c lsl.w r0, r0, ip
  990. 8004d22: bfaa itet ge
  991. 8004d24: eb00 50c2 addge.w r0, r0, r2, lsl #23
  992. 8004d28: 4252 neglt r2, r2
  993. 8004d2a: 4318 orrge r0, r3
  994. 8004d2c: bfbc itt lt
  995. 8004d2e: 40d0 lsrlt r0, r2
  996. 8004d30: 4318 orrlt r0, r3
  997. 8004d32: 4770 bx lr
  998. 8004d34: f092 0f00 teq r2, #0
  999. 8004d38: f481 0100 eor.w r1, r1, #8388608 ; 0x800000
  1000. 8004d3c: bf06 itte eq
  1001. 8004d3e: f480 0000 eoreq.w r0, r0, #8388608 ; 0x800000
  1002. 8004d42: 3201 addeq r2, #1
  1003. 8004d44: 3b01 subne r3, #1
  1004. 8004d46: e7b5 b.n 8004cb4 <__addsf3+0x58>
  1005. 8004d48: ea4f 0341 mov.w r3, r1, lsl #1
  1006. 8004d4c: ea7f 6c22 mvns.w ip, r2, asr #24
  1007. 8004d50: bf18 it ne
  1008. 8004d52: ea7f 6c23 mvnsne.w ip, r3, asr #24
  1009. 8004d56: d021 beq.n 8004d9c <__addsf3+0x140>
  1010. 8004d58: ea92 0f03 teq r2, r3
  1011. 8004d5c: d004 beq.n 8004d68 <__addsf3+0x10c>
  1012. 8004d5e: f092 0f00 teq r2, #0
  1013. 8004d62: bf08 it eq
  1014. 8004d64: 4608 moveq r0, r1
  1015. 8004d66: 4770 bx lr
  1016. 8004d68: ea90 0f01 teq r0, r1
  1017. 8004d6c: bf1c itt ne
  1018. 8004d6e: 2000 movne r0, #0
  1019. 8004d70: 4770 bxne lr
  1020. 8004d72: f012 4f7f tst.w r2, #4278190080 ; 0xff000000
  1021. 8004d76: d104 bne.n 8004d82 <__addsf3+0x126>
  1022. 8004d78: 0040 lsls r0, r0, #1
  1023. 8004d7a: bf28 it cs
  1024. 8004d7c: f040 4000 orrcs.w r0, r0, #2147483648 ; 0x80000000
  1025. 8004d80: 4770 bx lr
  1026. 8004d82: f112 7200 adds.w r2, r2, #33554432 ; 0x2000000
  1027. 8004d86: bf3c itt cc
  1028. 8004d88: f500 0000 addcc.w r0, r0, #8388608 ; 0x800000
  1029. 8004d8c: 4770 bxcc lr
  1030. 8004d8e: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  1031. 8004d92: f043 40fe orr.w r0, r3, #2130706432 ; 0x7f000000
  1032. 8004d96: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1033. 8004d9a: 4770 bx lr
  1034. 8004d9c: ea7f 6222 mvns.w r2, r2, asr #24
  1035. 8004da0: bf16 itet ne
  1036. 8004da2: 4608 movne r0, r1
  1037. 8004da4: ea7f 6323 mvnseq.w r3, r3, asr #24
  1038. 8004da8: 4601 movne r1, r0
  1039. 8004daa: 0242 lsls r2, r0, #9
  1040. 8004dac: bf06 itte eq
  1041. 8004dae: ea5f 2341 movseq.w r3, r1, lsl #9
  1042. 8004db2: ea90 0f01 teqeq r0, r1
  1043. 8004db6: f440 0080 orrne.w r0, r0, #4194304 ; 0x400000
  1044. 8004dba: 4770 bx lr
  1045. 08004dbc <__aeabi_ui2f>:
  1046. 8004dbc: f04f 0300 mov.w r3, #0
  1047. 8004dc0: e004 b.n 8004dcc <__aeabi_i2f+0x8>
  1048. 8004dc2: bf00 nop
  1049. 08004dc4 <__aeabi_i2f>:
  1050. 8004dc4: f010 4300 ands.w r3, r0, #2147483648 ; 0x80000000
  1051. 8004dc8: bf48 it mi
  1052. 8004dca: 4240 negmi r0, r0
  1053. 8004dcc: ea5f 0c00 movs.w ip, r0
  1054. 8004dd0: bf08 it eq
  1055. 8004dd2: 4770 bxeq lr
  1056. 8004dd4: f043 4396 orr.w r3, r3, #1258291200 ; 0x4b000000
  1057. 8004dd8: 4601 mov r1, r0
  1058. 8004dda: f04f 0000 mov.w r0, #0
  1059. 8004dde: e01c b.n 8004e1a <__aeabi_l2f+0x2a>
  1060. 08004de0 <__aeabi_ul2f>:
  1061. 8004de0: ea50 0201 orrs.w r2, r0, r1
  1062. 8004de4: bf08 it eq
  1063. 8004de6: 4770 bxeq lr
  1064. 8004de8: f04f 0300 mov.w r3, #0
  1065. 8004dec: e00a b.n 8004e04 <__aeabi_l2f+0x14>
  1066. 8004dee: bf00 nop
  1067. 08004df0 <__aeabi_l2f>:
  1068. 8004df0: ea50 0201 orrs.w r2, r0, r1
  1069. 8004df4: bf08 it eq
  1070. 8004df6: 4770 bxeq lr
  1071. 8004df8: f011 4300 ands.w r3, r1, #2147483648 ; 0x80000000
  1072. 8004dfc: d502 bpl.n 8004e04 <__aeabi_l2f+0x14>
  1073. 8004dfe: 4240 negs r0, r0
  1074. 8004e00: eb61 0141 sbc.w r1, r1, r1, lsl #1
  1075. 8004e04: ea5f 0c01 movs.w ip, r1
  1076. 8004e08: bf02 ittt eq
  1077. 8004e0a: 4684 moveq ip, r0
  1078. 8004e0c: 4601 moveq r1, r0
  1079. 8004e0e: 2000 moveq r0, #0
  1080. 8004e10: f043 43b6 orr.w r3, r3, #1526726656 ; 0x5b000000
  1081. 8004e14: bf08 it eq
  1082. 8004e16: f1a3 5380 subeq.w r3, r3, #268435456 ; 0x10000000
  1083. 8004e1a: f5a3 0300 sub.w r3, r3, #8388608 ; 0x800000
  1084. 8004e1e: fabc f28c clz r2, ip
  1085. 8004e22: 3a08 subs r2, #8
  1086. 8004e24: eba3 53c2 sub.w r3, r3, r2, lsl #23
  1087. 8004e28: db10 blt.n 8004e4c <__aeabi_l2f+0x5c>
  1088. 8004e2a: fa01 fc02 lsl.w ip, r1, r2
  1089. 8004e2e: 4463 add r3, ip
  1090. 8004e30: fa00 fc02 lsl.w ip, r0, r2
  1091. 8004e34: f1c2 0220 rsb r2, r2, #32
  1092. 8004e38: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  1093. 8004e3c: fa20 f202 lsr.w r2, r0, r2
  1094. 8004e40: eb43 0002 adc.w r0, r3, r2
  1095. 8004e44: bf08 it eq
  1096. 8004e46: f020 0001 biceq.w r0, r0, #1
  1097. 8004e4a: 4770 bx lr
  1098. 8004e4c: f102 0220 add.w r2, r2, #32
  1099. 8004e50: fa01 fc02 lsl.w ip, r1, r2
  1100. 8004e54: f1c2 0220 rsb r2, r2, #32
  1101. 8004e58: ea50 004c orrs.w r0, r0, ip, lsl #1
  1102. 8004e5c: fa21 f202 lsr.w r2, r1, r2
  1103. 8004e60: eb43 0002 adc.w r0, r3, r2
  1104. 8004e64: bf08 it eq
  1105. 8004e66: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1106. 8004e6a: 4770 bx lr
  1107. 08004e6c <__aeabi_fmul>:
  1108. 8004e6c: f04f 0cff mov.w ip, #255 ; 0xff
  1109. 8004e70: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1110. 8004e74: bf1e ittt ne
  1111. 8004e76: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1112. 8004e7a: ea92 0f0c teqne r2, ip
  1113. 8004e7e: ea93 0f0c teqne r3, ip
  1114. 8004e82: d06f beq.n 8004f64 <__aeabi_fmul+0xf8>
  1115. 8004e84: 441a add r2, r3
  1116. 8004e86: ea80 0c01 eor.w ip, r0, r1
  1117. 8004e8a: 0240 lsls r0, r0, #9
  1118. 8004e8c: bf18 it ne
  1119. 8004e8e: ea5f 2141 movsne.w r1, r1, lsl #9
  1120. 8004e92: d01e beq.n 8004ed2 <__aeabi_fmul+0x66>
  1121. 8004e94: f04f 6300 mov.w r3, #134217728 ; 0x8000000
  1122. 8004e98: ea43 1050 orr.w r0, r3, r0, lsr #5
  1123. 8004e9c: ea43 1151 orr.w r1, r3, r1, lsr #5
  1124. 8004ea0: fba0 3101 umull r3, r1, r0, r1
  1125. 8004ea4: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1126. 8004ea8: f5b1 0f00 cmp.w r1, #8388608 ; 0x800000
  1127. 8004eac: bf3e ittt cc
  1128. 8004eae: 0049 lslcc r1, r1, #1
  1129. 8004eb0: ea41 71d3 orrcc.w r1, r1, r3, lsr #31
  1130. 8004eb4: 005b lslcc r3, r3, #1
  1131. 8004eb6: ea40 0001 orr.w r0, r0, r1
  1132. 8004eba: f162 027f sbc.w r2, r2, #127 ; 0x7f
  1133. 8004ebe: 2afd cmp r2, #253 ; 0xfd
  1134. 8004ec0: d81d bhi.n 8004efe <__aeabi_fmul+0x92>
  1135. 8004ec2: f1b3 4f00 cmp.w r3, #2147483648 ; 0x80000000
  1136. 8004ec6: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1137. 8004eca: bf08 it eq
  1138. 8004ecc: f020 0001 biceq.w r0, r0, #1
  1139. 8004ed0: 4770 bx lr
  1140. 8004ed2: f090 0f00 teq r0, #0
  1141. 8004ed6: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1142. 8004eda: bf08 it eq
  1143. 8004edc: 0249 lsleq r1, r1, #9
  1144. 8004ede: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1145. 8004ee2: ea40 2051 orr.w r0, r0, r1, lsr #9
  1146. 8004ee6: 3a7f subs r2, #127 ; 0x7f
  1147. 8004ee8: bfc2 ittt gt
  1148. 8004eea: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1149. 8004eee: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1150. 8004ef2: 4770 bxgt lr
  1151. 8004ef4: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1152. 8004ef8: f04f 0300 mov.w r3, #0
  1153. 8004efc: 3a01 subs r2, #1
  1154. 8004efe: dc5d bgt.n 8004fbc <__aeabi_fmul+0x150>
  1155. 8004f00: f112 0f19 cmn.w r2, #25
  1156. 8004f04: bfdc itt le
  1157. 8004f06: f000 4000 andle.w r0, r0, #2147483648 ; 0x80000000
  1158. 8004f0a: 4770 bxle lr
  1159. 8004f0c: f1c2 0200 rsb r2, r2, #0
  1160. 8004f10: 0041 lsls r1, r0, #1
  1161. 8004f12: fa21 f102 lsr.w r1, r1, r2
  1162. 8004f16: f1c2 0220 rsb r2, r2, #32
  1163. 8004f1a: fa00 fc02 lsl.w ip, r0, r2
  1164. 8004f1e: ea5f 0031 movs.w r0, r1, rrx
  1165. 8004f22: f140 0000 adc.w r0, r0, #0
  1166. 8004f26: ea53 034c orrs.w r3, r3, ip, lsl #1
  1167. 8004f2a: bf08 it eq
  1168. 8004f2c: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1169. 8004f30: 4770 bx lr
  1170. 8004f32: f092 0f00 teq r2, #0
  1171. 8004f36: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1172. 8004f3a: bf02 ittt eq
  1173. 8004f3c: 0040 lsleq r0, r0, #1
  1174. 8004f3e: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1175. 8004f42: 3a01 subeq r2, #1
  1176. 8004f44: d0f9 beq.n 8004f3a <__aeabi_fmul+0xce>
  1177. 8004f46: ea40 000c orr.w r0, r0, ip
  1178. 8004f4a: f093 0f00 teq r3, #0
  1179. 8004f4e: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1180. 8004f52: bf02 ittt eq
  1181. 8004f54: 0049 lsleq r1, r1, #1
  1182. 8004f56: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1183. 8004f5a: 3b01 subeq r3, #1
  1184. 8004f5c: d0f9 beq.n 8004f52 <__aeabi_fmul+0xe6>
  1185. 8004f5e: ea41 010c orr.w r1, r1, ip
  1186. 8004f62: e78f b.n 8004e84 <__aeabi_fmul+0x18>
  1187. 8004f64: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1188. 8004f68: ea92 0f0c teq r2, ip
  1189. 8004f6c: bf18 it ne
  1190. 8004f6e: ea93 0f0c teqne r3, ip
  1191. 8004f72: d00a beq.n 8004f8a <__aeabi_fmul+0x11e>
  1192. 8004f74: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1193. 8004f78: bf18 it ne
  1194. 8004f7a: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1195. 8004f7e: d1d8 bne.n 8004f32 <__aeabi_fmul+0xc6>
  1196. 8004f80: ea80 0001 eor.w r0, r0, r1
  1197. 8004f84: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1198. 8004f88: 4770 bx lr
  1199. 8004f8a: f090 0f00 teq r0, #0
  1200. 8004f8e: bf17 itett ne
  1201. 8004f90: f090 4f00 teqne r0, #2147483648 ; 0x80000000
  1202. 8004f94: 4608 moveq r0, r1
  1203. 8004f96: f091 0f00 teqne r1, #0
  1204. 8004f9a: f091 4f00 teqne r1, #2147483648 ; 0x80000000
  1205. 8004f9e: d014 beq.n 8004fca <__aeabi_fmul+0x15e>
  1206. 8004fa0: ea92 0f0c teq r2, ip
  1207. 8004fa4: d101 bne.n 8004faa <__aeabi_fmul+0x13e>
  1208. 8004fa6: 0242 lsls r2, r0, #9
  1209. 8004fa8: d10f bne.n 8004fca <__aeabi_fmul+0x15e>
  1210. 8004faa: ea93 0f0c teq r3, ip
  1211. 8004fae: d103 bne.n 8004fb8 <__aeabi_fmul+0x14c>
  1212. 8004fb0: 024b lsls r3, r1, #9
  1213. 8004fb2: bf18 it ne
  1214. 8004fb4: 4608 movne r0, r1
  1215. 8004fb6: d108 bne.n 8004fca <__aeabi_fmul+0x15e>
  1216. 8004fb8: ea80 0001 eor.w r0, r0, r1
  1217. 8004fbc: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1218. 8004fc0: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1219. 8004fc4: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1220. 8004fc8: 4770 bx lr
  1221. 8004fca: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1222. 8004fce: f440 0040 orr.w r0, r0, #12582912 ; 0xc00000
  1223. 8004fd2: 4770 bx lr
  1224. 08004fd4 <__aeabi_fdiv>:
  1225. 8004fd4: f04f 0cff mov.w ip, #255 ; 0xff
  1226. 8004fd8: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1227. 8004fdc: bf1e ittt ne
  1228. 8004fde: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1229. 8004fe2: ea92 0f0c teqne r2, ip
  1230. 8004fe6: ea93 0f0c teqne r3, ip
  1231. 8004fea: d069 beq.n 80050c0 <__aeabi_fdiv+0xec>
  1232. 8004fec: eba2 0203 sub.w r2, r2, r3
  1233. 8004ff0: ea80 0c01 eor.w ip, r0, r1
  1234. 8004ff4: 0249 lsls r1, r1, #9
  1235. 8004ff6: ea4f 2040 mov.w r0, r0, lsl #9
  1236. 8004ffa: d037 beq.n 800506c <__aeabi_fdiv+0x98>
  1237. 8004ffc: f04f 5380 mov.w r3, #268435456 ; 0x10000000
  1238. 8005000: ea43 1111 orr.w r1, r3, r1, lsr #4
  1239. 8005004: ea43 1310 orr.w r3, r3, r0, lsr #4
  1240. 8005008: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1241. 800500c: 428b cmp r3, r1
  1242. 800500e: bf38 it cc
  1243. 8005010: 005b lslcc r3, r3, #1
  1244. 8005012: f142 027d adc.w r2, r2, #125 ; 0x7d
  1245. 8005016: f44f 0c00 mov.w ip, #8388608 ; 0x800000
  1246. 800501a: 428b cmp r3, r1
  1247. 800501c: bf24 itt cs
  1248. 800501e: 1a5b subcs r3, r3, r1
  1249. 8005020: ea40 000c orrcs.w r0, r0, ip
  1250. 8005024: ebb3 0f51 cmp.w r3, r1, lsr #1
  1251. 8005028: bf24 itt cs
  1252. 800502a: eba3 0351 subcs.w r3, r3, r1, lsr #1
  1253. 800502e: ea40 005c orrcs.w r0, r0, ip, lsr #1
  1254. 8005032: ebb3 0f91 cmp.w r3, r1, lsr #2
  1255. 8005036: bf24 itt cs
  1256. 8005038: eba3 0391 subcs.w r3, r3, r1, lsr #2
  1257. 800503c: ea40 009c orrcs.w r0, r0, ip, lsr #2
  1258. 8005040: ebb3 0fd1 cmp.w r3, r1, lsr #3
  1259. 8005044: bf24 itt cs
  1260. 8005046: eba3 03d1 subcs.w r3, r3, r1, lsr #3
  1261. 800504a: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  1262. 800504e: 011b lsls r3, r3, #4
  1263. 8005050: bf18 it ne
  1264. 8005052: ea5f 1c1c movsne.w ip, ip, lsr #4
  1265. 8005056: d1e0 bne.n 800501a <__aeabi_fdiv+0x46>
  1266. 8005058: 2afd cmp r2, #253 ; 0xfd
  1267. 800505a: f63f af50 bhi.w 8004efe <__aeabi_fmul+0x92>
  1268. 800505e: 428b cmp r3, r1
  1269. 8005060: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1270. 8005064: bf08 it eq
  1271. 8005066: f020 0001 biceq.w r0, r0, #1
  1272. 800506a: 4770 bx lr
  1273. 800506c: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1274. 8005070: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1275. 8005074: 327f adds r2, #127 ; 0x7f
  1276. 8005076: bfc2 ittt gt
  1277. 8005078: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1278. 800507c: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1279. 8005080: 4770 bxgt lr
  1280. 8005082: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1281. 8005086: f04f 0300 mov.w r3, #0
  1282. 800508a: 3a01 subs r2, #1
  1283. 800508c: e737 b.n 8004efe <__aeabi_fmul+0x92>
  1284. 800508e: f092 0f00 teq r2, #0
  1285. 8005092: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1286. 8005096: bf02 ittt eq
  1287. 8005098: 0040 lsleq r0, r0, #1
  1288. 800509a: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1289. 800509e: 3a01 subeq r2, #1
  1290. 80050a0: d0f9 beq.n 8005096 <__aeabi_fdiv+0xc2>
  1291. 80050a2: ea40 000c orr.w r0, r0, ip
  1292. 80050a6: f093 0f00 teq r3, #0
  1293. 80050aa: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1294. 80050ae: bf02 ittt eq
  1295. 80050b0: 0049 lsleq r1, r1, #1
  1296. 80050b2: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1297. 80050b6: 3b01 subeq r3, #1
  1298. 80050b8: d0f9 beq.n 80050ae <__aeabi_fdiv+0xda>
  1299. 80050ba: ea41 010c orr.w r1, r1, ip
  1300. 80050be: e795 b.n 8004fec <__aeabi_fdiv+0x18>
  1301. 80050c0: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1302. 80050c4: ea92 0f0c teq r2, ip
  1303. 80050c8: d108 bne.n 80050dc <__aeabi_fdiv+0x108>
  1304. 80050ca: 0242 lsls r2, r0, #9
  1305. 80050cc: f47f af7d bne.w 8004fca <__aeabi_fmul+0x15e>
  1306. 80050d0: ea93 0f0c teq r3, ip
  1307. 80050d4: f47f af70 bne.w 8004fb8 <__aeabi_fmul+0x14c>
  1308. 80050d8: 4608 mov r0, r1
  1309. 80050da: e776 b.n 8004fca <__aeabi_fmul+0x15e>
  1310. 80050dc: ea93 0f0c teq r3, ip
  1311. 80050e0: d104 bne.n 80050ec <__aeabi_fdiv+0x118>
  1312. 80050e2: 024b lsls r3, r1, #9
  1313. 80050e4: f43f af4c beq.w 8004f80 <__aeabi_fmul+0x114>
  1314. 80050e8: 4608 mov r0, r1
  1315. 80050ea: e76e b.n 8004fca <__aeabi_fmul+0x15e>
  1316. 80050ec: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1317. 80050f0: bf18 it ne
  1318. 80050f2: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1319. 80050f6: d1ca bne.n 800508e <__aeabi_fdiv+0xba>
  1320. 80050f8: f030 4200 bics.w r2, r0, #2147483648 ; 0x80000000
  1321. 80050fc: f47f af5c bne.w 8004fb8 <__aeabi_fmul+0x14c>
  1322. 8005100: f031 4300 bics.w r3, r1, #2147483648 ; 0x80000000
  1323. 8005104: f47f af3c bne.w 8004f80 <__aeabi_fmul+0x114>
  1324. 8005108: e75f b.n 8004fca <__aeabi_fmul+0x15e>
  1325. 800510a: bf00 nop
  1326. 0800510c <__aeabi_f2uiz>:
  1327. 800510c: 0042 lsls r2, r0, #1
  1328. 800510e: d20e bcs.n 800512e <__aeabi_f2uiz+0x22>
  1329. 8005110: f1b2 4ffe cmp.w r2, #2130706432 ; 0x7f000000
  1330. 8005114: d30b bcc.n 800512e <__aeabi_f2uiz+0x22>
  1331. 8005116: f04f 039e mov.w r3, #158 ; 0x9e
  1332. 800511a: ebb3 6212 subs.w r2, r3, r2, lsr #24
  1333. 800511e: d409 bmi.n 8005134 <__aeabi_f2uiz+0x28>
  1334. 8005120: ea4f 2300 mov.w r3, r0, lsl #8
  1335. 8005124: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  1336. 8005128: fa23 f002 lsr.w r0, r3, r2
  1337. 800512c: 4770 bx lr
  1338. 800512e: f04f 0000 mov.w r0, #0
  1339. 8005132: 4770 bx lr
  1340. 8005134: f112 0f61 cmn.w r2, #97 ; 0x61
  1341. 8005138: d101 bne.n 800513e <__aeabi_f2uiz+0x32>
  1342. 800513a: 0242 lsls r2, r0, #9
  1343. 800513c: d102 bne.n 8005144 <__aeabi_f2uiz+0x38>
  1344. 800513e: f04f 30ff mov.w r0, #4294967295
  1345. 8005142: 4770 bx lr
  1346. 8005144: f04f 0000 mov.w r0, #0
  1347. 8005148: 4770 bx lr
  1348. 800514a: bf00 nop
  1349. 0800514c <HAL_InitTick>:
  1350. * implementation in user file.
  1351. * @param TickPriority Tick interrupt priority.
  1352. * @retval HAL status
  1353. */
  1354. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  1355. {
  1356. 800514c: b538 push {r3, r4, r5, lr}
  1357. /* Configure the SysTick to have interrupt in 1ms time basis*/
  1358. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1359. 800514e: 4b0e ldr r3, [pc, #56] ; (8005188 <HAL_InitTick+0x3c>)
  1360. {
  1361. 8005150: 4605 mov r5, r0
  1362. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1363. 8005152: 7818 ldrb r0, [r3, #0]
  1364. 8005154: f44f 737a mov.w r3, #1000 ; 0x3e8
  1365. 8005158: fbb3 f3f0 udiv r3, r3, r0
  1366. 800515c: 4a0b ldr r2, [pc, #44] ; (800518c <HAL_InitTick+0x40>)
  1367. 800515e: 6810 ldr r0, [r2, #0]
  1368. 8005160: fbb0 f0f3 udiv r0, r0, r3
  1369. 8005164: f000 fb38 bl 80057d8 <HAL_SYSTICK_Config>
  1370. 8005168: 4604 mov r4, r0
  1371. 800516a: b958 cbnz r0, 8005184 <HAL_InitTick+0x38>
  1372. {
  1373. return HAL_ERROR;
  1374. }
  1375. /* Configure the SysTick IRQ priority */
  1376. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  1377. 800516c: 2d0f cmp r5, #15
  1378. 800516e: d809 bhi.n 8005184 <HAL_InitTick+0x38>
  1379. {
  1380. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  1381. 8005170: 4602 mov r2, r0
  1382. 8005172: 4629 mov r1, r5
  1383. 8005174: f04f 30ff mov.w r0, #4294967295
  1384. 8005178: f000 faee bl 8005758 <HAL_NVIC_SetPriority>
  1385. uwTickPrio = TickPriority;
  1386. 800517c: 4b04 ldr r3, [pc, #16] ; (8005190 <HAL_InitTick+0x44>)
  1387. 800517e: 4620 mov r0, r4
  1388. 8005180: 601d str r5, [r3, #0]
  1389. 8005182: bd38 pop {r3, r4, r5, pc}
  1390. return HAL_ERROR;
  1391. 8005184: 2001 movs r0, #1
  1392. return HAL_ERROR;
  1393. }
  1394. /* Return function status */
  1395. return HAL_OK;
  1396. }
  1397. 8005186: bd38 pop {r3, r4, r5, pc}
  1398. 8005188: 20000000 .word 0x20000000
  1399. 800518c: 20000218 .word 0x20000218
  1400. 8005190: 20000004 .word 0x20000004
  1401. 08005194 <HAL_Init>:
  1402. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1403. 8005194: 4a07 ldr r2, [pc, #28] ; (80051b4 <HAL_Init+0x20>)
  1404. {
  1405. 8005196: b508 push {r3, lr}
  1406. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1407. 8005198: 6813 ldr r3, [r2, #0]
  1408. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1409. 800519a: 2003 movs r0, #3
  1410. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1411. 800519c: f043 0310 orr.w r3, r3, #16
  1412. 80051a0: 6013 str r3, [r2, #0]
  1413. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1414. 80051a2: f000 fac7 bl 8005734 <HAL_NVIC_SetPriorityGrouping>
  1415. HAL_InitTick(TICK_INT_PRIORITY);
  1416. 80051a6: 2000 movs r0, #0
  1417. 80051a8: f7ff ffd0 bl 800514c <HAL_InitTick>
  1418. HAL_MspInit();
  1419. 80051ac: f003 f866 bl 800827c <HAL_MspInit>
  1420. }
  1421. 80051b0: 2000 movs r0, #0
  1422. 80051b2: bd08 pop {r3, pc}
  1423. 80051b4: 40022000 .word 0x40022000
  1424. 080051b8 <HAL_IncTick>:
  1425. * implementations in user file.
  1426. * @retval None
  1427. */
  1428. __weak void HAL_IncTick(void)
  1429. {
  1430. uwTick += uwTickFreq;
  1431. 80051b8: 4a03 ldr r2, [pc, #12] ; (80051c8 <HAL_IncTick+0x10>)
  1432. 80051ba: 4b04 ldr r3, [pc, #16] ; (80051cc <HAL_IncTick+0x14>)
  1433. 80051bc: 6811 ldr r1, [r2, #0]
  1434. 80051be: 781b ldrb r3, [r3, #0]
  1435. 80051c0: 440b add r3, r1
  1436. 80051c2: 6013 str r3, [r2, #0]
  1437. 80051c4: 4770 bx lr
  1438. 80051c6: bf00 nop
  1439. 80051c8: 20000478 .word 0x20000478
  1440. 80051cc: 20000000 .word 0x20000000
  1441. 080051d0 <HAL_GetTick>:
  1442. * implementations in user file.
  1443. * @retval tick value
  1444. */
  1445. __weak uint32_t HAL_GetTick(void)
  1446. {
  1447. return uwTick;
  1448. 80051d0: 4b01 ldr r3, [pc, #4] ; (80051d8 <HAL_GetTick+0x8>)
  1449. 80051d2: 6818 ldr r0, [r3, #0]
  1450. }
  1451. 80051d4: 4770 bx lr
  1452. 80051d6: bf00 nop
  1453. 80051d8: 20000478 .word 0x20000478
  1454. 080051dc <HAL_Delay>:
  1455. * implementations in user file.
  1456. * @param Delay specifies the delay time length, in milliseconds.
  1457. * @retval None
  1458. */
  1459. __weak void HAL_Delay(uint32_t Delay)
  1460. {
  1461. 80051dc: b538 push {r3, r4, r5, lr}
  1462. 80051de: 4604 mov r4, r0
  1463. uint32_t tickstart = HAL_GetTick();
  1464. 80051e0: f7ff fff6 bl 80051d0 <HAL_GetTick>
  1465. 80051e4: 4605 mov r5, r0
  1466. uint32_t wait = Delay;
  1467. /* Add a freq to guarantee minimum wait */
  1468. if (wait < HAL_MAX_DELAY)
  1469. 80051e6: 1c63 adds r3, r4, #1
  1470. {
  1471. wait += (uint32_t)(uwTickFreq);
  1472. 80051e8: bf1e ittt ne
  1473. 80051ea: 4b04 ldrne r3, [pc, #16] ; (80051fc <HAL_Delay+0x20>)
  1474. 80051ec: 781b ldrbne r3, [r3, #0]
  1475. 80051ee: 18e4 addne r4, r4, r3
  1476. }
  1477. while ((HAL_GetTick() - tickstart) < wait)
  1478. 80051f0: f7ff ffee bl 80051d0 <HAL_GetTick>
  1479. 80051f4: 1b40 subs r0, r0, r5
  1480. 80051f6: 4284 cmp r4, r0
  1481. 80051f8: d8fa bhi.n 80051f0 <HAL_Delay+0x14>
  1482. {
  1483. }
  1484. }
  1485. 80051fa: bd38 pop {r3, r4, r5, pc}
  1486. 80051fc: 20000000 .word 0x20000000
  1487. 08005200 <HAL_ADC_ConvCpltCallback>:
  1488. 8005200: 4770 bx lr
  1489. 08005202 <ADC_DMAConvCplt>:
  1490. * @retval None
  1491. */
  1492. void ADC_DMAConvCplt(DMA_HandleTypeDef *hdma)
  1493. {
  1494. /* Retrieve ADC handle corresponding to current DMA handle */
  1495. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1496. 8005202: 6a43 ldr r3, [r0, #36] ; 0x24
  1497. {
  1498. 8005204: b510 push {r4, lr}
  1499. /* Update state machine on conversion status if not in error state */
  1500. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL | HAL_ADC_STATE_ERROR_DMA))
  1501. 8005206: 6a9a ldr r2, [r3, #40] ; 0x28
  1502. 8005208: f012 0f50 tst.w r2, #80 ; 0x50
  1503. 800520c: d11b bne.n 8005246 <ADC_DMAConvCplt+0x44>
  1504. {
  1505. /* Update ADC state machine */
  1506. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  1507. 800520e: 6a9a ldr r2, [r3, #40] ; 0x28
  1508. 8005210: f442 7200 orr.w r2, r2, #512 ; 0x200
  1509. 8005214: 629a str r2, [r3, #40] ; 0x28
  1510. /* Determine whether any further conversion upcoming on group regular */
  1511. /* by external trigger, continuous mode or scan sequence on going. */
  1512. /* Note: On STM32F1 devices, in case of sequencer enabled */
  1513. /* (several ranks selected), end of conversion flag is raised */
  1514. /* at the end of the sequence. */
  1515. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1516. 8005216: 681a ldr r2, [r3, #0]
  1517. 8005218: 6892 ldr r2, [r2, #8]
  1518. 800521a: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1519. 800521e: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1520. 8005222: d10c bne.n 800523e <ADC_DMAConvCplt+0x3c>
  1521. 8005224: 68da ldr r2, [r3, #12]
  1522. 8005226: b952 cbnz r2, 800523e <ADC_DMAConvCplt+0x3c>
  1523. (hadc->Init.ContinuousConvMode == DISABLE) )
  1524. {
  1525. /* Set ADC state */
  1526. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  1527. 8005228: 6a9a ldr r2, [r3, #40] ; 0x28
  1528. 800522a: f422 7280 bic.w r2, r2, #256 ; 0x100
  1529. 800522e: 629a str r2, [r3, #40] ; 0x28
  1530. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1531. 8005230: 6a9a ldr r2, [r3, #40] ; 0x28
  1532. 8005232: 04d2 lsls r2, r2, #19
  1533. {
  1534. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1535. 8005234: bf5e ittt pl
  1536. 8005236: 6a9a ldrpl r2, [r3, #40] ; 0x28
  1537. 8005238: f042 0201 orrpl.w r2, r2, #1
  1538. 800523c: 629a strpl r2, [r3, #40] ; 0x28
  1539. }
  1540. }
  1541. /* Conversion complete callback */
  1542. HAL_ADC_ConvCpltCallback(hadc);
  1543. 800523e: 4618 mov r0, r3
  1544. 8005240: f7ff ffde bl 8005200 <HAL_ADC_ConvCpltCallback>
  1545. 8005244: bd10 pop {r4, pc}
  1546. }
  1547. else
  1548. {
  1549. /* Call DMA error callback */
  1550. hadc->DMA_Handle->XferErrorCallback(hdma);
  1551. 8005246: 6a1b ldr r3, [r3, #32]
  1552. }
  1553. }
  1554. 8005248: e8bd 4010 ldmia.w sp!, {r4, lr}
  1555. hadc->DMA_Handle->XferErrorCallback(hdma);
  1556. 800524c: 6b1b ldr r3, [r3, #48] ; 0x30
  1557. 800524e: 4718 bx r3
  1558. 08005250 <HAL_ADC_ConvHalfCpltCallback>:
  1559. 8005250: 4770 bx lr
  1560. 08005252 <ADC_DMAHalfConvCplt>:
  1561. * @brief DMA half transfer complete callback.
  1562. * @param hdma: pointer to DMA handle.
  1563. * @retval None
  1564. */
  1565. void ADC_DMAHalfConvCplt(DMA_HandleTypeDef *hdma)
  1566. {
  1567. 8005252: b508 push {r3, lr}
  1568. /* Retrieve ADC handle corresponding to current DMA handle */
  1569. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1570. /* Half conversion callback */
  1571. HAL_ADC_ConvHalfCpltCallback(hadc);
  1572. 8005254: 6a40 ldr r0, [r0, #36] ; 0x24
  1573. 8005256: f7ff fffb bl 8005250 <HAL_ADC_ConvHalfCpltCallback>
  1574. 800525a: bd08 pop {r3, pc}
  1575. 0800525c <HAL_ADC_ErrorCallback>:
  1576. {
  1577. 800525c: 4770 bx lr
  1578. 0800525e <ADC_DMAError>:
  1579. * @retval None
  1580. */
  1581. void ADC_DMAError(DMA_HandleTypeDef *hdma)
  1582. {
  1583. /* Retrieve ADC handle corresponding to current DMA handle */
  1584. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1585. 800525e: 6a40 ldr r0, [r0, #36] ; 0x24
  1586. {
  1587. 8005260: b508 push {r3, lr}
  1588. /* Set ADC state */
  1589. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_DMA);
  1590. 8005262: 6a83 ldr r3, [r0, #40] ; 0x28
  1591. 8005264: f043 0340 orr.w r3, r3, #64 ; 0x40
  1592. 8005268: 6283 str r3, [r0, #40] ; 0x28
  1593. /* Set ADC error code to DMA error */
  1594. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_DMA);
  1595. 800526a: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1596. 800526c: f043 0304 orr.w r3, r3, #4
  1597. 8005270: 62c3 str r3, [r0, #44] ; 0x2c
  1598. /* Error callback */
  1599. HAL_ADC_ErrorCallback(hadc);
  1600. 8005272: f7ff fff3 bl 800525c <HAL_ADC_ErrorCallback>
  1601. 8005276: bd08 pop {r3, pc}
  1602. 08005278 <HAL_ADC_ConfigChannel>:
  1603. __IO uint32_t wait_loop_index = 0U;
  1604. 8005278: 2300 movs r3, #0
  1605. {
  1606. 800527a: b573 push {r0, r1, r4, r5, r6, lr}
  1607. __IO uint32_t wait_loop_index = 0U;
  1608. 800527c: 9301 str r3, [sp, #4]
  1609. __HAL_LOCK(hadc);
  1610. 800527e: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  1611. 8005282: 2b01 cmp r3, #1
  1612. 8005284: d074 beq.n 8005370 <HAL_ADC_ConfigChannel+0xf8>
  1613. 8005286: 2301 movs r3, #1
  1614. if (sConfig->Rank < 7U)
  1615. 8005288: 684d ldr r5, [r1, #4]
  1616. __HAL_LOCK(hadc);
  1617. 800528a: f880 3024 strb.w r3, [r0, #36] ; 0x24
  1618. if (sConfig->Rank < 7U)
  1619. 800528e: 2d06 cmp r5, #6
  1620. 8005290: 6802 ldr r2, [r0, #0]
  1621. 8005292: ea4f 0385 mov.w r3, r5, lsl #2
  1622. 8005296: 680c ldr r4, [r1, #0]
  1623. 8005298: d825 bhi.n 80052e6 <HAL_ADC_ConfigChannel+0x6e>
  1624. MODIFY_REG(hadc->Instance->SQR3 ,
  1625. 800529a: 442b add r3, r5
  1626. 800529c: 251f movs r5, #31
  1627. 800529e: 6b56 ldr r6, [r2, #52] ; 0x34
  1628. 80052a0: 3b05 subs r3, #5
  1629. 80052a2: 409d lsls r5, r3
  1630. 80052a4: ea26 0505 bic.w r5, r6, r5
  1631. 80052a8: fa04 f303 lsl.w r3, r4, r3
  1632. 80052ac: 432b orrs r3, r5
  1633. 80052ae: 6353 str r3, [r2, #52] ; 0x34
  1634. if (sConfig->Channel >= ADC_CHANNEL_10)
  1635. 80052b0: 2c09 cmp r4, #9
  1636. 80052b2: ea4f 0344 mov.w r3, r4, lsl #1
  1637. 80052b6: 688d ldr r5, [r1, #8]
  1638. 80052b8: d92f bls.n 800531a <HAL_ADC_ConfigChannel+0xa2>
  1639. MODIFY_REG(hadc->Instance->SMPR1 ,
  1640. 80052ba: 2607 movs r6, #7
  1641. 80052bc: 4423 add r3, r4
  1642. 80052be: 68d1 ldr r1, [r2, #12]
  1643. 80052c0: 3b1e subs r3, #30
  1644. 80052c2: 409e lsls r6, r3
  1645. 80052c4: ea21 0106 bic.w r1, r1, r6
  1646. 80052c8: fa05 f303 lsl.w r3, r5, r3
  1647. 80052cc: 430b orrs r3, r1
  1648. 80052ce: 60d3 str r3, [r2, #12]
  1649. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  1650. 80052d0: f1a4 0310 sub.w r3, r4, #16
  1651. 80052d4: 2b01 cmp r3, #1
  1652. 80052d6: d92b bls.n 8005330 <HAL_ADC_ConfigChannel+0xb8>
  1653. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  1654. 80052d8: 2300 movs r3, #0
  1655. __HAL_UNLOCK(hadc);
  1656. 80052da: 2200 movs r2, #0
  1657. 80052dc: f880 2024 strb.w r2, [r0, #36] ; 0x24
  1658. }
  1659. 80052e0: 4618 mov r0, r3
  1660. 80052e2: b002 add sp, #8
  1661. 80052e4: bd70 pop {r4, r5, r6, pc}
  1662. else if (sConfig->Rank < 13U)
  1663. 80052e6: 2d0c cmp r5, #12
  1664. 80052e8: d80b bhi.n 8005302 <HAL_ADC_ConfigChannel+0x8a>
  1665. MODIFY_REG(hadc->Instance->SQR2 ,
  1666. 80052ea: 442b add r3, r5
  1667. 80052ec: 251f movs r5, #31
  1668. 80052ee: 6b16 ldr r6, [r2, #48] ; 0x30
  1669. 80052f0: 3b23 subs r3, #35 ; 0x23
  1670. 80052f2: 409d lsls r5, r3
  1671. 80052f4: ea26 0505 bic.w r5, r6, r5
  1672. 80052f8: fa04 f303 lsl.w r3, r4, r3
  1673. 80052fc: 432b orrs r3, r5
  1674. 80052fe: 6313 str r3, [r2, #48] ; 0x30
  1675. 8005300: e7d6 b.n 80052b0 <HAL_ADC_ConfigChannel+0x38>
  1676. MODIFY_REG(hadc->Instance->SQR1 ,
  1677. 8005302: 442b add r3, r5
  1678. 8005304: 251f movs r5, #31
  1679. 8005306: 6ad6 ldr r6, [r2, #44] ; 0x2c
  1680. 8005308: 3b41 subs r3, #65 ; 0x41
  1681. 800530a: 409d lsls r5, r3
  1682. 800530c: ea26 0505 bic.w r5, r6, r5
  1683. 8005310: fa04 f303 lsl.w r3, r4, r3
  1684. 8005314: 432b orrs r3, r5
  1685. 8005316: 62d3 str r3, [r2, #44] ; 0x2c
  1686. 8005318: e7ca b.n 80052b0 <HAL_ADC_ConfigChannel+0x38>
  1687. MODIFY_REG(hadc->Instance->SMPR2 ,
  1688. 800531a: 2607 movs r6, #7
  1689. 800531c: 6911 ldr r1, [r2, #16]
  1690. 800531e: 4423 add r3, r4
  1691. 8005320: 409e lsls r6, r3
  1692. 8005322: ea21 0106 bic.w r1, r1, r6
  1693. 8005326: fa05 f303 lsl.w r3, r5, r3
  1694. 800532a: 430b orrs r3, r1
  1695. 800532c: 6113 str r3, [r2, #16]
  1696. 800532e: e7cf b.n 80052d0 <HAL_ADC_ConfigChannel+0x58>
  1697. if (hadc->Instance == ADC1)
  1698. 8005330: 4b10 ldr r3, [pc, #64] ; (8005374 <HAL_ADC_ConfigChannel+0xfc>)
  1699. 8005332: 429a cmp r2, r3
  1700. 8005334: d116 bne.n 8005364 <HAL_ADC_ConfigChannel+0xec>
  1701. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  1702. 8005336: 6893 ldr r3, [r2, #8]
  1703. 8005338: 021b lsls r3, r3, #8
  1704. 800533a: d4cd bmi.n 80052d8 <HAL_ADC_ConfigChannel+0x60>
  1705. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1706. 800533c: 6893 ldr r3, [r2, #8]
  1707. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1708. 800533e: 2c10 cmp r4, #16
  1709. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1710. 8005340: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  1711. 8005344: 6093 str r3, [r2, #8]
  1712. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1713. 8005346: d1c7 bne.n 80052d8 <HAL_ADC_ConfigChannel+0x60>
  1714. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  1715. 8005348: 4b0b ldr r3, [pc, #44] ; (8005378 <HAL_ADC_ConfigChannel+0x100>)
  1716. 800534a: 4a0c ldr r2, [pc, #48] ; (800537c <HAL_ADC_ConfigChannel+0x104>)
  1717. 800534c: 681b ldr r3, [r3, #0]
  1718. 800534e: fbb3 f2f2 udiv r2, r3, r2
  1719. 8005352: 230a movs r3, #10
  1720. 8005354: 4353 muls r3, r2
  1721. wait_loop_index--;
  1722. 8005356: 9301 str r3, [sp, #4]
  1723. while(wait_loop_index != 0U)
  1724. 8005358: 9b01 ldr r3, [sp, #4]
  1725. 800535a: 2b00 cmp r3, #0
  1726. 800535c: d0bc beq.n 80052d8 <HAL_ADC_ConfigChannel+0x60>
  1727. wait_loop_index--;
  1728. 800535e: 9b01 ldr r3, [sp, #4]
  1729. 8005360: 3b01 subs r3, #1
  1730. 8005362: e7f8 b.n 8005356 <HAL_ADC_ConfigChannel+0xde>
  1731. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  1732. 8005364: 6a83 ldr r3, [r0, #40] ; 0x28
  1733. 8005366: f043 0320 orr.w r3, r3, #32
  1734. 800536a: 6283 str r3, [r0, #40] ; 0x28
  1735. tmp_hal_status = HAL_ERROR;
  1736. 800536c: 2301 movs r3, #1
  1737. 800536e: e7b4 b.n 80052da <HAL_ADC_ConfigChannel+0x62>
  1738. __HAL_LOCK(hadc);
  1739. 8005370: 2302 movs r3, #2
  1740. 8005372: e7b5 b.n 80052e0 <HAL_ADC_ConfigChannel+0x68>
  1741. 8005374: 40012400 .word 0x40012400
  1742. 8005378: 20000218 .word 0x20000218
  1743. 800537c: 000f4240 .word 0x000f4240
  1744. 08005380 <ADC_Enable>:
  1745. __IO uint32_t wait_loop_index = 0U;
  1746. 8005380: 2300 movs r3, #0
  1747. {
  1748. 8005382: b573 push {r0, r1, r4, r5, r6, lr}
  1749. __IO uint32_t wait_loop_index = 0U;
  1750. 8005384: 9301 str r3, [sp, #4]
  1751. if (ADC_IS_ENABLE(hadc) == RESET)
  1752. 8005386: 6803 ldr r3, [r0, #0]
  1753. {
  1754. 8005388: 4604 mov r4, r0
  1755. if (ADC_IS_ENABLE(hadc) == RESET)
  1756. 800538a: 689a ldr r2, [r3, #8]
  1757. 800538c: 07d2 lsls r2, r2, #31
  1758. 800538e: d502 bpl.n 8005396 <ADC_Enable+0x16>
  1759. return HAL_OK;
  1760. 8005390: 2000 movs r0, #0
  1761. }
  1762. 8005392: b002 add sp, #8
  1763. 8005394: bd70 pop {r4, r5, r6, pc}
  1764. __HAL_ADC_ENABLE(hadc);
  1765. 8005396: 689a ldr r2, [r3, #8]
  1766. 8005398: f042 0201 orr.w r2, r2, #1
  1767. 800539c: 609a str r2, [r3, #8]
  1768. wait_loop_index = (ADC_STAB_DELAY_US * (SystemCoreClock / 1000000U));
  1769. 800539e: 4b12 ldr r3, [pc, #72] ; (80053e8 <ADC_Enable+0x68>)
  1770. 80053a0: 4a12 ldr r2, [pc, #72] ; (80053ec <ADC_Enable+0x6c>)
  1771. 80053a2: 681b ldr r3, [r3, #0]
  1772. 80053a4: fbb3 f3f2 udiv r3, r3, r2
  1773. wait_loop_index--;
  1774. 80053a8: 9301 str r3, [sp, #4]
  1775. while(wait_loop_index != 0U)
  1776. 80053aa: 9b01 ldr r3, [sp, #4]
  1777. 80053ac: b9c3 cbnz r3, 80053e0 <ADC_Enable+0x60>
  1778. tickstart = HAL_GetTick();
  1779. 80053ae: f7ff ff0f bl 80051d0 <HAL_GetTick>
  1780. 80053b2: 4606 mov r6, r0
  1781. while(ADC_IS_ENABLE(hadc) == RESET)
  1782. 80053b4: 6823 ldr r3, [r4, #0]
  1783. 80053b6: 689d ldr r5, [r3, #8]
  1784. 80053b8: f015 0501 ands.w r5, r5, #1
  1785. 80053bc: d1e8 bne.n 8005390 <ADC_Enable+0x10>
  1786. if((HAL_GetTick() - tickstart) > ADC_ENABLE_TIMEOUT)
  1787. 80053be: f7ff ff07 bl 80051d0 <HAL_GetTick>
  1788. 80053c2: 1b80 subs r0, r0, r6
  1789. 80053c4: 2802 cmp r0, #2
  1790. 80053c6: d9f5 bls.n 80053b4 <ADC_Enable+0x34>
  1791. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1792. 80053c8: 6aa3 ldr r3, [r4, #40] ; 0x28
  1793. __HAL_UNLOCK(hadc);
  1794. 80053ca: f884 5024 strb.w r5, [r4, #36] ; 0x24
  1795. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  1796. 80053ce: f043 0310 orr.w r3, r3, #16
  1797. 80053d2: 62a3 str r3, [r4, #40] ; 0x28
  1798. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1799. 80053d4: 6ae3 ldr r3, [r4, #44] ; 0x2c
  1800. __HAL_UNLOCK(hadc);
  1801. 80053d6: 2001 movs r0, #1
  1802. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  1803. 80053d8: f043 0301 orr.w r3, r3, #1
  1804. 80053dc: 62e3 str r3, [r4, #44] ; 0x2c
  1805. 80053de: e7d8 b.n 8005392 <ADC_Enable+0x12>
  1806. wait_loop_index--;
  1807. 80053e0: 9b01 ldr r3, [sp, #4]
  1808. 80053e2: 3b01 subs r3, #1
  1809. 80053e4: e7e0 b.n 80053a8 <ADC_Enable+0x28>
  1810. 80053e6: bf00 nop
  1811. 80053e8: 20000218 .word 0x20000218
  1812. 80053ec: 000f4240 .word 0x000f4240
  1813. 080053f0 <HAL_ADC_Start_DMA>:
  1814. {
  1815. 80053f0: e92d 41d8 stmdb sp!, {r3, r4, r6, r7, r8, lr}
  1816. 80053f4: 4690 mov r8, r2
  1817. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  1818. 80053f6: 4b40 ldr r3, [pc, #256] ; (80054f8 <HAL_ADC_Start_DMA+0x108>)
  1819. 80053f8: 6802 ldr r2, [r0, #0]
  1820. {
  1821. 80053fa: 4604 mov r4, r0
  1822. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  1823. 80053fc: 429a cmp r2, r3
  1824. {
  1825. 80053fe: 460f mov r7, r1
  1826. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  1827. 8005400: d002 beq.n 8005408 <HAL_ADC_Start_DMA+0x18>
  1828. 8005402: 493e ldr r1, [pc, #248] ; (80054fc <HAL_ADC_Start_DMA+0x10c>)
  1829. 8005404: 428a cmp r2, r1
  1830. 8005406: d103 bne.n 8005410 <HAL_ADC_Start_DMA+0x20>
  1831. 8005408: 685b ldr r3, [r3, #4]
  1832. 800540a: f413 2f70 tst.w r3, #983040 ; 0xf0000
  1833. 800540e: d16e bne.n 80054ee <HAL_ADC_Start_DMA+0xfe>
  1834. __HAL_LOCK(hadc);
  1835. 8005410: f894 3024 ldrb.w r3, [r4, #36] ; 0x24
  1836. 8005414: 2b01 cmp r3, #1
  1837. 8005416: d06c beq.n 80054f2 <HAL_ADC_Start_DMA+0x102>
  1838. 8005418: 2301 movs r3, #1
  1839. tmp_hal_status = ADC_Enable(hadc);
  1840. 800541a: 4620 mov r0, r4
  1841. __HAL_LOCK(hadc);
  1842. 800541c: f884 3024 strb.w r3, [r4, #36] ; 0x24
  1843. tmp_hal_status = ADC_Enable(hadc);
  1844. 8005420: f7ff ffae bl 8005380 <ADC_Enable>
  1845. if (tmp_hal_status == HAL_OK)
  1846. 8005424: 4606 mov r6, r0
  1847. 8005426: 2800 cmp r0, #0
  1848. 8005428: d15d bne.n 80054e6 <HAL_ADC_Start_DMA+0xf6>
  1849. ADC_STATE_CLR_SET(hadc->State,
  1850. 800542a: 6aa0 ldr r0, [r4, #40] ; 0x28
  1851. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1852. 800542c: 6821 ldr r1, [r4, #0]
  1853. ADC_STATE_CLR_SET(hadc->State,
  1854. 800542e: f420 6070 bic.w r0, r0, #3840 ; 0xf00
  1855. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1856. 8005432: 4b32 ldr r3, [pc, #200] ; (80054fc <HAL_ADC_Start_DMA+0x10c>)
  1857. ADC_STATE_CLR_SET(hadc->State,
  1858. 8005434: f020 0001 bic.w r0, r0, #1
  1859. 8005438: f440 7080 orr.w r0, r0, #256 ; 0x100
  1860. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1861. 800543c: 4299 cmp r1, r3
  1862. ADC_STATE_CLR_SET(hadc->State,
  1863. 800543e: 62a0 str r0, [r4, #40] ; 0x28
  1864. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  1865. 8005440: d104 bne.n 800544c <HAL_ADC_Start_DMA+0x5c>
  1866. 8005442: 4a2d ldr r2, [pc, #180] ; (80054f8 <HAL_ADC_Start_DMA+0x108>)
  1867. 8005444: 6853 ldr r3, [r2, #4]
  1868. 8005446: f413 2f70 tst.w r3, #983040 ; 0xf0000
  1869. 800544a: d13e bne.n 80054ca <HAL_ADC_Start_DMA+0xda>
  1870. CLEAR_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  1871. 800544c: 6aa3 ldr r3, [r4, #40] ; 0x28
  1872. 800544e: f423 1380 bic.w r3, r3, #1048576 ; 0x100000
  1873. 8005452: 62a3 str r3, [r4, #40] ; 0x28
  1874. if (READ_BIT(hadc->Instance->CR1, ADC_CR1_JAUTO) != RESET)
  1875. 8005454: 684b ldr r3, [r1, #4]
  1876. 8005456: 055a lsls r2, r3, #21
  1877. 8005458: d505 bpl.n 8005466 <HAL_ADC_Start_DMA+0x76>
  1878. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  1879. 800545a: 6aa3 ldr r3, [r4, #40] ; 0x28
  1880. 800545c: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  1881. 8005460: f443 5380 orr.w r3, r3, #4096 ; 0x1000
  1882. 8005464: 62a3 str r3, [r4, #40] ; 0x28
  1883. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1884. 8005466: 6aa3 ldr r3, [r4, #40] ; 0x28
  1885. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  1886. 8005468: 6a20 ldr r0, [r4, #32]
  1887. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1888. 800546a: f413 5380 ands.w r3, r3, #4096 ; 0x1000
  1889. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  1890. 800546e: bf18 it ne
  1891. 8005470: 6ae3 ldrne r3, [r4, #44] ; 0x2c
  1892. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  1893. 8005472: 463a mov r2, r7
  1894. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  1895. 8005474: bf18 it ne
  1896. 8005476: f023 0306 bicne.w r3, r3, #6
  1897. ADC_CLEAR_ERRORCODE(hadc);
  1898. 800547a: 62e3 str r3, [r4, #44] ; 0x2c
  1899. __HAL_UNLOCK(hadc);
  1900. 800547c: 2300 movs r3, #0
  1901. 800547e: f884 3024 strb.w r3, [r4, #36] ; 0x24
  1902. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  1903. 8005482: 4b1f ldr r3, [pc, #124] ; (8005500 <HAL_ADC_Start_DMA+0x110>)
  1904. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  1905. 8005484: 314c adds r1, #76 ; 0x4c
  1906. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  1907. 8005486: 6283 str r3, [r0, #40] ; 0x28
  1908. hadc->DMA_Handle->XferHalfCpltCallback = ADC_DMAHalfConvCplt;
  1909. 8005488: 4b1e ldr r3, [pc, #120] ; (8005504 <HAL_ADC_Start_DMA+0x114>)
  1910. 800548a: 62c3 str r3, [r0, #44] ; 0x2c
  1911. hadc->DMA_Handle->XferErrorCallback = ADC_DMAError;
  1912. 800548c: 4b1e ldr r3, [pc, #120] ; (8005508 <HAL_ADC_Start_DMA+0x118>)
  1913. 800548e: 6303 str r3, [r0, #48] ; 0x30
  1914. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_EOC);
  1915. 8005490: f06f 0302 mvn.w r3, #2
  1916. 8005494: f841 3c4c str.w r3, [r1, #-76]
  1917. SET_BIT(hadc->Instance->CR2, ADC_CR2_DMA);
  1918. 8005498: f851 3c44 ldr.w r3, [r1, #-68]
  1919. 800549c: f443 7380 orr.w r3, r3, #256 ; 0x100
  1920. 80054a0: f841 3c44 str.w r3, [r1, #-68]
  1921. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  1922. 80054a4: 4643 mov r3, r8
  1923. 80054a6: f000 f9ed bl 8005884 <HAL_DMA_Start_IT>
  1924. if (ADC_IS_SOFTWARE_START_REGULAR(hadc))
  1925. 80054aa: 6823 ldr r3, [r4, #0]
  1926. 80054ac: 689a ldr r2, [r3, #8]
  1927. 80054ae: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1928. 80054b2: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1929. SET_BIT(hadc->Instance->CR2, (ADC_CR2_SWSTART | ADC_CR2_EXTTRIG));
  1930. 80054b6: 689a ldr r2, [r3, #8]
  1931. 80054b8: bf0c ite eq
  1932. 80054ba: f442 02a0 orreq.w r2, r2, #5242880 ; 0x500000
  1933. SET_BIT(hadc->Instance->CR2, ADC_CR2_EXTTRIG);
  1934. 80054be: f442 1280 orrne.w r2, r2, #1048576 ; 0x100000
  1935. 80054c2: 609a str r2, [r3, #8]
  1936. }
  1937. 80054c4: 4630 mov r0, r6
  1938. 80054c6: e8bd 81d8 ldmia.w sp!, {r3, r4, r6, r7, r8, pc}
  1939. SET_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  1940. 80054ca: 6aa3 ldr r3, [r4, #40] ; 0x28
  1941. 80054cc: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  1942. 80054d0: 62a3 str r3, [r4, #40] ; 0x28
  1943. if (ADC_MULTIMODE_AUTO_INJECTED(hadc))
  1944. 80054d2: 6853 ldr r3, [r2, #4]
  1945. 80054d4: 055b lsls r3, r3, #21
  1946. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  1947. 80054d6: bf41 itttt mi
  1948. 80054d8: 6aa0 ldrmi r0, [r4, #40] ; 0x28
  1949. 80054da: f420 5040 bicmi.w r0, r0, #12288 ; 0x3000
  1950. 80054de: f440 5080 orrmi.w r0, r0, #4096 ; 0x1000
  1951. 80054e2: 62a0 strmi r0, [r4, #40] ; 0x28
  1952. 80054e4: e7bf b.n 8005466 <HAL_ADC_Start_DMA+0x76>
  1953. __HAL_UNLOCK(hadc);
  1954. 80054e6: 2300 movs r3, #0
  1955. 80054e8: f884 3024 strb.w r3, [r4, #36] ; 0x24
  1956. 80054ec: e7ea b.n 80054c4 <HAL_ADC_Start_DMA+0xd4>
  1957. tmp_hal_status = HAL_ERROR;
  1958. 80054ee: 2601 movs r6, #1
  1959. 80054f0: e7e8 b.n 80054c4 <HAL_ADC_Start_DMA+0xd4>
  1960. __HAL_LOCK(hadc);
  1961. 80054f2: 2602 movs r6, #2
  1962. 80054f4: e7e6 b.n 80054c4 <HAL_ADC_Start_DMA+0xd4>
  1963. 80054f6: bf00 nop
  1964. 80054f8: 40012400 .word 0x40012400
  1965. 80054fc: 40012800 .word 0x40012800
  1966. 8005500: 08005203 .word 0x08005203
  1967. 8005504: 08005253 .word 0x08005253
  1968. 8005508: 0800525f .word 0x0800525f
  1969. 0800550c <ADC_ConversionStop_Disable>:
  1970. {
  1971. 800550c: b538 push {r3, r4, r5, lr}
  1972. if (ADC_IS_ENABLE(hadc) != RESET)
  1973. 800550e: 6803 ldr r3, [r0, #0]
  1974. {
  1975. 8005510: 4604 mov r4, r0
  1976. if (ADC_IS_ENABLE(hadc) != RESET)
  1977. 8005512: 689a ldr r2, [r3, #8]
  1978. 8005514: 07d2 lsls r2, r2, #31
  1979. 8005516: d401 bmi.n 800551c <ADC_ConversionStop_Disable+0x10>
  1980. return HAL_OK;
  1981. 8005518: 2000 movs r0, #0
  1982. 800551a: bd38 pop {r3, r4, r5, pc}
  1983. __HAL_ADC_DISABLE(hadc);
  1984. 800551c: 689a ldr r2, [r3, #8]
  1985. 800551e: f022 0201 bic.w r2, r2, #1
  1986. 8005522: 609a str r2, [r3, #8]
  1987. tickstart = HAL_GetTick();
  1988. 8005524: f7ff fe54 bl 80051d0 <HAL_GetTick>
  1989. 8005528: 4605 mov r5, r0
  1990. while(ADC_IS_ENABLE(hadc) != RESET)
  1991. 800552a: 6823 ldr r3, [r4, #0]
  1992. 800552c: 689b ldr r3, [r3, #8]
  1993. 800552e: 07db lsls r3, r3, #31
  1994. 8005530: d5f2 bpl.n 8005518 <ADC_ConversionStop_Disable+0xc>
  1995. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  1996. 8005532: f7ff fe4d bl 80051d0 <HAL_GetTick>
  1997. 8005536: 1b40 subs r0, r0, r5
  1998. 8005538: 2802 cmp r0, #2
  1999. 800553a: d9f6 bls.n 800552a <ADC_ConversionStop_Disable+0x1e>
  2000. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2001. 800553c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2002. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2003. 800553e: 2001 movs r0, #1
  2004. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2005. 8005540: f043 0310 orr.w r3, r3, #16
  2006. 8005544: 62a3 str r3, [r4, #40] ; 0x28
  2007. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2008. 8005546: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2009. 8005548: f043 0301 orr.w r3, r3, #1
  2010. 800554c: 62e3 str r3, [r4, #44] ; 0x2c
  2011. 800554e: bd38 pop {r3, r4, r5, pc}
  2012. 08005550 <HAL_ADC_Init>:
  2013. {
  2014. 8005550: b5f8 push {r3, r4, r5, r6, r7, lr}
  2015. if(hadc == NULL)
  2016. 8005552: 4604 mov r4, r0
  2017. 8005554: 2800 cmp r0, #0
  2018. 8005556: d077 beq.n 8005648 <HAL_ADC_Init+0xf8>
  2019. if (hadc->State == HAL_ADC_STATE_RESET)
  2020. 8005558: 6a83 ldr r3, [r0, #40] ; 0x28
  2021. 800555a: b923 cbnz r3, 8005566 <HAL_ADC_Init+0x16>
  2022. ADC_CLEAR_ERRORCODE(hadc);
  2023. 800555c: 62c3 str r3, [r0, #44] ; 0x2c
  2024. hadc->Lock = HAL_UNLOCKED;
  2025. 800555e: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2026. HAL_ADC_MspInit(hadc);
  2027. 8005562: f002 fead bl 80082c0 <HAL_ADC_MspInit>
  2028. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2029. 8005566: 4620 mov r0, r4
  2030. 8005568: f7ff ffd0 bl 800550c <ADC_ConversionStop_Disable>
  2031. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  2032. 800556c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2033. 800556e: f013 0310 ands.w r3, r3, #16
  2034. 8005572: d16b bne.n 800564c <HAL_ADC_Init+0xfc>
  2035. 8005574: 2800 cmp r0, #0
  2036. 8005576: d169 bne.n 800564c <HAL_ADC_Init+0xfc>
  2037. ADC_STATE_CLR_SET(hadc->State,
  2038. 8005578: 6aa2 ldr r2, [r4, #40] ; 0x28
  2039. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2040. 800557a: 4937 ldr r1, [pc, #220] ; (8005658 <HAL_ADC_Init+0x108>)
  2041. ADC_STATE_CLR_SET(hadc->State,
  2042. 800557c: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  2043. 8005580: f022 0202 bic.w r2, r2, #2
  2044. 8005584: f042 0202 orr.w r2, r2, #2
  2045. 8005588: 62a2 str r2, [r4, #40] ; 0x28
  2046. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2047. 800558a: e894 0024 ldmia.w r4, {r2, r5}
  2048. 800558e: 428a cmp r2, r1
  2049. 8005590: 69e1 ldr r1, [r4, #28]
  2050. 8005592: d104 bne.n 800559e <HAL_ADC_Init+0x4e>
  2051. 8005594: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  2052. 8005598: bf08 it eq
  2053. 800559a: f44f 2100 moveq.w r1, #524288 ; 0x80000
  2054. ADC_CR2_CONTINUOUS(hadc->Init.ContinuousConvMode) );
  2055. 800559e: 68e6 ldr r6, [r4, #12]
  2056. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2057. 80055a0: ea45 0546 orr.w r5, r5, r6, lsl #1
  2058. 80055a4: 4329 orrs r1, r5
  2059. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2060. 80055a6: 68a5 ldr r5, [r4, #8]
  2061. 80055a8: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2062. 80055ac: d035 beq.n 800561a <HAL_ADC_Init+0xca>
  2063. 80055ae: 2d01 cmp r5, #1
  2064. 80055b0: bf08 it eq
  2065. 80055b2: f44f 7380 moveq.w r3, #256 ; 0x100
  2066. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  2067. 80055b6: 6967 ldr r7, [r4, #20]
  2068. 80055b8: 2f01 cmp r7, #1
  2069. 80055ba: d106 bne.n 80055ca <HAL_ADC_Init+0x7a>
  2070. if (hadc->Init.ContinuousConvMode == DISABLE)
  2071. 80055bc: bb7e cbnz r6, 800561e <HAL_ADC_Init+0xce>
  2072. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  2073. 80055be: 69a6 ldr r6, [r4, #24]
  2074. 80055c0: 3e01 subs r6, #1
  2075. 80055c2: ea43 3346 orr.w r3, r3, r6, lsl #13
  2076. 80055c6: f443 6300 orr.w r3, r3, #2048 ; 0x800
  2077. MODIFY_REG(hadc->Instance->CR1,
  2078. 80055ca: 6856 ldr r6, [r2, #4]
  2079. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2080. 80055cc: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2081. MODIFY_REG(hadc->Instance->CR1,
  2082. 80055d0: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  2083. 80055d4: ea43 0306 orr.w r3, r3, r6
  2084. 80055d8: 6053 str r3, [r2, #4]
  2085. MODIFY_REG(hadc->Instance->CR2,
  2086. 80055da: 6896 ldr r6, [r2, #8]
  2087. 80055dc: 4b1f ldr r3, [pc, #124] ; (800565c <HAL_ADC_Init+0x10c>)
  2088. 80055de: ea03 0306 and.w r3, r3, r6
  2089. 80055e2: ea43 0301 orr.w r3, r3, r1
  2090. 80055e6: 6093 str r3, [r2, #8]
  2091. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2092. 80055e8: d001 beq.n 80055ee <HAL_ADC_Init+0x9e>
  2093. 80055ea: 2d01 cmp r5, #1
  2094. 80055ec: d120 bne.n 8005630 <HAL_ADC_Init+0xe0>
  2095. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  2096. 80055ee: 6923 ldr r3, [r4, #16]
  2097. 80055f0: 3b01 subs r3, #1
  2098. 80055f2: 051b lsls r3, r3, #20
  2099. MODIFY_REG(hadc->Instance->SQR1,
  2100. 80055f4: 6ad5 ldr r5, [r2, #44] ; 0x2c
  2101. 80055f6: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  2102. 80055fa: 432b orrs r3, r5
  2103. 80055fc: 62d3 str r3, [r2, #44] ; 0x2c
  2104. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  2105. 80055fe: 6892 ldr r2, [r2, #8]
  2106. 8005600: 4b17 ldr r3, [pc, #92] ; (8005660 <HAL_ADC_Init+0x110>)
  2107. 8005602: 4013 ands r3, r2
  2108. 8005604: 4299 cmp r1, r3
  2109. 8005606: d115 bne.n 8005634 <HAL_ADC_Init+0xe4>
  2110. ADC_CLEAR_ERRORCODE(hadc);
  2111. 8005608: 2300 movs r3, #0
  2112. 800560a: 62e3 str r3, [r4, #44] ; 0x2c
  2113. ADC_STATE_CLR_SET(hadc->State,
  2114. 800560c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2115. 800560e: f023 0303 bic.w r3, r3, #3
  2116. 8005612: f043 0301 orr.w r3, r3, #1
  2117. 8005616: 62a3 str r3, [r4, #40] ; 0x28
  2118. 8005618: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2119. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2120. 800561a: 462b mov r3, r5
  2121. 800561c: e7cb b.n 80055b6 <HAL_ADC_Init+0x66>
  2122. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  2123. 800561e: 6aa6 ldr r6, [r4, #40] ; 0x28
  2124. 8005620: f046 0620 orr.w r6, r6, #32
  2125. 8005624: 62a6 str r6, [r4, #40] ; 0x28
  2126. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2127. 8005626: 6ae6 ldr r6, [r4, #44] ; 0x2c
  2128. 8005628: f046 0601 orr.w r6, r6, #1
  2129. 800562c: 62e6 str r6, [r4, #44] ; 0x2c
  2130. 800562e: e7cc b.n 80055ca <HAL_ADC_Init+0x7a>
  2131. uint32_t tmp_sqr1 = 0U;
  2132. 8005630: 2300 movs r3, #0
  2133. 8005632: e7df b.n 80055f4 <HAL_ADC_Init+0xa4>
  2134. ADC_STATE_CLR_SET(hadc->State,
  2135. 8005634: 6aa3 ldr r3, [r4, #40] ; 0x28
  2136. 8005636: f023 0312 bic.w r3, r3, #18
  2137. 800563a: f043 0310 orr.w r3, r3, #16
  2138. 800563e: 62a3 str r3, [r4, #40] ; 0x28
  2139. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2140. 8005640: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2141. 8005642: f043 0301 orr.w r3, r3, #1
  2142. 8005646: 62e3 str r3, [r4, #44] ; 0x2c
  2143. return HAL_ERROR;
  2144. 8005648: 2001 movs r0, #1
  2145. }
  2146. 800564a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2147. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2148. 800564c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2149. 800564e: f043 0310 orr.w r3, r3, #16
  2150. 8005652: 62a3 str r3, [r4, #40] ; 0x28
  2151. 8005654: e7f8 b.n 8005648 <HAL_ADC_Init+0xf8>
  2152. 8005656: bf00 nop
  2153. 8005658: 40013c00 .word 0x40013c00
  2154. 800565c: ffe1f7fd .word 0xffe1f7fd
  2155. 8005660: ff1f0efe .word 0xff1f0efe
  2156. 08005664 <HAL_ADCEx_Calibration_Start>:
  2157. */
  2158. HAL_StatusTypeDef HAL_ADCEx_Calibration_Start(ADC_HandleTypeDef* hadc)
  2159. {
  2160. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  2161. uint32_t tickstart;
  2162. __IO uint32_t wait_loop_index = 0U;
  2163. 8005664: 2300 movs r3, #0
  2164. {
  2165. 8005666: b573 push {r0, r1, r4, r5, r6, lr}
  2166. __IO uint32_t wait_loop_index = 0U;
  2167. 8005668: 9301 str r3, [sp, #4]
  2168. /* Check the parameters */
  2169. assert_param(IS_ADC_ALL_INSTANCE(hadc->Instance));
  2170. /* Process locked */
  2171. __HAL_LOCK(hadc);
  2172. 800566a: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  2173. {
  2174. 800566e: 4604 mov r4, r0
  2175. __HAL_LOCK(hadc);
  2176. 8005670: 2b01 cmp r3, #1
  2177. 8005672: d05a beq.n 800572a <HAL_ADCEx_Calibration_Start+0xc6>
  2178. 8005674: 2301 movs r3, #1
  2179. 8005676: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2180. /* 1. Calibration prerequisite: */
  2181. /* - ADC must be disabled for at least two ADC clock cycles in disable */
  2182. /* mode before ADC enable */
  2183. /* Stop potential conversion on going, on regular and injected groups */
  2184. /* Disable ADC peripheral */
  2185. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2186. 800567a: f7ff ff47 bl 800550c <ADC_ConversionStop_Disable>
  2187. /* Check if ADC is effectively disabled */
  2188. if (tmp_hal_status == HAL_OK)
  2189. 800567e: 4605 mov r5, r0
  2190. 8005680: 2800 cmp r0, #0
  2191. 8005682: d132 bne.n 80056ea <HAL_ADCEx_Calibration_Start+0x86>
  2192. {
  2193. /* Set ADC state */
  2194. ADC_STATE_CLR_SET(hadc->State,
  2195. 8005684: 6aa3 ldr r3, [r4, #40] ; 0x28
  2196. /* Hardware prerequisite: delay before starting the calibration. */
  2197. /* - Computation of CPU clock cycles corresponding to ADC clock cycles. */
  2198. /* - Wait for the expected ADC clock cycles delay */
  2199. wait_loop_index = ((SystemCoreClock
  2200. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2201. 8005686: 2002 movs r0, #2
  2202. ADC_STATE_CLR_SET(hadc->State,
  2203. 8005688: f423 5388 bic.w r3, r3, #4352 ; 0x1100
  2204. 800568c: f023 0302 bic.w r3, r3, #2
  2205. 8005690: f043 0302 orr.w r3, r3, #2
  2206. 8005694: 62a3 str r3, [r4, #40] ; 0x28
  2207. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2208. 8005696: 4b26 ldr r3, [pc, #152] ; (8005730 <HAL_ADCEx_Calibration_Start+0xcc>)
  2209. 8005698: 681e ldr r6, [r3, #0]
  2210. 800569a: f000 ffaf bl 80065fc <HAL_RCCEx_GetPeriphCLKFreq>
  2211. 800569e: fbb6 f0f0 udiv r0, r6, r0
  2212. * ADC_PRECALIBRATION_DELAY_ADCCLOCKCYCLES );
  2213. 80056a2: 0040 lsls r0, r0, #1
  2214. wait_loop_index = ((SystemCoreClock
  2215. 80056a4: 9001 str r0, [sp, #4]
  2216. while(wait_loop_index != 0U)
  2217. 80056a6: 9b01 ldr r3, [sp, #4]
  2218. 80056a8: bb1b cbnz r3, 80056f2 <HAL_ADCEx_Calibration_Start+0x8e>
  2219. {
  2220. wait_loop_index--;
  2221. }
  2222. /* 2. Enable the ADC peripheral */
  2223. ADC_Enable(hadc);
  2224. 80056aa: 4620 mov r0, r4
  2225. 80056ac: f7ff fe68 bl 8005380 <ADC_Enable>
  2226. /* 3. Resets ADC calibration registers */
  2227. SET_BIT(hadc->Instance->CR2, ADC_CR2_RSTCAL);
  2228. 80056b0: 6822 ldr r2, [r4, #0]
  2229. 80056b2: 6893 ldr r3, [r2, #8]
  2230. 80056b4: f043 0308 orr.w r3, r3, #8
  2231. 80056b8: 6093 str r3, [r2, #8]
  2232. tickstart = HAL_GetTick();
  2233. 80056ba: f7ff fd89 bl 80051d0 <HAL_GetTick>
  2234. 80056be: 4606 mov r6, r0
  2235. /* Wait for calibration reset completion */
  2236. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_RSTCAL))
  2237. 80056c0: 6823 ldr r3, [r4, #0]
  2238. 80056c2: 689a ldr r2, [r3, #8]
  2239. 80056c4: 0712 lsls r2, r2, #28
  2240. 80056c6: d418 bmi.n 80056fa <HAL_ADCEx_Calibration_Start+0x96>
  2241. }
  2242. }
  2243. /* 4. Start ADC calibration */
  2244. SET_BIT(hadc->Instance->CR2, ADC_CR2_CAL);
  2245. 80056c8: 689a ldr r2, [r3, #8]
  2246. 80056ca: f042 0204 orr.w r2, r2, #4
  2247. 80056ce: 609a str r2, [r3, #8]
  2248. tickstart = HAL_GetTick();
  2249. 80056d0: f7ff fd7e bl 80051d0 <HAL_GetTick>
  2250. 80056d4: 4606 mov r6, r0
  2251. /* Wait for calibration completion */
  2252. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_CAL))
  2253. 80056d6: 6823 ldr r3, [r4, #0]
  2254. 80056d8: 689b ldr r3, [r3, #8]
  2255. 80056da: 075b lsls r3, r3, #29
  2256. 80056dc: d41f bmi.n 800571e <HAL_ADCEx_Calibration_Start+0xba>
  2257. return HAL_ERROR;
  2258. }
  2259. }
  2260. /* Set ADC state */
  2261. ADC_STATE_CLR_SET(hadc->State,
  2262. 80056de: 6aa3 ldr r3, [r4, #40] ; 0x28
  2263. 80056e0: f023 0303 bic.w r3, r3, #3
  2264. 80056e4: f043 0301 orr.w r3, r3, #1
  2265. 80056e8: 62a3 str r3, [r4, #40] ; 0x28
  2266. HAL_ADC_STATE_BUSY_INTERNAL,
  2267. HAL_ADC_STATE_READY);
  2268. }
  2269. /* Process unlocked */
  2270. __HAL_UNLOCK(hadc);
  2271. 80056ea: 2300 movs r3, #0
  2272. 80056ec: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2273. /* Return function status */
  2274. return tmp_hal_status;
  2275. 80056f0: e012 b.n 8005718 <HAL_ADCEx_Calibration_Start+0xb4>
  2276. wait_loop_index--;
  2277. 80056f2: 9b01 ldr r3, [sp, #4]
  2278. 80056f4: 3b01 subs r3, #1
  2279. 80056f6: 9301 str r3, [sp, #4]
  2280. 80056f8: e7d5 b.n 80056a6 <HAL_ADCEx_Calibration_Start+0x42>
  2281. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2282. 80056fa: f7ff fd69 bl 80051d0 <HAL_GetTick>
  2283. 80056fe: 1b80 subs r0, r0, r6
  2284. 8005700: 280a cmp r0, #10
  2285. 8005702: d9dd bls.n 80056c0 <HAL_ADCEx_Calibration_Start+0x5c>
  2286. ADC_STATE_CLR_SET(hadc->State,
  2287. 8005704: 6aa3 ldr r3, [r4, #40] ; 0x28
  2288. return HAL_ERROR;
  2289. 8005706: 2501 movs r5, #1
  2290. ADC_STATE_CLR_SET(hadc->State,
  2291. 8005708: f023 0312 bic.w r3, r3, #18
  2292. 800570c: f043 0310 orr.w r3, r3, #16
  2293. 8005710: 62a3 str r3, [r4, #40] ; 0x28
  2294. __HAL_UNLOCK(hadc);
  2295. 8005712: 2300 movs r3, #0
  2296. 8005714: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2297. }
  2298. 8005718: 4628 mov r0, r5
  2299. 800571a: b002 add sp, #8
  2300. 800571c: bd70 pop {r4, r5, r6, pc}
  2301. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2302. 800571e: f7ff fd57 bl 80051d0 <HAL_GetTick>
  2303. 8005722: 1b80 subs r0, r0, r6
  2304. 8005724: 280a cmp r0, #10
  2305. 8005726: d9d6 bls.n 80056d6 <HAL_ADCEx_Calibration_Start+0x72>
  2306. 8005728: e7ec b.n 8005704 <HAL_ADCEx_Calibration_Start+0xa0>
  2307. __HAL_LOCK(hadc);
  2308. 800572a: 2502 movs r5, #2
  2309. 800572c: e7f4 b.n 8005718 <HAL_ADCEx_Calibration_Start+0xb4>
  2310. 800572e: bf00 nop
  2311. 8005730: 20000218 .word 0x20000218
  2312. 08005734 <HAL_NVIC_SetPriorityGrouping>:
  2313. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  2314. {
  2315. uint32_t reg_value;
  2316. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2317. reg_value = SCB->AIRCR; /* read old register configuration */
  2318. 8005734: 4a07 ldr r2, [pc, #28] ; (8005754 <HAL_NVIC_SetPriorityGrouping+0x20>)
  2319. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2320. reg_value = (reg_value |
  2321. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  2322. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2323. 8005736: 0200 lsls r0, r0, #8
  2324. reg_value = SCB->AIRCR; /* read old register configuration */
  2325. 8005738: 68d3 ldr r3, [r2, #12]
  2326. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2327. 800573a: f400 60e0 and.w r0, r0, #1792 ; 0x700
  2328. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2329. 800573e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2330. 8005742: 041b lsls r3, r3, #16
  2331. 8005744: 0c1b lsrs r3, r3, #16
  2332. 8005746: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  2333. 800574a: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  2334. reg_value = (reg_value |
  2335. 800574e: 4303 orrs r3, r0
  2336. SCB->AIRCR = reg_value;
  2337. 8005750: 60d3 str r3, [r2, #12]
  2338. 8005752: 4770 bx lr
  2339. 8005754: e000ed00 .word 0xe000ed00
  2340. 08005758 <HAL_NVIC_SetPriority>:
  2341. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  2342. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  2343. */
  2344. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  2345. {
  2346. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  2347. 8005758: 4b17 ldr r3, [pc, #92] ; (80057b8 <HAL_NVIC_SetPriority+0x60>)
  2348. * This parameter can be a value between 0 and 15
  2349. * A lower priority value indicates a higher priority.
  2350. * @retval None
  2351. */
  2352. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  2353. {
  2354. 800575a: b530 push {r4, r5, lr}
  2355. 800575c: 68dc ldr r4, [r3, #12]
  2356. 800575e: f3c4 2402 ubfx r4, r4, #8, #3
  2357. {
  2358. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2359. uint32_t PreemptPriorityBits;
  2360. uint32_t SubPriorityBits;
  2361. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2362. 8005762: f1c4 0307 rsb r3, r4, #7
  2363. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2364. 8005766: 1d25 adds r5, r4, #4
  2365. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2366. 8005768: 2b04 cmp r3, #4
  2367. 800576a: bf28 it cs
  2368. 800576c: 2304 movcs r3, #4
  2369. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2370. 800576e: 2d06 cmp r5, #6
  2371. return (
  2372. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2373. 8005770: f04f 0501 mov.w r5, #1
  2374. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2375. 8005774: bf98 it ls
  2376. 8005776: 2400 movls r4, #0
  2377. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2378. 8005778: fa05 f303 lsl.w r3, r5, r3
  2379. 800577c: f103 33ff add.w r3, r3, #4294967295
  2380. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2381. 8005780: bf88 it hi
  2382. 8005782: 3c03 subhi r4, #3
  2383. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2384. 8005784: 4019 ands r1, r3
  2385. 8005786: 40a1 lsls r1, r4
  2386. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  2387. 8005788: fa05 f404 lsl.w r4, r5, r4
  2388. 800578c: 3c01 subs r4, #1
  2389. 800578e: 4022 ands r2, r4
  2390. if ((int32_t)(IRQn) < 0)
  2391. 8005790: 2800 cmp r0, #0
  2392. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2393. 8005792: ea42 0201 orr.w r2, r2, r1
  2394. 8005796: ea4f 1202 mov.w r2, r2, lsl #4
  2395. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2396. 800579a: bfaf iteee ge
  2397. 800579c: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  2398. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2399. 80057a0: 4b06 ldrlt r3, [pc, #24] ; (80057bc <HAL_NVIC_SetPriority+0x64>)
  2400. 80057a2: f000 000f andlt.w r0, r0, #15
  2401. 80057a6: b2d2 uxtblt r2, r2
  2402. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2403. 80057a8: bfa5 ittet ge
  2404. 80057aa: b2d2 uxtbge r2, r2
  2405. 80057ac: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  2406. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2407. 80057b0: 541a strblt r2, [r3, r0]
  2408. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2409. 80057b2: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  2410. 80057b6: bd30 pop {r4, r5, pc}
  2411. 80057b8: e000ed00 .word 0xe000ed00
  2412. 80057bc: e000ed14 .word 0xe000ed14
  2413. 080057c0 <HAL_NVIC_EnableIRQ>:
  2414. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  2415. 80057c0: 2301 movs r3, #1
  2416. 80057c2: 0942 lsrs r2, r0, #5
  2417. 80057c4: f000 001f and.w r0, r0, #31
  2418. 80057c8: fa03 f000 lsl.w r0, r3, r0
  2419. 80057cc: 4b01 ldr r3, [pc, #4] ; (80057d4 <HAL_NVIC_EnableIRQ+0x14>)
  2420. 80057ce: f843 0022 str.w r0, [r3, r2, lsl #2]
  2421. 80057d2: 4770 bx lr
  2422. 80057d4: e000e100 .word 0xe000e100
  2423. 080057d8 <HAL_SYSTICK_Config>:
  2424. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  2425. must contain a vendor-specific implementation of this function.
  2426. */
  2427. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  2428. {
  2429. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  2430. 80057d8: 3801 subs r0, #1
  2431. 80057da: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  2432. 80057de: d20a bcs.n 80057f6 <HAL_SYSTICK_Config+0x1e>
  2433. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2434. 80057e0: 21f0 movs r1, #240 ; 0xf0
  2435. {
  2436. return (1UL); /* Reload value impossible */
  2437. }
  2438. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2439. 80057e2: 4b06 ldr r3, [pc, #24] ; (80057fc <HAL_SYSTICK_Config+0x24>)
  2440. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2441. 80057e4: 4a06 ldr r2, [pc, #24] ; (8005800 <HAL_SYSTICK_Config+0x28>)
  2442. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2443. 80057e6: 6058 str r0, [r3, #4]
  2444. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2445. 80057e8: f882 1023 strb.w r1, [r2, #35] ; 0x23
  2446. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  2447. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2448. 80057ec: 2000 movs r0, #0
  2449. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2450. 80057ee: 2207 movs r2, #7
  2451. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2452. 80057f0: 6098 str r0, [r3, #8]
  2453. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2454. 80057f2: 601a str r2, [r3, #0]
  2455. 80057f4: 4770 bx lr
  2456. return (1UL); /* Reload value impossible */
  2457. 80057f6: 2001 movs r0, #1
  2458. * - 1 Function failed.
  2459. */
  2460. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  2461. {
  2462. return SysTick_Config(TicksNumb);
  2463. }
  2464. 80057f8: 4770 bx lr
  2465. 80057fa: bf00 nop
  2466. 80057fc: e000e010 .word 0xe000e010
  2467. 8005800: e000ed00 .word 0xe000ed00
  2468. 08005804 <HAL_DMA_Init>:
  2469. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  2470. * the configuration information for the specified DMA Channel.
  2471. * @retval HAL status
  2472. */
  2473. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  2474. {
  2475. 8005804: b510 push {r4, lr}
  2476. uint32_t tmp = 0U;
  2477. /* Check the DMA handle allocation */
  2478. if(hdma == NULL)
  2479. 8005806: 2800 cmp r0, #0
  2480. 8005808: d032 beq.n 8005870 <HAL_DMA_Init+0x6c>
  2481. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  2482. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  2483. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  2484. /* calculation of the channel index */
  2485. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  2486. 800580a: 6801 ldr r1, [r0, #0]
  2487. 800580c: 4b19 ldr r3, [pc, #100] ; (8005874 <HAL_DMA_Init+0x70>)
  2488. 800580e: 2414 movs r4, #20
  2489. 8005810: 4299 cmp r1, r3
  2490. 8005812: d825 bhi.n 8005860 <HAL_DMA_Init+0x5c>
  2491. {
  2492. /* DMA1 */
  2493. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2494. 8005814: 4a18 ldr r2, [pc, #96] ; (8005878 <HAL_DMA_Init+0x74>)
  2495. hdma->DmaBaseAddress = DMA1;
  2496. 8005816: f2a3 4307 subw r3, r3, #1031 ; 0x407
  2497. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2498. 800581a: 440a add r2, r1
  2499. 800581c: fbb2 f2f4 udiv r2, r2, r4
  2500. 8005820: 0092 lsls r2, r2, #2
  2501. 8005822: 6402 str r2, [r0, #64] ; 0x40
  2502. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2503. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  2504. DMA_CCR_DIR));
  2505. /* Prepare the DMA Channel configuration */
  2506. tmp |= hdma->Init.Direction |
  2507. 8005824: 6884 ldr r4, [r0, #8]
  2508. hdma->DmaBaseAddress = DMA2;
  2509. 8005826: 63c3 str r3, [r0, #60] ; 0x3c
  2510. tmp |= hdma->Init.Direction |
  2511. 8005828: 6843 ldr r3, [r0, #4]
  2512. tmp = hdma->Instance->CCR;
  2513. 800582a: 680a ldr r2, [r1, #0]
  2514. tmp |= hdma->Init.Direction |
  2515. 800582c: 4323 orrs r3, r4
  2516. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2517. 800582e: 68c4 ldr r4, [r0, #12]
  2518. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2519. 8005830: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  2520. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2521. 8005834: 4323 orrs r3, r4
  2522. 8005836: 6904 ldr r4, [r0, #16]
  2523. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2524. 8005838: f022 0230 bic.w r2, r2, #48 ; 0x30
  2525. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2526. 800583c: 4323 orrs r3, r4
  2527. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  2528. 800583e: 6944 ldr r4, [r0, #20]
  2529. 8005840: 4323 orrs r3, r4
  2530. 8005842: 6984 ldr r4, [r0, #24]
  2531. 8005844: 4323 orrs r3, r4
  2532. hdma->Init.Mode | hdma->Init.Priority;
  2533. 8005846: 69c4 ldr r4, [r0, #28]
  2534. 8005848: 4323 orrs r3, r4
  2535. tmp |= hdma->Init.Direction |
  2536. 800584a: 4313 orrs r3, r2
  2537. /* Write to DMA Channel CR register */
  2538. hdma->Instance->CCR = tmp;
  2539. 800584c: 600b str r3, [r1, #0]
  2540. /* Initialise the error code */
  2541. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2542. /* Initialize the DMA state*/
  2543. hdma->State = HAL_DMA_STATE_READY;
  2544. 800584e: 2201 movs r2, #1
  2545. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2546. 8005850: 2300 movs r3, #0
  2547. hdma->State = HAL_DMA_STATE_READY;
  2548. 8005852: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2549. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2550. 8005856: 6383 str r3, [r0, #56] ; 0x38
  2551. /* Allocate lock resource and initialize it */
  2552. hdma->Lock = HAL_UNLOCKED;
  2553. 8005858: f880 3020 strb.w r3, [r0, #32]
  2554. return HAL_OK;
  2555. 800585c: 4618 mov r0, r3
  2556. 800585e: bd10 pop {r4, pc}
  2557. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  2558. 8005860: 4b06 ldr r3, [pc, #24] ; (800587c <HAL_DMA_Init+0x78>)
  2559. 8005862: 440b add r3, r1
  2560. 8005864: fbb3 f3f4 udiv r3, r3, r4
  2561. 8005868: 009b lsls r3, r3, #2
  2562. 800586a: 6403 str r3, [r0, #64] ; 0x40
  2563. hdma->DmaBaseAddress = DMA2;
  2564. 800586c: 4b04 ldr r3, [pc, #16] ; (8005880 <HAL_DMA_Init+0x7c>)
  2565. 800586e: e7d9 b.n 8005824 <HAL_DMA_Init+0x20>
  2566. return HAL_ERROR;
  2567. 8005870: 2001 movs r0, #1
  2568. }
  2569. 8005872: bd10 pop {r4, pc}
  2570. 8005874: 40020407 .word 0x40020407
  2571. 8005878: bffdfff8 .word 0xbffdfff8
  2572. 800587c: bffdfbf8 .word 0xbffdfbf8
  2573. 8005880: 40020400 .word 0x40020400
  2574. 08005884 <HAL_DMA_Start_IT>:
  2575. * @param DstAddress: The destination memory Buffer address
  2576. * @param DataLength: The length of data to be transferred from source to destination
  2577. * @retval HAL status
  2578. */
  2579. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2580. {
  2581. 8005884: b5f0 push {r4, r5, r6, r7, lr}
  2582. /* Check the parameters */
  2583. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  2584. /* Process locked */
  2585. __HAL_LOCK(hdma);
  2586. 8005886: f890 4020 ldrb.w r4, [r0, #32]
  2587. 800588a: 2c01 cmp r4, #1
  2588. 800588c: d035 beq.n 80058fa <HAL_DMA_Start_IT+0x76>
  2589. 800588e: 2401 movs r4, #1
  2590. if(HAL_DMA_STATE_READY == hdma->State)
  2591. 8005890: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  2592. __HAL_LOCK(hdma);
  2593. 8005894: f880 4020 strb.w r4, [r0, #32]
  2594. if(HAL_DMA_STATE_READY == hdma->State)
  2595. 8005898: 42a5 cmp r5, r4
  2596. 800589a: f04f 0600 mov.w r6, #0
  2597. 800589e: f04f 0402 mov.w r4, #2
  2598. 80058a2: d128 bne.n 80058f6 <HAL_DMA_Start_IT+0x72>
  2599. {
  2600. /* Change DMA peripheral state */
  2601. hdma->State = HAL_DMA_STATE_BUSY;
  2602. 80058a4: f880 4021 strb.w r4, [r0, #33] ; 0x21
  2603. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2604. /* Disable the peripheral */
  2605. __HAL_DMA_DISABLE(hdma);
  2606. 80058a8: 6804 ldr r4, [r0, #0]
  2607. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2608. 80058aa: 6386 str r6, [r0, #56] ; 0x38
  2609. __HAL_DMA_DISABLE(hdma);
  2610. 80058ac: 6826 ldr r6, [r4, #0]
  2611. * @retval HAL status
  2612. */
  2613. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2614. {
  2615. /* Clear all flags */
  2616. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2617. 80058ae: 6c07 ldr r7, [r0, #64] ; 0x40
  2618. __HAL_DMA_DISABLE(hdma);
  2619. 80058b0: f026 0601 bic.w r6, r6, #1
  2620. 80058b4: 6026 str r6, [r4, #0]
  2621. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2622. 80058b6: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2623. 80058b8: 40bd lsls r5, r7
  2624. 80058ba: 6075 str r5, [r6, #4]
  2625. /* Configure DMA Channel data length */
  2626. hdma->Instance->CNDTR = DataLength;
  2627. 80058bc: 6063 str r3, [r4, #4]
  2628. /* Memory to Peripheral */
  2629. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  2630. 80058be: 6843 ldr r3, [r0, #4]
  2631. 80058c0: 6805 ldr r5, [r0, #0]
  2632. 80058c2: 2b10 cmp r3, #16
  2633. if(NULL != hdma->XferHalfCpltCallback)
  2634. 80058c4: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2635. {
  2636. /* Configure DMA Channel destination address */
  2637. hdma->Instance->CPAR = DstAddress;
  2638. 80058c6: bf0b itete eq
  2639. 80058c8: 60a2 streq r2, [r4, #8]
  2640. }
  2641. /* Peripheral to Memory */
  2642. else
  2643. {
  2644. /* Configure DMA Channel source address */
  2645. hdma->Instance->CPAR = SrcAddress;
  2646. 80058ca: 60a1 strne r1, [r4, #8]
  2647. hdma->Instance->CMAR = SrcAddress;
  2648. 80058cc: 60e1 streq r1, [r4, #12]
  2649. /* Configure DMA Channel destination address */
  2650. hdma->Instance->CMAR = DstAddress;
  2651. 80058ce: 60e2 strne r2, [r4, #12]
  2652. if(NULL != hdma->XferHalfCpltCallback)
  2653. 80058d0: b14b cbz r3, 80058e6 <HAL_DMA_Start_IT+0x62>
  2654. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2655. 80058d2: 6823 ldr r3, [r4, #0]
  2656. 80058d4: f043 030e orr.w r3, r3, #14
  2657. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2658. 80058d8: 6023 str r3, [r4, #0]
  2659. __HAL_DMA_ENABLE(hdma);
  2660. 80058da: 682b ldr r3, [r5, #0]
  2661. HAL_StatusTypeDef status = HAL_OK;
  2662. 80058dc: 2000 movs r0, #0
  2663. __HAL_DMA_ENABLE(hdma);
  2664. 80058de: f043 0301 orr.w r3, r3, #1
  2665. 80058e2: 602b str r3, [r5, #0]
  2666. 80058e4: bdf0 pop {r4, r5, r6, r7, pc}
  2667. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2668. 80058e6: 6823 ldr r3, [r4, #0]
  2669. 80058e8: f023 0304 bic.w r3, r3, #4
  2670. 80058ec: 6023 str r3, [r4, #0]
  2671. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2672. 80058ee: 6823 ldr r3, [r4, #0]
  2673. 80058f0: f043 030a orr.w r3, r3, #10
  2674. 80058f4: e7f0 b.n 80058d8 <HAL_DMA_Start_IT+0x54>
  2675. __HAL_UNLOCK(hdma);
  2676. 80058f6: f880 6020 strb.w r6, [r0, #32]
  2677. __HAL_LOCK(hdma);
  2678. 80058fa: 2002 movs r0, #2
  2679. }
  2680. 80058fc: bdf0 pop {r4, r5, r6, r7, pc}
  2681. ...
  2682. 08005900 <HAL_DMA_Abort_IT>:
  2683. if(HAL_DMA_STATE_BUSY != hdma->State)
  2684. 8005900: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  2685. {
  2686. 8005904: b510 push {r4, lr}
  2687. if(HAL_DMA_STATE_BUSY != hdma->State)
  2688. 8005906: 2b02 cmp r3, #2
  2689. 8005908: d003 beq.n 8005912 <HAL_DMA_Abort_IT+0x12>
  2690. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  2691. 800590a: 2304 movs r3, #4
  2692. 800590c: 6383 str r3, [r0, #56] ; 0x38
  2693. status = HAL_ERROR;
  2694. 800590e: 2001 movs r0, #1
  2695. 8005910: bd10 pop {r4, pc}
  2696. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2697. 8005912: 6803 ldr r3, [r0, #0]
  2698. 8005914: 681a ldr r2, [r3, #0]
  2699. 8005916: f022 020e bic.w r2, r2, #14
  2700. 800591a: 601a str r2, [r3, #0]
  2701. __HAL_DMA_DISABLE(hdma);
  2702. 800591c: 681a ldr r2, [r3, #0]
  2703. 800591e: f022 0201 bic.w r2, r2, #1
  2704. 8005922: 601a str r2, [r3, #0]
  2705. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2706. 8005924: 4a29 ldr r2, [pc, #164] ; (80059cc <HAL_DMA_Abort_IT+0xcc>)
  2707. 8005926: 4293 cmp r3, r2
  2708. 8005928: d924 bls.n 8005974 <HAL_DMA_Abort_IT+0x74>
  2709. 800592a: f502 7262 add.w r2, r2, #904 ; 0x388
  2710. 800592e: 4293 cmp r3, r2
  2711. 8005930: d019 beq.n 8005966 <HAL_DMA_Abort_IT+0x66>
  2712. 8005932: 3214 adds r2, #20
  2713. 8005934: 4293 cmp r3, r2
  2714. 8005936: d018 beq.n 800596a <HAL_DMA_Abort_IT+0x6a>
  2715. 8005938: 3214 adds r2, #20
  2716. 800593a: 4293 cmp r3, r2
  2717. 800593c: d017 beq.n 800596e <HAL_DMA_Abort_IT+0x6e>
  2718. 800593e: 3214 adds r2, #20
  2719. 8005940: 4293 cmp r3, r2
  2720. 8005942: bf0c ite eq
  2721. 8005944: f44f 5380 moveq.w r3, #4096 ; 0x1000
  2722. 8005948: f44f 3380 movne.w r3, #65536 ; 0x10000
  2723. 800594c: 4a20 ldr r2, [pc, #128] ; (80059d0 <HAL_DMA_Abort_IT+0xd0>)
  2724. 800594e: 6053 str r3, [r2, #4]
  2725. hdma->State = HAL_DMA_STATE_READY;
  2726. 8005950: 2301 movs r3, #1
  2727. __HAL_UNLOCK(hdma);
  2728. 8005952: 2400 movs r4, #0
  2729. hdma->State = HAL_DMA_STATE_READY;
  2730. 8005954: f880 3021 strb.w r3, [r0, #33] ; 0x21
  2731. if(hdma->XferAbortCallback != NULL)
  2732. 8005958: 6b43 ldr r3, [r0, #52] ; 0x34
  2733. __HAL_UNLOCK(hdma);
  2734. 800595a: f880 4020 strb.w r4, [r0, #32]
  2735. if(hdma->XferAbortCallback != NULL)
  2736. 800595e: b39b cbz r3, 80059c8 <HAL_DMA_Abort_IT+0xc8>
  2737. hdma->XferAbortCallback(hdma);
  2738. 8005960: 4798 blx r3
  2739. HAL_StatusTypeDef status = HAL_OK;
  2740. 8005962: 4620 mov r0, r4
  2741. 8005964: bd10 pop {r4, pc}
  2742. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2743. 8005966: 2301 movs r3, #1
  2744. 8005968: e7f0 b.n 800594c <HAL_DMA_Abort_IT+0x4c>
  2745. 800596a: 2310 movs r3, #16
  2746. 800596c: e7ee b.n 800594c <HAL_DMA_Abort_IT+0x4c>
  2747. 800596e: f44f 7380 mov.w r3, #256 ; 0x100
  2748. 8005972: e7eb b.n 800594c <HAL_DMA_Abort_IT+0x4c>
  2749. 8005974: 4917 ldr r1, [pc, #92] ; (80059d4 <HAL_DMA_Abort_IT+0xd4>)
  2750. 8005976: 428b cmp r3, r1
  2751. 8005978: d016 beq.n 80059a8 <HAL_DMA_Abort_IT+0xa8>
  2752. 800597a: 3114 adds r1, #20
  2753. 800597c: 428b cmp r3, r1
  2754. 800597e: d015 beq.n 80059ac <HAL_DMA_Abort_IT+0xac>
  2755. 8005980: 3114 adds r1, #20
  2756. 8005982: 428b cmp r3, r1
  2757. 8005984: d014 beq.n 80059b0 <HAL_DMA_Abort_IT+0xb0>
  2758. 8005986: 3114 adds r1, #20
  2759. 8005988: 428b cmp r3, r1
  2760. 800598a: d014 beq.n 80059b6 <HAL_DMA_Abort_IT+0xb6>
  2761. 800598c: 3114 adds r1, #20
  2762. 800598e: 428b cmp r3, r1
  2763. 8005990: d014 beq.n 80059bc <HAL_DMA_Abort_IT+0xbc>
  2764. 8005992: 3114 adds r1, #20
  2765. 8005994: 428b cmp r3, r1
  2766. 8005996: d014 beq.n 80059c2 <HAL_DMA_Abort_IT+0xc2>
  2767. 8005998: 4293 cmp r3, r2
  2768. 800599a: bf14 ite ne
  2769. 800599c: f44f 3380 movne.w r3, #65536 ; 0x10000
  2770. 80059a0: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  2771. 80059a4: 4a0c ldr r2, [pc, #48] ; (80059d8 <HAL_DMA_Abort_IT+0xd8>)
  2772. 80059a6: e7d2 b.n 800594e <HAL_DMA_Abort_IT+0x4e>
  2773. 80059a8: 2301 movs r3, #1
  2774. 80059aa: e7fb b.n 80059a4 <HAL_DMA_Abort_IT+0xa4>
  2775. 80059ac: 2310 movs r3, #16
  2776. 80059ae: e7f9 b.n 80059a4 <HAL_DMA_Abort_IT+0xa4>
  2777. 80059b0: f44f 7380 mov.w r3, #256 ; 0x100
  2778. 80059b4: e7f6 b.n 80059a4 <HAL_DMA_Abort_IT+0xa4>
  2779. 80059b6: f44f 5380 mov.w r3, #4096 ; 0x1000
  2780. 80059ba: e7f3 b.n 80059a4 <HAL_DMA_Abort_IT+0xa4>
  2781. 80059bc: f44f 3380 mov.w r3, #65536 ; 0x10000
  2782. 80059c0: e7f0 b.n 80059a4 <HAL_DMA_Abort_IT+0xa4>
  2783. 80059c2: f44f 1380 mov.w r3, #1048576 ; 0x100000
  2784. 80059c6: e7ed b.n 80059a4 <HAL_DMA_Abort_IT+0xa4>
  2785. HAL_StatusTypeDef status = HAL_OK;
  2786. 80059c8: 4618 mov r0, r3
  2787. }
  2788. 80059ca: bd10 pop {r4, pc}
  2789. 80059cc: 40020080 .word 0x40020080
  2790. 80059d0: 40020400 .word 0x40020400
  2791. 80059d4: 40020008 .word 0x40020008
  2792. 80059d8: 40020000 .word 0x40020000
  2793. 080059dc <HAL_DMA_IRQHandler>:
  2794. {
  2795. 80059dc: b470 push {r4, r5, r6}
  2796. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2797. 80059de: 2504 movs r5, #4
  2798. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  2799. 80059e0: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2800. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2801. 80059e2: 6c02 ldr r2, [r0, #64] ; 0x40
  2802. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  2803. 80059e4: 6834 ldr r4, [r6, #0]
  2804. uint32_t source_it = hdma->Instance->CCR;
  2805. 80059e6: 6803 ldr r3, [r0, #0]
  2806. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2807. 80059e8: 4095 lsls r5, r2
  2808. 80059ea: 4225 tst r5, r4
  2809. uint32_t source_it = hdma->Instance->CCR;
  2810. 80059ec: 6819 ldr r1, [r3, #0]
  2811. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  2812. 80059ee: d055 beq.n 8005a9c <HAL_DMA_IRQHandler+0xc0>
  2813. 80059f0: 074d lsls r5, r1, #29
  2814. 80059f2: d553 bpl.n 8005a9c <HAL_DMA_IRQHandler+0xc0>
  2815. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  2816. 80059f4: 681a ldr r2, [r3, #0]
  2817. 80059f6: 0696 lsls r6, r2, #26
  2818. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2819. 80059f8: bf5e ittt pl
  2820. 80059fa: 681a ldrpl r2, [r3, #0]
  2821. 80059fc: f022 0204 bicpl.w r2, r2, #4
  2822. 8005a00: 601a strpl r2, [r3, #0]
  2823. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  2824. 8005a02: 4a60 ldr r2, [pc, #384] ; (8005b84 <HAL_DMA_IRQHandler+0x1a8>)
  2825. 8005a04: 4293 cmp r3, r2
  2826. 8005a06: d91f bls.n 8005a48 <HAL_DMA_IRQHandler+0x6c>
  2827. 8005a08: f502 7262 add.w r2, r2, #904 ; 0x388
  2828. 8005a0c: 4293 cmp r3, r2
  2829. 8005a0e: d014 beq.n 8005a3a <HAL_DMA_IRQHandler+0x5e>
  2830. 8005a10: 3214 adds r2, #20
  2831. 8005a12: 4293 cmp r3, r2
  2832. 8005a14: d013 beq.n 8005a3e <HAL_DMA_IRQHandler+0x62>
  2833. 8005a16: 3214 adds r2, #20
  2834. 8005a18: 4293 cmp r3, r2
  2835. 8005a1a: d012 beq.n 8005a42 <HAL_DMA_IRQHandler+0x66>
  2836. 8005a1c: 3214 adds r2, #20
  2837. 8005a1e: 4293 cmp r3, r2
  2838. 8005a20: bf0c ite eq
  2839. 8005a22: f44f 4380 moveq.w r3, #16384 ; 0x4000
  2840. 8005a26: f44f 2380 movne.w r3, #262144 ; 0x40000
  2841. 8005a2a: 4a57 ldr r2, [pc, #348] ; (8005b88 <HAL_DMA_IRQHandler+0x1ac>)
  2842. 8005a2c: 6053 str r3, [r2, #4]
  2843. if(hdma->XferHalfCpltCallback != NULL)
  2844. 8005a2e: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2845. if (hdma->XferErrorCallback != NULL)
  2846. 8005a30: 2b00 cmp r3, #0
  2847. 8005a32: f000 80a5 beq.w 8005b80 <HAL_DMA_IRQHandler+0x1a4>
  2848. }
  2849. 8005a36: bc70 pop {r4, r5, r6}
  2850. hdma->XferErrorCallback(hdma);
  2851. 8005a38: 4718 bx r3
  2852. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  2853. 8005a3a: 2304 movs r3, #4
  2854. 8005a3c: e7f5 b.n 8005a2a <HAL_DMA_IRQHandler+0x4e>
  2855. 8005a3e: 2340 movs r3, #64 ; 0x40
  2856. 8005a40: e7f3 b.n 8005a2a <HAL_DMA_IRQHandler+0x4e>
  2857. 8005a42: f44f 6380 mov.w r3, #1024 ; 0x400
  2858. 8005a46: e7f0 b.n 8005a2a <HAL_DMA_IRQHandler+0x4e>
  2859. 8005a48: 4950 ldr r1, [pc, #320] ; (8005b8c <HAL_DMA_IRQHandler+0x1b0>)
  2860. 8005a4a: 428b cmp r3, r1
  2861. 8005a4c: d016 beq.n 8005a7c <HAL_DMA_IRQHandler+0xa0>
  2862. 8005a4e: 3114 adds r1, #20
  2863. 8005a50: 428b cmp r3, r1
  2864. 8005a52: d015 beq.n 8005a80 <HAL_DMA_IRQHandler+0xa4>
  2865. 8005a54: 3114 adds r1, #20
  2866. 8005a56: 428b cmp r3, r1
  2867. 8005a58: d014 beq.n 8005a84 <HAL_DMA_IRQHandler+0xa8>
  2868. 8005a5a: 3114 adds r1, #20
  2869. 8005a5c: 428b cmp r3, r1
  2870. 8005a5e: d014 beq.n 8005a8a <HAL_DMA_IRQHandler+0xae>
  2871. 8005a60: 3114 adds r1, #20
  2872. 8005a62: 428b cmp r3, r1
  2873. 8005a64: d014 beq.n 8005a90 <HAL_DMA_IRQHandler+0xb4>
  2874. 8005a66: 3114 adds r1, #20
  2875. 8005a68: 428b cmp r3, r1
  2876. 8005a6a: d014 beq.n 8005a96 <HAL_DMA_IRQHandler+0xba>
  2877. 8005a6c: 4293 cmp r3, r2
  2878. 8005a6e: bf14 ite ne
  2879. 8005a70: f44f 2380 movne.w r3, #262144 ; 0x40000
  2880. 8005a74: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  2881. 8005a78: 4a45 ldr r2, [pc, #276] ; (8005b90 <HAL_DMA_IRQHandler+0x1b4>)
  2882. 8005a7a: e7d7 b.n 8005a2c <HAL_DMA_IRQHandler+0x50>
  2883. 8005a7c: 2304 movs r3, #4
  2884. 8005a7e: e7fb b.n 8005a78 <HAL_DMA_IRQHandler+0x9c>
  2885. 8005a80: 2340 movs r3, #64 ; 0x40
  2886. 8005a82: e7f9 b.n 8005a78 <HAL_DMA_IRQHandler+0x9c>
  2887. 8005a84: f44f 6380 mov.w r3, #1024 ; 0x400
  2888. 8005a88: e7f6 b.n 8005a78 <HAL_DMA_IRQHandler+0x9c>
  2889. 8005a8a: f44f 4380 mov.w r3, #16384 ; 0x4000
  2890. 8005a8e: e7f3 b.n 8005a78 <HAL_DMA_IRQHandler+0x9c>
  2891. 8005a90: f44f 2380 mov.w r3, #262144 ; 0x40000
  2892. 8005a94: e7f0 b.n 8005a78 <HAL_DMA_IRQHandler+0x9c>
  2893. 8005a96: f44f 0380 mov.w r3, #4194304 ; 0x400000
  2894. 8005a9a: e7ed b.n 8005a78 <HAL_DMA_IRQHandler+0x9c>
  2895. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  2896. 8005a9c: 2502 movs r5, #2
  2897. 8005a9e: 4095 lsls r5, r2
  2898. 8005aa0: 4225 tst r5, r4
  2899. 8005aa2: d057 beq.n 8005b54 <HAL_DMA_IRQHandler+0x178>
  2900. 8005aa4: 078d lsls r5, r1, #30
  2901. 8005aa6: d555 bpl.n 8005b54 <HAL_DMA_IRQHandler+0x178>
  2902. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  2903. 8005aa8: 681a ldr r2, [r3, #0]
  2904. 8005aaa: 0694 lsls r4, r2, #26
  2905. 8005aac: d406 bmi.n 8005abc <HAL_DMA_IRQHandler+0xe0>
  2906. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  2907. 8005aae: 681a ldr r2, [r3, #0]
  2908. 8005ab0: f022 020a bic.w r2, r2, #10
  2909. 8005ab4: 601a str r2, [r3, #0]
  2910. hdma->State = HAL_DMA_STATE_READY;
  2911. 8005ab6: 2201 movs r2, #1
  2912. 8005ab8: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2913. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  2914. 8005abc: 4a31 ldr r2, [pc, #196] ; (8005b84 <HAL_DMA_IRQHandler+0x1a8>)
  2915. 8005abe: 4293 cmp r3, r2
  2916. 8005ac0: d91e bls.n 8005b00 <HAL_DMA_IRQHandler+0x124>
  2917. 8005ac2: f502 7262 add.w r2, r2, #904 ; 0x388
  2918. 8005ac6: 4293 cmp r3, r2
  2919. 8005ac8: d013 beq.n 8005af2 <HAL_DMA_IRQHandler+0x116>
  2920. 8005aca: 3214 adds r2, #20
  2921. 8005acc: 4293 cmp r3, r2
  2922. 8005ace: d012 beq.n 8005af6 <HAL_DMA_IRQHandler+0x11a>
  2923. 8005ad0: 3214 adds r2, #20
  2924. 8005ad2: 4293 cmp r3, r2
  2925. 8005ad4: d011 beq.n 8005afa <HAL_DMA_IRQHandler+0x11e>
  2926. 8005ad6: 3214 adds r2, #20
  2927. 8005ad8: 4293 cmp r3, r2
  2928. 8005ada: bf0c ite eq
  2929. 8005adc: f44f 5300 moveq.w r3, #8192 ; 0x2000
  2930. 8005ae0: f44f 3300 movne.w r3, #131072 ; 0x20000
  2931. 8005ae4: 4a28 ldr r2, [pc, #160] ; (8005b88 <HAL_DMA_IRQHandler+0x1ac>)
  2932. 8005ae6: 6053 str r3, [r2, #4]
  2933. __HAL_UNLOCK(hdma);
  2934. 8005ae8: 2300 movs r3, #0
  2935. 8005aea: f880 3020 strb.w r3, [r0, #32]
  2936. if(hdma->XferCpltCallback != NULL)
  2937. 8005aee: 6a83 ldr r3, [r0, #40] ; 0x28
  2938. 8005af0: e79e b.n 8005a30 <HAL_DMA_IRQHandler+0x54>
  2939. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  2940. 8005af2: 2302 movs r3, #2
  2941. 8005af4: e7f6 b.n 8005ae4 <HAL_DMA_IRQHandler+0x108>
  2942. 8005af6: 2320 movs r3, #32
  2943. 8005af8: e7f4 b.n 8005ae4 <HAL_DMA_IRQHandler+0x108>
  2944. 8005afa: f44f 7300 mov.w r3, #512 ; 0x200
  2945. 8005afe: e7f1 b.n 8005ae4 <HAL_DMA_IRQHandler+0x108>
  2946. 8005b00: 4922 ldr r1, [pc, #136] ; (8005b8c <HAL_DMA_IRQHandler+0x1b0>)
  2947. 8005b02: 428b cmp r3, r1
  2948. 8005b04: d016 beq.n 8005b34 <HAL_DMA_IRQHandler+0x158>
  2949. 8005b06: 3114 adds r1, #20
  2950. 8005b08: 428b cmp r3, r1
  2951. 8005b0a: d015 beq.n 8005b38 <HAL_DMA_IRQHandler+0x15c>
  2952. 8005b0c: 3114 adds r1, #20
  2953. 8005b0e: 428b cmp r3, r1
  2954. 8005b10: d014 beq.n 8005b3c <HAL_DMA_IRQHandler+0x160>
  2955. 8005b12: 3114 adds r1, #20
  2956. 8005b14: 428b cmp r3, r1
  2957. 8005b16: d014 beq.n 8005b42 <HAL_DMA_IRQHandler+0x166>
  2958. 8005b18: 3114 adds r1, #20
  2959. 8005b1a: 428b cmp r3, r1
  2960. 8005b1c: d014 beq.n 8005b48 <HAL_DMA_IRQHandler+0x16c>
  2961. 8005b1e: 3114 adds r1, #20
  2962. 8005b20: 428b cmp r3, r1
  2963. 8005b22: d014 beq.n 8005b4e <HAL_DMA_IRQHandler+0x172>
  2964. 8005b24: 4293 cmp r3, r2
  2965. 8005b26: bf14 ite ne
  2966. 8005b28: f44f 3300 movne.w r3, #131072 ; 0x20000
  2967. 8005b2c: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  2968. 8005b30: 4a17 ldr r2, [pc, #92] ; (8005b90 <HAL_DMA_IRQHandler+0x1b4>)
  2969. 8005b32: e7d8 b.n 8005ae6 <HAL_DMA_IRQHandler+0x10a>
  2970. 8005b34: 2302 movs r3, #2
  2971. 8005b36: e7fb b.n 8005b30 <HAL_DMA_IRQHandler+0x154>
  2972. 8005b38: 2320 movs r3, #32
  2973. 8005b3a: e7f9 b.n 8005b30 <HAL_DMA_IRQHandler+0x154>
  2974. 8005b3c: f44f 7300 mov.w r3, #512 ; 0x200
  2975. 8005b40: e7f6 b.n 8005b30 <HAL_DMA_IRQHandler+0x154>
  2976. 8005b42: f44f 5300 mov.w r3, #8192 ; 0x2000
  2977. 8005b46: e7f3 b.n 8005b30 <HAL_DMA_IRQHandler+0x154>
  2978. 8005b48: f44f 3300 mov.w r3, #131072 ; 0x20000
  2979. 8005b4c: e7f0 b.n 8005b30 <HAL_DMA_IRQHandler+0x154>
  2980. 8005b4e: f44f 1300 mov.w r3, #2097152 ; 0x200000
  2981. 8005b52: e7ed b.n 8005b30 <HAL_DMA_IRQHandler+0x154>
  2982. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  2983. 8005b54: 2508 movs r5, #8
  2984. 8005b56: 4095 lsls r5, r2
  2985. 8005b58: 4225 tst r5, r4
  2986. 8005b5a: d011 beq.n 8005b80 <HAL_DMA_IRQHandler+0x1a4>
  2987. 8005b5c: 0709 lsls r1, r1, #28
  2988. 8005b5e: d50f bpl.n 8005b80 <HAL_DMA_IRQHandler+0x1a4>
  2989. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2990. 8005b60: 6819 ldr r1, [r3, #0]
  2991. 8005b62: f021 010e bic.w r1, r1, #14
  2992. 8005b66: 6019 str r1, [r3, #0]
  2993. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2994. 8005b68: 2301 movs r3, #1
  2995. 8005b6a: fa03 f202 lsl.w r2, r3, r2
  2996. 8005b6e: 6072 str r2, [r6, #4]
  2997. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  2998. 8005b70: 6383 str r3, [r0, #56] ; 0x38
  2999. hdma->State = HAL_DMA_STATE_READY;
  3000. 8005b72: f880 3021 strb.w r3, [r0, #33] ; 0x21
  3001. __HAL_UNLOCK(hdma);
  3002. 8005b76: 2300 movs r3, #0
  3003. 8005b78: f880 3020 strb.w r3, [r0, #32]
  3004. if (hdma->XferErrorCallback != NULL)
  3005. 8005b7c: 6b03 ldr r3, [r0, #48] ; 0x30
  3006. 8005b7e: e757 b.n 8005a30 <HAL_DMA_IRQHandler+0x54>
  3007. }
  3008. 8005b80: bc70 pop {r4, r5, r6}
  3009. 8005b82: 4770 bx lr
  3010. 8005b84: 40020080 .word 0x40020080
  3011. 8005b88: 40020400 .word 0x40020400
  3012. 8005b8c: 40020008 .word 0x40020008
  3013. 8005b90: 40020000 .word 0x40020000
  3014. 08005b94 <FLASH_SetErrorCode>:
  3015. uint32_t flags = 0U;
  3016. #if defined(FLASH_BANK2_END)
  3017. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  3018. #else
  3019. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  3020. 8005b94: 4a11 ldr r2, [pc, #68] ; (8005bdc <FLASH_SetErrorCode+0x48>)
  3021. 8005b96: 68d3 ldr r3, [r2, #12]
  3022. 8005b98: f013 0310 ands.w r3, r3, #16
  3023. 8005b9c: d005 beq.n 8005baa <FLASH_SetErrorCode+0x16>
  3024. #endif /* FLASH_BANK2_END */
  3025. {
  3026. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  3027. 8005b9e: 4910 ldr r1, [pc, #64] ; (8005be0 <FLASH_SetErrorCode+0x4c>)
  3028. 8005ba0: 69cb ldr r3, [r1, #28]
  3029. 8005ba2: f043 0302 orr.w r3, r3, #2
  3030. 8005ba6: 61cb str r3, [r1, #28]
  3031. #if defined(FLASH_BANK2_END)
  3032. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  3033. #else
  3034. flags |= FLASH_FLAG_WRPERR;
  3035. 8005ba8: 2310 movs r3, #16
  3036. #endif /* FLASH_BANK2_END */
  3037. }
  3038. #if defined(FLASH_BANK2_END)
  3039. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  3040. #else
  3041. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  3042. 8005baa: 68d2 ldr r2, [r2, #12]
  3043. 8005bac: 0750 lsls r0, r2, #29
  3044. 8005bae: d506 bpl.n 8005bbe <FLASH_SetErrorCode+0x2a>
  3045. #endif /* FLASH_BANK2_END */
  3046. {
  3047. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  3048. 8005bb0: 490b ldr r1, [pc, #44] ; (8005be0 <FLASH_SetErrorCode+0x4c>)
  3049. #if defined(FLASH_BANK2_END)
  3050. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  3051. #else
  3052. flags |= FLASH_FLAG_PGERR;
  3053. 8005bb2: f043 0304 orr.w r3, r3, #4
  3054. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  3055. 8005bb6: 69ca ldr r2, [r1, #28]
  3056. 8005bb8: f042 0201 orr.w r2, r2, #1
  3057. 8005bbc: 61ca str r2, [r1, #28]
  3058. #endif /* FLASH_BANK2_END */
  3059. }
  3060. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  3061. 8005bbe: 4a07 ldr r2, [pc, #28] ; (8005bdc <FLASH_SetErrorCode+0x48>)
  3062. 8005bc0: 69d1 ldr r1, [r2, #28]
  3063. 8005bc2: 07c9 lsls r1, r1, #31
  3064. 8005bc4: d508 bpl.n 8005bd8 <FLASH_SetErrorCode+0x44>
  3065. {
  3066. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  3067. 8005bc6: 4806 ldr r0, [pc, #24] ; (8005be0 <FLASH_SetErrorCode+0x4c>)
  3068. 8005bc8: 69c1 ldr r1, [r0, #28]
  3069. 8005bca: f041 0104 orr.w r1, r1, #4
  3070. 8005bce: 61c1 str r1, [r0, #28]
  3071. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  3072. 8005bd0: 69d1 ldr r1, [r2, #28]
  3073. 8005bd2: f021 0101 bic.w r1, r1, #1
  3074. 8005bd6: 61d1 str r1, [r2, #28]
  3075. }
  3076. /* Clear FLASH error pending bits */
  3077. __HAL_FLASH_CLEAR_FLAG(flags);
  3078. 8005bd8: 60d3 str r3, [r2, #12]
  3079. 8005bda: 4770 bx lr
  3080. 8005bdc: 40022000 .word 0x40022000
  3081. 8005be0: 20000480 .word 0x20000480
  3082. 08005be4 <HAL_FLASH_Unlock>:
  3083. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  3084. 8005be4: 4b06 ldr r3, [pc, #24] ; (8005c00 <HAL_FLASH_Unlock+0x1c>)
  3085. 8005be6: 6918 ldr r0, [r3, #16]
  3086. 8005be8: f010 0080 ands.w r0, r0, #128 ; 0x80
  3087. 8005bec: d007 beq.n 8005bfe <HAL_FLASH_Unlock+0x1a>
  3088. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  3089. 8005bee: 4a05 ldr r2, [pc, #20] ; (8005c04 <HAL_FLASH_Unlock+0x20>)
  3090. 8005bf0: 605a str r2, [r3, #4]
  3091. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  3092. 8005bf2: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  3093. 8005bf6: 605a str r2, [r3, #4]
  3094. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  3095. 8005bf8: 6918 ldr r0, [r3, #16]
  3096. HAL_StatusTypeDef status = HAL_OK;
  3097. 8005bfa: f3c0 10c0 ubfx r0, r0, #7, #1
  3098. }
  3099. 8005bfe: 4770 bx lr
  3100. 8005c00: 40022000 .word 0x40022000
  3101. 8005c04: 45670123 .word 0x45670123
  3102. 08005c08 <HAL_FLASH_Lock>:
  3103. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  3104. 8005c08: 4a03 ldr r2, [pc, #12] ; (8005c18 <HAL_FLASH_Lock+0x10>)
  3105. }
  3106. 8005c0a: 2000 movs r0, #0
  3107. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  3108. 8005c0c: 6913 ldr r3, [r2, #16]
  3109. 8005c0e: f043 0380 orr.w r3, r3, #128 ; 0x80
  3110. 8005c12: 6113 str r3, [r2, #16]
  3111. }
  3112. 8005c14: 4770 bx lr
  3113. 8005c16: bf00 nop
  3114. 8005c18: 40022000 .word 0x40022000
  3115. 08005c1c <FLASH_WaitForLastOperation>:
  3116. {
  3117. 8005c1c: b5f8 push {r3, r4, r5, r6, r7, lr}
  3118. 8005c1e: 4606 mov r6, r0
  3119. uint32_t tickstart = HAL_GetTick();
  3120. 8005c20: f7ff fad6 bl 80051d0 <HAL_GetTick>
  3121. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  3122. 8005c24: 4c11 ldr r4, [pc, #68] ; (8005c6c <FLASH_WaitForLastOperation+0x50>)
  3123. uint32_t tickstart = HAL_GetTick();
  3124. 8005c26: 4607 mov r7, r0
  3125. 8005c28: 4625 mov r5, r4
  3126. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  3127. 8005c2a: 68e3 ldr r3, [r4, #12]
  3128. 8005c2c: 07d8 lsls r0, r3, #31
  3129. 8005c2e: d412 bmi.n 8005c56 <FLASH_WaitForLastOperation+0x3a>
  3130. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  3131. 8005c30: 68e3 ldr r3, [r4, #12]
  3132. 8005c32: 0699 lsls r1, r3, #26
  3133. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  3134. 8005c34: bf44 itt mi
  3135. 8005c36: 2320 movmi r3, #32
  3136. 8005c38: 60e3 strmi r3, [r4, #12]
  3137. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  3138. 8005c3a: 68eb ldr r3, [r5, #12]
  3139. 8005c3c: 06da lsls r2, r3, #27
  3140. 8005c3e: d406 bmi.n 8005c4e <FLASH_WaitForLastOperation+0x32>
  3141. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  3142. 8005c40: 69eb ldr r3, [r5, #28]
  3143. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  3144. 8005c42: 07db lsls r3, r3, #31
  3145. 8005c44: d403 bmi.n 8005c4e <FLASH_WaitForLastOperation+0x32>
  3146. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  3147. 8005c46: 68e8 ldr r0, [r5, #12]
  3148. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  3149. 8005c48: f010 0004 ands.w r0, r0, #4
  3150. 8005c4c: d002 beq.n 8005c54 <FLASH_WaitForLastOperation+0x38>
  3151. FLASH_SetErrorCode();
  3152. 8005c4e: f7ff ffa1 bl 8005b94 <FLASH_SetErrorCode>
  3153. return HAL_ERROR;
  3154. 8005c52: 2001 movs r0, #1
  3155. }
  3156. 8005c54: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3157. if (Timeout != HAL_MAX_DELAY)
  3158. 8005c56: 1c73 adds r3, r6, #1
  3159. 8005c58: d0e7 beq.n 8005c2a <FLASH_WaitForLastOperation+0xe>
  3160. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  3161. 8005c5a: b90e cbnz r6, 8005c60 <FLASH_WaitForLastOperation+0x44>
  3162. return HAL_TIMEOUT;
  3163. 8005c5c: 2003 movs r0, #3
  3164. 8005c5e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3165. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  3166. 8005c60: f7ff fab6 bl 80051d0 <HAL_GetTick>
  3167. 8005c64: 1bc0 subs r0, r0, r7
  3168. 8005c66: 4286 cmp r6, r0
  3169. 8005c68: d2df bcs.n 8005c2a <FLASH_WaitForLastOperation+0xe>
  3170. 8005c6a: e7f7 b.n 8005c5c <FLASH_WaitForLastOperation+0x40>
  3171. 8005c6c: 40022000 .word 0x40022000
  3172. 08005c70 <HAL_FLASH_Program>:
  3173. {
  3174. 8005c70: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3175. __HAL_LOCK(&pFlash);
  3176. 8005c74: 4c1f ldr r4, [pc, #124] ; (8005cf4 <HAL_FLASH_Program+0x84>)
  3177. {
  3178. 8005c76: 4699 mov r9, r3
  3179. __HAL_LOCK(&pFlash);
  3180. 8005c78: 7e23 ldrb r3, [r4, #24]
  3181. {
  3182. 8005c7a: 4605 mov r5, r0
  3183. __HAL_LOCK(&pFlash);
  3184. 8005c7c: 2b01 cmp r3, #1
  3185. {
  3186. 8005c7e: 460f mov r7, r1
  3187. 8005c80: 4690 mov r8, r2
  3188. __HAL_LOCK(&pFlash);
  3189. 8005c82: d033 beq.n 8005cec <HAL_FLASH_Program+0x7c>
  3190. 8005c84: 2301 movs r3, #1
  3191. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3192. 8005c86: f24c 3050 movw r0, #50000 ; 0xc350
  3193. __HAL_LOCK(&pFlash);
  3194. 8005c8a: 7623 strb r3, [r4, #24]
  3195. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3196. 8005c8c: f7ff ffc6 bl 8005c1c <FLASH_WaitForLastOperation>
  3197. if(status == HAL_OK)
  3198. 8005c90: bb40 cbnz r0, 8005ce4 <HAL_FLASH_Program+0x74>
  3199. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  3200. 8005c92: 2d01 cmp r5, #1
  3201. 8005c94: d003 beq.n 8005c9e <HAL_FLASH_Program+0x2e>
  3202. nbiterations = 4U;
  3203. 8005c96: 2d02 cmp r5, #2
  3204. 8005c98: bf0c ite eq
  3205. 8005c9a: 2502 moveq r5, #2
  3206. 8005c9c: 2504 movne r5, #4
  3207. 8005c9e: 2600 movs r6, #0
  3208. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3209. 8005ca0: 46b2 mov sl, r6
  3210. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3211. 8005ca2: f8df b054 ldr.w fp, [pc, #84] ; 8005cf8 <HAL_FLASH_Program+0x88>
  3212. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  3213. 8005ca6: 0132 lsls r2, r6, #4
  3214. 8005ca8: 4640 mov r0, r8
  3215. 8005caa: 4649 mov r1, r9
  3216. 8005cac: f7fe fac4 bl 8004238 <__aeabi_llsr>
  3217. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3218. 8005cb0: f8c4 a01c str.w sl, [r4, #28]
  3219. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3220. 8005cb4: f8db 3010 ldr.w r3, [fp, #16]
  3221. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  3222. 8005cb8: b280 uxth r0, r0
  3223. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3224. 8005cba: f043 0301 orr.w r3, r3, #1
  3225. 8005cbe: f8cb 3010 str.w r3, [fp, #16]
  3226. *(__IO uint16_t*)Address = Data;
  3227. 8005cc2: f827 0016 strh.w r0, [r7, r6, lsl #1]
  3228. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3229. 8005cc6: f24c 3050 movw r0, #50000 ; 0xc350
  3230. 8005cca: f7ff ffa7 bl 8005c1c <FLASH_WaitForLastOperation>
  3231. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  3232. 8005cce: f8db 3010 ldr.w r3, [fp, #16]
  3233. 8005cd2: f023 0301 bic.w r3, r3, #1
  3234. 8005cd6: f8cb 3010 str.w r3, [fp, #16]
  3235. if (status != HAL_OK)
  3236. 8005cda: b918 cbnz r0, 8005ce4 <HAL_FLASH_Program+0x74>
  3237. 8005cdc: 3601 adds r6, #1
  3238. for (index = 0U; index < nbiterations; index++)
  3239. 8005cde: b2f3 uxtb r3, r6
  3240. 8005ce0: 429d cmp r5, r3
  3241. 8005ce2: d8e0 bhi.n 8005ca6 <HAL_FLASH_Program+0x36>
  3242. __HAL_UNLOCK(&pFlash);
  3243. 8005ce4: 2300 movs r3, #0
  3244. 8005ce6: 7623 strb r3, [r4, #24]
  3245. return status;
  3246. 8005ce8: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3247. __HAL_LOCK(&pFlash);
  3248. 8005cec: 2002 movs r0, #2
  3249. }
  3250. 8005cee: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3251. 8005cf2: bf00 nop
  3252. 8005cf4: 20000480 .word 0x20000480
  3253. 8005cf8: 40022000 .word 0x40022000
  3254. 08005cfc <FLASH_MassErase.isra.0>:
  3255. {
  3256. /* Check the parameters */
  3257. assert_param(IS_FLASH_BANK(Banks));
  3258. /* Clean the error context */
  3259. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3260. 8005cfc: 2200 movs r2, #0
  3261. 8005cfe: 4b06 ldr r3, [pc, #24] ; (8005d18 <FLASH_MassErase.isra.0+0x1c>)
  3262. 8005d00: 61da str r2, [r3, #28]
  3263. #if !defined(FLASH_BANK2_END)
  3264. /* Prevent unused argument(s) compilation warning */
  3265. UNUSED(Banks);
  3266. #endif /* FLASH_BANK2_END */
  3267. /* Only bank1 will be erased*/
  3268. SET_BIT(FLASH->CR, FLASH_CR_MER);
  3269. 8005d02: 4b06 ldr r3, [pc, #24] ; (8005d1c <FLASH_MassErase.isra.0+0x20>)
  3270. 8005d04: 691a ldr r2, [r3, #16]
  3271. 8005d06: f042 0204 orr.w r2, r2, #4
  3272. 8005d0a: 611a str r2, [r3, #16]
  3273. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  3274. 8005d0c: 691a ldr r2, [r3, #16]
  3275. 8005d0e: f042 0240 orr.w r2, r2, #64 ; 0x40
  3276. 8005d12: 611a str r2, [r3, #16]
  3277. 8005d14: 4770 bx lr
  3278. 8005d16: bf00 nop
  3279. 8005d18: 20000480 .word 0x20000480
  3280. 8005d1c: 40022000 .word 0x40022000
  3281. 08005d20 <FLASH_PageErase>:
  3282. * @retval None
  3283. */
  3284. void FLASH_PageErase(uint32_t PageAddress)
  3285. {
  3286. /* Clean the error context */
  3287. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3288. 8005d20: 2200 movs r2, #0
  3289. 8005d22: 4b06 ldr r3, [pc, #24] ; (8005d3c <FLASH_PageErase+0x1c>)
  3290. 8005d24: 61da str r2, [r3, #28]
  3291. }
  3292. else
  3293. {
  3294. #endif /* FLASH_BANK2_END */
  3295. /* Proceed to erase the page */
  3296. SET_BIT(FLASH->CR, FLASH_CR_PER);
  3297. 8005d26: 4b06 ldr r3, [pc, #24] ; (8005d40 <FLASH_PageErase+0x20>)
  3298. 8005d28: 691a ldr r2, [r3, #16]
  3299. 8005d2a: f042 0202 orr.w r2, r2, #2
  3300. 8005d2e: 611a str r2, [r3, #16]
  3301. WRITE_REG(FLASH->AR, PageAddress);
  3302. 8005d30: 6158 str r0, [r3, #20]
  3303. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  3304. 8005d32: 691a ldr r2, [r3, #16]
  3305. 8005d34: f042 0240 orr.w r2, r2, #64 ; 0x40
  3306. 8005d38: 611a str r2, [r3, #16]
  3307. 8005d3a: 4770 bx lr
  3308. 8005d3c: 20000480 .word 0x20000480
  3309. 8005d40: 40022000 .word 0x40022000
  3310. 08005d44 <HAL_FLASHEx_Erase>:
  3311. {
  3312. 8005d44: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3313. __HAL_LOCK(&pFlash);
  3314. 8005d48: 4d23 ldr r5, [pc, #140] ; (8005dd8 <HAL_FLASHEx_Erase+0x94>)
  3315. {
  3316. 8005d4a: 4607 mov r7, r0
  3317. __HAL_LOCK(&pFlash);
  3318. 8005d4c: 7e2b ldrb r3, [r5, #24]
  3319. {
  3320. 8005d4e: 4688 mov r8, r1
  3321. __HAL_LOCK(&pFlash);
  3322. 8005d50: 2b01 cmp r3, #1
  3323. 8005d52: d03d beq.n 8005dd0 <HAL_FLASHEx_Erase+0x8c>
  3324. 8005d54: 2401 movs r4, #1
  3325. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3326. 8005d56: 6803 ldr r3, [r0, #0]
  3327. __HAL_LOCK(&pFlash);
  3328. 8005d58: 762c strb r4, [r5, #24]
  3329. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3330. 8005d5a: 2b02 cmp r3, #2
  3331. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3332. 8005d5c: f24c 3050 movw r0, #50000 ; 0xc350
  3333. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3334. 8005d60: d113 bne.n 8005d8a <HAL_FLASHEx_Erase+0x46>
  3335. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3336. 8005d62: f7ff ff5b bl 8005c1c <FLASH_WaitForLastOperation>
  3337. 8005d66: b120 cbz r0, 8005d72 <HAL_FLASHEx_Erase+0x2e>
  3338. HAL_StatusTypeDef status = HAL_ERROR;
  3339. 8005d68: 2001 movs r0, #1
  3340. __HAL_UNLOCK(&pFlash);
  3341. 8005d6a: 2300 movs r3, #0
  3342. 8005d6c: 762b strb r3, [r5, #24]
  3343. return status;
  3344. 8005d6e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3345. FLASH_MassErase(FLASH_BANK_1);
  3346. 8005d72: f7ff ffc3 bl 8005cfc <FLASH_MassErase.isra.0>
  3347. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  3348. 8005d76: f24c 3050 movw r0, #50000 ; 0xc350
  3349. 8005d7a: f7ff ff4f bl 8005c1c <FLASH_WaitForLastOperation>
  3350. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  3351. 8005d7e: 4a17 ldr r2, [pc, #92] ; (8005ddc <HAL_FLASHEx_Erase+0x98>)
  3352. 8005d80: 6913 ldr r3, [r2, #16]
  3353. 8005d82: f023 0304 bic.w r3, r3, #4
  3354. 8005d86: 6113 str r3, [r2, #16]
  3355. 8005d88: e7ef b.n 8005d6a <HAL_FLASHEx_Erase+0x26>
  3356. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3357. 8005d8a: f7ff ff47 bl 8005c1c <FLASH_WaitForLastOperation>
  3358. 8005d8e: 2800 cmp r0, #0
  3359. 8005d90: d1ea bne.n 8005d68 <HAL_FLASHEx_Erase+0x24>
  3360. *PageError = 0xFFFFFFFFU;
  3361. 8005d92: f04f 33ff mov.w r3, #4294967295
  3362. 8005d96: f8c8 3000 str.w r3, [r8]
  3363. HAL_StatusTypeDef status = HAL_ERROR;
  3364. 8005d9a: 4620 mov r0, r4
  3365. for(address = pEraseInit->PageAddress;
  3366. 8005d9c: 68be ldr r6, [r7, #8]
  3367. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  3368. 8005d9e: 4c0f ldr r4, [pc, #60] ; (8005ddc <HAL_FLASHEx_Erase+0x98>)
  3369. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  3370. 8005da0: 68fa ldr r2, [r7, #12]
  3371. 8005da2: 68bb ldr r3, [r7, #8]
  3372. 8005da4: eb03 23c2 add.w r3, r3, r2, lsl #11
  3373. for(address = pEraseInit->PageAddress;
  3374. 8005da8: 429e cmp r6, r3
  3375. 8005daa: d2de bcs.n 8005d6a <HAL_FLASHEx_Erase+0x26>
  3376. FLASH_PageErase(address);
  3377. 8005dac: 4630 mov r0, r6
  3378. 8005dae: f7ff ffb7 bl 8005d20 <FLASH_PageErase>
  3379. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  3380. 8005db2: f24c 3050 movw r0, #50000 ; 0xc350
  3381. 8005db6: f7ff ff31 bl 8005c1c <FLASH_WaitForLastOperation>
  3382. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  3383. 8005dba: 6923 ldr r3, [r4, #16]
  3384. 8005dbc: f023 0302 bic.w r3, r3, #2
  3385. 8005dc0: 6123 str r3, [r4, #16]
  3386. if (status != HAL_OK)
  3387. 8005dc2: b110 cbz r0, 8005dca <HAL_FLASHEx_Erase+0x86>
  3388. *PageError = address;
  3389. 8005dc4: f8c8 6000 str.w r6, [r8]
  3390. break;
  3391. 8005dc8: e7cf b.n 8005d6a <HAL_FLASHEx_Erase+0x26>
  3392. address += FLASH_PAGE_SIZE)
  3393. 8005dca: f506 6600 add.w r6, r6, #2048 ; 0x800
  3394. 8005dce: e7e7 b.n 8005da0 <HAL_FLASHEx_Erase+0x5c>
  3395. __HAL_LOCK(&pFlash);
  3396. 8005dd0: 2002 movs r0, #2
  3397. }
  3398. 8005dd2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3399. 8005dd6: bf00 nop
  3400. 8005dd8: 20000480 .word 0x20000480
  3401. 8005ddc: 40022000 .word 0x40022000
  3402. 08005de0 <HAL_GPIO_Init>:
  3403. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  3404. * the configuration information for the specified GPIO peripheral.
  3405. * @retval None
  3406. */
  3407. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  3408. {
  3409. 8005de0: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3410. uint32_t position;
  3411. uint32_t ioposition = 0x00U;
  3412. uint32_t iocurrent = 0x00U;
  3413. uint32_t temp = 0x00U;
  3414. uint32_t config = 0x00U;
  3415. 8005de4: 2200 movs r2, #0
  3416. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  3417. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  3418. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  3419. /* Configure the port pins */
  3420. for (position = 0U; position < GPIO_NUMBER; position++)
  3421. 8005de6: 4616 mov r6, r2
  3422. /*--------------------- EXTI Mode Configuration ------------------------*/
  3423. /* Configure the External Interrupt or event for the current IO */
  3424. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3425. {
  3426. /* Enable AFIO Clock */
  3427. __HAL_RCC_AFIO_CLK_ENABLE();
  3428. 8005de8: 4f6c ldr r7, [pc, #432] ; (8005f9c <HAL_GPIO_Init+0x1bc>)
  3429. 8005dea: 4b6d ldr r3, [pc, #436] ; (8005fa0 <HAL_GPIO_Init+0x1c0>)
  3430. temp = AFIO->EXTICR[position >> 2U];
  3431. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3432. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3433. 8005dec: f8df e1b8 ldr.w lr, [pc, #440] ; 8005fa8 <HAL_GPIO_Init+0x1c8>
  3434. switch (GPIO_Init->Mode)
  3435. 8005df0: f8df c1b8 ldr.w ip, [pc, #440] ; 8005fac <HAL_GPIO_Init+0x1cc>
  3436. ioposition = (0x01U << position);
  3437. 8005df4: f04f 0801 mov.w r8, #1
  3438. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3439. 8005df8: 680c ldr r4, [r1, #0]
  3440. ioposition = (0x01U << position);
  3441. 8005dfa: fa08 f806 lsl.w r8, r8, r6
  3442. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3443. 8005dfe: ea08 0404 and.w r4, r8, r4
  3444. if (iocurrent == ioposition)
  3445. 8005e02: 45a0 cmp r8, r4
  3446. 8005e04: f040 8085 bne.w 8005f12 <HAL_GPIO_Init+0x132>
  3447. switch (GPIO_Init->Mode)
  3448. 8005e08: 684d ldr r5, [r1, #4]
  3449. 8005e0a: 2d12 cmp r5, #18
  3450. 8005e0c: f000 80b7 beq.w 8005f7e <HAL_GPIO_Init+0x19e>
  3451. 8005e10: f200 808d bhi.w 8005f2e <HAL_GPIO_Init+0x14e>
  3452. 8005e14: 2d02 cmp r5, #2
  3453. 8005e16: f000 80af beq.w 8005f78 <HAL_GPIO_Init+0x198>
  3454. 8005e1a: f200 8081 bhi.w 8005f20 <HAL_GPIO_Init+0x140>
  3455. 8005e1e: 2d00 cmp r5, #0
  3456. 8005e20: f000 8091 beq.w 8005f46 <HAL_GPIO_Init+0x166>
  3457. 8005e24: 2d01 cmp r5, #1
  3458. 8005e26: f000 80a5 beq.w 8005f74 <HAL_GPIO_Init+0x194>
  3459. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3460. 8005e2a: f04f 090f mov.w r9, #15
  3461. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3462. 8005e2e: 2cff cmp r4, #255 ; 0xff
  3463. 8005e30: bf93 iteet ls
  3464. 8005e32: 4682 movls sl, r0
  3465. 8005e34: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  3466. 8005e38: 3d08 subhi r5, #8
  3467. 8005e3a: f8d0 b000 ldrls.w fp, [r0]
  3468. 8005e3e: bf92 itee ls
  3469. 8005e40: 00b5 lslls r5, r6, #2
  3470. 8005e42: f8d0 b004 ldrhi.w fp, [r0, #4]
  3471. 8005e46: 00ad lslhi r5, r5, #2
  3472. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3473. 8005e48: fa09 f805 lsl.w r8, r9, r5
  3474. 8005e4c: ea2b 0808 bic.w r8, fp, r8
  3475. 8005e50: fa02 f505 lsl.w r5, r2, r5
  3476. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3477. 8005e54: bf88 it hi
  3478. 8005e56: f100 0a04 addhi.w sl, r0, #4
  3479. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3480. 8005e5a: ea48 0505 orr.w r5, r8, r5
  3481. 8005e5e: f8ca 5000 str.w r5, [sl]
  3482. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3483. 8005e62: f8d1 a004 ldr.w sl, [r1, #4]
  3484. 8005e66: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  3485. 8005e6a: d052 beq.n 8005f12 <HAL_GPIO_Init+0x132>
  3486. __HAL_RCC_AFIO_CLK_ENABLE();
  3487. 8005e6c: 69bd ldr r5, [r7, #24]
  3488. 8005e6e: f026 0803 bic.w r8, r6, #3
  3489. 8005e72: f045 0501 orr.w r5, r5, #1
  3490. 8005e76: 61bd str r5, [r7, #24]
  3491. 8005e78: 69bd ldr r5, [r7, #24]
  3492. 8005e7a: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  3493. 8005e7e: f005 0501 and.w r5, r5, #1
  3494. 8005e82: 9501 str r5, [sp, #4]
  3495. 8005e84: f508 3880 add.w r8, r8, #65536 ; 0x10000
  3496. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3497. 8005e88: f006 0b03 and.w fp, r6, #3
  3498. __HAL_RCC_AFIO_CLK_ENABLE();
  3499. 8005e8c: 9d01 ldr r5, [sp, #4]
  3500. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3501. 8005e8e: ea4f 0b8b mov.w fp, fp, lsl #2
  3502. temp = AFIO->EXTICR[position >> 2U];
  3503. 8005e92: f8d8 5008 ldr.w r5, [r8, #8]
  3504. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3505. 8005e96: fa09 f90b lsl.w r9, r9, fp
  3506. 8005e9a: ea25 0909 bic.w r9, r5, r9
  3507. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3508. 8005e9e: 4d41 ldr r5, [pc, #260] ; (8005fa4 <HAL_GPIO_Init+0x1c4>)
  3509. 8005ea0: 42a8 cmp r0, r5
  3510. 8005ea2: d071 beq.n 8005f88 <HAL_GPIO_Init+0x1a8>
  3511. 8005ea4: f505 6580 add.w r5, r5, #1024 ; 0x400
  3512. 8005ea8: 42a8 cmp r0, r5
  3513. 8005eaa: d06f beq.n 8005f8c <HAL_GPIO_Init+0x1ac>
  3514. 8005eac: f505 6580 add.w r5, r5, #1024 ; 0x400
  3515. 8005eb0: 42a8 cmp r0, r5
  3516. 8005eb2: d06d beq.n 8005f90 <HAL_GPIO_Init+0x1b0>
  3517. 8005eb4: f505 6580 add.w r5, r5, #1024 ; 0x400
  3518. 8005eb8: 42a8 cmp r0, r5
  3519. 8005eba: d06b beq.n 8005f94 <HAL_GPIO_Init+0x1b4>
  3520. 8005ebc: f505 6580 add.w r5, r5, #1024 ; 0x400
  3521. 8005ec0: 42a8 cmp r0, r5
  3522. 8005ec2: d069 beq.n 8005f98 <HAL_GPIO_Init+0x1b8>
  3523. 8005ec4: 4570 cmp r0, lr
  3524. 8005ec6: bf0c ite eq
  3525. 8005ec8: 2505 moveq r5, #5
  3526. 8005eca: 2506 movne r5, #6
  3527. 8005ecc: fa05 f50b lsl.w r5, r5, fp
  3528. 8005ed0: ea45 0509 orr.w r5, r5, r9
  3529. AFIO->EXTICR[position >> 2U] = temp;
  3530. 8005ed4: f8c8 5008 str.w r5, [r8, #8]
  3531. /* Configure the interrupt mask */
  3532. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3533. {
  3534. SET_BIT(EXTI->IMR, iocurrent);
  3535. 8005ed8: 681d ldr r5, [r3, #0]
  3536. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3537. 8005eda: f41a 3f80 tst.w sl, #65536 ; 0x10000
  3538. SET_BIT(EXTI->IMR, iocurrent);
  3539. 8005ede: bf14 ite ne
  3540. 8005ee0: 4325 orrne r5, r4
  3541. }
  3542. else
  3543. {
  3544. CLEAR_BIT(EXTI->IMR, iocurrent);
  3545. 8005ee2: 43a5 biceq r5, r4
  3546. 8005ee4: 601d str r5, [r3, #0]
  3547. }
  3548. /* Configure the event mask */
  3549. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3550. {
  3551. SET_BIT(EXTI->EMR, iocurrent);
  3552. 8005ee6: 685d ldr r5, [r3, #4]
  3553. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3554. 8005ee8: f41a 3f00 tst.w sl, #131072 ; 0x20000
  3555. SET_BIT(EXTI->EMR, iocurrent);
  3556. 8005eec: bf14 ite ne
  3557. 8005eee: 4325 orrne r5, r4
  3558. }
  3559. else
  3560. {
  3561. CLEAR_BIT(EXTI->EMR, iocurrent);
  3562. 8005ef0: 43a5 biceq r5, r4
  3563. 8005ef2: 605d str r5, [r3, #4]
  3564. }
  3565. /* Enable or disable the rising trigger */
  3566. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3567. {
  3568. SET_BIT(EXTI->RTSR, iocurrent);
  3569. 8005ef4: 689d ldr r5, [r3, #8]
  3570. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3571. 8005ef6: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  3572. SET_BIT(EXTI->RTSR, iocurrent);
  3573. 8005efa: bf14 ite ne
  3574. 8005efc: 4325 orrne r5, r4
  3575. }
  3576. else
  3577. {
  3578. CLEAR_BIT(EXTI->RTSR, iocurrent);
  3579. 8005efe: 43a5 biceq r5, r4
  3580. 8005f00: 609d str r5, [r3, #8]
  3581. }
  3582. /* Enable or disable the falling trigger */
  3583. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3584. {
  3585. SET_BIT(EXTI->FTSR, iocurrent);
  3586. 8005f02: 68dd ldr r5, [r3, #12]
  3587. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3588. 8005f04: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  3589. SET_BIT(EXTI->FTSR, iocurrent);
  3590. 8005f08: bf14 ite ne
  3591. 8005f0a: 432c orrne r4, r5
  3592. }
  3593. else
  3594. {
  3595. CLEAR_BIT(EXTI->FTSR, iocurrent);
  3596. 8005f0c: ea25 0404 biceq.w r4, r5, r4
  3597. 8005f10: 60dc str r4, [r3, #12]
  3598. for (position = 0U; position < GPIO_NUMBER; position++)
  3599. 8005f12: 3601 adds r6, #1
  3600. 8005f14: 2e10 cmp r6, #16
  3601. 8005f16: f47f af6d bne.w 8005df4 <HAL_GPIO_Init+0x14>
  3602. }
  3603. }
  3604. }
  3605. }
  3606. }
  3607. 8005f1a: b003 add sp, #12
  3608. 8005f1c: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3609. switch (GPIO_Init->Mode)
  3610. 8005f20: 2d03 cmp r5, #3
  3611. 8005f22: d025 beq.n 8005f70 <HAL_GPIO_Init+0x190>
  3612. 8005f24: 2d11 cmp r5, #17
  3613. 8005f26: d180 bne.n 8005e2a <HAL_GPIO_Init+0x4a>
  3614. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  3615. 8005f28: 68ca ldr r2, [r1, #12]
  3616. 8005f2a: 3204 adds r2, #4
  3617. break;
  3618. 8005f2c: e77d b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3619. switch (GPIO_Init->Mode)
  3620. 8005f2e: 4565 cmp r5, ip
  3621. 8005f30: d009 beq.n 8005f46 <HAL_GPIO_Init+0x166>
  3622. 8005f32: d812 bhi.n 8005f5a <HAL_GPIO_Init+0x17a>
  3623. 8005f34: f8df 9078 ldr.w r9, [pc, #120] ; 8005fb0 <HAL_GPIO_Init+0x1d0>
  3624. 8005f38: 454d cmp r5, r9
  3625. 8005f3a: d004 beq.n 8005f46 <HAL_GPIO_Init+0x166>
  3626. 8005f3c: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3627. 8005f40: 454d cmp r5, r9
  3628. 8005f42: f47f af72 bne.w 8005e2a <HAL_GPIO_Init+0x4a>
  3629. if (GPIO_Init->Pull == GPIO_NOPULL)
  3630. 8005f46: 688a ldr r2, [r1, #8]
  3631. 8005f48: b1e2 cbz r2, 8005f84 <HAL_GPIO_Init+0x1a4>
  3632. else if (GPIO_Init->Pull == GPIO_PULLUP)
  3633. 8005f4a: 2a01 cmp r2, #1
  3634. GPIOx->BSRR = ioposition;
  3635. 8005f4c: bf0c ite eq
  3636. 8005f4e: f8c0 8010 streq.w r8, [r0, #16]
  3637. GPIOx->BRR = ioposition;
  3638. 8005f52: f8c0 8014 strne.w r8, [r0, #20]
  3639. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  3640. 8005f56: 2208 movs r2, #8
  3641. 8005f58: e767 b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3642. switch (GPIO_Init->Mode)
  3643. 8005f5a: f8df 9058 ldr.w r9, [pc, #88] ; 8005fb4 <HAL_GPIO_Init+0x1d4>
  3644. 8005f5e: 454d cmp r5, r9
  3645. 8005f60: d0f1 beq.n 8005f46 <HAL_GPIO_Init+0x166>
  3646. 8005f62: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3647. 8005f66: 454d cmp r5, r9
  3648. 8005f68: d0ed beq.n 8005f46 <HAL_GPIO_Init+0x166>
  3649. 8005f6a: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  3650. 8005f6e: e7e7 b.n 8005f40 <HAL_GPIO_Init+0x160>
  3651. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  3652. 8005f70: 2200 movs r2, #0
  3653. 8005f72: e75a b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3654. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  3655. 8005f74: 68ca ldr r2, [r1, #12]
  3656. break;
  3657. 8005f76: e758 b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3658. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  3659. 8005f78: 68ca ldr r2, [r1, #12]
  3660. 8005f7a: 3208 adds r2, #8
  3661. break;
  3662. 8005f7c: e755 b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3663. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  3664. 8005f7e: 68ca ldr r2, [r1, #12]
  3665. 8005f80: 320c adds r2, #12
  3666. break;
  3667. 8005f82: e752 b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3668. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  3669. 8005f84: 2204 movs r2, #4
  3670. 8005f86: e750 b.n 8005e2a <HAL_GPIO_Init+0x4a>
  3671. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3672. 8005f88: 2500 movs r5, #0
  3673. 8005f8a: e79f b.n 8005ecc <HAL_GPIO_Init+0xec>
  3674. 8005f8c: 2501 movs r5, #1
  3675. 8005f8e: e79d b.n 8005ecc <HAL_GPIO_Init+0xec>
  3676. 8005f90: 2502 movs r5, #2
  3677. 8005f92: e79b b.n 8005ecc <HAL_GPIO_Init+0xec>
  3678. 8005f94: 2503 movs r5, #3
  3679. 8005f96: e799 b.n 8005ecc <HAL_GPIO_Init+0xec>
  3680. 8005f98: 2504 movs r5, #4
  3681. 8005f9a: e797 b.n 8005ecc <HAL_GPIO_Init+0xec>
  3682. 8005f9c: 40021000 .word 0x40021000
  3683. 8005fa0: 40010400 .word 0x40010400
  3684. 8005fa4: 40010800 .word 0x40010800
  3685. 8005fa8: 40011c00 .word 0x40011c00
  3686. 8005fac: 10210000 .word 0x10210000
  3687. 8005fb0: 10110000 .word 0x10110000
  3688. 8005fb4: 10310000 .word 0x10310000
  3689. 08005fb8 <HAL_GPIO_ReadPin>:
  3690. GPIO_PinState bitstatus;
  3691. /* Check the parameters */
  3692. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3693. if ((GPIOx->IDR & GPIO_Pin) != (uint32_t)GPIO_PIN_RESET)
  3694. 8005fb8: 6883 ldr r3, [r0, #8]
  3695. 8005fba: 4219 tst r1, r3
  3696. else
  3697. {
  3698. bitstatus = GPIO_PIN_RESET;
  3699. }
  3700. return bitstatus;
  3701. }
  3702. 8005fbc: bf14 ite ne
  3703. 8005fbe: 2001 movne r0, #1
  3704. 8005fc0: 2000 moveq r0, #0
  3705. 8005fc2: 4770 bx lr
  3706. 08005fc4 <HAL_GPIO_WritePin>:
  3707. {
  3708. /* Check the parameters */
  3709. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3710. assert_param(IS_GPIO_PIN_ACTION(PinState));
  3711. if (PinState != GPIO_PIN_RESET)
  3712. 8005fc4: b10a cbz r2, 8005fca <HAL_GPIO_WritePin+0x6>
  3713. {
  3714. GPIOx->BSRR = GPIO_Pin;
  3715. }
  3716. else
  3717. {
  3718. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  3719. 8005fc6: 6101 str r1, [r0, #16]
  3720. 8005fc8: 4770 bx lr
  3721. 8005fca: 0409 lsls r1, r1, #16
  3722. 8005fcc: e7fb b.n 8005fc6 <HAL_GPIO_WritePin+0x2>
  3723. 08005fce <HAL_GPIO_TogglePin>:
  3724. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  3725. {
  3726. /* Check the parameters */
  3727. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3728. GPIOx->ODR ^= GPIO_Pin;
  3729. 8005fce: 68c3 ldr r3, [r0, #12]
  3730. 8005fd0: 4059 eors r1, r3
  3731. 8005fd2: 60c1 str r1, [r0, #12]
  3732. 8005fd4: 4770 bx lr
  3733. ...
  3734. 08005fd8 <HAL_RCC_OscConfig>:
  3735. /* Check the parameters */
  3736. assert_param(RCC_OscInitStruct != NULL);
  3737. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  3738. /*------------------------------- HSE Configuration ------------------------*/
  3739. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  3740. 8005fd8: 6803 ldr r3, [r0, #0]
  3741. {
  3742. 8005fda: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  3743. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  3744. 8005fde: 07db lsls r3, r3, #31
  3745. {
  3746. 8005fe0: 4605 mov r5, r0
  3747. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  3748. 8005fe2: d410 bmi.n 8006006 <HAL_RCC_OscConfig+0x2e>
  3749. }
  3750. }
  3751. }
  3752. }
  3753. /*----------------------------- HSI Configuration --------------------------*/
  3754. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  3755. 8005fe4: 682b ldr r3, [r5, #0]
  3756. 8005fe6: 079f lsls r7, r3, #30
  3757. 8005fe8: d45e bmi.n 80060a8 <HAL_RCC_OscConfig+0xd0>
  3758. }
  3759. }
  3760. }
  3761. }
  3762. /*------------------------------ LSI Configuration -------------------------*/
  3763. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  3764. 8005fea: 682b ldr r3, [r5, #0]
  3765. 8005fec: 0719 lsls r1, r3, #28
  3766. 8005fee: f100 8095 bmi.w 800611c <HAL_RCC_OscConfig+0x144>
  3767. }
  3768. }
  3769. }
  3770. }
  3771. /*------------------------------ LSE Configuration -------------------------*/
  3772. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  3773. 8005ff2: 682b ldr r3, [r5, #0]
  3774. 8005ff4: 075a lsls r2, r3, #29
  3775. 8005ff6: f100 80bf bmi.w 8006178 <HAL_RCC_OscConfig+0x1a0>
  3776. #endif /* RCC_CR_PLL2ON */
  3777. /*-------------------------------- PLL Configuration -----------------------*/
  3778. /* Check the parameters */
  3779. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  3780. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  3781. 8005ffa: 69ea ldr r2, [r5, #28]
  3782. 8005ffc: 2a00 cmp r2, #0
  3783. 8005ffe: f040 812d bne.w 800625c <HAL_RCC_OscConfig+0x284>
  3784. {
  3785. return HAL_ERROR;
  3786. }
  3787. }
  3788. return HAL_OK;
  3789. 8006002: 2000 movs r0, #0
  3790. 8006004: e014 b.n 8006030 <HAL_RCC_OscConfig+0x58>
  3791. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  3792. 8006006: 4c90 ldr r4, [pc, #576] ; (8006248 <HAL_RCC_OscConfig+0x270>)
  3793. 8006008: 6863 ldr r3, [r4, #4]
  3794. 800600a: f003 030c and.w r3, r3, #12
  3795. 800600e: 2b04 cmp r3, #4
  3796. 8006010: d007 beq.n 8006022 <HAL_RCC_OscConfig+0x4a>
  3797. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  3798. 8006012: 6863 ldr r3, [r4, #4]
  3799. 8006014: f003 030c and.w r3, r3, #12
  3800. 8006018: 2b08 cmp r3, #8
  3801. 800601a: d10c bne.n 8006036 <HAL_RCC_OscConfig+0x5e>
  3802. 800601c: 6863 ldr r3, [r4, #4]
  3803. 800601e: 03de lsls r6, r3, #15
  3804. 8006020: d509 bpl.n 8006036 <HAL_RCC_OscConfig+0x5e>
  3805. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  3806. 8006022: 6823 ldr r3, [r4, #0]
  3807. 8006024: 039c lsls r4, r3, #14
  3808. 8006026: d5dd bpl.n 8005fe4 <HAL_RCC_OscConfig+0xc>
  3809. 8006028: 686b ldr r3, [r5, #4]
  3810. 800602a: 2b00 cmp r3, #0
  3811. 800602c: d1da bne.n 8005fe4 <HAL_RCC_OscConfig+0xc>
  3812. return HAL_ERROR;
  3813. 800602e: 2001 movs r0, #1
  3814. }
  3815. 8006030: b002 add sp, #8
  3816. 8006032: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3817. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3818. 8006036: 686b ldr r3, [r5, #4]
  3819. 8006038: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  3820. 800603c: d110 bne.n 8006060 <HAL_RCC_OscConfig+0x88>
  3821. 800603e: 6823 ldr r3, [r4, #0]
  3822. 8006040: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  3823. 8006044: 6023 str r3, [r4, #0]
  3824. tickstart = HAL_GetTick();
  3825. 8006046: f7ff f8c3 bl 80051d0 <HAL_GetTick>
  3826. 800604a: 4606 mov r6, r0
  3827. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3828. 800604c: 6823 ldr r3, [r4, #0]
  3829. 800604e: 0398 lsls r0, r3, #14
  3830. 8006050: d4c8 bmi.n 8005fe4 <HAL_RCC_OscConfig+0xc>
  3831. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  3832. 8006052: f7ff f8bd bl 80051d0 <HAL_GetTick>
  3833. 8006056: 1b80 subs r0, r0, r6
  3834. 8006058: 2864 cmp r0, #100 ; 0x64
  3835. 800605a: d9f7 bls.n 800604c <HAL_RCC_OscConfig+0x74>
  3836. return HAL_TIMEOUT;
  3837. 800605c: 2003 movs r0, #3
  3838. 800605e: e7e7 b.n 8006030 <HAL_RCC_OscConfig+0x58>
  3839. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3840. 8006060: b99b cbnz r3, 800608a <HAL_RCC_OscConfig+0xb2>
  3841. 8006062: 6823 ldr r3, [r4, #0]
  3842. 8006064: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  3843. 8006068: 6023 str r3, [r4, #0]
  3844. 800606a: 6823 ldr r3, [r4, #0]
  3845. 800606c: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  3846. 8006070: 6023 str r3, [r4, #0]
  3847. tickstart = HAL_GetTick();
  3848. 8006072: f7ff f8ad bl 80051d0 <HAL_GetTick>
  3849. 8006076: 4606 mov r6, r0
  3850. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  3851. 8006078: 6823 ldr r3, [r4, #0]
  3852. 800607a: 0399 lsls r1, r3, #14
  3853. 800607c: d5b2 bpl.n 8005fe4 <HAL_RCC_OscConfig+0xc>
  3854. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  3855. 800607e: f7ff f8a7 bl 80051d0 <HAL_GetTick>
  3856. 8006082: 1b80 subs r0, r0, r6
  3857. 8006084: 2864 cmp r0, #100 ; 0x64
  3858. 8006086: d9f7 bls.n 8006078 <HAL_RCC_OscConfig+0xa0>
  3859. 8006088: e7e8 b.n 800605c <HAL_RCC_OscConfig+0x84>
  3860. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3861. 800608a: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  3862. 800608e: 6823 ldr r3, [r4, #0]
  3863. 8006090: d103 bne.n 800609a <HAL_RCC_OscConfig+0xc2>
  3864. 8006092: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  3865. 8006096: 6023 str r3, [r4, #0]
  3866. 8006098: e7d1 b.n 800603e <HAL_RCC_OscConfig+0x66>
  3867. 800609a: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  3868. 800609e: 6023 str r3, [r4, #0]
  3869. 80060a0: 6823 ldr r3, [r4, #0]
  3870. 80060a2: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  3871. 80060a6: e7cd b.n 8006044 <HAL_RCC_OscConfig+0x6c>
  3872. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  3873. 80060a8: 4c67 ldr r4, [pc, #412] ; (8006248 <HAL_RCC_OscConfig+0x270>)
  3874. 80060aa: 6863 ldr r3, [r4, #4]
  3875. 80060ac: f013 0f0c tst.w r3, #12
  3876. 80060b0: d007 beq.n 80060c2 <HAL_RCC_OscConfig+0xea>
  3877. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  3878. 80060b2: 6863 ldr r3, [r4, #4]
  3879. 80060b4: f003 030c and.w r3, r3, #12
  3880. 80060b8: 2b08 cmp r3, #8
  3881. 80060ba: d110 bne.n 80060de <HAL_RCC_OscConfig+0x106>
  3882. 80060bc: 6863 ldr r3, [r4, #4]
  3883. 80060be: 03da lsls r2, r3, #15
  3884. 80060c0: d40d bmi.n 80060de <HAL_RCC_OscConfig+0x106>
  3885. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  3886. 80060c2: 6823 ldr r3, [r4, #0]
  3887. 80060c4: 079b lsls r3, r3, #30
  3888. 80060c6: d502 bpl.n 80060ce <HAL_RCC_OscConfig+0xf6>
  3889. 80060c8: 692b ldr r3, [r5, #16]
  3890. 80060ca: 2b01 cmp r3, #1
  3891. 80060cc: d1af bne.n 800602e <HAL_RCC_OscConfig+0x56>
  3892. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  3893. 80060ce: 6823 ldr r3, [r4, #0]
  3894. 80060d0: 696a ldr r2, [r5, #20]
  3895. 80060d2: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  3896. 80060d6: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3897. 80060da: 6023 str r3, [r4, #0]
  3898. 80060dc: e785 b.n 8005fea <HAL_RCC_OscConfig+0x12>
  3899. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  3900. 80060de: 692a ldr r2, [r5, #16]
  3901. 80060e0: 4b5a ldr r3, [pc, #360] ; (800624c <HAL_RCC_OscConfig+0x274>)
  3902. 80060e2: b16a cbz r2, 8006100 <HAL_RCC_OscConfig+0x128>
  3903. __HAL_RCC_HSI_ENABLE();
  3904. 80060e4: 2201 movs r2, #1
  3905. 80060e6: 601a str r2, [r3, #0]
  3906. tickstart = HAL_GetTick();
  3907. 80060e8: f7ff f872 bl 80051d0 <HAL_GetTick>
  3908. 80060ec: 4606 mov r6, r0
  3909. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3910. 80060ee: 6823 ldr r3, [r4, #0]
  3911. 80060f0: 079f lsls r7, r3, #30
  3912. 80060f2: d4ec bmi.n 80060ce <HAL_RCC_OscConfig+0xf6>
  3913. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3914. 80060f4: f7ff f86c bl 80051d0 <HAL_GetTick>
  3915. 80060f8: 1b80 subs r0, r0, r6
  3916. 80060fa: 2802 cmp r0, #2
  3917. 80060fc: d9f7 bls.n 80060ee <HAL_RCC_OscConfig+0x116>
  3918. 80060fe: e7ad b.n 800605c <HAL_RCC_OscConfig+0x84>
  3919. __HAL_RCC_HSI_DISABLE();
  3920. 8006100: 601a str r2, [r3, #0]
  3921. tickstart = HAL_GetTick();
  3922. 8006102: f7ff f865 bl 80051d0 <HAL_GetTick>
  3923. 8006106: 4606 mov r6, r0
  3924. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  3925. 8006108: 6823 ldr r3, [r4, #0]
  3926. 800610a: 0798 lsls r0, r3, #30
  3927. 800610c: f57f af6d bpl.w 8005fea <HAL_RCC_OscConfig+0x12>
  3928. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3929. 8006110: f7ff f85e bl 80051d0 <HAL_GetTick>
  3930. 8006114: 1b80 subs r0, r0, r6
  3931. 8006116: 2802 cmp r0, #2
  3932. 8006118: d9f6 bls.n 8006108 <HAL_RCC_OscConfig+0x130>
  3933. 800611a: e79f b.n 800605c <HAL_RCC_OscConfig+0x84>
  3934. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  3935. 800611c: 69aa ldr r2, [r5, #24]
  3936. 800611e: 4c4a ldr r4, [pc, #296] ; (8006248 <HAL_RCC_OscConfig+0x270>)
  3937. 8006120: 4b4b ldr r3, [pc, #300] ; (8006250 <HAL_RCC_OscConfig+0x278>)
  3938. 8006122: b1da cbz r2, 800615c <HAL_RCC_OscConfig+0x184>
  3939. __HAL_RCC_LSI_ENABLE();
  3940. 8006124: 2201 movs r2, #1
  3941. 8006126: 601a str r2, [r3, #0]
  3942. tickstart = HAL_GetTick();
  3943. 8006128: f7ff f852 bl 80051d0 <HAL_GetTick>
  3944. 800612c: 4606 mov r6, r0
  3945. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  3946. 800612e: 6a63 ldr r3, [r4, #36] ; 0x24
  3947. 8006130: 079b lsls r3, r3, #30
  3948. 8006132: d50d bpl.n 8006150 <HAL_RCC_OscConfig+0x178>
  3949. * @param mdelay: specifies the delay time length, in milliseconds.
  3950. * @retval None
  3951. */
  3952. static void RCC_Delay(uint32_t mdelay)
  3953. {
  3954. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  3955. 8006134: f44f 52fa mov.w r2, #8000 ; 0x1f40
  3956. 8006138: 4b46 ldr r3, [pc, #280] ; (8006254 <HAL_RCC_OscConfig+0x27c>)
  3957. 800613a: 681b ldr r3, [r3, #0]
  3958. 800613c: fbb3 f3f2 udiv r3, r3, r2
  3959. 8006140: 9301 str r3, [sp, #4]
  3960. \brief No Operation
  3961. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  3962. */
  3963. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  3964. {
  3965. __ASM volatile ("nop");
  3966. 8006142: bf00 nop
  3967. do
  3968. {
  3969. __NOP();
  3970. }
  3971. while (Delay --);
  3972. 8006144: 9b01 ldr r3, [sp, #4]
  3973. 8006146: 1e5a subs r2, r3, #1
  3974. 8006148: 9201 str r2, [sp, #4]
  3975. 800614a: 2b00 cmp r3, #0
  3976. 800614c: d1f9 bne.n 8006142 <HAL_RCC_OscConfig+0x16a>
  3977. 800614e: e750 b.n 8005ff2 <HAL_RCC_OscConfig+0x1a>
  3978. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3979. 8006150: f7ff f83e bl 80051d0 <HAL_GetTick>
  3980. 8006154: 1b80 subs r0, r0, r6
  3981. 8006156: 2802 cmp r0, #2
  3982. 8006158: d9e9 bls.n 800612e <HAL_RCC_OscConfig+0x156>
  3983. 800615a: e77f b.n 800605c <HAL_RCC_OscConfig+0x84>
  3984. __HAL_RCC_LSI_DISABLE();
  3985. 800615c: 601a str r2, [r3, #0]
  3986. tickstart = HAL_GetTick();
  3987. 800615e: f7ff f837 bl 80051d0 <HAL_GetTick>
  3988. 8006162: 4606 mov r6, r0
  3989. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  3990. 8006164: 6a63 ldr r3, [r4, #36] ; 0x24
  3991. 8006166: 079f lsls r7, r3, #30
  3992. 8006168: f57f af43 bpl.w 8005ff2 <HAL_RCC_OscConfig+0x1a>
  3993. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3994. 800616c: f7ff f830 bl 80051d0 <HAL_GetTick>
  3995. 8006170: 1b80 subs r0, r0, r6
  3996. 8006172: 2802 cmp r0, #2
  3997. 8006174: d9f6 bls.n 8006164 <HAL_RCC_OscConfig+0x18c>
  3998. 8006176: e771 b.n 800605c <HAL_RCC_OscConfig+0x84>
  3999. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4000. 8006178: 4c33 ldr r4, [pc, #204] ; (8006248 <HAL_RCC_OscConfig+0x270>)
  4001. 800617a: 69e3 ldr r3, [r4, #28]
  4002. 800617c: 00d8 lsls r0, r3, #3
  4003. 800617e: d424 bmi.n 80061ca <HAL_RCC_OscConfig+0x1f2>
  4004. pwrclkchanged = SET;
  4005. 8006180: 2701 movs r7, #1
  4006. __HAL_RCC_PWR_CLK_ENABLE();
  4007. 8006182: 69e3 ldr r3, [r4, #28]
  4008. 8006184: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4009. 8006188: 61e3 str r3, [r4, #28]
  4010. 800618a: 69e3 ldr r3, [r4, #28]
  4011. 800618c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4012. 8006190: 9300 str r3, [sp, #0]
  4013. 8006192: 9b00 ldr r3, [sp, #0]
  4014. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4015. 8006194: 4e30 ldr r6, [pc, #192] ; (8006258 <HAL_RCC_OscConfig+0x280>)
  4016. 8006196: 6833 ldr r3, [r6, #0]
  4017. 8006198: 05d9 lsls r1, r3, #23
  4018. 800619a: d518 bpl.n 80061ce <HAL_RCC_OscConfig+0x1f6>
  4019. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4020. 800619c: 68eb ldr r3, [r5, #12]
  4021. 800619e: 2b01 cmp r3, #1
  4022. 80061a0: d126 bne.n 80061f0 <HAL_RCC_OscConfig+0x218>
  4023. 80061a2: 6a23 ldr r3, [r4, #32]
  4024. 80061a4: f043 0301 orr.w r3, r3, #1
  4025. 80061a8: 6223 str r3, [r4, #32]
  4026. tickstart = HAL_GetTick();
  4027. 80061aa: f7ff f811 bl 80051d0 <HAL_GetTick>
  4028. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4029. 80061ae: f241 3688 movw r6, #5000 ; 0x1388
  4030. tickstart = HAL_GetTick();
  4031. 80061b2: 4680 mov r8, r0
  4032. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4033. 80061b4: 6a23 ldr r3, [r4, #32]
  4034. 80061b6: 079b lsls r3, r3, #30
  4035. 80061b8: d53f bpl.n 800623a <HAL_RCC_OscConfig+0x262>
  4036. if(pwrclkchanged == SET)
  4037. 80061ba: 2f00 cmp r7, #0
  4038. 80061bc: f43f af1d beq.w 8005ffa <HAL_RCC_OscConfig+0x22>
  4039. __HAL_RCC_PWR_CLK_DISABLE();
  4040. 80061c0: 69e3 ldr r3, [r4, #28]
  4041. 80061c2: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4042. 80061c6: 61e3 str r3, [r4, #28]
  4043. 80061c8: e717 b.n 8005ffa <HAL_RCC_OscConfig+0x22>
  4044. FlagStatus pwrclkchanged = RESET;
  4045. 80061ca: 2700 movs r7, #0
  4046. 80061cc: e7e2 b.n 8006194 <HAL_RCC_OscConfig+0x1bc>
  4047. SET_BIT(PWR->CR, PWR_CR_DBP);
  4048. 80061ce: 6833 ldr r3, [r6, #0]
  4049. 80061d0: f443 7380 orr.w r3, r3, #256 ; 0x100
  4050. 80061d4: 6033 str r3, [r6, #0]
  4051. tickstart = HAL_GetTick();
  4052. 80061d6: f7fe fffb bl 80051d0 <HAL_GetTick>
  4053. 80061da: 4680 mov r8, r0
  4054. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4055. 80061dc: 6833 ldr r3, [r6, #0]
  4056. 80061de: 05da lsls r2, r3, #23
  4057. 80061e0: d4dc bmi.n 800619c <HAL_RCC_OscConfig+0x1c4>
  4058. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4059. 80061e2: f7fe fff5 bl 80051d0 <HAL_GetTick>
  4060. 80061e6: eba0 0008 sub.w r0, r0, r8
  4061. 80061ea: 2864 cmp r0, #100 ; 0x64
  4062. 80061ec: d9f6 bls.n 80061dc <HAL_RCC_OscConfig+0x204>
  4063. 80061ee: e735 b.n 800605c <HAL_RCC_OscConfig+0x84>
  4064. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4065. 80061f0: b9ab cbnz r3, 800621e <HAL_RCC_OscConfig+0x246>
  4066. 80061f2: 6a23 ldr r3, [r4, #32]
  4067. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4068. 80061f4: f241 3888 movw r8, #5000 ; 0x1388
  4069. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4070. 80061f8: f023 0301 bic.w r3, r3, #1
  4071. 80061fc: 6223 str r3, [r4, #32]
  4072. 80061fe: 6a23 ldr r3, [r4, #32]
  4073. 8006200: f023 0304 bic.w r3, r3, #4
  4074. 8006204: 6223 str r3, [r4, #32]
  4075. tickstart = HAL_GetTick();
  4076. 8006206: f7fe ffe3 bl 80051d0 <HAL_GetTick>
  4077. 800620a: 4606 mov r6, r0
  4078. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  4079. 800620c: 6a23 ldr r3, [r4, #32]
  4080. 800620e: 0798 lsls r0, r3, #30
  4081. 8006210: d5d3 bpl.n 80061ba <HAL_RCC_OscConfig+0x1e2>
  4082. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4083. 8006212: f7fe ffdd bl 80051d0 <HAL_GetTick>
  4084. 8006216: 1b80 subs r0, r0, r6
  4085. 8006218: 4540 cmp r0, r8
  4086. 800621a: d9f7 bls.n 800620c <HAL_RCC_OscConfig+0x234>
  4087. 800621c: e71e b.n 800605c <HAL_RCC_OscConfig+0x84>
  4088. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4089. 800621e: 2b05 cmp r3, #5
  4090. 8006220: 6a23 ldr r3, [r4, #32]
  4091. 8006222: d103 bne.n 800622c <HAL_RCC_OscConfig+0x254>
  4092. 8006224: f043 0304 orr.w r3, r3, #4
  4093. 8006228: 6223 str r3, [r4, #32]
  4094. 800622a: e7ba b.n 80061a2 <HAL_RCC_OscConfig+0x1ca>
  4095. 800622c: f023 0301 bic.w r3, r3, #1
  4096. 8006230: 6223 str r3, [r4, #32]
  4097. 8006232: 6a23 ldr r3, [r4, #32]
  4098. 8006234: f023 0304 bic.w r3, r3, #4
  4099. 8006238: e7b6 b.n 80061a8 <HAL_RCC_OscConfig+0x1d0>
  4100. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4101. 800623a: f7fe ffc9 bl 80051d0 <HAL_GetTick>
  4102. 800623e: eba0 0008 sub.w r0, r0, r8
  4103. 8006242: 42b0 cmp r0, r6
  4104. 8006244: d9b6 bls.n 80061b4 <HAL_RCC_OscConfig+0x1dc>
  4105. 8006246: e709 b.n 800605c <HAL_RCC_OscConfig+0x84>
  4106. 8006248: 40021000 .word 0x40021000
  4107. 800624c: 42420000 .word 0x42420000
  4108. 8006250: 42420480 .word 0x42420480
  4109. 8006254: 20000218 .word 0x20000218
  4110. 8006258: 40007000 .word 0x40007000
  4111. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4112. 800625c: 4c22 ldr r4, [pc, #136] ; (80062e8 <HAL_RCC_OscConfig+0x310>)
  4113. 800625e: 6863 ldr r3, [r4, #4]
  4114. 8006260: f003 030c and.w r3, r3, #12
  4115. 8006264: 2b08 cmp r3, #8
  4116. 8006266: f43f aee2 beq.w 800602e <HAL_RCC_OscConfig+0x56>
  4117. 800626a: 2300 movs r3, #0
  4118. 800626c: 4e1f ldr r6, [pc, #124] ; (80062ec <HAL_RCC_OscConfig+0x314>)
  4119. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  4120. 800626e: 2a02 cmp r2, #2
  4121. __HAL_RCC_PLL_DISABLE();
  4122. 8006270: 6033 str r3, [r6, #0]
  4123. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  4124. 8006272: d12b bne.n 80062cc <HAL_RCC_OscConfig+0x2f4>
  4125. tickstart = HAL_GetTick();
  4126. 8006274: f7fe ffac bl 80051d0 <HAL_GetTick>
  4127. 8006278: 4607 mov r7, r0
  4128. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4129. 800627a: 6823 ldr r3, [r4, #0]
  4130. 800627c: 0199 lsls r1, r3, #6
  4131. 800627e: d41f bmi.n 80062c0 <HAL_RCC_OscConfig+0x2e8>
  4132. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  4133. 8006280: 6a2b ldr r3, [r5, #32]
  4134. 8006282: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  4135. 8006286: d105 bne.n 8006294 <HAL_RCC_OscConfig+0x2bc>
  4136. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  4137. 8006288: 6862 ldr r2, [r4, #4]
  4138. 800628a: 68a9 ldr r1, [r5, #8]
  4139. 800628c: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  4140. 8006290: 430a orrs r2, r1
  4141. 8006292: 6062 str r2, [r4, #4]
  4142. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  4143. 8006294: 6a69 ldr r1, [r5, #36] ; 0x24
  4144. 8006296: 6862 ldr r2, [r4, #4]
  4145. 8006298: 430b orrs r3, r1
  4146. 800629a: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  4147. 800629e: 4313 orrs r3, r2
  4148. 80062a0: 6063 str r3, [r4, #4]
  4149. __HAL_RCC_PLL_ENABLE();
  4150. 80062a2: 2301 movs r3, #1
  4151. 80062a4: 6033 str r3, [r6, #0]
  4152. tickstart = HAL_GetTick();
  4153. 80062a6: f7fe ff93 bl 80051d0 <HAL_GetTick>
  4154. 80062aa: 4605 mov r5, r0
  4155. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4156. 80062ac: 6823 ldr r3, [r4, #0]
  4157. 80062ae: 019a lsls r2, r3, #6
  4158. 80062b0: f53f aea7 bmi.w 8006002 <HAL_RCC_OscConfig+0x2a>
  4159. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4160. 80062b4: f7fe ff8c bl 80051d0 <HAL_GetTick>
  4161. 80062b8: 1b40 subs r0, r0, r5
  4162. 80062ba: 2802 cmp r0, #2
  4163. 80062bc: d9f6 bls.n 80062ac <HAL_RCC_OscConfig+0x2d4>
  4164. 80062be: e6cd b.n 800605c <HAL_RCC_OscConfig+0x84>
  4165. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4166. 80062c0: f7fe ff86 bl 80051d0 <HAL_GetTick>
  4167. 80062c4: 1bc0 subs r0, r0, r7
  4168. 80062c6: 2802 cmp r0, #2
  4169. 80062c8: d9d7 bls.n 800627a <HAL_RCC_OscConfig+0x2a2>
  4170. 80062ca: e6c7 b.n 800605c <HAL_RCC_OscConfig+0x84>
  4171. tickstart = HAL_GetTick();
  4172. 80062cc: f7fe ff80 bl 80051d0 <HAL_GetTick>
  4173. 80062d0: 4605 mov r5, r0
  4174. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4175. 80062d2: 6823 ldr r3, [r4, #0]
  4176. 80062d4: 019b lsls r3, r3, #6
  4177. 80062d6: f57f ae94 bpl.w 8006002 <HAL_RCC_OscConfig+0x2a>
  4178. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4179. 80062da: f7fe ff79 bl 80051d0 <HAL_GetTick>
  4180. 80062de: 1b40 subs r0, r0, r5
  4181. 80062e0: 2802 cmp r0, #2
  4182. 80062e2: d9f6 bls.n 80062d2 <HAL_RCC_OscConfig+0x2fa>
  4183. 80062e4: e6ba b.n 800605c <HAL_RCC_OscConfig+0x84>
  4184. 80062e6: bf00 nop
  4185. 80062e8: 40021000 .word 0x40021000
  4186. 80062ec: 42420060 .word 0x42420060
  4187. 080062f0 <HAL_RCC_GetSysClockFreq>:
  4188. {
  4189. 80062f0: b530 push {r4, r5, lr}
  4190. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4191. 80062f2: 4b19 ldr r3, [pc, #100] ; (8006358 <HAL_RCC_GetSysClockFreq+0x68>)
  4192. {
  4193. 80062f4: b087 sub sp, #28
  4194. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4195. 80062f6: ac02 add r4, sp, #8
  4196. 80062f8: f103 0510 add.w r5, r3, #16
  4197. 80062fc: 4622 mov r2, r4
  4198. 80062fe: 6818 ldr r0, [r3, #0]
  4199. 8006300: 6859 ldr r1, [r3, #4]
  4200. 8006302: 3308 adds r3, #8
  4201. 8006304: c203 stmia r2!, {r0, r1}
  4202. 8006306: 42ab cmp r3, r5
  4203. 8006308: 4614 mov r4, r2
  4204. 800630a: d1f7 bne.n 80062fc <HAL_RCC_GetSysClockFreq+0xc>
  4205. const uint8_t aPredivFactorTable[2] = {1, 2};
  4206. 800630c: 2301 movs r3, #1
  4207. 800630e: f88d 3004 strb.w r3, [sp, #4]
  4208. 8006312: 2302 movs r3, #2
  4209. tmpreg = RCC->CFGR;
  4210. 8006314: 4911 ldr r1, [pc, #68] ; (800635c <HAL_RCC_GetSysClockFreq+0x6c>)
  4211. const uint8_t aPredivFactorTable[2] = {1, 2};
  4212. 8006316: f88d 3005 strb.w r3, [sp, #5]
  4213. tmpreg = RCC->CFGR;
  4214. 800631a: 684b ldr r3, [r1, #4]
  4215. switch (tmpreg & RCC_CFGR_SWS)
  4216. 800631c: f003 020c and.w r2, r3, #12
  4217. 8006320: 2a08 cmp r2, #8
  4218. 8006322: d117 bne.n 8006354 <HAL_RCC_GetSysClockFreq+0x64>
  4219. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4220. 8006324: f3c3 4283 ubfx r2, r3, #18, #4
  4221. 8006328: a806 add r0, sp, #24
  4222. 800632a: 4402 add r2, r0
  4223. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4224. 800632c: 03db lsls r3, r3, #15
  4225. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4226. 800632e: f812 2c10 ldrb.w r2, [r2, #-16]
  4227. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4228. 8006332: d50c bpl.n 800634e <HAL_RCC_GetSysClockFreq+0x5e>
  4229. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4230. 8006334: 684b ldr r3, [r1, #4]
  4231. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4232. 8006336: 480a ldr r0, [pc, #40] ; (8006360 <HAL_RCC_GetSysClockFreq+0x70>)
  4233. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4234. 8006338: f3c3 4340 ubfx r3, r3, #17, #1
  4235. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4236. 800633c: 4350 muls r0, r2
  4237. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4238. 800633e: aa06 add r2, sp, #24
  4239. 8006340: 4413 add r3, r2
  4240. 8006342: f813 3c14 ldrb.w r3, [r3, #-20]
  4241. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4242. 8006346: fbb0 f0f3 udiv r0, r0, r3
  4243. }
  4244. 800634a: b007 add sp, #28
  4245. 800634c: bd30 pop {r4, r5, pc}
  4246. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4247. 800634e: 4805 ldr r0, [pc, #20] ; (8006364 <HAL_RCC_GetSysClockFreq+0x74>)
  4248. 8006350: 4350 muls r0, r2
  4249. 8006352: e7fa b.n 800634a <HAL_RCC_GetSysClockFreq+0x5a>
  4250. sysclockfreq = HSE_VALUE;
  4251. 8006354: 4802 ldr r0, [pc, #8] ; (8006360 <HAL_RCC_GetSysClockFreq+0x70>)
  4252. return sysclockfreq;
  4253. 8006356: e7f8 b.n 800634a <HAL_RCC_GetSysClockFreq+0x5a>
  4254. 8006358: 0800ba70 .word 0x0800ba70
  4255. 800635c: 40021000 .word 0x40021000
  4256. 8006360: 007a1200 .word 0x007a1200
  4257. 8006364: 003d0900 .word 0x003d0900
  4258. 08006368 <HAL_RCC_ClockConfig>:
  4259. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4260. 8006368: 4a54 ldr r2, [pc, #336] ; (80064bc <HAL_RCC_ClockConfig+0x154>)
  4261. {
  4262. 800636a: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4263. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4264. 800636e: 6813 ldr r3, [r2, #0]
  4265. {
  4266. 8006370: 4605 mov r5, r0
  4267. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4268. 8006372: f003 0307 and.w r3, r3, #7
  4269. 8006376: 428b cmp r3, r1
  4270. {
  4271. 8006378: 460e mov r6, r1
  4272. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4273. 800637a: d32a bcc.n 80063d2 <HAL_RCC_ClockConfig+0x6a>
  4274. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  4275. 800637c: 6829 ldr r1, [r5, #0]
  4276. 800637e: 078c lsls r4, r1, #30
  4277. 8006380: d434 bmi.n 80063ec <HAL_RCC_ClockConfig+0x84>
  4278. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  4279. 8006382: 07ca lsls r2, r1, #31
  4280. 8006384: d447 bmi.n 8006416 <HAL_RCC_ClockConfig+0xae>
  4281. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  4282. 8006386: 4a4d ldr r2, [pc, #308] ; (80064bc <HAL_RCC_ClockConfig+0x154>)
  4283. 8006388: 6813 ldr r3, [r2, #0]
  4284. 800638a: f003 0307 and.w r3, r3, #7
  4285. 800638e: 429e cmp r6, r3
  4286. 8006390: f0c0 8082 bcc.w 8006498 <HAL_RCC_ClockConfig+0x130>
  4287. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4288. 8006394: 682a ldr r2, [r5, #0]
  4289. 8006396: 4c4a ldr r4, [pc, #296] ; (80064c0 <HAL_RCC_ClockConfig+0x158>)
  4290. 8006398: f012 0f04 tst.w r2, #4
  4291. 800639c: f040 8087 bne.w 80064ae <HAL_RCC_ClockConfig+0x146>
  4292. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4293. 80063a0: 0713 lsls r3, r2, #28
  4294. 80063a2: d506 bpl.n 80063b2 <HAL_RCC_ClockConfig+0x4a>
  4295. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  4296. 80063a4: 6863 ldr r3, [r4, #4]
  4297. 80063a6: 692a ldr r2, [r5, #16]
  4298. 80063a8: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  4299. 80063ac: ea43 03c2 orr.w r3, r3, r2, lsl #3
  4300. 80063b0: 6063 str r3, [r4, #4]
  4301. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  4302. 80063b2: f7ff ff9d bl 80062f0 <HAL_RCC_GetSysClockFreq>
  4303. 80063b6: 6863 ldr r3, [r4, #4]
  4304. 80063b8: 4a42 ldr r2, [pc, #264] ; (80064c4 <HAL_RCC_ClockConfig+0x15c>)
  4305. 80063ba: f3c3 1303 ubfx r3, r3, #4, #4
  4306. 80063be: 5cd3 ldrb r3, [r2, r3]
  4307. 80063c0: 40d8 lsrs r0, r3
  4308. 80063c2: 4b41 ldr r3, [pc, #260] ; (80064c8 <HAL_RCC_ClockConfig+0x160>)
  4309. 80063c4: 6018 str r0, [r3, #0]
  4310. HAL_InitTick (TICK_INT_PRIORITY);
  4311. 80063c6: 2000 movs r0, #0
  4312. 80063c8: f7fe fec0 bl 800514c <HAL_InitTick>
  4313. return HAL_OK;
  4314. 80063cc: 2000 movs r0, #0
  4315. }
  4316. 80063ce: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4317. __HAL_FLASH_SET_LATENCY(FLatency);
  4318. 80063d2: 6813 ldr r3, [r2, #0]
  4319. 80063d4: f023 0307 bic.w r3, r3, #7
  4320. 80063d8: 430b orrs r3, r1
  4321. 80063da: 6013 str r3, [r2, #0]
  4322. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4323. 80063dc: 6813 ldr r3, [r2, #0]
  4324. 80063de: f003 0307 and.w r3, r3, #7
  4325. 80063e2: 4299 cmp r1, r3
  4326. 80063e4: d0ca beq.n 800637c <HAL_RCC_ClockConfig+0x14>
  4327. return HAL_ERROR;
  4328. 80063e6: 2001 movs r0, #1
  4329. 80063e8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4330. 80063ec: 4b34 ldr r3, [pc, #208] ; (80064c0 <HAL_RCC_ClockConfig+0x158>)
  4331. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4332. 80063ee: f011 0f04 tst.w r1, #4
  4333. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  4334. 80063f2: bf1e ittt ne
  4335. 80063f4: 685a ldrne r2, [r3, #4]
  4336. 80063f6: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  4337. 80063fa: 605a strne r2, [r3, #4]
  4338. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4339. 80063fc: 0708 lsls r0, r1, #28
  4340. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  4341. 80063fe: bf42 ittt mi
  4342. 8006400: 685a ldrmi r2, [r3, #4]
  4343. 8006402: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  4344. 8006406: 605a strmi r2, [r3, #4]
  4345. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  4346. 8006408: 685a ldr r2, [r3, #4]
  4347. 800640a: 68a8 ldr r0, [r5, #8]
  4348. 800640c: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  4349. 8006410: 4302 orrs r2, r0
  4350. 8006412: 605a str r2, [r3, #4]
  4351. 8006414: e7b5 b.n 8006382 <HAL_RCC_ClockConfig+0x1a>
  4352. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4353. 8006416: 686a ldr r2, [r5, #4]
  4354. 8006418: 4c29 ldr r4, [pc, #164] ; (80064c0 <HAL_RCC_ClockConfig+0x158>)
  4355. 800641a: 2a01 cmp r2, #1
  4356. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4357. 800641c: 6823 ldr r3, [r4, #0]
  4358. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4359. 800641e: d11c bne.n 800645a <HAL_RCC_ClockConfig+0xf2>
  4360. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4361. 8006420: f413 3f00 tst.w r3, #131072 ; 0x20000
  4362. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4363. 8006424: d0df beq.n 80063e6 <HAL_RCC_ClockConfig+0x7e>
  4364. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4365. 8006426: 6863 ldr r3, [r4, #4]
  4366. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4367. 8006428: f241 3888 movw r8, #5000 ; 0x1388
  4368. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4369. 800642c: f023 0303 bic.w r3, r3, #3
  4370. 8006430: 4313 orrs r3, r2
  4371. 8006432: 6063 str r3, [r4, #4]
  4372. tickstart = HAL_GetTick();
  4373. 8006434: f7fe fecc bl 80051d0 <HAL_GetTick>
  4374. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4375. 8006438: 686b ldr r3, [r5, #4]
  4376. tickstart = HAL_GetTick();
  4377. 800643a: 4607 mov r7, r0
  4378. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4379. 800643c: 2b01 cmp r3, #1
  4380. 800643e: d114 bne.n 800646a <HAL_RCC_ClockConfig+0x102>
  4381. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  4382. 8006440: 6863 ldr r3, [r4, #4]
  4383. 8006442: f003 030c and.w r3, r3, #12
  4384. 8006446: 2b04 cmp r3, #4
  4385. 8006448: d09d beq.n 8006386 <HAL_RCC_ClockConfig+0x1e>
  4386. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4387. 800644a: f7fe fec1 bl 80051d0 <HAL_GetTick>
  4388. 800644e: 1bc0 subs r0, r0, r7
  4389. 8006450: 4540 cmp r0, r8
  4390. 8006452: d9f5 bls.n 8006440 <HAL_RCC_ClockConfig+0xd8>
  4391. return HAL_TIMEOUT;
  4392. 8006454: 2003 movs r0, #3
  4393. 8006456: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4394. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4395. 800645a: 2a02 cmp r2, #2
  4396. 800645c: d102 bne.n 8006464 <HAL_RCC_ClockConfig+0xfc>
  4397. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4398. 800645e: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  4399. 8006462: e7df b.n 8006424 <HAL_RCC_ClockConfig+0xbc>
  4400. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4401. 8006464: f013 0f02 tst.w r3, #2
  4402. 8006468: e7dc b.n 8006424 <HAL_RCC_ClockConfig+0xbc>
  4403. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4404. 800646a: 2b02 cmp r3, #2
  4405. 800646c: d10f bne.n 800648e <HAL_RCC_ClockConfig+0x126>
  4406. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4407. 800646e: 6863 ldr r3, [r4, #4]
  4408. 8006470: f003 030c and.w r3, r3, #12
  4409. 8006474: 2b08 cmp r3, #8
  4410. 8006476: d086 beq.n 8006386 <HAL_RCC_ClockConfig+0x1e>
  4411. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4412. 8006478: f7fe feaa bl 80051d0 <HAL_GetTick>
  4413. 800647c: 1bc0 subs r0, r0, r7
  4414. 800647e: 4540 cmp r0, r8
  4415. 8006480: d9f5 bls.n 800646e <HAL_RCC_ClockConfig+0x106>
  4416. 8006482: e7e7 b.n 8006454 <HAL_RCC_ClockConfig+0xec>
  4417. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4418. 8006484: f7fe fea4 bl 80051d0 <HAL_GetTick>
  4419. 8006488: 1bc0 subs r0, r0, r7
  4420. 800648a: 4540 cmp r0, r8
  4421. 800648c: d8e2 bhi.n 8006454 <HAL_RCC_ClockConfig+0xec>
  4422. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  4423. 800648e: 6863 ldr r3, [r4, #4]
  4424. 8006490: f013 0f0c tst.w r3, #12
  4425. 8006494: d1f6 bne.n 8006484 <HAL_RCC_ClockConfig+0x11c>
  4426. 8006496: e776 b.n 8006386 <HAL_RCC_ClockConfig+0x1e>
  4427. __HAL_FLASH_SET_LATENCY(FLatency);
  4428. 8006498: 6813 ldr r3, [r2, #0]
  4429. 800649a: f023 0307 bic.w r3, r3, #7
  4430. 800649e: 4333 orrs r3, r6
  4431. 80064a0: 6013 str r3, [r2, #0]
  4432. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4433. 80064a2: 6813 ldr r3, [r2, #0]
  4434. 80064a4: f003 0307 and.w r3, r3, #7
  4435. 80064a8: 429e cmp r6, r3
  4436. 80064aa: d19c bne.n 80063e6 <HAL_RCC_ClockConfig+0x7e>
  4437. 80064ac: e772 b.n 8006394 <HAL_RCC_ClockConfig+0x2c>
  4438. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  4439. 80064ae: 6863 ldr r3, [r4, #4]
  4440. 80064b0: 68e9 ldr r1, [r5, #12]
  4441. 80064b2: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  4442. 80064b6: 430b orrs r3, r1
  4443. 80064b8: 6063 str r3, [r4, #4]
  4444. 80064ba: e771 b.n 80063a0 <HAL_RCC_ClockConfig+0x38>
  4445. 80064bc: 40022000 .word 0x40022000
  4446. 80064c0: 40021000 .word 0x40021000
  4447. 80064c4: 0800baaf .word 0x0800baaf
  4448. 80064c8: 20000218 .word 0x20000218
  4449. 080064cc <HAL_RCC_GetPCLK1Freq>:
  4450. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  4451. 80064cc: 4b04 ldr r3, [pc, #16] ; (80064e0 <HAL_RCC_GetPCLK1Freq+0x14>)
  4452. 80064ce: 4a05 ldr r2, [pc, #20] ; (80064e4 <HAL_RCC_GetPCLK1Freq+0x18>)
  4453. 80064d0: 685b ldr r3, [r3, #4]
  4454. 80064d2: f3c3 2302 ubfx r3, r3, #8, #3
  4455. 80064d6: 5cd3 ldrb r3, [r2, r3]
  4456. 80064d8: 4a03 ldr r2, [pc, #12] ; (80064e8 <HAL_RCC_GetPCLK1Freq+0x1c>)
  4457. 80064da: 6810 ldr r0, [r2, #0]
  4458. }
  4459. 80064dc: 40d8 lsrs r0, r3
  4460. 80064de: 4770 bx lr
  4461. 80064e0: 40021000 .word 0x40021000
  4462. 80064e4: 0800babf .word 0x0800babf
  4463. 80064e8: 20000218 .word 0x20000218
  4464. 080064ec <HAL_RCC_GetPCLK2Freq>:
  4465. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  4466. 80064ec: 4b04 ldr r3, [pc, #16] ; (8006500 <HAL_RCC_GetPCLK2Freq+0x14>)
  4467. 80064ee: 4a05 ldr r2, [pc, #20] ; (8006504 <HAL_RCC_GetPCLK2Freq+0x18>)
  4468. 80064f0: 685b ldr r3, [r3, #4]
  4469. 80064f2: f3c3 23c2 ubfx r3, r3, #11, #3
  4470. 80064f6: 5cd3 ldrb r3, [r2, r3]
  4471. 80064f8: 4a03 ldr r2, [pc, #12] ; (8006508 <HAL_RCC_GetPCLK2Freq+0x1c>)
  4472. 80064fa: 6810 ldr r0, [r2, #0]
  4473. }
  4474. 80064fc: 40d8 lsrs r0, r3
  4475. 80064fe: 4770 bx lr
  4476. 8006500: 40021000 .word 0x40021000
  4477. 8006504: 0800babf .word 0x0800babf
  4478. 8006508: 20000218 .word 0x20000218
  4479. 0800650c <HAL_RCCEx_PeriphCLKConfig>:
  4480. /* Check the parameters */
  4481. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  4482. /*------------------------------- RTC/LCD Configuration ------------------------*/
  4483. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4484. 800650c: 6803 ldr r3, [r0, #0]
  4485. {
  4486. 800650e: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  4487. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4488. 8006512: 07d9 lsls r1, r3, #31
  4489. {
  4490. 8006514: 4605 mov r5, r0
  4491. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4492. 8006516: d520 bpl.n 800655a <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4493. FlagStatus pwrclkchanged = RESET;
  4494. /* As soon as function is called to change RTC clock source, activation of the
  4495. power domain is done. */
  4496. /* Requires to enable write access to Backup Domain of necessary */
  4497. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4498. 8006518: 4c35 ldr r4, [pc, #212] ; (80065f0 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4499. 800651a: 69e3 ldr r3, [r4, #28]
  4500. 800651c: 00da lsls r2, r3, #3
  4501. 800651e: d432 bmi.n 8006586 <HAL_RCCEx_PeriphCLKConfig+0x7a>
  4502. {
  4503. __HAL_RCC_PWR_CLK_ENABLE();
  4504. pwrclkchanged = SET;
  4505. 8006520: 2701 movs r7, #1
  4506. __HAL_RCC_PWR_CLK_ENABLE();
  4507. 8006522: 69e3 ldr r3, [r4, #28]
  4508. 8006524: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4509. 8006528: 61e3 str r3, [r4, #28]
  4510. 800652a: 69e3 ldr r3, [r4, #28]
  4511. 800652c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4512. 8006530: 9301 str r3, [sp, #4]
  4513. 8006532: 9b01 ldr r3, [sp, #4]
  4514. }
  4515. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4516. 8006534: 4e2f ldr r6, [pc, #188] ; (80065f4 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  4517. 8006536: 6833 ldr r3, [r6, #0]
  4518. 8006538: 05db lsls r3, r3, #23
  4519. 800653a: d526 bpl.n 800658a <HAL_RCCEx_PeriphCLKConfig+0x7e>
  4520. }
  4521. }
  4522. }
  4523. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  4524. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  4525. 800653c: 6a23 ldr r3, [r4, #32]
  4526. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4527. 800653e: f413 7340 ands.w r3, r3, #768 ; 0x300
  4528. 8006542: d136 bne.n 80065b2 <HAL_RCCEx_PeriphCLKConfig+0xa6>
  4529. return HAL_TIMEOUT;
  4530. }
  4531. }
  4532. }
  4533. }
  4534. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  4535. 8006544: 6a23 ldr r3, [r4, #32]
  4536. 8006546: 686a ldr r2, [r5, #4]
  4537. 8006548: f423 7340 bic.w r3, r3, #768 ; 0x300
  4538. 800654c: 4313 orrs r3, r2
  4539. 800654e: 6223 str r3, [r4, #32]
  4540. /* Require to disable power clock if necessary */
  4541. if(pwrclkchanged == SET)
  4542. 8006550: b11f cbz r7, 800655a <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4543. {
  4544. __HAL_RCC_PWR_CLK_DISABLE();
  4545. 8006552: 69e3 ldr r3, [r4, #28]
  4546. 8006554: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4547. 8006558: 61e3 str r3, [r4, #28]
  4548. }
  4549. }
  4550. /*------------------------------ ADC clock Configuration ------------------*/
  4551. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  4552. 800655a: 6828 ldr r0, [r5, #0]
  4553. 800655c: 0783 lsls r3, r0, #30
  4554. 800655e: d506 bpl.n 800656e <HAL_RCCEx_PeriphCLKConfig+0x62>
  4555. {
  4556. /* Check the parameters */
  4557. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  4558. /* Configure the ADC clock source */
  4559. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  4560. 8006560: 4a23 ldr r2, [pc, #140] ; (80065f0 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4561. 8006562: 68a9 ldr r1, [r5, #8]
  4562. 8006564: 6853 ldr r3, [r2, #4]
  4563. 8006566: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  4564. 800656a: 430b orrs r3, r1
  4565. 800656c: 6053 str r3, [r2, #4]
  4566. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  4567. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4568. || defined(STM32F105xC) || defined(STM32F107xC)
  4569. /*------------------------------ USB clock Configuration ------------------*/
  4570. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  4571. 800656e: f010 0010 ands.w r0, r0, #16
  4572. 8006572: d01b beq.n 80065ac <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4573. {
  4574. /* Check the parameters */
  4575. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  4576. /* Configure the USB clock source */
  4577. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4578. 8006574: 4a1e ldr r2, [pc, #120] ; (80065f0 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4579. 8006576: 6969 ldr r1, [r5, #20]
  4580. 8006578: 6853 ldr r3, [r2, #4]
  4581. }
  4582. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  4583. return HAL_OK;
  4584. 800657a: 2000 movs r0, #0
  4585. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4586. 800657c: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  4587. 8006580: 430b orrs r3, r1
  4588. 8006582: 6053 str r3, [r2, #4]
  4589. 8006584: e012 b.n 80065ac <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4590. FlagStatus pwrclkchanged = RESET;
  4591. 8006586: 2700 movs r7, #0
  4592. 8006588: e7d4 b.n 8006534 <HAL_RCCEx_PeriphCLKConfig+0x28>
  4593. SET_BIT(PWR->CR, PWR_CR_DBP);
  4594. 800658a: 6833 ldr r3, [r6, #0]
  4595. 800658c: f443 7380 orr.w r3, r3, #256 ; 0x100
  4596. 8006590: 6033 str r3, [r6, #0]
  4597. tickstart = HAL_GetTick();
  4598. 8006592: f7fe fe1d bl 80051d0 <HAL_GetTick>
  4599. 8006596: 4680 mov r8, r0
  4600. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4601. 8006598: 6833 ldr r3, [r6, #0]
  4602. 800659a: 05d8 lsls r0, r3, #23
  4603. 800659c: d4ce bmi.n 800653c <HAL_RCCEx_PeriphCLKConfig+0x30>
  4604. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4605. 800659e: f7fe fe17 bl 80051d0 <HAL_GetTick>
  4606. 80065a2: eba0 0008 sub.w r0, r0, r8
  4607. 80065a6: 2864 cmp r0, #100 ; 0x64
  4608. 80065a8: d9f6 bls.n 8006598 <HAL_RCCEx_PeriphCLKConfig+0x8c>
  4609. return HAL_TIMEOUT;
  4610. 80065aa: 2003 movs r0, #3
  4611. }
  4612. 80065ac: b002 add sp, #8
  4613. 80065ae: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4614. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4615. 80065b2: 686a ldr r2, [r5, #4]
  4616. 80065b4: f402 7240 and.w r2, r2, #768 ; 0x300
  4617. 80065b8: 4293 cmp r3, r2
  4618. 80065ba: d0c3 beq.n 8006544 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4619. __HAL_RCC_BACKUPRESET_FORCE();
  4620. 80065bc: 2001 movs r0, #1
  4621. 80065be: 4a0e ldr r2, [pc, #56] ; (80065f8 <HAL_RCCEx_PeriphCLKConfig+0xec>)
  4622. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4623. 80065c0: 6a23 ldr r3, [r4, #32]
  4624. __HAL_RCC_BACKUPRESET_FORCE();
  4625. 80065c2: 6010 str r0, [r2, #0]
  4626. __HAL_RCC_BACKUPRESET_RELEASE();
  4627. 80065c4: 2000 movs r0, #0
  4628. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4629. 80065c6: f423 7140 bic.w r1, r3, #768 ; 0x300
  4630. __HAL_RCC_BACKUPRESET_RELEASE();
  4631. 80065ca: 6010 str r0, [r2, #0]
  4632. RCC->BDCR = temp_reg;
  4633. 80065cc: 6221 str r1, [r4, #32]
  4634. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  4635. 80065ce: 07d9 lsls r1, r3, #31
  4636. 80065d0: d5b8 bpl.n 8006544 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4637. tickstart = HAL_GetTick();
  4638. 80065d2: f7fe fdfd bl 80051d0 <HAL_GetTick>
  4639. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4640. 80065d6: f241 3888 movw r8, #5000 ; 0x1388
  4641. tickstart = HAL_GetTick();
  4642. 80065da: 4606 mov r6, r0
  4643. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4644. 80065dc: 6a23 ldr r3, [r4, #32]
  4645. 80065de: 079a lsls r2, r3, #30
  4646. 80065e0: d4b0 bmi.n 8006544 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4647. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4648. 80065e2: f7fe fdf5 bl 80051d0 <HAL_GetTick>
  4649. 80065e6: 1b80 subs r0, r0, r6
  4650. 80065e8: 4540 cmp r0, r8
  4651. 80065ea: d9f7 bls.n 80065dc <HAL_RCCEx_PeriphCLKConfig+0xd0>
  4652. 80065ec: e7dd b.n 80065aa <HAL_RCCEx_PeriphCLKConfig+0x9e>
  4653. 80065ee: bf00 nop
  4654. 80065f0: 40021000 .word 0x40021000
  4655. 80065f4: 40007000 .word 0x40007000
  4656. 80065f8: 42420440 .word 0x42420440
  4657. 080065fc <HAL_RCCEx_GetPeriphCLKFreq>:
  4658. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  4659. @endif
  4660. * @retval Frequency in Hz (0: means that no available frequency for the peripheral)
  4661. */
  4662. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk)
  4663. {
  4664. 80065fc: 4602 mov r2, r0
  4665. 80065fe: b570 push {r4, r5, r6, lr}
  4666. uint32_t prediv1 = 0U, pllclk = 0U, pllmul = 0U;
  4667. uint32_t pll2mul = 0U, pll3mul = 0U, prediv2 = 0U;
  4668. #endif /* STM32F105xC || STM32F107xC */
  4669. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6) || \
  4670. defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)
  4671. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4672. 8006600: 4b3b ldr r3, [pc, #236] ; (80066f0 <HAL_RCCEx_GetPeriphCLKFreq+0xf4>)
  4673. {
  4674. 8006602: b086 sub sp, #24
  4675. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4676. 8006604: ad02 add r5, sp, #8
  4677. 8006606: f103 0610 add.w r6, r3, #16
  4678. 800660a: 462c mov r4, r5
  4679. 800660c: 6818 ldr r0, [r3, #0]
  4680. 800660e: 6859 ldr r1, [r3, #4]
  4681. 8006610: 3308 adds r3, #8
  4682. 8006612: c403 stmia r4!, {r0, r1}
  4683. 8006614: 42b3 cmp r3, r6
  4684. 8006616: 4625 mov r5, r4
  4685. 8006618: d1f7 bne.n 800660a <HAL_RCCEx_GetPeriphCLKFreq+0xe>
  4686. const uint8_t aPredivFactorTable[2] = {1, 2};
  4687. 800661a: 2301 movs r3, #1
  4688. 800661c: f88d 3004 strb.w r3, [sp, #4]
  4689. 8006620: 2302 movs r3, #2
  4690. uint32_t temp_reg = 0U, frequency = 0U;
  4691. /* Check the parameters */
  4692. assert_param(IS_RCC_PERIPHCLOCK(PeriphClk));
  4693. switch (PeriphClk)
  4694. 8006622: 1e50 subs r0, r2, #1
  4695. const uint8_t aPredivFactorTable[2] = {1, 2};
  4696. 8006624: f88d 3005 strb.w r3, [sp, #5]
  4697. switch (PeriphClk)
  4698. 8006628: 280f cmp r0, #15
  4699. 800662a: d85e bhi.n 80066ea <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  4700. 800662c: e8df f000 tbb [pc, r0]
  4701. 8006630: 2d5d5132 .word 0x2d5d5132
  4702. 8006634: 2d5d5d5d .word 0x2d5d5d5d
  4703. 8006638: 5d5d5d5d .word 0x5d5d5d5d
  4704. 800663c: 085d5d5d .word 0x085d5d5d
  4705. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4706. || defined(STM32F105xC) || defined(STM32F107xC)
  4707. case RCC_PERIPHCLK_USB:
  4708. {
  4709. /* Get RCC configuration ------------------------------------------------------*/
  4710. temp_reg = RCC->CFGR;
  4711. 8006640: 4b2c ldr r3, [pc, #176] ; (80066f4 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4712. 8006642: 6859 ldr r1, [r3, #4]
  4713. /* Check if PLL is enabled */
  4714. if (HAL_IS_BIT_SET(RCC->CR,RCC_CR_PLLON))
  4715. 8006644: 6818 ldr r0, [r3, #0]
  4716. 8006646: f010 7080 ands.w r0, r0, #16777216 ; 0x1000000
  4717. 800664a: d037 beq.n 80066bc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4718. {
  4719. pllmul = aPLLMULFactorTable[(uint32_t)(temp_reg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4720. 800664c: f3c1 4283 ubfx r2, r1, #18, #4
  4721. 8006650: a806 add r0, sp, #24
  4722. 8006652: 4402 add r2, r0
  4723. 8006654: f812 0c10 ldrb.w r0, [r2, #-16]
  4724. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4725. 8006658: 03ca lsls r2, r1, #15
  4726. {
  4727. #if defined(STM32F105xC) || defined(STM32F107xC) || defined(STM32F100xB)\
  4728. || defined(STM32F100xE)
  4729. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR2 & RCC_CFGR2_PREDIV1) >> RCC_CFGR2_PREDIV1_Pos];
  4730. #else
  4731. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4732. 800665a: bf41 itttt mi
  4733. 800665c: 685a ldrmi r2, [r3, #4]
  4734. 800665e: a906 addmi r1, sp, #24
  4735. 8006660: f3c2 4240 ubfxmi r2, r2, #17, #1
  4736. 8006664: 1852 addmi r2, r2, r1
  4737. 8006666: bf44 itt mi
  4738. 8006668: f812 1c14 ldrbmi.w r1, [r2, #-20]
  4739. }
  4740. #else
  4741. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4742. {
  4743. /* HSE used as PLL clock source : PLLCLK = HSE/PREDIV1 * PLLMUL */
  4744. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  4745. 800666c: 4a22 ldrmi r2, [pc, #136] ; (80066f8 <HAL_RCCEx_GetPeriphCLKFreq+0xfc>)
  4746. /* Prescaler of 3 selected for USB */
  4747. frequency = (2 * pllclk) / 3;
  4748. }
  4749. #else
  4750. /* USBCLK = PLLCLK / USB prescaler */
  4751. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  4752. 800666e: 685b ldr r3, [r3, #4]
  4753. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  4754. 8006670: bf4c ite mi
  4755. 8006672: fbb2 f2f1 udivmi r2, r2, r1
  4756. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4757. 8006676: 4a21 ldrpl r2, [pc, #132] ; (80066fc <HAL_RCCEx_GetPeriphCLKFreq+0x100>)
  4758. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  4759. 8006678: 025b lsls r3, r3, #9
  4760. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4761. 800667a: fb02 f000 mul.w r0, r2, r0
  4762. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  4763. 800667e: d41d bmi.n 80066bc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4764. frequency = pllclk;
  4765. }
  4766. else
  4767. {
  4768. /* Prescaler of 1.5 selected for USB */
  4769. frequency = (pllclk * 2) / 3;
  4770. 8006680: 2303 movs r3, #3
  4771. 8006682: 0040 lsls r0, r0, #1
  4772. }
  4773. break;
  4774. }
  4775. case RCC_PERIPHCLK_ADC:
  4776. {
  4777. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  4778. 8006684: fbb0 f0f3 udiv r0, r0, r3
  4779. break;
  4780. 8006688: e018 b.n 80066bc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4781. {
  4782. break;
  4783. }
  4784. }
  4785. return(frequency);
  4786. }
  4787. 800668a: b006 add sp, #24
  4788. 800668c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4789. frequency = HAL_RCC_GetSysClockFreq();
  4790. 8006690: f7ff be2e b.w 80062f0 <HAL_RCC_GetSysClockFreq>
  4791. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  4792. 8006694: f240 3102 movw r1, #770 ; 0x302
  4793. temp_reg = RCC->BDCR;
  4794. 8006698: 4a16 ldr r2, [pc, #88] ; (80066f4 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4795. 800669a: 6a13 ldr r3, [r2, #32]
  4796. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  4797. 800669c: 4019 ands r1, r3
  4798. 800669e: f5b1 7f81 cmp.w r1, #258 ; 0x102
  4799. 80066a2: d01f beq.n 80066e4 <HAL_RCCEx_GetPeriphCLKFreq+0xe8>
  4800. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  4801. 80066a4: f403 7340 and.w r3, r3, #768 ; 0x300
  4802. 80066a8: f5b3 7f00 cmp.w r3, #512 ; 0x200
  4803. 80066ac: d108 bne.n 80066c0 <HAL_RCCEx_GetPeriphCLKFreq+0xc4>
  4804. frequency = LSI_VALUE;
  4805. 80066ae: f649 4040 movw r0, #40000 ; 0x9c40
  4806. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  4807. 80066b2: 6a53 ldr r3, [r2, #36] ; 0x24
  4808. frequency = LSI_VALUE;
  4809. 80066b4: f013 0f02 tst.w r3, #2
  4810. frequency = HSE_VALUE / 128U;
  4811. 80066b8: bf08 it eq
  4812. 80066ba: 2000 moveq r0, #0
  4813. }
  4814. 80066bc: b006 add sp, #24
  4815. 80066be: bd70 pop {r4, r5, r6, pc}
  4816. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_HSE_DIV128) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSERDY)))
  4817. 80066c0: f5b3 7f40 cmp.w r3, #768 ; 0x300
  4818. 80066c4: d111 bne.n 80066ea <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  4819. 80066c6: 6813 ldr r3, [r2, #0]
  4820. frequency = HSE_VALUE / 128U;
  4821. 80066c8: f24f 4024 movw r0, #62500 ; 0xf424
  4822. 80066cc: f413 3f00 tst.w r3, #131072 ; 0x20000
  4823. 80066d0: e7f2 b.n 80066b8 <HAL_RCCEx_GetPeriphCLKFreq+0xbc>
  4824. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  4825. 80066d2: f7ff ff0b bl 80064ec <HAL_RCC_GetPCLK2Freq>
  4826. 80066d6: 4b07 ldr r3, [pc, #28] ; (80066f4 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4827. 80066d8: 685b ldr r3, [r3, #4]
  4828. 80066da: f3c3 3381 ubfx r3, r3, #14, #2
  4829. 80066de: 3301 adds r3, #1
  4830. 80066e0: 005b lsls r3, r3, #1
  4831. 80066e2: e7cf b.n 8006684 <HAL_RCCEx_GetPeriphCLKFreq+0x88>
  4832. frequency = LSE_VALUE;
  4833. 80066e4: f44f 4000 mov.w r0, #32768 ; 0x8000
  4834. 80066e8: e7e8 b.n 80066bc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4835. frequency = 0U;
  4836. 80066ea: 2000 movs r0, #0
  4837. 80066ec: e7e6 b.n 80066bc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4838. 80066ee: bf00 nop
  4839. 80066f0: 0800ba80 .word 0x0800ba80
  4840. 80066f4: 40021000 .word 0x40021000
  4841. 80066f8: 007a1200 .word 0x007a1200
  4842. 80066fc: 003d0900 .word 0x003d0900
  4843. 08006700 <HAL_TIM_OC_DelayElapsedCallback>:
  4844. 8006700: 4770 bx lr
  4845. 08006702 <HAL_TIM_IC_CaptureCallback>:
  4846. 8006702: 4770 bx lr
  4847. 08006704 <HAL_TIM_PWM_PulseFinishedCallback>:
  4848. 8006704: 4770 bx lr
  4849. 08006706 <HAL_TIM_TriggerCallback>:
  4850. 8006706: 4770 bx lr
  4851. 08006708 <HAL_TIM_IRQHandler>:
  4852. * @retval None
  4853. */
  4854. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  4855. {
  4856. /* Capture compare 1 event */
  4857. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  4858. 8006708: 6803 ldr r3, [r0, #0]
  4859. {
  4860. 800670a: b510 push {r4, lr}
  4861. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  4862. 800670c: 691a ldr r2, [r3, #16]
  4863. {
  4864. 800670e: 4604 mov r4, r0
  4865. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  4866. 8006710: 0791 lsls r1, r2, #30
  4867. 8006712: d50e bpl.n 8006732 <HAL_TIM_IRQHandler+0x2a>
  4868. {
  4869. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  4870. 8006714: 68da ldr r2, [r3, #12]
  4871. 8006716: 0792 lsls r2, r2, #30
  4872. 8006718: d50b bpl.n 8006732 <HAL_TIM_IRQHandler+0x2a>
  4873. {
  4874. {
  4875. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  4876. 800671a: f06f 0202 mvn.w r2, #2
  4877. 800671e: 611a str r2, [r3, #16]
  4878. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  4879. 8006720: 2201 movs r2, #1
  4880. /* Input capture event */
  4881. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  4882. 8006722: 699b ldr r3, [r3, #24]
  4883. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  4884. 8006724: 7702 strb r2, [r0, #28]
  4885. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  4886. 8006726: 079b lsls r3, r3, #30
  4887. 8006728: d077 beq.n 800681a <HAL_TIM_IRQHandler+0x112>
  4888. {
  4889. HAL_TIM_IC_CaptureCallback(htim);
  4890. 800672a: f7ff ffea bl 8006702 <HAL_TIM_IC_CaptureCallback>
  4891. else
  4892. {
  4893. HAL_TIM_OC_DelayElapsedCallback(htim);
  4894. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4895. }
  4896. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4897. 800672e: 2300 movs r3, #0
  4898. 8006730: 7723 strb r3, [r4, #28]
  4899. }
  4900. }
  4901. }
  4902. /* Capture compare 2 event */
  4903. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  4904. 8006732: 6823 ldr r3, [r4, #0]
  4905. 8006734: 691a ldr r2, [r3, #16]
  4906. 8006736: 0750 lsls r0, r2, #29
  4907. 8006738: d510 bpl.n 800675c <HAL_TIM_IRQHandler+0x54>
  4908. {
  4909. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  4910. 800673a: 68da ldr r2, [r3, #12]
  4911. 800673c: 0751 lsls r1, r2, #29
  4912. 800673e: d50d bpl.n 800675c <HAL_TIM_IRQHandler+0x54>
  4913. {
  4914. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  4915. 8006740: f06f 0204 mvn.w r2, #4
  4916. 8006744: 611a str r2, [r3, #16]
  4917. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  4918. 8006746: 2202 movs r2, #2
  4919. /* Input capture event */
  4920. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  4921. 8006748: 699b ldr r3, [r3, #24]
  4922. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  4923. 800674a: 7722 strb r2, [r4, #28]
  4924. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  4925. 800674c: f413 7f40 tst.w r3, #768 ; 0x300
  4926. {
  4927. HAL_TIM_IC_CaptureCallback(htim);
  4928. 8006750: 4620 mov r0, r4
  4929. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  4930. 8006752: d068 beq.n 8006826 <HAL_TIM_IRQHandler+0x11e>
  4931. HAL_TIM_IC_CaptureCallback(htim);
  4932. 8006754: f7ff ffd5 bl 8006702 <HAL_TIM_IC_CaptureCallback>
  4933. else
  4934. {
  4935. HAL_TIM_OC_DelayElapsedCallback(htim);
  4936. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4937. }
  4938. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4939. 8006758: 2300 movs r3, #0
  4940. 800675a: 7723 strb r3, [r4, #28]
  4941. }
  4942. }
  4943. /* Capture compare 3 event */
  4944. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  4945. 800675c: 6823 ldr r3, [r4, #0]
  4946. 800675e: 691a ldr r2, [r3, #16]
  4947. 8006760: 0712 lsls r2, r2, #28
  4948. 8006762: d50f bpl.n 8006784 <HAL_TIM_IRQHandler+0x7c>
  4949. {
  4950. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  4951. 8006764: 68da ldr r2, [r3, #12]
  4952. 8006766: 0710 lsls r0, r2, #28
  4953. 8006768: d50c bpl.n 8006784 <HAL_TIM_IRQHandler+0x7c>
  4954. {
  4955. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  4956. 800676a: f06f 0208 mvn.w r2, #8
  4957. 800676e: 611a str r2, [r3, #16]
  4958. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  4959. 8006770: 2204 movs r2, #4
  4960. /* Input capture event */
  4961. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  4962. 8006772: 69db ldr r3, [r3, #28]
  4963. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  4964. 8006774: 7722 strb r2, [r4, #28]
  4965. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  4966. 8006776: 0799 lsls r1, r3, #30
  4967. {
  4968. HAL_TIM_IC_CaptureCallback(htim);
  4969. 8006778: 4620 mov r0, r4
  4970. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  4971. 800677a: d05a beq.n 8006832 <HAL_TIM_IRQHandler+0x12a>
  4972. HAL_TIM_IC_CaptureCallback(htim);
  4973. 800677c: f7ff ffc1 bl 8006702 <HAL_TIM_IC_CaptureCallback>
  4974. else
  4975. {
  4976. HAL_TIM_OC_DelayElapsedCallback(htim);
  4977. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4978. }
  4979. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4980. 8006780: 2300 movs r3, #0
  4981. 8006782: 7723 strb r3, [r4, #28]
  4982. }
  4983. }
  4984. /* Capture compare 4 event */
  4985. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  4986. 8006784: 6823 ldr r3, [r4, #0]
  4987. 8006786: 691a ldr r2, [r3, #16]
  4988. 8006788: 06d2 lsls r2, r2, #27
  4989. 800678a: d510 bpl.n 80067ae <HAL_TIM_IRQHandler+0xa6>
  4990. {
  4991. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  4992. 800678c: 68da ldr r2, [r3, #12]
  4993. 800678e: 06d0 lsls r0, r2, #27
  4994. 8006790: d50d bpl.n 80067ae <HAL_TIM_IRQHandler+0xa6>
  4995. {
  4996. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  4997. 8006792: f06f 0210 mvn.w r2, #16
  4998. 8006796: 611a str r2, [r3, #16]
  4999. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  5000. 8006798: 2208 movs r2, #8
  5001. /* Input capture event */
  5002. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5003. 800679a: 69db ldr r3, [r3, #28]
  5004. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  5005. 800679c: 7722 strb r2, [r4, #28]
  5006. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5007. 800679e: f413 7f40 tst.w r3, #768 ; 0x300
  5008. {
  5009. HAL_TIM_IC_CaptureCallback(htim);
  5010. 80067a2: 4620 mov r0, r4
  5011. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5012. 80067a4: d04b beq.n 800683e <HAL_TIM_IRQHandler+0x136>
  5013. HAL_TIM_IC_CaptureCallback(htim);
  5014. 80067a6: f7ff ffac bl 8006702 <HAL_TIM_IC_CaptureCallback>
  5015. else
  5016. {
  5017. HAL_TIM_OC_DelayElapsedCallback(htim);
  5018. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5019. }
  5020. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5021. 80067aa: 2300 movs r3, #0
  5022. 80067ac: 7723 strb r3, [r4, #28]
  5023. }
  5024. }
  5025. /* TIM Update event */
  5026. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  5027. 80067ae: 6823 ldr r3, [r4, #0]
  5028. 80067b0: 691a ldr r2, [r3, #16]
  5029. 80067b2: 07d1 lsls r1, r2, #31
  5030. 80067b4: d508 bpl.n 80067c8 <HAL_TIM_IRQHandler+0xc0>
  5031. {
  5032. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  5033. 80067b6: 68da ldr r2, [r3, #12]
  5034. 80067b8: 07d2 lsls r2, r2, #31
  5035. 80067ba: d505 bpl.n 80067c8 <HAL_TIM_IRQHandler+0xc0>
  5036. {
  5037. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  5038. 80067bc: f06f 0201 mvn.w r2, #1
  5039. HAL_TIM_PeriodElapsedCallback(htim);
  5040. 80067c0: 4620 mov r0, r4
  5041. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  5042. 80067c2: 611a str r2, [r3, #16]
  5043. HAL_TIM_PeriodElapsedCallback(htim);
  5044. 80067c4: f001 f9f0 bl 8007ba8 <HAL_TIM_PeriodElapsedCallback>
  5045. }
  5046. }
  5047. /* TIM Break input event */
  5048. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  5049. 80067c8: 6823 ldr r3, [r4, #0]
  5050. 80067ca: 691a ldr r2, [r3, #16]
  5051. 80067cc: 0610 lsls r0, r2, #24
  5052. 80067ce: d508 bpl.n 80067e2 <HAL_TIM_IRQHandler+0xda>
  5053. {
  5054. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  5055. 80067d0: 68da ldr r2, [r3, #12]
  5056. 80067d2: 0611 lsls r1, r2, #24
  5057. 80067d4: d505 bpl.n 80067e2 <HAL_TIM_IRQHandler+0xda>
  5058. {
  5059. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  5060. 80067d6: f06f 0280 mvn.w r2, #128 ; 0x80
  5061. HAL_TIMEx_BreakCallback(htim);
  5062. 80067da: 4620 mov r0, r4
  5063. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  5064. 80067dc: 611a str r2, [r3, #16]
  5065. HAL_TIMEx_BreakCallback(htim);
  5066. 80067de: f000 f8be bl 800695e <HAL_TIMEx_BreakCallback>
  5067. }
  5068. }
  5069. /* TIM Trigger detection event */
  5070. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  5071. 80067e2: 6823 ldr r3, [r4, #0]
  5072. 80067e4: 691a ldr r2, [r3, #16]
  5073. 80067e6: 0652 lsls r2, r2, #25
  5074. 80067e8: d508 bpl.n 80067fc <HAL_TIM_IRQHandler+0xf4>
  5075. {
  5076. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  5077. 80067ea: 68da ldr r2, [r3, #12]
  5078. 80067ec: 0650 lsls r0, r2, #25
  5079. 80067ee: d505 bpl.n 80067fc <HAL_TIM_IRQHandler+0xf4>
  5080. {
  5081. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  5082. 80067f0: f06f 0240 mvn.w r2, #64 ; 0x40
  5083. HAL_TIM_TriggerCallback(htim);
  5084. 80067f4: 4620 mov r0, r4
  5085. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  5086. 80067f6: 611a str r2, [r3, #16]
  5087. HAL_TIM_TriggerCallback(htim);
  5088. 80067f8: f7ff ff85 bl 8006706 <HAL_TIM_TriggerCallback>
  5089. }
  5090. }
  5091. /* TIM commutation event */
  5092. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  5093. 80067fc: 6823 ldr r3, [r4, #0]
  5094. 80067fe: 691a ldr r2, [r3, #16]
  5095. 8006800: 0691 lsls r1, r2, #26
  5096. 8006802: d522 bpl.n 800684a <HAL_TIM_IRQHandler+0x142>
  5097. {
  5098. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  5099. 8006804: 68da ldr r2, [r3, #12]
  5100. 8006806: 0692 lsls r2, r2, #26
  5101. 8006808: d51f bpl.n 800684a <HAL_TIM_IRQHandler+0x142>
  5102. {
  5103. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  5104. 800680a: f06f 0220 mvn.w r2, #32
  5105. HAL_TIMEx_CommutationCallback(htim);
  5106. 800680e: 4620 mov r0, r4
  5107. }
  5108. }
  5109. }
  5110. 8006810: e8bd 4010 ldmia.w sp!, {r4, lr}
  5111. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  5112. 8006814: 611a str r2, [r3, #16]
  5113. HAL_TIMEx_CommutationCallback(htim);
  5114. 8006816: f000 b8a1 b.w 800695c <HAL_TIMEx_CommutationCallback>
  5115. HAL_TIM_OC_DelayElapsedCallback(htim);
  5116. 800681a: f7ff ff71 bl 8006700 <HAL_TIM_OC_DelayElapsedCallback>
  5117. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5118. 800681e: 4620 mov r0, r4
  5119. 8006820: f7ff ff70 bl 8006704 <HAL_TIM_PWM_PulseFinishedCallback>
  5120. 8006824: e783 b.n 800672e <HAL_TIM_IRQHandler+0x26>
  5121. HAL_TIM_OC_DelayElapsedCallback(htim);
  5122. 8006826: f7ff ff6b bl 8006700 <HAL_TIM_OC_DelayElapsedCallback>
  5123. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5124. 800682a: 4620 mov r0, r4
  5125. 800682c: f7ff ff6a bl 8006704 <HAL_TIM_PWM_PulseFinishedCallback>
  5126. 8006830: e792 b.n 8006758 <HAL_TIM_IRQHandler+0x50>
  5127. HAL_TIM_OC_DelayElapsedCallback(htim);
  5128. 8006832: f7ff ff65 bl 8006700 <HAL_TIM_OC_DelayElapsedCallback>
  5129. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5130. 8006836: 4620 mov r0, r4
  5131. 8006838: f7ff ff64 bl 8006704 <HAL_TIM_PWM_PulseFinishedCallback>
  5132. 800683c: e7a0 b.n 8006780 <HAL_TIM_IRQHandler+0x78>
  5133. HAL_TIM_OC_DelayElapsedCallback(htim);
  5134. 800683e: f7ff ff5f bl 8006700 <HAL_TIM_OC_DelayElapsedCallback>
  5135. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5136. 8006842: 4620 mov r0, r4
  5137. 8006844: f7ff ff5e bl 8006704 <HAL_TIM_PWM_PulseFinishedCallback>
  5138. 8006848: e7af b.n 80067aa <HAL_TIM_IRQHandler+0xa2>
  5139. 800684a: bd10 pop {r4, pc}
  5140. 0800684c <TIM_Base_SetConfig>:
  5141. {
  5142. uint32_t tmpcr1 = 0U;
  5143. tmpcr1 = TIMx->CR1;
  5144. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  5145. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5146. 800684c: 4a24 ldr r2, [pc, #144] ; (80068e0 <TIM_Base_SetConfig+0x94>)
  5147. tmpcr1 = TIMx->CR1;
  5148. 800684e: 6803 ldr r3, [r0, #0]
  5149. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5150. 8006850: 4290 cmp r0, r2
  5151. 8006852: d012 beq.n 800687a <TIM_Base_SetConfig+0x2e>
  5152. 8006854: f502 6200 add.w r2, r2, #2048 ; 0x800
  5153. 8006858: 4290 cmp r0, r2
  5154. 800685a: d00e beq.n 800687a <TIM_Base_SetConfig+0x2e>
  5155. 800685c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5156. 8006860: d00b beq.n 800687a <TIM_Base_SetConfig+0x2e>
  5157. 8006862: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5158. 8006866: 4290 cmp r0, r2
  5159. 8006868: d007 beq.n 800687a <TIM_Base_SetConfig+0x2e>
  5160. 800686a: f502 6280 add.w r2, r2, #1024 ; 0x400
  5161. 800686e: 4290 cmp r0, r2
  5162. 8006870: d003 beq.n 800687a <TIM_Base_SetConfig+0x2e>
  5163. 8006872: f502 6280 add.w r2, r2, #1024 ; 0x400
  5164. 8006876: 4290 cmp r0, r2
  5165. 8006878: d11d bne.n 80068b6 <TIM_Base_SetConfig+0x6a>
  5166. {
  5167. /* Select the Counter Mode */
  5168. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5169. tmpcr1 |= Structure->CounterMode;
  5170. 800687a: 684a ldr r2, [r1, #4]
  5171. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5172. 800687c: f023 0370 bic.w r3, r3, #112 ; 0x70
  5173. tmpcr1 |= Structure->CounterMode;
  5174. 8006880: 4313 orrs r3, r2
  5175. }
  5176. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  5177. 8006882: 4a17 ldr r2, [pc, #92] ; (80068e0 <TIM_Base_SetConfig+0x94>)
  5178. 8006884: 4290 cmp r0, r2
  5179. 8006886: d012 beq.n 80068ae <TIM_Base_SetConfig+0x62>
  5180. 8006888: f502 6200 add.w r2, r2, #2048 ; 0x800
  5181. 800688c: 4290 cmp r0, r2
  5182. 800688e: d00e beq.n 80068ae <TIM_Base_SetConfig+0x62>
  5183. 8006890: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5184. 8006894: d00b beq.n 80068ae <TIM_Base_SetConfig+0x62>
  5185. 8006896: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5186. 800689a: 4290 cmp r0, r2
  5187. 800689c: d007 beq.n 80068ae <TIM_Base_SetConfig+0x62>
  5188. 800689e: f502 6280 add.w r2, r2, #1024 ; 0x400
  5189. 80068a2: 4290 cmp r0, r2
  5190. 80068a4: d003 beq.n 80068ae <TIM_Base_SetConfig+0x62>
  5191. 80068a6: f502 6280 add.w r2, r2, #1024 ; 0x400
  5192. 80068aa: 4290 cmp r0, r2
  5193. 80068ac: d103 bne.n 80068b6 <TIM_Base_SetConfig+0x6a>
  5194. {
  5195. /* Set the clock division */
  5196. tmpcr1 &= ~TIM_CR1_CKD;
  5197. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5198. 80068ae: 68ca ldr r2, [r1, #12]
  5199. tmpcr1 &= ~TIM_CR1_CKD;
  5200. 80068b0: f423 7340 bic.w r3, r3, #768 ; 0x300
  5201. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5202. 80068b4: 4313 orrs r3, r2
  5203. }
  5204. /* Set the auto-reload preload */
  5205. tmpcr1 &= ~TIM_CR1_ARPE;
  5206. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5207. 80068b6: 694a ldr r2, [r1, #20]
  5208. tmpcr1 &= ~TIM_CR1_ARPE;
  5209. 80068b8: f023 0380 bic.w r3, r3, #128 ; 0x80
  5210. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5211. 80068bc: 4313 orrs r3, r2
  5212. TIMx->CR1 = tmpcr1;
  5213. 80068be: 6003 str r3, [r0, #0]
  5214. /* Set the Autoreload value */
  5215. TIMx->ARR = (uint32_t)Structure->Period ;
  5216. 80068c0: 688b ldr r3, [r1, #8]
  5217. 80068c2: 62c3 str r3, [r0, #44] ; 0x2c
  5218. /* Set the Prescaler value */
  5219. TIMx->PSC = (uint32_t)Structure->Prescaler;
  5220. 80068c4: 680b ldr r3, [r1, #0]
  5221. 80068c6: 6283 str r3, [r0, #40] ; 0x28
  5222. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  5223. 80068c8: 4b05 ldr r3, [pc, #20] ; (80068e0 <TIM_Base_SetConfig+0x94>)
  5224. 80068ca: 4298 cmp r0, r3
  5225. 80068cc: d003 beq.n 80068d6 <TIM_Base_SetConfig+0x8a>
  5226. 80068ce: f503 6300 add.w r3, r3, #2048 ; 0x800
  5227. 80068d2: 4298 cmp r0, r3
  5228. 80068d4: d101 bne.n 80068da <TIM_Base_SetConfig+0x8e>
  5229. {
  5230. /* Set the Repetition Counter value */
  5231. TIMx->RCR = Structure->RepetitionCounter;
  5232. 80068d6: 690b ldr r3, [r1, #16]
  5233. 80068d8: 6303 str r3, [r0, #48] ; 0x30
  5234. }
  5235. /* Generate an update event to reload the Prescaler
  5236. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  5237. TIMx->EGR = TIM_EGR_UG;
  5238. 80068da: 2301 movs r3, #1
  5239. 80068dc: 6143 str r3, [r0, #20]
  5240. 80068de: 4770 bx lr
  5241. 80068e0: 40012c00 .word 0x40012c00
  5242. 080068e4 <HAL_TIM_Base_Init>:
  5243. {
  5244. 80068e4: b510 push {r4, lr}
  5245. if(htim == NULL)
  5246. 80068e6: 4604 mov r4, r0
  5247. 80068e8: b1a0 cbz r0, 8006914 <HAL_TIM_Base_Init+0x30>
  5248. if(htim->State == HAL_TIM_STATE_RESET)
  5249. 80068ea: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  5250. 80068ee: f003 02ff and.w r2, r3, #255 ; 0xff
  5251. 80068f2: b91b cbnz r3, 80068fc <HAL_TIM_Base_Init+0x18>
  5252. htim->Lock = HAL_UNLOCKED;
  5253. 80068f4: f880 203c strb.w r2, [r0, #60] ; 0x3c
  5254. HAL_TIM_Base_MspInit(htim);
  5255. 80068f8: f001 fd52 bl 80083a0 <HAL_TIM_Base_MspInit>
  5256. htim->State= HAL_TIM_STATE_BUSY;
  5257. 80068fc: 2302 movs r3, #2
  5258. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5259. 80068fe: 6820 ldr r0, [r4, #0]
  5260. htim->State= HAL_TIM_STATE_BUSY;
  5261. 8006900: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5262. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5263. 8006904: 1d21 adds r1, r4, #4
  5264. 8006906: f7ff ffa1 bl 800684c <TIM_Base_SetConfig>
  5265. htim->State= HAL_TIM_STATE_READY;
  5266. 800690a: 2301 movs r3, #1
  5267. return HAL_OK;
  5268. 800690c: 2000 movs r0, #0
  5269. htim->State= HAL_TIM_STATE_READY;
  5270. 800690e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5271. return HAL_OK;
  5272. 8006912: bd10 pop {r4, pc}
  5273. return HAL_ERROR;
  5274. 8006914: 2001 movs r0, #1
  5275. }
  5276. 8006916: bd10 pop {r4, pc}
  5277. 08006918 <HAL_TIMEx_MasterConfigSynchronization>:
  5278. /* Check the parameters */
  5279. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  5280. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  5281. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  5282. __HAL_LOCK(htim);
  5283. 8006918: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  5284. {
  5285. 800691c: b510 push {r4, lr}
  5286. __HAL_LOCK(htim);
  5287. 800691e: 2b01 cmp r3, #1
  5288. 8006920: f04f 0302 mov.w r3, #2
  5289. 8006924: d018 beq.n 8006958 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  5290. htim->State = HAL_TIM_STATE_BUSY;
  5291. 8006926: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5292. /* Reset the MMS Bits */
  5293. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5294. 800692a: 6803 ldr r3, [r0, #0]
  5295. /* Select the TRGO source */
  5296. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5297. 800692c: 680c ldr r4, [r1, #0]
  5298. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5299. 800692e: 685a ldr r2, [r3, #4]
  5300. /* Reset the MSM Bit */
  5301. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5302. /* Set or Reset the MSM Bit */
  5303. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5304. 8006930: 6849 ldr r1, [r1, #4]
  5305. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5306. 8006932: f022 0270 bic.w r2, r2, #112 ; 0x70
  5307. 8006936: 605a str r2, [r3, #4]
  5308. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5309. 8006938: 685a ldr r2, [r3, #4]
  5310. 800693a: 4322 orrs r2, r4
  5311. 800693c: 605a str r2, [r3, #4]
  5312. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5313. 800693e: 689a ldr r2, [r3, #8]
  5314. 8006940: f022 0280 bic.w r2, r2, #128 ; 0x80
  5315. 8006944: 609a str r2, [r3, #8]
  5316. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5317. 8006946: 689a ldr r2, [r3, #8]
  5318. 8006948: 430a orrs r2, r1
  5319. 800694a: 609a str r2, [r3, #8]
  5320. htim->State = HAL_TIM_STATE_READY;
  5321. 800694c: 2301 movs r3, #1
  5322. 800694e: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5323. __HAL_UNLOCK(htim);
  5324. 8006952: 2300 movs r3, #0
  5325. 8006954: f880 303c strb.w r3, [r0, #60] ; 0x3c
  5326. __HAL_LOCK(htim);
  5327. 8006958: 4618 mov r0, r3
  5328. return HAL_OK;
  5329. }
  5330. 800695a: bd10 pop {r4, pc}
  5331. 0800695c <HAL_TIMEx_CommutationCallback>:
  5332. 800695c: 4770 bx lr
  5333. 0800695e <HAL_TIMEx_BreakCallback>:
  5334. * @brief Hall Break detection callback in non blocking mode
  5335. * @param htim : TIM handle
  5336. * @retval None
  5337. */
  5338. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  5339. {
  5340. 800695e: 4770 bx lr
  5341. 08006960 <UART_EndRxTransfer>:
  5342. * @retval None
  5343. */
  5344. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  5345. {
  5346. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  5347. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  5348. 8006960: 6803 ldr r3, [r0, #0]
  5349. 8006962: 68da ldr r2, [r3, #12]
  5350. 8006964: f422 7290 bic.w r2, r2, #288 ; 0x120
  5351. 8006968: 60da str r2, [r3, #12]
  5352. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5353. 800696a: 695a ldr r2, [r3, #20]
  5354. 800696c: f022 0201 bic.w r2, r2, #1
  5355. 8006970: 615a str r2, [r3, #20]
  5356. /* At end of Rx process, restore huart->RxState to Ready */
  5357. huart->RxState = HAL_UART_STATE_READY;
  5358. 8006972: 2320 movs r3, #32
  5359. 8006974: f880 303a strb.w r3, [r0, #58] ; 0x3a
  5360. 8006978: 4770 bx lr
  5361. ...
  5362. 0800697c <UART_SetConfig>:
  5363. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  5364. * the configuration information for the specified UART module.
  5365. * @retval None
  5366. */
  5367. static void UART_SetConfig(UART_HandleTypeDef *huart)
  5368. {
  5369. 800697c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5370. assert_param(IS_UART_MODE(huart->Init.Mode));
  5371. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  5372. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  5373. * to huart->Init.StopBits value */
  5374. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5375. 8006980: 6805 ldr r5, [r0, #0]
  5376. 8006982: 68c2 ldr r2, [r0, #12]
  5377. 8006984: 692b ldr r3, [r5, #16]
  5378. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  5379. MODIFY_REG(huart->Instance->CR1,
  5380. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  5381. tmpreg);
  5382. #else
  5383. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5384. 8006986: 6901 ldr r1, [r0, #16]
  5385. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5386. 8006988: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  5387. 800698c: 4313 orrs r3, r2
  5388. 800698e: 612b str r3, [r5, #16]
  5389. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5390. 8006990: 6883 ldr r3, [r0, #8]
  5391. MODIFY_REG(huart->Instance->CR1,
  5392. 8006992: 68ea ldr r2, [r5, #12]
  5393. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5394. 8006994: 430b orrs r3, r1
  5395. 8006996: 6941 ldr r1, [r0, #20]
  5396. MODIFY_REG(huart->Instance->CR1,
  5397. 8006998: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  5398. 800699c: f022 020c bic.w r2, r2, #12
  5399. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5400. 80069a0: 430b orrs r3, r1
  5401. MODIFY_REG(huart->Instance->CR1,
  5402. 80069a2: 4313 orrs r3, r2
  5403. 80069a4: 60eb str r3, [r5, #12]
  5404. tmpreg);
  5405. #endif /* USART_CR1_OVER8 */
  5406. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  5407. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  5408. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  5409. 80069a6: 696b ldr r3, [r5, #20]
  5410. 80069a8: 6982 ldr r2, [r0, #24]
  5411. 80069aa: f423 7340 bic.w r3, r3, #768 ; 0x300
  5412. 80069ae: 4313 orrs r3, r2
  5413. 80069b0: 616b str r3, [r5, #20]
  5414. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5415. }
  5416. }
  5417. #else
  5418. /*-------------------------- USART BRR Configuration ---------------------*/
  5419. if(huart->Instance == USART1)
  5420. 80069b2: 4b40 ldr r3, [pc, #256] ; (8006ab4 <UART_SetConfig+0x138>)
  5421. {
  5422. 80069b4: 4681 mov r9, r0
  5423. if(huart->Instance == USART1)
  5424. 80069b6: 429d cmp r5, r3
  5425. 80069b8: f04f 0419 mov.w r4, #25
  5426. 80069bc: d146 bne.n 8006a4c <UART_SetConfig+0xd0>
  5427. {
  5428. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  5429. 80069be: f7ff fd95 bl 80064ec <HAL_RCC_GetPCLK2Freq>
  5430. 80069c2: fb04 f300 mul.w r3, r4, r0
  5431. 80069c6: f8d9 6004 ldr.w r6, [r9, #4]
  5432. 80069ca: f04f 0864 mov.w r8, #100 ; 0x64
  5433. 80069ce: 00b6 lsls r6, r6, #2
  5434. 80069d0: fbb3 f3f6 udiv r3, r3, r6
  5435. 80069d4: fbb3 f3f8 udiv r3, r3, r8
  5436. 80069d8: 011e lsls r6, r3, #4
  5437. 80069da: f7ff fd87 bl 80064ec <HAL_RCC_GetPCLK2Freq>
  5438. 80069de: 4360 muls r0, r4
  5439. 80069e0: f8d9 3004 ldr.w r3, [r9, #4]
  5440. 80069e4: 009b lsls r3, r3, #2
  5441. 80069e6: fbb0 f7f3 udiv r7, r0, r3
  5442. 80069ea: f7ff fd7f bl 80064ec <HAL_RCC_GetPCLK2Freq>
  5443. 80069ee: 4360 muls r0, r4
  5444. 80069f0: f8d9 3004 ldr.w r3, [r9, #4]
  5445. 80069f4: 009b lsls r3, r3, #2
  5446. 80069f6: fbb0 f3f3 udiv r3, r0, r3
  5447. 80069fa: fbb3 f3f8 udiv r3, r3, r8
  5448. 80069fe: fb08 7313 mls r3, r8, r3, r7
  5449. 8006a02: 011b lsls r3, r3, #4
  5450. 8006a04: 3332 adds r3, #50 ; 0x32
  5451. 8006a06: fbb3 f3f8 udiv r3, r3, r8
  5452. 8006a0a: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5453. 8006a0e: f7ff fd6d bl 80064ec <HAL_RCC_GetPCLK2Freq>
  5454. 8006a12: 4360 muls r0, r4
  5455. 8006a14: f8d9 2004 ldr.w r2, [r9, #4]
  5456. 8006a18: 0092 lsls r2, r2, #2
  5457. 8006a1a: fbb0 faf2 udiv sl, r0, r2
  5458. 8006a1e: f7ff fd65 bl 80064ec <HAL_RCC_GetPCLK2Freq>
  5459. }
  5460. else
  5461. {
  5462. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5463. 8006a22: 4360 muls r0, r4
  5464. 8006a24: f8d9 3004 ldr.w r3, [r9, #4]
  5465. 8006a28: 009b lsls r3, r3, #2
  5466. 8006a2a: fbb0 f3f3 udiv r3, r0, r3
  5467. 8006a2e: fbb3 f3f8 udiv r3, r3, r8
  5468. 8006a32: fb08 a313 mls r3, r8, r3, sl
  5469. 8006a36: 011b lsls r3, r3, #4
  5470. 8006a38: 3332 adds r3, #50 ; 0x32
  5471. 8006a3a: fbb3 f3f8 udiv r3, r3, r8
  5472. 8006a3e: f003 030f and.w r3, r3, #15
  5473. 8006a42: 433b orrs r3, r7
  5474. 8006a44: 4433 add r3, r6
  5475. 8006a46: 60ab str r3, [r5, #8]
  5476. 8006a48: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5477. 8006a4c: f7ff fd3e bl 80064cc <HAL_RCC_GetPCLK1Freq>
  5478. 8006a50: fb04 f300 mul.w r3, r4, r0
  5479. 8006a54: f8d9 6004 ldr.w r6, [r9, #4]
  5480. 8006a58: f04f 0864 mov.w r8, #100 ; 0x64
  5481. 8006a5c: 00b6 lsls r6, r6, #2
  5482. 8006a5e: fbb3 f3f6 udiv r3, r3, r6
  5483. 8006a62: fbb3 f3f8 udiv r3, r3, r8
  5484. 8006a66: 011e lsls r6, r3, #4
  5485. 8006a68: f7ff fd30 bl 80064cc <HAL_RCC_GetPCLK1Freq>
  5486. 8006a6c: 4360 muls r0, r4
  5487. 8006a6e: f8d9 3004 ldr.w r3, [r9, #4]
  5488. 8006a72: 009b lsls r3, r3, #2
  5489. 8006a74: fbb0 f7f3 udiv r7, r0, r3
  5490. 8006a78: f7ff fd28 bl 80064cc <HAL_RCC_GetPCLK1Freq>
  5491. 8006a7c: 4360 muls r0, r4
  5492. 8006a7e: f8d9 3004 ldr.w r3, [r9, #4]
  5493. 8006a82: 009b lsls r3, r3, #2
  5494. 8006a84: fbb0 f3f3 udiv r3, r0, r3
  5495. 8006a88: fbb3 f3f8 udiv r3, r3, r8
  5496. 8006a8c: fb08 7313 mls r3, r8, r3, r7
  5497. 8006a90: 011b lsls r3, r3, #4
  5498. 8006a92: 3332 adds r3, #50 ; 0x32
  5499. 8006a94: fbb3 f3f8 udiv r3, r3, r8
  5500. 8006a98: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5501. 8006a9c: f7ff fd16 bl 80064cc <HAL_RCC_GetPCLK1Freq>
  5502. 8006aa0: 4360 muls r0, r4
  5503. 8006aa2: f8d9 2004 ldr.w r2, [r9, #4]
  5504. 8006aa6: 0092 lsls r2, r2, #2
  5505. 8006aa8: fbb0 faf2 udiv sl, r0, r2
  5506. 8006aac: f7ff fd0e bl 80064cc <HAL_RCC_GetPCLK1Freq>
  5507. 8006ab0: e7b7 b.n 8006a22 <UART_SetConfig+0xa6>
  5508. 8006ab2: bf00 nop
  5509. 8006ab4: 40013800 .word 0x40013800
  5510. 08006ab8 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  5511. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  5512. 8006ab8: b5f8 push {r3, r4, r5, r6, r7, lr}
  5513. 8006aba: 4604 mov r4, r0
  5514. 8006abc: 460e mov r6, r1
  5515. 8006abe: 4617 mov r7, r2
  5516. 8006ac0: 461d mov r5, r3
  5517. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  5518. 8006ac2: 6821 ldr r1, [r4, #0]
  5519. 8006ac4: 680b ldr r3, [r1, #0]
  5520. 8006ac6: ea36 0303 bics.w r3, r6, r3
  5521. 8006aca: d101 bne.n 8006ad0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  5522. return HAL_OK;
  5523. 8006acc: 2000 movs r0, #0
  5524. }
  5525. 8006ace: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5526. if(Timeout != HAL_MAX_DELAY)
  5527. 8006ad0: 1c6b adds r3, r5, #1
  5528. 8006ad2: d0f7 beq.n 8006ac4 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  5529. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5530. 8006ad4: b995 cbnz r5, 8006afc <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  5531. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5532. 8006ad6: 6823 ldr r3, [r4, #0]
  5533. __HAL_UNLOCK(huart);
  5534. 8006ad8: 2003 movs r0, #3
  5535. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5536. 8006ada: 68da ldr r2, [r3, #12]
  5537. 8006adc: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  5538. 8006ae0: 60da str r2, [r3, #12]
  5539. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5540. 8006ae2: 695a ldr r2, [r3, #20]
  5541. 8006ae4: f022 0201 bic.w r2, r2, #1
  5542. 8006ae8: 615a str r2, [r3, #20]
  5543. huart->gState = HAL_UART_STATE_READY;
  5544. 8006aea: 2320 movs r3, #32
  5545. 8006aec: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5546. huart->RxState = HAL_UART_STATE_READY;
  5547. 8006af0: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5548. __HAL_UNLOCK(huart);
  5549. 8006af4: 2300 movs r3, #0
  5550. 8006af6: f884 3038 strb.w r3, [r4, #56] ; 0x38
  5551. 8006afa: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5552. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5553. 8006afc: f7fe fb68 bl 80051d0 <HAL_GetTick>
  5554. 8006b00: 1bc0 subs r0, r0, r7
  5555. 8006b02: 4285 cmp r5, r0
  5556. 8006b04: d2dd bcs.n 8006ac2 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  5557. 8006b06: e7e6 b.n 8006ad6 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  5558. 08006b08 <HAL_UART_Init>:
  5559. {
  5560. 8006b08: b510 push {r4, lr}
  5561. if(huart == NULL)
  5562. 8006b0a: 4604 mov r4, r0
  5563. 8006b0c: b340 cbz r0, 8006b60 <HAL_UART_Init+0x58>
  5564. if(huart->gState == HAL_UART_STATE_RESET)
  5565. 8006b0e: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5566. 8006b12: f003 02ff and.w r2, r3, #255 ; 0xff
  5567. 8006b16: b91b cbnz r3, 8006b20 <HAL_UART_Init+0x18>
  5568. huart->Lock = HAL_UNLOCKED;
  5569. 8006b18: f880 2038 strb.w r2, [r0, #56] ; 0x38
  5570. HAL_UART_MspInit(huart);
  5571. 8006b1c: f001 fc54 bl 80083c8 <HAL_UART_MspInit>
  5572. huart->gState = HAL_UART_STATE_BUSY;
  5573. 8006b20: 2324 movs r3, #36 ; 0x24
  5574. __HAL_UART_DISABLE(huart);
  5575. 8006b22: 6822 ldr r2, [r4, #0]
  5576. huart->gState = HAL_UART_STATE_BUSY;
  5577. 8006b24: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5578. __HAL_UART_DISABLE(huart);
  5579. 8006b28: 68d3 ldr r3, [r2, #12]
  5580. UART_SetConfig(huart);
  5581. 8006b2a: 4620 mov r0, r4
  5582. __HAL_UART_DISABLE(huart);
  5583. 8006b2c: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  5584. 8006b30: 60d3 str r3, [r2, #12]
  5585. UART_SetConfig(huart);
  5586. 8006b32: f7ff ff23 bl 800697c <UART_SetConfig>
  5587. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5588. 8006b36: 6823 ldr r3, [r4, #0]
  5589. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5590. 8006b38: 2000 movs r0, #0
  5591. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5592. 8006b3a: 691a ldr r2, [r3, #16]
  5593. 8006b3c: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  5594. 8006b40: 611a str r2, [r3, #16]
  5595. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  5596. 8006b42: 695a ldr r2, [r3, #20]
  5597. 8006b44: f022 022a bic.w r2, r2, #42 ; 0x2a
  5598. 8006b48: 615a str r2, [r3, #20]
  5599. __HAL_UART_ENABLE(huart);
  5600. 8006b4a: 68da ldr r2, [r3, #12]
  5601. 8006b4c: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  5602. 8006b50: 60da str r2, [r3, #12]
  5603. huart->gState= HAL_UART_STATE_READY;
  5604. 8006b52: 2320 movs r3, #32
  5605. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5606. 8006b54: 63e0 str r0, [r4, #60] ; 0x3c
  5607. huart->gState= HAL_UART_STATE_READY;
  5608. 8006b56: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5609. huart->RxState= HAL_UART_STATE_READY;
  5610. 8006b5a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5611. return HAL_OK;
  5612. 8006b5e: bd10 pop {r4, pc}
  5613. return HAL_ERROR;
  5614. 8006b60: 2001 movs r0, #1
  5615. }
  5616. 8006b62: bd10 pop {r4, pc}
  5617. 08006b64 <HAL_UART_Transmit>:
  5618. {
  5619. 8006b64: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5620. 8006b68: 461f mov r7, r3
  5621. if(huart->gState == HAL_UART_STATE_READY)
  5622. 8006b6a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5623. {
  5624. 8006b6e: 4604 mov r4, r0
  5625. if(huart->gState == HAL_UART_STATE_READY)
  5626. 8006b70: 2b20 cmp r3, #32
  5627. {
  5628. 8006b72: 460d mov r5, r1
  5629. 8006b74: 4690 mov r8, r2
  5630. if(huart->gState == HAL_UART_STATE_READY)
  5631. 8006b76: d14e bne.n 8006c16 <HAL_UART_Transmit+0xb2>
  5632. if((pData == NULL) || (Size == 0U))
  5633. 8006b78: 2900 cmp r1, #0
  5634. 8006b7a: d049 beq.n 8006c10 <HAL_UART_Transmit+0xac>
  5635. 8006b7c: 2a00 cmp r2, #0
  5636. 8006b7e: d047 beq.n 8006c10 <HAL_UART_Transmit+0xac>
  5637. __HAL_LOCK(huart);
  5638. 8006b80: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  5639. 8006b84: 2b01 cmp r3, #1
  5640. 8006b86: d046 beq.n 8006c16 <HAL_UART_Transmit+0xb2>
  5641. 8006b88: 2301 movs r3, #1
  5642. 8006b8a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  5643. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5644. 8006b8e: 2300 movs r3, #0
  5645. 8006b90: 63c3 str r3, [r0, #60] ; 0x3c
  5646. huart->gState = HAL_UART_STATE_BUSY_TX;
  5647. 8006b92: 2321 movs r3, #33 ; 0x21
  5648. 8006b94: f880 3039 strb.w r3, [r0, #57] ; 0x39
  5649. tickstart = HAL_GetTick();
  5650. 8006b98: f7fe fb1a bl 80051d0 <HAL_GetTick>
  5651. 8006b9c: 4606 mov r6, r0
  5652. huart->TxXferSize = Size;
  5653. 8006b9e: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  5654. huart->TxXferCount = Size;
  5655. 8006ba2: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  5656. while(huart->TxXferCount > 0U)
  5657. 8006ba6: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5658. 8006ba8: b29b uxth r3, r3
  5659. 8006baa: b96b cbnz r3, 8006bc8 <HAL_UART_Transmit+0x64>
  5660. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  5661. 8006bac: 463b mov r3, r7
  5662. 8006bae: 4632 mov r2, r6
  5663. 8006bb0: 2140 movs r1, #64 ; 0x40
  5664. 8006bb2: 4620 mov r0, r4
  5665. 8006bb4: f7ff ff80 bl 8006ab8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5666. 8006bb8: b9a8 cbnz r0, 8006be6 <HAL_UART_Transmit+0x82>
  5667. huart->gState = HAL_UART_STATE_READY;
  5668. 8006bba: 2320 movs r3, #32
  5669. __HAL_UNLOCK(huart);
  5670. 8006bbc: f884 0038 strb.w r0, [r4, #56] ; 0x38
  5671. huart->gState = HAL_UART_STATE_READY;
  5672. 8006bc0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5673. return HAL_OK;
  5674. 8006bc4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5675. huart->TxXferCount--;
  5676. 8006bc8: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5677. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5678. 8006bca: 4632 mov r2, r6
  5679. huart->TxXferCount--;
  5680. 8006bcc: 3b01 subs r3, #1
  5681. 8006bce: b29b uxth r3, r3
  5682. 8006bd0: 84e3 strh r3, [r4, #38] ; 0x26
  5683. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5684. 8006bd2: 68a3 ldr r3, [r4, #8]
  5685. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5686. 8006bd4: 2180 movs r1, #128 ; 0x80
  5687. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5688. 8006bd6: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  5689. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5690. 8006bda: 4620 mov r0, r4
  5691. 8006bdc: 463b mov r3, r7
  5692. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5693. 8006bde: d10e bne.n 8006bfe <HAL_UART_Transmit+0x9a>
  5694. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5695. 8006be0: f7ff ff6a bl 8006ab8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5696. 8006be4: b110 cbz r0, 8006bec <HAL_UART_Transmit+0x88>
  5697. return HAL_TIMEOUT;
  5698. 8006be6: 2003 movs r0, #3
  5699. 8006be8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5700. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  5701. 8006bec: 882b ldrh r3, [r5, #0]
  5702. 8006bee: 6822 ldr r2, [r4, #0]
  5703. 8006bf0: f3c3 0308 ubfx r3, r3, #0, #9
  5704. 8006bf4: 6053 str r3, [r2, #4]
  5705. if(huart->Init.Parity == UART_PARITY_NONE)
  5706. 8006bf6: 6923 ldr r3, [r4, #16]
  5707. 8006bf8: b943 cbnz r3, 8006c0c <HAL_UART_Transmit+0xa8>
  5708. pData +=2U;
  5709. 8006bfa: 3502 adds r5, #2
  5710. 8006bfc: e7d3 b.n 8006ba6 <HAL_UART_Transmit+0x42>
  5711. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5712. 8006bfe: f7ff ff5b bl 8006ab8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5713. 8006c02: 2800 cmp r0, #0
  5714. 8006c04: d1ef bne.n 8006be6 <HAL_UART_Transmit+0x82>
  5715. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  5716. 8006c06: 6823 ldr r3, [r4, #0]
  5717. 8006c08: 782a ldrb r2, [r5, #0]
  5718. 8006c0a: 605a str r2, [r3, #4]
  5719. 8006c0c: 3501 adds r5, #1
  5720. 8006c0e: e7ca b.n 8006ba6 <HAL_UART_Transmit+0x42>
  5721. return HAL_ERROR;
  5722. 8006c10: 2001 movs r0, #1
  5723. 8006c12: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5724. return HAL_BUSY;
  5725. 8006c16: 2002 movs r0, #2
  5726. }
  5727. 8006c18: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5728. 08006c1c <HAL_UART_Transmit_DMA>:
  5729. {
  5730. 8006c1c: b538 push {r3, r4, r5, lr}
  5731. 8006c1e: 4604 mov r4, r0
  5732. 8006c20: 4613 mov r3, r2
  5733. if(huart->gState == HAL_UART_STATE_READY)
  5734. 8006c22: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  5735. 8006c26: 2a20 cmp r2, #32
  5736. 8006c28: d12a bne.n 8006c80 <HAL_UART_Transmit_DMA+0x64>
  5737. if((pData == NULL) || (Size == 0U))
  5738. 8006c2a: b339 cbz r1, 8006c7c <HAL_UART_Transmit_DMA+0x60>
  5739. 8006c2c: b333 cbz r3, 8006c7c <HAL_UART_Transmit_DMA+0x60>
  5740. __HAL_LOCK(huart);
  5741. 8006c2e: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  5742. 8006c32: 2a01 cmp r2, #1
  5743. 8006c34: d024 beq.n 8006c80 <HAL_UART_Transmit_DMA+0x64>
  5744. 8006c36: 2201 movs r2, #1
  5745. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5746. 8006c38: 2500 movs r5, #0
  5747. __HAL_LOCK(huart);
  5748. 8006c3a: f884 2038 strb.w r2, [r4, #56] ; 0x38
  5749. huart->gState = HAL_UART_STATE_BUSY_TX;
  5750. 8006c3e: 2221 movs r2, #33 ; 0x21
  5751. huart->TxXferCount = Size;
  5752. 8006c40: 84e3 strh r3, [r4, #38] ; 0x26
  5753. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  5754. 8006c42: 6b20 ldr r0, [r4, #48] ; 0x30
  5755. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5756. 8006c44: 63e5 str r5, [r4, #60] ; 0x3c
  5757. huart->gState = HAL_UART_STATE_BUSY_TX;
  5758. 8006c46: f884 2039 strb.w r2, [r4, #57] ; 0x39
  5759. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  5760. 8006c4a: 4a0e ldr r2, [pc, #56] ; (8006c84 <HAL_UART_Transmit_DMA+0x68>)
  5761. huart->TxXferSize = Size;
  5762. 8006c4c: 84a3 strh r3, [r4, #36] ; 0x24
  5763. huart->pTxBuffPtr = pData;
  5764. 8006c4e: 6221 str r1, [r4, #32]
  5765. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  5766. 8006c50: 6282 str r2, [r0, #40] ; 0x28
  5767. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  5768. 8006c52: 4a0d ldr r2, [pc, #52] ; (8006c88 <HAL_UART_Transmit_DMA+0x6c>)
  5769. huart->hdmatx->XferAbortCallback = NULL;
  5770. 8006c54: 6345 str r5, [r0, #52] ; 0x34
  5771. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  5772. 8006c56: 62c2 str r2, [r0, #44] ; 0x2c
  5773. huart->hdmatx->XferErrorCallback = UART_DMAError;
  5774. 8006c58: 4a0c ldr r2, [pc, #48] ; (8006c8c <HAL_UART_Transmit_DMA+0x70>)
  5775. 8006c5a: 6302 str r2, [r0, #48] ; 0x30
  5776. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t*)tmp, (uint32_t)&huart->Instance->DR, Size);
  5777. 8006c5c: 6822 ldr r2, [r4, #0]
  5778. 8006c5e: 3204 adds r2, #4
  5779. 8006c60: f7fe fe10 bl 8005884 <HAL_DMA_Start_IT>
  5780. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  5781. 8006c64: f06f 0240 mvn.w r2, #64 ; 0x40
  5782. 8006c68: 6823 ldr r3, [r4, #0]
  5783. return HAL_OK;
  5784. 8006c6a: 4628 mov r0, r5
  5785. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  5786. 8006c6c: 601a str r2, [r3, #0]
  5787. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  5788. 8006c6e: 695a ldr r2, [r3, #20]
  5789. __HAL_UNLOCK(huart);
  5790. 8006c70: f884 5038 strb.w r5, [r4, #56] ; 0x38
  5791. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  5792. 8006c74: f042 0280 orr.w r2, r2, #128 ; 0x80
  5793. 8006c78: 615a str r2, [r3, #20]
  5794. return HAL_OK;
  5795. 8006c7a: bd38 pop {r3, r4, r5, pc}
  5796. return HAL_ERROR;
  5797. 8006c7c: 2001 movs r0, #1
  5798. 8006c7e: bd38 pop {r3, r4, r5, pc}
  5799. return HAL_BUSY;
  5800. 8006c80: 2002 movs r0, #2
  5801. }
  5802. 8006c82: bd38 pop {r3, r4, r5, pc}
  5803. 8006c84: 08006d23 .word 0x08006d23
  5804. 8006c88: 08006d51 .word 0x08006d51
  5805. 8006c8c: 08006e1d .word 0x08006e1d
  5806. 08006c90 <HAL_UART_Receive_DMA>:
  5807. {
  5808. 8006c90: 4613 mov r3, r2
  5809. if(huart->RxState == HAL_UART_STATE_READY)
  5810. 8006c92: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  5811. {
  5812. 8006c96: b573 push {r0, r1, r4, r5, r6, lr}
  5813. if(huart->RxState == HAL_UART_STATE_READY)
  5814. 8006c98: 2a20 cmp r2, #32
  5815. {
  5816. 8006c9a: 4605 mov r5, r0
  5817. if(huart->RxState == HAL_UART_STATE_READY)
  5818. 8006c9c: d138 bne.n 8006d10 <HAL_UART_Receive_DMA+0x80>
  5819. if((pData == NULL) || (Size == 0U))
  5820. 8006c9e: 2900 cmp r1, #0
  5821. 8006ca0: d034 beq.n 8006d0c <HAL_UART_Receive_DMA+0x7c>
  5822. 8006ca2: 2b00 cmp r3, #0
  5823. 8006ca4: d032 beq.n 8006d0c <HAL_UART_Receive_DMA+0x7c>
  5824. __HAL_LOCK(huart);
  5825. 8006ca6: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  5826. 8006caa: 2a01 cmp r2, #1
  5827. 8006cac: d030 beq.n 8006d10 <HAL_UART_Receive_DMA+0x80>
  5828. 8006cae: 2201 movs r2, #1
  5829. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5830. 8006cb0: 2400 movs r4, #0
  5831. __HAL_LOCK(huart);
  5832. 8006cb2: f880 2038 strb.w r2, [r0, #56] ; 0x38
  5833. huart->RxState = HAL_UART_STATE_BUSY_RX;
  5834. 8006cb6: 2222 movs r2, #34 ; 0x22
  5835. huart->pRxBuffPtr = pData;
  5836. 8006cb8: 6281 str r1, [r0, #40] ; 0x28
  5837. huart->RxXferSize = Size;
  5838. 8006cba: 8583 strh r3, [r0, #44] ; 0x2c
  5839. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5840. 8006cbc: 63c4 str r4, [r0, #60] ; 0x3c
  5841. huart->RxState = HAL_UART_STATE_BUSY_RX;
  5842. 8006cbe: f880 203a strb.w r2, [r0, #58] ; 0x3a
  5843. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  5844. 8006cc2: 6b40 ldr r0, [r0, #52] ; 0x34
  5845. 8006cc4: 4a13 ldr r2, [pc, #76] ; (8006d14 <HAL_UART_Receive_DMA+0x84>)
  5846. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  5847. 8006cc6: 682e ldr r6, [r5, #0]
  5848. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  5849. 8006cc8: 6282 str r2, [r0, #40] ; 0x28
  5850. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  5851. 8006cca: 4a13 ldr r2, [pc, #76] ; (8006d18 <HAL_UART_Receive_DMA+0x88>)
  5852. huart->hdmarx->XferAbortCallback = NULL;
  5853. 8006ccc: 6344 str r4, [r0, #52] ; 0x34
  5854. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  5855. 8006cce: 62c2 str r2, [r0, #44] ; 0x2c
  5856. huart->hdmarx->XferErrorCallback = UART_DMAError;
  5857. 8006cd0: 4a12 ldr r2, [pc, #72] ; (8006d1c <HAL_UART_Receive_DMA+0x8c>)
  5858. 8006cd2: 6302 str r2, [r0, #48] ; 0x30
  5859. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  5860. 8006cd4: 460a mov r2, r1
  5861. 8006cd6: 1d31 adds r1, r6, #4
  5862. 8006cd8: f7fe fdd4 bl 8005884 <HAL_DMA_Start_IT>
  5863. return HAL_OK;
  5864. 8006cdc: 4620 mov r0, r4
  5865. __HAL_UART_CLEAR_OREFLAG(huart);
  5866. 8006cde: 682b ldr r3, [r5, #0]
  5867. 8006ce0: 9401 str r4, [sp, #4]
  5868. 8006ce2: 681a ldr r2, [r3, #0]
  5869. 8006ce4: 9201 str r2, [sp, #4]
  5870. 8006ce6: 685a ldr r2, [r3, #4]
  5871. __HAL_UNLOCK(huart);
  5872. 8006ce8: f885 4038 strb.w r4, [r5, #56] ; 0x38
  5873. __HAL_UART_CLEAR_OREFLAG(huart);
  5874. 8006cec: 9201 str r2, [sp, #4]
  5875. 8006cee: 9a01 ldr r2, [sp, #4]
  5876. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  5877. 8006cf0: 68da ldr r2, [r3, #12]
  5878. 8006cf2: f442 7280 orr.w r2, r2, #256 ; 0x100
  5879. 8006cf6: 60da str r2, [r3, #12]
  5880. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5881. 8006cf8: 695a ldr r2, [r3, #20]
  5882. 8006cfa: f042 0201 orr.w r2, r2, #1
  5883. 8006cfe: 615a str r2, [r3, #20]
  5884. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  5885. 8006d00: 695a ldr r2, [r3, #20]
  5886. 8006d02: f042 0240 orr.w r2, r2, #64 ; 0x40
  5887. 8006d06: 615a str r2, [r3, #20]
  5888. }
  5889. 8006d08: b002 add sp, #8
  5890. 8006d0a: bd70 pop {r4, r5, r6, pc}
  5891. return HAL_ERROR;
  5892. 8006d0c: 2001 movs r0, #1
  5893. 8006d0e: e7fb b.n 8006d08 <HAL_UART_Receive_DMA+0x78>
  5894. return HAL_BUSY;
  5895. 8006d10: 2002 movs r0, #2
  5896. 8006d12: e7f9 b.n 8006d08 <HAL_UART_Receive_DMA+0x78>
  5897. 8006d14: 08006d5b .word 0x08006d5b
  5898. 8006d18: 08006e11 .word 0x08006e11
  5899. 8006d1c: 08006e1d .word 0x08006e1d
  5900. 08006d20 <HAL_UART_TxCpltCallback>:
  5901. 8006d20: 4770 bx lr
  5902. 08006d22 <UART_DMATransmitCplt>:
  5903. {
  5904. 8006d22: b508 push {r3, lr}
  5905. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5906. 8006d24: 6803 ldr r3, [r0, #0]
  5907. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  5908. 8006d26: 6a42 ldr r2, [r0, #36] ; 0x24
  5909. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5910. 8006d28: 681b ldr r3, [r3, #0]
  5911. 8006d2a: f013 0320 ands.w r3, r3, #32
  5912. 8006d2e: d10a bne.n 8006d46 <UART_DMATransmitCplt+0x24>
  5913. huart->TxXferCount = 0U;
  5914. 8006d30: 84d3 strh r3, [r2, #38] ; 0x26
  5915. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  5916. 8006d32: 6813 ldr r3, [r2, #0]
  5917. 8006d34: 695a ldr r2, [r3, #20]
  5918. 8006d36: f022 0280 bic.w r2, r2, #128 ; 0x80
  5919. 8006d3a: 615a str r2, [r3, #20]
  5920. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  5921. 8006d3c: 68da ldr r2, [r3, #12]
  5922. 8006d3e: f042 0240 orr.w r2, r2, #64 ; 0x40
  5923. 8006d42: 60da str r2, [r3, #12]
  5924. 8006d44: bd08 pop {r3, pc}
  5925. HAL_UART_TxCpltCallback(huart);
  5926. 8006d46: 4610 mov r0, r2
  5927. 8006d48: f7ff ffea bl 8006d20 <HAL_UART_TxCpltCallback>
  5928. 8006d4c: bd08 pop {r3, pc}
  5929. 08006d4e <HAL_UART_TxHalfCpltCallback>:
  5930. 8006d4e: 4770 bx lr
  5931. 08006d50 <UART_DMATxHalfCplt>:
  5932. {
  5933. 8006d50: b508 push {r3, lr}
  5934. HAL_UART_TxHalfCpltCallback(huart);
  5935. 8006d52: 6a40 ldr r0, [r0, #36] ; 0x24
  5936. 8006d54: f7ff fffb bl 8006d4e <HAL_UART_TxHalfCpltCallback>
  5937. 8006d58: bd08 pop {r3, pc}
  5938. 08006d5a <UART_DMAReceiveCplt>:
  5939. {
  5940. 8006d5a: b508 push {r3, lr}
  5941. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5942. 8006d5c: 6803 ldr r3, [r0, #0]
  5943. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  5944. 8006d5e: 6a42 ldr r2, [r0, #36] ; 0x24
  5945. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5946. 8006d60: 681b ldr r3, [r3, #0]
  5947. 8006d62: f013 0320 ands.w r3, r3, #32
  5948. 8006d66: d110 bne.n 8006d8a <UART_DMAReceiveCplt+0x30>
  5949. huart->RxXferCount = 0U;
  5950. 8006d68: 85d3 strh r3, [r2, #46] ; 0x2e
  5951. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  5952. 8006d6a: 6813 ldr r3, [r2, #0]
  5953. 8006d6c: 68d9 ldr r1, [r3, #12]
  5954. 8006d6e: f421 7180 bic.w r1, r1, #256 ; 0x100
  5955. 8006d72: 60d9 str r1, [r3, #12]
  5956. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5957. 8006d74: 6959 ldr r1, [r3, #20]
  5958. 8006d76: f021 0101 bic.w r1, r1, #1
  5959. 8006d7a: 6159 str r1, [r3, #20]
  5960. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  5961. 8006d7c: 6959 ldr r1, [r3, #20]
  5962. 8006d7e: f021 0140 bic.w r1, r1, #64 ; 0x40
  5963. 8006d82: 6159 str r1, [r3, #20]
  5964. huart->RxState = HAL_UART_STATE_READY;
  5965. 8006d84: 2320 movs r3, #32
  5966. 8006d86: f882 303a strb.w r3, [r2, #58] ; 0x3a
  5967. HAL_UART_RxCpltCallback(huart);
  5968. 8006d8a: 4610 mov r0, r2
  5969. 8006d8c: f001 fc5a bl 8008644 <HAL_UART_RxCpltCallback>
  5970. 8006d90: bd08 pop {r3, pc}
  5971. 08006d92 <UART_Receive_IT>:
  5972. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  5973. 8006d92: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  5974. {
  5975. 8006d96: b510 push {r4, lr}
  5976. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  5977. 8006d98: 2b22 cmp r3, #34 ; 0x22
  5978. 8006d9a: d136 bne.n 8006e0a <UART_Receive_IT+0x78>
  5979. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5980. 8006d9c: 6883 ldr r3, [r0, #8]
  5981. 8006d9e: 6901 ldr r1, [r0, #16]
  5982. 8006da0: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  5983. 8006da4: 6802 ldr r2, [r0, #0]
  5984. 8006da6: 6a83 ldr r3, [r0, #40] ; 0x28
  5985. 8006da8: d123 bne.n 8006df2 <UART_Receive_IT+0x60>
  5986. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  5987. 8006daa: 6852 ldr r2, [r2, #4]
  5988. if(huart->Init.Parity == UART_PARITY_NONE)
  5989. 8006dac: b9e9 cbnz r1, 8006dea <UART_Receive_IT+0x58>
  5990. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  5991. 8006dae: f3c2 0208 ubfx r2, r2, #0, #9
  5992. 8006db2: f823 2b02 strh.w r2, [r3], #2
  5993. huart->pRxBuffPtr += 1U;
  5994. 8006db6: 6283 str r3, [r0, #40] ; 0x28
  5995. if(--huart->RxXferCount == 0U)
  5996. 8006db8: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  5997. 8006dba: 3c01 subs r4, #1
  5998. 8006dbc: b2a4 uxth r4, r4
  5999. 8006dbe: 85c4 strh r4, [r0, #46] ; 0x2e
  6000. 8006dc0: b98c cbnz r4, 8006de6 <UART_Receive_IT+0x54>
  6001. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  6002. 8006dc2: 6803 ldr r3, [r0, #0]
  6003. 8006dc4: 68da ldr r2, [r3, #12]
  6004. 8006dc6: f022 0220 bic.w r2, r2, #32
  6005. 8006dca: 60da str r2, [r3, #12]
  6006. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  6007. 8006dcc: 68da ldr r2, [r3, #12]
  6008. 8006dce: f422 7280 bic.w r2, r2, #256 ; 0x100
  6009. 8006dd2: 60da str r2, [r3, #12]
  6010. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  6011. 8006dd4: 695a ldr r2, [r3, #20]
  6012. 8006dd6: f022 0201 bic.w r2, r2, #1
  6013. 8006dda: 615a str r2, [r3, #20]
  6014. huart->RxState = HAL_UART_STATE_READY;
  6015. 8006ddc: 2320 movs r3, #32
  6016. 8006dde: f880 303a strb.w r3, [r0, #58] ; 0x3a
  6017. HAL_UART_RxCpltCallback(huart);
  6018. 8006de2: f001 fc2f bl 8008644 <HAL_UART_RxCpltCallback>
  6019. if(--huart->RxXferCount == 0U)
  6020. 8006de6: 2000 movs r0, #0
  6021. }
  6022. 8006de8: bd10 pop {r4, pc}
  6023. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  6024. 8006dea: b2d2 uxtb r2, r2
  6025. 8006dec: f823 2b01 strh.w r2, [r3], #1
  6026. 8006df0: e7e1 b.n 8006db6 <UART_Receive_IT+0x24>
  6027. if(huart->Init.Parity == UART_PARITY_NONE)
  6028. 8006df2: b921 cbnz r1, 8006dfe <UART_Receive_IT+0x6c>
  6029. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  6030. 8006df4: 1c59 adds r1, r3, #1
  6031. 8006df6: 6852 ldr r2, [r2, #4]
  6032. 8006df8: 6281 str r1, [r0, #40] ; 0x28
  6033. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  6034. 8006dfa: 701a strb r2, [r3, #0]
  6035. 8006dfc: e7dc b.n 8006db8 <UART_Receive_IT+0x26>
  6036. 8006dfe: 6852 ldr r2, [r2, #4]
  6037. 8006e00: 1c59 adds r1, r3, #1
  6038. 8006e02: 6281 str r1, [r0, #40] ; 0x28
  6039. 8006e04: f002 027f and.w r2, r2, #127 ; 0x7f
  6040. 8006e08: e7f7 b.n 8006dfa <UART_Receive_IT+0x68>
  6041. return HAL_BUSY;
  6042. 8006e0a: 2002 movs r0, #2
  6043. 8006e0c: bd10 pop {r4, pc}
  6044. 08006e0e <HAL_UART_RxHalfCpltCallback>:
  6045. 8006e0e: 4770 bx lr
  6046. 08006e10 <UART_DMARxHalfCplt>:
  6047. {
  6048. 8006e10: b508 push {r3, lr}
  6049. HAL_UART_RxHalfCpltCallback(huart);
  6050. 8006e12: 6a40 ldr r0, [r0, #36] ; 0x24
  6051. 8006e14: f7ff fffb bl 8006e0e <HAL_UART_RxHalfCpltCallback>
  6052. 8006e18: bd08 pop {r3, pc}
  6053. 08006e1a <HAL_UART_ErrorCallback>:
  6054. 8006e1a: 4770 bx lr
  6055. 08006e1c <UART_DMAError>:
  6056. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6057. 8006e1c: 6a41 ldr r1, [r0, #36] ; 0x24
  6058. {
  6059. 8006e1e: b508 push {r3, lr}
  6060. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  6061. 8006e20: 680b ldr r3, [r1, #0]
  6062. 8006e22: 695a ldr r2, [r3, #20]
  6063. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  6064. 8006e24: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  6065. 8006e28: 2821 cmp r0, #33 ; 0x21
  6066. 8006e2a: d10a bne.n 8006e42 <UART_DMAError+0x26>
  6067. 8006e2c: 0612 lsls r2, r2, #24
  6068. 8006e2e: d508 bpl.n 8006e42 <UART_DMAError+0x26>
  6069. huart->TxXferCount = 0U;
  6070. 8006e30: 2200 movs r2, #0
  6071. 8006e32: 84ca strh r2, [r1, #38] ; 0x26
  6072. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  6073. 8006e34: 68da ldr r2, [r3, #12]
  6074. 8006e36: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  6075. 8006e3a: 60da str r2, [r3, #12]
  6076. huart->gState = HAL_UART_STATE_READY;
  6077. 8006e3c: 2220 movs r2, #32
  6078. 8006e3e: f881 2039 strb.w r2, [r1, #57] ; 0x39
  6079. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6080. 8006e42: 695b ldr r3, [r3, #20]
  6081. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  6082. 8006e44: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  6083. 8006e48: 2a22 cmp r2, #34 ; 0x22
  6084. 8006e4a: d106 bne.n 8006e5a <UART_DMAError+0x3e>
  6085. 8006e4c: 065b lsls r3, r3, #25
  6086. 8006e4e: d504 bpl.n 8006e5a <UART_DMAError+0x3e>
  6087. huart->RxXferCount = 0U;
  6088. 8006e50: 2300 movs r3, #0
  6089. UART_EndRxTransfer(huart);
  6090. 8006e52: 4608 mov r0, r1
  6091. huart->RxXferCount = 0U;
  6092. 8006e54: 85cb strh r3, [r1, #46] ; 0x2e
  6093. UART_EndRxTransfer(huart);
  6094. 8006e56: f7ff fd83 bl 8006960 <UART_EndRxTransfer>
  6095. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  6096. 8006e5a: 6bcb ldr r3, [r1, #60] ; 0x3c
  6097. HAL_UART_ErrorCallback(huart);
  6098. 8006e5c: 4608 mov r0, r1
  6099. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  6100. 8006e5e: f043 0310 orr.w r3, r3, #16
  6101. 8006e62: 63cb str r3, [r1, #60] ; 0x3c
  6102. HAL_UART_ErrorCallback(huart);
  6103. 8006e64: f7ff ffd9 bl 8006e1a <HAL_UART_ErrorCallback>
  6104. 8006e68: bd08 pop {r3, pc}
  6105. ...
  6106. 08006e6c <HAL_UART_IRQHandler>:
  6107. uint32_t isrflags = READ_REG(huart->Instance->SR);
  6108. 8006e6c: 6803 ldr r3, [r0, #0]
  6109. {
  6110. 8006e6e: b570 push {r4, r5, r6, lr}
  6111. uint32_t isrflags = READ_REG(huart->Instance->SR);
  6112. 8006e70: 681a ldr r2, [r3, #0]
  6113. {
  6114. 8006e72: 4604 mov r4, r0
  6115. if(errorflags == RESET)
  6116. 8006e74: 0716 lsls r6, r2, #28
  6117. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  6118. 8006e76: 68d9 ldr r1, [r3, #12]
  6119. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  6120. 8006e78: 695d ldr r5, [r3, #20]
  6121. if(errorflags == RESET)
  6122. 8006e7a: d107 bne.n 8006e8c <HAL_UART_IRQHandler+0x20>
  6123. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6124. 8006e7c: 0696 lsls r6, r2, #26
  6125. 8006e7e: d55a bpl.n 8006f36 <HAL_UART_IRQHandler+0xca>
  6126. 8006e80: 068d lsls r5, r1, #26
  6127. 8006e82: d558 bpl.n 8006f36 <HAL_UART_IRQHandler+0xca>
  6128. }
  6129. 8006e84: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6130. UART_Receive_IT(huart);
  6131. 8006e88: f7ff bf83 b.w 8006d92 <UART_Receive_IT>
  6132. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  6133. 8006e8c: f015 0501 ands.w r5, r5, #1
  6134. 8006e90: d102 bne.n 8006e98 <HAL_UART_IRQHandler+0x2c>
  6135. 8006e92: f411 7f90 tst.w r1, #288 ; 0x120
  6136. 8006e96: d04e beq.n 8006f36 <HAL_UART_IRQHandler+0xca>
  6137. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  6138. 8006e98: 07d3 lsls r3, r2, #31
  6139. 8006e9a: d505 bpl.n 8006ea8 <HAL_UART_IRQHandler+0x3c>
  6140. 8006e9c: 05ce lsls r6, r1, #23
  6141. huart->ErrorCode |= HAL_UART_ERROR_PE;
  6142. 8006e9e: bf42 ittt mi
  6143. 8006ea0: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  6144. 8006ea2: f043 0301 orrmi.w r3, r3, #1
  6145. 8006ea6: 63e3 strmi r3, [r4, #60] ; 0x3c
  6146. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6147. 8006ea8: 0750 lsls r0, r2, #29
  6148. 8006eaa: d504 bpl.n 8006eb6 <HAL_UART_IRQHandler+0x4a>
  6149. 8006eac: b11d cbz r5, 8006eb6 <HAL_UART_IRQHandler+0x4a>
  6150. huart->ErrorCode |= HAL_UART_ERROR_NE;
  6151. 8006eae: 6be3 ldr r3, [r4, #60] ; 0x3c
  6152. 8006eb0: f043 0302 orr.w r3, r3, #2
  6153. 8006eb4: 63e3 str r3, [r4, #60] ; 0x3c
  6154. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6155. 8006eb6: 0793 lsls r3, r2, #30
  6156. 8006eb8: d504 bpl.n 8006ec4 <HAL_UART_IRQHandler+0x58>
  6157. 8006eba: b11d cbz r5, 8006ec4 <HAL_UART_IRQHandler+0x58>
  6158. huart->ErrorCode |= HAL_UART_ERROR_FE;
  6159. 8006ebc: 6be3 ldr r3, [r4, #60] ; 0x3c
  6160. 8006ebe: f043 0304 orr.w r3, r3, #4
  6161. 8006ec2: 63e3 str r3, [r4, #60] ; 0x3c
  6162. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6163. 8006ec4: 0716 lsls r6, r2, #28
  6164. 8006ec6: d504 bpl.n 8006ed2 <HAL_UART_IRQHandler+0x66>
  6165. 8006ec8: b11d cbz r5, 8006ed2 <HAL_UART_IRQHandler+0x66>
  6166. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  6167. 8006eca: 6be3 ldr r3, [r4, #60] ; 0x3c
  6168. 8006ecc: f043 0308 orr.w r3, r3, #8
  6169. 8006ed0: 63e3 str r3, [r4, #60] ; 0x3c
  6170. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  6171. 8006ed2: 6be3 ldr r3, [r4, #60] ; 0x3c
  6172. 8006ed4: 2b00 cmp r3, #0
  6173. 8006ed6: d066 beq.n 8006fa6 <HAL_UART_IRQHandler+0x13a>
  6174. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6175. 8006ed8: 0695 lsls r5, r2, #26
  6176. 8006eda: d504 bpl.n 8006ee6 <HAL_UART_IRQHandler+0x7a>
  6177. 8006edc: 0688 lsls r0, r1, #26
  6178. 8006ede: d502 bpl.n 8006ee6 <HAL_UART_IRQHandler+0x7a>
  6179. UART_Receive_IT(huart);
  6180. 8006ee0: 4620 mov r0, r4
  6181. 8006ee2: f7ff ff56 bl 8006d92 <UART_Receive_IT>
  6182. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6183. 8006ee6: 6823 ldr r3, [r4, #0]
  6184. UART_EndRxTransfer(huart);
  6185. 8006ee8: 4620 mov r0, r4
  6186. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6187. 8006eea: 695d ldr r5, [r3, #20]
  6188. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  6189. 8006eec: 6be2 ldr r2, [r4, #60] ; 0x3c
  6190. 8006eee: 0711 lsls r1, r2, #28
  6191. 8006ef0: d402 bmi.n 8006ef8 <HAL_UART_IRQHandler+0x8c>
  6192. 8006ef2: f015 0540 ands.w r5, r5, #64 ; 0x40
  6193. 8006ef6: d01a beq.n 8006f2e <HAL_UART_IRQHandler+0xc2>
  6194. UART_EndRxTransfer(huart);
  6195. 8006ef8: f7ff fd32 bl 8006960 <UART_EndRxTransfer>
  6196. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  6197. 8006efc: 6823 ldr r3, [r4, #0]
  6198. 8006efe: 695a ldr r2, [r3, #20]
  6199. 8006f00: 0652 lsls r2, r2, #25
  6200. 8006f02: d510 bpl.n 8006f26 <HAL_UART_IRQHandler+0xba>
  6201. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6202. 8006f04: 695a ldr r2, [r3, #20]
  6203. if(huart->hdmarx != NULL)
  6204. 8006f06: 6b60 ldr r0, [r4, #52] ; 0x34
  6205. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6206. 8006f08: f022 0240 bic.w r2, r2, #64 ; 0x40
  6207. 8006f0c: 615a str r2, [r3, #20]
  6208. if(huart->hdmarx != NULL)
  6209. 8006f0e: b150 cbz r0, 8006f26 <HAL_UART_IRQHandler+0xba>
  6210. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  6211. 8006f10: 4b25 ldr r3, [pc, #148] ; (8006fa8 <HAL_UART_IRQHandler+0x13c>)
  6212. 8006f12: 6343 str r3, [r0, #52] ; 0x34
  6213. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  6214. 8006f14: f7fe fcf4 bl 8005900 <HAL_DMA_Abort_IT>
  6215. 8006f18: 2800 cmp r0, #0
  6216. 8006f1a: d044 beq.n 8006fa6 <HAL_UART_IRQHandler+0x13a>
  6217. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6218. 8006f1c: 6b60 ldr r0, [r4, #52] ; 0x34
  6219. }
  6220. 8006f1e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6221. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6222. 8006f22: 6b43 ldr r3, [r0, #52] ; 0x34
  6223. 8006f24: 4718 bx r3
  6224. HAL_UART_ErrorCallback(huart);
  6225. 8006f26: 4620 mov r0, r4
  6226. 8006f28: f7ff ff77 bl 8006e1a <HAL_UART_ErrorCallback>
  6227. 8006f2c: bd70 pop {r4, r5, r6, pc}
  6228. HAL_UART_ErrorCallback(huart);
  6229. 8006f2e: f7ff ff74 bl 8006e1a <HAL_UART_ErrorCallback>
  6230. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6231. 8006f32: 63e5 str r5, [r4, #60] ; 0x3c
  6232. 8006f34: bd70 pop {r4, r5, r6, pc}
  6233. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  6234. 8006f36: 0616 lsls r6, r2, #24
  6235. 8006f38: d527 bpl.n 8006f8a <HAL_UART_IRQHandler+0x11e>
  6236. 8006f3a: 060d lsls r5, r1, #24
  6237. 8006f3c: d525 bpl.n 8006f8a <HAL_UART_IRQHandler+0x11e>
  6238. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  6239. 8006f3e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  6240. 8006f42: 2a21 cmp r2, #33 ; 0x21
  6241. 8006f44: d12f bne.n 8006fa6 <HAL_UART_IRQHandler+0x13a>
  6242. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  6243. 8006f46: 68a2 ldr r2, [r4, #8]
  6244. 8006f48: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  6245. 8006f4c: 6a22 ldr r2, [r4, #32]
  6246. 8006f4e: d117 bne.n 8006f80 <HAL_UART_IRQHandler+0x114>
  6247. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  6248. 8006f50: 8811 ldrh r1, [r2, #0]
  6249. 8006f52: f3c1 0108 ubfx r1, r1, #0, #9
  6250. 8006f56: 6059 str r1, [r3, #4]
  6251. if(huart->Init.Parity == UART_PARITY_NONE)
  6252. 8006f58: 6921 ldr r1, [r4, #16]
  6253. 8006f5a: b979 cbnz r1, 8006f7c <HAL_UART_IRQHandler+0x110>
  6254. huart->pTxBuffPtr += 2U;
  6255. 8006f5c: 3202 adds r2, #2
  6256. huart->pTxBuffPtr += 1U;
  6257. 8006f5e: 6222 str r2, [r4, #32]
  6258. if(--huart->TxXferCount == 0U)
  6259. 8006f60: 8ce2 ldrh r2, [r4, #38] ; 0x26
  6260. 8006f62: 3a01 subs r2, #1
  6261. 8006f64: b292 uxth r2, r2
  6262. 8006f66: 84e2 strh r2, [r4, #38] ; 0x26
  6263. 8006f68: b9ea cbnz r2, 8006fa6 <HAL_UART_IRQHandler+0x13a>
  6264. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  6265. 8006f6a: 68da ldr r2, [r3, #12]
  6266. 8006f6c: f022 0280 bic.w r2, r2, #128 ; 0x80
  6267. 8006f70: 60da str r2, [r3, #12]
  6268. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  6269. 8006f72: 68da ldr r2, [r3, #12]
  6270. 8006f74: f042 0240 orr.w r2, r2, #64 ; 0x40
  6271. 8006f78: 60da str r2, [r3, #12]
  6272. 8006f7a: bd70 pop {r4, r5, r6, pc}
  6273. huart->pTxBuffPtr += 1U;
  6274. 8006f7c: 3201 adds r2, #1
  6275. 8006f7e: e7ee b.n 8006f5e <HAL_UART_IRQHandler+0xf2>
  6276. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  6277. 8006f80: 1c51 adds r1, r2, #1
  6278. 8006f82: 6221 str r1, [r4, #32]
  6279. 8006f84: 7812 ldrb r2, [r2, #0]
  6280. 8006f86: 605a str r2, [r3, #4]
  6281. 8006f88: e7ea b.n 8006f60 <HAL_UART_IRQHandler+0xf4>
  6282. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  6283. 8006f8a: 0650 lsls r0, r2, #25
  6284. 8006f8c: d50b bpl.n 8006fa6 <HAL_UART_IRQHandler+0x13a>
  6285. 8006f8e: 064a lsls r2, r1, #25
  6286. 8006f90: d509 bpl.n 8006fa6 <HAL_UART_IRQHandler+0x13a>
  6287. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6288. 8006f92: 68da ldr r2, [r3, #12]
  6289. HAL_UART_TxCpltCallback(huart);
  6290. 8006f94: 4620 mov r0, r4
  6291. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6292. 8006f96: f022 0240 bic.w r2, r2, #64 ; 0x40
  6293. 8006f9a: 60da str r2, [r3, #12]
  6294. huart->gState = HAL_UART_STATE_READY;
  6295. 8006f9c: 2320 movs r3, #32
  6296. 8006f9e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  6297. HAL_UART_TxCpltCallback(huart);
  6298. 8006fa2: f7ff febd bl 8006d20 <HAL_UART_TxCpltCallback>
  6299. 8006fa6: bd70 pop {r4, r5, r6, pc}
  6300. 8006fa8: 08006fad .word 0x08006fad
  6301. 08006fac <UART_DMAAbortOnError>:
  6302. {
  6303. 8006fac: b508 push {r3, lr}
  6304. huart->RxXferCount = 0x00U;
  6305. 8006fae: 2300 movs r3, #0
  6306. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6307. 8006fb0: 6a40 ldr r0, [r0, #36] ; 0x24
  6308. huart->RxXferCount = 0x00U;
  6309. 8006fb2: 85c3 strh r3, [r0, #46] ; 0x2e
  6310. huart->TxXferCount = 0x00U;
  6311. 8006fb4: 84c3 strh r3, [r0, #38] ; 0x26
  6312. HAL_UART_ErrorCallback(huart);
  6313. 8006fb6: f7ff ff30 bl 8006e1a <HAL_UART_ErrorCallback>
  6314. 8006fba: bd08 pop {r3, pc}
  6315. 08006fbc <BDA4601_atten_ctrl>:
  6316. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,0);
  6317. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,0);
  6318. }
  6319. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6320. 8006fbc: b084 sub sp, #16
  6321. 8006fbe: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6322. 8006fc2: ac0a add r4, sp, #40 ; 0x28
  6323. 8006fc4: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6324. 8006fc8: 9e0e ldr r6, [sp, #56] ; 0x38
  6325. 8006fca: f8bd 703c ldrh.w r7, [sp, #60] ; 0x3c
  6326. uint8_t i = 0;
  6327. // uint8_t temp = 0;
  6328. // printf("BDA4601_atten_ctrl : %x \r\n",data);
  6329. // temp = 4|data;
  6330. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6331. 8006fce: 2200 movs r2, #0
  6332. 8006fd0: 4639 mov r1, r7
  6333. 8006fd2: 4681 mov r9, r0
  6334. 8006fd4: 4630 mov r0, r6
  6335. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6336. 8006fd6: f89d 5040 ldrb.w r5, [sp, #64] ; 0x40
  6337. 8006fda: f8bd a02c ldrh.w sl, [sp, #44] ; 0x2c
  6338. 8006fde: f8dd 8030 ldr.w r8, [sp, #48] ; 0x30
  6339. 8006fe2: f8bd b034 ldrh.w fp, [sp, #52] ; 0x34
  6340. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6341. 8006fe6: f7fe ffed bl 8005fc4 <HAL_GPIO_WritePin>
  6342. HAL_Delay(1);
  6343. 8006fea: 2001 movs r0, #1
  6344. 8006fec: f7fe f8f6 bl 80051dc <HAL_Delay>
  6345. 8006ff0: 2406 movs r4, #6
  6346. for(i = 0; i < 6; i++){
  6347. if(data & 0x01){
  6348. 8006ff2: f015 0201 ands.w r2, r5, #1
  6349. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_SET);//DATA
  6350. 8006ff6: bf18 it ne
  6351. 8006ff8: 2201 movne r2, #1
  6352. // HAL_GPIO_WritePin(ATT_DATA_GPIO_Port,ATT_DATA_Pin,GPIO_PIN_SET);//DATA
  6353. // printf("1");
  6354. }
  6355. else{
  6356. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_RESET);//DATA
  6357. 8006ffa: 4659 mov r1, fp
  6358. 8006ffc: 4640 mov r0, r8
  6359. 8006ffe: f7fe ffe1 bl 8005fc4 <HAL_GPIO_WritePin>
  6360. // HAL_GPIO_WritePin(ATT_DATA_GPIO_Port,ATT_DATA_Pin,GPIO_PIN_RESET);//DATA
  6361. // printf("0");
  6362. }
  6363. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6364. 8007002: 2201 movs r2, #1
  6365. 8007004: 4651 mov r1, sl
  6366. 8007006: 4648 mov r0, r9
  6367. 8007008: f7fe ffdc bl 8005fc4 <HAL_GPIO_WritePin>
  6368. HAL_Delay(1);
  6369. 800700c: 2001 movs r0, #1
  6370. 800700e: f7fe f8e5 bl 80051dc <HAL_Delay>
  6371. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6372. 8007012: 2200 movs r2, #0
  6373. 8007014: 4651 mov r1, sl
  6374. 8007016: 4648 mov r0, r9
  6375. 8007018: f7fe ffd4 bl 8005fc4 <HAL_GPIO_WritePin>
  6376. 800701c: 3c01 subs r4, #1
  6377. HAL_Delay(1);
  6378. 800701e: 2001 movs r0, #1
  6379. 8007020: f7fe f8dc bl 80051dc <HAL_Delay>
  6380. for(i = 0; i < 6; i++){
  6381. 8007024: f014 04ff ands.w r4, r4, #255 ; 0xff
  6382. data >>= 1;
  6383. 8007028: ea4f 0555 mov.w r5, r5, lsr #1
  6384. for(i = 0; i < 6; i++){
  6385. 800702c: d1e1 bne.n 8006ff2 <BDA4601_atten_ctrl+0x36>
  6386. }
  6387. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6388. 800702e: 4622 mov r2, r4
  6389. 8007030: 4651 mov r1, sl
  6390. 8007032: 4648 mov r0, r9
  6391. 8007034: f7fe ffc6 bl 8005fc4 <HAL_GPIO_WritePin>
  6392. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,ATT_DATA_Pin,GPIO_PIN_RESET);//DATA
  6393. 8007038: 4622 mov r2, r4
  6394. 800703a: f44f 6180 mov.w r1, #1024 ; 0x400
  6395. 800703e: 4640 mov r0, r8
  6396. 8007040: f7fe ffc0 bl 8005fc4 <HAL_GPIO_WritePin>
  6397. HAL_Delay(1);
  6398. 8007044: 2001 movs r0, #1
  6399. 8007046: f7fe f8c9 bl 80051dc <HAL_Delay>
  6400. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_SET);//LE
  6401. 800704a: 4639 mov r1, r7
  6402. 800704c: 2201 movs r2, #1
  6403. 800704e: 4630 mov r0, r6
  6404. 8007050: f7fe ffb8 bl 8005fc4 <HAL_GPIO_WritePin>
  6405. HAL_Delay(1);
  6406. 8007054: 2001 movs r0, #1
  6407. 8007056: f7fe f8c1 bl 80051dc <HAL_Delay>
  6408. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6409. 800705a: 4622 mov r2, r4
  6410. 800705c: 4639 mov r1, r7
  6411. 800705e: 4630 mov r0, r6
  6412. }
  6413. 8007060: e8bd 4ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6414. 8007064: b004 add sp, #16
  6415. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6416. 8007066: f7fe bfad b.w 8005fc4 <HAL_GPIO_WritePin>
  6417. ...
  6418. 0800706c <BDA4601_Initialize>:
  6419. void BDA4601_Initialize(void){
  6420. 800706c: b51f push {r0, r1, r2, r3, r4, lr}
  6421. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,0);
  6422. 800706e: 2400 movs r4, #0
  6423. 8007070: 4b42 ldr r3, [pc, #264] ; (800717c <BDA4601_Initialize+0x110>)
  6424. 8007072: 9402 str r4, [sp, #8]
  6425. 8007074: f103 0210 add.w r2, r3, #16
  6426. 8007078: e892 0003 ldmia.w r2, {r0, r1}
  6427. 800707c: e88d 0003 stmia.w sp, {r0, r1}
  6428. 8007080: cb0f ldmia r3, {r0, r1, r2, r3}
  6429. 8007082: f7ff ff9b bl 8006fbc <BDA4601_atten_ctrl>
  6430. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,0);
  6431. 8007086: 4b3e ldr r3, [pc, #248] ; (8007180 <BDA4601_Initialize+0x114>)
  6432. 8007088: 9402 str r4, [sp, #8]
  6433. 800708a: f103 0210 add.w r2, r3, #16
  6434. 800708e: e892 0003 ldmia.w r2, {r0, r1}
  6435. 8007092: e88d 0003 stmia.w sp, {r0, r1}
  6436. 8007096: cb0f ldmia r3, {r0, r1, r2, r3}
  6437. 8007098: f7ff ff90 bl 8006fbc <BDA4601_atten_ctrl>
  6438. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,0);
  6439. 800709c: 4b39 ldr r3, [pc, #228] ; (8007184 <BDA4601_Initialize+0x118>)
  6440. 800709e: 9402 str r4, [sp, #8]
  6441. 80070a0: f103 0210 add.w r2, r3, #16
  6442. 80070a4: e892 0003 ldmia.w r2, {r0, r1}
  6443. 80070a8: e88d 0003 stmia.w sp, {r0, r1}
  6444. 80070ac: cb0f ldmia r3, {r0, r1, r2, r3}
  6445. 80070ae: f7ff ff85 bl 8006fbc <BDA4601_atten_ctrl>
  6446. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,0);
  6447. 80070b2: 4b35 ldr r3, [pc, #212] ; (8007188 <BDA4601_Initialize+0x11c>)
  6448. 80070b4: 9402 str r4, [sp, #8]
  6449. 80070b6: f103 0210 add.w r2, r3, #16
  6450. 80070ba: e892 0003 ldmia.w r2, {r0, r1}
  6451. 80070be: e88d 0003 stmia.w sp, {r0, r1}
  6452. 80070c2: cb0f ldmia r3, {r0, r1, r2, r3}
  6453. 80070c4: f7ff ff7a bl 8006fbc <BDA4601_atten_ctrl>
  6454. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,0);
  6455. 80070c8: 4b30 ldr r3, [pc, #192] ; (800718c <BDA4601_Initialize+0x120>)
  6456. 80070ca: 9402 str r4, [sp, #8]
  6457. 80070cc: f103 0210 add.w r2, r3, #16
  6458. 80070d0: e892 0003 ldmia.w r2, {r0, r1}
  6459. 80070d4: e88d 0003 stmia.w sp, {r0, r1}
  6460. 80070d8: cb0f ldmia r3, {r0, r1, r2, r3}
  6461. 80070da: f7ff ff6f bl 8006fbc <BDA4601_atten_ctrl>
  6462. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,0);
  6463. 80070de: 4b2c ldr r3, [pc, #176] ; (8007190 <BDA4601_Initialize+0x124>)
  6464. 80070e0: 9402 str r4, [sp, #8]
  6465. 80070e2: f103 0210 add.w r2, r3, #16
  6466. 80070e6: e892 0003 ldmia.w r2, {r0, r1}
  6467. 80070ea: e88d 0003 stmia.w sp, {r0, r1}
  6468. 80070ee: cb0f ldmia r3, {r0, r1, r2, r3}
  6469. 80070f0: f7ff ff64 bl 8006fbc <BDA4601_atten_ctrl>
  6470. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,0);
  6471. 80070f4: 4b27 ldr r3, [pc, #156] ; (8007194 <BDA4601_Initialize+0x128>)
  6472. 80070f6: 9402 str r4, [sp, #8]
  6473. 80070f8: f103 0210 add.w r2, r3, #16
  6474. 80070fc: e892 0003 ldmia.w r2, {r0, r1}
  6475. 8007100: e88d 0003 stmia.w sp, {r0, r1}
  6476. 8007104: cb0f ldmia r3, {r0, r1, r2, r3}
  6477. 8007106: f7ff ff59 bl 8006fbc <BDA4601_atten_ctrl>
  6478. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,0);
  6479. 800710a: 4b23 ldr r3, [pc, #140] ; (8007198 <BDA4601_Initialize+0x12c>)
  6480. 800710c: 9402 str r4, [sp, #8]
  6481. 800710e: f103 0210 add.w r2, r3, #16
  6482. 8007112: e892 0003 ldmia.w r2, {r0, r1}
  6483. 8007116: e88d 0003 stmia.w sp, {r0, r1}
  6484. 800711a: cb0f ldmia r3, {r0, r1, r2, r3}
  6485. 800711c: f7ff ff4e bl 8006fbc <BDA4601_atten_ctrl>
  6486. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,0);
  6487. 8007120: 4b1e ldr r3, [pc, #120] ; (800719c <BDA4601_Initialize+0x130>)
  6488. 8007122: 9402 str r4, [sp, #8]
  6489. 8007124: f103 0210 add.w r2, r3, #16
  6490. 8007128: e892 0003 ldmia.w r2, {r0, r1}
  6491. 800712c: e88d 0003 stmia.w sp, {r0, r1}
  6492. 8007130: cb0f ldmia r3, {r0, r1, r2, r3}
  6493. 8007132: f7ff ff43 bl 8006fbc <BDA4601_atten_ctrl>
  6494. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,0);
  6495. 8007136: 4b1a ldr r3, [pc, #104] ; (80071a0 <BDA4601_Initialize+0x134>)
  6496. 8007138: 9402 str r4, [sp, #8]
  6497. 800713a: f103 0210 add.w r2, r3, #16
  6498. 800713e: e892 0003 ldmia.w r2, {r0, r1}
  6499. 8007142: e88d 0003 stmia.w sp, {r0, r1}
  6500. 8007146: cb0f ldmia r3, {r0, r1, r2, r3}
  6501. 8007148: f7ff ff38 bl 8006fbc <BDA4601_atten_ctrl>
  6502. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,0);
  6503. 800714c: 4b15 ldr r3, [pc, #84] ; (80071a4 <BDA4601_Initialize+0x138>)
  6504. 800714e: 9402 str r4, [sp, #8]
  6505. 8007150: f103 0210 add.w r2, r3, #16
  6506. 8007154: e892 0003 ldmia.w r2, {r0, r1}
  6507. 8007158: e88d 0003 stmia.w sp, {r0, r1}
  6508. 800715c: cb0f ldmia r3, {r0, r1, r2, r3}
  6509. 800715e: f7ff ff2d bl 8006fbc <BDA4601_atten_ctrl>
  6510. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,0);
  6511. 8007162: 4b11 ldr r3, [pc, #68] ; (80071a8 <BDA4601_Initialize+0x13c>)
  6512. 8007164: 9402 str r4, [sp, #8]
  6513. 8007166: f103 0210 add.w r2, r3, #16
  6514. 800716a: e892 0003 ldmia.w r2, {r0, r1}
  6515. 800716e: e88d 0003 stmia.w sp, {r0, r1}
  6516. 8007172: cb0f ldmia r3, {r0, r1, r2, r3}
  6517. 8007174: f7ff ff22 bl 8006fbc <BDA4601_atten_ctrl>
  6518. }
  6519. 8007178: b004 add sp, #16
  6520. 800717a: bd10 pop {r4, pc}
  6521. 800717c: 20000008 .word 0x20000008
  6522. 8007180: 20000020 .word 0x20000020
  6523. 8007184: 20000038 .word 0x20000038
  6524. 8007188: 20000050 .word 0x20000050
  6525. 800718c: 20000068 .word 0x20000068
  6526. 8007190: 20000080 .word 0x20000080
  6527. 8007194: 20000098 .word 0x20000098
  6528. 8007198: 200000b0 .word 0x200000b0
  6529. 800719c: 200000c8 .word 0x200000c8
  6530. 80071a0: 200000e0 .word 0x200000e0
  6531. 80071a4: 200000f8 .word 0x200000f8
  6532. 80071a8: 20000110 .word 0x20000110
  6533. 080071ac <STH30_CreateCrc>:
  6534. }
  6535. return(crc16);
  6536. }
  6537. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  6538. {
  6539. 80071ac: b510 push {r4, lr}
  6540. uint8_t bit; // bit mask
  6541. uint8_t crc = 0xFF; // calculated checksum
  6542. 80071ae: 23ff movs r3, #255 ; 0xff
  6543. uint8_t byteCtr; // byte counter
  6544. // calculates 8-Bit checksum with given polynomial
  6545. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6546. 80071b0: 4604 mov r4, r0
  6547. 80071b2: 1a22 subs r2, r4, r0
  6548. 80071b4: b2d2 uxtb r2, r2
  6549. 80071b6: 4291 cmp r1, r2
  6550. 80071b8: d801 bhi.n 80071be <STH30_CreateCrc+0x12>
  6551. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6552. else crc = (crc << 1);
  6553. }
  6554. }
  6555. return crc;
  6556. }
  6557. 80071ba: 4618 mov r0, r3
  6558. 80071bc: bd10 pop {r4, pc}
  6559. crc ^= (data[byteCtr]);
  6560. 80071be: f814 2b01 ldrb.w r2, [r4], #1
  6561. 80071c2: 4053 eors r3, r2
  6562. 80071c4: 2208 movs r2, #8
  6563. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6564. 80071c6: f013 0f80 tst.w r3, #128 ; 0x80
  6565. 80071ca: f102 32ff add.w r2, r2, #4294967295
  6566. 80071ce: ea4f 0343 mov.w r3, r3, lsl #1
  6567. 80071d2: bf18 it ne
  6568. 80071d4: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6569. for(bit = 8; bit > 0; --bit)
  6570. 80071d8: f012 02ff ands.w r2, r2, #255 ; 0xff
  6571. else crc = (crc << 1);
  6572. 80071dc: b2db uxtb r3, r3
  6573. for(bit = 8; bit > 0; --bit)
  6574. 80071de: d1f2 bne.n 80071c6 <STH30_CreateCrc+0x1a>
  6575. 80071e0: e7e7 b.n 80071b2 <STH30_CreateCrc+0x6>
  6576. 080071e2 <STH30_CheckCrc>:
  6577. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  6578. {
  6579. 80071e2: b530 push {r4, r5, lr}
  6580. uint8_t bit; // bit mask
  6581. uint8_t crc = 0xFF; // calculated checksum
  6582. 80071e4: 23ff movs r3, #255 ; 0xff
  6583. uint8_t byteCtr; // byte counter
  6584. // calculates 8-Bit checksum with given polynomial
  6585. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6586. 80071e6: 4605 mov r5, r0
  6587. 80071e8: 1a2c subs r4, r5, r0
  6588. 80071ea: b2e4 uxtb r4, r4
  6589. 80071ec: 42a1 cmp r1, r4
  6590. 80071ee: d803 bhi.n 80071f8 <STH30_CheckCrc+0x16>
  6591. else crc = (crc << 1);
  6592. }
  6593. }
  6594. if(crc != checksum) return CHECKSUM_ERROR;
  6595. else return NO_ERROR;
  6596. }
  6597. 80071f0: 1a9b subs r3, r3, r2
  6598. 80071f2: 4258 negs r0, r3
  6599. 80071f4: 4158 adcs r0, r3
  6600. 80071f6: bd30 pop {r4, r5, pc}
  6601. crc ^= (data[byteCtr]);
  6602. 80071f8: f815 4b01 ldrb.w r4, [r5], #1
  6603. 80071fc: 4063 eors r3, r4
  6604. 80071fe: 2408 movs r4, #8
  6605. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6606. 8007200: f013 0f80 tst.w r3, #128 ; 0x80
  6607. 8007204: f104 34ff add.w r4, r4, #4294967295
  6608. 8007208: ea4f 0343 mov.w r3, r3, lsl #1
  6609. 800720c: bf18 it ne
  6610. 800720e: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6611. for(bit = 8; bit > 0; --bit)
  6612. 8007212: f014 04ff ands.w r4, r4, #255 ; 0xff
  6613. else crc = (crc << 1);
  6614. 8007216: b2db uxtb r3, r3
  6615. for(bit = 8; bit > 0; --bit)
  6616. 8007218: d1f2 bne.n 8007200 <STH30_CheckCrc+0x1e>
  6617. 800721a: e7e5 b.n 80071e8 <STH30_CheckCrc+0x6>
  6618. 0800721c <Bit_Compare>:
  6619. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  6620. ALL_ATT_3_5G.data5 = ATTEN_3_5G_Initial_Val;
  6621. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6622. }
  6623. #endif // PYJ.2019.07.26_END --
  6624. void Bit_Compare(PE43711_st ATT,uint8_t data,uint8_t Shift_Index){
  6625. 800721c: b084 sub sp, #16
  6626. 800721e: e88d 000f stmia.w sp, {r0, r1, r2, r3}
  6627. 8007222: f89d 2018 ldrb.w r2, [sp, #24]
  6628. 8007226: f89d 301c ldrb.w r3, [sp, #28]
  6629. 800722a: 9802 ldr r0, [sp, #8]
  6630. if(data & (0x01 << Shift_Index)){
  6631. 800722c: 411a asrs r2, r3
  6632. 800722e: f012 0201 ands.w r2, r2, #1
  6633. 8007232: f8bd 100c ldrh.w r1, [sp, #12]
  6634. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_SET);//DATA
  6635. 8007236: bf18 it ne
  6636. 8007238: 2201 movne r2, #1
  6637. }
  6638. else{
  6639. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6640. }
  6641. }
  6642. 800723a: b004 add sp, #16
  6643. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6644. 800723c: f7fe bec2 b.w 8005fc4 <HAL_GPIO_WritePin>
  6645. 08007240 <PE43711_ALL_atten_ctrl>:
  6646. void PE43711_ALL_atten_ctrl(ALL_PE43711_st ATT){
  6647. 8007240: b084 sub sp, #16
  6648. 8007242: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6649. 8007246: b085 sub sp, #20
  6650. 8007248: ac0e add r4, sp, #56 ; 0x38
  6651. 800724a: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6652. 800724e: 9d12 ldr r5, [sp, #72] ; 0x48
  6653. 8007250: f8bd 604c ldrh.w r6, [sp, #76] ; 0x4c
  6654. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6655. 8007254: 2200 movs r2, #0
  6656. 8007256: 4631 mov r1, r6
  6657. 8007258: 4680 mov r8, r0
  6658. 800725a: 4628 mov r0, r5
  6659. 800725c: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  6660. 8007260: f7fe feb0 bl 8005fc4 <HAL_GPIO_WritePin>
  6661. Pol_Delay_us(10);
  6662. 8007264: 200a movs r0, #10
  6663. 8007266: f000 fc41 bl 8007aec <Pol_Delay_us>
  6664. 800726a: 2700 movs r7, #0
  6665. // printf("why not? \r\n");
  6666. for(uint8_t i = 0; i < 8; i++){
  6667. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6668. 800726c: f10d 0b48 add.w fp, sp, #72 ; 0x48
  6669. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6670. 8007270: f10d 0a64 add.w sl, sp, #100 ; 0x64
  6671. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6672. 8007274: f89d 3050 ldrb.w r3, [sp, #80] ; 0x50
  6673. 8007278: b2fc uxtb r4, r7
  6674. 800727a: 9302 str r3, [sp, #8]
  6675. 800727c: 9512 str r5, [sp, #72] ; 0x48
  6676. 800727e: f8ad 604c strh.w r6, [sp, #76] ; 0x4c
  6677. 8007282: 9403 str r4, [sp, #12]
  6678. 8007284: e89b 0003 ldmia.w fp, {r0, r1}
  6679. 8007288: e88d 0003 stmia.w sp, {r0, r1}
  6680. 800728c: f8cd 8038 str.w r8, [sp, #56] ; 0x38
  6681. 8007290: f8ad 903c strh.w r9, [sp, #60] ; 0x3c
  6682. 8007294: ab0e add r3, sp, #56 ; 0x38
  6683. 8007296: cb0f ldmia r3, {r0, r1, r2, r3}
  6684. 8007298: f7ff ffc0 bl 800721c <Bit_Compare>
  6685. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6686. 800729c: f89d 306c ldrb.w r3, [sp, #108] ; 0x6c
  6687. 80072a0: 9403 str r4, [sp, #12]
  6688. 80072a2: 9302 str r3, [sp, #8]
  6689. 80072a4: e89a 0003 ldmia.w sl, {r0, r1}
  6690. 80072a8: e88d 0003 stmia.w sp, {r0, r1}
  6691. 80072ac: ab15 add r3, sp, #84 ; 0x54
  6692. 80072ae: cb0f ldmia r3, {r0, r1, r2, r3}
  6693. 80072b0: f7ff ffb4 bl 800721c <Bit_Compare>
  6694. Bit_Compare(ATT.ATT2,ATT.data2,i);
  6695. 80072b4: f89d 3088 ldrb.w r3, [sp, #136] ; 0x88
  6696. 80072b8: 9403 str r4, [sp, #12]
  6697. 80072ba: 9302 str r3, [sp, #8]
  6698. 80072bc: ab20 add r3, sp, #128 ; 0x80
  6699. 80072be: e893 0003 ldmia.w r3, {r0, r1}
  6700. 80072c2: e88d 0003 stmia.w sp, {r0, r1}
  6701. 80072c6: ab1c add r3, sp, #112 ; 0x70
  6702. 80072c8: cb0f ldmia r3, {r0, r1, r2, r3}
  6703. 80072ca: f7ff ffa7 bl 800721c <Bit_Compare>
  6704. Bit_Compare(ATT.ATT3,ATT.data3,i);
  6705. 80072ce: f89d 30a4 ldrb.w r3, [sp, #164] ; 0xa4
  6706. 80072d2: 9403 str r4, [sp, #12]
  6707. 80072d4: 9302 str r3, [sp, #8]
  6708. 80072d6: ab27 add r3, sp, #156 ; 0x9c
  6709. 80072d8: e893 0003 ldmia.w r3, {r0, r1}
  6710. 80072dc: e88d 0003 stmia.w sp, {r0, r1}
  6711. 80072e0: ab23 add r3, sp, #140 ; 0x8c
  6712. 80072e2: cb0f ldmia r3, {r0, r1, r2, r3}
  6713. 80072e4: f7ff ff9a bl 800721c <Bit_Compare>
  6714. Bit_Compare(ATT.ATT4,ATT.data4,i);
  6715. 80072e8: f89d 30c0 ldrb.w r3, [sp, #192] ; 0xc0
  6716. 80072ec: 9403 str r4, [sp, #12]
  6717. 80072ee: 9302 str r3, [sp, #8]
  6718. 80072f0: ab2e add r3, sp, #184 ; 0xb8
  6719. 80072f2: e893 0003 ldmia.w r3, {r0, r1}
  6720. 80072f6: e88d 0003 stmia.w sp, {r0, r1}
  6721. 80072fa: ab2a add r3, sp, #168 ; 0xa8
  6722. 80072fc: cb0f ldmia r3, {r0, r1, r2, r3}
  6723. 80072fe: f7ff ff8d bl 800721c <Bit_Compare>
  6724. Bit_Compare(ATT.ATT5,ATT.data5,i);
  6725. 8007302: f89d 30dc ldrb.w r3, [sp, #220] ; 0xdc
  6726. 8007306: 9403 str r4, [sp, #12]
  6727. 8007308: 9302 str r3, [sp, #8]
  6728. 800730a: ab35 add r3, sp, #212 ; 0xd4
  6729. 800730c: e893 0003 ldmia.w r3, {r0, r1}
  6730. 8007310: e88d 0003 stmia.w sp, {r0, r1}
  6731. 8007314: ab31 add r3, sp, #196 ; 0xc4
  6732. 8007316: cb0f ldmia r3, {r0, r1, r2, r3}
  6733. 8007318: f7ff ff80 bl 800721c <Bit_Compare>
  6734. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6735. 800731c: 2201 movs r2, #1
  6736. 800731e: 4649 mov r1, r9
  6737. 8007320: 4640 mov r0, r8
  6738. 8007322: f7fe fe4f bl 8005fc4 <HAL_GPIO_WritePin>
  6739. Pol_Delay_us(10);
  6740. 8007326: 200a movs r0, #10
  6741. 8007328: f000 fbe0 bl 8007aec <Pol_Delay_us>
  6742. 800732c: 3701 adds r7, #1
  6743. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6744. 800732e: 2200 movs r2, #0
  6745. 8007330: 4649 mov r1, r9
  6746. 8007332: 4640 mov r0, r8
  6747. 8007334: f7fe fe46 bl 8005fc4 <HAL_GPIO_WritePin>
  6748. for(uint8_t i = 0; i < 8; i++){
  6749. 8007338: 2f08 cmp r7, #8
  6750. 800733a: d19b bne.n 8007274 <PE43711_ALL_atten_ctrl+0x34>
  6751. }
  6752. HAL_GPIO_WritePin(GPIOB,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6753. 800733c: 2200 movs r2, #0
  6754. 800733e: f44f 4100 mov.w r1, #32768 ; 0x8000
  6755. 8007342: 480a ldr r0, [pc, #40] ; (800736c <PE43711_ALL_atten_ctrl+0x12c>)
  6756. 8007344: f7fe fe3e bl 8005fc4 <HAL_GPIO_WritePin>
  6757. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_SET);//LE
  6758. 8007348: 4631 mov r1, r6
  6759. 800734a: 2201 movs r2, #1
  6760. 800734c: 4628 mov r0, r5
  6761. 800734e: f7fe fe39 bl 8005fc4 <HAL_GPIO_WritePin>
  6762. Pol_Delay_us(10);
  6763. 8007352: 200a movs r0, #10
  6764. 8007354: f000 fbca bl 8007aec <Pol_Delay_us>
  6765. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6766. 8007358: 2200 movs r2, #0
  6767. 800735a: 4631 mov r1, r6
  6768. 800735c: 4628 mov r0, r5
  6769. }
  6770. 800735e: b005 add sp, #20
  6771. 8007360: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6772. 8007364: b004 add sp, #16
  6773. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6774. 8007366: f7fe be2d b.w 8005fc4 <HAL_GPIO_WritePin>
  6775. 800736a: bf00 nop
  6776. 800736c: 40010c00 .word 0x40010c00
  6777. 08007370 <PE43711_PinInit>:
  6778. void PE43711_PinInit(void){
  6779. 8007370: b5f0 push {r4, r5, r6, r7, lr}
  6780. ALL_ATT_3_5G.ATT0 = ATT_3_5G_LOW1;
  6781. 8007372: 4c27 ldr r4, [pc, #156] ; (8007410 <PE43711_PinInit+0xa0>)
  6782. 8007374: 4e27 ldr r6, [pc, #156] ; (8007414 <PE43711_PinInit+0xa4>)
  6783. 8007376: 4625 mov r5, r4
  6784. 8007378: ce0f ldmia r6!, {r0, r1, r2, r3}
  6785. 800737a: c50f stmia r5!, {r0, r1, r2, r3}
  6786. 800737c: e896 0003 ldmia.w r6, {r0, r1}
  6787. ALL_ATT_3_5G.ATT1 = ATT_3_5G_HIGH1;
  6788. 8007380: 4f25 ldr r7, [pc, #148] ; (8007418 <PE43711_PinInit+0xa8>)
  6789. 8007382: f104 061c add.w r6, r4, #28
  6790. ALL_ATT_3_5G.ATT0 = ATT_3_5G_LOW1;
  6791. 8007386: e885 0003 stmia.w r5, {r0, r1}
  6792. ALL_ATT_3_5G.ATT1 = ATT_3_5G_HIGH1;
  6793. 800738a: cf0f ldmia r7!, {r0, r1, r2, r3}
  6794. 800738c: c60f stmia r6!, {r0, r1, r2, r3}
  6795. 800738e: e897 0003 ldmia.w r7, {r0, r1}
  6796. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  6797. 8007392: 4f22 ldr r7, [pc, #136] ; (800741c <PE43711_PinInit+0xac>)
  6798. ALL_ATT_3_5G.ATT1 = ATT_3_5G_HIGH1;
  6799. 8007394: e886 0003 stmia.w r6, {r0, r1}
  6800. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  6801. 8007398: cf0f ldmia r7!, {r0, r1, r2, r3}
  6802. 800739a: f104 0638 add.w r6, r4, #56 ; 0x38
  6803. 800739e: c60f stmia r6!, {r0, r1, r2, r3}
  6804. 80073a0: e897 0003 ldmia.w r7, {r0, r1}
  6805. ALL_ATT_3_5G.ATT3 = ATT_3_5G_LOW2;
  6806. 80073a4: 4f1e ldr r7, [pc, #120] ; (8007420 <PE43711_PinInit+0xb0>)
  6807. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  6808. 80073a6: e886 0003 stmia.w r6, {r0, r1}
  6809. ALL_ATT_3_5G.ATT3 = ATT_3_5G_LOW2;
  6810. 80073aa: cf0f ldmia r7!, {r0, r1, r2, r3}
  6811. 80073ac: f104 0654 add.w r6, r4, #84 ; 0x54
  6812. 80073b0: c60f stmia r6!, {r0, r1, r2, r3}
  6813. 80073b2: e897 0003 ldmia.w r7, {r0, r1}
  6814. ALL_ATT_3_5G.ATT4 = ATT_3_5G_HIGH2;
  6815. 80073b6: 4f1b ldr r7, [pc, #108] ; (8007424 <PE43711_PinInit+0xb4>)
  6816. ALL_ATT_3_5G.ATT3 = ATT_3_5G_LOW2;
  6817. 80073b8: e886 0003 stmia.w r6, {r0, r1}
  6818. ALL_ATT_3_5G.ATT4 = ATT_3_5G_HIGH2;
  6819. 80073bc: cf0f ldmia r7!, {r0, r1, r2, r3}
  6820. 80073be: f104 0670 add.w r6, r4, #112 ; 0x70
  6821. 80073c2: c60f stmia r6!, {r0, r1, r2, r3}
  6822. 80073c4: e897 0003 ldmia.w r7, {r0, r1}
  6823. ALL_ATT_3_5G.ATT5 = ATT_3_5G_COM2;
  6824. 80073c8: 4f17 ldr r7, [pc, #92] ; (8007428 <PE43711_PinInit+0xb8>)
  6825. ALL_ATT_3_5G.ATT4 = ATT_3_5G_HIGH2;
  6826. 80073ca: e886 0003 stmia.w r6, {r0, r1}
  6827. ALL_ATT_3_5G.ATT5 = ATT_3_5G_COM2;
  6828. 80073ce: cf0f ldmia r7!, {r0, r1, r2, r3}
  6829. 80073d0: f104 068c add.w r6, r4, #140 ; 0x8c
  6830. 80073d4: c60f stmia r6!, {r0, r1, r2, r3}
  6831. 80073d6: e897 0003 ldmia.w r7, {r0, r1}
  6832. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  6833. 80073da: 2300 movs r3, #0
  6834. void PE43711_PinInit(void){
  6835. 80073dc: b0a7 sub sp, #156 ; 0x9c
  6836. ALL_ATT_3_5G.ATT5 = ATT_3_5G_COM2;
  6837. 80073de: e886 0003 stmia.w r6, {r0, r1}
  6838. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6839. 80073e2: 2298 movs r2, #152 ; 0x98
  6840. 80073e4: 4629 mov r1, r5
  6841. 80073e6: 4668 mov r0, sp
  6842. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  6843. 80073e8: 7623 strb r3, [r4, #24]
  6844. ALL_ATT_3_5G.data1 = ATTEN_3_5G_Initial_Val;
  6845. 80073ea: f884 3034 strb.w r3, [r4, #52] ; 0x34
  6846. ALL_ATT_3_5G.data2 = ATTEN_3_5G_Initial_Val;
  6847. 80073ee: f884 3050 strb.w r3, [r4, #80] ; 0x50
  6848. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  6849. 80073f2: f884 306c strb.w r3, [r4, #108] ; 0x6c
  6850. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  6851. 80073f6: f884 3088 strb.w r3, [r4, #136] ; 0x88
  6852. ALL_ATT_3_5G.data5 = ATTEN_3_5G_Initial_Val;
  6853. 80073fa: f884 30a4 strb.w r3, [r4, #164] ; 0xa4
  6854. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6855. 80073fe: f001 feb7 bl 8009170 <memcpy>
  6856. 8007402: e894 000f ldmia.w r4, {r0, r1, r2, r3}
  6857. 8007406: f7ff ff1b bl 8007240 <PE43711_ALL_atten_ctrl>
  6858. }
  6859. 800740a: b027 add sp, #156 ; 0x9c
  6860. 800740c: bdf0 pop {r4, r5, r6, r7, pc}
  6861. 800740e: bf00 nop
  6862. 8007410: 200004d8 .word 0x200004d8
  6863. 8007414: 20000188 .word 0x20000188
  6864. 8007418: 20000158 .word 0x20000158
  6865. 800741c: 20000128 .word 0x20000128
  6866. 8007420: 200001a0 .word 0x200001a0
  6867. 8007424: 20000170 .word 0x20000170
  6868. 8007428: 20000140 .word 0x20000140
  6869. 0800742c <N_Divider_Reg_Create>:
  6870. double N_Reg_Value_Calc(double val){
  6871. return val / 1000;
  6872. }
  6873. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  6874. 800742c: b570 push {r4, r5, r6, lr}
  6875. 800742e: 2302 movs r3, #2
  6876. 8007430: 4604 mov r4, r0
  6877. #ifdef DEBUG_PRINT
  6878. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6879. #endif /* DEBUG_PRINT */
  6880. for(i = 2; i < 14; i++){
  6881. if(_FRAC & 0x01)
  6882. ret += shift_bit << i;
  6883. 8007432: 2501 movs r5, #1
  6884. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  6885. 8007434: 2000 movs r0, #0
  6886. if(_FRAC & 0x01)
  6887. 8007436: 07e6 lsls r6, r4, #31
  6888. ret += shift_bit << i;
  6889. 8007438: bf48 it mi
  6890. 800743a: fa05 f603 lslmi.w r6, r5, r3
  6891. 800743e: f103 0301 add.w r3, r3, #1
  6892. 8007442: bf48 it mi
  6893. 8007444: 1980 addmi r0, r0, r6
  6894. for(i = 2; i < 14; i++){
  6895. 8007446: 2b0e cmp r3, #14
  6896. _FRAC = _FRAC >> 1;
  6897. 8007448: ea4f 0454 mov.w r4, r4, lsr #1
  6898. for(i = 2; i < 14; i++){
  6899. 800744c: d1f3 bne.n 8007436 <N_Divider_Reg_Create+0xa>
  6900. #ifdef DEBUG_PRINT
  6901. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6902. #endif /* DEBUG_PRINT */
  6903. for(i = 14; i < 24; i++){
  6904. if(_INT & 0x01)
  6905. ret += shift_bit << i;
  6906. 800744e: 2401 movs r4, #1
  6907. if(_INT & 0x01)
  6908. 8007450: 07cd lsls r5, r1, #31
  6909. ret += shift_bit << i;
  6910. 8007452: bf48 it mi
  6911. 8007454: fa04 f503 lslmi.w r5, r4, r3
  6912. 8007458: f103 0301 add.w r3, r3, #1
  6913. 800745c: bf48 it mi
  6914. 800745e: 1940 addmi r0, r0, r5
  6915. for(i = 14; i < 24; i++){
  6916. 8007460: 2b18 cmp r3, #24
  6917. _INT = _INT >> 1;
  6918. 8007462: ea4f 0151 mov.w r1, r1, lsr #1
  6919. for(i = 14; i < 24; i++){
  6920. 8007466: d1f3 bne.n 8007450 <N_Divider_Reg_Create+0x24>
  6921. }
  6922. #ifdef DEBUG_PRINT
  6923. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6924. #endif /* DEBUG_PRINT */
  6925. if(_FASTLOCK & 0x01)
  6926. 8007468: 07d3 lsls r3, r2, #31
  6927. ret += shift_bit << i;
  6928. 800746a: bf48 it mi
  6929. 800746c: f100 7080 addmi.w r0, r0, #16777216 ; 0x1000000
  6930. #ifdef DEBUG_PRINT
  6931. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6932. #endif /* DEBUG_PRINT */
  6933. return ret;
  6934. }
  6935. 8007470: bd70 pop {r4, r5, r6, pc}
  6936. 08007472 <R_Divider_Reg_Create>:
  6937. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  6938. 8007472: b5f0 push {r4, r5, r6, r7, lr}
  6939. 8007474: 4606 mov r6, r0
  6940. 8007476: 2001 movs r0, #1
  6941. 8007478: 2402 movs r4, #2
  6942. #ifdef DEBUG_PRINT
  6943. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6944. #endif /* DEBUG_PRINT */
  6945. for(i = 2; i < 14; i++){
  6946. if(_MOD & 0x01)
  6947. ret += shift_bit << i;
  6948. 800747a: 4607 mov r7, r0
  6949. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  6950. 800747c: f89d 5014 ldrb.w r5, [sp, #20]
  6951. if(_MOD & 0x01)
  6952. 8007480: f016 0f01 tst.w r6, #1
  6953. ret += shift_bit << i;
  6954. 8007484: bf18 it ne
  6955. 8007486: fa07 fe04 lslne.w lr, r7, r4
  6956. 800748a: f104 0401 add.w r4, r4, #1
  6957. 800748e: bf18 it ne
  6958. 8007490: 4470 addne r0, lr
  6959. for(i = 2; i < 14; i++){
  6960. 8007492: 2c0e cmp r4, #14
  6961. _MOD = _MOD >> 1;
  6962. 8007494: ea4f 0656 mov.w r6, r6, lsr #1
  6963. for(i = 2; i < 14; i++){
  6964. 8007498: d1f2 bne.n 8007480 <R_Divider_Reg_Create+0xe>
  6965. }
  6966. for(i = 14; i < 18; i++){
  6967. if(_RCOUNTER & 0x01)
  6968. ret += shift_bit << i;
  6969. 800749a: 2601 movs r6, #1
  6970. if(_RCOUNTER & 0x01)
  6971. 800749c: 07cf lsls r7, r1, #31
  6972. ret += shift_bit << i;
  6973. 800749e: bf48 it mi
  6974. 80074a0: fa06 f704 lslmi.w r7, r6, r4
  6975. 80074a4: f104 0401 add.w r4, r4, #1
  6976. 80074a8: bf48 it mi
  6977. 80074aa: 19c0 addmi r0, r0, r7
  6978. for(i = 14; i < 18; i++){
  6979. 80074ac: 2c12 cmp r4, #18
  6980. _RCOUNTER = _RCOUNTER >> 1;
  6981. 80074ae: ea4f 0151 mov.w r1, r1, lsr #1
  6982. for(i = 14; i < 18; i++){
  6983. 80074b2: d1f3 bne.n 800749c <R_Divider_Reg_Create+0x2a>
  6984. }
  6985. if(_PRESCALER & 0x01)
  6986. 80074b4: 07d7 lsls r7, r2, #31
  6987. ret += shift_bit << i++;
  6988. 80074b6: bf44 itt mi
  6989. 80074b8: f500 2080 addmi.w r0, r0, #262144 ; 0x40000
  6990. 80074bc: 2413 movmi r4, #19
  6991. if(_RESERVED & 0x01)
  6992. 80074be: 07de lsls r6, r3, #31
  6993. ret += shift_bit << i++;
  6994. 80074c0: bf42 ittt mi
  6995. 80074c2: 2301 movmi r3, #1
  6996. 80074c4: fa03 f404 lslmi.w r4, r3, r4
  6997. 80074c8: 1900 addmi r0, r0, r4
  6998. for(i = 19; i < 22; i++){
  6999. if(_MUXOUT & 0x01)
  7000. 80074ca: 07ec lsls r4, r5, #31
  7001. ret += shift_bit << i;
  7002. 80074cc: bf48 it mi
  7003. 80074ce: f500 2000 addmi.w r0, r0, #524288 ; 0x80000
  7004. _MUXOUT = _MUXOUT >> 1;
  7005. }
  7006. if(LOAD_CONTROL & 0x01)
  7007. 80074d2: f89d 3018 ldrb.w r3, [sp, #24]
  7008. if(_MUXOUT & 0x01)
  7009. 80074d6: 07a9 lsls r1, r5, #30
  7010. ret += shift_bit << i;
  7011. 80074d8: bf48 it mi
  7012. 80074da: f500 1080 addmi.w r0, r0, #1048576 ; 0x100000
  7013. if(_MUXOUT & 0x01)
  7014. 80074de: 076a lsls r2, r5, #29
  7015. ret += shift_bit << i;
  7016. 80074e0: bf48 it mi
  7017. 80074e2: f500 1000 addmi.w r0, r0, #2097152 ; 0x200000
  7018. if(LOAD_CONTROL & 0x01)
  7019. 80074e6: 07db lsls r3, r3, #31
  7020. ret += shift_bit << i++;
  7021. 80074e8: bf48 it mi
  7022. 80074ea: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  7023. return ret;
  7024. }
  7025. 80074ee: bdf0 pop {r4, r5, r6, r7, pc}
  7026. 080074f0 <ADF4153_Freq_Calc>:
  7027. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(uint32_t Freq,uint32_t REFin,uint8_t R_Counter,uint32_t chspacing){
  7028. 80074f0: e92d 47f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, r9, sl, lr}
  7029. 80074f4: 4604 mov r4, r0
  7030. adf4153_st temp_adf4153;
  7031. double temp = 0;
  7032. ADF4153_R_N_Reg_st temp_reg;
  7033. temp_adf4153.PFD_Value = (REFin / R_Counter)* 0.01 ;
  7034. 80074f6: fbb2 f0f3 udiv r0, r2, r3
  7035. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(uint32_t Freq,uint32_t REFin,uint8_t R_Counter,uint32_t chspacing){
  7036. 80074fa: 469a mov sl, r3
  7037. 80074fc: 4688 mov r8, r1
  7038. temp_adf4153.PFD_Value = (REFin / R_Counter)* 0.01 ;
  7039. 80074fe: f7fc ffe9 bl 80044d4 <__aeabi_ui2d>
  7040. 8007502: a331 add r3, pc, #196 ; (adr r3, 80075c8 <ADF4153_Freq_Calc+0xd8>)
  7041. 8007504: e9d3 2300 ldrd r2, r3, [r3]
  7042. 8007508: f7fd f85a bl 80045c0 <__aeabi_dmul>
  7043. 800750c: 4606 mov r6, r0
  7044. // printf("chspacing : %d",chspacing);
  7045. // printf("(temp_adf4153.PFD_Value / chspacing) : %f",((double)(temp_adf4153.PFD_Value / chspacing)));
  7046. temp = ((double)(temp_adf4153.PFD_Value / chspacing));
  7047. 800750e: 980a ldr r0, [sp, #40] ; 0x28
  7048. temp_adf4153.PFD_Value = (REFin / R_Counter)* 0.01 ;
  7049. 8007510: 460f mov r7, r1
  7050. temp = ((double)(temp_adf4153.PFD_Value / chspacing));
  7051. 8007512: f7fc ffdf bl 80044d4 <__aeabi_ui2d>
  7052. 8007516: 4602 mov r2, r0
  7053. 8007518: 460b mov r3, r1
  7054. 800751a: 4630 mov r0, r6
  7055. 800751c: 4639 mov r1, r7
  7056. 800751e: f7fd f979 bl 8004814 <__aeabi_ddiv>
  7057. // printf("temp : %f \r\n",temp);
  7058. temp_adf4153.MOD_Value = temp * 1000000;
  7059. 8007522: a32b add r3, pc, #172 ; (adr r3, 80075d0 <ADF4153_Freq_Calc+0xe0>)
  7060. 8007524: e9d3 2300 ldrd r2, r3, [r3]
  7061. 8007528: f7fd f84a bl 80045c0 <__aeabi_dmul>
  7062. 800752c: f7fd fb20 bl 8004b70 <__aeabi_d2uiz>
  7063. 8007530: 4605 mov r5, r0
  7064. // printf("temp_adf4153.MOD_Value : %d \r\n",temp_adf4153.MOD_Value);
  7065. // printf("Freq : %d \r\n",Freq);
  7066. temp_adf4153.N_Value = N_Reg_Value_Calc(((Freq * 10) / (temp_adf4153.PFD_Value / 1000)));
  7067. 8007532: 200a movs r0, #10
  7068. 8007534: fb00 f008 mul.w r0, r0, r8
  7069. 8007538: f7fc ffcc bl 80044d4 <__aeabi_ui2d>
  7070. 800753c: 2200 movs r2, #0
  7071. 800753e: 4680 mov r8, r0
  7072. 8007540: 4689 mov r9, r1
  7073. 8007542: 4b25 ldr r3, [pc, #148] ; (80075d8 <ADF4153_Freq_Calc+0xe8>)
  7074. 8007544: 4630 mov r0, r6
  7075. 8007546: 4639 mov r1, r7
  7076. 8007548: f7fd f964 bl 8004814 <__aeabi_ddiv>
  7077. 800754c: 4602 mov r2, r0
  7078. 800754e: 460b mov r3, r1
  7079. 8007550: 4640 mov r0, r8
  7080. 8007552: 4649 mov r1, r9
  7081. 8007554: f7fd f95e bl 8004814 <__aeabi_ddiv>
  7082. return val / 1000;
  7083. 8007558: 2200 movs r2, #0
  7084. 800755a: 4b1f ldr r3, [pc, #124] ; (80075d8 <ADF4153_Freq_Calc+0xe8>)
  7085. 800755c: f7fd f95a bl 8004814 <__aeabi_ddiv>
  7086. temp_adf4153.N_Value /= 1000;
  7087. 8007560: 2200 movs r2, #0
  7088. 8007562: 4b1d ldr r3, [pc, #116] ; (80075d8 <ADF4153_Freq_Calc+0xe8>)
  7089. 8007564: f7fd f956 bl 8004814 <__aeabi_ddiv>
  7090. 8007568: 460f mov r7, r1
  7091. 800756a: 4606 mov r6, r0
  7092. // printf("temp_adf4153.N_Value : %f \r\n",temp_adf4153.N_Value);
  7093. temp_adf4153.INT_Value = temp_adf4153.N_Value ;
  7094. 800756c: f7fd fb00 bl 8004b70 <__aeabi_d2uiz>
  7095. 8007570: fa1f f880 uxth.w r8, r0
  7096. printf("temp_adf4153.PFD_Value : %f \r\ntemp_adf4153.MOD_Value : %f \r\n temp_adf4153.N_Value : %f \r\n temp_adf4153.INT_Value : %f \r\n",temp_adf4153.PFD_Value,temp_adf4153.MOD_Value,temp_adf4153.N_Value,temp_adf4153.INT_Value);
  7097. } */
  7098. #ifdef DEBUG_PRINT
  7099. printf("\r\ntemp_adf4153.N_Value : %f temp_adf4153.INT_Value : %f temp_adf4153.MOD_Value : %f \r\n",temp_adf4153.N_Value,(double)temp_adf4153.INT_Value,(double)temp_adf4153.MOD_Value);
  7100. #endif /* DEBUG_PRINT */
  7101. temp = temp_adf4153.N_Value - (double)temp_adf4153.INT_Value;
  7102. 8007574: 4640 mov r0, r8
  7103. 8007576: f7fc ffad bl 80044d4 <__aeabi_ui2d>
  7104. 800757a: 460b mov r3, r1
  7105. 800757c: 4602 mov r2, r0
  7106. 800757e: 4639 mov r1, r7
  7107. 8007580: 4630 mov r0, r6
  7108. 8007582: f7fc fe69 bl 8004258 <__aeabi_dsub>
  7109. #ifdef DEBUG_PRINT
  7110. printf("\r\n temp_adf4153.N_Value - (double)temp_adf4153.INT_Value) : %f temp * (double)temp_adf4153.MOD_Value : %f \r\n",temp,temp * (double)temp_adf4153.MOD_Value);
  7111. #endif /* DEBUG_PRINT */
  7112. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7113. 8007586: f7fd fb13 bl 8004bb0 <__aeabi_d2f>
  7114. 800758a: 4606 mov r6, r0
  7115. 800758c: 4628 mov r0, r5
  7116. 800758e: f7fd fc15 bl 8004dbc <__aeabi_ui2f>
  7117. 8007592: 4601 mov r1, r0
  7118. 8007594: 4630 mov r0, r6
  7119. 8007596: f7fd fc69 bl 8004e6c <__aeabi_fmul>
  7120. 800759a: f7fd fdb7 bl 800510c <__aeabi_f2uiz>
  7121. printf("R0: %x R1: %x \r\n",N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0),R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0));
  7122. #endif /* DEBUG_PRINT */
  7123. // printf("N_reg : %08x R_reg :%x\r\n",temp_reg.N_reg,temp_reg.R_reg);
  7124. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7125. 800759e: 4641 mov r1, r8
  7126. 80075a0: 2200 movs r2, #0
  7127. 80075a2: b280 uxth r0, r0
  7128. 80075a4: f7ff ff42 bl 800742c <N_Divider_Reg_Create>
  7129. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7130. 80075a8: 2300 movs r3, #0
  7131. 80075aa: 2202 movs r2, #2
  7132. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7133. 80075ac: 4606 mov r6, r0
  7134. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7135. 80075ae: e88d 000c stmia.w sp, {r2, r3}
  7136. 80075b2: 4651 mov r1, sl
  7137. 80075b4: 2201 movs r2, #1
  7138. 80075b6: b2a8 uxth r0, r5
  7139. 80075b8: f7ff ff5b bl 8007472 <R_Divider_Reg_Create>
  7140. return temp_reg;
  7141. 80075bc: e884 0041 stmia.w r4, {r0, r6}
  7142. // R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,1,0); //prescaler 1 : 8/9 0: 4/5
  7143. }
  7144. 80075c0: 4620 mov r0, r4
  7145. 80075c2: b002 add sp, #8
  7146. 80075c4: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7147. 80075c8: 47ae147b .word 0x47ae147b
  7148. 80075cc: 3f847ae1 .word 0x3f847ae1
  7149. 80075d0: 00000000 .word 0x00000000
  7150. 80075d4: 412e8480 .word 0x412e8480
  7151. 80075d8: 408f4000 .word 0x408f4000
  7152. 080075dc <ADF4153_Initialize>:
  7153. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  7154. ADF4153_Module_Ctrl(Pll_test2,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7155. // ADF4153_Module_Ctrl(Pll_test2,0x313840,0x14BE81,0x13C2,0x3);
  7156. HAL_Delay(1);
  7157. #endif // PYJ.2019.08.09_END --
  7158. if( Flash_Save_data[INDEX_PLL_3_5G_LOW_H] == 0
  7159. 80075dc: 4b0e ldr r3, [pc, #56] ; (8007618 <ADF4153_Initialize+0x3c>)
  7160. 80075de: 7f9a ldrb r2, [r3, #30]
  7161. 80075e0: b94a cbnz r2, 80075f6 <ADF4153_Initialize+0x1a>
  7162. && Flash_Save_data[INDEX_PLL_3_5G_LOW_M] == 0
  7163. 80075e2: 7fda ldrb r2, [r3, #31]
  7164. 80075e4: b93a cbnz r2, 80075f6 <ADF4153_Initialize+0x1a>
  7165. &&Flash_Save_data[INDEX_PLL_3_5G_LOW_L] == 0)
  7166. 80075e6: f893 2020 ldrb.w r2, [r3, #32]
  7167. 80075ea: b922 cbnz r2, 80075f6 <ADF4153_Initialize+0x1a>
  7168. {
  7169. Flash_Save_data[INDEX_PLL_3_5G_LOW_H] = ((34655 & 0xFF0000) >> 16);
  7170. Flash_Save_data[INDEX_PLL_3_5G_LOW_M] = ((34655 & 0x00FF00) >> 8);
  7171. 80075ec: 2287 movs r2, #135 ; 0x87
  7172. 80075ee: 77da strb r2, [r3, #31]
  7173. Flash_Save_data[INDEX_PLL_3_5G_LOW_L] = (34655 & 0x0000FF);
  7174. 80075f0: 225f movs r2, #95 ; 0x5f
  7175. 80075f2: f883 2020 strb.w r2, [r3, #32]
  7176. }
  7177. if(Flash_Save_data[INDEX_PLL_3_5G_HIGH_H] == 0
  7178. 80075f6: f893 2021 ldrb.w r2, [r3, #33] ; 0x21
  7179. 80075fa: b95a cbnz r2, 8007614 <ADF4153_Initialize+0x38>
  7180. && Flash_Save_data[INDEX_PLL_3_5G_HIGH_M] == 0
  7181. 80075fc: f893 2022 ldrb.w r2, [r3, #34] ; 0x22
  7182. 8007600: b942 cbnz r2, 8007614 <ADF4153_Initialize+0x38>
  7183. && Flash_Save_data[INDEX_PLL_3_5G_HIGH_L] == 0)
  7184. 8007602: f893 2023 ldrb.w r2, [r3, #35] ; 0x23
  7185. 8007606: b92a cbnz r2, 8007614 <ADF4153_Initialize+0x38>
  7186. {
  7187. Flash_Save_data[INDEX_PLL_3_5G_HIGH_H] = ((39345 & 0xFF0000) >> 16);
  7188. Flash_Save_data[INDEX_PLL_3_5G_HIGH_M] = ((39345 & 0x00FF00) >> 8);
  7189. 8007608: 2299 movs r2, #153 ; 0x99
  7190. 800760a: f883 2022 strb.w r2, [r3, #34] ; 0x22
  7191. Flash_Save_data[INDEX_PLL_3_5G_HIGH_L] = (39345 & 0x0000FF);
  7192. 800760e: 22b1 movs r2, #177 ; 0xb1
  7193. 8007610: f883 2023 strb.w r2, [r3, #35] ; 0x23
  7194. 8007614: 4770 bx lr
  7195. 8007616: bf00 nop
  7196. 8007618: 20000580 .word 0x20000580
  7197. 0800761c <ADF4153_Module_Ctrl>:
  7198. }
  7199. }
  7200. void ADF4153_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2,uint32_t R3){
  7201. 800761c: b084 sub sp, #16
  7202. 800761e: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7203. 8007622: b085 sub sp, #20
  7204. 8007624: ac0e add r4, sp, #56 ; 0x38
  7205. 8007626: e884 000f stmia.w r4, {r0, r1, r2, r3}
  7206. R3 = R3 & 0x0007FF;
  7207. 800762a: 9b17 ldr r3, [sp, #92] ; 0x5c
  7208. 800762c: f8bd 803c ldrh.w r8, [sp, #60] ; 0x3c
  7209. 8007630: f3c3 0a0a ubfx sl, r3, #0, #11
  7210. R2 = R2 & 0x00FFFF;
  7211. 8007634: f8bd 3058 ldrh.w r3, [sp, #88] ; 0x58
  7212. 8007638: 9c10 ldr r4, [sp, #64] ; 0x40
  7213. 800763a: 9301 str r3, [sp, #4]
  7214. R1 = R1 & 0xFFFFFF;
  7215. 800763c: 9b15 ldr r3, [sp, #84] ; 0x54
  7216. 800763e: f8bd 5044 ldrh.w r5, [sp, #68] ; 0x44
  7217. 8007642: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7218. 8007646: 9302 str r3, [sp, #8]
  7219. R0 = R0 & 0xFFFFFF;
  7220. 8007648: 9b14 ldr r3, [sp, #80] ; 0x50
  7221. 800764a: 9e12 ldr r6, [sp, #72] ; 0x48
  7222. 800764c: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7223. 8007650: f8bd 704c ldrh.w r7, [sp, #76] ; 0x4c
  7224. // ADF4153_Freq_Calc(3461500000,40000000,2,5000);
  7225. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7226. 8007654: 2200 movs r2, #0
  7227. 8007656: 4641 mov r1, r8
  7228. R0 = R0 & 0xFFFFFF;
  7229. 8007658: 9303 str r3, [sp, #12]
  7230. 800765a: 4681 mov r9, r0
  7231. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7232. 800765c: f7fe fcb2 bl 8005fc4 <HAL_GPIO_WritePin>
  7233. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7234. 8007660: 2200 movs r2, #0
  7235. 8007662: 4629 mov r1, r5
  7236. 8007664: 4620 mov r0, r4
  7237. 8007666: f7fe fcad bl 8005fc4 <HAL_GPIO_WritePin>
  7238. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7239. 800766a: 2200 movs r2, #0
  7240. 800766c: 4639 mov r1, r7
  7241. 800766e: 4630 mov r0, r6
  7242. 8007670: f7fe fca8 bl 8005fc4 <HAL_GPIO_WritePin>
  7243. 8007674: f04f 0b0b mov.w fp, #11
  7244. printf("YJ :R0: %x R1: %x R2 : %x R3 : %x ",R0,R1,R2,R3);
  7245. printf("\r\n");
  7246. #endif /* DEBUG_PRINT */
  7247. /* R3 Ctrl */
  7248. for(int i =0; i < 11; i++){
  7249. if(R3 & 0x000400){
  7250. 8007678: f41a 6280 ands.w r2, sl, #1024 ; 0x400
  7251. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7252. 800767c: bf18 it ne
  7253. 800767e: 2201 movne r2, #1
  7254. #ifdef DEBUG_PRINT
  7255. printf("1");
  7256. #endif /* DEBUG_PRINT */
  7257. }
  7258. else{
  7259. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7260. 8007680: 4629 mov r1, r5
  7261. 8007682: 4620 mov r0, r4
  7262. 8007684: f7fe fc9e bl 8005fc4 <HAL_GPIO_WritePin>
  7263. #ifdef DEBUG_PRINT
  7264. printf("0");
  7265. #endif /* DEBUG_PRINT */
  7266. }
  7267. Pol_Delay_us(10);
  7268. 8007688: 200a movs r0, #10
  7269. 800768a: f000 fa2f bl 8007aec <Pol_Delay_us>
  7270. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7271. 800768e: 2201 movs r2, #1
  7272. 8007690: 4641 mov r1, r8
  7273. 8007692: 4648 mov r0, r9
  7274. 8007694: f7fe fc96 bl 8005fc4 <HAL_GPIO_WritePin>
  7275. Pol_Delay_us(10);
  7276. 8007698: 200a movs r0, #10
  7277. 800769a: f000 fa27 bl 8007aec <Pol_Delay_us>
  7278. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7279. 800769e: 2200 movs r2, #0
  7280. 80076a0: 4641 mov r1, r8
  7281. 80076a2: 4648 mov r0, r9
  7282. 80076a4: f7fe fc8e bl 8005fc4 <HAL_GPIO_WritePin>
  7283. for(int i =0; i < 11; i++){
  7284. 80076a8: f1bb 0b01 subs.w fp, fp, #1
  7285. R3 = (R3 << 1);
  7286. 80076ac: ea4f 0a4a mov.w sl, sl, lsl #1
  7287. for(int i =0; i < 11; i++){
  7288. 80076b0: d1e2 bne.n 8007678 <ADF4153_Module_Ctrl+0x5c>
  7289. }
  7290. #ifdef DEBUG_PRINT
  7291. printf("\r\n");
  7292. #endif /* DEBUG_PRINT */
  7293. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7294. 80076b2: 2201 movs r2, #1
  7295. 80076b4: 4639 mov r1, r7
  7296. 80076b6: 4630 mov r0, r6
  7297. 80076b8: f7fe fc84 bl 8005fc4 <HAL_GPIO_WritePin>
  7298. Pol_Delay_us(10);
  7299. 80076bc: 200a movs r0, #10
  7300. 80076be: f000 fa15 bl 8007aec <Pol_Delay_us>
  7301. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7302. 80076c2: 465a mov r2, fp
  7303. 80076c4: 4639 mov r1, r7
  7304. 80076c6: 4630 mov r0, r6
  7305. 80076c8: f7fe fc7c bl 8005fc4 <HAL_GPIO_WritePin>
  7306. 80076cc: f04f 0a10 mov.w sl, #16
  7307. /* R2 Ctrl */
  7308. for(int i =0; i < 16; i++){
  7309. if(R2 & 0x008000){
  7310. 80076d0: 9b01 ldr r3, [sp, #4]
  7311. #ifdef DEBUG_PRINT
  7312. printf("1");
  7313. #endif /* DEBUG_PRINT */
  7314. }
  7315. else{
  7316. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7317. 80076d2: 4629 mov r1, r5
  7318. if(R2 & 0x008000){
  7319. 80076d4: f413 4200 ands.w r2, r3, #32768 ; 0x8000
  7320. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7321. 80076d8: bf18 it ne
  7322. 80076da: 2201 movne r2, #1
  7323. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7324. 80076dc: 4620 mov r0, r4
  7325. 80076de: f7fe fc71 bl 8005fc4 <HAL_GPIO_WritePin>
  7326. #ifdef DEBUG_PRINT
  7327. printf("0");
  7328. #endif /* DEBUG_PRINT */
  7329. }
  7330. Pol_Delay_us(10);
  7331. 80076e2: 200a movs r0, #10
  7332. 80076e4: f000 fa02 bl 8007aec <Pol_Delay_us>
  7333. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7334. 80076e8: 2201 movs r2, #1
  7335. 80076ea: 4641 mov r1, r8
  7336. 80076ec: 4648 mov r0, r9
  7337. 80076ee: f7fe fc69 bl 8005fc4 <HAL_GPIO_WritePin>
  7338. Pol_Delay_us(10);
  7339. 80076f2: 200a movs r0, #10
  7340. 80076f4: f000 f9fa bl 8007aec <Pol_Delay_us>
  7341. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7342. 80076f8: 2200 movs r2, #0
  7343. 80076fa: 4641 mov r1, r8
  7344. 80076fc: 4648 mov r0, r9
  7345. 80076fe: f7fe fc61 bl 8005fc4 <HAL_GPIO_WritePin>
  7346. R2 = ((R2 << 1) & 0x00FFFF);
  7347. 8007702: 9b01 ldr r3, [sp, #4]
  7348. for(int i =0; i < 16; i++){
  7349. 8007704: f1ba 0a01 subs.w sl, sl, #1
  7350. R2 = ((R2 << 1) & 0x00FFFF);
  7351. 8007708: ea4f 0343 mov.w r3, r3, lsl #1
  7352. 800770c: b29b uxth r3, r3
  7353. 800770e: 9301 str r3, [sp, #4]
  7354. for(int i =0; i < 16; i++){
  7355. 8007710: d1de bne.n 80076d0 <ADF4153_Module_Ctrl+0xb4>
  7356. }
  7357. #ifdef DEBUG_PRINT
  7358. printf("\r\n");
  7359. #endif /* DEBUG_PRINT */
  7360. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7361. 8007712: 2201 movs r2, #1
  7362. 8007714: 4639 mov r1, r7
  7363. 8007716: 4630 mov r0, r6
  7364. 8007718: f7fe fc54 bl 8005fc4 <HAL_GPIO_WritePin>
  7365. Pol_Delay_us(10);
  7366. 800771c: 200a movs r0, #10
  7367. 800771e: f000 f9e5 bl 8007aec <Pol_Delay_us>
  7368. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7369. 8007722: 4652 mov r2, sl
  7370. 8007724: 4639 mov r1, r7
  7371. 8007726: 4630 mov r0, r6
  7372. 8007728: f7fe fc4c bl 8005fc4 <HAL_GPIO_WritePin>
  7373. 800772c: f04f 0a18 mov.w sl, #24
  7374. /* R1 Ctrl */
  7375. for(int i =0; i < 24; i++){
  7376. if(R1 & 0x800000){
  7377. 8007730: 9b02 ldr r3, [sp, #8]
  7378. #ifdef DEBUG_PRINT
  7379. printf("1");
  7380. #endif /* DEBUG_PRINT */
  7381. }
  7382. else{
  7383. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7384. 8007732: 4629 mov r1, r5
  7385. if(R1 & 0x800000){
  7386. 8007734: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7387. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7388. 8007738: bf18 it ne
  7389. 800773a: 2201 movne r2, #1
  7390. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7391. 800773c: 4620 mov r0, r4
  7392. 800773e: f7fe fc41 bl 8005fc4 <HAL_GPIO_WritePin>
  7393. #ifdef DEBUG_PRINT
  7394. printf("0");
  7395. #endif /* DEBUG_PRINT */
  7396. }
  7397. Pol_Delay_us(10);
  7398. 8007742: 200a movs r0, #10
  7399. 8007744: f000 f9d2 bl 8007aec <Pol_Delay_us>
  7400. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7401. 8007748: 2201 movs r2, #1
  7402. 800774a: 4641 mov r1, r8
  7403. 800774c: 4648 mov r0, r9
  7404. 800774e: f7fe fc39 bl 8005fc4 <HAL_GPIO_WritePin>
  7405. Pol_Delay_us(10);
  7406. 8007752: 200a movs r0, #10
  7407. 8007754: f000 f9ca bl 8007aec <Pol_Delay_us>
  7408. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7409. 8007758: 2200 movs r2, #0
  7410. 800775a: 4641 mov r1, r8
  7411. 800775c: 4648 mov r0, r9
  7412. 800775e: f7fe fc31 bl 8005fc4 <HAL_GPIO_WritePin>
  7413. R1 = ((R1 << 1) & 0xFFFFFF);
  7414. 8007762: 9b02 ldr r3, [sp, #8]
  7415. for(int i =0; i < 24; i++){
  7416. 8007764: f1ba 0a01 subs.w sl, sl, #1
  7417. R1 = ((R1 << 1) & 0xFFFFFF);
  7418. 8007768: ea4f 0343 mov.w r3, r3, lsl #1
  7419. 800776c: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7420. 8007770: 9302 str r3, [sp, #8]
  7421. for(int i =0; i < 24; i++){
  7422. 8007772: d1dd bne.n 8007730 <ADF4153_Module_Ctrl+0x114>
  7423. }
  7424. #ifdef DEBUG_PRINT
  7425. printf("\r\n");
  7426. #endif /* DEBUG_PRINT */
  7427. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7428. 8007774: 2201 movs r2, #1
  7429. 8007776: 4639 mov r1, r7
  7430. 8007778: 4630 mov r0, r6
  7431. 800777a: f7fe fc23 bl 8005fc4 <HAL_GPIO_WritePin>
  7432. Pol_Delay_us(10);
  7433. 800777e: 200a movs r0, #10
  7434. 8007780: f000 f9b4 bl 8007aec <Pol_Delay_us>
  7435. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7436. 8007784: 4652 mov r2, sl
  7437. 8007786: 4639 mov r1, r7
  7438. 8007788: 4630 mov r0, r6
  7439. 800778a: f7fe fc1b bl 8005fc4 <HAL_GPIO_WritePin>
  7440. 800778e: f04f 0a18 mov.w sl, #24
  7441. /* R0 Ctrl */
  7442. for(int i =0; i < 24; i++){
  7443. if(R0 & 0x800000){
  7444. 8007792: 9b03 ldr r3, [sp, #12]
  7445. #ifdef DEBUG_PRINT
  7446. printf("1");
  7447. #endif /* DEBUG_PRINT */
  7448. }
  7449. else{
  7450. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7451. 8007794: 4629 mov r1, r5
  7452. if(R0 & 0x800000){
  7453. 8007796: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7454. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7455. 800779a: bf18 it ne
  7456. 800779c: 2201 movne r2, #1
  7457. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7458. 800779e: 4620 mov r0, r4
  7459. 80077a0: f7fe fc10 bl 8005fc4 <HAL_GPIO_WritePin>
  7460. #ifdef DEBUG_PRINT
  7461. printf("0");
  7462. #endif /* DEBUG_PRINT */
  7463. }
  7464. Pol_Delay_us(10);
  7465. 80077a4: 200a movs r0, #10
  7466. 80077a6: f000 f9a1 bl 8007aec <Pol_Delay_us>
  7467. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7468. 80077aa: 2201 movs r2, #1
  7469. 80077ac: 4641 mov r1, r8
  7470. 80077ae: 4648 mov r0, r9
  7471. 80077b0: f7fe fc08 bl 8005fc4 <HAL_GPIO_WritePin>
  7472. Pol_Delay_us(10);
  7473. 80077b4: 200a movs r0, #10
  7474. 80077b6: f000 f999 bl 8007aec <Pol_Delay_us>
  7475. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7476. 80077ba: 2200 movs r2, #0
  7477. 80077bc: 4641 mov r1, r8
  7478. 80077be: 4648 mov r0, r9
  7479. 80077c0: f7fe fc00 bl 8005fc4 <HAL_GPIO_WritePin>
  7480. R0 = ((R0 << 1) & 0xFFFFFF);
  7481. 80077c4: 9b03 ldr r3, [sp, #12]
  7482. for(int i =0; i < 24; i++){
  7483. 80077c6: f1ba 0a01 subs.w sl, sl, #1
  7484. R0 = ((R0 << 1) & 0xFFFFFF);
  7485. 80077ca: ea4f 0343 mov.w r3, r3, lsl #1
  7486. 80077ce: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7487. 80077d2: 9303 str r3, [sp, #12]
  7488. for(int i =0; i < 24; i++){
  7489. 80077d4: d1dd bne.n 8007792 <ADF4153_Module_Ctrl+0x176>
  7490. }
  7491. #ifdef DEBUG_PRINT
  7492. printf("\r\n");
  7493. #endif /* DEBUG_PRINT */
  7494. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7495. 80077d6: 4652 mov r2, sl
  7496. 80077d8: 4629 mov r1, r5
  7497. 80077da: 4620 mov r0, r4
  7498. 80077dc: f7fe fbf2 bl 8005fc4 <HAL_GPIO_WritePin>
  7499. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7500. 80077e0: 4639 mov r1, r7
  7501. 80077e2: 2201 movs r2, #1
  7502. 80077e4: 4630 mov r0, r6
  7503. 80077e6: f7fe fbed bl 8005fc4 <HAL_GPIO_WritePin>
  7504. Pol_Delay_us(10);
  7505. 80077ea: 200a movs r0, #10
  7506. 80077ec: f000 f97e bl 8007aec <Pol_Delay_us>
  7507. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7508. 80077f0: 4652 mov r2, sl
  7509. 80077f2: 4639 mov r1, r7
  7510. 80077f4: 4630 mov r0, r6
  7511. }
  7512. 80077f6: b005 add sp, #20
  7513. 80077f8: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7514. 80077fc: b004 add sp, #16
  7515. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7516. 80077fe: f7fe bbe1 b.w 8005fc4 <HAL_GPIO_WritePin>
  7517. ...
  7518. 08007804 <FLASH_Byte_Write>:
  7519. #define USER_DATA2 (FLASH_USER_START_ADDR + 4)
  7520. #define USER_DATA3 (FLASH_USER_START_ADDR + 8)
  7521. #define USER_DATA4 (FLASH_USER_START_ADDR + 12)
  7522. void FLASH_Byte_Write(uint8_t* data){
  7523. 8007804: b538 push {r3, r4, r5, lr}
  7524. /*
  7525. 페이지 단위로 지울수 있도록 구조체변수를 선언해 주고 멤버변수값들을 정해줍니다.
  7526. 데이터를 새로 쓰기위해서는 먼저 페이지 단위로 메모리를 지워 줘야 합니다.
  7527. */
  7528. static FLASH_EraseInitTypeDef EraseInitStruct;
  7529. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES; //0x00
  7530. 8007806: 2300 movs r3, #0
  7531. 8007808: 4c1a ldr r4, [pc, #104] ; (8007874 <FLASH_Byte_Write+0x70>)
  7532. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7533. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE; //지울 페이지 수
  7534. static uint32_t PAGEError = 0;
  7535. // printf("Flash Write Start \r\n");
  7536. data[INDEX_BLUE_HEADER] = 0xbe;
  7537. 800780a: 22be movs r2, #190 ; 0xbe
  7538. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES; //0x00
  7539. 800780c: 6023 str r3, [r4, #0]
  7540. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7541. 800780e: 4b1a ldr r3, [pc, #104] ; (8007878 <FLASH_Byte_Write+0x74>)
  7542. void FLASH_Byte_Write(uint8_t* data){
  7543. 8007810: 4605 mov r5, r0
  7544. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7545. 8007812: 60a3 str r3, [r4, #8]
  7546. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE; //지울 페이지 수
  7547. 8007814: 2301 movs r3, #1
  7548. 8007816: 60e3 str r3, [r4, #12]
  7549. data[INDEX_BLUE_TYPE] = 1;
  7550. 8007818: 7043 strb r3, [r0, #1]
  7551. data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  7552. 800781a: 2360 movs r3, #96 ; 0x60
  7553. 800781c: 7083 strb r3, [r0, #2]
  7554. data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_EOF - 1;
  7555. 800781e: 2361 movs r3, #97 ; 0x61
  7556. data[INDEX_BLUE_HEADER] = 0xbe;
  7557. 8007820: 7002 strb r2, [r0, #0]
  7558. data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_EOF - 1;
  7559. 8007822: 70c3 strb r3, [r0, #3]
  7560. /*
  7561. Flash메모리를 조작 할 수 있도록 락을 풀어 줍니다.
  7562. */
  7563. HAL_FLASH_Unlock();
  7564. 8007824: f7fe f9de bl 8005be4 <HAL_FLASH_Unlock>
  7565. /*
  7566. 앞에서 설정한 페이지를 지워 줍니다. 페이지 지우기에 실패하면 무한루프에 빠지게 하여 기기의 오작동을 예방합니다.
  7567. */
  7568. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK) {
  7569. 8007828: 4914 ldr r1, [pc, #80] ; (800787c <FLASH_Byte_Write+0x78>)
  7570. 800782a: 4620 mov r0, r4
  7571. 800782c: f7fe fa8a bl 8005d44 <HAL_FLASHEx_Erase>
  7572. 8007830: b118 cbz r0, 800783a <FLASH_Byte_Write+0x36>
  7573. printf("Eraser Error\r\n");
  7574. 8007832: 4813 ldr r0, [pc, #76] ; (8007880 <FLASH_Byte_Write+0x7c>)
  7575. 8007834: f002 f984 bl 8009b40 <puts>
  7576. 8007838: e7fe b.n 8007838 <FLASH_Byte_Write+0x34>
  7577. 800783a: 4604 mov r4, r0
  7578. */
  7579. /////////유저가 설정한 페이지에 데이터 쓰기 ////////////////////////////////////////////////////
  7580. //HAL_StatusTypeDef HAL_FLASH_Program(uint32_t TypeProgram, uint32_t Address, uint64_t Data)
  7581. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7582. WriteData = ((data[i]) & 0x00FF);
  7583. WriteData += ((data[i + 1] << 8) & 0xFF00);
  7584. 800783c: 192b adds r3, r5, r4
  7585. 800783e: 785b ldrb r3, [r3, #1]
  7586. WriteData = ((data[i]) & 0x00FF);
  7587. 8007840: 5d2a ldrb r2, [r5, r4]
  7588. if (HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD, FLASH_USER_START_ADDR + i, ((uint16_t)WriteData)) != HAL_OK){
  7589. 8007842: f104 6100 add.w r1, r4, #134217728 ; 0x8000000
  7590. WriteData += ((data[i + 1] << 8) & 0xFF00);
  7591. 8007846: eb02 2203 add.w r2, r2, r3, lsl #8
  7592. if (HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD, FLASH_USER_START_ADDR + i, ((uint16_t)WriteData)) != HAL_OK){
  7593. 800784a: b292 uxth r2, r2
  7594. 800784c: 2300 movs r3, #0
  7595. 800784e: f501 21ff add.w r1, r1, #522240 ; 0x7f800
  7596. 8007852: 2001 movs r0, #1
  7597. 8007854: f7fe fa0c bl 8005c70 <HAL_FLASH_Program>
  7598. 8007858: b120 cbz r0, 8007864 <FLASH_Byte_Write+0x60>
  7599. printf("Write Error %d\r\n",__LINE__);
  7600. 800785a: 21a5 movs r1, #165 ; 0xa5
  7601. 800785c: 4809 ldr r0, [pc, #36] ; (8007884 <FLASH_Byte_Write+0x80>)
  7602. 800785e: f002 f8fb bl 8009a58 <iprintf>
  7603. 8007862: e7fe b.n 8007862 <FLASH_Byte_Write+0x5e>
  7604. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7605. 8007864: 3402 adds r4, #2
  7606. 8007866: 2c64 cmp r4, #100 ; 0x64
  7607. 8007868: d1e8 bne.n 800783c <FLASH_Byte_Write+0x38>
  7608. printf("Addr = %x, Data = %x\r\n", FLASH_USER_START_ADDR + i, *(__IO uint16_t *)(FLASH_USER_START_ADDR + i));
  7609. }
  7610. #endif // PYJ.2019.07.31_END --
  7611. ///////////////////////////////////////////////////////////////////////////////////////////////////
  7612. }
  7613. 800786a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7614. HAL_FLASH_Lock();
  7615. 800786e: f7fe b9cb b.w 8005c08 <HAL_FLASH_Lock>
  7616. 8007872: bf00 nop
  7617. 8007874: 2000043c .word 0x2000043c
  7618. 8007878: 0807f800 .word 0x0807f800
  7619. 800787c: 2000044c .word 0x2000044c
  7620. 8007880: 0800ba90 .word 0x0800ba90
  7621. 8007884: 0800ba9e .word 0x0800ba9e
  7622. 08007888 <Bluecell_Flash_Write>:
  7623. uint8_t Bluecell_Flash_Write(uint8_t* data){
  7624. 8007888: b508 push {r3, lr}
  7625. /*Variable used for Erase procedure*/
  7626. // flashtest();
  7627. FLASH_Byte_Write(&data[INDEX_BLUE_HEADER]);
  7628. 800788a: f7ff ffbb bl 8007804 <FLASH_Byte_Write>
  7629. return true;
  7630. }
  7631. 800788e: 2001 movs r0, #1
  7632. 8007890: bd08 pop {r3, pc}
  7633. 08007892 <Bluecell_Flash_Read>:
  7634. bool Bluecell_Flash_Read(uint8_t* data){
  7635. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7636. 8007892: 2300 movs r3, #0
  7637. 8007894: f103 6200 add.w r2, r3, #134217728 ; 0x8000000
  7638. 8007898: f502 22ff add.w r2, r2, #522240 ; 0x7f800
  7639. // printf("Addr = %x, Data = %x\r\n", FLASH_USER_START_ADDR + i, *(__IO uint16_t *)(FLASH_USER_START_ADDR + i));
  7640. data[INDEX_BLUE_HEADER + i] = *(__IO uint16_t *)(FLASH_USER_START_ADDR + i) &0x00FF;
  7641. 800789c: 8811 ldrh r1, [r2, #0]
  7642. 800789e: 54c1 strb r1, [r0, r3]
  7643. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7644. 80078a0: 8812 ldrh r2, [r2, #0]
  7645. 80078a2: 18c1 adds r1, r0, r3
  7646. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7647. 80078a4: 3302 adds r3, #2
  7648. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7649. 80078a6: f3c2 2207 ubfx r2, r2, #8, #8
  7650. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7651. 80078aa: 2b64 cmp r3, #100 ; 0x64
  7652. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7653. 80078ac: 704a strb r2, [r1, #1]
  7654. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7655. 80078ae: d1f1 bne.n 8007894 <Bluecell_Flash_Read+0x2>
  7656. for(int i = 0; i < INDEX_BLUE_EOF + 1; i++){
  7657. printf("Data = %x\r\n", data[i]);
  7658. }
  7659. #endif // PYJ.2019.07.31_END --
  7660. return true;
  7661. }
  7662. 80078b0: 2001 movs r0, #1
  7663. 80078b2: 4770 bx lr
  7664. 080078b4 <Path_Init>:
  7665. static void kConstPrinter(Bluecell_Prot_Index k)
  7666. {
  7667. printf("%s", Bluecell_Prot_IndexStr[k]);
  7668. }
  7669. #endif /* DEBUG_PRINT */
  7670. void Path_Init(void){
  7671. 80078b4: b570 push {r4, r5, r6, lr}
  7672. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7673. 80078b6: 4d24 ldr r5, [pc, #144] ; (8007948 <Path_Init+0x94>)
  7674. 80078b8: f44f 4180 mov.w r1, #16384 ; 0x4000
  7675. 80078bc: 4628 mov r0, r5
  7676. 80078be: f7fe fb7b bl 8005fb8 <HAL_GPIO_ReadPin>
  7677. 80078c2: 4c22 ldr r4, [pc, #136] ; (800794c <Path_Init+0x98>)
  7678. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7679. 80078c4: f44f 4100 mov.w r1, #32768 ; 0x8000
  7680. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7681. 80078c8: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7682. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7683. 80078cc: 4628 mov r0, r5
  7684. 80078ce: f7fe fb73 bl 8005fb8 <HAL_GPIO_ReadPin>
  7685. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7686. 80078d2: 4e1f ldr r6, [pc, #124] ; (8007950 <Path_Init+0x9c>)
  7687. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7688. 80078d4: f884 0044 strb.w r0, [r4, #68] ; 0x44
  7689. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7690. 80078d8: 2101 movs r1, #1
  7691. 80078da: 4630 mov r0, r6
  7692. 80078dc: f7fe fb6c bl 8005fb8 <HAL_GPIO_ReadPin>
  7693. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7694. 80078e0: 2102 movs r1, #2
  7695. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7696. 80078e2: f884 0045 strb.w r0, [r4, #69] ; 0x45
  7697. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7698. 80078e6: 4630 mov r0, r6
  7699. 80078e8: f7fe fb66 bl 8005fb8 <HAL_GPIO_ReadPin>
  7700. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7701. 80078ec: 2180 movs r1, #128 ; 0x80
  7702. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7703. 80078ee: f884 0046 strb.w r0, [r4, #70] ; 0x46
  7704. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7705. 80078f2: 4818 ldr r0, [pc, #96] ; (8007954 <Path_Init+0xa0>)
  7706. 80078f4: f7fe fb60 bl 8005fb8 <HAL_GPIO_ReadPin>
  7707. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7708. 80078f8: f506 6600 add.w r6, r6, #2048 ; 0x800
  7709. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7710. 80078fc: f884 004a strb.w r0, [r4, #74] ; 0x4a
  7711. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7712. 8007900: f44f 7100 mov.w r1, #512 ; 0x200
  7713. 8007904: 4630 mov r0, r6
  7714. 8007906: f7fe fb57 bl 8005fb8 <HAL_GPIO_ReadPin>
  7715. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7716. 800790a: f44f 6180 mov.w r1, #1024 ; 0x400
  7717. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7718. 800790e: f884 0049 strb.w r0, [r4, #73] ; 0x49
  7719. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7720. 8007912: 4630 mov r0, r6
  7721. 8007914: f7fe fb50 bl 8005fb8 <HAL_GPIO_ReadPin>
  7722. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7723. 8007918: f44f 6100 mov.w r1, #2048 ; 0x800
  7724. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7725. 800791c: f884 0047 strb.w r0, [r4, #71] ; 0x47
  7726. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7727. 8007920: 4630 mov r0, r6
  7728. 8007922: f7fe fb49 bl 8005fb8 <HAL_GPIO_ReadPin>
  7729. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  7730. 8007926: f44f 5180 mov.w r1, #4096 ; 0x1000
  7731. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7732. 800792a: f884 0048 strb.w r0, [r4, #72] ; 0x48
  7733. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  7734. 800792e: 4628 mov r0, r5
  7735. 8007930: f7fe fb42 bl 8005fb8 <HAL_GPIO_ReadPin>
  7736. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  7737. 8007934: f44f 6180 mov.w r1, #1024 ; 0x400
  7738. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  7739. 8007938: f884 004b strb.w r0, [r4, #75] ; 0x4b
  7740. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  7741. 800793c: 4628 mov r0, r5
  7742. 800793e: f7fe fb3b bl 8005fb8 <HAL_GPIO_ReadPin>
  7743. 8007942: f884 004c strb.w r0, [r4, #76] ; 0x4c
  7744. 8007946: bd70 pop {r4, r5, r6, pc}
  7745. 8007948: 40011000 .word 0x40011000
  7746. 800794c: 200005e3 .word 0x200005e3
  7747. 8007950: 40011800 .word 0x40011800
  7748. 8007954: 40011400 .word 0x40011400
  7749. 08007958 <Power_ON_OFF_Ctrl>:
  7750. }
  7751. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  7752. static uint32_t pinctrl = 0;
  7753. static uint32_t pintemp = 0;
  7754. // printf("\r\ntype : %s cmd : %d\r\n",Bluecell_Prot_IndexStr[type - 4],cmd);
  7755. switch(type){
  7756. 8007958: 3843 subs r0, #67 ; 0x43
  7757. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  7758. 800795a: 460a mov r2, r1
  7759. switch(type){
  7760. 800795c: 280d cmp r0, #13
  7761. 800795e: d840 bhi.n 80079e2 <Power_ON_OFF_Ctrl+0x8a>
  7762. 8007960: e8df f000 tbb [pc, r0]
  7763. 8007964: 18120d07 .word 0x18120d07
  7764. 8007968: 1c212c27 .word 0x1c212c27
  7765. 800796c: 3b3b3631 .word 0x3b3b3631
  7766. 8007970: 3b3b .short 0x3b3b
  7767. case INDEX_PATH_EN_1_8G_DL :
  7768. #if 0 // PYJ.2019.07.29_BEGIN --
  7769. printf("\r\n LINE %d\r\n",__LINE__);
  7770. #endif // PYJ.2019.07.29_END --
  7771. if(cmd)
  7772. 8007972: b101 cbz r1, 8007976 <Power_ON_OFF_Ctrl+0x1e>
  7773. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_SET);
  7774. 8007974: 2201 movs r2, #1
  7775. else
  7776. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  7777. 8007976: f44f 4180 mov.w r1, #16384 ; 0x4000
  7778. case INDEX_PLL_ON_OFF_3_5G_L:
  7779. // printf("\r\n LINE %d\r\n",__LINE__);
  7780. if(cmd)
  7781. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  7782. else
  7783. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  7784. 800797a: 481b ldr r0, [pc, #108] ; (80079e8 <Power_ON_OFF_Ctrl+0x90>)
  7785. 800797c: e008 b.n 8007990 <Power_ON_OFF_Ctrl+0x38>
  7786. if(cmd)
  7787. 800797e: b101 cbz r1, 8007982 <Power_ON_OFF_Ctrl+0x2a>
  7788. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_SET);
  7789. 8007980: 2201 movs r2, #1
  7790. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_RESET);
  7791. 8007982: f44f 4100 mov.w r1, #32768 ; 0x8000
  7792. 8007986: e7f8 b.n 800797a <Power_ON_OFF_Ctrl+0x22>
  7793. if(cmd)
  7794. 8007988: b101 cbz r1, 800798c <Power_ON_OFF_Ctrl+0x34>
  7795. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_SET);
  7796. 800798a: 2201 movs r2, #1
  7797. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  7798. 800798c: 2101 movs r1, #1
  7799. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  7800. 800798e: 4817 ldr r0, [pc, #92] ; (80079ec <Power_ON_OFF_Ctrl+0x94>)
  7801. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  7802. 8007990: f7fe bb18 b.w 8005fc4 <HAL_GPIO_WritePin>
  7803. if(cmd)
  7804. 8007994: b101 cbz r1, 8007998 <Power_ON_OFF_Ctrl+0x40>
  7805. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_SET);
  7806. 8007996: 2201 movs r2, #1
  7807. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  7808. 8007998: 2102 movs r1, #2
  7809. 800799a: e7f8 b.n 800798e <Power_ON_OFF_Ctrl+0x36>
  7810. if(cmd){
  7811. 800799c: b101 cbz r1, 80079a0 <Power_ON_OFF_Ctrl+0x48>
  7812. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_SET);
  7813. 800799e: 2201 movs r2, #1
  7814. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_RESET);
  7815. 80079a0: 2180 movs r1, #128 ; 0x80
  7816. 80079a2: 4813 ldr r0, [pc, #76] ; (80079f0 <Power_ON_OFF_Ctrl+0x98>)
  7817. 80079a4: e7f4 b.n 8007990 <Power_ON_OFF_Ctrl+0x38>
  7818. if(cmd){
  7819. 80079a6: b101 cbz r1, 80079aa <Power_ON_OFF_Ctrl+0x52>
  7820. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_SET);
  7821. 80079a8: 2201 movs r2, #1
  7822. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  7823. 80079aa: f44f 7100 mov.w r1, #512 ; 0x200
  7824. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_RESET);
  7825. 80079ae: 4811 ldr r0, [pc, #68] ; (80079f4 <Power_ON_OFF_Ctrl+0x9c>)
  7826. 80079b0: e7ee b.n 8007990 <Power_ON_OFF_Ctrl+0x38>
  7827. if(cmd)
  7828. 80079b2: b101 cbz r1, 80079b6 <Power_ON_OFF_Ctrl+0x5e>
  7829. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_SET);
  7830. 80079b4: 2201 movs r2, #1
  7831. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_RESET);
  7832. 80079b6: f44f 6180 mov.w r1, #1024 ; 0x400
  7833. 80079ba: e7f8 b.n 80079ae <Power_ON_OFF_Ctrl+0x56>
  7834. if(cmd)
  7835. 80079bc: b101 cbz r1, 80079c0 <Power_ON_OFF_Ctrl+0x68>
  7836. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_SET);
  7837. 80079be: 2201 movs r2, #1
  7838. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_RESET);
  7839. 80079c0: f44f 6100 mov.w r1, #2048 ; 0x800
  7840. 80079c4: e7f3 b.n 80079ae <Power_ON_OFF_Ctrl+0x56>
  7841. if(cmd)
  7842. 80079c6: b101 cbz r1, 80079ca <Power_ON_OFF_Ctrl+0x72>
  7843. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_SET);
  7844. 80079c8: 2201 movs r2, #1
  7845. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  7846. 80079ca: f44f 5180 mov.w r1, #4096 ; 0x1000
  7847. 80079ce: e7d4 b.n 800797a <Power_ON_OFF_Ctrl+0x22>
  7848. if(cmd)
  7849. 80079d0: b101 cbz r1, 80079d4 <Power_ON_OFF_Ctrl+0x7c>
  7850. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  7851. 80079d2: 2201 movs r2, #1
  7852. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  7853. 80079d4: f44f 6180 mov.w r1, #1024 ; 0x400
  7854. 80079d8: e7cf b.n 800797a <Power_ON_OFF_Ctrl+0x22>
  7855. 80079da: 4b06 ldr r3, [pc, #24] ; (80079f4 <Power_ON_OFF_Ctrl+0x9c>)
  7856. break;
  7857. case INDEX_T_SYNC_DL:
  7858. case INDEX__T_SYNC_UL:
  7859. case INDEX_T_SYNC_UL:
  7860. case INDEX__T_SYNC_DL:
  7861. if(cmd)
  7862. 80079dc: b111 cbz r1, 80079e4 <Power_ON_OFF_Ctrl+0x8c>
  7863. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  7864. }
  7865. #else
  7866. {
  7867. pintemp = (uint32_t)((_T_SYNC_DL_Pin | T_SYNC_DL_Pin) | ((uint32_t)_T_SYNC_UL_Pin << 16U) | ((uint32_t)T_SYNC_UL_Pin << 16U));
  7868. _T_SYNC_UL_GPIO_Port->BSRR = pintemp;
  7869. 80079de: 4a06 ldr r2, [pc, #24] ; (80079f8 <Power_ON_OFF_Ctrl+0xa0>)
  7870. // HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin|T_SYNC_DL_Pin, GPIO_PIN_SET);
  7871. }
  7872. else
  7873. {
  7874. pintemp = (uint32_t)((_T_SYNC_UL_Pin | T_SYNC_UL_Pin) | ((uint32_t)_T_SYNC_DL_Pin << 16U) | ((uint32_t)T_SYNC_DL_Pin << 16U));
  7875. _T_SYNC_UL_GPIO_Port->BSRR = pintemp;
  7876. 80079e0: 611a str r2, [r3, #16]
  7877. 80079e2: 4770 bx lr
  7878. 80079e4: 4a05 ldr r2, [pc, #20] ; (80079fc <Power_ON_OFF_Ctrl+0xa4>)
  7879. 80079e6: e7fb b.n 80079e0 <Power_ON_OFF_Ctrl+0x88>
  7880. 80079e8: 40011000 .word 0x40011000
  7881. 80079ec: 40011800 .word 0x40011800
  7882. 80079f0: 40011400 .word 0x40011400
  7883. 80079f4: 40012000 .word 0x40012000
  7884. 80079f8: 00600180 .word 0x00600180
  7885. 80079fc: 01800060 .word 0x01800060
  7886. 08007a00 <ATTEN_PLL_PATH_Initialize>:
  7887. #endif /* DEBUG_PRINT */
  7888. break;
  7889. }
  7890. }
  7891. void ATTEN_PLL_PATH_Initialize(void){
  7892. 8007a00: b510 push {r4, lr}
  7893. #if 0 // PYJ.2019.07.31_BEGIN --
  7894. for(int i = 0; i < INDEX_BLUE_EOF + 1; i++){
  7895. printf("Data = %x\r\n", Flash_Save_data[i]);
  7896. }
  7897. #endif // PYJ.2019.07.31_END --
  7898. Flash_Save_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Flash_Save_data[Type], Flash_Save_data[Length]);
  7899. 8007a02: 4c07 ldr r4, [pc, #28] ; (8007a20 <ATTEN_PLL_PATH_Initialize+0x20>)
  7900. 8007a04: 78a1 ldrb r1, [r4, #2]
  7901. 8007a06: 1c60 adds r0, r4, #1
  7902. 8007a08: f7ff fbd0 bl 80071ac <STH30_CreateCrc>
  7903. 8007a0c: f884 0061 strb.w r0, [r4, #97] ; 0x61
  7904. RF_Ctrl_Main(&Flash_Save_data[INDEX_BLUE_HEADER]);
  7905. 8007a10: 4620 mov r0, r4
  7906. 8007a12: f001 fb0f bl 8009034 <RF_Ctrl_Main>
  7907. RF_Status_Get();
  7908. }
  7909. 8007a16: e8bd 4010 ldmia.w sp!, {r4, lr}
  7910. RF_Status_Get();
  7911. 8007a1a: f000 be49 b.w 80086b0 <RF_Status_Get>
  7912. 8007a1e: bf00 nop
  7913. 8007a20: 20000580 .word 0x20000580
  7914. 08007a24 <Power_ON_OFF_Initialize>:
  7915. void Power_ON_OFF_Initialize(void){
  7916. 8007a24: b570 push {r4, r5, r6, lr}
  7917. /* * * PATH PLL ON OFF SECTION* * */
  7918. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  7919. 8007a26: 4d2e ldr r5, [pc, #184] ; (8007ae0 <Power_ON_OFF_Initialize+0xbc>)
  7920. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port ,PATH_EN_3_5G_H_Pin , GPIO_PIN_RESET);
  7921. 8007a28: 4c2e ldr r4, [pc, #184] ; (8007ae4 <Power_ON_OFF_Initialize+0xc0>)
  7922. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  7923. 8007a2a: 4628 mov r0, r5
  7924. 8007a2c: 2200 movs r2, #0
  7925. 8007a2e: 2180 movs r1, #128 ; 0x80
  7926. 8007a30: f7fe fac8 bl 8005fc4 <HAL_GPIO_WritePin>
  7927. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port ,PATH_EN_3_5G_H_Pin , GPIO_PIN_RESET);
  7928. 8007a34: 4620 mov r0, r4
  7929. 8007a36: 2200 movs r2, #0
  7930. 8007a38: f44f 7100 mov.w r1, #512 ; 0x200
  7931. 8007a3c: f7fe fac2 bl 8005fc4 <HAL_GPIO_WritePin>
  7932. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port ,PATH_EN_3_5G_DL_Pin , GPIO_PIN_RESET);
  7933. 8007a40: 4620 mov r0, r4
  7934. 8007a42: 2200 movs r2, #0
  7935. 8007a44: f44f 6180 mov.w r1, #1024 ; 0x400
  7936. 8007a48: f7fe fabc bl 8005fc4 <HAL_GPIO_WritePin>
  7937. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port ,PATH_EN_3_5G_UL_Pin , GPIO_PIN_RESET);
  7938. 8007a4c: 4620 mov r0, r4
  7939. 8007a4e: 2200 movs r2, #0
  7940. 8007a50: f44f 6100 mov.w r1, #2048 ; 0x800
  7941. 8007a54: f7fe fab6 bl 8005fc4 <HAL_GPIO_WritePin>
  7942. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  7943. 8007a58: 4628 mov r0, r5
  7944. 8007a5a: 2200 movs r2, #0
  7945. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  7946. 8007a5c: f5a5 6580 sub.w r5, r5, #1024 ; 0x400
  7947. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  7948. 8007a60: 2180 movs r1, #128 ; 0x80
  7949. 8007a62: f7fe faaf bl 8005fc4 <HAL_GPIO_WritePin>
  7950. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  7951. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port ,PATH_EN_2_1G_DL_Pin , GPIO_PIN_RESET);
  7952. 8007a66: 4e20 ldr r6, [pc, #128] ; (8007ae8 <Power_ON_OFF_Initialize+0xc4>)
  7953. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  7954. 8007a68: 4628 mov r0, r5
  7955. 8007a6a: 2200 movs r2, #0
  7956. 8007a6c: f44f 5180 mov.w r1, #4096 ; 0x1000
  7957. 8007a70: f7fe faa8 bl 8005fc4 <HAL_GPIO_WritePin>
  7958. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  7959. 8007a74: 4628 mov r0, r5
  7960. 8007a76: 2200 movs r2, #0
  7961. 8007a78: f44f 6180 mov.w r1, #1024 ; 0x400
  7962. 8007a7c: f7fe faa2 bl 8005fc4 <HAL_GPIO_WritePin>
  7963. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port ,PATH_EN_2_1G_DL_Pin , GPIO_PIN_RESET);
  7964. 8007a80: 4630 mov r0, r6
  7965. 8007a82: 2200 movs r2, #0
  7966. 8007a84: 2101 movs r1, #1
  7967. 8007a86: f7fe fa9d bl 8005fc4 <HAL_GPIO_WritePin>
  7968. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port ,PATH_EN_2_1G_UL_Pin , GPIO_PIN_RESET);
  7969. 8007a8a: 4630 mov r0, r6
  7970. 8007a8c: 2200 movs r2, #0
  7971. 8007a8e: 2102 movs r1, #2
  7972. 8007a90: f7fe fa98 bl 8005fc4 <HAL_GPIO_WritePin>
  7973. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port ,PATH_EN_1_8G_DL_Pin , GPIO_PIN_RESET);
  7974. 8007a94: 4628 mov r0, r5
  7975. 8007a96: 2200 movs r2, #0
  7976. 8007a98: f44f 4180 mov.w r1, #16384 ; 0x4000
  7977. 8007a9c: f7fe fa92 bl 8005fc4 <HAL_GPIO_WritePin>
  7978. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port ,PATH_EN_1_8G_UL_Pin , GPIO_PIN_RESET);
  7979. 8007aa0: 4628 mov r0, r5
  7980. 8007aa2: 2200 movs r2, #0
  7981. 8007aa4: f44f 4100 mov.w r1, #32768 ; 0x8000
  7982. 8007aa8: f7fe fa8c bl 8005fc4 <HAL_GPIO_WritePin>
  7983. /* * * TDD SECTION* * */
  7984. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  7985. 8007aac: 4620 mov r0, r4
  7986. 8007aae: 2200 movs r2, #0
  7987. 8007ab0: 2120 movs r1, #32
  7988. 8007ab2: f7fe fa87 bl 8005fc4 <HAL_GPIO_WritePin>
  7989. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  7990. 8007ab6: 4620 mov r0, r4
  7991. 8007ab8: 2200 movs r2, #0
  7992. 8007aba: 2140 movs r1, #64 ; 0x40
  7993. 8007abc: f7fe fa82 bl 8005fc4 <HAL_GPIO_WritePin>
  7994. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  7995. 8007ac0: 4620 mov r0, r4
  7996. 8007ac2: 2201 movs r2, #1
  7997. 8007ac4: 2180 movs r1, #128 ; 0x80
  7998. 8007ac6: f7fe fa7d bl 8005fc4 <HAL_GPIO_WritePin>
  7999. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  8000. 8007aca: 4620 mov r0, r4
  8001. 8007acc: 2201 movs r2, #1
  8002. 8007ace: f44f 7180 mov.w r1, #256 ; 0x100
  8003. 8007ad2: f7fe fa77 bl 8005fc4 <HAL_GPIO_WritePin>
  8004. HAL_Delay(1);
  8005. }
  8006. 8007ad6: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  8007. HAL_Delay(1);
  8008. 8007ada: 2001 movs r0, #1
  8009. 8007adc: f7fd bb7e b.w 80051dc <HAL_Delay>
  8010. 8007ae0: 40011400 .word 0x40011400
  8011. 8007ae4: 40012000 .word 0x40012000
  8012. 8007ae8: 40011800 .word 0x40011800
  8013. 08007aec <Pol_Delay_us>:
  8014. HAL_UART_Transmit_DMA(&huart1,&temp_data[INDEX_BLUE_HEADER],temp_data[INDEX_BLUE_LENGTH] + 3);
  8015. }
  8016. void Pol_Delay_us(volatile uint32_t microseconds)
  8017. {
  8018. /* Go to number of cycles for system */
  8019. microseconds *= (SystemCoreClock / 1000000);
  8020. 8007aec: 4a08 ldr r2, [pc, #32] ; (8007b10 <Pol_Delay_us+0x24>)
  8021. 8007aee: 4909 ldr r1, [pc, #36] ; (8007b14 <Pol_Delay_us+0x28>)
  8022. 8007af0: 6812 ldr r2, [r2, #0]
  8023. {
  8024. 8007af2: b082 sub sp, #8
  8025. microseconds *= (SystemCoreClock / 1000000);
  8026. 8007af4: fbb2 f2f1 udiv r2, r2, r1
  8027. {
  8028. 8007af8: 9001 str r0, [sp, #4]
  8029. microseconds *= (SystemCoreClock / 1000000);
  8030. 8007afa: 9b01 ldr r3, [sp, #4]
  8031. 8007afc: 4353 muls r3, r2
  8032. 8007afe: 9301 str r3, [sp, #4]
  8033. /* Delay till end */
  8034. while (microseconds--);
  8035. 8007b00: 9b01 ldr r3, [sp, #4]
  8036. 8007b02: 1e5a subs r2, r3, #1
  8037. 8007b04: 9201 str r2, [sp, #4]
  8038. 8007b06: 2b00 cmp r3, #0
  8039. 8007b08: d1fa bne.n 8007b00 <Pol_Delay_us+0x14>
  8040. }
  8041. 8007b0a: b002 add sp, #8
  8042. 8007b0c: 4770 bx lr
  8043. 8007b0e: bf00 nop
  8044. 8007b10: 20000218 .word 0x20000218
  8045. 8007b14: 000f4240 .word 0x000f4240
  8046. 08007b18 <Boot_LED_Toggle>:
  8047. void Boot_LED_Toggle(void){
  8048. 8007b18: b510 push {r4, lr}
  8049. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  8050. 8007b1a: 4c06 ldr r4, [pc, #24] ; (8007b34 <Boot_LED_Toggle+0x1c>)
  8051. 8007b1c: 6823 ldr r3, [r4, #0]
  8052. 8007b1e: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  8053. 8007b22: d906 bls.n 8007b32 <Boot_LED_Toggle+0x1a>
  8054. 8007b24: f44f 4180 mov.w r1, #16384 ; 0x4000
  8055. 8007b28: 4803 ldr r0, [pc, #12] ; (8007b38 <Boot_LED_Toggle+0x20>)
  8056. 8007b2a: f7fe fa50 bl 8005fce <HAL_GPIO_TogglePin>
  8057. 8007b2e: 2300 movs r3, #0
  8058. 8007b30: 6023 str r3, [r4, #0]
  8059. 8007b32: bd10 pop {r4, pc}
  8060. 8007b34: 20000458 .word 0x20000458
  8061. 8007b38: 40012000 .word 0x40012000
  8062. 08007b3c <ADC_Check>:
  8063. }
  8064. void ADC_Check(void){
  8065. if(AdcTimerCnt > 2500){
  8066. 8007b3c: f640 12c4 movw r2, #2500 ; 0x9c4
  8067. 8007b40: 4b0b ldr r3, [pc, #44] ; (8007b70 <ADC_Check+0x34>)
  8068. void ADC_Check(void){
  8069. 8007b42: b5f0 push {r4, r5, r6, r7, lr}
  8070. if(AdcTimerCnt > 2500){
  8071. 8007b44: 6819 ldr r1, [r3, #0]
  8072. 8007b46: 4291 cmp r1, r2
  8073. 8007b48: 461a mov r2, r3
  8074. 8007b4a: d90f bls.n 8007b6c <ADC_Check+0x30>
  8075. 8007b4c: 2300 movs r3, #0
  8076. for(uint8_t i = 0; i< ADC_EA; i++ ){
  8077. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8078. Prev_data[INDEX_DET_1_8G_DL_IN_L + i*2] = (uint16_t)(ADCvalue[i] & 0x00FF);
  8079. AdcTimerCnt = 0;
  8080. 8007b4e: 461c mov r4, r3
  8081. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8082. 8007b50: 4f08 ldr r7, [pc, #32] ; (8007b74 <ADC_Check+0x38>)
  8083. 8007b52: 4e09 ldr r6, [pc, #36] ; (8007b78 <ADC_Check+0x3c>)
  8084. 8007b54: f857 0013 ldr.w r0, [r7, r3, lsl #1]
  8085. 8007b58: 1999 adds r1, r3, r6
  8086. 8007b5a: 3302 adds r3, #2
  8087. 8007b5c: 0a05 lsrs r5, r0, #8
  8088. for(uint8_t i = 0; i< ADC_EA; i++ ){
  8089. 8007b5e: 2b1c cmp r3, #28
  8090. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8091. 8007b60: f881 5025 strb.w r5, [r1, #37] ; 0x25
  8092. Prev_data[INDEX_DET_1_8G_DL_IN_L + i*2] = (uint16_t)(ADCvalue[i] & 0x00FF);
  8093. 8007b64: f881 0026 strb.w r0, [r1, #38] ; 0x26
  8094. AdcTimerCnt = 0;
  8095. 8007b68: 6014 str r4, [r2, #0]
  8096. for(uint8_t i = 0; i< ADC_EA; i++ ){
  8097. 8007b6a: d1f3 bne.n 8007b54 <ADC_Check+0x18>
  8098. 8007b6c: bdf0 pop {r4, r5, r6, r7, pc}
  8099. 8007b6e: bf00 nop
  8100. 8007b70: 20000450 .word 0x20000450
  8101. 8007b74: 200004a0 .word 0x200004a0
  8102. 8007b78: 200005e3 .word 0x200005e3
  8103. 08007b7c <Uart_Check>:
  8104. printf("%x\r\n",i,Prev_data[INDEX_DET_1_8G_DL_IN_L + i]);
  8105. #endif // PYJ.2019.08.09_END --
  8106. }
  8107. }
  8108. }
  8109. void Uart_Check(void){
  8110. 8007b7c: b570 push {r4, r5, r6, lr}
  8111. while (TerminalQueue.data > 0 && UartRxTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  8112. 8007b7e: 4d07 ldr r5, [pc, #28] ; (8007b9c <Uart_Check+0x20>)
  8113. 8007b80: 4c07 ldr r4, [pc, #28] ; (8007ba0 <Uart_Check+0x24>)
  8114. 8007b82: 4e08 ldr r6, [pc, #32] ; (8007ba4 <Uart_Check+0x28>)
  8115. 8007b84: 68ab ldr r3, [r5, #8]
  8116. 8007b86: 2b00 cmp r3, #0
  8117. 8007b88: dd02 ble.n 8007b90 <Uart_Check+0x14>
  8118. 8007b8a: 6823 ldr r3, [r4, #0]
  8119. 8007b8c: 2b64 cmp r3, #100 ; 0x64
  8120. 8007b8e: d800 bhi.n 8007b92 <Uart_Check+0x16>
  8121. 8007b90: bd70 pop {r4, r5, r6, pc}
  8122. 8007b92: 4630 mov r0, r6
  8123. 8007b94: f000 fd26 bl 80085e4 <GetDataFromUartQueue>
  8124. 8007b98: e7f4 b.n 8007b84 <Uart_Check+0x8>
  8125. 8007b9a: bf00 nop
  8126. 8007b9c: 20000bc4 .word 0x20000bc4
  8127. 8007ba0: 2000045c .word 0x2000045c
  8128. 8007ba4: 20000700 .word 0x20000700
  8129. 08007ba8 <HAL_TIM_PeriodElapsedCallback>:
  8130. /* USER CODE BEGIN 0 */
  8131. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  8132. {
  8133. if(htim->Instance == TIM6){
  8134. 8007ba8: 6802 ldr r2, [r0, #0]
  8135. 8007baa: 4b0a ldr r3, [pc, #40] ; (8007bd4 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  8136. 8007bac: 429a cmp r2, r3
  8137. 8007bae: d10f bne.n 8007bd0 <HAL_TIM_PeriodElapsedCallback+0x28>
  8138. UartRxTimerCnt++;
  8139. 8007bb0: 4a09 ldr r2, [pc, #36] ; (8007bd8 <HAL_TIM_PeriodElapsedCallback+0x30>)
  8140. 8007bb2: 6813 ldr r3, [r2, #0]
  8141. 8007bb4: 3301 adds r3, #1
  8142. 8007bb6: 6013 str r3, [r2, #0]
  8143. LedTimerCnt++;
  8144. 8007bb8: 4a08 ldr r2, [pc, #32] ; (8007bdc <HAL_TIM_PeriodElapsedCallback+0x34>)
  8145. 8007bba: 6813 ldr r3, [r2, #0]
  8146. 8007bbc: 3301 adds r3, #1
  8147. 8007bbe: 6013 str r3, [r2, #0]
  8148. AdcTimerCnt++;
  8149. 8007bc0: 4a07 ldr r2, [pc, #28] ; (8007be0 <HAL_TIM_PeriodElapsedCallback+0x38>)
  8150. 8007bc2: 6813 ldr r3, [r2, #0]
  8151. 8007bc4: 3301 adds r3, #1
  8152. 8007bc6: 6013 str r3, [r2, #0]
  8153. LDTimerCnt++;
  8154. 8007bc8: 4a06 ldr r2, [pc, #24] ; (8007be4 <HAL_TIM_PeriodElapsedCallback+0x3c>)
  8155. 8007bca: 6813 ldr r3, [r2, #0]
  8156. 8007bcc: 3301 adds r3, #1
  8157. 8007bce: 6013 str r3, [r2, #0]
  8158. 8007bd0: 4770 bx lr
  8159. 8007bd2: bf00 nop
  8160. 8007bd4: 40001000 .word 0x40001000
  8161. 8007bd8: 2000045c .word 0x2000045c
  8162. 8007bdc: 20000458 .word 0x20000458
  8163. 8007be0: 20000450 .word 0x20000450
  8164. 8007be4: 20000454 .word 0x20000454
  8165. 08007be8 <_write>:
  8166. }
  8167. }
  8168. int _write (int file, uint8_t *ptr, uint16_t len)
  8169. {
  8170. 8007be8: b510 push {r4, lr}
  8171. 8007bea: 4614 mov r4, r2
  8172. HAL_UART_Transmit(&huart1, ptr, len,10);
  8173. 8007bec: 230a movs r3, #10
  8174. 8007bee: 4802 ldr r0, [pc, #8] ; (8007bf8 <_write+0x10>)
  8175. 8007bf0: f7fe ffb8 bl 8006b64 <HAL_UART_Transmit>
  8176. return len;
  8177. }
  8178. 8007bf4: 4620 mov r0, r4
  8179. 8007bf6: bd10 pop {r4, pc}
  8180. 8007bf8: 20000700 .word 0x20000700
  8181. 08007bfc <SystemClock_Config>:
  8182. /**
  8183. * @brief System Clock Configuration
  8184. * @retval None
  8185. */
  8186. void SystemClock_Config(void)
  8187. {
  8188. 8007bfc: b510 push {r4, lr}
  8189. 8007bfe: b096 sub sp, #88 ; 0x58
  8190. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  8191. 8007c00: 2228 movs r2, #40 ; 0x28
  8192. 8007c02: 2100 movs r1, #0
  8193. 8007c04: a80c add r0, sp, #48 ; 0x30
  8194. 8007c06: f001 fabe bl 8009186 <memset>
  8195. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  8196. 8007c0a: 2214 movs r2, #20
  8197. 8007c0c: 2100 movs r1, #0
  8198. 8007c0e: a801 add r0, sp, #4
  8199. 8007c10: f001 fab9 bl 8009186 <memset>
  8200. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  8201. 8007c14: 2218 movs r2, #24
  8202. 8007c16: 2100 movs r1, #0
  8203. 8007c18: eb0d 0002 add.w r0, sp, r2
  8204. 8007c1c: f001 fab3 bl 8009186 <memset>
  8205. /** Initializes the CPU, AHB and APB busses clocks
  8206. */
  8207. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8208. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  8209. 8007c20: 2301 movs r3, #1
  8210. 8007c22: 9310 str r3, [sp, #64] ; 0x40
  8211. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  8212. 8007c24: 2310 movs r3, #16
  8213. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8214. 8007c26: 2402 movs r4, #2
  8215. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  8216. 8007c28: 9311 str r3, [sp, #68] ; 0x44
  8217. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8218. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  8219. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  8220. 8007c2a: f44f 1340 mov.w r3, #3145728 ; 0x300000
  8221. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8222. 8007c2e: a80c add r0, sp, #48 ; 0x30
  8223. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  8224. 8007c30: 9315 str r3, [sp, #84] ; 0x54
  8225. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8226. 8007c32: 940c str r4, [sp, #48] ; 0x30
  8227. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8228. 8007c34: 9413 str r4, [sp, #76] ; 0x4c
  8229. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8230. 8007c36: f7fe f9cf bl 8005fd8 <HAL_RCC_OscConfig>
  8231. {
  8232. Error_Handler();
  8233. }
  8234. /** Initializes the CPU, AHB and APB busses clocks
  8235. */
  8236. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8237. 8007c3a: 230f movs r3, #15
  8238. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  8239. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8240. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8241. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8242. 8007c3c: f44f 6280 mov.w r2, #1024 ; 0x400
  8243. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8244. 8007c40: 9301 str r3, [sp, #4]
  8245. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8246. 8007c42: 2300 movs r3, #0
  8247. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8248. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  8249. 8007c44: 4621 mov r1, r4
  8250. 8007c46: a801 add r0, sp, #4
  8251. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8252. 8007c48: 9303 str r3, [sp, #12]
  8253. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8254. 8007c4a: 9204 str r2, [sp, #16]
  8255. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8256. 8007c4c: 9305 str r3, [sp, #20]
  8257. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8258. 8007c4e: 9402 str r4, [sp, #8]
  8259. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  8260. 8007c50: f7fe fb8a bl 8006368 <HAL_RCC_ClockConfig>
  8261. {
  8262. Error_Handler();
  8263. }
  8264. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  8265. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV4;
  8266. 8007c54: f44f 4380 mov.w r3, #16384 ; 0x4000
  8267. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  8268. 8007c58: a806 add r0, sp, #24
  8269. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  8270. 8007c5a: 9406 str r4, [sp, #24]
  8271. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV4;
  8272. 8007c5c: 9308 str r3, [sp, #32]
  8273. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  8274. 8007c5e: f7fe fc55 bl 800650c <HAL_RCCEx_PeriphCLKConfig>
  8275. {
  8276. Error_Handler();
  8277. }
  8278. }
  8279. 8007c62: b016 add sp, #88 ; 0x58
  8280. 8007c64: bd10 pop {r4, pc}
  8281. ...
  8282. 08007c68 <main>:
  8283. {
  8284. 8007c68: b580 push {r7, lr}
  8285. static void MX_GPIO_Init(void)
  8286. {
  8287. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8288. /* GPIO Ports Clock Enable */
  8289. __HAL_RCC_GPIOE_CLK_ENABLE();
  8290. 8007c6a: 4db0 ldr r5, [pc, #704] ; (8007f2c <main+0x2c4>)
  8291. {
  8292. 8007c6c: b08c sub sp, #48 ; 0x30
  8293. HAL_Init();
  8294. 8007c6e: f7fd fa91 bl 8005194 <HAL_Init>
  8295. SystemClock_Config();
  8296. 8007c72: f7ff ffc3 bl 8007bfc <SystemClock_Config>
  8297. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8298. 8007c76: 2210 movs r2, #16
  8299. 8007c78: 2100 movs r1, #0
  8300. 8007c7a: a808 add r0, sp, #32
  8301. 8007c7c: f001 fa83 bl 8009186 <memset>
  8302. __HAL_RCC_GPIOE_CLK_ENABLE();
  8303. 8007c80: 69ab ldr r3, [r5, #24]
  8304. __HAL_RCC_GPIOB_CLK_ENABLE();
  8305. __HAL_RCC_GPIOD_CLK_ENABLE();
  8306. __HAL_RCC_GPIOG_CLK_ENABLE();
  8307. /*Configure GPIO pin Output Level */
  8308. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8309. 8007c82: 2200 movs r2, #0
  8310. __HAL_RCC_GPIOE_CLK_ENABLE();
  8311. 8007c84: f043 0340 orr.w r3, r3, #64 ; 0x40
  8312. 8007c88: 61ab str r3, [r5, #24]
  8313. 8007c8a: 69ab ldr r3, [r5, #24]
  8314. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8315. 8007c8c: 217f movs r1, #127 ; 0x7f
  8316. __HAL_RCC_GPIOE_CLK_ENABLE();
  8317. 8007c8e: f003 0340 and.w r3, r3, #64 ; 0x40
  8318. 8007c92: 9301 str r3, [sp, #4]
  8319. 8007c94: 9b01 ldr r3, [sp, #4]
  8320. __HAL_RCC_GPIOC_CLK_ENABLE();
  8321. 8007c96: 69ab ldr r3, [r5, #24]
  8322. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8323. 8007c98: 48a5 ldr r0, [pc, #660] ; (8007f30 <main+0x2c8>)
  8324. __HAL_RCC_GPIOC_CLK_ENABLE();
  8325. 8007c9a: f043 0310 orr.w r3, r3, #16
  8326. 8007c9e: 61ab str r3, [r5, #24]
  8327. 8007ca0: 69ab ldr r3, [r5, #24]
  8328. /*Configure GPIO pins : ATT_EN_1_8G_DL1_Pin ATT_EN_1_8G_DL2_Pin ATT_EN_1_8G_UL1_Pin ATT_EN_1_8G_UL2_Pin
  8329. ATT_EN_1_8G_UL3_Pin PATH_EN_2_1G_DL_Pin PATH_EN_2_1G_UL_Pin */
  8330. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8331. |ATT_EN_1_8G_UL3_Pin|PATH_EN_2_1G_DL_Pin|PATH_EN_2_1G_UL_Pin;
  8332. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8333. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8334. 8007ca2: 2400 movs r4, #0
  8335. __HAL_RCC_GPIOC_CLK_ENABLE();
  8336. 8007ca4: f003 0310 and.w r3, r3, #16
  8337. 8007ca8: 9302 str r3, [sp, #8]
  8338. 8007caa: 9b02 ldr r3, [sp, #8]
  8339. __HAL_RCC_GPIOF_CLK_ENABLE();
  8340. 8007cac: 69ab ldr r3, [r5, #24]
  8341. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8342. 8007cae: 2601 movs r6, #1
  8343. __HAL_RCC_GPIOF_CLK_ENABLE();
  8344. 8007cb0: f043 0380 orr.w r3, r3, #128 ; 0x80
  8345. 8007cb4: 61ab str r3, [r5, #24]
  8346. 8007cb6: 69ab ldr r3, [r5, #24]
  8347. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8348. 8007cb8: 2702 movs r7, #2
  8349. __HAL_RCC_GPIOF_CLK_ENABLE();
  8350. 8007cba: f003 0380 and.w r3, r3, #128 ; 0x80
  8351. 8007cbe: 9303 str r3, [sp, #12]
  8352. 8007cc0: 9b03 ldr r3, [sp, #12]
  8353. __HAL_RCC_GPIOA_CLK_ENABLE();
  8354. 8007cc2: 69ab ldr r3, [r5, #24]
  8355. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8356. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8357. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8358. /*Configure GPIO pins : PLL_LD_1_8G_DL_Pin PLL_LD_1_8G_UL_Pin */
  8359. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8360. 8007cc4: f04f 090c mov.w r9, #12
  8361. __HAL_RCC_GPIOA_CLK_ENABLE();
  8362. 8007cc8: f043 0304 orr.w r3, r3, #4
  8363. 8007ccc: 61ab str r3, [r5, #24]
  8364. 8007cce: 69ab ldr r3, [r5, #24]
  8365. hadc1.Init.NbrOfConversion = 14;
  8366. 8007cd0: f04f 080e mov.w r8, #14
  8367. __HAL_RCC_GPIOA_CLK_ENABLE();
  8368. 8007cd4: f003 0304 and.w r3, r3, #4
  8369. 8007cd8: 9304 str r3, [sp, #16]
  8370. 8007cda: 9b04 ldr r3, [sp, #16]
  8371. __HAL_RCC_GPIOB_CLK_ENABLE();
  8372. 8007cdc: 69ab ldr r3, [r5, #24]
  8373. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  8374. 8007cde: f04f 0a07 mov.w sl, #7
  8375. __HAL_RCC_GPIOB_CLK_ENABLE();
  8376. 8007ce2: f043 0308 orr.w r3, r3, #8
  8377. 8007ce6: 61ab str r3, [r5, #24]
  8378. 8007ce8: 69ab ldr r3, [r5, #24]
  8379. 8007cea: f003 0308 and.w r3, r3, #8
  8380. 8007cee: 9305 str r3, [sp, #20]
  8381. 8007cf0: 9b05 ldr r3, [sp, #20]
  8382. __HAL_RCC_GPIOD_CLK_ENABLE();
  8383. 8007cf2: 69ab ldr r3, [r5, #24]
  8384. 8007cf4: f043 0320 orr.w r3, r3, #32
  8385. 8007cf8: 61ab str r3, [r5, #24]
  8386. 8007cfa: 69ab ldr r3, [r5, #24]
  8387. 8007cfc: f003 0320 and.w r3, r3, #32
  8388. 8007d00: 9306 str r3, [sp, #24]
  8389. 8007d02: 9b06 ldr r3, [sp, #24]
  8390. __HAL_RCC_GPIOG_CLK_ENABLE();
  8391. 8007d04: 69ab ldr r3, [r5, #24]
  8392. 8007d06: f443 7380 orr.w r3, r3, #256 ; 0x100
  8393. 8007d0a: 61ab str r3, [r5, #24]
  8394. 8007d0c: 69ab ldr r3, [r5, #24]
  8395. 8007d0e: f403 7380 and.w r3, r3, #256 ; 0x100
  8396. 8007d12: 9307 str r3, [sp, #28]
  8397. 8007d14: 9b07 ldr r3, [sp, #28]
  8398. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8399. 8007d16: f7fe f955 bl 8005fc4 <HAL_GPIO_WritePin>
  8400. HAL_GPIO_WritePin(GPIOC, ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8401. 8007d1a: 2200 movs r2, #0
  8402. 8007d1c: f64f 41c0 movw r1, #64704 ; 0xfcc0
  8403. 8007d20: 4884 ldr r0, [pc, #528] ; (8007f34 <main+0x2cc>)
  8404. 8007d22: f7fe f94f bl 8005fc4 <HAL_GPIO_WritePin>
  8405. HAL_GPIO_WritePin(GPIOF, PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8406. 8007d26: 2200 movs r2, #0
  8407. 8007d28: f240 31f3 movw r1, #1011 ; 0x3f3
  8408. 8007d2c: 4882 ldr r0, [pc, #520] ; (8007f38 <main+0x2d0>)
  8409. 8007d2e: f7fe f949 bl 8005fc4 <HAL_GPIO_WritePin>
  8410. HAL_GPIO_WritePin(GPIOD, PLL_DATA_3_5G_Pin|PLL_CLK_3_5G_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8411. 8007d32: 2200 movs r2, #0
  8412. 8007d34: f648 71ff movw r1, #36863 ; 0x8fff
  8413. 8007d38: 4880 ldr r0, [pc, #512] ; (8007f3c <main+0x2d4>)
  8414. 8007d3a: f7fe f943 bl 8005fc4 <HAL_GPIO_WritePin>
  8415. HAL_GPIO_WritePin(GPIOG, DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8416. 8007d3e: 2200 movs r2, #0
  8417. 8007d40: f647 71fc movw r1, #32764 ; 0x7ffc
  8418. 8007d44: 487e ldr r0, [pc, #504] ; (8007f40 <main+0x2d8>)
  8419. 8007d46: f7fe f93d bl 8005fc4 <HAL_GPIO_WritePin>
  8420. HAL_GPIO_WritePin(PLL_CLK_3_5G__GPIO_Port, PLL_CLK_3_5G__Pin, GPIO_PIN_RESET);
  8421. 8007d4a: 2200 movs r2, #0
  8422. 8007d4c: f44f 4100 mov.w r1, #32768 ; 0x8000
  8423. 8007d50: 487c ldr r0, [pc, #496] ; (8007f44 <main+0x2dc>)
  8424. 8007d52: f7fe f937 bl 8005fc4 <HAL_GPIO_WritePin>
  8425. HAL_GPIO_WritePin(GPIOB, PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8426. 8007d56: 2200 movs r2, #0
  8427. 8007d58: 2118 movs r1, #24
  8428. 8007d5a: 487b ldr r0, [pc, #492] ; (8007f48 <main+0x2e0>)
  8429. 8007d5c: f7fe f932 bl 8005fc4 <HAL_GPIO_WritePin>
  8430. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8431. 8007d60: 237f movs r3, #127 ; 0x7f
  8432. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8433. 8007d62: a908 add r1, sp, #32
  8434. 8007d64: 4872 ldr r0, [pc, #456] ; (8007f30 <main+0x2c8>)
  8435. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8436. 8007d66: 9308 str r3, [sp, #32]
  8437. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8438. 8007d68: 9609 str r6, [sp, #36] ; 0x24
  8439. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8440. 8007d6a: 970b str r7, [sp, #44] ; 0x2c
  8441. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8442. 8007d6c: 940a str r4, [sp, #40] ; 0x28
  8443. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8444. 8007d6e: f7fe f837 bl 8005de0 <HAL_GPIO_Init>
  8445. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8446. 8007d72: f64f 43c0 movw r3, #64704 ; 0xfcc0
  8447. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8448. 8007d76: a908 add r1, sp, #32
  8449. 8007d78: 486e ldr r0, [pc, #440] ; (8007f34 <main+0x2cc>)
  8450. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8451. 8007d7a: 9308 str r3, [sp, #32]
  8452. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8453. 8007d7c: 9609 str r6, [sp, #36] ; 0x24
  8454. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8455. 8007d7e: 970b str r7, [sp, #44] ; 0x2c
  8456. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8457. 8007d80: 940a str r4, [sp, #40] ; 0x28
  8458. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8459. 8007d82: f7fe f82d bl 8005de0 <HAL_GPIO_Init>
  8460. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8461. 8007d86: f240 33f3 movw r3, #1011 ; 0x3f3
  8462. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8463. 8007d8a: a908 add r1, sp, #32
  8464. 8007d8c: 486a ldr r0, [pc, #424] ; (8007f38 <main+0x2d0>)
  8465. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8466. 8007d8e: 9308 str r3, [sp, #32]
  8467. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8468. 8007d90: 9609 str r6, [sp, #36] ; 0x24
  8469. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8470. 8007d92: 970b str r7, [sp, #44] ; 0x2c
  8471. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8472. 8007d94: 940a str r4, [sp, #40] ; 0x28
  8473. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8474. 8007d96: f7fe f823 bl 8005de0 <HAL_GPIO_Init>
  8475. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8476. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8477. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8478. 8007d9a: a908 add r1, sp, #32
  8479. 8007d9c: 4866 ldr r0, [pc, #408] ; (8007f38 <main+0x2d0>)
  8480. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8481. 8007d9e: f8cd 9020 str.w r9, [sp, #32]
  8482. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8483. 8007da2: 9409 str r4, [sp, #36] ; 0x24
  8484. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8485. 8007da4: 940a str r4, [sp, #40] ; 0x28
  8486. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8487. 8007da6: f7fe f81b bl 8005de0 <HAL_GPIO_Init>
  8488. /*Configure GPIO pins : PLL_DATA_3_5G_Pin PLL_CLK_3_5G_Pin ATT_DATA_Pin ATT_CLK_Pin
  8489. DA_LDAC_Pin ATT_CLK_3_5G_Pin ATT_EN_3_5G_Pin ATT_DATA_3_5G_LOW1_Pin
  8490. ATT_DATA_3_5G_HIGH1_Pin ATT_DATA_3_5G_COM1_Pin ATT_DATA_3_5G_LOW2_Pin ATT_DATA_3_5G_COM2_Pin
  8491. PATH_EN_3_5G_L_Pin */
  8492. GPIO_InitStruct.Pin = PLL_DATA_3_5G_Pin|PLL_CLK_3_5G_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8493. 8007daa: f648 73ff movw r3, #36863 ; 0x8fff
  8494. |ATT_DATA_3_5G_HIGH1_Pin|ATT_DATA_3_5G_COM1_Pin|ATT_DATA_3_5G_LOW2_Pin|ATT_DATA_3_5G_COM2_Pin
  8495. |PATH_EN_3_5G_L_Pin;
  8496. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8497. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8498. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8499. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8500. 8007dae: a908 add r1, sp, #32
  8501. 8007db0: 4862 ldr r0, [pc, #392] ; (8007f3c <main+0x2d4>)
  8502. GPIO_InitStruct.Pin = PLL_DATA_3_5G_Pin|PLL_CLK_3_5G_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8503. 8007db2: 9308 str r3, [sp, #32]
  8504. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8505. 8007db4: 9609 str r6, [sp, #36] ; 0x24
  8506. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8507. 8007db6: 970b str r7, [sp, #44] ; 0x2c
  8508. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8509. 8007db8: 940a str r4, [sp, #40] ; 0x28
  8510. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8511. 8007dba: f7fe f811 bl 8005de0 <HAL_GPIO_Init>
  8512. /*Configure GPIO pins : ALARM_DC_Pin ALARM_AC_Pin */
  8513. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8514. 8007dbe: f44f 5340 mov.w r3, #12288 ; 0x3000
  8515. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8516. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8517. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8518. 8007dc2: a908 add r1, sp, #32
  8519. 8007dc4: 485d ldr r0, [pc, #372] ; (8007f3c <main+0x2d4>)
  8520. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8521. 8007dc6: 9308 str r3, [sp, #32]
  8522. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8523. 8007dc8: 9409 str r4, [sp, #36] ; 0x24
  8524. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8525. 8007dca: 940a str r4, [sp, #40] ; 0x28
  8526. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8527. 8007dcc: f7fe f808 bl 8005de0 <HAL_GPIO_Init>
  8528. /*Configure GPIO pins : DA_SYNC_Pin DA_SCLK_Pin DA_DIN_Pin _T_SYNC_UL_Pin
  8529. T_SYNC_UL_Pin _T_SYNC_DL_Pin T_SYNC_DL_Pin PATH_EN_3_5G_H_Pin
  8530. PATH_EN_3_5G_DL_Pin PATH_EN_3_5G_UL_Pin PLL_ON_OFF_3_5G_LG12_Pin ATT_DATA_3_5G_HIGH2_Pin
  8531. BOOT_LED_Pin */
  8532. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8533. 8007dd0: f647 73fc movw r3, #32764 ; 0x7ffc
  8534. |PATH_EN_3_5G_DL_Pin|PATH_EN_3_5G_UL_Pin|PLL_ON_OFF_3_5G_LG12_Pin|ATT_DATA_3_5G_HIGH2_Pin
  8535. |BOOT_LED_Pin;
  8536. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8537. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8538. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8539. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8540. 8007dd4: a908 add r1, sp, #32
  8541. 8007dd6: 485a ldr r0, [pc, #360] ; (8007f40 <main+0x2d8>)
  8542. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8543. 8007dd8: 9308 str r3, [sp, #32]
  8544. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8545. 8007dda: 9609 str r6, [sp, #36] ; 0x24
  8546. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8547. 8007ddc: 970b str r7, [sp, #44] ; 0x2c
  8548. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8549. 8007dde: 940a str r4, [sp, #40] ; 0x28
  8550. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8551. 8007de0: f7fd fffe bl 8005de0 <HAL_GPIO_Init>
  8552. /*Configure GPIO pins : PLL_LD_3_5G_L_Pin PLL_LD_3_5G_H_Pin */
  8553. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8554. 8007de4: f44f 7340 mov.w r3, #768 ; 0x300
  8555. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8556. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8557. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8558. 8007de8: a908 add r1, sp, #32
  8559. 8007dea: 4852 ldr r0, [pc, #328] ; (8007f34 <main+0x2cc>)
  8560. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8561. 8007dec: 9308 str r3, [sp, #32]
  8562. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8563. 8007dee: 9409 str r4, [sp, #36] ; 0x24
  8564. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8565. 8007df0: 940a str r4, [sp, #40] ; 0x28
  8566. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8567. 8007df2: f7fd fff5 bl 8005de0 <HAL_GPIO_Init>
  8568. /*Configure GPIO pin : PLL_CLK_3_5G__Pin */
  8569. GPIO_InitStruct.Pin = PLL_CLK_3_5G__Pin;
  8570. 8007df6: f44f 4300 mov.w r3, #32768 ; 0x8000
  8571. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8572. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8573. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8574. HAL_GPIO_Init(PLL_CLK_3_5G__GPIO_Port, &GPIO_InitStruct);
  8575. 8007dfa: a908 add r1, sp, #32
  8576. 8007dfc: 4851 ldr r0, [pc, #324] ; (8007f44 <main+0x2dc>)
  8577. GPIO_InitStruct.Pin = PLL_CLK_3_5G__Pin;
  8578. 8007dfe: 9308 str r3, [sp, #32]
  8579. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8580. 8007e00: 9609 str r6, [sp, #36] ; 0x24
  8581. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8582. 8007e02: 970b str r7, [sp, #44] ; 0x2c
  8583. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8584. 8007e04: 940a str r4, [sp, #40] ; 0x28
  8585. HAL_GPIO_Init(PLL_CLK_3_5G__GPIO_Port, &GPIO_InitStruct);
  8586. 8007e06: f7fd ffeb bl 8005de0 <HAL_GPIO_Init>
  8587. /*Configure GPIO pins : PLL_EN_2_1G_DL_Pin PLL_EN_2_1G_UL_Pin */
  8588. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  8589. 8007e0a: 2318 movs r3, #24
  8590. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8591. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8592. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8593. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8594. 8007e0c: a908 add r1, sp, #32
  8595. 8007e0e: 484e ldr r0, [pc, #312] ; (8007f48 <main+0x2e0>)
  8596. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  8597. 8007e10: 9308 str r3, [sp, #32]
  8598. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8599. 8007e12: 9609 str r6, [sp, #36] ; 0x24
  8600. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8601. 8007e14: 970b str r7, [sp, #44] ; 0x2c
  8602. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8603. 8007e16: 940a str r4, [sp, #40] ; 0x28
  8604. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8605. 8007e18: f7fd ffe2 bl 8005de0 <HAL_GPIO_Init>
  8606. /*Configure GPIO pins : PLL_LD_2_1G_DL_Pin PLL_LD_2_1G_UL_Pin */
  8607. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  8608. 8007e1c: 2360 movs r3, #96 ; 0x60
  8609. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8610. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8611. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8612. 8007e1e: a908 add r1, sp, #32
  8613. 8007e20: 4849 ldr r0, [pc, #292] ; (8007f48 <main+0x2e0>)
  8614. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  8615. 8007e22: 9308 str r3, [sp, #32]
  8616. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8617. 8007e24: 9409 str r4, [sp, #36] ; 0x24
  8618. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8619. 8007e26: 940a str r4, [sp, #40] ; 0x28
  8620. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8621. 8007e28: f7fd ffda bl 8005de0 <HAL_GPIO_Init>
  8622. __HAL_RCC_DMA1_CLK_ENABLE();
  8623. 8007e2c: 696b ldr r3, [r5, #20]
  8624. 8007e2e: 4333 orrs r3, r6
  8625. 8007e30: 616b str r3, [r5, #20]
  8626. 8007e32: 696b ldr r3, [r5, #20]
  8627. hadc1.Instance = ADC1;
  8628. 8007e34: 4d45 ldr r5, [pc, #276] ; (8007f4c <main+0x2e4>)
  8629. __HAL_RCC_DMA1_CLK_ENABLE();
  8630. 8007e36: 4033 ands r3, r6
  8631. 8007e38: 9300 str r3, [sp, #0]
  8632. 8007e3a: 9b00 ldr r3, [sp, #0]
  8633. hadc1.Instance = ADC1;
  8634. 8007e3c: 4b44 ldr r3, [pc, #272] ; (8007f50 <main+0x2e8>)
  8635. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  8636. 8007e3e: 4628 mov r0, r5
  8637. hadc1.Instance = ADC1;
  8638. 8007e40: 602b str r3, [r5, #0]
  8639. hadc1.Init.ScanConvMode = ADC_SCAN_ENABLE;
  8640. 8007e42: f44f 7380 mov.w r3, #256 ; 0x100
  8641. 8007e46: 60ab str r3, [r5, #8]
  8642. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  8643. 8007e48: f44f 2360 mov.w r3, #917504 ; 0xe0000
  8644. hadc1.Init.ContinuousConvMode = ENABLE;
  8645. 8007e4c: 60ee str r6, [r5, #12]
  8646. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  8647. 8007e4e: 61eb str r3, [r5, #28]
  8648. ADC_ChannelConfTypeDef sConfig = {0};
  8649. 8007e50: 9408 str r4, [sp, #32]
  8650. 8007e52: 9409 str r4, [sp, #36] ; 0x24
  8651. 8007e54: 940a str r4, [sp, #40] ; 0x28
  8652. hadc1.Init.DiscontinuousConvMode = DISABLE;
  8653. 8007e56: 616c str r4, [r5, #20]
  8654. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  8655. 8007e58: 606c str r4, [r5, #4]
  8656. hadc1.Init.NbrOfConversion = 14;
  8657. 8007e5a: f8c5 8010 str.w r8, [r5, #16]
  8658. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  8659. 8007e5e: f7fd fb77 bl 8005550 <HAL_ADC_Init>
  8660. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8661. 8007e62: a908 add r1, sp, #32
  8662. 8007e64: 4628 mov r0, r5
  8663. sConfig.Rank = ADC_REGULAR_RANK_1;
  8664. 8007e66: 9609 str r6, [sp, #36] ; 0x24
  8665. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  8666. 8007e68: f8cd a028 str.w sl, [sp, #40] ; 0x28
  8667. sConfig.Channel = ADC_CHANNEL_0;
  8668. 8007e6c: 9408 str r4, [sp, #32]
  8669. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8670. 8007e6e: f7fd fa03 bl 8005278 <HAL_ADC_ConfigChannel>
  8671. sConfig.Channel = ADC_CHANNEL_1;
  8672. 8007e72: 9608 str r6, [sp, #32]
  8673. sConfig.Rank = ADC_REGULAR_RANK_3;
  8674. 8007e74: 2603 movs r6, #3
  8675. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8676. 8007e76: a908 add r1, sp, #32
  8677. 8007e78: 4628 mov r0, r5
  8678. sConfig.Rank = ADC_REGULAR_RANK_2;
  8679. 8007e7a: 9709 str r7, [sp, #36] ; 0x24
  8680. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8681. 8007e7c: f7fd f9fc bl 8005278 <HAL_ADC_ConfigChannel>
  8682. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8683. 8007e80: a908 add r1, sp, #32
  8684. 8007e82: 4628 mov r0, r5
  8685. sConfig.Channel = ADC_CHANNEL_2;
  8686. 8007e84: 9708 str r7, [sp, #32]
  8687. sConfig.Rank = ADC_REGULAR_RANK_3;
  8688. 8007e86: 9609 str r6, [sp, #36] ; 0x24
  8689. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8690. 8007e88: f7fd f9f6 bl 8005278 <HAL_ADC_ConfigChannel>
  8691. sConfig.Channel = ADC_CHANNEL_3;
  8692. 8007e8c: 9608 str r6, [sp, #32]
  8693. sConfig.Rank = ADC_REGULAR_RANK_4;
  8694. 8007e8e: 2604 movs r6, #4
  8695. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8696. 8007e90: a908 add r1, sp, #32
  8697. 8007e92: 4628 mov r0, r5
  8698. sConfig.Rank = ADC_REGULAR_RANK_4;
  8699. 8007e94: 9609 str r6, [sp, #36] ; 0x24
  8700. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8701. 8007e96: f7fd f9ef bl 8005278 <HAL_ADC_ConfigChannel>
  8702. sConfig.Channel = ADC_CHANNEL_4;
  8703. 8007e9a: 9608 str r6, [sp, #32]
  8704. sConfig.Rank = ADC_REGULAR_RANK_5;
  8705. 8007e9c: 2605 movs r6, #5
  8706. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8707. 8007e9e: a908 add r1, sp, #32
  8708. 8007ea0: 4628 mov r0, r5
  8709. sConfig.Rank = ADC_REGULAR_RANK_5;
  8710. 8007ea2: 9609 str r6, [sp, #36] ; 0x24
  8711. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8712. 8007ea4: f7fd f9e8 bl 8005278 <HAL_ADC_ConfigChannel>
  8713. sConfig.Channel = ADC_CHANNEL_5;
  8714. 8007ea8: 9608 str r6, [sp, #32]
  8715. sConfig.Rank = ADC_REGULAR_RANK_6;
  8716. 8007eaa: 2606 movs r6, #6
  8717. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8718. 8007eac: a908 add r1, sp, #32
  8719. 8007eae: 4628 mov r0, r5
  8720. sConfig.Rank = ADC_REGULAR_RANK_6;
  8721. 8007eb0: 9609 str r6, [sp, #36] ; 0x24
  8722. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8723. 8007eb2: f7fd f9e1 bl 8005278 <HAL_ADC_ConfigChannel>
  8724. sConfig.Channel = ADC_CHANNEL_6;
  8725. 8007eb6: 9608 str r6, [sp, #32]
  8726. sConfig.Rank = ADC_REGULAR_RANK_8;
  8727. 8007eb8: 2608 movs r6, #8
  8728. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8729. 8007eba: a908 add r1, sp, #32
  8730. 8007ebc: 4628 mov r0, r5
  8731. sConfig.Rank = ADC_REGULAR_RANK_7;
  8732. 8007ebe: f8cd a024 str.w sl, [sp, #36] ; 0x24
  8733. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8734. 8007ec2: f7fd f9d9 bl 8005278 <HAL_ADC_ConfigChannel>
  8735. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8736. 8007ec6: a908 add r1, sp, #32
  8737. 8007ec8: 4628 mov r0, r5
  8738. sConfig.Channel = ADC_CHANNEL_7;
  8739. 8007eca: f8cd a020 str.w sl, [sp, #32]
  8740. sConfig.Rank = ADC_REGULAR_RANK_8;
  8741. 8007ece: 9609 str r6, [sp, #36] ; 0x24
  8742. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8743. 8007ed0: f7fd f9d2 bl 8005278 <HAL_ADC_ConfigChannel>
  8744. sConfig.Channel = ADC_CHANNEL_8;
  8745. 8007ed4: 9608 str r6, [sp, #32]
  8746. sConfig.Rank = ADC_REGULAR_RANK_9;
  8747. 8007ed6: 2609 movs r6, #9
  8748. sConfig.Rank = ADC_REGULAR_RANK_10;
  8749. 8007ed8: f04f 0a0a mov.w sl, #10
  8750. sConfig.Rank = ADC_REGULAR_RANK_11;
  8751. 8007edc: 270b movs r7, #11
  8752. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8753. 8007ede: a908 add r1, sp, #32
  8754. 8007ee0: 4628 mov r0, r5
  8755. sConfig.Rank = ADC_REGULAR_RANK_9;
  8756. 8007ee2: 9609 str r6, [sp, #36] ; 0x24
  8757. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8758. 8007ee4: f7fd f9c8 bl 8005278 <HAL_ADC_ConfigChannel>
  8759. sConfig.Channel = ADC_CHANNEL_9;
  8760. 8007ee8: 9608 str r6, [sp, #32]
  8761. sConfig.Rank = ADC_REGULAR_RANK_13;
  8762. 8007eea: 260d movs r6, #13
  8763. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8764. 8007eec: a908 add r1, sp, #32
  8765. 8007eee: 4628 mov r0, r5
  8766. sConfig.Rank = ADC_REGULAR_RANK_10;
  8767. 8007ef0: f8cd a024 str.w sl, [sp, #36] ; 0x24
  8768. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8769. 8007ef4: f7fd f9c0 bl 8005278 <HAL_ADC_ConfigChannel>
  8770. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8771. 8007ef8: a908 add r1, sp, #32
  8772. 8007efa: 4628 mov r0, r5
  8773. sConfig.Channel = ADC_CHANNEL_10;
  8774. 8007efc: f8cd a020 str.w sl, [sp, #32]
  8775. sConfig.Rank = ADC_REGULAR_RANK_11;
  8776. 8007f00: 9709 str r7, [sp, #36] ; 0x24
  8777. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8778. 8007f02: f7fd f9b9 bl 8005278 <HAL_ADC_ConfigChannel>
  8779. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8780. 8007f06: a908 add r1, sp, #32
  8781. 8007f08: 4628 mov r0, r5
  8782. sConfig.Channel = ADC_CHANNEL_11;
  8783. 8007f0a: 9708 str r7, [sp, #32]
  8784. sConfig.Rank = ADC_REGULAR_RANK_12;
  8785. 8007f0c: f8cd 9024 str.w r9, [sp, #36] ; 0x24
  8786. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8787. 8007f10: f7fd f9b2 bl 8005278 <HAL_ADC_ConfigChannel>
  8788. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8789. 8007f14: a908 add r1, sp, #32
  8790. 8007f16: 4628 mov r0, r5
  8791. sConfig.Rank = ADC_REGULAR_RANK_13;
  8792. 8007f18: 9609 str r6, [sp, #36] ; 0x24
  8793. sConfig.Channel = ADC_CHANNEL_12;
  8794. 8007f1a: f8cd 9020 str.w r9, [sp, #32]
  8795. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8796. 8007f1e: f7fd f9ab bl 8005278 <HAL_ADC_ConfigChannel>
  8797. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8798. 8007f22: a908 add r1, sp, #32
  8799. 8007f24: 4628 mov r0, r5
  8800. sConfig.Channel = ADC_CHANNEL_13;
  8801. 8007f26: 9608 str r6, [sp, #32]
  8802. 8007f28: e014 b.n 8007f54 <main+0x2ec>
  8803. 8007f2a: bf00 nop
  8804. 8007f2c: 40021000 .word 0x40021000
  8805. 8007f30: 40011800 .word 0x40011800
  8806. 8007f34: 40011000 .word 0x40011000
  8807. 8007f38: 40011c00 .word 0x40011c00
  8808. 8007f3c: 40011400 .word 0x40011400
  8809. 8007f40: 40012000 .word 0x40012000
  8810. 8007f44: 40010800 .word 0x40010800
  8811. 8007f48: 40010c00 .word 0x40010c00
  8812. 8007f4c: 2000068c .word 0x2000068c
  8813. 8007f50: 40012400 .word 0x40012400
  8814. sConfig.Rank = ADC_REGULAR_RANK_14;
  8815. 8007f54: f8cd 8024 str.w r8, [sp, #36] ; 0x24
  8816. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8817. 8007f58: f7fd f98e bl 8005278 <HAL_ADC_ConfigChannel>
  8818. huart1.Init.BaudRate = 115200;
  8819. 8007f5c: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  8820. huart1.Instance = USART1;
  8821. 8007f60: 4837 ldr r0, [pc, #220] ; (8008040 <main+0x3d8>)
  8822. huart1.Init.BaudRate = 115200;
  8823. 8007f62: 4a38 ldr r2, [pc, #224] ; (8008044 <main+0x3dc>)
  8824. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  8825. 8007f64: 6084 str r4, [r0, #8]
  8826. huart1.Init.BaudRate = 115200;
  8827. 8007f66: e880 000c stmia.w r0, {r2, r3}
  8828. huart1.Init.StopBits = UART_STOPBITS_1;
  8829. 8007f6a: 60c4 str r4, [r0, #12]
  8830. huart1.Init.Parity = UART_PARITY_NONE;
  8831. 8007f6c: 6104 str r4, [r0, #16]
  8832. huart1.Init.Mode = UART_MODE_TX_RX;
  8833. 8007f6e: f8c0 9014 str.w r9, [r0, #20]
  8834. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  8835. 8007f72: 6184 str r4, [r0, #24]
  8836. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  8837. 8007f74: 61c4 str r4, [r0, #28]
  8838. if (HAL_UART_Init(&huart1) != HAL_OK)
  8839. 8007f76: f7fe fdc7 bl 8006b08 <HAL_UART_Init>
  8840. htim6.Init.Prescaler = 5600-1;
  8841. 8007f7a: f241 53df movw r3, #5599 ; 0x15df
  8842. htim6.Instance = TIM6;
  8843. 8007f7e: 4e32 ldr r6, [pc, #200] ; (8008048 <main+0x3e0>)
  8844. htim6.Init.Prescaler = 5600-1;
  8845. 8007f80: 4932 ldr r1, [pc, #200] ; (800804c <main+0x3e4>)
  8846. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8847. 8007f82: 4630 mov r0, r6
  8848. htim6.Init.Prescaler = 5600-1;
  8849. 8007f84: e886 000a stmia.w r6, {r1, r3}
  8850. TIM_MasterConfigTypeDef sMasterConfig = {0};
  8851. 8007f88: 9408 str r4, [sp, #32]
  8852. 8007f8a: 9409 str r4, [sp, #36] ; 0x24
  8853. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  8854. 8007f8c: 60b4 str r4, [r6, #8]
  8855. htim6.Init.Period = 10;
  8856. 8007f8e: f8c6 a00c str.w sl, [r6, #12]
  8857. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  8858. 8007f92: 61b4 str r4, [r6, #24]
  8859. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8860. 8007f94: f7fe fca6 bl 80068e4 <HAL_TIM_Base_Init>
  8861. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8862. 8007f98: a908 add r1, sp, #32
  8863. 8007f9a: 4630 mov r0, r6
  8864. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  8865. 8007f9c: 9408 str r4, [sp, #32]
  8866. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  8867. 8007f9e: 9409 str r4, [sp, #36] ; 0x24
  8868. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8869. 8007fa0: f7fe fcba bl 8006918 <HAL_TIMEx_MasterConfigSynchronization>
  8870. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  8871. 8007fa4: 4622 mov r2, r4
  8872. 8007fa6: 4621 mov r1, r4
  8873. 8007fa8: 2025 movs r0, #37 ; 0x25
  8874. 8007faa: f7fd fbd5 bl 8005758 <HAL_NVIC_SetPriority>
  8875. HAL_NVIC_EnableIRQ(USART1_IRQn);
  8876. 8007fae: 2025 movs r0, #37 ; 0x25
  8877. 8007fb0: f7fd fc06 bl 80057c0 <HAL_NVIC_EnableIRQ>
  8878. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  8879. 8007fb4: 4622 mov r2, r4
  8880. 8007fb6: 4621 mov r1, r4
  8881. 8007fb8: 2036 movs r0, #54 ; 0x36
  8882. 8007fba: f7fd fbcd bl 8005758 <HAL_NVIC_SetPriority>
  8883. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  8884. 8007fbe: 2036 movs r0, #54 ; 0x36
  8885. 8007fc0: f7fd fbfe bl 80057c0 <HAL_NVIC_EnableIRQ>
  8886. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  8887. 8007fc4: 4622 mov r2, r4
  8888. 8007fc6: 4621 mov r1, r4
  8889. 8007fc8: 4638 mov r0, r7
  8890. 8007fca: f7fd fbc5 bl 8005758 <HAL_NVIC_SetPriority>
  8891. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  8892. 8007fce: 4638 mov r0, r7
  8893. 8007fd0: f7fd fbf6 bl 80057c0 <HAL_NVIC_EnableIRQ>
  8894. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  8895. 8007fd4: 4622 mov r2, r4
  8896. 8007fd6: 4621 mov r1, r4
  8897. 8007fd8: 4640 mov r0, r8
  8898. 8007fda: f7fd fbbd bl 8005758 <HAL_NVIC_SetPriority>
  8899. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  8900. 8007fde: 4640 mov r0, r8
  8901. 8007fe0: f7fd fbee bl 80057c0 <HAL_NVIC_EnableIRQ>
  8902. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  8903. 8007fe4: 4622 mov r2, r4
  8904. 8007fe6: 4621 mov r1, r4
  8905. 8007fe8: 200f movs r0, #15
  8906. 8007fea: f7fd fbb5 bl 8005758 <HAL_NVIC_SetPriority>
  8907. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  8908. 8007fee: 200f movs r0, #15
  8909. 8007ff0: f7fd fbe6 bl 80057c0 <HAL_NVIC_EnableIRQ>
  8910. InitUartQueue(&TerminalQueue);
  8911. 8007ff4: 4816 ldr r0, [pc, #88] ; (8008050 <main+0x3e8>)
  8912. 8007ff6: f000 fad5 bl 80085a4 <InitUartQueue>
  8913. Power_ON_OFF_Initialize();
  8914. 8007ffa: f7ff fd13 bl 8007a24 <Power_ON_OFF_Initialize>
  8915. Path_Init();
  8916. 8007ffe: f7ff fc59 bl 80078b4 <Path_Init>
  8917. while(!(HAL_ADCEx_Calibration_Start(&hadc1)==HAL_OK));
  8918. 8008002: 4628 mov r0, r5
  8919. 8008004: f7fd fb2e bl 8005664 <HAL_ADCEx_Calibration_Start>
  8920. 8008008: 2800 cmp r0, #0
  8921. 800800a: d1fa bne.n 8008002 <main+0x39a>
  8922. Bluecell_Flash_Read(&Flash_Save_data[INDEX_BLUE_HEADER]);
  8923. 800800c: 4811 ldr r0, [pc, #68] ; (8008054 <main+0x3ec>)
  8924. 800800e: f7ff fc40 bl 8007892 <Bluecell_Flash_Read>
  8925. ADF4153_Initialize();
  8926. 8008012: f7ff fae3 bl 80075dc <ADF4153_Initialize>
  8927. ADF4113_Initialize();
  8928. 8008016: f000 f825 bl 8008064 <ADF4113_Initialize>
  8929. PE43711_PinInit();
  8930. 800801a: f7ff f9a9 bl 8007370 <PE43711_PinInit>
  8931. BDA4601_Initialize();
  8932. 800801e: f7ff f825 bl 800706c <BDA4601_Initialize>
  8933. ATTEN_PLL_PATH_Initialize();
  8934. 8008022: f7ff fced bl 8007a00 <ATTEN_PLL_PATH_Initialize>
  8935. HAL_ADC_Start_DMA(&hadc1, (uint32_t*)ADCvalue, 14);
  8936. 8008026: 220e movs r2, #14
  8937. 8008028: 490b ldr r1, [pc, #44] ; (8008058 <main+0x3f0>)
  8938. 800802a: 480c ldr r0, [pc, #48] ; (800805c <main+0x3f4>)
  8939. 800802c: f7fd f9e0 bl 80053f0 <HAL_ADC_Start_DMA>
  8940. Boot_LED_Toggle();
  8941. 8008030: f7ff fd72 bl 8007b18 <Boot_LED_Toggle>
  8942. Uart_Check();
  8943. 8008034: f7ff fda2 bl 8007b7c <Uart_Check>
  8944. ADC_Check();
  8945. 8008038: f7ff fd80 bl 8007b3c <ADC_Check>
  8946. 800803c: e7f8 b.n 8008030 <main+0x3c8>
  8947. 800803e: bf00 nop
  8948. 8008040: 20000700 .word 0x20000700
  8949. 8008044: 40013800 .word 0x40013800
  8950. 8008048: 20000784 .word 0x20000784
  8951. 800804c: 40001000 .word 0x40001000
  8952. 8008050: 20000bc4 .word 0x20000bc4
  8953. 8008054: 20000580 .word 0x20000580
  8954. 8008058: 200004a0 .word 0x200004a0
  8955. 800805c: 2000068c .word 0x2000068c
  8956. 08008060 <Error_Handler>:
  8957. /**
  8958. * @brief This function is executed in case of error occurrence.
  8959. * @retval None
  8960. */
  8961. void Error_Handler(void)
  8962. {
  8963. 8008060: 4770 bx lr
  8964. ...
  8965. 08008064 <ADF4113_Initialize>:
  8966. uint16_t P;
  8967. uint16_t A;
  8968. uint16_t N;
  8969. }Adf4113_st;
  8970. void ADF4113_Initialize(void){
  8971. if(Flash_Save_data[INDEX_PLL_1_8G_DL_H] == 0 && Flash_Save_data[INDEX_PLL_1_8G_DL_L] == 0){
  8972. 8008064: 4b10 ldr r3, [pc, #64] ; (80080a8 <ADF4113_Initialize+0x44>)
  8973. 8008066: 7d9a ldrb r2, [r3, #22]
  8974. 8008068: b92a cbnz r2, 8008076 <ADF4113_Initialize+0x12>
  8975. 800806a: 7dda ldrb r2, [r3, #23]
  8976. 800806c: b91a cbnz r2, 8008076 <ADF4113_Initialize+0x12>
  8977. Flash_Save_data[INDEX_PLL_1_8G_DL_H] = ((16000 & 0xFF00) >> 8);//0x47;
  8978. 800806e: 223e movs r2, #62 ; 0x3e
  8979. 8008070: 759a strb r2, [r3, #22]
  8980. Flash_Save_data[INDEX_PLL_1_8G_DL_L] = (16000& 0x00FF);
  8981. 8008072: 2280 movs r2, #128 ; 0x80
  8982. 8008074: 75da strb r2, [r3, #23]
  8983. }
  8984. if(Flash_Save_data[INDEX_PLL_1_8G_UL_H] == 0 && Flash_Save_data[INDEX_PLL_1_8G_UL_L] == 0){
  8985. 8008076: 7e1a ldrb r2, [r3, #24]
  8986. 8008078: b92a cbnz r2, 8008086 <ADF4113_Initialize+0x22>
  8987. 800807a: 7e5a ldrb r2, [r3, #25]
  8988. 800807c: b91a cbnz r2, 8008086 <ADF4113_Initialize+0x22>
  8989. Flash_Save_data[INDEX_PLL_1_8G_UL_H] = ((14550 & 0xFF00) >> 8);
  8990. 800807e: 2238 movs r2, #56 ; 0x38
  8991. 8008080: 761a strb r2, [r3, #24]
  8992. Flash_Save_data[INDEX_PLL_1_8G_UL_L] = (14550 & 0x00FF);
  8993. 8008082: 22d6 movs r2, #214 ; 0xd6
  8994. 8008084: 765a strb r2, [r3, #25]
  8995. }
  8996. if(Flash_Save_data[INDEX_PLL_2_1G_DL_H] == 0 && Flash_Save_data[INDEX_PLL_2_1G_DL_L] == 0){
  8997. 8008086: 7e9a ldrb r2, [r3, #26]
  8998. 8008088: b92a cbnz r2, 8008096 <ADF4113_Initialize+0x32>
  8999. 800808a: 7eda ldrb r2, [r3, #27]
  9000. 800808c: b91a cbnz r2, 8008096 <ADF4113_Initialize+0x32>
  9001. Flash_Save_data[INDEX_PLL_2_1G_DL_H] = ((19950 & 0xFF00) >> 8);
  9002. 800808e: 224d movs r2, #77 ; 0x4d
  9003. 8008090: 769a strb r2, [r3, #26]
  9004. Flash_Save_data[INDEX_PLL_2_1G_DL_L] = (19950 & 0x00FF);
  9005. 8008092: 22ee movs r2, #238 ; 0xee
  9006. 8008094: 76da strb r2, [r3, #27]
  9007. }
  9008. if(Flash_Save_data[INDEX_PLL_2_1G_UL_H] == 0 && Flash_Save_data[INDEX_PLL_2_1G_UL_L] == 0){
  9009. 8008096: 7f1a ldrb r2, [r3, #28]
  9010. 8008098: b92a cbnz r2, 80080a6 <ADF4113_Initialize+0x42>
  9011. 800809a: 7f5a ldrb r2, [r3, #29]
  9012. 800809c: b91a cbnz r2, 80080a6 <ADF4113_Initialize+0x42>
  9013. Flash_Save_data[INDEX_PLL_2_1G_UL_H] = ((22950 & 0xFF00) >> 8);
  9014. 800809e: 2259 movs r2, #89 ; 0x59
  9015. 80080a0: 771a strb r2, [r3, #28]
  9016. Flash_Save_data[INDEX_PLL_2_1G_UL_L] = (22950 & 0x00FF);
  9017. 80080a2: 22a6 movs r2, #166 ; 0xa6
  9018. 80080a4: 775a strb r2, [r3, #29]
  9019. 80080a6: 4770 bx lr
  9020. 80080a8: 20000580 .word 0x20000580
  9021. 080080ac <N_Counter_Latch_Create>:
  9022. A = N_val -(B * P);
  9023. // printf("FREQ:%f Mhz B : %d , A : %d N_VAL : %d \r\n",(float)(rf_Freq/1000000),B,A,N_val);
  9024. // printf("YJ 4113 : %x \r\n",N_Counter_Latch_Create(A,B,0));
  9025. return N_Counter_Latch_Create(A,B,0);
  9026. }
  9027. uint32_t N_Counter_Latch_Create(uint16_t _ACOUNTER,uint16_t _BCOUNTER,uint8_t _CPGAIN){
  9028. 80080ac: 2301 movs r3, #1
  9029. 80080ae: b570 push {r4, r5, r6, lr}
  9030. 80080b0: 2402 movs r4, #2
  9031. #ifdef DEBUG_PRINT
  9032. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9033. #endif /* DEBUG_PRINT */
  9034. for(i = 2; i < 8; i++){
  9035. if(_ACOUNTER & 0x01)
  9036. ret += shift_bit << i;
  9037. 80080b2: 461d mov r5, r3
  9038. if(_ACOUNTER & 0x01)
  9039. 80080b4: 07c6 lsls r6, r0, #31
  9040. ret += shift_bit << i;
  9041. 80080b6: bf48 it mi
  9042. 80080b8: fa05 f604 lslmi.w r6, r5, r4
  9043. 80080bc: f104 0401 add.w r4, r4, #1
  9044. 80080c0: bf48 it mi
  9045. 80080c2: 199b addmi r3, r3, r6
  9046. for(i = 2; i < 8; i++){
  9047. 80080c4: 2c08 cmp r4, #8
  9048. _ACOUNTER = _ACOUNTER >> 1;
  9049. 80080c6: ea4f 0050 mov.w r0, r0, lsr #1
  9050. for(i = 2; i < 8; i++){
  9051. 80080ca: d1f3 bne.n 80080b4 <N_Counter_Latch_Create+0x8>
  9052. #ifdef DEBUG_PRINT
  9053. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9054. #endif /* DEBUG_PRINT */
  9055. for(i = 8; i < 21; i++){
  9056. if(_BCOUNTER & 0x01)
  9057. ret += shift_bit << i;
  9058. 80080cc: 2001 movs r0, #1
  9059. if(_BCOUNTER & 0x01)
  9060. 80080ce: 07cd lsls r5, r1, #31
  9061. ret += shift_bit << i;
  9062. 80080d0: bf48 it mi
  9063. 80080d2: fa00 f504 lslmi.w r5, r0, r4
  9064. 80080d6: f104 0401 add.w r4, r4, #1
  9065. 80080da: bf48 it mi
  9066. 80080dc: 195b addmi r3, r3, r5
  9067. for(i = 8; i < 21; i++){
  9068. 80080de: 2c15 cmp r4, #21
  9069. _BCOUNTER = _BCOUNTER >> 1;
  9070. 80080e0: ea4f 0151 mov.w r1, r1, lsr #1
  9071. for(i = 8; i < 21; i++){
  9072. 80080e4: d1f3 bne.n 80080ce <N_Counter_Latch_Create+0x22>
  9073. }
  9074. #ifdef DEBUG_PRINT
  9075. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9076. #endif /* DEBUG_PRINT */
  9077. if(_CPGAIN & 0x01)
  9078. 80080e6: 07d2 lsls r2, r2, #31
  9079. ret += shift_bit << i++;
  9080. 80080e8: bf48 it mi
  9081. 80080ea: f503 1300 addmi.w r3, r3, #2097152 ; 0x200000
  9082. }
  9083. #ifdef DEBUG_PRINT
  9084. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9085. #endif /* DEBUG_PRINT */
  9086. return ret;
  9087. }
  9088. 80080ee: 4618 mov r0, r3
  9089. 80080f0: bd70 pop {r4, r5, r6, pc}
  9090. ...
  9091. 080080f4 <halSynSetFreq>:
  9092. N_val = (rf_Freq / ADF4113_CH_STEP);
  9093. 80080f4: f24c 3350 movw r3, #50000 ; 0xc350
  9094. 80080f8: fbb0 f3f3 udiv r3, r0, r3
  9095. if( N_val < ADF4113_PRE8_MIN_N) {
  9096. 80080fc: 2b37 cmp r3, #55 ; 0x37
  9097. 80080fe: d909 bls.n 8008114 <halSynSetFreq+0x20>
  9098. B = N_val / P;
  9099. 8008100: 4905 ldr r1, [pc, #20] ; (8008118 <halSynSetFreq+0x24>)
  9100. return N_Counter_Latch_Create(A,B,0);
  9101. 8008102: 2200 movs r2, #0
  9102. B = N_val / P;
  9103. 8008104: fbb0 f1f1 udiv r1, r0, r1
  9104. A = N_val -(B * P);
  9105. 8008108: eba3 1041 sub.w r0, r3, r1, lsl #5
  9106. return N_Counter_Latch_Create(A,B,0);
  9107. 800810c: b280 uxth r0, r0
  9108. 800810e: b289 uxth r1, r1
  9109. 8008110: f7ff bfcc b.w 80080ac <N_Counter_Latch_Create>
  9110. }
  9111. 8008114: 2004 movs r0, #4
  9112. 8008116: 4770 bx lr
  9113. 8008118: 00186a00 .word 0x00186a00
  9114. 0800811c <ADF4113_Module_Ctrl>:
  9115. void ADF4113_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2){
  9116. 800811c: b084 sub sp, #16
  9117. 800811e: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9118. 8008122: ac0c add r4, sp, #48 ; 0x30
  9119. 8008124: e884 000f stmia.w r4, {r0, r1, r2, r3}
  9120. R2 = R2 & 0xFFFFFF;
  9121. R1 = R1 & 0xFFFFFF;
  9122. 8008128: 9b13 ldr r3, [sp, #76] ; 0x4c
  9123. 800812a: f8bd 7034 ldrh.w r7, [sp, #52] ; 0x34
  9124. 800812e: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9125. 8008132: 9301 str r3, [sp, #4]
  9126. R0 = R0 & 0xFFFFFF;
  9127. 8008134: 9b12 ldr r3, [sp, #72] ; 0x48
  9128. 8008136: f8dd 8038 ldr.w r8, [sp, #56] ; 0x38
  9129. 800813a: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  9130. 800813e: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9131. 8008142: 9d10 ldr r5, [sp, #64] ; 0x40
  9132. 8008144: f8bd 6044 ldrh.w r6, [sp, #68] ; 0x44
  9133. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9134. 8008148: 2200 movs r2, #0
  9135. 800814a: 4639 mov r1, r7
  9136. R0 = R0 & 0xFFFFFF;
  9137. 800814c: 9300 str r3, [sp, #0]
  9138. 800814e: 4682 mov sl, r0
  9139. R2 = R2 & 0xFFFFFF;
  9140. 8008150: 9c14 ldr r4, [sp, #80] ; 0x50
  9141. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9142. 8008152: f7fd ff37 bl 8005fc4 <HAL_GPIO_WritePin>
  9143. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9144. 8008156: 2200 movs r2, #0
  9145. 8008158: 4649 mov r1, r9
  9146. 800815a: 4640 mov r0, r8
  9147. 800815c: f7fd ff32 bl 8005fc4 <HAL_GPIO_WritePin>
  9148. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9149. 8008160: 2200 movs r2, #0
  9150. 8008162: 4631 mov r1, r6
  9151. 8008164: 4628 mov r0, r5
  9152. 8008166: f7fd ff2d bl 8005fc4 <HAL_GPIO_WritePin>
  9153. 800816a: f04f 0b18 mov.w fp, #24
  9154. R2 = R2 & 0xFFFFFF;
  9155. 800816e: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9156. /* R2 Ctrl */
  9157. for(int i =0; i < 24; i++){
  9158. if(R2 & 0x800000){
  9159. 8008172: f414 0200 ands.w r2, r4, #8388608 ; 0x800000
  9160. #if 0 // PYJ.2019.08.11_BEGIN --
  9161. printf("1");
  9162. #endif // PYJ.2019.08.11_END --
  9163. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9164. 8008176: bf18 it ne
  9165. 8008178: 2201 movne r2, #1
  9166. }
  9167. else{
  9168. #if 0 // PYJ.2019.08.11_BEGIN --
  9169. printf("0");
  9170. #endif // PYJ.2019.08.11_END --
  9171. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9172. 800817a: 4649 mov r1, r9
  9173. 800817c: 4640 mov r0, r8
  9174. 800817e: f7fd ff21 bl 8005fc4 <HAL_GPIO_WritePin>
  9175. }
  9176. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9177. 8008182: 2201 movs r2, #1
  9178. 8008184: 4639 mov r1, r7
  9179. 8008186: 4650 mov r0, sl
  9180. 8008188: f7fd ff1c bl 8005fc4 <HAL_GPIO_WritePin>
  9181. Pol_Delay_us(10);
  9182. 800818c: 200a movs r0, #10
  9183. 800818e: f7ff fcad bl 8007aec <Pol_Delay_us>
  9184. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9185. 8008192: 2200 movs r2, #0
  9186. 8008194: 4639 mov r1, r7
  9187. 8008196: 4650 mov r0, sl
  9188. 8008198: f7fd ff14 bl 8005fc4 <HAL_GPIO_WritePin>
  9189. R2 = ((R2 << 1) & 0xFFFFFF);
  9190. 800819c: 0064 lsls r4, r4, #1
  9191. for(int i =0; i < 24; i++){
  9192. 800819e: f1bb 0b01 subs.w fp, fp, #1
  9193. R2 = ((R2 << 1) & 0xFFFFFF);
  9194. 80081a2: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9195. for(int i =0; i < 24; i++){
  9196. 80081a6: d1e4 bne.n 8008172 <ADF4113_Module_Ctrl+0x56>
  9197. }
  9198. #if 0 // PYJ.2019.08.11_BEGIN --
  9199. printf("\r\n");
  9200. #endif // PYJ.2019.08.11_END --
  9201. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9202. 80081a8: 2201 movs r2, #1
  9203. 80081aa: 4631 mov r1, r6
  9204. 80081ac: 4628 mov r0, r5
  9205. 80081ae: f7fd ff09 bl 8005fc4 <HAL_GPIO_WritePin>
  9206. Pol_Delay_us(10);
  9207. 80081b2: 200a movs r0, #10
  9208. 80081b4: f7ff fc9a bl 8007aec <Pol_Delay_us>
  9209. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9210. 80081b8: 465a mov r2, fp
  9211. 80081ba: 4631 mov r1, r6
  9212. 80081bc: 4628 mov r0, r5
  9213. 80081be: f7fd ff01 bl 8005fc4 <HAL_GPIO_WritePin>
  9214. 80081c2: 2418 movs r4, #24
  9215. /* R0 Ctrl */
  9216. for(int i =0; i < 24; i++){
  9217. if(R0 & 0x800000){
  9218. 80081c4: 9b00 ldr r3, [sp, #0]
  9219. #if 0 // PYJ.2019.08.11_BEGIN --
  9220. printf("1");
  9221. #endif // PYJ.2019.08.11_END --
  9222. }
  9223. else{
  9224. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9225. 80081c6: 4649 mov r1, r9
  9226. if(R0 & 0x800000){
  9227. 80081c8: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9228. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9229. 80081cc: bf18 it ne
  9230. 80081ce: 2201 movne r2, #1
  9231. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9232. 80081d0: 4640 mov r0, r8
  9233. 80081d2: f7fd fef7 bl 8005fc4 <HAL_GPIO_WritePin>
  9234. #if 0 // PYJ.2019.08.11_BEGIN --
  9235. printf("0");
  9236. #endif // PYJ.2019.08.11_END --
  9237. }
  9238. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9239. 80081d6: 2201 movs r2, #1
  9240. 80081d8: 4639 mov r1, r7
  9241. 80081da: 4650 mov r0, sl
  9242. 80081dc: f7fd fef2 bl 8005fc4 <HAL_GPIO_WritePin>
  9243. Pol_Delay_us(10);
  9244. 80081e0: 200a movs r0, #10
  9245. 80081e2: f7ff fc83 bl 8007aec <Pol_Delay_us>
  9246. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9247. 80081e6: 2200 movs r2, #0
  9248. 80081e8: 4639 mov r1, r7
  9249. 80081ea: 4650 mov r0, sl
  9250. 80081ec: f7fd feea bl 8005fc4 <HAL_GPIO_WritePin>
  9251. R0 = ((R0 << 1) & 0xFFFFFF);
  9252. 80081f0: 9b00 ldr r3, [sp, #0]
  9253. for(int i =0; i < 24; i++){
  9254. 80081f2: 3c01 subs r4, #1
  9255. R0 = ((R0 << 1) & 0xFFFFFF);
  9256. 80081f4: ea4f 0343 mov.w r3, r3, lsl #1
  9257. 80081f8: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9258. 80081fc: 9300 str r3, [sp, #0]
  9259. for(int i =0; i < 24; i++){
  9260. 80081fe: d1e1 bne.n 80081c4 <ADF4113_Module_Ctrl+0xa8>
  9261. }
  9262. #if 0 // PYJ.2019.08.11_BEGIN --
  9263. printf("\r\n");
  9264. #endif // PYJ.2019.08.11_END --
  9265. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9266. 8008200: 2201 movs r2, #1
  9267. 8008202: 4631 mov r1, r6
  9268. 8008204: 4628 mov r0, r5
  9269. 8008206: f7fd fedd bl 8005fc4 <HAL_GPIO_WritePin>
  9270. Pol_Delay_us(10);
  9271. 800820a: 200a movs r0, #10
  9272. 800820c: f7ff fc6e bl 8007aec <Pol_Delay_us>
  9273. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9274. 8008210: 4622 mov r2, r4
  9275. 8008212: 4631 mov r1, r6
  9276. 8008214: 4628 mov r0, r5
  9277. 8008216: f7fd fed5 bl 8005fc4 <HAL_GPIO_WritePin>
  9278. 800821a: 2418 movs r4, #24
  9279. /* R1 Ctrl */
  9280. for(int i =0; i < 24; i++){
  9281. if(R1 & 0x800000){
  9282. 800821c: 9b01 ldr r3, [sp, #4]
  9283. }
  9284. else{
  9285. #if 0 // PYJ.2019.08.11_BEGIN --
  9286. printf("0");
  9287. #endif // PYJ.2019.08.11_END --
  9288. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9289. 800821e: 4649 mov r1, r9
  9290. if(R1 & 0x800000){
  9291. 8008220: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9292. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9293. 8008224: bf18 it ne
  9294. 8008226: 2201 movne r2, #1
  9295. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9296. 8008228: 4640 mov r0, r8
  9297. 800822a: f7fd fecb bl 8005fc4 <HAL_GPIO_WritePin>
  9298. }
  9299. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9300. 800822e: 2201 movs r2, #1
  9301. 8008230: 4639 mov r1, r7
  9302. 8008232: 4650 mov r0, sl
  9303. 8008234: f7fd fec6 bl 8005fc4 <HAL_GPIO_WritePin>
  9304. Pol_Delay_us(10);
  9305. 8008238: 200a movs r0, #10
  9306. 800823a: f7ff fc57 bl 8007aec <Pol_Delay_us>
  9307. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9308. 800823e: 2200 movs r2, #0
  9309. 8008240: 4639 mov r1, r7
  9310. 8008242: 4650 mov r0, sl
  9311. 8008244: f7fd febe bl 8005fc4 <HAL_GPIO_WritePin>
  9312. R1 = ((R1 << 1) & 0xFFFFFF);
  9313. 8008248: 9b01 ldr r3, [sp, #4]
  9314. for(int i =0; i < 24; i++){
  9315. 800824a: 3c01 subs r4, #1
  9316. R1 = ((R1 << 1) & 0xFFFFFF);
  9317. 800824c: ea4f 0343 mov.w r3, r3, lsl #1
  9318. 8008250: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9319. 8008254: 9301 str r3, [sp, #4]
  9320. for(int i =0; i < 24; i++){
  9321. 8008256: d1e1 bne.n 800821c <ADF4113_Module_Ctrl+0x100>
  9322. }
  9323. #if 0 // PYJ.2019.08.11_BEGIN --
  9324. printf("\r\n");
  9325. #endif // PYJ.2019.08.11_END --
  9326. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9327. 8008258: 4631 mov r1, r6
  9328. 800825a: 2201 movs r2, #1
  9329. 800825c: 4628 mov r0, r5
  9330. 800825e: f7fd feb1 bl 8005fc4 <HAL_GPIO_WritePin>
  9331. Pol_Delay_us(10);
  9332. 8008262: 200a movs r0, #10
  9333. 8008264: f7ff fc42 bl 8007aec <Pol_Delay_us>
  9334. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9335. 8008268: 4622 mov r2, r4
  9336. 800826a: 4631 mov r1, r6
  9337. 800826c: 4628 mov r0, r5
  9338. }
  9339. 800826e: b003 add sp, #12
  9340. 8008270: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9341. 8008274: b004 add sp, #16
  9342. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9343. 8008276: f7fd bea5 b.w 8005fc4 <HAL_GPIO_WritePin>
  9344. ...
  9345. 0800827c <HAL_MspInit>:
  9346. {
  9347. /* USER CODE BEGIN MspInit 0 */
  9348. /* USER CODE END MspInit 0 */
  9349. __HAL_RCC_AFIO_CLK_ENABLE();
  9350. 800827c: 4b0e ldr r3, [pc, #56] ; (80082b8 <HAL_MspInit+0x3c>)
  9351. {
  9352. 800827e: b082 sub sp, #8
  9353. __HAL_RCC_AFIO_CLK_ENABLE();
  9354. 8008280: 699a ldr r2, [r3, #24]
  9355. 8008282: f042 0201 orr.w r2, r2, #1
  9356. 8008286: 619a str r2, [r3, #24]
  9357. 8008288: 699a ldr r2, [r3, #24]
  9358. 800828a: f002 0201 and.w r2, r2, #1
  9359. 800828e: 9200 str r2, [sp, #0]
  9360. 8008290: 9a00 ldr r2, [sp, #0]
  9361. __HAL_RCC_PWR_CLK_ENABLE();
  9362. 8008292: 69da ldr r2, [r3, #28]
  9363. 8008294: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  9364. 8008298: 61da str r2, [r3, #28]
  9365. 800829a: 69db ldr r3, [r3, #28]
  9366. /* System interrupt init*/
  9367. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  9368. */
  9369. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9370. 800829c: 4a07 ldr r2, [pc, #28] ; (80082bc <HAL_MspInit+0x40>)
  9371. __HAL_RCC_PWR_CLK_ENABLE();
  9372. 800829e: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  9373. 80082a2: 9301 str r3, [sp, #4]
  9374. 80082a4: 9b01 ldr r3, [sp, #4]
  9375. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9376. 80082a6: 6853 ldr r3, [r2, #4]
  9377. 80082a8: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  9378. 80082ac: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  9379. 80082b0: 6053 str r3, [r2, #4]
  9380. /* USER CODE BEGIN MspInit 1 */
  9381. /* USER CODE END MspInit 1 */
  9382. }
  9383. 80082b2: b002 add sp, #8
  9384. 80082b4: 4770 bx lr
  9385. 80082b6: bf00 nop
  9386. 80082b8: 40021000 .word 0x40021000
  9387. 80082bc: 40010000 .word 0x40010000
  9388. 080082c0 <HAL_ADC_MspInit>:
  9389. * @param hadc: ADC handle pointer
  9390. * @retval None
  9391. */
  9392. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  9393. {
  9394. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9395. 80082c0: 2210 movs r2, #16
  9396. {
  9397. 80082c2: b530 push {r4, r5, lr}
  9398. 80082c4: 4605 mov r5, r0
  9399. 80082c6: b089 sub sp, #36 ; 0x24
  9400. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9401. 80082c8: eb0d 0002 add.w r0, sp, r2
  9402. 80082cc: 2100 movs r1, #0
  9403. 80082ce: f000 ff5a bl 8009186 <memset>
  9404. if(hadc->Instance==ADC1)
  9405. 80082d2: 682a ldr r2, [r5, #0]
  9406. 80082d4: 4b2c ldr r3, [pc, #176] ; (8008388 <HAL_ADC_MspInit+0xc8>)
  9407. 80082d6: 429a cmp r2, r3
  9408. 80082d8: d153 bne.n 8008382 <HAL_ADC_MspInit+0xc2>
  9409. {
  9410. /* USER CODE BEGIN ADC1_MspInit 0 */
  9411. /* USER CODE END ADC1_MspInit 0 */
  9412. /* Peripheral clock enable */
  9413. __HAL_RCC_ADC1_CLK_ENABLE();
  9414. 80082da: f503 436c add.w r3, r3, #60416 ; 0xec00
  9415. 80082de: 699a ldr r2, [r3, #24]
  9416. PA7 ------> ADC1_IN7
  9417. PB0 ------> ADC1_IN8
  9418. PB1 ------> ADC1_IN9
  9419. */
  9420. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9421. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9422. 80082e0: 2403 movs r4, #3
  9423. __HAL_RCC_ADC1_CLK_ENABLE();
  9424. 80082e2: f442 7200 orr.w r2, r2, #512 ; 0x200
  9425. 80082e6: 619a str r2, [r3, #24]
  9426. 80082e8: 699a ldr r2, [r3, #24]
  9427. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9428. 80082ea: a904 add r1, sp, #16
  9429. __HAL_RCC_ADC1_CLK_ENABLE();
  9430. 80082ec: f402 7200 and.w r2, r2, #512 ; 0x200
  9431. 80082f0: 9200 str r2, [sp, #0]
  9432. 80082f2: 9a00 ldr r2, [sp, #0]
  9433. __HAL_RCC_GPIOC_CLK_ENABLE();
  9434. 80082f4: 699a ldr r2, [r3, #24]
  9435. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9436. 80082f6: 4825 ldr r0, [pc, #148] ; (800838c <HAL_ADC_MspInit+0xcc>)
  9437. __HAL_RCC_GPIOC_CLK_ENABLE();
  9438. 80082f8: f042 0210 orr.w r2, r2, #16
  9439. 80082fc: 619a str r2, [r3, #24]
  9440. 80082fe: 699a ldr r2, [r3, #24]
  9441. 8008300: f002 0210 and.w r2, r2, #16
  9442. 8008304: 9201 str r2, [sp, #4]
  9443. 8008306: 9a01 ldr r2, [sp, #4]
  9444. __HAL_RCC_GPIOA_CLK_ENABLE();
  9445. 8008308: 699a ldr r2, [r3, #24]
  9446. 800830a: f042 0204 orr.w r2, r2, #4
  9447. 800830e: 619a str r2, [r3, #24]
  9448. 8008310: 699a ldr r2, [r3, #24]
  9449. 8008312: f002 0204 and.w r2, r2, #4
  9450. 8008316: 9202 str r2, [sp, #8]
  9451. 8008318: 9a02 ldr r2, [sp, #8]
  9452. __HAL_RCC_GPIOB_CLK_ENABLE();
  9453. 800831a: 699a ldr r2, [r3, #24]
  9454. 800831c: f042 0208 orr.w r2, r2, #8
  9455. 8008320: 619a str r2, [r3, #24]
  9456. 8008322: 699b ldr r3, [r3, #24]
  9457. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9458. 8008324: 9405 str r4, [sp, #20]
  9459. __HAL_RCC_GPIOB_CLK_ENABLE();
  9460. 8008326: f003 0308 and.w r3, r3, #8
  9461. 800832a: 9303 str r3, [sp, #12]
  9462. 800832c: 9b03 ldr r3, [sp, #12]
  9463. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9464. 800832e: 230f movs r3, #15
  9465. 8008330: 9304 str r3, [sp, #16]
  9466. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9467. 8008332: f7fd fd55 bl 8005de0 <HAL_GPIO_Init>
  9468. GPIO_InitStruct.Pin = GPIO_PIN_0|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  9469. 8008336: 23ff movs r3, #255 ; 0xff
  9470. |DET_2_1G_DL_IN_Pin|DET_2_1G_DL_OUT_Pin|DET_2_1G_UL_IN_Pin|DET_2_1G_UL_OUT_Pin;
  9471. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9472. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9473. 8008338: a904 add r1, sp, #16
  9474. 800833a: 4815 ldr r0, [pc, #84] ; (8008390 <HAL_ADC_MspInit+0xd0>)
  9475. GPIO_InitStruct.Pin = GPIO_PIN_0|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  9476. 800833c: 9304 str r3, [sp, #16]
  9477. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9478. 800833e: 9405 str r4, [sp, #20]
  9479. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9480. 8008340: f7fd fd4e bl 8005de0 <HAL_GPIO_Init>
  9481. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  9482. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9483. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9484. 8008344: 4813 ldr r0, [pc, #76] ; (8008394 <HAL_ADC_MspInit+0xd4>)
  9485. 8008346: a904 add r1, sp, #16
  9486. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  9487. 8008348: 9404 str r4, [sp, #16]
  9488. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9489. 800834a: 9405 str r4, [sp, #20]
  9490. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9491. 800834c: f7fd fd48 bl 8005de0 <HAL_GPIO_Init>
  9492. /* ADC1 DMA Init */
  9493. /* ADC1 Init */
  9494. hdma_adc1.Instance = DMA1_Channel1;
  9495. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9496. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  9497. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  9498. 8008350: 2280 movs r2, #128 ; 0x80
  9499. hdma_adc1.Instance = DMA1_Channel1;
  9500. 8008352: 4c11 ldr r4, [pc, #68] ; (8008398 <HAL_ADC_MspInit+0xd8>)
  9501. 8008354: 4b11 ldr r3, [pc, #68] ; (800839c <HAL_ADC_MspInit+0xdc>)
  9502. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  9503. 8008356: 60e2 str r2, [r4, #12]
  9504. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  9505. 8008358: f44f 7200 mov.w r2, #512 ; 0x200
  9506. 800835c: 6122 str r2, [r4, #16]
  9507. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  9508. 800835e: f44f 6200 mov.w r2, #2048 ; 0x800
  9509. hdma_adc1.Instance = DMA1_Channel1;
  9510. 8008362: 6023 str r3, [r4, #0]
  9511. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  9512. 8008364: 6162 str r2, [r4, #20]
  9513. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9514. 8008366: 2300 movs r3, #0
  9515. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  9516. 8008368: 2220 movs r2, #32
  9517. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  9518. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  9519. 800836a: 4620 mov r0, r4
  9520. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9521. 800836c: 6063 str r3, [r4, #4]
  9522. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  9523. 800836e: 60a3 str r3, [r4, #8]
  9524. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  9525. 8008370: 61a2 str r2, [r4, #24]
  9526. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  9527. 8008372: 61e3 str r3, [r4, #28]
  9528. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  9529. 8008374: f7fd fa46 bl 8005804 <HAL_DMA_Init>
  9530. 8008378: b108 cbz r0, 800837e <HAL_ADC_MspInit+0xbe>
  9531. {
  9532. Error_Handler();
  9533. 800837a: f7ff fe71 bl 8008060 <Error_Handler>
  9534. }
  9535. __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1);
  9536. 800837e: 622c str r4, [r5, #32]
  9537. 8008380: 6265 str r5, [r4, #36] ; 0x24
  9538. /* USER CODE BEGIN ADC1_MspInit 1 */
  9539. /* USER CODE END ADC1_MspInit 1 */
  9540. }
  9541. }
  9542. 8008382: b009 add sp, #36 ; 0x24
  9543. 8008384: bd30 pop {r4, r5, pc}
  9544. 8008386: bf00 nop
  9545. 8008388: 40012400 .word 0x40012400
  9546. 800838c: 40011000 .word 0x40011000
  9547. 8008390: 40010800 .word 0x40010800
  9548. 8008394: 40010c00 .word 0x40010c00
  9549. 8008398: 20000740 .word 0x20000740
  9550. 800839c: 40020008 .word 0x40020008
  9551. 080083a0 <HAL_TIM_Base_MspInit>:
  9552. * @param htim_base: TIM_Base handle pointer
  9553. * @retval None
  9554. */
  9555. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  9556. {
  9557. if(htim_base->Instance==TIM6)
  9558. 80083a0: 6802 ldr r2, [r0, #0]
  9559. 80083a2: 4b08 ldr r3, [pc, #32] ; (80083c4 <HAL_TIM_Base_MspInit+0x24>)
  9560. {
  9561. 80083a4: b082 sub sp, #8
  9562. if(htim_base->Instance==TIM6)
  9563. 80083a6: 429a cmp r2, r3
  9564. 80083a8: d10a bne.n 80083c0 <HAL_TIM_Base_MspInit+0x20>
  9565. {
  9566. /* USER CODE BEGIN TIM6_MspInit 0 */
  9567. /* USER CODE END TIM6_MspInit 0 */
  9568. /* Peripheral clock enable */
  9569. __HAL_RCC_TIM6_CLK_ENABLE();
  9570. 80083aa: f503 3300 add.w r3, r3, #131072 ; 0x20000
  9571. 80083ae: 69da ldr r2, [r3, #28]
  9572. 80083b0: f042 0210 orr.w r2, r2, #16
  9573. 80083b4: 61da str r2, [r3, #28]
  9574. 80083b6: 69db ldr r3, [r3, #28]
  9575. 80083b8: f003 0310 and.w r3, r3, #16
  9576. 80083bc: 9301 str r3, [sp, #4]
  9577. 80083be: 9b01 ldr r3, [sp, #4]
  9578. /* USER CODE BEGIN TIM6_MspInit 1 */
  9579. /* USER CODE END TIM6_MspInit 1 */
  9580. }
  9581. }
  9582. 80083c0: b002 add sp, #8
  9583. 80083c2: 4770 bx lr
  9584. 80083c4: 40001000 .word 0x40001000
  9585. 080083c8 <HAL_UART_MspInit>:
  9586. * This function configures the hardware resources used in this example
  9587. * @param huart: UART handle pointer
  9588. * @retval None
  9589. */
  9590. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  9591. {
  9592. 80083c8: b570 push {r4, r5, r6, lr}
  9593. 80083ca: 4606 mov r6, r0
  9594. 80083cc: b086 sub sp, #24
  9595. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9596. 80083ce: 2210 movs r2, #16
  9597. 80083d0: 2100 movs r1, #0
  9598. 80083d2: a802 add r0, sp, #8
  9599. 80083d4: f000 fed7 bl 8009186 <memset>
  9600. if(huart->Instance==USART1)
  9601. 80083d8: 6832 ldr r2, [r6, #0]
  9602. 80083da: 4b2b ldr r3, [pc, #172] ; (8008488 <HAL_UART_MspInit+0xc0>)
  9603. 80083dc: 429a cmp r2, r3
  9604. 80083de: d151 bne.n 8008484 <HAL_UART_MspInit+0xbc>
  9605. {
  9606. /* USER CODE BEGIN USART1_MspInit 0 */
  9607. /* USER CODE END USART1_MspInit 0 */
  9608. /* Peripheral clock enable */
  9609. __HAL_RCC_USART1_CLK_ENABLE();
  9610. 80083e0: f503 4358 add.w r3, r3, #55296 ; 0xd800
  9611. 80083e4: 699a ldr r2, [r3, #24]
  9612. PA10 ------> USART1_RX
  9613. */
  9614. GPIO_InitStruct.Pin = GPIO_PIN_9;
  9615. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9616. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9617. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9618. 80083e6: a902 add r1, sp, #8
  9619. __HAL_RCC_USART1_CLK_ENABLE();
  9620. 80083e8: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  9621. 80083ec: 619a str r2, [r3, #24]
  9622. 80083ee: 699a ldr r2, [r3, #24]
  9623. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9624. 80083f0: 4826 ldr r0, [pc, #152] ; (800848c <HAL_UART_MspInit+0xc4>)
  9625. __HAL_RCC_USART1_CLK_ENABLE();
  9626. 80083f2: f402 4280 and.w r2, r2, #16384 ; 0x4000
  9627. 80083f6: 9200 str r2, [sp, #0]
  9628. 80083f8: 9a00 ldr r2, [sp, #0]
  9629. __HAL_RCC_GPIOA_CLK_ENABLE();
  9630. 80083fa: 699a ldr r2, [r3, #24]
  9631. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9632. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9633. 80083fc: 2500 movs r5, #0
  9634. __HAL_RCC_GPIOA_CLK_ENABLE();
  9635. 80083fe: f042 0204 orr.w r2, r2, #4
  9636. 8008402: 619a str r2, [r3, #24]
  9637. 8008404: 699b ldr r3, [r3, #24]
  9638. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9639. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9640. /* USART1 DMA Init */
  9641. /* USART1_RX Init */
  9642. hdma_usart1_rx.Instance = DMA1_Channel5;
  9643. 8008406: 4c22 ldr r4, [pc, #136] ; (8008490 <HAL_UART_MspInit+0xc8>)
  9644. __HAL_RCC_GPIOA_CLK_ENABLE();
  9645. 8008408: f003 0304 and.w r3, r3, #4
  9646. 800840c: 9301 str r3, [sp, #4]
  9647. 800840e: 9b01 ldr r3, [sp, #4]
  9648. GPIO_InitStruct.Pin = GPIO_PIN_9;
  9649. 8008410: f44f 7300 mov.w r3, #512 ; 0x200
  9650. 8008414: 9302 str r3, [sp, #8]
  9651. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9652. 8008416: 2302 movs r3, #2
  9653. 8008418: 9303 str r3, [sp, #12]
  9654. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9655. 800841a: 2303 movs r3, #3
  9656. 800841c: 9305 str r3, [sp, #20]
  9657. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9658. 800841e: f7fd fcdf bl 8005de0 <HAL_GPIO_Init>
  9659. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9660. 8008422: f44f 6380 mov.w r3, #1024 ; 0x400
  9661. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9662. 8008426: 4819 ldr r0, [pc, #100] ; (800848c <HAL_UART_MspInit+0xc4>)
  9663. 8008428: a902 add r1, sp, #8
  9664. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9665. 800842a: 9302 str r3, [sp, #8]
  9666. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9667. 800842c: 9503 str r5, [sp, #12]
  9668. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9669. 800842e: 9504 str r5, [sp, #16]
  9670. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9671. 8008430: f7fd fcd6 bl 8005de0 <HAL_GPIO_Init>
  9672. hdma_usart1_rx.Instance = DMA1_Channel5;
  9673. 8008434: 4b17 ldr r3, [pc, #92] ; (8008494 <HAL_UART_MspInit+0xcc>)
  9674. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  9675. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9676. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9677. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  9678. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  9679. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  9680. 8008436: 4620 mov r0, r4
  9681. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9682. 8008438: e884 0028 stmia.w r4, {r3, r5}
  9683. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  9684. 800843c: 2380 movs r3, #128 ; 0x80
  9685. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  9686. 800843e: 60a5 str r5, [r4, #8]
  9687. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  9688. 8008440: 60e3 str r3, [r4, #12]
  9689. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9690. 8008442: 6125 str r5, [r4, #16]
  9691. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9692. 8008444: 6165 str r5, [r4, #20]
  9693. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  9694. 8008446: 61a5 str r5, [r4, #24]
  9695. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  9696. 8008448: 61e5 str r5, [r4, #28]
  9697. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  9698. 800844a: f7fd f9db bl 8005804 <HAL_DMA_Init>
  9699. 800844e: b108 cbz r0, 8008454 <HAL_UART_MspInit+0x8c>
  9700. {
  9701. Error_Handler();
  9702. 8008450: f7ff fe06 bl 8008060 <Error_Handler>
  9703. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  9704. /* USART1_TX Init */
  9705. hdma_usart1_tx.Instance = DMA1_Channel4;
  9706. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  9707. 8008454: f04f 0c10 mov.w ip, #16
  9708. 8008458: 4b0f ldr r3, [pc, #60] ; (8008498 <HAL_UART_MspInit+0xd0>)
  9709. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  9710. 800845a: 6374 str r4, [r6, #52] ; 0x34
  9711. 800845c: 6266 str r6, [r4, #36] ; 0x24
  9712. hdma_usart1_tx.Instance = DMA1_Channel4;
  9713. 800845e: 4c0f ldr r4, [pc, #60] ; (800849c <HAL_UART_MspInit+0xd4>)
  9714. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  9715. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  9716. 8008460: 2280 movs r2, #128 ; 0x80
  9717. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  9718. 8008462: e884 1008 stmia.w r4, {r3, ip}
  9719. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  9720. 8008466: 2300 movs r3, #0
  9721. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9722. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9723. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  9724. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  9725. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  9726. 8008468: 4620 mov r0, r4
  9727. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  9728. 800846a: 60a3 str r3, [r4, #8]
  9729. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  9730. 800846c: 60e2 str r2, [r4, #12]
  9731. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9732. 800846e: 6123 str r3, [r4, #16]
  9733. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9734. 8008470: 6163 str r3, [r4, #20]
  9735. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  9736. 8008472: 61a3 str r3, [r4, #24]
  9737. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  9738. 8008474: 61e3 str r3, [r4, #28]
  9739. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  9740. 8008476: f7fd f9c5 bl 8005804 <HAL_DMA_Init>
  9741. 800847a: b108 cbz r0, 8008480 <HAL_UART_MspInit+0xb8>
  9742. {
  9743. Error_Handler();
  9744. 800847c: f7ff fdf0 bl 8008060 <Error_Handler>
  9745. }
  9746. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  9747. 8008480: 6334 str r4, [r6, #48] ; 0x30
  9748. 8008482: 6266 str r6, [r4, #36] ; 0x24
  9749. /* USER CODE BEGIN USART1_MspInit 1 */
  9750. /* USER CODE END USART1_MspInit 1 */
  9751. }
  9752. }
  9753. 8008484: b006 add sp, #24
  9754. 8008486: bd70 pop {r4, r5, r6, pc}
  9755. 8008488: 40013800 .word 0x40013800
  9756. 800848c: 40010800 .word 0x40010800
  9757. 8008490: 200006bc .word 0x200006bc
  9758. 8008494: 40020058 .word 0x40020058
  9759. 8008498: 40020044 .word 0x40020044
  9760. 800849c: 20000648 .word 0x20000648
  9761. 080084a0 <NMI_Handler>:
  9762. 80084a0: 4770 bx lr
  9763. 080084a2 <HardFault_Handler>:
  9764. /**
  9765. * @brief This function handles Hard fault interrupt.
  9766. */
  9767. void HardFault_Handler(void)
  9768. {
  9769. 80084a2: e7fe b.n 80084a2 <HardFault_Handler>
  9770. 080084a4 <MemManage_Handler>:
  9771. /**
  9772. * @brief This function handles Memory management fault.
  9773. */
  9774. void MemManage_Handler(void)
  9775. {
  9776. 80084a4: e7fe b.n 80084a4 <MemManage_Handler>
  9777. 080084a6 <BusFault_Handler>:
  9778. /**
  9779. * @brief This function handles Prefetch fault, memory access fault.
  9780. */
  9781. void BusFault_Handler(void)
  9782. {
  9783. 80084a6: e7fe b.n 80084a6 <BusFault_Handler>
  9784. 080084a8 <UsageFault_Handler>:
  9785. /**
  9786. * @brief This function handles Undefined instruction or illegal state.
  9787. */
  9788. void UsageFault_Handler(void)
  9789. {
  9790. 80084a8: e7fe b.n 80084a8 <UsageFault_Handler>
  9791. 080084aa <SVC_Handler>:
  9792. 80084aa: 4770 bx lr
  9793. 080084ac <DebugMon_Handler>:
  9794. 80084ac: 4770 bx lr
  9795. 080084ae <PendSV_Handler>:
  9796. /**
  9797. * @brief This function handles Pendable request for system service.
  9798. */
  9799. void PendSV_Handler(void)
  9800. {
  9801. 80084ae: 4770 bx lr
  9802. 080084b0 <SysTick_Handler>:
  9803. void SysTick_Handler(void)
  9804. {
  9805. /* USER CODE BEGIN SysTick_IRQn 0 */
  9806. /* USER CODE END SysTick_IRQn 0 */
  9807. HAL_IncTick();
  9808. 80084b0: f7fc be82 b.w 80051b8 <HAL_IncTick>
  9809. 080084b4 <DMA1_Channel1_IRQHandler>:
  9810. void DMA1_Channel1_IRQHandler(void)
  9811. {
  9812. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  9813. /* USER CODE END DMA1_Channel1_IRQn 0 */
  9814. HAL_DMA_IRQHandler(&hdma_adc1);
  9815. 80084b4: 4801 ldr r0, [pc, #4] ; (80084bc <DMA1_Channel1_IRQHandler+0x8>)
  9816. 80084b6: f7fd ba91 b.w 80059dc <HAL_DMA_IRQHandler>
  9817. 80084ba: bf00 nop
  9818. 80084bc: 20000740 .word 0x20000740
  9819. 080084c0 <DMA1_Channel4_IRQHandler>:
  9820. void DMA1_Channel4_IRQHandler(void)
  9821. {
  9822. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  9823. /* USER CODE END DMA1_Channel4_IRQn 0 */
  9824. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  9825. 80084c0: 4801 ldr r0, [pc, #4] ; (80084c8 <DMA1_Channel4_IRQHandler+0x8>)
  9826. 80084c2: f7fd ba8b b.w 80059dc <HAL_DMA_IRQHandler>
  9827. 80084c6: bf00 nop
  9828. 80084c8: 20000648 .word 0x20000648
  9829. 080084cc <DMA1_Channel5_IRQHandler>:
  9830. void DMA1_Channel5_IRQHandler(void)
  9831. {
  9832. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  9833. /* USER CODE END DMA1_Channel5_IRQn 0 */
  9834. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  9835. 80084cc: 4801 ldr r0, [pc, #4] ; (80084d4 <DMA1_Channel5_IRQHandler+0x8>)
  9836. 80084ce: f7fd ba85 b.w 80059dc <HAL_DMA_IRQHandler>
  9837. 80084d2: bf00 nop
  9838. 80084d4: 200006bc .word 0x200006bc
  9839. 080084d8 <USART1_IRQHandler>:
  9840. void USART1_IRQHandler(void)
  9841. {
  9842. /* USER CODE BEGIN USART1_IRQn 0 */
  9843. /* USER CODE END USART1_IRQn 0 */
  9844. HAL_UART_IRQHandler(&huart1);
  9845. 80084d8: 4801 ldr r0, [pc, #4] ; (80084e0 <USART1_IRQHandler+0x8>)
  9846. 80084da: f7fe bcc7 b.w 8006e6c <HAL_UART_IRQHandler>
  9847. 80084de: bf00 nop
  9848. 80084e0: 20000700 .word 0x20000700
  9849. 080084e4 <TIM6_IRQHandler>:
  9850. void TIM6_IRQHandler(void)
  9851. {
  9852. /* USER CODE BEGIN TIM6_IRQn 0 */
  9853. /* USER CODE END TIM6_IRQn 0 */
  9854. HAL_TIM_IRQHandler(&htim6);
  9855. 80084e4: 4801 ldr r0, [pc, #4] ; (80084ec <TIM6_IRQHandler+0x8>)
  9856. 80084e6: f7fe b90f b.w 8006708 <HAL_TIM_IRQHandler>
  9857. 80084ea: bf00 nop
  9858. 80084ec: 20000784 .word 0x20000784
  9859. 080084f0 <_read>:
  9860. _kill(status, -1);
  9861. while (1) {} /* Make sure we hang here */
  9862. }
  9863. __attribute__((weak)) int _read(int file, char *ptr, int len)
  9864. {
  9865. 80084f0: b570 push {r4, r5, r6, lr}
  9866. 80084f2: 460e mov r6, r1
  9867. 80084f4: 4615 mov r5, r2
  9868. int DataIdx;
  9869. for (DataIdx = 0; DataIdx < len; DataIdx++)
  9870. 80084f6: 460c mov r4, r1
  9871. 80084f8: 1ba3 subs r3, r4, r6
  9872. 80084fa: 429d cmp r5, r3
  9873. 80084fc: dc01 bgt.n 8008502 <_read+0x12>
  9874. {
  9875. *ptr++ = __io_getchar();
  9876. }
  9877. return len;
  9878. }
  9879. 80084fe: 4628 mov r0, r5
  9880. 8008500: bd70 pop {r4, r5, r6, pc}
  9881. *ptr++ = __io_getchar();
  9882. 8008502: f3af 8000 nop.w
  9883. 8008506: f804 0b01 strb.w r0, [r4], #1
  9884. 800850a: e7f5 b.n 80084f8 <_read+0x8>
  9885. 0800850c <_sbrk>:
  9886. }
  9887. return len;
  9888. }
  9889. caddr_t _sbrk(int incr)
  9890. {
  9891. 800850c: b508 push {r3, lr}
  9892. extern char end asm("end");
  9893. static char *heap_end;
  9894. char *prev_heap_end;
  9895. if (heap_end == 0)
  9896. 800850e: 4b0a ldr r3, [pc, #40] ; (8008538 <_sbrk+0x2c>)
  9897. {
  9898. 8008510: 4602 mov r2, r0
  9899. if (heap_end == 0)
  9900. 8008512: 6819 ldr r1, [r3, #0]
  9901. 8008514: b909 cbnz r1, 800851a <_sbrk+0xe>
  9902. heap_end = &end;
  9903. 8008516: 4909 ldr r1, [pc, #36] ; (800853c <_sbrk+0x30>)
  9904. 8008518: 6019 str r1, [r3, #0]
  9905. prev_heap_end = heap_end;
  9906. if (heap_end + incr > stack_ptr)
  9907. 800851a: 4669 mov r1, sp
  9908. prev_heap_end = heap_end;
  9909. 800851c: 6818 ldr r0, [r3, #0]
  9910. if (heap_end + incr > stack_ptr)
  9911. 800851e: 4402 add r2, r0
  9912. 8008520: 428a cmp r2, r1
  9913. 8008522: d906 bls.n 8008532 <_sbrk+0x26>
  9914. {
  9915. // write(1, "Heap and stack collision\n", 25);
  9916. // abort();
  9917. errno = ENOMEM;
  9918. 8008524: f000 fdfa bl 800911c <__errno>
  9919. 8008528: 230c movs r3, #12
  9920. 800852a: 6003 str r3, [r0, #0]
  9921. return (caddr_t) -1;
  9922. 800852c: f04f 30ff mov.w r0, #4294967295
  9923. 8008530: bd08 pop {r3, pc}
  9924. }
  9925. heap_end += incr;
  9926. 8008532: 601a str r2, [r3, #0]
  9927. return (caddr_t) prev_heap_end;
  9928. }
  9929. 8008534: bd08 pop {r3, pc}
  9930. 8008536: bf00 nop
  9931. 8008538: 20000460 .word 0x20000460
  9932. 800853c: 200017e4 .word 0x200017e4
  9933. 08008540 <_close>:
  9934. int _close(int file)
  9935. {
  9936. return -1;
  9937. }
  9938. 8008540: f04f 30ff mov.w r0, #4294967295
  9939. 8008544: 4770 bx lr
  9940. 08008546 <_fstat>:
  9941. int _fstat(int file, struct stat *st)
  9942. {
  9943. st->st_mode = S_IFCHR;
  9944. 8008546: f44f 5300 mov.w r3, #8192 ; 0x2000
  9945. return 0;
  9946. }
  9947. 800854a: 2000 movs r0, #0
  9948. st->st_mode = S_IFCHR;
  9949. 800854c: 604b str r3, [r1, #4]
  9950. }
  9951. 800854e: 4770 bx lr
  9952. 08008550 <_isatty>:
  9953. int _isatty(int file)
  9954. {
  9955. return 1;
  9956. }
  9957. 8008550: 2001 movs r0, #1
  9958. 8008552: 4770 bx lr
  9959. 08008554 <_lseek>:
  9960. int _lseek(int file, int ptr, int dir)
  9961. {
  9962. return 0;
  9963. }
  9964. 8008554: 2000 movs r0, #0
  9965. 8008556: 4770 bx lr
  9966. 08008558 <SystemInit>:
  9967. */
  9968. void SystemInit (void)
  9969. {
  9970. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  9971. /* Set HSION bit */
  9972. RCC->CR |= 0x00000001U;
  9973. 8008558: 4b0e ldr r3, [pc, #56] ; (8008594 <SystemInit+0x3c>)
  9974. 800855a: 681a ldr r2, [r3, #0]
  9975. 800855c: f042 0201 orr.w r2, r2, #1
  9976. 8008560: 601a str r2, [r3, #0]
  9977. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  9978. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  9979. RCC->CFGR &= 0xF8FF0000U;
  9980. 8008562: 6859 ldr r1, [r3, #4]
  9981. 8008564: 4a0c ldr r2, [pc, #48] ; (8008598 <SystemInit+0x40>)
  9982. 8008566: 400a ands r2, r1
  9983. 8008568: 605a str r2, [r3, #4]
  9984. #else
  9985. RCC->CFGR &= 0xF0FF0000U;
  9986. #endif /* STM32F105xC */
  9987. /* Reset HSEON, CSSON and PLLON bits */
  9988. RCC->CR &= 0xFEF6FFFFU;
  9989. 800856a: 681a ldr r2, [r3, #0]
  9990. 800856c: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  9991. 8008570: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  9992. 8008574: 601a str r2, [r3, #0]
  9993. /* Reset HSEBYP bit */
  9994. RCC->CR &= 0xFFFBFFFFU;
  9995. 8008576: 681a ldr r2, [r3, #0]
  9996. 8008578: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  9997. 800857c: 601a str r2, [r3, #0]
  9998. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  9999. RCC->CFGR &= 0xFF80FFFFU;
  10000. 800857e: 685a ldr r2, [r3, #4]
  10001. 8008580: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  10002. 8008584: 605a str r2, [r3, #4]
  10003. /* Reset CFGR2 register */
  10004. RCC->CFGR2 = 0x00000000U;
  10005. #else
  10006. /* Disable all interrupts and clear pending bits */
  10007. RCC->CIR = 0x009F0000U;
  10008. 8008586: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  10009. 800858a: 609a str r2, [r3, #8]
  10010. #endif
  10011. #ifdef VECT_TAB_SRAM
  10012. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  10013. #else
  10014. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  10015. 800858c: 4a03 ldr r2, [pc, #12] ; (800859c <SystemInit+0x44>)
  10016. 800858e: 4b04 ldr r3, [pc, #16] ; (80085a0 <SystemInit+0x48>)
  10017. 8008590: 609a str r2, [r3, #8]
  10018. 8008592: 4770 bx lr
  10019. 8008594: 40021000 .word 0x40021000
  10020. 8008598: f8ff0000 .word 0xf8ff0000
  10021. 800859c: 08004000 .word 0x08004000
  10022. 80085a0: e000ed00 .word 0xe000ed00
  10023. 080085a4 <InitUartQueue>:
  10024. UARTQUEUE WifiQueue;
  10025. uart_hal_tx_type uart_hal_tx;
  10026. void InitUartQueue(pUARTQUEUE pQueue)
  10027. {
  10028. setbuf(stdout, NULL);
  10029. 80085a4: 4b0b ldr r3, [pc, #44] ; (80085d4 <InitUartQueue+0x30>)
  10030. {
  10031. 80085a6: b510 push {r4, lr}
  10032. setbuf(stdout, NULL);
  10033. 80085a8: 681b ldr r3, [r3, #0]
  10034. {
  10035. 80085aa: 4604 mov r4, r0
  10036. setbuf(stdout, NULL);
  10037. 80085ac: 2100 movs r1, #0
  10038. 80085ae: 6898 ldr r0, [r3, #8]
  10039. 80085b0: f001 face bl 8009b50 <setbuf>
  10040. pQueue->data = pQueue->head = pQueue->tail = 0;
  10041. 80085b4: 2300 movs r3, #0
  10042. uart_hal_tx.output_p = uart_hal_tx.input_p = 0;
  10043. 80085b6: 4a08 ldr r2, [pc, #32] ; (80085d8 <InitUartQueue+0x34>)
  10044. pQueue->data = pQueue->head = pQueue->tail = 0;
  10045. 80085b8: 6063 str r3, [r4, #4]
  10046. 80085ba: 6023 str r3, [r4, #0]
  10047. 80085bc: 60a3 str r3, [r4, #8]
  10048. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  10049. 80085be: 4907 ldr r1, [pc, #28] ; (80085dc <InitUartQueue+0x38>)
  10050. uart_hal_tx.output_p = uart_hal_tx.input_p = 0;
  10051. 80085c0: f8a2 3400 strh.w r3, [r2, #1024] ; 0x400
  10052. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  10053. 80085c4: 4806 ldr r0, [pc, #24] ; (80085e0 <InitUartQueue+0x3c>)
  10054. uart_hal_tx.output_p = uart_hal_tx.input_p = 0;
  10055. 80085c6: f8a2 3402 strh.w r3, [r2, #1026] ; 0x402
  10056. {
  10057. //_Error_Handler(__FILE__, __LINE__);
  10058. }
  10059. //HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1);
  10060. //HAL_UART_Receive_IT(hTerminal, pQueue->Buffer + pQueue->head, 1);
  10061. }
  10062. 80085ca: e8bd 4010 ldmia.w sp!, {r4, lr}
  10063. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  10064. 80085ce: 2201 movs r2, #1
  10065. 80085d0: f7fe bb5e b.w 8006c90 <HAL_UART_Receive_DMA>
  10066. 80085d4: 2000024c .word 0x2000024c
  10067. 80085d8: 20000fd0 .word 0x20000fd0
  10068. 80085dc: 20000bd0 .word 0x20000bd0
  10069. 80085e0: 20000700 .word 0x20000700
  10070. 080085e4 <GetDataFromUartQueue>:
  10071. pUARTQUEUE pQueue = &TerminalQueue;
  10072. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  10073. // {
  10074. // _Error_Handler(__FILE__, __LINE__);
  10075. // }
  10076. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10077. 80085e4: 4a14 ldr r2, [pc, #80] ; (8008638 <GetDataFromUartQueue+0x54>)
  10078. {
  10079. 80085e6: b538 push {r3, r4, r5, lr}
  10080. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10081. 80085e8: 6810 ldr r0, [r2, #0]
  10082. 80085ea: 1c43 adds r3, r0, #1
  10083. 80085ec: 6013 str r3, [r2, #0]
  10084. 80085ee: 4b13 ldr r3, [pc, #76] ; (800863c <GetDataFromUartQueue+0x58>)
  10085. 80085f0: 6859 ldr r1, [r3, #4]
  10086. 80085f2: f103 040c add.w r4, r3, #12
  10087. 80085f6: 5d0d ldrb r5, [r1, r4]
  10088. 80085f8: 4c11 ldr r4, [pc, #68] ; (8008640 <GetDataFromUartQueue+0x5c>)
  10089. #ifdef DEBUG_PRINT
  10090. printf("%02x ",*(pQueue->Buffer + pQueue->tail)) ;
  10091. #endif /* DEBUG_PRINT */
  10092. pQueue->tail++;
  10093. 80085fa: 3101 adds r1, #1
  10094. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10095. 80085fc: f5b1 6f80 cmp.w r1, #1024 ; 0x400
  10096. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10097. 8008600: 5425 strb r5, [r4, r0]
  10098. 8008602: 4614 mov r4, r2
  10099. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10100. 8008604: bfa8 it ge
  10101. 8008606: 2200 movge r2, #0
  10102. pQueue->data--;
  10103. 8008608: 689d ldr r5, [r3, #8]
  10104. pQueue->tail++;
  10105. 800860a: bfb8 it lt
  10106. 800860c: 6059 strlt r1, [r3, #4]
  10107. pQueue->data--;
  10108. 800860e: f105 35ff add.w r5, r5, #4294967295
  10109. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10110. 8008612: bfa8 it ge
  10111. 8008614: 605a strge r2, [r3, #4]
  10112. pQueue->data--;
  10113. 8008616: 609d str r5, [r3, #8]
  10114. if(pQueue->data == 0){
  10115. 8008618: b96d cbnz r5, 8008636 <GetDataFromUartQueue+0x52>
  10116. // printf("data cnt zero !!! \r\n");
  10117. RF_Ctrl_Main(&uart_buf[Header]);
  10118. 800861a: 4809 ldr r0, [pc, #36] ; (8008640 <GetDataFromUartQueue+0x5c>)
  10119. 800861c: f000 fd0a bl 8009034 <RF_Ctrl_Main>
  10120. #if 0 // PYJ.2019.07.15_BEGIN --
  10121. for(int i = 0; i < cnt; i++){
  10122. printf("%02x ",uart_buf[i]);
  10123. }
  10124. #endif // PYJ.2019.07.15_END --
  10125. memset(uart_buf,0x00,cnt);
  10126. 8008620: 6822 ldr r2, [r4, #0]
  10127. 8008622: 4629 mov r1, r5
  10128. 8008624: 4806 ldr r0, [pc, #24] ; (8008640 <GetDataFromUartQueue+0x5c>)
  10129. 8008626: f000 fdae bl 8009186 <memset>
  10130. // for(int i = 0; i < cnt; i++)
  10131. // uart_buf[i] = 0;
  10132. cnt = 0;
  10133. 800862a: 6025 str r5, [r4, #0]
  10134. HAL_Delay(1);
  10135. 800862c: 2001 movs r0, #1
  10136. }
  10137. }
  10138. 800862e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10139. HAL_Delay(1);
  10140. 8008632: f7fc bdd3 b.w 80051dc <HAL_Delay>
  10141. 8008636: bd38 pop {r3, r4, r5, pc}
  10142. 8008638: 20000464 .word 0x20000464
  10143. 800863c: 20000bc4 .word 0x20000bc4
  10144. 8008640: 200007c4 .word 0x200007c4
  10145. 08008644 <HAL_UART_RxCpltCallback>:
  10146. AdcTimerCnt = UartRxTimerCnt = 0;
  10147. 8008644: 2300 movs r3, #0
  10148. 8008646: 4a0f ldr r2, [pc, #60] ; (8008684 <HAL_UART_RxCpltCallback+0x40>)
  10149. {
  10150. 8008648: b510 push {r4, lr}
  10151. AdcTimerCnt = UartRxTimerCnt = 0;
  10152. 800864a: 6013 str r3, [r2, #0]
  10153. pQueue->head++;
  10154. 800864c: 4c0e ldr r4, [pc, #56] ; (8008688 <HAL_UART_RxCpltCallback+0x44>)
  10155. AdcTimerCnt = UartRxTimerCnt = 0;
  10156. 800864e: 4a0f ldr r2, [pc, #60] ; (800868c <HAL_UART_RxCpltCallback+0x48>)
  10157. 8008650: 6013 str r3, [r2, #0]
  10158. pQueue->head++;
  10159. 8008652: 6822 ldr r2, [r4, #0]
  10160. 8008654: 3201 adds r2, #1
  10161. 8008656: f5b2 6f80 cmp.w r2, #1024 ; 0x400
  10162. 800865a: bfb8 it lt
  10163. 800865c: 4613 movlt r3, r2
  10164. 800865e: 6023 str r3, [r4, #0]
  10165. pQueue->data++;
  10166. 8008660: 68a3 ldr r3, [r4, #8]
  10167. 8008662: 3301 adds r3, #1
  10168. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10169. 8008664: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  10170. pQueue->data++;
  10171. 8008668: 60a3 str r3, [r4, #8]
  10172. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10173. 800866a: db01 blt.n 8008670 <HAL_UART_RxCpltCallback+0x2c>
  10174. GetDataFromUartQueue(huart);
  10175. 800866c: f7ff ffba bl 80085e4 <GetDataFromUartQueue>
  10176. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10177. 8008670: 6823 ldr r3, [r4, #0]
  10178. 8008672: 4907 ldr r1, [pc, #28] ; (8008690 <HAL_UART_RxCpltCallback+0x4c>)
  10179. 8008674: 2201 movs r2, #1
  10180. }
  10181. 8008676: e8bd 4010 ldmia.w sp!, {r4, lr}
  10182. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10183. 800867a: 4419 add r1, r3
  10184. 800867c: 4805 ldr r0, [pc, #20] ; (8008694 <HAL_UART_RxCpltCallback+0x50>)
  10185. 800867e: f7fe bb07 b.w 8006c90 <HAL_UART_Receive_DMA>
  10186. 8008682: bf00 nop
  10187. 8008684: 2000045c .word 0x2000045c
  10188. 8008688: 20000bc4 .word 0x20000bc4
  10189. 800868c: 20000450 .word 0x20000450
  10190. 8008690: 20000bd0 .word 0x20000bd0
  10191. 8008694: 20000700 .word 0x20000700
  10192. 08008698 <RF_Data_Check>:
  10193. PATH_EN_2_1G_UL_GPIO_Port,
  10194. PATH_EN_2_1G_UL_Pin,
  10195. };
  10196. bool RF_Data_Check(uint8_t* data_buf){
  10197. 8008698: b508 push {r3, lr}
  10198. bool ret = false;
  10199. bool crcret = STH30_CheckCrc(&data_buf[Type], data_buf[Length], data_buf[data_buf[Crcindex]]);
  10200. 800869a: 78c3 ldrb r3, [r0, #3]
  10201. 800869c: 7881 ldrb r1, [r0, #2]
  10202. 800869e: 5cc2 ldrb r2, [r0, r3]
  10203. 80086a0: 3001 adds r0, #1
  10204. 80086a2: f7fe fd9e bl 80071e2 <STH30_CheckCrc>
  10205. // printf("Recv CRC Value : \"%d\"\r\n Create CRC Value : \"%d\" \r\n",data_buf[data_buf[Crcindex]],STH30_CreateCrc(&data_buf[Type], data_buf[Length]));
  10206. }
  10207. // printf("CRC Result : \"%d\" \r\n",ret);
  10208. return ret;
  10209. }
  10210. 80086a6: 3000 adds r0, #0
  10211. 80086a8: bf18 it ne
  10212. 80086aa: 2001 movne r0, #1
  10213. 80086ac: bd08 pop {r3, pc}
  10214. ...
  10215. 080086b0 <RF_Status_Get>:
  10216. PLL_EN_3_5G_L_GPIO_Port,
  10217. PLL_EN_3_5G_L_Pin,
  10218. };
  10219. void RF_Status_Get(void){
  10220. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10221. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10222. 80086b0: 23be movs r3, #190 ; 0xbe
  10223. void RF_Status_Get(void){
  10224. 80086b2: b510 push {r4, lr}
  10225. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10226. 80086b4: 4c0b ldr r4, [pc, #44] ; (80086e4 <RF_Status_Get+0x34>)
  10227. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10228. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  10229. 80086b6: 2160 movs r1, #96 ; 0x60
  10230. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10231. 80086b8: 7023 strb r3, [r4, #0]
  10232. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10233. 80086ba: 2302 movs r3, #2
  10234. 80086bc: 7063 strb r3, [r4, #1]
  10235. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10236. 80086be: 2361 movs r3, #97 ; 0x61
  10237. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10238. 80086c0: 1c60 adds r0, r4, #1
  10239. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  10240. 80086c2: 70a1 strb r1, [r4, #2]
  10241. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10242. 80086c4: 70e3 strb r3, [r4, #3]
  10243. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10244. 80086c6: f7fe fd71 bl 80071ac <STH30_CreateCrc>
  10245. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10246. 80086ca: 23eb movs r3, #235 ; 0xeb
  10247. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10248. 80086cc: f884 0061 strb.w r0, [r4, #97] ; 0x61
  10249. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10250. 80086d0: f884 3062 strb.w r3, [r4, #98] ; 0x62
  10251. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10252. 80086d4: 4621 mov r1, r4
  10253. // printf("\r\nYJ : %x",ADCvalue[0]);
  10254. // printf("\r\n");
  10255. }
  10256. 80086d6: e8bd 4010 ldmia.w sp!, {r4, lr}
  10257. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10258. 80086da: 2263 movs r2, #99 ; 0x63
  10259. 80086dc: 4802 ldr r0, [pc, #8] ; (80086e8 <RF_Status_Get+0x38>)
  10260. 80086de: f7fe ba9d b.w 8006c1c <HAL_UART_Transmit_DMA>
  10261. 80086e2: bf00 nop
  10262. 80086e4: 200005e3 .word 0x200005e3
  10263. 80086e8: 20000700 .word 0x20000700
  10264. 080086ec <RF_Status_Ack>:
  10265. static uint8_t Ack_Buf[6];
  10266. void RF_Status_Ack(void){
  10267. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10268. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10269. 80086ec: 23be movs r3, #190 ; 0xbe
  10270. void RF_Status_Ack(void){
  10271. 80086ee: b510 push {r4, lr}
  10272. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10273. 80086f0: 4c0a ldr r4, [pc, #40] ; (800871c <RF_Status_Ack+0x30>)
  10274. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10275. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  10276. 80086f2: 2103 movs r1, #3
  10277. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10278. 80086f4: 7023 strb r3, [r4, #0]
  10279. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10280. 80086f6: 2304 movs r3, #4
  10281. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  10282. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10283. 80086f8: 1c60 adds r0, r4, #1
  10284. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10285. 80086fa: 7063 strb r3, [r4, #1]
  10286. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  10287. 80086fc: 70a1 strb r1, [r4, #2]
  10288. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  10289. 80086fe: 70e3 strb r3, [r4, #3]
  10290. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10291. 8008700: f7fe fd54 bl 80071ac <STH30_CreateCrc>
  10292. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  10293. 8008704: 23eb movs r3, #235 ; 0xeb
  10294. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10295. 8008706: 78a2 ldrb r2, [r4, #2]
  10296. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10297. 8008708: 7120 strb r0, [r4, #4]
  10298. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  10299. 800870a: 7163 strb r3, [r4, #5]
  10300. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10301. 800870c: 4621 mov r1, r4
  10302. // printf("\r\nYJ : %x",ADCvalue[0]);
  10303. // printf("\r\n");
  10304. }
  10305. 800870e: e8bd 4010 ldmia.w sp!, {r4, lr}
  10306. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10307. 8008712: 3203 adds r2, #3
  10308. 8008714: 4802 ldr r0, [pc, #8] ; (8008720 <RF_Status_Ack+0x34>)
  10309. 8008716: f7fe ba81 b.w 8006c1c <HAL_UART_Transmit_DMA>
  10310. 800871a: bf00 nop
  10311. 800871c: 20000468 .word 0x20000468
  10312. 8008720: 20000700 .word 0x20000700
  10313. 08008724 <RF_Operate>:
  10314. void RF_Operate(uint8_t* data_buf){
  10315. 8008724: b570 push {r4, r5, r6, lr}
  10316. uint32_t temp_val = 0;
  10317. uint8_t ADC_Modify = 0;
  10318. ADF4153_R_N_Reg_st temp_reg;
  10319. // printf("Prev_data[INDEX_ATT_1_8G_DL1] : %x data_buf[INDEX_ATT_1_8G_DL1] : %x\r\n",Prev_data[INDEX_ATT_1_8G_DL1],data_buf[INDEX_ATT_1_8G_DL1]);
  10320. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10321. 8008726: 4db5 ldr r5, [pc, #724] ; (80089fc <RF_Operate+0x2d8>)
  10322. 8008728: 7902 ldrb r2, [r0, #4]
  10323. 800872a: 792b ldrb r3, [r5, #4]
  10324. void RF_Operate(uint8_t* data_buf){
  10325. 800872c: b0a8 sub sp, #160 ; 0xa0
  10326. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10327. 800872e: 4293 cmp r3, r2
  10328. void RF_Operate(uint8_t* data_buf){
  10329. 8008730: 4604 mov r4, r0
  10330. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10331. 8008732: d00c beq.n 800874e <RF_Operate+0x2a>
  10332. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  10333. 8008734: 4bb2 ldr r3, [pc, #712] ; (8008a00 <RF_Operate+0x2dc>)
  10334. 8008736: 9202 str r2, [sp, #8]
  10335. 8008738: f103 0210 add.w r2, r3, #16
  10336. 800873c: e892 0003 ldmia.w r2, {r0, r1}
  10337. 8008740: e88d 0003 stmia.w sp, {r0, r1}
  10338. 8008744: cb0f ldmia r3, {r0, r1, r2, r3}
  10339. 8008746: f7fe fc39 bl 8006fbc <BDA4601_atten_ctrl>
  10340. Prev_data[INDEX_ATT_1_8G_DL1] = data_buf[INDEX_ATT_1_8G_DL1];
  10341. 800874a: 7923 ldrb r3, [r4, #4]
  10342. 800874c: 712b strb r3, [r5, #4]
  10343. }
  10344. if(Prev_data[INDEX_ATT_1_8G_DL2] != data_buf[INDEX_ATT_1_8G_DL2]){
  10345. 800874e: 7962 ldrb r2, [r4, #5]
  10346. 8008750: 796b ldrb r3, [r5, #5]
  10347. 8008752: 4293 cmp r3, r2
  10348. 8008754: d00c beq.n 8008770 <RF_Operate+0x4c>
  10349. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,(data_buf[INDEX_ATT_1_8G_DL2]));
  10350. 8008756: 4bab ldr r3, [pc, #684] ; (8008a04 <RF_Operate+0x2e0>)
  10351. 8008758: 9202 str r2, [sp, #8]
  10352. 800875a: f103 0210 add.w r2, r3, #16
  10353. 800875e: e892 0003 ldmia.w r2, {r0, r1}
  10354. 8008762: e88d 0003 stmia.w sp, {r0, r1}
  10355. 8008766: cb0f ldmia r3, {r0, r1, r2, r3}
  10356. 8008768: f7fe fc28 bl 8006fbc <BDA4601_atten_ctrl>
  10357. Prev_data[INDEX_ATT_1_8G_DL2] = data_buf[INDEX_ATT_1_8G_DL2];
  10358. 800876c: 7963 ldrb r3, [r4, #5]
  10359. 800876e: 716b strb r3, [r5, #5]
  10360. }
  10361. if(Prev_data[INDEX_ATT_1_8G_UL1] != data_buf[INDEX_ATT_1_8G_UL1]){
  10362. 8008770: 79a2 ldrb r2, [r4, #6]
  10363. 8008772: 79ab ldrb r3, [r5, #6]
  10364. 8008774: 4293 cmp r3, r2
  10365. 8008776: d00c beq.n 8008792 <RF_Operate+0x6e>
  10366. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  10367. 8008778: 4ba3 ldr r3, [pc, #652] ; (8008a08 <RF_Operate+0x2e4>)
  10368. 800877a: 9202 str r2, [sp, #8]
  10369. 800877c: f103 0210 add.w r2, r3, #16
  10370. 8008780: e892 0003 ldmia.w r2, {r0, r1}
  10371. 8008784: e88d 0003 stmia.w sp, {r0, r1}
  10372. 8008788: cb0f ldmia r3, {r0, r1, r2, r3}
  10373. 800878a: f7fe fc17 bl 8006fbc <BDA4601_atten_ctrl>
  10374. Prev_data[INDEX_ATT_1_8G_UL1] = data_buf[INDEX_ATT_1_8G_UL1];
  10375. 800878e: 79a3 ldrb r3, [r4, #6]
  10376. 8008790: 71ab strb r3, [r5, #6]
  10377. }
  10378. if(Prev_data[INDEX_ATT_1_8G_UL2] != data_buf[INDEX_ATT_1_8G_UL2]){
  10379. 8008792: 79e2 ldrb r2, [r4, #7]
  10380. 8008794: 79eb ldrb r3, [r5, #7]
  10381. 8008796: 4293 cmp r3, r2
  10382. 8008798: d00c beq.n 80087b4 <RF_Operate+0x90>
  10383. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,(data_buf[INDEX_ATT_1_8G_UL2]));
  10384. 800879a: 4b9c ldr r3, [pc, #624] ; (8008a0c <RF_Operate+0x2e8>)
  10385. 800879c: 9202 str r2, [sp, #8]
  10386. 800879e: f103 0210 add.w r2, r3, #16
  10387. 80087a2: e892 0003 ldmia.w r2, {r0, r1}
  10388. 80087a6: e88d 0003 stmia.w sp, {r0, r1}
  10389. 80087aa: cb0f ldmia r3, {r0, r1, r2, r3}
  10390. 80087ac: f7fe fc06 bl 8006fbc <BDA4601_atten_ctrl>
  10391. Prev_data[INDEX_ATT_1_8G_UL2] = data_buf[INDEX_ATT_1_8G_UL2];
  10392. 80087b0: 79e3 ldrb r3, [r4, #7]
  10393. 80087b2: 71eb strb r3, [r5, #7]
  10394. }
  10395. if(Prev_data[INDEX_ATT_1_8G_UL3] != data_buf[INDEX_ATT_1_8G_UL3]){
  10396. 80087b4: 7a22 ldrb r2, [r4, #8]
  10397. 80087b6: 7a2b ldrb r3, [r5, #8]
  10398. 80087b8: 4293 cmp r3, r2
  10399. 80087ba: d00c beq.n 80087d6 <RF_Operate+0xb2>
  10400. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,(data_buf[INDEX_ATT_1_8G_UL3]));
  10401. 80087bc: 4b94 ldr r3, [pc, #592] ; (8008a10 <RF_Operate+0x2ec>)
  10402. 80087be: 9202 str r2, [sp, #8]
  10403. 80087c0: f103 0210 add.w r2, r3, #16
  10404. 80087c4: e892 0003 ldmia.w r2, {r0, r1}
  10405. 80087c8: e88d 0003 stmia.w sp, {r0, r1}
  10406. 80087cc: cb0f ldmia r3, {r0, r1, r2, r3}
  10407. 80087ce: f7fe fbf5 bl 8006fbc <BDA4601_atten_ctrl>
  10408. Prev_data[INDEX_ATT_1_8G_UL3] = data_buf[INDEX_ATT_1_8G_UL3];
  10409. 80087d2: 7a23 ldrb r3, [r4, #8]
  10410. 80087d4: 722b strb r3, [r5, #8]
  10411. }
  10412. if(Prev_data[INDEX_ATT_1_8G_UL4] != data_buf[INDEX_ATT_1_8G_UL4]){
  10413. 80087d6: 7a62 ldrb r2, [r4, #9]
  10414. 80087d8: 7a6b ldrb r3, [r5, #9]
  10415. 80087da: 4293 cmp r3, r2
  10416. 80087dc: d00c beq.n 80087f8 <RF_Operate+0xd4>
  10417. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,(data_buf[INDEX_ATT_1_8G_UL4]));
  10418. 80087de: 4b8d ldr r3, [pc, #564] ; (8008a14 <RF_Operate+0x2f0>)
  10419. 80087e0: 9202 str r2, [sp, #8]
  10420. 80087e2: f103 0210 add.w r2, r3, #16
  10421. 80087e6: e892 0003 ldmia.w r2, {r0, r1}
  10422. 80087ea: e88d 0003 stmia.w sp, {r0, r1}
  10423. 80087ee: cb0f ldmia r3, {r0, r1, r2, r3}
  10424. 80087f0: f7fe fbe4 bl 8006fbc <BDA4601_atten_ctrl>
  10425. Prev_data[INDEX_ATT_1_8G_UL4] = data_buf[INDEX_ATT_1_8G_UL4];
  10426. 80087f4: 7a63 ldrb r3, [r4, #9]
  10427. 80087f6: 726b strb r3, [r5, #9]
  10428. }
  10429. if(Prev_data[INDEX_ATT_2_1G_DL1] != data_buf[INDEX_ATT_2_1G_DL1]){
  10430. 80087f8: 7aa2 ldrb r2, [r4, #10]
  10431. 80087fa: 7aab ldrb r3, [r5, #10]
  10432. 80087fc: 4293 cmp r3, r2
  10433. 80087fe: d00c beq.n 800881a <RF_Operate+0xf6>
  10434. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  10435. 8008800: 4b85 ldr r3, [pc, #532] ; (8008a18 <RF_Operate+0x2f4>)
  10436. 8008802: 9202 str r2, [sp, #8]
  10437. 8008804: f103 0210 add.w r2, r3, #16
  10438. 8008808: e892 0003 ldmia.w r2, {r0, r1}
  10439. 800880c: e88d 0003 stmia.w sp, {r0, r1}
  10440. 8008810: cb0f ldmia r3, {r0, r1, r2, r3}
  10441. 8008812: f7fe fbd3 bl 8006fbc <BDA4601_atten_ctrl>
  10442. Prev_data[INDEX_ATT_2_1G_DL1] = data_buf[INDEX_ATT_2_1G_DL1];
  10443. 8008816: 7aa3 ldrb r3, [r4, #10]
  10444. 8008818: 72ab strb r3, [r5, #10]
  10445. }
  10446. if(Prev_data[INDEX_ATT_2_1G_DL2] != data_buf[INDEX_ATT_2_1G_DL2]){
  10447. 800881a: 7ae2 ldrb r2, [r4, #11]
  10448. 800881c: 7aeb ldrb r3, [r5, #11]
  10449. 800881e: 4293 cmp r3, r2
  10450. 8008820: d00c beq.n 800883c <RF_Operate+0x118>
  10451. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,(data_buf[INDEX_ATT_2_1G_DL2]));
  10452. 8008822: 4b7e ldr r3, [pc, #504] ; (8008a1c <RF_Operate+0x2f8>)
  10453. 8008824: 9202 str r2, [sp, #8]
  10454. 8008826: f103 0210 add.w r2, r3, #16
  10455. 800882a: e892 0003 ldmia.w r2, {r0, r1}
  10456. 800882e: e88d 0003 stmia.w sp, {r0, r1}
  10457. 8008832: cb0f ldmia r3, {r0, r1, r2, r3}
  10458. 8008834: f7fe fbc2 bl 8006fbc <BDA4601_atten_ctrl>
  10459. Prev_data[INDEX_ATT_2_1G_DL2] = data_buf[INDEX_ATT_2_1G_DL2];
  10460. 8008838: 7ae3 ldrb r3, [r4, #11]
  10461. 800883a: 72eb strb r3, [r5, #11]
  10462. }
  10463. if(Prev_data[INDEX_ATT_2_1G_UL1] != data_buf[INDEX_ATT_2_1G_UL1]){
  10464. 800883c: 7b22 ldrb r2, [r4, #12]
  10465. 800883e: 7b2b ldrb r3, [r5, #12]
  10466. 8008840: 4293 cmp r3, r2
  10467. 8008842: d00c beq.n 800885e <RF_Operate+0x13a>
  10468. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  10469. 8008844: 4b76 ldr r3, [pc, #472] ; (8008a20 <RF_Operate+0x2fc>)
  10470. 8008846: 9202 str r2, [sp, #8]
  10471. 8008848: f103 0210 add.w r2, r3, #16
  10472. 800884c: e892 0003 ldmia.w r2, {r0, r1}
  10473. 8008850: e88d 0003 stmia.w sp, {r0, r1}
  10474. 8008854: cb0f ldmia r3, {r0, r1, r2, r3}
  10475. 8008856: f7fe fbb1 bl 8006fbc <BDA4601_atten_ctrl>
  10476. Prev_data[INDEX_ATT_2_1G_UL1] = data_buf[INDEX_ATT_2_1G_UL1];
  10477. 800885a: 7b23 ldrb r3, [r4, #12]
  10478. 800885c: 732b strb r3, [r5, #12]
  10479. }
  10480. if(Prev_data[INDEX_ATT_2_1G_UL2] != data_buf[INDEX_ATT_2_1G_UL2]){
  10481. 800885e: 7b62 ldrb r2, [r4, #13]
  10482. 8008860: 7b6b ldrb r3, [r5, #13]
  10483. 8008862: 4293 cmp r3, r2
  10484. 8008864: d00c beq.n 8008880 <RF_Operate+0x15c>
  10485. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,(data_buf[INDEX_ATT_2_1G_UL2]));
  10486. 8008866: 4b6f ldr r3, [pc, #444] ; (8008a24 <RF_Operate+0x300>)
  10487. 8008868: 9202 str r2, [sp, #8]
  10488. 800886a: f103 0210 add.w r2, r3, #16
  10489. 800886e: e892 0003 ldmia.w r2, {r0, r1}
  10490. 8008872: e88d 0003 stmia.w sp, {r0, r1}
  10491. 8008876: cb0f ldmia r3, {r0, r1, r2, r3}
  10492. 8008878: f7fe fba0 bl 8006fbc <BDA4601_atten_ctrl>
  10493. Prev_data[INDEX_ATT_2_1G_UL2] = data_buf[INDEX_ATT_2_1G_UL2];
  10494. 800887c: 7b63 ldrb r3, [r4, #13]
  10495. 800887e: 736b strb r3, [r5, #13]
  10496. }
  10497. if(Prev_data[INDEX_ATT_2_1G_UL3] != data_buf[INDEX_ATT_2_1G_UL3]){
  10498. 8008880: 7ba2 ldrb r2, [r4, #14]
  10499. 8008882: 7bab ldrb r3, [r5, #14]
  10500. 8008884: 4293 cmp r3, r2
  10501. 8008886: d00c beq.n 80088a2 <RF_Operate+0x17e>
  10502. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,(data_buf[INDEX_ATT_2_1G_UL3]));
  10503. 8008888: 4b67 ldr r3, [pc, #412] ; (8008a28 <RF_Operate+0x304>)
  10504. 800888a: 9202 str r2, [sp, #8]
  10505. 800888c: f103 0210 add.w r2, r3, #16
  10506. 8008890: e892 0003 ldmia.w r2, {r0, r1}
  10507. 8008894: e88d 0003 stmia.w sp, {r0, r1}
  10508. 8008898: cb0f ldmia r3, {r0, r1, r2, r3}
  10509. 800889a: f7fe fb8f bl 8006fbc <BDA4601_atten_ctrl>
  10510. Prev_data[INDEX_ATT_2_1G_UL3] = data_buf[INDEX_ATT_2_1G_UL3];
  10511. 800889e: 7ba3 ldrb r3, [r4, #14]
  10512. 80088a0: 73ab strb r3, [r5, #14]
  10513. }
  10514. if(Prev_data[INDEX_ATT_2_1G_UL4] != data_buf[INDEX_ATT_2_1G_UL4]){
  10515. 80088a2: 7be2 ldrb r2, [r4, #15]
  10516. 80088a4: 7beb ldrb r3, [r5, #15]
  10517. 80088a6: 4293 cmp r3, r2
  10518. 80088a8: d00c beq.n 80088c4 <RF_Operate+0x1a0>
  10519. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,(data_buf[INDEX_ATT_2_1G_UL4]));
  10520. 80088aa: 4b60 ldr r3, [pc, #384] ; (8008a2c <RF_Operate+0x308>)
  10521. 80088ac: 9202 str r2, [sp, #8]
  10522. 80088ae: f103 0210 add.w r2, r3, #16
  10523. 80088b2: e892 0003 ldmia.w r2, {r0, r1}
  10524. 80088b6: e88d 0003 stmia.w sp, {r0, r1}
  10525. 80088ba: cb0f ldmia r3, {r0, r1, r2, r3}
  10526. 80088bc: f7fe fb7e bl 8006fbc <BDA4601_atten_ctrl>
  10527. Prev_data[INDEX_ATT_2_1G_UL4] = data_buf[INDEX_ATT_2_1G_UL4];
  10528. 80088c0: 7be3 ldrb r3, [r4, #15]
  10529. 80088c2: 73eb strb r3, [r5, #15]
  10530. }
  10531. if( (Prev_data[INDEX_ATT_3_5G_LOW1] != data_buf[INDEX_ATT_3_5G_LOW1])
  10532. 80088c4: 7c23 ldrb r3, [r4, #16]
  10533. 80088c6: 7c2a ldrb r2, [r5, #16]
  10534. 80088c8: 429a cmp r2, r3
  10535. 80088ca: d113 bne.n 80088f4 <RF_Operate+0x1d0>
  10536. ||(Prev_data[INDEX_ATT_3_5G_HIGH1] != data_buf[INDEX_ATT_3_5G_HIGH1])
  10537. 80088cc: 7c69 ldrb r1, [r5, #17]
  10538. 80088ce: 7c62 ldrb r2, [r4, #17]
  10539. 80088d0: 4291 cmp r1, r2
  10540. 80088d2: d10f bne.n 80088f4 <RF_Operate+0x1d0>
  10541. ||(Prev_data[INDEX_ATT_3_5G_COM1] != data_buf[INDEX_ATT_3_5G_COM1])
  10542. 80088d4: 7ca9 ldrb r1, [r5, #18]
  10543. 80088d6: 7ca2 ldrb r2, [r4, #18]
  10544. 80088d8: 4291 cmp r1, r2
  10545. 80088da: d10b bne.n 80088f4 <RF_Operate+0x1d0>
  10546. ||(Prev_data[INDEX_ATT_3_5G_LOW2] != data_buf[INDEX_ATT_3_5G_LOW2])
  10547. 80088dc: 7ce9 ldrb r1, [r5, #19]
  10548. 80088de: 7ce2 ldrb r2, [r4, #19]
  10549. 80088e0: 4291 cmp r1, r2
  10550. 80088e2: d107 bne.n 80088f4 <RF_Operate+0x1d0>
  10551. ||(Prev_data[INDEX_ATT_3_5G_HIGH2] != data_buf[INDEX_ATT_3_5G_HIGH2])
  10552. 80088e4: 7d29 ldrb r1, [r5, #20]
  10553. 80088e6: 7d22 ldrb r2, [r4, #20]
  10554. 80088e8: 4291 cmp r1, r2
  10555. 80088ea: d103 bne.n 80088f4 <RF_Operate+0x1d0>
  10556. ||(Prev_data[INDEX_ATT_3_5G_COM2] != data_buf[INDEX_ATT_3_5G_COM2])
  10557. 80088ec: 7d69 ldrb r1, [r5, #21]
  10558. 80088ee: 7d62 ldrb r2, [r4, #21]
  10559. 80088f0: 4291 cmp r1, r2
  10560. 80088f2: d020 beq.n 8008936 <RF_Operate+0x212>
  10561. ){
  10562. ALL_ATT_3_5G.data0 = Prev_data[INDEX_ATT_3_5G_LOW1] = data_buf[INDEX_ATT_3_5G_LOW1];
  10563. 80088f4: 4e4e ldr r6, [pc, #312] ; (8008a30 <RF_Operate+0x30c>)
  10564. 80088f6: 742b strb r3, [r5, #16]
  10565. 80088f8: 7633 strb r3, [r6, #24]
  10566. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_HIGH1] = data_buf[INDEX_ATT_3_5G_HIGH1];
  10567. 80088fa: 7c63 ldrb r3, [r4, #17]
  10568. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  10569. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_LOW2] = data_buf[INDEX_ATT_3_5G_LOW2];
  10570. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_HIGH2] = data_buf[INDEX_ATT_3_5G_HIGH2];
  10571. ALL_ATT_3_5G.data5 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  10572. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  10573. 80088fc: 2298 movs r2, #152 ; 0x98
  10574. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_HIGH1] = data_buf[INDEX_ATT_3_5G_HIGH1];
  10575. 80088fe: 746b strb r3, [r5, #17]
  10576. 8008900: f886 3034 strb.w r3, [r6, #52] ; 0x34
  10577. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  10578. 8008904: 7ca3 ldrb r3, [r4, #18]
  10579. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  10580. 8008906: f106 0110 add.w r1, r6, #16
  10581. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  10582. 800890a: 74ab strb r3, [r5, #18]
  10583. 800890c: f886 3050 strb.w r3, [r6, #80] ; 0x50
  10584. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_LOW2] = data_buf[INDEX_ATT_3_5G_LOW2];
  10585. 8008910: 7ce3 ldrb r3, [r4, #19]
  10586. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  10587. 8008912: 4668 mov r0, sp
  10588. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_LOW2] = data_buf[INDEX_ATT_3_5G_LOW2];
  10589. 8008914: 74eb strb r3, [r5, #19]
  10590. 8008916: f886 306c strb.w r3, [r6, #108] ; 0x6c
  10591. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_HIGH2] = data_buf[INDEX_ATT_3_5G_HIGH2];
  10592. 800891a: 7d23 ldrb r3, [r4, #20]
  10593. 800891c: 752b strb r3, [r5, #20]
  10594. 800891e: f886 3088 strb.w r3, [r6, #136] ; 0x88
  10595. ALL_ATT_3_5G.data5 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  10596. 8008922: 7d63 ldrb r3, [r4, #21]
  10597. 8008924: 756b strb r3, [r5, #21]
  10598. 8008926: f886 30a4 strb.w r3, [r6, #164] ; 0xa4
  10599. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  10600. 800892a: f000 fc21 bl 8009170 <memcpy>
  10601. 800892e: e896 000f ldmia.w r6, {r0, r1, r2, r3}
  10602. 8008932: f7fe fc85 bl 8007240 <PE43711_ALL_atten_ctrl>
  10603. }
  10604. if((Prev_data[INDEX_PLL_1_8G_DL_H] != data_buf[INDEX_PLL_1_8G_DL_H])
  10605. 8008936: 7da3 ldrb r3, [r4, #22]
  10606. 8008938: 7daa ldrb r2, [r5, #22]
  10607. 800893a: 429a cmp r2, r3
  10608. 800893c: d103 bne.n 8008946 <RF_Operate+0x222>
  10609. || (Prev_data[INDEX_PLL_1_8G_DL_L] != data_buf[INDEX_PLL_1_8G_DL_L])
  10610. 800893e: 7de9 ldrb r1, [r5, #23]
  10611. 8008940: 7de2 ldrb r2, [r4, #23]
  10612. 8008942: 4291 cmp r1, r2
  10613. 8008944: d035 beq.n 80089b2 <RF_Operate+0x28e>
  10614. ){
  10615. Prev_data[INDEX_PLL_1_8G_DL_H] = data_buf[INDEX_PLL_1_8G_DL_H];
  10616. 8008946: 75ab strb r3, [r5, #22]
  10617. Prev_data[INDEX_PLL_1_8G_DL_L] = data_buf[INDEX_PLL_1_8G_DL_L];
  10618. 8008948: 7de3 ldrb r3, [r4, #23]
  10619. 800894a: 75eb strb r3, [r5, #23]
  10620. // printf("data_buf[INDEX_PLL_1_8G_DL_H] : %x \r\n",data_buf[INDEX_PLL_1_8G_DL_H]);
  10621. // printf("data_buf[INDEX_PLL_1_8G_DL_L] : %x\r\n",data_buf[INDEX_PLL_1_8G_DL_L]);
  10622. temp_val = (data_buf[INDEX_PLL_1_8G_DL_H] << 8) | (data_buf[INDEX_PLL_1_8G_DL_L]);
  10623. 800894c: 7da0 ldrb r0, [r4, #22]
  10624. 800894e: 7de3 ldrb r3, [r4, #23]
  10625. 8008950: ea43 2300 orr.w r3, r3, r0, lsl #8
  10626. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  10627. 8008954: 4837 ldr r0, [pc, #220] ; (8008a34 <RF_Operate+0x310>)
  10628. 8008956: 4358 muls r0, r3
  10629. 8008958: f7ff fbcc bl 80080f4 <halSynSetFreq>
  10630. 800895c: 4a36 ldr r2, [pc, #216] ; (8008a38 <RF_Operate+0x314>)
  10631. 800895e: 4b37 ldr r3, [pc, #220] ; (8008a3c <RF_Operate+0x318>)
  10632. 8008960: 9204 str r2, [sp, #16]
  10633. 8008962: f44f 6282 mov.w r2, #1040 ; 0x410
  10634. 8008966: 9003 str r0, [sp, #12]
  10635. 8008968: 9202 str r2, [sp, #8]
  10636. 800896a: f103 0210 add.w r2, r3, #16
  10637. 800896e: e892 0003 ldmia.w r2, {r0, r1}
  10638. 8008972: e88d 0003 stmia.w sp, {r0, r1}
  10639. 8008976: cb0f ldmia r3, {r0, r1, r2, r3}
  10640. 8008978: f7ff fbd0 bl 800811c <ADF4113_Module_Ctrl>
  10641. // ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq(16050 * 100000),0x9F8092);
  10642. HAL_Delay(1);
  10643. 800897c: 2001 movs r0, #1
  10644. 800897e: f7fc fc2d bl 80051dc <HAL_Delay>
  10645. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  10646. 8008982: 7922 ldrb r2, [r4, #4]
  10647. 8008984: 4b1e ldr r3, [pc, #120] ; (8008a00 <RF_Operate+0x2dc>)
  10648. 8008986: 9202 str r2, [sp, #8]
  10649. 8008988: f103 0210 add.w r2, r3, #16
  10650. 800898c: e892 0003 ldmia.w r2, {r0, r1}
  10651. 8008990: e88d 0003 stmia.w sp, {r0, r1}
  10652. 8008994: cb0f ldmia r3, {r0, r1, r2, r3}
  10653. 8008996: f7fe fb11 bl 8006fbc <BDA4601_atten_ctrl>
  10654. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,(data_buf[INDEX_ATT_1_8G_DL2]));
  10655. 800899a: 4b1a ldr r3, [pc, #104] ; (8008a04 <RF_Operate+0x2e0>)
  10656. 800899c: 7962 ldrb r2, [r4, #5]
  10657. 800899e: 9202 str r2, [sp, #8]
  10658. 80089a0: f103 0210 add.w r2, r3, #16
  10659. 80089a4: e892 0003 ldmia.w r2, {r0, r1}
  10660. 80089a8: e88d 0003 stmia.w sp, {r0, r1}
  10661. 80089ac: cb0f ldmia r3, {r0, r1, r2, r3}
  10662. 80089ae: f7fe fb05 bl 8006fbc <BDA4601_atten_ctrl>
  10663. }
  10664. if((Prev_data[INDEX_PLL_1_8G_UL_H] != data_buf[INDEX_PLL_1_8G_UL_H])
  10665. 80089b2: 7e23 ldrb r3, [r4, #24]
  10666. 80089b4: 7e2a ldrb r2, [r5, #24]
  10667. 80089b6: 7e60 ldrb r0, [r4, #25]
  10668. 80089b8: 429a cmp r2, r3
  10669. 80089ba: d102 bne.n 80089c2 <RF_Operate+0x29e>
  10670. || (Prev_data[INDEX_PLL_1_8G_UL_L] != data_buf[INDEX_PLL_1_8G_UL_L])){
  10671. 80089bc: 7e6a ldrb r2, [r5, #25]
  10672. 80089be: 4282 cmp r2, r0
  10673. 80089c0: d070 beq.n 8008aa4 <RF_Operate+0x380>
  10674. temp_val = (data_buf[INDEX_PLL_1_8G_UL_H] << 8) | (data_buf[INDEX_PLL_1_8G_UL_L]);
  10675. // printf("data_buf[INDEX_PLL_1_8G_UL_H] : %x \r\n",data_buf[INDEX_PLL_1_8G_UL_H]);
  10676. // printf("data_buf[INDEX_PLL_1_8G_UL_L] : %x\r\n",data_buf[INDEX_PLL_1_8G_UL_L]);
  10677. Prev_data[INDEX_PLL_1_8G_UL_H] = data_buf[INDEX_PLL_1_8G_UL_H];
  10678. 80089c2: 762b strb r3, [r5, #24]
  10679. Prev_data[INDEX_PLL_1_8G_UL_L] = data_buf[INDEX_PLL_1_8G_UL_L];
  10680. 80089c4: 7668 strb r0, [r5, #25]
  10681. temp_val = (data_buf[INDEX_PLL_1_8G_UL_H] << 8) | (data_buf[INDEX_PLL_1_8G_UL_L]);
  10682. 80089c6: ea40 2003 orr.w r0, r0, r3, lsl #8
  10683. // ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x000410,0x038D31,0x9f8092);
  10684. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  10685. 80089ca: 4b1a ldr r3, [pc, #104] ; (8008a34 <RF_Operate+0x310>)
  10686. 80089cc: 4358 muls r0, r3
  10687. 80089ce: f7ff fb91 bl 80080f4 <halSynSetFreq>
  10688. 80089d2: 4a19 ldr r2, [pc, #100] ; (8008a38 <RF_Operate+0x314>)
  10689. 80089d4: 4b1a ldr r3, [pc, #104] ; (8008a40 <RF_Operate+0x31c>)
  10690. 80089d6: 9204 str r2, [sp, #16]
  10691. 80089d8: f44f 6282 mov.w r2, #1040 ; 0x410
  10692. 80089dc: 9003 str r0, [sp, #12]
  10693. 80089de: 9202 str r2, [sp, #8]
  10694. 80089e0: f103 0210 add.w r2, r3, #16
  10695. 80089e4: e892 0003 ldmia.w r2, {r0, r1}
  10696. 80089e8: e88d 0003 stmia.w sp, {r0, r1}
  10697. 80089ec: cb0f ldmia r3, {r0, r1, r2, r3}
  10698. 80089ee: f7ff fb95 bl 800811c <ADF4113_Module_Ctrl>
  10699. // ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x410,halSynSetFreq(14485 * 100000),0x9F8092);
  10700. HAL_Delay(1);
  10701. 80089f2: 2001 movs r0, #1
  10702. 80089f4: f7fc fbf2 bl 80051dc <HAL_Delay>
  10703. 80089f8: e024 b.n 8008a44 <RF_Operate+0x320>
  10704. 80089fa: bf00 nop
  10705. 80089fc: 200005e3 .word 0x200005e3
  10706. 8008a00: 20000008 .word 0x20000008
  10707. 8008a04: 20000020 .word 0x20000020
  10708. 8008a08: 20000038 .word 0x20000038
  10709. 8008a0c: 20000050 .word 0x20000050
  10710. 8008a10: 20000068 .word 0x20000068
  10711. 8008a14: 20000080 .word 0x20000080
  10712. 8008a18: 20000098 .word 0x20000098
  10713. 8008a1c: 200000b0 .word 0x200000b0
  10714. 8008a20: 200000c8 .word 0x200000c8
  10715. 8008a24: 200000e0 .word 0x200000e0
  10716. 8008a28: 200000f8 .word 0x200000f8
  10717. 8008a2c: 20000110 .word 0x20000110
  10718. 8008a30: 200004d8 .word 0x200004d8
  10719. 8008a34: 000186a0 .word 0x000186a0
  10720. 8008a38: 009f8092 .word 0x009f8092
  10721. 8008a3c: 200001b8 .word 0x200001b8
  10722. 8008a40: 200001d0 .word 0x200001d0
  10723. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  10724. 8008a44: 79a2 ldrb r2, [r4, #6]
  10725. 8008a46: 4bc5 ldr r3, [pc, #788] ; (8008d5c <RF_Operate+0x638>)
  10726. 8008a48: 9202 str r2, [sp, #8]
  10727. 8008a4a: f103 0210 add.w r2, r3, #16
  10728. 8008a4e: e892 0003 ldmia.w r2, {r0, r1}
  10729. 8008a52: e88d 0003 stmia.w sp, {r0, r1}
  10730. 8008a56: cb0f ldmia r3, {r0, r1, r2, r3}
  10731. 8008a58: f7fe fab0 bl 8006fbc <BDA4601_atten_ctrl>
  10732. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,(data_buf[INDEX_ATT_1_8G_UL2]));
  10733. 8008a5c: 79e2 ldrb r2, [r4, #7]
  10734. 8008a5e: 4bc0 ldr r3, [pc, #768] ; (8008d60 <RF_Operate+0x63c>)
  10735. 8008a60: 9202 str r2, [sp, #8]
  10736. 8008a62: f103 0210 add.w r2, r3, #16
  10737. 8008a66: e892 0003 ldmia.w r2, {r0, r1}
  10738. 8008a6a: e88d 0003 stmia.w sp, {r0, r1}
  10739. 8008a6e: cb0f ldmia r3, {r0, r1, r2, r3}
  10740. 8008a70: f7fe faa4 bl 8006fbc <BDA4601_atten_ctrl>
  10741. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,(data_buf[INDEX_ATT_1_8G_UL3]));
  10742. 8008a74: 7a22 ldrb r2, [r4, #8]
  10743. 8008a76: 4bbb ldr r3, [pc, #748] ; (8008d64 <RF_Operate+0x640>)
  10744. 8008a78: 9202 str r2, [sp, #8]
  10745. 8008a7a: f103 0210 add.w r2, r3, #16
  10746. 8008a7e: e892 0003 ldmia.w r2, {r0, r1}
  10747. 8008a82: e88d 0003 stmia.w sp, {r0, r1}
  10748. 8008a86: cb0f ldmia r3, {r0, r1, r2, r3}
  10749. 8008a88: f7fe fa98 bl 8006fbc <BDA4601_atten_ctrl>
  10750. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,(data_buf[INDEX_ATT_1_8G_UL4]));
  10751. 8008a8c: 4bb6 ldr r3, [pc, #728] ; (8008d68 <RF_Operate+0x644>)
  10752. 8008a8e: 7a62 ldrb r2, [r4, #9]
  10753. 8008a90: 9202 str r2, [sp, #8]
  10754. 8008a92: f103 0210 add.w r2, r3, #16
  10755. 8008a96: e892 0003 ldmia.w r2, {r0, r1}
  10756. 8008a9a: e88d 0003 stmia.w sp, {r0, r1}
  10757. 8008a9e: cb0f ldmia r3, {r0, r1, r2, r3}
  10758. 8008aa0: f7fe fa8c bl 8006fbc <BDA4601_atten_ctrl>
  10759. }
  10760. if((Prev_data[INDEX_PLL_2_1G_DL_H] != data_buf[INDEX_PLL_2_1G_DL_H])
  10761. 8008aa4: 7ea3 ldrb r3, [r4, #26]
  10762. 8008aa6: 7eaa ldrb r2, [r5, #26]
  10763. 8008aa8: 7ee0 ldrb r0, [r4, #27]
  10764. 8008aaa: 429a cmp r2, r3
  10765. 8008aac: d102 bne.n 8008ab4 <RF_Operate+0x390>
  10766. || (Prev_data[INDEX_PLL_2_1G_DL_L] != data_buf[INDEX_PLL_2_1G_DL_L])){
  10767. 8008aae: 7eea ldrb r2, [r5, #27]
  10768. 8008ab0: 4282 cmp r2, r0
  10769. 8008ab2: d032 beq.n 8008b1a <RF_Operate+0x3f6>
  10770. temp_val = ((data_buf[INDEX_PLL_2_1G_DL_H] << 8) | (data_buf[INDEX_PLL_2_1G_DL_L]));
  10771. // printf("data_buf[INDEX_PLL_2_1G_DL_H] : %x \r\n",data_buf[INDEX_PLL_2_1G_DL_H]);
  10772. // printf("data_buf[INDEX_PLL_2_1G_DL_L] : %x\r\n",data_buf[INDEX_PLL_2_1G_DL_L]);
  10773. Prev_data[INDEX_PLL_2_1G_DL_H] = data_buf[INDEX_PLL_2_1G_DL_H];
  10774. 8008ab4: 76ab strb r3, [r5, #26]
  10775. Prev_data[INDEX_PLL_2_1G_DL_L] = data_buf[INDEX_PLL_2_1G_DL_L];
  10776. 8008ab6: 76e8 strb r0, [r5, #27]
  10777. temp_val = ((data_buf[INDEX_PLL_2_1G_DL_H] << 8) | (data_buf[INDEX_PLL_2_1G_DL_L]));
  10778. 8008ab8: ea40 2003 orr.w r0, r0, r3, lsl #8
  10779. // ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,0x4DE71,0x9F8092);
  10780. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  10781. 8008abc: 4bab ldr r3, [pc, #684] ; (8008d6c <RF_Operate+0x648>)
  10782. 8008abe: 4358 muls r0, r3
  10783. 8008ac0: f7ff fb18 bl 80080f4 <halSynSetFreq>
  10784. 8008ac4: 4aaa ldr r2, [pc, #680] ; (8008d70 <RF_Operate+0x64c>)
  10785. 8008ac6: 4bab ldr r3, [pc, #684] ; (8008d74 <RF_Operate+0x650>)
  10786. 8008ac8: 9204 str r2, [sp, #16]
  10787. 8008aca: f44f 6282 mov.w r2, #1040 ; 0x410
  10788. 8008ace: 9003 str r0, [sp, #12]
  10789. 8008ad0: 9202 str r2, [sp, #8]
  10790. 8008ad2: f103 0210 add.w r2, r3, #16
  10791. 8008ad6: e892 0003 ldmia.w r2, {r0, r1}
  10792. 8008ada: e88d 0003 stmia.w sp, {r0, r1}
  10793. 8008ade: cb0f ldmia r3, {r0, r1, r2, r3}
  10794. 8008ae0: f7ff fb1c bl 800811c <ADF4113_Module_Ctrl>
  10795. // ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,halSynSetFreq(19864 * 100000),0x9F8092);
  10796. HAL_Delay(1);
  10797. 8008ae4: 2001 movs r0, #1
  10798. 8008ae6: f7fc fb79 bl 80051dc <HAL_Delay>
  10799. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  10800. 8008aea: 7aa2 ldrb r2, [r4, #10]
  10801. 8008aec: 4ba2 ldr r3, [pc, #648] ; (8008d78 <RF_Operate+0x654>)
  10802. 8008aee: 9202 str r2, [sp, #8]
  10803. 8008af0: f103 0210 add.w r2, r3, #16
  10804. 8008af4: e892 0003 ldmia.w r2, {r0, r1}
  10805. 8008af8: e88d 0003 stmia.w sp, {r0, r1}
  10806. 8008afc: cb0f ldmia r3, {r0, r1, r2, r3}
  10807. 8008afe: f7fe fa5d bl 8006fbc <BDA4601_atten_ctrl>
  10808. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,(data_buf[INDEX_ATT_2_1G_DL2]));
  10809. 8008b02: 4b9e ldr r3, [pc, #632] ; (8008d7c <RF_Operate+0x658>)
  10810. 8008b04: 7ae2 ldrb r2, [r4, #11]
  10811. 8008b06: 9202 str r2, [sp, #8]
  10812. 8008b08: f103 0210 add.w r2, r3, #16
  10813. 8008b0c: e892 0003 ldmia.w r2, {r0, r1}
  10814. 8008b10: e88d 0003 stmia.w sp, {r0, r1}
  10815. 8008b14: cb0f ldmia r3, {r0, r1, r2, r3}
  10816. 8008b16: f7fe fa51 bl 8006fbc <BDA4601_atten_ctrl>
  10817. }
  10818. if((Prev_data[INDEX_PLL_2_1G_UL_H] != data_buf[INDEX_PLL_2_1G_UL_H])
  10819. 8008b1a: 7f23 ldrb r3, [r4, #28]
  10820. 8008b1c: 7f2a ldrb r2, [r5, #28]
  10821. 8008b1e: 429a cmp r2, r3
  10822. 8008b20: d103 bne.n 8008b2a <RF_Operate+0x406>
  10823. || (Prev_data[INDEX_PLL_2_1G_UL_L] != data_buf[INDEX_PLL_2_1G_UL_L])){
  10824. 8008b22: 7f69 ldrb r1, [r5, #29]
  10825. 8008b24: 7f62 ldrb r2, [r4, #29]
  10826. 8008b26: 4291 cmp r1, r2
  10827. 8008b28: d04d beq.n 8008bc6 <RF_Operate+0x4a2>
  10828. Prev_data[INDEX_PLL_2_1G_UL_H] = data_buf[INDEX_PLL_2_1G_UL_H];
  10829. 8008b2a: 772b strb r3, [r5, #28]
  10830. Prev_data[INDEX_PLL_2_1G_UL_L] = data_buf[INDEX_PLL_2_1G_UL_L];
  10831. 8008b2c: 7f63 ldrb r3, [r4, #29]
  10832. 8008b2e: 776b strb r3, [r5, #29]
  10833. // printf("data_buf[INDEX_PLL_2_1G_UL_H] : %x \r\n",data_buf[INDEX_PLL_2_1G_UL_H]);
  10834. // printf("data_buf[INDEX_PLL_2_1G_UL_L] : %x\r\n",data_buf[INDEX_PLL_2_1G_UL_L]);
  10835. temp_val = (data_buf[INDEX_PLL_2_1G_UL_H] << 8) | (data_buf[INDEX_PLL_2_1G_UL_L]);
  10836. 8008b30: 7f20 ldrb r0, [r4, #28]
  10837. 8008b32: 7f63 ldrb r3, [r4, #29]
  10838. 8008b34: ea43 2300 orr.w r3, r3, r0, lsl #8
  10839. // ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x000410,0x59A31,0x9f8092);
  10840. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  10841. 8008b38: 488c ldr r0, [pc, #560] ; (8008d6c <RF_Operate+0x648>)
  10842. 8008b3a: 4358 muls r0, r3
  10843. 8008b3c: f7ff fada bl 80080f4 <halSynSetFreq>
  10844. 8008b40: 4a8b ldr r2, [pc, #556] ; (8008d70 <RF_Operate+0x64c>)
  10845. 8008b42: 4b8f ldr r3, [pc, #572] ; (8008d80 <RF_Operate+0x65c>)
  10846. 8008b44: 9204 str r2, [sp, #16]
  10847. 8008b46: f44f 6282 mov.w r2, #1040 ; 0x410
  10848. 8008b4a: 9003 str r0, [sp, #12]
  10849. 8008b4c: 9202 str r2, [sp, #8]
  10850. 8008b4e: f103 0210 add.w r2, r3, #16
  10851. 8008b52: e892 0003 ldmia.w r2, {r0, r1}
  10852. 8008b56: e88d 0003 stmia.w sp, {r0, r1}
  10853. 8008b5a: cb0f ldmia r3, {r0, r1, r2, r3}
  10854. 8008b5c: f7ff fade bl 800811c <ADF4113_Module_Ctrl>
  10855. // ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x410,halSynSetFreq(22879 * 100000),0x9F8092);
  10856. HAL_Delay(1);
  10857. 8008b60: 2001 movs r0, #1
  10858. 8008b62: f7fc fb3b bl 80051dc <HAL_Delay>
  10859. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  10860. 8008b66: 7b22 ldrb r2, [r4, #12]
  10861. 8008b68: 4b86 ldr r3, [pc, #536] ; (8008d84 <RF_Operate+0x660>)
  10862. 8008b6a: 9202 str r2, [sp, #8]
  10863. 8008b6c: f103 0210 add.w r2, r3, #16
  10864. 8008b70: e892 0003 ldmia.w r2, {r0, r1}
  10865. 8008b74: e88d 0003 stmia.w sp, {r0, r1}
  10866. 8008b78: cb0f ldmia r3, {r0, r1, r2, r3}
  10867. 8008b7a: f7fe fa1f bl 8006fbc <BDA4601_atten_ctrl>
  10868. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,(data_buf[INDEX_ATT_2_1G_UL2]));
  10869. 8008b7e: 7b62 ldrb r2, [r4, #13]
  10870. 8008b80: 4b81 ldr r3, [pc, #516] ; (8008d88 <RF_Operate+0x664>)
  10871. 8008b82: 9202 str r2, [sp, #8]
  10872. 8008b84: f103 0210 add.w r2, r3, #16
  10873. 8008b88: e892 0003 ldmia.w r2, {r0, r1}
  10874. 8008b8c: e88d 0003 stmia.w sp, {r0, r1}
  10875. 8008b90: cb0f ldmia r3, {r0, r1, r2, r3}
  10876. 8008b92: f7fe fa13 bl 8006fbc <BDA4601_atten_ctrl>
  10877. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,(data_buf[INDEX_ATT_2_1G_UL3]));
  10878. 8008b96: 7ba2 ldrb r2, [r4, #14]
  10879. 8008b98: 4b7c ldr r3, [pc, #496] ; (8008d8c <RF_Operate+0x668>)
  10880. 8008b9a: 9202 str r2, [sp, #8]
  10881. 8008b9c: f103 0210 add.w r2, r3, #16
  10882. 8008ba0: e892 0003 ldmia.w r2, {r0, r1}
  10883. 8008ba4: e88d 0003 stmia.w sp, {r0, r1}
  10884. 8008ba8: cb0f ldmia r3, {r0, r1, r2, r3}
  10885. 8008baa: f7fe fa07 bl 8006fbc <BDA4601_atten_ctrl>
  10886. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,(data_buf[INDEX_ATT_2_1G_UL4]));
  10887. 8008bae: 4b78 ldr r3, [pc, #480] ; (8008d90 <RF_Operate+0x66c>)
  10888. 8008bb0: 7be2 ldrb r2, [r4, #15]
  10889. 8008bb2: 9202 str r2, [sp, #8]
  10890. 8008bb4: f103 0210 add.w r2, r3, #16
  10891. 8008bb8: e892 0003 ldmia.w r2, {r0, r1}
  10892. 8008bbc: e88d 0003 stmia.w sp, {r0, r1}
  10893. 8008bc0: cb0f ldmia r3, {r0, r1, r2, r3}
  10894. 8008bc2: f7fe f9fb bl 8006fbc <BDA4601_atten_ctrl>
  10895. }
  10896. if((Prev_data[INDEX_PLL_3_5G_LOW_H] != data_buf[INDEX_PLL_3_5G_LOW_H])
  10897. 8008bc6: 7fa3 ldrb r3, [r4, #30]
  10898. 8008bc8: 7faa ldrb r2, [r5, #30]
  10899. 8008bca: 429a cmp r2, r3
  10900. 8008bcc: d109 bne.n 8008be2 <RF_Operate+0x4be>
  10901. ||(Prev_data[INDEX_PLL_3_5G_LOW_M] != data_buf[INDEX_PLL_3_5G_LOW_M])
  10902. 8008bce: 7fe9 ldrb r1, [r5, #31]
  10903. 8008bd0: 7fe2 ldrb r2, [r4, #31]
  10904. 8008bd2: 4291 cmp r1, r2
  10905. 8008bd4: d105 bne.n 8008be2 <RF_Operate+0x4be>
  10906. || (Prev_data[INDEX_PLL_3_5G_LOW_L] != data_buf[INDEX_PLL_3_5G_LOW_L])){
  10907. 8008bd6: f895 1020 ldrb.w r1, [r5, #32]
  10908. 8008bda: f894 2020 ldrb.w r2, [r4, #32]
  10909. 8008bde: 4291 cmp r1, r2
  10910. 8008be0: d02a beq.n 8008c38 <RF_Operate+0x514>
  10911. Prev_data[INDEX_PLL_3_5G_LOW_H] = data_buf[INDEX_PLL_3_5G_LOW_H];
  10912. 8008be2: 77ab strb r3, [r5, #30]
  10913. Prev_data[INDEX_PLL_3_5G_LOW_M] = data_buf[INDEX_PLL_3_5G_LOW_M];
  10914. 8008be4: 7fe3 ldrb r3, [r4, #31]
  10915. Prev_data[INDEX_PLL_3_5G_LOW_L] = data_buf[INDEX_PLL_3_5G_LOW_L];
  10916. temp_val = (data_buf[INDEX_PLL_3_5G_LOW_H] << 16) |
  10917. (data_buf[INDEX_PLL_3_5G_LOW_M] << 8) |
  10918. (data_buf[INDEX_PLL_3_5G_LOW_L]);
  10919. #if 1 // PYJ.2019.08.12_BEGIN --
  10920. temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  10921. 8008be6: f44f 5240 mov.w r2, #12288 ; 0x3000
  10922. Prev_data[INDEX_PLL_3_5G_LOW_M] = data_buf[INDEX_PLL_3_5G_LOW_M];
  10923. 8008bea: 77eb strb r3, [r5, #31]
  10924. Prev_data[INDEX_PLL_3_5G_LOW_L] = data_buf[INDEX_PLL_3_5G_LOW_L];
  10925. 8008bec: f894 3020 ldrb.w r3, [r4, #32]
  10926. 8008bf0: f885 3020 strb.w r3, [r5, #32]
  10927. (data_buf[INDEX_PLL_3_5G_LOW_M] << 8) |
  10928. 8008bf4: 7fe1 ldrb r1, [r4, #31]
  10929. temp_val = (data_buf[INDEX_PLL_3_5G_LOW_H] << 16) |
  10930. 8008bf6: 7fa3 ldrb r3, [r4, #30]
  10931. (data_buf[INDEX_PLL_3_5G_LOW_M] << 8) |
  10932. 8008bf8: 0209 lsls r1, r1, #8
  10933. temp_val = (data_buf[INDEX_PLL_3_5G_LOW_H] << 16) |
  10934. 8008bfa: ea41 4103 orr.w r1, r1, r3, lsl #16
  10935. temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  10936. 8008bfe: f241 3388 movw r3, #5000 ; 0x1388
  10937. (data_buf[INDEX_PLL_3_5G_LOW_L]);
  10938. 8008c02: f894 0020 ldrb.w r0, [r4, #32]
  10939. temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  10940. 8008c06: 9300 str r3, [sp, #0]
  10941. 8008c08: 4301 orrs r1, r0
  10942. 8008c0a: 2308 movs r3, #8
  10943. 8008c0c: a826 add r0, sp, #152 ; 0x98
  10944. 8008c0e: f7fe fc6f bl 80074f0 <ADF4153_Freq_Calc>
  10945. #else
  10946. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  10947. #endif // PYJ.2019.08.12_END --
  10948. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x14C2,0x3);
  10949. 8008c12: 2203 movs r2, #3
  10950. 8008c14: 9205 str r2, [sp, #20]
  10951. 8008c16: f241 42c2 movw r2, #5314 ; 0x14c2
  10952. 8008c1a: 9204 str r2, [sp, #16]
  10953. 8008c1c: 9a26 ldr r2, [sp, #152] ; 0x98
  10954. 8008c1e: 4b5d ldr r3, [pc, #372] ; (8008d94 <RF_Operate+0x670>)
  10955. 8008c20: 9203 str r2, [sp, #12]
  10956. 8008c22: 9a27 ldr r2, [sp, #156] ; 0x9c
  10957. 8008c24: 9202 str r2, [sp, #8]
  10958. 8008c26: f103 0210 add.w r2, r3, #16
  10959. 8008c2a: e892 0003 ldmia.w r2, {r0, r1}
  10960. 8008c2e: e88d 0003 stmia.w sp, {r0, r1}
  10961. 8008c32: cb0f ldmia r3, {r0, r1, r2, r3}
  10962. 8008c34: f7fe fcf2 bl 800761c <ADF4153_Module_Ctrl>
  10963. // ADF4153_Module_Ctrl(Pll_3_5_L,0x385E48,0x163001,0x1442,3);
  10964. }
  10965. if((Prev_data[INDEX_PLL_3_5G_HIGH_H] != data_buf[INDEX_PLL_3_5G_HIGH_H])
  10966. 8008c38: f894 3021 ldrb.w r3, [r4, #33] ; 0x21
  10967. 8008c3c: f895 2021 ldrb.w r2, [r5, #33] ; 0x21
  10968. 8008c40: 429a cmp r2, r3
  10969. 8008c42: d10b bne.n 8008c5c <RF_Operate+0x538>
  10970. || (Prev_data[INDEX_PLL_3_5G_HIGH_M] != data_buf[INDEX_PLL_3_5G_HIGH_M])
  10971. 8008c44: f895 1022 ldrb.w r1, [r5, #34] ; 0x22
  10972. 8008c48: f894 2022 ldrb.w r2, [r4, #34] ; 0x22
  10973. 8008c4c: 4291 cmp r1, r2
  10974. 8008c4e: d105 bne.n 8008c5c <RF_Operate+0x538>
  10975. || (Prev_data[INDEX_PLL_3_5G_HIGH_L] != data_buf[INDEX_PLL_3_5G_HIGH_L])){
  10976. 8008c50: f895 1023 ldrb.w r1, [r5, #35] ; 0x23
  10977. 8008c54: f894 2023 ldrb.w r2, [r4, #35] ; 0x23
  10978. 8008c58: 4291 cmp r1, r2
  10979. 8008c5a: d02f beq.n 8008cbc <RF_Operate+0x598>
  10980. Prev_data[INDEX_PLL_3_5G_HIGH_H] = data_buf[INDEX_PLL_3_5G_HIGH_H];
  10981. 8008c5c: f885 3021 strb.w r3, [r5, #33] ; 0x21
  10982. Prev_data[INDEX_PLL_3_5G_HIGH_M] = data_buf[INDEX_PLL_3_5G_HIGH_M];
  10983. 8008c60: f894 3022 ldrb.w r3, [r4, #34] ; 0x22
  10984. temp_val = (data_buf[INDEX_PLL_3_5G_HIGH_H] << 16) |
  10985. (data_buf[INDEX_PLL_3_5G_HIGH_M] << 8) |
  10986. (data_buf[INDEX_PLL_3_5G_HIGH_L]);
  10987. #if 1 // PYJ.2019.08.12_BEGIN --
  10988. // temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  10989. temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  10990. 8008c64: f44f 5240 mov.w r2, #12288 ; 0x3000
  10991. Prev_data[INDEX_PLL_3_5G_HIGH_M] = data_buf[INDEX_PLL_3_5G_HIGH_M];
  10992. 8008c68: f885 3022 strb.w r3, [r5, #34] ; 0x22
  10993. Prev_data[INDEX_PLL_3_5G_HIGH_L] = data_buf[INDEX_PLL_3_5G_HIGH_L];
  10994. 8008c6c: f894 3023 ldrb.w r3, [r4, #35] ; 0x23
  10995. 8008c70: f885 3023 strb.w r3, [r5, #35] ; 0x23
  10996. (data_buf[INDEX_PLL_3_5G_HIGH_M] << 8) |
  10997. 8008c74: f894 1022 ldrb.w r1, [r4, #34] ; 0x22
  10998. temp_val = (data_buf[INDEX_PLL_3_5G_HIGH_H] << 16) |
  10999. 8008c78: f894 3021 ldrb.w r3, [r4, #33] ; 0x21
  11000. (data_buf[INDEX_PLL_3_5G_HIGH_M] << 8) |
  11001. 8008c7c: 0209 lsls r1, r1, #8
  11002. temp_val = (data_buf[INDEX_PLL_3_5G_HIGH_H] << 16) |
  11003. 8008c7e: ea41 4103 orr.w r1, r1, r3, lsl #16
  11004. temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  11005. 8008c82: f241 3388 movw r3, #5000 ; 0x1388
  11006. (data_buf[INDEX_PLL_3_5G_HIGH_L]);
  11007. 8008c86: f894 0023 ldrb.w r0, [r4, #35] ; 0x23
  11008. temp_reg = ADF4153_Freq_Calc(temp_val,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  11009. 8008c8a: 9300 str r3, [sp, #0]
  11010. 8008c8c: 4301 orrs r1, r0
  11011. 8008c8e: 2308 movs r3, #8
  11012. 8008c90: a826 add r0, sp, #152 ; 0x98
  11013. 8008c92: f7fe fc2d bl 80074f0 <ADF4153_Freq_Calc>
  11014. // printf("N_reg : %08x R_reg :%x\r\n",temp_reg.N_reg,temp_reg.R_reg);
  11015. #else
  11016. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11017. #endif // PYJ.2019.08.12_END --
  11018. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x14C2,0x3);
  11019. 8008c96: 2203 movs r2, #3
  11020. 8008c98: 9205 str r2, [sp, #20]
  11021. 8008c9a: f241 42c2 movw r2, #5314 ; 0x14c2
  11022. 8008c9e: 9204 str r2, [sp, #16]
  11023. 8008ca0: 9a26 ldr r2, [sp, #152] ; 0x98
  11024. 8008ca2: 4b3d ldr r3, [pc, #244] ; (8008d98 <RF_Operate+0x674>)
  11025. 8008ca4: 9203 str r2, [sp, #12]
  11026. 8008ca6: 9a27 ldr r2, [sp, #156] ; 0x9c
  11027. 8008ca8: 9202 str r2, [sp, #8]
  11028. 8008caa: f103 0210 add.w r2, r3, #16
  11029. 8008cae: e892 0003 ldmia.w r2, {r0, r1}
  11030. 8008cb2: e88d 0003 stmia.w sp, {r0, r1}
  11031. 8008cb6: cb0f ldmia r3, {r0, r1, r2, r3}
  11032. 8008cb8: f7fe fcb0 bl 800761c <ADF4153_Module_Ctrl>
  11033. }
  11034. if(Prev_data[INDEX_ALARM_DC] != data_buf[INDEX_ALARM_DC]){
  11035. }
  11036. if(Prev_data[INDEX_PATH_EN_1_8G_DL] != data_buf[INDEX_PATH_EN_1_8G_DL]){
  11037. 8008cbc: f894 1043 ldrb.w r1, [r4, #67] ; 0x43
  11038. 8008cc0: f895 3043 ldrb.w r3, [r5, #67] ; 0x43
  11039. 8008cc4: 428b cmp r3, r1
  11040. 8008cc6: d006 beq.n 8008cd6 <RF_Operate+0x5b2>
  11041. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_DL,data_buf[INDEX_PATH_EN_1_8G_DL]);
  11042. 8008cc8: 2043 movs r0, #67 ; 0x43
  11043. 8008cca: f7fe fe45 bl 8007958 <Power_ON_OFF_Ctrl>
  11044. Prev_data[INDEX_PATH_EN_1_8G_DL] = data_buf[INDEX_PATH_EN_1_8G_DL];
  11045. 8008cce: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  11046. 8008cd2: f885 3043 strb.w r3, [r5, #67] ; 0x43
  11047. }
  11048. if(Prev_data[INDEX_PATH_EN_1_8G_UL] != data_buf[INDEX_PATH_EN_1_8G_UL]){
  11049. 8008cd6: f894 1044 ldrb.w r1, [r4, #68] ; 0x44
  11050. 8008cda: f895 3044 ldrb.w r3, [r5, #68] ; 0x44
  11051. 8008cde: 428b cmp r3, r1
  11052. 8008ce0: d006 beq.n 8008cf0 <RF_Operate+0x5cc>
  11053. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_UL,data_buf[INDEX_PATH_EN_1_8G_UL]);
  11054. 8008ce2: 2044 movs r0, #68 ; 0x44
  11055. 8008ce4: f7fe fe38 bl 8007958 <Power_ON_OFF_Ctrl>
  11056. Prev_data[INDEX_PATH_EN_1_8G_UL] = data_buf[INDEX_PATH_EN_1_8G_UL];
  11057. 8008ce8: f894 3044 ldrb.w r3, [r4, #68] ; 0x44
  11058. 8008cec: f885 3044 strb.w r3, [r5, #68] ; 0x44
  11059. }
  11060. if(Prev_data[INDEX_PATH_EN_2_1G_DL] != data_buf[INDEX_PATH_EN_2_1G_DL]){
  11061. 8008cf0: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  11062. 8008cf4: f895 3045 ldrb.w r3, [r5, #69] ; 0x45
  11063. 8008cf8: 428b cmp r3, r1
  11064. 8008cfa: d006 beq.n 8008d0a <RF_Operate+0x5e6>
  11065. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_DL,data_buf[INDEX_PATH_EN_2_1G_DL]);
  11066. 8008cfc: 2045 movs r0, #69 ; 0x45
  11067. 8008cfe: f7fe fe2b bl 8007958 <Power_ON_OFF_Ctrl>
  11068. Prev_data[INDEX_PATH_EN_2_1G_DL] = data_buf[INDEX_PATH_EN_2_1G_DL];
  11069. 8008d02: f894 3045 ldrb.w r3, [r4, #69] ; 0x45
  11070. 8008d06: f885 3045 strb.w r3, [r5, #69] ; 0x45
  11071. }
  11072. if(Prev_data[INDEX_PATH_EN_2_1G_UL] != data_buf[INDEX_PATH_EN_2_1G_UL]){
  11073. 8008d0a: f894 1046 ldrb.w r1, [r4, #70] ; 0x46
  11074. 8008d0e: f895 3046 ldrb.w r3, [r5, #70] ; 0x46
  11075. 8008d12: 428b cmp r3, r1
  11076. 8008d14: d006 beq.n 8008d24 <RF_Operate+0x600>
  11077. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_UL,data_buf[INDEX_PATH_EN_2_1G_UL]);
  11078. 8008d16: 2046 movs r0, #70 ; 0x46
  11079. 8008d18: f7fe fe1e bl 8007958 <Power_ON_OFF_Ctrl>
  11080. Prev_data[INDEX_PATH_EN_2_1G_UL] = data_buf[INDEX_PATH_EN_2_1G_UL];
  11081. 8008d1c: f894 3046 ldrb.w r3, [r4, #70] ; 0x46
  11082. 8008d20: f885 3046 strb.w r3, [r5, #70] ; 0x46
  11083. }
  11084. if(Prev_data[INDEX_PATH_EN_3_5G_L] != data_buf[INDEX_PATH_EN_3_5G_L]){
  11085. 8008d24: f894 104a ldrb.w r1, [r4, #74] ; 0x4a
  11086. 8008d28: f895 304a ldrb.w r3, [r5, #74] ; 0x4a
  11087. 8008d2c: 428b cmp r3, r1
  11088. 8008d2e: d006 beq.n 8008d3e <RF_Operate+0x61a>
  11089. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_L,data_buf[INDEX_PATH_EN_3_5G_L]);
  11090. 8008d30: 204a movs r0, #74 ; 0x4a
  11091. 8008d32: f7fe fe11 bl 8007958 <Power_ON_OFF_Ctrl>
  11092. Prev_data[INDEX_PATH_EN_3_5G_L] = data_buf[INDEX_PATH_EN_3_5G_L];
  11093. 8008d36: f894 304a ldrb.w r3, [r4, #74] ; 0x4a
  11094. 8008d3a: f885 304a strb.w r3, [r5, #74] ; 0x4a
  11095. }
  11096. if(Prev_data[INDEX_PATH_EN_3_5G_H] != data_buf[INDEX_PATH_EN_3_5G_H]){
  11097. 8008d3e: f894 1049 ldrb.w r1, [r4, #73] ; 0x49
  11098. 8008d42: f895 3049 ldrb.w r3, [r5, #73] ; 0x49
  11099. 8008d46: 428b cmp r3, r1
  11100. 8008d48: d028 beq.n 8008d9c <RF_Operate+0x678>
  11101. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_H,data_buf[INDEX_PATH_EN_3_5G_H]);
  11102. 8008d4a: 2049 movs r0, #73 ; 0x49
  11103. 8008d4c: f7fe fe04 bl 8007958 <Power_ON_OFF_Ctrl>
  11104. Prev_data[INDEX_PATH_EN_3_5G_H] = data_buf[INDEX_PATH_EN_3_5G_H];
  11105. 8008d50: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  11106. 8008d54: f885 3049 strb.w r3, [r5, #73] ; 0x49
  11107. 8008d58: e020 b.n 8008d9c <RF_Operate+0x678>
  11108. 8008d5a: bf00 nop
  11109. 8008d5c: 20000038 .word 0x20000038
  11110. 8008d60: 20000050 .word 0x20000050
  11111. 8008d64: 20000068 .word 0x20000068
  11112. 8008d68: 20000080 .word 0x20000080
  11113. 8008d6c: 000186a0 .word 0x000186a0
  11114. 8008d70: 009f8092 .word 0x009f8092
  11115. 8008d74: 200001e8 .word 0x200001e8
  11116. 8008d78: 20000098 .word 0x20000098
  11117. 8008d7c: 200000b0 .word 0x200000b0
  11118. 8008d80: 20000200 .word 0x20000200
  11119. 8008d84: 200000c8 .word 0x200000c8
  11120. 8008d88: 200000e0 .word 0x200000e0
  11121. 8008d8c: 200000f8 .word 0x200000f8
  11122. 8008d90: 20000110 .word 0x20000110
  11123. 8008d94: 20000234 .word 0x20000234
  11124. 8008d98: 2000021c .word 0x2000021c
  11125. }
  11126. if(Prev_data[INDEX_PATH_EN_3_5G_DL] != data_buf[INDEX_PATH_EN_3_5G_DL]){
  11127. 8008d9c: f894 1047 ldrb.w r1, [r4, #71] ; 0x47
  11128. 8008da0: f895 3047 ldrb.w r3, [r5, #71] ; 0x47
  11129. 8008da4: 428b cmp r3, r1
  11130. 8008da6: d006 beq.n 8008db6 <RF_Operate+0x692>
  11131. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_DL,data_buf[INDEX_PATH_EN_3_5G_DL]);
  11132. 8008da8: 2047 movs r0, #71 ; 0x47
  11133. 8008daa: f7fe fdd5 bl 8007958 <Power_ON_OFF_Ctrl>
  11134. Prev_data[INDEX_PATH_EN_3_5G_DL] = data_buf[INDEX_PATH_EN_3_5G_DL];
  11135. 8008dae: f894 3047 ldrb.w r3, [r4, #71] ; 0x47
  11136. 8008db2: f885 3047 strb.w r3, [r5, #71] ; 0x47
  11137. ADC_Modify = 1;
  11138. }
  11139. if(Prev_data[INDEX_PATH_EN_3_5G_UL] != data_buf[INDEX_PATH_EN_3_5G_UL]){
  11140. 8008db6: f894 1048 ldrb.w r1, [r4, #72] ; 0x48
  11141. 8008dba: f895 3048 ldrb.w r3, [r5, #72] ; 0x48
  11142. 8008dbe: 428b cmp r3, r1
  11143. 8008dc0: d006 beq.n 8008dd0 <RF_Operate+0x6ac>
  11144. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_UL,data_buf[INDEX_PATH_EN_3_5G_UL]);
  11145. 8008dc2: 2048 movs r0, #72 ; 0x48
  11146. 8008dc4: f7fe fdc8 bl 8007958 <Power_ON_OFF_Ctrl>
  11147. Prev_data[INDEX_PATH_EN_3_5G_UL] = data_buf[INDEX_PATH_EN_3_5G_UL];
  11148. 8008dc8: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  11149. 8008dcc: f885 3048 strb.w r3, [r5, #72] ; 0x48
  11150. ADC_Modify = 1;
  11151. }
  11152. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_H] != data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  11153. 8008dd0: f894 104b ldrb.w r1, [r4, #75] ; 0x4b
  11154. 8008dd4: f895 304b ldrb.w r3, [r5, #75] ; 0x4b
  11155. 8008dd8: 428b cmp r3, r1
  11156. 8008dda: d02d beq.n 8008e38 <RF_Operate+0x714>
  11157. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_H,data_buf[INDEX_PLL_ON_OFF_3_5G_H]);
  11158. 8008ddc: 204b movs r0, #75 ; 0x4b
  11159. 8008dde: f7fe fdbb bl 8007958 <Power_ON_OFF_Ctrl>
  11160. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  11161. 8008de2: f894 304b ldrb.w r3, [r4, #75] ; 0x4b
  11162. HAL_Delay(1);
  11163. 8008de6: 2001 movs r0, #1
  11164. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  11165. 8008de8: f885 304b strb.w r3, [r5, #75] ; 0x4b
  11166. HAL_Delay(1);
  11167. 8008dec: f7fc f9f6 bl 80051dc <HAL_Delay>
  11168. // printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_H]);
  11169. if(data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  11170. 8008df0: f894 304b ldrb.w r3, [r4, #75] ; 0x4b
  11171. 8008df4: b303 cbz r3, 8008e38 <RF_Operate+0x714>
  11172. #if 1 // PYJ.2019.08.12_BEGIN --
  11173. // temp_val = (Prev_data[INDEX_PLL_3_5G_LOW_H] << 16) |
  11174. // (Prev_data[INDEX_PLL_3_5G_LOW_M] << 8) |
  11175. // (Prev_data[INDEX_PLL_3_5G_LOW_L]);
  11176. temp_val = (Prev_data[INDEX_PLL_3_5G_HIGH_H] << 16) |
  11177. (Prev_data[INDEX_PLL_3_5G_HIGH_M] << 8) |
  11178. 8008df6: f895 1022 ldrb.w r1, [r5, #34] ; 0x22
  11179. temp_val = (Prev_data[INDEX_PLL_3_5G_HIGH_H] << 16) |
  11180. 8008dfa: f895 3021 ldrb.w r3, [r5, #33] ; 0x21
  11181. (Prev_data[INDEX_PLL_3_5G_HIGH_M] << 8) |
  11182. 8008dfe: 0209 lsls r1, r1, #8
  11183. temp_val = (Prev_data[INDEX_PLL_3_5G_HIGH_H] << 16) |
  11184. 8008e00: ea41 4103 orr.w r1, r1, r3, lsl #16
  11185. (Prev_data[INDEX_PLL_3_5G_HIGH_L]);
  11186. 8008e04: f895 3023 ldrb.w r3, [r5, #35] ; 0x23
  11187. // temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11188. temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  11189. 8008e08: f242 7010 movw r0, #10000 ; 0x2710
  11190. (Prev_data[INDEX_PLL_3_5G_HIGH_M] << 8) |
  11191. 8008e0c: 4319 orrs r1, r3
  11192. temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  11193. 8008e0e: f241 3388 movw r3, #5000 ; 0x1388
  11194. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11195. #endif // PYJ.2019.08.12_END --
  11196. // ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11197. // ADF4153_Module_Ctrl(Pll_3_5_H,0x4006C0,0x163001,0x14C2,3);
  11198. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11199. 8008e12: 4e85 ldr r6, [pc, #532] ; (8009028 <RF_Operate+0x904>)
  11200. temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  11201. 8008e14: 4341 muls r1, r0
  11202. 8008e16: 9300 str r3, [sp, #0]
  11203. 8008e18: f44f 5240 mov.w r2, #12288 ; 0x3000
  11204. 8008e1c: 2308 movs r3, #8
  11205. 8008e1e: a826 add r0, sp, #152 ; 0x98
  11206. 8008e20: f7fe fb66 bl 80074f0 <ADF4153_Freq_Calc>
  11207. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11208. 8008e24: 2298 movs r2, #152 ; 0x98
  11209. 8008e26: f106 0110 add.w r1, r6, #16
  11210. 8008e2a: 4668 mov r0, sp
  11211. 8008e2c: f000 f9a0 bl 8009170 <memcpy>
  11212. 8008e30: e896 000f ldmia.w r6, {r0, r1, r2, r3}
  11213. 8008e34: f7fe fa04 bl 8007240 <PE43711_ALL_atten_ctrl>
  11214. }
  11215. }
  11216. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_L] != data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  11217. 8008e38: f894 104c ldrb.w r1, [r4, #76] ; 0x4c
  11218. 8008e3c: f895 304c ldrb.w r3, [r5, #76] ; 0x4c
  11219. 8008e40: 428b cmp r3, r1
  11220. 8008e42: d02a beq.n 8008e9a <RF_Operate+0x776>
  11221. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_L,data_buf[INDEX_PLL_ON_OFF_3_5G_L]);
  11222. 8008e44: 204c movs r0, #76 ; 0x4c
  11223. 8008e46: f7fe fd87 bl 8007958 <Power_ON_OFF_Ctrl>
  11224. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  11225. 8008e4a: f894 304c ldrb.w r3, [r4, #76] ; 0x4c
  11226. HAL_Delay(1);
  11227. 8008e4e: 2001 movs r0, #1
  11228. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  11229. 8008e50: f885 304c strb.w r3, [r5, #76] ; 0x4c
  11230. HAL_Delay(1);
  11231. 8008e54: f7fc f9c2 bl 80051dc <HAL_Delay>
  11232. // printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_L]);
  11233. if(data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  11234. 8008e58: f894 304c ldrb.w r3, [r4, #76] ; 0x4c
  11235. 8008e5c: b1eb cbz r3, 8008e9a <RF_Operate+0x776>
  11236. #if 1 // PYJ.2019.08.12_BEGIN --
  11237. // temp_val = (Prev_data[INDEX_PLL_3_5G_HIGH_H] << 16) |
  11238. // (Prev_data[INDEX_PLL_3_5G_HIGH_M] << 8) |
  11239. // (Prev_data[INDEX_PLL_3_5G_HIGH_L]);
  11240. temp_val = (Prev_data[INDEX_PLL_3_5G_LOW_H] << 16) |
  11241. (Prev_data[INDEX_PLL_3_5G_LOW_M] << 8) |
  11242. 8008e5e: 7fe9 ldrb r1, [r5, #31]
  11243. temp_val = (Prev_data[INDEX_PLL_3_5G_LOW_H] << 16) |
  11244. 8008e60: 7fab ldrb r3, [r5, #30]
  11245. (Prev_data[INDEX_PLL_3_5G_LOW_M] << 8) |
  11246. 8008e62: 0209 lsls r1, r1, #8
  11247. temp_val = (Prev_data[INDEX_PLL_3_5G_LOW_H] << 16) |
  11248. 8008e64: ea41 4103 orr.w r1, r1, r3, lsl #16
  11249. (Prev_data[INDEX_PLL_3_5G_LOW_L]);
  11250. 8008e68: f895 3020 ldrb.w r3, [r5, #32]
  11251. temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11252. 8008e6c: f242 7010 movw r0, #10000 ; 0x2710
  11253. (Prev_data[INDEX_PLL_3_5G_LOW_M] << 8) |
  11254. 8008e70: 4319 orrs r1, r3
  11255. temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11256. 8008e72: f241 3388 movw r3, #5000 ; 0x1388
  11257. // temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_122_88MHzREFIN,ADF4153_8RCOUNTER,ADF4153_CHANNEL_SPACING);
  11258. #else
  11259. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11260. #endif // PYJ.2019.08.12_END --
  11261. // ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11262. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11263. 8008e76: 4e6c ldr r6, [pc, #432] ; (8009028 <RF_Operate+0x904>)
  11264. temp_reg = ADF4153_Freq_Calc(temp_val * 10000,ADF4153_40MHzREFIN,ADF4153_2RCOUNTER,ADF4153_CHANNEL_SPACING);
  11265. 8008e78: 4341 muls r1, r0
  11266. 8008e7a: 9300 str r3, [sp, #0]
  11267. 8008e7c: 4a6b ldr r2, [pc, #428] ; (800902c <RF_Operate+0x908>)
  11268. 8008e7e: 2302 movs r3, #2
  11269. 8008e80: a826 add r0, sp, #152 ; 0x98
  11270. 8008e82: f7fe fb35 bl 80074f0 <ADF4153_Freq_Calc>
  11271. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11272. 8008e86: 2298 movs r2, #152 ; 0x98
  11273. 8008e88: f106 0110 add.w r1, r6, #16
  11274. 8008e8c: 4668 mov r0, sp
  11275. 8008e8e: f000 f96f bl 8009170 <memcpy>
  11276. 8008e92: e896 000f ldmia.w r6, {r0, r1, r2, r3}
  11277. 8008e96: f7fe f9d3 bl 8007240 <PE43711_ALL_atten_ctrl>
  11278. }
  11279. }
  11280. if(Prev_data[INDEX_T_SYNC_DL] != data_buf[INDEX_T_SYNC_DL]){
  11281. 8008e9a: f894 304d ldrb.w r3, [r4, #77] ; 0x4d
  11282. 8008e9e: f895 204d ldrb.w r2, [r5, #77] ; 0x4d
  11283. 8008ea2: 429a cmp r2, r3
  11284. 8008ea4: d006 beq.n 8008eb4 <RF_Operate+0x790>
  11285. Prev_data[INDEX_T_SYNC_DL] = data_buf[INDEX_T_SYNC_DL];
  11286. 8008ea6: f885 304d strb.w r3, [r5, #77] ; 0x4d
  11287. Power_ON_OFF_Ctrl(INDEX_T_SYNC_DL,data_buf[INDEX_T_SYNC_DL]);
  11288. 8008eaa: f894 104d ldrb.w r1, [r4, #77] ; 0x4d
  11289. 8008eae: 204d movs r0, #77 ; 0x4d
  11290. 8008eb0: f7fe fd52 bl 8007958 <Power_ON_OFF_Ctrl>
  11291. }
  11292. if(Prev_data[INDEX__T_SYNC_DL] != data_buf[INDEX__T_SYNC_DL]){
  11293. 8008eb4: f894 304e ldrb.w r3, [r4, #78] ; 0x4e
  11294. 8008eb8: f895 204e ldrb.w r2, [r5, #78] ; 0x4e
  11295. 8008ebc: 429a cmp r2, r3
  11296. 8008ebe: d006 beq.n 8008ece <RF_Operate+0x7aa>
  11297. Prev_data[INDEX__T_SYNC_DL] = data_buf[INDEX__T_SYNC_DL];
  11298. 8008ec0: f885 304e strb.w r3, [r5, #78] ; 0x4e
  11299. Power_ON_OFF_Ctrl(INDEX__T_SYNC_DL,data_buf[INDEX__T_SYNC_DL]);
  11300. 8008ec4: f894 104e ldrb.w r1, [r4, #78] ; 0x4e
  11301. 8008ec8: 204e movs r0, #78 ; 0x4e
  11302. 8008eca: f7fe fd45 bl 8007958 <Power_ON_OFF_Ctrl>
  11303. }
  11304. if(Prev_data[INDEX_T_SYNC_UL] != data_buf[INDEX_T_SYNC_UL]){
  11305. 8008ece: 4d58 ldr r5, [pc, #352] ; (8009030 <RF_Operate+0x90c>)
  11306. 8008ed0: f894 304f ldrb.w r3, [r4, #79] ; 0x4f
  11307. 8008ed4: f895 204f ldrb.w r2, [r5, #79] ; 0x4f
  11308. 8008ed8: 429a cmp r2, r3
  11309. 8008eda: d006 beq.n 8008eea <RF_Operate+0x7c6>
  11310. Prev_data[INDEX_T_SYNC_UL] = data_buf[INDEX_T_SYNC_UL];
  11311. 8008edc: f885 304f strb.w r3, [r5, #79] ; 0x4f
  11312. Power_ON_OFF_Ctrl(INDEX_T_SYNC_UL,data_buf[INDEX_T_SYNC_UL]);
  11313. 8008ee0: f894 104f ldrb.w r1, [r4, #79] ; 0x4f
  11314. 8008ee4: 204f movs r0, #79 ; 0x4f
  11315. 8008ee6: f7fe fd37 bl 8007958 <Power_ON_OFF_Ctrl>
  11316. }
  11317. if(Prev_data[INDEX__T_SYNC_UL] != data_buf[INDEX__T_SYNC_UL]){
  11318. 8008eea: f894 3050 ldrb.w r3, [r4, #80] ; 0x50
  11319. 8008eee: f895 2050 ldrb.w r2, [r5, #80] ; 0x50
  11320. 8008ef2: 429a cmp r2, r3
  11321. 8008ef4: d006 beq.n 8008f04 <RF_Operate+0x7e0>
  11322. Prev_data[INDEX__T_SYNC_UL] = data_buf[INDEX__T_SYNC_UL];
  11323. 8008ef6: f885 3050 strb.w r3, [r5, #80] ; 0x50
  11324. Power_ON_OFF_Ctrl(INDEX__T_SYNC_UL,data_buf[INDEX__T_SYNC_UL]);
  11325. 8008efa: f894 1050 ldrb.w r1, [r4, #80] ; 0x50
  11326. 8008efe: 2050 movs r0, #80 ; 0x50
  11327. 8008f00: f7fe fd2a bl 8007958 <Power_ON_OFF_Ctrl>
  11328. }
  11329. if((Prev_data[INDEX_DAC_VCtrl_A_H] != data_buf[INDEX_DAC_VCtrl_A_H])
  11330. 8008f04: f894 3051 ldrb.w r3, [r4, #81] ; 0x51
  11331. 8008f08: f895 2051 ldrb.w r2, [r5, #81] ; 0x51
  11332. 8008f0c: 429a cmp r2, r3
  11333. 8008f0e: d105 bne.n 8008f1c <RF_Operate+0x7f8>
  11334. ||(Prev_data[INDEX_DAC_VCtrl_A_L] != data_buf[INDEX_DAC_VCtrl_A_L])){
  11335. 8008f10: f895 1052 ldrb.w r1, [r5, #82] ; 0x52
  11336. 8008f14: f894 2052 ldrb.w r2, [r4, #82] ; 0x52
  11337. 8008f18: 4291 cmp r1, r2
  11338. 8008f1a: d005 beq.n 8008f28 <RF_Operate+0x804>
  11339. ADC_Modify |= 0x01;
  11340. Prev_data[INDEX_DAC_VCtrl_A_H] = data_buf[INDEX_DAC_VCtrl_A_H];
  11341. 8008f1c: f885 3051 strb.w r3, [r5, #81] ; 0x51
  11342. Prev_data[INDEX_DAC_VCtrl_A_L] = data_buf[INDEX_DAC_VCtrl_A_L];
  11343. 8008f20: f894 3052 ldrb.w r3, [r4, #82] ; 0x52
  11344. 8008f24: f885 3052 strb.w r3, [r5, #82] ; 0x52
  11345. }
  11346. if((Prev_data[INDEX_DAC_VCtrl_B_H] != data_buf[INDEX_DAC_VCtrl_B_H])
  11347. 8008f28: f894 3053 ldrb.w r3, [r4, #83] ; 0x53
  11348. 8008f2c: f895 2053 ldrb.w r2, [r5, #83] ; 0x53
  11349. 8008f30: 429a cmp r2, r3
  11350. 8008f32: d105 bne.n 8008f40 <RF_Operate+0x81c>
  11351. ||(Prev_data[INDEX_DAC_VCtrl_B_L] != data_buf[INDEX_DAC_VCtrl_B_L])){
  11352. 8008f34: f895 1054 ldrb.w r1, [r5, #84] ; 0x54
  11353. 8008f38: f894 2054 ldrb.w r2, [r4, #84] ; 0x54
  11354. 8008f3c: 4291 cmp r1, r2
  11355. 8008f3e: d005 beq.n 8008f4c <RF_Operate+0x828>
  11356. ADC_Modify |= 0x02;
  11357. Prev_data[INDEX_DAC_VCtrl_B_H] = data_buf[INDEX_DAC_VCtrl_B_H];
  11358. 8008f40: f885 3053 strb.w r3, [r5, #83] ; 0x53
  11359. Prev_data[INDEX_DAC_VCtrl_B_L] = data_buf[INDEX_DAC_VCtrl_B_L];
  11360. 8008f44: f894 3054 ldrb.w r3, [r4, #84] ; 0x54
  11361. 8008f48: f885 3054 strb.w r3, [r5, #84] ; 0x54
  11362. }
  11363. if((Prev_data[INDEX_DAC_VCtrl_C_H] != data_buf[INDEX_DAC_VCtrl_C_H])
  11364. 8008f4c: f894 3055 ldrb.w r3, [r4, #85] ; 0x55
  11365. 8008f50: f895 2055 ldrb.w r2, [r5, #85] ; 0x55
  11366. 8008f54: 429a cmp r2, r3
  11367. 8008f56: d105 bne.n 8008f64 <RF_Operate+0x840>
  11368. ||(Prev_data[INDEX_DAC_VCtrl_C_L] != data_buf[INDEX_DAC_VCtrl_C_L])){
  11369. 8008f58: f895 1056 ldrb.w r1, [r5, #86] ; 0x56
  11370. 8008f5c: f894 2056 ldrb.w r2, [r4, #86] ; 0x56
  11371. 8008f60: 4291 cmp r1, r2
  11372. 8008f62: d005 beq.n 8008f70 <RF_Operate+0x84c>
  11373. ADC_Modify |= 0x04;
  11374. // printf("Prev_data[INDEX_DAC_VCtrl_C_H] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_H]);
  11375. // printf("Prev_data[INDEX_DAC_VCtrl_C_L] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_L]);
  11376. Prev_data[INDEX_DAC_VCtrl_C_H] = data_buf[INDEX_DAC_VCtrl_C_H];
  11377. 8008f64: f885 3055 strb.w r3, [r5, #85] ; 0x55
  11378. Prev_data[INDEX_DAC_VCtrl_C_L] = data_buf[INDEX_DAC_VCtrl_C_L];
  11379. 8008f68: f894 3056 ldrb.w r3, [r4, #86] ; 0x56
  11380. 8008f6c: f885 3056 strb.w r3, [r5, #86] ; 0x56
  11381. }
  11382. if((Prev_data[INDEX_DAC_VCtrl_D_H] != data_buf[INDEX_DAC_VCtrl_D_H])
  11383. 8008f70: f894 3057 ldrb.w r3, [r4, #87] ; 0x57
  11384. 8008f74: f895 2057 ldrb.w r2, [r5, #87] ; 0x57
  11385. 8008f78: 429a cmp r2, r3
  11386. 8008f7a: d105 bne.n 8008f88 <RF_Operate+0x864>
  11387. ||(Prev_data[INDEX_DAC_VCtrl_D_L] != data_buf[INDEX_DAC_VCtrl_D_L])){
  11388. 8008f7c: f895 1058 ldrb.w r1, [r5, #88] ; 0x58
  11389. 8008f80: f894 2058 ldrb.w r2, [r4, #88] ; 0x58
  11390. 8008f84: 4291 cmp r1, r2
  11391. 8008f86: d005 beq.n 8008f94 <RF_Operate+0x870>
  11392. ADC_Modify |= 0x08;
  11393. Prev_data[INDEX_DAC_VCtrl_D_H] = data_buf[INDEX_DAC_VCtrl_D_H];
  11394. 8008f88: f885 3057 strb.w r3, [r5, #87] ; 0x57
  11395. Prev_data[INDEX_DAC_VCtrl_D_L] = data_buf[INDEX_DAC_VCtrl_D_L];
  11396. 8008f8c: f894 3058 ldrb.w r3, [r4, #88] ; 0x58
  11397. 8008f90: f885 3058 strb.w r3, [r5, #88] ; 0x58
  11398. }
  11399. if((Prev_data[INDEX_DAC_VCtrl_E_H] != data_buf[INDEX_DAC_VCtrl_E_H])
  11400. 8008f94: f894 3059 ldrb.w r3, [r4, #89] ; 0x59
  11401. 8008f98: f895 2059 ldrb.w r2, [r5, #89] ; 0x59
  11402. 8008f9c: 429a cmp r2, r3
  11403. 8008f9e: d105 bne.n 8008fac <RF_Operate+0x888>
  11404. ||(Prev_data[INDEX_DAC_VCtrl_E_L] != data_buf[INDEX_DAC_VCtrl_E_L])){
  11405. 8008fa0: f895 105a ldrb.w r1, [r5, #90] ; 0x5a
  11406. 8008fa4: f894 205a ldrb.w r2, [r4, #90] ; 0x5a
  11407. 8008fa8: 4291 cmp r1, r2
  11408. 8008faa: d005 beq.n 8008fb8 <RF_Operate+0x894>
  11409. ADC_Modify |= 0x10;
  11410. Prev_data[INDEX_DAC_VCtrl_E_H] = data_buf[INDEX_DAC_VCtrl_E_H];
  11411. 8008fac: f885 3059 strb.w r3, [r5, #89] ; 0x59
  11412. Prev_data[INDEX_DAC_VCtrl_E_L] = data_buf[INDEX_DAC_VCtrl_E_L];
  11413. 8008fb0: f894 305a ldrb.w r3, [r4, #90] ; 0x5a
  11414. 8008fb4: f885 305a strb.w r3, [r5, #90] ; 0x5a
  11415. }
  11416. if((Prev_data[INDEX_DAC_VCtrl_F_H] != data_buf[INDEX_DAC_VCtrl_F_H])
  11417. 8008fb8: f894 305b ldrb.w r3, [r4, #91] ; 0x5b
  11418. 8008fbc: f895 205b ldrb.w r2, [r5, #91] ; 0x5b
  11419. 8008fc0: 429a cmp r2, r3
  11420. 8008fc2: d105 bne.n 8008fd0 <RF_Operate+0x8ac>
  11421. ||(Prev_data[INDEX_DAC_VCtrl_F_L] != data_buf[INDEX_DAC_VCtrl_F_L])){
  11422. 8008fc4: f895 105c ldrb.w r1, [r5, #92] ; 0x5c
  11423. 8008fc8: f894 205c ldrb.w r2, [r4, #92] ; 0x5c
  11424. 8008fcc: 4291 cmp r1, r2
  11425. 8008fce: d005 beq.n 8008fdc <RF_Operate+0x8b8>
  11426. ADC_Modify |= 0x20;
  11427. Prev_data[INDEX_DAC_VCtrl_F_H] = data_buf[INDEX_DAC_VCtrl_F_H];
  11428. 8008fd0: f885 305b strb.w r3, [r5, #91] ; 0x5b
  11429. Prev_data[INDEX_DAC_VCtrl_F_L] = data_buf[INDEX_DAC_VCtrl_F_L];
  11430. 8008fd4: f894 305c ldrb.w r3, [r4, #92] ; 0x5c
  11431. 8008fd8: f885 305c strb.w r3, [r5, #92] ; 0x5c
  11432. }
  11433. if((Prev_data[INDEX_DAC_VCtrl_G_H] != data_buf[INDEX_DAC_VCtrl_G_H])
  11434. 8008fdc: f894 305d ldrb.w r3, [r4, #93] ; 0x5d
  11435. 8008fe0: f895 205d ldrb.w r2, [r5, #93] ; 0x5d
  11436. 8008fe4: 429a cmp r2, r3
  11437. 8008fe6: d105 bne.n 8008ff4 <RF_Operate+0x8d0>
  11438. ||(Prev_data[INDEX_DAC_VCtrl_G_L] != data_buf[INDEX_DAC_VCtrl_G_L])){
  11439. 8008fe8: f895 105e ldrb.w r1, [r5, #94] ; 0x5e
  11440. 8008fec: f894 205e ldrb.w r2, [r4, #94] ; 0x5e
  11441. 8008ff0: 4291 cmp r1, r2
  11442. 8008ff2: d005 beq.n 8009000 <RF_Operate+0x8dc>
  11443. ADC_Modify |= 0x40;
  11444. Prev_data[INDEX_DAC_VCtrl_G_H] = data_buf[INDEX_DAC_VCtrl_G_H];
  11445. 8008ff4: f885 305d strb.w r3, [r5, #93] ; 0x5d
  11446. Prev_data[INDEX_DAC_VCtrl_G_L] = data_buf[INDEX_DAC_VCtrl_G_L];
  11447. 8008ff8: f894 305e ldrb.w r3, [r4, #94] ; 0x5e
  11448. 8008ffc: f885 305e strb.w r3, [r5, #94] ; 0x5e
  11449. }
  11450. if((Prev_data[INDEX_DAC_VCtrl_H_H] != data_buf[INDEX_DAC_VCtrl_H_H])
  11451. 8009000: f894 305f ldrb.w r3, [r4, #95] ; 0x5f
  11452. 8009004: f895 205f ldrb.w r2, [r5, #95] ; 0x5f
  11453. 8009008: 429a cmp r2, r3
  11454. 800900a: d105 bne.n 8009018 <RF_Operate+0x8f4>
  11455. ||(Prev_data[INDEX_DAC_VCtrl_H_L] != data_buf[INDEX_DAC_VCtrl_H_L])){
  11456. 800900c: f895 1060 ldrb.w r1, [r5, #96] ; 0x60
  11457. 8009010: f894 2060 ldrb.w r2, [r4, #96] ; 0x60
  11458. 8009014: 4291 cmp r1, r2
  11459. 8009016: d005 beq.n 8009024 <RF_Operate+0x900>
  11460. ADC_Modify |= 0x80;
  11461. Prev_data[INDEX_DAC_VCtrl_H_H] = data_buf[INDEX_DAC_VCtrl_H_H];
  11462. 8009018: f885 305f strb.w r3, [r5, #95] ; 0x5f
  11463. Prev_data[INDEX_DAC_VCtrl_H_L] = data_buf[INDEX_DAC_VCtrl_H_L];
  11464. 800901c: f894 3060 ldrb.w r3, [r4, #96] ; 0x60
  11465. 8009020: f885 3060 strb.w r3, [r5, #96] ; 0x60
  11466. }
  11467. #endif // PYJ.2019.10.21_END --
  11468. }
  11469. }
  11470. 8009024: b028 add sp, #160 ; 0xa0
  11471. 8009026: bd70 pop {r4, r5, r6, pc}
  11472. 8009028: 200004d8 .word 0x200004d8
  11473. 800902c: 02625a00 .word 0x02625a00
  11474. 8009030: 200005e3 .word 0x200005e3
  11475. 08009034 <RF_Ctrl_Main>:
  11476. uint8_t temp_crc = 0;
  11477. bool RF_Ctrl_Main(uint8_t* data_buf){
  11478. 8009034: b570 push {r4, r5, r6, lr}
  11479. 8009036: 4604 mov r4, r0
  11480. bool ret = false;
  11481. Bluecell_Prot_t type = data_buf[Type];
  11482. 8009038: 7846 ldrb r6, [r0, #1]
  11483. ret = RF_Data_Check(&data_buf[Header]); /* ERROR CHECK */
  11484. 800903a: f7ff fb2d bl 8008698 <RF_Data_Check>
  11485. if(ret == false){
  11486. 800903e: 4605 mov r5, r0
  11487. 8009040: b948 cbnz r0, 8009056 <RF_Ctrl_Main+0x22>
  11488. HAL_UART_Transmit(&huart1,&data_buf[INDEX_BLUE_HEADER],data_buf[INDEX_BLUE_LENGTH] + 2 + 1,3000);
  11489. 8009042: 78a2 ldrb r2, [r4, #2]
  11490. 8009044: f640 33b8 movw r3, #3000 ; 0xbb8
  11491. 8009048: 3203 adds r2, #3
  11492. 800904a: 4621 mov r1, r4
  11493. 800904c: 481a ldr r0, [pc, #104] ; (80090b8 <RF_Ctrl_Main+0x84>)
  11494. 800904e: f7fd fd89 bl 8006b64 <HAL_UART_Transmit>
  11495. printf("Function : %s LINE : %d type : %d \r\n",__func__,__LINE__,type);
  11496. #endif
  11497. break;
  11498. }
  11499. return ret;
  11500. }
  11501. 8009052: 4628 mov r0, r5
  11502. 8009054: bd70 pop {r4, r5, r6, pc}
  11503. switch(type){
  11504. 8009056: 2e03 cmp r6, #3
  11505. 8009058: d8fb bhi.n 8009052 <RF_Ctrl_Main+0x1e>
  11506. 800905a: e8df f006 tbb [pc, r6]
  11507. 800905e: 2002 .short 0x2002
  11508. 8009060: 2926 .short 0x2926
  11509. 8009062: 2300 movs r3, #0
  11510. printf("%02x ",data_buf[i]);
  11511. 8009064: 4e15 ldr r6, [pc, #84] ; (80090bc <RF_Ctrl_Main+0x88>)
  11512. for(uint8_t i =0 ; i < data_buf[Length] + 6; i++)
  11513. 8009066: 78a2 ldrb r2, [r4, #2]
  11514. 8009068: 1c5d adds r5, r3, #1
  11515. 800906a: 3205 adds r2, #5
  11516. 800906c: b2db uxtb r3, r3
  11517. 800906e: 429a cmp r2, r3
  11518. 8009070: da0f bge.n 8009092 <RF_Ctrl_Main+0x5e>
  11519. printf("Reset Start \r\n");
  11520. 8009072: 4813 ldr r0, [pc, #76] ; (80090c0 <RF_Ctrl_Main+0x8c>)
  11521. 8009074: f000 fd64 bl 8009b40 <puts>
  11522. \details Acts as a special kind of Data Memory Barrier.
  11523. It completes when all explicit memory accesses before this instruction complete.
  11524. */
  11525. __attribute__((always_inline)) __STATIC_INLINE void __DSB(void)
  11526. {
  11527. __ASM volatile ("dsb 0xF":::"memory");
  11528. 8009078: f3bf 8f4f dsb sy
  11529. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11530. 800907c: 4911 ldr r1, [pc, #68] ; (80090c4 <RF_Ctrl_Main+0x90>)
  11531. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11532. 800907e: 4b12 ldr r3, [pc, #72] ; (80090c8 <RF_Ctrl_Main+0x94>)
  11533. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11534. 8009080: 68ca ldr r2, [r1, #12]
  11535. 8009082: f402 62e0 and.w r2, r2, #1792 ; 0x700
  11536. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11537. 8009086: 4313 orrs r3, r2
  11538. 8009088: 60cb str r3, [r1, #12]
  11539. 800908a: f3bf 8f4f dsb sy
  11540. __ASM volatile ("nop");
  11541. 800908e: bf00 nop
  11542. 8009090: e7fd b.n 800908e <RF_Ctrl_Main+0x5a>
  11543. printf("%02x ",data_buf[i]);
  11544. 8009092: 5ce1 ldrb r1, [r4, r3]
  11545. 8009094: 4630 mov r0, r6
  11546. 8009096: f000 fcdf bl 8009a58 <iprintf>
  11547. 800909a: 462b mov r3, r5
  11548. 800909c: e7e3 b.n 8009066 <RF_Ctrl_Main+0x32>
  11549. RF_Operate(&data_buf[Header]);
  11550. 800909e: 4620 mov r0, r4
  11551. 80090a0: f7ff fb40 bl 8008724 <RF_Operate>
  11552. RF_Status_Ack();
  11553. 80090a4: f7ff fb22 bl 80086ec <RF_Status_Ack>
  11554. break;
  11555. 80090a8: e7d3 b.n 8009052 <RF_Ctrl_Main+0x1e>
  11556. RF_Status_Get();
  11557. 80090aa: f7ff fb01 bl 80086b0 <RF_Status_Get>
  11558. break;
  11559. 80090ae: e7d0 b.n 8009052 <RF_Ctrl_Main+0x1e>
  11560. Bluecell_Flash_Write(&Prev_data[INDEX_BLUE_HEADER]);
  11561. 80090b0: 4806 ldr r0, [pc, #24] ; (80090cc <RF_Ctrl_Main+0x98>)
  11562. 80090b2: f7fe fbe9 bl 8007888 <Bluecell_Flash_Write>
  11563. 80090b6: e7f5 b.n 80090a4 <RF_Ctrl_Main+0x70>
  11564. 80090b8: 20000700 .word 0x20000700
  11565. 80090bc: 0800bac7 .word 0x0800bac7
  11566. 80090c0: 0800bacd .word 0x0800bacd
  11567. 80090c4: e000ed00 .word 0xe000ed00
  11568. 80090c8: 05fa0004 .word 0x05fa0004
  11569. 80090cc: 200005e3 .word 0x200005e3
  11570. 080090d0 <Reset_Handler>:
  11571. .weak Reset_Handler
  11572. .type Reset_Handler, %function
  11573. Reset_Handler:
  11574. /* Copy the data segment initializers from flash to SRAM */
  11575. movs r1, #0
  11576. 80090d0: 2100 movs r1, #0
  11577. b LoopCopyDataInit
  11578. 80090d2: e003 b.n 80090dc <LoopCopyDataInit>
  11579. 080090d4 <CopyDataInit>:
  11580. CopyDataInit:
  11581. ldr r3, =_sidata
  11582. 80090d4: 4b0b ldr r3, [pc, #44] ; (8009104 <LoopFillZerobss+0x14>)
  11583. ldr r3, [r3, r1]
  11584. 80090d6: 585b ldr r3, [r3, r1]
  11585. str r3, [r0, r1]
  11586. 80090d8: 5043 str r3, [r0, r1]
  11587. adds r1, r1, #4
  11588. 80090da: 3104 adds r1, #4
  11589. 080090dc <LoopCopyDataInit>:
  11590. LoopCopyDataInit:
  11591. ldr r0, =_sdata
  11592. 80090dc: 480a ldr r0, [pc, #40] ; (8009108 <LoopFillZerobss+0x18>)
  11593. ldr r3, =_edata
  11594. 80090de: 4b0b ldr r3, [pc, #44] ; (800910c <LoopFillZerobss+0x1c>)
  11595. adds r2, r0, r1
  11596. 80090e0: 1842 adds r2, r0, r1
  11597. cmp r2, r3
  11598. 80090e2: 429a cmp r2, r3
  11599. bcc CopyDataInit
  11600. 80090e4: d3f6 bcc.n 80090d4 <CopyDataInit>
  11601. ldr r2, =_sbss
  11602. 80090e6: 4a0a ldr r2, [pc, #40] ; (8009110 <LoopFillZerobss+0x20>)
  11603. b LoopFillZerobss
  11604. 80090e8: e002 b.n 80090f0 <LoopFillZerobss>
  11605. 080090ea <FillZerobss>:
  11606. /* Zero fill the bss segment. */
  11607. FillZerobss:
  11608. movs r3, #0
  11609. 80090ea: 2300 movs r3, #0
  11610. str r3, [r2], #4
  11611. 80090ec: f842 3b04 str.w r3, [r2], #4
  11612. 080090f0 <LoopFillZerobss>:
  11613. LoopFillZerobss:
  11614. ldr r3, = _ebss
  11615. 80090f0: 4b08 ldr r3, [pc, #32] ; (8009114 <LoopFillZerobss+0x24>)
  11616. cmp r2, r3
  11617. 80090f2: 429a cmp r2, r3
  11618. bcc FillZerobss
  11619. 80090f4: d3f9 bcc.n 80090ea <FillZerobss>
  11620. /* Call the clock system intitialization function.*/
  11621. bl SystemInit
  11622. 80090f6: f7ff fa2f bl 8008558 <SystemInit>
  11623. /* Call static constructors */
  11624. bl __libc_init_array
  11625. 80090fa: f000 f815 bl 8009128 <__libc_init_array>
  11626. /* Call the application's entry point.*/
  11627. bl main
  11628. 80090fe: f7fe fdb3 bl 8007c68 <main>
  11629. bx lr
  11630. 8009102: 4770 bx lr
  11631. ldr r3, =_sidata
  11632. 8009104: 0800bda8 .word 0x0800bda8
  11633. ldr r0, =_sdata
  11634. 8009108: 20000000 .word 0x20000000
  11635. ldr r3, =_edata
  11636. 800910c: 2000041c .word 0x2000041c
  11637. ldr r2, =_sbss
  11638. 8009110: 20000420 .word 0x20000420
  11639. ldr r3, = _ebss
  11640. 8009114: 200017e4 .word 0x200017e4
  11641. 08009118 <ADC1_2_IRQHandler>:
  11642. * @retval : None
  11643. */
  11644. .section .text.Default_Handler,"ax",%progbits
  11645. Default_Handler:
  11646. Infinite_Loop:
  11647. b Infinite_Loop
  11648. 8009118: e7fe b.n 8009118 <ADC1_2_IRQHandler>
  11649. ...
  11650. 0800911c <__errno>:
  11651. 800911c: 4b01 ldr r3, [pc, #4] ; (8009124 <__errno+0x8>)
  11652. 800911e: 6818 ldr r0, [r3, #0]
  11653. 8009120: 4770 bx lr
  11654. 8009122: bf00 nop
  11655. 8009124: 2000024c .word 0x2000024c
  11656. 08009128 <__libc_init_array>:
  11657. 8009128: b570 push {r4, r5, r6, lr}
  11658. 800912a: 2500 movs r5, #0
  11659. 800912c: 4e0c ldr r6, [pc, #48] ; (8009160 <__libc_init_array+0x38>)
  11660. 800912e: 4c0d ldr r4, [pc, #52] ; (8009164 <__libc_init_array+0x3c>)
  11661. 8009130: 1ba4 subs r4, r4, r6
  11662. 8009132: 10a4 asrs r4, r4, #2
  11663. 8009134: 42a5 cmp r5, r4
  11664. 8009136: d109 bne.n 800914c <__libc_init_array+0x24>
  11665. 8009138: f002 fc8c bl 800ba54 <_init>
  11666. 800913c: 2500 movs r5, #0
  11667. 800913e: 4e0a ldr r6, [pc, #40] ; (8009168 <__libc_init_array+0x40>)
  11668. 8009140: 4c0a ldr r4, [pc, #40] ; (800916c <__libc_init_array+0x44>)
  11669. 8009142: 1ba4 subs r4, r4, r6
  11670. 8009144: 10a4 asrs r4, r4, #2
  11671. 8009146: 42a5 cmp r5, r4
  11672. 8009148: d105 bne.n 8009156 <__libc_init_array+0x2e>
  11673. 800914a: bd70 pop {r4, r5, r6, pc}
  11674. 800914c: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  11675. 8009150: 4798 blx r3
  11676. 8009152: 3501 adds r5, #1
  11677. 8009154: e7ee b.n 8009134 <__libc_init_array+0xc>
  11678. 8009156: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  11679. 800915a: 4798 blx r3
  11680. 800915c: 3501 adds r5, #1
  11681. 800915e: e7f2 b.n 8009146 <__libc_init_array+0x1e>
  11682. 8009160: 0800bda0 .word 0x0800bda0
  11683. 8009164: 0800bda0 .word 0x0800bda0
  11684. 8009168: 0800bda0 .word 0x0800bda0
  11685. 800916c: 0800bda4 .word 0x0800bda4
  11686. 08009170 <memcpy>:
  11687. 8009170: b510 push {r4, lr}
  11688. 8009172: 1e43 subs r3, r0, #1
  11689. 8009174: 440a add r2, r1
  11690. 8009176: 4291 cmp r1, r2
  11691. 8009178: d100 bne.n 800917c <memcpy+0xc>
  11692. 800917a: bd10 pop {r4, pc}
  11693. 800917c: f811 4b01 ldrb.w r4, [r1], #1
  11694. 8009180: f803 4f01 strb.w r4, [r3, #1]!
  11695. 8009184: e7f7 b.n 8009176 <memcpy+0x6>
  11696. 08009186 <memset>:
  11697. 8009186: 4603 mov r3, r0
  11698. 8009188: 4402 add r2, r0
  11699. 800918a: 4293 cmp r3, r2
  11700. 800918c: d100 bne.n 8009190 <memset+0xa>
  11701. 800918e: 4770 bx lr
  11702. 8009190: f803 1b01 strb.w r1, [r3], #1
  11703. 8009194: e7f9 b.n 800918a <memset+0x4>
  11704. 08009196 <__cvt>:
  11705. 8009196: 2b00 cmp r3, #0
  11706. 8009198: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  11707. 800919c: 461e mov r6, r3
  11708. 800919e: bfbb ittet lt
  11709. 80091a0: f103 4300 addlt.w r3, r3, #2147483648 ; 0x80000000
  11710. 80091a4: 461e movlt r6, r3
  11711. 80091a6: 2300 movge r3, #0
  11712. 80091a8: 232d movlt r3, #45 ; 0x2d
  11713. 80091aa: b088 sub sp, #32
  11714. 80091ac: 9f14 ldr r7, [sp, #80] ; 0x50
  11715. 80091ae: 9912 ldr r1, [sp, #72] ; 0x48
  11716. 80091b0: f027 0720 bic.w r7, r7, #32
  11717. 80091b4: 2f46 cmp r7, #70 ; 0x46
  11718. 80091b6: 4614 mov r4, r2
  11719. 80091b8: 9d10 ldr r5, [sp, #64] ; 0x40
  11720. 80091ba: f8dd a04c ldr.w sl, [sp, #76] ; 0x4c
  11721. 80091be: 700b strb r3, [r1, #0]
  11722. 80091c0: d004 beq.n 80091cc <__cvt+0x36>
  11723. 80091c2: 2f45 cmp r7, #69 ; 0x45
  11724. 80091c4: d100 bne.n 80091c8 <__cvt+0x32>
  11725. 80091c6: 3501 adds r5, #1
  11726. 80091c8: 2302 movs r3, #2
  11727. 80091ca: e000 b.n 80091ce <__cvt+0x38>
  11728. 80091cc: 2303 movs r3, #3
  11729. 80091ce: aa07 add r2, sp, #28
  11730. 80091d0: 9204 str r2, [sp, #16]
  11731. 80091d2: aa06 add r2, sp, #24
  11732. 80091d4: 9203 str r2, [sp, #12]
  11733. 80091d6: e88d 0428 stmia.w sp, {r3, r5, sl}
  11734. 80091da: 4622 mov r2, r4
  11735. 80091dc: 4633 mov r3, r6
  11736. 80091de: f000 febb bl 8009f58 <_dtoa_r>
  11737. 80091e2: 2f47 cmp r7, #71 ; 0x47
  11738. 80091e4: 4680 mov r8, r0
  11739. 80091e6: d102 bne.n 80091ee <__cvt+0x58>
  11740. 80091e8: 9b11 ldr r3, [sp, #68] ; 0x44
  11741. 80091ea: 07db lsls r3, r3, #31
  11742. 80091ec: d526 bpl.n 800923c <__cvt+0xa6>
  11743. 80091ee: 2f46 cmp r7, #70 ; 0x46
  11744. 80091f0: eb08 0905 add.w r9, r8, r5
  11745. 80091f4: d111 bne.n 800921a <__cvt+0x84>
  11746. 80091f6: f898 3000 ldrb.w r3, [r8]
  11747. 80091fa: 2b30 cmp r3, #48 ; 0x30
  11748. 80091fc: d10a bne.n 8009214 <__cvt+0x7e>
  11749. 80091fe: 2200 movs r2, #0
  11750. 8009200: 2300 movs r3, #0
  11751. 8009202: 4620 mov r0, r4
  11752. 8009204: 4631 mov r1, r6
  11753. 8009206: f7fb fc43 bl 8004a90 <__aeabi_dcmpeq>
  11754. 800920a: b918 cbnz r0, 8009214 <__cvt+0x7e>
  11755. 800920c: f1c5 0501 rsb r5, r5, #1
  11756. 8009210: f8ca 5000 str.w r5, [sl]
  11757. 8009214: f8da 3000 ldr.w r3, [sl]
  11758. 8009218: 4499 add r9, r3
  11759. 800921a: 2200 movs r2, #0
  11760. 800921c: 2300 movs r3, #0
  11761. 800921e: 4620 mov r0, r4
  11762. 8009220: 4631 mov r1, r6
  11763. 8009222: f7fb fc35 bl 8004a90 <__aeabi_dcmpeq>
  11764. 8009226: b938 cbnz r0, 8009238 <__cvt+0xa2>
  11765. 8009228: 2230 movs r2, #48 ; 0x30
  11766. 800922a: 9b07 ldr r3, [sp, #28]
  11767. 800922c: 4599 cmp r9, r3
  11768. 800922e: d905 bls.n 800923c <__cvt+0xa6>
  11769. 8009230: 1c59 adds r1, r3, #1
  11770. 8009232: 9107 str r1, [sp, #28]
  11771. 8009234: 701a strb r2, [r3, #0]
  11772. 8009236: e7f8 b.n 800922a <__cvt+0x94>
  11773. 8009238: f8cd 901c str.w r9, [sp, #28]
  11774. 800923c: 4640 mov r0, r8
  11775. 800923e: 9b07 ldr r3, [sp, #28]
  11776. 8009240: 9a15 ldr r2, [sp, #84] ; 0x54
  11777. 8009242: eba3 0308 sub.w r3, r3, r8
  11778. 8009246: 6013 str r3, [r2, #0]
  11779. 8009248: b008 add sp, #32
  11780. 800924a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  11781. 0800924e <__exponent>:
  11782. 800924e: 4603 mov r3, r0
  11783. 8009250: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr}
  11784. 8009252: 2900 cmp r1, #0
  11785. 8009254: f803 2b02 strb.w r2, [r3], #2
  11786. 8009258: bfb6 itet lt
  11787. 800925a: 222d movlt r2, #45 ; 0x2d
  11788. 800925c: 222b movge r2, #43 ; 0x2b
  11789. 800925e: 4249 neglt r1, r1
  11790. 8009260: 2909 cmp r1, #9
  11791. 8009262: 7042 strb r2, [r0, #1]
  11792. 8009264: dd21 ble.n 80092aa <__exponent+0x5c>
  11793. 8009266: f10d 0207 add.w r2, sp, #7
  11794. 800926a: 4617 mov r7, r2
  11795. 800926c: 260a movs r6, #10
  11796. 800926e: fb91 f5f6 sdiv r5, r1, r6
  11797. 8009272: fb06 1115 mls r1, r6, r5, r1
  11798. 8009276: 2d09 cmp r5, #9
  11799. 8009278: f101 0130 add.w r1, r1, #48 ; 0x30
  11800. 800927c: f802 1c01 strb.w r1, [r2, #-1]
  11801. 8009280: f102 34ff add.w r4, r2, #4294967295
  11802. 8009284: 4629 mov r1, r5
  11803. 8009286: dc09 bgt.n 800929c <__exponent+0x4e>
  11804. 8009288: 3130 adds r1, #48 ; 0x30
  11805. 800928a: 3a02 subs r2, #2
  11806. 800928c: f804 1c01 strb.w r1, [r4, #-1]
  11807. 8009290: 42ba cmp r2, r7
  11808. 8009292: 461c mov r4, r3
  11809. 8009294: d304 bcc.n 80092a0 <__exponent+0x52>
  11810. 8009296: 1a20 subs r0, r4, r0
  11811. 8009298: b003 add sp, #12
  11812. 800929a: bdf0 pop {r4, r5, r6, r7, pc}
  11813. 800929c: 4622 mov r2, r4
  11814. 800929e: e7e6 b.n 800926e <__exponent+0x20>
  11815. 80092a0: f812 1b01 ldrb.w r1, [r2], #1
  11816. 80092a4: f803 1b01 strb.w r1, [r3], #1
  11817. 80092a8: e7f2 b.n 8009290 <__exponent+0x42>
  11818. 80092aa: 2230 movs r2, #48 ; 0x30
  11819. 80092ac: 461c mov r4, r3
  11820. 80092ae: 4411 add r1, r2
  11821. 80092b0: f804 2b02 strb.w r2, [r4], #2
  11822. 80092b4: 7059 strb r1, [r3, #1]
  11823. 80092b6: e7ee b.n 8009296 <__exponent+0x48>
  11824. 080092b8 <_printf_float>:
  11825. 80092b8: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  11826. 80092bc: b091 sub sp, #68 ; 0x44
  11827. 80092be: 460c mov r4, r1
  11828. 80092c0: 9f1a ldr r7, [sp, #104] ; 0x68
  11829. 80092c2: 4693 mov fp, r2
  11830. 80092c4: 461e mov r6, r3
  11831. 80092c6: 4605 mov r5, r0
  11832. 80092c8: f001 fd96 bl 800adf8 <_localeconv_r>
  11833. 80092cc: 6803 ldr r3, [r0, #0]
  11834. 80092ce: 4618 mov r0, r3
  11835. 80092d0: 9309 str r3, [sp, #36] ; 0x24
  11836. 80092d2: f7fa ffa9 bl 8004228 <strlen>
  11837. 80092d6: 2300 movs r3, #0
  11838. 80092d8: 930e str r3, [sp, #56] ; 0x38
  11839. 80092da: 683b ldr r3, [r7, #0]
  11840. 80092dc: 900a str r0, [sp, #40] ; 0x28
  11841. 80092de: 3307 adds r3, #7
  11842. 80092e0: f023 0307 bic.w r3, r3, #7
  11843. 80092e4: f103 0208 add.w r2, r3, #8
  11844. 80092e8: f894 8018 ldrb.w r8, [r4, #24]
  11845. 80092ec: f8d4 a000 ldr.w sl, [r4]
  11846. 80092f0: 603a str r2, [r7, #0]
  11847. 80092f2: e9d3 2300 ldrd r2, r3, [r3]
  11848. 80092f6: e9c4 2312 strd r2, r3, [r4, #72] ; 0x48
  11849. 80092fa: f8d4 904c ldr.w r9, [r4, #76] ; 0x4c
  11850. 80092fe: 6ca7 ldr r7, [r4, #72] ; 0x48
  11851. 8009300: f029 4300 bic.w r3, r9, #2147483648 ; 0x80000000
  11852. 8009304: 930b str r3, [sp, #44] ; 0x2c
  11853. 8009306: f04f 32ff mov.w r2, #4294967295
  11854. 800930a: 4ba6 ldr r3, [pc, #664] ; (80095a4 <_printf_float+0x2ec>)
  11855. 800930c: 4638 mov r0, r7
  11856. 800930e: 990b ldr r1, [sp, #44] ; 0x2c
  11857. 8009310: f7fb fbf0 bl 8004af4 <__aeabi_dcmpun>
  11858. 8009314: 2800 cmp r0, #0
  11859. 8009316: f040 81f7 bne.w 8009708 <_printf_float+0x450>
  11860. 800931a: f04f 32ff mov.w r2, #4294967295
  11861. 800931e: 4ba1 ldr r3, [pc, #644] ; (80095a4 <_printf_float+0x2ec>)
  11862. 8009320: 4638 mov r0, r7
  11863. 8009322: 990b ldr r1, [sp, #44] ; 0x2c
  11864. 8009324: f7fb fbc8 bl 8004ab8 <__aeabi_dcmple>
  11865. 8009328: 2800 cmp r0, #0
  11866. 800932a: f040 81ed bne.w 8009708 <_printf_float+0x450>
  11867. 800932e: 2200 movs r2, #0
  11868. 8009330: 2300 movs r3, #0
  11869. 8009332: 4638 mov r0, r7
  11870. 8009334: 4649 mov r1, r9
  11871. 8009336: f7fb fbb5 bl 8004aa4 <__aeabi_dcmplt>
  11872. 800933a: b110 cbz r0, 8009342 <_printf_float+0x8a>
  11873. 800933c: 232d movs r3, #45 ; 0x2d
  11874. 800933e: f884 3043 strb.w r3, [r4, #67] ; 0x43
  11875. 8009342: 4b99 ldr r3, [pc, #612] ; (80095a8 <_printf_float+0x2f0>)
  11876. 8009344: 4f99 ldr r7, [pc, #612] ; (80095ac <_printf_float+0x2f4>)
  11877. 8009346: f1b8 0f47 cmp.w r8, #71 ; 0x47
  11878. 800934a: bf98 it ls
  11879. 800934c: 461f movls r7, r3
  11880. 800934e: 2303 movs r3, #3
  11881. 8009350: f04f 0900 mov.w r9, #0
  11882. 8009354: 6123 str r3, [r4, #16]
  11883. 8009356: f02a 0304 bic.w r3, sl, #4
  11884. 800935a: 6023 str r3, [r4, #0]
  11885. 800935c: 9600 str r6, [sp, #0]
  11886. 800935e: 465b mov r3, fp
  11887. 8009360: aa0f add r2, sp, #60 ; 0x3c
  11888. 8009362: 4621 mov r1, r4
  11889. 8009364: 4628 mov r0, r5
  11890. 8009366: f000 f9df bl 8009728 <_printf_common>
  11891. 800936a: 3001 adds r0, #1
  11892. 800936c: f040 809a bne.w 80094a4 <_printf_float+0x1ec>
  11893. 8009370: f04f 30ff mov.w r0, #4294967295
  11894. 8009374: b011 add sp, #68 ; 0x44
  11895. 8009376: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  11896. 800937a: 6862 ldr r2, [r4, #4]
  11897. 800937c: a80e add r0, sp, #56 ; 0x38
  11898. 800937e: 1c53 adds r3, r2, #1
  11899. 8009380: f10d 0e34 add.w lr, sp, #52 ; 0x34
  11900. 8009384: f44a 6380 orr.w r3, sl, #1024 ; 0x400
  11901. 8009388: d141 bne.n 800940e <_printf_float+0x156>
  11902. 800938a: 2206 movs r2, #6
  11903. 800938c: 6062 str r2, [r4, #4]
  11904. 800938e: 2100 movs r1, #0
  11905. 8009390: 6023 str r3, [r4, #0]
  11906. 8009392: 9301 str r3, [sp, #4]
  11907. 8009394: 6863 ldr r3, [r4, #4]
  11908. 8009396: f10d 0233 add.w r2, sp, #51 ; 0x33
  11909. 800939a: 9005 str r0, [sp, #20]
  11910. 800939c: 9202 str r2, [sp, #8]
  11911. 800939e: 9300 str r3, [sp, #0]
  11912. 80093a0: 463a mov r2, r7
  11913. 80093a2: 464b mov r3, r9
  11914. 80093a4: 9106 str r1, [sp, #24]
  11915. 80093a6: f8cd 8010 str.w r8, [sp, #16]
  11916. 80093aa: f8cd e00c str.w lr, [sp, #12]
  11917. 80093ae: 4628 mov r0, r5
  11918. 80093b0: f7ff fef1 bl 8009196 <__cvt>
  11919. 80093b4: f008 03df and.w r3, r8, #223 ; 0xdf
  11920. 80093b8: 2b47 cmp r3, #71 ; 0x47
  11921. 80093ba: 4607 mov r7, r0
  11922. 80093bc: d109 bne.n 80093d2 <_printf_float+0x11a>
  11923. 80093be: 9b0d ldr r3, [sp, #52] ; 0x34
  11924. 80093c0: 1cd8 adds r0, r3, #3
  11925. 80093c2: db02 blt.n 80093ca <_printf_float+0x112>
  11926. 80093c4: 6862 ldr r2, [r4, #4]
  11927. 80093c6: 4293 cmp r3, r2
  11928. 80093c8: dd59 ble.n 800947e <_printf_float+0x1c6>
  11929. 80093ca: f1a8 0802 sub.w r8, r8, #2
  11930. 80093ce: fa5f f888 uxtb.w r8, r8
  11931. 80093d2: f1b8 0f65 cmp.w r8, #101 ; 0x65
  11932. 80093d6: 990d ldr r1, [sp, #52] ; 0x34
  11933. 80093d8: d836 bhi.n 8009448 <_printf_float+0x190>
  11934. 80093da: 3901 subs r1, #1
  11935. 80093dc: 4642 mov r2, r8
  11936. 80093de: f104 0050 add.w r0, r4, #80 ; 0x50
  11937. 80093e2: 910d str r1, [sp, #52] ; 0x34
  11938. 80093e4: f7ff ff33 bl 800924e <__exponent>
  11939. 80093e8: 9a0e ldr r2, [sp, #56] ; 0x38
  11940. 80093ea: 4681 mov r9, r0
  11941. 80093ec: 1883 adds r3, r0, r2
  11942. 80093ee: 2a01 cmp r2, #1
  11943. 80093f0: 6123 str r3, [r4, #16]
  11944. 80093f2: dc02 bgt.n 80093fa <_printf_float+0x142>
  11945. 80093f4: 6822 ldr r2, [r4, #0]
  11946. 80093f6: 07d1 lsls r1, r2, #31
  11947. 80093f8: d501 bpl.n 80093fe <_printf_float+0x146>
  11948. 80093fa: 3301 adds r3, #1
  11949. 80093fc: 6123 str r3, [r4, #16]
  11950. 80093fe: f89d 3033 ldrb.w r3, [sp, #51] ; 0x33
  11951. 8009402: 2b00 cmp r3, #0
  11952. 8009404: d0aa beq.n 800935c <_printf_float+0xa4>
  11953. 8009406: 232d movs r3, #45 ; 0x2d
  11954. 8009408: f884 3043 strb.w r3, [r4, #67] ; 0x43
  11955. 800940c: e7a6 b.n 800935c <_printf_float+0xa4>
  11956. 800940e: f1b8 0f67 cmp.w r8, #103 ; 0x67
  11957. 8009412: d002 beq.n 800941a <_printf_float+0x162>
  11958. 8009414: f1b8 0f47 cmp.w r8, #71 ; 0x47
  11959. 8009418: d1b9 bne.n 800938e <_printf_float+0xd6>
  11960. 800941a: b19a cbz r2, 8009444 <_printf_float+0x18c>
  11961. 800941c: 2100 movs r1, #0
  11962. 800941e: 9106 str r1, [sp, #24]
  11963. 8009420: f10d 0133 add.w r1, sp, #51 ; 0x33
  11964. 8009424: e88d 000c stmia.w sp, {r2, r3}
  11965. 8009428: 6023 str r3, [r4, #0]
  11966. 800942a: 9005 str r0, [sp, #20]
  11967. 800942c: 463a mov r2, r7
  11968. 800942e: f8cd 8010 str.w r8, [sp, #16]
  11969. 8009432: f8cd e00c str.w lr, [sp, #12]
  11970. 8009436: 9102 str r1, [sp, #8]
  11971. 8009438: 464b mov r3, r9
  11972. 800943a: 4628 mov r0, r5
  11973. 800943c: f7ff feab bl 8009196 <__cvt>
  11974. 8009440: 4607 mov r7, r0
  11975. 8009442: e7bc b.n 80093be <_printf_float+0x106>
  11976. 8009444: 2201 movs r2, #1
  11977. 8009446: e7a1 b.n 800938c <_printf_float+0xd4>
  11978. 8009448: f1b8 0f66 cmp.w r8, #102 ; 0x66
  11979. 800944c: d119 bne.n 8009482 <_printf_float+0x1ca>
  11980. 800944e: 2900 cmp r1, #0
  11981. 8009450: 6863 ldr r3, [r4, #4]
  11982. 8009452: dd0c ble.n 800946e <_printf_float+0x1b6>
  11983. 8009454: 6121 str r1, [r4, #16]
  11984. 8009456: b913 cbnz r3, 800945e <_printf_float+0x1a6>
  11985. 8009458: 6822 ldr r2, [r4, #0]
  11986. 800945a: 07d2 lsls r2, r2, #31
  11987. 800945c: d502 bpl.n 8009464 <_printf_float+0x1ac>
  11988. 800945e: 3301 adds r3, #1
  11989. 8009460: 440b add r3, r1
  11990. 8009462: 6123 str r3, [r4, #16]
  11991. 8009464: 9b0d ldr r3, [sp, #52] ; 0x34
  11992. 8009466: f04f 0900 mov.w r9, #0
  11993. 800946a: 65a3 str r3, [r4, #88] ; 0x58
  11994. 800946c: e7c7 b.n 80093fe <_printf_float+0x146>
  11995. 800946e: b913 cbnz r3, 8009476 <_printf_float+0x1be>
  11996. 8009470: 6822 ldr r2, [r4, #0]
  11997. 8009472: 07d0 lsls r0, r2, #31
  11998. 8009474: d501 bpl.n 800947a <_printf_float+0x1c2>
  11999. 8009476: 3302 adds r3, #2
  12000. 8009478: e7f3 b.n 8009462 <_printf_float+0x1aa>
  12001. 800947a: 2301 movs r3, #1
  12002. 800947c: e7f1 b.n 8009462 <_printf_float+0x1aa>
  12003. 800947e: f04f 0867 mov.w r8, #103 ; 0x67
  12004. 8009482: 9b0d ldr r3, [sp, #52] ; 0x34
  12005. 8009484: 9a0e ldr r2, [sp, #56] ; 0x38
  12006. 8009486: 4293 cmp r3, r2
  12007. 8009488: db05 blt.n 8009496 <_printf_float+0x1de>
  12008. 800948a: 6822 ldr r2, [r4, #0]
  12009. 800948c: 6123 str r3, [r4, #16]
  12010. 800948e: 07d1 lsls r1, r2, #31
  12011. 8009490: d5e8 bpl.n 8009464 <_printf_float+0x1ac>
  12012. 8009492: 3301 adds r3, #1
  12013. 8009494: e7e5 b.n 8009462 <_printf_float+0x1aa>
  12014. 8009496: 2b00 cmp r3, #0
  12015. 8009498: bfcc ite gt
  12016. 800949a: 2301 movgt r3, #1
  12017. 800949c: f1c3 0302 rsble r3, r3, #2
  12018. 80094a0: 4413 add r3, r2
  12019. 80094a2: e7de b.n 8009462 <_printf_float+0x1aa>
  12020. 80094a4: 6823 ldr r3, [r4, #0]
  12021. 80094a6: 055a lsls r2, r3, #21
  12022. 80094a8: d407 bmi.n 80094ba <_printf_float+0x202>
  12023. 80094aa: 6923 ldr r3, [r4, #16]
  12024. 80094ac: 463a mov r2, r7
  12025. 80094ae: 4659 mov r1, fp
  12026. 80094b0: 4628 mov r0, r5
  12027. 80094b2: 47b0 blx r6
  12028. 80094b4: 3001 adds r0, #1
  12029. 80094b6: d12a bne.n 800950e <_printf_float+0x256>
  12030. 80094b8: e75a b.n 8009370 <_printf_float+0xb8>
  12031. 80094ba: f1b8 0f65 cmp.w r8, #101 ; 0x65
  12032. 80094be: f240 80dc bls.w 800967a <_printf_float+0x3c2>
  12033. 80094c2: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  12034. 80094c6: 2200 movs r2, #0
  12035. 80094c8: 2300 movs r3, #0
  12036. 80094ca: f7fb fae1 bl 8004a90 <__aeabi_dcmpeq>
  12037. 80094ce: 2800 cmp r0, #0
  12038. 80094d0: d039 beq.n 8009546 <_printf_float+0x28e>
  12039. 80094d2: 2301 movs r3, #1
  12040. 80094d4: 4a36 ldr r2, [pc, #216] ; (80095b0 <_printf_float+0x2f8>)
  12041. 80094d6: 4659 mov r1, fp
  12042. 80094d8: 4628 mov r0, r5
  12043. 80094da: 47b0 blx r6
  12044. 80094dc: 3001 adds r0, #1
  12045. 80094de: f43f af47 beq.w 8009370 <_printf_float+0xb8>
  12046. 80094e2: 9b0e ldr r3, [sp, #56] ; 0x38
  12047. 80094e4: 9a0d ldr r2, [sp, #52] ; 0x34
  12048. 80094e6: 429a cmp r2, r3
  12049. 80094e8: db02 blt.n 80094f0 <_printf_float+0x238>
  12050. 80094ea: 6823 ldr r3, [r4, #0]
  12051. 80094ec: 07d8 lsls r0, r3, #31
  12052. 80094ee: d50e bpl.n 800950e <_printf_float+0x256>
  12053. 80094f0: 9b0a ldr r3, [sp, #40] ; 0x28
  12054. 80094f2: 9a09 ldr r2, [sp, #36] ; 0x24
  12055. 80094f4: 4659 mov r1, fp
  12056. 80094f6: 4628 mov r0, r5
  12057. 80094f8: 47b0 blx r6
  12058. 80094fa: 3001 adds r0, #1
  12059. 80094fc: f43f af38 beq.w 8009370 <_printf_float+0xb8>
  12060. 8009500: 2700 movs r7, #0
  12061. 8009502: f104 081a add.w r8, r4, #26
  12062. 8009506: 9b0e ldr r3, [sp, #56] ; 0x38
  12063. 8009508: 3b01 subs r3, #1
  12064. 800950a: 429f cmp r7, r3
  12065. 800950c: db11 blt.n 8009532 <_printf_float+0x27a>
  12066. 800950e: 6823 ldr r3, [r4, #0]
  12067. 8009510: 079f lsls r7, r3, #30
  12068. 8009512: d508 bpl.n 8009526 <_printf_float+0x26e>
  12069. 8009514: 2700 movs r7, #0
  12070. 8009516: f104 0819 add.w r8, r4, #25
  12071. 800951a: 68e3 ldr r3, [r4, #12]
  12072. 800951c: 9a0f ldr r2, [sp, #60] ; 0x3c
  12073. 800951e: 1a9b subs r3, r3, r2
  12074. 8009520: 429f cmp r7, r3
  12075. 8009522: f2c0 80e7 blt.w 80096f4 <_printf_float+0x43c>
  12076. 8009526: 68e0 ldr r0, [r4, #12]
  12077. 8009528: 9b0f ldr r3, [sp, #60] ; 0x3c
  12078. 800952a: 4298 cmp r0, r3
  12079. 800952c: bfb8 it lt
  12080. 800952e: 4618 movlt r0, r3
  12081. 8009530: e720 b.n 8009374 <_printf_float+0xbc>
  12082. 8009532: 2301 movs r3, #1
  12083. 8009534: 4642 mov r2, r8
  12084. 8009536: 4659 mov r1, fp
  12085. 8009538: 4628 mov r0, r5
  12086. 800953a: 47b0 blx r6
  12087. 800953c: 3001 adds r0, #1
  12088. 800953e: f43f af17 beq.w 8009370 <_printf_float+0xb8>
  12089. 8009542: 3701 adds r7, #1
  12090. 8009544: e7df b.n 8009506 <_printf_float+0x24e>
  12091. 8009546: 9b0d ldr r3, [sp, #52] ; 0x34
  12092. 8009548: 2b00 cmp r3, #0
  12093. 800954a: dc33 bgt.n 80095b4 <_printf_float+0x2fc>
  12094. 800954c: 2301 movs r3, #1
  12095. 800954e: 4a18 ldr r2, [pc, #96] ; (80095b0 <_printf_float+0x2f8>)
  12096. 8009550: 4659 mov r1, fp
  12097. 8009552: 4628 mov r0, r5
  12098. 8009554: 47b0 blx r6
  12099. 8009556: 3001 adds r0, #1
  12100. 8009558: f43f af0a beq.w 8009370 <_printf_float+0xb8>
  12101. 800955c: 9b0d ldr r3, [sp, #52] ; 0x34
  12102. 800955e: b923 cbnz r3, 800956a <_printf_float+0x2b2>
  12103. 8009560: 9b0e ldr r3, [sp, #56] ; 0x38
  12104. 8009562: b913 cbnz r3, 800956a <_printf_float+0x2b2>
  12105. 8009564: 6823 ldr r3, [r4, #0]
  12106. 8009566: 07d9 lsls r1, r3, #31
  12107. 8009568: d5d1 bpl.n 800950e <_printf_float+0x256>
  12108. 800956a: 9b0a ldr r3, [sp, #40] ; 0x28
  12109. 800956c: 9a09 ldr r2, [sp, #36] ; 0x24
  12110. 800956e: 4659 mov r1, fp
  12111. 8009570: 4628 mov r0, r5
  12112. 8009572: 47b0 blx r6
  12113. 8009574: 3001 adds r0, #1
  12114. 8009576: f43f aefb beq.w 8009370 <_printf_float+0xb8>
  12115. 800957a: f04f 0800 mov.w r8, #0
  12116. 800957e: f104 091a add.w r9, r4, #26
  12117. 8009582: 9b0d ldr r3, [sp, #52] ; 0x34
  12118. 8009584: 425b negs r3, r3
  12119. 8009586: 4598 cmp r8, r3
  12120. 8009588: db01 blt.n 800958e <_printf_float+0x2d6>
  12121. 800958a: 9b0e ldr r3, [sp, #56] ; 0x38
  12122. 800958c: e78e b.n 80094ac <_printf_float+0x1f4>
  12123. 800958e: 2301 movs r3, #1
  12124. 8009590: 464a mov r2, r9
  12125. 8009592: 4659 mov r1, fp
  12126. 8009594: 4628 mov r0, r5
  12127. 8009596: 47b0 blx r6
  12128. 8009598: 3001 adds r0, #1
  12129. 800959a: f43f aee9 beq.w 8009370 <_printf_float+0xb8>
  12130. 800959e: f108 0801 add.w r8, r8, #1
  12131. 80095a2: e7ee b.n 8009582 <_printf_float+0x2ca>
  12132. 80095a4: 7fefffff .word 0x7fefffff
  12133. 80095a8: 0800bae0 .word 0x0800bae0
  12134. 80095ac: 0800bae4 .word 0x0800bae4
  12135. 80095b0: 0800baf0 .word 0x0800baf0
  12136. 80095b4: 9a0e ldr r2, [sp, #56] ; 0x38
  12137. 80095b6: 6da3 ldr r3, [r4, #88] ; 0x58
  12138. 80095b8: 429a cmp r2, r3
  12139. 80095ba: bfa8 it ge
  12140. 80095bc: 461a movge r2, r3
  12141. 80095be: 2a00 cmp r2, #0
  12142. 80095c0: 4690 mov r8, r2
  12143. 80095c2: dc36 bgt.n 8009632 <_printf_float+0x37a>
  12144. 80095c4: f04f 0a00 mov.w sl, #0
  12145. 80095c8: f104 031a add.w r3, r4, #26
  12146. 80095cc: ea28 78e8 bic.w r8, r8, r8, asr #31
  12147. 80095d0: 930b str r3, [sp, #44] ; 0x2c
  12148. 80095d2: f8d4 9058 ldr.w r9, [r4, #88] ; 0x58
  12149. 80095d6: eba9 0308 sub.w r3, r9, r8
  12150. 80095da: 459a cmp sl, r3
  12151. 80095dc: db31 blt.n 8009642 <_printf_float+0x38a>
  12152. 80095de: 9b0e ldr r3, [sp, #56] ; 0x38
  12153. 80095e0: 9a0d ldr r2, [sp, #52] ; 0x34
  12154. 80095e2: 429a cmp r2, r3
  12155. 80095e4: db38 blt.n 8009658 <_printf_float+0x3a0>
  12156. 80095e6: 6823 ldr r3, [r4, #0]
  12157. 80095e8: 07da lsls r2, r3, #31
  12158. 80095ea: d435 bmi.n 8009658 <_printf_float+0x3a0>
  12159. 80095ec: 9b0e ldr r3, [sp, #56] ; 0x38
  12160. 80095ee: 990d ldr r1, [sp, #52] ; 0x34
  12161. 80095f0: eba3 0209 sub.w r2, r3, r9
  12162. 80095f4: eba3 0801 sub.w r8, r3, r1
  12163. 80095f8: 4590 cmp r8, r2
  12164. 80095fa: bfa8 it ge
  12165. 80095fc: 4690 movge r8, r2
  12166. 80095fe: f1b8 0f00 cmp.w r8, #0
  12167. 8009602: dc31 bgt.n 8009668 <_printf_float+0x3b0>
  12168. 8009604: 2700 movs r7, #0
  12169. 8009606: ea28 78e8 bic.w r8, r8, r8, asr #31
  12170. 800960a: f104 091a add.w r9, r4, #26
  12171. 800960e: 9a0d ldr r2, [sp, #52] ; 0x34
  12172. 8009610: 9b0e ldr r3, [sp, #56] ; 0x38
  12173. 8009612: 1a9b subs r3, r3, r2
  12174. 8009614: eba3 0308 sub.w r3, r3, r8
  12175. 8009618: 429f cmp r7, r3
  12176. 800961a: f6bf af78 bge.w 800950e <_printf_float+0x256>
  12177. 800961e: 2301 movs r3, #1
  12178. 8009620: 464a mov r2, r9
  12179. 8009622: 4659 mov r1, fp
  12180. 8009624: 4628 mov r0, r5
  12181. 8009626: 47b0 blx r6
  12182. 8009628: 3001 adds r0, #1
  12183. 800962a: f43f aea1 beq.w 8009370 <_printf_float+0xb8>
  12184. 800962e: 3701 adds r7, #1
  12185. 8009630: e7ed b.n 800960e <_printf_float+0x356>
  12186. 8009632: 4613 mov r3, r2
  12187. 8009634: 4659 mov r1, fp
  12188. 8009636: 463a mov r2, r7
  12189. 8009638: 4628 mov r0, r5
  12190. 800963a: 47b0 blx r6
  12191. 800963c: 3001 adds r0, #1
  12192. 800963e: d1c1 bne.n 80095c4 <_printf_float+0x30c>
  12193. 8009640: e696 b.n 8009370 <_printf_float+0xb8>
  12194. 8009642: 2301 movs r3, #1
  12195. 8009644: 9a0b ldr r2, [sp, #44] ; 0x2c
  12196. 8009646: 4659 mov r1, fp
  12197. 8009648: 4628 mov r0, r5
  12198. 800964a: 47b0 blx r6
  12199. 800964c: 3001 adds r0, #1
  12200. 800964e: f43f ae8f beq.w 8009370 <_printf_float+0xb8>
  12201. 8009652: f10a 0a01 add.w sl, sl, #1
  12202. 8009656: e7bc b.n 80095d2 <_printf_float+0x31a>
  12203. 8009658: 9b0a ldr r3, [sp, #40] ; 0x28
  12204. 800965a: 9a09 ldr r2, [sp, #36] ; 0x24
  12205. 800965c: 4659 mov r1, fp
  12206. 800965e: 4628 mov r0, r5
  12207. 8009660: 47b0 blx r6
  12208. 8009662: 3001 adds r0, #1
  12209. 8009664: d1c2 bne.n 80095ec <_printf_float+0x334>
  12210. 8009666: e683 b.n 8009370 <_printf_float+0xb8>
  12211. 8009668: 4643 mov r3, r8
  12212. 800966a: eb07 0209 add.w r2, r7, r9
  12213. 800966e: 4659 mov r1, fp
  12214. 8009670: 4628 mov r0, r5
  12215. 8009672: 47b0 blx r6
  12216. 8009674: 3001 adds r0, #1
  12217. 8009676: d1c5 bne.n 8009604 <_printf_float+0x34c>
  12218. 8009678: e67a b.n 8009370 <_printf_float+0xb8>
  12219. 800967a: 9a0e ldr r2, [sp, #56] ; 0x38
  12220. 800967c: 2a01 cmp r2, #1
  12221. 800967e: dc01 bgt.n 8009684 <_printf_float+0x3cc>
  12222. 8009680: 07db lsls r3, r3, #31
  12223. 8009682: d534 bpl.n 80096ee <_printf_float+0x436>
  12224. 8009684: 2301 movs r3, #1
  12225. 8009686: 463a mov r2, r7
  12226. 8009688: 4659 mov r1, fp
  12227. 800968a: 4628 mov r0, r5
  12228. 800968c: 47b0 blx r6
  12229. 800968e: 3001 adds r0, #1
  12230. 8009690: f43f ae6e beq.w 8009370 <_printf_float+0xb8>
  12231. 8009694: 9b0a ldr r3, [sp, #40] ; 0x28
  12232. 8009696: 9a09 ldr r2, [sp, #36] ; 0x24
  12233. 8009698: 4659 mov r1, fp
  12234. 800969a: 4628 mov r0, r5
  12235. 800969c: 47b0 blx r6
  12236. 800969e: 3001 adds r0, #1
  12237. 80096a0: f43f ae66 beq.w 8009370 <_printf_float+0xb8>
  12238. 80096a4: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  12239. 80096a8: 2200 movs r2, #0
  12240. 80096aa: 2300 movs r3, #0
  12241. 80096ac: f7fb f9f0 bl 8004a90 <__aeabi_dcmpeq>
  12242. 80096b0: b150 cbz r0, 80096c8 <_printf_float+0x410>
  12243. 80096b2: 2700 movs r7, #0
  12244. 80096b4: f104 081a add.w r8, r4, #26
  12245. 80096b8: 9b0e ldr r3, [sp, #56] ; 0x38
  12246. 80096ba: 3b01 subs r3, #1
  12247. 80096bc: 429f cmp r7, r3
  12248. 80096be: db0c blt.n 80096da <_printf_float+0x422>
  12249. 80096c0: 464b mov r3, r9
  12250. 80096c2: f104 0250 add.w r2, r4, #80 ; 0x50
  12251. 80096c6: e6f2 b.n 80094ae <_printf_float+0x1f6>
  12252. 80096c8: 9b0e ldr r3, [sp, #56] ; 0x38
  12253. 80096ca: 1c7a adds r2, r7, #1
  12254. 80096cc: 3b01 subs r3, #1
  12255. 80096ce: 4659 mov r1, fp
  12256. 80096d0: 4628 mov r0, r5
  12257. 80096d2: 47b0 blx r6
  12258. 80096d4: 3001 adds r0, #1
  12259. 80096d6: d1f3 bne.n 80096c0 <_printf_float+0x408>
  12260. 80096d8: e64a b.n 8009370 <_printf_float+0xb8>
  12261. 80096da: 2301 movs r3, #1
  12262. 80096dc: 4642 mov r2, r8
  12263. 80096de: 4659 mov r1, fp
  12264. 80096e0: 4628 mov r0, r5
  12265. 80096e2: 47b0 blx r6
  12266. 80096e4: 3001 adds r0, #1
  12267. 80096e6: f43f ae43 beq.w 8009370 <_printf_float+0xb8>
  12268. 80096ea: 3701 adds r7, #1
  12269. 80096ec: e7e4 b.n 80096b8 <_printf_float+0x400>
  12270. 80096ee: 2301 movs r3, #1
  12271. 80096f0: 463a mov r2, r7
  12272. 80096f2: e7ec b.n 80096ce <_printf_float+0x416>
  12273. 80096f4: 2301 movs r3, #1
  12274. 80096f6: 4642 mov r2, r8
  12275. 80096f8: 4659 mov r1, fp
  12276. 80096fa: 4628 mov r0, r5
  12277. 80096fc: 47b0 blx r6
  12278. 80096fe: 3001 adds r0, #1
  12279. 8009700: f43f ae36 beq.w 8009370 <_printf_float+0xb8>
  12280. 8009704: 3701 adds r7, #1
  12281. 8009706: e708 b.n 800951a <_printf_float+0x262>
  12282. 8009708: 463a mov r2, r7
  12283. 800970a: 464b mov r3, r9
  12284. 800970c: 4638 mov r0, r7
  12285. 800970e: 4649 mov r1, r9
  12286. 8009710: f7fb f9f0 bl 8004af4 <__aeabi_dcmpun>
  12287. 8009714: 2800 cmp r0, #0
  12288. 8009716: f43f ae30 beq.w 800937a <_printf_float+0xc2>
  12289. 800971a: 4b01 ldr r3, [pc, #4] ; (8009720 <_printf_float+0x468>)
  12290. 800971c: 4f01 ldr r7, [pc, #4] ; (8009724 <_printf_float+0x46c>)
  12291. 800971e: e612 b.n 8009346 <_printf_float+0x8e>
  12292. 8009720: 0800bae8 .word 0x0800bae8
  12293. 8009724: 0800baec .word 0x0800baec
  12294. 08009728 <_printf_common>:
  12295. 8009728: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  12296. 800972c: 4691 mov r9, r2
  12297. 800972e: 461f mov r7, r3
  12298. 8009730: 688a ldr r2, [r1, #8]
  12299. 8009732: 690b ldr r3, [r1, #16]
  12300. 8009734: 4606 mov r6, r0
  12301. 8009736: 4293 cmp r3, r2
  12302. 8009738: bfb8 it lt
  12303. 800973a: 4613 movlt r3, r2
  12304. 800973c: f8c9 3000 str.w r3, [r9]
  12305. 8009740: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  12306. 8009744: 460c mov r4, r1
  12307. 8009746: f8dd 8020 ldr.w r8, [sp, #32]
  12308. 800974a: b112 cbz r2, 8009752 <_printf_common+0x2a>
  12309. 800974c: 3301 adds r3, #1
  12310. 800974e: f8c9 3000 str.w r3, [r9]
  12311. 8009752: 6823 ldr r3, [r4, #0]
  12312. 8009754: 0699 lsls r1, r3, #26
  12313. 8009756: bf42 ittt mi
  12314. 8009758: f8d9 3000 ldrmi.w r3, [r9]
  12315. 800975c: 3302 addmi r3, #2
  12316. 800975e: f8c9 3000 strmi.w r3, [r9]
  12317. 8009762: 6825 ldr r5, [r4, #0]
  12318. 8009764: f015 0506 ands.w r5, r5, #6
  12319. 8009768: d107 bne.n 800977a <_printf_common+0x52>
  12320. 800976a: f104 0a19 add.w sl, r4, #25
  12321. 800976e: 68e3 ldr r3, [r4, #12]
  12322. 8009770: f8d9 2000 ldr.w r2, [r9]
  12323. 8009774: 1a9b subs r3, r3, r2
  12324. 8009776: 429d cmp r5, r3
  12325. 8009778: db2a blt.n 80097d0 <_printf_common+0xa8>
  12326. 800977a: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  12327. 800977e: 6822 ldr r2, [r4, #0]
  12328. 8009780: 3300 adds r3, #0
  12329. 8009782: bf18 it ne
  12330. 8009784: 2301 movne r3, #1
  12331. 8009786: 0692 lsls r2, r2, #26
  12332. 8009788: d42f bmi.n 80097ea <_printf_common+0xc2>
  12333. 800978a: f104 0243 add.w r2, r4, #67 ; 0x43
  12334. 800978e: 4639 mov r1, r7
  12335. 8009790: 4630 mov r0, r6
  12336. 8009792: 47c0 blx r8
  12337. 8009794: 3001 adds r0, #1
  12338. 8009796: d022 beq.n 80097de <_printf_common+0xb6>
  12339. 8009798: 6823 ldr r3, [r4, #0]
  12340. 800979a: 68e5 ldr r5, [r4, #12]
  12341. 800979c: f003 0306 and.w r3, r3, #6
  12342. 80097a0: 2b04 cmp r3, #4
  12343. 80097a2: bf18 it ne
  12344. 80097a4: 2500 movne r5, #0
  12345. 80097a6: f8d9 2000 ldr.w r2, [r9]
  12346. 80097aa: f04f 0900 mov.w r9, #0
  12347. 80097ae: bf08 it eq
  12348. 80097b0: 1aad subeq r5, r5, r2
  12349. 80097b2: 68a3 ldr r3, [r4, #8]
  12350. 80097b4: 6922 ldr r2, [r4, #16]
  12351. 80097b6: bf08 it eq
  12352. 80097b8: ea25 75e5 biceq.w r5, r5, r5, asr #31
  12353. 80097bc: 4293 cmp r3, r2
  12354. 80097be: bfc4 itt gt
  12355. 80097c0: 1a9b subgt r3, r3, r2
  12356. 80097c2: 18ed addgt r5, r5, r3
  12357. 80097c4: 341a adds r4, #26
  12358. 80097c6: 454d cmp r5, r9
  12359. 80097c8: d11b bne.n 8009802 <_printf_common+0xda>
  12360. 80097ca: 2000 movs r0, #0
  12361. 80097cc: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12362. 80097d0: 2301 movs r3, #1
  12363. 80097d2: 4652 mov r2, sl
  12364. 80097d4: 4639 mov r1, r7
  12365. 80097d6: 4630 mov r0, r6
  12366. 80097d8: 47c0 blx r8
  12367. 80097da: 3001 adds r0, #1
  12368. 80097dc: d103 bne.n 80097e6 <_printf_common+0xbe>
  12369. 80097de: f04f 30ff mov.w r0, #4294967295
  12370. 80097e2: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12371. 80097e6: 3501 adds r5, #1
  12372. 80097e8: e7c1 b.n 800976e <_printf_common+0x46>
  12373. 80097ea: 2030 movs r0, #48 ; 0x30
  12374. 80097ec: 18e1 adds r1, r4, r3
  12375. 80097ee: f881 0043 strb.w r0, [r1, #67] ; 0x43
  12376. 80097f2: 1c5a adds r2, r3, #1
  12377. 80097f4: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  12378. 80097f8: 4422 add r2, r4
  12379. 80097fa: 3302 adds r3, #2
  12380. 80097fc: f882 1043 strb.w r1, [r2, #67] ; 0x43
  12381. 8009800: e7c3 b.n 800978a <_printf_common+0x62>
  12382. 8009802: 2301 movs r3, #1
  12383. 8009804: 4622 mov r2, r4
  12384. 8009806: 4639 mov r1, r7
  12385. 8009808: 4630 mov r0, r6
  12386. 800980a: 47c0 blx r8
  12387. 800980c: 3001 adds r0, #1
  12388. 800980e: d0e6 beq.n 80097de <_printf_common+0xb6>
  12389. 8009810: f109 0901 add.w r9, r9, #1
  12390. 8009814: e7d7 b.n 80097c6 <_printf_common+0x9e>
  12391. ...
  12392. 08009818 <_printf_i>:
  12393. 8009818: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  12394. 800981c: 4617 mov r7, r2
  12395. 800981e: 7e0a ldrb r2, [r1, #24]
  12396. 8009820: b085 sub sp, #20
  12397. 8009822: 2a6e cmp r2, #110 ; 0x6e
  12398. 8009824: 4698 mov r8, r3
  12399. 8009826: 4606 mov r6, r0
  12400. 8009828: 460c mov r4, r1
  12401. 800982a: 9b0c ldr r3, [sp, #48] ; 0x30
  12402. 800982c: f101 0e43 add.w lr, r1, #67 ; 0x43
  12403. 8009830: f000 80bc beq.w 80099ac <_printf_i+0x194>
  12404. 8009834: d81a bhi.n 800986c <_printf_i+0x54>
  12405. 8009836: 2a63 cmp r2, #99 ; 0x63
  12406. 8009838: d02e beq.n 8009898 <_printf_i+0x80>
  12407. 800983a: d80a bhi.n 8009852 <_printf_i+0x3a>
  12408. 800983c: 2a00 cmp r2, #0
  12409. 800983e: f000 80c8 beq.w 80099d2 <_printf_i+0x1ba>
  12410. 8009842: 2a58 cmp r2, #88 ; 0x58
  12411. 8009844: f000 808a beq.w 800995c <_printf_i+0x144>
  12412. 8009848: f104 0542 add.w r5, r4, #66 ; 0x42
  12413. 800984c: f884 2042 strb.w r2, [r4, #66] ; 0x42
  12414. 8009850: e02a b.n 80098a8 <_printf_i+0x90>
  12415. 8009852: 2a64 cmp r2, #100 ; 0x64
  12416. 8009854: d001 beq.n 800985a <_printf_i+0x42>
  12417. 8009856: 2a69 cmp r2, #105 ; 0x69
  12418. 8009858: d1f6 bne.n 8009848 <_printf_i+0x30>
  12419. 800985a: 6821 ldr r1, [r4, #0]
  12420. 800985c: 681a ldr r2, [r3, #0]
  12421. 800985e: f011 0f80 tst.w r1, #128 ; 0x80
  12422. 8009862: d023 beq.n 80098ac <_printf_i+0x94>
  12423. 8009864: 1d11 adds r1, r2, #4
  12424. 8009866: 6019 str r1, [r3, #0]
  12425. 8009868: 6813 ldr r3, [r2, #0]
  12426. 800986a: e027 b.n 80098bc <_printf_i+0xa4>
  12427. 800986c: 2a73 cmp r2, #115 ; 0x73
  12428. 800986e: f000 80b4 beq.w 80099da <_printf_i+0x1c2>
  12429. 8009872: d808 bhi.n 8009886 <_printf_i+0x6e>
  12430. 8009874: 2a6f cmp r2, #111 ; 0x6f
  12431. 8009876: d02a beq.n 80098ce <_printf_i+0xb6>
  12432. 8009878: 2a70 cmp r2, #112 ; 0x70
  12433. 800987a: d1e5 bne.n 8009848 <_printf_i+0x30>
  12434. 800987c: 680a ldr r2, [r1, #0]
  12435. 800987e: f042 0220 orr.w r2, r2, #32
  12436. 8009882: 600a str r2, [r1, #0]
  12437. 8009884: e003 b.n 800988e <_printf_i+0x76>
  12438. 8009886: 2a75 cmp r2, #117 ; 0x75
  12439. 8009888: d021 beq.n 80098ce <_printf_i+0xb6>
  12440. 800988a: 2a78 cmp r2, #120 ; 0x78
  12441. 800988c: d1dc bne.n 8009848 <_printf_i+0x30>
  12442. 800988e: 2278 movs r2, #120 ; 0x78
  12443. 8009890: 496f ldr r1, [pc, #444] ; (8009a50 <_printf_i+0x238>)
  12444. 8009892: f884 2045 strb.w r2, [r4, #69] ; 0x45
  12445. 8009896: e064 b.n 8009962 <_printf_i+0x14a>
  12446. 8009898: 681a ldr r2, [r3, #0]
  12447. 800989a: f101 0542 add.w r5, r1, #66 ; 0x42
  12448. 800989e: 1d11 adds r1, r2, #4
  12449. 80098a0: 6019 str r1, [r3, #0]
  12450. 80098a2: 6813 ldr r3, [r2, #0]
  12451. 80098a4: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12452. 80098a8: 2301 movs r3, #1
  12453. 80098aa: e0a3 b.n 80099f4 <_printf_i+0x1dc>
  12454. 80098ac: f011 0f40 tst.w r1, #64 ; 0x40
  12455. 80098b0: f102 0104 add.w r1, r2, #4
  12456. 80098b4: 6019 str r1, [r3, #0]
  12457. 80098b6: d0d7 beq.n 8009868 <_printf_i+0x50>
  12458. 80098b8: f9b2 3000 ldrsh.w r3, [r2]
  12459. 80098bc: 2b00 cmp r3, #0
  12460. 80098be: da03 bge.n 80098c8 <_printf_i+0xb0>
  12461. 80098c0: 222d movs r2, #45 ; 0x2d
  12462. 80098c2: 425b negs r3, r3
  12463. 80098c4: f884 2043 strb.w r2, [r4, #67] ; 0x43
  12464. 80098c8: 4962 ldr r1, [pc, #392] ; (8009a54 <_printf_i+0x23c>)
  12465. 80098ca: 220a movs r2, #10
  12466. 80098cc: e017 b.n 80098fe <_printf_i+0xe6>
  12467. 80098ce: 6820 ldr r0, [r4, #0]
  12468. 80098d0: 6819 ldr r1, [r3, #0]
  12469. 80098d2: f010 0f80 tst.w r0, #128 ; 0x80
  12470. 80098d6: d003 beq.n 80098e0 <_printf_i+0xc8>
  12471. 80098d8: 1d08 adds r0, r1, #4
  12472. 80098da: 6018 str r0, [r3, #0]
  12473. 80098dc: 680b ldr r3, [r1, #0]
  12474. 80098de: e006 b.n 80098ee <_printf_i+0xd6>
  12475. 80098e0: f010 0f40 tst.w r0, #64 ; 0x40
  12476. 80098e4: f101 0004 add.w r0, r1, #4
  12477. 80098e8: 6018 str r0, [r3, #0]
  12478. 80098ea: d0f7 beq.n 80098dc <_printf_i+0xc4>
  12479. 80098ec: 880b ldrh r3, [r1, #0]
  12480. 80098ee: 2a6f cmp r2, #111 ; 0x6f
  12481. 80098f0: bf14 ite ne
  12482. 80098f2: 220a movne r2, #10
  12483. 80098f4: 2208 moveq r2, #8
  12484. 80098f6: 4957 ldr r1, [pc, #348] ; (8009a54 <_printf_i+0x23c>)
  12485. 80098f8: 2000 movs r0, #0
  12486. 80098fa: f884 0043 strb.w r0, [r4, #67] ; 0x43
  12487. 80098fe: 6865 ldr r5, [r4, #4]
  12488. 8009900: 2d00 cmp r5, #0
  12489. 8009902: 60a5 str r5, [r4, #8]
  12490. 8009904: f2c0 809c blt.w 8009a40 <_printf_i+0x228>
  12491. 8009908: 6820 ldr r0, [r4, #0]
  12492. 800990a: f020 0004 bic.w r0, r0, #4
  12493. 800990e: 6020 str r0, [r4, #0]
  12494. 8009910: 2b00 cmp r3, #0
  12495. 8009912: d13f bne.n 8009994 <_printf_i+0x17c>
  12496. 8009914: 2d00 cmp r5, #0
  12497. 8009916: f040 8095 bne.w 8009a44 <_printf_i+0x22c>
  12498. 800991a: 4675 mov r5, lr
  12499. 800991c: 2a08 cmp r2, #8
  12500. 800991e: d10b bne.n 8009938 <_printf_i+0x120>
  12501. 8009920: 6823 ldr r3, [r4, #0]
  12502. 8009922: 07da lsls r2, r3, #31
  12503. 8009924: d508 bpl.n 8009938 <_printf_i+0x120>
  12504. 8009926: 6923 ldr r3, [r4, #16]
  12505. 8009928: 6862 ldr r2, [r4, #4]
  12506. 800992a: 429a cmp r2, r3
  12507. 800992c: bfde ittt le
  12508. 800992e: 2330 movle r3, #48 ; 0x30
  12509. 8009930: f805 3c01 strble.w r3, [r5, #-1]
  12510. 8009934: f105 35ff addle.w r5, r5, #4294967295
  12511. 8009938: ebae 0305 sub.w r3, lr, r5
  12512. 800993c: 6123 str r3, [r4, #16]
  12513. 800993e: f8cd 8000 str.w r8, [sp]
  12514. 8009942: 463b mov r3, r7
  12515. 8009944: aa03 add r2, sp, #12
  12516. 8009946: 4621 mov r1, r4
  12517. 8009948: 4630 mov r0, r6
  12518. 800994a: f7ff feed bl 8009728 <_printf_common>
  12519. 800994e: 3001 adds r0, #1
  12520. 8009950: d155 bne.n 80099fe <_printf_i+0x1e6>
  12521. 8009952: f04f 30ff mov.w r0, #4294967295
  12522. 8009956: b005 add sp, #20
  12523. 8009958: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  12524. 800995c: f881 2045 strb.w r2, [r1, #69] ; 0x45
  12525. 8009960: 493c ldr r1, [pc, #240] ; (8009a54 <_printf_i+0x23c>)
  12526. 8009962: 6822 ldr r2, [r4, #0]
  12527. 8009964: 6818 ldr r0, [r3, #0]
  12528. 8009966: f012 0f80 tst.w r2, #128 ; 0x80
  12529. 800996a: f100 0504 add.w r5, r0, #4
  12530. 800996e: 601d str r5, [r3, #0]
  12531. 8009970: d001 beq.n 8009976 <_printf_i+0x15e>
  12532. 8009972: 6803 ldr r3, [r0, #0]
  12533. 8009974: e002 b.n 800997c <_printf_i+0x164>
  12534. 8009976: 0655 lsls r5, r2, #25
  12535. 8009978: d5fb bpl.n 8009972 <_printf_i+0x15a>
  12536. 800997a: 8803 ldrh r3, [r0, #0]
  12537. 800997c: 07d0 lsls r0, r2, #31
  12538. 800997e: bf44 itt mi
  12539. 8009980: f042 0220 orrmi.w r2, r2, #32
  12540. 8009984: 6022 strmi r2, [r4, #0]
  12541. 8009986: b91b cbnz r3, 8009990 <_printf_i+0x178>
  12542. 8009988: 6822 ldr r2, [r4, #0]
  12543. 800998a: f022 0220 bic.w r2, r2, #32
  12544. 800998e: 6022 str r2, [r4, #0]
  12545. 8009990: 2210 movs r2, #16
  12546. 8009992: e7b1 b.n 80098f8 <_printf_i+0xe0>
  12547. 8009994: 4675 mov r5, lr
  12548. 8009996: fbb3 f0f2 udiv r0, r3, r2
  12549. 800999a: fb02 3310 mls r3, r2, r0, r3
  12550. 800999e: 5ccb ldrb r3, [r1, r3]
  12551. 80099a0: f805 3d01 strb.w r3, [r5, #-1]!
  12552. 80099a4: 4603 mov r3, r0
  12553. 80099a6: 2800 cmp r0, #0
  12554. 80099a8: d1f5 bne.n 8009996 <_printf_i+0x17e>
  12555. 80099aa: e7b7 b.n 800991c <_printf_i+0x104>
  12556. 80099ac: 6808 ldr r0, [r1, #0]
  12557. 80099ae: 681a ldr r2, [r3, #0]
  12558. 80099b0: f010 0f80 tst.w r0, #128 ; 0x80
  12559. 80099b4: 6949 ldr r1, [r1, #20]
  12560. 80099b6: d004 beq.n 80099c2 <_printf_i+0x1aa>
  12561. 80099b8: 1d10 adds r0, r2, #4
  12562. 80099ba: 6018 str r0, [r3, #0]
  12563. 80099bc: 6813 ldr r3, [r2, #0]
  12564. 80099be: 6019 str r1, [r3, #0]
  12565. 80099c0: e007 b.n 80099d2 <_printf_i+0x1ba>
  12566. 80099c2: f010 0f40 tst.w r0, #64 ; 0x40
  12567. 80099c6: f102 0004 add.w r0, r2, #4
  12568. 80099ca: 6018 str r0, [r3, #0]
  12569. 80099cc: 6813 ldr r3, [r2, #0]
  12570. 80099ce: d0f6 beq.n 80099be <_printf_i+0x1a6>
  12571. 80099d0: 8019 strh r1, [r3, #0]
  12572. 80099d2: 2300 movs r3, #0
  12573. 80099d4: 4675 mov r5, lr
  12574. 80099d6: 6123 str r3, [r4, #16]
  12575. 80099d8: e7b1 b.n 800993e <_printf_i+0x126>
  12576. 80099da: 681a ldr r2, [r3, #0]
  12577. 80099dc: 1d11 adds r1, r2, #4
  12578. 80099de: 6019 str r1, [r3, #0]
  12579. 80099e0: 6815 ldr r5, [r2, #0]
  12580. 80099e2: 2100 movs r1, #0
  12581. 80099e4: 6862 ldr r2, [r4, #4]
  12582. 80099e6: 4628 mov r0, r5
  12583. 80099e8: f001 fa80 bl 800aeec <memchr>
  12584. 80099ec: b108 cbz r0, 80099f2 <_printf_i+0x1da>
  12585. 80099ee: 1b40 subs r0, r0, r5
  12586. 80099f0: 6060 str r0, [r4, #4]
  12587. 80099f2: 6863 ldr r3, [r4, #4]
  12588. 80099f4: 6123 str r3, [r4, #16]
  12589. 80099f6: 2300 movs r3, #0
  12590. 80099f8: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12591. 80099fc: e79f b.n 800993e <_printf_i+0x126>
  12592. 80099fe: 6923 ldr r3, [r4, #16]
  12593. 8009a00: 462a mov r2, r5
  12594. 8009a02: 4639 mov r1, r7
  12595. 8009a04: 4630 mov r0, r6
  12596. 8009a06: 47c0 blx r8
  12597. 8009a08: 3001 adds r0, #1
  12598. 8009a0a: d0a2 beq.n 8009952 <_printf_i+0x13a>
  12599. 8009a0c: 6823 ldr r3, [r4, #0]
  12600. 8009a0e: 079b lsls r3, r3, #30
  12601. 8009a10: d507 bpl.n 8009a22 <_printf_i+0x20a>
  12602. 8009a12: 2500 movs r5, #0
  12603. 8009a14: f104 0919 add.w r9, r4, #25
  12604. 8009a18: 68e3 ldr r3, [r4, #12]
  12605. 8009a1a: 9a03 ldr r2, [sp, #12]
  12606. 8009a1c: 1a9b subs r3, r3, r2
  12607. 8009a1e: 429d cmp r5, r3
  12608. 8009a20: db05 blt.n 8009a2e <_printf_i+0x216>
  12609. 8009a22: 68e0 ldr r0, [r4, #12]
  12610. 8009a24: 9b03 ldr r3, [sp, #12]
  12611. 8009a26: 4298 cmp r0, r3
  12612. 8009a28: bfb8 it lt
  12613. 8009a2a: 4618 movlt r0, r3
  12614. 8009a2c: e793 b.n 8009956 <_printf_i+0x13e>
  12615. 8009a2e: 2301 movs r3, #1
  12616. 8009a30: 464a mov r2, r9
  12617. 8009a32: 4639 mov r1, r7
  12618. 8009a34: 4630 mov r0, r6
  12619. 8009a36: 47c0 blx r8
  12620. 8009a38: 3001 adds r0, #1
  12621. 8009a3a: d08a beq.n 8009952 <_printf_i+0x13a>
  12622. 8009a3c: 3501 adds r5, #1
  12623. 8009a3e: e7eb b.n 8009a18 <_printf_i+0x200>
  12624. 8009a40: 2b00 cmp r3, #0
  12625. 8009a42: d1a7 bne.n 8009994 <_printf_i+0x17c>
  12626. 8009a44: 780b ldrb r3, [r1, #0]
  12627. 8009a46: f104 0542 add.w r5, r4, #66 ; 0x42
  12628. 8009a4a: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12629. 8009a4e: e765 b.n 800991c <_printf_i+0x104>
  12630. 8009a50: 0800bb03 .word 0x0800bb03
  12631. 8009a54: 0800baf2 .word 0x0800baf2
  12632. 08009a58 <iprintf>:
  12633. 8009a58: b40f push {r0, r1, r2, r3}
  12634. 8009a5a: 4b0a ldr r3, [pc, #40] ; (8009a84 <iprintf+0x2c>)
  12635. 8009a5c: b513 push {r0, r1, r4, lr}
  12636. 8009a5e: 681c ldr r4, [r3, #0]
  12637. 8009a60: b124 cbz r4, 8009a6c <iprintf+0x14>
  12638. 8009a62: 69a3 ldr r3, [r4, #24]
  12639. 8009a64: b913 cbnz r3, 8009a6c <iprintf+0x14>
  12640. 8009a66: 4620 mov r0, r4
  12641. 8009a68: f001 f93c bl 800ace4 <__sinit>
  12642. 8009a6c: ab05 add r3, sp, #20
  12643. 8009a6e: 9a04 ldr r2, [sp, #16]
  12644. 8009a70: 68a1 ldr r1, [r4, #8]
  12645. 8009a72: 4620 mov r0, r4
  12646. 8009a74: 9301 str r3, [sp, #4]
  12647. 8009a76: f001 fdf9 bl 800b66c <_vfiprintf_r>
  12648. 8009a7a: b002 add sp, #8
  12649. 8009a7c: e8bd 4010 ldmia.w sp!, {r4, lr}
  12650. 8009a80: b004 add sp, #16
  12651. 8009a82: 4770 bx lr
  12652. 8009a84: 2000024c .word 0x2000024c
  12653. 08009a88 <_puts_r>:
  12654. 8009a88: b570 push {r4, r5, r6, lr}
  12655. 8009a8a: 460e mov r6, r1
  12656. 8009a8c: 4605 mov r5, r0
  12657. 8009a8e: b118 cbz r0, 8009a98 <_puts_r+0x10>
  12658. 8009a90: 6983 ldr r3, [r0, #24]
  12659. 8009a92: b90b cbnz r3, 8009a98 <_puts_r+0x10>
  12660. 8009a94: f001 f926 bl 800ace4 <__sinit>
  12661. 8009a98: 69ab ldr r3, [r5, #24]
  12662. 8009a9a: 68ac ldr r4, [r5, #8]
  12663. 8009a9c: b913 cbnz r3, 8009aa4 <_puts_r+0x1c>
  12664. 8009a9e: 4628 mov r0, r5
  12665. 8009aa0: f001 f920 bl 800ace4 <__sinit>
  12666. 8009aa4: 4b23 ldr r3, [pc, #140] ; (8009b34 <_puts_r+0xac>)
  12667. 8009aa6: 429c cmp r4, r3
  12668. 8009aa8: d117 bne.n 8009ada <_puts_r+0x52>
  12669. 8009aaa: 686c ldr r4, [r5, #4]
  12670. 8009aac: 89a3 ldrh r3, [r4, #12]
  12671. 8009aae: 071b lsls r3, r3, #28
  12672. 8009ab0: d51d bpl.n 8009aee <_puts_r+0x66>
  12673. 8009ab2: 6923 ldr r3, [r4, #16]
  12674. 8009ab4: b1db cbz r3, 8009aee <_puts_r+0x66>
  12675. 8009ab6: 3e01 subs r6, #1
  12676. 8009ab8: 68a3 ldr r3, [r4, #8]
  12677. 8009aba: f816 1f01 ldrb.w r1, [r6, #1]!
  12678. 8009abe: 3b01 subs r3, #1
  12679. 8009ac0: 60a3 str r3, [r4, #8]
  12680. 8009ac2: b9e9 cbnz r1, 8009b00 <_puts_r+0x78>
  12681. 8009ac4: 2b00 cmp r3, #0
  12682. 8009ac6: da2e bge.n 8009b26 <_puts_r+0x9e>
  12683. 8009ac8: 4622 mov r2, r4
  12684. 8009aca: 210a movs r1, #10
  12685. 8009acc: 4628 mov r0, r5
  12686. 8009ace: f000 f8f5 bl 8009cbc <__swbuf_r>
  12687. 8009ad2: 3001 adds r0, #1
  12688. 8009ad4: d011 beq.n 8009afa <_puts_r+0x72>
  12689. 8009ad6: 200a movs r0, #10
  12690. 8009ad8: bd70 pop {r4, r5, r6, pc}
  12691. 8009ada: 4b17 ldr r3, [pc, #92] ; (8009b38 <_puts_r+0xb0>)
  12692. 8009adc: 429c cmp r4, r3
  12693. 8009ade: d101 bne.n 8009ae4 <_puts_r+0x5c>
  12694. 8009ae0: 68ac ldr r4, [r5, #8]
  12695. 8009ae2: e7e3 b.n 8009aac <_puts_r+0x24>
  12696. 8009ae4: 4b15 ldr r3, [pc, #84] ; (8009b3c <_puts_r+0xb4>)
  12697. 8009ae6: 429c cmp r4, r3
  12698. 8009ae8: bf08 it eq
  12699. 8009aea: 68ec ldreq r4, [r5, #12]
  12700. 8009aec: e7de b.n 8009aac <_puts_r+0x24>
  12701. 8009aee: 4621 mov r1, r4
  12702. 8009af0: 4628 mov r0, r5
  12703. 8009af2: f000 f935 bl 8009d60 <__swsetup_r>
  12704. 8009af6: 2800 cmp r0, #0
  12705. 8009af8: d0dd beq.n 8009ab6 <_puts_r+0x2e>
  12706. 8009afa: f04f 30ff mov.w r0, #4294967295
  12707. 8009afe: bd70 pop {r4, r5, r6, pc}
  12708. 8009b00: 2b00 cmp r3, #0
  12709. 8009b02: da04 bge.n 8009b0e <_puts_r+0x86>
  12710. 8009b04: 69a2 ldr r2, [r4, #24]
  12711. 8009b06: 4293 cmp r3, r2
  12712. 8009b08: db06 blt.n 8009b18 <_puts_r+0x90>
  12713. 8009b0a: 290a cmp r1, #10
  12714. 8009b0c: d004 beq.n 8009b18 <_puts_r+0x90>
  12715. 8009b0e: 6823 ldr r3, [r4, #0]
  12716. 8009b10: 1c5a adds r2, r3, #1
  12717. 8009b12: 6022 str r2, [r4, #0]
  12718. 8009b14: 7019 strb r1, [r3, #0]
  12719. 8009b16: e7cf b.n 8009ab8 <_puts_r+0x30>
  12720. 8009b18: 4622 mov r2, r4
  12721. 8009b1a: 4628 mov r0, r5
  12722. 8009b1c: f000 f8ce bl 8009cbc <__swbuf_r>
  12723. 8009b20: 3001 adds r0, #1
  12724. 8009b22: d1c9 bne.n 8009ab8 <_puts_r+0x30>
  12725. 8009b24: e7e9 b.n 8009afa <_puts_r+0x72>
  12726. 8009b26: 200a movs r0, #10
  12727. 8009b28: 6823 ldr r3, [r4, #0]
  12728. 8009b2a: 1c5a adds r2, r3, #1
  12729. 8009b2c: 6022 str r2, [r4, #0]
  12730. 8009b2e: 7018 strb r0, [r3, #0]
  12731. 8009b30: bd70 pop {r4, r5, r6, pc}
  12732. 8009b32: bf00 nop
  12733. 8009b34: 0800bb44 .word 0x0800bb44
  12734. 8009b38: 0800bb64 .word 0x0800bb64
  12735. 8009b3c: 0800bb24 .word 0x0800bb24
  12736. 08009b40 <puts>:
  12737. 8009b40: 4b02 ldr r3, [pc, #8] ; (8009b4c <puts+0xc>)
  12738. 8009b42: 4601 mov r1, r0
  12739. 8009b44: 6818 ldr r0, [r3, #0]
  12740. 8009b46: f7ff bf9f b.w 8009a88 <_puts_r>
  12741. 8009b4a: bf00 nop
  12742. 8009b4c: 2000024c .word 0x2000024c
  12743. 08009b50 <setbuf>:
  12744. 8009b50: 2900 cmp r1, #0
  12745. 8009b52: f44f 6380 mov.w r3, #1024 ; 0x400
  12746. 8009b56: bf0c ite eq
  12747. 8009b58: 2202 moveq r2, #2
  12748. 8009b5a: 2200 movne r2, #0
  12749. 8009b5c: f000 b800 b.w 8009b60 <setvbuf>
  12750. 08009b60 <setvbuf>:
  12751. 8009b60: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  12752. 8009b64: 461d mov r5, r3
  12753. 8009b66: 4b51 ldr r3, [pc, #324] ; (8009cac <setvbuf+0x14c>)
  12754. 8009b68: 4604 mov r4, r0
  12755. 8009b6a: 681e ldr r6, [r3, #0]
  12756. 8009b6c: 460f mov r7, r1
  12757. 8009b6e: 4690 mov r8, r2
  12758. 8009b70: b126 cbz r6, 8009b7c <setvbuf+0x1c>
  12759. 8009b72: 69b3 ldr r3, [r6, #24]
  12760. 8009b74: b913 cbnz r3, 8009b7c <setvbuf+0x1c>
  12761. 8009b76: 4630 mov r0, r6
  12762. 8009b78: f001 f8b4 bl 800ace4 <__sinit>
  12763. 8009b7c: 4b4c ldr r3, [pc, #304] ; (8009cb0 <setvbuf+0x150>)
  12764. 8009b7e: 429c cmp r4, r3
  12765. 8009b80: d152 bne.n 8009c28 <setvbuf+0xc8>
  12766. 8009b82: 6874 ldr r4, [r6, #4]
  12767. 8009b84: f1b8 0f02 cmp.w r8, #2
  12768. 8009b88: d006 beq.n 8009b98 <setvbuf+0x38>
  12769. 8009b8a: f1b8 0f01 cmp.w r8, #1
  12770. 8009b8e: f200 8089 bhi.w 8009ca4 <setvbuf+0x144>
  12771. 8009b92: 2d00 cmp r5, #0
  12772. 8009b94: f2c0 8086 blt.w 8009ca4 <setvbuf+0x144>
  12773. 8009b98: 4621 mov r1, r4
  12774. 8009b9a: 4630 mov r0, r6
  12775. 8009b9c: f001 f838 bl 800ac10 <_fflush_r>
  12776. 8009ba0: 6b61 ldr r1, [r4, #52] ; 0x34
  12777. 8009ba2: b141 cbz r1, 8009bb6 <setvbuf+0x56>
  12778. 8009ba4: f104 0344 add.w r3, r4, #68 ; 0x44
  12779. 8009ba8: 4299 cmp r1, r3
  12780. 8009baa: d002 beq.n 8009bb2 <setvbuf+0x52>
  12781. 8009bac: 4630 mov r0, r6
  12782. 8009bae: f001 fc8b bl 800b4c8 <_free_r>
  12783. 8009bb2: 2300 movs r3, #0
  12784. 8009bb4: 6363 str r3, [r4, #52] ; 0x34
  12785. 8009bb6: 2300 movs r3, #0
  12786. 8009bb8: 61a3 str r3, [r4, #24]
  12787. 8009bba: 6063 str r3, [r4, #4]
  12788. 8009bbc: 89a3 ldrh r3, [r4, #12]
  12789. 8009bbe: 061b lsls r3, r3, #24
  12790. 8009bc0: d503 bpl.n 8009bca <setvbuf+0x6a>
  12791. 8009bc2: 6921 ldr r1, [r4, #16]
  12792. 8009bc4: 4630 mov r0, r6
  12793. 8009bc6: f001 fc7f bl 800b4c8 <_free_r>
  12794. 8009bca: 89a3 ldrh r3, [r4, #12]
  12795. 8009bcc: f1b8 0f02 cmp.w r8, #2
  12796. 8009bd0: f423 634a bic.w r3, r3, #3232 ; 0xca0
  12797. 8009bd4: f023 0303 bic.w r3, r3, #3
  12798. 8009bd8: 81a3 strh r3, [r4, #12]
  12799. 8009bda: d05d beq.n 8009c98 <setvbuf+0x138>
  12800. 8009bdc: ab01 add r3, sp, #4
  12801. 8009bde: 466a mov r2, sp
  12802. 8009be0: 4621 mov r1, r4
  12803. 8009be2: 4630 mov r0, r6
  12804. 8009be4: f001 f916 bl 800ae14 <__swhatbuf_r>
  12805. 8009be8: 89a3 ldrh r3, [r4, #12]
  12806. 8009bea: 4318 orrs r0, r3
  12807. 8009bec: 81a0 strh r0, [r4, #12]
  12808. 8009bee: bb2d cbnz r5, 8009c3c <setvbuf+0xdc>
  12809. 8009bf0: 9d00 ldr r5, [sp, #0]
  12810. 8009bf2: 4628 mov r0, r5
  12811. 8009bf4: f001 f972 bl 800aedc <malloc>
  12812. 8009bf8: 4607 mov r7, r0
  12813. 8009bfa: 2800 cmp r0, #0
  12814. 8009bfc: d14e bne.n 8009c9c <setvbuf+0x13c>
  12815. 8009bfe: f8dd 9000 ldr.w r9, [sp]
  12816. 8009c02: 45a9 cmp r9, r5
  12817. 8009c04: d13c bne.n 8009c80 <setvbuf+0x120>
  12818. 8009c06: f04f 30ff mov.w r0, #4294967295
  12819. 8009c0a: 89a3 ldrh r3, [r4, #12]
  12820. 8009c0c: f043 0302 orr.w r3, r3, #2
  12821. 8009c10: 81a3 strh r3, [r4, #12]
  12822. 8009c12: 2300 movs r3, #0
  12823. 8009c14: 60a3 str r3, [r4, #8]
  12824. 8009c16: f104 0347 add.w r3, r4, #71 ; 0x47
  12825. 8009c1a: 6023 str r3, [r4, #0]
  12826. 8009c1c: 6123 str r3, [r4, #16]
  12827. 8009c1e: 2301 movs r3, #1
  12828. 8009c20: 6163 str r3, [r4, #20]
  12829. 8009c22: b003 add sp, #12
  12830. 8009c24: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  12831. 8009c28: 4b22 ldr r3, [pc, #136] ; (8009cb4 <setvbuf+0x154>)
  12832. 8009c2a: 429c cmp r4, r3
  12833. 8009c2c: d101 bne.n 8009c32 <setvbuf+0xd2>
  12834. 8009c2e: 68b4 ldr r4, [r6, #8]
  12835. 8009c30: e7a8 b.n 8009b84 <setvbuf+0x24>
  12836. 8009c32: 4b21 ldr r3, [pc, #132] ; (8009cb8 <setvbuf+0x158>)
  12837. 8009c34: 429c cmp r4, r3
  12838. 8009c36: bf08 it eq
  12839. 8009c38: 68f4 ldreq r4, [r6, #12]
  12840. 8009c3a: e7a3 b.n 8009b84 <setvbuf+0x24>
  12841. 8009c3c: 2f00 cmp r7, #0
  12842. 8009c3e: d0d8 beq.n 8009bf2 <setvbuf+0x92>
  12843. 8009c40: 69b3 ldr r3, [r6, #24]
  12844. 8009c42: b913 cbnz r3, 8009c4a <setvbuf+0xea>
  12845. 8009c44: 4630 mov r0, r6
  12846. 8009c46: f001 f84d bl 800ace4 <__sinit>
  12847. 8009c4a: f1b8 0f01 cmp.w r8, #1
  12848. 8009c4e: bf08 it eq
  12849. 8009c50: 89a3 ldrheq r3, [r4, #12]
  12850. 8009c52: 6027 str r7, [r4, #0]
  12851. 8009c54: bf04 itt eq
  12852. 8009c56: f043 0301 orreq.w r3, r3, #1
  12853. 8009c5a: 81a3 strheq r3, [r4, #12]
  12854. 8009c5c: 89a3 ldrh r3, [r4, #12]
  12855. 8009c5e: 6127 str r7, [r4, #16]
  12856. 8009c60: f013 0008 ands.w r0, r3, #8
  12857. 8009c64: 6165 str r5, [r4, #20]
  12858. 8009c66: d01b beq.n 8009ca0 <setvbuf+0x140>
  12859. 8009c68: f013 0001 ands.w r0, r3, #1
  12860. 8009c6c: f04f 0300 mov.w r3, #0
  12861. 8009c70: bf1f itttt ne
  12862. 8009c72: 426d negne r5, r5
  12863. 8009c74: 60a3 strne r3, [r4, #8]
  12864. 8009c76: 61a5 strne r5, [r4, #24]
  12865. 8009c78: 4618 movne r0, r3
  12866. 8009c7a: bf08 it eq
  12867. 8009c7c: 60a5 streq r5, [r4, #8]
  12868. 8009c7e: e7d0 b.n 8009c22 <setvbuf+0xc2>
  12869. 8009c80: 4648 mov r0, r9
  12870. 8009c82: f001 f92b bl 800aedc <malloc>
  12871. 8009c86: 4607 mov r7, r0
  12872. 8009c88: 2800 cmp r0, #0
  12873. 8009c8a: d0bc beq.n 8009c06 <setvbuf+0xa6>
  12874. 8009c8c: 89a3 ldrh r3, [r4, #12]
  12875. 8009c8e: 464d mov r5, r9
  12876. 8009c90: f043 0380 orr.w r3, r3, #128 ; 0x80
  12877. 8009c94: 81a3 strh r3, [r4, #12]
  12878. 8009c96: e7d3 b.n 8009c40 <setvbuf+0xe0>
  12879. 8009c98: 2000 movs r0, #0
  12880. 8009c9a: e7b6 b.n 8009c0a <setvbuf+0xaa>
  12881. 8009c9c: 46a9 mov r9, r5
  12882. 8009c9e: e7f5 b.n 8009c8c <setvbuf+0x12c>
  12883. 8009ca0: 60a0 str r0, [r4, #8]
  12884. 8009ca2: e7be b.n 8009c22 <setvbuf+0xc2>
  12885. 8009ca4: f04f 30ff mov.w r0, #4294967295
  12886. 8009ca8: e7bb b.n 8009c22 <setvbuf+0xc2>
  12887. 8009caa: bf00 nop
  12888. 8009cac: 2000024c .word 0x2000024c
  12889. 8009cb0: 0800bb44 .word 0x0800bb44
  12890. 8009cb4: 0800bb64 .word 0x0800bb64
  12891. 8009cb8: 0800bb24 .word 0x0800bb24
  12892. 08009cbc <__swbuf_r>:
  12893. 8009cbc: b5f8 push {r3, r4, r5, r6, r7, lr}
  12894. 8009cbe: 460e mov r6, r1
  12895. 8009cc0: 4614 mov r4, r2
  12896. 8009cc2: 4605 mov r5, r0
  12897. 8009cc4: b118 cbz r0, 8009cce <__swbuf_r+0x12>
  12898. 8009cc6: 6983 ldr r3, [r0, #24]
  12899. 8009cc8: b90b cbnz r3, 8009cce <__swbuf_r+0x12>
  12900. 8009cca: f001 f80b bl 800ace4 <__sinit>
  12901. 8009cce: 4b21 ldr r3, [pc, #132] ; (8009d54 <__swbuf_r+0x98>)
  12902. 8009cd0: 429c cmp r4, r3
  12903. 8009cd2: d12a bne.n 8009d2a <__swbuf_r+0x6e>
  12904. 8009cd4: 686c ldr r4, [r5, #4]
  12905. 8009cd6: 69a3 ldr r3, [r4, #24]
  12906. 8009cd8: 60a3 str r3, [r4, #8]
  12907. 8009cda: 89a3 ldrh r3, [r4, #12]
  12908. 8009cdc: 071a lsls r2, r3, #28
  12909. 8009cde: d52e bpl.n 8009d3e <__swbuf_r+0x82>
  12910. 8009ce0: 6923 ldr r3, [r4, #16]
  12911. 8009ce2: b363 cbz r3, 8009d3e <__swbuf_r+0x82>
  12912. 8009ce4: 6923 ldr r3, [r4, #16]
  12913. 8009ce6: 6820 ldr r0, [r4, #0]
  12914. 8009ce8: b2f6 uxtb r6, r6
  12915. 8009cea: 1ac0 subs r0, r0, r3
  12916. 8009cec: 6963 ldr r3, [r4, #20]
  12917. 8009cee: 4637 mov r7, r6
  12918. 8009cf0: 4298 cmp r0, r3
  12919. 8009cf2: db04 blt.n 8009cfe <__swbuf_r+0x42>
  12920. 8009cf4: 4621 mov r1, r4
  12921. 8009cf6: 4628 mov r0, r5
  12922. 8009cf8: f000 ff8a bl 800ac10 <_fflush_r>
  12923. 8009cfc: bb28 cbnz r0, 8009d4a <__swbuf_r+0x8e>
  12924. 8009cfe: 68a3 ldr r3, [r4, #8]
  12925. 8009d00: 3001 adds r0, #1
  12926. 8009d02: 3b01 subs r3, #1
  12927. 8009d04: 60a3 str r3, [r4, #8]
  12928. 8009d06: 6823 ldr r3, [r4, #0]
  12929. 8009d08: 1c5a adds r2, r3, #1
  12930. 8009d0a: 6022 str r2, [r4, #0]
  12931. 8009d0c: 701e strb r6, [r3, #0]
  12932. 8009d0e: 6963 ldr r3, [r4, #20]
  12933. 8009d10: 4298 cmp r0, r3
  12934. 8009d12: d004 beq.n 8009d1e <__swbuf_r+0x62>
  12935. 8009d14: 89a3 ldrh r3, [r4, #12]
  12936. 8009d16: 07db lsls r3, r3, #31
  12937. 8009d18: d519 bpl.n 8009d4e <__swbuf_r+0x92>
  12938. 8009d1a: 2e0a cmp r6, #10
  12939. 8009d1c: d117 bne.n 8009d4e <__swbuf_r+0x92>
  12940. 8009d1e: 4621 mov r1, r4
  12941. 8009d20: 4628 mov r0, r5
  12942. 8009d22: f000 ff75 bl 800ac10 <_fflush_r>
  12943. 8009d26: b190 cbz r0, 8009d4e <__swbuf_r+0x92>
  12944. 8009d28: e00f b.n 8009d4a <__swbuf_r+0x8e>
  12945. 8009d2a: 4b0b ldr r3, [pc, #44] ; (8009d58 <__swbuf_r+0x9c>)
  12946. 8009d2c: 429c cmp r4, r3
  12947. 8009d2e: d101 bne.n 8009d34 <__swbuf_r+0x78>
  12948. 8009d30: 68ac ldr r4, [r5, #8]
  12949. 8009d32: e7d0 b.n 8009cd6 <__swbuf_r+0x1a>
  12950. 8009d34: 4b09 ldr r3, [pc, #36] ; (8009d5c <__swbuf_r+0xa0>)
  12951. 8009d36: 429c cmp r4, r3
  12952. 8009d38: bf08 it eq
  12953. 8009d3a: 68ec ldreq r4, [r5, #12]
  12954. 8009d3c: e7cb b.n 8009cd6 <__swbuf_r+0x1a>
  12955. 8009d3e: 4621 mov r1, r4
  12956. 8009d40: 4628 mov r0, r5
  12957. 8009d42: f000 f80d bl 8009d60 <__swsetup_r>
  12958. 8009d46: 2800 cmp r0, #0
  12959. 8009d48: d0cc beq.n 8009ce4 <__swbuf_r+0x28>
  12960. 8009d4a: f04f 37ff mov.w r7, #4294967295
  12961. 8009d4e: 4638 mov r0, r7
  12962. 8009d50: bdf8 pop {r3, r4, r5, r6, r7, pc}
  12963. 8009d52: bf00 nop
  12964. 8009d54: 0800bb44 .word 0x0800bb44
  12965. 8009d58: 0800bb64 .word 0x0800bb64
  12966. 8009d5c: 0800bb24 .word 0x0800bb24
  12967. 08009d60 <__swsetup_r>:
  12968. 8009d60: 4b32 ldr r3, [pc, #200] ; (8009e2c <__swsetup_r+0xcc>)
  12969. 8009d62: b570 push {r4, r5, r6, lr}
  12970. 8009d64: 681d ldr r5, [r3, #0]
  12971. 8009d66: 4606 mov r6, r0
  12972. 8009d68: 460c mov r4, r1
  12973. 8009d6a: b125 cbz r5, 8009d76 <__swsetup_r+0x16>
  12974. 8009d6c: 69ab ldr r3, [r5, #24]
  12975. 8009d6e: b913 cbnz r3, 8009d76 <__swsetup_r+0x16>
  12976. 8009d70: 4628 mov r0, r5
  12977. 8009d72: f000 ffb7 bl 800ace4 <__sinit>
  12978. 8009d76: 4b2e ldr r3, [pc, #184] ; (8009e30 <__swsetup_r+0xd0>)
  12979. 8009d78: 429c cmp r4, r3
  12980. 8009d7a: d10f bne.n 8009d9c <__swsetup_r+0x3c>
  12981. 8009d7c: 686c ldr r4, [r5, #4]
  12982. 8009d7e: f9b4 300c ldrsh.w r3, [r4, #12]
  12983. 8009d82: b29a uxth r2, r3
  12984. 8009d84: 0715 lsls r5, r2, #28
  12985. 8009d86: d42c bmi.n 8009de2 <__swsetup_r+0x82>
  12986. 8009d88: 06d0 lsls r0, r2, #27
  12987. 8009d8a: d411 bmi.n 8009db0 <__swsetup_r+0x50>
  12988. 8009d8c: 2209 movs r2, #9
  12989. 8009d8e: 6032 str r2, [r6, #0]
  12990. 8009d90: f043 0340 orr.w r3, r3, #64 ; 0x40
  12991. 8009d94: 81a3 strh r3, [r4, #12]
  12992. 8009d96: f04f 30ff mov.w r0, #4294967295
  12993. 8009d9a: bd70 pop {r4, r5, r6, pc}
  12994. 8009d9c: 4b25 ldr r3, [pc, #148] ; (8009e34 <__swsetup_r+0xd4>)
  12995. 8009d9e: 429c cmp r4, r3
  12996. 8009da0: d101 bne.n 8009da6 <__swsetup_r+0x46>
  12997. 8009da2: 68ac ldr r4, [r5, #8]
  12998. 8009da4: e7eb b.n 8009d7e <__swsetup_r+0x1e>
  12999. 8009da6: 4b24 ldr r3, [pc, #144] ; (8009e38 <__swsetup_r+0xd8>)
  13000. 8009da8: 429c cmp r4, r3
  13001. 8009daa: bf08 it eq
  13002. 8009dac: 68ec ldreq r4, [r5, #12]
  13003. 8009dae: e7e6 b.n 8009d7e <__swsetup_r+0x1e>
  13004. 8009db0: 0751 lsls r1, r2, #29
  13005. 8009db2: d512 bpl.n 8009dda <__swsetup_r+0x7a>
  13006. 8009db4: 6b61 ldr r1, [r4, #52] ; 0x34
  13007. 8009db6: b141 cbz r1, 8009dca <__swsetup_r+0x6a>
  13008. 8009db8: f104 0344 add.w r3, r4, #68 ; 0x44
  13009. 8009dbc: 4299 cmp r1, r3
  13010. 8009dbe: d002 beq.n 8009dc6 <__swsetup_r+0x66>
  13011. 8009dc0: 4630 mov r0, r6
  13012. 8009dc2: f001 fb81 bl 800b4c8 <_free_r>
  13013. 8009dc6: 2300 movs r3, #0
  13014. 8009dc8: 6363 str r3, [r4, #52] ; 0x34
  13015. 8009dca: 89a3 ldrh r3, [r4, #12]
  13016. 8009dcc: f023 0324 bic.w r3, r3, #36 ; 0x24
  13017. 8009dd0: 81a3 strh r3, [r4, #12]
  13018. 8009dd2: 2300 movs r3, #0
  13019. 8009dd4: 6063 str r3, [r4, #4]
  13020. 8009dd6: 6923 ldr r3, [r4, #16]
  13021. 8009dd8: 6023 str r3, [r4, #0]
  13022. 8009dda: 89a3 ldrh r3, [r4, #12]
  13023. 8009ddc: f043 0308 orr.w r3, r3, #8
  13024. 8009de0: 81a3 strh r3, [r4, #12]
  13025. 8009de2: 6923 ldr r3, [r4, #16]
  13026. 8009de4: b94b cbnz r3, 8009dfa <__swsetup_r+0x9a>
  13027. 8009de6: 89a3 ldrh r3, [r4, #12]
  13028. 8009de8: f403 7320 and.w r3, r3, #640 ; 0x280
  13029. 8009dec: f5b3 7f00 cmp.w r3, #512 ; 0x200
  13030. 8009df0: d003 beq.n 8009dfa <__swsetup_r+0x9a>
  13031. 8009df2: 4621 mov r1, r4
  13032. 8009df4: 4630 mov r0, r6
  13033. 8009df6: f001 f831 bl 800ae5c <__smakebuf_r>
  13034. 8009dfa: 89a2 ldrh r2, [r4, #12]
  13035. 8009dfc: f012 0301 ands.w r3, r2, #1
  13036. 8009e00: d00c beq.n 8009e1c <__swsetup_r+0xbc>
  13037. 8009e02: 2300 movs r3, #0
  13038. 8009e04: 60a3 str r3, [r4, #8]
  13039. 8009e06: 6963 ldr r3, [r4, #20]
  13040. 8009e08: 425b negs r3, r3
  13041. 8009e0a: 61a3 str r3, [r4, #24]
  13042. 8009e0c: 6923 ldr r3, [r4, #16]
  13043. 8009e0e: b953 cbnz r3, 8009e26 <__swsetup_r+0xc6>
  13044. 8009e10: f9b4 300c ldrsh.w r3, [r4, #12]
  13045. 8009e14: f013 0080 ands.w r0, r3, #128 ; 0x80
  13046. 8009e18: d1ba bne.n 8009d90 <__swsetup_r+0x30>
  13047. 8009e1a: bd70 pop {r4, r5, r6, pc}
  13048. 8009e1c: 0792 lsls r2, r2, #30
  13049. 8009e1e: bf58 it pl
  13050. 8009e20: 6963 ldrpl r3, [r4, #20]
  13051. 8009e22: 60a3 str r3, [r4, #8]
  13052. 8009e24: e7f2 b.n 8009e0c <__swsetup_r+0xac>
  13053. 8009e26: 2000 movs r0, #0
  13054. 8009e28: e7f7 b.n 8009e1a <__swsetup_r+0xba>
  13055. 8009e2a: bf00 nop
  13056. 8009e2c: 2000024c .word 0x2000024c
  13057. 8009e30: 0800bb44 .word 0x0800bb44
  13058. 8009e34: 0800bb64 .word 0x0800bb64
  13059. 8009e38: 0800bb24 .word 0x0800bb24
  13060. 08009e3c <quorem>:
  13061. 8009e3c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  13062. 8009e40: 6903 ldr r3, [r0, #16]
  13063. 8009e42: 690c ldr r4, [r1, #16]
  13064. 8009e44: 4680 mov r8, r0
  13065. 8009e46: 429c cmp r4, r3
  13066. 8009e48: f300 8082 bgt.w 8009f50 <quorem+0x114>
  13067. 8009e4c: 3c01 subs r4, #1
  13068. 8009e4e: f101 0714 add.w r7, r1, #20
  13069. 8009e52: f100 0614 add.w r6, r0, #20
  13070. 8009e56: f857 5024 ldr.w r5, [r7, r4, lsl #2]
  13071. 8009e5a: f856 0024 ldr.w r0, [r6, r4, lsl #2]
  13072. 8009e5e: 3501 adds r5, #1
  13073. 8009e60: fbb0 f5f5 udiv r5, r0, r5
  13074. 8009e64: ea4f 0e84 mov.w lr, r4, lsl #2
  13075. 8009e68: eb06 030e add.w r3, r6, lr
  13076. 8009e6c: eb07 090e add.w r9, r7, lr
  13077. 8009e70: 9301 str r3, [sp, #4]
  13078. 8009e72: b38d cbz r5, 8009ed8 <quorem+0x9c>
  13079. 8009e74: f04f 0a00 mov.w sl, #0
  13080. 8009e78: 4638 mov r0, r7
  13081. 8009e7a: 46b4 mov ip, r6
  13082. 8009e7c: 46d3 mov fp, sl
  13083. 8009e7e: f850 2b04 ldr.w r2, [r0], #4
  13084. 8009e82: b293 uxth r3, r2
  13085. 8009e84: fb05 a303 mla r3, r5, r3, sl
  13086. 8009e88: 0c12 lsrs r2, r2, #16
  13087. 8009e8a: ea4f 4a13 mov.w sl, r3, lsr #16
  13088. 8009e8e: fb05 a202 mla r2, r5, r2, sl
  13089. 8009e92: b29b uxth r3, r3
  13090. 8009e94: ebab 0303 sub.w r3, fp, r3
  13091. 8009e98: f8bc b000 ldrh.w fp, [ip]
  13092. 8009e9c: ea4f 4a12 mov.w sl, r2, lsr #16
  13093. 8009ea0: 445b add r3, fp
  13094. 8009ea2: fa1f fb82 uxth.w fp, r2
  13095. 8009ea6: f8dc 2000 ldr.w r2, [ip]
  13096. 8009eaa: 4581 cmp r9, r0
  13097. 8009eac: ebcb 4212 rsb r2, fp, r2, lsr #16
  13098. 8009eb0: eb02 4223 add.w r2, r2, r3, asr #16
  13099. 8009eb4: b29b uxth r3, r3
  13100. 8009eb6: ea43 4302 orr.w r3, r3, r2, lsl #16
  13101. 8009eba: ea4f 4b22 mov.w fp, r2, asr #16
  13102. 8009ebe: f84c 3b04 str.w r3, [ip], #4
  13103. 8009ec2: d2dc bcs.n 8009e7e <quorem+0x42>
  13104. 8009ec4: f856 300e ldr.w r3, [r6, lr]
  13105. 8009ec8: b933 cbnz r3, 8009ed8 <quorem+0x9c>
  13106. 8009eca: 9b01 ldr r3, [sp, #4]
  13107. 8009ecc: 3b04 subs r3, #4
  13108. 8009ece: 429e cmp r6, r3
  13109. 8009ed0: 461a mov r2, r3
  13110. 8009ed2: d331 bcc.n 8009f38 <quorem+0xfc>
  13111. 8009ed4: f8c8 4010 str.w r4, [r8, #16]
  13112. 8009ed8: 4640 mov r0, r8
  13113. 8009eda: f001 fa1e bl 800b31a <__mcmp>
  13114. 8009ede: 2800 cmp r0, #0
  13115. 8009ee0: db26 blt.n 8009f30 <quorem+0xf4>
  13116. 8009ee2: 4630 mov r0, r6
  13117. 8009ee4: f04f 0e00 mov.w lr, #0
  13118. 8009ee8: 3501 adds r5, #1
  13119. 8009eea: f857 1b04 ldr.w r1, [r7], #4
  13120. 8009eee: f8d0 c000 ldr.w ip, [r0]
  13121. 8009ef2: b28b uxth r3, r1
  13122. 8009ef4: ebae 0303 sub.w r3, lr, r3
  13123. 8009ef8: fa1f f28c uxth.w r2, ip
  13124. 8009efc: 4413 add r3, r2
  13125. 8009efe: 0c0a lsrs r2, r1, #16
  13126. 8009f00: ebc2 421c rsb r2, r2, ip, lsr #16
  13127. 8009f04: eb02 4223 add.w r2, r2, r3, asr #16
  13128. 8009f08: b29b uxth r3, r3
  13129. 8009f0a: ea43 4302 orr.w r3, r3, r2, lsl #16
  13130. 8009f0e: 45b9 cmp r9, r7
  13131. 8009f10: ea4f 4e22 mov.w lr, r2, asr #16
  13132. 8009f14: f840 3b04 str.w r3, [r0], #4
  13133. 8009f18: d2e7 bcs.n 8009eea <quorem+0xae>
  13134. 8009f1a: f856 2024 ldr.w r2, [r6, r4, lsl #2]
  13135. 8009f1e: eb06 0384 add.w r3, r6, r4, lsl #2
  13136. 8009f22: b92a cbnz r2, 8009f30 <quorem+0xf4>
  13137. 8009f24: 3b04 subs r3, #4
  13138. 8009f26: 429e cmp r6, r3
  13139. 8009f28: 461a mov r2, r3
  13140. 8009f2a: d30b bcc.n 8009f44 <quorem+0x108>
  13141. 8009f2c: f8c8 4010 str.w r4, [r8, #16]
  13142. 8009f30: 4628 mov r0, r5
  13143. 8009f32: b003 add sp, #12
  13144. 8009f34: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  13145. 8009f38: 6812 ldr r2, [r2, #0]
  13146. 8009f3a: 3b04 subs r3, #4
  13147. 8009f3c: 2a00 cmp r2, #0
  13148. 8009f3e: d1c9 bne.n 8009ed4 <quorem+0x98>
  13149. 8009f40: 3c01 subs r4, #1
  13150. 8009f42: e7c4 b.n 8009ece <quorem+0x92>
  13151. 8009f44: 6812 ldr r2, [r2, #0]
  13152. 8009f46: 3b04 subs r3, #4
  13153. 8009f48: 2a00 cmp r2, #0
  13154. 8009f4a: d1ef bne.n 8009f2c <quorem+0xf0>
  13155. 8009f4c: 3c01 subs r4, #1
  13156. 8009f4e: e7ea b.n 8009f26 <quorem+0xea>
  13157. 8009f50: 2000 movs r0, #0
  13158. 8009f52: e7ee b.n 8009f32 <quorem+0xf6>
  13159. 8009f54: 0000 movs r0, r0
  13160. ...
  13161. 08009f58 <_dtoa_r>:
  13162. 8009f58: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  13163. 8009f5c: 6a46 ldr r6, [r0, #36] ; 0x24
  13164. 8009f5e: b095 sub sp, #84 ; 0x54
  13165. 8009f60: 4604 mov r4, r0
  13166. 8009f62: 9d21 ldr r5, [sp, #132] ; 0x84
  13167. 8009f64: e9cd 2302 strd r2, r3, [sp, #8]
  13168. 8009f68: b93e cbnz r6, 8009f7a <_dtoa_r+0x22>
  13169. 8009f6a: 2010 movs r0, #16
  13170. 8009f6c: f000 ffb6 bl 800aedc <malloc>
  13171. 8009f70: 6260 str r0, [r4, #36] ; 0x24
  13172. 8009f72: 6046 str r6, [r0, #4]
  13173. 8009f74: 6086 str r6, [r0, #8]
  13174. 8009f76: 6006 str r6, [r0, #0]
  13175. 8009f78: 60c6 str r6, [r0, #12]
  13176. 8009f7a: 6a63 ldr r3, [r4, #36] ; 0x24
  13177. 8009f7c: 6819 ldr r1, [r3, #0]
  13178. 8009f7e: b151 cbz r1, 8009f96 <_dtoa_r+0x3e>
  13179. 8009f80: 685a ldr r2, [r3, #4]
  13180. 8009f82: 2301 movs r3, #1
  13181. 8009f84: 4093 lsls r3, r2
  13182. 8009f86: 604a str r2, [r1, #4]
  13183. 8009f88: 608b str r3, [r1, #8]
  13184. 8009f8a: 4620 mov r0, r4
  13185. 8009f8c: f000 fff0 bl 800af70 <_Bfree>
  13186. 8009f90: 2200 movs r2, #0
  13187. 8009f92: 6a63 ldr r3, [r4, #36] ; 0x24
  13188. 8009f94: 601a str r2, [r3, #0]
  13189. 8009f96: 9b03 ldr r3, [sp, #12]
  13190. 8009f98: 2b00 cmp r3, #0
  13191. 8009f9a: bfb7 itett lt
  13192. 8009f9c: 2301 movlt r3, #1
  13193. 8009f9e: 2300 movge r3, #0
  13194. 8009fa0: 602b strlt r3, [r5, #0]
  13195. 8009fa2: 9b03 ldrlt r3, [sp, #12]
  13196. 8009fa4: bfae itee ge
  13197. 8009fa6: 602b strge r3, [r5, #0]
  13198. 8009fa8: f023 4300 biclt.w r3, r3, #2147483648 ; 0x80000000
  13199. 8009fac: 9303 strlt r3, [sp, #12]
  13200. 8009fae: f8dd 900c ldr.w r9, [sp, #12]
  13201. 8009fb2: 4bab ldr r3, [pc, #684] ; (800a260 <_dtoa_r+0x308>)
  13202. 8009fb4: ea33 0309 bics.w r3, r3, r9
  13203. 8009fb8: d11b bne.n 8009ff2 <_dtoa_r+0x9a>
  13204. 8009fba: f242 730f movw r3, #9999 ; 0x270f
  13205. 8009fbe: 9a20 ldr r2, [sp, #128] ; 0x80
  13206. 8009fc0: 6013 str r3, [r2, #0]
  13207. 8009fc2: 9b02 ldr r3, [sp, #8]
  13208. 8009fc4: b923 cbnz r3, 8009fd0 <_dtoa_r+0x78>
  13209. 8009fc6: f3c9 0013 ubfx r0, r9, #0, #20
  13210. 8009fca: 2800 cmp r0, #0
  13211. 8009fcc: f000 8583 beq.w 800aad6 <_dtoa_r+0xb7e>
  13212. 8009fd0: 9b22 ldr r3, [sp, #136] ; 0x88
  13213. 8009fd2: b953 cbnz r3, 8009fea <_dtoa_r+0x92>
  13214. 8009fd4: 4ba3 ldr r3, [pc, #652] ; (800a264 <_dtoa_r+0x30c>)
  13215. 8009fd6: e021 b.n 800a01c <_dtoa_r+0xc4>
  13216. 8009fd8: 4ba3 ldr r3, [pc, #652] ; (800a268 <_dtoa_r+0x310>)
  13217. 8009fda: 9306 str r3, [sp, #24]
  13218. 8009fdc: 3308 adds r3, #8
  13219. 8009fde: 9a22 ldr r2, [sp, #136] ; 0x88
  13220. 8009fe0: 6013 str r3, [r2, #0]
  13221. 8009fe2: 9806 ldr r0, [sp, #24]
  13222. 8009fe4: b015 add sp, #84 ; 0x54
  13223. 8009fe6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  13224. 8009fea: 4b9e ldr r3, [pc, #632] ; (800a264 <_dtoa_r+0x30c>)
  13225. 8009fec: 9306 str r3, [sp, #24]
  13226. 8009fee: 3303 adds r3, #3
  13227. 8009ff0: e7f5 b.n 8009fde <_dtoa_r+0x86>
  13228. 8009ff2: e9dd 6702 ldrd r6, r7, [sp, #8]
  13229. 8009ff6: 2200 movs r2, #0
  13230. 8009ff8: 2300 movs r3, #0
  13231. 8009ffa: 4630 mov r0, r6
  13232. 8009ffc: 4639 mov r1, r7
  13233. 8009ffe: f7fa fd47 bl 8004a90 <__aeabi_dcmpeq>
  13234. 800a002: 4680 mov r8, r0
  13235. 800a004: b160 cbz r0, 800a020 <_dtoa_r+0xc8>
  13236. 800a006: 2301 movs r3, #1
  13237. 800a008: 9a20 ldr r2, [sp, #128] ; 0x80
  13238. 800a00a: 6013 str r3, [r2, #0]
  13239. 800a00c: 9b22 ldr r3, [sp, #136] ; 0x88
  13240. 800a00e: 2b00 cmp r3, #0
  13241. 800a010: f000 855e beq.w 800aad0 <_dtoa_r+0xb78>
  13242. 800a014: 4b95 ldr r3, [pc, #596] ; (800a26c <_dtoa_r+0x314>)
  13243. 800a016: 9a22 ldr r2, [sp, #136] ; 0x88
  13244. 800a018: 6013 str r3, [r2, #0]
  13245. 800a01a: 3b01 subs r3, #1
  13246. 800a01c: 9306 str r3, [sp, #24]
  13247. 800a01e: e7e0 b.n 8009fe2 <_dtoa_r+0x8a>
  13248. 800a020: ab12 add r3, sp, #72 ; 0x48
  13249. 800a022: 9301 str r3, [sp, #4]
  13250. 800a024: ab13 add r3, sp, #76 ; 0x4c
  13251. 800a026: 9300 str r3, [sp, #0]
  13252. 800a028: 4632 mov r2, r6
  13253. 800a02a: 463b mov r3, r7
  13254. 800a02c: 4620 mov r0, r4
  13255. 800a02e: f001 f9ed bl 800b40c <__d2b>
  13256. 800a032: f3c9 550a ubfx r5, r9, #20, #11
  13257. 800a036: 4682 mov sl, r0
  13258. 800a038: 2d00 cmp r5, #0
  13259. 800a03a: d07d beq.n 800a138 <_dtoa_r+0x1e0>
  13260. 800a03c: 4630 mov r0, r6
  13261. 800a03e: f3c7 0313 ubfx r3, r7, #0, #20
  13262. 800a042: f043 517f orr.w r1, r3, #1069547520 ; 0x3fc00000
  13263. 800a046: f441 1140 orr.w r1, r1, #3145728 ; 0x300000
  13264. 800a04a: f2a5 35ff subw r5, r5, #1023 ; 0x3ff
  13265. 800a04e: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  13266. 800a052: 2200 movs r2, #0
  13267. 800a054: 4b86 ldr r3, [pc, #536] ; (800a270 <_dtoa_r+0x318>)
  13268. 800a056: f7fa f8ff bl 8004258 <__aeabi_dsub>
  13269. 800a05a: a37b add r3, pc, #492 ; (adr r3, 800a248 <_dtoa_r+0x2f0>)
  13270. 800a05c: e9d3 2300 ldrd r2, r3, [r3]
  13271. 800a060: f7fa faae bl 80045c0 <__aeabi_dmul>
  13272. 800a064: a37a add r3, pc, #488 ; (adr r3, 800a250 <_dtoa_r+0x2f8>)
  13273. 800a066: e9d3 2300 ldrd r2, r3, [r3]
  13274. 800a06a: f7fa f8f7 bl 800425c <__adddf3>
  13275. 800a06e: 4606 mov r6, r0
  13276. 800a070: 4628 mov r0, r5
  13277. 800a072: 460f mov r7, r1
  13278. 800a074: f7fa fa3e bl 80044f4 <__aeabi_i2d>
  13279. 800a078: a377 add r3, pc, #476 ; (adr r3, 800a258 <_dtoa_r+0x300>)
  13280. 800a07a: e9d3 2300 ldrd r2, r3, [r3]
  13281. 800a07e: f7fa fa9f bl 80045c0 <__aeabi_dmul>
  13282. 800a082: 4602 mov r2, r0
  13283. 800a084: 460b mov r3, r1
  13284. 800a086: 4630 mov r0, r6
  13285. 800a088: 4639 mov r1, r7
  13286. 800a08a: f7fa f8e7 bl 800425c <__adddf3>
  13287. 800a08e: 4606 mov r6, r0
  13288. 800a090: 460f mov r7, r1
  13289. 800a092: f7fa fd45 bl 8004b20 <__aeabi_d2iz>
  13290. 800a096: 2200 movs r2, #0
  13291. 800a098: 4683 mov fp, r0
  13292. 800a09a: 2300 movs r3, #0
  13293. 800a09c: 4630 mov r0, r6
  13294. 800a09e: 4639 mov r1, r7
  13295. 800a0a0: f7fa fd00 bl 8004aa4 <__aeabi_dcmplt>
  13296. 800a0a4: b158 cbz r0, 800a0be <_dtoa_r+0x166>
  13297. 800a0a6: 4658 mov r0, fp
  13298. 800a0a8: f7fa fa24 bl 80044f4 <__aeabi_i2d>
  13299. 800a0ac: 4602 mov r2, r0
  13300. 800a0ae: 460b mov r3, r1
  13301. 800a0b0: 4630 mov r0, r6
  13302. 800a0b2: 4639 mov r1, r7
  13303. 800a0b4: f7fa fcec bl 8004a90 <__aeabi_dcmpeq>
  13304. 800a0b8: b908 cbnz r0, 800a0be <_dtoa_r+0x166>
  13305. 800a0ba: f10b 3bff add.w fp, fp, #4294967295
  13306. 800a0be: f1bb 0f16 cmp.w fp, #22
  13307. 800a0c2: d858 bhi.n 800a176 <_dtoa_r+0x21e>
  13308. 800a0c4: e9dd 2302 ldrd r2, r3, [sp, #8]
  13309. 800a0c8: 496a ldr r1, [pc, #424] ; (800a274 <_dtoa_r+0x31c>)
  13310. 800a0ca: eb01 01cb add.w r1, r1, fp, lsl #3
  13311. 800a0ce: e9d1 0100 ldrd r0, r1, [r1]
  13312. 800a0d2: f7fa fd05 bl 8004ae0 <__aeabi_dcmpgt>
  13313. 800a0d6: 2800 cmp r0, #0
  13314. 800a0d8: d04f beq.n 800a17a <_dtoa_r+0x222>
  13315. 800a0da: 2300 movs r3, #0
  13316. 800a0dc: f10b 3bff add.w fp, fp, #4294967295
  13317. 800a0e0: 930d str r3, [sp, #52] ; 0x34
  13318. 800a0e2: 9b12 ldr r3, [sp, #72] ; 0x48
  13319. 800a0e4: 1b5d subs r5, r3, r5
  13320. 800a0e6: 1e6b subs r3, r5, #1
  13321. 800a0e8: 9307 str r3, [sp, #28]
  13322. 800a0ea: bf43 ittte mi
  13323. 800a0ec: 2300 movmi r3, #0
  13324. 800a0ee: f1c5 0801 rsbmi r8, r5, #1
  13325. 800a0f2: 9307 strmi r3, [sp, #28]
  13326. 800a0f4: f04f 0800 movpl.w r8, #0
  13327. 800a0f8: f1bb 0f00 cmp.w fp, #0
  13328. 800a0fc: db3f blt.n 800a17e <_dtoa_r+0x226>
  13329. 800a0fe: 9b07 ldr r3, [sp, #28]
  13330. 800a100: f8cd b030 str.w fp, [sp, #48] ; 0x30
  13331. 800a104: 445b add r3, fp
  13332. 800a106: 9307 str r3, [sp, #28]
  13333. 800a108: 2300 movs r3, #0
  13334. 800a10a: 9308 str r3, [sp, #32]
  13335. 800a10c: 9b1e ldr r3, [sp, #120] ; 0x78
  13336. 800a10e: 2b09 cmp r3, #9
  13337. 800a110: f200 80b4 bhi.w 800a27c <_dtoa_r+0x324>
  13338. 800a114: 2b05 cmp r3, #5
  13339. 800a116: bfc4 itt gt
  13340. 800a118: 3b04 subgt r3, #4
  13341. 800a11a: 931e strgt r3, [sp, #120] ; 0x78
  13342. 800a11c: 9b1e ldr r3, [sp, #120] ; 0x78
  13343. 800a11e: bfc8 it gt
  13344. 800a120: 2600 movgt r6, #0
  13345. 800a122: f1a3 0302 sub.w r3, r3, #2
  13346. 800a126: bfd8 it le
  13347. 800a128: 2601 movle r6, #1
  13348. 800a12a: 2b03 cmp r3, #3
  13349. 800a12c: f200 80b2 bhi.w 800a294 <_dtoa_r+0x33c>
  13350. 800a130: e8df f003 tbb [pc, r3]
  13351. 800a134: 782d8684 .word 0x782d8684
  13352. 800a138: 9b13 ldr r3, [sp, #76] ; 0x4c
  13353. 800a13a: 9d12 ldr r5, [sp, #72] ; 0x48
  13354. 800a13c: 441d add r5, r3
  13355. 800a13e: f205 4332 addw r3, r5, #1074 ; 0x432
  13356. 800a142: 2b20 cmp r3, #32
  13357. 800a144: dd11 ble.n 800a16a <_dtoa_r+0x212>
  13358. 800a146: 9a02 ldr r2, [sp, #8]
  13359. 800a148: f205 4012 addw r0, r5, #1042 ; 0x412
  13360. 800a14c: f1c3 0340 rsb r3, r3, #64 ; 0x40
  13361. 800a150: fa22 f000 lsr.w r0, r2, r0
  13362. 800a154: fa09 f303 lsl.w r3, r9, r3
  13363. 800a158: 4318 orrs r0, r3
  13364. 800a15a: f7fa f9bb bl 80044d4 <__aeabi_ui2d>
  13365. 800a15e: 2301 movs r3, #1
  13366. 800a160: f1a1 71f8 sub.w r1, r1, #32505856 ; 0x1f00000
  13367. 800a164: 3d01 subs r5, #1
  13368. 800a166: 9310 str r3, [sp, #64] ; 0x40
  13369. 800a168: e773 b.n 800a052 <_dtoa_r+0xfa>
  13370. 800a16a: f1c3 0020 rsb r0, r3, #32
  13371. 800a16e: 9b02 ldr r3, [sp, #8]
  13372. 800a170: fa03 f000 lsl.w r0, r3, r0
  13373. 800a174: e7f1 b.n 800a15a <_dtoa_r+0x202>
  13374. 800a176: 2301 movs r3, #1
  13375. 800a178: e7b2 b.n 800a0e0 <_dtoa_r+0x188>
  13376. 800a17a: 900d str r0, [sp, #52] ; 0x34
  13377. 800a17c: e7b1 b.n 800a0e2 <_dtoa_r+0x18a>
  13378. 800a17e: f1cb 0300 rsb r3, fp, #0
  13379. 800a182: 9308 str r3, [sp, #32]
  13380. 800a184: 2300 movs r3, #0
  13381. 800a186: eba8 080b sub.w r8, r8, fp
  13382. 800a18a: 930c str r3, [sp, #48] ; 0x30
  13383. 800a18c: e7be b.n 800a10c <_dtoa_r+0x1b4>
  13384. 800a18e: 2301 movs r3, #1
  13385. 800a190: 9309 str r3, [sp, #36] ; 0x24
  13386. 800a192: 9b1f ldr r3, [sp, #124] ; 0x7c
  13387. 800a194: 2b00 cmp r3, #0
  13388. 800a196: f340 8080 ble.w 800a29a <_dtoa_r+0x342>
  13389. 800a19a: 4699 mov r9, r3
  13390. 800a19c: 9304 str r3, [sp, #16]
  13391. 800a19e: 2200 movs r2, #0
  13392. 800a1a0: 2104 movs r1, #4
  13393. 800a1a2: 6a65 ldr r5, [r4, #36] ; 0x24
  13394. 800a1a4: 606a str r2, [r5, #4]
  13395. 800a1a6: f101 0214 add.w r2, r1, #20
  13396. 800a1aa: 429a cmp r2, r3
  13397. 800a1ac: d97a bls.n 800a2a4 <_dtoa_r+0x34c>
  13398. 800a1ae: 6869 ldr r1, [r5, #4]
  13399. 800a1b0: 4620 mov r0, r4
  13400. 800a1b2: f000 fea9 bl 800af08 <_Balloc>
  13401. 800a1b6: 6a63 ldr r3, [r4, #36] ; 0x24
  13402. 800a1b8: 6028 str r0, [r5, #0]
  13403. 800a1ba: 681b ldr r3, [r3, #0]
  13404. 800a1bc: f1b9 0f0e cmp.w r9, #14
  13405. 800a1c0: 9306 str r3, [sp, #24]
  13406. 800a1c2: f200 80f0 bhi.w 800a3a6 <_dtoa_r+0x44e>
  13407. 800a1c6: 2e00 cmp r6, #0
  13408. 800a1c8: f000 80ed beq.w 800a3a6 <_dtoa_r+0x44e>
  13409. 800a1cc: e9dd 2302 ldrd r2, r3, [sp, #8]
  13410. 800a1d0: f1bb 0f00 cmp.w fp, #0
  13411. 800a1d4: e9cd 230e strd r2, r3, [sp, #56] ; 0x38
  13412. 800a1d8: dd79 ble.n 800a2ce <_dtoa_r+0x376>
  13413. 800a1da: 4a26 ldr r2, [pc, #152] ; (800a274 <_dtoa_r+0x31c>)
  13414. 800a1dc: f00b 030f and.w r3, fp, #15
  13415. 800a1e0: ea4f 162b mov.w r6, fp, asr #4
  13416. 800a1e4: eb02 03c3 add.w r3, r2, r3, lsl #3
  13417. 800a1e8: 06f0 lsls r0, r6, #27
  13418. 800a1ea: e9d3 2300 ldrd r2, r3, [r3]
  13419. 800a1ee: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13420. 800a1f2: d55c bpl.n 800a2ae <_dtoa_r+0x356>
  13421. 800a1f4: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13422. 800a1f8: 4b1f ldr r3, [pc, #124] ; (800a278 <_dtoa_r+0x320>)
  13423. 800a1fa: 2503 movs r5, #3
  13424. 800a1fc: e9d3 2308 ldrd r2, r3, [r3, #32]
  13425. 800a200: f7fa fb08 bl 8004814 <__aeabi_ddiv>
  13426. 800a204: e9cd 0102 strd r0, r1, [sp, #8]
  13427. 800a208: f006 060f and.w r6, r6, #15
  13428. 800a20c: 4f1a ldr r7, [pc, #104] ; (800a278 <_dtoa_r+0x320>)
  13429. 800a20e: 2e00 cmp r6, #0
  13430. 800a210: d14f bne.n 800a2b2 <_dtoa_r+0x35a>
  13431. 800a212: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13432. 800a216: e9dd 0102 ldrd r0, r1, [sp, #8]
  13433. 800a21a: f7fa fafb bl 8004814 <__aeabi_ddiv>
  13434. 800a21e: e9cd 0102 strd r0, r1, [sp, #8]
  13435. 800a222: e06e b.n 800a302 <_dtoa_r+0x3aa>
  13436. 800a224: 2301 movs r3, #1
  13437. 800a226: 9309 str r3, [sp, #36] ; 0x24
  13438. 800a228: 9b1f ldr r3, [sp, #124] ; 0x7c
  13439. 800a22a: 445b add r3, fp
  13440. 800a22c: f103 0901 add.w r9, r3, #1
  13441. 800a230: 9304 str r3, [sp, #16]
  13442. 800a232: 464b mov r3, r9
  13443. 800a234: 2b01 cmp r3, #1
  13444. 800a236: bfb8 it lt
  13445. 800a238: 2301 movlt r3, #1
  13446. 800a23a: e7b0 b.n 800a19e <_dtoa_r+0x246>
  13447. 800a23c: 2300 movs r3, #0
  13448. 800a23e: e7a7 b.n 800a190 <_dtoa_r+0x238>
  13449. 800a240: 2300 movs r3, #0
  13450. 800a242: e7f0 b.n 800a226 <_dtoa_r+0x2ce>
  13451. 800a244: f3af 8000 nop.w
  13452. 800a248: 636f4361 .word 0x636f4361
  13453. 800a24c: 3fd287a7 .word 0x3fd287a7
  13454. 800a250: 8b60c8b3 .word 0x8b60c8b3
  13455. 800a254: 3fc68a28 .word 0x3fc68a28
  13456. 800a258: 509f79fb .word 0x509f79fb
  13457. 800a25c: 3fd34413 .word 0x3fd34413
  13458. 800a260: 7ff00000 .word 0x7ff00000
  13459. 800a264: 0800bb1d .word 0x0800bb1d
  13460. 800a268: 0800bb14 .word 0x0800bb14
  13461. 800a26c: 0800baf1 .word 0x0800baf1
  13462. 800a270: 3ff80000 .word 0x3ff80000
  13463. 800a274: 0800bbb0 .word 0x0800bbb0
  13464. 800a278: 0800bb88 .word 0x0800bb88
  13465. 800a27c: 2601 movs r6, #1
  13466. 800a27e: 2300 movs r3, #0
  13467. 800a280: 9609 str r6, [sp, #36] ; 0x24
  13468. 800a282: 931e str r3, [sp, #120] ; 0x78
  13469. 800a284: f04f 33ff mov.w r3, #4294967295
  13470. 800a288: 2200 movs r2, #0
  13471. 800a28a: 9304 str r3, [sp, #16]
  13472. 800a28c: 4699 mov r9, r3
  13473. 800a28e: 2312 movs r3, #18
  13474. 800a290: 921f str r2, [sp, #124] ; 0x7c
  13475. 800a292: e784 b.n 800a19e <_dtoa_r+0x246>
  13476. 800a294: 2301 movs r3, #1
  13477. 800a296: 9309 str r3, [sp, #36] ; 0x24
  13478. 800a298: e7f4 b.n 800a284 <_dtoa_r+0x32c>
  13479. 800a29a: 2301 movs r3, #1
  13480. 800a29c: 9304 str r3, [sp, #16]
  13481. 800a29e: 4699 mov r9, r3
  13482. 800a2a0: 461a mov r2, r3
  13483. 800a2a2: e7f5 b.n 800a290 <_dtoa_r+0x338>
  13484. 800a2a4: 686a ldr r2, [r5, #4]
  13485. 800a2a6: 0049 lsls r1, r1, #1
  13486. 800a2a8: 3201 adds r2, #1
  13487. 800a2aa: 606a str r2, [r5, #4]
  13488. 800a2ac: e77b b.n 800a1a6 <_dtoa_r+0x24e>
  13489. 800a2ae: 2502 movs r5, #2
  13490. 800a2b0: e7ac b.n 800a20c <_dtoa_r+0x2b4>
  13491. 800a2b2: 07f1 lsls r1, r6, #31
  13492. 800a2b4: d508 bpl.n 800a2c8 <_dtoa_r+0x370>
  13493. 800a2b6: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13494. 800a2ba: e9d7 2300 ldrd r2, r3, [r7]
  13495. 800a2be: f7fa f97f bl 80045c0 <__aeabi_dmul>
  13496. 800a2c2: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13497. 800a2c6: 3501 adds r5, #1
  13498. 800a2c8: 1076 asrs r6, r6, #1
  13499. 800a2ca: 3708 adds r7, #8
  13500. 800a2cc: e79f b.n 800a20e <_dtoa_r+0x2b6>
  13501. 800a2ce: f000 80a5 beq.w 800a41c <_dtoa_r+0x4c4>
  13502. 800a2d2: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13503. 800a2d6: f1cb 0600 rsb r6, fp, #0
  13504. 800a2da: 4ba2 ldr r3, [pc, #648] ; (800a564 <_dtoa_r+0x60c>)
  13505. 800a2dc: f006 020f and.w r2, r6, #15
  13506. 800a2e0: eb03 03c2 add.w r3, r3, r2, lsl #3
  13507. 800a2e4: e9d3 2300 ldrd r2, r3, [r3]
  13508. 800a2e8: f7fa f96a bl 80045c0 <__aeabi_dmul>
  13509. 800a2ec: 2502 movs r5, #2
  13510. 800a2ee: 2300 movs r3, #0
  13511. 800a2f0: e9cd 0102 strd r0, r1, [sp, #8]
  13512. 800a2f4: 4f9c ldr r7, [pc, #624] ; (800a568 <_dtoa_r+0x610>)
  13513. 800a2f6: 1136 asrs r6, r6, #4
  13514. 800a2f8: 2e00 cmp r6, #0
  13515. 800a2fa: f040 8084 bne.w 800a406 <_dtoa_r+0x4ae>
  13516. 800a2fe: 2b00 cmp r3, #0
  13517. 800a300: d18d bne.n 800a21e <_dtoa_r+0x2c6>
  13518. 800a302: 9b0d ldr r3, [sp, #52] ; 0x34
  13519. 800a304: 2b00 cmp r3, #0
  13520. 800a306: f000 808b beq.w 800a420 <_dtoa_r+0x4c8>
  13521. 800a30a: e9dd 2302 ldrd r2, r3, [sp, #8]
  13522. 800a30e: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13523. 800a312: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13524. 800a316: 2200 movs r2, #0
  13525. 800a318: 4b94 ldr r3, [pc, #592] ; (800a56c <_dtoa_r+0x614>)
  13526. 800a31a: f7fa fbc3 bl 8004aa4 <__aeabi_dcmplt>
  13527. 800a31e: 2800 cmp r0, #0
  13528. 800a320: d07e beq.n 800a420 <_dtoa_r+0x4c8>
  13529. 800a322: f1b9 0f00 cmp.w r9, #0
  13530. 800a326: d07b beq.n 800a420 <_dtoa_r+0x4c8>
  13531. 800a328: 9b04 ldr r3, [sp, #16]
  13532. 800a32a: 2b00 cmp r3, #0
  13533. 800a32c: dd37 ble.n 800a39e <_dtoa_r+0x446>
  13534. 800a32e: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13535. 800a332: 2200 movs r2, #0
  13536. 800a334: 4b8e ldr r3, [pc, #568] ; (800a570 <_dtoa_r+0x618>)
  13537. 800a336: f7fa f943 bl 80045c0 <__aeabi_dmul>
  13538. 800a33a: e9cd 0102 strd r0, r1, [sp, #8]
  13539. 800a33e: 9e04 ldr r6, [sp, #16]
  13540. 800a340: f10b 37ff add.w r7, fp, #4294967295
  13541. 800a344: 3501 adds r5, #1
  13542. 800a346: 4628 mov r0, r5
  13543. 800a348: f7fa f8d4 bl 80044f4 <__aeabi_i2d>
  13544. 800a34c: e9dd 2302 ldrd r2, r3, [sp, #8]
  13545. 800a350: f7fa f936 bl 80045c0 <__aeabi_dmul>
  13546. 800a354: 4b87 ldr r3, [pc, #540] ; (800a574 <_dtoa_r+0x61c>)
  13547. 800a356: 2200 movs r2, #0
  13548. 800a358: f7f9 ff80 bl 800425c <__adddf3>
  13549. 800a35c: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13550. 800a360: 9b0b ldr r3, [sp, #44] ; 0x2c
  13551. 800a362: f1a3 7550 sub.w r5, r3, #54525952 ; 0x3400000
  13552. 800a366: 950b str r5, [sp, #44] ; 0x2c
  13553. 800a368: 2e00 cmp r6, #0
  13554. 800a36a: d15c bne.n 800a426 <_dtoa_r+0x4ce>
  13555. 800a36c: e9dd 0102 ldrd r0, r1, [sp, #8]
  13556. 800a370: 2200 movs r2, #0
  13557. 800a372: 4b81 ldr r3, [pc, #516] ; (800a578 <_dtoa_r+0x620>)
  13558. 800a374: f7f9 ff70 bl 8004258 <__aeabi_dsub>
  13559. 800a378: 9a0a ldr r2, [sp, #40] ; 0x28
  13560. 800a37a: 462b mov r3, r5
  13561. 800a37c: e9cd 0102 strd r0, r1, [sp, #8]
  13562. 800a380: f7fa fbae bl 8004ae0 <__aeabi_dcmpgt>
  13563. 800a384: 2800 cmp r0, #0
  13564. 800a386: f040 82f7 bne.w 800a978 <_dtoa_r+0xa20>
  13565. 800a38a: e9dd 0102 ldrd r0, r1, [sp, #8]
  13566. 800a38e: 9a0a ldr r2, [sp, #40] ; 0x28
  13567. 800a390: f105 4300 add.w r3, r5, #2147483648 ; 0x80000000
  13568. 800a394: f7fa fb86 bl 8004aa4 <__aeabi_dcmplt>
  13569. 800a398: 2800 cmp r0, #0
  13570. 800a39a: f040 82eb bne.w 800a974 <_dtoa_r+0xa1c>
  13571. 800a39e: e9dd 230e ldrd r2, r3, [sp, #56] ; 0x38
  13572. 800a3a2: e9cd 2302 strd r2, r3, [sp, #8]
  13573. 800a3a6: 9b13 ldr r3, [sp, #76] ; 0x4c
  13574. 800a3a8: 2b00 cmp r3, #0
  13575. 800a3aa: f2c0 8150 blt.w 800a64e <_dtoa_r+0x6f6>
  13576. 800a3ae: f1bb 0f0e cmp.w fp, #14
  13577. 800a3b2: f300 814c bgt.w 800a64e <_dtoa_r+0x6f6>
  13578. 800a3b6: 4b6b ldr r3, [pc, #428] ; (800a564 <_dtoa_r+0x60c>)
  13579. 800a3b8: eb03 03cb add.w r3, r3, fp, lsl #3
  13580. 800a3bc: e9d3 2300 ldrd r2, r3, [r3]
  13581. 800a3c0: e9cd 2304 strd r2, r3, [sp, #16]
  13582. 800a3c4: 9b1f ldr r3, [sp, #124] ; 0x7c
  13583. 800a3c6: 2b00 cmp r3, #0
  13584. 800a3c8: f280 80da bge.w 800a580 <_dtoa_r+0x628>
  13585. 800a3cc: f1b9 0f00 cmp.w r9, #0
  13586. 800a3d0: f300 80d6 bgt.w 800a580 <_dtoa_r+0x628>
  13587. 800a3d4: f040 82cd bne.w 800a972 <_dtoa_r+0xa1a>
  13588. 800a3d8: e9dd 0104 ldrd r0, r1, [sp, #16]
  13589. 800a3dc: 2200 movs r2, #0
  13590. 800a3de: 4b66 ldr r3, [pc, #408] ; (800a578 <_dtoa_r+0x620>)
  13591. 800a3e0: f7fa f8ee bl 80045c0 <__aeabi_dmul>
  13592. 800a3e4: e9dd 2302 ldrd r2, r3, [sp, #8]
  13593. 800a3e8: f7fa fb70 bl 8004acc <__aeabi_dcmpge>
  13594. 800a3ec: 464e mov r6, r9
  13595. 800a3ee: 464f mov r7, r9
  13596. 800a3f0: 2800 cmp r0, #0
  13597. 800a3f2: f040 82a4 bne.w 800a93e <_dtoa_r+0x9e6>
  13598. 800a3f6: 9b06 ldr r3, [sp, #24]
  13599. 800a3f8: 9a06 ldr r2, [sp, #24]
  13600. 800a3fa: 1c5d adds r5, r3, #1
  13601. 800a3fc: 2331 movs r3, #49 ; 0x31
  13602. 800a3fe: f10b 0b01 add.w fp, fp, #1
  13603. 800a402: 7013 strb r3, [r2, #0]
  13604. 800a404: e29f b.n 800a946 <_dtoa_r+0x9ee>
  13605. 800a406: 07f2 lsls r2, r6, #31
  13606. 800a408: d505 bpl.n 800a416 <_dtoa_r+0x4be>
  13607. 800a40a: e9d7 2300 ldrd r2, r3, [r7]
  13608. 800a40e: f7fa f8d7 bl 80045c0 <__aeabi_dmul>
  13609. 800a412: 2301 movs r3, #1
  13610. 800a414: 3501 adds r5, #1
  13611. 800a416: 1076 asrs r6, r6, #1
  13612. 800a418: 3708 adds r7, #8
  13613. 800a41a: e76d b.n 800a2f8 <_dtoa_r+0x3a0>
  13614. 800a41c: 2502 movs r5, #2
  13615. 800a41e: e770 b.n 800a302 <_dtoa_r+0x3aa>
  13616. 800a420: 465f mov r7, fp
  13617. 800a422: 464e mov r6, r9
  13618. 800a424: e78f b.n 800a346 <_dtoa_r+0x3ee>
  13619. 800a426: 9a06 ldr r2, [sp, #24]
  13620. 800a428: 4b4e ldr r3, [pc, #312] ; (800a564 <_dtoa_r+0x60c>)
  13621. 800a42a: 4432 add r2, r6
  13622. 800a42c: 9211 str r2, [sp, #68] ; 0x44
  13623. 800a42e: 9a09 ldr r2, [sp, #36] ; 0x24
  13624. 800a430: 1e71 subs r1, r6, #1
  13625. 800a432: 2a00 cmp r2, #0
  13626. 800a434: d048 beq.n 800a4c8 <_dtoa_r+0x570>
  13627. 800a436: eb03 03c1 add.w r3, r3, r1, lsl #3
  13628. 800a43a: e9d3 2300 ldrd r2, r3, [r3]
  13629. 800a43e: 2000 movs r0, #0
  13630. 800a440: 494e ldr r1, [pc, #312] ; (800a57c <_dtoa_r+0x624>)
  13631. 800a442: f7fa f9e7 bl 8004814 <__aeabi_ddiv>
  13632. 800a446: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13633. 800a44a: f7f9 ff05 bl 8004258 <__aeabi_dsub>
  13634. 800a44e: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13635. 800a452: 9d06 ldr r5, [sp, #24]
  13636. 800a454: e9dd 0102 ldrd r0, r1, [sp, #8]
  13637. 800a458: f7fa fb62 bl 8004b20 <__aeabi_d2iz>
  13638. 800a45c: 4606 mov r6, r0
  13639. 800a45e: f7fa f849 bl 80044f4 <__aeabi_i2d>
  13640. 800a462: 4602 mov r2, r0
  13641. 800a464: 460b mov r3, r1
  13642. 800a466: e9dd 0102 ldrd r0, r1, [sp, #8]
  13643. 800a46a: f7f9 fef5 bl 8004258 <__aeabi_dsub>
  13644. 800a46e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13645. 800a472: 3630 adds r6, #48 ; 0x30
  13646. 800a474: f805 6b01 strb.w r6, [r5], #1
  13647. 800a478: e9cd 0102 strd r0, r1, [sp, #8]
  13648. 800a47c: f7fa fb12 bl 8004aa4 <__aeabi_dcmplt>
  13649. 800a480: 2800 cmp r0, #0
  13650. 800a482: d164 bne.n 800a54e <_dtoa_r+0x5f6>
  13651. 800a484: e9dd 2302 ldrd r2, r3, [sp, #8]
  13652. 800a488: 2000 movs r0, #0
  13653. 800a48a: 4938 ldr r1, [pc, #224] ; (800a56c <_dtoa_r+0x614>)
  13654. 800a48c: f7f9 fee4 bl 8004258 <__aeabi_dsub>
  13655. 800a490: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13656. 800a494: f7fa fb06 bl 8004aa4 <__aeabi_dcmplt>
  13657. 800a498: 2800 cmp r0, #0
  13658. 800a49a: f040 80b9 bne.w 800a610 <_dtoa_r+0x6b8>
  13659. 800a49e: 9b11 ldr r3, [sp, #68] ; 0x44
  13660. 800a4a0: 429d cmp r5, r3
  13661. 800a4a2: f43f af7c beq.w 800a39e <_dtoa_r+0x446>
  13662. 800a4a6: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13663. 800a4aa: 2200 movs r2, #0
  13664. 800a4ac: 4b30 ldr r3, [pc, #192] ; (800a570 <_dtoa_r+0x618>)
  13665. 800a4ae: f7fa f887 bl 80045c0 <__aeabi_dmul>
  13666. 800a4b2: 2200 movs r2, #0
  13667. 800a4b4: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13668. 800a4b8: e9dd 0102 ldrd r0, r1, [sp, #8]
  13669. 800a4bc: 4b2c ldr r3, [pc, #176] ; (800a570 <_dtoa_r+0x618>)
  13670. 800a4be: f7fa f87f bl 80045c0 <__aeabi_dmul>
  13671. 800a4c2: e9cd 0102 strd r0, r1, [sp, #8]
  13672. 800a4c6: e7c5 b.n 800a454 <_dtoa_r+0x4fc>
  13673. 800a4c8: eb03 01c1 add.w r1, r3, r1, lsl #3
  13674. 800a4cc: e9d1 0100 ldrd r0, r1, [r1]
  13675. 800a4d0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13676. 800a4d4: f7fa f874 bl 80045c0 <__aeabi_dmul>
  13677. 800a4d8: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13678. 800a4dc: 9d06 ldr r5, [sp, #24]
  13679. 800a4de: e9dd 0102 ldrd r0, r1, [sp, #8]
  13680. 800a4e2: f7fa fb1d bl 8004b20 <__aeabi_d2iz>
  13681. 800a4e6: 4606 mov r6, r0
  13682. 800a4e8: f7fa f804 bl 80044f4 <__aeabi_i2d>
  13683. 800a4ec: 4602 mov r2, r0
  13684. 800a4ee: 460b mov r3, r1
  13685. 800a4f0: e9dd 0102 ldrd r0, r1, [sp, #8]
  13686. 800a4f4: f7f9 feb0 bl 8004258 <__aeabi_dsub>
  13687. 800a4f8: 3630 adds r6, #48 ; 0x30
  13688. 800a4fa: 9b11 ldr r3, [sp, #68] ; 0x44
  13689. 800a4fc: f805 6b01 strb.w r6, [r5], #1
  13690. 800a500: 42ab cmp r3, r5
  13691. 800a502: e9cd 0102 strd r0, r1, [sp, #8]
  13692. 800a506: f04f 0200 mov.w r2, #0
  13693. 800a50a: d124 bne.n 800a556 <_dtoa_r+0x5fe>
  13694. 800a50c: 4b1b ldr r3, [pc, #108] ; (800a57c <_dtoa_r+0x624>)
  13695. 800a50e: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13696. 800a512: f7f9 fea3 bl 800425c <__adddf3>
  13697. 800a516: 4602 mov r2, r0
  13698. 800a518: 460b mov r3, r1
  13699. 800a51a: e9dd 0102 ldrd r0, r1, [sp, #8]
  13700. 800a51e: f7fa fadf bl 8004ae0 <__aeabi_dcmpgt>
  13701. 800a522: 2800 cmp r0, #0
  13702. 800a524: d174 bne.n 800a610 <_dtoa_r+0x6b8>
  13703. 800a526: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13704. 800a52a: 2000 movs r0, #0
  13705. 800a52c: 4913 ldr r1, [pc, #76] ; (800a57c <_dtoa_r+0x624>)
  13706. 800a52e: f7f9 fe93 bl 8004258 <__aeabi_dsub>
  13707. 800a532: 4602 mov r2, r0
  13708. 800a534: 460b mov r3, r1
  13709. 800a536: e9dd 0102 ldrd r0, r1, [sp, #8]
  13710. 800a53a: f7fa fab3 bl 8004aa4 <__aeabi_dcmplt>
  13711. 800a53e: 2800 cmp r0, #0
  13712. 800a540: f43f af2d beq.w 800a39e <_dtoa_r+0x446>
  13713. 800a544: f815 3c01 ldrb.w r3, [r5, #-1]
  13714. 800a548: 1e6a subs r2, r5, #1
  13715. 800a54a: 2b30 cmp r3, #48 ; 0x30
  13716. 800a54c: d001 beq.n 800a552 <_dtoa_r+0x5fa>
  13717. 800a54e: 46bb mov fp, r7
  13718. 800a550: e04d b.n 800a5ee <_dtoa_r+0x696>
  13719. 800a552: 4615 mov r5, r2
  13720. 800a554: e7f6 b.n 800a544 <_dtoa_r+0x5ec>
  13721. 800a556: 4b06 ldr r3, [pc, #24] ; (800a570 <_dtoa_r+0x618>)
  13722. 800a558: f7fa f832 bl 80045c0 <__aeabi_dmul>
  13723. 800a55c: e9cd 0102 strd r0, r1, [sp, #8]
  13724. 800a560: e7bd b.n 800a4de <_dtoa_r+0x586>
  13725. 800a562: bf00 nop
  13726. 800a564: 0800bbb0 .word 0x0800bbb0
  13727. 800a568: 0800bb88 .word 0x0800bb88
  13728. 800a56c: 3ff00000 .word 0x3ff00000
  13729. 800a570: 40240000 .word 0x40240000
  13730. 800a574: 401c0000 .word 0x401c0000
  13731. 800a578: 40140000 .word 0x40140000
  13732. 800a57c: 3fe00000 .word 0x3fe00000
  13733. 800a580: 9d06 ldr r5, [sp, #24]
  13734. 800a582: e9dd 6702 ldrd r6, r7, [sp, #8]
  13735. 800a586: e9dd 2304 ldrd r2, r3, [sp, #16]
  13736. 800a58a: 4630 mov r0, r6
  13737. 800a58c: 4639 mov r1, r7
  13738. 800a58e: f7fa f941 bl 8004814 <__aeabi_ddiv>
  13739. 800a592: f7fa fac5 bl 8004b20 <__aeabi_d2iz>
  13740. 800a596: 4680 mov r8, r0
  13741. 800a598: f7f9 ffac bl 80044f4 <__aeabi_i2d>
  13742. 800a59c: e9dd 2304 ldrd r2, r3, [sp, #16]
  13743. 800a5a0: f7fa f80e bl 80045c0 <__aeabi_dmul>
  13744. 800a5a4: 4602 mov r2, r0
  13745. 800a5a6: 460b mov r3, r1
  13746. 800a5a8: 4630 mov r0, r6
  13747. 800a5aa: 4639 mov r1, r7
  13748. 800a5ac: f7f9 fe54 bl 8004258 <__aeabi_dsub>
  13749. 800a5b0: f108 0630 add.w r6, r8, #48 ; 0x30
  13750. 800a5b4: f805 6b01 strb.w r6, [r5], #1
  13751. 800a5b8: 9e06 ldr r6, [sp, #24]
  13752. 800a5ba: 4602 mov r2, r0
  13753. 800a5bc: 1bae subs r6, r5, r6
  13754. 800a5be: 45b1 cmp r9, r6
  13755. 800a5c0: 460b mov r3, r1
  13756. 800a5c2: d137 bne.n 800a634 <_dtoa_r+0x6dc>
  13757. 800a5c4: f7f9 fe4a bl 800425c <__adddf3>
  13758. 800a5c8: 4606 mov r6, r0
  13759. 800a5ca: 460f mov r7, r1
  13760. 800a5cc: 4602 mov r2, r0
  13761. 800a5ce: 460b mov r3, r1
  13762. 800a5d0: e9dd 0104 ldrd r0, r1, [sp, #16]
  13763. 800a5d4: f7fa fa66 bl 8004aa4 <__aeabi_dcmplt>
  13764. 800a5d8: b9c8 cbnz r0, 800a60e <_dtoa_r+0x6b6>
  13765. 800a5da: e9dd 0104 ldrd r0, r1, [sp, #16]
  13766. 800a5de: 4632 mov r2, r6
  13767. 800a5e0: 463b mov r3, r7
  13768. 800a5e2: f7fa fa55 bl 8004a90 <__aeabi_dcmpeq>
  13769. 800a5e6: b110 cbz r0, 800a5ee <_dtoa_r+0x696>
  13770. 800a5e8: f018 0f01 tst.w r8, #1
  13771. 800a5ec: d10f bne.n 800a60e <_dtoa_r+0x6b6>
  13772. 800a5ee: 4651 mov r1, sl
  13773. 800a5f0: 4620 mov r0, r4
  13774. 800a5f2: f000 fcbd bl 800af70 <_Bfree>
  13775. 800a5f6: 2300 movs r3, #0
  13776. 800a5f8: 9a20 ldr r2, [sp, #128] ; 0x80
  13777. 800a5fa: 702b strb r3, [r5, #0]
  13778. 800a5fc: f10b 0301 add.w r3, fp, #1
  13779. 800a600: 6013 str r3, [r2, #0]
  13780. 800a602: 9b22 ldr r3, [sp, #136] ; 0x88
  13781. 800a604: 2b00 cmp r3, #0
  13782. 800a606: f43f acec beq.w 8009fe2 <_dtoa_r+0x8a>
  13783. 800a60a: 601d str r5, [r3, #0]
  13784. 800a60c: e4e9 b.n 8009fe2 <_dtoa_r+0x8a>
  13785. 800a60e: 465f mov r7, fp
  13786. 800a610: f815 2c01 ldrb.w r2, [r5, #-1]
  13787. 800a614: 1e6b subs r3, r5, #1
  13788. 800a616: 2a39 cmp r2, #57 ; 0x39
  13789. 800a618: d106 bne.n 800a628 <_dtoa_r+0x6d0>
  13790. 800a61a: 9a06 ldr r2, [sp, #24]
  13791. 800a61c: 429a cmp r2, r3
  13792. 800a61e: d107 bne.n 800a630 <_dtoa_r+0x6d8>
  13793. 800a620: 2330 movs r3, #48 ; 0x30
  13794. 800a622: 7013 strb r3, [r2, #0]
  13795. 800a624: 4613 mov r3, r2
  13796. 800a626: 3701 adds r7, #1
  13797. 800a628: 781a ldrb r2, [r3, #0]
  13798. 800a62a: 3201 adds r2, #1
  13799. 800a62c: 701a strb r2, [r3, #0]
  13800. 800a62e: e78e b.n 800a54e <_dtoa_r+0x5f6>
  13801. 800a630: 461d mov r5, r3
  13802. 800a632: e7ed b.n 800a610 <_dtoa_r+0x6b8>
  13803. 800a634: 2200 movs r2, #0
  13804. 800a636: 4bb5 ldr r3, [pc, #724] ; (800a90c <_dtoa_r+0x9b4>)
  13805. 800a638: f7f9 ffc2 bl 80045c0 <__aeabi_dmul>
  13806. 800a63c: 2200 movs r2, #0
  13807. 800a63e: 2300 movs r3, #0
  13808. 800a640: 4606 mov r6, r0
  13809. 800a642: 460f mov r7, r1
  13810. 800a644: f7fa fa24 bl 8004a90 <__aeabi_dcmpeq>
  13811. 800a648: 2800 cmp r0, #0
  13812. 800a64a: d09c beq.n 800a586 <_dtoa_r+0x62e>
  13813. 800a64c: e7cf b.n 800a5ee <_dtoa_r+0x696>
  13814. 800a64e: 9a09 ldr r2, [sp, #36] ; 0x24
  13815. 800a650: 2a00 cmp r2, #0
  13816. 800a652: f000 8129 beq.w 800a8a8 <_dtoa_r+0x950>
  13817. 800a656: 9a1e ldr r2, [sp, #120] ; 0x78
  13818. 800a658: 2a01 cmp r2, #1
  13819. 800a65a: f300 810e bgt.w 800a87a <_dtoa_r+0x922>
  13820. 800a65e: 9a10 ldr r2, [sp, #64] ; 0x40
  13821. 800a660: 2a00 cmp r2, #0
  13822. 800a662: f000 8106 beq.w 800a872 <_dtoa_r+0x91a>
  13823. 800a666: f203 4333 addw r3, r3, #1075 ; 0x433
  13824. 800a66a: 4645 mov r5, r8
  13825. 800a66c: 9e08 ldr r6, [sp, #32]
  13826. 800a66e: 9a07 ldr r2, [sp, #28]
  13827. 800a670: 2101 movs r1, #1
  13828. 800a672: 441a add r2, r3
  13829. 800a674: 4620 mov r0, r4
  13830. 800a676: 4498 add r8, r3
  13831. 800a678: 9207 str r2, [sp, #28]
  13832. 800a67a: f000 fd19 bl 800b0b0 <__i2b>
  13833. 800a67e: 4607 mov r7, r0
  13834. 800a680: 2d00 cmp r5, #0
  13835. 800a682: dd0b ble.n 800a69c <_dtoa_r+0x744>
  13836. 800a684: 9b07 ldr r3, [sp, #28]
  13837. 800a686: 2b00 cmp r3, #0
  13838. 800a688: dd08 ble.n 800a69c <_dtoa_r+0x744>
  13839. 800a68a: 42ab cmp r3, r5
  13840. 800a68c: bfa8 it ge
  13841. 800a68e: 462b movge r3, r5
  13842. 800a690: 9a07 ldr r2, [sp, #28]
  13843. 800a692: eba8 0803 sub.w r8, r8, r3
  13844. 800a696: 1aed subs r5, r5, r3
  13845. 800a698: 1ad3 subs r3, r2, r3
  13846. 800a69a: 9307 str r3, [sp, #28]
  13847. 800a69c: 9b08 ldr r3, [sp, #32]
  13848. 800a69e: b1fb cbz r3, 800a6e0 <_dtoa_r+0x788>
  13849. 800a6a0: 9b09 ldr r3, [sp, #36] ; 0x24
  13850. 800a6a2: 2b00 cmp r3, #0
  13851. 800a6a4: f000 8104 beq.w 800a8b0 <_dtoa_r+0x958>
  13852. 800a6a8: 2e00 cmp r6, #0
  13853. 800a6aa: dd11 ble.n 800a6d0 <_dtoa_r+0x778>
  13854. 800a6ac: 4639 mov r1, r7
  13855. 800a6ae: 4632 mov r2, r6
  13856. 800a6b0: 4620 mov r0, r4
  13857. 800a6b2: f000 fd93 bl 800b1dc <__pow5mult>
  13858. 800a6b6: 4652 mov r2, sl
  13859. 800a6b8: 4601 mov r1, r0
  13860. 800a6ba: 4607 mov r7, r0
  13861. 800a6bc: 4620 mov r0, r4
  13862. 800a6be: f000 fd00 bl 800b0c2 <__multiply>
  13863. 800a6c2: 4651 mov r1, sl
  13864. 800a6c4: 900a str r0, [sp, #40] ; 0x28
  13865. 800a6c6: 4620 mov r0, r4
  13866. 800a6c8: f000 fc52 bl 800af70 <_Bfree>
  13867. 800a6cc: 9b0a ldr r3, [sp, #40] ; 0x28
  13868. 800a6ce: 469a mov sl, r3
  13869. 800a6d0: 9b08 ldr r3, [sp, #32]
  13870. 800a6d2: 1b9a subs r2, r3, r6
  13871. 800a6d4: d004 beq.n 800a6e0 <_dtoa_r+0x788>
  13872. 800a6d6: 4651 mov r1, sl
  13873. 800a6d8: 4620 mov r0, r4
  13874. 800a6da: f000 fd7f bl 800b1dc <__pow5mult>
  13875. 800a6de: 4682 mov sl, r0
  13876. 800a6e0: 2101 movs r1, #1
  13877. 800a6e2: 4620 mov r0, r4
  13878. 800a6e4: f000 fce4 bl 800b0b0 <__i2b>
  13879. 800a6e8: 9b0c ldr r3, [sp, #48] ; 0x30
  13880. 800a6ea: 4606 mov r6, r0
  13881. 800a6ec: 2b00 cmp r3, #0
  13882. 800a6ee: f340 80e1 ble.w 800a8b4 <_dtoa_r+0x95c>
  13883. 800a6f2: 461a mov r2, r3
  13884. 800a6f4: 4601 mov r1, r0
  13885. 800a6f6: 4620 mov r0, r4
  13886. 800a6f8: f000 fd70 bl 800b1dc <__pow5mult>
  13887. 800a6fc: 9b1e ldr r3, [sp, #120] ; 0x78
  13888. 800a6fe: 4606 mov r6, r0
  13889. 800a700: 2b01 cmp r3, #1
  13890. 800a702: f340 80da ble.w 800a8ba <_dtoa_r+0x962>
  13891. 800a706: 2300 movs r3, #0
  13892. 800a708: 9308 str r3, [sp, #32]
  13893. 800a70a: 6933 ldr r3, [r6, #16]
  13894. 800a70c: eb06 0383 add.w r3, r6, r3, lsl #2
  13895. 800a710: 6918 ldr r0, [r3, #16]
  13896. 800a712: f000 fc7f bl 800b014 <__hi0bits>
  13897. 800a716: f1c0 0020 rsb r0, r0, #32
  13898. 800a71a: 9b07 ldr r3, [sp, #28]
  13899. 800a71c: 4418 add r0, r3
  13900. 800a71e: f010 001f ands.w r0, r0, #31
  13901. 800a722: f000 80f0 beq.w 800a906 <_dtoa_r+0x9ae>
  13902. 800a726: f1c0 0320 rsb r3, r0, #32
  13903. 800a72a: 2b04 cmp r3, #4
  13904. 800a72c: f340 80e2 ble.w 800a8f4 <_dtoa_r+0x99c>
  13905. 800a730: 9b07 ldr r3, [sp, #28]
  13906. 800a732: f1c0 001c rsb r0, r0, #28
  13907. 800a736: 4480 add r8, r0
  13908. 800a738: 4405 add r5, r0
  13909. 800a73a: 4403 add r3, r0
  13910. 800a73c: 9307 str r3, [sp, #28]
  13911. 800a73e: f1b8 0f00 cmp.w r8, #0
  13912. 800a742: dd05 ble.n 800a750 <_dtoa_r+0x7f8>
  13913. 800a744: 4651 mov r1, sl
  13914. 800a746: 4642 mov r2, r8
  13915. 800a748: 4620 mov r0, r4
  13916. 800a74a: f000 fd95 bl 800b278 <__lshift>
  13917. 800a74e: 4682 mov sl, r0
  13918. 800a750: 9b07 ldr r3, [sp, #28]
  13919. 800a752: 2b00 cmp r3, #0
  13920. 800a754: dd05 ble.n 800a762 <_dtoa_r+0x80a>
  13921. 800a756: 4631 mov r1, r6
  13922. 800a758: 461a mov r2, r3
  13923. 800a75a: 4620 mov r0, r4
  13924. 800a75c: f000 fd8c bl 800b278 <__lshift>
  13925. 800a760: 4606 mov r6, r0
  13926. 800a762: 9b0d ldr r3, [sp, #52] ; 0x34
  13927. 800a764: 2b00 cmp r3, #0
  13928. 800a766: f000 80d3 beq.w 800a910 <_dtoa_r+0x9b8>
  13929. 800a76a: 4631 mov r1, r6
  13930. 800a76c: 4650 mov r0, sl
  13931. 800a76e: f000 fdd4 bl 800b31a <__mcmp>
  13932. 800a772: 2800 cmp r0, #0
  13933. 800a774: f280 80cc bge.w 800a910 <_dtoa_r+0x9b8>
  13934. 800a778: 2300 movs r3, #0
  13935. 800a77a: 4651 mov r1, sl
  13936. 800a77c: 220a movs r2, #10
  13937. 800a77e: 4620 mov r0, r4
  13938. 800a780: f000 fc0d bl 800af9e <__multadd>
  13939. 800a784: 9b09 ldr r3, [sp, #36] ; 0x24
  13940. 800a786: f10b 3bff add.w fp, fp, #4294967295
  13941. 800a78a: 4682 mov sl, r0
  13942. 800a78c: 2b00 cmp r3, #0
  13943. 800a78e: f000 81a9 beq.w 800aae4 <_dtoa_r+0xb8c>
  13944. 800a792: 2300 movs r3, #0
  13945. 800a794: 4639 mov r1, r7
  13946. 800a796: 220a movs r2, #10
  13947. 800a798: 4620 mov r0, r4
  13948. 800a79a: f000 fc00 bl 800af9e <__multadd>
  13949. 800a79e: 9b04 ldr r3, [sp, #16]
  13950. 800a7a0: 4607 mov r7, r0
  13951. 800a7a2: 2b00 cmp r3, #0
  13952. 800a7a4: dc03 bgt.n 800a7ae <_dtoa_r+0x856>
  13953. 800a7a6: 9b1e ldr r3, [sp, #120] ; 0x78
  13954. 800a7a8: 2b02 cmp r3, #2
  13955. 800a7aa: f300 80b9 bgt.w 800a920 <_dtoa_r+0x9c8>
  13956. 800a7ae: 2d00 cmp r5, #0
  13957. 800a7b0: dd05 ble.n 800a7be <_dtoa_r+0x866>
  13958. 800a7b2: 4639 mov r1, r7
  13959. 800a7b4: 462a mov r2, r5
  13960. 800a7b6: 4620 mov r0, r4
  13961. 800a7b8: f000 fd5e bl 800b278 <__lshift>
  13962. 800a7bc: 4607 mov r7, r0
  13963. 800a7be: 9b08 ldr r3, [sp, #32]
  13964. 800a7c0: 2b00 cmp r3, #0
  13965. 800a7c2: f000 8110 beq.w 800a9e6 <_dtoa_r+0xa8e>
  13966. 800a7c6: 6879 ldr r1, [r7, #4]
  13967. 800a7c8: 4620 mov r0, r4
  13968. 800a7ca: f000 fb9d bl 800af08 <_Balloc>
  13969. 800a7ce: 4605 mov r5, r0
  13970. 800a7d0: 693a ldr r2, [r7, #16]
  13971. 800a7d2: f107 010c add.w r1, r7, #12
  13972. 800a7d6: 3202 adds r2, #2
  13973. 800a7d8: 0092 lsls r2, r2, #2
  13974. 800a7da: 300c adds r0, #12
  13975. 800a7dc: f7fe fcc8 bl 8009170 <memcpy>
  13976. 800a7e0: 2201 movs r2, #1
  13977. 800a7e2: 4629 mov r1, r5
  13978. 800a7e4: 4620 mov r0, r4
  13979. 800a7e6: f000 fd47 bl 800b278 <__lshift>
  13980. 800a7ea: 9707 str r7, [sp, #28]
  13981. 800a7ec: 4607 mov r7, r0
  13982. 800a7ee: 9b02 ldr r3, [sp, #8]
  13983. 800a7f0: f8dd 8018 ldr.w r8, [sp, #24]
  13984. 800a7f4: f003 0301 and.w r3, r3, #1
  13985. 800a7f8: 9308 str r3, [sp, #32]
  13986. 800a7fa: 4631 mov r1, r6
  13987. 800a7fc: 4650 mov r0, sl
  13988. 800a7fe: f7ff fb1d bl 8009e3c <quorem>
  13989. 800a802: 9907 ldr r1, [sp, #28]
  13990. 800a804: 4605 mov r5, r0
  13991. 800a806: f100 0930 add.w r9, r0, #48 ; 0x30
  13992. 800a80a: 4650 mov r0, sl
  13993. 800a80c: f000 fd85 bl 800b31a <__mcmp>
  13994. 800a810: 463a mov r2, r7
  13995. 800a812: 9002 str r0, [sp, #8]
  13996. 800a814: 4631 mov r1, r6
  13997. 800a816: 4620 mov r0, r4
  13998. 800a818: f000 fd99 bl 800b34e <__mdiff>
  13999. 800a81c: 68c3 ldr r3, [r0, #12]
  14000. 800a81e: 4602 mov r2, r0
  14001. 800a820: 2b00 cmp r3, #0
  14002. 800a822: f040 80e2 bne.w 800a9ea <_dtoa_r+0xa92>
  14003. 800a826: 4601 mov r1, r0
  14004. 800a828: 9009 str r0, [sp, #36] ; 0x24
  14005. 800a82a: 4650 mov r0, sl
  14006. 800a82c: f000 fd75 bl 800b31a <__mcmp>
  14007. 800a830: 4603 mov r3, r0
  14008. 800a832: 9a09 ldr r2, [sp, #36] ; 0x24
  14009. 800a834: 4611 mov r1, r2
  14010. 800a836: 4620 mov r0, r4
  14011. 800a838: 9309 str r3, [sp, #36] ; 0x24
  14012. 800a83a: f000 fb99 bl 800af70 <_Bfree>
  14013. 800a83e: 9b09 ldr r3, [sp, #36] ; 0x24
  14014. 800a840: 2b00 cmp r3, #0
  14015. 800a842: f040 80d4 bne.w 800a9ee <_dtoa_r+0xa96>
  14016. 800a846: 9a1e ldr r2, [sp, #120] ; 0x78
  14017. 800a848: 2a00 cmp r2, #0
  14018. 800a84a: f040 80d0 bne.w 800a9ee <_dtoa_r+0xa96>
  14019. 800a84e: 9a08 ldr r2, [sp, #32]
  14020. 800a850: 2a00 cmp r2, #0
  14021. 800a852: f040 80cc bne.w 800a9ee <_dtoa_r+0xa96>
  14022. 800a856: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14023. 800a85a: f000 80e8 beq.w 800aa2e <_dtoa_r+0xad6>
  14024. 800a85e: 9b02 ldr r3, [sp, #8]
  14025. 800a860: 2b00 cmp r3, #0
  14026. 800a862: dd01 ble.n 800a868 <_dtoa_r+0x910>
  14027. 800a864: f105 0931 add.w r9, r5, #49 ; 0x31
  14028. 800a868: f108 0501 add.w r5, r8, #1
  14029. 800a86c: f888 9000 strb.w r9, [r8]
  14030. 800a870: e06b b.n 800a94a <_dtoa_r+0x9f2>
  14031. 800a872: 9b12 ldr r3, [sp, #72] ; 0x48
  14032. 800a874: f1c3 0336 rsb r3, r3, #54 ; 0x36
  14033. 800a878: e6f7 b.n 800a66a <_dtoa_r+0x712>
  14034. 800a87a: 9b08 ldr r3, [sp, #32]
  14035. 800a87c: f109 36ff add.w r6, r9, #4294967295
  14036. 800a880: 42b3 cmp r3, r6
  14037. 800a882: bfb7 itett lt
  14038. 800a884: 9b08 ldrlt r3, [sp, #32]
  14039. 800a886: 1b9e subge r6, r3, r6
  14040. 800a888: 1af2 sublt r2, r6, r3
  14041. 800a88a: 9b0c ldrlt r3, [sp, #48] ; 0x30
  14042. 800a88c: bfbf itttt lt
  14043. 800a88e: 9608 strlt r6, [sp, #32]
  14044. 800a890: 189b addlt r3, r3, r2
  14045. 800a892: 930c strlt r3, [sp, #48] ; 0x30
  14046. 800a894: 2600 movlt r6, #0
  14047. 800a896: f1b9 0f00 cmp.w r9, #0
  14048. 800a89a: bfb9 ittee lt
  14049. 800a89c: eba8 0509 sublt.w r5, r8, r9
  14050. 800a8a0: 2300 movlt r3, #0
  14051. 800a8a2: 4645 movge r5, r8
  14052. 800a8a4: 464b movge r3, r9
  14053. 800a8a6: e6e2 b.n 800a66e <_dtoa_r+0x716>
  14054. 800a8a8: 9e08 ldr r6, [sp, #32]
  14055. 800a8aa: 4645 mov r5, r8
  14056. 800a8ac: 9f09 ldr r7, [sp, #36] ; 0x24
  14057. 800a8ae: e6e7 b.n 800a680 <_dtoa_r+0x728>
  14058. 800a8b0: 9a08 ldr r2, [sp, #32]
  14059. 800a8b2: e710 b.n 800a6d6 <_dtoa_r+0x77e>
  14060. 800a8b4: 9b1e ldr r3, [sp, #120] ; 0x78
  14061. 800a8b6: 2b01 cmp r3, #1
  14062. 800a8b8: dc18 bgt.n 800a8ec <_dtoa_r+0x994>
  14063. 800a8ba: 9b02 ldr r3, [sp, #8]
  14064. 800a8bc: b9b3 cbnz r3, 800a8ec <_dtoa_r+0x994>
  14065. 800a8be: 9b03 ldr r3, [sp, #12]
  14066. 800a8c0: f3c3 0313 ubfx r3, r3, #0, #20
  14067. 800a8c4: b9a3 cbnz r3, 800a8f0 <_dtoa_r+0x998>
  14068. 800a8c6: 9b03 ldr r3, [sp, #12]
  14069. 800a8c8: f023 4300 bic.w r3, r3, #2147483648 ; 0x80000000
  14070. 800a8cc: 0d1b lsrs r3, r3, #20
  14071. 800a8ce: 051b lsls r3, r3, #20
  14072. 800a8d0: b12b cbz r3, 800a8de <_dtoa_r+0x986>
  14073. 800a8d2: 9b07 ldr r3, [sp, #28]
  14074. 800a8d4: f108 0801 add.w r8, r8, #1
  14075. 800a8d8: 3301 adds r3, #1
  14076. 800a8da: 9307 str r3, [sp, #28]
  14077. 800a8dc: 2301 movs r3, #1
  14078. 800a8de: 9308 str r3, [sp, #32]
  14079. 800a8e0: 9b0c ldr r3, [sp, #48] ; 0x30
  14080. 800a8e2: 2b00 cmp r3, #0
  14081. 800a8e4: f47f af11 bne.w 800a70a <_dtoa_r+0x7b2>
  14082. 800a8e8: 2001 movs r0, #1
  14083. 800a8ea: e716 b.n 800a71a <_dtoa_r+0x7c2>
  14084. 800a8ec: 2300 movs r3, #0
  14085. 800a8ee: e7f6 b.n 800a8de <_dtoa_r+0x986>
  14086. 800a8f0: 9b02 ldr r3, [sp, #8]
  14087. 800a8f2: e7f4 b.n 800a8de <_dtoa_r+0x986>
  14088. 800a8f4: f43f af23 beq.w 800a73e <_dtoa_r+0x7e6>
  14089. 800a8f8: 9a07 ldr r2, [sp, #28]
  14090. 800a8fa: 331c adds r3, #28
  14091. 800a8fc: 441a add r2, r3
  14092. 800a8fe: 4498 add r8, r3
  14093. 800a900: 441d add r5, r3
  14094. 800a902: 4613 mov r3, r2
  14095. 800a904: e71a b.n 800a73c <_dtoa_r+0x7e4>
  14096. 800a906: 4603 mov r3, r0
  14097. 800a908: e7f6 b.n 800a8f8 <_dtoa_r+0x9a0>
  14098. 800a90a: bf00 nop
  14099. 800a90c: 40240000 .word 0x40240000
  14100. 800a910: f1b9 0f00 cmp.w r9, #0
  14101. 800a914: dc33 bgt.n 800a97e <_dtoa_r+0xa26>
  14102. 800a916: 9b1e ldr r3, [sp, #120] ; 0x78
  14103. 800a918: 2b02 cmp r3, #2
  14104. 800a91a: dd30 ble.n 800a97e <_dtoa_r+0xa26>
  14105. 800a91c: f8cd 9010 str.w r9, [sp, #16]
  14106. 800a920: 9b04 ldr r3, [sp, #16]
  14107. 800a922: b963 cbnz r3, 800a93e <_dtoa_r+0x9e6>
  14108. 800a924: 4631 mov r1, r6
  14109. 800a926: 2205 movs r2, #5
  14110. 800a928: 4620 mov r0, r4
  14111. 800a92a: f000 fb38 bl 800af9e <__multadd>
  14112. 800a92e: 4601 mov r1, r0
  14113. 800a930: 4606 mov r6, r0
  14114. 800a932: 4650 mov r0, sl
  14115. 800a934: f000 fcf1 bl 800b31a <__mcmp>
  14116. 800a938: 2800 cmp r0, #0
  14117. 800a93a: f73f ad5c bgt.w 800a3f6 <_dtoa_r+0x49e>
  14118. 800a93e: 9b1f ldr r3, [sp, #124] ; 0x7c
  14119. 800a940: 9d06 ldr r5, [sp, #24]
  14120. 800a942: ea6f 0b03 mvn.w fp, r3
  14121. 800a946: 2300 movs r3, #0
  14122. 800a948: 9307 str r3, [sp, #28]
  14123. 800a94a: 4631 mov r1, r6
  14124. 800a94c: 4620 mov r0, r4
  14125. 800a94e: f000 fb0f bl 800af70 <_Bfree>
  14126. 800a952: 2f00 cmp r7, #0
  14127. 800a954: f43f ae4b beq.w 800a5ee <_dtoa_r+0x696>
  14128. 800a958: 9b07 ldr r3, [sp, #28]
  14129. 800a95a: b12b cbz r3, 800a968 <_dtoa_r+0xa10>
  14130. 800a95c: 42bb cmp r3, r7
  14131. 800a95e: d003 beq.n 800a968 <_dtoa_r+0xa10>
  14132. 800a960: 4619 mov r1, r3
  14133. 800a962: 4620 mov r0, r4
  14134. 800a964: f000 fb04 bl 800af70 <_Bfree>
  14135. 800a968: 4639 mov r1, r7
  14136. 800a96a: 4620 mov r0, r4
  14137. 800a96c: f000 fb00 bl 800af70 <_Bfree>
  14138. 800a970: e63d b.n 800a5ee <_dtoa_r+0x696>
  14139. 800a972: 2600 movs r6, #0
  14140. 800a974: 4637 mov r7, r6
  14141. 800a976: e7e2 b.n 800a93e <_dtoa_r+0x9e6>
  14142. 800a978: 46bb mov fp, r7
  14143. 800a97a: 4637 mov r7, r6
  14144. 800a97c: e53b b.n 800a3f6 <_dtoa_r+0x49e>
  14145. 800a97e: 9b09 ldr r3, [sp, #36] ; 0x24
  14146. 800a980: f8cd 9010 str.w r9, [sp, #16]
  14147. 800a984: 2b00 cmp r3, #0
  14148. 800a986: f47f af12 bne.w 800a7ae <_dtoa_r+0x856>
  14149. 800a98a: 9d06 ldr r5, [sp, #24]
  14150. 800a98c: 4631 mov r1, r6
  14151. 800a98e: 4650 mov r0, sl
  14152. 800a990: f7ff fa54 bl 8009e3c <quorem>
  14153. 800a994: 9b06 ldr r3, [sp, #24]
  14154. 800a996: f100 0930 add.w r9, r0, #48 ; 0x30
  14155. 800a99a: f805 9b01 strb.w r9, [r5], #1
  14156. 800a99e: 9a04 ldr r2, [sp, #16]
  14157. 800a9a0: 1aeb subs r3, r5, r3
  14158. 800a9a2: 429a cmp r2, r3
  14159. 800a9a4: f300 8081 bgt.w 800aaaa <_dtoa_r+0xb52>
  14160. 800a9a8: 9b06 ldr r3, [sp, #24]
  14161. 800a9aa: 2a01 cmp r2, #1
  14162. 800a9ac: bfac ite ge
  14163. 800a9ae: 189b addge r3, r3, r2
  14164. 800a9b0: 3301 addlt r3, #1
  14165. 800a9b2: 4698 mov r8, r3
  14166. 800a9b4: 2300 movs r3, #0
  14167. 800a9b6: 9307 str r3, [sp, #28]
  14168. 800a9b8: 4651 mov r1, sl
  14169. 800a9ba: 2201 movs r2, #1
  14170. 800a9bc: 4620 mov r0, r4
  14171. 800a9be: f000 fc5b bl 800b278 <__lshift>
  14172. 800a9c2: 4631 mov r1, r6
  14173. 800a9c4: 4682 mov sl, r0
  14174. 800a9c6: f000 fca8 bl 800b31a <__mcmp>
  14175. 800a9ca: 2800 cmp r0, #0
  14176. 800a9cc: dc34 bgt.n 800aa38 <_dtoa_r+0xae0>
  14177. 800a9ce: d102 bne.n 800a9d6 <_dtoa_r+0xa7e>
  14178. 800a9d0: f019 0f01 tst.w r9, #1
  14179. 800a9d4: d130 bne.n 800aa38 <_dtoa_r+0xae0>
  14180. 800a9d6: 4645 mov r5, r8
  14181. 800a9d8: f815 3c01 ldrb.w r3, [r5, #-1]
  14182. 800a9dc: 1e6a subs r2, r5, #1
  14183. 800a9de: 2b30 cmp r3, #48 ; 0x30
  14184. 800a9e0: d1b3 bne.n 800a94a <_dtoa_r+0x9f2>
  14185. 800a9e2: 4615 mov r5, r2
  14186. 800a9e4: e7f8 b.n 800a9d8 <_dtoa_r+0xa80>
  14187. 800a9e6: 4638 mov r0, r7
  14188. 800a9e8: e6ff b.n 800a7ea <_dtoa_r+0x892>
  14189. 800a9ea: 2301 movs r3, #1
  14190. 800a9ec: e722 b.n 800a834 <_dtoa_r+0x8dc>
  14191. 800a9ee: 9a02 ldr r2, [sp, #8]
  14192. 800a9f0: 2a00 cmp r2, #0
  14193. 800a9f2: db04 blt.n 800a9fe <_dtoa_r+0xaa6>
  14194. 800a9f4: d128 bne.n 800aa48 <_dtoa_r+0xaf0>
  14195. 800a9f6: 9a1e ldr r2, [sp, #120] ; 0x78
  14196. 800a9f8: bb32 cbnz r2, 800aa48 <_dtoa_r+0xaf0>
  14197. 800a9fa: 9a08 ldr r2, [sp, #32]
  14198. 800a9fc: bb22 cbnz r2, 800aa48 <_dtoa_r+0xaf0>
  14199. 800a9fe: 2b00 cmp r3, #0
  14200. 800aa00: f77f af32 ble.w 800a868 <_dtoa_r+0x910>
  14201. 800aa04: 4651 mov r1, sl
  14202. 800aa06: 2201 movs r2, #1
  14203. 800aa08: 4620 mov r0, r4
  14204. 800aa0a: f000 fc35 bl 800b278 <__lshift>
  14205. 800aa0e: 4631 mov r1, r6
  14206. 800aa10: 4682 mov sl, r0
  14207. 800aa12: f000 fc82 bl 800b31a <__mcmp>
  14208. 800aa16: 2800 cmp r0, #0
  14209. 800aa18: dc05 bgt.n 800aa26 <_dtoa_r+0xace>
  14210. 800aa1a: f47f af25 bne.w 800a868 <_dtoa_r+0x910>
  14211. 800aa1e: f019 0f01 tst.w r9, #1
  14212. 800aa22: f43f af21 beq.w 800a868 <_dtoa_r+0x910>
  14213. 800aa26: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14214. 800aa2a: f47f af1b bne.w 800a864 <_dtoa_r+0x90c>
  14215. 800aa2e: 2339 movs r3, #57 ; 0x39
  14216. 800aa30: f108 0801 add.w r8, r8, #1
  14217. 800aa34: f808 3c01 strb.w r3, [r8, #-1]
  14218. 800aa38: 4645 mov r5, r8
  14219. 800aa3a: f815 3c01 ldrb.w r3, [r5, #-1]
  14220. 800aa3e: 1e6a subs r2, r5, #1
  14221. 800aa40: 2b39 cmp r3, #57 ; 0x39
  14222. 800aa42: d03a beq.n 800aaba <_dtoa_r+0xb62>
  14223. 800aa44: 3301 adds r3, #1
  14224. 800aa46: e03f b.n 800aac8 <_dtoa_r+0xb70>
  14225. 800aa48: 2b00 cmp r3, #0
  14226. 800aa4a: f108 0501 add.w r5, r8, #1
  14227. 800aa4e: dd05 ble.n 800aa5c <_dtoa_r+0xb04>
  14228. 800aa50: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14229. 800aa54: d0eb beq.n 800aa2e <_dtoa_r+0xad6>
  14230. 800aa56: f109 0901 add.w r9, r9, #1
  14231. 800aa5a: e707 b.n 800a86c <_dtoa_r+0x914>
  14232. 800aa5c: 9b06 ldr r3, [sp, #24]
  14233. 800aa5e: 9a04 ldr r2, [sp, #16]
  14234. 800aa60: 1aeb subs r3, r5, r3
  14235. 800aa62: 4293 cmp r3, r2
  14236. 800aa64: 46a8 mov r8, r5
  14237. 800aa66: f805 9c01 strb.w r9, [r5, #-1]
  14238. 800aa6a: d0a5 beq.n 800a9b8 <_dtoa_r+0xa60>
  14239. 800aa6c: 4651 mov r1, sl
  14240. 800aa6e: 2300 movs r3, #0
  14241. 800aa70: 220a movs r2, #10
  14242. 800aa72: 4620 mov r0, r4
  14243. 800aa74: f000 fa93 bl 800af9e <__multadd>
  14244. 800aa78: 9b07 ldr r3, [sp, #28]
  14245. 800aa7a: 4682 mov sl, r0
  14246. 800aa7c: 42bb cmp r3, r7
  14247. 800aa7e: f04f 020a mov.w r2, #10
  14248. 800aa82: f04f 0300 mov.w r3, #0
  14249. 800aa86: 9907 ldr r1, [sp, #28]
  14250. 800aa88: 4620 mov r0, r4
  14251. 800aa8a: d104 bne.n 800aa96 <_dtoa_r+0xb3e>
  14252. 800aa8c: f000 fa87 bl 800af9e <__multadd>
  14253. 800aa90: 9007 str r0, [sp, #28]
  14254. 800aa92: 4607 mov r7, r0
  14255. 800aa94: e6b1 b.n 800a7fa <_dtoa_r+0x8a2>
  14256. 800aa96: f000 fa82 bl 800af9e <__multadd>
  14257. 800aa9a: 2300 movs r3, #0
  14258. 800aa9c: 9007 str r0, [sp, #28]
  14259. 800aa9e: 220a movs r2, #10
  14260. 800aaa0: 4639 mov r1, r7
  14261. 800aaa2: 4620 mov r0, r4
  14262. 800aaa4: f000 fa7b bl 800af9e <__multadd>
  14263. 800aaa8: e7f3 b.n 800aa92 <_dtoa_r+0xb3a>
  14264. 800aaaa: 4651 mov r1, sl
  14265. 800aaac: 2300 movs r3, #0
  14266. 800aaae: 220a movs r2, #10
  14267. 800aab0: 4620 mov r0, r4
  14268. 800aab2: f000 fa74 bl 800af9e <__multadd>
  14269. 800aab6: 4682 mov sl, r0
  14270. 800aab8: e768 b.n 800a98c <_dtoa_r+0xa34>
  14271. 800aaba: 9b06 ldr r3, [sp, #24]
  14272. 800aabc: 4293 cmp r3, r2
  14273. 800aabe: d105 bne.n 800aacc <_dtoa_r+0xb74>
  14274. 800aac0: 2331 movs r3, #49 ; 0x31
  14275. 800aac2: 9a06 ldr r2, [sp, #24]
  14276. 800aac4: f10b 0b01 add.w fp, fp, #1
  14277. 800aac8: 7013 strb r3, [r2, #0]
  14278. 800aaca: e73e b.n 800a94a <_dtoa_r+0x9f2>
  14279. 800aacc: 4615 mov r5, r2
  14280. 800aace: e7b4 b.n 800aa3a <_dtoa_r+0xae2>
  14281. 800aad0: 4b09 ldr r3, [pc, #36] ; (800aaf8 <_dtoa_r+0xba0>)
  14282. 800aad2: f7ff baa3 b.w 800a01c <_dtoa_r+0xc4>
  14283. 800aad6: 9b22 ldr r3, [sp, #136] ; 0x88
  14284. 800aad8: 2b00 cmp r3, #0
  14285. 800aada: f47f aa7d bne.w 8009fd8 <_dtoa_r+0x80>
  14286. 800aade: 4b07 ldr r3, [pc, #28] ; (800aafc <_dtoa_r+0xba4>)
  14287. 800aae0: f7ff ba9c b.w 800a01c <_dtoa_r+0xc4>
  14288. 800aae4: 9b04 ldr r3, [sp, #16]
  14289. 800aae6: 2b00 cmp r3, #0
  14290. 800aae8: f73f af4f bgt.w 800a98a <_dtoa_r+0xa32>
  14291. 800aaec: 9b1e ldr r3, [sp, #120] ; 0x78
  14292. 800aaee: 2b02 cmp r3, #2
  14293. 800aaf0: f77f af4b ble.w 800a98a <_dtoa_r+0xa32>
  14294. 800aaf4: e714 b.n 800a920 <_dtoa_r+0x9c8>
  14295. 800aaf6: bf00 nop
  14296. 800aaf8: 0800baf0 .word 0x0800baf0
  14297. 800aafc: 0800bb14 .word 0x0800bb14
  14298. 0800ab00 <__sflush_r>:
  14299. 800ab00: 898a ldrh r2, [r1, #12]
  14300. 800ab02: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  14301. 800ab06: 4605 mov r5, r0
  14302. 800ab08: 0710 lsls r0, r2, #28
  14303. 800ab0a: 460c mov r4, r1
  14304. 800ab0c: d45a bmi.n 800abc4 <__sflush_r+0xc4>
  14305. 800ab0e: 684b ldr r3, [r1, #4]
  14306. 800ab10: 2b00 cmp r3, #0
  14307. 800ab12: dc05 bgt.n 800ab20 <__sflush_r+0x20>
  14308. 800ab14: 6c0b ldr r3, [r1, #64] ; 0x40
  14309. 800ab16: 2b00 cmp r3, #0
  14310. 800ab18: dc02 bgt.n 800ab20 <__sflush_r+0x20>
  14311. 800ab1a: 2000 movs r0, #0
  14312. 800ab1c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14313. 800ab20: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14314. 800ab22: 2e00 cmp r6, #0
  14315. 800ab24: d0f9 beq.n 800ab1a <__sflush_r+0x1a>
  14316. 800ab26: 2300 movs r3, #0
  14317. 800ab28: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  14318. 800ab2c: 682f ldr r7, [r5, #0]
  14319. 800ab2e: 602b str r3, [r5, #0]
  14320. 800ab30: d033 beq.n 800ab9a <__sflush_r+0x9a>
  14321. 800ab32: 6d60 ldr r0, [r4, #84] ; 0x54
  14322. 800ab34: 89a3 ldrh r3, [r4, #12]
  14323. 800ab36: 075a lsls r2, r3, #29
  14324. 800ab38: d505 bpl.n 800ab46 <__sflush_r+0x46>
  14325. 800ab3a: 6863 ldr r3, [r4, #4]
  14326. 800ab3c: 1ac0 subs r0, r0, r3
  14327. 800ab3e: 6b63 ldr r3, [r4, #52] ; 0x34
  14328. 800ab40: b10b cbz r3, 800ab46 <__sflush_r+0x46>
  14329. 800ab42: 6c23 ldr r3, [r4, #64] ; 0x40
  14330. 800ab44: 1ac0 subs r0, r0, r3
  14331. 800ab46: 2300 movs r3, #0
  14332. 800ab48: 4602 mov r2, r0
  14333. 800ab4a: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14334. 800ab4c: 6a21 ldr r1, [r4, #32]
  14335. 800ab4e: 4628 mov r0, r5
  14336. 800ab50: 47b0 blx r6
  14337. 800ab52: 1c43 adds r3, r0, #1
  14338. 800ab54: 89a3 ldrh r3, [r4, #12]
  14339. 800ab56: d106 bne.n 800ab66 <__sflush_r+0x66>
  14340. 800ab58: 6829 ldr r1, [r5, #0]
  14341. 800ab5a: 291d cmp r1, #29
  14342. 800ab5c: d84b bhi.n 800abf6 <__sflush_r+0xf6>
  14343. 800ab5e: 4a2b ldr r2, [pc, #172] ; (800ac0c <__sflush_r+0x10c>)
  14344. 800ab60: 40ca lsrs r2, r1
  14345. 800ab62: 07d6 lsls r6, r2, #31
  14346. 800ab64: d547 bpl.n 800abf6 <__sflush_r+0xf6>
  14347. 800ab66: 2200 movs r2, #0
  14348. 800ab68: 6062 str r2, [r4, #4]
  14349. 800ab6a: 6922 ldr r2, [r4, #16]
  14350. 800ab6c: 04d9 lsls r1, r3, #19
  14351. 800ab6e: 6022 str r2, [r4, #0]
  14352. 800ab70: d504 bpl.n 800ab7c <__sflush_r+0x7c>
  14353. 800ab72: 1c42 adds r2, r0, #1
  14354. 800ab74: d101 bne.n 800ab7a <__sflush_r+0x7a>
  14355. 800ab76: 682b ldr r3, [r5, #0]
  14356. 800ab78: b903 cbnz r3, 800ab7c <__sflush_r+0x7c>
  14357. 800ab7a: 6560 str r0, [r4, #84] ; 0x54
  14358. 800ab7c: 6b61 ldr r1, [r4, #52] ; 0x34
  14359. 800ab7e: 602f str r7, [r5, #0]
  14360. 800ab80: 2900 cmp r1, #0
  14361. 800ab82: d0ca beq.n 800ab1a <__sflush_r+0x1a>
  14362. 800ab84: f104 0344 add.w r3, r4, #68 ; 0x44
  14363. 800ab88: 4299 cmp r1, r3
  14364. 800ab8a: d002 beq.n 800ab92 <__sflush_r+0x92>
  14365. 800ab8c: 4628 mov r0, r5
  14366. 800ab8e: f000 fc9b bl 800b4c8 <_free_r>
  14367. 800ab92: 2000 movs r0, #0
  14368. 800ab94: 6360 str r0, [r4, #52] ; 0x34
  14369. 800ab96: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14370. 800ab9a: 6a21 ldr r1, [r4, #32]
  14371. 800ab9c: 2301 movs r3, #1
  14372. 800ab9e: 4628 mov r0, r5
  14373. 800aba0: 47b0 blx r6
  14374. 800aba2: 1c41 adds r1, r0, #1
  14375. 800aba4: d1c6 bne.n 800ab34 <__sflush_r+0x34>
  14376. 800aba6: 682b ldr r3, [r5, #0]
  14377. 800aba8: 2b00 cmp r3, #0
  14378. 800abaa: d0c3 beq.n 800ab34 <__sflush_r+0x34>
  14379. 800abac: 2b1d cmp r3, #29
  14380. 800abae: d001 beq.n 800abb4 <__sflush_r+0xb4>
  14381. 800abb0: 2b16 cmp r3, #22
  14382. 800abb2: d101 bne.n 800abb8 <__sflush_r+0xb8>
  14383. 800abb4: 602f str r7, [r5, #0]
  14384. 800abb6: e7b0 b.n 800ab1a <__sflush_r+0x1a>
  14385. 800abb8: 89a3 ldrh r3, [r4, #12]
  14386. 800abba: f043 0340 orr.w r3, r3, #64 ; 0x40
  14387. 800abbe: 81a3 strh r3, [r4, #12]
  14388. 800abc0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14389. 800abc4: 690f ldr r7, [r1, #16]
  14390. 800abc6: 2f00 cmp r7, #0
  14391. 800abc8: d0a7 beq.n 800ab1a <__sflush_r+0x1a>
  14392. 800abca: 0793 lsls r3, r2, #30
  14393. 800abcc: bf18 it ne
  14394. 800abce: 2300 movne r3, #0
  14395. 800abd0: 680e ldr r6, [r1, #0]
  14396. 800abd2: bf08 it eq
  14397. 800abd4: 694b ldreq r3, [r1, #20]
  14398. 800abd6: eba6 0807 sub.w r8, r6, r7
  14399. 800abda: 600f str r7, [r1, #0]
  14400. 800abdc: 608b str r3, [r1, #8]
  14401. 800abde: f1b8 0f00 cmp.w r8, #0
  14402. 800abe2: dd9a ble.n 800ab1a <__sflush_r+0x1a>
  14403. 800abe4: 4643 mov r3, r8
  14404. 800abe6: 463a mov r2, r7
  14405. 800abe8: 6a21 ldr r1, [r4, #32]
  14406. 800abea: 4628 mov r0, r5
  14407. 800abec: 6aa6 ldr r6, [r4, #40] ; 0x28
  14408. 800abee: 47b0 blx r6
  14409. 800abf0: 2800 cmp r0, #0
  14410. 800abf2: dc07 bgt.n 800ac04 <__sflush_r+0x104>
  14411. 800abf4: 89a3 ldrh r3, [r4, #12]
  14412. 800abf6: f043 0340 orr.w r3, r3, #64 ; 0x40
  14413. 800abfa: 81a3 strh r3, [r4, #12]
  14414. 800abfc: f04f 30ff mov.w r0, #4294967295
  14415. 800ac00: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14416. 800ac04: 4407 add r7, r0
  14417. 800ac06: eba8 0800 sub.w r8, r8, r0
  14418. 800ac0a: e7e8 b.n 800abde <__sflush_r+0xde>
  14419. 800ac0c: 20400001 .word 0x20400001
  14420. 0800ac10 <_fflush_r>:
  14421. 800ac10: b538 push {r3, r4, r5, lr}
  14422. 800ac12: 690b ldr r3, [r1, #16]
  14423. 800ac14: 4605 mov r5, r0
  14424. 800ac16: 460c mov r4, r1
  14425. 800ac18: b1db cbz r3, 800ac52 <_fflush_r+0x42>
  14426. 800ac1a: b118 cbz r0, 800ac24 <_fflush_r+0x14>
  14427. 800ac1c: 6983 ldr r3, [r0, #24]
  14428. 800ac1e: b90b cbnz r3, 800ac24 <_fflush_r+0x14>
  14429. 800ac20: f000 f860 bl 800ace4 <__sinit>
  14430. 800ac24: 4b0c ldr r3, [pc, #48] ; (800ac58 <_fflush_r+0x48>)
  14431. 800ac26: 429c cmp r4, r3
  14432. 800ac28: d109 bne.n 800ac3e <_fflush_r+0x2e>
  14433. 800ac2a: 686c ldr r4, [r5, #4]
  14434. 800ac2c: f9b4 300c ldrsh.w r3, [r4, #12]
  14435. 800ac30: b17b cbz r3, 800ac52 <_fflush_r+0x42>
  14436. 800ac32: 4621 mov r1, r4
  14437. 800ac34: 4628 mov r0, r5
  14438. 800ac36: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  14439. 800ac3a: f7ff bf61 b.w 800ab00 <__sflush_r>
  14440. 800ac3e: 4b07 ldr r3, [pc, #28] ; (800ac5c <_fflush_r+0x4c>)
  14441. 800ac40: 429c cmp r4, r3
  14442. 800ac42: d101 bne.n 800ac48 <_fflush_r+0x38>
  14443. 800ac44: 68ac ldr r4, [r5, #8]
  14444. 800ac46: e7f1 b.n 800ac2c <_fflush_r+0x1c>
  14445. 800ac48: 4b05 ldr r3, [pc, #20] ; (800ac60 <_fflush_r+0x50>)
  14446. 800ac4a: 429c cmp r4, r3
  14447. 800ac4c: bf08 it eq
  14448. 800ac4e: 68ec ldreq r4, [r5, #12]
  14449. 800ac50: e7ec b.n 800ac2c <_fflush_r+0x1c>
  14450. 800ac52: 2000 movs r0, #0
  14451. 800ac54: bd38 pop {r3, r4, r5, pc}
  14452. 800ac56: bf00 nop
  14453. 800ac58: 0800bb44 .word 0x0800bb44
  14454. 800ac5c: 0800bb64 .word 0x0800bb64
  14455. 800ac60: 0800bb24 .word 0x0800bb24
  14456. 0800ac64 <_cleanup_r>:
  14457. 800ac64: 4901 ldr r1, [pc, #4] ; (800ac6c <_cleanup_r+0x8>)
  14458. 800ac66: f000 b8a9 b.w 800adbc <_fwalk_reent>
  14459. 800ac6a: bf00 nop
  14460. 800ac6c: 0800ac11 .word 0x0800ac11
  14461. 0800ac70 <std.isra.0>:
  14462. 800ac70: 2300 movs r3, #0
  14463. 800ac72: b510 push {r4, lr}
  14464. 800ac74: 4604 mov r4, r0
  14465. 800ac76: 6003 str r3, [r0, #0]
  14466. 800ac78: 6043 str r3, [r0, #4]
  14467. 800ac7a: 6083 str r3, [r0, #8]
  14468. 800ac7c: 8181 strh r1, [r0, #12]
  14469. 800ac7e: 6643 str r3, [r0, #100] ; 0x64
  14470. 800ac80: 81c2 strh r2, [r0, #14]
  14471. 800ac82: 6103 str r3, [r0, #16]
  14472. 800ac84: 6143 str r3, [r0, #20]
  14473. 800ac86: 6183 str r3, [r0, #24]
  14474. 800ac88: 4619 mov r1, r3
  14475. 800ac8a: 2208 movs r2, #8
  14476. 800ac8c: 305c adds r0, #92 ; 0x5c
  14477. 800ac8e: f7fe fa7a bl 8009186 <memset>
  14478. 800ac92: 4b05 ldr r3, [pc, #20] ; (800aca8 <std.isra.0+0x38>)
  14479. 800ac94: 6224 str r4, [r4, #32]
  14480. 800ac96: 6263 str r3, [r4, #36] ; 0x24
  14481. 800ac98: 4b04 ldr r3, [pc, #16] ; (800acac <std.isra.0+0x3c>)
  14482. 800ac9a: 62a3 str r3, [r4, #40] ; 0x28
  14483. 800ac9c: 4b04 ldr r3, [pc, #16] ; (800acb0 <std.isra.0+0x40>)
  14484. 800ac9e: 62e3 str r3, [r4, #44] ; 0x2c
  14485. 800aca0: 4b04 ldr r3, [pc, #16] ; (800acb4 <std.isra.0+0x44>)
  14486. 800aca2: 6323 str r3, [r4, #48] ; 0x30
  14487. 800aca4: bd10 pop {r4, pc}
  14488. 800aca6: bf00 nop
  14489. 800aca8: 0800b8b9 .word 0x0800b8b9
  14490. 800acac: 0800b8db .word 0x0800b8db
  14491. 800acb0: 0800b913 .word 0x0800b913
  14492. 800acb4: 0800b937 .word 0x0800b937
  14493. 0800acb8 <__sfmoreglue>:
  14494. 800acb8: b570 push {r4, r5, r6, lr}
  14495. 800acba: 2568 movs r5, #104 ; 0x68
  14496. 800acbc: 1e4a subs r2, r1, #1
  14497. 800acbe: 4355 muls r5, r2
  14498. 800acc0: 460e mov r6, r1
  14499. 800acc2: f105 0174 add.w r1, r5, #116 ; 0x74
  14500. 800acc6: f000 fc4b bl 800b560 <_malloc_r>
  14501. 800acca: 4604 mov r4, r0
  14502. 800accc: b140 cbz r0, 800ace0 <__sfmoreglue+0x28>
  14503. 800acce: 2100 movs r1, #0
  14504. 800acd0: e880 0042 stmia.w r0, {r1, r6}
  14505. 800acd4: 300c adds r0, #12
  14506. 800acd6: 60a0 str r0, [r4, #8]
  14507. 800acd8: f105 0268 add.w r2, r5, #104 ; 0x68
  14508. 800acdc: f7fe fa53 bl 8009186 <memset>
  14509. 800ace0: 4620 mov r0, r4
  14510. 800ace2: bd70 pop {r4, r5, r6, pc}
  14511. 0800ace4 <__sinit>:
  14512. 800ace4: 6983 ldr r3, [r0, #24]
  14513. 800ace6: b510 push {r4, lr}
  14514. 800ace8: 4604 mov r4, r0
  14515. 800acea: bb33 cbnz r3, 800ad3a <__sinit+0x56>
  14516. 800acec: 6483 str r3, [r0, #72] ; 0x48
  14517. 800acee: 64c3 str r3, [r0, #76] ; 0x4c
  14518. 800acf0: 6503 str r3, [r0, #80] ; 0x50
  14519. 800acf2: 4b12 ldr r3, [pc, #72] ; (800ad3c <__sinit+0x58>)
  14520. 800acf4: 4a12 ldr r2, [pc, #72] ; (800ad40 <__sinit+0x5c>)
  14521. 800acf6: 681b ldr r3, [r3, #0]
  14522. 800acf8: 6282 str r2, [r0, #40] ; 0x28
  14523. 800acfa: 4298 cmp r0, r3
  14524. 800acfc: bf04 itt eq
  14525. 800acfe: 2301 moveq r3, #1
  14526. 800ad00: 6183 streq r3, [r0, #24]
  14527. 800ad02: f000 f81f bl 800ad44 <__sfp>
  14528. 800ad06: 6060 str r0, [r4, #4]
  14529. 800ad08: 4620 mov r0, r4
  14530. 800ad0a: f000 f81b bl 800ad44 <__sfp>
  14531. 800ad0e: 60a0 str r0, [r4, #8]
  14532. 800ad10: 4620 mov r0, r4
  14533. 800ad12: f000 f817 bl 800ad44 <__sfp>
  14534. 800ad16: 2200 movs r2, #0
  14535. 800ad18: 60e0 str r0, [r4, #12]
  14536. 800ad1a: 2104 movs r1, #4
  14537. 800ad1c: 6860 ldr r0, [r4, #4]
  14538. 800ad1e: f7ff ffa7 bl 800ac70 <std.isra.0>
  14539. 800ad22: 2201 movs r2, #1
  14540. 800ad24: 2109 movs r1, #9
  14541. 800ad26: 68a0 ldr r0, [r4, #8]
  14542. 800ad28: f7ff ffa2 bl 800ac70 <std.isra.0>
  14543. 800ad2c: 2202 movs r2, #2
  14544. 800ad2e: 2112 movs r1, #18
  14545. 800ad30: 68e0 ldr r0, [r4, #12]
  14546. 800ad32: f7ff ff9d bl 800ac70 <std.isra.0>
  14547. 800ad36: 2301 movs r3, #1
  14548. 800ad38: 61a3 str r3, [r4, #24]
  14549. 800ad3a: bd10 pop {r4, pc}
  14550. 800ad3c: 0800badc .word 0x0800badc
  14551. 800ad40: 0800ac65 .word 0x0800ac65
  14552. 0800ad44 <__sfp>:
  14553. 800ad44: b5f8 push {r3, r4, r5, r6, r7, lr}
  14554. 800ad46: 4b1c ldr r3, [pc, #112] ; (800adb8 <__sfp+0x74>)
  14555. 800ad48: 4607 mov r7, r0
  14556. 800ad4a: 681e ldr r6, [r3, #0]
  14557. 800ad4c: 69b3 ldr r3, [r6, #24]
  14558. 800ad4e: b913 cbnz r3, 800ad56 <__sfp+0x12>
  14559. 800ad50: 4630 mov r0, r6
  14560. 800ad52: f7ff ffc7 bl 800ace4 <__sinit>
  14561. 800ad56: 3648 adds r6, #72 ; 0x48
  14562. 800ad58: 68b4 ldr r4, [r6, #8]
  14563. 800ad5a: 6873 ldr r3, [r6, #4]
  14564. 800ad5c: 3b01 subs r3, #1
  14565. 800ad5e: d503 bpl.n 800ad68 <__sfp+0x24>
  14566. 800ad60: 6833 ldr r3, [r6, #0]
  14567. 800ad62: b133 cbz r3, 800ad72 <__sfp+0x2e>
  14568. 800ad64: 6836 ldr r6, [r6, #0]
  14569. 800ad66: e7f7 b.n 800ad58 <__sfp+0x14>
  14570. 800ad68: f9b4 500c ldrsh.w r5, [r4, #12]
  14571. 800ad6c: b16d cbz r5, 800ad8a <__sfp+0x46>
  14572. 800ad6e: 3468 adds r4, #104 ; 0x68
  14573. 800ad70: e7f4 b.n 800ad5c <__sfp+0x18>
  14574. 800ad72: 2104 movs r1, #4
  14575. 800ad74: 4638 mov r0, r7
  14576. 800ad76: f7ff ff9f bl 800acb8 <__sfmoreglue>
  14577. 800ad7a: 6030 str r0, [r6, #0]
  14578. 800ad7c: 2800 cmp r0, #0
  14579. 800ad7e: d1f1 bne.n 800ad64 <__sfp+0x20>
  14580. 800ad80: 230c movs r3, #12
  14581. 800ad82: 4604 mov r4, r0
  14582. 800ad84: 603b str r3, [r7, #0]
  14583. 800ad86: 4620 mov r0, r4
  14584. 800ad88: bdf8 pop {r3, r4, r5, r6, r7, pc}
  14585. 800ad8a: f64f 73ff movw r3, #65535 ; 0xffff
  14586. 800ad8e: 81e3 strh r3, [r4, #14]
  14587. 800ad90: 2301 movs r3, #1
  14588. 800ad92: 6665 str r5, [r4, #100] ; 0x64
  14589. 800ad94: 81a3 strh r3, [r4, #12]
  14590. 800ad96: 6025 str r5, [r4, #0]
  14591. 800ad98: 60a5 str r5, [r4, #8]
  14592. 800ad9a: 6065 str r5, [r4, #4]
  14593. 800ad9c: 6125 str r5, [r4, #16]
  14594. 800ad9e: 6165 str r5, [r4, #20]
  14595. 800ada0: 61a5 str r5, [r4, #24]
  14596. 800ada2: 2208 movs r2, #8
  14597. 800ada4: 4629 mov r1, r5
  14598. 800ada6: f104 005c add.w r0, r4, #92 ; 0x5c
  14599. 800adaa: f7fe f9ec bl 8009186 <memset>
  14600. 800adae: 6365 str r5, [r4, #52] ; 0x34
  14601. 800adb0: 63a5 str r5, [r4, #56] ; 0x38
  14602. 800adb2: 64a5 str r5, [r4, #72] ; 0x48
  14603. 800adb4: 64e5 str r5, [r4, #76] ; 0x4c
  14604. 800adb6: e7e6 b.n 800ad86 <__sfp+0x42>
  14605. 800adb8: 0800badc .word 0x0800badc
  14606. 0800adbc <_fwalk_reent>:
  14607. 800adbc: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  14608. 800adc0: 4680 mov r8, r0
  14609. 800adc2: 4689 mov r9, r1
  14610. 800adc4: 2600 movs r6, #0
  14611. 800adc6: f100 0448 add.w r4, r0, #72 ; 0x48
  14612. 800adca: b914 cbnz r4, 800add2 <_fwalk_reent+0x16>
  14613. 800adcc: 4630 mov r0, r6
  14614. 800adce: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  14615. 800add2: 68a5 ldr r5, [r4, #8]
  14616. 800add4: 6867 ldr r7, [r4, #4]
  14617. 800add6: 3f01 subs r7, #1
  14618. 800add8: d501 bpl.n 800adde <_fwalk_reent+0x22>
  14619. 800adda: 6824 ldr r4, [r4, #0]
  14620. 800addc: e7f5 b.n 800adca <_fwalk_reent+0xe>
  14621. 800adde: 89ab ldrh r3, [r5, #12]
  14622. 800ade0: 2b01 cmp r3, #1
  14623. 800ade2: d907 bls.n 800adf4 <_fwalk_reent+0x38>
  14624. 800ade4: f9b5 300e ldrsh.w r3, [r5, #14]
  14625. 800ade8: 3301 adds r3, #1
  14626. 800adea: d003 beq.n 800adf4 <_fwalk_reent+0x38>
  14627. 800adec: 4629 mov r1, r5
  14628. 800adee: 4640 mov r0, r8
  14629. 800adf0: 47c8 blx r9
  14630. 800adf2: 4306 orrs r6, r0
  14631. 800adf4: 3568 adds r5, #104 ; 0x68
  14632. 800adf6: e7ee b.n 800add6 <_fwalk_reent+0x1a>
  14633. 0800adf8 <_localeconv_r>:
  14634. 800adf8: 4b04 ldr r3, [pc, #16] ; (800ae0c <_localeconv_r+0x14>)
  14635. 800adfa: 681b ldr r3, [r3, #0]
  14636. 800adfc: 6a18 ldr r0, [r3, #32]
  14637. 800adfe: 4b04 ldr r3, [pc, #16] ; (800ae10 <_localeconv_r+0x18>)
  14638. 800ae00: 2800 cmp r0, #0
  14639. 800ae02: bf08 it eq
  14640. 800ae04: 4618 moveq r0, r3
  14641. 800ae06: 30f0 adds r0, #240 ; 0xf0
  14642. 800ae08: 4770 bx lr
  14643. 800ae0a: bf00 nop
  14644. 800ae0c: 2000024c .word 0x2000024c
  14645. 800ae10: 200002b0 .word 0x200002b0
  14646. 0800ae14 <__swhatbuf_r>:
  14647. 800ae14: b570 push {r4, r5, r6, lr}
  14648. 800ae16: 460e mov r6, r1
  14649. 800ae18: f9b1 100e ldrsh.w r1, [r1, #14]
  14650. 800ae1c: b090 sub sp, #64 ; 0x40
  14651. 800ae1e: 2900 cmp r1, #0
  14652. 800ae20: 4614 mov r4, r2
  14653. 800ae22: 461d mov r5, r3
  14654. 800ae24: da07 bge.n 800ae36 <__swhatbuf_r+0x22>
  14655. 800ae26: 2300 movs r3, #0
  14656. 800ae28: 602b str r3, [r5, #0]
  14657. 800ae2a: 89b3 ldrh r3, [r6, #12]
  14658. 800ae2c: 061a lsls r2, r3, #24
  14659. 800ae2e: d410 bmi.n 800ae52 <__swhatbuf_r+0x3e>
  14660. 800ae30: f44f 6380 mov.w r3, #1024 ; 0x400
  14661. 800ae34: e00e b.n 800ae54 <__swhatbuf_r+0x40>
  14662. 800ae36: aa01 add r2, sp, #4
  14663. 800ae38: f000 fda4 bl 800b984 <_fstat_r>
  14664. 800ae3c: 2800 cmp r0, #0
  14665. 800ae3e: dbf2 blt.n 800ae26 <__swhatbuf_r+0x12>
  14666. 800ae40: 9a02 ldr r2, [sp, #8]
  14667. 800ae42: f402 4270 and.w r2, r2, #61440 ; 0xf000
  14668. 800ae46: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  14669. 800ae4a: 425a negs r2, r3
  14670. 800ae4c: 415a adcs r2, r3
  14671. 800ae4e: 602a str r2, [r5, #0]
  14672. 800ae50: e7ee b.n 800ae30 <__swhatbuf_r+0x1c>
  14673. 800ae52: 2340 movs r3, #64 ; 0x40
  14674. 800ae54: 2000 movs r0, #0
  14675. 800ae56: 6023 str r3, [r4, #0]
  14676. 800ae58: b010 add sp, #64 ; 0x40
  14677. 800ae5a: bd70 pop {r4, r5, r6, pc}
  14678. 0800ae5c <__smakebuf_r>:
  14679. 800ae5c: 898b ldrh r3, [r1, #12]
  14680. 800ae5e: b573 push {r0, r1, r4, r5, r6, lr}
  14681. 800ae60: 079d lsls r5, r3, #30
  14682. 800ae62: 4606 mov r6, r0
  14683. 800ae64: 460c mov r4, r1
  14684. 800ae66: d507 bpl.n 800ae78 <__smakebuf_r+0x1c>
  14685. 800ae68: f104 0347 add.w r3, r4, #71 ; 0x47
  14686. 800ae6c: 6023 str r3, [r4, #0]
  14687. 800ae6e: 6123 str r3, [r4, #16]
  14688. 800ae70: 2301 movs r3, #1
  14689. 800ae72: 6163 str r3, [r4, #20]
  14690. 800ae74: b002 add sp, #8
  14691. 800ae76: bd70 pop {r4, r5, r6, pc}
  14692. 800ae78: ab01 add r3, sp, #4
  14693. 800ae7a: 466a mov r2, sp
  14694. 800ae7c: f7ff ffca bl 800ae14 <__swhatbuf_r>
  14695. 800ae80: 9900 ldr r1, [sp, #0]
  14696. 800ae82: 4605 mov r5, r0
  14697. 800ae84: 4630 mov r0, r6
  14698. 800ae86: f000 fb6b bl 800b560 <_malloc_r>
  14699. 800ae8a: b948 cbnz r0, 800aea0 <__smakebuf_r+0x44>
  14700. 800ae8c: f9b4 300c ldrsh.w r3, [r4, #12]
  14701. 800ae90: 059a lsls r2, r3, #22
  14702. 800ae92: d4ef bmi.n 800ae74 <__smakebuf_r+0x18>
  14703. 800ae94: f023 0303 bic.w r3, r3, #3
  14704. 800ae98: f043 0302 orr.w r3, r3, #2
  14705. 800ae9c: 81a3 strh r3, [r4, #12]
  14706. 800ae9e: e7e3 b.n 800ae68 <__smakebuf_r+0xc>
  14707. 800aea0: 4b0d ldr r3, [pc, #52] ; (800aed8 <__smakebuf_r+0x7c>)
  14708. 800aea2: 62b3 str r3, [r6, #40] ; 0x28
  14709. 800aea4: 89a3 ldrh r3, [r4, #12]
  14710. 800aea6: 6020 str r0, [r4, #0]
  14711. 800aea8: f043 0380 orr.w r3, r3, #128 ; 0x80
  14712. 800aeac: 81a3 strh r3, [r4, #12]
  14713. 800aeae: 9b00 ldr r3, [sp, #0]
  14714. 800aeb0: 6120 str r0, [r4, #16]
  14715. 800aeb2: 6163 str r3, [r4, #20]
  14716. 800aeb4: 9b01 ldr r3, [sp, #4]
  14717. 800aeb6: b15b cbz r3, 800aed0 <__smakebuf_r+0x74>
  14718. 800aeb8: f9b4 100e ldrsh.w r1, [r4, #14]
  14719. 800aebc: 4630 mov r0, r6
  14720. 800aebe: f000 fd73 bl 800b9a8 <_isatty_r>
  14721. 800aec2: b128 cbz r0, 800aed0 <__smakebuf_r+0x74>
  14722. 800aec4: 89a3 ldrh r3, [r4, #12]
  14723. 800aec6: f023 0303 bic.w r3, r3, #3
  14724. 800aeca: f043 0301 orr.w r3, r3, #1
  14725. 800aece: 81a3 strh r3, [r4, #12]
  14726. 800aed0: 89a3 ldrh r3, [r4, #12]
  14727. 800aed2: 431d orrs r5, r3
  14728. 800aed4: 81a5 strh r5, [r4, #12]
  14729. 800aed6: e7cd b.n 800ae74 <__smakebuf_r+0x18>
  14730. 800aed8: 0800ac65 .word 0x0800ac65
  14731. 0800aedc <malloc>:
  14732. 800aedc: 4b02 ldr r3, [pc, #8] ; (800aee8 <malloc+0xc>)
  14733. 800aede: 4601 mov r1, r0
  14734. 800aee0: 6818 ldr r0, [r3, #0]
  14735. 800aee2: f000 bb3d b.w 800b560 <_malloc_r>
  14736. 800aee6: bf00 nop
  14737. 800aee8: 2000024c .word 0x2000024c
  14738. 0800aeec <memchr>:
  14739. 800aeec: b510 push {r4, lr}
  14740. 800aeee: b2c9 uxtb r1, r1
  14741. 800aef0: 4402 add r2, r0
  14742. 800aef2: 4290 cmp r0, r2
  14743. 800aef4: 4603 mov r3, r0
  14744. 800aef6: d101 bne.n 800aefc <memchr+0x10>
  14745. 800aef8: 2000 movs r0, #0
  14746. 800aefa: bd10 pop {r4, pc}
  14747. 800aefc: 781c ldrb r4, [r3, #0]
  14748. 800aefe: 3001 adds r0, #1
  14749. 800af00: 428c cmp r4, r1
  14750. 800af02: d1f6 bne.n 800aef2 <memchr+0x6>
  14751. 800af04: 4618 mov r0, r3
  14752. 800af06: bd10 pop {r4, pc}
  14753. 0800af08 <_Balloc>:
  14754. 800af08: b570 push {r4, r5, r6, lr}
  14755. 800af0a: 6a45 ldr r5, [r0, #36] ; 0x24
  14756. 800af0c: 4604 mov r4, r0
  14757. 800af0e: 460e mov r6, r1
  14758. 800af10: b93d cbnz r5, 800af22 <_Balloc+0x1a>
  14759. 800af12: 2010 movs r0, #16
  14760. 800af14: f7ff ffe2 bl 800aedc <malloc>
  14761. 800af18: 6260 str r0, [r4, #36] ; 0x24
  14762. 800af1a: 6045 str r5, [r0, #4]
  14763. 800af1c: 6085 str r5, [r0, #8]
  14764. 800af1e: 6005 str r5, [r0, #0]
  14765. 800af20: 60c5 str r5, [r0, #12]
  14766. 800af22: 6a65 ldr r5, [r4, #36] ; 0x24
  14767. 800af24: 68eb ldr r3, [r5, #12]
  14768. 800af26: b183 cbz r3, 800af4a <_Balloc+0x42>
  14769. 800af28: 6a63 ldr r3, [r4, #36] ; 0x24
  14770. 800af2a: 68db ldr r3, [r3, #12]
  14771. 800af2c: f853 0026 ldr.w r0, [r3, r6, lsl #2]
  14772. 800af30: b9b8 cbnz r0, 800af62 <_Balloc+0x5a>
  14773. 800af32: 2101 movs r1, #1
  14774. 800af34: fa01 f506 lsl.w r5, r1, r6
  14775. 800af38: 1d6a adds r2, r5, #5
  14776. 800af3a: 0092 lsls r2, r2, #2
  14777. 800af3c: 4620 mov r0, r4
  14778. 800af3e: f000 fab4 bl 800b4aa <_calloc_r>
  14779. 800af42: b160 cbz r0, 800af5e <_Balloc+0x56>
  14780. 800af44: 6046 str r6, [r0, #4]
  14781. 800af46: 6085 str r5, [r0, #8]
  14782. 800af48: e00e b.n 800af68 <_Balloc+0x60>
  14783. 800af4a: 2221 movs r2, #33 ; 0x21
  14784. 800af4c: 2104 movs r1, #4
  14785. 800af4e: 4620 mov r0, r4
  14786. 800af50: f000 faab bl 800b4aa <_calloc_r>
  14787. 800af54: 6a63 ldr r3, [r4, #36] ; 0x24
  14788. 800af56: 60e8 str r0, [r5, #12]
  14789. 800af58: 68db ldr r3, [r3, #12]
  14790. 800af5a: 2b00 cmp r3, #0
  14791. 800af5c: d1e4 bne.n 800af28 <_Balloc+0x20>
  14792. 800af5e: 2000 movs r0, #0
  14793. 800af60: bd70 pop {r4, r5, r6, pc}
  14794. 800af62: 6802 ldr r2, [r0, #0]
  14795. 800af64: f843 2026 str.w r2, [r3, r6, lsl #2]
  14796. 800af68: 2300 movs r3, #0
  14797. 800af6a: 6103 str r3, [r0, #16]
  14798. 800af6c: 60c3 str r3, [r0, #12]
  14799. 800af6e: bd70 pop {r4, r5, r6, pc}
  14800. 0800af70 <_Bfree>:
  14801. 800af70: b570 push {r4, r5, r6, lr}
  14802. 800af72: 6a44 ldr r4, [r0, #36] ; 0x24
  14803. 800af74: 4606 mov r6, r0
  14804. 800af76: 460d mov r5, r1
  14805. 800af78: b93c cbnz r4, 800af8a <_Bfree+0x1a>
  14806. 800af7a: 2010 movs r0, #16
  14807. 800af7c: f7ff ffae bl 800aedc <malloc>
  14808. 800af80: 6270 str r0, [r6, #36] ; 0x24
  14809. 800af82: 6044 str r4, [r0, #4]
  14810. 800af84: 6084 str r4, [r0, #8]
  14811. 800af86: 6004 str r4, [r0, #0]
  14812. 800af88: 60c4 str r4, [r0, #12]
  14813. 800af8a: b13d cbz r5, 800af9c <_Bfree+0x2c>
  14814. 800af8c: 6a73 ldr r3, [r6, #36] ; 0x24
  14815. 800af8e: 686a ldr r2, [r5, #4]
  14816. 800af90: 68db ldr r3, [r3, #12]
  14817. 800af92: f853 1022 ldr.w r1, [r3, r2, lsl #2]
  14818. 800af96: 6029 str r1, [r5, #0]
  14819. 800af98: f843 5022 str.w r5, [r3, r2, lsl #2]
  14820. 800af9c: bd70 pop {r4, r5, r6, pc}
  14821. 0800af9e <__multadd>:
  14822. 800af9e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  14823. 800afa2: 461f mov r7, r3
  14824. 800afa4: 4606 mov r6, r0
  14825. 800afa6: 460c mov r4, r1
  14826. 800afa8: 2300 movs r3, #0
  14827. 800afaa: 690d ldr r5, [r1, #16]
  14828. 800afac: f101 0e14 add.w lr, r1, #20
  14829. 800afb0: f8de 0000 ldr.w r0, [lr]
  14830. 800afb4: 3301 adds r3, #1
  14831. 800afb6: b281 uxth r1, r0
  14832. 800afb8: fb02 7101 mla r1, r2, r1, r7
  14833. 800afbc: 0c00 lsrs r0, r0, #16
  14834. 800afbe: 0c0f lsrs r7, r1, #16
  14835. 800afc0: fb02 7000 mla r0, r2, r0, r7
  14836. 800afc4: b289 uxth r1, r1
  14837. 800afc6: eb01 4100 add.w r1, r1, r0, lsl #16
  14838. 800afca: 429d cmp r5, r3
  14839. 800afcc: ea4f 4710 mov.w r7, r0, lsr #16
  14840. 800afd0: f84e 1b04 str.w r1, [lr], #4
  14841. 800afd4: dcec bgt.n 800afb0 <__multadd+0x12>
  14842. 800afd6: b1d7 cbz r7, 800b00e <__multadd+0x70>
  14843. 800afd8: 68a3 ldr r3, [r4, #8]
  14844. 800afda: 429d cmp r5, r3
  14845. 800afdc: db12 blt.n 800b004 <__multadd+0x66>
  14846. 800afde: 6861 ldr r1, [r4, #4]
  14847. 800afe0: 4630 mov r0, r6
  14848. 800afe2: 3101 adds r1, #1
  14849. 800afe4: f7ff ff90 bl 800af08 <_Balloc>
  14850. 800afe8: 4680 mov r8, r0
  14851. 800afea: 6922 ldr r2, [r4, #16]
  14852. 800afec: f104 010c add.w r1, r4, #12
  14853. 800aff0: 3202 adds r2, #2
  14854. 800aff2: 0092 lsls r2, r2, #2
  14855. 800aff4: 300c adds r0, #12
  14856. 800aff6: f7fe f8bb bl 8009170 <memcpy>
  14857. 800affa: 4621 mov r1, r4
  14858. 800affc: 4630 mov r0, r6
  14859. 800affe: f7ff ffb7 bl 800af70 <_Bfree>
  14860. 800b002: 4644 mov r4, r8
  14861. 800b004: eb04 0385 add.w r3, r4, r5, lsl #2
  14862. 800b008: 3501 adds r5, #1
  14863. 800b00a: 615f str r7, [r3, #20]
  14864. 800b00c: 6125 str r5, [r4, #16]
  14865. 800b00e: 4620 mov r0, r4
  14866. 800b010: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14867. 0800b014 <__hi0bits>:
  14868. 800b014: 0c02 lsrs r2, r0, #16
  14869. 800b016: 0412 lsls r2, r2, #16
  14870. 800b018: 4603 mov r3, r0
  14871. 800b01a: b9b2 cbnz r2, 800b04a <__hi0bits+0x36>
  14872. 800b01c: 0403 lsls r3, r0, #16
  14873. 800b01e: 2010 movs r0, #16
  14874. 800b020: f013 4f7f tst.w r3, #4278190080 ; 0xff000000
  14875. 800b024: bf04 itt eq
  14876. 800b026: 021b lsleq r3, r3, #8
  14877. 800b028: 3008 addeq r0, #8
  14878. 800b02a: f013 4f70 tst.w r3, #4026531840 ; 0xf0000000
  14879. 800b02e: bf04 itt eq
  14880. 800b030: 011b lsleq r3, r3, #4
  14881. 800b032: 3004 addeq r0, #4
  14882. 800b034: f013 4f40 tst.w r3, #3221225472 ; 0xc0000000
  14883. 800b038: bf04 itt eq
  14884. 800b03a: 009b lsleq r3, r3, #2
  14885. 800b03c: 3002 addeq r0, #2
  14886. 800b03e: 2b00 cmp r3, #0
  14887. 800b040: db06 blt.n 800b050 <__hi0bits+0x3c>
  14888. 800b042: 005b lsls r3, r3, #1
  14889. 800b044: d503 bpl.n 800b04e <__hi0bits+0x3a>
  14890. 800b046: 3001 adds r0, #1
  14891. 800b048: 4770 bx lr
  14892. 800b04a: 2000 movs r0, #0
  14893. 800b04c: e7e8 b.n 800b020 <__hi0bits+0xc>
  14894. 800b04e: 2020 movs r0, #32
  14895. 800b050: 4770 bx lr
  14896. 0800b052 <__lo0bits>:
  14897. 800b052: 6803 ldr r3, [r0, #0]
  14898. 800b054: 4601 mov r1, r0
  14899. 800b056: f013 0207 ands.w r2, r3, #7
  14900. 800b05a: d00b beq.n 800b074 <__lo0bits+0x22>
  14901. 800b05c: 07da lsls r2, r3, #31
  14902. 800b05e: d423 bmi.n 800b0a8 <__lo0bits+0x56>
  14903. 800b060: 0798 lsls r0, r3, #30
  14904. 800b062: bf49 itett mi
  14905. 800b064: 085b lsrmi r3, r3, #1
  14906. 800b066: 089b lsrpl r3, r3, #2
  14907. 800b068: 2001 movmi r0, #1
  14908. 800b06a: 600b strmi r3, [r1, #0]
  14909. 800b06c: bf5c itt pl
  14910. 800b06e: 600b strpl r3, [r1, #0]
  14911. 800b070: 2002 movpl r0, #2
  14912. 800b072: 4770 bx lr
  14913. 800b074: b298 uxth r0, r3
  14914. 800b076: b9a8 cbnz r0, 800b0a4 <__lo0bits+0x52>
  14915. 800b078: 2010 movs r0, #16
  14916. 800b07a: 0c1b lsrs r3, r3, #16
  14917. 800b07c: f013 0fff tst.w r3, #255 ; 0xff
  14918. 800b080: bf04 itt eq
  14919. 800b082: 0a1b lsreq r3, r3, #8
  14920. 800b084: 3008 addeq r0, #8
  14921. 800b086: 071a lsls r2, r3, #28
  14922. 800b088: bf04 itt eq
  14923. 800b08a: 091b lsreq r3, r3, #4
  14924. 800b08c: 3004 addeq r0, #4
  14925. 800b08e: 079a lsls r2, r3, #30
  14926. 800b090: bf04 itt eq
  14927. 800b092: 089b lsreq r3, r3, #2
  14928. 800b094: 3002 addeq r0, #2
  14929. 800b096: 07da lsls r2, r3, #31
  14930. 800b098: d402 bmi.n 800b0a0 <__lo0bits+0x4e>
  14931. 800b09a: 085b lsrs r3, r3, #1
  14932. 800b09c: d006 beq.n 800b0ac <__lo0bits+0x5a>
  14933. 800b09e: 3001 adds r0, #1
  14934. 800b0a0: 600b str r3, [r1, #0]
  14935. 800b0a2: 4770 bx lr
  14936. 800b0a4: 4610 mov r0, r2
  14937. 800b0a6: e7e9 b.n 800b07c <__lo0bits+0x2a>
  14938. 800b0a8: 2000 movs r0, #0
  14939. 800b0aa: 4770 bx lr
  14940. 800b0ac: 2020 movs r0, #32
  14941. 800b0ae: 4770 bx lr
  14942. 0800b0b0 <__i2b>:
  14943. 800b0b0: b510 push {r4, lr}
  14944. 800b0b2: 460c mov r4, r1
  14945. 800b0b4: 2101 movs r1, #1
  14946. 800b0b6: f7ff ff27 bl 800af08 <_Balloc>
  14947. 800b0ba: 2201 movs r2, #1
  14948. 800b0bc: 6144 str r4, [r0, #20]
  14949. 800b0be: 6102 str r2, [r0, #16]
  14950. 800b0c0: bd10 pop {r4, pc}
  14951. 0800b0c2 <__multiply>:
  14952. 800b0c2: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  14953. 800b0c6: 4614 mov r4, r2
  14954. 800b0c8: 690a ldr r2, [r1, #16]
  14955. 800b0ca: 6923 ldr r3, [r4, #16]
  14956. 800b0cc: 4689 mov r9, r1
  14957. 800b0ce: 429a cmp r2, r3
  14958. 800b0d0: bfbe ittt lt
  14959. 800b0d2: 460b movlt r3, r1
  14960. 800b0d4: 46a1 movlt r9, r4
  14961. 800b0d6: 461c movlt r4, r3
  14962. 800b0d8: f8d9 7010 ldr.w r7, [r9, #16]
  14963. 800b0dc: f8d4 a010 ldr.w sl, [r4, #16]
  14964. 800b0e0: f8d9 3008 ldr.w r3, [r9, #8]
  14965. 800b0e4: f8d9 1004 ldr.w r1, [r9, #4]
  14966. 800b0e8: eb07 060a add.w r6, r7, sl
  14967. 800b0ec: 429e cmp r6, r3
  14968. 800b0ee: bfc8 it gt
  14969. 800b0f0: 3101 addgt r1, #1
  14970. 800b0f2: f7ff ff09 bl 800af08 <_Balloc>
  14971. 800b0f6: f100 0514 add.w r5, r0, #20
  14972. 800b0fa: 462b mov r3, r5
  14973. 800b0fc: 2200 movs r2, #0
  14974. 800b0fe: eb05 0886 add.w r8, r5, r6, lsl #2
  14975. 800b102: 4543 cmp r3, r8
  14976. 800b104: d316 bcc.n 800b134 <__multiply+0x72>
  14977. 800b106: f104 0214 add.w r2, r4, #20
  14978. 800b10a: f109 0114 add.w r1, r9, #20
  14979. 800b10e: eb02 038a add.w r3, r2, sl, lsl #2
  14980. 800b112: eb01 0787 add.w r7, r1, r7, lsl #2
  14981. 800b116: 9301 str r3, [sp, #4]
  14982. 800b118: 9c01 ldr r4, [sp, #4]
  14983. 800b11a: 4613 mov r3, r2
  14984. 800b11c: 4294 cmp r4, r2
  14985. 800b11e: d80c bhi.n 800b13a <__multiply+0x78>
  14986. 800b120: 2e00 cmp r6, #0
  14987. 800b122: dd03 ble.n 800b12c <__multiply+0x6a>
  14988. 800b124: f858 3d04 ldr.w r3, [r8, #-4]!
  14989. 800b128: 2b00 cmp r3, #0
  14990. 800b12a: d054 beq.n 800b1d6 <__multiply+0x114>
  14991. 800b12c: 6106 str r6, [r0, #16]
  14992. 800b12e: b003 add sp, #12
  14993. 800b130: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  14994. 800b134: f843 2b04 str.w r2, [r3], #4
  14995. 800b138: e7e3 b.n 800b102 <__multiply+0x40>
  14996. 800b13a: f8b3 a000 ldrh.w sl, [r3]
  14997. 800b13e: 3204 adds r2, #4
  14998. 800b140: f1ba 0f00 cmp.w sl, #0
  14999. 800b144: d020 beq.n 800b188 <__multiply+0xc6>
  15000. 800b146: 46ae mov lr, r5
  15001. 800b148: 4689 mov r9, r1
  15002. 800b14a: f04f 0c00 mov.w ip, #0
  15003. 800b14e: f859 4b04 ldr.w r4, [r9], #4
  15004. 800b152: f8be b000 ldrh.w fp, [lr]
  15005. 800b156: b2a3 uxth r3, r4
  15006. 800b158: fb0a b303 mla r3, sl, r3, fp
  15007. 800b15c: ea4f 4b14 mov.w fp, r4, lsr #16
  15008. 800b160: f8de 4000 ldr.w r4, [lr]
  15009. 800b164: 4463 add r3, ip
  15010. 800b166: ea4f 4c14 mov.w ip, r4, lsr #16
  15011. 800b16a: fb0a c40b mla r4, sl, fp, ip
  15012. 800b16e: eb04 4413 add.w r4, r4, r3, lsr #16
  15013. 800b172: b29b uxth r3, r3
  15014. 800b174: ea43 4304 orr.w r3, r3, r4, lsl #16
  15015. 800b178: 454f cmp r7, r9
  15016. 800b17a: ea4f 4c14 mov.w ip, r4, lsr #16
  15017. 800b17e: f84e 3b04 str.w r3, [lr], #4
  15018. 800b182: d8e4 bhi.n 800b14e <__multiply+0x8c>
  15019. 800b184: f8ce c000 str.w ip, [lr]
  15020. 800b188: f832 9c02 ldrh.w r9, [r2, #-2]
  15021. 800b18c: f1b9 0f00 cmp.w r9, #0
  15022. 800b190: d01f beq.n 800b1d2 <__multiply+0x110>
  15023. 800b192: 46ae mov lr, r5
  15024. 800b194: 468c mov ip, r1
  15025. 800b196: f04f 0a00 mov.w sl, #0
  15026. 800b19a: 682b ldr r3, [r5, #0]
  15027. 800b19c: f8bc 4000 ldrh.w r4, [ip]
  15028. 800b1a0: f8be b002 ldrh.w fp, [lr, #2]
  15029. 800b1a4: b29b uxth r3, r3
  15030. 800b1a6: fb09 b404 mla r4, r9, r4, fp
  15031. 800b1aa: 44a2 add sl, r4
  15032. 800b1ac: ea43 430a orr.w r3, r3, sl, lsl #16
  15033. 800b1b0: f84e 3b04 str.w r3, [lr], #4
  15034. 800b1b4: f85c 3b04 ldr.w r3, [ip], #4
  15035. 800b1b8: f8be 4000 ldrh.w r4, [lr]
  15036. 800b1bc: 0c1b lsrs r3, r3, #16
  15037. 800b1be: fb09 4303 mla r3, r9, r3, r4
  15038. 800b1c2: 4567 cmp r7, ip
  15039. 800b1c4: eb03 431a add.w r3, r3, sl, lsr #16
  15040. 800b1c8: ea4f 4a13 mov.w sl, r3, lsr #16
  15041. 800b1cc: d8e6 bhi.n 800b19c <__multiply+0xda>
  15042. 800b1ce: f8ce 3000 str.w r3, [lr]
  15043. 800b1d2: 3504 adds r5, #4
  15044. 800b1d4: e7a0 b.n 800b118 <__multiply+0x56>
  15045. 800b1d6: 3e01 subs r6, #1
  15046. 800b1d8: e7a2 b.n 800b120 <__multiply+0x5e>
  15047. ...
  15048. 0800b1dc <__pow5mult>:
  15049. 800b1dc: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  15050. 800b1e0: 4615 mov r5, r2
  15051. 800b1e2: f012 0203 ands.w r2, r2, #3
  15052. 800b1e6: 4606 mov r6, r0
  15053. 800b1e8: 460f mov r7, r1
  15054. 800b1ea: d007 beq.n 800b1fc <__pow5mult+0x20>
  15055. 800b1ec: 4c21 ldr r4, [pc, #132] ; (800b274 <__pow5mult+0x98>)
  15056. 800b1ee: 3a01 subs r2, #1
  15057. 800b1f0: 2300 movs r3, #0
  15058. 800b1f2: f854 2022 ldr.w r2, [r4, r2, lsl #2]
  15059. 800b1f6: f7ff fed2 bl 800af9e <__multadd>
  15060. 800b1fa: 4607 mov r7, r0
  15061. 800b1fc: 10ad asrs r5, r5, #2
  15062. 800b1fe: d035 beq.n 800b26c <__pow5mult+0x90>
  15063. 800b200: 6a74 ldr r4, [r6, #36] ; 0x24
  15064. 800b202: b93c cbnz r4, 800b214 <__pow5mult+0x38>
  15065. 800b204: 2010 movs r0, #16
  15066. 800b206: f7ff fe69 bl 800aedc <malloc>
  15067. 800b20a: 6270 str r0, [r6, #36] ; 0x24
  15068. 800b20c: 6044 str r4, [r0, #4]
  15069. 800b20e: 6084 str r4, [r0, #8]
  15070. 800b210: 6004 str r4, [r0, #0]
  15071. 800b212: 60c4 str r4, [r0, #12]
  15072. 800b214: f8d6 8024 ldr.w r8, [r6, #36] ; 0x24
  15073. 800b218: f8d8 4008 ldr.w r4, [r8, #8]
  15074. 800b21c: b94c cbnz r4, 800b232 <__pow5mult+0x56>
  15075. 800b21e: f240 2171 movw r1, #625 ; 0x271
  15076. 800b222: 4630 mov r0, r6
  15077. 800b224: f7ff ff44 bl 800b0b0 <__i2b>
  15078. 800b228: 2300 movs r3, #0
  15079. 800b22a: 4604 mov r4, r0
  15080. 800b22c: f8c8 0008 str.w r0, [r8, #8]
  15081. 800b230: 6003 str r3, [r0, #0]
  15082. 800b232: f04f 0800 mov.w r8, #0
  15083. 800b236: 07eb lsls r3, r5, #31
  15084. 800b238: d50a bpl.n 800b250 <__pow5mult+0x74>
  15085. 800b23a: 4639 mov r1, r7
  15086. 800b23c: 4622 mov r2, r4
  15087. 800b23e: 4630 mov r0, r6
  15088. 800b240: f7ff ff3f bl 800b0c2 <__multiply>
  15089. 800b244: 4681 mov r9, r0
  15090. 800b246: 4639 mov r1, r7
  15091. 800b248: 4630 mov r0, r6
  15092. 800b24a: f7ff fe91 bl 800af70 <_Bfree>
  15093. 800b24e: 464f mov r7, r9
  15094. 800b250: 106d asrs r5, r5, #1
  15095. 800b252: d00b beq.n 800b26c <__pow5mult+0x90>
  15096. 800b254: 6820 ldr r0, [r4, #0]
  15097. 800b256: b938 cbnz r0, 800b268 <__pow5mult+0x8c>
  15098. 800b258: 4622 mov r2, r4
  15099. 800b25a: 4621 mov r1, r4
  15100. 800b25c: 4630 mov r0, r6
  15101. 800b25e: f7ff ff30 bl 800b0c2 <__multiply>
  15102. 800b262: 6020 str r0, [r4, #0]
  15103. 800b264: f8c0 8000 str.w r8, [r0]
  15104. 800b268: 4604 mov r4, r0
  15105. 800b26a: e7e4 b.n 800b236 <__pow5mult+0x5a>
  15106. 800b26c: 4638 mov r0, r7
  15107. 800b26e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  15108. 800b272: bf00 nop
  15109. 800b274: 0800bc78 .word 0x0800bc78
  15110. 0800b278 <__lshift>:
  15111. 800b278: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  15112. 800b27c: 460c mov r4, r1
  15113. 800b27e: 4607 mov r7, r0
  15114. 800b280: 4616 mov r6, r2
  15115. 800b282: 6923 ldr r3, [r4, #16]
  15116. 800b284: ea4f 1a62 mov.w sl, r2, asr #5
  15117. 800b288: eb0a 0903 add.w r9, sl, r3
  15118. 800b28c: 6849 ldr r1, [r1, #4]
  15119. 800b28e: 68a3 ldr r3, [r4, #8]
  15120. 800b290: f109 0501 add.w r5, r9, #1
  15121. 800b294: 42ab cmp r3, r5
  15122. 800b296: db31 blt.n 800b2fc <__lshift+0x84>
  15123. 800b298: 4638 mov r0, r7
  15124. 800b29a: f7ff fe35 bl 800af08 <_Balloc>
  15125. 800b29e: 2200 movs r2, #0
  15126. 800b2a0: 4680 mov r8, r0
  15127. 800b2a2: 4611 mov r1, r2
  15128. 800b2a4: f100 0314 add.w r3, r0, #20
  15129. 800b2a8: 4552 cmp r2, sl
  15130. 800b2aa: db2a blt.n 800b302 <__lshift+0x8a>
  15131. 800b2ac: 6920 ldr r0, [r4, #16]
  15132. 800b2ae: ea2a 7aea bic.w sl, sl, sl, asr #31
  15133. 800b2b2: f104 0114 add.w r1, r4, #20
  15134. 800b2b6: f016 021f ands.w r2, r6, #31
  15135. 800b2ba: eb03 038a add.w r3, r3, sl, lsl #2
  15136. 800b2be: eb01 0e80 add.w lr, r1, r0, lsl #2
  15137. 800b2c2: d022 beq.n 800b30a <__lshift+0x92>
  15138. 800b2c4: 2000 movs r0, #0
  15139. 800b2c6: f1c2 0c20 rsb ip, r2, #32
  15140. 800b2ca: 680e ldr r6, [r1, #0]
  15141. 800b2cc: 4096 lsls r6, r2
  15142. 800b2ce: 4330 orrs r0, r6
  15143. 800b2d0: f843 0b04 str.w r0, [r3], #4
  15144. 800b2d4: f851 0b04 ldr.w r0, [r1], #4
  15145. 800b2d8: 458e cmp lr, r1
  15146. 800b2da: fa20 f00c lsr.w r0, r0, ip
  15147. 800b2de: d8f4 bhi.n 800b2ca <__lshift+0x52>
  15148. 800b2e0: 6018 str r0, [r3, #0]
  15149. 800b2e2: b108 cbz r0, 800b2e8 <__lshift+0x70>
  15150. 800b2e4: f109 0502 add.w r5, r9, #2
  15151. 800b2e8: 3d01 subs r5, #1
  15152. 800b2ea: 4638 mov r0, r7
  15153. 800b2ec: f8c8 5010 str.w r5, [r8, #16]
  15154. 800b2f0: 4621 mov r1, r4
  15155. 800b2f2: f7ff fe3d bl 800af70 <_Bfree>
  15156. 800b2f6: 4640 mov r0, r8
  15157. 800b2f8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15158. 800b2fc: 3101 adds r1, #1
  15159. 800b2fe: 005b lsls r3, r3, #1
  15160. 800b300: e7c8 b.n 800b294 <__lshift+0x1c>
  15161. 800b302: f843 1022 str.w r1, [r3, r2, lsl #2]
  15162. 800b306: 3201 adds r2, #1
  15163. 800b308: e7ce b.n 800b2a8 <__lshift+0x30>
  15164. 800b30a: 3b04 subs r3, #4
  15165. 800b30c: f851 2b04 ldr.w r2, [r1], #4
  15166. 800b310: 458e cmp lr, r1
  15167. 800b312: f843 2f04 str.w r2, [r3, #4]!
  15168. 800b316: d8f9 bhi.n 800b30c <__lshift+0x94>
  15169. 800b318: e7e6 b.n 800b2e8 <__lshift+0x70>
  15170. 0800b31a <__mcmp>:
  15171. 800b31a: 6903 ldr r3, [r0, #16]
  15172. 800b31c: 690a ldr r2, [r1, #16]
  15173. 800b31e: b530 push {r4, r5, lr}
  15174. 800b320: 1a9b subs r3, r3, r2
  15175. 800b322: d10c bne.n 800b33e <__mcmp+0x24>
  15176. 800b324: 0092 lsls r2, r2, #2
  15177. 800b326: 3014 adds r0, #20
  15178. 800b328: 3114 adds r1, #20
  15179. 800b32a: 1884 adds r4, r0, r2
  15180. 800b32c: 4411 add r1, r2
  15181. 800b32e: f854 5d04 ldr.w r5, [r4, #-4]!
  15182. 800b332: f851 2d04 ldr.w r2, [r1, #-4]!
  15183. 800b336: 4295 cmp r5, r2
  15184. 800b338: d003 beq.n 800b342 <__mcmp+0x28>
  15185. 800b33a: d305 bcc.n 800b348 <__mcmp+0x2e>
  15186. 800b33c: 2301 movs r3, #1
  15187. 800b33e: 4618 mov r0, r3
  15188. 800b340: bd30 pop {r4, r5, pc}
  15189. 800b342: 42a0 cmp r0, r4
  15190. 800b344: d3f3 bcc.n 800b32e <__mcmp+0x14>
  15191. 800b346: e7fa b.n 800b33e <__mcmp+0x24>
  15192. 800b348: f04f 33ff mov.w r3, #4294967295
  15193. 800b34c: e7f7 b.n 800b33e <__mcmp+0x24>
  15194. 0800b34e <__mdiff>:
  15195. 800b34e: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  15196. 800b352: 460d mov r5, r1
  15197. 800b354: 4607 mov r7, r0
  15198. 800b356: 4611 mov r1, r2
  15199. 800b358: 4628 mov r0, r5
  15200. 800b35a: 4614 mov r4, r2
  15201. 800b35c: f7ff ffdd bl 800b31a <__mcmp>
  15202. 800b360: 1e06 subs r6, r0, #0
  15203. 800b362: d108 bne.n 800b376 <__mdiff+0x28>
  15204. 800b364: 4631 mov r1, r6
  15205. 800b366: 4638 mov r0, r7
  15206. 800b368: f7ff fdce bl 800af08 <_Balloc>
  15207. 800b36c: 2301 movs r3, #1
  15208. 800b36e: 6146 str r6, [r0, #20]
  15209. 800b370: 6103 str r3, [r0, #16]
  15210. 800b372: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15211. 800b376: bfa4 itt ge
  15212. 800b378: 4623 movge r3, r4
  15213. 800b37a: 462c movge r4, r5
  15214. 800b37c: 4638 mov r0, r7
  15215. 800b37e: 6861 ldr r1, [r4, #4]
  15216. 800b380: bfa6 itte ge
  15217. 800b382: 461d movge r5, r3
  15218. 800b384: 2600 movge r6, #0
  15219. 800b386: 2601 movlt r6, #1
  15220. 800b388: f7ff fdbe bl 800af08 <_Balloc>
  15221. 800b38c: f04f 0c00 mov.w ip, #0
  15222. 800b390: 60c6 str r6, [r0, #12]
  15223. 800b392: 692b ldr r3, [r5, #16]
  15224. 800b394: 6926 ldr r6, [r4, #16]
  15225. 800b396: f104 0214 add.w r2, r4, #20
  15226. 800b39a: f105 0914 add.w r9, r5, #20
  15227. 800b39e: eb02 0786 add.w r7, r2, r6, lsl #2
  15228. 800b3a2: eb09 0883 add.w r8, r9, r3, lsl #2
  15229. 800b3a6: f100 0114 add.w r1, r0, #20
  15230. 800b3aa: f852 ab04 ldr.w sl, [r2], #4
  15231. 800b3ae: f859 5b04 ldr.w r5, [r9], #4
  15232. 800b3b2: fa1f f38a uxth.w r3, sl
  15233. 800b3b6: 4463 add r3, ip
  15234. 800b3b8: b2ac uxth r4, r5
  15235. 800b3ba: 1b1b subs r3, r3, r4
  15236. 800b3bc: 0c2c lsrs r4, r5, #16
  15237. 800b3be: ebc4 441a rsb r4, r4, sl, lsr #16
  15238. 800b3c2: eb04 4423 add.w r4, r4, r3, asr #16
  15239. 800b3c6: b29b uxth r3, r3
  15240. 800b3c8: ea4f 4c24 mov.w ip, r4, asr #16
  15241. 800b3cc: 45c8 cmp r8, r9
  15242. 800b3ce: ea43 4404 orr.w r4, r3, r4, lsl #16
  15243. 800b3d2: 4696 mov lr, r2
  15244. 800b3d4: f841 4b04 str.w r4, [r1], #4
  15245. 800b3d8: d8e7 bhi.n 800b3aa <__mdiff+0x5c>
  15246. 800b3da: 45be cmp lr, r7
  15247. 800b3dc: d305 bcc.n 800b3ea <__mdiff+0x9c>
  15248. 800b3de: f851 3d04 ldr.w r3, [r1, #-4]!
  15249. 800b3e2: b18b cbz r3, 800b408 <__mdiff+0xba>
  15250. 800b3e4: 6106 str r6, [r0, #16]
  15251. 800b3e6: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15252. 800b3ea: f85e 4b04 ldr.w r4, [lr], #4
  15253. 800b3ee: b2a2 uxth r2, r4
  15254. 800b3f0: 4462 add r2, ip
  15255. 800b3f2: 1413 asrs r3, r2, #16
  15256. 800b3f4: eb03 4314 add.w r3, r3, r4, lsr #16
  15257. 800b3f8: b292 uxth r2, r2
  15258. 800b3fa: ea42 4203 orr.w r2, r2, r3, lsl #16
  15259. 800b3fe: ea4f 4c23 mov.w ip, r3, asr #16
  15260. 800b402: f841 2b04 str.w r2, [r1], #4
  15261. 800b406: e7e8 b.n 800b3da <__mdiff+0x8c>
  15262. 800b408: 3e01 subs r6, #1
  15263. 800b40a: e7e8 b.n 800b3de <__mdiff+0x90>
  15264. 0800b40c <__d2b>:
  15265. 800b40c: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  15266. 800b410: 461c mov r4, r3
  15267. 800b412: 2101 movs r1, #1
  15268. 800b414: 4690 mov r8, r2
  15269. 800b416: 9e08 ldr r6, [sp, #32]
  15270. 800b418: 9d09 ldr r5, [sp, #36] ; 0x24
  15271. 800b41a: f7ff fd75 bl 800af08 <_Balloc>
  15272. 800b41e: f3c4 0213 ubfx r2, r4, #0, #20
  15273. 800b422: f3c4 540a ubfx r4, r4, #20, #11
  15274. 800b426: 4607 mov r7, r0
  15275. 800b428: bb34 cbnz r4, 800b478 <__d2b+0x6c>
  15276. 800b42a: 9201 str r2, [sp, #4]
  15277. 800b42c: f1b8 0f00 cmp.w r8, #0
  15278. 800b430: d027 beq.n 800b482 <__d2b+0x76>
  15279. 800b432: a802 add r0, sp, #8
  15280. 800b434: f840 8d08 str.w r8, [r0, #-8]!
  15281. 800b438: f7ff fe0b bl 800b052 <__lo0bits>
  15282. 800b43c: 9900 ldr r1, [sp, #0]
  15283. 800b43e: b1f0 cbz r0, 800b47e <__d2b+0x72>
  15284. 800b440: 9a01 ldr r2, [sp, #4]
  15285. 800b442: f1c0 0320 rsb r3, r0, #32
  15286. 800b446: fa02 f303 lsl.w r3, r2, r3
  15287. 800b44a: 430b orrs r3, r1
  15288. 800b44c: 40c2 lsrs r2, r0
  15289. 800b44e: 617b str r3, [r7, #20]
  15290. 800b450: 9201 str r2, [sp, #4]
  15291. 800b452: 9b01 ldr r3, [sp, #4]
  15292. 800b454: 2b00 cmp r3, #0
  15293. 800b456: bf14 ite ne
  15294. 800b458: 2102 movne r1, #2
  15295. 800b45a: 2101 moveq r1, #1
  15296. 800b45c: 61bb str r3, [r7, #24]
  15297. 800b45e: 6139 str r1, [r7, #16]
  15298. 800b460: b1c4 cbz r4, 800b494 <__d2b+0x88>
  15299. 800b462: f2a4 4433 subw r4, r4, #1075 ; 0x433
  15300. 800b466: 4404 add r4, r0
  15301. 800b468: 6034 str r4, [r6, #0]
  15302. 800b46a: f1c0 0035 rsb r0, r0, #53 ; 0x35
  15303. 800b46e: 6028 str r0, [r5, #0]
  15304. 800b470: 4638 mov r0, r7
  15305. 800b472: b002 add sp, #8
  15306. 800b474: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  15307. 800b478: f442 1280 orr.w r2, r2, #1048576 ; 0x100000
  15308. 800b47c: e7d5 b.n 800b42a <__d2b+0x1e>
  15309. 800b47e: 6179 str r1, [r7, #20]
  15310. 800b480: e7e7 b.n 800b452 <__d2b+0x46>
  15311. 800b482: a801 add r0, sp, #4
  15312. 800b484: f7ff fde5 bl 800b052 <__lo0bits>
  15313. 800b488: 2101 movs r1, #1
  15314. 800b48a: 9b01 ldr r3, [sp, #4]
  15315. 800b48c: 6139 str r1, [r7, #16]
  15316. 800b48e: 617b str r3, [r7, #20]
  15317. 800b490: 3020 adds r0, #32
  15318. 800b492: e7e5 b.n 800b460 <__d2b+0x54>
  15319. 800b494: f2a0 4032 subw r0, r0, #1074 ; 0x432
  15320. 800b498: eb07 0381 add.w r3, r7, r1, lsl #2
  15321. 800b49c: 6030 str r0, [r6, #0]
  15322. 800b49e: 6918 ldr r0, [r3, #16]
  15323. 800b4a0: f7ff fdb8 bl 800b014 <__hi0bits>
  15324. 800b4a4: ebc0 1041 rsb r0, r0, r1, lsl #5
  15325. 800b4a8: e7e1 b.n 800b46e <__d2b+0x62>
  15326. 0800b4aa <_calloc_r>:
  15327. 800b4aa: b538 push {r3, r4, r5, lr}
  15328. 800b4ac: fb02 f401 mul.w r4, r2, r1
  15329. 800b4b0: 4621 mov r1, r4
  15330. 800b4b2: f000 f855 bl 800b560 <_malloc_r>
  15331. 800b4b6: 4605 mov r5, r0
  15332. 800b4b8: b118 cbz r0, 800b4c2 <_calloc_r+0x18>
  15333. 800b4ba: 4622 mov r2, r4
  15334. 800b4bc: 2100 movs r1, #0
  15335. 800b4be: f7fd fe62 bl 8009186 <memset>
  15336. 800b4c2: 4628 mov r0, r5
  15337. 800b4c4: bd38 pop {r3, r4, r5, pc}
  15338. ...
  15339. 0800b4c8 <_free_r>:
  15340. 800b4c8: b538 push {r3, r4, r5, lr}
  15341. 800b4ca: 4605 mov r5, r0
  15342. 800b4cc: 2900 cmp r1, #0
  15343. 800b4ce: d043 beq.n 800b558 <_free_r+0x90>
  15344. 800b4d0: f851 3c04 ldr.w r3, [r1, #-4]
  15345. 800b4d4: 1f0c subs r4, r1, #4
  15346. 800b4d6: 2b00 cmp r3, #0
  15347. 800b4d8: bfb8 it lt
  15348. 800b4da: 18e4 addlt r4, r4, r3
  15349. 800b4dc: f000 fa98 bl 800ba10 <__malloc_lock>
  15350. 800b4e0: 4a1e ldr r2, [pc, #120] ; (800b55c <_free_r+0x94>)
  15351. 800b4e2: 6813 ldr r3, [r2, #0]
  15352. 800b4e4: 4610 mov r0, r2
  15353. 800b4e6: b933 cbnz r3, 800b4f6 <_free_r+0x2e>
  15354. 800b4e8: 6063 str r3, [r4, #4]
  15355. 800b4ea: 6014 str r4, [r2, #0]
  15356. 800b4ec: 4628 mov r0, r5
  15357. 800b4ee: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  15358. 800b4f2: f000 ba8e b.w 800ba12 <__malloc_unlock>
  15359. 800b4f6: 42a3 cmp r3, r4
  15360. 800b4f8: d90b bls.n 800b512 <_free_r+0x4a>
  15361. 800b4fa: 6821 ldr r1, [r4, #0]
  15362. 800b4fc: 1862 adds r2, r4, r1
  15363. 800b4fe: 4293 cmp r3, r2
  15364. 800b500: bf01 itttt eq
  15365. 800b502: 681a ldreq r2, [r3, #0]
  15366. 800b504: 685b ldreq r3, [r3, #4]
  15367. 800b506: 1852 addeq r2, r2, r1
  15368. 800b508: 6022 streq r2, [r4, #0]
  15369. 800b50a: 6063 str r3, [r4, #4]
  15370. 800b50c: 6004 str r4, [r0, #0]
  15371. 800b50e: e7ed b.n 800b4ec <_free_r+0x24>
  15372. 800b510: 4613 mov r3, r2
  15373. 800b512: 685a ldr r2, [r3, #4]
  15374. 800b514: b10a cbz r2, 800b51a <_free_r+0x52>
  15375. 800b516: 42a2 cmp r2, r4
  15376. 800b518: d9fa bls.n 800b510 <_free_r+0x48>
  15377. 800b51a: 6819 ldr r1, [r3, #0]
  15378. 800b51c: 1858 adds r0, r3, r1
  15379. 800b51e: 42a0 cmp r0, r4
  15380. 800b520: d10b bne.n 800b53a <_free_r+0x72>
  15381. 800b522: 6820 ldr r0, [r4, #0]
  15382. 800b524: 4401 add r1, r0
  15383. 800b526: 1858 adds r0, r3, r1
  15384. 800b528: 4282 cmp r2, r0
  15385. 800b52a: 6019 str r1, [r3, #0]
  15386. 800b52c: d1de bne.n 800b4ec <_free_r+0x24>
  15387. 800b52e: 6810 ldr r0, [r2, #0]
  15388. 800b530: 6852 ldr r2, [r2, #4]
  15389. 800b532: 4401 add r1, r0
  15390. 800b534: 6019 str r1, [r3, #0]
  15391. 800b536: 605a str r2, [r3, #4]
  15392. 800b538: e7d8 b.n 800b4ec <_free_r+0x24>
  15393. 800b53a: d902 bls.n 800b542 <_free_r+0x7a>
  15394. 800b53c: 230c movs r3, #12
  15395. 800b53e: 602b str r3, [r5, #0]
  15396. 800b540: e7d4 b.n 800b4ec <_free_r+0x24>
  15397. 800b542: 6820 ldr r0, [r4, #0]
  15398. 800b544: 1821 adds r1, r4, r0
  15399. 800b546: 428a cmp r2, r1
  15400. 800b548: bf01 itttt eq
  15401. 800b54a: 6811 ldreq r1, [r2, #0]
  15402. 800b54c: 6852 ldreq r2, [r2, #4]
  15403. 800b54e: 1809 addeq r1, r1, r0
  15404. 800b550: 6021 streq r1, [r4, #0]
  15405. 800b552: 6062 str r2, [r4, #4]
  15406. 800b554: 605c str r4, [r3, #4]
  15407. 800b556: e7c9 b.n 800b4ec <_free_r+0x24>
  15408. 800b558: bd38 pop {r3, r4, r5, pc}
  15409. 800b55a: bf00 nop
  15410. 800b55c: 20000470 .word 0x20000470
  15411. 0800b560 <_malloc_r>:
  15412. 800b560: b570 push {r4, r5, r6, lr}
  15413. 800b562: 1ccd adds r5, r1, #3
  15414. 800b564: f025 0503 bic.w r5, r5, #3
  15415. 800b568: 3508 adds r5, #8
  15416. 800b56a: 2d0c cmp r5, #12
  15417. 800b56c: bf38 it cc
  15418. 800b56e: 250c movcc r5, #12
  15419. 800b570: 2d00 cmp r5, #0
  15420. 800b572: 4606 mov r6, r0
  15421. 800b574: db01 blt.n 800b57a <_malloc_r+0x1a>
  15422. 800b576: 42a9 cmp r1, r5
  15423. 800b578: d903 bls.n 800b582 <_malloc_r+0x22>
  15424. 800b57a: 230c movs r3, #12
  15425. 800b57c: 6033 str r3, [r6, #0]
  15426. 800b57e: 2000 movs r0, #0
  15427. 800b580: bd70 pop {r4, r5, r6, pc}
  15428. 800b582: f000 fa45 bl 800ba10 <__malloc_lock>
  15429. 800b586: 4a23 ldr r2, [pc, #140] ; (800b614 <_malloc_r+0xb4>)
  15430. 800b588: 6814 ldr r4, [r2, #0]
  15431. 800b58a: 4621 mov r1, r4
  15432. 800b58c: b991 cbnz r1, 800b5b4 <_malloc_r+0x54>
  15433. 800b58e: 4c22 ldr r4, [pc, #136] ; (800b618 <_malloc_r+0xb8>)
  15434. 800b590: 6823 ldr r3, [r4, #0]
  15435. 800b592: b91b cbnz r3, 800b59c <_malloc_r+0x3c>
  15436. 800b594: 4630 mov r0, r6
  15437. 800b596: f000 f97f bl 800b898 <_sbrk_r>
  15438. 800b59a: 6020 str r0, [r4, #0]
  15439. 800b59c: 4629 mov r1, r5
  15440. 800b59e: 4630 mov r0, r6
  15441. 800b5a0: f000 f97a bl 800b898 <_sbrk_r>
  15442. 800b5a4: 1c43 adds r3, r0, #1
  15443. 800b5a6: d126 bne.n 800b5f6 <_malloc_r+0x96>
  15444. 800b5a8: 230c movs r3, #12
  15445. 800b5aa: 4630 mov r0, r6
  15446. 800b5ac: 6033 str r3, [r6, #0]
  15447. 800b5ae: f000 fa30 bl 800ba12 <__malloc_unlock>
  15448. 800b5b2: e7e4 b.n 800b57e <_malloc_r+0x1e>
  15449. 800b5b4: 680b ldr r3, [r1, #0]
  15450. 800b5b6: 1b5b subs r3, r3, r5
  15451. 800b5b8: d41a bmi.n 800b5f0 <_malloc_r+0x90>
  15452. 800b5ba: 2b0b cmp r3, #11
  15453. 800b5bc: d90f bls.n 800b5de <_malloc_r+0x7e>
  15454. 800b5be: 600b str r3, [r1, #0]
  15455. 800b5c0: 18cc adds r4, r1, r3
  15456. 800b5c2: 50cd str r5, [r1, r3]
  15457. 800b5c4: 4630 mov r0, r6
  15458. 800b5c6: f000 fa24 bl 800ba12 <__malloc_unlock>
  15459. 800b5ca: f104 000b add.w r0, r4, #11
  15460. 800b5ce: 1d23 adds r3, r4, #4
  15461. 800b5d0: f020 0007 bic.w r0, r0, #7
  15462. 800b5d4: 1ac3 subs r3, r0, r3
  15463. 800b5d6: d01b beq.n 800b610 <_malloc_r+0xb0>
  15464. 800b5d8: 425a negs r2, r3
  15465. 800b5da: 50e2 str r2, [r4, r3]
  15466. 800b5dc: bd70 pop {r4, r5, r6, pc}
  15467. 800b5de: 428c cmp r4, r1
  15468. 800b5e0: bf0b itete eq
  15469. 800b5e2: 6863 ldreq r3, [r4, #4]
  15470. 800b5e4: 684b ldrne r3, [r1, #4]
  15471. 800b5e6: 6013 streq r3, [r2, #0]
  15472. 800b5e8: 6063 strne r3, [r4, #4]
  15473. 800b5ea: bf18 it ne
  15474. 800b5ec: 460c movne r4, r1
  15475. 800b5ee: e7e9 b.n 800b5c4 <_malloc_r+0x64>
  15476. 800b5f0: 460c mov r4, r1
  15477. 800b5f2: 6849 ldr r1, [r1, #4]
  15478. 800b5f4: e7ca b.n 800b58c <_malloc_r+0x2c>
  15479. 800b5f6: 1cc4 adds r4, r0, #3
  15480. 800b5f8: f024 0403 bic.w r4, r4, #3
  15481. 800b5fc: 42a0 cmp r0, r4
  15482. 800b5fe: d005 beq.n 800b60c <_malloc_r+0xac>
  15483. 800b600: 1a21 subs r1, r4, r0
  15484. 800b602: 4630 mov r0, r6
  15485. 800b604: f000 f948 bl 800b898 <_sbrk_r>
  15486. 800b608: 3001 adds r0, #1
  15487. 800b60a: d0cd beq.n 800b5a8 <_malloc_r+0x48>
  15488. 800b60c: 6025 str r5, [r4, #0]
  15489. 800b60e: e7d9 b.n 800b5c4 <_malloc_r+0x64>
  15490. 800b610: bd70 pop {r4, r5, r6, pc}
  15491. 800b612: bf00 nop
  15492. 800b614: 20000470 .word 0x20000470
  15493. 800b618: 20000474 .word 0x20000474
  15494. 0800b61c <__sfputc_r>:
  15495. 800b61c: 6893 ldr r3, [r2, #8]
  15496. 800b61e: b410 push {r4}
  15497. 800b620: 3b01 subs r3, #1
  15498. 800b622: 2b00 cmp r3, #0
  15499. 800b624: 6093 str r3, [r2, #8]
  15500. 800b626: da08 bge.n 800b63a <__sfputc_r+0x1e>
  15501. 800b628: 6994 ldr r4, [r2, #24]
  15502. 800b62a: 42a3 cmp r3, r4
  15503. 800b62c: db02 blt.n 800b634 <__sfputc_r+0x18>
  15504. 800b62e: b2cb uxtb r3, r1
  15505. 800b630: 2b0a cmp r3, #10
  15506. 800b632: d102 bne.n 800b63a <__sfputc_r+0x1e>
  15507. 800b634: bc10 pop {r4}
  15508. 800b636: f7fe bb41 b.w 8009cbc <__swbuf_r>
  15509. 800b63a: 6813 ldr r3, [r2, #0]
  15510. 800b63c: 1c58 adds r0, r3, #1
  15511. 800b63e: 6010 str r0, [r2, #0]
  15512. 800b640: 7019 strb r1, [r3, #0]
  15513. 800b642: b2c8 uxtb r0, r1
  15514. 800b644: bc10 pop {r4}
  15515. 800b646: 4770 bx lr
  15516. 0800b648 <__sfputs_r>:
  15517. 800b648: b5f8 push {r3, r4, r5, r6, r7, lr}
  15518. 800b64a: 4606 mov r6, r0
  15519. 800b64c: 460f mov r7, r1
  15520. 800b64e: 4614 mov r4, r2
  15521. 800b650: 18d5 adds r5, r2, r3
  15522. 800b652: 42ac cmp r4, r5
  15523. 800b654: d101 bne.n 800b65a <__sfputs_r+0x12>
  15524. 800b656: 2000 movs r0, #0
  15525. 800b658: e007 b.n 800b66a <__sfputs_r+0x22>
  15526. 800b65a: 463a mov r2, r7
  15527. 800b65c: f814 1b01 ldrb.w r1, [r4], #1
  15528. 800b660: 4630 mov r0, r6
  15529. 800b662: f7ff ffdb bl 800b61c <__sfputc_r>
  15530. 800b666: 1c43 adds r3, r0, #1
  15531. 800b668: d1f3 bne.n 800b652 <__sfputs_r+0xa>
  15532. 800b66a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  15533. 0800b66c <_vfiprintf_r>:
  15534. 800b66c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  15535. 800b670: b09d sub sp, #116 ; 0x74
  15536. 800b672: 460c mov r4, r1
  15537. 800b674: 4617 mov r7, r2
  15538. 800b676: 9303 str r3, [sp, #12]
  15539. 800b678: 4606 mov r6, r0
  15540. 800b67a: b118 cbz r0, 800b684 <_vfiprintf_r+0x18>
  15541. 800b67c: 6983 ldr r3, [r0, #24]
  15542. 800b67e: b90b cbnz r3, 800b684 <_vfiprintf_r+0x18>
  15543. 800b680: f7ff fb30 bl 800ace4 <__sinit>
  15544. 800b684: 4b7c ldr r3, [pc, #496] ; (800b878 <_vfiprintf_r+0x20c>)
  15545. 800b686: 429c cmp r4, r3
  15546. 800b688: d157 bne.n 800b73a <_vfiprintf_r+0xce>
  15547. 800b68a: 6874 ldr r4, [r6, #4]
  15548. 800b68c: 89a3 ldrh r3, [r4, #12]
  15549. 800b68e: 0718 lsls r0, r3, #28
  15550. 800b690: d55d bpl.n 800b74e <_vfiprintf_r+0xe2>
  15551. 800b692: 6923 ldr r3, [r4, #16]
  15552. 800b694: 2b00 cmp r3, #0
  15553. 800b696: d05a beq.n 800b74e <_vfiprintf_r+0xe2>
  15554. 800b698: 2300 movs r3, #0
  15555. 800b69a: 9309 str r3, [sp, #36] ; 0x24
  15556. 800b69c: 2320 movs r3, #32
  15557. 800b69e: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  15558. 800b6a2: 2330 movs r3, #48 ; 0x30
  15559. 800b6a4: f04f 0b01 mov.w fp, #1
  15560. 800b6a8: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  15561. 800b6ac: 46b8 mov r8, r7
  15562. 800b6ae: 4645 mov r5, r8
  15563. 800b6b0: f815 3b01 ldrb.w r3, [r5], #1
  15564. 800b6b4: 2b00 cmp r3, #0
  15565. 800b6b6: d155 bne.n 800b764 <_vfiprintf_r+0xf8>
  15566. 800b6b8: ebb8 0a07 subs.w sl, r8, r7
  15567. 800b6bc: d00b beq.n 800b6d6 <_vfiprintf_r+0x6a>
  15568. 800b6be: 4653 mov r3, sl
  15569. 800b6c0: 463a mov r2, r7
  15570. 800b6c2: 4621 mov r1, r4
  15571. 800b6c4: 4630 mov r0, r6
  15572. 800b6c6: f7ff ffbf bl 800b648 <__sfputs_r>
  15573. 800b6ca: 3001 adds r0, #1
  15574. 800b6cc: f000 80c4 beq.w 800b858 <_vfiprintf_r+0x1ec>
  15575. 800b6d0: 9b09 ldr r3, [sp, #36] ; 0x24
  15576. 800b6d2: 4453 add r3, sl
  15577. 800b6d4: 9309 str r3, [sp, #36] ; 0x24
  15578. 800b6d6: f898 3000 ldrb.w r3, [r8]
  15579. 800b6da: 2b00 cmp r3, #0
  15580. 800b6dc: f000 80bc beq.w 800b858 <_vfiprintf_r+0x1ec>
  15581. 800b6e0: 2300 movs r3, #0
  15582. 800b6e2: f04f 32ff mov.w r2, #4294967295
  15583. 800b6e6: 9304 str r3, [sp, #16]
  15584. 800b6e8: 9307 str r3, [sp, #28]
  15585. 800b6ea: 9205 str r2, [sp, #20]
  15586. 800b6ec: 9306 str r3, [sp, #24]
  15587. 800b6ee: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  15588. 800b6f2: 931a str r3, [sp, #104] ; 0x68
  15589. 800b6f4: 2205 movs r2, #5
  15590. 800b6f6: 7829 ldrb r1, [r5, #0]
  15591. 800b6f8: 4860 ldr r0, [pc, #384] ; (800b87c <_vfiprintf_r+0x210>)
  15592. 800b6fa: f7ff fbf7 bl 800aeec <memchr>
  15593. 800b6fe: f105 0801 add.w r8, r5, #1
  15594. 800b702: 9b04 ldr r3, [sp, #16]
  15595. 800b704: 2800 cmp r0, #0
  15596. 800b706: d131 bne.n 800b76c <_vfiprintf_r+0x100>
  15597. 800b708: 06d9 lsls r1, r3, #27
  15598. 800b70a: bf44 itt mi
  15599. 800b70c: 2220 movmi r2, #32
  15600. 800b70e: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15601. 800b712: 071a lsls r2, r3, #28
  15602. 800b714: bf44 itt mi
  15603. 800b716: 222b movmi r2, #43 ; 0x2b
  15604. 800b718: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15605. 800b71c: 782a ldrb r2, [r5, #0]
  15606. 800b71e: 2a2a cmp r2, #42 ; 0x2a
  15607. 800b720: d02c beq.n 800b77c <_vfiprintf_r+0x110>
  15608. 800b722: 2100 movs r1, #0
  15609. 800b724: 200a movs r0, #10
  15610. 800b726: 9a07 ldr r2, [sp, #28]
  15611. 800b728: 46a8 mov r8, r5
  15612. 800b72a: f898 3000 ldrb.w r3, [r8]
  15613. 800b72e: 3501 adds r5, #1
  15614. 800b730: 3b30 subs r3, #48 ; 0x30
  15615. 800b732: 2b09 cmp r3, #9
  15616. 800b734: d96d bls.n 800b812 <_vfiprintf_r+0x1a6>
  15617. 800b736: b371 cbz r1, 800b796 <_vfiprintf_r+0x12a>
  15618. 800b738: e026 b.n 800b788 <_vfiprintf_r+0x11c>
  15619. 800b73a: 4b51 ldr r3, [pc, #324] ; (800b880 <_vfiprintf_r+0x214>)
  15620. 800b73c: 429c cmp r4, r3
  15621. 800b73e: d101 bne.n 800b744 <_vfiprintf_r+0xd8>
  15622. 800b740: 68b4 ldr r4, [r6, #8]
  15623. 800b742: e7a3 b.n 800b68c <_vfiprintf_r+0x20>
  15624. 800b744: 4b4f ldr r3, [pc, #316] ; (800b884 <_vfiprintf_r+0x218>)
  15625. 800b746: 429c cmp r4, r3
  15626. 800b748: bf08 it eq
  15627. 800b74a: 68f4 ldreq r4, [r6, #12]
  15628. 800b74c: e79e b.n 800b68c <_vfiprintf_r+0x20>
  15629. 800b74e: 4621 mov r1, r4
  15630. 800b750: 4630 mov r0, r6
  15631. 800b752: f7fe fb05 bl 8009d60 <__swsetup_r>
  15632. 800b756: 2800 cmp r0, #0
  15633. 800b758: d09e beq.n 800b698 <_vfiprintf_r+0x2c>
  15634. 800b75a: f04f 30ff mov.w r0, #4294967295
  15635. 800b75e: b01d add sp, #116 ; 0x74
  15636. 800b760: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  15637. 800b764: 2b25 cmp r3, #37 ; 0x25
  15638. 800b766: d0a7 beq.n 800b6b8 <_vfiprintf_r+0x4c>
  15639. 800b768: 46a8 mov r8, r5
  15640. 800b76a: e7a0 b.n 800b6ae <_vfiprintf_r+0x42>
  15641. 800b76c: 4a43 ldr r2, [pc, #268] ; (800b87c <_vfiprintf_r+0x210>)
  15642. 800b76e: 4645 mov r5, r8
  15643. 800b770: 1a80 subs r0, r0, r2
  15644. 800b772: fa0b f000 lsl.w r0, fp, r0
  15645. 800b776: 4318 orrs r0, r3
  15646. 800b778: 9004 str r0, [sp, #16]
  15647. 800b77a: e7bb b.n 800b6f4 <_vfiprintf_r+0x88>
  15648. 800b77c: 9a03 ldr r2, [sp, #12]
  15649. 800b77e: 1d11 adds r1, r2, #4
  15650. 800b780: 6812 ldr r2, [r2, #0]
  15651. 800b782: 9103 str r1, [sp, #12]
  15652. 800b784: 2a00 cmp r2, #0
  15653. 800b786: db01 blt.n 800b78c <_vfiprintf_r+0x120>
  15654. 800b788: 9207 str r2, [sp, #28]
  15655. 800b78a: e004 b.n 800b796 <_vfiprintf_r+0x12a>
  15656. 800b78c: 4252 negs r2, r2
  15657. 800b78e: f043 0302 orr.w r3, r3, #2
  15658. 800b792: 9207 str r2, [sp, #28]
  15659. 800b794: 9304 str r3, [sp, #16]
  15660. 800b796: f898 3000 ldrb.w r3, [r8]
  15661. 800b79a: 2b2e cmp r3, #46 ; 0x2e
  15662. 800b79c: d110 bne.n 800b7c0 <_vfiprintf_r+0x154>
  15663. 800b79e: f898 3001 ldrb.w r3, [r8, #1]
  15664. 800b7a2: f108 0101 add.w r1, r8, #1
  15665. 800b7a6: 2b2a cmp r3, #42 ; 0x2a
  15666. 800b7a8: d137 bne.n 800b81a <_vfiprintf_r+0x1ae>
  15667. 800b7aa: 9b03 ldr r3, [sp, #12]
  15668. 800b7ac: f108 0802 add.w r8, r8, #2
  15669. 800b7b0: 1d1a adds r2, r3, #4
  15670. 800b7b2: 681b ldr r3, [r3, #0]
  15671. 800b7b4: 9203 str r2, [sp, #12]
  15672. 800b7b6: 2b00 cmp r3, #0
  15673. 800b7b8: bfb8 it lt
  15674. 800b7ba: f04f 33ff movlt.w r3, #4294967295
  15675. 800b7be: 9305 str r3, [sp, #20]
  15676. 800b7c0: 4d31 ldr r5, [pc, #196] ; (800b888 <_vfiprintf_r+0x21c>)
  15677. 800b7c2: 2203 movs r2, #3
  15678. 800b7c4: f898 1000 ldrb.w r1, [r8]
  15679. 800b7c8: 4628 mov r0, r5
  15680. 800b7ca: f7ff fb8f bl 800aeec <memchr>
  15681. 800b7ce: b140 cbz r0, 800b7e2 <_vfiprintf_r+0x176>
  15682. 800b7d0: 2340 movs r3, #64 ; 0x40
  15683. 800b7d2: 1b40 subs r0, r0, r5
  15684. 800b7d4: fa03 f000 lsl.w r0, r3, r0
  15685. 800b7d8: 9b04 ldr r3, [sp, #16]
  15686. 800b7da: f108 0801 add.w r8, r8, #1
  15687. 800b7de: 4303 orrs r3, r0
  15688. 800b7e0: 9304 str r3, [sp, #16]
  15689. 800b7e2: f898 1000 ldrb.w r1, [r8]
  15690. 800b7e6: 2206 movs r2, #6
  15691. 800b7e8: 4828 ldr r0, [pc, #160] ; (800b88c <_vfiprintf_r+0x220>)
  15692. 800b7ea: f108 0701 add.w r7, r8, #1
  15693. 800b7ee: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  15694. 800b7f2: f7ff fb7b bl 800aeec <memchr>
  15695. 800b7f6: 2800 cmp r0, #0
  15696. 800b7f8: d034 beq.n 800b864 <_vfiprintf_r+0x1f8>
  15697. 800b7fa: 4b25 ldr r3, [pc, #148] ; (800b890 <_vfiprintf_r+0x224>)
  15698. 800b7fc: bb03 cbnz r3, 800b840 <_vfiprintf_r+0x1d4>
  15699. 800b7fe: 9b03 ldr r3, [sp, #12]
  15700. 800b800: 3307 adds r3, #7
  15701. 800b802: f023 0307 bic.w r3, r3, #7
  15702. 800b806: 3308 adds r3, #8
  15703. 800b808: 9303 str r3, [sp, #12]
  15704. 800b80a: 9b09 ldr r3, [sp, #36] ; 0x24
  15705. 800b80c: 444b add r3, r9
  15706. 800b80e: 9309 str r3, [sp, #36] ; 0x24
  15707. 800b810: e74c b.n 800b6ac <_vfiprintf_r+0x40>
  15708. 800b812: fb00 3202 mla r2, r0, r2, r3
  15709. 800b816: 2101 movs r1, #1
  15710. 800b818: e786 b.n 800b728 <_vfiprintf_r+0xbc>
  15711. 800b81a: 2300 movs r3, #0
  15712. 800b81c: 250a movs r5, #10
  15713. 800b81e: 4618 mov r0, r3
  15714. 800b820: 9305 str r3, [sp, #20]
  15715. 800b822: 4688 mov r8, r1
  15716. 800b824: f898 2000 ldrb.w r2, [r8]
  15717. 800b828: 3101 adds r1, #1
  15718. 800b82a: 3a30 subs r2, #48 ; 0x30
  15719. 800b82c: 2a09 cmp r2, #9
  15720. 800b82e: d903 bls.n 800b838 <_vfiprintf_r+0x1cc>
  15721. 800b830: 2b00 cmp r3, #0
  15722. 800b832: d0c5 beq.n 800b7c0 <_vfiprintf_r+0x154>
  15723. 800b834: 9005 str r0, [sp, #20]
  15724. 800b836: e7c3 b.n 800b7c0 <_vfiprintf_r+0x154>
  15725. 800b838: fb05 2000 mla r0, r5, r0, r2
  15726. 800b83c: 2301 movs r3, #1
  15727. 800b83e: e7f0 b.n 800b822 <_vfiprintf_r+0x1b6>
  15728. 800b840: ab03 add r3, sp, #12
  15729. 800b842: 9300 str r3, [sp, #0]
  15730. 800b844: 4622 mov r2, r4
  15731. 800b846: 4b13 ldr r3, [pc, #76] ; (800b894 <_vfiprintf_r+0x228>)
  15732. 800b848: a904 add r1, sp, #16
  15733. 800b84a: 4630 mov r0, r6
  15734. 800b84c: f7fd fd34 bl 80092b8 <_printf_float>
  15735. 800b850: f1b0 3fff cmp.w r0, #4294967295
  15736. 800b854: 4681 mov r9, r0
  15737. 800b856: d1d8 bne.n 800b80a <_vfiprintf_r+0x19e>
  15738. 800b858: 89a3 ldrh r3, [r4, #12]
  15739. 800b85a: 065b lsls r3, r3, #25
  15740. 800b85c: f53f af7d bmi.w 800b75a <_vfiprintf_r+0xee>
  15741. 800b860: 9809 ldr r0, [sp, #36] ; 0x24
  15742. 800b862: e77c b.n 800b75e <_vfiprintf_r+0xf2>
  15743. 800b864: ab03 add r3, sp, #12
  15744. 800b866: 9300 str r3, [sp, #0]
  15745. 800b868: 4622 mov r2, r4
  15746. 800b86a: 4b0a ldr r3, [pc, #40] ; (800b894 <_vfiprintf_r+0x228>)
  15747. 800b86c: a904 add r1, sp, #16
  15748. 800b86e: 4630 mov r0, r6
  15749. 800b870: f7fd ffd2 bl 8009818 <_printf_i>
  15750. 800b874: e7ec b.n 800b850 <_vfiprintf_r+0x1e4>
  15751. 800b876: bf00 nop
  15752. 800b878: 0800bb44 .word 0x0800bb44
  15753. 800b87c: 0800bc84 .word 0x0800bc84
  15754. 800b880: 0800bb64 .word 0x0800bb64
  15755. 800b884: 0800bb24 .word 0x0800bb24
  15756. 800b888: 0800bc8a .word 0x0800bc8a
  15757. 800b88c: 0800bc8e .word 0x0800bc8e
  15758. 800b890: 080092b9 .word 0x080092b9
  15759. 800b894: 0800b649 .word 0x0800b649
  15760. 0800b898 <_sbrk_r>:
  15761. 800b898: b538 push {r3, r4, r5, lr}
  15762. 800b89a: 2300 movs r3, #0
  15763. 800b89c: 4c05 ldr r4, [pc, #20] ; (800b8b4 <_sbrk_r+0x1c>)
  15764. 800b89e: 4605 mov r5, r0
  15765. 800b8a0: 4608 mov r0, r1
  15766. 800b8a2: 6023 str r3, [r4, #0]
  15767. 800b8a4: f7fc fe32 bl 800850c <_sbrk>
  15768. 800b8a8: 1c43 adds r3, r0, #1
  15769. 800b8aa: d102 bne.n 800b8b2 <_sbrk_r+0x1a>
  15770. 800b8ac: 6823 ldr r3, [r4, #0]
  15771. 800b8ae: b103 cbz r3, 800b8b2 <_sbrk_r+0x1a>
  15772. 800b8b0: 602b str r3, [r5, #0]
  15773. 800b8b2: bd38 pop {r3, r4, r5, pc}
  15774. 800b8b4: 200017e0 .word 0x200017e0
  15775. 0800b8b8 <__sread>:
  15776. 800b8b8: b510 push {r4, lr}
  15777. 800b8ba: 460c mov r4, r1
  15778. 800b8bc: f9b1 100e ldrsh.w r1, [r1, #14]
  15779. 800b8c0: f000 f8a8 bl 800ba14 <_read_r>
  15780. 800b8c4: 2800 cmp r0, #0
  15781. 800b8c6: bfab itete ge
  15782. 800b8c8: 6d63 ldrge r3, [r4, #84] ; 0x54
  15783. 800b8ca: 89a3 ldrhlt r3, [r4, #12]
  15784. 800b8cc: 181b addge r3, r3, r0
  15785. 800b8ce: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  15786. 800b8d2: bfac ite ge
  15787. 800b8d4: 6563 strge r3, [r4, #84] ; 0x54
  15788. 800b8d6: 81a3 strhlt r3, [r4, #12]
  15789. 800b8d8: bd10 pop {r4, pc}
  15790. 0800b8da <__swrite>:
  15791. 800b8da: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  15792. 800b8de: 461f mov r7, r3
  15793. 800b8e0: 898b ldrh r3, [r1, #12]
  15794. 800b8e2: 4605 mov r5, r0
  15795. 800b8e4: 05db lsls r3, r3, #23
  15796. 800b8e6: 460c mov r4, r1
  15797. 800b8e8: 4616 mov r6, r2
  15798. 800b8ea: d505 bpl.n 800b8f8 <__swrite+0x1e>
  15799. 800b8ec: 2302 movs r3, #2
  15800. 800b8ee: 2200 movs r2, #0
  15801. 800b8f0: f9b1 100e ldrsh.w r1, [r1, #14]
  15802. 800b8f4: f000 f868 bl 800b9c8 <_lseek_r>
  15803. 800b8f8: 89a3 ldrh r3, [r4, #12]
  15804. 800b8fa: 4632 mov r2, r6
  15805. 800b8fc: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  15806. 800b900: 81a3 strh r3, [r4, #12]
  15807. 800b902: f9b4 100e ldrsh.w r1, [r4, #14]
  15808. 800b906: 463b mov r3, r7
  15809. 800b908: 4628 mov r0, r5
  15810. 800b90a: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  15811. 800b90e: f000 b817 b.w 800b940 <_write_r>
  15812. 0800b912 <__sseek>:
  15813. 800b912: b510 push {r4, lr}
  15814. 800b914: 460c mov r4, r1
  15815. 800b916: f9b1 100e ldrsh.w r1, [r1, #14]
  15816. 800b91a: f000 f855 bl 800b9c8 <_lseek_r>
  15817. 800b91e: 1c43 adds r3, r0, #1
  15818. 800b920: 89a3 ldrh r3, [r4, #12]
  15819. 800b922: bf15 itete ne
  15820. 800b924: 6560 strne r0, [r4, #84] ; 0x54
  15821. 800b926: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  15822. 800b92a: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  15823. 800b92e: 81a3 strheq r3, [r4, #12]
  15824. 800b930: bf18 it ne
  15825. 800b932: 81a3 strhne r3, [r4, #12]
  15826. 800b934: bd10 pop {r4, pc}
  15827. 0800b936 <__sclose>:
  15828. 800b936: f9b1 100e ldrsh.w r1, [r1, #14]
  15829. 800b93a: f000 b813 b.w 800b964 <_close_r>
  15830. ...
  15831. 0800b940 <_write_r>:
  15832. 800b940: b538 push {r3, r4, r5, lr}
  15833. 800b942: 4605 mov r5, r0
  15834. 800b944: 4608 mov r0, r1
  15835. 800b946: 4611 mov r1, r2
  15836. 800b948: 2200 movs r2, #0
  15837. 800b94a: 4c05 ldr r4, [pc, #20] ; (800b960 <_write_r+0x20>)
  15838. 800b94c: 6022 str r2, [r4, #0]
  15839. 800b94e: 461a mov r2, r3
  15840. 800b950: f7fc f94a bl 8007be8 <_write>
  15841. 800b954: 1c43 adds r3, r0, #1
  15842. 800b956: d102 bne.n 800b95e <_write_r+0x1e>
  15843. 800b958: 6823 ldr r3, [r4, #0]
  15844. 800b95a: b103 cbz r3, 800b95e <_write_r+0x1e>
  15845. 800b95c: 602b str r3, [r5, #0]
  15846. 800b95e: bd38 pop {r3, r4, r5, pc}
  15847. 800b960: 200017e0 .word 0x200017e0
  15848. 0800b964 <_close_r>:
  15849. 800b964: b538 push {r3, r4, r5, lr}
  15850. 800b966: 2300 movs r3, #0
  15851. 800b968: 4c05 ldr r4, [pc, #20] ; (800b980 <_close_r+0x1c>)
  15852. 800b96a: 4605 mov r5, r0
  15853. 800b96c: 4608 mov r0, r1
  15854. 800b96e: 6023 str r3, [r4, #0]
  15855. 800b970: f7fc fde6 bl 8008540 <_close>
  15856. 800b974: 1c43 adds r3, r0, #1
  15857. 800b976: d102 bne.n 800b97e <_close_r+0x1a>
  15858. 800b978: 6823 ldr r3, [r4, #0]
  15859. 800b97a: b103 cbz r3, 800b97e <_close_r+0x1a>
  15860. 800b97c: 602b str r3, [r5, #0]
  15861. 800b97e: bd38 pop {r3, r4, r5, pc}
  15862. 800b980: 200017e0 .word 0x200017e0
  15863. 0800b984 <_fstat_r>:
  15864. 800b984: b538 push {r3, r4, r5, lr}
  15865. 800b986: 2300 movs r3, #0
  15866. 800b988: 4c06 ldr r4, [pc, #24] ; (800b9a4 <_fstat_r+0x20>)
  15867. 800b98a: 4605 mov r5, r0
  15868. 800b98c: 4608 mov r0, r1
  15869. 800b98e: 4611 mov r1, r2
  15870. 800b990: 6023 str r3, [r4, #0]
  15871. 800b992: f7fc fdd8 bl 8008546 <_fstat>
  15872. 800b996: 1c43 adds r3, r0, #1
  15873. 800b998: d102 bne.n 800b9a0 <_fstat_r+0x1c>
  15874. 800b99a: 6823 ldr r3, [r4, #0]
  15875. 800b99c: b103 cbz r3, 800b9a0 <_fstat_r+0x1c>
  15876. 800b99e: 602b str r3, [r5, #0]
  15877. 800b9a0: bd38 pop {r3, r4, r5, pc}
  15878. 800b9a2: bf00 nop
  15879. 800b9a4: 200017e0 .word 0x200017e0
  15880. 0800b9a8 <_isatty_r>:
  15881. 800b9a8: b538 push {r3, r4, r5, lr}
  15882. 800b9aa: 2300 movs r3, #0
  15883. 800b9ac: 4c05 ldr r4, [pc, #20] ; (800b9c4 <_isatty_r+0x1c>)
  15884. 800b9ae: 4605 mov r5, r0
  15885. 800b9b0: 4608 mov r0, r1
  15886. 800b9b2: 6023 str r3, [r4, #0]
  15887. 800b9b4: f7fc fdcc bl 8008550 <_isatty>
  15888. 800b9b8: 1c43 adds r3, r0, #1
  15889. 800b9ba: d102 bne.n 800b9c2 <_isatty_r+0x1a>
  15890. 800b9bc: 6823 ldr r3, [r4, #0]
  15891. 800b9be: b103 cbz r3, 800b9c2 <_isatty_r+0x1a>
  15892. 800b9c0: 602b str r3, [r5, #0]
  15893. 800b9c2: bd38 pop {r3, r4, r5, pc}
  15894. 800b9c4: 200017e0 .word 0x200017e0
  15895. 0800b9c8 <_lseek_r>:
  15896. 800b9c8: b538 push {r3, r4, r5, lr}
  15897. 800b9ca: 4605 mov r5, r0
  15898. 800b9cc: 4608 mov r0, r1
  15899. 800b9ce: 4611 mov r1, r2
  15900. 800b9d0: 2200 movs r2, #0
  15901. 800b9d2: 4c05 ldr r4, [pc, #20] ; (800b9e8 <_lseek_r+0x20>)
  15902. 800b9d4: 6022 str r2, [r4, #0]
  15903. 800b9d6: 461a mov r2, r3
  15904. 800b9d8: f7fc fdbc bl 8008554 <_lseek>
  15905. 800b9dc: 1c43 adds r3, r0, #1
  15906. 800b9de: d102 bne.n 800b9e6 <_lseek_r+0x1e>
  15907. 800b9e0: 6823 ldr r3, [r4, #0]
  15908. 800b9e2: b103 cbz r3, 800b9e6 <_lseek_r+0x1e>
  15909. 800b9e4: 602b str r3, [r5, #0]
  15910. 800b9e6: bd38 pop {r3, r4, r5, pc}
  15911. 800b9e8: 200017e0 .word 0x200017e0
  15912. 0800b9ec <__ascii_mbtowc>:
  15913. 800b9ec: b082 sub sp, #8
  15914. 800b9ee: b901 cbnz r1, 800b9f2 <__ascii_mbtowc+0x6>
  15915. 800b9f0: a901 add r1, sp, #4
  15916. 800b9f2: b142 cbz r2, 800ba06 <__ascii_mbtowc+0x1a>
  15917. 800b9f4: b14b cbz r3, 800ba0a <__ascii_mbtowc+0x1e>
  15918. 800b9f6: 7813 ldrb r3, [r2, #0]
  15919. 800b9f8: 600b str r3, [r1, #0]
  15920. 800b9fa: 7812 ldrb r2, [r2, #0]
  15921. 800b9fc: 1c10 adds r0, r2, #0
  15922. 800b9fe: bf18 it ne
  15923. 800ba00: 2001 movne r0, #1
  15924. 800ba02: b002 add sp, #8
  15925. 800ba04: 4770 bx lr
  15926. 800ba06: 4610 mov r0, r2
  15927. 800ba08: e7fb b.n 800ba02 <__ascii_mbtowc+0x16>
  15928. 800ba0a: f06f 0001 mvn.w r0, #1
  15929. 800ba0e: e7f8 b.n 800ba02 <__ascii_mbtowc+0x16>
  15930. 0800ba10 <__malloc_lock>:
  15931. 800ba10: 4770 bx lr
  15932. 0800ba12 <__malloc_unlock>:
  15933. 800ba12: 4770 bx lr
  15934. 0800ba14 <_read_r>:
  15935. 800ba14: b538 push {r3, r4, r5, lr}
  15936. 800ba16: 4605 mov r5, r0
  15937. 800ba18: 4608 mov r0, r1
  15938. 800ba1a: 4611 mov r1, r2
  15939. 800ba1c: 2200 movs r2, #0
  15940. 800ba1e: 4c05 ldr r4, [pc, #20] ; (800ba34 <_read_r+0x20>)
  15941. 800ba20: 6022 str r2, [r4, #0]
  15942. 800ba22: 461a mov r2, r3
  15943. 800ba24: f7fc fd64 bl 80084f0 <_read>
  15944. 800ba28: 1c43 adds r3, r0, #1
  15945. 800ba2a: d102 bne.n 800ba32 <_read_r+0x1e>
  15946. 800ba2c: 6823 ldr r3, [r4, #0]
  15947. 800ba2e: b103 cbz r3, 800ba32 <_read_r+0x1e>
  15948. 800ba30: 602b str r3, [r5, #0]
  15949. 800ba32: bd38 pop {r3, r4, r5, pc}
  15950. 800ba34: 200017e0 .word 0x200017e0
  15951. 0800ba38 <__ascii_wctomb>:
  15952. 800ba38: b149 cbz r1, 800ba4e <__ascii_wctomb+0x16>
  15953. 800ba3a: 2aff cmp r2, #255 ; 0xff
  15954. 800ba3c: bf8b itete hi
  15955. 800ba3e: 238a movhi r3, #138 ; 0x8a
  15956. 800ba40: 700a strbls r2, [r1, #0]
  15957. 800ba42: 6003 strhi r3, [r0, #0]
  15958. 800ba44: 2001 movls r0, #1
  15959. 800ba46: bf88 it hi
  15960. 800ba48: f04f 30ff movhi.w r0, #4294967295
  15961. 800ba4c: 4770 bx lr
  15962. 800ba4e: 4608 mov r0, r1
  15963. 800ba50: 4770 bx lr
  15964. ...
  15965. 0800ba54 <_init>:
  15966. 800ba54: b5f8 push {r3, r4, r5, r6, r7, lr}
  15967. 800ba56: bf00 nop
  15968. 800ba58: bcf8 pop {r3, r4, r5, r6, r7}
  15969. 800ba5a: bc08 pop {r3}
  15970. 800ba5c: 469e mov lr, r3
  15971. 800ba5e: 4770 bx lr
  15972. 0800ba60 <_fini>:
  15973. 800ba60: b5f8 push {r3, r4, r5, r6, r7, lr}
  15974. 800ba62: bf00 nop
  15975. 800ba64: bcf8 pop {r3, r4, r5, r6, r7}
  15976. 800ba66: bc08 pop {r3}
  15977. 800ba68: 469e mov lr, r3
  15978. 800ba6a: 4770 bx lr