STM32F103_ATTEN_PLL_Zig.list 299 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 000030ac 080041e4 080041e4 000041e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000104 08007290 08007290 00007290 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08007394 08007394 00007394 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08007398 08007398 00007398 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000070 20000000 0800739c 00010000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 0000077c 20000070 0800740c 00010070 2**2
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 200007ec 0800740c 000107ec 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00010070 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 00017979 00000000 00000000 00010099 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003109 00000000 00000000 00027a12 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 00007292 00000000 00000000 0002ab1b 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000aa0 00000000 00000000 00031db0 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00000e10 00000000 00000000 00032850 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 000067ab 00000000 00000000 00033660 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004157 00000000 00000000 00039e0b 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0003df62 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002638 00000000 00000000 0003dfe0 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080041e4 <__do_global_dtors_aux>:
  42. 80041e4: b510 push {r4, lr}
  43. 80041e6: 4c05 ldr r4, [pc, #20] ; (80041fc <__do_global_dtors_aux+0x18>)
  44. 80041e8: 7823 ldrb r3, [r4, #0]
  45. 80041ea: b933 cbnz r3, 80041fa <__do_global_dtors_aux+0x16>
  46. 80041ec: 4b04 ldr r3, [pc, #16] ; (8004200 <__do_global_dtors_aux+0x1c>)
  47. 80041ee: b113 cbz r3, 80041f6 <__do_global_dtors_aux+0x12>
  48. 80041f0: 4804 ldr r0, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x20>)
  49. 80041f2: f3af 8000 nop.w
  50. 80041f6: 2301 movs r3, #1
  51. 80041f8: 7023 strb r3, [r4, #0]
  52. 80041fa: bd10 pop {r4, pc}
  53. 80041fc: 20000070 .word 0x20000070
  54. 8004200: 00000000 .word 0x00000000
  55. 8004204: 08007278 .word 0x08007278
  56. 08004208 <frame_dummy>:
  57. 8004208: b508 push {r3, lr}
  58. 800420a: 4b03 ldr r3, [pc, #12] ; (8004218 <frame_dummy+0x10>)
  59. 800420c: b11b cbz r3, 8004216 <frame_dummy+0xe>
  60. 800420e: 4903 ldr r1, [pc, #12] ; (800421c <frame_dummy+0x14>)
  61. 8004210: 4803 ldr r0, [pc, #12] ; (8004220 <frame_dummy+0x18>)
  62. 8004212: f3af 8000 nop.w
  63. 8004216: bd08 pop {r3, pc}
  64. 8004218: 00000000 .word 0x00000000
  65. 800421c: 20000074 .word 0x20000074
  66. 8004220: 08007278 .word 0x08007278
  67. 08004224 <HAL_InitTick>:
  68. * implementation in user file.
  69. * @param TickPriority Tick interrupt priority.
  70. * @retval HAL status
  71. */
  72. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  73. {
  74. 8004224: b538 push {r3, r4, r5, lr}
  75. /* Configure the SysTick to have interrupt in 1ms time basis*/
  76. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  77. 8004226: 4b0e ldr r3, [pc, #56] ; (8004260 <HAL_InitTick+0x3c>)
  78. {
  79. 8004228: 4605 mov r5, r0
  80. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  81. 800422a: 7818 ldrb r0, [r3, #0]
  82. 800422c: f44f 737a mov.w r3, #1000 ; 0x3e8
  83. 8004230: fbb3 f3f0 udiv r3, r3, r0
  84. 8004234: 4a0b ldr r2, [pc, #44] ; (8004264 <HAL_InitTick+0x40>)
  85. 8004236: 6810 ldr r0, [r2, #0]
  86. 8004238: fbb0 f0f3 udiv r0, r0, r3
  87. 800423c: f000 f9ce bl 80045dc <HAL_SYSTICK_Config>
  88. 8004240: 4604 mov r4, r0
  89. 8004242: b958 cbnz r0, 800425c <HAL_InitTick+0x38>
  90. {
  91. return HAL_ERROR;
  92. }
  93. /* Configure the SysTick IRQ priority */
  94. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  95. 8004244: 2d0f cmp r5, #15
  96. 8004246: d809 bhi.n 800425c <HAL_InitTick+0x38>
  97. {
  98. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  99. 8004248: 4602 mov r2, r0
  100. 800424a: 4629 mov r1, r5
  101. 800424c: f04f 30ff mov.w r0, #4294967295
  102. 8004250: f000 f984 bl 800455c <HAL_NVIC_SetPriority>
  103. uwTickPrio = TickPriority;
  104. 8004254: 4b04 ldr r3, [pc, #16] ; (8004268 <HAL_InitTick+0x44>)
  105. 8004256: 4620 mov r0, r4
  106. 8004258: 601d str r5, [r3, #0]
  107. 800425a: bd38 pop {r3, r4, r5, pc}
  108. return HAL_ERROR;
  109. 800425c: 2001 movs r0, #1
  110. return HAL_ERROR;
  111. }
  112. /* Return function status */
  113. return HAL_OK;
  114. }
  115. 800425e: bd38 pop {r3, r4, r5, pc}
  116. 8004260: 20000000 .word 0x20000000
  117. 8004264: 20000008 .word 0x20000008
  118. 8004268: 20000004 .word 0x20000004
  119. 0800426c <HAL_Init>:
  120. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  121. 800426c: 4a07 ldr r2, [pc, #28] ; (800428c <HAL_Init+0x20>)
  122. {
  123. 800426e: b508 push {r3, lr}
  124. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  125. 8004270: 6813 ldr r3, [r2, #0]
  126. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  127. 8004272: 2003 movs r0, #3
  128. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  129. 8004274: f043 0310 orr.w r3, r3, #16
  130. 8004278: 6013 str r3, [r2, #0]
  131. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  132. 800427a: f000 f95d bl 8004538 <HAL_NVIC_SetPriorityGrouping>
  133. HAL_InitTick(TICK_INT_PRIORITY);
  134. 800427e: 2000 movs r0, #0
  135. 8004280: f7ff ffd0 bl 8004224 <HAL_InitTick>
  136. HAL_MspInit();
  137. 8004284: f001 fdc0 bl 8005e08 <HAL_MspInit>
  138. }
  139. 8004288: 2000 movs r0, #0
  140. 800428a: bd08 pop {r3, pc}
  141. 800428c: 40022000 .word 0x40022000
  142. 08004290 <HAL_IncTick>:
  143. * implementations in user file.
  144. * @retval None
  145. */
  146. __weak void HAL_IncTick(void)
  147. {
  148. uwTick += uwTickFreq;
  149. 8004290: 4a03 ldr r2, [pc, #12] ; (80042a0 <HAL_IncTick+0x10>)
  150. 8004292: 4b04 ldr r3, [pc, #16] ; (80042a4 <HAL_IncTick+0x14>)
  151. 8004294: 6811 ldr r1, [r2, #0]
  152. 8004296: 781b ldrb r3, [r3, #0]
  153. 8004298: 440b add r3, r1
  154. 800429a: 6013 str r3, [r2, #0]
  155. 800429c: 4770 bx lr
  156. 800429e: bf00 nop
  157. 80042a0: 200004a0 .word 0x200004a0
  158. 80042a4: 20000000 .word 0x20000000
  159. 080042a8 <HAL_GetTick>:
  160. * implementations in user file.
  161. * @retval tick value
  162. */
  163. __weak uint32_t HAL_GetTick(void)
  164. {
  165. return uwTick;
  166. 80042a8: 4b01 ldr r3, [pc, #4] ; (80042b0 <HAL_GetTick+0x8>)
  167. 80042aa: 6818 ldr r0, [r3, #0]
  168. }
  169. 80042ac: 4770 bx lr
  170. 80042ae: bf00 nop
  171. 80042b0: 200004a0 .word 0x200004a0
  172. 080042b4 <HAL_Delay>:
  173. * implementations in user file.
  174. * @param Delay specifies the delay time length, in milliseconds.
  175. * @retval None
  176. */
  177. __weak void HAL_Delay(uint32_t Delay)
  178. {
  179. 80042b4: b538 push {r3, r4, r5, lr}
  180. 80042b6: 4604 mov r4, r0
  181. uint32_t tickstart = HAL_GetTick();
  182. 80042b8: f7ff fff6 bl 80042a8 <HAL_GetTick>
  183. 80042bc: 4605 mov r5, r0
  184. uint32_t wait = Delay;
  185. /* Add a freq to guarantee minimum wait */
  186. if (wait < HAL_MAX_DELAY)
  187. 80042be: 1c63 adds r3, r4, #1
  188. {
  189. wait += (uint32_t)(uwTickFreq);
  190. 80042c0: bf1e ittt ne
  191. 80042c2: 4b04 ldrne r3, [pc, #16] ; (80042d4 <HAL_Delay+0x20>)
  192. 80042c4: 781b ldrbne r3, [r3, #0]
  193. 80042c6: 18e4 addne r4, r4, r3
  194. }
  195. while ((HAL_GetTick() - tickstart) < wait)
  196. 80042c8: f7ff ffee bl 80042a8 <HAL_GetTick>
  197. 80042cc: 1b40 subs r0, r0, r5
  198. 80042ce: 4284 cmp r4, r0
  199. 80042d0: d8fa bhi.n 80042c8 <HAL_Delay+0x14>
  200. {
  201. }
  202. }
  203. 80042d2: bd38 pop {r3, r4, r5, pc}
  204. 80042d4: 20000000 .word 0x20000000
  205. 080042d8 <HAL_ADC_ConfigChannel>:
  206. * @retval HAL status
  207. */
  208. HAL_StatusTypeDef HAL_ADC_ConfigChannel(ADC_HandleTypeDef* hadc, ADC_ChannelConfTypeDef* sConfig)
  209. {
  210. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  211. __IO uint32_t wait_loop_index = 0U;
  212. 80042d8: 2300 movs r3, #0
  213. {
  214. 80042da: b573 push {r0, r1, r4, r5, r6, lr}
  215. __IO uint32_t wait_loop_index = 0U;
  216. 80042dc: 9301 str r3, [sp, #4]
  217. assert_param(IS_ADC_CHANNEL(sConfig->Channel));
  218. assert_param(IS_ADC_REGULAR_RANK(sConfig->Rank));
  219. assert_param(IS_ADC_SAMPLE_TIME(sConfig->SamplingTime));
  220. /* Process locked */
  221. __HAL_LOCK(hadc);
  222. 80042de: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  223. 80042e2: 2b01 cmp r3, #1
  224. 80042e4: d074 beq.n 80043d0 <HAL_ADC_ConfigChannel+0xf8>
  225. 80042e6: 2301 movs r3, #1
  226. /* Regular sequence configuration */
  227. /* For Rank 1 to 6 */
  228. if (sConfig->Rank < 7U)
  229. 80042e8: 684d ldr r5, [r1, #4]
  230. __HAL_LOCK(hadc);
  231. 80042ea: f880 3024 strb.w r3, [r0, #36] ; 0x24
  232. if (sConfig->Rank < 7U)
  233. 80042ee: 2d06 cmp r5, #6
  234. 80042f0: 6802 ldr r2, [r0, #0]
  235. 80042f2: ea4f 0385 mov.w r3, r5, lsl #2
  236. 80042f6: 680c ldr r4, [r1, #0]
  237. 80042f8: d825 bhi.n 8004346 <HAL_ADC_ConfigChannel+0x6e>
  238. {
  239. MODIFY_REG(hadc->Instance->SQR3 ,
  240. 80042fa: 442b add r3, r5
  241. 80042fc: 251f movs r5, #31
  242. 80042fe: 6b56 ldr r6, [r2, #52] ; 0x34
  243. 8004300: 3b05 subs r3, #5
  244. 8004302: 409d lsls r5, r3
  245. 8004304: ea26 0505 bic.w r5, r6, r5
  246. 8004308: fa04 f303 lsl.w r3, r4, r3
  247. 800430c: 432b orrs r3, r5
  248. 800430e: 6353 str r3, [r2, #52] ; 0x34
  249. }
  250. /* Channel sampling time configuration */
  251. /* For channels 10 to 17 */
  252. if (sConfig->Channel >= ADC_CHANNEL_10)
  253. 8004310: 2c09 cmp r4, #9
  254. 8004312: ea4f 0344 mov.w r3, r4, lsl #1
  255. 8004316: 688d ldr r5, [r1, #8]
  256. 8004318: d92f bls.n 800437a <HAL_ADC_ConfigChannel+0xa2>
  257. {
  258. MODIFY_REG(hadc->Instance->SMPR1 ,
  259. 800431a: 2607 movs r6, #7
  260. 800431c: 4423 add r3, r4
  261. 800431e: 68d1 ldr r1, [r2, #12]
  262. 8004320: 3b1e subs r3, #30
  263. 8004322: 409e lsls r6, r3
  264. 8004324: ea21 0106 bic.w r1, r1, r6
  265. 8004328: fa05 f303 lsl.w r3, r5, r3
  266. 800432c: 430b orrs r3, r1
  267. 800432e: 60d3 str r3, [r2, #12]
  268. ADC_SMPR2(sConfig->SamplingTime, sConfig->Channel) );
  269. }
  270. /* If ADC1 Channel_16 or Channel_17 is selected, enable Temperature sensor */
  271. /* and VREFINT measurement path. */
  272. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  273. 8004330: f1a4 0310 sub.w r3, r4, #16
  274. 8004334: 2b01 cmp r3, #1
  275. 8004336: d92b bls.n 8004390 <HAL_ADC_ConfigChannel+0xb8>
  276. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  277. 8004338: 2300 movs r3, #0
  278. tmp_hal_status = HAL_ERROR;
  279. }
  280. }
  281. /* Process unlocked */
  282. __HAL_UNLOCK(hadc);
  283. 800433a: 2200 movs r2, #0
  284. 800433c: f880 2024 strb.w r2, [r0, #36] ; 0x24
  285. /* Return function status */
  286. return tmp_hal_status;
  287. }
  288. 8004340: 4618 mov r0, r3
  289. 8004342: b002 add sp, #8
  290. 8004344: bd70 pop {r4, r5, r6, pc}
  291. else if (sConfig->Rank < 13U)
  292. 8004346: 2d0c cmp r5, #12
  293. 8004348: d80b bhi.n 8004362 <HAL_ADC_ConfigChannel+0x8a>
  294. MODIFY_REG(hadc->Instance->SQR2 ,
  295. 800434a: 442b add r3, r5
  296. 800434c: 251f movs r5, #31
  297. 800434e: 6b16 ldr r6, [r2, #48] ; 0x30
  298. 8004350: 3b23 subs r3, #35 ; 0x23
  299. 8004352: 409d lsls r5, r3
  300. 8004354: ea26 0505 bic.w r5, r6, r5
  301. 8004358: fa04 f303 lsl.w r3, r4, r3
  302. 800435c: 432b orrs r3, r5
  303. 800435e: 6313 str r3, [r2, #48] ; 0x30
  304. 8004360: e7d6 b.n 8004310 <HAL_ADC_ConfigChannel+0x38>
  305. MODIFY_REG(hadc->Instance->SQR1 ,
  306. 8004362: 442b add r3, r5
  307. 8004364: 251f movs r5, #31
  308. 8004366: 6ad6 ldr r6, [r2, #44] ; 0x2c
  309. 8004368: 3b41 subs r3, #65 ; 0x41
  310. 800436a: 409d lsls r5, r3
  311. 800436c: ea26 0505 bic.w r5, r6, r5
  312. 8004370: fa04 f303 lsl.w r3, r4, r3
  313. 8004374: 432b orrs r3, r5
  314. 8004376: 62d3 str r3, [r2, #44] ; 0x2c
  315. 8004378: e7ca b.n 8004310 <HAL_ADC_ConfigChannel+0x38>
  316. MODIFY_REG(hadc->Instance->SMPR2 ,
  317. 800437a: 2607 movs r6, #7
  318. 800437c: 6911 ldr r1, [r2, #16]
  319. 800437e: 4423 add r3, r4
  320. 8004380: 409e lsls r6, r3
  321. 8004382: ea21 0106 bic.w r1, r1, r6
  322. 8004386: fa05 f303 lsl.w r3, r5, r3
  323. 800438a: 430b orrs r3, r1
  324. 800438c: 6113 str r3, [r2, #16]
  325. 800438e: e7cf b.n 8004330 <HAL_ADC_ConfigChannel+0x58>
  326. if (hadc->Instance == ADC1)
  327. 8004390: 4b10 ldr r3, [pc, #64] ; (80043d4 <HAL_ADC_ConfigChannel+0xfc>)
  328. 8004392: 429a cmp r2, r3
  329. 8004394: d116 bne.n 80043c4 <HAL_ADC_ConfigChannel+0xec>
  330. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  331. 8004396: 6893 ldr r3, [r2, #8]
  332. 8004398: 021b lsls r3, r3, #8
  333. 800439a: d4cd bmi.n 8004338 <HAL_ADC_ConfigChannel+0x60>
  334. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  335. 800439c: 6893 ldr r3, [r2, #8]
  336. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  337. 800439e: 2c10 cmp r4, #16
  338. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  339. 80043a0: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  340. 80043a4: 6093 str r3, [r2, #8]
  341. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  342. 80043a6: d1c7 bne.n 8004338 <HAL_ADC_ConfigChannel+0x60>
  343. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  344. 80043a8: 4b0b ldr r3, [pc, #44] ; (80043d8 <HAL_ADC_ConfigChannel+0x100>)
  345. 80043aa: 4a0c ldr r2, [pc, #48] ; (80043dc <HAL_ADC_ConfigChannel+0x104>)
  346. 80043ac: 681b ldr r3, [r3, #0]
  347. 80043ae: fbb3 f2f2 udiv r2, r3, r2
  348. 80043b2: 230a movs r3, #10
  349. 80043b4: 4353 muls r3, r2
  350. wait_loop_index--;
  351. 80043b6: 9301 str r3, [sp, #4]
  352. while(wait_loop_index != 0U)
  353. 80043b8: 9b01 ldr r3, [sp, #4]
  354. 80043ba: 2b00 cmp r3, #0
  355. 80043bc: d0bc beq.n 8004338 <HAL_ADC_ConfigChannel+0x60>
  356. wait_loop_index--;
  357. 80043be: 9b01 ldr r3, [sp, #4]
  358. 80043c0: 3b01 subs r3, #1
  359. 80043c2: e7f8 b.n 80043b6 <HAL_ADC_ConfigChannel+0xde>
  360. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  361. 80043c4: 6a83 ldr r3, [r0, #40] ; 0x28
  362. 80043c6: f043 0320 orr.w r3, r3, #32
  363. 80043ca: 6283 str r3, [r0, #40] ; 0x28
  364. tmp_hal_status = HAL_ERROR;
  365. 80043cc: 2301 movs r3, #1
  366. 80043ce: e7b4 b.n 800433a <HAL_ADC_ConfigChannel+0x62>
  367. __HAL_LOCK(hadc);
  368. 80043d0: 2302 movs r3, #2
  369. 80043d2: e7b5 b.n 8004340 <HAL_ADC_ConfigChannel+0x68>
  370. 80043d4: 40012400 .word 0x40012400
  371. 80043d8: 20000008 .word 0x20000008
  372. 80043dc: 000f4240 .word 0x000f4240
  373. 080043e0 <ADC_ConversionStop_Disable>:
  374. * stopped to disable the ADC.
  375. * @param hadc: ADC handle
  376. * @retval HAL status.
  377. */
  378. HAL_StatusTypeDef ADC_ConversionStop_Disable(ADC_HandleTypeDef* hadc)
  379. {
  380. 80043e0: b538 push {r3, r4, r5, lr}
  381. uint32_t tickstart = 0U;
  382. /* Verification if ADC is not already disabled */
  383. if (ADC_IS_ENABLE(hadc) != RESET)
  384. 80043e2: 6803 ldr r3, [r0, #0]
  385. {
  386. 80043e4: 4604 mov r4, r0
  387. if (ADC_IS_ENABLE(hadc) != RESET)
  388. 80043e6: 689a ldr r2, [r3, #8]
  389. 80043e8: 07d2 lsls r2, r2, #31
  390. 80043ea: d401 bmi.n 80043f0 <ADC_ConversionStop_Disable+0x10>
  391. }
  392. }
  393. }
  394. /* Return HAL status */
  395. return HAL_OK;
  396. 80043ec: 2000 movs r0, #0
  397. 80043ee: bd38 pop {r3, r4, r5, pc}
  398. __HAL_ADC_DISABLE(hadc);
  399. 80043f0: 689a ldr r2, [r3, #8]
  400. 80043f2: f022 0201 bic.w r2, r2, #1
  401. 80043f6: 609a str r2, [r3, #8]
  402. tickstart = HAL_GetTick();
  403. 80043f8: f7ff ff56 bl 80042a8 <HAL_GetTick>
  404. 80043fc: 4605 mov r5, r0
  405. while(ADC_IS_ENABLE(hadc) != RESET)
  406. 80043fe: 6823 ldr r3, [r4, #0]
  407. 8004400: 689b ldr r3, [r3, #8]
  408. 8004402: 07db lsls r3, r3, #31
  409. 8004404: d5f2 bpl.n 80043ec <ADC_ConversionStop_Disable+0xc>
  410. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  411. 8004406: f7ff ff4f bl 80042a8 <HAL_GetTick>
  412. 800440a: 1b40 subs r0, r0, r5
  413. 800440c: 2802 cmp r0, #2
  414. 800440e: d9f6 bls.n 80043fe <ADC_ConversionStop_Disable+0x1e>
  415. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  416. 8004410: 6aa3 ldr r3, [r4, #40] ; 0x28
  417. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  418. 8004412: 2001 movs r0, #1
  419. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  420. 8004414: f043 0310 orr.w r3, r3, #16
  421. 8004418: 62a3 str r3, [r4, #40] ; 0x28
  422. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  423. 800441a: 6ae3 ldr r3, [r4, #44] ; 0x2c
  424. 800441c: f043 0301 orr.w r3, r3, #1
  425. 8004420: 62e3 str r3, [r4, #44] ; 0x2c
  426. 8004422: bd38 pop {r3, r4, r5, pc}
  427. 08004424 <HAL_ADC_Init>:
  428. {
  429. 8004424: b5f8 push {r3, r4, r5, r6, r7, lr}
  430. if(hadc == NULL)
  431. 8004426: 4604 mov r4, r0
  432. 8004428: 2800 cmp r0, #0
  433. 800442a: d077 beq.n 800451c <HAL_ADC_Init+0xf8>
  434. if (hadc->State == HAL_ADC_STATE_RESET)
  435. 800442c: 6a83 ldr r3, [r0, #40] ; 0x28
  436. 800442e: b923 cbnz r3, 800443a <HAL_ADC_Init+0x16>
  437. ADC_CLEAR_ERRORCODE(hadc);
  438. 8004430: 62c3 str r3, [r0, #44] ; 0x2c
  439. hadc->Lock = HAL_UNLOCKED;
  440. 8004432: f880 3024 strb.w r3, [r0, #36] ; 0x24
  441. HAL_ADC_MspInit(hadc);
  442. 8004436: f001 fd09 bl 8005e4c <HAL_ADC_MspInit>
  443. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  444. 800443a: 4620 mov r0, r4
  445. 800443c: f7ff ffd0 bl 80043e0 <ADC_ConversionStop_Disable>
  446. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  447. 8004440: 6aa3 ldr r3, [r4, #40] ; 0x28
  448. 8004442: f013 0310 ands.w r3, r3, #16
  449. 8004446: d16b bne.n 8004520 <HAL_ADC_Init+0xfc>
  450. 8004448: 2800 cmp r0, #0
  451. 800444a: d169 bne.n 8004520 <HAL_ADC_Init+0xfc>
  452. ADC_STATE_CLR_SET(hadc->State,
  453. 800444c: 6aa2 ldr r2, [r4, #40] ; 0x28
  454. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  455. 800444e: 4937 ldr r1, [pc, #220] ; (800452c <HAL_ADC_Init+0x108>)
  456. ADC_STATE_CLR_SET(hadc->State,
  457. 8004450: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  458. 8004454: f022 0202 bic.w r2, r2, #2
  459. 8004458: f042 0202 orr.w r2, r2, #2
  460. 800445c: 62a2 str r2, [r4, #40] ; 0x28
  461. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  462. 800445e: e894 0024 ldmia.w r4, {r2, r5}
  463. 8004462: 428a cmp r2, r1
  464. 8004464: 69e1 ldr r1, [r4, #28]
  465. 8004466: d104 bne.n 8004472 <HAL_ADC_Init+0x4e>
  466. 8004468: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  467. 800446c: bf08 it eq
  468. 800446e: f44f 2100 moveq.w r1, #524288 ; 0x80000
  469. ADC_CR2_CONTINUOUS(hadc->Init.ContinuousConvMode) );
  470. 8004472: 68e6 ldr r6, [r4, #12]
  471. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  472. 8004474: ea45 0546 orr.w r5, r5, r6, lsl #1
  473. 8004478: 4329 orrs r1, r5
  474. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  475. 800447a: 68a5 ldr r5, [r4, #8]
  476. 800447c: f5b5 7f80 cmp.w r5, #256 ; 0x100
  477. 8004480: d035 beq.n 80044ee <HAL_ADC_Init+0xca>
  478. 8004482: 2d01 cmp r5, #1
  479. 8004484: bf08 it eq
  480. 8004486: f44f 7380 moveq.w r3, #256 ; 0x100
  481. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  482. 800448a: 6967 ldr r7, [r4, #20]
  483. 800448c: 2f01 cmp r7, #1
  484. 800448e: d106 bne.n 800449e <HAL_ADC_Init+0x7a>
  485. if (hadc->Init.ContinuousConvMode == DISABLE)
  486. 8004490: bb7e cbnz r6, 80044f2 <HAL_ADC_Init+0xce>
  487. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  488. 8004492: 69a6 ldr r6, [r4, #24]
  489. 8004494: 3e01 subs r6, #1
  490. 8004496: ea43 3346 orr.w r3, r3, r6, lsl #13
  491. 800449a: f443 6300 orr.w r3, r3, #2048 ; 0x800
  492. MODIFY_REG(hadc->Instance->CR1,
  493. 800449e: 6856 ldr r6, [r2, #4]
  494. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  495. 80044a0: f5b5 7f80 cmp.w r5, #256 ; 0x100
  496. MODIFY_REG(hadc->Instance->CR1,
  497. 80044a4: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  498. 80044a8: ea43 0306 orr.w r3, r3, r6
  499. 80044ac: 6053 str r3, [r2, #4]
  500. MODIFY_REG(hadc->Instance->CR2,
  501. 80044ae: 6896 ldr r6, [r2, #8]
  502. 80044b0: 4b1f ldr r3, [pc, #124] ; (8004530 <HAL_ADC_Init+0x10c>)
  503. 80044b2: ea03 0306 and.w r3, r3, r6
  504. 80044b6: ea43 0301 orr.w r3, r3, r1
  505. 80044ba: 6093 str r3, [r2, #8]
  506. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  507. 80044bc: d001 beq.n 80044c2 <HAL_ADC_Init+0x9e>
  508. 80044be: 2d01 cmp r5, #1
  509. 80044c0: d120 bne.n 8004504 <HAL_ADC_Init+0xe0>
  510. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  511. 80044c2: 6923 ldr r3, [r4, #16]
  512. 80044c4: 3b01 subs r3, #1
  513. 80044c6: 051b lsls r3, r3, #20
  514. MODIFY_REG(hadc->Instance->SQR1,
  515. 80044c8: 6ad5 ldr r5, [r2, #44] ; 0x2c
  516. 80044ca: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  517. 80044ce: 432b orrs r3, r5
  518. 80044d0: 62d3 str r3, [r2, #44] ; 0x2c
  519. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  520. 80044d2: 6892 ldr r2, [r2, #8]
  521. 80044d4: 4b17 ldr r3, [pc, #92] ; (8004534 <HAL_ADC_Init+0x110>)
  522. 80044d6: 4013 ands r3, r2
  523. 80044d8: 4299 cmp r1, r3
  524. 80044da: d115 bne.n 8004508 <HAL_ADC_Init+0xe4>
  525. ADC_CLEAR_ERRORCODE(hadc);
  526. 80044dc: 2300 movs r3, #0
  527. 80044de: 62e3 str r3, [r4, #44] ; 0x2c
  528. ADC_STATE_CLR_SET(hadc->State,
  529. 80044e0: 6aa3 ldr r3, [r4, #40] ; 0x28
  530. 80044e2: f023 0303 bic.w r3, r3, #3
  531. 80044e6: f043 0301 orr.w r3, r3, #1
  532. 80044ea: 62a3 str r3, [r4, #40] ; 0x28
  533. 80044ec: bdf8 pop {r3, r4, r5, r6, r7, pc}
  534. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  535. 80044ee: 462b mov r3, r5
  536. 80044f0: e7cb b.n 800448a <HAL_ADC_Init+0x66>
  537. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  538. 80044f2: 6aa6 ldr r6, [r4, #40] ; 0x28
  539. 80044f4: f046 0620 orr.w r6, r6, #32
  540. 80044f8: 62a6 str r6, [r4, #40] ; 0x28
  541. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  542. 80044fa: 6ae6 ldr r6, [r4, #44] ; 0x2c
  543. 80044fc: f046 0601 orr.w r6, r6, #1
  544. 8004500: 62e6 str r6, [r4, #44] ; 0x2c
  545. 8004502: e7cc b.n 800449e <HAL_ADC_Init+0x7a>
  546. uint32_t tmp_sqr1 = 0U;
  547. 8004504: 2300 movs r3, #0
  548. 8004506: e7df b.n 80044c8 <HAL_ADC_Init+0xa4>
  549. ADC_STATE_CLR_SET(hadc->State,
  550. 8004508: 6aa3 ldr r3, [r4, #40] ; 0x28
  551. 800450a: f023 0312 bic.w r3, r3, #18
  552. 800450e: f043 0310 orr.w r3, r3, #16
  553. 8004512: 62a3 str r3, [r4, #40] ; 0x28
  554. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  555. 8004514: 6ae3 ldr r3, [r4, #44] ; 0x2c
  556. 8004516: f043 0301 orr.w r3, r3, #1
  557. 800451a: 62e3 str r3, [r4, #44] ; 0x2c
  558. return HAL_ERROR;
  559. 800451c: 2001 movs r0, #1
  560. }
  561. 800451e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  562. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  563. 8004520: 6aa3 ldr r3, [r4, #40] ; 0x28
  564. 8004522: f043 0310 orr.w r3, r3, #16
  565. 8004526: 62a3 str r3, [r4, #40] ; 0x28
  566. 8004528: e7f8 b.n 800451c <HAL_ADC_Init+0xf8>
  567. 800452a: bf00 nop
  568. 800452c: 40013c00 .word 0x40013c00
  569. 8004530: ffe1f7fd .word 0xffe1f7fd
  570. 8004534: ff1f0efe .word 0xff1f0efe
  571. 08004538 <HAL_NVIC_SetPriorityGrouping>:
  572. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  573. {
  574. uint32_t reg_value;
  575. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  576. reg_value = SCB->AIRCR; /* read old register configuration */
  577. 8004538: 4a07 ldr r2, [pc, #28] ; (8004558 <HAL_NVIC_SetPriorityGrouping+0x20>)
  578. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  579. reg_value = (reg_value |
  580. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  581. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  582. 800453a: 0200 lsls r0, r0, #8
  583. reg_value = SCB->AIRCR; /* read old register configuration */
  584. 800453c: 68d3 ldr r3, [r2, #12]
  585. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  586. 800453e: f400 60e0 and.w r0, r0, #1792 ; 0x700
  587. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  588. 8004542: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  589. 8004546: 041b lsls r3, r3, #16
  590. 8004548: 0c1b lsrs r3, r3, #16
  591. 800454a: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  592. 800454e: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  593. reg_value = (reg_value |
  594. 8004552: 4303 orrs r3, r0
  595. SCB->AIRCR = reg_value;
  596. 8004554: 60d3 str r3, [r2, #12]
  597. 8004556: 4770 bx lr
  598. 8004558: e000ed00 .word 0xe000ed00
  599. 0800455c <HAL_NVIC_SetPriority>:
  600. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  601. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  602. */
  603. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  604. {
  605. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  606. 800455c: 4b17 ldr r3, [pc, #92] ; (80045bc <HAL_NVIC_SetPriority+0x60>)
  607. * This parameter can be a value between 0 and 15
  608. * A lower priority value indicates a higher priority.
  609. * @retval None
  610. */
  611. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  612. {
  613. 800455e: b530 push {r4, r5, lr}
  614. 8004560: 68dc ldr r4, [r3, #12]
  615. 8004562: f3c4 2402 ubfx r4, r4, #8, #3
  616. {
  617. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  618. uint32_t PreemptPriorityBits;
  619. uint32_t SubPriorityBits;
  620. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  621. 8004566: f1c4 0307 rsb r3, r4, #7
  622. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  623. 800456a: 1d25 adds r5, r4, #4
  624. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  625. 800456c: 2b04 cmp r3, #4
  626. 800456e: bf28 it cs
  627. 8004570: 2304 movcs r3, #4
  628. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  629. 8004572: 2d06 cmp r5, #6
  630. return (
  631. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  632. 8004574: f04f 0501 mov.w r5, #1
  633. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  634. 8004578: bf98 it ls
  635. 800457a: 2400 movls r4, #0
  636. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  637. 800457c: fa05 f303 lsl.w r3, r5, r3
  638. 8004580: f103 33ff add.w r3, r3, #4294967295
  639. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  640. 8004584: bf88 it hi
  641. 8004586: 3c03 subhi r4, #3
  642. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  643. 8004588: 4019 ands r1, r3
  644. 800458a: 40a1 lsls r1, r4
  645. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  646. 800458c: fa05 f404 lsl.w r4, r5, r4
  647. 8004590: 3c01 subs r4, #1
  648. 8004592: 4022 ands r2, r4
  649. if ((int32_t)(IRQn) < 0)
  650. 8004594: 2800 cmp r0, #0
  651. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  652. 8004596: ea42 0201 orr.w r2, r2, r1
  653. 800459a: ea4f 1202 mov.w r2, r2, lsl #4
  654. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  655. 800459e: bfaf iteee ge
  656. 80045a0: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  657. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  658. 80045a4: 4b06 ldrlt r3, [pc, #24] ; (80045c0 <HAL_NVIC_SetPriority+0x64>)
  659. 80045a6: f000 000f andlt.w r0, r0, #15
  660. 80045aa: b2d2 uxtblt r2, r2
  661. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  662. 80045ac: bfa5 ittet ge
  663. 80045ae: b2d2 uxtbge r2, r2
  664. 80045b0: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  665. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  666. 80045b4: 541a strblt r2, [r3, r0]
  667. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  668. 80045b6: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  669. 80045ba: bd30 pop {r4, r5, pc}
  670. 80045bc: e000ed00 .word 0xe000ed00
  671. 80045c0: e000ed14 .word 0xe000ed14
  672. 080045c4 <HAL_NVIC_EnableIRQ>:
  673. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  674. 80045c4: 2301 movs r3, #1
  675. 80045c6: 0942 lsrs r2, r0, #5
  676. 80045c8: f000 001f and.w r0, r0, #31
  677. 80045cc: fa03 f000 lsl.w r0, r3, r0
  678. 80045d0: 4b01 ldr r3, [pc, #4] ; (80045d8 <HAL_NVIC_EnableIRQ+0x14>)
  679. 80045d2: f843 0022 str.w r0, [r3, r2, lsl #2]
  680. 80045d6: 4770 bx lr
  681. 80045d8: e000e100 .word 0xe000e100
  682. 080045dc <HAL_SYSTICK_Config>:
  683. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  684. must contain a vendor-specific implementation of this function.
  685. */
  686. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  687. {
  688. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  689. 80045dc: 3801 subs r0, #1
  690. 80045de: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  691. 80045e2: d20a bcs.n 80045fa <HAL_SYSTICK_Config+0x1e>
  692. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  693. 80045e4: 21f0 movs r1, #240 ; 0xf0
  694. {
  695. return (1UL); /* Reload value impossible */
  696. }
  697. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  698. 80045e6: 4b06 ldr r3, [pc, #24] ; (8004600 <HAL_SYSTICK_Config+0x24>)
  699. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  700. 80045e8: 4a06 ldr r2, [pc, #24] ; (8004604 <HAL_SYSTICK_Config+0x28>)
  701. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  702. 80045ea: 6058 str r0, [r3, #4]
  703. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  704. 80045ec: f882 1023 strb.w r1, [r2, #35] ; 0x23
  705. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  706. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  707. 80045f0: 2000 movs r0, #0
  708. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  709. 80045f2: 2207 movs r2, #7
  710. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  711. 80045f4: 6098 str r0, [r3, #8]
  712. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  713. 80045f6: 601a str r2, [r3, #0]
  714. 80045f8: 4770 bx lr
  715. return (1UL); /* Reload value impossible */
  716. 80045fa: 2001 movs r0, #1
  717. * - 1 Function failed.
  718. */
  719. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  720. {
  721. return SysTick_Config(TicksNumb);
  722. }
  723. 80045fc: 4770 bx lr
  724. 80045fe: bf00 nop
  725. 8004600: e000e010 .word 0xe000e010
  726. 8004604: e000ed00 .word 0xe000ed00
  727. 08004608 <HAL_DMA_Init>:
  728. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  729. * the configuration information for the specified DMA Channel.
  730. * @retval HAL status
  731. */
  732. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  733. {
  734. 8004608: b510 push {r4, lr}
  735. uint32_t tmp = 0U;
  736. /* Check the DMA handle allocation */
  737. if(hdma == NULL)
  738. 800460a: 2800 cmp r0, #0
  739. 800460c: d032 beq.n 8004674 <HAL_DMA_Init+0x6c>
  740. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  741. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  742. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  743. /* calculation of the channel index */
  744. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  745. 800460e: 6801 ldr r1, [r0, #0]
  746. 8004610: 4b19 ldr r3, [pc, #100] ; (8004678 <HAL_DMA_Init+0x70>)
  747. 8004612: 2414 movs r4, #20
  748. 8004614: 4299 cmp r1, r3
  749. 8004616: d825 bhi.n 8004664 <HAL_DMA_Init+0x5c>
  750. {
  751. /* DMA1 */
  752. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  753. 8004618: 4a18 ldr r2, [pc, #96] ; (800467c <HAL_DMA_Init+0x74>)
  754. hdma->DmaBaseAddress = DMA1;
  755. 800461a: f2a3 4307 subw r3, r3, #1031 ; 0x407
  756. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  757. 800461e: 440a add r2, r1
  758. 8004620: fbb2 f2f4 udiv r2, r2, r4
  759. 8004624: 0092 lsls r2, r2, #2
  760. 8004626: 6402 str r2, [r0, #64] ; 0x40
  761. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  762. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  763. DMA_CCR_DIR));
  764. /* Prepare the DMA Channel configuration */
  765. tmp |= hdma->Init.Direction |
  766. 8004628: 6884 ldr r4, [r0, #8]
  767. hdma->DmaBaseAddress = DMA2;
  768. 800462a: 63c3 str r3, [r0, #60] ; 0x3c
  769. tmp |= hdma->Init.Direction |
  770. 800462c: 6843 ldr r3, [r0, #4]
  771. tmp = hdma->Instance->CCR;
  772. 800462e: 680a ldr r2, [r1, #0]
  773. tmp |= hdma->Init.Direction |
  774. 8004630: 4323 orrs r3, r4
  775. hdma->Init.PeriphInc | hdma->Init.MemInc |
  776. 8004632: 68c4 ldr r4, [r0, #12]
  777. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  778. 8004634: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  779. hdma->Init.PeriphInc | hdma->Init.MemInc |
  780. 8004638: 4323 orrs r3, r4
  781. 800463a: 6904 ldr r4, [r0, #16]
  782. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  783. 800463c: f022 0230 bic.w r2, r2, #48 ; 0x30
  784. hdma->Init.PeriphInc | hdma->Init.MemInc |
  785. 8004640: 4323 orrs r3, r4
  786. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  787. 8004642: 6944 ldr r4, [r0, #20]
  788. 8004644: 4323 orrs r3, r4
  789. 8004646: 6984 ldr r4, [r0, #24]
  790. 8004648: 4323 orrs r3, r4
  791. hdma->Init.Mode | hdma->Init.Priority;
  792. 800464a: 69c4 ldr r4, [r0, #28]
  793. 800464c: 4323 orrs r3, r4
  794. tmp |= hdma->Init.Direction |
  795. 800464e: 4313 orrs r3, r2
  796. /* Write to DMA Channel CR register */
  797. hdma->Instance->CCR = tmp;
  798. 8004650: 600b str r3, [r1, #0]
  799. /* Initialise the error code */
  800. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  801. /* Initialize the DMA state*/
  802. hdma->State = HAL_DMA_STATE_READY;
  803. 8004652: 2201 movs r2, #1
  804. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  805. 8004654: 2300 movs r3, #0
  806. hdma->State = HAL_DMA_STATE_READY;
  807. 8004656: f880 2021 strb.w r2, [r0, #33] ; 0x21
  808. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  809. 800465a: 6383 str r3, [r0, #56] ; 0x38
  810. /* Allocate lock resource and initialize it */
  811. hdma->Lock = HAL_UNLOCKED;
  812. 800465c: f880 3020 strb.w r3, [r0, #32]
  813. return HAL_OK;
  814. 8004660: 4618 mov r0, r3
  815. 8004662: bd10 pop {r4, pc}
  816. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  817. 8004664: 4b06 ldr r3, [pc, #24] ; (8004680 <HAL_DMA_Init+0x78>)
  818. 8004666: 440b add r3, r1
  819. 8004668: fbb3 f3f4 udiv r3, r3, r4
  820. 800466c: 009b lsls r3, r3, #2
  821. 800466e: 6403 str r3, [r0, #64] ; 0x40
  822. hdma->DmaBaseAddress = DMA2;
  823. 8004670: 4b04 ldr r3, [pc, #16] ; (8004684 <HAL_DMA_Init+0x7c>)
  824. 8004672: e7d9 b.n 8004628 <HAL_DMA_Init+0x20>
  825. return HAL_ERROR;
  826. 8004674: 2001 movs r0, #1
  827. }
  828. 8004676: bd10 pop {r4, pc}
  829. 8004678: 40020407 .word 0x40020407
  830. 800467c: bffdfff8 .word 0xbffdfff8
  831. 8004680: bffdfbf8 .word 0xbffdfbf8
  832. 8004684: 40020400 .word 0x40020400
  833. 08004688 <HAL_DMA_Start_IT>:
  834. * @param DstAddress: The destination memory Buffer address
  835. * @param DataLength: The length of data to be transferred from source to destination
  836. * @retval HAL status
  837. */
  838. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  839. {
  840. 8004688: b5f0 push {r4, r5, r6, r7, lr}
  841. /* Check the parameters */
  842. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  843. /* Process locked */
  844. __HAL_LOCK(hdma);
  845. 800468a: f890 4020 ldrb.w r4, [r0, #32]
  846. 800468e: 2c01 cmp r4, #1
  847. 8004690: d035 beq.n 80046fe <HAL_DMA_Start_IT+0x76>
  848. 8004692: 2401 movs r4, #1
  849. if(HAL_DMA_STATE_READY == hdma->State)
  850. 8004694: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  851. __HAL_LOCK(hdma);
  852. 8004698: f880 4020 strb.w r4, [r0, #32]
  853. if(HAL_DMA_STATE_READY == hdma->State)
  854. 800469c: 42a5 cmp r5, r4
  855. 800469e: f04f 0600 mov.w r6, #0
  856. 80046a2: f04f 0402 mov.w r4, #2
  857. 80046a6: d128 bne.n 80046fa <HAL_DMA_Start_IT+0x72>
  858. {
  859. /* Change DMA peripheral state */
  860. hdma->State = HAL_DMA_STATE_BUSY;
  861. 80046a8: f880 4021 strb.w r4, [r0, #33] ; 0x21
  862. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  863. /* Disable the peripheral */
  864. __HAL_DMA_DISABLE(hdma);
  865. 80046ac: 6804 ldr r4, [r0, #0]
  866. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  867. 80046ae: 6386 str r6, [r0, #56] ; 0x38
  868. __HAL_DMA_DISABLE(hdma);
  869. 80046b0: 6826 ldr r6, [r4, #0]
  870. * @retval HAL status
  871. */
  872. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  873. {
  874. /* Clear all flags */
  875. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  876. 80046b2: 6c07 ldr r7, [r0, #64] ; 0x40
  877. __HAL_DMA_DISABLE(hdma);
  878. 80046b4: f026 0601 bic.w r6, r6, #1
  879. 80046b8: 6026 str r6, [r4, #0]
  880. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  881. 80046ba: 6bc6 ldr r6, [r0, #60] ; 0x3c
  882. 80046bc: 40bd lsls r5, r7
  883. 80046be: 6075 str r5, [r6, #4]
  884. /* Configure DMA Channel data length */
  885. hdma->Instance->CNDTR = DataLength;
  886. 80046c0: 6063 str r3, [r4, #4]
  887. /* Memory to Peripheral */
  888. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  889. 80046c2: 6843 ldr r3, [r0, #4]
  890. 80046c4: 6805 ldr r5, [r0, #0]
  891. 80046c6: 2b10 cmp r3, #16
  892. if(NULL != hdma->XferHalfCpltCallback)
  893. 80046c8: 6ac3 ldr r3, [r0, #44] ; 0x2c
  894. {
  895. /* Configure DMA Channel destination address */
  896. hdma->Instance->CPAR = DstAddress;
  897. 80046ca: bf0b itete eq
  898. 80046cc: 60a2 streq r2, [r4, #8]
  899. }
  900. /* Peripheral to Memory */
  901. else
  902. {
  903. /* Configure DMA Channel source address */
  904. hdma->Instance->CPAR = SrcAddress;
  905. 80046ce: 60a1 strne r1, [r4, #8]
  906. hdma->Instance->CMAR = SrcAddress;
  907. 80046d0: 60e1 streq r1, [r4, #12]
  908. /* Configure DMA Channel destination address */
  909. hdma->Instance->CMAR = DstAddress;
  910. 80046d2: 60e2 strne r2, [r4, #12]
  911. if(NULL != hdma->XferHalfCpltCallback)
  912. 80046d4: b14b cbz r3, 80046ea <HAL_DMA_Start_IT+0x62>
  913. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  914. 80046d6: 6823 ldr r3, [r4, #0]
  915. 80046d8: f043 030e orr.w r3, r3, #14
  916. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  917. 80046dc: 6023 str r3, [r4, #0]
  918. __HAL_DMA_ENABLE(hdma);
  919. 80046de: 682b ldr r3, [r5, #0]
  920. HAL_StatusTypeDef status = HAL_OK;
  921. 80046e0: 2000 movs r0, #0
  922. __HAL_DMA_ENABLE(hdma);
  923. 80046e2: f043 0301 orr.w r3, r3, #1
  924. 80046e6: 602b str r3, [r5, #0]
  925. 80046e8: bdf0 pop {r4, r5, r6, r7, pc}
  926. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  927. 80046ea: 6823 ldr r3, [r4, #0]
  928. 80046ec: f023 0304 bic.w r3, r3, #4
  929. 80046f0: 6023 str r3, [r4, #0]
  930. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  931. 80046f2: 6823 ldr r3, [r4, #0]
  932. 80046f4: f043 030a orr.w r3, r3, #10
  933. 80046f8: e7f0 b.n 80046dc <HAL_DMA_Start_IT+0x54>
  934. __HAL_UNLOCK(hdma);
  935. 80046fa: f880 6020 strb.w r6, [r0, #32]
  936. __HAL_LOCK(hdma);
  937. 80046fe: 2002 movs r0, #2
  938. }
  939. 8004700: bdf0 pop {r4, r5, r6, r7, pc}
  940. ...
  941. 08004704 <HAL_DMA_Abort_IT>:
  942. if(HAL_DMA_STATE_BUSY != hdma->State)
  943. 8004704: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  944. {
  945. 8004708: b510 push {r4, lr}
  946. if(HAL_DMA_STATE_BUSY != hdma->State)
  947. 800470a: 2b02 cmp r3, #2
  948. 800470c: d003 beq.n 8004716 <HAL_DMA_Abort_IT+0x12>
  949. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  950. 800470e: 2304 movs r3, #4
  951. 8004710: 6383 str r3, [r0, #56] ; 0x38
  952. status = HAL_ERROR;
  953. 8004712: 2001 movs r0, #1
  954. 8004714: bd10 pop {r4, pc}
  955. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  956. 8004716: 6803 ldr r3, [r0, #0]
  957. 8004718: 681a ldr r2, [r3, #0]
  958. 800471a: f022 020e bic.w r2, r2, #14
  959. 800471e: 601a str r2, [r3, #0]
  960. __HAL_DMA_DISABLE(hdma);
  961. 8004720: 681a ldr r2, [r3, #0]
  962. 8004722: f022 0201 bic.w r2, r2, #1
  963. 8004726: 601a str r2, [r3, #0]
  964. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  965. 8004728: 4a29 ldr r2, [pc, #164] ; (80047d0 <HAL_DMA_Abort_IT+0xcc>)
  966. 800472a: 4293 cmp r3, r2
  967. 800472c: d924 bls.n 8004778 <HAL_DMA_Abort_IT+0x74>
  968. 800472e: f502 7262 add.w r2, r2, #904 ; 0x388
  969. 8004732: 4293 cmp r3, r2
  970. 8004734: d019 beq.n 800476a <HAL_DMA_Abort_IT+0x66>
  971. 8004736: 3214 adds r2, #20
  972. 8004738: 4293 cmp r3, r2
  973. 800473a: d018 beq.n 800476e <HAL_DMA_Abort_IT+0x6a>
  974. 800473c: 3214 adds r2, #20
  975. 800473e: 4293 cmp r3, r2
  976. 8004740: d017 beq.n 8004772 <HAL_DMA_Abort_IT+0x6e>
  977. 8004742: 3214 adds r2, #20
  978. 8004744: 4293 cmp r3, r2
  979. 8004746: bf0c ite eq
  980. 8004748: f44f 5380 moveq.w r3, #4096 ; 0x1000
  981. 800474c: f44f 3380 movne.w r3, #65536 ; 0x10000
  982. 8004750: 4a20 ldr r2, [pc, #128] ; (80047d4 <HAL_DMA_Abort_IT+0xd0>)
  983. 8004752: 6053 str r3, [r2, #4]
  984. hdma->State = HAL_DMA_STATE_READY;
  985. 8004754: 2301 movs r3, #1
  986. __HAL_UNLOCK(hdma);
  987. 8004756: 2400 movs r4, #0
  988. hdma->State = HAL_DMA_STATE_READY;
  989. 8004758: f880 3021 strb.w r3, [r0, #33] ; 0x21
  990. if(hdma->XferAbortCallback != NULL)
  991. 800475c: 6b43 ldr r3, [r0, #52] ; 0x34
  992. __HAL_UNLOCK(hdma);
  993. 800475e: f880 4020 strb.w r4, [r0, #32]
  994. if(hdma->XferAbortCallback != NULL)
  995. 8004762: b39b cbz r3, 80047cc <HAL_DMA_Abort_IT+0xc8>
  996. hdma->XferAbortCallback(hdma);
  997. 8004764: 4798 blx r3
  998. HAL_StatusTypeDef status = HAL_OK;
  999. 8004766: 4620 mov r0, r4
  1000. 8004768: bd10 pop {r4, pc}
  1001. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  1002. 800476a: 2301 movs r3, #1
  1003. 800476c: e7f0 b.n 8004750 <HAL_DMA_Abort_IT+0x4c>
  1004. 800476e: 2310 movs r3, #16
  1005. 8004770: e7ee b.n 8004750 <HAL_DMA_Abort_IT+0x4c>
  1006. 8004772: f44f 7380 mov.w r3, #256 ; 0x100
  1007. 8004776: e7eb b.n 8004750 <HAL_DMA_Abort_IT+0x4c>
  1008. 8004778: 4917 ldr r1, [pc, #92] ; (80047d8 <HAL_DMA_Abort_IT+0xd4>)
  1009. 800477a: 428b cmp r3, r1
  1010. 800477c: d016 beq.n 80047ac <HAL_DMA_Abort_IT+0xa8>
  1011. 800477e: 3114 adds r1, #20
  1012. 8004780: 428b cmp r3, r1
  1013. 8004782: d015 beq.n 80047b0 <HAL_DMA_Abort_IT+0xac>
  1014. 8004784: 3114 adds r1, #20
  1015. 8004786: 428b cmp r3, r1
  1016. 8004788: d014 beq.n 80047b4 <HAL_DMA_Abort_IT+0xb0>
  1017. 800478a: 3114 adds r1, #20
  1018. 800478c: 428b cmp r3, r1
  1019. 800478e: d014 beq.n 80047ba <HAL_DMA_Abort_IT+0xb6>
  1020. 8004790: 3114 adds r1, #20
  1021. 8004792: 428b cmp r3, r1
  1022. 8004794: d014 beq.n 80047c0 <HAL_DMA_Abort_IT+0xbc>
  1023. 8004796: 3114 adds r1, #20
  1024. 8004798: 428b cmp r3, r1
  1025. 800479a: d014 beq.n 80047c6 <HAL_DMA_Abort_IT+0xc2>
  1026. 800479c: 4293 cmp r3, r2
  1027. 800479e: bf14 ite ne
  1028. 80047a0: f44f 3380 movne.w r3, #65536 ; 0x10000
  1029. 80047a4: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  1030. 80047a8: 4a0c ldr r2, [pc, #48] ; (80047dc <HAL_DMA_Abort_IT+0xd8>)
  1031. 80047aa: e7d2 b.n 8004752 <HAL_DMA_Abort_IT+0x4e>
  1032. 80047ac: 2301 movs r3, #1
  1033. 80047ae: e7fb b.n 80047a8 <HAL_DMA_Abort_IT+0xa4>
  1034. 80047b0: 2310 movs r3, #16
  1035. 80047b2: e7f9 b.n 80047a8 <HAL_DMA_Abort_IT+0xa4>
  1036. 80047b4: f44f 7380 mov.w r3, #256 ; 0x100
  1037. 80047b8: e7f6 b.n 80047a8 <HAL_DMA_Abort_IT+0xa4>
  1038. 80047ba: f44f 5380 mov.w r3, #4096 ; 0x1000
  1039. 80047be: e7f3 b.n 80047a8 <HAL_DMA_Abort_IT+0xa4>
  1040. 80047c0: f44f 3380 mov.w r3, #65536 ; 0x10000
  1041. 80047c4: e7f0 b.n 80047a8 <HAL_DMA_Abort_IT+0xa4>
  1042. 80047c6: f44f 1380 mov.w r3, #1048576 ; 0x100000
  1043. 80047ca: e7ed b.n 80047a8 <HAL_DMA_Abort_IT+0xa4>
  1044. HAL_StatusTypeDef status = HAL_OK;
  1045. 80047cc: 4618 mov r0, r3
  1046. }
  1047. 80047ce: bd10 pop {r4, pc}
  1048. 80047d0: 40020080 .word 0x40020080
  1049. 80047d4: 40020400 .word 0x40020400
  1050. 80047d8: 40020008 .word 0x40020008
  1051. 80047dc: 40020000 .word 0x40020000
  1052. 080047e0 <HAL_DMA_IRQHandler>:
  1053. {
  1054. 80047e0: b470 push {r4, r5, r6}
  1055. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1056. 80047e2: 2504 movs r5, #4
  1057. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  1058. 80047e4: 6bc6 ldr r6, [r0, #60] ; 0x3c
  1059. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1060. 80047e6: 6c02 ldr r2, [r0, #64] ; 0x40
  1061. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  1062. 80047e8: 6834 ldr r4, [r6, #0]
  1063. uint32_t source_it = hdma->Instance->CCR;
  1064. 80047ea: 6803 ldr r3, [r0, #0]
  1065. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1066. 80047ec: 4095 lsls r5, r2
  1067. 80047ee: 4225 tst r5, r4
  1068. uint32_t source_it = hdma->Instance->CCR;
  1069. 80047f0: 6819 ldr r1, [r3, #0]
  1070. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  1071. 80047f2: d055 beq.n 80048a0 <HAL_DMA_IRQHandler+0xc0>
  1072. 80047f4: 074d lsls r5, r1, #29
  1073. 80047f6: d553 bpl.n 80048a0 <HAL_DMA_IRQHandler+0xc0>
  1074. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  1075. 80047f8: 681a ldr r2, [r3, #0]
  1076. 80047fa: 0696 lsls r6, r2, #26
  1077. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  1078. 80047fc: bf5e ittt pl
  1079. 80047fe: 681a ldrpl r2, [r3, #0]
  1080. 8004800: f022 0204 bicpl.w r2, r2, #4
  1081. 8004804: 601a strpl r2, [r3, #0]
  1082. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  1083. 8004806: 4a60 ldr r2, [pc, #384] ; (8004988 <HAL_DMA_IRQHandler+0x1a8>)
  1084. 8004808: 4293 cmp r3, r2
  1085. 800480a: d91f bls.n 800484c <HAL_DMA_IRQHandler+0x6c>
  1086. 800480c: f502 7262 add.w r2, r2, #904 ; 0x388
  1087. 8004810: 4293 cmp r3, r2
  1088. 8004812: d014 beq.n 800483e <HAL_DMA_IRQHandler+0x5e>
  1089. 8004814: 3214 adds r2, #20
  1090. 8004816: 4293 cmp r3, r2
  1091. 8004818: d013 beq.n 8004842 <HAL_DMA_IRQHandler+0x62>
  1092. 800481a: 3214 adds r2, #20
  1093. 800481c: 4293 cmp r3, r2
  1094. 800481e: d012 beq.n 8004846 <HAL_DMA_IRQHandler+0x66>
  1095. 8004820: 3214 adds r2, #20
  1096. 8004822: 4293 cmp r3, r2
  1097. 8004824: bf0c ite eq
  1098. 8004826: f44f 4380 moveq.w r3, #16384 ; 0x4000
  1099. 800482a: f44f 2380 movne.w r3, #262144 ; 0x40000
  1100. 800482e: 4a57 ldr r2, [pc, #348] ; (800498c <HAL_DMA_IRQHandler+0x1ac>)
  1101. 8004830: 6053 str r3, [r2, #4]
  1102. if(hdma->XferHalfCpltCallback != NULL)
  1103. 8004832: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1104. if (hdma->XferErrorCallback != NULL)
  1105. 8004834: 2b00 cmp r3, #0
  1106. 8004836: f000 80a5 beq.w 8004984 <HAL_DMA_IRQHandler+0x1a4>
  1107. }
  1108. 800483a: bc70 pop {r4, r5, r6}
  1109. hdma->XferErrorCallback(hdma);
  1110. 800483c: 4718 bx r3
  1111. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  1112. 800483e: 2304 movs r3, #4
  1113. 8004840: e7f5 b.n 800482e <HAL_DMA_IRQHandler+0x4e>
  1114. 8004842: 2340 movs r3, #64 ; 0x40
  1115. 8004844: e7f3 b.n 800482e <HAL_DMA_IRQHandler+0x4e>
  1116. 8004846: f44f 6380 mov.w r3, #1024 ; 0x400
  1117. 800484a: e7f0 b.n 800482e <HAL_DMA_IRQHandler+0x4e>
  1118. 800484c: 4950 ldr r1, [pc, #320] ; (8004990 <HAL_DMA_IRQHandler+0x1b0>)
  1119. 800484e: 428b cmp r3, r1
  1120. 8004850: d016 beq.n 8004880 <HAL_DMA_IRQHandler+0xa0>
  1121. 8004852: 3114 adds r1, #20
  1122. 8004854: 428b cmp r3, r1
  1123. 8004856: d015 beq.n 8004884 <HAL_DMA_IRQHandler+0xa4>
  1124. 8004858: 3114 adds r1, #20
  1125. 800485a: 428b cmp r3, r1
  1126. 800485c: d014 beq.n 8004888 <HAL_DMA_IRQHandler+0xa8>
  1127. 800485e: 3114 adds r1, #20
  1128. 8004860: 428b cmp r3, r1
  1129. 8004862: d014 beq.n 800488e <HAL_DMA_IRQHandler+0xae>
  1130. 8004864: 3114 adds r1, #20
  1131. 8004866: 428b cmp r3, r1
  1132. 8004868: d014 beq.n 8004894 <HAL_DMA_IRQHandler+0xb4>
  1133. 800486a: 3114 adds r1, #20
  1134. 800486c: 428b cmp r3, r1
  1135. 800486e: d014 beq.n 800489a <HAL_DMA_IRQHandler+0xba>
  1136. 8004870: 4293 cmp r3, r2
  1137. 8004872: bf14 ite ne
  1138. 8004874: f44f 2380 movne.w r3, #262144 ; 0x40000
  1139. 8004878: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  1140. 800487c: 4a45 ldr r2, [pc, #276] ; (8004994 <HAL_DMA_IRQHandler+0x1b4>)
  1141. 800487e: e7d7 b.n 8004830 <HAL_DMA_IRQHandler+0x50>
  1142. 8004880: 2304 movs r3, #4
  1143. 8004882: e7fb b.n 800487c <HAL_DMA_IRQHandler+0x9c>
  1144. 8004884: 2340 movs r3, #64 ; 0x40
  1145. 8004886: e7f9 b.n 800487c <HAL_DMA_IRQHandler+0x9c>
  1146. 8004888: f44f 6380 mov.w r3, #1024 ; 0x400
  1147. 800488c: e7f6 b.n 800487c <HAL_DMA_IRQHandler+0x9c>
  1148. 800488e: f44f 4380 mov.w r3, #16384 ; 0x4000
  1149. 8004892: e7f3 b.n 800487c <HAL_DMA_IRQHandler+0x9c>
  1150. 8004894: f44f 2380 mov.w r3, #262144 ; 0x40000
  1151. 8004898: e7f0 b.n 800487c <HAL_DMA_IRQHandler+0x9c>
  1152. 800489a: f44f 0380 mov.w r3, #4194304 ; 0x400000
  1153. 800489e: e7ed b.n 800487c <HAL_DMA_IRQHandler+0x9c>
  1154. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  1155. 80048a0: 2502 movs r5, #2
  1156. 80048a2: 4095 lsls r5, r2
  1157. 80048a4: 4225 tst r5, r4
  1158. 80048a6: d057 beq.n 8004958 <HAL_DMA_IRQHandler+0x178>
  1159. 80048a8: 078d lsls r5, r1, #30
  1160. 80048aa: d555 bpl.n 8004958 <HAL_DMA_IRQHandler+0x178>
  1161. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  1162. 80048ac: 681a ldr r2, [r3, #0]
  1163. 80048ae: 0694 lsls r4, r2, #26
  1164. 80048b0: d406 bmi.n 80048c0 <HAL_DMA_IRQHandler+0xe0>
  1165. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  1166. 80048b2: 681a ldr r2, [r3, #0]
  1167. 80048b4: f022 020a bic.w r2, r2, #10
  1168. 80048b8: 601a str r2, [r3, #0]
  1169. hdma->State = HAL_DMA_STATE_READY;
  1170. 80048ba: 2201 movs r2, #1
  1171. 80048bc: f880 2021 strb.w r2, [r0, #33] ; 0x21
  1172. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  1173. 80048c0: 4a31 ldr r2, [pc, #196] ; (8004988 <HAL_DMA_IRQHandler+0x1a8>)
  1174. 80048c2: 4293 cmp r3, r2
  1175. 80048c4: d91e bls.n 8004904 <HAL_DMA_IRQHandler+0x124>
  1176. 80048c6: f502 7262 add.w r2, r2, #904 ; 0x388
  1177. 80048ca: 4293 cmp r3, r2
  1178. 80048cc: d013 beq.n 80048f6 <HAL_DMA_IRQHandler+0x116>
  1179. 80048ce: 3214 adds r2, #20
  1180. 80048d0: 4293 cmp r3, r2
  1181. 80048d2: d012 beq.n 80048fa <HAL_DMA_IRQHandler+0x11a>
  1182. 80048d4: 3214 adds r2, #20
  1183. 80048d6: 4293 cmp r3, r2
  1184. 80048d8: d011 beq.n 80048fe <HAL_DMA_IRQHandler+0x11e>
  1185. 80048da: 3214 adds r2, #20
  1186. 80048dc: 4293 cmp r3, r2
  1187. 80048de: bf0c ite eq
  1188. 80048e0: f44f 5300 moveq.w r3, #8192 ; 0x2000
  1189. 80048e4: f44f 3300 movne.w r3, #131072 ; 0x20000
  1190. 80048e8: 4a28 ldr r2, [pc, #160] ; (800498c <HAL_DMA_IRQHandler+0x1ac>)
  1191. 80048ea: 6053 str r3, [r2, #4]
  1192. __HAL_UNLOCK(hdma);
  1193. 80048ec: 2300 movs r3, #0
  1194. 80048ee: f880 3020 strb.w r3, [r0, #32]
  1195. if(hdma->XferCpltCallback != NULL)
  1196. 80048f2: 6a83 ldr r3, [r0, #40] ; 0x28
  1197. 80048f4: e79e b.n 8004834 <HAL_DMA_IRQHandler+0x54>
  1198. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  1199. 80048f6: 2302 movs r3, #2
  1200. 80048f8: e7f6 b.n 80048e8 <HAL_DMA_IRQHandler+0x108>
  1201. 80048fa: 2320 movs r3, #32
  1202. 80048fc: e7f4 b.n 80048e8 <HAL_DMA_IRQHandler+0x108>
  1203. 80048fe: f44f 7300 mov.w r3, #512 ; 0x200
  1204. 8004902: e7f1 b.n 80048e8 <HAL_DMA_IRQHandler+0x108>
  1205. 8004904: 4922 ldr r1, [pc, #136] ; (8004990 <HAL_DMA_IRQHandler+0x1b0>)
  1206. 8004906: 428b cmp r3, r1
  1207. 8004908: d016 beq.n 8004938 <HAL_DMA_IRQHandler+0x158>
  1208. 800490a: 3114 adds r1, #20
  1209. 800490c: 428b cmp r3, r1
  1210. 800490e: d015 beq.n 800493c <HAL_DMA_IRQHandler+0x15c>
  1211. 8004910: 3114 adds r1, #20
  1212. 8004912: 428b cmp r3, r1
  1213. 8004914: d014 beq.n 8004940 <HAL_DMA_IRQHandler+0x160>
  1214. 8004916: 3114 adds r1, #20
  1215. 8004918: 428b cmp r3, r1
  1216. 800491a: d014 beq.n 8004946 <HAL_DMA_IRQHandler+0x166>
  1217. 800491c: 3114 adds r1, #20
  1218. 800491e: 428b cmp r3, r1
  1219. 8004920: d014 beq.n 800494c <HAL_DMA_IRQHandler+0x16c>
  1220. 8004922: 3114 adds r1, #20
  1221. 8004924: 428b cmp r3, r1
  1222. 8004926: d014 beq.n 8004952 <HAL_DMA_IRQHandler+0x172>
  1223. 8004928: 4293 cmp r3, r2
  1224. 800492a: bf14 ite ne
  1225. 800492c: f44f 3300 movne.w r3, #131072 ; 0x20000
  1226. 8004930: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  1227. 8004934: 4a17 ldr r2, [pc, #92] ; (8004994 <HAL_DMA_IRQHandler+0x1b4>)
  1228. 8004936: e7d8 b.n 80048ea <HAL_DMA_IRQHandler+0x10a>
  1229. 8004938: 2302 movs r3, #2
  1230. 800493a: e7fb b.n 8004934 <HAL_DMA_IRQHandler+0x154>
  1231. 800493c: 2320 movs r3, #32
  1232. 800493e: e7f9 b.n 8004934 <HAL_DMA_IRQHandler+0x154>
  1233. 8004940: f44f 7300 mov.w r3, #512 ; 0x200
  1234. 8004944: e7f6 b.n 8004934 <HAL_DMA_IRQHandler+0x154>
  1235. 8004946: f44f 5300 mov.w r3, #8192 ; 0x2000
  1236. 800494a: e7f3 b.n 8004934 <HAL_DMA_IRQHandler+0x154>
  1237. 800494c: f44f 3300 mov.w r3, #131072 ; 0x20000
  1238. 8004950: e7f0 b.n 8004934 <HAL_DMA_IRQHandler+0x154>
  1239. 8004952: f44f 1300 mov.w r3, #2097152 ; 0x200000
  1240. 8004956: e7ed b.n 8004934 <HAL_DMA_IRQHandler+0x154>
  1241. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  1242. 8004958: 2508 movs r5, #8
  1243. 800495a: 4095 lsls r5, r2
  1244. 800495c: 4225 tst r5, r4
  1245. 800495e: d011 beq.n 8004984 <HAL_DMA_IRQHandler+0x1a4>
  1246. 8004960: 0709 lsls r1, r1, #28
  1247. 8004962: d50f bpl.n 8004984 <HAL_DMA_IRQHandler+0x1a4>
  1248. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  1249. 8004964: 6819 ldr r1, [r3, #0]
  1250. 8004966: f021 010e bic.w r1, r1, #14
  1251. 800496a: 6019 str r1, [r3, #0]
  1252. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  1253. 800496c: 2301 movs r3, #1
  1254. 800496e: fa03 f202 lsl.w r2, r3, r2
  1255. 8004972: 6072 str r2, [r6, #4]
  1256. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  1257. 8004974: 6383 str r3, [r0, #56] ; 0x38
  1258. hdma->State = HAL_DMA_STATE_READY;
  1259. 8004976: f880 3021 strb.w r3, [r0, #33] ; 0x21
  1260. __HAL_UNLOCK(hdma);
  1261. 800497a: 2300 movs r3, #0
  1262. 800497c: f880 3020 strb.w r3, [r0, #32]
  1263. if (hdma->XferErrorCallback != NULL)
  1264. 8004980: 6b03 ldr r3, [r0, #48] ; 0x30
  1265. 8004982: e757 b.n 8004834 <HAL_DMA_IRQHandler+0x54>
  1266. }
  1267. 8004984: bc70 pop {r4, r5, r6}
  1268. 8004986: 4770 bx lr
  1269. 8004988: 40020080 .word 0x40020080
  1270. 800498c: 40020400 .word 0x40020400
  1271. 8004990: 40020008 .word 0x40020008
  1272. 8004994: 40020000 .word 0x40020000
  1273. 08004998 <HAL_GPIO_Init>:
  1274. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1275. * the configuration information for the specified GPIO peripheral.
  1276. * @retval None
  1277. */
  1278. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1279. {
  1280. 8004998: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1281. uint32_t position;
  1282. uint32_t ioposition = 0x00U;
  1283. uint32_t iocurrent = 0x00U;
  1284. uint32_t temp = 0x00U;
  1285. uint32_t config = 0x00U;
  1286. 800499c: 2200 movs r2, #0
  1287. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1288. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1289. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1290. /* Configure the port pins */
  1291. for (position = 0U; position < GPIO_NUMBER; position++)
  1292. 800499e: 4616 mov r6, r2
  1293. /*--------------------- EXTI Mode Configuration ------------------------*/
  1294. /* Configure the External Interrupt or event for the current IO */
  1295. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1296. {
  1297. /* Enable AFIO Clock */
  1298. __HAL_RCC_AFIO_CLK_ENABLE();
  1299. 80049a0: 4f6c ldr r7, [pc, #432] ; (8004b54 <HAL_GPIO_Init+0x1bc>)
  1300. 80049a2: 4b6d ldr r3, [pc, #436] ; (8004b58 <HAL_GPIO_Init+0x1c0>)
  1301. temp = AFIO->EXTICR[position >> 2U];
  1302. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1303. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1304. 80049a4: f8df e1b8 ldr.w lr, [pc, #440] ; 8004b60 <HAL_GPIO_Init+0x1c8>
  1305. switch (GPIO_Init->Mode)
  1306. 80049a8: f8df c1b8 ldr.w ip, [pc, #440] ; 8004b64 <HAL_GPIO_Init+0x1cc>
  1307. ioposition = (0x01U << position);
  1308. 80049ac: f04f 0801 mov.w r8, #1
  1309. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1310. 80049b0: 680c ldr r4, [r1, #0]
  1311. ioposition = (0x01U << position);
  1312. 80049b2: fa08 f806 lsl.w r8, r8, r6
  1313. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1314. 80049b6: ea08 0404 and.w r4, r8, r4
  1315. if (iocurrent == ioposition)
  1316. 80049ba: 45a0 cmp r8, r4
  1317. 80049bc: f040 8085 bne.w 8004aca <HAL_GPIO_Init+0x132>
  1318. switch (GPIO_Init->Mode)
  1319. 80049c0: 684d ldr r5, [r1, #4]
  1320. 80049c2: 2d12 cmp r5, #18
  1321. 80049c4: f000 80b7 beq.w 8004b36 <HAL_GPIO_Init+0x19e>
  1322. 80049c8: f200 808d bhi.w 8004ae6 <HAL_GPIO_Init+0x14e>
  1323. 80049cc: 2d02 cmp r5, #2
  1324. 80049ce: f000 80af beq.w 8004b30 <HAL_GPIO_Init+0x198>
  1325. 80049d2: f200 8081 bhi.w 8004ad8 <HAL_GPIO_Init+0x140>
  1326. 80049d6: 2d00 cmp r5, #0
  1327. 80049d8: f000 8091 beq.w 8004afe <HAL_GPIO_Init+0x166>
  1328. 80049dc: 2d01 cmp r5, #1
  1329. 80049de: f000 80a5 beq.w 8004b2c <HAL_GPIO_Init+0x194>
  1330. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1331. 80049e2: f04f 090f mov.w r9, #15
  1332. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1333. 80049e6: 2cff cmp r4, #255 ; 0xff
  1334. 80049e8: bf93 iteet ls
  1335. 80049ea: 4682 movls sl, r0
  1336. 80049ec: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1337. 80049f0: 3d08 subhi r5, #8
  1338. 80049f2: f8d0 b000 ldrls.w fp, [r0]
  1339. 80049f6: bf92 itee ls
  1340. 80049f8: 00b5 lslls r5, r6, #2
  1341. 80049fa: f8d0 b004 ldrhi.w fp, [r0, #4]
  1342. 80049fe: 00ad lslhi r5, r5, #2
  1343. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1344. 8004a00: fa09 f805 lsl.w r8, r9, r5
  1345. 8004a04: ea2b 0808 bic.w r8, fp, r8
  1346. 8004a08: fa02 f505 lsl.w r5, r2, r5
  1347. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1348. 8004a0c: bf88 it hi
  1349. 8004a0e: f100 0a04 addhi.w sl, r0, #4
  1350. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1351. 8004a12: ea48 0505 orr.w r5, r8, r5
  1352. 8004a16: f8ca 5000 str.w r5, [sl]
  1353. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1354. 8004a1a: f8d1 a004 ldr.w sl, [r1, #4]
  1355. 8004a1e: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1356. 8004a22: d052 beq.n 8004aca <HAL_GPIO_Init+0x132>
  1357. __HAL_RCC_AFIO_CLK_ENABLE();
  1358. 8004a24: 69bd ldr r5, [r7, #24]
  1359. 8004a26: f026 0803 bic.w r8, r6, #3
  1360. 8004a2a: f045 0501 orr.w r5, r5, #1
  1361. 8004a2e: 61bd str r5, [r7, #24]
  1362. 8004a30: 69bd ldr r5, [r7, #24]
  1363. 8004a32: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1364. 8004a36: f005 0501 and.w r5, r5, #1
  1365. 8004a3a: 9501 str r5, [sp, #4]
  1366. 8004a3c: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1367. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1368. 8004a40: f006 0b03 and.w fp, r6, #3
  1369. __HAL_RCC_AFIO_CLK_ENABLE();
  1370. 8004a44: 9d01 ldr r5, [sp, #4]
  1371. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1372. 8004a46: ea4f 0b8b mov.w fp, fp, lsl #2
  1373. temp = AFIO->EXTICR[position >> 2U];
  1374. 8004a4a: f8d8 5008 ldr.w r5, [r8, #8]
  1375. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1376. 8004a4e: fa09 f90b lsl.w r9, r9, fp
  1377. 8004a52: ea25 0909 bic.w r9, r5, r9
  1378. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1379. 8004a56: 4d41 ldr r5, [pc, #260] ; (8004b5c <HAL_GPIO_Init+0x1c4>)
  1380. 8004a58: 42a8 cmp r0, r5
  1381. 8004a5a: d071 beq.n 8004b40 <HAL_GPIO_Init+0x1a8>
  1382. 8004a5c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1383. 8004a60: 42a8 cmp r0, r5
  1384. 8004a62: d06f beq.n 8004b44 <HAL_GPIO_Init+0x1ac>
  1385. 8004a64: f505 6580 add.w r5, r5, #1024 ; 0x400
  1386. 8004a68: 42a8 cmp r0, r5
  1387. 8004a6a: d06d beq.n 8004b48 <HAL_GPIO_Init+0x1b0>
  1388. 8004a6c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1389. 8004a70: 42a8 cmp r0, r5
  1390. 8004a72: d06b beq.n 8004b4c <HAL_GPIO_Init+0x1b4>
  1391. 8004a74: f505 6580 add.w r5, r5, #1024 ; 0x400
  1392. 8004a78: 42a8 cmp r0, r5
  1393. 8004a7a: d069 beq.n 8004b50 <HAL_GPIO_Init+0x1b8>
  1394. 8004a7c: 4570 cmp r0, lr
  1395. 8004a7e: bf0c ite eq
  1396. 8004a80: 2505 moveq r5, #5
  1397. 8004a82: 2506 movne r5, #6
  1398. 8004a84: fa05 f50b lsl.w r5, r5, fp
  1399. 8004a88: ea45 0509 orr.w r5, r5, r9
  1400. AFIO->EXTICR[position >> 2U] = temp;
  1401. 8004a8c: f8c8 5008 str.w r5, [r8, #8]
  1402. /* Configure the interrupt mask */
  1403. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1404. {
  1405. SET_BIT(EXTI->IMR, iocurrent);
  1406. 8004a90: 681d ldr r5, [r3, #0]
  1407. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1408. 8004a92: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1409. SET_BIT(EXTI->IMR, iocurrent);
  1410. 8004a96: bf14 ite ne
  1411. 8004a98: 4325 orrne r5, r4
  1412. }
  1413. else
  1414. {
  1415. CLEAR_BIT(EXTI->IMR, iocurrent);
  1416. 8004a9a: 43a5 biceq r5, r4
  1417. 8004a9c: 601d str r5, [r3, #0]
  1418. }
  1419. /* Configure the event mask */
  1420. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1421. {
  1422. SET_BIT(EXTI->EMR, iocurrent);
  1423. 8004a9e: 685d ldr r5, [r3, #4]
  1424. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1425. 8004aa0: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1426. SET_BIT(EXTI->EMR, iocurrent);
  1427. 8004aa4: bf14 ite ne
  1428. 8004aa6: 4325 orrne r5, r4
  1429. }
  1430. else
  1431. {
  1432. CLEAR_BIT(EXTI->EMR, iocurrent);
  1433. 8004aa8: 43a5 biceq r5, r4
  1434. 8004aaa: 605d str r5, [r3, #4]
  1435. }
  1436. /* Enable or disable the rising trigger */
  1437. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1438. {
  1439. SET_BIT(EXTI->RTSR, iocurrent);
  1440. 8004aac: 689d ldr r5, [r3, #8]
  1441. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1442. 8004aae: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1443. SET_BIT(EXTI->RTSR, iocurrent);
  1444. 8004ab2: bf14 ite ne
  1445. 8004ab4: 4325 orrne r5, r4
  1446. }
  1447. else
  1448. {
  1449. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1450. 8004ab6: 43a5 biceq r5, r4
  1451. 8004ab8: 609d str r5, [r3, #8]
  1452. }
  1453. /* Enable or disable the falling trigger */
  1454. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1455. {
  1456. SET_BIT(EXTI->FTSR, iocurrent);
  1457. 8004aba: 68dd ldr r5, [r3, #12]
  1458. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1459. 8004abc: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1460. SET_BIT(EXTI->FTSR, iocurrent);
  1461. 8004ac0: bf14 ite ne
  1462. 8004ac2: 432c orrne r4, r5
  1463. }
  1464. else
  1465. {
  1466. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1467. 8004ac4: ea25 0404 biceq.w r4, r5, r4
  1468. 8004ac8: 60dc str r4, [r3, #12]
  1469. for (position = 0U; position < GPIO_NUMBER; position++)
  1470. 8004aca: 3601 adds r6, #1
  1471. 8004acc: 2e10 cmp r6, #16
  1472. 8004ace: f47f af6d bne.w 80049ac <HAL_GPIO_Init+0x14>
  1473. }
  1474. }
  1475. }
  1476. }
  1477. }
  1478. 8004ad2: b003 add sp, #12
  1479. 8004ad4: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1480. switch (GPIO_Init->Mode)
  1481. 8004ad8: 2d03 cmp r5, #3
  1482. 8004ada: d025 beq.n 8004b28 <HAL_GPIO_Init+0x190>
  1483. 8004adc: 2d11 cmp r5, #17
  1484. 8004ade: d180 bne.n 80049e2 <HAL_GPIO_Init+0x4a>
  1485. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1486. 8004ae0: 68ca ldr r2, [r1, #12]
  1487. 8004ae2: 3204 adds r2, #4
  1488. break;
  1489. 8004ae4: e77d b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1490. switch (GPIO_Init->Mode)
  1491. 8004ae6: 4565 cmp r5, ip
  1492. 8004ae8: d009 beq.n 8004afe <HAL_GPIO_Init+0x166>
  1493. 8004aea: d812 bhi.n 8004b12 <HAL_GPIO_Init+0x17a>
  1494. 8004aec: f8df 9078 ldr.w r9, [pc, #120] ; 8004b68 <HAL_GPIO_Init+0x1d0>
  1495. 8004af0: 454d cmp r5, r9
  1496. 8004af2: d004 beq.n 8004afe <HAL_GPIO_Init+0x166>
  1497. 8004af4: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1498. 8004af8: 454d cmp r5, r9
  1499. 8004afa: f47f af72 bne.w 80049e2 <HAL_GPIO_Init+0x4a>
  1500. if (GPIO_Init->Pull == GPIO_NOPULL)
  1501. 8004afe: 688a ldr r2, [r1, #8]
  1502. 8004b00: b1e2 cbz r2, 8004b3c <HAL_GPIO_Init+0x1a4>
  1503. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1504. 8004b02: 2a01 cmp r2, #1
  1505. GPIOx->BSRR = ioposition;
  1506. 8004b04: bf0c ite eq
  1507. 8004b06: f8c0 8010 streq.w r8, [r0, #16]
  1508. GPIOx->BRR = ioposition;
  1509. 8004b0a: f8c0 8014 strne.w r8, [r0, #20]
  1510. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1511. 8004b0e: 2208 movs r2, #8
  1512. 8004b10: e767 b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1513. switch (GPIO_Init->Mode)
  1514. 8004b12: f8df 9058 ldr.w r9, [pc, #88] ; 8004b6c <HAL_GPIO_Init+0x1d4>
  1515. 8004b16: 454d cmp r5, r9
  1516. 8004b18: d0f1 beq.n 8004afe <HAL_GPIO_Init+0x166>
  1517. 8004b1a: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1518. 8004b1e: 454d cmp r5, r9
  1519. 8004b20: d0ed beq.n 8004afe <HAL_GPIO_Init+0x166>
  1520. 8004b22: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1521. 8004b26: e7e7 b.n 8004af8 <HAL_GPIO_Init+0x160>
  1522. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1523. 8004b28: 2200 movs r2, #0
  1524. 8004b2a: e75a b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1525. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1526. 8004b2c: 68ca ldr r2, [r1, #12]
  1527. break;
  1528. 8004b2e: e758 b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1529. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1530. 8004b30: 68ca ldr r2, [r1, #12]
  1531. 8004b32: 3208 adds r2, #8
  1532. break;
  1533. 8004b34: e755 b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1534. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1535. 8004b36: 68ca ldr r2, [r1, #12]
  1536. 8004b38: 320c adds r2, #12
  1537. break;
  1538. 8004b3a: e752 b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1539. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1540. 8004b3c: 2204 movs r2, #4
  1541. 8004b3e: e750 b.n 80049e2 <HAL_GPIO_Init+0x4a>
  1542. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1543. 8004b40: 2500 movs r5, #0
  1544. 8004b42: e79f b.n 8004a84 <HAL_GPIO_Init+0xec>
  1545. 8004b44: 2501 movs r5, #1
  1546. 8004b46: e79d b.n 8004a84 <HAL_GPIO_Init+0xec>
  1547. 8004b48: 2502 movs r5, #2
  1548. 8004b4a: e79b b.n 8004a84 <HAL_GPIO_Init+0xec>
  1549. 8004b4c: 2503 movs r5, #3
  1550. 8004b4e: e799 b.n 8004a84 <HAL_GPIO_Init+0xec>
  1551. 8004b50: 2504 movs r5, #4
  1552. 8004b52: e797 b.n 8004a84 <HAL_GPIO_Init+0xec>
  1553. 8004b54: 40021000 .word 0x40021000
  1554. 8004b58: 40010400 .word 0x40010400
  1555. 8004b5c: 40010800 .word 0x40010800
  1556. 8004b60: 40011c00 .word 0x40011c00
  1557. 8004b64: 10210000 .word 0x10210000
  1558. 8004b68: 10110000 .word 0x10110000
  1559. 8004b6c: 10310000 .word 0x10310000
  1560. 08004b70 <HAL_GPIO_WritePin>:
  1561. {
  1562. /* Check the parameters */
  1563. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1564. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1565. if (PinState != GPIO_PIN_RESET)
  1566. 8004b70: b10a cbz r2, 8004b76 <HAL_GPIO_WritePin+0x6>
  1567. {
  1568. GPIOx->BSRR = GPIO_Pin;
  1569. }
  1570. else
  1571. {
  1572. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1573. 8004b72: 6101 str r1, [r0, #16]
  1574. 8004b74: 4770 bx lr
  1575. 8004b76: 0409 lsls r1, r1, #16
  1576. 8004b78: e7fb b.n 8004b72 <HAL_GPIO_WritePin+0x2>
  1577. 08004b7a <HAL_GPIO_TogglePin>:
  1578. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1579. {
  1580. /* Check the parameters */
  1581. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1582. GPIOx->ODR ^= GPIO_Pin;
  1583. 8004b7a: 68c3 ldr r3, [r0, #12]
  1584. 8004b7c: 4059 eors r1, r3
  1585. 8004b7e: 60c1 str r1, [r0, #12]
  1586. 8004b80: 4770 bx lr
  1587. ...
  1588. 08004b84 <HAL_RCC_OscConfig>:
  1589. /* Check the parameters */
  1590. assert_param(RCC_OscInitStruct != NULL);
  1591. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1592. /*------------------------------- HSE Configuration ------------------------*/
  1593. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1594. 8004b84: 6803 ldr r3, [r0, #0]
  1595. {
  1596. 8004b86: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1597. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1598. 8004b8a: 07db lsls r3, r3, #31
  1599. {
  1600. 8004b8c: 4605 mov r5, r0
  1601. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1602. 8004b8e: d410 bmi.n 8004bb2 <HAL_RCC_OscConfig+0x2e>
  1603. }
  1604. }
  1605. }
  1606. }
  1607. /*----------------------------- HSI Configuration --------------------------*/
  1608. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1609. 8004b90: 682b ldr r3, [r5, #0]
  1610. 8004b92: 079f lsls r7, r3, #30
  1611. 8004b94: d45e bmi.n 8004c54 <HAL_RCC_OscConfig+0xd0>
  1612. }
  1613. }
  1614. }
  1615. }
  1616. /*------------------------------ LSI Configuration -------------------------*/
  1617. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1618. 8004b96: 682b ldr r3, [r5, #0]
  1619. 8004b98: 0719 lsls r1, r3, #28
  1620. 8004b9a: f100 8095 bmi.w 8004cc8 <HAL_RCC_OscConfig+0x144>
  1621. }
  1622. }
  1623. }
  1624. }
  1625. /*------------------------------ LSE Configuration -------------------------*/
  1626. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1627. 8004b9e: 682b ldr r3, [r5, #0]
  1628. 8004ba0: 075a lsls r2, r3, #29
  1629. 8004ba2: f100 80bf bmi.w 8004d24 <HAL_RCC_OscConfig+0x1a0>
  1630. #endif /* RCC_CR_PLL2ON */
  1631. /*-------------------------------- PLL Configuration -----------------------*/
  1632. /* Check the parameters */
  1633. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1634. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1635. 8004ba6: 69ea ldr r2, [r5, #28]
  1636. 8004ba8: 2a00 cmp r2, #0
  1637. 8004baa: f040 812d bne.w 8004e08 <HAL_RCC_OscConfig+0x284>
  1638. {
  1639. return HAL_ERROR;
  1640. }
  1641. }
  1642. return HAL_OK;
  1643. 8004bae: 2000 movs r0, #0
  1644. 8004bb0: e014 b.n 8004bdc <HAL_RCC_OscConfig+0x58>
  1645. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1646. 8004bb2: 4c90 ldr r4, [pc, #576] ; (8004df4 <HAL_RCC_OscConfig+0x270>)
  1647. 8004bb4: 6863 ldr r3, [r4, #4]
  1648. 8004bb6: f003 030c and.w r3, r3, #12
  1649. 8004bba: 2b04 cmp r3, #4
  1650. 8004bbc: d007 beq.n 8004bce <HAL_RCC_OscConfig+0x4a>
  1651. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1652. 8004bbe: 6863 ldr r3, [r4, #4]
  1653. 8004bc0: f003 030c and.w r3, r3, #12
  1654. 8004bc4: 2b08 cmp r3, #8
  1655. 8004bc6: d10c bne.n 8004be2 <HAL_RCC_OscConfig+0x5e>
  1656. 8004bc8: 6863 ldr r3, [r4, #4]
  1657. 8004bca: 03de lsls r6, r3, #15
  1658. 8004bcc: d509 bpl.n 8004be2 <HAL_RCC_OscConfig+0x5e>
  1659. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1660. 8004bce: 6823 ldr r3, [r4, #0]
  1661. 8004bd0: 039c lsls r4, r3, #14
  1662. 8004bd2: d5dd bpl.n 8004b90 <HAL_RCC_OscConfig+0xc>
  1663. 8004bd4: 686b ldr r3, [r5, #4]
  1664. 8004bd6: 2b00 cmp r3, #0
  1665. 8004bd8: d1da bne.n 8004b90 <HAL_RCC_OscConfig+0xc>
  1666. return HAL_ERROR;
  1667. 8004bda: 2001 movs r0, #1
  1668. }
  1669. 8004bdc: b002 add sp, #8
  1670. 8004bde: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1671. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1672. 8004be2: 686b ldr r3, [r5, #4]
  1673. 8004be4: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1674. 8004be8: d110 bne.n 8004c0c <HAL_RCC_OscConfig+0x88>
  1675. 8004bea: 6823 ldr r3, [r4, #0]
  1676. 8004bec: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1677. 8004bf0: 6023 str r3, [r4, #0]
  1678. tickstart = HAL_GetTick();
  1679. 8004bf2: f7ff fb59 bl 80042a8 <HAL_GetTick>
  1680. 8004bf6: 4606 mov r6, r0
  1681. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1682. 8004bf8: 6823 ldr r3, [r4, #0]
  1683. 8004bfa: 0398 lsls r0, r3, #14
  1684. 8004bfc: d4c8 bmi.n 8004b90 <HAL_RCC_OscConfig+0xc>
  1685. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1686. 8004bfe: f7ff fb53 bl 80042a8 <HAL_GetTick>
  1687. 8004c02: 1b80 subs r0, r0, r6
  1688. 8004c04: 2864 cmp r0, #100 ; 0x64
  1689. 8004c06: d9f7 bls.n 8004bf8 <HAL_RCC_OscConfig+0x74>
  1690. return HAL_TIMEOUT;
  1691. 8004c08: 2003 movs r0, #3
  1692. 8004c0a: e7e7 b.n 8004bdc <HAL_RCC_OscConfig+0x58>
  1693. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1694. 8004c0c: b99b cbnz r3, 8004c36 <HAL_RCC_OscConfig+0xb2>
  1695. 8004c0e: 6823 ldr r3, [r4, #0]
  1696. 8004c10: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1697. 8004c14: 6023 str r3, [r4, #0]
  1698. 8004c16: 6823 ldr r3, [r4, #0]
  1699. 8004c18: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1700. 8004c1c: 6023 str r3, [r4, #0]
  1701. tickstart = HAL_GetTick();
  1702. 8004c1e: f7ff fb43 bl 80042a8 <HAL_GetTick>
  1703. 8004c22: 4606 mov r6, r0
  1704. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1705. 8004c24: 6823 ldr r3, [r4, #0]
  1706. 8004c26: 0399 lsls r1, r3, #14
  1707. 8004c28: d5b2 bpl.n 8004b90 <HAL_RCC_OscConfig+0xc>
  1708. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1709. 8004c2a: f7ff fb3d bl 80042a8 <HAL_GetTick>
  1710. 8004c2e: 1b80 subs r0, r0, r6
  1711. 8004c30: 2864 cmp r0, #100 ; 0x64
  1712. 8004c32: d9f7 bls.n 8004c24 <HAL_RCC_OscConfig+0xa0>
  1713. 8004c34: e7e8 b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1714. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1715. 8004c36: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1716. 8004c3a: 6823 ldr r3, [r4, #0]
  1717. 8004c3c: d103 bne.n 8004c46 <HAL_RCC_OscConfig+0xc2>
  1718. 8004c3e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1719. 8004c42: 6023 str r3, [r4, #0]
  1720. 8004c44: e7d1 b.n 8004bea <HAL_RCC_OscConfig+0x66>
  1721. 8004c46: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1722. 8004c4a: 6023 str r3, [r4, #0]
  1723. 8004c4c: 6823 ldr r3, [r4, #0]
  1724. 8004c4e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1725. 8004c52: e7cd b.n 8004bf0 <HAL_RCC_OscConfig+0x6c>
  1726. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1727. 8004c54: 4c67 ldr r4, [pc, #412] ; (8004df4 <HAL_RCC_OscConfig+0x270>)
  1728. 8004c56: 6863 ldr r3, [r4, #4]
  1729. 8004c58: f013 0f0c tst.w r3, #12
  1730. 8004c5c: d007 beq.n 8004c6e <HAL_RCC_OscConfig+0xea>
  1731. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1732. 8004c5e: 6863 ldr r3, [r4, #4]
  1733. 8004c60: f003 030c and.w r3, r3, #12
  1734. 8004c64: 2b08 cmp r3, #8
  1735. 8004c66: d110 bne.n 8004c8a <HAL_RCC_OscConfig+0x106>
  1736. 8004c68: 6863 ldr r3, [r4, #4]
  1737. 8004c6a: 03da lsls r2, r3, #15
  1738. 8004c6c: d40d bmi.n 8004c8a <HAL_RCC_OscConfig+0x106>
  1739. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1740. 8004c6e: 6823 ldr r3, [r4, #0]
  1741. 8004c70: 079b lsls r3, r3, #30
  1742. 8004c72: d502 bpl.n 8004c7a <HAL_RCC_OscConfig+0xf6>
  1743. 8004c74: 692b ldr r3, [r5, #16]
  1744. 8004c76: 2b01 cmp r3, #1
  1745. 8004c78: d1af bne.n 8004bda <HAL_RCC_OscConfig+0x56>
  1746. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1747. 8004c7a: 6823 ldr r3, [r4, #0]
  1748. 8004c7c: 696a ldr r2, [r5, #20]
  1749. 8004c7e: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1750. 8004c82: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1751. 8004c86: 6023 str r3, [r4, #0]
  1752. 8004c88: e785 b.n 8004b96 <HAL_RCC_OscConfig+0x12>
  1753. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1754. 8004c8a: 692a ldr r2, [r5, #16]
  1755. 8004c8c: 4b5a ldr r3, [pc, #360] ; (8004df8 <HAL_RCC_OscConfig+0x274>)
  1756. 8004c8e: b16a cbz r2, 8004cac <HAL_RCC_OscConfig+0x128>
  1757. __HAL_RCC_HSI_ENABLE();
  1758. 8004c90: 2201 movs r2, #1
  1759. 8004c92: 601a str r2, [r3, #0]
  1760. tickstart = HAL_GetTick();
  1761. 8004c94: f7ff fb08 bl 80042a8 <HAL_GetTick>
  1762. 8004c98: 4606 mov r6, r0
  1763. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1764. 8004c9a: 6823 ldr r3, [r4, #0]
  1765. 8004c9c: 079f lsls r7, r3, #30
  1766. 8004c9e: d4ec bmi.n 8004c7a <HAL_RCC_OscConfig+0xf6>
  1767. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1768. 8004ca0: f7ff fb02 bl 80042a8 <HAL_GetTick>
  1769. 8004ca4: 1b80 subs r0, r0, r6
  1770. 8004ca6: 2802 cmp r0, #2
  1771. 8004ca8: d9f7 bls.n 8004c9a <HAL_RCC_OscConfig+0x116>
  1772. 8004caa: e7ad b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1773. __HAL_RCC_HSI_DISABLE();
  1774. 8004cac: 601a str r2, [r3, #0]
  1775. tickstart = HAL_GetTick();
  1776. 8004cae: f7ff fafb bl 80042a8 <HAL_GetTick>
  1777. 8004cb2: 4606 mov r6, r0
  1778. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1779. 8004cb4: 6823 ldr r3, [r4, #0]
  1780. 8004cb6: 0798 lsls r0, r3, #30
  1781. 8004cb8: f57f af6d bpl.w 8004b96 <HAL_RCC_OscConfig+0x12>
  1782. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1783. 8004cbc: f7ff faf4 bl 80042a8 <HAL_GetTick>
  1784. 8004cc0: 1b80 subs r0, r0, r6
  1785. 8004cc2: 2802 cmp r0, #2
  1786. 8004cc4: d9f6 bls.n 8004cb4 <HAL_RCC_OscConfig+0x130>
  1787. 8004cc6: e79f b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1788. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1789. 8004cc8: 69aa ldr r2, [r5, #24]
  1790. 8004cca: 4c4a ldr r4, [pc, #296] ; (8004df4 <HAL_RCC_OscConfig+0x270>)
  1791. 8004ccc: 4b4b ldr r3, [pc, #300] ; (8004dfc <HAL_RCC_OscConfig+0x278>)
  1792. 8004cce: b1da cbz r2, 8004d08 <HAL_RCC_OscConfig+0x184>
  1793. __HAL_RCC_LSI_ENABLE();
  1794. 8004cd0: 2201 movs r2, #1
  1795. 8004cd2: 601a str r2, [r3, #0]
  1796. tickstart = HAL_GetTick();
  1797. 8004cd4: f7ff fae8 bl 80042a8 <HAL_GetTick>
  1798. 8004cd8: 4606 mov r6, r0
  1799. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1800. 8004cda: 6a63 ldr r3, [r4, #36] ; 0x24
  1801. 8004cdc: 079b lsls r3, r3, #30
  1802. 8004cde: d50d bpl.n 8004cfc <HAL_RCC_OscConfig+0x178>
  1803. * @param mdelay: specifies the delay time length, in milliseconds.
  1804. * @retval None
  1805. */
  1806. static void RCC_Delay(uint32_t mdelay)
  1807. {
  1808. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1809. 8004ce0: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1810. 8004ce4: 4b46 ldr r3, [pc, #280] ; (8004e00 <HAL_RCC_OscConfig+0x27c>)
  1811. 8004ce6: 681b ldr r3, [r3, #0]
  1812. 8004ce8: fbb3 f3f2 udiv r3, r3, r2
  1813. 8004cec: 9301 str r3, [sp, #4]
  1814. \brief No Operation
  1815. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  1816. */
  1817. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  1818. {
  1819. __ASM volatile ("nop");
  1820. 8004cee: bf00 nop
  1821. do
  1822. {
  1823. __NOP();
  1824. }
  1825. while (Delay --);
  1826. 8004cf0: 9b01 ldr r3, [sp, #4]
  1827. 8004cf2: 1e5a subs r2, r3, #1
  1828. 8004cf4: 9201 str r2, [sp, #4]
  1829. 8004cf6: 2b00 cmp r3, #0
  1830. 8004cf8: d1f9 bne.n 8004cee <HAL_RCC_OscConfig+0x16a>
  1831. 8004cfa: e750 b.n 8004b9e <HAL_RCC_OscConfig+0x1a>
  1832. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1833. 8004cfc: f7ff fad4 bl 80042a8 <HAL_GetTick>
  1834. 8004d00: 1b80 subs r0, r0, r6
  1835. 8004d02: 2802 cmp r0, #2
  1836. 8004d04: d9e9 bls.n 8004cda <HAL_RCC_OscConfig+0x156>
  1837. 8004d06: e77f b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1838. __HAL_RCC_LSI_DISABLE();
  1839. 8004d08: 601a str r2, [r3, #0]
  1840. tickstart = HAL_GetTick();
  1841. 8004d0a: f7ff facd bl 80042a8 <HAL_GetTick>
  1842. 8004d0e: 4606 mov r6, r0
  1843. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  1844. 8004d10: 6a63 ldr r3, [r4, #36] ; 0x24
  1845. 8004d12: 079f lsls r7, r3, #30
  1846. 8004d14: f57f af43 bpl.w 8004b9e <HAL_RCC_OscConfig+0x1a>
  1847. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1848. 8004d18: f7ff fac6 bl 80042a8 <HAL_GetTick>
  1849. 8004d1c: 1b80 subs r0, r0, r6
  1850. 8004d1e: 2802 cmp r0, #2
  1851. 8004d20: d9f6 bls.n 8004d10 <HAL_RCC_OscConfig+0x18c>
  1852. 8004d22: e771 b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1853. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  1854. 8004d24: 4c33 ldr r4, [pc, #204] ; (8004df4 <HAL_RCC_OscConfig+0x270>)
  1855. 8004d26: 69e3 ldr r3, [r4, #28]
  1856. 8004d28: 00d8 lsls r0, r3, #3
  1857. 8004d2a: d424 bmi.n 8004d76 <HAL_RCC_OscConfig+0x1f2>
  1858. pwrclkchanged = SET;
  1859. 8004d2c: 2701 movs r7, #1
  1860. __HAL_RCC_PWR_CLK_ENABLE();
  1861. 8004d2e: 69e3 ldr r3, [r4, #28]
  1862. 8004d30: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  1863. 8004d34: 61e3 str r3, [r4, #28]
  1864. 8004d36: 69e3 ldr r3, [r4, #28]
  1865. 8004d38: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  1866. 8004d3c: 9300 str r3, [sp, #0]
  1867. 8004d3e: 9b00 ldr r3, [sp, #0]
  1868. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1869. 8004d40: 4e30 ldr r6, [pc, #192] ; (8004e04 <HAL_RCC_OscConfig+0x280>)
  1870. 8004d42: 6833 ldr r3, [r6, #0]
  1871. 8004d44: 05d9 lsls r1, r3, #23
  1872. 8004d46: d518 bpl.n 8004d7a <HAL_RCC_OscConfig+0x1f6>
  1873. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1874. 8004d48: 68eb ldr r3, [r5, #12]
  1875. 8004d4a: 2b01 cmp r3, #1
  1876. 8004d4c: d126 bne.n 8004d9c <HAL_RCC_OscConfig+0x218>
  1877. 8004d4e: 6a23 ldr r3, [r4, #32]
  1878. 8004d50: f043 0301 orr.w r3, r3, #1
  1879. 8004d54: 6223 str r3, [r4, #32]
  1880. tickstart = HAL_GetTick();
  1881. 8004d56: f7ff faa7 bl 80042a8 <HAL_GetTick>
  1882. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1883. 8004d5a: f241 3688 movw r6, #5000 ; 0x1388
  1884. tickstart = HAL_GetTick();
  1885. 8004d5e: 4680 mov r8, r0
  1886. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  1887. 8004d60: 6a23 ldr r3, [r4, #32]
  1888. 8004d62: 079b lsls r3, r3, #30
  1889. 8004d64: d53f bpl.n 8004de6 <HAL_RCC_OscConfig+0x262>
  1890. if(pwrclkchanged == SET)
  1891. 8004d66: 2f00 cmp r7, #0
  1892. 8004d68: f43f af1d beq.w 8004ba6 <HAL_RCC_OscConfig+0x22>
  1893. __HAL_RCC_PWR_CLK_DISABLE();
  1894. 8004d6c: 69e3 ldr r3, [r4, #28]
  1895. 8004d6e: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  1896. 8004d72: 61e3 str r3, [r4, #28]
  1897. 8004d74: e717 b.n 8004ba6 <HAL_RCC_OscConfig+0x22>
  1898. FlagStatus pwrclkchanged = RESET;
  1899. 8004d76: 2700 movs r7, #0
  1900. 8004d78: e7e2 b.n 8004d40 <HAL_RCC_OscConfig+0x1bc>
  1901. SET_BIT(PWR->CR, PWR_CR_DBP);
  1902. 8004d7a: 6833 ldr r3, [r6, #0]
  1903. 8004d7c: f443 7380 orr.w r3, r3, #256 ; 0x100
  1904. 8004d80: 6033 str r3, [r6, #0]
  1905. tickstart = HAL_GetTick();
  1906. 8004d82: f7ff fa91 bl 80042a8 <HAL_GetTick>
  1907. 8004d86: 4680 mov r8, r0
  1908. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1909. 8004d88: 6833 ldr r3, [r6, #0]
  1910. 8004d8a: 05da lsls r2, r3, #23
  1911. 8004d8c: d4dc bmi.n 8004d48 <HAL_RCC_OscConfig+0x1c4>
  1912. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  1913. 8004d8e: f7ff fa8b bl 80042a8 <HAL_GetTick>
  1914. 8004d92: eba0 0008 sub.w r0, r0, r8
  1915. 8004d96: 2864 cmp r0, #100 ; 0x64
  1916. 8004d98: d9f6 bls.n 8004d88 <HAL_RCC_OscConfig+0x204>
  1917. 8004d9a: e735 b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1918. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1919. 8004d9c: b9ab cbnz r3, 8004dca <HAL_RCC_OscConfig+0x246>
  1920. 8004d9e: 6a23 ldr r3, [r4, #32]
  1921. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1922. 8004da0: f241 3888 movw r8, #5000 ; 0x1388
  1923. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1924. 8004da4: f023 0301 bic.w r3, r3, #1
  1925. 8004da8: 6223 str r3, [r4, #32]
  1926. 8004daa: 6a23 ldr r3, [r4, #32]
  1927. 8004dac: f023 0304 bic.w r3, r3, #4
  1928. 8004db0: 6223 str r3, [r4, #32]
  1929. tickstart = HAL_GetTick();
  1930. 8004db2: f7ff fa79 bl 80042a8 <HAL_GetTick>
  1931. 8004db6: 4606 mov r6, r0
  1932. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  1933. 8004db8: 6a23 ldr r3, [r4, #32]
  1934. 8004dba: 0798 lsls r0, r3, #30
  1935. 8004dbc: d5d3 bpl.n 8004d66 <HAL_RCC_OscConfig+0x1e2>
  1936. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1937. 8004dbe: f7ff fa73 bl 80042a8 <HAL_GetTick>
  1938. 8004dc2: 1b80 subs r0, r0, r6
  1939. 8004dc4: 4540 cmp r0, r8
  1940. 8004dc6: d9f7 bls.n 8004db8 <HAL_RCC_OscConfig+0x234>
  1941. 8004dc8: e71e b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1942. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1943. 8004dca: 2b05 cmp r3, #5
  1944. 8004dcc: 6a23 ldr r3, [r4, #32]
  1945. 8004dce: d103 bne.n 8004dd8 <HAL_RCC_OscConfig+0x254>
  1946. 8004dd0: f043 0304 orr.w r3, r3, #4
  1947. 8004dd4: 6223 str r3, [r4, #32]
  1948. 8004dd6: e7ba b.n 8004d4e <HAL_RCC_OscConfig+0x1ca>
  1949. 8004dd8: f023 0301 bic.w r3, r3, #1
  1950. 8004ddc: 6223 str r3, [r4, #32]
  1951. 8004dde: 6a23 ldr r3, [r4, #32]
  1952. 8004de0: f023 0304 bic.w r3, r3, #4
  1953. 8004de4: e7b6 b.n 8004d54 <HAL_RCC_OscConfig+0x1d0>
  1954. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1955. 8004de6: f7ff fa5f bl 80042a8 <HAL_GetTick>
  1956. 8004dea: eba0 0008 sub.w r0, r0, r8
  1957. 8004dee: 42b0 cmp r0, r6
  1958. 8004df0: d9b6 bls.n 8004d60 <HAL_RCC_OscConfig+0x1dc>
  1959. 8004df2: e709 b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  1960. 8004df4: 40021000 .word 0x40021000
  1961. 8004df8: 42420000 .word 0x42420000
  1962. 8004dfc: 42420480 .word 0x42420480
  1963. 8004e00: 20000008 .word 0x20000008
  1964. 8004e04: 40007000 .word 0x40007000
  1965. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1966. 8004e08: 4c22 ldr r4, [pc, #136] ; (8004e94 <HAL_RCC_OscConfig+0x310>)
  1967. 8004e0a: 6863 ldr r3, [r4, #4]
  1968. 8004e0c: f003 030c and.w r3, r3, #12
  1969. 8004e10: 2b08 cmp r3, #8
  1970. 8004e12: f43f aee2 beq.w 8004bda <HAL_RCC_OscConfig+0x56>
  1971. 8004e16: 2300 movs r3, #0
  1972. 8004e18: 4e1f ldr r6, [pc, #124] ; (8004e98 <HAL_RCC_OscConfig+0x314>)
  1973. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1974. 8004e1a: 2a02 cmp r2, #2
  1975. __HAL_RCC_PLL_DISABLE();
  1976. 8004e1c: 6033 str r3, [r6, #0]
  1977. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1978. 8004e1e: d12b bne.n 8004e78 <HAL_RCC_OscConfig+0x2f4>
  1979. tickstart = HAL_GetTick();
  1980. 8004e20: f7ff fa42 bl 80042a8 <HAL_GetTick>
  1981. 8004e24: 4607 mov r7, r0
  1982. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1983. 8004e26: 6823 ldr r3, [r4, #0]
  1984. 8004e28: 0199 lsls r1, r3, #6
  1985. 8004e2a: d41f bmi.n 8004e6c <HAL_RCC_OscConfig+0x2e8>
  1986. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  1987. 8004e2c: 6a2b ldr r3, [r5, #32]
  1988. 8004e2e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1989. 8004e32: d105 bne.n 8004e40 <HAL_RCC_OscConfig+0x2bc>
  1990. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  1991. 8004e34: 6862 ldr r2, [r4, #4]
  1992. 8004e36: 68a9 ldr r1, [r5, #8]
  1993. 8004e38: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  1994. 8004e3c: 430a orrs r2, r1
  1995. 8004e3e: 6062 str r2, [r4, #4]
  1996. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  1997. 8004e40: 6a69 ldr r1, [r5, #36] ; 0x24
  1998. 8004e42: 6862 ldr r2, [r4, #4]
  1999. 8004e44: 430b orrs r3, r1
  2000. 8004e46: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2001. 8004e4a: 4313 orrs r3, r2
  2002. 8004e4c: 6063 str r3, [r4, #4]
  2003. __HAL_RCC_PLL_ENABLE();
  2004. 8004e4e: 2301 movs r3, #1
  2005. 8004e50: 6033 str r3, [r6, #0]
  2006. tickstart = HAL_GetTick();
  2007. 8004e52: f7ff fa29 bl 80042a8 <HAL_GetTick>
  2008. 8004e56: 4605 mov r5, r0
  2009. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2010. 8004e58: 6823 ldr r3, [r4, #0]
  2011. 8004e5a: 019a lsls r2, r3, #6
  2012. 8004e5c: f53f aea7 bmi.w 8004bae <HAL_RCC_OscConfig+0x2a>
  2013. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2014. 8004e60: f7ff fa22 bl 80042a8 <HAL_GetTick>
  2015. 8004e64: 1b40 subs r0, r0, r5
  2016. 8004e66: 2802 cmp r0, #2
  2017. 8004e68: d9f6 bls.n 8004e58 <HAL_RCC_OscConfig+0x2d4>
  2018. 8004e6a: e6cd b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  2019. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2020. 8004e6c: f7ff fa1c bl 80042a8 <HAL_GetTick>
  2021. 8004e70: 1bc0 subs r0, r0, r7
  2022. 8004e72: 2802 cmp r0, #2
  2023. 8004e74: d9d7 bls.n 8004e26 <HAL_RCC_OscConfig+0x2a2>
  2024. 8004e76: e6c7 b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  2025. tickstart = HAL_GetTick();
  2026. 8004e78: f7ff fa16 bl 80042a8 <HAL_GetTick>
  2027. 8004e7c: 4605 mov r5, r0
  2028. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2029. 8004e7e: 6823 ldr r3, [r4, #0]
  2030. 8004e80: 019b lsls r3, r3, #6
  2031. 8004e82: f57f ae94 bpl.w 8004bae <HAL_RCC_OscConfig+0x2a>
  2032. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2033. 8004e86: f7ff fa0f bl 80042a8 <HAL_GetTick>
  2034. 8004e8a: 1b40 subs r0, r0, r5
  2035. 8004e8c: 2802 cmp r0, #2
  2036. 8004e8e: d9f6 bls.n 8004e7e <HAL_RCC_OscConfig+0x2fa>
  2037. 8004e90: e6ba b.n 8004c08 <HAL_RCC_OscConfig+0x84>
  2038. 8004e92: bf00 nop
  2039. 8004e94: 40021000 .word 0x40021000
  2040. 8004e98: 42420060 .word 0x42420060
  2041. 08004e9c <HAL_RCC_GetSysClockFreq>:
  2042. {
  2043. 8004e9c: b530 push {r4, r5, lr}
  2044. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2045. 8004e9e: 4b19 ldr r3, [pc, #100] ; (8004f04 <HAL_RCC_GetSysClockFreq+0x68>)
  2046. {
  2047. 8004ea0: b087 sub sp, #28
  2048. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2049. 8004ea2: ac02 add r4, sp, #8
  2050. 8004ea4: f103 0510 add.w r5, r3, #16
  2051. 8004ea8: 4622 mov r2, r4
  2052. 8004eaa: 6818 ldr r0, [r3, #0]
  2053. 8004eac: 6859 ldr r1, [r3, #4]
  2054. 8004eae: 3308 adds r3, #8
  2055. 8004eb0: c203 stmia r2!, {r0, r1}
  2056. 8004eb2: 42ab cmp r3, r5
  2057. 8004eb4: 4614 mov r4, r2
  2058. 8004eb6: d1f7 bne.n 8004ea8 <HAL_RCC_GetSysClockFreq+0xc>
  2059. const uint8_t aPredivFactorTable[2] = {1, 2};
  2060. 8004eb8: 2301 movs r3, #1
  2061. 8004eba: f88d 3004 strb.w r3, [sp, #4]
  2062. 8004ebe: 2302 movs r3, #2
  2063. tmpreg = RCC->CFGR;
  2064. 8004ec0: 4911 ldr r1, [pc, #68] ; (8004f08 <HAL_RCC_GetSysClockFreq+0x6c>)
  2065. const uint8_t aPredivFactorTable[2] = {1, 2};
  2066. 8004ec2: f88d 3005 strb.w r3, [sp, #5]
  2067. tmpreg = RCC->CFGR;
  2068. 8004ec6: 684b ldr r3, [r1, #4]
  2069. switch (tmpreg & RCC_CFGR_SWS)
  2070. 8004ec8: f003 020c and.w r2, r3, #12
  2071. 8004ecc: 2a08 cmp r2, #8
  2072. 8004ece: d117 bne.n 8004f00 <HAL_RCC_GetSysClockFreq+0x64>
  2073. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2074. 8004ed0: f3c3 4283 ubfx r2, r3, #18, #4
  2075. 8004ed4: a806 add r0, sp, #24
  2076. 8004ed6: 4402 add r2, r0
  2077. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2078. 8004ed8: 03db lsls r3, r3, #15
  2079. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2080. 8004eda: f812 2c10 ldrb.w r2, [r2, #-16]
  2081. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2082. 8004ede: d50c bpl.n 8004efa <HAL_RCC_GetSysClockFreq+0x5e>
  2083. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2084. 8004ee0: 684b ldr r3, [r1, #4]
  2085. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2086. 8004ee2: 480a ldr r0, [pc, #40] ; (8004f0c <HAL_RCC_GetSysClockFreq+0x70>)
  2087. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2088. 8004ee4: f3c3 4340 ubfx r3, r3, #17, #1
  2089. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2090. 8004ee8: 4350 muls r0, r2
  2091. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2092. 8004eea: aa06 add r2, sp, #24
  2093. 8004eec: 4413 add r3, r2
  2094. 8004eee: f813 3c14 ldrb.w r3, [r3, #-20]
  2095. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2096. 8004ef2: fbb0 f0f3 udiv r0, r0, r3
  2097. }
  2098. 8004ef6: b007 add sp, #28
  2099. 8004ef8: bd30 pop {r4, r5, pc}
  2100. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2101. 8004efa: 4805 ldr r0, [pc, #20] ; (8004f10 <HAL_RCC_GetSysClockFreq+0x74>)
  2102. 8004efc: 4350 muls r0, r2
  2103. 8004efe: e7fa b.n 8004ef6 <HAL_RCC_GetSysClockFreq+0x5a>
  2104. sysclockfreq = HSE_VALUE;
  2105. 8004f00: 4802 ldr r0, [pc, #8] ; (8004f0c <HAL_RCC_GetSysClockFreq+0x70>)
  2106. return sysclockfreq;
  2107. 8004f02: e7f8 b.n 8004ef6 <HAL_RCC_GetSysClockFreq+0x5a>
  2108. 8004f04: 08007290 .word 0x08007290
  2109. 8004f08: 40021000 .word 0x40021000
  2110. 8004f0c: 007a1200 .word 0x007a1200
  2111. 8004f10: 003d0900 .word 0x003d0900
  2112. 08004f14 <HAL_RCC_ClockConfig>:
  2113. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2114. 8004f14: 4a54 ldr r2, [pc, #336] ; (8005068 <HAL_RCC_ClockConfig+0x154>)
  2115. {
  2116. 8004f16: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2117. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2118. 8004f1a: 6813 ldr r3, [r2, #0]
  2119. {
  2120. 8004f1c: 4605 mov r5, r0
  2121. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2122. 8004f1e: f003 0307 and.w r3, r3, #7
  2123. 8004f22: 428b cmp r3, r1
  2124. {
  2125. 8004f24: 460e mov r6, r1
  2126. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2127. 8004f26: d32a bcc.n 8004f7e <HAL_RCC_ClockConfig+0x6a>
  2128. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2129. 8004f28: 6829 ldr r1, [r5, #0]
  2130. 8004f2a: 078c lsls r4, r1, #30
  2131. 8004f2c: d434 bmi.n 8004f98 <HAL_RCC_ClockConfig+0x84>
  2132. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2133. 8004f2e: 07ca lsls r2, r1, #31
  2134. 8004f30: d447 bmi.n 8004fc2 <HAL_RCC_ClockConfig+0xae>
  2135. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  2136. 8004f32: 4a4d ldr r2, [pc, #308] ; (8005068 <HAL_RCC_ClockConfig+0x154>)
  2137. 8004f34: 6813 ldr r3, [r2, #0]
  2138. 8004f36: f003 0307 and.w r3, r3, #7
  2139. 8004f3a: 429e cmp r6, r3
  2140. 8004f3c: f0c0 8082 bcc.w 8005044 <HAL_RCC_ClockConfig+0x130>
  2141. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2142. 8004f40: 682a ldr r2, [r5, #0]
  2143. 8004f42: 4c4a ldr r4, [pc, #296] ; (800506c <HAL_RCC_ClockConfig+0x158>)
  2144. 8004f44: f012 0f04 tst.w r2, #4
  2145. 8004f48: f040 8087 bne.w 800505a <HAL_RCC_ClockConfig+0x146>
  2146. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2147. 8004f4c: 0713 lsls r3, r2, #28
  2148. 8004f4e: d506 bpl.n 8004f5e <HAL_RCC_ClockConfig+0x4a>
  2149. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2150. 8004f50: 6863 ldr r3, [r4, #4]
  2151. 8004f52: 692a ldr r2, [r5, #16]
  2152. 8004f54: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2153. 8004f58: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2154. 8004f5c: 6063 str r3, [r4, #4]
  2155. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  2156. 8004f5e: f7ff ff9d bl 8004e9c <HAL_RCC_GetSysClockFreq>
  2157. 8004f62: 6863 ldr r3, [r4, #4]
  2158. 8004f64: 4a42 ldr r2, [pc, #264] ; (8005070 <HAL_RCC_ClockConfig+0x15c>)
  2159. 8004f66: f3c3 1303 ubfx r3, r3, #4, #4
  2160. 8004f6a: 5cd3 ldrb r3, [r2, r3]
  2161. 8004f6c: 40d8 lsrs r0, r3
  2162. 8004f6e: 4b41 ldr r3, [pc, #260] ; (8005074 <HAL_RCC_ClockConfig+0x160>)
  2163. 8004f70: 6018 str r0, [r3, #0]
  2164. HAL_InitTick (TICK_INT_PRIORITY);
  2165. 8004f72: 2000 movs r0, #0
  2166. 8004f74: f7ff f956 bl 8004224 <HAL_InitTick>
  2167. return HAL_OK;
  2168. 8004f78: 2000 movs r0, #0
  2169. }
  2170. 8004f7a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2171. __HAL_FLASH_SET_LATENCY(FLatency);
  2172. 8004f7e: 6813 ldr r3, [r2, #0]
  2173. 8004f80: f023 0307 bic.w r3, r3, #7
  2174. 8004f84: 430b orrs r3, r1
  2175. 8004f86: 6013 str r3, [r2, #0]
  2176. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2177. 8004f88: 6813 ldr r3, [r2, #0]
  2178. 8004f8a: f003 0307 and.w r3, r3, #7
  2179. 8004f8e: 4299 cmp r1, r3
  2180. 8004f90: d0ca beq.n 8004f28 <HAL_RCC_ClockConfig+0x14>
  2181. return HAL_ERROR;
  2182. 8004f92: 2001 movs r0, #1
  2183. 8004f94: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2184. 8004f98: 4b34 ldr r3, [pc, #208] ; (800506c <HAL_RCC_ClockConfig+0x158>)
  2185. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2186. 8004f9a: f011 0f04 tst.w r1, #4
  2187. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2188. 8004f9e: bf1e ittt ne
  2189. 8004fa0: 685a ldrne r2, [r3, #4]
  2190. 8004fa2: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2191. 8004fa6: 605a strne r2, [r3, #4]
  2192. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2193. 8004fa8: 0708 lsls r0, r1, #28
  2194. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2195. 8004faa: bf42 ittt mi
  2196. 8004fac: 685a ldrmi r2, [r3, #4]
  2197. 8004fae: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2198. 8004fb2: 605a strmi r2, [r3, #4]
  2199. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2200. 8004fb4: 685a ldr r2, [r3, #4]
  2201. 8004fb6: 68a8 ldr r0, [r5, #8]
  2202. 8004fb8: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2203. 8004fbc: 4302 orrs r2, r0
  2204. 8004fbe: 605a str r2, [r3, #4]
  2205. 8004fc0: e7b5 b.n 8004f2e <HAL_RCC_ClockConfig+0x1a>
  2206. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2207. 8004fc2: 686a ldr r2, [r5, #4]
  2208. 8004fc4: 4c29 ldr r4, [pc, #164] ; (800506c <HAL_RCC_ClockConfig+0x158>)
  2209. 8004fc6: 2a01 cmp r2, #1
  2210. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2211. 8004fc8: 6823 ldr r3, [r4, #0]
  2212. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2213. 8004fca: d11c bne.n 8005006 <HAL_RCC_ClockConfig+0xf2>
  2214. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2215. 8004fcc: f413 3f00 tst.w r3, #131072 ; 0x20000
  2216. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2217. 8004fd0: d0df beq.n 8004f92 <HAL_RCC_ClockConfig+0x7e>
  2218. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2219. 8004fd2: 6863 ldr r3, [r4, #4]
  2220. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2221. 8004fd4: f241 3888 movw r8, #5000 ; 0x1388
  2222. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2223. 8004fd8: f023 0303 bic.w r3, r3, #3
  2224. 8004fdc: 4313 orrs r3, r2
  2225. 8004fde: 6063 str r3, [r4, #4]
  2226. tickstart = HAL_GetTick();
  2227. 8004fe0: f7ff f962 bl 80042a8 <HAL_GetTick>
  2228. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2229. 8004fe4: 686b ldr r3, [r5, #4]
  2230. tickstart = HAL_GetTick();
  2231. 8004fe6: 4607 mov r7, r0
  2232. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2233. 8004fe8: 2b01 cmp r3, #1
  2234. 8004fea: d114 bne.n 8005016 <HAL_RCC_ClockConfig+0x102>
  2235. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  2236. 8004fec: 6863 ldr r3, [r4, #4]
  2237. 8004fee: f003 030c and.w r3, r3, #12
  2238. 8004ff2: 2b04 cmp r3, #4
  2239. 8004ff4: d09d beq.n 8004f32 <HAL_RCC_ClockConfig+0x1e>
  2240. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2241. 8004ff6: f7ff f957 bl 80042a8 <HAL_GetTick>
  2242. 8004ffa: 1bc0 subs r0, r0, r7
  2243. 8004ffc: 4540 cmp r0, r8
  2244. 8004ffe: d9f5 bls.n 8004fec <HAL_RCC_ClockConfig+0xd8>
  2245. return HAL_TIMEOUT;
  2246. 8005000: 2003 movs r0, #3
  2247. 8005002: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2248. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2249. 8005006: 2a02 cmp r2, #2
  2250. 8005008: d102 bne.n 8005010 <HAL_RCC_ClockConfig+0xfc>
  2251. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2252. 800500a: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2253. 800500e: e7df b.n 8004fd0 <HAL_RCC_ClockConfig+0xbc>
  2254. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2255. 8005010: f013 0f02 tst.w r3, #2
  2256. 8005014: e7dc b.n 8004fd0 <HAL_RCC_ClockConfig+0xbc>
  2257. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2258. 8005016: 2b02 cmp r3, #2
  2259. 8005018: d10f bne.n 800503a <HAL_RCC_ClockConfig+0x126>
  2260. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2261. 800501a: 6863 ldr r3, [r4, #4]
  2262. 800501c: f003 030c and.w r3, r3, #12
  2263. 8005020: 2b08 cmp r3, #8
  2264. 8005022: d086 beq.n 8004f32 <HAL_RCC_ClockConfig+0x1e>
  2265. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2266. 8005024: f7ff f940 bl 80042a8 <HAL_GetTick>
  2267. 8005028: 1bc0 subs r0, r0, r7
  2268. 800502a: 4540 cmp r0, r8
  2269. 800502c: d9f5 bls.n 800501a <HAL_RCC_ClockConfig+0x106>
  2270. 800502e: e7e7 b.n 8005000 <HAL_RCC_ClockConfig+0xec>
  2271. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2272. 8005030: f7ff f93a bl 80042a8 <HAL_GetTick>
  2273. 8005034: 1bc0 subs r0, r0, r7
  2274. 8005036: 4540 cmp r0, r8
  2275. 8005038: d8e2 bhi.n 8005000 <HAL_RCC_ClockConfig+0xec>
  2276. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  2277. 800503a: 6863 ldr r3, [r4, #4]
  2278. 800503c: f013 0f0c tst.w r3, #12
  2279. 8005040: d1f6 bne.n 8005030 <HAL_RCC_ClockConfig+0x11c>
  2280. 8005042: e776 b.n 8004f32 <HAL_RCC_ClockConfig+0x1e>
  2281. __HAL_FLASH_SET_LATENCY(FLatency);
  2282. 8005044: 6813 ldr r3, [r2, #0]
  2283. 8005046: f023 0307 bic.w r3, r3, #7
  2284. 800504a: 4333 orrs r3, r6
  2285. 800504c: 6013 str r3, [r2, #0]
  2286. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2287. 800504e: 6813 ldr r3, [r2, #0]
  2288. 8005050: f003 0307 and.w r3, r3, #7
  2289. 8005054: 429e cmp r6, r3
  2290. 8005056: d19c bne.n 8004f92 <HAL_RCC_ClockConfig+0x7e>
  2291. 8005058: e772 b.n 8004f40 <HAL_RCC_ClockConfig+0x2c>
  2292. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2293. 800505a: 6863 ldr r3, [r4, #4]
  2294. 800505c: 68e9 ldr r1, [r5, #12]
  2295. 800505e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2296. 8005062: 430b orrs r3, r1
  2297. 8005064: 6063 str r3, [r4, #4]
  2298. 8005066: e771 b.n 8004f4c <HAL_RCC_ClockConfig+0x38>
  2299. 8005068: 40022000 .word 0x40022000
  2300. 800506c: 40021000 .word 0x40021000
  2301. 8005070: 080072ad .word 0x080072ad
  2302. 8005074: 20000008 .word 0x20000008
  2303. 08005078 <HAL_RCC_GetPCLK1Freq>:
  2304. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2305. 8005078: 4b04 ldr r3, [pc, #16] ; (800508c <HAL_RCC_GetPCLK1Freq+0x14>)
  2306. 800507a: 4a05 ldr r2, [pc, #20] ; (8005090 <HAL_RCC_GetPCLK1Freq+0x18>)
  2307. 800507c: 685b ldr r3, [r3, #4]
  2308. 800507e: f3c3 2302 ubfx r3, r3, #8, #3
  2309. 8005082: 5cd3 ldrb r3, [r2, r3]
  2310. 8005084: 4a03 ldr r2, [pc, #12] ; (8005094 <HAL_RCC_GetPCLK1Freq+0x1c>)
  2311. 8005086: 6810 ldr r0, [r2, #0]
  2312. }
  2313. 8005088: 40d8 lsrs r0, r3
  2314. 800508a: 4770 bx lr
  2315. 800508c: 40021000 .word 0x40021000
  2316. 8005090: 080072bd .word 0x080072bd
  2317. 8005094: 20000008 .word 0x20000008
  2318. 08005098 <HAL_RCC_GetPCLK2Freq>:
  2319. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2320. 8005098: 4b04 ldr r3, [pc, #16] ; (80050ac <HAL_RCC_GetPCLK2Freq+0x14>)
  2321. 800509a: 4a05 ldr r2, [pc, #20] ; (80050b0 <HAL_RCC_GetPCLK2Freq+0x18>)
  2322. 800509c: 685b ldr r3, [r3, #4]
  2323. 800509e: f3c3 23c2 ubfx r3, r3, #11, #3
  2324. 80050a2: 5cd3 ldrb r3, [r2, r3]
  2325. 80050a4: 4a03 ldr r2, [pc, #12] ; (80050b4 <HAL_RCC_GetPCLK2Freq+0x1c>)
  2326. 80050a6: 6810 ldr r0, [r2, #0]
  2327. }
  2328. 80050a8: 40d8 lsrs r0, r3
  2329. 80050aa: 4770 bx lr
  2330. 80050ac: 40021000 .word 0x40021000
  2331. 80050b0: 080072bd .word 0x080072bd
  2332. 80050b4: 20000008 .word 0x20000008
  2333. 080050b8 <HAL_RCCEx_PeriphCLKConfig>:
  2334. /* Check the parameters */
  2335. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  2336. /*------------------------------- RTC/LCD Configuration ------------------------*/
  2337. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2338. 80050b8: 6803 ldr r3, [r0, #0]
  2339. {
  2340. 80050ba: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2341. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2342. 80050be: 07d9 lsls r1, r3, #31
  2343. {
  2344. 80050c0: 4605 mov r5, r0
  2345. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  2346. 80050c2: d520 bpl.n 8005106 <HAL_RCCEx_PeriphCLKConfig+0x4e>
  2347. FlagStatus pwrclkchanged = RESET;
  2348. /* As soon as function is called to change RTC clock source, activation of the
  2349. power domain is done. */
  2350. /* Requires to enable write access to Backup Domain of necessary */
  2351. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  2352. 80050c4: 4c35 ldr r4, [pc, #212] ; (800519c <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2353. 80050c6: 69e3 ldr r3, [r4, #28]
  2354. 80050c8: 00da lsls r2, r3, #3
  2355. 80050ca: d432 bmi.n 8005132 <HAL_RCCEx_PeriphCLKConfig+0x7a>
  2356. {
  2357. __HAL_RCC_PWR_CLK_ENABLE();
  2358. pwrclkchanged = SET;
  2359. 80050cc: 2701 movs r7, #1
  2360. __HAL_RCC_PWR_CLK_ENABLE();
  2361. 80050ce: 69e3 ldr r3, [r4, #28]
  2362. 80050d0: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2363. 80050d4: 61e3 str r3, [r4, #28]
  2364. 80050d6: 69e3 ldr r3, [r4, #28]
  2365. 80050d8: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2366. 80050dc: 9301 str r3, [sp, #4]
  2367. 80050de: 9b01 ldr r3, [sp, #4]
  2368. }
  2369. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2370. 80050e0: 4e2f ldr r6, [pc, #188] ; (80051a0 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  2371. 80050e2: 6833 ldr r3, [r6, #0]
  2372. 80050e4: 05db lsls r3, r3, #23
  2373. 80050e6: d526 bpl.n 8005136 <HAL_RCCEx_PeriphCLKConfig+0x7e>
  2374. }
  2375. }
  2376. }
  2377. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  2378. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  2379. 80050e8: 6a23 ldr r3, [r4, #32]
  2380. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  2381. 80050ea: f413 7340 ands.w r3, r3, #768 ; 0x300
  2382. 80050ee: d136 bne.n 800515e <HAL_RCCEx_PeriphCLKConfig+0xa6>
  2383. return HAL_TIMEOUT;
  2384. }
  2385. }
  2386. }
  2387. }
  2388. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  2389. 80050f0: 6a23 ldr r3, [r4, #32]
  2390. 80050f2: 686a ldr r2, [r5, #4]
  2391. 80050f4: f423 7340 bic.w r3, r3, #768 ; 0x300
  2392. 80050f8: 4313 orrs r3, r2
  2393. 80050fa: 6223 str r3, [r4, #32]
  2394. /* Require to disable power clock if necessary */
  2395. if(pwrclkchanged == SET)
  2396. 80050fc: b11f cbz r7, 8005106 <HAL_RCCEx_PeriphCLKConfig+0x4e>
  2397. {
  2398. __HAL_RCC_PWR_CLK_DISABLE();
  2399. 80050fe: 69e3 ldr r3, [r4, #28]
  2400. 8005100: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2401. 8005104: 61e3 str r3, [r4, #28]
  2402. }
  2403. }
  2404. /*------------------------------ ADC clock Configuration ------------------*/
  2405. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  2406. 8005106: 6828 ldr r0, [r5, #0]
  2407. 8005108: 0783 lsls r3, r0, #30
  2408. 800510a: d506 bpl.n 800511a <HAL_RCCEx_PeriphCLKConfig+0x62>
  2409. {
  2410. /* Check the parameters */
  2411. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  2412. /* Configure the ADC clock source */
  2413. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  2414. 800510c: 4a23 ldr r2, [pc, #140] ; (800519c <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2415. 800510e: 68a9 ldr r1, [r5, #8]
  2416. 8005110: 6853 ldr r3, [r2, #4]
  2417. 8005112: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  2418. 8005116: 430b orrs r3, r1
  2419. 8005118: 6053 str r3, [r2, #4]
  2420. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  2421. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  2422. || defined(STM32F105xC) || defined(STM32F107xC)
  2423. /*------------------------------ USB clock Configuration ------------------*/
  2424. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  2425. 800511a: f010 0010 ands.w r0, r0, #16
  2426. 800511e: d01b beq.n 8005158 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  2427. {
  2428. /* Check the parameters */
  2429. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  2430. /* Configure the USB clock source */
  2431. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  2432. 8005120: 4a1e ldr r2, [pc, #120] ; (800519c <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  2433. 8005122: 6969 ldr r1, [r5, #20]
  2434. 8005124: 6853 ldr r3, [r2, #4]
  2435. }
  2436. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  2437. return HAL_OK;
  2438. 8005126: 2000 movs r0, #0
  2439. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  2440. 8005128: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  2441. 800512c: 430b orrs r3, r1
  2442. 800512e: 6053 str r3, [r2, #4]
  2443. 8005130: e012 b.n 8005158 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  2444. FlagStatus pwrclkchanged = RESET;
  2445. 8005132: 2700 movs r7, #0
  2446. 8005134: e7d4 b.n 80050e0 <HAL_RCCEx_PeriphCLKConfig+0x28>
  2447. SET_BIT(PWR->CR, PWR_CR_DBP);
  2448. 8005136: 6833 ldr r3, [r6, #0]
  2449. 8005138: f443 7380 orr.w r3, r3, #256 ; 0x100
  2450. 800513c: 6033 str r3, [r6, #0]
  2451. tickstart = HAL_GetTick();
  2452. 800513e: f7ff f8b3 bl 80042a8 <HAL_GetTick>
  2453. 8005142: 4680 mov r8, r0
  2454. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2455. 8005144: 6833 ldr r3, [r6, #0]
  2456. 8005146: 05d8 lsls r0, r3, #23
  2457. 8005148: d4ce bmi.n 80050e8 <HAL_RCCEx_PeriphCLKConfig+0x30>
  2458. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2459. 800514a: f7ff f8ad bl 80042a8 <HAL_GetTick>
  2460. 800514e: eba0 0008 sub.w r0, r0, r8
  2461. 8005152: 2864 cmp r0, #100 ; 0x64
  2462. 8005154: d9f6 bls.n 8005144 <HAL_RCCEx_PeriphCLKConfig+0x8c>
  2463. return HAL_TIMEOUT;
  2464. 8005156: 2003 movs r0, #3
  2465. }
  2466. 8005158: b002 add sp, #8
  2467. 800515a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2468. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  2469. 800515e: 686a ldr r2, [r5, #4]
  2470. 8005160: f402 7240 and.w r2, r2, #768 ; 0x300
  2471. 8005164: 4293 cmp r3, r2
  2472. 8005166: d0c3 beq.n 80050f0 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2473. __HAL_RCC_BACKUPRESET_FORCE();
  2474. 8005168: 2001 movs r0, #1
  2475. 800516a: 4a0e ldr r2, [pc, #56] ; (80051a4 <HAL_RCCEx_PeriphCLKConfig+0xec>)
  2476. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  2477. 800516c: 6a23 ldr r3, [r4, #32]
  2478. __HAL_RCC_BACKUPRESET_FORCE();
  2479. 800516e: 6010 str r0, [r2, #0]
  2480. __HAL_RCC_BACKUPRESET_RELEASE();
  2481. 8005170: 2000 movs r0, #0
  2482. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  2483. 8005172: f423 7140 bic.w r1, r3, #768 ; 0x300
  2484. __HAL_RCC_BACKUPRESET_RELEASE();
  2485. 8005176: 6010 str r0, [r2, #0]
  2486. RCC->BDCR = temp_reg;
  2487. 8005178: 6221 str r1, [r4, #32]
  2488. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  2489. 800517a: 07d9 lsls r1, r3, #31
  2490. 800517c: d5b8 bpl.n 80050f0 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2491. tickstart = HAL_GetTick();
  2492. 800517e: f7ff f893 bl 80042a8 <HAL_GetTick>
  2493. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2494. 8005182: f241 3888 movw r8, #5000 ; 0x1388
  2495. tickstart = HAL_GetTick();
  2496. 8005186: 4606 mov r6, r0
  2497. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2498. 8005188: 6a23 ldr r3, [r4, #32]
  2499. 800518a: 079a lsls r2, r3, #30
  2500. 800518c: d4b0 bmi.n 80050f0 <HAL_RCCEx_PeriphCLKConfig+0x38>
  2501. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  2502. 800518e: f7ff f88b bl 80042a8 <HAL_GetTick>
  2503. 8005192: 1b80 subs r0, r0, r6
  2504. 8005194: 4540 cmp r0, r8
  2505. 8005196: d9f7 bls.n 8005188 <HAL_RCCEx_PeriphCLKConfig+0xd0>
  2506. 8005198: e7dd b.n 8005156 <HAL_RCCEx_PeriphCLKConfig+0x9e>
  2507. 800519a: bf00 nop
  2508. 800519c: 40021000 .word 0x40021000
  2509. 80051a0: 40007000 .word 0x40007000
  2510. 80051a4: 42420440 .word 0x42420440
  2511. 080051a8 <HAL_TIM_OC_DelayElapsedCallback>:
  2512. 80051a8: 4770 bx lr
  2513. 080051aa <HAL_TIM_IC_CaptureCallback>:
  2514. 80051aa: 4770 bx lr
  2515. 080051ac <HAL_TIM_PWM_PulseFinishedCallback>:
  2516. 80051ac: 4770 bx lr
  2517. 080051ae <HAL_TIM_TriggerCallback>:
  2518. 80051ae: 4770 bx lr
  2519. 080051b0 <HAL_TIM_IRQHandler>:
  2520. * @retval None
  2521. */
  2522. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2523. {
  2524. /* Capture compare 1 event */
  2525. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2526. 80051b0: 6803 ldr r3, [r0, #0]
  2527. {
  2528. 80051b2: b510 push {r4, lr}
  2529. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2530. 80051b4: 691a ldr r2, [r3, #16]
  2531. {
  2532. 80051b6: 4604 mov r4, r0
  2533. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2534. 80051b8: 0791 lsls r1, r2, #30
  2535. 80051ba: d50e bpl.n 80051da <HAL_TIM_IRQHandler+0x2a>
  2536. {
  2537. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2538. 80051bc: 68da ldr r2, [r3, #12]
  2539. 80051be: 0792 lsls r2, r2, #30
  2540. 80051c0: d50b bpl.n 80051da <HAL_TIM_IRQHandler+0x2a>
  2541. {
  2542. {
  2543. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2544. 80051c2: f06f 0202 mvn.w r2, #2
  2545. 80051c6: 611a str r2, [r3, #16]
  2546. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2547. 80051c8: 2201 movs r2, #1
  2548. /* Input capture event */
  2549. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2550. 80051ca: 699b ldr r3, [r3, #24]
  2551. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2552. 80051cc: 7702 strb r2, [r0, #28]
  2553. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2554. 80051ce: 079b lsls r3, r3, #30
  2555. 80051d0: d077 beq.n 80052c2 <HAL_TIM_IRQHandler+0x112>
  2556. {
  2557. HAL_TIM_IC_CaptureCallback(htim);
  2558. 80051d2: f7ff ffea bl 80051aa <HAL_TIM_IC_CaptureCallback>
  2559. else
  2560. {
  2561. HAL_TIM_OC_DelayElapsedCallback(htim);
  2562. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2563. }
  2564. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2565. 80051d6: 2300 movs r3, #0
  2566. 80051d8: 7723 strb r3, [r4, #28]
  2567. }
  2568. }
  2569. }
  2570. /* Capture compare 2 event */
  2571. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2572. 80051da: 6823 ldr r3, [r4, #0]
  2573. 80051dc: 691a ldr r2, [r3, #16]
  2574. 80051de: 0750 lsls r0, r2, #29
  2575. 80051e0: d510 bpl.n 8005204 <HAL_TIM_IRQHandler+0x54>
  2576. {
  2577. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2578. 80051e2: 68da ldr r2, [r3, #12]
  2579. 80051e4: 0751 lsls r1, r2, #29
  2580. 80051e6: d50d bpl.n 8005204 <HAL_TIM_IRQHandler+0x54>
  2581. {
  2582. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2583. 80051e8: f06f 0204 mvn.w r2, #4
  2584. 80051ec: 611a str r2, [r3, #16]
  2585. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2586. 80051ee: 2202 movs r2, #2
  2587. /* Input capture event */
  2588. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2589. 80051f0: 699b ldr r3, [r3, #24]
  2590. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2591. 80051f2: 7722 strb r2, [r4, #28]
  2592. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2593. 80051f4: f413 7f40 tst.w r3, #768 ; 0x300
  2594. {
  2595. HAL_TIM_IC_CaptureCallback(htim);
  2596. 80051f8: 4620 mov r0, r4
  2597. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2598. 80051fa: d068 beq.n 80052ce <HAL_TIM_IRQHandler+0x11e>
  2599. HAL_TIM_IC_CaptureCallback(htim);
  2600. 80051fc: f7ff ffd5 bl 80051aa <HAL_TIM_IC_CaptureCallback>
  2601. else
  2602. {
  2603. HAL_TIM_OC_DelayElapsedCallback(htim);
  2604. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2605. }
  2606. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2607. 8005200: 2300 movs r3, #0
  2608. 8005202: 7723 strb r3, [r4, #28]
  2609. }
  2610. }
  2611. /* Capture compare 3 event */
  2612. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2613. 8005204: 6823 ldr r3, [r4, #0]
  2614. 8005206: 691a ldr r2, [r3, #16]
  2615. 8005208: 0712 lsls r2, r2, #28
  2616. 800520a: d50f bpl.n 800522c <HAL_TIM_IRQHandler+0x7c>
  2617. {
  2618. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2619. 800520c: 68da ldr r2, [r3, #12]
  2620. 800520e: 0710 lsls r0, r2, #28
  2621. 8005210: d50c bpl.n 800522c <HAL_TIM_IRQHandler+0x7c>
  2622. {
  2623. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2624. 8005212: f06f 0208 mvn.w r2, #8
  2625. 8005216: 611a str r2, [r3, #16]
  2626. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2627. 8005218: 2204 movs r2, #4
  2628. /* Input capture event */
  2629. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2630. 800521a: 69db ldr r3, [r3, #28]
  2631. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2632. 800521c: 7722 strb r2, [r4, #28]
  2633. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2634. 800521e: 0799 lsls r1, r3, #30
  2635. {
  2636. HAL_TIM_IC_CaptureCallback(htim);
  2637. 8005220: 4620 mov r0, r4
  2638. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2639. 8005222: d05a beq.n 80052da <HAL_TIM_IRQHandler+0x12a>
  2640. HAL_TIM_IC_CaptureCallback(htim);
  2641. 8005224: f7ff ffc1 bl 80051aa <HAL_TIM_IC_CaptureCallback>
  2642. else
  2643. {
  2644. HAL_TIM_OC_DelayElapsedCallback(htim);
  2645. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2646. }
  2647. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2648. 8005228: 2300 movs r3, #0
  2649. 800522a: 7723 strb r3, [r4, #28]
  2650. }
  2651. }
  2652. /* Capture compare 4 event */
  2653. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2654. 800522c: 6823 ldr r3, [r4, #0]
  2655. 800522e: 691a ldr r2, [r3, #16]
  2656. 8005230: 06d2 lsls r2, r2, #27
  2657. 8005232: d510 bpl.n 8005256 <HAL_TIM_IRQHandler+0xa6>
  2658. {
  2659. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2660. 8005234: 68da ldr r2, [r3, #12]
  2661. 8005236: 06d0 lsls r0, r2, #27
  2662. 8005238: d50d bpl.n 8005256 <HAL_TIM_IRQHandler+0xa6>
  2663. {
  2664. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2665. 800523a: f06f 0210 mvn.w r2, #16
  2666. 800523e: 611a str r2, [r3, #16]
  2667. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2668. 8005240: 2208 movs r2, #8
  2669. /* Input capture event */
  2670. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2671. 8005242: 69db ldr r3, [r3, #28]
  2672. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2673. 8005244: 7722 strb r2, [r4, #28]
  2674. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2675. 8005246: f413 7f40 tst.w r3, #768 ; 0x300
  2676. {
  2677. HAL_TIM_IC_CaptureCallback(htim);
  2678. 800524a: 4620 mov r0, r4
  2679. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2680. 800524c: d04b beq.n 80052e6 <HAL_TIM_IRQHandler+0x136>
  2681. HAL_TIM_IC_CaptureCallback(htim);
  2682. 800524e: f7ff ffac bl 80051aa <HAL_TIM_IC_CaptureCallback>
  2683. else
  2684. {
  2685. HAL_TIM_OC_DelayElapsedCallback(htim);
  2686. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2687. }
  2688. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2689. 8005252: 2300 movs r3, #0
  2690. 8005254: 7723 strb r3, [r4, #28]
  2691. }
  2692. }
  2693. /* TIM Update event */
  2694. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2695. 8005256: 6823 ldr r3, [r4, #0]
  2696. 8005258: 691a ldr r2, [r3, #16]
  2697. 800525a: 07d1 lsls r1, r2, #31
  2698. 800525c: d508 bpl.n 8005270 <HAL_TIM_IRQHandler+0xc0>
  2699. {
  2700. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2701. 800525e: 68da ldr r2, [r3, #12]
  2702. 8005260: 07d2 lsls r2, r2, #31
  2703. 8005262: d505 bpl.n 8005270 <HAL_TIM_IRQHandler+0xc0>
  2704. {
  2705. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2706. 8005264: f06f 0201 mvn.w r2, #1
  2707. HAL_TIM_PeriodElapsedCallback(htim);
  2708. 8005268: 4620 mov r0, r4
  2709. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2710. 800526a: 611a str r2, [r3, #16]
  2711. HAL_TIM_PeriodElapsedCallback(htim);
  2712. 800526c: f000 fba4 bl 80059b8 <HAL_TIM_PeriodElapsedCallback>
  2713. }
  2714. }
  2715. /* TIM Break input event */
  2716. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2717. 8005270: 6823 ldr r3, [r4, #0]
  2718. 8005272: 691a ldr r2, [r3, #16]
  2719. 8005274: 0610 lsls r0, r2, #24
  2720. 8005276: d508 bpl.n 800528a <HAL_TIM_IRQHandler+0xda>
  2721. {
  2722. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2723. 8005278: 68da ldr r2, [r3, #12]
  2724. 800527a: 0611 lsls r1, r2, #24
  2725. 800527c: d505 bpl.n 800528a <HAL_TIM_IRQHandler+0xda>
  2726. {
  2727. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2728. 800527e: f06f 0280 mvn.w r2, #128 ; 0x80
  2729. HAL_TIMEx_BreakCallback(htim);
  2730. 8005282: 4620 mov r0, r4
  2731. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2732. 8005284: 611a str r2, [r3, #16]
  2733. HAL_TIMEx_BreakCallback(htim);
  2734. 8005286: f000 f8be bl 8005406 <HAL_TIMEx_BreakCallback>
  2735. }
  2736. }
  2737. /* TIM Trigger detection event */
  2738. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2739. 800528a: 6823 ldr r3, [r4, #0]
  2740. 800528c: 691a ldr r2, [r3, #16]
  2741. 800528e: 0652 lsls r2, r2, #25
  2742. 8005290: d508 bpl.n 80052a4 <HAL_TIM_IRQHandler+0xf4>
  2743. {
  2744. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2745. 8005292: 68da ldr r2, [r3, #12]
  2746. 8005294: 0650 lsls r0, r2, #25
  2747. 8005296: d505 bpl.n 80052a4 <HAL_TIM_IRQHandler+0xf4>
  2748. {
  2749. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2750. 8005298: f06f 0240 mvn.w r2, #64 ; 0x40
  2751. HAL_TIM_TriggerCallback(htim);
  2752. 800529c: 4620 mov r0, r4
  2753. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2754. 800529e: 611a str r2, [r3, #16]
  2755. HAL_TIM_TriggerCallback(htim);
  2756. 80052a0: f7ff ff85 bl 80051ae <HAL_TIM_TriggerCallback>
  2757. }
  2758. }
  2759. /* TIM commutation event */
  2760. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2761. 80052a4: 6823 ldr r3, [r4, #0]
  2762. 80052a6: 691a ldr r2, [r3, #16]
  2763. 80052a8: 0691 lsls r1, r2, #26
  2764. 80052aa: d522 bpl.n 80052f2 <HAL_TIM_IRQHandler+0x142>
  2765. {
  2766. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2767. 80052ac: 68da ldr r2, [r3, #12]
  2768. 80052ae: 0692 lsls r2, r2, #26
  2769. 80052b0: d51f bpl.n 80052f2 <HAL_TIM_IRQHandler+0x142>
  2770. {
  2771. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2772. 80052b2: f06f 0220 mvn.w r2, #32
  2773. HAL_TIMEx_CommutationCallback(htim);
  2774. 80052b6: 4620 mov r0, r4
  2775. }
  2776. }
  2777. }
  2778. 80052b8: e8bd 4010 ldmia.w sp!, {r4, lr}
  2779. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2780. 80052bc: 611a str r2, [r3, #16]
  2781. HAL_TIMEx_CommutationCallback(htim);
  2782. 80052be: f000 b8a1 b.w 8005404 <HAL_TIMEx_CommutationCallback>
  2783. HAL_TIM_OC_DelayElapsedCallback(htim);
  2784. 80052c2: f7ff ff71 bl 80051a8 <HAL_TIM_OC_DelayElapsedCallback>
  2785. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2786. 80052c6: 4620 mov r0, r4
  2787. 80052c8: f7ff ff70 bl 80051ac <HAL_TIM_PWM_PulseFinishedCallback>
  2788. 80052cc: e783 b.n 80051d6 <HAL_TIM_IRQHandler+0x26>
  2789. HAL_TIM_OC_DelayElapsedCallback(htim);
  2790. 80052ce: f7ff ff6b bl 80051a8 <HAL_TIM_OC_DelayElapsedCallback>
  2791. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2792. 80052d2: 4620 mov r0, r4
  2793. 80052d4: f7ff ff6a bl 80051ac <HAL_TIM_PWM_PulseFinishedCallback>
  2794. 80052d8: e792 b.n 8005200 <HAL_TIM_IRQHandler+0x50>
  2795. HAL_TIM_OC_DelayElapsedCallback(htim);
  2796. 80052da: f7ff ff65 bl 80051a8 <HAL_TIM_OC_DelayElapsedCallback>
  2797. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2798. 80052de: 4620 mov r0, r4
  2799. 80052e0: f7ff ff64 bl 80051ac <HAL_TIM_PWM_PulseFinishedCallback>
  2800. 80052e4: e7a0 b.n 8005228 <HAL_TIM_IRQHandler+0x78>
  2801. HAL_TIM_OC_DelayElapsedCallback(htim);
  2802. 80052e6: f7ff ff5f bl 80051a8 <HAL_TIM_OC_DelayElapsedCallback>
  2803. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2804. 80052ea: 4620 mov r0, r4
  2805. 80052ec: f7ff ff5e bl 80051ac <HAL_TIM_PWM_PulseFinishedCallback>
  2806. 80052f0: e7af b.n 8005252 <HAL_TIM_IRQHandler+0xa2>
  2807. 80052f2: bd10 pop {r4, pc}
  2808. 080052f4 <TIM_Base_SetConfig>:
  2809. {
  2810. uint32_t tmpcr1 = 0U;
  2811. tmpcr1 = TIMx->CR1;
  2812. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2813. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2814. 80052f4: 4a24 ldr r2, [pc, #144] ; (8005388 <TIM_Base_SetConfig+0x94>)
  2815. tmpcr1 = TIMx->CR1;
  2816. 80052f6: 6803 ldr r3, [r0, #0]
  2817. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2818. 80052f8: 4290 cmp r0, r2
  2819. 80052fa: d012 beq.n 8005322 <TIM_Base_SetConfig+0x2e>
  2820. 80052fc: f502 6200 add.w r2, r2, #2048 ; 0x800
  2821. 8005300: 4290 cmp r0, r2
  2822. 8005302: d00e beq.n 8005322 <TIM_Base_SetConfig+0x2e>
  2823. 8005304: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2824. 8005308: d00b beq.n 8005322 <TIM_Base_SetConfig+0x2e>
  2825. 800530a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2826. 800530e: 4290 cmp r0, r2
  2827. 8005310: d007 beq.n 8005322 <TIM_Base_SetConfig+0x2e>
  2828. 8005312: f502 6280 add.w r2, r2, #1024 ; 0x400
  2829. 8005316: 4290 cmp r0, r2
  2830. 8005318: d003 beq.n 8005322 <TIM_Base_SetConfig+0x2e>
  2831. 800531a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2832. 800531e: 4290 cmp r0, r2
  2833. 8005320: d11d bne.n 800535e <TIM_Base_SetConfig+0x6a>
  2834. {
  2835. /* Select the Counter Mode */
  2836. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2837. tmpcr1 |= Structure->CounterMode;
  2838. 8005322: 684a ldr r2, [r1, #4]
  2839. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2840. 8005324: f023 0370 bic.w r3, r3, #112 ; 0x70
  2841. tmpcr1 |= Structure->CounterMode;
  2842. 8005328: 4313 orrs r3, r2
  2843. }
  2844. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2845. 800532a: 4a17 ldr r2, [pc, #92] ; (8005388 <TIM_Base_SetConfig+0x94>)
  2846. 800532c: 4290 cmp r0, r2
  2847. 800532e: d012 beq.n 8005356 <TIM_Base_SetConfig+0x62>
  2848. 8005330: f502 6200 add.w r2, r2, #2048 ; 0x800
  2849. 8005334: 4290 cmp r0, r2
  2850. 8005336: d00e beq.n 8005356 <TIM_Base_SetConfig+0x62>
  2851. 8005338: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2852. 800533c: d00b beq.n 8005356 <TIM_Base_SetConfig+0x62>
  2853. 800533e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2854. 8005342: 4290 cmp r0, r2
  2855. 8005344: d007 beq.n 8005356 <TIM_Base_SetConfig+0x62>
  2856. 8005346: f502 6280 add.w r2, r2, #1024 ; 0x400
  2857. 800534a: 4290 cmp r0, r2
  2858. 800534c: d003 beq.n 8005356 <TIM_Base_SetConfig+0x62>
  2859. 800534e: f502 6280 add.w r2, r2, #1024 ; 0x400
  2860. 8005352: 4290 cmp r0, r2
  2861. 8005354: d103 bne.n 800535e <TIM_Base_SetConfig+0x6a>
  2862. {
  2863. /* Set the clock division */
  2864. tmpcr1 &= ~TIM_CR1_CKD;
  2865. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2866. 8005356: 68ca ldr r2, [r1, #12]
  2867. tmpcr1 &= ~TIM_CR1_CKD;
  2868. 8005358: f423 7340 bic.w r3, r3, #768 ; 0x300
  2869. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2870. 800535c: 4313 orrs r3, r2
  2871. }
  2872. /* Set the auto-reload preload */
  2873. tmpcr1 &= ~TIM_CR1_ARPE;
  2874. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2875. 800535e: 694a ldr r2, [r1, #20]
  2876. tmpcr1 &= ~TIM_CR1_ARPE;
  2877. 8005360: f023 0380 bic.w r3, r3, #128 ; 0x80
  2878. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2879. 8005364: 4313 orrs r3, r2
  2880. TIMx->CR1 = tmpcr1;
  2881. 8005366: 6003 str r3, [r0, #0]
  2882. /* Set the Autoreload value */
  2883. TIMx->ARR = (uint32_t)Structure->Period ;
  2884. 8005368: 688b ldr r3, [r1, #8]
  2885. 800536a: 62c3 str r3, [r0, #44] ; 0x2c
  2886. /* Set the Prescaler value */
  2887. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2888. 800536c: 680b ldr r3, [r1, #0]
  2889. 800536e: 6283 str r3, [r0, #40] ; 0x28
  2890. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2891. 8005370: 4b05 ldr r3, [pc, #20] ; (8005388 <TIM_Base_SetConfig+0x94>)
  2892. 8005372: 4298 cmp r0, r3
  2893. 8005374: d003 beq.n 800537e <TIM_Base_SetConfig+0x8a>
  2894. 8005376: f503 6300 add.w r3, r3, #2048 ; 0x800
  2895. 800537a: 4298 cmp r0, r3
  2896. 800537c: d101 bne.n 8005382 <TIM_Base_SetConfig+0x8e>
  2897. {
  2898. /* Set the Repetition Counter value */
  2899. TIMx->RCR = Structure->RepetitionCounter;
  2900. 800537e: 690b ldr r3, [r1, #16]
  2901. 8005380: 6303 str r3, [r0, #48] ; 0x30
  2902. }
  2903. /* Generate an update event to reload the Prescaler
  2904. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2905. TIMx->EGR = TIM_EGR_UG;
  2906. 8005382: 2301 movs r3, #1
  2907. 8005384: 6143 str r3, [r0, #20]
  2908. 8005386: 4770 bx lr
  2909. 8005388: 40012c00 .word 0x40012c00
  2910. 0800538c <HAL_TIM_Base_Init>:
  2911. {
  2912. 800538c: b510 push {r4, lr}
  2913. if(htim == NULL)
  2914. 800538e: 4604 mov r4, r0
  2915. 8005390: b1a0 cbz r0, 80053bc <HAL_TIM_Base_Init+0x30>
  2916. if(htim->State == HAL_TIM_STATE_RESET)
  2917. 8005392: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2918. 8005396: f003 02ff and.w r2, r3, #255 ; 0xff
  2919. 800539a: b91b cbnz r3, 80053a4 <HAL_TIM_Base_Init+0x18>
  2920. htim->Lock = HAL_UNLOCKED;
  2921. 800539c: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2922. HAL_TIM_Base_MspInit(htim);
  2923. 80053a0: f000 fdc2 bl 8005f28 <HAL_TIM_Base_MspInit>
  2924. htim->State= HAL_TIM_STATE_BUSY;
  2925. 80053a4: 2302 movs r3, #2
  2926. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2927. 80053a6: 6820 ldr r0, [r4, #0]
  2928. htim->State= HAL_TIM_STATE_BUSY;
  2929. 80053a8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2930. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2931. 80053ac: 1d21 adds r1, r4, #4
  2932. 80053ae: f7ff ffa1 bl 80052f4 <TIM_Base_SetConfig>
  2933. htim->State= HAL_TIM_STATE_READY;
  2934. 80053b2: 2301 movs r3, #1
  2935. return HAL_OK;
  2936. 80053b4: 2000 movs r0, #0
  2937. htim->State= HAL_TIM_STATE_READY;
  2938. 80053b6: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2939. return HAL_OK;
  2940. 80053ba: bd10 pop {r4, pc}
  2941. return HAL_ERROR;
  2942. 80053bc: 2001 movs r0, #1
  2943. }
  2944. 80053be: bd10 pop {r4, pc}
  2945. 080053c0 <HAL_TIMEx_MasterConfigSynchronization>:
  2946. /* Check the parameters */
  2947. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  2948. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2949. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2950. __HAL_LOCK(htim);
  2951. 80053c0: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2952. {
  2953. 80053c4: b510 push {r4, lr}
  2954. __HAL_LOCK(htim);
  2955. 80053c6: 2b01 cmp r3, #1
  2956. 80053c8: f04f 0302 mov.w r3, #2
  2957. 80053cc: d018 beq.n 8005400 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  2958. htim->State = HAL_TIM_STATE_BUSY;
  2959. 80053ce: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2960. /* Reset the MMS Bits */
  2961. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2962. 80053d2: 6803 ldr r3, [r0, #0]
  2963. /* Select the TRGO source */
  2964. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2965. 80053d4: 680c ldr r4, [r1, #0]
  2966. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2967. 80053d6: 685a ldr r2, [r3, #4]
  2968. /* Reset the MSM Bit */
  2969. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2970. /* Set or Reset the MSM Bit */
  2971. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2972. 80053d8: 6849 ldr r1, [r1, #4]
  2973. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2974. 80053da: f022 0270 bic.w r2, r2, #112 ; 0x70
  2975. 80053de: 605a str r2, [r3, #4]
  2976. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2977. 80053e0: 685a ldr r2, [r3, #4]
  2978. 80053e2: 4322 orrs r2, r4
  2979. 80053e4: 605a str r2, [r3, #4]
  2980. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2981. 80053e6: 689a ldr r2, [r3, #8]
  2982. 80053e8: f022 0280 bic.w r2, r2, #128 ; 0x80
  2983. 80053ec: 609a str r2, [r3, #8]
  2984. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2985. 80053ee: 689a ldr r2, [r3, #8]
  2986. 80053f0: 430a orrs r2, r1
  2987. 80053f2: 609a str r2, [r3, #8]
  2988. htim->State = HAL_TIM_STATE_READY;
  2989. 80053f4: 2301 movs r3, #1
  2990. 80053f6: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2991. __HAL_UNLOCK(htim);
  2992. 80053fa: 2300 movs r3, #0
  2993. 80053fc: f880 303c strb.w r3, [r0, #60] ; 0x3c
  2994. __HAL_LOCK(htim);
  2995. 8005400: 4618 mov r0, r3
  2996. return HAL_OK;
  2997. }
  2998. 8005402: bd10 pop {r4, pc}
  2999. 08005404 <HAL_TIMEx_CommutationCallback>:
  3000. 8005404: 4770 bx lr
  3001. 08005406 <HAL_TIMEx_BreakCallback>:
  3002. * @brief Hall Break detection callback in non blocking mode
  3003. * @param htim : TIM handle
  3004. * @retval None
  3005. */
  3006. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3007. {
  3008. 8005406: 4770 bx lr
  3009. 08005408 <UART_EndRxTransfer>:
  3010. * @retval None
  3011. */
  3012. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3013. {
  3014. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3015. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3016. 8005408: 6803 ldr r3, [r0, #0]
  3017. 800540a: 68da ldr r2, [r3, #12]
  3018. 800540c: f422 7290 bic.w r2, r2, #288 ; 0x120
  3019. 8005410: 60da str r2, [r3, #12]
  3020. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3021. 8005412: 695a ldr r2, [r3, #20]
  3022. 8005414: f022 0201 bic.w r2, r2, #1
  3023. 8005418: 615a str r2, [r3, #20]
  3024. /* At end of Rx process, restore huart->RxState to Ready */
  3025. huart->RxState = HAL_UART_STATE_READY;
  3026. 800541a: 2320 movs r3, #32
  3027. 800541c: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3028. 8005420: 4770 bx lr
  3029. ...
  3030. 08005424 <UART_SetConfig>:
  3031. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  3032. * the configuration information for the specified UART module.
  3033. * @retval None
  3034. */
  3035. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3036. {
  3037. 8005424: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  3038. assert_param(IS_UART_MODE(huart->Init.Mode));
  3039. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  3040. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  3041. * to huart->Init.StopBits value */
  3042. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3043. 8005428: 6805 ldr r5, [r0, #0]
  3044. 800542a: 68c2 ldr r2, [r0, #12]
  3045. 800542c: 692b ldr r3, [r5, #16]
  3046. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3047. MODIFY_REG(huart->Instance->CR1,
  3048. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3049. tmpreg);
  3050. #else
  3051. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3052. 800542e: 6901 ldr r1, [r0, #16]
  3053. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3054. 8005430: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  3055. 8005434: 4313 orrs r3, r2
  3056. 8005436: 612b str r3, [r5, #16]
  3057. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3058. 8005438: 6883 ldr r3, [r0, #8]
  3059. MODIFY_REG(huart->Instance->CR1,
  3060. 800543a: 68ea ldr r2, [r5, #12]
  3061. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3062. 800543c: 430b orrs r3, r1
  3063. 800543e: 6941 ldr r1, [r0, #20]
  3064. MODIFY_REG(huart->Instance->CR1,
  3065. 8005440: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  3066. 8005444: f022 020c bic.w r2, r2, #12
  3067. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3068. 8005448: 430b orrs r3, r1
  3069. MODIFY_REG(huart->Instance->CR1,
  3070. 800544a: 4313 orrs r3, r2
  3071. 800544c: 60eb str r3, [r5, #12]
  3072. tmpreg);
  3073. #endif /* USART_CR1_OVER8 */
  3074. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  3075. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3076. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3077. 800544e: 696b ldr r3, [r5, #20]
  3078. 8005450: 6982 ldr r2, [r0, #24]
  3079. 8005452: f423 7340 bic.w r3, r3, #768 ; 0x300
  3080. 8005456: 4313 orrs r3, r2
  3081. 8005458: 616b str r3, [r5, #20]
  3082. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3083. }
  3084. }
  3085. #else
  3086. /*-------------------------- USART BRR Configuration ---------------------*/
  3087. if(huart->Instance == USART1)
  3088. 800545a: 4b40 ldr r3, [pc, #256] ; (800555c <UART_SetConfig+0x138>)
  3089. {
  3090. 800545c: 4681 mov r9, r0
  3091. if(huart->Instance == USART1)
  3092. 800545e: 429d cmp r5, r3
  3093. 8005460: f04f 0419 mov.w r4, #25
  3094. 8005464: d146 bne.n 80054f4 <UART_SetConfig+0xd0>
  3095. {
  3096. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  3097. 8005466: f7ff fe17 bl 8005098 <HAL_RCC_GetPCLK2Freq>
  3098. 800546a: fb04 f300 mul.w r3, r4, r0
  3099. 800546e: f8d9 6004 ldr.w r6, [r9, #4]
  3100. 8005472: f04f 0864 mov.w r8, #100 ; 0x64
  3101. 8005476: 00b6 lsls r6, r6, #2
  3102. 8005478: fbb3 f3f6 udiv r3, r3, r6
  3103. 800547c: fbb3 f3f8 udiv r3, r3, r8
  3104. 8005480: 011e lsls r6, r3, #4
  3105. 8005482: f7ff fe09 bl 8005098 <HAL_RCC_GetPCLK2Freq>
  3106. 8005486: 4360 muls r0, r4
  3107. 8005488: f8d9 3004 ldr.w r3, [r9, #4]
  3108. 800548c: 009b lsls r3, r3, #2
  3109. 800548e: fbb0 f7f3 udiv r7, r0, r3
  3110. 8005492: f7ff fe01 bl 8005098 <HAL_RCC_GetPCLK2Freq>
  3111. 8005496: 4360 muls r0, r4
  3112. 8005498: f8d9 3004 ldr.w r3, [r9, #4]
  3113. 800549c: 009b lsls r3, r3, #2
  3114. 800549e: fbb0 f3f3 udiv r3, r0, r3
  3115. 80054a2: fbb3 f3f8 udiv r3, r3, r8
  3116. 80054a6: fb08 7313 mls r3, r8, r3, r7
  3117. 80054aa: 011b lsls r3, r3, #4
  3118. 80054ac: 3332 adds r3, #50 ; 0x32
  3119. 80054ae: fbb3 f3f8 udiv r3, r3, r8
  3120. 80054b2: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3121. 80054b6: f7ff fdef bl 8005098 <HAL_RCC_GetPCLK2Freq>
  3122. 80054ba: 4360 muls r0, r4
  3123. 80054bc: f8d9 2004 ldr.w r2, [r9, #4]
  3124. 80054c0: 0092 lsls r2, r2, #2
  3125. 80054c2: fbb0 faf2 udiv sl, r0, r2
  3126. 80054c6: f7ff fde7 bl 8005098 <HAL_RCC_GetPCLK2Freq>
  3127. }
  3128. else
  3129. {
  3130. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3131. 80054ca: 4360 muls r0, r4
  3132. 80054cc: f8d9 3004 ldr.w r3, [r9, #4]
  3133. 80054d0: 009b lsls r3, r3, #2
  3134. 80054d2: fbb0 f3f3 udiv r3, r0, r3
  3135. 80054d6: fbb3 f3f8 udiv r3, r3, r8
  3136. 80054da: fb08 a313 mls r3, r8, r3, sl
  3137. 80054de: 011b lsls r3, r3, #4
  3138. 80054e0: 3332 adds r3, #50 ; 0x32
  3139. 80054e2: fbb3 f3f8 udiv r3, r3, r8
  3140. 80054e6: f003 030f and.w r3, r3, #15
  3141. 80054ea: 433b orrs r3, r7
  3142. 80054ec: 4433 add r3, r6
  3143. 80054ee: 60ab str r3, [r5, #8]
  3144. 80054f0: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  3145. 80054f4: f7ff fdc0 bl 8005078 <HAL_RCC_GetPCLK1Freq>
  3146. 80054f8: fb04 f300 mul.w r3, r4, r0
  3147. 80054fc: f8d9 6004 ldr.w r6, [r9, #4]
  3148. 8005500: f04f 0864 mov.w r8, #100 ; 0x64
  3149. 8005504: 00b6 lsls r6, r6, #2
  3150. 8005506: fbb3 f3f6 udiv r3, r3, r6
  3151. 800550a: fbb3 f3f8 udiv r3, r3, r8
  3152. 800550e: 011e lsls r6, r3, #4
  3153. 8005510: f7ff fdb2 bl 8005078 <HAL_RCC_GetPCLK1Freq>
  3154. 8005514: 4360 muls r0, r4
  3155. 8005516: f8d9 3004 ldr.w r3, [r9, #4]
  3156. 800551a: 009b lsls r3, r3, #2
  3157. 800551c: fbb0 f7f3 udiv r7, r0, r3
  3158. 8005520: f7ff fdaa bl 8005078 <HAL_RCC_GetPCLK1Freq>
  3159. 8005524: 4360 muls r0, r4
  3160. 8005526: f8d9 3004 ldr.w r3, [r9, #4]
  3161. 800552a: 009b lsls r3, r3, #2
  3162. 800552c: fbb0 f3f3 udiv r3, r0, r3
  3163. 8005530: fbb3 f3f8 udiv r3, r3, r8
  3164. 8005534: fb08 7313 mls r3, r8, r3, r7
  3165. 8005538: 011b lsls r3, r3, #4
  3166. 800553a: 3332 adds r3, #50 ; 0x32
  3167. 800553c: fbb3 f3f8 udiv r3, r3, r8
  3168. 8005540: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3169. 8005544: f7ff fd98 bl 8005078 <HAL_RCC_GetPCLK1Freq>
  3170. 8005548: 4360 muls r0, r4
  3171. 800554a: f8d9 2004 ldr.w r2, [r9, #4]
  3172. 800554e: 0092 lsls r2, r2, #2
  3173. 8005550: fbb0 faf2 udiv sl, r0, r2
  3174. 8005554: f7ff fd90 bl 8005078 <HAL_RCC_GetPCLK1Freq>
  3175. 8005558: e7b7 b.n 80054ca <UART_SetConfig+0xa6>
  3176. 800555a: bf00 nop
  3177. 800555c: 40013800 .word 0x40013800
  3178. 08005560 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3179. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3180. 8005560: b5f8 push {r3, r4, r5, r6, r7, lr}
  3181. 8005562: 4604 mov r4, r0
  3182. 8005564: 460e mov r6, r1
  3183. 8005566: 4617 mov r7, r2
  3184. 8005568: 461d mov r5, r3
  3185. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3186. 800556a: 6821 ldr r1, [r4, #0]
  3187. 800556c: 680b ldr r3, [r1, #0]
  3188. 800556e: ea36 0303 bics.w r3, r6, r3
  3189. 8005572: d101 bne.n 8005578 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3190. return HAL_OK;
  3191. 8005574: 2000 movs r0, #0
  3192. }
  3193. 8005576: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3194. if(Timeout != HAL_MAX_DELAY)
  3195. 8005578: 1c6b adds r3, r5, #1
  3196. 800557a: d0f7 beq.n 800556c <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3197. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3198. 800557c: b995 cbnz r5, 80055a4 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3199. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3200. 800557e: 6823 ldr r3, [r4, #0]
  3201. __HAL_UNLOCK(huart);
  3202. 8005580: 2003 movs r0, #3
  3203. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3204. 8005582: 68da ldr r2, [r3, #12]
  3205. 8005584: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3206. 8005588: 60da str r2, [r3, #12]
  3207. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3208. 800558a: 695a ldr r2, [r3, #20]
  3209. 800558c: f022 0201 bic.w r2, r2, #1
  3210. 8005590: 615a str r2, [r3, #20]
  3211. huart->gState = HAL_UART_STATE_READY;
  3212. 8005592: 2320 movs r3, #32
  3213. 8005594: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3214. huart->RxState = HAL_UART_STATE_READY;
  3215. 8005598: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3216. __HAL_UNLOCK(huart);
  3217. 800559c: 2300 movs r3, #0
  3218. 800559e: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3219. 80055a2: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3220. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3221. 80055a4: f7fe fe80 bl 80042a8 <HAL_GetTick>
  3222. 80055a8: 1bc0 subs r0, r0, r7
  3223. 80055aa: 4285 cmp r5, r0
  3224. 80055ac: d2dd bcs.n 800556a <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3225. 80055ae: e7e6 b.n 800557e <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3226. 080055b0 <HAL_UART_Init>:
  3227. {
  3228. 80055b0: b510 push {r4, lr}
  3229. if(huart == NULL)
  3230. 80055b2: 4604 mov r4, r0
  3231. 80055b4: b340 cbz r0, 8005608 <HAL_UART_Init+0x58>
  3232. if(huart->gState == HAL_UART_STATE_RESET)
  3233. 80055b6: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3234. 80055ba: f003 02ff and.w r2, r3, #255 ; 0xff
  3235. 80055be: b91b cbnz r3, 80055c8 <HAL_UART_Init+0x18>
  3236. huart->Lock = HAL_UNLOCKED;
  3237. 80055c0: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3238. HAL_UART_MspInit(huart);
  3239. 80055c4: f000 fcc4 bl 8005f50 <HAL_UART_MspInit>
  3240. huart->gState = HAL_UART_STATE_BUSY;
  3241. 80055c8: 2324 movs r3, #36 ; 0x24
  3242. __HAL_UART_DISABLE(huart);
  3243. 80055ca: 6822 ldr r2, [r4, #0]
  3244. huart->gState = HAL_UART_STATE_BUSY;
  3245. 80055cc: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3246. __HAL_UART_DISABLE(huart);
  3247. 80055d0: 68d3 ldr r3, [r2, #12]
  3248. UART_SetConfig(huart);
  3249. 80055d2: 4620 mov r0, r4
  3250. __HAL_UART_DISABLE(huart);
  3251. 80055d4: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3252. 80055d8: 60d3 str r3, [r2, #12]
  3253. UART_SetConfig(huart);
  3254. 80055da: f7ff ff23 bl 8005424 <UART_SetConfig>
  3255. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3256. 80055de: 6823 ldr r3, [r4, #0]
  3257. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3258. 80055e0: 2000 movs r0, #0
  3259. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3260. 80055e2: 691a ldr r2, [r3, #16]
  3261. 80055e4: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3262. 80055e8: 611a str r2, [r3, #16]
  3263. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3264. 80055ea: 695a ldr r2, [r3, #20]
  3265. 80055ec: f022 022a bic.w r2, r2, #42 ; 0x2a
  3266. 80055f0: 615a str r2, [r3, #20]
  3267. __HAL_UART_ENABLE(huart);
  3268. 80055f2: 68da ldr r2, [r3, #12]
  3269. 80055f4: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3270. 80055f8: 60da str r2, [r3, #12]
  3271. huart->gState= HAL_UART_STATE_READY;
  3272. 80055fa: 2320 movs r3, #32
  3273. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3274. 80055fc: 63e0 str r0, [r4, #60] ; 0x3c
  3275. huart->gState= HAL_UART_STATE_READY;
  3276. 80055fe: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3277. huart->RxState= HAL_UART_STATE_READY;
  3278. 8005602: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3279. return HAL_OK;
  3280. 8005606: bd10 pop {r4, pc}
  3281. return HAL_ERROR;
  3282. 8005608: 2001 movs r0, #1
  3283. }
  3284. 800560a: bd10 pop {r4, pc}
  3285. 0800560c <HAL_UART_Transmit>:
  3286. {
  3287. 800560c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3288. 8005610: 461f mov r7, r3
  3289. if(huart->gState == HAL_UART_STATE_READY)
  3290. 8005612: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3291. {
  3292. 8005616: 4604 mov r4, r0
  3293. if(huart->gState == HAL_UART_STATE_READY)
  3294. 8005618: 2b20 cmp r3, #32
  3295. {
  3296. 800561a: 460d mov r5, r1
  3297. 800561c: 4690 mov r8, r2
  3298. if(huart->gState == HAL_UART_STATE_READY)
  3299. 800561e: d14e bne.n 80056be <HAL_UART_Transmit+0xb2>
  3300. if((pData == NULL) || (Size == 0U))
  3301. 8005620: 2900 cmp r1, #0
  3302. 8005622: d049 beq.n 80056b8 <HAL_UART_Transmit+0xac>
  3303. 8005624: 2a00 cmp r2, #0
  3304. 8005626: d047 beq.n 80056b8 <HAL_UART_Transmit+0xac>
  3305. __HAL_LOCK(huart);
  3306. 8005628: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3307. 800562c: 2b01 cmp r3, #1
  3308. 800562e: d046 beq.n 80056be <HAL_UART_Transmit+0xb2>
  3309. 8005630: 2301 movs r3, #1
  3310. 8005632: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3311. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3312. 8005636: 2300 movs r3, #0
  3313. 8005638: 63c3 str r3, [r0, #60] ; 0x3c
  3314. huart->gState = HAL_UART_STATE_BUSY_TX;
  3315. 800563a: 2321 movs r3, #33 ; 0x21
  3316. 800563c: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3317. tickstart = HAL_GetTick();
  3318. 8005640: f7fe fe32 bl 80042a8 <HAL_GetTick>
  3319. 8005644: 4606 mov r6, r0
  3320. huart->TxXferSize = Size;
  3321. 8005646: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3322. huart->TxXferCount = Size;
  3323. 800564a: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3324. while(huart->TxXferCount > 0U)
  3325. 800564e: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3326. 8005650: b29b uxth r3, r3
  3327. 8005652: b96b cbnz r3, 8005670 <HAL_UART_Transmit+0x64>
  3328. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3329. 8005654: 463b mov r3, r7
  3330. 8005656: 4632 mov r2, r6
  3331. 8005658: 2140 movs r1, #64 ; 0x40
  3332. 800565a: 4620 mov r0, r4
  3333. 800565c: f7ff ff80 bl 8005560 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3334. 8005660: b9a8 cbnz r0, 800568e <HAL_UART_Transmit+0x82>
  3335. huart->gState = HAL_UART_STATE_READY;
  3336. 8005662: 2320 movs r3, #32
  3337. __HAL_UNLOCK(huart);
  3338. 8005664: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3339. huart->gState = HAL_UART_STATE_READY;
  3340. 8005668: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3341. return HAL_OK;
  3342. 800566c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3343. huart->TxXferCount--;
  3344. 8005670: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3345. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3346. 8005672: 4632 mov r2, r6
  3347. huart->TxXferCount--;
  3348. 8005674: 3b01 subs r3, #1
  3349. 8005676: b29b uxth r3, r3
  3350. 8005678: 84e3 strh r3, [r4, #38] ; 0x26
  3351. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3352. 800567a: 68a3 ldr r3, [r4, #8]
  3353. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3354. 800567c: 2180 movs r1, #128 ; 0x80
  3355. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3356. 800567e: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3357. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3358. 8005682: 4620 mov r0, r4
  3359. 8005684: 463b mov r3, r7
  3360. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3361. 8005686: d10e bne.n 80056a6 <HAL_UART_Transmit+0x9a>
  3362. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3363. 8005688: f7ff ff6a bl 8005560 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3364. 800568c: b110 cbz r0, 8005694 <HAL_UART_Transmit+0x88>
  3365. return HAL_TIMEOUT;
  3366. 800568e: 2003 movs r0, #3
  3367. 8005690: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3368. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3369. 8005694: 882b ldrh r3, [r5, #0]
  3370. 8005696: 6822 ldr r2, [r4, #0]
  3371. 8005698: f3c3 0308 ubfx r3, r3, #0, #9
  3372. 800569c: 6053 str r3, [r2, #4]
  3373. if(huart->Init.Parity == UART_PARITY_NONE)
  3374. 800569e: 6923 ldr r3, [r4, #16]
  3375. 80056a0: b943 cbnz r3, 80056b4 <HAL_UART_Transmit+0xa8>
  3376. pData +=2U;
  3377. 80056a2: 3502 adds r5, #2
  3378. 80056a4: e7d3 b.n 800564e <HAL_UART_Transmit+0x42>
  3379. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3380. 80056a6: f7ff ff5b bl 8005560 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3381. 80056aa: 2800 cmp r0, #0
  3382. 80056ac: d1ef bne.n 800568e <HAL_UART_Transmit+0x82>
  3383. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3384. 80056ae: 6823 ldr r3, [r4, #0]
  3385. 80056b0: 782a ldrb r2, [r5, #0]
  3386. 80056b2: 605a str r2, [r3, #4]
  3387. 80056b4: 3501 adds r5, #1
  3388. 80056b6: e7ca b.n 800564e <HAL_UART_Transmit+0x42>
  3389. return HAL_ERROR;
  3390. 80056b8: 2001 movs r0, #1
  3391. 80056ba: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3392. return HAL_BUSY;
  3393. 80056be: 2002 movs r0, #2
  3394. }
  3395. 80056c0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3396. 080056c4 <HAL_UART_Receive_DMA>:
  3397. {
  3398. 80056c4: 4613 mov r3, r2
  3399. if(huart->RxState == HAL_UART_STATE_READY)
  3400. 80056c6: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3401. {
  3402. 80056ca: b573 push {r0, r1, r4, r5, r6, lr}
  3403. if(huart->RxState == HAL_UART_STATE_READY)
  3404. 80056cc: 2a20 cmp r2, #32
  3405. {
  3406. 80056ce: 4605 mov r5, r0
  3407. if(huart->RxState == HAL_UART_STATE_READY)
  3408. 80056d0: d138 bne.n 8005744 <HAL_UART_Receive_DMA+0x80>
  3409. if((pData == NULL) || (Size == 0U))
  3410. 80056d2: 2900 cmp r1, #0
  3411. 80056d4: d034 beq.n 8005740 <HAL_UART_Receive_DMA+0x7c>
  3412. 80056d6: 2b00 cmp r3, #0
  3413. 80056d8: d032 beq.n 8005740 <HAL_UART_Receive_DMA+0x7c>
  3414. __HAL_LOCK(huart);
  3415. 80056da: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3416. 80056de: 2a01 cmp r2, #1
  3417. 80056e0: d030 beq.n 8005744 <HAL_UART_Receive_DMA+0x80>
  3418. 80056e2: 2201 movs r2, #1
  3419. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3420. 80056e4: 2400 movs r4, #0
  3421. __HAL_LOCK(huart);
  3422. 80056e6: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3423. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3424. 80056ea: 2222 movs r2, #34 ; 0x22
  3425. huart->pRxBuffPtr = pData;
  3426. 80056ec: 6281 str r1, [r0, #40] ; 0x28
  3427. huart->RxXferSize = Size;
  3428. 80056ee: 8583 strh r3, [r0, #44] ; 0x2c
  3429. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3430. 80056f0: 63c4 str r4, [r0, #60] ; 0x3c
  3431. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3432. 80056f2: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3433. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3434. 80056f6: 6b40 ldr r0, [r0, #52] ; 0x34
  3435. 80056f8: 4a13 ldr r2, [pc, #76] ; (8005748 <HAL_UART_Receive_DMA+0x84>)
  3436. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3437. 80056fa: 682e ldr r6, [r5, #0]
  3438. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3439. 80056fc: 6282 str r2, [r0, #40] ; 0x28
  3440. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3441. 80056fe: 4a13 ldr r2, [pc, #76] ; (800574c <HAL_UART_Receive_DMA+0x88>)
  3442. huart->hdmarx->XferAbortCallback = NULL;
  3443. 8005700: 6344 str r4, [r0, #52] ; 0x34
  3444. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3445. 8005702: 62c2 str r2, [r0, #44] ; 0x2c
  3446. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3447. 8005704: 4a12 ldr r2, [pc, #72] ; (8005750 <HAL_UART_Receive_DMA+0x8c>)
  3448. 8005706: 6302 str r2, [r0, #48] ; 0x30
  3449. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3450. 8005708: 460a mov r2, r1
  3451. 800570a: 1d31 adds r1, r6, #4
  3452. 800570c: f7fe ffbc bl 8004688 <HAL_DMA_Start_IT>
  3453. return HAL_OK;
  3454. 8005710: 4620 mov r0, r4
  3455. __HAL_UART_CLEAR_OREFLAG(huart);
  3456. 8005712: 682b ldr r3, [r5, #0]
  3457. 8005714: 9401 str r4, [sp, #4]
  3458. 8005716: 681a ldr r2, [r3, #0]
  3459. 8005718: 9201 str r2, [sp, #4]
  3460. 800571a: 685a ldr r2, [r3, #4]
  3461. __HAL_UNLOCK(huart);
  3462. 800571c: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3463. __HAL_UART_CLEAR_OREFLAG(huart);
  3464. 8005720: 9201 str r2, [sp, #4]
  3465. 8005722: 9a01 ldr r2, [sp, #4]
  3466. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3467. 8005724: 68da ldr r2, [r3, #12]
  3468. 8005726: f442 7280 orr.w r2, r2, #256 ; 0x100
  3469. 800572a: 60da str r2, [r3, #12]
  3470. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3471. 800572c: 695a ldr r2, [r3, #20]
  3472. 800572e: f042 0201 orr.w r2, r2, #1
  3473. 8005732: 615a str r2, [r3, #20]
  3474. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3475. 8005734: 695a ldr r2, [r3, #20]
  3476. 8005736: f042 0240 orr.w r2, r2, #64 ; 0x40
  3477. 800573a: 615a str r2, [r3, #20]
  3478. }
  3479. 800573c: b002 add sp, #8
  3480. 800573e: bd70 pop {r4, r5, r6, pc}
  3481. return HAL_ERROR;
  3482. 8005740: 2001 movs r0, #1
  3483. 8005742: e7fb b.n 800573c <HAL_UART_Receive_DMA+0x78>
  3484. return HAL_BUSY;
  3485. 8005744: 2002 movs r0, #2
  3486. 8005746: e7f9 b.n 800573c <HAL_UART_Receive_DMA+0x78>
  3487. 8005748: 08005757 .word 0x08005757
  3488. 800574c: 0800580d .word 0x0800580d
  3489. 8005750: 08005819 .word 0x08005819
  3490. 08005754 <HAL_UART_TxCpltCallback>:
  3491. 8005754: 4770 bx lr
  3492. 08005756 <UART_DMAReceiveCplt>:
  3493. {
  3494. 8005756: b508 push {r3, lr}
  3495. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3496. 8005758: 6803 ldr r3, [r0, #0]
  3497. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3498. 800575a: 6a42 ldr r2, [r0, #36] ; 0x24
  3499. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3500. 800575c: 681b ldr r3, [r3, #0]
  3501. 800575e: f013 0320 ands.w r3, r3, #32
  3502. 8005762: d110 bne.n 8005786 <UART_DMAReceiveCplt+0x30>
  3503. huart->RxXferCount = 0U;
  3504. 8005764: 85d3 strh r3, [r2, #46] ; 0x2e
  3505. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3506. 8005766: 6813 ldr r3, [r2, #0]
  3507. 8005768: 68d9 ldr r1, [r3, #12]
  3508. 800576a: f421 7180 bic.w r1, r1, #256 ; 0x100
  3509. 800576e: 60d9 str r1, [r3, #12]
  3510. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3511. 8005770: 6959 ldr r1, [r3, #20]
  3512. 8005772: f021 0101 bic.w r1, r1, #1
  3513. 8005776: 6159 str r1, [r3, #20]
  3514. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3515. 8005778: 6959 ldr r1, [r3, #20]
  3516. 800577a: f021 0140 bic.w r1, r1, #64 ; 0x40
  3517. 800577e: 6159 str r1, [r3, #20]
  3518. huart->RxState = HAL_UART_STATE_READY;
  3519. 8005780: 2320 movs r3, #32
  3520. 8005782: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3521. HAL_UART_RxCpltCallback(huart);
  3522. 8005786: 4610 mov r0, r2
  3523. 8005788: f000 fcc6 bl 8006118 <HAL_UART_RxCpltCallback>
  3524. 800578c: bd08 pop {r3, pc}
  3525. 0800578e <UART_Receive_IT>:
  3526. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3527. 800578e: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3528. {
  3529. 8005792: b510 push {r4, lr}
  3530. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3531. 8005794: 2b22 cmp r3, #34 ; 0x22
  3532. 8005796: d136 bne.n 8005806 <UART_Receive_IT+0x78>
  3533. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3534. 8005798: 6883 ldr r3, [r0, #8]
  3535. 800579a: 6901 ldr r1, [r0, #16]
  3536. 800579c: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3537. 80057a0: 6802 ldr r2, [r0, #0]
  3538. 80057a2: 6a83 ldr r3, [r0, #40] ; 0x28
  3539. 80057a4: d123 bne.n 80057ee <UART_Receive_IT+0x60>
  3540. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3541. 80057a6: 6852 ldr r2, [r2, #4]
  3542. if(huart->Init.Parity == UART_PARITY_NONE)
  3543. 80057a8: b9e9 cbnz r1, 80057e6 <UART_Receive_IT+0x58>
  3544. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3545. 80057aa: f3c2 0208 ubfx r2, r2, #0, #9
  3546. 80057ae: f823 2b02 strh.w r2, [r3], #2
  3547. huart->pRxBuffPtr += 1U;
  3548. 80057b2: 6283 str r3, [r0, #40] ; 0x28
  3549. if(--huart->RxXferCount == 0U)
  3550. 80057b4: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3551. 80057b6: 3c01 subs r4, #1
  3552. 80057b8: b2a4 uxth r4, r4
  3553. 80057ba: 85c4 strh r4, [r0, #46] ; 0x2e
  3554. 80057bc: b98c cbnz r4, 80057e2 <UART_Receive_IT+0x54>
  3555. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3556. 80057be: 6803 ldr r3, [r0, #0]
  3557. 80057c0: 68da ldr r2, [r3, #12]
  3558. 80057c2: f022 0220 bic.w r2, r2, #32
  3559. 80057c6: 60da str r2, [r3, #12]
  3560. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3561. 80057c8: 68da ldr r2, [r3, #12]
  3562. 80057ca: f422 7280 bic.w r2, r2, #256 ; 0x100
  3563. 80057ce: 60da str r2, [r3, #12]
  3564. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3565. 80057d0: 695a ldr r2, [r3, #20]
  3566. 80057d2: f022 0201 bic.w r2, r2, #1
  3567. 80057d6: 615a str r2, [r3, #20]
  3568. huart->RxState = HAL_UART_STATE_READY;
  3569. 80057d8: 2320 movs r3, #32
  3570. 80057da: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3571. HAL_UART_RxCpltCallback(huart);
  3572. 80057de: f000 fc9b bl 8006118 <HAL_UART_RxCpltCallback>
  3573. if(--huart->RxXferCount == 0U)
  3574. 80057e2: 2000 movs r0, #0
  3575. }
  3576. 80057e4: bd10 pop {r4, pc}
  3577. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3578. 80057e6: b2d2 uxtb r2, r2
  3579. 80057e8: f823 2b01 strh.w r2, [r3], #1
  3580. 80057ec: e7e1 b.n 80057b2 <UART_Receive_IT+0x24>
  3581. if(huart->Init.Parity == UART_PARITY_NONE)
  3582. 80057ee: b921 cbnz r1, 80057fa <UART_Receive_IT+0x6c>
  3583. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3584. 80057f0: 1c59 adds r1, r3, #1
  3585. 80057f2: 6852 ldr r2, [r2, #4]
  3586. 80057f4: 6281 str r1, [r0, #40] ; 0x28
  3587. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3588. 80057f6: 701a strb r2, [r3, #0]
  3589. 80057f8: e7dc b.n 80057b4 <UART_Receive_IT+0x26>
  3590. 80057fa: 6852 ldr r2, [r2, #4]
  3591. 80057fc: 1c59 adds r1, r3, #1
  3592. 80057fe: 6281 str r1, [r0, #40] ; 0x28
  3593. 8005800: f002 027f and.w r2, r2, #127 ; 0x7f
  3594. 8005804: e7f7 b.n 80057f6 <UART_Receive_IT+0x68>
  3595. return HAL_BUSY;
  3596. 8005806: 2002 movs r0, #2
  3597. 8005808: bd10 pop {r4, pc}
  3598. 0800580a <HAL_UART_RxHalfCpltCallback>:
  3599. 800580a: 4770 bx lr
  3600. 0800580c <UART_DMARxHalfCplt>:
  3601. {
  3602. 800580c: b508 push {r3, lr}
  3603. HAL_UART_RxHalfCpltCallback(huart);
  3604. 800580e: 6a40 ldr r0, [r0, #36] ; 0x24
  3605. 8005810: f7ff fffb bl 800580a <HAL_UART_RxHalfCpltCallback>
  3606. 8005814: bd08 pop {r3, pc}
  3607. 08005816 <HAL_UART_ErrorCallback>:
  3608. 8005816: 4770 bx lr
  3609. 08005818 <UART_DMAError>:
  3610. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3611. 8005818: 6a41 ldr r1, [r0, #36] ; 0x24
  3612. {
  3613. 800581a: b508 push {r3, lr}
  3614. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3615. 800581c: 680b ldr r3, [r1, #0]
  3616. 800581e: 695a ldr r2, [r3, #20]
  3617. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3618. 8005820: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3619. 8005824: 2821 cmp r0, #33 ; 0x21
  3620. 8005826: d10a bne.n 800583e <UART_DMAError+0x26>
  3621. 8005828: 0612 lsls r2, r2, #24
  3622. 800582a: d508 bpl.n 800583e <UART_DMAError+0x26>
  3623. huart->TxXferCount = 0U;
  3624. 800582c: 2200 movs r2, #0
  3625. 800582e: 84ca strh r2, [r1, #38] ; 0x26
  3626. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3627. 8005830: 68da ldr r2, [r3, #12]
  3628. 8005832: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3629. 8005836: 60da str r2, [r3, #12]
  3630. huart->gState = HAL_UART_STATE_READY;
  3631. 8005838: 2220 movs r2, #32
  3632. 800583a: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3633. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3634. 800583e: 695b ldr r3, [r3, #20]
  3635. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3636. 8005840: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3637. 8005844: 2a22 cmp r2, #34 ; 0x22
  3638. 8005846: d106 bne.n 8005856 <UART_DMAError+0x3e>
  3639. 8005848: 065b lsls r3, r3, #25
  3640. 800584a: d504 bpl.n 8005856 <UART_DMAError+0x3e>
  3641. huart->RxXferCount = 0U;
  3642. 800584c: 2300 movs r3, #0
  3643. UART_EndRxTransfer(huart);
  3644. 800584e: 4608 mov r0, r1
  3645. huart->RxXferCount = 0U;
  3646. 8005850: 85cb strh r3, [r1, #46] ; 0x2e
  3647. UART_EndRxTransfer(huart);
  3648. 8005852: f7ff fdd9 bl 8005408 <UART_EndRxTransfer>
  3649. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3650. 8005856: 6bcb ldr r3, [r1, #60] ; 0x3c
  3651. HAL_UART_ErrorCallback(huart);
  3652. 8005858: 4608 mov r0, r1
  3653. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3654. 800585a: f043 0310 orr.w r3, r3, #16
  3655. 800585e: 63cb str r3, [r1, #60] ; 0x3c
  3656. HAL_UART_ErrorCallback(huart);
  3657. 8005860: f7ff ffd9 bl 8005816 <HAL_UART_ErrorCallback>
  3658. 8005864: bd08 pop {r3, pc}
  3659. ...
  3660. 08005868 <HAL_UART_IRQHandler>:
  3661. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3662. 8005868: 6803 ldr r3, [r0, #0]
  3663. {
  3664. 800586a: b570 push {r4, r5, r6, lr}
  3665. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3666. 800586c: 681a ldr r2, [r3, #0]
  3667. {
  3668. 800586e: 4604 mov r4, r0
  3669. if(errorflags == RESET)
  3670. 8005870: 0716 lsls r6, r2, #28
  3671. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3672. 8005872: 68d9 ldr r1, [r3, #12]
  3673. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3674. 8005874: 695d ldr r5, [r3, #20]
  3675. if(errorflags == RESET)
  3676. 8005876: d107 bne.n 8005888 <HAL_UART_IRQHandler+0x20>
  3677. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3678. 8005878: 0696 lsls r6, r2, #26
  3679. 800587a: d55a bpl.n 8005932 <HAL_UART_IRQHandler+0xca>
  3680. 800587c: 068d lsls r5, r1, #26
  3681. 800587e: d558 bpl.n 8005932 <HAL_UART_IRQHandler+0xca>
  3682. }
  3683. 8005880: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3684. UART_Receive_IT(huart);
  3685. 8005884: f7ff bf83 b.w 800578e <UART_Receive_IT>
  3686. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3687. 8005888: f015 0501 ands.w r5, r5, #1
  3688. 800588c: d102 bne.n 8005894 <HAL_UART_IRQHandler+0x2c>
  3689. 800588e: f411 7f90 tst.w r1, #288 ; 0x120
  3690. 8005892: d04e beq.n 8005932 <HAL_UART_IRQHandler+0xca>
  3691. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3692. 8005894: 07d3 lsls r3, r2, #31
  3693. 8005896: d505 bpl.n 80058a4 <HAL_UART_IRQHandler+0x3c>
  3694. 8005898: 05ce lsls r6, r1, #23
  3695. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3696. 800589a: bf42 ittt mi
  3697. 800589c: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3698. 800589e: f043 0301 orrmi.w r3, r3, #1
  3699. 80058a2: 63e3 strmi r3, [r4, #60] ; 0x3c
  3700. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3701. 80058a4: 0750 lsls r0, r2, #29
  3702. 80058a6: d504 bpl.n 80058b2 <HAL_UART_IRQHandler+0x4a>
  3703. 80058a8: b11d cbz r5, 80058b2 <HAL_UART_IRQHandler+0x4a>
  3704. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3705. 80058aa: 6be3 ldr r3, [r4, #60] ; 0x3c
  3706. 80058ac: f043 0302 orr.w r3, r3, #2
  3707. 80058b0: 63e3 str r3, [r4, #60] ; 0x3c
  3708. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3709. 80058b2: 0793 lsls r3, r2, #30
  3710. 80058b4: d504 bpl.n 80058c0 <HAL_UART_IRQHandler+0x58>
  3711. 80058b6: b11d cbz r5, 80058c0 <HAL_UART_IRQHandler+0x58>
  3712. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3713. 80058b8: 6be3 ldr r3, [r4, #60] ; 0x3c
  3714. 80058ba: f043 0304 orr.w r3, r3, #4
  3715. 80058be: 63e3 str r3, [r4, #60] ; 0x3c
  3716. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3717. 80058c0: 0716 lsls r6, r2, #28
  3718. 80058c2: d504 bpl.n 80058ce <HAL_UART_IRQHandler+0x66>
  3719. 80058c4: b11d cbz r5, 80058ce <HAL_UART_IRQHandler+0x66>
  3720. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3721. 80058c6: 6be3 ldr r3, [r4, #60] ; 0x3c
  3722. 80058c8: f043 0308 orr.w r3, r3, #8
  3723. 80058cc: 63e3 str r3, [r4, #60] ; 0x3c
  3724. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3725. 80058ce: 6be3 ldr r3, [r4, #60] ; 0x3c
  3726. 80058d0: 2b00 cmp r3, #0
  3727. 80058d2: d066 beq.n 80059a2 <HAL_UART_IRQHandler+0x13a>
  3728. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3729. 80058d4: 0695 lsls r5, r2, #26
  3730. 80058d6: d504 bpl.n 80058e2 <HAL_UART_IRQHandler+0x7a>
  3731. 80058d8: 0688 lsls r0, r1, #26
  3732. 80058da: d502 bpl.n 80058e2 <HAL_UART_IRQHandler+0x7a>
  3733. UART_Receive_IT(huart);
  3734. 80058dc: 4620 mov r0, r4
  3735. 80058de: f7ff ff56 bl 800578e <UART_Receive_IT>
  3736. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3737. 80058e2: 6823 ldr r3, [r4, #0]
  3738. UART_EndRxTransfer(huart);
  3739. 80058e4: 4620 mov r0, r4
  3740. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3741. 80058e6: 695d ldr r5, [r3, #20]
  3742. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3743. 80058e8: 6be2 ldr r2, [r4, #60] ; 0x3c
  3744. 80058ea: 0711 lsls r1, r2, #28
  3745. 80058ec: d402 bmi.n 80058f4 <HAL_UART_IRQHandler+0x8c>
  3746. 80058ee: f015 0540 ands.w r5, r5, #64 ; 0x40
  3747. 80058f2: d01a beq.n 800592a <HAL_UART_IRQHandler+0xc2>
  3748. UART_EndRxTransfer(huart);
  3749. 80058f4: f7ff fd88 bl 8005408 <UART_EndRxTransfer>
  3750. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3751. 80058f8: 6823 ldr r3, [r4, #0]
  3752. 80058fa: 695a ldr r2, [r3, #20]
  3753. 80058fc: 0652 lsls r2, r2, #25
  3754. 80058fe: d510 bpl.n 8005922 <HAL_UART_IRQHandler+0xba>
  3755. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3756. 8005900: 695a ldr r2, [r3, #20]
  3757. if(huart->hdmarx != NULL)
  3758. 8005902: 6b60 ldr r0, [r4, #52] ; 0x34
  3759. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3760. 8005904: f022 0240 bic.w r2, r2, #64 ; 0x40
  3761. 8005908: 615a str r2, [r3, #20]
  3762. if(huart->hdmarx != NULL)
  3763. 800590a: b150 cbz r0, 8005922 <HAL_UART_IRQHandler+0xba>
  3764. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3765. 800590c: 4b25 ldr r3, [pc, #148] ; (80059a4 <HAL_UART_IRQHandler+0x13c>)
  3766. 800590e: 6343 str r3, [r0, #52] ; 0x34
  3767. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3768. 8005910: f7fe fef8 bl 8004704 <HAL_DMA_Abort_IT>
  3769. 8005914: 2800 cmp r0, #0
  3770. 8005916: d044 beq.n 80059a2 <HAL_UART_IRQHandler+0x13a>
  3771. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3772. 8005918: 6b60 ldr r0, [r4, #52] ; 0x34
  3773. }
  3774. 800591a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3775. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3776. 800591e: 6b43 ldr r3, [r0, #52] ; 0x34
  3777. 8005920: 4718 bx r3
  3778. HAL_UART_ErrorCallback(huart);
  3779. 8005922: 4620 mov r0, r4
  3780. 8005924: f7ff ff77 bl 8005816 <HAL_UART_ErrorCallback>
  3781. 8005928: bd70 pop {r4, r5, r6, pc}
  3782. HAL_UART_ErrorCallback(huart);
  3783. 800592a: f7ff ff74 bl 8005816 <HAL_UART_ErrorCallback>
  3784. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3785. 800592e: 63e5 str r5, [r4, #60] ; 0x3c
  3786. 8005930: bd70 pop {r4, r5, r6, pc}
  3787. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3788. 8005932: 0616 lsls r6, r2, #24
  3789. 8005934: d527 bpl.n 8005986 <HAL_UART_IRQHandler+0x11e>
  3790. 8005936: 060d lsls r5, r1, #24
  3791. 8005938: d525 bpl.n 8005986 <HAL_UART_IRQHandler+0x11e>
  3792. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3793. 800593a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3794. 800593e: 2a21 cmp r2, #33 ; 0x21
  3795. 8005940: d12f bne.n 80059a2 <HAL_UART_IRQHandler+0x13a>
  3796. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3797. 8005942: 68a2 ldr r2, [r4, #8]
  3798. 8005944: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3799. 8005948: 6a22 ldr r2, [r4, #32]
  3800. 800594a: d117 bne.n 800597c <HAL_UART_IRQHandler+0x114>
  3801. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3802. 800594c: 8811 ldrh r1, [r2, #0]
  3803. 800594e: f3c1 0108 ubfx r1, r1, #0, #9
  3804. 8005952: 6059 str r1, [r3, #4]
  3805. if(huart->Init.Parity == UART_PARITY_NONE)
  3806. 8005954: 6921 ldr r1, [r4, #16]
  3807. 8005956: b979 cbnz r1, 8005978 <HAL_UART_IRQHandler+0x110>
  3808. huart->pTxBuffPtr += 2U;
  3809. 8005958: 3202 adds r2, #2
  3810. huart->pTxBuffPtr += 1U;
  3811. 800595a: 6222 str r2, [r4, #32]
  3812. if(--huart->TxXferCount == 0U)
  3813. 800595c: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3814. 800595e: 3a01 subs r2, #1
  3815. 8005960: b292 uxth r2, r2
  3816. 8005962: 84e2 strh r2, [r4, #38] ; 0x26
  3817. 8005964: b9ea cbnz r2, 80059a2 <HAL_UART_IRQHandler+0x13a>
  3818. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3819. 8005966: 68da ldr r2, [r3, #12]
  3820. 8005968: f022 0280 bic.w r2, r2, #128 ; 0x80
  3821. 800596c: 60da str r2, [r3, #12]
  3822. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3823. 800596e: 68da ldr r2, [r3, #12]
  3824. 8005970: f042 0240 orr.w r2, r2, #64 ; 0x40
  3825. 8005974: 60da str r2, [r3, #12]
  3826. 8005976: bd70 pop {r4, r5, r6, pc}
  3827. huart->pTxBuffPtr += 1U;
  3828. 8005978: 3201 adds r2, #1
  3829. 800597a: e7ee b.n 800595a <HAL_UART_IRQHandler+0xf2>
  3830. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3831. 800597c: 1c51 adds r1, r2, #1
  3832. 800597e: 6221 str r1, [r4, #32]
  3833. 8005980: 7812 ldrb r2, [r2, #0]
  3834. 8005982: 605a str r2, [r3, #4]
  3835. 8005984: e7ea b.n 800595c <HAL_UART_IRQHandler+0xf4>
  3836. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3837. 8005986: 0650 lsls r0, r2, #25
  3838. 8005988: d50b bpl.n 80059a2 <HAL_UART_IRQHandler+0x13a>
  3839. 800598a: 064a lsls r2, r1, #25
  3840. 800598c: d509 bpl.n 80059a2 <HAL_UART_IRQHandler+0x13a>
  3841. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3842. 800598e: 68da ldr r2, [r3, #12]
  3843. HAL_UART_TxCpltCallback(huart);
  3844. 8005990: 4620 mov r0, r4
  3845. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3846. 8005992: f022 0240 bic.w r2, r2, #64 ; 0x40
  3847. 8005996: 60da str r2, [r3, #12]
  3848. huart->gState = HAL_UART_STATE_READY;
  3849. 8005998: 2320 movs r3, #32
  3850. 800599a: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3851. HAL_UART_TxCpltCallback(huart);
  3852. 800599e: f7ff fed9 bl 8005754 <HAL_UART_TxCpltCallback>
  3853. 80059a2: bd70 pop {r4, r5, r6, pc}
  3854. 80059a4: 080059a9 .word 0x080059a9
  3855. 080059a8 <UART_DMAAbortOnError>:
  3856. {
  3857. 80059a8: b508 push {r3, lr}
  3858. huart->RxXferCount = 0x00U;
  3859. 80059aa: 2300 movs r3, #0
  3860. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3861. 80059ac: 6a40 ldr r0, [r0, #36] ; 0x24
  3862. huart->RxXferCount = 0x00U;
  3863. 80059ae: 85c3 strh r3, [r0, #46] ; 0x2e
  3864. huart->TxXferCount = 0x00U;
  3865. 80059b0: 84c3 strh r3, [r0, #38] ; 0x26
  3866. HAL_UART_ErrorCallback(huart);
  3867. 80059b2: f7ff ff30 bl 8005816 <HAL_UART_ErrorCallback>
  3868. 80059b6: bd08 pop {r3, pc}
  3869. 080059b8 <HAL_TIM_PeriodElapsedCallback>:
  3870. __IO uint32_t ADCvalue[ADC_EA];
  3871. #if 1 // PYJ.2019.07.26_BEGIN --
  3872. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  3873. {
  3874. if(htim->Instance == TIM6){
  3875. 80059b8: 6802 ldr r2, [r0, #0]
  3876. 80059ba: 4b06 ldr r3, [pc, #24] ; (80059d4 <HAL_TIM_PeriodElapsedCallback+0x1c>)
  3877. 80059bc: 429a cmp r2, r3
  3878. 80059be: d107 bne.n 80059d0 <HAL_TIM_PeriodElapsedCallback+0x18>
  3879. UartTimerCnt++;
  3880. 80059c0: 4a05 ldr r2, [pc, #20] ; (80059d8 <HAL_TIM_PeriodElapsedCallback+0x20>)
  3881. 80059c2: 6813 ldr r3, [r2, #0]
  3882. 80059c4: 3301 adds r3, #1
  3883. 80059c6: 6013 str r3, [r2, #0]
  3884. LedTimerCnt++;
  3885. 80059c8: 4a04 ldr r2, [pc, #16] ; (80059dc <HAL_TIM_PeriodElapsedCallback+0x24>)
  3886. 80059ca: 6813 ldr r3, [r2, #0]
  3887. 80059cc: 3301 adds r3, #1
  3888. 80059ce: 6013 str r3, [r2, #0]
  3889. 80059d0: 4770 bx lr
  3890. 80059d2: bf00 nop
  3891. 80059d4: 40001000 .word 0x40001000
  3892. 80059d8: 20000090 .word 0x20000090
  3893. 80059dc: 2000008c .word 0x2000008c
  3894. 080059e0 <_write>:
  3895. }
  3896. }
  3897. #endif // PYJ.2019.07.26_END --
  3898. int _write (int file, uint8_t *ptr, uint16_t len)
  3899. {
  3900. 80059e0: b510 push {r4, lr}
  3901. 80059e2: 4614 mov r4, r2
  3902. HAL_UART_Transmit (&huart1, ptr, len, 10);
  3903. 80059e4: 230a movs r3, #10
  3904. 80059e6: 4802 ldr r0, [pc, #8] ; (80059f0 <_write+0x10>)
  3905. 80059e8: f7ff fe10 bl 800560c <HAL_UART_Transmit>
  3906. return len;
  3907. }
  3908. 80059ec: 4620 mov r0, r4
  3909. 80059ee: bd10 pop {r4, pc}
  3910. 80059f0: 200004d4 .word 0x200004d4
  3911. 080059f4 <SystemClock_Config>:
  3912. /**
  3913. * @brief System Clock Configuration
  3914. * @retval None
  3915. */
  3916. void SystemClock_Config(void)
  3917. {
  3918. 80059f4: b510 push {r4, lr}
  3919. 80059f6: b096 sub sp, #88 ; 0x58
  3920. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  3921. 80059f8: 2228 movs r2, #40 ; 0x28
  3922. 80059fa: 2100 movs r1, #0
  3923. 80059fc: a80c add r0, sp, #48 ; 0x30
  3924. 80059fe: f000 fc0d bl 800621c <memset>
  3925. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  3926. 8005a02: 2214 movs r2, #20
  3927. 8005a04: 2100 movs r1, #0
  3928. 8005a06: a801 add r0, sp, #4
  3929. 8005a08: f000 fc08 bl 800621c <memset>
  3930. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  3931. 8005a0c: 2218 movs r2, #24
  3932. 8005a0e: 2100 movs r1, #0
  3933. 8005a10: eb0d 0002 add.w r0, sp, r2
  3934. 8005a14: f000 fc02 bl 800621c <memset>
  3935. /** Initializes the CPU, AHB and APB busses clocks
  3936. */
  3937. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  3938. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  3939. 8005a18: 2301 movs r3, #1
  3940. 8005a1a: 9310 str r3, [sp, #64] ; 0x40
  3941. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  3942. 8005a1c: 2310 movs r3, #16
  3943. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  3944. 8005a1e: 2402 movs r4, #2
  3945. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  3946. 8005a20: 9311 str r3, [sp, #68] ; 0x44
  3947. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  3948. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  3949. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL15;
  3950. 8005a22: f44f 1350 mov.w r3, #3407872 ; 0x340000
  3951. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  3952. 8005a26: a80c add r0, sp, #48 ; 0x30
  3953. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL15;
  3954. 8005a28: 9315 str r3, [sp, #84] ; 0x54
  3955. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  3956. 8005a2a: 940c str r4, [sp, #48] ; 0x30
  3957. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  3958. 8005a2c: 9413 str r4, [sp, #76] ; 0x4c
  3959. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  3960. 8005a2e: f7ff f8a9 bl 8004b84 <HAL_RCC_OscConfig>
  3961. {
  3962. Error_Handler();
  3963. }
  3964. /** Initializes the CPU, AHB and APB busses clocks
  3965. */
  3966. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  3967. 8005a32: 230f movs r3, #15
  3968. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  3969. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  3970. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  3971. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  3972. 8005a34: f44f 6280 mov.w r2, #1024 ; 0x400
  3973. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  3974. 8005a38: 9301 str r3, [sp, #4]
  3975. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  3976. 8005a3a: 2300 movs r3, #0
  3977. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  3978. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  3979. 8005a3c: 4621 mov r1, r4
  3980. 8005a3e: a801 add r0, sp, #4
  3981. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  3982. 8005a40: 9303 str r3, [sp, #12]
  3983. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  3984. 8005a42: 9204 str r2, [sp, #16]
  3985. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  3986. 8005a44: 9305 str r3, [sp, #20]
  3987. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  3988. 8005a46: 9402 str r4, [sp, #8]
  3989. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  3990. 8005a48: f7ff fa64 bl 8004f14 <HAL_RCC_ClockConfig>
  3991. {
  3992. Error_Handler();
  3993. }
  3994. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  3995. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  3996. 8005a4c: f44f 4300 mov.w r3, #32768 ; 0x8000
  3997. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  3998. 8005a50: a806 add r0, sp, #24
  3999. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  4000. 8005a52: 9406 str r4, [sp, #24]
  4001. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  4002. 8005a54: 9308 str r3, [sp, #32]
  4003. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  4004. 8005a56: f7ff fb2f bl 80050b8 <HAL_RCCEx_PeriphCLKConfig>
  4005. {
  4006. Error_Handler();
  4007. }
  4008. }
  4009. 8005a5a: b016 add sp, #88 ; 0x58
  4010. 8005a5c: bd10 pop {r4, pc}
  4011. ...
  4012. 08005a60 <main>:
  4013. {
  4014. 8005a60: b580 push {r7, lr}
  4015. static void MX_GPIO_Init(void)
  4016. {
  4017. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4018. /* GPIO Ports Clock Enable */
  4019. __HAL_RCC_GPIOE_CLK_ENABLE();
  4020. 8005a62: 4db1 ldr r5, [pc, #708] ; (8005d28 <main+0x2c8>)
  4021. {
  4022. 8005a64: b08c sub sp, #48 ; 0x30
  4023. HAL_Init();
  4024. 8005a66: f7fe fc01 bl 800426c <HAL_Init>
  4025. SystemClock_Config();
  4026. 8005a6a: f7ff ffc3 bl 80059f4 <SystemClock_Config>
  4027. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4028. 8005a6e: 2210 movs r2, #16
  4029. 8005a70: 2100 movs r1, #0
  4030. 8005a72: a808 add r0, sp, #32
  4031. 8005a74: f000 fbd2 bl 800621c <memset>
  4032. __HAL_RCC_GPIOE_CLK_ENABLE();
  4033. 8005a78: 69ab ldr r3, [r5, #24]
  4034. __HAL_RCC_GPIOB_CLK_ENABLE();
  4035. __HAL_RCC_GPIOD_CLK_ENABLE();
  4036. __HAL_RCC_GPIOG_CLK_ENABLE();
  4037. /*Configure GPIO pin Output Level */
  4038. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4039. 8005a7a: 2200 movs r2, #0
  4040. __HAL_RCC_GPIOE_CLK_ENABLE();
  4041. 8005a7c: f043 0340 orr.w r3, r3, #64 ; 0x40
  4042. 8005a80: 61ab str r3, [r5, #24]
  4043. 8005a82: 69ab ldr r3, [r5, #24]
  4044. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4045. 8005a84: 217f movs r1, #127 ; 0x7f
  4046. __HAL_RCC_GPIOE_CLK_ENABLE();
  4047. 8005a86: f003 0340 and.w r3, r3, #64 ; 0x40
  4048. 8005a8a: 9301 str r3, [sp, #4]
  4049. 8005a8c: 9b01 ldr r3, [sp, #4]
  4050. __HAL_RCC_GPIOC_CLK_ENABLE();
  4051. 8005a8e: 69ab ldr r3, [r5, #24]
  4052. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4053. 8005a90: 48a6 ldr r0, [pc, #664] ; (8005d2c <main+0x2cc>)
  4054. __HAL_RCC_GPIOC_CLK_ENABLE();
  4055. 8005a92: f043 0310 orr.w r3, r3, #16
  4056. 8005a96: 61ab str r3, [r5, #24]
  4057. 8005a98: 69ab ldr r3, [r5, #24]
  4058. /*Configure GPIO pins : ATT_EN_1_8G_DL1_Pin ATT_EN_1_8G_DL2_Pin ATT_EN_1_8G_UL1_Pin ATT_EN_1_8G_UL2_Pin
  4059. ATT_EN_1_8G_UL3_Pin PATH_EN_2_1G_DL_Pin PATH_EN_2_1G_UL_Pin */
  4060. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4061. |ATT_EN_1_8G_UL3_Pin|PATH_EN_2_1G_DL_Pin|PATH_EN_2_1G_UL_Pin;
  4062. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4063. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4064. 8005a9a: 2400 movs r4, #0
  4065. __HAL_RCC_GPIOC_CLK_ENABLE();
  4066. 8005a9c: f003 0310 and.w r3, r3, #16
  4067. 8005aa0: 9302 str r3, [sp, #8]
  4068. 8005aa2: 9b02 ldr r3, [sp, #8]
  4069. __HAL_RCC_GPIOF_CLK_ENABLE();
  4070. 8005aa4: 69ab ldr r3, [r5, #24]
  4071. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4072. 8005aa6: 2601 movs r6, #1
  4073. __HAL_RCC_GPIOF_CLK_ENABLE();
  4074. 8005aa8: f043 0380 orr.w r3, r3, #128 ; 0x80
  4075. 8005aac: 61ab str r3, [r5, #24]
  4076. 8005aae: 69ab ldr r3, [r5, #24]
  4077. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4078. 8005ab0: 2702 movs r7, #2
  4079. __HAL_RCC_GPIOF_CLK_ENABLE();
  4080. 8005ab2: f003 0380 and.w r3, r3, #128 ; 0x80
  4081. 8005ab6: 9303 str r3, [sp, #12]
  4082. 8005ab8: 9b03 ldr r3, [sp, #12]
  4083. __HAL_RCC_GPIOA_CLK_ENABLE();
  4084. 8005aba: 69ab ldr r3, [r5, #24]
  4085. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4086. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4087. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  4088. /*Configure GPIO pins : PLL_LD_1_8G_DL_Pin PLL_LD_1_8G_UL_Pin */
  4089. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  4090. 8005abc: f04f 080c mov.w r8, #12
  4091. __HAL_RCC_GPIOA_CLK_ENABLE();
  4092. 8005ac0: f043 0304 orr.w r3, r3, #4
  4093. 8005ac4: 61ab str r3, [r5, #24]
  4094. 8005ac6: 69ab ldr r3, [r5, #24]
  4095. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4096. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4097. /*Configure GPIO pin : PATH_EN_3_5G_H_Pin */
  4098. GPIO_InitStruct.Pin = PATH_EN_3_5G_H_Pin;
  4099. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4100. 8005ac8: f04f 0903 mov.w r9, #3
  4101. __HAL_RCC_GPIOA_CLK_ENABLE();
  4102. 8005acc: f003 0304 and.w r3, r3, #4
  4103. 8005ad0: 9304 str r3, [sp, #16]
  4104. 8005ad2: 9b04 ldr r3, [sp, #16]
  4105. __HAL_RCC_GPIOB_CLK_ENABLE();
  4106. 8005ad4: 69ab ldr r3, [r5, #24]
  4107. hadc1.Init.NbrOfConversion = 14;
  4108. 8005ad6: f04f 0a0e mov.w sl, #14
  4109. __HAL_RCC_GPIOB_CLK_ENABLE();
  4110. 8005ada: f043 0308 orr.w r3, r3, #8
  4111. 8005ade: 61ab str r3, [r5, #24]
  4112. 8005ae0: 69ab ldr r3, [r5, #24]
  4113. 8005ae2: f003 0308 and.w r3, r3, #8
  4114. 8005ae6: 9305 str r3, [sp, #20]
  4115. 8005ae8: 9b05 ldr r3, [sp, #20]
  4116. __HAL_RCC_GPIOD_CLK_ENABLE();
  4117. 8005aea: 69ab ldr r3, [r5, #24]
  4118. 8005aec: f043 0320 orr.w r3, r3, #32
  4119. 8005af0: 61ab str r3, [r5, #24]
  4120. 8005af2: 69ab ldr r3, [r5, #24]
  4121. 8005af4: f003 0320 and.w r3, r3, #32
  4122. 8005af8: 9306 str r3, [sp, #24]
  4123. 8005afa: 9b06 ldr r3, [sp, #24]
  4124. __HAL_RCC_GPIOG_CLK_ENABLE();
  4125. 8005afc: 69ab ldr r3, [r5, #24]
  4126. 8005afe: f443 7380 orr.w r3, r3, #256 ; 0x100
  4127. 8005b02: 61ab str r3, [r5, #24]
  4128. 8005b04: 69ab ldr r3, [r5, #24]
  4129. 8005b06: f403 7380 and.w r3, r3, #256 ; 0x100
  4130. 8005b0a: 9307 str r3, [sp, #28]
  4131. 8005b0c: 9b07 ldr r3, [sp, #28]
  4132. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4133. 8005b0e: f7ff f82f bl 8004b70 <HAL_GPIO_WritePin>
  4134. HAL_GPIO_WritePin(GPIOC, ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  4135. 8005b12: 2200 movs r2, #0
  4136. 8005b14: f24e 01c0 movw r1, #57536 ; 0xe0c0
  4137. 8005b18: 4885 ldr r0, [pc, #532] ; (8005d30 <main+0x2d0>)
  4138. 8005b1a: f7ff f829 bl 8004b70 <HAL_GPIO_WritePin>
  4139. HAL_GPIO_WritePin(GPIOF, PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  4140. 8005b1e: 2200 movs r2, #0
  4141. 8005b20: f240 31f3 movw r1, #1011 ; 0x3f3
  4142. 8005b24: 4883 ldr r0, [pc, #524] ; (8005d34 <main+0x2d4>)
  4143. 8005b26: f7ff f823 bl 8004b70 <HAL_GPIO_WritePin>
  4144. HAL_GPIO_WritePin(GPIOD, PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  4145. 8005b2a: 2200 movs r2, #0
  4146. 8005b2c: f648 71ff movw r1, #36863 ; 0x8fff
  4147. 8005b30: 4881 ldr r0, [pc, #516] ; (8005d38 <main+0x2d8>)
  4148. 8005b32: f7ff f81d bl 8004b70 <HAL_GPIO_WritePin>
  4149. HAL_GPIO_WritePin(GPIOG, DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  4150. 8005b36: 2200 movs r2, #0
  4151. 8005b38: f647 51fc movw r1, #32252 ; 0x7dfc
  4152. 8005b3c: 487f ldr r0, [pc, #508] ; (8005d3c <main+0x2dc>)
  4153. 8005b3e: f7ff f817 bl 8004b70 <HAL_GPIO_WritePin>
  4154. HAL_GPIO_WritePin(GPIOB, PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  4155. 8005b42: 2200 movs r2, #0
  4156. 8005b44: 2118 movs r1, #24
  4157. 8005b46: 487e ldr r0, [pc, #504] ; (8005d40 <main+0x2e0>)
  4158. 8005b48: f7ff f812 bl 8004b70 <HAL_GPIO_WritePin>
  4159. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4160. 8005b4c: 237f movs r3, #127 ; 0x7f
  4161. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  4162. 8005b4e: a908 add r1, sp, #32
  4163. 8005b50: 4876 ldr r0, [pc, #472] ; (8005d2c <main+0x2cc>)
  4164. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  4165. 8005b52: 9308 str r3, [sp, #32]
  4166. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4167. 8005b54: 9609 str r6, [sp, #36] ; 0x24
  4168. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4169. 8005b56: 940a str r4, [sp, #40] ; 0x28
  4170. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4171. 8005b58: 970b str r7, [sp, #44] ; 0x2c
  4172. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  4173. 8005b5a: f7fe ff1d bl 8004998 <HAL_GPIO_Init>
  4174. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  4175. 8005b5e: f24e 03c0 movw r3, #57536 ; 0xe0c0
  4176. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4177. 8005b62: a908 add r1, sp, #32
  4178. 8005b64: 4872 ldr r0, [pc, #456] ; (8005d30 <main+0x2d0>)
  4179. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  4180. 8005b66: 9308 str r3, [sp, #32]
  4181. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4182. 8005b68: 9609 str r6, [sp, #36] ; 0x24
  4183. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4184. 8005b6a: 940a str r4, [sp, #40] ; 0x28
  4185. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4186. 8005b6c: 970b str r7, [sp, #44] ; 0x2c
  4187. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4188. 8005b6e: f7fe ff13 bl 8004998 <HAL_GPIO_Init>
  4189. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  4190. 8005b72: f240 33f3 movw r3, #1011 ; 0x3f3
  4191. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  4192. 8005b76: a908 add r1, sp, #32
  4193. 8005b78: 486e ldr r0, [pc, #440] ; (8005d34 <main+0x2d4>)
  4194. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  4195. 8005b7a: 9308 str r3, [sp, #32]
  4196. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4197. 8005b7c: 9609 str r6, [sp, #36] ; 0x24
  4198. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4199. 8005b7e: 940a str r4, [sp, #40] ; 0x28
  4200. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4201. 8005b80: 970b str r7, [sp, #44] ; 0x2c
  4202. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  4203. 8005b82: f7fe ff09 bl 8004998 <HAL_GPIO_Init>
  4204. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  4205. 8005b86: a908 add r1, sp, #32
  4206. 8005b88: 486a ldr r0, [pc, #424] ; (8005d34 <main+0x2d4>)
  4207. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  4208. 8005b8a: f8cd 8020 str.w r8, [sp, #32]
  4209. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4210. 8005b8e: 9409 str r4, [sp, #36] ; 0x24
  4211. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4212. 8005b90: 940a str r4, [sp, #40] ; 0x28
  4213. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  4214. 8005b92: f7fe ff01 bl 8004998 <HAL_GPIO_Init>
  4215. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  4216. 8005b96: f648 73ff movw r3, #36863 ; 0x8fff
  4217. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  4218. 8005b9a: a908 add r1, sp, #32
  4219. 8005b9c: 4866 ldr r0, [pc, #408] ; (8005d38 <main+0x2d8>)
  4220. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  4221. 8005b9e: 9308 str r3, [sp, #32]
  4222. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4223. 8005ba0: 9609 str r6, [sp, #36] ; 0x24
  4224. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4225. 8005ba2: 940a str r4, [sp, #40] ; 0x28
  4226. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4227. 8005ba4: 970b str r7, [sp, #44] ; 0x2c
  4228. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  4229. 8005ba6: f7fe fef7 bl 8004998 <HAL_GPIO_Init>
  4230. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  4231. 8005baa: f44f 5340 mov.w r3, #12288 ; 0x3000
  4232. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  4233. 8005bae: a908 add r1, sp, #32
  4234. 8005bb0: 4861 ldr r0, [pc, #388] ; (8005d38 <main+0x2d8>)
  4235. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  4236. 8005bb2: 9308 str r3, [sp, #32]
  4237. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4238. 8005bb4: 9409 str r4, [sp, #36] ; 0x24
  4239. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4240. 8005bb6: 940a str r4, [sp, #40] ; 0x28
  4241. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  4242. 8005bb8: f7fe feee bl 8004998 <HAL_GPIO_Init>
  4243. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  4244. 8005bbc: f647 53fc movw r3, #32252 ; 0x7dfc
  4245. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  4246. 8005bc0: a908 add r1, sp, #32
  4247. 8005bc2: 485e ldr r0, [pc, #376] ; (8005d3c <main+0x2dc>)
  4248. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  4249. 8005bc4: 9308 str r3, [sp, #32]
  4250. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4251. 8005bc6: 9609 str r6, [sp, #36] ; 0x24
  4252. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4253. 8005bc8: 940a str r4, [sp, #40] ; 0x28
  4254. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4255. 8005bca: 970b str r7, [sp, #44] ; 0x2c
  4256. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  4257. 8005bcc: f7fe fee4 bl 8004998 <HAL_GPIO_Init>
  4258. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  4259. 8005bd0: f44f 7340 mov.w r3, #768 ; 0x300
  4260. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4261. 8005bd4: a908 add r1, sp, #32
  4262. 8005bd6: 4856 ldr r0, [pc, #344] ; (8005d30 <main+0x2d0>)
  4263. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  4264. 8005bd8: 9308 str r3, [sp, #32]
  4265. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4266. 8005bda: 9409 str r4, [sp, #36] ; 0x24
  4267. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4268. 8005bdc: 940a str r4, [sp, #40] ; 0x28
  4269. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4270. 8005bde: f7fe fedb bl 8004998 <HAL_GPIO_Init>
  4271. GPIO_InitStruct.Pin = PATH_EN_3_5G_H_Pin;
  4272. 8005be2: f44f 7300 mov.w r3, #512 ; 0x200
  4273. HAL_GPIO_Init(PATH_EN_3_5G_H_GPIO_Port, &GPIO_InitStruct);
  4274. 8005be6: a908 add r1, sp, #32
  4275. 8005be8: 4854 ldr r0, [pc, #336] ; (8005d3c <main+0x2dc>)
  4276. GPIO_InitStruct.Pin = PATH_EN_3_5G_H_Pin;
  4277. 8005bea: 9308 str r3, [sp, #32]
  4278. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4279. 8005bec: f8cd 9024 str.w r9, [sp, #36] ; 0x24
  4280. HAL_GPIO_Init(PATH_EN_3_5G_H_GPIO_Port, &GPIO_InitStruct);
  4281. 8005bf0: f7fe fed2 bl 8004998 <HAL_GPIO_Init>
  4282. /*Configure GPIO pins : PLL_EN_2_1G_DL_Pin PLL_EN_2_1G_UL_Pin */
  4283. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  4284. 8005bf4: 2318 movs r3, #24
  4285. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4286. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4287. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4288. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4289. 8005bf6: a908 add r1, sp, #32
  4290. 8005bf8: 4851 ldr r0, [pc, #324] ; (8005d40 <main+0x2e0>)
  4291. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  4292. 8005bfa: 9308 str r3, [sp, #32]
  4293. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4294. 8005bfc: 9609 str r6, [sp, #36] ; 0x24
  4295. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4296. 8005bfe: 940a str r4, [sp, #40] ; 0x28
  4297. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4298. 8005c00: 970b str r7, [sp, #44] ; 0x2c
  4299. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4300. 8005c02: f7fe fec9 bl 8004998 <HAL_GPIO_Init>
  4301. /*Configure GPIO pins : PLL_LD_2_1G_DL_Pin PLL_LD_2_1G_UL_Pin */
  4302. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  4303. 8005c06: 2360 movs r3, #96 ; 0x60
  4304. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4305. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4306. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4307. 8005c08: a908 add r1, sp, #32
  4308. 8005c0a: 484d ldr r0, [pc, #308] ; (8005d40 <main+0x2e0>)
  4309. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  4310. 8005c0c: 9308 str r3, [sp, #32]
  4311. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4312. 8005c0e: 9409 str r4, [sp, #36] ; 0x24
  4313. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4314. 8005c10: 940a str r4, [sp, #40] ; 0x28
  4315. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4316. 8005c12: f7fe fec1 bl 8004998 <HAL_GPIO_Init>
  4317. __HAL_RCC_DMA1_CLK_ENABLE();
  4318. 8005c16: 696b ldr r3, [r5, #20]
  4319. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  4320. 8005c18: 4622 mov r2, r4
  4321. __HAL_RCC_DMA1_CLK_ENABLE();
  4322. 8005c1a: 4333 orrs r3, r6
  4323. 8005c1c: 616b str r3, [r5, #20]
  4324. 8005c1e: 696b ldr r3, [r5, #20]
  4325. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  4326. 8005c20: 4621 mov r1, r4
  4327. __HAL_RCC_DMA1_CLK_ENABLE();
  4328. 8005c22: 4033 ands r3, r6
  4329. 8005c24: 9300 str r3, [sp, #0]
  4330. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  4331. 8005c26: 200b movs r0, #11
  4332. __HAL_RCC_DMA1_CLK_ENABLE();
  4333. 8005c28: 9b00 ldr r3, [sp, #0]
  4334. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  4335. 8005c2a: f7fe fc97 bl 800455c <HAL_NVIC_SetPriority>
  4336. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  4337. 8005c2e: 200b movs r0, #11
  4338. hadc1.Instance = ADC1;
  4339. 8005c30: 4d44 ldr r5, [pc, #272] ; (8005d44 <main+0x2e4>)
  4340. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  4341. 8005c32: f7fe fcc7 bl 80045c4 <HAL_NVIC_EnableIRQ>
  4342. hadc1.Instance = ADC1;
  4343. 8005c36: 4b44 ldr r3, [pc, #272] ; (8005d48 <main+0x2e8>)
  4344. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  4345. 8005c38: 4628 mov r0, r5
  4346. hadc1.Instance = ADC1;
  4347. 8005c3a: 602b str r3, [r5, #0]
  4348. hadc1.Init.ScanConvMode = ADC_SCAN_ENABLE;
  4349. 8005c3c: f44f 7380 mov.w r3, #256 ; 0x100
  4350. 8005c40: 60ab str r3, [r5, #8]
  4351. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4352. 8005c42: f44f 2360 mov.w r3, #917504 ; 0xe0000
  4353. hadc1.Init.ContinuousConvMode = ENABLE;
  4354. 8005c46: 60ee str r6, [r5, #12]
  4355. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  4356. 8005c48: 61eb str r3, [r5, #28]
  4357. hadc1.Init.DiscontinuousConvMode = DISABLE;
  4358. 8005c4a: 616c str r4, [r5, #20]
  4359. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  4360. 8005c4c: 606c str r4, [r5, #4]
  4361. hadc1.Init.NbrOfConversion = 14;
  4362. 8005c4e: f8c5 a010 str.w sl, [r5, #16]
  4363. ADC_ChannelConfTypeDef sConfig = {0};
  4364. 8005c52: 9408 str r4, [sp, #32]
  4365. 8005c54: 9409 str r4, [sp, #36] ; 0x24
  4366. 8005c56: 940a str r4, [sp, #40] ; 0x28
  4367. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  4368. 8005c58: f7fe fbe4 bl 8004424 <HAL_ADC_Init>
  4369. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4370. 8005c5c: a908 add r1, sp, #32
  4371. 8005c5e: 4628 mov r0, r5
  4372. sConfig.Rank = ADC_REGULAR_RANK_1;
  4373. 8005c60: 9609 str r6, [sp, #36] ; 0x24
  4374. sConfig.Channel = ADC_CHANNEL_0;
  4375. 8005c62: 9408 str r4, [sp, #32]
  4376. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  4377. 8005c64: 940a str r4, [sp, #40] ; 0x28
  4378. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4379. 8005c66: f7fe fb37 bl 80042d8 <HAL_ADC_ConfigChannel>
  4380. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4381. 8005c6a: a908 add r1, sp, #32
  4382. 8005c6c: 4628 mov r0, r5
  4383. sConfig.Rank = ADC_REGULAR_RANK_2;
  4384. 8005c6e: 9709 str r7, [sp, #36] ; 0x24
  4385. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4386. 8005c70: f7fe fb32 bl 80042d8 <HAL_ADC_ConfigChannel>
  4387. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4388. 8005c74: a908 add r1, sp, #32
  4389. 8005c76: 4628 mov r0, r5
  4390. sConfig.Rank = ADC_REGULAR_RANK_3;
  4391. 8005c78: f8cd 9024 str.w r9, [sp, #36] ; 0x24
  4392. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4393. 8005c7c: f7fe fb2c bl 80042d8 <HAL_ADC_ConfigChannel>
  4394. sConfig.Rank = ADC_REGULAR_RANK_4;
  4395. 8005c80: 2304 movs r3, #4
  4396. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4397. 8005c82: a908 add r1, sp, #32
  4398. 8005c84: 4628 mov r0, r5
  4399. sConfig.Rank = ADC_REGULAR_RANK_4;
  4400. 8005c86: 9309 str r3, [sp, #36] ; 0x24
  4401. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4402. 8005c88: f7fe fb26 bl 80042d8 <HAL_ADC_ConfigChannel>
  4403. sConfig.Rank = ADC_REGULAR_RANK_5;
  4404. 8005c8c: 2305 movs r3, #5
  4405. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4406. 8005c8e: a908 add r1, sp, #32
  4407. 8005c90: 4628 mov r0, r5
  4408. sConfig.Rank = ADC_REGULAR_RANK_5;
  4409. 8005c92: 9309 str r3, [sp, #36] ; 0x24
  4410. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4411. 8005c94: f7fe fb20 bl 80042d8 <HAL_ADC_ConfigChannel>
  4412. sConfig.Rank = ADC_REGULAR_RANK_6;
  4413. 8005c98: 2306 movs r3, #6
  4414. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4415. 8005c9a: a908 add r1, sp, #32
  4416. 8005c9c: 4628 mov r0, r5
  4417. sConfig.Rank = ADC_REGULAR_RANK_6;
  4418. 8005c9e: 9309 str r3, [sp, #36] ; 0x24
  4419. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4420. 8005ca0: f7fe fb1a bl 80042d8 <HAL_ADC_ConfigChannel>
  4421. sConfig.Rank = ADC_REGULAR_RANK_7;
  4422. 8005ca4: 2307 movs r3, #7
  4423. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4424. 8005ca6: a908 add r1, sp, #32
  4425. 8005ca8: 4628 mov r0, r5
  4426. sConfig.Rank = ADC_REGULAR_RANK_7;
  4427. 8005caa: 9309 str r3, [sp, #36] ; 0x24
  4428. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4429. 8005cac: f7fe fb14 bl 80042d8 <HAL_ADC_ConfigChannel>
  4430. sConfig.Rank = ADC_REGULAR_RANK_8;
  4431. 8005cb0: 2308 movs r3, #8
  4432. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4433. 8005cb2: a908 add r1, sp, #32
  4434. 8005cb4: 4628 mov r0, r5
  4435. sConfig.Rank = ADC_REGULAR_RANK_8;
  4436. 8005cb6: 9309 str r3, [sp, #36] ; 0x24
  4437. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4438. 8005cb8: f7fe fb0e bl 80042d8 <HAL_ADC_ConfigChannel>
  4439. sConfig.Rank = ADC_REGULAR_RANK_9;
  4440. 8005cbc: 2309 movs r3, #9
  4441. sConfig.Rank = ADC_REGULAR_RANK_10;
  4442. 8005cbe: 260a movs r6, #10
  4443. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4444. 8005cc0: a908 add r1, sp, #32
  4445. 8005cc2: 4628 mov r0, r5
  4446. sConfig.Rank = ADC_REGULAR_RANK_9;
  4447. 8005cc4: 9309 str r3, [sp, #36] ; 0x24
  4448. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4449. 8005cc6: f7fe fb07 bl 80042d8 <HAL_ADC_ConfigChannel>
  4450. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4451. 8005cca: a908 add r1, sp, #32
  4452. 8005ccc: 4628 mov r0, r5
  4453. sConfig.Rank = ADC_REGULAR_RANK_10;
  4454. 8005cce: 9609 str r6, [sp, #36] ; 0x24
  4455. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4456. 8005cd0: f7fe fb02 bl 80042d8 <HAL_ADC_ConfigChannel>
  4457. sConfig.Rank = ADC_REGULAR_RANK_11;
  4458. 8005cd4: 230b movs r3, #11
  4459. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4460. 8005cd6: a908 add r1, sp, #32
  4461. 8005cd8: 4628 mov r0, r5
  4462. sConfig.Rank = ADC_REGULAR_RANK_11;
  4463. 8005cda: 9309 str r3, [sp, #36] ; 0x24
  4464. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4465. 8005cdc: f7fe fafc bl 80042d8 <HAL_ADC_ConfigChannel>
  4466. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4467. 8005ce0: a908 add r1, sp, #32
  4468. 8005ce2: 4628 mov r0, r5
  4469. sConfig.Rank = ADC_REGULAR_RANK_12;
  4470. 8005ce4: f8cd 8024 str.w r8, [sp, #36] ; 0x24
  4471. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4472. 8005ce8: f7fe faf6 bl 80042d8 <HAL_ADC_ConfigChannel>
  4473. sConfig.Rank = ADC_REGULAR_RANK_13;
  4474. 8005cec: 230d movs r3, #13
  4475. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4476. 8005cee: a908 add r1, sp, #32
  4477. 8005cf0: 4628 mov r0, r5
  4478. sConfig.Rank = ADC_REGULAR_RANK_13;
  4479. 8005cf2: 9309 str r3, [sp, #36] ; 0x24
  4480. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4481. 8005cf4: f7fe faf0 bl 80042d8 <HAL_ADC_ConfigChannel>
  4482. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4483. 8005cf8: a908 add r1, sp, #32
  4484. 8005cfa: 4628 mov r0, r5
  4485. sConfig.Rank = ADC_REGULAR_RANK_14;
  4486. 8005cfc: f8cd a024 str.w sl, [sp, #36] ; 0x24
  4487. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  4488. 8005d00: f7fe faea bl 80042d8 <HAL_ADC_ConfigChannel>
  4489. huart1.Init.BaudRate = 115200;
  4490. 8005d04: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  4491. huart1.Instance = USART1;
  4492. 8005d08: 4810 ldr r0, [pc, #64] ; (8005d4c <main+0x2ec>)
  4493. huart1.Init.BaudRate = 115200;
  4494. 8005d0a: 4a11 ldr r2, [pc, #68] ; (8005d50 <main+0x2f0>)
  4495. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  4496. 8005d0c: 6084 str r4, [r0, #8]
  4497. huart1.Init.BaudRate = 115200;
  4498. 8005d0e: e880 000c stmia.w r0, {r2, r3}
  4499. huart1.Init.StopBits = UART_STOPBITS_1;
  4500. 8005d12: 60c4 str r4, [r0, #12]
  4501. huart1.Init.Parity = UART_PARITY_NONE;
  4502. 8005d14: 6104 str r4, [r0, #16]
  4503. huart1.Init.Mode = UART_MODE_TX_RX;
  4504. 8005d16: f8c0 8014 str.w r8, [r0, #20]
  4505. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4506. 8005d1a: 6184 str r4, [r0, #24]
  4507. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  4508. 8005d1c: 61c4 str r4, [r0, #28]
  4509. if (HAL_UART_Init(&huart1) != HAL_OK)
  4510. 8005d1e: f7ff fc47 bl 80055b0 <HAL_UART_Init>
  4511. htim6.Init.Prescaler = 6000-1;
  4512. 8005d22: f241 736f movw r3, #5999 ; 0x176f
  4513. 8005d26: e015 b.n 8005d54 <main+0x2f4>
  4514. 8005d28: 40021000 .word 0x40021000
  4515. 8005d2c: 40011800 .word 0x40011800
  4516. 8005d30: 40011000 .word 0x40011000
  4517. 8005d34: 40011c00 .word 0x40011c00
  4518. 8005d38: 40011400 .word 0x40011400
  4519. 8005d3c: 40012000 .word 0x40012000
  4520. 8005d40: 40010c00 .word 0x40010c00
  4521. 8005d44: 200004a4 .word 0x200004a4
  4522. 8005d48: 40012400 .word 0x40012400
  4523. 8005d4c: 200004d4 .word 0x200004d4
  4524. 8005d50: 40013800 .word 0x40013800
  4525. htim6.Instance = TIM6;
  4526. 8005d54: 4d22 ldr r5, [pc, #136] ; (8005de0 <main+0x380>)
  4527. htim6.Init.Prescaler = 6000-1;
  4528. 8005d56: 4923 ldr r1, [pc, #140] ; (8005de4 <main+0x384>)
  4529. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4530. 8005d58: 4628 mov r0, r5
  4531. htim6.Init.Prescaler = 6000-1;
  4532. 8005d5a: e885 000a stmia.w r5, {r1, r3}
  4533. htim6.Init.Period = 10;
  4534. 8005d5e: 60ee str r6, [r5, #12]
  4535. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  4536. 8005d60: 60ac str r4, [r5, #8]
  4537. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  4538. 8005d62: 61ac str r4, [r5, #24]
  4539. TIM_MasterConfigTypeDef sMasterConfig = {0};
  4540. 8005d64: 9408 str r4, [sp, #32]
  4541. 8005d66: 9409 str r4, [sp, #36] ; 0x24
  4542. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4543. 8005d68: f7ff fb10 bl 800538c <HAL_TIM_Base_Init>
  4544. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4545. 8005d6c: a908 add r1, sp, #32
  4546. 8005d6e: 4628 mov r0, r5
  4547. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  4548. 8005d70: 9408 str r4, [sp, #32]
  4549. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  4550. 8005d72: 9409 str r4, [sp, #36] ; 0x24
  4551. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4552. 8005d74: f7ff fb24 bl 80053c0 <HAL_TIMEx_MasterConfigSynchronization>
  4553. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  4554. 8005d78: 4622 mov r2, r4
  4555. 8005d7a: 4621 mov r1, r4
  4556. 8005d7c: 2025 movs r0, #37 ; 0x25
  4557. 8005d7e: f7fe fbed bl 800455c <HAL_NVIC_SetPriority>
  4558. HAL_NVIC_EnableIRQ(USART1_IRQn);
  4559. 8005d82: 2025 movs r0, #37 ; 0x25
  4560. 8005d84: f7fe fc1e bl 80045c4 <HAL_NVIC_EnableIRQ>
  4561. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  4562. 8005d88: 4622 mov r2, r4
  4563. 8005d8a: 4621 mov r1, r4
  4564. 8005d8c: 2036 movs r0, #54 ; 0x36
  4565. 8005d8e: f7fe fbe5 bl 800455c <HAL_NVIC_SetPriority>
  4566. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  4567. 8005d92: 2036 movs r0, #54 ; 0x36
  4568. 8005d94: f7fe fc16 bl 80045c4 <HAL_NVIC_EnableIRQ>
  4569. setbuf(stdout, NULL);
  4570. 8005d98: 4b13 ldr r3, [pc, #76] ; (8005de8 <main+0x388>)
  4571. 8005d9a: 4621 mov r1, r4
  4572. 8005d9c: 681b ldr r3, [r3, #0]
  4573. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  4574. 8005d9e: 4e13 ldr r6, [pc, #76] ; (8005dec <main+0x38c>)
  4575. setbuf(stdout, NULL);
  4576. 8005da0: 6898 ldr r0, [r3, #8]
  4577. 8005da2: f000 fabf bl 8006324 <setbuf>
  4578. printf("UART Start \r\n");
  4579. 8005da6: 4812 ldr r0, [pc, #72] ; (8005df0 <main+0x390>)
  4580. 8005da8: f000 fab4 bl 8006314 <puts>
  4581. while (TerminalQueue.data > 0 && UartTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  4582. 8005dac: 4d11 ldr r5, [pc, #68] ; (8005df4 <main+0x394>)
  4583. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  4584. 8005dae: 4c12 ldr r4, [pc, #72] ; (8005df8 <main+0x398>)
  4585. 8005db0: 6823 ldr r3, [r4, #0]
  4586. 8005db2: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  4587. 8005db6: d906 bls.n 8005dc6 <main+0x366>
  4588. 8005db8: f44f 4180 mov.w r1, #16384 ; 0x4000
  4589. 8005dbc: 4630 mov r0, r6
  4590. 8005dbe: f7fe fedc bl 8004b7a <HAL_GPIO_TogglePin>
  4591. 8005dc2: 2300 movs r3, #0
  4592. 8005dc4: 6023 str r3, [r4, #0]
  4593. while (TerminalQueue.data > 0 && UartTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  4594. 8005dc6: 4c0d ldr r4, [pc, #52] ; (8005dfc <main+0x39c>)
  4595. 8005dc8: 4f0d ldr r7, [pc, #52] ; (8005e00 <main+0x3a0>)
  4596. 8005dca: 68a3 ldr r3, [r4, #8]
  4597. 8005dcc: 2b00 cmp r3, #0
  4598. 8005dce: ddee ble.n 8005dae <main+0x34e>
  4599. 8005dd0: 682b ldr r3, [r5, #0]
  4600. 8005dd2: 2b64 cmp r3, #100 ; 0x64
  4601. 8005dd4: d9eb bls.n 8005dae <main+0x34e>
  4602. 8005dd6: 4638 mov r0, r7
  4603. 8005dd8: f000 f96c bl 80060b4 <GetDataFromUartQueue>
  4604. 8005ddc: e7f5 b.n 8005dca <main+0x36a>
  4605. 8005dde: bf00 nop
  4606. 8005de0: 20000558 .word 0x20000558
  4607. 8005de4: 40001000 .word 0x40001000
  4608. 8005de8: 2000000c .word 0x2000000c
  4609. 8005dec: 40012000 .word 0x40012000
  4610. 8005df0: 080072a0 .word 0x080072a0
  4611. 8005df4: 20000090 .word 0x20000090
  4612. 8005df8: 2000008c .word 0x2000008c
  4613. 8005dfc: 200005d0 .word 0x200005d0
  4614. 8005e00: 200004d4 .word 0x200004d4
  4615. 08005e04 <Error_Handler>:
  4616. /**
  4617. * @brief This function is executed in case of error occurrence.
  4618. * @retval None
  4619. */
  4620. void Error_Handler(void)
  4621. {
  4622. 8005e04: 4770 bx lr
  4623. ...
  4624. 08005e08 <HAL_MspInit>:
  4625. {
  4626. /* USER CODE BEGIN MspInit 0 */
  4627. /* USER CODE END MspInit 0 */
  4628. __HAL_RCC_AFIO_CLK_ENABLE();
  4629. 8005e08: 4b0e ldr r3, [pc, #56] ; (8005e44 <HAL_MspInit+0x3c>)
  4630. {
  4631. 8005e0a: b082 sub sp, #8
  4632. __HAL_RCC_AFIO_CLK_ENABLE();
  4633. 8005e0c: 699a ldr r2, [r3, #24]
  4634. 8005e0e: f042 0201 orr.w r2, r2, #1
  4635. 8005e12: 619a str r2, [r3, #24]
  4636. 8005e14: 699a ldr r2, [r3, #24]
  4637. 8005e16: f002 0201 and.w r2, r2, #1
  4638. 8005e1a: 9200 str r2, [sp, #0]
  4639. 8005e1c: 9a00 ldr r2, [sp, #0]
  4640. __HAL_RCC_PWR_CLK_ENABLE();
  4641. 8005e1e: 69da ldr r2, [r3, #28]
  4642. 8005e20: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  4643. 8005e24: 61da str r2, [r3, #28]
  4644. 8005e26: 69db ldr r3, [r3, #28]
  4645. /* System interrupt init*/
  4646. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  4647. */
  4648. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  4649. 8005e28: 4a07 ldr r2, [pc, #28] ; (8005e48 <HAL_MspInit+0x40>)
  4650. __HAL_RCC_PWR_CLK_ENABLE();
  4651. 8005e2a: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4652. 8005e2e: 9301 str r3, [sp, #4]
  4653. 8005e30: 9b01 ldr r3, [sp, #4]
  4654. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  4655. 8005e32: 6853 ldr r3, [r2, #4]
  4656. 8005e34: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  4657. 8005e38: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  4658. 8005e3c: 6053 str r3, [r2, #4]
  4659. /* USER CODE BEGIN MspInit 1 */
  4660. /* USER CODE END MspInit 1 */
  4661. }
  4662. 8005e3e: b002 add sp, #8
  4663. 8005e40: 4770 bx lr
  4664. 8005e42: bf00 nop
  4665. 8005e44: 40021000 .word 0x40021000
  4666. 8005e48: 40010000 .word 0x40010000
  4667. 08005e4c <HAL_ADC_MspInit>:
  4668. * @param hadc: ADC handle pointer
  4669. * @retval None
  4670. */
  4671. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  4672. {
  4673. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4674. 8005e4c: 2210 movs r2, #16
  4675. {
  4676. 8005e4e: b530 push {r4, r5, lr}
  4677. 8005e50: 4605 mov r5, r0
  4678. 8005e52: b089 sub sp, #36 ; 0x24
  4679. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4680. 8005e54: eb0d 0002 add.w r0, sp, r2
  4681. 8005e58: 2100 movs r1, #0
  4682. 8005e5a: f000 f9df bl 800621c <memset>
  4683. if(hadc->Instance==ADC1)
  4684. 8005e5e: 682a ldr r2, [r5, #0]
  4685. 8005e60: 4b2b ldr r3, [pc, #172] ; (8005f10 <HAL_ADC_MspInit+0xc4>)
  4686. 8005e62: 429a cmp r2, r3
  4687. 8005e64: d152 bne.n 8005f0c <HAL_ADC_MspInit+0xc0>
  4688. {
  4689. /* USER CODE BEGIN ADC1_MspInit 0 */
  4690. /* USER CODE END ADC1_MspInit 0 */
  4691. /* Peripheral clock enable */
  4692. __HAL_RCC_ADC1_CLK_ENABLE();
  4693. 8005e66: f503 436c add.w r3, r3, #60416 ; 0xec00
  4694. 8005e6a: 699a ldr r2, [r3, #24]
  4695. PA7 ------> ADC1_IN7
  4696. PB0 ------> ADC1_IN8
  4697. PB1 ------> ADC1_IN9
  4698. */
  4699. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  4700. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4701. 8005e6c: 2403 movs r4, #3
  4702. __HAL_RCC_ADC1_CLK_ENABLE();
  4703. 8005e6e: f442 7200 orr.w r2, r2, #512 ; 0x200
  4704. 8005e72: 619a str r2, [r3, #24]
  4705. 8005e74: 699a ldr r2, [r3, #24]
  4706. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4707. 8005e76: a904 add r1, sp, #16
  4708. __HAL_RCC_ADC1_CLK_ENABLE();
  4709. 8005e78: f402 7200 and.w r2, r2, #512 ; 0x200
  4710. 8005e7c: 9200 str r2, [sp, #0]
  4711. 8005e7e: 9a00 ldr r2, [sp, #0]
  4712. __HAL_RCC_GPIOC_CLK_ENABLE();
  4713. 8005e80: 699a ldr r2, [r3, #24]
  4714. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4715. 8005e82: 4824 ldr r0, [pc, #144] ; (8005f14 <HAL_ADC_MspInit+0xc8>)
  4716. __HAL_RCC_GPIOC_CLK_ENABLE();
  4717. 8005e84: f042 0210 orr.w r2, r2, #16
  4718. 8005e88: 619a str r2, [r3, #24]
  4719. 8005e8a: 699a ldr r2, [r3, #24]
  4720. 8005e8c: f002 0210 and.w r2, r2, #16
  4721. 8005e90: 9201 str r2, [sp, #4]
  4722. 8005e92: 9a01 ldr r2, [sp, #4]
  4723. __HAL_RCC_GPIOA_CLK_ENABLE();
  4724. 8005e94: 699a ldr r2, [r3, #24]
  4725. 8005e96: f042 0204 orr.w r2, r2, #4
  4726. 8005e9a: 619a str r2, [r3, #24]
  4727. 8005e9c: 699a ldr r2, [r3, #24]
  4728. 8005e9e: f002 0204 and.w r2, r2, #4
  4729. 8005ea2: 9202 str r2, [sp, #8]
  4730. 8005ea4: 9a02 ldr r2, [sp, #8]
  4731. __HAL_RCC_GPIOB_CLK_ENABLE();
  4732. 8005ea6: 699a ldr r2, [r3, #24]
  4733. 8005ea8: f042 0208 orr.w r2, r2, #8
  4734. 8005eac: 619a str r2, [r3, #24]
  4735. 8005eae: 699b ldr r3, [r3, #24]
  4736. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4737. 8005eb0: 9405 str r4, [sp, #20]
  4738. __HAL_RCC_GPIOB_CLK_ENABLE();
  4739. 8005eb2: f003 0308 and.w r3, r3, #8
  4740. 8005eb6: 9303 str r3, [sp, #12]
  4741. 8005eb8: 9b03 ldr r3, [sp, #12]
  4742. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  4743. 8005eba: 230f movs r3, #15
  4744. 8005ebc: 9304 str r3, [sp, #16]
  4745. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  4746. 8005ebe: f7fe fd6b bl 8004998 <HAL_GPIO_Init>
  4747. GPIO_InitStruct.Pin = DET_1_8G_DL_IN_Pin|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  4748. 8005ec2: 23ff movs r3, #255 ; 0xff
  4749. |DET_2_1G_DL_IN_Pin|DET_2_1G_DL_OUT_Pin|DET_2_1G_UL_IN_Pin|DET_2_1G_UL_OUT_Pin;
  4750. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4751. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4752. 8005ec4: a904 add r1, sp, #16
  4753. 8005ec6: 4814 ldr r0, [pc, #80] ; (8005f18 <HAL_ADC_MspInit+0xcc>)
  4754. GPIO_InitStruct.Pin = DET_1_8G_DL_IN_Pin|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  4755. 8005ec8: 9304 str r3, [sp, #16]
  4756. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4757. 8005eca: 9405 str r4, [sp, #20]
  4758. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4759. 8005ecc: f7fe fd64 bl 8004998 <HAL_GPIO_Init>
  4760. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  4761. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4762. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4763. 8005ed0: 4812 ldr r0, [pc, #72] ; (8005f1c <HAL_ADC_MspInit+0xd0>)
  4764. 8005ed2: a904 add r1, sp, #16
  4765. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  4766. 8005ed4: 9404 str r4, [sp, #16]
  4767. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  4768. 8005ed6: 9405 str r4, [sp, #20]
  4769. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  4770. 8005ed8: f7fe fd5e bl 8004998 <HAL_GPIO_Init>
  4771. /* ADC1 DMA Init */
  4772. /* ADC1 Init */
  4773. hdma_adc1.Instance = DMA1_Channel1;
  4774. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  4775. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  4776. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  4777. 8005edc: 2280 movs r2, #128 ; 0x80
  4778. hdma_adc1.Instance = DMA1_Channel1;
  4779. 8005ede: 4c10 ldr r4, [pc, #64] ; (8005f20 <HAL_ADC_MspInit+0xd4>)
  4780. 8005ee0: 4b10 ldr r3, [pc, #64] ; (8005f24 <HAL_ADC_MspInit+0xd8>)
  4781. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  4782. 8005ee2: 60e2 str r2, [r4, #12]
  4783. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  4784. 8005ee4: f44f 7200 mov.w r2, #512 ; 0x200
  4785. hdma_adc1.Instance = DMA1_Channel1;
  4786. 8005ee8: 6023 str r3, [r4, #0]
  4787. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  4788. 8005eea: 6122 str r2, [r4, #16]
  4789. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  4790. 8005eec: 2300 movs r3, #0
  4791. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  4792. 8005eee: f44f 6200 mov.w r2, #2048 ; 0x800
  4793. hdma_adc1.Init.Mode = DMA_NORMAL;
  4794. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  4795. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  4796. 8005ef2: 4620 mov r0, r4
  4797. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  4798. 8005ef4: 6063 str r3, [r4, #4]
  4799. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  4800. 8005ef6: 60a3 str r3, [r4, #8]
  4801. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  4802. 8005ef8: 6162 str r2, [r4, #20]
  4803. hdma_adc1.Init.Mode = DMA_NORMAL;
  4804. 8005efa: 61a3 str r3, [r4, #24]
  4805. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  4806. 8005efc: 61e3 str r3, [r4, #28]
  4807. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  4808. 8005efe: f7fe fb83 bl 8004608 <HAL_DMA_Init>
  4809. 8005f02: b108 cbz r0, 8005f08 <HAL_ADC_MspInit+0xbc>
  4810. {
  4811. Error_Handler();
  4812. 8005f04: f7ff ff7e bl 8005e04 <Error_Handler>
  4813. }
  4814. __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1);
  4815. 8005f08: 622c str r4, [r5, #32]
  4816. 8005f0a: 6265 str r5, [r4, #36] ; 0x24
  4817. /* USER CODE BEGIN ADC1_MspInit 1 */
  4818. /* USER CODE END ADC1_MspInit 1 */
  4819. }
  4820. }
  4821. 8005f0c: b009 add sp, #36 ; 0x24
  4822. 8005f0e: bd30 pop {r4, r5, pc}
  4823. 8005f10: 40012400 .word 0x40012400
  4824. 8005f14: 40011000 .word 0x40011000
  4825. 8005f18: 40010800 .word 0x40010800
  4826. 8005f1c: 40010c00 .word 0x40010c00
  4827. 8005f20: 20000514 .word 0x20000514
  4828. 8005f24: 40020008 .word 0x40020008
  4829. 08005f28 <HAL_TIM_Base_MspInit>:
  4830. * @param htim_base: TIM_Base handle pointer
  4831. * @retval None
  4832. */
  4833. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  4834. {
  4835. if(htim_base->Instance==TIM6)
  4836. 8005f28: 6802 ldr r2, [r0, #0]
  4837. 8005f2a: 4b08 ldr r3, [pc, #32] ; (8005f4c <HAL_TIM_Base_MspInit+0x24>)
  4838. {
  4839. 8005f2c: b082 sub sp, #8
  4840. if(htim_base->Instance==TIM6)
  4841. 8005f2e: 429a cmp r2, r3
  4842. 8005f30: d10a bne.n 8005f48 <HAL_TIM_Base_MspInit+0x20>
  4843. {
  4844. /* USER CODE BEGIN TIM6_MspInit 0 */
  4845. /* USER CODE END TIM6_MspInit 0 */
  4846. /* Peripheral clock enable */
  4847. __HAL_RCC_TIM6_CLK_ENABLE();
  4848. 8005f32: f503 3300 add.w r3, r3, #131072 ; 0x20000
  4849. 8005f36: 69da ldr r2, [r3, #28]
  4850. 8005f38: f042 0210 orr.w r2, r2, #16
  4851. 8005f3c: 61da str r2, [r3, #28]
  4852. 8005f3e: 69db ldr r3, [r3, #28]
  4853. 8005f40: f003 0310 and.w r3, r3, #16
  4854. 8005f44: 9301 str r3, [sp, #4]
  4855. 8005f46: 9b01 ldr r3, [sp, #4]
  4856. /* USER CODE BEGIN TIM6_MspInit 1 */
  4857. /* USER CODE END TIM6_MspInit 1 */
  4858. }
  4859. }
  4860. 8005f48: b002 add sp, #8
  4861. 8005f4a: 4770 bx lr
  4862. 8005f4c: 40001000 .word 0x40001000
  4863. 08005f50 <HAL_UART_MspInit>:
  4864. * This function configures the hardware resources used in this example
  4865. * @param huart: UART handle pointer
  4866. * @retval None
  4867. */
  4868. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  4869. {
  4870. 8005f50: b510 push {r4, lr}
  4871. 8005f52: 4604 mov r4, r0
  4872. 8005f54: b086 sub sp, #24
  4873. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4874. 8005f56: 2210 movs r2, #16
  4875. 8005f58: 2100 movs r1, #0
  4876. 8005f5a: a802 add r0, sp, #8
  4877. 8005f5c: f000 f95e bl 800621c <memset>
  4878. if(huart->Instance==USART1)
  4879. 8005f60: 6822 ldr r2, [r4, #0]
  4880. 8005f62: 4b17 ldr r3, [pc, #92] ; (8005fc0 <HAL_UART_MspInit+0x70>)
  4881. 8005f64: 429a cmp r2, r3
  4882. 8005f66: d128 bne.n 8005fba <HAL_UART_MspInit+0x6a>
  4883. {
  4884. /* USER CODE BEGIN USART1_MspInit 0 */
  4885. /* USER CODE END USART1_MspInit 0 */
  4886. /* Peripheral clock enable */
  4887. __HAL_RCC_USART1_CLK_ENABLE();
  4888. 8005f68: f503 4358 add.w r3, r3, #55296 ; 0xd800
  4889. 8005f6c: 699a ldr r2, [r3, #24]
  4890. PA10 ------> USART1_RX
  4891. */
  4892. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4893. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4894. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4895. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4896. 8005f6e: a902 add r1, sp, #8
  4897. __HAL_RCC_USART1_CLK_ENABLE();
  4898. 8005f70: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  4899. 8005f74: 619a str r2, [r3, #24]
  4900. 8005f76: 699a ldr r2, [r3, #24]
  4901. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4902. 8005f78: 4812 ldr r0, [pc, #72] ; (8005fc4 <HAL_UART_MspInit+0x74>)
  4903. __HAL_RCC_USART1_CLK_ENABLE();
  4904. 8005f7a: f402 4280 and.w r2, r2, #16384 ; 0x4000
  4905. 8005f7e: 9200 str r2, [sp, #0]
  4906. 8005f80: 9a00 ldr r2, [sp, #0]
  4907. __HAL_RCC_GPIOA_CLK_ENABLE();
  4908. 8005f82: 699a ldr r2, [r3, #24]
  4909. 8005f84: f042 0204 orr.w r2, r2, #4
  4910. 8005f88: 619a str r2, [r3, #24]
  4911. 8005f8a: 699b ldr r3, [r3, #24]
  4912. 8005f8c: f003 0304 and.w r3, r3, #4
  4913. 8005f90: 9301 str r3, [sp, #4]
  4914. 8005f92: 9b01 ldr r3, [sp, #4]
  4915. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4916. 8005f94: f44f 7300 mov.w r3, #512 ; 0x200
  4917. 8005f98: 9302 str r3, [sp, #8]
  4918. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4919. 8005f9a: 2302 movs r3, #2
  4920. 8005f9c: 9303 str r3, [sp, #12]
  4921. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4922. 8005f9e: 2303 movs r3, #3
  4923. 8005fa0: 9305 str r3, [sp, #20]
  4924. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4925. 8005fa2: f7fe fcf9 bl 8004998 <HAL_GPIO_Init>
  4926. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4927. 8005fa6: f44f 6380 mov.w r3, #1024 ; 0x400
  4928. 8005faa: 9302 str r3, [sp, #8]
  4929. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4930. 8005fac: 2300 movs r3, #0
  4931. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4932. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4933. 8005fae: a902 add r1, sp, #8
  4934. 8005fb0: 4804 ldr r0, [pc, #16] ; (8005fc4 <HAL_UART_MspInit+0x74>)
  4935. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4936. 8005fb2: 9303 str r3, [sp, #12]
  4937. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4938. 8005fb4: 9304 str r3, [sp, #16]
  4939. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4940. 8005fb6: f7fe fcef bl 8004998 <HAL_GPIO_Init>
  4941. /* USER CODE BEGIN USART1_MspInit 1 */
  4942. /* USER CODE END USART1_MspInit 1 */
  4943. }
  4944. }
  4945. 8005fba: b006 add sp, #24
  4946. 8005fbc: bd10 pop {r4, pc}
  4947. 8005fbe: bf00 nop
  4948. 8005fc0: 40013800 .word 0x40013800
  4949. 8005fc4: 40010800 .word 0x40010800
  4950. 08005fc8 <NMI_Handler>:
  4951. 8005fc8: 4770 bx lr
  4952. 08005fca <HardFault_Handler>:
  4953. /**
  4954. * @brief This function handles Hard fault interrupt.
  4955. */
  4956. void HardFault_Handler(void)
  4957. {
  4958. 8005fca: e7fe b.n 8005fca <HardFault_Handler>
  4959. 08005fcc <MemManage_Handler>:
  4960. /**
  4961. * @brief This function handles Memory management fault.
  4962. */
  4963. void MemManage_Handler(void)
  4964. {
  4965. 8005fcc: e7fe b.n 8005fcc <MemManage_Handler>
  4966. 08005fce <BusFault_Handler>:
  4967. /**
  4968. * @brief This function handles Prefetch fault, memory access fault.
  4969. */
  4970. void BusFault_Handler(void)
  4971. {
  4972. 8005fce: e7fe b.n 8005fce <BusFault_Handler>
  4973. 08005fd0 <UsageFault_Handler>:
  4974. /**
  4975. * @brief This function handles Undefined instruction or illegal state.
  4976. */
  4977. void UsageFault_Handler(void)
  4978. {
  4979. 8005fd0: e7fe b.n 8005fd0 <UsageFault_Handler>
  4980. 08005fd2 <SVC_Handler>:
  4981. 8005fd2: 4770 bx lr
  4982. 08005fd4 <DebugMon_Handler>:
  4983. 8005fd4: 4770 bx lr
  4984. 08005fd6 <PendSV_Handler>:
  4985. /**
  4986. * @brief This function handles Pendable request for system service.
  4987. */
  4988. void PendSV_Handler(void)
  4989. {
  4990. 8005fd6: 4770 bx lr
  4991. 08005fd8 <SysTick_Handler>:
  4992. void SysTick_Handler(void)
  4993. {
  4994. /* USER CODE BEGIN SysTick_IRQn 0 */
  4995. /* USER CODE END SysTick_IRQn 0 */
  4996. HAL_IncTick();
  4997. 8005fd8: f7fe b95a b.w 8004290 <HAL_IncTick>
  4998. 08005fdc <DMA1_Channel1_IRQHandler>:
  4999. void DMA1_Channel1_IRQHandler(void)
  5000. {
  5001. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  5002. /* USER CODE END DMA1_Channel1_IRQn 0 */
  5003. HAL_DMA_IRQHandler(&hdma_adc1);
  5004. 8005fdc: 4801 ldr r0, [pc, #4] ; (8005fe4 <DMA1_Channel1_IRQHandler+0x8>)
  5005. 8005fde: f7fe bbff b.w 80047e0 <HAL_DMA_IRQHandler>
  5006. 8005fe2: bf00 nop
  5007. 8005fe4: 20000514 .word 0x20000514
  5008. 08005fe8 <USART1_IRQHandler>:
  5009. void USART1_IRQHandler(void)
  5010. {
  5011. /* USER CODE BEGIN USART1_IRQn 0 */
  5012. /* USER CODE END USART1_IRQn 0 */
  5013. HAL_UART_IRQHandler(&huart1);
  5014. 8005fe8: 4801 ldr r0, [pc, #4] ; (8005ff0 <USART1_IRQHandler+0x8>)
  5015. 8005fea: f7ff bc3d b.w 8005868 <HAL_UART_IRQHandler>
  5016. 8005fee: bf00 nop
  5017. 8005ff0: 200004d4 .word 0x200004d4
  5018. 08005ff4 <TIM6_IRQHandler>:
  5019. void TIM6_IRQHandler(void)
  5020. {
  5021. /* USER CODE BEGIN TIM6_IRQn 0 */
  5022. /* USER CODE END TIM6_IRQn 0 */
  5023. HAL_TIM_IRQHandler(&htim6);
  5024. 8005ff4: 4801 ldr r0, [pc, #4] ; (8005ffc <TIM6_IRQHandler+0x8>)
  5025. 8005ff6: f7ff b8db b.w 80051b0 <HAL_TIM_IRQHandler>
  5026. 8005ffa: bf00 nop
  5027. 8005ffc: 20000558 .word 0x20000558
  5028. 08006000 <_read>:
  5029. _kill(status, -1);
  5030. while (1) {} /* Make sure we hang here */
  5031. }
  5032. __attribute__((weak)) int _read(int file, char *ptr, int len)
  5033. {
  5034. 8006000: b570 push {r4, r5, r6, lr}
  5035. 8006002: 460e mov r6, r1
  5036. 8006004: 4615 mov r5, r2
  5037. int DataIdx;
  5038. for (DataIdx = 0; DataIdx < len; DataIdx++)
  5039. 8006006: 460c mov r4, r1
  5040. 8006008: 1ba3 subs r3, r4, r6
  5041. 800600a: 429d cmp r5, r3
  5042. 800600c: dc01 bgt.n 8006012 <_read+0x12>
  5043. {
  5044. *ptr++ = __io_getchar();
  5045. }
  5046. return len;
  5047. }
  5048. 800600e: 4628 mov r0, r5
  5049. 8006010: bd70 pop {r4, r5, r6, pc}
  5050. *ptr++ = __io_getchar();
  5051. 8006012: f3af 8000 nop.w
  5052. 8006016: f804 0b01 strb.w r0, [r4], #1
  5053. 800601a: e7f5 b.n 8006008 <_read+0x8>
  5054. 0800601c <_sbrk>:
  5055. }
  5056. return len;
  5057. }
  5058. caddr_t _sbrk(int incr)
  5059. {
  5060. 800601c: b508 push {r3, lr}
  5061. extern char end asm("end");
  5062. static char *heap_end;
  5063. char *prev_heap_end;
  5064. if (heap_end == 0)
  5065. 800601e: 4b0a ldr r3, [pc, #40] ; (8006048 <_sbrk+0x2c>)
  5066. {
  5067. 8006020: 4602 mov r2, r0
  5068. if (heap_end == 0)
  5069. 8006022: 6819 ldr r1, [r3, #0]
  5070. 8006024: b909 cbnz r1, 800602a <_sbrk+0xe>
  5071. heap_end = &end;
  5072. 8006026: 4909 ldr r1, [pc, #36] ; (800604c <_sbrk+0x30>)
  5073. 8006028: 6019 str r1, [r3, #0]
  5074. prev_heap_end = heap_end;
  5075. if (heap_end + incr > stack_ptr)
  5076. 800602a: 4669 mov r1, sp
  5077. prev_heap_end = heap_end;
  5078. 800602c: 6818 ldr r0, [r3, #0]
  5079. if (heap_end + incr > stack_ptr)
  5080. 800602e: 4402 add r2, r0
  5081. 8006030: 428a cmp r2, r1
  5082. 8006032: d906 bls.n 8006042 <_sbrk+0x26>
  5083. {
  5084. // write(1, "Heap and stack collision\n", 25);
  5085. // abort();
  5086. errno = ENOMEM;
  5087. 8006034: f000 f8c8 bl 80061c8 <__errno>
  5088. 8006038: 230c movs r3, #12
  5089. 800603a: 6003 str r3, [r0, #0]
  5090. return (caddr_t) -1;
  5091. 800603c: f04f 30ff mov.w r0, #4294967295
  5092. 8006040: bd08 pop {r3, pc}
  5093. }
  5094. heap_end += incr;
  5095. 8006042: 601a str r2, [r3, #0]
  5096. return (caddr_t) prev_heap_end;
  5097. }
  5098. 8006044: bd08 pop {r3, pc}
  5099. 8006046: bf00 nop
  5100. 8006048: 20000094 .word 0x20000094
  5101. 800604c: 200007ec .word 0x200007ec
  5102. 08006050 <_close>:
  5103. int _close(int file)
  5104. {
  5105. return -1;
  5106. }
  5107. 8006050: f04f 30ff mov.w r0, #4294967295
  5108. 8006054: 4770 bx lr
  5109. 08006056 <_fstat>:
  5110. int _fstat(int file, struct stat *st)
  5111. {
  5112. st->st_mode = S_IFCHR;
  5113. 8006056: f44f 5300 mov.w r3, #8192 ; 0x2000
  5114. return 0;
  5115. }
  5116. 800605a: 2000 movs r0, #0
  5117. st->st_mode = S_IFCHR;
  5118. 800605c: 604b str r3, [r1, #4]
  5119. }
  5120. 800605e: 4770 bx lr
  5121. 08006060 <_isatty>:
  5122. int _isatty(int file)
  5123. {
  5124. return 1;
  5125. }
  5126. 8006060: 2001 movs r0, #1
  5127. 8006062: 4770 bx lr
  5128. 08006064 <_lseek>:
  5129. int _lseek(int file, int ptr, int dir)
  5130. {
  5131. return 0;
  5132. }
  5133. 8006064: 2000 movs r0, #0
  5134. 8006066: 4770 bx lr
  5135. 08006068 <SystemInit>:
  5136. */
  5137. void SystemInit (void)
  5138. {
  5139. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  5140. /* Set HSION bit */
  5141. RCC->CR |= 0x00000001U;
  5142. 8006068: 4b0e ldr r3, [pc, #56] ; (80060a4 <SystemInit+0x3c>)
  5143. 800606a: 681a ldr r2, [r3, #0]
  5144. 800606c: f042 0201 orr.w r2, r2, #1
  5145. 8006070: 601a str r2, [r3, #0]
  5146. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  5147. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  5148. RCC->CFGR &= 0xF8FF0000U;
  5149. 8006072: 6859 ldr r1, [r3, #4]
  5150. 8006074: 4a0c ldr r2, [pc, #48] ; (80060a8 <SystemInit+0x40>)
  5151. 8006076: 400a ands r2, r1
  5152. 8006078: 605a str r2, [r3, #4]
  5153. #else
  5154. RCC->CFGR &= 0xF0FF0000U;
  5155. #endif /* STM32F105xC */
  5156. /* Reset HSEON, CSSON and PLLON bits */
  5157. RCC->CR &= 0xFEF6FFFFU;
  5158. 800607a: 681a ldr r2, [r3, #0]
  5159. 800607c: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  5160. 8006080: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  5161. 8006084: 601a str r2, [r3, #0]
  5162. /* Reset HSEBYP bit */
  5163. RCC->CR &= 0xFFFBFFFFU;
  5164. 8006086: 681a ldr r2, [r3, #0]
  5165. 8006088: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  5166. 800608c: 601a str r2, [r3, #0]
  5167. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  5168. RCC->CFGR &= 0xFF80FFFFU;
  5169. 800608e: 685a ldr r2, [r3, #4]
  5170. 8006090: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  5171. 8006094: 605a str r2, [r3, #4]
  5172. /* Reset CFGR2 register */
  5173. RCC->CFGR2 = 0x00000000U;
  5174. #else
  5175. /* Disable all interrupts and clear pending bits */
  5176. RCC->CIR = 0x009F0000U;
  5177. 8006096: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  5178. 800609a: 609a str r2, [r3, #8]
  5179. #endif
  5180. #ifdef VECT_TAB_SRAM
  5181. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  5182. #else
  5183. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  5184. 800609c: 4a03 ldr r2, [pc, #12] ; (80060ac <SystemInit+0x44>)
  5185. 800609e: 4b04 ldr r3, [pc, #16] ; (80060b0 <SystemInit+0x48>)
  5186. 80060a0: 609a str r2, [r3, #8]
  5187. 80060a2: 4770 bx lr
  5188. 80060a4: 40021000 .word 0x40021000
  5189. 80060a8: f8ff0000 .word 0xf8ff0000
  5190. 80060ac: 08004000 .word 0x08004000
  5191. 80060b0: e000ed00 .word 0xe000ed00
  5192. 080060b4 <GetDataFromUartQueue>:
  5193. pUARTQUEUE pQueue = &TerminalQueue;
  5194. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  5195. // {
  5196. // _Error_Handler(__FILE__, __LINE__);
  5197. // }
  5198. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5199. 80060b4: 4a15 ldr r2, [pc, #84] ; (800610c <GetDataFromUartQueue+0x58>)
  5200. {
  5201. 80060b6: b570 push {r4, r5, r6, lr}
  5202. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5203. 80060b8: 6814 ldr r4, [r2, #0]
  5204. 80060ba: 4e15 ldr r6, [pc, #84] ; (8006110 <GetDataFromUartQueue+0x5c>)
  5205. 80060bc: 1c63 adds r3, r4, #1
  5206. 80060be: 6013 str r3, [r2, #0]
  5207. 80060c0: 4b14 ldr r3, [pc, #80] ; (8006114 <GetDataFromUartQueue+0x60>)
  5208. 80060c2: 6859 ldr r1, [r3, #4]
  5209. 80060c4: f103 000c add.w r0, r3, #12
  5210. 80060c8: 5c0d ldrb r5, [r1, r0]
  5211. pQueue->tail++;
  5212. 80060ca: 3101 adds r1, #1
  5213. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5214. 80060cc: 29fe cmp r1, #254 ; 0xfe
  5215. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5216. 80060ce: f846 5024 str.w r5, [r6, r4, lsl #2]
  5217. 80060d2: 4615 mov r5, r2
  5218. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5219. 80060d4: bfc8 it gt
  5220. 80060d6: 2200 movgt r2, #0
  5221. pQueue->data--;
  5222. 80060d8: 689c ldr r4, [r3, #8]
  5223. pQueue->tail++;
  5224. 80060da: bfd8 it le
  5225. 80060dc: 6059 strle r1, [r3, #4]
  5226. pQueue->data--;
  5227. 80060de: f104 34ff add.w r4, r4, #4294967295
  5228. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5229. 80060e2: bfc8 it gt
  5230. 80060e4: 605a strgt r2, [r3, #4]
  5231. pQueue->data--;
  5232. 80060e6: 609c str r4, [r3, #8]
  5233. if(pQueue->data == 0){
  5234. 80060e8: b974 cbnz r4, 8006108 <GetDataFromUartQueue+0x54>
  5235. RF_Ctrl_Main(&uart_buf[0]);
  5236. 80060ea: 4809 ldr r0, [pc, #36] ; (8006110 <GetDataFromUartQueue+0x5c>)
  5237. 80060ec: f000 f838 bl 8006160 <RF_Ctrl_Main>
  5238. // }
  5239. #endif // PYJ.2019.07.15_END --
  5240. cnt = 0;
  5241. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  5242. uart_buf[i] = 0;
  5243. 80060f0: 4623 mov r3, r4
  5244. cnt = 0;
  5245. 80060f2: 602c str r4, [r5, #0]
  5246. uart_buf[i] = 0;
  5247. 80060f4: f846 3024 str.w r3, [r6, r4, lsl #2]
  5248. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  5249. 80060f8: 3401 adds r4, #1
  5250. 80060fa: 2cff cmp r4, #255 ; 0xff
  5251. 80060fc: d1fa bne.n 80060f4 <GetDataFromUartQueue+0x40>
  5252. HAL_Delay(1);
  5253. 80060fe: 2001 movs r0, #1
  5254. }
  5255. }
  5256. 8006100: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5257. HAL_Delay(1);
  5258. 8006104: f7fe b8d6 b.w 80042b4 <HAL_Delay>
  5259. 8006108: bd70 pop {r4, r5, r6, pc}
  5260. 800610a: bf00 nop
  5261. 800610c: 20000098 .word 0x20000098
  5262. 8006110: 2000009c .word 0x2000009c
  5263. 8006114: 200005d0 .word 0x200005d0
  5264. 08006118 <HAL_UART_RxCpltCallback>:
  5265. UartTimerCnt = 0;
  5266. 8006118: 2300 movs r3, #0
  5267. {
  5268. 800611a: b510 push {r4, lr}
  5269. UartTimerCnt = 0;
  5270. 800611c: 4a0c ldr r2, [pc, #48] ; (8006150 <HAL_UART_RxCpltCallback+0x38>)
  5271. pQueue->head++;
  5272. 800611e: 4c0d ldr r4, [pc, #52] ; (8006154 <HAL_UART_RxCpltCallback+0x3c>)
  5273. UartTimerCnt = 0;
  5274. 8006120: 6013 str r3, [r2, #0]
  5275. pQueue->head++;
  5276. 8006122: 6822 ldr r2, [r4, #0]
  5277. 8006124: 3201 adds r2, #1
  5278. 8006126: 2afe cmp r2, #254 ; 0xfe
  5279. 8006128: bfd8 it le
  5280. 800612a: 4613 movle r3, r2
  5281. 800612c: 6023 str r3, [r4, #0]
  5282. pQueue->data++;
  5283. 800612e: 68a3 ldr r3, [r4, #8]
  5284. 8006130: 3301 adds r3, #1
  5285. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5286. 8006132: 2bfe cmp r3, #254 ; 0xfe
  5287. pQueue->data++;
  5288. 8006134: 60a3 str r3, [r4, #8]
  5289. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5290. 8006136: dd01 ble.n 800613c <HAL_UART_RxCpltCallback+0x24>
  5291. GetDataFromUartQueue(huart);
  5292. 8006138: f7ff ffbc bl 80060b4 <GetDataFromUartQueue>
  5293. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5294. 800613c: 6823 ldr r3, [r4, #0]
  5295. 800613e: 4906 ldr r1, [pc, #24] ; (8006158 <HAL_UART_RxCpltCallback+0x40>)
  5296. 8006140: 2201 movs r2, #1
  5297. }
  5298. 8006142: e8bd 4010 ldmia.w sp!, {r4, lr}
  5299. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5300. 8006146: 4419 add r1, r3
  5301. 8006148: 4804 ldr r0, [pc, #16] ; (800615c <HAL_UART_RxCpltCallback+0x44>)
  5302. 800614a: f7ff babb b.w 80056c4 <HAL_UART_Receive_DMA>
  5303. 800614e: bf00 nop
  5304. 8006150: 20000090 .word 0x20000090
  5305. 8006154: 200005d0 .word 0x200005d0
  5306. 8006158: 200005dc .word 0x200005dc
  5307. 800615c: 200004d4 .word 0x200004d4
  5308. 08006160 <RF_Ctrl_Main>:
  5309. }Bluecell_Prot_p;
  5310. bool RF_Ctrl_Main(uint8_t* data_buf){
  5311. 8006160: b508 push {r3, lr}
  5312. case TYPE_ATT_3_5GHz_UL:
  5313. case TYPE_ATT_3_5GHz_COM1: // 15
  5314. case TYPE_ATT_3_5GHz_COM2:
  5315. case TYPE_ATT_3_5GHz_COM3:
  5316. default:
  5317. printf("Function : %s LINE : %d type : %d \r\n",__func__,__LINE__,type);
  5318. 8006162: 22f1 movs r2, #241 ; 0xf1
  5319. 8006164: 7843 ldrb r3, [r0, #1]
  5320. 8006166: 4903 ldr r1, [pc, #12] ; (8006174 <RF_Ctrl_Main+0x14>)
  5321. 8006168: 4803 ldr r0, [pc, #12] ; (8006178 <RF_Ctrl_Main+0x18>)
  5322. 800616a: f000 f85f bl 800622c <iprintf>
  5323. break;
  5324. }
  5325. return ret;
  5326. }
  5327. 800616e: 2000 movs r0, #0
  5328. 8006170: bd08 pop {r3, pc}
  5329. 8006172: bf00 nop
  5330. 8006174: 080072ef .word 0x080072ef
  5331. 8006178: 080072c5 .word 0x080072c5
  5332. 0800617c <Reset_Handler>:
  5333. .weak Reset_Handler
  5334. .type Reset_Handler, %function
  5335. Reset_Handler:
  5336. /* Copy the data segment initializers from flash to SRAM */
  5337. movs r1, #0
  5338. 800617c: 2100 movs r1, #0
  5339. b LoopCopyDataInit
  5340. 800617e: e003 b.n 8006188 <LoopCopyDataInit>
  5341. 08006180 <CopyDataInit>:
  5342. CopyDataInit:
  5343. ldr r3, =_sidata
  5344. 8006180: 4b0b ldr r3, [pc, #44] ; (80061b0 <LoopFillZerobss+0x14>)
  5345. ldr r3, [r3, r1]
  5346. 8006182: 585b ldr r3, [r3, r1]
  5347. str r3, [r0, r1]
  5348. 8006184: 5043 str r3, [r0, r1]
  5349. adds r1, r1, #4
  5350. 8006186: 3104 adds r1, #4
  5351. 08006188 <LoopCopyDataInit>:
  5352. LoopCopyDataInit:
  5353. ldr r0, =_sdata
  5354. 8006188: 480a ldr r0, [pc, #40] ; (80061b4 <LoopFillZerobss+0x18>)
  5355. ldr r3, =_edata
  5356. 800618a: 4b0b ldr r3, [pc, #44] ; (80061b8 <LoopFillZerobss+0x1c>)
  5357. adds r2, r0, r1
  5358. 800618c: 1842 adds r2, r0, r1
  5359. cmp r2, r3
  5360. 800618e: 429a cmp r2, r3
  5361. bcc CopyDataInit
  5362. 8006190: d3f6 bcc.n 8006180 <CopyDataInit>
  5363. ldr r2, =_sbss
  5364. 8006192: 4a0a ldr r2, [pc, #40] ; (80061bc <LoopFillZerobss+0x20>)
  5365. b LoopFillZerobss
  5366. 8006194: e002 b.n 800619c <LoopFillZerobss>
  5367. 08006196 <FillZerobss>:
  5368. /* Zero fill the bss segment. */
  5369. FillZerobss:
  5370. movs r3, #0
  5371. 8006196: 2300 movs r3, #0
  5372. str r3, [r2], #4
  5373. 8006198: f842 3b04 str.w r3, [r2], #4
  5374. 0800619c <LoopFillZerobss>:
  5375. LoopFillZerobss:
  5376. ldr r3, = _ebss
  5377. 800619c: 4b08 ldr r3, [pc, #32] ; (80061c0 <LoopFillZerobss+0x24>)
  5378. cmp r2, r3
  5379. 800619e: 429a cmp r2, r3
  5380. bcc FillZerobss
  5381. 80061a0: d3f9 bcc.n 8006196 <FillZerobss>
  5382. /* Call the clock system intitialization function.*/
  5383. bl SystemInit
  5384. 80061a2: f7ff ff61 bl 8006068 <SystemInit>
  5385. /* Call static constructors */
  5386. bl __libc_init_array
  5387. 80061a6: f000 f815 bl 80061d4 <__libc_init_array>
  5388. /* Call the application's entry point.*/
  5389. bl main
  5390. 80061aa: f7ff fc59 bl 8005a60 <main>
  5391. bx lr
  5392. 80061ae: 4770 bx lr
  5393. ldr r3, =_sidata
  5394. 80061b0: 0800739c .word 0x0800739c
  5395. ldr r0, =_sdata
  5396. 80061b4: 20000000 .word 0x20000000
  5397. ldr r3, =_edata
  5398. 80061b8: 20000070 .word 0x20000070
  5399. ldr r2, =_sbss
  5400. 80061bc: 20000070 .word 0x20000070
  5401. ldr r3, = _ebss
  5402. 80061c0: 200007ec .word 0x200007ec
  5403. 080061c4 <ADC1_2_IRQHandler>:
  5404. * @retval : None
  5405. */
  5406. .section .text.Default_Handler,"ax",%progbits
  5407. Default_Handler:
  5408. Infinite_Loop:
  5409. b Infinite_Loop
  5410. 80061c4: e7fe b.n 80061c4 <ADC1_2_IRQHandler>
  5411. ...
  5412. 080061c8 <__errno>:
  5413. 80061c8: 4b01 ldr r3, [pc, #4] ; (80061d0 <__errno+0x8>)
  5414. 80061ca: 6818 ldr r0, [r3, #0]
  5415. 80061cc: 4770 bx lr
  5416. 80061ce: bf00 nop
  5417. 80061d0: 2000000c .word 0x2000000c
  5418. 080061d4 <__libc_init_array>:
  5419. 80061d4: b570 push {r4, r5, r6, lr}
  5420. 80061d6: 2500 movs r5, #0
  5421. 80061d8: 4e0c ldr r6, [pc, #48] ; (800620c <__libc_init_array+0x38>)
  5422. 80061da: 4c0d ldr r4, [pc, #52] ; (8006210 <__libc_init_array+0x3c>)
  5423. 80061dc: 1ba4 subs r4, r4, r6
  5424. 80061de: 10a4 asrs r4, r4, #2
  5425. 80061e0: 42a5 cmp r5, r4
  5426. 80061e2: d109 bne.n 80061f8 <__libc_init_array+0x24>
  5427. 80061e4: f001 f848 bl 8007278 <_init>
  5428. 80061e8: 2500 movs r5, #0
  5429. 80061ea: 4e0a ldr r6, [pc, #40] ; (8006214 <__libc_init_array+0x40>)
  5430. 80061ec: 4c0a ldr r4, [pc, #40] ; (8006218 <__libc_init_array+0x44>)
  5431. 80061ee: 1ba4 subs r4, r4, r6
  5432. 80061f0: 10a4 asrs r4, r4, #2
  5433. 80061f2: 42a5 cmp r5, r4
  5434. 80061f4: d105 bne.n 8006202 <__libc_init_array+0x2e>
  5435. 80061f6: bd70 pop {r4, r5, r6, pc}
  5436. 80061f8: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  5437. 80061fc: 4798 blx r3
  5438. 80061fe: 3501 adds r5, #1
  5439. 8006200: e7ee b.n 80061e0 <__libc_init_array+0xc>
  5440. 8006202: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  5441. 8006206: 4798 blx r3
  5442. 8006208: 3501 adds r5, #1
  5443. 800620a: e7f2 b.n 80061f2 <__libc_init_array+0x1e>
  5444. 800620c: 08007394 .word 0x08007394
  5445. 8006210: 08007394 .word 0x08007394
  5446. 8006214: 08007394 .word 0x08007394
  5447. 8006218: 08007398 .word 0x08007398
  5448. 0800621c <memset>:
  5449. 800621c: 4603 mov r3, r0
  5450. 800621e: 4402 add r2, r0
  5451. 8006220: 4293 cmp r3, r2
  5452. 8006222: d100 bne.n 8006226 <memset+0xa>
  5453. 8006224: 4770 bx lr
  5454. 8006226: f803 1b01 strb.w r1, [r3], #1
  5455. 800622a: e7f9 b.n 8006220 <memset+0x4>
  5456. 0800622c <iprintf>:
  5457. 800622c: b40f push {r0, r1, r2, r3}
  5458. 800622e: 4b0a ldr r3, [pc, #40] ; (8006258 <iprintf+0x2c>)
  5459. 8006230: b513 push {r0, r1, r4, lr}
  5460. 8006232: 681c ldr r4, [r3, #0]
  5461. 8006234: b124 cbz r4, 8006240 <iprintf+0x14>
  5462. 8006236: 69a3 ldr r3, [r4, #24]
  5463. 8006238: b913 cbnz r3, 8006240 <iprintf+0x14>
  5464. 800623a: 4620 mov r0, r4
  5465. 800623c: f000 fada bl 80067f4 <__sinit>
  5466. 8006240: ab05 add r3, sp, #20
  5467. 8006242: 9a04 ldr r2, [sp, #16]
  5468. 8006244: 68a1 ldr r1, [r4, #8]
  5469. 8006246: 4620 mov r0, r4
  5470. 8006248: 9301 str r3, [sp, #4]
  5471. 800624a: f000 fc9b bl 8006b84 <_vfiprintf_r>
  5472. 800624e: b002 add sp, #8
  5473. 8006250: e8bd 4010 ldmia.w sp!, {r4, lr}
  5474. 8006254: b004 add sp, #16
  5475. 8006256: 4770 bx lr
  5476. 8006258: 2000000c .word 0x2000000c
  5477. 0800625c <_puts_r>:
  5478. 800625c: b570 push {r4, r5, r6, lr}
  5479. 800625e: 460e mov r6, r1
  5480. 8006260: 4605 mov r5, r0
  5481. 8006262: b118 cbz r0, 800626c <_puts_r+0x10>
  5482. 8006264: 6983 ldr r3, [r0, #24]
  5483. 8006266: b90b cbnz r3, 800626c <_puts_r+0x10>
  5484. 8006268: f000 fac4 bl 80067f4 <__sinit>
  5485. 800626c: 69ab ldr r3, [r5, #24]
  5486. 800626e: 68ac ldr r4, [r5, #8]
  5487. 8006270: b913 cbnz r3, 8006278 <_puts_r+0x1c>
  5488. 8006272: 4628 mov r0, r5
  5489. 8006274: f000 fabe bl 80067f4 <__sinit>
  5490. 8006278: 4b23 ldr r3, [pc, #140] ; (8006308 <_puts_r+0xac>)
  5491. 800627a: 429c cmp r4, r3
  5492. 800627c: d117 bne.n 80062ae <_puts_r+0x52>
  5493. 800627e: 686c ldr r4, [r5, #4]
  5494. 8006280: 89a3 ldrh r3, [r4, #12]
  5495. 8006282: 071b lsls r3, r3, #28
  5496. 8006284: d51d bpl.n 80062c2 <_puts_r+0x66>
  5497. 8006286: 6923 ldr r3, [r4, #16]
  5498. 8006288: b1db cbz r3, 80062c2 <_puts_r+0x66>
  5499. 800628a: 3e01 subs r6, #1
  5500. 800628c: 68a3 ldr r3, [r4, #8]
  5501. 800628e: f816 1f01 ldrb.w r1, [r6, #1]!
  5502. 8006292: 3b01 subs r3, #1
  5503. 8006294: 60a3 str r3, [r4, #8]
  5504. 8006296: b9e9 cbnz r1, 80062d4 <_puts_r+0x78>
  5505. 8006298: 2b00 cmp r3, #0
  5506. 800629a: da2e bge.n 80062fa <_puts_r+0x9e>
  5507. 800629c: 4622 mov r2, r4
  5508. 800629e: 210a movs r1, #10
  5509. 80062a0: 4628 mov r0, r5
  5510. 80062a2: f000 f8f5 bl 8006490 <__swbuf_r>
  5511. 80062a6: 3001 adds r0, #1
  5512. 80062a8: d011 beq.n 80062ce <_puts_r+0x72>
  5513. 80062aa: 200a movs r0, #10
  5514. 80062ac: bd70 pop {r4, r5, r6, pc}
  5515. 80062ae: 4b17 ldr r3, [pc, #92] ; (800630c <_puts_r+0xb0>)
  5516. 80062b0: 429c cmp r4, r3
  5517. 80062b2: d101 bne.n 80062b8 <_puts_r+0x5c>
  5518. 80062b4: 68ac ldr r4, [r5, #8]
  5519. 80062b6: e7e3 b.n 8006280 <_puts_r+0x24>
  5520. 80062b8: 4b15 ldr r3, [pc, #84] ; (8006310 <_puts_r+0xb4>)
  5521. 80062ba: 429c cmp r4, r3
  5522. 80062bc: bf08 it eq
  5523. 80062be: 68ec ldreq r4, [r5, #12]
  5524. 80062c0: e7de b.n 8006280 <_puts_r+0x24>
  5525. 80062c2: 4621 mov r1, r4
  5526. 80062c4: 4628 mov r0, r5
  5527. 80062c6: f000 f935 bl 8006534 <__swsetup_r>
  5528. 80062ca: 2800 cmp r0, #0
  5529. 80062cc: d0dd beq.n 800628a <_puts_r+0x2e>
  5530. 80062ce: f04f 30ff mov.w r0, #4294967295
  5531. 80062d2: bd70 pop {r4, r5, r6, pc}
  5532. 80062d4: 2b00 cmp r3, #0
  5533. 80062d6: da04 bge.n 80062e2 <_puts_r+0x86>
  5534. 80062d8: 69a2 ldr r2, [r4, #24]
  5535. 80062da: 4293 cmp r3, r2
  5536. 80062dc: db06 blt.n 80062ec <_puts_r+0x90>
  5537. 80062de: 290a cmp r1, #10
  5538. 80062e0: d004 beq.n 80062ec <_puts_r+0x90>
  5539. 80062e2: 6823 ldr r3, [r4, #0]
  5540. 80062e4: 1c5a adds r2, r3, #1
  5541. 80062e6: 6022 str r2, [r4, #0]
  5542. 80062e8: 7019 strb r1, [r3, #0]
  5543. 80062ea: e7cf b.n 800628c <_puts_r+0x30>
  5544. 80062ec: 4622 mov r2, r4
  5545. 80062ee: 4628 mov r0, r5
  5546. 80062f0: f000 f8ce bl 8006490 <__swbuf_r>
  5547. 80062f4: 3001 adds r0, #1
  5548. 80062f6: d1c9 bne.n 800628c <_puts_r+0x30>
  5549. 80062f8: e7e9 b.n 80062ce <_puts_r+0x72>
  5550. 80062fa: 200a movs r0, #10
  5551. 80062fc: 6823 ldr r3, [r4, #0]
  5552. 80062fe: 1c5a adds r2, r3, #1
  5553. 8006300: 6022 str r2, [r4, #0]
  5554. 8006302: 7018 strb r0, [r3, #0]
  5555. 8006304: bd70 pop {r4, r5, r6, pc}
  5556. 8006306: bf00 nop
  5557. 8006308: 08007320 .word 0x08007320
  5558. 800630c: 08007340 .word 0x08007340
  5559. 8006310: 08007300 .word 0x08007300
  5560. 08006314 <puts>:
  5561. 8006314: 4b02 ldr r3, [pc, #8] ; (8006320 <puts+0xc>)
  5562. 8006316: 4601 mov r1, r0
  5563. 8006318: 6818 ldr r0, [r3, #0]
  5564. 800631a: f7ff bf9f b.w 800625c <_puts_r>
  5565. 800631e: bf00 nop
  5566. 8006320: 2000000c .word 0x2000000c
  5567. 08006324 <setbuf>:
  5568. 8006324: 2900 cmp r1, #0
  5569. 8006326: f44f 6380 mov.w r3, #1024 ; 0x400
  5570. 800632a: bf0c ite eq
  5571. 800632c: 2202 moveq r2, #2
  5572. 800632e: 2200 movne r2, #0
  5573. 8006330: f000 b800 b.w 8006334 <setvbuf>
  5574. 08006334 <setvbuf>:
  5575. 8006334: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  5576. 8006338: 461d mov r5, r3
  5577. 800633a: 4b51 ldr r3, [pc, #324] ; (8006480 <setvbuf+0x14c>)
  5578. 800633c: 4604 mov r4, r0
  5579. 800633e: 681e ldr r6, [r3, #0]
  5580. 8006340: 460f mov r7, r1
  5581. 8006342: 4690 mov r8, r2
  5582. 8006344: b126 cbz r6, 8006350 <setvbuf+0x1c>
  5583. 8006346: 69b3 ldr r3, [r6, #24]
  5584. 8006348: b913 cbnz r3, 8006350 <setvbuf+0x1c>
  5585. 800634a: 4630 mov r0, r6
  5586. 800634c: f000 fa52 bl 80067f4 <__sinit>
  5587. 8006350: 4b4c ldr r3, [pc, #304] ; (8006484 <setvbuf+0x150>)
  5588. 8006352: 429c cmp r4, r3
  5589. 8006354: d152 bne.n 80063fc <setvbuf+0xc8>
  5590. 8006356: 6874 ldr r4, [r6, #4]
  5591. 8006358: f1b8 0f02 cmp.w r8, #2
  5592. 800635c: d006 beq.n 800636c <setvbuf+0x38>
  5593. 800635e: f1b8 0f01 cmp.w r8, #1
  5594. 8006362: f200 8089 bhi.w 8006478 <setvbuf+0x144>
  5595. 8006366: 2d00 cmp r5, #0
  5596. 8006368: f2c0 8086 blt.w 8006478 <setvbuf+0x144>
  5597. 800636c: 4621 mov r1, r4
  5598. 800636e: 4630 mov r0, r6
  5599. 8006370: f000 f9d6 bl 8006720 <_fflush_r>
  5600. 8006374: 6b61 ldr r1, [r4, #52] ; 0x34
  5601. 8006376: b141 cbz r1, 800638a <setvbuf+0x56>
  5602. 8006378: f104 0344 add.w r3, r4, #68 ; 0x44
  5603. 800637c: 4299 cmp r1, r3
  5604. 800637e: d002 beq.n 8006386 <setvbuf+0x52>
  5605. 8006380: 4630 mov r0, r6
  5606. 8006382: f000 fb2d bl 80069e0 <_free_r>
  5607. 8006386: 2300 movs r3, #0
  5608. 8006388: 6363 str r3, [r4, #52] ; 0x34
  5609. 800638a: 2300 movs r3, #0
  5610. 800638c: 61a3 str r3, [r4, #24]
  5611. 800638e: 6063 str r3, [r4, #4]
  5612. 8006390: 89a3 ldrh r3, [r4, #12]
  5613. 8006392: 061b lsls r3, r3, #24
  5614. 8006394: d503 bpl.n 800639e <setvbuf+0x6a>
  5615. 8006396: 6921 ldr r1, [r4, #16]
  5616. 8006398: 4630 mov r0, r6
  5617. 800639a: f000 fb21 bl 80069e0 <_free_r>
  5618. 800639e: 89a3 ldrh r3, [r4, #12]
  5619. 80063a0: f1b8 0f02 cmp.w r8, #2
  5620. 80063a4: f423 634a bic.w r3, r3, #3232 ; 0xca0
  5621. 80063a8: f023 0303 bic.w r3, r3, #3
  5622. 80063ac: 81a3 strh r3, [r4, #12]
  5623. 80063ae: d05d beq.n 800646c <setvbuf+0x138>
  5624. 80063b0: ab01 add r3, sp, #4
  5625. 80063b2: 466a mov r2, sp
  5626. 80063b4: 4621 mov r1, r4
  5627. 80063b6: 4630 mov r0, r6
  5628. 80063b8: f000 faa6 bl 8006908 <__swhatbuf_r>
  5629. 80063bc: 89a3 ldrh r3, [r4, #12]
  5630. 80063be: 4318 orrs r0, r3
  5631. 80063c0: 81a0 strh r0, [r4, #12]
  5632. 80063c2: bb2d cbnz r5, 8006410 <setvbuf+0xdc>
  5633. 80063c4: 9d00 ldr r5, [sp, #0]
  5634. 80063c6: 4628 mov r0, r5
  5635. 80063c8: f000 fb02 bl 80069d0 <malloc>
  5636. 80063cc: 4607 mov r7, r0
  5637. 80063ce: 2800 cmp r0, #0
  5638. 80063d0: d14e bne.n 8006470 <setvbuf+0x13c>
  5639. 80063d2: f8dd 9000 ldr.w r9, [sp]
  5640. 80063d6: 45a9 cmp r9, r5
  5641. 80063d8: d13c bne.n 8006454 <setvbuf+0x120>
  5642. 80063da: f04f 30ff mov.w r0, #4294967295
  5643. 80063de: 89a3 ldrh r3, [r4, #12]
  5644. 80063e0: f043 0302 orr.w r3, r3, #2
  5645. 80063e4: 81a3 strh r3, [r4, #12]
  5646. 80063e6: 2300 movs r3, #0
  5647. 80063e8: 60a3 str r3, [r4, #8]
  5648. 80063ea: f104 0347 add.w r3, r4, #71 ; 0x47
  5649. 80063ee: 6023 str r3, [r4, #0]
  5650. 80063f0: 6123 str r3, [r4, #16]
  5651. 80063f2: 2301 movs r3, #1
  5652. 80063f4: 6163 str r3, [r4, #20]
  5653. 80063f6: b003 add sp, #12
  5654. 80063f8: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  5655. 80063fc: 4b22 ldr r3, [pc, #136] ; (8006488 <setvbuf+0x154>)
  5656. 80063fe: 429c cmp r4, r3
  5657. 8006400: d101 bne.n 8006406 <setvbuf+0xd2>
  5658. 8006402: 68b4 ldr r4, [r6, #8]
  5659. 8006404: e7a8 b.n 8006358 <setvbuf+0x24>
  5660. 8006406: 4b21 ldr r3, [pc, #132] ; (800648c <setvbuf+0x158>)
  5661. 8006408: 429c cmp r4, r3
  5662. 800640a: bf08 it eq
  5663. 800640c: 68f4 ldreq r4, [r6, #12]
  5664. 800640e: e7a3 b.n 8006358 <setvbuf+0x24>
  5665. 8006410: 2f00 cmp r7, #0
  5666. 8006412: d0d8 beq.n 80063c6 <setvbuf+0x92>
  5667. 8006414: 69b3 ldr r3, [r6, #24]
  5668. 8006416: b913 cbnz r3, 800641e <setvbuf+0xea>
  5669. 8006418: 4630 mov r0, r6
  5670. 800641a: f000 f9eb bl 80067f4 <__sinit>
  5671. 800641e: f1b8 0f01 cmp.w r8, #1
  5672. 8006422: bf08 it eq
  5673. 8006424: 89a3 ldrheq r3, [r4, #12]
  5674. 8006426: 6027 str r7, [r4, #0]
  5675. 8006428: bf04 itt eq
  5676. 800642a: f043 0301 orreq.w r3, r3, #1
  5677. 800642e: 81a3 strheq r3, [r4, #12]
  5678. 8006430: 89a3 ldrh r3, [r4, #12]
  5679. 8006432: 6127 str r7, [r4, #16]
  5680. 8006434: f013 0008 ands.w r0, r3, #8
  5681. 8006438: 6165 str r5, [r4, #20]
  5682. 800643a: d01b beq.n 8006474 <setvbuf+0x140>
  5683. 800643c: f013 0001 ands.w r0, r3, #1
  5684. 8006440: f04f 0300 mov.w r3, #0
  5685. 8006444: bf1f itttt ne
  5686. 8006446: 426d negne r5, r5
  5687. 8006448: 60a3 strne r3, [r4, #8]
  5688. 800644a: 61a5 strne r5, [r4, #24]
  5689. 800644c: 4618 movne r0, r3
  5690. 800644e: bf08 it eq
  5691. 8006450: 60a5 streq r5, [r4, #8]
  5692. 8006452: e7d0 b.n 80063f6 <setvbuf+0xc2>
  5693. 8006454: 4648 mov r0, r9
  5694. 8006456: f000 fabb bl 80069d0 <malloc>
  5695. 800645a: 4607 mov r7, r0
  5696. 800645c: 2800 cmp r0, #0
  5697. 800645e: d0bc beq.n 80063da <setvbuf+0xa6>
  5698. 8006460: 89a3 ldrh r3, [r4, #12]
  5699. 8006462: 464d mov r5, r9
  5700. 8006464: f043 0380 orr.w r3, r3, #128 ; 0x80
  5701. 8006468: 81a3 strh r3, [r4, #12]
  5702. 800646a: e7d3 b.n 8006414 <setvbuf+0xe0>
  5703. 800646c: 2000 movs r0, #0
  5704. 800646e: e7b6 b.n 80063de <setvbuf+0xaa>
  5705. 8006470: 46a9 mov r9, r5
  5706. 8006472: e7f5 b.n 8006460 <setvbuf+0x12c>
  5707. 8006474: 60a0 str r0, [r4, #8]
  5708. 8006476: e7be b.n 80063f6 <setvbuf+0xc2>
  5709. 8006478: f04f 30ff mov.w r0, #4294967295
  5710. 800647c: e7bb b.n 80063f6 <setvbuf+0xc2>
  5711. 800647e: bf00 nop
  5712. 8006480: 2000000c .word 0x2000000c
  5713. 8006484: 08007320 .word 0x08007320
  5714. 8006488: 08007340 .word 0x08007340
  5715. 800648c: 08007300 .word 0x08007300
  5716. 08006490 <__swbuf_r>:
  5717. 8006490: b5f8 push {r3, r4, r5, r6, r7, lr}
  5718. 8006492: 460e mov r6, r1
  5719. 8006494: 4614 mov r4, r2
  5720. 8006496: 4605 mov r5, r0
  5721. 8006498: b118 cbz r0, 80064a2 <__swbuf_r+0x12>
  5722. 800649a: 6983 ldr r3, [r0, #24]
  5723. 800649c: b90b cbnz r3, 80064a2 <__swbuf_r+0x12>
  5724. 800649e: f000 f9a9 bl 80067f4 <__sinit>
  5725. 80064a2: 4b21 ldr r3, [pc, #132] ; (8006528 <__swbuf_r+0x98>)
  5726. 80064a4: 429c cmp r4, r3
  5727. 80064a6: d12a bne.n 80064fe <__swbuf_r+0x6e>
  5728. 80064a8: 686c ldr r4, [r5, #4]
  5729. 80064aa: 69a3 ldr r3, [r4, #24]
  5730. 80064ac: 60a3 str r3, [r4, #8]
  5731. 80064ae: 89a3 ldrh r3, [r4, #12]
  5732. 80064b0: 071a lsls r2, r3, #28
  5733. 80064b2: d52e bpl.n 8006512 <__swbuf_r+0x82>
  5734. 80064b4: 6923 ldr r3, [r4, #16]
  5735. 80064b6: b363 cbz r3, 8006512 <__swbuf_r+0x82>
  5736. 80064b8: 6923 ldr r3, [r4, #16]
  5737. 80064ba: 6820 ldr r0, [r4, #0]
  5738. 80064bc: b2f6 uxtb r6, r6
  5739. 80064be: 1ac0 subs r0, r0, r3
  5740. 80064c0: 6963 ldr r3, [r4, #20]
  5741. 80064c2: 4637 mov r7, r6
  5742. 80064c4: 4298 cmp r0, r3
  5743. 80064c6: db04 blt.n 80064d2 <__swbuf_r+0x42>
  5744. 80064c8: 4621 mov r1, r4
  5745. 80064ca: 4628 mov r0, r5
  5746. 80064cc: f000 f928 bl 8006720 <_fflush_r>
  5747. 80064d0: bb28 cbnz r0, 800651e <__swbuf_r+0x8e>
  5748. 80064d2: 68a3 ldr r3, [r4, #8]
  5749. 80064d4: 3001 adds r0, #1
  5750. 80064d6: 3b01 subs r3, #1
  5751. 80064d8: 60a3 str r3, [r4, #8]
  5752. 80064da: 6823 ldr r3, [r4, #0]
  5753. 80064dc: 1c5a adds r2, r3, #1
  5754. 80064de: 6022 str r2, [r4, #0]
  5755. 80064e0: 701e strb r6, [r3, #0]
  5756. 80064e2: 6963 ldr r3, [r4, #20]
  5757. 80064e4: 4298 cmp r0, r3
  5758. 80064e6: d004 beq.n 80064f2 <__swbuf_r+0x62>
  5759. 80064e8: 89a3 ldrh r3, [r4, #12]
  5760. 80064ea: 07db lsls r3, r3, #31
  5761. 80064ec: d519 bpl.n 8006522 <__swbuf_r+0x92>
  5762. 80064ee: 2e0a cmp r6, #10
  5763. 80064f0: d117 bne.n 8006522 <__swbuf_r+0x92>
  5764. 80064f2: 4621 mov r1, r4
  5765. 80064f4: 4628 mov r0, r5
  5766. 80064f6: f000 f913 bl 8006720 <_fflush_r>
  5767. 80064fa: b190 cbz r0, 8006522 <__swbuf_r+0x92>
  5768. 80064fc: e00f b.n 800651e <__swbuf_r+0x8e>
  5769. 80064fe: 4b0b ldr r3, [pc, #44] ; (800652c <__swbuf_r+0x9c>)
  5770. 8006500: 429c cmp r4, r3
  5771. 8006502: d101 bne.n 8006508 <__swbuf_r+0x78>
  5772. 8006504: 68ac ldr r4, [r5, #8]
  5773. 8006506: e7d0 b.n 80064aa <__swbuf_r+0x1a>
  5774. 8006508: 4b09 ldr r3, [pc, #36] ; (8006530 <__swbuf_r+0xa0>)
  5775. 800650a: 429c cmp r4, r3
  5776. 800650c: bf08 it eq
  5777. 800650e: 68ec ldreq r4, [r5, #12]
  5778. 8006510: e7cb b.n 80064aa <__swbuf_r+0x1a>
  5779. 8006512: 4621 mov r1, r4
  5780. 8006514: 4628 mov r0, r5
  5781. 8006516: f000 f80d bl 8006534 <__swsetup_r>
  5782. 800651a: 2800 cmp r0, #0
  5783. 800651c: d0cc beq.n 80064b8 <__swbuf_r+0x28>
  5784. 800651e: f04f 37ff mov.w r7, #4294967295
  5785. 8006522: 4638 mov r0, r7
  5786. 8006524: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5787. 8006526: bf00 nop
  5788. 8006528: 08007320 .word 0x08007320
  5789. 800652c: 08007340 .word 0x08007340
  5790. 8006530: 08007300 .word 0x08007300
  5791. 08006534 <__swsetup_r>:
  5792. 8006534: 4b32 ldr r3, [pc, #200] ; (8006600 <__swsetup_r+0xcc>)
  5793. 8006536: b570 push {r4, r5, r6, lr}
  5794. 8006538: 681d ldr r5, [r3, #0]
  5795. 800653a: 4606 mov r6, r0
  5796. 800653c: 460c mov r4, r1
  5797. 800653e: b125 cbz r5, 800654a <__swsetup_r+0x16>
  5798. 8006540: 69ab ldr r3, [r5, #24]
  5799. 8006542: b913 cbnz r3, 800654a <__swsetup_r+0x16>
  5800. 8006544: 4628 mov r0, r5
  5801. 8006546: f000 f955 bl 80067f4 <__sinit>
  5802. 800654a: 4b2e ldr r3, [pc, #184] ; (8006604 <__swsetup_r+0xd0>)
  5803. 800654c: 429c cmp r4, r3
  5804. 800654e: d10f bne.n 8006570 <__swsetup_r+0x3c>
  5805. 8006550: 686c ldr r4, [r5, #4]
  5806. 8006552: f9b4 300c ldrsh.w r3, [r4, #12]
  5807. 8006556: b29a uxth r2, r3
  5808. 8006558: 0715 lsls r5, r2, #28
  5809. 800655a: d42c bmi.n 80065b6 <__swsetup_r+0x82>
  5810. 800655c: 06d0 lsls r0, r2, #27
  5811. 800655e: d411 bmi.n 8006584 <__swsetup_r+0x50>
  5812. 8006560: 2209 movs r2, #9
  5813. 8006562: 6032 str r2, [r6, #0]
  5814. 8006564: f043 0340 orr.w r3, r3, #64 ; 0x40
  5815. 8006568: 81a3 strh r3, [r4, #12]
  5816. 800656a: f04f 30ff mov.w r0, #4294967295
  5817. 800656e: bd70 pop {r4, r5, r6, pc}
  5818. 8006570: 4b25 ldr r3, [pc, #148] ; (8006608 <__swsetup_r+0xd4>)
  5819. 8006572: 429c cmp r4, r3
  5820. 8006574: d101 bne.n 800657a <__swsetup_r+0x46>
  5821. 8006576: 68ac ldr r4, [r5, #8]
  5822. 8006578: e7eb b.n 8006552 <__swsetup_r+0x1e>
  5823. 800657a: 4b24 ldr r3, [pc, #144] ; (800660c <__swsetup_r+0xd8>)
  5824. 800657c: 429c cmp r4, r3
  5825. 800657e: bf08 it eq
  5826. 8006580: 68ec ldreq r4, [r5, #12]
  5827. 8006582: e7e6 b.n 8006552 <__swsetup_r+0x1e>
  5828. 8006584: 0751 lsls r1, r2, #29
  5829. 8006586: d512 bpl.n 80065ae <__swsetup_r+0x7a>
  5830. 8006588: 6b61 ldr r1, [r4, #52] ; 0x34
  5831. 800658a: b141 cbz r1, 800659e <__swsetup_r+0x6a>
  5832. 800658c: f104 0344 add.w r3, r4, #68 ; 0x44
  5833. 8006590: 4299 cmp r1, r3
  5834. 8006592: d002 beq.n 800659a <__swsetup_r+0x66>
  5835. 8006594: 4630 mov r0, r6
  5836. 8006596: f000 fa23 bl 80069e0 <_free_r>
  5837. 800659a: 2300 movs r3, #0
  5838. 800659c: 6363 str r3, [r4, #52] ; 0x34
  5839. 800659e: 89a3 ldrh r3, [r4, #12]
  5840. 80065a0: f023 0324 bic.w r3, r3, #36 ; 0x24
  5841. 80065a4: 81a3 strh r3, [r4, #12]
  5842. 80065a6: 2300 movs r3, #0
  5843. 80065a8: 6063 str r3, [r4, #4]
  5844. 80065aa: 6923 ldr r3, [r4, #16]
  5845. 80065ac: 6023 str r3, [r4, #0]
  5846. 80065ae: 89a3 ldrh r3, [r4, #12]
  5847. 80065b0: f043 0308 orr.w r3, r3, #8
  5848. 80065b4: 81a3 strh r3, [r4, #12]
  5849. 80065b6: 6923 ldr r3, [r4, #16]
  5850. 80065b8: b94b cbnz r3, 80065ce <__swsetup_r+0x9a>
  5851. 80065ba: 89a3 ldrh r3, [r4, #12]
  5852. 80065bc: f403 7320 and.w r3, r3, #640 ; 0x280
  5853. 80065c0: f5b3 7f00 cmp.w r3, #512 ; 0x200
  5854. 80065c4: d003 beq.n 80065ce <__swsetup_r+0x9a>
  5855. 80065c6: 4621 mov r1, r4
  5856. 80065c8: 4630 mov r0, r6
  5857. 80065ca: f000 f9c1 bl 8006950 <__smakebuf_r>
  5858. 80065ce: 89a2 ldrh r2, [r4, #12]
  5859. 80065d0: f012 0301 ands.w r3, r2, #1
  5860. 80065d4: d00c beq.n 80065f0 <__swsetup_r+0xbc>
  5861. 80065d6: 2300 movs r3, #0
  5862. 80065d8: 60a3 str r3, [r4, #8]
  5863. 80065da: 6963 ldr r3, [r4, #20]
  5864. 80065dc: 425b negs r3, r3
  5865. 80065de: 61a3 str r3, [r4, #24]
  5866. 80065e0: 6923 ldr r3, [r4, #16]
  5867. 80065e2: b953 cbnz r3, 80065fa <__swsetup_r+0xc6>
  5868. 80065e4: f9b4 300c ldrsh.w r3, [r4, #12]
  5869. 80065e8: f013 0080 ands.w r0, r3, #128 ; 0x80
  5870. 80065ec: d1ba bne.n 8006564 <__swsetup_r+0x30>
  5871. 80065ee: bd70 pop {r4, r5, r6, pc}
  5872. 80065f0: 0792 lsls r2, r2, #30
  5873. 80065f2: bf58 it pl
  5874. 80065f4: 6963 ldrpl r3, [r4, #20]
  5875. 80065f6: 60a3 str r3, [r4, #8]
  5876. 80065f8: e7f2 b.n 80065e0 <__swsetup_r+0xac>
  5877. 80065fa: 2000 movs r0, #0
  5878. 80065fc: e7f7 b.n 80065ee <__swsetup_r+0xba>
  5879. 80065fe: bf00 nop
  5880. 8006600: 2000000c .word 0x2000000c
  5881. 8006604: 08007320 .word 0x08007320
  5882. 8006608: 08007340 .word 0x08007340
  5883. 800660c: 08007300 .word 0x08007300
  5884. 08006610 <__sflush_r>:
  5885. 8006610: 898a ldrh r2, [r1, #12]
  5886. 8006612: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5887. 8006616: 4605 mov r5, r0
  5888. 8006618: 0710 lsls r0, r2, #28
  5889. 800661a: 460c mov r4, r1
  5890. 800661c: d45a bmi.n 80066d4 <__sflush_r+0xc4>
  5891. 800661e: 684b ldr r3, [r1, #4]
  5892. 8006620: 2b00 cmp r3, #0
  5893. 8006622: dc05 bgt.n 8006630 <__sflush_r+0x20>
  5894. 8006624: 6c0b ldr r3, [r1, #64] ; 0x40
  5895. 8006626: 2b00 cmp r3, #0
  5896. 8006628: dc02 bgt.n 8006630 <__sflush_r+0x20>
  5897. 800662a: 2000 movs r0, #0
  5898. 800662c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5899. 8006630: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5900. 8006632: 2e00 cmp r6, #0
  5901. 8006634: d0f9 beq.n 800662a <__sflush_r+0x1a>
  5902. 8006636: 2300 movs r3, #0
  5903. 8006638: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  5904. 800663c: 682f ldr r7, [r5, #0]
  5905. 800663e: 602b str r3, [r5, #0]
  5906. 8006640: d033 beq.n 80066aa <__sflush_r+0x9a>
  5907. 8006642: 6d60 ldr r0, [r4, #84] ; 0x54
  5908. 8006644: 89a3 ldrh r3, [r4, #12]
  5909. 8006646: 075a lsls r2, r3, #29
  5910. 8006648: d505 bpl.n 8006656 <__sflush_r+0x46>
  5911. 800664a: 6863 ldr r3, [r4, #4]
  5912. 800664c: 1ac0 subs r0, r0, r3
  5913. 800664e: 6b63 ldr r3, [r4, #52] ; 0x34
  5914. 8006650: b10b cbz r3, 8006656 <__sflush_r+0x46>
  5915. 8006652: 6c23 ldr r3, [r4, #64] ; 0x40
  5916. 8006654: 1ac0 subs r0, r0, r3
  5917. 8006656: 2300 movs r3, #0
  5918. 8006658: 4602 mov r2, r0
  5919. 800665a: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5920. 800665c: 6a21 ldr r1, [r4, #32]
  5921. 800665e: 4628 mov r0, r5
  5922. 8006660: 47b0 blx r6
  5923. 8006662: 1c43 adds r3, r0, #1
  5924. 8006664: 89a3 ldrh r3, [r4, #12]
  5925. 8006666: d106 bne.n 8006676 <__sflush_r+0x66>
  5926. 8006668: 6829 ldr r1, [r5, #0]
  5927. 800666a: 291d cmp r1, #29
  5928. 800666c: d84b bhi.n 8006706 <__sflush_r+0xf6>
  5929. 800666e: 4a2b ldr r2, [pc, #172] ; (800671c <__sflush_r+0x10c>)
  5930. 8006670: 40ca lsrs r2, r1
  5931. 8006672: 07d6 lsls r6, r2, #31
  5932. 8006674: d547 bpl.n 8006706 <__sflush_r+0xf6>
  5933. 8006676: 2200 movs r2, #0
  5934. 8006678: 6062 str r2, [r4, #4]
  5935. 800667a: 6922 ldr r2, [r4, #16]
  5936. 800667c: 04d9 lsls r1, r3, #19
  5937. 800667e: 6022 str r2, [r4, #0]
  5938. 8006680: d504 bpl.n 800668c <__sflush_r+0x7c>
  5939. 8006682: 1c42 adds r2, r0, #1
  5940. 8006684: d101 bne.n 800668a <__sflush_r+0x7a>
  5941. 8006686: 682b ldr r3, [r5, #0]
  5942. 8006688: b903 cbnz r3, 800668c <__sflush_r+0x7c>
  5943. 800668a: 6560 str r0, [r4, #84] ; 0x54
  5944. 800668c: 6b61 ldr r1, [r4, #52] ; 0x34
  5945. 800668e: 602f str r7, [r5, #0]
  5946. 8006690: 2900 cmp r1, #0
  5947. 8006692: d0ca beq.n 800662a <__sflush_r+0x1a>
  5948. 8006694: f104 0344 add.w r3, r4, #68 ; 0x44
  5949. 8006698: 4299 cmp r1, r3
  5950. 800669a: d002 beq.n 80066a2 <__sflush_r+0x92>
  5951. 800669c: 4628 mov r0, r5
  5952. 800669e: f000 f99f bl 80069e0 <_free_r>
  5953. 80066a2: 2000 movs r0, #0
  5954. 80066a4: 6360 str r0, [r4, #52] ; 0x34
  5955. 80066a6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5956. 80066aa: 6a21 ldr r1, [r4, #32]
  5957. 80066ac: 2301 movs r3, #1
  5958. 80066ae: 4628 mov r0, r5
  5959. 80066b0: 47b0 blx r6
  5960. 80066b2: 1c41 adds r1, r0, #1
  5961. 80066b4: d1c6 bne.n 8006644 <__sflush_r+0x34>
  5962. 80066b6: 682b ldr r3, [r5, #0]
  5963. 80066b8: 2b00 cmp r3, #0
  5964. 80066ba: d0c3 beq.n 8006644 <__sflush_r+0x34>
  5965. 80066bc: 2b1d cmp r3, #29
  5966. 80066be: d001 beq.n 80066c4 <__sflush_r+0xb4>
  5967. 80066c0: 2b16 cmp r3, #22
  5968. 80066c2: d101 bne.n 80066c8 <__sflush_r+0xb8>
  5969. 80066c4: 602f str r7, [r5, #0]
  5970. 80066c6: e7b0 b.n 800662a <__sflush_r+0x1a>
  5971. 80066c8: 89a3 ldrh r3, [r4, #12]
  5972. 80066ca: f043 0340 orr.w r3, r3, #64 ; 0x40
  5973. 80066ce: 81a3 strh r3, [r4, #12]
  5974. 80066d0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5975. 80066d4: 690f ldr r7, [r1, #16]
  5976. 80066d6: 2f00 cmp r7, #0
  5977. 80066d8: d0a7 beq.n 800662a <__sflush_r+0x1a>
  5978. 80066da: 0793 lsls r3, r2, #30
  5979. 80066dc: bf18 it ne
  5980. 80066de: 2300 movne r3, #0
  5981. 80066e0: 680e ldr r6, [r1, #0]
  5982. 80066e2: bf08 it eq
  5983. 80066e4: 694b ldreq r3, [r1, #20]
  5984. 80066e6: eba6 0807 sub.w r8, r6, r7
  5985. 80066ea: 600f str r7, [r1, #0]
  5986. 80066ec: 608b str r3, [r1, #8]
  5987. 80066ee: f1b8 0f00 cmp.w r8, #0
  5988. 80066f2: dd9a ble.n 800662a <__sflush_r+0x1a>
  5989. 80066f4: 4643 mov r3, r8
  5990. 80066f6: 463a mov r2, r7
  5991. 80066f8: 6a21 ldr r1, [r4, #32]
  5992. 80066fa: 4628 mov r0, r5
  5993. 80066fc: 6aa6 ldr r6, [r4, #40] ; 0x28
  5994. 80066fe: 47b0 blx r6
  5995. 8006700: 2800 cmp r0, #0
  5996. 8006702: dc07 bgt.n 8006714 <__sflush_r+0x104>
  5997. 8006704: 89a3 ldrh r3, [r4, #12]
  5998. 8006706: f043 0340 orr.w r3, r3, #64 ; 0x40
  5999. 800670a: 81a3 strh r3, [r4, #12]
  6000. 800670c: f04f 30ff mov.w r0, #4294967295
  6001. 8006710: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6002. 8006714: 4407 add r7, r0
  6003. 8006716: eba8 0800 sub.w r8, r8, r0
  6004. 800671a: e7e8 b.n 80066ee <__sflush_r+0xde>
  6005. 800671c: 20400001 .word 0x20400001
  6006. 08006720 <_fflush_r>:
  6007. 8006720: b538 push {r3, r4, r5, lr}
  6008. 8006722: 690b ldr r3, [r1, #16]
  6009. 8006724: 4605 mov r5, r0
  6010. 8006726: 460c mov r4, r1
  6011. 8006728: b1db cbz r3, 8006762 <_fflush_r+0x42>
  6012. 800672a: b118 cbz r0, 8006734 <_fflush_r+0x14>
  6013. 800672c: 6983 ldr r3, [r0, #24]
  6014. 800672e: b90b cbnz r3, 8006734 <_fflush_r+0x14>
  6015. 8006730: f000 f860 bl 80067f4 <__sinit>
  6016. 8006734: 4b0c ldr r3, [pc, #48] ; (8006768 <_fflush_r+0x48>)
  6017. 8006736: 429c cmp r4, r3
  6018. 8006738: d109 bne.n 800674e <_fflush_r+0x2e>
  6019. 800673a: 686c ldr r4, [r5, #4]
  6020. 800673c: f9b4 300c ldrsh.w r3, [r4, #12]
  6021. 8006740: b17b cbz r3, 8006762 <_fflush_r+0x42>
  6022. 8006742: 4621 mov r1, r4
  6023. 8006744: 4628 mov r0, r5
  6024. 8006746: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6025. 800674a: f7ff bf61 b.w 8006610 <__sflush_r>
  6026. 800674e: 4b07 ldr r3, [pc, #28] ; (800676c <_fflush_r+0x4c>)
  6027. 8006750: 429c cmp r4, r3
  6028. 8006752: d101 bne.n 8006758 <_fflush_r+0x38>
  6029. 8006754: 68ac ldr r4, [r5, #8]
  6030. 8006756: e7f1 b.n 800673c <_fflush_r+0x1c>
  6031. 8006758: 4b05 ldr r3, [pc, #20] ; (8006770 <_fflush_r+0x50>)
  6032. 800675a: 429c cmp r4, r3
  6033. 800675c: bf08 it eq
  6034. 800675e: 68ec ldreq r4, [r5, #12]
  6035. 8006760: e7ec b.n 800673c <_fflush_r+0x1c>
  6036. 8006762: 2000 movs r0, #0
  6037. 8006764: bd38 pop {r3, r4, r5, pc}
  6038. 8006766: bf00 nop
  6039. 8006768: 08007320 .word 0x08007320
  6040. 800676c: 08007340 .word 0x08007340
  6041. 8006770: 08007300 .word 0x08007300
  6042. 08006774 <_cleanup_r>:
  6043. 8006774: 4901 ldr r1, [pc, #4] ; (800677c <_cleanup_r+0x8>)
  6044. 8006776: f000 b8a9 b.w 80068cc <_fwalk_reent>
  6045. 800677a: bf00 nop
  6046. 800677c: 08006721 .word 0x08006721
  6047. 08006780 <std.isra.0>:
  6048. 8006780: 2300 movs r3, #0
  6049. 8006782: b510 push {r4, lr}
  6050. 8006784: 4604 mov r4, r0
  6051. 8006786: 6003 str r3, [r0, #0]
  6052. 8006788: 6043 str r3, [r0, #4]
  6053. 800678a: 6083 str r3, [r0, #8]
  6054. 800678c: 8181 strh r1, [r0, #12]
  6055. 800678e: 6643 str r3, [r0, #100] ; 0x64
  6056. 8006790: 81c2 strh r2, [r0, #14]
  6057. 8006792: 6103 str r3, [r0, #16]
  6058. 8006794: 6143 str r3, [r0, #20]
  6059. 8006796: 6183 str r3, [r0, #24]
  6060. 8006798: 4619 mov r1, r3
  6061. 800679a: 2208 movs r2, #8
  6062. 800679c: 305c adds r0, #92 ; 0x5c
  6063. 800679e: f7ff fd3d bl 800621c <memset>
  6064. 80067a2: 4b05 ldr r3, [pc, #20] ; (80067b8 <std.isra.0+0x38>)
  6065. 80067a4: 6224 str r4, [r4, #32]
  6066. 80067a6: 6263 str r3, [r4, #36] ; 0x24
  6067. 80067a8: 4b04 ldr r3, [pc, #16] ; (80067bc <std.isra.0+0x3c>)
  6068. 80067aa: 62a3 str r3, [r4, #40] ; 0x28
  6069. 80067ac: 4b04 ldr r3, [pc, #16] ; (80067c0 <std.isra.0+0x40>)
  6070. 80067ae: 62e3 str r3, [r4, #44] ; 0x2c
  6071. 80067b0: 4b04 ldr r3, [pc, #16] ; (80067c4 <std.isra.0+0x44>)
  6072. 80067b2: 6323 str r3, [r4, #48] ; 0x30
  6073. 80067b4: bd10 pop {r4, pc}
  6074. 80067b6: bf00 nop
  6075. 80067b8: 08007101 .word 0x08007101
  6076. 80067bc: 08007123 .word 0x08007123
  6077. 80067c0: 0800715b .word 0x0800715b
  6078. 80067c4: 0800717f .word 0x0800717f
  6079. 080067c8 <__sfmoreglue>:
  6080. 80067c8: b570 push {r4, r5, r6, lr}
  6081. 80067ca: 2568 movs r5, #104 ; 0x68
  6082. 80067cc: 1e4a subs r2, r1, #1
  6083. 80067ce: 4355 muls r5, r2
  6084. 80067d0: 460e mov r6, r1
  6085. 80067d2: f105 0174 add.w r1, r5, #116 ; 0x74
  6086. 80067d6: f000 f94f bl 8006a78 <_malloc_r>
  6087. 80067da: 4604 mov r4, r0
  6088. 80067dc: b140 cbz r0, 80067f0 <__sfmoreglue+0x28>
  6089. 80067de: 2100 movs r1, #0
  6090. 80067e0: e880 0042 stmia.w r0, {r1, r6}
  6091. 80067e4: 300c adds r0, #12
  6092. 80067e6: 60a0 str r0, [r4, #8]
  6093. 80067e8: f105 0268 add.w r2, r5, #104 ; 0x68
  6094. 80067ec: f7ff fd16 bl 800621c <memset>
  6095. 80067f0: 4620 mov r0, r4
  6096. 80067f2: bd70 pop {r4, r5, r6, pc}
  6097. 080067f4 <__sinit>:
  6098. 80067f4: 6983 ldr r3, [r0, #24]
  6099. 80067f6: b510 push {r4, lr}
  6100. 80067f8: 4604 mov r4, r0
  6101. 80067fa: bb33 cbnz r3, 800684a <__sinit+0x56>
  6102. 80067fc: 6483 str r3, [r0, #72] ; 0x48
  6103. 80067fe: 64c3 str r3, [r0, #76] ; 0x4c
  6104. 8006800: 6503 str r3, [r0, #80] ; 0x50
  6105. 8006802: 4b12 ldr r3, [pc, #72] ; (800684c <__sinit+0x58>)
  6106. 8006804: 4a12 ldr r2, [pc, #72] ; (8006850 <__sinit+0x5c>)
  6107. 8006806: 681b ldr r3, [r3, #0]
  6108. 8006808: 6282 str r2, [r0, #40] ; 0x28
  6109. 800680a: 4298 cmp r0, r3
  6110. 800680c: bf04 itt eq
  6111. 800680e: 2301 moveq r3, #1
  6112. 8006810: 6183 streq r3, [r0, #24]
  6113. 8006812: f000 f81f bl 8006854 <__sfp>
  6114. 8006816: 6060 str r0, [r4, #4]
  6115. 8006818: 4620 mov r0, r4
  6116. 800681a: f000 f81b bl 8006854 <__sfp>
  6117. 800681e: 60a0 str r0, [r4, #8]
  6118. 8006820: 4620 mov r0, r4
  6119. 8006822: f000 f817 bl 8006854 <__sfp>
  6120. 8006826: 2200 movs r2, #0
  6121. 8006828: 60e0 str r0, [r4, #12]
  6122. 800682a: 2104 movs r1, #4
  6123. 800682c: 6860 ldr r0, [r4, #4]
  6124. 800682e: f7ff ffa7 bl 8006780 <std.isra.0>
  6125. 8006832: 2201 movs r2, #1
  6126. 8006834: 2109 movs r1, #9
  6127. 8006836: 68a0 ldr r0, [r4, #8]
  6128. 8006838: f7ff ffa2 bl 8006780 <std.isra.0>
  6129. 800683c: 2202 movs r2, #2
  6130. 800683e: 2112 movs r1, #18
  6131. 8006840: 68e0 ldr r0, [r4, #12]
  6132. 8006842: f7ff ff9d bl 8006780 <std.isra.0>
  6133. 8006846: 2301 movs r3, #1
  6134. 8006848: 61a3 str r3, [r4, #24]
  6135. 800684a: bd10 pop {r4, pc}
  6136. 800684c: 080072fc .word 0x080072fc
  6137. 8006850: 08006775 .word 0x08006775
  6138. 08006854 <__sfp>:
  6139. 8006854: b5f8 push {r3, r4, r5, r6, r7, lr}
  6140. 8006856: 4b1c ldr r3, [pc, #112] ; (80068c8 <__sfp+0x74>)
  6141. 8006858: 4607 mov r7, r0
  6142. 800685a: 681e ldr r6, [r3, #0]
  6143. 800685c: 69b3 ldr r3, [r6, #24]
  6144. 800685e: b913 cbnz r3, 8006866 <__sfp+0x12>
  6145. 8006860: 4630 mov r0, r6
  6146. 8006862: f7ff ffc7 bl 80067f4 <__sinit>
  6147. 8006866: 3648 adds r6, #72 ; 0x48
  6148. 8006868: 68b4 ldr r4, [r6, #8]
  6149. 800686a: 6873 ldr r3, [r6, #4]
  6150. 800686c: 3b01 subs r3, #1
  6151. 800686e: d503 bpl.n 8006878 <__sfp+0x24>
  6152. 8006870: 6833 ldr r3, [r6, #0]
  6153. 8006872: b133 cbz r3, 8006882 <__sfp+0x2e>
  6154. 8006874: 6836 ldr r6, [r6, #0]
  6155. 8006876: e7f7 b.n 8006868 <__sfp+0x14>
  6156. 8006878: f9b4 500c ldrsh.w r5, [r4, #12]
  6157. 800687c: b16d cbz r5, 800689a <__sfp+0x46>
  6158. 800687e: 3468 adds r4, #104 ; 0x68
  6159. 8006880: e7f4 b.n 800686c <__sfp+0x18>
  6160. 8006882: 2104 movs r1, #4
  6161. 8006884: 4638 mov r0, r7
  6162. 8006886: f7ff ff9f bl 80067c8 <__sfmoreglue>
  6163. 800688a: 6030 str r0, [r6, #0]
  6164. 800688c: 2800 cmp r0, #0
  6165. 800688e: d1f1 bne.n 8006874 <__sfp+0x20>
  6166. 8006890: 230c movs r3, #12
  6167. 8006892: 4604 mov r4, r0
  6168. 8006894: 603b str r3, [r7, #0]
  6169. 8006896: 4620 mov r0, r4
  6170. 8006898: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6171. 800689a: f64f 73ff movw r3, #65535 ; 0xffff
  6172. 800689e: 81e3 strh r3, [r4, #14]
  6173. 80068a0: 2301 movs r3, #1
  6174. 80068a2: 6665 str r5, [r4, #100] ; 0x64
  6175. 80068a4: 81a3 strh r3, [r4, #12]
  6176. 80068a6: 6025 str r5, [r4, #0]
  6177. 80068a8: 60a5 str r5, [r4, #8]
  6178. 80068aa: 6065 str r5, [r4, #4]
  6179. 80068ac: 6125 str r5, [r4, #16]
  6180. 80068ae: 6165 str r5, [r4, #20]
  6181. 80068b0: 61a5 str r5, [r4, #24]
  6182. 80068b2: 2208 movs r2, #8
  6183. 80068b4: 4629 mov r1, r5
  6184. 80068b6: f104 005c add.w r0, r4, #92 ; 0x5c
  6185. 80068ba: f7ff fcaf bl 800621c <memset>
  6186. 80068be: 6365 str r5, [r4, #52] ; 0x34
  6187. 80068c0: 63a5 str r5, [r4, #56] ; 0x38
  6188. 80068c2: 64a5 str r5, [r4, #72] ; 0x48
  6189. 80068c4: 64e5 str r5, [r4, #76] ; 0x4c
  6190. 80068c6: e7e6 b.n 8006896 <__sfp+0x42>
  6191. 80068c8: 080072fc .word 0x080072fc
  6192. 080068cc <_fwalk_reent>:
  6193. 80068cc: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6194. 80068d0: 4680 mov r8, r0
  6195. 80068d2: 4689 mov r9, r1
  6196. 80068d4: 2600 movs r6, #0
  6197. 80068d6: f100 0448 add.w r4, r0, #72 ; 0x48
  6198. 80068da: b914 cbnz r4, 80068e2 <_fwalk_reent+0x16>
  6199. 80068dc: 4630 mov r0, r6
  6200. 80068de: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6201. 80068e2: 68a5 ldr r5, [r4, #8]
  6202. 80068e4: 6867 ldr r7, [r4, #4]
  6203. 80068e6: 3f01 subs r7, #1
  6204. 80068e8: d501 bpl.n 80068ee <_fwalk_reent+0x22>
  6205. 80068ea: 6824 ldr r4, [r4, #0]
  6206. 80068ec: e7f5 b.n 80068da <_fwalk_reent+0xe>
  6207. 80068ee: 89ab ldrh r3, [r5, #12]
  6208. 80068f0: 2b01 cmp r3, #1
  6209. 80068f2: d907 bls.n 8006904 <_fwalk_reent+0x38>
  6210. 80068f4: f9b5 300e ldrsh.w r3, [r5, #14]
  6211. 80068f8: 3301 adds r3, #1
  6212. 80068fa: d003 beq.n 8006904 <_fwalk_reent+0x38>
  6213. 80068fc: 4629 mov r1, r5
  6214. 80068fe: 4640 mov r0, r8
  6215. 8006900: 47c8 blx r9
  6216. 8006902: 4306 orrs r6, r0
  6217. 8006904: 3568 adds r5, #104 ; 0x68
  6218. 8006906: e7ee b.n 80068e6 <_fwalk_reent+0x1a>
  6219. 08006908 <__swhatbuf_r>:
  6220. 8006908: b570 push {r4, r5, r6, lr}
  6221. 800690a: 460e mov r6, r1
  6222. 800690c: f9b1 100e ldrsh.w r1, [r1, #14]
  6223. 8006910: b090 sub sp, #64 ; 0x40
  6224. 8006912: 2900 cmp r1, #0
  6225. 8006914: 4614 mov r4, r2
  6226. 8006916: 461d mov r5, r3
  6227. 8006918: da07 bge.n 800692a <__swhatbuf_r+0x22>
  6228. 800691a: 2300 movs r3, #0
  6229. 800691c: 602b str r3, [r5, #0]
  6230. 800691e: 89b3 ldrh r3, [r6, #12]
  6231. 8006920: 061a lsls r2, r3, #24
  6232. 8006922: d410 bmi.n 8006946 <__swhatbuf_r+0x3e>
  6233. 8006924: f44f 6380 mov.w r3, #1024 ; 0x400
  6234. 8006928: e00e b.n 8006948 <__swhatbuf_r+0x40>
  6235. 800692a: aa01 add r2, sp, #4
  6236. 800692c: f000 fc4e bl 80071cc <_fstat_r>
  6237. 8006930: 2800 cmp r0, #0
  6238. 8006932: dbf2 blt.n 800691a <__swhatbuf_r+0x12>
  6239. 8006934: 9a02 ldr r2, [sp, #8]
  6240. 8006936: f402 4270 and.w r2, r2, #61440 ; 0xf000
  6241. 800693a: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  6242. 800693e: 425a negs r2, r3
  6243. 8006940: 415a adcs r2, r3
  6244. 8006942: 602a str r2, [r5, #0]
  6245. 8006944: e7ee b.n 8006924 <__swhatbuf_r+0x1c>
  6246. 8006946: 2340 movs r3, #64 ; 0x40
  6247. 8006948: 2000 movs r0, #0
  6248. 800694a: 6023 str r3, [r4, #0]
  6249. 800694c: b010 add sp, #64 ; 0x40
  6250. 800694e: bd70 pop {r4, r5, r6, pc}
  6251. 08006950 <__smakebuf_r>:
  6252. 8006950: 898b ldrh r3, [r1, #12]
  6253. 8006952: b573 push {r0, r1, r4, r5, r6, lr}
  6254. 8006954: 079d lsls r5, r3, #30
  6255. 8006956: 4606 mov r6, r0
  6256. 8006958: 460c mov r4, r1
  6257. 800695a: d507 bpl.n 800696c <__smakebuf_r+0x1c>
  6258. 800695c: f104 0347 add.w r3, r4, #71 ; 0x47
  6259. 8006960: 6023 str r3, [r4, #0]
  6260. 8006962: 6123 str r3, [r4, #16]
  6261. 8006964: 2301 movs r3, #1
  6262. 8006966: 6163 str r3, [r4, #20]
  6263. 8006968: b002 add sp, #8
  6264. 800696a: bd70 pop {r4, r5, r6, pc}
  6265. 800696c: ab01 add r3, sp, #4
  6266. 800696e: 466a mov r2, sp
  6267. 8006970: f7ff ffca bl 8006908 <__swhatbuf_r>
  6268. 8006974: 9900 ldr r1, [sp, #0]
  6269. 8006976: 4605 mov r5, r0
  6270. 8006978: 4630 mov r0, r6
  6271. 800697a: f000 f87d bl 8006a78 <_malloc_r>
  6272. 800697e: b948 cbnz r0, 8006994 <__smakebuf_r+0x44>
  6273. 8006980: f9b4 300c ldrsh.w r3, [r4, #12]
  6274. 8006984: 059a lsls r2, r3, #22
  6275. 8006986: d4ef bmi.n 8006968 <__smakebuf_r+0x18>
  6276. 8006988: f023 0303 bic.w r3, r3, #3
  6277. 800698c: f043 0302 orr.w r3, r3, #2
  6278. 8006990: 81a3 strh r3, [r4, #12]
  6279. 8006992: e7e3 b.n 800695c <__smakebuf_r+0xc>
  6280. 8006994: 4b0d ldr r3, [pc, #52] ; (80069cc <__smakebuf_r+0x7c>)
  6281. 8006996: 62b3 str r3, [r6, #40] ; 0x28
  6282. 8006998: 89a3 ldrh r3, [r4, #12]
  6283. 800699a: 6020 str r0, [r4, #0]
  6284. 800699c: f043 0380 orr.w r3, r3, #128 ; 0x80
  6285. 80069a0: 81a3 strh r3, [r4, #12]
  6286. 80069a2: 9b00 ldr r3, [sp, #0]
  6287. 80069a4: 6120 str r0, [r4, #16]
  6288. 80069a6: 6163 str r3, [r4, #20]
  6289. 80069a8: 9b01 ldr r3, [sp, #4]
  6290. 80069aa: b15b cbz r3, 80069c4 <__smakebuf_r+0x74>
  6291. 80069ac: f9b4 100e ldrsh.w r1, [r4, #14]
  6292. 80069b0: 4630 mov r0, r6
  6293. 80069b2: f000 fc1d bl 80071f0 <_isatty_r>
  6294. 80069b6: b128 cbz r0, 80069c4 <__smakebuf_r+0x74>
  6295. 80069b8: 89a3 ldrh r3, [r4, #12]
  6296. 80069ba: f023 0303 bic.w r3, r3, #3
  6297. 80069be: f043 0301 orr.w r3, r3, #1
  6298. 80069c2: 81a3 strh r3, [r4, #12]
  6299. 80069c4: 89a3 ldrh r3, [r4, #12]
  6300. 80069c6: 431d orrs r5, r3
  6301. 80069c8: 81a5 strh r5, [r4, #12]
  6302. 80069ca: e7cd b.n 8006968 <__smakebuf_r+0x18>
  6303. 80069cc: 08006775 .word 0x08006775
  6304. 080069d0 <malloc>:
  6305. 80069d0: 4b02 ldr r3, [pc, #8] ; (80069dc <malloc+0xc>)
  6306. 80069d2: 4601 mov r1, r0
  6307. 80069d4: 6818 ldr r0, [r3, #0]
  6308. 80069d6: f000 b84f b.w 8006a78 <_malloc_r>
  6309. 80069da: bf00 nop
  6310. 80069dc: 2000000c .word 0x2000000c
  6311. 080069e0 <_free_r>:
  6312. 80069e0: b538 push {r3, r4, r5, lr}
  6313. 80069e2: 4605 mov r5, r0
  6314. 80069e4: 2900 cmp r1, #0
  6315. 80069e6: d043 beq.n 8006a70 <_free_r+0x90>
  6316. 80069e8: f851 3c04 ldr.w r3, [r1, #-4]
  6317. 80069ec: 1f0c subs r4, r1, #4
  6318. 80069ee: 2b00 cmp r3, #0
  6319. 80069f0: bfb8 it lt
  6320. 80069f2: 18e4 addlt r4, r4, r3
  6321. 80069f4: f000 fc2c bl 8007250 <__malloc_lock>
  6322. 80069f8: 4a1e ldr r2, [pc, #120] ; (8006a74 <_free_r+0x94>)
  6323. 80069fa: 6813 ldr r3, [r2, #0]
  6324. 80069fc: 4610 mov r0, r2
  6325. 80069fe: b933 cbnz r3, 8006a0e <_free_r+0x2e>
  6326. 8006a00: 6063 str r3, [r4, #4]
  6327. 8006a02: 6014 str r4, [r2, #0]
  6328. 8006a04: 4628 mov r0, r5
  6329. 8006a06: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6330. 8006a0a: f000 bc22 b.w 8007252 <__malloc_unlock>
  6331. 8006a0e: 42a3 cmp r3, r4
  6332. 8006a10: d90b bls.n 8006a2a <_free_r+0x4a>
  6333. 8006a12: 6821 ldr r1, [r4, #0]
  6334. 8006a14: 1862 adds r2, r4, r1
  6335. 8006a16: 4293 cmp r3, r2
  6336. 8006a18: bf01 itttt eq
  6337. 8006a1a: 681a ldreq r2, [r3, #0]
  6338. 8006a1c: 685b ldreq r3, [r3, #4]
  6339. 8006a1e: 1852 addeq r2, r2, r1
  6340. 8006a20: 6022 streq r2, [r4, #0]
  6341. 8006a22: 6063 str r3, [r4, #4]
  6342. 8006a24: 6004 str r4, [r0, #0]
  6343. 8006a26: e7ed b.n 8006a04 <_free_r+0x24>
  6344. 8006a28: 4613 mov r3, r2
  6345. 8006a2a: 685a ldr r2, [r3, #4]
  6346. 8006a2c: b10a cbz r2, 8006a32 <_free_r+0x52>
  6347. 8006a2e: 42a2 cmp r2, r4
  6348. 8006a30: d9fa bls.n 8006a28 <_free_r+0x48>
  6349. 8006a32: 6819 ldr r1, [r3, #0]
  6350. 8006a34: 1858 adds r0, r3, r1
  6351. 8006a36: 42a0 cmp r0, r4
  6352. 8006a38: d10b bne.n 8006a52 <_free_r+0x72>
  6353. 8006a3a: 6820 ldr r0, [r4, #0]
  6354. 8006a3c: 4401 add r1, r0
  6355. 8006a3e: 1858 adds r0, r3, r1
  6356. 8006a40: 4282 cmp r2, r0
  6357. 8006a42: 6019 str r1, [r3, #0]
  6358. 8006a44: d1de bne.n 8006a04 <_free_r+0x24>
  6359. 8006a46: 6810 ldr r0, [r2, #0]
  6360. 8006a48: 6852 ldr r2, [r2, #4]
  6361. 8006a4a: 4401 add r1, r0
  6362. 8006a4c: 6019 str r1, [r3, #0]
  6363. 8006a4e: 605a str r2, [r3, #4]
  6364. 8006a50: e7d8 b.n 8006a04 <_free_r+0x24>
  6365. 8006a52: d902 bls.n 8006a5a <_free_r+0x7a>
  6366. 8006a54: 230c movs r3, #12
  6367. 8006a56: 602b str r3, [r5, #0]
  6368. 8006a58: e7d4 b.n 8006a04 <_free_r+0x24>
  6369. 8006a5a: 6820 ldr r0, [r4, #0]
  6370. 8006a5c: 1821 adds r1, r4, r0
  6371. 8006a5e: 428a cmp r2, r1
  6372. 8006a60: bf01 itttt eq
  6373. 8006a62: 6811 ldreq r1, [r2, #0]
  6374. 8006a64: 6852 ldreq r2, [r2, #4]
  6375. 8006a66: 1809 addeq r1, r1, r0
  6376. 8006a68: 6021 streq r1, [r4, #0]
  6377. 8006a6a: 6062 str r2, [r4, #4]
  6378. 8006a6c: 605c str r4, [r3, #4]
  6379. 8006a6e: e7c9 b.n 8006a04 <_free_r+0x24>
  6380. 8006a70: bd38 pop {r3, r4, r5, pc}
  6381. 8006a72: bf00 nop
  6382. 8006a74: 20000498 .word 0x20000498
  6383. 08006a78 <_malloc_r>:
  6384. 8006a78: b570 push {r4, r5, r6, lr}
  6385. 8006a7a: 1ccd adds r5, r1, #3
  6386. 8006a7c: f025 0503 bic.w r5, r5, #3
  6387. 8006a80: 3508 adds r5, #8
  6388. 8006a82: 2d0c cmp r5, #12
  6389. 8006a84: bf38 it cc
  6390. 8006a86: 250c movcc r5, #12
  6391. 8006a88: 2d00 cmp r5, #0
  6392. 8006a8a: 4606 mov r6, r0
  6393. 8006a8c: db01 blt.n 8006a92 <_malloc_r+0x1a>
  6394. 8006a8e: 42a9 cmp r1, r5
  6395. 8006a90: d903 bls.n 8006a9a <_malloc_r+0x22>
  6396. 8006a92: 230c movs r3, #12
  6397. 8006a94: 6033 str r3, [r6, #0]
  6398. 8006a96: 2000 movs r0, #0
  6399. 8006a98: bd70 pop {r4, r5, r6, pc}
  6400. 8006a9a: f000 fbd9 bl 8007250 <__malloc_lock>
  6401. 8006a9e: 4a23 ldr r2, [pc, #140] ; (8006b2c <_malloc_r+0xb4>)
  6402. 8006aa0: 6814 ldr r4, [r2, #0]
  6403. 8006aa2: 4621 mov r1, r4
  6404. 8006aa4: b991 cbnz r1, 8006acc <_malloc_r+0x54>
  6405. 8006aa6: 4c22 ldr r4, [pc, #136] ; (8006b30 <_malloc_r+0xb8>)
  6406. 8006aa8: 6823 ldr r3, [r4, #0]
  6407. 8006aaa: b91b cbnz r3, 8006ab4 <_malloc_r+0x3c>
  6408. 8006aac: 4630 mov r0, r6
  6409. 8006aae: f000 fb17 bl 80070e0 <_sbrk_r>
  6410. 8006ab2: 6020 str r0, [r4, #0]
  6411. 8006ab4: 4629 mov r1, r5
  6412. 8006ab6: 4630 mov r0, r6
  6413. 8006ab8: f000 fb12 bl 80070e0 <_sbrk_r>
  6414. 8006abc: 1c43 adds r3, r0, #1
  6415. 8006abe: d126 bne.n 8006b0e <_malloc_r+0x96>
  6416. 8006ac0: 230c movs r3, #12
  6417. 8006ac2: 4630 mov r0, r6
  6418. 8006ac4: 6033 str r3, [r6, #0]
  6419. 8006ac6: f000 fbc4 bl 8007252 <__malloc_unlock>
  6420. 8006aca: e7e4 b.n 8006a96 <_malloc_r+0x1e>
  6421. 8006acc: 680b ldr r3, [r1, #0]
  6422. 8006ace: 1b5b subs r3, r3, r5
  6423. 8006ad0: d41a bmi.n 8006b08 <_malloc_r+0x90>
  6424. 8006ad2: 2b0b cmp r3, #11
  6425. 8006ad4: d90f bls.n 8006af6 <_malloc_r+0x7e>
  6426. 8006ad6: 600b str r3, [r1, #0]
  6427. 8006ad8: 18cc adds r4, r1, r3
  6428. 8006ada: 50cd str r5, [r1, r3]
  6429. 8006adc: 4630 mov r0, r6
  6430. 8006ade: f000 fbb8 bl 8007252 <__malloc_unlock>
  6431. 8006ae2: f104 000b add.w r0, r4, #11
  6432. 8006ae6: 1d23 adds r3, r4, #4
  6433. 8006ae8: f020 0007 bic.w r0, r0, #7
  6434. 8006aec: 1ac3 subs r3, r0, r3
  6435. 8006aee: d01b beq.n 8006b28 <_malloc_r+0xb0>
  6436. 8006af0: 425a negs r2, r3
  6437. 8006af2: 50e2 str r2, [r4, r3]
  6438. 8006af4: bd70 pop {r4, r5, r6, pc}
  6439. 8006af6: 428c cmp r4, r1
  6440. 8006af8: bf0b itete eq
  6441. 8006afa: 6863 ldreq r3, [r4, #4]
  6442. 8006afc: 684b ldrne r3, [r1, #4]
  6443. 8006afe: 6013 streq r3, [r2, #0]
  6444. 8006b00: 6063 strne r3, [r4, #4]
  6445. 8006b02: bf18 it ne
  6446. 8006b04: 460c movne r4, r1
  6447. 8006b06: e7e9 b.n 8006adc <_malloc_r+0x64>
  6448. 8006b08: 460c mov r4, r1
  6449. 8006b0a: 6849 ldr r1, [r1, #4]
  6450. 8006b0c: e7ca b.n 8006aa4 <_malloc_r+0x2c>
  6451. 8006b0e: 1cc4 adds r4, r0, #3
  6452. 8006b10: f024 0403 bic.w r4, r4, #3
  6453. 8006b14: 42a0 cmp r0, r4
  6454. 8006b16: d005 beq.n 8006b24 <_malloc_r+0xac>
  6455. 8006b18: 1a21 subs r1, r4, r0
  6456. 8006b1a: 4630 mov r0, r6
  6457. 8006b1c: f000 fae0 bl 80070e0 <_sbrk_r>
  6458. 8006b20: 3001 adds r0, #1
  6459. 8006b22: d0cd beq.n 8006ac0 <_malloc_r+0x48>
  6460. 8006b24: 6025 str r5, [r4, #0]
  6461. 8006b26: e7d9 b.n 8006adc <_malloc_r+0x64>
  6462. 8006b28: bd70 pop {r4, r5, r6, pc}
  6463. 8006b2a: bf00 nop
  6464. 8006b2c: 20000498 .word 0x20000498
  6465. 8006b30: 2000049c .word 0x2000049c
  6466. 08006b34 <__sfputc_r>:
  6467. 8006b34: 6893 ldr r3, [r2, #8]
  6468. 8006b36: b410 push {r4}
  6469. 8006b38: 3b01 subs r3, #1
  6470. 8006b3a: 2b00 cmp r3, #0
  6471. 8006b3c: 6093 str r3, [r2, #8]
  6472. 8006b3e: da08 bge.n 8006b52 <__sfputc_r+0x1e>
  6473. 8006b40: 6994 ldr r4, [r2, #24]
  6474. 8006b42: 42a3 cmp r3, r4
  6475. 8006b44: db02 blt.n 8006b4c <__sfputc_r+0x18>
  6476. 8006b46: b2cb uxtb r3, r1
  6477. 8006b48: 2b0a cmp r3, #10
  6478. 8006b4a: d102 bne.n 8006b52 <__sfputc_r+0x1e>
  6479. 8006b4c: bc10 pop {r4}
  6480. 8006b4e: f7ff bc9f b.w 8006490 <__swbuf_r>
  6481. 8006b52: 6813 ldr r3, [r2, #0]
  6482. 8006b54: 1c58 adds r0, r3, #1
  6483. 8006b56: 6010 str r0, [r2, #0]
  6484. 8006b58: 7019 strb r1, [r3, #0]
  6485. 8006b5a: b2c8 uxtb r0, r1
  6486. 8006b5c: bc10 pop {r4}
  6487. 8006b5e: 4770 bx lr
  6488. 08006b60 <__sfputs_r>:
  6489. 8006b60: b5f8 push {r3, r4, r5, r6, r7, lr}
  6490. 8006b62: 4606 mov r6, r0
  6491. 8006b64: 460f mov r7, r1
  6492. 8006b66: 4614 mov r4, r2
  6493. 8006b68: 18d5 adds r5, r2, r3
  6494. 8006b6a: 42ac cmp r4, r5
  6495. 8006b6c: d101 bne.n 8006b72 <__sfputs_r+0x12>
  6496. 8006b6e: 2000 movs r0, #0
  6497. 8006b70: e007 b.n 8006b82 <__sfputs_r+0x22>
  6498. 8006b72: 463a mov r2, r7
  6499. 8006b74: f814 1b01 ldrb.w r1, [r4], #1
  6500. 8006b78: 4630 mov r0, r6
  6501. 8006b7a: f7ff ffdb bl 8006b34 <__sfputc_r>
  6502. 8006b7e: 1c43 adds r3, r0, #1
  6503. 8006b80: d1f3 bne.n 8006b6a <__sfputs_r+0xa>
  6504. 8006b82: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6505. 08006b84 <_vfiprintf_r>:
  6506. 8006b84: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6507. 8006b88: b09d sub sp, #116 ; 0x74
  6508. 8006b8a: 460c mov r4, r1
  6509. 8006b8c: 4617 mov r7, r2
  6510. 8006b8e: 9303 str r3, [sp, #12]
  6511. 8006b90: 4606 mov r6, r0
  6512. 8006b92: b118 cbz r0, 8006b9c <_vfiprintf_r+0x18>
  6513. 8006b94: 6983 ldr r3, [r0, #24]
  6514. 8006b96: b90b cbnz r3, 8006b9c <_vfiprintf_r+0x18>
  6515. 8006b98: f7ff fe2c bl 80067f4 <__sinit>
  6516. 8006b9c: 4b7c ldr r3, [pc, #496] ; (8006d90 <_vfiprintf_r+0x20c>)
  6517. 8006b9e: 429c cmp r4, r3
  6518. 8006ba0: d157 bne.n 8006c52 <_vfiprintf_r+0xce>
  6519. 8006ba2: 6874 ldr r4, [r6, #4]
  6520. 8006ba4: 89a3 ldrh r3, [r4, #12]
  6521. 8006ba6: 0718 lsls r0, r3, #28
  6522. 8006ba8: d55d bpl.n 8006c66 <_vfiprintf_r+0xe2>
  6523. 8006baa: 6923 ldr r3, [r4, #16]
  6524. 8006bac: 2b00 cmp r3, #0
  6525. 8006bae: d05a beq.n 8006c66 <_vfiprintf_r+0xe2>
  6526. 8006bb0: 2300 movs r3, #0
  6527. 8006bb2: 9309 str r3, [sp, #36] ; 0x24
  6528. 8006bb4: 2320 movs r3, #32
  6529. 8006bb6: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  6530. 8006bba: 2330 movs r3, #48 ; 0x30
  6531. 8006bbc: f04f 0b01 mov.w fp, #1
  6532. 8006bc0: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  6533. 8006bc4: 46b8 mov r8, r7
  6534. 8006bc6: 4645 mov r5, r8
  6535. 8006bc8: f815 3b01 ldrb.w r3, [r5], #1
  6536. 8006bcc: 2b00 cmp r3, #0
  6537. 8006bce: d155 bne.n 8006c7c <_vfiprintf_r+0xf8>
  6538. 8006bd0: ebb8 0a07 subs.w sl, r8, r7
  6539. 8006bd4: d00b beq.n 8006bee <_vfiprintf_r+0x6a>
  6540. 8006bd6: 4653 mov r3, sl
  6541. 8006bd8: 463a mov r2, r7
  6542. 8006bda: 4621 mov r1, r4
  6543. 8006bdc: 4630 mov r0, r6
  6544. 8006bde: f7ff ffbf bl 8006b60 <__sfputs_r>
  6545. 8006be2: 3001 adds r0, #1
  6546. 8006be4: f000 80c4 beq.w 8006d70 <_vfiprintf_r+0x1ec>
  6547. 8006be8: 9b09 ldr r3, [sp, #36] ; 0x24
  6548. 8006bea: 4453 add r3, sl
  6549. 8006bec: 9309 str r3, [sp, #36] ; 0x24
  6550. 8006bee: f898 3000 ldrb.w r3, [r8]
  6551. 8006bf2: 2b00 cmp r3, #0
  6552. 8006bf4: f000 80bc beq.w 8006d70 <_vfiprintf_r+0x1ec>
  6553. 8006bf8: 2300 movs r3, #0
  6554. 8006bfa: f04f 32ff mov.w r2, #4294967295
  6555. 8006bfe: 9304 str r3, [sp, #16]
  6556. 8006c00: 9307 str r3, [sp, #28]
  6557. 8006c02: 9205 str r2, [sp, #20]
  6558. 8006c04: 9306 str r3, [sp, #24]
  6559. 8006c06: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  6560. 8006c0a: 931a str r3, [sp, #104] ; 0x68
  6561. 8006c0c: 2205 movs r2, #5
  6562. 8006c0e: 7829 ldrb r1, [r5, #0]
  6563. 8006c10: 4860 ldr r0, [pc, #384] ; (8006d94 <_vfiprintf_r+0x210>)
  6564. 8006c12: f000 fb0f bl 8007234 <memchr>
  6565. 8006c16: f105 0801 add.w r8, r5, #1
  6566. 8006c1a: 9b04 ldr r3, [sp, #16]
  6567. 8006c1c: 2800 cmp r0, #0
  6568. 8006c1e: d131 bne.n 8006c84 <_vfiprintf_r+0x100>
  6569. 8006c20: 06d9 lsls r1, r3, #27
  6570. 8006c22: bf44 itt mi
  6571. 8006c24: 2220 movmi r2, #32
  6572. 8006c26: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  6573. 8006c2a: 071a lsls r2, r3, #28
  6574. 8006c2c: bf44 itt mi
  6575. 8006c2e: 222b movmi r2, #43 ; 0x2b
  6576. 8006c30: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  6577. 8006c34: 782a ldrb r2, [r5, #0]
  6578. 8006c36: 2a2a cmp r2, #42 ; 0x2a
  6579. 8006c38: d02c beq.n 8006c94 <_vfiprintf_r+0x110>
  6580. 8006c3a: 2100 movs r1, #0
  6581. 8006c3c: 200a movs r0, #10
  6582. 8006c3e: 9a07 ldr r2, [sp, #28]
  6583. 8006c40: 46a8 mov r8, r5
  6584. 8006c42: f898 3000 ldrb.w r3, [r8]
  6585. 8006c46: 3501 adds r5, #1
  6586. 8006c48: 3b30 subs r3, #48 ; 0x30
  6587. 8006c4a: 2b09 cmp r3, #9
  6588. 8006c4c: d96d bls.n 8006d2a <_vfiprintf_r+0x1a6>
  6589. 8006c4e: b371 cbz r1, 8006cae <_vfiprintf_r+0x12a>
  6590. 8006c50: e026 b.n 8006ca0 <_vfiprintf_r+0x11c>
  6591. 8006c52: 4b51 ldr r3, [pc, #324] ; (8006d98 <_vfiprintf_r+0x214>)
  6592. 8006c54: 429c cmp r4, r3
  6593. 8006c56: d101 bne.n 8006c5c <_vfiprintf_r+0xd8>
  6594. 8006c58: 68b4 ldr r4, [r6, #8]
  6595. 8006c5a: e7a3 b.n 8006ba4 <_vfiprintf_r+0x20>
  6596. 8006c5c: 4b4f ldr r3, [pc, #316] ; (8006d9c <_vfiprintf_r+0x218>)
  6597. 8006c5e: 429c cmp r4, r3
  6598. 8006c60: bf08 it eq
  6599. 8006c62: 68f4 ldreq r4, [r6, #12]
  6600. 8006c64: e79e b.n 8006ba4 <_vfiprintf_r+0x20>
  6601. 8006c66: 4621 mov r1, r4
  6602. 8006c68: 4630 mov r0, r6
  6603. 8006c6a: f7ff fc63 bl 8006534 <__swsetup_r>
  6604. 8006c6e: 2800 cmp r0, #0
  6605. 8006c70: d09e beq.n 8006bb0 <_vfiprintf_r+0x2c>
  6606. 8006c72: f04f 30ff mov.w r0, #4294967295
  6607. 8006c76: b01d add sp, #116 ; 0x74
  6608. 8006c78: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  6609. 8006c7c: 2b25 cmp r3, #37 ; 0x25
  6610. 8006c7e: d0a7 beq.n 8006bd0 <_vfiprintf_r+0x4c>
  6611. 8006c80: 46a8 mov r8, r5
  6612. 8006c82: e7a0 b.n 8006bc6 <_vfiprintf_r+0x42>
  6613. 8006c84: 4a43 ldr r2, [pc, #268] ; (8006d94 <_vfiprintf_r+0x210>)
  6614. 8006c86: 4645 mov r5, r8
  6615. 8006c88: 1a80 subs r0, r0, r2
  6616. 8006c8a: fa0b f000 lsl.w r0, fp, r0
  6617. 8006c8e: 4318 orrs r0, r3
  6618. 8006c90: 9004 str r0, [sp, #16]
  6619. 8006c92: e7bb b.n 8006c0c <_vfiprintf_r+0x88>
  6620. 8006c94: 9a03 ldr r2, [sp, #12]
  6621. 8006c96: 1d11 adds r1, r2, #4
  6622. 8006c98: 6812 ldr r2, [r2, #0]
  6623. 8006c9a: 9103 str r1, [sp, #12]
  6624. 8006c9c: 2a00 cmp r2, #0
  6625. 8006c9e: db01 blt.n 8006ca4 <_vfiprintf_r+0x120>
  6626. 8006ca0: 9207 str r2, [sp, #28]
  6627. 8006ca2: e004 b.n 8006cae <_vfiprintf_r+0x12a>
  6628. 8006ca4: 4252 negs r2, r2
  6629. 8006ca6: f043 0302 orr.w r3, r3, #2
  6630. 8006caa: 9207 str r2, [sp, #28]
  6631. 8006cac: 9304 str r3, [sp, #16]
  6632. 8006cae: f898 3000 ldrb.w r3, [r8]
  6633. 8006cb2: 2b2e cmp r3, #46 ; 0x2e
  6634. 8006cb4: d110 bne.n 8006cd8 <_vfiprintf_r+0x154>
  6635. 8006cb6: f898 3001 ldrb.w r3, [r8, #1]
  6636. 8006cba: f108 0101 add.w r1, r8, #1
  6637. 8006cbe: 2b2a cmp r3, #42 ; 0x2a
  6638. 8006cc0: d137 bne.n 8006d32 <_vfiprintf_r+0x1ae>
  6639. 8006cc2: 9b03 ldr r3, [sp, #12]
  6640. 8006cc4: f108 0802 add.w r8, r8, #2
  6641. 8006cc8: 1d1a adds r2, r3, #4
  6642. 8006cca: 681b ldr r3, [r3, #0]
  6643. 8006ccc: 9203 str r2, [sp, #12]
  6644. 8006cce: 2b00 cmp r3, #0
  6645. 8006cd0: bfb8 it lt
  6646. 8006cd2: f04f 33ff movlt.w r3, #4294967295
  6647. 8006cd6: 9305 str r3, [sp, #20]
  6648. 8006cd8: 4d31 ldr r5, [pc, #196] ; (8006da0 <_vfiprintf_r+0x21c>)
  6649. 8006cda: 2203 movs r2, #3
  6650. 8006cdc: f898 1000 ldrb.w r1, [r8]
  6651. 8006ce0: 4628 mov r0, r5
  6652. 8006ce2: f000 faa7 bl 8007234 <memchr>
  6653. 8006ce6: b140 cbz r0, 8006cfa <_vfiprintf_r+0x176>
  6654. 8006ce8: 2340 movs r3, #64 ; 0x40
  6655. 8006cea: 1b40 subs r0, r0, r5
  6656. 8006cec: fa03 f000 lsl.w r0, r3, r0
  6657. 8006cf0: 9b04 ldr r3, [sp, #16]
  6658. 8006cf2: f108 0801 add.w r8, r8, #1
  6659. 8006cf6: 4303 orrs r3, r0
  6660. 8006cf8: 9304 str r3, [sp, #16]
  6661. 8006cfa: f898 1000 ldrb.w r1, [r8]
  6662. 8006cfe: 2206 movs r2, #6
  6663. 8006d00: 4828 ldr r0, [pc, #160] ; (8006da4 <_vfiprintf_r+0x220>)
  6664. 8006d02: f108 0701 add.w r7, r8, #1
  6665. 8006d06: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  6666. 8006d0a: f000 fa93 bl 8007234 <memchr>
  6667. 8006d0e: 2800 cmp r0, #0
  6668. 8006d10: d034 beq.n 8006d7c <_vfiprintf_r+0x1f8>
  6669. 8006d12: 4b25 ldr r3, [pc, #148] ; (8006da8 <_vfiprintf_r+0x224>)
  6670. 8006d14: bb03 cbnz r3, 8006d58 <_vfiprintf_r+0x1d4>
  6671. 8006d16: 9b03 ldr r3, [sp, #12]
  6672. 8006d18: 3307 adds r3, #7
  6673. 8006d1a: f023 0307 bic.w r3, r3, #7
  6674. 8006d1e: 3308 adds r3, #8
  6675. 8006d20: 9303 str r3, [sp, #12]
  6676. 8006d22: 9b09 ldr r3, [sp, #36] ; 0x24
  6677. 8006d24: 444b add r3, r9
  6678. 8006d26: 9309 str r3, [sp, #36] ; 0x24
  6679. 8006d28: e74c b.n 8006bc4 <_vfiprintf_r+0x40>
  6680. 8006d2a: fb00 3202 mla r2, r0, r2, r3
  6681. 8006d2e: 2101 movs r1, #1
  6682. 8006d30: e786 b.n 8006c40 <_vfiprintf_r+0xbc>
  6683. 8006d32: 2300 movs r3, #0
  6684. 8006d34: 250a movs r5, #10
  6685. 8006d36: 4618 mov r0, r3
  6686. 8006d38: 9305 str r3, [sp, #20]
  6687. 8006d3a: 4688 mov r8, r1
  6688. 8006d3c: f898 2000 ldrb.w r2, [r8]
  6689. 8006d40: 3101 adds r1, #1
  6690. 8006d42: 3a30 subs r2, #48 ; 0x30
  6691. 8006d44: 2a09 cmp r2, #9
  6692. 8006d46: d903 bls.n 8006d50 <_vfiprintf_r+0x1cc>
  6693. 8006d48: 2b00 cmp r3, #0
  6694. 8006d4a: d0c5 beq.n 8006cd8 <_vfiprintf_r+0x154>
  6695. 8006d4c: 9005 str r0, [sp, #20]
  6696. 8006d4e: e7c3 b.n 8006cd8 <_vfiprintf_r+0x154>
  6697. 8006d50: fb05 2000 mla r0, r5, r0, r2
  6698. 8006d54: 2301 movs r3, #1
  6699. 8006d56: e7f0 b.n 8006d3a <_vfiprintf_r+0x1b6>
  6700. 8006d58: ab03 add r3, sp, #12
  6701. 8006d5a: 9300 str r3, [sp, #0]
  6702. 8006d5c: 4622 mov r2, r4
  6703. 8006d5e: 4b13 ldr r3, [pc, #76] ; (8006dac <_vfiprintf_r+0x228>)
  6704. 8006d60: a904 add r1, sp, #16
  6705. 8006d62: 4630 mov r0, r6
  6706. 8006d64: f3af 8000 nop.w
  6707. 8006d68: f1b0 3fff cmp.w r0, #4294967295
  6708. 8006d6c: 4681 mov r9, r0
  6709. 8006d6e: d1d8 bne.n 8006d22 <_vfiprintf_r+0x19e>
  6710. 8006d70: 89a3 ldrh r3, [r4, #12]
  6711. 8006d72: 065b lsls r3, r3, #25
  6712. 8006d74: f53f af7d bmi.w 8006c72 <_vfiprintf_r+0xee>
  6713. 8006d78: 9809 ldr r0, [sp, #36] ; 0x24
  6714. 8006d7a: e77c b.n 8006c76 <_vfiprintf_r+0xf2>
  6715. 8006d7c: ab03 add r3, sp, #12
  6716. 8006d7e: 9300 str r3, [sp, #0]
  6717. 8006d80: 4622 mov r2, r4
  6718. 8006d82: 4b0a ldr r3, [pc, #40] ; (8006dac <_vfiprintf_r+0x228>)
  6719. 8006d84: a904 add r1, sp, #16
  6720. 8006d86: 4630 mov r0, r6
  6721. 8006d88: f000 f88a bl 8006ea0 <_printf_i>
  6722. 8006d8c: e7ec b.n 8006d68 <_vfiprintf_r+0x1e4>
  6723. 8006d8e: bf00 nop
  6724. 8006d90: 08007320 .word 0x08007320
  6725. 8006d94: 08007360 .word 0x08007360
  6726. 8006d98: 08007340 .word 0x08007340
  6727. 8006d9c: 08007300 .word 0x08007300
  6728. 8006da0: 08007366 .word 0x08007366
  6729. 8006da4: 0800736a .word 0x0800736a
  6730. 8006da8: 00000000 .word 0x00000000
  6731. 8006dac: 08006b61 .word 0x08006b61
  6732. 08006db0 <_printf_common>:
  6733. 8006db0: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  6734. 8006db4: 4691 mov r9, r2
  6735. 8006db6: 461f mov r7, r3
  6736. 8006db8: 688a ldr r2, [r1, #8]
  6737. 8006dba: 690b ldr r3, [r1, #16]
  6738. 8006dbc: 4606 mov r6, r0
  6739. 8006dbe: 4293 cmp r3, r2
  6740. 8006dc0: bfb8 it lt
  6741. 8006dc2: 4613 movlt r3, r2
  6742. 8006dc4: f8c9 3000 str.w r3, [r9]
  6743. 8006dc8: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  6744. 8006dcc: 460c mov r4, r1
  6745. 8006dce: f8dd 8020 ldr.w r8, [sp, #32]
  6746. 8006dd2: b112 cbz r2, 8006dda <_printf_common+0x2a>
  6747. 8006dd4: 3301 adds r3, #1
  6748. 8006dd6: f8c9 3000 str.w r3, [r9]
  6749. 8006dda: 6823 ldr r3, [r4, #0]
  6750. 8006ddc: 0699 lsls r1, r3, #26
  6751. 8006dde: bf42 ittt mi
  6752. 8006de0: f8d9 3000 ldrmi.w r3, [r9]
  6753. 8006de4: 3302 addmi r3, #2
  6754. 8006de6: f8c9 3000 strmi.w r3, [r9]
  6755. 8006dea: 6825 ldr r5, [r4, #0]
  6756. 8006dec: f015 0506 ands.w r5, r5, #6
  6757. 8006df0: d107 bne.n 8006e02 <_printf_common+0x52>
  6758. 8006df2: f104 0a19 add.w sl, r4, #25
  6759. 8006df6: 68e3 ldr r3, [r4, #12]
  6760. 8006df8: f8d9 2000 ldr.w r2, [r9]
  6761. 8006dfc: 1a9b subs r3, r3, r2
  6762. 8006dfe: 429d cmp r5, r3
  6763. 8006e00: db2a blt.n 8006e58 <_printf_common+0xa8>
  6764. 8006e02: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  6765. 8006e06: 6822 ldr r2, [r4, #0]
  6766. 8006e08: 3300 adds r3, #0
  6767. 8006e0a: bf18 it ne
  6768. 8006e0c: 2301 movne r3, #1
  6769. 8006e0e: 0692 lsls r2, r2, #26
  6770. 8006e10: d42f bmi.n 8006e72 <_printf_common+0xc2>
  6771. 8006e12: f104 0243 add.w r2, r4, #67 ; 0x43
  6772. 8006e16: 4639 mov r1, r7
  6773. 8006e18: 4630 mov r0, r6
  6774. 8006e1a: 47c0 blx r8
  6775. 8006e1c: 3001 adds r0, #1
  6776. 8006e1e: d022 beq.n 8006e66 <_printf_common+0xb6>
  6777. 8006e20: 6823 ldr r3, [r4, #0]
  6778. 8006e22: 68e5 ldr r5, [r4, #12]
  6779. 8006e24: f003 0306 and.w r3, r3, #6
  6780. 8006e28: 2b04 cmp r3, #4
  6781. 8006e2a: bf18 it ne
  6782. 8006e2c: 2500 movne r5, #0
  6783. 8006e2e: f8d9 2000 ldr.w r2, [r9]
  6784. 8006e32: f04f 0900 mov.w r9, #0
  6785. 8006e36: bf08 it eq
  6786. 8006e38: 1aad subeq r5, r5, r2
  6787. 8006e3a: 68a3 ldr r3, [r4, #8]
  6788. 8006e3c: 6922 ldr r2, [r4, #16]
  6789. 8006e3e: bf08 it eq
  6790. 8006e40: ea25 75e5 biceq.w r5, r5, r5, asr #31
  6791. 8006e44: 4293 cmp r3, r2
  6792. 8006e46: bfc4 itt gt
  6793. 8006e48: 1a9b subgt r3, r3, r2
  6794. 8006e4a: 18ed addgt r5, r5, r3
  6795. 8006e4c: 341a adds r4, #26
  6796. 8006e4e: 454d cmp r5, r9
  6797. 8006e50: d11b bne.n 8006e8a <_printf_common+0xda>
  6798. 8006e52: 2000 movs r0, #0
  6799. 8006e54: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6800. 8006e58: 2301 movs r3, #1
  6801. 8006e5a: 4652 mov r2, sl
  6802. 8006e5c: 4639 mov r1, r7
  6803. 8006e5e: 4630 mov r0, r6
  6804. 8006e60: 47c0 blx r8
  6805. 8006e62: 3001 adds r0, #1
  6806. 8006e64: d103 bne.n 8006e6e <_printf_common+0xbe>
  6807. 8006e66: f04f 30ff mov.w r0, #4294967295
  6808. 8006e6a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6809. 8006e6e: 3501 adds r5, #1
  6810. 8006e70: e7c1 b.n 8006df6 <_printf_common+0x46>
  6811. 8006e72: 2030 movs r0, #48 ; 0x30
  6812. 8006e74: 18e1 adds r1, r4, r3
  6813. 8006e76: f881 0043 strb.w r0, [r1, #67] ; 0x43
  6814. 8006e7a: 1c5a adds r2, r3, #1
  6815. 8006e7c: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  6816. 8006e80: 4422 add r2, r4
  6817. 8006e82: 3302 adds r3, #2
  6818. 8006e84: f882 1043 strb.w r1, [r2, #67] ; 0x43
  6819. 8006e88: e7c3 b.n 8006e12 <_printf_common+0x62>
  6820. 8006e8a: 2301 movs r3, #1
  6821. 8006e8c: 4622 mov r2, r4
  6822. 8006e8e: 4639 mov r1, r7
  6823. 8006e90: 4630 mov r0, r6
  6824. 8006e92: 47c0 blx r8
  6825. 8006e94: 3001 adds r0, #1
  6826. 8006e96: d0e6 beq.n 8006e66 <_printf_common+0xb6>
  6827. 8006e98: f109 0901 add.w r9, r9, #1
  6828. 8006e9c: e7d7 b.n 8006e4e <_printf_common+0x9e>
  6829. ...
  6830. 08006ea0 <_printf_i>:
  6831. 8006ea0: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  6832. 8006ea4: 4617 mov r7, r2
  6833. 8006ea6: 7e0a ldrb r2, [r1, #24]
  6834. 8006ea8: b085 sub sp, #20
  6835. 8006eaa: 2a6e cmp r2, #110 ; 0x6e
  6836. 8006eac: 4698 mov r8, r3
  6837. 8006eae: 4606 mov r6, r0
  6838. 8006eb0: 460c mov r4, r1
  6839. 8006eb2: 9b0c ldr r3, [sp, #48] ; 0x30
  6840. 8006eb4: f101 0e43 add.w lr, r1, #67 ; 0x43
  6841. 8006eb8: f000 80bc beq.w 8007034 <_printf_i+0x194>
  6842. 8006ebc: d81a bhi.n 8006ef4 <_printf_i+0x54>
  6843. 8006ebe: 2a63 cmp r2, #99 ; 0x63
  6844. 8006ec0: d02e beq.n 8006f20 <_printf_i+0x80>
  6845. 8006ec2: d80a bhi.n 8006eda <_printf_i+0x3a>
  6846. 8006ec4: 2a00 cmp r2, #0
  6847. 8006ec6: f000 80c8 beq.w 800705a <_printf_i+0x1ba>
  6848. 8006eca: 2a58 cmp r2, #88 ; 0x58
  6849. 8006ecc: f000 808a beq.w 8006fe4 <_printf_i+0x144>
  6850. 8006ed0: f104 0542 add.w r5, r4, #66 ; 0x42
  6851. 8006ed4: f884 2042 strb.w r2, [r4, #66] ; 0x42
  6852. 8006ed8: e02a b.n 8006f30 <_printf_i+0x90>
  6853. 8006eda: 2a64 cmp r2, #100 ; 0x64
  6854. 8006edc: d001 beq.n 8006ee2 <_printf_i+0x42>
  6855. 8006ede: 2a69 cmp r2, #105 ; 0x69
  6856. 8006ee0: d1f6 bne.n 8006ed0 <_printf_i+0x30>
  6857. 8006ee2: 6821 ldr r1, [r4, #0]
  6858. 8006ee4: 681a ldr r2, [r3, #0]
  6859. 8006ee6: f011 0f80 tst.w r1, #128 ; 0x80
  6860. 8006eea: d023 beq.n 8006f34 <_printf_i+0x94>
  6861. 8006eec: 1d11 adds r1, r2, #4
  6862. 8006eee: 6019 str r1, [r3, #0]
  6863. 8006ef0: 6813 ldr r3, [r2, #0]
  6864. 8006ef2: e027 b.n 8006f44 <_printf_i+0xa4>
  6865. 8006ef4: 2a73 cmp r2, #115 ; 0x73
  6866. 8006ef6: f000 80b4 beq.w 8007062 <_printf_i+0x1c2>
  6867. 8006efa: d808 bhi.n 8006f0e <_printf_i+0x6e>
  6868. 8006efc: 2a6f cmp r2, #111 ; 0x6f
  6869. 8006efe: d02a beq.n 8006f56 <_printf_i+0xb6>
  6870. 8006f00: 2a70 cmp r2, #112 ; 0x70
  6871. 8006f02: d1e5 bne.n 8006ed0 <_printf_i+0x30>
  6872. 8006f04: 680a ldr r2, [r1, #0]
  6873. 8006f06: f042 0220 orr.w r2, r2, #32
  6874. 8006f0a: 600a str r2, [r1, #0]
  6875. 8006f0c: e003 b.n 8006f16 <_printf_i+0x76>
  6876. 8006f0e: 2a75 cmp r2, #117 ; 0x75
  6877. 8006f10: d021 beq.n 8006f56 <_printf_i+0xb6>
  6878. 8006f12: 2a78 cmp r2, #120 ; 0x78
  6879. 8006f14: d1dc bne.n 8006ed0 <_printf_i+0x30>
  6880. 8006f16: 2278 movs r2, #120 ; 0x78
  6881. 8006f18: 496f ldr r1, [pc, #444] ; (80070d8 <_printf_i+0x238>)
  6882. 8006f1a: f884 2045 strb.w r2, [r4, #69] ; 0x45
  6883. 8006f1e: e064 b.n 8006fea <_printf_i+0x14a>
  6884. 8006f20: 681a ldr r2, [r3, #0]
  6885. 8006f22: f101 0542 add.w r5, r1, #66 ; 0x42
  6886. 8006f26: 1d11 adds r1, r2, #4
  6887. 8006f28: 6019 str r1, [r3, #0]
  6888. 8006f2a: 6813 ldr r3, [r2, #0]
  6889. 8006f2c: f884 3042 strb.w r3, [r4, #66] ; 0x42
  6890. 8006f30: 2301 movs r3, #1
  6891. 8006f32: e0a3 b.n 800707c <_printf_i+0x1dc>
  6892. 8006f34: f011 0f40 tst.w r1, #64 ; 0x40
  6893. 8006f38: f102 0104 add.w r1, r2, #4
  6894. 8006f3c: 6019 str r1, [r3, #0]
  6895. 8006f3e: d0d7 beq.n 8006ef0 <_printf_i+0x50>
  6896. 8006f40: f9b2 3000 ldrsh.w r3, [r2]
  6897. 8006f44: 2b00 cmp r3, #0
  6898. 8006f46: da03 bge.n 8006f50 <_printf_i+0xb0>
  6899. 8006f48: 222d movs r2, #45 ; 0x2d
  6900. 8006f4a: 425b negs r3, r3
  6901. 8006f4c: f884 2043 strb.w r2, [r4, #67] ; 0x43
  6902. 8006f50: 4962 ldr r1, [pc, #392] ; (80070dc <_printf_i+0x23c>)
  6903. 8006f52: 220a movs r2, #10
  6904. 8006f54: e017 b.n 8006f86 <_printf_i+0xe6>
  6905. 8006f56: 6820 ldr r0, [r4, #0]
  6906. 8006f58: 6819 ldr r1, [r3, #0]
  6907. 8006f5a: f010 0f80 tst.w r0, #128 ; 0x80
  6908. 8006f5e: d003 beq.n 8006f68 <_printf_i+0xc8>
  6909. 8006f60: 1d08 adds r0, r1, #4
  6910. 8006f62: 6018 str r0, [r3, #0]
  6911. 8006f64: 680b ldr r3, [r1, #0]
  6912. 8006f66: e006 b.n 8006f76 <_printf_i+0xd6>
  6913. 8006f68: f010 0f40 tst.w r0, #64 ; 0x40
  6914. 8006f6c: f101 0004 add.w r0, r1, #4
  6915. 8006f70: 6018 str r0, [r3, #0]
  6916. 8006f72: d0f7 beq.n 8006f64 <_printf_i+0xc4>
  6917. 8006f74: 880b ldrh r3, [r1, #0]
  6918. 8006f76: 2a6f cmp r2, #111 ; 0x6f
  6919. 8006f78: bf14 ite ne
  6920. 8006f7a: 220a movne r2, #10
  6921. 8006f7c: 2208 moveq r2, #8
  6922. 8006f7e: 4957 ldr r1, [pc, #348] ; (80070dc <_printf_i+0x23c>)
  6923. 8006f80: 2000 movs r0, #0
  6924. 8006f82: f884 0043 strb.w r0, [r4, #67] ; 0x43
  6925. 8006f86: 6865 ldr r5, [r4, #4]
  6926. 8006f88: 2d00 cmp r5, #0
  6927. 8006f8a: 60a5 str r5, [r4, #8]
  6928. 8006f8c: f2c0 809c blt.w 80070c8 <_printf_i+0x228>
  6929. 8006f90: 6820 ldr r0, [r4, #0]
  6930. 8006f92: f020 0004 bic.w r0, r0, #4
  6931. 8006f96: 6020 str r0, [r4, #0]
  6932. 8006f98: 2b00 cmp r3, #0
  6933. 8006f9a: d13f bne.n 800701c <_printf_i+0x17c>
  6934. 8006f9c: 2d00 cmp r5, #0
  6935. 8006f9e: f040 8095 bne.w 80070cc <_printf_i+0x22c>
  6936. 8006fa2: 4675 mov r5, lr
  6937. 8006fa4: 2a08 cmp r2, #8
  6938. 8006fa6: d10b bne.n 8006fc0 <_printf_i+0x120>
  6939. 8006fa8: 6823 ldr r3, [r4, #0]
  6940. 8006faa: 07da lsls r2, r3, #31
  6941. 8006fac: d508 bpl.n 8006fc0 <_printf_i+0x120>
  6942. 8006fae: 6923 ldr r3, [r4, #16]
  6943. 8006fb0: 6862 ldr r2, [r4, #4]
  6944. 8006fb2: 429a cmp r2, r3
  6945. 8006fb4: bfde ittt le
  6946. 8006fb6: 2330 movle r3, #48 ; 0x30
  6947. 8006fb8: f805 3c01 strble.w r3, [r5, #-1]
  6948. 8006fbc: f105 35ff addle.w r5, r5, #4294967295
  6949. 8006fc0: ebae 0305 sub.w r3, lr, r5
  6950. 8006fc4: 6123 str r3, [r4, #16]
  6951. 8006fc6: f8cd 8000 str.w r8, [sp]
  6952. 8006fca: 463b mov r3, r7
  6953. 8006fcc: aa03 add r2, sp, #12
  6954. 8006fce: 4621 mov r1, r4
  6955. 8006fd0: 4630 mov r0, r6
  6956. 8006fd2: f7ff feed bl 8006db0 <_printf_common>
  6957. 8006fd6: 3001 adds r0, #1
  6958. 8006fd8: d155 bne.n 8007086 <_printf_i+0x1e6>
  6959. 8006fda: f04f 30ff mov.w r0, #4294967295
  6960. 8006fde: b005 add sp, #20
  6961. 8006fe0: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6962. 8006fe4: f881 2045 strb.w r2, [r1, #69] ; 0x45
  6963. 8006fe8: 493c ldr r1, [pc, #240] ; (80070dc <_printf_i+0x23c>)
  6964. 8006fea: 6822 ldr r2, [r4, #0]
  6965. 8006fec: 6818 ldr r0, [r3, #0]
  6966. 8006fee: f012 0f80 tst.w r2, #128 ; 0x80
  6967. 8006ff2: f100 0504 add.w r5, r0, #4
  6968. 8006ff6: 601d str r5, [r3, #0]
  6969. 8006ff8: d001 beq.n 8006ffe <_printf_i+0x15e>
  6970. 8006ffa: 6803 ldr r3, [r0, #0]
  6971. 8006ffc: e002 b.n 8007004 <_printf_i+0x164>
  6972. 8006ffe: 0655 lsls r5, r2, #25
  6973. 8007000: d5fb bpl.n 8006ffa <_printf_i+0x15a>
  6974. 8007002: 8803 ldrh r3, [r0, #0]
  6975. 8007004: 07d0 lsls r0, r2, #31
  6976. 8007006: bf44 itt mi
  6977. 8007008: f042 0220 orrmi.w r2, r2, #32
  6978. 800700c: 6022 strmi r2, [r4, #0]
  6979. 800700e: b91b cbnz r3, 8007018 <_printf_i+0x178>
  6980. 8007010: 6822 ldr r2, [r4, #0]
  6981. 8007012: f022 0220 bic.w r2, r2, #32
  6982. 8007016: 6022 str r2, [r4, #0]
  6983. 8007018: 2210 movs r2, #16
  6984. 800701a: e7b1 b.n 8006f80 <_printf_i+0xe0>
  6985. 800701c: 4675 mov r5, lr
  6986. 800701e: fbb3 f0f2 udiv r0, r3, r2
  6987. 8007022: fb02 3310 mls r3, r2, r0, r3
  6988. 8007026: 5ccb ldrb r3, [r1, r3]
  6989. 8007028: f805 3d01 strb.w r3, [r5, #-1]!
  6990. 800702c: 4603 mov r3, r0
  6991. 800702e: 2800 cmp r0, #0
  6992. 8007030: d1f5 bne.n 800701e <_printf_i+0x17e>
  6993. 8007032: e7b7 b.n 8006fa4 <_printf_i+0x104>
  6994. 8007034: 6808 ldr r0, [r1, #0]
  6995. 8007036: 681a ldr r2, [r3, #0]
  6996. 8007038: f010 0f80 tst.w r0, #128 ; 0x80
  6997. 800703c: 6949 ldr r1, [r1, #20]
  6998. 800703e: d004 beq.n 800704a <_printf_i+0x1aa>
  6999. 8007040: 1d10 adds r0, r2, #4
  7000. 8007042: 6018 str r0, [r3, #0]
  7001. 8007044: 6813 ldr r3, [r2, #0]
  7002. 8007046: 6019 str r1, [r3, #0]
  7003. 8007048: e007 b.n 800705a <_printf_i+0x1ba>
  7004. 800704a: f010 0f40 tst.w r0, #64 ; 0x40
  7005. 800704e: f102 0004 add.w r0, r2, #4
  7006. 8007052: 6018 str r0, [r3, #0]
  7007. 8007054: 6813 ldr r3, [r2, #0]
  7008. 8007056: d0f6 beq.n 8007046 <_printf_i+0x1a6>
  7009. 8007058: 8019 strh r1, [r3, #0]
  7010. 800705a: 2300 movs r3, #0
  7011. 800705c: 4675 mov r5, lr
  7012. 800705e: 6123 str r3, [r4, #16]
  7013. 8007060: e7b1 b.n 8006fc6 <_printf_i+0x126>
  7014. 8007062: 681a ldr r2, [r3, #0]
  7015. 8007064: 1d11 adds r1, r2, #4
  7016. 8007066: 6019 str r1, [r3, #0]
  7017. 8007068: 6815 ldr r5, [r2, #0]
  7018. 800706a: 2100 movs r1, #0
  7019. 800706c: 6862 ldr r2, [r4, #4]
  7020. 800706e: 4628 mov r0, r5
  7021. 8007070: f000 f8e0 bl 8007234 <memchr>
  7022. 8007074: b108 cbz r0, 800707a <_printf_i+0x1da>
  7023. 8007076: 1b40 subs r0, r0, r5
  7024. 8007078: 6060 str r0, [r4, #4]
  7025. 800707a: 6863 ldr r3, [r4, #4]
  7026. 800707c: 6123 str r3, [r4, #16]
  7027. 800707e: 2300 movs r3, #0
  7028. 8007080: f884 3043 strb.w r3, [r4, #67] ; 0x43
  7029. 8007084: e79f b.n 8006fc6 <_printf_i+0x126>
  7030. 8007086: 6923 ldr r3, [r4, #16]
  7031. 8007088: 462a mov r2, r5
  7032. 800708a: 4639 mov r1, r7
  7033. 800708c: 4630 mov r0, r6
  7034. 800708e: 47c0 blx r8
  7035. 8007090: 3001 adds r0, #1
  7036. 8007092: d0a2 beq.n 8006fda <_printf_i+0x13a>
  7037. 8007094: 6823 ldr r3, [r4, #0]
  7038. 8007096: 079b lsls r3, r3, #30
  7039. 8007098: d507 bpl.n 80070aa <_printf_i+0x20a>
  7040. 800709a: 2500 movs r5, #0
  7041. 800709c: f104 0919 add.w r9, r4, #25
  7042. 80070a0: 68e3 ldr r3, [r4, #12]
  7043. 80070a2: 9a03 ldr r2, [sp, #12]
  7044. 80070a4: 1a9b subs r3, r3, r2
  7045. 80070a6: 429d cmp r5, r3
  7046. 80070a8: db05 blt.n 80070b6 <_printf_i+0x216>
  7047. 80070aa: 68e0 ldr r0, [r4, #12]
  7048. 80070ac: 9b03 ldr r3, [sp, #12]
  7049. 80070ae: 4298 cmp r0, r3
  7050. 80070b0: bfb8 it lt
  7051. 80070b2: 4618 movlt r0, r3
  7052. 80070b4: e793 b.n 8006fde <_printf_i+0x13e>
  7053. 80070b6: 2301 movs r3, #1
  7054. 80070b8: 464a mov r2, r9
  7055. 80070ba: 4639 mov r1, r7
  7056. 80070bc: 4630 mov r0, r6
  7057. 80070be: 47c0 blx r8
  7058. 80070c0: 3001 adds r0, #1
  7059. 80070c2: d08a beq.n 8006fda <_printf_i+0x13a>
  7060. 80070c4: 3501 adds r5, #1
  7061. 80070c6: e7eb b.n 80070a0 <_printf_i+0x200>
  7062. 80070c8: 2b00 cmp r3, #0
  7063. 80070ca: d1a7 bne.n 800701c <_printf_i+0x17c>
  7064. 80070cc: 780b ldrb r3, [r1, #0]
  7065. 80070ce: f104 0542 add.w r5, r4, #66 ; 0x42
  7066. 80070d2: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7067. 80070d6: e765 b.n 8006fa4 <_printf_i+0x104>
  7068. 80070d8: 08007382 .word 0x08007382
  7069. 80070dc: 08007371 .word 0x08007371
  7070. 080070e0 <_sbrk_r>:
  7071. 80070e0: b538 push {r3, r4, r5, lr}
  7072. 80070e2: 2300 movs r3, #0
  7073. 80070e4: 4c05 ldr r4, [pc, #20] ; (80070fc <_sbrk_r+0x1c>)
  7074. 80070e6: 4605 mov r5, r0
  7075. 80070e8: 4608 mov r0, r1
  7076. 80070ea: 6023 str r3, [r4, #0]
  7077. 80070ec: f7fe ff96 bl 800601c <_sbrk>
  7078. 80070f0: 1c43 adds r3, r0, #1
  7079. 80070f2: d102 bne.n 80070fa <_sbrk_r+0x1a>
  7080. 80070f4: 6823 ldr r3, [r4, #0]
  7081. 80070f6: b103 cbz r3, 80070fa <_sbrk_r+0x1a>
  7082. 80070f8: 602b str r3, [r5, #0]
  7083. 80070fa: bd38 pop {r3, r4, r5, pc}
  7084. 80070fc: 200007e8 .word 0x200007e8
  7085. 08007100 <__sread>:
  7086. 8007100: b510 push {r4, lr}
  7087. 8007102: 460c mov r4, r1
  7088. 8007104: f9b1 100e ldrsh.w r1, [r1, #14]
  7089. 8007108: f000 f8a4 bl 8007254 <_read_r>
  7090. 800710c: 2800 cmp r0, #0
  7091. 800710e: bfab itete ge
  7092. 8007110: 6d63 ldrge r3, [r4, #84] ; 0x54
  7093. 8007112: 89a3 ldrhlt r3, [r4, #12]
  7094. 8007114: 181b addge r3, r3, r0
  7095. 8007116: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  7096. 800711a: bfac ite ge
  7097. 800711c: 6563 strge r3, [r4, #84] ; 0x54
  7098. 800711e: 81a3 strhlt r3, [r4, #12]
  7099. 8007120: bd10 pop {r4, pc}
  7100. 08007122 <__swrite>:
  7101. 8007122: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  7102. 8007126: 461f mov r7, r3
  7103. 8007128: 898b ldrh r3, [r1, #12]
  7104. 800712a: 4605 mov r5, r0
  7105. 800712c: 05db lsls r3, r3, #23
  7106. 800712e: 460c mov r4, r1
  7107. 8007130: 4616 mov r6, r2
  7108. 8007132: d505 bpl.n 8007140 <__swrite+0x1e>
  7109. 8007134: 2302 movs r3, #2
  7110. 8007136: 2200 movs r2, #0
  7111. 8007138: f9b1 100e ldrsh.w r1, [r1, #14]
  7112. 800713c: f000 f868 bl 8007210 <_lseek_r>
  7113. 8007140: 89a3 ldrh r3, [r4, #12]
  7114. 8007142: 4632 mov r2, r6
  7115. 8007144: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  7116. 8007148: 81a3 strh r3, [r4, #12]
  7117. 800714a: f9b4 100e ldrsh.w r1, [r4, #14]
  7118. 800714e: 463b mov r3, r7
  7119. 8007150: 4628 mov r0, r5
  7120. 8007152: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  7121. 8007156: f000 b817 b.w 8007188 <_write_r>
  7122. 0800715a <__sseek>:
  7123. 800715a: b510 push {r4, lr}
  7124. 800715c: 460c mov r4, r1
  7125. 800715e: f9b1 100e ldrsh.w r1, [r1, #14]
  7126. 8007162: f000 f855 bl 8007210 <_lseek_r>
  7127. 8007166: 1c43 adds r3, r0, #1
  7128. 8007168: 89a3 ldrh r3, [r4, #12]
  7129. 800716a: bf15 itete ne
  7130. 800716c: 6560 strne r0, [r4, #84] ; 0x54
  7131. 800716e: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  7132. 8007172: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  7133. 8007176: 81a3 strheq r3, [r4, #12]
  7134. 8007178: bf18 it ne
  7135. 800717a: 81a3 strhne r3, [r4, #12]
  7136. 800717c: bd10 pop {r4, pc}
  7137. 0800717e <__sclose>:
  7138. 800717e: f9b1 100e ldrsh.w r1, [r1, #14]
  7139. 8007182: f000 b813 b.w 80071ac <_close_r>
  7140. ...
  7141. 08007188 <_write_r>:
  7142. 8007188: b538 push {r3, r4, r5, lr}
  7143. 800718a: 4605 mov r5, r0
  7144. 800718c: 4608 mov r0, r1
  7145. 800718e: 4611 mov r1, r2
  7146. 8007190: 2200 movs r2, #0
  7147. 8007192: 4c05 ldr r4, [pc, #20] ; (80071a8 <_write_r+0x20>)
  7148. 8007194: 6022 str r2, [r4, #0]
  7149. 8007196: 461a mov r2, r3
  7150. 8007198: f7fe fc22 bl 80059e0 <_write>
  7151. 800719c: 1c43 adds r3, r0, #1
  7152. 800719e: d102 bne.n 80071a6 <_write_r+0x1e>
  7153. 80071a0: 6823 ldr r3, [r4, #0]
  7154. 80071a2: b103 cbz r3, 80071a6 <_write_r+0x1e>
  7155. 80071a4: 602b str r3, [r5, #0]
  7156. 80071a6: bd38 pop {r3, r4, r5, pc}
  7157. 80071a8: 200007e8 .word 0x200007e8
  7158. 080071ac <_close_r>:
  7159. 80071ac: b538 push {r3, r4, r5, lr}
  7160. 80071ae: 2300 movs r3, #0
  7161. 80071b0: 4c05 ldr r4, [pc, #20] ; (80071c8 <_close_r+0x1c>)
  7162. 80071b2: 4605 mov r5, r0
  7163. 80071b4: 4608 mov r0, r1
  7164. 80071b6: 6023 str r3, [r4, #0]
  7165. 80071b8: f7fe ff4a bl 8006050 <_close>
  7166. 80071bc: 1c43 adds r3, r0, #1
  7167. 80071be: d102 bne.n 80071c6 <_close_r+0x1a>
  7168. 80071c0: 6823 ldr r3, [r4, #0]
  7169. 80071c2: b103 cbz r3, 80071c6 <_close_r+0x1a>
  7170. 80071c4: 602b str r3, [r5, #0]
  7171. 80071c6: bd38 pop {r3, r4, r5, pc}
  7172. 80071c8: 200007e8 .word 0x200007e8
  7173. 080071cc <_fstat_r>:
  7174. 80071cc: b538 push {r3, r4, r5, lr}
  7175. 80071ce: 2300 movs r3, #0
  7176. 80071d0: 4c06 ldr r4, [pc, #24] ; (80071ec <_fstat_r+0x20>)
  7177. 80071d2: 4605 mov r5, r0
  7178. 80071d4: 4608 mov r0, r1
  7179. 80071d6: 4611 mov r1, r2
  7180. 80071d8: 6023 str r3, [r4, #0]
  7181. 80071da: f7fe ff3c bl 8006056 <_fstat>
  7182. 80071de: 1c43 adds r3, r0, #1
  7183. 80071e0: d102 bne.n 80071e8 <_fstat_r+0x1c>
  7184. 80071e2: 6823 ldr r3, [r4, #0]
  7185. 80071e4: b103 cbz r3, 80071e8 <_fstat_r+0x1c>
  7186. 80071e6: 602b str r3, [r5, #0]
  7187. 80071e8: bd38 pop {r3, r4, r5, pc}
  7188. 80071ea: bf00 nop
  7189. 80071ec: 200007e8 .word 0x200007e8
  7190. 080071f0 <_isatty_r>:
  7191. 80071f0: b538 push {r3, r4, r5, lr}
  7192. 80071f2: 2300 movs r3, #0
  7193. 80071f4: 4c05 ldr r4, [pc, #20] ; (800720c <_isatty_r+0x1c>)
  7194. 80071f6: 4605 mov r5, r0
  7195. 80071f8: 4608 mov r0, r1
  7196. 80071fa: 6023 str r3, [r4, #0]
  7197. 80071fc: f7fe ff30 bl 8006060 <_isatty>
  7198. 8007200: 1c43 adds r3, r0, #1
  7199. 8007202: d102 bne.n 800720a <_isatty_r+0x1a>
  7200. 8007204: 6823 ldr r3, [r4, #0]
  7201. 8007206: b103 cbz r3, 800720a <_isatty_r+0x1a>
  7202. 8007208: 602b str r3, [r5, #0]
  7203. 800720a: bd38 pop {r3, r4, r5, pc}
  7204. 800720c: 200007e8 .word 0x200007e8
  7205. 08007210 <_lseek_r>:
  7206. 8007210: b538 push {r3, r4, r5, lr}
  7207. 8007212: 4605 mov r5, r0
  7208. 8007214: 4608 mov r0, r1
  7209. 8007216: 4611 mov r1, r2
  7210. 8007218: 2200 movs r2, #0
  7211. 800721a: 4c05 ldr r4, [pc, #20] ; (8007230 <_lseek_r+0x20>)
  7212. 800721c: 6022 str r2, [r4, #0]
  7213. 800721e: 461a mov r2, r3
  7214. 8007220: f7fe ff20 bl 8006064 <_lseek>
  7215. 8007224: 1c43 adds r3, r0, #1
  7216. 8007226: d102 bne.n 800722e <_lseek_r+0x1e>
  7217. 8007228: 6823 ldr r3, [r4, #0]
  7218. 800722a: b103 cbz r3, 800722e <_lseek_r+0x1e>
  7219. 800722c: 602b str r3, [r5, #0]
  7220. 800722e: bd38 pop {r3, r4, r5, pc}
  7221. 8007230: 200007e8 .word 0x200007e8
  7222. 08007234 <memchr>:
  7223. 8007234: b510 push {r4, lr}
  7224. 8007236: b2c9 uxtb r1, r1
  7225. 8007238: 4402 add r2, r0
  7226. 800723a: 4290 cmp r0, r2
  7227. 800723c: 4603 mov r3, r0
  7228. 800723e: d101 bne.n 8007244 <memchr+0x10>
  7229. 8007240: 2000 movs r0, #0
  7230. 8007242: bd10 pop {r4, pc}
  7231. 8007244: 781c ldrb r4, [r3, #0]
  7232. 8007246: 3001 adds r0, #1
  7233. 8007248: 428c cmp r4, r1
  7234. 800724a: d1f6 bne.n 800723a <memchr+0x6>
  7235. 800724c: 4618 mov r0, r3
  7236. 800724e: bd10 pop {r4, pc}
  7237. 08007250 <__malloc_lock>:
  7238. 8007250: 4770 bx lr
  7239. 08007252 <__malloc_unlock>:
  7240. 8007252: 4770 bx lr
  7241. 08007254 <_read_r>:
  7242. 8007254: b538 push {r3, r4, r5, lr}
  7243. 8007256: 4605 mov r5, r0
  7244. 8007258: 4608 mov r0, r1
  7245. 800725a: 4611 mov r1, r2
  7246. 800725c: 2200 movs r2, #0
  7247. 800725e: 4c05 ldr r4, [pc, #20] ; (8007274 <_read_r+0x20>)
  7248. 8007260: 6022 str r2, [r4, #0]
  7249. 8007262: 461a mov r2, r3
  7250. 8007264: f7fe fecc bl 8006000 <_read>
  7251. 8007268: 1c43 adds r3, r0, #1
  7252. 800726a: d102 bne.n 8007272 <_read_r+0x1e>
  7253. 800726c: 6823 ldr r3, [r4, #0]
  7254. 800726e: b103 cbz r3, 8007272 <_read_r+0x1e>
  7255. 8007270: 602b str r3, [r5, #0]
  7256. 8007272: bd38 pop {r3, r4, r5, pc}
  7257. 8007274: 200007e8 .word 0x200007e8
  7258. 08007278 <_init>:
  7259. 8007278: b5f8 push {r3, r4, r5, r6, r7, lr}
  7260. 800727a: bf00 nop
  7261. 800727c: bcf8 pop {r3, r4, r5, r6, r7}
  7262. 800727e: bc08 pop {r3}
  7263. 8007280: 469e mov lr, r3
  7264. 8007282: 4770 bx lr
  7265. 08007284 <_fini>:
  7266. 8007284: b5f8 push {r3, r4, r5, r6, r7, lr}
  7267. 8007286: bf00 nop
  7268. 8007288: bcf8 pop {r3, r4, r5, r6, r7}
  7269. 800728a: bc08 pop {r3}
  7270. 800728c: 469e mov lr, r3
  7271. 800728e: 4770 bx lr