zig_operate.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704
  1. /*
  2. * zig_operate.c
  3. *
  4. * Created on: 2019. 7. 26.
  5. * Author: parkyj
  6. */
  7. #include "zig_operate.h"
  8. uint8_t Prev_data[INDEX_BLUE_EOF + 1];
  9. uint8_t Flash_Save_data[INDEX_BLUE_EOF + 1];
  10. /* * * * * * * #define Struct* * * * * * * */
  11. PLL_Setting_st Pll_1_8GHz_DL = {
  12. PLL_CLK_GPIO_Port,
  13. PLL_CLK_Pin,
  14. PLL_DATA_GPIO_Port,
  15. PLL_DATA_Pin,
  16. PLL_EN_1_8G_DL_GPIO_Port,
  17. PLL_EN_1_8G_DL_Pin,
  18. };
  19. PLL_Setting_st Pll_1_8GHz_UL = {
  20. PLL_CLK_GPIO_Port,
  21. PLL_CLK_Pin,
  22. PLL_DATA_GPIO_Port,
  23. PLL_DATA_Pin,
  24. PLL_EN_1_8G_UL_GPIO_Port,
  25. PLL_EN_1_8G_UL_Pin,
  26. };
  27. PLL_Setting_st Pll_2_1GHz_DL = {
  28. PLL_CLK_GPIO_Port,
  29. PLL_CLK_Pin,
  30. PLL_DATA_GPIO_Port,
  31. PLL_DATA_Pin,
  32. PLL_EN_2_1G_DL_GPIO_Port,
  33. PLL_EN_2_1G_DL_Pin,
  34. };
  35. PLL_Setting_st Pll_2_1GHz_UL = {
  36. PLL_CLK_GPIO_Port,
  37. PLL_CLK_Pin,
  38. PLL_DATA_GPIO_Port,
  39. PLL_DATA_Pin,
  40. PLL_EN_2_1G_UL_GPIO_Port,
  41. PLL_EN_2_1G_UL_Pin,
  42. };
  43. /* * * * * * * * NOT YET * * * * * * * */
  44. PLL_Setting_st Pll_3_5GHz_DL = {
  45. ATT_CLK_3_5G_GPIO_Port,
  46. ATT_EN_3_5G_Pin,
  47. PLL_DATA_GPIO_Port,
  48. PLL_DATA_Pin,
  49. PLL_EN_2_1G_DL_GPIO_Port,
  50. PLL_EN_2_1G_DL_Pin,
  51. };
  52. PLL_Setting_st Pll_3_5GHz_UL = {
  53. PLL_CLK_GPIO_Port,
  54. PLL_CLK_Pin,
  55. PLL_DATA_GPIO_Port,
  56. PLL_DATA_Pin,
  57. PLL_EN_2_1G_UL_GPIO_Port,
  58. PLL_EN_2_1G_UL_Pin,
  59. };
  60. /* * * * * * * * ATTEN * * * * * * * */
  61. ATTEN_Setting_st Atten_1_8Ghz_DL1 ={
  62. ATT_CLK_GPIO_Port,
  63. ATT_CLK_Pin,
  64. ATT_DATA_GPIO_Port,
  65. ATT_DATA_Pin,
  66. ATT_EN_1_8G_DL1_GPIO_Port,
  67. ATT_EN_1_8G_DL1_Pin,
  68. PATH_EN_1_8G_DL_GPIO_Port,
  69. PATH_EN_1_8G_DL_Pin,
  70. };
  71. ATTEN_Setting_st Atten_1_8Ghz_DL2 ={
  72. ATT_CLK_GPIO_Port,
  73. ATT_CLK_Pin,
  74. ATT_DATA_GPIO_Port,
  75. ATT_DATA_Pin,
  76. ATT_EN_1_8G_DL2_GPIO_Port,
  77. ATT_EN_1_8G_DL2_Pin,
  78. PATH_EN_1_8G_DL_GPIO_Port,
  79. PATH_EN_1_8G_DL_Pin,
  80. };
  81. ATTEN_Setting_st Atten_1_8Ghz_UL1 ={
  82. ATT_CLK_GPIO_Port,
  83. ATT_CLK_Pin,
  84. ATT_DATA_GPIO_Port,
  85. ATT_DATA_Pin,
  86. ATT_EN_1_8G_UL1_GPIO_Port,
  87. ATT_EN_1_8G_UL1_Pin,
  88. PATH_EN_1_8G_UL_GPIO_Port,
  89. PATH_EN_1_8G_UL_Pin,
  90. };
  91. ATTEN_Setting_st Atten_1_8Ghz_UL2 ={
  92. ATT_CLK_GPIO_Port,
  93. ATT_CLK_Pin,
  94. ATT_DATA_GPIO_Port,
  95. ATT_DATA_Pin,
  96. ATT_EN_1_8G_UL2_GPIO_Port,
  97. ATT_EN_1_8G_UL2_Pin,
  98. PATH_EN_1_8G_UL_GPIO_Port,
  99. PATH_EN_1_8G_UL_Pin,
  100. };
  101. ATTEN_Setting_st Atten_1_8Ghz_UL3 ={
  102. ATT_CLK_GPIO_Port,
  103. ATT_CLK_Pin,
  104. ATT_DATA_GPIO_Port,
  105. ATT_DATA_Pin,
  106. ATT_EN_1_8G_UL3_GPIO_Port,
  107. ATT_EN_1_8G_UL3_Pin,
  108. PATH_EN_1_8G_UL_GPIO_Port,
  109. PATH_EN_1_8G_UL_Pin,
  110. };
  111. ATTEN_Setting_st Atten_1_8Ghz_UL4 ={
  112. ATT_CLK_GPIO_Port,
  113. ATT_CLK_Pin,
  114. ATT_DATA_GPIO_Port,
  115. ATT_DATA_Pin,
  116. ATT_EN_1_8G_UL4_GPIO_Port,
  117. ATT_EN_1_8G_UL4_Pin,
  118. PATH_EN_1_8G_UL_GPIO_Port,
  119. PATH_EN_1_8G_UL_Pin,
  120. };
  121. ATTEN_Setting_st Atten_2_1Ghz_DL1 ={
  122. ATT_CLK_GPIO_Port,
  123. ATT_CLK_Pin,
  124. ATT_DATA_GPIO_Port,
  125. ATT_DATA_Pin,
  126. ATT_EN_2_1G_DL1_GPIO_Port,
  127. ATT_EN_2_1G_DL1_Pin,
  128. PATH_EN_2_1G_DL_GPIO_Port,
  129. PATH_EN_2_1G_DL_Pin,
  130. };
  131. ATTEN_Setting_st Atten_2_1Ghz_DL2 ={
  132. ATT_CLK_GPIO_Port,
  133. ATT_CLK_Pin,
  134. ATT_DATA_GPIO_Port,
  135. ATT_DATA_Pin,
  136. ATT_EN_2_1G_DL2_GPIO_Port,
  137. ATT_EN_2_1G_DL2_Pin,
  138. PATH_EN_2_1G_DL_GPIO_Port,
  139. PATH_EN_2_1G_DL_Pin,
  140. };
  141. ATTEN_Setting_st Atten_2_1Ghz_UL1 ={
  142. ATT_CLK_GPIO_Port,
  143. ATT_CLK_Pin,
  144. ATT_DATA_GPIO_Port,
  145. ATT_DATA_Pin,
  146. ATT_EN_2_1G_UL1_GPIO_Port,
  147. ATT_EN_2_1G_UL1_Pin,
  148. PATH_EN_2_1G_UL_GPIO_Port,
  149. PATH_EN_2_1G_UL_Pin,
  150. };
  151. ATTEN_Setting_st Atten_2_1Ghz_UL2 ={
  152. ATT_CLK_GPIO_Port,
  153. ATT_CLK_Pin,
  154. ATT_DATA_GPIO_Port,
  155. ATT_DATA_Pin,
  156. ATT_EN_2_1G_UL2_GPIO_Port,
  157. ATT_EN_2_1G_UL2_Pin,
  158. PATH_EN_2_1G_UL_GPIO_Port,
  159. PATH_EN_2_1G_UL_Pin,
  160. };
  161. ATTEN_Setting_st Atten_2_1Ghz_UL3 ={
  162. ATT_CLK_GPIO_Port,
  163. ATT_CLK_Pin,
  164. ATT_DATA_GPIO_Port,
  165. ATT_DATA_Pin,
  166. ATT_EN_2_1G_UL3_GPIO_Port,
  167. ATT_EN_2_1G_UL3_Pin,
  168. PATH_EN_2_1G_UL_GPIO_Port,
  169. PATH_EN_2_1G_UL_Pin,
  170. };
  171. ATTEN_Setting_st Atten_2_1Ghz_UL4 ={
  172. ATT_CLK_GPIO_Port,
  173. ATT_CLK_Pin,
  174. ATT_DATA_GPIO_Port,
  175. ATT_DATA_Pin,
  176. ATT_EN_2_1G_UL4_GPIO_Port,
  177. ATT_EN_2_1G_UL4_Pin,
  178. PATH_EN_2_1G_UL_GPIO_Port,
  179. PATH_EN_2_1G_UL_Pin,
  180. };
  181. bool RF_Data_Check(uint8_t* data_buf){
  182. bool ret = false;
  183. bool crcret = STH30_CheckCrc(&data_buf[Type], data_buf[Length], data_buf[data_buf[Crcindex]]);
  184. if(data_buf[Header] == BLUECELL_HEADER){ /*HEADER CHECK*/
  185. ret= true;
  186. }
  187. if(crcret == true){/*CRC CHECK*/
  188. ret = true;
  189. }else{
  190. ret = false;
  191. // printf("Recv CRC Value : \"%d\"\r\n Create CRC Value : \"%d\" \r\n",data_buf[data_buf[Crcindex]],STH30_CreateCrc(&data_buf[Type], data_buf[Length]));
  192. }
  193. // printf("CRC Result : \"%d\" \r\n",ret);
  194. return ret;
  195. }
  196. PLL_Setting_st Pll_3_5_H = {
  197. PLL_CLK_3_5G_GPIO_Port,
  198. PLL_CLK_3_5G_Pin,
  199. PLL_DATA_3_5G_GPIO_Port,
  200. PLL_DATA_3_5G_Pin,
  201. PLL_EN_3_5G_H_GPIO_Port,
  202. PLL_EN_3_5G_H_Pin,
  203. };
  204. PLL_Setting_st Pll_3_5_L = {
  205. PLL_CLK_3_5G_GPIO_Port,
  206. PLL_CLK_3_5G_Pin,
  207. PLL_DATA_3_5G_GPIO_Port,
  208. PLL_DATA_3_5G_Pin,
  209. PLL_EN_3_5G_L_GPIO_Port,
  210. PLL_EN_3_5G_L_Pin,
  211. };
  212. void RF_Status_Get(void){
  213. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  214. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  215. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  216. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  217. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  218. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  219. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  220. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  221. // printf("\r\nYJ : %x",ADCvalue[0]);
  222. // printf("\r\n");
  223. }
  224. static uint8_t Ack_Buf[6];
  225. void RF_Status_Ack(void){
  226. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  227. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  228. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  229. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  230. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  231. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  232. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  233. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  234. // printf("\r\nYJ : %x",ADCvalue[0]);
  235. // printf("\r\n");
  236. }
  237. void RF_Operate(uint8_t* data_buf){
  238. uint16_t temp_val = 0;
  239. uint8_t ADC_Modify = 0;
  240. ADF4153_R_N_Reg_st temp_reg;
  241. // printf("Prev_data[INDEX_ATT_1_8G_DL1] : %x data_buf[INDEX_ATT_1_8G_DL1] : %x\r\n",Prev_data[INDEX_ATT_1_8G_DL1],data_buf[INDEX_ATT_1_8G_DL1]);
  242. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  243. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  244. Prev_data[INDEX_ATT_1_8G_DL1] = data_buf[INDEX_ATT_1_8G_DL1];
  245. }
  246. if(Prev_data[INDEX_ATT_1_8G_DL2] != data_buf[INDEX_ATT_1_8G_DL2]){
  247. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,(data_buf[INDEX_ATT_1_8G_DL2]));
  248. Prev_data[INDEX_ATT_1_8G_DL2] = data_buf[INDEX_ATT_1_8G_DL2];
  249. }
  250. if(Prev_data[INDEX_ATT_1_8G_UL1] != data_buf[INDEX_ATT_1_8G_UL1]){
  251. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  252. Prev_data[INDEX_ATT_1_8G_UL1] = data_buf[INDEX_ATT_1_8G_UL1];
  253. }
  254. if(Prev_data[INDEX_ATT_1_8G_UL2] != data_buf[INDEX_ATT_1_8G_UL2]){
  255. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,(data_buf[INDEX_ATT_1_8G_UL2]));
  256. Prev_data[INDEX_ATT_1_8G_UL2] = data_buf[INDEX_ATT_1_8G_UL2];
  257. }
  258. if(Prev_data[INDEX_ATT_1_8G_UL3] != data_buf[INDEX_ATT_1_8G_UL3]){
  259. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,(data_buf[INDEX_ATT_1_8G_UL3]));
  260. Prev_data[INDEX_ATT_1_8G_UL3] = data_buf[INDEX_ATT_1_8G_UL3];
  261. }
  262. if(Prev_data[INDEX_ATT_1_8G_UL4] != data_buf[INDEX_ATT_1_8G_UL4]){
  263. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,(data_buf[INDEX_ATT_1_8G_UL4]));
  264. Prev_data[INDEX_ATT_1_8G_UL4] = data_buf[INDEX_ATT_1_8G_UL4];
  265. }
  266. if(Prev_data[INDEX_ATT_2_1G_DL1] != data_buf[INDEX_ATT_2_1G_DL1]){
  267. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  268. Prev_data[INDEX_ATT_2_1G_DL1] = data_buf[INDEX_ATT_2_1G_DL1];
  269. }
  270. if(Prev_data[INDEX_ATT_2_1G_DL2] != data_buf[INDEX_ATT_2_1G_DL2]){
  271. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,(data_buf[INDEX_ATT_2_1G_DL2]));
  272. Prev_data[INDEX_ATT_2_1G_DL2] = data_buf[INDEX_ATT_2_1G_DL2];
  273. }
  274. if(Prev_data[INDEX_ATT_2_1G_UL1] != data_buf[INDEX_ATT_2_1G_UL1]){
  275. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  276. Prev_data[INDEX_ATT_2_1G_UL1] = data_buf[INDEX_ATT_2_1G_UL1];
  277. }
  278. if(Prev_data[INDEX_ATT_2_1G_UL2] != data_buf[INDEX_ATT_2_1G_UL2]){
  279. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,(data_buf[INDEX_ATT_2_1G_UL2]));
  280. Prev_data[INDEX_ATT_2_1G_UL2] = data_buf[INDEX_ATT_2_1G_UL2];
  281. }
  282. if(Prev_data[INDEX_ATT_2_1G_UL3] != data_buf[INDEX_ATT_2_1G_UL3]){
  283. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,(data_buf[INDEX_ATT_2_1G_UL3]));
  284. Prev_data[INDEX_ATT_2_1G_UL3] = data_buf[INDEX_ATT_2_1G_UL3];
  285. }
  286. if(Prev_data[INDEX_ATT_2_1G_UL4] != data_buf[INDEX_ATT_2_1G_UL4]){
  287. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,(data_buf[INDEX_ATT_2_1G_UL4]));
  288. Prev_data[INDEX_ATT_2_1G_UL4] = data_buf[INDEX_ATT_2_1G_UL4];
  289. }
  290. if( (Prev_data[INDEX_ATT_3_5G_LOW1] != data_buf[INDEX_ATT_3_5G_LOW1])
  291. ||(Prev_data[INDEX_ATT_3_5G_HIGH1] != data_buf[INDEX_ATT_3_5G_HIGH1])
  292. ||(Prev_data[INDEX_ATT_3_5G_COM1] != data_buf[INDEX_ATT_3_5G_COM1])
  293. ||(Prev_data[INDEX_ATT_3_5G_LOW2] != data_buf[INDEX_ATT_3_5G_LOW2])
  294. ||(Prev_data[INDEX_ATT_3_5G_HIGH2] != data_buf[INDEX_ATT_3_5G_HIGH2])
  295. ||(Prev_data[INDEX_ATT_3_5G_COM2] != data_buf[INDEX_ATT_3_5G_COM2])
  296. ){
  297. ALL_ATT_3_5G.data0 = Prev_data[INDEX_ATT_3_5G_LOW1] = data_buf[INDEX_ATT_3_5G_LOW1];
  298. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_HIGH1] = data_buf[INDEX_ATT_3_5G_HIGH1];
  299. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  300. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_LOW2] = data_buf[INDEX_ATT_3_5G_LOW2];
  301. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_HIGH2] = data_buf[INDEX_ATT_3_5G_HIGH2];
  302. ALL_ATT_3_5G.data5 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  303. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  304. }
  305. if((Prev_data[INDEX_PLL_1_8G_DL_H] != data_buf[INDEX_PLL_1_8G_DL_H])
  306. || (Prev_data[INDEX_PLL_1_8G_DL_L] != data_buf[INDEX_PLL_1_8G_DL_L])
  307. ){
  308. Prev_data[INDEX_PLL_1_8G_DL_H] = data_buf[INDEX_PLL_1_8G_DL_H];
  309. Prev_data[INDEX_PLL_1_8G_DL_L] = data_buf[INDEX_PLL_1_8G_DL_L];
  310. // printf("data_buf[INDEX_PLL_1_8G_DL_H] : %x \r\n",data_buf[INDEX_PLL_1_8G_DL_H]);
  311. // printf("data_buf[INDEX_PLL_1_8G_DL_L] : %x\r\n",data_buf[INDEX_PLL_1_8G_DL_L]);
  312. temp_val = (data_buf[INDEX_PLL_1_8G_DL_H] << 8) | (data_buf[INDEX_PLL_1_8G_DL_L]);
  313. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  314. HAL_Delay(1);
  315. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  316. }
  317. if((Prev_data[INDEX_PLL_1_8G_UL_H] != data_buf[INDEX_PLL_1_8G_UL_H])
  318. || (Prev_data[INDEX_PLL_1_8G_UL_L] != data_buf[INDEX_PLL_1_8G_UL_L])){
  319. temp_val = (data_buf[INDEX_PLL_1_8G_UL_H] << 8) | (data_buf[INDEX_PLL_1_8G_UL_L]);
  320. // printf("data_buf[INDEX_PLL_1_8G_UL_H] : %x \r\n",data_buf[INDEX_PLL_1_8G_UL_H]);
  321. // printf("data_buf[INDEX_PLL_1_8G_UL_L] : %x\r\n",data_buf[INDEX_PLL_1_8G_UL_L]);
  322. Prev_data[INDEX_PLL_1_8G_UL_H] = data_buf[INDEX_PLL_1_8G_UL_H];
  323. Prev_data[INDEX_PLL_1_8G_UL_L] = data_buf[INDEX_PLL_1_8G_UL_L];
  324. // ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x000410,0x038D31,0x9f8092);
  325. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  326. HAL_Delay(1);
  327. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  328. }
  329. if((Prev_data[INDEX_PLL_2_1G_DL_H] != data_buf[INDEX_PLL_2_1G_DL_H])
  330. || (Prev_data[INDEX_PLL_2_1G_DL_L] != data_buf[INDEX_PLL_2_1G_DL_L])){
  331. temp_val = ((data_buf[INDEX_PLL_2_1G_DL_H] << 8) | (data_buf[INDEX_PLL_2_1G_DL_L]));
  332. // printf("data_buf[INDEX_PLL_2_1G_DL_H] : %x \r\n",data_buf[INDEX_PLL_2_1G_DL_H]);
  333. // printf("data_buf[INDEX_PLL_2_1G_DL_L] : %x\r\n",data_buf[INDEX_PLL_2_1G_DL_L]);
  334. Prev_data[INDEX_PLL_2_1G_DL_H] = data_buf[INDEX_PLL_2_1G_DL_H];
  335. Prev_data[INDEX_PLL_2_1G_DL_L] = data_buf[INDEX_PLL_2_1G_DL_L];
  336. // ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,0x4DE71,0x9F8092);
  337. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  338. HAL_Delay(1);
  339. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  340. }
  341. if((Prev_data[INDEX_PLL_2_1G_UL_H] != data_buf[INDEX_PLL_2_1G_UL_H])
  342. || (Prev_data[INDEX_PLL_2_1G_UL_L] != data_buf[INDEX_PLL_2_1G_UL_L])){
  343. Prev_data[INDEX_PLL_2_1G_UL_H] = data_buf[INDEX_PLL_2_1G_UL_H];
  344. Prev_data[INDEX_PLL_2_1G_UL_L] = data_buf[INDEX_PLL_2_1G_UL_L];
  345. // printf("data_buf[INDEX_PLL_2_1G_UL_H] : %x \r\n",data_buf[INDEX_PLL_2_1G_UL_H]);
  346. // printf("data_buf[INDEX_PLL_2_1G_UL_L] : %x\r\n",data_buf[INDEX_PLL_2_1G_UL_L]);
  347. temp_val = (data_buf[INDEX_PLL_2_1G_UL_H] << 8) | (data_buf[INDEX_PLL_2_1G_UL_L]);
  348. // ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x000410,0x59A31,0x9f8092);
  349. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x410,halSynSetFreq(temp_val * 100000),0x9F8092);
  350. HAL_Delay(1);
  351. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  352. }
  353. if((Prev_data[INDEX_PLL_3_5G_DL_H] != data_buf[INDEX_PLL_3_5G_DL_H])
  354. || (Prev_data[INDEX_PLL_3_5G_DL_L] != data_buf[INDEX_PLL_3_5G_DL_L])){
  355. Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H];
  356. Prev_data[INDEX_PLL_3_5G_DL_L] = data_buf[INDEX_PLL_3_5G_DL_L];
  357. temp_val = (data_buf[INDEX_PLL_3_5G_DL_H] << 8) | (data_buf[INDEX_PLL_3_5G_DL_L]);
  358. // temp_reg = ADF4153_Freq_Calc(temp_val * 100000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  359. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  360. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  361. }
  362. if((Prev_data[INDEX_PLL_3_5G_UL_H] != data_buf[INDEX_PLL_3_5G_UL_H])
  363. || (Prev_data[INDEX_PLL_3_5G_UL_L] != data_buf[INDEX_PLL_3_5G_UL_L])){
  364. Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H];
  365. Prev_data[INDEX_PLL_3_5G_UL_L] = data_buf[INDEX_PLL_3_5G_UL_L];
  366. temp_val = (data_buf[INDEX_PLL_3_5G_UL_H] << 8) | (data_buf[INDEX_PLL_3_5G_UL_L]);
  367. // temp_reg = ADF4153_Freq_Calc(temp_val * 100000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  368. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  369. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  370. }
  371. if(Prev_data[INDEX_PLL_LD_6_BIT] != data_buf[INDEX_PLL_LD_6_BIT]){
  372. }
  373. #if 0 // PYJ.2019.07.28_BEGIN --
  374. if(Prev_data[INDEX_DET_1_8G_DL_IN_H] != data_buf[INDEX_DET_1_8G_DL_IN_H]){
  375. }
  376. if(Prev_data[INDEX_DET_1_8G_DL_IN_L] != data_buf[INDEX_DET_1_8G_DL_IN_L]){
  377. }
  378. if(Prev_data[INDEX_DET_1_8G_DL_OUT_H] != data_buf[INDEX_DET_1_8G_DL_OUT_H]){
  379. }
  380. if(Prev_data[INDEX_DET_1_8G_DL_OUT_L] != data_buf[INDEX_DET_1_8G_DL_OUT_L]){
  381. }
  382. if(Prev_data[INDEX_DET_1_8G_UL_IN_H] != data_buf[INDEX_DET_1_8G_UL_IN_H]){
  383. }
  384. if(Prev_data[INDEX_DET_1_8G_UL_IN_L] != data_buf[INDEX_DET_1_8G_UL_IN_L]){
  385. }
  386. if(Prev_data[INDEX_DET_1_8G_UL_OUT_H] != data_buf[INDEX_DET_1_8G_UL_OUT_H]){
  387. }
  388. if(Prev_data[INDEX_DET_1_8G_UL_OUT_L] != data_buf[INDEX_DET_1_8G_UL_OUT_L]){
  389. }
  390. if(Prev_data[INDEX_DET_2_1G_DL_IN_H] != data_buf[INDEX_DET_2_1G_DL_IN_H]){
  391. }
  392. if(Prev_data[INDEX_DET_2_1G_DL_IN_L] != data_buf[INDEX_DET_2_1G_DL_IN_L]){
  393. }
  394. if(Prev_data[INDEX_DET_2_1G_DL_OUT_H] != data_buf[INDEX_DET_2_1G_DL_OUT_H]){
  395. }
  396. if(Prev_data[INDEX_DET_2_1G_DL_OUT_L] != data_buf[INDEX_DET_2_1G_DL_OUT_L]){
  397. }
  398. if(Prev_data[INDEX_DET_2_1G_UL_IN_H] != data_buf[INDEX_DET_2_1G_UL_IN_H]){
  399. }
  400. if(Prev_data[INDEX_DET_2_1G_UL_IN_L] != data_buf[INDEX_DET_2_1G_UL_IN_L]){
  401. }
  402. if(Prev_data[INDEX_DET_2_1G_UL_OUT_H] != data_buf[INDEX_DET_2_1G_UL_OUT_H]){
  403. }
  404. if(Prev_data[INDEX_DET_2_1G_UL_OUT_L] != data_buf[INDEX_DET_2_1G_UL_OUT_L]){
  405. }
  406. if(Prev_data[INDEX_DET_3_5G_DL_IN_H] != data_buf[INDEX_DET_3_5G_DL_IN_H]){
  407. }
  408. if(Prev_data[INDEX_DET_3_5G_DL_IN_L] != data_buf[INDEX_DET_3_5G_DL_IN_L]){
  409. }
  410. if(Prev_data[INDEX_DET_3_5G_DL_OUT_L] != data_buf[INDEX_DET_3_5G_DL_OUT_L]){
  411. }
  412. if(Prev_data[INDEX_DET_3_5G_DL_OUT_H] != data_buf[INDEX_DET_3_5G_DL_OUT_H]){
  413. }
  414. if(Prev_data[INDEX_DET_3_5G_UL_IN_H] != data_buf[INDEX_DET_3_5G_UL_IN_H]){
  415. }
  416. if(Prev_data[INDEX_DET_3_5G_UL_IN_L] != data_buf[INDEX_DET_3_5G_UL_IN_L]){
  417. }
  418. if(Prev_data[INDEX_DET_3_5G_UL_OUT_H] != data_buf[INDEX_DET_3_5G_UL_OUT_H]){
  419. }
  420. if(Prev_data[INDEX_DET_3_5G_UL_OUT_L] != data_buf[INDEX_DET_3_5G_UL_OUT_L]){
  421. }
  422. if(Prev_data[INDEX_RFU_TEMP_H] != data_buf[INDEX_RFU_TEMP_H]){
  423. }
  424. if(Prev_data[INDEX_RFU_TEMP_L] != data_buf[INDEX_RFU_TEMP_L]){
  425. }
  426. if(Prev_data[INDEX__28V_DET_H] != data_buf[INDEX__28V_DET_H]){
  427. }
  428. if(Prev_data[INDEX__28V_DET_L] != data_buf[INDEX__28V_DET_L]){
  429. }
  430. #endif // PYJ.2019.07.28_END --
  431. if(Prev_data[INDEX_ALARM_AC] != data_buf[INDEX_ALARM_AC]){
  432. }
  433. if(Prev_data[INDEX_ALARM_DC] != data_buf[INDEX_ALARM_DC]){
  434. }
  435. if(Prev_data[INDEX_PATH_EN_1_8G_DL] != data_buf[INDEX_PATH_EN_1_8G_DL]){
  436. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_DL,data_buf[INDEX_PATH_EN_1_8G_DL]);
  437. Prev_data[INDEX_PATH_EN_1_8G_DL] = data_buf[INDEX_PATH_EN_1_8G_DL];
  438. }
  439. if(Prev_data[INDEX_PATH_EN_1_8G_UL] != data_buf[INDEX_PATH_EN_1_8G_UL]){
  440. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_UL,data_buf[INDEX_PATH_EN_1_8G_UL]);
  441. Prev_data[INDEX_PATH_EN_1_8G_UL] = data_buf[INDEX_PATH_EN_1_8G_UL];
  442. }
  443. if(Prev_data[INDEX_PATH_EN_2_1G_DL] != data_buf[INDEX_PATH_EN_2_1G_DL]){
  444. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_DL,data_buf[INDEX_PATH_EN_2_1G_DL]);
  445. Prev_data[INDEX_PATH_EN_2_1G_DL] = data_buf[INDEX_PATH_EN_2_1G_DL];
  446. }
  447. if(Prev_data[INDEX_PATH_EN_2_1G_UL] != data_buf[INDEX_PATH_EN_2_1G_UL]){
  448. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_UL,data_buf[INDEX_PATH_EN_2_1G_UL]);
  449. Prev_data[INDEX_PATH_EN_2_1G_UL] = data_buf[INDEX_PATH_EN_2_1G_UL];
  450. }
  451. if(Prev_data[INDEX_PATH_EN_3_5G_L] != data_buf[INDEX_PATH_EN_3_5G_L]){
  452. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_L,data_buf[INDEX_PATH_EN_3_5G_L]);
  453. Prev_data[INDEX_PATH_EN_3_5G_L] = data_buf[INDEX_PATH_EN_3_5G_L];
  454. }
  455. if(Prev_data[INDEX_PATH_EN_3_5G_H] != data_buf[INDEX_PATH_EN_3_5G_H]){
  456. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_H,data_buf[INDEX_PATH_EN_3_5G_H]);
  457. Prev_data[INDEX_PATH_EN_3_5G_H] = data_buf[INDEX_PATH_EN_3_5G_H];
  458. }
  459. if(Prev_data[INDEX_PATH_EN_3_5G_DL] != data_buf[INDEX_PATH_EN_3_5G_DL]){
  460. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_DL,data_buf[INDEX_PATH_EN_3_5G_DL]);
  461. Prev_data[INDEX_PATH_EN_3_5G_DL] = data_buf[INDEX_PATH_EN_3_5G_DL];
  462. }
  463. if(Prev_data[INDEX_PATH_EN_3_5G_UL] != data_buf[INDEX_PATH_EN_3_5G_UL]){
  464. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_UL,data_buf[INDEX_PATH_EN_3_5G_UL]);
  465. Prev_data[INDEX_PATH_EN_3_5G_UL] = data_buf[INDEX_PATH_EN_3_5G_UL];
  466. }
  467. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_H] != data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  468. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_H,data_buf[INDEX_PLL_ON_OFF_3_5G_H]);
  469. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  470. HAL_Delay(1);
  471. // printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_H]);
  472. if(data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  473. // printf("PLL CTRL START !! \r\n");
  474. // temp_val = (Prev_data[INDEX_PLL_3_5G_DL_H] << 8) | (Prev_data[INDEX_PLL_3_5G_DL_L]);
  475. // temp_reg = ADF4153_Freq_Calc(temp_val * 100000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  476. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  477. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  478. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  479. }
  480. }
  481. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_L] != data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  482. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_L,data_buf[INDEX_PLL_ON_OFF_3_5G_L]);
  483. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  484. HAL_Delay(1);
  485. // printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_L]);
  486. if(data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  487. // printf("PLL CTRL START !! \r\n");
  488. // temp_val = (Prev_data[INDEX_PLL_3_5G_UL_H] << 8) | (Prev_data[INDEX_PLL_3_5G_UL_L]);
  489. // temp_reg = ADF4153_Freq_Calc(temp_val * 100000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  490. // temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  491. // ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  492. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  493. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  494. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  495. }
  496. }
  497. if(Prev_data[INDEX_T_SYNC_DL] != data_buf[INDEX_T_SYNC_DL]){
  498. Prev_data[INDEX_T_SYNC_DL] = data_buf[INDEX_T_SYNC_DL];
  499. Power_ON_OFF_Ctrl(INDEX_T_SYNC_DL,data_buf[INDEX_T_SYNC_DL]);
  500. }
  501. if(Prev_data[INDEX__T_SYNC_DL] != data_buf[INDEX__T_SYNC_DL]){
  502. Prev_data[INDEX__T_SYNC_DL] = data_buf[INDEX__T_SYNC_DL];
  503. Power_ON_OFF_Ctrl(INDEX__T_SYNC_DL,data_buf[INDEX__T_SYNC_DL]);
  504. }
  505. if(Prev_data[INDEX_T_SYNC_UL] != data_buf[INDEX_T_SYNC_UL]){
  506. Prev_data[INDEX_T_SYNC_UL] = data_buf[INDEX_T_SYNC_UL];
  507. Power_ON_OFF_Ctrl(INDEX_T_SYNC_UL,data_buf[INDEX_T_SYNC_UL]);
  508. }
  509. if(Prev_data[INDEX__T_SYNC_UL] != data_buf[INDEX__T_SYNC_UL]){
  510. Prev_data[INDEX__T_SYNC_UL] = data_buf[INDEX__T_SYNC_UL];
  511. Power_ON_OFF_Ctrl(INDEX__T_SYNC_UL,data_buf[INDEX__T_SYNC_UL]);
  512. }
  513. if((Prev_data[INDEX_DAC_VCtrl_A_H] != data_buf[INDEX_DAC_VCtrl_A_H])
  514. ||(Prev_data[INDEX_DAC_VCtrl_A_L] != data_buf[INDEX_DAC_VCtrl_A_L])){
  515. ADC_Modify = 1;
  516. Prev_data[INDEX_DAC_VCtrl_A_H] = data_buf[INDEX_DAC_VCtrl_A_H];
  517. Prev_data[INDEX_DAC_VCtrl_A_L] = data_buf[INDEX_DAC_VCtrl_A_L];
  518. }
  519. if((Prev_data[INDEX_DAC_VCtrl_B_H] != data_buf[INDEX_DAC_VCtrl_B_H])
  520. ||(Prev_data[INDEX_DAC_VCtrl_B_L] != data_buf[INDEX_DAC_VCtrl_B_L])){
  521. ADC_Modify = 1;
  522. Prev_data[INDEX_DAC_VCtrl_B_H] = data_buf[INDEX_DAC_VCtrl_B_H];
  523. Prev_data[INDEX_DAC_VCtrl_B_L] = data_buf[INDEX_DAC_VCtrl_B_L];
  524. }
  525. if((Prev_data[INDEX_DAC_VCtrl_C_H] != data_buf[INDEX_DAC_VCtrl_C_H])
  526. ||(Prev_data[INDEX_DAC_VCtrl_C_L] != data_buf[INDEX_DAC_VCtrl_C_L])){
  527. ADC_Modify = 1;
  528. // printf("Prev_data[INDEX_DAC_VCtrl_C_H] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_H]);
  529. // printf("Prev_data[INDEX_DAC_VCtrl_C_L] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_L]);
  530. Prev_data[INDEX_DAC_VCtrl_C_H] = data_buf[INDEX_DAC_VCtrl_C_H];
  531. Prev_data[INDEX_DAC_VCtrl_C_L] = data_buf[INDEX_DAC_VCtrl_C_L];
  532. }
  533. if((Prev_data[INDEX_DAC_VCtrl_D_H] != data_buf[INDEX_DAC_VCtrl_D_H])
  534. ||(Prev_data[INDEX_DAC_VCtrl_D_L] != data_buf[INDEX_DAC_VCtrl_D_L])){
  535. ADC_Modify = 1;
  536. Prev_data[INDEX_DAC_VCtrl_D_H] = data_buf[INDEX_DAC_VCtrl_D_H];
  537. Prev_data[INDEX_DAC_VCtrl_D_L] = data_buf[INDEX_DAC_VCtrl_D_L];
  538. }
  539. if((Prev_data[INDEX_DAC_VCtrl_E_H] != data_buf[INDEX_DAC_VCtrl_E_H])
  540. ||(Prev_data[INDEX_DAC_VCtrl_E_L] != data_buf[INDEX_DAC_VCtrl_E_L])){
  541. ADC_Modify = 1;
  542. Prev_data[INDEX_DAC_VCtrl_E_H] = data_buf[INDEX_DAC_VCtrl_E_H];
  543. Prev_data[INDEX_DAC_VCtrl_E_L] = data_buf[INDEX_DAC_VCtrl_E_L];
  544. }
  545. if((Prev_data[INDEX_DAC_VCtrl_F_H] != data_buf[INDEX_DAC_VCtrl_F_H])
  546. ||(Prev_data[INDEX_DAC_VCtrl_F_L] != data_buf[INDEX_DAC_VCtrl_F_L])){
  547. ADC_Modify = 1;
  548. Prev_data[INDEX_DAC_VCtrl_F_H] = data_buf[INDEX_DAC_VCtrl_F_H];
  549. Prev_data[INDEX_DAC_VCtrl_F_L] = data_buf[INDEX_DAC_VCtrl_F_L];
  550. }
  551. if((Prev_data[INDEX_DAC_VCtrl_G_H] != data_buf[INDEX_DAC_VCtrl_G_H])
  552. ||(Prev_data[INDEX_DAC_VCtrl_G_L] != data_buf[INDEX_DAC_VCtrl_G_L])){
  553. ADC_Modify = 1;
  554. Prev_data[INDEX_DAC_VCtrl_G_H] = data_buf[INDEX_DAC_VCtrl_G_H];
  555. Prev_data[INDEX_DAC_VCtrl_G_L] = data_buf[INDEX_DAC_VCtrl_G_L];
  556. }
  557. if((Prev_data[INDEX_DAC_VCtrl_H_H] != data_buf[INDEX_DAC_VCtrl_H_H])
  558. ||(Prev_data[INDEX_DAC_VCtrl_H_L] != data_buf[INDEX_DAC_VCtrl_H_L])){
  559. ADC_Modify = 1;
  560. Prev_data[INDEX_DAC_VCtrl_H_H] = data_buf[INDEX_DAC_VCtrl_H_H];
  561. Prev_data[INDEX_DAC_VCtrl_H_L] = data_buf[INDEX_DAC_VCtrl_H_L];
  562. }
  563. if(ADC_Modify){
  564. // AD5318_Ctrl(0xF000);
  565. // HAL_Delay(1);
  566. // AD5318_Ctrl(0x800C);
  567. // AD5318_Ctrl(0x2FFF );
  568. // AD5318_Ctrl(0xA000);
  569. // printf("DAC CTRL START \r\n");
  570. // AD5318_Ctrl(0x800C);
  571. // AD5318_Ctrl(0xA000);
  572. // printf("DAC Change\r\n");
  573. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_A_H] << 8 | Prev_data[INDEX_DAC_VCtrl_A_L]));
  574. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_B_H] << 8 | Prev_data[INDEX_DAC_VCtrl_B_L]));
  575. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_C_H] << 8 | Prev_data[INDEX_DAC_VCtrl_C_L]));
  576. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_D_H] << 8 | Prev_data[INDEX_DAC_VCtrl_D_L]));
  577. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_E_H] << 8 | Prev_data[INDEX_DAC_VCtrl_E_L]));
  578. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_F_H] << 8 | Prev_data[INDEX_DAC_VCtrl_F_L]));
  579. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_G_H] << 8 | Prev_data[INDEX_DAC_VCtrl_G_L]));
  580. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  581. }
  582. }
  583. uint8_t temp_crc = 0;
  584. bool RF_Ctrl_Main(uint8_t* data_buf){
  585. bool ret = false;
  586. Bluecell_Prot_t type = data_buf[Type];
  587. ret = RF_Data_Check(&data_buf[Header]); /* ERROR CHECK */
  588. if(ret == false){
  589. HAL_UART_Transmit(&huart1,&data_buf[INDEX_BLUE_HEADER],data_buf[INDEX_BLUE_LENGTH] + 2 + 1,3000);
  590. return ret;
  591. }
  592. switch(type){
  593. case TYPE_BLUECELL_RESET:
  594. for(uint8_t i =0 ; i < data_buf[Length] + 6; i++)
  595. printf("%02x ",data_buf[i]);
  596. printf("Reset Start \r\n");
  597. NVIC_SystemReset();
  598. break;
  599. case TYPE_BLUECELL_SET:
  600. #if 0 // PYJ.2019.07.31_BEGIN --
  601. printf("TYPE_BLUECELL_SET : ");
  602. for(uint8_t i =0 ; i < INDEX_BLUE_EOF + 1; i++)
  603. printf("%02x ",data_buf[i]);
  604. #endif // PYJ.2019.07.31_END --
  605. RF_Operate(&data_buf[Header]);
  606. RF_Status_Ack();
  607. // ADF4153_Freq_Calc(3465500000,40000000,2,5000);
  608. // ADF4153_Freq_Calc(3993450000,40000000,2,5000);
  609. // halSynSetFreq(1995000000);
  610. // halSynSetFreq(1600000000);
  611. // halSynSetFreq(1455000000);
  612. break;
  613. case TYPE_BLUECELL_GET:
  614. #if 0 // PYJ.2019.08.01_BEGIN --
  615. printf("\r\nTYPE_BLUECELL_GET : \r\n");
  616. #endif // PYJ.2019.08.01_END --
  617. RF_Status_Get();
  618. break;
  619. case TYPE_BLUECELL_SAVE:
  620. // printf("\r\nFLASH Write\r\n");
  621. Bluecell_Flash_Write(&Prev_data[INDEX_BLUE_HEADER]);
  622. RF_Status_Ack();
  623. break;
  624. default:
  625. #ifdef DEBUG_PRINT // PYJ.2019.07.27_BEGIN --
  626. printf("Function : %s LINE : %d type : %d \r\n",__func__,__LINE__,type);
  627. #endif
  628. break;
  629. }
  630. return ret;
  631. }