STM32F103_ATTEN_PLL_Zig.list 295 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 0000304c 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 0000011c 08003230 08003230 00013230 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 0800334c 0800334c 0001334c 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08003350 08003350 00013350 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000080 20000000 08003354 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 000015a4 20000080 080033d4 00020080 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20001624 080033d4 00021624 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00020080 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 00019145 00000000 00000000 000200a9 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 000037b0 00000000 00000000 000391ee 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 000075c5 00000000 00000000 0003c99e 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000af8 00000000 00000000 00043f68 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00000e48 00000000 00000000 00044a60 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00006d11 00000000 00000000 000458a8 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004001 00000000 00000000 0004c5b9 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 000505ba 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 0000264c 00000000 00000000 00050638 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000080 .word 0x20000080
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 08003218 .word 0x08003218
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000084 .word 0x20000084
  66. 8000220: 08003218 .word 0x08003218
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f88c bl 8000370 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f842 bl 80002f0 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000018 .word 0x20000018
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f81b bl 80002cc <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f001 fdb8 bl 8001e10 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 200004d0 .word 0x200004d0
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 200004d0 .word 0x200004d0
  185. 080002cc <HAL_NVIC_SetPriorityGrouping>:
  186. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  187. {
  188. uint32_t reg_value;
  189. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  190. reg_value = SCB->AIRCR; /* read old register configuration */
  191. 80002cc: 4a07 ldr r2, [pc, #28] ; (80002ec <HAL_NVIC_SetPriorityGrouping+0x20>)
  192. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  193. reg_value = (reg_value |
  194. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  195. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  196. 80002ce: 0200 lsls r0, r0, #8
  197. reg_value = SCB->AIRCR; /* read old register configuration */
  198. 80002d0: 68d3 ldr r3, [r2, #12]
  199. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  200. 80002d2: f400 60e0 and.w r0, r0, #1792 ; 0x700
  201. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  202. 80002d6: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  203. 80002da: 041b lsls r3, r3, #16
  204. 80002dc: 0c1b lsrs r3, r3, #16
  205. 80002de: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  206. 80002e2: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  207. reg_value = (reg_value |
  208. 80002e6: 4303 orrs r3, r0
  209. SCB->AIRCR = reg_value;
  210. 80002e8: 60d3 str r3, [r2, #12]
  211. 80002ea: 4770 bx lr
  212. 80002ec: e000ed00 .word 0xe000ed00
  213. 080002f0 <HAL_NVIC_SetPriority>:
  214. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  215. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  216. */
  217. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  218. {
  219. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  220. 80002f0: 4b17 ldr r3, [pc, #92] ; (8000350 <HAL_NVIC_SetPriority+0x60>)
  221. * This parameter can be a value between 0 and 15
  222. * A lower priority value indicates a higher priority.
  223. * @retval None
  224. */
  225. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  226. {
  227. 80002f2: b530 push {r4, r5, lr}
  228. 80002f4: 68dc ldr r4, [r3, #12]
  229. 80002f6: f3c4 2402 ubfx r4, r4, #8, #3
  230. {
  231. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  232. uint32_t PreemptPriorityBits;
  233. uint32_t SubPriorityBits;
  234. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  235. 80002fa: f1c4 0307 rsb r3, r4, #7
  236. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  237. 80002fe: 1d25 adds r5, r4, #4
  238. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  239. 8000300: 2b04 cmp r3, #4
  240. 8000302: bf28 it cs
  241. 8000304: 2304 movcs r3, #4
  242. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  243. 8000306: 2d06 cmp r5, #6
  244. return (
  245. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  246. 8000308: f04f 0501 mov.w r5, #1
  247. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  248. 800030c: bf98 it ls
  249. 800030e: 2400 movls r4, #0
  250. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  251. 8000310: fa05 f303 lsl.w r3, r5, r3
  252. 8000314: f103 33ff add.w r3, r3, #4294967295
  253. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  254. 8000318: bf88 it hi
  255. 800031a: 3c03 subhi r4, #3
  256. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  257. 800031c: 4019 ands r1, r3
  258. 800031e: 40a1 lsls r1, r4
  259. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  260. 8000320: fa05 f404 lsl.w r4, r5, r4
  261. 8000324: 3c01 subs r4, #1
  262. 8000326: 4022 ands r2, r4
  263. if ((int32_t)(IRQn) < 0)
  264. 8000328: 2800 cmp r0, #0
  265. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  266. 800032a: ea42 0201 orr.w r2, r2, r1
  267. 800032e: ea4f 1202 mov.w r2, r2, lsl #4
  268. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  269. 8000332: bfaf iteee ge
  270. 8000334: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  271. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  272. 8000338: 4b06 ldrlt r3, [pc, #24] ; (8000354 <HAL_NVIC_SetPriority+0x64>)
  273. 800033a: f000 000f andlt.w r0, r0, #15
  274. 800033e: b2d2 uxtblt r2, r2
  275. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  276. 8000340: bfa5 ittet ge
  277. 8000342: b2d2 uxtbge r2, r2
  278. 8000344: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  279. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  280. 8000348: 541a strblt r2, [r3, r0]
  281. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  282. 800034a: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  283. 800034e: bd30 pop {r4, r5, pc}
  284. 8000350: e000ed00 .word 0xe000ed00
  285. 8000354: e000ed14 .word 0xe000ed14
  286. 08000358 <HAL_NVIC_EnableIRQ>:
  287. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  288. 8000358: 2301 movs r3, #1
  289. 800035a: 0942 lsrs r2, r0, #5
  290. 800035c: f000 001f and.w r0, r0, #31
  291. 8000360: fa03 f000 lsl.w r0, r3, r0
  292. 8000364: 4b01 ldr r3, [pc, #4] ; (800036c <HAL_NVIC_EnableIRQ+0x14>)
  293. 8000366: f843 0022 str.w r0, [r3, r2, lsl #2]
  294. 800036a: 4770 bx lr
  295. 800036c: e000e100 .word 0xe000e100
  296. 08000370 <HAL_SYSTICK_Config>:
  297. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  298. must contain a vendor-specific implementation of this function.
  299. */
  300. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  301. {
  302. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  303. 8000370: 3801 subs r0, #1
  304. 8000372: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  305. 8000376: d20a bcs.n 800038e <HAL_SYSTICK_Config+0x1e>
  306. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  307. 8000378: 21f0 movs r1, #240 ; 0xf0
  308. {
  309. return (1UL); /* Reload value impossible */
  310. }
  311. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  312. 800037a: 4b06 ldr r3, [pc, #24] ; (8000394 <HAL_SYSTICK_Config+0x24>)
  313. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  314. 800037c: 4a06 ldr r2, [pc, #24] ; (8000398 <HAL_SYSTICK_Config+0x28>)
  315. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  316. 800037e: 6058 str r0, [r3, #4]
  317. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  318. 8000380: f882 1023 strb.w r1, [r2, #35] ; 0x23
  319. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  320. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  321. 8000384: 2000 movs r0, #0
  322. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  323. 8000386: 2207 movs r2, #7
  324. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  325. 8000388: 6098 str r0, [r3, #8]
  326. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  327. 800038a: 601a str r2, [r3, #0]
  328. 800038c: 4770 bx lr
  329. return (1UL); /* Reload value impossible */
  330. 800038e: 2001 movs r0, #1
  331. * - 1 Function failed.
  332. */
  333. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  334. {
  335. return SysTick_Config(TicksNumb);
  336. }
  337. 8000390: 4770 bx lr
  338. 8000392: bf00 nop
  339. 8000394: e000e010 .word 0xe000e010
  340. 8000398: e000ed00 .word 0xe000ed00
  341. 0800039c <HAL_DMA_Init>:
  342. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  343. * the configuration information for the specified DMA Channel.
  344. * @retval HAL status
  345. */
  346. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  347. {
  348. 800039c: b510 push {r4, lr}
  349. uint32_t tmp = 0U;
  350. /* Check the DMA handle allocation */
  351. if(hdma == NULL)
  352. 800039e: 2800 cmp r0, #0
  353. 80003a0: d032 beq.n 8000408 <HAL_DMA_Init+0x6c>
  354. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  355. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  356. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  357. /* calculation of the channel index */
  358. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  359. 80003a2: 6801 ldr r1, [r0, #0]
  360. 80003a4: 4b19 ldr r3, [pc, #100] ; (800040c <HAL_DMA_Init+0x70>)
  361. 80003a6: 2414 movs r4, #20
  362. 80003a8: 4299 cmp r1, r3
  363. 80003aa: d825 bhi.n 80003f8 <HAL_DMA_Init+0x5c>
  364. {
  365. /* DMA1 */
  366. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  367. 80003ac: 4a18 ldr r2, [pc, #96] ; (8000410 <HAL_DMA_Init+0x74>)
  368. hdma->DmaBaseAddress = DMA1;
  369. 80003ae: f2a3 4307 subw r3, r3, #1031 ; 0x407
  370. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  371. 80003b2: 440a add r2, r1
  372. 80003b4: fbb2 f2f4 udiv r2, r2, r4
  373. 80003b8: 0092 lsls r2, r2, #2
  374. 80003ba: 6402 str r2, [r0, #64] ; 0x40
  375. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  376. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  377. DMA_CCR_DIR));
  378. /* Prepare the DMA Channel configuration */
  379. tmp |= hdma->Init.Direction |
  380. 80003bc: 6884 ldr r4, [r0, #8]
  381. hdma->DmaBaseAddress = DMA2;
  382. 80003be: 63c3 str r3, [r0, #60] ; 0x3c
  383. tmp |= hdma->Init.Direction |
  384. 80003c0: 6843 ldr r3, [r0, #4]
  385. tmp = hdma->Instance->CCR;
  386. 80003c2: 680a ldr r2, [r1, #0]
  387. tmp |= hdma->Init.Direction |
  388. 80003c4: 4323 orrs r3, r4
  389. hdma->Init.PeriphInc | hdma->Init.MemInc |
  390. 80003c6: 68c4 ldr r4, [r0, #12]
  391. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  392. 80003c8: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  393. hdma->Init.PeriphInc | hdma->Init.MemInc |
  394. 80003cc: 4323 orrs r3, r4
  395. 80003ce: 6904 ldr r4, [r0, #16]
  396. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  397. 80003d0: f022 0230 bic.w r2, r2, #48 ; 0x30
  398. hdma->Init.PeriphInc | hdma->Init.MemInc |
  399. 80003d4: 4323 orrs r3, r4
  400. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  401. 80003d6: 6944 ldr r4, [r0, #20]
  402. 80003d8: 4323 orrs r3, r4
  403. 80003da: 6984 ldr r4, [r0, #24]
  404. 80003dc: 4323 orrs r3, r4
  405. hdma->Init.Mode | hdma->Init.Priority;
  406. 80003de: 69c4 ldr r4, [r0, #28]
  407. 80003e0: 4323 orrs r3, r4
  408. tmp |= hdma->Init.Direction |
  409. 80003e2: 4313 orrs r3, r2
  410. /* Write to DMA Channel CR register */
  411. hdma->Instance->CCR = tmp;
  412. 80003e4: 600b str r3, [r1, #0]
  413. /* Initialise the error code */
  414. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  415. /* Initialize the DMA state*/
  416. hdma->State = HAL_DMA_STATE_READY;
  417. 80003e6: 2201 movs r2, #1
  418. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  419. 80003e8: 2300 movs r3, #0
  420. hdma->State = HAL_DMA_STATE_READY;
  421. 80003ea: f880 2021 strb.w r2, [r0, #33] ; 0x21
  422. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  423. 80003ee: 6383 str r3, [r0, #56] ; 0x38
  424. /* Allocate lock resource and initialize it */
  425. hdma->Lock = HAL_UNLOCKED;
  426. 80003f0: f880 3020 strb.w r3, [r0, #32]
  427. return HAL_OK;
  428. 80003f4: 4618 mov r0, r3
  429. 80003f6: bd10 pop {r4, pc}
  430. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  431. 80003f8: 4b06 ldr r3, [pc, #24] ; (8000414 <HAL_DMA_Init+0x78>)
  432. 80003fa: 440b add r3, r1
  433. 80003fc: fbb3 f3f4 udiv r3, r3, r4
  434. 8000400: 009b lsls r3, r3, #2
  435. 8000402: 6403 str r3, [r0, #64] ; 0x40
  436. hdma->DmaBaseAddress = DMA2;
  437. 8000404: 4b04 ldr r3, [pc, #16] ; (8000418 <HAL_DMA_Init+0x7c>)
  438. 8000406: e7d9 b.n 80003bc <HAL_DMA_Init+0x20>
  439. return HAL_ERROR;
  440. 8000408: 2001 movs r0, #1
  441. }
  442. 800040a: bd10 pop {r4, pc}
  443. 800040c: 40020407 .word 0x40020407
  444. 8000410: bffdfff8 .word 0xbffdfff8
  445. 8000414: bffdfbf8 .word 0xbffdfbf8
  446. 8000418: 40020400 .word 0x40020400
  447. 0800041c <HAL_DMA_Start_IT>:
  448. * @param DstAddress: The destination memory Buffer address
  449. * @param DataLength: The length of data to be transferred from source to destination
  450. * @retval HAL status
  451. */
  452. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  453. {
  454. 800041c: b5f0 push {r4, r5, r6, r7, lr}
  455. /* Check the parameters */
  456. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  457. /* Process locked */
  458. __HAL_LOCK(hdma);
  459. 800041e: f890 4020 ldrb.w r4, [r0, #32]
  460. 8000422: 2c01 cmp r4, #1
  461. 8000424: d035 beq.n 8000492 <HAL_DMA_Start_IT+0x76>
  462. 8000426: 2401 movs r4, #1
  463. if(HAL_DMA_STATE_READY == hdma->State)
  464. 8000428: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  465. __HAL_LOCK(hdma);
  466. 800042c: f880 4020 strb.w r4, [r0, #32]
  467. if(HAL_DMA_STATE_READY == hdma->State)
  468. 8000430: 42a5 cmp r5, r4
  469. 8000432: f04f 0600 mov.w r6, #0
  470. 8000436: f04f 0402 mov.w r4, #2
  471. 800043a: d128 bne.n 800048e <HAL_DMA_Start_IT+0x72>
  472. {
  473. /* Change DMA peripheral state */
  474. hdma->State = HAL_DMA_STATE_BUSY;
  475. 800043c: f880 4021 strb.w r4, [r0, #33] ; 0x21
  476. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  477. /* Disable the peripheral */
  478. __HAL_DMA_DISABLE(hdma);
  479. 8000440: 6804 ldr r4, [r0, #0]
  480. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  481. 8000442: 6386 str r6, [r0, #56] ; 0x38
  482. __HAL_DMA_DISABLE(hdma);
  483. 8000444: 6826 ldr r6, [r4, #0]
  484. * @retval HAL status
  485. */
  486. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  487. {
  488. /* Clear all flags */
  489. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  490. 8000446: 6c07 ldr r7, [r0, #64] ; 0x40
  491. __HAL_DMA_DISABLE(hdma);
  492. 8000448: f026 0601 bic.w r6, r6, #1
  493. 800044c: 6026 str r6, [r4, #0]
  494. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  495. 800044e: 6bc6 ldr r6, [r0, #60] ; 0x3c
  496. 8000450: 40bd lsls r5, r7
  497. 8000452: 6075 str r5, [r6, #4]
  498. /* Configure DMA Channel data length */
  499. hdma->Instance->CNDTR = DataLength;
  500. 8000454: 6063 str r3, [r4, #4]
  501. /* Memory to Peripheral */
  502. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  503. 8000456: 6843 ldr r3, [r0, #4]
  504. 8000458: 6805 ldr r5, [r0, #0]
  505. 800045a: 2b10 cmp r3, #16
  506. if(NULL != hdma->XferHalfCpltCallback)
  507. 800045c: 6ac3 ldr r3, [r0, #44] ; 0x2c
  508. {
  509. /* Configure DMA Channel destination address */
  510. hdma->Instance->CPAR = DstAddress;
  511. 800045e: bf0b itete eq
  512. 8000460: 60a2 streq r2, [r4, #8]
  513. }
  514. /* Peripheral to Memory */
  515. else
  516. {
  517. /* Configure DMA Channel source address */
  518. hdma->Instance->CPAR = SrcAddress;
  519. 8000462: 60a1 strne r1, [r4, #8]
  520. hdma->Instance->CMAR = SrcAddress;
  521. 8000464: 60e1 streq r1, [r4, #12]
  522. /* Configure DMA Channel destination address */
  523. hdma->Instance->CMAR = DstAddress;
  524. 8000466: 60e2 strne r2, [r4, #12]
  525. if(NULL != hdma->XferHalfCpltCallback)
  526. 8000468: b14b cbz r3, 800047e <HAL_DMA_Start_IT+0x62>
  527. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  528. 800046a: 6823 ldr r3, [r4, #0]
  529. 800046c: f043 030e orr.w r3, r3, #14
  530. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  531. 8000470: 6023 str r3, [r4, #0]
  532. __HAL_DMA_ENABLE(hdma);
  533. 8000472: 682b ldr r3, [r5, #0]
  534. HAL_StatusTypeDef status = HAL_OK;
  535. 8000474: 2000 movs r0, #0
  536. __HAL_DMA_ENABLE(hdma);
  537. 8000476: f043 0301 orr.w r3, r3, #1
  538. 800047a: 602b str r3, [r5, #0]
  539. 800047c: bdf0 pop {r4, r5, r6, r7, pc}
  540. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  541. 800047e: 6823 ldr r3, [r4, #0]
  542. 8000480: f023 0304 bic.w r3, r3, #4
  543. 8000484: 6023 str r3, [r4, #0]
  544. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  545. 8000486: 6823 ldr r3, [r4, #0]
  546. 8000488: f043 030a orr.w r3, r3, #10
  547. 800048c: e7f0 b.n 8000470 <HAL_DMA_Start_IT+0x54>
  548. __HAL_UNLOCK(hdma);
  549. 800048e: f880 6020 strb.w r6, [r0, #32]
  550. __HAL_LOCK(hdma);
  551. 8000492: 2002 movs r0, #2
  552. }
  553. 8000494: bdf0 pop {r4, r5, r6, r7, pc}
  554. ...
  555. 08000498 <HAL_DMA_Abort_IT>:
  556. if(HAL_DMA_STATE_BUSY != hdma->State)
  557. 8000498: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  558. {
  559. 800049c: b510 push {r4, lr}
  560. if(HAL_DMA_STATE_BUSY != hdma->State)
  561. 800049e: 2b02 cmp r3, #2
  562. 80004a0: d003 beq.n 80004aa <HAL_DMA_Abort_IT+0x12>
  563. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  564. 80004a2: 2304 movs r3, #4
  565. 80004a4: 6383 str r3, [r0, #56] ; 0x38
  566. status = HAL_ERROR;
  567. 80004a6: 2001 movs r0, #1
  568. 80004a8: bd10 pop {r4, pc}
  569. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  570. 80004aa: 6803 ldr r3, [r0, #0]
  571. 80004ac: 681a ldr r2, [r3, #0]
  572. 80004ae: f022 020e bic.w r2, r2, #14
  573. 80004b2: 601a str r2, [r3, #0]
  574. __HAL_DMA_DISABLE(hdma);
  575. 80004b4: 681a ldr r2, [r3, #0]
  576. 80004b6: f022 0201 bic.w r2, r2, #1
  577. 80004ba: 601a str r2, [r3, #0]
  578. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  579. 80004bc: 4a29 ldr r2, [pc, #164] ; (8000564 <HAL_DMA_Abort_IT+0xcc>)
  580. 80004be: 4293 cmp r3, r2
  581. 80004c0: d924 bls.n 800050c <HAL_DMA_Abort_IT+0x74>
  582. 80004c2: f502 7262 add.w r2, r2, #904 ; 0x388
  583. 80004c6: 4293 cmp r3, r2
  584. 80004c8: d019 beq.n 80004fe <HAL_DMA_Abort_IT+0x66>
  585. 80004ca: 3214 adds r2, #20
  586. 80004cc: 4293 cmp r3, r2
  587. 80004ce: d018 beq.n 8000502 <HAL_DMA_Abort_IT+0x6a>
  588. 80004d0: 3214 adds r2, #20
  589. 80004d2: 4293 cmp r3, r2
  590. 80004d4: d017 beq.n 8000506 <HAL_DMA_Abort_IT+0x6e>
  591. 80004d6: 3214 adds r2, #20
  592. 80004d8: 4293 cmp r3, r2
  593. 80004da: bf0c ite eq
  594. 80004dc: f44f 5380 moveq.w r3, #4096 ; 0x1000
  595. 80004e0: f44f 3380 movne.w r3, #65536 ; 0x10000
  596. 80004e4: 4a20 ldr r2, [pc, #128] ; (8000568 <HAL_DMA_Abort_IT+0xd0>)
  597. 80004e6: 6053 str r3, [r2, #4]
  598. hdma->State = HAL_DMA_STATE_READY;
  599. 80004e8: 2301 movs r3, #1
  600. __HAL_UNLOCK(hdma);
  601. 80004ea: 2400 movs r4, #0
  602. hdma->State = HAL_DMA_STATE_READY;
  603. 80004ec: f880 3021 strb.w r3, [r0, #33] ; 0x21
  604. if(hdma->XferAbortCallback != NULL)
  605. 80004f0: 6b43 ldr r3, [r0, #52] ; 0x34
  606. __HAL_UNLOCK(hdma);
  607. 80004f2: f880 4020 strb.w r4, [r0, #32]
  608. if(hdma->XferAbortCallback != NULL)
  609. 80004f6: b39b cbz r3, 8000560 <HAL_DMA_Abort_IT+0xc8>
  610. hdma->XferAbortCallback(hdma);
  611. 80004f8: 4798 blx r3
  612. HAL_StatusTypeDef status = HAL_OK;
  613. 80004fa: 4620 mov r0, r4
  614. 80004fc: bd10 pop {r4, pc}
  615. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  616. 80004fe: 2301 movs r3, #1
  617. 8000500: e7f0 b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  618. 8000502: 2310 movs r3, #16
  619. 8000504: e7ee b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  620. 8000506: f44f 7380 mov.w r3, #256 ; 0x100
  621. 800050a: e7eb b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  622. 800050c: 4917 ldr r1, [pc, #92] ; (800056c <HAL_DMA_Abort_IT+0xd4>)
  623. 800050e: 428b cmp r3, r1
  624. 8000510: d016 beq.n 8000540 <HAL_DMA_Abort_IT+0xa8>
  625. 8000512: 3114 adds r1, #20
  626. 8000514: 428b cmp r3, r1
  627. 8000516: d015 beq.n 8000544 <HAL_DMA_Abort_IT+0xac>
  628. 8000518: 3114 adds r1, #20
  629. 800051a: 428b cmp r3, r1
  630. 800051c: d014 beq.n 8000548 <HAL_DMA_Abort_IT+0xb0>
  631. 800051e: 3114 adds r1, #20
  632. 8000520: 428b cmp r3, r1
  633. 8000522: d014 beq.n 800054e <HAL_DMA_Abort_IT+0xb6>
  634. 8000524: 3114 adds r1, #20
  635. 8000526: 428b cmp r3, r1
  636. 8000528: d014 beq.n 8000554 <HAL_DMA_Abort_IT+0xbc>
  637. 800052a: 3114 adds r1, #20
  638. 800052c: 428b cmp r3, r1
  639. 800052e: d014 beq.n 800055a <HAL_DMA_Abort_IT+0xc2>
  640. 8000530: 4293 cmp r3, r2
  641. 8000532: bf14 ite ne
  642. 8000534: f44f 3380 movne.w r3, #65536 ; 0x10000
  643. 8000538: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  644. 800053c: 4a0c ldr r2, [pc, #48] ; (8000570 <HAL_DMA_Abort_IT+0xd8>)
  645. 800053e: e7d2 b.n 80004e6 <HAL_DMA_Abort_IT+0x4e>
  646. 8000540: 2301 movs r3, #1
  647. 8000542: e7fb b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  648. 8000544: 2310 movs r3, #16
  649. 8000546: e7f9 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  650. 8000548: f44f 7380 mov.w r3, #256 ; 0x100
  651. 800054c: e7f6 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  652. 800054e: f44f 5380 mov.w r3, #4096 ; 0x1000
  653. 8000552: e7f3 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  654. 8000554: f44f 3380 mov.w r3, #65536 ; 0x10000
  655. 8000558: e7f0 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  656. 800055a: f44f 1380 mov.w r3, #1048576 ; 0x100000
  657. 800055e: e7ed b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  658. HAL_StatusTypeDef status = HAL_OK;
  659. 8000560: 4618 mov r0, r3
  660. }
  661. 8000562: bd10 pop {r4, pc}
  662. 8000564: 40020080 .word 0x40020080
  663. 8000568: 40020400 .word 0x40020400
  664. 800056c: 40020008 .word 0x40020008
  665. 8000570: 40020000 .word 0x40020000
  666. 08000574 <HAL_DMA_IRQHandler>:
  667. {
  668. 8000574: b470 push {r4, r5, r6}
  669. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  670. 8000576: 2504 movs r5, #4
  671. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  672. 8000578: 6bc6 ldr r6, [r0, #60] ; 0x3c
  673. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  674. 800057a: 6c02 ldr r2, [r0, #64] ; 0x40
  675. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  676. 800057c: 6834 ldr r4, [r6, #0]
  677. uint32_t source_it = hdma->Instance->CCR;
  678. 800057e: 6803 ldr r3, [r0, #0]
  679. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  680. 8000580: 4095 lsls r5, r2
  681. 8000582: 4225 tst r5, r4
  682. uint32_t source_it = hdma->Instance->CCR;
  683. 8000584: 6819 ldr r1, [r3, #0]
  684. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  685. 8000586: d055 beq.n 8000634 <HAL_DMA_IRQHandler+0xc0>
  686. 8000588: 074d lsls r5, r1, #29
  687. 800058a: d553 bpl.n 8000634 <HAL_DMA_IRQHandler+0xc0>
  688. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  689. 800058c: 681a ldr r2, [r3, #0]
  690. 800058e: 0696 lsls r6, r2, #26
  691. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  692. 8000590: bf5e ittt pl
  693. 8000592: 681a ldrpl r2, [r3, #0]
  694. 8000594: f022 0204 bicpl.w r2, r2, #4
  695. 8000598: 601a strpl r2, [r3, #0]
  696. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  697. 800059a: 4a60 ldr r2, [pc, #384] ; (800071c <HAL_DMA_IRQHandler+0x1a8>)
  698. 800059c: 4293 cmp r3, r2
  699. 800059e: d91f bls.n 80005e0 <HAL_DMA_IRQHandler+0x6c>
  700. 80005a0: f502 7262 add.w r2, r2, #904 ; 0x388
  701. 80005a4: 4293 cmp r3, r2
  702. 80005a6: d014 beq.n 80005d2 <HAL_DMA_IRQHandler+0x5e>
  703. 80005a8: 3214 adds r2, #20
  704. 80005aa: 4293 cmp r3, r2
  705. 80005ac: d013 beq.n 80005d6 <HAL_DMA_IRQHandler+0x62>
  706. 80005ae: 3214 adds r2, #20
  707. 80005b0: 4293 cmp r3, r2
  708. 80005b2: d012 beq.n 80005da <HAL_DMA_IRQHandler+0x66>
  709. 80005b4: 3214 adds r2, #20
  710. 80005b6: 4293 cmp r3, r2
  711. 80005b8: bf0c ite eq
  712. 80005ba: f44f 4380 moveq.w r3, #16384 ; 0x4000
  713. 80005be: f44f 2380 movne.w r3, #262144 ; 0x40000
  714. 80005c2: 4a57 ldr r2, [pc, #348] ; (8000720 <HAL_DMA_IRQHandler+0x1ac>)
  715. 80005c4: 6053 str r3, [r2, #4]
  716. if(hdma->XferHalfCpltCallback != NULL)
  717. 80005c6: 6ac3 ldr r3, [r0, #44] ; 0x2c
  718. if (hdma->XferErrorCallback != NULL)
  719. 80005c8: 2b00 cmp r3, #0
  720. 80005ca: f000 80a5 beq.w 8000718 <HAL_DMA_IRQHandler+0x1a4>
  721. }
  722. 80005ce: bc70 pop {r4, r5, r6}
  723. hdma->XferErrorCallback(hdma);
  724. 80005d0: 4718 bx r3
  725. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  726. 80005d2: 2304 movs r3, #4
  727. 80005d4: e7f5 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  728. 80005d6: 2340 movs r3, #64 ; 0x40
  729. 80005d8: e7f3 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  730. 80005da: f44f 6380 mov.w r3, #1024 ; 0x400
  731. 80005de: e7f0 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  732. 80005e0: 4950 ldr r1, [pc, #320] ; (8000724 <HAL_DMA_IRQHandler+0x1b0>)
  733. 80005e2: 428b cmp r3, r1
  734. 80005e4: d016 beq.n 8000614 <HAL_DMA_IRQHandler+0xa0>
  735. 80005e6: 3114 adds r1, #20
  736. 80005e8: 428b cmp r3, r1
  737. 80005ea: d015 beq.n 8000618 <HAL_DMA_IRQHandler+0xa4>
  738. 80005ec: 3114 adds r1, #20
  739. 80005ee: 428b cmp r3, r1
  740. 80005f0: d014 beq.n 800061c <HAL_DMA_IRQHandler+0xa8>
  741. 80005f2: 3114 adds r1, #20
  742. 80005f4: 428b cmp r3, r1
  743. 80005f6: d014 beq.n 8000622 <HAL_DMA_IRQHandler+0xae>
  744. 80005f8: 3114 adds r1, #20
  745. 80005fa: 428b cmp r3, r1
  746. 80005fc: d014 beq.n 8000628 <HAL_DMA_IRQHandler+0xb4>
  747. 80005fe: 3114 adds r1, #20
  748. 8000600: 428b cmp r3, r1
  749. 8000602: d014 beq.n 800062e <HAL_DMA_IRQHandler+0xba>
  750. 8000604: 4293 cmp r3, r2
  751. 8000606: bf14 ite ne
  752. 8000608: f44f 2380 movne.w r3, #262144 ; 0x40000
  753. 800060c: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  754. 8000610: 4a45 ldr r2, [pc, #276] ; (8000728 <HAL_DMA_IRQHandler+0x1b4>)
  755. 8000612: e7d7 b.n 80005c4 <HAL_DMA_IRQHandler+0x50>
  756. 8000614: 2304 movs r3, #4
  757. 8000616: e7fb b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  758. 8000618: 2340 movs r3, #64 ; 0x40
  759. 800061a: e7f9 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  760. 800061c: f44f 6380 mov.w r3, #1024 ; 0x400
  761. 8000620: e7f6 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  762. 8000622: f44f 4380 mov.w r3, #16384 ; 0x4000
  763. 8000626: e7f3 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  764. 8000628: f44f 2380 mov.w r3, #262144 ; 0x40000
  765. 800062c: e7f0 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  766. 800062e: f44f 0380 mov.w r3, #4194304 ; 0x400000
  767. 8000632: e7ed b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  768. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  769. 8000634: 2502 movs r5, #2
  770. 8000636: 4095 lsls r5, r2
  771. 8000638: 4225 tst r5, r4
  772. 800063a: d057 beq.n 80006ec <HAL_DMA_IRQHandler+0x178>
  773. 800063c: 078d lsls r5, r1, #30
  774. 800063e: d555 bpl.n 80006ec <HAL_DMA_IRQHandler+0x178>
  775. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  776. 8000640: 681a ldr r2, [r3, #0]
  777. 8000642: 0694 lsls r4, r2, #26
  778. 8000644: d406 bmi.n 8000654 <HAL_DMA_IRQHandler+0xe0>
  779. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  780. 8000646: 681a ldr r2, [r3, #0]
  781. 8000648: f022 020a bic.w r2, r2, #10
  782. 800064c: 601a str r2, [r3, #0]
  783. hdma->State = HAL_DMA_STATE_READY;
  784. 800064e: 2201 movs r2, #1
  785. 8000650: f880 2021 strb.w r2, [r0, #33] ; 0x21
  786. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  787. 8000654: 4a31 ldr r2, [pc, #196] ; (800071c <HAL_DMA_IRQHandler+0x1a8>)
  788. 8000656: 4293 cmp r3, r2
  789. 8000658: d91e bls.n 8000698 <HAL_DMA_IRQHandler+0x124>
  790. 800065a: f502 7262 add.w r2, r2, #904 ; 0x388
  791. 800065e: 4293 cmp r3, r2
  792. 8000660: d013 beq.n 800068a <HAL_DMA_IRQHandler+0x116>
  793. 8000662: 3214 adds r2, #20
  794. 8000664: 4293 cmp r3, r2
  795. 8000666: d012 beq.n 800068e <HAL_DMA_IRQHandler+0x11a>
  796. 8000668: 3214 adds r2, #20
  797. 800066a: 4293 cmp r3, r2
  798. 800066c: d011 beq.n 8000692 <HAL_DMA_IRQHandler+0x11e>
  799. 800066e: 3214 adds r2, #20
  800. 8000670: 4293 cmp r3, r2
  801. 8000672: bf0c ite eq
  802. 8000674: f44f 5300 moveq.w r3, #8192 ; 0x2000
  803. 8000678: f44f 3300 movne.w r3, #131072 ; 0x20000
  804. 800067c: 4a28 ldr r2, [pc, #160] ; (8000720 <HAL_DMA_IRQHandler+0x1ac>)
  805. 800067e: 6053 str r3, [r2, #4]
  806. __HAL_UNLOCK(hdma);
  807. 8000680: 2300 movs r3, #0
  808. 8000682: f880 3020 strb.w r3, [r0, #32]
  809. if(hdma->XferCpltCallback != NULL)
  810. 8000686: 6a83 ldr r3, [r0, #40] ; 0x28
  811. 8000688: e79e b.n 80005c8 <HAL_DMA_IRQHandler+0x54>
  812. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  813. 800068a: 2302 movs r3, #2
  814. 800068c: e7f6 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  815. 800068e: 2320 movs r3, #32
  816. 8000690: e7f4 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  817. 8000692: f44f 7300 mov.w r3, #512 ; 0x200
  818. 8000696: e7f1 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  819. 8000698: 4922 ldr r1, [pc, #136] ; (8000724 <HAL_DMA_IRQHandler+0x1b0>)
  820. 800069a: 428b cmp r3, r1
  821. 800069c: d016 beq.n 80006cc <HAL_DMA_IRQHandler+0x158>
  822. 800069e: 3114 adds r1, #20
  823. 80006a0: 428b cmp r3, r1
  824. 80006a2: d015 beq.n 80006d0 <HAL_DMA_IRQHandler+0x15c>
  825. 80006a4: 3114 adds r1, #20
  826. 80006a6: 428b cmp r3, r1
  827. 80006a8: d014 beq.n 80006d4 <HAL_DMA_IRQHandler+0x160>
  828. 80006aa: 3114 adds r1, #20
  829. 80006ac: 428b cmp r3, r1
  830. 80006ae: d014 beq.n 80006da <HAL_DMA_IRQHandler+0x166>
  831. 80006b0: 3114 adds r1, #20
  832. 80006b2: 428b cmp r3, r1
  833. 80006b4: d014 beq.n 80006e0 <HAL_DMA_IRQHandler+0x16c>
  834. 80006b6: 3114 adds r1, #20
  835. 80006b8: 428b cmp r3, r1
  836. 80006ba: d014 beq.n 80006e6 <HAL_DMA_IRQHandler+0x172>
  837. 80006bc: 4293 cmp r3, r2
  838. 80006be: bf14 ite ne
  839. 80006c0: f44f 3300 movne.w r3, #131072 ; 0x20000
  840. 80006c4: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  841. 80006c8: 4a17 ldr r2, [pc, #92] ; (8000728 <HAL_DMA_IRQHandler+0x1b4>)
  842. 80006ca: e7d8 b.n 800067e <HAL_DMA_IRQHandler+0x10a>
  843. 80006cc: 2302 movs r3, #2
  844. 80006ce: e7fb b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  845. 80006d0: 2320 movs r3, #32
  846. 80006d2: e7f9 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  847. 80006d4: f44f 7300 mov.w r3, #512 ; 0x200
  848. 80006d8: e7f6 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  849. 80006da: f44f 5300 mov.w r3, #8192 ; 0x2000
  850. 80006de: e7f3 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  851. 80006e0: f44f 3300 mov.w r3, #131072 ; 0x20000
  852. 80006e4: e7f0 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  853. 80006e6: f44f 1300 mov.w r3, #2097152 ; 0x200000
  854. 80006ea: e7ed b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  855. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  856. 80006ec: 2508 movs r5, #8
  857. 80006ee: 4095 lsls r5, r2
  858. 80006f0: 4225 tst r5, r4
  859. 80006f2: d011 beq.n 8000718 <HAL_DMA_IRQHandler+0x1a4>
  860. 80006f4: 0709 lsls r1, r1, #28
  861. 80006f6: d50f bpl.n 8000718 <HAL_DMA_IRQHandler+0x1a4>
  862. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  863. 80006f8: 6819 ldr r1, [r3, #0]
  864. 80006fa: f021 010e bic.w r1, r1, #14
  865. 80006fe: 6019 str r1, [r3, #0]
  866. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  867. 8000700: 2301 movs r3, #1
  868. 8000702: fa03 f202 lsl.w r2, r3, r2
  869. 8000706: 6072 str r2, [r6, #4]
  870. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  871. 8000708: 6383 str r3, [r0, #56] ; 0x38
  872. hdma->State = HAL_DMA_STATE_READY;
  873. 800070a: f880 3021 strb.w r3, [r0, #33] ; 0x21
  874. __HAL_UNLOCK(hdma);
  875. 800070e: 2300 movs r3, #0
  876. 8000710: f880 3020 strb.w r3, [r0, #32]
  877. if (hdma->XferErrorCallback != NULL)
  878. 8000714: 6b03 ldr r3, [r0, #48] ; 0x30
  879. 8000716: e757 b.n 80005c8 <HAL_DMA_IRQHandler+0x54>
  880. }
  881. 8000718: bc70 pop {r4, r5, r6}
  882. 800071a: 4770 bx lr
  883. 800071c: 40020080 .word 0x40020080
  884. 8000720: 40020400 .word 0x40020400
  885. 8000724: 40020008 .word 0x40020008
  886. 8000728: 40020000 .word 0x40020000
  887. 0800072c <FLASH_SetErrorCode>:
  888. uint32_t flags = 0U;
  889. #if defined(FLASH_BANK2_END)
  890. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  891. #else
  892. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  893. 800072c: 4a11 ldr r2, [pc, #68] ; (8000774 <FLASH_SetErrorCode+0x48>)
  894. 800072e: 68d3 ldr r3, [r2, #12]
  895. 8000730: f013 0310 ands.w r3, r3, #16
  896. 8000734: d005 beq.n 8000742 <FLASH_SetErrorCode+0x16>
  897. #endif /* FLASH_BANK2_END */
  898. {
  899. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  900. 8000736: 4910 ldr r1, [pc, #64] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  901. 8000738: 69cb ldr r3, [r1, #28]
  902. 800073a: f043 0302 orr.w r3, r3, #2
  903. 800073e: 61cb str r3, [r1, #28]
  904. #if defined(FLASH_BANK2_END)
  905. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  906. #else
  907. flags |= FLASH_FLAG_WRPERR;
  908. 8000740: 2310 movs r3, #16
  909. #endif /* FLASH_BANK2_END */
  910. }
  911. #if defined(FLASH_BANK2_END)
  912. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  913. #else
  914. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  915. 8000742: 68d2 ldr r2, [r2, #12]
  916. 8000744: 0750 lsls r0, r2, #29
  917. 8000746: d506 bpl.n 8000756 <FLASH_SetErrorCode+0x2a>
  918. #endif /* FLASH_BANK2_END */
  919. {
  920. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  921. 8000748: 490b ldr r1, [pc, #44] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  922. #if defined(FLASH_BANK2_END)
  923. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  924. #else
  925. flags |= FLASH_FLAG_PGERR;
  926. 800074a: f043 0304 orr.w r3, r3, #4
  927. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  928. 800074e: 69ca ldr r2, [r1, #28]
  929. 8000750: f042 0201 orr.w r2, r2, #1
  930. 8000754: 61ca str r2, [r1, #28]
  931. #endif /* FLASH_BANK2_END */
  932. }
  933. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  934. 8000756: 4a07 ldr r2, [pc, #28] ; (8000774 <FLASH_SetErrorCode+0x48>)
  935. 8000758: 69d1 ldr r1, [r2, #28]
  936. 800075a: 07c9 lsls r1, r1, #31
  937. 800075c: d508 bpl.n 8000770 <FLASH_SetErrorCode+0x44>
  938. {
  939. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  940. 800075e: 4806 ldr r0, [pc, #24] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  941. 8000760: 69c1 ldr r1, [r0, #28]
  942. 8000762: f041 0104 orr.w r1, r1, #4
  943. 8000766: 61c1 str r1, [r0, #28]
  944. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  945. 8000768: 69d1 ldr r1, [r2, #28]
  946. 800076a: f021 0101 bic.w r1, r1, #1
  947. 800076e: 61d1 str r1, [r2, #28]
  948. }
  949. /* Clear FLASH error pending bits */
  950. __HAL_FLASH_CLEAR_FLAG(flags);
  951. 8000770: 60d3 str r3, [r2, #12]
  952. 8000772: 4770 bx lr
  953. 8000774: 40022000 .word 0x40022000
  954. 8000778: 200004d8 .word 0x200004d8
  955. 0800077c <HAL_FLASH_Unlock>:
  956. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  957. 800077c: 4b06 ldr r3, [pc, #24] ; (8000798 <HAL_FLASH_Unlock+0x1c>)
  958. 800077e: 6918 ldr r0, [r3, #16]
  959. 8000780: f010 0080 ands.w r0, r0, #128 ; 0x80
  960. 8000784: d007 beq.n 8000796 <HAL_FLASH_Unlock+0x1a>
  961. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  962. 8000786: 4a05 ldr r2, [pc, #20] ; (800079c <HAL_FLASH_Unlock+0x20>)
  963. 8000788: 605a str r2, [r3, #4]
  964. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  965. 800078a: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  966. 800078e: 605a str r2, [r3, #4]
  967. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  968. 8000790: 6918 ldr r0, [r3, #16]
  969. HAL_StatusTypeDef status = HAL_OK;
  970. 8000792: f3c0 10c0 ubfx r0, r0, #7, #1
  971. }
  972. 8000796: 4770 bx lr
  973. 8000798: 40022000 .word 0x40022000
  974. 800079c: 45670123 .word 0x45670123
  975. 080007a0 <HAL_FLASH_Lock>:
  976. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  977. 80007a0: 4a03 ldr r2, [pc, #12] ; (80007b0 <HAL_FLASH_Lock+0x10>)
  978. }
  979. 80007a2: 2000 movs r0, #0
  980. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  981. 80007a4: 6913 ldr r3, [r2, #16]
  982. 80007a6: f043 0380 orr.w r3, r3, #128 ; 0x80
  983. 80007aa: 6113 str r3, [r2, #16]
  984. }
  985. 80007ac: 4770 bx lr
  986. 80007ae: bf00 nop
  987. 80007b0: 40022000 .word 0x40022000
  988. 080007b4 <FLASH_WaitForLastOperation>:
  989. {
  990. 80007b4: b5f8 push {r3, r4, r5, r6, r7, lr}
  991. 80007b6: 4606 mov r6, r0
  992. uint32_t tickstart = HAL_GetTick();
  993. 80007b8: f7ff fd82 bl 80002c0 <HAL_GetTick>
  994. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  995. 80007bc: 4c11 ldr r4, [pc, #68] ; (8000804 <FLASH_WaitForLastOperation+0x50>)
  996. uint32_t tickstart = HAL_GetTick();
  997. 80007be: 4607 mov r7, r0
  998. 80007c0: 4625 mov r5, r4
  999. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1000. 80007c2: 68e3 ldr r3, [r4, #12]
  1001. 80007c4: 07d8 lsls r0, r3, #31
  1002. 80007c6: d412 bmi.n 80007ee <FLASH_WaitForLastOperation+0x3a>
  1003. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1004. 80007c8: 68e3 ldr r3, [r4, #12]
  1005. 80007ca: 0699 lsls r1, r3, #26
  1006. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1007. 80007cc: bf44 itt mi
  1008. 80007ce: 2320 movmi r3, #32
  1009. 80007d0: 60e3 strmi r3, [r4, #12]
  1010. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1011. 80007d2: 68eb ldr r3, [r5, #12]
  1012. 80007d4: 06da lsls r2, r3, #27
  1013. 80007d6: d406 bmi.n 80007e6 <FLASH_WaitForLastOperation+0x32>
  1014. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1015. 80007d8: 69eb ldr r3, [r5, #28]
  1016. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1017. 80007da: 07db lsls r3, r3, #31
  1018. 80007dc: d403 bmi.n 80007e6 <FLASH_WaitForLastOperation+0x32>
  1019. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1020. 80007de: 68e8 ldr r0, [r5, #12]
  1021. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1022. 80007e0: f010 0004 ands.w r0, r0, #4
  1023. 80007e4: d002 beq.n 80007ec <FLASH_WaitForLastOperation+0x38>
  1024. FLASH_SetErrorCode();
  1025. 80007e6: f7ff ffa1 bl 800072c <FLASH_SetErrorCode>
  1026. return HAL_ERROR;
  1027. 80007ea: 2001 movs r0, #1
  1028. }
  1029. 80007ec: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1030. if (Timeout != HAL_MAX_DELAY)
  1031. 80007ee: 1c73 adds r3, r6, #1
  1032. 80007f0: d0e7 beq.n 80007c2 <FLASH_WaitForLastOperation+0xe>
  1033. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1034. 80007f2: b90e cbnz r6, 80007f8 <FLASH_WaitForLastOperation+0x44>
  1035. return HAL_TIMEOUT;
  1036. 80007f4: 2003 movs r0, #3
  1037. 80007f6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1038. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1039. 80007f8: f7ff fd62 bl 80002c0 <HAL_GetTick>
  1040. 80007fc: 1bc0 subs r0, r0, r7
  1041. 80007fe: 4286 cmp r6, r0
  1042. 8000800: d2df bcs.n 80007c2 <FLASH_WaitForLastOperation+0xe>
  1043. 8000802: e7f7 b.n 80007f4 <FLASH_WaitForLastOperation+0x40>
  1044. 8000804: 40022000 .word 0x40022000
  1045. 08000808 <HAL_FLASH_Program>:
  1046. {
  1047. 8000808: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1048. __HAL_LOCK(&pFlash);
  1049. 800080c: 4c1f ldr r4, [pc, #124] ; (800088c <HAL_FLASH_Program+0x84>)
  1050. {
  1051. 800080e: 4699 mov r9, r3
  1052. __HAL_LOCK(&pFlash);
  1053. 8000810: 7e23 ldrb r3, [r4, #24]
  1054. {
  1055. 8000812: 4605 mov r5, r0
  1056. __HAL_LOCK(&pFlash);
  1057. 8000814: 2b01 cmp r3, #1
  1058. {
  1059. 8000816: 460f mov r7, r1
  1060. 8000818: 4690 mov r8, r2
  1061. __HAL_LOCK(&pFlash);
  1062. 800081a: d033 beq.n 8000884 <HAL_FLASH_Program+0x7c>
  1063. 800081c: 2301 movs r3, #1
  1064. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1065. 800081e: f24c 3050 movw r0, #50000 ; 0xc350
  1066. __HAL_LOCK(&pFlash);
  1067. 8000822: 7623 strb r3, [r4, #24]
  1068. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1069. 8000824: f7ff ffc6 bl 80007b4 <FLASH_WaitForLastOperation>
  1070. if(status == HAL_OK)
  1071. 8000828: bb40 cbnz r0, 800087c <HAL_FLASH_Program+0x74>
  1072. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1073. 800082a: 2d01 cmp r5, #1
  1074. 800082c: d003 beq.n 8000836 <HAL_FLASH_Program+0x2e>
  1075. nbiterations = 4U;
  1076. 800082e: 2d02 cmp r5, #2
  1077. 8000830: bf0c ite eq
  1078. 8000832: 2502 moveq r5, #2
  1079. 8000834: 2504 movne r5, #4
  1080. 8000836: 2600 movs r6, #0
  1081. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1082. 8000838: 46b2 mov sl, r6
  1083. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1084. 800083a: f8df b054 ldr.w fp, [pc, #84] ; 8000890 <HAL_FLASH_Program+0x88>
  1085. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1086. 800083e: 0132 lsls r2, r6, #4
  1087. 8000840: 4640 mov r0, r8
  1088. 8000842: 4649 mov r1, r9
  1089. 8000844: f7ff fcee bl 8000224 <__aeabi_llsr>
  1090. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1091. 8000848: f8c4 a01c str.w sl, [r4, #28]
  1092. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1093. 800084c: f8db 3010 ldr.w r3, [fp, #16]
  1094. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1095. 8000850: b280 uxth r0, r0
  1096. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1097. 8000852: f043 0301 orr.w r3, r3, #1
  1098. 8000856: f8cb 3010 str.w r3, [fp, #16]
  1099. *(__IO uint16_t*)Address = Data;
  1100. 800085a: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1101. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1102. 800085e: f24c 3050 movw r0, #50000 ; 0xc350
  1103. 8000862: f7ff ffa7 bl 80007b4 <FLASH_WaitForLastOperation>
  1104. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1105. 8000866: f8db 3010 ldr.w r3, [fp, #16]
  1106. 800086a: f023 0301 bic.w r3, r3, #1
  1107. 800086e: f8cb 3010 str.w r3, [fp, #16]
  1108. if (status != HAL_OK)
  1109. 8000872: b918 cbnz r0, 800087c <HAL_FLASH_Program+0x74>
  1110. 8000874: 3601 adds r6, #1
  1111. for (index = 0U; index < nbiterations; index++)
  1112. 8000876: b2f3 uxtb r3, r6
  1113. 8000878: 429d cmp r5, r3
  1114. 800087a: d8e0 bhi.n 800083e <HAL_FLASH_Program+0x36>
  1115. __HAL_UNLOCK(&pFlash);
  1116. 800087c: 2300 movs r3, #0
  1117. 800087e: 7623 strb r3, [r4, #24]
  1118. return status;
  1119. 8000880: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1120. __HAL_LOCK(&pFlash);
  1121. 8000884: 2002 movs r0, #2
  1122. }
  1123. 8000886: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1124. 800088a: bf00 nop
  1125. 800088c: 200004d8 .word 0x200004d8
  1126. 8000890: 40022000 .word 0x40022000
  1127. 08000894 <FLASH_MassErase.isra.0>:
  1128. {
  1129. /* Check the parameters */
  1130. assert_param(IS_FLASH_BANK(Banks));
  1131. /* Clean the error context */
  1132. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1133. 8000894: 2200 movs r2, #0
  1134. 8000896: 4b06 ldr r3, [pc, #24] ; (80008b0 <FLASH_MassErase.isra.0+0x1c>)
  1135. 8000898: 61da str r2, [r3, #28]
  1136. #if !defined(FLASH_BANK2_END)
  1137. /* Prevent unused argument(s) compilation warning */
  1138. UNUSED(Banks);
  1139. #endif /* FLASH_BANK2_END */
  1140. /* Only bank1 will be erased*/
  1141. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1142. 800089a: 4b06 ldr r3, [pc, #24] ; (80008b4 <FLASH_MassErase.isra.0+0x20>)
  1143. 800089c: 691a ldr r2, [r3, #16]
  1144. 800089e: f042 0204 orr.w r2, r2, #4
  1145. 80008a2: 611a str r2, [r3, #16]
  1146. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1147. 80008a4: 691a ldr r2, [r3, #16]
  1148. 80008a6: f042 0240 orr.w r2, r2, #64 ; 0x40
  1149. 80008aa: 611a str r2, [r3, #16]
  1150. 80008ac: 4770 bx lr
  1151. 80008ae: bf00 nop
  1152. 80008b0: 200004d8 .word 0x200004d8
  1153. 80008b4: 40022000 .word 0x40022000
  1154. 080008b8 <FLASH_PageErase>:
  1155. * @retval None
  1156. */
  1157. void FLASH_PageErase(uint32_t PageAddress)
  1158. {
  1159. /* Clean the error context */
  1160. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1161. 80008b8: 2200 movs r2, #0
  1162. 80008ba: 4b06 ldr r3, [pc, #24] ; (80008d4 <FLASH_PageErase+0x1c>)
  1163. 80008bc: 61da str r2, [r3, #28]
  1164. }
  1165. else
  1166. {
  1167. #endif /* FLASH_BANK2_END */
  1168. /* Proceed to erase the page */
  1169. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1170. 80008be: 4b06 ldr r3, [pc, #24] ; (80008d8 <FLASH_PageErase+0x20>)
  1171. 80008c0: 691a ldr r2, [r3, #16]
  1172. 80008c2: f042 0202 orr.w r2, r2, #2
  1173. 80008c6: 611a str r2, [r3, #16]
  1174. WRITE_REG(FLASH->AR, PageAddress);
  1175. 80008c8: 6158 str r0, [r3, #20]
  1176. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1177. 80008ca: 691a ldr r2, [r3, #16]
  1178. 80008cc: f042 0240 orr.w r2, r2, #64 ; 0x40
  1179. 80008d0: 611a str r2, [r3, #16]
  1180. 80008d2: 4770 bx lr
  1181. 80008d4: 200004d8 .word 0x200004d8
  1182. 80008d8: 40022000 .word 0x40022000
  1183. 080008dc <HAL_FLASHEx_Erase>:
  1184. {
  1185. 80008dc: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1186. __HAL_LOCK(&pFlash);
  1187. 80008e0: 4d23 ldr r5, [pc, #140] ; (8000970 <HAL_FLASHEx_Erase+0x94>)
  1188. {
  1189. 80008e2: 4607 mov r7, r0
  1190. __HAL_LOCK(&pFlash);
  1191. 80008e4: 7e2b ldrb r3, [r5, #24]
  1192. {
  1193. 80008e6: 4688 mov r8, r1
  1194. __HAL_LOCK(&pFlash);
  1195. 80008e8: 2b01 cmp r3, #1
  1196. 80008ea: d03d beq.n 8000968 <HAL_FLASHEx_Erase+0x8c>
  1197. 80008ec: 2401 movs r4, #1
  1198. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1199. 80008ee: 6803 ldr r3, [r0, #0]
  1200. __HAL_LOCK(&pFlash);
  1201. 80008f0: 762c strb r4, [r5, #24]
  1202. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1203. 80008f2: 2b02 cmp r3, #2
  1204. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1205. 80008f4: f24c 3050 movw r0, #50000 ; 0xc350
  1206. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1207. 80008f8: d113 bne.n 8000922 <HAL_FLASHEx_Erase+0x46>
  1208. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1209. 80008fa: f7ff ff5b bl 80007b4 <FLASH_WaitForLastOperation>
  1210. 80008fe: b120 cbz r0, 800090a <HAL_FLASHEx_Erase+0x2e>
  1211. HAL_StatusTypeDef status = HAL_ERROR;
  1212. 8000900: 2001 movs r0, #1
  1213. __HAL_UNLOCK(&pFlash);
  1214. 8000902: 2300 movs r3, #0
  1215. 8000904: 762b strb r3, [r5, #24]
  1216. return status;
  1217. 8000906: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1218. FLASH_MassErase(FLASH_BANK_1);
  1219. 800090a: f7ff ffc3 bl 8000894 <FLASH_MassErase.isra.0>
  1220. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1221. 800090e: f24c 3050 movw r0, #50000 ; 0xc350
  1222. 8000912: f7ff ff4f bl 80007b4 <FLASH_WaitForLastOperation>
  1223. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1224. 8000916: 4a17 ldr r2, [pc, #92] ; (8000974 <HAL_FLASHEx_Erase+0x98>)
  1225. 8000918: 6913 ldr r3, [r2, #16]
  1226. 800091a: f023 0304 bic.w r3, r3, #4
  1227. 800091e: 6113 str r3, [r2, #16]
  1228. 8000920: e7ef b.n 8000902 <HAL_FLASHEx_Erase+0x26>
  1229. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1230. 8000922: f7ff ff47 bl 80007b4 <FLASH_WaitForLastOperation>
  1231. 8000926: 2800 cmp r0, #0
  1232. 8000928: d1ea bne.n 8000900 <HAL_FLASHEx_Erase+0x24>
  1233. *PageError = 0xFFFFFFFFU;
  1234. 800092a: f04f 33ff mov.w r3, #4294967295
  1235. 800092e: f8c8 3000 str.w r3, [r8]
  1236. HAL_StatusTypeDef status = HAL_ERROR;
  1237. 8000932: 4620 mov r0, r4
  1238. for(address = pEraseInit->PageAddress;
  1239. 8000934: 68be ldr r6, [r7, #8]
  1240. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1241. 8000936: 4c0f ldr r4, [pc, #60] ; (8000974 <HAL_FLASHEx_Erase+0x98>)
  1242. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1243. 8000938: 68fa ldr r2, [r7, #12]
  1244. 800093a: 68bb ldr r3, [r7, #8]
  1245. 800093c: eb03 23c2 add.w r3, r3, r2, lsl #11
  1246. for(address = pEraseInit->PageAddress;
  1247. 8000940: 429e cmp r6, r3
  1248. 8000942: d2de bcs.n 8000902 <HAL_FLASHEx_Erase+0x26>
  1249. FLASH_PageErase(address);
  1250. 8000944: 4630 mov r0, r6
  1251. 8000946: f7ff ffb7 bl 80008b8 <FLASH_PageErase>
  1252. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1253. 800094a: f24c 3050 movw r0, #50000 ; 0xc350
  1254. 800094e: f7ff ff31 bl 80007b4 <FLASH_WaitForLastOperation>
  1255. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1256. 8000952: 6923 ldr r3, [r4, #16]
  1257. 8000954: f023 0302 bic.w r3, r3, #2
  1258. 8000958: 6123 str r3, [r4, #16]
  1259. if (status != HAL_OK)
  1260. 800095a: b110 cbz r0, 8000962 <HAL_FLASHEx_Erase+0x86>
  1261. *PageError = address;
  1262. 800095c: f8c8 6000 str.w r6, [r8]
  1263. break;
  1264. 8000960: e7cf b.n 8000902 <HAL_FLASHEx_Erase+0x26>
  1265. address += FLASH_PAGE_SIZE)
  1266. 8000962: f506 6600 add.w r6, r6, #2048 ; 0x800
  1267. 8000966: e7e7 b.n 8000938 <HAL_FLASHEx_Erase+0x5c>
  1268. __HAL_LOCK(&pFlash);
  1269. 8000968: 2002 movs r0, #2
  1270. }
  1271. 800096a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1272. 800096e: bf00 nop
  1273. 8000970: 200004d8 .word 0x200004d8
  1274. 8000974: 40022000 .word 0x40022000
  1275. 08000978 <HAL_GPIO_Init>:
  1276. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1277. * the configuration information for the specified GPIO peripheral.
  1278. * @retval None
  1279. */
  1280. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1281. {
  1282. 8000978: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1283. uint32_t position;
  1284. uint32_t ioposition = 0x00U;
  1285. uint32_t iocurrent = 0x00U;
  1286. uint32_t temp = 0x00U;
  1287. uint32_t config = 0x00U;
  1288. 800097c: 2200 movs r2, #0
  1289. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1290. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1291. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1292. /* Configure the port pins */
  1293. for (position = 0U; position < GPIO_NUMBER; position++)
  1294. 800097e: 4616 mov r6, r2
  1295. /*--------------------- EXTI Mode Configuration ------------------------*/
  1296. /* Configure the External Interrupt or event for the current IO */
  1297. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1298. {
  1299. /* Enable AFIO Clock */
  1300. __HAL_RCC_AFIO_CLK_ENABLE();
  1301. 8000980: 4f6c ldr r7, [pc, #432] ; (8000b34 <HAL_GPIO_Init+0x1bc>)
  1302. 8000982: 4b6d ldr r3, [pc, #436] ; (8000b38 <HAL_GPIO_Init+0x1c0>)
  1303. temp = AFIO->EXTICR[position >> 2U];
  1304. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1305. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1306. 8000984: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b40 <HAL_GPIO_Init+0x1c8>
  1307. switch (GPIO_Init->Mode)
  1308. 8000988: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b44 <HAL_GPIO_Init+0x1cc>
  1309. ioposition = (0x01U << position);
  1310. 800098c: f04f 0801 mov.w r8, #1
  1311. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1312. 8000990: 680c ldr r4, [r1, #0]
  1313. ioposition = (0x01U << position);
  1314. 8000992: fa08 f806 lsl.w r8, r8, r6
  1315. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1316. 8000996: ea08 0404 and.w r4, r8, r4
  1317. if (iocurrent == ioposition)
  1318. 800099a: 45a0 cmp r8, r4
  1319. 800099c: f040 8085 bne.w 8000aaa <HAL_GPIO_Init+0x132>
  1320. switch (GPIO_Init->Mode)
  1321. 80009a0: 684d ldr r5, [r1, #4]
  1322. 80009a2: 2d12 cmp r5, #18
  1323. 80009a4: f000 80b7 beq.w 8000b16 <HAL_GPIO_Init+0x19e>
  1324. 80009a8: f200 808d bhi.w 8000ac6 <HAL_GPIO_Init+0x14e>
  1325. 80009ac: 2d02 cmp r5, #2
  1326. 80009ae: f000 80af beq.w 8000b10 <HAL_GPIO_Init+0x198>
  1327. 80009b2: f200 8081 bhi.w 8000ab8 <HAL_GPIO_Init+0x140>
  1328. 80009b6: 2d00 cmp r5, #0
  1329. 80009b8: f000 8091 beq.w 8000ade <HAL_GPIO_Init+0x166>
  1330. 80009bc: 2d01 cmp r5, #1
  1331. 80009be: f000 80a5 beq.w 8000b0c <HAL_GPIO_Init+0x194>
  1332. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1333. 80009c2: f04f 090f mov.w r9, #15
  1334. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1335. 80009c6: 2cff cmp r4, #255 ; 0xff
  1336. 80009c8: bf93 iteet ls
  1337. 80009ca: 4682 movls sl, r0
  1338. 80009cc: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1339. 80009d0: 3d08 subhi r5, #8
  1340. 80009d2: f8d0 b000 ldrls.w fp, [r0]
  1341. 80009d6: bf92 itee ls
  1342. 80009d8: 00b5 lslls r5, r6, #2
  1343. 80009da: f8d0 b004 ldrhi.w fp, [r0, #4]
  1344. 80009de: 00ad lslhi r5, r5, #2
  1345. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1346. 80009e0: fa09 f805 lsl.w r8, r9, r5
  1347. 80009e4: ea2b 0808 bic.w r8, fp, r8
  1348. 80009e8: fa02 f505 lsl.w r5, r2, r5
  1349. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1350. 80009ec: bf88 it hi
  1351. 80009ee: f100 0a04 addhi.w sl, r0, #4
  1352. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1353. 80009f2: ea48 0505 orr.w r5, r8, r5
  1354. 80009f6: f8ca 5000 str.w r5, [sl]
  1355. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1356. 80009fa: f8d1 a004 ldr.w sl, [r1, #4]
  1357. 80009fe: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1358. 8000a02: d052 beq.n 8000aaa <HAL_GPIO_Init+0x132>
  1359. __HAL_RCC_AFIO_CLK_ENABLE();
  1360. 8000a04: 69bd ldr r5, [r7, #24]
  1361. 8000a06: f026 0803 bic.w r8, r6, #3
  1362. 8000a0a: f045 0501 orr.w r5, r5, #1
  1363. 8000a0e: 61bd str r5, [r7, #24]
  1364. 8000a10: 69bd ldr r5, [r7, #24]
  1365. 8000a12: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1366. 8000a16: f005 0501 and.w r5, r5, #1
  1367. 8000a1a: 9501 str r5, [sp, #4]
  1368. 8000a1c: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1369. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1370. 8000a20: f006 0b03 and.w fp, r6, #3
  1371. __HAL_RCC_AFIO_CLK_ENABLE();
  1372. 8000a24: 9d01 ldr r5, [sp, #4]
  1373. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1374. 8000a26: ea4f 0b8b mov.w fp, fp, lsl #2
  1375. temp = AFIO->EXTICR[position >> 2U];
  1376. 8000a2a: f8d8 5008 ldr.w r5, [r8, #8]
  1377. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1378. 8000a2e: fa09 f90b lsl.w r9, r9, fp
  1379. 8000a32: ea25 0909 bic.w r9, r5, r9
  1380. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1381. 8000a36: 4d41 ldr r5, [pc, #260] ; (8000b3c <HAL_GPIO_Init+0x1c4>)
  1382. 8000a38: 42a8 cmp r0, r5
  1383. 8000a3a: d071 beq.n 8000b20 <HAL_GPIO_Init+0x1a8>
  1384. 8000a3c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1385. 8000a40: 42a8 cmp r0, r5
  1386. 8000a42: d06f beq.n 8000b24 <HAL_GPIO_Init+0x1ac>
  1387. 8000a44: f505 6580 add.w r5, r5, #1024 ; 0x400
  1388. 8000a48: 42a8 cmp r0, r5
  1389. 8000a4a: d06d beq.n 8000b28 <HAL_GPIO_Init+0x1b0>
  1390. 8000a4c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1391. 8000a50: 42a8 cmp r0, r5
  1392. 8000a52: d06b beq.n 8000b2c <HAL_GPIO_Init+0x1b4>
  1393. 8000a54: f505 6580 add.w r5, r5, #1024 ; 0x400
  1394. 8000a58: 42a8 cmp r0, r5
  1395. 8000a5a: d069 beq.n 8000b30 <HAL_GPIO_Init+0x1b8>
  1396. 8000a5c: 4570 cmp r0, lr
  1397. 8000a5e: bf0c ite eq
  1398. 8000a60: 2505 moveq r5, #5
  1399. 8000a62: 2506 movne r5, #6
  1400. 8000a64: fa05 f50b lsl.w r5, r5, fp
  1401. 8000a68: ea45 0509 orr.w r5, r5, r9
  1402. AFIO->EXTICR[position >> 2U] = temp;
  1403. 8000a6c: f8c8 5008 str.w r5, [r8, #8]
  1404. /* Configure the interrupt mask */
  1405. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1406. {
  1407. SET_BIT(EXTI->IMR, iocurrent);
  1408. 8000a70: 681d ldr r5, [r3, #0]
  1409. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1410. 8000a72: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1411. SET_BIT(EXTI->IMR, iocurrent);
  1412. 8000a76: bf14 ite ne
  1413. 8000a78: 4325 orrne r5, r4
  1414. }
  1415. else
  1416. {
  1417. CLEAR_BIT(EXTI->IMR, iocurrent);
  1418. 8000a7a: 43a5 biceq r5, r4
  1419. 8000a7c: 601d str r5, [r3, #0]
  1420. }
  1421. /* Configure the event mask */
  1422. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1423. {
  1424. SET_BIT(EXTI->EMR, iocurrent);
  1425. 8000a7e: 685d ldr r5, [r3, #4]
  1426. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1427. 8000a80: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1428. SET_BIT(EXTI->EMR, iocurrent);
  1429. 8000a84: bf14 ite ne
  1430. 8000a86: 4325 orrne r5, r4
  1431. }
  1432. else
  1433. {
  1434. CLEAR_BIT(EXTI->EMR, iocurrent);
  1435. 8000a88: 43a5 biceq r5, r4
  1436. 8000a8a: 605d str r5, [r3, #4]
  1437. }
  1438. /* Enable or disable the rising trigger */
  1439. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1440. {
  1441. SET_BIT(EXTI->RTSR, iocurrent);
  1442. 8000a8c: 689d ldr r5, [r3, #8]
  1443. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1444. 8000a8e: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1445. SET_BIT(EXTI->RTSR, iocurrent);
  1446. 8000a92: bf14 ite ne
  1447. 8000a94: 4325 orrne r5, r4
  1448. }
  1449. else
  1450. {
  1451. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1452. 8000a96: 43a5 biceq r5, r4
  1453. 8000a98: 609d str r5, [r3, #8]
  1454. }
  1455. /* Enable or disable the falling trigger */
  1456. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1457. {
  1458. SET_BIT(EXTI->FTSR, iocurrent);
  1459. 8000a9a: 68dd ldr r5, [r3, #12]
  1460. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1461. 8000a9c: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1462. SET_BIT(EXTI->FTSR, iocurrent);
  1463. 8000aa0: bf14 ite ne
  1464. 8000aa2: 432c orrne r4, r5
  1465. }
  1466. else
  1467. {
  1468. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1469. 8000aa4: ea25 0404 biceq.w r4, r5, r4
  1470. 8000aa8: 60dc str r4, [r3, #12]
  1471. for (position = 0U; position < GPIO_NUMBER; position++)
  1472. 8000aaa: 3601 adds r6, #1
  1473. 8000aac: 2e10 cmp r6, #16
  1474. 8000aae: f47f af6d bne.w 800098c <HAL_GPIO_Init+0x14>
  1475. }
  1476. }
  1477. }
  1478. }
  1479. }
  1480. 8000ab2: b003 add sp, #12
  1481. 8000ab4: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1482. switch (GPIO_Init->Mode)
  1483. 8000ab8: 2d03 cmp r5, #3
  1484. 8000aba: d025 beq.n 8000b08 <HAL_GPIO_Init+0x190>
  1485. 8000abc: 2d11 cmp r5, #17
  1486. 8000abe: d180 bne.n 80009c2 <HAL_GPIO_Init+0x4a>
  1487. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1488. 8000ac0: 68ca ldr r2, [r1, #12]
  1489. 8000ac2: 3204 adds r2, #4
  1490. break;
  1491. 8000ac4: e77d b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1492. switch (GPIO_Init->Mode)
  1493. 8000ac6: 4565 cmp r5, ip
  1494. 8000ac8: d009 beq.n 8000ade <HAL_GPIO_Init+0x166>
  1495. 8000aca: d812 bhi.n 8000af2 <HAL_GPIO_Init+0x17a>
  1496. 8000acc: f8df 9078 ldr.w r9, [pc, #120] ; 8000b48 <HAL_GPIO_Init+0x1d0>
  1497. 8000ad0: 454d cmp r5, r9
  1498. 8000ad2: d004 beq.n 8000ade <HAL_GPIO_Init+0x166>
  1499. 8000ad4: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1500. 8000ad8: 454d cmp r5, r9
  1501. 8000ada: f47f af72 bne.w 80009c2 <HAL_GPIO_Init+0x4a>
  1502. if (GPIO_Init->Pull == GPIO_NOPULL)
  1503. 8000ade: 688a ldr r2, [r1, #8]
  1504. 8000ae0: b1e2 cbz r2, 8000b1c <HAL_GPIO_Init+0x1a4>
  1505. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1506. 8000ae2: 2a01 cmp r2, #1
  1507. GPIOx->BSRR = ioposition;
  1508. 8000ae4: bf0c ite eq
  1509. 8000ae6: f8c0 8010 streq.w r8, [r0, #16]
  1510. GPIOx->BRR = ioposition;
  1511. 8000aea: f8c0 8014 strne.w r8, [r0, #20]
  1512. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1513. 8000aee: 2208 movs r2, #8
  1514. 8000af0: e767 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1515. switch (GPIO_Init->Mode)
  1516. 8000af2: f8df 9058 ldr.w r9, [pc, #88] ; 8000b4c <HAL_GPIO_Init+0x1d4>
  1517. 8000af6: 454d cmp r5, r9
  1518. 8000af8: d0f1 beq.n 8000ade <HAL_GPIO_Init+0x166>
  1519. 8000afa: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1520. 8000afe: 454d cmp r5, r9
  1521. 8000b00: d0ed beq.n 8000ade <HAL_GPIO_Init+0x166>
  1522. 8000b02: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1523. 8000b06: e7e7 b.n 8000ad8 <HAL_GPIO_Init+0x160>
  1524. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1525. 8000b08: 2200 movs r2, #0
  1526. 8000b0a: e75a b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1527. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1528. 8000b0c: 68ca ldr r2, [r1, #12]
  1529. break;
  1530. 8000b0e: e758 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1531. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1532. 8000b10: 68ca ldr r2, [r1, #12]
  1533. 8000b12: 3208 adds r2, #8
  1534. break;
  1535. 8000b14: e755 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1536. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1537. 8000b16: 68ca ldr r2, [r1, #12]
  1538. 8000b18: 320c adds r2, #12
  1539. break;
  1540. 8000b1a: e752 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1541. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1542. 8000b1c: 2204 movs r2, #4
  1543. 8000b1e: e750 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1544. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1545. 8000b20: 2500 movs r5, #0
  1546. 8000b22: e79f b.n 8000a64 <HAL_GPIO_Init+0xec>
  1547. 8000b24: 2501 movs r5, #1
  1548. 8000b26: e79d b.n 8000a64 <HAL_GPIO_Init+0xec>
  1549. 8000b28: 2502 movs r5, #2
  1550. 8000b2a: e79b b.n 8000a64 <HAL_GPIO_Init+0xec>
  1551. 8000b2c: 2503 movs r5, #3
  1552. 8000b2e: e799 b.n 8000a64 <HAL_GPIO_Init+0xec>
  1553. 8000b30: 2504 movs r5, #4
  1554. 8000b32: e797 b.n 8000a64 <HAL_GPIO_Init+0xec>
  1555. 8000b34: 40021000 .word 0x40021000
  1556. 8000b38: 40010400 .word 0x40010400
  1557. 8000b3c: 40010800 .word 0x40010800
  1558. 8000b40: 40011c00 .word 0x40011c00
  1559. 8000b44: 10210000 .word 0x10210000
  1560. 8000b48: 10110000 .word 0x10110000
  1561. 8000b4c: 10310000 .word 0x10310000
  1562. 08000b50 <HAL_GPIO_WritePin>:
  1563. {
  1564. /* Check the parameters */
  1565. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1566. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1567. if (PinState != GPIO_PIN_RESET)
  1568. 8000b50: b10a cbz r2, 8000b56 <HAL_GPIO_WritePin+0x6>
  1569. {
  1570. GPIOx->BSRR = GPIO_Pin;
  1571. }
  1572. else
  1573. {
  1574. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1575. 8000b52: 6101 str r1, [r0, #16]
  1576. 8000b54: 4770 bx lr
  1577. 8000b56: 0409 lsls r1, r1, #16
  1578. 8000b58: e7fb b.n 8000b52 <HAL_GPIO_WritePin+0x2>
  1579. 08000b5a <HAL_GPIO_TogglePin>:
  1580. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1581. {
  1582. /* Check the parameters */
  1583. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1584. GPIOx->ODR ^= GPIO_Pin;
  1585. 8000b5a: 68c3 ldr r3, [r0, #12]
  1586. 8000b5c: 4059 eors r1, r3
  1587. 8000b5e: 60c1 str r1, [r0, #12]
  1588. 8000b60: 4770 bx lr
  1589. ...
  1590. 08000b64 <HAL_RCC_OscConfig>:
  1591. /* Check the parameters */
  1592. assert_param(RCC_OscInitStruct != NULL);
  1593. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1594. /*------------------------------- HSE Configuration ------------------------*/
  1595. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1596. 8000b64: 6803 ldr r3, [r0, #0]
  1597. {
  1598. 8000b66: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1599. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1600. 8000b6a: 07db lsls r3, r3, #31
  1601. {
  1602. 8000b6c: 4605 mov r5, r0
  1603. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1604. 8000b6e: d410 bmi.n 8000b92 <HAL_RCC_OscConfig+0x2e>
  1605. }
  1606. }
  1607. }
  1608. }
  1609. /*----------------------------- HSI Configuration --------------------------*/
  1610. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1611. 8000b70: 682b ldr r3, [r5, #0]
  1612. 8000b72: 079f lsls r7, r3, #30
  1613. 8000b74: d45e bmi.n 8000c34 <HAL_RCC_OscConfig+0xd0>
  1614. }
  1615. }
  1616. }
  1617. }
  1618. /*------------------------------ LSI Configuration -------------------------*/
  1619. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1620. 8000b76: 682b ldr r3, [r5, #0]
  1621. 8000b78: 0719 lsls r1, r3, #28
  1622. 8000b7a: f100 8095 bmi.w 8000ca8 <HAL_RCC_OscConfig+0x144>
  1623. }
  1624. }
  1625. }
  1626. }
  1627. /*------------------------------ LSE Configuration -------------------------*/
  1628. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1629. 8000b7e: 682b ldr r3, [r5, #0]
  1630. 8000b80: 075a lsls r2, r3, #29
  1631. 8000b82: f100 80bf bmi.w 8000d04 <HAL_RCC_OscConfig+0x1a0>
  1632. #endif /* RCC_CR_PLL2ON */
  1633. /*-------------------------------- PLL Configuration -----------------------*/
  1634. /* Check the parameters */
  1635. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1636. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1637. 8000b86: 69ea ldr r2, [r5, #28]
  1638. 8000b88: 2a00 cmp r2, #0
  1639. 8000b8a: f040 812d bne.w 8000de8 <HAL_RCC_OscConfig+0x284>
  1640. {
  1641. return HAL_ERROR;
  1642. }
  1643. }
  1644. return HAL_OK;
  1645. 8000b8e: 2000 movs r0, #0
  1646. 8000b90: e014 b.n 8000bbc <HAL_RCC_OscConfig+0x58>
  1647. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1648. 8000b92: 4c90 ldr r4, [pc, #576] ; (8000dd4 <HAL_RCC_OscConfig+0x270>)
  1649. 8000b94: 6863 ldr r3, [r4, #4]
  1650. 8000b96: f003 030c and.w r3, r3, #12
  1651. 8000b9a: 2b04 cmp r3, #4
  1652. 8000b9c: d007 beq.n 8000bae <HAL_RCC_OscConfig+0x4a>
  1653. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1654. 8000b9e: 6863 ldr r3, [r4, #4]
  1655. 8000ba0: f003 030c and.w r3, r3, #12
  1656. 8000ba4: 2b08 cmp r3, #8
  1657. 8000ba6: d10c bne.n 8000bc2 <HAL_RCC_OscConfig+0x5e>
  1658. 8000ba8: 6863 ldr r3, [r4, #4]
  1659. 8000baa: 03de lsls r6, r3, #15
  1660. 8000bac: d509 bpl.n 8000bc2 <HAL_RCC_OscConfig+0x5e>
  1661. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1662. 8000bae: 6823 ldr r3, [r4, #0]
  1663. 8000bb0: 039c lsls r4, r3, #14
  1664. 8000bb2: d5dd bpl.n 8000b70 <HAL_RCC_OscConfig+0xc>
  1665. 8000bb4: 686b ldr r3, [r5, #4]
  1666. 8000bb6: 2b00 cmp r3, #0
  1667. 8000bb8: d1da bne.n 8000b70 <HAL_RCC_OscConfig+0xc>
  1668. return HAL_ERROR;
  1669. 8000bba: 2001 movs r0, #1
  1670. }
  1671. 8000bbc: b002 add sp, #8
  1672. 8000bbe: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1673. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1674. 8000bc2: 686b ldr r3, [r5, #4]
  1675. 8000bc4: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1676. 8000bc8: d110 bne.n 8000bec <HAL_RCC_OscConfig+0x88>
  1677. 8000bca: 6823 ldr r3, [r4, #0]
  1678. 8000bcc: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1679. 8000bd0: 6023 str r3, [r4, #0]
  1680. tickstart = HAL_GetTick();
  1681. 8000bd2: f7ff fb75 bl 80002c0 <HAL_GetTick>
  1682. 8000bd6: 4606 mov r6, r0
  1683. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1684. 8000bd8: 6823 ldr r3, [r4, #0]
  1685. 8000bda: 0398 lsls r0, r3, #14
  1686. 8000bdc: d4c8 bmi.n 8000b70 <HAL_RCC_OscConfig+0xc>
  1687. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1688. 8000bde: f7ff fb6f bl 80002c0 <HAL_GetTick>
  1689. 8000be2: 1b80 subs r0, r0, r6
  1690. 8000be4: 2864 cmp r0, #100 ; 0x64
  1691. 8000be6: d9f7 bls.n 8000bd8 <HAL_RCC_OscConfig+0x74>
  1692. return HAL_TIMEOUT;
  1693. 8000be8: 2003 movs r0, #3
  1694. 8000bea: e7e7 b.n 8000bbc <HAL_RCC_OscConfig+0x58>
  1695. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1696. 8000bec: b99b cbnz r3, 8000c16 <HAL_RCC_OscConfig+0xb2>
  1697. 8000bee: 6823 ldr r3, [r4, #0]
  1698. 8000bf0: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1699. 8000bf4: 6023 str r3, [r4, #0]
  1700. 8000bf6: 6823 ldr r3, [r4, #0]
  1701. 8000bf8: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1702. 8000bfc: 6023 str r3, [r4, #0]
  1703. tickstart = HAL_GetTick();
  1704. 8000bfe: f7ff fb5f bl 80002c0 <HAL_GetTick>
  1705. 8000c02: 4606 mov r6, r0
  1706. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1707. 8000c04: 6823 ldr r3, [r4, #0]
  1708. 8000c06: 0399 lsls r1, r3, #14
  1709. 8000c08: d5b2 bpl.n 8000b70 <HAL_RCC_OscConfig+0xc>
  1710. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1711. 8000c0a: f7ff fb59 bl 80002c0 <HAL_GetTick>
  1712. 8000c0e: 1b80 subs r0, r0, r6
  1713. 8000c10: 2864 cmp r0, #100 ; 0x64
  1714. 8000c12: d9f7 bls.n 8000c04 <HAL_RCC_OscConfig+0xa0>
  1715. 8000c14: e7e8 b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1716. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1717. 8000c16: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1718. 8000c1a: 6823 ldr r3, [r4, #0]
  1719. 8000c1c: d103 bne.n 8000c26 <HAL_RCC_OscConfig+0xc2>
  1720. 8000c1e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1721. 8000c22: 6023 str r3, [r4, #0]
  1722. 8000c24: e7d1 b.n 8000bca <HAL_RCC_OscConfig+0x66>
  1723. 8000c26: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1724. 8000c2a: 6023 str r3, [r4, #0]
  1725. 8000c2c: 6823 ldr r3, [r4, #0]
  1726. 8000c2e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1727. 8000c32: e7cd b.n 8000bd0 <HAL_RCC_OscConfig+0x6c>
  1728. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1729. 8000c34: 4c67 ldr r4, [pc, #412] ; (8000dd4 <HAL_RCC_OscConfig+0x270>)
  1730. 8000c36: 6863 ldr r3, [r4, #4]
  1731. 8000c38: f013 0f0c tst.w r3, #12
  1732. 8000c3c: d007 beq.n 8000c4e <HAL_RCC_OscConfig+0xea>
  1733. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1734. 8000c3e: 6863 ldr r3, [r4, #4]
  1735. 8000c40: f003 030c and.w r3, r3, #12
  1736. 8000c44: 2b08 cmp r3, #8
  1737. 8000c46: d110 bne.n 8000c6a <HAL_RCC_OscConfig+0x106>
  1738. 8000c48: 6863 ldr r3, [r4, #4]
  1739. 8000c4a: 03da lsls r2, r3, #15
  1740. 8000c4c: d40d bmi.n 8000c6a <HAL_RCC_OscConfig+0x106>
  1741. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1742. 8000c4e: 6823 ldr r3, [r4, #0]
  1743. 8000c50: 079b lsls r3, r3, #30
  1744. 8000c52: d502 bpl.n 8000c5a <HAL_RCC_OscConfig+0xf6>
  1745. 8000c54: 692b ldr r3, [r5, #16]
  1746. 8000c56: 2b01 cmp r3, #1
  1747. 8000c58: d1af bne.n 8000bba <HAL_RCC_OscConfig+0x56>
  1748. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1749. 8000c5a: 6823 ldr r3, [r4, #0]
  1750. 8000c5c: 696a ldr r2, [r5, #20]
  1751. 8000c5e: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1752. 8000c62: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1753. 8000c66: 6023 str r3, [r4, #0]
  1754. 8000c68: e785 b.n 8000b76 <HAL_RCC_OscConfig+0x12>
  1755. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1756. 8000c6a: 692a ldr r2, [r5, #16]
  1757. 8000c6c: 4b5a ldr r3, [pc, #360] ; (8000dd8 <HAL_RCC_OscConfig+0x274>)
  1758. 8000c6e: b16a cbz r2, 8000c8c <HAL_RCC_OscConfig+0x128>
  1759. __HAL_RCC_HSI_ENABLE();
  1760. 8000c70: 2201 movs r2, #1
  1761. 8000c72: 601a str r2, [r3, #0]
  1762. tickstart = HAL_GetTick();
  1763. 8000c74: f7ff fb24 bl 80002c0 <HAL_GetTick>
  1764. 8000c78: 4606 mov r6, r0
  1765. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1766. 8000c7a: 6823 ldr r3, [r4, #0]
  1767. 8000c7c: 079f lsls r7, r3, #30
  1768. 8000c7e: d4ec bmi.n 8000c5a <HAL_RCC_OscConfig+0xf6>
  1769. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1770. 8000c80: f7ff fb1e bl 80002c0 <HAL_GetTick>
  1771. 8000c84: 1b80 subs r0, r0, r6
  1772. 8000c86: 2802 cmp r0, #2
  1773. 8000c88: d9f7 bls.n 8000c7a <HAL_RCC_OscConfig+0x116>
  1774. 8000c8a: e7ad b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1775. __HAL_RCC_HSI_DISABLE();
  1776. 8000c8c: 601a str r2, [r3, #0]
  1777. tickstart = HAL_GetTick();
  1778. 8000c8e: f7ff fb17 bl 80002c0 <HAL_GetTick>
  1779. 8000c92: 4606 mov r6, r0
  1780. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1781. 8000c94: 6823 ldr r3, [r4, #0]
  1782. 8000c96: 0798 lsls r0, r3, #30
  1783. 8000c98: f57f af6d bpl.w 8000b76 <HAL_RCC_OscConfig+0x12>
  1784. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1785. 8000c9c: f7ff fb10 bl 80002c0 <HAL_GetTick>
  1786. 8000ca0: 1b80 subs r0, r0, r6
  1787. 8000ca2: 2802 cmp r0, #2
  1788. 8000ca4: d9f6 bls.n 8000c94 <HAL_RCC_OscConfig+0x130>
  1789. 8000ca6: e79f b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1790. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1791. 8000ca8: 69aa ldr r2, [r5, #24]
  1792. 8000caa: 4c4a ldr r4, [pc, #296] ; (8000dd4 <HAL_RCC_OscConfig+0x270>)
  1793. 8000cac: 4b4b ldr r3, [pc, #300] ; (8000ddc <HAL_RCC_OscConfig+0x278>)
  1794. 8000cae: b1da cbz r2, 8000ce8 <HAL_RCC_OscConfig+0x184>
  1795. __HAL_RCC_LSI_ENABLE();
  1796. 8000cb0: 2201 movs r2, #1
  1797. 8000cb2: 601a str r2, [r3, #0]
  1798. tickstart = HAL_GetTick();
  1799. 8000cb4: f7ff fb04 bl 80002c0 <HAL_GetTick>
  1800. 8000cb8: 4606 mov r6, r0
  1801. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1802. 8000cba: 6a63 ldr r3, [r4, #36] ; 0x24
  1803. 8000cbc: 079b lsls r3, r3, #30
  1804. 8000cbe: d50d bpl.n 8000cdc <HAL_RCC_OscConfig+0x178>
  1805. * @param mdelay: specifies the delay time length, in milliseconds.
  1806. * @retval None
  1807. */
  1808. static void RCC_Delay(uint32_t mdelay)
  1809. {
  1810. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1811. 8000cc0: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1812. 8000cc4: 4b46 ldr r3, [pc, #280] ; (8000de0 <HAL_RCC_OscConfig+0x27c>)
  1813. 8000cc6: 681b ldr r3, [r3, #0]
  1814. 8000cc8: fbb3 f3f2 udiv r3, r3, r2
  1815. 8000ccc: 9301 str r3, [sp, #4]
  1816. \brief No Operation
  1817. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  1818. */
  1819. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  1820. {
  1821. __ASM volatile ("nop");
  1822. 8000cce: bf00 nop
  1823. do
  1824. {
  1825. __NOP();
  1826. }
  1827. while (Delay --);
  1828. 8000cd0: 9b01 ldr r3, [sp, #4]
  1829. 8000cd2: 1e5a subs r2, r3, #1
  1830. 8000cd4: 9201 str r2, [sp, #4]
  1831. 8000cd6: 2b00 cmp r3, #0
  1832. 8000cd8: d1f9 bne.n 8000cce <HAL_RCC_OscConfig+0x16a>
  1833. 8000cda: e750 b.n 8000b7e <HAL_RCC_OscConfig+0x1a>
  1834. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1835. 8000cdc: f7ff faf0 bl 80002c0 <HAL_GetTick>
  1836. 8000ce0: 1b80 subs r0, r0, r6
  1837. 8000ce2: 2802 cmp r0, #2
  1838. 8000ce4: d9e9 bls.n 8000cba <HAL_RCC_OscConfig+0x156>
  1839. 8000ce6: e77f b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1840. __HAL_RCC_LSI_DISABLE();
  1841. 8000ce8: 601a str r2, [r3, #0]
  1842. tickstart = HAL_GetTick();
  1843. 8000cea: f7ff fae9 bl 80002c0 <HAL_GetTick>
  1844. 8000cee: 4606 mov r6, r0
  1845. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  1846. 8000cf0: 6a63 ldr r3, [r4, #36] ; 0x24
  1847. 8000cf2: 079f lsls r7, r3, #30
  1848. 8000cf4: f57f af43 bpl.w 8000b7e <HAL_RCC_OscConfig+0x1a>
  1849. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  1850. 8000cf8: f7ff fae2 bl 80002c0 <HAL_GetTick>
  1851. 8000cfc: 1b80 subs r0, r0, r6
  1852. 8000cfe: 2802 cmp r0, #2
  1853. 8000d00: d9f6 bls.n 8000cf0 <HAL_RCC_OscConfig+0x18c>
  1854. 8000d02: e771 b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1855. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  1856. 8000d04: 4c33 ldr r4, [pc, #204] ; (8000dd4 <HAL_RCC_OscConfig+0x270>)
  1857. 8000d06: 69e3 ldr r3, [r4, #28]
  1858. 8000d08: 00d8 lsls r0, r3, #3
  1859. 8000d0a: d424 bmi.n 8000d56 <HAL_RCC_OscConfig+0x1f2>
  1860. pwrclkchanged = SET;
  1861. 8000d0c: 2701 movs r7, #1
  1862. __HAL_RCC_PWR_CLK_ENABLE();
  1863. 8000d0e: 69e3 ldr r3, [r4, #28]
  1864. 8000d10: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  1865. 8000d14: 61e3 str r3, [r4, #28]
  1866. 8000d16: 69e3 ldr r3, [r4, #28]
  1867. 8000d18: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  1868. 8000d1c: 9300 str r3, [sp, #0]
  1869. 8000d1e: 9b00 ldr r3, [sp, #0]
  1870. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1871. 8000d20: 4e30 ldr r6, [pc, #192] ; (8000de4 <HAL_RCC_OscConfig+0x280>)
  1872. 8000d22: 6833 ldr r3, [r6, #0]
  1873. 8000d24: 05d9 lsls r1, r3, #23
  1874. 8000d26: d518 bpl.n 8000d5a <HAL_RCC_OscConfig+0x1f6>
  1875. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1876. 8000d28: 68eb ldr r3, [r5, #12]
  1877. 8000d2a: 2b01 cmp r3, #1
  1878. 8000d2c: d126 bne.n 8000d7c <HAL_RCC_OscConfig+0x218>
  1879. 8000d2e: 6a23 ldr r3, [r4, #32]
  1880. 8000d30: f043 0301 orr.w r3, r3, #1
  1881. 8000d34: 6223 str r3, [r4, #32]
  1882. tickstart = HAL_GetTick();
  1883. 8000d36: f7ff fac3 bl 80002c0 <HAL_GetTick>
  1884. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1885. 8000d3a: f241 3688 movw r6, #5000 ; 0x1388
  1886. tickstart = HAL_GetTick();
  1887. 8000d3e: 4680 mov r8, r0
  1888. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  1889. 8000d40: 6a23 ldr r3, [r4, #32]
  1890. 8000d42: 079b lsls r3, r3, #30
  1891. 8000d44: d53f bpl.n 8000dc6 <HAL_RCC_OscConfig+0x262>
  1892. if(pwrclkchanged == SET)
  1893. 8000d46: 2f00 cmp r7, #0
  1894. 8000d48: f43f af1d beq.w 8000b86 <HAL_RCC_OscConfig+0x22>
  1895. __HAL_RCC_PWR_CLK_DISABLE();
  1896. 8000d4c: 69e3 ldr r3, [r4, #28]
  1897. 8000d4e: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  1898. 8000d52: 61e3 str r3, [r4, #28]
  1899. 8000d54: e717 b.n 8000b86 <HAL_RCC_OscConfig+0x22>
  1900. FlagStatus pwrclkchanged = RESET;
  1901. 8000d56: 2700 movs r7, #0
  1902. 8000d58: e7e2 b.n 8000d20 <HAL_RCC_OscConfig+0x1bc>
  1903. SET_BIT(PWR->CR, PWR_CR_DBP);
  1904. 8000d5a: 6833 ldr r3, [r6, #0]
  1905. 8000d5c: f443 7380 orr.w r3, r3, #256 ; 0x100
  1906. 8000d60: 6033 str r3, [r6, #0]
  1907. tickstart = HAL_GetTick();
  1908. 8000d62: f7ff faad bl 80002c0 <HAL_GetTick>
  1909. 8000d66: 4680 mov r8, r0
  1910. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  1911. 8000d68: 6833 ldr r3, [r6, #0]
  1912. 8000d6a: 05da lsls r2, r3, #23
  1913. 8000d6c: d4dc bmi.n 8000d28 <HAL_RCC_OscConfig+0x1c4>
  1914. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  1915. 8000d6e: f7ff faa7 bl 80002c0 <HAL_GetTick>
  1916. 8000d72: eba0 0008 sub.w r0, r0, r8
  1917. 8000d76: 2864 cmp r0, #100 ; 0x64
  1918. 8000d78: d9f6 bls.n 8000d68 <HAL_RCC_OscConfig+0x204>
  1919. 8000d7a: e735 b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1920. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1921. 8000d7c: b9ab cbnz r3, 8000daa <HAL_RCC_OscConfig+0x246>
  1922. 8000d7e: 6a23 ldr r3, [r4, #32]
  1923. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1924. 8000d80: f241 3888 movw r8, #5000 ; 0x1388
  1925. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1926. 8000d84: f023 0301 bic.w r3, r3, #1
  1927. 8000d88: 6223 str r3, [r4, #32]
  1928. 8000d8a: 6a23 ldr r3, [r4, #32]
  1929. 8000d8c: f023 0304 bic.w r3, r3, #4
  1930. 8000d90: 6223 str r3, [r4, #32]
  1931. tickstart = HAL_GetTick();
  1932. 8000d92: f7ff fa95 bl 80002c0 <HAL_GetTick>
  1933. 8000d96: 4606 mov r6, r0
  1934. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  1935. 8000d98: 6a23 ldr r3, [r4, #32]
  1936. 8000d9a: 0798 lsls r0, r3, #30
  1937. 8000d9c: d5d3 bpl.n 8000d46 <HAL_RCC_OscConfig+0x1e2>
  1938. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1939. 8000d9e: f7ff fa8f bl 80002c0 <HAL_GetTick>
  1940. 8000da2: 1b80 subs r0, r0, r6
  1941. 8000da4: 4540 cmp r0, r8
  1942. 8000da6: d9f7 bls.n 8000d98 <HAL_RCC_OscConfig+0x234>
  1943. 8000da8: e71e b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1944. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  1945. 8000daa: 2b05 cmp r3, #5
  1946. 8000dac: 6a23 ldr r3, [r4, #32]
  1947. 8000dae: d103 bne.n 8000db8 <HAL_RCC_OscConfig+0x254>
  1948. 8000db0: f043 0304 orr.w r3, r3, #4
  1949. 8000db4: 6223 str r3, [r4, #32]
  1950. 8000db6: e7ba b.n 8000d2e <HAL_RCC_OscConfig+0x1ca>
  1951. 8000db8: f023 0301 bic.w r3, r3, #1
  1952. 8000dbc: 6223 str r3, [r4, #32]
  1953. 8000dbe: 6a23 ldr r3, [r4, #32]
  1954. 8000dc0: f023 0304 bic.w r3, r3, #4
  1955. 8000dc4: e7b6 b.n 8000d34 <HAL_RCC_OscConfig+0x1d0>
  1956. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  1957. 8000dc6: f7ff fa7b bl 80002c0 <HAL_GetTick>
  1958. 8000dca: eba0 0008 sub.w r0, r0, r8
  1959. 8000dce: 42b0 cmp r0, r6
  1960. 8000dd0: d9b6 bls.n 8000d40 <HAL_RCC_OscConfig+0x1dc>
  1961. 8000dd2: e709 b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  1962. 8000dd4: 40021000 .word 0x40021000
  1963. 8000dd8: 42420000 .word 0x42420000
  1964. 8000ddc: 42420480 .word 0x42420480
  1965. 8000de0: 20000018 .word 0x20000018
  1966. 8000de4: 40007000 .word 0x40007000
  1967. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  1968. 8000de8: 4c22 ldr r4, [pc, #136] ; (8000e74 <HAL_RCC_OscConfig+0x310>)
  1969. 8000dea: 6863 ldr r3, [r4, #4]
  1970. 8000dec: f003 030c and.w r3, r3, #12
  1971. 8000df0: 2b08 cmp r3, #8
  1972. 8000df2: f43f aee2 beq.w 8000bba <HAL_RCC_OscConfig+0x56>
  1973. 8000df6: 2300 movs r3, #0
  1974. 8000df8: 4e1f ldr r6, [pc, #124] ; (8000e78 <HAL_RCC_OscConfig+0x314>)
  1975. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1976. 8000dfa: 2a02 cmp r2, #2
  1977. __HAL_RCC_PLL_DISABLE();
  1978. 8000dfc: 6033 str r3, [r6, #0]
  1979. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  1980. 8000dfe: d12b bne.n 8000e58 <HAL_RCC_OscConfig+0x2f4>
  1981. tickstart = HAL_GetTick();
  1982. 8000e00: f7ff fa5e bl 80002c0 <HAL_GetTick>
  1983. 8000e04: 4607 mov r7, r0
  1984. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  1985. 8000e06: 6823 ldr r3, [r4, #0]
  1986. 8000e08: 0199 lsls r1, r3, #6
  1987. 8000e0a: d41f bmi.n 8000e4c <HAL_RCC_OscConfig+0x2e8>
  1988. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  1989. 8000e0c: 6a2b ldr r3, [r5, #32]
  1990. 8000e0e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1991. 8000e12: d105 bne.n 8000e20 <HAL_RCC_OscConfig+0x2bc>
  1992. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  1993. 8000e14: 6862 ldr r2, [r4, #4]
  1994. 8000e16: 68a9 ldr r1, [r5, #8]
  1995. 8000e18: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  1996. 8000e1c: 430a orrs r2, r1
  1997. 8000e1e: 6062 str r2, [r4, #4]
  1998. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  1999. 8000e20: 6a69 ldr r1, [r5, #36] ; 0x24
  2000. 8000e22: 6862 ldr r2, [r4, #4]
  2001. 8000e24: 430b orrs r3, r1
  2002. 8000e26: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2003. 8000e2a: 4313 orrs r3, r2
  2004. 8000e2c: 6063 str r3, [r4, #4]
  2005. __HAL_RCC_PLL_ENABLE();
  2006. 8000e2e: 2301 movs r3, #1
  2007. 8000e30: 6033 str r3, [r6, #0]
  2008. tickstart = HAL_GetTick();
  2009. 8000e32: f7ff fa45 bl 80002c0 <HAL_GetTick>
  2010. 8000e36: 4605 mov r5, r0
  2011. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2012. 8000e38: 6823 ldr r3, [r4, #0]
  2013. 8000e3a: 019a lsls r2, r3, #6
  2014. 8000e3c: f53f aea7 bmi.w 8000b8e <HAL_RCC_OscConfig+0x2a>
  2015. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2016. 8000e40: f7ff fa3e bl 80002c0 <HAL_GetTick>
  2017. 8000e44: 1b40 subs r0, r0, r5
  2018. 8000e46: 2802 cmp r0, #2
  2019. 8000e48: d9f6 bls.n 8000e38 <HAL_RCC_OscConfig+0x2d4>
  2020. 8000e4a: e6cd b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  2021. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2022. 8000e4c: f7ff fa38 bl 80002c0 <HAL_GetTick>
  2023. 8000e50: 1bc0 subs r0, r0, r7
  2024. 8000e52: 2802 cmp r0, #2
  2025. 8000e54: d9d7 bls.n 8000e06 <HAL_RCC_OscConfig+0x2a2>
  2026. 8000e56: e6c7 b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  2027. tickstart = HAL_GetTick();
  2028. 8000e58: f7ff fa32 bl 80002c0 <HAL_GetTick>
  2029. 8000e5c: 4605 mov r5, r0
  2030. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2031. 8000e5e: 6823 ldr r3, [r4, #0]
  2032. 8000e60: 019b lsls r3, r3, #6
  2033. 8000e62: f57f ae94 bpl.w 8000b8e <HAL_RCC_OscConfig+0x2a>
  2034. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2035. 8000e66: f7ff fa2b bl 80002c0 <HAL_GetTick>
  2036. 8000e6a: 1b40 subs r0, r0, r5
  2037. 8000e6c: 2802 cmp r0, #2
  2038. 8000e6e: d9f6 bls.n 8000e5e <HAL_RCC_OscConfig+0x2fa>
  2039. 8000e70: e6ba b.n 8000be8 <HAL_RCC_OscConfig+0x84>
  2040. 8000e72: bf00 nop
  2041. 8000e74: 40021000 .word 0x40021000
  2042. 8000e78: 42420060 .word 0x42420060
  2043. 08000e7c <HAL_RCC_GetSysClockFreq>:
  2044. {
  2045. 8000e7c: b530 push {r4, r5, lr}
  2046. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2047. 8000e7e: 4b19 ldr r3, [pc, #100] ; (8000ee4 <HAL_RCC_GetSysClockFreq+0x68>)
  2048. {
  2049. 8000e80: b087 sub sp, #28
  2050. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2051. 8000e82: ac02 add r4, sp, #8
  2052. 8000e84: f103 0510 add.w r5, r3, #16
  2053. 8000e88: 4622 mov r2, r4
  2054. 8000e8a: 6818 ldr r0, [r3, #0]
  2055. 8000e8c: 6859 ldr r1, [r3, #4]
  2056. 8000e8e: 3308 adds r3, #8
  2057. 8000e90: c203 stmia r2!, {r0, r1}
  2058. 8000e92: 42ab cmp r3, r5
  2059. 8000e94: 4614 mov r4, r2
  2060. 8000e96: d1f7 bne.n 8000e88 <HAL_RCC_GetSysClockFreq+0xc>
  2061. const uint8_t aPredivFactorTable[2] = {1, 2};
  2062. 8000e98: 2301 movs r3, #1
  2063. 8000e9a: f88d 3004 strb.w r3, [sp, #4]
  2064. 8000e9e: 2302 movs r3, #2
  2065. tmpreg = RCC->CFGR;
  2066. 8000ea0: 4911 ldr r1, [pc, #68] ; (8000ee8 <HAL_RCC_GetSysClockFreq+0x6c>)
  2067. const uint8_t aPredivFactorTable[2] = {1, 2};
  2068. 8000ea2: f88d 3005 strb.w r3, [sp, #5]
  2069. tmpreg = RCC->CFGR;
  2070. 8000ea6: 684b ldr r3, [r1, #4]
  2071. switch (tmpreg & RCC_CFGR_SWS)
  2072. 8000ea8: f003 020c and.w r2, r3, #12
  2073. 8000eac: 2a08 cmp r2, #8
  2074. 8000eae: d117 bne.n 8000ee0 <HAL_RCC_GetSysClockFreq+0x64>
  2075. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2076. 8000eb0: f3c3 4283 ubfx r2, r3, #18, #4
  2077. 8000eb4: a806 add r0, sp, #24
  2078. 8000eb6: 4402 add r2, r0
  2079. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2080. 8000eb8: 03db lsls r3, r3, #15
  2081. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2082. 8000eba: f812 2c10 ldrb.w r2, [r2, #-16]
  2083. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2084. 8000ebe: d50c bpl.n 8000eda <HAL_RCC_GetSysClockFreq+0x5e>
  2085. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2086. 8000ec0: 684b ldr r3, [r1, #4]
  2087. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2088. 8000ec2: 480a ldr r0, [pc, #40] ; (8000eec <HAL_RCC_GetSysClockFreq+0x70>)
  2089. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2090. 8000ec4: f3c3 4340 ubfx r3, r3, #17, #1
  2091. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2092. 8000ec8: 4350 muls r0, r2
  2093. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2094. 8000eca: aa06 add r2, sp, #24
  2095. 8000ecc: 4413 add r3, r2
  2096. 8000ece: f813 3c14 ldrb.w r3, [r3, #-20]
  2097. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2098. 8000ed2: fbb0 f0f3 udiv r0, r0, r3
  2099. }
  2100. 8000ed6: b007 add sp, #28
  2101. 8000ed8: bd30 pop {r4, r5, pc}
  2102. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2103. 8000eda: 4805 ldr r0, [pc, #20] ; (8000ef0 <HAL_RCC_GetSysClockFreq+0x74>)
  2104. 8000edc: 4350 muls r0, r2
  2105. 8000ede: e7fa b.n 8000ed6 <HAL_RCC_GetSysClockFreq+0x5a>
  2106. sysclockfreq = HSE_VALUE;
  2107. 8000ee0: 4802 ldr r0, [pc, #8] ; (8000eec <HAL_RCC_GetSysClockFreq+0x70>)
  2108. return sysclockfreq;
  2109. 8000ee2: e7f8 b.n 8000ed6 <HAL_RCC_GetSysClockFreq+0x5a>
  2110. 8000ee4: 08003230 .word 0x08003230
  2111. 8000ee8: 40021000 .word 0x40021000
  2112. 8000eec: 007a1200 .word 0x007a1200
  2113. 8000ef0: 003d0900 .word 0x003d0900
  2114. 08000ef4 <HAL_RCC_ClockConfig>:
  2115. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2116. 8000ef4: 4a54 ldr r2, [pc, #336] ; (8001048 <HAL_RCC_ClockConfig+0x154>)
  2117. {
  2118. 8000ef6: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2119. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2120. 8000efa: 6813 ldr r3, [r2, #0]
  2121. {
  2122. 8000efc: 4605 mov r5, r0
  2123. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2124. 8000efe: f003 0307 and.w r3, r3, #7
  2125. 8000f02: 428b cmp r3, r1
  2126. {
  2127. 8000f04: 460e mov r6, r1
  2128. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2129. 8000f06: d32a bcc.n 8000f5e <HAL_RCC_ClockConfig+0x6a>
  2130. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2131. 8000f08: 6829 ldr r1, [r5, #0]
  2132. 8000f0a: 078c lsls r4, r1, #30
  2133. 8000f0c: d434 bmi.n 8000f78 <HAL_RCC_ClockConfig+0x84>
  2134. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2135. 8000f0e: 07ca lsls r2, r1, #31
  2136. 8000f10: d447 bmi.n 8000fa2 <HAL_RCC_ClockConfig+0xae>
  2137. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  2138. 8000f12: 4a4d ldr r2, [pc, #308] ; (8001048 <HAL_RCC_ClockConfig+0x154>)
  2139. 8000f14: 6813 ldr r3, [r2, #0]
  2140. 8000f16: f003 0307 and.w r3, r3, #7
  2141. 8000f1a: 429e cmp r6, r3
  2142. 8000f1c: f0c0 8082 bcc.w 8001024 <HAL_RCC_ClockConfig+0x130>
  2143. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2144. 8000f20: 682a ldr r2, [r5, #0]
  2145. 8000f22: 4c4a ldr r4, [pc, #296] ; (800104c <HAL_RCC_ClockConfig+0x158>)
  2146. 8000f24: f012 0f04 tst.w r2, #4
  2147. 8000f28: f040 8087 bne.w 800103a <HAL_RCC_ClockConfig+0x146>
  2148. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2149. 8000f2c: 0713 lsls r3, r2, #28
  2150. 8000f2e: d506 bpl.n 8000f3e <HAL_RCC_ClockConfig+0x4a>
  2151. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2152. 8000f30: 6863 ldr r3, [r4, #4]
  2153. 8000f32: 692a ldr r2, [r5, #16]
  2154. 8000f34: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2155. 8000f38: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2156. 8000f3c: 6063 str r3, [r4, #4]
  2157. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  2158. 8000f3e: f7ff ff9d bl 8000e7c <HAL_RCC_GetSysClockFreq>
  2159. 8000f42: 6863 ldr r3, [r4, #4]
  2160. 8000f44: 4a42 ldr r2, [pc, #264] ; (8001050 <HAL_RCC_ClockConfig+0x15c>)
  2161. 8000f46: f3c3 1303 ubfx r3, r3, #4, #4
  2162. 8000f4a: 5cd3 ldrb r3, [r2, r3]
  2163. 8000f4c: 40d8 lsrs r0, r3
  2164. 8000f4e: 4b41 ldr r3, [pc, #260] ; (8001054 <HAL_RCC_ClockConfig+0x160>)
  2165. 8000f50: 6018 str r0, [r3, #0]
  2166. HAL_InitTick (TICK_INT_PRIORITY);
  2167. 8000f52: 2000 movs r0, #0
  2168. 8000f54: f7ff f972 bl 800023c <HAL_InitTick>
  2169. return HAL_OK;
  2170. 8000f58: 2000 movs r0, #0
  2171. }
  2172. 8000f5a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2173. __HAL_FLASH_SET_LATENCY(FLatency);
  2174. 8000f5e: 6813 ldr r3, [r2, #0]
  2175. 8000f60: f023 0307 bic.w r3, r3, #7
  2176. 8000f64: 430b orrs r3, r1
  2177. 8000f66: 6013 str r3, [r2, #0]
  2178. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2179. 8000f68: 6813 ldr r3, [r2, #0]
  2180. 8000f6a: f003 0307 and.w r3, r3, #7
  2181. 8000f6e: 4299 cmp r1, r3
  2182. 8000f70: d0ca beq.n 8000f08 <HAL_RCC_ClockConfig+0x14>
  2183. return HAL_ERROR;
  2184. 8000f72: 2001 movs r0, #1
  2185. 8000f74: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2186. 8000f78: 4b34 ldr r3, [pc, #208] ; (800104c <HAL_RCC_ClockConfig+0x158>)
  2187. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2188. 8000f7a: f011 0f04 tst.w r1, #4
  2189. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2190. 8000f7e: bf1e ittt ne
  2191. 8000f80: 685a ldrne r2, [r3, #4]
  2192. 8000f82: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2193. 8000f86: 605a strne r2, [r3, #4]
  2194. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2195. 8000f88: 0708 lsls r0, r1, #28
  2196. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2197. 8000f8a: bf42 ittt mi
  2198. 8000f8c: 685a ldrmi r2, [r3, #4]
  2199. 8000f8e: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2200. 8000f92: 605a strmi r2, [r3, #4]
  2201. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2202. 8000f94: 685a ldr r2, [r3, #4]
  2203. 8000f96: 68a8 ldr r0, [r5, #8]
  2204. 8000f98: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2205. 8000f9c: 4302 orrs r2, r0
  2206. 8000f9e: 605a str r2, [r3, #4]
  2207. 8000fa0: e7b5 b.n 8000f0e <HAL_RCC_ClockConfig+0x1a>
  2208. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2209. 8000fa2: 686a ldr r2, [r5, #4]
  2210. 8000fa4: 4c29 ldr r4, [pc, #164] ; (800104c <HAL_RCC_ClockConfig+0x158>)
  2211. 8000fa6: 2a01 cmp r2, #1
  2212. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2213. 8000fa8: 6823 ldr r3, [r4, #0]
  2214. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2215. 8000faa: d11c bne.n 8000fe6 <HAL_RCC_ClockConfig+0xf2>
  2216. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2217. 8000fac: f413 3f00 tst.w r3, #131072 ; 0x20000
  2218. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2219. 8000fb0: d0df beq.n 8000f72 <HAL_RCC_ClockConfig+0x7e>
  2220. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2221. 8000fb2: 6863 ldr r3, [r4, #4]
  2222. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2223. 8000fb4: f241 3888 movw r8, #5000 ; 0x1388
  2224. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2225. 8000fb8: f023 0303 bic.w r3, r3, #3
  2226. 8000fbc: 4313 orrs r3, r2
  2227. 8000fbe: 6063 str r3, [r4, #4]
  2228. tickstart = HAL_GetTick();
  2229. 8000fc0: f7ff f97e bl 80002c0 <HAL_GetTick>
  2230. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2231. 8000fc4: 686b ldr r3, [r5, #4]
  2232. tickstart = HAL_GetTick();
  2233. 8000fc6: 4607 mov r7, r0
  2234. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2235. 8000fc8: 2b01 cmp r3, #1
  2236. 8000fca: d114 bne.n 8000ff6 <HAL_RCC_ClockConfig+0x102>
  2237. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  2238. 8000fcc: 6863 ldr r3, [r4, #4]
  2239. 8000fce: f003 030c and.w r3, r3, #12
  2240. 8000fd2: 2b04 cmp r3, #4
  2241. 8000fd4: d09d beq.n 8000f12 <HAL_RCC_ClockConfig+0x1e>
  2242. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2243. 8000fd6: f7ff f973 bl 80002c0 <HAL_GetTick>
  2244. 8000fda: 1bc0 subs r0, r0, r7
  2245. 8000fdc: 4540 cmp r0, r8
  2246. 8000fde: d9f5 bls.n 8000fcc <HAL_RCC_ClockConfig+0xd8>
  2247. return HAL_TIMEOUT;
  2248. 8000fe0: 2003 movs r0, #3
  2249. 8000fe2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2250. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2251. 8000fe6: 2a02 cmp r2, #2
  2252. 8000fe8: d102 bne.n 8000ff0 <HAL_RCC_ClockConfig+0xfc>
  2253. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2254. 8000fea: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2255. 8000fee: e7df b.n 8000fb0 <HAL_RCC_ClockConfig+0xbc>
  2256. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2257. 8000ff0: f013 0f02 tst.w r3, #2
  2258. 8000ff4: e7dc b.n 8000fb0 <HAL_RCC_ClockConfig+0xbc>
  2259. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2260. 8000ff6: 2b02 cmp r3, #2
  2261. 8000ff8: d10f bne.n 800101a <HAL_RCC_ClockConfig+0x126>
  2262. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2263. 8000ffa: 6863 ldr r3, [r4, #4]
  2264. 8000ffc: f003 030c and.w r3, r3, #12
  2265. 8001000: 2b08 cmp r3, #8
  2266. 8001002: d086 beq.n 8000f12 <HAL_RCC_ClockConfig+0x1e>
  2267. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2268. 8001004: f7ff f95c bl 80002c0 <HAL_GetTick>
  2269. 8001008: 1bc0 subs r0, r0, r7
  2270. 800100a: 4540 cmp r0, r8
  2271. 800100c: d9f5 bls.n 8000ffa <HAL_RCC_ClockConfig+0x106>
  2272. 800100e: e7e7 b.n 8000fe0 <HAL_RCC_ClockConfig+0xec>
  2273. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2274. 8001010: f7ff f956 bl 80002c0 <HAL_GetTick>
  2275. 8001014: 1bc0 subs r0, r0, r7
  2276. 8001016: 4540 cmp r0, r8
  2277. 8001018: d8e2 bhi.n 8000fe0 <HAL_RCC_ClockConfig+0xec>
  2278. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  2279. 800101a: 6863 ldr r3, [r4, #4]
  2280. 800101c: f013 0f0c tst.w r3, #12
  2281. 8001020: d1f6 bne.n 8001010 <HAL_RCC_ClockConfig+0x11c>
  2282. 8001022: e776 b.n 8000f12 <HAL_RCC_ClockConfig+0x1e>
  2283. __HAL_FLASH_SET_LATENCY(FLatency);
  2284. 8001024: 6813 ldr r3, [r2, #0]
  2285. 8001026: f023 0307 bic.w r3, r3, #7
  2286. 800102a: 4333 orrs r3, r6
  2287. 800102c: 6013 str r3, [r2, #0]
  2288. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2289. 800102e: 6813 ldr r3, [r2, #0]
  2290. 8001030: f003 0307 and.w r3, r3, #7
  2291. 8001034: 429e cmp r6, r3
  2292. 8001036: d19c bne.n 8000f72 <HAL_RCC_ClockConfig+0x7e>
  2293. 8001038: e772 b.n 8000f20 <HAL_RCC_ClockConfig+0x2c>
  2294. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2295. 800103a: 6863 ldr r3, [r4, #4]
  2296. 800103c: 68e9 ldr r1, [r5, #12]
  2297. 800103e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2298. 8001042: 430b orrs r3, r1
  2299. 8001044: 6063 str r3, [r4, #4]
  2300. 8001046: e771 b.n 8000f2c <HAL_RCC_ClockConfig+0x38>
  2301. 8001048: 40022000 .word 0x40022000
  2302. 800104c: 40021000 .word 0x40021000
  2303. 8001050: 0800329b .word 0x0800329b
  2304. 8001054: 20000018 .word 0x20000018
  2305. 08001058 <HAL_RCC_GetPCLK1Freq>:
  2306. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2307. 8001058: 4b04 ldr r3, [pc, #16] ; (800106c <HAL_RCC_GetPCLK1Freq+0x14>)
  2308. 800105a: 4a05 ldr r2, [pc, #20] ; (8001070 <HAL_RCC_GetPCLK1Freq+0x18>)
  2309. 800105c: 685b ldr r3, [r3, #4]
  2310. 800105e: f3c3 2302 ubfx r3, r3, #8, #3
  2311. 8001062: 5cd3 ldrb r3, [r2, r3]
  2312. 8001064: 4a03 ldr r2, [pc, #12] ; (8001074 <HAL_RCC_GetPCLK1Freq+0x1c>)
  2313. 8001066: 6810 ldr r0, [r2, #0]
  2314. }
  2315. 8001068: 40d8 lsrs r0, r3
  2316. 800106a: 4770 bx lr
  2317. 800106c: 40021000 .word 0x40021000
  2318. 8001070: 080032ab .word 0x080032ab
  2319. 8001074: 20000018 .word 0x20000018
  2320. 08001078 <HAL_RCC_GetPCLK2Freq>:
  2321. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2322. 8001078: 4b04 ldr r3, [pc, #16] ; (800108c <HAL_RCC_GetPCLK2Freq+0x14>)
  2323. 800107a: 4a05 ldr r2, [pc, #20] ; (8001090 <HAL_RCC_GetPCLK2Freq+0x18>)
  2324. 800107c: 685b ldr r3, [r3, #4]
  2325. 800107e: f3c3 23c2 ubfx r3, r3, #11, #3
  2326. 8001082: 5cd3 ldrb r3, [r2, r3]
  2327. 8001084: 4a03 ldr r2, [pc, #12] ; (8001094 <HAL_RCC_GetPCLK2Freq+0x1c>)
  2328. 8001086: 6810 ldr r0, [r2, #0]
  2329. }
  2330. 8001088: 40d8 lsrs r0, r3
  2331. 800108a: 4770 bx lr
  2332. 800108c: 40021000 .word 0x40021000
  2333. 8001090: 080032ab .word 0x080032ab
  2334. 8001094: 20000018 .word 0x20000018
  2335. 08001098 <HAL_TIM_Base_Start_IT>:
  2336. {
  2337. /* Check the parameters */
  2338. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2339. /* Enable the TIM Update interrupt */
  2340. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2341. 8001098: 6803 ldr r3, [r0, #0]
  2342. /* Enable the Peripheral */
  2343. __HAL_TIM_ENABLE(htim);
  2344. /* Return function status */
  2345. return HAL_OK;
  2346. }
  2347. 800109a: 2000 movs r0, #0
  2348. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2349. 800109c: 68da ldr r2, [r3, #12]
  2350. 800109e: f042 0201 orr.w r2, r2, #1
  2351. 80010a2: 60da str r2, [r3, #12]
  2352. __HAL_TIM_ENABLE(htim);
  2353. 80010a4: 681a ldr r2, [r3, #0]
  2354. 80010a6: f042 0201 orr.w r2, r2, #1
  2355. 80010aa: 601a str r2, [r3, #0]
  2356. }
  2357. 80010ac: 4770 bx lr
  2358. 080010ae <HAL_TIM_OC_DelayElapsedCallback>:
  2359. 80010ae: 4770 bx lr
  2360. 080010b0 <HAL_TIM_IC_CaptureCallback>:
  2361. 80010b0: 4770 bx lr
  2362. 080010b2 <HAL_TIM_PWM_PulseFinishedCallback>:
  2363. 80010b2: 4770 bx lr
  2364. 080010b4 <HAL_TIM_TriggerCallback>:
  2365. 80010b4: 4770 bx lr
  2366. 080010b6 <HAL_TIM_IRQHandler>:
  2367. * @retval None
  2368. */
  2369. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2370. {
  2371. /* Capture compare 1 event */
  2372. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2373. 80010b6: 6803 ldr r3, [r0, #0]
  2374. {
  2375. 80010b8: b510 push {r4, lr}
  2376. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2377. 80010ba: 691a ldr r2, [r3, #16]
  2378. {
  2379. 80010bc: 4604 mov r4, r0
  2380. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2381. 80010be: 0791 lsls r1, r2, #30
  2382. 80010c0: d50e bpl.n 80010e0 <HAL_TIM_IRQHandler+0x2a>
  2383. {
  2384. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2385. 80010c2: 68da ldr r2, [r3, #12]
  2386. 80010c4: 0792 lsls r2, r2, #30
  2387. 80010c6: d50b bpl.n 80010e0 <HAL_TIM_IRQHandler+0x2a>
  2388. {
  2389. {
  2390. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2391. 80010c8: f06f 0202 mvn.w r2, #2
  2392. 80010cc: 611a str r2, [r3, #16]
  2393. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2394. 80010ce: 2201 movs r2, #1
  2395. /* Input capture event */
  2396. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2397. 80010d0: 699b ldr r3, [r3, #24]
  2398. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2399. 80010d2: 7702 strb r2, [r0, #28]
  2400. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2401. 80010d4: 079b lsls r3, r3, #30
  2402. 80010d6: d077 beq.n 80011c8 <HAL_TIM_IRQHandler+0x112>
  2403. {
  2404. HAL_TIM_IC_CaptureCallback(htim);
  2405. 80010d8: f7ff ffea bl 80010b0 <HAL_TIM_IC_CaptureCallback>
  2406. else
  2407. {
  2408. HAL_TIM_OC_DelayElapsedCallback(htim);
  2409. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2410. }
  2411. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2412. 80010dc: 2300 movs r3, #0
  2413. 80010de: 7723 strb r3, [r4, #28]
  2414. }
  2415. }
  2416. }
  2417. /* Capture compare 2 event */
  2418. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2419. 80010e0: 6823 ldr r3, [r4, #0]
  2420. 80010e2: 691a ldr r2, [r3, #16]
  2421. 80010e4: 0750 lsls r0, r2, #29
  2422. 80010e6: d510 bpl.n 800110a <HAL_TIM_IRQHandler+0x54>
  2423. {
  2424. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2425. 80010e8: 68da ldr r2, [r3, #12]
  2426. 80010ea: 0751 lsls r1, r2, #29
  2427. 80010ec: d50d bpl.n 800110a <HAL_TIM_IRQHandler+0x54>
  2428. {
  2429. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2430. 80010ee: f06f 0204 mvn.w r2, #4
  2431. 80010f2: 611a str r2, [r3, #16]
  2432. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2433. 80010f4: 2202 movs r2, #2
  2434. /* Input capture event */
  2435. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2436. 80010f6: 699b ldr r3, [r3, #24]
  2437. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2438. 80010f8: 7722 strb r2, [r4, #28]
  2439. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2440. 80010fa: f413 7f40 tst.w r3, #768 ; 0x300
  2441. {
  2442. HAL_TIM_IC_CaptureCallback(htim);
  2443. 80010fe: 4620 mov r0, r4
  2444. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2445. 8001100: d068 beq.n 80011d4 <HAL_TIM_IRQHandler+0x11e>
  2446. HAL_TIM_IC_CaptureCallback(htim);
  2447. 8001102: f7ff ffd5 bl 80010b0 <HAL_TIM_IC_CaptureCallback>
  2448. else
  2449. {
  2450. HAL_TIM_OC_DelayElapsedCallback(htim);
  2451. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2452. }
  2453. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2454. 8001106: 2300 movs r3, #0
  2455. 8001108: 7723 strb r3, [r4, #28]
  2456. }
  2457. }
  2458. /* Capture compare 3 event */
  2459. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2460. 800110a: 6823 ldr r3, [r4, #0]
  2461. 800110c: 691a ldr r2, [r3, #16]
  2462. 800110e: 0712 lsls r2, r2, #28
  2463. 8001110: d50f bpl.n 8001132 <HAL_TIM_IRQHandler+0x7c>
  2464. {
  2465. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2466. 8001112: 68da ldr r2, [r3, #12]
  2467. 8001114: 0710 lsls r0, r2, #28
  2468. 8001116: d50c bpl.n 8001132 <HAL_TIM_IRQHandler+0x7c>
  2469. {
  2470. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2471. 8001118: f06f 0208 mvn.w r2, #8
  2472. 800111c: 611a str r2, [r3, #16]
  2473. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2474. 800111e: 2204 movs r2, #4
  2475. /* Input capture event */
  2476. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2477. 8001120: 69db ldr r3, [r3, #28]
  2478. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2479. 8001122: 7722 strb r2, [r4, #28]
  2480. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2481. 8001124: 0799 lsls r1, r3, #30
  2482. {
  2483. HAL_TIM_IC_CaptureCallback(htim);
  2484. 8001126: 4620 mov r0, r4
  2485. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2486. 8001128: d05a beq.n 80011e0 <HAL_TIM_IRQHandler+0x12a>
  2487. HAL_TIM_IC_CaptureCallback(htim);
  2488. 800112a: f7ff ffc1 bl 80010b0 <HAL_TIM_IC_CaptureCallback>
  2489. else
  2490. {
  2491. HAL_TIM_OC_DelayElapsedCallback(htim);
  2492. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2493. }
  2494. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2495. 800112e: 2300 movs r3, #0
  2496. 8001130: 7723 strb r3, [r4, #28]
  2497. }
  2498. }
  2499. /* Capture compare 4 event */
  2500. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2501. 8001132: 6823 ldr r3, [r4, #0]
  2502. 8001134: 691a ldr r2, [r3, #16]
  2503. 8001136: 06d2 lsls r2, r2, #27
  2504. 8001138: d510 bpl.n 800115c <HAL_TIM_IRQHandler+0xa6>
  2505. {
  2506. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2507. 800113a: 68da ldr r2, [r3, #12]
  2508. 800113c: 06d0 lsls r0, r2, #27
  2509. 800113e: d50d bpl.n 800115c <HAL_TIM_IRQHandler+0xa6>
  2510. {
  2511. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2512. 8001140: f06f 0210 mvn.w r2, #16
  2513. 8001144: 611a str r2, [r3, #16]
  2514. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2515. 8001146: 2208 movs r2, #8
  2516. /* Input capture event */
  2517. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2518. 8001148: 69db ldr r3, [r3, #28]
  2519. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2520. 800114a: 7722 strb r2, [r4, #28]
  2521. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2522. 800114c: f413 7f40 tst.w r3, #768 ; 0x300
  2523. {
  2524. HAL_TIM_IC_CaptureCallback(htim);
  2525. 8001150: 4620 mov r0, r4
  2526. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2527. 8001152: d04b beq.n 80011ec <HAL_TIM_IRQHandler+0x136>
  2528. HAL_TIM_IC_CaptureCallback(htim);
  2529. 8001154: f7ff ffac bl 80010b0 <HAL_TIM_IC_CaptureCallback>
  2530. else
  2531. {
  2532. HAL_TIM_OC_DelayElapsedCallback(htim);
  2533. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2534. }
  2535. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2536. 8001158: 2300 movs r3, #0
  2537. 800115a: 7723 strb r3, [r4, #28]
  2538. }
  2539. }
  2540. /* TIM Update event */
  2541. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2542. 800115c: 6823 ldr r3, [r4, #0]
  2543. 800115e: 691a ldr r2, [r3, #16]
  2544. 8001160: 07d1 lsls r1, r2, #31
  2545. 8001162: d508 bpl.n 8001176 <HAL_TIM_IRQHandler+0xc0>
  2546. {
  2547. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2548. 8001164: 68da ldr r2, [r3, #12]
  2549. 8001166: 07d2 lsls r2, r2, #31
  2550. 8001168: d505 bpl.n 8001176 <HAL_TIM_IRQHandler+0xc0>
  2551. {
  2552. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2553. 800116a: f06f 0201 mvn.w r2, #1
  2554. HAL_TIM_PeriodElapsedCallback(htim);
  2555. 800116e: 4620 mov r0, r4
  2556. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2557. 8001170: 611a str r2, [r3, #16]
  2558. HAL_TIM_PeriodElapsedCallback(htim);
  2559. 8001172: f000 fd27 bl 8001bc4 <HAL_TIM_PeriodElapsedCallback>
  2560. }
  2561. }
  2562. /* TIM Break input event */
  2563. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2564. 8001176: 6823 ldr r3, [r4, #0]
  2565. 8001178: 691a ldr r2, [r3, #16]
  2566. 800117a: 0610 lsls r0, r2, #24
  2567. 800117c: d508 bpl.n 8001190 <HAL_TIM_IRQHandler+0xda>
  2568. {
  2569. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2570. 800117e: 68da ldr r2, [r3, #12]
  2571. 8001180: 0611 lsls r1, r2, #24
  2572. 8001182: d505 bpl.n 8001190 <HAL_TIM_IRQHandler+0xda>
  2573. {
  2574. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2575. 8001184: f06f 0280 mvn.w r2, #128 ; 0x80
  2576. HAL_TIMEx_BreakCallback(htim);
  2577. 8001188: 4620 mov r0, r4
  2578. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2579. 800118a: 611a str r2, [r3, #16]
  2580. HAL_TIMEx_BreakCallback(htim);
  2581. 800118c: f000 f8bf bl 800130e <HAL_TIMEx_BreakCallback>
  2582. }
  2583. }
  2584. /* TIM Trigger detection event */
  2585. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2586. 8001190: 6823 ldr r3, [r4, #0]
  2587. 8001192: 691a ldr r2, [r3, #16]
  2588. 8001194: 0652 lsls r2, r2, #25
  2589. 8001196: d508 bpl.n 80011aa <HAL_TIM_IRQHandler+0xf4>
  2590. {
  2591. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2592. 8001198: 68da ldr r2, [r3, #12]
  2593. 800119a: 0650 lsls r0, r2, #25
  2594. 800119c: d505 bpl.n 80011aa <HAL_TIM_IRQHandler+0xf4>
  2595. {
  2596. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2597. 800119e: f06f 0240 mvn.w r2, #64 ; 0x40
  2598. HAL_TIM_TriggerCallback(htim);
  2599. 80011a2: 4620 mov r0, r4
  2600. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2601. 80011a4: 611a str r2, [r3, #16]
  2602. HAL_TIM_TriggerCallback(htim);
  2603. 80011a6: f7ff ff85 bl 80010b4 <HAL_TIM_TriggerCallback>
  2604. }
  2605. }
  2606. /* TIM commutation event */
  2607. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2608. 80011aa: 6823 ldr r3, [r4, #0]
  2609. 80011ac: 691a ldr r2, [r3, #16]
  2610. 80011ae: 0691 lsls r1, r2, #26
  2611. 80011b0: d522 bpl.n 80011f8 <HAL_TIM_IRQHandler+0x142>
  2612. {
  2613. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2614. 80011b2: 68da ldr r2, [r3, #12]
  2615. 80011b4: 0692 lsls r2, r2, #26
  2616. 80011b6: d51f bpl.n 80011f8 <HAL_TIM_IRQHandler+0x142>
  2617. {
  2618. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2619. 80011b8: f06f 0220 mvn.w r2, #32
  2620. HAL_TIMEx_CommutationCallback(htim);
  2621. 80011bc: 4620 mov r0, r4
  2622. }
  2623. }
  2624. }
  2625. 80011be: e8bd 4010 ldmia.w sp!, {r4, lr}
  2626. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2627. 80011c2: 611a str r2, [r3, #16]
  2628. HAL_TIMEx_CommutationCallback(htim);
  2629. 80011c4: f000 b8a2 b.w 800130c <HAL_TIMEx_CommutationCallback>
  2630. HAL_TIM_OC_DelayElapsedCallback(htim);
  2631. 80011c8: f7ff ff71 bl 80010ae <HAL_TIM_OC_DelayElapsedCallback>
  2632. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2633. 80011cc: 4620 mov r0, r4
  2634. 80011ce: f7ff ff70 bl 80010b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2635. 80011d2: e783 b.n 80010dc <HAL_TIM_IRQHandler+0x26>
  2636. HAL_TIM_OC_DelayElapsedCallback(htim);
  2637. 80011d4: f7ff ff6b bl 80010ae <HAL_TIM_OC_DelayElapsedCallback>
  2638. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2639. 80011d8: 4620 mov r0, r4
  2640. 80011da: f7ff ff6a bl 80010b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2641. 80011de: e792 b.n 8001106 <HAL_TIM_IRQHandler+0x50>
  2642. HAL_TIM_OC_DelayElapsedCallback(htim);
  2643. 80011e0: f7ff ff65 bl 80010ae <HAL_TIM_OC_DelayElapsedCallback>
  2644. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2645. 80011e4: 4620 mov r0, r4
  2646. 80011e6: f7ff ff64 bl 80010b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2647. 80011ea: e7a0 b.n 800112e <HAL_TIM_IRQHandler+0x78>
  2648. HAL_TIM_OC_DelayElapsedCallback(htim);
  2649. 80011ec: f7ff ff5f bl 80010ae <HAL_TIM_OC_DelayElapsedCallback>
  2650. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2651. 80011f0: 4620 mov r0, r4
  2652. 80011f2: f7ff ff5e bl 80010b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2653. 80011f6: e7af b.n 8001158 <HAL_TIM_IRQHandler+0xa2>
  2654. 80011f8: bd10 pop {r4, pc}
  2655. ...
  2656. 080011fc <TIM_Base_SetConfig>:
  2657. {
  2658. uint32_t tmpcr1 = 0U;
  2659. tmpcr1 = TIMx->CR1;
  2660. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2661. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2662. 80011fc: 4a24 ldr r2, [pc, #144] ; (8001290 <TIM_Base_SetConfig+0x94>)
  2663. tmpcr1 = TIMx->CR1;
  2664. 80011fe: 6803 ldr r3, [r0, #0]
  2665. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2666. 8001200: 4290 cmp r0, r2
  2667. 8001202: d012 beq.n 800122a <TIM_Base_SetConfig+0x2e>
  2668. 8001204: f502 6200 add.w r2, r2, #2048 ; 0x800
  2669. 8001208: 4290 cmp r0, r2
  2670. 800120a: d00e beq.n 800122a <TIM_Base_SetConfig+0x2e>
  2671. 800120c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2672. 8001210: d00b beq.n 800122a <TIM_Base_SetConfig+0x2e>
  2673. 8001212: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2674. 8001216: 4290 cmp r0, r2
  2675. 8001218: d007 beq.n 800122a <TIM_Base_SetConfig+0x2e>
  2676. 800121a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2677. 800121e: 4290 cmp r0, r2
  2678. 8001220: d003 beq.n 800122a <TIM_Base_SetConfig+0x2e>
  2679. 8001222: f502 6280 add.w r2, r2, #1024 ; 0x400
  2680. 8001226: 4290 cmp r0, r2
  2681. 8001228: d11d bne.n 8001266 <TIM_Base_SetConfig+0x6a>
  2682. {
  2683. /* Select the Counter Mode */
  2684. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2685. tmpcr1 |= Structure->CounterMode;
  2686. 800122a: 684a ldr r2, [r1, #4]
  2687. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2688. 800122c: f023 0370 bic.w r3, r3, #112 ; 0x70
  2689. tmpcr1 |= Structure->CounterMode;
  2690. 8001230: 4313 orrs r3, r2
  2691. }
  2692. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2693. 8001232: 4a17 ldr r2, [pc, #92] ; (8001290 <TIM_Base_SetConfig+0x94>)
  2694. 8001234: 4290 cmp r0, r2
  2695. 8001236: d012 beq.n 800125e <TIM_Base_SetConfig+0x62>
  2696. 8001238: f502 6200 add.w r2, r2, #2048 ; 0x800
  2697. 800123c: 4290 cmp r0, r2
  2698. 800123e: d00e beq.n 800125e <TIM_Base_SetConfig+0x62>
  2699. 8001240: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2700. 8001244: d00b beq.n 800125e <TIM_Base_SetConfig+0x62>
  2701. 8001246: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2702. 800124a: 4290 cmp r0, r2
  2703. 800124c: d007 beq.n 800125e <TIM_Base_SetConfig+0x62>
  2704. 800124e: f502 6280 add.w r2, r2, #1024 ; 0x400
  2705. 8001252: 4290 cmp r0, r2
  2706. 8001254: d003 beq.n 800125e <TIM_Base_SetConfig+0x62>
  2707. 8001256: f502 6280 add.w r2, r2, #1024 ; 0x400
  2708. 800125a: 4290 cmp r0, r2
  2709. 800125c: d103 bne.n 8001266 <TIM_Base_SetConfig+0x6a>
  2710. {
  2711. /* Set the clock division */
  2712. tmpcr1 &= ~TIM_CR1_CKD;
  2713. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2714. 800125e: 68ca ldr r2, [r1, #12]
  2715. tmpcr1 &= ~TIM_CR1_CKD;
  2716. 8001260: f423 7340 bic.w r3, r3, #768 ; 0x300
  2717. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2718. 8001264: 4313 orrs r3, r2
  2719. }
  2720. /* Set the auto-reload preload */
  2721. tmpcr1 &= ~TIM_CR1_ARPE;
  2722. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2723. 8001266: 694a ldr r2, [r1, #20]
  2724. tmpcr1 &= ~TIM_CR1_ARPE;
  2725. 8001268: f023 0380 bic.w r3, r3, #128 ; 0x80
  2726. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2727. 800126c: 4313 orrs r3, r2
  2728. TIMx->CR1 = tmpcr1;
  2729. 800126e: 6003 str r3, [r0, #0]
  2730. /* Set the Autoreload value */
  2731. TIMx->ARR = (uint32_t)Structure->Period ;
  2732. 8001270: 688b ldr r3, [r1, #8]
  2733. 8001272: 62c3 str r3, [r0, #44] ; 0x2c
  2734. /* Set the Prescaler value */
  2735. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2736. 8001274: 680b ldr r3, [r1, #0]
  2737. 8001276: 6283 str r3, [r0, #40] ; 0x28
  2738. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2739. 8001278: 4b05 ldr r3, [pc, #20] ; (8001290 <TIM_Base_SetConfig+0x94>)
  2740. 800127a: 4298 cmp r0, r3
  2741. 800127c: d003 beq.n 8001286 <TIM_Base_SetConfig+0x8a>
  2742. 800127e: f503 6300 add.w r3, r3, #2048 ; 0x800
  2743. 8001282: 4298 cmp r0, r3
  2744. 8001284: d101 bne.n 800128a <TIM_Base_SetConfig+0x8e>
  2745. {
  2746. /* Set the Repetition Counter value */
  2747. TIMx->RCR = Structure->RepetitionCounter;
  2748. 8001286: 690b ldr r3, [r1, #16]
  2749. 8001288: 6303 str r3, [r0, #48] ; 0x30
  2750. }
  2751. /* Generate an update event to reload the Prescaler
  2752. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2753. TIMx->EGR = TIM_EGR_UG;
  2754. 800128a: 2301 movs r3, #1
  2755. 800128c: 6143 str r3, [r0, #20]
  2756. 800128e: 4770 bx lr
  2757. 8001290: 40012c00 .word 0x40012c00
  2758. 08001294 <HAL_TIM_Base_Init>:
  2759. {
  2760. 8001294: b510 push {r4, lr}
  2761. if(htim == NULL)
  2762. 8001296: 4604 mov r4, r0
  2763. 8001298: b1a0 cbz r0, 80012c4 <HAL_TIM_Base_Init+0x30>
  2764. if(htim->State == HAL_TIM_STATE_RESET)
  2765. 800129a: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2766. 800129e: f003 02ff and.w r2, r3, #255 ; 0xff
  2767. 80012a2: b91b cbnz r3, 80012ac <HAL_TIM_Base_Init+0x18>
  2768. htim->Lock = HAL_UNLOCKED;
  2769. 80012a4: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2770. HAL_TIM_Base_MspInit(htim);
  2771. 80012a8: f000 fdd4 bl 8001e54 <HAL_TIM_Base_MspInit>
  2772. htim->State= HAL_TIM_STATE_BUSY;
  2773. 80012ac: 2302 movs r3, #2
  2774. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2775. 80012ae: 6820 ldr r0, [r4, #0]
  2776. htim->State= HAL_TIM_STATE_BUSY;
  2777. 80012b0: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2778. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2779. 80012b4: 1d21 adds r1, r4, #4
  2780. 80012b6: f7ff ffa1 bl 80011fc <TIM_Base_SetConfig>
  2781. htim->State= HAL_TIM_STATE_READY;
  2782. 80012ba: 2301 movs r3, #1
  2783. return HAL_OK;
  2784. 80012bc: 2000 movs r0, #0
  2785. htim->State= HAL_TIM_STATE_READY;
  2786. 80012be: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2787. return HAL_OK;
  2788. 80012c2: bd10 pop {r4, pc}
  2789. return HAL_ERROR;
  2790. 80012c4: 2001 movs r0, #1
  2791. }
  2792. 80012c6: bd10 pop {r4, pc}
  2793. 080012c8 <HAL_TIMEx_MasterConfigSynchronization>:
  2794. /* Check the parameters */
  2795. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  2796. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2797. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2798. __HAL_LOCK(htim);
  2799. 80012c8: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2800. {
  2801. 80012cc: b510 push {r4, lr}
  2802. __HAL_LOCK(htim);
  2803. 80012ce: 2b01 cmp r3, #1
  2804. 80012d0: f04f 0302 mov.w r3, #2
  2805. 80012d4: d018 beq.n 8001308 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  2806. htim->State = HAL_TIM_STATE_BUSY;
  2807. 80012d6: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2808. /* Reset the MMS Bits */
  2809. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2810. 80012da: 6803 ldr r3, [r0, #0]
  2811. /* Select the TRGO source */
  2812. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2813. 80012dc: 680c ldr r4, [r1, #0]
  2814. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2815. 80012de: 685a ldr r2, [r3, #4]
  2816. /* Reset the MSM Bit */
  2817. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2818. /* Set or Reset the MSM Bit */
  2819. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2820. 80012e0: 6849 ldr r1, [r1, #4]
  2821. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2822. 80012e2: f022 0270 bic.w r2, r2, #112 ; 0x70
  2823. 80012e6: 605a str r2, [r3, #4]
  2824. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2825. 80012e8: 685a ldr r2, [r3, #4]
  2826. 80012ea: 4322 orrs r2, r4
  2827. 80012ec: 605a str r2, [r3, #4]
  2828. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2829. 80012ee: 689a ldr r2, [r3, #8]
  2830. 80012f0: f022 0280 bic.w r2, r2, #128 ; 0x80
  2831. 80012f4: 609a str r2, [r3, #8]
  2832. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2833. 80012f6: 689a ldr r2, [r3, #8]
  2834. 80012f8: 430a orrs r2, r1
  2835. 80012fa: 609a str r2, [r3, #8]
  2836. htim->State = HAL_TIM_STATE_READY;
  2837. 80012fc: 2301 movs r3, #1
  2838. 80012fe: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2839. __HAL_UNLOCK(htim);
  2840. 8001302: 2300 movs r3, #0
  2841. 8001304: f880 303c strb.w r3, [r0, #60] ; 0x3c
  2842. __HAL_LOCK(htim);
  2843. 8001308: 4618 mov r0, r3
  2844. return HAL_OK;
  2845. }
  2846. 800130a: bd10 pop {r4, pc}
  2847. 0800130c <HAL_TIMEx_CommutationCallback>:
  2848. 800130c: 4770 bx lr
  2849. 0800130e <HAL_TIMEx_BreakCallback>:
  2850. * @brief Hall Break detection callback in non blocking mode
  2851. * @param htim : TIM handle
  2852. * @retval None
  2853. */
  2854. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  2855. {
  2856. 800130e: 4770 bx lr
  2857. 08001310 <UART_EndRxTransfer>:
  2858. * @retval None
  2859. */
  2860. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  2861. {
  2862. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  2863. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  2864. 8001310: 6803 ldr r3, [r0, #0]
  2865. 8001312: 68da ldr r2, [r3, #12]
  2866. 8001314: f422 7290 bic.w r2, r2, #288 ; 0x120
  2867. 8001318: 60da str r2, [r3, #12]
  2868. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  2869. 800131a: 695a ldr r2, [r3, #20]
  2870. 800131c: f022 0201 bic.w r2, r2, #1
  2871. 8001320: 615a str r2, [r3, #20]
  2872. /* At end of Rx process, restore huart->RxState to Ready */
  2873. huart->RxState = HAL_UART_STATE_READY;
  2874. 8001322: 2320 movs r3, #32
  2875. 8001324: f880 303a strb.w r3, [r0, #58] ; 0x3a
  2876. 8001328: 4770 bx lr
  2877. ...
  2878. 0800132c <UART_SetConfig>:
  2879. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  2880. * the configuration information for the specified UART module.
  2881. * @retval None
  2882. */
  2883. static void UART_SetConfig(UART_HandleTypeDef *huart)
  2884. {
  2885. 800132c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  2886. assert_param(IS_UART_MODE(huart->Init.Mode));
  2887. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  2888. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  2889. * to huart->Init.StopBits value */
  2890. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2891. 8001330: 6805 ldr r5, [r0, #0]
  2892. 8001332: 68c2 ldr r2, [r0, #12]
  2893. 8001334: 692b ldr r3, [r5, #16]
  2894. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  2895. MODIFY_REG(huart->Instance->CR1,
  2896. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  2897. tmpreg);
  2898. #else
  2899. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2900. 8001336: 6901 ldr r1, [r0, #16]
  2901. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  2902. 8001338: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  2903. 800133c: 4313 orrs r3, r2
  2904. 800133e: 612b str r3, [r5, #16]
  2905. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2906. 8001340: 6883 ldr r3, [r0, #8]
  2907. MODIFY_REG(huart->Instance->CR1,
  2908. 8001342: 68ea ldr r2, [r5, #12]
  2909. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2910. 8001344: 430b orrs r3, r1
  2911. 8001346: 6941 ldr r1, [r0, #20]
  2912. MODIFY_REG(huart->Instance->CR1,
  2913. 8001348: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  2914. 800134c: f022 020c bic.w r2, r2, #12
  2915. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  2916. 8001350: 430b orrs r3, r1
  2917. MODIFY_REG(huart->Instance->CR1,
  2918. 8001352: 4313 orrs r3, r2
  2919. 8001354: 60eb str r3, [r5, #12]
  2920. tmpreg);
  2921. #endif /* USART_CR1_OVER8 */
  2922. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  2923. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  2924. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  2925. 8001356: 696b ldr r3, [r5, #20]
  2926. 8001358: 6982 ldr r2, [r0, #24]
  2927. 800135a: f423 7340 bic.w r3, r3, #768 ; 0x300
  2928. 800135e: 4313 orrs r3, r2
  2929. 8001360: 616b str r3, [r5, #20]
  2930. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  2931. }
  2932. }
  2933. #else
  2934. /*-------------------------- USART BRR Configuration ---------------------*/
  2935. if(huart->Instance == USART1)
  2936. 8001362: 4b40 ldr r3, [pc, #256] ; (8001464 <UART_SetConfig+0x138>)
  2937. {
  2938. 8001364: 4681 mov r9, r0
  2939. if(huart->Instance == USART1)
  2940. 8001366: 429d cmp r5, r3
  2941. 8001368: f04f 0419 mov.w r4, #25
  2942. 800136c: d146 bne.n 80013fc <UART_SetConfig+0xd0>
  2943. {
  2944. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  2945. 800136e: f7ff fe83 bl 8001078 <HAL_RCC_GetPCLK2Freq>
  2946. 8001372: fb04 f300 mul.w r3, r4, r0
  2947. 8001376: f8d9 6004 ldr.w r6, [r9, #4]
  2948. 800137a: f04f 0864 mov.w r8, #100 ; 0x64
  2949. 800137e: 00b6 lsls r6, r6, #2
  2950. 8001380: fbb3 f3f6 udiv r3, r3, r6
  2951. 8001384: fbb3 f3f8 udiv r3, r3, r8
  2952. 8001388: 011e lsls r6, r3, #4
  2953. 800138a: f7ff fe75 bl 8001078 <HAL_RCC_GetPCLK2Freq>
  2954. 800138e: 4360 muls r0, r4
  2955. 8001390: f8d9 3004 ldr.w r3, [r9, #4]
  2956. 8001394: 009b lsls r3, r3, #2
  2957. 8001396: fbb0 f7f3 udiv r7, r0, r3
  2958. 800139a: f7ff fe6d bl 8001078 <HAL_RCC_GetPCLK2Freq>
  2959. 800139e: 4360 muls r0, r4
  2960. 80013a0: f8d9 3004 ldr.w r3, [r9, #4]
  2961. 80013a4: 009b lsls r3, r3, #2
  2962. 80013a6: fbb0 f3f3 udiv r3, r0, r3
  2963. 80013aa: fbb3 f3f8 udiv r3, r3, r8
  2964. 80013ae: fb08 7313 mls r3, r8, r3, r7
  2965. 80013b2: 011b lsls r3, r3, #4
  2966. 80013b4: 3332 adds r3, #50 ; 0x32
  2967. 80013b6: fbb3 f3f8 udiv r3, r3, r8
  2968. 80013ba: f003 07f0 and.w r7, r3, #240 ; 0xf0
  2969. 80013be: f7ff fe5b bl 8001078 <HAL_RCC_GetPCLK2Freq>
  2970. 80013c2: 4360 muls r0, r4
  2971. 80013c4: f8d9 2004 ldr.w r2, [r9, #4]
  2972. 80013c8: 0092 lsls r2, r2, #2
  2973. 80013ca: fbb0 faf2 udiv sl, r0, r2
  2974. 80013ce: f7ff fe53 bl 8001078 <HAL_RCC_GetPCLK2Freq>
  2975. }
  2976. else
  2977. {
  2978. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  2979. 80013d2: 4360 muls r0, r4
  2980. 80013d4: f8d9 3004 ldr.w r3, [r9, #4]
  2981. 80013d8: 009b lsls r3, r3, #2
  2982. 80013da: fbb0 f3f3 udiv r3, r0, r3
  2983. 80013de: fbb3 f3f8 udiv r3, r3, r8
  2984. 80013e2: fb08 a313 mls r3, r8, r3, sl
  2985. 80013e6: 011b lsls r3, r3, #4
  2986. 80013e8: 3332 adds r3, #50 ; 0x32
  2987. 80013ea: fbb3 f3f8 udiv r3, r3, r8
  2988. 80013ee: f003 030f and.w r3, r3, #15
  2989. 80013f2: 433b orrs r3, r7
  2990. 80013f4: 4433 add r3, r6
  2991. 80013f6: 60ab str r3, [r5, #8]
  2992. 80013f8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2993. 80013fc: f7ff fe2c bl 8001058 <HAL_RCC_GetPCLK1Freq>
  2994. 8001400: fb04 f300 mul.w r3, r4, r0
  2995. 8001404: f8d9 6004 ldr.w r6, [r9, #4]
  2996. 8001408: f04f 0864 mov.w r8, #100 ; 0x64
  2997. 800140c: 00b6 lsls r6, r6, #2
  2998. 800140e: fbb3 f3f6 udiv r3, r3, r6
  2999. 8001412: fbb3 f3f8 udiv r3, r3, r8
  3000. 8001416: 011e lsls r6, r3, #4
  3001. 8001418: f7ff fe1e bl 8001058 <HAL_RCC_GetPCLK1Freq>
  3002. 800141c: 4360 muls r0, r4
  3003. 800141e: f8d9 3004 ldr.w r3, [r9, #4]
  3004. 8001422: 009b lsls r3, r3, #2
  3005. 8001424: fbb0 f7f3 udiv r7, r0, r3
  3006. 8001428: f7ff fe16 bl 8001058 <HAL_RCC_GetPCLK1Freq>
  3007. 800142c: 4360 muls r0, r4
  3008. 800142e: f8d9 3004 ldr.w r3, [r9, #4]
  3009. 8001432: 009b lsls r3, r3, #2
  3010. 8001434: fbb0 f3f3 udiv r3, r0, r3
  3011. 8001438: fbb3 f3f8 udiv r3, r3, r8
  3012. 800143c: fb08 7313 mls r3, r8, r3, r7
  3013. 8001440: 011b lsls r3, r3, #4
  3014. 8001442: 3332 adds r3, #50 ; 0x32
  3015. 8001444: fbb3 f3f8 udiv r3, r3, r8
  3016. 8001448: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3017. 800144c: f7ff fe04 bl 8001058 <HAL_RCC_GetPCLK1Freq>
  3018. 8001450: 4360 muls r0, r4
  3019. 8001452: f8d9 2004 ldr.w r2, [r9, #4]
  3020. 8001456: 0092 lsls r2, r2, #2
  3021. 8001458: fbb0 faf2 udiv sl, r0, r2
  3022. 800145c: f7ff fdfc bl 8001058 <HAL_RCC_GetPCLK1Freq>
  3023. 8001460: e7b7 b.n 80013d2 <UART_SetConfig+0xa6>
  3024. 8001462: bf00 nop
  3025. 8001464: 40013800 .word 0x40013800
  3026. 08001468 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3027. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3028. 8001468: b5f8 push {r3, r4, r5, r6, r7, lr}
  3029. 800146a: 4604 mov r4, r0
  3030. 800146c: 460e mov r6, r1
  3031. 800146e: 4617 mov r7, r2
  3032. 8001470: 461d mov r5, r3
  3033. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3034. 8001472: 6821 ldr r1, [r4, #0]
  3035. 8001474: 680b ldr r3, [r1, #0]
  3036. 8001476: ea36 0303 bics.w r3, r6, r3
  3037. 800147a: d101 bne.n 8001480 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3038. return HAL_OK;
  3039. 800147c: 2000 movs r0, #0
  3040. }
  3041. 800147e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3042. if(Timeout != HAL_MAX_DELAY)
  3043. 8001480: 1c6b adds r3, r5, #1
  3044. 8001482: d0f7 beq.n 8001474 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3045. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3046. 8001484: b995 cbnz r5, 80014ac <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3047. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3048. 8001486: 6823 ldr r3, [r4, #0]
  3049. __HAL_UNLOCK(huart);
  3050. 8001488: 2003 movs r0, #3
  3051. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3052. 800148a: 68da ldr r2, [r3, #12]
  3053. 800148c: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3054. 8001490: 60da str r2, [r3, #12]
  3055. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3056. 8001492: 695a ldr r2, [r3, #20]
  3057. 8001494: f022 0201 bic.w r2, r2, #1
  3058. 8001498: 615a str r2, [r3, #20]
  3059. huart->gState = HAL_UART_STATE_READY;
  3060. 800149a: 2320 movs r3, #32
  3061. 800149c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3062. huart->RxState = HAL_UART_STATE_READY;
  3063. 80014a0: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3064. __HAL_UNLOCK(huart);
  3065. 80014a4: 2300 movs r3, #0
  3066. 80014a6: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3067. 80014aa: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3068. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3069. 80014ac: f7fe ff08 bl 80002c0 <HAL_GetTick>
  3070. 80014b0: 1bc0 subs r0, r0, r7
  3071. 80014b2: 4285 cmp r5, r0
  3072. 80014b4: d2dd bcs.n 8001472 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3073. 80014b6: e7e6 b.n 8001486 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3074. 080014b8 <HAL_UART_Init>:
  3075. {
  3076. 80014b8: b510 push {r4, lr}
  3077. if(huart == NULL)
  3078. 80014ba: 4604 mov r4, r0
  3079. 80014bc: b340 cbz r0, 8001510 <HAL_UART_Init+0x58>
  3080. if(huart->gState == HAL_UART_STATE_RESET)
  3081. 80014be: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3082. 80014c2: f003 02ff and.w r2, r3, #255 ; 0xff
  3083. 80014c6: b91b cbnz r3, 80014d0 <HAL_UART_Init+0x18>
  3084. huart->Lock = HAL_UNLOCKED;
  3085. 80014c8: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3086. HAL_UART_MspInit(huart);
  3087. 80014cc: f000 fcd6 bl 8001e7c <HAL_UART_MspInit>
  3088. huart->gState = HAL_UART_STATE_BUSY;
  3089. 80014d0: 2324 movs r3, #36 ; 0x24
  3090. __HAL_UART_DISABLE(huart);
  3091. 80014d2: 6822 ldr r2, [r4, #0]
  3092. huart->gState = HAL_UART_STATE_BUSY;
  3093. 80014d4: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3094. __HAL_UART_DISABLE(huart);
  3095. 80014d8: 68d3 ldr r3, [r2, #12]
  3096. UART_SetConfig(huart);
  3097. 80014da: 4620 mov r0, r4
  3098. __HAL_UART_DISABLE(huart);
  3099. 80014dc: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3100. 80014e0: 60d3 str r3, [r2, #12]
  3101. UART_SetConfig(huart);
  3102. 80014e2: f7ff ff23 bl 800132c <UART_SetConfig>
  3103. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3104. 80014e6: 6823 ldr r3, [r4, #0]
  3105. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3106. 80014e8: 2000 movs r0, #0
  3107. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3108. 80014ea: 691a ldr r2, [r3, #16]
  3109. 80014ec: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3110. 80014f0: 611a str r2, [r3, #16]
  3111. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3112. 80014f2: 695a ldr r2, [r3, #20]
  3113. 80014f4: f022 022a bic.w r2, r2, #42 ; 0x2a
  3114. 80014f8: 615a str r2, [r3, #20]
  3115. __HAL_UART_ENABLE(huart);
  3116. 80014fa: 68da ldr r2, [r3, #12]
  3117. 80014fc: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3118. 8001500: 60da str r2, [r3, #12]
  3119. huart->gState= HAL_UART_STATE_READY;
  3120. 8001502: 2320 movs r3, #32
  3121. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3122. 8001504: 63e0 str r0, [r4, #60] ; 0x3c
  3123. huart->gState= HAL_UART_STATE_READY;
  3124. 8001506: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3125. huart->RxState= HAL_UART_STATE_READY;
  3126. 800150a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3127. return HAL_OK;
  3128. 800150e: bd10 pop {r4, pc}
  3129. return HAL_ERROR;
  3130. 8001510: 2001 movs r0, #1
  3131. }
  3132. 8001512: bd10 pop {r4, pc}
  3133. 08001514 <HAL_UART_Transmit>:
  3134. {
  3135. 8001514: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3136. 8001518: 461f mov r7, r3
  3137. if(huart->gState == HAL_UART_STATE_READY)
  3138. 800151a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3139. {
  3140. 800151e: 4604 mov r4, r0
  3141. if(huart->gState == HAL_UART_STATE_READY)
  3142. 8001520: 2b20 cmp r3, #32
  3143. {
  3144. 8001522: 460d mov r5, r1
  3145. 8001524: 4690 mov r8, r2
  3146. if(huart->gState == HAL_UART_STATE_READY)
  3147. 8001526: d14e bne.n 80015c6 <HAL_UART_Transmit+0xb2>
  3148. if((pData == NULL) || (Size == 0U))
  3149. 8001528: 2900 cmp r1, #0
  3150. 800152a: d049 beq.n 80015c0 <HAL_UART_Transmit+0xac>
  3151. 800152c: 2a00 cmp r2, #0
  3152. 800152e: d047 beq.n 80015c0 <HAL_UART_Transmit+0xac>
  3153. __HAL_LOCK(huart);
  3154. 8001530: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3155. 8001534: 2b01 cmp r3, #1
  3156. 8001536: d046 beq.n 80015c6 <HAL_UART_Transmit+0xb2>
  3157. 8001538: 2301 movs r3, #1
  3158. 800153a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3159. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3160. 800153e: 2300 movs r3, #0
  3161. 8001540: 63c3 str r3, [r0, #60] ; 0x3c
  3162. huart->gState = HAL_UART_STATE_BUSY_TX;
  3163. 8001542: 2321 movs r3, #33 ; 0x21
  3164. 8001544: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3165. tickstart = HAL_GetTick();
  3166. 8001548: f7fe feba bl 80002c0 <HAL_GetTick>
  3167. 800154c: 4606 mov r6, r0
  3168. huart->TxXferSize = Size;
  3169. 800154e: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3170. huart->TxXferCount = Size;
  3171. 8001552: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3172. while(huart->TxXferCount > 0U)
  3173. 8001556: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3174. 8001558: b29b uxth r3, r3
  3175. 800155a: b96b cbnz r3, 8001578 <HAL_UART_Transmit+0x64>
  3176. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3177. 800155c: 463b mov r3, r7
  3178. 800155e: 4632 mov r2, r6
  3179. 8001560: 2140 movs r1, #64 ; 0x40
  3180. 8001562: 4620 mov r0, r4
  3181. 8001564: f7ff ff80 bl 8001468 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3182. 8001568: b9a8 cbnz r0, 8001596 <HAL_UART_Transmit+0x82>
  3183. huart->gState = HAL_UART_STATE_READY;
  3184. 800156a: 2320 movs r3, #32
  3185. __HAL_UNLOCK(huart);
  3186. 800156c: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3187. huart->gState = HAL_UART_STATE_READY;
  3188. 8001570: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3189. return HAL_OK;
  3190. 8001574: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3191. huart->TxXferCount--;
  3192. 8001578: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3193. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3194. 800157a: 4632 mov r2, r6
  3195. huart->TxXferCount--;
  3196. 800157c: 3b01 subs r3, #1
  3197. 800157e: b29b uxth r3, r3
  3198. 8001580: 84e3 strh r3, [r4, #38] ; 0x26
  3199. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3200. 8001582: 68a3 ldr r3, [r4, #8]
  3201. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3202. 8001584: 2180 movs r1, #128 ; 0x80
  3203. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3204. 8001586: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3205. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3206. 800158a: 4620 mov r0, r4
  3207. 800158c: 463b mov r3, r7
  3208. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3209. 800158e: d10e bne.n 80015ae <HAL_UART_Transmit+0x9a>
  3210. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3211. 8001590: f7ff ff6a bl 8001468 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3212. 8001594: b110 cbz r0, 800159c <HAL_UART_Transmit+0x88>
  3213. return HAL_TIMEOUT;
  3214. 8001596: 2003 movs r0, #3
  3215. 8001598: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3216. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3217. 800159c: 882b ldrh r3, [r5, #0]
  3218. 800159e: 6822 ldr r2, [r4, #0]
  3219. 80015a0: f3c3 0308 ubfx r3, r3, #0, #9
  3220. 80015a4: 6053 str r3, [r2, #4]
  3221. if(huart->Init.Parity == UART_PARITY_NONE)
  3222. 80015a6: 6923 ldr r3, [r4, #16]
  3223. 80015a8: b943 cbnz r3, 80015bc <HAL_UART_Transmit+0xa8>
  3224. pData +=2U;
  3225. 80015aa: 3502 adds r5, #2
  3226. 80015ac: e7d3 b.n 8001556 <HAL_UART_Transmit+0x42>
  3227. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3228. 80015ae: f7ff ff5b bl 8001468 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3229. 80015b2: 2800 cmp r0, #0
  3230. 80015b4: d1ef bne.n 8001596 <HAL_UART_Transmit+0x82>
  3231. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3232. 80015b6: 6823 ldr r3, [r4, #0]
  3233. 80015b8: 782a ldrb r2, [r5, #0]
  3234. 80015ba: 605a str r2, [r3, #4]
  3235. 80015bc: 3501 adds r5, #1
  3236. 80015be: e7ca b.n 8001556 <HAL_UART_Transmit+0x42>
  3237. return HAL_ERROR;
  3238. 80015c0: 2001 movs r0, #1
  3239. 80015c2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3240. return HAL_BUSY;
  3241. 80015c6: 2002 movs r0, #2
  3242. }
  3243. 80015c8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3244. 080015cc <HAL_UART_Transmit_DMA>:
  3245. {
  3246. 80015cc: b538 push {r3, r4, r5, lr}
  3247. 80015ce: 4604 mov r4, r0
  3248. 80015d0: 4613 mov r3, r2
  3249. if(huart->gState == HAL_UART_STATE_READY)
  3250. 80015d2: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3251. 80015d6: 2a20 cmp r2, #32
  3252. 80015d8: d12a bne.n 8001630 <HAL_UART_Transmit_DMA+0x64>
  3253. if((pData == NULL) || (Size == 0U))
  3254. 80015da: b339 cbz r1, 800162c <HAL_UART_Transmit_DMA+0x60>
  3255. 80015dc: b333 cbz r3, 800162c <HAL_UART_Transmit_DMA+0x60>
  3256. __HAL_LOCK(huart);
  3257. 80015de: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  3258. 80015e2: 2a01 cmp r2, #1
  3259. 80015e4: d024 beq.n 8001630 <HAL_UART_Transmit_DMA+0x64>
  3260. 80015e6: 2201 movs r2, #1
  3261. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3262. 80015e8: 2500 movs r5, #0
  3263. __HAL_LOCK(huart);
  3264. 80015ea: f884 2038 strb.w r2, [r4, #56] ; 0x38
  3265. huart->gState = HAL_UART_STATE_BUSY_TX;
  3266. 80015ee: 2221 movs r2, #33 ; 0x21
  3267. huart->TxXferCount = Size;
  3268. 80015f0: 84e3 strh r3, [r4, #38] ; 0x26
  3269. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3270. 80015f2: 6b20 ldr r0, [r4, #48] ; 0x30
  3271. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3272. 80015f4: 63e5 str r5, [r4, #60] ; 0x3c
  3273. huart->gState = HAL_UART_STATE_BUSY_TX;
  3274. 80015f6: f884 2039 strb.w r2, [r4, #57] ; 0x39
  3275. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3276. 80015fa: 4a0e ldr r2, [pc, #56] ; (8001634 <HAL_UART_Transmit_DMA+0x68>)
  3277. huart->TxXferSize = Size;
  3278. 80015fc: 84a3 strh r3, [r4, #36] ; 0x24
  3279. huart->pTxBuffPtr = pData;
  3280. 80015fe: 6221 str r1, [r4, #32]
  3281. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3282. 8001600: 6282 str r2, [r0, #40] ; 0x28
  3283. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3284. 8001602: 4a0d ldr r2, [pc, #52] ; (8001638 <HAL_UART_Transmit_DMA+0x6c>)
  3285. huart->hdmatx->XferAbortCallback = NULL;
  3286. 8001604: 6345 str r5, [r0, #52] ; 0x34
  3287. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3288. 8001606: 62c2 str r2, [r0, #44] ; 0x2c
  3289. huart->hdmatx->XferErrorCallback = UART_DMAError;
  3290. 8001608: 4a0c ldr r2, [pc, #48] ; (800163c <HAL_UART_Transmit_DMA+0x70>)
  3291. 800160a: 6302 str r2, [r0, #48] ; 0x30
  3292. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t*)tmp, (uint32_t)&huart->Instance->DR, Size);
  3293. 800160c: 6822 ldr r2, [r4, #0]
  3294. 800160e: 3204 adds r2, #4
  3295. 8001610: f7fe ff04 bl 800041c <HAL_DMA_Start_IT>
  3296. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3297. 8001614: f06f 0240 mvn.w r2, #64 ; 0x40
  3298. 8001618: 6823 ldr r3, [r4, #0]
  3299. return HAL_OK;
  3300. 800161a: 4628 mov r0, r5
  3301. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3302. 800161c: 601a str r2, [r3, #0]
  3303. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3304. 800161e: 695a ldr r2, [r3, #20]
  3305. __HAL_UNLOCK(huart);
  3306. 8001620: f884 5038 strb.w r5, [r4, #56] ; 0x38
  3307. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3308. 8001624: f042 0280 orr.w r2, r2, #128 ; 0x80
  3309. 8001628: 615a str r2, [r3, #20]
  3310. return HAL_OK;
  3311. 800162a: bd38 pop {r3, r4, r5, pc}
  3312. return HAL_ERROR;
  3313. 800162c: 2001 movs r0, #1
  3314. 800162e: bd38 pop {r3, r4, r5, pc}
  3315. return HAL_BUSY;
  3316. 8001630: 2002 movs r0, #2
  3317. }
  3318. 8001632: bd38 pop {r3, r4, r5, pc}
  3319. 8001634: 080016d3 .word 0x080016d3
  3320. 8001638: 08001701 .word 0x08001701
  3321. 800163c: 080017cd .word 0x080017cd
  3322. 08001640 <HAL_UART_Receive_DMA>:
  3323. {
  3324. 8001640: 4613 mov r3, r2
  3325. if(huart->RxState == HAL_UART_STATE_READY)
  3326. 8001642: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3327. {
  3328. 8001646: b573 push {r0, r1, r4, r5, r6, lr}
  3329. if(huart->RxState == HAL_UART_STATE_READY)
  3330. 8001648: 2a20 cmp r2, #32
  3331. {
  3332. 800164a: 4605 mov r5, r0
  3333. if(huart->RxState == HAL_UART_STATE_READY)
  3334. 800164c: d138 bne.n 80016c0 <HAL_UART_Receive_DMA+0x80>
  3335. if((pData == NULL) || (Size == 0U))
  3336. 800164e: 2900 cmp r1, #0
  3337. 8001650: d034 beq.n 80016bc <HAL_UART_Receive_DMA+0x7c>
  3338. 8001652: 2b00 cmp r3, #0
  3339. 8001654: d032 beq.n 80016bc <HAL_UART_Receive_DMA+0x7c>
  3340. __HAL_LOCK(huart);
  3341. 8001656: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3342. 800165a: 2a01 cmp r2, #1
  3343. 800165c: d030 beq.n 80016c0 <HAL_UART_Receive_DMA+0x80>
  3344. 800165e: 2201 movs r2, #1
  3345. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3346. 8001660: 2400 movs r4, #0
  3347. __HAL_LOCK(huart);
  3348. 8001662: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3349. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3350. 8001666: 2222 movs r2, #34 ; 0x22
  3351. huart->pRxBuffPtr = pData;
  3352. 8001668: 6281 str r1, [r0, #40] ; 0x28
  3353. huart->RxXferSize = Size;
  3354. 800166a: 8583 strh r3, [r0, #44] ; 0x2c
  3355. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3356. 800166c: 63c4 str r4, [r0, #60] ; 0x3c
  3357. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3358. 800166e: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3359. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3360. 8001672: 6b40 ldr r0, [r0, #52] ; 0x34
  3361. 8001674: 4a13 ldr r2, [pc, #76] ; (80016c4 <HAL_UART_Receive_DMA+0x84>)
  3362. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3363. 8001676: 682e ldr r6, [r5, #0]
  3364. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3365. 8001678: 6282 str r2, [r0, #40] ; 0x28
  3366. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3367. 800167a: 4a13 ldr r2, [pc, #76] ; (80016c8 <HAL_UART_Receive_DMA+0x88>)
  3368. huart->hdmarx->XferAbortCallback = NULL;
  3369. 800167c: 6344 str r4, [r0, #52] ; 0x34
  3370. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3371. 800167e: 62c2 str r2, [r0, #44] ; 0x2c
  3372. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3373. 8001680: 4a12 ldr r2, [pc, #72] ; (80016cc <HAL_UART_Receive_DMA+0x8c>)
  3374. 8001682: 6302 str r2, [r0, #48] ; 0x30
  3375. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3376. 8001684: 460a mov r2, r1
  3377. 8001686: 1d31 adds r1, r6, #4
  3378. 8001688: f7fe fec8 bl 800041c <HAL_DMA_Start_IT>
  3379. return HAL_OK;
  3380. 800168c: 4620 mov r0, r4
  3381. __HAL_UART_CLEAR_OREFLAG(huart);
  3382. 800168e: 682b ldr r3, [r5, #0]
  3383. 8001690: 9401 str r4, [sp, #4]
  3384. 8001692: 681a ldr r2, [r3, #0]
  3385. 8001694: 9201 str r2, [sp, #4]
  3386. 8001696: 685a ldr r2, [r3, #4]
  3387. __HAL_UNLOCK(huart);
  3388. 8001698: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3389. __HAL_UART_CLEAR_OREFLAG(huart);
  3390. 800169c: 9201 str r2, [sp, #4]
  3391. 800169e: 9a01 ldr r2, [sp, #4]
  3392. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3393. 80016a0: 68da ldr r2, [r3, #12]
  3394. 80016a2: f442 7280 orr.w r2, r2, #256 ; 0x100
  3395. 80016a6: 60da str r2, [r3, #12]
  3396. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3397. 80016a8: 695a ldr r2, [r3, #20]
  3398. 80016aa: f042 0201 orr.w r2, r2, #1
  3399. 80016ae: 615a str r2, [r3, #20]
  3400. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3401. 80016b0: 695a ldr r2, [r3, #20]
  3402. 80016b2: f042 0240 orr.w r2, r2, #64 ; 0x40
  3403. 80016b6: 615a str r2, [r3, #20]
  3404. }
  3405. 80016b8: b002 add sp, #8
  3406. 80016ba: bd70 pop {r4, r5, r6, pc}
  3407. return HAL_ERROR;
  3408. 80016bc: 2001 movs r0, #1
  3409. 80016be: e7fb b.n 80016b8 <HAL_UART_Receive_DMA+0x78>
  3410. return HAL_BUSY;
  3411. 80016c0: 2002 movs r0, #2
  3412. 80016c2: e7f9 b.n 80016b8 <HAL_UART_Receive_DMA+0x78>
  3413. 80016c4: 0800170b .word 0x0800170b
  3414. 80016c8: 080017c1 .word 0x080017c1
  3415. 80016cc: 080017cd .word 0x080017cd
  3416. 080016d0 <HAL_UART_TxCpltCallback>:
  3417. 80016d0: 4770 bx lr
  3418. 080016d2 <UART_DMATransmitCplt>:
  3419. {
  3420. 80016d2: b508 push {r3, lr}
  3421. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3422. 80016d4: 6803 ldr r3, [r0, #0]
  3423. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3424. 80016d6: 6a42 ldr r2, [r0, #36] ; 0x24
  3425. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3426. 80016d8: 681b ldr r3, [r3, #0]
  3427. 80016da: f013 0320 ands.w r3, r3, #32
  3428. 80016de: d10a bne.n 80016f6 <UART_DMATransmitCplt+0x24>
  3429. huart->TxXferCount = 0U;
  3430. 80016e0: 84d3 strh r3, [r2, #38] ; 0x26
  3431. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3432. 80016e2: 6813 ldr r3, [r2, #0]
  3433. 80016e4: 695a ldr r2, [r3, #20]
  3434. 80016e6: f022 0280 bic.w r2, r2, #128 ; 0x80
  3435. 80016ea: 615a str r2, [r3, #20]
  3436. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  3437. 80016ec: 68da ldr r2, [r3, #12]
  3438. 80016ee: f042 0240 orr.w r2, r2, #64 ; 0x40
  3439. 80016f2: 60da str r2, [r3, #12]
  3440. 80016f4: bd08 pop {r3, pc}
  3441. HAL_UART_TxCpltCallback(huart);
  3442. 80016f6: 4610 mov r0, r2
  3443. 80016f8: f7ff ffea bl 80016d0 <HAL_UART_TxCpltCallback>
  3444. 80016fc: bd08 pop {r3, pc}
  3445. 080016fe <HAL_UART_TxHalfCpltCallback>:
  3446. 80016fe: 4770 bx lr
  3447. 08001700 <UART_DMATxHalfCplt>:
  3448. {
  3449. 8001700: b508 push {r3, lr}
  3450. HAL_UART_TxHalfCpltCallback(huart);
  3451. 8001702: 6a40 ldr r0, [r0, #36] ; 0x24
  3452. 8001704: f7ff fffb bl 80016fe <HAL_UART_TxHalfCpltCallback>
  3453. 8001708: bd08 pop {r3, pc}
  3454. 0800170a <UART_DMAReceiveCplt>:
  3455. {
  3456. 800170a: b508 push {r3, lr}
  3457. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3458. 800170c: 6803 ldr r3, [r0, #0]
  3459. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3460. 800170e: 6a42 ldr r2, [r0, #36] ; 0x24
  3461. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3462. 8001710: 681b ldr r3, [r3, #0]
  3463. 8001712: f013 0320 ands.w r3, r3, #32
  3464. 8001716: d110 bne.n 800173a <UART_DMAReceiveCplt+0x30>
  3465. huart->RxXferCount = 0U;
  3466. 8001718: 85d3 strh r3, [r2, #46] ; 0x2e
  3467. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3468. 800171a: 6813 ldr r3, [r2, #0]
  3469. 800171c: 68d9 ldr r1, [r3, #12]
  3470. 800171e: f421 7180 bic.w r1, r1, #256 ; 0x100
  3471. 8001722: 60d9 str r1, [r3, #12]
  3472. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3473. 8001724: 6959 ldr r1, [r3, #20]
  3474. 8001726: f021 0101 bic.w r1, r1, #1
  3475. 800172a: 6159 str r1, [r3, #20]
  3476. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3477. 800172c: 6959 ldr r1, [r3, #20]
  3478. 800172e: f021 0140 bic.w r1, r1, #64 ; 0x40
  3479. 8001732: 6159 str r1, [r3, #20]
  3480. huart->RxState = HAL_UART_STATE_READY;
  3481. 8001734: 2320 movs r3, #32
  3482. 8001736: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3483. HAL_UART_RxCpltCallback(huart);
  3484. 800173a: 4610 mov r0, r2
  3485. 800173c: f000 fcc0 bl 80020c0 <HAL_UART_RxCpltCallback>
  3486. 8001740: bd08 pop {r3, pc}
  3487. 08001742 <UART_Receive_IT>:
  3488. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3489. 8001742: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3490. {
  3491. 8001746: b510 push {r4, lr}
  3492. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3493. 8001748: 2b22 cmp r3, #34 ; 0x22
  3494. 800174a: d136 bne.n 80017ba <UART_Receive_IT+0x78>
  3495. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3496. 800174c: 6883 ldr r3, [r0, #8]
  3497. 800174e: 6901 ldr r1, [r0, #16]
  3498. 8001750: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3499. 8001754: 6802 ldr r2, [r0, #0]
  3500. 8001756: 6a83 ldr r3, [r0, #40] ; 0x28
  3501. 8001758: d123 bne.n 80017a2 <UART_Receive_IT+0x60>
  3502. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3503. 800175a: 6852 ldr r2, [r2, #4]
  3504. if(huart->Init.Parity == UART_PARITY_NONE)
  3505. 800175c: b9e9 cbnz r1, 800179a <UART_Receive_IT+0x58>
  3506. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3507. 800175e: f3c2 0208 ubfx r2, r2, #0, #9
  3508. 8001762: f823 2b02 strh.w r2, [r3], #2
  3509. huart->pRxBuffPtr += 1U;
  3510. 8001766: 6283 str r3, [r0, #40] ; 0x28
  3511. if(--huart->RxXferCount == 0U)
  3512. 8001768: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3513. 800176a: 3c01 subs r4, #1
  3514. 800176c: b2a4 uxth r4, r4
  3515. 800176e: 85c4 strh r4, [r0, #46] ; 0x2e
  3516. 8001770: b98c cbnz r4, 8001796 <UART_Receive_IT+0x54>
  3517. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3518. 8001772: 6803 ldr r3, [r0, #0]
  3519. 8001774: 68da ldr r2, [r3, #12]
  3520. 8001776: f022 0220 bic.w r2, r2, #32
  3521. 800177a: 60da str r2, [r3, #12]
  3522. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3523. 800177c: 68da ldr r2, [r3, #12]
  3524. 800177e: f422 7280 bic.w r2, r2, #256 ; 0x100
  3525. 8001782: 60da str r2, [r3, #12]
  3526. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3527. 8001784: 695a ldr r2, [r3, #20]
  3528. 8001786: f022 0201 bic.w r2, r2, #1
  3529. 800178a: 615a str r2, [r3, #20]
  3530. huart->RxState = HAL_UART_STATE_READY;
  3531. 800178c: 2320 movs r3, #32
  3532. 800178e: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3533. HAL_UART_RxCpltCallback(huart);
  3534. 8001792: f000 fc95 bl 80020c0 <HAL_UART_RxCpltCallback>
  3535. if(--huart->RxXferCount == 0U)
  3536. 8001796: 2000 movs r0, #0
  3537. }
  3538. 8001798: bd10 pop {r4, pc}
  3539. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3540. 800179a: b2d2 uxtb r2, r2
  3541. 800179c: f823 2b01 strh.w r2, [r3], #1
  3542. 80017a0: e7e1 b.n 8001766 <UART_Receive_IT+0x24>
  3543. if(huart->Init.Parity == UART_PARITY_NONE)
  3544. 80017a2: b921 cbnz r1, 80017ae <UART_Receive_IT+0x6c>
  3545. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3546. 80017a4: 1c59 adds r1, r3, #1
  3547. 80017a6: 6852 ldr r2, [r2, #4]
  3548. 80017a8: 6281 str r1, [r0, #40] ; 0x28
  3549. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3550. 80017aa: 701a strb r2, [r3, #0]
  3551. 80017ac: e7dc b.n 8001768 <UART_Receive_IT+0x26>
  3552. 80017ae: 6852 ldr r2, [r2, #4]
  3553. 80017b0: 1c59 adds r1, r3, #1
  3554. 80017b2: 6281 str r1, [r0, #40] ; 0x28
  3555. 80017b4: f002 027f and.w r2, r2, #127 ; 0x7f
  3556. 80017b8: e7f7 b.n 80017aa <UART_Receive_IT+0x68>
  3557. return HAL_BUSY;
  3558. 80017ba: 2002 movs r0, #2
  3559. 80017bc: bd10 pop {r4, pc}
  3560. 080017be <HAL_UART_RxHalfCpltCallback>:
  3561. 80017be: 4770 bx lr
  3562. 080017c0 <UART_DMARxHalfCplt>:
  3563. {
  3564. 80017c0: b508 push {r3, lr}
  3565. HAL_UART_RxHalfCpltCallback(huart);
  3566. 80017c2: 6a40 ldr r0, [r0, #36] ; 0x24
  3567. 80017c4: f7ff fffb bl 80017be <HAL_UART_RxHalfCpltCallback>
  3568. 80017c8: bd08 pop {r3, pc}
  3569. 080017ca <HAL_UART_ErrorCallback>:
  3570. 80017ca: 4770 bx lr
  3571. 080017cc <UART_DMAError>:
  3572. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3573. 80017cc: 6a41 ldr r1, [r0, #36] ; 0x24
  3574. {
  3575. 80017ce: b508 push {r3, lr}
  3576. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3577. 80017d0: 680b ldr r3, [r1, #0]
  3578. 80017d2: 695a ldr r2, [r3, #20]
  3579. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3580. 80017d4: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3581. 80017d8: 2821 cmp r0, #33 ; 0x21
  3582. 80017da: d10a bne.n 80017f2 <UART_DMAError+0x26>
  3583. 80017dc: 0612 lsls r2, r2, #24
  3584. 80017de: d508 bpl.n 80017f2 <UART_DMAError+0x26>
  3585. huart->TxXferCount = 0U;
  3586. 80017e0: 2200 movs r2, #0
  3587. 80017e2: 84ca strh r2, [r1, #38] ; 0x26
  3588. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3589. 80017e4: 68da ldr r2, [r3, #12]
  3590. 80017e6: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3591. 80017ea: 60da str r2, [r3, #12]
  3592. huart->gState = HAL_UART_STATE_READY;
  3593. 80017ec: 2220 movs r2, #32
  3594. 80017ee: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3595. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3596. 80017f2: 695b ldr r3, [r3, #20]
  3597. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3598. 80017f4: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3599. 80017f8: 2a22 cmp r2, #34 ; 0x22
  3600. 80017fa: d106 bne.n 800180a <UART_DMAError+0x3e>
  3601. 80017fc: 065b lsls r3, r3, #25
  3602. 80017fe: d504 bpl.n 800180a <UART_DMAError+0x3e>
  3603. huart->RxXferCount = 0U;
  3604. 8001800: 2300 movs r3, #0
  3605. UART_EndRxTransfer(huart);
  3606. 8001802: 4608 mov r0, r1
  3607. huart->RxXferCount = 0U;
  3608. 8001804: 85cb strh r3, [r1, #46] ; 0x2e
  3609. UART_EndRxTransfer(huart);
  3610. 8001806: f7ff fd83 bl 8001310 <UART_EndRxTransfer>
  3611. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3612. 800180a: 6bcb ldr r3, [r1, #60] ; 0x3c
  3613. HAL_UART_ErrorCallback(huart);
  3614. 800180c: 4608 mov r0, r1
  3615. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3616. 800180e: f043 0310 orr.w r3, r3, #16
  3617. 8001812: 63cb str r3, [r1, #60] ; 0x3c
  3618. HAL_UART_ErrorCallback(huart);
  3619. 8001814: f7ff ffd9 bl 80017ca <HAL_UART_ErrorCallback>
  3620. 8001818: bd08 pop {r3, pc}
  3621. ...
  3622. 0800181c <HAL_UART_IRQHandler>:
  3623. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3624. 800181c: 6803 ldr r3, [r0, #0]
  3625. {
  3626. 800181e: b570 push {r4, r5, r6, lr}
  3627. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3628. 8001820: 681a ldr r2, [r3, #0]
  3629. {
  3630. 8001822: 4604 mov r4, r0
  3631. if(errorflags == RESET)
  3632. 8001824: 0716 lsls r6, r2, #28
  3633. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3634. 8001826: 68d9 ldr r1, [r3, #12]
  3635. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3636. 8001828: 695d ldr r5, [r3, #20]
  3637. if(errorflags == RESET)
  3638. 800182a: d107 bne.n 800183c <HAL_UART_IRQHandler+0x20>
  3639. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3640. 800182c: 0696 lsls r6, r2, #26
  3641. 800182e: d55a bpl.n 80018e6 <HAL_UART_IRQHandler+0xca>
  3642. 8001830: 068d lsls r5, r1, #26
  3643. 8001832: d558 bpl.n 80018e6 <HAL_UART_IRQHandler+0xca>
  3644. }
  3645. 8001834: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3646. UART_Receive_IT(huart);
  3647. 8001838: f7ff bf83 b.w 8001742 <UART_Receive_IT>
  3648. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3649. 800183c: f015 0501 ands.w r5, r5, #1
  3650. 8001840: d102 bne.n 8001848 <HAL_UART_IRQHandler+0x2c>
  3651. 8001842: f411 7f90 tst.w r1, #288 ; 0x120
  3652. 8001846: d04e beq.n 80018e6 <HAL_UART_IRQHandler+0xca>
  3653. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3654. 8001848: 07d3 lsls r3, r2, #31
  3655. 800184a: d505 bpl.n 8001858 <HAL_UART_IRQHandler+0x3c>
  3656. 800184c: 05ce lsls r6, r1, #23
  3657. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3658. 800184e: bf42 ittt mi
  3659. 8001850: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3660. 8001852: f043 0301 orrmi.w r3, r3, #1
  3661. 8001856: 63e3 strmi r3, [r4, #60] ; 0x3c
  3662. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3663. 8001858: 0750 lsls r0, r2, #29
  3664. 800185a: d504 bpl.n 8001866 <HAL_UART_IRQHandler+0x4a>
  3665. 800185c: b11d cbz r5, 8001866 <HAL_UART_IRQHandler+0x4a>
  3666. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3667. 800185e: 6be3 ldr r3, [r4, #60] ; 0x3c
  3668. 8001860: f043 0302 orr.w r3, r3, #2
  3669. 8001864: 63e3 str r3, [r4, #60] ; 0x3c
  3670. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3671. 8001866: 0793 lsls r3, r2, #30
  3672. 8001868: d504 bpl.n 8001874 <HAL_UART_IRQHandler+0x58>
  3673. 800186a: b11d cbz r5, 8001874 <HAL_UART_IRQHandler+0x58>
  3674. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3675. 800186c: 6be3 ldr r3, [r4, #60] ; 0x3c
  3676. 800186e: f043 0304 orr.w r3, r3, #4
  3677. 8001872: 63e3 str r3, [r4, #60] ; 0x3c
  3678. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3679. 8001874: 0716 lsls r6, r2, #28
  3680. 8001876: d504 bpl.n 8001882 <HAL_UART_IRQHandler+0x66>
  3681. 8001878: b11d cbz r5, 8001882 <HAL_UART_IRQHandler+0x66>
  3682. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3683. 800187a: 6be3 ldr r3, [r4, #60] ; 0x3c
  3684. 800187c: f043 0308 orr.w r3, r3, #8
  3685. 8001880: 63e3 str r3, [r4, #60] ; 0x3c
  3686. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3687. 8001882: 6be3 ldr r3, [r4, #60] ; 0x3c
  3688. 8001884: 2b00 cmp r3, #0
  3689. 8001886: d066 beq.n 8001956 <HAL_UART_IRQHandler+0x13a>
  3690. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3691. 8001888: 0695 lsls r5, r2, #26
  3692. 800188a: d504 bpl.n 8001896 <HAL_UART_IRQHandler+0x7a>
  3693. 800188c: 0688 lsls r0, r1, #26
  3694. 800188e: d502 bpl.n 8001896 <HAL_UART_IRQHandler+0x7a>
  3695. UART_Receive_IT(huart);
  3696. 8001890: 4620 mov r0, r4
  3697. 8001892: f7ff ff56 bl 8001742 <UART_Receive_IT>
  3698. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3699. 8001896: 6823 ldr r3, [r4, #0]
  3700. UART_EndRxTransfer(huart);
  3701. 8001898: 4620 mov r0, r4
  3702. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3703. 800189a: 695d ldr r5, [r3, #20]
  3704. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3705. 800189c: 6be2 ldr r2, [r4, #60] ; 0x3c
  3706. 800189e: 0711 lsls r1, r2, #28
  3707. 80018a0: d402 bmi.n 80018a8 <HAL_UART_IRQHandler+0x8c>
  3708. 80018a2: f015 0540 ands.w r5, r5, #64 ; 0x40
  3709. 80018a6: d01a beq.n 80018de <HAL_UART_IRQHandler+0xc2>
  3710. UART_EndRxTransfer(huart);
  3711. 80018a8: f7ff fd32 bl 8001310 <UART_EndRxTransfer>
  3712. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3713. 80018ac: 6823 ldr r3, [r4, #0]
  3714. 80018ae: 695a ldr r2, [r3, #20]
  3715. 80018b0: 0652 lsls r2, r2, #25
  3716. 80018b2: d510 bpl.n 80018d6 <HAL_UART_IRQHandler+0xba>
  3717. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3718. 80018b4: 695a ldr r2, [r3, #20]
  3719. if(huart->hdmarx != NULL)
  3720. 80018b6: 6b60 ldr r0, [r4, #52] ; 0x34
  3721. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3722. 80018b8: f022 0240 bic.w r2, r2, #64 ; 0x40
  3723. 80018bc: 615a str r2, [r3, #20]
  3724. if(huart->hdmarx != NULL)
  3725. 80018be: b150 cbz r0, 80018d6 <HAL_UART_IRQHandler+0xba>
  3726. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3727. 80018c0: 4b25 ldr r3, [pc, #148] ; (8001958 <HAL_UART_IRQHandler+0x13c>)
  3728. 80018c2: 6343 str r3, [r0, #52] ; 0x34
  3729. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3730. 80018c4: f7fe fde8 bl 8000498 <HAL_DMA_Abort_IT>
  3731. 80018c8: 2800 cmp r0, #0
  3732. 80018ca: d044 beq.n 8001956 <HAL_UART_IRQHandler+0x13a>
  3733. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3734. 80018cc: 6b60 ldr r0, [r4, #52] ; 0x34
  3735. }
  3736. 80018ce: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3737. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3738. 80018d2: 6b43 ldr r3, [r0, #52] ; 0x34
  3739. 80018d4: 4718 bx r3
  3740. HAL_UART_ErrorCallback(huart);
  3741. 80018d6: 4620 mov r0, r4
  3742. 80018d8: f7ff ff77 bl 80017ca <HAL_UART_ErrorCallback>
  3743. 80018dc: bd70 pop {r4, r5, r6, pc}
  3744. HAL_UART_ErrorCallback(huart);
  3745. 80018de: f7ff ff74 bl 80017ca <HAL_UART_ErrorCallback>
  3746. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3747. 80018e2: 63e5 str r5, [r4, #60] ; 0x3c
  3748. 80018e4: bd70 pop {r4, r5, r6, pc}
  3749. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3750. 80018e6: 0616 lsls r6, r2, #24
  3751. 80018e8: d527 bpl.n 800193a <HAL_UART_IRQHandler+0x11e>
  3752. 80018ea: 060d lsls r5, r1, #24
  3753. 80018ec: d525 bpl.n 800193a <HAL_UART_IRQHandler+0x11e>
  3754. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3755. 80018ee: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3756. 80018f2: 2a21 cmp r2, #33 ; 0x21
  3757. 80018f4: d12f bne.n 8001956 <HAL_UART_IRQHandler+0x13a>
  3758. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3759. 80018f6: 68a2 ldr r2, [r4, #8]
  3760. 80018f8: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3761. 80018fc: 6a22 ldr r2, [r4, #32]
  3762. 80018fe: d117 bne.n 8001930 <HAL_UART_IRQHandler+0x114>
  3763. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3764. 8001900: 8811 ldrh r1, [r2, #0]
  3765. 8001902: f3c1 0108 ubfx r1, r1, #0, #9
  3766. 8001906: 6059 str r1, [r3, #4]
  3767. if(huart->Init.Parity == UART_PARITY_NONE)
  3768. 8001908: 6921 ldr r1, [r4, #16]
  3769. 800190a: b979 cbnz r1, 800192c <HAL_UART_IRQHandler+0x110>
  3770. huart->pTxBuffPtr += 2U;
  3771. 800190c: 3202 adds r2, #2
  3772. huart->pTxBuffPtr += 1U;
  3773. 800190e: 6222 str r2, [r4, #32]
  3774. if(--huart->TxXferCount == 0U)
  3775. 8001910: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3776. 8001912: 3a01 subs r2, #1
  3777. 8001914: b292 uxth r2, r2
  3778. 8001916: 84e2 strh r2, [r4, #38] ; 0x26
  3779. 8001918: b9ea cbnz r2, 8001956 <HAL_UART_IRQHandler+0x13a>
  3780. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3781. 800191a: 68da ldr r2, [r3, #12]
  3782. 800191c: f022 0280 bic.w r2, r2, #128 ; 0x80
  3783. 8001920: 60da str r2, [r3, #12]
  3784. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3785. 8001922: 68da ldr r2, [r3, #12]
  3786. 8001924: f042 0240 orr.w r2, r2, #64 ; 0x40
  3787. 8001928: 60da str r2, [r3, #12]
  3788. 800192a: bd70 pop {r4, r5, r6, pc}
  3789. huart->pTxBuffPtr += 1U;
  3790. 800192c: 3201 adds r2, #1
  3791. 800192e: e7ee b.n 800190e <HAL_UART_IRQHandler+0xf2>
  3792. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3793. 8001930: 1c51 adds r1, r2, #1
  3794. 8001932: 6221 str r1, [r4, #32]
  3795. 8001934: 7812 ldrb r2, [r2, #0]
  3796. 8001936: 605a str r2, [r3, #4]
  3797. 8001938: e7ea b.n 8001910 <HAL_UART_IRQHandler+0xf4>
  3798. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3799. 800193a: 0650 lsls r0, r2, #25
  3800. 800193c: d50b bpl.n 8001956 <HAL_UART_IRQHandler+0x13a>
  3801. 800193e: 064a lsls r2, r1, #25
  3802. 8001940: d509 bpl.n 8001956 <HAL_UART_IRQHandler+0x13a>
  3803. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3804. 8001942: 68da ldr r2, [r3, #12]
  3805. HAL_UART_TxCpltCallback(huart);
  3806. 8001944: 4620 mov r0, r4
  3807. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3808. 8001946: f022 0240 bic.w r2, r2, #64 ; 0x40
  3809. 800194a: 60da str r2, [r3, #12]
  3810. huart->gState = HAL_UART_STATE_READY;
  3811. 800194c: 2320 movs r3, #32
  3812. 800194e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3813. HAL_UART_TxCpltCallback(huart);
  3814. 8001952: f7ff febd bl 80016d0 <HAL_UART_TxCpltCallback>
  3815. 8001956: bd70 pop {r4, r5, r6, pc}
  3816. 8001958: 0800195d .word 0x0800195d
  3817. 0800195c <UART_DMAAbortOnError>:
  3818. {
  3819. 800195c: b508 push {r3, lr}
  3820. huart->RxXferCount = 0x00U;
  3821. 800195e: 2300 movs r3, #0
  3822. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3823. 8001960: 6a40 ldr r0, [r0, #36] ; 0x24
  3824. huart->RxXferCount = 0x00U;
  3825. 8001962: 85c3 strh r3, [r0, #46] ; 0x2e
  3826. huart->TxXferCount = 0x00U;
  3827. 8001964: 84c3 strh r3, [r0, #38] ; 0x26
  3828. HAL_UART_ErrorCallback(huart);
  3829. 8001966: f7ff ff30 bl 80017ca <HAL_UART_ErrorCallback>
  3830. 800196a: bd08 pop {r3, pc}
  3831. 0800196c <Firmware_BootStart_Signal>:
  3832. * ***/
  3833. #define Bluecell_BootStart 0x0b
  3834. uint8_t BootStartdata[6] = {0xbe,Bluecell_BootStart,0x03,4,0,0xeb};
  3835. void Firmware_BootStart_Signal(){
  3836. 800196c: b510 push {r4, lr}
  3837. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3838. 800196e: 4c07 ldr r4, [pc, #28] ; (800198c <Firmware_BootStart_Signal+0x20>)
  3839. 8001970: 78a1 ldrb r1, [r4, #2]
  3840. 8001972: 1c60 adds r0, r4, #1
  3841. 8001974: f000 f85e bl 8001a34 <STH30_CreateCrc>
  3842. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3843. 8001978: 78a1 ldrb r1, [r4, #2]
  3844. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3845. 800197a: 7120 strb r0, [r4, #4]
  3846. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3847. 800197c: 3103 adds r1, #3
  3848. 800197e: 4620 mov r0, r4
  3849. }
  3850. 8001980: e8bd 4010 ldmia.w sp!, {r4, lr}
  3851. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3852. 8001984: b2c9 uxtb r1, r1
  3853. 8001986: f000 bbc1 b.w 800210c <Uart1_Data_Send>
  3854. 800198a: bf00 nop
  3855. 800198c: 2000000e .word 0x2000000e
  3856. 08001990 <FirmwareUpdateStart>:
  3857. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  3858. void FirmwareUpdateStart(uint8_t* data){
  3859. 8001990: b570 push {r4, r5, r6, lr}
  3860. uint8_t ret = 0,crccheck = 0;
  3861. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3862. 8001992: 7881 ldrb r1, [r0, #2]
  3863. void FirmwareUpdateStart(uint8_t* data){
  3864. 8001994: 4604 mov r4, r0
  3865. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3866. 8001996: 1843 adds r3, r0, r1
  3867. 8001998: 785a ldrb r2, [r3, #1]
  3868. 800199a: 3001 adds r0, #1
  3869. 800199c: f000 f865 bl 8001a6a <STH30_CheckCrc>
  3870. if(crccheck == NO_ERROR){
  3871. 80019a0: b2c0 uxtb r0, r0
  3872. 80019a2: 2801 cmp r0, #1
  3873. 80019a4: d00e beq.n 80019c4 <FirmwareUpdateStart+0x34>
  3874. 80019a6: 2300 movs r3, #0
  3875. ret = Flash_write(&data[0]);
  3876. if(ret == 1)
  3877. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3878. }else{
  3879. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3880. printf("%02x ",data[i]);
  3881. 80019a8: 4e1e ldr r6, [pc, #120] ; (8001a24 <FirmwareUpdateStart+0x94>)
  3882. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3883. 80019aa: 78a2 ldrb r2, [r4, #2]
  3884. 80019ac: 1c5d adds r5, r3, #1
  3885. 80019ae: 3202 adds r2, #2
  3886. 80019b0: b2db uxtb r3, r3
  3887. 80019b2: 429a cmp r2, r3
  3888. 80019b4: da2f bge.n 8001a16 <FirmwareUpdateStart+0x86>
  3889. printf("Check Sum error \n");
  3890. 80019b6: 481c ldr r0, [pc, #112] ; (8001a28 <FirmwareUpdateStart+0x98>)
  3891. 80019b8: f000 fc7c bl 80022b4 <puts>
  3892. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3893. 80019bc: 2222 movs r2, #34 ; 0x22
  3894. 80019be: 4b1b ldr r3, [pc, #108] ; (8001a2c <FirmwareUpdateStart+0x9c>)
  3895. 80019c0: 705a strb r2, [r3, #1]
  3896. 80019c2: e00f b.n 80019e4 <FirmwareUpdateStart+0x54>
  3897. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  3898. 80019c4: 2211 movs r2, #17
  3899. 80019c6: 4d19 ldr r5, [pc, #100] ; (8001a2c <FirmwareUpdateStart+0x9c>)
  3900. 80019c8: 706a strb r2, [r5, #1]
  3901. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  3902. 80019ca: 7862 ldrb r2, [r4, #1]
  3903. 80019cc: 2add cmp r2, #221 ; 0xdd
  3904. 80019ce: d001 beq.n 80019d4 <FirmwareUpdateStart+0x44>
  3905. 80019d0: 2aee cmp r2, #238 ; 0xee
  3906. 80019d2: d107 bne.n 80019e4 <FirmwareUpdateStart+0x54>
  3907. ret = Flash_write(&data[0]);
  3908. 80019d4: 4620 mov r0, r4
  3909. 80019d6: f000 f8b9 bl 8001b4c <Flash_write>
  3910. if(ret == 1)
  3911. 80019da: b2c0 uxtb r0, r0
  3912. 80019dc: 2801 cmp r0, #1
  3913. 80019de: d101 bne.n 80019e4 <FirmwareUpdateStart+0x54>
  3914. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3915. 80019e0: 2322 movs r3, #34 ; 0x22
  3916. 80019e2: 706b strb r3, [r5, #1]
  3917. }
  3918. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  3919. 80019e4: 4d11 ldr r5, [pc, #68] ; (8001a2c <FirmwareUpdateStart+0x9c>)
  3920. 80019e6: 78a9 ldrb r1, [r5, #2]
  3921. 80019e8: 1c68 adds r0, r5, #1
  3922. 80019ea: f000 f823 bl 8001a34 <STH30_CreateCrc>
  3923. 80019ee: 7128 strb r0, [r5, #4]
  3924. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  3925. 80019f0: 7863 ldrb r3, [r4, #1]
  3926. 80019f2: 2bee cmp r3, #238 ; 0xee
  3927. 80019f4: d007 beq.n 8001a06 <FirmwareUpdateStart+0x76>
  3928. 80019f6: 2b0a cmp r3, #10
  3929. 80019f8: d005 beq.n 8001a06 <FirmwareUpdateStart+0x76>
  3930. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  3931. 80019fa: 78a9 ldrb r1, [r5, #2]
  3932. 80019fc: 4628 mov r0, r5
  3933. 80019fe: 3103 adds r1, #3
  3934. 8001a00: b2c9 uxtb r1, r1
  3935. 8001a02: f000 fb83 bl 800210c <Uart1_Data_Send>
  3936. }
  3937. if(data[bluecell_type] == 0xEE)
  3938. 8001a06: 7863 ldrb r3, [r4, #1]
  3939. 8001a08: 2bee cmp r3, #238 ; 0xee
  3940. 8001a0a: d10a bne.n 8001a22 <FirmwareUpdateStart+0x92>
  3941. printf("update Complete \n");
  3942. }
  3943. 8001a0c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3944. printf("update Complete \n");
  3945. 8001a10: 4807 ldr r0, [pc, #28] ; (8001a30 <FirmwareUpdateStart+0xa0>)
  3946. 8001a12: f000 bc4f b.w 80022b4 <puts>
  3947. printf("%02x ",data[i]);
  3948. 8001a16: 5ce1 ldrb r1, [r4, r3]
  3949. 8001a18: 4630 mov r0, r6
  3950. 8001a1a: f000 fbd7 bl 80021cc <iprintf>
  3951. 8001a1e: 462b mov r3, r5
  3952. 8001a20: e7c3 b.n 80019aa <FirmwareUpdateStart+0x1a>
  3953. 8001a22: bd70 pop {r4, r5, r6, pc}
  3954. 8001a24: 08003240 .word 0x08003240
  3955. 8001a28: 08003246 .word 0x08003246
  3956. 8001a2c: 20000008 .word 0x20000008
  3957. 8001a30: 08003257 .word 0x08003257
  3958. 08001a34 <STH30_CreateCrc>:
  3959. }
  3960. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  3961. }
  3962. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  3963. {
  3964. 8001a34: b510 push {r4, lr}
  3965. uint8_t bit; // bit mask
  3966. uint8_t crc = 0xFF; // calculated checksum
  3967. 8001a36: 23ff movs r3, #255 ; 0xff
  3968. uint8_t byteCtr; // byte counter
  3969. // calculates 8-Bit checksum with given polynomial
  3970. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  3971. 8001a38: 4604 mov r4, r0
  3972. 8001a3a: 1a22 subs r2, r4, r0
  3973. 8001a3c: b2d2 uxtb r2, r2
  3974. 8001a3e: 4291 cmp r1, r2
  3975. 8001a40: d801 bhi.n 8001a46 <STH30_CreateCrc+0x12>
  3976. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  3977. else crc = (crc << 1);
  3978. }
  3979. }
  3980. return crc;
  3981. }
  3982. 8001a42: 4618 mov r0, r3
  3983. 8001a44: bd10 pop {r4, pc}
  3984. crc ^= (data[byteCtr]);
  3985. 8001a46: f814 2b01 ldrb.w r2, [r4], #1
  3986. 8001a4a: 4053 eors r3, r2
  3987. 8001a4c: 2208 movs r2, #8
  3988. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  3989. 8001a4e: f013 0f80 tst.w r3, #128 ; 0x80
  3990. 8001a52: f102 32ff add.w r2, r2, #4294967295
  3991. 8001a56: ea4f 0343 mov.w r3, r3, lsl #1
  3992. 8001a5a: bf18 it ne
  3993. 8001a5c: f083 0331 eorne.w r3, r3, #49 ; 0x31
  3994. for(bit = 8; bit > 0; --bit)
  3995. 8001a60: f012 02ff ands.w r2, r2, #255 ; 0xff
  3996. else crc = (crc << 1);
  3997. 8001a64: b2db uxtb r3, r3
  3998. for(bit = 8; bit > 0; --bit)
  3999. 8001a66: d1f2 bne.n 8001a4e <STH30_CreateCrc+0x1a>
  4000. 8001a68: e7e7 b.n 8001a3a <STH30_CreateCrc+0x6>
  4001. 08001a6a <STH30_CheckCrc>:
  4002. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  4003. {
  4004. 8001a6a: b530 push {r4, r5, lr}
  4005. uint8_t bit; // bit mask
  4006. uint8_t crc = 0xFF; // calculated checksum
  4007. 8001a6c: 23ff movs r3, #255 ; 0xff
  4008. uint8_t byteCtr; // byte counter
  4009. // calculates 8-Bit checksum with given polynomial
  4010. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4011. 8001a6e: 4605 mov r5, r0
  4012. 8001a70: 1a2c subs r4, r5, r0
  4013. 8001a72: b2e4 uxtb r4, r4
  4014. 8001a74: 42a1 cmp r1, r4
  4015. 8001a76: d803 bhi.n 8001a80 <STH30_CheckCrc+0x16>
  4016. else crc = (crc << 1);
  4017. }
  4018. }
  4019. if(crc != checksum) return CHECKSUM_ERROR;
  4020. else return NO_ERROR;
  4021. }
  4022. 8001a78: 1a9b subs r3, r3, r2
  4023. 8001a7a: 4258 negs r0, r3
  4024. 8001a7c: 4158 adcs r0, r3
  4025. 8001a7e: bd30 pop {r4, r5, pc}
  4026. crc ^= (data[byteCtr]);
  4027. 8001a80: f815 4b01 ldrb.w r4, [r5], #1
  4028. 8001a84: 4063 eors r3, r4
  4029. 8001a86: 2408 movs r4, #8
  4030. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4031. 8001a88: f013 0f80 tst.w r3, #128 ; 0x80
  4032. 8001a8c: f104 34ff add.w r4, r4, #4294967295
  4033. 8001a90: ea4f 0343 mov.w r3, r3, lsl #1
  4034. 8001a94: bf18 it ne
  4035. 8001a96: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4036. for(bit = 8; bit > 0; --bit)
  4037. 8001a9a: f014 04ff ands.w r4, r4, #255 ; 0xff
  4038. else crc = (crc << 1);
  4039. 8001a9e: b2db uxtb r3, r3
  4040. for(bit = 8; bit > 0; --bit)
  4041. 8001aa0: d1f2 bne.n 8001a88 <STH30_CheckCrc+0x1e>
  4042. 8001aa2: e7e5 b.n 8001a70 <STH30_CheckCrc+0x6>
  4043. 08001aa4 <Jump_App>:
  4044. uint32_t Address = FLASH_USER_START_ADDR;
  4045. typedef void (*fptr)(void);
  4046. fptr jump_to_app;
  4047. uint32_t jump_addr;
  4048. void Jump_App(void){
  4049. 8001aa4: b5b0 push {r4, r5, r7, lr}
  4050. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4051. 8001aa6: 4a0d ldr r2, [pc, #52] ; (8001adc <Jump_App+0x38>)
  4052. void Jump_App(void){
  4053. 8001aa8: af00 add r7, sp, #0
  4054. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4055. 8001aaa: 69d3 ldr r3, [r2, #28]
  4056. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  4057. 8001aac: 480c ldr r0, [pc, #48] ; (8001ae0 <Jump_App+0x3c>)
  4058. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4059. 8001aae: f023 0310 bic.w r3, r3, #16
  4060. 8001ab2: 61d3 str r3, [r2, #28]
  4061. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  4062. 8001ab4: f000 fbfe bl 80022b4 <puts>
  4063. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  4064. 8001ab8: 4b0a ldr r3, [pc, #40] ; (8001ae4 <Jump_App+0x40>)
  4065. 8001aba: 4a0b ldr r2, [pc, #44] ; (8001ae8 <Jump_App+0x44>)
  4066. 8001abc: 681b ldr r3, [r3, #0]
  4067. jump_to_app = (fptr) jump_addr;
  4068. 8001abe: 4c0b ldr r4, [pc, #44] ; (8001aec <Jump_App+0x48>)
  4069. /* init user app's sp */
  4070. printf("jump!\n");
  4071. 8001ac0: 480b ldr r0, [pc, #44] ; (8001af0 <Jump_App+0x4c>)
  4072. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  4073. 8001ac2: 6013 str r3, [r2, #0]
  4074. jump_to_app = (fptr) jump_addr;
  4075. 8001ac4: 6023 str r3, [r4, #0]
  4076. printf("jump!\n");
  4077. 8001ac6: f000 fbf5 bl 80022b4 <puts>
  4078. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  4079. 8001aca: 4b0a ldr r3, [pc, #40] ; (8001af4 <Jump_App+0x50>)
  4080. 8001acc: 681b ldr r3, [r3, #0]
  4081. __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) : "sp");
  4082. 8001ace: f383 8808 msr MSP, r3
  4083. jump_to_app();
  4084. 8001ad2: 6823 ldr r3, [r4, #0]
  4085. }
  4086. 8001ad4: 46bd mov sp, r7
  4087. 8001ad6: e8bd 40b0 ldmia.w sp!, {r4, r5, r7, lr}
  4088. jump_to_app();
  4089. 8001ada: 4718 bx r3
  4090. 8001adc: 40021000 .word 0x40021000
  4091. 8001ae0: 08003283 .word 0x08003283
  4092. 8001ae4: 08004004 .word 0x08004004
  4093. 8001ae8: 200004f8 .word 0x200004f8
  4094. 8001aec: 200004fc .word 0x200004fc
  4095. 8001af0: 08003295 .word 0x08003295
  4096. 8001af4: 08004000 .word 0x08004000
  4097. 08001af8 <Flash_RGB_Data_Write>:
  4098. }
  4099. #endif // PYJ.2019.03.27_END --
  4100. }
  4101. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4102. 8001af8: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4103. uint16_t Firmdata = 0;
  4104. uint8_t ret = 0;
  4105. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4106. 8001afc: 2400 movs r4, #0
  4107. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4108. 8001afe: 4607 mov r7, r0
  4109. uint8_t ret = 0;
  4110. 8001b00: 4626 mov r6, r4
  4111. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4112. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4113. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4114. 8001b02: 4d10 ldr r5, [pc, #64] ; (8001b44 <Flash_RGB_Data_Write+0x4c>)
  4115. printf("HAL NOT OK \n");
  4116. 8001b04: f8df 8040 ldr.w r8, [pc, #64] ; 8001b48 <Flash_RGB_Data_Write+0x50>
  4117. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4118. 8001b08: 78bb ldrb r3, [r7, #2]
  4119. 8001b0a: 3b02 subs r3, #2
  4120. 8001b0c: 429c cmp r4, r3
  4121. 8001b0e: db02 blt.n 8001b16 <Flash_RGB_Data_Write+0x1e>
  4122. Address += 2;
  4123. //if(!(i%FirmwareUpdateDelay))
  4124. // HAL_Delay(1);
  4125. }
  4126. return ret;
  4127. }
  4128. 8001b10: 4630 mov r0, r6
  4129. 8001b12: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4130. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4131. 8001b16: 193b adds r3, r7, r4
  4132. 8001b18: 78da ldrb r2, [r3, #3]
  4133. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4134. 8001b1a: 791b ldrb r3, [r3, #4]
  4135. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4136. 8001b1c: 6829 ldr r1, [r5, #0]
  4137. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4138. 8001b1e: eb02 2203 add.w r2, r2, r3, lsl #8
  4139. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4140. 8001b22: b292 uxth r2, r2
  4141. 8001b24: 2300 movs r3, #0
  4142. 8001b26: 2001 movs r0, #1
  4143. 8001b28: f7fe fe6e bl 8000808 <HAL_FLASH_Program>
  4144. 8001b2c: b118 cbz r0, 8001b36 <Flash_RGB_Data_Write+0x3e>
  4145. printf("HAL NOT OK \n");
  4146. 8001b2e: 4640 mov r0, r8
  4147. 8001b30: f000 fbc0 bl 80022b4 <puts>
  4148. ret = 1;
  4149. 8001b34: 2601 movs r6, #1
  4150. Address += 2;
  4151. 8001b36: 682b ldr r3, [r5, #0]
  4152. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4153. 8001b38: 3402 adds r4, #2
  4154. Address += 2;
  4155. 8001b3a: 3302 adds r3, #2
  4156. 8001b3c: 602b str r3, [r5, #0]
  4157. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4158. 8001b3e: b2e4 uxtb r4, r4
  4159. 8001b40: e7e2 b.n 8001b08 <Flash_RGB_Data_Write+0x10>
  4160. 8001b42: bf00 nop
  4161. 8001b44: 20000014 .word 0x20000014
  4162. 8001b48: 08003268 .word 0x08003268
  4163. 08001b4c <Flash_write>:
  4164. /*Variable used for Erase procedure*/
  4165. static FLASH_EraseInitTypeDef EraseInitStruct;
  4166. static uint32_t PAGEError = 0;
  4167. uint8_t ret = 0;
  4168. /* Fill EraseInit structure*/
  4169. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4170. 8001b4c: 2300 movs r3, #0
  4171. {
  4172. 8001b4e: b573 push {r0, r1, r4, r5, r6, lr}
  4173. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4174. 8001b50: 4d16 ldr r5, [pc, #88] ; (8001bac <Flash_write+0x60>)
  4175. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4176. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4177. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4178. 8001b52: 4c17 ldr r4, [pc, #92] ; (8001bb0 <Flash_write+0x64>)
  4179. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4180. 8001b54: 602b str r3, [r5, #0]
  4181. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4182. 8001b56: 4b17 ldr r3, [pc, #92] ; (8001bb4 <Flash_write+0x68>)
  4183. {
  4184. 8001b58: 4606 mov r6, r0
  4185. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4186. 8001b5a: 60ab str r3, [r5, #8]
  4187. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4188. 8001b5c: 231f movs r3, #31
  4189. 8001b5e: 60eb str r3, [r5, #12]
  4190. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4191. 8001b60: 69e3 ldr r3, [r4, #28]
  4192. 8001b62: f023 0310 bic.w r3, r3, #16
  4193. 8001b66: 61e3 str r3, [r4, #28]
  4194. HAL_FLASH_Unlock(); // lock ??占�?
  4195. 8001b68: f7fe fe08 bl 800077c <HAL_FLASH_Unlock>
  4196. if(flashinit == 0){
  4197. 8001b6c: 4b12 ldr r3, [pc, #72] ; (8001bb8 <Flash_write+0x6c>)
  4198. 8001b6e: 781a ldrb r2, [r3, #0]
  4199. 8001b70: b94a cbnz r2, 8001b86 <Flash_write+0x3a>
  4200. flashinit= 1;
  4201. 8001b72: 2201 movs r2, #1
  4202. //FLASH_PageErase(StartAddr);
  4203. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4204. 8001b74: 4911 ldr r1, [pc, #68] ; (8001bbc <Flash_write+0x70>)
  4205. 8001b76: 4628 mov r0, r5
  4206. flashinit= 1;
  4207. 8001b78: 701a strb r2, [r3, #0]
  4208. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4209. 8001b7a: f7fe feaf bl 80008dc <HAL_FLASHEx_Erase>
  4210. 8001b7e: b110 cbz r0, 8001b86 <Flash_write+0x3a>
  4211. printf("Erase Failed \r\n");
  4212. 8001b80: 480f ldr r0, [pc, #60] ; (8001bc0 <Flash_write+0x74>)
  4213. 8001b82: f000 fb97 bl 80022b4 <puts>
  4214. }
  4215. }
  4216. // FLASH_If_Erase();
  4217. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  4218. 8001b86: 4630 mov r0, r6
  4219. 8001b88: f7ff ffb6 bl 8001af8 <Flash_RGB_Data_Write>
  4220. 8001b8c: 4605 mov r5, r0
  4221. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  4222. 8001b8e: f7fe fe07 bl 80007a0 <HAL_FLASH_Lock>
  4223. __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  4224. return ret;
  4225. }
  4226. 8001b92: 4628 mov r0, r5
  4227. __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  4228. 8001b94: 69e3 ldr r3, [r4, #28]
  4229. 8001b96: f043 0310 orr.w r3, r3, #16
  4230. 8001b9a: 61e3 str r3, [r4, #28]
  4231. 8001b9c: 69e3 ldr r3, [r4, #28]
  4232. 8001b9e: f003 0310 and.w r3, r3, #16
  4233. 8001ba2: 9301 str r3, [sp, #4]
  4234. 8001ba4: 9b01 ldr r3, [sp, #4]
  4235. }
  4236. 8001ba6: b002 add sp, #8
  4237. 8001ba8: bd70 pop {r4, r5, r6, pc}
  4238. 8001baa: bf00 nop
  4239. 8001bac: 2000009c .word 0x2000009c
  4240. 8001bb0: 40021000 .word 0x40021000
  4241. 8001bb4: 08004000 .word 0x08004000
  4242. 8001bb8: 200000b0 .word 0x200000b0
  4243. 8001bbc: 200000ac .word 0x200000ac
  4244. 8001bc0: 08003274 .word 0x08003274
  4245. 08001bc4 <HAL_TIM_PeriodElapsedCallback>:
  4246. /* Private user code ---------------------------------------------------------*/
  4247. /* USER CODE BEGIN 0 */
  4248. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  4249. {
  4250. if(htim->Instance == TIM6){
  4251. 8001bc4: 6802 ldr r2, [r0, #0]
  4252. 8001bc6: 4b08 ldr r3, [pc, #32] ; (8001be8 <HAL_TIM_PeriodElapsedCallback+0x24>)
  4253. 8001bc8: 429a cmp r2, r3
  4254. 8001bca: d10b bne.n 8001be4 <HAL_TIM_PeriodElapsedCallback+0x20>
  4255. UartTimerCnt++;
  4256. 8001bcc: 4a07 ldr r2, [pc, #28] ; (8001bec <HAL_TIM_PeriodElapsedCallback+0x28>)
  4257. 8001bce: 6813 ldr r3, [r2, #0]
  4258. 8001bd0: 3301 adds r3, #1
  4259. 8001bd2: 6013 str r3, [r2, #0]
  4260. LedTimerCnt++;
  4261. 8001bd4: 4a06 ldr r2, [pc, #24] ; (8001bf0 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  4262. 8001bd6: 6813 ldr r3, [r2, #0]
  4263. 8001bd8: 3301 adds r3, #1
  4264. 8001bda: 6013 str r3, [r2, #0]
  4265. FirmwareTimerCnt++;
  4266. 8001bdc: 4a05 ldr r2, [pc, #20] ; (8001bf4 <HAL_TIM_PeriodElapsedCallback+0x30>)
  4267. 8001bde: 6813 ldr r3, [r2, #0]
  4268. 8001be0: 3301 adds r3, #1
  4269. 8001be2: 6013 str r3, [r2, #0]
  4270. 8001be4: 4770 bx lr
  4271. 8001be6: bf00 nop
  4272. 8001be8: 40001000 .word 0x40001000
  4273. 8001bec: 200000bc .word 0x200000bc
  4274. 8001bf0: 200000b8 .word 0x200000b8
  4275. 8001bf4: 200000b4 .word 0x200000b4
  4276. 08001bf8 <_write>:
  4277. }
  4278. }
  4279. int _write (int file, uint8_t *ptr, uint16_t len)
  4280. {
  4281. 8001bf8: b510 push {r4, lr}
  4282. 8001bfa: 4614 mov r4, r2
  4283. HAL_UART_Transmit (&huart1, ptr, len, 10);
  4284. 8001bfc: 230a movs r3, #10
  4285. 8001bfe: 4802 ldr r0, [pc, #8] ; (8001c08 <_write+0x10>)
  4286. 8001c00: f7ff fc88 bl 8001514 <HAL_UART_Transmit>
  4287. return len;
  4288. }
  4289. 8001c04: 4620 mov r0, r4
  4290. 8001c06: bd10 pop {r4, pc}
  4291. 8001c08: 20000588 .word 0x20000588
  4292. 08001c0c <SystemClock_Config>:
  4293. /**
  4294. * @brief System Clock Configuration
  4295. * @retval None
  4296. */
  4297. void SystemClock_Config(void)
  4298. {
  4299. 8001c0c: b510 push {r4, lr}
  4300. 8001c0e: b090 sub sp, #64 ; 0x40
  4301. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  4302. 8001c10: 2228 movs r2, #40 ; 0x28
  4303. 8001c12: 2100 movs r1, #0
  4304. 8001c14: a806 add r0, sp, #24
  4305. 8001c16: f000 fad1 bl 80021bc <memset>
  4306. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  4307. 8001c1a: 2214 movs r2, #20
  4308. 8001c1c: 2100 movs r1, #0
  4309. 8001c1e: a801 add r0, sp, #4
  4310. 8001c20: f000 facc bl 80021bc <memset>
  4311. /** Initializes the CPU, AHB and APB busses clocks
  4312. */
  4313. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4314. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  4315. 8001c24: 2301 movs r3, #1
  4316. 8001c26: 930a str r3, [sp, #40] ; 0x28
  4317. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4318. 8001c28: 2310 movs r3, #16
  4319. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4320. 8001c2a: 2402 movs r4, #2
  4321. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4322. 8001c2c: 930b str r3, [sp, #44] ; 0x2c
  4323. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4324. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  4325. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL15;
  4326. 8001c2e: f44f 1350 mov.w r3, #3407872 ; 0x340000
  4327. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4328. 8001c32: a806 add r0, sp, #24
  4329. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL15;
  4330. 8001c34: 930f str r3, [sp, #60] ; 0x3c
  4331. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4332. 8001c36: 9406 str r4, [sp, #24]
  4333. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4334. 8001c38: 940d str r4, [sp, #52] ; 0x34
  4335. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4336. 8001c3a: f7fe ff93 bl 8000b64 <HAL_RCC_OscConfig>
  4337. {
  4338. Error_Handler();
  4339. }
  4340. /** Initializes the CPU, AHB and APB busses clocks
  4341. */
  4342. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4343. 8001c3e: 230f movs r3, #15
  4344. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  4345. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4346. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4347. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4348. 8001c40: f44f 6280 mov.w r2, #1024 ; 0x400
  4349. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4350. 8001c44: 9301 str r3, [sp, #4]
  4351. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4352. 8001c46: 2300 movs r3, #0
  4353. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4354. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4355. 8001c48: 4621 mov r1, r4
  4356. 8001c4a: a801 add r0, sp, #4
  4357. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4358. 8001c4c: 9402 str r4, [sp, #8]
  4359. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4360. 8001c4e: 9303 str r3, [sp, #12]
  4361. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4362. 8001c50: 9204 str r2, [sp, #16]
  4363. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4364. 8001c52: 9305 str r3, [sp, #20]
  4365. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4366. 8001c54: f7ff f94e bl 8000ef4 <HAL_RCC_ClockConfig>
  4367. {
  4368. Error_Handler();
  4369. }
  4370. }
  4371. 8001c58: b010 add sp, #64 ; 0x40
  4372. 8001c5a: bd10 pop {r4, pc}
  4373. 08001c5c <main>:
  4374. {
  4375. 8001c5c: b580 push {r7, lr}
  4376. 8001c5e: b088 sub sp, #32
  4377. HAL_Init();
  4378. 8001c60: f7fe fb10 bl 8000284 <HAL_Init>
  4379. SystemClock_Config();
  4380. 8001c64: f7ff ffd2 bl 8001c0c <SystemClock_Config>
  4381. * @param None
  4382. * @retval None
  4383. */
  4384. static void MX_GPIO_Init(void)
  4385. {
  4386. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4387. 8001c68: 2210 movs r2, #16
  4388. /* GPIO Ports Clock Enable */
  4389. __HAL_RCC_GPIOA_CLK_ENABLE();
  4390. 8001c6a: 4d5c ldr r5, [pc, #368] ; (8001ddc <main+0x180>)
  4391. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4392. 8001c6c: 2100 movs r1, #0
  4393. 8001c6e: eb0d 0002 add.w r0, sp, r2
  4394. 8001c72: f000 faa3 bl 80021bc <memset>
  4395. __HAL_RCC_GPIOA_CLK_ENABLE();
  4396. 8001c76: 69ab ldr r3, [r5, #24]
  4397. __HAL_RCC_GPIOG_CLK_ENABLE();
  4398. /*Configure GPIO pin Output Level */
  4399. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_15, GPIO_PIN_RESET);
  4400. 8001c78: 2200 movs r2, #0
  4401. __HAL_RCC_GPIOA_CLK_ENABLE();
  4402. 8001c7a: f043 0304 orr.w r3, r3, #4
  4403. 8001c7e: 61ab str r3, [r5, #24]
  4404. 8001c80: 69ab ldr r3, [r5, #24]
  4405. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_15, GPIO_PIN_RESET);
  4406. 8001c82: f44f 4100 mov.w r1, #32768 ; 0x8000
  4407. __HAL_RCC_GPIOA_CLK_ENABLE();
  4408. 8001c86: f003 0304 and.w r3, r3, #4
  4409. 8001c8a: 9302 str r3, [sp, #8]
  4410. 8001c8c: 9b02 ldr r3, [sp, #8]
  4411. __HAL_RCC_GPIOG_CLK_ENABLE();
  4412. 8001c8e: 69ab ldr r3, [r5, #24]
  4413. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_15, GPIO_PIN_RESET);
  4414. 8001c90: 4853 ldr r0, [pc, #332] ; (8001de0 <main+0x184>)
  4415. __HAL_RCC_GPIOG_CLK_ENABLE();
  4416. 8001c92: f443 7380 orr.w r3, r3, #256 ; 0x100
  4417. 8001c96: 61ab str r3, [r5, #24]
  4418. 8001c98: 69ab ldr r3, [r5, #24]
  4419. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4420. /*Configure GPIO pin : PA15 */
  4421. GPIO_InitStruct.Pin = GPIO_PIN_15;
  4422. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4423. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4424. 8001c9a: 2400 movs r4, #0
  4425. __HAL_RCC_GPIOG_CLK_ENABLE();
  4426. 8001c9c: f403 7380 and.w r3, r3, #256 ; 0x100
  4427. 8001ca0: 9303 str r3, [sp, #12]
  4428. 8001ca2: 9b03 ldr r3, [sp, #12]
  4429. HAL_GPIO_WritePin(GPIOA, GPIO_PIN_15, GPIO_PIN_RESET);
  4430. 8001ca4: f7fe ff54 bl 8000b50 <HAL_GPIO_WritePin>
  4431. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4432. 8001ca8: 2200 movs r2, #0
  4433. 8001caa: f44f 4180 mov.w r1, #16384 ; 0x4000
  4434. 8001cae: 484d ldr r0, [pc, #308] ; (8001de4 <main+0x188>)
  4435. 8001cb0: f7fe ff4e bl 8000b50 <HAL_GPIO_WritePin>
  4436. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4437. 8001cb4: 2701 movs r7, #1
  4438. GPIO_InitStruct.Pin = GPIO_PIN_15;
  4439. 8001cb6: f44f 4300 mov.w r3, #32768 ; 0x8000
  4440. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4441. 8001cba: 2602 movs r6, #2
  4442. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4443. 8001cbc: a904 add r1, sp, #16
  4444. 8001cbe: 4848 ldr r0, [pc, #288] ; (8001de0 <main+0x184>)
  4445. GPIO_InitStruct.Pin = GPIO_PIN_15;
  4446. 8001cc0: 9304 str r3, [sp, #16]
  4447. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4448. 8001cc2: 9607 str r6, [sp, #28]
  4449. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4450. 8001cc4: 9705 str r7, [sp, #20]
  4451. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4452. 8001cc6: 9406 str r4, [sp, #24]
  4453. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4454. 8001cc8: f7fe fe56 bl 8000978 <HAL_GPIO_Init>
  4455. /*Configure GPIO pin : BOOT_LED_Pin */
  4456. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  4457. 8001ccc: f44f 4380 mov.w r3, #16384 ; 0x4000
  4458. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4459. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4460. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4461. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  4462. 8001cd0: a904 add r1, sp, #16
  4463. 8001cd2: 4844 ldr r0, [pc, #272] ; (8001de4 <main+0x188>)
  4464. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  4465. 8001cd4: 9304 str r3, [sp, #16]
  4466. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4467. 8001cd6: 9607 str r6, [sp, #28]
  4468. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4469. 8001cd8: 9705 str r7, [sp, #20]
  4470. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4471. 8001cda: 9406 str r4, [sp, #24]
  4472. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  4473. 8001cdc: f7fe fe4c bl 8000978 <HAL_GPIO_Init>
  4474. __HAL_RCC_DMA1_CLK_ENABLE();
  4475. 8001ce0: 696b ldr r3, [r5, #20]
  4476. huart1.Instance = USART1;
  4477. 8001ce2: 4841 ldr r0, [pc, #260] ; (8001de8 <main+0x18c>)
  4478. __HAL_RCC_DMA1_CLK_ENABLE();
  4479. 8001ce4: 433b orrs r3, r7
  4480. 8001ce6: 616b str r3, [r5, #20]
  4481. 8001ce8: 696b ldr r3, [r5, #20]
  4482. huart1.Init.BaudRate = 115200;
  4483. 8001cea: 4a40 ldr r2, [pc, #256] ; (8001dec <main+0x190>)
  4484. __HAL_RCC_DMA1_CLK_ENABLE();
  4485. 8001cec: 403b ands r3, r7
  4486. 8001cee: 9301 str r3, [sp, #4]
  4487. 8001cf0: 9b01 ldr r3, [sp, #4]
  4488. huart1.Init.BaudRate = 115200;
  4489. 8001cf2: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  4490. 8001cf6: e880 000c stmia.w r0, {r2, r3}
  4491. huart1.Init.Mode = UART_MODE_TX_RX;
  4492. 8001cfa: 230c movs r3, #12
  4493. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  4494. 8001cfc: 6084 str r4, [r0, #8]
  4495. huart1.Init.Mode = UART_MODE_TX_RX;
  4496. 8001cfe: 6143 str r3, [r0, #20]
  4497. huart1.Init.StopBits = UART_STOPBITS_1;
  4498. 8001d00: 60c4 str r4, [r0, #12]
  4499. huart1.Init.Parity = UART_PARITY_NONE;
  4500. 8001d02: 6104 str r4, [r0, #16]
  4501. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  4502. 8001d04: 6184 str r4, [r0, #24]
  4503. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  4504. 8001d06: 61c4 str r4, [r0, #28]
  4505. if (HAL_UART_Init(&huart1) != HAL_OK)
  4506. 8001d08: f7ff fbd6 bl 80014b8 <HAL_UART_Init>
  4507. htim6.Init.Prescaler = 6000 - 1;
  4508. 8001d0c: f241 736f movw r3, #5999 ; 0x176f
  4509. htim6.Instance = TIM6;
  4510. 8001d10: 4d37 ldr r5, [pc, #220] ; (8001df0 <main+0x194>)
  4511. htim6.Init.Prescaler = 6000 - 1;
  4512. 8001d12: 4938 ldr r1, [pc, #224] ; (8001df4 <main+0x198>)
  4513. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4514. 8001d14: 4628 mov r0, r5
  4515. htim6.Init.Prescaler = 6000 - 1;
  4516. 8001d16: e885 000a stmia.w r5, {r1, r3}
  4517. htim6.Init.Period = 10 - 1;
  4518. 8001d1a: 2309 movs r3, #9
  4519. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  4520. 8001d1c: 60ac str r4, [r5, #8]
  4521. htim6.Init.Period = 10 - 1;
  4522. 8001d1e: 60eb str r3, [r5, #12]
  4523. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  4524. 8001d20: 61ac str r4, [r5, #24]
  4525. TIM_MasterConfigTypeDef sMasterConfig = {0};
  4526. 8001d22: 9404 str r4, [sp, #16]
  4527. 8001d24: 9405 str r4, [sp, #20]
  4528. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  4529. 8001d26: f7ff fab5 bl 8001294 <HAL_TIM_Base_Init>
  4530. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4531. 8001d2a: a904 add r1, sp, #16
  4532. 8001d2c: 4628 mov r0, r5
  4533. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  4534. 8001d2e: 9404 str r4, [sp, #16]
  4535. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  4536. 8001d30: 9405 str r4, [sp, #20]
  4537. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  4538. 8001d32: f7ff fac9 bl 80012c8 <HAL_TIMEx_MasterConfigSynchronization>
  4539. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  4540. 8001d36: 4622 mov r2, r4
  4541. 8001d38: 4621 mov r1, r4
  4542. 8001d3a: 200f movs r0, #15
  4543. 8001d3c: f7fe fad8 bl 80002f0 <HAL_NVIC_SetPriority>
  4544. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  4545. 8001d40: 200f movs r0, #15
  4546. 8001d42: f7fe fb09 bl 8000358 <HAL_NVIC_EnableIRQ>
  4547. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  4548. 8001d46: 4622 mov r2, r4
  4549. 8001d48: 4621 mov r1, r4
  4550. 8001d4a: 2025 movs r0, #37 ; 0x25
  4551. 8001d4c: f7fe fad0 bl 80002f0 <HAL_NVIC_SetPriority>
  4552. HAL_NVIC_EnableIRQ(USART1_IRQn);
  4553. 8001d50: 2025 movs r0, #37 ; 0x25
  4554. 8001d52: f7fe fb01 bl 8000358 <HAL_NVIC_EnableIRQ>
  4555. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  4556. 8001d56: 4622 mov r2, r4
  4557. 8001d58: 4621 mov r1, r4
  4558. 8001d5a: 2036 movs r0, #54 ; 0x36
  4559. 8001d5c: f7fe fac8 bl 80002f0 <HAL_NVIC_SetPriority>
  4560. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  4561. 8001d60: 2036 movs r0, #54 ; 0x36
  4562. 8001d62: f7fe faf9 bl 8000358 <HAL_NVIC_EnableIRQ>
  4563. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  4564. 8001d66: 4622 mov r2, r4
  4565. 8001d68: 4621 mov r1, r4
  4566. 8001d6a: 200e movs r0, #14
  4567. 8001d6c: f7fe fac0 bl 80002f0 <HAL_NVIC_SetPriority>
  4568. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  4569. 8001d70: 200e movs r0, #14
  4570. 8001d72: f7fe faf1 bl 8000358 <HAL_NVIC_EnableIRQ>
  4571. HAL_TIM_Base_Start_IT(&htim6);
  4572. 8001d76: 4628 mov r0, r5
  4573. 8001d78: f7ff f98e bl 8001098 <HAL_TIM_Base_Start_IT>
  4574. setbuf(stdout, NULL);
  4575. 8001d7c: 4b1e ldr r3, [pc, #120] ; (8001df8 <main+0x19c>)
  4576. 8001d7e: 4621 mov r1, r4
  4577. 8001d80: 681b ldr r3, [r3, #0]
  4578. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  4579. 8001d82: 4e18 ldr r6, [pc, #96] ; (8001de4 <main+0x188>)
  4580. setbuf(stdout, NULL);
  4581. 8001d84: 6898 ldr r0, [r3, #8]
  4582. 8001d86: f000 fa9d bl 80022c4 <setbuf>
  4583. Firmware_BootStart_Signal();
  4584. 8001d8a: f7ff fdef bl 800196c <Firmware_BootStart_Signal>
  4585. InitUartQueue(&TerminalQueue);
  4586. 8001d8e: 481b ldr r0, [pc, #108] ; (8001dfc <main+0x1a0>)
  4587. 8001d90: f000 f95c bl 800204c <InitUartQueue>
  4588. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  4589. 8001d94: 4d1a ldr r5, [pc, #104] ; (8001e00 <main+0x1a4>)
  4590. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  4591. 8001d96: 4c1b ldr r4, [pc, #108] ; (8001e04 <main+0x1a8>)
  4592. 8001d98: 6823 ldr r3, [r4, #0]
  4593. 8001d9a: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  4594. 8001d9e: d906 bls.n 8001dae <main+0x152>
  4595. 8001da0: f44f 4180 mov.w r1, #16384 ; 0x4000
  4596. 8001da4: 4630 mov r0, r6
  4597. 8001da6: f7fe fed8 bl 8000b5a <HAL_GPIO_TogglePin>
  4598. 8001daa: 2300 movs r3, #0
  4599. 8001dac: 6023 str r3, [r4, #0]
  4600. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  4601. 8001dae: 4c13 ldr r4, [pc, #76] ; (8001dfc <main+0x1a0>)
  4602. 8001db0: 4f0d ldr r7, [pc, #52] ; (8001de8 <main+0x18c>)
  4603. 8001db2: 68a3 ldr r3, [r4, #8]
  4604. 8001db4: 2b00 cmp r3, #0
  4605. 8001db6: dd02 ble.n 8001dbe <main+0x162>
  4606. 8001db8: 682b ldr r3, [r5, #0]
  4607. 8001dba: 2b1e cmp r3, #30
  4608. 8001dbc: d803 bhi.n 8001dc6 <main+0x16a>
  4609. while(FirmwareTimerCnt > 3000) Jump_App();
  4610. 8001dbe: 4f12 ldr r7, [pc, #72] ; (8001e08 <main+0x1ac>)
  4611. 8001dc0: f640 34b8 movw r4, #3000 ; 0xbb8
  4612. 8001dc4: e005 b.n 8001dd2 <main+0x176>
  4613. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  4614. 8001dc6: 4638 mov r0, r7
  4615. 8001dc8: f000 f94e bl 8002068 <GetDataFromUartQueue>
  4616. 8001dcc: e7f1 b.n 8001db2 <main+0x156>
  4617. while(FirmwareTimerCnt > 3000) Jump_App();
  4618. 8001dce: f7ff fe69 bl 8001aa4 <Jump_App>
  4619. 8001dd2: 683b ldr r3, [r7, #0]
  4620. 8001dd4: 42a3 cmp r3, r4
  4621. 8001dd6: d8fa bhi.n 8001dce <main+0x172>
  4622. 8001dd8: e7dd b.n 8001d96 <main+0x13a>
  4623. 8001dda: bf00 nop
  4624. 8001ddc: 40021000 .word 0x40021000
  4625. 8001de0: 40010800 .word 0x40010800
  4626. 8001de4: 40012000 .word 0x40012000
  4627. 8001de8: 20000588 .word 0x20000588
  4628. 8001dec: 40013800 .word 0x40013800
  4629. 8001df0: 200005c8 .word 0x200005c8
  4630. 8001df4: 40001000 .word 0x40001000
  4631. 8001df8: 2000001c .word 0x2000001c
  4632. 8001dfc: 20000608 .word 0x20000608
  4633. 8001e00: 200000bc .word 0x200000bc
  4634. 8001e04: 200000b8 .word 0x200000b8
  4635. 8001e08: 200000b4 .word 0x200000b4
  4636. 08001e0c <Error_Handler>:
  4637. /**
  4638. * @brief This function is executed in case of error occurrence.
  4639. * @retval None
  4640. */
  4641. void Error_Handler(void)
  4642. {
  4643. 8001e0c: 4770 bx lr
  4644. ...
  4645. 08001e10 <HAL_MspInit>:
  4646. {
  4647. /* USER CODE BEGIN MspInit 0 */
  4648. /* USER CODE END MspInit 0 */
  4649. __HAL_RCC_AFIO_CLK_ENABLE();
  4650. 8001e10: 4b0e ldr r3, [pc, #56] ; (8001e4c <HAL_MspInit+0x3c>)
  4651. {
  4652. 8001e12: b082 sub sp, #8
  4653. __HAL_RCC_AFIO_CLK_ENABLE();
  4654. 8001e14: 699a ldr r2, [r3, #24]
  4655. 8001e16: f042 0201 orr.w r2, r2, #1
  4656. 8001e1a: 619a str r2, [r3, #24]
  4657. 8001e1c: 699a ldr r2, [r3, #24]
  4658. 8001e1e: f002 0201 and.w r2, r2, #1
  4659. 8001e22: 9200 str r2, [sp, #0]
  4660. 8001e24: 9a00 ldr r2, [sp, #0]
  4661. __HAL_RCC_PWR_CLK_ENABLE();
  4662. 8001e26: 69da ldr r2, [r3, #28]
  4663. 8001e28: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  4664. 8001e2c: 61da str r2, [r3, #28]
  4665. 8001e2e: 69db ldr r3, [r3, #28]
  4666. /* System interrupt init*/
  4667. /** DISABLE: JTAG-DP Disabled and SW-DP Disabled
  4668. */
  4669. __HAL_AFIO_REMAP_SWJ_DISABLE();
  4670. 8001e30: 4a07 ldr r2, [pc, #28] ; (8001e50 <HAL_MspInit+0x40>)
  4671. __HAL_RCC_PWR_CLK_ENABLE();
  4672. 8001e32: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4673. 8001e36: 9301 str r3, [sp, #4]
  4674. 8001e38: 9b01 ldr r3, [sp, #4]
  4675. __HAL_AFIO_REMAP_SWJ_DISABLE();
  4676. 8001e3a: 6853 ldr r3, [r2, #4]
  4677. 8001e3c: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  4678. 8001e40: f043 6380 orr.w r3, r3, #67108864 ; 0x4000000
  4679. 8001e44: 6053 str r3, [r2, #4]
  4680. /* USER CODE BEGIN MspInit 1 */
  4681. /* USER CODE END MspInit 1 */
  4682. }
  4683. 8001e46: b002 add sp, #8
  4684. 8001e48: 4770 bx lr
  4685. 8001e4a: bf00 nop
  4686. 8001e4c: 40021000 .word 0x40021000
  4687. 8001e50: 40010000 .word 0x40010000
  4688. 08001e54 <HAL_TIM_Base_MspInit>:
  4689. * @param htim_base: TIM_Base handle pointer
  4690. * @retval None
  4691. */
  4692. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  4693. {
  4694. if(htim_base->Instance==TIM6)
  4695. 8001e54: 6802 ldr r2, [r0, #0]
  4696. 8001e56: 4b08 ldr r3, [pc, #32] ; (8001e78 <HAL_TIM_Base_MspInit+0x24>)
  4697. {
  4698. 8001e58: b082 sub sp, #8
  4699. if(htim_base->Instance==TIM6)
  4700. 8001e5a: 429a cmp r2, r3
  4701. 8001e5c: d10a bne.n 8001e74 <HAL_TIM_Base_MspInit+0x20>
  4702. {
  4703. /* USER CODE BEGIN TIM6_MspInit 0 */
  4704. /* USER CODE END TIM6_MspInit 0 */
  4705. /* Peripheral clock enable */
  4706. __HAL_RCC_TIM6_CLK_ENABLE();
  4707. 8001e5e: f503 3300 add.w r3, r3, #131072 ; 0x20000
  4708. 8001e62: 69da ldr r2, [r3, #28]
  4709. 8001e64: f042 0210 orr.w r2, r2, #16
  4710. 8001e68: 61da str r2, [r3, #28]
  4711. 8001e6a: 69db ldr r3, [r3, #28]
  4712. 8001e6c: f003 0310 and.w r3, r3, #16
  4713. 8001e70: 9301 str r3, [sp, #4]
  4714. 8001e72: 9b01 ldr r3, [sp, #4]
  4715. /* USER CODE BEGIN TIM6_MspInit 1 */
  4716. /* USER CODE END TIM6_MspInit 1 */
  4717. }
  4718. }
  4719. 8001e74: b002 add sp, #8
  4720. 8001e76: 4770 bx lr
  4721. 8001e78: 40001000 .word 0x40001000
  4722. 08001e7c <HAL_UART_MspInit>:
  4723. * This function configures the hardware resources used in this example
  4724. * @param huart: UART handle pointer
  4725. * @retval None
  4726. */
  4727. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  4728. {
  4729. 8001e7c: b570 push {r4, r5, r6, lr}
  4730. 8001e7e: 4606 mov r6, r0
  4731. 8001e80: b086 sub sp, #24
  4732. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4733. 8001e82: 2210 movs r2, #16
  4734. 8001e84: 2100 movs r1, #0
  4735. 8001e86: a802 add r0, sp, #8
  4736. 8001e88: f000 f998 bl 80021bc <memset>
  4737. if(huart->Instance==USART1)
  4738. 8001e8c: 6832 ldr r2, [r6, #0]
  4739. 8001e8e: 4b2b ldr r3, [pc, #172] ; (8001f3c <HAL_UART_MspInit+0xc0>)
  4740. 8001e90: 429a cmp r2, r3
  4741. 8001e92: d151 bne.n 8001f38 <HAL_UART_MspInit+0xbc>
  4742. {
  4743. /* USER CODE BEGIN USART1_MspInit 0 */
  4744. /* USER CODE END USART1_MspInit 0 */
  4745. /* Peripheral clock enable */
  4746. __HAL_RCC_USART1_CLK_ENABLE();
  4747. 8001e94: f503 4358 add.w r3, r3, #55296 ; 0xd800
  4748. 8001e98: 699a ldr r2, [r3, #24]
  4749. PA10 ------> USART1_RX
  4750. */
  4751. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4752. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4753. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4754. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4755. 8001e9a: a902 add r1, sp, #8
  4756. __HAL_RCC_USART1_CLK_ENABLE();
  4757. 8001e9c: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  4758. 8001ea0: 619a str r2, [r3, #24]
  4759. 8001ea2: 699a ldr r2, [r3, #24]
  4760. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4761. 8001ea4: 4826 ldr r0, [pc, #152] ; (8001f40 <HAL_UART_MspInit+0xc4>)
  4762. __HAL_RCC_USART1_CLK_ENABLE();
  4763. 8001ea6: f402 4280 and.w r2, r2, #16384 ; 0x4000
  4764. 8001eaa: 9200 str r2, [sp, #0]
  4765. 8001eac: 9a00 ldr r2, [sp, #0]
  4766. __HAL_RCC_GPIOA_CLK_ENABLE();
  4767. 8001eae: 699a ldr r2, [r3, #24]
  4768. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4769. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4770. 8001eb0: 2500 movs r5, #0
  4771. __HAL_RCC_GPIOA_CLK_ENABLE();
  4772. 8001eb2: f042 0204 orr.w r2, r2, #4
  4773. 8001eb6: 619a str r2, [r3, #24]
  4774. 8001eb8: 699b ldr r3, [r3, #24]
  4775. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4776. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4777. /* USART1 DMA Init */
  4778. /* USART1_RX Init */
  4779. hdma_usart1_rx.Instance = DMA1_Channel5;
  4780. 8001eba: 4c22 ldr r4, [pc, #136] ; (8001f44 <HAL_UART_MspInit+0xc8>)
  4781. __HAL_RCC_GPIOA_CLK_ENABLE();
  4782. 8001ebc: f003 0304 and.w r3, r3, #4
  4783. 8001ec0: 9301 str r3, [sp, #4]
  4784. 8001ec2: 9b01 ldr r3, [sp, #4]
  4785. GPIO_InitStruct.Pin = GPIO_PIN_9;
  4786. 8001ec4: f44f 7300 mov.w r3, #512 ; 0x200
  4787. 8001ec8: 9302 str r3, [sp, #8]
  4788. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  4789. 8001eca: 2302 movs r3, #2
  4790. 8001ecc: 9303 str r3, [sp, #12]
  4791. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  4792. 8001ece: 2303 movs r3, #3
  4793. 8001ed0: 9305 str r3, [sp, #20]
  4794. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4795. 8001ed2: f7fe fd51 bl 8000978 <HAL_GPIO_Init>
  4796. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4797. 8001ed6: f44f 6380 mov.w r3, #1024 ; 0x400
  4798. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4799. 8001eda: 4819 ldr r0, [pc, #100] ; (8001f40 <HAL_UART_MspInit+0xc4>)
  4800. 8001edc: a902 add r1, sp, #8
  4801. GPIO_InitStruct.Pin = GPIO_PIN_10;
  4802. 8001ede: 9302 str r3, [sp, #8]
  4803. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  4804. 8001ee0: 9503 str r5, [sp, #12]
  4805. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4806. 8001ee2: 9504 str r5, [sp, #16]
  4807. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  4808. 8001ee4: f7fe fd48 bl 8000978 <HAL_GPIO_Init>
  4809. hdma_usart1_rx.Instance = DMA1_Channel5;
  4810. 8001ee8: 4b17 ldr r3, [pc, #92] ; (8001f48 <HAL_UART_MspInit+0xcc>)
  4811. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  4812. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4813. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4814. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  4815. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  4816. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  4817. 8001eea: 4620 mov r0, r4
  4818. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  4819. 8001eec: e884 0028 stmia.w r4, {r3, r5}
  4820. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  4821. 8001ef0: 2380 movs r3, #128 ; 0x80
  4822. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  4823. 8001ef2: 60a5 str r5, [r4, #8]
  4824. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  4825. 8001ef4: 60e3 str r3, [r4, #12]
  4826. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4827. 8001ef6: 6125 str r5, [r4, #16]
  4828. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4829. 8001ef8: 6165 str r5, [r4, #20]
  4830. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  4831. 8001efa: 61a5 str r5, [r4, #24]
  4832. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  4833. 8001efc: 61e5 str r5, [r4, #28]
  4834. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  4835. 8001efe: f7fe fa4d bl 800039c <HAL_DMA_Init>
  4836. 8001f02: b108 cbz r0, 8001f08 <HAL_UART_MspInit+0x8c>
  4837. {
  4838. Error_Handler();
  4839. 8001f04: f7ff ff82 bl 8001e0c <Error_Handler>
  4840. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  4841. /* USART1_TX Init */
  4842. hdma_usart1_tx.Instance = DMA1_Channel4;
  4843. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  4844. 8001f08: f04f 0c10 mov.w ip, #16
  4845. 8001f0c: 4b0f ldr r3, [pc, #60] ; (8001f4c <HAL_UART_MspInit+0xd0>)
  4846. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  4847. 8001f0e: 6374 str r4, [r6, #52] ; 0x34
  4848. 8001f10: 6266 str r6, [r4, #36] ; 0x24
  4849. hdma_usart1_tx.Instance = DMA1_Channel4;
  4850. 8001f12: 4c0f ldr r4, [pc, #60] ; (8001f50 <HAL_UART_MspInit+0xd4>)
  4851. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  4852. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  4853. 8001f14: 2280 movs r2, #128 ; 0x80
  4854. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  4855. 8001f16: e884 1008 stmia.w r4, {r3, ip}
  4856. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  4857. 8001f1a: 2300 movs r3, #0
  4858. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4859. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4860. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  4861. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  4862. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  4863. 8001f1c: 4620 mov r0, r4
  4864. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  4865. 8001f1e: 60a3 str r3, [r4, #8]
  4866. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  4867. 8001f20: 60e2 str r2, [r4, #12]
  4868. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  4869. 8001f22: 6123 str r3, [r4, #16]
  4870. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  4871. 8001f24: 6163 str r3, [r4, #20]
  4872. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  4873. 8001f26: 61a3 str r3, [r4, #24]
  4874. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  4875. 8001f28: 61e3 str r3, [r4, #28]
  4876. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  4877. 8001f2a: f7fe fa37 bl 800039c <HAL_DMA_Init>
  4878. 8001f2e: b108 cbz r0, 8001f34 <HAL_UART_MspInit+0xb8>
  4879. {
  4880. Error_Handler();
  4881. 8001f30: f7ff ff6c bl 8001e0c <Error_Handler>
  4882. }
  4883. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  4884. 8001f34: 6334 str r4, [r6, #48] ; 0x30
  4885. 8001f36: 6266 str r6, [r4, #36] ; 0x24
  4886. /* USER CODE BEGIN USART1_MspInit 1 */
  4887. /* USER CODE END USART1_MspInit 1 */
  4888. }
  4889. }
  4890. 8001f38: b006 add sp, #24
  4891. 8001f3a: bd70 pop {r4, r5, r6, pc}
  4892. 8001f3c: 40013800 .word 0x40013800
  4893. 8001f40: 40010800 .word 0x40010800
  4894. 8001f44: 20000544 .word 0x20000544
  4895. 8001f48: 40020058 .word 0x40020058
  4896. 8001f4c: 40020044 .word 0x40020044
  4897. 8001f50: 20000500 .word 0x20000500
  4898. 08001f54 <NMI_Handler>:
  4899. 8001f54: 4770 bx lr
  4900. 08001f56 <HardFault_Handler>:
  4901. /**
  4902. * @brief This function handles Hard fault interrupt.
  4903. */
  4904. void HardFault_Handler(void)
  4905. {
  4906. 8001f56: e7fe b.n 8001f56 <HardFault_Handler>
  4907. 08001f58 <MemManage_Handler>:
  4908. /**
  4909. * @brief This function handles Memory management fault.
  4910. */
  4911. void MemManage_Handler(void)
  4912. {
  4913. 8001f58: e7fe b.n 8001f58 <MemManage_Handler>
  4914. 08001f5a <BusFault_Handler>:
  4915. /**
  4916. * @brief This function handles Prefetch fault, memory access fault.
  4917. */
  4918. void BusFault_Handler(void)
  4919. {
  4920. 8001f5a: e7fe b.n 8001f5a <BusFault_Handler>
  4921. 08001f5c <UsageFault_Handler>:
  4922. /**
  4923. * @brief This function handles Undefined instruction or illegal state.
  4924. */
  4925. void UsageFault_Handler(void)
  4926. {
  4927. 8001f5c: e7fe b.n 8001f5c <UsageFault_Handler>
  4928. 08001f5e <SVC_Handler>:
  4929. 8001f5e: 4770 bx lr
  4930. 08001f60 <DebugMon_Handler>:
  4931. 8001f60: 4770 bx lr
  4932. 08001f62 <PendSV_Handler>:
  4933. /**
  4934. * @brief This function handles Pendable request for system service.
  4935. */
  4936. void PendSV_Handler(void)
  4937. {
  4938. 8001f62: 4770 bx lr
  4939. 08001f64 <SysTick_Handler>:
  4940. void SysTick_Handler(void)
  4941. {
  4942. /* USER CODE BEGIN SysTick_IRQn 0 */
  4943. /* USER CODE END SysTick_IRQn 0 */
  4944. HAL_IncTick();
  4945. 8001f64: f7fe b9a0 b.w 80002a8 <HAL_IncTick>
  4946. 08001f68 <DMA1_Channel4_IRQHandler>:
  4947. void DMA1_Channel4_IRQHandler(void)
  4948. {
  4949. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  4950. /* USER CODE END DMA1_Channel4_IRQn 0 */
  4951. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  4952. 8001f68: 4801 ldr r0, [pc, #4] ; (8001f70 <DMA1_Channel4_IRQHandler+0x8>)
  4953. 8001f6a: f7fe bb03 b.w 8000574 <HAL_DMA_IRQHandler>
  4954. 8001f6e: bf00 nop
  4955. 8001f70: 20000500 .word 0x20000500
  4956. 08001f74 <DMA1_Channel5_IRQHandler>:
  4957. void DMA1_Channel5_IRQHandler(void)
  4958. {
  4959. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  4960. /* USER CODE END DMA1_Channel5_IRQn 0 */
  4961. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  4962. 8001f74: 4801 ldr r0, [pc, #4] ; (8001f7c <DMA1_Channel5_IRQHandler+0x8>)
  4963. 8001f76: f7fe bafd b.w 8000574 <HAL_DMA_IRQHandler>
  4964. 8001f7a: bf00 nop
  4965. 8001f7c: 20000544 .word 0x20000544
  4966. 08001f80 <USART1_IRQHandler>:
  4967. void USART1_IRQHandler(void)
  4968. {
  4969. /* USER CODE BEGIN USART1_IRQn 0 */
  4970. /* USER CODE END USART1_IRQn 0 */
  4971. HAL_UART_IRQHandler(&huart1);
  4972. 8001f80: 4801 ldr r0, [pc, #4] ; (8001f88 <USART1_IRQHandler+0x8>)
  4973. 8001f82: f7ff bc4b b.w 800181c <HAL_UART_IRQHandler>
  4974. 8001f86: bf00 nop
  4975. 8001f88: 20000588 .word 0x20000588
  4976. 08001f8c <TIM6_IRQHandler>:
  4977. void TIM6_IRQHandler(void)
  4978. {
  4979. /* USER CODE BEGIN TIM6_IRQn 0 */
  4980. /* USER CODE END TIM6_IRQn 0 */
  4981. HAL_TIM_IRQHandler(&htim6);
  4982. 8001f8c: 4801 ldr r0, [pc, #4] ; (8001f94 <TIM6_IRQHandler+0x8>)
  4983. 8001f8e: f7ff b892 b.w 80010b6 <HAL_TIM_IRQHandler>
  4984. 8001f92: bf00 nop
  4985. 8001f94: 200005c8 .word 0x200005c8
  4986. 08001f98 <_read>:
  4987. _kill(status, -1);
  4988. while (1) {} /* Make sure we hang here */
  4989. }
  4990. __attribute__((weak)) int _read(int file, char *ptr, int len)
  4991. {
  4992. 8001f98: b570 push {r4, r5, r6, lr}
  4993. 8001f9a: 460e mov r6, r1
  4994. 8001f9c: 4615 mov r5, r2
  4995. int DataIdx;
  4996. for (DataIdx = 0; DataIdx < len; DataIdx++)
  4997. 8001f9e: 460c mov r4, r1
  4998. 8001fa0: 1ba3 subs r3, r4, r6
  4999. 8001fa2: 429d cmp r5, r3
  5000. 8001fa4: dc01 bgt.n 8001faa <_read+0x12>
  5001. {
  5002. *ptr++ = __io_getchar();
  5003. }
  5004. return len;
  5005. }
  5006. 8001fa6: 4628 mov r0, r5
  5007. 8001fa8: bd70 pop {r4, r5, r6, pc}
  5008. *ptr++ = __io_getchar();
  5009. 8001faa: f3af 8000 nop.w
  5010. 8001fae: f804 0b01 strb.w r0, [r4], #1
  5011. 8001fb2: e7f5 b.n 8001fa0 <_read+0x8>
  5012. 08001fb4 <_sbrk>:
  5013. }
  5014. return len;
  5015. }
  5016. caddr_t _sbrk(int incr)
  5017. {
  5018. 8001fb4: b508 push {r3, lr}
  5019. extern char end asm("end");
  5020. static char *heap_end;
  5021. char *prev_heap_end;
  5022. if (heap_end == 0)
  5023. 8001fb6: 4b0a ldr r3, [pc, #40] ; (8001fe0 <_sbrk+0x2c>)
  5024. {
  5025. 8001fb8: 4602 mov r2, r0
  5026. if (heap_end == 0)
  5027. 8001fba: 6819 ldr r1, [r3, #0]
  5028. 8001fbc: b909 cbnz r1, 8001fc2 <_sbrk+0xe>
  5029. heap_end = &end;
  5030. 8001fbe: 4909 ldr r1, [pc, #36] ; (8001fe4 <_sbrk+0x30>)
  5031. 8001fc0: 6019 str r1, [r3, #0]
  5032. prev_heap_end = heap_end;
  5033. if (heap_end + incr > stack_ptr)
  5034. 8001fc2: 4669 mov r1, sp
  5035. prev_heap_end = heap_end;
  5036. 8001fc4: 6818 ldr r0, [r3, #0]
  5037. if (heap_end + incr > stack_ptr)
  5038. 8001fc6: 4402 add r2, r0
  5039. 8001fc8: 428a cmp r2, r1
  5040. 8001fca: d906 bls.n 8001fda <_sbrk+0x26>
  5041. {
  5042. // write(1, "Heap and stack collision\n", 25);
  5043. // abort();
  5044. errno = ENOMEM;
  5045. 8001fcc: f000 f8cc bl 8002168 <__errno>
  5046. 8001fd0: 230c movs r3, #12
  5047. 8001fd2: 6003 str r3, [r0, #0]
  5048. return (caddr_t) -1;
  5049. 8001fd4: f04f 30ff mov.w r0, #4294967295
  5050. 8001fd8: bd08 pop {r3, pc}
  5051. }
  5052. heap_end += incr;
  5053. 8001fda: 601a str r2, [r3, #0]
  5054. return (caddr_t) prev_heap_end;
  5055. }
  5056. 8001fdc: bd08 pop {r3, pc}
  5057. 8001fde: bf00 nop
  5058. 8001fe0: 200000c0 .word 0x200000c0
  5059. 8001fe4: 20001624 .word 0x20001624
  5060. 08001fe8 <_close>:
  5061. int _close(int file)
  5062. {
  5063. return -1;
  5064. }
  5065. 8001fe8: f04f 30ff mov.w r0, #4294967295
  5066. 8001fec: 4770 bx lr
  5067. 08001fee <_fstat>:
  5068. int _fstat(int file, struct stat *st)
  5069. {
  5070. st->st_mode = S_IFCHR;
  5071. 8001fee: f44f 5300 mov.w r3, #8192 ; 0x2000
  5072. return 0;
  5073. }
  5074. 8001ff2: 2000 movs r0, #0
  5075. st->st_mode = S_IFCHR;
  5076. 8001ff4: 604b str r3, [r1, #4]
  5077. }
  5078. 8001ff6: 4770 bx lr
  5079. 08001ff8 <_isatty>:
  5080. int _isatty(int file)
  5081. {
  5082. return 1;
  5083. }
  5084. 8001ff8: 2001 movs r0, #1
  5085. 8001ffa: 4770 bx lr
  5086. 08001ffc <_lseek>:
  5087. int _lseek(int file, int ptr, int dir)
  5088. {
  5089. return 0;
  5090. }
  5091. 8001ffc: 2000 movs r0, #0
  5092. 8001ffe: 4770 bx lr
  5093. 08002000 <SystemInit>:
  5094. */
  5095. void SystemInit (void)
  5096. {
  5097. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  5098. /* Set HSION bit */
  5099. RCC->CR |= 0x00000001U;
  5100. 8002000: 4b0f ldr r3, [pc, #60] ; (8002040 <SystemInit+0x40>)
  5101. 8002002: 681a ldr r2, [r3, #0]
  5102. 8002004: f042 0201 orr.w r2, r2, #1
  5103. 8002008: 601a str r2, [r3, #0]
  5104. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  5105. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  5106. RCC->CFGR &= 0xF8FF0000U;
  5107. 800200a: 6859 ldr r1, [r3, #4]
  5108. 800200c: 4a0d ldr r2, [pc, #52] ; (8002044 <SystemInit+0x44>)
  5109. 800200e: 400a ands r2, r1
  5110. 8002010: 605a str r2, [r3, #4]
  5111. #else
  5112. RCC->CFGR &= 0xF0FF0000U;
  5113. #endif /* STM32F105xC */
  5114. /* Reset HSEON, CSSON and PLLON bits */
  5115. RCC->CR &= 0xFEF6FFFFU;
  5116. 8002012: 681a ldr r2, [r3, #0]
  5117. 8002014: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  5118. 8002018: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  5119. 800201c: 601a str r2, [r3, #0]
  5120. /* Reset HSEBYP bit */
  5121. RCC->CR &= 0xFFFBFFFFU;
  5122. 800201e: 681a ldr r2, [r3, #0]
  5123. 8002020: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  5124. 8002024: 601a str r2, [r3, #0]
  5125. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  5126. RCC->CFGR &= 0xFF80FFFFU;
  5127. 8002026: 685a ldr r2, [r3, #4]
  5128. 8002028: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  5129. 800202c: 605a str r2, [r3, #4]
  5130. /* Reset CFGR2 register */
  5131. RCC->CFGR2 = 0x00000000U;
  5132. #else
  5133. /* Disable all interrupts and clear pending bits */
  5134. RCC->CIR = 0x009F0000U;
  5135. 800202e: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  5136. 8002032: 609a str r2, [r3, #8]
  5137. #endif
  5138. #ifdef VECT_TAB_SRAM
  5139. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  5140. #else
  5141. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  5142. 8002034: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  5143. 8002038: 4b03 ldr r3, [pc, #12] ; (8002048 <SystemInit+0x48>)
  5144. 800203a: 609a str r2, [r3, #8]
  5145. 800203c: 4770 bx lr
  5146. 800203e: bf00 nop
  5147. 8002040: 40021000 .word 0x40021000
  5148. 8002044: f8ff0000 .word 0xf8ff0000
  5149. 8002048: e000ed00 .word 0xe000ed00
  5150. 0800204c <InitUartQueue>:
  5151. UARTQUEUE TerminalQueue;
  5152. UARTQUEUE WifiQueue;
  5153. void InitUartQueue(pUARTQUEUE pQueue)
  5154. {
  5155. pQueue->data = pQueue->head = pQueue->tail = 0;
  5156. 800204c: 2300 movs r3, #0
  5157. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5158. 800204e: 2201 movs r2, #1
  5159. pQueue->data = pQueue->head = pQueue->tail = 0;
  5160. 8002050: 6043 str r3, [r0, #4]
  5161. 8002052: 6003 str r3, [r0, #0]
  5162. 8002054: 6083 str r3, [r0, #8]
  5163. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5164. 8002056: 4902 ldr r1, [pc, #8] ; (8002060 <InitUartQueue+0x14>)
  5165. 8002058: 4802 ldr r0, [pc, #8] ; (8002064 <InitUartQueue+0x18>)
  5166. 800205a: f7ff baf1 b.w 8001640 <HAL_UART_Receive_DMA>
  5167. 800205e: bf00 nop
  5168. 8002060: 20000614 .word 0x20000614
  5169. 8002064: 20000588 .word 0x20000588
  5170. 08002068 <GetDataFromUartQueue>:
  5171. pUARTQUEUE pQueue = &TerminalQueue;
  5172. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  5173. // {
  5174. // _Error_Handler(__FILE__, __LINE__);
  5175. // }
  5176. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5177. 8002068: 4a11 ldr r2, [pc, #68] ; (80020b0 <GetDataFromUartQueue+0x48>)
  5178. {
  5179. 800206a: b538 push {r3, r4, r5, lr}
  5180. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5181. 800206c: 6814 ldr r4, [r2, #0]
  5182. 800206e: 1c63 adds r3, r4, #1
  5183. 8002070: 6013 str r3, [r2, #0]
  5184. 8002072: 4b10 ldr r3, [pc, #64] ; (80020b4 <GetDataFromUartQueue+0x4c>)
  5185. 8002074: 6859 ldr r1, [r3, #4]
  5186. 8002076: f103 000c add.w r0, r3, #12
  5187. 800207a: 5c0d ldrb r5, [r1, r0]
  5188. pQueue->tail++;
  5189. 800207c: 3101 adds r1, #1
  5190. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5191. 800207e: f5b1 6f00 cmp.w r1, #2048 ; 0x800
  5192. 8002082: bfa8 it ge
  5193. 8002084: 2100 movge r1, #0
  5194. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5195. 8002086: 480c ldr r0, [pc, #48] ; (80020b8 <GetDataFromUartQueue+0x50>)
  5196. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5197. 8002088: 6059 str r1, [r3, #4]
  5198. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5199. 800208a: 5505 strb r5, [r0, r4]
  5200. pQueue->data--;
  5201. 800208c: 689c ldr r4, [r3, #8]
  5202. 800208e: 4605 mov r5, r0
  5203. 8002090: 3c01 subs r4, #1
  5204. 8002092: 609c str r4, [r3, #8]
  5205. if(pQueue->data == 0){
  5206. 8002094: b95c cbnz r4, 80020ae <GetDataFromUartQueue+0x46>
  5207. // for(int i = 0; i < cnt; i++){
  5208. // printf("%02x",update_data_buf[i]);
  5209. // }
  5210. #endif // PYJ.2019.07.15_END --
  5211. cnt = 0;
  5212. FirmwareUpdateStart(&update_data_buf[0]);
  5213. 8002096: 4808 ldr r0, [pc, #32] ; (80020b8 <GetDataFromUartQueue+0x50>)
  5214. cnt = 0;
  5215. 8002098: 6014 str r4, [r2, #0]
  5216. FirmwareUpdateStart(&update_data_buf[0]);
  5217. 800209a: f7ff fc79 bl 8001990 <FirmwareUpdateStart>
  5218. for(int i = 0; i < 1024; i++)
  5219. update_data_buf[i] = 0;
  5220. 800209e: 4623 mov r3, r4
  5221. 80020a0: 552b strb r3, [r5, r4]
  5222. for(int i = 0; i < 1024; i++)
  5223. 80020a2: 3401 adds r4, #1
  5224. 80020a4: f5b4 6f80 cmp.w r4, #1024 ; 0x400
  5225. 80020a8: d1fa bne.n 80020a0 <GetDataFromUartQueue+0x38>
  5226. FirmwareTimerCnt = 0;
  5227. 80020aa: 4a04 ldr r2, [pc, #16] ; (80020bc <GetDataFromUartQueue+0x54>)
  5228. 80020ac: 6013 str r3, [r2, #0]
  5229. 80020ae: bd38 pop {r3, r4, r5, pc}
  5230. 80020b0: 200000c4 .word 0x200000c4
  5231. 80020b4: 20000608 .word 0x20000608
  5232. 80020b8: 200000c8 .word 0x200000c8
  5233. 80020bc: 200000b4 .word 0x200000b4
  5234. 080020c0 <HAL_UART_RxCpltCallback>:
  5235. UartTimerCnt = 0;
  5236. 80020c0: 2300 movs r3, #0
  5237. {
  5238. 80020c2: b510 push {r4, lr}
  5239. UartTimerCnt = 0;
  5240. 80020c4: 4a0d ldr r2, [pc, #52] ; (80020fc <HAL_UART_RxCpltCallback+0x3c>)
  5241. pQueue->head++;
  5242. 80020c6: 4c0e ldr r4, [pc, #56] ; (8002100 <HAL_UART_RxCpltCallback+0x40>)
  5243. UartTimerCnt = 0;
  5244. 80020c8: 6013 str r3, [r2, #0]
  5245. pQueue->head++;
  5246. 80020ca: 6822 ldr r2, [r4, #0]
  5247. 80020cc: 3201 adds r2, #1
  5248. 80020ce: f5b2 6f00 cmp.w r2, #2048 ; 0x800
  5249. 80020d2: bfb8 it lt
  5250. 80020d4: 4613 movlt r3, r2
  5251. 80020d6: 6023 str r3, [r4, #0]
  5252. pQueue->data++;
  5253. 80020d8: 68a3 ldr r3, [r4, #8]
  5254. 80020da: 3301 adds r3, #1
  5255. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5256. 80020dc: f5b3 6f00 cmp.w r3, #2048 ; 0x800
  5257. pQueue->data++;
  5258. 80020e0: 60a3 str r3, [r4, #8]
  5259. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5260. 80020e2: db01 blt.n 80020e8 <HAL_UART_RxCpltCallback+0x28>
  5261. GetDataFromUartQueue(huart);
  5262. 80020e4: f7ff ffc0 bl 8002068 <GetDataFromUartQueue>
  5263. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5264. 80020e8: 6823 ldr r3, [r4, #0]
  5265. 80020ea: 4906 ldr r1, [pc, #24] ; (8002104 <HAL_UART_RxCpltCallback+0x44>)
  5266. 80020ec: 2201 movs r2, #1
  5267. }
  5268. 80020ee: e8bd 4010 ldmia.w sp!, {r4, lr}
  5269. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5270. 80020f2: 4419 add r1, r3
  5271. 80020f4: 4804 ldr r0, [pc, #16] ; (8002108 <HAL_UART_RxCpltCallback+0x48>)
  5272. 80020f6: f7ff baa3 b.w 8001640 <HAL_UART_Receive_DMA>
  5273. 80020fa: bf00 nop
  5274. 80020fc: 200000bc .word 0x200000bc
  5275. 8002100: 20000608 .word 0x20000608
  5276. 8002104: 20000614 .word 0x20000614
  5277. 8002108: 20000588 .word 0x20000588
  5278. 0800210c <Uart1_Data_Send>:
  5279. }
  5280. }
  5281. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  5282. HAL_UART_Transmit_DMA(&huart1, data,size);
  5283. 800210c: 460a mov r2, r1
  5284. 800210e: 4601 mov r1, r0
  5285. 8002110: 4801 ldr r0, [pc, #4] ; (8002118 <Uart1_Data_Send+0xc>)
  5286. 8002112: f7ff ba5b b.w 80015cc <HAL_UART_Transmit_DMA>
  5287. 8002116: bf00 nop
  5288. 8002118: 20000588 .word 0x20000588
  5289. 0800211c <Reset_Handler>:
  5290. .weak Reset_Handler
  5291. .type Reset_Handler, %function
  5292. Reset_Handler:
  5293. /* Copy the data segment initializers from flash to SRAM */
  5294. movs r1, #0
  5295. 800211c: 2100 movs r1, #0
  5296. b LoopCopyDataInit
  5297. 800211e: e003 b.n 8002128 <LoopCopyDataInit>
  5298. 08002120 <CopyDataInit>:
  5299. CopyDataInit:
  5300. ldr r3, =_sidata
  5301. 8002120: 4b0b ldr r3, [pc, #44] ; (8002150 <LoopFillZerobss+0x14>)
  5302. ldr r3, [r3, r1]
  5303. 8002122: 585b ldr r3, [r3, r1]
  5304. str r3, [r0, r1]
  5305. 8002124: 5043 str r3, [r0, r1]
  5306. adds r1, r1, #4
  5307. 8002126: 3104 adds r1, #4
  5308. 08002128 <LoopCopyDataInit>:
  5309. LoopCopyDataInit:
  5310. ldr r0, =_sdata
  5311. 8002128: 480a ldr r0, [pc, #40] ; (8002154 <LoopFillZerobss+0x18>)
  5312. ldr r3, =_edata
  5313. 800212a: 4b0b ldr r3, [pc, #44] ; (8002158 <LoopFillZerobss+0x1c>)
  5314. adds r2, r0, r1
  5315. 800212c: 1842 adds r2, r0, r1
  5316. cmp r2, r3
  5317. 800212e: 429a cmp r2, r3
  5318. bcc CopyDataInit
  5319. 8002130: d3f6 bcc.n 8002120 <CopyDataInit>
  5320. ldr r2, =_sbss
  5321. 8002132: 4a0a ldr r2, [pc, #40] ; (800215c <LoopFillZerobss+0x20>)
  5322. b LoopFillZerobss
  5323. 8002134: e002 b.n 800213c <LoopFillZerobss>
  5324. 08002136 <FillZerobss>:
  5325. /* Zero fill the bss segment. */
  5326. FillZerobss:
  5327. movs r3, #0
  5328. 8002136: 2300 movs r3, #0
  5329. str r3, [r2], #4
  5330. 8002138: f842 3b04 str.w r3, [r2], #4
  5331. 0800213c <LoopFillZerobss>:
  5332. LoopFillZerobss:
  5333. ldr r3, = _ebss
  5334. 800213c: 4b08 ldr r3, [pc, #32] ; (8002160 <LoopFillZerobss+0x24>)
  5335. cmp r2, r3
  5336. 800213e: 429a cmp r2, r3
  5337. bcc FillZerobss
  5338. 8002140: d3f9 bcc.n 8002136 <FillZerobss>
  5339. /* Call the clock system intitialization function.*/
  5340. bl SystemInit
  5341. 8002142: f7ff ff5d bl 8002000 <SystemInit>
  5342. /* Call static constructors */
  5343. bl __libc_init_array
  5344. 8002146: f000 f815 bl 8002174 <__libc_init_array>
  5345. /* Call the application's entry point.*/
  5346. bl main
  5347. 800214a: f7ff fd87 bl 8001c5c <main>
  5348. bx lr
  5349. 800214e: 4770 bx lr
  5350. ldr r3, =_sidata
  5351. 8002150: 08003354 .word 0x08003354
  5352. ldr r0, =_sdata
  5353. 8002154: 20000000 .word 0x20000000
  5354. ldr r3, =_edata
  5355. 8002158: 20000080 .word 0x20000080
  5356. ldr r2, =_sbss
  5357. 800215c: 20000080 .word 0x20000080
  5358. ldr r3, = _ebss
  5359. 8002160: 20001624 .word 0x20001624
  5360. 08002164 <ADC1_2_IRQHandler>:
  5361. * @retval : None
  5362. */
  5363. .section .text.Default_Handler,"ax",%progbits
  5364. Default_Handler:
  5365. Infinite_Loop:
  5366. b Infinite_Loop
  5367. 8002164: e7fe b.n 8002164 <ADC1_2_IRQHandler>
  5368. ...
  5369. 08002168 <__errno>:
  5370. 8002168: 4b01 ldr r3, [pc, #4] ; (8002170 <__errno+0x8>)
  5371. 800216a: 6818 ldr r0, [r3, #0]
  5372. 800216c: 4770 bx lr
  5373. 800216e: bf00 nop
  5374. 8002170: 2000001c .word 0x2000001c
  5375. 08002174 <__libc_init_array>:
  5376. 8002174: b570 push {r4, r5, r6, lr}
  5377. 8002176: 2500 movs r5, #0
  5378. 8002178: 4e0c ldr r6, [pc, #48] ; (80021ac <__libc_init_array+0x38>)
  5379. 800217a: 4c0d ldr r4, [pc, #52] ; (80021b0 <__libc_init_array+0x3c>)
  5380. 800217c: 1ba4 subs r4, r4, r6
  5381. 800217e: 10a4 asrs r4, r4, #2
  5382. 8002180: 42a5 cmp r5, r4
  5383. 8002182: d109 bne.n 8002198 <__libc_init_array+0x24>
  5384. 8002184: f001 f848 bl 8003218 <_init>
  5385. 8002188: 2500 movs r5, #0
  5386. 800218a: 4e0a ldr r6, [pc, #40] ; (80021b4 <__libc_init_array+0x40>)
  5387. 800218c: 4c0a ldr r4, [pc, #40] ; (80021b8 <__libc_init_array+0x44>)
  5388. 800218e: 1ba4 subs r4, r4, r6
  5389. 8002190: 10a4 asrs r4, r4, #2
  5390. 8002192: 42a5 cmp r5, r4
  5391. 8002194: d105 bne.n 80021a2 <__libc_init_array+0x2e>
  5392. 8002196: bd70 pop {r4, r5, r6, pc}
  5393. 8002198: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  5394. 800219c: 4798 blx r3
  5395. 800219e: 3501 adds r5, #1
  5396. 80021a0: e7ee b.n 8002180 <__libc_init_array+0xc>
  5397. 80021a2: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  5398. 80021a6: 4798 blx r3
  5399. 80021a8: 3501 adds r5, #1
  5400. 80021aa: e7f2 b.n 8002192 <__libc_init_array+0x1e>
  5401. 80021ac: 0800334c .word 0x0800334c
  5402. 80021b0: 0800334c .word 0x0800334c
  5403. 80021b4: 0800334c .word 0x0800334c
  5404. 80021b8: 08003350 .word 0x08003350
  5405. 080021bc <memset>:
  5406. 80021bc: 4603 mov r3, r0
  5407. 80021be: 4402 add r2, r0
  5408. 80021c0: 4293 cmp r3, r2
  5409. 80021c2: d100 bne.n 80021c6 <memset+0xa>
  5410. 80021c4: 4770 bx lr
  5411. 80021c6: f803 1b01 strb.w r1, [r3], #1
  5412. 80021ca: e7f9 b.n 80021c0 <memset+0x4>
  5413. 080021cc <iprintf>:
  5414. 80021cc: b40f push {r0, r1, r2, r3}
  5415. 80021ce: 4b0a ldr r3, [pc, #40] ; (80021f8 <iprintf+0x2c>)
  5416. 80021d0: b513 push {r0, r1, r4, lr}
  5417. 80021d2: 681c ldr r4, [r3, #0]
  5418. 80021d4: b124 cbz r4, 80021e0 <iprintf+0x14>
  5419. 80021d6: 69a3 ldr r3, [r4, #24]
  5420. 80021d8: b913 cbnz r3, 80021e0 <iprintf+0x14>
  5421. 80021da: 4620 mov r0, r4
  5422. 80021dc: f000 fada bl 8002794 <__sinit>
  5423. 80021e0: ab05 add r3, sp, #20
  5424. 80021e2: 9a04 ldr r2, [sp, #16]
  5425. 80021e4: 68a1 ldr r1, [r4, #8]
  5426. 80021e6: 4620 mov r0, r4
  5427. 80021e8: 9301 str r3, [sp, #4]
  5428. 80021ea: f000 fc9b bl 8002b24 <_vfiprintf_r>
  5429. 80021ee: b002 add sp, #8
  5430. 80021f0: e8bd 4010 ldmia.w sp!, {r4, lr}
  5431. 80021f4: b004 add sp, #16
  5432. 80021f6: 4770 bx lr
  5433. 80021f8: 2000001c .word 0x2000001c
  5434. 080021fc <_puts_r>:
  5435. 80021fc: b570 push {r4, r5, r6, lr}
  5436. 80021fe: 460e mov r6, r1
  5437. 8002200: 4605 mov r5, r0
  5438. 8002202: b118 cbz r0, 800220c <_puts_r+0x10>
  5439. 8002204: 6983 ldr r3, [r0, #24]
  5440. 8002206: b90b cbnz r3, 800220c <_puts_r+0x10>
  5441. 8002208: f000 fac4 bl 8002794 <__sinit>
  5442. 800220c: 69ab ldr r3, [r5, #24]
  5443. 800220e: 68ac ldr r4, [r5, #8]
  5444. 8002210: b913 cbnz r3, 8002218 <_puts_r+0x1c>
  5445. 8002212: 4628 mov r0, r5
  5446. 8002214: f000 fabe bl 8002794 <__sinit>
  5447. 8002218: 4b23 ldr r3, [pc, #140] ; (80022a8 <_puts_r+0xac>)
  5448. 800221a: 429c cmp r4, r3
  5449. 800221c: d117 bne.n 800224e <_puts_r+0x52>
  5450. 800221e: 686c ldr r4, [r5, #4]
  5451. 8002220: 89a3 ldrh r3, [r4, #12]
  5452. 8002222: 071b lsls r3, r3, #28
  5453. 8002224: d51d bpl.n 8002262 <_puts_r+0x66>
  5454. 8002226: 6923 ldr r3, [r4, #16]
  5455. 8002228: b1db cbz r3, 8002262 <_puts_r+0x66>
  5456. 800222a: 3e01 subs r6, #1
  5457. 800222c: 68a3 ldr r3, [r4, #8]
  5458. 800222e: f816 1f01 ldrb.w r1, [r6, #1]!
  5459. 8002232: 3b01 subs r3, #1
  5460. 8002234: 60a3 str r3, [r4, #8]
  5461. 8002236: b9e9 cbnz r1, 8002274 <_puts_r+0x78>
  5462. 8002238: 2b00 cmp r3, #0
  5463. 800223a: da2e bge.n 800229a <_puts_r+0x9e>
  5464. 800223c: 4622 mov r2, r4
  5465. 800223e: 210a movs r1, #10
  5466. 8002240: 4628 mov r0, r5
  5467. 8002242: f000 f8f5 bl 8002430 <__swbuf_r>
  5468. 8002246: 3001 adds r0, #1
  5469. 8002248: d011 beq.n 800226e <_puts_r+0x72>
  5470. 800224a: 200a movs r0, #10
  5471. 800224c: bd70 pop {r4, r5, r6, pc}
  5472. 800224e: 4b17 ldr r3, [pc, #92] ; (80022ac <_puts_r+0xb0>)
  5473. 8002250: 429c cmp r4, r3
  5474. 8002252: d101 bne.n 8002258 <_puts_r+0x5c>
  5475. 8002254: 68ac ldr r4, [r5, #8]
  5476. 8002256: e7e3 b.n 8002220 <_puts_r+0x24>
  5477. 8002258: 4b15 ldr r3, [pc, #84] ; (80022b0 <_puts_r+0xb4>)
  5478. 800225a: 429c cmp r4, r3
  5479. 800225c: bf08 it eq
  5480. 800225e: 68ec ldreq r4, [r5, #12]
  5481. 8002260: e7de b.n 8002220 <_puts_r+0x24>
  5482. 8002262: 4621 mov r1, r4
  5483. 8002264: 4628 mov r0, r5
  5484. 8002266: f000 f935 bl 80024d4 <__swsetup_r>
  5485. 800226a: 2800 cmp r0, #0
  5486. 800226c: d0dd beq.n 800222a <_puts_r+0x2e>
  5487. 800226e: f04f 30ff mov.w r0, #4294967295
  5488. 8002272: bd70 pop {r4, r5, r6, pc}
  5489. 8002274: 2b00 cmp r3, #0
  5490. 8002276: da04 bge.n 8002282 <_puts_r+0x86>
  5491. 8002278: 69a2 ldr r2, [r4, #24]
  5492. 800227a: 4293 cmp r3, r2
  5493. 800227c: db06 blt.n 800228c <_puts_r+0x90>
  5494. 800227e: 290a cmp r1, #10
  5495. 8002280: d004 beq.n 800228c <_puts_r+0x90>
  5496. 8002282: 6823 ldr r3, [r4, #0]
  5497. 8002284: 1c5a adds r2, r3, #1
  5498. 8002286: 6022 str r2, [r4, #0]
  5499. 8002288: 7019 strb r1, [r3, #0]
  5500. 800228a: e7cf b.n 800222c <_puts_r+0x30>
  5501. 800228c: 4622 mov r2, r4
  5502. 800228e: 4628 mov r0, r5
  5503. 8002290: f000 f8ce bl 8002430 <__swbuf_r>
  5504. 8002294: 3001 adds r0, #1
  5505. 8002296: d1c9 bne.n 800222c <_puts_r+0x30>
  5506. 8002298: e7e9 b.n 800226e <_puts_r+0x72>
  5507. 800229a: 200a movs r0, #10
  5508. 800229c: 6823 ldr r3, [r4, #0]
  5509. 800229e: 1c5a adds r2, r3, #1
  5510. 80022a0: 6022 str r2, [r4, #0]
  5511. 80022a2: 7018 strb r0, [r3, #0]
  5512. 80022a4: bd70 pop {r4, r5, r6, pc}
  5513. 80022a6: bf00 nop
  5514. 80022a8: 080032d8 .word 0x080032d8
  5515. 80022ac: 080032f8 .word 0x080032f8
  5516. 80022b0: 080032b8 .word 0x080032b8
  5517. 080022b4 <puts>:
  5518. 80022b4: 4b02 ldr r3, [pc, #8] ; (80022c0 <puts+0xc>)
  5519. 80022b6: 4601 mov r1, r0
  5520. 80022b8: 6818 ldr r0, [r3, #0]
  5521. 80022ba: f7ff bf9f b.w 80021fc <_puts_r>
  5522. 80022be: bf00 nop
  5523. 80022c0: 2000001c .word 0x2000001c
  5524. 080022c4 <setbuf>:
  5525. 80022c4: 2900 cmp r1, #0
  5526. 80022c6: f44f 6380 mov.w r3, #1024 ; 0x400
  5527. 80022ca: bf0c ite eq
  5528. 80022cc: 2202 moveq r2, #2
  5529. 80022ce: 2200 movne r2, #0
  5530. 80022d0: f000 b800 b.w 80022d4 <setvbuf>
  5531. 080022d4 <setvbuf>:
  5532. 80022d4: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  5533. 80022d8: 461d mov r5, r3
  5534. 80022da: 4b51 ldr r3, [pc, #324] ; (8002420 <setvbuf+0x14c>)
  5535. 80022dc: 4604 mov r4, r0
  5536. 80022de: 681e ldr r6, [r3, #0]
  5537. 80022e0: 460f mov r7, r1
  5538. 80022e2: 4690 mov r8, r2
  5539. 80022e4: b126 cbz r6, 80022f0 <setvbuf+0x1c>
  5540. 80022e6: 69b3 ldr r3, [r6, #24]
  5541. 80022e8: b913 cbnz r3, 80022f0 <setvbuf+0x1c>
  5542. 80022ea: 4630 mov r0, r6
  5543. 80022ec: f000 fa52 bl 8002794 <__sinit>
  5544. 80022f0: 4b4c ldr r3, [pc, #304] ; (8002424 <setvbuf+0x150>)
  5545. 80022f2: 429c cmp r4, r3
  5546. 80022f4: d152 bne.n 800239c <setvbuf+0xc8>
  5547. 80022f6: 6874 ldr r4, [r6, #4]
  5548. 80022f8: f1b8 0f02 cmp.w r8, #2
  5549. 80022fc: d006 beq.n 800230c <setvbuf+0x38>
  5550. 80022fe: f1b8 0f01 cmp.w r8, #1
  5551. 8002302: f200 8089 bhi.w 8002418 <setvbuf+0x144>
  5552. 8002306: 2d00 cmp r5, #0
  5553. 8002308: f2c0 8086 blt.w 8002418 <setvbuf+0x144>
  5554. 800230c: 4621 mov r1, r4
  5555. 800230e: 4630 mov r0, r6
  5556. 8002310: f000 f9d6 bl 80026c0 <_fflush_r>
  5557. 8002314: 6b61 ldr r1, [r4, #52] ; 0x34
  5558. 8002316: b141 cbz r1, 800232a <setvbuf+0x56>
  5559. 8002318: f104 0344 add.w r3, r4, #68 ; 0x44
  5560. 800231c: 4299 cmp r1, r3
  5561. 800231e: d002 beq.n 8002326 <setvbuf+0x52>
  5562. 8002320: 4630 mov r0, r6
  5563. 8002322: f000 fb2d bl 8002980 <_free_r>
  5564. 8002326: 2300 movs r3, #0
  5565. 8002328: 6363 str r3, [r4, #52] ; 0x34
  5566. 800232a: 2300 movs r3, #0
  5567. 800232c: 61a3 str r3, [r4, #24]
  5568. 800232e: 6063 str r3, [r4, #4]
  5569. 8002330: 89a3 ldrh r3, [r4, #12]
  5570. 8002332: 061b lsls r3, r3, #24
  5571. 8002334: d503 bpl.n 800233e <setvbuf+0x6a>
  5572. 8002336: 6921 ldr r1, [r4, #16]
  5573. 8002338: 4630 mov r0, r6
  5574. 800233a: f000 fb21 bl 8002980 <_free_r>
  5575. 800233e: 89a3 ldrh r3, [r4, #12]
  5576. 8002340: f1b8 0f02 cmp.w r8, #2
  5577. 8002344: f423 634a bic.w r3, r3, #3232 ; 0xca0
  5578. 8002348: f023 0303 bic.w r3, r3, #3
  5579. 800234c: 81a3 strh r3, [r4, #12]
  5580. 800234e: d05d beq.n 800240c <setvbuf+0x138>
  5581. 8002350: ab01 add r3, sp, #4
  5582. 8002352: 466a mov r2, sp
  5583. 8002354: 4621 mov r1, r4
  5584. 8002356: 4630 mov r0, r6
  5585. 8002358: f000 faa6 bl 80028a8 <__swhatbuf_r>
  5586. 800235c: 89a3 ldrh r3, [r4, #12]
  5587. 800235e: 4318 orrs r0, r3
  5588. 8002360: 81a0 strh r0, [r4, #12]
  5589. 8002362: bb2d cbnz r5, 80023b0 <setvbuf+0xdc>
  5590. 8002364: 9d00 ldr r5, [sp, #0]
  5591. 8002366: 4628 mov r0, r5
  5592. 8002368: f000 fb02 bl 8002970 <malloc>
  5593. 800236c: 4607 mov r7, r0
  5594. 800236e: 2800 cmp r0, #0
  5595. 8002370: d14e bne.n 8002410 <setvbuf+0x13c>
  5596. 8002372: f8dd 9000 ldr.w r9, [sp]
  5597. 8002376: 45a9 cmp r9, r5
  5598. 8002378: d13c bne.n 80023f4 <setvbuf+0x120>
  5599. 800237a: f04f 30ff mov.w r0, #4294967295
  5600. 800237e: 89a3 ldrh r3, [r4, #12]
  5601. 8002380: f043 0302 orr.w r3, r3, #2
  5602. 8002384: 81a3 strh r3, [r4, #12]
  5603. 8002386: 2300 movs r3, #0
  5604. 8002388: 60a3 str r3, [r4, #8]
  5605. 800238a: f104 0347 add.w r3, r4, #71 ; 0x47
  5606. 800238e: 6023 str r3, [r4, #0]
  5607. 8002390: 6123 str r3, [r4, #16]
  5608. 8002392: 2301 movs r3, #1
  5609. 8002394: 6163 str r3, [r4, #20]
  5610. 8002396: b003 add sp, #12
  5611. 8002398: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  5612. 800239c: 4b22 ldr r3, [pc, #136] ; (8002428 <setvbuf+0x154>)
  5613. 800239e: 429c cmp r4, r3
  5614. 80023a0: d101 bne.n 80023a6 <setvbuf+0xd2>
  5615. 80023a2: 68b4 ldr r4, [r6, #8]
  5616. 80023a4: e7a8 b.n 80022f8 <setvbuf+0x24>
  5617. 80023a6: 4b21 ldr r3, [pc, #132] ; (800242c <setvbuf+0x158>)
  5618. 80023a8: 429c cmp r4, r3
  5619. 80023aa: bf08 it eq
  5620. 80023ac: 68f4 ldreq r4, [r6, #12]
  5621. 80023ae: e7a3 b.n 80022f8 <setvbuf+0x24>
  5622. 80023b0: 2f00 cmp r7, #0
  5623. 80023b2: d0d8 beq.n 8002366 <setvbuf+0x92>
  5624. 80023b4: 69b3 ldr r3, [r6, #24]
  5625. 80023b6: b913 cbnz r3, 80023be <setvbuf+0xea>
  5626. 80023b8: 4630 mov r0, r6
  5627. 80023ba: f000 f9eb bl 8002794 <__sinit>
  5628. 80023be: f1b8 0f01 cmp.w r8, #1
  5629. 80023c2: bf08 it eq
  5630. 80023c4: 89a3 ldrheq r3, [r4, #12]
  5631. 80023c6: 6027 str r7, [r4, #0]
  5632. 80023c8: bf04 itt eq
  5633. 80023ca: f043 0301 orreq.w r3, r3, #1
  5634. 80023ce: 81a3 strheq r3, [r4, #12]
  5635. 80023d0: 89a3 ldrh r3, [r4, #12]
  5636. 80023d2: 6127 str r7, [r4, #16]
  5637. 80023d4: f013 0008 ands.w r0, r3, #8
  5638. 80023d8: 6165 str r5, [r4, #20]
  5639. 80023da: d01b beq.n 8002414 <setvbuf+0x140>
  5640. 80023dc: f013 0001 ands.w r0, r3, #1
  5641. 80023e0: f04f 0300 mov.w r3, #0
  5642. 80023e4: bf1f itttt ne
  5643. 80023e6: 426d negne r5, r5
  5644. 80023e8: 60a3 strne r3, [r4, #8]
  5645. 80023ea: 61a5 strne r5, [r4, #24]
  5646. 80023ec: 4618 movne r0, r3
  5647. 80023ee: bf08 it eq
  5648. 80023f0: 60a5 streq r5, [r4, #8]
  5649. 80023f2: e7d0 b.n 8002396 <setvbuf+0xc2>
  5650. 80023f4: 4648 mov r0, r9
  5651. 80023f6: f000 fabb bl 8002970 <malloc>
  5652. 80023fa: 4607 mov r7, r0
  5653. 80023fc: 2800 cmp r0, #0
  5654. 80023fe: d0bc beq.n 800237a <setvbuf+0xa6>
  5655. 8002400: 89a3 ldrh r3, [r4, #12]
  5656. 8002402: 464d mov r5, r9
  5657. 8002404: f043 0380 orr.w r3, r3, #128 ; 0x80
  5658. 8002408: 81a3 strh r3, [r4, #12]
  5659. 800240a: e7d3 b.n 80023b4 <setvbuf+0xe0>
  5660. 800240c: 2000 movs r0, #0
  5661. 800240e: e7b6 b.n 800237e <setvbuf+0xaa>
  5662. 8002410: 46a9 mov r9, r5
  5663. 8002412: e7f5 b.n 8002400 <setvbuf+0x12c>
  5664. 8002414: 60a0 str r0, [r4, #8]
  5665. 8002416: e7be b.n 8002396 <setvbuf+0xc2>
  5666. 8002418: f04f 30ff mov.w r0, #4294967295
  5667. 800241c: e7bb b.n 8002396 <setvbuf+0xc2>
  5668. 800241e: bf00 nop
  5669. 8002420: 2000001c .word 0x2000001c
  5670. 8002424: 080032d8 .word 0x080032d8
  5671. 8002428: 080032f8 .word 0x080032f8
  5672. 800242c: 080032b8 .word 0x080032b8
  5673. 08002430 <__swbuf_r>:
  5674. 8002430: b5f8 push {r3, r4, r5, r6, r7, lr}
  5675. 8002432: 460e mov r6, r1
  5676. 8002434: 4614 mov r4, r2
  5677. 8002436: 4605 mov r5, r0
  5678. 8002438: b118 cbz r0, 8002442 <__swbuf_r+0x12>
  5679. 800243a: 6983 ldr r3, [r0, #24]
  5680. 800243c: b90b cbnz r3, 8002442 <__swbuf_r+0x12>
  5681. 800243e: f000 f9a9 bl 8002794 <__sinit>
  5682. 8002442: 4b21 ldr r3, [pc, #132] ; (80024c8 <__swbuf_r+0x98>)
  5683. 8002444: 429c cmp r4, r3
  5684. 8002446: d12a bne.n 800249e <__swbuf_r+0x6e>
  5685. 8002448: 686c ldr r4, [r5, #4]
  5686. 800244a: 69a3 ldr r3, [r4, #24]
  5687. 800244c: 60a3 str r3, [r4, #8]
  5688. 800244e: 89a3 ldrh r3, [r4, #12]
  5689. 8002450: 071a lsls r2, r3, #28
  5690. 8002452: d52e bpl.n 80024b2 <__swbuf_r+0x82>
  5691. 8002454: 6923 ldr r3, [r4, #16]
  5692. 8002456: b363 cbz r3, 80024b2 <__swbuf_r+0x82>
  5693. 8002458: 6923 ldr r3, [r4, #16]
  5694. 800245a: 6820 ldr r0, [r4, #0]
  5695. 800245c: b2f6 uxtb r6, r6
  5696. 800245e: 1ac0 subs r0, r0, r3
  5697. 8002460: 6963 ldr r3, [r4, #20]
  5698. 8002462: 4637 mov r7, r6
  5699. 8002464: 4298 cmp r0, r3
  5700. 8002466: db04 blt.n 8002472 <__swbuf_r+0x42>
  5701. 8002468: 4621 mov r1, r4
  5702. 800246a: 4628 mov r0, r5
  5703. 800246c: f000 f928 bl 80026c0 <_fflush_r>
  5704. 8002470: bb28 cbnz r0, 80024be <__swbuf_r+0x8e>
  5705. 8002472: 68a3 ldr r3, [r4, #8]
  5706. 8002474: 3001 adds r0, #1
  5707. 8002476: 3b01 subs r3, #1
  5708. 8002478: 60a3 str r3, [r4, #8]
  5709. 800247a: 6823 ldr r3, [r4, #0]
  5710. 800247c: 1c5a adds r2, r3, #1
  5711. 800247e: 6022 str r2, [r4, #0]
  5712. 8002480: 701e strb r6, [r3, #0]
  5713. 8002482: 6963 ldr r3, [r4, #20]
  5714. 8002484: 4298 cmp r0, r3
  5715. 8002486: d004 beq.n 8002492 <__swbuf_r+0x62>
  5716. 8002488: 89a3 ldrh r3, [r4, #12]
  5717. 800248a: 07db lsls r3, r3, #31
  5718. 800248c: d519 bpl.n 80024c2 <__swbuf_r+0x92>
  5719. 800248e: 2e0a cmp r6, #10
  5720. 8002490: d117 bne.n 80024c2 <__swbuf_r+0x92>
  5721. 8002492: 4621 mov r1, r4
  5722. 8002494: 4628 mov r0, r5
  5723. 8002496: f000 f913 bl 80026c0 <_fflush_r>
  5724. 800249a: b190 cbz r0, 80024c2 <__swbuf_r+0x92>
  5725. 800249c: e00f b.n 80024be <__swbuf_r+0x8e>
  5726. 800249e: 4b0b ldr r3, [pc, #44] ; (80024cc <__swbuf_r+0x9c>)
  5727. 80024a0: 429c cmp r4, r3
  5728. 80024a2: d101 bne.n 80024a8 <__swbuf_r+0x78>
  5729. 80024a4: 68ac ldr r4, [r5, #8]
  5730. 80024a6: e7d0 b.n 800244a <__swbuf_r+0x1a>
  5731. 80024a8: 4b09 ldr r3, [pc, #36] ; (80024d0 <__swbuf_r+0xa0>)
  5732. 80024aa: 429c cmp r4, r3
  5733. 80024ac: bf08 it eq
  5734. 80024ae: 68ec ldreq r4, [r5, #12]
  5735. 80024b0: e7cb b.n 800244a <__swbuf_r+0x1a>
  5736. 80024b2: 4621 mov r1, r4
  5737. 80024b4: 4628 mov r0, r5
  5738. 80024b6: f000 f80d bl 80024d4 <__swsetup_r>
  5739. 80024ba: 2800 cmp r0, #0
  5740. 80024bc: d0cc beq.n 8002458 <__swbuf_r+0x28>
  5741. 80024be: f04f 37ff mov.w r7, #4294967295
  5742. 80024c2: 4638 mov r0, r7
  5743. 80024c4: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5744. 80024c6: bf00 nop
  5745. 80024c8: 080032d8 .word 0x080032d8
  5746. 80024cc: 080032f8 .word 0x080032f8
  5747. 80024d0: 080032b8 .word 0x080032b8
  5748. 080024d4 <__swsetup_r>:
  5749. 80024d4: 4b32 ldr r3, [pc, #200] ; (80025a0 <__swsetup_r+0xcc>)
  5750. 80024d6: b570 push {r4, r5, r6, lr}
  5751. 80024d8: 681d ldr r5, [r3, #0]
  5752. 80024da: 4606 mov r6, r0
  5753. 80024dc: 460c mov r4, r1
  5754. 80024de: b125 cbz r5, 80024ea <__swsetup_r+0x16>
  5755. 80024e0: 69ab ldr r3, [r5, #24]
  5756. 80024e2: b913 cbnz r3, 80024ea <__swsetup_r+0x16>
  5757. 80024e4: 4628 mov r0, r5
  5758. 80024e6: f000 f955 bl 8002794 <__sinit>
  5759. 80024ea: 4b2e ldr r3, [pc, #184] ; (80025a4 <__swsetup_r+0xd0>)
  5760. 80024ec: 429c cmp r4, r3
  5761. 80024ee: d10f bne.n 8002510 <__swsetup_r+0x3c>
  5762. 80024f0: 686c ldr r4, [r5, #4]
  5763. 80024f2: f9b4 300c ldrsh.w r3, [r4, #12]
  5764. 80024f6: b29a uxth r2, r3
  5765. 80024f8: 0715 lsls r5, r2, #28
  5766. 80024fa: d42c bmi.n 8002556 <__swsetup_r+0x82>
  5767. 80024fc: 06d0 lsls r0, r2, #27
  5768. 80024fe: d411 bmi.n 8002524 <__swsetup_r+0x50>
  5769. 8002500: 2209 movs r2, #9
  5770. 8002502: 6032 str r2, [r6, #0]
  5771. 8002504: f043 0340 orr.w r3, r3, #64 ; 0x40
  5772. 8002508: 81a3 strh r3, [r4, #12]
  5773. 800250a: f04f 30ff mov.w r0, #4294967295
  5774. 800250e: bd70 pop {r4, r5, r6, pc}
  5775. 8002510: 4b25 ldr r3, [pc, #148] ; (80025a8 <__swsetup_r+0xd4>)
  5776. 8002512: 429c cmp r4, r3
  5777. 8002514: d101 bne.n 800251a <__swsetup_r+0x46>
  5778. 8002516: 68ac ldr r4, [r5, #8]
  5779. 8002518: e7eb b.n 80024f2 <__swsetup_r+0x1e>
  5780. 800251a: 4b24 ldr r3, [pc, #144] ; (80025ac <__swsetup_r+0xd8>)
  5781. 800251c: 429c cmp r4, r3
  5782. 800251e: bf08 it eq
  5783. 8002520: 68ec ldreq r4, [r5, #12]
  5784. 8002522: e7e6 b.n 80024f2 <__swsetup_r+0x1e>
  5785. 8002524: 0751 lsls r1, r2, #29
  5786. 8002526: d512 bpl.n 800254e <__swsetup_r+0x7a>
  5787. 8002528: 6b61 ldr r1, [r4, #52] ; 0x34
  5788. 800252a: b141 cbz r1, 800253e <__swsetup_r+0x6a>
  5789. 800252c: f104 0344 add.w r3, r4, #68 ; 0x44
  5790. 8002530: 4299 cmp r1, r3
  5791. 8002532: d002 beq.n 800253a <__swsetup_r+0x66>
  5792. 8002534: 4630 mov r0, r6
  5793. 8002536: f000 fa23 bl 8002980 <_free_r>
  5794. 800253a: 2300 movs r3, #0
  5795. 800253c: 6363 str r3, [r4, #52] ; 0x34
  5796. 800253e: 89a3 ldrh r3, [r4, #12]
  5797. 8002540: f023 0324 bic.w r3, r3, #36 ; 0x24
  5798. 8002544: 81a3 strh r3, [r4, #12]
  5799. 8002546: 2300 movs r3, #0
  5800. 8002548: 6063 str r3, [r4, #4]
  5801. 800254a: 6923 ldr r3, [r4, #16]
  5802. 800254c: 6023 str r3, [r4, #0]
  5803. 800254e: 89a3 ldrh r3, [r4, #12]
  5804. 8002550: f043 0308 orr.w r3, r3, #8
  5805. 8002554: 81a3 strh r3, [r4, #12]
  5806. 8002556: 6923 ldr r3, [r4, #16]
  5807. 8002558: b94b cbnz r3, 800256e <__swsetup_r+0x9a>
  5808. 800255a: 89a3 ldrh r3, [r4, #12]
  5809. 800255c: f403 7320 and.w r3, r3, #640 ; 0x280
  5810. 8002560: f5b3 7f00 cmp.w r3, #512 ; 0x200
  5811. 8002564: d003 beq.n 800256e <__swsetup_r+0x9a>
  5812. 8002566: 4621 mov r1, r4
  5813. 8002568: 4630 mov r0, r6
  5814. 800256a: f000 f9c1 bl 80028f0 <__smakebuf_r>
  5815. 800256e: 89a2 ldrh r2, [r4, #12]
  5816. 8002570: f012 0301 ands.w r3, r2, #1
  5817. 8002574: d00c beq.n 8002590 <__swsetup_r+0xbc>
  5818. 8002576: 2300 movs r3, #0
  5819. 8002578: 60a3 str r3, [r4, #8]
  5820. 800257a: 6963 ldr r3, [r4, #20]
  5821. 800257c: 425b negs r3, r3
  5822. 800257e: 61a3 str r3, [r4, #24]
  5823. 8002580: 6923 ldr r3, [r4, #16]
  5824. 8002582: b953 cbnz r3, 800259a <__swsetup_r+0xc6>
  5825. 8002584: f9b4 300c ldrsh.w r3, [r4, #12]
  5826. 8002588: f013 0080 ands.w r0, r3, #128 ; 0x80
  5827. 800258c: d1ba bne.n 8002504 <__swsetup_r+0x30>
  5828. 800258e: bd70 pop {r4, r5, r6, pc}
  5829. 8002590: 0792 lsls r2, r2, #30
  5830. 8002592: bf58 it pl
  5831. 8002594: 6963 ldrpl r3, [r4, #20]
  5832. 8002596: 60a3 str r3, [r4, #8]
  5833. 8002598: e7f2 b.n 8002580 <__swsetup_r+0xac>
  5834. 800259a: 2000 movs r0, #0
  5835. 800259c: e7f7 b.n 800258e <__swsetup_r+0xba>
  5836. 800259e: bf00 nop
  5837. 80025a0: 2000001c .word 0x2000001c
  5838. 80025a4: 080032d8 .word 0x080032d8
  5839. 80025a8: 080032f8 .word 0x080032f8
  5840. 80025ac: 080032b8 .word 0x080032b8
  5841. 080025b0 <__sflush_r>:
  5842. 80025b0: 898a ldrh r2, [r1, #12]
  5843. 80025b2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5844. 80025b6: 4605 mov r5, r0
  5845. 80025b8: 0710 lsls r0, r2, #28
  5846. 80025ba: 460c mov r4, r1
  5847. 80025bc: d45a bmi.n 8002674 <__sflush_r+0xc4>
  5848. 80025be: 684b ldr r3, [r1, #4]
  5849. 80025c0: 2b00 cmp r3, #0
  5850. 80025c2: dc05 bgt.n 80025d0 <__sflush_r+0x20>
  5851. 80025c4: 6c0b ldr r3, [r1, #64] ; 0x40
  5852. 80025c6: 2b00 cmp r3, #0
  5853. 80025c8: dc02 bgt.n 80025d0 <__sflush_r+0x20>
  5854. 80025ca: 2000 movs r0, #0
  5855. 80025cc: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5856. 80025d0: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5857. 80025d2: 2e00 cmp r6, #0
  5858. 80025d4: d0f9 beq.n 80025ca <__sflush_r+0x1a>
  5859. 80025d6: 2300 movs r3, #0
  5860. 80025d8: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  5861. 80025dc: 682f ldr r7, [r5, #0]
  5862. 80025de: 602b str r3, [r5, #0]
  5863. 80025e0: d033 beq.n 800264a <__sflush_r+0x9a>
  5864. 80025e2: 6d60 ldr r0, [r4, #84] ; 0x54
  5865. 80025e4: 89a3 ldrh r3, [r4, #12]
  5866. 80025e6: 075a lsls r2, r3, #29
  5867. 80025e8: d505 bpl.n 80025f6 <__sflush_r+0x46>
  5868. 80025ea: 6863 ldr r3, [r4, #4]
  5869. 80025ec: 1ac0 subs r0, r0, r3
  5870. 80025ee: 6b63 ldr r3, [r4, #52] ; 0x34
  5871. 80025f0: b10b cbz r3, 80025f6 <__sflush_r+0x46>
  5872. 80025f2: 6c23 ldr r3, [r4, #64] ; 0x40
  5873. 80025f4: 1ac0 subs r0, r0, r3
  5874. 80025f6: 2300 movs r3, #0
  5875. 80025f8: 4602 mov r2, r0
  5876. 80025fa: 6ae6 ldr r6, [r4, #44] ; 0x2c
  5877. 80025fc: 6a21 ldr r1, [r4, #32]
  5878. 80025fe: 4628 mov r0, r5
  5879. 8002600: 47b0 blx r6
  5880. 8002602: 1c43 adds r3, r0, #1
  5881. 8002604: 89a3 ldrh r3, [r4, #12]
  5882. 8002606: d106 bne.n 8002616 <__sflush_r+0x66>
  5883. 8002608: 6829 ldr r1, [r5, #0]
  5884. 800260a: 291d cmp r1, #29
  5885. 800260c: d84b bhi.n 80026a6 <__sflush_r+0xf6>
  5886. 800260e: 4a2b ldr r2, [pc, #172] ; (80026bc <__sflush_r+0x10c>)
  5887. 8002610: 40ca lsrs r2, r1
  5888. 8002612: 07d6 lsls r6, r2, #31
  5889. 8002614: d547 bpl.n 80026a6 <__sflush_r+0xf6>
  5890. 8002616: 2200 movs r2, #0
  5891. 8002618: 6062 str r2, [r4, #4]
  5892. 800261a: 6922 ldr r2, [r4, #16]
  5893. 800261c: 04d9 lsls r1, r3, #19
  5894. 800261e: 6022 str r2, [r4, #0]
  5895. 8002620: d504 bpl.n 800262c <__sflush_r+0x7c>
  5896. 8002622: 1c42 adds r2, r0, #1
  5897. 8002624: d101 bne.n 800262a <__sflush_r+0x7a>
  5898. 8002626: 682b ldr r3, [r5, #0]
  5899. 8002628: b903 cbnz r3, 800262c <__sflush_r+0x7c>
  5900. 800262a: 6560 str r0, [r4, #84] ; 0x54
  5901. 800262c: 6b61 ldr r1, [r4, #52] ; 0x34
  5902. 800262e: 602f str r7, [r5, #0]
  5903. 8002630: 2900 cmp r1, #0
  5904. 8002632: d0ca beq.n 80025ca <__sflush_r+0x1a>
  5905. 8002634: f104 0344 add.w r3, r4, #68 ; 0x44
  5906. 8002638: 4299 cmp r1, r3
  5907. 800263a: d002 beq.n 8002642 <__sflush_r+0x92>
  5908. 800263c: 4628 mov r0, r5
  5909. 800263e: f000 f99f bl 8002980 <_free_r>
  5910. 8002642: 2000 movs r0, #0
  5911. 8002644: 6360 str r0, [r4, #52] ; 0x34
  5912. 8002646: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5913. 800264a: 6a21 ldr r1, [r4, #32]
  5914. 800264c: 2301 movs r3, #1
  5915. 800264e: 4628 mov r0, r5
  5916. 8002650: 47b0 blx r6
  5917. 8002652: 1c41 adds r1, r0, #1
  5918. 8002654: d1c6 bne.n 80025e4 <__sflush_r+0x34>
  5919. 8002656: 682b ldr r3, [r5, #0]
  5920. 8002658: 2b00 cmp r3, #0
  5921. 800265a: d0c3 beq.n 80025e4 <__sflush_r+0x34>
  5922. 800265c: 2b1d cmp r3, #29
  5923. 800265e: d001 beq.n 8002664 <__sflush_r+0xb4>
  5924. 8002660: 2b16 cmp r3, #22
  5925. 8002662: d101 bne.n 8002668 <__sflush_r+0xb8>
  5926. 8002664: 602f str r7, [r5, #0]
  5927. 8002666: e7b0 b.n 80025ca <__sflush_r+0x1a>
  5928. 8002668: 89a3 ldrh r3, [r4, #12]
  5929. 800266a: f043 0340 orr.w r3, r3, #64 ; 0x40
  5930. 800266e: 81a3 strh r3, [r4, #12]
  5931. 8002670: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5932. 8002674: 690f ldr r7, [r1, #16]
  5933. 8002676: 2f00 cmp r7, #0
  5934. 8002678: d0a7 beq.n 80025ca <__sflush_r+0x1a>
  5935. 800267a: 0793 lsls r3, r2, #30
  5936. 800267c: bf18 it ne
  5937. 800267e: 2300 movne r3, #0
  5938. 8002680: 680e ldr r6, [r1, #0]
  5939. 8002682: bf08 it eq
  5940. 8002684: 694b ldreq r3, [r1, #20]
  5941. 8002686: eba6 0807 sub.w r8, r6, r7
  5942. 800268a: 600f str r7, [r1, #0]
  5943. 800268c: 608b str r3, [r1, #8]
  5944. 800268e: f1b8 0f00 cmp.w r8, #0
  5945. 8002692: dd9a ble.n 80025ca <__sflush_r+0x1a>
  5946. 8002694: 4643 mov r3, r8
  5947. 8002696: 463a mov r2, r7
  5948. 8002698: 6a21 ldr r1, [r4, #32]
  5949. 800269a: 4628 mov r0, r5
  5950. 800269c: 6aa6 ldr r6, [r4, #40] ; 0x28
  5951. 800269e: 47b0 blx r6
  5952. 80026a0: 2800 cmp r0, #0
  5953. 80026a2: dc07 bgt.n 80026b4 <__sflush_r+0x104>
  5954. 80026a4: 89a3 ldrh r3, [r4, #12]
  5955. 80026a6: f043 0340 orr.w r3, r3, #64 ; 0x40
  5956. 80026aa: 81a3 strh r3, [r4, #12]
  5957. 80026ac: f04f 30ff mov.w r0, #4294967295
  5958. 80026b0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5959. 80026b4: 4407 add r7, r0
  5960. 80026b6: eba8 0800 sub.w r8, r8, r0
  5961. 80026ba: e7e8 b.n 800268e <__sflush_r+0xde>
  5962. 80026bc: 20400001 .word 0x20400001
  5963. 080026c0 <_fflush_r>:
  5964. 80026c0: b538 push {r3, r4, r5, lr}
  5965. 80026c2: 690b ldr r3, [r1, #16]
  5966. 80026c4: 4605 mov r5, r0
  5967. 80026c6: 460c mov r4, r1
  5968. 80026c8: b1db cbz r3, 8002702 <_fflush_r+0x42>
  5969. 80026ca: b118 cbz r0, 80026d4 <_fflush_r+0x14>
  5970. 80026cc: 6983 ldr r3, [r0, #24]
  5971. 80026ce: b90b cbnz r3, 80026d4 <_fflush_r+0x14>
  5972. 80026d0: f000 f860 bl 8002794 <__sinit>
  5973. 80026d4: 4b0c ldr r3, [pc, #48] ; (8002708 <_fflush_r+0x48>)
  5974. 80026d6: 429c cmp r4, r3
  5975. 80026d8: d109 bne.n 80026ee <_fflush_r+0x2e>
  5976. 80026da: 686c ldr r4, [r5, #4]
  5977. 80026dc: f9b4 300c ldrsh.w r3, [r4, #12]
  5978. 80026e0: b17b cbz r3, 8002702 <_fflush_r+0x42>
  5979. 80026e2: 4621 mov r1, r4
  5980. 80026e4: 4628 mov r0, r5
  5981. 80026e6: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  5982. 80026ea: f7ff bf61 b.w 80025b0 <__sflush_r>
  5983. 80026ee: 4b07 ldr r3, [pc, #28] ; (800270c <_fflush_r+0x4c>)
  5984. 80026f0: 429c cmp r4, r3
  5985. 80026f2: d101 bne.n 80026f8 <_fflush_r+0x38>
  5986. 80026f4: 68ac ldr r4, [r5, #8]
  5987. 80026f6: e7f1 b.n 80026dc <_fflush_r+0x1c>
  5988. 80026f8: 4b05 ldr r3, [pc, #20] ; (8002710 <_fflush_r+0x50>)
  5989. 80026fa: 429c cmp r4, r3
  5990. 80026fc: bf08 it eq
  5991. 80026fe: 68ec ldreq r4, [r5, #12]
  5992. 8002700: e7ec b.n 80026dc <_fflush_r+0x1c>
  5993. 8002702: 2000 movs r0, #0
  5994. 8002704: bd38 pop {r3, r4, r5, pc}
  5995. 8002706: bf00 nop
  5996. 8002708: 080032d8 .word 0x080032d8
  5997. 800270c: 080032f8 .word 0x080032f8
  5998. 8002710: 080032b8 .word 0x080032b8
  5999. 08002714 <_cleanup_r>:
  6000. 8002714: 4901 ldr r1, [pc, #4] ; (800271c <_cleanup_r+0x8>)
  6001. 8002716: f000 b8a9 b.w 800286c <_fwalk_reent>
  6002. 800271a: bf00 nop
  6003. 800271c: 080026c1 .word 0x080026c1
  6004. 08002720 <std.isra.0>:
  6005. 8002720: 2300 movs r3, #0
  6006. 8002722: b510 push {r4, lr}
  6007. 8002724: 4604 mov r4, r0
  6008. 8002726: 6003 str r3, [r0, #0]
  6009. 8002728: 6043 str r3, [r0, #4]
  6010. 800272a: 6083 str r3, [r0, #8]
  6011. 800272c: 8181 strh r1, [r0, #12]
  6012. 800272e: 6643 str r3, [r0, #100] ; 0x64
  6013. 8002730: 81c2 strh r2, [r0, #14]
  6014. 8002732: 6103 str r3, [r0, #16]
  6015. 8002734: 6143 str r3, [r0, #20]
  6016. 8002736: 6183 str r3, [r0, #24]
  6017. 8002738: 4619 mov r1, r3
  6018. 800273a: 2208 movs r2, #8
  6019. 800273c: 305c adds r0, #92 ; 0x5c
  6020. 800273e: f7ff fd3d bl 80021bc <memset>
  6021. 8002742: 4b05 ldr r3, [pc, #20] ; (8002758 <std.isra.0+0x38>)
  6022. 8002744: 6224 str r4, [r4, #32]
  6023. 8002746: 6263 str r3, [r4, #36] ; 0x24
  6024. 8002748: 4b04 ldr r3, [pc, #16] ; (800275c <std.isra.0+0x3c>)
  6025. 800274a: 62a3 str r3, [r4, #40] ; 0x28
  6026. 800274c: 4b04 ldr r3, [pc, #16] ; (8002760 <std.isra.0+0x40>)
  6027. 800274e: 62e3 str r3, [r4, #44] ; 0x2c
  6028. 8002750: 4b04 ldr r3, [pc, #16] ; (8002764 <std.isra.0+0x44>)
  6029. 8002752: 6323 str r3, [r4, #48] ; 0x30
  6030. 8002754: bd10 pop {r4, pc}
  6031. 8002756: bf00 nop
  6032. 8002758: 080030a1 .word 0x080030a1
  6033. 800275c: 080030c3 .word 0x080030c3
  6034. 8002760: 080030fb .word 0x080030fb
  6035. 8002764: 0800311f .word 0x0800311f
  6036. 08002768 <__sfmoreglue>:
  6037. 8002768: b570 push {r4, r5, r6, lr}
  6038. 800276a: 2568 movs r5, #104 ; 0x68
  6039. 800276c: 1e4a subs r2, r1, #1
  6040. 800276e: 4355 muls r5, r2
  6041. 8002770: 460e mov r6, r1
  6042. 8002772: f105 0174 add.w r1, r5, #116 ; 0x74
  6043. 8002776: f000 f94f bl 8002a18 <_malloc_r>
  6044. 800277a: 4604 mov r4, r0
  6045. 800277c: b140 cbz r0, 8002790 <__sfmoreglue+0x28>
  6046. 800277e: 2100 movs r1, #0
  6047. 8002780: e880 0042 stmia.w r0, {r1, r6}
  6048. 8002784: 300c adds r0, #12
  6049. 8002786: 60a0 str r0, [r4, #8]
  6050. 8002788: f105 0268 add.w r2, r5, #104 ; 0x68
  6051. 800278c: f7ff fd16 bl 80021bc <memset>
  6052. 8002790: 4620 mov r0, r4
  6053. 8002792: bd70 pop {r4, r5, r6, pc}
  6054. 08002794 <__sinit>:
  6055. 8002794: 6983 ldr r3, [r0, #24]
  6056. 8002796: b510 push {r4, lr}
  6057. 8002798: 4604 mov r4, r0
  6058. 800279a: bb33 cbnz r3, 80027ea <__sinit+0x56>
  6059. 800279c: 6483 str r3, [r0, #72] ; 0x48
  6060. 800279e: 64c3 str r3, [r0, #76] ; 0x4c
  6061. 80027a0: 6503 str r3, [r0, #80] ; 0x50
  6062. 80027a2: 4b12 ldr r3, [pc, #72] ; (80027ec <__sinit+0x58>)
  6063. 80027a4: 4a12 ldr r2, [pc, #72] ; (80027f0 <__sinit+0x5c>)
  6064. 80027a6: 681b ldr r3, [r3, #0]
  6065. 80027a8: 6282 str r2, [r0, #40] ; 0x28
  6066. 80027aa: 4298 cmp r0, r3
  6067. 80027ac: bf04 itt eq
  6068. 80027ae: 2301 moveq r3, #1
  6069. 80027b0: 6183 streq r3, [r0, #24]
  6070. 80027b2: f000 f81f bl 80027f4 <__sfp>
  6071. 80027b6: 6060 str r0, [r4, #4]
  6072. 80027b8: 4620 mov r0, r4
  6073. 80027ba: f000 f81b bl 80027f4 <__sfp>
  6074. 80027be: 60a0 str r0, [r4, #8]
  6075. 80027c0: 4620 mov r0, r4
  6076. 80027c2: f000 f817 bl 80027f4 <__sfp>
  6077. 80027c6: 2200 movs r2, #0
  6078. 80027c8: 60e0 str r0, [r4, #12]
  6079. 80027ca: 2104 movs r1, #4
  6080. 80027cc: 6860 ldr r0, [r4, #4]
  6081. 80027ce: f7ff ffa7 bl 8002720 <std.isra.0>
  6082. 80027d2: 2201 movs r2, #1
  6083. 80027d4: 2109 movs r1, #9
  6084. 80027d6: 68a0 ldr r0, [r4, #8]
  6085. 80027d8: f7ff ffa2 bl 8002720 <std.isra.0>
  6086. 80027dc: 2202 movs r2, #2
  6087. 80027de: 2112 movs r1, #18
  6088. 80027e0: 68e0 ldr r0, [r4, #12]
  6089. 80027e2: f7ff ff9d bl 8002720 <std.isra.0>
  6090. 80027e6: 2301 movs r3, #1
  6091. 80027e8: 61a3 str r3, [r4, #24]
  6092. 80027ea: bd10 pop {r4, pc}
  6093. 80027ec: 080032b4 .word 0x080032b4
  6094. 80027f0: 08002715 .word 0x08002715
  6095. 080027f4 <__sfp>:
  6096. 80027f4: b5f8 push {r3, r4, r5, r6, r7, lr}
  6097. 80027f6: 4b1c ldr r3, [pc, #112] ; (8002868 <__sfp+0x74>)
  6098. 80027f8: 4607 mov r7, r0
  6099. 80027fa: 681e ldr r6, [r3, #0]
  6100. 80027fc: 69b3 ldr r3, [r6, #24]
  6101. 80027fe: b913 cbnz r3, 8002806 <__sfp+0x12>
  6102. 8002800: 4630 mov r0, r6
  6103. 8002802: f7ff ffc7 bl 8002794 <__sinit>
  6104. 8002806: 3648 adds r6, #72 ; 0x48
  6105. 8002808: 68b4 ldr r4, [r6, #8]
  6106. 800280a: 6873 ldr r3, [r6, #4]
  6107. 800280c: 3b01 subs r3, #1
  6108. 800280e: d503 bpl.n 8002818 <__sfp+0x24>
  6109. 8002810: 6833 ldr r3, [r6, #0]
  6110. 8002812: b133 cbz r3, 8002822 <__sfp+0x2e>
  6111. 8002814: 6836 ldr r6, [r6, #0]
  6112. 8002816: e7f7 b.n 8002808 <__sfp+0x14>
  6113. 8002818: f9b4 500c ldrsh.w r5, [r4, #12]
  6114. 800281c: b16d cbz r5, 800283a <__sfp+0x46>
  6115. 800281e: 3468 adds r4, #104 ; 0x68
  6116. 8002820: e7f4 b.n 800280c <__sfp+0x18>
  6117. 8002822: 2104 movs r1, #4
  6118. 8002824: 4638 mov r0, r7
  6119. 8002826: f7ff ff9f bl 8002768 <__sfmoreglue>
  6120. 800282a: 6030 str r0, [r6, #0]
  6121. 800282c: 2800 cmp r0, #0
  6122. 800282e: d1f1 bne.n 8002814 <__sfp+0x20>
  6123. 8002830: 230c movs r3, #12
  6124. 8002832: 4604 mov r4, r0
  6125. 8002834: 603b str r3, [r7, #0]
  6126. 8002836: 4620 mov r0, r4
  6127. 8002838: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6128. 800283a: f64f 73ff movw r3, #65535 ; 0xffff
  6129. 800283e: 81e3 strh r3, [r4, #14]
  6130. 8002840: 2301 movs r3, #1
  6131. 8002842: 6665 str r5, [r4, #100] ; 0x64
  6132. 8002844: 81a3 strh r3, [r4, #12]
  6133. 8002846: 6025 str r5, [r4, #0]
  6134. 8002848: 60a5 str r5, [r4, #8]
  6135. 800284a: 6065 str r5, [r4, #4]
  6136. 800284c: 6125 str r5, [r4, #16]
  6137. 800284e: 6165 str r5, [r4, #20]
  6138. 8002850: 61a5 str r5, [r4, #24]
  6139. 8002852: 2208 movs r2, #8
  6140. 8002854: 4629 mov r1, r5
  6141. 8002856: f104 005c add.w r0, r4, #92 ; 0x5c
  6142. 800285a: f7ff fcaf bl 80021bc <memset>
  6143. 800285e: 6365 str r5, [r4, #52] ; 0x34
  6144. 8002860: 63a5 str r5, [r4, #56] ; 0x38
  6145. 8002862: 64a5 str r5, [r4, #72] ; 0x48
  6146. 8002864: 64e5 str r5, [r4, #76] ; 0x4c
  6147. 8002866: e7e6 b.n 8002836 <__sfp+0x42>
  6148. 8002868: 080032b4 .word 0x080032b4
  6149. 0800286c <_fwalk_reent>:
  6150. 800286c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6151. 8002870: 4680 mov r8, r0
  6152. 8002872: 4689 mov r9, r1
  6153. 8002874: 2600 movs r6, #0
  6154. 8002876: f100 0448 add.w r4, r0, #72 ; 0x48
  6155. 800287a: b914 cbnz r4, 8002882 <_fwalk_reent+0x16>
  6156. 800287c: 4630 mov r0, r6
  6157. 800287e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6158. 8002882: 68a5 ldr r5, [r4, #8]
  6159. 8002884: 6867 ldr r7, [r4, #4]
  6160. 8002886: 3f01 subs r7, #1
  6161. 8002888: d501 bpl.n 800288e <_fwalk_reent+0x22>
  6162. 800288a: 6824 ldr r4, [r4, #0]
  6163. 800288c: e7f5 b.n 800287a <_fwalk_reent+0xe>
  6164. 800288e: 89ab ldrh r3, [r5, #12]
  6165. 8002890: 2b01 cmp r3, #1
  6166. 8002892: d907 bls.n 80028a4 <_fwalk_reent+0x38>
  6167. 8002894: f9b5 300e ldrsh.w r3, [r5, #14]
  6168. 8002898: 3301 adds r3, #1
  6169. 800289a: d003 beq.n 80028a4 <_fwalk_reent+0x38>
  6170. 800289c: 4629 mov r1, r5
  6171. 800289e: 4640 mov r0, r8
  6172. 80028a0: 47c8 blx r9
  6173. 80028a2: 4306 orrs r6, r0
  6174. 80028a4: 3568 adds r5, #104 ; 0x68
  6175. 80028a6: e7ee b.n 8002886 <_fwalk_reent+0x1a>
  6176. 080028a8 <__swhatbuf_r>:
  6177. 80028a8: b570 push {r4, r5, r6, lr}
  6178. 80028aa: 460e mov r6, r1
  6179. 80028ac: f9b1 100e ldrsh.w r1, [r1, #14]
  6180. 80028b0: b090 sub sp, #64 ; 0x40
  6181. 80028b2: 2900 cmp r1, #0
  6182. 80028b4: 4614 mov r4, r2
  6183. 80028b6: 461d mov r5, r3
  6184. 80028b8: da07 bge.n 80028ca <__swhatbuf_r+0x22>
  6185. 80028ba: 2300 movs r3, #0
  6186. 80028bc: 602b str r3, [r5, #0]
  6187. 80028be: 89b3 ldrh r3, [r6, #12]
  6188. 80028c0: 061a lsls r2, r3, #24
  6189. 80028c2: d410 bmi.n 80028e6 <__swhatbuf_r+0x3e>
  6190. 80028c4: f44f 6380 mov.w r3, #1024 ; 0x400
  6191. 80028c8: e00e b.n 80028e8 <__swhatbuf_r+0x40>
  6192. 80028ca: aa01 add r2, sp, #4
  6193. 80028cc: f000 fc4e bl 800316c <_fstat_r>
  6194. 80028d0: 2800 cmp r0, #0
  6195. 80028d2: dbf2 blt.n 80028ba <__swhatbuf_r+0x12>
  6196. 80028d4: 9a02 ldr r2, [sp, #8]
  6197. 80028d6: f402 4270 and.w r2, r2, #61440 ; 0xf000
  6198. 80028da: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  6199. 80028de: 425a negs r2, r3
  6200. 80028e0: 415a adcs r2, r3
  6201. 80028e2: 602a str r2, [r5, #0]
  6202. 80028e4: e7ee b.n 80028c4 <__swhatbuf_r+0x1c>
  6203. 80028e6: 2340 movs r3, #64 ; 0x40
  6204. 80028e8: 2000 movs r0, #0
  6205. 80028ea: 6023 str r3, [r4, #0]
  6206. 80028ec: b010 add sp, #64 ; 0x40
  6207. 80028ee: bd70 pop {r4, r5, r6, pc}
  6208. 080028f0 <__smakebuf_r>:
  6209. 80028f0: 898b ldrh r3, [r1, #12]
  6210. 80028f2: b573 push {r0, r1, r4, r5, r6, lr}
  6211. 80028f4: 079d lsls r5, r3, #30
  6212. 80028f6: 4606 mov r6, r0
  6213. 80028f8: 460c mov r4, r1
  6214. 80028fa: d507 bpl.n 800290c <__smakebuf_r+0x1c>
  6215. 80028fc: f104 0347 add.w r3, r4, #71 ; 0x47
  6216. 8002900: 6023 str r3, [r4, #0]
  6217. 8002902: 6123 str r3, [r4, #16]
  6218. 8002904: 2301 movs r3, #1
  6219. 8002906: 6163 str r3, [r4, #20]
  6220. 8002908: b002 add sp, #8
  6221. 800290a: bd70 pop {r4, r5, r6, pc}
  6222. 800290c: ab01 add r3, sp, #4
  6223. 800290e: 466a mov r2, sp
  6224. 8002910: f7ff ffca bl 80028a8 <__swhatbuf_r>
  6225. 8002914: 9900 ldr r1, [sp, #0]
  6226. 8002916: 4605 mov r5, r0
  6227. 8002918: 4630 mov r0, r6
  6228. 800291a: f000 f87d bl 8002a18 <_malloc_r>
  6229. 800291e: b948 cbnz r0, 8002934 <__smakebuf_r+0x44>
  6230. 8002920: f9b4 300c ldrsh.w r3, [r4, #12]
  6231. 8002924: 059a lsls r2, r3, #22
  6232. 8002926: d4ef bmi.n 8002908 <__smakebuf_r+0x18>
  6233. 8002928: f023 0303 bic.w r3, r3, #3
  6234. 800292c: f043 0302 orr.w r3, r3, #2
  6235. 8002930: 81a3 strh r3, [r4, #12]
  6236. 8002932: e7e3 b.n 80028fc <__smakebuf_r+0xc>
  6237. 8002934: 4b0d ldr r3, [pc, #52] ; (800296c <__smakebuf_r+0x7c>)
  6238. 8002936: 62b3 str r3, [r6, #40] ; 0x28
  6239. 8002938: 89a3 ldrh r3, [r4, #12]
  6240. 800293a: 6020 str r0, [r4, #0]
  6241. 800293c: f043 0380 orr.w r3, r3, #128 ; 0x80
  6242. 8002940: 81a3 strh r3, [r4, #12]
  6243. 8002942: 9b00 ldr r3, [sp, #0]
  6244. 8002944: 6120 str r0, [r4, #16]
  6245. 8002946: 6163 str r3, [r4, #20]
  6246. 8002948: 9b01 ldr r3, [sp, #4]
  6247. 800294a: b15b cbz r3, 8002964 <__smakebuf_r+0x74>
  6248. 800294c: f9b4 100e ldrsh.w r1, [r4, #14]
  6249. 8002950: 4630 mov r0, r6
  6250. 8002952: f000 fc1d bl 8003190 <_isatty_r>
  6251. 8002956: b128 cbz r0, 8002964 <__smakebuf_r+0x74>
  6252. 8002958: 89a3 ldrh r3, [r4, #12]
  6253. 800295a: f023 0303 bic.w r3, r3, #3
  6254. 800295e: f043 0301 orr.w r3, r3, #1
  6255. 8002962: 81a3 strh r3, [r4, #12]
  6256. 8002964: 89a3 ldrh r3, [r4, #12]
  6257. 8002966: 431d orrs r5, r3
  6258. 8002968: 81a5 strh r5, [r4, #12]
  6259. 800296a: e7cd b.n 8002908 <__smakebuf_r+0x18>
  6260. 800296c: 08002715 .word 0x08002715
  6261. 08002970 <malloc>:
  6262. 8002970: 4b02 ldr r3, [pc, #8] ; (800297c <malloc+0xc>)
  6263. 8002972: 4601 mov r1, r0
  6264. 8002974: 6818 ldr r0, [r3, #0]
  6265. 8002976: f000 b84f b.w 8002a18 <_malloc_r>
  6266. 800297a: bf00 nop
  6267. 800297c: 2000001c .word 0x2000001c
  6268. 08002980 <_free_r>:
  6269. 8002980: b538 push {r3, r4, r5, lr}
  6270. 8002982: 4605 mov r5, r0
  6271. 8002984: 2900 cmp r1, #0
  6272. 8002986: d043 beq.n 8002a10 <_free_r+0x90>
  6273. 8002988: f851 3c04 ldr.w r3, [r1, #-4]
  6274. 800298c: 1f0c subs r4, r1, #4
  6275. 800298e: 2b00 cmp r3, #0
  6276. 8002990: bfb8 it lt
  6277. 8002992: 18e4 addlt r4, r4, r3
  6278. 8002994: f000 fc2c bl 80031f0 <__malloc_lock>
  6279. 8002998: 4a1e ldr r2, [pc, #120] ; (8002a14 <_free_r+0x94>)
  6280. 800299a: 6813 ldr r3, [r2, #0]
  6281. 800299c: 4610 mov r0, r2
  6282. 800299e: b933 cbnz r3, 80029ae <_free_r+0x2e>
  6283. 80029a0: 6063 str r3, [r4, #4]
  6284. 80029a2: 6014 str r4, [r2, #0]
  6285. 80029a4: 4628 mov r0, r5
  6286. 80029a6: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6287. 80029aa: f000 bc22 b.w 80031f2 <__malloc_unlock>
  6288. 80029ae: 42a3 cmp r3, r4
  6289. 80029b0: d90b bls.n 80029ca <_free_r+0x4a>
  6290. 80029b2: 6821 ldr r1, [r4, #0]
  6291. 80029b4: 1862 adds r2, r4, r1
  6292. 80029b6: 4293 cmp r3, r2
  6293. 80029b8: bf01 itttt eq
  6294. 80029ba: 681a ldreq r2, [r3, #0]
  6295. 80029bc: 685b ldreq r3, [r3, #4]
  6296. 80029be: 1852 addeq r2, r2, r1
  6297. 80029c0: 6022 streq r2, [r4, #0]
  6298. 80029c2: 6063 str r3, [r4, #4]
  6299. 80029c4: 6004 str r4, [r0, #0]
  6300. 80029c6: e7ed b.n 80029a4 <_free_r+0x24>
  6301. 80029c8: 4613 mov r3, r2
  6302. 80029ca: 685a ldr r2, [r3, #4]
  6303. 80029cc: b10a cbz r2, 80029d2 <_free_r+0x52>
  6304. 80029ce: 42a2 cmp r2, r4
  6305. 80029d0: d9fa bls.n 80029c8 <_free_r+0x48>
  6306. 80029d2: 6819 ldr r1, [r3, #0]
  6307. 80029d4: 1858 adds r0, r3, r1
  6308. 80029d6: 42a0 cmp r0, r4
  6309. 80029d8: d10b bne.n 80029f2 <_free_r+0x72>
  6310. 80029da: 6820 ldr r0, [r4, #0]
  6311. 80029dc: 4401 add r1, r0
  6312. 80029de: 1858 adds r0, r3, r1
  6313. 80029e0: 4282 cmp r2, r0
  6314. 80029e2: 6019 str r1, [r3, #0]
  6315. 80029e4: d1de bne.n 80029a4 <_free_r+0x24>
  6316. 80029e6: 6810 ldr r0, [r2, #0]
  6317. 80029e8: 6852 ldr r2, [r2, #4]
  6318. 80029ea: 4401 add r1, r0
  6319. 80029ec: 6019 str r1, [r3, #0]
  6320. 80029ee: 605a str r2, [r3, #4]
  6321. 80029f0: e7d8 b.n 80029a4 <_free_r+0x24>
  6322. 80029f2: d902 bls.n 80029fa <_free_r+0x7a>
  6323. 80029f4: 230c movs r3, #12
  6324. 80029f6: 602b str r3, [r5, #0]
  6325. 80029f8: e7d4 b.n 80029a4 <_free_r+0x24>
  6326. 80029fa: 6820 ldr r0, [r4, #0]
  6327. 80029fc: 1821 adds r1, r4, r0
  6328. 80029fe: 428a cmp r2, r1
  6329. 8002a00: bf01 itttt eq
  6330. 8002a02: 6811 ldreq r1, [r2, #0]
  6331. 8002a04: 6852 ldreq r2, [r2, #4]
  6332. 8002a06: 1809 addeq r1, r1, r0
  6333. 8002a08: 6021 streq r1, [r4, #0]
  6334. 8002a0a: 6062 str r2, [r4, #4]
  6335. 8002a0c: 605c str r4, [r3, #4]
  6336. 8002a0e: e7c9 b.n 80029a4 <_free_r+0x24>
  6337. 8002a10: bd38 pop {r3, r4, r5, pc}
  6338. 8002a12: bf00 nop
  6339. 8002a14: 200004c8 .word 0x200004c8
  6340. 08002a18 <_malloc_r>:
  6341. 8002a18: b570 push {r4, r5, r6, lr}
  6342. 8002a1a: 1ccd adds r5, r1, #3
  6343. 8002a1c: f025 0503 bic.w r5, r5, #3
  6344. 8002a20: 3508 adds r5, #8
  6345. 8002a22: 2d0c cmp r5, #12
  6346. 8002a24: bf38 it cc
  6347. 8002a26: 250c movcc r5, #12
  6348. 8002a28: 2d00 cmp r5, #0
  6349. 8002a2a: 4606 mov r6, r0
  6350. 8002a2c: db01 blt.n 8002a32 <_malloc_r+0x1a>
  6351. 8002a2e: 42a9 cmp r1, r5
  6352. 8002a30: d903 bls.n 8002a3a <_malloc_r+0x22>
  6353. 8002a32: 230c movs r3, #12
  6354. 8002a34: 6033 str r3, [r6, #0]
  6355. 8002a36: 2000 movs r0, #0
  6356. 8002a38: bd70 pop {r4, r5, r6, pc}
  6357. 8002a3a: f000 fbd9 bl 80031f0 <__malloc_lock>
  6358. 8002a3e: 4a23 ldr r2, [pc, #140] ; (8002acc <_malloc_r+0xb4>)
  6359. 8002a40: 6814 ldr r4, [r2, #0]
  6360. 8002a42: 4621 mov r1, r4
  6361. 8002a44: b991 cbnz r1, 8002a6c <_malloc_r+0x54>
  6362. 8002a46: 4c22 ldr r4, [pc, #136] ; (8002ad0 <_malloc_r+0xb8>)
  6363. 8002a48: 6823 ldr r3, [r4, #0]
  6364. 8002a4a: b91b cbnz r3, 8002a54 <_malloc_r+0x3c>
  6365. 8002a4c: 4630 mov r0, r6
  6366. 8002a4e: f000 fb17 bl 8003080 <_sbrk_r>
  6367. 8002a52: 6020 str r0, [r4, #0]
  6368. 8002a54: 4629 mov r1, r5
  6369. 8002a56: 4630 mov r0, r6
  6370. 8002a58: f000 fb12 bl 8003080 <_sbrk_r>
  6371. 8002a5c: 1c43 adds r3, r0, #1
  6372. 8002a5e: d126 bne.n 8002aae <_malloc_r+0x96>
  6373. 8002a60: 230c movs r3, #12
  6374. 8002a62: 4630 mov r0, r6
  6375. 8002a64: 6033 str r3, [r6, #0]
  6376. 8002a66: f000 fbc4 bl 80031f2 <__malloc_unlock>
  6377. 8002a6a: e7e4 b.n 8002a36 <_malloc_r+0x1e>
  6378. 8002a6c: 680b ldr r3, [r1, #0]
  6379. 8002a6e: 1b5b subs r3, r3, r5
  6380. 8002a70: d41a bmi.n 8002aa8 <_malloc_r+0x90>
  6381. 8002a72: 2b0b cmp r3, #11
  6382. 8002a74: d90f bls.n 8002a96 <_malloc_r+0x7e>
  6383. 8002a76: 600b str r3, [r1, #0]
  6384. 8002a78: 18cc adds r4, r1, r3
  6385. 8002a7a: 50cd str r5, [r1, r3]
  6386. 8002a7c: 4630 mov r0, r6
  6387. 8002a7e: f000 fbb8 bl 80031f2 <__malloc_unlock>
  6388. 8002a82: f104 000b add.w r0, r4, #11
  6389. 8002a86: 1d23 adds r3, r4, #4
  6390. 8002a88: f020 0007 bic.w r0, r0, #7
  6391. 8002a8c: 1ac3 subs r3, r0, r3
  6392. 8002a8e: d01b beq.n 8002ac8 <_malloc_r+0xb0>
  6393. 8002a90: 425a negs r2, r3
  6394. 8002a92: 50e2 str r2, [r4, r3]
  6395. 8002a94: bd70 pop {r4, r5, r6, pc}
  6396. 8002a96: 428c cmp r4, r1
  6397. 8002a98: bf0b itete eq
  6398. 8002a9a: 6863 ldreq r3, [r4, #4]
  6399. 8002a9c: 684b ldrne r3, [r1, #4]
  6400. 8002a9e: 6013 streq r3, [r2, #0]
  6401. 8002aa0: 6063 strne r3, [r4, #4]
  6402. 8002aa2: bf18 it ne
  6403. 8002aa4: 460c movne r4, r1
  6404. 8002aa6: e7e9 b.n 8002a7c <_malloc_r+0x64>
  6405. 8002aa8: 460c mov r4, r1
  6406. 8002aaa: 6849 ldr r1, [r1, #4]
  6407. 8002aac: e7ca b.n 8002a44 <_malloc_r+0x2c>
  6408. 8002aae: 1cc4 adds r4, r0, #3
  6409. 8002ab0: f024 0403 bic.w r4, r4, #3
  6410. 8002ab4: 42a0 cmp r0, r4
  6411. 8002ab6: d005 beq.n 8002ac4 <_malloc_r+0xac>
  6412. 8002ab8: 1a21 subs r1, r4, r0
  6413. 8002aba: 4630 mov r0, r6
  6414. 8002abc: f000 fae0 bl 8003080 <_sbrk_r>
  6415. 8002ac0: 3001 adds r0, #1
  6416. 8002ac2: d0cd beq.n 8002a60 <_malloc_r+0x48>
  6417. 8002ac4: 6025 str r5, [r4, #0]
  6418. 8002ac6: e7d9 b.n 8002a7c <_malloc_r+0x64>
  6419. 8002ac8: bd70 pop {r4, r5, r6, pc}
  6420. 8002aca: bf00 nop
  6421. 8002acc: 200004c8 .word 0x200004c8
  6422. 8002ad0: 200004cc .word 0x200004cc
  6423. 08002ad4 <__sfputc_r>:
  6424. 8002ad4: 6893 ldr r3, [r2, #8]
  6425. 8002ad6: b410 push {r4}
  6426. 8002ad8: 3b01 subs r3, #1
  6427. 8002ada: 2b00 cmp r3, #0
  6428. 8002adc: 6093 str r3, [r2, #8]
  6429. 8002ade: da08 bge.n 8002af2 <__sfputc_r+0x1e>
  6430. 8002ae0: 6994 ldr r4, [r2, #24]
  6431. 8002ae2: 42a3 cmp r3, r4
  6432. 8002ae4: db02 blt.n 8002aec <__sfputc_r+0x18>
  6433. 8002ae6: b2cb uxtb r3, r1
  6434. 8002ae8: 2b0a cmp r3, #10
  6435. 8002aea: d102 bne.n 8002af2 <__sfputc_r+0x1e>
  6436. 8002aec: bc10 pop {r4}
  6437. 8002aee: f7ff bc9f b.w 8002430 <__swbuf_r>
  6438. 8002af2: 6813 ldr r3, [r2, #0]
  6439. 8002af4: 1c58 adds r0, r3, #1
  6440. 8002af6: 6010 str r0, [r2, #0]
  6441. 8002af8: 7019 strb r1, [r3, #0]
  6442. 8002afa: b2c8 uxtb r0, r1
  6443. 8002afc: bc10 pop {r4}
  6444. 8002afe: 4770 bx lr
  6445. 08002b00 <__sfputs_r>:
  6446. 8002b00: b5f8 push {r3, r4, r5, r6, r7, lr}
  6447. 8002b02: 4606 mov r6, r0
  6448. 8002b04: 460f mov r7, r1
  6449. 8002b06: 4614 mov r4, r2
  6450. 8002b08: 18d5 adds r5, r2, r3
  6451. 8002b0a: 42ac cmp r4, r5
  6452. 8002b0c: d101 bne.n 8002b12 <__sfputs_r+0x12>
  6453. 8002b0e: 2000 movs r0, #0
  6454. 8002b10: e007 b.n 8002b22 <__sfputs_r+0x22>
  6455. 8002b12: 463a mov r2, r7
  6456. 8002b14: f814 1b01 ldrb.w r1, [r4], #1
  6457. 8002b18: 4630 mov r0, r6
  6458. 8002b1a: f7ff ffdb bl 8002ad4 <__sfputc_r>
  6459. 8002b1e: 1c43 adds r3, r0, #1
  6460. 8002b20: d1f3 bne.n 8002b0a <__sfputs_r+0xa>
  6461. 8002b22: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6462. 08002b24 <_vfiprintf_r>:
  6463. 8002b24: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6464. 8002b28: b09d sub sp, #116 ; 0x74
  6465. 8002b2a: 460c mov r4, r1
  6466. 8002b2c: 4617 mov r7, r2
  6467. 8002b2e: 9303 str r3, [sp, #12]
  6468. 8002b30: 4606 mov r6, r0
  6469. 8002b32: b118 cbz r0, 8002b3c <_vfiprintf_r+0x18>
  6470. 8002b34: 6983 ldr r3, [r0, #24]
  6471. 8002b36: b90b cbnz r3, 8002b3c <_vfiprintf_r+0x18>
  6472. 8002b38: f7ff fe2c bl 8002794 <__sinit>
  6473. 8002b3c: 4b7c ldr r3, [pc, #496] ; (8002d30 <_vfiprintf_r+0x20c>)
  6474. 8002b3e: 429c cmp r4, r3
  6475. 8002b40: d157 bne.n 8002bf2 <_vfiprintf_r+0xce>
  6476. 8002b42: 6874 ldr r4, [r6, #4]
  6477. 8002b44: 89a3 ldrh r3, [r4, #12]
  6478. 8002b46: 0718 lsls r0, r3, #28
  6479. 8002b48: d55d bpl.n 8002c06 <_vfiprintf_r+0xe2>
  6480. 8002b4a: 6923 ldr r3, [r4, #16]
  6481. 8002b4c: 2b00 cmp r3, #0
  6482. 8002b4e: d05a beq.n 8002c06 <_vfiprintf_r+0xe2>
  6483. 8002b50: 2300 movs r3, #0
  6484. 8002b52: 9309 str r3, [sp, #36] ; 0x24
  6485. 8002b54: 2320 movs r3, #32
  6486. 8002b56: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  6487. 8002b5a: 2330 movs r3, #48 ; 0x30
  6488. 8002b5c: f04f 0b01 mov.w fp, #1
  6489. 8002b60: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  6490. 8002b64: 46b8 mov r8, r7
  6491. 8002b66: 4645 mov r5, r8
  6492. 8002b68: f815 3b01 ldrb.w r3, [r5], #1
  6493. 8002b6c: 2b00 cmp r3, #0
  6494. 8002b6e: d155 bne.n 8002c1c <_vfiprintf_r+0xf8>
  6495. 8002b70: ebb8 0a07 subs.w sl, r8, r7
  6496. 8002b74: d00b beq.n 8002b8e <_vfiprintf_r+0x6a>
  6497. 8002b76: 4653 mov r3, sl
  6498. 8002b78: 463a mov r2, r7
  6499. 8002b7a: 4621 mov r1, r4
  6500. 8002b7c: 4630 mov r0, r6
  6501. 8002b7e: f7ff ffbf bl 8002b00 <__sfputs_r>
  6502. 8002b82: 3001 adds r0, #1
  6503. 8002b84: f000 80c4 beq.w 8002d10 <_vfiprintf_r+0x1ec>
  6504. 8002b88: 9b09 ldr r3, [sp, #36] ; 0x24
  6505. 8002b8a: 4453 add r3, sl
  6506. 8002b8c: 9309 str r3, [sp, #36] ; 0x24
  6507. 8002b8e: f898 3000 ldrb.w r3, [r8]
  6508. 8002b92: 2b00 cmp r3, #0
  6509. 8002b94: f000 80bc beq.w 8002d10 <_vfiprintf_r+0x1ec>
  6510. 8002b98: 2300 movs r3, #0
  6511. 8002b9a: f04f 32ff mov.w r2, #4294967295
  6512. 8002b9e: 9304 str r3, [sp, #16]
  6513. 8002ba0: 9307 str r3, [sp, #28]
  6514. 8002ba2: 9205 str r2, [sp, #20]
  6515. 8002ba4: 9306 str r3, [sp, #24]
  6516. 8002ba6: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  6517. 8002baa: 931a str r3, [sp, #104] ; 0x68
  6518. 8002bac: 2205 movs r2, #5
  6519. 8002bae: 7829 ldrb r1, [r5, #0]
  6520. 8002bb0: 4860 ldr r0, [pc, #384] ; (8002d34 <_vfiprintf_r+0x210>)
  6521. 8002bb2: f000 fb0f bl 80031d4 <memchr>
  6522. 8002bb6: f105 0801 add.w r8, r5, #1
  6523. 8002bba: 9b04 ldr r3, [sp, #16]
  6524. 8002bbc: 2800 cmp r0, #0
  6525. 8002bbe: d131 bne.n 8002c24 <_vfiprintf_r+0x100>
  6526. 8002bc0: 06d9 lsls r1, r3, #27
  6527. 8002bc2: bf44 itt mi
  6528. 8002bc4: 2220 movmi r2, #32
  6529. 8002bc6: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  6530. 8002bca: 071a lsls r2, r3, #28
  6531. 8002bcc: bf44 itt mi
  6532. 8002bce: 222b movmi r2, #43 ; 0x2b
  6533. 8002bd0: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  6534. 8002bd4: 782a ldrb r2, [r5, #0]
  6535. 8002bd6: 2a2a cmp r2, #42 ; 0x2a
  6536. 8002bd8: d02c beq.n 8002c34 <_vfiprintf_r+0x110>
  6537. 8002bda: 2100 movs r1, #0
  6538. 8002bdc: 200a movs r0, #10
  6539. 8002bde: 9a07 ldr r2, [sp, #28]
  6540. 8002be0: 46a8 mov r8, r5
  6541. 8002be2: f898 3000 ldrb.w r3, [r8]
  6542. 8002be6: 3501 adds r5, #1
  6543. 8002be8: 3b30 subs r3, #48 ; 0x30
  6544. 8002bea: 2b09 cmp r3, #9
  6545. 8002bec: d96d bls.n 8002cca <_vfiprintf_r+0x1a6>
  6546. 8002bee: b371 cbz r1, 8002c4e <_vfiprintf_r+0x12a>
  6547. 8002bf0: e026 b.n 8002c40 <_vfiprintf_r+0x11c>
  6548. 8002bf2: 4b51 ldr r3, [pc, #324] ; (8002d38 <_vfiprintf_r+0x214>)
  6549. 8002bf4: 429c cmp r4, r3
  6550. 8002bf6: d101 bne.n 8002bfc <_vfiprintf_r+0xd8>
  6551. 8002bf8: 68b4 ldr r4, [r6, #8]
  6552. 8002bfa: e7a3 b.n 8002b44 <_vfiprintf_r+0x20>
  6553. 8002bfc: 4b4f ldr r3, [pc, #316] ; (8002d3c <_vfiprintf_r+0x218>)
  6554. 8002bfe: 429c cmp r4, r3
  6555. 8002c00: bf08 it eq
  6556. 8002c02: 68f4 ldreq r4, [r6, #12]
  6557. 8002c04: e79e b.n 8002b44 <_vfiprintf_r+0x20>
  6558. 8002c06: 4621 mov r1, r4
  6559. 8002c08: 4630 mov r0, r6
  6560. 8002c0a: f7ff fc63 bl 80024d4 <__swsetup_r>
  6561. 8002c0e: 2800 cmp r0, #0
  6562. 8002c10: d09e beq.n 8002b50 <_vfiprintf_r+0x2c>
  6563. 8002c12: f04f 30ff mov.w r0, #4294967295
  6564. 8002c16: b01d add sp, #116 ; 0x74
  6565. 8002c18: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  6566. 8002c1c: 2b25 cmp r3, #37 ; 0x25
  6567. 8002c1e: d0a7 beq.n 8002b70 <_vfiprintf_r+0x4c>
  6568. 8002c20: 46a8 mov r8, r5
  6569. 8002c22: e7a0 b.n 8002b66 <_vfiprintf_r+0x42>
  6570. 8002c24: 4a43 ldr r2, [pc, #268] ; (8002d34 <_vfiprintf_r+0x210>)
  6571. 8002c26: 4645 mov r5, r8
  6572. 8002c28: 1a80 subs r0, r0, r2
  6573. 8002c2a: fa0b f000 lsl.w r0, fp, r0
  6574. 8002c2e: 4318 orrs r0, r3
  6575. 8002c30: 9004 str r0, [sp, #16]
  6576. 8002c32: e7bb b.n 8002bac <_vfiprintf_r+0x88>
  6577. 8002c34: 9a03 ldr r2, [sp, #12]
  6578. 8002c36: 1d11 adds r1, r2, #4
  6579. 8002c38: 6812 ldr r2, [r2, #0]
  6580. 8002c3a: 9103 str r1, [sp, #12]
  6581. 8002c3c: 2a00 cmp r2, #0
  6582. 8002c3e: db01 blt.n 8002c44 <_vfiprintf_r+0x120>
  6583. 8002c40: 9207 str r2, [sp, #28]
  6584. 8002c42: e004 b.n 8002c4e <_vfiprintf_r+0x12a>
  6585. 8002c44: 4252 negs r2, r2
  6586. 8002c46: f043 0302 orr.w r3, r3, #2
  6587. 8002c4a: 9207 str r2, [sp, #28]
  6588. 8002c4c: 9304 str r3, [sp, #16]
  6589. 8002c4e: f898 3000 ldrb.w r3, [r8]
  6590. 8002c52: 2b2e cmp r3, #46 ; 0x2e
  6591. 8002c54: d110 bne.n 8002c78 <_vfiprintf_r+0x154>
  6592. 8002c56: f898 3001 ldrb.w r3, [r8, #1]
  6593. 8002c5a: f108 0101 add.w r1, r8, #1
  6594. 8002c5e: 2b2a cmp r3, #42 ; 0x2a
  6595. 8002c60: d137 bne.n 8002cd2 <_vfiprintf_r+0x1ae>
  6596. 8002c62: 9b03 ldr r3, [sp, #12]
  6597. 8002c64: f108 0802 add.w r8, r8, #2
  6598. 8002c68: 1d1a adds r2, r3, #4
  6599. 8002c6a: 681b ldr r3, [r3, #0]
  6600. 8002c6c: 9203 str r2, [sp, #12]
  6601. 8002c6e: 2b00 cmp r3, #0
  6602. 8002c70: bfb8 it lt
  6603. 8002c72: f04f 33ff movlt.w r3, #4294967295
  6604. 8002c76: 9305 str r3, [sp, #20]
  6605. 8002c78: 4d31 ldr r5, [pc, #196] ; (8002d40 <_vfiprintf_r+0x21c>)
  6606. 8002c7a: 2203 movs r2, #3
  6607. 8002c7c: f898 1000 ldrb.w r1, [r8]
  6608. 8002c80: 4628 mov r0, r5
  6609. 8002c82: f000 faa7 bl 80031d4 <memchr>
  6610. 8002c86: b140 cbz r0, 8002c9a <_vfiprintf_r+0x176>
  6611. 8002c88: 2340 movs r3, #64 ; 0x40
  6612. 8002c8a: 1b40 subs r0, r0, r5
  6613. 8002c8c: fa03 f000 lsl.w r0, r3, r0
  6614. 8002c90: 9b04 ldr r3, [sp, #16]
  6615. 8002c92: f108 0801 add.w r8, r8, #1
  6616. 8002c96: 4303 orrs r3, r0
  6617. 8002c98: 9304 str r3, [sp, #16]
  6618. 8002c9a: f898 1000 ldrb.w r1, [r8]
  6619. 8002c9e: 2206 movs r2, #6
  6620. 8002ca0: 4828 ldr r0, [pc, #160] ; (8002d44 <_vfiprintf_r+0x220>)
  6621. 8002ca2: f108 0701 add.w r7, r8, #1
  6622. 8002ca6: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  6623. 8002caa: f000 fa93 bl 80031d4 <memchr>
  6624. 8002cae: 2800 cmp r0, #0
  6625. 8002cb0: d034 beq.n 8002d1c <_vfiprintf_r+0x1f8>
  6626. 8002cb2: 4b25 ldr r3, [pc, #148] ; (8002d48 <_vfiprintf_r+0x224>)
  6627. 8002cb4: bb03 cbnz r3, 8002cf8 <_vfiprintf_r+0x1d4>
  6628. 8002cb6: 9b03 ldr r3, [sp, #12]
  6629. 8002cb8: 3307 adds r3, #7
  6630. 8002cba: f023 0307 bic.w r3, r3, #7
  6631. 8002cbe: 3308 adds r3, #8
  6632. 8002cc0: 9303 str r3, [sp, #12]
  6633. 8002cc2: 9b09 ldr r3, [sp, #36] ; 0x24
  6634. 8002cc4: 444b add r3, r9
  6635. 8002cc6: 9309 str r3, [sp, #36] ; 0x24
  6636. 8002cc8: e74c b.n 8002b64 <_vfiprintf_r+0x40>
  6637. 8002cca: fb00 3202 mla r2, r0, r2, r3
  6638. 8002cce: 2101 movs r1, #1
  6639. 8002cd0: e786 b.n 8002be0 <_vfiprintf_r+0xbc>
  6640. 8002cd2: 2300 movs r3, #0
  6641. 8002cd4: 250a movs r5, #10
  6642. 8002cd6: 4618 mov r0, r3
  6643. 8002cd8: 9305 str r3, [sp, #20]
  6644. 8002cda: 4688 mov r8, r1
  6645. 8002cdc: f898 2000 ldrb.w r2, [r8]
  6646. 8002ce0: 3101 adds r1, #1
  6647. 8002ce2: 3a30 subs r2, #48 ; 0x30
  6648. 8002ce4: 2a09 cmp r2, #9
  6649. 8002ce6: d903 bls.n 8002cf0 <_vfiprintf_r+0x1cc>
  6650. 8002ce8: 2b00 cmp r3, #0
  6651. 8002cea: d0c5 beq.n 8002c78 <_vfiprintf_r+0x154>
  6652. 8002cec: 9005 str r0, [sp, #20]
  6653. 8002cee: e7c3 b.n 8002c78 <_vfiprintf_r+0x154>
  6654. 8002cf0: fb05 2000 mla r0, r5, r0, r2
  6655. 8002cf4: 2301 movs r3, #1
  6656. 8002cf6: e7f0 b.n 8002cda <_vfiprintf_r+0x1b6>
  6657. 8002cf8: ab03 add r3, sp, #12
  6658. 8002cfa: 9300 str r3, [sp, #0]
  6659. 8002cfc: 4622 mov r2, r4
  6660. 8002cfe: 4b13 ldr r3, [pc, #76] ; (8002d4c <_vfiprintf_r+0x228>)
  6661. 8002d00: a904 add r1, sp, #16
  6662. 8002d02: 4630 mov r0, r6
  6663. 8002d04: f3af 8000 nop.w
  6664. 8002d08: f1b0 3fff cmp.w r0, #4294967295
  6665. 8002d0c: 4681 mov r9, r0
  6666. 8002d0e: d1d8 bne.n 8002cc2 <_vfiprintf_r+0x19e>
  6667. 8002d10: 89a3 ldrh r3, [r4, #12]
  6668. 8002d12: 065b lsls r3, r3, #25
  6669. 8002d14: f53f af7d bmi.w 8002c12 <_vfiprintf_r+0xee>
  6670. 8002d18: 9809 ldr r0, [sp, #36] ; 0x24
  6671. 8002d1a: e77c b.n 8002c16 <_vfiprintf_r+0xf2>
  6672. 8002d1c: ab03 add r3, sp, #12
  6673. 8002d1e: 9300 str r3, [sp, #0]
  6674. 8002d20: 4622 mov r2, r4
  6675. 8002d22: 4b0a ldr r3, [pc, #40] ; (8002d4c <_vfiprintf_r+0x228>)
  6676. 8002d24: a904 add r1, sp, #16
  6677. 8002d26: 4630 mov r0, r6
  6678. 8002d28: f000 f88a bl 8002e40 <_printf_i>
  6679. 8002d2c: e7ec b.n 8002d08 <_vfiprintf_r+0x1e4>
  6680. 8002d2e: bf00 nop
  6681. 8002d30: 080032d8 .word 0x080032d8
  6682. 8002d34: 08003318 .word 0x08003318
  6683. 8002d38: 080032f8 .word 0x080032f8
  6684. 8002d3c: 080032b8 .word 0x080032b8
  6685. 8002d40: 0800331e .word 0x0800331e
  6686. 8002d44: 08003322 .word 0x08003322
  6687. 8002d48: 00000000 .word 0x00000000
  6688. 8002d4c: 08002b01 .word 0x08002b01
  6689. 08002d50 <_printf_common>:
  6690. 8002d50: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  6691. 8002d54: 4691 mov r9, r2
  6692. 8002d56: 461f mov r7, r3
  6693. 8002d58: 688a ldr r2, [r1, #8]
  6694. 8002d5a: 690b ldr r3, [r1, #16]
  6695. 8002d5c: 4606 mov r6, r0
  6696. 8002d5e: 4293 cmp r3, r2
  6697. 8002d60: bfb8 it lt
  6698. 8002d62: 4613 movlt r3, r2
  6699. 8002d64: f8c9 3000 str.w r3, [r9]
  6700. 8002d68: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  6701. 8002d6c: 460c mov r4, r1
  6702. 8002d6e: f8dd 8020 ldr.w r8, [sp, #32]
  6703. 8002d72: b112 cbz r2, 8002d7a <_printf_common+0x2a>
  6704. 8002d74: 3301 adds r3, #1
  6705. 8002d76: f8c9 3000 str.w r3, [r9]
  6706. 8002d7a: 6823 ldr r3, [r4, #0]
  6707. 8002d7c: 0699 lsls r1, r3, #26
  6708. 8002d7e: bf42 ittt mi
  6709. 8002d80: f8d9 3000 ldrmi.w r3, [r9]
  6710. 8002d84: 3302 addmi r3, #2
  6711. 8002d86: f8c9 3000 strmi.w r3, [r9]
  6712. 8002d8a: 6825 ldr r5, [r4, #0]
  6713. 8002d8c: f015 0506 ands.w r5, r5, #6
  6714. 8002d90: d107 bne.n 8002da2 <_printf_common+0x52>
  6715. 8002d92: f104 0a19 add.w sl, r4, #25
  6716. 8002d96: 68e3 ldr r3, [r4, #12]
  6717. 8002d98: f8d9 2000 ldr.w r2, [r9]
  6718. 8002d9c: 1a9b subs r3, r3, r2
  6719. 8002d9e: 429d cmp r5, r3
  6720. 8002da0: db2a blt.n 8002df8 <_printf_common+0xa8>
  6721. 8002da2: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  6722. 8002da6: 6822 ldr r2, [r4, #0]
  6723. 8002da8: 3300 adds r3, #0
  6724. 8002daa: bf18 it ne
  6725. 8002dac: 2301 movne r3, #1
  6726. 8002dae: 0692 lsls r2, r2, #26
  6727. 8002db0: d42f bmi.n 8002e12 <_printf_common+0xc2>
  6728. 8002db2: f104 0243 add.w r2, r4, #67 ; 0x43
  6729. 8002db6: 4639 mov r1, r7
  6730. 8002db8: 4630 mov r0, r6
  6731. 8002dba: 47c0 blx r8
  6732. 8002dbc: 3001 adds r0, #1
  6733. 8002dbe: d022 beq.n 8002e06 <_printf_common+0xb6>
  6734. 8002dc0: 6823 ldr r3, [r4, #0]
  6735. 8002dc2: 68e5 ldr r5, [r4, #12]
  6736. 8002dc4: f003 0306 and.w r3, r3, #6
  6737. 8002dc8: 2b04 cmp r3, #4
  6738. 8002dca: bf18 it ne
  6739. 8002dcc: 2500 movne r5, #0
  6740. 8002dce: f8d9 2000 ldr.w r2, [r9]
  6741. 8002dd2: f04f 0900 mov.w r9, #0
  6742. 8002dd6: bf08 it eq
  6743. 8002dd8: 1aad subeq r5, r5, r2
  6744. 8002dda: 68a3 ldr r3, [r4, #8]
  6745. 8002ddc: 6922 ldr r2, [r4, #16]
  6746. 8002dde: bf08 it eq
  6747. 8002de0: ea25 75e5 biceq.w r5, r5, r5, asr #31
  6748. 8002de4: 4293 cmp r3, r2
  6749. 8002de6: bfc4 itt gt
  6750. 8002de8: 1a9b subgt r3, r3, r2
  6751. 8002dea: 18ed addgt r5, r5, r3
  6752. 8002dec: 341a adds r4, #26
  6753. 8002dee: 454d cmp r5, r9
  6754. 8002df0: d11b bne.n 8002e2a <_printf_common+0xda>
  6755. 8002df2: 2000 movs r0, #0
  6756. 8002df4: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6757. 8002df8: 2301 movs r3, #1
  6758. 8002dfa: 4652 mov r2, sl
  6759. 8002dfc: 4639 mov r1, r7
  6760. 8002dfe: 4630 mov r0, r6
  6761. 8002e00: 47c0 blx r8
  6762. 8002e02: 3001 adds r0, #1
  6763. 8002e04: d103 bne.n 8002e0e <_printf_common+0xbe>
  6764. 8002e06: f04f 30ff mov.w r0, #4294967295
  6765. 8002e0a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6766. 8002e0e: 3501 adds r5, #1
  6767. 8002e10: e7c1 b.n 8002d96 <_printf_common+0x46>
  6768. 8002e12: 2030 movs r0, #48 ; 0x30
  6769. 8002e14: 18e1 adds r1, r4, r3
  6770. 8002e16: f881 0043 strb.w r0, [r1, #67] ; 0x43
  6771. 8002e1a: 1c5a adds r2, r3, #1
  6772. 8002e1c: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  6773. 8002e20: 4422 add r2, r4
  6774. 8002e22: 3302 adds r3, #2
  6775. 8002e24: f882 1043 strb.w r1, [r2, #67] ; 0x43
  6776. 8002e28: e7c3 b.n 8002db2 <_printf_common+0x62>
  6777. 8002e2a: 2301 movs r3, #1
  6778. 8002e2c: 4622 mov r2, r4
  6779. 8002e2e: 4639 mov r1, r7
  6780. 8002e30: 4630 mov r0, r6
  6781. 8002e32: 47c0 blx r8
  6782. 8002e34: 3001 adds r0, #1
  6783. 8002e36: d0e6 beq.n 8002e06 <_printf_common+0xb6>
  6784. 8002e38: f109 0901 add.w r9, r9, #1
  6785. 8002e3c: e7d7 b.n 8002dee <_printf_common+0x9e>
  6786. ...
  6787. 08002e40 <_printf_i>:
  6788. 8002e40: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  6789. 8002e44: 4617 mov r7, r2
  6790. 8002e46: 7e0a ldrb r2, [r1, #24]
  6791. 8002e48: b085 sub sp, #20
  6792. 8002e4a: 2a6e cmp r2, #110 ; 0x6e
  6793. 8002e4c: 4698 mov r8, r3
  6794. 8002e4e: 4606 mov r6, r0
  6795. 8002e50: 460c mov r4, r1
  6796. 8002e52: 9b0c ldr r3, [sp, #48] ; 0x30
  6797. 8002e54: f101 0e43 add.w lr, r1, #67 ; 0x43
  6798. 8002e58: f000 80bc beq.w 8002fd4 <_printf_i+0x194>
  6799. 8002e5c: d81a bhi.n 8002e94 <_printf_i+0x54>
  6800. 8002e5e: 2a63 cmp r2, #99 ; 0x63
  6801. 8002e60: d02e beq.n 8002ec0 <_printf_i+0x80>
  6802. 8002e62: d80a bhi.n 8002e7a <_printf_i+0x3a>
  6803. 8002e64: 2a00 cmp r2, #0
  6804. 8002e66: f000 80c8 beq.w 8002ffa <_printf_i+0x1ba>
  6805. 8002e6a: 2a58 cmp r2, #88 ; 0x58
  6806. 8002e6c: f000 808a beq.w 8002f84 <_printf_i+0x144>
  6807. 8002e70: f104 0542 add.w r5, r4, #66 ; 0x42
  6808. 8002e74: f884 2042 strb.w r2, [r4, #66] ; 0x42
  6809. 8002e78: e02a b.n 8002ed0 <_printf_i+0x90>
  6810. 8002e7a: 2a64 cmp r2, #100 ; 0x64
  6811. 8002e7c: d001 beq.n 8002e82 <_printf_i+0x42>
  6812. 8002e7e: 2a69 cmp r2, #105 ; 0x69
  6813. 8002e80: d1f6 bne.n 8002e70 <_printf_i+0x30>
  6814. 8002e82: 6821 ldr r1, [r4, #0]
  6815. 8002e84: 681a ldr r2, [r3, #0]
  6816. 8002e86: f011 0f80 tst.w r1, #128 ; 0x80
  6817. 8002e8a: d023 beq.n 8002ed4 <_printf_i+0x94>
  6818. 8002e8c: 1d11 adds r1, r2, #4
  6819. 8002e8e: 6019 str r1, [r3, #0]
  6820. 8002e90: 6813 ldr r3, [r2, #0]
  6821. 8002e92: e027 b.n 8002ee4 <_printf_i+0xa4>
  6822. 8002e94: 2a73 cmp r2, #115 ; 0x73
  6823. 8002e96: f000 80b4 beq.w 8003002 <_printf_i+0x1c2>
  6824. 8002e9a: d808 bhi.n 8002eae <_printf_i+0x6e>
  6825. 8002e9c: 2a6f cmp r2, #111 ; 0x6f
  6826. 8002e9e: d02a beq.n 8002ef6 <_printf_i+0xb6>
  6827. 8002ea0: 2a70 cmp r2, #112 ; 0x70
  6828. 8002ea2: d1e5 bne.n 8002e70 <_printf_i+0x30>
  6829. 8002ea4: 680a ldr r2, [r1, #0]
  6830. 8002ea6: f042 0220 orr.w r2, r2, #32
  6831. 8002eaa: 600a str r2, [r1, #0]
  6832. 8002eac: e003 b.n 8002eb6 <_printf_i+0x76>
  6833. 8002eae: 2a75 cmp r2, #117 ; 0x75
  6834. 8002eb0: d021 beq.n 8002ef6 <_printf_i+0xb6>
  6835. 8002eb2: 2a78 cmp r2, #120 ; 0x78
  6836. 8002eb4: d1dc bne.n 8002e70 <_printf_i+0x30>
  6837. 8002eb6: 2278 movs r2, #120 ; 0x78
  6838. 8002eb8: 496f ldr r1, [pc, #444] ; (8003078 <_printf_i+0x238>)
  6839. 8002eba: f884 2045 strb.w r2, [r4, #69] ; 0x45
  6840. 8002ebe: e064 b.n 8002f8a <_printf_i+0x14a>
  6841. 8002ec0: 681a ldr r2, [r3, #0]
  6842. 8002ec2: f101 0542 add.w r5, r1, #66 ; 0x42
  6843. 8002ec6: 1d11 adds r1, r2, #4
  6844. 8002ec8: 6019 str r1, [r3, #0]
  6845. 8002eca: 6813 ldr r3, [r2, #0]
  6846. 8002ecc: f884 3042 strb.w r3, [r4, #66] ; 0x42
  6847. 8002ed0: 2301 movs r3, #1
  6848. 8002ed2: e0a3 b.n 800301c <_printf_i+0x1dc>
  6849. 8002ed4: f011 0f40 tst.w r1, #64 ; 0x40
  6850. 8002ed8: f102 0104 add.w r1, r2, #4
  6851. 8002edc: 6019 str r1, [r3, #0]
  6852. 8002ede: d0d7 beq.n 8002e90 <_printf_i+0x50>
  6853. 8002ee0: f9b2 3000 ldrsh.w r3, [r2]
  6854. 8002ee4: 2b00 cmp r3, #0
  6855. 8002ee6: da03 bge.n 8002ef0 <_printf_i+0xb0>
  6856. 8002ee8: 222d movs r2, #45 ; 0x2d
  6857. 8002eea: 425b negs r3, r3
  6858. 8002eec: f884 2043 strb.w r2, [r4, #67] ; 0x43
  6859. 8002ef0: 4962 ldr r1, [pc, #392] ; (800307c <_printf_i+0x23c>)
  6860. 8002ef2: 220a movs r2, #10
  6861. 8002ef4: e017 b.n 8002f26 <_printf_i+0xe6>
  6862. 8002ef6: 6820 ldr r0, [r4, #0]
  6863. 8002ef8: 6819 ldr r1, [r3, #0]
  6864. 8002efa: f010 0f80 tst.w r0, #128 ; 0x80
  6865. 8002efe: d003 beq.n 8002f08 <_printf_i+0xc8>
  6866. 8002f00: 1d08 adds r0, r1, #4
  6867. 8002f02: 6018 str r0, [r3, #0]
  6868. 8002f04: 680b ldr r3, [r1, #0]
  6869. 8002f06: e006 b.n 8002f16 <_printf_i+0xd6>
  6870. 8002f08: f010 0f40 tst.w r0, #64 ; 0x40
  6871. 8002f0c: f101 0004 add.w r0, r1, #4
  6872. 8002f10: 6018 str r0, [r3, #0]
  6873. 8002f12: d0f7 beq.n 8002f04 <_printf_i+0xc4>
  6874. 8002f14: 880b ldrh r3, [r1, #0]
  6875. 8002f16: 2a6f cmp r2, #111 ; 0x6f
  6876. 8002f18: bf14 ite ne
  6877. 8002f1a: 220a movne r2, #10
  6878. 8002f1c: 2208 moveq r2, #8
  6879. 8002f1e: 4957 ldr r1, [pc, #348] ; (800307c <_printf_i+0x23c>)
  6880. 8002f20: 2000 movs r0, #0
  6881. 8002f22: f884 0043 strb.w r0, [r4, #67] ; 0x43
  6882. 8002f26: 6865 ldr r5, [r4, #4]
  6883. 8002f28: 2d00 cmp r5, #0
  6884. 8002f2a: 60a5 str r5, [r4, #8]
  6885. 8002f2c: f2c0 809c blt.w 8003068 <_printf_i+0x228>
  6886. 8002f30: 6820 ldr r0, [r4, #0]
  6887. 8002f32: f020 0004 bic.w r0, r0, #4
  6888. 8002f36: 6020 str r0, [r4, #0]
  6889. 8002f38: 2b00 cmp r3, #0
  6890. 8002f3a: d13f bne.n 8002fbc <_printf_i+0x17c>
  6891. 8002f3c: 2d00 cmp r5, #0
  6892. 8002f3e: f040 8095 bne.w 800306c <_printf_i+0x22c>
  6893. 8002f42: 4675 mov r5, lr
  6894. 8002f44: 2a08 cmp r2, #8
  6895. 8002f46: d10b bne.n 8002f60 <_printf_i+0x120>
  6896. 8002f48: 6823 ldr r3, [r4, #0]
  6897. 8002f4a: 07da lsls r2, r3, #31
  6898. 8002f4c: d508 bpl.n 8002f60 <_printf_i+0x120>
  6899. 8002f4e: 6923 ldr r3, [r4, #16]
  6900. 8002f50: 6862 ldr r2, [r4, #4]
  6901. 8002f52: 429a cmp r2, r3
  6902. 8002f54: bfde ittt le
  6903. 8002f56: 2330 movle r3, #48 ; 0x30
  6904. 8002f58: f805 3c01 strble.w r3, [r5, #-1]
  6905. 8002f5c: f105 35ff addle.w r5, r5, #4294967295
  6906. 8002f60: ebae 0305 sub.w r3, lr, r5
  6907. 8002f64: 6123 str r3, [r4, #16]
  6908. 8002f66: f8cd 8000 str.w r8, [sp]
  6909. 8002f6a: 463b mov r3, r7
  6910. 8002f6c: aa03 add r2, sp, #12
  6911. 8002f6e: 4621 mov r1, r4
  6912. 8002f70: 4630 mov r0, r6
  6913. 8002f72: f7ff feed bl 8002d50 <_printf_common>
  6914. 8002f76: 3001 adds r0, #1
  6915. 8002f78: d155 bne.n 8003026 <_printf_i+0x1e6>
  6916. 8002f7a: f04f 30ff mov.w r0, #4294967295
  6917. 8002f7e: b005 add sp, #20
  6918. 8002f80: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6919. 8002f84: f881 2045 strb.w r2, [r1, #69] ; 0x45
  6920. 8002f88: 493c ldr r1, [pc, #240] ; (800307c <_printf_i+0x23c>)
  6921. 8002f8a: 6822 ldr r2, [r4, #0]
  6922. 8002f8c: 6818 ldr r0, [r3, #0]
  6923. 8002f8e: f012 0f80 tst.w r2, #128 ; 0x80
  6924. 8002f92: f100 0504 add.w r5, r0, #4
  6925. 8002f96: 601d str r5, [r3, #0]
  6926. 8002f98: d001 beq.n 8002f9e <_printf_i+0x15e>
  6927. 8002f9a: 6803 ldr r3, [r0, #0]
  6928. 8002f9c: e002 b.n 8002fa4 <_printf_i+0x164>
  6929. 8002f9e: 0655 lsls r5, r2, #25
  6930. 8002fa0: d5fb bpl.n 8002f9a <_printf_i+0x15a>
  6931. 8002fa2: 8803 ldrh r3, [r0, #0]
  6932. 8002fa4: 07d0 lsls r0, r2, #31
  6933. 8002fa6: bf44 itt mi
  6934. 8002fa8: f042 0220 orrmi.w r2, r2, #32
  6935. 8002fac: 6022 strmi r2, [r4, #0]
  6936. 8002fae: b91b cbnz r3, 8002fb8 <_printf_i+0x178>
  6937. 8002fb0: 6822 ldr r2, [r4, #0]
  6938. 8002fb2: f022 0220 bic.w r2, r2, #32
  6939. 8002fb6: 6022 str r2, [r4, #0]
  6940. 8002fb8: 2210 movs r2, #16
  6941. 8002fba: e7b1 b.n 8002f20 <_printf_i+0xe0>
  6942. 8002fbc: 4675 mov r5, lr
  6943. 8002fbe: fbb3 f0f2 udiv r0, r3, r2
  6944. 8002fc2: fb02 3310 mls r3, r2, r0, r3
  6945. 8002fc6: 5ccb ldrb r3, [r1, r3]
  6946. 8002fc8: f805 3d01 strb.w r3, [r5, #-1]!
  6947. 8002fcc: 4603 mov r3, r0
  6948. 8002fce: 2800 cmp r0, #0
  6949. 8002fd0: d1f5 bne.n 8002fbe <_printf_i+0x17e>
  6950. 8002fd2: e7b7 b.n 8002f44 <_printf_i+0x104>
  6951. 8002fd4: 6808 ldr r0, [r1, #0]
  6952. 8002fd6: 681a ldr r2, [r3, #0]
  6953. 8002fd8: f010 0f80 tst.w r0, #128 ; 0x80
  6954. 8002fdc: 6949 ldr r1, [r1, #20]
  6955. 8002fde: d004 beq.n 8002fea <_printf_i+0x1aa>
  6956. 8002fe0: 1d10 adds r0, r2, #4
  6957. 8002fe2: 6018 str r0, [r3, #0]
  6958. 8002fe4: 6813 ldr r3, [r2, #0]
  6959. 8002fe6: 6019 str r1, [r3, #0]
  6960. 8002fe8: e007 b.n 8002ffa <_printf_i+0x1ba>
  6961. 8002fea: f010 0f40 tst.w r0, #64 ; 0x40
  6962. 8002fee: f102 0004 add.w r0, r2, #4
  6963. 8002ff2: 6018 str r0, [r3, #0]
  6964. 8002ff4: 6813 ldr r3, [r2, #0]
  6965. 8002ff6: d0f6 beq.n 8002fe6 <_printf_i+0x1a6>
  6966. 8002ff8: 8019 strh r1, [r3, #0]
  6967. 8002ffa: 2300 movs r3, #0
  6968. 8002ffc: 4675 mov r5, lr
  6969. 8002ffe: 6123 str r3, [r4, #16]
  6970. 8003000: e7b1 b.n 8002f66 <_printf_i+0x126>
  6971. 8003002: 681a ldr r2, [r3, #0]
  6972. 8003004: 1d11 adds r1, r2, #4
  6973. 8003006: 6019 str r1, [r3, #0]
  6974. 8003008: 6815 ldr r5, [r2, #0]
  6975. 800300a: 2100 movs r1, #0
  6976. 800300c: 6862 ldr r2, [r4, #4]
  6977. 800300e: 4628 mov r0, r5
  6978. 8003010: f000 f8e0 bl 80031d4 <memchr>
  6979. 8003014: b108 cbz r0, 800301a <_printf_i+0x1da>
  6980. 8003016: 1b40 subs r0, r0, r5
  6981. 8003018: 6060 str r0, [r4, #4]
  6982. 800301a: 6863 ldr r3, [r4, #4]
  6983. 800301c: 6123 str r3, [r4, #16]
  6984. 800301e: 2300 movs r3, #0
  6985. 8003020: f884 3043 strb.w r3, [r4, #67] ; 0x43
  6986. 8003024: e79f b.n 8002f66 <_printf_i+0x126>
  6987. 8003026: 6923 ldr r3, [r4, #16]
  6988. 8003028: 462a mov r2, r5
  6989. 800302a: 4639 mov r1, r7
  6990. 800302c: 4630 mov r0, r6
  6991. 800302e: 47c0 blx r8
  6992. 8003030: 3001 adds r0, #1
  6993. 8003032: d0a2 beq.n 8002f7a <_printf_i+0x13a>
  6994. 8003034: 6823 ldr r3, [r4, #0]
  6995. 8003036: 079b lsls r3, r3, #30
  6996. 8003038: d507 bpl.n 800304a <_printf_i+0x20a>
  6997. 800303a: 2500 movs r5, #0
  6998. 800303c: f104 0919 add.w r9, r4, #25
  6999. 8003040: 68e3 ldr r3, [r4, #12]
  7000. 8003042: 9a03 ldr r2, [sp, #12]
  7001. 8003044: 1a9b subs r3, r3, r2
  7002. 8003046: 429d cmp r5, r3
  7003. 8003048: db05 blt.n 8003056 <_printf_i+0x216>
  7004. 800304a: 68e0 ldr r0, [r4, #12]
  7005. 800304c: 9b03 ldr r3, [sp, #12]
  7006. 800304e: 4298 cmp r0, r3
  7007. 8003050: bfb8 it lt
  7008. 8003052: 4618 movlt r0, r3
  7009. 8003054: e793 b.n 8002f7e <_printf_i+0x13e>
  7010. 8003056: 2301 movs r3, #1
  7011. 8003058: 464a mov r2, r9
  7012. 800305a: 4639 mov r1, r7
  7013. 800305c: 4630 mov r0, r6
  7014. 800305e: 47c0 blx r8
  7015. 8003060: 3001 adds r0, #1
  7016. 8003062: d08a beq.n 8002f7a <_printf_i+0x13a>
  7017. 8003064: 3501 adds r5, #1
  7018. 8003066: e7eb b.n 8003040 <_printf_i+0x200>
  7019. 8003068: 2b00 cmp r3, #0
  7020. 800306a: d1a7 bne.n 8002fbc <_printf_i+0x17c>
  7021. 800306c: 780b ldrb r3, [r1, #0]
  7022. 800306e: f104 0542 add.w r5, r4, #66 ; 0x42
  7023. 8003072: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7024. 8003076: e765 b.n 8002f44 <_printf_i+0x104>
  7025. 8003078: 0800333a .word 0x0800333a
  7026. 800307c: 08003329 .word 0x08003329
  7027. 08003080 <_sbrk_r>:
  7028. 8003080: b538 push {r3, r4, r5, lr}
  7029. 8003082: 2300 movs r3, #0
  7030. 8003084: 4c05 ldr r4, [pc, #20] ; (800309c <_sbrk_r+0x1c>)
  7031. 8003086: 4605 mov r5, r0
  7032. 8003088: 4608 mov r0, r1
  7033. 800308a: 6023 str r3, [r4, #0]
  7034. 800308c: f7fe ff92 bl 8001fb4 <_sbrk>
  7035. 8003090: 1c43 adds r3, r0, #1
  7036. 8003092: d102 bne.n 800309a <_sbrk_r+0x1a>
  7037. 8003094: 6823 ldr r3, [r4, #0]
  7038. 8003096: b103 cbz r3, 800309a <_sbrk_r+0x1a>
  7039. 8003098: 602b str r3, [r5, #0]
  7040. 800309a: bd38 pop {r3, r4, r5, pc}
  7041. 800309c: 20001620 .word 0x20001620
  7042. 080030a0 <__sread>:
  7043. 80030a0: b510 push {r4, lr}
  7044. 80030a2: 460c mov r4, r1
  7045. 80030a4: f9b1 100e ldrsh.w r1, [r1, #14]
  7046. 80030a8: f000 f8a4 bl 80031f4 <_read_r>
  7047. 80030ac: 2800 cmp r0, #0
  7048. 80030ae: bfab itete ge
  7049. 80030b0: 6d63 ldrge r3, [r4, #84] ; 0x54
  7050. 80030b2: 89a3 ldrhlt r3, [r4, #12]
  7051. 80030b4: 181b addge r3, r3, r0
  7052. 80030b6: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  7053. 80030ba: bfac ite ge
  7054. 80030bc: 6563 strge r3, [r4, #84] ; 0x54
  7055. 80030be: 81a3 strhlt r3, [r4, #12]
  7056. 80030c0: bd10 pop {r4, pc}
  7057. 080030c2 <__swrite>:
  7058. 80030c2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  7059. 80030c6: 461f mov r7, r3
  7060. 80030c8: 898b ldrh r3, [r1, #12]
  7061. 80030ca: 4605 mov r5, r0
  7062. 80030cc: 05db lsls r3, r3, #23
  7063. 80030ce: 460c mov r4, r1
  7064. 80030d0: 4616 mov r6, r2
  7065. 80030d2: d505 bpl.n 80030e0 <__swrite+0x1e>
  7066. 80030d4: 2302 movs r3, #2
  7067. 80030d6: 2200 movs r2, #0
  7068. 80030d8: f9b1 100e ldrsh.w r1, [r1, #14]
  7069. 80030dc: f000 f868 bl 80031b0 <_lseek_r>
  7070. 80030e0: 89a3 ldrh r3, [r4, #12]
  7071. 80030e2: 4632 mov r2, r6
  7072. 80030e4: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  7073. 80030e8: 81a3 strh r3, [r4, #12]
  7074. 80030ea: f9b4 100e ldrsh.w r1, [r4, #14]
  7075. 80030ee: 463b mov r3, r7
  7076. 80030f0: 4628 mov r0, r5
  7077. 80030f2: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  7078. 80030f6: f000 b817 b.w 8003128 <_write_r>
  7079. 080030fa <__sseek>:
  7080. 80030fa: b510 push {r4, lr}
  7081. 80030fc: 460c mov r4, r1
  7082. 80030fe: f9b1 100e ldrsh.w r1, [r1, #14]
  7083. 8003102: f000 f855 bl 80031b0 <_lseek_r>
  7084. 8003106: 1c43 adds r3, r0, #1
  7085. 8003108: 89a3 ldrh r3, [r4, #12]
  7086. 800310a: bf15 itete ne
  7087. 800310c: 6560 strne r0, [r4, #84] ; 0x54
  7088. 800310e: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  7089. 8003112: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  7090. 8003116: 81a3 strheq r3, [r4, #12]
  7091. 8003118: bf18 it ne
  7092. 800311a: 81a3 strhne r3, [r4, #12]
  7093. 800311c: bd10 pop {r4, pc}
  7094. 0800311e <__sclose>:
  7095. 800311e: f9b1 100e ldrsh.w r1, [r1, #14]
  7096. 8003122: f000 b813 b.w 800314c <_close_r>
  7097. ...
  7098. 08003128 <_write_r>:
  7099. 8003128: b538 push {r3, r4, r5, lr}
  7100. 800312a: 4605 mov r5, r0
  7101. 800312c: 4608 mov r0, r1
  7102. 800312e: 4611 mov r1, r2
  7103. 8003130: 2200 movs r2, #0
  7104. 8003132: 4c05 ldr r4, [pc, #20] ; (8003148 <_write_r+0x20>)
  7105. 8003134: 6022 str r2, [r4, #0]
  7106. 8003136: 461a mov r2, r3
  7107. 8003138: f7fe fd5e bl 8001bf8 <_write>
  7108. 800313c: 1c43 adds r3, r0, #1
  7109. 800313e: d102 bne.n 8003146 <_write_r+0x1e>
  7110. 8003140: 6823 ldr r3, [r4, #0]
  7111. 8003142: b103 cbz r3, 8003146 <_write_r+0x1e>
  7112. 8003144: 602b str r3, [r5, #0]
  7113. 8003146: bd38 pop {r3, r4, r5, pc}
  7114. 8003148: 20001620 .word 0x20001620
  7115. 0800314c <_close_r>:
  7116. 800314c: b538 push {r3, r4, r5, lr}
  7117. 800314e: 2300 movs r3, #0
  7118. 8003150: 4c05 ldr r4, [pc, #20] ; (8003168 <_close_r+0x1c>)
  7119. 8003152: 4605 mov r5, r0
  7120. 8003154: 4608 mov r0, r1
  7121. 8003156: 6023 str r3, [r4, #0]
  7122. 8003158: f7fe ff46 bl 8001fe8 <_close>
  7123. 800315c: 1c43 adds r3, r0, #1
  7124. 800315e: d102 bne.n 8003166 <_close_r+0x1a>
  7125. 8003160: 6823 ldr r3, [r4, #0]
  7126. 8003162: b103 cbz r3, 8003166 <_close_r+0x1a>
  7127. 8003164: 602b str r3, [r5, #0]
  7128. 8003166: bd38 pop {r3, r4, r5, pc}
  7129. 8003168: 20001620 .word 0x20001620
  7130. 0800316c <_fstat_r>:
  7131. 800316c: b538 push {r3, r4, r5, lr}
  7132. 800316e: 2300 movs r3, #0
  7133. 8003170: 4c06 ldr r4, [pc, #24] ; (800318c <_fstat_r+0x20>)
  7134. 8003172: 4605 mov r5, r0
  7135. 8003174: 4608 mov r0, r1
  7136. 8003176: 4611 mov r1, r2
  7137. 8003178: 6023 str r3, [r4, #0]
  7138. 800317a: f7fe ff38 bl 8001fee <_fstat>
  7139. 800317e: 1c43 adds r3, r0, #1
  7140. 8003180: d102 bne.n 8003188 <_fstat_r+0x1c>
  7141. 8003182: 6823 ldr r3, [r4, #0]
  7142. 8003184: b103 cbz r3, 8003188 <_fstat_r+0x1c>
  7143. 8003186: 602b str r3, [r5, #0]
  7144. 8003188: bd38 pop {r3, r4, r5, pc}
  7145. 800318a: bf00 nop
  7146. 800318c: 20001620 .word 0x20001620
  7147. 08003190 <_isatty_r>:
  7148. 8003190: b538 push {r3, r4, r5, lr}
  7149. 8003192: 2300 movs r3, #0
  7150. 8003194: 4c05 ldr r4, [pc, #20] ; (80031ac <_isatty_r+0x1c>)
  7151. 8003196: 4605 mov r5, r0
  7152. 8003198: 4608 mov r0, r1
  7153. 800319a: 6023 str r3, [r4, #0]
  7154. 800319c: f7fe ff2c bl 8001ff8 <_isatty>
  7155. 80031a0: 1c43 adds r3, r0, #1
  7156. 80031a2: d102 bne.n 80031aa <_isatty_r+0x1a>
  7157. 80031a4: 6823 ldr r3, [r4, #0]
  7158. 80031a6: b103 cbz r3, 80031aa <_isatty_r+0x1a>
  7159. 80031a8: 602b str r3, [r5, #0]
  7160. 80031aa: bd38 pop {r3, r4, r5, pc}
  7161. 80031ac: 20001620 .word 0x20001620
  7162. 080031b0 <_lseek_r>:
  7163. 80031b0: b538 push {r3, r4, r5, lr}
  7164. 80031b2: 4605 mov r5, r0
  7165. 80031b4: 4608 mov r0, r1
  7166. 80031b6: 4611 mov r1, r2
  7167. 80031b8: 2200 movs r2, #0
  7168. 80031ba: 4c05 ldr r4, [pc, #20] ; (80031d0 <_lseek_r+0x20>)
  7169. 80031bc: 6022 str r2, [r4, #0]
  7170. 80031be: 461a mov r2, r3
  7171. 80031c0: f7fe ff1c bl 8001ffc <_lseek>
  7172. 80031c4: 1c43 adds r3, r0, #1
  7173. 80031c6: d102 bne.n 80031ce <_lseek_r+0x1e>
  7174. 80031c8: 6823 ldr r3, [r4, #0]
  7175. 80031ca: b103 cbz r3, 80031ce <_lseek_r+0x1e>
  7176. 80031cc: 602b str r3, [r5, #0]
  7177. 80031ce: bd38 pop {r3, r4, r5, pc}
  7178. 80031d0: 20001620 .word 0x20001620
  7179. 080031d4 <memchr>:
  7180. 80031d4: b510 push {r4, lr}
  7181. 80031d6: b2c9 uxtb r1, r1
  7182. 80031d8: 4402 add r2, r0
  7183. 80031da: 4290 cmp r0, r2
  7184. 80031dc: 4603 mov r3, r0
  7185. 80031de: d101 bne.n 80031e4 <memchr+0x10>
  7186. 80031e0: 2000 movs r0, #0
  7187. 80031e2: bd10 pop {r4, pc}
  7188. 80031e4: 781c ldrb r4, [r3, #0]
  7189. 80031e6: 3001 adds r0, #1
  7190. 80031e8: 428c cmp r4, r1
  7191. 80031ea: d1f6 bne.n 80031da <memchr+0x6>
  7192. 80031ec: 4618 mov r0, r3
  7193. 80031ee: bd10 pop {r4, pc}
  7194. 080031f0 <__malloc_lock>:
  7195. 80031f0: 4770 bx lr
  7196. 080031f2 <__malloc_unlock>:
  7197. 80031f2: 4770 bx lr
  7198. 080031f4 <_read_r>:
  7199. 80031f4: b538 push {r3, r4, r5, lr}
  7200. 80031f6: 4605 mov r5, r0
  7201. 80031f8: 4608 mov r0, r1
  7202. 80031fa: 4611 mov r1, r2
  7203. 80031fc: 2200 movs r2, #0
  7204. 80031fe: 4c05 ldr r4, [pc, #20] ; (8003214 <_read_r+0x20>)
  7205. 8003200: 6022 str r2, [r4, #0]
  7206. 8003202: 461a mov r2, r3
  7207. 8003204: f7fe fec8 bl 8001f98 <_read>
  7208. 8003208: 1c43 adds r3, r0, #1
  7209. 800320a: d102 bne.n 8003212 <_read_r+0x1e>
  7210. 800320c: 6823 ldr r3, [r4, #0]
  7211. 800320e: b103 cbz r3, 8003212 <_read_r+0x1e>
  7212. 8003210: 602b str r3, [r5, #0]
  7213. 8003212: bd38 pop {r3, r4, r5, pc}
  7214. 8003214: 20001620 .word 0x20001620
  7215. 08003218 <_init>:
  7216. 8003218: b5f8 push {r3, r4, r5, r6, r7, lr}
  7217. 800321a: bf00 nop
  7218. 800321c: bcf8 pop {r3, r4, r5, r6, r7}
  7219. 800321e: bc08 pop {r3}
  7220. 8003220: 469e mov lr, r3
  7221. 8003222: 4770 bx lr
  7222. 08003224 <_fini>:
  7223. 8003224: b5f8 push {r3, r4, r5, r6, r7, lr}
  7224. 8003226: bf00 nop
  7225. 8003228: bcf8 pop {r3, r4, r5, r6, r7}
  7226. 800322a: bc08 pop {r3}
  7227. 800322c: 469e mov lr, r3
  7228. 800322e: 4770 bx lr