STM32F103_ATTEN_PLL_Zig.list 323 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 000034a8 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 000002a8 0800368c 0800368c 0001368c 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08003934 08003934 00013934 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08003938 08003938 00013938 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000280 20000000 0800393c 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 000019f0 20000280 08003bbc 00020280 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20001c70 08003bbc 00021c70 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00020280 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0001e520 00000000 00000000 000202a9 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003e13 00000000 00000000 0003e7c9 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000a65b 00000000 00000000 000425dc 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000cd0 00000000 00000000 0004cc38 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001308 00000000 00000000 0004d908 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00008d36 00000000 00000000 0004ec10 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004cd9 00000000 00000000 00057946 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0005c61f 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002d80 00000000 00000000 0005c69c 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000280 .word 0x20000280
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 08003674 .word 0x08003674
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000284 .word 0x20000284
  66. 8000220: 08003674 .word 0x08003674
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f88c bl 8000370 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f842 bl 80002f0 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000218 .word 0x20000218
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f81b bl 80002cc <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f001 ff7c bl 8002198 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 20000ad0 .word 0x20000ad0
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 20000ad0 .word 0x20000ad0
  185. 080002cc <HAL_NVIC_SetPriorityGrouping>:
  186. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  187. {
  188. uint32_t reg_value;
  189. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  190. reg_value = SCB->AIRCR; /* read old register configuration */
  191. 80002cc: 4a07 ldr r2, [pc, #28] ; (80002ec <HAL_NVIC_SetPriorityGrouping+0x20>)
  192. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  193. reg_value = (reg_value |
  194. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  195. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  196. 80002ce: 0200 lsls r0, r0, #8
  197. reg_value = SCB->AIRCR; /* read old register configuration */
  198. 80002d0: 68d3 ldr r3, [r2, #12]
  199. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  200. 80002d2: f400 60e0 and.w r0, r0, #1792 ; 0x700
  201. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  202. 80002d6: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  203. 80002da: 041b lsls r3, r3, #16
  204. 80002dc: 0c1b lsrs r3, r3, #16
  205. 80002de: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  206. 80002e2: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  207. reg_value = (reg_value |
  208. 80002e6: 4303 orrs r3, r0
  209. SCB->AIRCR = reg_value;
  210. 80002e8: 60d3 str r3, [r2, #12]
  211. 80002ea: 4770 bx lr
  212. 80002ec: e000ed00 .word 0xe000ed00
  213. 080002f0 <HAL_NVIC_SetPriority>:
  214. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  215. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  216. */
  217. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  218. {
  219. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  220. 80002f0: 4b17 ldr r3, [pc, #92] ; (8000350 <HAL_NVIC_SetPriority+0x60>)
  221. * This parameter can be a value between 0 and 15
  222. * A lower priority value indicates a higher priority.
  223. * @retval None
  224. */
  225. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  226. {
  227. 80002f2: b530 push {r4, r5, lr}
  228. 80002f4: 68dc ldr r4, [r3, #12]
  229. 80002f6: f3c4 2402 ubfx r4, r4, #8, #3
  230. {
  231. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  232. uint32_t PreemptPriorityBits;
  233. uint32_t SubPriorityBits;
  234. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  235. 80002fa: f1c4 0307 rsb r3, r4, #7
  236. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  237. 80002fe: 1d25 adds r5, r4, #4
  238. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  239. 8000300: 2b04 cmp r3, #4
  240. 8000302: bf28 it cs
  241. 8000304: 2304 movcs r3, #4
  242. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  243. 8000306: 2d06 cmp r5, #6
  244. return (
  245. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  246. 8000308: f04f 0501 mov.w r5, #1
  247. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  248. 800030c: bf98 it ls
  249. 800030e: 2400 movls r4, #0
  250. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  251. 8000310: fa05 f303 lsl.w r3, r5, r3
  252. 8000314: f103 33ff add.w r3, r3, #4294967295
  253. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  254. 8000318: bf88 it hi
  255. 800031a: 3c03 subhi r4, #3
  256. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  257. 800031c: 4019 ands r1, r3
  258. 800031e: 40a1 lsls r1, r4
  259. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  260. 8000320: fa05 f404 lsl.w r4, r5, r4
  261. 8000324: 3c01 subs r4, #1
  262. 8000326: 4022 ands r2, r4
  263. if ((int32_t)(IRQn) < 0)
  264. 8000328: 2800 cmp r0, #0
  265. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  266. 800032a: ea42 0201 orr.w r2, r2, r1
  267. 800032e: ea4f 1202 mov.w r2, r2, lsl #4
  268. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  269. 8000332: bfaf iteee ge
  270. 8000334: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  271. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  272. 8000338: 4b06 ldrlt r3, [pc, #24] ; (8000354 <HAL_NVIC_SetPriority+0x64>)
  273. 800033a: f000 000f andlt.w r0, r0, #15
  274. 800033e: b2d2 uxtblt r2, r2
  275. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  276. 8000340: bfa5 ittet ge
  277. 8000342: b2d2 uxtbge r2, r2
  278. 8000344: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  279. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  280. 8000348: 541a strblt r2, [r3, r0]
  281. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  282. 800034a: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  283. 800034e: bd30 pop {r4, r5, pc}
  284. 8000350: e000ed00 .word 0xe000ed00
  285. 8000354: e000ed14 .word 0xe000ed14
  286. 08000358 <HAL_NVIC_EnableIRQ>:
  287. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  288. 8000358: 2301 movs r3, #1
  289. 800035a: 0942 lsrs r2, r0, #5
  290. 800035c: f000 001f and.w r0, r0, #31
  291. 8000360: fa03 f000 lsl.w r0, r3, r0
  292. 8000364: 4b01 ldr r3, [pc, #4] ; (800036c <HAL_NVIC_EnableIRQ+0x14>)
  293. 8000366: f843 0022 str.w r0, [r3, r2, lsl #2]
  294. 800036a: 4770 bx lr
  295. 800036c: e000e100 .word 0xe000e100
  296. 08000370 <HAL_SYSTICK_Config>:
  297. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  298. must contain a vendor-specific implementation of this function.
  299. */
  300. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  301. {
  302. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  303. 8000370: 3801 subs r0, #1
  304. 8000372: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  305. 8000376: d20a bcs.n 800038e <HAL_SYSTICK_Config+0x1e>
  306. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  307. 8000378: 21f0 movs r1, #240 ; 0xf0
  308. {
  309. return (1UL); /* Reload value impossible */
  310. }
  311. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  312. 800037a: 4b06 ldr r3, [pc, #24] ; (8000394 <HAL_SYSTICK_Config+0x24>)
  313. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  314. 800037c: 4a06 ldr r2, [pc, #24] ; (8000398 <HAL_SYSTICK_Config+0x28>)
  315. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  316. 800037e: 6058 str r0, [r3, #4]
  317. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  318. 8000380: f882 1023 strb.w r1, [r2, #35] ; 0x23
  319. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  320. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  321. 8000384: 2000 movs r0, #0
  322. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  323. 8000386: 2207 movs r2, #7
  324. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  325. 8000388: 6098 str r0, [r3, #8]
  326. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  327. 800038a: 601a str r2, [r3, #0]
  328. 800038c: 4770 bx lr
  329. return (1UL); /* Reload value impossible */
  330. 800038e: 2001 movs r0, #1
  331. * - 1 Function failed.
  332. */
  333. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  334. {
  335. return SysTick_Config(TicksNumb);
  336. }
  337. 8000390: 4770 bx lr
  338. 8000392: bf00 nop
  339. 8000394: e000e010 .word 0xe000e010
  340. 8000398: e000ed00 .word 0xe000ed00
  341. 0800039c <HAL_DMA_Init>:
  342. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  343. * the configuration information for the specified DMA Channel.
  344. * @retval HAL status
  345. */
  346. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  347. {
  348. 800039c: b510 push {r4, lr}
  349. uint32_t tmp = 0U;
  350. /* Check the DMA handle allocation */
  351. if(hdma == NULL)
  352. 800039e: 2800 cmp r0, #0
  353. 80003a0: d032 beq.n 8000408 <HAL_DMA_Init+0x6c>
  354. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  355. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  356. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  357. /* calculation of the channel index */
  358. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  359. 80003a2: 6801 ldr r1, [r0, #0]
  360. 80003a4: 4b19 ldr r3, [pc, #100] ; (800040c <HAL_DMA_Init+0x70>)
  361. 80003a6: 2414 movs r4, #20
  362. 80003a8: 4299 cmp r1, r3
  363. 80003aa: d825 bhi.n 80003f8 <HAL_DMA_Init+0x5c>
  364. {
  365. /* DMA1 */
  366. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  367. 80003ac: 4a18 ldr r2, [pc, #96] ; (8000410 <HAL_DMA_Init+0x74>)
  368. hdma->DmaBaseAddress = DMA1;
  369. 80003ae: f2a3 4307 subw r3, r3, #1031 ; 0x407
  370. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  371. 80003b2: 440a add r2, r1
  372. 80003b4: fbb2 f2f4 udiv r2, r2, r4
  373. 80003b8: 0092 lsls r2, r2, #2
  374. 80003ba: 6402 str r2, [r0, #64] ; 0x40
  375. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  376. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  377. DMA_CCR_DIR));
  378. /* Prepare the DMA Channel configuration */
  379. tmp |= hdma->Init.Direction |
  380. 80003bc: 6884 ldr r4, [r0, #8]
  381. hdma->DmaBaseAddress = DMA2;
  382. 80003be: 63c3 str r3, [r0, #60] ; 0x3c
  383. tmp |= hdma->Init.Direction |
  384. 80003c0: 6843 ldr r3, [r0, #4]
  385. tmp = hdma->Instance->CCR;
  386. 80003c2: 680a ldr r2, [r1, #0]
  387. tmp |= hdma->Init.Direction |
  388. 80003c4: 4323 orrs r3, r4
  389. hdma->Init.PeriphInc | hdma->Init.MemInc |
  390. 80003c6: 68c4 ldr r4, [r0, #12]
  391. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  392. 80003c8: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  393. hdma->Init.PeriphInc | hdma->Init.MemInc |
  394. 80003cc: 4323 orrs r3, r4
  395. 80003ce: 6904 ldr r4, [r0, #16]
  396. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  397. 80003d0: f022 0230 bic.w r2, r2, #48 ; 0x30
  398. hdma->Init.PeriphInc | hdma->Init.MemInc |
  399. 80003d4: 4323 orrs r3, r4
  400. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  401. 80003d6: 6944 ldr r4, [r0, #20]
  402. 80003d8: 4323 orrs r3, r4
  403. 80003da: 6984 ldr r4, [r0, #24]
  404. 80003dc: 4323 orrs r3, r4
  405. hdma->Init.Mode | hdma->Init.Priority;
  406. 80003de: 69c4 ldr r4, [r0, #28]
  407. 80003e0: 4323 orrs r3, r4
  408. tmp |= hdma->Init.Direction |
  409. 80003e2: 4313 orrs r3, r2
  410. /* Write to DMA Channel CR register */
  411. hdma->Instance->CCR = tmp;
  412. 80003e4: 600b str r3, [r1, #0]
  413. /* Initialise the error code */
  414. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  415. /* Initialize the DMA state*/
  416. hdma->State = HAL_DMA_STATE_READY;
  417. 80003e6: 2201 movs r2, #1
  418. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  419. 80003e8: 2300 movs r3, #0
  420. hdma->State = HAL_DMA_STATE_READY;
  421. 80003ea: f880 2021 strb.w r2, [r0, #33] ; 0x21
  422. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  423. 80003ee: 6383 str r3, [r0, #56] ; 0x38
  424. /* Allocate lock resource and initialize it */
  425. hdma->Lock = HAL_UNLOCKED;
  426. 80003f0: f880 3020 strb.w r3, [r0, #32]
  427. return HAL_OK;
  428. 80003f4: 4618 mov r0, r3
  429. 80003f6: bd10 pop {r4, pc}
  430. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  431. 80003f8: 4b06 ldr r3, [pc, #24] ; (8000414 <HAL_DMA_Init+0x78>)
  432. 80003fa: 440b add r3, r1
  433. 80003fc: fbb3 f3f4 udiv r3, r3, r4
  434. 8000400: 009b lsls r3, r3, #2
  435. 8000402: 6403 str r3, [r0, #64] ; 0x40
  436. hdma->DmaBaseAddress = DMA2;
  437. 8000404: 4b04 ldr r3, [pc, #16] ; (8000418 <HAL_DMA_Init+0x7c>)
  438. 8000406: e7d9 b.n 80003bc <HAL_DMA_Init+0x20>
  439. return HAL_ERROR;
  440. 8000408: 2001 movs r0, #1
  441. }
  442. 800040a: bd10 pop {r4, pc}
  443. 800040c: 40020407 .word 0x40020407
  444. 8000410: bffdfff8 .word 0xbffdfff8
  445. 8000414: bffdfbf8 .word 0xbffdfbf8
  446. 8000418: 40020400 .word 0x40020400
  447. 0800041c <HAL_DMA_Start_IT>:
  448. * @param DstAddress: The destination memory Buffer address
  449. * @param DataLength: The length of data to be transferred from source to destination
  450. * @retval HAL status
  451. */
  452. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  453. {
  454. 800041c: b5f0 push {r4, r5, r6, r7, lr}
  455. /* Check the parameters */
  456. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  457. /* Process locked */
  458. __HAL_LOCK(hdma);
  459. 800041e: f890 4020 ldrb.w r4, [r0, #32]
  460. 8000422: 2c01 cmp r4, #1
  461. 8000424: d035 beq.n 8000492 <HAL_DMA_Start_IT+0x76>
  462. 8000426: 2401 movs r4, #1
  463. if(HAL_DMA_STATE_READY == hdma->State)
  464. 8000428: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  465. __HAL_LOCK(hdma);
  466. 800042c: f880 4020 strb.w r4, [r0, #32]
  467. if(HAL_DMA_STATE_READY == hdma->State)
  468. 8000430: 42a5 cmp r5, r4
  469. 8000432: f04f 0600 mov.w r6, #0
  470. 8000436: f04f 0402 mov.w r4, #2
  471. 800043a: d128 bne.n 800048e <HAL_DMA_Start_IT+0x72>
  472. {
  473. /* Change DMA peripheral state */
  474. hdma->State = HAL_DMA_STATE_BUSY;
  475. 800043c: f880 4021 strb.w r4, [r0, #33] ; 0x21
  476. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  477. /* Disable the peripheral */
  478. __HAL_DMA_DISABLE(hdma);
  479. 8000440: 6804 ldr r4, [r0, #0]
  480. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  481. 8000442: 6386 str r6, [r0, #56] ; 0x38
  482. __HAL_DMA_DISABLE(hdma);
  483. 8000444: 6826 ldr r6, [r4, #0]
  484. * @retval HAL status
  485. */
  486. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  487. {
  488. /* Clear all flags */
  489. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  490. 8000446: 6c07 ldr r7, [r0, #64] ; 0x40
  491. __HAL_DMA_DISABLE(hdma);
  492. 8000448: f026 0601 bic.w r6, r6, #1
  493. 800044c: 6026 str r6, [r4, #0]
  494. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  495. 800044e: 6bc6 ldr r6, [r0, #60] ; 0x3c
  496. 8000450: 40bd lsls r5, r7
  497. 8000452: 6075 str r5, [r6, #4]
  498. /* Configure DMA Channel data length */
  499. hdma->Instance->CNDTR = DataLength;
  500. 8000454: 6063 str r3, [r4, #4]
  501. /* Memory to Peripheral */
  502. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  503. 8000456: 6843 ldr r3, [r0, #4]
  504. 8000458: 6805 ldr r5, [r0, #0]
  505. 800045a: 2b10 cmp r3, #16
  506. if(NULL != hdma->XferHalfCpltCallback)
  507. 800045c: 6ac3 ldr r3, [r0, #44] ; 0x2c
  508. {
  509. /* Configure DMA Channel destination address */
  510. hdma->Instance->CPAR = DstAddress;
  511. 800045e: bf0b itete eq
  512. 8000460: 60a2 streq r2, [r4, #8]
  513. }
  514. /* Peripheral to Memory */
  515. else
  516. {
  517. /* Configure DMA Channel source address */
  518. hdma->Instance->CPAR = SrcAddress;
  519. 8000462: 60a1 strne r1, [r4, #8]
  520. hdma->Instance->CMAR = SrcAddress;
  521. 8000464: 60e1 streq r1, [r4, #12]
  522. /* Configure DMA Channel destination address */
  523. hdma->Instance->CMAR = DstAddress;
  524. 8000466: 60e2 strne r2, [r4, #12]
  525. if(NULL != hdma->XferHalfCpltCallback)
  526. 8000468: b14b cbz r3, 800047e <HAL_DMA_Start_IT+0x62>
  527. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  528. 800046a: 6823 ldr r3, [r4, #0]
  529. 800046c: f043 030e orr.w r3, r3, #14
  530. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  531. 8000470: 6023 str r3, [r4, #0]
  532. __HAL_DMA_ENABLE(hdma);
  533. 8000472: 682b ldr r3, [r5, #0]
  534. HAL_StatusTypeDef status = HAL_OK;
  535. 8000474: 2000 movs r0, #0
  536. __HAL_DMA_ENABLE(hdma);
  537. 8000476: f043 0301 orr.w r3, r3, #1
  538. 800047a: 602b str r3, [r5, #0]
  539. 800047c: bdf0 pop {r4, r5, r6, r7, pc}
  540. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  541. 800047e: 6823 ldr r3, [r4, #0]
  542. 8000480: f023 0304 bic.w r3, r3, #4
  543. 8000484: 6023 str r3, [r4, #0]
  544. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  545. 8000486: 6823 ldr r3, [r4, #0]
  546. 8000488: f043 030a orr.w r3, r3, #10
  547. 800048c: e7f0 b.n 8000470 <HAL_DMA_Start_IT+0x54>
  548. __HAL_UNLOCK(hdma);
  549. 800048e: f880 6020 strb.w r6, [r0, #32]
  550. __HAL_LOCK(hdma);
  551. 8000492: 2002 movs r0, #2
  552. }
  553. 8000494: bdf0 pop {r4, r5, r6, r7, pc}
  554. ...
  555. 08000498 <HAL_DMA_Abort_IT>:
  556. if(HAL_DMA_STATE_BUSY != hdma->State)
  557. 8000498: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  558. {
  559. 800049c: b510 push {r4, lr}
  560. if(HAL_DMA_STATE_BUSY != hdma->State)
  561. 800049e: 2b02 cmp r3, #2
  562. 80004a0: d003 beq.n 80004aa <HAL_DMA_Abort_IT+0x12>
  563. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  564. 80004a2: 2304 movs r3, #4
  565. 80004a4: 6383 str r3, [r0, #56] ; 0x38
  566. status = HAL_ERROR;
  567. 80004a6: 2001 movs r0, #1
  568. 80004a8: bd10 pop {r4, pc}
  569. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  570. 80004aa: 6803 ldr r3, [r0, #0]
  571. 80004ac: 681a ldr r2, [r3, #0]
  572. 80004ae: f022 020e bic.w r2, r2, #14
  573. 80004b2: 601a str r2, [r3, #0]
  574. __HAL_DMA_DISABLE(hdma);
  575. 80004b4: 681a ldr r2, [r3, #0]
  576. 80004b6: f022 0201 bic.w r2, r2, #1
  577. 80004ba: 601a str r2, [r3, #0]
  578. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  579. 80004bc: 4a29 ldr r2, [pc, #164] ; (8000564 <HAL_DMA_Abort_IT+0xcc>)
  580. 80004be: 4293 cmp r3, r2
  581. 80004c0: d924 bls.n 800050c <HAL_DMA_Abort_IT+0x74>
  582. 80004c2: f502 7262 add.w r2, r2, #904 ; 0x388
  583. 80004c6: 4293 cmp r3, r2
  584. 80004c8: d019 beq.n 80004fe <HAL_DMA_Abort_IT+0x66>
  585. 80004ca: 3214 adds r2, #20
  586. 80004cc: 4293 cmp r3, r2
  587. 80004ce: d018 beq.n 8000502 <HAL_DMA_Abort_IT+0x6a>
  588. 80004d0: 3214 adds r2, #20
  589. 80004d2: 4293 cmp r3, r2
  590. 80004d4: d017 beq.n 8000506 <HAL_DMA_Abort_IT+0x6e>
  591. 80004d6: 3214 adds r2, #20
  592. 80004d8: 4293 cmp r3, r2
  593. 80004da: bf0c ite eq
  594. 80004dc: f44f 5380 moveq.w r3, #4096 ; 0x1000
  595. 80004e0: f44f 3380 movne.w r3, #65536 ; 0x10000
  596. 80004e4: 4a20 ldr r2, [pc, #128] ; (8000568 <HAL_DMA_Abort_IT+0xd0>)
  597. 80004e6: 6053 str r3, [r2, #4]
  598. hdma->State = HAL_DMA_STATE_READY;
  599. 80004e8: 2301 movs r3, #1
  600. __HAL_UNLOCK(hdma);
  601. 80004ea: 2400 movs r4, #0
  602. hdma->State = HAL_DMA_STATE_READY;
  603. 80004ec: f880 3021 strb.w r3, [r0, #33] ; 0x21
  604. if(hdma->XferAbortCallback != NULL)
  605. 80004f0: 6b43 ldr r3, [r0, #52] ; 0x34
  606. __HAL_UNLOCK(hdma);
  607. 80004f2: f880 4020 strb.w r4, [r0, #32]
  608. if(hdma->XferAbortCallback != NULL)
  609. 80004f6: b39b cbz r3, 8000560 <HAL_DMA_Abort_IT+0xc8>
  610. hdma->XferAbortCallback(hdma);
  611. 80004f8: 4798 blx r3
  612. HAL_StatusTypeDef status = HAL_OK;
  613. 80004fa: 4620 mov r0, r4
  614. 80004fc: bd10 pop {r4, pc}
  615. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  616. 80004fe: 2301 movs r3, #1
  617. 8000500: e7f0 b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  618. 8000502: 2310 movs r3, #16
  619. 8000504: e7ee b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  620. 8000506: f44f 7380 mov.w r3, #256 ; 0x100
  621. 800050a: e7eb b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  622. 800050c: 4917 ldr r1, [pc, #92] ; (800056c <HAL_DMA_Abort_IT+0xd4>)
  623. 800050e: 428b cmp r3, r1
  624. 8000510: d016 beq.n 8000540 <HAL_DMA_Abort_IT+0xa8>
  625. 8000512: 3114 adds r1, #20
  626. 8000514: 428b cmp r3, r1
  627. 8000516: d015 beq.n 8000544 <HAL_DMA_Abort_IT+0xac>
  628. 8000518: 3114 adds r1, #20
  629. 800051a: 428b cmp r3, r1
  630. 800051c: d014 beq.n 8000548 <HAL_DMA_Abort_IT+0xb0>
  631. 800051e: 3114 adds r1, #20
  632. 8000520: 428b cmp r3, r1
  633. 8000522: d014 beq.n 800054e <HAL_DMA_Abort_IT+0xb6>
  634. 8000524: 3114 adds r1, #20
  635. 8000526: 428b cmp r3, r1
  636. 8000528: d014 beq.n 8000554 <HAL_DMA_Abort_IT+0xbc>
  637. 800052a: 3114 adds r1, #20
  638. 800052c: 428b cmp r3, r1
  639. 800052e: d014 beq.n 800055a <HAL_DMA_Abort_IT+0xc2>
  640. 8000530: 4293 cmp r3, r2
  641. 8000532: bf14 ite ne
  642. 8000534: f44f 3380 movne.w r3, #65536 ; 0x10000
  643. 8000538: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  644. 800053c: 4a0c ldr r2, [pc, #48] ; (8000570 <HAL_DMA_Abort_IT+0xd8>)
  645. 800053e: e7d2 b.n 80004e6 <HAL_DMA_Abort_IT+0x4e>
  646. 8000540: 2301 movs r3, #1
  647. 8000542: e7fb b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  648. 8000544: 2310 movs r3, #16
  649. 8000546: e7f9 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  650. 8000548: f44f 7380 mov.w r3, #256 ; 0x100
  651. 800054c: e7f6 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  652. 800054e: f44f 5380 mov.w r3, #4096 ; 0x1000
  653. 8000552: e7f3 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  654. 8000554: f44f 3380 mov.w r3, #65536 ; 0x10000
  655. 8000558: e7f0 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  656. 800055a: f44f 1380 mov.w r3, #1048576 ; 0x100000
  657. 800055e: e7ed b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  658. HAL_StatusTypeDef status = HAL_OK;
  659. 8000560: 4618 mov r0, r3
  660. }
  661. 8000562: bd10 pop {r4, pc}
  662. 8000564: 40020080 .word 0x40020080
  663. 8000568: 40020400 .word 0x40020400
  664. 800056c: 40020008 .word 0x40020008
  665. 8000570: 40020000 .word 0x40020000
  666. 08000574 <HAL_DMA_IRQHandler>:
  667. {
  668. 8000574: b470 push {r4, r5, r6}
  669. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  670. 8000576: 2504 movs r5, #4
  671. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  672. 8000578: 6bc6 ldr r6, [r0, #60] ; 0x3c
  673. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  674. 800057a: 6c02 ldr r2, [r0, #64] ; 0x40
  675. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  676. 800057c: 6834 ldr r4, [r6, #0]
  677. uint32_t source_it = hdma->Instance->CCR;
  678. 800057e: 6803 ldr r3, [r0, #0]
  679. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  680. 8000580: 4095 lsls r5, r2
  681. 8000582: 4225 tst r5, r4
  682. uint32_t source_it = hdma->Instance->CCR;
  683. 8000584: 6819 ldr r1, [r3, #0]
  684. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  685. 8000586: d055 beq.n 8000634 <HAL_DMA_IRQHandler+0xc0>
  686. 8000588: 074d lsls r5, r1, #29
  687. 800058a: d553 bpl.n 8000634 <HAL_DMA_IRQHandler+0xc0>
  688. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  689. 800058c: 681a ldr r2, [r3, #0]
  690. 800058e: 0696 lsls r6, r2, #26
  691. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  692. 8000590: bf5e ittt pl
  693. 8000592: 681a ldrpl r2, [r3, #0]
  694. 8000594: f022 0204 bicpl.w r2, r2, #4
  695. 8000598: 601a strpl r2, [r3, #0]
  696. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  697. 800059a: 4a60 ldr r2, [pc, #384] ; (800071c <HAL_DMA_IRQHandler+0x1a8>)
  698. 800059c: 4293 cmp r3, r2
  699. 800059e: d91f bls.n 80005e0 <HAL_DMA_IRQHandler+0x6c>
  700. 80005a0: f502 7262 add.w r2, r2, #904 ; 0x388
  701. 80005a4: 4293 cmp r3, r2
  702. 80005a6: d014 beq.n 80005d2 <HAL_DMA_IRQHandler+0x5e>
  703. 80005a8: 3214 adds r2, #20
  704. 80005aa: 4293 cmp r3, r2
  705. 80005ac: d013 beq.n 80005d6 <HAL_DMA_IRQHandler+0x62>
  706. 80005ae: 3214 adds r2, #20
  707. 80005b0: 4293 cmp r3, r2
  708. 80005b2: d012 beq.n 80005da <HAL_DMA_IRQHandler+0x66>
  709. 80005b4: 3214 adds r2, #20
  710. 80005b6: 4293 cmp r3, r2
  711. 80005b8: bf0c ite eq
  712. 80005ba: f44f 4380 moveq.w r3, #16384 ; 0x4000
  713. 80005be: f44f 2380 movne.w r3, #262144 ; 0x40000
  714. 80005c2: 4a57 ldr r2, [pc, #348] ; (8000720 <HAL_DMA_IRQHandler+0x1ac>)
  715. 80005c4: 6053 str r3, [r2, #4]
  716. if(hdma->XferHalfCpltCallback != NULL)
  717. 80005c6: 6ac3 ldr r3, [r0, #44] ; 0x2c
  718. if (hdma->XferErrorCallback != NULL)
  719. 80005c8: 2b00 cmp r3, #0
  720. 80005ca: f000 80a5 beq.w 8000718 <HAL_DMA_IRQHandler+0x1a4>
  721. }
  722. 80005ce: bc70 pop {r4, r5, r6}
  723. hdma->XferErrorCallback(hdma);
  724. 80005d0: 4718 bx r3
  725. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  726. 80005d2: 2304 movs r3, #4
  727. 80005d4: e7f5 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  728. 80005d6: 2340 movs r3, #64 ; 0x40
  729. 80005d8: e7f3 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  730. 80005da: f44f 6380 mov.w r3, #1024 ; 0x400
  731. 80005de: e7f0 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  732. 80005e0: 4950 ldr r1, [pc, #320] ; (8000724 <HAL_DMA_IRQHandler+0x1b0>)
  733. 80005e2: 428b cmp r3, r1
  734. 80005e4: d016 beq.n 8000614 <HAL_DMA_IRQHandler+0xa0>
  735. 80005e6: 3114 adds r1, #20
  736. 80005e8: 428b cmp r3, r1
  737. 80005ea: d015 beq.n 8000618 <HAL_DMA_IRQHandler+0xa4>
  738. 80005ec: 3114 adds r1, #20
  739. 80005ee: 428b cmp r3, r1
  740. 80005f0: d014 beq.n 800061c <HAL_DMA_IRQHandler+0xa8>
  741. 80005f2: 3114 adds r1, #20
  742. 80005f4: 428b cmp r3, r1
  743. 80005f6: d014 beq.n 8000622 <HAL_DMA_IRQHandler+0xae>
  744. 80005f8: 3114 adds r1, #20
  745. 80005fa: 428b cmp r3, r1
  746. 80005fc: d014 beq.n 8000628 <HAL_DMA_IRQHandler+0xb4>
  747. 80005fe: 3114 adds r1, #20
  748. 8000600: 428b cmp r3, r1
  749. 8000602: d014 beq.n 800062e <HAL_DMA_IRQHandler+0xba>
  750. 8000604: 4293 cmp r3, r2
  751. 8000606: bf14 ite ne
  752. 8000608: f44f 2380 movne.w r3, #262144 ; 0x40000
  753. 800060c: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  754. 8000610: 4a45 ldr r2, [pc, #276] ; (8000728 <HAL_DMA_IRQHandler+0x1b4>)
  755. 8000612: e7d7 b.n 80005c4 <HAL_DMA_IRQHandler+0x50>
  756. 8000614: 2304 movs r3, #4
  757. 8000616: e7fb b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  758. 8000618: 2340 movs r3, #64 ; 0x40
  759. 800061a: e7f9 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  760. 800061c: f44f 6380 mov.w r3, #1024 ; 0x400
  761. 8000620: e7f6 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  762. 8000622: f44f 4380 mov.w r3, #16384 ; 0x4000
  763. 8000626: e7f3 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  764. 8000628: f44f 2380 mov.w r3, #262144 ; 0x40000
  765. 800062c: e7f0 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  766. 800062e: f44f 0380 mov.w r3, #4194304 ; 0x400000
  767. 8000632: e7ed b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  768. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  769. 8000634: 2502 movs r5, #2
  770. 8000636: 4095 lsls r5, r2
  771. 8000638: 4225 tst r5, r4
  772. 800063a: d057 beq.n 80006ec <HAL_DMA_IRQHandler+0x178>
  773. 800063c: 078d lsls r5, r1, #30
  774. 800063e: d555 bpl.n 80006ec <HAL_DMA_IRQHandler+0x178>
  775. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  776. 8000640: 681a ldr r2, [r3, #0]
  777. 8000642: 0694 lsls r4, r2, #26
  778. 8000644: d406 bmi.n 8000654 <HAL_DMA_IRQHandler+0xe0>
  779. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  780. 8000646: 681a ldr r2, [r3, #0]
  781. 8000648: f022 020a bic.w r2, r2, #10
  782. 800064c: 601a str r2, [r3, #0]
  783. hdma->State = HAL_DMA_STATE_READY;
  784. 800064e: 2201 movs r2, #1
  785. 8000650: f880 2021 strb.w r2, [r0, #33] ; 0x21
  786. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  787. 8000654: 4a31 ldr r2, [pc, #196] ; (800071c <HAL_DMA_IRQHandler+0x1a8>)
  788. 8000656: 4293 cmp r3, r2
  789. 8000658: d91e bls.n 8000698 <HAL_DMA_IRQHandler+0x124>
  790. 800065a: f502 7262 add.w r2, r2, #904 ; 0x388
  791. 800065e: 4293 cmp r3, r2
  792. 8000660: d013 beq.n 800068a <HAL_DMA_IRQHandler+0x116>
  793. 8000662: 3214 adds r2, #20
  794. 8000664: 4293 cmp r3, r2
  795. 8000666: d012 beq.n 800068e <HAL_DMA_IRQHandler+0x11a>
  796. 8000668: 3214 adds r2, #20
  797. 800066a: 4293 cmp r3, r2
  798. 800066c: d011 beq.n 8000692 <HAL_DMA_IRQHandler+0x11e>
  799. 800066e: 3214 adds r2, #20
  800. 8000670: 4293 cmp r3, r2
  801. 8000672: bf0c ite eq
  802. 8000674: f44f 5300 moveq.w r3, #8192 ; 0x2000
  803. 8000678: f44f 3300 movne.w r3, #131072 ; 0x20000
  804. 800067c: 4a28 ldr r2, [pc, #160] ; (8000720 <HAL_DMA_IRQHandler+0x1ac>)
  805. 800067e: 6053 str r3, [r2, #4]
  806. __HAL_UNLOCK(hdma);
  807. 8000680: 2300 movs r3, #0
  808. 8000682: f880 3020 strb.w r3, [r0, #32]
  809. if(hdma->XferCpltCallback != NULL)
  810. 8000686: 6a83 ldr r3, [r0, #40] ; 0x28
  811. 8000688: e79e b.n 80005c8 <HAL_DMA_IRQHandler+0x54>
  812. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  813. 800068a: 2302 movs r3, #2
  814. 800068c: e7f6 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  815. 800068e: 2320 movs r3, #32
  816. 8000690: e7f4 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  817. 8000692: f44f 7300 mov.w r3, #512 ; 0x200
  818. 8000696: e7f1 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  819. 8000698: 4922 ldr r1, [pc, #136] ; (8000724 <HAL_DMA_IRQHandler+0x1b0>)
  820. 800069a: 428b cmp r3, r1
  821. 800069c: d016 beq.n 80006cc <HAL_DMA_IRQHandler+0x158>
  822. 800069e: 3114 adds r1, #20
  823. 80006a0: 428b cmp r3, r1
  824. 80006a2: d015 beq.n 80006d0 <HAL_DMA_IRQHandler+0x15c>
  825. 80006a4: 3114 adds r1, #20
  826. 80006a6: 428b cmp r3, r1
  827. 80006a8: d014 beq.n 80006d4 <HAL_DMA_IRQHandler+0x160>
  828. 80006aa: 3114 adds r1, #20
  829. 80006ac: 428b cmp r3, r1
  830. 80006ae: d014 beq.n 80006da <HAL_DMA_IRQHandler+0x166>
  831. 80006b0: 3114 adds r1, #20
  832. 80006b2: 428b cmp r3, r1
  833. 80006b4: d014 beq.n 80006e0 <HAL_DMA_IRQHandler+0x16c>
  834. 80006b6: 3114 adds r1, #20
  835. 80006b8: 428b cmp r3, r1
  836. 80006ba: d014 beq.n 80006e6 <HAL_DMA_IRQHandler+0x172>
  837. 80006bc: 4293 cmp r3, r2
  838. 80006be: bf14 ite ne
  839. 80006c0: f44f 3300 movne.w r3, #131072 ; 0x20000
  840. 80006c4: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  841. 80006c8: 4a17 ldr r2, [pc, #92] ; (8000728 <HAL_DMA_IRQHandler+0x1b4>)
  842. 80006ca: e7d8 b.n 800067e <HAL_DMA_IRQHandler+0x10a>
  843. 80006cc: 2302 movs r3, #2
  844. 80006ce: e7fb b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  845. 80006d0: 2320 movs r3, #32
  846. 80006d2: e7f9 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  847. 80006d4: f44f 7300 mov.w r3, #512 ; 0x200
  848. 80006d8: e7f6 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  849. 80006da: f44f 5300 mov.w r3, #8192 ; 0x2000
  850. 80006de: e7f3 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  851. 80006e0: f44f 3300 mov.w r3, #131072 ; 0x20000
  852. 80006e4: e7f0 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  853. 80006e6: f44f 1300 mov.w r3, #2097152 ; 0x200000
  854. 80006ea: e7ed b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  855. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  856. 80006ec: 2508 movs r5, #8
  857. 80006ee: 4095 lsls r5, r2
  858. 80006f0: 4225 tst r5, r4
  859. 80006f2: d011 beq.n 8000718 <HAL_DMA_IRQHandler+0x1a4>
  860. 80006f4: 0709 lsls r1, r1, #28
  861. 80006f6: d50f bpl.n 8000718 <HAL_DMA_IRQHandler+0x1a4>
  862. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  863. 80006f8: 6819 ldr r1, [r3, #0]
  864. 80006fa: f021 010e bic.w r1, r1, #14
  865. 80006fe: 6019 str r1, [r3, #0]
  866. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  867. 8000700: 2301 movs r3, #1
  868. 8000702: fa03 f202 lsl.w r2, r3, r2
  869. 8000706: 6072 str r2, [r6, #4]
  870. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  871. 8000708: 6383 str r3, [r0, #56] ; 0x38
  872. hdma->State = HAL_DMA_STATE_READY;
  873. 800070a: f880 3021 strb.w r3, [r0, #33] ; 0x21
  874. __HAL_UNLOCK(hdma);
  875. 800070e: 2300 movs r3, #0
  876. 8000710: f880 3020 strb.w r3, [r0, #32]
  877. if (hdma->XferErrorCallback != NULL)
  878. 8000714: 6b03 ldr r3, [r0, #48] ; 0x30
  879. 8000716: e757 b.n 80005c8 <HAL_DMA_IRQHandler+0x54>
  880. }
  881. 8000718: bc70 pop {r4, r5, r6}
  882. 800071a: 4770 bx lr
  883. 800071c: 40020080 .word 0x40020080
  884. 8000720: 40020400 .word 0x40020400
  885. 8000724: 40020008 .word 0x40020008
  886. 8000728: 40020000 .word 0x40020000
  887. 0800072c <FLASH_SetErrorCode>:
  888. uint32_t flags = 0U;
  889. #if defined(FLASH_BANK2_END)
  890. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  891. #else
  892. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  893. 800072c: 4a11 ldr r2, [pc, #68] ; (8000774 <FLASH_SetErrorCode+0x48>)
  894. 800072e: 68d3 ldr r3, [r2, #12]
  895. 8000730: f013 0310 ands.w r3, r3, #16
  896. 8000734: d005 beq.n 8000742 <FLASH_SetErrorCode+0x16>
  897. #endif /* FLASH_BANK2_END */
  898. {
  899. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  900. 8000736: 4910 ldr r1, [pc, #64] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  901. 8000738: 69cb ldr r3, [r1, #28]
  902. 800073a: f043 0302 orr.w r3, r3, #2
  903. 800073e: 61cb str r3, [r1, #28]
  904. #if defined(FLASH_BANK2_END)
  905. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  906. #else
  907. flags |= FLASH_FLAG_WRPERR;
  908. 8000740: 2310 movs r3, #16
  909. #endif /* FLASH_BANK2_END */
  910. }
  911. #if defined(FLASH_BANK2_END)
  912. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  913. #else
  914. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  915. 8000742: 68d2 ldr r2, [r2, #12]
  916. 8000744: 0750 lsls r0, r2, #29
  917. 8000746: d506 bpl.n 8000756 <FLASH_SetErrorCode+0x2a>
  918. #endif /* FLASH_BANK2_END */
  919. {
  920. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  921. 8000748: 490b ldr r1, [pc, #44] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  922. #if defined(FLASH_BANK2_END)
  923. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  924. #else
  925. flags |= FLASH_FLAG_PGERR;
  926. 800074a: f043 0304 orr.w r3, r3, #4
  927. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  928. 800074e: 69ca ldr r2, [r1, #28]
  929. 8000750: f042 0201 orr.w r2, r2, #1
  930. 8000754: 61ca str r2, [r1, #28]
  931. #endif /* FLASH_BANK2_END */
  932. }
  933. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  934. 8000756: 4a07 ldr r2, [pc, #28] ; (8000774 <FLASH_SetErrorCode+0x48>)
  935. 8000758: 69d1 ldr r1, [r2, #28]
  936. 800075a: 07c9 lsls r1, r1, #31
  937. 800075c: d508 bpl.n 8000770 <FLASH_SetErrorCode+0x44>
  938. {
  939. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  940. 800075e: 4806 ldr r0, [pc, #24] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  941. 8000760: 69c1 ldr r1, [r0, #28]
  942. 8000762: f041 0104 orr.w r1, r1, #4
  943. 8000766: 61c1 str r1, [r0, #28]
  944. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  945. 8000768: 69d1 ldr r1, [r2, #28]
  946. 800076a: f021 0101 bic.w r1, r1, #1
  947. 800076e: 61d1 str r1, [r2, #28]
  948. }
  949. /* Clear FLASH error pending bits */
  950. __HAL_FLASH_CLEAR_FLAG(flags);
  951. 8000770: 60d3 str r3, [r2, #12]
  952. 8000772: 4770 bx lr
  953. 8000774: 40022000 .word 0x40022000
  954. 8000778: 20000ad8 .word 0x20000ad8
  955. 0800077c <HAL_FLASH_Unlock>:
  956. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  957. 800077c: 4b06 ldr r3, [pc, #24] ; (8000798 <HAL_FLASH_Unlock+0x1c>)
  958. 800077e: 6918 ldr r0, [r3, #16]
  959. 8000780: f010 0080 ands.w r0, r0, #128 ; 0x80
  960. 8000784: d007 beq.n 8000796 <HAL_FLASH_Unlock+0x1a>
  961. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  962. 8000786: 4a05 ldr r2, [pc, #20] ; (800079c <HAL_FLASH_Unlock+0x20>)
  963. 8000788: 605a str r2, [r3, #4]
  964. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  965. 800078a: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  966. 800078e: 605a str r2, [r3, #4]
  967. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  968. 8000790: 6918 ldr r0, [r3, #16]
  969. HAL_StatusTypeDef status = HAL_OK;
  970. 8000792: f3c0 10c0 ubfx r0, r0, #7, #1
  971. }
  972. 8000796: 4770 bx lr
  973. 8000798: 40022000 .word 0x40022000
  974. 800079c: 45670123 .word 0x45670123
  975. 080007a0 <HAL_FLASH_Lock>:
  976. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  977. 80007a0: 4a03 ldr r2, [pc, #12] ; (80007b0 <HAL_FLASH_Lock+0x10>)
  978. }
  979. 80007a2: 2000 movs r0, #0
  980. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  981. 80007a4: 6913 ldr r3, [r2, #16]
  982. 80007a6: f043 0380 orr.w r3, r3, #128 ; 0x80
  983. 80007aa: 6113 str r3, [r2, #16]
  984. }
  985. 80007ac: 4770 bx lr
  986. 80007ae: bf00 nop
  987. 80007b0: 40022000 .word 0x40022000
  988. 080007b4 <FLASH_WaitForLastOperation>:
  989. {
  990. 80007b4: b5f8 push {r3, r4, r5, r6, r7, lr}
  991. 80007b6: 4606 mov r6, r0
  992. uint32_t tickstart = HAL_GetTick();
  993. 80007b8: f7ff fd82 bl 80002c0 <HAL_GetTick>
  994. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  995. 80007bc: 4c11 ldr r4, [pc, #68] ; (8000804 <FLASH_WaitForLastOperation+0x50>)
  996. uint32_t tickstart = HAL_GetTick();
  997. 80007be: 4607 mov r7, r0
  998. 80007c0: 4625 mov r5, r4
  999. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1000. 80007c2: 68e3 ldr r3, [r4, #12]
  1001. 80007c4: 07d8 lsls r0, r3, #31
  1002. 80007c6: d412 bmi.n 80007ee <FLASH_WaitForLastOperation+0x3a>
  1003. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1004. 80007c8: 68e3 ldr r3, [r4, #12]
  1005. 80007ca: 0699 lsls r1, r3, #26
  1006. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1007. 80007cc: bf44 itt mi
  1008. 80007ce: 2320 movmi r3, #32
  1009. 80007d0: 60e3 strmi r3, [r4, #12]
  1010. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1011. 80007d2: 68eb ldr r3, [r5, #12]
  1012. 80007d4: 06da lsls r2, r3, #27
  1013. 80007d6: d406 bmi.n 80007e6 <FLASH_WaitForLastOperation+0x32>
  1014. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1015. 80007d8: 69eb ldr r3, [r5, #28]
  1016. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1017. 80007da: 07db lsls r3, r3, #31
  1018. 80007dc: d403 bmi.n 80007e6 <FLASH_WaitForLastOperation+0x32>
  1019. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1020. 80007de: 68e8 ldr r0, [r5, #12]
  1021. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1022. 80007e0: f010 0004 ands.w r0, r0, #4
  1023. 80007e4: d002 beq.n 80007ec <FLASH_WaitForLastOperation+0x38>
  1024. FLASH_SetErrorCode();
  1025. 80007e6: f7ff ffa1 bl 800072c <FLASH_SetErrorCode>
  1026. return HAL_ERROR;
  1027. 80007ea: 2001 movs r0, #1
  1028. }
  1029. 80007ec: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1030. if (Timeout != HAL_MAX_DELAY)
  1031. 80007ee: 1c73 adds r3, r6, #1
  1032. 80007f0: d0e7 beq.n 80007c2 <FLASH_WaitForLastOperation+0xe>
  1033. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1034. 80007f2: b90e cbnz r6, 80007f8 <FLASH_WaitForLastOperation+0x44>
  1035. return HAL_TIMEOUT;
  1036. 80007f4: 2003 movs r0, #3
  1037. 80007f6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1038. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1039. 80007f8: f7ff fd62 bl 80002c0 <HAL_GetTick>
  1040. 80007fc: 1bc0 subs r0, r0, r7
  1041. 80007fe: 4286 cmp r6, r0
  1042. 8000800: d2df bcs.n 80007c2 <FLASH_WaitForLastOperation+0xe>
  1043. 8000802: e7f7 b.n 80007f4 <FLASH_WaitForLastOperation+0x40>
  1044. 8000804: 40022000 .word 0x40022000
  1045. 08000808 <HAL_FLASH_Program>:
  1046. {
  1047. 8000808: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1048. __HAL_LOCK(&pFlash);
  1049. 800080c: 4c1f ldr r4, [pc, #124] ; (800088c <HAL_FLASH_Program+0x84>)
  1050. {
  1051. 800080e: 4699 mov r9, r3
  1052. __HAL_LOCK(&pFlash);
  1053. 8000810: 7e23 ldrb r3, [r4, #24]
  1054. {
  1055. 8000812: 4605 mov r5, r0
  1056. __HAL_LOCK(&pFlash);
  1057. 8000814: 2b01 cmp r3, #1
  1058. {
  1059. 8000816: 460f mov r7, r1
  1060. 8000818: 4690 mov r8, r2
  1061. __HAL_LOCK(&pFlash);
  1062. 800081a: d033 beq.n 8000884 <HAL_FLASH_Program+0x7c>
  1063. 800081c: 2301 movs r3, #1
  1064. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1065. 800081e: f24c 3050 movw r0, #50000 ; 0xc350
  1066. __HAL_LOCK(&pFlash);
  1067. 8000822: 7623 strb r3, [r4, #24]
  1068. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1069. 8000824: f7ff ffc6 bl 80007b4 <FLASH_WaitForLastOperation>
  1070. if(status == HAL_OK)
  1071. 8000828: bb40 cbnz r0, 800087c <HAL_FLASH_Program+0x74>
  1072. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1073. 800082a: 2d01 cmp r5, #1
  1074. 800082c: d003 beq.n 8000836 <HAL_FLASH_Program+0x2e>
  1075. nbiterations = 4U;
  1076. 800082e: 2d02 cmp r5, #2
  1077. 8000830: bf0c ite eq
  1078. 8000832: 2502 moveq r5, #2
  1079. 8000834: 2504 movne r5, #4
  1080. 8000836: 2600 movs r6, #0
  1081. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1082. 8000838: 46b2 mov sl, r6
  1083. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1084. 800083a: f8df b054 ldr.w fp, [pc, #84] ; 8000890 <HAL_FLASH_Program+0x88>
  1085. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1086. 800083e: 0132 lsls r2, r6, #4
  1087. 8000840: 4640 mov r0, r8
  1088. 8000842: 4649 mov r1, r9
  1089. 8000844: f7ff fcee bl 8000224 <__aeabi_llsr>
  1090. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1091. 8000848: f8c4 a01c str.w sl, [r4, #28]
  1092. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1093. 800084c: f8db 3010 ldr.w r3, [fp, #16]
  1094. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1095. 8000850: b280 uxth r0, r0
  1096. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1097. 8000852: f043 0301 orr.w r3, r3, #1
  1098. 8000856: f8cb 3010 str.w r3, [fp, #16]
  1099. *(__IO uint16_t*)Address = Data;
  1100. 800085a: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1101. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1102. 800085e: f24c 3050 movw r0, #50000 ; 0xc350
  1103. 8000862: f7ff ffa7 bl 80007b4 <FLASH_WaitForLastOperation>
  1104. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1105. 8000866: f8db 3010 ldr.w r3, [fp, #16]
  1106. 800086a: f023 0301 bic.w r3, r3, #1
  1107. 800086e: f8cb 3010 str.w r3, [fp, #16]
  1108. if (status != HAL_OK)
  1109. 8000872: b918 cbnz r0, 800087c <HAL_FLASH_Program+0x74>
  1110. 8000874: 3601 adds r6, #1
  1111. for (index = 0U; index < nbiterations; index++)
  1112. 8000876: b2f3 uxtb r3, r6
  1113. 8000878: 429d cmp r5, r3
  1114. 800087a: d8e0 bhi.n 800083e <HAL_FLASH_Program+0x36>
  1115. __HAL_UNLOCK(&pFlash);
  1116. 800087c: 2300 movs r3, #0
  1117. 800087e: 7623 strb r3, [r4, #24]
  1118. return status;
  1119. 8000880: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1120. __HAL_LOCK(&pFlash);
  1121. 8000884: 2002 movs r0, #2
  1122. }
  1123. 8000886: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1124. 800088a: bf00 nop
  1125. 800088c: 20000ad8 .word 0x20000ad8
  1126. 8000890: 40022000 .word 0x40022000
  1127. 08000894 <FLASH_MassErase.isra.0>:
  1128. {
  1129. /* Check the parameters */
  1130. assert_param(IS_FLASH_BANK(Banks));
  1131. /* Clean the error context */
  1132. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1133. 8000894: 2200 movs r2, #0
  1134. 8000896: 4b06 ldr r3, [pc, #24] ; (80008b0 <FLASH_MassErase.isra.0+0x1c>)
  1135. 8000898: 61da str r2, [r3, #28]
  1136. #if !defined(FLASH_BANK2_END)
  1137. /* Prevent unused argument(s) compilation warning */
  1138. UNUSED(Banks);
  1139. #endif /* FLASH_BANK2_END */
  1140. /* Only bank1 will be erased*/
  1141. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1142. 800089a: 4b06 ldr r3, [pc, #24] ; (80008b4 <FLASH_MassErase.isra.0+0x20>)
  1143. 800089c: 691a ldr r2, [r3, #16]
  1144. 800089e: f042 0204 orr.w r2, r2, #4
  1145. 80008a2: 611a str r2, [r3, #16]
  1146. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1147. 80008a4: 691a ldr r2, [r3, #16]
  1148. 80008a6: f042 0240 orr.w r2, r2, #64 ; 0x40
  1149. 80008aa: 611a str r2, [r3, #16]
  1150. 80008ac: 4770 bx lr
  1151. 80008ae: bf00 nop
  1152. 80008b0: 20000ad8 .word 0x20000ad8
  1153. 80008b4: 40022000 .word 0x40022000
  1154. 080008b8 <FLASH_PageErase>:
  1155. * @retval None
  1156. */
  1157. void FLASH_PageErase(uint32_t PageAddress)
  1158. {
  1159. /* Clean the error context */
  1160. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1161. 80008b8: 2200 movs r2, #0
  1162. 80008ba: 4b06 ldr r3, [pc, #24] ; (80008d4 <FLASH_PageErase+0x1c>)
  1163. 80008bc: 61da str r2, [r3, #28]
  1164. }
  1165. else
  1166. {
  1167. #endif /* FLASH_BANK2_END */
  1168. /* Proceed to erase the page */
  1169. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1170. 80008be: 4b06 ldr r3, [pc, #24] ; (80008d8 <FLASH_PageErase+0x20>)
  1171. 80008c0: 691a ldr r2, [r3, #16]
  1172. 80008c2: f042 0202 orr.w r2, r2, #2
  1173. 80008c6: 611a str r2, [r3, #16]
  1174. WRITE_REG(FLASH->AR, PageAddress);
  1175. 80008c8: 6158 str r0, [r3, #20]
  1176. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1177. 80008ca: 691a ldr r2, [r3, #16]
  1178. 80008cc: f042 0240 orr.w r2, r2, #64 ; 0x40
  1179. 80008d0: 611a str r2, [r3, #16]
  1180. 80008d2: 4770 bx lr
  1181. 80008d4: 20000ad8 .word 0x20000ad8
  1182. 80008d8: 40022000 .word 0x40022000
  1183. 080008dc <HAL_FLASHEx_Erase>:
  1184. {
  1185. 80008dc: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1186. __HAL_LOCK(&pFlash);
  1187. 80008e0: 4d23 ldr r5, [pc, #140] ; (8000970 <HAL_FLASHEx_Erase+0x94>)
  1188. {
  1189. 80008e2: 4607 mov r7, r0
  1190. __HAL_LOCK(&pFlash);
  1191. 80008e4: 7e2b ldrb r3, [r5, #24]
  1192. {
  1193. 80008e6: 4688 mov r8, r1
  1194. __HAL_LOCK(&pFlash);
  1195. 80008e8: 2b01 cmp r3, #1
  1196. 80008ea: d03d beq.n 8000968 <HAL_FLASHEx_Erase+0x8c>
  1197. 80008ec: 2401 movs r4, #1
  1198. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1199. 80008ee: 6803 ldr r3, [r0, #0]
  1200. __HAL_LOCK(&pFlash);
  1201. 80008f0: 762c strb r4, [r5, #24]
  1202. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1203. 80008f2: 2b02 cmp r3, #2
  1204. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1205. 80008f4: f24c 3050 movw r0, #50000 ; 0xc350
  1206. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1207. 80008f8: d113 bne.n 8000922 <HAL_FLASHEx_Erase+0x46>
  1208. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1209. 80008fa: f7ff ff5b bl 80007b4 <FLASH_WaitForLastOperation>
  1210. 80008fe: b120 cbz r0, 800090a <HAL_FLASHEx_Erase+0x2e>
  1211. HAL_StatusTypeDef status = HAL_ERROR;
  1212. 8000900: 2001 movs r0, #1
  1213. __HAL_UNLOCK(&pFlash);
  1214. 8000902: 2300 movs r3, #0
  1215. 8000904: 762b strb r3, [r5, #24]
  1216. return status;
  1217. 8000906: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1218. FLASH_MassErase(FLASH_BANK_1);
  1219. 800090a: f7ff ffc3 bl 8000894 <FLASH_MassErase.isra.0>
  1220. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1221. 800090e: f24c 3050 movw r0, #50000 ; 0xc350
  1222. 8000912: f7ff ff4f bl 80007b4 <FLASH_WaitForLastOperation>
  1223. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1224. 8000916: 4a17 ldr r2, [pc, #92] ; (8000974 <HAL_FLASHEx_Erase+0x98>)
  1225. 8000918: 6913 ldr r3, [r2, #16]
  1226. 800091a: f023 0304 bic.w r3, r3, #4
  1227. 800091e: 6113 str r3, [r2, #16]
  1228. 8000920: e7ef b.n 8000902 <HAL_FLASHEx_Erase+0x26>
  1229. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1230. 8000922: f7ff ff47 bl 80007b4 <FLASH_WaitForLastOperation>
  1231. 8000926: 2800 cmp r0, #0
  1232. 8000928: d1ea bne.n 8000900 <HAL_FLASHEx_Erase+0x24>
  1233. *PageError = 0xFFFFFFFFU;
  1234. 800092a: f04f 33ff mov.w r3, #4294967295
  1235. 800092e: f8c8 3000 str.w r3, [r8]
  1236. HAL_StatusTypeDef status = HAL_ERROR;
  1237. 8000932: 4620 mov r0, r4
  1238. for(address = pEraseInit->PageAddress;
  1239. 8000934: 68be ldr r6, [r7, #8]
  1240. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1241. 8000936: 4c0f ldr r4, [pc, #60] ; (8000974 <HAL_FLASHEx_Erase+0x98>)
  1242. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1243. 8000938: 68fa ldr r2, [r7, #12]
  1244. 800093a: 68bb ldr r3, [r7, #8]
  1245. 800093c: eb03 23c2 add.w r3, r3, r2, lsl #11
  1246. for(address = pEraseInit->PageAddress;
  1247. 8000940: 429e cmp r6, r3
  1248. 8000942: d2de bcs.n 8000902 <HAL_FLASHEx_Erase+0x26>
  1249. FLASH_PageErase(address);
  1250. 8000944: 4630 mov r0, r6
  1251. 8000946: f7ff ffb7 bl 80008b8 <FLASH_PageErase>
  1252. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1253. 800094a: f24c 3050 movw r0, #50000 ; 0xc350
  1254. 800094e: f7ff ff31 bl 80007b4 <FLASH_WaitForLastOperation>
  1255. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1256. 8000952: 6923 ldr r3, [r4, #16]
  1257. 8000954: f023 0302 bic.w r3, r3, #2
  1258. 8000958: 6123 str r3, [r4, #16]
  1259. if (status != HAL_OK)
  1260. 800095a: b110 cbz r0, 8000962 <HAL_FLASHEx_Erase+0x86>
  1261. *PageError = address;
  1262. 800095c: f8c8 6000 str.w r6, [r8]
  1263. break;
  1264. 8000960: e7cf b.n 8000902 <HAL_FLASHEx_Erase+0x26>
  1265. address += FLASH_PAGE_SIZE)
  1266. 8000962: f506 6600 add.w r6, r6, #2048 ; 0x800
  1267. 8000966: e7e7 b.n 8000938 <HAL_FLASHEx_Erase+0x5c>
  1268. __HAL_LOCK(&pFlash);
  1269. 8000968: 2002 movs r0, #2
  1270. }
  1271. 800096a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1272. 800096e: bf00 nop
  1273. 8000970: 20000ad8 .word 0x20000ad8
  1274. 8000974: 40022000 .word 0x40022000
  1275. 08000978 <HAL_GPIO_Init>:
  1276. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1277. * the configuration information for the specified GPIO peripheral.
  1278. * @retval None
  1279. */
  1280. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1281. {
  1282. 8000978: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1283. uint32_t position;
  1284. uint32_t ioposition = 0x00U;
  1285. uint32_t iocurrent = 0x00U;
  1286. uint32_t temp = 0x00U;
  1287. uint32_t config = 0x00U;
  1288. 800097c: 2200 movs r2, #0
  1289. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1290. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1291. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1292. /* Configure the port pins */
  1293. for (position = 0U; position < GPIO_NUMBER; position++)
  1294. 800097e: 4616 mov r6, r2
  1295. /*--------------------- EXTI Mode Configuration ------------------------*/
  1296. /* Configure the External Interrupt or event for the current IO */
  1297. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1298. {
  1299. /* Enable AFIO Clock */
  1300. __HAL_RCC_AFIO_CLK_ENABLE();
  1301. 8000980: 4f6c ldr r7, [pc, #432] ; (8000b34 <HAL_GPIO_Init+0x1bc>)
  1302. 8000982: 4b6d ldr r3, [pc, #436] ; (8000b38 <HAL_GPIO_Init+0x1c0>)
  1303. temp = AFIO->EXTICR[position >> 2U];
  1304. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1305. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1306. 8000984: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b40 <HAL_GPIO_Init+0x1c8>
  1307. switch (GPIO_Init->Mode)
  1308. 8000988: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b44 <HAL_GPIO_Init+0x1cc>
  1309. ioposition = (0x01U << position);
  1310. 800098c: f04f 0801 mov.w r8, #1
  1311. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1312. 8000990: 680c ldr r4, [r1, #0]
  1313. ioposition = (0x01U << position);
  1314. 8000992: fa08 f806 lsl.w r8, r8, r6
  1315. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1316. 8000996: ea08 0404 and.w r4, r8, r4
  1317. if (iocurrent == ioposition)
  1318. 800099a: 45a0 cmp r8, r4
  1319. 800099c: f040 8085 bne.w 8000aaa <HAL_GPIO_Init+0x132>
  1320. switch (GPIO_Init->Mode)
  1321. 80009a0: 684d ldr r5, [r1, #4]
  1322. 80009a2: 2d12 cmp r5, #18
  1323. 80009a4: f000 80b7 beq.w 8000b16 <HAL_GPIO_Init+0x19e>
  1324. 80009a8: f200 808d bhi.w 8000ac6 <HAL_GPIO_Init+0x14e>
  1325. 80009ac: 2d02 cmp r5, #2
  1326. 80009ae: f000 80af beq.w 8000b10 <HAL_GPIO_Init+0x198>
  1327. 80009b2: f200 8081 bhi.w 8000ab8 <HAL_GPIO_Init+0x140>
  1328. 80009b6: 2d00 cmp r5, #0
  1329. 80009b8: f000 8091 beq.w 8000ade <HAL_GPIO_Init+0x166>
  1330. 80009bc: 2d01 cmp r5, #1
  1331. 80009be: f000 80a5 beq.w 8000b0c <HAL_GPIO_Init+0x194>
  1332. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1333. 80009c2: f04f 090f mov.w r9, #15
  1334. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1335. 80009c6: 2cff cmp r4, #255 ; 0xff
  1336. 80009c8: bf93 iteet ls
  1337. 80009ca: 4682 movls sl, r0
  1338. 80009cc: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1339. 80009d0: 3d08 subhi r5, #8
  1340. 80009d2: f8d0 b000 ldrls.w fp, [r0]
  1341. 80009d6: bf92 itee ls
  1342. 80009d8: 00b5 lslls r5, r6, #2
  1343. 80009da: f8d0 b004 ldrhi.w fp, [r0, #4]
  1344. 80009de: 00ad lslhi r5, r5, #2
  1345. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1346. 80009e0: fa09 f805 lsl.w r8, r9, r5
  1347. 80009e4: ea2b 0808 bic.w r8, fp, r8
  1348. 80009e8: fa02 f505 lsl.w r5, r2, r5
  1349. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1350. 80009ec: bf88 it hi
  1351. 80009ee: f100 0a04 addhi.w sl, r0, #4
  1352. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1353. 80009f2: ea48 0505 orr.w r5, r8, r5
  1354. 80009f6: f8ca 5000 str.w r5, [sl]
  1355. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1356. 80009fa: f8d1 a004 ldr.w sl, [r1, #4]
  1357. 80009fe: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1358. 8000a02: d052 beq.n 8000aaa <HAL_GPIO_Init+0x132>
  1359. __HAL_RCC_AFIO_CLK_ENABLE();
  1360. 8000a04: 69bd ldr r5, [r7, #24]
  1361. 8000a06: f026 0803 bic.w r8, r6, #3
  1362. 8000a0a: f045 0501 orr.w r5, r5, #1
  1363. 8000a0e: 61bd str r5, [r7, #24]
  1364. 8000a10: 69bd ldr r5, [r7, #24]
  1365. 8000a12: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1366. 8000a16: f005 0501 and.w r5, r5, #1
  1367. 8000a1a: 9501 str r5, [sp, #4]
  1368. 8000a1c: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1369. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1370. 8000a20: f006 0b03 and.w fp, r6, #3
  1371. __HAL_RCC_AFIO_CLK_ENABLE();
  1372. 8000a24: 9d01 ldr r5, [sp, #4]
  1373. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1374. 8000a26: ea4f 0b8b mov.w fp, fp, lsl #2
  1375. temp = AFIO->EXTICR[position >> 2U];
  1376. 8000a2a: f8d8 5008 ldr.w r5, [r8, #8]
  1377. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1378. 8000a2e: fa09 f90b lsl.w r9, r9, fp
  1379. 8000a32: ea25 0909 bic.w r9, r5, r9
  1380. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1381. 8000a36: 4d41 ldr r5, [pc, #260] ; (8000b3c <HAL_GPIO_Init+0x1c4>)
  1382. 8000a38: 42a8 cmp r0, r5
  1383. 8000a3a: d071 beq.n 8000b20 <HAL_GPIO_Init+0x1a8>
  1384. 8000a3c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1385. 8000a40: 42a8 cmp r0, r5
  1386. 8000a42: d06f beq.n 8000b24 <HAL_GPIO_Init+0x1ac>
  1387. 8000a44: f505 6580 add.w r5, r5, #1024 ; 0x400
  1388. 8000a48: 42a8 cmp r0, r5
  1389. 8000a4a: d06d beq.n 8000b28 <HAL_GPIO_Init+0x1b0>
  1390. 8000a4c: f505 6580 add.w r5, r5, #1024 ; 0x400
  1391. 8000a50: 42a8 cmp r0, r5
  1392. 8000a52: d06b beq.n 8000b2c <HAL_GPIO_Init+0x1b4>
  1393. 8000a54: f505 6580 add.w r5, r5, #1024 ; 0x400
  1394. 8000a58: 42a8 cmp r0, r5
  1395. 8000a5a: d069 beq.n 8000b30 <HAL_GPIO_Init+0x1b8>
  1396. 8000a5c: 4570 cmp r0, lr
  1397. 8000a5e: bf0c ite eq
  1398. 8000a60: 2505 moveq r5, #5
  1399. 8000a62: 2506 movne r5, #6
  1400. 8000a64: fa05 f50b lsl.w r5, r5, fp
  1401. 8000a68: ea45 0509 orr.w r5, r5, r9
  1402. AFIO->EXTICR[position >> 2U] = temp;
  1403. 8000a6c: f8c8 5008 str.w r5, [r8, #8]
  1404. /* Configure the interrupt mask */
  1405. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1406. {
  1407. SET_BIT(EXTI->IMR, iocurrent);
  1408. 8000a70: 681d ldr r5, [r3, #0]
  1409. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1410. 8000a72: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1411. SET_BIT(EXTI->IMR, iocurrent);
  1412. 8000a76: bf14 ite ne
  1413. 8000a78: 4325 orrne r5, r4
  1414. }
  1415. else
  1416. {
  1417. CLEAR_BIT(EXTI->IMR, iocurrent);
  1418. 8000a7a: 43a5 biceq r5, r4
  1419. 8000a7c: 601d str r5, [r3, #0]
  1420. }
  1421. /* Configure the event mask */
  1422. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1423. {
  1424. SET_BIT(EXTI->EMR, iocurrent);
  1425. 8000a7e: 685d ldr r5, [r3, #4]
  1426. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1427. 8000a80: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1428. SET_BIT(EXTI->EMR, iocurrent);
  1429. 8000a84: bf14 ite ne
  1430. 8000a86: 4325 orrne r5, r4
  1431. }
  1432. else
  1433. {
  1434. CLEAR_BIT(EXTI->EMR, iocurrent);
  1435. 8000a88: 43a5 biceq r5, r4
  1436. 8000a8a: 605d str r5, [r3, #4]
  1437. }
  1438. /* Enable or disable the rising trigger */
  1439. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1440. {
  1441. SET_BIT(EXTI->RTSR, iocurrent);
  1442. 8000a8c: 689d ldr r5, [r3, #8]
  1443. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1444. 8000a8e: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1445. SET_BIT(EXTI->RTSR, iocurrent);
  1446. 8000a92: bf14 ite ne
  1447. 8000a94: 4325 orrne r5, r4
  1448. }
  1449. else
  1450. {
  1451. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1452. 8000a96: 43a5 biceq r5, r4
  1453. 8000a98: 609d str r5, [r3, #8]
  1454. }
  1455. /* Enable or disable the falling trigger */
  1456. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1457. {
  1458. SET_BIT(EXTI->FTSR, iocurrent);
  1459. 8000a9a: 68dd ldr r5, [r3, #12]
  1460. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1461. 8000a9c: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1462. SET_BIT(EXTI->FTSR, iocurrent);
  1463. 8000aa0: bf14 ite ne
  1464. 8000aa2: 432c orrne r4, r5
  1465. }
  1466. else
  1467. {
  1468. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1469. 8000aa4: ea25 0404 biceq.w r4, r5, r4
  1470. 8000aa8: 60dc str r4, [r3, #12]
  1471. for (position = 0U; position < GPIO_NUMBER; position++)
  1472. 8000aaa: 3601 adds r6, #1
  1473. 8000aac: 2e10 cmp r6, #16
  1474. 8000aae: f47f af6d bne.w 800098c <HAL_GPIO_Init+0x14>
  1475. }
  1476. }
  1477. }
  1478. }
  1479. }
  1480. 8000ab2: b003 add sp, #12
  1481. 8000ab4: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1482. switch (GPIO_Init->Mode)
  1483. 8000ab8: 2d03 cmp r5, #3
  1484. 8000aba: d025 beq.n 8000b08 <HAL_GPIO_Init+0x190>
  1485. 8000abc: 2d11 cmp r5, #17
  1486. 8000abe: d180 bne.n 80009c2 <HAL_GPIO_Init+0x4a>
  1487. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1488. 8000ac0: 68ca ldr r2, [r1, #12]
  1489. 8000ac2: 3204 adds r2, #4
  1490. break;
  1491. 8000ac4: e77d b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1492. switch (GPIO_Init->Mode)
  1493. 8000ac6: 4565 cmp r5, ip
  1494. 8000ac8: d009 beq.n 8000ade <HAL_GPIO_Init+0x166>
  1495. 8000aca: d812 bhi.n 8000af2 <HAL_GPIO_Init+0x17a>
  1496. 8000acc: f8df 9078 ldr.w r9, [pc, #120] ; 8000b48 <HAL_GPIO_Init+0x1d0>
  1497. 8000ad0: 454d cmp r5, r9
  1498. 8000ad2: d004 beq.n 8000ade <HAL_GPIO_Init+0x166>
  1499. 8000ad4: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1500. 8000ad8: 454d cmp r5, r9
  1501. 8000ada: f47f af72 bne.w 80009c2 <HAL_GPIO_Init+0x4a>
  1502. if (GPIO_Init->Pull == GPIO_NOPULL)
  1503. 8000ade: 688a ldr r2, [r1, #8]
  1504. 8000ae0: b1e2 cbz r2, 8000b1c <HAL_GPIO_Init+0x1a4>
  1505. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1506. 8000ae2: 2a01 cmp r2, #1
  1507. GPIOx->BSRR = ioposition;
  1508. 8000ae4: bf0c ite eq
  1509. 8000ae6: f8c0 8010 streq.w r8, [r0, #16]
  1510. GPIOx->BRR = ioposition;
  1511. 8000aea: f8c0 8014 strne.w r8, [r0, #20]
  1512. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1513. 8000aee: 2208 movs r2, #8
  1514. 8000af0: e767 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1515. switch (GPIO_Init->Mode)
  1516. 8000af2: f8df 9058 ldr.w r9, [pc, #88] ; 8000b4c <HAL_GPIO_Init+0x1d4>
  1517. 8000af6: 454d cmp r5, r9
  1518. 8000af8: d0f1 beq.n 8000ade <HAL_GPIO_Init+0x166>
  1519. 8000afa: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1520. 8000afe: 454d cmp r5, r9
  1521. 8000b00: d0ed beq.n 8000ade <HAL_GPIO_Init+0x166>
  1522. 8000b02: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1523. 8000b06: e7e7 b.n 8000ad8 <HAL_GPIO_Init+0x160>
  1524. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1525. 8000b08: 2200 movs r2, #0
  1526. 8000b0a: e75a b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1527. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1528. 8000b0c: 68ca ldr r2, [r1, #12]
  1529. break;
  1530. 8000b0e: e758 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1531. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1532. 8000b10: 68ca ldr r2, [r1, #12]
  1533. 8000b12: 3208 adds r2, #8
  1534. break;
  1535. 8000b14: e755 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1536. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1537. 8000b16: 68ca ldr r2, [r1, #12]
  1538. 8000b18: 320c adds r2, #12
  1539. break;
  1540. 8000b1a: e752 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1541. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1542. 8000b1c: 2204 movs r2, #4
  1543. 8000b1e: e750 b.n 80009c2 <HAL_GPIO_Init+0x4a>
  1544. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1545. 8000b20: 2500 movs r5, #0
  1546. 8000b22: e79f b.n 8000a64 <HAL_GPIO_Init+0xec>
  1547. 8000b24: 2501 movs r5, #1
  1548. 8000b26: e79d b.n 8000a64 <HAL_GPIO_Init+0xec>
  1549. 8000b28: 2502 movs r5, #2
  1550. 8000b2a: e79b b.n 8000a64 <HAL_GPIO_Init+0xec>
  1551. 8000b2c: 2503 movs r5, #3
  1552. 8000b2e: e799 b.n 8000a64 <HAL_GPIO_Init+0xec>
  1553. 8000b30: 2504 movs r5, #4
  1554. 8000b32: e797 b.n 8000a64 <HAL_GPIO_Init+0xec>
  1555. 8000b34: 40021000 .word 0x40021000
  1556. 8000b38: 40010400 .word 0x40010400
  1557. 8000b3c: 40010800 .word 0x40010800
  1558. 8000b40: 40011c00 .word 0x40011c00
  1559. 8000b44: 10210000 .word 0x10210000
  1560. 8000b48: 10110000 .word 0x10110000
  1561. 8000b4c: 10310000 .word 0x10310000
  1562. 08000b50 <HAL_GPIO_WritePin>:
  1563. {
  1564. /* Check the parameters */
  1565. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1566. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1567. if (PinState != GPIO_PIN_RESET)
  1568. 8000b50: b10a cbz r2, 8000b56 <HAL_GPIO_WritePin+0x6>
  1569. {
  1570. GPIOx->BSRR = GPIO_Pin;
  1571. }
  1572. else
  1573. {
  1574. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1575. 8000b52: 6101 str r1, [r0, #16]
  1576. 8000b54: 4770 bx lr
  1577. 8000b56: 0409 lsls r1, r1, #16
  1578. 8000b58: e7fb b.n 8000b52 <HAL_GPIO_WritePin+0x2>
  1579. 08000b5a <HAL_GPIO_TogglePin>:
  1580. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1581. {
  1582. /* Check the parameters */
  1583. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1584. GPIOx->ODR ^= GPIO_Pin;
  1585. 8000b5a: 68c3 ldr r3, [r0, #12]
  1586. 8000b5c: 4059 eors r1, r3
  1587. 8000b5e: 60c1 str r1, [r0, #12]
  1588. 8000b60: 4770 bx lr
  1589. ...
  1590. 08000b64 <HAL_I2C_Init>:
  1591. * @param hi2c: pointer to a I2C_HandleTypeDef structure that contains
  1592. * the configuration information for I2C module
  1593. * @retval HAL status
  1594. */
  1595. HAL_StatusTypeDef HAL_I2C_Init(I2C_HandleTypeDef *hi2c)
  1596. {
  1597. 8000b64: b538 push {r3, r4, r5, lr}
  1598. uint32_t freqrange = 0U;
  1599. uint32_t pclk1 = 0U;
  1600. /* Check the I2C handle allocation */
  1601. if(hi2c == NULL)
  1602. 8000b66: 4604 mov r4, r0
  1603. 8000b68: b908 cbnz r0, 8000b6e <HAL_I2C_Init+0xa>
  1604. {
  1605. return HAL_ERROR;
  1606. 8000b6a: 2001 movs r0, #1
  1607. 8000b6c: bd38 pop {r3, r4, r5, pc}
  1608. assert_param(IS_I2C_DUAL_ADDRESS(hi2c->Init.DualAddressMode));
  1609. assert_param(IS_I2C_OWN_ADDRESS2(hi2c->Init.OwnAddress2));
  1610. assert_param(IS_I2C_GENERAL_CALL(hi2c->Init.GeneralCallMode));
  1611. assert_param(IS_I2C_NO_STRETCH(hi2c->Init.NoStretchMode));
  1612. if(hi2c->State == HAL_I2C_STATE_RESET)
  1613. 8000b6e: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  1614. 8000b72: f003 02ff and.w r2, r3, #255 ; 0xff
  1615. 8000b76: b91b cbnz r3, 8000b80 <HAL_I2C_Init+0x1c>
  1616. {
  1617. /* Allocate lock resource and initialize it */
  1618. hi2c->Lock = HAL_UNLOCKED;
  1619. 8000b78: f880 203c strb.w r2, [r0, #60] ; 0x3c
  1620. /* Init the low level hardware : GPIO, CLOCK, NVIC */
  1621. HAL_I2C_MspInit(hi2c);
  1622. 8000b7c: f001 fb2e bl 80021dc <HAL_I2C_MspInit>
  1623. }
  1624. hi2c->State = HAL_I2C_STATE_BUSY;
  1625. 8000b80: 2324 movs r3, #36 ; 0x24
  1626. /* Disable the selected I2C peripheral */
  1627. __HAL_I2C_DISABLE(hi2c);
  1628. 8000b82: 6822 ldr r2, [r4, #0]
  1629. hi2c->State = HAL_I2C_STATE_BUSY;
  1630. 8000b84: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1631. __HAL_I2C_DISABLE(hi2c);
  1632. 8000b88: 6813 ldr r3, [r2, #0]
  1633. 8000b8a: f023 0301 bic.w r3, r3, #1
  1634. 8000b8e: 6013 str r3, [r2, #0]
  1635. /* Get PCLK1 frequency */
  1636. pclk1 = HAL_RCC_GetPCLK1Freq();
  1637. 8000b90: f000 fae2 bl 8001158 <HAL_RCC_GetPCLK1Freq>
  1638. /* Check the minimum allowed PCLK1 frequency */
  1639. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1640. 8000b94: 6863 ldr r3, [r4, #4]
  1641. 8000b96: 4a2f ldr r2, [pc, #188] ; (8000c54 <HAL_I2C_Init+0xf0>)
  1642. 8000b98: 4293 cmp r3, r2
  1643. 8000b9a: d830 bhi.n 8000bfe <HAL_I2C_Init+0x9a>
  1644. 8000b9c: 4a2e ldr r2, [pc, #184] ; (8000c58 <HAL_I2C_Init+0xf4>)
  1645. 8000b9e: 4290 cmp r0, r2
  1646. 8000ba0: d9e3 bls.n 8000b6a <HAL_I2C_Init+0x6>
  1647. {
  1648. return HAL_ERROR;
  1649. }
  1650. /* Calculate frequency range */
  1651. freqrange = I2C_FREQRANGE(pclk1);
  1652. 8000ba2: 4a2e ldr r2, [pc, #184] ; (8000c5c <HAL_I2C_Init+0xf8>)
  1653. /*---------------------------- I2Cx CR2 Configuration ----------------------*/
  1654. /* Configure I2Cx: Frequency range */
  1655. hi2c->Instance->CR2 = freqrange;
  1656. 8000ba4: 6821 ldr r1, [r4, #0]
  1657. freqrange = I2C_FREQRANGE(pclk1);
  1658. 8000ba6: fbb0 f2f2 udiv r2, r0, r2
  1659. hi2c->Instance->CR2 = freqrange;
  1660. 8000baa: 604a str r2, [r1, #4]
  1661. /*---------------------------- I2Cx TRISE Configuration --------------------*/
  1662. /* Configure I2Cx: Rise Time */
  1663. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1664. 8000bac: 3201 adds r2, #1
  1665. 8000bae: 620a str r2, [r1, #32]
  1666. /*---------------------------- I2Cx CCR Configuration ----------------------*/
  1667. /* Configure I2Cx: Speed */
  1668. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1669. 8000bb0: 4a28 ldr r2, [pc, #160] ; (8000c54 <HAL_I2C_Init+0xf0>)
  1670. 8000bb2: 3801 subs r0, #1
  1671. 8000bb4: 4293 cmp r3, r2
  1672. 8000bb6: d832 bhi.n 8000c1e <HAL_I2C_Init+0xba>
  1673. 8000bb8: 005b lsls r3, r3, #1
  1674. 8000bba: fbb0 f0f3 udiv r0, r0, r3
  1675. 8000bbe: 1c43 adds r3, r0, #1
  1676. 8000bc0: f3c3 030b ubfx r3, r3, #0, #12
  1677. 8000bc4: 2b04 cmp r3, #4
  1678. 8000bc6: bf38 it cc
  1679. 8000bc8: 2304 movcc r3, #4
  1680. 8000bca: 61cb str r3, [r1, #28]
  1681. /*---------------------------- I2Cx CR1 Configuration ----------------------*/
  1682. /* Configure I2Cx: Generalcall and NoStretch mode */
  1683. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1684. 8000bcc: 6a22 ldr r2, [r4, #32]
  1685. 8000bce: 69e3 ldr r3, [r4, #28]
  1686. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1687. /* Enable the selected I2C peripheral */
  1688. __HAL_I2C_ENABLE(hi2c);
  1689. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1690. 8000bd0: 2000 movs r0, #0
  1691. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1692. 8000bd2: 4313 orrs r3, r2
  1693. 8000bd4: 600b str r3, [r1, #0]
  1694. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  1695. 8000bd6: 68e2 ldr r2, [r4, #12]
  1696. 8000bd8: 6923 ldr r3, [r4, #16]
  1697. 8000bda: 4313 orrs r3, r2
  1698. 8000bdc: 608b str r3, [r1, #8]
  1699. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1700. 8000bde: 69a2 ldr r2, [r4, #24]
  1701. 8000be0: 6963 ldr r3, [r4, #20]
  1702. 8000be2: 4313 orrs r3, r2
  1703. 8000be4: 60cb str r3, [r1, #12]
  1704. __HAL_I2C_ENABLE(hi2c);
  1705. 8000be6: 680b ldr r3, [r1, #0]
  1706. 8000be8: f043 0301 orr.w r3, r3, #1
  1707. 8000bec: 600b str r3, [r1, #0]
  1708. hi2c->State = HAL_I2C_STATE_READY;
  1709. 8000bee: 2320 movs r3, #32
  1710. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1711. 8000bf0: 6420 str r0, [r4, #64] ; 0x40
  1712. hi2c->State = HAL_I2C_STATE_READY;
  1713. 8000bf2: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1714. hi2c->PreviousState = I2C_STATE_NONE;
  1715. 8000bf6: 6320 str r0, [r4, #48] ; 0x30
  1716. hi2c->Mode = HAL_I2C_MODE_NONE;
  1717. 8000bf8: f884 003e strb.w r0, [r4, #62] ; 0x3e
  1718. return HAL_OK;
  1719. 8000bfc: bd38 pop {r3, r4, r5, pc}
  1720. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1721. 8000bfe: 4a18 ldr r2, [pc, #96] ; (8000c60 <HAL_I2C_Init+0xfc>)
  1722. 8000c00: 4290 cmp r0, r2
  1723. 8000c02: d9b2 bls.n 8000b6a <HAL_I2C_Init+0x6>
  1724. freqrange = I2C_FREQRANGE(pclk1);
  1725. 8000c04: 4d15 ldr r5, [pc, #84] ; (8000c5c <HAL_I2C_Init+0xf8>)
  1726. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1727. 8000c06: f44f 7296 mov.w r2, #300 ; 0x12c
  1728. freqrange = I2C_FREQRANGE(pclk1);
  1729. 8000c0a: fbb0 f5f5 udiv r5, r0, r5
  1730. hi2c->Instance->CR2 = freqrange;
  1731. 8000c0e: 6821 ldr r1, [r4, #0]
  1732. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1733. 8000c10: 436a muls r2, r5
  1734. hi2c->Instance->CR2 = freqrange;
  1735. 8000c12: 604d str r5, [r1, #4]
  1736. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1737. 8000c14: f44f 757a mov.w r5, #1000 ; 0x3e8
  1738. 8000c18: fbb2 f2f5 udiv r2, r2, r5
  1739. 8000c1c: e7c6 b.n 8000bac <HAL_I2C_Init+0x48>
  1740. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1741. 8000c1e: 68a2 ldr r2, [r4, #8]
  1742. 8000c20: b952 cbnz r2, 8000c38 <HAL_I2C_Init+0xd4>
  1743. 8000c22: eb03 0343 add.w r3, r3, r3, lsl #1
  1744. 8000c26: fbb0 f0f3 udiv r0, r0, r3
  1745. 8000c2a: 1c43 adds r3, r0, #1
  1746. 8000c2c: f3c3 030b ubfx r3, r3, #0, #12
  1747. 8000c30: b16b cbz r3, 8000c4e <HAL_I2C_Init+0xea>
  1748. 8000c32: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  1749. 8000c36: e7c8 b.n 8000bca <HAL_I2C_Init+0x66>
  1750. 8000c38: 2219 movs r2, #25
  1751. 8000c3a: 4353 muls r3, r2
  1752. 8000c3c: fbb0 f0f3 udiv r0, r0, r3
  1753. 8000c40: 1c43 adds r3, r0, #1
  1754. 8000c42: f3c3 030b ubfx r3, r3, #0, #12
  1755. 8000c46: b113 cbz r3, 8000c4e <HAL_I2C_Init+0xea>
  1756. 8000c48: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  1757. 8000c4c: e7bd b.n 8000bca <HAL_I2C_Init+0x66>
  1758. 8000c4e: 2301 movs r3, #1
  1759. 8000c50: e7bb b.n 8000bca <HAL_I2C_Init+0x66>
  1760. 8000c52: bf00 nop
  1761. 8000c54: 000186a0 .word 0x000186a0
  1762. 8000c58: 001e847f .word 0x001e847f
  1763. 8000c5c: 000f4240 .word 0x000f4240
  1764. 8000c60: 003d08ff .word 0x003d08ff
  1765. 08000c64 <HAL_RCC_OscConfig>:
  1766. /* Check the parameters */
  1767. assert_param(RCC_OscInitStruct != NULL);
  1768. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1769. /*------------------------------- HSE Configuration ------------------------*/
  1770. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1771. 8000c64: 6803 ldr r3, [r0, #0]
  1772. {
  1773. 8000c66: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1774. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1775. 8000c6a: 07db lsls r3, r3, #31
  1776. {
  1777. 8000c6c: 4605 mov r5, r0
  1778. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1779. 8000c6e: d410 bmi.n 8000c92 <HAL_RCC_OscConfig+0x2e>
  1780. }
  1781. }
  1782. }
  1783. }
  1784. /*----------------------------- HSI Configuration --------------------------*/
  1785. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1786. 8000c70: 682b ldr r3, [r5, #0]
  1787. 8000c72: 079f lsls r7, r3, #30
  1788. 8000c74: d45e bmi.n 8000d34 <HAL_RCC_OscConfig+0xd0>
  1789. }
  1790. }
  1791. }
  1792. }
  1793. /*------------------------------ LSI Configuration -------------------------*/
  1794. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1795. 8000c76: 682b ldr r3, [r5, #0]
  1796. 8000c78: 0719 lsls r1, r3, #28
  1797. 8000c7a: f100 8095 bmi.w 8000da8 <HAL_RCC_OscConfig+0x144>
  1798. }
  1799. }
  1800. }
  1801. }
  1802. /*------------------------------ LSE Configuration -------------------------*/
  1803. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1804. 8000c7e: 682b ldr r3, [r5, #0]
  1805. 8000c80: 075a lsls r2, r3, #29
  1806. 8000c82: f100 80bf bmi.w 8000e04 <HAL_RCC_OscConfig+0x1a0>
  1807. #endif /* RCC_CR_PLL2ON */
  1808. /*-------------------------------- PLL Configuration -----------------------*/
  1809. /* Check the parameters */
  1810. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1811. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1812. 8000c86: 69ea ldr r2, [r5, #28]
  1813. 8000c88: 2a00 cmp r2, #0
  1814. 8000c8a: f040 812d bne.w 8000ee8 <HAL_RCC_OscConfig+0x284>
  1815. {
  1816. return HAL_ERROR;
  1817. }
  1818. }
  1819. return HAL_OK;
  1820. 8000c8e: 2000 movs r0, #0
  1821. 8000c90: e014 b.n 8000cbc <HAL_RCC_OscConfig+0x58>
  1822. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1823. 8000c92: 4c90 ldr r4, [pc, #576] ; (8000ed4 <HAL_RCC_OscConfig+0x270>)
  1824. 8000c94: 6863 ldr r3, [r4, #4]
  1825. 8000c96: f003 030c and.w r3, r3, #12
  1826. 8000c9a: 2b04 cmp r3, #4
  1827. 8000c9c: d007 beq.n 8000cae <HAL_RCC_OscConfig+0x4a>
  1828. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1829. 8000c9e: 6863 ldr r3, [r4, #4]
  1830. 8000ca0: f003 030c and.w r3, r3, #12
  1831. 8000ca4: 2b08 cmp r3, #8
  1832. 8000ca6: d10c bne.n 8000cc2 <HAL_RCC_OscConfig+0x5e>
  1833. 8000ca8: 6863 ldr r3, [r4, #4]
  1834. 8000caa: 03de lsls r6, r3, #15
  1835. 8000cac: d509 bpl.n 8000cc2 <HAL_RCC_OscConfig+0x5e>
  1836. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1837. 8000cae: 6823 ldr r3, [r4, #0]
  1838. 8000cb0: 039c lsls r4, r3, #14
  1839. 8000cb2: d5dd bpl.n 8000c70 <HAL_RCC_OscConfig+0xc>
  1840. 8000cb4: 686b ldr r3, [r5, #4]
  1841. 8000cb6: 2b00 cmp r3, #0
  1842. 8000cb8: d1da bne.n 8000c70 <HAL_RCC_OscConfig+0xc>
  1843. return HAL_ERROR;
  1844. 8000cba: 2001 movs r0, #1
  1845. }
  1846. 8000cbc: b002 add sp, #8
  1847. 8000cbe: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1848. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1849. 8000cc2: 686b ldr r3, [r5, #4]
  1850. 8000cc4: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1851. 8000cc8: d110 bne.n 8000cec <HAL_RCC_OscConfig+0x88>
  1852. 8000cca: 6823 ldr r3, [r4, #0]
  1853. 8000ccc: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1854. 8000cd0: 6023 str r3, [r4, #0]
  1855. tickstart = HAL_GetTick();
  1856. 8000cd2: f7ff faf5 bl 80002c0 <HAL_GetTick>
  1857. 8000cd6: 4606 mov r6, r0
  1858. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1859. 8000cd8: 6823 ldr r3, [r4, #0]
  1860. 8000cda: 0398 lsls r0, r3, #14
  1861. 8000cdc: d4c8 bmi.n 8000c70 <HAL_RCC_OscConfig+0xc>
  1862. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1863. 8000cde: f7ff faef bl 80002c0 <HAL_GetTick>
  1864. 8000ce2: 1b80 subs r0, r0, r6
  1865. 8000ce4: 2864 cmp r0, #100 ; 0x64
  1866. 8000ce6: d9f7 bls.n 8000cd8 <HAL_RCC_OscConfig+0x74>
  1867. return HAL_TIMEOUT;
  1868. 8000ce8: 2003 movs r0, #3
  1869. 8000cea: e7e7 b.n 8000cbc <HAL_RCC_OscConfig+0x58>
  1870. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1871. 8000cec: b99b cbnz r3, 8000d16 <HAL_RCC_OscConfig+0xb2>
  1872. 8000cee: 6823 ldr r3, [r4, #0]
  1873. 8000cf0: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1874. 8000cf4: 6023 str r3, [r4, #0]
  1875. 8000cf6: 6823 ldr r3, [r4, #0]
  1876. 8000cf8: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1877. 8000cfc: 6023 str r3, [r4, #0]
  1878. tickstart = HAL_GetTick();
  1879. 8000cfe: f7ff fadf bl 80002c0 <HAL_GetTick>
  1880. 8000d02: 4606 mov r6, r0
  1881. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1882. 8000d04: 6823 ldr r3, [r4, #0]
  1883. 8000d06: 0399 lsls r1, r3, #14
  1884. 8000d08: d5b2 bpl.n 8000c70 <HAL_RCC_OscConfig+0xc>
  1885. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1886. 8000d0a: f7ff fad9 bl 80002c0 <HAL_GetTick>
  1887. 8000d0e: 1b80 subs r0, r0, r6
  1888. 8000d10: 2864 cmp r0, #100 ; 0x64
  1889. 8000d12: d9f7 bls.n 8000d04 <HAL_RCC_OscConfig+0xa0>
  1890. 8000d14: e7e8 b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  1891. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1892. 8000d16: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1893. 8000d1a: 6823 ldr r3, [r4, #0]
  1894. 8000d1c: d103 bne.n 8000d26 <HAL_RCC_OscConfig+0xc2>
  1895. 8000d1e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1896. 8000d22: 6023 str r3, [r4, #0]
  1897. 8000d24: e7d1 b.n 8000cca <HAL_RCC_OscConfig+0x66>
  1898. 8000d26: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1899. 8000d2a: 6023 str r3, [r4, #0]
  1900. 8000d2c: 6823 ldr r3, [r4, #0]
  1901. 8000d2e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1902. 8000d32: e7cd b.n 8000cd0 <HAL_RCC_OscConfig+0x6c>
  1903. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1904. 8000d34: 4c67 ldr r4, [pc, #412] ; (8000ed4 <HAL_RCC_OscConfig+0x270>)
  1905. 8000d36: 6863 ldr r3, [r4, #4]
  1906. 8000d38: f013 0f0c tst.w r3, #12
  1907. 8000d3c: d007 beq.n 8000d4e <HAL_RCC_OscConfig+0xea>
  1908. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1909. 8000d3e: 6863 ldr r3, [r4, #4]
  1910. 8000d40: f003 030c and.w r3, r3, #12
  1911. 8000d44: 2b08 cmp r3, #8
  1912. 8000d46: d110 bne.n 8000d6a <HAL_RCC_OscConfig+0x106>
  1913. 8000d48: 6863 ldr r3, [r4, #4]
  1914. 8000d4a: 03da lsls r2, r3, #15
  1915. 8000d4c: d40d bmi.n 8000d6a <HAL_RCC_OscConfig+0x106>
  1916. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1917. 8000d4e: 6823 ldr r3, [r4, #0]
  1918. 8000d50: 079b lsls r3, r3, #30
  1919. 8000d52: d502 bpl.n 8000d5a <HAL_RCC_OscConfig+0xf6>
  1920. 8000d54: 692b ldr r3, [r5, #16]
  1921. 8000d56: 2b01 cmp r3, #1
  1922. 8000d58: d1af bne.n 8000cba <HAL_RCC_OscConfig+0x56>
  1923. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1924. 8000d5a: 6823 ldr r3, [r4, #0]
  1925. 8000d5c: 696a ldr r2, [r5, #20]
  1926. 8000d5e: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1927. 8000d62: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1928. 8000d66: 6023 str r3, [r4, #0]
  1929. 8000d68: e785 b.n 8000c76 <HAL_RCC_OscConfig+0x12>
  1930. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1931. 8000d6a: 692a ldr r2, [r5, #16]
  1932. 8000d6c: 4b5a ldr r3, [pc, #360] ; (8000ed8 <HAL_RCC_OscConfig+0x274>)
  1933. 8000d6e: b16a cbz r2, 8000d8c <HAL_RCC_OscConfig+0x128>
  1934. __HAL_RCC_HSI_ENABLE();
  1935. 8000d70: 2201 movs r2, #1
  1936. 8000d72: 601a str r2, [r3, #0]
  1937. tickstart = HAL_GetTick();
  1938. 8000d74: f7ff faa4 bl 80002c0 <HAL_GetTick>
  1939. 8000d78: 4606 mov r6, r0
  1940. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1941. 8000d7a: 6823 ldr r3, [r4, #0]
  1942. 8000d7c: 079f lsls r7, r3, #30
  1943. 8000d7e: d4ec bmi.n 8000d5a <HAL_RCC_OscConfig+0xf6>
  1944. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1945. 8000d80: f7ff fa9e bl 80002c0 <HAL_GetTick>
  1946. 8000d84: 1b80 subs r0, r0, r6
  1947. 8000d86: 2802 cmp r0, #2
  1948. 8000d88: d9f7 bls.n 8000d7a <HAL_RCC_OscConfig+0x116>
  1949. 8000d8a: e7ad b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  1950. __HAL_RCC_HSI_DISABLE();
  1951. 8000d8c: 601a str r2, [r3, #0]
  1952. tickstart = HAL_GetTick();
  1953. 8000d8e: f7ff fa97 bl 80002c0 <HAL_GetTick>
  1954. 8000d92: 4606 mov r6, r0
  1955. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1956. 8000d94: 6823 ldr r3, [r4, #0]
  1957. 8000d96: 0798 lsls r0, r3, #30
  1958. 8000d98: f57f af6d bpl.w 8000c76 <HAL_RCC_OscConfig+0x12>
  1959. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1960. 8000d9c: f7ff fa90 bl 80002c0 <HAL_GetTick>
  1961. 8000da0: 1b80 subs r0, r0, r6
  1962. 8000da2: 2802 cmp r0, #2
  1963. 8000da4: d9f6 bls.n 8000d94 <HAL_RCC_OscConfig+0x130>
  1964. 8000da6: e79f b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  1965. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1966. 8000da8: 69aa ldr r2, [r5, #24]
  1967. 8000daa: 4c4a ldr r4, [pc, #296] ; (8000ed4 <HAL_RCC_OscConfig+0x270>)
  1968. 8000dac: 4b4b ldr r3, [pc, #300] ; (8000edc <HAL_RCC_OscConfig+0x278>)
  1969. 8000dae: b1da cbz r2, 8000de8 <HAL_RCC_OscConfig+0x184>
  1970. __HAL_RCC_LSI_ENABLE();
  1971. 8000db0: 2201 movs r2, #1
  1972. 8000db2: 601a str r2, [r3, #0]
  1973. tickstart = HAL_GetTick();
  1974. 8000db4: f7ff fa84 bl 80002c0 <HAL_GetTick>
  1975. 8000db8: 4606 mov r6, r0
  1976. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1977. 8000dba: 6a63 ldr r3, [r4, #36] ; 0x24
  1978. 8000dbc: 079b lsls r3, r3, #30
  1979. 8000dbe: d50d bpl.n 8000ddc <HAL_RCC_OscConfig+0x178>
  1980. * @param mdelay: specifies the delay time length, in milliseconds.
  1981. * @retval None
  1982. */
  1983. static void RCC_Delay(uint32_t mdelay)
  1984. {
  1985. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1986. 8000dc0: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1987. 8000dc4: 4b46 ldr r3, [pc, #280] ; (8000ee0 <HAL_RCC_OscConfig+0x27c>)
  1988. 8000dc6: 681b ldr r3, [r3, #0]
  1989. 8000dc8: fbb3 f3f2 udiv r3, r3, r2
  1990. 8000dcc: 9301 str r3, [sp, #4]
  1991. \brief No Operation
  1992. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  1993. */
  1994. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  1995. {
  1996. __ASM volatile ("nop");
  1997. 8000dce: bf00 nop
  1998. do
  1999. {
  2000. __NOP();
  2001. }
  2002. while (Delay --);
  2003. 8000dd0: 9b01 ldr r3, [sp, #4]
  2004. 8000dd2: 1e5a subs r2, r3, #1
  2005. 8000dd4: 9201 str r2, [sp, #4]
  2006. 8000dd6: 2b00 cmp r3, #0
  2007. 8000dd8: d1f9 bne.n 8000dce <HAL_RCC_OscConfig+0x16a>
  2008. 8000dda: e750 b.n 8000c7e <HAL_RCC_OscConfig+0x1a>
  2009. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2010. 8000ddc: f7ff fa70 bl 80002c0 <HAL_GetTick>
  2011. 8000de0: 1b80 subs r0, r0, r6
  2012. 8000de2: 2802 cmp r0, #2
  2013. 8000de4: d9e9 bls.n 8000dba <HAL_RCC_OscConfig+0x156>
  2014. 8000de6: e77f b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2015. __HAL_RCC_LSI_DISABLE();
  2016. 8000de8: 601a str r2, [r3, #0]
  2017. tickstart = HAL_GetTick();
  2018. 8000dea: f7ff fa69 bl 80002c0 <HAL_GetTick>
  2019. 8000dee: 4606 mov r6, r0
  2020. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  2021. 8000df0: 6a63 ldr r3, [r4, #36] ; 0x24
  2022. 8000df2: 079f lsls r7, r3, #30
  2023. 8000df4: f57f af43 bpl.w 8000c7e <HAL_RCC_OscConfig+0x1a>
  2024. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2025. 8000df8: f7ff fa62 bl 80002c0 <HAL_GetTick>
  2026. 8000dfc: 1b80 subs r0, r0, r6
  2027. 8000dfe: 2802 cmp r0, #2
  2028. 8000e00: d9f6 bls.n 8000df0 <HAL_RCC_OscConfig+0x18c>
  2029. 8000e02: e771 b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2030. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  2031. 8000e04: 4c33 ldr r4, [pc, #204] ; (8000ed4 <HAL_RCC_OscConfig+0x270>)
  2032. 8000e06: 69e3 ldr r3, [r4, #28]
  2033. 8000e08: 00d8 lsls r0, r3, #3
  2034. 8000e0a: d424 bmi.n 8000e56 <HAL_RCC_OscConfig+0x1f2>
  2035. pwrclkchanged = SET;
  2036. 8000e0c: 2701 movs r7, #1
  2037. __HAL_RCC_PWR_CLK_ENABLE();
  2038. 8000e0e: 69e3 ldr r3, [r4, #28]
  2039. 8000e10: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2040. 8000e14: 61e3 str r3, [r4, #28]
  2041. 8000e16: 69e3 ldr r3, [r4, #28]
  2042. 8000e18: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2043. 8000e1c: 9300 str r3, [sp, #0]
  2044. 8000e1e: 9b00 ldr r3, [sp, #0]
  2045. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2046. 8000e20: 4e30 ldr r6, [pc, #192] ; (8000ee4 <HAL_RCC_OscConfig+0x280>)
  2047. 8000e22: 6833 ldr r3, [r6, #0]
  2048. 8000e24: 05d9 lsls r1, r3, #23
  2049. 8000e26: d518 bpl.n 8000e5a <HAL_RCC_OscConfig+0x1f6>
  2050. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2051. 8000e28: 68eb ldr r3, [r5, #12]
  2052. 8000e2a: 2b01 cmp r3, #1
  2053. 8000e2c: d126 bne.n 8000e7c <HAL_RCC_OscConfig+0x218>
  2054. 8000e2e: 6a23 ldr r3, [r4, #32]
  2055. 8000e30: f043 0301 orr.w r3, r3, #1
  2056. 8000e34: 6223 str r3, [r4, #32]
  2057. tickstart = HAL_GetTick();
  2058. 8000e36: f7ff fa43 bl 80002c0 <HAL_GetTick>
  2059. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2060. 8000e3a: f241 3688 movw r6, #5000 ; 0x1388
  2061. tickstart = HAL_GetTick();
  2062. 8000e3e: 4680 mov r8, r0
  2063. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2064. 8000e40: 6a23 ldr r3, [r4, #32]
  2065. 8000e42: 079b lsls r3, r3, #30
  2066. 8000e44: d53f bpl.n 8000ec6 <HAL_RCC_OscConfig+0x262>
  2067. if(pwrclkchanged == SET)
  2068. 8000e46: 2f00 cmp r7, #0
  2069. 8000e48: f43f af1d beq.w 8000c86 <HAL_RCC_OscConfig+0x22>
  2070. __HAL_RCC_PWR_CLK_DISABLE();
  2071. 8000e4c: 69e3 ldr r3, [r4, #28]
  2072. 8000e4e: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2073. 8000e52: 61e3 str r3, [r4, #28]
  2074. 8000e54: e717 b.n 8000c86 <HAL_RCC_OscConfig+0x22>
  2075. FlagStatus pwrclkchanged = RESET;
  2076. 8000e56: 2700 movs r7, #0
  2077. 8000e58: e7e2 b.n 8000e20 <HAL_RCC_OscConfig+0x1bc>
  2078. SET_BIT(PWR->CR, PWR_CR_DBP);
  2079. 8000e5a: 6833 ldr r3, [r6, #0]
  2080. 8000e5c: f443 7380 orr.w r3, r3, #256 ; 0x100
  2081. 8000e60: 6033 str r3, [r6, #0]
  2082. tickstart = HAL_GetTick();
  2083. 8000e62: f7ff fa2d bl 80002c0 <HAL_GetTick>
  2084. 8000e66: 4680 mov r8, r0
  2085. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2086. 8000e68: 6833 ldr r3, [r6, #0]
  2087. 8000e6a: 05da lsls r2, r3, #23
  2088. 8000e6c: d4dc bmi.n 8000e28 <HAL_RCC_OscConfig+0x1c4>
  2089. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2090. 8000e6e: f7ff fa27 bl 80002c0 <HAL_GetTick>
  2091. 8000e72: eba0 0008 sub.w r0, r0, r8
  2092. 8000e76: 2864 cmp r0, #100 ; 0x64
  2093. 8000e78: d9f6 bls.n 8000e68 <HAL_RCC_OscConfig+0x204>
  2094. 8000e7a: e735 b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2095. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2096. 8000e7c: b9ab cbnz r3, 8000eaa <HAL_RCC_OscConfig+0x246>
  2097. 8000e7e: 6a23 ldr r3, [r4, #32]
  2098. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2099. 8000e80: f241 3888 movw r8, #5000 ; 0x1388
  2100. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2101. 8000e84: f023 0301 bic.w r3, r3, #1
  2102. 8000e88: 6223 str r3, [r4, #32]
  2103. 8000e8a: 6a23 ldr r3, [r4, #32]
  2104. 8000e8c: f023 0304 bic.w r3, r3, #4
  2105. 8000e90: 6223 str r3, [r4, #32]
  2106. tickstart = HAL_GetTick();
  2107. 8000e92: f7ff fa15 bl 80002c0 <HAL_GetTick>
  2108. 8000e96: 4606 mov r6, r0
  2109. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  2110. 8000e98: 6a23 ldr r3, [r4, #32]
  2111. 8000e9a: 0798 lsls r0, r3, #30
  2112. 8000e9c: d5d3 bpl.n 8000e46 <HAL_RCC_OscConfig+0x1e2>
  2113. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2114. 8000e9e: f7ff fa0f bl 80002c0 <HAL_GetTick>
  2115. 8000ea2: 1b80 subs r0, r0, r6
  2116. 8000ea4: 4540 cmp r0, r8
  2117. 8000ea6: d9f7 bls.n 8000e98 <HAL_RCC_OscConfig+0x234>
  2118. 8000ea8: e71e b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2119. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2120. 8000eaa: 2b05 cmp r3, #5
  2121. 8000eac: 6a23 ldr r3, [r4, #32]
  2122. 8000eae: d103 bne.n 8000eb8 <HAL_RCC_OscConfig+0x254>
  2123. 8000eb0: f043 0304 orr.w r3, r3, #4
  2124. 8000eb4: 6223 str r3, [r4, #32]
  2125. 8000eb6: e7ba b.n 8000e2e <HAL_RCC_OscConfig+0x1ca>
  2126. 8000eb8: f023 0301 bic.w r3, r3, #1
  2127. 8000ebc: 6223 str r3, [r4, #32]
  2128. 8000ebe: 6a23 ldr r3, [r4, #32]
  2129. 8000ec0: f023 0304 bic.w r3, r3, #4
  2130. 8000ec4: e7b6 b.n 8000e34 <HAL_RCC_OscConfig+0x1d0>
  2131. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2132. 8000ec6: f7ff f9fb bl 80002c0 <HAL_GetTick>
  2133. 8000eca: eba0 0008 sub.w r0, r0, r8
  2134. 8000ece: 42b0 cmp r0, r6
  2135. 8000ed0: d9b6 bls.n 8000e40 <HAL_RCC_OscConfig+0x1dc>
  2136. 8000ed2: e709 b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2137. 8000ed4: 40021000 .word 0x40021000
  2138. 8000ed8: 42420000 .word 0x42420000
  2139. 8000edc: 42420480 .word 0x42420480
  2140. 8000ee0: 20000218 .word 0x20000218
  2141. 8000ee4: 40007000 .word 0x40007000
  2142. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2143. 8000ee8: 4c22 ldr r4, [pc, #136] ; (8000f74 <HAL_RCC_OscConfig+0x310>)
  2144. 8000eea: 6863 ldr r3, [r4, #4]
  2145. 8000eec: f003 030c and.w r3, r3, #12
  2146. 8000ef0: 2b08 cmp r3, #8
  2147. 8000ef2: f43f aee2 beq.w 8000cba <HAL_RCC_OscConfig+0x56>
  2148. 8000ef6: 2300 movs r3, #0
  2149. 8000ef8: 4e1f ldr r6, [pc, #124] ; (8000f78 <HAL_RCC_OscConfig+0x314>)
  2150. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2151. 8000efa: 2a02 cmp r2, #2
  2152. __HAL_RCC_PLL_DISABLE();
  2153. 8000efc: 6033 str r3, [r6, #0]
  2154. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2155. 8000efe: d12b bne.n 8000f58 <HAL_RCC_OscConfig+0x2f4>
  2156. tickstart = HAL_GetTick();
  2157. 8000f00: f7ff f9de bl 80002c0 <HAL_GetTick>
  2158. 8000f04: 4607 mov r7, r0
  2159. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2160. 8000f06: 6823 ldr r3, [r4, #0]
  2161. 8000f08: 0199 lsls r1, r3, #6
  2162. 8000f0a: d41f bmi.n 8000f4c <HAL_RCC_OscConfig+0x2e8>
  2163. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  2164. 8000f0c: 6a2b ldr r3, [r5, #32]
  2165. 8000f0e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2166. 8000f12: d105 bne.n 8000f20 <HAL_RCC_OscConfig+0x2bc>
  2167. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  2168. 8000f14: 6862 ldr r2, [r4, #4]
  2169. 8000f16: 68a9 ldr r1, [r5, #8]
  2170. 8000f18: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  2171. 8000f1c: 430a orrs r2, r1
  2172. 8000f1e: 6062 str r2, [r4, #4]
  2173. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  2174. 8000f20: 6a69 ldr r1, [r5, #36] ; 0x24
  2175. 8000f22: 6862 ldr r2, [r4, #4]
  2176. 8000f24: 430b orrs r3, r1
  2177. 8000f26: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2178. 8000f2a: 4313 orrs r3, r2
  2179. 8000f2c: 6063 str r3, [r4, #4]
  2180. __HAL_RCC_PLL_ENABLE();
  2181. 8000f2e: 2301 movs r3, #1
  2182. 8000f30: 6033 str r3, [r6, #0]
  2183. tickstart = HAL_GetTick();
  2184. 8000f32: f7ff f9c5 bl 80002c0 <HAL_GetTick>
  2185. 8000f36: 4605 mov r5, r0
  2186. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2187. 8000f38: 6823 ldr r3, [r4, #0]
  2188. 8000f3a: 019a lsls r2, r3, #6
  2189. 8000f3c: f53f aea7 bmi.w 8000c8e <HAL_RCC_OscConfig+0x2a>
  2190. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2191. 8000f40: f7ff f9be bl 80002c0 <HAL_GetTick>
  2192. 8000f44: 1b40 subs r0, r0, r5
  2193. 8000f46: 2802 cmp r0, #2
  2194. 8000f48: d9f6 bls.n 8000f38 <HAL_RCC_OscConfig+0x2d4>
  2195. 8000f4a: e6cd b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2196. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2197. 8000f4c: f7ff f9b8 bl 80002c0 <HAL_GetTick>
  2198. 8000f50: 1bc0 subs r0, r0, r7
  2199. 8000f52: 2802 cmp r0, #2
  2200. 8000f54: d9d7 bls.n 8000f06 <HAL_RCC_OscConfig+0x2a2>
  2201. 8000f56: e6c7 b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2202. tickstart = HAL_GetTick();
  2203. 8000f58: f7ff f9b2 bl 80002c0 <HAL_GetTick>
  2204. 8000f5c: 4605 mov r5, r0
  2205. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2206. 8000f5e: 6823 ldr r3, [r4, #0]
  2207. 8000f60: 019b lsls r3, r3, #6
  2208. 8000f62: f57f ae94 bpl.w 8000c8e <HAL_RCC_OscConfig+0x2a>
  2209. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2210. 8000f66: f7ff f9ab bl 80002c0 <HAL_GetTick>
  2211. 8000f6a: 1b40 subs r0, r0, r5
  2212. 8000f6c: 2802 cmp r0, #2
  2213. 8000f6e: d9f6 bls.n 8000f5e <HAL_RCC_OscConfig+0x2fa>
  2214. 8000f70: e6ba b.n 8000ce8 <HAL_RCC_OscConfig+0x84>
  2215. 8000f72: bf00 nop
  2216. 8000f74: 40021000 .word 0x40021000
  2217. 8000f78: 42420060 .word 0x42420060
  2218. 08000f7c <HAL_RCC_GetSysClockFreq>:
  2219. {
  2220. 8000f7c: b530 push {r4, r5, lr}
  2221. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2222. 8000f7e: 4b19 ldr r3, [pc, #100] ; (8000fe4 <HAL_RCC_GetSysClockFreq+0x68>)
  2223. {
  2224. 8000f80: b087 sub sp, #28
  2225. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2226. 8000f82: ac02 add r4, sp, #8
  2227. 8000f84: f103 0510 add.w r5, r3, #16
  2228. 8000f88: 4622 mov r2, r4
  2229. 8000f8a: 6818 ldr r0, [r3, #0]
  2230. 8000f8c: 6859 ldr r1, [r3, #4]
  2231. 8000f8e: 3308 adds r3, #8
  2232. 8000f90: c203 stmia r2!, {r0, r1}
  2233. 8000f92: 42ab cmp r3, r5
  2234. 8000f94: 4614 mov r4, r2
  2235. 8000f96: d1f7 bne.n 8000f88 <HAL_RCC_GetSysClockFreq+0xc>
  2236. const uint8_t aPredivFactorTable[2] = {1, 2};
  2237. 8000f98: 2301 movs r3, #1
  2238. 8000f9a: f88d 3004 strb.w r3, [sp, #4]
  2239. 8000f9e: 2302 movs r3, #2
  2240. tmpreg = RCC->CFGR;
  2241. 8000fa0: 4911 ldr r1, [pc, #68] ; (8000fe8 <HAL_RCC_GetSysClockFreq+0x6c>)
  2242. const uint8_t aPredivFactorTable[2] = {1, 2};
  2243. 8000fa2: f88d 3005 strb.w r3, [sp, #5]
  2244. tmpreg = RCC->CFGR;
  2245. 8000fa6: 684b ldr r3, [r1, #4]
  2246. switch (tmpreg & RCC_CFGR_SWS)
  2247. 8000fa8: f003 020c and.w r2, r3, #12
  2248. 8000fac: 2a08 cmp r2, #8
  2249. 8000fae: d117 bne.n 8000fe0 <HAL_RCC_GetSysClockFreq+0x64>
  2250. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2251. 8000fb0: f3c3 4283 ubfx r2, r3, #18, #4
  2252. 8000fb4: a806 add r0, sp, #24
  2253. 8000fb6: 4402 add r2, r0
  2254. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2255. 8000fb8: 03db lsls r3, r3, #15
  2256. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2257. 8000fba: f812 2c10 ldrb.w r2, [r2, #-16]
  2258. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2259. 8000fbe: d50c bpl.n 8000fda <HAL_RCC_GetSysClockFreq+0x5e>
  2260. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2261. 8000fc0: 684b ldr r3, [r1, #4]
  2262. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2263. 8000fc2: 480a ldr r0, [pc, #40] ; (8000fec <HAL_RCC_GetSysClockFreq+0x70>)
  2264. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2265. 8000fc4: f3c3 4340 ubfx r3, r3, #17, #1
  2266. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2267. 8000fc8: 4350 muls r0, r2
  2268. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2269. 8000fca: aa06 add r2, sp, #24
  2270. 8000fcc: 4413 add r3, r2
  2271. 8000fce: f813 3c14 ldrb.w r3, [r3, #-20]
  2272. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2273. 8000fd2: fbb0 f0f3 udiv r0, r0, r3
  2274. }
  2275. 8000fd6: b007 add sp, #28
  2276. 8000fd8: bd30 pop {r4, r5, pc}
  2277. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2278. 8000fda: 4805 ldr r0, [pc, #20] ; (8000ff0 <HAL_RCC_GetSysClockFreq+0x74>)
  2279. 8000fdc: 4350 muls r0, r2
  2280. 8000fde: e7fa b.n 8000fd6 <HAL_RCC_GetSysClockFreq+0x5a>
  2281. sysclockfreq = HSE_VALUE;
  2282. 8000fe0: 4802 ldr r0, [pc, #8] ; (8000fec <HAL_RCC_GetSysClockFreq+0x70>)
  2283. return sysclockfreq;
  2284. 8000fe2: e7f8 b.n 8000fd6 <HAL_RCC_GetSysClockFreq+0x5a>
  2285. 8000fe4: 0800368c .word 0x0800368c
  2286. 8000fe8: 40021000 .word 0x40021000
  2287. 8000fec: 007a1200 .word 0x007a1200
  2288. 8000ff0: 003d0900 .word 0x003d0900
  2289. 08000ff4 <HAL_RCC_ClockConfig>:
  2290. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2291. 8000ff4: 4a54 ldr r2, [pc, #336] ; (8001148 <HAL_RCC_ClockConfig+0x154>)
  2292. {
  2293. 8000ff6: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2294. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2295. 8000ffa: 6813 ldr r3, [r2, #0]
  2296. {
  2297. 8000ffc: 4605 mov r5, r0
  2298. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2299. 8000ffe: f003 0307 and.w r3, r3, #7
  2300. 8001002: 428b cmp r3, r1
  2301. {
  2302. 8001004: 460e mov r6, r1
  2303. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2304. 8001006: d32a bcc.n 800105e <HAL_RCC_ClockConfig+0x6a>
  2305. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2306. 8001008: 6829 ldr r1, [r5, #0]
  2307. 800100a: 078c lsls r4, r1, #30
  2308. 800100c: d434 bmi.n 8001078 <HAL_RCC_ClockConfig+0x84>
  2309. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2310. 800100e: 07ca lsls r2, r1, #31
  2311. 8001010: d447 bmi.n 80010a2 <HAL_RCC_ClockConfig+0xae>
  2312. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  2313. 8001012: 4a4d ldr r2, [pc, #308] ; (8001148 <HAL_RCC_ClockConfig+0x154>)
  2314. 8001014: 6813 ldr r3, [r2, #0]
  2315. 8001016: f003 0307 and.w r3, r3, #7
  2316. 800101a: 429e cmp r6, r3
  2317. 800101c: f0c0 8082 bcc.w 8001124 <HAL_RCC_ClockConfig+0x130>
  2318. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2319. 8001020: 682a ldr r2, [r5, #0]
  2320. 8001022: 4c4a ldr r4, [pc, #296] ; (800114c <HAL_RCC_ClockConfig+0x158>)
  2321. 8001024: f012 0f04 tst.w r2, #4
  2322. 8001028: f040 8087 bne.w 800113a <HAL_RCC_ClockConfig+0x146>
  2323. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2324. 800102c: 0713 lsls r3, r2, #28
  2325. 800102e: d506 bpl.n 800103e <HAL_RCC_ClockConfig+0x4a>
  2326. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2327. 8001030: 6863 ldr r3, [r4, #4]
  2328. 8001032: 692a ldr r2, [r5, #16]
  2329. 8001034: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2330. 8001038: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2331. 800103c: 6063 str r3, [r4, #4]
  2332. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  2333. 800103e: f7ff ff9d bl 8000f7c <HAL_RCC_GetSysClockFreq>
  2334. 8001042: 6863 ldr r3, [r4, #4]
  2335. 8001044: 4a42 ldr r2, [pc, #264] ; (8001150 <HAL_RCC_ClockConfig+0x15c>)
  2336. 8001046: f3c3 1303 ubfx r3, r3, #4, #4
  2337. 800104a: 5cd3 ldrb r3, [r2, r3]
  2338. 800104c: 40d8 lsrs r0, r3
  2339. 800104e: 4b41 ldr r3, [pc, #260] ; (8001154 <HAL_RCC_ClockConfig+0x160>)
  2340. 8001050: 6018 str r0, [r3, #0]
  2341. HAL_InitTick (TICK_INT_PRIORITY);
  2342. 8001052: 2000 movs r0, #0
  2343. 8001054: f7ff f8f2 bl 800023c <HAL_InitTick>
  2344. return HAL_OK;
  2345. 8001058: 2000 movs r0, #0
  2346. }
  2347. 800105a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2348. __HAL_FLASH_SET_LATENCY(FLatency);
  2349. 800105e: 6813 ldr r3, [r2, #0]
  2350. 8001060: f023 0307 bic.w r3, r3, #7
  2351. 8001064: 430b orrs r3, r1
  2352. 8001066: 6013 str r3, [r2, #0]
  2353. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2354. 8001068: 6813 ldr r3, [r2, #0]
  2355. 800106a: f003 0307 and.w r3, r3, #7
  2356. 800106e: 4299 cmp r1, r3
  2357. 8001070: d0ca beq.n 8001008 <HAL_RCC_ClockConfig+0x14>
  2358. return HAL_ERROR;
  2359. 8001072: 2001 movs r0, #1
  2360. 8001074: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2361. 8001078: 4b34 ldr r3, [pc, #208] ; (800114c <HAL_RCC_ClockConfig+0x158>)
  2362. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2363. 800107a: f011 0f04 tst.w r1, #4
  2364. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2365. 800107e: bf1e ittt ne
  2366. 8001080: 685a ldrne r2, [r3, #4]
  2367. 8001082: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2368. 8001086: 605a strne r2, [r3, #4]
  2369. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2370. 8001088: 0708 lsls r0, r1, #28
  2371. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2372. 800108a: bf42 ittt mi
  2373. 800108c: 685a ldrmi r2, [r3, #4]
  2374. 800108e: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2375. 8001092: 605a strmi r2, [r3, #4]
  2376. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2377. 8001094: 685a ldr r2, [r3, #4]
  2378. 8001096: 68a8 ldr r0, [r5, #8]
  2379. 8001098: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2380. 800109c: 4302 orrs r2, r0
  2381. 800109e: 605a str r2, [r3, #4]
  2382. 80010a0: e7b5 b.n 800100e <HAL_RCC_ClockConfig+0x1a>
  2383. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2384. 80010a2: 686a ldr r2, [r5, #4]
  2385. 80010a4: 4c29 ldr r4, [pc, #164] ; (800114c <HAL_RCC_ClockConfig+0x158>)
  2386. 80010a6: 2a01 cmp r2, #1
  2387. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2388. 80010a8: 6823 ldr r3, [r4, #0]
  2389. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2390. 80010aa: d11c bne.n 80010e6 <HAL_RCC_ClockConfig+0xf2>
  2391. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2392. 80010ac: f413 3f00 tst.w r3, #131072 ; 0x20000
  2393. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2394. 80010b0: d0df beq.n 8001072 <HAL_RCC_ClockConfig+0x7e>
  2395. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2396. 80010b2: 6863 ldr r3, [r4, #4]
  2397. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2398. 80010b4: f241 3888 movw r8, #5000 ; 0x1388
  2399. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2400. 80010b8: f023 0303 bic.w r3, r3, #3
  2401. 80010bc: 4313 orrs r3, r2
  2402. 80010be: 6063 str r3, [r4, #4]
  2403. tickstart = HAL_GetTick();
  2404. 80010c0: f7ff f8fe bl 80002c0 <HAL_GetTick>
  2405. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2406. 80010c4: 686b ldr r3, [r5, #4]
  2407. tickstart = HAL_GetTick();
  2408. 80010c6: 4607 mov r7, r0
  2409. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2410. 80010c8: 2b01 cmp r3, #1
  2411. 80010ca: d114 bne.n 80010f6 <HAL_RCC_ClockConfig+0x102>
  2412. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  2413. 80010cc: 6863 ldr r3, [r4, #4]
  2414. 80010ce: f003 030c and.w r3, r3, #12
  2415. 80010d2: 2b04 cmp r3, #4
  2416. 80010d4: d09d beq.n 8001012 <HAL_RCC_ClockConfig+0x1e>
  2417. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2418. 80010d6: f7ff f8f3 bl 80002c0 <HAL_GetTick>
  2419. 80010da: 1bc0 subs r0, r0, r7
  2420. 80010dc: 4540 cmp r0, r8
  2421. 80010de: d9f5 bls.n 80010cc <HAL_RCC_ClockConfig+0xd8>
  2422. return HAL_TIMEOUT;
  2423. 80010e0: 2003 movs r0, #3
  2424. 80010e2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2425. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2426. 80010e6: 2a02 cmp r2, #2
  2427. 80010e8: d102 bne.n 80010f0 <HAL_RCC_ClockConfig+0xfc>
  2428. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2429. 80010ea: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2430. 80010ee: e7df b.n 80010b0 <HAL_RCC_ClockConfig+0xbc>
  2431. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2432. 80010f0: f013 0f02 tst.w r3, #2
  2433. 80010f4: e7dc b.n 80010b0 <HAL_RCC_ClockConfig+0xbc>
  2434. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2435. 80010f6: 2b02 cmp r3, #2
  2436. 80010f8: d10f bne.n 800111a <HAL_RCC_ClockConfig+0x126>
  2437. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2438. 80010fa: 6863 ldr r3, [r4, #4]
  2439. 80010fc: f003 030c and.w r3, r3, #12
  2440. 8001100: 2b08 cmp r3, #8
  2441. 8001102: d086 beq.n 8001012 <HAL_RCC_ClockConfig+0x1e>
  2442. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2443. 8001104: f7ff f8dc bl 80002c0 <HAL_GetTick>
  2444. 8001108: 1bc0 subs r0, r0, r7
  2445. 800110a: 4540 cmp r0, r8
  2446. 800110c: d9f5 bls.n 80010fa <HAL_RCC_ClockConfig+0x106>
  2447. 800110e: e7e7 b.n 80010e0 <HAL_RCC_ClockConfig+0xec>
  2448. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2449. 8001110: f7ff f8d6 bl 80002c0 <HAL_GetTick>
  2450. 8001114: 1bc0 subs r0, r0, r7
  2451. 8001116: 4540 cmp r0, r8
  2452. 8001118: d8e2 bhi.n 80010e0 <HAL_RCC_ClockConfig+0xec>
  2453. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  2454. 800111a: 6863 ldr r3, [r4, #4]
  2455. 800111c: f013 0f0c tst.w r3, #12
  2456. 8001120: d1f6 bne.n 8001110 <HAL_RCC_ClockConfig+0x11c>
  2457. 8001122: e776 b.n 8001012 <HAL_RCC_ClockConfig+0x1e>
  2458. __HAL_FLASH_SET_LATENCY(FLatency);
  2459. 8001124: 6813 ldr r3, [r2, #0]
  2460. 8001126: f023 0307 bic.w r3, r3, #7
  2461. 800112a: 4333 orrs r3, r6
  2462. 800112c: 6013 str r3, [r2, #0]
  2463. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2464. 800112e: 6813 ldr r3, [r2, #0]
  2465. 8001130: f003 0307 and.w r3, r3, #7
  2466. 8001134: 429e cmp r6, r3
  2467. 8001136: d19c bne.n 8001072 <HAL_RCC_ClockConfig+0x7e>
  2468. 8001138: e772 b.n 8001020 <HAL_RCC_ClockConfig+0x2c>
  2469. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2470. 800113a: 6863 ldr r3, [r4, #4]
  2471. 800113c: 68e9 ldr r1, [r5, #12]
  2472. 800113e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2473. 8001142: 430b orrs r3, r1
  2474. 8001144: 6063 str r3, [r4, #4]
  2475. 8001146: e771 b.n 800102c <HAL_RCC_ClockConfig+0x38>
  2476. 8001148: 40022000 .word 0x40022000
  2477. 800114c: 40021000 .word 0x40021000
  2478. 8001150: 08003860 .word 0x08003860
  2479. 8001154: 20000218 .word 0x20000218
  2480. 08001158 <HAL_RCC_GetPCLK1Freq>:
  2481. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2482. 8001158: 4b04 ldr r3, [pc, #16] ; (800116c <HAL_RCC_GetPCLK1Freq+0x14>)
  2483. 800115a: 4a05 ldr r2, [pc, #20] ; (8001170 <HAL_RCC_GetPCLK1Freq+0x18>)
  2484. 800115c: 685b ldr r3, [r3, #4]
  2485. 800115e: f3c3 2302 ubfx r3, r3, #8, #3
  2486. 8001162: 5cd3 ldrb r3, [r2, r3]
  2487. 8001164: 4a03 ldr r2, [pc, #12] ; (8001174 <HAL_RCC_GetPCLK1Freq+0x1c>)
  2488. 8001166: 6810 ldr r0, [r2, #0]
  2489. }
  2490. 8001168: 40d8 lsrs r0, r3
  2491. 800116a: 4770 bx lr
  2492. 800116c: 40021000 .word 0x40021000
  2493. 8001170: 08003870 .word 0x08003870
  2494. 8001174: 20000218 .word 0x20000218
  2495. 08001178 <HAL_RCC_GetPCLK2Freq>:
  2496. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2497. 8001178: 4b04 ldr r3, [pc, #16] ; (800118c <HAL_RCC_GetPCLK2Freq+0x14>)
  2498. 800117a: 4a05 ldr r2, [pc, #20] ; (8001190 <HAL_RCC_GetPCLK2Freq+0x18>)
  2499. 800117c: 685b ldr r3, [r3, #4]
  2500. 800117e: f3c3 23c2 ubfx r3, r3, #11, #3
  2501. 8001182: 5cd3 ldrb r3, [r2, r3]
  2502. 8001184: 4a03 ldr r2, [pc, #12] ; (8001194 <HAL_RCC_GetPCLK2Freq+0x1c>)
  2503. 8001186: 6810 ldr r0, [r2, #0]
  2504. }
  2505. 8001188: 40d8 lsrs r0, r3
  2506. 800118a: 4770 bx lr
  2507. 800118c: 40021000 .word 0x40021000
  2508. 8001190: 08003870 .word 0x08003870
  2509. 8001194: 20000218 .word 0x20000218
  2510. 08001198 <HAL_TIM_Base_Start_IT>:
  2511. {
  2512. /* Check the parameters */
  2513. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2514. /* Enable the TIM Update interrupt */
  2515. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2516. 8001198: 6803 ldr r3, [r0, #0]
  2517. /* Enable the Peripheral */
  2518. __HAL_TIM_ENABLE(htim);
  2519. /* Return function status */
  2520. return HAL_OK;
  2521. }
  2522. 800119a: 2000 movs r0, #0
  2523. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2524. 800119c: 68da ldr r2, [r3, #12]
  2525. 800119e: f042 0201 orr.w r2, r2, #1
  2526. 80011a2: 60da str r2, [r3, #12]
  2527. __HAL_TIM_ENABLE(htim);
  2528. 80011a4: 681a ldr r2, [r3, #0]
  2529. 80011a6: f042 0201 orr.w r2, r2, #1
  2530. 80011aa: 601a str r2, [r3, #0]
  2531. }
  2532. 80011ac: 4770 bx lr
  2533. 080011ae <HAL_TIM_OC_DelayElapsedCallback>:
  2534. 80011ae: 4770 bx lr
  2535. 080011b0 <HAL_TIM_IC_CaptureCallback>:
  2536. 80011b0: 4770 bx lr
  2537. 080011b2 <HAL_TIM_PWM_PulseFinishedCallback>:
  2538. 80011b2: 4770 bx lr
  2539. 080011b4 <HAL_TIM_TriggerCallback>:
  2540. 80011b4: 4770 bx lr
  2541. 080011b6 <HAL_TIM_IRQHandler>:
  2542. * @retval None
  2543. */
  2544. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2545. {
  2546. /* Capture compare 1 event */
  2547. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2548. 80011b6: 6803 ldr r3, [r0, #0]
  2549. {
  2550. 80011b8: b510 push {r4, lr}
  2551. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2552. 80011ba: 691a ldr r2, [r3, #16]
  2553. {
  2554. 80011bc: 4604 mov r4, r0
  2555. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2556. 80011be: 0791 lsls r1, r2, #30
  2557. 80011c0: d50e bpl.n 80011e0 <HAL_TIM_IRQHandler+0x2a>
  2558. {
  2559. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2560. 80011c2: 68da ldr r2, [r3, #12]
  2561. 80011c4: 0792 lsls r2, r2, #30
  2562. 80011c6: d50b bpl.n 80011e0 <HAL_TIM_IRQHandler+0x2a>
  2563. {
  2564. {
  2565. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2566. 80011c8: f06f 0202 mvn.w r2, #2
  2567. 80011cc: 611a str r2, [r3, #16]
  2568. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2569. 80011ce: 2201 movs r2, #1
  2570. /* Input capture event */
  2571. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2572. 80011d0: 699b ldr r3, [r3, #24]
  2573. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2574. 80011d2: 7702 strb r2, [r0, #28]
  2575. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2576. 80011d4: 079b lsls r3, r3, #30
  2577. 80011d6: d077 beq.n 80012c8 <HAL_TIM_IRQHandler+0x112>
  2578. {
  2579. HAL_TIM_IC_CaptureCallback(htim);
  2580. 80011d8: f7ff ffea bl 80011b0 <HAL_TIM_IC_CaptureCallback>
  2581. else
  2582. {
  2583. HAL_TIM_OC_DelayElapsedCallback(htim);
  2584. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2585. }
  2586. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2587. 80011dc: 2300 movs r3, #0
  2588. 80011de: 7723 strb r3, [r4, #28]
  2589. }
  2590. }
  2591. }
  2592. /* Capture compare 2 event */
  2593. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2594. 80011e0: 6823 ldr r3, [r4, #0]
  2595. 80011e2: 691a ldr r2, [r3, #16]
  2596. 80011e4: 0750 lsls r0, r2, #29
  2597. 80011e6: d510 bpl.n 800120a <HAL_TIM_IRQHandler+0x54>
  2598. {
  2599. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2600. 80011e8: 68da ldr r2, [r3, #12]
  2601. 80011ea: 0751 lsls r1, r2, #29
  2602. 80011ec: d50d bpl.n 800120a <HAL_TIM_IRQHandler+0x54>
  2603. {
  2604. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2605. 80011ee: f06f 0204 mvn.w r2, #4
  2606. 80011f2: 611a str r2, [r3, #16]
  2607. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2608. 80011f4: 2202 movs r2, #2
  2609. /* Input capture event */
  2610. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2611. 80011f6: 699b ldr r3, [r3, #24]
  2612. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2613. 80011f8: 7722 strb r2, [r4, #28]
  2614. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2615. 80011fa: f413 7f40 tst.w r3, #768 ; 0x300
  2616. {
  2617. HAL_TIM_IC_CaptureCallback(htim);
  2618. 80011fe: 4620 mov r0, r4
  2619. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2620. 8001200: d068 beq.n 80012d4 <HAL_TIM_IRQHandler+0x11e>
  2621. HAL_TIM_IC_CaptureCallback(htim);
  2622. 8001202: f7ff ffd5 bl 80011b0 <HAL_TIM_IC_CaptureCallback>
  2623. else
  2624. {
  2625. HAL_TIM_OC_DelayElapsedCallback(htim);
  2626. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2627. }
  2628. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2629. 8001206: 2300 movs r3, #0
  2630. 8001208: 7723 strb r3, [r4, #28]
  2631. }
  2632. }
  2633. /* Capture compare 3 event */
  2634. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2635. 800120a: 6823 ldr r3, [r4, #0]
  2636. 800120c: 691a ldr r2, [r3, #16]
  2637. 800120e: 0712 lsls r2, r2, #28
  2638. 8001210: d50f bpl.n 8001232 <HAL_TIM_IRQHandler+0x7c>
  2639. {
  2640. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2641. 8001212: 68da ldr r2, [r3, #12]
  2642. 8001214: 0710 lsls r0, r2, #28
  2643. 8001216: d50c bpl.n 8001232 <HAL_TIM_IRQHandler+0x7c>
  2644. {
  2645. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2646. 8001218: f06f 0208 mvn.w r2, #8
  2647. 800121c: 611a str r2, [r3, #16]
  2648. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2649. 800121e: 2204 movs r2, #4
  2650. /* Input capture event */
  2651. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2652. 8001220: 69db ldr r3, [r3, #28]
  2653. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2654. 8001222: 7722 strb r2, [r4, #28]
  2655. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2656. 8001224: 0799 lsls r1, r3, #30
  2657. {
  2658. HAL_TIM_IC_CaptureCallback(htim);
  2659. 8001226: 4620 mov r0, r4
  2660. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2661. 8001228: d05a beq.n 80012e0 <HAL_TIM_IRQHandler+0x12a>
  2662. HAL_TIM_IC_CaptureCallback(htim);
  2663. 800122a: f7ff ffc1 bl 80011b0 <HAL_TIM_IC_CaptureCallback>
  2664. else
  2665. {
  2666. HAL_TIM_OC_DelayElapsedCallback(htim);
  2667. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2668. }
  2669. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2670. 800122e: 2300 movs r3, #0
  2671. 8001230: 7723 strb r3, [r4, #28]
  2672. }
  2673. }
  2674. /* Capture compare 4 event */
  2675. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2676. 8001232: 6823 ldr r3, [r4, #0]
  2677. 8001234: 691a ldr r2, [r3, #16]
  2678. 8001236: 06d2 lsls r2, r2, #27
  2679. 8001238: d510 bpl.n 800125c <HAL_TIM_IRQHandler+0xa6>
  2680. {
  2681. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2682. 800123a: 68da ldr r2, [r3, #12]
  2683. 800123c: 06d0 lsls r0, r2, #27
  2684. 800123e: d50d bpl.n 800125c <HAL_TIM_IRQHandler+0xa6>
  2685. {
  2686. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2687. 8001240: f06f 0210 mvn.w r2, #16
  2688. 8001244: 611a str r2, [r3, #16]
  2689. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2690. 8001246: 2208 movs r2, #8
  2691. /* Input capture event */
  2692. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2693. 8001248: 69db ldr r3, [r3, #28]
  2694. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2695. 800124a: 7722 strb r2, [r4, #28]
  2696. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2697. 800124c: f413 7f40 tst.w r3, #768 ; 0x300
  2698. {
  2699. HAL_TIM_IC_CaptureCallback(htim);
  2700. 8001250: 4620 mov r0, r4
  2701. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2702. 8001252: d04b beq.n 80012ec <HAL_TIM_IRQHandler+0x136>
  2703. HAL_TIM_IC_CaptureCallback(htim);
  2704. 8001254: f7ff ffac bl 80011b0 <HAL_TIM_IC_CaptureCallback>
  2705. else
  2706. {
  2707. HAL_TIM_OC_DelayElapsedCallback(htim);
  2708. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2709. }
  2710. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2711. 8001258: 2300 movs r3, #0
  2712. 800125a: 7723 strb r3, [r4, #28]
  2713. }
  2714. }
  2715. /* TIM Update event */
  2716. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2717. 800125c: 6823 ldr r3, [r4, #0]
  2718. 800125e: 691a ldr r2, [r3, #16]
  2719. 8001260: 07d1 lsls r1, r2, #31
  2720. 8001262: d508 bpl.n 8001276 <HAL_TIM_IRQHandler+0xc0>
  2721. {
  2722. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2723. 8001264: 68da ldr r2, [r3, #12]
  2724. 8001266: 07d2 lsls r2, r2, #31
  2725. 8001268: d505 bpl.n 8001276 <HAL_TIM_IRQHandler+0xc0>
  2726. {
  2727. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2728. 800126a: f06f 0201 mvn.w r2, #1
  2729. HAL_TIM_PeriodElapsedCallback(htim);
  2730. 800126e: 4620 mov r0, r4
  2731. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2732. 8001270: 611a str r2, [r3, #16]
  2733. HAL_TIM_PeriodElapsedCallback(htim);
  2734. 8001272: f000 fe69 bl 8001f48 <HAL_TIM_PeriodElapsedCallback>
  2735. }
  2736. }
  2737. /* TIM Break input event */
  2738. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2739. 8001276: 6823 ldr r3, [r4, #0]
  2740. 8001278: 691a ldr r2, [r3, #16]
  2741. 800127a: 0610 lsls r0, r2, #24
  2742. 800127c: d508 bpl.n 8001290 <HAL_TIM_IRQHandler+0xda>
  2743. {
  2744. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2745. 800127e: 68da ldr r2, [r3, #12]
  2746. 8001280: 0611 lsls r1, r2, #24
  2747. 8001282: d505 bpl.n 8001290 <HAL_TIM_IRQHandler+0xda>
  2748. {
  2749. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2750. 8001284: f06f 0280 mvn.w r2, #128 ; 0x80
  2751. HAL_TIMEx_BreakCallback(htim);
  2752. 8001288: 4620 mov r0, r4
  2753. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2754. 800128a: 611a str r2, [r3, #16]
  2755. HAL_TIMEx_BreakCallback(htim);
  2756. 800128c: f000 f8bf bl 800140e <HAL_TIMEx_BreakCallback>
  2757. }
  2758. }
  2759. /* TIM Trigger detection event */
  2760. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2761. 8001290: 6823 ldr r3, [r4, #0]
  2762. 8001292: 691a ldr r2, [r3, #16]
  2763. 8001294: 0652 lsls r2, r2, #25
  2764. 8001296: d508 bpl.n 80012aa <HAL_TIM_IRQHandler+0xf4>
  2765. {
  2766. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2767. 8001298: 68da ldr r2, [r3, #12]
  2768. 800129a: 0650 lsls r0, r2, #25
  2769. 800129c: d505 bpl.n 80012aa <HAL_TIM_IRQHandler+0xf4>
  2770. {
  2771. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2772. 800129e: f06f 0240 mvn.w r2, #64 ; 0x40
  2773. HAL_TIM_TriggerCallback(htim);
  2774. 80012a2: 4620 mov r0, r4
  2775. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2776. 80012a4: 611a str r2, [r3, #16]
  2777. HAL_TIM_TriggerCallback(htim);
  2778. 80012a6: f7ff ff85 bl 80011b4 <HAL_TIM_TriggerCallback>
  2779. }
  2780. }
  2781. /* TIM commutation event */
  2782. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2783. 80012aa: 6823 ldr r3, [r4, #0]
  2784. 80012ac: 691a ldr r2, [r3, #16]
  2785. 80012ae: 0691 lsls r1, r2, #26
  2786. 80012b0: d522 bpl.n 80012f8 <HAL_TIM_IRQHandler+0x142>
  2787. {
  2788. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2789. 80012b2: 68da ldr r2, [r3, #12]
  2790. 80012b4: 0692 lsls r2, r2, #26
  2791. 80012b6: d51f bpl.n 80012f8 <HAL_TIM_IRQHandler+0x142>
  2792. {
  2793. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2794. 80012b8: f06f 0220 mvn.w r2, #32
  2795. HAL_TIMEx_CommutationCallback(htim);
  2796. 80012bc: 4620 mov r0, r4
  2797. }
  2798. }
  2799. }
  2800. 80012be: e8bd 4010 ldmia.w sp!, {r4, lr}
  2801. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2802. 80012c2: 611a str r2, [r3, #16]
  2803. HAL_TIMEx_CommutationCallback(htim);
  2804. 80012c4: f000 b8a2 b.w 800140c <HAL_TIMEx_CommutationCallback>
  2805. HAL_TIM_OC_DelayElapsedCallback(htim);
  2806. 80012c8: f7ff ff71 bl 80011ae <HAL_TIM_OC_DelayElapsedCallback>
  2807. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2808. 80012cc: 4620 mov r0, r4
  2809. 80012ce: f7ff ff70 bl 80011b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2810. 80012d2: e783 b.n 80011dc <HAL_TIM_IRQHandler+0x26>
  2811. HAL_TIM_OC_DelayElapsedCallback(htim);
  2812. 80012d4: f7ff ff6b bl 80011ae <HAL_TIM_OC_DelayElapsedCallback>
  2813. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2814. 80012d8: 4620 mov r0, r4
  2815. 80012da: f7ff ff6a bl 80011b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2816. 80012de: e792 b.n 8001206 <HAL_TIM_IRQHandler+0x50>
  2817. HAL_TIM_OC_DelayElapsedCallback(htim);
  2818. 80012e0: f7ff ff65 bl 80011ae <HAL_TIM_OC_DelayElapsedCallback>
  2819. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2820. 80012e4: 4620 mov r0, r4
  2821. 80012e6: f7ff ff64 bl 80011b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2822. 80012ea: e7a0 b.n 800122e <HAL_TIM_IRQHandler+0x78>
  2823. HAL_TIM_OC_DelayElapsedCallback(htim);
  2824. 80012ec: f7ff ff5f bl 80011ae <HAL_TIM_OC_DelayElapsedCallback>
  2825. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2826. 80012f0: 4620 mov r0, r4
  2827. 80012f2: f7ff ff5e bl 80011b2 <HAL_TIM_PWM_PulseFinishedCallback>
  2828. 80012f6: e7af b.n 8001258 <HAL_TIM_IRQHandler+0xa2>
  2829. 80012f8: bd10 pop {r4, pc}
  2830. ...
  2831. 080012fc <TIM_Base_SetConfig>:
  2832. {
  2833. uint32_t tmpcr1 = 0U;
  2834. tmpcr1 = TIMx->CR1;
  2835. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2836. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2837. 80012fc: 4a24 ldr r2, [pc, #144] ; (8001390 <TIM_Base_SetConfig+0x94>)
  2838. tmpcr1 = TIMx->CR1;
  2839. 80012fe: 6803 ldr r3, [r0, #0]
  2840. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2841. 8001300: 4290 cmp r0, r2
  2842. 8001302: d012 beq.n 800132a <TIM_Base_SetConfig+0x2e>
  2843. 8001304: f502 6200 add.w r2, r2, #2048 ; 0x800
  2844. 8001308: 4290 cmp r0, r2
  2845. 800130a: d00e beq.n 800132a <TIM_Base_SetConfig+0x2e>
  2846. 800130c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2847. 8001310: d00b beq.n 800132a <TIM_Base_SetConfig+0x2e>
  2848. 8001312: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2849. 8001316: 4290 cmp r0, r2
  2850. 8001318: d007 beq.n 800132a <TIM_Base_SetConfig+0x2e>
  2851. 800131a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2852. 800131e: 4290 cmp r0, r2
  2853. 8001320: d003 beq.n 800132a <TIM_Base_SetConfig+0x2e>
  2854. 8001322: f502 6280 add.w r2, r2, #1024 ; 0x400
  2855. 8001326: 4290 cmp r0, r2
  2856. 8001328: d11d bne.n 8001366 <TIM_Base_SetConfig+0x6a>
  2857. {
  2858. /* Select the Counter Mode */
  2859. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2860. tmpcr1 |= Structure->CounterMode;
  2861. 800132a: 684a ldr r2, [r1, #4]
  2862. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2863. 800132c: f023 0370 bic.w r3, r3, #112 ; 0x70
  2864. tmpcr1 |= Structure->CounterMode;
  2865. 8001330: 4313 orrs r3, r2
  2866. }
  2867. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2868. 8001332: 4a17 ldr r2, [pc, #92] ; (8001390 <TIM_Base_SetConfig+0x94>)
  2869. 8001334: 4290 cmp r0, r2
  2870. 8001336: d012 beq.n 800135e <TIM_Base_SetConfig+0x62>
  2871. 8001338: f502 6200 add.w r2, r2, #2048 ; 0x800
  2872. 800133c: 4290 cmp r0, r2
  2873. 800133e: d00e beq.n 800135e <TIM_Base_SetConfig+0x62>
  2874. 8001340: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2875. 8001344: d00b beq.n 800135e <TIM_Base_SetConfig+0x62>
  2876. 8001346: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2877. 800134a: 4290 cmp r0, r2
  2878. 800134c: d007 beq.n 800135e <TIM_Base_SetConfig+0x62>
  2879. 800134e: f502 6280 add.w r2, r2, #1024 ; 0x400
  2880. 8001352: 4290 cmp r0, r2
  2881. 8001354: d003 beq.n 800135e <TIM_Base_SetConfig+0x62>
  2882. 8001356: f502 6280 add.w r2, r2, #1024 ; 0x400
  2883. 800135a: 4290 cmp r0, r2
  2884. 800135c: d103 bne.n 8001366 <TIM_Base_SetConfig+0x6a>
  2885. {
  2886. /* Set the clock division */
  2887. tmpcr1 &= ~TIM_CR1_CKD;
  2888. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2889. 800135e: 68ca ldr r2, [r1, #12]
  2890. tmpcr1 &= ~TIM_CR1_CKD;
  2891. 8001360: f423 7340 bic.w r3, r3, #768 ; 0x300
  2892. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2893. 8001364: 4313 orrs r3, r2
  2894. }
  2895. /* Set the auto-reload preload */
  2896. tmpcr1 &= ~TIM_CR1_ARPE;
  2897. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2898. 8001366: 694a ldr r2, [r1, #20]
  2899. tmpcr1 &= ~TIM_CR1_ARPE;
  2900. 8001368: f023 0380 bic.w r3, r3, #128 ; 0x80
  2901. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2902. 800136c: 4313 orrs r3, r2
  2903. TIMx->CR1 = tmpcr1;
  2904. 800136e: 6003 str r3, [r0, #0]
  2905. /* Set the Autoreload value */
  2906. TIMx->ARR = (uint32_t)Structure->Period ;
  2907. 8001370: 688b ldr r3, [r1, #8]
  2908. 8001372: 62c3 str r3, [r0, #44] ; 0x2c
  2909. /* Set the Prescaler value */
  2910. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2911. 8001374: 680b ldr r3, [r1, #0]
  2912. 8001376: 6283 str r3, [r0, #40] ; 0x28
  2913. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2914. 8001378: 4b05 ldr r3, [pc, #20] ; (8001390 <TIM_Base_SetConfig+0x94>)
  2915. 800137a: 4298 cmp r0, r3
  2916. 800137c: d003 beq.n 8001386 <TIM_Base_SetConfig+0x8a>
  2917. 800137e: f503 6300 add.w r3, r3, #2048 ; 0x800
  2918. 8001382: 4298 cmp r0, r3
  2919. 8001384: d101 bne.n 800138a <TIM_Base_SetConfig+0x8e>
  2920. {
  2921. /* Set the Repetition Counter value */
  2922. TIMx->RCR = Structure->RepetitionCounter;
  2923. 8001386: 690b ldr r3, [r1, #16]
  2924. 8001388: 6303 str r3, [r0, #48] ; 0x30
  2925. }
  2926. /* Generate an update event to reload the Prescaler
  2927. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2928. TIMx->EGR = TIM_EGR_UG;
  2929. 800138a: 2301 movs r3, #1
  2930. 800138c: 6143 str r3, [r0, #20]
  2931. 800138e: 4770 bx lr
  2932. 8001390: 40012c00 .word 0x40012c00
  2933. 08001394 <HAL_TIM_Base_Init>:
  2934. {
  2935. 8001394: b510 push {r4, lr}
  2936. if(htim == NULL)
  2937. 8001396: 4604 mov r4, r0
  2938. 8001398: b1a0 cbz r0, 80013c4 <HAL_TIM_Base_Init+0x30>
  2939. if(htim->State == HAL_TIM_STATE_RESET)
  2940. 800139a: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2941. 800139e: f003 02ff and.w r2, r3, #255 ; 0xff
  2942. 80013a2: b91b cbnz r3, 80013ac <HAL_TIM_Base_Init+0x18>
  2943. htim->Lock = HAL_UNLOCKED;
  2944. 80013a4: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2945. HAL_TIM_Base_MspInit(htim);
  2946. 80013a8: f000 ff4a bl 8002240 <HAL_TIM_Base_MspInit>
  2947. htim->State= HAL_TIM_STATE_BUSY;
  2948. 80013ac: 2302 movs r3, #2
  2949. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2950. 80013ae: 6820 ldr r0, [r4, #0]
  2951. htim->State= HAL_TIM_STATE_BUSY;
  2952. 80013b0: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2953. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2954. 80013b4: 1d21 adds r1, r4, #4
  2955. 80013b6: f7ff ffa1 bl 80012fc <TIM_Base_SetConfig>
  2956. htim->State= HAL_TIM_STATE_READY;
  2957. 80013ba: 2301 movs r3, #1
  2958. return HAL_OK;
  2959. 80013bc: 2000 movs r0, #0
  2960. htim->State= HAL_TIM_STATE_READY;
  2961. 80013be: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2962. return HAL_OK;
  2963. 80013c2: bd10 pop {r4, pc}
  2964. return HAL_ERROR;
  2965. 80013c4: 2001 movs r0, #1
  2966. }
  2967. 80013c6: bd10 pop {r4, pc}
  2968. 080013c8 <HAL_TIMEx_MasterConfigSynchronization>:
  2969. /* Check the parameters */
  2970. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  2971. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2972. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2973. __HAL_LOCK(htim);
  2974. 80013c8: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2975. {
  2976. 80013cc: b510 push {r4, lr}
  2977. __HAL_LOCK(htim);
  2978. 80013ce: 2b01 cmp r3, #1
  2979. 80013d0: f04f 0302 mov.w r3, #2
  2980. 80013d4: d018 beq.n 8001408 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  2981. htim->State = HAL_TIM_STATE_BUSY;
  2982. 80013d6: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2983. /* Reset the MMS Bits */
  2984. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2985. 80013da: 6803 ldr r3, [r0, #0]
  2986. /* Select the TRGO source */
  2987. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2988. 80013dc: 680c ldr r4, [r1, #0]
  2989. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2990. 80013de: 685a ldr r2, [r3, #4]
  2991. /* Reset the MSM Bit */
  2992. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  2993. /* Set or Reset the MSM Bit */
  2994. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  2995. 80013e0: 6849 ldr r1, [r1, #4]
  2996. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2997. 80013e2: f022 0270 bic.w r2, r2, #112 ; 0x70
  2998. 80013e6: 605a str r2, [r3, #4]
  2999. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  3000. 80013e8: 685a ldr r2, [r3, #4]
  3001. 80013ea: 4322 orrs r2, r4
  3002. 80013ec: 605a str r2, [r3, #4]
  3003. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3004. 80013ee: 689a ldr r2, [r3, #8]
  3005. 80013f0: f022 0280 bic.w r2, r2, #128 ; 0x80
  3006. 80013f4: 609a str r2, [r3, #8]
  3007. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3008. 80013f6: 689a ldr r2, [r3, #8]
  3009. 80013f8: 430a orrs r2, r1
  3010. 80013fa: 609a str r2, [r3, #8]
  3011. htim->State = HAL_TIM_STATE_READY;
  3012. 80013fc: 2301 movs r3, #1
  3013. 80013fe: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3014. __HAL_UNLOCK(htim);
  3015. 8001402: 2300 movs r3, #0
  3016. 8001404: f880 303c strb.w r3, [r0, #60] ; 0x3c
  3017. __HAL_LOCK(htim);
  3018. 8001408: 4618 mov r0, r3
  3019. return HAL_OK;
  3020. }
  3021. 800140a: bd10 pop {r4, pc}
  3022. 0800140c <HAL_TIMEx_CommutationCallback>:
  3023. 800140c: 4770 bx lr
  3024. 0800140e <HAL_TIMEx_BreakCallback>:
  3025. * @brief Hall Break detection callback in non blocking mode
  3026. * @param htim : TIM handle
  3027. * @retval None
  3028. */
  3029. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3030. {
  3031. 800140e: 4770 bx lr
  3032. 08001410 <UART_EndRxTransfer>:
  3033. * @retval None
  3034. */
  3035. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3036. {
  3037. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3038. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3039. 8001410: 6803 ldr r3, [r0, #0]
  3040. 8001412: 68da ldr r2, [r3, #12]
  3041. 8001414: f422 7290 bic.w r2, r2, #288 ; 0x120
  3042. 8001418: 60da str r2, [r3, #12]
  3043. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3044. 800141a: 695a ldr r2, [r3, #20]
  3045. 800141c: f022 0201 bic.w r2, r2, #1
  3046. 8001420: 615a str r2, [r3, #20]
  3047. /* At end of Rx process, restore huart->RxState to Ready */
  3048. huart->RxState = HAL_UART_STATE_READY;
  3049. 8001422: 2320 movs r3, #32
  3050. 8001424: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3051. 8001428: 4770 bx lr
  3052. ...
  3053. 0800142c <UART_SetConfig>:
  3054. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  3055. * the configuration information for the specified UART module.
  3056. * @retval None
  3057. */
  3058. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3059. {
  3060. 800142c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  3061. assert_param(IS_UART_MODE(huart->Init.Mode));
  3062. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  3063. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  3064. * to huart->Init.StopBits value */
  3065. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3066. 8001430: 6805 ldr r5, [r0, #0]
  3067. 8001432: 68c2 ldr r2, [r0, #12]
  3068. 8001434: 692b ldr r3, [r5, #16]
  3069. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3070. MODIFY_REG(huart->Instance->CR1,
  3071. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3072. tmpreg);
  3073. #else
  3074. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3075. 8001436: 6901 ldr r1, [r0, #16]
  3076. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3077. 8001438: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  3078. 800143c: 4313 orrs r3, r2
  3079. 800143e: 612b str r3, [r5, #16]
  3080. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3081. 8001440: 6883 ldr r3, [r0, #8]
  3082. MODIFY_REG(huart->Instance->CR1,
  3083. 8001442: 68ea ldr r2, [r5, #12]
  3084. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3085. 8001444: 430b orrs r3, r1
  3086. 8001446: 6941 ldr r1, [r0, #20]
  3087. MODIFY_REG(huart->Instance->CR1,
  3088. 8001448: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  3089. 800144c: f022 020c bic.w r2, r2, #12
  3090. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3091. 8001450: 430b orrs r3, r1
  3092. MODIFY_REG(huart->Instance->CR1,
  3093. 8001452: 4313 orrs r3, r2
  3094. 8001454: 60eb str r3, [r5, #12]
  3095. tmpreg);
  3096. #endif /* USART_CR1_OVER8 */
  3097. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  3098. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3099. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3100. 8001456: 696b ldr r3, [r5, #20]
  3101. 8001458: 6982 ldr r2, [r0, #24]
  3102. 800145a: f423 7340 bic.w r3, r3, #768 ; 0x300
  3103. 800145e: 4313 orrs r3, r2
  3104. 8001460: 616b str r3, [r5, #20]
  3105. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3106. }
  3107. }
  3108. #else
  3109. /*-------------------------- USART BRR Configuration ---------------------*/
  3110. if(huart->Instance == USART1)
  3111. 8001462: 4b40 ldr r3, [pc, #256] ; (8001564 <UART_SetConfig+0x138>)
  3112. {
  3113. 8001464: 4681 mov r9, r0
  3114. if(huart->Instance == USART1)
  3115. 8001466: 429d cmp r5, r3
  3116. 8001468: f04f 0419 mov.w r4, #25
  3117. 800146c: d146 bne.n 80014fc <UART_SetConfig+0xd0>
  3118. {
  3119. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  3120. 800146e: f7ff fe83 bl 8001178 <HAL_RCC_GetPCLK2Freq>
  3121. 8001472: fb04 f300 mul.w r3, r4, r0
  3122. 8001476: f8d9 6004 ldr.w r6, [r9, #4]
  3123. 800147a: f04f 0864 mov.w r8, #100 ; 0x64
  3124. 800147e: 00b6 lsls r6, r6, #2
  3125. 8001480: fbb3 f3f6 udiv r3, r3, r6
  3126. 8001484: fbb3 f3f8 udiv r3, r3, r8
  3127. 8001488: 011e lsls r6, r3, #4
  3128. 800148a: f7ff fe75 bl 8001178 <HAL_RCC_GetPCLK2Freq>
  3129. 800148e: 4360 muls r0, r4
  3130. 8001490: f8d9 3004 ldr.w r3, [r9, #4]
  3131. 8001494: 009b lsls r3, r3, #2
  3132. 8001496: fbb0 f7f3 udiv r7, r0, r3
  3133. 800149a: f7ff fe6d bl 8001178 <HAL_RCC_GetPCLK2Freq>
  3134. 800149e: 4360 muls r0, r4
  3135. 80014a0: f8d9 3004 ldr.w r3, [r9, #4]
  3136. 80014a4: 009b lsls r3, r3, #2
  3137. 80014a6: fbb0 f3f3 udiv r3, r0, r3
  3138. 80014aa: fbb3 f3f8 udiv r3, r3, r8
  3139. 80014ae: fb08 7313 mls r3, r8, r3, r7
  3140. 80014b2: 011b lsls r3, r3, #4
  3141. 80014b4: 3332 adds r3, #50 ; 0x32
  3142. 80014b6: fbb3 f3f8 udiv r3, r3, r8
  3143. 80014ba: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3144. 80014be: f7ff fe5b bl 8001178 <HAL_RCC_GetPCLK2Freq>
  3145. 80014c2: 4360 muls r0, r4
  3146. 80014c4: f8d9 2004 ldr.w r2, [r9, #4]
  3147. 80014c8: 0092 lsls r2, r2, #2
  3148. 80014ca: fbb0 faf2 udiv sl, r0, r2
  3149. 80014ce: f7ff fe53 bl 8001178 <HAL_RCC_GetPCLK2Freq>
  3150. }
  3151. else
  3152. {
  3153. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3154. 80014d2: 4360 muls r0, r4
  3155. 80014d4: f8d9 3004 ldr.w r3, [r9, #4]
  3156. 80014d8: 009b lsls r3, r3, #2
  3157. 80014da: fbb0 f3f3 udiv r3, r0, r3
  3158. 80014de: fbb3 f3f8 udiv r3, r3, r8
  3159. 80014e2: fb08 a313 mls r3, r8, r3, sl
  3160. 80014e6: 011b lsls r3, r3, #4
  3161. 80014e8: 3332 adds r3, #50 ; 0x32
  3162. 80014ea: fbb3 f3f8 udiv r3, r3, r8
  3163. 80014ee: f003 030f and.w r3, r3, #15
  3164. 80014f2: 433b orrs r3, r7
  3165. 80014f4: 4433 add r3, r6
  3166. 80014f6: 60ab str r3, [r5, #8]
  3167. 80014f8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  3168. 80014fc: f7ff fe2c bl 8001158 <HAL_RCC_GetPCLK1Freq>
  3169. 8001500: fb04 f300 mul.w r3, r4, r0
  3170. 8001504: f8d9 6004 ldr.w r6, [r9, #4]
  3171. 8001508: f04f 0864 mov.w r8, #100 ; 0x64
  3172. 800150c: 00b6 lsls r6, r6, #2
  3173. 800150e: fbb3 f3f6 udiv r3, r3, r6
  3174. 8001512: fbb3 f3f8 udiv r3, r3, r8
  3175. 8001516: 011e lsls r6, r3, #4
  3176. 8001518: f7ff fe1e bl 8001158 <HAL_RCC_GetPCLK1Freq>
  3177. 800151c: 4360 muls r0, r4
  3178. 800151e: f8d9 3004 ldr.w r3, [r9, #4]
  3179. 8001522: 009b lsls r3, r3, #2
  3180. 8001524: fbb0 f7f3 udiv r7, r0, r3
  3181. 8001528: f7ff fe16 bl 8001158 <HAL_RCC_GetPCLK1Freq>
  3182. 800152c: 4360 muls r0, r4
  3183. 800152e: f8d9 3004 ldr.w r3, [r9, #4]
  3184. 8001532: 009b lsls r3, r3, #2
  3185. 8001534: fbb0 f3f3 udiv r3, r0, r3
  3186. 8001538: fbb3 f3f8 udiv r3, r3, r8
  3187. 800153c: fb08 7313 mls r3, r8, r3, r7
  3188. 8001540: 011b lsls r3, r3, #4
  3189. 8001542: 3332 adds r3, #50 ; 0x32
  3190. 8001544: fbb3 f3f8 udiv r3, r3, r8
  3191. 8001548: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3192. 800154c: f7ff fe04 bl 8001158 <HAL_RCC_GetPCLK1Freq>
  3193. 8001550: 4360 muls r0, r4
  3194. 8001552: f8d9 2004 ldr.w r2, [r9, #4]
  3195. 8001556: 0092 lsls r2, r2, #2
  3196. 8001558: fbb0 faf2 udiv sl, r0, r2
  3197. 800155c: f7ff fdfc bl 8001158 <HAL_RCC_GetPCLK1Freq>
  3198. 8001560: e7b7 b.n 80014d2 <UART_SetConfig+0xa6>
  3199. 8001562: bf00 nop
  3200. 8001564: 40013800 .word 0x40013800
  3201. 08001568 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3202. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3203. 8001568: b5f8 push {r3, r4, r5, r6, r7, lr}
  3204. 800156a: 4604 mov r4, r0
  3205. 800156c: 460e mov r6, r1
  3206. 800156e: 4617 mov r7, r2
  3207. 8001570: 461d mov r5, r3
  3208. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3209. 8001572: 6821 ldr r1, [r4, #0]
  3210. 8001574: 680b ldr r3, [r1, #0]
  3211. 8001576: ea36 0303 bics.w r3, r6, r3
  3212. 800157a: d101 bne.n 8001580 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3213. return HAL_OK;
  3214. 800157c: 2000 movs r0, #0
  3215. }
  3216. 800157e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3217. if(Timeout != HAL_MAX_DELAY)
  3218. 8001580: 1c6b adds r3, r5, #1
  3219. 8001582: d0f7 beq.n 8001574 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3220. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3221. 8001584: b995 cbnz r5, 80015ac <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3222. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3223. 8001586: 6823 ldr r3, [r4, #0]
  3224. __HAL_UNLOCK(huart);
  3225. 8001588: 2003 movs r0, #3
  3226. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3227. 800158a: 68da ldr r2, [r3, #12]
  3228. 800158c: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3229. 8001590: 60da str r2, [r3, #12]
  3230. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3231. 8001592: 695a ldr r2, [r3, #20]
  3232. 8001594: f022 0201 bic.w r2, r2, #1
  3233. 8001598: 615a str r2, [r3, #20]
  3234. huart->gState = HAL_UART_STATE_READY;
  3235. 800159a: 2320 movs r3, #32
  3236. 800159c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3237. huart->RxState = HAL_UART_STATE_READY;
  3238. 80015a0: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3239. __HAL_UNLOCK(huart);
  3240. 80015a4: 2300 movs r3, #0
  3241. 80015a6: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3242. 80015aa: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3243. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3244. 80015ac: f7fe fe88 bl 80002c0 <HAL_GetTick>
  3245. 80015b0: 1bc0 subs r0, r0, r7
  3246. 80015b2: 4285 cmp r5, r0
  3247. 80015b4: d2dd bcs.n 8001572 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3248. 80015b6: e7e6 b.n 8001586 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3249. 080015b8 <HAL_UART_Init>:
  3250. {
  3251. 80015b8: b510 push {r4, lr}
  3252. if(huart == NULL)
  3253. 80015ba: 4604 mov r4, r0
  3254. 80015bc: b340 cbz r0, 8001610 <HAL_UART_Init+0x58>
  3255. if(huart->gState == HAL_UART_STATE_RESET)
  3256. 80015be: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3257. 80015c2: f003 02ff and.w r2, r3, #255 ; 0xff
  3258. 80015c6: b91b cbnz r3, 80015d0 <HAL_UART_Init+0x18>
  3259. huart->Lock = HAL_UNLOCKED;
  3260. 80015c8: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3261. HAL_UART_MspInit(huart);
  3262. 80015cc: f000 fe4c bl 8002268 <HAL_UART_MspInit>
  3263. huart->gState = HAL_UART_STATE_BUSY;
  3264. 80015d0: 2324 movs r3, #36 ; 0x24
  3265. __HAL_UART_DISABLE(huart);
  3266. 80015d2: 6822 ldr r2, [r4, #0]
  3267. huart->gState = HAL_UART_STATE_BUSY;
  3268. 80015d4: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3269. __HAL_UART_DISABLE(huart);
  3270. 80015d8: 68d3 ldr r3, [r2, #12]
  3271. UART_SetConfig(huart);
  3272. 80015da: 4620 mov r0, r4
  3273. __HAL_UART_DISABLE(huart);
  3274. 80015dc: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3275. 80015e0: 60d3 str r3, [r2, #12]
  3276. UART_SetConfig(huart);
  3277. 80015e2: f7ff ff23 bl 800142c <UART_SetConfig>
  3278. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3279. 80015e6: 6823 ldr r3, [r4, #0]
  3280. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3281. 80015e8: 2000 movs r0, #0
  3282. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3283. 80015ea: 691a ldr r2, [r3, #16]
  3284. 80015ec: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3285. 80015f0: 611a str r2, [r3, #16]
  3286. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3287. 80015f2: 695a ldr r2, [r3, #20]
  3288. 80015f4: f022 022a bic.w r2, r2, #42 ; 0x2a
  3289. 80015f8: 615a str r2, [r3, #20]
  3290. __HAL_UART_ENABLE(huart);
  3291. 80015fa: 68da ldr r2, [r3, #12]
  3292. 80015fc: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3293. 8001600: 60da str r2, [r3, #12]
  3294. huart->gState= HAL_UART_STATE_READY;
  3295. 8001602: 2320 movs r3, #32
  3296. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3297. 8001604: 63e0 str r0, [r4, #60] ; 0x3c
  3298. huart->gState= HAL_UART_STATE_READY;
  3299. 8001606: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3300. huart->RxState= HAL_UART_STATE_READY;
  3301. 800160a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3302. return HAL_OK;
  3303. 800160e: bd10 pop {r4, pc}
  3304. return HAL_ERROR;
  3305. 8001610: 2001 movs r0, #1
  3306. }
  3307. 8001612: bd10 pop {r4, pc}
  3308. 08001614 <HAL_UART_Transmit>:
  3309. {
  3310. 8001614: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3311. 8001618: 461f mov r7, r3
  3312. if(huart->gState == HAL_UART_STATE_READY)
  3313. 800161a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3314. {
  3315. 800161e: 4604 mov r4, r0
  3316. if(huart->gState == HAL_UART_STATE_READY)
  3317. 8001620: 2b20 cmp r3, #32
  3318. {
  3319. 8001622: 460d mov r5, r1
  3320. 8001624: 4690 mov r8, r2
  3321. if(huart->gState == HAL_UART_STATE_READY)
  3322. 8001626: d14e bne.n 80016c6 <HAL_UART_Transmit+0xb2>
  3323. if((pData == NULL) || (Size == 0U))
  3324. 8001628: 2900 cmp r1, #0
  3325. 800162a: d049 beq.n 80016c0 <HAL_UART_Transmit+0xac>
  3326. 800162c: 2a00 cmp r2, #0
  3327. 800162e: d047 beq.n 80016c0 <HAL_UART_Transmit+0xac>
  3328. __HAL_LOCK(huart);
  3329. 8001630: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3330. 8001634: 2b01 cmp r3, #1
  3331. 8001636: d046 beq.n 80016c6 <HAL_UART_Transmit+0xb2>
  3332. 8001638: 2301 movs r3, #1
  3333. 800163a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3334. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3335. 800163e: 2300 movs r3, #0
  3336. 8001640: 63c3 str r3, [r0, #60] ; 0x3c
  3337. huart->gState = HAL_UART_STATE_BUSY_TX;
  3338. 8001642: 2321 movs r3, #33 ; 0x21
  3339. 8001644: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3340. tickstart = HAL_GetTick();
  3341. 8001648: f7fe fe3a bl 80002c0 <HAL_GetTick>
  3342. 800164c: 4606 mov r6, r0
  3343. huart->TxXferSize = Size;
  3344. 800164e: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3345. huart->TxXferCount = Size;
  3346. 8001652: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3347. while(huart->TxXferCount > 0U)
  3348. 8001656: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3349. 8001658: b29b uxth r3, r3
  3350. 800165a: b96b cbnz r3, 8001678 <HAL_UART_Transmit+0x64>
  3351. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3352. 800165c: 463b mov r3, r7
  3353. 800165e: 4632 mov r2, r6
  3354. 8001660: 2140 movs r1, #64 ; 0x40
  3355. 8001662: 4620 mov r0, r4
  3356. 8001664: f7ff ff80 bl 8001568 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3357. 8001668: b9a8 cbnz r0, 8001696 <HAL_UART_Transmit+0x82>
  3358. huart->gState = HAL_UART_STATE_READY;
  3359. 800166a: 2320 movs r3, #32
  3360. __HAL_UNLOCK(huart);
  3361. 800166c: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3362. huart->gState = HAL_UART_STATE_READY;
  3363. 8001670: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3364. return HAL_OK;
  3365. 8001674: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3366. huart->TxXferCount--;
  3367. 8001678: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3368. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3369. 800167a: 4632 mov r2, r6
  3370. huart->TxXferCount--;
  3371. 800167c: 3b01 subs r3, #1
  3372. 800167e: b29b uxth r3, r3
  3373. 8001680: 84e3 strh r3, [r4, #38] ; 0x26
  3374. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3375. 8001682: 68a3 ldr r3, [r4, #8]
  3376. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3377. 8001684: 2180 movs r1, #128 ; 0x80
  3378. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3379. 8001686: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3380. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3381. 800168a: 4620 mov r0, r4
  3382. 800168c: 463b mov r3, r7
  3383. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3384. 800168e: d10e bne.n 80016ae <HAL_UART_Transmit+0x9a>
  3385. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3386. 8001690: f7ff ff6a bl 8001568 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3387. 8001694: b110 cbz r0, 800169c <HAL_UART_Transmit+0x88>
  3388. return HAL_TIMEOUT;
  3389. 8001696: 2003 movs r0, #3
  3390. 8001698: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3391. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3392. 800169c: 882b ldrh r3, [r5, #0]
  3393. 800169e: 6822 ldr r2, [r4, #0]
  3394. 80016a0: f3c3 0308 ubfx r3, r3, #0, #9
  3395. 80016a4: 6053 str r3, [r2, #4]
  3396. if(huart->Init.Parity == UART_PARITY_NONE)
  3397. 80016a6: 6923 ldr r3, [r4, #16]
  3398. 80016a8: b943 cbnz r3, 80016bc <HAL_UART_Transmit+0xa8>
  3399. pData +=2U;
  3400. 80016aa: 3502 adds r5, #2
  3401. 80016ac: e7d3 b.n 8001656 <HAL_UART_Transmit+0x42>
  3402. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3403. 80016ae: f7ff ff5b bl 8001568 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3404. 80016b2: 2800 cmp r0, #0
  3405. 80016b4: d1ef bne.n 8001696 <HAL_UART_Transmit+0x82>
  3406. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3407. 80016b6: 6823 ldr r3, [r4, #0]
  3408. 80016b8: 782a ldrb r2, [r5, #0]
  3409. 80016ba: 605a str r2, [r3, #4]
  3410. 80016bc: 3501 adds r5, #1
  3411. 80016be: e7ca b.n 8001656 <HAL_UART_Transmit+0x42>
  3412. return HAL_ERROR;
  3413. 80016c0: 2001 movs r0, #1
  3414. 80016c2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3415. return HAL_BUSY;
  3416. 80016c6: 2002 movs r0, #2
  3417. }
  3418. 80016c8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3419. 080016cc <HAL_UART_Transmit_DMA>:
  3420. {
  3421. 80016cc: b538 push {r3, r4, r5, lr}
  3422. 80016ce: 4604 mov r4, r0
  3423. 80016d0: 4613 mov r3, r2
  3424. if(huart->gState == HAL_UART_STATE_READY)
  3425. 80016d2: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3426. 80016d6: 2a20 cmp r2, #32
  3427. 80016d8: d12a bne.n 8001730 <HAL_UART_Transmit_DMA+0x64>
  3428. if((pData == NULL) || (Size == 0U))
  3429. 80016da: b339 cbz r1, 800172c <HAL_UART_Transmit_DMA+0x60>
  3430. 80016dc: b333 cbz r3, 800172c <HAL_UART_Transmit_DMA+0x60>
  3431. __HAL_LOCK(huart);
  3432. 80016de: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  3433. 80016e2: 2a01 cmp r2, #1
  3434. 80016e4: d024 beq.n 8001730 <HAL_UART_Transmit_DMA+0x64>
  3435. 80016e6: 2201 movs r2, #1
  3436. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3437. 80016e8: 2500 movs r5, #0
  3438. __HAL_LOCK(huart);
  3439. 80016ea: f884 2038 strb.w r2, [r4, #56] ; 0x38
  3440. huart->gState = HAL_UART_STATE_BUSY_TX;
  3441. 80016ee: 2221 movs r2, #33 ; 0x21
  3442. huart->TxXferCount = Size;
  3443. 80016f0: 84e3 strh r3, [r4, #38] ; 0x26
  3444. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3445. 80016f2: 6b20 ldr r0, [r4, #48] ; 0x30
  3446. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3447. 80016f4: 63e5 str r5, [r4, #60] ; 0x3c
  3448. huart->gState = HAL_UART_STATE_BUSY_TX;
  3449. 80016f6: f884 2039 strb.w r2, [r4, #57] ; 0x39
  3450. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3451. 80016fa: 4a0e ldr r2, [pc, #56] ; (8001734 <HAL_UART_Transmit_DMA+0x68>)
  3452. huart->TxXferSize = Size;
  3453. 80016fc: 84a3 strh r3, [r4, #36] ; 0x24
  3454. huart->pTxBuffPtr = pData;
  3455. 80016fe: 6221 str r1, [r4, #32]
  3456. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  3457. 8001700: 6282 str r2, [r0, #40] ; 0x28
  3458. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3459. 8001702: 4a0d ldr r2, [pc, #52] ; (8001738 <HAL_UART_Transmit_DMA+0x6c>)
  3460. huart->hdmatx->XferAbortCallback = NULL;
  3461. 8001704: 6345 str r5, [r0, #52] ; 0x34
  3462. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  3463. 8001706: 62c2 str r2, [r0, #44] ; 0x2c
  3464. huart->hdmatx->XferErrorCallback = UART_DMAError;
  3465. 8001708: 4a0c ldr r2, [pc, #48] ; (800173c <HAL_UART_Transmit_DMA+0x70>)
  3466. 800170a: 6302 str r2, [r0, #48] ; 0x30
  3467. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t*)tmp, (uint32_t)&huart->Instance->DR, Size);
  3468. 800170c: 6822 ldr r2, [r4, #0]
  3469. 800170e: 3204 adds r2, #4
  3470. 8001710: f7fe fe84 bl 800041c <HAL_DMA_Start_IT>
  3471. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3472. 8001714: f06f 0240 mvn.w r2, #64 ; 0x40
  3473. 8001718: 6823 ldr r3, [r4, #0]
  3474. return HAL_OK;
  3475. 800171a: 4628 mov r0, r5
  3476. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  3477. 800171c: 601a str r2, [r3, #0]
  3478. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3479. 800171e: 695a ldr r2, [r3, #20]
  3480. __HAL_UNLOCK(huart);
  3481. 8001720: f884 5038 strb.w r5, [r4, #56] ; 0x38
  3482. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3483. 8001724: f042 0280 orr.w r2, r2, #128 ; 0x80
  3484. 8001728: 615a str r2, [r3, #20]
  3485. return HAL_OK;
  3486. 800172a: bd38 pop {r3, r4, r5, pc}
  3487. return HAL_ERROR;
  3488. 800172c: 2001 movs r0, #1
  3489. 800172e: bd38 pop {r3, r4, r5, pc}
  3490. return HAL_BUSY;
  3491. 8001730: 2002 movs r0, #2
  3492. }
  3493. 8001732: bd38 pop {r3, r4, r5, pc}
  3494. 8001734: 080017d3 .word 0x080017d3
  3495. 8001738: 08001801 .word 0x08001801
  3496. 800173c: 080018cd .word 0x080018cd
  3497. 08001740 <HAL_UART_Receive_DMA>:
  3498. {
  3499. 8001740: 4613 mov r3, r2
  3500. if(huart->RxState == HAL_UART_STATE_READY)
  3501. 8001742: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3502. {
  3503. 8001746: b573 push {r0, r1, r4, r5, r6, lr}
  3504. if(huart->RxState == HAL_UART_STATE_READY)
  3505. 8001748: 2a20 cmp r2, #32
  3506. {
  3507. 800174a: 4605 mov r5, r0
  3508. if(huart->RxState == HAL_UART_STATE_READY)
  3509. 800174c: d138 bne.n 80017c0 <HAL_UART_Receive_DMA+0x80>
  3510. if((pData == NULL) || (Size == 0U))
  3511. 800174e: 2900 cmp r1, #0
  3512. 8001750: d034 beq.n 80017bc <HAL_UART_Receive_DMA+0x7c>
  3513. 8001752: 2b00 cmp r3, #0
  3514. 8001754: d032 beq.n 80017bc <HAL_UART_Receive_DMA+0x7c>
  3515. __HAL_LOCK(huart);
  3516. 8001756: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3517. 800175a: 2a01 cmp r2, #1
  3518. 800175c: d030 beq.n 80017c0 <HAL_UART_Receive_DMA+0x80>
  3519. 800175e: 2201 movs r2, #1
  3520. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3521. 8001760: 2400 movs r4, #0
  3522. __HAL_LOCK(huart);
  3523. 8001762: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3524. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3525. 8001766: 2222 movs r2, #34 ; 0x22
  3526. huart->pRxBuffPtr = pData;
  3527. 8001768: 6281 str r1, [r0, #40] ; 0x28
  3528. huart->RxXferSize = Size;
  3529. 800176a: 8583 strh r3, [r0, #44] ; 0x2c
  3530. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3531. 800176c: 63c4 str r4, [r0, #60] ; 0x3c
  3532. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3533. 800176e: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3534. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3535. 8001772: 6b40 ldr r0, [r0, #52] ; 0x34
  3536. 8001774: 4a13 ldr r2, [pc, #76] ; (80017c4 <HAL_UART_Receive_DMA+0x84>)
  3537. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3538. 8001776: 682e ldr r6, [r5, #0]
  3539. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3540. 8001778: 6282 str r2, [r0, #40] ; 0x28
  3541. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3542. 800177a: 4a13 ldr r2, [pc, #76] ; (80017c8 <HAL_UART_Receive_DMA+0x88>)
  3543. huart->hdmarx->XferAbortCallback = NULL;
  3544. 800177c: 6344 str r4, [r0, #52] ; 0x34
  3545. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3546. 800177e: 62c2 str r2, [r0, #44] ; 0x2c
  3547. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3548. 8001780: 4a12 ldr r2, [pc, #72] ; (80017cc <HAL_UART_Receive_DMA+0x8c>)
  3549. 8001782: 6302 str r2, [r0, #48] ; 0x30
  3550. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3551. 8001784: 460a mov r2, r1
  3552. 8001786: 1d31 adds r1, r6, #4
  3553. 8001788: f7fe fe48 bl 800041c <HAL_DMA_Start_IT>
  3554. return HAL_OK;
  3555. 800178c: 4620 mov r0, r4
  3556. __HAL_UART_CLEAR_OREFLAG(huart);
  3557. 800178e: 682b ldr r3, [r5, #0]
  3558. 8001790: 9401 str r4, [sp, #4]
  3559. 8001792: 681a ldr r2, [r3, #0]
  3560. 8001794: 9201 str r2, [sp, #4]
  3561. 8001796: 685a ldr r2, [r3, #4]
  3562. __HAL_UNLOCK(huart);
  3563. 8001798: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3564. __HAL_UART_CLEAR_OREFLAG(huart);
  3565. 800179c: 9201 str r2, [sp, #4]
  3566. 800179e: 9a01 ldr r2, [sp, #4]
  3567. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3568. 80017a0: 68da ldr r2, [r3, #12]
  3569. 80017a2: f442 7280 orr.w r2, r2, #256 ; 0x100
  3570. 80017a6: 60da str r2, [r3, #12]
  3571. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3572. 80017a8: 695a ldr r2, [r3, #20]
  3573. 80017aa: f042 0201 orr.w r2, r2, #1
  3574. 80017ae: 615a str r2, [r3, #20]
  3575. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3576. 80017b0: 695a ldr r2, [r3, #20]
  3577. 80017b2: f042 0240 orr.w r2, r2, #64 ; 0x40
  3578. 80017b6: 615a str r2, [r3, #20]
  3579. }
  3580. 80017b8: b002 add sp, #8
  3581. 80017ba: bd70 pop {r4, r5, r6, pc}
  3582. return HAL_ERROR;
  3583. 80017bc: 2001 movs r0, #1
  3584. 80017be: e7fb b.n 80017b8 <HAL_UART_Receive_DMA+0x78>
  3585. return HAL_BUSY;
  3586. 80017c0: 2002 movs r0, #2
  3587. 80017c2: e7f9 b.n 80017b8 <HAL_UART_Receive_DMA+0x78>
  3588. 80017c4: 0800180b .word 0x0800180b
  3589. 80017c8: 080018c1 .word 0x080018c1
  3590. 80017cc: 080018cd .word 0x080018cd
  3591. 080017d0 <HAL_UART_TxCpltCallback>:
  3592. 80017d0: 4770 bx lr
  3593. 080017d2 <UART_DMATransmitCplt>:
  3594. {
  3595. 80017d2: b508 push {r3, lr}
  3596. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3597. 80017d4: 6803 ldr r3, [r0, #0]
  3598. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3599. 80017d6: 6a42 ldr r2, [r0, #36] ; 0x24
  3600. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3601. 80017d8: 681b ldr r3, [r3, #0]
  3602. 80017da: f013 0320 ands.w r3, r3, #32
  3603. 80017de: d10a bne.n 80017f6 <UART_DMATransmitCplt+0x24>
  3604. huart->TxXferCount = 0U;
  3605. 80017e0: 84d3 strh r3, [r2, #38] ; 0x26
  3606. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  3607. 80017e2: 6813 ldr r3, [r2, #0]
  3608. 80017e4: 695a ldr r2, [r3, #20]
  3609. 80017e6: f022 0280 bic.w r2, r2, #128 ; 0x80
  3610. 80017ea: 615a str r2, [r3, #20]
  3611. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  3612. 80017ec: 68da ldr r2, [r3, #12]
  3613. 80017ee: f042 0240 orr.w r2, r2, #64 ; 0x40
  3614. 80017f2: 60da str r2, [r3, #12]
  3615. 80017f4: bd08 pop {r3, pc}
  3616. HAL_UART_TxCpltCallback(huart);
  3617. 80017f6: 4610 mov r0, r2
  3618. 80017f8: f7ff ffea bl 80017d0 <HAL_UART_TxCpltCallback>
  3619. 80017fc: bd08 pop {r3, pc}
  3620. 080017fe <HAL_UART_TxHalfCpltCallback>:
  3621. 80017fe: 4770 bx lr
  3622. 08001800 <UART_DMATxHalfCplt>:
  3623. {
  3624. 8001800: b508 push {r3, lr}
  3625. HAL_UART_TxHalfCpltCallback(huart);
  3626. 8001802: 6a40 ldr r0, [r0, #36] ; 0x24
  3627. 8001804: f7ff fffb bl 80017fe <HAL_UART_TxHalfCpltCallback>
  3628. 8001808: bd08 pop {r3, pc}
  3629. 0800180a <UART_DMAReceiveCplt>:
  3630. {
  3631. 800180a: b508 push {r3, lr}
  3632. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3633. 800180c: 6803 ldr r3, [r0, #0]
  3634. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3635. 800180e: 6a42 ldr r2, [r0, #36] ; 0x24
  3636. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3637. 8001810: 681b ldr r3, [r3, #0]
  3638. 8001812: f013 0320 ands.w r3, r3, #32
  3639. 8001816: d110 bne.n 800183a <UART_DMAReceiveCplt+0x30>
  3640. huart->RxXferCount = 0U;
  3641. 8001818: 85d3 strh r3, [r2, #46] ; 0x2e
  3642. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3643. 800181a: 6813 ldr r3, [r2, #0]
  3644. 800181c: 68d9 ldr r1, [r3, #12]
  3645. 800181e: f421 7180 bic.w r1, r1, #256 ; 0x100
  3646. 8001822: 60d9 str r1, [r3, #12]
  3647. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3648. 8001824: 6959 ldr r1, [r3, #20]
  3649. 8001826: f021 0101 bic.w r1, r1, #1
  3650. 800182a: 6159 str r1, [r3, #20]
  3651. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3652. 800182c: 6959 ldr r1, [r3, #20]
  3653. 800182e: f021 0140 bic.w r1, r1, #64 ; 0x40
  3654. 8001832: 6159 str r1, [r3, #20]
  3655. huart->RxState = HAL_UART_STATE_READY;
  3656. 8001834: 2320 movs r3, #32
  3657. 8001836: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3658. HAL_UART_RxCpltCallback(huart);
  3659. 800183a: 4610 mov r0, r2
  3660. 800183c: f000 fe6e bl 800251c <HAL_UART_RxCpltCallback>
  3661. 8001840: bd08 pop {r3, pc}
  3662. 08001842 <UART_Receive_IT>:
  3663. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3664. 8001842: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3665. {
  3666. 8001846: b510 push {r4, lr}
  3667. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3668. 8001848: 2b22 cmp r3, #34 ; 0x22
  3669. 800184a: d136 bne.n 80018ba <UART_Receive_IT+0x78>
  3670. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3671. 800184c: 6883 ldr r3, [r0, #8]
  3672. 800184e: 6901 ldr r1, [r0, #16]
  3673. 8001850: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3674. 8001854: 6802 ldr r2, [r0, #0]
  3675. 8001856: 6a83 ldr r3, [r0, #40] ; 0x28
  3676. 8001858: d123 bne.n 80018a2 <UART_Receive_IT+0x60>
  3677. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3678. 800185a: 6852 ldr r2, [r2, #4]
  3679. if(huart->Init.Parity == UART_PARITY_NONE)
  3680. 800185c: b9e9 cbnz r1, 800189a <UART_Receive_IT+0x58>
  3681. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3682. 800185e: f3c2 0208 ubfx r2, r2, #0, #9
  3683. 8001862: f823 2b02 strh.w r2, [r3], #2
  3684. huart->pRxBuffPtr += 1U;
  3685. 8001866: 6283 str r3, [r0, #40] ; 0x28
  3686. if(--huart->RxXferCount == 0U)
  3687. 8001868: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3688. 800186a: 3c01 subs r4, #1
  3689. 800186c: b2a4 uxth r4, r4
  3690. 800186e: 85c4 strh r4, [r0, #46] ; 0x2e
  3691. 8001870: b98c cbnz r4, 8001896 <UART_Receive_IT+0x54>
  3692. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3693. 8001872: 6803 ldr r3, [r0, #0]
  3694. 8001874: 68da ldr r2, [r3, #12]
  3695. 8001876: f022 0220 bic.w r2, r2, #32
  3696. 800187a: 60da str r2, [r3, #12]
  3697. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3698. 800187c: 68da ldr r2, [r3, #12]
  3699. 800187e: f422 7280 bic.w r2, r2, #256 ; 0x100
  3700. 8001882: 60da str r2, [r3, #12]
  3701. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3702. 8001884: 695a ldr r2, [r3, #20]
  3703. 8001886: f022 0201 bic.w r2, r2, #1
  3704. 800188a: 615a str r2, [r3, #20]
  3705. huart->RxState = HAL_UART_STATE_READY;
  3706. 800188c: 2320 movs r3, #32
  3707. 800188e: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3708. HAL_UART_RxCpltCallback(huart);
  3709. 8001892: f000 fe43 bl 800251c <HAL_UART_RxCpltCallback>
  3710. if(--huart->RxXferCount == 0U)
  3711. 8001896: 2000 movs r0, #0
  3712. }
  3713. 8001898: bd10 pop {r4, pc}
  3714. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3715. 800189a: b2d2 uxtb r2, r2
  3716. 800189c: f823 2b01 strh.w r2, [r3], #1
  3717. 80018a0: e7e1 b.n 8001866 <UART_Receive_IT+0x24>
  3718. if(huart->Init.Parity == UART_PARITY_NONE)
  3719. 80018a2: b921 cbnz r1, 80018ae <UART_Receive_IT+0x6c>
  3720. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3721. 80018a4: 1c59 adds r1, r3, #1
  3722. 80018a6: 6852 ldr r2, [r2, #4]
  3723. 80018a8: 6281 str r1, [r0, #40] ; 0x28
  3724. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3725. 80018aa: 701a strb r2, [r3, #0]
  3726. 80018ac: e7dc b.n 8001868 <UART_Receive_IT+0x26>
  3727. 80018ae: 6852 ldr r2, [r2, #4]
  3728. 80018b0: 1c59 adds r1, r3, #1
  3729. 80018b2: 6281 str r1, [r0, #40] ; 0x28
  3730. 80018b4: f002 027f and.w r2, r2, #127 ; 0x7f
  3731. 80018b8: e7f7 b.n 80018aa <UART_Receive_IT+0x68>
  3732. return HAL_BUSY;
  3733. 80018ba: 2002 movs r0, #2
  3734. 80018bc: bd10 pop {r4, pc}
  3735. 080018be <HAL_UART_RxHalfCpltCallback>:
  3736. 80018be: 4770 bx lr
  3737. 080018c0 <UART_DMARxHalfCplt>:
  3738. {
  3739. 80018c0: b508 push {r3, lr}
  3740. HAL_UART_RxHalfCpltCallback(huart);
  3741. 80018c2: 6a40 ldr r0, [r0, #36] ; 0x24
  3742. 80018c4: f7ff fffb bl 80018be <HAL_UART_RxHalfCpltCallback>
  3743. 80018c8: bd08 pop {r3, pc}
  3744. 080018ca <HAL_UART_ErrorCallback>:
  3745. 80018ca: 4770 bx lr
  3746. 080018cc <UART_DMAError>:
  3747. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3748. 80018cc: 6a41 ldr r1, [r0, #36] ; 0x24
  3749. {
  3750. 80018ce: b508 push {r3, lr}
  3751. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3752. 80018d0: 680b ldr r3, [r1, #0]
  3753. 80018d2: 695a ldr r2, [r3, #20]
  3754. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3755. 80018d4: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3756. 80018d8: 2821 cmp r0, #33 ; 0x21
  3757. 80018da: d10a bne.n 80018f2 <UART_DMAError+0x26>
  3758. 80018dc: 0612 lsls r2, r2, #24
  3759. 80018de: d508 bpl.n 80018f2 <UART_DMAError+0x26>
  3760. huart->TxXferCount = 0U;
  3761. 80018e0: 2200 movs r2, #0
  3762. 80018e2: 84ca strh r2, [r1, #38] ; 0x26
  3763. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3764. 80018e4: 68da ldr r2, [r3, #12]
  3765. 80018e6: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3766. 80018ea: 60da str r2, [r3, #12]
  3767. huart->gState = HAL_UART_STATE_READY;
  3768. 80018ec: 2220 movs r2, #32
  3769. 80018ee: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3770. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3771. 80018f2: 695b ldr r3, [r3, #20]
  3772. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3773. 80018f4: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3774. 80018f8: 2a22 cmp r2, #34 ; 0x22
  3775. 80018fa: d106 bne.n 800190a <UART_DMAError+0x3e>
  3776. 80018fc: 065b lsls r3, r3, #25
  3777. 80018fe: d504 bpl.n 800190a <UART_DMAError+0x3e>
  3778. huart->RxXferCount = 0U;
  3779. 8001900: 2300 movs r3, #0
  3780. UART_EndRxTransfer(huart);
  3781. 8001902: 4608 mov r0, r1
  3782. huart->RxXferCount = 0U;
  3783. 8001904: 85cb strh r3, [r1, #46] ; 0x2e
  3784. UART_EndRxTransfer(huart);
  3785. 8001906: f7ff fd83 bl 8001410 <UART_EndRxTransfer>
  3786. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3787. 800190a: 6bcb ldr r3, [r1, #60] ; 0x3c
  3788. HAL_UART_ErrorCallback(huart);
  3789. 800190c: 4608 mov r0, r1
  3790. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3791. 800190e: f043 0310 orr.w r3, r3, #16
  3792. 8001912: 63cb str r3, [r1, #60] ; 0x3c
  3793. HAL_UART_ErrorCallback(huart);
  3794. 8001914: f7ff ffd9 bl 80018ca <HAL_UART_ErrorCallback>
  3795. 8001918: bd08 pop {r3, pc}
  3796. ...
  3797. 0800191c <HAL_UART_IRQHandler>:
  3798. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3799. 800191c: 6803 ldr r3, [r0, #0]
  3800. {
  3801. 800191e: b570 push {r4, r5, r6, lr}
  3802. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3803. 8001920: 681a ldr r2, [r3, #0]
  3804. {
  3805. 8001922: 4604 mov r4, r0
  3806. if(errorflags == RESET)
  3807. 8001924: 0716 lsls r6, r2, #28
  3808. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3809. 8001926: 68d9 ldr r1, [r3, #12]
  3810. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3811. 8001928: 695d ldr r5, [r3, #20]
  3812. if(errorflags == RESET)
  3813. 800192a: d107 bne.n 800193c <HAL_UART_IRQHandler+0x20>
  3814. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3815. 800192c: 0696 lsls r6, r2, #26
  3816. 800192e: d55a bpl.n 80019e6 <HAL_UART_IRQHandler+0xca>
  3817. 8001930: 068d lsls r5, r1, #26
  3818. 8001932: d558 bpl.n 80019e6 <HAL_UART_IRQHandler+0xca>
  3819. }
  3820. 8001934: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3821. UART_Receive_IT(huart);
  3822. 8001938: f7ff bf83 b.w 8001842 <UART_Receive_IT>
  3823. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3824. 800193c: f015 0501 ands.w r5, r5, #1
  3825. 8001940: d102 bne.n 8001948 <HAL_UART_IRQHandler+0x2c>
  3826. 8001942: f411 7f90 tst.w r1, #288 ; 0x120
  3827. 8001946: d04e beq.n 80019e6 <HAL_UART_IRQHandler+0xca>
  3828. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3829. 8001948: 07d3 lsls r3, r2, #31
  3830. 800194a: d505 bpl.n 8001958 <HAL_UART_IRQHandler+0x3c>
  3831. 800194c: 05ce lsls r6, r1, #23
  3832. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3833. 800194e: bf42 ittt mi
  3834. 8001950: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3835. 8001952: f043 0301 orrmi.w r3, r3, #1
  3836. 8001956: 63e3 strmi r3, [r4, #60] ; 0x3c
  3837. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3838. 8001958: 0750 lsls r0, r2, #29
  3839. 800195a: d504 bpl.n 8001966 <HAL_UART_IRQHandler+0x4a>
  3840. 800195c: b11d cbz r5, 8001966 <HAL_UART_IRQHandler+0x4a>
  3841. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3842. 800195e: 6be3 ldr r3, [r4, #60] ; 0x3c
  3843. 8001960: f043 0302 orr.w r3, r3, #2
  3844. 8001964: 63e3 str r3, [r4, #60] ; 0x3c
  3845. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3846. 8001966: 0793 lsls r3, r2, #30
  3847. 8001968: d504 bpl.n 8001974 <HAL_UART_IRQHandler+0x58>
  3848. 800196a: b11d cbz r5, 8001974 <HAL_UART_IRQHandler+0x58>
  3849. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3850. 800196c: 6be3 ldr r3, [r4, #60] ; 0x3c
  3851. 800196e: f043 0304 orr.w r3, r3, #4
  3852. 8001972: 63e3 str r3, [r4, #60] ; 0x3c
  3853. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3854. 8001974: 0716 lsls r6, r2, #28
  3855. 8001976: d504 bpl.n 8001982 <HAL_UART_IRQHandler+0x66>
  3856. 8001978: b11d cbz r5, 8001982 <HAL_UART_IRQHandler+0x66>
  3857. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3858. 800197a: 6be3 ldr r3, [r4, #60] ; 0x3c
  3859. 800197c: f043 0308 orr.w r3, r3, #8
  3860. 8001980: 63e3 str r3, [r4, #60] ; 0x3c
  3861. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3862. 8001982: 6be3 ldr r3, [r4, #60] ; 0x3c
  3863. 8001984: 2b00 cmp r3, #0
  3864. 8001986: d066 beq.n 8001a56 <HAL_UART_IRQHandler+0x13a>
  3865. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3866. 8001988: 0695 lsls r5, r2, #26
  3867. 800198a: d504 bpl.n 8001996 <HAL_UART_IRQHandler+0x7a>
  3868. 800198c: 0688 lsls r0, r1, #26
  3869. 800198e: d502 bpl.n 8001996 <HAL_UART_IRQHandler+0x7a>
  3870. UART_Receive_IT(huart);
  3871. 8001990: 4620 mov r0, r4
  3872. 8001992: f7ff ff56 bl 8001842 <UART_Receive_IT>
  3873. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3874. 8001996: 6823 ldr r3, [r4, #0]
  3875. UART_EndRxTransfer(huart);
  3876. 8001998: 4620 mov r0, r4
  3877. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3878. 800199a: 695d ldr r5, [r3, #20]
  3879. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3880. 800199c: 6be2 ldr r2, [r4, #60] ; 0x3c
  3881. 800199e: 0711 lsls r1, r2, #28
  3882. 80019a0: d402 bmi.n 80019a8 <HAL_UART_IRQHandler+0x8c>
  3883. 80019a2: f015 0540 ands.w r5, r5, #64 ; 0x40
  3884. 80019a6: d01a beq.n 80019de <HAL_UART_IRQHandler+0xc2>
  3885. UART_EndRxTransfer(huart);
  3886. 80019a8: f7ff fd32 bl 8001410 <UART_EndRxTransfer>
  3887. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3888. 80019ac: 6823 ldr r3, [r4, #0]
  3889. 80019ae: 695a ldr r2, [r3, #20]
  3890. 80019b0: 0652 lsls r2, r2, #25
  3891. 80019b2: d510 bpl.n 80019d6 <HAL_UART_IRQHandler+0xba>
  3892. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3893. 80019b4: 695a ldr r2, [r3, #20]
  3894. if(huart->hdmarx != NULL)
  3895. 80019b6: 6b60 ldr r0, [r4, #52] ; 0x34
  3896. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3897. 80019b8: f022 0240 bic.w r2, r2, #64 ; 0x40
  3898. 80019bc: 615a str r2, [r3, #20]
  3899. if(huart->hdmarx != NULL)
  3900. 80019be: b150 cbz r0, 80019d6 <HAL_UART_IRQHandler+0xba>
  3901. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3902. 80019c0: 4b25 ldr r3, [pc, #148] ; (8001a58 <HAL_UART_IRQHandler+0x13c>)
  3903. 80019c2: 6343 str r3, [r0, #52] ; 0x34
  3904. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3905. 80019c4: f7fe fd68 bl 8000498 <HAL_DMA_Abort_IT>
  3906. 80019c8: 2800 cmp r0, #0
  3907. 80019ca: d044 beq.n 8001a56 <HAL_UART_IRQHandler+0x13a>
  3908. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3909. 80019cc: 6b60 ldr r0, [r4, #52] ; 0x34
  3910. }
  3911. 80019ce: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3912. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3913. 80019d2: 6b43 ldr r3, [r0, #52] ; 0x34
  3914. 80019d4: 4718 bx r3
  3915. HAL_UART_ErrorCallback(huart);
  3916. 80019d6: 4620 mov r0, r4
  3917. 80019d8: f7ff ff77 bl 80018ca <HAL_UART_ErrorCallback>
  3918. 80019dc: bd70 pop {r4, r5, r6, pc}
  3919. HAL_UART_ErrorCallback(huart);
  3920. 80019de: f7ff ff74 bl 80018ca <HAL_UART_ErrorCallback>
  3921. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3922. 80019e2: 63e5 str r5, [r4, #60] ; 0x3c
  3923. 80019e4: bd70 pop {r4, r5, r6, pc}
  3924. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3925. 80019e6: 0616 lsls r6, r2, #24
  3926. 80019e8: d527 bpl.n 8001a3a <HAL_UART_IRQHandler+0x11e>
  3927. 80019ea: 060d lsls r5, r1, #24
  3928. 80019ec: d525 bpl.n 8001a3a <HAL_UART_IRQHandler+0x11e>
  3929. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3930. 80019ee: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3931. 80019f2: 2a21 cmp r2, #33 ; 0x21
  3932. 80019f4: d12f bne.n 8001a56 <HAL_UART_IRQHandler+0x13a>
  3933. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3934. 80019f6: 68a2 ldr r2, [r4, #8]
  3935. 80019f8: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3936. 80019fc: 6a22 ldr r2, [r4, #32]
  3937. 80019fe: d117 bne.n 8001a30 <HAL_UART_IRQHandler+0x114>
  3938. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3939. 8001a00: 8811 ldrh r1, [r2, #0]
  3940. 8001a02: f3c1 0108 ubfx r1, r1, #0, #9
  3941. 8001a06: 6059 str r1, [r3, #4]
  3942. if(huart->Init.Parity == UART_PARITY_NONE)
  3943. 8001a08: 6921 ldr r1, [r4, #16]
  3944. 8001a0a: b979 cbnz r1, 8001a2c <HAL_UART_IRQHandler+0x110>
  3945. huart->pTxBuffPtr += 2U;
  3946. 8001a0c: 3202 adds r2, #2
  3947. huart->pTxBuffPtr += 1U;
  3948. 8001a0e: 6222 str r2, [r4, #32]
  3949. if(--huart->TxXferCount == 0U)
  3950. 8001a10: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3951. 8001a12: 3a01 subs r2, #1
  3952. 8001a14: b292 uxth r2, r2
  3953. 8001a16: 84e2 strh r2, [r4, #38] ; 0x26
  3954. 8001a18: b9ea cbnz r2, 8001a56 <HAL_UART_IRQHandler+0x13a>
  3955. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3956. 8001a1a: 68da ldr r2, [r3, #12]
  3957. 8001a1c: f022 0280 bic.w r2, r2, #128 ; 0x80
  3958. 8001a20: 60da str r2, [r3, #12]
  3959. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3960. 8001a22: 68da ldr r2, [r3, #12]
  3961. 8001a24: f042 0240 orr.w r2, r2, #64 ; 0x40
  3962. 8001a28: 60da str r2, [r3, #12]
  3963. 8001a2a: bd70 pop {r4, r5, r6, pc}
  3964. huart->pTxBuffPtr += 1U;
  3965. 8001a2c: 3201 adds r2, #1
  3966. 8001a2e: e7ee b.n 8001a0e <HAL_UART_IRQHandler+0xf2>
  3967. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3968. 8001a30: 1c51 adds r1, r2, #1
  3969. 8001a32: 6221 str r1, [r4, #32]
  3970. 8001a34: 7812 ldrb r2, [r2, #0]
  3971. 8001a36: 605a str r2, [r3, #4]
  3972. 8001a38: e7ea b.n 8001a10 <HAL_UART_IRQHandler+0xf4>
  3973. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3974. 8001a3a: 0650 lsls r0, r2, #25
  3975. 8001a3c: d50b bpl.n 8001a56 <HAL_UART_IRQHandler+0x13a>
  3976. 8001a3e: 064a lsls r2, r1, #25
  3977. 8001a40: d509 bpl.n 8001a56 <HAL_UART_IRQHandler+0x13a>
  3978. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3979. 8001a42: 68da ldr r2, [r3, #12]
  3980. HAL_UART_TxCpltCallback(huart);
  3981. 8001a44: 4620 mov r0, r4
  3982. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3983. 8001a46: f022 0240 bic.w r2, r2, #64 ; 0x40
  3984. 8001a4a: 60da str r2, [r3, #12]
  3985. huart->gState = HAL_UART_STATE_READY;
  3986. 8001a4c: 2320 movs r3, #32
  3987. 8001a4e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3988. HAL_UART_TxCpltCallback(huart);
  3989. 8001a52: f7ff febd bl 80017d0 <HAL_UART_TxCpltCallback>
  3990. 8001a56: bd70 pop {r4, r5, r6, pc}
  3991. 8001a58: 08001a5d .word 0x08001a5d
  3992. 08001a5c <UART_DMAAbortOnError>:
  3993. {
  3994. 8001a5c: b508 push {r3, lr}
  3995. huart->RxXferCount = 0x00U;
  3996. 8001a5e: 2300 movs r3, #0
  3997. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3998. 8001a60: 6a40 ldr r0, [r0, #36] ; 0x24
  3999. huart->RxXferCount = 0x00U;
  4000. 8001a62: 85c3 strh r3, [r0, #46] ; 0x2e
  4001. huart->TxXferCount = 0x00U;
  4002. 8001a64: 84c3 strh r3, [r0, #38] ; 0x26
  4003. HAL_UART_ErrorCallback(huart);
  4004. 8001a66: f7ff ff30 bl 80018ca <HAL_UART_ErrorCallback>
  4005. 8001a6a: bd08 pop {r3, pc}
  4006. 08001a6c <Firmware_BootStart_Signal>:
  4007. * ***/
  4008. #define Bluecell_BootStart 0x0b
  4009. uint8_t BootStartdata[6] = {0xbe,Bluecell_BootStart,0x03,4,0,0xeb};
  4010. void Firmware_BootStart_Signal(){
  4011. 8001a6c: b510 push {r4, lr}
  4012. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  4013. 8001a6e: 4c07 ldr r4, [pc, #28] ; (8001a8c <Firmware_BootStart_Signal+0x20>)
  4014. 8001a70: 78a1 ldrb r1, [r4, #2]
  4015. 8001a72: 1c60 adds r0, r4, #1
  4016. 8001a74: f000 f892 bl 8001b9c <STH30_CreateCrc>
  4017. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  4018. 8001a78: 78a1 ldrb r1, [r4, #2]
  4019. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  4020. 8001a7a: 7120 strb r0, [r4, #4]
  4021. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  4022. 8001a7c: 3103 adds r1, #3
  4023. 8001a7e: 4620 mov r0, r4
  4024. }
  4025. 8001a80: e8bd 4010 ldmia.w sp!, {r4, lr}
  4026. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  4027. 8001a84: b2c9 uxtb r1, r1
  4028. 8001a86: f000 bd6f b.w 8002568 <Uart1_Data_Send>
  4029. 8001a8a: bf00 nop
  4030. 8001a8c: 2000000e .word 0x2000000e
  4031. 08001a90 <FirmwareUpdateStart>:
  4032. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  4033. void FirmwareUpdateStart(uint8_t* data){
  4034. 8001a90: b570 push {r4, r5, r6, lr}
  4035. uint8_t ret = 0,crccheck = 0;
  4036. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  4037. 8001a92: 7881 ldrb r1, [r0, #2]
  4038. void FirmwareUpdateStart(uint8_t* data){
  4039. 8001a94: 4604 mov r4, r0
  4040. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  4041. 8001a96: 1843 adds r3, r0, r1
  4042. 8001a98: 785a ldrb r2, [r3, #1]
  4043. 8001a9a: 3001 adds r0, #1
  4044. 8001a9c: f000 f899 bl 8001bd2 <STH30_CheckCrc>
  4045. if(crccheck == NO_ERROR){
  4046. 8001aa0: b2c0 uxtb r0, r0
  4047. 8001aa2: 2801 cmp r0, #1
  4048. 8001aa4: d00e beq.n 8001ac4 <FirmwareUpdateStart+0x34>
  4049. 8001aa6: 2300 movs r3, #0
  4050. ret = Flash_write(&data[0]);
  4051. if(ret == 1)
  4052. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  4053. }else{
  4054. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  4055. printf("%02x ",data[i]);
  4056. 8001aa8: 4e1e ldr r6, [pc, #120] ; (8001b24 <FirmwareUpdateStart+0x94>)
  4057. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  4058. 8001aaa: 78a2 ldrb r2, [r4, #2]
  4059. 8001aac: 1c5d adds r5, r3, #1
  4060. 8001aae: 3202 adds r2, #2
  4061. 8001ab0: b2db uxtb r3, r3
  4062. 8001ab2: 429a cmp r2, r3
  4063. 8001ab4: da2f bge.n 8001b16 <FirmwareUpdateStart+0x86>
  4064. printf("Check Sum error \n");
  4065. 8001ab6: 481c ldr r0, [pc, #112] ; (8001b28 <FirmwareUpdateStart+0x98>)
  4066. 8001ab8: f000 fe2a bl 8002710 <puts>
  4067. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  4068. 8001abc: 2222 movs r2, #34 ; 0x22
  4069. 8001abe: 4b1b ldr r3, [pc, #108] ; (8001b2c <FirmwareUpdateStart+0x9c>)
  4070. 8001ac0: 705a strb r2, [r3, #1]
  4071. 8001ac2: e00f b.n 8001ae4 <FirmwareUpdateStart+0x54>
  4072. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  4073. 8001ac4: 2211 movs r2, #17
  4074. 8001ac6: 4d19 ldr r5, [pc, #100] ; (8001b2c <FirmwareUpdateStart+0x9c>)
  4075. 8001ac8: 706a strb r2, [r5, #1]
  4076. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  4077. 8001aca: 7862 ldrb r2, [r4, #1]
  4078. 8001acc: 2add cmp r2, #221 ; 0xdd
  4079. 8001ace: d001 beq.n 8001ad4 <FirmwareUpdateStart+0x44>
  4080. 8001ad0: 2aee cmp r2, #238 ; 0xee
  4081. 8001ad2: d107 bne.n 8001ae4 <FirmwareUpdateStart+0x54>
  4082. ret = Flash_write(&data[0]);
  4083. 8001ad4: 4620 mov r0, r4
  4084. 8001ad6: f000 f9fb bl 8001ed0 <Flash_write>
  4085. if(ret == 1)
  4086. 8001ada: b2c0 uxtb r0, r0
  4087. 8001adc: 2801 cmp r0, #1
  4088. 8001ade: d101 bne.n 8001ae4 <FirmwareUpdateStart+0x54>
  4089. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  4090. 8001ae0: 2322 movs r3, #34 ; 0x22
  4091. 8001ae2: 706b strb r3, [r5, #1]
  4092. }
  4093. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  4094. 8001ae4: 4d11 ldr r5, [pc, #68] ; (8001b2c <FirmwareUpdateStart+0x9c>)
  4095. 8001ae6: 78a9 ldrb r1, [r5, #2]
  4096. 8001ae8: 1c68 adds r0, r5, #1
  4097. 8001aea: f000 f857 bl 8001b9c <STH30_CreateCrc>
  4098. 8001aee: 7128 strb r0, [r5, #4]
  4099. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  4100. 8001af0: 7863 ldrb r3, [r4, #1]
  4101. 8001af2: 2bee cmp r3, #238 ; 0xee
  4102. 8001af4: d007 beq.n 8001b06 <FirmwareUpdateStart+0x76>
  4103. 8001af6: 2b0a cmp r3, #10
  4104. 8001af8: d005 beq.n 8001b06 <FirmwareUpdateStart+0x76>
  4105. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  4106. 8001afa: 78a9 ldrb r1, [r5, #2]
  4107. 8001afc: 4628 mov r0, r5
  4108. 8001afe: 3103 adds r1, #3
  4109. 8001b00: b2c9 uxtb r1, r1
  4110. 8001b02: f000 fd31 bl 8002568 <Uart1_Data_Send>
  4111. }
  4112. if(data[bluecell_type] == 0xEE)
  4113. 8001b06: 7863 ldrb r3, [r4, #1]
  4114. 8001b08: 2bee cmp r3, #238 ; 0xee
  4115. 8001b0a: d10a bne.n 8001b22 <FirmwareUpdateStart+0x92>
  4116. printf("update Complete \n");
  4117. }
  4118. 8001b0c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4119. printf("update Complete \n");
  4120. 8001b10: 4807 ldr r0, [pc, #28] ; (8001b30 <FirmwareUpdateStart+0xa0>)
  4121. 8001b12: f000 bdfd b.w 8002710 <puts>
  4122. printf("%02x ",data[i]);
  4123. 8001b16: 5ce1 ldrb r1, [r4, r3]
  4124. 8001b18: 4630 mov r0, r6
  4125. 8001b1a: f000 fd85 bl 8002628 <iprintf>
  4126. 8001b1e: 462b mov r3, r5
  4127. 8001b20: e7c3 b.n 8001aaa <FirmwareUpdateStart+0x1a>
  4128. 8001b22: bd70 pop {r4, r5, r6, pc}
  4129. 8001b24: 080036a6 .word 0x080036a6
  4130. 8001b28: 080036ac .word 0x080036ac
  4131. 8001b2c: 20000008 .word 0x20000008
  4132. 8001b30: 080036bd .word 0x080036bd
  4133. 08001b34 <Chksum_Check>:
  4134. //-----------------------------------------------
  4135. //UART CRC üũ �Լ�
  4136. //-----------------------------------------------
  4137. bool Chksum_Check(uint8_t *data, uint32_t leng,uint8_t chkdata)
  4138. {
  4139. uint8_t dataret = 0;
  4140. 8001b34: 2300 movs r3, #0
  4141. {
  4142. 8001b36: b510 push {r4, lr}
  4143. 8001b38: 1cc1 adds r1, r0, #3
  4144. 8001b3a: 3014 adds r0, #20
  4145. bool ret = false;
  4146. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4147. dataret += data[i];
  4148. 8001b3c: f811 4f01 ldrb.w r4, [r1, #1]!
  4149. 8001b40: 4423 add r3, r4
  4150. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4151. 8001b42: 4281 cmp r1, r0
  4152. dataret += data[i];
  4153. 8001b44: b2db uxtb r3, r3
  4154. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4155. 8001b46: d1f9 bne.n 8001b3c <Chksum_Check+0x8>
  4156. if(dataret == chkdata){
  4157. ret = true;
  4158. }
  4159. // printf("dataret : %x chkdata : %x \r\n",dataret,chkdata);
  4160. return ret;
  4161. }
  4162. 8001b48: 1a9b subs r3, r3, r2
  4163. 8001b4a: 4258 negs r0, r3
  4164. 8001b4c: 4158 adcs r0, r3
  4165. 8001b4e: bd10 pop {r4, pc}
  4166. 08001b50 <CRC16_Check>:
  4167. {
  4168. uint8_t dt = 0U;
  4169. uint16_t crc16 = 0U;
  4170. len *= 8;
  4171. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4172. 8001b50: 2300 movs r3, #0
  4173. {
  4174. 8001b52: b530 push {r4, r5, lr}
  4175. {
  4176. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4177. 8001b54: 4d10 ldr r5, [pc, #64] ; (8001b98 <CRC16_Check+0x48>)
  4178. len *= 8;
  4179. 8001b56: 00c9 lsls r1, r1, #3
  4180. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4181. 8001b58: 2907 cmp r1, #7
  4182. 8001b5a: dc11 bgt.n 8001b80 <CRC16_Check+0x30>
  4183. }
  4184. if(len != 0)
  4185. 8001b5c: b161 cbz r1, 8001b78 <CRC16_Check+0x28>
  4186. len--;
  4187. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4188. {
  4189. crc16 = (uint16_t)(crc16 << 1);
  4190. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4191. 8001b5e: f241 0021 movw r0, #4129 ; 0x1021
  4192. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4193. 8001b62: f413 4f00 tst.w r3, #32768 ; 0x8000
  4194. 8001b66: ea4f 0343 mov.w r3, r3, lsl #1
  4195. crc16 = (uint16_t)(crc16 << 1);
  4196. 8001b6a: b29b uxth r3, r3
  4197. len--;
  4198. 8001b6c: f101 31ff add.w r1, r1, #4294967295
  4199. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4200. 8001b70: bf18 it ne
  4201. 8001b72: 4043 eorne r3, r0
  4202. while(len != 0)
  4203. 8001b74: 2900 cmp r1, #0
  4204. 8001b76: d1f4 bne.n 8001b62 <CRC16_Check+0x12>
  4205. }
  4206. dt = (uint8_t)(dt << 1);
  4207. }
  4208. }
  4209. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  4210. }
  4211. 8001b78: 1a98 subs r0, r3, r2
  4212. 8001b7a: bf18 it ne
  4213. 8001b7c: 2001 movne r0, #1
  4214. 8001b7e: bd30 pop {r4, r5, pc}
  4215. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4216. 8001b80: f810 4b01 ldrb.w r4, [r0], #1
  4217. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4218. 8001b84: 3908 subs r1, #8
  4219. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4220. 8001b86: ea84 2413 eor.w r4, r4, r3, lsr #8
  4221. 8001b8a: f835 4014 ldrh.w r4, [r5, r4, lsl #1]
  4222. 8001b8e: ea84 2303 eor.w r3, r4, r3, lsl #8
  4223. 8001b92: b29b uxth r3, r3
  4224. 8001b94: e7e0 b.n 8001b58 <CRC16_Check+0x8>
  4225. 8001b96: bf00 nop
  4226. 8001b98: 20000014 .word 0x20000014
  4227. 08001b9c <STH30_CreateCrc>:
  4228. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  4229. {
  4230. 8001b9c: b510 push {r4, lr}
  4231. uint8_t bit; // bit mask
  4232. uint8_t crc = 0xFF; // calculated checksum
  4233. 8001b9e: 23ff movs r3, #255 ; 0xff
  4234. uint8_t byteCtr; // byte counter
  4235. // calculates 8-Bit checksum with given polynomial
  4236. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4237. 8001ba0: 4604 mov r4, r0
  4238. 8001ba2: 1a22 subs r2, r4, r0
  4239. 8001ba4: b2d2 uxtb r2, r2
  4240. 8001ba6: 4291 cmp r1, r2
  4241. 8001ba8: d801 bhi.n 8001bae <STH30_CreateCrc+0x12>
  4242. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4243. else crc = (crc << 1);
  4244. }
  4245. }
  4246. return crc;
  4247. }
  4248. 8001baa: 4618 mov r0, r3
  4249. 8001bac: bd10 pop {r4, pc}
  4250. crc ^= (data[byteCtr]);
  4251. 8001bae: f814 2b01 ldrb.w r2, [r4], #1
  4252. 8001bb2: 4053 eors r3, r2
  4253. 8001bb4: 2208 movs r2, #8
  4254. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4255. 8001bb6: f013 0f80 tst.w r3, #128 ; 0x80
  4256. 8001bba: f102 32ff add.w r2, r2, #4294967295
  4257. 8001bbe: ea4f 0343 mov.w r3, r3, lsl #1
  4258. 8001bc2: bf18 it ne
  4259. 8001bc4: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4260. for(bit = 8; bit > 0; --bit)
  4261. 8001bc8: f012 02ff ands.w r2, r2, #255 ; 0xff
  4262. else crc = (crc << 1);
  4263. 8001bcc: b2db uxtb r3, r3
  4264. for(bit = 8; bit > 0; --bit)
  4265. 8001bce: d1f2 bne.n 8001bb6 <STH30_CreateCrc+0x1a>
  4266. 8001bd0: e7e7 b.n 8001ba2 <STH30_CreateCrc+0x6>
  4267. 08001bd2 <STH30_CheckCrc>:
  4268. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  4269. {
  4270. 8001bd2: b530 push {r4, r5, lr}
  4271. uint8_t bit; // bit mask
  4272. uint8_t crc = 0xFF; // calculated checksum
  4273. 8001bd4: 23ff movs r3, #255 ; 0xff
  4274. uint8_t byteCtr; // byte counter
  4275. // calculates 8-Bit checksum with given polynomial
  4276. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4277. 8001bd6: 4605 mov r5, r0
  4278. 8001bd8: 1a2c subs r4, r5, r0
  4279. 8001bda: b2e4 uxtb r4, r4
  4280. 8001bdc: 42a1 cmp r1, r4
  4281. 8001bde: d803 bhi.n 8001be8 <STH30_CheckCrc+0x16>
  4282. else crc = (crc << 1);
  4283. }
  4284. }
  4285. if(crc != checksum) return CHECKSUM_ERROR;
  4286. else return NO_ERROR;
  4287. }
  4288. 8001be0: 1a9b subs r3, r3, r2
  4289. 8001be2: 4258 negs r0, r3
  4290. 8001be4: 4158 adcs r0, r3
  4291. 8001be6: bd30 pop {r4, r5, pc}
  4292. crc ^= (data[byteCtr]);
  4293. 8001be8: f815 4b01 ldrb.w r4, [r5], #1
  4294. 8001bec: 4063 eors r3, r4
  4295. 8001bee: 2408 movs r4, #8
  4296. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4297. 8001bf0: f013 0f80 tst.w r3, #128 ; 0x80
  4298. 8001bf4: f104 34ff add.w r4, r4, #4294967295
  4299. 8001bf8: ea4f 0343 mov.w r3, r3, lsl #1
  4300. 8001bfc: bf18 it ne
  4301. 8001bfe: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4302. for(bit = 8; bit > 0; --bit)
  4303. 8001c02: f014 04ff ands.w r4, r4, #255 ; 0xff
  4304. else crc = (crc << 1);
  4305. 8001c06: b2db uxtb r3, r3
  4306. for(bit = 8; bit > 0; --bit)
  4307. 8001c08: d1f2 bne.n 8001bf0 <STH30_CheckCrc+0x1e>
  4308. 8001c0a: e7e5 b.n 8001bd8 <STH30_CheckCrc+0x6>
  4309. 08001c0c <MBIC_FileDataCheck>:
  4310. uint16_t Crcchk;
  4311. bool FileChk;
  4312. }BootLoaderDataCheck_st;
  4313. BootLoaderDataCheck_st MBIC_FileDataCheck(uint8_t* data){
  4314. 8001c0c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  4315. BootLoaderDataCheck_st ret = {0,0,false};
  4316. int8_t MBIC_Mark[9] = "JT-NRDAS ";
  4317. 8001c10: 4a81 ldr r2, [pc, #516] ; (8001e18 <MBIC_FileDataCheck+0x20c>)
  4318. BootLoaderDataCheck_st MBIC_FileDataCheck(uint8_t* data){
  4319. 8001c12: b091 sub sp, #68 ; 0x44
  4320. 8001c14: 4605 mov r5, r0
  4321. 8001c16: 460c mov r4, r1
  4322. int8_t MBIC_Mark[9] = "JT-NRDAS ";
  4323. 8001c18: 6810 ldr r0, [r2, #0]
  4324. 8001c1a: 6851 ldr r1, [r2, #4]
  4325. 8001c1c: ab04 add r3, sp, #16
  4326. 8001c1e: c303 stmia r3!, {r0, r1}
  4327. 8001c20: 7a12 ldrb r2, [r2, #8]
  4328. 8001c22: f10d 0910 add.w r9, sp, #16
  4329. 8001c26: 701a strb r2, [r3, #0]
  4330. int8_t MBIC_FileName1[] = "jhfs-mbic-nrdas-v";
  4331. 8001c28: aa0b add r2, sp, #44 ; 0x2c
  4332. 8001c2a: 4690 mov r8, r2
  4333. 8001c2c: 4b7b ldr r3, [pc, #492] ; (8001e1c <MBIC_FileDataCheck+0x210>)
  4334. 8001c2e: f103 0710 add.w r7, r3, #16
  4335. 8001c32: 4616 mov r6, r2
  4336. 8001c34: 6818 ldr r0, [r3, #0]
  4337. 8001c36: 6859 ldr r1, [r3, #4]
  4338. 8001c38: 3308 adds r3, #8
  4339. 8001c3a: c603 stmia r6!, {r0, r1}
  4340. 8001c3c: 42bb cmp r3, r7
  4341. 8001c3e: 4632 mov r2, r6
  4342. 8001c40: d1f7 bne.n 8001c32 <MBIC_FileDataCheck+0x26>
  4343. int8_t MBIC_FileName2[] = "v00.00.01.mbc";
  4344. 8001c42: aa07 add r2, sp, #28
  4345. 8001c44: 4617 mov r7, r2
  4346. int8_t MBIC_FileName1[] = "jhfs-mbic-nrdas-v";
  4347. 8001c46: 881b ldrh r3, [r3, #0]
  4348. 8001c48: 8033 strh r3, [r6, #0]
  4349. int8_t MBIC_FileName2[] = "v00.00.01.mbc";
  4350. 8001c4a: 4b75 ldr r3, [pc, #468] ; (8001e20 <MBIC_FileDataCheck+0x214>)
  4351. 8001c4c: f103 0e08 add.w lr, r3, #8
  4352. 8001c50: 4616 mov r6, r2
  4353. 8001c52: 6818 ldr r0, [r3, #0]
  4354. 8001c54: 6859 ldr r1, [r3, #4]
  4355. 8001c56: 3308 adds r3, #8
  4356. 8001c58: c603 stmia r6!, {r0, r1}
  4357. 8001c5a: 4573 cmp r3, lr
  4358. 8001c5c: 4632 mov r2, r6
  4359. 8001c5e: d1f7 bne.n 8001c50 <MBIC_FileDataCheck+0x44>
  4360. 8001c60: 6818 ldr r0, [r3, #0]
  4361. 8001c62: 889b ldrh r3, [r3, #4]
  4362. 8001c64: 6030 str r0, [r6, #0]
  4363. 8001c66: 80b3 strh r3, [r6, #4]
  4364. uint8_t MBIC_FileType = 0x00;
  4365. int i = 0;
  4366. /***
  4367. MARK Check
  4368. ***/
  4369. for(i = MARK_START_POSITION; i < TYPE_START_POSITION; i++){
  4370. 8001c68: 2600 movs r6, #0
  4371. if(MBIC_Mark[i] != data[i]){
  4372. printf("Data Diff \r\n");
  4373. return ret;
  4374. }else{
  4375. printf("MARK Data Success \r\n");
  4376. 8001c6a: f8df a1f0 ldr.w sl, [pc, #496] ; 8001e5c <MBIC_FileDataCheck+0x250>
  4377. if(MBIC_Mark[i] != data[i]){
  4378. 8001c6e: f919 2006 ldrsb.w r2, [r9, r6]
  4379. 8001c72: 5da3 ldrb r3, [r4, r6]
  4380. 8001c74: 429a cmp r2, r3
  4381. 8001c76: d00a beq.n 8001c8e <MBIC_FileDataCheck+0x82>
  4382. printf("Data Diff \r\n");
  4383. 8001c78: 486a ldr r0, [pc, #424] ; (8001e24 <MBIC_FileDataCheck+0x218>)
  4384. 8001c7a: f000 fd49 bl 8002710 <puts>
  4385. }
  4386. for(i = i; i < 43; i++){
  4387. if(MBIC_FileName2[i-30] != data[i]){
  4388. printf("Data Diff %c\r\n",data[i]);
  4389. printf("MBIC_FileName2[%d] : %x, data[%d] : %x\r\n",i - 30,MBIC_FileName2[i - 30],i,data[i]);
  4390. return ret;
  4391. 8001c7e: 2300 movs r3, #0
  4392. 8001c80: 802b strh r3, [r5, #0]
  4393. 8001c82: 806b strh r3, [r5, #2]
  4394. printf("CRC_H[%d] : %x\r\n",i,ret.Crcchk);
  4395. printf("CRC_L[%d] : %x\r\n",i,ret.Crcchk);
  4396. ret.FileChk = true;
  4397. return ret;
  4398. }
  4399. 8001c84: 4628 mov r0, r5
  4400. return ret;
  4401. 8001c86: 712b strb r3, [r5, #4]
  4402. }
  4403. 8001c88: b011 add sp, #68 ; 0x44
  4404. 8001c8a: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  4405. printf("MARK Data Success \r\n");
  4406. 8001c8e: 4650 mov r0, sl
  4407. for(i = MARK_START_POSITION; i < TYPE_START_POSITION; i++){
  4408. 8001c90: 3601 adds r6, #1
  4409. printf("MARK Data Success \r\n");
  4410. 8001c92: f000 fd3d bl 8002710 <puts>
  4411. for(i = MARK_START_POSITION; i < TYPE_START_POSITION; i++){
  4412. 8001c96: 2e09 cmp r6, #9
  4413. 8001c98: d1e9 bne.n 8001c6e <MBIC_FileDataCheck+0x62>
  4414. if(MBIC_type != data[i]){
  4415. 8001c9a: 7a63 ldrb r3, [r4, #9]
  4416. 8001c9c: 2b20 cmp r3, #32
  4417. 8001c9e: d1eb bne.n 8001c78 <MBIC_FileDataCheck+0x6c>
  4418. printf("Type Data Success \r\n");
  4419. 8001ca0: 4861 ldr r0, [pc, #388] ; (8001e28 <MBIC_FileDataCheck+0x21c>)
  4420. 8001ca2: f000 fd35 bl 8002710 <puts>
  4421. if(MBIC_FileType != data[i]){
  4422. 8001ca6: 7aa3 ldrb r3, [r4, #10]
  4423. 8001ca8: 2b00 cmp r3, #0
  4424. 8001caa: d1e5 bne.n 8001c78 <MBIC_FileDataCheck+0x6c>
  4425. printf("File Type Data Success \r\n");
  4426. 8001cac: 485f ldr r0, [pc, #380] ; (8001e2c <MBIC_FileDataCheck+0x220>)
  4427. 8001cae: f000 fd2f bl 8002710 <puts>
  4428. printf("Version Data Success Version %x\r\n",data[i]);
  4429. 8001cb2: f8df a1ac ldr.w sl, [pc, #428] ; 8001e60 <MBIC_FileDataCheck+0x254>
  4430. 8001cb6: f104 060a add.w r6, r4, #10
  4431. 8001cba: f104 090d add.w r9, r4, #13
  4432. 8001cbe: f816 1f01 ldrb.w r1, [r6, #1]!
  4433. 8001cc2: 4650 mov r0, sl
  4434. 8001cc4: f000 fcb0 bl 8002628 <iprintf>
  4435. for(i = VERSION_START_POSITION; i < FILENAME_START_POSITION; i++){
  4436. 8001cc8: 45b1 cmp r9, r6
  4437. 8001cca: d1f8 bne.n 8001cbe <MBIC_FileDataCheck+0xb2>
  4438. 8001ccc: 2600 movs r6, #0
  4439. printf("File Name Data Success %c\r\n",data[i]);
  4440. 8001cce: 4a58 ldr r2, [pc, #352] ; (8001e30 <MBIC_FileDataCheck+0x224>)
  4441. 8001cd0: f104 0a0e add.w sl, r4, #14
  4442. if(MBIC_FileName1[i-14] != data[i]){
  4443. 8001cd4: 46d3 mov fp, sl
  4444. 8001cd6: f918 9006 ldrsb.w r9, [r8, r6]
  4445. 8001cda: f89b 1000 ldrb.w r1, [fp]
  4446. 8001cde: f106 030e add.w r3, r6, #14
  4447. 8001ce2: 4589 cmp r9, r1
  4448. 8001ce4: f10a 0a01 add.w sl, sl, #1
  4449. 8001ce8: d00d beq.n 8001d06 <MBIC_FileDataCheck+0xfa>
  4450. printf("Data Diff \r\n");
  4451. 8001cea: 484e ldr r0, [pc, #312] ; (8001e24 <MBIC_FileDataCheck+0x218>)
  4452. 8001cec: 9303 str r3, [sp, #12]
  4453. 8001cee: f000 fd0f bl 8002710 <puts>
  4454. printf("MBIC_FileName1[%d] : %x, data[%d] : %x\r\n",i - 14,MBIC_FileName1[i - 14],i,data[i]);
  4455. 8001cf2: f89b 2000 ldrb.w r2, [fp]
  4456. 8001cf6: 4631 mov r1, r6
  4457. 8001cf8: 9200 str r2, [sp, #0]
  4458. 8001cfa: 464a mov r2, r9
  4459. 8001cfc: 9b03 ldr r3, [sp, #12]
  4460. 8001cfe: 484d ldr r0, [pc, #308] ; (8001e34 <MBIC_FileDataCheck+0x228>)
  4461. printf("MBIC_FileName2[%d] : %x, data[%d] : %x\r\n",i - 30,MBIC_FileName2[i - 30],i,data[i]);
  4462. 8001d00: f000 fc92 bl 8002628 <iprintf>
  4463. 8001d04: e7bb b.n 8001c7e <MBIC_FileDataCheck+0x72>
  4464. printf("File Name Data Success %c\r\n",data[i]);
  4465. 8001d06: 4610 mov r0, r2
  4466. 8001d08: 4649 mov r1, r9
  4467. 8001d0a: 3601 adds r6, #1
  4468. 8001d0c: 9203 str r2, [sp, #12]
  4469. 8001d0e: f000 fc8b bl 8002628 <iprintf>
  4470. for(i = FILENAME_START_POSITION; i < 30; i++){
  4471. 8001d12: 2e10 cmp r6, #16
  4472. 8001d14: 9a03 ldr r2, [sp, #12]
  4473. 8001d16: d1dd bne.n 8001cd4 <MBIC_FileDataCheck+0xc8>
  4474. 8001d18: 261e movs r6, #30
  4475. printf("File Name Data Success %c\r\n",data[i]);
  4476. 8001d1a: 4b45 ldr r3, [pc, #276] ; (8001e30 <MBIC_FileDataCheck+0x224>)
  4477. 8001d1c: f104 091e add.w r9, r4, #30
  4478. if(MBIC_FileName2[i-30] != data[i]){
  4479. 8001d20: 46ca mov sl, r9
  4480. 8001d22: 19ba adds r2, r7, r6
  4481. 8001d24: f912 8c1e ldrsb.w r8, [r2, #-30]
  4482. 8001d28: f89a 1000 ldrb.w r1, [sl]
  4483. 8001d2c: f1a6 0b1e sub.w fp, r6, #30
  4484. 8001d30: 4588 cmp r8, r1
  4485. 8001d32: f109 0901 add.w r9, r9, #1
  4486. 8001d36: d00a beq.n 8001d4e <MBIC_FileDataCheck+0x142>
  4487. printf("Data Diff %c\r\n",data[i]);
  4488. 8001d38: 483f ldr r0, [pc, #252] ; (8001e38 <MBIC_FileDataCheck+0x22c>)
  4489. 8001d3a: f000 fc75 bl 8002628 <iprintf>
  4490. printf("MBIC_FileName2[%d] : %x, data[%d] : %x\r\n",i - 30,MBIC_FileName2[i - 30],i,data[i]);
  4491. 8001d3e: f89a 3000 ldrb.w r3, [sl]
  4492. 8001d42: 4642 mov r2, r8
  4493. 8001d44: 9300 str r3, [sp, #0]
  4494. 8001d46: 4659 mov r1, fp
  4495. 8001d48: 4633 mov r3, r6
  4496. 8001d4a: 483c ldr r0, [pc, #240] ; (8001e3c <MBIC_FileDataCheck+0x230>)
  4497. 8001d4c: e7d8 b.n 8001d00 <MBIC_FileDataCheck+0xf4>
  4498. printf("File Name Data Success %c\r\n",data[i]);
  4499. 8001d4e: 4618 mov r0, r3
  4500. 8001d50: 4641 mov r1, r8
  4501. for(i = i; i < 43; i++){
  4502. 8001d52: 3601 adds r6, #1
  4503. printf("File Name Data Success %c\r\n",data[i]);
  4504. 8001d54: 9303 str r3, [sp, #12]
  4505. 8001d56: f000 fc67 bl 8002628 <iprintf>
  4506. for(i = i; i < 43; i++){
  4507. 8001d5a: 2e2b cmp r6, #43 ; 0x2b
  4508. 8001d5c: 9b03 ldr r3, [sp, #12]
  4509. 8001d5e: d1df bne.n 8001d20 <MBIC_FileDataCheck+0x114>
  4510. printf("Creation Success %x\r\n",data[i]);
  4511. 8001d60: f8df 8100 ldr.w r8, [pc, #256] ; 8001e64 <MBIC_FileDataCheck+0x258>
  4512. 8001d64: f104 062b add.w r6, r4, #43 ; 0x2b
  4513. 8001d68: f104 0731 add.w r7, r4, #49 ; 0x31
  4514. 8001d6c: f816 1b01 ldrb.w r1, [r6], #1
  4515. 8001d70: 4640 mov r0, r8
  4516. 8001d72: f000 fc59 bl 8002628 <iprintf>
  4517. for(i = i; i < 49; i++){
  4518. 8001d76: 42b7 cmp r7, r6
  4519. 8001d78: d1f8 bne.n 8001d6c <MBIC_FileDataCheck+0x160>
  4520. 8001d7a: 2631 movs r6, #49 ; 0x31
  4521. printf("Creation Success data[%d] : %x\r\n",i,data[i]);
  4522. 8001d7c: 4f30 ldr r7, [pc, #192] ; (8001e40 <MBIC_FileDataCheck+0x234>)
  4523. 8001d7e: 5da2 ldrb r2, [r4, r6]
  4524. 8001d80: 4631 mov r1, r6
  4525. 8001d82: 4638 mov r0, r7
  4526. for(i = i; i < 55; i++){
  4527. 8001d84: 3601 adds r6, #1
  4528. printf("Creation Success data[%d] : %x\r\n",i,data[i]);
  4529. 8001d86: f000 fc4f bl 8002628 <iprintf>
  4530. for(i = i; i < 55; i++){
  4531. 8001d8a: 2e37 cmp r6, #55 ; 0x37
  4532. 8001d8c: d1f7 bne.n 8001d7e <MBIC_FileDataCheck+0x172>
  4533. printf(" %d",data[i++]);
  4534. 8001d8e: f894 1037 ldrb.w r1, [r4, #55] ; 0x37
  4535. 8001d92: 482c ldr r0, [pc, #176] ; (8001e44 <MBIC_FileDataCheck+0x238>)
  4536. 8001d94: f000 fc48 bl 8002628 <iprintf>
  4537. printf(" -%02d",data[i++]);
  4538. 8001d98: f894 1038 ldrb.w r1, [r4, #56] ; 0x38
  4539. 8001d9c: 482a ldr r0, [pc, #168] ; (8001e48 <MBIC_FileDataCheck+0x23c>)
  4540. 8001d9e: f000 fc43 bl 8002628 <iprintf>
  4541. printf(" -%02d",data[i++]);
  4542. 8001da2: f894 1039 ldrb.w r1, [r4, #57] ; 0x39
  4543. 8001da6: 4828 ldr r0, [pc, #160] ; (8001e48 <MBIC_FileDataCheck+0x23c>)
  4544. 8001da8: f000 fc3e bl 8002628 <iprintf>
  4545. printf(" -%02d",data[i++]);
  4546. 8001dac: f894 103a ldrb.w r1, [r4, #58] ; 0x3a
  4547. 8001db0: 4825 ldr r0, [pc, #148] ; (8001e48 <MBIC_FileDataCheck+0x23c>)
  4548. 8001db2: f000 fc39 bl 8002628 <iprintf>
  4549. printf(" -%02d",data[i++]);
  4550. 8001db6: f894 103b ldrb.w r1, [r4, #59] ; 0x3b
  4551. 8001dba: 4823 ldr r0, [pc, #140] ; (8001e48 <MBIC_FileDataCheck+0x23c>)
  4552. 8001dbc: f000 fc34 bl 8002628 <iprintf>
  4553. printf(" -%02d\r\n",data[i++]);
  4554. 8001dc0: f894 103c ldrb.w r1, [r4, #60] ; 0x3c
  4555. 8001dc4: 4821 ldr r0, [pc, #132] ; (8001e4c <MBIC_FileDataCheck+0x240>)
  4556. 8001dc6: f000 fc2f bl 8002628 <iprintf>
  4557. ret.Length = ((data[i++] << 8) & 0xFF00);
  4558. 8001dca: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  4559. ret.Length += (data[i++]);
  4560. 8001dce: f894 603e ldrb.w r6, [r4, #62] ; 0x3e
  4561. printf("data[%d] : %d\r\n",i - 1,ret.Length);
  4562. 8001dd2: 213e movs r1, #62 ; 0x3e
  4563. ret.Length += (data[i++]);
  4564. 8001dd4: eb06 2603 add.w r6, r6, r3, lsl #8
  4565. 8001dd8: b2b6 uxth r6, r6
  4566. printf("data[%d] : %d\r\n",i - 1,ret.Length);
  4567. 8001dda: 4632 mov r2, r6
  4568. 8001ddc: 481c ldr r0, [pc, #112] ; (8001e50 <MBIC_FileDataCheck+0x244>)
  4569. 8001dde: f000 fc23 bl 8002628 <iprintf>
  4570. printf("data[%d] : %d\r\n",i - 1,ret.Length);
  4571. 8001de2: 4632 mov r2, r6
  4572. 8001de4: 213e movs r1, #62 ; 0x3e
  4573. 8001de6: 481a ldr r0, [pc, #104] ; (8001e50 <MBIC_FileDataCheck+0x244>)
  4574. 8001de8: f000 fc1e bl 8002628 <iprintf>
  4575. ret.Crcchk = ((data[i++] << 8) & 0xFF00);
  4576. 8001dec: f894 303f ldrb.w r3, [r4, #63] ; 0x3f
  4577. ret.Crcchk += (data[i++]);
  4578. 8001df0: f894 4040 ldrb.w r4, [r4, #64] ; 0x40
  4579. printf("CRC_H[%d] : %x\r\n",i,ret.Crcchk);
  4580. 8001df4: 2141 movs r1, #65 ; 0x41
  4581. ret.Crcchk += (data[i++]);
  4582. 8001df6: eb04 2403 add.w r4, r4, r3, lsl #8
  4583. 8001dfa: b2a4 uxth r4, r4
  4584. printf("CRC_H[%d] : %x\r\n",i,ret.Crcchk);
  4585. 8001dfc: 4622 mov r2, r4
  4586. 8001dfe: 4815 ldr r0, [pc, #84] ; (8001e54 <MBIC_FileDataCheck+0x248>)
  4587. 8001e00: f000 fc12 bl 8002628 <iprintf>
  4588. printf("CRC_L[%d] : %x\r\n",i,ret.Crcchk);
  4589. 8001e04: 4622 mov r2, r4
  4590. 8001e06: 2141 movs r1, #65 ; 0x41
  4591. 8001e08: 4813 ldr r0, [pc, #76] ; (8001e58 <MBIC_FileDataCheck+0x24c>)
  4592. 8001e0a: f000 fc0d bl 8002628 <iprintf>
  4593. return ret;
  4594. 8001e0e: 802e strh r6, [r5, #0]
  4595. 8001e10: 806c strh r4, [r5, #2]
  4596. 8001e12: 2301 movs r3, #1
  4597. 8001e14: e736 b.n 8001c84 <MBIC_FileDataCheck+0x78>
  4598. 8001e16: bf00 nop
  4599. 8001e18: 0800369c .word 0x0800369c
  4600. 8001e1c: 08003825 .word 0x08003825
  4601. 8001e20: 08003837 .word 0x08003837
  4602. 8001e24: 080036ce .word 0x080036ce
  4603. 8001e28: 080036f3 .word 0x080036f3
  4604. 8001e2c: 080036ee .word 0x080036ee
  4605. 8001e30: 08003753 .word 0x08003753
  4606. 8001e34: 08003729 .word 0x08003729
  4607. 8001e38: 0800376f .word 0x0800376f
  4608. 8001e3c: 0800377e .word 0x0800377e
  4609. 8001e40: 080037be .word 0x080037be
  4610. 8001e44: 080037df .word 0x080037df
  4611. 8001e48: 080037e3 .word 0x080037e3
  4612. 8001e4c: 080037ea .word 0x080037ea
  4613. 8001e50: 080037f3 .word 0x080037f3
  4614. 8001e54: 08003803 .word 0x08003803
  4615. 8001e58: 08003814 .word 0x08003814
  4616. 8001e5c: 080036da .word 0x080036da
  4617. 8001e60: 08003707 .word 0x08003707
  4618. 8001e64: 080037a8 .word 0x080037a8
  4619. 08001e68 <MBIC_Bootloader_FirmwareUpdate>:
  4620. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  4621. 8001e68: b507 push {r0, r1, r2, lr}
  4622. 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,
  4623. 0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00,0x00
  4624. };
  4625. #endif // PYJ.2020.06.04_END --
  4626. MBIC_FileDataCheck(&data[MBIC_PAYLOADSTART]);
  4627. 8001e6a: f100 0116 add.w r1, r0, #22
  4628. 8001e6e: 4668 mov r0, sp
  4629. 8001e70: f7ff fecc bl 8001c0c <MBIC_FileDataCheck>
  4630. case MBIC_Reboot_Notice_REQ:
  4631. break;
  4632. }
  4633. }
  4634. 8001e74: b003 add sp, #12
  4635. 8001e76: f85d fb04 ldr.w pc, [sp], #4
  4636. ...
  4637. 08001e7c <Flash_RGB_Data_Write>:
  4638. #endif // PYJ.2019.03.27_END --
  4639. }
  4640. #if 1 // PYJ.2020.05.20_BEGIN --
  4641. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4642. 8001e7c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4643. uint16_t Firmdata = 0;
  4644. uint8_t ret = 0;
  4645. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4646. 8001e80: 2400 movs r4, #0
  4647. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4648. 8001e82: 4607 mov r7, r0
  4649. uint8_t ret = 0;
  4650. 8001e84: 4626 mov r6, r4
  4651. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4652. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4653. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4654. 8001e86: 4d10 ldr r5, [pc, #64] ; (8001ec8 <Flash_RGB_Data_Write+0x4c>)
  4655. printf("HAL NOT OK \n");
  4656. 8001e88: f8df 8040 ldr.w r8, [pc, #64] ; 8001ecc <Flash_RGB_Data_Write+0x50>
  4657. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4658. 8001e8c: 78bb ldrb r3, [r7, #2]
  4659. 8001e8e: 3b02 subs r3, #2
  4660. 8001e90: 429c cmp r4, r3
  4661. 8001e92: db02 blt.n 8001e9a <Flash_RGB_Data_Write+0x1e>
  4662. Address += 2;
  4663. //if(!(i%FirmwareUpdateDelay))
  4664. // HAL_Delay(1);
  4665. }
  4666. return ret;
  4667. }
  4668. 8001e94: 4630 mov r0, r6
  4669. 8001e96: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4670. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4671. 8001e9a: 193b adds r3, r7, r4
  4672. 8001e9c: 78da ldrb r2, [r3, #3]
  4673. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4674. 8001e9e: 791b ldrb r3, [r3, #4]
  4675. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4676. 8001ea0: 6829 ldr r1, [r5, #0]
  4677. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4678. 8001ea2: eb02 2203 add.w r2, r2, r3, lsl #8
  4679. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4680. 8001ea6: b292 uxth r2, r2
  4681. 8001ea8: 2300 movs r3, #0
  4682. 8001eaa: 2001 movs r0, #1
  4683. 8001eac: f7fe fcac bl 8000808 <HAL_FLASH_Program>
  4684. 8001eb0: b118 cbz r0, 8001eba <Flash_RGB_Data_Write+0x3e>
  4685. printf("HAL NOT OK \n");
  4686. 8001eb2: 4640 mov r0, r8
  4687. 8001eb4: f000 fc2c bl 8002710 <puts>
  4688. ret = 1;
  4689. 8001eb8: 2601 movs r6, #1
  4690. Address += 2;
  4691. 8001eba: 682b ldr r3, [r5, #0]
  4692. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4693. 8001ebc: 3402 adds r4, #2
  4694. Address += 2;
  4695. 8001ebe: 3302 adds r3, #2
  4696. 8001ec0: 602b str r3, [r5, #0]
  4697. for(uint8_t i = 0; i < data[bluecell_length] - 2; i+=2){
  4698. 8001ec2: b2e4 uxtb r4, r4
  4699. 8001ec4: e7e2 b.n 8001e8c <Flash_RGB_Data_Write+0x10>
  4700. 8001ec6: bf00 nop
  4701. 8001ec8: 20000214 .word 0x20000214
  4702. 8001ecc: 08003845 .word 0x08003845
  4703. 08001ed0 <Flash_write>:
  4704. /*Variable used for Erase procedure*/
  4705. static FLASH_EraseInitTypeDef EraseInitStruct;
  4706. static uint32_t PAGEError = 0;
  4707. uint8_t ret = 0;
  4708. /* Fill EraseInit structure*/
  4709. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4710. 8001ed0: 2300 movs r3, #0
  4711. {
  4712. 8001ed2: b573 push {r0, r1, r4, r5, r6, lr}
  4713. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4714. 8001ed4: 4d16 ldr r5, [pc, #88] ; (8001f30 <Flash_write+0x60>)
  4715. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4716. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4717. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4718. 8001ed6: 4c17 ldr r4, [pc, #92] ; (8001f34 <Flash_write+0x64>)
  4719. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4720. 8001ed8: 602b str r3, [r5, #0]
  4721. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4722. 8001eda: 4b17 ldr r3, [pc, #92] ; (8001f38 <Flash_write+0x68>)
  4723. {
  4724. 8001edc: 4606 mov r6, r0
  4725. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4726. 8001ede: 60ab str r3, [r5, #8]
  4727. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4728. 8001ee0: 231f movs r3, #31
  4729. 8001ee2: 60eb str r3, [r5, #12]
  4730. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4731. 8001ee4: 69e3 ldr r3, [r4, #28]
  4732. 8001ee6: f023 0310 bic.w r3, r3, #16
  4733. 8001eea: 61e3 str r3, [r4, #28]
  4734. HAL_FLASH_Unlock(); // lock ??占�?
  4735. 8001eec: f7fe fc46 bl 800077c <HAL_FLASH_Unlock>
  4736. if(flashinit == 0){
  4737. 8001ef0: 4b12 ldr r3, [pc, #72] ; (8001f3c <Flash_write+0x6c>)
  4738. 8001ef2: 781a ldrb r2, [r3, #0]
  4739. 8001ef4: b94a cbnz r2, 8001f0a <Flash_write+0x3a>
  4740. flashinit= 1;
  4741. 8001ef6: 2201 movs r2, #1
  4742. //FLASH_PageErase(StartAddr);
  4743. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4744. 8001ef8: 4911 ldr r1, [pc, #68] ; (8001f40 <Flash_write+0x70>)
  4745. 8001efa: 4628 mov r0, r5
  4746. flashinit= 1;
  4747. 8001efc: 701a strb r2, [r3, #0]
  4748. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4749. 8001efe: f7fe fced bl 80008dc <HAL_FLASHEx_Erase>
  4750. 8001f02: b110 cbz r0, 8001f0a <Flash_write+0x3a>
  4751. printf("Erase Failed \r\n");
  4752. 8001f04: 480f ldr r0, [pc, #60] ; (8001f44 <Flash_write+0x74>)
  4753. 8001f06: f000 fc03 bl 8002710 <puts>
  4754. }
  4755. }
  4756. // FLASH_If_Erase();
  4757. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  4758. 8001f0a: 4630 mov r0, r6
  4759. 8001f0c: f7ff ffb6 bl 8001e7c <Flash_RGB_Data_Write>
  4760. 8001f10: 4605 mov r5, r0
  4761. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  4762. 8001f12: f7fe fc45 bl 80007a0 <HAL_FLASH_Lock>
  4763. __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  4764. return ret;
  4765. }
  4766. 8001f16: 4628 mov r0, r5
  4767. __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  4768. 8001f18: 69e3 ldr r3, [r4, #28]
  4769. 8001f1a: f043 0310 orr.w r3, r3, #16
  4770. 8001f1e: 61e3 str r3, [r4, #28]
  4771. 8001f20: 69e3 ldr r3, [r4, #28]
  4772. 8001f22: f003 0310 and.w r3, r3, #16
  4773. 8001f26: 9301 str r3, [sp, #4]
  4774. 8001f28: 9b01 ldr r3, [sp, #4]
  4775. }
  4776. 8001f2a: b002 add sp, #8
  4777. 8001f2c: bd70 pop {r4, r5, r6, pc}
  4778. 8001f2e: bf00 nop
  4779. 8001f30: 2000029c .word 0x2000029c
  4780. 8001f34: 40021000 .word 0x40021000
  4781. 8001f38: 08004000 .word 0x08004000
  4782. 8001f3c: 200002b0 .word 0x200002b0
  4783. 8001f40: 200002ac .word 0x200002ac
  4784. 8001f44: 08003851 .word 0x08003851
  4785. 08001f48 <HAL_TIM_PeriodElapsedCallback>:
  4786. /* Private user code ---------------------------------------------------------*/
  4787. /* USER CODE BEGIN 0 */
  4788. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  4789. {
  4790. if(htim->Instance == TIM6){
  4791. 8001f48: 6802 ldr r2, [r0, #0]
  4792. 8001f4a: 4b08 ldr r3, [pc, #32] ; (8001f6c <HAL_TIM_PeriodElapsedCallback+0x24>)
  4793. 8001f4c: 429a cmp r2, r3
  4794. 8001f4e: d10b bne.n 8001f68 <HAL_TIM_PeriodElapsedCallback+0x20>
  4795. UartTimerCnt++;
  4796. 8001f50: 4a07 ldr r2, [pc, #28] ; (8001f70 <HAL_TIM_PeriodElapsedCallback+0x28>)
  4797. 8001f52: 6813 ldr r3, [r2, #0]
  4798. 8001f54: 3301 adds r3, #1
  4799. 8001f56: 6013 str r3, [r2, #0]
  4800. LedTimerCnt++;
  4801. 8001f58: 4a06 ldr r2, [pc, #24] ; (8001f74 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  4802. 8001f5a: 6813 ldr r3, [r2, #0]
  4803. 8001f5c: 3301 adds r3, #1
  4804. 8001f5e: 6013 str r3, [r2, #0]
  4805. FirmwareTimerCnt++;
  4806. 8001f60: 4a05 ldr r2, [pc, #20] ; (8001f78 <HAL_TIM_PeriodElapsedCallback+0x30>)
  4807. 8001f62: 6813 ldr r3, [r2, #0]
  4808. 8001f64: 3301 adds r3, #1
  4809. 8001f66: 6013 str r3, [r2, #0]
  4810. 8001f68: 4770 bx lr
  4811. 8001f6a: bf00 nop
  4812. 8001f6c: 40001000 .word 0x40001000
  4813. 8001f70: 200002bc .word 0x200002bc
  4814. 8001f74: 200002b8 .word 0x200002b8
  4815. 8001f78: 200002b4 .word 0x200002b4
  4816. 08001f7c <_write>:
  4817. }
  4818. }
  4819. int _write (int file, uint8_t *ptr, uint16_t len)
  4820. {
  4821. 8001f7c: b510 push {r4, lr}
  4822. 8001f7e: 4614 mov r4, r2
  4823. HAL_UART_Transmit (&huart1, ptr, len, 10);
  4824. 8001f80: 230a movs r3, #10
  4825. 8001f82: 4802 ldr r0, [pc, #8] ; (8001f8c <_write+0x10>)
  4826. 8001f84: f7ff fb46 bl 8001614 <HAL_UART_Transmit>
  4827. return len;
  4828. }
  4829. 8001f88: 4620 mov r0, r4
  4830. 8001f8a: bd10 pop {r4, pc}
  4831. 8001f8c: 20000bd4 .word 0x20000bd4
  4832. 08001f90 <SystemClock_Config>:
  4833. /**
  4834. * @brief System Clock Configuration
  4835. * @retval None
  4836. */
  4837. void SystemClock_Config(void)
  4838. {
  4839. 8001f90: b510 push {r4, lr}
  4840. 8001f92: b090 sub sp, #64 ; 0x40
  4841. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  4842. 8001f94: 2228 movs r2, #40 ; 0x28
  4843. 8001f96: 2100 movs r1, #0
  4844. 8001f98: a806 add r0, sp, #24
  4845. 8001f9a: f000 fb3d bl 8002618 <memset>
  4846. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  4847. 8001f9e: 2214 movs r2, #20
  4848. 8001fa0: 2100 movs r1, #0
  4849. 8001fa2: a801 add r0, sp, #4
  4850. 8001fa4: f000 fb38 bl 8002618 <memset>
  4851. /** Initializes the CPU, AHB and APB busses clocks
  4852. */
  4853. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4854. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  4855. 8001fa8: 2301 movs r3, #1
  4856. 8001faa: 930a str r3, [sp, #40] ; 0x28
  4857. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4858. 8001fac: 2310 movs r3, #16
  4859. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4860. 8001fae: 2402 movs r4, #2
  4861. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  4862. 8001fb0: 930b str r3, [sp, #44] ; 0x2c
  4863. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4864. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  4865. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  4866. 8001fb2: f44f 1340 mov.w r3, #3145728 ; 0x300000
  4867. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4868. 8001fb6: a806 add r0, sp, #24
  4869. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  4870. 8001fb8: 930f str r3, [sp, #60] ; 0x3c
  4871. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  4872. 8001fba: 9406 str r4, [sp, #24]
  4873. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  4874. 8001fbc: 940d str r4, [sp, #52] ; 0x34
  4875. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  4876. 8001fbe: f7fe fe51 bl 8000c64 <HAL_RCC_OscConfig>
  4877. {
  4878. Error_Handler();
  4879. }
  4880. /** Initializes the CPU, AHB and APB busses clocks
  4881. */
  4882. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4883. 8001fc2: 230f movs r3, #15
  4884. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  4885. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4886. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4887. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4888. 8001fc4: f44f 6280 mov.w r2, #1024 ; 0x400
  4889. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  4890. 8001fc8: 9301 str r3, [sp, #4]
  4891. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4892. 8001fca: 2300 movs r3, #0
  4893. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4894. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4895. 8001fcc: 4621 mov r1, r4
  4896. 8001fce: a801 add r0, sp, #4
  4897. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  4898. 8001fd0: 9402 str r4, [sp, #8]
  4899. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  4900. 8001fd2: 9303 str r3, [sp, #12]
  4901. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  4902. 8001fd4: 9204 str r2, [sp, #16]
  4903. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  4904. 8001fd6: 9305 str r3, [sp, #20]
  4905. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  4906. 8001fd8: f7ff f80c bl 8000ff4 <HAL_RCC_ClockConfig>
  4907. {
  4908. Error_Handler();
  4909. }
  4910. }
  4911. 8001fdc: b010 add sp, #64 ; 0x40
  4912. 8001fde: bd10 pop {r4, pc}
  4913. 08001fe0 <main>:
  4914. {
  4915. 8001fe0: b580 push {r7, lr}
  4916. 8001fe2: b088 sub sp, #32
  4917. HAL_Init();
  4918. 8001fe4: f7fe f94e bl 8000284 <HAL_Init>
  4919. SystemClock_Config();
  4920. 8001fe8: f7ff ffd2 bl 8001f90 <SystemClock_Config>
  4921. * @param None
  4922. * @retval None
  4923. */
  4924. static void MX_GPIO_Init(void)
  4925. {
  4926. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4927. 8001fec: 2210 movs r2, #16
  4928. /* GPIO Ports Clock Enable */
  4929. __HAL_RCC_GPIOC_CLK_ENABLE();
  4930. 8001fee: 4d5c ldr r5, [pc, #368] ; (8002160 <main+0x180>)
  4931. GPIO_InitTypeDef GPIO_InitStruct = {0};
  4932. 8001ff0: 2100 movs r1, #0
  4933. 8001ff2: eb0d 0002 add.w r0, sp, r2
  4934. 8001ff6: f000 fb0f bl 8002618 <memset>
  4935. __HAL_RCC_GPIOC_CLK_ENABLE();
  4936. 8001ffa: 69ab ldr r3, [r5, #24]
  4937. __HAL_RCC_GPIOB_CLK_ENABLE();
  4938. __HAL_RCC_GPIOA_CLK_ENABLE();
  4939. /*Configure GPIO pin Output Level */
  4940. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4941. 8001ffc: 2200 movs r2, #0
  4942. __HAL_RCC_GPIOC_CLK_ENABLE();
  4943. 8001ffe: f043 0310 orr.w r3, r3, #16
  4944. 8002002: 61ab str r3, [r5, #24]
  4945. 8002004: 69ab ldr r3, [r5, #24]
  4946. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4947. 8002006: f44f 4100 mov.w r1, #32768 ; 0x8000
  4948. __HAL_RCC_GPIOC_CLK_ENABLE();
  4949. 800200a: f003 0310 and.w r3, r3, #16
  4950. 800200e: 9301 str r3, [sp, #4]
  4951. 8002010: 9b01 ldr r3, [sp, #4]
  4952. __HAL_RCC_GPIOB_CLK_ENABLE();
  4953. 8002012: 69ab ldr r3, [r5, #24]
  4954. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4955. 8002014: 4853 ldr r0, [pc, #332] ; (8002164 <main+0x184>)
  4956. __HAL_RCC_GPIOB_CLK_ENABLE();
  4957. 8002016: f043 0308 orr.w r3, r3, #8
  4958. 800201a: 61ab str r3, [r5, #24]
  4959. 800201c: 69ab ldr r3, [r5, #24]
  4960. /*Configure GPIO pin : BOOT_LED_Pin */
  4961. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  4962. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4963. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4964. 800201e: 2400 movs r4, #0
  4965. __HAL_RCC_GPIOB_CLK_ENABLE();
  4966. 8002020: f003 0308 and.w r3, r3, #8
  4967. 8002024: 9302 str r3, [sp, #8]
  4968. 8002026: 9b02 ldr r3, [sp, #8]
  4969. __HAL_RCC_GPIOA_CLK_ENABLE();
  4970. 8002028: 69ab ldr r3, [r5, #24]
  4971. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  4972. 800202a: 4e4e ldr r6, [pc, #312] ; (8002164 <main+0x184>)
  4973. __HAL_RCC_GPIOA_CLK_ENABLE();
  4974. 800202c: f043 0304 orr.w r3, r3, #4
  4975. 8002030: 61ab str r3, [r5, #24]
  4976. 8002032: 69ab ldr r3, [r5, #24]
  4977. 8002034: f003 0304 and.w r3, r3, #4
  4978. 8002038: 9303 str r3, [sp, #12]
  4979. 800203a: 9b03 ldr r3, [sp, #12]
  4980. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  4981. 800203c: f7fe fd88 bl 8000b50 <HAL_GPIO_WritePin>
  4982. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  4983. 8002040: f44f 4300 mov.w r3, #32768 ; 0x8000
  4984. 8002044: 9304 str r3, [sp, #16]
  4985. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  4986. 8002046: 2301 movs r3, #1
  4987. 8002048: 9305 str r3, [sp, #20]
  4988. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4989. 800204a: 2302 movs r3, #2
  4990. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  4991. 800204c: a904 add r1, sp, #16
  4992. 800204e: 4845 ldr r0, [pc, #276] ; (8002164 <main+0x184>)
  4993. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  4994. 8002050: 9307 str r3, [sp, #28]
  4995. GPIO_InitStruct.Pull = GPIO_NOPULL;
  4996. 8002052: 9406 str r4, [sp, #24]
  4997. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  4998. 8002054: f7fe fc90 bl 8000978 <HAL_GPIO_Init>
  4999. __HAL_RCC_DMA1_CLK_ENABLE();
  5000. 8002058: 696b ldr r3, [r5, #20]
  5001. huart1.Instance = USART1;
  5002. 800205a: 4843 ldr r0, [pc, #268] ; (8002168 <main+0x188>)
  5003. __HAL_RCC_DMA1_CLK_ENABLE();
  5004. 800205c: f043 0301 orr.w r3, r3, #1
  5005. 8002060: 616b str r3, [r5, #20]
  5006. 8002062: 696b ldr r3, [r5, #20]
  5007. huart1.Init.BaudRate = 115200;
  5008. 8002064: 4a41 ldr r2, [pc, #260] ; (800216c <main+0x18c>)
  5009. __HAL_RCC_DMA1_CLK_ENABLE();
  5010. 8002066: f003 0301 and.w r3, r3, #1
  5011. 800206a: 9300 str r3, [sp, #0]
  5012. 800206c: 9b00 ldr r3, [sp, #0]
  5013. huart1.Init.BaudRate = 115200;
  5014. 800206e: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  5015. 8002072: e880 000c stmia.w r0, {r2, r3}
  5016. huart1.Init.Mode = UART_MODE_TX_RX;
  5017. 8002076: 230c movs r3, #12
  5018. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  5019. 8002078: 6084 str r4, [r0, #8]
  5020. huart1.Init.Mode = UART_MODE_TX_RX;
  5021. 800207a: 6143 str r3, [r0, #20]
  5022. huart1.Init.StopBits = UART_STOPBITS_1;
  5023. 800207c: 60c4 str r4, [r0, #12]
  5024. huart1.Init.Parity = UART_PARITY_NONE;
  5025. 800207e: 6104 str r4, [r0, #16]
  5026. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5027. 8002080: 6184 str r4, [r0, #24]
  5028. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  5029. 8002082: 61c4 str r4, [r0, #28]
  5030. if (HAL_UART_Init(&huart1) != HAL_OK)
  5031. 8002084: f7ff fa98 bl 80015b8 <HAL_UART_Init>
  5032. hi2c2.Instance = I2C2;
  5033. 8002088: 4839 ldr r0, [pc, #228] ; (8002170 <main+0x190>)
  5034. hi2c2.Init.ClockSpeed = 400000;
  5035. 800208a: 493a ldr r1, [pc, #232] ; (8002174 <main+0x194>)
  5036. 800208c: 4b3a ldr r3, [pc, #232] ; (8002178 <main+0x198>)
  5037. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  5038. 800208e: 6084 str r4, [r0, #8]
  5039. hi2c2.Init.ClockSpeed = 400000;
  5040. 8002090: e880 000a stmia.w r0, {r1, r3}
  5041. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5042. 8002094: f44f 4380 mov.w r3, #16384 ; 0x4000
  5043. hi2c2.Init.OwnAddress1 = 0;
  5044. 8002098: 60c4 str r4, [r0, #12]
  5045. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5046. 800209a: 6103 str r3, [r0, #16]
  5047. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  5048. 800209c: 6144 str r4, [r0, #20]
  5049. hi2c2.Init.OwnAddress2 = 0;
  5050. 800209e: 6184 str r4, [r0, #24]
  5051. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  5052. 80020a0: 61c4 str r4, [r0, #28]
  5053. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  5054. 80020a2: 6204 str r4, [r0, #32]
  5055. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  5056. 80020a4: f7fe fd5e bl 8000b64 <HAL_I2C_Init>
  5057. htim6.Init.Prescaler = 5600 - 1;
  5058. 80020a8: f241 53df movw r3, #5599 ; 0x15df
  5059. htim6.Instance = TIM6;
  5060. 80020ac: 4d33 ldr r5, [pc, #204] ; (800217c <main+0x19c>)
  5061. htim6.Init.Prescaler = 5600 - 1;
  5062. 80020ae: 4834 ldr r0, [pc, #208] ; (8002180 <main+0x1a0>)
  5063. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  5064. 80020b0: 60ac str r4, [r5, #8]
  5065. htim6.Init.Prescaler = 5600 - 1;
  5066. 80020b2: e885 0009 stmia.w r5, {r0, r3}
  5067. htim6.Init.Period = 10 - 1;
  5068. 80020b6: 2309 movs r3, #9
  5069. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5070. 80020b8: 4628 mov r0, r5
  5071. htim6.Init.Period = 10 - 1;
  5072. 80020ba: 60eb str r3, [r5, #12]
  5073. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  5074. 80020bc: 61ac str r4, [r5, #24]
  5075. TIM_MasterConfigTypeDef sMasterConfig = {0};
  5076. 80020be: 9404 str r4, [sp, #16]
  5077. 80020c0: 9405 str r4, [sp, #20]
  5078. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5079. 80020c2: f7ff f967 bl 8001394 <HAL_TIM_Base_Init>
  5080. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5081. 80020c6: a904 add r1, sp, #16
  5082. 80020c8: 4628 mov r0, r5
  5083. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  5084. 80020ca: 9404 str r4, [sp, #16]
  5085. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  5086. 80020cc: 9405 str r4, [sp, #20]
  5087. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5088. 80020ce: f7ff f97b bl 80013c8 <HAL_TIMEx_MasterConfigSynchronization>
  5089. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  5090. 80020d2: 4622 mov r2, r4
  5091. 80020d4: 4621 mov r1, r4
  5092. 80020d6: 200f movs r0, #15
  5093. 80020d8: f7fe f90a bl 80002f0 <HAL_NVIC_SetPriority>
  5094. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  5095. 80020dc: 200f movs r0, #15
  5096. 80020de: f7fe f93b bl 8000358 <HAL_NVIC_EnableIRQ>
  5097. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  5098. 80020e2: 4622 mov r2, r4
  5099. 80020e4: 4621 mov r1, r4
  5100. 80020e6: 2025 movs r0, #37 ; 0x25
  5101. 80020e8: f7fe f902 bl 80002f0 <HAL_NVIC_SetPriority>
  5102. HAL_NVIC_EnableIRQ(USART1_IRQn);
  5103. 80020ec: 2025 movs r0, #37 ; 0x25
  5104. 80020ee: f7fe f933 bl 8000358 <HAL_NVIC_EnableIRQ>
  5105. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  5106. 80020f2: 4622 mov r2, r4
  5107. 80020f4: 4621 mov r1, r4
  5108. 80020f6: 2036 movs r0, #54 ; 0x36
  5109. 80020f8: f7fe f8fa bl 80002f0 <HAL_NVIC_SetPriority>
  5110. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  5111. 80020fc: 2036 movs r0, #54 ; 0x36
  5112. 80020fe: f7fe f92b bl 8000358 <HAL_NVIC_EnableIRQ>
  5113. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  5114. 8002102: 4622 mov r2, r4
  5115. 8002104: 4621 mov r1, r4
  5116. 8002106: 200e movs r0, #14
  5117. 8002108: f7fe f8f2 bl 80002f0 <HAL_NVIC_SetPriority>
  5118. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  5119. 800210c: 200e movs r0, #14
  5120. 800210e: f7fe f923 bl 8000358 <HAL_NVIC_EnableIRQ>
  5121. HAL_TIM_Base_Start_IT(&htim6);
  5122. 8002112: 4628 mov r0, r5
  5123. 8002114: f7ff f840 bl 8001198 <HAL_TIM_Base_Start_IT>
  5124. setbuf(stdout, NULL);
  5125. 8002118: 4b1a ldr r3, [pc, #104] ; (8002184 <main+0x1a4>)
  5126. 800211a: 4621 mov r1, r4
  5127. 800211c: 681b ldr r3, [r3, #0]
  5128. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5129. 800211e: 4d1a ldr r5, [pc, #104] ; (8002188 <main+0x1a8>)
  5130. setbuf(stdout, NULL);
  5131. 8002120: 6898 ldr r0, [r3, #8]
  5132. 8002122: f000 fafd bl 8002720 <setbuf>
  5133. Firmware_BootStart_Signal();
  5134. 8002126: f7ff fca1 bl 8001a6c <Firmware_BootStart_Signal>
  5135. InitUartQueue(&TerminalQueue);
  5136. 800212a: 4818 ldr r0, [pc, #96] ; (800218c <main+0x1ac>)
  5137. 800212c: f000 f984 bl 8002438 <InitUartQueue>
  5138. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  5139. 8002130: 4c17 ldr r4, [pc, #92] ; (8002190 <main+0x1b0>)
  5140. 8002132: 6823 ldr r3, [r4, #0]
  5141. 8002134: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  5142. 8002138: d906 bls.n 8002148 <main+0x168>
  5143. 800213a: f44f 4100 mov.w r1, #32768 ; 0x8000
  5144. 800213e: 4630 mov r0, r6
  5145. 8002140: f7fe fd0b bl 8000b5a <HAL_GPIO_TogglePin>
  5146. 8002144: 2300 movs r3, #0
  5147. 8002146: 6023 str r3, [r4, #0]
  5148. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5149. 8002148: 4c10 ldr r4, [pc, #64] ; (800218c <main+0x1ac>)
  5150. 800214a: 4f07 ldr r7, [pc, #28] ; (8002168 <main+0x188>)
  5151. 800214c: 68a3 ldr r3, [r4, #8]
  5152. 800214e: 2b00 cmp r3, #0
  5153. 8002150: ddee ble.n 8002130 <main+0x150>
  5154. 8002152: 682b ldr r3, [r5, #0]
  5155. 8002154: 2b1e cmp r3, #30
  5156. 8002156: d9eb bls.n 8002130 <main+0x150>
  5157. 8002158: 4638 mov r0, r7
  5158. 800215a: f000 f97b bl 8002454 <GetDataFromUartQueue>
  5159. 800215e: e7f5 b.n 800214c <main+0x16c>
  5160. 8002160: 40021000 .word 0x40021000
  5161. 8002164: 40011000 .word 0x40011000
  5162. 8002168: 20000bd4 .word 0x20000bd4
  5163. 800216c: 40013800 .word 0x40013800
  5164. 8002170: 20000af8 .word 0x20000af8
  5165. 8002174: 40005800 .word 0x40005800
  5166. 8002178: 00061a80 .word 0x00061a80
  5167. 800217c: 20000c14 .word 0x20000c14
  5168. 8002180: 40001000 .word 0x40001000
  5169. 8002184: 2000021c .word 0x2000021c
  5170. 8002188: 200002bc .word 0x200002bc
  5171. 800218c: 20000c54 .word 0x20000c54
  5172. 8002190: 200002b8 .word 0x200002b8
  5173. 08002194 <Error_Handler>:
  5174. /**
  5175. * @brief This function is executed in case of error occurrence.
  5176. * @retval None
  5177. */
  5178. void Error_Handler(void)
  5179. {
  5180. 8002194: 4770 bx lr
  5181. ...
  5182. 08002198 <HAL_MspInit>:
  5183. {
  5184. /* USER CODE BEGIN MspInit 0 */
  5185. /* USER CODE END MspInit 0 */
  5186. __HAL_RCC_AFIO_CLK_ENABLE();
  5187. 8002198: 4b0e ldr r3, [pc, #56] ; (80021d4 <HAL_MspInit+0x3c>)
  5188. {
  5189. 800219a: b082 sub sp, #8
  5190. __HAL_RCC_AFIO_CLK_ENABLE();
  5191. 800219c: 699a ldr r2, [r3, #24]
  5192. 800219e: f042 0201 orr.w r2, r2, #1
  5193. 80021a2: 619a str r2, [r3, #24]
  5194. 80021a4: 699a ldr r2, [r3, #24]
  5195. 80021a6: f002 0201 and.w r2, r2, #1
  5196. 80021aa: 9200 str r2, [sp, #0]
  5197. 80021ac: 9a00 ldr r2, [sp, #0]
  5198. __HAL_RCC_PWR_CLK_ENABLE();
  5199. 80021ae: 69da ldr r2, [r3, #28]
  5200. 80021b0: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  5201. 80021b4: 61da str r2, [r3, #28]
  5202. 80021b6: 69db ldr r3, [r3, #28]
  5203. /* System interrupt init*/
  5204. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  5205. */
  5206. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  5207. 80021b8: 4a07 ldr r2, [pc, #28] ; (80021d8 <HAL_MspInit+0x40>)
  5208. __HAL_RCC_PWR_CLK_ENABLE();
  5209. 80021ba: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  5210. 80021be: 9301 str r3, [sp, #4]
  5211. 80021c0: 9b01 ldr r3, [sp, #4]
  5212. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  5213. 80021c2: 6853 ldr r3, [r2, #4]
  5214. 80021c4: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  5215. 80021c8: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  5216. 80021cc: 6053 str r3, [r2, #4]
  5217. /* USER CODE BEGIN MspInit 1 */
  5218. /* USER CODE END MspInit 1 */
  5219. }
  5220. 80021ce: b002 add sp, #8
  5221. 80021d0: 4770 bx lr
  5222. 80021d2: bf00 nop
  5223. 80021d4: 40021000 .word 0x40021000
  5224. 80021d8: 40010000 .word 0x40010000
  5225. 080021dc <HAL_I2C_MspInit>:
  5226. * This function configures the hardware resources used in this example
  5227. * @param hi2c: I2C handle pointer
  5228. * @retval None
  5229. */
  5230. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  5231. {
  5232. 80021dc: b510 push {r4, lr}
  5233. 80021de: 4604 mov r4, r0
  5234. 80021e0: b086 sub sp, #24
  5235. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5236. 80021e2: 2210 movs r2, #16
  5237. 80021e4: 2100 movs r1, #0
  5238. 80021e6: a802 add r0, sp, #8
  5239. 80021e8: f000 fa16 bl 8002618 <memset>
  5240. if(hi2c->Instance==I2C2)
  5241. 80021ec: 6822 ldr r2, [r4, #0]
  5242. 80021ee: 4b11 ldr r3, [pc, #68] ; (8002234 <HAL_I2C_MspInit+0x58>)
  5243. 80021f0: 429a cmp r2, r3
  5244. 80021f2: d11d bne.n 8002230 <HAL_I2C_MspInit+0x54>
  5245. {
  5246. /* USER CODE BEGIN I2C2_MspInit 0 */
  5247. /* USER CODE END I2C2_MspInit 0 */
  5248. __HAL_RCC_GPIOB_CLK_ENABLE();
  5249. 80021f4: 4c10 ldr r4, [pc, #64] ; (8002238 <HAL_I2C_MspInit+0x5c>)
  5250. PB11 ------> I2C2_SDA
  5251. */
  5252. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  5253. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5254. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5255. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5256. 80021f6: a902 add r1, sp, #8
  5257. __HAL_RCC_GPIOB_CLK_ENABLE();
  5258. 80021f8: 69a3 ldr r3, [r4, #24]
  5259. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5260. 80021fa: 4810 ldr r0, [pc, #64] ; (800223c <HAL_I2C_MspInit+0x60>)
  5261. __HAL_RCC_GPIOB_CLK_ENABLE();
  5262. 80021fc: f043 0308 orr.w r3, r3, #8
  5263. 8002200: 61a3 str r3, [r4, #24]
  5264. 8002202: 69a3 ldr r3, [r4, #24]
  5265. 8002204: f003 0308 and.w r3, r3, #8
  5266. 8002208: 9300 str r3, [sp, #0]
  5267. 800220a: 9b00 ldr r3, [sp, #0]
  5268. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  5269. 800220c: f44f 6340 mov.w r3, #3072 ; 0xc00
  5270. 8002210: 9302 str r3, [sp, #8]
  5271. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5272. 8002212: 2312 movs r3, #18
  5273. 8002214: 9303 str r3, [sp, #12]
  5274. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5275. 8002216: 2303 movs r3, #3
  5276. 8002218: 9305 str r3, [sp, #20]
  5277. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5278. 800221a: f7fe fbad bl 8000978 <HAL_GPIO_Init>
  5279. /* Peripheral clock enable */
  5280. __HAL_RCC_I2C2_CLK_ENABLE();
  5281. 800221e: 69e3 ldr r3, [r4, #28]
  5282. 8002220: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  5283. 8002224: 61e3 str r3, [r4, #28]
  5284. 8002226: 69e3 ldr r3, [r4, #28]
  5285. 8002228: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  5286. 800222c: 9301 str r3, [sp, #4]
  5287. 800222e: 9b01 ldr r3, [sp, #4]
  5288. /* USER CODE BEGIN I2C2_MspInit 1 */
  5289. /* USER CODE END I2C2_MspInit 1 */
  5290. }
  5291. }
  5292. 8002230: b006 add sp, #24
  5293. 8002232: bd10 pop {r4, pc}
  5294. 8002234: 40005800 .word 0x40005800
  5295. 8002238: 40021000 .word 0x40021000
  5296. 800223c: 40010c00 .word 0x40010c00
  5297. 08002240 <HAL_TIM_Base_MspInit>:
  5298. * @param htim_base: TIM_Base handle pointer
  5299. * @retval None
  5300. */
  5301. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  5302. {
  5303. if(htim_base->Instance==TIM6)
  5304. 8002240: 6802 ldr r2, [r0, #0]
  5305. 8002242: 4b08 ldr r3, [pc, #32] ; (8002264 <HAL_TIM_Base_MspInit+0x24>)
  5306. {
  5307. 8002244: b082 sub sp, #8
  5308. if(htim_base->Instance==TIM6)
  5309. 8002246: 429a cmp r2, r3
  5310. 8002248: d10a bne.n 8002260 <HAL_TIM_Base_MspInit+0x20>
  5311. {
  5312. /* USER CODE BEGIN TIM6_MspInit 0 */
  5313. /* USER CODE END TIM6_MspInit 0 */
  5314. /* Peripheral clock enable */
  5315. __HAL_RCC_TIM6_CLK_ENABLE();
  5316. 800224a: f503 3300 add.w r3, r3, #131072 ; 0x20000
  5317. 800224e: 69da ldr r2, [r3, #28]
  5318. 8002250: f042 0210 orr.w r2, r2, #16
  5319. 8002254: 61da str r2, [r3, #28]
  5320. 8002256: 69db ldr r3, [r3, #28]
  5321. 8002258: f003 0310 and.w r3, r3, #16
  5322. 800225c: 9301 str r3, [sp, #4]
  5323. 800225e: 9b01 ldr r3, [sp, #4]
  5324. /* USER CODE BEGIN TIM6_MspInit 1 */
  5325. /* USER CODE END TIM6_MspInit 1 */
  5326. }
  5327. }
  5328. 8002260: b002 add sp, #8
  5329. 8002262: 4770 bx lr
  5330. 8002264: 40001000 .word 0x40001000
  5331. 08002268 <HAL_UART_MspInit>:
  5332. * This function configures the hardware resources used in this example
  5333. * @param huart: UART handle pointer
  5334. * @retval None
  5335. */
  5336. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  5337. {
  5338. 8002268: b570 push {r4, r5, r6, lr}
  5339. 800226a: 4606 mov r6, r0
  5340. 800226c: b086 sub sp, #24
  5341. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5342. 800226e: 2210 movs r2, #16
  5343. 8002270: 2100 movs r1, #0
  5344. 8002272: a802 add r0, sp, #8
  5345. 8002274: f000 f9d0 bl 8002618 <memset>
  5346. if(huart->Instance==USART1)
  5347. 8002278: 6832 ldr r2, [r6, #0]
  5348. 800227a: 4b2b ldr r3, [pc, #172] ; (8002328 <HAL_UART_MspInit+0xc0>)
  5349. 800227c: 429a cmp r2, r3
  5350. 800227e: d151 bne.n 8002324 <HAL_UART_MspInit+0xbc>
  5351. {
  5352. /* USER CODE BEGIN USART1_MspInit 0 */
  5353. /* USER CODE END USART1_MspInit 0 */
  5354. /* Peripheral clock enable */
  5355. __HAL_RCC_USART1_CLK_ENABLE();
  5356. 8002280: f503 4358 add.w r3, r3, #55296 ; 0xd800
  5357. 8002284: 699a ldr r2, [r3, #24]
  5358. PA10 ------> USART1_RX
  5359. */
  5360. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5361. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5362. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5363. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5364. 8002286: a902 add r1, sp, #8
  5365. __HAL_RCC_USART1_CLK_ENABLE();
  5366. 8002288: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  5367. 800228c: 619a str r2, [r3, #24]
  5368. 800228e: 699a ldr r2, [r3, #24]
  5369. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5370. 8002290: 4826 ldr r0, [pc, #152] ; (800232c <HAL_UART_MspInit+0xc4>)
  5371. __HAL_RCC_USART1_CLK_ENABLE();
  5372. 8002292: f402 4280 and.w r2, r2, #16384 ; 0x4000
  5373. 8002296: 9200 str r2, [sp, #0]
  5374. 8002298: 9a00 ldr r2, [sp, #0]
  5375. __HAL_RCC_GPIOA_CLK_ENABLE();
  5376. 800229a: 699a ldr r2, [r3, #24]
  5377. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5378. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5379. 800229c: 2500 movs r5, #0
  5380. __HAL_RCC_GPIOA_CLK_ENABLE();
  5381. 800229e: f042 0204 orr.w r2, r2, #4
  5382. 80022a2: 619a str r2, [r3, #24]
  5383. 80022a4: 699b ldr r3, [r3, #24]
  5384. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5385. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5386. /* USART1 DMA Init */
  5387. /* USART1_RX Init */
  5388. hdma_usart1_rx.Instance = DMA1_Channel5;
  5389. 80022a6: 4c22 ldr r4, [pc, #136] ; (8002330 <HAL_UART_MspInit+0xc8>)
  5390. __HAL_RCC_GPIOA_CLK_ENABLE();
  5391. 80022a8: f003 0304 and.w r3, r3, #4
  5392. 80022ac: 9301 str r3, [sp, #4]
  5393. 80022ae: 9b01 ldr r3, [sp, #4]
  5394. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5395. 80022b0: f44f 7300 mov.w r3, #512 ; 0x200
  5396. 80022b4: 9302 str r3, [sp, #8]
  5397. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5398. 80022b6: 2302 movs r3, #2
  5399. 80022b8: 9303 str r3, [sp, #12]
  5400. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5401. 80022ba: 2303 movs r3, #3
  5402. 80022bc: 9305 str r3, [sp, #20]
  5403. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5404. 80022be: f7fe fb5b bl 8000978 <HAL_GPIO_Init>
  5405. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5406. 80022c2: f44f 6380 mov.w r3, #1024 ; 0x400
  5407. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5408. 80022c6: 4819 ldr r0, [pc, #100] ; (800232c <HAL_UART_MspInit+0xc4>)
  5409. 80022c8: a902 add r1, sp, #8
  5410. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5411. 80022ca: 9302 str r3, [sp, #8]
  5412. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5413. 80022cc: 9503 str r5, [sp, #12]
  5414. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5415. 80022ce: 9504 str r5, [sp, #16]
  5416. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5417. 80022d0: f7fe fb52 bl 8000978 <HAL_GPIO_Init>
  5418. hdma_usart1_rx.Instance = DMA1_Channel5;
  5419. 80022d4: 4b17 ldr r3, [pc, #92] ; (8002334 <HAL_UART_MspInit+0xcc>)
  5420. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5421. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5422. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5423. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5424. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5425. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5426. 80022d6: 4620 mov r0, r4
  5427. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5428. 80022d8: e884 0028 stmia.w r4, {r3, r5}
  5429. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5430. 80022dc: 2380 movs r3, #128 ; 0x80
  5431. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5432. 80022de: 60a5 str r5, [r4, #8]
  5433. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5434. 80022e0: 60e3 str r3, [r4, #12]
  5435. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5436. 80022e2: 6125 str r5, [r4, #16]
  5437. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5438. 80022e4: 6165 str r5, [r4, #20]
  5439. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5440. 80022e6: 61a5 str r5, [r4, #24]
  5441. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5442. 80022e8: 61e5 str r5, [r4, #28]
  5443. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5444. 80022ea: f7fe f857 bl 800039c <HAL_DMA_Init>
  5445. 80022ee: b108 cbz r0, 80022f4 <HAL_UART_MspInit+0x8c>
  5446. {
  5447. Error_Handler();
  5448. 80022f0: f7ff ff50 bl 8002194 <Error_Handler>
  5449. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5450. /* USART1_TX Init */
  5451. hdma_usart1_tx.Instance = DMA1_Channel4;
  5452. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5453. 80022f4: f04f 0c10 mov.w ip, #16
  5454. 80022f8: 4b0f ldr r3, [pc, #60] ; (8002338 <HAL_UART_MspInit+0xd0>)
  5455. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5456. 80022fa: 6374 str r4, [r6, #52] ; 0x34
  5457. 80022fc: 6266 str r6, [r4, #36] ; 0x24
  5458. hdma_usart1_tx.Instance = DMA1_Channel4;
  5459. 80022fe: 4c0f ldr r4, [pc, #60] ; (800233c <HAL_UART_MspInit+0xd4>)
  5460. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5461. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  5462. 8002300: 2280 movs r2, #128 ; 0x80
  5463. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5464. 8002302: e884 1008 stmia.w r4, {r3, ip}
  5465. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5466. 8002306: 2300 movs r3, #0
  5467. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5468. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5469. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  5470. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  5471. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  5472. 8002308: 4620 mov r0, r4
  5473. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5474. 800230a: 60a3 str r3, [r4, #8]
  5475. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  5476. 800230c: 60e2 str r2, [r4, #12]
  5477. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5478. 800230e: 6123 str r3, [r4, #16]
  5479. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5480. 8002310: 6163 str r3, [r4, #20]
  5481. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  5482. 8002312: 61a3 str r3, [r4, #24]
  5483. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  5484. 8002314: 61e3 str r3, [r4, #28]
  5485. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  5486. 8002316: f7fe f841 bl 800039c <HAL_DMA_Init>
  5487. 800231a: b108 cbz r0, 8002320 <HAL_UART_MspInit+0xb8>
  5488. {
  5489. Error_Handler();
  5490. 800231c: f7ff ff3a bl 8002194 <Error_Handler>
  5491. }
  5492. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  5493. 8002320: 6334 str r4, [r6, #48] ; 0x30
  5494. 8002322: 6266 str r6, [r4, #36] ; 0x24
  5495. /* USER CODE BEGIN USART1_MspInit 1 */
  5496. /* USER CODE END USART1_MspInit 1 */
  5497. }
  5498. }
  5499. 8002324: b006 add sp, #24
  5500. 8002326: bd70 pop {r4, r5, r6, pc}
  5501. 8002328: 40013800 .word 0x40013800
  5502. 800232c: 40010800 .word 0x40010800
  5503. 8002330: 20000b90 .word 0x20000b90
  5504. 8002334: 40020058 .word 0x40020058
  5505. 8002338: 40020044 .word 0x40020044
  5506. 800233c: 20000b4c .word 0x20000b4c
  5507. 08002340 <NMI_Handler>:
  5508. 8002340: 4770 bx lr
  5509. 08002342 <HardFault_Handler>:
  5510. /**
  5511. * @brief This function handles Hard fault interrupt.
  5512. */
  5513. void HardFault_Handler(void)
  5514. {
  5515. 8002342: e7fe b.n 8002342 <HardFault_Handler>
  5516. 08002344 <MemManage_Handler>:
  5517. /**
  5518. * @brief This function handles Memory management fault.
  5519. */
  5520. void MemManage_Handler(void)
  5521. {
  5522. 8002344: e7fe b.n 8002344 <MemManage_Handler>
  5523. 08002346 <BusFault_Handler>:
  5524. /**
  5525. * @brief This function handles Prefetch fault, memory access fault.
  5526. */
  5527. void BusFault_Handler(void)
  5528. {
  5529. 8002346: e7fe b.n 8002346 <BusFault_Handler>
  5530. 08002348 <UsageFault_Handler>:
  5531. /**
  5532. * @brief This function handles Undefined instruction or illegal state.
  5533. */
  5534. void UsageFault_Handler(void)
  5535. {
  5536. 8002348: e7fe b.n 8002348 <UsageFault_Handler>
  5537. 0800234a <SVC_Handler>:
  5538. 800234a: 4770 bx lr
  5539. 0800234c <DebugMon_Handler>:
  5540. 800234c: 4770 bx lr
  5541. 0800234e <PendSV_Handler>:
  5542. /**
  5543. * @brief This function handles Pendable request for system service.
  5544. */
  5545. void PendSV_Handler(void)
  5546. {
  5547. 800234e: 4770 bx lr
  5548. 08002350 <SysTick_Handler>:
  5549. void SysTick_Handler(void)
  5550. {
  5551. /* USER CODE BEGIN SysTick_IRQn 0 */
  5552. /* USER CODE END SysTick_IRQn 0 */
  5553. HAL_IncTick();
  5554. 8002350: f7fd bfaa b.w 80002a8 <HAL_IncTick>
  5555. 08002354 <DMA1_Channel4_IRQHandler>:
  5556. void DMA1_Channel4_IRQHandler(void)
  5557. {
  5558. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  5559. /* USER CODE END DMA1_Channel4_IRQn 0 */
  5560. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  5561. 8002354: 4801 ldr r0, [pc, #4] ; (800235c <DMA1_Channel4_IRQHandler+0x8>)
  5562. 8002356: f7fe b90d b.w 8000574 <HAL_DMA_IRQHandler>
  5563. 800235a: bf00 nop
  5564. 800235c: 20000b4c .word 0x20000b4c
  5565. 08002360 <DMA1_Channel5_IRQHandler>:
  5566. void DMA1_Channel5_IRQHandler(void)
  5567. {
  5568. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  5569. /* USER CODE END DMA1_Channel5_IRQn 0 */
  5570. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  5571. 8002360: 4801 ldr r0, [pc, #4] ; (8002368 <DMA1_Channel5_IRQHandler+0x8>)
  5572. 8002362: f7fe b907 b.w 8000574 <HAL_DMA_IRQHandler>
  5573. 8002366: bf00 nop
  5574. 8002368: 20000b90 .word 0x20000b90
  5575. 0800236c <USART1_IRQHandler>:
  5576. void USART1_IRQHandler(void)
  5577. {
  5578. /* USER CODE BEGIN USART1_IRQn 0 */
  5579. /* USER CODE END USART1_IRQn 0 */
  5580. HAL_UART_IRQHandler(&huart1);
  5581. 800236c: 4801 ldr r0, [pc, #4] ; (8002374 <USART1_IRQHandler+0x8>)
  5582. 800236e: f7ff bad5 b.w 800191c <HAL_UART_IRQHandler>
  5583. 8002372: bf00 nop
  5584. 8002374: 20000bd4 .word 0x20000bd4
  5585. 08002378 <TIM6_IRQHandler>:
  5586. void TIM6_IRQHandler(void)
  5587. {
  5588. /* USER CODE BEGIN TIM6_IRQn 0 */
  5589. /* USER CODE END TIM6_IRQn 0 */
  5590. HAL_TIM_IRQHandler(&htim6);
  5591. 8002378: 4801 ldr r0, [pc, #4] ; (8002380 <TIM6_IRQHandler+0x8>)
  5592. 800237a: f7fe bf1c b.w 80011b6 <HAL_TIM_IRQHandler>
  5593. 800237e: bf00 nop
  5594. 8002380: 20000c14 .word 0x20000c14
  5595. 08002384 <_read>:
  5596. _kill(status, -1);
  5597. while (1) {} /* Make sure we hang here */
  5598. }
  5599. __attribute__((weak)) int _read(int file, char *ptr, int len)
  5600. {
  5601. 8002384: b570 push {r4, r5, r6, lr}
  5602. 8002386: 460e mov r6, r1
  5603. 8002388: 4615 mov r5, r2
  5604. int DataIdx;
  5605. for (DataIdx = 0; DataIdx < len; DataIdx++)
  5606. 800238a: 460c mov r4, r1
  5607. 800238c: 1ba3 subs r3, r4, r6
  5608. 800238e: 429d cmp r5, r3
  5609. 8002390: dc01 bgt.n 8002396 <_read+0x12>
  5610. {
  5611. *ptr++ = __io_getchar();
  5612. }
  5613. return len;
  5614. }
  5615. 8002392: 4628 mov r0, r5
  5616. 8002394: bd70 pop {r4, r5, r6, pc}
  5617. *ptr++ = __io_getchar();
  5618. 8002396: f3af 8000 nop.w
  5619. 800239a: f804 0b01 strb.w r0, [r4], #1
  5620. 800239e: e7f5 b.n 800238c <_read+0x8>
  5621. 080023a0 <_sbrk>:
  5622. }
  5623. return len;
  5624. }
  5625. caddr_t _sbrk(int incr)
  5626. {
  5627. 80023a0: b508 push {r3, lr}
  5628. extern char end asm("end");
  5629. static char *heap_end;
  5630. char *prev_heap_end;
  5631. if (heap_end == 0)
  5632. 80023a2: 4b0a ldr r3, [pc, #40] ; (80023cc <_sbrk+0x2c>)
  5633. {
  5634. 80023a4: 4602 mov r2, r0
  5635. if (heap_end == 0)
  5636. 80023a6: 6819 ldr r1, [r3, #0]
  5637. 80023a8: b909 cbnz r1, 80023ae <_sbrk+0xe>
  5638. heap_end = &end;
  5639. 80023aa: 4909 ldr r1, [pc, #36] ; (80023d0 <_sbrk+0x30>)
  5640. 80023ac: 6019 str r1, [r3, #0]
  5641. prev_heap_end = heap_end;
  5642. if (heap_end + incr > stack_ptr)
  5643. 80023ae: 4669 mov r1, sp
  5644. prev_heap_end = heap_end;
  5645. 80023b0: 6818 ldr r0, [r3, #0]
  5646. if (heap_end + incr > stack_ptr)
  5647. 80023b2: 4402 add r2, r0
  5648. 80023b4: 428a cmp r2, r1
  5649. 80023b6: d906 bls.n 80023c6 <_sbrk+0x26>
  5650. {
  5651. // write(1, "Heap and stack collision\n", 25);
  5652. // abort();
  5653. errno = ENOMEM;
  5654. 80023b8: f000 f904 bl 80025c4 <__errno>
  5655. 80023bc: 230c movs r3, #12
  5656. 80023be: 6003 str r3, [r0, #0]
  5657. return (caddr_t) -1;
  5658. 80023c0: f04f 30ff mov.w r0, #4294967295
  5659. 80023c4: bd08 pop {r3, pc}
  5660. }
  5661. heap_end += incr;
  5662. 80023c6: 601a str r2, [r3, #0]
  5663. return (caddr_t) prev_heap_end;
  5664. }
  5665. 80023c8: bd08 pop {r3, pc}
  5666. 80023ca: bf00 nop
  5667. 80023cc: 200002c0 .word 0x200002c0
  5668. 80023d0: 20001c70 .word 0x20001c70
  5669. 080023d4 <_close>:
  5670. int _close(int file)
  5671. {
  5672. return -1;
  5673. }
  5674. 80023d4: f04f 30ff mov.w r0, #4294967295
  5675. 80023d8: 4770 bx lr
  5676. 080023da <_fstat>:
  5677. int _fstat(int file, struct stat *st)
  5678. {
  5679. st->st_mode = S_IFCHR;
  5680. 80023da: f44f 5300 mov.w r3, #8192 ; 0x2000
  5681. return 0;
  5682. }
  5683. 80023de: 2000 movs r0, #0
  5684. st->st_mode = S_IFCHR;
  5685. 80023e0: 604b str r3, [r1, #4]
  5686. }
  5687. 80023e2: 4770 bx lr
  5688. 080023e4 <_isatty>:
  5689. int _isatty(int file)
  5690. {
  5691. return 1;
  5692. }
  5693. 80023e4: 2001 movs r0, #1
  5694. 80023e6: 4770 bx lr
  5695. 080023e8 <_lseek>:
  5696. int _lseek(int file, int ptr, int dir)
  5697. {
  5698. return 0;
  5699. }
  5700. 80023e8: 2000 movs r0, #0
  5701. 80023ea: 4770 bx lr
  5702. 080023ec <SystemInit>:
  5703. */
  5704. void SystemInit (void)
  5705. {
  5706. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  5707. /* Set HSION bit */
  5708. RCC->CR |= 0x00000001U;
  5709. 80023ec: 4b0f ldr r3, [pc, #60] ; (800242c <SystemInit+0x40>)
  5710. 80023ee: 681a ldr r2, [r3, #0]
  5711. 80023f0: f042 0201 orr.w r2, r2, #1
  5712. 80023f4: 601a str r2, [r3, #0]
  5713. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  5714. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  5715. RCC->CFGR &= 0xF8FF0000U;
  5716. 80023f6: 6859 ldr r1, [r3, #4]
  5717. 80023f8: 4a0d ldr r2, [pc, #52] ; (8002430 <SystemInit+0x44>)
  5718. 80023fa: 400a ands r2, r1
  5719. 80023fc: 605a str r2, [r3, #4]
  5720. #else
  5721. RCC->CFGR &= 0xF0FF0000U;
  5722. #endif /* STM32F105xC */
  5723. /* Reset HSEON, CSSON and PLLON bits */
  5724. RCC->CR &= 0xFEF6FFFFU;
  5725. 80023fe: 681a ldr r2, [r3, #0]
  5726. 8002400: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  5727. 8002404: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  5728. 8002408: 601a str r2, [r3, #0]
  5729. /* Reset HSEBYP bit */
  5730. RCC->CR &= 0xFFFBFFFFU;
  5731. 800240a: 681a ldr r2, [r3, #0]
  5732. 800240c: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  5733. 8002410: 601a str r2, [r3, #0]
  5734. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  5735. RCC->CFGR &= 0xFF80FFFFU;
  5736. 8002412: 685a ldr r2, [r3, #4]
  5737. 8002414: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  5738. 8002418: 605a str r2, [r3, #4]
  5739. /* Reset CFGR2 register */
  5740. RCC->CFGR2 = 0x00000000U;
  5741. #else
  5742. /* Disable all interrupts and clear pending bits */
  5743. RCC->CIR = 0x009F0000U;
  5744. 800241a: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  5745. 800241e: 609a str r2, [r3, #8]
  5746. #endif
  5747. #ifdef VECT_TAB_SRAM
  5748. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  5749. #else
  5750. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  5751. 8002420: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  5752. 8002424: 4b03 ldr r3, [pc, #12] ; (8002434 <SystemInit+0x48>)
  5753. 8002426: 609a str r2, [r3, #8]
  5754. 8002428: 4770 bx lr
  5755. 800242a: bf00 nop
  5756. 800242c: 40021000 .word 0x40021000
  5757. 8002430: f8ff0000 .word 0xf8ff0000
  5758. 8002434: e000ed00 .word 0xe000ed00
  5759. 08002438 <InitUartQueue>:
  5760. UARTQUEUE TerminalQueue;
  5761. UARTQUEUE WifiQueue;
  5762. void InitUartQueue(pUARTQUEUE pQueue)
  5763. {
  5764. pQueue->data = pQueue->head = pQueue->tail = 0;
  5765. 8002438: 2300 movs r3, #0
  5766. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5767. 800243a: 2201 movs r2, #1
  5768. pQueue->data = pQueue->head = pQueue->tail = 0;
  5769. 800243c: 6043 str r3, [r0, #4]
  5770. 800243e: 6003 str r3, [r0, #0]
  5771. 8002440: 6083 str r3, [r0, #8]
  5772. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  5773. 8002442: 4902 ldr r1, [pc, #8] ; (800244c <InitUartQueue+0x14>)
  5774. 8002444: 4802 ldr r0, [pc, #8] ; (8002450 <InitUartQueue+0x18>)
  5775. 8002446: f7ff b97b b.w 8001740 <HAL_UART_Receive_DMA>
  5776. 800244a: bf00 nop
  5777. 800244c: 20000c60 .word 0x20000c60
  5778. 8002450: 20000bd4 .word 0x20000bd4
  5779. 08002454 <GetDataFromUartQueue>:
  5780. pUARTQUEUE pQueue = &TerminalQueue;
  5781. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  5782. // {
  5783. // _Error_Handler(__FILE__, __LINE__);
  5784. // }
  5785. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5786. 8002454: 4a2a ldr r2, [pc, #168] ; (8002500 <GetDataFromUartQueue+0xac>)
  5787. {
  5788. 8002456: b570 push {r4, r5, r6, lr}
  5789. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5790. 8002458: 6810 ldr r0, [r2, #0]
  5791. 800245a: 1c43 adds r3, r0, #1
  5792. 800245c: 6013 str r3, [r2, #0]
  5793. 800245e: 4b29 ldr r3, [pc, #164] ; (8002504 <GetDataFromUartQueue+0xb0>)
  5794. 8002460: 6859 ldr r1, [r3, #4]
  5795. 8002462: f103 040c add.w r4, r3, #12
  5796. 8002466: 5d0d ldrb r5, [r1, r4]
  5797. pQueue->tail++;
  5798. 8002468: 3101 adds r1, #1
  5799. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5800. 800246a: f5b1 6f00 cmp.w r1, #2048 ; 0x800
  5801. 800246e: bfa8 it ge
  5802. 8002470: 2100 movge r1, #0
  5803. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5804. 8002472: 4c25 ldr r4, [pc, #148] ; (8002508 <GetDataFromUartQueue+0xb4>)
  5805. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  5806. 8002474: 6059 str r1, [r3, #4]
  5807. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  5808. 8002476: 5425 strb r5, [r4, r0]
  5809. pQueue->data--;
  5810. 8002478: 689d ldr r5, [r3, #8]
  5811. 800247a: 3d01 subs r5, #1
  5812. 800247c: 609d str r5, [r3, #8]
  5813. if(pQueue->data == 0){
  5814. 800247e: b975 cbnz r5, 800249e <GetDataFromUartQueue+0x4a>
  5815. #if 0 // PYJ.2019.07.15_BEGIN --
  5816. for(int i = 0; i < 128; i++){
  5817. printf("%02x",update_data_buf[i]);
  5818. }
  5819. #endif // PYJ.2019.07.15_END --
  5820. cnt = 0;
  5821. 8002480: 6015 str r5, [r2, #0]
  5822. if(update_data_buf[0] == 0xbe){
  5823. 8002482: 7823 ldrb r3, [r4, #0]
  5824. 8002484: 2bbe cmp r3, #190 ; 0xbe
  5825. 8002486: d10b bne.n 80024a0 <GetDataFromUartQueue+0x4c>
  5826. FirmwareUpdateStart(&update_data_buf[0]);
  5827. 8002488: 481f ldr r0, [pc, #124] ; (8002508 <GetDataFromUartQueue+0xb4>)
  5828. 800248a: f7ff fb01 bl 8001a90 <FirmwareUpdateStart>
  5829. else{
  5830. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  5831. }
  5832. }
  5833. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  5834. update_data_buf[i] = 0;
  5835. 800248e: 2300 movs r3, #0
  5836. 8002490: 5563 strb r3, [r4, r5]
  5837. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  5838. 8002492: 3501 adds r5, #1
  5839. 8002494: f5b5 6f00 cmp.w r5, #2048 ; 0x800
  5840. 8002498: d1fa bne.n 8002490 <GetDataFromUartQueue+0x3c>
  5841. FirmwareTimerCnt = 0;
  5842. 800249a: 4a1c ldr r2, [pc, #112] ; (800250c <GetDataFromUartQueue+0xb8>)
  5843. 800249c: 6013 str r3, [r2, #0]
  5844. 800249e: bd70 pop {r4, r5, r6, pc}
  5845. else if(update_data_buf[0] == MBIC_PREAMBLE0
  5846. 80024a0: 7823 ldrb r3, [r4, #0]
  5847. 80024a2: 2b16 cmp r3, #22
  5848. 80024a4: d1f3 bne.n 800248e <GetDataFromUartQueue+0x3a>
  5849. &&update_data_buf[1] == MBIC_PREAMBLE1
  5850. 80024a6: 7863 ldrb r3, [r4, #1]
  5851. 80024a8: 2b16 cmp r3, #22
  5852. 80024aa: d1f0 bne.n 800248e <GetDataFromUartQueue+0x3a>
  5853. &&update_data_buf[2] == MBIC_PREAMBLE2
  5854. 80024ac: 78a3 ldrb r3, [r4, #2]
  5855. 80024ae: 2b16 cmp r3, #22
  5856. 80024b0: d1ed bne.n 800248e <GetDataFromUartQueue+0x3a>
  5857. &&update_data_buf[3] == MBIC_PREAMBLE3){
  5858. 80024b2: 78e3 ldrb r3, [r4, #3]
  5859. 80024b4: 2b16 cmp r3, #22
  5860. 80024b6: d1ea bne.n 800248e <GetDataFromUartQueue+0x3a>
  5861. if(Chksum_Check(update_data_buf,MBIC_HEADER_SIZE - 4,update_data_buf[MBIC_CHECKSHUM_INDEX])){
  5862. 80024b8: 7d62 ldrb r2, [r4, #21]
  5863. 80024ba: 2112 movs r1, #18
  5864. 80024bc: 4812 ldr r0, [pc, #72] ; (8002508 <GetDataFromUartQueue+0xb4>)
  5865. 80024be: f7ff fb39 bl 8001b34 <Chksum_Check>
  5866. 80024c2: b1c8 cbz r0, 80024f8 <GetDataFromUartQueue+0xa4>
  5867. Length = ((update_data_buf[MBIC_LENGTH_0] << 8) | update_data_buf[MBIC_LENGTH_1]);
  5868. 80024c4: 7ce3 ldrb r3, [r4, #19]
  5869. 80024c6: 7d21 ldrb r1, [r4, #20]
  5870. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  5871. 80024c8: 4811 ldr r0, [pc, #68] ; (8002510 <GetDataFromUartQueue+0xbc>)
  5872. CrcChk = ((update_data_buf[MBIC_PAYLOADSTART + Length + 1] << 8) | (update_data_buf[MBIC_PAYLOADSTART + Length + 2]));
  5873. 80024ca: ea41 2103 orr.w r1, r1, r3, lsl #8
  5874. 80024ce: f101 0218 add.w r2, r1, #24
  5875. 80024d2: f101 0317 add.w r3, r1, #23
  5876. 80024d6: 5ce3 ldrb r3, [r4, r3]
  5877. 80024d8: 5ca6 ldrb r6, [r4, r2]
  5878. 80024da: ea46 2603 orr.w r6, r6, r3, lsl #8
  5879. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  5880. 80024de: 4632 mov r2, r6
  5881. 80024e0: f7ff fb36 bl 8001b50 <CRC16_Check>
  5882. 80024e4: b118 cbz r0, 80024ee <GetDataFromUartQueue+0x9a>
  5883. MBIC_Bootloader_FirmwareUpdate(&update_data_buf[0]);
  5884. 80024e6: 4808 ldr r0, [pc, #32] ; (8002508 <GetDataFromUartQueue+0xb4>)
  5885. 80024e8: f7ff fcbe bl 8001e68 <MBIC_Bootloader_FirmwareUpdate>
  5886. 80024ec: e7cf b.n 800248e <GetDataFromUartQueue+0x3a>
  5887. printf("CRC ERR %x \r\n",CrcChk);
  5888. 80024ee: 4631 mov r1, r6
  5889. 80024f0: 4808 ldr r0, [pc, #32] ; (8002514 <GetDataFromUartQueue+0xc0>)
  5890. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  5891. 80024f2: f000 f899 bl 8002628 <iprintf>
  5892. 80024f6: e7ca b.n 800248e <GetDataFromUartQueue+0x3a>
  5893. 80024f8: 7d61 ldrb r1, [r4, #21]
  5894. 80024fa: 4807 ldr r0, [pc, #28] ; (8002518 <GetDataFromUartQueue+0xc4>)
  5895. 80024fc: e7f9 b.n 80024f2 <GetDataFromUartQueue+0x9e>
  5896. 80024fe: bf00 nop
  5897. 8002500: 200002c4 .word 0x200002c4
  5898. 8002504: 20000c54 .word 0x20000c54
  5899. 8002508: 200002c8 .word 0x200002c8
  5900. 800250c: 200002b4 .word 0x200002b4
  5901. 8002510: 200002de .word 0x200002de
  5902. 8002514: 08003878 .word 0x08003878
  5903. 8002518: 08003886 .word 0x08003886
  5904. 0800251c <HAL_UART_RxCpltCallback>:
  5905. UartTimerCnt = 0;
  5906. 800251c: 2300 movs r3, #0
  5907. {
  5908. 800251e: b510 push {r4, lr}
  5909. UartTimerCnt = 0;
  5910. 8002520: 4a0d ldr r2, [pc, #52] ; (8002558 <HAL_UART_RxCpltCallback+0x3c>)
  5911. pQueue->head++;
  5912. 8002522: 4c0e ldr r4, [pc, #56] ; (800255c <HAL_UART_RxCpltCallback+0x40>)
  5913. UartTimerCnt = 0;
  5914. 8002524: 6013 str r3, [r2, #0]
  5915. pQueue->head++;
  5916. 8002526: 6822 ldr r2, [r4, #0]
  5917. 8002528: 3201 adds r2, #1
  5918. 800252a: f5b2 6f00 cmp.w r2, #2048 ; 0x800
  5919. 800252e: bfb8 it lt
  5920. 8002530: 4613 movlt r3, r2
  5921. 8002532: 6023 str r3, [r4, #0]
  5922. pQueue->data++;
  5923. 8002534: 68a3 ldr r3, [r4, #8]
  5924. 8002536: 3301 adds r3, #1
  5925. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5926. 8002538: f5b3 6f00 cmp.w r3, #2048 ; 0x800
  5927. pQueue->data++;
  5928. 800253c: 60a3 str r3, [r4, #8]
  5929. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  5930. 800253e: db01 blt.n 8002544 <HAL_UART_RxCpltCallback+0x28>
  5931. GetDataFromUartQueue(huart);
  5932. 8002540: f7ff ff88 bl 8002454 <GetDataFromUartQueue>
  5933. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5934. 8002544: 6823 ldr r3, [r4, #0]
  5935. 8002546: 4906 ldr r1, [pc, #24] ; (8002560 <HAL_UART_RxCpltCallback+0x44>)
  5936. 8002548: 2201 movs r2, #1
  5937. }
  5938. 800254a: e8bd 4010 ldmia.w sp!, {r4, lr}
  5939. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  5940. 800254e: 4419 add r1, r3
  5941. 8002550: 4804 ldr r0, [pc, #16] ; (8002564 <HAL_UART_RxCpltCallback+0x48>)
  5942. 8002552: f7ff b8f5 b.w 8001740 <HAL_UART_Receive_DMA>
  5943. 8002556: bf00 nop
  5944. 8002558: 200002bc .word 0x200002bc
  5945. 800255c: 20000c54 .word 0x20000c54
  5946. 8002560: 20000c60 .word 0x20000c60
  5947. 8002564: 20000bd4 .word 0x20000bd4
  5948. 08002568 <Uart1_Data_Send>:
  5949. }
  5950. }
  5951. void Uart1_Data_Send(uint8_t* data,uint8_t size){
  5952. HAL_UART_Transmit_DMA(&huart1, data,size);
  5953. 8002568: 460a mov r2, r1
  5954. 800256a: 4601 mov r1, r0
  5955. 800256c: 4801 ldr r0, [pc, #4] ; (8002574 <Uart1_Data_Send+0xc>)
  5956. 800256e: f7ff b8ad b.w 80016cc <HAL_UART_Transmit_DMA>
  5957. 8002572: bf00 nop
  5958. 8002574: 20000bd4 .word 0x20000bd4
  5959. 08002578 <Reset_Handler>:
  5960. .weak Reset_Handler
  5961. .type Reset_Handler, %function
  5962. Reset_Handler:
  5963. /* Copy the data segment initializers from flash to SRAM */
  5964. movs r1, #0
  5965. 8002578: 2100 movs r1, #0
  5966. b LoopCopyDataInit
  5967. 800257a: e003 b.n 8002584 <LoopCopyDataInit>
  5968. 0800257c <CopyDataInit>:
  5969. CopyDataInit:
  5970. ldr r3, =_sidata
  5971. 800257c: 4b0b ldr r3, [pc, #44] ; (80025ac <LoopFillZerobss+0x14>)
  5972. ldr r3, [r3, r1]
  5973. 800257e: 585b ldr r3, [r3, r1]
  5974. str r3, [r0, r1]
  5975. 8002580: 5043 str r3, [r0, r1]
  5976. adds r1, r1, #4
  5977. 8002582: 3104 adds r1, #4
  5978. 08002584 <LoopCopyDataInit>:
  5979. LoopCopyDataInit:
  5980. ldr r0, =_sdata
  5981. 8002584: 480a ldr r0, [pc, #40] ; (80025b0 <LoopFillZerobss+0x18>)
  5982. ldr r3, =_edata
  5983. 8002586: 4b0b ldr r3, [pc, #44] ; (80025b4 <LoopFillZerobss+0x1c>)
  5984. adds r2, r0, r1
  5985. 8002588: 1842 adds r2, r0, r1
  5986. cmp r2, r3
  5987. 800258a: 429a cmp r2, r3
  5988. bcc CopyDataInit
  5989. 800258c: d3f6 bcc.n 800257c <CopyDataInit>
  5990. ldr r2, =_sbss
  5991. 800258e: 4a0a ldr r2, [pc, #40] ; (80025b8 <LoopFillZerobss+0x20>)
  5992. b LoopFillZerobss
  5993. 8002590: e002 b.n 8002598 <LoopFillZerobss>
  5994. 08002592 <FillZerobss>:
  5995. /* Zero fill the bss segment. */
  5996. FillZerobss:
  5997. movs r3, #0
  5998. 8002592: 2300 movs r3, #0
  5999. str r3, [r2], #4
  6000. 8002594: f842 3b04 str.w r3, [r2], #4
  6001. 08002598 <LoopFillZerobss>:
  6002. LoopFillZerobss:
  6003. ldr r3, = _ebss
  6004. 8002598: 4b08 ldr r3, [pc, #32] ; (80025bc <LoopFillZerobss+0x24>)
  6005. cmp r2, r3
  6006. 800259a: 429a cmp r2, r3
  6007. bcc FillZerobss
  6008. 800259c: d3f9 bcc.n 8002592 <FillZerobss>
  6009. /* Call the clock system intitialization function.*/
  6010. bl SystemInit
  6011. 800259e: f7ff ff25 bl 80023ec <SystemInit>
  6012. /* Call static constructors */
  6013. bl __libc_init_array
  6014. 80025a2: f000 f815 bl 80025d0 <__libc_init_array>
  6015. /* Call the application's entry point.*/
  6016. bl main
  6017. 80025a6: f7ff fd1b bl 8001fe0 <main>
  6018. bx lr
  6019. 80025aa: 4770 bx lr
  6020. ldr r3, =_sidata
  6021. 80025ac: 0800393c .word 0x0800393c
  6022. ldr r0, =_sdata
  6023. 80025b0: 20000000 .word 0x20000000
  6024. ldr r3, =_edata
  6025. 80025b4: 20000280 .word 0x20000280
  6026. ldr r2, =_sbss
  6027. 80025b8: 20000280 .word 0x20000280
  6028. ldr r3, = _ebss
  6029. 80025bc: 20001c70 .word 0x20001c70
  6030. 080025c0 <ADC1_2_IRQHandler>:
  6031. * @retval : None
  6032. */
  6033. .section .text.Default_Handler,"ax",%progbits
  6034. Default_Handler:
  6035. Infinite_Loop:
  6036. b Infinite_Loop
  6037. 80025c0: e7fe b.n 80025c0 <ADC1_2_IRQHandler>
  6038. ...
  6039. 080025c4 <__errno>:
  6040. 80025c4: 4b01 ldr r3, [pc, #4] ; (80025cc <__errno+0x8>)
  6041. 80025c6: 6818 ldr r0, [r3, #0]
  6042. 80025c8: 4770 bx lr
  6043. 80025ca: bf00 nop
  6044. 80025cc: 2000021c .word 0x2000021c
  6045. 080025d0 <__libc_init_array>:
  6046. 80025d0: b570 push {r4, r5, r6, lr}
  6047. 80025d2: 2500 movs r5, #0
  6048. 80025d4: 4e0c ldr r6, [pc, #48] ; (8002608 <__libc_init_array+0x38>)
  6049. 80025d6: 4c0d ldr r4, [pc, #52] ; (800260c <__libc_init_array+0x3c>)
  6050. 80025d8: 1ba4 subs r4, r4, r6
  6051. 80025da: 10a4 asrs r4, r4, #2
  6052. 80025dc: 42a5 cmp r5, r4
  6053. 80025de: d109 bne.n 80025f4 <__libc_init_array+0x24>
  6054. 80025e0: f001 f848 bl 8003674 <_init>
  6055. 80025e4: 2500 movs r5, #0
  6056. 80025e6: 4e0a ldr r6, [pc, #40] ; (8002610 <__libc_init_array+0x40>)
  6057. 80025e8: 4c0a ldr r4, [pc, #40] ; (8002614 <__libc_init_array+0x44>)
  6058. 80025ea: 1ba4 subs r4, r4, r6
  6059. 80025ec: 10a4 asrs r4, r4, #2
  6060. 80025ee: 42a5 cmp r5, r4
  6061. 80025f0: d105 bne.n 80025fe <__libc_init_array+0x2e>
  6062. 80025f2: bd70 pop {r4, r5, r6, pc}
  6063. 80025f4: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6064. 80025f8: 4798 blx r3
  6065. 80025fa: 3501 adds r5, #1
  6066. 80025fc: e7ee b.n 80025dc <__libc_init_array+0xc>
  6067. 80025fe: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6068. 8002602: 4798 blx r3
  6069. 8002604: 3501 adds r5, #1
  6070. 8002606: e7f2 b.n 80025ee <__libc_init_array+0x1e>
  6071. 8002608: 08003934 .word 0x08003934
  6072. 800260c: 08003934 .word 0x08003934
  6073. 8002610: 08003934 .word 0x08003934
  6074. 8002614: 08003938 .word 0x08003938
  6075. 08002618 <memset>:
  6076. 8002618: 4603 mov r3, r0
  6077. 800261a: 4402 add r2, r0
  6078. 800261c: 4293 cmp r3, r2
  6079. 800261e: d100 bne.n 8002622 <memset+0xa>
  6080. 8002620: 4770 bx lr
  6081. 8002622: f803 1b01 strb.w r1, [r3], #1
  6082. 8002626: e7f9 b.n 800261c <memset+0x4>
  6083. 08002628 <iprintf>:
  6084. 8002628: b40f push {r0, r1, r2, r3}
  6085. 800262a: 4b0a ldr r3, [pc, #40] ; (8002654 <iprintf+0x2c>)
  6086. 800262c: b513 push {r0, r1, r4, lr}
  6087. 800262e: 681c ldr r4, [r3, #0]
  6088. 8002630: b124 cbz r4, 800263c <iprintf+0x14>
  6089. 8002632: 69a3 ldr r3, [r4, #24]
  6090. 8002634: b913 cbnz r3, 800263c <iprintf+0x14>
  6091. 8002636: 4620 mov r0, r4
  6092. 8002638: f000 fada bl 8002bf0 <__sinit>
  6093. 800263c: ab05 add r3, sp, #20
  6094. 800263e: 9a04 ldr r2, [sp, #16]
  6095. 8002640: 68a1 ldr r1, [r4, #8]
  6096. 8002642: 4620 mov r0, r4
  6097. 8002644: 9301 str r3, [sp, #4]
  6098. 8002646: f000 fc9b bl 8002f80 <_vfiprintf_r>
  6099. 800264a: b002 add sp, #8
  6100. 800264c: e8bd 4010 ldmia.w sp!, {r4, lr}
  6101. 8002650: b004 add sp, #16
  6102. 8002652: 4770 bx lr
  6103. 8002654: 2000021c .word 0x2000021c
  6104. 08002658 <_puts_r>:
  6105. 8002658: b570 push {r4, r5, r6, lr}
  6106. 800265a: 460e mov r6, r1
  6107. 800265c: 4605 mov r5, r0
  6108. 800265e: b118 cbz r0, 8002668 <_puts_r+0x10>
  6109. 8002660: 6983 ldr r3, [r0, #24]
  6110. 8002662: b90b cbnz r3, 8002668 <_puts_r+0x10>
  6111. 8002664: f000 fac4 bl 8002bf0 <__sinit>
  6112. 8002668: 69ab ldr r3, [r5, #24]
  6113. 800266a: 68ac ldr r4, [r5, #8]
  6114. 800266c: b913 cbnz r3, 8002674 <_puts_r+0x1c>
  6115. 800266e: 4628 mov r0, r5
  6116. 8002670: f000 fabe bl 8002bf0 <__sinit>
  6117. 8002674: 4b23 ldr r3, [pc, #140] ; (8002704 <_puts_r+0xac>)
  6118. 8002676: 429c cmp r4, r3
  6119. 8002678: d117 bne.n 80026aa <_puts_r+0x52>
  6120. 800267a: 686c ldr r4, [r5, #4]
  6121. 800267c: 89a3 ldrh r3, [r4, #12]
  6122. 800267e: 071b lsls r3, r3, #28
  6123. 8002680: d51d bpl.n 80026be <_puts_r+0x66>
  6124. 8002682: 6923 ldr r3, [r4, #16]
  6125. 8002684: b1db cbz r3, 80026be <_puts_r+0x66>
  6126. 8002686: 3e01 subs r6, #1
  6127. 8002688: 68a3 ldr r3, [r4, #8]
  6128. 800268a: f816 1f01 ldrb.w r1, [r6, #1]!
  6129. 800268e: 3b01 subs r3, #1
  6130. 8002690: 60a3 str r3, [r4, #8]
  6131. 8002692: b9e9 cbnz r1, 80026d0 <_puts_r+0x78>
  6132. 8002694: 2b00 cmp r3, #0
  6133. 8002696: da2e bge.n 80026f6 <_puts_r+0x9e>
  6134. 8002698: 4622 mov r2, r4
  6135. 800269a: 210a movs r1, #10
  6136. 800269c: 4628 mov r0, r5
  6137. 800269e: f000 f8f5 bl 800288c <__swbuf_r>
  6138. 80026a2: 3001 adds r0, #1
  6139. 80026a4: d011 beq.n 80026ca <_puts_r+0x72>
  6140. 80026a6: 200a movs r0, #10
  6141. 80026a8: bd70 pop {r4, r5, r6, pc}
  6142. 80026aa: 4b17 ldr r3, [pc, #92] ; (8002708 <_puts_r+0xb0>)
  6143. 80026ac: 429c cmp r4, r3
  6144. 80026ae: d101 bne.n 80026b4 <_puts_r+0x5c>
  6145. 80026b0: 68ac ldr r4, [r5, #8]
  6146. 80026b2: e7e3 b.n 800267c <_puts_r+0x24>
  6147. 80026b4: 4b15 ldr r3, [pc, #84] ; (800270c <_puts_r+0xb4>)
  6148. 80026b6: 429c cmp r4, r3
  6149. 80026b8: bf08 it eq
  6150. 80026ba: 68ec ldreq r4, [r5, #12]
  6151. 80026bc: e7de b.n 800267c <_puts_r+0x24>
  6152. 80026be: 4621 mov r1, r4
  6153. 80026c0: 4628 mov r0, r5
  6154. 80026c2: f000 f935 bl 8002930 <__swsetup_r>
  6155. 80026c6: 2800 cmp r0, #0
  6156. 80026c8: d0dd beq.n 8002686 <_puts_r+0x2e>
  6157. 80026ca: f04f 30ff mov.w r0, #4294967295
  6158. 80026ce: bd70 pop {r4, r5, r6, pc}
  6159. 80026d0: 2b00 cmp r3, #0
  6160. 80026d2: da04 bge.n 80026de <_puts_r+0x86>
  6161. 80026d4: 69a2 ldr r2, [r4, #24]
  6162. 80026d6: 4293 cmp r3, r2
  6163. 80026d8: db06 blt.n 80026e8 <_puts_r+0x90>
  6164. 80026da: 290a cmp r1, #10
  6165. 80026dc: d004 beq.n 80026e8 <_puts_r+0x90>
  6166. 80026de: 6823 ldr r3, [r4, #0]
  6167. 80026e0: 1c5a adds r2, r3, #1
  6168. 80026e2: 6022 str r2, [r4, #0]
  6169. 80026e4: 7019 strb r1, [r3, #0]
  6170. 80026e6: e7cf b.n 8002688 <_puts_r+0x30>
  6171. 80026e8: 4622 mov r2, r4
  6172. 80026ea: 4628 mov r0, r5
  6173. 80026ec: f000 f8ce bl 800288c <__swbuf_r>
  6174. 80026f0: 3001 adds r0, #1
  6175. 80026f2: d1c9 bne.n 8002688 <_puts_r+0x30>
  6176. 80026f4: e7e9 b.n 80026ca <_puts_r+0x72>
  6177. 80026f6: 200a movs r0, #10
  6178. 80026f8: 6823 ldr r3, [r4, #0]
  6179. 80026fa: 1c5a adds r2, r3, #1
  6180. 80026fc: 6022 str r2, [r4, #0]
  6181. 80026fe: 7018 strb r0, [r3, #0]
  6182. 8002700: bd70 pop {r4, r5, r6, pc}
  6183. 8002702: bf00 nop
  6184. 8002704: 080038c0 .word 0x080038c0
  6185. 8002708: 080038e0 .word 0x080038e0
  6186. 800270c: 080038a0 .word 0x080038a0
  6187. 08002710 <puts>:
  6188. 8002710: 4b02 ldr r3, [pc, #8] ; (800271c <puts+0xc>)
  6189. 8002712: 4601 mov r1, r0
  6190. 8002714: 6818 ldr r0, [r3, #0]
  6191. 8002716: f7ff bf9f b.w 8002658 <_puts_r>
  6192. 800271a: bf00 nop
  6193. 800271c: 2000021c .word 0x2000021c
  6194. 08002720 <setbuf>:
  6195. 8002720: 2900 cmp r1, #0
  6196. 8002722: f44f 6380 mov.w r3, #1024 ; 0x400
  6197. 8002726: bf0c ite eq
  6198. 8002728: 2202 moveq r2, #2
  6199. 800272a: 2200 movne r2, #0
  6200. 800272c: f000 b800 b.w 8002730 <setvbuf>
  6201. 08002730 <setvbuf>:
  6202. 8002730: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  6203. 8002734: 461d mov r5, r3
  6204. 8002736: 4b51 ldr r3, [pc, #324] ; (800287c <setvbuf+0x14c>)
  6205. 8002738: 4604 mov r4, r0
  6206. 800273a: 681e ldr r6, [r3, #0]
  6207. 800273c: 460f mov r7, r1
  6208. 800273e: 4690 mov r8, r2
  6209. 8002740: b126 cbz r6, 800274c <setvbuf+0x1c>
  6210. 8002742: 69b3 ldr r3, [r6, #24]
  6211. 8002744: b913 cbnz r3, 800274c <setvbuf+0x1c>
  6212. 8002746: 4630 mov r0, r6
  6213. 8002748: f000 fa52 bl 8002bf0 <__sinit>
  6214. 800274c: 4b4c ldr r3, [pc, #304] ; (8002880 <setvbuf+0x150>)
  6215. 800274e: 429c cmp r4, r3
  6216. 8002750: d152 bne.n 80027f8 <setvbuf+0xc8>
  6217. 8002752: 6874 ldr r4, [r6, #4]
  6218. 8002754: f1b8 0f02 cmp.w r8, #2
  6219. 8002758: d006 beq.n 8002768 <setvbuf+0x38>
  6220. 800275a: f1b8 0f01 cmp.w r8, #1
  6221. 800275e: f200 8089 bhi.w 8002874 <setvbuf+0x144>
  6222. 8002762: 2d00 cmp r5, #0
  6223. 8002764: f2c0 8086 blt.w 8002874 <setvbuf+0x144>
  6224. 8002768: 4621 mov r1, r4
  6225. 800276a: 4630 mov r0, r6
  6226. 800276c: f000 f9d6 bl 8002b1c <_fflush_r>
  6227. 8002770: 6b61 ldr r1, [r4, #52] ; 0x34
  6228. 8002772: b141 cbz r1, 8002786 <setvbuf+0x56>
  6229. 8002774: f104 0344 add.w r3, r4, #68 ; 0x44
  6230. 8002778: 4299 cmp r1, r3
  6231. 800277a: d002 beq.n 8002782 <setvbuf+0x52>
  6232. 800277c: 4630 mov r0, r6
  6233. 800277e: f000 fb2d bl 8002ddc <_free_r>
  6234. 8002782: 2300 movs r3, #0
  6235. 8002784: 6363 str r3, [r4, #52] ; 0x34
  6236. 8002786: 2300 movs r3, #0
  6237. 8002788: 61a3 str r3, [r4, #24]
  6238. 800278a: 6063 str r3, [r4, #4]
  6239. 800278c: 89a3 ldrh r3, [r4, #12]
  6240. 800278e: 061b lsls r3, r3, #24
  6241. 8002790: d503 bpl.n 800279a <setvbuf+0x6a>
  6242. 8002792: 6921 ldr r1, [r4, #16]
  6243. 8002794: 4630 mov r0, r6
  6244. 8002796: f000 fb21 bl 8002ddc <_free_r>
  6245. 800279a: 89a3 ldrh r3, [r4, #12]
  6246. 800279c: f1b8 0f02 cmp.w r8, #2
  6247. 80027a0: f423 634a bic.w r3, r3, #3232 ; 0xca0
  6248. 80027a4: f023 0303 bic.w r3, r3, #3
  6249. 80027a8: 81a3 strh r3, [r4, #12]
  6250. 80027aa: d05d beq.n 8002868 <setvbuf+0x138>
  6251. 80027ac: ab01 add r3, sp, #4
  6252. 80027ae: 466a mov r2, sp
  6253. 80027b0: 4621 mov r1, r4
  6254. 80027b2: 4630 mov r0, r6
  6255. 80027b4: f000 faa6 bl 8002d04 <__swhatbuf_r>
  6256. 80027b8: 89a3 ldrh r3, [r4, #12]
  6257. 80027ba: 4318 orrs r0, r3
  6258. 80027bc: 81a0 strh r0, [r4, #12]
  6259. 80027be: bb2d cbnz r5, 800280c <setvbuf+0xdc>
  6260. 80027c0: 9d00 ldr r5, [sp, #0]
  6261. 80027c2: 4628 mov r0, r5
  6262. 80027c4: f000 fb02 bl 8002dcc <malloc>
  6263. 80027c8: 4607 mov r7, r0
  6264. 80027ca: 2800 cmp r0, #0
  6265. 80027cc: d14e bne.n 800286c <setvbuf+0x13c>
  6266. 80027ce: f8dd 9000 ldr.w r9, [sp]
  6267. 80027d2: 45a9 cmp r9, r5
  6268. 80027d4: d13c bne.n 8002850 <setvbuf+0x120>
  6269. 80027d6: f04f 30ff mov.w r0, #4294967295
  6270. 80027da: 89a3 ldrh r3, [r4, #12]
  6271. 80027dc: f043 0302 orr.w r3, r3, #2
  6272. 80027e0: 81a3 strh r3, [r4, #12]
  6273. 80027e2: 2300 movs r3, #0
  6274. 80027e4: 60a3 str r3, [r4, #8]
  6275. 80027e6: f104 0347 add.w r3, r4, #71 ; 0x47
  6276. 80027ea: 6023 str r3, [r4, #0]
  6277. 80027ec: 6123 str r3, [r4, #16]
  6278. 80027ee: 2301 movs r3, #1
  6279. 80027f0: 6163 str r3, [r4, #20]
  6280. 80027f2: b003 add sp, #12
  6281. 80027f4: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6282. 80027f8: 4b22 ldr r3, [pc, #136] ; (8002884 <setvbuf+0x154>)
  6283. 80027fa: 429c cmp r4, r3
  6284. 80027fc: d101 bne.n 8002802 <setvbuf+0xd2>
  6285. 80027fe: 68b4 ldr r4, [r6, #8]
  6286. 8002800: e7a8 b.n 8002754 <setvbuf+0x24>
  6287. 8002802: 4b21 ldr r3, [pc, #132] ; (8002888 <setvbuf+0x158>)
  6288. 8002804: 429c cmp r4, r3
  6289. 8002806: bf08 it eq
  6290. 8002808: 68f4 ldreq r4, [r6, #12]
  6291. 800280a: e7a3 b.n 8002754 <setvbuf+0x24>
  6292. 800280c: 2f00 cmp r7, #0
  6293. 800280e: d0d8 beq.n 80027c2 <setvbuf+0x92>
  6294. 8002810: 69b3 ldr r3, [r6, #24]
  6295. 8002812: b913 cbnz r3, 800281a <setvbuf+0xea>
  6296. 8002814: 4630 mov r0, r6
  6297. 8002816: f000 f9eb bl 8002bf0 <__sinit>
  6298. 800281a: f1b8 0f01 cmp.w r8, #1
  6299. 800281e: bf08 it eq
  6300. 8002820: 89a3 ldrheq r3, [r4, #12]
  6301. 8002822: 6027 str r7, [r4, #0]
  6302. 8002824: bf04 itt eq
  6303. 8002826: f043 0301 orreq.w r3, r3, #1
  6304. 800282a: 81a3 strheq r3, [r4, #12]
  6305. 800282c: 89a3 ldrh r3, [r4, #12]
  6306. 800282e: 6127 str r7, [r4, #16]
  6307. 8002830: f013 0008 ands.w r0, r3, #8
  6308. 8002834: 6165 str r5, [r4, #20]
  6309. 8002836: d01b beq.n 8002870 <setvbuf+0x140>
  6310. 8002838: f013 0001 ands.w r0, r3, #1
  6311. 800283c: f04f 0300 mov.w r3, #0
  6312. 8002840: bf1f itttt ne
  6313. 8002842: 426d negne r5, r5
  6314. 8002844: 60a3 strne r3, [r4, #8]
  6315. 8002846: 61a5 strne r5, [r4, #24]
  6316. 8002848: 4618 movne r0, r3
  6317. 800284a: bf08 it eq
  6318. 800284c: 60a5 streq r5, [r4, #8]
  6319. 800284e: e7d0 b.n 80027f2 <setvbuf+0xc2>
  6320. 8002850: 4648 mov r0, r9
  6321. 8002852: f000 fabb bl 8002dcc <malloc>
  6322. 8002856: 4607 mov r7, r0
  6323. 8002858: 2800 cmp r0, #0
  6324. 800285a: d0bc beq.n 80027d6 <setvbuf+0xa6>
  6325. 800285c: 89a3 ldrh r3, [r4, #12]
  6326. 800285e: 464d mov r5, r9
  6327. 8002860: f043 0380 orr.w r3, r3, #128 ; 0x80
  6328. 8002864: 81a3 strh r3, [r4, #12]
  6329. 8002866: e7d3 b.n 8002810 <setvbuf+0xe0>
  6330. 8002868: 2000 movs r0, #0
  6331. 800286a: e7b6 b.n 80027da <setvbuf+0xaa>
  6332. 800286c: 46a9 mov r9, r5
  6333. 800286e: e7f5 b.n 800285c <setvbuf+0x12c>
  6334. 8002870: 60a0 str r0, [r4, #8]
  6335. 8002872: e7be b.n 80027f2 <setvbuf+0xc2>
  6336. 8002874: f04f 30ff mov.w r0, #4294967295
  6337. 8002878: e7bb b.n 80027f2 <setvbuf+0xc2>
  6338. 800287a: bf00 nop
  6339. 800287c: 2000021c .word 0x2000021c
  6340. 8002880: 080038c0 .word 0x080038c0
  6341. 8002884: 080038e0 .word 0x080038e0
  6342. 8002888: 080038a0 .word 0x080038a0
  6343. 0800288c <__swbuf_r>:
  6344. 800288c: b5f8 push {r3, r4, r5, r6, r7, lr}
  6345. 800288e: 460e mov r6, r1
  6346. 8002890: 4614 mov r4, r2
  6347. 8002892: 4605 mov r5, r0
  6348. 8002894: b118 cbz r0, 800289e <__swbuf_r+0x12>
  6349. 8002896: 6983 ldr r3, [r0, #24]
  6350. 8002898: b90b cbnz r3, 800289e <__swbuf_r+0x12>
  6351. 800289a: f000 f9a9 bl 8002bf0 <__sinit>
  6352. 800289e: 4b21 ldr r3, [pc, #132] ; (8002924 <__swbuf_r+0x98>)
  6353. 80028a0: 429c cmp r4, r3
  6354. 80028a2: d12a bne.n 80028fa <__swbuf_r+0x6e>
  6355. 80028a4: 686c ldr r4, [r5, #4]
  6356. 80028a6: 69a3 ldr r3, [r4, #24]
  6357. 80028a8: 60a3 str r3, [r4, #8]
  6358. 80028aa: 89a3 ldrh r3, [r4, #12]
  6359. 80028ac: 071a lsls r2, r3, #28
  6360. 80028ae: d52e bpl.n 800290e <__swbuf_r+0x82>
  6361. 80028b0: 6923 ldr r3, [r4, #16]
  6362. 80028b2: b363 cbz r3, 800290e <__swbuf_r+0x82>
  6363. 80028b4: 6923 ldr r3, [r4, #16]
  6364. 80028b6: 6820 ldr r0, [r4, #0]
  6365. 80028b8: b2f6 uxtb r6, r6
  6366. 80028ba: 1ac0 subs r0, r0, r3
  6367. 80028bc: 6963 ldr r3, [r4, #20]
  6368. 80028be: 4637 mov r7, r6
  6369. 80028c0: 4298 cmp r0, r3
  6370. 80028c2: db04 blt.n 80028ce <__swbuf_r+0x42>
  6371. 80028c4: 4621 mov r1, r4
  6372. 80028c6: 4628 mov r0, r5
  6373. 80028c8: f000 f928 bl 8002b1c <_fflush_r>
  6374. 80028cc: bb28 cbnz r0, 800291a <__swbuf_r+0x8e>
  6375. 80028ce: 68a3 ldr r3, [r4, #8]
  6376. 80028d0: 3001 adds r0, #1
  6377. 80028d2: 3b01 subs r3, #1
  6378. 80028d4: 60a3 str r3, [r4, #8]
  6379. 80028d6: 6823 ldr r3, [r4, #0]
  6380. 80028d8: 1c5a adds r2, r3, #1
  6381. 80028da: 6022 str r2, [r4, #0]
  6382. 80028dc: 701e strb r6, [r3, #0]
  6383. 80028de: 6963 ldr r3, [r4, #20]
  6384. 80028e0: 4298 cmp r0, r3
  6385. 80028e2: d004 beq.n 80028ee <__swbuf_r+0x62>
  6386. 80028e4: 89a3 ldrh r3, [r4, #12]
  6387. 80028e6: 07db lsls r3, r3, #31
  6388. 80028e8: d519 bpl.n 800291e <__swbuf_r+0x92>
  6389. 80028ea: 2e0a cmp r6, #10
  6390. 80028ec: d117 bne.n 800291e <__swbuf_r+0x92>
  6391. 80028ee: 4621 mov r1, r4
  6392. 80028f0: 4628 mov r0, r5
  6393. 80028f2: f000 f913 bl 8002b1c <_fflush_r>
  6394. 80028f6: b190 cbz r0, 800291e <__swbuf_r+0x92>
  6395. 80028f8: e00f b.n 800291a <__swbuf_r+0x8e>
  6396. 80028fa: 4b0b ldr r3, [pc, #44] ; (8002928 <__swbuf_r+0x9c>)
  6397. 80028fc: 429c cmp r4, r3
  6398. 80028fe: d101 bne.n 8002904 <__swbuf_r+0x78>
  6399. 8002900: 68ac ldr r4, [r5, #8]
  6400. 8002902: e7d0 b.n 80028a6 <__swbuf_r+0x1a>
  6401. 8002904: 4b09 ldr r3, [pc, #36] ; (800292c <__swbuf_r+0xa0>)
  6402. 8002906: 429c cmp r4, r3
  6403. 8002908: bf08 it eq
  6404. 800290a: 68ec ldreq r4, [r5, #12]
  6405. 800290c: e7cb b.n 80028a6 <__swbuf_r+0x1a>
  6406. 800290e: 4621 mov r1, r4
  6407. 8002910: 4628 mov r0, r5
  6408. 8002912: f000 f80d bl 8002930 <__swsetup_r>
  6409. 8002916: 2800 cmp r0, #0
  6410. 8002918: d0cc beq.n 80028b4 <__swbuf_r+0x28>
  6411. 800291a: f04f 37ff mov.w r7, #4294967295
  6412. 800291e: 4638 mov r0, r7
  6413. 8002920: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6414. 8002922: bf00 nop
  6415. 8002924: 080038c0 .word 0x080038c0
  6416. 8002928: 080038e0 .word 0x080038e0
  6417. 800292c: 080038a0 .word 0x080038a0
  6418. 08002930 <__swsetup_r>:
  6419. 8002930: 4b32 ldr r3, [pc, #200] ; (80029fc <__swsetup_r+0xcc>)
  6420. 8002932: b570 push {r4, r5, r6, lr}
  6421. 8002934: 681d ldr r5, [r3, #0]
  6422. 8002936: 4606 mov r6, r0
  6423. 8002938: 460c mov r4, r1
  6424. 800293a: b125 cbz r5, 8002946 <__swsetup_r+0x16>
  6425. 800293c: 69ab ldr r3, [r5, #24]
  6426. 800293e: b913 cbnz r3, 8002946 <__swsetup_r+0x16>
  6427. 8002940: 4628 mov r0, r5
  6428. 8002942: f000 f955 bl 8002bf0 <__sinit>
  6429. 8002946: 4b2e ldr r3, [pc, #184] ; (8002a00 <__swsetup_r+0xd0>)
  6430. 8002948: 429c cmp r4, r3
  6431. 800294a: d10f bne.n 800296c <__swsetup_r+0x3c>
  6432. 800294c: 686c ldr r4, [r5, #4]
  6433. 800294e: f9b4 300c ldrsh.w r3, [r4, #12]
  6434. 8002952: b29a uxth r2, r3
  6435. 8002954: 0715 lsls r5, r2, #28
  6436. 8002956: d42c bmi.n 80029b2 <__swsetup_r+0x82>
  6437. 8002958: 06d0 lsls r0, r2, #27
  6438. 800295a: d411 bmi.n 8002980 <__swsetup_r+0x50>
  6439. 800295c: 2209 movs r2, #9
  6440. 800295e: 6032 str r2, [r6, #0]
  6441. 8002960: f043 0340 orr.w r3, r3, #64 ; 0x40
  6442. 8002964: 81a3 strh r3, [r4, #12]
  6443. 8002966: f04f 30ff mov.w r0, #4294967295
  6444. 800296a: bd70 pop {r4, r5, r6, pc}
  6445. 800296c: 4b25 ldr r3, [pc, #148] ; (8002a04 <__swsetup_r+0xd4>)
  6446. 800296e: 429c cmp r4, r3
  6447. 8002970: d101 bne.n 8002976 <__swsetup_r+0x46>
  6448. 8002972: 68ac ldr r4, [r5, #8]
  6449. 8002974: e7eb b.n 800294e <__swsetup_r+0x1e>
  6450. 8002976: 4b24 ldr r3, [pc, #144] ; (8002a08 <__swsetup_r+0xd8>)
  6451. 8002978: 429c cmp r4, r3
  6452. 800297a: bf08 it eq
  6453. 800297c: 68ec ldreq r4, [r5, #12]
  6454. 800297e: e7e6 b.n 800294e <__swsetup_r+0x1e>
  6455. 8002980: 0751 lsls r1, r2, #29
  6456. 8002982: d512 bpl.n 80029aa <__swsetup_r+0x7a>
  6457. 8002984: 6b61 ldr r1, [r4, #52] ; 0x34
  6458. 8002986: b141 cbz r1, 800299a <__swsetup_r+0x6a>
  6459. 8002988: f104 0344 add.w r3, r4, #68 ; 0x44
  6460. 800298c: 4299 cmp r1, r3
  6461. 800298e: d002 beq.n 8002996 <__swsetup_r+0x66>
  6462. 8002990: 4630 mov r0, r6
  6463. 8002992: f000 fa23 bl 8002ddc <_free_r>
  6464. 8002996: 2300 movs r3, #0
  6465. 8002998: 6363 str r3, [r4, #52] ; 0x34
  6466. 800299a: 89a3 ldrh r3, [r4, #12]
  6467. 800299c: f023 0324 bic.w r3, r3, #36 ; 0x24
  6468. 80029a0: 81a3 strh r3, [r4, #12]
  6469. 80029a2: 2300 movs r3, #0
  6470. 80029a4: 6063 str r3, [r4, #4]
  6471. 80029a6: 6923 ldr r3, [r4, #16]
  6472. 80029a8: 6023 str r3, [r4, #0]
  6473. 80029aa: 89a3 ldrh r3, [r4, #12]
  6474. 80029ac: f043 0308 orr.w r3, r3, #8
  6475. 80029b0: 81a3 strh r3, [r4, #12]
  6476. 80029b2: 6923 ldr r3, [r4, #16]
  6477. 80029b4: b94b cbnz r3, 80029ca <__swsetup_r+0x9a>
  6478. 80029b6: 89a3 ldrh r3, [r4, #12]
  6479. 80029b8: f403 7320 and.w r3, r3, #640 ; 0x280
  6480. 80029bc: f5b3 7f00 cmp.w r3, #512 ; 0x200
  6481. 80029c0: d003 beq.n 80029ca <__swsetup_r+0x9a>
  6482. 80029c2: 4621 mov r1, r4
  6483. 80029c4: 4630 mov r0, r6
  6484. 80029c6: f000 f9c1 bl 8002d4c <__smakebuf_r>
  6485. 80029ca: 89a2 ldrh r2, [r4, #12]
  6486. 80029cc: f012 0301 ands.w r3, r2, #1
  6487. 80029d0: d00c beq.n 80029ec <__swsetup_r+0xbc>
  6488. 80029d2: 2300 movs r3, #0
  6489. 80029d4: 60a3 str r3, [r4, #8]
  6490. 80029d6: 6963 ldr r3, [r4, #20]
  6491. 80029d8: 425b negs r3, r3
  6492. 80029da: 61a3 str r3, [r4, #24]
  6493. 80029dc: 6923 ldr r3, [r4, #16]
  6494. 80029de: b953 cbnz r3, 80029f6 <__swsetup_r+0xc6>
  6495. 80029e0: f9b4 300c ldrsh.w r3, [r4, #12]
  6496. 80029e4: f013 0080 ands.w r0, r3, #128 ; 0x80
  6497. 80029e8: d1ba bne.n 8002960 <__swsetup_r+0x30>
  6498. 80029ea: bd70 pop {r4, r5, r6, pc}
  6499. 80029ec: 0792 lsls r2, r2, #30
  6500. 80029ee: bf58 it pl
  6501. 80029f0: 6963 ldrpl r3, [r4, #20]
  6502. 80029f2: 60a3 str r3, [r4, #8]
  6503. 80029f4: e7f2 b.n 80029dc <__swsetup_r+0xac>
  6504. 80029f6: 2000 movs r0, #0
  6505. 80029f8: e7f7 b.n 80029ea <__swsetup_r+0xba>
  6506. 80029fa: bf00 nop
  6507. 80029fc: 2000021c .word 0x2000021c
  6508. 8002a00: 080038c0 .word 0x080038c0
  6509. 8002a04: 080038e0 .word 0x080038e0
  6510. 8002a08: 080038a0 .word 0x080038a0
  6511. 08002a0c <__sflush_r>:
  6512. 8002a0c: 898a ldrh r2, [r1, #12]
  6513. 8002a0e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6514. 8002a12: 4605 mov r5, r0
  6515. 8002a14: 0710 lsls r0, r2, #28
  6516. 8002a16: 460c mov r4, r1
  6517. 8002a18: d45a bmi.n 8002ad0 <__sflush_r+0xc4>
  6518. 8002a1a: 684b ldr r3, [r1, #4]
  6519. 8002a1c: 2b00 cmp r3, #0
  6520. 8002a1e: dc05 bgt.n 8002a2c <__sflush_r+0x20>
  6521. 8002a20: 6c0b ldr r3, [r1, #64] ; 0x40
  6522. 8002a22: 2b00 cmp r3, #0
  6523. 8002a24: dc02 bgt.n 8002a2c <__sflush_r+0x20>
  6524. 8002a26: 2000 movs r0, #0
  6525. 8002a28: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6526. 8002a2c: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6527. 8002a2e: 2e00 cmp r6, #0
  6528. 8002a30: d0f9 beq.n 8002a26 <__sflush_r+0x1a>
  6529. 8002a32: 2300 movs r3, #0
  6530. 8002a34: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  6531. 8002a38: 682f ldr r7, [r5, #0]
  6532. 8002a3a: 602b str r3, [r5, #0]
  6533. 8002a3c: d033 beq.n 8002aa6 <__sflush_r+0x9a>
  6534. 8002a3e: 6d60 ldr r0, [r4, #84] ; 0x54
  6535. 8002a40: 89a3 ldrh r3, [r4, #12]
  6536. 8002a42: 075a lsls r2, r3, #29
  6537. 8002a44: d505 bpl.n 8002a52 <__sflush_r+0x46>
  6538. 8002a46: 6863 ldr r3, [r4, #4]
  6539. 8002a48: 1ac0 subs r0, r0, r3
  6540. 8002a4a: 6b63 ldr r3, [r4, #52] ; 0x34
  6541. 8002a4c: b10b cbz r3, 8002a52 <__sflush_r+0x46>
  6542. 8002a4e: 6c23 ldr r3, [r4, #64] ; 0x40
  6543. 8002a50: 1ac0 subs r0, r0, r3
  6544. 8002a52: 2300 movs r3, #0
  6545. 8002a54: 4602 mov r2, r0
  6546. 8002a56: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6547. 8002a58: 6a21 ldr r1, [r4, #32]
  6548. 8002a5a: 4628 mov r0, r5
  6549. 8002a5c: 47b0 blx r6
  6550. 8002a5e: 1c43 adds r3, r0, #1
  6551. 8002a60: 89a3 ldrh r3, [r4, #12]
  6552. 8002a62: d106 bne.n 8002a72 <__sflush_r+0x66>
  6553. 8002a64: 6829 ldr r1, [r5, #0]
  6554. 8002a66: 291d cmp r1, #29
  6555. 8002a68: d84b bhi.n 8002b02 <__sflush_r+0xf6>
  6556. 8002a6a: 4a2b ldr r2, [pc, #172] ; (8002b18 <__sflush_r+0x10c>)
  6557. 8002a6c: 40ca lsrs r2, r1
  6558. 8002a6e: 07d6 lsls r6, r2, #31
  6559. 8002a70: d547 bpl.n 8002b02 <__sflush_r+0xf6>
  6560. 8002a72: 2200 movs r2, #0
  6561. 8002a74: 6062 str r2, [r4, #4]
  6562. 8002a76: 6922 ldr r2, [r4, #16]
  6563. 8002a78: 04d9 lsls r1, r3, #19
  6564. 8002a7a: 6022 str r2, [r4, #0]
  6565. 8002a7c: d504 bpl.n 8002a88 <__sflush_r+0x7c>
  6566. 8002a7e: 1c42 adds r2, r0, #1
  6567. 8002a80: d101 bne.n 8002a86 <__sflush_r+0x7a>
  6568. 8002a82: 682b ldr r3, [r5, #0]
  6569. 8002a84: b903 cbnz r3, 8002a88 <__sflush_r+0x7c>
  6570. 8002a86: 6560 str r0, [r4, #84] ; 0x54
  6571. 8002a88: 6b61 ldr r1, [r4, #52] ; 0x34
  6572. 8002a8a: 602f str r7, [r5, #0]
  6573. 8002a8c: 2900 cmp r1, #0
  6574. 8002a8e: d0ca beq.n 8002a26 <__sflush_r+0x1a>
  6575. 8002a90: f104 0344 add.w r3, r4, #68 ; 0x44
  6576. 8002a94: 4299 cmp r1, r3
  6577. 8002a96: d002 beq.n 8002a9e <__sflush_r+0x92>
  6578. 8002a98: 4628 mov r0, r5
  6579. 8002a9a: f000 f99f bl 8002ddc <_free_r>
  6580. 8002a9e: 2000 movs r0, #0
  6581. 8002aa0: 6360 str r0, [r4, #52] ; 0x34
  6582. 8002aa2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6583. 8002aa6: 6a21 ldr r1, [r4, #32]
  6584. 8002aa8: 2301 movs r3, #1
  6585. 8002aaa: 4628 mov r0, r5
  6586. 8002aac: 47b0 blx r6
  6587. 8002aae: 1c41 adds r1, r0, #1
  6588. 8002ab0: d1c6 bne.n 8002a40 <__sflush_r+0x34>
  6589. 8002ab2: 682b ldr r3, [r5, #0]
  6590. 8002ab4: 2b00 cmp r3, #0
  6591. 8002ab6: d0c3 beq.n 8002a40 <__sflush_r+0x34>
  6592. 8002ab8: 2b1d cmp r3, #29
  6593. 8002aba: d001 beq.n 8002ac0 <__sflush_r+0xb4>
  6594. 8002abc: 2b16 cmp r3, #22
  6595. 8002abe: d101 bne.n 8002ac4 <__sflush_r+0xb8>
  6596. 8002ac0: 602f str r7, [r5, #0]
  6597. 8002ac2: e7b0 b.n 8002a26 <__sflush_r+0x1a>
  6598. 8002ac4: 89a3 ldrh r3, [r4, #12]
  6599. 8002ac6: f043 0340 orr.w r3, r3, #64 ; 0x40
  6600. 8002aca: 81a3 strh r3, [r4, #12]
  6601. 8002acc: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6602. 8002ad0: 690f ldr r7, [r1, #16]
  6603. 8002ad2: 2f00 cmp r7, #0
  6604. 8002ad4: d0a7 beq.n 8002a26 <__sflush_r+0x1a>
  6605. 8002ad6: 0793 lsls r3, r2, #30
  6606. 8002ad8: bf18 it ne
  6607. 8002ada: 2300 movne r3, #0
  6608. 8002adc: 680e ldr r6, [r1, #0]
  6609. 8002ade: bf08 it eq
  6610. 8002ae0: 694b ldreq r3, [r1, #20]
  6611. 8002ae2: eba6 0807 sub.w r8, r6, r7
  6612. 8002ae6: 600f str r7, [r1, #0]
  6613. 8002ae8: 608b str r3, [r1, #8]
  6614. 8002aea: f1b8 0f00 cmp.w r8, #0
  6615. 8002aee: dd9a ble.n 8002a26 <__sflush_r+0x1a>
  6616. 8002af0: 4643 mov r3, r8
  6617. 8002af2: 463a mov r2, r7
  6618. 8002af4: 6a21 ldr r1, [r4, #32]
  6619. 8002af6: 4628 mov r0, r5
  6620. 8002af8: 6aa6 ldr r6, [r4, #40] ; 0x28
  6621. 8002afa: 47b0 blx r6
  6622. 8002afc: 2800 cmp r0, #0
  6623. 8002afe: dc07 bgt.n 8002b10 <__sflush_r+0x104>
  6624. 8002b00: 89a3 ldrh r3, [r4, #12]
  6625. 8002b02: f043 0340 orr.w r3, r3, #64 ; 0x40
  6626. 8002b06: 81a3 strh r3, [r4, #12]
  6627. 8002b08: f04f 30ff mov.w r0, #4294967295
  6628. 8002b0c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6629. 8002b10: 4407 add r7, r0
  6630. 8002b12: eba8 0800 sub.w r8, r8, r0
  6631. 8002b16: e7e8 b.n 8002aea <__sflush_r+0xde>
  6632. 8002b18: 20400001 .word 0x20400001
  6633. 08002b1c <_fflush_r>:
  6634. 8002b1c: b538 push {r3, r4, r5, lr}
  6635. 8002b1e: 690b ldr r3, [r1, #16]
  6636. 8002b20: 4605 mov r5, r0
  6637. 8002b22: 460c mov r4, r1
  6638. 8002b24: b1db cbz r3, 8002b5e <_fflush_r+0x42>
  6639. 8002b26: b118 cbz r0, 8002b30 <_fflush_r+0x14>
  6640. 8002b28: 6983 ldr r3, [r0, #24]
  6641. 8002b2a: b90b cbnz r3, 8002b30 <_fflush_r+0x14>
  6642. 8002b2c: f000 f860 bl 8002bf0 <__sinit>
  6643. 8002b30: 4b0c ldr r3, [pc, #48] ; (8002b64 <_fflush_r+0x48>)
  6644. 8002b32: 429c cmp r4, r3
  6645. 8002b34: d109 bne.n 8002b4a <_fflush_r+0x2e>
  6646. 8002b36: 686c ldr r4, [r5, #4]
  6647. 8002b38: f9b4 300c ldrsh.w r3, [r4, #12]
  6648. 8002b3c: b17b cbz r3, 8002b5e <_fflush_r+0x42>
  6649. 8002b3e: 4621 mov r1, r4
  6650. 8002b40: 4628 mov r0, r5
  6651. 8002b42: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6652. 8002b46: f7ff bf61 b.w 8002a0c <__sflush_r>
  6653. 8002b4a: 4b07 ldr r3, [pc, #28] ; (8002b68 <_fflush_r+0x4c>)
  6654. 8002b4c: 429c cmp r4, r3
  6655. 8002b4e: d101 bne.n 8002b54 <_fflush_r+0x38>
  6656. 8002b50: 68ac ldr r4, [r5, #8]
  6657. 8002b52: e7f1 b.n 8002b38 <_fflush_r+0x1c>
  6658. 8002b54: 4b05 ldr r3, [pc, #20] ; (8002b6c <_fflush_r+0x50>)
  6659. 8002b56: 429c cmp r4, r3
  6660. 8002b58: bf08 it eq
  6661. 8002b5a: 68ec ldreq r4, [r5, #12]
  6662. 8002b5c: e7ec b.n 8002b38 <_fflush_r+0x1c>
  6663. 8002b5e: 2000 movs r0, #0
  6664. 8002b60: bd38 pop {r3, r4, r5, pc}
  6665. 8002b62: bf00 nop
  6666. 8002b64: 080038c0 .word 0x080038c0
  6667. 8002b68: 080038e0 .word 0x080038e0
  6668. 8002b6c: 080038a0 .word 0x080038a0
  6669. 08002b70 <_cleanup_r>:
  6670. 8002b70: 4901 ldr r1, [pc, #4] ; (8002b78 <_cleanup_r+0x8>)
  6671. 8002b72: f000 b8a9 b.w 8002cc8 <_fwalk_reent>
  6672. 8002b76: bf00 nop
  6673. 8002b78: 08002b1d .word 0x08002b1d
  6674. 08002b7c <std.isra.0>:
  6675. 8002b7c: 2300 movs r3, #0
  6676. 8002b7e: b510 push {r4, lr}
  6677. 8002b80: 4604 mov r4, r0
  6678. 8002b82: 6003 str r3, [r0, #0]
  6679. 8002b84: 6043 str r3, [r0, #4]
  6680. 8002b86: 6083 str r3, [r0, #8]
  6681. 8002b88: 8181 strh r1, [r0, #12]
  6682. 8002b8a: 6643 str r3, [r0, #100] ; 0x64
  6683. 8002b8c: 81c2 strh r2, [r0, #14]
  6684. 8002b8e: 6103 str r3, [r0, #16]
  6685. 8002b90: 6143 str r3, [r0, #20]
  6686. 8002b92: 6183 str r3, [r0, #24]
  6687. 8002b94: 4619 mov r1, r3
  6688. 8002b96: 2208 movs r2, #8
  6689. 8002b98: 305c adds r0, #92 ; 0x5c
  6690. 8002b9a: f7ff fd3d bl 8002618 <memset>
  6691. 8002b9e: 4b05 ldr r3, [pc, #20] ; (8002bb4 <std.isra.0+0x38>)
  6692. 8002ba0: 6224 str r4, [r4, #32]
  6693. 8002ba2: 6263 str r3, [r4, #36] ; 0x24
  6694. 8002ba4: 4b04 ldr r3, [pc, #16] ; (8002bb8 <std.isra.0+0x3c>)
  6695. 8002ba6: 62a3 str r3, [r4, #40] ; 0x28
  6696. 8002ba8: 4b04 ldr r3, [pc, #16] ; (8002bbc <std.isra.0+0x40>)
  6697. 8002baa: 62e3 str r3, [r4, #44] ; 0x2c
  6698. 8002bac: 4b04 ldr r3, [pc, #16] ; (8002bc0 <std.isra.0+0x44>)
  6699. 8002bae: 6323 str r3, [r4, #48] ; 0x30
  6700. 8002bb0: bd10 pop {r4, pc}
  6701. 8002bb2: bf00 nop
  6702. 8002bb4: 080034fd .word 0x080034fd
  6703. 8002bb8: 0800351f .word 0x0800351f
  6704. 8002bbc: 08003557 .word 0x08003557
  6705. 8002bc0: 0800357b .word 0x0800357b
  6706. 08002bc4 <__sfmoreglue>:
  6707. 8002bc4: b570 push {r4, r5, r6, lr}
  6708. 8002bc6: 2568 movs r5, #104 ; 0x68
  6709. 8002bc8: 1e4a subs r2, r1, #1
  6710. 8002bca: 4355 muls r5, r2
  6711. 8002bcc: 460e mov r6, r1
  6712. 8002bce: f105 0174 add.w r1, r5, #116 ; 0x74
  6713. 8002bd2: f000 f94f bl 8002e74 <_malloc_r>
  6714. 8002bd6: 4604 mov r4, r0
  6715. 8002bd8: b140 cbz r0, 8002bec <__sfmoreglue+0x28>
  6716. 8002bda: 2100 movs r1, #0
  6717. 8002bdc: e880 0042 stmia.w r0, {r1, r6}
  6718. 8002be0: 300c adds r0, #12
  6719. 8002be2: 60a0 str r0, [r4, #8]
  6720. 8002be4: f105 0268 add.w r2, r5, #104 ; 0x68
  6721. 8002be8: f7ff fd16 bl 8002618 <memset>
  6722. 8002bec: 4620 mov r0, r4
  6723. 8002bee: bd70 pop {r4, r5, r6, pc}
  6724. 08002bf0 <__sinit>:
  6725. 8002bf0: 6983 ldr r3, [r0, #24]
  6726. 8002bf2: b510 push {r4, lr}
  6727. 8002bf4: 4604 mov r4, r0
  6728. 8002bf6: bb33 cbnz r3, 8002c46 <__sinit+0x56>
  6729. 8002bf8: 6483 str r3, [r0, #72] ; 0x48
  6730. 8002bfa: 64c3 str r3, [r0, #76] ; 0x4c
  6731. 8002bfc: 6503 str r3, [r0, #80] ; 0x50
  6732. 8002bfe: 4b12 ldr r3, [pc, #72] ; (8002c48 <__sinit+0x58>)
  6733. 8002c00: 4a12 ldr r2, [pc, #72] ; (8002c4c <__sinit+0x5c>)
  6734. 8002c02: 681b ldr r3, [r3, #0]
  6735. 8002c04: 6282 str r2, [r0, #40] ; 0x28
  6736. 8002c06: 4298 cmp r0, r3
  6737. 8002c08: bf04 itt eq
  6738. 8002c0a: 2301 moveq r3, #1
  6739. 8002c0c: 6183 streq r3, [r0, #24]
  6740. 8002c0e: f000 f81f bl 8002c50 <__sfp>
  6741. 8002c12: 6060 str r0, [r4, #4]
  6742. 8002c14: 4620 mov r0, r4
  6743. 8002c16: f000 f81b bl 8002c50 <__sfp>
  6744. 8002c1a: 60a0 str r0, [r4, #8]
  6745. 8002c1c: 4620 mov r0, r4
  6746. 8002c1e: f000 f817 bl 8002c50 <__sfp>
  6747. 8002c22: 2200 movs r2, #0
  6748. 8002c24: 60e0 str r0, [r4, #12]
  6749. 8002c26: 2104 movs r1, #4
  6750. 8002c28: 6860 ldr r0, [r4, #4]
  6751. 8002c2a: f7ff ffa7 bl 8002b7c <std.isra.0>
  6752. 8002c2e: 2201 movs r2, #1
  6753. 8002c30: 2109 movs r1, #9
  6754. 8002c32: 68a0 ldr r0, [r4, #8]
  6755. 8002c34: f7ff ffa2 bl 8002b7c <std.isra.0>
  6756. 8002c38: 2202 movs r2, #2
  6757. 8002c3a: 2112 movs r1, #18
  6758. 8002c3c: 68e0 ldr r0, [r4, #12]
  6759. 8002c3e: f7ff ff9d bl 8002b7c <std.isra.0>
  6760. 8002c42: 2301 movs r3, #1
  6761. 8002c44: 61a3 str r3, [r4, #24]
  6762. 8002c46: bd10 pop {r4, pc}
  6763. 8002c48: 0800389c .word 0x0800389c
  6764. 8002c4c: 08002b71 .word 0x08002b71
  6765. 08002c50 <__sfp>:
  6766. 8002c50: b5f8 push {r3, r4, r5, r6, r7, lr}
  6767. 8002c52: 4b1c ldr r3, [pc, #112] ; (8002cc4 <__sfp+0x74>)
  6768. 8002c54: 4607 mov r7, r0
  6769. 8002c56: 681e ldr r6, [r3, #0]
  6770. 8002c58: 69b3 ldr r3, [r6, #24]
  6771. 8002c5a: b913 cbnz r3, 8002c62 <__sfp+0x12>
  6772. 8002c5c: 4630 mov r0, r6
  6773. 8002c5e: f7ff ffc7 bl 8002bf0 <__sinit>
  6774. 8002c62: 3648 adds r6, #72 ; 0x48
  6775. 8002c64: 68b4 ldr r4, [r6, #8]
  6776. 8002c66: 6873 ldr r3, [r6, #4]
  6777. 8002c68: 3b01 subs r3, #1
  6778. 8002c6a: d503 bpl.n 8002c74 <__sfp+0x24>
  6779. 8002c6c: 6833 ldr r3, [r6, #0]
  6780. 8002c6e: b133 cbz r3, 8002c7e <__sfp+0x2e>
  6781. 8002c70: 6836 ldr r6, [r6, #0]
  6782. 8002c72: e7f7 b.n 8002c64 <__sfp+0x14>
  6783. 8002c74: f9b4 500c ldrsh.w r5, [r4, #12]
  6784. 8002c78: b16d cbz r5, 8002c96 <__sfp+0x46>
  6785. 8002c7a: 3468 adds r4, #104 ; 0x68
  6786. 8002c7c: e7f4 b.n 8002c68 <__sfp+0x18>
  6787. 8002c7e: 2104 movs r1, #4
  6788. 8002c80: 4638 mov r0, r7
  6789. 8002c82: f7ff ff9f bl 8002bc4 <__sfmoreglue>
  6790. 8002c86: 6030 str r0, [r6, #0]
  6791. 8002c88: 2800 cmp r0, #0
  6792. 8002c8a: d1f1 bne.n 8002c70 <__sfp+0x20>
  6793. 8002c8c: 230c movs r3, #12
  6794. 8002c8e: 4604 mov r4, r0
  6795. 8002c90: 603b str r3, [r7, #0]
  6796. 8002c92: 4620 mov r0, r4
  6797. 8002c94: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6798. 8002c96: f64f 73ff movw r3, #65535 ; 0xffff
  6799. 8002c9a: 81e3 strh r3, [r4, #14]
  6800. 8002c9c: 2301 movs r3, #1
  6801. 8002c9e: 6665 str r5, [r4, #100] ; 0x64
  6802. 8002ca0: 81a3 strh r3, [r4, #12]
  6803. 8002ca2: 6025 str r5, [r4, #0]
  6804. 8002ca4: 60a5 str r5, [r4, #8]
  6805. 8002ca6: 6065 str r5, [r4, #4]
  6806. 8002ca8: 6125 str r5, [r4, #16]
  6807. 8002caa: 6165 str r5, [r4, #20]
  6808. 8002cac: 61a5 str r5, [r4, #24]
  6809. 8002cae: 2208 movs r2, #8
  6810. 8002cb0: 4629 mov r1, r5
  6811. 8002cb2: f104 005c add.w r0, r4, #92 ; 0x5c
  6812. 8002cb6: f7ff fcaf bl 8002618 <memset>
  6813. 8002cba: 6365 str r5, [r4, #52] ; 0x34
  6814. 8002cbc: 63a5 str r5, [r4, #56] ; 0x38
  6815. 8002cbe: 64a5 str r5, [r4, #72] ; 0x48
  6816. 8002cc0: 64e5 str r5, [r4, #76] ; 0x4c
  6817. 8002cc2: e7e6 b.n 8002c92 <__sfp+0x42>
  6818. 8002cc4: 0800389c .word 0x0800389c
  6819. 08002cc8 <_fwalk_reent>:
  6820. 8002cc8: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6821. 8002ccc: 4680 mov r8, r0
  6822. 8002cce: 4689 mov r9, r1
  6823. 8002cd0: 2600 movs r6, #0
  6824. 8002cd2: f100 0448 add.w r4, r0, #72 ; 0x48
  6825. 8002cd6: b914 cbnz r4, 8002cde <_fwalk_reent+0x16>
  6826. 8002cd8: 4630 mov r0, r6
  6827. 8002cda: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6828. 8002cde: 68a5 ldr r5, [r4, #8]
  6829. 8002ce0: 6867 ldr r7, [r4, #4]
  6830. 8002ce2: 3f01 subs r7, #1
  6831. 8002ce4: d501 bpl.n 8002cea <_fwalk_reent+0x22>
  6832. 8002ce6: 6824 ldr r4, [r4, #0]
  6833. 8002ce8: e7f5 b.n 8002cd6 <_fwalk_reent+0xe>
  6834. 8002cea: 89ab ldrh r3, [r5, #12]
  6835. 8002cec: 2b01 cmp r3, #1
  6836. 8002cee: d907 bls.n 8002d00 <_fwalk_reent+0x38>
  6837. 8002cf0: f9b5 300e ldrsh.w r3, [r5, #14]
  6838. 8002cf4: 3301 adds r3, #1
  6839. 8002cf6: d003 beq.n 8002d00 <_fwalk_reent+0x38>
  6840. 8002cf8: 4629 mov r1, r5
  6841. 8002cfa: 4640 mov r0, r8
  6842. 8002cfc: 47c8 blx r9
  6843. 8002cfe: 4306 orrs r6, r0
  6844. 8002d00: 3568 adds r5, #104 ; 0x68
  6845. 8002d02: e7ee b.n 8002ce2 <_fwalk_reent+0x1a>
  6846. 08002d04 <__swhatbuf_r>:
  6847. 8002d04: b570 push {r4, r5, r6, lr}
  6848. 8002d06: 460e mov r6, r1
  6849. 8002d08: f9b1 100e ldrsh.w r1, [r1, #14]
  6850. 8002d0c: b090 sub sp, #64 ; 0x40
  6851. 8002d0e: 2900 cmp r1, #0
  6852. 8002d10: 4614 mov r4, r2
  6853. 8002d12: 461d mov r5, r3
  6854. 8002d14: da07 bge.n 8002d26 <__swhatbuf_r+0x22>
  6855. 8002d16: 2300 movs r3, #0
  6856. 8002d18: 602b str r3, [r5, #0]
  6857. 8002d1a: 89b3 ldrh r3, [r6, #12]
  6858. 8002d1c: 061a lsls r2, r3, #24
  6859. 8002d1e: d410 bmi.n 8002d42 <__swhatbuf_r+0x3e>
  6860. 8002d20: f44f 6380 mov.w r3, #1024 ; 0x400
  6861. 8002d24: e00e b.n 8002d44 <__swhatbuf_r+0x40>
  6862. 8002d26: aa01 add r2, sp, #4
  6863. 8002d28: f000 fc4e bl 80035c8 <_fstat_r>
  6864. 8002d2c: 2800 cmp r0, #0
  6865. 8002d2e: dbf2 blt.n 8002d16 <__swhatbuf_r+0x12>
  6866. 8002d30: 9a02 ldr r2, [sp, #8]
  6867. 8002d32: f402 4270 and.w r2, r2, #61440 ; 0xf000
  6868. 8002d36: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  6869. 8002d3a: 425a negs r2, r3
  6870. 8002d3c: 415a adcs r2, r3
  6871. 8002d3e: 602a str r2, [r5, #0]
  6872. 8002d40: e7ee b.n 8002d20 <__swhatbuf_r+0x1c>
  6873. 8002d42: 2340 movs r3, #64 ; 0x40
  6874. 8002d44: 2000 movs r0, #0
  6875. 8002d46: 6023 str r3, [r4, #0]
  6876. 8002d48: b010 add sp, #64 ; 0x40
  6877. 8002d4a: bd70 pop {r4, r5, r6, pc}
  6878. 08002d4c <__smakebuf_r>:
  6879. 8002d4c: 898b ldrh r3, [r1, #12]
  6880. 8002d4e: b573 push {r0, r1, r4, r5, r6, lr}
  6881. 8002d50: 079d lsls r5, r3, #30
  6882. 8002d52: 4606 mov r6, r0
  6883. 8002d54: 460c mov r4, r1
  6884. 8002d56: d507 bpl.n 8002d68 <__smakebuf_r+0x1c>
  6885. 8002d58: f104 0347 add.w r3, r4, #71 ; 0x47
  6886. 8002d5c: 6023 str r3, [r4, #0]
  6887. 8002d5e: 6123 str r3, [r4, #16]
  6888. 8002d60: 2301 movs r3, #1
  6889. 8002d62: 6163 str r3, [r4, #20]
  6890. 8002d64: b002 add sp, #8
  6891. 8002d66: bd70 pop {r4, r5, r6, pc}
  6892. 8002d68: ab01 add r3, sp, #4
  6893. 8002d6a: 466a mov r2, sp
  6894. 8002d6c: f7ff ffca bl 8002d04 <__swhatbuf_r>
  6895. 8002d70: 9900 ldr r1, [sp, #0]
  6896. 8002d72: 4605 mov r5, r0
  6897. 8002d74: 4630 mov r0, r6
  6898. 8002d76: f000 f87d bl 8002e74 <_malloc_r>
  6899. 8002d7a: b948 cbnz r0, 8002d90 <__smakebuf_r+0x44>
  6900. 8002d7c: f9b4 300c ldrsh.w r3, [r4, #12]
  6901. 8002d80: 059a lsls r2, r3, #22
  6902. 8002d82: d4ef bmi.n 8002d64 <__smakebuf_r+0x18>
  6903. 8002d84: f023 0303 bic.w r3, r3, #3
  6904. 8002d88: f043 0302 orr.w r3, r3, #2
  6905. 8002d8c: 81a3 strh r3, [r4, #12]
  6906. 8002d8e: e7e3 b.n 8002d58 <__smakebuf_r+0xc>
  6907. 8002d90: 4b0d ldr r3, [pc, #52] ; (8002dc8 <__smakebuf_r+0x7c>)
  6908. 8002d92: 62b3 str r3, [r6, #40] ; 0x28
  6909. 8002d94: 89a3 ldrh r3, [r4, #12]
  6910. 8002d96: 6020 str r0, [r4, #0]
  6911. 8002d98: f043 0380 orr.w r3, r3, #128 ; 0x80
  6912. 8002d9c: 81a3 strh r3, [r4, #12]
  6913. 8002d9e: 9b00 ldr r3, [sp, #0]
  6914. 8002da0: 6120 str r0, [r4, #16]
  6915. 8002da2: 6163 str r3, [r4, #20]
  6916. 8002da4: 9b01 ldr r3, [sp, #4]
  6917. 8002da6: b15b cbz r3, 8002dc0 <__smakebuf_r+0x74>
  6918. 8002da8: f9b4 100e ldrsh.w r1, [r4, #14]
  6919. 8002dac: 4630 mov r0, r6
  6920. 8002dae: f000 fc1d bl 80035ec <_isatty_r>
  6921. 8002db2: b128 cbz r0, 8002dc0 <__smakebuf_r+0x74>
  6922. 8002db4: 89a3 ldrh r3, [r4, #12]
  6923. 8002db6: f023 0303 bic.w r3, r3, #3
  6924. 8002dba: f043 0301 orr.w r3, r3, #1
  6925. 8002dbe: 81a3 strh r3, [r4, #12]
  6926. 8002dc0: 89a3 ldrh r3, [r4, #12]
  6927. 8002dc2: 431d orrs r5, r3
  6928. 8002dc4: 81a5 strh r5, [r4, #12]
  6929. 8002dc6: e7cd b.n 8002d64 <__smakebuf_r+0x18>
  6930. 8002dc8: 08002b71 .word 0x08002b71
  6931. 08002dcc <malloc>:
  6932. 8002dcc: 4b02 ldr r3, [pc, #8] ; (8002dd8 <malloc+0xc>)
  6933. 8002dce: 4601 mov r1, r0
  6934. 8002dd0: 6818 ldr r0, [r3, #0]
  6935. 8002dd2: f000 b84f b.w 8002e74 <_malloc_r>
  6936. 8002dd6: bf00 nop
  6937. 8002dd8: 2000021c .word 0x2000021c
  6938. 08002ddc <_free_r>:
  6939. 8002ddc: b538 push {r3, r4, r5, lr}
  6940. 8002dde: 4605 mov r5, r0
  6941. 8002de0: 2900 cmp r1, #0
  6942. 8002de2: d043 beq.n 8002e6c <_free_r+0x90>
  6943. 8002de4: f851 3c04 ldr.w r3, [r1, #-4]
  6944. 8002de8: 1f0c subs r4, r1, #4
  6945. 8002dea: 2b00 cmp r3, #0
  6946. 8002dec: bfb8 it lt
  6947. 8002dee: 18e4 addlt r4, r4, r3
  6948. 8002df0: f000 fc2c bl 800364c <__malloc_lock>
  6949. 8002df4: 4a1e ldr r2, [pc, #120] ; (8002e70 <_free_r+0x94>)
  6950. 8002df6: 6813 ldr r3, [r2, #0]
  6951. 8002df8: 4610 mov r0, r2
  6952. 8002dfa: b933 cbnz r3, 8002e0a <_free_r+0x2e>
  6953. 8002dfc: 6063 str r3, [r4, #4]
  6954. 8002dfe: 6014 str r4, [r2, #0]
  6955. 8002e00: 4628 mov r0, r5
  6956. 8002e02: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  6957. 8002e06: f000 bc22 b.w 800364e <__malloc_unlock>
  6958. 8002e0a: 42a3 cmp r3, r4
  6959. 8002e0c: d90b bls.n 8002e26 <_free_r+0x4a>
  6960. 8002e0e: 6821 ldr r1, [r4, #0]
  6961. 8002e10: 1862 adds r2, r4, r1
  6962. 8002e12: 4293 cmp r3, r2
  6963. 8002e14: bf01 itttt eq
  6964. 8002e16: 681a ldreq r2, [r3, #0]
  6965. 8002e18: 685b ldreq r3, [r3, #4]
  6966. 8002e1a: 1852 addeq r2, r2, r1
  6967. 8002e1c: 6022 streq r2, [r4, #0]
  6968. 8002e1e: 6063 str r3, [r4, #4]
  6969. 8002e20: 6004 str r4, [r0, #0]
  6970. 8002e22: e7ed b.n 8002e00 <_free_r+0x24>
  6971. 8002e24: 4613 mov r3, r2
  6972. 8002e26: 685a ldr r2, [r3, #4]
  6973. 8002e28: b10a cbz r2, 8002e2e <_free_r+0x52>
  6974. 8002e2a: 42a2 cmp r2, r4
  6975. 8002e2c: d9fa bls.n 8002e24 <_free_r+0x48>
  6976. 8002e2e: 6819 ldr r1, [r3, #0]
  6977. 8002e30: 1858 adds r0, r3, r1
  6978. 8002e32: 42a0 cmp r0, r4
  6979. 8002e34: d10b bne.n 8002e4e <_free_r+0x72>
  6980. 8002e36: 6820 ldr r0, [r4, #0]
  6981. 8002e38: 4401 add r1, r0
  6982. 8002e3a: 1858 adds r0, r3, r1
  6983. 8002e3c: 4282 cmp r2, r0
  6984. 8002e3e: 6019 str r1, [r3, #0]
  6985. 8002e40: d1de bne.n 8002e00 <_free_r+0x24>
  6986. 8002e42: 6810 ldr r0, [r2, #0]
  6987. 8002e44: 6852 ldr r2, [r2, #4]
  6988. 8002e46: 4401 add r1, r0
  6989. 8002e48: 6019 str r1, [r3, #0]
  6990. 8002e4a: 605a str r2, [r3, #4]
  6991. 8002e4c: e7d8 b.n 8002e00 <_free_r+0x24>
  6992. 8002e4e: d902 bls.n 8002e56 <_free_r+0x7a>
  6993. 8002e50: 230c movs r3, #12
  6994. 8002e52: 602b str r3, [r5, #0]
  6995. 8002e54: e7d4 b.n 8002e00 <_free_r+0x24>
  6996. 8002e56: 6820 ldr r0, [r4, #0]
  6997. 8002e58: 1821 adds r1, r4, r0
  6998. 8002e5a: 428a cmp r2, r1
  6999. 8002e5c: bf01 itttt eq
  7000. 8002e5e: 6811 ldreq r1, [r2, #0]
  7001. 8002e60: 6852 ldreq r2, [r2, #4]
  7002. 8002e62: 1809 addeq r1, r1, r0
  7003. 8002e64: 6021 streq r1, [r4, #0]
  7004. 8002e66: 6062 str r2, [r4, #4]
  7005. 8002e68: 605c str r4, [r3, #4]
  7006. 8002e6a: e7c9 b.n 8002e00 <_free_r+0x24>
  7007. 8002e6c: bd38 pop {r3, r4, r5, pc}
  7008. 8002e6e: bf00 nop
  7009. 8002e70: 20000ac8 .word 0x20000ac8
  7010. 08002e74 <_malloc_r>:
  7011. 8002e74: b570 push {r4, r5, r6, lr}
  7012. 8002e76: 1ccd adds r5, r1, #3
  7013. 8002e78: f025 0503 bic.w r5, r5, #3
  7014. 8002e7c: 3508 adds r5, #8
  7015. 8002e7e: 2d0c cmp r5, #12
  7016. 8002e80: bf38 it cc
  7017. 8002e82: 250c movcc r5, #12
  7018. 8002e84: 2d00 cmp r5, #0
  7019. 8002e86: 4606 mov r6, r0
  7020. 8002e88: db01 blt.n 8002e8e <_malloc_r+0x1a>
  7021. 8002e8a: 42a9 cmp r1, r5
  7022. 8002e8c: d903 bls.n 8002e96 <_malloc_r+0x22>
  7023. 8002e8e: 230c movs r3, #12
  7024. 8002e90: 6033 str r3, [r6, #0]
  7025. 8002e92: 2000 movs r0, #0
  7026. 8002e94: bd70 pop {r4, r5, r6, pc}
  7027. 8002e96: f000 fbd9 bl 800364c <__malloc_lock>
  7028. 8002e9a: 4a23 ldr r2, [pc, #140] ; (8002f28 <_malloc_r+0xb4>)
  7029. 8002e9c: 6814 ldr r4, [r2, #0]
  7030. 8002e9e: 4621 mov r1, r4
  7031. 8002ea0: b991 cbnz r1, 8002ec8 <_malloc_r+0x54>
  7032. 8002ea2: 4c22 ldr r4, [pc, #136] ; (8002f2c <_malloc_r+0xb8>)
  7033. 8002ea4: 6823 ldr r3, [r4, #0]
  7034. 8002ea6: b91b cbnz r3, 8002eb0 <_malloc_r+0x3c>
  7035. 8002ea8: 4630 mov r0, r6
  7036. 8002eaa: f000 fb17 bl 80034dc <_sbrk_r>
  7037. 8002eae: 6020 str r0, [r4, #0]
  7038. 8002eb0: 4629 mov r1, r5
  7039. 8002eb2: 4630 mov r0, r6
  7040. 8002eb4: f000 fb12 bl 80034dc <_sbrk_r>
  7041. 8002eb8: 1c43 adds r3, r0, #1
  7042. 8002eba: d126 bne.n 8002f0a <_malloc_r+0x96>
  7043. 8002ebc: 230c movs r3, #12
  7044. 8002ebe: 4630 mov r0, r6
  7045. 8002ec0: 6033 str r3, [r6, #0]
  7046. 8002ec2: f000 fbc4 bl 800364e <__malloc_unlock>
  7047. 8002ec6: e7e4 b.n 8002e92 <_malloc_r+0x1e>
  7048. 8002ec8: 680b ldr r3, [r1, #0]
  7049. 8002eca: 1b5b subs r3, r3, r5
  7050. 8002ecc: d41a bmi.n 8002f04 <_malloc_r+0x90>
  7051. 8002ece: 2b0b cmp r3, #11
  7052. 8002ed0: d90f bls.n 8002ef2 <_malloc_r+0x7e>
  7053. 8002ed2: 600b str r3, [r1, #0]
  7054. 8002ed4: 18cc adds r4, r1, r3
  7055. 8002ed6: 50cd str r5, [r1, r3]
  7056. 8002ed8: 4630 mov r0, r6
  7057. 8002eda: f000 fbb8 bl 800364e <__malloc_unlock>
  7058. 8002ede: f104 000b add.w r0, r4, #11
  7059. 8002ee2: 1d23 adds r3, r4, #4
  7060. 8002ee4: f020 0007 bic.w r0, r0, #7
  7061. 8002ee8: 1ac3 subs r3, r0, r3
  7062. 8002eea: d01b beq.n 8002f24 <_malloc_r+0xb0>
  7063. 8002eec: 425a negs r2, r3
  7064. 8002eee: 50e2 str r2, [r4, r3]
  7065. 8002ef0: bd70 pop {r4, r5, r6, pc}
  7066. 8002ef2: 428c cmp r4, r1
  7067. 8002ef4: bf0b itete eq
  7068. 8002ef6: 6863 ldreq r3, [r4, #4]
  7069. 8002ef8: 684b ldrne r3, [r1, #4]
  7070. 8002efa: 6013 streq r3, [r2, #0]
  7071. 8002efc: 6063 strne r3, [r4, #4]
  7072. 8002efe: bf18 it ne
  7073. 8002f00: 460c movne r4, r1
  7074. 8002f02: e7e9 b.n 8002ed8 <_malloc_r+0x64>
  7075. 8002f04: 460c mov r4, r1
  7076. 8002f06: 6849 ldr r1, [r1, #4]
  7077. 8002f08: e7ca b.n 8002ea0 <_malloc_r+0x2c>
  7078. 8002f0a: 1cc4 adds r4, r0, #3
  7079. 8002f0c: f024 0403 bic.w r4, r4, #3
  7080. 8002f10: 42a0 cmp r0, r4
  7081. 8002f12: d005 beq.n 8002f20 <_malloc_r+0xac>
  7082. 8002f14: 1a21 subs r1, r4, r0
  7083. 8002f16: 4630 mov r0, r6
  7084. 8002f18: f000 fae0 bl 80034dc <_sbrk_r>
  7085. 8002f1c: 3001 adds r0, #1
  7086. 8002f1e: d0cd beq.n 8002ebc <_malloc_r+0x48>
  7087. 8002f20: 6025 str r5, [r4, #0]
  7088. 8002f22: e7d9 b.n 8002ed8 <_malloc_r+0x64>
  7089. 8002f24: bd70 pop {r4, r5, r6, pc}
  7090. 8002f26: bf00 nop
  7091. 8002f28: 20000ac8 .word 0x20000ac8
  7092. 8002f2c: 20000acc .word 0x20000acc
  7093. 08002f30 <__sfputc_r>:
  7094. 8002f30: 6893 ldr r3, [r2, #8]
  7095. 8002f32: b410 push {r4}
  7096. 8002f34: 3b01 subs r3, #1
  7097. 8002f36: 2b00 cmp r3, #0
  7098. 8002f38: 6093 str r3, [r2, #8]
  7099. 8002f3a: da08 bge.n 8002f4e <__sfputc_r+0x1e>
  7100. 8002f3c: 6994 ldr r4, [r2, #24]
  7101. 8002f3e: 42a3 cmp r3, r4
  7102. 8002f40: db02 blt.n 8002f48 <__sfputc_r+0x18>
  7103. 8002f42: b2cb uxtb r3, r1
  7104. 8002f44: 2b0a cmp r3, #10
  7105. 8002f46: d102 bne.n 8002f4e <__sfputc_r+0x1e>
  7106. 8002f48: bc10 pop {r4}
  7107. 8002f4a: f7ff bc9f b.w 800288c <__swbuf_r>
  7108. 8002f4e: 6813 ldr r3, [r2, #0]
  7109. 8002f50: 1c58 adds r0, r3, #1
  7110. 8002f52: 6010 str r0, [r2, #0]
  7111. 8002f54: 7019 strb r1, [r3, #0]
  7112. 8002f56: b2c8 uxtb r0, r1
  7113. 8002f58: bc10 pop {r4}
  7114. 8002f5a: 4770 bx lr
  7115. 08002f5c <__sfputs_r>:
  7116. 8002f5c: b5f8 push {r3, r4, r5, r6, r7, lr}
  7117. 8002f5e: 4606 mov r6, r0
  7118. 8002f60: 460f mov r7, r1
  7119. 8002f62: 4614 mov r4, r2
  7120. 8002f64: 18d5 adds r5, r2, r3
  7121. 8002f66: 42ac cmp r4, r5
  7122. 8002f68: d101 bne.n 8002f6e <__sfputs_r+0x12>
  7123. 8002f6a: 2000 movs r0, #0
  7124. 8002f6c: e007 b.n 8002f7e <__sfputs_r+0x22>
  7125. 8002f6e: 463a mov r2, r7
  7126. 8002f70: f814 1b01 ldrb.w r1, [r4], #1
  7127. 8002f74: 4630 mov r0, r6
  7128. 8002f76: f7ff ffdb bl 8002f30 <__sfputc_r>
  7129. 8002f7a: 1c43 adds r3, r0, #1
  7130. 8002f7c: d1f3 bne.n 8002f66 <__sfputs_r+0xa>
  7131. 8002f7e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7132. 08002f80 <_vfiprintf_r>:
  7133. 8002f80: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7134. 8002f84: b09d sub sp, #116 ; 0x74
  7135. 8002f86: 460c mov r4, r1
  7136. 8002f88: 4617 mov r7, r2
  7137. 8002f8a: 9303 str r3, [sp, #12]
  7138. 8002f8c: 4606 mov r6, r0
  7139. 8002f8e: b118 cbz r0, 8002f98 <_vfiprintf_r+0x18>
  7140. 8002f90: 6983 ldr r3, [r0, #24]
  7141. 8002f92: b90b cbnz r3, 8002f98 <_vfiprintf_r+0x18>
  7142. 8002f94: f7ff fe2c bl 8002bf0 <__sinit>
  7143. 8002f98: 4b7c ldr r3, [pc, #496] ; (800318c <_vfiprintf_r+0x20c>)
  7144. 8002f9a: 429c cmp r4, r3
  7145. 8002f9c: d157 bne.n 800304e <_vfiprintf_r+0xce>
  7146. 8002f9e: 6874 ldr r4, [r6, #4]
  7147. 8002fa0: 89a3 ldrh r3, [r4, #12]
  7148. 8002fa2: 0718 lsls r0, r3, #28
  7149. 8002fa4: d55d bpl.n 8003062 <_vfiprintf_r+0xe2>
  7150. 8002fa6: 6923 ldr r3, [r4, #16]
  7151. 8002fa8: 2b00 cmp r3, #0
  7152. 8002faa: d05a beq.n 8003062 <_vfiprintf_r+0xe2>
  7153. 8002fac: 2300 movs r3, #0
  7154. 8002fae: 9309 str r3, [sp, #36] ; 0x24
  7155. 8002fb0: 2320 movs r3, #32
  7156. 8002fb2: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  7157. 8002fb6: 2330 movs r3, #48 ; 0x30
  7158. 8002fb8: f04f 0b01 mov.w fp, #1
  7159. 8002fbc: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  7160. 8002fc0: 46b8 mov r8, r7
  7161. 8002fc2: 4645 mov r5, r8
  7162. 8002fc4: f815 3b01 ldrb.w r3, [r5], #1
  7163. 8002fc8: 2b00 cmp r3, #0
  7164. 8002fca: d155 bne.n 8003078 <_vfiprintf_r+0xf8>
  7165. 8002fcc: ebb8 0a07 subs.w sl, r8, r7
  7166. 8002fd0: d00b beq.n 8002fea <_vfiprintf_r+0x6a>
  7167. 8002fd2: 4653 mov r3, sl
  7168. 8002fd4: 463a mov r2, r7
  7169. 8002fd6: 4621 mov r1, r4
  7170. 8002fd8: 4630 mov r0, r6
  7171. 8002fda: f7ff ffbf bl 8002f5c <__sfputs_r>
  7172. 8002fde: 3001 adds r0, #1
  7173. 8002fe0: f000 80c4 beq.w 800316c <_vfiprintf_r+0x1ec>
  7174. 8002fe4: 9b09 ldr r3, [sp, #36] ; 0x24
  7175. 8002fe6: 4453 add r3, sl
  7176. 8002fe8: 9309 str r3, [sp, #36] ; 0x24
  7177. 8002fea: f898 3000 ldrb.w r3, [r8]
  7178. 8002fee: 2b00 cmp r3, #0
  7179. 8002ff0: f000 80bc beq.w 800316c <_vfiprintf_r+0x1ec>
  7180. 8002ff4: 2300 movs r3, #0
  7181. 8002ff6: f04f 32ff mov.w r2, #4294967295
  7182. 8002ffa: 9304 str r3, [sp, #16]
  7183. 8002ffc: 9307 str r3, [sp, #28]
  7184. 8002ffe: 9205 str r2, [sp, #20]
  7185. 8003000: 9306 str r3, [sp, #24]
  7186. 8003002: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  7187. 8003006: 931a str r3, [sp, #104] ; 0x68
  7188. 8003008: 2205 movs r2, #5
  7189. 800300a: 7829 ldrb r1, [r5, #0]
  7190. 800300c: 4860 ldr r0, [pc, #384] ; (8003190 <_vfiprintf_r+0x210>)
  7191. 800300e: f000 fb0f bl 8003630 <memchr>
  7192. 8003012: f105 0801 add.w r8, r5, #1
  7193. 8003016: 9b04 ldr r3, [sp, #16]
  7194. 8003018: 2800 cmp r0, #0
  7195. 800301a: d131 bne.n 8003080 <_vfiprintf_r+0x100>
  7196. 800301c: 06d9 lsls r1, r3, #27
  7197. 800301e: bf44 itt mi
  7198. 8003020: 2220 movmi r2, #32
  7199. 8003022: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7200. 8003026: 071a lsls r2, r3, #28
  7201. 8003028: bf44 itt mi
  7202. 800302a: 222b movmi r2, #43 ; 0x2b
  7203. 800302c: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7204. 8003030: 782a ldrb r2, [r5, #0]
  7205. 8003032: 2a2a cmp r2, #42 ; 0x2a
  7206. 8003034: d02c beq.n 8003090 <_vfiprintf_r+0x110>
  7207. 8003036: 2100 movs r1, #0
  7208. 8003038: 200a movs r0, #10
  7209. 800303a: 9a07 ldr r2, [sp, #28]
  7210. 800303c: 46a8 mov r8, r5
  7211. 800303e: f898 3000 ldrb.w r3, [r8]
  7212. 8003042: 3501 adds r5, #1
  7213. 8003044: 3b30 subs r3, #48 ; 0x30
  7214. 8003046: 2b09 cmp r3, #9
  7215. 8003048: d96d bls.n 8003126 <_vfiprintf_r+0x1a6>
  7216. 800304a: b371 cbz r1, 80030aa <_vfiprintf_r+0x12a>
  7217. 800304c: e026 b.n 800309c <_vfiprintf_r+0x11c>
  7218. 800304e: 4b51 ldr r3, [pc, #324] ; (8003194 <_vfiprintf_r+0x214>)
  7219. 8003050: 429c cmp r4, r3
  7220. 8003052: d101 bne.n 8003058 <_vfiprintf_r+0xd8>
  7221. 8003054: 68b4 ldr r4, [r6, #8]
  7222. 8003056: e7a3 b.n 8002fa0 <_vfiprintf_r+0x20>
  7223. 8003058: 4b4f ldr r3, [pc, #316] ; (8003198 <_vfiprintf_r+0x218>)
  7224. 800305a: 429c cmp r4, r3
  7225. 800305c: bf08 it eq
  7226. 800305e: 68f4 ldreq r4, [r6, #12]
  7227. 8003060: e79e b.n 8002fa0 <_vfiprintf_r+0x20>
  7228. 8003062: 4621 mov r1, r4
  7229. 8003064: 4630 mov r0, r6
  7230. 8003066: f7ff fc63 bl 8002930 <__swsetup_r>
  7231. 800306a: 2800 cmp r0, #0
  7232. 800306c: d09e beq.n 8002fac <_vfiprintf_r+0x2c>
  7233. 800306e: f04f 30ff mov.w r0, #4294967295
  7234. 8003072: b01d add sp, #116 ; 0x74
  7235. 8003074: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7236. 8003078: 2b25 cmp r3, #37 ; 0x25
  7237. 800307a: d0a7 beq.n 8002fcc <_vfiprintf_r+0x4c>
  7238. 800307c: 46a8 mov r8, r5
  7239. 800307e: e7a0 b.n 8002fc2 <_vfiprintf_r+0x42>
  7240. 8003080: 4a43 ldr r2, [pc, #268] ; (8003190 <_vfiprintf_r+0x210>)
  7241. 8003082: 4645 mov r5, r8
  7242. 8003084: 1a80 subs r0, r0, r2
  7243. 8003086: fa0b f000 lsl.w r0, fp, r0
  7244. 800308a: 4318 orrs r0, r3
  7245. 800308c: 9004 str r0, [sp, #16]
  7246. 800308e: e7bb b.n 8003008 <_vfiprintf_r+0x88>
  7247. 8003090: 9a03 ldr r2, [sp, #12]
  7248. 8003092: 1d11 adds r1, r2, #4
  7249. 8003094: 6812 ldr r2, [r2, #0]
  7250. 8003096: 9103 str r1, [sp, #12]
  7251. 8003098: 2a00 cmp r2, #0
  7252. 800309a: db01 blt.n 80030a0 <_vfiprintf_r+0x120>
  7253. 800309c: 9207 str r2, [sp, #28]
  7254. 800309e: e004 b.n 80030aa <_vfiprintf_r+0x12a>
  7255. 80030a0: 4252 negs r2, r2
  7256. 80030a2: f043 0302 orr.w r3, r3, #2
  7257. 80030a6: 9207 str r2, [sp, #28]
  7258. 80030a8: 9304 str r3, [sp, #16]
  7259. 80030aa: f898 3000 ldrb.w r3, [r8]
  7260. 80030ae: 2b2e cmp r3, #46 ; 0x2e
  7261. 80030b0: d110 bne.n 80030d4 <_vfiprintf_r+0x154>
  7262. 80030b2: f898 3001 ldrb.w r3, [r8, #1]
  7263. 80030b6: f108 0101 add.w r1, r8, #1
  7264. 80030ba: 2b2a cmp r3, #42 ; 0x2a
  7265. 80030bc: d137 bne.n 800312e <_vfiprintf_r+0x1ae>
  7266. 80030be: 9b03 ldr r3, [sp, #12]
  7267. 80030c0: f108 0802 add.w r8, r8, #2
  7268. 80030c4: 1d1a adds r2, r3, #4
  7269. 80030c6: 681b ldr r3, [r3, #0]
  7270. 80030c8: 9203 str r2, [sp, #12]
  7271. 80030ca: 2b00 cmp r3, #0
  7272. 80030cc: bfb8 it lt
  7273. 80030ce: f04f 33ff movlt.w r3, #4294967295
  7274. 80030d2: 9305 str r3, [sp, #20]
  7275. 80030d4: 4d31 ldr r5, [pc, #196] ; (800319c <_vfiprintf_r+0x21c>)
  7276. 80030d6: 2203 movs r2, #3
  7277. 80030d8: f898 1000 ldrb.w r1, [r8]
  7278. 80030dc: 4628 mov r0, r5
  7279. 80030de: f000 faa7 bl 8003630 <memchr>
  7280. 80030e2: b140 cbz r0, 80030f6 <_vfiprintf_r+0x176>
  7281. 80030e4: 2340 movs r3, #64 ; 0x40
  7282. 80030e6: 1b40 subs r0, r0, r5
  7283. 80030e8: fa03 f000 lsl.w r0, r3, r0
  7284. 80030ec: 9b04 ldr r3, [sp, #16]
  7285. 80030ee: f108 0801 add.w r8, r8, #1
  7286. 80030f2: 4303 orrs r3, r0
  7287. 80030f4: 9304 str r3, [sp, #16]
  7288. 80030f6: f898 1000 ldrb.w r1, [r8]
  7289. 80030fa: 2206 movs r2, #6
  7290. 80030fc: 4828 ldr r0, [pc, #160] ; (80031a0 <_vfiprintf_r+0x220>)
  7291. 80030fe: f108 0701 add.w r7, r8, #1
  7292. 8003102: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  7293. 8003106: f000 fa93 bl 8003630 <memchr>
  7294. 800310a: 2800 cmp r0, #0
  7295. 800310c: d034 beq.n 8003178 <_vfiprintf_r+0x1f8>
  7296. 800310e: 4b25 ldr r3, [pc, #148] ; (80031a4 <_vfiprintf_r+0x224>)
  7297. 8003110: bb03 cbnz r3, 8003154 <_vfiprintf_r+0x1d4>
  7298. 8003112: 9b03 ldr r3, [sp, #12]
  7299. 8003114: 3307 adds r3, #7
  7300. 8003116: f023 0307 bic.w r3, r3, #7
  7301. 800311a: 3308 adds r3, #8
  7302. 800311c: 9303 str r3, [sp, #12]
  7303. 800311e: 9b09 ldr r3, [sp, #36] ; 0x24
  7304. 8003120: 444b add r3, r9
  7305. 8003122: 9309 str r3, [sp, #36] ; 0x24
  7306. 8003124: e74c b.n 8002fc0 <_vfiprintf_r+0x40>
  7307. 8003126: fb00 3202 mla r2, r0, r2, r3
  7308. 800312a: 2101 movs r1, #1
  7309. 800312c: e786 b.n 800303c <_vfiprintf_r+0xbc>
  7310. 800312e: 2300 movs r3, #0
  7311. 8003130: 250a movs r5, #10
  7312. 8003132: 4618 mov r0, r3
  7313. 8003134: 9305 str r3, [sp, #20]
  7314. 8003136: 4688 mov r8, r1
  7315. 8003138: f898 2000 ldrb.w r2, [r8]
  7316. 800313c: 3101 adds r1, #1
  7317. 800313e: 3a30 subs r2, #48 ; 0x30
  7318. 8003140: 2a09 cmp r2, #9
  7319. 8003142: d903 bls.n 800314c <_vfiprintf_r+0x1cc>
  7320. 8003144: 2b00 cmp r3, #0
  7321. 8003146: d0c5 beq.n 80030d4 <_vfiprintf_r+0x154>
  7322. 8003148: 9005 str r0, [sp, #20]
  7323. 800314a: e7c3 b.n 80030d4 <_vfiprintf_r+0x154>
  7324. 800314c: fb05 2000 mla r0, r5, r0, r2
  7325. 8003150: 2301 movs r3, #1
  7326. 8003152: e7f0 b.n 8003136 <_vfiprintf_r+0x1b6>
  7327. 8003154: ab03 add r3, sp, #12
  7328. 8003156: 9300 str r3, [sp, #0]
  7329. 8003158: 4622 mov r2, r4
  7330. 800315a: 4b13 ldr r3, [pc, #76] ; (80031a8 <_vfiprintf_r+0x228>)
  7331. 800315c: a904 add r1, sp, #16
  7332. 800315e: 4630 mov r0, r6
  7333. 8003160: f3af 8000 nop.w
  7334. 8003164: f1b0 3fff cmp.w r0, #4294967295
  7335. 8003168: 4681 mov r9, r0
  7336. 800316a: d1d8 bne.n 800311e <_vfiprintf_r+0x19e>
  7337. 800316c: 89a3 ldrh r3, [r4, #12]
  7338. 800316e: 065b lsls r3, r3, #25
  7339. 8003170: f53f af7d bmi.w 800306e <_vfiprintf_r+0xee>
  7340. 8003174: 9809 ldr r0, [sp, #36] ; 0x24
  7341. 8003176: e77c b.n 8003072 <_vfiprintf_r+0xf2>
  7342. 8003178: ab03 add r3, sp, #12
  7343. 800317a: 9300 str r3, [sp, #0]
  7344. 800317c: 4622 mov r2, r4
  7345. 800317e: 4b0a ldr r3, [pc, #40] ; (80031a8 <_vfiprintf_r+0x228>)
  7346. 8003180: a904 add r1, sp, #16
  7347. 8003182: 4630 mov r0, r6
  7348. 8003184: f000 f88a bl 800329c <_printf_i>
  7349. 8003188: e7ec b.n 8003164 <_vfiprintf_r+0x1e4>
  7350. 800318a: bf00 nop
  7351. 800318c: 080038c0 .word 0x080038c0
  7352. 8003190: 08003900 .word 0x08003900
  7353. 8003194: 080038e0 .word 0x080038e0
  7354. 8003198: 080038a0 .word 0x080038a0
  7355. 800319c: 08003906 .word 0x08003906
  7356. 80031a0: 0800390a .word 0x0800390a
  7357. 80031a4: 00000000 .word 0x00000000
  7358. 80031a8: 08002f5d .word 0x08002f5d
  7359. 080031ac <_printf_common>:
  7360. 80031ac: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7361. 80031b0: 4691 mov r9, r2
  7362. 80031b2: 461f mov r7, r3
  7363. 80031b4: 688a ldr r2, [r1, #8]
  7364. 80031b6: 690b ldr r3, [r1, #16]
  7365. 80031b8: 4606 mov r6, r0
  7366. 80031ba: 4293 cmp r3, r2
  7367. 80031bc: bfb8 it lt
  7368. 80031be: 4613 movlt r3, r2
  7369. 80031c0: f8c9 3000 str.w r3, [r9]
  7370. 80031c4: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  7371. 80031c8: 460c mov r4, r1
  7372. 80031ca: f8dd 8020 ldr.w r8, [sp, #32]
  7373. 80031ce: b112 cbz r2, 80031d6 <_printf_common+0x2a>
  7374. 80031d0: 3301 adds r3, #1
  7375. 80031d2: f8c9 3000 str.w r3, [r9]
  7376. 80031d6: 6823 ldr r3, [r4, #0]
  7377. 80031d8: 0699 lsls r1, r3, #26
  7378. 80031da: bf42 ittt mi
  7379. 80031dc: f8d9 3000 ldrmi.w r3, [r9]
  7380. 80031e0: 3302 addmi r3, #2
  7381. 80031e2: f8c9 3000 strmi.w r3, [r9]
  7382. 80031e6: 6825 ldr r5, [r4, #0]
  7383. 80031e8: f015 0506 ands.w r5, r5, #6
  7384. 80031ec: d107 bne.n 80031fe <_printf_common+0x52>
  7385. 80031ee: f104 0a19 add.w sl, r4, #25
  7386. 80031f2: 68e3 ldr r3, [r4, #12]
  7387. 80031f4: f8d9 2000 ldr.w r2, [r9]
  7388. 80031f8: 1a9b subs r3, r3, r2
  7389. 80031fa: 429d cmp r5, r3
  7390. 80031fc: db2a blt.n 8003254 <_printf_common+0xa8>
  7391. 80031fe: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  7392. 8003202: 6822 ldr r2, [r4, #0]
  7393. 8003204: 3300 adds r3, #0
  7394. 8003206: bf18 it ne
  7395. 8003208: 2301 movne r3, #1
  7396. 800320a: 0692 lsls r2, r2, #26
  7397. 800320c: d42f bmi.n 800326e <_printf_common+0xc2>
  7398. 800320e: f104 0243 add.w r2, r4, #67 ; 0x43
  7399. 8003212: 4639 mov r1, r7
  7400. 8003214: 4630 mov r0, r6
  7401. 8003216: 47c0 blx r8
  7402. 8003218: 3001 adds r0, #1
  7403. 800321a: d022 beq.n 8003262 <_printf_common+0xb6>
  7404. 800321c: 6823 ldr r3, [r4, #0]
  7405. 800321e: 68e5 ldr r5, [r4, #12]
  7406. 8003220: f003 0306 and.w r3, r3, #6
  7407. 8003224: 2b04 cmp r3, #4
  7408. 8003226: bf18 it ne
  7409. 8003228: 2500 movne r5, #0
  7410. 800322a: f8d9 2000 ldr.w r2, [r9]
  7411. 800322e: f04f 0900 mov.w r9, #0
  7412. 8003232: bf08 it eq
  7413. 8003234: 1aad subeq r5, r5, r2
  7414. 8003236: 68a3 ldr r3, [r4, #8]
  7415. 8003238: 6922 ldr r2, [r4, #16]
  7416. 800323a: bf08 it eq
  7417. 800323c: ea25 75e5 biceq.w r5, r5, r5, asr #31
  7418. 8003240: 4293 cmp r3, r2
  7419. 8003242: bfc4 itt gt
  7420. 8003244: 1a9b subgt r3, r3, r2
  7421. 8003246: 18ed addgt r5, r5, r3
  7422. 8003248: 341a adds r4, #26
  7423. 800324a: 454d cmp r5, r9
  7424. 800324c: d11b bne.n 8003286 <_printf_common+0xda>
  7425. 800324e: 2000 movs r0, #0
  7426. 8003250: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7427. 8003254: 2301 movs r3, #1
  7428. 8003256: 4652 mov r2, sl
  7429. 8003258: 4639 mov r1, r7
  7430. 800325a: 4630 mov r0, r6
  7431. 800325c: 47c0 blx r8
  7432. 800325e: 3001 adds r0, #1
  7433. 8003260: d103 bne.n 800326a <_printf_common+0xbe>
  7434. 8003262: f04f 30ff mov.w r0, #4294967295
  7435. 8003266: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7436. 800326a: 3501 adds r5, #1
  7437. 800326c: e7c1 b.n 80031f2 <_printf_common+0x46>
  7438. 800326e: 2030 movs r0, #48 ; 0x30
  7439. 8003270: 18e1 adds r1, r4, r3
  7440. 8003272: f881 0043 strb.w r0, [r1, #67] ; 0x43
  7441. 8003276: 1c5a adds r2, r3, #1
  7442. 8003278: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  7443. 800327c: 4422 add r2, r4
  7444. 800327e: 3302 adds r3, #2
  7445. 8003280: f882 1043 strb.w r1, [r2, #67] ; 0x43
  7446. 8003284: e7c3 b.n 800320e <_printf_common+0x62>
  7447. 8003286: 2301 movs r3, #1
  7448. 8003288: 4622 mov r2, r4
  7449. 800328a: 4639 mov r1, r7
  7450. 800328c: 4630 mov r0, r6
  7451. 800328e: 47c0 blx r8
  7452. 8003290: 3001 adds r0, #1
  7453. 8003292: d0e6 beq.n 8003262 <_printf_common+0xb6>
  7454. 8003294: f109 0901 add.w r9, r9, #1
  7455. 8003298: e7d7 b.n 800324a <_printf_common+0x9e>
  7456. ...
  7457. 0800329c <_printf_i>:
  7458. 800329c: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7459. 80032a0: 4617 mov r7, r2
  7460. 80032a2: 7e0a ldrb r2, [r1, #24]
  7461. 80032a4: b085 sub sp, #20
  7462. 80032a6: 2a6e cmp r2, #110 ; 0x6e
  7463. 80032a8: 4698 mov r8, r3
  7464. 80032aa: 4606 mov r6, r0
  7465. 80032ac: 460c mov r4, r1
  7466. 80032ae: 9b0c ldr r3, [sp, #48] ; 0x30
  7467. 80032b0: f101 0e43 add.w lr, r1, #67 ; 0x43
  7468. 80032b4: f000 80bc beq.w 8003430 <_printf_i+0x194>
  7469. 80032b8: d81a bhi.n 80032f0 <_printf_i+0x54>
  7470. 80032ba: 2a63 cmp r2, #99 ; 0x63
  7471. 80032bc: d02e beq.n 800331c <_printf_i+0x80>
  7472. 80032be: d80a bhi.n 80032d6 <_printf_i+0x3a>
  7473. 80032c0: 2a00 cmp r2, #0
  7474. 80032c2: f000 80c8 beq.w 8003456 <_printf_i+0x1ba>
  7475. 80032c6: 2a58 cmp r2, #88 ; 0x58
  7476. 80032c8: f000 808a beq.w 80033e0 <_printf_i+0x144>
  7477. 80032cc: f104 0542 add.w r5, r4, #66 ; 0x42
  7478. 80032d0: f884 2042 strb.w r2, [r4, #66] ; 0x42
  7479. 80032d4: e02a b.n 800332c <_printf_i+0x90>
  7480. 80032d6: 2a64 cmp r2, #100 ; 0x64
  7481. 80032d8: d001 beq.n 80032de <_printf_i+0x42>
  7482. 80032da: 2a69 cmp r2, #105 ; 0x69
  7483. 80032dc: d1f6 bne.n 80032cc <_printf_i+0x30>
  7484. 80032de: 6821 ldr r1, [r4, #0]
  7485. 80032e0: 681a ldr r2, [r3, #0]
  7486. 80032e2: f011 0f80 tst.w r1, #128 ; 0x80
  7487. 80032e6: d023 beq.n 8003330 <_printf_i+0x94>
  7488. 80032e8: 1d11 adds r1, r2, #4
  7489. 80032ea: 6019 str r1, [r3, #0]
  7490. 80032ec: 6813 ldr r3, [r2, #0]
  7491. 80032ee: e027 b.n 8003340 <_printf_i+0xa4>
  7492. 80032f0: 2a73 cmp r2, #115 ; 0x73
  7493. 80032f2: f000 80b4 beq.w 800345e <_printf_i+0x1c2>
  7494. 80032f6: d808 bhi.n 800330a <_printf_i+0x6e>
  7495. 80032f8: 2a6f cmp r2, #111 ; 0x6f
  7496. 80032fa: d02a beq.n 8003352 <_printf_i+0xb6>
  7497. 80032fc: 2a70 cmp r2, #112 ; 0x70
  7498. 80032fe: d1e5 bne.n 80032cc <_printf_i+0x30>
  7499. 8003300: 680a ldr r2, [r1, #0]
  7500. 8003302: f042 0220 orr.w r2, r2, #32
  7501. 8003306: 600a str r2, [r1, #0]
  7502. 8003308: e003 b.n 8003312 <_printf_i+0x76>
  7503. 800330a: 2a75 cmp r2, #117 ; 0x75
  7504. 800330c: d021 beq.n 8003352 <_printf_i+0xb6>
  7505. 800330e: 2a78 cmp r2, #120 ; 0x78
  7506. 8003310: d1dc bne.n 80032cc <_printf_i+0x30>
  7507. 8003312: 2278 movs r2, #120 ; 0x78
  7508. 8003314: 496f ldr r1, [pc, #444] ; (80034d4 <_printf_i+0x238>)
  7509. 8003316: f884 2045 strb.w r2, [r4, #69] ; 0x45
  7510. 800331a: e064 b.n 80033e6 <_printf_i+0x14a>
  7511. 800331c: 681a ldr r2, [r3, #0]
  7512. 800331e: f101 0542 add.w r5, r1, #66 ; 0x42
  7513. 8003322: 1d11 adds r1, r2, #4
  7514. 8003324: 6019 str r1, [r3, #0]
  7515. 8003326: 6813 ldr r3, [r2, #0]
  7516. 8003328: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7517. 800332c: 2301 movs r3, #1
  7518. 800332e: e0a3 b.n 8003478 <_printf_i+0x1dc>
  7519. 8003330: f011 0f40 tst.w r1, #64 ; 0x40
  7520. 8003334: f102 0104 add.w r1, r2, #4
  7521. 8003338: 6019 str r1, [r3, #0]
  7522. 800333a: d0d7 beq.n 80032ec <_printf_i+0x50>
  7523. 800333c: f9b2 3000 ldrsh.w r3, [r2]
  7524. 8003340: 2b00 cmp r3, #0
  7525. 8003342: da03 bge.n 800334c <_printf_i+0xb0>
  7526. 8003344: 222d movs r2, #45 ; 0x2d
  7527. 8003346: 425b negs r3, r3
  7528. 8003348: f884 2043 strb.w r2, [r4, #67] ; 0x43
  7529. 800334c: 4962 ldr r1, [pc, #392] ; (80034d8 <_printf_i+0x23c>)
  7530. 800334e: 220a movs r2, #10
  7531. 8003350: e017 b.n 8003382 <_printf_i+0xe6>
  7532. 8003352: 6820 ldr r0, [r4, #0]
  7533. 8003354: 6819 ldr r1, [r3, #0]
  7534. 8003356: f010 0f80 tst.w r0, #128 ; 0x80
  7535. 800335a: d003 beq.n 8003364 <_printf_i+0xc8>
  7536. 800335c: 1d08 adds r0, r1, #4
  7537. 800335e: 6018 str r0, [r3, #0]
  7538. 8003360: 680b ldr r3, [r1, #0]
  7539. 8003362: e006 b.n 8003372 <_printf_i+0xd6>
  7540. 8003364: f010 0f40 tst.w r0, #64 ; 0x40
  7541. 8003368: f101 0004 add.w r0, r1, #4
  7542. 800336c: 6018 str r0, [r3, #0]
  7543. 800336e: d0f7 beq.n 8003360 <_printf_i+0xc4>
  7544. 8003370: 880b ldrh r3, [r1, #0]
  7545. 8003372: 2a6f cmp r2, #111 ; 0x6f
  7546. 8003374: bf14 ite ne
  7547. 8003376: 220a movne r2, #10
  7548. 8003378: 2208 moveq r2, #8
  7549. 800337a: 4957 ldr r1, [pc, #348] ; (80034d8 <_printf_i+0x23c>)
  7550. 800337c: 2000 movs r0, #0
  7551. 800337e: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7552. 8003382: 6865 ldr r5, [r4, #4]
  7553. 8003384: 2d00 cmp r5, #0
  7554. 8003386: 60a5 str r5, [r4, #8]
  7555. 8003388: f2c0 809c blt.w 80034c4 <_printf_i+0x228>
  7556. 800338c: 6820 ldr r0, [r4, #0]
  7557. 800338e: f020 0004 bic.w r0, r0, #4
  7558. 8003392: 6020 str r0, [r4, #0]
  7559. 8003394: 2b00 cmp r3, #0
  7560. 8003396: d13f bne.n 8003418 <_printf_i+0x17c>
  7561. 8003398: 2d00 cmp r5, #0
  7562. 800339a: f040 8095 bne.w 80034c8 <_printf_i+0x22c>
  7563. 800339e: 4675 mov r5, lr
  7564. 80033a0: 2a08 cmp r2, #8
  7565. 80033a2: d10b bne.n 80033bc <_printf_i+0x120>
  7566. 80033a4: 6823 ldr r3, [r4, #0]
  7567. 80033a6: 07da lsls r2, r3, #31
  7568. 80033a8: d508 bpl.n 80033bc <_printf_i+0x120>
  7569. 80033aa: 6923 ldr r3, [r4, #16]
  7570. 80033ac: 6862 ldr r2, [r4, #4]
  7571. 80033ae: 429a cmp r2, r3
  7572. 80033b0: bfde ittt le
  7573. 80033b2: 2330 movle r3, #48 ; 0x30
  7574. 80033b4: f805 3c01 strble.w r3, [r5, #-1]
  7575. 80033b8: f105 35ff addle.w r5, r5, #4294967295
  7576. 80033bc: ebae 0305 sub.w r3, lr, r5
  7577. 80033c0: 6123 str r3, [r4, #16]
  7578. 80033c2: f8cd 8000 str.w r8, [sp]
  7579. 80033c6: 463b mov r3, r7
  7580. 80033c8: aa03 add r2, sp, #12
  7581. 80033ca: 4621 mov r1, r4
  7582. 80033cc: 4630 mov r0, r6
  7583. 80033ce: f7ff feed bl 80031ac <_printf_common>
  7584. 80033d2: 3001 adds r0, #1
  7585. 80033d4: d155 bne.n 8003482 <_printf_i+0x1e6>
  7586. 80033d6: f04f 30ff mov.w r0, #4294967295
  7587. 80033da: b005 add sp, #20
  7588. 80033dc: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  7589. 80033e0: f881 2045 strb.w r2, [r1, #69] ; 0x45
  7590. 80033e4: 493c ldr r1, [pc, #240] ; (80034d8 <_printf_i+0x23c>)
  7591. 80033e6: 6822 ldr r2, [r4, #0]
  7592. 80033e8: 6818 ldr r0, [r3, #0]
  7593. 80033ea: f012 0f80 tst.w r2, #128 ; 0x80
  7594. 80033ee: f100 0504 add.w r5, r0, #4
  7595. 80033f2: 601d str r5, [r3, #0]
  7596. 80033f4: d001 beq.n 80033fa <_printf_i+0x15e>
  7597. 80033f6: 6803 ldr r3, [r0, #0]
  7598. 80033f8: e002 b.n 8003400 <_printf_i+0x164>
  7599. 80033fa: 0655 lsls r5, r2, #25
  7600. 80033fc: d5fb bpl.n 80033f6 <_printf_i+0x15a>
  7601. 80033fe: 8803 ldrh r3, [r0, #0]
  7602. 8003400: 07d0 lsls r0, r2, #31
  7603. 8003402: bf44 itt mi
  7604. 8003404: f042 0220 orrmi.w r2, r2, #32
  7605. 8003408: 6022 strmi r2, [r4, #0]
  7606. 800340a: b91b cbnz r3, 8003414 <_printf_i+0x178>
  7607. 800340c: 6822 ldr r2, [r4, #0]
  7608. 800340e: f022 0220 bic.w r2, r2, #32
  7609. 8003412: 6022 str r2, [r4, #0]
  7610. 8003414: 2210 movs r2, #16
  7611. 8003416: e7b1 b.n 800337c <_printf_i+0xe0>
  7612. 8003418: 4675 mov r5, lr
  7613. 800341a: fbb3 f0f2 udiv r0, r3, r2
  7614. 800341e: fb02 3310 mls r3, r2, r0, r3
  7615. 8003422: 5ccb ldrb r3, [r1, r3]
  7616. 8003424: f805 3d01 strb.w r3, [r5, #-1]!
  7617. 8003428: 4603 mov r3, r0
  7618. 800342a: 2800 cmp r0, #0
  7619. 800342c: d1f5 bne.n 800341a <_printf_i+0x17e>
  7620. 800342e: e7b7 b.n 80033a0 <_printf_i+0x104>
  7621. 8003430: 6808 ldr r0, [r1, #0]
  7622. 8003432: 681a ldr r2, [r3, #0]
  7623. 8003434: f010 0f80 tst.w r0, #128 ; 0x80
  7624. 8003438: 6949 ldr r1, [r1, #20]
  7625. 800343a: d004 beq.n 8003446 <_printf_i+0x1aa>
  7626. 800343c: 1d10 adds r0, r2, #4
  7627. 800343e: 6018 str r0, [r3, #0]
  7628. 8003440: 6813 ldr r3, [r2, #0]
  7629. 8003442: 6019 str r1, [r3, #0]
  7630. 8003444: e007 b.n 8003456 <_printf_i+0x1ba>
  7631. 8003446: f010 0f40 tst.w r0, #64 ; 0x40
  7632. 800344a: f102 0004 add.w r0, r2, #4
  7633. 800344e: 6018 str r0, [r3, #0]
  7634. 8003450: 6813 ldr r3, [r2, #0]
  7635. 8003452: d0f6 beq.n 8003442 <_printf_i+0x1a6>
  7636. 8003454: 8019 strh r1, [r3, #0]
  7637. 8003456: 2300 movs r3, #0
  7638. 8003458: 4675 mov r5, lr
  7639. 800345a: 6123 str r3, [r4, #16]
  7640. 800345c: e7b1 b.n 80033c2 <_printf_i+0x126>
  7641. 800345e: 681a ldr r2, [r3, #0]
  7642. 8003460: 1d11 adds r1, r2, #4
  7643. 8003462: 6019 str r1, [r3, #0]
  7644. 8003464: 6815 ldr r5, [r2, #0]
  7645. 8003466: 2100 movs r1, #0
  7646. 8003468: 6862 ldr r2, [r4, #4]
  7647. 800346a: 4628 mov r0, r5
  7648. 800346c: f000 f8e0 bl 8003630 <memchr>
  7649. 8003470: b108 cbz r0, 8003476 <_printf_i+0x1da>
  7650. 8003472: 1b40 subs r0, r0, r5
  7651. 8003474: 6060 str r0, [r4, #4]
  7652. 8003476: 6863 ldr r3, [r4, #4]
  7653. 8003478: 6123 str r3, [r4, #16]
  7654. 800347a: 2300 movs r3, #0
  7655. 800347c: f884 3043 strb.w r3, [r4, #67] ; 0x43
  7656. 8003480: e79f b.n 80033c2 <_printf_i+0x126>
  7657. 8003482: 6923 ldr r3, [r4, #16]
  7658. 8003484: 462a mov r2, r5
  7659. 8003486: 4639 mov r1, r7
  7660. 8003488: 4630 mov r0, r6
  7661. 800348a: 47c0 blx r8
  7662. 800348c: 3001 adds r0, #1
  7663. 800348e: d0a2 beq.n 80033d6 <_printf_i+0x13a>
  7664. 8003490: 6823 ldr r3, [r4, #0]
  7665. 8003492: 079b lsls r3, r3, #30
  7666. 8003494: d507 bpl.n 80034a6 <_printf_i+0x20a>
  7667. 8003496: 2500 movs r5, #0
  7668. 8003498: f104 0919 add.w r9, r4, #25
  7669. 800349c: 68e3 ldr r3, [r4, #12]
  7670. 800349e: 9a03 ldr r2, [sp, #12]
  7671. 80034a0: 1a9b subs r3, r3, r2
  7672. 80034a2: 429d cmp r5, r3
  7673. 80034a4: db05 blt.n 80034b2 <_printf_i+0x216>
  7674. 80034a6: 68e0 ldr r0, [r4, #12]
  7675. 80034a8: 9b03 ldr r3, [sp, #12]
  7676. 80034aa: 4298 cmp r0, r3
  7677. 80034ac: bfb8 it lt
  7678. 80034ae: 4618 movlt r0, r3
  7679. 80034b0: e793 b.n 80033da <_printf_i+0x13e>
  7680. 80034b2: 2301 movs r3, #1
  7681. 80034b4: 464a mov r2, r9
  7682. 80034b6: 4639 mov r1, r7
  7683. 80034b8: 4630 mov r0, r6
  7684. 80034ba: 47c0 blx r8
  7685. 80034bc: 3001 adds r0, #1
  7686. 80034be: d08a beq.n 80033d6 <_printf_i+0x13a>
  7687. 80034c0: 3501 adds r5, #1
  7688. 80034c2: e7eb b.n 800349c <_printf_i+0x200>
  7689. 80034c4: 2b00 cmp r3, #0
  7690. 80034c6: d1a7 bne.n 8003418 <_printf_i+0x17c>
  7691. 80034c8: 780b ldrb r3, [r1, #0]
  7692. 80034ca: f104 0542 add.w r5, r4, #66 ; 0x42
  7693. 80034ce: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7694. 80034d2: e765 b.n 80033a0 <_printf_i+0x104>
  7695. 80034d4: 08003922 .word 0x08003922
  7696. 80034d8: 08003911 .word 0x08003911
  7697. 080034dc <_sbrk_r>:
  7698. 80034dc: b538 push {r3, r4, r5, lr}
  7699. 80034de: 2300 movs r3, #0
  7700. 80034e0: 4c05 ldr r4, [pc, #20] ; (80034f8 <_sbrk_r+0x1c>)
  7701. 80034e2: 4605 mov r5, r0
  7702. 80034e4: 4608 mov r0, r1
  7703. 80034e6: 6023 str r3, [r4, #0]
  7704. 80034e8: f7fe ff5a bl 80023a0 <_sbrk>
  7705. 80034ec: 1c43 adds r3, r0, #1
  7706. 80034ee: d102 bne.n 80034f6 <_sbrk_r+0x1a>
  7707. 80034f0: 6823 ldr r3, [r4, #0]
  7708. 80034f2: b103 cbz r3, 80034f6 <_sbrk_r+0x1a>
  7709. 80034f4: 602b str r3, [r5, #0]
  7710. 80034f6: bd38 pop {r3, r4, r5, pc}
  7711. 80034f8: 20001c6c .word 0x20001c6c
  7712. 080034fc <__sread>:
  7713. 80034fc: b510 push {r4, lr}
  7714. 80034fe: 460c mov r4, r1
  7715. 8003500: f9b1 100e ldrsh.w r1, [r1, #14]
  7716. 8003504: f000 f8a4 bl 8003650 <_read_r>
  7717. 8003508: 2800 cmp r0, #0
  7718. 800350a: bfab itete ge
  7719. 800350c: 6d63 ldrge r3, [r4, #84] ; 0x54
  7720. 800350e: 89a3 ldrhlt r3, [r4, #12]
  7721. 8003510: 181b addge r3, r3, r0
  7722. 8003512: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  7723. 8003516: bfac ite ge
  7724. 8003518: 6563 strge r3, [r4, #84] ; 0x54
  7725. 800351a: 81a3 strhlt r3, [r4, #12]
  7726. 800351c: bd10 pop {r4, pc}
  7727. 0800351e <__swrite>:
  7728. 800351e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  7729. 8003522: 461f mov r7, r3
  7730. 8003524: 898b ldrh r3, [r1, #12]
  7731. 8003526: 4605 mov r5, r0
  7732. 8003528: 05db lsls r3, r3, #23
  7733. 800352a: 460c mov r4, r1
  7734. 800352c: 4616 mov r6, r2
  7735. 800352e: d505 bpl.n 800353c <__swrite+0x1e>
  7736. 8003530: 2302 movs r3, #2
  7737. 8003532: 2200 movs r2, #0
  7738. 8003534: f9b1 100e ldrsh.w r1, [r1, #14]
  7739. 8003538: f000 f868 bl 800360c <_lseek_r>
  7740. 800353c: 89a3 ldrh r3, [r4, #12]
  7741. 800353e: 4632 mov r2, r6
  7742. 8003540: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  7743. 8003544: 81a3 strh r3, [r4, #12]
  7744. 8003546: f9b4 100e ldrsh.w r1, [r4, #14]
  7745. 800354a: 463b mov r3, r7
  7746. 800354c: 4628 mov r0, r5
  7747. 800354e: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  7748. 8003552: f000 b817 b.w 8003584 <_write_r>
  7749. 08003556 <__sseek>:
  7750. 8003556: b510 push {r4, lr}
  7751. 8003558: 460c mov r4, r1
  7752. 800355a: f9b1 100e ldrsh.w r1, [r1, #14]
  7753. 800355e: f000 f855 bl 800360c <_lseek_r>
  7754. 8003562: 1c43 adds r3, r0, #1
  7755. 8003564: 89a3 ldrh r3, [r4, #12]
  7756. 8003566: bf15 itete ne
  7757. 8003568: 6560 strne r0, [r4, #84] ; 0x54
  7758. 800356a: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  7759. 800356e: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  7760. 8003572: 81a3 strheq r3, [r4, #12]
  7761. 8003574: bf18 it ne
  7762. 8003576: 81a3 strhne r3, [r4, #12]
  7763. 8003578: bd10 pop {r4, pc}
  7764. 0800357a <__sclose>:
  7765. 800357a: f9b1 100e ldrsh.w r1, [r1, #14]
  7766. 800357e: f000 b813 b.w 80035a8 <_close_r>
  7767. ...
  7768. 08003584 <_write_r>:
  7769. 8003584: b538 push {r3, r4, r5, lr}
  7770. 8003586: 4605 mov r5, r0
  7771. 8003588: 4608 mov r0, r1
  7772. 800358a: 4611 mov r1, r2
  7773. 800358c: 2200 movs r2, #0
  7774. 800358e: 4c05 ldr r4, [pc, #20] ; (80035a4 <_write_r+0x20>)
  7775. 8003590: 6022 str r2, [r4, #0]
  7776. 8003592: 461a mov r2, r3
  7777. 8003594: f7fe fcf2 bl 8001f7c <_write>
  7778. 8003598: 1c43 adds r3, r0, #1
  7779. 800359a: d102 bne.n 80035a2 <_write_r+0x1e>
  7780. 800359c: 6823 ldr r3, [r4, #0]
  7781. 800359e: b103 cbz r3, 80035a2 <_write_r+0x1e>
  7782. 80035a0: 602b str r3, [r5, #0]
  7783. 80035a2: bd38 pop {r3, r4, r5, pc}
  7784. 80035a4: 20001c6c .word 0x20001c6c
  7785. 080035a8 <_close_r>:
  7786. 80035a8: b538 push {r3, r4, r5, lr}
  7787. 80035aa: 2300 movs r3, #0
  7788. 80035ac: 4c05 ldr r4, [pc, #20] ; (80035c4 <_close_r+0x1c>)
  7789. 80035ae: 4605 mov r5, r0
  7790. 80035b0: 4608 mov r0, r1
  7791. 80035b2: 6023 str r3, [r4, #0]
  7792. 80035b4: f7fe ff0e bl 80023d4 <_close>
  7793. 80035b8: 1c43 adds r3, r0, #1
  7794. 80035ba: d102 bne.n 80035c2 <_close_r+0x1a>
  7795. 80035bc: 6823 ldr r3, [r4, #0]
  7796. 80035be: b103 cbz r3, 80035c2 <_close_r+0x1a>
  7797. 80035c0: 602b str r3, [r5, #0]
  7798. 80035c2: bd38 pop {r3, r4, r5, pc}
  7799. 80035c4: 20001c6c .word 0x20001c6c
  7800. 080035c8 <_fstat_r>:
  7801. 80035c8: b538 push {r3, r4, r5, lr}
  7802. 80035ca: 2300 movs r3, #0
  7803. 80035cc: 4c06 ldr r4, [pc, #24] ; (80035e8 <_fstat_r+0x20>)
  7804. 80035ce: 4605 mov r5, r0
  7805. 80035d0: 4608 mov r0, r1
  7806. 80035d2: 4611 mov r1, r2
  7807. 80035d4: 6023 str r3, [r4, #0]
  7808. 80035d6: f7fe ff00 bl 80023da <_fstat>
  7809. 80035da: 1c43 adds r3, r0, #1
  7810. 80035dc: d102 bne.n 80035e4 <_fstat_r+0x1c>
  7811. 80035de: 6823 ldr r3, [r4, #0]
  7812. 80035e0: b103 cbz r3, 80035e4 <_fstat_r+0x1c>
  7813. 80035e2: 602b str r3, [r5, #0]
  7814. 80035e4: bd38 pop {r3, r4, r5, pc}
  7815. 80035e6: bf00 nop
  7816. 80035e8: 20001c6c .word 0x20001c6c
  7817. 080035ec <_isatty_r>:
  7818. 80035ec: b538 push {r3, r4, r5, lr}
  7819. 80035ee: 2300 movs r3, #0
  7820. 80035f0: 4c05 ldr r4, [pc, #20] ; (8003608 <_isatty_r+0x1c>)
  7821. 80035f2: 4605 mov r5, r0
  7822. 80035f4: 4608 mov r0, r1
  7823. 80035f6: 6023 str r3, [r4, #0]
  7824. 80035f8: f7fe fef4 bl 80023e4 <_isatty>
  7825. 80035fc: 1c43 adds r3, r0, #1
  7826. 80035fe: d102 bne.n 8003606 <_isatty_r+0x1a>
  7827. 8003600: 6823 ldr r3, [r4, #0]
  7828. 8003602: b103 cbz r3, 8003606 <_isatty_r+0x1a>
  7829. 8003604: 602b str r3, [r5, #0]
  7830. 8003606: bd38 pop {r3, r4, r5, pc}
  7831. 8003608: 20001c6c .word 0x20001c6c
  7832. 0800360c <_lseek_r>:
  7833. 800360c: b538 push {r3, r4, r5, lr}
  7834. 800360e: 4605 mov r5, r0
  7835. 8003610: 4608 mov r0, r1
  7836. 8003612: 4611 mov r1, r2
  7837. 8003614: 2200 movs r2, #0
  7838. 8003616: 4c05 ldr r4, [pc, #20] ; (800362c <_lseek_r+0x20>)
  7839. 8003618: 6022 str r2, [r4, #0]
  7840. 800361a: 461a mov r2, r3
  7841. 800361c: f7fe fee4 bl 80023e8 <_lseek>
  7842. 8003620: 1c43 adds r3, r0, #1
  7843. 8003622: d102 bne.n 800362a <_lseek_r+0x1e>
  7844. 8003624: 6823 ldr r3, [r4, #0]
  7845. 8003626: b103 cbz r3, 800362a <_lseek_r+0x1e>
  7846. 8003628: 602b str r3, [r5, #0]
  7847. 800362a: bd38 pop {r3, r4, r5, pc}
  7848. 800362c: 20001c6c .word 0x20001c6c
  7849. 08003630 <memchr>:
  7850. 8003630: b510 push {r4, lr}
  7851. 8003632: b2c9 uxtb r1, r1
  7852. 8003634: 4402 add r2, r0
  7853. 8003636: 4290 cmp r0, r2
  7854. 8003638: 4603 mov r3, r0
  7855. 800363a: d101 bne.n 8003640 <memchr+0x10>
  7856. 800363c: 2000 movs r0, #0
  7857. 800363e: bd10 pop {r4, pc}
  7858. 8003640: 781c ldrb r4, [r3, #0]
  7859. 8003642: 3001 adds r0, #1
  7860. 8003644: 428c cmp r4, r1
  7861. 8003646: d1f6 bne.n 8003636 <memchr+0x6>
  7862. 8003648: 4618 mov r0, r3
  7863. 800364a: bd10 pop {r4, pc}
  7864. 0800364c <__malloc_lock>:
  7865. 800364c: 4770 bx lr
  7866. 0800364e <__malloc_unlock>:
  7867. 800364e: 4770 bx lr
  7868. 08003650 <_read_r>:
  7869. 8003650: b538 push {r3, r4, r5, lr}
  7870. 8003652: 4605 mov r5, r0
  7871. 8003654: 4608 mov r0, r1
  7872. 8003656: 4611 mov r1, r2
  7873. 8003658: 2200 movs r2, #0
  7874. 800365a: 4c05 ldr r4, [pc, #20] ; (8003670 <_read_r+0x20>)
  7875. 800365c: 6022 str r2, [r4, #0]
  7876. 800365e: 461a mov r2, r3
  7877. 8003660: f7fe fe90 bl 8002384 <_read>
  7878. 8003664: 1c43 adds r3, r0, #1
  7879. 8003666: d102 bne.n 800366e <_read_r+0x1e>
  7880. 8003668: 6823 ldr r3, [r4, #0]
  7881. 800366a: b103 cbz r3, 800366e <_read_r+0x1e>
  7882. 800366c: 602b str r3, [r5, #0]
  7883. 800366e: bd38 pop {r3, r4, r5, pc}
  7884. 8003670: 20001c6c .word 0x20001c6c
  7885. 08003674 <_init>:
  7886. 8003674: b5f8 push {r3, r4, r5, r6, r7, lr}
  7887. 8003676: bf00 nop
  7888. 8003678: bcf8 pop {r3, r4, r5, r6, r7}
  7889. 800367a: bc08 pop {r3}
  7890. 800367c: 469e mov lr, r3
  7891. 800367e: 4770 bx lr
  7892. 08003680 <_fini>:
  7893. 8003680: b5f8 push {r3, r4, r5, r6, r7, lr}
  7894. 8003682: bf00 nop
  7895. 8003684: bcf8 pop {r3, r4, r5, r6, r7}
  7896. 8003686: bc08 pop {r3}
  7897. 8003688: 469e mov lr, r3
  7898. 800368a: 4770 bx lr