STM32F103_ATTEN_PLL_Zig.list 677 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00007d54 080041e8 080041e8 000041e8 2**3
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000380 0800bf40 0800bf40 0000bf40 2**3
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .ARM 00000008 0800c2c0 0800c2c0 0000c2c0 2**2
  11. CONTENTS, ALLOC, LOAD, READONLY, DATA
  12. 4 .init_array 00000004 0800c2c8 0800c2c8 0000c2c8 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .fini_array 00000004 0800c2cc 0800c2cc 0000c2cc 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .data 00000404 20000000 0800c2d0 00010000 2**2
  17. CONTENTS, ALLOC, LOAD, DATA
  18. 7 .bss 00001398 20000408 0800c6d4 00010408 2**3
  19. ALLOC
  20. 8 ._user_heap_stack 00000600 200017a0 0800c6d4 000117a0 2**0
  21. ALLOC
  22. 9 .ARM.attributes 00000029 00000000 00000000 00010404 2**0
  23. CONTENTS, READONLY
  24. 10 .debug_info 0002a468 00000000 00000000 0001042d 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_abbrev 000050d0 00000000 00000000 0003a895 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_loc 00009d22 00000000 00000000 0003f965 2**0
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_aranges 00000e00 00000000 00000000 00049688 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_ranges 00001208 00000000 00000000 0004a488 2**3
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_line 00009d44 00000000 00000000 0004b690 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .debug_str 00005746 00000000 00000000 000553d4 2**0
  37. CONTENTS, READONLY, DEBUGGING
  38. 17 .comment 0000007c 00000000 00000000 0005ab1a 2**0
  39. CONTENTS, READONLY
  40. 18 .debug_frame 000037a8 00000000 00000000 0005ab98 2**2
  41. CONTENTS, READONLY, DEBUGGING
  42. Disassembly of section .text:
  43. 080041e8 <__do_global_dtors_aux>:
  44. 80041e8: b510 push {r4, lr}
  45. 80041ea: 4c05 ldr r4, [pc, #20] ; (8004200 <__do_global_dtors_aux+0x18>)
  46. 80041ec: 7823 ldrb r3, [r4, #0]
  47. 80041ee: b933 cbnz r3, 80041fe <__do_global_dtors_aux+0x16>
  48. 80041f0: 4b04 ldr r3, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x1c>)
  49. 80041f2: b113 cbz r3, 80041fa <__do_global_dtors_aux+0x12>
  50. 80041f4: 4804 ldr r0, [pc, #16] ; (8004208 <__do_global_dtors_aux+0x20>)
  51. 80041f6: f3af 8000 nop.w
  52. 80041fa: 2301 movs r3, #1
  53. 80041fc: 7023 strb r3, [r4, #0]
  54. 80041fe: bd10 pop {r4, pc}
  55. 8004200: 20000408 .word 0x20000408
  56. 8004204: 00000000 .word 0x00000000
  57. 8004208: 0800bf24 .word 0x0800bf24
  58. 0800420c <frame_dummy>:
  59. 800420c: b508 push {r3, lr}
  60. 800420e: 4b03 ldr r3, [pc, #12] ; (800421c <frame_dummy+0x10>)
  61. 8004210: b11b cbz r3, 800421a <frame_dummy+0xe>
  62. 8004212: 4903 ldr r1, [pc, #12] ; (8004220 <frame_dummy+0x14>)
  63. 8004214: 4803 ldr r0, [pc, #12] ; (8004224 <frame_dummy+0x18>)
  64. 8004216: f3af 8000 nop.w
  65. 800421a: bd08 pop {r3, pc}
  66. 800421c: 00000000 .word 0x00000000
  67. 8004220: 2000040c .word 0x2000040c
  68. 8004224: 0800bf24 .word 0x0800bf24
  69. 08004228 <strlen>:
  70. 8004228: 4603 mov r3, r0
  71. 800422a: f813 2b01 ldrb.w r2, [r3], #1
  72. 800422e: 2a00 cmp r2, #0
  73. 8004230: d1fb bne.n 800422a <strlen+0x2>
  74. 8004232: 1a18 subs r0, r3, r0
  75. 8004234: 3801 subs r0, #1
  76. 8004236: 4770 bx lr
  77. 08004238 <__aeabi_llsr>:
  78. 8004238: 40d0 lsrs r0, r2
  79. 800423a: 1c0b adds r3, r1, #0
  80. 800423c: 40d1 lsrs r1, r2
  81. 800423e: 469c mov ip, r3
  82. 8004240: 3a20 subs r2, #32
  83. 8004242: 40d3 lsrs r3, r2
  84. 8004244: 4318 orrs r0, r3
  85. 8004246: 4252 negs r2, r2
  86. 8004248: 4663 mov r3, ip
  87. 800424a: 4093 lsls r3, r2
  88. 800424c: 4318 orrs r0, r3
  89. 800424e: 4770 bx lr
  90. 08004250 <__aeabi_drsub>:
  91. 8004250: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  92. 8004254: e002 b.n 800425c <__adddf3>
  93. 8004256: bf00 nop
  94. 08004258 <__aeabi_dsub>:
  95. 8004258: f083 4300 eor.w r3, r3, #2147483648 ; 0x80000000
  96. 0800425c <__adddf3>:
  97. 800425c: b530 push {r4, r5, lr}
  98. 800425e: ea4f 0441 mov.w r4, r1, lsl #1
  99. 8004262: ea4f 0543 mov.w r5, r3, lsl #1
  100. 8004266: ea94 0f05 teq r4, r5
  101. 800426a: bf08 it eq
  102. 800426c: ea90 0f02 teqeq r0, r2
  103. 8004270: bf1f itttt ne
  104. 8004272: ea54 0c00 orrsne.w ip, r4, r0
  105. 8004276: ea55 0c02 orrsne.w ip, r5, r2
  106. 800427a: ea7f 5c64 mvnsne.w ip, r4, asr #21
  107. 800427e: ea7f 5c65 mvnsne.w ip, r5, asr #21
  108. 8004282: f000 80e2 beq.w 800444a <__adddf3+0x1ee>
  109. 8004286: ea4f 5454 mov.w r4, r4, lsr #21
  110. 800428a: ebd4 5555 rsbs r5, r4, r5, lsr #21
  111. 800428e: bfb8 it lt
  112. 8004290: 426d neglt r5, r5
  113. 8004292: dd0c ble.n 80042ae <__adddf3+0x52>
  114. 8004294: 442c add r4, r5
  115. 8004296: ea80 0202 eor.w r2, r0, r2
  116. 800429a: ea81 0303 eor.w r3, r1, r3
  117. 800429e: ea82 0000 eor.w r0, r2, r0
  118. 80042a2: ea83 0101 eor.w r1, r3, r1
  119. 80042a6: ea80 0202 eor.w r2, r0, r2
  120. 80042aa: ea81 0303 eor.w r3, r1, r3
  121. 80042ae: 2d36 cmp r5, #54 ; 0x36
  122. 80042b0: bf88 it hi
  123. 80042b2: bd30 pophi {r4, r5, pc}
  124. 80042b4: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  125. 80042b8: ea4f 3101 mov.w r1, r1, lsl #12
  126. 80042bc: f44f 1c80 mov.w ip, #1048576 ; 0x100000
  127. 80042c0: ea4c 3111 orr.w r1, ip, r1, lsr #12
  128. 80042c4: d002 beq.n 80042cc <__adddf3+0x70>
  129. 80042c6: 4240 negs r0, r0
  130. 80042c8: eb61 0141 sbc.w r1, r1, r1, lsl #1
  131. 80042cc: f013 4f00 tst.w r3, #2147483648 ; 0x80000000
  132. 80042d0: ea4f 3303 mov.w r3, r3, lsl #12
  133. 80042d4: ea4c 3313 orr.w r3, ip, r3, lsr #12
  134. 80042d8: d002 beq.n 80042e0 <__adddf3+0x84>
  135. 80042da: 4252 negs r2, r2
  136. 80042dc: eb63 0343 sbc.w r3, r3, r3, lsl #1
  137. 80042e0: ea94 0f05 teq r4, r5
  138. 80042e4: f000 80a7 beq.w 8004436 <__adddf3+0x1da>
  139. 80042e8: f1a4 0401 sub.w r4, r4, #1
  140. 80042ec: f1d5 0e20 rsbs lr, r5, #32
  141. 80042f0: db0d blt.n 800430e <__adddf3+0xb2>
  142. 80042f2: fa02 fc0e lsl.w ip, r2, lr
  143. 80042f6: fa22 f205 lsr.w r2, r2, r5
  144. 80042fa: 1880 adds r0, r0, r2
  145. 80042fc: f141 0100 adc.w r1, r1, #0
  146. 8004300: fa03 f20e lsl.w r2, r3, lr
  147. 8004304: 1880 adds r0, r0, r2
  148. 8004306: fa43 f305 asr.w r3, r3, r5
  149. 800430a: 4159 adcs r1, r3
  150. 800430c: e00e b.n 800432c <__adddf3+0xd0>
  151. 800430e: f1a5 0520 sub.w r5, r5, #32
  152. 8004312: f10e 0e20 add.w lr, lr, #32
  153. 8004316: 2a01 cmp r2, #1
  154. 8004318: fa03 fc0e lsl.w ip, r3, lr
  155. 800431c: bf28 it cs
  156. 800431e: f04c 0c02 orrcs.w ip, ip, #2
  157. 8004322: fa43 f305 asr.w r3, r3, r5
  158. 8004326: 18c0 adds r0, r0, r3
  159. 8004328: eb51 71e3 adcs.w r1, r1, r3, asr #31
  160. 800432c: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  161. 8004330: d507 bpl.n 8004342 <__adddf3+0xe6>
  162. 8004332: f04f 0e00 mov.w lr, #0
  163. 8004336: f1dc 0c00 rsbs ip, ip, #0
  164. 800433a: eb7e 0000 sbcs.w r0, lr, r0
  165. 800433e: eb6e 0101 sbc.w r1, lr, r1
  166. 8004342: f5b1 1f80 cmp.w r1, #1048576 ; 0x100000
  167. 8004346: d31b bcc.n 8004380 <__adddf3+0x124>
  168. 8004348: f5b1 1f00 cmp.w r1, #2097152 ; 0x200000
  169. 800434c: d30c bcc.n 8004368 <__adddf3+0x10c>
  170. 800434e: 0849 lsrs r1, r1, #1
  171. 8004350: ea5f 0030 movs.w r0, r0, rrx
  172. 8004354: ea4f 0c3c mov.w ip, ip, rrx
  173. 8004358: f104 0401 add.w r4, r4, #1
  174. 800435c: ea4f 5244 mov.w r2, r4, lsl #21
  175. 8004360: f512 0f80 cmn.w r2, #4194304 ; 0x400000
  176. 8004364: f080 809a bcs.w 800449c <__adddf3+0x240>
  177. 8004368: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  178. 800436c: bf08 it eq
  179. 800436e: ea5f 0c50 movseq.w ip, r0, lsr #1
  180. 8004372: f150 0000 adcs.w r0, r0, #0
  181. 8004376: eb41 5104 adc.w r1, r1, r4, lsl #20
  182. 800437a: ea41 0105 orr.w r1, r1, r5
  183. 800437e: bd30 pop {r4, r5, pc}
  184. 8004380: ea5f 0c4c movs.w ip, ip, lsl #1
  185. 8004384: 4140 adcs r0, r0
  186. 8004386: eb41 0101 adc.w r1, r1, r1
  187. 800438a: f411 1f80 tst.w r1, #1048576 ; 0x100000
  188. 800438e: f1a4 0401 sub.w r4, r4, #1
  189. 8004392: d1e9 bne.n 8004368 <__adddf3+0x10c>
  190. 8004394: f091 0f00 teq r1, #0
  191. 8004398: bf04 itt eq
  192. 800439a: 4601 moveq r1, r0
  193. 800439c: 2000 moveq r0, #0
  194. 800439e: fab1 f381 clz r3, r1
  195. 80043a2: bf08 it eq
  196. 80043a4: 3320 addeq r3, #32
  197. 80043a6: f1a3 030b sub.w r3, r3, #11
  198. 80043aa: f1b3 0220 subs.w r2, r3, #32
  199. 80043ae: da0c bge.n 80043ca <__adddf3+0x16e>
  200. 80043b0: 320c adds r2, #12
  201. 80043b2: dd08 ble.n 80043c6 <__adddf3+0x16a>
  202. 80043b4: f102 0c14 add.w ip, r2, #20
  203. 80043b8: f1c2 020c rsb r2, r2, #12
  204. 80043bc: fa01 f00c lsl.w r0, r1, ip
  205. 80043c0: fa21 f102 lsr.w r1, r1, r2
  206. 80043c4: e00c b.n 80043e0 <__adddf3+0x184>
  207. 80043c6: f102 0214 add.w r2, r2, #20
  208. 80043ca: bfd8 it le
  209. 80043cc: f1c2 0c20 rsble ip, r2, #32
  210. 80043d0: fa01 f102 lsl.w r1, r1, r2
  211. 80043d4: fa20 fc0c lsr.w ip, r0, ip
  212. 80043d8: bfdc itt le
  213. 80043da: ea41 010c orrle.w r1, r1, ip
  214. 80043de: 4090 lslle r0, r2
  215. 80043e0: 1ae4 subs r4, r4, r3
  216. 80043e2: bfa2 ittt ge
  217. 80043e4: eb01 5104 addge.w r1, r1, r4, lsl #20
  218. 80043e8: 4329 orrge r1, r5
  219. 80043ea: bd30 popge {r4, r5, pc}
  220. 80043ec: ea6f 0404 mvn.w r4, r4
  221. 80043f0: 3c1f subs r4, #31
  222. 80043f2: da1c bge.n 800442e <__adddf3+0x1d2>
  223. 80043f4: 340c adds r4, #12
  224. 80043f6: dc0e bgt.n 8004416 <__adddf3+0x1ba>
  225. 80043f8: f104 0414 add.w r4, r4, #20
  226. 80043fc: f1c4 0220 rsb r2, r4, #32
  227. 8004400: fa20 f004 lsr.w r0, r0, r4
  228. 8004404: fa01 f302 lsl.w r3, r1, r2
  229. 8004408: ea40 0003 orr.w r0, r0, r3
  230. 800440c: fa21 f304 lsr.w r3, r1, r4
  231. 8004410: ea45 0103 orr.w r1, r5, r3
  232. 8004414: bd30 pop {r4, r5, pc}
  233. 8004416: f1c4 040c rsb r4, r4, #12
  234. 800441a: f1c4 0220 rsb r2, r4, #32
  235. 800441e: fa20 f002 lsr.w r0, r0, r2
  236. 8004422: fa01 f304 lsl.w r3, r1, r4
  237. 8004426: ea40 0003 orr.w r0, r0, r3
  238. 800442a: 4629 mov r1, r5
  239. 800442c: bd30 pop {r4, r5, pc}
  240. 800442e: fa21 f004 lsr.w r0, r1, r4
  241. 8004432: 4629 mov r1, r5
  242. 8004434: bd30 pop {r4, r5, pc}
  243. 8004436: f094 0f00 teq r4, #0
  244. 800443a: f483 1380 eor.w r3, r3, #1048576 ; 0x100000
  245. 800443e: bf06 itte eq
  246. 8004440: f481 1180 eoreq.w r1, r1, #1048576 ; 0x100000
  247. 8004444: 3401 addeq r4, #1
  248. 8004446: 3d01 subne r5, #1
  249. 8004448: e74e b.n 80042e8 <__adddf3+0x8c>
  250. 800444a: ea7f 5c64 mvns.w ip, r4, asr #21
  251. 800444e: bf18 it ne
  252. 8004450: ea7f 5c65 mvnsne.w ip, r5, asr #21
  253. 8004454: d029 beq.n 80044aa <__adddf3+0x24e>
  254. 8004456: ea94 0f05 teq r4, r5
  255. 800445a: bf08 it eq
  256. 800445c: ea90 0f02 teqeq r0, r2
  257. 8004460: d005 beq.n 800446e <__adddf3+0x212>
  258. 8004462: ea54 0c00 orrs.w ip, r4, r0
  259. 8004466: bf04 itt eq
  260. 8004468: 4619 moveq r1, r3
  261. 800446a: 4610 moveq r0, r2
  262. 800446c: bd30 pop {r4, r5, pc}
  263. 800446e: ea91 0f03 teq r1, r3
  264. 8004472: bf1e ittt ne
  265. 8004474: 2100 movne r1, #0
  266. 8004476: 2000 movne r0, #0
  267. 8004478: bd30 popne {r4, r5, pc}
  268. 800447a: ea5f 5c54 movs.w ip, r4, lsr #21
  269. 800447e: d105 bne.n 800448c <__adddf3+0x230>
  270. 8004480: 0040 lsls r0, r0, #1
  271. 8004482: 4149 adcs r1, r1
  272. 8004484: bf28 it cs
  273. 8004486: f041 4100 orrcs.w r1, r1, #2147483648 ; 0x80000000
  274. 800448a: bd30 pop {r4, r5, pc}
  275. 800448c: f514 0480 adds.w r4, r4, #4194304 ; 0x400000
  276. 8004490: bf3c itt cc
  277. 8004492: f501 1180 addcc.w r1, r1, #1048576 ; 0x100000
  278. 8004496: bd30 popcc {r4, r5, pc}
  279. 8004498: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  280. 800449c: f045 41fe orr.w r1, r5, #2130706432 ; 0x7f000000
  281. 80044a0: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  282. 80044a4: f04f 0000 mov.w r0, #0
  283. 80044a8: bd30 pop {r4, r5, pc}
  284. 80044aa: ea7f 5c64 mvns.w ip, r4, asr #21
  285. 80044ae: bf1a itte ne
  286. 80044b0: 4619 movne r1, r3
  287. 80044b2: 4610 movne r0, r2
  288. 80044b4: ea7f 5c65 mvnseq.w ip, r5, asr #21
  289. 80044b8: bf1c itt ne
  290. 80044ba: 460b movne r3, r1
  291. 80044bc: 4602 movne r2, r0
  292. 80044be: ea50 3401 orrs.w r4, r0, r1, lsl #12
  293. 80044c2: bf06 itte eq
  294. 80044c4: ea52 3503 orrseq.w r5, r2, r3, lsl #12
  295. 80044c8: ea91 0f03 teqeq r1, r3
  296. 80044cc: f441 2100 orrne.w r1, r1, #524288 ; 0x80000
  297. 80044d0: bd30 pop {r4, r5, pc}
  298. 80044d2: bf00 nop
  299. 080044d4 <__aeabi_ui2d>:
  300. 80044d4: f090 0f00 teq r0, #0
  301. 80044d8: bf04 itt eq
  302. 80044da: 2100 moveq r1, #0
  303. 80044dc: 4770 bxeq lr
  304. 80044de: b530 push {r4, r5, lr}
  305. 80044e0: f44f 6480 mov.w r4, #1024 ; 0x400
  306. 80044e4: f104 0432 add.w r4, r4, #50 ; 0x32
  307. 80044e8: f04f 0500 mov.w r5, #0
  308. 80044ec: f04f 0100 mov.w r1, #0
  309. 80044f0: e750 b.n 8004394 <__adddf3+0x138>
  310. 80044f2: bf00 nop
  311. 080044f4 <__aeabi_i2d>:
  312. 80044f4: f090 0f00 teq r0, #0
  313. 80044f8: bf04 itt eq
  314. 80044fa: 2100 moveq r1, #0
  315. 80044fc: 4770 bxeq lr
  316. 80044fe: b530 push {r4, r5, lr}
  317. 8004500: f44f 6480 mov.w r4, #1024 ; 0x400
  318. 8004504: f104 0432 add.w r4, r4, #50 ; 0x32
  319. 8004508: f010 4500 ands.w r5, r0, #2147483648 ; 0x80000000
  320. 800450c: bf48 it mi
  321. 800450e: 4240 negmi r0, r0
  322. 8004510: f04f 0100 mov.w r1, #0
  323. 8004514: e73e b.n 8004394 <__adddf3+0x138>
  324. 8004516: bf00 nop
  325. 08004518 <__aeabi_f2d>:
  326. 8004518: 0042 lsls r2, r0, #1
  327. 800451a: ea4f 01e2 mov.w r1, r2, asr #3
  328. 800451e: ea4f 0131 mov.w r1, r1, rrx
  329. 8004522: ea4f 7002 mov.w r0, r2, lsl #28
  330. 8004526: bf1f itttt ne
  331. 8004528: f012 437f andsne.w r3, r2, #4278190080 ; 0xff000000
  332. 800452c: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  333. 8004530: f081 5160 eorne.w r1, r1, #939524096 ; 0x38000000
  334. 8004534: 4770 bxne lr
  335. 8004536: f092 0f00 teq r2, #0
  336. 800453a: bf14 ite ne
  337. 800453c: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  338. 8004540: 4770 bxeq lr
  339. 8004542: b530 push {r4, r5, lr}
  340. 8004544: f44f 7460 mov.w r4, #896 ; 0x380
  341. 8004548: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  342. 800454c: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  343. 8004550: e720 b.n 8004394 <__adddf3+0x138>
  344. 8004552: bf00 nop
  345. 08004554 <__aeabi_ul2d>:
  346. 8004554: ea50 0201 orrs.w r2, r0, r1
  347. 8004558: bf08 it eq
  348. 800455a: 4770 bxeq lr
  349. 800455c: b530 push {r4, r5, lr}
  350. 800455e: f04f 0500 mov.w r5, #0
  351. 8004562: e00a b.n 800457a <__aeabi_l2d+0x16>
  352. 08004564 <__aeabi_l2d>:
  353. 8004564: ea50 0201 orrs.w r2, r0, r1
  354. 8004568: bf08 it eq
  355. 800456a: 4770 bxeq lr
  356. 800456c: b530 push {r4, r5, lr}
  357. 800456e: f011 4500 ands.w r5, r1, #2147483648 ; 0x80000000
  358. 8004572: d502 bpl.n 800457a <__aeabi_l2d+0x16>
  359. 8004574: 4240 negs r0, r0
  360. 8004576: eb61 0141 sbc.w r1, r1, r1, lsl #1
  361. 800457a: f44f 6480 mov.w r4, #1024 ; 0x400
  362. 800457e: f104 0432 add.w r4, r4, #50 ; 0x32
  363. 8004582: ea5f 5c91 movs.w ip, r1, lsr #22
  364. 8004586: f43f aedc beq.w 8004342 <__adddf3+0xe6>
  365. 800458a: f04f 0203 mov.w r2, #3
  366. 800458e: ea5f 0cdc movs.w ip, ip, lsr #3
  367. 8004592: bf18 it ne
  368. 8004594: 3203 addne r2, #3
  369. 8004596: ea5f 0cdc movs.w ip, ip, lsr #3
  370. 800459a: bf18 it ne
  371. 800459c: 3203 addne r2, #3
  372. 800459e: eb02 02dc add.w r2, r2, ip, lsr #3
  373. 80045a2: f1c2 0320 rsb r3, r2, #32
  374. 80045a6: fa00 fc03 lsl.w ip, r0, r3
  375. 80045aa: fa20 f002 lsr.w r0, r0, r2
  376. 80045ae: fa01 fe03 lsl.w lr, r1, r3
  377. 80045b2: ea40 000e orr.w r0, r0, lr
  378. 80045b6: fa21 f102 lsr.w r1, r1, r2
  379. 80045ba: 4414 add r4, r2
  380. 80045bc: e6c1 b.n 8004342 <__adddf3+0xe6>
  381. 80045be: bf00 nop
  382. 080045c0 <__aeabi_dmul>:
  383. 80045c0: b570 push {r4, r5, r6, lr}
  384. 80045c2: f04f 0cff mov.w ip, #255 ; 0xff
  385. 80045c6: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  386. 80045ca: ea1c 5411 ands.w r4, ip, r1, lsr #20
  387. 80045ce: bf1d ittte ne
  388. 80045d0: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  389. 80045d4: ea94 0f0c teqne r4, ip
  390. 80045d8: ea95 0f0c teqne r5, ip
  391. 80045dc: f000 f8de bleq 800479c <__aeabi_dmul+0x1dc>
  392. 80045e0: 442c add r4, r5
  393. 80045e2: ea81 0603 eor.w r6, r1, r3
  394. 80045e6: ea21 514c bic.w r1, r1, ip, lsl #21
  395. 80045ea: ea23 534c bic.w r3, r3, ip, lsl #21
  396. 80045ee: ea50 3501 orrs.w r5, r0, r1, lsl #12
  397. 80045f2: bf18 it ne
  398. 80045f4: ea52 3503 orrsne.w r5, r2, r3, lsl #12
  399. 80045f8: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  400. 80045fc: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  401. 8004600: d038 beq.n 8004674 <__aeabi_dmul+0xb4>
  402. 8004602: fba0 ce02 umull ip, lr, r0, r2
  403. 8004606: f04f 0500 mov.w r5, #0
  404. 800460a: fbe1 e502 umlal lr, r5, r1, r2
  405. 800460e: f006 4200 and.w r2, r6, #2147483648 ; 0x80000000
  406. 8004612: fbe0 e503 umlal lr, r5, r0, r3
  407. 8004616: f04f 0600 mov.w r6, #0
  408. 800461a: fbe1 5603 umlal r5, r6, r1, r3
  409. 800461e: f09c 0f00 teq ip, #0
  410. 8004622: bf18 it ne
  411. 8004624: f04e 0e01 orrne.w lr, lr, #1
  412. 8004628: f1a4 04ff sub.w r4, r4, #255 ; 0xff
  413. 800462c: f5b6 7f00 cmp.w r6, #512 ; 0x200
  414. 8004630: f564 7440 sbc.w r4, r4, #768 ; 0x300
  415. 8004634: d204 bcs.n 8004640 <__aeabi_dmul+0x80>
  416. 8004636: ea5f 0e4e movs.w lr, lr, lsl #1
  417. 800463a: 416d adcs r5, r5
  418. 800463c: eb46 0606 adc.w r6, r6, r6
  419. 8004640: ea42 21c6 orr.w r1, r2, r6, lsl #11
  420. 8004644: ea41 5155 orr.w r1, r1, r5, lsr #21
  421. 8004648: ea4f 20c5 mov.w r0, r5, lsl #11
  422. 800464c: ea40 505e orr.w r0, r0, lr, lsr #21
  423. 8004650: ea4f 2ece mov.w lr, lr, lsl #11
  424. 8004654: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  425. 8004658: bf88 it hi
  426. 800465a: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  427. 800465e: d81e bhi.n 800469e <__aeabi_dmul+0xde>
  428. 8004660: f1be 4f00 cmp.w lr, #2147483648 ; 0x80000000
  429. 8004664: bf08 it eq
  430. 8004666: ea5f 0e50 movseq.w lr, r0, lsr #1
  431. 800466a: f150 0000 adcs.w r0, r0, #0
  432. 800466e: eb41 5104 adc.w r1, r1, r4, lsl #20
  433. 8004672: bd70 pop {r4, r5, r6, pc}
  434. 8004674: f006 4600 and.w r6, r6, #2147483648 ; 0x80000000
  435. 8004678: ea46 0101 orr.w r1, r6, r1
  436. 800467c: ea40 0002 orr.w r0, r0, r2
  437. 8004680: ea81 0103 eor.w r1, r1, r3
  438. 8004684: ebb4 045c subs.w r4, r4, ip, lsr #1
  439. 8004688: bfc2 ittt gt
  440. 800468a: ebd4 050c rsbsgt r5, r4, ip
  441. 800468e: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  442. 8004692: bd70 popgt {r4, r5, r6, pc}
  443. 8004694: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  444. 8004698: f04f 0e00 mov.w lr, #0
  445. 800469c: 3c01 subs r4, #1
  446. 800469e: f300 80ab bgt.w 80047f8 <__aeabi_dmul+0x238>
  447. 80046a2: f114 0f36 cmn.w r4, #54 ; 0x36
  448. 80046a6: bfde ittt le
  449. 80046a8: 2000 movle r0, #0
  450. 80046aa: f001 4100 andle.w r1, r1, #2147483648 ; 0x80000000
  451. 80046ae: bd70 pople {r4, r5, r6, pc}
  452. 80046b0: f1c4 0400 rsb r4, r4, #0
  453. 80046b4: 3c20 subs r4, #32
  454. 80046b6: da35 bge.n 8004724 <__aeabi_dmul+0x164>
  455. 80046b8: 340c adds r4, #12
  456. 80046ba: dc1b bgt.n 80046f4 <__aeabi_dmul+0x134>
  457. 80046bc: f104 0414 add.w r4, r4, #20
  458. 80046c0: f1c4 0520 rsb r5, r4, #32
  459. 80046c4: fa00 f305 lsl.w r3, r0, r5
  460. 80046c8: fa20 f004 lsr.w r0, r0, r4
  461. 80046cc: fa01 f205 lsl.w r2, r1, r5
  462. 80046d0: ea40 0002 orr.w r0, r0, r2
  463. 80046d4: f001 4200 and.w r2, r1, #2147483648 ; 0x80000000
  464. 80046d8: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  465. 80046dc: eb10 70d3 adds.w r0, r0, r3, lsr #31
  466. 80046e0: fa21 f604 lsr.w r6, r1, r4
  467. 80046e4: eb42 0106 adc.w r1, r2, r6
  468. 80046e8: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  469. 80046ec: bf08 it eq
  470. 80046ee: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  471. 80046f2: bd70 pop {r4, r5, r6, pc}
  472. 80046f4: f1c4 040c rsb r4, r4, #12
  473. 80046f8: f1c4 0520 rsb r5, r4, #32
  474. 80046fc: fa00 f304 lsl.w r3, r0, r4
  475. 8004700: fa20 f005 lsr.w r0, r0, r5
  476. 8004704: fa01 f204 lsl.w r2, r1, r4
  477. 8004708: ea40 0002 orr.w r0, r0, r2
  478. 800470c: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  479. 8004710: eb10 70d3 adds.w r0, r0, r3, lsr #31
  480. 8004714: f141 0100 adc.w r1, r1, #0
  481. 8004718: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  482. 800471c: bf08 it eq
  483. 800471e: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  484. 8004722: bd70 pop {r4, r5, r6, pc}
  485. 8004724: f1c4 0520 rsb r5, r4, #32
  486. 8004728: fa00 f205 lsl.w r2, r0, r5
  487. 800472c: ea4e 0e02 orr.w lr, lr, r2
  488. 8004730: fa20 f304 lsr.w r3, r0, r4
  489. 8004734: fa01 f205 lsl.w r2, r1, r5
  490. 8004738: ea43 0302 orr.w r3, r3, r2
  491. 800473c: fa21 f004 lsr.w r0, r1, r4
  492. 8004740: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  493. 8004744: fa21 f204 lsr.w r2, r1, r4
  494. 8004748: ea20 0002 bic.w r0, r0, r2
  495. 800474c: eb00 70d3 add.w r0, r0, r3, lsr #31
  496. 8004750: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  497. 8004754: bf08 it eq
  498. 8004756: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  499. 800475a: bd70 pop {r4, r5, r6, pc}
  500. 800475c: f094 0f00 teq r4, #0
  501. 8004760: d10f bne.n 8004782 <__aeabi_dmul+0x1c2>
  502. 8004762: f001 4600 and.w r6, r1, #2147483648 ; 0x80000000
  503. 8004766: 0040 lsls r0, r0, #1
  504. 8004768: eb41 0101 adc.w r1, r1, r1
  505. 800476c: f411 1f80 tst.w r1, #1048576 ; 0x100000
  506. 8004770: bf08 it eq
  507. 8004772: 3c01 subeq r4, #1
  508. 8004774: d0f7 beq.n 8004766 <__aeabi_dmul+0x1a6>
  509. 8004776: ea41 0106 orr.w r1, r1, r6
  510. 800477a: f095 0f00 teq r5, #0
  511. 800477e: bf18 it ne
  512. 8004780: 4770 bxne lr
  513. 8004782: f003 4600 and.w r6, r3, #2147483648 ; 0x80000000
  514. 8004786: 0052 lsls r2, r2, #1
  515. 8004788: eb43 0303 adc.w r3, r3, r3
  516. 800478c: f413 1f80 tst.w r3, #1048576 ; 0x100000
  517. 8004790: bf08 it eq
  518. 8004792: 3d01 subeq r5, #1
  519. 8004794: d0f7 beq.n 8004786 <__aeabi_dmul+0x1c6>
  520. 8004796: ea43 0306 orr.w r3, r3, r6
  521. 800479a: 4770 bx lr
  522. 800479c: ea94 0f0c teq r4, ip
  523. 80047a0: ea0c 5513 and.w r5, ip, r3, lsr #20
  524. 80047a4: bf18 it ne
  525. 80047a6: ea95 0f0c teqne r5, ip
  526. 80047aa: d00c beq.n 80047c6 <__aeabi_dmul+0x206>
  527. 80047ac: ea50 0641 orrs.w r6, r0, r1, lsl #1
  528. 80047b0: bf18 it ne
  529. 80047b2: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  530. 80047b6: d1d1 bne.n 800475c <__aeabi_dmul+0x19c>
  531. 80047b8: ea81 0103 eor.w r1, r1, r3
  532. 80047bc: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  533. 80047c0: f04f 0000 mov.w r0, #0
  534. 80047c4: bd70 pop {r4, r5, r6, pc}
  535. 80047c6: ea50 0641 orrs.w r6, r0, r1, lsl #1
  536. 80047ca: bf06 itte eq
  537. 80047cc: 4610 moveq r0, r2
  538. 80047ce: 4619 moveq r1, r3
  539. 80047d0: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  540. 80047d4: d019 beq.n 800480a <__aeabi_dmul+0x24a>
  541. 80047d6: ea94 0f0c teq r4, ip
  542. 80047da: d102 bne.n 80047e2 <__aeabi_dmul+0x222>
  543. 80047dc: ea50 3601 orrs.w r6, r0, r1, lsl #12
  544. 80047e0: d113 bne.n 800480a <__aeabi_dmul+0x24a>
  545. 80047e2: ea95 0f0c teq r5, ip
  546. 80047e6: d105 bne.n 80047f4 <__aeabi_dmul+0x234>
  547. 80047e8: ea52 3603 orrs.w r6, r2, r3, lsl #12
  548. 80047ec: bf1c itt ne
  549. 80047ee: 4610 movne r0, r2
  550. 80047f0: 4619 movne r1, r3
  551. 80047f2: d10a bne.n 800480a <__aeabi_dmul+0x24a>
  552. 80047f4: ea81 0103 eor.w r1, r1, r3
  553. 80047f8: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  554. 80047fc: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  555. 8004800: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  556. 8004804: f04f 0000 mov.w r0, #0
  557. 8004808: bd70 pop {r4, r5, r6, pc}
  558. 800480a: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  559. 800480e: f441 0178 orr.w r1, r1, #16252928 ; 0xf80000
  560. 8004812: bd70 pop {r4, r5, r6, pc}
  561. 08004814 <__aeabi_ddiv>:
  562. 8004814: b570 push {r4, r5, r6, lr}
  563. 8004816: f04f 0cff mov.w ip, #255 ; 0xff
  564. 800481a: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  565. 800481e: ea1c 5411 ands.w r4, ip, r1, lsr #20
  566. 8004822: bf1d ittte ne
  567. 8004824: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  568. 8004828: ea94 0f0c teqne r4, ip
  569. 800482c: ea95 0f0c teqne r5, ip
  570. 8004830: f000 f8a7 bleq 8004982 <__aeabi_ddiv+0x16e>
  571. 8004834: eba4 0405 sub.w r4, r4, r5
  572. 8004838: ea81 0e03 eor.w lr, r1, r3
  573. 800483c: ea52 3503 orrs.w r5, r2, r3, lsl #12
  574. 8004840: ea4f 3101 mov.w r1, r1, lsl #12
  575. 8004844: f000 8088 beq.w 8004958 <__aeabi_ddiv+0x144>
  576. 8004848: ea4f 3303 mov.w r3, r3, lsl #12
  577. 800484c: f04f 5580 mov.w r5, #268435456 ; 0x10000000
  578. 8004850: ea45 1313 orr.w r3, r5, r3, lsr #4
  579. 8004854: ea43 6312 orr.w r3, r3, r2, lsr #24
  580. 8004858: ea4f 2202 mov.w r2, r2, lsl #8
  581. 800485c: ea45 1511 orr.w r5, r5, r1, lsr #4
  582. 8004860: ea45 6510 orr.w r5, r5, r0, lsr #24
  583. 8004864: ea4f 2600 mov.w r6, r0, lsl #8
  584. 8004868: f00e 4100 and.w r1, lr, #2147483648 ; 0x80000000
  585. 800486c: 429d cmp r5, r3
  586. 800486e: bf08 it eq
  587. 8004870: 4296 cmpeq r6, r2
  588. 8004872: f144 04fd adc.w r4, r4, #253 ; 0xfd
  589. 8004876: f504 7440 add.w r4, r4, #768 ; 0x300
  590. 800487a: d202 bcs.n 8004882 <__aeabi_ddiv+0x6e>
  591. 800487c: 085b lsrs r3, r3, #1
  592. 800487e: ea4f 0232 mov.w r2, r2, rrx
  593. 8004882: 1ab6 subs r6, r6, r2
  594. 8004884: eb65 0503 sbc.w r5, r5, r3
  595. 8004888: 085b lsrs r3, r3, #1
  596. 800488a: ea4f 0232 mov.w r2, r2, rrx
  597. 800488e: f44f 1080 mov.w r0, #1048576 ; 0x100000
  598. 8004892: f44f 2c00 mov.w ip, #524288 ; 0x80000
  599. 8004896: ebb6 0e02 subs.w lr, r6, r2
  600. 800489a: eb75 0e03 sbcs.w lr, r5, r3
  601. 800489e: bf22 ittt cs
  602. 80048a0: 1ab6 subcs r6, r6, r2
  603. 80048a2: 4675 movcs r5, lr
  604. 80048a4: ea40 000c orrcs.w r0, r0, ip
  605. 80048a8: 085b lsrs r3, r3, #1
  606. 80048aa: ea4f 0232 mov.w r2, r2, rrx
  607. 80048ae: ebb6 0e02 subs.w lr, r6, r2
  608. 80048b2: eb75 0e03 sbcs.w lr, r5, r3
  609. 80048b6: bf22 ittt cs
  610. 80048b8: 1ab6 subcs r6, r6, r2
  611. 80048ba: 4675 movcs r5, lr
  612. 80048bc: ea40 005c orrcs.w r0, r0, ip, lsr #1
  613. 80048c0: 085b lsrs r3, r3, #1
  614. 80048c2: ea4f 0232 mov.w r2, r2, rrx
  615. 80048c6: ebb6 0e02 subs.w lr, r6, r2
  616. 80048ca: eb75 0e03 sbcs.w lr, r5, r3
  617. 80048ce: bf22 ittt cs
  618. 80048d0: 1ab6 subcs r6, r6, r2
  619. 80048d2: 4675 movcs r5, lr
  620. 80048d4: ea40 009c orrcs.w r0, r0, ip, lsr #2
  621. 80048d8: 085b lsrs r3, r3, #1
  622. 80048da: ea4f 0232 mov.w r2, r2, rrx
  623. 80048de: ebb6 0e02 subs.w lr, r6, r2
  624. 80048e2: eb75 0e03 sbcs.w lr, r5, r3
  625. 80048e6: bf22 ittt cs
  626. 80048e8: 1ab6 subcs r6, r6, r2
  627. 80048ea: 4675 movcs r5, lr
  628. 80048ec: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  629. 80048f0: ea55 0e06 orrs.w lr, r5, r6
  630. 80048f4: d018 beq.n 8004928 <__aeabi_ddiv+0x114>
  631. 80048f6: ea4f 1505 mov.w r5, r5, lsl #4
  632. 80048fa: ea45 7516 orr.w r5, r5, r6, lsr #28
  633. 80048fe: ea4f 1606 mov.w r6, r6, lsl #4
  634. 8004902: ea4f 03c3 mov.w r3, r3, lsl #3
  635. 8004906: ea43 7352 orr.w r3, r3, r2, lsr #29
  636. 800490a: ea4f 02c2 mov.w r2, r2, lsl #3
  637. 800490e: ea5f 1c1c movs.w ip, ip, lsr #4
  638. 8004912: d1c0 bne.n 8004896 <__aeabi_ddiv+0x82>
  639. 8004914: f411 1f80 tst.w r1, #1048576 ; 0x100000
  640. 8004918: d10b bne.n 8004932 <__aeabi_ddiv+0x11e>
  641. 800491a: ea41 0100 orr.w r1, r1, r0
  642. 800491e: f04f 0000 mov.w r0, #0
  643. 8004922: f04f 4c00 mov.w ip, #2147483648 ; 0x80000000
  644. 8004926: e7b6 b.n 8004896 <__aeabi_ddiv+0x82>
  645. 8004928: f411 1f80 tst.w r1, #1048576 ; 0x100000
  646. 800492c: bf04 itt eq
  647. 800492e: 4301 orreq r1, r0
  648. 8004930: 2000 moveq r0, #0
  649. 8004932: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  650. 8004936: bf88 it hi
  651. 8004938: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  652. 800493c: f63f aeaf bhi.w 800469e <__aeabi_dmul+0xde>
  653. 8004940: ebb5 0c03 subs.w ip, r5, r3
  654. 8004944: bf04 itt eq
  655. 8004946: ebb6 0c02 subseq.w ip, r6, r2
  656. 800494a: ea5f 0c50 movseq.w ip, r0, lsr #1
  657. 800494e: f150 0000 adcs.w r0, r0, #0
  658. 8004952: eb41 5104 adc.w r1, r1, r4, lsl #20
  659. 8004956: bd70 pop {r4, r5, r6, pc}
  660. 8004958: f00e 4e00 and.w lr, lr, #2147483648 ; 0x80000000
  661. 800495c: ea4e 3111 orr.w r1, lr, r1, lsr #12
  662. 8004960: eb14 045c adds.w r4, r4, ip, lsr #1
  663. 8004964: bfc2 ittt gt
  664. 8004966: ebd4 050c rsbsgt r5, r4, ip
  665. 800496a: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  666. 800496e: bd70 popgt {r4, r5, r6, pc}
  667. 8004970: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  668. 8004974: f04f 0e00 mov.w lr, #0
  669. 8004978: 3c01 subs r4, #1
  670. 800497a: e690 b.n 800469e <__aeabi_dmul+0xde>
  671. 800497c: ea45 0e06 orr.w lr, r5, r6
  672. 8004980: e68d b.n 800469e <__aeabi_dmul+0xde>
  673. 8004982: ea0c 5513 and.w r5, ip, r3, lsr #20
  674. 8004986: ea94 0f0c teq r4, ip
  675. 800498a: bf08 it eq
  676. 800498c: ea95 0f0c teqeq r5, ip
  677. 8004990: f43f af3b beq.w 800480a <__aeabi_dmul+0x24a>
  678. 8004994: ea94 0f0c teq r4, ip
  679. 8004998: d10a bne.n 80049b0 <__aeabi_ddiv+0x19c>
  680. 800499a: ea50 3401 orrs.w r4, r0, r1, lsl #12
  681. 800499e: f47f af34 bne.w 800480a <__aeabi_dmul+0x24a>
  682. 80049a2: ea95 0f0c teq r5, ip
  683. 80049a6: f47f af25 bne.w 80047f4 <__aeabi_dmul+0x234>
  684. 80049aa: 4610 mov r0, r2
  685. 80049ac: 4619 mov r1, r3
  686. 80049ae: e72c b.n 800480a <__aeabi_dmul+0x24a>
  687. 80049b0: ea95 0f0c teq r5, ip
  688. 80049b4: d106 bne.n 80049c4 <__aeabi_ddiv+0x1b0>
  689. 80049b6: ea52 3503 orrs.w r5, r2, r3, lsl #12
  690. 80049ba: f43f aefd beq.w 80047b8 <__aeabi_dmul+0x1f8>
  691. 80049be: 4610 mov r0, r2
  692. 80049c0: 4619 mov r1, r3
  693. 80049c2: e722 b.n 800480a <__aeabi_dmul+0x24a>
  694. 80049c4: ea50 0641 orrs.w r6, r0, r1, lsl #1
  695. 80049c8: bf18 it ne
  696. 80049ca: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  697. 80049ce: f47f aec5 bne.w 800475c <__aeabi_dmul+0x19c>
  698. 80049d2: ea50 0441 orrs.w r4, r0, r1, lsl #1
  699. 80049d6: f47f af0d bne.w 80047f4 <__aeabi_dmul+0x234>
  700. 80049da: ea52 0543 orrs.w r5, r2, r3, lsl #1
  701. 80049de: f47f aeeb bne.w 80047b8 <__aeabi_dmul+0x1f8>
  702. 80049e2: e712 b.n 800480a <__aeabi_dmul+0x24a>
  703. 080049e4 <__gedf2>:
  704. 80049e4: f04f 3cff mov.w ip, #4294967295
  705. 80049e8: e006 b.n 80049f8 <__cmpdf2+0x4>
  706. 80049ea: bf00 nop
  707. 080049ec <__ledf2>:
  708. 80049ec: f04f 0c01 mov.w ip, #1
  709. 80049f0: e002 b.n 80049f8 <__cmpdf2+0x4>
  710. 80049f2: bf00 nop
  711. 080049f4 <__cmpdf2>:
  712. 80049f4: f04f 0c01 mov.w ip, #1
  713. 80049f8: f84d cd04 str.w ip, [sp, #-4]!
  714. 80049fc: ea4f 0c41 mov.w ip, r1, lsl #1
  715. 8004a00: ea7f 5c6c mvns.w ip, ip, asr #21
  716. 8004a04: ea4f 0c43 mov.w ip, r3, lsl #1
  717. 8004a08: bf18 it ne
  718. 8004a0a: ea7f 5c6c mvnsne.w ip, ip, asr #21
  719. 8004a0e: d01b beq.n 8004a48 <__cmpdf2+0x54>
  720. 8004a10: b001 add sp, #4
  721. 8004a12: ea50 0c41 orrs.w ip, r0, r1, lsl #1
  722. 8004a16: bf0c ite eq
  723. 8004a18: ea52 0c43 orrseq.w ip, r2, r3, lsl #1
  724. 8004a1c: ea91 0f03 teqne r1, r3
  725. 8004a20: bf02 ittt eq
  726. 8004a22: ea90 0f02 teqeq r0, r2
  727. 8004a26: 2000 moveq r0, #0
  728. 8004a28: 4770 bxeq lr
  729. 8004a2a: f110 0f00 cmn.w r0, #0
  730. 8004a2e: ea91 0f03 teq r1, r3
  731. 8004a32: bf58 it pl
  732. 8004a34: 4299 cmppl r1, r3
  733. 8004a36: bf08 it eq
  734. 8004a38: 4290 cmpeq r0, r2
  735. 8004a3a: bf2c ite cs
  736. 8004a3c: 17d8 asrcs r0, r3, #31
  737. 8004a3e: ea6f 70e3 mvncc.w r0, r3, asr #31
  738. 8004a42: f040 0001 orr.w r0, r0, #1
  739. 8004a46: 4770 bx lr
  740. 8004a48: ea4f 0c41 mov.w ip, r1, lsl #1
  741. 8004a4c: ea7f 5c6c mvns.w ip, ip, asr #21
  742. 8004a50: d102 bne.n 8004a58 <__cmpdf2+0x64>
  743. 8004a52: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  744. 8004a56: d107 bne.n 8004a68 <__cmpdf2+0x74>
  745. 8004a58: ea4f 0c43 mov.w ip, r3, lsl #1
  746. 8004a5c: ea7f 5c6c mvns.w ip, ip, asr #21
  747. 8004a60: d1d6 bne.n 8004a10 <__cmpdf2+0x1c>
  748. 8004a62: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  749. 8004a66: d0d3 beq.n 8004a10 <__cmpdf2+0x1c>
  750. 8004a68: f85d 0b04 ldr.w r0, [sp], #4
  751. 8004a6c: 4770 bx lr
  752. 8004a6e: bf00 nop
  753. 08004a70 <__aeabi_cdrcmple>:
  754. 8004a70: 4684 mov ip, r0
  755. 8004a72: 4610 mov r0, r2
  756. 8004a74: 4662 mov r2, ip
  757. 8004a76: 468c mov ip, r1
  758. 8004a78: 4619 mov r1, r3
  759. 8004a7a: 4663 mov r3, ip
  760. 8004a7c: e000 b.n 8004a80 <__aeabi_cdcmpeq>
  761. 8004a7e: bf00 nop
  762. 08004a80 <__aeabi_cdcmpeq>:
  763. 8004a80: b501 push {r0, lr}
  764. 8004a82: f7ff ffb7 bl 80049f4 <__cmpdf2>
  765. 8004a86: 2800 cmp r0, #0
  766. 8004a88: bf48 it mi
  767. 8004a8a: f110 0f00 cmnmi.w r0, #0
  768. 8004a8e: bd01 pop {r0, pc}
  769. 08004a90 <__aeabi_dcmpeq>:
  770. 8004a90: f84d ed08 str.w lr, [sp, #-8]!
  771. 8004a94: f7ff fff4 bl 8004a80 <__aeabi_cdcmpeq>
  772. 8004a98: bf0c ite eq
  773. 8004a9a: 2001 moveq r0, #1
  774. 8004a9c: 2000 movne r0, #0
  775. 8004a9e: f85d fb08 ldr.w pc, [sp], #8
  776. 8004aa2: bf00 nop
  777. 08004aa4 <__aeabi_dcmplt>:
  778. 8004aa4: f84d ed08 str.w lr, [sp, #-8]!
  779. 8004aa8: f7ff ffea bl 8004a80 <__aeabi_cdcmpeq>
  780. 8004aac: bf34 ite cc
  781. 8004aae: 2001 movcc r0, #1
  782. 8004ab0: 2000 movcs r0, #0
  783. 8004ab2: f85d fb08 ldr.w pc, [sp], #8
  784. 8004ab6: bf00 nop
  785. 08004ab8 <__aeabi_dcmple>:
  786. 8004ab8: f84d ed08 str.w lr, [sp, #-8]!
  787. 8004abc: f7ff ffe0 bl 8004a80 <__aeabi_cdcmpeq>
  788. 8004ac0: bf94 ite ls
  789. 8004ac2: 2001 movls r0, #1
  790. 8004ac4: 2000 movhi r0, #0
  791. 8004ac6: f85d fb08 ldr.w pc, [sp], #8
  792. 8004aca: bf00 nop
  793. 08004acc <__aeabi_dcmpge>:
  794. 8004acc: f84d ed08 str.w lr, [sp, #-8]!
  795. 8004ad0: f7ff ffce bl 8004a70 <__aeabi_cdrcmple>
  796. 8004ad4: bf94 ite ls
  797. 8004ad6: 2001 movls r0, #1
  798. 8004ad8: 2000 movhi r0, #0
  799. 8004ada: f85d fb08 ldr.w pc, [sp], #8
  800. 8004ade: bf00 nop
  801. 08004ae0 <__aeabi_dcmpgt>:
  802. 8004ae0: f84d ed08 str.w lr, [sp, #-8]!
  803. 8004ae4: f7ff ffc4 bl 8004a70 <__aeabi_cdrcmple>
  804. 8004ae8: bf34 ite cc
  805. 8004aea: 2001 movcc r0, #1
  806. 8004aec: 2000 movcs r0, #0
  807. 8004aee: f85d fb08 ldr.w pc, [sp], #8
  808. 8004af2: bf00 nop
  809. 08004af4 <__aeabi_dcmpun>:
  810. 8004af4: ea4f 0c41 mov.w ip, r1, lsl #1
  811. 8004af8: ea7f 5c6c mvns.w ip, ip, asr #21
  812. 8004afc: d102 bne.n 8004b04 <__aeabi_dcmpun+0x10>
  813. 8004afe: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  814. 8004b02: d10a bne.n 8004b1a <__aeabi_dcmpun+0x26>
  815. 8004b04: ea4f 0c43 mov.w ip, r3, lsl #1
  816. 8004b08: ea7f 5c6c mvns.w ip, ip, asr #21
  817. 8004b0c: d102 bne.n 8004b14 <__aeabi_dcmpun+0x20>
  818. 8004b0e: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  819. 8004b12: d102 bne.n 8004b1a <__aeabi_dcmpun+0x26>
  820. 8004b14: f04f 0000 mov.w r0, #0
  821. 8004b18: 4770 bx lr
  822. 8004b1a: f04f 0001 mov.w r0, #1
  823. 8004b1e: 4770 bx lr
  824. 08004b20 <__aeabi_d2iz>:
  825. 8004b20: ea4f 0241 mov.w r2, r1, lsl #1
  826. 8004b24: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  827. 8004b28: d215 bcs.n 8004b56 <__aeabi_d2iz+0x36>
  828. 8004b2a: d511 bpl.n 8004b50 <__aeabi_d2iz+0x30>
  829. 8004b2c: f46f 7378 mvn.w r3, #992 ; 0x3e0
  830. 8004b30: ebb3 5262 subs.w r2, r3, r2, asr #21
  831. 8004b34: d912 bls.n 8004b5c <__aeabi_d2iz+0x3c>
  832. 8004b36: ea4f 23c1 mov.w r3, r1, lsl #11
  833. 8004b3a: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  834. 8004b3e: ea43 5350 orr.w r3, r3, r0, lsr #21
  835. 8004b42: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  836. 8004b46: fa23 f002 lsr.w r0, r3, r2
  837. 8004b4a: bf18 it ne
  838. 8004b4c: 4240 negne r0, r0
  839. 8004b4e: 4770 bx lr
  840. 8004b50: f04f 0000 mov.w r0, #0
  841. 8004b54: 4770 bx lr
  842. 8004b56: ea50 3001 orrs.w r0, r0, r1, lsl #12
  843. 8004b5a: d105 bne.n 8004b68 <__aeabi_d2iz+0x48>
  844. 8004b5c: f011 4000 ands.w r0, r1, #2147483648 ; 0x80000000
  845. 8004b60: bf08 it eq
  846. 8004b62: f06f 4000 mvneq.w r0, #2147483648 ; 0x80000000
  847. 8004b66: 4770 bx lr
  848. 8004b68: f04f 0000 mov.w r0, #0
  849. 8004b6c: 4770 bx lr
  850. 8004b6e: bf00 nop
  851. 08004b70 <__aeabi_d2uiz>:
  852. 8004b70: 004a lsls r2, r1, #1
  853. 8004b72: d211 bcs.n 8004b98 <__aeabi_d2uiz+0x28>
  854. 8004b74: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  855. 8004b78: d211 bcs.n 8004b9e <__aeabi_d2uiz+0x2e>
  856. 8004b7a: d50d bpl.n 8004b98 <__aeabi_d2uiz+0x28>
  857. 8004b7c: f46f 7378 mvn.w r3, #992 ; 0x3e0
  858. 8004b80: ebb3 5262 subs.w r2, r3, r2, asr #21
  859. 8004b84: d40e bmi.n 8004ba4 <__aeabi_d2uiz+0x34>
  860. 8004b86: ea4f 23c1 mov.w r3, r1, lsl #11
  861. 8004b8a: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  862. 8004b8e: ea43 5350 orr.w r3, r3, r0, lsr #21
  863. 8004b92: fa23 f002 lsr.w r0, r3, r2
  864. 8004b96: 4770 bx lr
  865. 8004b98: f04f 0000 mov.w r0, #0
  866. 8004b9c: 4770 bx lr
  867. 8004b9e: ea50 3001 orrs.w r0, r0, r1, lsl #12
  868. 8004ba2: d102 bne.n 8004baa <__aeabi_d2uiz+0x3a>
  869. 8004ba4: f04f 30ff mov.w r0, #4294967295
  870. 8004ba8: 4770 bx lr
  871. 8004baa: f04f 0000 mov.w r0, #0
  872. 8004bae: 4770 bx lr
  873. 08004bb0 <__aeabi_d2f>:
  874. 8004bb0: ea4f 0241 mov.w r2, r1, lsl #1
  875. 8004bb4: f1b2 43e0 subs.w r3, r2, #1879048192 ; 0x70000000
  876. 8004bb8: bf24 itt cs
  877. 8004bba: f5b3 1c00 subscs.w ip, r3, #2097152 ; 0x200000
  878. 8004bbe: f1dc 5cfe rsbscs ip, ip, #532676608 ; 0x1fc00000
  879. 8004bc2: d90d bls.n 8004be0 <__aeabi_d2f+0x30>
  880. 8004bc4: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  881. 8004bc8: ea4f 02c0 mov.w r2, r0, lsl #3
  882. 8004bcc: ea4c 7050 orr.w r0, ip, r0, lsr #29
  883. 8004bd0: f1b2 4f00 cmp.w r2, #2147483648 ; 0x80000000
  884. 8004bd4: eb40 0083 adc.w r0, r0, r3, lsl #2
  885. 8004bd8: bf08 it eq
  886. 8004bda: f020 0001 biceq.w r0, r0, #1
  887. 8004bde: 4770 bx lr
  888. 8004be0: f011 4f80 tst.w r1, #1073741824 ; 0x40000000
  889. 8004be4: d121 bne.n 8004c2a <__aeabi_d2f+0x7a>
  890. 8004be6: f113 7238 adds.w r2, r3, #48234496 ; 0x2e00000
  891. 8004bea: bfbc itt lt
  892. 8004bec: f001 4000 andlt.w r0, r1, #2147483648 ; 0x80000000
  893. 8004bf0: 4770 bxlt lr
  894. 8004bf2: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  895. 8004bf6: ea4f 5252 mov.w r2, r2, lsr #21
  896. 8004bfa: f1c2 0218 rsb r2, r2, #24
  897. 8004bfe: f1c2 0c20 rsb ip, r2, #32
  898. 8004c02: fa10 f30c lsls.w r3, r0, ip
  899. 8004c06: fa20 f002 lsr.w r0, r0, r2
  900. 8004c0a: bf18 it ne
  901. 8004c0c: f040 0001 orrne.w r0, r0, #1
  902. 8004c10: ea4f 23c1 mov.w r3, r1, lsl #11
  903. 8004c14: ea4f 23d3 mov.w r3, r3, lsr #11
  904. 8004c18: fa03 fc0c lsl.w ip, r3, ip
  905. 8004c1c: ea40 000c orr.w r0, r0, ip
  906. 8004c20: fa23 f302 lsr.w r3, r3, r2
  907. 8004c24: ea4f 0343 mov.w r3, r3, lsl #1
  908. 8004c28: e7cc b.n 8004bc4 <__aeabi_d2f+0x14>
  909. 8004c2a: ea7f 5362 mvns.w r3, r2, asr #21
  910. 8004c2e: d107 bne.n 8004c40 <__aeabi_d2f+0x90>
  911. 8004c30: ea50 3301 orrs.w r3, r0, r1, lsl #12
  912. 8004c34: bf1e ittt ne
  913. 8004c36: f04f 40fe movne.w r0, #2130706432 ; 0x7f000000
  914. 8004c3a: f440 0040 orrne.w r0, r0, #12582912 ; 0xc00000
  915. 8004c3e: 4770 bxne lr
  916. 8004c40: f001 4000 and.w r0, r1, #2147483648 ; 0x80000000
  917. 8004c44: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  918. 8004c48: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  919. 8004c4c: 4770 bx lr
  920. 8004c4e: bf00 nop
  921. 08004c50 <__aeabi_frsub>:
  922. 8004c50: f080 4000 eor.w r0, r0, #2147483648 ; 0x80000000
  923. 8004c54: e002 b.n 8004c5c <__addsf3>
  924. 8004c56: bf00 nop
  925. 08004c58 <__aeabi_fsub>:
  926. 8004c58: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  927. 08004c5c <__addsf3>:
  928. 8004c5c: 0042 lsls r2, r0, #1
  929. 8004c5e: bf1f itttt ne
  930. 8004c60: ea5f 0341 movsne.w r3, r1, lsl #1
  931. 8004c64: ea92 0f03 teqne r2, r3
  932. 8004c68: ea7f 6c22 mvnsne.w ip, r2, asr #24
  933. 8004c6c: ea7f 6c23 mvnsne.w ip, r3, asr #24
  934. 8004c70: d06a beq.n 8004d48 <__addsf3+0xec>
  935. 8004c72: ea4f 6212 mov.w r2, r2, lsr #24
  936. 8004c76: ebd2 6313 rsbs r3, r2, r3, lsr #24
  937. 8004c7a: bfc1 itttt gt
  938. 8004c7c: 18d2 addgt r2, r2, r3
  939. 8004c7e: 4041 eorgt r1, r0
  940. 8004c80: 4048 eorgt r0, r1
  941. 8004c82: 4041 eorgt r1, r0
  942. 8004c84: bfb8 it lt
  943. 8004c86: 425b neglt r3, r3
  944. 8004c88: 2b19 cmp r3, #25
  945. 8004c8a: bf88 it hi
  946. 8004c8c: 4770 bxhi lr
  947. 8004c8e: f010 4f00 tst.w r0, #2147483648 ; 0x80000000
  948. 8004c92: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  949. 8004c96: f020 407f bic.w r0, r0, #4278190080 ; 0xff000000
  950. 8004c9a: bf18 it ne
  951. 8004c9c: 4240 negne r0, r0
  952. 8004c9e: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  953. 8004ca2: f441 0100 orr.w r1, r1, #8388608 ; 0x800000
  954. 8004ca6: f021 417f bic.w r1, r1, #4278190080 ; 0xff000000
  955. 8004caa: bf18 it ne
  956. 8004cac: 4249 negne r1, r1
  957. 8004cae: ea92 0f03 teq r2, r3
  958. 8004cb2: d03f beq.n 8004d34 <__addsf3+0xd8>
  959. 8004cb4: f1a2 0201 sub.w r2, r2, #1
  960. 8004cb8: fa41 fc03 asr.w ip, r1, r3
  961. 8004cbc: eb10 000c adds.w r0, r0, ip
  962. 8004cc0: f1c3 0320 rsb r3, r3, #32
  963. 8004cc4: fa01 f103 lsl.w r1, r1, r3
  964. 8004cc8: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  965. 8004ccc: d502 bpl.n 8004cd4 <__addsf3+0x78>
  966. 8004cce: 4249 negs r1, r1
  967. 8004cd0: eb60 0040 sbc.w r0, r0, r0, lsl #1
  968. 8004cd4: f5b0 0f00 cmp.w r0, #8388608 ; 0x800000
  969. 8004cd8: d313 bcc.n 8004d02 <__addsf3+0xa6>
  970. 8004cda: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  971. 8004cde: d306 bcc.n 8004cee <__addsf3+0x92>
  972. 8004ce0: 0840 lsrs r0, r0, #1
  973. 8004ce2: ea4f 0131 mov.w r1, r1, rrx
  974. 8004ce6: f102 0201 add.w r2, r2, #1
  975. 8004cea: 2afe cmp r2, #254 ; 0xfe
  976. 8004cec: d251 bcs.n 8004d92 <__addsf3+0x136>
  977. 8004cee: f1b1 4f00 cmp.w r1, #2147483648 ; 0x80000000
  978. 8004cf2: eb40 50c2 adc.w r0, r0, r2, lsl #23
  979. 8004cf6: bf08 it eq
  980. 8004cf8: f020 0001 biceq.w r0, r0, #1
  981. 8004cfc: ea40 0003 orr.w r0, r0, r3
  982. 8004d00: 4770 bx lr
  983. 8004d02: 0049 lsls r1, r1, #1
  984. 8004d04: eb40 0000 adc.w r0, r0, r0
  985. 8004d08: f410 0f00 tst.w r0, #8388608 ; 0x800000
  986. 8004d0c: f1a2 0201 sub.w r2, r2, #1
  987. 8004d10: d1ed bne.n 8004cee <__addsf3+0x92>
  988. 8004d12: fab0 fc80 clz ip, r0
  989. 8004d16: f1ac 0c08 sub.w ip, ip, #8
  990. 8004d1a: ebb2 020c subs.w r2, r2, ip
  991. 8004d1e: fa00 f00c lsl.w r0, r0, ip
  992. 8004d22: bfaa itet ge
  993. 8004d24: eb00 50c2 addge.w r0, r0, r2, lsl #23
  994. 8004d28: 4252 neglt r2, r2
  995. 8004d2a: 4318 orrge r0, r3
  996. 8004d2c: bfbc itt lt
  997. 8004d2e: 40d0 lsrlt r0, r2
  998. 8004d30: 4318 orrlt r0, r3
  999. 8004d32: 4770 bx lr
  1000. 8004d34: f092 0f00 teq r2, #0
  1001. 8004d38: f481 0100 eor.w r1, r1, #8388608 ; 0x800000
  1002. 8004d3c: bf06 itte eq
  1003. 8004d3e: f480 0000 eoreq.w r0, r0, #8388608 ; 0x800000
  1004. 8004d42: 3201 addeq r2, #1
  1005. 8004d44: 3b01 subne r3, #1
  1006. 8004d46: e7b5 b.n 8004cb4 <__addsf3+0x58>
  1007. 8004d48: ea4f 0341 mov.w r3, r1, lsl #1
  1008. 8004d4c: ea7f 6c22 mvns.w ip, r2, asr #24
  1009. 8004d50: bf18 it ne
  1010. 8004d52: ea7f 6c23 mvnsne.w ip, r3, asr #24
  1011. 8004d56: d021 beq.n 8004d9c <__addsf3+0x140>
  1012. 8004d58: ea92 0f03 teq r2, r3
  1013. 8004d5c: d004 beq.n 8004d68 <__addsf3+0x10c>
  1014. 8004d5e: f092 0f00 teq r2, #0
  1015. 8004d62: bf08 it eq
  1016. 8004d64: 4608 moveq r0, r1
  1017. 8004d66: 4770 bx lr
  1018. 8004d68: ea90 0f01 teq r0, r1
  1019. 8004d6c: bf1c itt ne
  1020. 8004d6e: 2000 movne r0, #0
  1021. 8004d70: 4770 bxne lr
  1022. 8004d72: f012 4f7f tst.w r2, #4278190080 ; 0xff000000
  1023. 8004d76: d104 bne.n 8004d82 <__addsf3+0x126>
  1024. 8004d78: 0040 lsls r0, r0, #1
  1025. 8004d7a: bf28 it cs
  1026. 8004d7c: f040 4000 orrcs.w r0, r0, #2147483648 ; 0x80000000
  1027. 8004d80: 4770 bx lr
  1028. 8004d82: f112 7200 adds.w r2, r2, #33554432 ; 0x2000000
  1029. 8004d86: bf3c itt cc
  1030. 8004d88: f500 0000 addcc.w r0, r0, #8388608 ; 0x800000
  1031. 8004d8c: 4770 bxcc lr
  1032. 8004d8e: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  1033. 8004d92: f043 40fe orr.w r0, r3, #2130706432 ; 0x7f000000
  1034. 8004d96: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1035. 8004d9a: 4770 bx lr
  1036. 8004d9c: ea7f 6222 mvns.w r2, r2, asr #24
  1037. 8004da0: bf16 itet ne
  1038. 8004da2: 4608 movne r0, r1
  1039. 8004da4: ea7f 6323 mvnseq.w r3, r3, asr #24
  1040. 8004da8: 4601 movne r1, r0
  1041. 8004daa: 0242 lsls r2, r0, #9
  1042. 8004dac: bf06 itte eq
  1043. 8004dae: ea5f 2341 movseq.w r3, r1, lsl #9
  1044. 8004db2: ea90 0f01 teqeq r0, r1
  1045. 8004db6: f440 0080 orrne.w r0, r0, #4194304 ; 0x400000
  1046. 8004dba: 4770 bx lr
  1047. 08004dbc <__aeabi_ui2f>:
  1048. 8004dbc: f04f 0300 mov.w r3, #0
  1049. 8004dc0: e004 b.n 8004dcc <__aeabi_i2f+0x8>
  1050. 8004dc2: bf00 nop
  1051. 08004dc4 <__aeabi_i2f>:
  1052. 8004dc4: f010 4300 ands.w r3, r0, #2147483648 ; 0x80000000
  1053. 8004dc8: bf48 it mi
  1054. 8004dca: 4240 negmi r0, r0
  1055. 8004dcc: ea5f 0c00 movs.w ip, r0
  1056. 8004dd0: bf08 it eq
  1057. 8004dd2: 4770 bxeq lr
  1058. 8004dd4: f043 4396 orr.w r3, r3, #1258291200 ; 0x4b000000
  1059. 8004dd8: 4601 mov r1, r0
  1060. 8004dda: f04f 0000 mov.w r0, #0
  1061. 8004dde: e01c b.n 8004e1a <__aeabi_l2f+0x2a>
  1062. 08004de0 <__aeabi_ul2f>:
  1063. 8004de0: ea50 0201 orrs.w r2, r0, r1
  1064. 8004de4: bf08 it eq
  1065. 8004de6: 4770 bxeq lr
  1066. 8004de8: f04f 0300 mov.w r3, #0
  1067. 8004dec: e00a b.n 8004e04 <__aeabi_l2f+0x14>
  1068. 8004dee: bf00 nop
  1069. 08004df0 <__aeabi_l2f>:
  1070. 8004df0: ea50 0201 orrs.w r2, r0, r1
  1071. 8004df4: bf08 it eq
  1072. 8004df6: 4770 bxeq lr
  1073. 8004df8: f011 4300 ands.w r3, r1, #2147483648 ; 0x80000000
  1074. 8004dfc: d502 bpl.n 8004e04 <__aeabi_l2f+0x14>
  1075. 8004dfe: 4240 negs r0, r0
  1076. 8004e00: eb61 0141 sbc.w r1, r1, r1, lsl #1
  1077. 8004e04: ea5f 0c01 movs.w ip, r1
  1078. 8004e08: bf02 ittt eq
  1079. 8004e0a: 4684 moveq ip, r0
  1080. 8004e0c: 4601 moveq r1, r0
  1081. 8004e0e: 2000 moveq r0, #0
  1082. 8004e10: f043 43b6 orr.w r3, r3, #1526726656 ; 0x5b000000
  1083. 8004e14: bf08 it eq
  1084. 8004e16: f1a3 5380 subeq.w r3, r3, #268435456 ; 0x10000000
  1085. 8004e1a: f5a3 0300 sub.w r3, r3, #8388608 ; 0x800000
  1086. 8004e1e: fabc f28c clz r2, ip
  1087. 8004e22: 3a08 subs r2, #8
  1088. 8004e24: eba3 53c2 sub.w r3, r3, r2, lsl #23
  1089. 8004e28: db10 blt.n 8004e4c <__aeabi_l2f+0x5c>
  1090. 8004e2a: fa01 fc02 lsl.w ip, r1, r2
  1091. 8004e2e: 4463 add r3, ip
  1092. 8004e30: fa00 fc02 lsl.w ip, r0, r2
  1093. 8004e34: f1c2 0220 rsb r2, r2, #32
  1094. 8004e38: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  1095. 8004e3c: fa20 f202 lsr.w r2, r0, r2
  1096. 8004e40: eb43 0002 adc.w r0, r3, r2
  1097. 8004e44: bf08 it eq
  1098. 8004e46: f020 0001 biceq.w r0, r0, #1
  1099. 8004e4a: 4770 bx lr
  1100. 8004e4c: f102 0220 add.w r2, r2, #32
  1101. 8004e50: fa01 fc02 lsl.w ip, r1, r2
  1102. 8004e54: f1c2 0220 rsb r2, r2, #32
  1103. 8004e58: ea50 004c orrs.w r0, r0, ip, lsl #1
  1104. 8004e5c: fa21 f202 lsr.w r2, r1, r2
  1105. 8004e60: eb43 0002 adc.w r0, r3, r2
  1106. 8004e64: bf08 it eq
  1107. 8004e66: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1108. 8004e6a: 4770 bx lr
  1109. 08004e6c <__aeabi_fmul>:
  1110. 8004e6c: f04f 0cff mov.w ip, #255 ; 0xff
  1111. 8004e70: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1112. 8004e74: bf1e ittt ne
  1113. 8004e76: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1114. 8004e7a: ea92 0f0c teqne r2, ip
  1115. 8004e7e: ea93 0f0c teqne r3, ip
  1116. 8004e82: d06f beq.n 8004f64 <__aeabi_fmul+0xf8>
  1117. 8004e84: 441a add r2, r3
  1118. 8004e86: ea80 0c01 eor.w ip, r0, r1
  1119. 8004e8a: 0240 lsls r0, r0, #9
  1120. 8004e8c: bf18 it ne
  1121. 8004e8e: ea5f 2141 movsne.w r1, r1, lsl #9
  1122. 8004e92: d01e beq.n 8004ed2 <__aeabi_fmul+0x66>
  1123. 8004e94: f04f 6300 mov.w r3, #134217728 ; 0x8000000
  1124. 8004e98: ea43 1050 orr.w r0, r3, r0, lsr #5
  1125. 8004e9c: ea43 1151 orr.w r1, r3, r1, lsr #5
  1126. 8004ea0: fba0 3101 umull r3, r1, r0, r1
  1127. 8004ea4: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1128. 8004ea8: f5b1 0f00 cmp.w r1, #8388608 ; 0x800000
  1129. 8004eac: bf3e ittt cc
  1130. 8004eae: 0049 lslcc r1, r1, #1
  1131. 8004eb0: ea41 71d3 orrcc.w r1, r1, r3, lsr #31
  1132. 8004eb4: 005b lslcc r3, r3, #1
  1133. 8004eb6: ea40 0001 orr.w r0, r0, r1
  1134. 8004eba: f162 027f sbc.w r2, r2, #127 ; 0x7f
  1135. 8004ebe: 2afd cmp r2, #253 ; 0xfd
  1136. 8004ec0: d81d bhi.n 8004efe <__aeabi_fmul+0x92>
  1137. 8004ec2: f1b3 4f00 cmp.w r3, #2147483648 ; 0x80000000
  1138. 8004ec6: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1139. 8004eca: bf08 it eq
  1140. 8004ecc: f020 0001 biceq.w r0, r0, #1
  1141. 8004ed0: 4770 bx lr
  1142. 8004ed2: f090 0f00 teq r0, #0
  1143. 8004ed6: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1144. 8004eda: bf08 it eq
  1145. 8004edc: 0249 lsleq r1, r1, #9
  1146. 8004ede: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1147. 8004ee2: ea40 2051 orr.w r0, r0, r1, lsr #9
  1148. 8004ee6: 3a7f subs r2, #127 ; 0x7f
  1149. 8004ee8: bfc2 ittt gt
  1150. 8004eea: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1151. 8004eee: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1152. 8004ef2: 4770 bxgt lr
  1153. 8004ef4: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1154. 8004ef8: f04f 0300 mov.w r3, #0
  1155. 8004efc: 3a01 subs r2, #1
  1156. 8004efe: dc5d bgt.n 8004fbc <__aeabi_fmul+0x150>
  1157. 8004f00: f112 0f19 cmn.w r2, #25
  1158. 8004f04: bfdc itt le
  1159. 8004f06: f000 4000 andle.w r0, r0, #2147483648 ; 0x80000000
  1160. 8004f0a: 4770 bxle lr
  1161. 8004f0c: f1c2 0200 rsb r2, r2, #0
  1162. 8004f10: 0041 lsls r1, r0, #1
  1163. 8004f12: fa21 f102 lsr.w r1, r1, r2
  1164. 8004f16: f1c2 0220 rsb r2, r2, #32
  1165. 8004f1a: fa00 fc02 lsl.w ip, r0, r2
  1166. 8004f1e: ea5f 0031 movs.w r0, r1, rrx
  1167. 8004f22: f140 0000 adc.w r0, r0, #0
  1168. 8004f26: ea53 034c orrs.w r3, r3, ip, lsl #1
  1169. 8004f2a: bf08 it eq
  1170. 8004f2c: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1171. 8004f30: 4770 bx lr
  1172. 8004f32: f092 0f00 teq r2, #0
  1173. 8004f36: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1174. 8004f3a: bf02 ittt eq
  1175. 8004f3c: 0040 lsleq r0, r0, #1
  1176. 8004f3e: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1177. 8004f42: 3a01 subeq r2, #1
  1178. 8004f44: d0f9 beq.n 8004f3a <__aeabi_fmul+0xce>
  1179. 8004f46: ea40 000c orr.w r0, r0, ip
  1180. 8004f4a: f093 0f00 teq r3, #0
  1181. 8004f4e: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1182. 8004f52: bf02 ittt eq
  1183. 8004f54: 0049 lsleq r1, r1, #1
  1184. 8004f56: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1185. 8004f5a: 3b01 subeq r3, #1
  1186. 8004f5c: d0f9 beq.n 8004f52 <__aeabi_fmul+0xe6>
  1187. 8004f5e: ea41 010c orr.w r1, r1, ip
  1188. 8004f62: e78f b.n 8004e84 <__aeabi_fmul+0x18>
  1189. 8004f64: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1190. 8004f68: ea92 0f0c teq r2, ip
  1191. 8004f6c: bf18 it ne
  1192. 8004f6e: ea93 0f0c teqne r3, ip
  1193. 8004f72: d00a beq.n 8004f8a <__aeabi_fmul+0x11e>
  1194. 8004f74: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1195. 8004f78: bf18 it ne
  1196. 8004f7a: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1197. 8004f7e: d1d8 bne.n 8004f32 <__aeabi_fmul+0xc6>
  1198. 8004f80: ea80 0001 eor.w r0, r0, r1
  1199. 8004f84: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1200. 8004f88: 4770 bx lr
  1201. 8004f8a: f090 0f00 teq r0, #0
  1202. 8004f8e: bf17 itett ne
  1203. 8004f90: f090 4f00 teqne r0, #2147483648 ; 0x80000000
  1204. 8004f94: 4608 moveq r0, r1
  1205. 8004f96: f091 0f00 teqne r1, #0
  1206. 8004f9a: f091 4f00 teqne r1, #2147483648 ; 0x80000000
  1207. 8004f9e: d014 beq.n 8004fca <__aeabi_fmul+0x15e>
  1208. 8004fa0: ea92 0f0c teq r2, ip
  1209. 8004fa4: d101 bne.n 8004faa <__aeabi_fmul+0x13e>
  1210. 8004fa6: 0242 lsls r2, r0, #9
  1211. 8004fa8: d10f bne.n 8004fca <__aeabi_fmul+0x15e>
  1212. 8004faa: ea93 0f0c teq r3, ip
  1213. 8004fae: d103 bne.n 8004fb8 <__aeabi_fmul+0x14c>
  1214. 8004fb0: 024b lsls r3, r1, #9
  1215. 8004fb2: bf18 it ne
  1216. 8004fb4: 4608 movne r0, r1
  1217. 8004fb6: d108 bne.n 8004fca <__aeabi_fmul+0x15e>
  1218. 8004fb8: ea80 0001 eor.w r0, r0, r1
  1219. 8004fbc: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1220. 8004fc0: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1221. 8004fc4: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1222. 8004fc8: 4770 bx lr
  1223. 8004fca: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1224. 8004fce: f440 0040 orr.w r0, r0, #12582912 ; 0xc00000
  1225. 8004fd2: 4770 bx lr
  1226. 08004fd4 <__aeabi_fdiv>:
  1227. 8004fd4: f04f 0cff mov.w ip, #255 ; 0xff
  1228. 8004fd8: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1229. 8004fdc: bf1e ittt ne
  1230. 8004fde: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1231. 8004fe2: ea92 0f0c teqne r2, ip
  1232. 8004fe6: ea93 0f0c teqne r3, ip
  1233. 8004fea: d069 beq.n 80050c0 <__aeabi_fdiv+0xec>
  1234. 8004fec: eba2 0203 sub.w r2, r2, r3
  1235. 8004ff0: ea80 0c01 eor.w ip, r0, r1
  1236. 8004ff4: 0249 lsls r1, r1, #9
  1237. 8004ff6: ea4f 2040 mov.w r0, r0, lsl #9
  1238. 8004ffa: d037 beq.n 800506c <__aeabi_fdiv+0x98>
  1239. 8004ffc: f04f 5380 mov.w r3, #268435456 ; 0x10000000
  1240. 8005000: ea43 1111 orr.w r1, r3, r1, lsr #4
  1241. 8005004: ea43 1310 orr.w r3, r3, r0, lsr #4
  1242. 8005008: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1243. 800500c: 428b cmp r3, r1
  1244. 800500e: bf38 it cc
  1245. 8005010: 005b lslcc r3, r3, #1
  1246. 8005012: f142 027d adc.w r2, r2, #125 ; 0x7d
  1247. 8005016: f44f 0c00 mov.w ip, #8388608 ; 0x800000
  1248. 800501a: 428b cmp r3, r1
  1249. 800501c: bf24 itt cs
  1250. 800501e: 1a5b subcs r3, r3, r1
  1251. 8005020: ea40 000c orrcs.w r0, r0, ip
  1252. 8005024: ebb3 0f51 cmp.w r3, r1, lsr #1
  1253. 8005028: bf24 itt cs
  1254. 800502a: eba3 0351 subcs.w r3, r3, r1, lsr #1
  1255. 800502e: ea40 005c orrcs.w r0, r0, ip, lsr #1
  1256. 8005032: ebb3 0f91 cmp.w r3, r1, lsr #2
  1257. 8005036: bf24 itt cs
  1258. 8005038: eba3 0391 subcs.w r3, r3, r1, lsr #2
  1259. 800503c: ea40 009c orrcs.w r0, r0, ip, lsr #2
  1260. 8005040: ebb3 0fd1 cmp.w r3, r1, lsr #3
  1261. 8005044: bf24 itt cs
  1262. 8005046: eba3 03d1 subcs.w r3, r3, r1, lsr #3
  1263. 800504a: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  1264. 800504e: 011b lsls r3, r3, #4
  1265. 8005050: bf18 it ne
  1266. 8005052: ea5f 1c1c movsne.w ip, ip, lsr #4
  1267. 8005056: d1e0 bne.n 800501a <__aeabi_fdiv+0x46>
  1268. 8005058: 2afd cmp r2, #253 ; 0xfd
  1269. 800505a: f63f af50 bhi.w 8004efe <__aeabi_fmul+0x92>
  1270. 800505e: 428b cmp r3, r1
  1271. 8005060: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1272. 8005064: bf08 it eq
  1273. 8005066: f020 0001 biceq.w r0, r0, #1
  1274. 800506a: 4770 bx lr
  1275. 800506c: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1276. 8005070: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1277. 8005074: 327f adds r2, #127 ; 0x7f
  1278. 8005076: bfc2 ittt gt
  1279. 8005078: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1280. 800507c: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1281. 8005080: 4770 bxgt lr
  1282. 8005082: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1283. 8005086: f04f 0300 mov.w r3, #0
  1284. 800508a: 3a01 subs r2, #1
  1285. 800508c: e737 b.n 8004efe <__aeabi_fmul+0x92>
  1286. 800508e: f092 0f00 teq r2, #0
  1287. 8005092: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1288. 8005096: bf02 ittt eq
  1289. 8005098: 0040 lsleq r0, r0, #1
  1290. 800509a: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1291. 800509e: 3a01 subeq r2, #1
  1292. 80050a0: d0f9 beq.n 8005096 <__aeabi_fdiv+0xc2>
  1293. 80050a2: ea40 000c orr.w r0, r0, ip
  1294. 80050a6: f093 0f00 teq r3, #0
  1295. 80050aa: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1296. 80050ae: bf02 ittt eq
  1297. 80050b0: 0049 lsleq r1, r1, #1
  1298. 80050b2: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1299. 80050b6: 3b01 subeq r3, #1
  1300. 80050b8: d0f9 beq.n 80050ae <__aeabi_fdiv+0xda>
  1301. 80050ba: ea41 010c orr.w r1, r1, ip
  1302. 80050be: e795 b.n 8004fec <__aeabi_fdiv+0x18>
  1303. 80050c0: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1304. 80050c4: ea92 0f0c teq r2, ip
  1305. 80050c8: d108 bne.n 80050dc <__aeabi_fdiv+0x108>
  1306. 80050ca: 0242 lsls r2, r0, #9
  1307. 80050cc: f47f af7d bne.w 8004fca <__aeabi_fmul+0x15e>
  1308. 80050d0: ea93 0f0c teq r3, ip
  1309. 80050d4: f47f af70 bne.w 8004fb8 <__aeabi_fmul+0x14c>
  1310. 80050d8: 4608 mov r0, r1
  1311. 80050da: e776 b.n 8004fca <__aeabi_fmul+0x15e>
  1312. 80050dc: ea93 0f0c teq r3, ip
  1313. 80050e0: d104 bne.n 80050ec <__aeabi_fdiv+0x118>
  1314. 80050e2: 024b lsls r3, r1, #9
  1315. 80050e4: f43f af4c beq.w 8004f80 <__aeabi_fmul+0x114>
  1316. 80050e8: 4608 mov r0, r1
  1317. 80050ea: e76e b.n 8004fca <__aeabi_fmul+0x15e>
  1318. 80050ec: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1319. 80050f0: bf18 it ne
  1320. 80050f2: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1321. 80050f6: d1ca bne.n 800508e <__aeabi_fdiv+0xba>
  1322. 80050f8: f030 4200 bics.w r2, r0, #2147483648 ; 0x80000000
  1323. 80050fc: f47f af5c bne.w 8004fb8 <__aeabi_fmul+0x14c>
  1324. 8005100: f031 4300 bics.w r3, r1, #2147483648 ; 0x80000000
  1325. 8005104: f47f af3c bne.w 8004f80 <__aeabi_fmul+0x114>
  1326. 8005108: e75f b.n 8004fca <__aeabi_fmul+0x15e>
  1327. 800510a: bf00 nop
  1328. 0800510c <__aeabi_f2uiz>:
  1329. 800510c: 0042 lsls r2, r0, #1
  1330. 800510e: d20e bcs.n 800512e <__aeabi_f2uiz+0x22>
  1331. 8005110: f1b2 4ffe cmp.w r2, #2130706432 ; 0x7f000000
  1332. 8005114: d30b bcc.n 800512e <__aeabi_f2uiz+0x22>
  1333. 8005116: f04f 039e mov.w r3, #158 ; 0x9e
  1334. 800511a: ebb3 6212 subs.w r2, r3, r2, lsr #24
  1335. 800511e: d409 bmi.n 8005134 <__aeabi_f2uiz+0x28>
  1336. 8005120: ea4f 2300 mov.w r3, r0, lsl #8
  1337. 8005124: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  1338. 8005128: fa23 f002 lsr.w r0, r3, r2
  1339. 800512c: 4770 bx lr
  1340. 800512e: f04f 0000 mov.w r0, #0
  1341. 8005132: 4770 bx lr
  1342. 8005134: f112 0f61 cmn.w r2, #97 ; 0x61
  1343. 8005138: d101 bne.n 800513e <__aeabi_f2uiz+0x32>
  1344. 800513a: 0242 lsls r2, r0, #9
  1345. 800513c: d102 bne.n 8005144 <__aeabi_f2uiz+0x38>
  1346. 800513e: f04f 30ff mov.w r0, #4294967295
  1347. 8005142: 4770 bx lr
  1348. 8005144: f04f 0000 mov.w r0, #0
  1349. 8005148: 4770 bx lr
  1350. 800514a: bf00 nop
  1351. 0800514c <__aeabi_uldivmod>:
  1352. 800514c: b953 cbnz r3, 8005164 <__aeabi_uldivmod+0x18>
  1353. 800514e: b94a cbnz r2, 8005164 <__aeabi_uldivmod+0x18>
  1354. 8005150: 2900 cmp r1, #0
  1355. 8005152: bf08 it eq
  1356. 8005154: 2800 cmpeq r0, #0
  1357. 8005156: bf1c itt ne
  1358. 8005158: f04f 31ff movne.w r1, #4294967295
  1359. 800515c: f04f 30ff movne.w r0, #4294967295
  1360. 8005160: f000 b97a b.w 8005458 <__aeabi_idiv0>
  1361. 8005164: f1ad 0c08 sub.w ip, sp, #8
  1362. 8005168: e96d ce04 strd ip, lr, [sp, #-16]!
  1363. 800516c: f000 f806 bl 800517c <__udivmoddi4>
  1364. 8005170: f8dd e004 ldr.w lr, [sp, #4]
  1365. 8005174: e9dd 2302 ldrd r2, r3, [sp, #8]
  1366. 8005178: b004 add sp, #16
  1367. 800517a: 4770 bx lr
  1368. 0800517c <__udivmoddi4>:
  1369. 800517c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  1370. 8005180: 468c mov ip, r1
  1371. 8005182: 460e mov r6, r1
  1372. 8005184: 4604 mov r4, r0
  1373. 8005186: 9d08 ldr r5, [sp, #32]
  1374. 8005188: 2b00 cmp r3, #0
  1375. 800518a: d150 bne.n 800522e <__udivmoddi4+0xb2>
  1376. 800518c: 428a cmp r2, r1
  1377. 800518e: 4617 mov r7, r2
  1378. 8005190: d96c bls.n 800526c <__udivmoddi4+0xf0>
  1379. 8005192: fab2 fe82 clz lr, r2
  1380. 8005196: f1be 0f00 cmp.w lr, #0
  1381. 800519a: d00b beq.n 80051b4 <__udivmoddi4+0x38>
  1382. 800519c: f1ce 0c20 rsb ip, lr, #32
  1383. 80051a0: fa01 f60e lsl.w r6, r1, lr
  1384. 80051a4: fa20 fc0c lsr.w ip, r0, ip
  1385. 80051a8: fa02 f70e lsl.w r7, r2, lr
  1386. 80051ac: ea4c 0c06 orr.w ip, ip, r6
  1387. 80051b0: fa00 f40e lsl.w r4, r0, lr
  1388. 80051b4: 0c3a lsrs r2, r7, #16
  1389. 80051b6: fbbc f9f2 udiv r9, ip, r2
  1390. 80051ba: b2bb uxth r3, r7
  1391. 80051bc: fb02 cc19 mls ip, r2, r9, ip
  1392. 80051c0: fb09 fa03 mul.w sl, r9, r3
  1393. 80051c4: ea4f 4814 mov.w r8, r4, lsr #16
  1394. 80051c8: ea48 460c orr.w r6, r8, ip, lsl #16
  1395. 80051cc: 45b2 cmp sl, r6
  1396. 80051ce: d90a bls.n 80051e6 <__udivmoddi4+0x6a>
  1397. 80051d0: 19f6 adds r6, r6, r7
  1398. 80051d2: f109 31ff add.w r1, r9, #4294967295
  1399. 80051d6: f080 8125 bcs.w 8005424 <__udivmoddi4+0x2a8>
  1400. 80051da: 45b2 cmp sl, r6
  1401. 80051dc: f240 8122 bls.w 8005424 <__udivmoddi4+0x2a8>
  1402. 80051e0: f1a9 0902 sub.w r9, r9, #2
  1403. 80051e4: 443e add r6, r7
  1404. 80051e6: eba6 060a sub.w r6, r6, sl
  1405. 80051ea: fbb6 f0f2 udiv r0, r6, r2
  1406. 80051ee: fb02 6610 mls r6, r2, r0, r6
  1407. 80051f2: fb00 f303 mul.w r3, r0, r3
  1408. 80051f6: b2a4 uxth r4, r4
  1409. 80051f8: ea44 4406 orr.w r4, r4, r6, lsl #16
  1410. 80051fc: 42a3 cmp r3, r4
  1411. 80051fe: d909 bls.n 8005214 <__udivmoddi4+0x98>
  1412. 8005200: 19e4 adds r4, r4, r7
  1413. 8005202: f100 32ff add.w r2, r0, #4294967295
  1414. 8005206: f080 810b bcs.w 8005420 <__udivmoddi4+0x2a4>
  1415. 800520a: 42a3 cmp r3, r4
  1416. 800520c: f240 8108 bls.w 8005420 <__udivmoddi4+0x2a4>
  1417. 8005210: 3802 subs r0, #2
  1418. 8005212: 443c add r4, r7
  1419. 8005214: 2100 movs r1, #0
  1420. 8005216: 1ae4 subs r4, r4, r3
  1421. 8005218: ea40 4009 orr.w r0, r0, r9, lsl #16
  1422. 800521c: 2d00 cmp r5, #0
  1423. 800521e: d062 beq.n 80052e6 <__udivmoddi4+0x16a>
  1424. 8005220: 2300 movs r3, #0
  1425. 8005222: fa24 f40e lsr.w r4, r4, lr
  1426. 8005226: 602c str r4, [r5, #0]
  1427. 8005228: 606b str r3, [r5, #4]
  1428. 800522a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1429. 800522e: 428b cmp r3, r1
  1430. 8005230: d907 bls.n 8005242 <__udivmoddi4+0xc6>
  1431. 8005232: 2d00 cmp r5, #0
  1432. 8005234: d055 beq.n 80052e2 <__udivmoddi4+0x166>
  1433. 8005236: 2100 movs r1, #0
  1434. 8005238: e885 0041 stmia.w r5, {r0, r6}
  1435. 800523c: 4608 mov r0, r1
  1436. 800523e: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1437. 8005242: fab3 f183 clz r1, r3
  1438. 8005246: 2900 cmp r1, #0
  1439. 8005248: f040 808f bne.w 800536a <__udivmoddi4+0x1ee>
  1440. 800524c: 42b3 cmp r3, r6
  1441. 800524e: d302 bcc.n 8005256 <__udivmoddi4+0xda>
  1442. 8005250: 4282 cmp r2, r0
  1443. 8005252: f200 80fc bhi.w 800544e <__udivmoddi4+0x2d2>
  1444. 8005256: 1a84 subs r4, r0, r2
  1445. 8005258: eb66 0603 sbc.w r6, r6, r3
  1446. 800525c: 2001 movs r0, #1
  1447. 800525e: 46b4 mov ip, r6
  1448. 8005260: 2d00 cmp r5, #0
  1449. 8005262: d040 beq.n 80052e6 <__udivmoddi4+0x16a>
  1450. 8005264: e885 1010 stmia.w r5, {r4, ip}
  1451. 8005268: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1452. 800526c: b912 cbnz r2, 8005274 <__udivmoddi4+0xf8>
  1453. 800526e: 2701 movs r7, #1
  1454. 8005270: fbb7 f7f2 udiv r7, r7, r2
  1455. 8005274: fab7 fe87 clz lr, r7
  1456. 8005278: f1be 0f00 cmp.w lr, #0
  1457. 800527c: d135 bne.n 80052ea <__udivmoddi4+0x16e>
  1458. 800527e: 2101 movs r1, #1
  1459. 8005280: 1bf6 subs r6, r6, r7
  1460. 8005282: ea4f 4c17 mov.w ip, r7, lsr #16
  1461. 8005286: fa1f f887 uxth.w r8, r7
  1462. 800528a: fbb6 f2fc udiv r2, r6, ip
  1463. 800528e: fb0c 6612 mls r6, ip, r2, r6
  1464. 8005292: fb08 f002 mul.w r0, r8, r2
  1465. 8005296: 0c23 lsrs r3, r4, #16
  1466. 8005298: ea43 4606 orr.w r6, r3, r6, lsl #16
  1467. 800529c: 42b0 cmp r0, r6
  1468. 800529e: d907 bls.n 80052b0 <__udivmoddi4+0x134>
  1469. 80052a0: 19f6 adds r6, r6, r7
  1470. 80052a2: f102 33ff add.w r3, r2, #4294967295
  1471. 80052a6: d202 bcs.n 80052ae <__udivmoddi4+0x132>
  1472. 80052a8: 42b0 cmp r0, r6
  1473. 80052aa: f200 80d2 bhi.w 8005452 <__udivmoddi4+0x2d6>
  1474. 80052ae: 461a mov r2, r3
  1475. 80052b0: 1a36 subs r6, r6, r0
  1476. 80052b2: fbb6 f0fc udiv r0, r6, ip
  1477. 80052b6: fb0c 6610 mls r6, ip, r0, r6
  1478. 80052ba: fb08 f800 mul.w r8, r8, r0
  1479. 80052be: b2a3 uxth r3, r4
  1480. 80052c0: ea43 4406 orr.w r4, r3, r6, lsl #16
  1481. 80052c4: 45a0 cmp r8, r4
  1482. 80052c6: d907 bls.n 80052d8 <__udivmoddi4+0x15c>
  1483. 80052c8: 19e4 adds r4, r4, r7
  1484. 80052ca: f100 33ff add.w r3, r0, #4294967295
  1485. 80052ce: d202 bcs.n 80052d6 <__udivmoddi4+0x15a>
  1486. 80052d0: 45a0 cmp r8, r4
  1487. 80052d2: f200 80b9 bhi.w 8005448 <__udivmoddi4+0x2cc>
  1488. 80052d6: 4618 mov r0, r3
  1489. 80052d8: eba4 0408 sub.w r4, r4, r8
  1490. 80052dc: ea40 4002 orr.w r0, r0, r2, lsl #16
  1491. 80052e0: e79c b.n 800521c <__udivmoddi4+0xa0>
  1492. 80052e2: 4629 mov r1, r5
  1493. 80052e4: 4628 mov r0, r5
  1494. 80052e6: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1495. 80052ea: fa07 f70e lsl.w r7, r7, lr
  1496. 80052ee: f1ce 0320 rsb r3, lr, #32
  1497. 80052f2: fa26 f203 lsr.w r2, r6, r3
  1498. 80052f6: ea4f 4c17 mov.w ip, r7, lsr #16
  1499. 80052fa: fbb2 f1fc udiv r1, r2, ip
  1500. 80052fe: fa1f f887 uxth.w r8, r7
  1501. 8005302: fb0c 2211 mls r2, ip, r1, r2
  1502. 8005306: fa06 f60e lsl.w r6, r6, lr
  1503. 800530a: fa20 f303 lsr.w r3, r0, r3
  1504. 800530e: fb01 f908 mul.w r9, r1, r8
  1505. 8005312: 4333 orrs r3, r6
  1506. 8005314: 0c1e lsrs r6, r3, #16
  1507. 8005316: ea46 4602 orr.w r6, r6, r2, lsl #16
  1508. 800531a: 45b1 cmp r9, r6
  1509. 800531c: fa00 f40e lsl.w r4, r0, lr
  1510. 8005320: d909 bls.n 8005336 <__udivmoddi4+0x1ba>
  1511. 8005322: 19f6 adds r6, r6, r7
  1512. 8005324: f101 32ff add.w r2, r1, #4294967295
  1513. 8005328: f080 808c bcs.w 8005444 <__udivmoddi4+0x2c8>
  1514. 800532c: 45b1 cmp r9, r6
  1515. 800532e: f240 8089 bls.w 8005444 <__udivmoddi4+0x2c8>
  1516. 8005332: 3902 subs r1, #2
  1517. 8005334: 443e add r6, r7
  1518. 8005336: eba6 0609 sub.w r6, r6, r9
  1519. 800533a: fbb6 f0fc udiv r0, r6, ip
  1520. 800533e: fb0c 6210 mls r2, ip, r0, r6
  1521. 8005342: fb00 f908 mul.w r9, r0, r8
  1522. 8005346: b29e uxth r6, r3
  1523. 8005348: ea46 4602 orr.w r6, r6, r2, lsl #16
  1524. 800534c: 45b1 cmp r9, r6
  1525. 800534e: d907 bls.n 8005360 <__udivmoddi4+0x1e4>
  1526. 8005350: 19f6 adds r6, r6, r7
  1527. 8005352: f100 33ff add.w r3, r0, #4294967295
  1528. 8005356: d271 bcs.n 800543c <__udivmoddi4+0x2c0>
  1529. 8005358: 45b1 cmp r9, r6
  1530. 800535a: d96f bls.n 800543c <__udivmoddi4+0x2c0>
  1531. 800535c: 3802 subs r0, #2
  1532. 800535e: 443e add r6, r7
  1533. 8005360: eba6 0609 sub.w r6, r6, r9
  1534. 8005364: ea40 4101 orr.w r1, r0, r1, lsl #16
  1535. 8005368: e78f b.n 800528a <__udivmoddi4+0x10e>
  1536. 800536a: f1c1 0720 rsb r7, r1, #32
  1537. 800536e: fa22 f807 lsr.w r8, r2, r7
  1538. 8005372: 408b lsls r3, r1
  1539. 8005374: ea48 0303 orr.w r3, r8, r3
  1540. 8005378: fa26 f407 lsr.w r4, r6, r7
  1541. 800537c: ea4f 4e13 mov.w lr, r3, lsr #16
  1542. 8005380: fbb4 f9fe udiv r9, r4, lr
  1543. 8005384: fa1f fc83 uxth.w ip, r3
  1544. 8005388: fb0e 4419 mls r4, lr, r9, r4
  1545. 800538c: 408e lsls r6, r1
  1546. 800538e: fa20 f807 lsr.w r8, r0, r7
  1547. 8005392: fb09 fa0c mul.w sl, r9, ip
  1548. 8005396: ea48 0806 orr.w r8, r8, r6
  1549. 800539a: ea4f 4618 mov.w r6, r8, lsr #16
  1550. 800539e: ea46 4404 orr.w r4, r6, r4, lsl #16
  1551. 80053a2: 45a2 cmp sl, r4
  1552. 80053a4: fa02 f201 lsl.w r2, r2, r1
  1553. 80053a8: fa00 f601 lsl.w r6, r0, r1
  1554. 80053ac: d908 bls.n 80053c0 <__udivmoddi4+0x244>
  1555. 80053ae: 18e4 adds r4, r4, r3
  1556. 80053b0: f109 30ff add.w r0, r9, #4294967295
  1557. 80053b4: d244 bcs.n 8005440 <__udivmoddi4+0x2c4>
  1558. 80053b6: 45a2 cmp sl, r4
  1559. 80053b8: d942 bls.n 8005440 <__udivmoddi4+0x2c4>
  1560. 80053ba: f1a9 0902 sub.w r9, r9, #2
  1561. 80053be: 441c add r4, r3
  1562. 80053c0: eba4 040a sub.w r4, r4, sl
  1563. 80053c4: fbb4 f0fe udiv r0, r4, lr
  1564. 80053c8: fb0e 4410 mls r4, lr, r0, r4
  1565. 80053cc: fb00 fc0c mul.w ip, r0, ip
  1566. 80053d0: fa1f f888 uxth.w r8, r8
  1567. 80053d4: ea48 4404 orr.w r4, r8, r4, lsl #16
  1568. 80053d8: 45a4 cmp ip, r4
  1569. 80053da: d907 bls.n 80053ec <__udivmoddi4+0x270>
  1570. 80053dc: 18e4 adds r4, r4, r3
  1571. 80053de: f100 3eff add.w lr, r0, #4294967295
  1572. 80053e2: d229 bcs.n 8005438 <__udivmoddi4+0x2bc>
  1573. 80053e4: 45a4 cmp ip, r4
  1574. 80053e6: d927 bls.n 8005438 <__udivmoddi4+0x2bc>
  1575. 80053e8: 3802 subs r0, #2
  1576. 80053ea: 441c add r4, r3
  1577. 80053ec: ea40 4009 orr.w r0, r0, r9, lsl #16
  1578. 80053f0: fba0 8902 umull r8, r9, r0, r2
  1579. 80053f4: eba4 0c0c sub.w ip, r4, ip
  1580. 80053f8: 45cc cmp ip, r9
  1581. 80053fa: 46c2 mov sl, r8
  1582. 80053fc: 46ce mov lr, r9
  1583. 80053fe: d315 bcc.n 800542c <__udivmoddi4+0x2b0>
  1584. 8005400: d012 beq.n 8005428 <__udivmoddi4+0x2ac>
  1585. 8005402: b155 cbz r5, 800541a <__udivmoddi4+0x29e>
  1586. 8005404: ebb6 030a subs.w r3, r6, sl
  1587. 8005408: eb6c 060e sbc.w r6, ip, lr
  1588. 800540c: fa06 f707 lsl.w r7, r6, r7
  1589. 8005410: 40cb lsrs r3, r1
  1590. 8005412: 431f orrs r7, r3
  1591. 8005414: 40ce lsrs r6, r1
  1592. 8005416: 602f str r7, [r5, #0]
  1593. 8005418: 606e str r6, [r5, #4]
  1594. 800541a: 2100 movs r1, #0
  1595. 800541c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1596. 8005420: 4610 mov r0, r2
  1597. 8005422: e6f7 b.n 8005214 <__udivmoddi4+0x98>
  1598. 8005424: 4689 mov r9, r1
  1599. 8005426: e6de b.n 80051e6 <__udivmoddi4+0x6a>
  1600. 8005428: 4546 cmp r6, r8
  1601. 800542a: d2ea bcs.n 8005402 <__udivmoddi4+0x286>
  1602. 800542c: ebb8 0a02 subs.w sl, r8, r2
  1603. 8005430: eb69 0e03 sbc.w lr, r9, r3
  1604. 8005434: 3801 subs r0, #1
  1605. 8005436: e7e4 b.n 8005402 <__udivmoddi4+0x286>
  1606. 8005438: 4670 mov r0, lr
  1607. 800543a: e7d7 b.n 80053ec <__udivmoddi4+0x270>
  1608. 800543c: 4618 mov r0, r3
  1609. 800543e: e78f b.n 8005360 <__udivmoddi4+0x1e4>
  1610. 8005440: 4681 mov r9, r0
  1611. 8005442: e7bd b.n 80053c0 <__udivmoddi4+0x244>
  1612. 8005444: 4611 mov r1, r2
  1613. 8005446: e776 b.n 8005336 <__udivmoddi4+0x1ba>
  1614. 8005448: 3802 subs r0, #2
  1615. 800544a: 443c add r4, r7
  1616. 800544c: e744 b.n 80052d8 <__udivmoddi4+0x15c>
  1617. 800544e: 4608 mov r0, r1
  1618. 8005450: e706 b.n 8005260 <__udivmoddi4+0xe4>
  1619. 8005452: 3a02 subs r2, #2
  1620. 8005454: 443e add r6, r7
  1621. 8005456: e72b b.n 80052b0 <__udivmoddi4+0x134>
  1622. 08005458 <__aeabi_idiv0>:
  1623. 8005458: 4770 bx lr
  1624. 800545a: bf00 nop
  1625. 0800545c <HAL_InitTick>:
  1626. * implementation in user file.
  1627. * @param TickPriority Tick interrupt priority.
  1628. * @retval HAL status
  1629. */
  1630. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  1631. {
  1632. 800545c: b538 push {r3, r4, r5, lr}
  1633. /* Configure the SysTick to have interrupt in 1ms time basis*/
  1634. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1635. 800545e: 4b0e ldr r3, [pc, #56] ; (8005498 <HAL_InitTick+0x3c>)
  1636. {
  1637. 8005460: 4605 mov r5, r0
  1638. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1639. 8005462: 7818 ldrb r0, [r3, #0]
  1640. 8005464: f44f 737a mov.w r3, #1000 ; 0x3e8
  1641. 8005468: fbb3 f3f0 udiv r3, r3, r0
  1642. 800546c: 4a0b ldr r2, [pc, #44] ; (800549c <HAL_InitTick+0x40>)
  1643. 800546e: 6810 ldr r0, [r2, #0]
  1644. 8005470: fbb0 f0f3 udiv r0, r0, r3
  1645. 8005474: f000 fb38 bl 8005ae8 <HAL_SYSTICK_Config>
  1646. 8005478: 4604 mov r4, r0
  1647. 800547a: b958 cbnz r0, 8005494 <HAL_InitTick+0x38>
  1648. {
  1649. return HAL_ERROR;
  1650. }
  1651. /* Configure the SysTick IRQ priority */
  1652. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  1653. 800547c: 2d0f cmp r5, #15
  1654. 800547e: d809 bhi.n 8005494 <HAL_InitTick+0x38>
  1655. {
  1656. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  1657. 8005480: 4602 mov r2, r0
  1658. 8005482: 4629 mov r1, r5
  1659. 8005484: f04f 30ff mov.w r0, #4294967295
  1660. 8005488: f000 faee bl 8005a68 <HAL_NVIC_SetPriority>
  1661. uwTickPrio = TickPriority;
  1662. 800548c: 4b04 ldr r3, [pc, #16] ; (80054a0 <HAL_InitTick+0x44>)
  1663. 800548e: 4620 mov r0, r4
  1664. 8005490: 601d str r5, [r3, #0]
  1665. 8005492: bd38 pop {r3, r4, r5, pc}
  1666. return HAL_ERROR;
  1667. 8005494: 2001 movs r0, #1
  1668. return HAL_ERROR;
  1669. }
  1670. /* Return function status */
  1671. return HAL_OK;
  1672. }
  1673. 8005496: bd38 pop {r3, r4, r5, pc}
  1674. 8005498: 20000000 .word 0x20000000
  1675. 800549c: 20000200 .word 0x20000200
  1676. 80054a0: 20000004 .word 0x20000004
  1677. 080054a4 <HAL_Init>:
  1678. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1679. 80054a4: 4a07 ldr r2, [pc, #28] ; (80054c4 <HAL_Init+0x20>)
  1680. {
  1681. 80054a6: b508 push {r3, lr}
  1682. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1683. 80054a8: 6813 ldr r3, [r2, #0]
  1684. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1685. 80054aa: 2003 movs r0, #3
  1686. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1687. 80054ac: f043 0310 orr.w r3, r3, #16
  1688. 80054b0: 6013 str r3, [r2, #0]
  1689. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1690. 80054b2: f000 fac7 bl 8005a44 <HAL_NVIC_SetPriorityGrouping>
  1691. HAL_InitTick(TICK_INT_PRIORITY);
  1692. 80054b6: 2000 movs r0, #0
  1693. 80054b8: f7ff ffd0 bl 800545c <HAL_InitTick>
  1694. HAL_MspInit();
  1695. 80054bc: f003 f9d2 bl 8008864 <HAL_MspInit>
  1696. }
  1697. 80054c0: 2000 movs r0, #0
  1698. 80054c2: bd08 pop {r3, pc}
  1699. 80054c4: 40022000 .word 0x40022000
  1700. 080054c8 <HAL_IncTick>:
  1701. * implementations in user file.
  1702. * @retval None
  1703. */
  1704. __weak void HAL_IncTick(void)
  1705. {
  1706. uwTick += uwTickFreq;
  1707. 80054c8: 4a03 ldr r2, [pc, #12] ; (80054d8 <HAL_IncTick+0x10>)
  1708. 80054ca: 4b04 ldr r3, [pc, #16] ; (80054dc <HAL_IncTick+0x14>)
  1709. 80054cc: 6811 ldr r1, [r2, #0]
  1710. 80054ce: 781b ldrb r3, [r3, #0]
  1711. 80054d0: 440b add r3, r1
  1712. 80054d2: 6013 str r3, [r2, #0]
  1713. 80054d4: 4770 bx lr
  1714. 80054d6: bf00 nop
  1715. 80054d8: 2000045c .word 0x2000045c
  1716. 80054dc: 20000000 .word 0x20000000
  1717. 080054e0 <HAL_GetTick>:
  1718. * implementations in user file.
  1719. * @retval tick value
  1720. */
  1721. __weak uint32_t HAL_GetTick(void)
  1722. {
  1723. return uwTick;
  1724. 80054e0: 4b01 ldr r3, [pc, #4] ; (80054e8 <HAL_GetTick+0x8>)
  1725. 80054e2: 6818 ldr r0, [r3, #0]
  1726. }
  1727. 80054e4: 4770 bx lr
  1728. 80054e6: bf00 nop
  1729. 80054e8: 2000045c .word 0x2000045c
  1730. 080054ec <HAL_Delay>:
  1731. * implementations in user file.
  1732. * @param Delay specifies the delay time length, in milliseconds.
  1733. * @retval None
  1734. */
  1735. __weak void HAL_Delay(uint32_t Delay)
  1736. {
  1737. 80054ec: b538 push {r3, r4, r5, lr}
  1738. 80054ee: 4604 mov r4, r0
  1739. uint32_t tickstart = HAL_GetTick();
  1740. 80054f0: f7ff fff6 bl 80054e0 <HAL_GetTick>
  1741. 80054f4: 4605 mov r5, r0
  1742. uint32_t wait = Delay;
  1743. /* Add a freq to guarantee minimum wait */
  1744. if (wait < HAL_MAX_DELAY)
  1745. 80054f6: 1c63 adds r3, r4, #1
  1746. {
  1747. wait += (uint32_t)(uwTickFreq);
  1748. 80054f8: bf1e ittt ne
  1749. 80054fa: 4b04 ldrne r3, [pc, #16] ; (800550c <HAL_Delay+0x20>)
  1750. 80054fc: 781b ldrbne r3, [r3, #0]
  1751. 80054fe: 18e4 addne r4, r4, r3
  1752. }
  1753. while ((HAL_GetTick() - tickstart) < wait)
  1754. 8005500: f7ff ffee bl 80054e0 <HAL_GetTick>
  1755. 8005504: 1b40 subs r0, r0, r5
  1756. 8005506: 4284 cmp r4, r0
  1757. 8005508: d8fa bhi.n 8005500 <HAL_Delay+0x14>
  1758. {
  1759. }
  1760. }
  1761. 800550a: bd38 pop {r3, r4, r5, pc}
  1762. 800550c: 20000000 .word 0x20000000
  1763. 08005510 <HAL_ADC_ConvCpltCallback>:
  1764. 8005510: 4770 bx lr
  1765. 08005512 <ADC_DMAConvCplt>:
  1766. * @retval None
  1767. */
  1768. void ADC_DMAConvCplt(DMA_HandleTypeDef *hdma)
  1769. {
  1770. /* Retrieve ADC handle corresponding to current DMA handle */
  1771. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1772. 8005512: 6a43 ldr r3, [r0, #36] ; 0x24
  1773. {
  1774. 8005514: b510 push {r4, lr}
  1775. /* Update state machine on conversion status if not in error state */
  1776. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL | HAL_ADC_STATE_ERROR_DMA))
  1777. 8005516: 6a9a ldr r2, [r3, #40] ; 0x28
  1778. 8005518: f012 0f50 tst.w r2, #80 ; 0x50
  1779. 800551c: d11b bne.n 8005556 <ADC_DMAConvCplt+0x44>
  1780. {
  1781. /* Update ADC state machine */
  1782. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  1783. 800551e: 6a9a ldr r2, [r3, #40] ; 0x28
  1784. 8005520: f442 7200 orr.w r2, r2, #512 ; 0x200
  1785. 8005524: 629a str r2, [r3, #40] ; 0x28
  1786. /* Determine whether any further conversion upcoming on group regular */
  1787. /* by external trigger, continuous mode or scan sequence on going. */
  1788. /* Note: On STM32F1 devices, in case of sequencer enabled */
  1789. /* (several ranks selected), end of conversion flag is raised */
  1790. /* at the end of the sequence. */
  1791. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1792. 8005526: 681a ldr r2, [r3, #0]
  1793. 8005528: 6892 ldr r2, [r2, #8]
  1794. 800552a: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1795. 800552e: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1796. 8005532: d10c bne.n 800554e <ADC_DMAConvCplt+0x3c>
  1797. 8005534: 68da ldr r2, [r3, #12]
  1798. 8005536: b952 cbnz r2, 800554e <ADC_DMAConvCplt+0x3c>
  1799. (hadc->Init.ContinuousConvMode == DISABLE) )
  1800. {
  1801. /* Set ADC state */
  1802. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  1803. 8005538: 6a9a ldr r2, [r3, #40] ; 0x28
  1804. 800553a: f422 7280 bic.w r2, r2, #256 ; 0x100
  1805. 800553e: 629a str r2, [r3, #40] ; 0x28
  1806. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1807. 8005540: 6a9a ldr r2, [r3, #40] ; 0x28
  1808. 8005542: 04d2 lsls r2, r2, #19
  1809. {
  1810. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1811. 8005544: bf5e ittt pl
  1812. 8005546: 6a9a ldrpl r2, [r3, #40] ; 0x28
  1813. 8005548: f042 0201 orrpl.w r2, r2, #1
  1814. 800554c: 629a strpl r2, [r3, #40] ; 0x28
  1815. }
  1816. }
  1817. /* Conversion complete callback */
  1818. HAL_ADC_ConvCpltCallback(hadc);
  1819. 800554e: 4618 mov r0, r3
  1820. 8005550: f7ff ffde bl 8005510 <HAL_ADC_ConvCpltCallback>
  1821. 8005554: bd10 pop {r4, pc}
  1822. }
  1823. else
  1824. {
  1825. /* Call DMA error callback */
  1826. hadc->DMA_Handle->XferErrorCallback(hdma);
  1827. 8005556: 6a1b ldr r3, [r3, #32]
  1828. }
  1829. }
  1830. 8005558: e8bd 4010 ldmia.w sp!, {r4, lr}
  1831. hadc->DMA_Handle->XferErrorCallback(hdma);
  1832. 800555c: 6b1b ldr r3, [r3, #48] ; 0x30
  1833. 800555e: 4718 bx r3
  1834. 08005560 <HAL_ADC_ConvHalfCpltCallback>:
  1835. 8005560: 4770 bx lr
  1836. 08005562 <ADC_DMAHalfConvCplt>:
  1837. * @brief DMA half transfer complete callback.
  1838. * @param hdma: pointer to DMA handle.
  1839. * @retval None
  1840. */
  1841. void ADC_DMAHalfConvCplt(DMA_HandleTypeDef *hdma)
  1842. {
  1843. 8005562: b508 push {r3, lr}
  1844. /* Retrieve ADC handle corresponding to current DMA handle */
  1845. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1846. /* Half conversion callback */
  1847. HAL_ADC_ConvHalfCpltCallback(hadc);
  1848. 8005564: 6a40 ldr r0, [r0, #36] ; 0x24
  1849. 8005566: f7ff fffb bl 8005560 <HAL_ADC_ConvHalfCpltCallback>
  1850. 800556a: bd08 pop {r3, pc}
  1851. 0800556c <HAL_ADC_ErrorCallback>:
  1852. {
  1853. 800556c: 4770 bx lr
  1854. 0800556e <ADC_DMAError>:
  1855. * @retval None
  1856. */
  1857. void ADC_DMAError(DMA_HandleTypeDef *hdma)
  1858. {
  1859. /* Retrieve ADC handle corresponding to current DMA handle */
  1860. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1861. 800556e: 6a40 ldr r0, [r0, #36] ; 0x24
  1862. {
  1863. 8005570: b508 push {r3, lr}
  1864. /* Set ADC state */
  1865. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_DMA);
  1866. 8005572: 6a83 ldr r3, [r0, #40] ; 0x28
  1867. 8005574: f043 0340 orr.w r3, r3, #64 ; 0x40
  1868. 8005578: 6283 str r3, [r0, #40] ; 0x28
  1869. /* Set ADC error code to DMA error */
  1870. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_DMA);
  1871. 800557a: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1872. 800557c: f043 0304 orr.w r3, r3, #4
  1873. 8005580: 62c3 str r3, [r0, #44] ; 0x2c
  1874. /* Error callback */
  1875. HAL_ADC_ErrorCallback(hadc);
  1876. 8005582: f7ff fff3 bl 800556c <HAL_ADC_ErrorCallback>
  1877. 8005586: bd08 pop {r3, pc}
  1878. 08005588 <HAL_ADC_ConfigChannel>:
  1879. __IO uint32_t wait_loop_index = 0U;
  1880. 8005588: 2300 movs r3, #0
  1881. {
  1882. 800558a: b573 push {r0, r1, r4, r5, r6, lr}
  1883. __IO uint32_t wait_loop_index = 0U;
  1884. 800558c: 9301 str r3, [sp, #4]
  1885. __HAL_LOCK(hadc);
  1886. 800558e: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  1887. 8005592: 2b01 cmp r3, #1
  1888. 8005594: d074 beq.n 8005680 <HAL_ADC_ConfigChannel+0xf8>
  1889. 8005596: 2301 movs r3, #1
  1890. if (sConfig->Rank < 7U)
  1891. 8005598: 684d ldr r5, [r1, #4]
  1892. __HAL_LOCK(hadc);
  1893. 800559a: f880 3024 strb.w r3, [r0, #36] ; 0x24
  1894. if (sConfig->Rank < 7U)
  1895. 800559e: 2d06 cmp r5, #6
  1896. 80055a0: 6802 ldr r2, [r0, #0]
  1897. 80055a2: ea4f 0385 mov.w r3, r5, lsl #2
  1898. 80055a6: 680c ldr r4, [r1, #0]
  1899. 80055a8: d825 bhi.n 80055f6 <HAL_ADC_ConfigChannel+0x6e>
  1900. MODIFY_REG(hadc->Instance->SQR3 ,
  1901. 80055aa: 442b add r3, r5
  1902. 80055ac: 251f movs r5, #31
  1903. 80055ae: 6b56 ldr r6, [r2, #52] ; 0x34
  1904. 80055b0: 3b05 subs r3, #5
  1905. 80055b2: 409d lsls r5, r3
  1906. 80055b4: ea26 0505 bic.w r5, r6, r5
  1907. 80055b8: fa04 f303 lsl.w r3, r4, r3
  1908. 80055bc: 432b orrs r3, r5
  1909. 80055be: 6353 str r3, [r2, #52] ; 0x34
  1910. if (sConfig->Channel >= ADC_CHANNEL_10)
  1911. 80055c0: 2c09 cmp r4, #9
  1912. 80055c2: ea4f 0344 mov.w r3, r4, lsl #1
  1913. 80055c6: 688d ldr r5, [r1, #8]
  1914. 80055c8: d92f bls.n 800562a <HAL_ADC_ConfigChannel+0xa2>
  1915. MODIFY_REG(hadc->Instance->SMPR1 ,
  1916. 80055ca: 2607 movs r6, #7
  1917. 80055cc: 4423 add r3, r4
  1918. 80055ce: 68d1 ldr r1, [r2, #12]
  1919. 80055d0: 3b1e subs r3, #30
  1920. 80055d2: 409e lsls r6, r3
  1921. 80055d4: ea21 0106 bic.w r1, r1, r6
  1922. 80055d8: fa05 f303 lsl.w r3, r5, r3
  1923. 80055dc: 430b orrs r3, r1
  1924. 80055de: 60d3 str r3, [r2, #12]
  1925. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  1926. 80055e0: f1a4 0310 sub.w r3, r4, #16
  1927. 80055e4: 2b01 cmp r3, #1
  1928. 80055e6: d92b bls.n 8005640 <HAL_ADC_ConfigChannel+0xb8>
  1929. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  1930. 80055e8: 2300 movs r3, #0
  1931. __HAL_UNLOCK(hadc);
  1932. 80055ea: 2200 movs r2, #0
  1933. 80055ec: f880 2024 strb.w r2, [r0, #36] ; 0x24
  1934. }
  1935. 80055f0: 4618 mov r0, r3
  1936. 80055f2: b002 add sp, #8
  1937. 80055f4: bd70 pop {r4, r5, r6, pc}
  1938. else if (sConfig->Rank < 13U)
  1939. 80055f6: 2d0c cmp r5, #12
  1940. 80055f8: d80b bhi.n 8005612 <HAL_ADC_ConfigChannel+0x8a>
  1941. MODIFY_REG(hadc->Instance->SQR2 ,
  1942. 80055fa: 442b add r3, r5
  1943. 80055fc: 251f movs r5, #31
  1944. 80055fe: 6b16 ldr r6, [r2, #48] ; 0x30
  1945. 8005600: 3b23 subs r3, #35 ; 0x23
  1946. 8005602: 409d lsls r5, r3
  1947. 8005604: ea26 0505 bic.w r5, r6, r5
  1948. 8005608: fa04 f303 lsl.w r3, r4, r3
  1949. 800560c: 432b orrs r3, r5
  1950. 800560e: 6313 str r3, [r2, #48] ; 0x30
  1951. 8005610: e7d6 b.n 80055c0 <HAL_ADC_ConfigChannel+0x38>
  1952. MODIFY_REG(hadc->Instance->SQR1 ,
  1953. 8005612: 442b add r3, r5
  1954. 8005614: 251f movs r5, #31
  1955. 8005616: 6ad6 ldr r6, [r2, #44] ; 0x2c
  1956. 8005618: 3b41 subs r3, #65 ; 0x41
  1957. 800561a: 409d lsls r5, r3
  1958. 800561c: ea26 0505 bic.w r5, r6, r5
  1959. 8005620: fa04 f303 lsl.w r3, r4, r3
  1960. 8005624: 432b orrs r3, r5
  1961. 8005626: 62d3 str r3, [r2, #44] ; 0x2c
  1962. 8005628: e7ca b.n 80055c0 <HAL_ADC_ConfigChannel+0x38>
  1963. MODIFY_REG(hadc->Instance->SMPR2 ,
  1964. 800562a: 2607 movs r6, #7
  1965. 800562c: 6911 ldr r1, [r2, #16]
  1966. 800562e: 4423 add r3, r4
  1967. 8005630: 409e lsls r6, r3
  1968. 8005632: ea21 0106 bic.w r1, r1, r6
  1969. 8005636: fa05 f303 lsl.w r3, r5, r3
  1970. 800563a: 430b orrs r3, r1
  1971. 800563c: 6113 str r3, [r2, #16]
  1972. 800563e: e7cf b.n 80055e0 <HAL_ADC_ConfigChannel+0x58>
  1973. if (hadc->Instance == ADC1)
  1974. 8005640: 4b10 ldr r3, [pc, #64] ; (8005684 <HAL_ADC_ConfigChannel+0xfc>)
  1975. 8005642: 429a cmp r2, r3
  1976. 8005644: d116 bne.n 8005674 <HAL_ADC_ConfigChannel+0xec>
  1977. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  1978. 8005646: 6893 ldr r3, [r2, #8]
  1979. 8005648: 021b lsls r3, r3, #8
  1980. 800564a: d4cd bmi.n 80055e8 <HAL_ADC_ConfigChannel+0x60>
  1981. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1982. 800564c: 6893 ldr r3, [r2, #8]
  1983. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1984. 800564e: 2c10 cmp r4, #16
  1985. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1986. 8005650: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  1987. 8005654: 6093 str r3, [r2, #8]
  1988. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1989. 8005656: d1c7 bne.n 80055e8 <HAL_ADC_ConfigChannel+0x60>
  1990. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  1991. 8005658: 4b0b ldr r3, [pc, #44] ; (8005688 <HAL_ADC_ConfigChannel+0x100>)
  1992. 800565a: 4a0c ldr r2, [pc, #48] ; (800568c <HAL_ADC_ConfigChannel+0x104>)
  1993. 800565c: 681b ldr r3, [r3, #0]
  1994. 800565e: fbb3 f2f2 udiv r2, r3, r2
  1995. 8005662: 230a movs r3, #10
  1996. 8005664: 4353 muls r3, r2
  1997. wait_loop_index--;
  1998. 8005666: 9301 str r3, [sp, #4]
  1999. while(wait_loop_index != 0U)
  2000. 8005668: 9b01 ldr r3, [sp, #4]
  2001. 800566a: 2b00 cmp r3, #0
  2002. 800566c: d0bc beq.n 80055e8 <HAL_ADC_ConfigChannel+0x60>
  2003. wait_loop_index--;
  2004. 800566e: 9b01 ldr r3, [sp, #4]
  2005. 8005670: 3b01 subs r3, #1
  2006. 8005672: e7f8 b.n 8005666 <HAL_ADC_ConfigChannel+0xde>
  2007. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  2008. 8005674: 6a83 ldr r3, [r0, #40] ; 0x28
  2009. 8005676: f043 0320 orr.w r3, r3, #32
  2010. 800567a: 6283 str r3, [r0, #40] ; 0x28
  2011. tmp_hal_status = HAL_ERROR;
  2012. 800567c: 2301 movs r3, #1
  2013. 800567e: e7b4 b.n 80055ea <HAL_ADC_ConfigChannel+0x62>
  2014. __HAL_LOCK(hadc);
  2015. 8005680: 2302 movs r3, #2
  2016. 8005682: e7b5 b.n 80055f0 <HAL_ADC_ConfigChannel+0x68>
  2017. 8005684: 40012400 .word 0x40012400
  2018. 8005688: 20000200 .word 0x20000200
  2019. 800568c: 000f4240 .word 0x000f4240
  2020. 08005690 <ADC_Enable>:
  2021. __IO uint32_t wait_loop_index = 0U;
  2022. 8005690: 2300 movs r3, #0
  2023. {
  2024. 8005692: b573 push {r0, r1, r4, r5, r6, lr}
  2025. __IO uint32_t wait_loop_index = 0U;
  2026. 8005694: 9301 str r3, [sp, #4]
  2027. if (ADC_IS_ENABLE(hadc) == RESET)
  2028. 8005696: 6803 ldr r3, [r0, #0]
  2029. {
  2030. 8005698: 4604 mov r4, r0
  2031. if (ADC_IS_ENABLE(hadc) == RESET)
  2032. 800569a: 689a ldr r2, [r3, #8]
  2033. 800569c: 07d2 lsls r2, r2, #31
  2034. 800569e: d502 bpl.n 80056a6 <ADC_Enable+0x16>
  2035. return HAL_OK;
  2036. 80056a0: 2000 movs r0, #0
  2037. }
  2038. 80056a2: b002 add sp, #8
  2039. 80056a4: bd70 pop {r4, r5, r6, pc}
  2040. __HAL_ADC_ENABLE(hadc);
  2041. 80056a6: 689a ldr r2, [r3, #8]
  2042. 80056a8: f042 0201 orr.w r2, r2, #1
  2043. 80056ac: 609a str r2, [r3, #8]
  2044. wait_loop_index = (ADC_STAB_DELAY_US * (SystemCoreClock / 1000000U));
  2045. 80056ae: 4b12 ldr r3, [pc, #72] ; (80056f8 <ADC_Enable+0x68>)
  2046. 80056b0: 4a12 ldr r2, [pc, #72] ; (80056fc <ADC_Enable+0x6c>)
  2047. 80056b2: 681b ldr r3, [r3, #0]
  2048. 80056b4: fbb3 f3f2 udiv r3, r3, r2
  2049. wait_loop_index--;
  2050. 80056b8: 9301 str r3, [sp, #4]
  2051. while(wait_loop_index != 0U)
  2052. 80056ba: 9b01 ldr r3, [sp, #4]
  2053. 80056bc: b9c3 cbnz r3, 80056f0 <ADC_Enable+0x60>
  2054. tickstart = HAL_GetTick();
  2055. 80056be: f7ff ff0f bl 80054e0 <HAL_GetTick>
  2056. 80056c2: 4606 mov r6, r0
  2057. while(ADC_IS_ENABLE(hadc) == RESET)
  2058. 80056c4: 6823 ldr r3, [r4, #0]
  2059. 80056c6: 689d ldr r5, [r3, #8]
  2060. 80056c8: f015 0501 ands.w r5, r5, #1
  2061. 80056cc: d1e8 bne.n 80056a0 <ADC_Enable+0x10>
  2062. if((HAL_GetTick() - tickstart) > ADC_ENABLE_TIMEOUT)
  2063. 80056ce: f7ff ff07 bl 80054e0 <HAL_GetTick>
  2064. 80056d2: 1b80 subs r0, r0, r6
  2065. 80056d4: 2802 cmp r0, #2
  2066. 80056d6: d9f5 bls.n 80056c4 <ADC_Enable+0x34>
  2067. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2068. 80056d8: 6aa3 ldr r3, [r4, #40] ; 0x28
  2069. __HAL_UNLOCK(hadc);
  2070. 80056da: f884 5024 strb.w r5, [r4, #36] ; 0x24
  2071. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2072. 80056de: f043 0310 orr.w r3, r3, #16
  2073. 80056e2: 62a3 str r3, [r4, #40] ; 0x28
  2074. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2075. 80056e4: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2076. __HAL_UNLOCK(hadc);
  2077. 80056e6: 2001 movs r0, #1
  2078. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2079. 80056e8: f043 0301 orr.w r3, r3, #1
  2080. 80056ec: 62e3 str r3, [r4, #44] ; 0x2c
  2081. 80056ee: e7d8 b.n 80056a2 <ADC_Enable+0x12>
  2082. wait_loop_index--;
  2083. 80056f0: 9b01 ldr r3, [sp, #4]
  2084. 80056f2: 3b01 subs r3, #1
  2085. 80056f4: e7e0 b.n 80056b8 <ADC_Enable+0x28>
  2086. 80056f6: bf00 nop
  2087. 80056f8: 20000200 .word 0x20000200
  2088. 80056fc: 000f4240 .word 0x000f4240
  2089. 08005700 <HAL_ADC_Start_DMA>:
  2090. {
  2091. 8005700: e92d 41d8 stmdb sp!, {r3, r4, r6, r7, r8, lr}
  2092. 8005704: 4690 mov r8, r2
  2093. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2094. 8005706: 4b40 ldr r3, [pc, #256] ; (8005808 <HAL_ADC_Start_DMA+0x108>)
  2095. 8005708: 6802 ldr r2, [r0, #0]
  2096. {
  2097. 800570a: 4604 mov r4, r0
  2098. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2099. 800570c: 429a cmp r2, r3
  2100. {
  2101. 800570e: 460f mov r7, r1
  2102. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2103. 8005710: d002 beq.n 8005718 <HAL_ADC_Start_DMA+0x18>
  2104. 8005712: 493e ldr r1, [pc, #248] ; (800580c <HAL_ADC_Start_DMA+0x10c>)
  2105. 8005714: 428a cmp r2, r1
  2106. 8005716: d103 bne.n 8005720 <HAL_ADC_Start_DMA+0x20>
  2107. 8005718: 685b ldr r3, [r3, #4]
  2108. 800571a: f413 2f70 tst.w r3, #983040 ; 0xf0000
  2109. 800571e: d16e bne.n 80057fe <HAL_ADC_Start_DMA+0xfe>
  2110. __HAL_LOCK(hadc);
  2111. 8005720: f894 3024 ldrb.w r3, [r4, #36] ; 0x24
  2112. 8005724: 2b01 cmp r3, #1
  2113. 8005726: d06c beq.n 8005802 <HAL_ADC_Start_DMA+0x102>
  2114. 8005728: 2301 movs r3, #1
  2115. tmp_hal_status = ADC_Enable(hadc);
  2116. 800572a: 4620 mov r0, r4
  2117. __HAL_LOCK(hadc);
  2118. 800572c: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2119. tmp_hal_status = ADC_Enable(hadc);
  2120. 8005730: f7ff ffae bl 8005690 <ADC_Enable>
  2121. if (tmp_hal_status == HAL_OK)
  2122. 8005734: 4606 mov r6, r0
  2123. 8005736: 2800 cmp r0, #0
  2124. 8005738: d15d bne.n 80057f6 <HAL_ADC_Start_DMA+0xf6>
  2125. ADC_STATE_CLR_SET(hadc->State,
  2126. 800573a: 6aa0 ldr r0, [r4, #40] ; 0x28
  2127. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2128. 800573c: 6821 ldr r1, [r4, #0]
  2129. ADC_STATE_CLR_SET(hadc->State,
  2130. 800573e: f420 6070 bic.w r0, r0, #3840 ; 0xf00
  2131. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2132. 8005742: 4b32 ldr r3, [pc, #200] ; (800580c <HAL_ADC_Start_DMA+0x10c>)
  2133. ADC_STATE_CLR_SET(hadc->State,
  2134. 8005744: f020 0001 bic.w r0, r0, #1
  2135. 8005748: f440 7080 orr.w r0, r0, #256 ; 0x100
  2136. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2137. 800574c: 4299 cmp r1, r3
  2138. ADC_STATE_CLR_SET(hadc->State,
  2139. 800574e: 62a0 str r0, [r4, #40] ; 0x28
  2140. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2141. 8005750: d104 bne.n 800575c <HAL_ADC_Start_DMA+0x5c>
  2142. 8005752: 4a2d ldr r2, [pc, #180] ; (8005808 <HAL_ADC_Start_DMA+0x108>)
  2143. 8005754: 6853 ldr r3, [r2, #4]
  2144. 8005756: f413 2f70 tst.w r3, #983040 ; 0xf0000
  2145. 800575a: d13e bne.n 80057da <HAL_ADC_Start_DMA+0xda>
  2146. CLEAR_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  2147. 800575c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2148. 800575e: f423 1380 bic.w r3, r3, #1048576 ; 0x100000
  2149. 8005762: 62a3 str r3, [r4, #40] ; 0x28
  2150. if (READ_BIT(hadc->Instance->CR1, ADC_CR1_JAUTO) != RESET)
  2151. 8005764: 684b ldr r3, [r1, #4]
  2152. 8005766: 055a lsls r2, r3, #21
  2153. 8005768: d505 bpl.n 8005776 <HAL_ADC_Start_DMA+0x76>
  2154. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  2155. 800576a: 6aa3 ldr r3, [r4, #40] ; 0x28
  2156. 800576c: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  2157. 8005770: f443 5380 orr.w r3, r3, #4096 ; 0x1000
  2158. 8005774: 62a3 str r3, [r4, #40] ; 0x28
  2159. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  2160. 8005776: 6aa3 ldr r3, [r4, #40] ; 0x28
  2161. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2162. 8005778: 6a20 ldr r0, [r4, #32]
  2163. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  2164. 800577a: f413 5380 ands.w r3, r3, #4096 ; 0x1000
  2165. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  2166. 800577e: bf18 it ne
  2167. 8005780: 6ae3 ldrne r3, [r4, #44] ; 0x2c
  2168. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2169. 8005782: 463a mov r2, r7
  2170. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  2171. 8005784: bf18 it ne
  2172. 8005786: f023 0306 bicne.w r3, r3, #6
  2173. ADC_CLEAR_ERRORCODE(hadc);
  2174. 800578a: 62e3 str r3, [r4, #44] ; 0x2c
  2175. __HAL_UNLOCK(hadc);
  2176. 800578c: 2300 movs r3, #0
  2177. 800578e: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2178. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2179. 8005792: 4b1f ldr r3, [pc, #124] ; (8005810 <HAL_ADC_Start_DMA+0x110>)
  2180. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2181. 8005794: 314c adds r1, #76 ; 0x4c
  2182. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2183. 8005796: 6283 str r3, [r0, #40] ; 0x28
  2184. hadc->DMA_Handle->XferHalfCpltCallback = ADC_DMAHalfConvCplt;
  2185. 8005798: 4b1e ldr r3, [pc, #120] ; (8005814 <HAL_ADC_Start_DMA+0x114>)
  2186. 800579a: 62c3 str r3, [r0, #44] ; 0x2c
  2187. hadc->DMA_Handle->XferErrorCallback = ADC_DMAError;
  2188. 800579c: 4b1e ldr r3, [pc, #120] ; (8005818 <HAL_ADC_Start_DMA+0x118>)
  2189. 800579e: 6303 str r3, [r0, #48] ; 0x30
  2190. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_EOC);
  2191. 80057a0: f06f 0302 mvn.w r3, #2
  2192. 80057a4: f841 3c4c str.w r3, [r1, #-76]
  2193. SET_BIT(hadc->Instance->CR2, ADC_CR2_DMA);
  2194. 80057a8: f851 3c44 ldr.w r3, [r1, #-68]
  2195. 80057ac: f443 7380 orr.w r3, r3, #256 ; 0x100
  2196. 80057b0: f841 3c44 str.w r3, [r1, #-68]
  2197. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2198. 80057b4: 4643 mov r3, r8
  2199. 80057b6: f000 f9ed bl 8005b94 <HAL_DMA_Start_IT>
  2200. if (ADC_IS_SOFTWARE_START_REGULAR(hadc))
  2201. 80057ba: 6823 ldr r3, [r4, #0]
  2202. 80057bc: 689a ldr r2, [r3, #8]
  2203. 80057be: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  2204. 80057c2: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  2205. SET_BIT(hadc->Instance->CR2, (ADC_CR2_SWSTART | ADC_CR2_EXTTRIG));
  2206. 80057c6: 689a ldr r2, [r3, #8]
  2207. 80057c8: bf0c ite eq
  2208. 80057ca: f442 02a0 orreq.w r2, r2, #5242880 ; 0x500000
  2209. SET_BIT(hadc->Instance->CR2, ADC_CR2_EXTTRIG);
  2210. 80057ce: f442 1280 orrne.w r2, r2, #1048576 ; 0x100000
  2211. 80057d2: 609a str r2, [r3, #8]
  2212. }
  2213. 80057d4: 4630 mov r0, r6
  2214. 80057d6: e8bd 81d8 ldmia.w sp!, {r3, r4, r6, r7, r8, pc}
  2215. SET_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  2216. 80057da: 6aa3 ldr r3, [r4, #40] ; 0x28
  2217. 80057dc: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  2218. 80057e0: 62a3 str r3, [r4, #40] ; 0x28
  2219. if (ADC_MULTIMODE_AUTO_INJECTED(hadc))
  2220. 80057e2: 6853 ldr r3, [r2, #4]
  2221. 80057e4: 055b lsls r3, r3, #21
  2222. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  2223. 80057e6: bf41 itttt mi
  2224. 80057e8: 6aa0 ldrmi r0, [r4, #40] ; 0x28
  2225. 80057ea: f420 5040 bicmi.w r0, r0, #12288 ; 0x3000
  2226. 80057ee: f440 5080 orrmi.w r0, r0, #4096 ; 0x1000
  2227. 80057f2: 62a0 strmi r0, [r4, #40] ; 0x28
  2228. 80057f4: e7bf b.n 8005776 <HAL_ADC_Start_DMA+0x76>
  2229. __HAL_UNLOCK(hadc);
  2230. 80057f6: 2300 movs r3, #0
  2231. 80057f8: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2232. 80057fc: e7ea b.n 80057d4 <HAL_ADC_Start_DMA+0xd4>
  2233. tmp_hal_status = HAL_ERROR;
  2234. 80057fe: 2601 movs r6, #1
  2235. 8005800: e7e8 b.n 80057d4 <HAL_ADC_Start_DMA+0xd4>
  2236. __HAL_LOCK(hadc);
  2237. 8005802: 2602 movs r6, #2
  2238. 8005804: e7e6 b.n 80057d4 <HAL_ADC_Start_DMA+0xd4>
  2239. 8005806: bf00 nop
  2240. 8005808: 40012400 .word 0x40012400
  2241. 800580c: 40012800 .word 0x40012800
  2242. 8005810: 08005513 .word 0x08005513
  2243. 8005814: 08005563 .word 0x08005563
  2244. 8005818: 0800556f .word 0x0800556f
  2245. 0800581c <ADC_ConversionStop_Disable>:
  2246. {
  2247. 800581c: b538 push {r3, r4, r5, lr}
  2248. if (ADC_IS_ENABLE(hadc) != RESET)
  2249. 800581e: 6803 ldr r3, [r0, #0]
  2250. {
  2251. 8005820: 4604 mov r4, r0
  2252. if (ADC_IS_ENABLE(hadc) != RESET)
  2253. 8005822: 689a ldr r2, [r3, #8]
  2254. 8005824: 07d2 lsls r2, r2, #31
  2255. 8005826: d401 bmi.n 800582c <ADC_ConversionStop_Disable+0x10>
  2256. return HAL_OK;
  2257. 8005828: 2000 movs r0, #0
  2258. 800582a: bd38 pop {r3, r4, r5, pc}
  2259. __HAL_ADC_DISABLE(hadc);
  2260. 800582c: 689a ldr r2, [r3, #8]
  2261. 800582e: f022 0201 bic.w r2, r2, #1
  2262. 8005832: 609a str r2, [r3, #8]
  2263. tickstart = HAL_GetTick();
  2264. 8005834: f7ff fe54 bl 80054e0 <HAL_GetTick>
  2265. 8005838: 4605 mov r5, r0
  2266. while(ADC_IS_ENABLE(hadc) != RESET)
  2267. 800583a: 6823 ldr r3, [r4, #0]
  2268. 800583c: 689b ldr r3, [r3, #8]
  2269. 800583e: 07db lsls r3, r3, #31
  2270. 8005840: d5f2 bpl.n 8005828 <ADC_ConversionStop_Disable+0xc>
  2271. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  2272. 8005842: f7ff fe4d bl 80054e0 <HAL_GetTick>
  2273. 8005846: 1b40 subs r0, r0, r5
  2274. 8005848: 2802 cmp r0, #2
  2275. 800584a: d9f6 bls.n 800583a <ADC_ConversionStop_Disable+0x1e>
  2276. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2277. 800584c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2278. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2279. 800584e: 2001 movs r0, #1
  2280. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2281. 8005850: f043 0310 orr.w r3, r3, #16
  2282. 8005854: 62a3 str r3, [r4, #40] ; 0x28
  2283. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2284. 8005856: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2285. 8005858: f043 0301 orr.w r3, r3, #1
  2286. 800585c: 62e3 str r3, [r4, #44] ; 0x2c
  2287. 800585e: bd38 pop {r3, r4, r5, pc}
  2288. 08005860 <HAL_ADC_Init>:
  2289. {
  2290. 8005860: b5f8 push {r3, r4, r5, r6, r7, lr}
  2291. if(hadc == NULL)
  2292. 8005862: 4604 mov r4, r0
  2293. 8005864: 2800 cmp r0, #0
  2294. 8005866: d077 beq.n 8005958 <HAL_ADC_Init+0xf8>
  2295. if (hadc->State == HAL_ADC_STATE_RESET)
  2296. 8005868: 6a83 ldr r3, [r0, #40] ; 0x28
  2297. 800586a: b923 cbnz r3, 8005876 <HAL_ADC_Init+0x16>
  2298. ADC_CLEAR_ERRORCODE(hadc);
  2299. 800586c: 62c3 str r3, [r0, #44] ; 0x2c
  2300. hadc->Lock = HAL_UNLOCKED;
  2301. 800586e: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2302. HAL_ADC_MspInit(hadc);
  2303. 8005872: f003 f819 bl 80088a8 <HAL_ADC_MspInit>
  2304. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2305. 8005876: 4620 mov r0, r4
  2306. 8005878: f7ff ffd0 bl 800581c <ADC_ConversionStop_Disable>
  2307. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  2308. 800587c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2309. 800587e: f013 0310 ands.w r3, r3, #16
  2310. 8005882: d16b bne.n 800595c <HAL_ADC_Init+0xfc>
  2311. 8005884: 2800 cmp r0, #0
  2312. 8005886: d169 bne.n 800595c <HAL_ADC_Init+0xfc>
  2313. ADC_STATE_CLR_SET(hadc->State,
  2314. 8005888: 6aa2 ldr r2, [r4, #40] ; 0x28
  2315. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2316. 800588a: 4937 ldr r1, [pc, #220] ; (8005968 <HAL_ADC_Init+0x108>)
  2317. ADC_STATE_CLR_SET(hadc->State,
  2318. 800588c: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  2319. 8005890: f022 0202 bic.w r2, r2, #2
  2320. 8005894: f042 0202 orr.w r2, r2, #2
  2321. 8005898: 62a2 str r2, [r4, #40] ; 0x28
  2322. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2323. 800589a: e894 0024 ldmia.w r4, {r2, r5}
  2324. 800589e: 428a cmp r2, r1
  2325. 80058a0: 69e1 ldr r1, [r4, #28]
  2326. 80058a2: d104 bne.n 80058ae <HAL_ADC_Init+0x4e>
  2327. 80058a4: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  2328. 80058a8: bf08 it eq
  2329. 80058aa: f44f 2100 moveq.w r1, #524288 ; 0x80000
  2330. ADC_CR2_CONTINUOUS(hadc->Init.ContinuousConvMode) );
  2331. 80058ae: 68e6 ldr r6, [r4, #12]
  2332. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2333. 80058b0: ea45 0546 orr.w r5, r5, r6, lsl #1
  2334. 80058b4: 4329 orrs r1, r5
  2335. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2336. 80058b6: 68a5 ldr r5, [r4, #8]
  2337. 80058b8: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2338. 80058bc: d035 beq.n 800592a <HAL_ADC_Init+0xca>
  2339. 80058be: 2d01 cmp r5, #1
  2340. 80058c0: bf08 it eq
  2341. 80058c2: f44f 7380 moveq.w r3, #256 ; 0x100
  2342. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  2343. 80058c6: 6967 ldr r7, [r4, #20]
  2344. 80058c8: 2f01 cmp r7, #1
  2345. 80058ca: d106 bne.n 80058da <HAL_ADC_Init+0x7a>
  2346. if (hadc->Init.ContinuousConvMode == DISABLE)
  2347. 80058cc: bb7e cbnz r6, 800592e <HAL_ADC_Init+0xce>
  2348. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  2349. 80058ce: 69a6 ldr r6, [r4, #24]
  2350. 80058d0: 3e01 subs r6, #1
  2351. 80058d2: ea43 3346 orr.w r3, r3, r6, lsl #13
  2352. 80058d6: f443 6300 orr.w r3, r3, #2048 ; 0x800
  2353. MODIFY_REG(hadc->Instance->CR1,
  2354. 80058da: 6856 ldr r6, [r2, #4]
  2355. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2356. 80058dc: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2357. MODIFY_REG(hadc->Instance->CR1,
  2358. 80058e0: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  2359. 80058e4: ea43 0306 orr.w r3, r3, r6
  2360. 80058e8: 6053 str r3, [r2, #4]
  2361. MODIFY_REG(hadc->Instance->CR2,
  2362. 80058ea: 6896 ldr r6, [r2, #8]
  2363. 80058ec: 4b1f ldr r3, [pc, #124] ; (800596c <HAL_ADC_Init+0x10c>)
  2364. 80058ee: ea03 0306 and.w r3, r3, r6
  2365. 80058f2: ea43 0301 orr.w r3, r3, r1
  2366. 80058f6: 6093 str r3, [r2, #8]
  2367. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2368. 80058f8: d001 beq.n 80058fe <HAL_ADC_Init+0x9e>
  2369. 80058fa: 2d01 cmp r5, #1
  2370. 80058fc: d120 bne.n 8005940 <HAL_ADC_Init+0xe0>
  2371. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  2372. 80058fe: 6923 ldr r3, [r4, #16]
  2373. 8005900: 3b01 subs r3, #1
  2374. 8005902: 051b lsls r3, r3, #20
  2375. MODIFY_REG(hadc->Instance->SQR1,
  2376. 8005904: 6ad5 ldr r5, [r2, #44] ; 0x2c
  2377. 8005906: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  2378. 800590a: 432b orrs r3, r5
  2379. 800590c: 62d3 str r3, [r2, #44] ; 0x2c
  2380. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  2381. 800590e: 6892 ldr r2, [r2, #8]
  2382. 8005910: 4b17 ldr r3, [pc, #92] ; (8005970 <HAL_ADC_Init+0x110>)
  2383. 8005912: 4013 ands r3, r2
  2384. 8005914: 4299 cmp r1, r3
  2385. 8005916: d115 bne.n 8005944 <HAL_ADC_Init+0xe4>
  2386. ADC_CLEAR_ERRORCODE(hadc);
  2387. 8005918: 2300 movs r3, #0
  2388. 800591a: 62e3 str r3, [r4, #44] ; 0x2c
  2389. ADC_STATE_CLR_SET(hadc->State,
  2390. 800591c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2391. 800591e: f023 0303 bic.w r3, r3, #3
  2392. 8005922: f043 0301 orr.w r3, r3, #1
  2393. 8005926: 62a3 str r3, [r4, #40] ; 0x28
  2394. 8005928: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2395. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2396. 800592a: 462b mov r3, r5
  2397. 800592c: e7cb b.n 80058c6 <HAL_ADC_Init+0x66>
  2398. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  2399. 800592e: 6aa6 ldr r6, [r4, #40] ; 0x28
  2400. 8005930: f046 0620 orr.w r6, r6, #32
  2401. 8005934: 62a6 str r6, [r4, #40] ; 0x28
  2402. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2403. 8005936: 6ae6 ldr r6, [r4, #44] ; 0x2c
  2404. 8005938: f046 0601 orr.w r6, r6, #1
  2405. 800593c: 62e6 str r6, [r4, #44] ; 0x2c
  2406. 800593e: e7cc b.n 80058da <HAL_ADC_Init+0x7a>
  2407. uint32_t tmp_sqr1 = 0U;
  2408. 8005940: 2300 movs r3, #0
  2409. 8005942: e7df b.n 8005904 <HAL_ADC_Init+0xa4>
  2410. ADC_STATE_CLR_SET(hadc->State,
  2411. 8005944: 6aa3 ldr r3, [r4, #40] ; 0x28
  2412. 8005946: f023 0312 bic.w r3, r3, #18
  2413. 800594a: f043 0310 orr.w r3, r3, #16
  2414. 800594e: 62a3 str r3, [r4, #40] ; 0x28
  2415. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2416. 8005950: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2417. 8005952: f043 0301 orr.w r3, r3, #1
  2418. 8005956: 62e3 str r3, [r4, #44] ; 0x2c
  2419. return HAL_ERROR;
  2420. 8005958: 2001 movs r0, #1
  2421. }
  2422. 800595a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2423. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2424. 800595c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2425. 800595e: f043 0310 orr.w r3, r3, #16
  2426. 8005962: 62a3 str r3, [r4, #40] ; 0x28
  2427. 8005964: e7f8 b.n 8005958 <HAL_ADC_Init+0xf8>
  2428. 8005966: bf00 nop
  2429. 8005968: 40013c00 .word 0x40013c00
  2430. 800596c: ffe1f7fd .word 0xffe1f7fd
  2431. 8005970: ff1f0efe .word 0xff1f0efe
  2432. 08005974 <HAL_ADCEx_Calibration_Start>:
  2433. */
  2434. HAL_StatusTypeDef HAL_ADCEx_Calibration_Start(ADC_HandleTypeDef* hadc)
  2435. {
  2436. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  2437. uint32_t tickstart;
  2438. __IO uint32_t wait_loop_index = 0U;
  2439. 8005974: 2300 movs r3, #0
  2440. {
  2441. 8005976: b573 push {r0, r1, r4, r5, r6, lr}
  2442. __IO uint32_t wait_loop_index = 0U;
  2443. 8005978: 9301 str r3, [sp, #4]
  2444. /* Check the parameters */
  2445. assert_param(IS_ADC_ALL_INSTANCE(hadc->Instance));
  2446. /* Process locked */
  2447. __HAL_LOCK(hadc);
  2448. 800597a: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  2449. {
  2450. 800597e: 4604 mov r4, r0
  2451. __HAL_LOCK(hadc);
  2452. 8005980: 2b01 cmp r3, #1
  2453. 8005982: d05a beq.n 8005a3a <HAL_ADCEx_Calibration_Start+0xc6>
  2454. 8005984: 2301 movs r3, #1
  2455. 8005986: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2456. /* 1. Calibration prerequisite: */
  2457. /* - ADC must be disabled for at least two ADC clock cycles in disable */
  2458. /* mode before ADC enable */
  2459. /* Stop potential conversion on going, on regular and injected groups */
  2460. /* Disable ADC peripheral */
  2461. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2462. 800598a: f7ff ff47 bl 800581c <ADC_ConversionStop_Disable>
  2463. /* Check if ADC is effectively disabled */
  2464. if (tmp_hal_status == HAL_OK)
  2465. 800598e: 4605 mov r5, r0
  2466. 8005990: 2800 cmp r0, #0
  2467. 8005992: d132 bne.n 80059fa <HAL_ADCEx_Calibration_Start+0x86>
  2468. {
  2469. /* Set ADC state */
  2470. ADC_STATE_CLR_SET(hadc->State,
  2471. 8005994: 6aa3 ldr r3, [r4, #40] ; 0x28
  2472. /* Hardware prerequisite: delay before starting the calibration. */
  2473. /* - Computation of CPU clock cycles corresponding to ADC clock cycles. */
  2474. /* - Wait for the expected ADC clock cycles delay */
  2475. wait_loop_index = ((SystemCoreClock
  2476. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2477. 8005996: 2002 movs r0, #2
  2478. ADC_STATE_CLR_SET(hadc->State,
  2479. 8005998: f423 5388 bic.w r3, r3, #4352 ; 0x1100
  2480. 800599c: f023 0302 bic.w r3, r3, #2
  2481. 80059a0: f043 0302 orr.w r3, r3, #2
  2482. 80059a4: 62a3 str r3, [r4, #40] ; 0x28
  2483. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2484. 80059a6: 4b26 ldr r3, [pc, #152] ; (8005a40 <HAL_ADCEx_Calibration_Start+0xcc>)
  2485. 80059a8: 681e ldr r6, [r3, #0]
  2486. 80059aa: f000 ffaf bl 800690c <HAL_RCCEx_GetPeriphCLKFreq>
  2487. 80059ae: fbb6 f0f0 udiv r0, r6, r0
  2488. * ADC_PRECALIBRATION_DELAY_ADCCLOCKCYCLES );
  2489. 80059b2: 0040 lsls r0, r0, #1
  2490. wait_loop_index = ((SystemCoreClock
  2491. 80059b4: 9001 str r0, [sp, #4]
  2492. while(wait_loop_index != 0U)
  2493. 80059b6: 9b01 ldr r3, [sp, #4]
  2494. 80059b8: bb1b cbnz r3, 8005a02 <HAL_ADCEx_Calibration_Start+0x8e>
  2495. {
  2496. wait_loop_index--;
  2497. }
  2498. /* 2. Enable the ADC peripheral */
  2499. ADC_Enable(hadc);
  2500. 80059ba: 4620 mov r0, r4
  2501. 80059bc: f7ff fe68 bl 8005690 <ADC_Enable>
  2502. /* 3. Resets ADC calibration registers */
  2503. SET_BIT(hadc->Instance->CR2, ADC_CR2_RSTCAL);
  2504. 80059c0: 6822 ldr r2, [r4, #0]
  2505. 80059c2: 6893 ldr r3, [r2, #8]
  2506. 80059c4: f043 0308 orr.w r3, r3, #8
  2507. 80059c8: 6093 str r3, [r2, #8]
  2508. tickstart = HAL_GetTick();
  2509. 80059ca: f7ff fd89 bl 80054e0 <HAL_GetTick>
  2510. 80059ce: 4606 mov r6, r0
  2511. /* Wait for calibration reset completion */
  2512. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_RSTCAL))
  2513. 80059d0: 6823 ldr r3, [r4, #0]
  2514. 80059d2: 689a ldr r2, [r3, #8]
  2515. 80059d4: 0712 lsls r2, r2, #28
  2516. 80059d6: d418 bmi.n 8005a0a <HAL_ADCEx_Calibration_Start+0x96>
  2517. }
  2518. }
  2519. /* 4. Start ADC calibration */
  2520. SET_BIT(hadc->Instance->CR2, ADC_CR2_CAL);
  2521. 80059d8: 689a ldr r2, [r3, #8]
  2522. 80059da: f042 0204 orr.w r2, r2, #4
  2523. 80059de: 609a str r2, [r3, #8]
  2524. tickstart = HAL_GetTick();
  2525. 80059e0: f7ff fd7e bl 80054e0 <HAL_GetTick>
  2526. 80059e4: 4606 mov r6, r0
  2527. /* Wait for calibration completion */
  2528. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_CAL))
  2529. 80059e6: 6823 ldr r3, [r4, #0]
  2530. 80059e8: 689b ldr r3, [r3, #8]
  2531. 80059ea: 075b lsls r3, r3, #29
  2532. 80059ec: d41f bmi.n 8005a2e <HAL_ADCEx_Calibration_Start+0xba>
  2533. return HAL_ERROR;
  2534. }
  2535. }
  2536. /* Set ADC state */
  2537. ADC_STATE_CLR_SET(hadc->State,
  2538. 80059ee: 6aa3 ldr r3, [r4, #40] ; 0x28
  2539. 80059f0: f023 0303 bic.w r3, r3, #3
  2540. 80059f4: f043 0301 orr.w r3, r3, #1
  2541. 80059f8: 62a3 str r3, [r4, #40] ; 0x28
  2542. HAL_ADC_STATE_BUSY_INTERNAL,
  2543. HAL_ADC_STATE_READY);
  2544. }
  2545. /* Process unlocked */
  2546. __HAL_UNLOCK(hadc);
  2547. 80059fa: 2300 movs r3, #0
  2548. 80059fc: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2549. /* Return function status */
  2550. return tmp_hal_status;
  2551. 8005a00: e012 b.n 8005a28 <HAL_ADCEx_Calibration_Start+0xb4>
  2552. wait_loop_index--;
  2553. 8005a02: 9b01 ldr r3, [sp, #4]
  2554. 8005a04: 3b01 subs r3, #1
  2555. 8005a06: 9301 str r3, [sp, #4]
  2556. 8005a08: e7d5 b.n 80059b6 <HAL_ADCEx_Calibration_Start+0x42>
  2557. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2558. 8005a0a: f7ff fd69 bl 80054e0 <HAL_GetTick>
  2559. 8005a0e: 1b80 subs r0, r0, r6
  2560. 8005a10: 280a cmp r0, #10
  2561. 8005a12: d9dd bls.n 80059d0 <HAL_ADCEx_Calibration_Start+0x5c>
  2562. ADC_STATE_CLR_SET(hadc->State,
  2563. 8005a14: 6aa3 ldr r3, [r4, #40] ; 0x28
  2564. return HAL_ERROR;
  2565. 8005a16: 2501 movs r5, #1
  2566. ADC_STATE_CLR_SET(hadc->State,
  2567. 8005a18: f023 0312 bic.w r3, r3, #18
  2568. 8005a1c: f043 0310 orr.w r3, r3, #16
  2569. 8005a20: 62a3 str r3, [r4, #40] ; 0x28
  2570. __HAL_UNLOCK(hadc);
  2571. 8005a22: 2300 movs r3, #0
  2572. 8005a24: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2573. }
  2574. 8005a28: 4628 mov r0, r5
  2575. 8005a2a: b002 add sp, #8
  2576. 8005a2c: bd70 pop {r4, r5, r6, pc}
  2577. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2578. 8005a2e: f7ff fd57 bl 80054e0 <HAL_GetTick>
  2579. 8005a32: 1b80 subs r0, r0, r6
  2580. 8005a34: 280a cmp r0, #10
  2581. 8005a36: d9d6 bls.n 80059e6 <HAL_ADCEx_Calibration_Start+0x72>
  2582. 8005a38: e7ec b.n 8005a14 <HAL_ADCEx_Calibration_Start+0xa0>
  2583. __HAL_LOCK(hadc);
  2584. 8005a3a: 2502 movs r5, #2
  2585. 8005a3c: e7f4 b.n 8005a28 <HAL_ADCEx_Calibration_Start+0xb4>
  2586. 8005a3e: bf00 nop
  2587. 8005a40: 20000200 .word 0x20000200
  2588. 08005a44 <HAL_NVIC_SetPriorityGrouping>:
  2589. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  2590. {
  2591. uint32_t reg_value;
  2592. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2593. reg_value = SCB->AIRCR; /* read old register configuration */
  2594. 8005a44: 4a07 ldr r2, [pc, #28] ; (8005a64 <HAL_NVIC_SetPriorityGrouping+0x20>)
  2595. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2596. reg_value = (reg_value |
  2597. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  2598. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2599. 8005a46: 0200 lsls r0, r0, #8
  2600. reg_value = SCB->AIRCR; /* read old register configuration */
  2601. 8005a48: 68d3 ldr r3, [r2, #12]
  2602. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2603. 8005a4a: f400 60e0 and.w r0, r0, #1792 ; 0x700
  2604. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2605. 8005a4e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2606. 8005a52: 041b lsls r3, r3, #16
  2607. 8005a54: 0c1b lsrs r3, r3, #16
  2608. 8005a56: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  2609. 8005a5a: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  2610. reg_value = (reg_value |
  2611. 8005a5e: 4303 orrs r3, r0
  2612. SCB->AIRCR = reg_value;
  2613. 8005a60: 60d3 str r3, [r2, #12]
  2614. 8005a62: 4770 bx lr
  2615. 8005a64: e000ed00 .word 0xe000ed00
  2616. 08005a68 <HAL_NVIC_SetPriority>:
  2617. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  2618. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  2619. */
  2620. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  2621. {
  2622. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  2623. 8005a68: 4b17 ldr r3, [pc, #92] ; (8005ac8 <HAL_NVIC_SetPriority+0x60>)
  2624. * This parameter can be a value between 0 and 15
  2625. * A lower priority value indicates a higher priority.
  2626. * @retval None
  2627. */
  2628. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  2629. {
  2630. 8005a6a: b530 push {r4, r5, lr}
  2631. 8005a6c: 68dc ldr r4, [r3, #12]
  2632. 8005a6e: f3c4 2402 ubfx r4, r4, #8, #3
  2633. {
  2634. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2635. uint32_t PreemptPriorityBits;
  2636. uint32_t SubPriorityBits;
  2637. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2638. 8005a72: f1c4 0307 rsb r3, r4, #7
  2639. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2640. 8005a76: 1d25 adds r5, r4, #4
  2641. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2642. 8005a78: 2b04 cmp r3, #4
  2643. 8005a7a: bf28 it cs
  2644. 8005a7c: 2304 movcs r3, #4
  2645. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2646. 8005a7e: 2d06 cmp r5, #6
  2647. return (
  2648. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2649. 8005a80: f04f 0501 mov.w r5, #1
  2650. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2651. 8005a84: bf98 it ls
  2652. 8005a86: 2400 movls r4, #0
  2653. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2654. 8005a88: fa05 f303 lsl.w r3, r5, r3
  2655. 8005a8c: f103 33ff add.w r3, r3, #4294967295
  2656. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2657. 8005a90: bf88 it hi
  2658. 8005a92: 3c03 subhi r4, #3
  2659. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2660. 8005a94: 4019 ands r1, r3
  2661. 8005a96: 40a1 lsls r1, r4
  2662. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  2663. 8005a98: fa05 f404 lsl.w r4, r5, r4
  2664. 8005a9c: 3c01 subs r4, #1
  2665. 8005a9e: 4022 ands r2, r4
  2666. if ((int32_t)(IRQn) < 0)
  2667. 8005aa0: 2800 cmp r0, #0
  2668. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2669. 8005aa2: ea42 0201 orr.w r2, r2, r1
  2670. 8005aa6: ea4f 1202 mov.w r2, r2, lsl #4
  2671. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2672. 8005aaa: bfaf iteee ge
  2673. 8005aac: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  2674. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2675. 8005ab0: 4b06 ldrlt r3, [pc, #24] ; (8005acc <HAL_NVIC_SetPriority+0x64>)
  2676. 8005ab2: f000 000f andlt.w r0, r0, #15
  2677. 8005ab6: b2d2 uxtblt r2, r2
  2678. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2679. 8005ab8: bfa5 ittet ge
  2680. 8005aba: b2d2 uxtbge r2, r2
  2681. 8005abc: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  2682. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2683. 8005ac0: 541a strblt r2, [r3, r0]
  2684. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2685. 8005ac2: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  2686. 8005ac6: bd30 pop {r4, r5, pc}
  2687. 8005ac8: e000ed00 .word 0xe000ed00
  2688. 8005acc: e000ed14 .word 0xe000ed14
  2689. 08005ad0 <HAL_NVIC_EnableIRQ>:
  2690. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  2691. 8005ad0: 2301 movs r3, #1
  2692. 8005ad2: 0942 lsrs r2, r0, #5
  2693. 8005ad4: f000 001f and.w r0, r0, #31
  2694. 8005ad8: fa03 f000 lsl.w r0, r3, r0
  2695. 8005adc: 4b01 ldr r3, [pc, #4] ; (8005ae4 <HAL_NVIC_EnableIRQ+0x14>)
  2696. 8005ade: f843 0022 str.w r0, [r3, r2, lsl #2]
  2697. 8005ae2: 4770 bx lr
  2698. 8005ae4: e000e100 .word 0xe000e100
  2699. 08005ae8 <HAL_SYSTICK_Config>:
  2700. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  2701. must contain a vendor-specific implementation of this function.
  2702. */
  2703. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  2704. {
  2705. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  2706. 8005ae8: 3801 subs r0, #1
  2707. 8005aea: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  2708. 8005aee: d20a bcs.n 8005b06 <HAL_SYSTICK_Config+0x1e>
  2709. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2710. 8005af0: 21f0 movs r1, #240 ; 0xf0
  2711. {
  2712. return (1UL); /* Reload value impossible */
  2713. }
  2714. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2715. 8005af2: 4b06 ldr r3, [pc, #24] ; (8005b0c <HAL_SYSTICK_Config+0x24>)
  2716. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2717. 8005af4: 4a06 ldr r2, [pc, #24] ; (8005b10 <HAL_SYSTICK_Config+0x28>)
  2718. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2719. 8005af6: 6058 str r0, [r3, #4]
  2720. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2721. 8005af8: f882 1023 strb.w r1, [r2, #35] ; 0x23
  2722. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  2723. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2724. 8005afc: 2000 movs r0, #0
  2725. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2726. 8005afe: 2207 movs r2, #7
  2727. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2728. 8005b00: 6098 str r0, [r3, #8]
  2729. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2730. 8005b02: 601a str r2, [r3, #0]
  2731. 8005b04: 4770 bx lr
  2732. return (1UL); /* Reload value impossible */
  2733. 8005b06: 2001 movs r0, #1
  2734. * - 1 Function failed.
  2735. */
  2736. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  2737. {
  2738. return SysTick_Config(TicksNumb);
  2739. }
  2740. 8005b08: 4770 bx lr
  2741. 8005b0a: bf00 nop
  2742. 8005b0c: e000e010 .word 0xe000e010
  2743. 8005b10: e000ed00 .word 0xe000ed00
  2744. 08005b14 <HAL_DMA_Init>:
  2745. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  2746. * the configuration information for the specified DMA Channel.
  2747. * @retval HAL status
  2748. */
  2749. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  2750. {
  2751. 8005b14: b510 push {r4, lr}
  2752. uint32_t tmp = 0U;
  2753. /* Check the DMA handle allocation */
  2754. if(hdma == NULL)
  2755. 8005b16: 2800 cmp r0, #0
  2756. 8005b18: d032 beq.n 8005b80 <HAL_DMA_Init+0x6c>
  2757. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  2758. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  2759. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  2760. /* calculation of the channel index */
  2761. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  2762. 8005b1a: 6801 ldr r1, [r0, #0]
  2763. 8005b1c: 4b19 ldr r3, [pc, #100] ; (8005b84 <HAL_DMA_Init+0x70>)
  2764. 8005b1e: 2414 movs r4, #20
  2765. 8005b20: 4299 cmp r1, r3
  2766. 8005b22: d825 bhi.n 8005b70 <HAL_DMA_Init+0x5c>
  2767. {
  2768. /* DMA1 */
  2769. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2770. 8005b24: 4a18 ldr r2, [pc, #96] ; (8005b88 <HAL_DMA_Init+0x74>)
  2771. hdma->DmaBaseAddress = DMA1;
  2772. 8005b26: f2a3 4307 subw r3, r3, #1031 ; 0x407
  2773. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2774. 8005b2a: 440a add r2, r1
  2775. 8005b2c: fbb2 f2f4 udiv r2, r2, r4
  2776. 8005b30: 0092 lsls r2, r2, #2
  2777. 8005b32: 6402 str r2, [r0, #64] ; 0x40
  2778. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2779. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  2780. DMA_CCR_DIR));
  2781. /* Prepare the DMA Channel configuration */
  2782. tmp |= hdma->Init.Direction |
  2783. 8005b34: 6884 ldr r4, [r0, #8]
  2784. hdma->DmaBaseAddress = DMA2;
  2785. 8005b36: 63c3 str r3, [r0, #60] ; 0x3c
  2786. tmp |= hdma->Init.Direction |
  2787. 8005b38: 6843 ldr r3, [r0, #4]
  2788. tmp = hdma->Instance->CCR;
  2789. 8005b3a: 680a ldr r2, [r1, #0]
  2790. tmp |= hdma->Init.Direction |
  2791. 8005b3c: 4323 orrs r3, r4
  2792. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2793. 8005b3e: 68c4 ldr r4, [r0, #12]
  2794. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2795. 8005b40: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  2796. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2797. 8005b44: 4323 orrs r3, r4
  2798. 8005b46: 6904 ldr r4, [r0, #16]
  2799. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2800. 8005b48: f022 0230 bic.w r2, r2, #48 ; 0x30
  2801. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2802. 8005b4c: 4323 orrs r3, r4
  2803. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  2804. 8005b4e: 6944 ldr r4, [r0, #20]
  2805. 8005b50: 4323 orrs r3, r4
  2806. 8005b52: 6984 ldr r4, [r0, #24]
  2807. 8005b54: 4323 orrs r3, r4
  2808. hdma->Init.Mode | hdma->Init.Priority;
  2809. 8005b56: 69c4 ldr r4, [r0, #28]
  2810. 8005b58: 4323 orrs r3, r4
  2811. tmp |= hdma->Init.Direction |
  2812. 8005b5a: 4313 orrs r3, r2
  2813. /* Write to DMA Channel CR register */
  2814. hdma->Instance->CCR = tmp;
  2815. 8005b5c: 600b str r3, [r1, #0]
  2816. /* Initialise the error code */
  2817. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2818. /* Initialize the DMA state*/
  2819. hdma->State = HAL_DMA_STATE_READY;
  2820. 8005b5e: 2201 movs r2, #1
  2821. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2822. 8005b60: 2300 movs r3, #0
  2823. hdma->State = HAL_DMA_STATE_READY;
  2824. 8005b62: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2825. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2826. 8005b66: 6383 str r3, [r0, #56] ; 0x38
  2827. /* Allocate lock resource and initialize it */
  2828. hdma->Lock = HAL_UNLOCKED;
  2829. 8005b68: f880 3020 strb.w r3, [r0, #32]
  2830. return HAL_OK;
  2831. 8005b6c: 4618 mov r0, r3
  2832. 8005b6e: bd10 pop {r4, pc}
  2833. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  2834. 8005b70: 4b06 ldr r3, [pc, #24] ; (8005b8c <HAL_DMA_Init+0x78>)
  2835. 8005b72: 440b add r3, r1
  2836. 8005b74: fbb3 f3f4 udiv r3, r3, r4
  2837. 8005b78: 009b lsls r3, r3, #2
  2838. 8005b7a: 6403 str r3, [r0, #64] ; 0x40
  2839. hdma->DmaBaseAddress = DMA2;
  2840. 8005b7c: 4b04 ldr r3, [pc, #16] ; (8005b90 <HAL_DMA_Init+0x7c>)
  2841. 8005b7e: e7d9 b.n 8005b34 <HAL_DMA_Init+0x20>
  2842. return HAL_ERROR;
  2843. 8005b80: 2001 movs r0, #1
  2844. }
  2845. 8005b82: bd10 pop {r4, pc}
  2846. 8005b84: 40020407 .word 0x40020407
  2847. 8005b88: bffdfff8 .word 0xbffdfff8
  2848. 8005b8c: bffdfbf8 .word 0xbffdfbf8
  2849. 8005b90: 40020400 .word 0x40020400
  2850. 08005b94 <HAL_DMA_Start_IT>:
  2851. * @param DstAddress: The destination memory Buffer address
  2852. * @param DataLength: The length of data to be transferred from source to destination
  2853. * @retval HAL status
  2854. */
  2855. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2856. {
  2857. 8005b94: b5f0 push {r4, r5, r6, r7, lr}
  2858. /* Check the parameters */
  2859. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  2860. /* Process locked */
  2861. __HAL_LOCK(hdma);
  2862. 8005b96: f890 4020 ldrb.w r4, [r0, #32]
  2863. 8005b9a: 2c01 cmp r4, #1
  2864. 8005b9c: d035 beq.n 8005c0a <HAL_DMA_Start_IT+0x76>
  2865. 8005b9e: 2401 movs r4, #1
  2866. if(HAL_DMA_STATE_READY == hdma->State)
  2867. 8005ba0: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  2868. __HAL_LOCK(hdma);
  2869. 8005ba4: f880 4020 strb.w r4, [r0, #32]
  2870. if(HAL_DMA_STATE_READY == hdma->State)
  2871. 8005ba8: 42a5 cmp r5, r4
  2872. 8005baa: f04f 0600 mov.w r6, #0
  2873. 8005bae: f04f 0402 mov.w r4, #2
  2874. 8005bb2: d128 bne.n 8005c06 <HAL_DMA_Start_IT+0x72>
  2875. {
  2876. /* Change DMA peripheral state */
  2877. hdma->State = HAL_DMA_STATE_BUSY;
  2878. 8005bb4: f880 4021 strb.w r4, [r0, #33] ; 0x21
  2879. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2880. /* Disable the peripheral */
  2881. __HAL_DMA_DISABLE(hdma);
  2882. 8005bb8: 6804 ldr r4, [r0, #0]
  2883. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2884. 8005bba: 6386 str r6, [r0, #56] ; 0x38
  2885. __HAL_DMA_DISABLE(hdma);
  2886. 8005bbc: 6826 ldr r6, [r4, #0]
  2887. * @retval HAL status
  2888. */
  2889. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2890. {
  2891. /* Clear all flags */
  2892. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2893. 8005bbe: 6c07 ldr r7, [r0, #64] ; 0x40
  2894. __HAL_DMA_DISABLE(hdma);
  2895. 8005bc0: f026 0601 bic.w r6, r6, #1
  2896. 8005bc4: 6026 str r6, [r4, #0]
  2897. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2898. 8005bc6: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2899. 8005bc8: 40bd lsls r5, r7
  2900. 8005bca: 6075 str r5, [r6, #4]
  2901. /* Configure DMA Channel data length */
  2902. hdma->Instance->CNDTR = DataLength;
  2903. 8005bcc: 6063 str r3, [r4, #4]
  2904. /* Memory to Peripheral */
  2905. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  2906. 8005bce: 6843 ldr r3, [r0, #4]
  2907. 8005bd0: 6805 ldr r5, [r0, #0]
  2908. 8005bd2: 2b10 cmp r3, #16
  2909. if(NULL != hdma->XferHalfCpltCallback)
  2910. 8005bd4: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2911. {
  2912. /* Configure DMA Channel destination address */
  2913. hdma->Instance->CPAR = DstAddress;
  2914. 8005bd6: bf0b itete eq
  2915. 8005bd8: 60a2 streq r2, [r4, #8]
  2916. }
  2917. /* Peripheral to Memory */
  2918. else
  2919. {
  2920. /* Configure DMA Channel source address */
  2921. hdma->Instance->CPAR = SrcAddress;
  2922. 8005bda: 60a1 strne r1, [r4, #8]
  2923. hdma->Instance->CMAR = SrcAddress;
  2924. 8005bdc: 60e1 streq r1, [r4, #12]
  2925. /* Configure DMA Channel destination address */
  2926. hdma->Instance->CMAR = DstAddress;
  2927. 8005bde: 60e2 strne r2, [r4, #12]
  2928. if(NULL != hdma->XferHalfCpltCallback)
  2929. 8005be0: b14b cbz r3, 8005bf6 <HAL_DMA_Start_IT+0x62>
  2930. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2931. 8005be2: 6823 ldr r3, [r4, #0]
  2932. 8005be4: f043 030e orr.w r3, r3, #14
  2933. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2934. 8005be8: 6023 str r3, [r4, #0]
  2935. __HAL_DMA_ENABLE(hdma);
  2936. 8005bea: 682b ldr r3, [r5, #0]
  2937. HAL_StatusTypeDef status = HAL_OK;
  2938. 8005bec: 2000 movs r0, #0
  2939. __HAL_DMA_ENABLE(hdma);
  2940. 8005bee: f043 0301 orr.w r3, r3, #1
  2941. 8005bf2: 602b str r3, [r5, #0]
  2942. 8005bf4: bdf0 pop {r4, r5, r6, r7, pc}
  2943. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2944. 8005bf6: 6823 ldr r3, [r4, #0]
  2945. 8005bf8: f023 0304 bic.w r3, r3, #4
  2946. 8005bfc: 6023 str r3, [r4, #0]
  2947. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2948. 8005bfe: 6823 ldr r3, [r4, #0]
  2949. 8005c00: f043 030a orr.w r3, r3, #10
  2950. 8005c04: e7f0 b.n 8005be8 <HAL_DMA_Start_IT+0x54>
  2951. __HAL_UNLOCK(hdma);
  2952. 8005c06: f880 6020 strb.w r6, [r0, #32]
  2953. __HAL_LOCK(hdma);
  2954. 8005c0a: 2002 movs r0, #2
  2955. }
  2956. 8005c0c: bdf0 pop {r4, r5, r6, r7, pc}
  2957. ...
  2958. 08005c10 <HAL_DMA_Abort_IT>:
  2959. if(HAL_DMA_STATE_BUSY != hdma->State)
  2960. 8005c10: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  2961. {
  2962. 8005c14: b510 push {r4, lr}
  2963. if(HAL_DMA_STATE_BUSY != hdma->State)
  2964. 8005c16: 2b02 cmp r3, #2
  2965. 8005c18: d003 beq.n 8005c22 <HAL_DMA_Abort_IT+0x12>
  2966. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  2967. 8005c1a: 2304 movs r3, #4
  2968. 8005c1c: 6383 str r3, [r0, #56] ; 0x38
  2969. status = HAL_ERROR;
  2970. 8005c1e: 2001 movs r0, #1
  2971. 8005c20: bd10 pop {r4, pc}
  2972. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2973. 8005c22: 6803 ldr r3, [r0, #0]
  2974. 8005c24: 681a ldr r2, [r3, #0]
  2975. 8005c26: f022 020e bic.w r2, r2, #14
  2976. 8005c2a: 601a str r2, [r3, #0]
  2977. __HAL_DMA_DISABLE(hdma);
  2978. 8005c2c: 681a ldr r2, [r3, #0]
  2979. 8005c2e: f022 0201 bic.w r2, r2, #1
  2980. 8005c32: 601a str r2, [r3, #0]
  2981. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2982. 8005c34: 4a29 ldr r2, [pc, #164] ; (8005cdc <HAL_DMA_Abort_IT+0xcc>)
  2983. 8005c36: 4293 cmp r3, r2
  2984. 8005c38: d924 bls.n 8005c84 <HAL_DMA_Abort_IT+0x74>
  2985. 8005c3a: f502 7262 add.w r2, r2, #904 ; 0x388
  2986. 8005c3e: 4293 cmp r3, r2
  2987. 8005c40: d019 beq.n 8005c76 <HAL_DMA_Abort_IT+0x66>
  2988. 8005c42: 3214 adds r2, #20
  2989. 8005c44: 4293 cmp r3, r2
  2990. 8005c46: d018 beq.n 8005c7a <HAL_DMA_Abort_IT+0x6a>
  2991. 8005c48: 3214 adds r2, #20
  2992. 8005c4a: 4293 cmp r3, r2
  2993. 8005c4c: d017 beq.n 8005c7e <HAL_DMA_Abort_IT+0x6e>
  2994. 8005c4e: 3214 adds r2, #20
  2995. 8005c50: 4293 cmp r3, r2
  2996. 8005c52: bf0c ite eq
  2997. 8005c54: f44f 5380 moveq.w r3, #4096 ; 0x1000
  2998. 8005c58: f44f 3380 movne.w r3, #65536 ; 0x10000
  2999. 8005c5c: 4a20 ldr r2, [pc, #128] ; (8005ce0 <HAL_DMA_Abort_IT+0xd0>)
  3000. 8005c5e: 6053 str r3, [r2, #4]
  3001. hdma->State = HAL_DMA_STATE_READY;
  3002. 8005c60: 2301 movs r3, #1
  3003. __HAL_UNLOCK(hdma);
  3004. 8005c62: 2400 movs r4, #0
  3005. hdma->State = HAL_DMA_STATE_READY;
  3006. 8005c64: f880 3021 strb.w r3, [r0, #33] ; 0x21
  3007. if(hdma->XferAbortCallback != NULL)
  3008. 8005c68: 6b43 ldr r3, [r0, #52] ; 0x34
  3009. __HAL_UNLOCK(hdma);
  3010. 8005c6a: f880 4020 strb.w r4, [r0, #32]
  3011. if(hdma->XferAbortCallback != NULL)
  3012. 8005c6e: b39b cbz r3, 8005cd8 <HAL_DMA_Abort_IT+0xc8>
  3013. hdma->XferAbortCallback(hdma);
  3014. 8005c70: 4798 blx r3
  3015. HAL_StatusTypeDef status = HAL_OK;
  3016. 8005c72: 4620 mov r0, r4
  3017. 8005c74: bd10 pop {r4, pc}
  3018. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  3019. 8005c76: 2301 movs r3, #1
  3020. 8005c78: e7f0 b.n 8005c5c <HAL_DMA_Abort_IT+0x4c>
  3021. 8005c7a: 2310 movs r3, #16
  3022. 8005c7c: e7ee b.n 8005c5c <HAL_DMA_Abort_IT+0x4c>
  3023. 8005c7e: f44f 7380 mov.w r3, #256 ; 0x100
  3024. 8005c82: e7eb b.n 8005c5c <HAL_DMA_Abort_IT+0x4c>
  3025. 8005c84: 4917 ldr r1, [pc, #92] ; (8005ce4 <HAL_DMA_Abort_IT+0xd4>)
  3026. 8005c86: 428b cmp r3, r1
  3027. 8005c88: d016 beq.n 8005cb8 <HAL_DMA_Abort_IT+0xa8>
  3028. 8005c8a: 3114 adds r1, #20
  3029. 8005c8c: 428b cmp r3, r1
  3030. 8005c8e: d015 beq.n 8005cbc <HAL_DMA_Abort_IT+0xac>
  3031. 8005c90: 3114 adds r1, #20
  3032. 8005c92: 428b cmp r3, r1
  3033. 8005c94: d014 beq.n 8005cc0 <HAL_DMA_Abort_IT+0xb0>
  3034. 8005c96: 3114 adds r1, #20
  3035. 8005c98: 428b cmp r3, r1
  3036. 8005c9a: d014 beq.n 8005cc6 <HAL_DMA_Abort_IT+0xb6>
  3037. 8005c9c: 3114 adds r1, #20
  3038. 8005c9e: 428b cmp r3, r1
  3039. 8005ca0: d014 beq.n 8005ccc <HAL_DMA_Abort_IT+0xbc>
  3040. 8005ca2: 3114 adds r1, #20
  3041. 8005ca4: 428b cmp r3, r1
  3042. 8005ca6: d014 beq.n 8005cd2 <HAL_DMA_Abort_IT+0xc2>
  3043. 8005ca8: 4293 cmp r3, r2
  3044. 8005caa: bf14 ite ne
  3045. 8005cac: f44f 3380 movne.w r3, #65536 ; 0x10000
  3046. 8005cb0: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  3047. 8005cb4: 4a0c ldr r2, [pc, #48] ; (8005ce8 <HAL_DMA_Abort_IT+0xd8>)
  3048. 8005cb6: e7d2 b.n 8005c5e <HAL_DMA_Abort_IT+0x4e>
  3049. 8005cb8: 2301 movs r3, #1
  3050. 8005cba: e7fb b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3051. 8005cbc: 2310 movs r3, #16
  3052. 8005cbe: e7f9 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3053. 8005cc0: f44f 7380 mov.w r3, #256 ; 0x100
  3054. 8005cc4: e7f6 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3055. 8005cc6: f44f 5380 mov.w r3, #4096 ; 0x1000
  3056. 8005cca: e7f3 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3057. 8005ccc: f44f 3380 mov.w r3, #65536 ; 0x10000
  3058. 8005cd0: e7f0 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3059. 8005cd2: f44f 1380 mov.w r3, #1048576 ; 0x100000
  3060. 8005cd6: e7ed b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3061. HAL_StatusTypeDef status = HAL_OK;
  3062. 8005cd8: 4618 mov r0, r3
  3063. }
  3064. 8005cda: bd10 pop {r4, pc}
  3065. 8005cdc: 40020080 .word 0x40020080
  3066. 8005ce0: 40020400 .word 0x40020400
  3067. 8005ce4: 40020008 .word 0x40020008
  3068. 8005ce8: 40020000 .word 0x40020000
  3069. 08005cec <HAL_DMA_IRQHandler>:
  3070. {
  3071. 8005cec: b470 push {r4, r5, r6}
  3072. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3073. 8005cee: 2504 movs r5, #4
  3074. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  3075. 8005cf0: 6bc6 ldr r6, [r0, #60] ; 0x3c
  3076. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3077. 8005cf2: 6c02 ldr r2, [r0, #64] ; 0x40
  3078. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  3079. 8005cf4: 6834 ldr r4, [r6, #0]
  3080. uint32_t source_it = hdma->Instance->CCR;
  3081. 8005cf6: 6803 ldr r3, [r0, #0]
  3082. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3083. 8005cf8: 4095 lsls r5, r2
  3084. 8005cfa: 4225 tst r5, r4
  3085. uint32_t source_it = hdma->Instance->CCR;
  3086. 8005cfc: 6819 ldr r1, [r3, #0]
  3087. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3088. 8005cfe: d055 beq.n 8005dac <HAL_DMA_IRQHandler+0xc0>
  3089. 8005d00: 074d lsls r5, r1, #29
  3090. 8005d02: d553 bpl.n 8005dac <HAL_DMA_IRQHandler+0xc0>
  3091. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3092. 8005d04: 681a ldr r2, [r3, #0]
  3093. 8005d06: 0696 lsls r6, r2, #26
  3094. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  3095. 8005d08: bf5e ittt pl
  3096. 8005d0a: 681a ldrpl r2, [r3, #0]
  3097. 8005d0c: f022 0204 bicpl.w r2, r2, #4
  3098. 8005d10: 601a strpl r2, [r3, #0]
  3099. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  3100. 8005d12: 4a60 ldr r2, [pc, #384] ; (8005e94 <HAL_DMA_IRQHandler+0x1a8>)
  3101. 8005d14: 4293 cmp r3, r2
  3102. 8005d16: d91f bls.n 8005d58 <HAL_DMA_IRQHandler+0x6c>
  3103. 8005d18: f502 7262 add.w r2, r2, #904 ; 0x388
  3104. 8005d1c: 4293 cmp r3, r2
  3105. 8005d1e: d014 beq.n 8005d4a <HAL_DMA_IRQHandler+0x5e>
  3106. 8005d20: 3214 adds r2, #20
  3107. 8005d22: 4293 cmp r3, r2
  3108. 8005d24: d013 beq.n 8005d4e <HAL_DMA_IRQHandler+0x62>
  3109. 8005d26: 3214 adds r2, #20
  3110. 8005d28: 4293 cmp r3, r2
  3111. 8005d2a: d012 beq.n 8005d52 <HAL_DMA_IRQHandler+0x66>
  3112. 8005d2c: 3214 adds r2, #20
  3113. 8005d2e: 4293 cmp r3, r2
  3114. 8005d30: bf0c ite eq
  3115. 8005d32: f44f 4380 moveq.w r3, #16384 ; 0x4000
  3116. 8005d36: f44f 2380 movne.w r3, #262144 ; 0x40000
  3117. 8005d3a: 4a57 ldr r2, [pc, #348] ; (8005e98 <HAL_DMA_IRQHandler+0x1ac>)
  3118. 8005d3c: 6053 str r3, [r2, #4]
  3119. if(hdma->XferHalfCpltCallback != NULL)
  3120. 8005d3e: 6ac3 ldr r3, [r0, #44] ; 0x2c
  3121. if (hdma->XferErrorCallback != NULL)
  3122. 8005d40: 2b00 cmp r3, #0
  3123. 8005d42: f000 80a5 beq.w 8005e90 <HAL_DMA_IRQHandler+0x1a4>
  3124. }
  3125. 8005d46: bc70 pop {r4, r5, r6}
  3126. hdma->XferErrorCallback(hdma);
  3127. 8005d48: 4718 bx r3
  3128. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  3129. 8005d4a: 2304 movs r3, #4
  3130. 8005d4c: e7f5 b.n 8005d3a <HAL_DMA_IRQHandler+0x4e>
  3131. 8005d4e: 2340 movs r3, #64 ; 0x40
  3132. 8005d50: e7f3 b.n 8005d3a <HAL_DMA_IRQHandler+0x4e>
  3133. 8005d52: f44f 6380 mov.w r3, #1024 ; 0x400
  3134. 8005d56: e7f0 b.n 8005d3a <HAL_DMA_IRQHandler+0x4e>
  3135. 8005d58: 4950 ldr r1, [pc, #320] ; (8005e9c <HAL_DMA_IRQHandler+0x1b0>)
  3136. 8005d5a: 428b cmp r3, r1
  3137. 8005d5c: d016 beq.n 8005d8c <HAL_DMA_IRQHandler+0xa0>
  3138. 8005d5e: 3114 adds r1, #20
  3139. 8005d60: 428b cmp r3, r1
  3140. 8005d62: d015 beq.n 8005d90 <HAL_DMA_IRQHandler+0xa4>
  3141. 8005d64: 3114 adds r1, #20
  3142. 8005d66: 428b cmp r3, r1
  3143. 8005d68: d014 beq.n 8005d94 <HAL_DMA_IRQHandler+0xa8>
  3144. 8005d6a: 3114 adds r1, #20
  3145. 8005d6c: 428b cmp r3, r1
  3146. 8005d6e: d014 beq.n 8005d9a <HAL_DMA_IRQHandler+0xae>
  3147. 8005d70: 3114 adds r1, #20
  3148. 8005d72: 428b cmp r3, r1
  3149. 8005d74: d014 beq.n 8005da0 <HAL_DMA_IRQHandler+0xb4>
  3150. 8005d76: 3114 adds r1, #20
  3151. 8005d78: 428b cmp r3, r1
  3152. 8005d7a: d014 beq.n 8005da6 <HAL_DMA_IRQHandler+0xba>
  3153. 8005d7c: 4293 cmp r3, r2
  3154. 8005d7e: bf14 ite ne
  3155. 8005d80: f44f 2380 movne.w r3, #262144 ; 0x40000
  3156. 8005d84: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  3157. 8005d88: 4a45 ldr r2, [pc, #276] ; (8005ea0 <HAL_DMA_IRQHandler+0x1b4>)
  3158. 8005d8a: e7d7 b.n 8005d3c <HAL_DMA_IRQHandler+0x50>
  3159. 8005d8c: 2304 movs r3, #4
  3160. 8005d8e: e7fb b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3161. 8005d90: 2340 movs r3, #64 ; 0x40
  3162. 8005d92: e7f9 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3163. 8005d94: f44f 6380 mov.w r3, #1024 ; 0x400
  3164. 8005d98: e7f6 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3165. 8005d9a: f44f 4380 mov.w r3, #16384 ; 0x4000
  3166. 8005d9e: e7f3 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3167. 8005da0: f44f 2380 mov.w r3, #262144 ; 0x40000
  3168. 8005da4: e7f0 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3169. 8005da6: f44f 0380 mov.w r3, #4194304 ; 0x400000
  3170. 8005daa: e7ed b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3171. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  3172. 8005dac: 2502 movs r5, #2
  3173. 8005dae: 4095 lsls r5, r2
  3174. 8005db0: 4225 tst r5, r4
  3175. 8005db2: d057 beq.n 8005e64 <HAL_DMA_IRQHandler+0x178>
  3176. 8005db4: 078d lsls r5, r1, #30
  3177. 8005db6: d555 bpl.n 8005e64 <HAL_DMA_IRQHandler+0x178>
  3178. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3179. 8005db8: 681a ldr r2, [r3, #0]
  3180. 8005dba: 0694 lsls r4, r2, #26
  3181. 8005dbc: d406 bmi.n 8005dcc <HAL_DMA_IRQHandler+0xe0>
  3182. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  3183. 8005dbe: 681a ldr r2, [r3, #0]
  3184. 8005dc0: f022 020a bic.w r2, r2, #10
  3185. 8005dc4: 601a str r2, [r3, #0]
  3186. hdma->State = HAL_DMA_STATE_READY;
  3187. 8005dc6: 2201 movs r2, #1
  3188. 8005dc8: f880 2021 strb.w r2, [r0, #33] ; 0x21
  3189. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  3190. 8005dcc: 4a31 ldr r2, [pc, #196] ; (8005e94 <HAL_DMA_IRQHandler+0x1a8>)
  3191. 8005dce: 4293 cmp r3, r2
  3192. 8005dd0: d91e bls.n 8005e10 <HAL_DMA_IRQHandler+0x124>
  3193. 8005dd2: f502 7262 add.w r2, r2, #904 ; 0x388
  3194. 8005dd6: 4293 cmp r3, r2
  3195. 8005dd8: d013 beq.n 8005e02 <HAL_DMA_IRQHandler+0x116>
  3196. 8005dda: 3214 adds r2, #20
  3197. 8005ddc: 4293 cmp r3, r2
  3198. 8005dde: d012 beq.n 8005e06 <HAL_DMA_IRQHandler+0x11a>
  3199. 8005de0: 3214 adds r2, #20
  3200. 8005de2: 4293 cmp r3, r2
  3201. 8005de4: d011 beq.n 8005e0a <HAL_DMA_IRQHandler+0x11e>
  3202. 8005de6: 3214 adds r2, #20
  3203. 8005de8: 4293 cmp r3, r2
  3204. 8005dea: bf0c ite eq
  3205. 8005dec: f44f 5300 moveq.w r3, #8192 ; 0x2000
  3206. 8005df0: f44f 3300 movne.w r3, #131072 ; 0x20000
  3207. 8005df4: 4a28 ldr r2, [pc, #160] ; (8005e98 <HAL_DMA_IRQHandler+0x1ac>)
  3208. 8005df6: 6053 str r3, [r2, #4]
  3209. __HAL_UNLOCK(hdma);
  3210. 8005df8: 2300 movs r3, #0
  3211. 8005dfa: f880 3020 strb.w r3, [r0, #32]
  3212. if(hdma->XferCpltCallback != NULL)
  3213. 8005dfe: 6a83 ldr r3, [r0, #40] ; 0x28
  3214. 8005e00: e79e b.n 8005d40 <HAL_DMA_IRQHandler+0x54>
  3215. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  3216. 8005e02: 2302 movs r3, #2
  3217. 8005e04: e7f6 b.n 8005df4 <HAL_DMA_IRQHandler+0x108>
  3218. 8005e06: 2320 movs r3, #32
  3219. 8005e08: e7f4 b.n 8005df4 <HAL_DMA_IRQHandler+0x108>
  3220. 8005e0a: f44f 7300 mov.w r3, #512 ; 0x200
  3221. 8005e0e: e7f1 b.n 8005df4 <HAL_DMA_IRQHandler+0x108>
  3222. 8005e10: 4922 ldr r1, [pc, #136] ; (8005e9c <HAL_DMA_IRQHandler+0x1b0>)
  3223. 8005e12: 428b cmp r3, r1
  3224. 8005e14: d016 beq.n 8005e44 <HAL_DMA_IRQHandler+0x158>
  3225. 8005e16: 3114 adds r1, #20
  3226. 8005e18: 428b cmp r3, r1
  3227. 8005e1a: d015 beq.n 8005e48 <HAL_DMA_IRQHandler+0x15c>
  3228. 8005e1c: 3114 adds r1, #20
  3229. 8005e1e: 428b cmp r3, r1
  3230. 8005e20: d014 beq.n 8005e4c <HAL_DMA_IRQHandler+0x160>
  3231. 8005e22: 3114 adds r1, #20
  3232. 8005e24: 428b cmp r3, r1
  3233. 8005e26: d014 beq.n 8005e52 <HAL_DMA_IRQHandler+0x166>
  3234. 8005e28: 3114 adds r1, #20
  3235. 8005e2a: 428b cmp r3, r1
  3236. 8005e2c: d014 beq.n 8005e58 <HAL_DMA_IRQHandler+0x16c>
  3237. 8005e2e: 3114 adds r1, #20
  3238. 8005e30: 428b cmp r3, r1
  3239. 8005e32: d014 beq.n 8005e5e <HAL_DMA_IRQHandler+0x172>
  3240. 8005e34: 4293 cmp r3, r2
  3241. 8005e36: bf14 ite ne
  3242. 8005e38: f44f 3300 movne.w r3, #131072 ; 0x20000
  3243. 8005e3c: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  3244. 8005e40: 4a17 ldr r2, [pc, #92] ; (8005ea0 <HAL_DMA_IRQHandler+0x1b4>)
  3245. 8005e42: e7d8 b.n 8005df6 <HAL_DMA_IRQHandler+0x10a>
  3246. 8005e44: 2302 movs r3, #2
  3247. 8005e46: e7fb b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3248. 8005e48: 2320 movs r3, #32
  3249. 8005e4a: e7f9 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3250. 8005e4c: f44f 7300 mov.w r3, #512 ; 0x200
  3251. 8005e50: e7f6 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3252. 8005e52: f44f 5300 mov.w r3, #8192 ; 0x2000
  3253. 8005e56: e7f3 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3254. 8005e58: f44f 3300 mov.w r3, #131072 ; 0x20000
  3255. 8005e5c: e7f0 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3256. 8005e5e: f44f 1300 mov.w r3, #2097152 ; 0x200000
  3257. 8005e62: e7ed b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3258. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  3259. 8005e64: 2508 movs r5, #8
  3260. 8005e66: 4095 lsls r5, r2
  3261. 8005e68: 4225 tst r5, r4
  3262. 8005e6a: d011 beq.n 8005e90 <HAL_DMA_IRQHandler+0x1a4>
  3263. 8005e6c: 0709 lsls r1, r1, #28
  3264. 8005e6e: d50f bpl.n 8005e90 <HAL_DMA_IRQHandler+0x1a4>
  3265. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  3266. 8005e70: 6819 ldr r1, [r3, #0]
  3267. 8005e72: f021 010e bic.w r1, r1, #14
  3268. 8005e76: 6019 str r1, [r3, #0]
  3269. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  3270. 8005e78: 2301 movs r3, #1
  3271. 8005e7a: fa03 f202 lsl.w r2, r3, r2
  3272. 8005e7e: 6072 str r2, [r6, #4]
  3273. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  3274. 8005e80: 6383 str r3, [r0, #56] ; 0x38
  3275. hdma->State = HAL_DMA_STATE_READY;
  3276. 8005e82: f880 3021 strb.w r3, [r0, #33] ; 0x21
  3277. __HAL_UNLOCK(hdma);
  3278. 8005e86: 2300 movs r3, #0
  3279. 8005e88: f880 3020 strb.w r3, [r0, #32]
  3280. if (hdma->XferErrorCallback != NULL)
  3281. 8005e8c: 6b03 ldr r3, [r0, #48] ; 0x30
  3282. 8005e8e: e757 b.n 8005d40 <HAL_DMA_IRQHandler+0x54>
  3283. }
  3284. 8005e90: bc70 pop {r4, r5, r6}
  3285. 8005e92: 4770 bx lr
  3286. 8005e94: 40020080 .word 0x40020080
  3287. 8005e98: 40020400 .word 0x40020400
  3288. 8005e9c: 40020008 .word 0x40020008
  3289. 8005ea0: 40020000 .word 0x40020000
  3290. 08005ea4 <FLASH_SetErrorCode>:
  3291. uint32_t flags = 0U;
  3292. #if defined(FLASH_BANK2_END)
  3293. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  3294. #else
  3295. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  3296. 8005ea4: 4a11 ldr r2, [pc, #68] ; (8005eec <FLASH_SetErrorCode+0x48>)
  3297. 8005ea6: 68d3 ldr r3, [r2, #12]
  3298. 8005ea8: f013 0310 ands.w r3, r3, #16
  3299. 8005eac: d005 beq.n 8005eba <FLASH_SetErrorCode+0x16>
  3300. #endif /* FLASH_BANK2_END */
  3301. {
  3302. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  3303. 8005eae: 4910 ldr r1, [pc, #64] ; (8005ef0 <FLASH_SetErrorCode+0x4c>)
  3304. 8005eb0: 69cb ldr r3, [r1, #28]
  3305. 8005eb2: f043 0302 orr.w r3, r3, #2
  3306. 8005eb6: 61cb str r3, [r1, #28]
  3307. #if defined(FLASH_BANK2_END)
  3308. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  3309. #else
  3310. flags |= FLASH_FLAG_WRPERR;
  3311. 8005eb8: 2310 movs r3, #16
  3312. #endif /* FLASH_BANK2_END */
  3313. }
  3314. #if defined(FLASH_BANK2_END)
  3315. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  3316. #else
  3317. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  3318. 8005eba: 68d2 ldr r2, [r2, #12]
  3319. 8005ebc: 0750 lsls r0, r2, #29
  3320. 8005ebe: d506 bpl.n 8005ece <FLASH_SetErrorCode+0x2a>
  3321. #endif /* FLASH_BANK2_END */
  3322. {
  3323. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  3324. 8005ec0: 490b ldr r1, [pc, #44] ; (8005ef0 <FLASH_SetErrorCode+0x4c>)
  3325. #if defined(FLASH_BANK2_END)
  3326. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  3327. #else
  3328. flags |= FLASH_FLAG_PGERR;
  3329. 8005ec2: f043 0304 orr.w r3, r3, #4
  3330. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  3331. 8005ec6: 69ca ldr r2, [r1, #28]
  3332. 8005ec8: f042 0201 orr.w r2, r2, #1
  3333. 8005ecc: 61ca str r2, [r1, #28]
  3334. #endif /* FLASH_BANK2_END */
  3335. }
  3336. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  3337. 8005ece: 4a07 ldr r2, [pc, #28] ; (8005eec <FLASH_SetErrorCode+0x48>)
  3338. 8005ed0: 69d1 ldr r1, [r2, #28]
  3339. 8005ed2: 07c9 lsls r1, r1, #31
  3340. 8005ed4: d508 bpl.n 8005ee8 <FLASH_SetErrorCode+0x44>
  3341. {
  3342. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  3343. 8005ed6: 4806 ldr r0, [pc, #24] ; (8005ef0 <FLASH_SetErrorCode+0x4c>)
  3344. 8005ed8: 69c1 ldr r1, [r0, #28]
  3345. 8005eda: f041 0104 orr.w r1, r1, #4
  3346. 8005ede: 61c1 str r1, [r0, #28]
  3347. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  3348. 8005ee0: 69d1 ldr r1, [r2, #28]
  3349. 8005ee2: f021 0101 bic.w r1, r1, #1
  3350. 8005ee6: 61d1 str r1, [r2, #28]
  3351. }
  3352. /* Clear FLASH error pending bits */
  3353. __HAL_FLASH_CLEAR_FLAG(flags);
  3354. 8005ee8: 60d3 str r3, [r2, #12]
  3355. 8005eea: 4770 bx lr
  3356. 8005eec: 40022000 .word 0x40022000
  3357. 8005ef0: 20000460 .word 0x20000460
  3358. 08005ef4 <HAL_FLASH_Unlock>:
  3359. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  3360. 8005ef4: 4b06 ldr r3, [pc, #24] ; (8005f10 <HAL_FLASH_Unlock+0x1c>)
  3361. 8005ef6: 6918 ldr r0, [r3, #16]
  3362. 8005ef8: f010 0080 ands.w r0, r0, #128 ; 0x80
  3363. 8005efc: d007 beq.n 8005f0e <HAL_FLASH_Unlock+0x1a>
  3364. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  3365. 8005efe: 4a05 ldr r2, [pc, #20] ; (8005f14 <HAL_FLASH_Unlock+0x20>)
  3366. 8005f00: 605a str r2, [r3, #4]
  3367. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  3368. 8005f02: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  3369. 8005f06: 605a str r2, [r3, #4]
  3370. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  3371. 8005f08: 6918 ldr r0, [r3, #16]
  3372. HAL_StatusTypeDef status = HAL_OK;
  3373. 8005f0a: f3c0 10c0 ubfx r0, r0, #7, #1
  3374. }
  3375. 8005f0e: 4770 bx lr
  3376. 8005f10: 40022000 .word 0x40022000
  3377. 8005f14: 45670123 .word 0x45670123
  3378. 08005f18 <HAL_FLASH_Lock>:
  3379. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  3380. 8005f18: 4a03 ldr r2, [pc, #12] ; (8005f28 <HAL_FLASH_Lock+0x10>)
  3381. }
  3382. 8005f1a: 2000 movs r0, #0
  3383. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  3384. 8005f1c: 6913 ldr r3, [r2, #16]
  3385. 8005f1e: f043 0380 orr.w r3, r3, #128 ; 0x80
  3386. 8005f22: 6113 str r3, [r2, #16]
  3387. }
  3388. 8005f24: 4770 bx lr
  3389. 8005f26: bf00 nop
  3390. 8005f28: 40022000 .word 0x40022000
  3391. 08005f2c <FLASH_WaitForLastOperation>:
  3392. {
  3393. 8005f2c: b5f8 push {r3, r4, r5, r6, r7, lr}
  3394. 8005f2e: 4606 mov r6, r0
  3395. uint32_t tickstart = HAL_GetTick();
  3396. 8005f30: f7ff fad6 bl 80054e0 <HAL_GetTick>
  3397. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  3398. 8005f34: 4c11 ldr r4, [pc, #68] ; (8005f7c <FLASH_WaitForLastOperation+0x50>)
  3399. uint32_t tickstart = HAL_GetTick();
  3400. 8005f36: 4607 mov r7, r0
  3401. 8005f38: 4625 mov r5, r4
  3402. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  3403. 8005f3a: 68e3 ldr r3, [r4, #12]
  3404. 8005f3c: 07d8 lsls r0, r3, #31
  3405. 8005f3e: d412 bmi.n 8005f66 <FLASH_WaitForLastOperation+0x3a>
  3406. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  3407. 8005f40: 68e3 ldr r3, [r4, #12]
  3408. 8005f42: 0699 lsls r1, r3, #26
  3409. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  3410. 8005f44: bf44 itt mi
  3411. 8005f46: 2320 movmi r3, #32
  3412. 8005f48: 60e3 strmi r3, [r4, #12]
  3413. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  3414. 8005f4a: 68eb ldr r3, [r5, #12]
  3415. 8005f4c: 06da lsls r2, r3, #27
  3416. 8005f4e: d406 bmi.n 8005f5e <FLASH_WaitForLastOperation+0x32>
  3417. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  3418. 8005f50: 69eb ldr r3, [r5, #28]
  3419. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  3420. 8005f52: 07db lsls r3, r3, #31
  3421. 8005f54: d403 bmi.n 8005f5e <FLASH_WaitForLastOperation+0x32>
  3422. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  3423. 8005f56: 68e8 ldr r0, [r5, #12]
  3424. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  3425. 8005f58: f010 0004 ands.w r0, r0, #4
  3426. 8005f5c: d002 beq.n 8005f64 <FLASH_WaitForLastOperation+0x38>
  3427. FLASH_SetErrorCode();
  3428. 8005f5e: f7ff ffa1 bl 8005ea4 <FLASH_SetErrorCode>
  3429. return HAL_ERROR;
  3430. 8005f62: 2001 movs r0, #1
  3431. }
  3432. 8005f64: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3433. if (Timeout != HAL_MAX_DELAY)
  3434. 8005f66: 1c73 adds r3, r6, #1
  3435. 8005f68: d0e7 beq.n 8005f3a <FLASH_WaitForLastOperation+0xe>
  3436. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  3437. 8005f6a: b90e cbnz r6, 8005f70 <FLASH_WaitForLastOperation+0x44>
  3438. return HAL_TIMEOUT;
  3439. 8005f6c: 2003 movs r0, #3
  3440. 8005f6e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3441. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  3442. 8005f70: f7ff fab6 bl 80054e0 <HAL_GetTick>
  3443. 8005f74: 1bc0 subs r0, r0, r7
  3444. 8005f76: 4286 cmp r6, r0
  3445. 8005f78: d2df bcs.n 8005f3a <FLASH_WaitForLastOperation+0xe>
  3446. 8005f7a: e7f7 b.n 8005f6c <FLASH_WaitForLastOperation+0x40>
  3447. 8005f7c: 40022000 .word 0x40022000
  3448. 08005f80 <HAL_FLASH_Program>:
  3449. {
  3450. 8005f80: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3451. __HAL_LOCK(&pFlash);
  3452. 8005f84: 4c1f ldr r4, [pc, #124] ; (8006004 <HAL_FLASH_Program+0x84>)
  3453. {
  3454. 8005f86: 4699 mov r9, r3
  3455. __HAL_LOCK(&pFlash);
  3456. 8005f88: 7e23 ldrb r3, [r4, #24]
  3457. {
  3458. 8005f8a: 4605 mov r5, r0
  3459. __HAL_LOCK(&pFlash);
  3460. 8005f8c: 2b01 cmp r3, #1
  3461. {
  3462. 8005f8e: 460f mov r7, r1
  3463. 8005f90: 4690 mov r8, r2
  3464. __HAL_LOCK(&pFlash);
  3465. 8005f92: d033 beq.n 8005ffc <HAL_FLASH_Program+0x7c>
  3466. 8005f94: 2301 movs r3, #1
  3467. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3468. 8005f96: f24c 3050 movw r0, #50000 ; 0xc350
  3469. __HAL_LOCK(&pFlash);
  3470. 8005f9a: 7623 strb r3, [r4, #24]
  3471. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3472. 8005f9c: f7ff ffc6 bl 8005f2c <FLASH_WaitForLastOperation>
  3473. if(status == HAL_OK)
  3474. 8005fa0: bb40 cbnz r0, 8005ff4 <HAL_FLASH_Program+0x74>
  3475. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  3476. 8005fa2: 2d01 cmp r5, #1
  3477. 8005fa4: d003 beq.n 8005fae <HAL_FLASH_Program+0x2e>
  3478. nbiterations = 4U;
  3479. 8005fa6: 2d02 cmp r5, #2
  3480. 8005fa8: bf0c ite eq
  3481. 8005faa: 2502 moveq r5, #2
  3482. 8005fac: 2504 movne r5, #4
  3483. 8005fae: 2600 movs r6, #0
  3484. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3485. 8005fb0: 46b2 mov sl, r6
  3486. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3487. 8005fb2: f8df b054 ldr.w fp, [pc, #84] ; 8006008 <HAL_FLASH_Program+0x88>
  3488. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  3489. 8005fb6: 0132 lsls r2, r6, #4
  3490. 8005fb8: 4640 mov r0, r8
  3491. 8005fba: 4649 mov r1, r9
  3492. 8005fbc: f7fe f93c bl 8004238 <__aeabi_llsr>
  3493. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3494. 8005fc0: f8c4 a01c str.w sl, [r4, #28]
  3495. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3496. 8005fc4: f8db 3010 ldr.w r3, [fp, #16]
  3497. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  3498. 8005fc8: b280 uxth r0, r0
  3499. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3500. 8005fca: f043 0301 orr.w r3, r3, #1
  3501. 8005fce: f8cb 3010 str.w r3, [fp, #16]
  3502. *(__IO uint16_t*)Address = Data;
  3503. 8005fd2: f827 0016 strh.w r0, [r7, r6, lsl #1]
  3504. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3505. 8005fd6: f24c 3050 movw r0, #50000 ; 0xc350
  3506. 8005fda: f7ff ffa7 bl 8005f2c <FLASH_WaitForLastOperation>
  3507. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  3508. 8005fde: f8db 3010 ldr.w r3, [fp, #16]
  3509. 8005fe2: f023 0301 bic.w r3, r3, #1
  3510. 8005fe6: f8cb 3010 str.w r3, [fp, #16]
  3511. if (status != HAL_OK)
  3512. 8005fea: b918 cbnz r0, 8005ff4 <HAL_FLASH_Program+0x74>
  3513. 8005fec: 3601 adds r6, #1
  3514. for (index = 0U; index < nbiterations; index++)
  3515. 8005fee: b2f3 uxtb r3, r6
  3516. 8005ff0: 429d cmp r5, r3
  3517. 8005ff2: d8e0 bhi.n 8005fb6 <HAL_FLASH_Program+0x36>
  3518. __HAL_UNLOCK(&pFlash);
  3519. 8005ff4: 2300 movs r3, #0
  3520. 8005ff6: 7623 strb r3, [r4, #24]
  3521. return status;
  3522. 8005ff8: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3523. __HAL_LOCK(&pFlash);
  3524. 8005ffc: 2002 movs r0, #2
  3525. }
  3526. 8005ffe: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3527. 8006002: bf00 nop
  3528. 8006004: 20000460 .word 0x20000460
  3529. 8006008: 40022000 .word 0x40022000
  3530. 0800600c <FLASH_MassErase.isra.0>:
  3531. {
  3532. /* Check the parameters */
  3533. assert_param(IS_FLASH_BANK(Banks));
  3534. /* Clean the error context */
  3535. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3536. 800600c: 2200 movs r2, #0
  3537. 800600e: 4b06 ldr r3, [pc, #24] ; (8006028 <FLASH_MassErase.isra.0+0x1c>)
  3538. 8006010: 61da str r2, [r3, #28]
  3539. #if !defined(FLASH_BANK2_END)
  3540. /* Prevent unused argument(s) compilation warning */
  3541. UNUSED(Banks);
  3542. #endif /* FLASH_BANK2_END */
  3543. /* Only bank1 will be erased*/
  3544. SET_BIT(FLASH->CR, FLASH_CR_MER);
  3545. 8006012: 4b06 ldr r3, [pc, #24] ; (800602c <FLASH_MassErase.isra.0+0x20>)
  3546. 8006014: 691a ldr r2, [r3, #16]
  3547. 8006016: f042 0204 orr.w r2, r2, #4
  3548. 800601a: 611a str r2, [r3, #16]
  3549. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  3550. 800601c: 691a ldr r2, [r3, #16]
  3551. 800601e: f042 0240 orr.w r2, r2, #64 ; 0x40
  3552. 8006022: 611a str r2, [r3, #16]
  3553. 8006024: 4770 bx lr
  3554. 8006026: bf00 nop
  3555. 8006028: 20000460 .word 0x20000460
  3556. 800602c: 40022000 .word 0x40022000
  3557. 08006030 <FLASH_PageErase>:
  3558. * @retval None
  3559. */
  3560. void FLASH_PageErase(uint32_t PageAddress)
  3561. {
  3562. /* Clean the error context */
  3563. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3564. 8006030: 2200 movs r2, #0
  3565. 8006032: 4b06 ldr r3, [pc, #24] ; (800604c <FLASH_PageErase+0x1c>)
  3566. 8006034: 61da str r2, [r3, #28]
  3567. }
  3568. else
  3569. {
  3570. #endif /* FLASH_BANK2_END */
  3571. /* Proceed to erase the page */
  3572. SET_BIT(FLASH->CR, FLASH_CR_PER);
  3573. 8006036: 4b06 ldr r3, [pc, #24] ; (8006050 <FLASH_PageErase+0x20>)
  3574. 8006038: 691a ldr r2, [r3, #16]
  3575. 800603a: f042 0202 orr.w r2, r2, #2
  3576. 800603e: 611a str r2, [r3, #16]
  3577. WRITE_REG(FLASH->AR, PageAddress);
  3578. 8006040: 6158 str r0, [r3, #20]
  3579. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  3580. 8006042: 691a ldr r2, [r3, #16]
  3581. 8006044: f042 0240 orr.w r2, r2, #64 ; 0x40
  3582. 8006048: 611a str r2, [r3, #16]
  3583. 800604a: 4770 bx lr
  3584. 800604c: 20000460 .word 0x20000460
  3585. 8006050: 40022000 .word 0x40022000
  3586. 08006054 <HAL_FLASHEx_Erase>:
  3587. {
  3588. 8006054: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3589. __HAL_LOCK(&pFlash);
  3590. 8006058: 4d23 ldr r5, [pc, #140] ; (80060e8 <HAL_FLASHEx_Erase+0x94>)
  3591. {
  3592. 800605a: 4607 mov r7, r0
  3593. __HAL_LOCK(&pFlash);
  3594. 800605c: 7e2b ldrb r3, [r5, #24]
  3595. {
  3596. 800605e: 4688 mov r8, r1
  3597. __HAL_LOCK(&pFlash);
  3598. 8006060: 2b01 cmp r3, #1
  3599. 8006062: d03d beq.n 80060e0 <HAL_FLASHEx_Erase+0x8c>
  3600. 8006064: 2401 movs r4, #1
  3601. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3602. 8006066: 6803 ldr r3, [r0, #0]
  3603. __HAL_LOCK(&pFlash);
  3604. 8006068: 762c strb r4, [r5, #24]
  3605. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3606. 800606a: 2b02 cmp r3, #2
  3607. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3608. 800606c: f24c 3050 movw r0, #50000 ; 0xc350
  3609. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3610. 8006070: d113 bne.n 800609a <HAL_FLASHEx_Erase+0x46>
  3611. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3612. 8006072: f7ff ff5b bl 8005f2c <FLASH_WaitForLastOperation>
  3613. 8006076: b120 cbz r0, 8006082 <HAL_FLASHEx_Erase+0x2e>
  3614. HAL_StatusTypeDef status = HAL_ERROR;
  3615. 8006078: 2001 movs r0, #1
  3616. __HAL_UNLOCK(&pFlash);
  3617. 800607a: 2300 movs r3, #0
  3618. 800607c: 762b strb r3, [r5, #24]
  3619. return status;
  3620. 800607e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3621. FLASH_MassErase(FLASH_BANK_1);
  3622. 8006082: f7ff ffc3 bl 800600c <FLASH_MassErase.isra.0>
  3623. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  3624. 8006086: f24c 3050 movw r0, #50000 ; 0xc350
  3625. 800608a: f7ff ff4f bl 8005f2c <FLASH_WaitForLastOperation>
  3626. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  3627. 800608e: 4a17 ldr r2, [pc, #92] ; (80060ec <HAL_FLASHEx_Erase+0x98>)
  3628. 8006090: 6913 ldr r3, [r2, #16]
  3629. 8006092: f023 0304 bic.w r3, r3, #4
  3630. 8006096: 6113 str r3, [r2, #16]
  3631. 8006098: e7ef b.n 800607a <HAL_FLASHEx_Erase+0x26>
  3632. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3633. 800609a: f7ff ff47 bl 8005f2c <FLASH_WaitForLastOperation>
  3634. 800609e: 2800 cmp r0, #0
  3635. 80060a0: d1ea bne.n 8006078 <HAL_FLASHEx_Erase+0x24>
  3636. *PageError = 0xFFFFFFFFU;
  3637. 80060a2: f04f 33ff mov.w r3, #4294967295
  3638. 80060a6: f8c8 3000 str.w r3, [r8]
  3639. HAL_StatusTypeDef status = HAL_ERROR;
  3640. 80060aa: 4620 mov r0, r4
  3641. for(address = pEraseInit->PageAddress;
  3642. 80060ac: 68be ldr r6, [r7, #8]
  3643. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  3644. 80060ae: 4c0f ldr r4, [pc, #60] ; (80060ec <HAL_FLASHEx_Erase+0x98>)
  3645. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  3646. 80060b0: 68fa ldr r2, [r7, #12]
  3647. 80060b2: 68bb ldr r3, [r7, #8]
  3648. 80060b4: eb03 23c2 add.w r3, r3, r2, lsl #11
  3649. for(address = pEraseInit->PageAddress;
  3650. 80060b8: 429e cmp r6, r3
  3651. 80060ba: d2de bcs.n 800607a <HAL_FLASHEx_Erase+0x26>
  3652. FLASH_PageErase(address);
  3653. 80060bc: 4630 mov r0, r6
  3654. 80060be: f7ff ffb7 bl 8006030 <FLASH_PageErase>
  3655. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  3656. 80060c2: f24c 3050 movw r0, #50000 ; 0xc350
  3657. 80060c6: f7ff ff31 bl 8005f2c <FLASH_WaitForLastOperation>
  3658. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  3659. 80060ca: 6923 ldr r3, [r4, #16]
  3660. 80060cc: f023 0302 bic.w r3, r3, #2
  3661. 80060d0: 6123 str r3, [r4, #16]
  3662. if (status != HAL_OK)
  3663. 80060d2: b110 cbz r0, 80060da <HAL_FLASHEx_Erase+0x86>
  3664. *PageError = address;
  3665. 80060d4: f8c8 6000 str.w r6, [r8]
  3666. break;
  3667. 80060d8: e7cf b.n 800607a <HAL_FLASHEx_Erase+0x26>
  3668. address += FLASH_PAGE_SIZE)
  3669. 80060da: f506 6600 add.w r6, r6, #2048 ; 0x800
  3670. 80060de: e7e7 b.n 80060b0 <HAL_FLASHEx_Erase+0x5c>
  3671. __HAL_LOCK(&pFlash);
  3672. 80060e0: 2002 movs r0, #2
  3673. }
  3674. 80060e2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3675. 80060e6: bf00 nop
  3676. 80060e8: 20000460 .word 0x20000460
  3677. 80060ec: 40022000 .word 0x40022000
  3678. 080060f0 <HAL_GPIO_Init>:
  3679. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  3680. * the configuration information for the specified GPIO peripheral.
  3681. * @retval None
  3682. */
  3683. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  3684. {
  3685. 80060f0: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3686. uint32_t position;
  3687. uint32_t ioposition = 0x00U;
  3688. uint32_t iocurrent = 0x00U;
  3689. uint32_t temp = 0x00U;
  3690. uint32_t config = 0x00U;
  3691. 80060f4: 2200 movs r2, #0
  3692. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  3693. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  3694. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  3695. /* Configure the port pins */
  3696. for (position = 0U; position < GPIO_NUMBER; position++)
  3697. 80060f6: 4616 mov r6, r2
  3698. /*--------------------- EXTI Mode Configuration ------------------------*/
  3699. /* Configure the External Interrupt or event for the current IO */
  3700. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3701. {
  3702. /* Enable AFIO Clock */
  3703. __HAL_RCC_AFIO_CLK_ENABLE();
  3704. 80060f8: 4f6c ldr r7, [pc, #432] ; (80062ac <HAL_GPIO_Init+0x1bc>)
  3705. 80060fa: 4b6d ldr r3, [pc, #436] ; (80062b0 <HAL_GPIO_Init+0x1c0>)
  3706. temp = AFIO->EXTICR[position >> 2U];
  3707. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3708. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3709. 80060fc: f8df e1b8 ldr.w lr, [pc, #440] ; 80062b8 <HAL_GPIO_Init+0x1c8>
  3710. switch (GPIO_Init->Mode)
  3711. 8006100: f8df c1b8 ldr.w ip, [pc, #440] ; 80062bc <HAL_GPIO_Init+0x1cc>
  3712. ioposition = (0x01U << position);
  3713. 8006104: f04f 0801 mov.w r8, #1
  3714. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3715. 8006108: 680c ldr r4, [r1, #0]
  3716. ioposition = (0x01U << position);
  3717. 800610a: fa08 f806 lsl.w r8, r8, r6
  3718. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3719. 800610e: ea08 0404 and.w r4, r8, r4
  3720. if (iocurrent == ioposition)
  3721. 8006112: 45a0 cmp r8, r4
  3722. 8006114: f040 8085 bne.w 8006222 <HAL_GPIO_Init+0x132>
  3723. switch (GPIO_Init->Mode)
  3724. 8006118: 684d ldr r5, [r1, #4]
  3725. 800611a: 2d12 cmp r5, #18
  3726. 800611c: f000 80b7 beq.w 800628e <HAL_GPIO_Init+0x19e>
  3727. 8006120: f200 808d bhi.w 800623e <HAL_GPIO_Init+0x14e>
  3728. 8006124: 2d02 cmp r5, #2
  3729. 8006126: f000 80af beq.w 8006288 <HAL_GPIO_Init+0x198>
  3730. 800612a: f200 8081 bhi.w 8006230 <HAL_GPIO_Init+0x140>
  3731. 800612e: 2d00 cmp r5, #0
  3732. 8006130: f000 8091 beq.w 8006256 <HAL_GPIO_Init+0x166>
  3733. 8006134: 2d01 cmp r5, #1
  3734. 8006136: f000 80a5 beq.w 8006284 <HAL_GPIO_Init+0x194>
  3735. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3736. 800613a: f04f 090f mov.w r9, #15
  3737. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3738. 800613e: 2cff cmp r4, #255 ; 0xff
  3739. 8006140: bf93 iteet ls
  3740. 8006142: 4682 movls sl, r0
  3741. 8006144: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  3742. 8006148: 3d08 subhi r5, #8
  3743. 800614a: f8d0 b000 ldrls.w fp, [r0]
  3744. 800614e: bf92 itee ls
  3745. 8006150: 00b5 lslls r5, r6, #2
  3746. 8006152: f8d0 b004 ldrhi.w fp, [r0, #4]
  3747. 8006156: 00ad lslhi r5, r5, #2
  3748. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3749. 8006158: fa09 f805 lsl.w r8, r9, r5
  3750. 800615c: ea2b 0808 bic.w r8, fp, r8
  3751. 8006160: fa02 f505 lsl.w r5, r2, r5
  3752. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3753. 8006164: bf88 it hi
  3754. 8006166: f100 0a04 addhi.w sl, r0, #4
  3755. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3756. 800616a: ea48 0505 orr.w r5, r8, r5
  3757. 800616e: f8ca 5000 str.w r5, [sl]
  3758. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3759. 8006172: f8d1 a004 ldr.w sl, [r1, #4]
  3760. 8006176: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  3761. 800617a: d052 beq.n 8006222 <HAL_GPIO_Init+0x132>
  3762. __HAL_RCC_AFIO_CLK_ENABLE();
  3763. 800617c: 69bd ldr r5, [r7, #24]
  3764. 800617e: f026 0803 bic.w r8, r6, #3
  3765. 8006182: f045 0501 orr.w r5, r5, #1
  3766. 8006186: 61bd str r5, [r7, #24]
  3767. 8006188: 69bd ldr r5, [r7, #24]
  3768. 800618a: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  3769. 800618e: f005 0501 and.w r5, r5, #1
  3770. 8006192: 9501 str r5, [sp, #4]
  3771. 8006194: f508 3880 add.w r8, r8, #65536 ; 0x10000
  3772. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3773. 8006198: f006 0b03 and.w fp, r6, #3
  3774. __HAL_RCC_AFIO_CLK_ENABLE();
  3775. 800619c: 9d01 ldr r5, [sp, #4]
  3776. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3777. 800619e: ea4f 0b8b mov.w fp, fp, lsl #2
  3778. temp = AFIO->EXTICR[position >> 2U];
  3779. 80061a2: f8d8 5008 ldr.w r5, [r8, #8]
  3780. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3781. 80061a6: fa09 f90b lsl.w r9, r9, fp
  3782. 80061aa: ea25 0909 bic.w r9, r5, r9
  3783. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3784. 80061ae: 4d41 ldr r5, [pc, #260] ; (80062b4 <HAL_GPIO_Init+0x1c4>)
  3785. 80061b0: 42a8 cmp r0, r5
  3786. 80061b2: d071 beq.n 8006298 <HAL_GPIO_Init+0x1a8>
  3787. 80061b4: f505 6580 add.w r5, r5, #1024 ; 0x400
  3788. 80061b8: 42a8 cmp r0, r5
  3789. 80061ba: d06f beq.n 800629c <HAL_GPIO_Init+0x1ac>
  3790. 80061bc: f505 6580 add.w r5, r5, #1024 ; 0x400
  3791. 80061c0: 42a8 cmp r0, r5
  3792. 80061c2: d06d beq.n 80062a0 <HAL_GPIO_Init+0x1b0>
  3793. 80061c4: f505 6580 add.w r5, r5, #1024 ; 0x400
  3794. 80061c8: 42a8 cmp r0, r5
  3795. 80061ca: d06b beq.n 80062a4 <HAL_GPIO_Init+0x1b4>
  3796. 80061cc: f505 6580 add.w r5, r5, #1024 ; 0x400
  3797. 80061d0: 42a8 cmp r0, r5
  3798. 80061d2: d069 beq.n 80062a8 <HAL_GPIO_Init+0x1b8>
  3799. 80061d4: 4570 cmp r0, lr
  3800. 80061d6: bf0c ite eq
  3801. 80061d8: 2505 moveq r5, #5
  3802. 80061da: 2506 movne r5, #6
  3803. 80061dc: fa05 f50b lsl.w r5, r5, fp
  3804. 80061e0: ea45 0509 orr.w r5, r5, r9
  3805. AFIO->EXTICR[position >> 2U] = temp;
  3806. 80061e4: f8c8 5008 str.w r5, [r8, #8]
  3807. /* Configure the interrupt mask */
  3808. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3809. {
  3810. SET_BIT(EXTI->IMR, iocurrent);
  3811. 80061e8: 681d ldr r5, [r3, #0]
  3812. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3813. 80061ea: f41a 3f80 tst.w sl, #65536 ; 0x10000
  3814. SET_BIT(EXTI->IMR, iocurrent);
  3815. 80061ee: bf14 ite ne
  3816. 80061f0: 4325 orrne r5, r4
  3817. }
  3818. else
  3819. {
  3820. CLEAR_BIT(EXTI->IMR, iocurrent);
  3821. 80061f2: 43a5 biceq r5, r4
  3822. 80061f4: 601d str r5, [r3, #0]
  3823. }
  3824. /* Configure the event mask */
  3825. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3826. {
  3827. SET_BIT(EXTI->EMR, iocurrent);
  3828. 80061f6: 685d ldr r5, [r3, #4]
  3829. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3830. 80061f8: f41a 3f00 tst.w sl, #131072 ; 0x20000
  3831. SET_BIT(EXTI->EMR, iocurrent);
  3832. 80061fc: bf14 ite ne
  3833. 80061fe: 4325 orrne r5, r4
  3834. }
  3835. else
  3836. {
  3837. CLEAR_BIT(EXTI->EMR, iocurrent);
  3838. 8006200: 43a5 biceq r5, r4
  3839. 8006202: 605d str r5, [r3, #4]
  3840. }
  3841. /* Enable or disable the rising trigger */
  3842. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3843. {
  3844. SET_BIT(EXTI->RTSR, iocurrent);
  3845. 8006204: 689d ldr r5, [r3, #8]
  3846. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3847. 8006206: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  3848. SET_BIT(EXTI->RTSR, iocurrent);
  3849. 800620a: bf14 ite ne
  3850. 800620c: 4325 orrne r5, r4
  3851. }
  3852. else
  3853. {
  3854. CLEAR_BIT(EXTI->RTSR, iocurrent);
  3855. 800620e: 43a5 biceq r5, r4
  3856. 8006210: 609d str r5, [r3, #8]
  3857. }
  3858. /* Enable or disable the falling trigger */
  3859. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3860. {
  3861. SET_BIT(EXTI->FTSR, iocurrent);
  3862. 8006212: 68dd ldr r5, [r3, #12]
  3863. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3864. 8006214: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  3865. SET_BIT(EXTI->FTSR, iocurrent);
  3866. 8006218: bf14 ite ne
  3867. 800621a: 432c orrne r4, r5
  3868. }
  3869. else
  3870. {
  3871. CLEAR_BIT(EXTI->FTSR, iocurrent);
  3872. 800621c: ea25 0404 biceq.w r4, r5, r4
  3873. 8006220: 60dc str r4, [r3, #12]
  3874. for (position = 0U; position < GPIO_NUMBER; position++)
  3875. 8006222: 3601 adds r6, #1
  3876. 8006224: 2e10 cmp r6, #16
  3877. 8006226: f47f af6d bne.w 8006104 <HAL_GPIO_Init+0x14>
  3878. }
  3879. }
  3880. }
  3881. }
  3882. }
  3883. 800622a: b003 add sp, #12
  3884. 800622c: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3885. switch (GPIO_Init->Mode)
  3886. 8006230: 2d03 cmp r5, #3
  3887. 8006232: d025 beq.n 8006280 <HAL_GPIO_Init+0x190>
  3888. 8006234: 2d11 cmp r5, #17
  3889. 8006236: d180 bne.n 800613a <HAL_GPIO_Init+0x4a>
  3890. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  3891. 8006238: 68ca ldr r2, [r1, #12]
  3892. 800623a: 3204 adds r2, #4
  3893. break;
  3894. 800623c: e77d b.n 800613a <HAL_GPIO_Init+0x4a>
  3895. switch (GPIO_Init->Mode)
  3896. 800623e: 4565 cmp r5, ip
  3897. 8006240: d009 beq.n 8006256 <HAL_GPIO_Init+0x166>
  3898. 8006242: d812 bhi.n 800626a <HAL_GPIO_Init+0x17a>
  3899. 8006244: f8df 9078 ldr.w r9, [pc, #120] ; 80062c0 <HAL_GPIO_Init+0x1d0>
  3900. 8006248: 454d cmp r5, r9
  3901. 800624a: d004 beq.n 8006256 <HAL_GPIO_Init+0x166>
  3902. 800624c: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3903. 8006250: 454d cmp r5, r9
  3904. 8006252: f47f af72 bne.w 800613a <HAL_GPIO_Init+0x4a>
  3905. if (GPIO_Init->Pull == GPIO_NOPULL)
  3906. 8006256: 688a ldr r2, [r1, #8]
  3907. 8006258: b1e2 cbz r2, 8006294 <HAL_GPIO_Init+0x1a4>
  3908. else if (GPIO_Init->Pull == GPIO_PULLUP)
  3909. 800625a: 2a01 cmp r2, #1
  3910. GPIOx->BSRR = ioposition;
  3911. 800625c: bf0c ite eq
  3912. 800625e: f8c0 8010 streq.w r8, [r0, #16]
  3913. GPIOx->BRR = ioposition;
  3914. 8006262: f8c0 8014 strne.w r8, [r0, #20]
  3915. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  3916. 8006266: 2208 movs r2, #8
  3917. 8006268: e767 b.n 800613a <HAL_GPIO_Init+0x4a>
  3918. switch (GPIO_Init->Mode)
  3919. 800626a: f8df 9058 ldr.w r9, [pc, #88] ; 80062c4 <HAL_GPIO_Init+0x1d4>
  3920. 800626e: 454d cmp r5, r9
  3921. 8006270: d0f1 beq.n 8006256 <HAL_GPIO_Init+0x166>
  3922. 8006272: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3923. 8006276: 454d cmp r5, r9
  3924. 8006278: d0ed beq.n 8006256 <HAL_GPIO_Init+0x166>
  3925. 800627a: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  3926. 800627e: e7e7 b.n 8006250 <HAL_GPIO_Init+0x160>
  3927. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  3928. 8006280: 2200 movs r2, #0
  3929. 8006282: e75a b.n 800613a <HAL_GPIO_Init+0x4a>
  3930. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  3931. 8006284: 68ca ldr r2, [r1, #12]
  3932. break;
  3933. 8006286: e758 b.n 800613a <HAL_GPIO_Init+0x4a>
  3934. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  3935. 8006288: 68ca ldr r2, [r1, #12]
  3936. 800628a: 3208 adds r2, #8
  3937. break;
  3938. 800628c: e755 b.n 800613a <HAL_GPIO_Init+0x4a>
  3939. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  3940. 800628e: 68ca ldr r2, [r1, #12]
  3941. 8006290: 320c adds r2, #12
  3942. break;
  3943. 8006292: e752 b.n 800613a <HAL_GPIO_Init+0x4a>
  3944. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  3945. 8006294: 2204 movs r2, #4
  3946. 8006296: e750 b.n 800613a <HAL_GPIO_Init+0x4a>
  3947. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3948. 8006298: 2500 movs r5, #0
  3949. 800629a: e79f b.n 80061dc <HAL_GPIO_Init+0xec>
  3950. 800629c: 2501 movs r5, #1
  3951. 800629e: e79d b.n 80061dc <HAL_GPIO_Init+0xec>
  3952. 80062a0: 2502 movs r5, #2
  3953. 80062a2: e79b b.n 80061dc <HAL_GPIO_Init+0xec>
  3954. 80062a4: 2503 movs r5, #3
  3955. 80062a6: e799 b.n 80061dc <HAL_GPIO_Init+0xec>
  3956. 80062a8: 2504 movs r5, #4
  3957. 80062aa: e797 b.n 80061dc <HAL_GPIO_Init+0xec>
  3958. 80062ac: 40021000 .word 0x40021000
  3959. 80062b0: 40010400 .word 0x40010400
  3960. 80062b4: 40010800 .word 0x40010800
  3961. 80062b8: 40011c00 .word 0x40011c00
  3962. 80062bc: 10210000 .word 0x10210000
  3963. 80062c0: 10110000 .word 0x10110000
  3964. 80062c4: 10310000 .word 0x10310000
  3965. 080062c8 <HAL_GPIO_ReadPin>:
  3966. GPIO_PinState bitstatus;
  3967. /* Check the parameters */
  3968. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3969. if ((GPIOx->IDR & GPIO_Pin) != (uint32_t)GPIO_PIN_RESET)
  3970. 80062c8: 6883 ldr r3, [r0, #8]
  3971. 80062ca: 4219 tst r1, r3
  3972. else
  3973. {
  3974. bitstatus = GPIO_PIN_RESET;
  3975. }
  3976. return bitstatus;
  3977. }
  3978. 80062cc: bf14 ite ne
  3979. 80062ce: 2001 movne r0, #1
  3980. 80062d0: 2000 moveq r0, #0
  3981. 80062d2: 4770 bx lr
  3982. 080062d4 <HAL_GPIO_WritePin>:
  3983. {
  3984. /* Check the parameters */
  3985. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3986. assert_param(IS_GPIO_PIN_ACTION(PinState));
  3987. if (PinState != GPIO_PIN_RESET)
  3988. 80062d4: b10a cbz r2, 80062da <HAL_GPIO_WritePin+0x6>
  3989. {
  3990. GPIOx->BSRR = GPIO_Pin;
  3991. }
  3992. else
  3993. {
  3994. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  3995. 80062d6: 6101 str r1, [r0, #16]
  3996. 80062d8: 4770 bx lr
  3997. 80062da: 0409 lsls r1, r1, #16
  3998. 80062dc: e7fb b.n 80062d6 <HAL_GPIO_WritePin+0x2>
  3999. 080062de <HAL_GPIO_TogglePin>:
  4000. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  4001. {
  4002. /* Check the parameters */
  4003. assert_param(IS_GPIO_PIN(GPIO_Pin));
  4004. GPIOx->ODR ^= GPIO_Pin;
  4005. 80062de: 68c3 ldr r3, [r0, #12]
  4006. 80062e0: 4059 eors r1, r3
  4007. 80062e2: 60c1 str r1, [r0, #12]
  4008. 80062e4: 4770 bx lr
  4009. ...
  4010. 080062e8 <HAL_RCC_OscConfig>:
  4011. /* Check the parameters */
  4012. assert_param(RCC_OscInitStruct != NULL);
  4013. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  4014. /*------------------------------- HSE Configuration ------------------------*/
  4015. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  4016. 80062e8: 6803 ldr r3, [r0, #0]
  4017. {
  4018. 80062ea: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  4019. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  4020. 80062ee: 07db lsls r3, r3, #31
  4021. {
  4022. 80062f0: 4605 mov r5, r0
  4023. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  4024. 80062f2: d410 bmi.n 8006316 <HAL_RCC_OscConfig+0x2e>
  4025. }
  4026. }
  4027. }
  4028. }
  4029. /*----------------------------- HSI Configuration --------------------------*/
  4030. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  4031. 80062f4: 682b ldr r3, [r5, #0]
  4032. 80062f6: 079f lsls r7, r3, #30
  4033. 80062f8: d45e bmi.n 80063b8 <HAL_RCC_OscConfig+0xd0>
  4034. }
  4035. }
  4036. }
  4037. }
  4038. /*------------------------------ LSI Configuration -------------------------*/
  4039. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  4040. 80062fa: 682b ldr r3, [r5, #0]
  4041. 80062fc: 0719 lsls r1, r3, #28
  4042. 80062fe: f100 8095 bmi.w 800642c <HAL_RCC_OscConfig+0x144>
  4043. }
  4044. }
  4045. }
  4046. }
  4047. /*------------------------------ LSE Configuration -------------------------*/
  4048. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  4049. 8006302: 682b ldr r3, [r5, #0]
  4050. 8006304: 075a lsls r2, r3, #29
  4051. 8006306: f100 80bf bmi.w 8006488 <HAL_RCC_OscConfig+0x1a0>
  4052. #endif /* RCC_CR_PLL2ON */
  4053. /*-------------------------------- PLL Configuration -----------------------*/
  4054. /* Check the parameters */
  4055. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  4056. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  4057. 800630a: 69ea ldr r2, [r5, #28]
  4058. 800630c: 2a00 cmp r2, #0
  4059. 800630e: f040 812d bne.w 800656c <HAL_RCC_OscConfig+0x284>
  4060. {
  4061. return HAL_ERROR;
  4062. }
  4063. }
  4064. return HAL_OK;
  4065. 8006312: 2000 movs r0, #0
  4066. 8006314: e014 b.n 8006340 <HAL_RCC_OscConfig+0x58>
  4067. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  4068. 8006316: 4c90 ldr r4, [pc, #576] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4069. 8006318: 6863 ldr r3, [r4, #4]
  4070. 800631a: f003 030c and.w r3, r3, #12
  4071. 800631e: 2b04 cmp r3, #4
  4072. 8006320: d007 beq.n 8006332 <HAL_RCC_OscConfig+0x4a>
  4073. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  4074. 8006322: 6863 ldr r3, [r4, #4]
  4075. 8006324: f003 030c and.w r3, r3, #12
  4076. 8006328: 2b08 cmp r3, #8
  4077. 800632a: d10c bne.n 8006346 <HAL_RCC_OscConfig+0x5e>
  4078. 800632c: 6863 ldr r3, [r4, #4]
  4079. 800632e: 03de lsls r6, r3, #15
  4080. 8006330: d509 bpl.n 8006346 <HAL_RCC_OscConfig+0x5e>
  4081. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  4082. 8006332: 6823 ldr r3, [r4, #0]
  4083. 8006334: 039c lsls r4, r3, #14
  4084. 8006336: d5dd bpl.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4085. 8006338: 686b ldr r3, [r5, #4]
  4086. 800633a: 2b00 cmp r3, #0
  4087. 800633c: d1da bne.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4088. return HAL_ERROR;
  4089. 800633e: 2001 movs r0, #1
  4090. }
  4091. 8006340: b002 add sp, #8
  4092. 8006342: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4093. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  4094. 8006346: 686b ldr r3, [r5, #4]
  4095. 8006348: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  4096. 800634c: d110 bne.n 8006370 <HAL_RCC_OscConfig+0x88>
  4097. 800634e: 6823 ldr r3, [r4, #0]
  4098. 8006350: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  4099. 8006354: 6023 str r3, [r4, #0]
  4100. tickstart = HAL_GetTick();
  4101. 8006356: f7ff f8c3 bl 80054e0 <HAL_GetTick>
  4102. 800635a: 4606 mov r6, r0
  4103. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4104. 800635c: 6823 ldr r3, [r4, #0]
  4105. 800635e: 0398 lsls r0, r3, #14
  4106. 8006360: d4c8 bmi.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4107. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  4108. 8006362: f7ff f8bd bl 80054e0 <HAL_GetTick>
  4109. 8006366: 1b80 subs r0, r0, r6
  4110. 8006368: 2864 cmp r0, #100 ; 0x64
  4111. 800636a: d9f7 bls.n 800635c <HAL_RCC_OscConfig+0x74>
  4112. return HAL_TIMEOUT;
  4113. 800636c: 2003 movs r0, #3
  4114. 800636e: e7e7 b.n 8006340 <HAL_RCC_OscConfig+0x58>
  4115. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  4116. 8006370: b99b cbnz r3, 800639a <HAL_RCC_OscConfig+0xb2>
  4117. 8006372: 6823 ldr r3, [r4, #0]
  4118. 8006374: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  4119. 8006378: 6023 str r3, [r4, #0]
  4120. 800637a: 6823 ldr r3, [r4, #0]
  4121. 800637c: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  4122. 8006380: 6023 str r3, [r4, #0]
  4123. tickstart = HAL_GetTick();
  4124. 8006382: f7ff f8ad bl 80054e0 <HAL_GetTick>
  4125. 8006386: 4606 mov r6, r0
  4126. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  4127. 8006388: 6823 ldr r3, [r4, #0]
  4128. 800638a: 0399 lsls r1, r3, #14
  4129. 800638c: d5b2 bpl.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4130. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  4131. 800638e: f7ff f8a7 bl 80054e0 <HAL_GetTick>
  4132. 8006392: 1b80 subs r0, r0, r6
  4133. 8006394: 2864 cmp r0, #100 ; 0x64
  4134. 8006396: d9f7 bls.n 8006388 <HAL_RCC_OscConfig+0xa0>
  4135. 8006398: e7e8 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4136. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  4137. 800639a: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  4138. 800639e: 6823 ldr r3, [r4, #0]
  4139. 80063a0: d103 bne.n 80063aa <HAL_RCC_OscConfig+0xc2>
  4140. 80063a2: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  4141. 80063a6: 6023 str r3, [r4, #0]
  4142. 80063a8: e7d1 b.n 800634e <HAL_RCC_OscConfig+0x66>
  4143. 80063aa: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  4144. 80063ae: 6023 str r3, [r4, #0]
  4145. 80063b0: 6823 ldr r3, [r4, #0]
  4146. 80063b2: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  4147. 80063b6: e7cd b.n 8006354 <HAL_RCC_OscConfig+0x6c>
  4148. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  4149. 80063b8: 4c67 ldr r4, [pc, #412] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4150. 80063ba: 6863 ldr r3, [r4, #4]
  4151. 80063bc: f013 0f0c tst.w r3, #12
  4152. 80063c0: d007 beq.n 80063d2 <HAL_RCC_OscConfig+0xea>
  4153. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  4154. 80063c2: 6863 ldr r3, [r4, #4]
  4155. 80063c4: f003 030c and.w r3, r3, #12
  4156. 80063c8: 2b08 cmp r3, #8
  4157. 80063ca: d110 bne.n 80063ee <HAL_RCC_OscConfig+0x106>
  4158. 80063cc: 6863 ldr r3, [r4, #4]
  4159. 80063ce: 03da lsls r2, r3, #15
  4160. 80063d0: d40d bmi.n 80063ee <HAL_RCC_OscConfig+0x106>
  4161. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  4162. 80063d2: 6823 ldr r3, [r4, #0]
  4163. 80063d4: 079b lsls r3, r3, #30
  4164. 80063d6: d502 bpl.n 80063de <HAL_RCC_OscConfig+0xf6>
  4165. 80063d8: 692b ldr r3, [r5, #16]
  4166. 80063da: 2b01 cmp r3, #1
  4167. 80063dc: d1af bne.n 800633e <HAL_RCC_OscConfig+0x56>
  4168. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  4169. 80063de: 6823 ldr r3, [r4, #0]
  4170. 80063e0: 696a ldr r2, [r5, #20]
  4171. 80063e2: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  4172. 80063e6: ea43 03c2 orr.w r3, r3, r2, lsl #3
  4173. 80063ea: 6023 str r3, [r4, #0]
  4174. 80063ec: e785 b.n 80062fa <HAL_RCC_OscConfig+0x12>
  4175. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  4176. 80063ee: 692a ldr r2, [r5, #16]
  4177. 80063f0: 4b5a ldr r3, [pc, #360] ; (800655c <HAL_RCC_OscConfig+0x274>)
  4178. 80063f2: b16a cbz r2, 8006410 <HAL_RCC_OscConfig+0x128>
  4179. __HAL_RCC_HSI_ENABLE();
  4180. 80063f4: 2201 movs r2, #1
  4181. 80063f6: 601a str r2, [r3, #0]
  4182. tickstart = HAL_GetTick();
  4183. 80063f8: f7ff f872 bl 80054e0 <HAL_GetTick>
  4184. 80063fc: 4606 mov r6, r0
  4185. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4186. 80063fe: 6823 ldr r3, [r4, #0]
  4187. 8006400: 079f lsls r7, r3, #30
  4188. 8006402: d4ec bmi.n 80063de <HAL_RCC_OscConfig+0xf6>
  4189. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  4190. 8006404: f7ff f86c bl 80054e0 <HAL_GetTick>
  4191. 8006408: 1b80 subs r0, r0, r6
  4192. 800640a: 2802 cmp r0, #2
  4193. 800640c: d9f7 bls.n 80063fe <HAL_RCC_OscConfig+0x116>
  4194. 800640e: e7ad b.n 800636c <HAL_RCC_OscConfig+0x84>
  4195. __HAL_RCC_HSI_DISABLE();
  4196. 8006410: 601a str r2, [r3, #0]
  4197. tickstart = HAL_GetTick();
  4198. 8006412: f7ff f865 bl 80054e0 <HAL_GetTick>
  4199. 8006416: 4606 mov r6, r0
  4200. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  4201. 8006418: 6823 ldr r3, [r4, #0]
  4202. 800641a: 0798 lsls r0, r3, #30
  4203. 800641c: f57f af6d bpl.w 80062fa <HAL_RCC_OscConfig+0x12>
  4204. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  4205. 8006420: f7ff f85e bl 80054e0 <HAL_GetTick>
  4206. 8006424: 1b80 subs r0, r0, r6
  4207. 8006426: 2802 cmp r0, #2
  4208. 8006428: d9f6 bls.n 8006418 <HAL_RCC_OscConfig+0x130>
  4209. 800642a: e79f b.n 800636c <HAL_RCC_OscConfig+0x84>
  4210. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  4211. 800642c: 69aa ldr r2, [r5, #24]
  4212. 800642e: 4c4a ldr r4, [pc, #296] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4213. 8006430: 4b4b ldr r3, [pc, #300] ; (8006560 <HAL_RCC_OscConfig+0x278>)
  4214. 8006432: b1da cbz r2, 800646c <HAL_RCC_OscConfig+0x184>
  4215. __HAL_RCC_LSI_ENABLE();
  4216. 8006434: 2201 movs r2, #1
  4217. 8006436: 601a str r2, [r3, #0]
  4218. tickstart = HAL_GetTick();
  4219. 8006438: f7ff f852 bl 80054e0 <HAL_GetTick>
  4220. 800643c: 4606 mov r6, r0
  4221. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  4222. 800643e: 6a63 ldr r3, [r4, #36] ; 0x24
  4223. 8006440: 079b lsls r3, r3, #30
  4224. 8006442: d50d bpl.n 8006460 <HAL_RCC_OscConfig+0x178>
  4225. * @param mdelay: specifies the delay time length, in milliseconds.
  4226. * @retval None
  4227. */
  4228. static void RCC_Delay(uint32_t mdelay)
  4229. {
  4230. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  4231. 8006444: f44f 52fa mov.w r2, #8000 ; 0x1f40
  4232. 8006448: 4b46 ldr r3, [pc, #280] ; (8006564 <HAL_RCC_OscConfig+0x27c>)
  4233. 800644a: 681b ldr r3, [r3, #0]
  4234. 800644c: fbb3 f3f2 udiv r3, r3, r2
  4235. 8006450: 9301 str r3, [sp, #4]
  4236. \brief No Operation
  4237. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  4238. */
  4239. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  4240. {
  4241. __ASM volatile ("nop");
  4242. 8006452: bf00 nop
  4243. do
  4244. {
  4245. __NOP();
  4246. }
  4247. while (Delay --);
  4248. 8006454: 9b01 ldr r3, [sp, #4]
  4249. 8006456: 1e5a subs r2, r3, #1
  4250. 8006458: 9201 str r2, [sp, #4]
  4251. 800645a: 2b00 cmp r3, #0
  4252. 800645c: d1f9 bne.n 8006452 <HAL_RCC_OscConfig+0x16a>
  4253. 800645e: e750 b.n 8006302 <HAL_RCC_OscConfig+0x1a>
  4254. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  4255. 8006460: f7ff f83e bl 80054e0 <HAL_GetTick>
  4256. 8006464: 1b80 subs r0, r0, r6
  4257. 8006466: 2802 cmp r0, #2
  4258. 8006468: d9e9 bls.n 800643e <HAL_RCC_OscConfig+0x156>
  4259. 800646a: e77f b.n 800636c <HAL_RCC_OscConfig+0x84>
  4260. __HAL_RCC_LSI_DISABLE();
  4261. 800646c: 601a str r2, [r3, #0]
  4262. tickstart = HAL_GetTick();
  4263. 800646e: f7ff f837 bl 80054e0 <HAL_GetTick>
  4264. 8006472: 4606 mov r6, r0
  4265. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  4266. 8006474: 6a63 ldr r3, [r4, #36] ; 0x24
  4267. 8006476: 079f lsls r7, r3, #30
  4268. 8006478: f57f af43 bpl.w 8006302 <HAL_RCC_OscConfig+0x1a>
  4269. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  4270. 800647c: f7ff f830 bl 80054e0 <HAL_GetTick>
  4271. 8006480: 1b80 subs r0, r0, r6
  4272. 8006482: 2802 cmp r0, #2
  4273. 8006484: d9f6 bls.n 8006474 <HAL_RCC_OscConfig+0x18c>
  4274. 8006486: e771 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4275. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4276. 8006488: 4c33 ldr r4, [pc, #204] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4277. 800648a: 69e3 ldr r3, [r4, #28]
  4278. 800648c: 00d8 lsls r0, r3, #3
  4279. 800648e: d424 bmi.n 80064da <HAL_RCC_OscConfig+0x1f2>
  4280. pwrclkchanged = SET;
  4281. 8006490: 2701 movs r7, #1
  4282. __HAL_RCC_PWR_CLK_ENABLE();
  4283. 8006492: 69e3 ldr r3, [r4, #28]
  4284. 8006494: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4285. 8006498: 61e3 str r3, [r4, #28]
  4286. 800649a: 69e3 ldr r3, [r4, #28]
  4287. 800649c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4288. 80064a0: 9300 str r3, [sp, #0]
  4289. 80064a2: 9b00 ldr r3, [sp, #0]
  4290. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4291. 80064a4: 4e30 ldr r6, [pc, #192] ; (8006568 <HAL_RCC_OscConfig+0x280>)
  4292. 80064a6: 6833 ldr r3, [r6, #0]
  4293. 80064a8: 05d9 lsls r1, r3, #23
  4294. 80064aa: d518 bpl.n 80064de <HAL_RCC_OscConfig+0x1f6>
  4295. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4296. 80064ac: 68eb ldr r3, [r5, #12]
  4297. 80064ae: 2b01 cmp r3, #1
  4298. 80064b0: d126 bne.n 8006500 <HAL_RCC_OscConfig+0x218>
  4299. 80064b2: 6a23 ldr r3, [r4, #32]
  4300. 80064b4: f043 0301 orr.w r3, r3, #1
  4301. 80064b8: 6223 str r3, [r4, #32]
  4302. tickstart = HAL_GetTick();
  4303. 80064ba: f7ff f811 bl 80054e0 <HAL_GetTick>
  4304. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4305. 80064be: f241 3688 movw r6, #5000 ; 0x1388
  4306. tickstart = HAL_GetTick();
  4307. 80064c2: 4680 mov r8, r0
  4308. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4309. 80064c4: 6a23 ldr r3, [r4, #32]
  4310. 80064c6: 079b lsls r3, r3, #30
  4311. 80064c8: d53f bpl.n 800654a <HAL_RCC_OscConfig+0x262>
  4312. if(pwrclkchanged == SET)
  4313. 80064ca: 2f00 cmp r7, #0
  4314. 80064cc: f43f af1d beq.w 800630a <HAL_RCC_OscConfig+0x22>
  4315. __HAL_RCC_PWR_CLK_DISABLE();
  4316. 80064d0: 69e3 ldr r3, [r4, #28]
  4317. 80064d2: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4318. 80064d6: 61e3 str r3, [r4, #28]
  4319. 80064d8: e717 b.n 800630a <HAL_RCC_OscConfig+0x22>
  4320. FlagStatus pwrclkchanged = RESET;
  4321. 80064da: 2700 movs r7, #0
  4322. 80064dc: e7e2 b.n 80064a4 <HAL_RCC_OscConfig+0x1bc>
  4323. SET_BIT(PWR->CR, PWR_CR_DBP);
  4324. 80064de: 6833 ldr r3, [r6, #0]
  4325. 80064e0: f443 7380 orr.w r3, r3, #256 ; 0x100
  4326. 80064e4: 6033 str r3, [r6, #0]
  4327. tickstart = HAL_GetTick();
  4328. 80064e6: f7fe fffb bl 80054e0 <HAL_GetTick>
  4329. 80064ea: 4680 mov r8, r0
  4330. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4331. 80064ec: 6833 ldr r3, [r6, #0]
  4332. 80064ee: 05da lsls r2, r3, #23
  4333. 80064f0: d4dc bmi.n 80064ac <HAL_RCC_OscConfig+0x1c4>
  4334. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4335. 80064f2: f7fe fff5 bl 80054e0 <HAL_GetTick>
  4336. 80064f6: eba0 0008 sub.w r0, r0, r8
  4337. 80064fa: 2864 cmp r0, #100 ; 0x64
  4338. 80064fc: d9f6 bls.n 80064ec <HAL_RCC_OscConfig+0x204>
  4339. 80064fe: e735 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4340. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4341. 8006500: b9ab cbnz r3, 800652e <HAL_RCC_OscConfig+0x246>
  4342. 8006502: 6a23 ldr r3, [r4, #32]
  4343. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4344. 8006504: f241 3888 movw r8, #5000 ; 0x1388
  4345. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4346. 8006508: f023 0301 bic.w r3, r3, #1
  4347. 800650c: 6223 str r3, [r4, #32]
  4348. 800650e: 6a23 ldr r3, [r4, #32]
  4349. 8006510: f023 0304 bic.w r3, r3, #4
  4350. 8006514: 6223 str r3, [r4, #32]
  4351. tickstart = HAL_GetTick();
  4352. 8006516: f7fe ffe3 bl 80054e0 <HAL_GetTick>
  4353. 800651a: 4606 mov r6, r0
  4354. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  4355. 800651c: 6a23 ldr r3, [r4, #32]
  4356. 800651e: 0798 lsls r0, r3, #30
  4357. 8006520: d5d3 bpl.n 80064ca <HAL_RCC_OscConfig+0x1e2>
  4358. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4359. 8006522: f7fe ffdd bl 80054e0 <HAL_GetTick>
  4360. 8006526: 1b80 subs r0, r0, r6
  4361. 8006528: 4540 cmp r0, r8
  4362. 800652a: d9f7 bls.n 800651c <HAL_RCC_OscConfig+0x234>
  4363. 800652c: e71e b.n 800636c <HAL_RCC_OscConfig+0x84>
  4364. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4365. 800652e: 2b05 cmp r3, #5
  4366. 8006530: 6a23 ldr r3, [r4, #32]
  4367. 8006532: d103 bne.n 800653c <HAL_RCC_OscConfig+0x254>
  4368. 8006534: f043 0304 orr.w r3, r3, #4
  4369. 8006538: 6223 str r3, [r4, #32]
  4370. 800653a: e7ba b.n 80064b2 <HAL_RCC_OscConfig+0x1ca>
  4371. 800653c: f023 0301 bic.w r3, r3, #1
  4372. 8006540: 6223 str r3, [r4, #32]
  4373. 8006542: 6a23 ldr r3, [r4, #32]
  4374. 8006544: f023 0304 bic.w r3, r3, #4
  4375. 8006548: e7b6 b.n 80064b8 <HAL_RCC_OscConfig+0x1d0>
  4376. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4377. 800654a: f7fe ffc9 bl 80054e0 <HAL_GetTick>
  4378. 800654e: eba0 0008 sub.w r0, r0, r8
  4379. 8006552: 42b0 cmp r0, r6
  4380. 8006554: d9b6 bls.n 80064c4 <HAL_RCC_OscConfig+0x1dc>
  4381. 8006556: e709 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4382. 8006558: 40021000 .word 0x40021000
  4383. 800655c: 42420000 .word 0x42420000
  4384. 8006560: 42420480 .word 0x42420480
  4385. 8006564: 20000200 .word 0x20000200
  4386. 8006568: 40007000 .word 0x40007000
  4387. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4388. 800656c: 4c22 ldr r4, [pc, #136] ; (80065f8 <HAL_RCC_OscConfig+0x310>)
  4389. 800656e: 6863 ldr r3, [r4, #4]
  4390. 8006570: f003 030c and.w r3, r3, #12
  4391. 8006574: 2b08 cmp r3, #8
  4392. 8006576: f43f aee2 beq.w 800633e <HAL_RCC_OscConfig+0x56>
  4393. 800657a: 2300 movs r3, #0
  4394. 800657c: 4e1f ldr r6, [pc, #124] ; (80065fc <HAL_RCC_OscConfig+0x314>)
  4395. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  4396. 800657e: 2a02 cmp r2, #2
  4397. __HAL_RCC_PLL_DISABLE();
  4398. 8006580: 6033 str r3, [r6, #0]
  4399. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  4400. 8006582: d12b bne.n 80065dc <HAL_RCC_OscConfig+0x2f4>
  4401. tickstart = HAL_GetTick();
  4402. 8006584: f7fe ffac bl 80054e0 <HAL_GetTick>
  4403. 8006588: 4607 mov r7, r0
  4404. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4405. 800658a: 6823 ldr r3, [r4, #0]
  4406. 800658c: 0199 lsls r1, r3, #6
  4407. 800658e: d41f bmi.n 80065d0 <HAL_RCC_OscConfig+0x2e8>
  4408. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  4409. 8006590: 6a2b ldr r3, [r5, #32]
  4410. 8006592: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  4411. 8006596: d105 bne.n 80065a4 <HAL_RCC_OscConfig+0x2bc>
  4412. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  4413. 8006598: 6862 ldr r2, [r4, #4]
  4414. 800659a: 68a9 ldr r1, [r5, #8]
  4415. 800659c: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  4416. 80065a0: 430a orrs r2, r1
  4417. 80065a2: 6062 str r2, [r4, #4]
  4418. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  4419. 80065a4: 6a69 ldr r1, [r5, #36] ; 0x24
  4420. 80065a6: 6862 ldr r2, [r4, #4]
  4421. 80065a8: 430b orrs r3, r1
  4422. 80065aa: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  4423. 80065ae: 4313 orrs r3, r2
  4424. 80065b0: 6063 str r3, [r4, #4]
  4425. __HAL_RCC_PLL_ENABLE();
  4426. 80065b2: 2301 movs r3, #1
  4427. 80065b4: 6033 str r3, [r6, #0]
  4428. tickstart = HAL_GetTick();
  4429. 80065b6: f7fe ff93 bl 80054e0 <HAL_GetTick>
  4430. 80065ba: 4605 mov r5, r0
  4431. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4432. 80065bc: 6823 ldr r3, [r4, #0]
  4433. 80065be: 019a lsls r2, r3, #6
  4434. 80065c0: f53f aea7 bmi.w 8006312 <HAL_RCC_OscConfig+0x2a>
  4435. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4436. 80065c4: f7fe ff8c bl 80054e0 <HAL_GetTick>
  4437. 80065c8: 1b40 subs r0, r0, r5
  4438. 80065ca: 2802 cmp r0, #2
  4439. 80065cc: d9f6 bls.n 80065bc <HAL_RCC_OscConfig+0x2d4>
  4440. 80065ce: e6cd b.n 800636c <HAL_RCC_OscConfig+0x84>
  4441. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4442. 80065d0: f7fe ff86 bl 80054e0 <HAL_GetTick>
  4443. 80065d4: 1bc0 subs r0, r0, r7
  4444. 80065d6: 2802 cmp r0, #2
  4445. 80065d8: d9d7 bls.n 800658a <HAL_RCC_OscConfig+0x2a2>
  4446. 80065da: e6c7 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4447. tickstart = HAL_GetTick();
  4448. 80065dc: f7fe ff80 bl 80054e0 <HAL_GetTick>
  4449. 80065e0: 4605 mov r5, r0
  4450. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4451. 80065e2: 6823 ldr r3, [r4, #0]
  4452. 80065e4: 019b lsls r3, r3, #6
  4453. 80065e6: f57f ae94 bpl.w 8006312 <HAL_RCC_OscConfig+0x2a>
  4454. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4455. 80065ea: f7fe ff79 bl 80054e0 <HAL_GetTick>
  4456. 80065ee: 1b40 subs r0, r0, r5
  4457. 80065f0: 2802 cmp r0, #2
  4458. 80065f2: d9f6 bls.n 80065e2 <HAL_RCC_OscConfig+0x2fa>
  4459. 80065f4: e6ba b.n 800636c <HAL_RCC_OscConfig+0x84>
  4460. 80065f6: bf00 nop
  4461. 80065f8: 40021000 .word 0x40021000
  4462. 80065fc: 42420060 .word 0x42420060
  4463. 08006600 <HAL_RCC_GetSysClockFreq>:
  4464. {
  4465. 8006600: b530 push {r4, r5, lr}
  4466. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4467. 8006602: 4b19 ldr r3, [pc, #100] ; (8006668 <HAL_RCC_GetSysClockFreq+0x68>)
  4468. {
  4469. 8006604: b087 sub sp, #28
  4470. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4471. 8006606: ac02 add r4, sp, #8
  4472. 8006608: f103 0510 add.w r5, r3, #16
  4473. 800660c: 4622 mov r2, r4
  4474. 800660e: 6818 ldr r0, [r3, #0]
  4475. 8006610: 6859 ldr r1, [r3, #4]
  4476. 8006612: 3308 adds r3, #8
  4477. 8006614: c203 stmia r2!, {r0, r1}
  4478. 8006616: 42ab cmp r3, r5
  4479. 8006618: 4614 mov r4, r2
  4480. 800661a: d1f7 bne.n 800660c <HAL_RCC_GetSysClockFreq+0xc>
  4481. const uint8_t aPredivFactorTable[2] = {1, 2};
  4482. 800661c: 2301 movs r3, #1
  4483. 800661e: f88d 3004 strb.w r3, [sp, #4]
  4484. 8006622: 2302 movs r3, #2
  4485. tmpreg = RCC->CFGR;
  4486. 8006624: 4911 ldr r1, [pc, #68] ; (800666c <HAL_RCC_GetSysClockFreq+0x6c>)
  4487. const uint8_t aPredivFactorTable[2] = {1, 2};
  4488. 8006626: f88d 3005 strb.w r3, [sp, #5]
  4489. tmpreg = RCC->CFGR;
  4490. 800662a: 684b ldr r3, [r1, #4]
  4491. switch (tmpreg & RCC_CFGR_SWS)
  4492. 800662c: f003 020c and.w r2, r3, #12
  4493. 8006630: 2a08 cmp r2, #8
  4494. 8006632: d117 bne.n 8006664 <HAL_RCC_GetSysClockFreq+0x64>
  4495. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4496. 8006634: f3c3 4283 ubfx r2, r3, #18, #4
  4497. 8006638: a806 add r0, sp, #24
  4498. 800663a: 4402 add r2, r0
  4499. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4500. 800663c: 03db lsls r3, r3, #15
  4501. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4502. 800663e: f812 2c10 ldrb.w r2, [r2, #-16]
  4503. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4504. 8006642: d50c bpl.n 800665e <HAL_RCC_GetSysClockFreq+0x5e>
  4505. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4506. 8006644: 684b ldr r3, [r1, #4]
  4507. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4508. 8006646: 480a ldr r0, [pc, #40] ; (8006670 <HAL_RCC_GetSysClockFreq+0x70>)
  4509. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4510. 8006648: f3c3 4340 ubfx r3, r3, #17, #1
  4511. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4512. 800664c: 4350 muls r0, r2
  4513. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4514. 800664e: aa06 add r2, sp, #24
  4515. 8006650: 4413 add r3, r2
  4516. 8006652: f813 3c14 ldrb.w r3, [r3, #-20]
  4517. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4518. 8006656: fbb0 f0f3 udiv r0, r0, r3
  4519. }
  4520. 800665a: b007 add sp, #28
  4521. 800665c: bd30 pop {r4, r5, pc}
  4522. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4523. 800665e: 4805 ldr r0, [pc, #20] ; (8006674 <HAL_RCC_GetSysClockFreq+0x74>)
  4524. 8006660: 4350 muls r0, r2
  4525. 8006662: e7fa b.n 800665a <HAL_RCC_GetSysClockFreq+0x5a>
  4526. sysclockfreq = HSE_VALUE;
  4527. 8006664: 4802 ldr r0, [pc, #8] ; (8006670 <HAL_RCC_GetSysClockFreq+0x70>)
  4528. return sysclockfreq;
  4529. 8006666: e7f8 b.n 800665a <HAL_RCC_GetSysClockFreq+0x5a>
  4530. 8006668: 0800bf40 .word 0x0800bf40
  4531. 800666c: 40021000 .word 0x40021000
  4532. 8006670: 007a1200 .word 0x007a1200
  4533. 8006674: 003d0900 .word 0x003d0900
  4534. 08006678 <HAL_RCC_ClockConfig>:
  4535. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4536. 8006678: 4a54 ldr r2, [pc, #336] ; (80067cc <HAL_RCC_ClockConfig+0x154>)
  4537. {
  4538. 800667a: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4539. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4540. 800667e: 6813 ldr r3, [r2, #0]
  4541. {
  4542. 8006680: 4605 mov r5, r0
  4543. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4544. 8006682: f003 0307 and.w r3, r3, #7
  4545. 8006686: 428b cmp r3, r1
  4546. {
  4547. 8006688: 460e mov r6, r1
  4548. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4549. 800668a: d32a bcc.n 80066e2 <HAL_RCC_ClockConfig+0x6a>
  4550. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  4551. 800668c: 6829 ldr r1, [r5, #0]
  4552. 800668e: 078c lsls r4, r1, #30
  4553. 8006690: d434 bmi.n 80066fc <HAL_RCC_ClockConfig+0x84>
  4554. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  4555. 8006692: 07ca lsls r2, r1, #31
  4556. 8006694: d447 bmi.n 8006726 <HAL_RCC_ClockConfig+0xae>
  4557. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  4558. 8006696: 4a4d ldr r2, [pc, #308] ; (80067cc <HAL_RCC_ClockConfig+0x154>)
  4559. 8006698: 6813 ldr r3, [r2, #0]
  4560. 800669a: f003 0307 and.w r3, r3, #7
  4561. 800669e: 429e cmp r6, r3
  4562. 80066a0: f0c0 8082 bcc.w 80067a8 <HAL_RCC_ClockConfig+0x130>
  4563. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4564. 80066a4: 682a ldr r2, [r5, #0]
  4565. 80066a6: 4c4a ldr r4, [pc, #296] ; (80067d0 <HAL_RCC_ClockConfig+0x158>)
  4566. 80066a8: f012 0f04 tst.w r2, #4
  4567. 80066ac: f040 8087 bne.w 80067be <HAL_RCC_ClockConfig+0x146>
  4568. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4569. 80066b0: 0713 lsls r3, r2, #28
  4570. 80066b2: d506 bpl.n 80066c2 <HAL_RCC_ClockConfig+0x4a>
  4571. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  4572. 80066b4: 6863 ldr r3, [r4, #4]
  4573. 80066b6: 692a ldr r2, [r5, #16]
  4574. 80066b8: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  4575. 80066bc: ea43 03c2 orr.w r3, r3, r2, lsl #3
  4576. 80066c0: 6063 str r3, [r4, #4]
  4577. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  4578. 80066c2: f7ff ff9d bl 8006600 <HAL_RCC_GetSysClockFreq>
  4579. 80066c6: 6863 ldr r3, [r4, #4]
  4580. 80066c8: 4a42 ldr r2, [pc, #264] ; (80067d4 <HAL_RCC_ClockConfig+0x15c>)
  4581. 80066ca: f3c3 1303 ubfx r3, r3, #4, #4
  4582. 80066ce: 5cd3 ldrb r3, [r2, r3]
  4583. 80066d0: 40d8 lsrs r0, r3
  4584. 80066d2: 4b41 ldr r3, [pc, #260] ; (80067d8 <HAL_RCC_ClockConfig+0x160>)
  4585. 80066d4: 6018 str r0, [r3, #0]
  4586. HAL_InitTick (TICK_INT_PRIORITY);
  4587. 80066d6: 2000 movs r0, #0
  4588. 80066d8: f7fe fec0 bl 800545c <HAL_InitTick>
  4589. return HAL_OK;
  4590. 80066dc: 2000 movs r0, #0
  4591. }
  4592. 80066de: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4593. __HAL_FLASH_SET_LATENCY(FLatency);
  4594. 80066e2: 6813 ldr r3, [r2, #0]
  4595. 80066e4: f023 0307 bic.w r3, r3, #7
  4596. 80066e8: 430b orrs r3, r1
  4597. 80066ea: 6013 str r3, [r2, #0]
  4598. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4599. 80066ec: 6813 ldr r3, [r2, #0]
  4600. 80066ee: f003 0307 and.w r3, r3, #7
  4601. 80066f2: 4299 cmp r1, r3
  4602. 80066f4: d0ca beq.n 800668c <HAL_RCC_ClockConfig+0x14>
  4603. return HAL_ERROR;
  4604. 80066f6: 2001 movs r0, #1
  4605. 80066f8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4606. 80066fc: 4b34 ldr r3, [pc, #208] ; (80067d0 <HAL_RCC_ClockConfig+0x158>)
  4607. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4608. 80066fe: f011 0f04 tst.w r1, #4
  4609. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  4610. 8006702: bf1e ittt ne
  4611. 8006704: 685a ldrne r2, [r3, #4]
  4612. 8006706: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  4613. 800670a: 605a strne r2, [r3, #4]
  4614. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4615. 800670c: 0708 lsls r0, r1, #28
  4616. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  4617. 800670e: bf42 ittt mi
  4618. 8006710: 685a ldrmi r2, [r3, #4]
  4619. 8006712: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  4620. 8006716: 605a strmi r2, [r3, #4]
  4621. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  4622. 8006718: 685a ldr r2, [r3, #4]
  4623. 800671a: 68a8 ldr r0, [r5, #8]
  4624. 800671c: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  4625. 8006720: 4302 orrs r2, r0
  4626. 8006722: 605a str r2, [r3, #4]
  4627. 8006724: e7b5 b.n 8006692 <HAL_RCC_ClockConfig+0x1a>
  4628. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4629. 8006726: 686a ldr r2, [r5, #4]
  4630. 8006728: 4c29 ldr r4, [pc, #164] ; (80067d0 <HAL_RCC_ClockConfig+0x158>)
  4631. 800672a: 2a01 cmp r2, #1
  4632. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4633. 800672c: 6823 ldr r3, [r4, #0]
  4634. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4635. 800672e: d11c bne.n 800676a <HAL_RCC_ClockConfig+0xf2>
  4636. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4637. 8006730: f413 3f00 tst.w r3, #131072 ; 0x20000
  4638. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4639. 8006734: d0df beq.n 80066f6 <HAL_RCC_ClockConfig+0x7e>
  4640. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4641. 8006736: 6863 ldr r3, [r4, #4]
  4642. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4643. 8006738: f241 3888 movw r8, #5000 ; 0x1388
  4644. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4645. 800673c: f023 0303 bic.w r3, r3, #3
  4646. 8006740: 4313 orrs r3, r2
  4647. 8006742: 6063 str r3, [r4, #4]
  4648. tickstart = HAL_GetTick();
  4649. 8006744: f7fe fecc bl 80054e0 <HAL_GetTick>
  4650. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4651. 8006748: 686b ldr r3, [r5, #4]
  4652. tickstart = HAL_GetTick();
  4653. 800674a: 4607 mov r7, r0
  4654. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4655. 800674c: 2b01 cmp r3, #1
  4656. 800674e: d114 bne.n 800677a <HAL_RCC_ClockConfig+0x102>
  4657. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  4658. 8006750: 6863 ldr r3, [r4, #4]
  4659. 8006752: f003 030c and.w r3, r3, #12
  4660. 8006756: 2b04 cmp r3, #4
  4661. 8006758: d09d beq.n 8006696 <HAL_RCC_ClockConfig+0x1e>
  4662. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4663. 800675a: f7fe fec1 bl 80054e0 <HAL_GetTick>
  4664. 800675e: 1bc0 subs r0, r0, r7
  4665. 8006760: 4540 cmp r0, r8
  4666. 8006762: d9f5 bls.n 8006750 <HAL_RCC_ClockConfig+0xd8>
  4667. return HAL_TIMEOUT;
  4668. 8006764: 2003 movs r0, #3
  4669. 8006766: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4670. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4671. 800676a: 2a02 cmp r2, #2
  4672. 800676c: d102 bne.n 8006774 <HAL_RCC_ClockConfig+0xfc>
  4673. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4674. 800676e: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  4675. 8006772: e7df b.n 8006734 <HAL_RCC_ClockConfig+0xbc>
  4676. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4677. 8006774: f013 0f02 tst.w r3, #2
  4678. 8006778: e7dc b.n 8006734 <HAL_RCC_ClockConfig+0xbc>
  4679. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4680. 800677a: 2b02 cmp r3, #2
  4681. 800677c: d10f bne.n 800679e <HAL_RCC_ClockConfig+0x126>
  4682. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4683. 800677e: 6863 ldr r3, [r4, #4]
  4684. 8006780: f003 030c and.w r3, r3, #12
  4685. 8006784: 2b08 cmp r3, #8
  4686. 8006786: d086 beq.n 8006696 <HAL_RCC_ClockConfig+0x1e>
  4687. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4688. 8006788: f7fe feaa bl 80054e0 <HAL_GetTick>
  4689. 800678c: 1bc0 subs r0, r0, r7
  4690. 800678e: 4540 cmp r0, r8
  4691. 8006790: d9f5 bls.n 800677e <HAL_RCC_ClockConfig+0x106>
  4692. 8006792: e7e7 b.n 8006764 <HAL_RCC_ClockConfig+0xec>
  4693. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4694. 8006794: f7fe fea4 bl 80054e0 <HAL_GetTick>
  4695. 8006798: 1bc0 subs r0, r0, r7
  4696. 800679a: 4540 cmp r0, r8
  4697. 800679c: d8e2 bhi.n 8006764 <HAL_RCC_ClockConfig+0xec>
  4698. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  4699. 800679e: 6863 ldr r3, [r4, #4]
  4700. 80067a0: f013 0f0c tst.w r3, #12
  4701. 80067a4: d1f6 bne.n 8006794 <HAL_RCC_ClockConfig+0x11c>
  4702. 80067a6: e776 b.n 8006696 <HAL_RCC_ClockConfig+0x1e>
  4703. __HAL_FLASH_SET_LATENCY(FLatency);
  4704. 80067a8: 6813 ldr r3, [r2, #0]
  4705. 80067aa: f023 0307 bic.w r3, r3, #7
  4706. 80067ae: 4333 orrs r3, r6
  4707. 80067b0: 6013 str r3, [r2, #0]
  4708. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4709. 80067b2: 6813 ldr r3, [r2, #0]
  4710. 80067b4: f003 0307 and.w r3, r3, #7
  4711. 80067b8: 429e cmp r6, r3
  4712. 80067ba: d19c bne.n 80066f6 <HAL_RCC_ClockConfig+0x7e>
  4713. 80067bc: e772 b.n 80066a4 <HAL_RCC_ClockConfig+0x2c>
  4714. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  4715. 80067be: 6863 ldr r3, [r4, #4]
  4716. 80067c0: 68e9 ldr r1, [r5, #12]
  4717. 80067c2: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  4718. 80067c6: 430b orrs r3, r1
  4719. 80067c8: 6063 str r3, [r4, #4]
  4720. 80067ca: e771 b.n 80066b0 <HAL_RCC_ClockConfig+0x38>
  4721. 80067cc: 40022000 .word 0x40022000
  4722. 80067d0: 40021000 .word 0x40021000
  4723. 80067d4: 0800bfaf .word 0x0800bfaf
  4724. 80067d8: 20000200 .word 0x20000200
  4725. 080067dc <HAL_RCC_GetPCLK1Freq>:
  4726. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  4727. 80067dc: 4b04 ldr r3, [pc, #16] ; (80067f0 <HAL_RCC_GetPCLK1Freq+0x14>)
  4728. 80067de: 4a05 ldr r2, [pc, #20] ; (80067f4 <HAL_RCC_GetPCLK1Freq+0x18>)
  4729. 80067e0: 685b ldr r3, [r3, #4]
  4730. 80067e2: f3c3 2302 ubfx r3, r3, #8, #3
  4731. 80067e6: 5cd3 ldrb r3, [r2, r3]
  4732. 80067e8: 4a03 ldr r2, [pc, #12] ; (80067f8 <HAL_RCC_GetPCLK1Freq+0x1c>)
  4733. 80067ea: 6810 ldr r0, [r2, #0]
  4734. }
  4735. 80067ec: 40d8 lsrs r0, r3
  4736. 80067ee: 4770 bx lr
  4737. 80067f0: 40021000 .word 0x40021000
  4738. 80067f4: 0800bfbf .word 0x0800bfbf
  4739. 80067f8: 20000200 .word 0x20000200
  4740. 080067fc <HAL_RCC_GetPCLK2Freq>:
  4741. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  4742. 80067fc: 4b04 ldr r3, [pc, #16] ; (8006810 <HAL_RCC_GetPCLK2Freq+0x14>)
  4743. 80067fe: 4a05 ldr r2, [pc, #20] ; (8006814 <HAL_RCC_GetPCLK2Freq+0x18>)
  4744. 8006800: 685b ldr r3, [r3, #4]
  4745. 8006802: f3c3 23c2 ubfx r3, r3, #11, #3
  4746. 8006806: 5cd3 ldrb r3, [r2, r3]
  4747. 8006808: 4a03 ldr r2, [pc, #12] ; (8006818 <HAL_RCC_GetPCLK2Freq+0x1c>)
  4748. 800680a: 6810 ldr r0, [r2, #0]
  4749. }
  4750. 800680c: 40d8 lsrs r0, r3
  4751. 800680e: 4770 bx lr
  4752. 8006810: 40021000 .word 0x40021000
  4753. 8006814: 0800bfbf .word 0x0800bfbf
  4754. 8006818: 20000200 .word 0x20000200
  4755. 0800681c <HAL_RCCEx_PeriphCLKConfig>:
  4756. /* Check the parameters */
  4757. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  4758. /*------------------------------- RTC/LCD Configuration ------------------------*/
  4759. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4760. 800681c: 6803 ldr r3, [r0, #0]
  4761. {
  4762. 800681e: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  4763. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4764. 8006822: 07d9 lsls r1, r3, #31
  4765. {
  4766. 8006824: 4605 mov r5, r0
  4767. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4768. 8006826: d520 bpl.n 800686a <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4769. FlagStatus pwrclkchanged = RESET;
  4770. /* As soon as function is called to change RTC clock source, activation of the
  4771. power domain is done. */
  4772. /* Requires to enable write access to Backup Domain of necessary */
  4773. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4774. 8006828: 4c35 ldr r4, [pc, #212] ; (8006900 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4775. 800682a: 69e3 ldr r3, [r4, #28]
  4776. 800682c: 00da lsls r2, r3, #3
  4777. 800682e: d432 bmi.n 8006896 <HAL_RCCEx_PeriphCLKConfig+0x7a>
  4778. {
  4779. __HAL_RCC_PWR_CLK_ENABLE();
  4780. pwrclkchanged = SET;
  4781. 8006830: 2701 movs r7, #1
  4782. __HAL_RCC_PWR_CLK_ENABLE();
  4783. 8006832: 69e3 ldr r3, [r4, #28]
  4784. 8006834: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4785. 8006838: 61e3 str r3, [r4, #28]
  4786. 800683a: 69e3 ldr r3, [r4, #28]
  4787. 800683c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4788. 8006840: 9301 str r3, [sp, #4]
  4789. 8006842: 9b01 ldr r3, [sp, #4]
  4790. }
  4791. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4792. 8006844: 4e2f ldr r6, [pc, #188] ; (8006904 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  4793. 8006846: 6833 ldr r3, [r6, #0]
  4794. 8006848: 05db lsls r3, r3, #23
  4795. 800684a: d526 bpl.n 800689a <HAL_RCCEx_PeriphCLKConfig+0x7e>
  4796. }
  4797. }
  4798. }
  4799. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  4800. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  4801. 800684c: 6a23 ldr r3, [r4, #32]
  4802. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4803. 800684e: f413 7340 ands.w r3, r3, #768 ; 0x300
  4804. 8006852: d136 bne.n 80068c2 <HAL_RCCEx_PeriphCLKConfig+0xa6>
  4805. return HAL_TIMEOUT;
  4806. }
  4807. }
  4808. }
  4809. }
  4810. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  4811. 8006854: 6a23 ldr r3, [r4, #32]
  4812. 8006856: 686a ldr r2, [r5, #4]
  4813. 8006858: f423 7340 bic.w r3, r3, #768 ; 0x300
  4814. 800685c: 4313 orrs r3, r2
  4815. 800685e: 6223 str r3, [r4, #32]
  4816. /* Require to disable power clock if necessary */
  4817. if(pwrclkchanged == SET)
  4818. 8006860: b11f cbz r7, 800686a <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4819. {
  4820. __HAL_RCC_PWR_CLK_DISABLE();
  4821. 8006862: 69e3 ldr r3, [r4, #28]
  4822. 8006864: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4823. 8006868: 61e3 str r3, [r4, #28]
  4824. }
  4825. }
  4826. /*------------------------------ ADC clock Configuration ------------------*/
  4827. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  4828. 800686a: 6828 ldr r0, [r5, #0]
  4829. 800686c: 0783 lsls r3, r0, #30
  4830. 800686e: d506 bpl.n 800687e <HAL_RCCEx_PeriphCLKConfig+0x62>
  4831. {
  4832. /* Check the parameters */
  4833. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  4834. /* Configure the ADC clock source */
  4835. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  4836. 8006870: 4a23 ldr r2, [pc, #140] ; (8006900 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4837. 8006872: 68a9 ldr r1, [r5, #8]
  4838. 8006874: 6853 ldr r3, [r2, #4]
  4839. 8006876: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  4840. 800687a: 430b orrs r3, r1
  4841. 800687c: 6053 str r3, [r2, #4]
  4842. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  4843. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4844. || defined(STM32F105xC) || defined(STM32F107xC)
  4845. /*------------------------------ USB clock Configuration ------------------*/
  4846. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  4847. 800687e: f010 0010 ands.w r0, r0, #16
  4848. 8006882: d01b beq.n 80068bc <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4849. {
  4850. /* Check the parameters */
  4851. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  4852. /* Configure the USB clock source */
  4853. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4854. 8006884: 4a1e ldr r2, [pc, #120] ; (8006900 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4855. 8006886: 6969 ldr r1, [r5, #20]
  4856. 8006888: 6853 ldr r3, [r2, #4]
  4857. }
  4858. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  4859. return HAL_OK;
  4860. 800688a: 2000 movs r0, #0
  4861. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4862. 800688c: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  4863. 8006890: 430b orrs r3, r1
  4864. 8006892: 6053 str r3, [r2, #4]
  4865. 8006894: e012 b.n 80068bc <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4866. FlagStatus pwrclkchanged = RESET;
  4867. 8006896: 2700 movs r7, #0
  4868. 8006898: e7d4 b.n 8006844 <HAL_RCCEx_PeriphCLKConfig+0x28>
  4869. SET_BIT(PWR->CR, PWR_CR_DBP);
  4870. 800689a: 6833 ldr r3, [r6, #0]
  4871. 800689c: f443 7380 orr.w r3, r3, #256 ; 0x100
  4872. 80068a0: 6033 str r3, [r6, #0]
  4873. tickstart = HAL_GetTick();
  4874. 80068a2: f7fe fe1d bl 80054e0 <HAL_GetTick>
  4875. 80068a6: 4680 mov r8, r0
  4876. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4877. 80068a8: 6833 ldr r3, [r6, #0]
  4878. 80068aa: 05d8 lsls r0, r3, #23
  4879. 80068ac: d4ce bmi.n 800684c <HAL_RCCEx_PeriphCLKConfig+0x30>
  4880. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4881. 80068ae: f7fe fe17 bl 80054e0 <HAL_GetTick>
  4882. 80068b2: eba0 0008 sub.w r0, r0, r8
  4883. 80068b6: 2864 cmp r0, #100 ; 0x64
  4884. 80068b8: d9f6 bls.n 80068a8 <HAL_RCCEx_PeriphCLKConfig+0x8c>
  4885. return HAL_TIMEOUT;
  4886. 80068ba: 2003 movs r0, #3
  4887. }
  4888. 80068bc: b002 add sp, #8
  4889. 80068be: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4890. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4891. 80068c2: 686a ldr r2, [r5, #4]
  4892. 80068c4: f402 7240 and.w r2, r2, #768 ; 0x300
  4893. 80068c8: 4293 cmp r3, r2
  4894. 80068ca: d0c3 beq.n 8006854 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4895. __HAL_RCC_BACKUPRESET_FORCE();
  4896. 80068cc: 2001 movs r0, #1
  4897. 80068ce: 4a0e ldr r2, [pc, #56] ; (8006908 <HAL_RCCEx_PeriphCLKConfig+0xec>)
  4898. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4899. 80068d0: 6a23 ldr r3, [r4, #32]
  4900. __HAL_RCC_BACKUPRESET_FORCE();
  4901. 80068d2: 6010 str r0, [r2, #0]
  4902. __HAL_RCC_BACKUPRESET_RELEASE();
  4903. 80068d4: 2000 movs r0, #0
  4904. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4905. 80068d6: f423 7140 bic.w r1, r3, #768 ; 0x300
  4906. __HAL_RCC_BACKUPRESET_RELEASE();
  4907. 80068da: 6010 str r0, [r2, #0]
  4908. RCC->BDCR = temp_reg;
  4909. 80068dc: 6221 str r1, [r4, #32]
  4910. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  4911. 80068de: 07d9 lsls r1, r3, #31
  4912. 80068e0: d5b8 bpl.n 8006854 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4913. tickstart = HAL_GetTick();
  4914. 80068e2: f7fe fdfd bl 80054e0 <HAL_GetTick>
  4915. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4916. 80068e6: f241 3888 movw r8, #5000 ; 0x1388
  4917. tickstart = HAL_GetTick();
  4918. 80068ea: 4606 mov r6, r0
  4919. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4920. 80068ec: 6a23 ldr r3, [r4, #32]
  4921. 80068ee: 079a lsls r2, r3, #30
  4922. 80068f0: d4b0 bmi.n 8006854 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4923. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4924. 80068f2: f7fe fdf5 bl 80054e0 <HAL_GetTick>
  4925. 80068f6: 1b80 subs r0, r0, r6
  4926. 80068f8: 4540 cmp r0, r8
  4927. 80068fa: d9f7 bls.n 80068ec <HAL_RCCEx_PeriphCLKConfig+0xd0>
  4928. 80068fc: e7dd b.n 80068ba <HAL_RCCEx_PeriphCLKConfig+0x9e>
  4929. 80068fe: bf00 nop
  4930. 8006900: 40021000 .word 0x40021000
  4931. 8006904: 40007000 .word 0x40007000
  4932. 8006908: 42420440 .word 0x42420440
  4933. 0800690c <HAL_RCCEx_GetPeriphCLKFreq>:
  4934. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  4935. @endif
  4936. * @retval Frequency in Hz (0: means that no available frequency for the peripheral)
  4937. */
  4938. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk)
  4939. {
  4940. 800690c: 4602 mov r2, r0
  4941. 800690e: b570 push {r4, r5, r6, lr}
  4942. uint32_t prediv1 = 0U, pllclk = 0U, pllmul = 0U;
  4943. uint32_t pll2mul = 0U, pll3mul = 0U, prediv2 = 0U;
  4944. #endif /* STM32F105xC || STM32F107xC */
  4945. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6) || \
  4946. defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)
  4947. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4948. 8006910: 4b3b ldr r3, [pc, #236] ; (8006a00 <HAL_RCCEx_GetPeriphCLKFreq+0xf4>)
  4949. {
  4950. 8006912: b086 sub sp, #24
  4951. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4952. 8006914: ad02 add r5, sp, #8
  4953. 8006916: f103 0610 add.w r6, r3, #16
  4954. 800691a: 462c mov r4, r5
  4955. 800691c: 6818 ldr r0, [r3, #0]
  4956. 800691e: 6859 ldr r1, [r3, #4]
  4957. 8006920: 3308 adds r3, #8
  4958. 8006922: c403 stmia r4!, {r0, r1}
  4959. 8006924: 42b3 cmp r3, r6
  4960. 8006926: 4625 mov r5, r4
  4961. 8006928: d1f7 bne.n 800691a <HAL_RCCEx_GetPeriphCLKFreq+0xe>
  4962. const uint8_t aPredivFactorTable[2] = {1, 2};
  4963. 800692a: 2301 movs r3, #1
  4964. 800692c: f88d 3004 strb.w r3, [sp, #4]
  4965. 8006930: 2302 movs r3, #2
  4966. uint32_t temp_reg = 0U, frequency = 0U;
  4967. /* Check the parameters */
  4968. assert_param(IS_RCC_PERIPHCLOCK(PeriphClk));
  4969. switch (PeriphClk)
  4970. 8006932: 1e50 subs r0, r2, #1
  4971. const uint8_t aPredivFactorTable[2] = {1, 2};
  4972. 8006934: f88d 3005 strb.w r3, [sp, #5]
  4973. switch (PeriphClk)
  4974. 8006938: 280f cmp r0, #15
  4975. 800693a: d85e bhi.n 80069fa <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  4976. 800693c: e8df f000 tbb [pc, r0]
  4977. 8006940: 2d5d5132 .word 0x2d5d5132
  4978. 8006944: 2d5d5d5d .word 0x2d5d5d5d
  4979. 8006948: 5d5d5d5d .word 0x5d5d5d5d
  4980. 800694c: 085d5d5d .word 0x085d5d5d
  4981. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4982. || defined(STM32F105xC) || defined(STM32F107xC)
  4983. case RCC_PERIPHCLK_USB:
  4984. {
  4985. /* Get RCC configuration ------------------------------------------------------*/
  4986. temp_reg = RCC->CFGR;
  4987. 8006950: 4b2c ldr r3, [pc, #176] ; (8006a04 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4988. 8006952: 6859 ldr r1, [r3, #4]
  4989. /* Check if PLL is enabled */
  4990. if (HAL_IS_BIT_SET(RCC->CR,RCC_CR_PLLON))
  4991. 8006954: 6818 ldr r0, [r3, #0]
  4992. 8006956: f010 7080 ands.w r0, r0, #16777216 ; 0x1000000
  4993. 800695a: d037 beq.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4994. {
  4995. pllmul = aPLLMULFactorTable[(uint32_t)(temp_reg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4996. 800695c: f3c1 4283 ubfx r2, r1, #18, #4
  4997. 8006960: a806 add r0, sp, #24
  4998. 8006962: 4402 add r2, r0
  4999. 8006964: f812 0c10 ldrb.w r0, [r2, #-16]
  5000. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  5001. 8006968: 03ca lsls r2, r1, #15
  5002. {
  5003. #if defined(STM32F105xC) || defined(STM32F107xC) || defined(STM32F100xB)\
  5004. || defined(STM32F100xE)
  5005. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR2 & RCC_CFGR2_PREDIV1) >> RCC_CFGR2_PREDIV1_Pos];
  5006. #else
  5007. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  5008. 800696a: bf41 itttt mi
  5009. 800696c: 685a ldrmi r2, [r3, #4]
  5010. 800696e: a906 addmi r1, sp, #24
  5011. 8006970: f3c2 4240 ubfxmi r2, r2, #17, #1
  5012. 8006974: 1852 addmi r2, r2, r1
  5013. 8006976: bf44 itt mi
  5014. 8006978: f812 1c14 ldrbmi.w r1, [r2, #-20]
  5015. }
  5016. #else
  5017. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  5018. {
  5019. /* HSE used as PLL clock source : PLLCLK = HSE/PREDIV1 * PLLMUL */
  5020. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  5021. 800697c: 4a22 ldrmi r2, [pc, #136] ; (8006a08 <HAL_RCCEx_GetPeriphCLKFreq+0xfc>)
  5022. /* Prescaler of 3 selected for USB */
  5023. frequency = (2 * pllclk) / 3;
  5024. }
  5025. #else
  5026. /* USBCLK = PLLCLK / USB prescaler */
  5027. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  5028. 800697e: 685b ldr r3, [r3, #4]
  5029. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  5030. 8006980: bf4c ite mi
  5031. 8006982: fbb2 f2f1 udivmi r2, r2, r1
  5032. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  5033. 8006986: 4a21 ldrpl r2, [pc, #132] ; (8006a0c <HAL_RCCEx_GetPeriphCLKFreq+0x100>)
  5034. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  5035. 8006988: 025b lsls r3, r3, #9
  5036. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  5037. 800698a: fb02 f000 mul.w r0, r2, r0
  5038. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  5039. 800698e: d41d bmi.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5040. frequency = pllclk;
  5041. }
  5042. else
  5043. {
  5044. /* Prescaler of 1.5 selected for USB */
  5045. frequency = (pllclk * 2) / 3;
  5046. 8006990: 2303 movs r3, #3
  5047. 8006992: 0040 lsls r0, r0, #1
  5048. }
  5049. break;
  5050. }
  5051. case RCC_PERIPHCLK_ADC:
  5052. {
  5053. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  5054. 8006994: fbb0 f0f3 udiv r0, r0, r3
  5055. break;
  5056. 8006998: e018 b.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5057. {
  5058. break;
  5059. }
  5060. }
  5061. return(frequency);
  5062. }
  5063. 800699a: b006 add sp, #24
  5064. 800699c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5065. frequency = HAL_RCC_GetSysClockFreq();
  5066. 80069a0: f7ff be2e b.w 8006600 <HAL_RCC_GetSysClockFreq>
  5067. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  5068. 80069a4: f240 3102 movw r1, #770 ; 0x302
  5069. temp_reg = RCC->BDCR;
  5070. 80069a8: 4a16 ldr r2, [pc, #88] ; (8006a04 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  5071. 80069aa: 6a13 ldr r3, [r2, #32]
  5072. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  5073. 80069ac: 4019 ands r1, r3
  5074. 80069ae: f5b1 7f81 cmp.w r1, #258 ; 0x102
  5075. 80069b2: d01f beq.n 80069f4 <HAL_RCCEx_GetPeriphCLKFreq+0xe8>
  5076. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  5077. 80069b4: f403 7340 and.w r3, r3, #768 ; 0x300
  5078. 80069b8: f5b3 7f00 cmp.w r3, #512 ; 0x200
  5079. 80069bc: d108 bne.n 80069d0 <HAL_RCCEx_GetPeriphCLKFreq+0xc4>
  5080. frequency = LSI_VALUE;
  5081. 80069be: f649 4040 movw r0, #40000 ; 0x9c40
  5082. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  5083. 80069c2: 6a53 ldr r3, [r2, #36] ; 0x24
  5084. frequency = LSI_VALUE;
  5085. 80069c4: f013 0f02 tst.w r3, #2
  5086. frequency = HSE_VALUE / 128U;
  5087. 80069c8: bf08 it eq
  5088. 80069ca: 2000 moveq r0, #0
  5089. }
  5090. 80069cc: b006 add sp, #24
  5091. 80069ce: bd70 pop {r4, r5, r6, pc}
  5092. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_HSE_DIV128) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSERDY)))
  5093. 80069d0: f5b3 7f40 cmp.w r3, #768 ; 0x300
  5094. 80069d4: d111 bne.n 80069fa <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  5095. 80069d6: 6813 ldr r3, [r2, #0]
  5096. frequency = HSE_VALUE / 128U;
  5097. 80069d8: f24f 4024 movw r0, #62500 ; 0xf424
  5098. 80069dc: f413 3f00 tst.w r3, #131072 ; 0x20000
  5099. 80069e0: e7f2 b.n 80069c8 <HAL_RCCEx_GetPeriphCLKFreq+0xbc>
  5100. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  5101. 80069e2: f7ff ff0b bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5102. 80069e6: 4b07 ldr r3, [pc, #28] ; (8006a04 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  5103. 80069e8: 685b ldr r3, [r3, #4]
  5104. 80069ea: f3c3 3381 ubfx r3, r3, #14, #2
  5105. 80069ee: 3301 adds r3, #1
  5106. 80069f0: 005b lsls r3, r3, #1
  5107. 80069f2: e7cf b.n 8006994 <HAL_RCCEx_GetPeriphCLKFreq+0x88>
  5108. frequency = LSE_VALUE;
  5109. 80069f4: f44f 4000 mov.w r0, #32768 ; 0x8000
  5110. 80069f8: e7e8 b.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5111. frequency = 0U;
  5112. 80069fa: 2000 movs r0, #0
  5113. 80069fc: e7e6 b.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5114. 80069fe: bf00 nop
  5115. 8006a00: 0800bf50 .word 0x0800bf50
  5116. 8006a04: 40021000 .word 0x40021000
  5117. 8006a08: 007a1200 .word 0x007a1200
  5118. 8006a0c: 003d0900 .word 0x003d0900
  5119. 08006a10 <HAL_TIM_OC_DelayElapsedCallback>:
  5120. 8006a10: 4770 bx lr
  5121. 08006a12 <HAL_TIM_IC_CaptureCallback>:
  5122. 8006a12: 4770 bx lr
  5123. 08006a14 <HAL_TIM_PWM_PulseFinishedCallback>:
  5124. 8006a14: 4770 bx lr
  5125. 08006a16 <HAL_TIM_TriggerCallback>:
  5126. 8006a16: 4770 bx lr
  5127. 08006a18 <HAL_TIM_IRQHandler>:
  5128. * @retval None
  5129. */
  5130. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  5131. {
  5132. /* Capture compare 1 event */
  5133. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  5134. 8006a18: 6803 ldr r3, [r0, #0]
  5135. {
  5136. 8006a1a: b510 push {r4, lr}
  5137. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  5138. 8006a1c: 691a ldr r2, [r3, #16]
  5139. {
  5140. 8006a1e: 4604 mov r4, r0
  5141. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  5142. 8006a20: 0791 lsls r1, r2, #30
  5143. 8006a22: d50e bpl.n 8006a42 <HAL_TIM_IRQHandler+0x2a>
  5144. {
  5145. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  5146. 8006a24: 68da ldr r2, [r3, #12]
  5147. 8006a26: 0792 lsls r2, r2, #30
  5148. 8006a28: d50b bpl.n 8006a42 <HAL_TIM_IRQHandler+0x2a>
  5149. {
  5150. {
  5151. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  5152. 8006a2a: f06f 0202 mvn.w r2, #2
  5153. 8006a2e: 611a str r2, [r3, #16]
  5154. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  5155. 8006a30: 2201 movs r2, #1
  5156. /* Input capture event */
  5157. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  5158. 8006a32: 699b ldr r3, [r3, #24]
  5159. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  5160. 8006a34: 7702 strb r2, [r0, #28]
  5161. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  5162. 8006a36: 079b lsls r3, r3, #30
  5163. 8006a38: d077 beq.n 8006b2a <HAL_TIM_IRQHandler+0x112>
  5164. {
  5165. HAL_TIM_IC_CaptureCallback(htim);
  5166. 8006a3a: f7ff ffea bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5167. else
  5168. {
  5169. HAL_TIM_OC_DelayElapsedCallback(htim);
  5170. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5171. }
  5172. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5173. 8006a3e: 2300 movs r3, #0
  5174. 8006a40: 7723 strb r3, [r4, #28]
  5175. }
  5176. }
  5177. }
  5178. /* Capture compare 2 event */
  5179. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  5180. 8006a42: 6823 ldr r3, [r4, #0]
  5181. 8006a44: 691a ldr r2, [r3, #16]
  5182. 8006a46: 0750 lsls r0, r2, #29
  5183. 8006a48: d510 bpl.n 8006a6c <HAL_TIM_IRQHandler+0x54>
  5184. {
  5185. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  5186. 8006a4a: 68da ldr r2, [r3, #12]
  5187. 8006a4c: 0751 lsls r1, r2, #29
  5188. 8006a4e: d50d bpl.n 8006a6c <HAL_TIM_IRQHandler+0x54>
  5189. {
  5190. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  5191. 8006a50: f06f 0204 mvn.w r2, #4
  5192. 8006a54: 611a str r2, [r3, #16]
  5193. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  5194. 8006a56: 2202 movs r2, #2
  5195. /* Input capture event */
  5196. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  5197. 8006a58: 699b ldr r3, [r3, #24]
  5198. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  5199. 8006a5a: 7722 strb r2, [r4, #28]
  5200. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  5201. 8006a5c: f413 7f40 tst.w r3, #768 ; 0x300
  5202. {
  5203. HAL_TIM_IC_CaptureCallback(htim);
  5204. 8006a60: 4620 mov r0, r4
  5205. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  5206. 8006a62: d068 beq.n 8006b36 <HAL_TIM_IRQHandler+0x11e>
  5207. HAL_TIM_IC_CaptureCallback(htim);
  5208. 8006a64: f7ff ffd5 bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5209. else
  5210. {
  5211. HAL_TIM_OC_DelayElapsedCallback(htim);
  5212. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5213. }
  5214. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5215. 8006a68: 2300 movs r3, #0
  5216. 8006a6a: 7723 strb r3, [r4, #28]
  5217. }
  5218. }
  5219. /* Capture compare 3 event */
  5220. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  5221. 8006a6c: 6823 ldr r3, [r4, #0]
  5222. 8006a6e: 691a ldr r2, [r3, #16]
  5223. 8006a70: 0712 lsls r2, r2, #28
  5224. 8006a72: d50f bpl.n 8006a94 <HAL_TIM_IRQHandler+0x7c>
  5225. {
  5226. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  5227. 8006a74: 68da ldr r2, [r3, #12]
  5228. 8006a76: 0710 lsls r0, r2, #28
  5229. 8006a78: d50c bpl.n 8006a94 <HAL_TIM_IRQHandler+0x7c>
  5230. {
  5231. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  5232. 8006a7a: f06f 0208 mvn.w r2, #8
  5233. 8006a7e: 611a str r2, [r3, #16]
  5234. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  5235. 8006a80: 2204 movs r2, #4
  5236. /* Input capture event */
  5237. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  5238. 8006a82: 69db ldr r3, [r3, #28]
  5239. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  5240. 8006a84: 7722 strb r2, [r4, #28]
  5241. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  5242. 8006a86: 0799 lsls r1, r3, #30
  5243. {
  5244. HAL_TIM_IC_CaptureCallback(htim);
  5245. 8006a88: 4620 mov r0, r4
  5246. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  5247. 8006a8a: d05a beq.n 8006b42 <HAL_TIM_IRQHandler+0x12a>
  5248. HAL_TIM_IC_CaptureCallback(htim);
  5249. 8006a8c: f7ff ffc1 bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5250. else
  5251. {
  5252. HAL_TIM_OC_DelayElapsedCallback(htim);
  5253. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5254. }
  5255. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5256. 8006a90: 2300 movs r3, #0
  5257. 8006a92: 7723 strb r3, [r4, #28]
  5258. }
  5259. }
  5260. /* Capture compare 4 event */
  5261. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  5262. 8006a94: 6823 ldr r3, [r4, #0]
  5263. 8006a96: 691a ldr r2, [r3, #16]
  5264. 8006a98: 06d2 lsls r2, r2, #27
  5265. 8006a9a: d510 bpl.n 8006abe <HAL_TIM_IRQHandler+0xa6>
  5266. {
  5267. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  5268. 8006a9c: 68da ldr r2, [r3, #12]
  5269. 8006a9e: 06d0 lsls r0, r2, #27
  5270. 8006aa0: d50d bpl.n 8006abe <HAL_TIM_IRQHandler+0xa6>
  5271. {
  5272. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  5273. 8006aa2: f06f 0210 mvn.w r2, #16
  5274. 8006aa6: 611a str r2, [r3, #16]
  5275. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  5276. 8006aa8: 2208 movs r2, #8
  5277. /* Input capture event */
  5278. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5279. 8006aaa: 69db ldr r3, [r3, #28]
  5280. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  5281. 8006aac: 7722 strb r2, [r4, #28]
  5282. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5283. 8006aae: f413 7f40 tst.w r3, #768 ; 0x300
  5284. {
  5285. HAL_TIM_IC_CaptureCallback(htim);
  5286. 8006ab2: 4620 mov r0, r4
  5287. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5288. 8006ab4: d04b beq.n 8006b4e <HAL_TIM_IRQHandler+0x136>
  5289. HAL_TIM_IC_CaptureCallback(htim);
  5290. 8006ab6: f7ff ffac bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5291. else
  5292. {
  5293. HAL_TIM_OC_DelayElapsedCallback(htim);
  5294. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5295. }
  5296. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5297. 8006aba: 2300 movs r3, #0
  5298. 8006abc: 7723 strb r3, [r4, #28]
  5299. }
  5300. }
  5301. /* TIM Update event */
  5302. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  5303. 8006abe: 6823 ldr r3, [r4, #0]
  5304. 8006ac0: 691a ldr r2, [r3, #16]
  5305. 8006ac2: 07d1 lsls r1, r2, #31
  5306. 8006ac4: d508 bpl.n 8006ad8 <HAL_TIM_IRQHandler+0xc0>
  5307. {
  5308. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  5309. 8006ac6: 68da ldr r2, [r3, #12]
  5310. 8006ac8: 07d2 lsls r2, r2, #31
  5311. 8006aca: d505 bpl.n 8006ad8 <HAL_TIM_IRQHandler+0xc0>
  5312. {
  5313. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  5314. 8006acc: f06f 0201 mvn.w r2, #1
  5315. HAL_TIM_PeriodElapsedCallback(htim);
  5316. 8006ad0: 4620 mov r0, r4
  5317. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  5318. 8006ad2: 611a str r2, [r3, #16]
  5319. HAL_TIM_PeriodElapsedCallback(htim);
  5320. 8006ad4: f001 f938 bl 8007d48 <HAL_TIM_PeriodElapsedCallback>
  5321. }
  5322. }
  5323. /* TIM Break input event */
  5324. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  5325. 8006ad8: 6823 ldr r3, [r4, #0]
  5326. 8006ada: 691a ldr r2, [r3, #16]
  5327. 8006adc: 0610 lsls r0, r2, #24
  5328. 8006ade: d508 bpl.n 8006af2 <HAL_TIM_IRQHandler+0xda>
  5329. {
  5330. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  5331. 8006ae0: 68da ldr r2, [r3, #12]
  5332. 8006ae2: 0611 lsls r1, r2, #24
  5333. 8006ae4: d505 bpl.n 8006af2 <HAL_TIM_IRQHandler+0xda>
  5334. {
  5335. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  5336. 8006ae6: f06f 0280 mvn.w r2, #128 ; 0x80
  5337. HAL_TIMEx_BreakCallback(htim);
  5338. 8006aea: 4620 mov r0, r4
  5339. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  5340. 8006aec: 611a str r2, [r3, #16]
  5341. HAL_TIMEx_BreakCallback(htim);
  5342. 8006aee: f000 f8be bl 8006c6e <HAL_TIMEx_BreakCallback>
  5343. }
  5344. }
  5345. /* TIM Trigger detection event */
  5346. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  5347. 8006af2: 6823 ldr r3, [r4, #0]
  5348. 8006af4: 691a ldr r2, [r3, #16]
  5349. 8006af6: 0652 lsls r2, r2, #25
  5350. 8006af8: d508 bpl.n 8006b0c <HAL_TIM_IRQHandler+0xf4>
  5351. {
  5352. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  5353. 8006afa: 68da ldr r2, [r3, #12]
  5354. 8006afc: 0650 lsls r0, r2, #25
  5355. 8006afe: d505 bpl.n 8006b0c <HAL_TIM_IRQHandler+0xf4>
  5356. {
  5357. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  5358. 8006b00: f06f 0240 mvn.w r2, #64 ; 0x40
  5359. HAL_TIM_TriggerCallback(htim);
  5360. 8006b04: 4620 mov r0, r4
  5361. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  5362. 8006b06: 611a str r2, [r3, #16]
  5363. HAL_TIM_TriggerCallback(htim);
  5364. 8006b08: f7ff ff85 bl 8006a16 <HAL_TIM_TriggerCallback>
  5365. }
  5366. }
  5367. /* TIM commutation event */
  5368. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  5369. 8006b0c: 6823 ldr r3, [r4, #0]
  5370. 8006b0e: 691a ldr r2, [r3, #16]
  5371. 8006b10: 0691 lsls r1, r2, #26
  5372. 8006b12: d522 bpl.n 8006b5a <HAL_TIM_IRQHandler+0x142>
  5373. {
  5374. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  5375. 8006b14: 68da ldr r2, [r3, #12]
  5376. 8006b16: 0692 lsls r2, r2, #26
  5377. 8006b18: d51f bpl.n 8006b5a <HAL_TIM_IRQHandler+0x142>
  5378. {
  5379. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  5380. 8006b1a: f06f 0220 mvn.w r2, #32
  5381. HAL_TIMEx_CommutationCallback(htim);
  5382. 8006b1e: 4620 mov r0, r4
  5383. }
  5384. }
  5385. }
  5386. 8006b20: e8bd 4010 ldmia.w sp!, {r4, lr}
  5387. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  5388. 8006b24: 611a str r2, [r3, #16]
  5389. HAL_TIMEx_CommutationCallback(htim);
  5390. 8006b26: f000 b8a1 b.w 8006c6c <HAL_TIMEx_CommutationCallback>
  5391. HAL_TIM_OC_DelayElapsedCallback(htim);
  5392. 8006b2a: f7ff ff71 bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5393. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5394. 8006b2e: 4620 mov r0, r4
  5395. 8006b30: f7ff ff70 bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5396. 8006b34: e783 b.n 8006a3e <HAL_TIM_IRQHandler+0x26>
  5397. HAL_TIM_OC_DelayElapsedCallback(htim);
  5398. 8006b36: f7ff ff6b bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5399. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5400. 8006b3a: 4620 mov r0, r4
  5401. 8006b3c: f7ff ff6a bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5402. 8006b40: e792 b.n 8006a68 <HAL_TIM_IRQHandler+0x50>
  5403. HAL_TIM_OC_DelayElapsedCallback(htim);
  5404. 8006b42: f7ff ff65 bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5405. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5406. 8006b46: 4620 mov r0, r4
  5407. 8006b48: f7ff ff64 bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5408. 8006b4c: e7a0 b.n 8006a90 <HAL_TIM_IRQHandler+0x78>
  5409. HAL_TIM_OC_DelayElapsedCallback(htim);
  5410. 8006b4e: f7ff ff5f bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5411. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5412. 8006b52: 4620 mov r0, r4
  5413. 8006b54: f7ff ff5e bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5414. 8006b58: e7af b.n 8006aba <HAL_TIM_IRQHandler+0xa2>
  5415. 8006b5a: bd10 pop {r4, pc}
  5416. 08006b5c <TIM_Base_SetConfig>:
  5417. {
  5418. uint32_t tmpcr1 = 0U;
  5419. tmpcr1 = TIMx->CR1;
  5420. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  5421. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5422. 8006b5c: 4a24 ldr r2, [pc, #144] ; (8006bf0 <TIM_Base_SetConfig+0x94>)
  5423. tmpcr1 = TIMx->CR1;
  5424. 8006b5e: 6803 ldr r3, [r0, #0]
  5425. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5426. 8006b60: 4290 cmp r0, r2
  5427. 8006b62: d012 beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5428. 8006b64: f502 6200 add.w r2, r2, #2048 ; 0x800
  5429. 8006b68: 4290 cmp r0, r2
  5430. 8006b6a: d00e beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5431. 8006b6c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5432. 8006b70: d00b beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5433. 8006b72: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5434. 8006b76: 4290 cmp r0, r2
  5435. 8006b78: d007 beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5436. 8006b7a: f502 6280 add.w r2, r2, #1024 ; 0x400
  5437. 8006b7e: 4290 cmp r0, r2
  5438. 8006b80: d003 beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5439. 8006b82: f502 6280 add.w r2, r2, #1024 ; 0x400
  5440. 8006b86: 4290 cmp r0, r2
  5441. 8006b88: d11d bne.n 8006bc6 <TIM_Base_SetConfig+0x6a>
  5442. {
  5443. /* Select the Counter Mode */
  5444. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5445. tmpcr1 |= Structure->CounterMode;
  5446. 8006b8a: 684a ldr r2, [r1, #4]
  5447. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5448. 8006b8c: f023 0370 bic.w r3, r3, #112 ; 0x70
  5449. tmpcr1 |= Structure->CounterMode;
  5450. 8006b90: 4313 orrs r3, r2
  5451. }
  5452. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  5453. 8006b92: 4a17 ldr r2, [pc, #92] ; (8006bf0 <TIM_Base_SetConfig+0x94>)
  5454. 8006b94: 4290 cmp r0, r2
  5455. 8006b96: d012 beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5456. 8006b98: f502 6200 add.w r2, r2, #2048 ; 0x800
  5457. 8006b9c: 4290 cmp r0, r2
  5458. 8006b9e: d00e beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5459. 8006ba0: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5460. 8006ba4: d00b beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5461. 8006ba6: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5462. 8006baa: 4290 cmp r0, r2
  5463. 8006bac: d007 beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5464. 8006bae: f502 6280 add.w r2, r2, #1024 ; 0x400
  5465. 8006bb2: 4290 cmp r0, r2
  5466. 8006bb4: d003 beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5467. 8006bb6: f502 6280 add.w r2, r2, #1024 ; 0x400
  5468. 8006bba: 4290 cmp r0, r2
  5469. 8006bbc: d103 bne.n 8006bc6 <TIM_Base_SetConfig+0x6a>
  5470. {
  5471. /* Set the clock division */
  5472. tmpcr1 &= ~TIM_CR1_CKD;
  5473. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5474. 8006bbe: 68ca ldr r2, [r1, #12]
  5475. tmpcr1 &= ~TIM_CR1_CKD;
  5476. 8006bc0: f423 7340 bic.w r3, r3, #768 ; 0x300
  5477. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5478. 8006bc4: 4313 orrs r3, r2
  5479. }
  5480. /* Set the auto-reload preload */
  5481. tmpcr1 &= ~TIM_CR1_ARPE;
  5482. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5483. 8006bc6: 694a ldr r2, [r1, #20]
  5484. tmpcr1 &= ~TIM_CR1_ARPE;
  5485. 8006bc8: f023 0380 bic.w r3, r3, #128 ; 0x80
  5486. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5487. 8006bcc: 4313 orrs r3, r2
  5488. TIMx->CR1 = tmpcr1;
  5489. 8006bce: 6003 str r3, [r0, #0]
  5490. /* Set the Autoreload value */
  5491. TIMx->ARR = (uint32_t)Structure->Period ;
  5492. 8006bd0: 688b ldr r3, [r1, #8]
  5493. 8006bd2: 62c3 str r3, [r0, #44] ; 0x2c
  5494. /* Set the Prescaler value */
  5495. TIMx->PSC = (uint32_t)Structure->Prescaler;
  5496. 8006bd4: 680b ldr r3, [r1, #0]
  5497. 8006bd6: 6283 str r3, [r0, #40] ; 0x28
  5498. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  5499. 8006bd8: 4b05 ldr r3, [pc, #20] ; (8006bf0 <TIM_Base_SetConfig+0x94>)
  5500. 8006bda: 4298 cmp r0, r3
  5501. 8006bdc: d003 beq.n 8006be6 <TIM_Base_SetConfig+0x8a>
  5502. 8006bde: f503 6300 add.w r3, r3, #2048 ; 0x800
  5503. 8006be2: 4298 cmp r0, r3
  5504. 8006be4: d101 bne.n 8006bea <TIM_Base_SetConfig+0x8e>
  5505. {
  5506. /* Set the Repetition Counter value */
  5507. TIMx->RCR = Structure->RepetitionCounter;
  5508. 8006be6: 690b ldr r3, [r1, #16]
  5509. 8006be8: 6303 str r3, [r0, #48] ; 0x30
  5510. }
  5511. /* Generate an update event to reload the Prescaler
  5512. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  5513. TIMx->EGR = TIM_EGR_UG;
  5514. 8006bea: 2301 movs r3, #1
  5515. 8006bec: 6143 str r3, [r0, #20]
  5516. 8006bee: 4770 bx lr
  5517. 8006bf0: 40012c00 .word 0x40012c00
  5518. 08006bf4 <HAL_TIM_Base_Init>:
  5519. {
  5520. 8006bf4: b510 push {r4, lr}
  5521. if(htim == NULL)
  5522. 8006bf6: 4604 mov r4, r0
  5523. 8006bf8: b1a0 cbz r0, 8006c24 <HAL_TIM_Base_Init+0x30>
  5524. if(htim->State == HAL_TIM_STATE_RESET)
  5525. 8006bfa: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  5526. 8006bfe: f003 02ff and.w r2, r3, #255 ; 0xff
  5527. 8006c02: b91b cbnz r3, 8006c0c <HAL_TIM_Base_Init+0x18>
  5528. htim->Lock = HAL_UNLOCKED;
  5529. 8006c04: f880 203c strb.w r2, [r0, #60] ; 0x3c
  5530. HAL_TIM_Base_MspInit(htim);
  5531. 8006c08: f001 febe bl 8008988 <HAL_TIM_Base_MspInit>
  5532. htim->State= HAL_TIM_STATE_BUSY;
  5533. 8006c0c: 2302 movs r3, #2
  5534. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5535. 8006c0e: 6820 ldr r0, [r4, #0]
  5536. htim->State= HAL_TIM_STATE_BUSY;
  5537. 8006c10: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5538. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5539. 8006c14: 1d21 adds r1, r4, #4
  5540. 8006c16: f7ff ffa1 bl 8006b5c <TIM_Base_SetConfig>
  5541. htim->State= HAL_TIM_STATE_READY;
  5542. 8006c1a: 2301 movs r3, #1
  5543. return HAL_OK;
  5544. 8006c1c: 2000 movs r0, #0
  5545. htim->State= HAL_TIM_STATE_READY;
  5546. 8006c1e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5547. return HAL_OK;
  5548. 8006c22: bd10 pop {r4, pc}
  5549. return HAL_ERROR;
  5550. 8006c24: 2001 movs r0, #1
  5551. }
  5552. 8006c26: bd10 pop {r4, pc}
  5553. 08006c28 <HAL_TIMEx_MasterConfigSynchronization>:
  5554. /* Check the parameters */
  5555. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  5556. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  5557. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  5558. __HAL_LOCK(htim);
  5559. 8006c28: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  5560. {
  5561. 8006c2c: b510 push {r4, lr}
  5562. __HAL_LOCK(htim);
  5563. 8006c2e: 2b01 cmp r3, #1
  5564. 8006c30: f04f 0302 mov.w r3, #2
  5565. 8006c34: d018 beq.n 8006c68 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  5566. htim->State = HAL_TIM_STATE_BUSY;
  5567. 8006c36: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5568. /* Reset the MMS Bits */
  5569. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5570. 8006c3a: 6803 ldr r3, [r0, #0]
  5571. /* Select the TRGO source */
  5572. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5573. 8006c3c: 680c ldr r4, [r1, #0]
  5574. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5575. 8006c3e: 685a ldr r2, [r3, #4]
  5576. /* Reset the MSM Bit */
  5577. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5578. /* Set or Reset the MSM Bit */
  5579. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5580. 8006c40: 6849 ldr r1, [r1, #4]
  5581. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5582. 8006c42: f022 0270 bic.w r2, r2, #112 ; 0x70
  5583. 8006c46: 605a str r2, [r3, #4]
  5584. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5585. 8006c48: 685a ldr r2, [r3, #4]
  5586. 8006c4a: 4322 orrs r2, r4
  5587. 8006c4c: 605a str r2, [r3, #4]
  5588. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5589. 8006c4e: 689a ldr r2, [r3, #8]
  5590. 8006c50: f022 0280 bic.w r2, r2, #128 ; 0x80
  5591. 8006c54: 609a str r2, [r3, #8]
  5592. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5593. 8006c56: 689a ldr r2, [r3, #8]
  5594. 8006c58: 430a orrs r2, r1
  5595. 8006c5a: 609a str r2, [r3, #8]
  5596. htim->State = HAL_TIM_STATE_READY;
  5597. 8006c5c: 2301 movs r3, #1
  5598. 8006c5e: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5599. __HAL_UNLOCK(htim);
  5600. 8006c62: 2300 movs r3, #0
  5601. 8006c64: f880 303c strb.w r3, [r0, #60] ; 0x3c
  5602. __HAL_LOCK(htim);
  5603. 8006c68: 4618 mov r0, r3
  5604. return HAL_OK;
  5605. }
  5606. 8006c6a: bd10 pop {r4, pc}
  5607. 08006c6c <HAL_TIMEx_CommutationCallback>:
  5608. 8006c6c: 4770 bx lr
  5609. 08006c6e <HAL_TIMEx_BreakCallback>:
  5610. * @brief Hall Break detection callback in non blocking mode
  5611. * @param htim : TIM handle
  5612. * @retval None
  5613. */
  5614. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  5615. {
  5616. 8006c6e: 4770 bx lr
  5617. 08006c70 <UART_EndRxTransfer>:
  5618. * @retval None
  5619. */
  5620. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  5621. {
  5622. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  5623. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  5624. 8006c70: 6803 ldr r3, [r0, #0]
  5625. 8006c72: 68da ldr r2, [r3, #12]
  5626. 8006c74: f422 7290 bic.w r2, r2, #288 ; 0x120
  5627. 8006c78: 60da str r2, [r3, #12]
  5628. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5629. 8006c7a: 695a ldr r2, [r3, #20]
  5630. 8006c7c: f022 0201 bic.w r2, r2, #1
  5631. 8006c80: 615a str r2, [r3, #20]
  5632. /* At end of Rx process, restore huart->RxState to Ready */
  5633. huart->RxState = HAL_UART_STATE_READY;
  5634. 8006c82: 2320 movs r3, #32
  5635. 8006c84: f880 303a strb.w r3, [r0, #58] ; 0x3a
  5636. 8006c88: 4770 bx lr
  5637. ...
  5638. 08006c8c <UART_SetConfig>:
  5639. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  5640. * the configuration information for the specified UART module.
  5641. * @retval None
  5642. */
  5643. static void UART_SetConfig(UART_HandleTypeDef *huart)
  5644. {
  5645. 8006c8c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5646. assert_param(IS_UART_MODE(huart->Init.Mode));
  5647. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  5648. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  5649. * to huart->Init.StopBits value */
  5650. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5651. 8006c90: 6805 ldr r5, [r0, #0]
  5652. 8006c92: 68c2 ldr r2, [r0, #12]
  5653. 8006c94: 692b ldr r3, [r5, #16]
  5654. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  5655. MODIFY_REG(huart->Instance->CR1,
  5656. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  5657. tmpreg);
  5658. #else
  5659. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5660. 8006c96: 6901 ldr r1, [r0, #16]
  5661. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5662. 8006c98: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  5663. 8006c9c: 4313 orrs r3, r2
  5664. 8006c9e: 612b str r3, [r5, #16]
  5665. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5666. 8006ca0: 6883 ldr r3, [r0, #8]
  5667. MODIFY_REG(huart->Instance->CR1,
  5668. 8006ca2: 68ea ldr r2, [r5, #12]
  5669. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5670. 8006ca4: 430b orrs r3, r1
  5671. 8006ca6: 6941 ldr r1, [r0, #20]
  5672. MODIFY_REG(huart->Instance->CR1,
  5673. 8006ca8: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  5674. 8006cac: f022 020c bic.w r2, r2, #12
  5675. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5676. 8006cb0: 430b orrs r3, r1
  5677. MODIFY_REG(huart->Instance->CR1,
  5678. 8006cb2: 4313 orrs r3, r2
  5679. 8006cb4: 60eb str r3, [r5, #12]
  5680. tmpreg);
  5681. #endif /* USART_CR1_OVER8 */
  5682. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  5683. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  5684. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  5685. 8006cb6: 696b ldr r3, [r5, #20]
  5686. 8006cb8: 6982 ldr r2, [r0, #24]
  5687. 8006cba: f423 7340 bic.w r3, r3, #768 ; 0x300
  5688. 8006cbe: 4313 orrs r3, r2
  5689. 8006cc0: 616b str r3, [r5, #20]
  5690. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5691. }
  5692. }
  5693. #else
  5694. /*-------------------------- USART BRR Configuration ---------------------*/
  5695. if(huart->Instance == USART1)
  5696. 8006cc2: 4b40 ldr r3, [pc, #256] ; (8006dc4 <UART_SetConfig+0x138>)
  5697. {
  5698. 8006cc4: 4681 mov r9, r0
  5699. if(huart->Instance == USART1)
  5700. 8006cc6: 429d cmp r5, r3
  5701. 8006cc8: f04f 0419 mov.w r4, #25
  5702. 8006ccc: d146 bne.n 8006d5c <UART_SetConfig+0xd0>
  5703. {
  5704. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  5705. 8006cce: f7ff fd95 bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5706. 8006cd2: fb04 f300 mul.w r3, r4, r0
  5707. 8006cd6: f8d9 6004 ldr.w r6, [r9, #4]
  5708. 8006cda: f04f 0864 mov.w r8, #100 ; 0x64
  5709. 8006cde: 00b6 lsls r6, r6, #2
  5710. 8006ce0: fbb3 f3f6 udiv r3, r3, r6
  5711. 8006ce4: fbb3 f3f8 udiv r3, r3, r8
  5712. 8006ce8: 011e lsls r6, r3, #4
  5713. 8006cea: f7ff fd87 bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5714. 8006cee: 4360 muls r0, r4
  5715. 8006cf0: f8d9 3004 ldr.w r3, [r9, #4]
  5716. 8006cf4: 009b lsls r3, r3, #2
  5717. 8006cf6: fbb0 f7f3 udiv r7, r0, r3
  5718. 8006cfa: f7ff fd7f bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5719. 8006cfe: 4360 muls r0, r4
  5720. 8006d00: f8d9 3004 ldr.w r3, [r9, #4]
  5721. 8006d04: 009b lsls r3, r3, #2
  5722. 8006d06: fbb0 f3f3 udiv r3, r0, r3
  5723. 8006d0a: fbb3 f3f8 udiv r3, r3, r8
  5724. 8006d0e: fb08 7313 mls r3, r8, r3, r7
  5725. 8006d12: 011b lsls r3, r3, #4
  5726. 8006d14: 3332 adds r3, #50 ; 0x32
  5727. 8006d16: fbb3 f3f8 udiv r3, r3, r8
  5728. 8006d1a: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5729. 8006d1e: f7ff fd6d bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5730. 8006d22: 4360 muls r0, r4
  5731. 8006d24: f8d9 2004 ldr.w r2, [r9, #4]
  5732. 8006d28: 0092 lsls r2, r2, #2
  5733. 8006d2a: fbb0 faf2 udiv sl, r0, r2
  5734. 8006d2e: f7ff fd65 bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5735. }
  5736. else
  5737. {
  5738. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5739. 8006d32: 4360 muls r0, r4
  5740. 8006d34: f8d9 3004 ldr.w r3, [r9, #4]
  5741. 8006d38: 009b lsls r3, r3, #2
  5742. 8006d3a: fbb0 f3f3 udiv r3, r0, r3
  5743. 8006d3e: fbb3 f3f8 udiv r3, r3, r8
  5744. 8006d42: fb08 a313 mls r3, r8, r3, sl
  5745. 8006d46: 011b lsls r3, r3, #4
  5746. 8006d48: 3332 adds r3, #50 ; 0x32
  5747. 8006d4a: fbb3 f3f8 udiv r3, r3, r8
  5748. 8006d4e: f003 030f and.w r3, r3, #15
  5749. 8006d52: 433b orrs r3, r7
  5750. 8006d54: 4433 add r3, r6
  5751. 8006d56: 60ab str r3, [r5, #8]
  5752. 8006d58: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5753. 8006d5c: f7ff fd3e bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5754. 8006d60: fb04 f300 mul.w r3, r4, r0
  5755. 8006d64: f8d9 6004 ldr.w r6, [r9, #4]
  5756. 8006d68: f04f 0864 mov.w r8, #100 ; 0x64
  5757. 8006d6c: 00b6 lsls r6, r6, #2
  5758. 8006d6e: fbb3 f3f6 udiv r3, r3, r6
  5759. 8006d72: fbb3 f3f8 udiv r3, r3, r8
  5760. 8006d76: 011e lsls r6, r3, #4
  5761. 8006d78: f7ff fd30 bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5762. 8006d7c: 4360 muls r0, r4
  5763. 8006d7e: f8d9 3004 ldr.w r3, [r9, #4]
  5764. 8006d82: 009b lsls r3, r3, #2
  5765. 8006d84: fbb0 f7f3 udiv r7, r0, r3
  5766. 8006d88: f7ff fd28 bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5767. 8006d8c: 4360 muls r0, r4
  5768. 8006d8e: f8d9 3004 ldr.w r3, [r9, #4]
  5769. 8006d92: 009b lsls r3, r3, #2
  5770. 8006d94: fbb0 f3f3 udiv r3, r0, r3
  5771. 8006d98: fbb3 f3f8 udiv r3, r3, r8
  5772. 8006d9c: fb08 7313 mls r3, r8, r3, r7
  5773. 8006da0: 011b lsls r3, r3, #4
  5774. 8006da2: 3332 adds r3, #50 ; 0x32
  5775. 8006da4: fbb3 f3f8 udiv r3, r3, r8
  5776. 8006da8: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5777. 8006dac: f7ff fd16 bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5778. 8006db0: 4360 muls r0, r4
  5779. 8006db2: f8d9 2004 ldr.w r2, [r9, #4]
  5780. 8006db6: 0092 lsls r2, r2, #2
  5781. 8006db8: fbb0 faf2 udiv sl, r0, r2
  5782. 8006dbc: f7ff fd0e bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5783. 8006dc0: e7b7 b.n 8006d32 <UART_SetConfig+0xa6>
  5784. 8006dc2: bf00 nop
  5785. 8006dc4: 40013800 .word 0x40013800
  5786. 08006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  5787. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  5788. 8006dc8: b5f8 push {r3, r4, r5, r6, r7, lr}
  5789. 8006dca: 4604 mov r4, r0
  5790. 8006dcc: 460e mov r6, r1
  5791. 8006dce: 4617 mov r7, r2
  5792. 8006dd0: 461d mov r5, r3
  5793. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  5794. 8006dd2: 6821 ldr r1, [r4, #0]
  5795. 8006dd4: 680b ldr r3, [r1, #0]
  5796. 8006dd6: ea36 0303 bics.w r3, r6, r3
  5797. 8006dda: d101 bne.n 8006de0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  5798. return HAL_OK;
  5799. 8006ddc: 2000 movs r0, #0
  5800. }
  5801. 8006dde: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5802. if(Timeout != HAL_MAX_DELAY)
  5803. 8006de0: 1c6b adds r3, r5, #1
  5804. 8006de2: d0f7 beq.n 8006dd4 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  5805. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5806. 8006de4: b995 cbnz r5, 8006e0c <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  5807. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5808. 8006de6: 6823 ldr r3, [r4, #0]
  5809. __HAL_UNLOCK(huart);
  5810. 8006de8: 2003 movs r0, #3
  5811. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5812. 8006dea: 68da ldr r2, [r3, #12]
  5813. 8006dec: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  5814. 8006df0: 60da str r2, [r3, #12]
  5815. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5816. 8006df2: 695a ldr r2, [r3, #20]
  5817. 8006df4: f022 0201 bic.w r2, r2, #1
  5818. 8006df8: 615a str r2, [r3, #20]
  5819. huart->gState = HAL_UART_STATE_READY;
  5820. 8006dfa: 2320 movs r3, #32
  5821. 8006dfc: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5822. huart->RxState = HAL_UART_STATE_READY;
  5823. 8006e00: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5824. __HAL_UNLOCK(huart);
  5825. 8006e04: 2300 movs r3, #0
  5826. 8006e06: f884 3038 strb.w r3, [r4, #56] ; 0x38
  5827. 8006e0a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5828. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5829. 8006e0c: f7fe fb68 bl 80054e0 <HAL_GetTick>
  5830. 8006e10: 1bc0 subs r0, r0, r7
  5831. 8006e12: 4285 cmp r5, r0
  5832. 8006e14: d2dd bcs.n 8006dd2 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  5833. 8006e16: e7e6 b.n 8006de6 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  5834. 08006e18 <HAL_UART_Init>:
  5835. {
  5836. 8006e18: b510 push {r4, lr}
  5837. if(huart == NULL)
  5838. 8006e1a: 4604 mov r4, r0
  5839. 8006e1c: b340 cbz r0, 8006e70 <HAL_UART_Init+0x58>
  5840. if(huart->gState == HAL_UART_STATE_RESET)
  5841. 8006e1e: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5842. 8006e22: f003 02ff and.w r2, r3, #255 ; 0xff
  5843. 8006e26: b91b cbnz r3, 8006e30 <HAL_UART_Init+0x18>
  5844. huart->Lock = HAL_UNLOCKED;
  5845. 8006e28: f880 2038 strb.w r2, [r0, #56] ; 0x38
  5846. HAL_UART_MspInit(huart);
  5847. 8006e2c: f001 fdc0 bl 80089b0 <HAL_UART_MspInit>
  5848. huart->gState = HAL_UART_STATE_BUSY;
  5849. 8006e30: 2324 movs r3, #36 ; 0x24
  5850. __HAL_UART_DISABLE(huart);
  5851. 8006e32: 6822 ldr r2, [r4, #0]
  5852. huart->gState = HAL_UART_STATE_BUSY;
  5853. 8006e34: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5854. __HAL_UART_DISABLE(huart);
  5855. 8006e38: 68d3 ldr r3, [r2, #12]
  5856. UART_SetConfig(huart);
  5857. 8006e3a: 4620 mov r0, r4
  5858. __HAL_UART_DISABLE(huart);
  5859. 8006e3c: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  5860. 8006e40: 60d3 str r3, [r2, #12]
  5861. UART_SetConfig(huart);
  5862. 8006e42: f7ff ff23 bl 8006c8c <UART_SetConfig>
  5863. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5864. 8006e46: 6823 ldr r3, [r4, #0]
  5865. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5866. 8006e48: 2000 movs r0, #0
  5867. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5868. 8006e4a: 691a ldr r2, [r3, #16]
  5869. 8006e4c: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  5870. 8006e50: 611a str r2, [r3, #16]
  5871. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  5872. 8006e52: 695a ldr r2, [r3, #20]
  5873. 8006e54: f022 022a bic.w r2, r2, #42 ; 0x2a
  5874. 8006e58: 615a str r2, [r3, #20]
  5875. __HAL_UART_ENABLE(huart);
  5876. 8006e5a: 68da ldr r2, [r3, #12]
  5877. 8006e5c: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  5878. 8006e60: 60da str r2, [r3, #12]
  5879. huart->gState= HAL_UART_STATE_READY;
  5880. 8006e62: 2320 movs r3, #32
  5881. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5882. 8006e64: 63e0 str r0, [r4, #60] ; 0x3c
  5883. huart->gState= HAL_UART_STATE_READY;
  5884. 8006e66: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5885. huart->RxState= HAL_UART_STATE_READY;
  5886. 8006e6a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5887. return HAL_OK;
  5888. 8006e6e: bd10 pop {r4, pc}
  5889. return HAL_ERROR;
  5890. 8006e70: 2001 movs r0, #1
  5891. }
  5892. 8006e72: bd10 pop {r4, pc}
  5893. 08006e74 <HAL_UART_Transmit>:
  5894. {
  5895. 8006e74: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5896. 8006e78: 461f mov r7, r3
  5897. if(huart->gState == HAL_UART_STATE_READY)
  5898. 8006e7a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5899. {
  5900. 8006e7e: 4604 mov r4, r0
  5901. if(huart->gState == HAL_UART_STATE_READY)
  5902. 8006e80: 2b20 cmp r3, #32
  5903. {
  5904. 8006e82: 460d mov r5, r1
  5905. 8006e84: 4690 mov r8, r2
  5906. if(huart->gState == HAL_UART_STATE_READY)
  5907. 8006e86: d14e bne.n 8006f26 <HAL_UART_Transmit+0xb2>
  5908. if((pData == NULL) || (Size == 0U))
  5909. 8006e88: 2900 cmp r1, #0
  5910. 8006e8a: d049 beq.n 8006f20 <HAL_UART_Transmit+0xac>
  5911. 8006e8c: 2a00 cmp r2, #0
  5912. 8006e8e: d047 beq.n 8006f20 <HAL_UART_Transmit+0xac>
  5913. __HAL_LOCK(huart);
  5914. 8006e90: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  5915. 8006e94: 2b01 cmp r3, #1
  5916. 8006e96: d046 beq.n 8006f26 <HAL_UART_Transmit+0xb2>
  5917. 8006e98: 2301 movs r3, #1
  5918. 8006e9a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  5919. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5920. 8006e9e: 2300 movs r3, #0
  5921. 8006ea0: 63c3 str r3, [r0, #60] ; 0x3c
  5922. huart->gState = HAL_UART_STATE_BUSY_TX;
  5923. 8006ea2: 2321 movs r3, #33 ; 0x21
  5924. 8006ea4: f880 3039 strb.w r3, [r0, #57] ; 0x39
  5925. tickstart = HAL_GetTick();
  5926. 8006ea8: f7fe fb1a bl 80054e0 <HAL_GetTick>
  5927. 8006eac: 4606 mov r6, r0
  5928. huart->TxXferSize = Size;
  5929. 8006eae: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  5930. huart->TxXferCount = Size;
  5931. 8006eb2: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  5932. while(huart->TxXferCount > 0U)
  5933. 8006eb6: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5934. 8006eb8: b29b uxth r3, r3
  5935. 8006eba: b96b cbnz r3, 8006ed8 <HAL_UART_Transmit+0x64>
  5936. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  5937. 8006ebc: 463b mov r3, r7
  5938. 8006ebe: 4632 mov r2, r6
  5939. 8006ec0: 2140 movs r1, #64 ; 0x40
  5940. 8006ec2: 4620 mov r0, r4
  5941. 8006ec4: f7ff ff80 bl 8006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5942. 8006ec8: b9a8 cbnz r0, 8006ef6 <HAL_UART_Transmit+0x82>
  5943. huart->gState = HAL_UART_STATE_READY;
  5944. 8006eca: 2320 movs r3, #32
  5945. __HAL_UNLOCK(huart);
  5946. 8006ecc: f884 0038 strb.w r0, [r4, #56] ; 0x38
  5947. huart->gState = HAL_UART_STATE_READY;
  5948. 8006ed0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5949. return HAL_OK;
  5950. 8006ed4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5951. huart->TxXferCount--;
  5952. 8006ed8: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5953. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5954. 8006eda: 4632 mov r2, r6
  5955. huart->TxXferCount--;
  5956. 8006edc: 3b01 subs r3, #1
  5957. 8006ede: b29b uxth r3, r3
  5958. 8006ee0: 84e3 strh r3, [r4, #38] ; 0x26
  5959. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5960. 8006ee2: 68a3 ldr r3, [r4, #8]
  5961. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5962. 8006ee4: 2180 movs r1, #128 ; 0x80
  5963. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5964. 8006ee6: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  5965. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5966. 8006eea: 4620 mov r0, r4
  5967. 8006eec: 463b mov r3, r7
  5968. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5969. 8006eee: d10e bne.n 8006f0e <HAL_UART_Transmit+0x9a>
  5970. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5971. 8006ef0: f7ff ff6a bl 8006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5972. 8006ef4: b110 cbz r0, 8006efc <HAL_UART_Transmit+0x88>
  5973. return HAL_TIMEOUT;
  5974. 8006ef6: 2003 movs r0, #3
  5975. 8006ef8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5976. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  5977. 8006efc: 882b ldrh r3, [r5, #0]
  5978. 8006efe: 6822 ldr r2, [r4, #0]
  5979. 8006f00: f3c3 0308 ubfx r3, r3, #0, #9
  5980. 8006f04: 6053 str r3, [r2, #4]
  5981. if(huart->Init.Parity == UART_PARITY_NONE)
  5982. 8006f06: 6923 ldr r3, [r4, #16]
  5983. 8006f08: b943 cbnz r3, 8006f1c <HAL_UART_Transmit+0xa8>
  5984. pData +=2U;
  5985. 8006f0a: 3502 adds r5, #2
  5986. 8006f0c: e7d3 b.n 8006eb6 <HAL_UART_Transmit+0x42>
  5987. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5988. 8006f0e: f7ff ff5b bl 8006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5989. 8006f12: 2800 cmp r0, #0
  5990. 8006f14: d1ef bne.n 8006ef6 <HAL_UART_Transmit+0x82>
  5991. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  5992. 8006f16: 6823 ldr r3, [r4, #0]
  5993. 8006f18: 782a ldrb r2, [r5, #0]
  5994. 8006f1a: 605a str r2, [r3, #4]
  5995. 8006f1c: 3501 adds r5, #1
  5996. 8006f1e: e7ca b.n 8006eb6 <HAL_UART_Transmit+0x42>
  5997. return HAL_ERROR;
  5998. 8006f20: 2001 movs r0, #1
  5999. 8006f22: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6000. return HAL_BUSY;
  6001. 8006f26: 2002 movs r0, #2
  6002. }
  6003. 8006f28: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6004. 08006f2c <HAL_UART_Transmit_DMA>:
  6005. {
  6006. 8006f2c: b538 push {r3, r4, r5, lr}
  6007. 8006f2e: 4604 mov r4, r0
  6008. 8006f30: 4613 mov r3, r2
  6009. if(huart->gState == HAL_UART_STATE_READY)
  6010. 8006f32: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  6011. 8006f36: 2a20 cmp r2, #32
  6012. 8006f38: d12a bne.n 8006f90 <HAL_UART_Transmit_DMA+0x64>
  6013. if((pData == NULL) || (Size == 0U))
  6014. 8006f3a: b339 cbz r1, 8006f8c <HAL_UART_Transmit_DMA+0x60>
  6015. 8006f3c: b333 cbz r3, 8006f8c <HAL_UART_Transmit_DMA+0x60>
  6016. __HAL_LOCK(huart);
  6017. 8006f3e: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  6018. 8006f42: 2a01 cmp r2, #1
  6019. 8006f44: d024 beq.n 8006f90 <HAL_UART_Transmit_DMA+0x64>
  6020. 8006f46: 2201 movs r2, #1
  6021. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6022. 8006f48: 2500 movs r5, #0
  6023. __HAL_LOCK(huart);
  6024. 8006f4a: f884 2038 strb.w r2, [r4, #56] ; 0x38
  6025. huart->gState = HAL_UART_STATE_BUSY_TX;
  6026. 8006f4e: 2221 movs r2, #33 ; 0x21
  6027. huart->TxXferCount = Size;
  6028. 8006f50: 84e3 strh r3, [r4, #38] ; 0x26
  6029. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  6030. 8006f52: 6b20 ldr r0, [r4, #48] ; 0x30
  6031. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6032. 8006f54: 63e5 str r5, [r4, #60] ; 0x3c
  6033. huart->gState = HAL_UART_STATE_BUSY_TX;
  6034. 8006f56: f884 2039 strb.w r2, [r4, #57] ; 0x39
  6035. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  6036. 8006f5a: 4a0e ldr r2, [pc, #56] ; (8006f94 <HAL_UART_Transmit_DMA+0x68>)
  6037. huart->TxXferSize = Size;
  6038. 8006f5c: 84a3 strh r3, [r4, #36] ; 0x24
  6039. huart->pTxBuffPtr = pData;
  6040. 8006f5e: 6221 str r1, [r4, #32]
  6041. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  6042. 8006f60: 6282 str r2, [r0, #40] ; 0x28
  6043. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  6044. 8006f62: 4a0d ldr r2, [pc, #52] ; (8006f98 <HAL_UART_Transmit_DMA+0x6c>)
  6045. huart->hdmatx->XferAbortCallback = NULL;
  6046. 8006f64: 6345 str r5, [r0, #52] ; 0x34
  6047. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  6048. 8006f66: 62c2 str r2, [r0, #44] ; 0x2c
  6049. huart->hdmatx->XferErrorCallback = UART_DMAError;
  6050. 8006f68: 4a0c ldr r2, [pc, #48] ; (8006f9c <HAL_UART_Transmit_DMA+0x70>)
  6051. 8006f6a: 6302 str r2, [r0, #48] ; 0x30
  6052. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t*)tmp, (uint32_t)&huart->Instance->DR, Size);
  6053. 8006f6c: 6822 ldr r2, [r4, #0]
  6054. 8006f6e: 3204 adds r2, #4
  6055. 8006f70: f7fe fe10 bl 8005b94 <HAL_DMA_Start_IT>
  6056. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  6057. 8006f74: f06f 0240 mvn.w r2, #64 ; 0x40
  6058. 8006f78: 6823 ldr r3, [r4, #0]
  6059. return HAL_OK;
  6060. 8006f7a: 4628 mov r0, r5
  6061. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  6062. 8006f7c: 601a str r2, [r3, #0]
  6063. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  6064. 8006f7e: 695a ldr r2, [r3, #20]
  6065. __HAL_UNLOCK(huart);
  6066. 8006f80: f884 5038 strb.w r5, [r4, #56] ; 0x38
  6067. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  6068. 8006f84: f042 0280 orr.w r2, r2, #128 ; 0x80
  6069. 8006f88: 615a str r2, [r3, #20]
  6070. return HAL_OK;
  6071. 8006f8a: bd38 pop {r3, r4, r5, pc}
  6072. return HAL_ERROR;
  6073. 8006f8c: 2001 movs r0, #1
  6074. 8006f8e: bd38 pop {r3, r4, r5, pc}
  6075. return HAL_BUSY;
  6076. 8006f90: 2002 movs r0, #2
  6077. }
  6078. 8006f92: bd38 pop {r3, r4, r5, pc}
  6079. 8006f94: 08007033 .word 0x08007033
  6080. 8006f98: 08007061 .word 0x08007061
  6081. 8006f9c: 0800712d .word 0x0800712d
  6082. 08006fa0 <HAL_UART_Receive_DMA>:
  6083. {
  6084. 8006fa0: 4613 mov r3, r2
  6085. if(huart->RxState == HAL_UART_STATE_READY)
  6086. 8006fa2: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  6087. {
  6088. 8006fa6: b573 push {r0, r1, r4, r5, r6, lr}
  6089. if(huart->RxState == HAL_UART_STATE_READY)
  6090. 8006fa8: 2a20 cmp r2, #32
  6091. {
  6092. 8006faa: 4605 mov r5, r0
  6093. if(huart->RxState == HAL_UART_STATE_READY)
  6094. 8006fac: d138 bne.n 8007020 <HAL_UART_Receive_DMA+0x80>
  6095. if((pData == NULL) || (Size == 0U))
  6096. 8006fae: 2900 cmp r1, #0
  6097. 8006fb0: d034 beq.n 800701c <HAL_UART_Receive_DMA+0x7c>
  6098. 8006fb2: 2b00 cmp r3, #0
  6099. 8006fb4: d032 beq.n 800701c <HAL_UART_Receive_DMA+0x7c>
  6100. __HAL_LOCK(huart);
  6101. 8006fb6: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  6102. 8006fba: 2a01 cmp r2, #1
  6103. 8006fbc: d030 beq.n 8007020 <HAL_UART_Receive_DMA+0x80>
  6104. 8006fbe: 2201 movs r2, #1
  6105. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6106. 8006fc0: 2400 movs r4, #0
  6107. __HAL_LOCK(huart);
  6108. 8006fc2: f880 2038 strb.w r2, [r0, #56] ; 0x38
  6109. huart->RxState = HAL_UART_STATE_BUSY_RX;
  6110. 8006fc6: 2222 movs r2, #34 ; 0x22
  6111. huart->pRxBuffPtr = pData;
  6112. 8006fc8: 6281 str r1, [r0, #40] ; 0x28
  6113. huart->RxXferSize = Size;
  6114. 8006fca: 8583 strh r3, [r0, #44] ; 0x2c
  6115. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6116. 8006fcc: 63c4 str r4, [r0, #60] ; 0x3c
  6117. huart->RxState = HAL_UART_STATE_BUSY_RX;
  6118. 8006fce: f880 203a strb.w r2, [r0, #58] ; 0x3a
  6119. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  6120. 8006fd2: 6b40 ldr r0, [r0, #52] ; 0x34
  6121. 8006fd4: 4a13 ldr r2, [pc, #76] ; (8007024 <HAL_UART_Receive_DMA+0x84>)
  6122. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  6123. 8006fd6: 682e ldr r6, [r5, #0]
  6124. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  6125. 8006fd8: 6282 str r2, [r0, #40] ; 0x28
  6126. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  6127. 8006fda: 4a13 ldr r2, [pc, #76] ; (8007028 <HAL_UART_Receive_DMA+0x88>)
  6128. huart->hdmarx->XferAbortCallback = NULL;
  6129. 8006fdc: 6344 str r4, [r0, #52] ; 0x34
  6130. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  6131. 8006fde: 62c2 str r2, [r0, #44] ; 0x2c
  6132. huart->hdmarx->XferErrorCallback = UART_DMAError;
  6133. 8006fe0: 4a12 ldr r2, [pc, #72] ; (800702c <HAL_UART_Receive_DMA+0x8c>)
  6134. 8006fe2: 6302 str r2, [r0, #48] ; 0x30
  6135. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  6136. 8006fe4: 460a mov r2, r1
  6137. 8006fe6: 1d31 adds r1, r6, #4
  6138. 8006fe8: f7fe fdd4 bl 8005b94 <HAL_DMA_Start_IT>
  6139. return HAL_OK;
  6140. 8006fec: 4620 mov r0, r4
  6141. __HAL_UART_CLEAR_OREFLAG(huart);
  6142. 8006fee: 682b ldr r3, [r5, #0]
  6143. 8006ff0: 9401 str r4, [sp, #4]
  6144. 8006ff2: 681a ldr r2, [r3, #0]
  6145. 8006ff4: 9201 str r2, [sp, #4]
  6146. 8006ff6: 685a ldr r2, [r3, #4]
  6147. __HAL_UNLOCK(huart);
  6148. 8006ff8: f885 4038 strb.w r4, [r5, #56] ; 0x38
  6149. __HAL_UART_CLEAR_OREFLAG(huart);
  6150. 8006ffc: 9201 str r2, [sp, #4]
  6151. 8006ffe: 9a01 ldr r2, [sp, #4]
  6152. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  6153. 8007000: 68da ldr r2, [r3, #12]
  6154. 8007002: f442 7280 orr.w r2, r2, #256 ; 0x100
  6155. 8007006: 60da str r2, [r3, #12]
  6156. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  6157. 8007008: 695a ldr r2, [r3, #20]
  6158. 800700a: f042 0201 orr.w r2, r2, #1
  6159. 800700e: 615a str r2, [r3, #20]
  6160. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6161. 8007010: 695a ldr r2, [r3, #20]
  6162. 8007012: f042 0240 orr.w r2, r2, #64 ; 0x40
  6163. 8007016: 615a str r2, [r3, #20]
  6164. }
  6165. 8007018: b002 add sp, #8
  6166. 800701a: bd70 pop {r4, r5, r6, pc}
  6167. return HAL_ERROR;
  6168. 800701c: 2001 movs r0, #1
  6169. 800701e: e7fb b.n 8007018 <HAL_UART_Receive_DMA+0x78>
  6170. return HAL_BUSY;
  6171. 8007020: 2002 movs r0, #2
  6172. 8007022: e7f9 b.n 8007018 <HAL_UART_Receive_DMA+0x78>
  6173. 8007024: 0800706b .word 0x0800706b
  6174. 8007028: 08007121 .word 0x08007121
  6175. 800702c: 0800712d .word 0x0800712d
  6176. 08007030 <HAL_UART_TxCpltCallback>:
  6177. 8007030: 4770 bx lr
  6178. 08007032 <UART_DMATransmitCplt>:
  6179. {
  6180. 8007032: b508 push {r3, lr}
  6181. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6182. 8007034: 6803 ldr r3, [r0, #0]
  6183. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6184. 8007036: 6a42 ldr r2, [r0, #36] ; 0x24
  6185. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6186. 8007038: 681b ldr r3, [r3, #0]
  6187. 800703a: f013 0320 ands.w r3, r3, #32
  6188. 800703e: d10a bne.n 8007056 <UART_DMATransmitCplt+0x24>
  6189. huart->TxXferCount = 0U;
  6190. 8007040: 84d3 strh r3, [r2, #38] ; 0x26
  6191. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  6192. 8007042: 6813 ldr r3, [r2, #0]
  6193. 8007044: 695a ldr r2, [r3, #20]
  6194. 8007046: f022 0280 bic.w r2, r2, #128 ; 0x80
  6195. 800704a: 615a str r2, [r3, #20]
  6196. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  6197. 800704c: 68da ldr r2, [r3, #12]
  6198. 800704e: f042 0240 orr.w r2, r2, #64 ; 0x40
  6199. 8007052: 60da str r2, [r3, #12]
  6200. 8007054: bd08 pop {r3, pc}
  6201. HAL_UART_TxCpltCallback(huart);
  6202. 8007056: 4610 mov r0, r2
  6203. 8007058: f7ff ffea bl 8007030 <HAL_UART_TxCpltCallback>
  6204. 800705c: bd08 pop {r3, pc}
  6205. 0800705e <HAL_UART_TxHalfCpltCallback>:
  6206. 800705e: 4770 bx lr
  6207. 08007060 <UART_DMATxHalfCplt>:
  6208. {
  6209. 8007060: b508 push {r3, lr}
  6210. HAL_UART_TxHalfCpltCallback(huart);
  6211. 8007062: 6a40 ldr r0, [r0, #36] ; 0x24
  6212. 8007064: f7ff fffb bl 800705e <HAL_UART_TxHalfCpltCallback>
  6213. 8007068: bd08 pop {r3, pc}
  6214. 0800706a <UART_DMAReceiveCplt>:
  6215. {
  6216. 800706a: b508 push {r3, lr}
  6217. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6218. 800706c: 6803 ldr r3, [r0, #0]
  6219. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6220. 800706e: 6a42 ldr r2, [r0, #36] ; 0x24
  6221. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6222. 8007070: 681b ldr r3, [r3, #0]
  6223. 8007072: f013 0320 ands.w r3, r3, #32
  6224. 8007076: d110 bne.n 800709a <UART_DMAReceiveCplt+0x30>
  6225. huart->RxXferCount = 0U;
  6226. 8007078: 85d3 strh r3, [r2, #46] ; 0x2e
  6227. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  6228. 800707a: 6813 ldr r3, [r2, #0]
  6229. 800707c: 68d9 ldr r1, [r3, #12]
  6230. 800707e: f421 7180 bic.w r1, r1, #256 ; 0x100
  6231. 8007082: 60d9 str r1, [r3, #12]
  6232. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  6233. 8007084: 6959 ldr r1, [r3, #20]
  6234. 8007086: f021 0101 bic.w r1, r1, #1
  6235. 800708a: 6159 str r1, [r3, #20]
  6236. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6237. 800708c: 6959 ldr r1, [r3, #20]
  6238. 800708e: f021 0140 bic.w r1, r1, #64 ; 0x40
  6239. 8007092: 6159 str r1, [r3, #20]
  6240. huart->RxState = HAL_UART_STATE_READY;
  6241. 8007094: 2320 movs r3, #32
  6242. 8007096: f882 303a strb.w r3, [r2, #58] ; 0x3a
  6243. HAL_UART_RxCpltCallback(huart);
  6244. 800709a: 4610 mov r0, r2
  6245. 800709c: f001 fda6 bl 8008bec <HAL_UART_RxCpltCallback>
  6246. 80070a0: bd08 pop {r3, pc}
  6247. 080070a2 <UART_Receive_IT>:
  6248. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  6249. 80070a2: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  6250. {
  6251. 80070a6: b510 push {r4, lr}
  6252. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  6253. 80070a8: 2b22 cmp r3, #34 ; 0x22
  6254. 80070aa: d136 bne.n 800711a <UART_Receive_IT+0x78>
  6255. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  6256. 80070ac: 6883 ldr r3, [r0, #8]
  6257. 80070ae: 6901 ldr r1, [r0, #16]
  6258. 80070b0: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  6259. 80070b4: 6802 ldr r2, [r0, #0]
  6260. 80070b6: 6a83 ldr r3, [r0, #40] ; 0x28
  6261. 80070b8: d123 bne.n 8007102 <UART_Receive_IT+0x60>
  6262. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  6263. 80070ba: 6852 ldr r2, [r2, #4]
  6264. if(huart->Init.Parity == UART_PARITY_NONE)
  6265. 80070bc: b9e9 cbnz r1, 80070fa <UART_Receive_IT+0x58>
  6266. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  6267. 80070be: f3c2 0208 ubfx r2, r2, #0, #9
  6268. 80070c2: f823 2b02 strh.w r2, [r3], #2
  6269. huart->pRxBuffPtr += 1U;
  6270. 80070c6: 6283 str r3, [r0, #40] ; 0x28
  6271. if(--huart->RxXferCount == 0U)
  6272. 80070c8: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  6273. 80070ca: 3c01 subs r4, #1
  6274. 80070cc: b2a4 uxth r4, r4
  6275. 80070ce: 85c4 strh r4, [r0, #46] ; 0x2e
  6276. 80070d0: b98c cbnz r4, 80070f6 <UART_Receive_IT+0x54>
  6277. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  6278. 80070d2: 6803 ldr r3, [r0, #0]
  6279. 80070d4: 68da ldr r2, [r3, #12]
  6280. 80070d6: f022 0220 bic.w r2, r2, #32
  6281. 80070da: 60da str r2, [r3, #12]
  6282. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  6283. 80070dc: 68da ldr r2, [r3, #12]
  6284. 80070de: f422 7280 bic.w r2, r2, #256 ; 0x100
  6285. 80070e2: 60da str r2, [r3, #12]
  6286. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  6287. 80070e4: 695a ldr r2, [r3, #20]
  6288. 80070e6: f022 0201 bic.w r2, r2, #1
  6289. 80070ea: 615a str r2, [r3, #20]
  6290. huart->RxState = HAL_UART_STATE_READY;
  6291. 80070ec: 2320 movs r3, #32
  6292. 80070ee: f880 303a strb.w r3, [r0, #58] ; 0x3a
  6293. HAL_UART_RxCpltCallback(huart);
  6294. 80070f2: f001 fd7b bl 8008bec <HAL_UART_RxCpltCallback>
  6295. if(--huart->RxXferCount == 0U)
  6296. 80070f6: 2000 movs r0, #0
  6297. }
  6298. 80070f8: bd10 pop {r4, pc}
  6299. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  6300. 80070fa: b2d2 uxtb r2, r2
  6301. 80070fc: f823 2b01 strh.w r2, [r3], #1
  6302. 8007100: e7e1 b.n 80070c6 <UART_Receive_IT+0x24>
  6303. if(huart->Init.Parity == UART_PARITY_NONE)
  6304. 8007102: b921 cbnz r1, 800710e <UART_Receive_IT+0x6c>
  6305. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  6306. 8007104: 1c59 adds r1, r3, #1
  6307. 8007106: 6852 ldr r2, [r2, #4]
  6308. 8007108: 6281 str r1, [r0, #40] ; 0x28
  6309. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  6310. 800710a: 701a strb r2, [r3, #0]
  6311. 800710c: e7dc b.n 80070c8 <UART_Receive_IT+0x26>
  6312. 800710e: 6852 ldr r2, [r2, #4]
  6313. 8007110: 1c59 adds r1, r3, #1
  6314. 8007112: 6281 str r1, [r0, #40] ; 0x28
  6315. 8007114: f002 027f and.w r2, r2, #127 ; 0x7f
  6316. 8007118: e7f7 b.n 800710a <UART_Receive_IT+0x68>
  6317. return HAL_BUSY;
  6318. 800711a: 2002 movs r0, #2
  6319. 800711c: bd10 pop {r4, pc}
  6320. 0800711e <HAL_UART_RxHalfCpltCallback>:
  6321. 800711e: 4770 bx lr
  6322. 08007120 <UART_DMARxHalfCplt>:
  6323. {
  6324. 8007120: b508 push {r3, lr}
  6325. HAL_UART_RxHalfCpltCallback(huart);
  6326. 8007122: 6a40 ldr r0, [r0, #36] ; 0x24
  6327. 8007124: f7ff fffb bl 800711e <HAL_UART_RxHalfCpltCallback>
  6328. 8007128: bd08 pop {r3, pc}
  6329. 0800712a <HAL_UART_ErrorCallback>:
  6330. 800712a: 4770 bx lr
  6331. 0800712c <UART_DMAError>:
  6332. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6333. 800712c: 6a41 ldr r1, [r0, #36] ; 0x24
  6334. {
  6335. 800712e: b508 push {r3, lr}
  6336. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  6337. 8007130: 680b ldr r3, [r1, #0]
  6338. 8007132: 695a ldr r2, [r3, #20]
  6339. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  6340. 8007134: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  6341. 8007138: 2821 cmp r0, #33 ; 0x21
  6342. 800713a: d10a bne.n 8007152 <UART_DMAError+0x26>
  6343. 800713c: 0612 lsls r2, r2, #24
  6344. 800713e: d508 bpl.n 8007152 <UART_DMAError+0x26>
  6345. huart->TxXferCount = 0U;
  6346. 8007140: 2200 movs r2, #0
  6347. 8007142: 84ca strh r2, [r1, #38] ; 0x26
  6348. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  6349. 8007144: 68da ldr r2, [r3, #12]
  6350. 8007146: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  6351. 800714a: 60da str r2, [r3, #12]
  6352. huart->gState = HAL_UART_STATE_READY;
  6353. 800714c: 2220 movs r2, #32
  6354. 800714e: f881 2039 strb.w r2, [r1, #57] ; 0x39
  6355. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6356. 8007152: 695b ldr r3, [r3, #20]
  6357. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  6358. 8007154: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  6359. 8007158: 2a22 cmp r2, #34 ; 0x22
  6360. 800715a: d106 bne.n 800716a <UART_DMAError+0x3e>
  6361. 800715c: 065b lsls r3, r3, #25
  6362. 800715e: d504 bpl.n 800716a <UART_DMAError+0x3e>
  6363. huart->RxXferCount = 0U;
  6364. 8007160: 2300 movs r3, #0
  6365. UART_EndRxTransfer(huart);
  6366. 8007162: 4608 mov r0, r1
  6367. huart->RxXferCount = 0U;
  6368. 8007164: 85cb strh r3, [r1, #46] ; 0x2e
  6369. UART_EndRxTransfer(huart);
  6370. 8007166: f7ff fd83 bl 8006c70 <UART_EndRxTransfer>
  6371. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  6372. 800716a: 6bcb ldr r3, [r1, #60] ; 0x3c
  6373. HAL_UART_ErrorCallback(huart);
  6374. 800716c: 4608 mov r0, r1
  6375. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  6376. 800716e: f043 0310 orr.w r3, r3, #16
  6377. 8007172: 63cb str r3, [r1, #60] ; 0x3c
  6378. HAL_UART_ErrorCallback(huart);
  6379. 8007174: f7ff ffd9 bl 800712a <HAL_UART_ErrorCallback>
  6380. 8007178: bd08 pop {r3, pc}
  6381. ...
  6382. 0800717c <HAL_UART_IRQHandler>:
  6383. uint32_t isrflags = READ_REG(huart->Instance->SR);
  6384. 800717c: 6803 ldr r3, [r0, #0]
  6385. {
  6386. 800717e: b570 push {r4, r5, r6, lr}
  6387. uint32_t isrflags = READ_REG(huart->Instance->SR);
  6388. 8007180: 681a ldr r2, [r3, #0]
  6389. {
  6390. 8007182: 4604 mov r4, r0
  6391. if(errorflags == RESET)
  6392. 8007184: 0716 lsls r6, r2, #28
  6393. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  6394. 8007186: 68d9 ldr r1, [r3, #12]
  6395. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  6396. 8007188: 695d ldr r5, [r3, #20]
  6397. if(errorflags == RESET)
  6398. 800718a: d107 bne.n 800719c <HAL_UART_IRQHandler+0x20>
  6399. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6400. 800718c: 0696 lsls r6, r2, #26
  6401. 800718e: d55a bpl.n 8007246 <HAL_UART_IRQHandler+0xca>
  6402. 8007190: 068d lsls r5, r1, #26
  6403. 8007192: d558 bpl.n 8007246 <HAL_UART_IRQHandler+0xca>
  6404. }
  6405. 8007194: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6406. UART_Receive_IT(huart);
  6407. 8007198: f7ff bf83 b.w 80070a2 <UART_Receive_IT>
  6408. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  6409. 800719c: f015 0501 ands.w r5, r5, #1
  6410. 80071a0: d102 bne.n 80071a8 <HAL_UART_IRQHandler+0x2c>
  6411. 80071a2: f411 7f90 tst.w r1, #288 ; 0x120
  6412. 80071a6: d04e beq.n 8007246 <HAL_UART_IRQHandler+0xca>
  6413. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  6414. 80071a8: 07d3 lsls r3, r2, #31
  6415. 80071aa: d505 bpl.n 80071b8 <HAL_UART_IRQHandler+0x3c>
  6416. 80071ac: 05ce lsls r6, r1, #23
  6417. huart->ErrorCode |= HAL_UART_ERROR_PE;
  6418. 80071ae: bf42 ittt mi
  6419. 80071b0: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  6420. 80071b2: f043 0301 orrmi.w r3, r3, #1
  6421. 80071b6: 63e3 strmi r3, [r4, #60] ; 0x3c
  6422. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6423. 80071b8: 0750 lsls r0, r2, #29
  6424. 80071ba: d504 bpl.n 80071c6 <HAL_UART_IRQHandler+0x4a>
  6425. 80071bc: b11d cbz r5, 80071c6 <HAL_UART_IRQHandler+0x4a>
  6426. huart->ErrorCode |= HAL_UART_ERROR_NE;
  6427. 80071be: 6be3 ldr r3, [r4, #60] ; 0x3c
  6428. 80071c0: f043 0302 orr.w r3, r3, #2
  6429. 80071c4: 63e3 str r3, [r4, #60] ; 0x3c
  6430. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6431. 80071c6: 0793 lsls r3, r2, #30
  6432. 80071c8: d504 bpl.n 80071d4 <HAL_UART_IRQHandler+0x58>
  6433. 80071ca: b11d cbz r5, 80071d4 <HAL_UART_IRQHandler+0x58>
  6434. huart->ErrorCode |= HAL_UART_ERROR_FE;
  6435. 80071cc: 6be3 ldr r3, [r4, #60] ; 0x3c
  6436. 80071ce: f043 0304 orr.w r3, r3, #4
  6437. 80071d2: 63e3 str r3, [r4, #60] ; 0x3c
  6438. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6439. 80071d4: 0716 lsls r6, r2, #28
  6440. 80071d6: d504 bpl.n 80071e2 <HAL_UART_IRQHandler+0x66>
  6441. 80071d8: b11d cbz r5, 80071e2 <HAL_UART_IRQHandler+0x66>
  6442. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  6443. 80071da: 6be3 ldr r3, [r4, #60] ; 0x3c
  6444. 80071dc: f043 0308 orr.w r3, r3, #8
  6445. 80071e0: 63e3 str r3, [r4, #60] ; 0x3c
  6446. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  6447. 80071e2: 6be3 ldr r3, [r4, #60] ; 0x3c
  6448. 80071e4: 2b00 cmp r3, #0
  6449. 80071e6: d066 beq.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6450. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6451. 80071e8: 0695 lsls r5, r2, #26
  6452. 80071ea: d504 bpl.n 80071f6 <HAL_UART_IRQHandler+0x7a>
  6453. 80071ec: 0688 lsls r0, r1, #26
  6454. 80071ee: d502 bpl.n 80071f6 <HAL_UART_IRQHandler+0x7a>
  6455. UART_Receive_IT(huart);
  6456. 80071f0: 4620 mov r0, r4
  6457. 80071f2: f7ff ff56 bl 80070a2 <UART_Receive_IT>
  6458. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6459. 80071f6: 6823 ldr r3, [r4, #0]
  6460. UART_EndRxTransfer(huart);
  6461. 80071f8: 4620 mov r0, r4
  6462. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6463. 80071fa: 695d ldr r5, [r3, #20]
  6464. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  6465. 80071fc: 6be2 ldr r2, [r4, #60] ; 0x3c
  6466. 80071fe: 0711 lsls r1, r2, #28
  6467. 8007200: d402 bmi.n 8007208 <HAL_UART_IRQHandler+0x8c>
  6468. 8007202: f015 0540 ands.w r5, r5, #64 ; 0x40
  6469. 8007206: d01a beq.n 800723e <HAL_UART_IRQHandler+0xc2>
  6470. UART_EndRxTransfer(huart);
  6471. 8007208: f7ff fd32 bl 8006c70 <UART_EndRxTransfer>
  6472. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  6473. 800720c: 6823 ldr r3, [r4, #0]
  6474. 800720e: 695a ldr r2, [r3, #20]
  6475. 8007210: 0652 lsls r2, r2, #25
  6476. 8007212: d510 bpl.n 8007236 <HAL_UART_IRQHandler+0xba>
  6477. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6478. 8007214: 695a ldr r2, [r3, #20]
  6479. if(huart->hdmarx != NULL)
  6480. 8007216: 6b60 ldr r0, [r4, #52] ; 0x34
  6481. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6482. 8007218: f022 0240 bic.w r2, r2, #64 ; 0x40
  6483. 800721c: 615a str r2, [r3, #20]
  6484. if(huart->hdmarx != NULL)
  6485. 800721e: b150 cbz r0, 8007236 <HAL_UART_IRQHandler+0xba>
  6486. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  6487. 8007220: 4b25 ldr r3, [pc, #148] ; (80072b8 <HAL_UART_IRQHandler+0x13c>)
  6488. 8007222: 6343 str r3, [r0, #52] ; 0x34
  6489. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  6490. 8007224: f7fe fcf4 bl 8005c10 <HAL_DMA_Abort_IT>
  6491. 8007228: 2800 cmp r0, #0
  6492. 800722a: d044 beq.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6493. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6494. 800722c: 6b60 ldr r0, [r4, #52] ; 0x34
  6495. }
  6496. 800722e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6497. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6498. 8007232: 6b43 ldr r3, [r0, #52] ; 0x34
  6499. 8007234: 4718 bx r3
  6500. HAL_UART_ErrorCallback(huart);
  6501. 8007236: 4620 mov r0, r4
  6502. 8007238: f7ff ff77 bl 800712a <HAL_UART_ErrorCallback>
  6503. 800723c: bd70 pop {r4, r5, r6, pc}
  6504. HAL_UART_ErrorCallback(huart);
  6505. 800723e: f7ff ff74 bl 800712a <HAL_UART_ErrorCallback>
  6506. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6507. 8007242: 63e5 str r5, [r4, #60] ; 0x3c
  6508. 8007244: bd70 pop {r4, r5, r6, pc}
  6509. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  6510. 8007246: 0616 lsls r6, r2, #24
  6511. 8007248: d527 bpl.n 800729a <HAL_UART_IRQHandler+0x11e>
  6512. 800724a: 060d lsls r5, r1, #24
  6513. 800724c: d525 bpl.n 800729a <HAL_UART_IRQHandler+0x11e>
  6514. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  6515. 800724e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  6516. 8007252: 2a21 cmp r2, #33 ; 0x21
  6517. 8007254: d12f bne.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6518. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  6519. 8007256: 68a2 ldr r2, [r4, #8]
  6520. 8007258: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  6521. 800725c: 6a22 ldr r2, [r4, #32]
  6522. 800725e: d117 bne.n 8007290 <HAL_UART_IRQHandler+0x114>
  6523. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  6524. 8007260: 8811 ldrh r1, [r2, #0]
  6525. 8007262: f3c1 0108 ubfx r1, r1, #0, #9
  6526. 8007266: 6059 str r1, [r3, #4]
  6527. if(huart->Init.Parity == UART_PARITY_NONE)
  6528. 8007268: 6921 ldr r1, [r4, #16]
  6529. 800726a: b979 cbnz r1, 800728c <HAL_UART_IRQHandler+0x110>
  6530. huart->pTxBuffPtr += 2U;
  6531. 800726c: 3202 adds r2, #2
  6532. huart->pTxBuffPtr += 1U;
  6533. 800726e: 6222 str r2, [r4, #32]
  6534. if(--huart->TxXferCount == 0U)
  6535. 8007270: 8ce2 ldrh r2, [r4, #38] ; 0x26
  6536. 8007272: 3a01 subs r2, #1
  6537. 8007274: b292 uxth r2, r2
  6538. 8007276: 84e2 strh r2, [r4, #38] ; 0x26
  6539. 8007278: b9ea cbnz r2, 80072b6 <HAL_UART_IRQHandler+0x13a>
  6540. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  6541. 800727a: 68da ldr r2, [r3, #12]
  6542. 800727c: f022 0280 bic.w r2, r2, #128 ; 0x80
  6543. 8007280: 60da str r2, [r3, #12]
  6544. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  6545. 8007282: 68da ldr r2, [r3, #12]
  6546. 8007284: f042 0240 orr.w r2, r2, #64 ; 0x40
  6547. 8007288: 60da str r2, [r3, #12]
  6548. 800728a: bd70 pop {r4, r5, r6, pc}
  6549. huart->pTxBuffPtr += 1U;
  6550. 800728c: 3201 adds r2, #1
  6551. 800728e: e7ee b.n 800726e <HAL_UART_IRQHandler+0xf2>
  6552. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  6553. 8007290: 1c51 adds r1, r2, #1
  6554. 8007292: 6221 str r1, [r4, #32]
  6555. 8007294: 7812 ldrb r2, [r2, #0]
  6556. 8007296: 605a str r2, [r3, #4]
  6557. 8007298: e7ea b.n 8007270 <HAL_UART_IRQHandler+0xf4>
  6558. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  6559. 800729a: 0650 lsls r0, r2, #25
  6560. 800729c: d50b bpl.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6561. 800729e: 064a lsls r2, r1, #25
  6562. 80072a0: d509 bpl.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6563. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6564. 80072a2: 68da ldr r2, [r3, #12]
  6565. HAL_UART_TxCpltCallback(huart);
  6566. 80072a4: 4620 mov r0, r4
  6567. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6568. 80072a6: f022 0240 bic.w r2, r2, #64 ; 0x40
  6569. 80072aa: 60da str r2, [r3, #12]
  6570. huart->gState = HAL_UART_STATE_READY;
  6571. 80072ac: 2320 movs r3, #32
  6572. 80072ae: f884 3039 strb.w r3, [r4, #57] ; 0x39
  6573. HAL_UART_TxCpltCallback(huart);
  6574. 80072b2: f7ff febd bl 8007030 <HAL_UART_TxCpltCallback>
  6575. 80072b6: bd70 pop {r4, r5, r6, pc}
  6576. 80072b8: 080072bd .word 0x080072bd
  6577. 080072bc <UART_DMAAbortOnError>:
  6578. {
  6579. 80072bc: b508 push {r3, lr}
  6580. huart->RxXferCount = 0x00U;
  6581. 80072be: 2300 movs r3, #0
  6582. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6583. 80072c0: 6a40 ldr r0, [r0, #36] ; 0x24
  6584. huart->RxXferCount = 0x00U;
  6585. 80072c2: 85c3 strh r3, [r0, #46] ; 0x2e
  6586. huart->TxXferCount = 0x00U;
  6587. 80072c4: 84c3 strh r3, [r0, #38] ; 0x26
  6588. HAL_UART_ErrorCallback(huart);
  6589. 80072c6: f7ff ff30 bl 800712a <HAL_UART_ErrorCallback>
  6590. 80072ca: bd08 pop {r3, pc}
  6591. 080072cc <SubmitDAC>:
  6592. *
  6593. * Created on: 2019. 7. 30.
  6594. * Author: parkyj
  6595. */
  6596. #include "ad5318.h"
  6597. void SubmitDAC(uint16_t ShiftTarget) {
  6598. 80072cc: b570 push {r4, r5, r6, lr}
  6599. char i; /* serial counter */
  6600. // printf("ShiftTarget : %x \r\n",ShiftTarget);
  6601. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6602. 80072ce: 2200 movs r2, #0
  6603. void SubmitDAC(uint16_t ShiftTarget) {
  6604. 80072d0: 4605 mov r5, r0
  6605. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6606. 80072d2: 2104 movs r1, #4
  6607. 80072d4: 4824 ldr r0, [pc, #144] ; (8007368 <SubmitDAC+0x9c>)
  6608. 80072d6: f7fe fffd bl 80062d4 <HAL_GPIO_WritePin>
  6609. 80072da: 2410 movs r4, #16
  6610. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6611. HAL_GPIO_WritePin(DA_SCLK_GPIO_Port, DA_SCLK_Pin, GPIO_PIN_SET); /* rise clk line again */
  6612. 80072dc: 4e22 ldr r6, [pc, #136] ; (8007368 <SubmitDAC+0x9c>)
  6613. 80072de: 2201 movs r2, #1
  6614. 80072e0: 2108 movs r1, #8
  6615. 80072e2: 4630 mov r0, r6
  6616. 80072e4: f7fe fff6 bl 80062d4 <HAL_GPIO_WritePin>
  6617. if (ShiftTarget & 0x8000) HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_SET);
  6618. 80072e8: 042b lsls r3, r5, #16
  6619. 80072ea: bf4c ite mi
  6620. 80072ec: 2201 movmi r2, #1
  6621. else HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_RESET); /* set data bit */
  6622. 80072ee: 2200 movpl r2, #0
  6623. 80072f0: 2110 movs r1, #16
  6624. 80072f2: 4630 mov r0, r6
  6625. 80072f4: f7fe ffee bl 80062d4 <HAL_GPIO_WritePin>
  6626. 80072f8: 3c01 subs r4, #1
  6627. HAL_GPIO_WritePin(DA_SCLK_GPIO_Port, DA_SCLK_Pin, GPIO_PIN_RESET); /* lower clock line */
  6628. 80072fa: 2200 movs r2, #0
  6629. 80072fc: 2108 movs r1, #8
  6630. 80072fe: 4630 mov r0, r6
  6631. 8007300: f7fe ffe8 bl 80062d4 <HAL_GPIO_WritePin>
  6632. ShiftTarget <<= 1;
  6633. 8007304: 006d lsls r5, r5, #1
  6634. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6635. 8007306: f014 04ff ands.w r4, r4, #255 ; 0xff
  6636. ShiftTarget <<= 1;
  6637. 800730a: b2ad uxth r5, r5
  6638. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6639. 800730c: d1e7 bne.n 80072de <SubmitDAC+0x12>
  6640. }
  6641. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_SET);
  6642. 800730e: 2201 movs r2, #1
  6643. 8007310: f44f 4100 mov.w r1, #32768 ; 0x8000
  6644. 8007314: 4815 ldr r0, [pc, #84] ; (800736c <SubmitDAC+0xa0>)
  6645. 8007316: f7fe ffdd bl 80062d4 <HAL_GPIO_WritePin>
  6646. Pol_Delay_us(10);
  6647. 800731a: 200a movs r0, #10
  6648. 800731c: f000 fd38 bl 8007d90 <Pol_Delay_us>
  6649. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6650. 8007320: 4622 mov r2, r4
  6651. 8007322: f44f 4100 mov.w r1, #32768 ; 0x8000
  6652. 8007326: 4811 ldr r0, [pc, #68] ; (800736c <SubmitDAC+0xa0>)
  6653. 8007328: f7fe ffd4 bl 80062d4 <HAL_GPIO_WritePin>
  6654. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_SET);
  6655. 800732c: 2201 movs r2, #1
  6656. 800732e: 2104 movs r1, #4
  6657. 8007330: 480d ldr r0, [pc, #52] ; (8007368 <SubmitDAC+0x9c>)
  6658. 8007332: f7fe ffcf bl 80062d4 <HAL_GPIO_WritePin>
  6659. HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_RESET);
  6660. 8007336: 4622 mov r2, r4
  6661. 8007338: 2110 movs r1, #16
  6662. 800733a: 480b ldr r0, [pc, #44] ; (8007368 <SubmitDAC+0x9c>)
  6663. 800733c: f7fe ffca bl 80062d4 <HAL_GPIO_WritePin>
  6664. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_SET);
  6665. 8007340: 2201 movs r2, #1
  6666. 8007342: f44f 4100 mov.w r1, #32768 ; 0x8000
  6667. 8007346: 4809 ldr r0, [pc, #36] ; (800736c <SubmitDAC+0xa0>)
  6668. 8007348: f7fe ffc4 bl 80062d4 <HAL_GPIO_WritePin>
  6669. /* rise DAC SYNC line again */
  6670. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6671. 800734c: 4622 mov r2, r4
  6672. 800734e: 2104 movs r1, #4
  6673. 8007350: 4805 ldr r0, [pc, #20] ; (8007368 <SubmitDAC+0x9c>)
  6674. 8007352: f7fe ffbf bl 80062d4 <HAL_GPIO_WritePin>
  6675. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6676. 8007356: 4622 mov r2, r4
  6677. }
  6678. 8007358: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6679. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6680. 800735c: f44f 4100 mov.w r1, #32768 ; 0x8000
  6681. 8007360: 4802 ldr r0, [pc, #8] ; (800736c <SubmitDAC+0xa0>)
  6682. 8007362: f7fe bfb7 b.w 80062d4 <HAL_GPIO_WritePin>
  6683. 8007366: bf00 nop
  6684. 8007368: 40012000 .word 0x40012000
  6685. 800736c: 40011400 .word 0x40011400
  6686. 08007370 <BDA4601_atten_ctrl>:
  6687. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,0);
  6688. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,0);
  6689. }
  6690. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6691. 8007370: b084 sub sp, #16
  6692. 8007372: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6693. 8007376: ac0a add r4, sp, #40 ; 0x28
  6694. 8007378: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6695. 800737c: 9e0e ldr r6, [sp, #56] ; 0x38
  6696. 800737e: f8bd 703c ldrh.w r7, [sp, #60] ; 0x3c
  6697. printf("BDA4601_atten_ctrl : %x \r\n",data);
  6698. #endif /* DEBUG_PRINT */
  6699. #endif /* DEBUG_PRINT */
  6700. data = 4 * data;
  6701. temp = (uint8_t)data;
  6702. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6703. 8007382: 2200 movs r2, #0
  6704. 8007384: 4639 mov r1, r7
  6705. 8007386: 4681 mov r9, r0
  6706. 8007388: 4630 mov r0, r6
  6707. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6708. 800738a: f89d 5040 ldrb.w r5, [sp, #64] ; 0x40
  6709. 800738e: f8bd a02c ldrh.w sl, [sp, #44] ; 0x2c
  6710. 8007392: f8dd 8030 ldr.w r8, [sp, #48] ; 0x30
  6711. 8007396: f8bd b034 ldrh.w fp, [sp, #52] ; 0x34
  6712. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6713. 800739a: f7fe ff9b bl 80062d4 <HAL_GPIO_WritePin>
  6714. HAL_Delay(1);
  6715. 800739e: 2001 movs r0, #1
  6716. 80073a0: f7fe f8a4 bl 80054ec <HAL_Delay>
  6717. 80073a4: 2408 movs r4, #8
  6718. data = 4 * data;
  6719. 80073a6: 00ad lsls r5, r5, #2
  6720. 80073a8: b2ed uxtb r5, r5
  6721. for(i = 0; i < 8; i++){
  6722. if((uint8_t)temp & 0x01){
  6723. 80073aa: f015 0201 ands.w r2, r5, #1
  6724. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_SET);//DATA
  6725. 80073ae: bf18 it ne
  6726. 80073b0: 2201 movne r2, #1
  6727. }
  6728. else{
  6729. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_RESET);//DATA
  6730. 80073b2: 4659 mov r1, fp
  6731. 80073b4: 4640 mov r0, r8
  6732. 80073b6: f7fe ff8d bl 80062d4 <HAL_GPIO_WritePin>
  6733. }
  6734. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6735. 80073ba: 2201 movs r2, #1
  6736. 80073bc: 4651 mov r1, sl
  6737. 80073be: 4648 mov r0, r9
  6738. 80073c0: f7fe ff88 bl 80062d4 <HAL_GPIO_WritePin>
  6739. HAL_Delay(1);
  6740. 80073c4: 2001 movs r0, #1
  6741. 80073c6: f7fe f891 bl 80054ec <HAL_Delay>
  6742. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6743. 80073ca: 2200 movs r2, #0
  6744. 80073cc: 4651 mov r1, sl
  6745. 80073ce: 4648 mov r0, r9
  6746. 80073d0: f7fe ff80 bl 80062d4 <HAL_GPIO_WritePin>
  6747. 80073d4: 3c01 subs r4, #1
  6748. HAL_Delay(1);
  6749. 80073d6: 2001 movs r0, #1
  6750. 80073d8: f7fe f888 bl 80054ec <HAL_Delay>
  6751. for(i = 0; i < 8; i++){
  6752. 80073dc: f014 04ff ands.w r4, r4, #255 ; 0xff
  6753. temp >>= 1;
  6754. 80073e0: ea4f 0555 mov.w r5, r5, lsr #1
  6755. for(i = 0; i < 8; i++){
  6756. 80073e4: d1e1 bne.n 80073aa <BDA4601_atten_ctrl+0x3a>
  6757. }
  6758. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6759. 80073e6: 4622 mov r2, r4
  6760. 80073e8: 4651 mov r1, sl
  6761. 80073ea: 4648 mov r0, r9
  6762. 80073ec: f7fe ff72 bl 80062d4 <HAL_GPIO_WritePin>
  6763. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6764. 80073f0: 4622 mov r2, r4
  6765. 80073f2: f44f 4100 mov.w r1, #32768 ; 0x8000
  6766. 80073f6: 4640 mov r0, r8
  6767. 80073f8: f7fe ff6c bl 80062d4 <HAL_GPIO_WritePin>
  6768. HAL_Delay(5);
  6769. 80073fc: 2005 movs r0, #5
  6770. 80073fe: f7fe f875 bl 80054ec <HAL_Delay>
  6771. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_SET);//LE
  6772. 8007402: 4639 mov r1, r7
  6773. 8007404: 2201 movs r2, #1
  6774. 8007406: 4630 mov r0, r6
  6775. 8007408: f7fe ff64 bl 80062d4 <HAL_GPIO_WritePin>
  6776. HAL_Delay(1);
  6777. 800740c: 2001 movs r0, #1
  6778. 800740e: f7fe f86d bl 80054ec <HAL_Delay>
  6779. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6780. 8007412: 4622 mov r2, r4
  6781. 8007414: 4639 mov r1, r7
  6782. 8007416: 4630 mov r0, r6
  6783. }
  6784. 8007418: e8bd 4ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6785. 800741c: b004 add sp, #16
  6786. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6787. 800741e: f7fe bf59 b.w 80062d4 <HAL_GPIO_WritePin>
  6788. 08007422 <STH30_CreateCrc>:
  6789. }
  6790. return(crc16);
  6791. }
  6792. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  6793. {
  6794. 8007422: b510 push {r4, lr}
  6795. uint8_t bit; // bit mask
  6796. uint8_t crc = 0xFF; // calculated checksum
  6797. 8007424: 23ff movs r3, #255 ; 0xff
  6798. uint8_t byteCtr; // byte counter
  6799. // calculates 8-Bit checksum with given polynomial
  6800. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6801. 8007426: 4604 mov r4, r0
  6802. 8007428: 1a22 subs r2, r4, r0
  6803. 800742a: b2d2 uxtb r2, r2
  6804. 800742c: 4291 cmp r1, r2
  6805. 800742e: d801 bhi.n 8007434 <STH30_CreateCrc+0x12>
  6806. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6807. else crc = (crc << 1);
  6808. }
  6809. }
  6810. return crc;
  6811. }
  6812. 8007430: 4618 mov r0, r3
  6813. 8007432: bd10 pop {r4, pc}
  6814. crc ^= (data[byteCtr]);
  6815. 8007434: f814 2b01 ldrb.w r2, [r4], #1
  6816. 8007438: 4053 eors r3, r2
  6817. 800743a: 2208 movs r2, #8
  6818. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6819. 800743c: f013 0f80 tst.w r3, #128 ; 0x80
  6820. 8007440: f102 32ff add.w r2, r2, #4294967295
  6821. 8007444: ea4f 0343 mov.w r3, r3, lsl #1
  6822. 8007448: bf18 it ne
  6823. 800744a: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6824. for(bit = 8; bit > 0; --bit)
  6825. 800744e: f012 02ff ands.w r2, r2, #255 ; 0xff
  6826. else crc = (crc << 1);
  6827. 8007452: b2db uxtb r3, r3
  6828. for(bit = 8; bit > 0; --bit)
  6829. 8007454: d1f2 bne.n 800743c <STH30_CreateCrc+0x1a>
  6830. 8007456: e7e7 b.n 8007428 <STH30_CreateCrc+0x6>
  6831. 08007458 <STH30_CheckCrc>:
  6832. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  6833. {
  6834. 8007458: b530 push {r4, r5, lr}
  6835. uint8_t bit; // bit mask
  6836. uint8_t crc = 0xFF; // calculated checksum
  6837. 800745a: 23ff movs r3, #255 ; 0xff
  6838. uint8_t byteCtr; // byte counter
  6839. // calculates 8-Bit checksum with given polynomial
  6840. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6841. 800745c: 4605 mov r5, r0
  6842. 800745e: 1a2c subs r4, r5, r0
  6843. 8007460: b2e4 uxtb r4, r4
  6844. 8007462: 42a1 cmp r1, r4
  6845. 8007464: d803 bhi.n 800746e <STH30_CheckCrc+0x16>
  6846. else crc = (crc << 1);
  6847. }
  6848. }
  6849. if(crc != checksum) return CHECKSUM_ERROR;
  6850. else return NO_ERROR;
  6851. }
  6852. 8007466: 1a9b subs r3, r3, r2
  6853. 8007468: 4258 negs r0, r3
  6854. 800746a: 4158 adcs r0, r3
  6855. 800746c: bd30 pop {r4, r5, pc}
  6856. crc ^= (data[byteCtr]);
  6857. 800746e: f815 4b01 ldrb.w r4, [r5], #1
  6858. 8007472: 4063 eors r3, r4
  6859. 8007474: 2408 movs r4, #8
  6860. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6861. 8007476: f013 0f80 tst.w r3, #128 ; 0x80
  6862. 800747a: f104 34ff add.w r4, r4, #4294967295
  6863. 800747e: ea4f 0343 mov.w r3, r3, lsl #1
  6864. 8007482: bf18 it ne
  6865. 8007484: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6866. for(bit = 8; bit > 0; --bit)
  6867. 8007488: f014 04ff ands.w r4, r4, #255 ; 0xff
  6868. else crc = (crc << 1);
  6869. 800748c: b2db uxtb r3, r3
  6870. for(bit = 8; bit > 0; --bit)
  6871. 800748e: d1f2 bne.n 8007476 <STH30_CheckCrc+0x1e>
  6872. 8007490: e7e5 b.n 800745e <STH30_CheckCrc+0x6>
  6873. 08007492 <Bit_Compare>:
  6874. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  6875. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  6876. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6877. }
  6878. #endif // PYJ.2019.07.26_END --
  6879. void Bit_Compare(PE43711_st ATT,uint8_t data,uint8_t Shift_Index){
  6880. 8007492: b084 sub sp, #16
  6881. 8007494: e88d 000f stmia.w sp, {r0, r1, r2, r3}
  6882. 8007498: f89d 2018 ldrb.w r2, [sp, #24]
  6883. 800749c: f89d 301c ldrb.w r3, [sp, #28]
  6884. 80074a0: 9802 ldr r0, [sp, #8]
  6885. if(data & (0x01 << Shift_Index)){
  6886. 80074a2: 411a asrs r2, r3
  6887. 80074a4: f012 0201 ands.w r2, r2, #1
  6888. 80074a8: f8bd 100c ldrh.w r1, [sp, #12]
  6889. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_SET);//DATA
  6890. 80074ac: bf18 it ne
  6891. 80074ae: 2201 movne r2, #1
  6892. }
  6893. else{
  6894. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6895. }
  6896. }
  6897. 80074b0: b004 add sp, #16
  6898. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6899. 80074b2: f7fe bf0f b.w 80062d4 <HAL_GPIO_WritePin>
  6900. ...
  6901. 080074b8 <PE43711_ALL_atten_ctrl>:
  6902. void PE43711_ALL_atten_ctrl(ALL_PE43711_st ATT){
  6903. 80074b8: b084 sub sp, #16
  6904. 80074ba: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6905. 80074be: b085 sub sp, #20
  6906. 80074c0: ac0e add r4, sp, #56 ; 0x38
  6907. 80074c2: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6908. 80074c6: 9d12 ldr r5, [sp, #72] ; 0x48
  6909. 80074c8: f8bd 604c ldrh.w r6, [sp, #76] ; 0x4c
  6910. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6911. 80074cc: 2200 movs r2, #0
  6912. 80074ce: 4631 mov r1, r6
  6913. 80074d0: 4680 mov r8, r0
  6914. 80074d2: 4628 mov r0, r5
  6915. 80074d4: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  6916. 80074d8: f7fe fefc bl 80062d4 <HAL_GPIO_WritePin>
  6917. Pol_Delay_us(10);
  6918. 80074dc: 200a movs r0, #10
  6919. 80074de: f000 fc57 bl 8007d90 <Pol_Delay_us>
  6920. 80074e2: 2700 movs r7, #0
  6921. // printf("why not? \r\n");
  6922. for(uint8_t i = 0; i < 8; i++){
  6923. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6924. 80074e4: f10d 0b48 add.w fp, sp, #72 ; 0x48
  6925. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6926. 80074e8: f10d 0a64 add.w sl, sp, #100 ; 0x64
  6927. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6928. 80074ec: f89d 3050 ldrb.w r3, [sp, #80] ; 0x50
  6929. 80074f0: b2fc uxtb r4, r7
  6930. 80074f2: 9302 str r3, [sp, #8]
  6931. 80074f4: 9512 str r5, [sp, #72] ; 0x48
  6932. 80074f6: f8ad 604c strh.w r6, [sp, #76] ; 0x4c
  6933. 80074fa: 9403 str r4, [sp, #12]
  6934. 80074fc: e89b 0003 ldmia.w fp, {r0, r1}
  6935. 8007500: e88d 0003 stmia.w sp, {r0, r1}
  6936. 8007504: f8cd 8038 str.w r8, [sp, #56] ; 0x38
  6937. 8007508: f8ad 903c strh.w r9, [sp, #60] ; 0x3c
  6938. 800750c: ab0e add r3, sp, #56 ; 0x38
  6939. 800750e: cb0f ldmia r3, {r0, r1, r2, r3}
  6940. 8007510: f7ff ffbf bl 8007492 <Bit_Compare>
  6941. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6942. 8007514: f89d 306c ldrb.w r3, [sp, #108] ; 0x6c
  6943. 8007518: 9403 str r4, [sp, #12]
  6944. 800751a: 9302 str r3, [sp, #8]
  6945. 800751c: e89a 0003 ldmia.w sl, {r0, r1}
  6946. 8007520: e88d 0003 stmia.w sp, {r0, r1}
  6947. 8007524: ab15 add r3, sp, #84 ; 0x54
  6948. 8007526: cb0f ldmia r3, {r0, r1, r2, r3}
  6949. 8007528: f7ff ffb3 bl 8007492 <Bit_Compare>
  6950. Bit_Compare(ATT.ATT2,ATT.data2,i);
  6951. 800752c: f89d 3088 ldrb.w r3, [sp, #136] ; 0x88
  6952. 8007530: 9403 str r4, [sp, #12]
  6953. 8007532: 9302 str r3, [sp, #8]
  6954. 8007534: ab20 add r3, sp, #128 ; 0x80
  6955. 8007536: e893 0003 ldmia.w r3, {r0, r1}
  6956. 800753a: e88d 0003 stmia.w sp, {r0, r1}
  6957. 800753e: ab1c add r3, sp, #112 ; 0x70
  6958. 8007540: cb0f ldmia r3, {r0, r1, r2, r3}
  6959. 8007542: f7ff ffa6 bl 8007492 <Bit_Compare>
  6960. Bit_Compare(ATT.ATT3,ATT.data3,i);
  6961. 8007546: f89d 30a4 ldrb.w r3, [sp, #164] ; 0xa4
  6962. 800754a: 9403 str r4, [sp, #12]
  6963. 800754c: 9302 str r3, [sp, #8]
  6964. 800754e: ab27 add r3, sp, #156 ; 0x9c
  6965. 8007550: e893 0003 ldmia.w r3, {r0, r1}
  6966. 8007554: e88d 0003 stmia.w sp, {r0, r1}
  6967. 8007558: ab23 add r3, sp, #140 ; 0x8c
  6968. 800755a: cb0f ldmia r3, {r0, r1, r2, r3}
  6969. 800755c: f7ff ff99 bl 8007492 <Bit_Compare>
  6970. Bit_Compare(ATT.ATT4,ATT.data4,i);
  6971. 8007560: f89d 30c0 ldrb.w r3, [sp, #192] ; 0xc0
  6972. 8007564: 9403 str r4, [sp, #12]
  6973. 8007566: 9302 str r3, [sp, #8]
  6974. 8007568: ab2e add r3, sp, #184 ; 0xb8
  6975. 800756a: e893 0003 ldmia.w r3, {r0, r1}
  6976. 800756e: e88d 0003 stmia.w sp, {r0, r1}
  6977. 8007572: ab2a add r3, sp, #168 ; 0xa8
  6978. 8007574: cb0f ldmia r3, {r0, r1, r2, r3}
  6979. 8007576: f7ff ff8c bl 8007492 <Bit_Compare>
  6980. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6981. 800757a: 2201 movs r2, #1
  6982. 800757c: 4649 mov r1, r9
  6983. 800757e: 4640 mov r0, r8
  6984. 8007580: f7fe fea8 bl 80062d4 <HAL_GPIO_WritePin>
  6985. Pol_Delay_us(10);
  6986. 8007584: 200a movs r0, #10
  6987. 8007586: f000 fc03 bl 8007d90 <Pol_Delay_us>
  6988. 800758a: 3701 adds r7, #1
  6989. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6990. 800758c: 2200 movs r2, #0
  6991. 800758e: 4649 mov r1, r9
  6992. 8007590: 4640 mov r0, r8
  6993. 8007592: f7fe fe9f bl 80062d4 <HAL_GPIO_WritePin>
  6994. for(uint8_t i = 0; i < 8; i++){
  6995. 8007596: 2f08 cmp r7, #8
  6996. 8007598: d1a8 bne.n 80074ec <PE43711_ALL_atten_ctrl+0x34>
  6997. }
  6998. HAL_GPIO_WritePin(GPIOB,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6999. 800759a: 2200 movs r2, #0
  7000. 800759c: f44f 4100 mov.w r1, #32768 ; 0x8000
  7001. 80075a0: 4809 ldr r0, [pc, #36] ; (80075c8 <PE43711_ALL_atten_ctrl+0x110>)
  7002. 80075a2: f7fe fe97 bl 80062d4 <HAL_GPIO_WritePin>
  7003. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_SET);//LE
  7004. 80075a6: 4631 mov r1, r6
  7005. 80075a8: 2201 movs r2, #1
  7006. 80075aa: 4628 mov r0, r5
  7007. 80075ac: f7fe fe92 bl 80062d4 <HAL_GPIO_WritePin>
  7008. Pol_Delay_us(10);
  7009. 80075b0: 200a movs r0, #10
  7010. 80075b2: f000 fbed bl 8007d90 <Pol_Delay_us>
  7011. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  7012. 80075b6: 2200 movs r2, #0
  7013. 80075b8: 4631 mov r1, r6
  7014. 80075ba: 4628 mov r0, r5
  7015. }
  7016. 80075bc: b005 add sp, #20
  7017. 80075be: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7018. 80075c2: b004 add sp, #16
  7019. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  7020. 80075c4: f7fe be86 b.w 80062d4 <HAL_GPIO_WritePin>
  7021. 80075c8: 40010c00 .word 0x40010c00
  7022. 080075cc <PE43711_PinInit>:
  7023. void PE43711_PinInit(void){
  7024. 80075cc: b5f0 push {r4, r5, r6, r7, lr}
  7025. ALL_ATT_3_5G.ATT0 = ATT_3_5G_DL;
  7026. 80075ce: 4c21 ldr r4, [pc, #132] ; (8007654 <PE43711_PinInit+0x88>)
  7027. 80075d0: 4e21 ldr r6, [pc, #132] ; (8007658 <PE43711_PinInit+0x8c>)
  7028. 80075d2: 4625 mov r5, r4
  7029. 80075d4: ce0f ldmia r6!, {r0, r1, r2, r3}
  7030. 80075d6: c50f stmia r5!, {r0, r1, r2, r3}
  7031. 80075d8: e896 0003 ldmia.w r6, {r0, r1}
  7032. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  7033. 80075dc: 4f1f ldr r7, [pc, #124] ; (800765c <PE43711_PinInit+0x90>)
  7034. 80075de: f104 061c add.w r6, r4, #28
  7035. ALL_ATT_3_5G.ATT0 = ATT_3_5G_DL;
  7036. 80075e2: e885 0003 stmia.w r5, {r0, r1}
  7037. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  7038. 80075e6: cf0f ldmia r7!, {r0, r1, r2, r3}
  7039. 80075e8: c60f stmia r6!, {r0, r1, r2, r3}
  7040. 80075ea: e897 0003 ldmia.w r7, {r0, r1}
  7041. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  7042. 80075ee: 4f1c ldr r7, [pc, #112] ; (8007660 <PE43711_PinInit+0x94>)
  7043. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  7044. 80075f0: e886 0003 stmia.w r6, {r0, r1}
  7045. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  7046. 80075f4: cf0f ldmia r7!, {r0, r1, r2, r3}
  7047. 80075f6: f104 0638 add.w r6, r4, #56 ; 0x38
  7048. 80075fa: c60f stmia r6!, {r0, r1, r2, r3}
  7049. 80075fc: e897 0003 ldmia.w r7, {r0, r1}
  7050. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  7051. 8007600: 4f18 ldr r7, [pc, #96] ; (8007664 <PE43711_PinInit+0x98>)
  7052. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  7053. 8007602: e886 0003 stmia.w r6, {r0, r1}
  7054. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  7055. 8007606: cf0f ldmia r7!, {r0, r1, r2, r3}
  7056. 8007608: f104 0654 add.w r6, r4, #84 ; 0x54
  7057. 800760c: c60f stmia r6!, {r0, r1, r2, r3}
  7058. 800760e: e897 0003 ldmia.w r7, {r0, r1}
  7059. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  7060. 8007612: 4f15 ldr r7, [pc, #84] ; (8007668 <PE43711_PinInit+0x9c>)
  7061. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  7062. 8007614: e886 0003 stmia.w r6, {r0, r1}
  7063. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  7064. 8007618: cf0f ldmia r7!, {r0, r1, r2, r3}
  7065. 800761a: f104 0670 add.w r6, r4, #112 ; 0x70
  7066. 800761e: c60f stmia r6!, {r0, r1, r2, r3}
  7067. 8007620: e897 0003 ldmia.w r7, {r0, r1}
  7068. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  7069. 8007624: 2300 movs r3, #0
  7070. void PE43711_PinInit(void){
  7071. 8007626: b0a1 sub sp, #132 ; 0x84
  7072. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  7073. 8007628: e886 0003 stmia.w r6, {r0, r1}
  7074. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  7075. 800762c: 227c movs r2, #124 ; 0x7c
  7076. 800762e: 4629 mov r1, r5
  7077. 8007630: 4668 mov r0, sp
  7078. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  7079. 8007632: 7623 strb r3, [r4, #24]
  7080. ALL_ATT_3_5G.data1 = ATTEN_3_5G_Initial_Val;
  7081. 8007634: f884 3034 strb.w r3, [r4, #52] ; 0x34
  7082. ALL_ATT_3_5G.data2 = ATTEN_3_5G_Initial_Val;
  7083. 8007638: f884 3050 strb.w r3, [r4, #80] ; 0x50
  7084. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  7085. 800763c: f884 306c strb.w r3, [r4, #108] ; 0x6c
  7086. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  7087. 8007640: f884 3088 strb.w r3, [r4, #136] ; 0x88
  7088. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  7089. 8007644: f001 fffe bl 8009644 <memcpy>
  7090. 8007648: e894 000f ldmia.w r4, {r0, r1, r2, r3}
  7091. 800764c: f7ff ff34 bl 80074b8 <PE43711_ALL_atten_ctrl>
  7092. }
  7093. 8007650: b021 add sp, #132 ; 0x84
  7094. 8007652: bdf0 pop {r4, r5, r6, r7, pc}
  7095. 8007654: 200004e0 .word 0x200004e0
  7096. 8007658: 20000170 .word 0x20000170
  7097. 800765c: 20000188 .word 0x20000188
  7098. 8007660: 20000128 .word 0x20000128
  7099. 8007664: 20000140 .word 0x20000140
  7100. 8007668: 20000158 .word 0x20000158
  7101. 0800766c <N_Divider_Reg_Create>:
  7102. double N_Reg_Value_Calc(double val){
  7103. return val / 1000;
  7104. }
  7105. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  7106. 800766c: b570 push {r4, r5, r6, lr}
  7107. 800766e: 2302 movs r3, #2
  7108. 8007670: 4604 mov r4, r0
  7109. #ifdef DEBUG_PRINT
  7110. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7111. #endif /* DEBUG_PRINT */
  7112. for(i = 2; i < 14; i++){
  7113. if(_FRAC & 0x01)
  7114. ret += shift_bit << i;
  7115. 8007672: 2501 movs r5, #1
  7116. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  7117. 8007674: 2000 movs r0, #0
  7118. if(_FRAC & 0x01)
  7119. 8007676: 07e6 lsls r6, r4, #31
  7120. ret += shift_bit << i;
  7121. 8007678: bf48 it mi
  7122. 800767a: fa05 f603 lslmi.w r6, r5, r3
  7123. 800767e: f103 0301 add.w r3, r3, #1
  7124. 8007682: bf48 it mi
  7125. 8007684: 1980 addmi r0, r0, r6
  7126. for(i = 2; i < 14; i++){
  7127. 8007686: 2b0e cmp r3, #14
  7128. _FRAC = _FRAC >> 1;
  7129. 8007688: ea4f 0454 mov.w r4, r4, lsr #1
  7130. for(i = 2; i < 14; i++){
  7131. 800768c: d1f3 bne.n 8007676 <N_Divider_Reg_Create+0xa>
  7132. #ifdef DEBUG_PRINT
  7133. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7134. #endif /* DEBUG_PRINT */
  7135. for(i = 14; i < 22; i++){
  7136. if(_INT & 0x01)
  7137. ret += shift_bit << i;
  7138. 800768e: 2401 movs r4, #1
  7139. if(_INT & 0x01)
  7140. 8007690: 07cd lsls r5, r1, #31
  7141. ret += shift_bit << i;
  7142. 8007692: bf48 it mi
  7143. 8007694: fa04 f503 lslmi.w r5, r4, r3
  7144. 8007698: f103 0301 add.w r3, r3, #1
  7145. 800769c: bf48 it mi
  7146. 800769e: 1940 addmi r0, r0, r5
  7147. for(i = 14; i < 22; i++){
  7148. 80076a0: 2b16 cmp r3, #22
  7149. _INT = _INT >> 1;
  7150. 80076a2: ea4f 0151 mov.w r1, r1, lsr #1
  7151. for(i = 14; i < 22; i++){
  7152. 80076a6: d1f3 bne.n 8007690 <N_Divider_Reg_Create+0x24>
  7153. }
  7154. #ifdef DEBUG_PRINT
  7155. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7156. #endif /* DEBUG_PRINT */
  7157. if(_FASTLOCK & 0x01)
  7158. 80076a8: 07d3 lsls r3, r2, #31
  7159. ret += shift_bit << i;
  7160. 80076aa: bf48 it mi
  7161. 80076ac: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  7162. #ifdef DEBUG_PRINT
  7163. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7164. #endif /* DEBUG_PRINT */
  7165. return ret;
  7166. }
  7167. 80076b0: bd70 pop {r4, r5, r6, pc}
  7168. 080076b2 <R_Divider_Reg_Create>:
  7169. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  7170. 80076b2: b5f0 push {r4, r5, r6, r7, lr}
  7171. 80076b4: 4606 mov r6, r0
  7172. 80076b6: 2001 movs r0, #1
  7173. 80076b8: 2402 movs r4, #2
  7174. #ifdef DEBUG_PRINT
  7175. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7176. #endif /* DEBUG_PRINT */
  7177. for(i = 2; i < 14; i++){
  7178. if(_MOD & 0x01)
  7179. ret += shift_bit << i;
  7180. 80076ba: 4607 mov r7, r0
  7181. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  7182. 80076bc: f89d 5014 ldrb.w r5, [sp, #20]
  7183. if(_MOD & 0x01)
  7184. 80076c0: f016 0f01 tst.w r6, #1
  7185. ret += shift_bit << i;
  7186. 80076c4: bf18 it ne
  7187. 80076c6: fa07 fe04 lslne.w lr, r7, r4
  7188. 80076ca: f104 0401 add.w r4, r4, #1
  7189. 80076ce: bf18 it ne
  7190. 80076d0: 4470 addne r0, lr
  7191. for(i = 2; i < 14; i++){
  7192. 80076d2: 2c0e cmp r4, #14
  7193. _MOD = _MOD >> 1;
  7194. 80076d4: ea4f 0656 mov.w r6, r6, lsr #1
  7195. for(i = 2; i < 14; i++){
  7196. 80076d8: d1f2 bne.n 80076c0 <R_Divider_Reg_Create+0xe>
  7197. }
  7198. for(i = 14; i < 18; i++){
  7199. if(_RCOUNTER & 0x01)
  7200. ret += shift_bit << i;
  7201. 80076da: 2601 movs r6, #1
  7202. if(_RCOUNTER & 0x01)
  7203. 80076dc: 07cf lsls r7, r1, #31
  7204. ret += shift_bit << i;
  7205. 80076de: bf48 it mi
  7206. 80076e0: fa06 f704 lslmi.w r7, r6, r4
  7207. 80076e4: f104 0401 add.w r4, r4, #1
  7208. 80076e8: bf48 it mi
  7209. 80076ea: 19c0 addmi r0, r0, r7
  7210. for(i = 14; i < 18; i++){
  7211. 80076ec: 2c12 cmp r4, #18
  7212. _RCOUNTER = _RCOUNTER >> 1;
  7213. 80076ee: ea4f 0151 mov.w r1, r1, lsr #1
  7214. for(i = 14; i < 18; i++){
  7215. 80076f2: d1f3 bne.n 80076dc <R_Divider_Reg_Create+0x2a>
  7216. }
  7217. if(_PRESCALER & 0x01)
  7218. 80076f4: 07d7 lsls r7, r2, #31
  7219. ret += shift_bit << i++;
  7220. 80076f6: bf44 itt mi
  7221. 80076f8: f500 2080 addmi.w r0, r0, #262144 ; 0x40000
  7222. 80076fc: 2413 movmi r4, #19
  7223. if(_RESERVED & 0x01)
  7224. 80076fe: 07de lsls r6, r3, #31
  7225. ret += shift_bit << i++;
  7226. 8007700: bf42 ittt mi
  7227. 8007702: 2301 movmi r3, #1
  7228. 8007704: fa03 f404 lslmi.w r4, r3, r4
  7229. 8007708: 1900 addmi r0, r0, r4
  7230. for(i = 19; i < 22; i++){
  7231. if(_MUXOUT & 0x01)
  7232. 800770a: 07ec lsls r4, r5, #31
  7233. ret += shift_bit << i;
  7234. 800770c: bf48 it mi
  7235. 800770e: f500 2000 addmi.w r0, r0, #524288 ; 0x80000
  7236. _MUXOUT = _MUXOUT >> 1;
  7237. }
  7238. if(LOAD_CONTROL & 0x01)
  7239. 8007712: f89d 3018 ldrb.w r3, [sp, #24]
  7240. if(_MUXOUT & 0x01)
  7241. 8007716: 07a9 lsls r1, r5, #30
  7242. ret += shift_bit << i;
  7243. 8007718: bf48 it mi
  7244. 800771a: f500 1080 addmi.w r0, r0, #1048576 ; 0x100000
  7245. if(_MUXOUT & 0x01)
  7246. 800771e: 076a lsls r2, r5, #29
  7247. ret += shift_bit << i;
  7248. 8007720: bf48 it mi
  7249. 8007722: f500 1000 addmi.w r0, r0, #2097152 ; 0x200000
  7250. if(LOAD_CONTROL & 0x01)
  7251. 8007726: 07db lsls r3, r3, #31
  7252. ret += shift_bit << i++;
  7253. 8007728: bf48 it mi
  7254. 800772a: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  7255. return ret;
  7256. }
  7257. 800772e: bdf0 pop {r4, r5, r6, r7, pc}
  7258. 08007730 <ADF4153_Freq_Calc>:
  7259. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7260. 8007730: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7261. 8007734: 4616 mov r6, r2
  7262. adf4153_st temp_adf4153;
  7263. double temp = 0;
  7264. ADF4153_R_N_Reg_st temp_reg;
  7265. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7266. 8007736: f44f 727a mov.w r2, #1000 ; 0x3e8
  7267. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7268. 800773a: f89d b038 ldrb.w fp, [sp, #56] ; 0x38
  7269. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7270. 800773e: 2500 movs r5, #0
  7271. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7272. 8007740: fb02 f20b mul.w r2, r2, fp
  7273. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7274. 8007744: 4682 mov sl, r0
  7275. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7276. 8007746: e9dd 010c ldrd r0, r1, [sp, #48] ; 0x30
  7277. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7278. 800774a: 461f mov r7, r3
  7279. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7280. 800774c: 17d3 asrs r3, r2, #31
  7281. 800774e: f7fd fcfd bl 800514c <__aeabi_uldivmod>
  7282. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7283. 8007752: 9a0f ldr r2, [sp, #60] ; 0x3c
  7284. 8007754: 462b mov r3, r5
  7285. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7286. 8007756: 4680 mov r8, r0
  7287. 8007758: 4689 mov r9, r1
  7288. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7289. 800775a: f7fd fcf7 bl 800514c <__aeabi_uldivmod>
  7290. 800775e: ebc0 1440 rsb r4, r0, r0, lsl #5
  7291. temp_adf4153.N_Value = N_Reg_Value_Calc(((double)(Freq / 1000) / (double)(temp_adf4153.PFD_Value / 1000)));
  7292. 8007762: f44f 727a mov.w r2, #1000 ; 0x3e8
  7293. 8007766: 2300 movs r3, #0
  7294. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7295. 8007768: eb00 0484 add.w r4, r0, r4, lsl #2
  7296. temp_adf4153.N_Value = N_Reg_Value_Calc(((double)(Freq / 1000) / (double)(temp_adf4153.PFD_Value / 1000)));
  7297. 800776c: 4639 mov r1, r7
  7298. 800776e: 4630 mov r0, r6
  7299. 8007770: f7fd fcec bl 800514c <__aeabi_uldivmod>
  7300. 8007774: f7fc feee bl 8004554 <__aeabi_ul2d>
  7301. 8007778: f44f 727a mov.w r2, #1000 ; 0x3e8
  7302. 800777c: 4606 mov r6, r0
  7303. 800777e: 460f mov r7, r1
  7304. 8007780: 2300 movs r3, #0
  7305. 8007782: 4640 mov r0, r8
  7306. 8007784: 4649 mov r1, r9
  7307. 8007786: f7fd fce1 bl 800514c <__aeabi_uldivmod>
  7308. 800778a: f7fc fee3 bl 8004554 <__aeabi_ul2d>
  7309. 800778e: 4602 mov r2, r0
  7310. 8007790: 460b mov r3, r1
  7311. 8007792: 4630 mov r0, r6
  7312. 8007794: 4639 mov r1, r7
  7313. 8007796: f7fd f83d bl 8004814 <__aeabi_ddiv>
  7314. return val / 1000;
  7315. 800779a: 2200 movs r2, #0
  7316. 800779c: 4b1a ldr r3, [pc, #104] ; (8007808 <ADF4153_Freq_Calc+0xd8>)
  7317. 800779e: f7fd f839 bl 8004814 <__aeabi_ddiv>
  7318. 80077a2: 460f mov r7, r1
  7319. 80077a4: 4606 mov r6, r0
  7320. temp_adf4153.INT_Value = temp_adf4153.N_Value ;
  7321. 80077a6: f7fd f9e3 bl 8004b70 <__aeabi_d2uiz>
  7322. 80077aa: fa1f f880 uxth.w r8, r0
  7323. #ifdef DEBUG_PRINT
  7324. printf("\r\ntemp_adf4153.N_Value : %f temp_adf4153.INT_Value : %f temp_adf4153.MOD_Value : %f \r\n",temp_adf4153.N_Value,(double)temp_adf4153.INT_Value,(double)temp_adf4153.MOD_Value);
  7325. #endif /* DEBUG_PRINT */
  7326. temp = temp_adf4153.N_Value - (double)temp_adf4153.INT_Value;
  7327. 80077ae: 4640 mov r0, r8
  7328. 80077b0: f7fc fe90 bl 80044d4 <__aeabi_ui2d>
  7329. 80077b4: 460b mov r3, r1
  7330. 80077b6: 4602 mov r2, r0
  7331. 80077b8: 4639 mov r1, r7
  7332. 80077ba: 4630 mov r0, r6
  7333. 80077bc: f7fc fd4c bl 8004258 <__aeabi_dsub>
  7334. #ifdef DEBUG_PRINT
  7335. printf("\r\n temp_adf4153.N_Value - (double)temp_adf4153.INT_Value) : %f temp * (double)temp_adf4153.MOD_Value : %f \r\n",temp,temp * (double)temp_adf4153.MOD_Value);
  7336. #endif /* DEBUG_PRINT */
  7337. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7338. 80077c0: f7fd f9f6 bl 8004bb0 <__aeabi_d2f>
  7339. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7340. 80077c4: 00e4 lsls r4, r4, #3
  7341. 80077c6: b2a4 uxth r4, r4
  7342. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7343. 80077c8: 4606 mov r6, r0
  7344. 80077ca: 4620 mov r0, r4
  7345. 80077cc: f7fd fafa bl 8004dc4 <__aeabi_i2f>
  7346. 80077d0: 4601 mov r1, r0
  7347. 80077d2: 4630 mov r0, r6
  7348. 80077d4: f7fd fb4a bl 8004e6c <__aeabi_fmul>
  7349. 80077d8: f7fd fc98 bl 800510c <__aeabi_f2uiz>
  7350. #ifdef DEBUG_PRINT
  7351. printf("\r\n");
  7352. printf("R0: %x R1: %x \r\n",N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0),R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0));
  7353. #endif /* DEBUG_PRINT */
  7354. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7355. 80077dc: 462a mov r2, r5
  7356. 80077de: 4641 mov r1, r8
  7357. 80077e0: b280 uxth r0, r0
  7358. 80077e2: f7ff ff43 bl 800766c <N_Divider_Reg_Create>
  7359. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7360. 80077e6: 2302 movs r3, #2
  7361. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7362. 80077e8: 4606 mov r6, r0
  7363. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7364. 80077ea: 9300 str r3, [sp, #0]
  7365. 80077ec: 9501 str r5, [sp, #4]
  7366. 80077ee: 462b mov r3, r5
  7367. 80077f0: 2201 movs r2, #1
  7368. 80077f2: 4659 mov r1, fp
  7369. 80077f4: 4620 mov r0, r4
  7370. 80077f6: f7ff ff5c bl 80076b2 <R_Divider_Reg_Create>
  7371. return temp_reg;
  7372. 80077fa: e88a 0041 stmia.w sl, {r0, r6}
  7373. // R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,1,0); //prescaler 1 : 8/9 0: 4/5
  7374. }
  7375. 80077fe: 4650 mov r0, sl
  7376. 8007800: b003 add sp, #12
  7377. 8007802: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7378. 8007806: bf00 nop
  7379. 8007808: 408f4000 .word 0x408f4000
  7380. 0800780c <ADF4153_Module_Ctrl>:
  7381. HAL_Delay(1);
  7382. }
  7383. void ADF4153_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2,uint32_t R3){
  7384. 800780c: b084 sub sp, #16
  7385. 800780e: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7386. 8007812: b085 sub sp, #20
  7387. 8007814: ac0e add r4, sp, #56 ; 0x38
  7388. 8007816: e884 000f stmia.w r4, {r0, r1, r2, r3}
  7389. R3 = R3 & 0x0007FF;
  7390. 800781a: 9b17 ldr r3, [sp, #92] ; 0x5c
  7391. 800781c: f8bd 803c ldrh.w r8, [sp, #60] ; 0x3c
  7392. 8007820: f3c3 0a0a ubfx sl, r3, #0, #11
  7393. R2 = R2 & 0x00FFFF;
  7394. 8007824: f8bd 3058 ldrh.w r3, [sp, #88] ; 0x58
  7395. 8007828: 9c10 ldr r4, [sp, #64] ; 0x40
  7396. 800782a: 9301 str r3, [sp, #4]
  7397. R1 = R1 & 0xFFFFFF;
  7398. 800782c: 9b15 ldr r3, [sp, #84] ; 0x54
  7399. 800782e: f8bd 5044 ldrh.w r5, [sp, #68] ; 0x44
  7400. 8007832: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7401. 8007836: 9302 str r3, [sp, #8]
  7402. R0 = R0 & 0xFFFFFF;
  7403. 8007838: 9b14 ldr r3, [sp, #80] ; 0x50
  7404. 800783a: 9e12 ldr r6, [sp, #72] ; 0x48
  7405. 800783c: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7406. 8007840: f8bd 704c ldrh.w r7, [sp, #76] ; 0x4c
  7407. // ADF4153_Freq_Calc(3461500000,40000000,2,5000);
  7408. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7409. 8007844: 2200 movs r2, #0
  7410. 8007846: 4641 mov r1, r8
  7411. R0 = R0 & 0xFFFFFF;
  7412. 8007848: 9303 str r3, [sp, #12]
  7413. 800784a: 4681 mov r9, r0
  7414. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7415. 800784c: f7fe fd42 bl 80062d4 <HAL_GPIO_WritePin>
  7416. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7417. 8007850: 2200 movs r2, #0
  7418. 8007852: 4629 mov r1, r5
  7419. 8007854: 4620 mov r0, r4
  7420. 8007856: f7fe fd3d bl 80062d4 <HAL_GPIO_WritePin>
  7421. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7422. 800785a: 2200 movs r2, #0
  7423. 800785c: 4639 mov r1, r7
  7424. 800785e: 4630 mov r0, r6
  7425. 8007860: f7fe fd38 bl 80062d4 <HAL_GPIO_WritePin>
  7426. 8007864: f04f 0b0b mov.w fp, #11
  7427. printf("YJ :R0: %x R1: %x R2 : %x R3 : %x ",R0,R1,R2,R3);
  7428. printf("\r\n");
  7429. #endif /* DEBUG_PRINT */
  7430. /* R3 Ctrl */
  7431. for(int i =0; i < 11; i++){
  7432. if(R3 & 0x000400){
  7433. 8007868: f41a 6280 ands.w r2, sl, #1024 ; 0x400
  7434. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7435. 800786c: bf18 it ne
  7436. 800786e: 2201 movne r2, #1
  7437. #ifdef DEBUG_PRINT
  7438. printf("1");
  7439. #endif /* DEBUG_PRINT */
  7440. }
  7441. else{
  7442. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7443. 8007870: 4629 mov r1, r5
  7444. 8007872: 4620 mov r0, r4
  7445. 8007874: f7fe fd2e bl 80062d4 <HAL_GPIO_WritePin>
  7446. #ifdef DEBUG_PRINT
  7447. printf("0");
  7448. #endif /* DEBUG_PRINT */
  7449. }
  7450. Pol_Delay_us(50);
  7451. 8007878: 2032 movs r0, #50 ; 0x32
  7452. 800787a: f000 fa89 bl 8007d90 <Pol_Delay_us>
  7453. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7454. 800787e: 2201 movs r2, #1
  7455. 8007880: 4641 mov r1, r8
  7456. 8007882: 4648 mov r0, r9
  7457. 8007884: f7fe fd26 bl 80062d4 <HAL_GPIO_WritePin>
  7458. Pol_Delay_us(50);
  7459. 8007888: 2032 movs r0, #50 ; 0x32
  7460. 800788a: f000 fa81 bl 8007d90 <Pol_Delay_us>
  7461. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7462. 800788e: 2200 movs r2, #0
  7463. 8007890: 4641 mov r1, r8
  7464. 8007892: 4648 mov r0, r9
  7465. 8007894: f7fe fd1e bl 80062d4 <HAL_GPIO_WritePin>
  7466. for(int i =0; i < 11; i++){
  7467. 8007898: f1bb 0b01 subs.w fp, fp, #1
  7468. R3 = (R3 << 1);
  7469. 800789c: ea4f 0a4a mov.w sl, sl, lsl #1
  7470. for(int i =0; i < 11; i++){
  7471. 80078a0: d1e2 bne.n 8007868 <ADF4153_Module_Ctrl+0x5c>
  7472. }
  7473. #ifdef DEBUG_PRINT
  7474. printf("\r\n");
  7475. #endif /* DEBUG_PRINT */
  7476. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7477. 80078a2: 2201 movs r2, #1
  7478. 80078a4: 4639 mov r1, r7
  7479. 80078a6: 4630 mov r0, r6
  7480. 80078a8: f7fe fd14 bl 80062d4 <HAL_GPIO_WritePin>
  7481. Pol_Delay_us(50);
  7482. 80078ac: 2032 movs r0, #50 ; 0x32
  7483. 80078ae: f000 fa6f bl 8007d90 <Pol_Delay_us>
  7484. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7485. 80078b2: 465a mov r2, fp
  7486. 80078b4: 4639 mov r1, r7
  7487. 80078b6: 4630 mov r0, r6
  7488. 80078b8: f7fe fd0c bl 80062d4 <HAL_GPIO_WritePin>
  7489. 80078bc: f04f 0a10 mov.w sl, #16
  7490. /* R2 Ctrl */
  7491. for(int i =0; i < 16; i++){
  7492. if(R2 & 0x008000){
  7493. 80078c0: 9b01 ldr r3, [sp, #4]
  7494. #ifdef DEBUG_PRINT
  7495. printf("1");
  7496. #endif /* DEBUG_PRINT */
  7497. }
  7498. else{
  7499. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7500. 80078c2: 4629 mov r1, r5
  7501. if(R2 & 0x008000){
  7502. 80078c4: f413 4200 ands.w r2, r3, #32768 ; 0x8000
  7503. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7504. 80078c8: bf18 it ne
  7505. 80078ca: 2201 movne r2, #1
  7506. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7507. 80078cc: 4620 mov r0, r4
  7508. 80078ce: f7fe fd01 bl 80062d4 <HAL_GPIO_WritePin>
  7509. #ifdef DEBUG_PRINT
  7510. printf("0");
  7511. #endif /* DEBUG_PRINT */
  7512. }
  7513. Pol_Delay_us(50);
  7514. 80078d2: 2032 movs r0, #50 ; 0x32
  7515. 80078d4: f000 fa5c bl 8007d90 <Pol_Delay_us>
  7516. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7517. 80078d8: 2201 movs r2, #1
  7518. 80078da: 4641 mov r1, r8
  7519. 80078dc: 4648 mov r0, r9
  7520. 80078de: f7fe fcf9 bl 80062d4 <HAL_GPIO_WritePin>
  7521. Pol_Delay_us(50);
  7522. 80078e2: 2032 movs r0, #50 ; 0x32
  7523. 80078e4: f000 fa54 bl 8007d90 <Pol_Delay_us>
  7524. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7525. 80078e8: 2200 movs r2, #0
  7526. 80078ea: 4641 mov r1, r8
  7527. 80078ec: 4648 mov r0, r9
  7528. 80078ee: f7fe fcf1 bl 80062d4 <HAL_GPIO_WritePin>
  7529. R2 = ((R2 << 1) & 0x00FFFF);
  7530. 80078f2: 9b01 ldr r3, [sp, #4]
  7531. for(int i =0; i < 16; i++){
  7532. 80078f4: f1ba 0a01 subs.w sl, sl, #1
  7533. R2 = ((R2 << 1) & 0x00FFFF);
  7534. 80078f8: ea4f 0343 mov.w r3, r3, lsl #1
  7535. 80078fc: b29b uxth r3, r3
  7536. 80078fe: 9301 str r3, [sp, #4]
  7537. for(int i =0; i < 16; i++){
  7538. 8007900: d1de bne.n 80078c0 <ADF4153_Module_Ctrl+0xb4>
  7539. }
  7540. #ifdef DEBUG_PRINT
  7541. printf("\r\n");
  7542. #endif /* DEBUG_PRINT */
  7543. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7544. 8007902: 2201 movs r2, #1
  7545. 8007904: 4639 mov r1, r7
  7546. 8007906: 4630 mov r0, r6
  7547. 8007908: f7fe fce4 bl 80062d4 <HAL_GPIO_WritePin>
  7548. Pol_Delay_us(50);
  7549. 800790c: 2032 movs r0, #50 ; 0x32
  7550. 800790e: f000 fa3f bl 8007d90 <Pol_Delay_us>
  7551. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7552. 8007912: 4652 mov r2, sl
  7553. 8007914: 4639 mov r1, r7
  7554. 8007916: 4630 mov r0, r6
  7555. 8007918: f7fe fcdc bl 80062d4 <HAL_GPIO_WritePin>
  7556. 800791c: f04f 0a18 mov.w sl, #24
  7557. /* R1 Ctrl */
  7558. for(int i =0; i < 24; i++){
  7559. if(R1 & 0x800000){
  7560. 8007920: 9b02 ldr r3, [sp, #8]
  7561. #ifdef DEBUG_PRINT
  7562. printf("1");
  7563. #endif /* DEBUG_PRINT */
  7564. }
  7565. else{
  7566. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7567. 8007922: 4629 mov r1, r5
  7568. if(R1 & 0x800000){
  7569. 8007924: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7570. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7571. 8007928: bf18 it ne
  7572. 800792a: 2201 movne r2, #1
  7573. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7574. 800792c: 4620 mov r0, r4
  7575. 800792e: f7fe fcd1 bl 80062d4 <HAL_GPIO_WritePin>
  7576. #ifdef DEBUG_PRINT
  7577. printf("0");
  7578. #endif /* DEBUG_PRINT */
  7579. }
  7580. Pol_Delay_us(50);
  7581. 8007932: 2032 movs r0, #50 ; 0x32
  7582. 8007934: f000 fa2c bl 8007d90 <Pol_Delay_us>
  7583. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7584. 8007938: 2201 movs r2, #1
  7585. 800793a: 4641 mov r1, r8
  7586. 800793c: 4648 mov r0, r9
  7587. 800793e: f7fe fcc9 bl 80062d4 <HAL_GPIO_WritePin>
  7588. Pol_Delay_us(50);
  7589. 8007942: 2032 movs r0, #50 ; 0x32
  7590. 8007944: f000 fa24 bl 8007d90 <Pol_Delay_us>
  7591. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7592. 8007948: 2200 movs r2, #0
  7593. 800794a: 4641 mov r1, r8
  7594. 800794c: 4648 mov r0, r9
  7595. 800794e: f7fe fcc1 bl 80062d4 <HAL_GPIO_WritePin>
  7596. R1 = ((R1 << 1) & 0xFFFFFF);
  7597. 8007952: 9b02 ldr r3, [sp, #8]
  7598. for(int i =0; i < 24; i++){
  7599. 8007954: f1ba 0a01 subs.w sl, sl, #1
  7600. R1 = ((R1 << 1) & 0xFFFFFF);
  7601. 8007958: ea4f 0343 mov.w r3, r3, lsl #1
  7602. 800795c: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7603. 8007960: 9302 str r3, [sp, #8]
  7604. for(int i =0; i < 24; i++){
  7605. 8007962: d1dd bne.n 8007920 <ADF4153_Module_Ctrl+0x114>
  7606. }
  7607. #ifdef DEBUG_PRINT
  7608. printf("\r\n");
  7609. #endif /* DEBUG_PRINT */
  7610. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7611. 8007964: 2201 movs r2, #1
  7612. 8007966: 4639 mov r1, r7
  7613. 8007968: 4630 mov r0, r6
  7614. 800796a: f7fe fcb3 bl 80062d4 <HAL_GPIO_WritePin>
  7615. Pol_Delay_us(50);
  7616. 800796e: 2032 movs r0, #50 ; 0x32
  7617. 8007970: f000 fa0e bl 8007d90 <Pol_Delay_us>
  7618. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7619. 8007974: 4652 mov r2, sl
  7620. 8007976: 4639 mov r1, r7
  7621. 8007978: 4630 mov r0, r6
  7622. 800797a: f7fe fcab bl 80062d4 <HAL_GPIO_WritePin>
  7623. 800797e: f04f 0a18 mov.w sl, #24
  7624. /* R0 Ctrl */
  7625. for(int i =0; i < 24; i++){
  7626. if(R0 & 0x800000){
  7627. 8007982: 9b03 ldr r3, [sp, #12]
  7628. #ifdef DEBUG_PRINT
  7629. printf("1");
  7630. #endif /* DEBUG_PRINT */
  7631. }
  7632. else{
  7633. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7634. 8007984: 4629 mov r1, r5
  7635. if(R0 & 0x800000){
  7636. 8007986: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7637. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7638. 800798a: bf18 it ne
  7639. 800798c: 2201 movne r2, #1
  7640. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7641. 800798e: 4620 mov r0, r4
  7642. 8007990: f7fe fca0 bl 80062d4 <HAL_GPIO_WritePin>
  7643. #ifdef DEBUG_PRINT
  7644. printf("0");
  7645. #endif /* DEBUG_PRINT */
  7646. }
  7647. Pol_Delay_us(50);
  7648. 8007994: 2032 movs r0, #50 ; 0x32
  7649. 8007996: f000 f9fb bl 8007d90 <Pol_Delay_us>
  7650. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7651. 800799a: 2201 movs r2, #1
  7652. 800799c: 4641 mov r1, r8
  7653. 800799e: 4648 mov r0, r9
  7654. 80079a0: f7fe fc98 bl 80062d4 <HAL_GPIO_WritePin>
  7655. Pol_Delay_us(50);
  7656. 80079a4: 2032 movs r0, #50 ; 0x32
  7657. 80079a6: f000 f9f3 bl 8007d90 <Pol_Delay_us>
  7658. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7659. 80079aa: 2200 movs r2, #0
  7660. 80079ac: 4641 mov r1, r8
  7661. 80079ae: 4648 mov r0, r9
  7662. 80079b0: f7fe fc90 bl 80062d4 <HAL_GPIO_WritePin>
  7663. R0 = ((R0 << 1) & 0xFFFFFF);
  7664. 80079b4: 9b03 ldr r3, [sp, #12]
  7665. for(int i =0; i < 24; i++){
  7666. 80079b6: f1ba 0a01 subs.w sl, sl, #1
  7667. R0 = ((R0 << 1) & 0xFFFFFF);
  7668. 80079ba: ea4f 0343 mov.w r3, r3, lsl #1
  7669. 80079be: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7670. 80079c2: 9303 str r3, [sp, #12]
  7671. for(int i =0; i < 24; i++){
  7672. 80079c4: d1dd bne.n 8007982 <ADF4153_Module_Ctrl+0x176>
  7673. }
  7674. #ifdef DEBUG_PRINT
  7675. printf("\r\n");
  7676. #endif /* DEBUG_PRINT */
  7677. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7678. 80079c6: 4652 mov r2, sl
  7679. 80079c8: 4629 mov r1, r5
  7680. 80079ca: 4620 mov r0, r4
  7681. 80079cc: f7fe fc82 bl 80062d4 <HAL_GPIO_WritePin>
  7682. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7683. 80079d0: 4639 mov r1, r7
  7684. 80079d2: 2201 movs r2, #1
  7685. 80079d4: 4630 mov r0, r6
  7686. 80079d6: f7fe fc7d bl 80062d4 <HAL_GPIO_WritePin>
  7687. Pol_Delay_us(50);
  7688. 80079da: 2032 movs r0, #50 ; 0x32
  7689. 80079dc: f000 f9d8 bl 8007d90 <Pol_Delay_us>
  7690. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7691. 80079e0: 4652 mov r2, sl
  7692. 80079e2: 4639 mov r1, r7
  7693. 80079e4: 4630 mov r0, r6
  7694. }
  7695. 80079e6: b005 add sp, #20
  7696. 80079e8: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7697. 80079ec: b004 add sp, #16
  7698. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7699. 80079ee: f7fe bc71 b.w 80062d4 <HAL_GPIO_WritePin>
  7700. 80079f2: 0000 movs r0, r0
  7701. 80079f4: 0000 movs r0, r0
  7702. ...
  7703. 080079f8 <ADF4153_Init>:
  7704. void ADF4153_Init(void){
  7705. 80079f8: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7706. PLL_Setting_st Pll_test = {
  7707. 80079fc: 4c30 ldr r4, [pc, #192] ; (8007ac0 <ADF4153_Init+0xc8>)
  7708. void ADF4153_Init(void){
  7709. 80079fe: b095 sub sp, #84 ; 0x54
  7710. PLL_Setting_st Pll_test = {
  7711. 8007a00: 4626 mov r6, r4
  7712. 8007a02: ad08 add r5, sp, #32
  7713. 8007a04: ce0f ldmia r6!, {r0, r1, r2, r3}
  7714. 8007a06: c50f stmia r5!, {r0, r1, r2, r3}
  7715. 8007a08: e896 0003 ldmia.w r6, {r0, r1}
  7716. PLL_Setting_st Pll_test2 = {
  7717. 8007a0c: 3418 adds r4, #24
  7718. PLL_Setting_st Pll_test = {
  7719. 8007a0e: e885 0003 stmia.w r5, {r0, r1}
  7720. PLL_Setting_st Pll_test2 = {
  7721. 8007a12: cc0f ldmia r4!, {r0, r1, r2, r3}
  7722. 8007a14: ad0e add r5, sp, #56 ; 0x38
  7723. 8007a16: c50f stmia r5!, {r0, r1, r2, r3}
  7724. 8007a18: e894 0003 ldmia.w r4, {r0, r1}
  7725. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7726. 8007a1c: a324 add r3, pc, #144 ; (adr r3, 8007ab0 <ADF4153_Init+0xb8>)
  7727. 8007a1e: e9d3 2300 ldrd r2, r3, [r3]
  7728. 8007a22: f241 3988 movw r9, #5000 ; 0x1388
  7729. 8007a26: f04f 0802 mov.w r8, #2
  7730. 8007a2a: 2700 movs r7, #0
  7731. PLL_Setting_st Pll_test2 = {
  7732. 8007a2c: e885 0003 stmia.w r5, {r0, r1}
  7733. ADF4153_Module_Ctrl(Pll_test,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7734. 8007a30: f241 34c2 movw r4, #5058 ; 0x13c2
  7735. 8007a34: 2503 movs r5, #3
  7736. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7737. 8007a36: 4e23 ldr r6, [pc, #140] ; (8007ac4 <ADF4153_Init+0xcc>)
  7738. 8007a38: a806 add r0, sp, #24
  7739. 8007a3a: f8cd 900c str.w r9, [sp, #12]
  7740. 8007a3e: f8cd 8008 str.w r8, [sp, #8]
  7741. 8007a42: e9cd 6700 strd r6, r7, [sp]
  7742. 8007a46: f7ff fe73 bl 8007730 <ADF4153_Freq_Calc>
  7743. ADF4153_Module_Ctrl(Pll_test,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7744. 8007a4a: 9b06 ldr r3, [sp, #24]
  7745. 8007a4c: 9505 str r5, [sp, #20]
  7746. 8007a4e: 9303 str r3, [sp, #12]
  7747. 8007a50: 9b07 ldr r3, [sp, #28]
  7748. 8007a52: 9404 str r4, [sp, #16]
  7749. 8007a54: 9302 str r3, [sp, #8]
  7750. 8007a56: ab0c add r3, sp, #48 ; 0x30
  7751. 8007a58: e893 0003 ldmia.w r3, {r0, r1}
  7752. 8007a5c: e88d 0003 stmia.w sp, {r0, r1}
  7753. 8007a60: ab08 add r3, sp, #32
  7754. 8007a62: cb0f ldmia r3, {r0, r1, r2, r3}
  7755. 8007a64: f7ff fed2 bl 800780c <ADF4153_Module_Ctrl>
  7756. HAL_Delay(1);
  7757. 8007a68: 2001 movs r0, #1
  7758. 8007a6a: f7fd fd3f bl 80054ec <HAL_Delay>
  7759. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7760. 8007a6e: a312 add r3, pc, #72 ; (adr r3, 8007ab8 <ADF4153_Init+0xc0>)
  7761. 8007a70: e9d3 2300 ldrd r2, r3, [r3]
  7762. 8007a74: a806 add r0, sp, #24
  7763. 8007a76: f8cd 900c str.w r9, [sp, #12]
  7764. 8007a7a: f8cd 8008 str.w r8, [sp, #8]
  7765. 8007a7e: e9cd 6700 strd r6, r7, [sp]
  7766. 8007a82: f7ff fe55 bl 8007730 <ADF4153_Freq_Calc>
  7767. ADF4153_Module_Ctrl(Pll_test2,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7768. 8007a86: 9b06 ldr r3, [sp, #24]
  7769. 8007a88: 9505 str r5, [sp, #20]
  7770. 8007a8a: 9303 str r3, [sp, #12]
  7771. 8007a8c: 9b07 ldr r3, [sp, #28]
  7772. 8007a8e: 9404 str r4, [sp, #16]
  7773. 8007a90: 9302 str r3, [sp, #8]
  7774. 8007a92: ab14 add r3, sp, #80 ; 0x50
  7775. 8007a94: e913 0003 ldmdb r3, {r0, r1}
  7776. 8007a98: e88d 0003 stmia.w sp, {r0, r1}
  7777. 8007a9c: ab0e add r3, sp, #56 ; 0x38
  7778. 8007a9e: cb0f ldmia r3, {r0, r1, r2, r3}
  7779. 8007aa0: f7ff feb4 bl 800780c <ADF4153_Module_Ctrl>
  7780. HAL_Delay(1);
  7781. 8007aa4: 2001 movs r0, #1
  7782. }
  7783. 8007aa6: b015 add sp, #84 ; 0x54
  7784. 8007aa8: e8bd 43f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, lr}
  7785. HAL_Delay(1);
  7786. 8007aac: f7fd bd1e b.w 80054ec <HAL_Delay>
  7787. 8007ab0: ce8f5560 .word 0xce8f5560
  7788. 8007ab4: 00000000 .word 0x00000000
  7789. 8007ab8: ea83b4a0 .word 0xea83b4a0
  7790. 8007abc: 00000000 .word 0x00000000
  7791. 8007ac0: 0800bf60 .word 0x0800bf60
  7792. 8007ac4: 02625a00 .word 0x02625a00
  7793. 08007ac8 <FLASH_Byte_Write>:
  7794. #define USER_DATA2 (FLASH_USER_START_ADDR + 4)
  7795. #define USER_DATA3 (FLASH_USER_START_ADDR + 8)
  7796. #define USER_DATA4 (FLASH_USER_START_ADDR + 12)
  7797. void FLASH_Byte_Write(uint8_t* data){
  7798. 8007ac8: b538 push {r3, r4, r5, lr}
  7799. /*
  7800. 페이지 단위로 지울수 있도록 구조체변수를 선언해 주고 멤버변수값들을 정해줍니다.
  7801. 데이터를 새로 쓰기위해서는 먼저 페이지 단위로 메모리를 지워 줘야 합니다.
  7802. */
  7803. static FLASH_EraseInitTypeDef EraseInitStruct;
  7804. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES; //0x00
  7805. 8007aca: 2300 movs r3, #0
  7806. 8007acc: 4c1a ldr r4, [pc, #104] ; (8007b38 <FLASH_Byte_Write+0x70>)
  7807. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7808. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE; //지울 페이지 수
  7809. static uint32_t PAGEError = 0;
  7810. // printf("Flash Write Start \r\n");
  7811. data[INDEX_BLUE_HEADER] = 0xbe;
  7812. 8007ace: 22be movs r2, #190 ; 0xbe
  7813. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES; //0x00
  7814. 8007ad0: 6023 str r3, [r4, #0]
  7815. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7816. 8007ad2: 4b1a ldr r3, [pc, #104] ; (8007b3c <FLASH_Byte_Write+0x74>)
  7817. void FLASH_Byte_Write(uint8_t* data){
  7818. 8007ad4: 4605 mov r5, r0
  7819. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7820. 8007ad6: 60a3 str r3, [r4, #8]
  7821. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE; //지울 페이지 수
  7822. 8007ad8: 2301 movs r3, #1
  7823. 8007ada: 60e3 str r3, [r4, #12]
  7824. data[INDEX_BLUE_TYPE] = 1;
  7825. 8007adc: 7043 strb r3, [r0, #1]
  7826. data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  7827. 8007ade: 235d movs r3, #93 ; 0x5d
  7828. 8007ae0: 7083 strb r3, [r0, #2]
  7829. data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_EOF - 1;
  7830. 8007ae2: 235e movs r3, #94 ; 0x5e
  7831. data[INDEX_BLUE_HEADER] = 0xbe;
  7832. 8007ae4: 7002 strb r2, [r0, #0]
  7833. data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_EOF - 1;
  7834. 8007ae6: 70c3 strb r3, [r0, #3]
  7835. /*
  7836. Flash메모리를 조작 할 수 있도록 락을 풀어 줍니다.
  7837. */
  7838. HAL_FLASH_Unlock();
  7839. 8007ae8: f7fe fa04 bl 8005ef4 <HAL_FLASH_Unlock>
  7840. /*
  7841. 앞에서 설정한 페이지를 지워 줍니다. 페이지 지우기에 실패하면 무한루프에 빠지게 하여 기기의 오작동을 예방합니다.
  7842. */
  7843. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK) {
  7844. 8007aec: 4914 ldr r1, [pc, #80] ; (8007b40 <FLASH_Byte_Write+0x78>)
  7845. 8007aee: 4620 mov r0, r4
  7846. 8007af0: f7fe fab0 bl 8006054 <HAL_FLASHEx_Erase>
  7847. 8007af4: b118 cbz r0, 8007afe <FLASH_Byte_Write+0x36>
  7848. printf("Eraser Error\r\n");
  7849. 8007af6: 4813 ldr r0, [pc, #76] ; (8007b44 <FLASH_Byte_Write+0x7c>)
  7850. 8007af8: f002 fa8c bl 800a014 <puts>
  7851. 8007afc: e7fe b.n 8007afc <FLASH_Byte_Write+0x34>
  7852. 8007afe: 4604 mov r4, r0
  7853. */
  7854. /////////유저가 설정한 페이지에 데이터 쓰기 ////////////////////////////////////////////////////
  7855. //HAL_StatusTypeDef HAL_FLASH_Program(uint32_t TypeProgram, uint32_t Address, uint64_t Data)
  7856. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7857. WriteData = ((data[i]) & 0x00FF);
  7858. WriteData += ((data[i + 1] << 8) & 0xFF00);
  7859. 8007b00: 192b adds r3, r5, r4
  7860. 8007b02: 785b ldrb r3, [r3, #1]
  7861. WriteData = ((data[i]) & 0x00FF);
  7862. 8007b04: 5d2a ldrb r2, [r5, r4]
  7863. if (HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD, FLASH_USER_START_ADDR + i, ((uint16_t)WriteData)) != HAL_OK){
  7864. 8007b06: f104 6100 add.w r1, r4, #134217728 ; 0x8000000
  7865. WriteData += ((data[i + 1] << 8) & 0xFF00);
  7866. 8007b0a: eb02 2203 add.w r2, r2, r3, lsl #8
  7867. if (HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD, FLASH_USER_START_ADDR + i, ((uint16_t)WriteData)) != HAL_OK){
  7868. 8007b0e: b292 uxth r2, r2
  7869. 8007b10: 2300 movs r3, #0
  7870. 8007b12: f501 21ff add.w r1, r1, #522240 ; 0x7f800
  7871. 8007b16: 2001 movs r0, #1
  7872. 8007b18: f7fe fa32 bl 8005f80 <HAL_FLASH_Program>
  7873. 8007b1c: b120 cbz r0, 8007b28 <FLASH_Byte_Write+0x60>
  7874. printf("Write Error %d\r\n",__LINE__);
  7875. 8007b1e: 21a4 movs r1, #164 ; 0xa4
  7876. 8007b20: 4809 ldr r0, [pc, #36] ; (8007b48 <FLASH_Byte_Write+0x80>)
  7877. 8007b22: f002 fa03 bl 8009f2c <iprintf>
  7878. 8007b26: e7fe b.n 8007b26 <FLASH_Byte_Write+0x5e>
  7879. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7880. 8007b28: 3402 adds r4, #2
  7881. 8007b2a: 2c60 cmp r4, #96 ; 0x60
  7882. 8007b2c: d1e8 bne.n 8007b00 <FLASH_Byte_Write+0x38>
  7883. printf("Addr = %x, Data = %x\r\n", FLASH_USER_START_ADDR + i, *(__IO uint16_t *)(FLASH_USER_START_ADDR + i));
  7884. }
  7885. #endif // PYJ.2019.07.31_END --
  7886. ///////////////////////////////////////////////////////////////////////////////////////////////////
  7887. }
  7888. 8007b2e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7889. HAL_FLASH_Lock();
  7890. 8007b32: f7fe b9f1 b.w 8005f18 <HAL_FLASH_Lock>
  7891. 8007b36: bf00 nop
  7892. 8007b38: 20000424 .word 0x20000424
  7893. 8007b3c: 0807f800 .word 0x0807f800
  7894. 8007b40: 20000434 .word 0x20000434
  7895. 8007b44: 0800bf90 .word 0x0800bf90
  7896. 8007b48: 0800bf9e .word 0x0800bf9e
  7897. 08007b4c <Bluecell_Flash_Write>:
  7898. uint8_t Bluecell_Flash_Write(uint8_t* data){
  7899. 8007b4c: b508 push {r3, lr}
  7900. /*Variable used for Erase procedure*/
  7901. // flashtest();
  7902. FLASH_Byte_Write(&data[INDEX_BLUE_HEADER]);
  7903. 8007b4e: f7ff ffbb bl 8007ac8 <FLASH_Byte_Write>
  7904. }
  7905. 8007b52: bd08 pop {r3, pc}
  7906. 08007b54 <Bluecell_Flash_Read>:
  7907. bool Bluecell_Flash_Read(uint8_t* data){
  7908. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7909. 8007b54: 2300 movs r3, #0
  7910. 8007b56: f103 6200 add.w r2, r3, #134217728 ; 0x8000000
  7911. 8007b5a: f502 22ff add.w r2, r2, #522240 ; 0x7f800
  7912. // printf("Addr = %x, Data = %x\r\n", FLASH_USER_START_ADDR + i, *(__IO uint16_t *)(FLASH_USER_START_ADDR + i));
  7913. data[INDEX_BLUE_HEADER + i] = *(__IO uint16_t *)(FLASH_USER_START_ADDR + i) &0x00FF;
  7914. 8007b5e: 8811 ldrh r1, [r2, #0]
  7915. 8007b60: 54c1 strb r1, [r0, r3]
  7916. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7917. 8007b62: 8812 ldrh r2, [r2, #0]
  7918. 8007b64: 18c1 adds r1, r0, r3
  7919. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7920. 8007b66: 3302 adds r3, #2
  7921. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7922. 8007b68: f3c2 2207 ubfx r2, r2, #8, #8
  7923. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7924. 8007b6c: 2b60 cmp r3, #96 ; 0x60
  7925. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7926. 8007b6e: 704a strb r2, [r1, #1]
  7927. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7928. 8007b70: d1f1 bne.n 8007b56 <Bluecell_Flash_Read+0x2>
  7929. #if 0 // PYJ.2019.07.31_BEGIN --
  7930. for(int i = 0; i < INDEX_BLUE_EOF + 1; i++){
  7931. printf("Data = %x\r\n", data[i]);
  7932. }
  7933. #endif // PYJ.2019.07.31_END --
  7934. }
  7935. 8007b72: 4770 bx lr
  7936. 08007b74 <Path_Init>:
  7937. {
  7938. #ifdef DEBUG_PRINT
  7939. printf("%s", Bluecell_Prot_IndexStr[k]);
  7940. #endif /* DEBUG_PRINT */
  7941. }
  7942. void Path_Init(void){
  7943. 8007b74: b570 push {r4, r5, r6, lr}
  7944. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7945. 8007b76: 4d24 ldr r5, [pc, #144] ; (8007c08 <Path_Init+0x94>)
  7946. 8007b78: f44f 4180 mov.w r1, #16384 ; 0x4000
  7947. 8007b7c: 4628 mov r0, r5
  7948. 8007b7e: f7fe fba3 bl 80062c8 <HAL_GPIO_ReadPin>
  7949. 8007b82: 4c22 ldr r4, [pc, #136] ; (8007c0c <Path_Init+0x98>)
  7950. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7951. 8007b84: f44f 4100 mov.w r1, #32768 ; 0x8000
  7952. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7953. 8007b88: f884 0040 strb.w r0, [r4, #64] ; 0x40
  7954. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7955. 8007b8c: 4628 mov r0, r5
  7956. 8007b8e: f7fe fb9b bl 80062c8 <HAL_GPIO_ReadPin>
  7957. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7958. 8007b92: 4e1f ldr r6, [pc, #124] ; (8007c10 <Path_Init+0x9c>)
  7959. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7960. 8007b94: f884 0041 strb.w r0, [r4, #65] ; 0x41
  7961. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7962. 8007b98: 2101 movs r1, #1
  7963. 8007b9a: 4630 mov r0, r6
  7964. 8007b9c: f7fe fb94 bl 80062c8 <HAL_GPIO_ReadPin>
  7965. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7966. 8007ba0: 2102 movs r1, #2
  7967. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7968. 8007ba2: f884 0042 strb.w r0, [r4, #66] ; 0x42
  7969. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7970. 8007ba6: 4630 mov r0, r6
  7971. 8007ba8: f7fe fb8e bl 80062c8 <HAL_GPIO_ReadPin>
  7972. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7973. 8007bac: 2180 movs r1, #128 ; 0x80
  7974. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7975. 8007bae: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7976. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7977. 8007bb2: 4818 ldr r0, [pc, #96] ; (8007c14 <Path_Init+0xa0>)
  7978. 8007bb4: f7fe fb88 bl 80062c8 <HAL_GPIO_ReadPin>
  7979. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7980. 8007bb8: f506 6600 add.w r6, r6, #2048 ; 0x800
  7981. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7982. 8007bbc: f884 0047 strb.w r0, [r4, #71] ; 0x47
  7983. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7984. 8007bc0: f44f 7100 mov.w r1, #512 ; 0x200
  7985. 8007bc4: 4630 mov r0, r6
  7986. 8007bc6: f7fe fb7f bl 80062c8 <HAL_GPIO_ReadPin>
  7987. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7988. 8007bca: f44f 6180 mov.w r1, #1024 ; 0x400
  7989. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7990. 8007bce: f884 0046 strb.w r0, [r4, #70] ; 0x46
  7991. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7992. 8007bd2: 4630 mov r0, r6
  7993. 8007bd4: f7fe fb78 bl 80062c8 <HAL_GPIO_ReadPin>
  7994. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7995. 8007bd8: f44f 6100 mov.w r1, #2048 ; 0x800
  7996. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7997. 8007bdc: f884 0044 strb.w r0, [r4, #68] ; 0x44
  7998. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7999. 8007be0: 4630 mov r0, r6
  8000. 8007be2: f7fe fb71 bl 80062c8 <HAL_GPIO_ReadPin>
  8001. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  8002. 8007be6: f44f 5180 mov.w r1, #4096 ; 0x1000
  8003. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  8004. 8007bea: f884 0045 strb.w r0, [r4, #69] ; 0x45
  8005. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  8006. 8007bee: 4628 mov r0, r5
  8007. 8007bf0: f7fe fb6a bl 80062c8 <HAL_GPIO_ReadPin>
  8008. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  8009. 8007bf4: f44f 6180 mov.w r1, #1024 ; 0x400
  8010. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  8011. 8007bf8: f884 0048 strb.w r0, [r4, #72] ; 0x48
  8012. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  8013. 8007bfc: 4628 mov r0, r5
  8014. 8007bfe: f7fe fb63 bl 80062c8 <HAL_GPIO_ReadPin>
  8015. 8007c02: f884 0049 strb.w r0, [r4, #73] ; 0x49
  8016. 8007c06: bd70 pop {r4, r5, r6, pc}
  8017. 8007c08: 40011000 .word 0x40011000
  8018. 8007c0c: 2000056c .word 0x2000056c
  8019. 8007c10: 40011800 .word 0x40011800
  8020. 8007c14: 40011400 .word 0x40011400
  8021. 08007c18 <Power_ON_OFF_Ctrl>:
  8022. }
  8023. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  8024. // printf("\r\ntype : %s cmd : %d\r\n",Bluecell_Prot_IndexStr[type - 4],cmd);
  8025. switch(type){
  8026. 8007c18: 3840 subs r0, #64 ; 0x40
  8027. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  8028. 8007c1a: b510 push {r4, lr}
  8029. 8007c1c: 460c mov r4, r1
  8030. switch(type){
  8031. 8007c1e: 280d cmp r0, #13
  8032. 8007c20: d877 bhi.n 8007d12 <Power_ON_OFF_Ctrl+0xfa>
  8033. 8007c22: e8df f000 tbb [pc, r0]
  8034. 8007c26: 1207 .short 0x1207
  8035. 8007c28: 3c352019 .word 0x3c352019
  8036. 8007c2c: 4a43262d .word 0x4a43262d
  8037. 8007c30: 51515151 .word 0x51515151
  8038. case INDEX_PATH_EN_1_8G_DL :
  8039. #if 0 // PYJ.2019.07.29_BEGIN --
  8040. printf("\r\n LINE %d\r\n",__LINE__);
  8041. #endif // PYJ.2019.07.29_END --
  8042. if(cmd)
  8043. 8007c34: b139 cbz r1, 8007c46 <Power_ON_OFF_Ctrl+0x2e>
  8044. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_SET);
  8045. 8007c36: 2201 movs r2, #1
  8046. else
  8047. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  8048. 8007c38: f44f 4180 mov.w r1, #16384 ; 0x4000
  8049. 8007c3c: 4835 ldr r0, [pc, #212] ; (8007d14 <Power_ON_OFF_Ctrl+0xfc>)
  8050. printf("Function : %s LINE : %d ERROR \r\n",__func__,__LINE__);
  8051. #endif /* DEBUG_PRINT */
  8052. break;
  8053. }
  8054. }
  8055. 8007c3e: e8bd 4010 ldmia.w sp!, {r4, lr}
  8056. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8057. 8007c42: f7fe bb47 b.w 80062d4 <HAL_GPIO_WritePin>
  8058. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  8059. 8007c46: 460a mov r2, r1
  8060. 8007c48: e7f6 b.n 8007c38 <Power_ON_OFF_Ctrl+0x20>
  8061. if(cmd)
  8062. 8007c4a: b119 cbz r1, 8007c54 <Power_ON_OFF_Ctrl+0x3c>
  8063. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_SET);
  8064. 8007c4c: 2201 movs r2, #1
  8065. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_RESET);
  8066. 8007c4e: f44f 4100 mov.w r1, #32768 ; 0x8000
  8067. 8007c52: e7f3 b.n 8007c3c <Power_ON_OFF_Ctrl+0x24>
  8068. 8007c54: 460a mov r2, r1
  8069. 8007c56: e7fa b.n 8007c4e <Power_ON_OFF_Ctrl+0x36>
  8070. if(cmd)
  8071. 8007c58: b119 cbz r1, 8007c62 <Power_ON_OFF_Ctrl+0x4a>
  8072. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_SET);
  8073. 8007c5a: 2201 movs r2, #1
  8074. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  8075. 8007c5c: 2101 movs r1, #1
  8076. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8077. 8007c5e: 482e ldr r0, [pc, #184] ; (8007d18 <Power_ON_OFF_Ctrl+0x100>)
  8078. 8007c60: e7ed b.n 8007c3e <Power_ON_OFF_Ctrl+0x26>
  8079. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  8080. 8007c62: 460a mov r2, r1
  8081. 8007c64: e7fa b.n 8007c5c <Power_ON_OFF_Ctrl+0x44>
  8082. if(cmd)
  8083. 8007c66: b111 cbz r1, 8007c6e <Power_ON_OFF_Ctrl+0x56>
  8084. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_SET);
  8085. 8007c68: 2201 movs r2, #1
  8086. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8087. 8007c6a: 2102 movs r1, #2
  8088. 8007c6c: e7f7 b.n 8007c5e <Power_ON_OFF_Ctrl+0x46>
  8089. 8007c6e: 460a mov r2, r1
  8090. 8007c70: e7fb b.n 8007c6a <Power_ON_OFF_Ctrl+0x52>
  8091. if(cmd){
  8092. 8007c72: b119 cbz r1, 8007c7c <Power_ON_OFF_Ctrl+0x64>
  8093. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_SET);
  8094. 8007c74: 2201 movs r2, #1
  8095. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_RESET);
  8096. 8007c76: 2180 movs r1, #128 ; 0x80
  8097. 8007c78: 4828 ldr r0, [pc, #160] ; (8007d1c <Power_ON_OFF_Ctrl+0x104>)
  8098. 8007c7a: e7e0 b.n 8007c3e <Power_ON_OFF_Ctrl+0x26>
  8099. 8007c7c: 460a mov r2, r1
  8100. 8007c7e: e7fa b.n 8007c76 <Power_ON_OFF_Ctrl+0x5e>
  8101. if(cmd){
  8102. 8007c80: b121 cbz r1, 8007c8c <Power_ON_OFF_Ctrl+0x74>
  8103. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_SET);
  8104. 8007c82: 2201 movs r2, #1
  8105. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  8106. 8007c84: f44f 7100 mov.w r1, #512 ; 0x200
  8107. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8108. 8007c88: 4825 ldr r0, [pc, #148] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8109. 8007c8a: e7d8 b.n 8007c3e <Power_ON_OFF_Ctrl+0x26>
  8110. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  8111. 8007c8c: 460a mov r2, r1
  8112. 8007c8e: e7f9 b.n 8007c84 <Power_ON_OFF_Ctrl+0x6c>
  8113. if(cmd)
  8114. 8007c90: b119 cbz r1, 8007c9a <Power_ON_OFF_Ctrl+0x82>
  8115. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_SET);
  8116. 8007c92: 2201 movs r2, #1
  8117. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_RESET);
  8118. 8007c94: f44f 6180 mov.w r1, #1024 ; 0x400
  8119. 8007c98: e7f6 b.n 8007c88 <Power_ON_OFF_Ctrl+0x70>
  8120. 8007c9a: 460a mov r2, r1
  8121. 8007c9c: e7fa b.n 8007c94 <Power_ON_OFF_Ctrl+0x7c>
  8122. if(cmd)
  8123. 8007c9e: b119 cbz r1, 8007ca8 <Power_ON_OFF_Ctrl+0x90>
  8124. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_SET);
  8125. 8007ca0: 2201 movs r2, #1
  8126. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_RESET);
  8127. 8007ca2: f44f 6100 mov.w r1, #2048 ; 0x800
  8128. 8007ca6: e7ef b.n 8007c88 <Power_ON_OFF_Ctrl+0x70>
  8129. 8007ca8: 460a mov r2, r1
  8130. 8007caa: e7fa b.n 8007ca2 <Power_ON_OFF_Ctrl+0x8a>
  8131. if(cmd)
  8132. 8007cac: b119 cbz r1, 8007cb6 <Power_ON_OFF_Ctrl+0x9e>
  8133. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_SET);
  8134. 8007cae: 2201 movs r2, #1
  8135. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  8136. 8007cb0: f44f 5180 mov.w r1, #4096 ; 0x1000
  8137. 8007cb4: e7c2 b.n 8007c3c <Power_ON_OFF_Ctrl+0x24>
  8138. 8007cb6: 460a mov r2, r1
  8139. 8007cb8: e7fa b.n 8007cb0 <Power_ON_OFF_Ctrl+0x98>
  8140. if(cmd)
  8141. 8007cba: b119 cbz r1, 8007cc4 <Power_ON_OFF_Ctrl+0xac>
  8142. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  8143. 8007cbc: 2201 movs r2, #1
  8144. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  8145. 8007cbe: f44f 6180 mov.w r1, #1024 ; 0x400
  8146. 8007cc2: e7bb b.n 8007c3c <Power_ON_OFF_Ctrl+0x24>
  8147. 8007cc4: 460a mov r2, r1
  8148. 8007cc6: e7fa b.n 8007cbe <Power_ON_OFF_Ctrl+0xa6>
  8149. if(cmd){
  8150. 8007cc8: b191 cbz r1, 8007cf0 <Power_ON_OFF_Ctrl+0xd8>
  8151. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8152. 8007cca: 2200 movs r2, #0
  8153. 8007ccc: 2120 movs r1, #32
  8154. 8007cce: 4814 ldr r0, [pc, #80] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8155. 8007cd0: f7fe fb00 bl 80062d4 <HAL_GPIO_WritePin>
  8156. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8157. 8007cd4: 2200 movs r2, #0
  8158. 8007cd6: 2140 movs r1, #64 ; 0x40
  8159. 8007cd8: 4811 ldr r0, [pc, #68] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8160. 8007cda: f7fe fafb bl 80062d4 <HAL_GPIO_WritePin>
  8161. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  8162. 8007cde: 2201 movs r2, #1
  8163. 8007ce0: 2180 movs r1, #128 ; 0x80
  8164. 8007ce2: 480f ldr r0, [pc, #60] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8165. 8007ce4: f7fe faf6 bl 80062d4 <HAL_GPIO_WritePin>
  8166. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  8167. 8007ce8: 2201 movs r2, #1
  8168. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8169. 8007cea: f44f 7180 mov.w r1, #256 ; 0x100
  8170. 8007cee: e7cb b.n 8007c88 <Power_ON_OFF_Ctrl+0x70>
  8171. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_SET);
  8172. 8007cf0: 2201 movs r2, #1
  8173. 8007cf2: 2120 movs r1, #32
  8174. 8007cf4: 480a ldr r0, [pc, #40] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8175. 8007cf6: f7fe faed bl 80062d4 <HAL_GPIO_WritePin>
  8176. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_SET);
  8177. 8007cfa: 2201 movs r2, #1
  8178. 8007cfc: 2140 movs r1, #64 ; 0x40
  8179. 8007cfe: 4808 ldr r0, [pc, #32] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8180. 8007d00: f7fe fae8 bl 80062d4 <HAL_GPIO_WritePin>
  8181. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8182. 8007d04: 4622 mov r2, r4
  8183. 8007d06: 2180 movs r1, #128 ; 0x80
  8184. 8007d08: 4805 ldr r0, [pc, #20] ; (8007d20 <Power_ON_OFF_Ctrl+0x108>)
  8185. 8007d0a: f7fe fae3 bl 80062d4 <HAL_GPIO_WritePin>
  8186. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8187. 8007d0e: 4622 mov r2, r4
  8188. 8007d10: e7eb b.n 8007cea <Power_ON_OFF_Ctrl+0xd2>
  8189. 8007d12: bd10 pop {r4, pc}
  8190. 8007d14: 40011000 .word 0x40011000
  8191. 8007d18: 40011800 .word 0x40011800
  8192. 8007d1c: 40011400 .word 0x40011400
  8193. 8007d20: 40012000 .word 0x40012000
  8194. 08007d24 <ATTEN_PLL_PATH_Initialize>:
  8195. void ATTEN_PLL_PATH_Initialize(void){
  8196. 8007d24: b510 push {r4, lr}
  8197. #if 0 // PYJ.2019.07.31_BEGIN --
  8198. for(int i = 0; i < INDEX_BLUE_EOF + 1; i++){
  8199. printf("Data = %x\r\n", Flash_Save_data[i]);
  8200. }
  8201. #endif // PYJ.2019.07.31_END --
  8202. Flash_Save_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Flash_Save_data[Type], Flash_Save_data[Length]);
  8203. 8007d26: 4c07 ldr r4, [pc, #28] ; (8007d44 <ATTEN_PLL_PATH_Initialize+0x20>)
  8204. 8007d28: 78a1 ldrb r1, [r4, #2]
  8205. 8007d2a: 1c60 adds r0, r4, #1
  8206. 8007d2c: f7ff fb79 bl 8007422 <STH30_CreateCrc>
  8207. 8007d30: f884 005e strb.w r0, [r4, #94] ; 0x5e
  8208. RF_Ctrl_Main(&Flash_Save_data[INDEX_BLUE_HEADER]);
  8209. 8007d34: 4620 mov r0, r4
  8210. 8007d36: f001 fbe7 bl 8009508 <RF_Ctrl_Main>
  8211. RF_Status_Get();
  8212. }
  8213. 8007d3a: e8bd 4010 ldmia.w sp!, {r4, lr}
  8214. RF_Status_Get();
  8215. 8007d3e: f000 bf8b b.w 8008c58 <RF_Status_Get>
  8216. 8007d42: bf00 nop
  8217. 8007d44: 20000480 .word 0x20000480
  8218. 08007d48 <HAL_TIM_PeriodElapsedCallback>:
  8219. #if 1 // PYJ.2019.07.26_BEGIN --
  8220. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  8221. {
  8222. if(htim->Instance == TIM6){
  8223. 8007d48: 6802 ldr r2, [r0, #0]
  8224. 8007d4a: 4b08 ldr r3, [pc, #32] ; (8007d6c <HAL_TIM_PeriodElapsedCallback+0x24>)
  8225. 8007d4c: 429a cmp r2, r3
  8226. 8007d4e: d10b bne.n 8007d68 <HAL_TIM_PeriodElapsedCallback+0x20>
  8227. UartRxTimerCnt++;
  8228. 8007d50: 4a07 ldr r2, [pc, #28] ; (8007d70 <HAL_TIM_PeriodElapsedCallback+0x28>)
  8229. 8007d52: 6813 ldr r3, [r2, #0]
  8230. 8007d54: 3301 adds r3, #1
  8231. 8007d56: 6013 str r3, [r2, #0]
  8232. LedTimerCnt++;
  8233. 8007d58: 4a06 ldr r2, [pc, #24] ; (8007d74 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  8234. 8007d5a: 6813 ldr r3, [r2, #0]
  8235. 8007d5c: 3301 adds r3, #1
  8236. 8007d5e: 6013 str r3, [r2, #0]
  8237. AdcTimerCnt++;
  8238. 8007d60: 4a05 ldr r2, [pc, #20] ; (8007d78 <HAL_TIM_PeriodElapsedCallback+0x30>)
  8239. 8007d62: 6813 ldr r3, [r2, #0]
  8240. 8007d64: 3301 adds r3, #1
  8241. 8007d66: 6013 str r3, [r2, #0]
  8242. 8007d68: 4770 bx lr
  8243. 8007d6a: bf00 nop
  8244. 8007d6c: 40001000 .word 0x40001000
  8245. 8007d70: 20000440 .word 0x20000440
  8246. 8007d74: 2000043c .word 0x2000043c
  8247. 8007d78: 20000438 .word 0x20000438
  8248. 08007d7c <_write>:
  8249. }
  8250. }
  8251. #endif // PYJ.2019.07.26_END --
  8252. int _write (int file, uint8_t *ptr, uint16_t len)
  8253. {
  8254. 8007d7c: b510 push {r4, lr}
  8255. 8007d7e: 4614 mov r4, r2
  8256. HAL_UART_Transmit(&huart1, ptr, len,10);
  8257. 8007d80: 230a movs r3, #10
  8258. 8007d82: 4802 ldr r0, [pc, #8] ; (8007d8c <_write+0x10>)
  8259. 8007d84: f7ff f876 bl 8006e74 <HAL_UART_Transmit>
  8260. // HAL_UART_Transmit_IT(&huart1, ptr, len);
  8261. return len;
  8262. }
  8263. 8007d88: 4620 mov r0, r4
  8264. 8007d8a: bd10 pop {r4, pc}
  8265. 8007d8c: 200006bc .word 0x200006bc
  8266. 08007d90 <Pol_Delay_us>:
  8267. void Pol_Delay_us(volatile uint32_t microseconds)
  8268. {
  8269. /* Go to number of cycles for system */
  8270. microseconds *= (SystemCoreClock / 1000000);
  8271. 8007d90: 4a08 ldr r2, [pc, #32] ; (8007db4 <Pol_Delay_us+0x24>)
  8272. 8007d92: 4909 ldr r1, [pc, #36] ; (8007db8 <Pol_Delay_us+0x28>)
  8273. 8007d94: 6812 ldr r2, [r2, #0]
  8274. {
  8275. 8007d96: b082 sub sp, #8
  8276. microseconds *= (SystemCoreClock / 1000000);
  8277. 8007d98: fbb2 f2f1 udiv r2, r2, r1
  8278. {
  8279. 8007d9c: 9001 str r0, [sp, #4]
  8280. microseconds *= (SystemCoreClock / 1000000);
  8281. 8007d9e: 9b01 ldr r3, [sp, #4]
  8282. 8007da0: 4353 muls r3, r2
  8283. 8007da2: 9301 str r3, [sp, #4]
  8284. /* Delay till end */
  8285. while (microseconds--);
  8286. 8007da4: 9b01 ldr r3, [sp, #4]
  8287. 8007da6: 1e5a subs r2, r3, #1
  8288. 8007da8: 9201 str r2, [sp, #4]
  8289. 8007daa: 2b00 cmp r3, #0
  8290. 8007dac: d1fa bne.n 8007da4 <Pol_Delay_us+0x14>
  8291. }
  8292. 8007dae: b002 add sp, #8
  8293. 8007db0: 4770 bx lr
  8294. 8007db2: bf00 nop
  8295. 8007db4: 20000200 .word 0x20000200
  8296. 8007db8: 000f4240 .word 0x000f4240
  8297. 08007dbc <SystemClock_Config>:
  8298. /**
  8299. * @brief System Clock Configuration
  8300. * @retval None
  8301. */
  8302. void SystemClock_Config(void)
  8303. {
  8304. 8007dbc: b510 push {r4, lr}
  8305. 8007dbe: b096 sub sp, #88 ; 0x58
  8306. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  8307. 8007dc0: 2228 movs r2, #40 ; 0x28
  8308. 8007dc2: 2100 movs r1, #0
  8309. 8007dc4: a80c add r0, sp, #48 ; 0x30
  8310. 8007dc6: f001 fc48 bl 800965a <memset>
  8311. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  8312. 8007dca: 2214 movs r2, #20
  8313. 8007dcc: 2100 movs r1, #0
  8314. 8007dce: a801 add r0, sp, #4
  8315. 8007dd0: f001 fc43 bl 800965a <memset>
  8316. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  8317. 8007dd4: 2218 movs r2, #24
  8318. 8007dd6: 2100 movs r1, #0
  8319. 8007dd8: eb0d 0002 add.w r0, sp, r2
  8320. 8007ddc: f001 fc3d bl 800965a <memset>
  8321. /** Initializes the CPU, AHB and APB busses clocks
  8322. */
  8323. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8324. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  8325. 8007de0: 2301 movs r3, #1
  8326. 8007de2: 9310 str r3, [sp, #64] ; 0x40
  8327. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  8328. 8007de4: 2310 movs r3, #16
  8329. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8330. 8007de6: 2402 movs r4, #2
  8331. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  8332. 8007de8: 9311 str r3, [sp, #68] ; 0x44
  8333. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8334. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  8335. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  8336. 8007dea: f44f 1340 mov.w r3, #3145728 ; 0x300000
  8337. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8338. 8007dee: a80c add r0, sp, #48 ; 0x30
  8339. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  8340. 8007df0: 9315 str r3, [sp, #84] ; 0x54
  8341. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8342. 8007df2: 940c str r4, [sp, #48] ; 0x30
  8343. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8344. 8007df4: 9413 str r4, [sp, #76] ; 0x4c
  8345. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8346. 8007df6: f7fe fa77 bl 80062e8 <HAL_RCC_OscConfig>
  8347. {
  8348. Error_Handler();
  8349. }
  8350. /** Initializes the CPU, AHB and APB busses clocks
  8351. */
  8352. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8353. 8007dfa: 230f movs r3, #15
  8354. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  8355. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8356. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8357. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8358. 8007dfc: f44f 6280 mov.w r2, #1024 ; 0x400
  8359. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8360. 8007e00: 9301 str r3, [sp, #4]
  8361. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8362. 8007e02: 2300 movs r3, #0
  8363. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8364. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  8365. 8007e04: 4621 mov r1, r4
  8366. 8007e06: a801 add r0, sp, #4
  8367. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8368. 8007e08: 9303 str r3, [sp, #12]
  8369. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8370. 8007e0a: 9204 str r2, [sp, #16]
  8371. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8372. 8007e0c: 9305 str r3, [sp, #20]
  8373. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8374. 8007e0e: 9402 str r4, [sp, #8]
  8375. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  8376. 8007e10: f7fe fc32 bl 8006678 <HAL_RCC_ClockConfig>
  8377. {
  8378. Error_Handler();
  8379. }
  8380. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  8381. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV4;
  8382. 8007e14: f44f 4380 mov.w r3, #16384 ; 0x4000
  8383. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  8384. 8007e18: a806 add r0, sp, #24
  8385. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  8386. 8007e1a: 9406 str r4, [sp, #24]
  8387. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV4;
  8388. 8007e1c: 9308 str r3, [sp, #32]
  8389. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  8390. 8007e1e: f7fe fcfd bl 800681c <HAL_RCCEx_PeriphCLKConfig>
  8391. {
  8392. Error_Handler();
  8393. }
  8394. }
  8395. 8007e22: b016 add sp, #88 ; 0x58
  8396. 8007e24: bd10 pop {r4, pc}
  8397. ...
  8398. 08007e28 <main>:
  8399. {
  8400. 8007e28: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  8401. static void MX_GPIO_Init(void)
  8402. {
  8403. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8404. /* GPIO Ports Clock Enable */
  8405. __HAL_RCC_GPIOE_CLK_ENABLE();
  8406. 8007e2c: 4db4 ldr r5, [pc, #720] ; (8008100 <main+0x2d8>)
  8407. {
  8408. 8007e2e: b095 sub sp, #84 ; 0x54
  8409. HAL_Init();
  8410. 8007e30: f7fd fb38 bl 80054a4 <HAL_Init>
  8411. SystemClock_Config();
  8412. 8007e34: f7ff ffc2 bl 8007dbc <SystemClock_Config>
  8413. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8414. 8007e38: 2210 movs r2, #16
  8415. 8007e3a: 2100 movs r1, #0
  8416. 8007e3c: a810 add r0, sp, #64 ; 0x40
  8417. 8007e3e: f001 fc0c bl 800965a <memset>
  8418. __HAL_RCC_GPIOE_CLK_ENABLE();
  8419. 8007e42: 69ab ldr r3, [r5, #24]
  8420. __HAL_RCC_GPIOB_CLK_ENABLE();
  8421. __HAL_RCC_GPIOD_CLK_ENABLE();
  8422. __HAL_RCC_GPIOG_CLK_ENABLE();
  8423. /*Configure GPIO pin Output Level */
  8424. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8425. 8007e44: 2200 movs r2, #0
  8426. __HAL_RCC_GPIOE_CLK_ENABLE();
  8427. 8007e46: f043 0340 orr.w r3, r3, #64 ; 0x40
  8428. 8007e4a: 61ab str r3, [r5, #24]
  8429. 8007e4c: 69ab ldr r3, [r5, #24]
  8430. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8431. 8007e4e: 217f movs r1, #127 ; 0x7f
  8432. __HAL_RCC_GPIOE_CLK_ENABLE();
  8433. 8007e50: f003 0340 and.w r3, r3, #64 ; 0x40
  8434. 8007e54: 9309 str r3, [sp, #36] ; 0x24
  8435. 8007e56: 9b09 ldr r3, [sp, #36] ; 0x24
  8436. __HAL_RCC_GPIOC_CLK_ENABLE();
  8437. 8007e58: 69ab ldr r3, [r5, #24]
  8438. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8439. 8007e5a: 48aa ldr r0, [pc, #680] ; (8008104 <main+0x2dc>)
  8440. __HAL_RCC_GPIOC_CLK_ENABLE();
  8441. 8007e5c: f043 0310 orr.w r3, r3, #16
  8442. 8007e60: 61ab str r3, [r5, #24]
  8443. 8007e62: 69ab ldr r3, [r5, #24]
  8444. /*Configure GPIO pins : ATT_EN_1_8G_DL1_Pin ATT_EN_1_8G_DL2_Pin ATT_EN_1_8G_UL1_Pin ATT_EN_1_8G_UL2_Pin
  8445. ATT_EN_1_8G_UL3_Pin PATH_EN_2_1G_DL_Pin PATH_EN_2_1G_UL_Pin */
  8446. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8447. |ATT_EN_1_8G_UL3_Pin|PATH_EN_2_1G_DL_Pin|PATH_EN_2_1G_UL_Pin;
  8448. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8449. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8450. 8007e64: 2400 movs r4, #0
  8451. __HAL_RCC_GPIOC_CLK_ENABLE();
  8452. 8007e66: f003 0310 and.w r3, r3, #16
  8453. 8007e6a: 930a str r3, [sp, #40] ; 0x28
  8454. 8007e6c: 9b0a ldr r3, [sp, #40] ; 0x28
  8455. __HAL_RCC_GPIOF_CLK_ENABLE();
  8456. 8007e6e: 69ab ldr r3, [r5, #24]
  8457. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8458. 8007e70: 2601 movs r6, #1
  8459. __HAL_RCC_GPIOF_CLK_ENABLE();
  8460. 8007e72: f043 0380 orr.w r3, r3, #128 ; 0x80
  8461. 8007e76: 61ab str r3, [r5, #24]
  8462. 8007e78: 69ab ldr r3, [r5, #24]
  8463. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8464. 8007e7a: 2702 movs r7, #2
  8465. __HAL_RCC_GPIOF_CLK_ENABLE();
  8466. 8007e7c: f003 0380 and.w r3, r3, #128 ; 0x80
  8467. 8007e80: 930b str r3, [sp, #44] ; 0x2c
  8468. 8007e82: 9b0b ldr r3, [sp, #44] ; 0x2c
  8469. __HAL_RCC_GPIOA_CLK_ENABLE();
  8470. 8007e84: 69ab ldr r3, [r5, #24]
  8471. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8472. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8473. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8474. /*Configure GPIO pins : PLL_LD_1_8G_DL_Pin PLL_LD_1_8G_UL_Pin */
  8475. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8476. 8007e86: f04f 0b0c mov.w fp, #12
  8477. __HAL_RCC_GPIOA_CLK_ENABLE();
  8478. 8007e8a: f043 0304 orr.w r3, r3, #4
  8479. 8007e8e: 61ab str r3, [r5, #24]
  8480. 8007e90: 69ab ldr r3, [r5, #24]
  8481. hadc1.Init.NbrOfConversion = 14;
  8482. 8007e92: f04f 090e mov.w r9, #14
  8483. __HAL_RCC_GPIOA_CLK_ENABLE();
  8484. 8007e96: f003 0304 and.w r3, r3, #4
  8485. 8007e9a: 930c str r3, [sp, #48] ; 0x30
  8486. 8007e9c: 9b0c ldr r3, [sp, #48] ; 0x30
  8487. __HAL_RCC_GPIOB_CLK_ENABLE();
  8488. 8007e9e: 69ab ldr r3, [r5, #24]
  8489. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  8490. 8007ea0: f04f 0807 mov.w r8, #7
  8491. __HAL_RCC_GPIOB_CLK_ENABLE();
  8492. 8007ea4: f043 0308 orr.w r3, r3, #8
  8493. 8007ea8: 61ab str r3, [r5, #24]
  8494. 8007eaa: 69ab ldr r3, [r5, #24]
  8495. sConfig.Rank = ADC_REGULAR_RANK_3;
  8496. 8007eac: f04f 0a03 mov.w sl, #3
  8497. __HAL_RCC_GPIOB_CLK_ENABLE();
  8498. 8007eb0: f003 0308 and.w r3, r3, #8
  8499. 8007eb4: 930d str r3, [sp, #52] ; 0x34
  8500. 8007eb6: 9b0d ldr r3, [sp, #52] ; 0x34
  8501. __HAL_RCC_GPIOD_CLK_ENABLE();
  8502. 8007eb8: 69ab ldr r3, [r5, #24]
  8503. 8007eba: f043 0320 orr.w r3, r3, #32
  8504. 8007ebe: 61ab str r3, [r5, #24]
  8505. 8007ec0: 69ab ldr r3, [r5, #24]
  8506. 8007ec2: f003 0320 and.w r3, r3, #32
  8507. 8007ec6: 930e str r3, [sp, #56] ; 0x38
  8508. 8007ec8: 9b0e ldr r3, [sp, #56] ; 0x38
  8509. __HAL_RCC_GPIOG_CLK_ENABLE();
  8510. 8007eca: 69ab ldr r3, [r5, #24]
  8511. 8007ecc: f443 7380 orr.w r3, r3, #256 ; 0x100
  8512. 8007ed0: 61ab str r3, [r5, #24]
  8513. 8007ed2: 69ab ldr r3, [r5, #24]
  8514. 8007ed4: f403 7380 and.w r3, r3, #256 ; 0x100
  8515. 8007ed8: 930f str r3, [sp, #60] ; 0x3c
  8516. 8007eda: 9b0f ldr r3, [sp, #60] ; 0x3c
  8517. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8518. 8007edc: f7fe f9fa bl 80062d4 <HAL_GPIO_WritePin>
  8519. HAL_GPIO_WritePin(GPIOC, ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8520. 8007ee0: 2200 movs r2, #0
  8521. 8007ee2: f64f 41c0 movw r1, #64704 ; 0xfcc0
  8522. 8007ee6: 4888 ldr r0, [pc, #544] ; (8008108 <main+0x2e0>)
  8523. 8007ee8: f7fe f9f4 bl 80062d4 <HAL_GPIO_WritePin>
  8524. HAL_GPIO_WritePin(GPIOF, PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8525. 8007eec: 2200 movs r2, #0
  8526. 8007eee: f240 31f3 movw r1, #1011 ; 0x3f3
  8527. 8007ef2: 4886 ldr r0, [pc, #536] ; (800810c <main+0x2e4>)
  8528. 8007ef4: f7fe f9ee bl 80062d4 <HAL_GPIO_WritePin>
  8529. HAL_GPIO_WritePin(GPIOD, PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8530. 8007ef8: 2200 movs r2, #0
  8531. 8007efa: f648 71ff movw r1, #36863 ; 0x8fff
  8532. 8007efe: 4884 ldr r0, [pc, #528] ; (8008110 <main+0x2e8>)
  8533. 8007f00: f7fe f9e8 bl 80062d4 <HAL_GPIO_WritePin>
  8534. HAL_GPIO_WritePin(GPIOG, DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8535. 8007f04: 2200 movs r2, #0
  8536. 8007f06: f647 71fc movw r1, #32764 ; 0x7ffc
  8537. 8007f0a: 4882 ldr r0, [pc, #520] ; (8008114 <main+0x2ec>)
  8538. 8007f0c: f7fe f9e2 bl 80062d4 <HAL_GPIO_WritePin>
  8539. HAL_GPIO_WritePin(PLL_CLK_3_5G_GPIO_Port, PLL_CLK_3_5G_Pin, GPIO_PIN_RESET);
  8540. 8007f10: 2200 movs r2, #0
  8541. 8007f12: f44f 4100 mov.w r1, #32768 ; 0x8000
  8542. 8007f16: 4880 ldr r0, [pc, #512] ; (8008118 <main+0x2f0>)
  8543. 8007f18: f7fe f9dc bl 80062d4 <HAL_GPIO_WritePin>
  8544. HAL_GPIO_WritePin(GPIOB, PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8545. 8007f1c: 2200 movs r2, #0
  8546. 8007f1e: 2118 movs r1, #24
  8547. 8007f20: 487e ldr r0, [pc, #504] ; (800811c <main+0x2f4>)
  8548. 8007f22: f7fe f9d7 bl 80062d4 <HAL_GPIO_WritePin>
  8549. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8550. 8007f26: 237f movs r3, #127 ; 0x7f
  8551. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8552. 8007f28: a910 add r1, sp, #64 ; 0x40
  8553. 8007f2a: 4876 ldr r0, [pc, #472] ; (8008104 <main+0x2dc>)
  8554. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8555. 8007f2c: 9310 str r3, [sp, #64] ; 0x40
  8556. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8557. 8007f2e: 9611 str r6, [sp, #68] ; 0x44
  8558. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8559. 8007f30: 9412 str r4, [sp, #72] ; 0x48
  8560. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8561. 8007f32: 9713 str r7, [sp, #76] ; 0x4c
  8562. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8563. 8007f34: f7fe f8dc bl 80060f0 <HAL_GPIO_Init>
  8564. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8565. 8007f38: f64f 43c0 movw r3, #64704 ; 0xfcc0
  8566. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8567. 8007f3c: a910 add r1, sp, #64 ; 0x40
  8568. 8007f3e: 4872 ldr r0, [pc, #456] ; (8008108 <main+0x2e0>)
  8569. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8570. 8007f40: 9310 str r3, [sp, #64] ; 0x40
  8571. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8572. 8007f42: 9611 str r6, [sp, #68] ; 0x44
  8573. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8574. 8007f44: 9412 str r4, [sp, #72] ; 0x48
  8575. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8576. 8007f46: 9713 str r7, [sp, #76] ; 0x4c
  8577. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8578. 8007f48: f7fe f8d2 bl 80060f0 <HAL_GPIO_Init>
  8579. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8580. 8007f4c: f240 33f3 movw r3, #1011 ; 0x3f3
  8581. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8582. 8007f50: a910 add r1, sp, #64 ; 0x40
  8583. 8007f52: 486e ldr r0, [pc, #440] ; (800810c <main+0x2e4>)
  8584. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8585. 8007f54: 9310 str r3, [sp, #64] ; 0x40
  8586. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8587. 8007f56: 9611 str r6, [sp, #68] ; 0x44
  8588. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8589. 8007f58: 9412 str r4, [sp, #72] ; 0x48
  8590. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8591. 8007f5a: 9713 str r7, [sp, #76] ; 0x4c
  8592. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8593. 8007f5c: f7fe f8c8 bl 80060f0 <HAL_GPIO_Init>
  8594. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8595. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8596. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8597. 8007f60: a910 add r1, sp, #64 ; 0x40
  8598. 8007f62: 486a ldr r0, [pc, #424] ; (800810c <main+0x2e4>)
  8599. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8600. 8007f64: f8cd b040 str.w fp, [sp, #64] ; 0x40
  8601. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8602. 8007f68: 9411 str r4, [sp, #68] ; 0x44
  8603. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8604. 8007f6a: 9412 str r4, [sp, #72] ; 0x48
  8605. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8606. 8007f6c: f7fe f8c0 bl 80060f0 <HAL_GPIO_Init>
  8607. /*Configure GPIO pins : PLL_DATA_Pin PLL_CLK_Pin ATT_DATA_Pin ATT_CLK_Pin
  8608. DA_LDAC_Pin ATT_CLK_3_5G_Pin ATT_EN_3_5G_Pin ATT_DATA_3_5G_DL_Pin
  8609. ATT_DATA_3_5G_UL_Pin ATT_DATA_3_5G_COM1_Pin ATT_DATA_3_5G_COM2_Pin ATT_DATA_3_5G_COM3_Pin
  8610. PATH_EN_3_5G_L_Pin */
  8611. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8612. 8007f70: f648 73ff movw r3, #36863 ; 0x8fff
  8613. |ATT_DATA_3_5G_UL_Pin|ATT_DATA_3_5G_COM1_Pin|ATT_DATA_3_5G_COM2_Pin|ATT_DATA_3_5G_COM3_Pin
  8614. |PATH_EN_3_5G_L_Pin;
  8615. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8616. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8617. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8618. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8619. 8007f74: a910 add r1, sp, #64 ; 0x40
  8620. 8007f76: 4866 ldr r0, [pc, #408] ; (8008110 <main+0x2e8>)
  8621. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8622. 8007f78: 9310 str r3, [sp, #64] ; 0x40
  8623. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8624. 8007f7a: 9611 str r6, [sp, #68] ; 0x44
  8625. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8626. 8007f7c: 9412 str r4, [sp, #72] ; 0x48
  8627. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8628. 8007f7e: 9713 str r7, [sp, #76] ; 0x4c
  8629. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8630. 8007f80: f7fe f8b6 bl 80060f0 <HAL_GPIO_Init>
  8631. /*Configure GPIO pins : ALARM_DC_Pin ALARM_AC_Pin */
  8632. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8633. 8007f84: f44f 5340 mov.w r3, #12288 ; 0x3000
  8634. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8635. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8636. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8637. 8007f88: a910 add r1, sp, #64 ; 0x40
  8638. 8007f8a: 4861 ldr r0, [pc, #388] ; (8008110 <main+0x2e8>)
  8639. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8640. 8007f8c: 9310 str r3, [sp, #64] ; 0x40
  8641. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8642. 8007f8e: 9411 str r4, [sp, #68] ; 0x44
  8643. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8644. 8007f90: 9412 str r4, [sp, #72] ; 0x48
  8645. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8646. 8007f92: f7fe f8ad bl 80060f0 <HAL_GPIO_Init>
  8647. /*Configure GPIO pins : DA_SYNC_Pin DA_SCLK_Pin DA_DIN_Pin _T_SYNC_UL_Pin
  8648. T_SYNC_UL_Pin _T_SYNC_DL_Pin T_SYNC_DL_Pin PATH_EN_3_5G_H_Pin
  8649. PATH_EN_3_5G_DL_Pin PATH_EN_3_5G_UL_Pin PLL_ON_OFF_3_5G_LG12_Pin PLL_ON_OFF_3_5G_HG13_Pin
  8650. BOOT_LED_Pin */
  8651. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8652. 8007f96: f647 73fc movw r3, #32764 ; 0x7ffc
  8653. |PATH_EN_3_5G_DL_Pin|PATH_EN_3_5G_UL_Pin|PLL_ON_OFF_3_5G_LG12_Pin|PLL_ON_OFF_3_5G_HG13_Pin
  8654. |BOOT_LED_Pin;
  8655. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8656. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8657. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8658. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8659. 8007f9a: a910 add r1, sp, #64 ; 0x40
  8660. 8007f9c: 485d ldr r0, [pc, #372] ; (8008114 <main+0x2ec>)
  8661. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8662. 8007f9e: 9310 str r3, [sp, #64] ; 0x40
  8663. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8664. 8007fa0: 9611 str r6, [sp, #68] ; 0x44
  8665. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8666. 8007fa2: 9412 str r4, [sp, #72] ; 0x48
  8667. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8668. 8007fa4: 9713 str r7, [sp, #76] ; 0x4c
  8669. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8670. 8007fa6: f7fe f8a3 bl 80060f0 <HAL_GPIO_Init>
  8671. /*Configure GPIO pins : PLL_LD_3_5G_L_Pin PLL_LD_3_5G_H_Pin */
  8672. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8673. 8007faa: f44f 7340 mov.w r3, #768 ; 0x300
  8674. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8675. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8676. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8677. 8007fae: a910 add r1, sp, #64 ; 0x40
  8678. 8007fb0: 4855 ldr r0, [pc, #340] ; (8008108 <main+0x2e0>)
  8679. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8680. 8007fb2: 9310 str r3, [sp, #64] ; 0x40
  8681. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8682. 8007fb4: 9411 str r4, [sp, #68] ; 0x44
  8683. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8684. 8007fb6: 9412 str r4, [sp, #72] ; 0x48
  8685. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8686. 8007fb8: f7fe f89a bl 80060f0 <HAL_GPIO_Init>
  8687. /*Configure GPIO pin : PLL_CLK_3_5G_Pin */
  8688. GPIO_InitStruct.Pin = PLL_CLK_3_5G_Pin;
  8689. 8007fbc: f44f 4300 mov.w r3, #32768 ; 0x8000
  8690. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8691. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8692. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8693. HAL_GPIO_Init(PLL_CLK_3_5G_GPIO_Port, &GPIO_InitStruct);
  8694. 8007fc0: a910 add r1, sp, #64 ; 0x40
  8695. 8007fc2: 4855 ldr r0, [pc, #340] ; (8008118 <main+0x2f0>)
  8696. GPIO_InitStruct.Pin = PLL_CLK_3_5G_Pin;
  8697. 8007fc4: 9310 str r3, [sp, #64] ; 0x40
  8698. 8007fc6: 9307 str r3, [sp, #28]
  8699. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8700. 8007fc8: 9611 str r6, [sp, #68] ; 0x44
  8701. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8702. 8007fca: 9412 str r4, [sp, #72] ; 0x48
  8703. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8704. 8007fcc: 9713 str r7, [sp, #76] ; 0x4c
  8705. HAL_GPIO_Init(PLL_CLK_3_5G_GPIO_Port, &GPIO_InitStruct);
  8706. 8007fce: f7fe f88f bl 80060f0 <HAL_GPIO_Init>
  8707. /*Configure GPIO pins : PLL_EN_2_1G_DL_Pin PLL_EN_2_1G_UL_Pin */
  8708. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  8709. 8007fd2: 2218 movs r2, #24
  8710. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8711. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8712. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8713. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8714. 8007fd4: a910 add r1, sp, #64 ; 0x40
  8715. 8007fd6: 4851 ldr r0, [pc, #324] ; (800811c <main+0x2f4>)
  8716. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  8717. 8007fd8: 9210 str r2, [sp, #64] ; 0x40
  8718. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8719. 8007fda: 9611 str r6, [sp, #68] ; 0x44
  8720. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8721. 8007fdc: 9412 str r4, [sp, #72] ; 0x48
  8722. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8723. 8007fde: 9713 str r7, [sp, #76] ; 0x4c
  8724. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8725. 8007fe0: f7fe f886 bl 80060f0 <HAL_GPIO_Init>
  8726. /*Configure GPIO pins : PLL_LD_2_1G_DL_Pin PLL_LD_2_1G_UL_Pin */
  8727. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  8728. 8007fe4: 2260 movs r2, #96 ; 0x60
  8729. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8730. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8731. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8732. 8007fe6: a910 add r1, sp, #64 ; 0x40
  8733. 8007fe8: 484c ldr r0, [pc, #304] ; (800811c <main+0x2f4>)
  8734. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  8735. 8007fea: 9210 str r2, [sp, #64] ; 0x40
  8736. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8737. 8007fec: 9411 str r4, [sp, #68] ; 0x44
  8738. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8739. 8007fee: 9412 str r4, [sp, #72] ; 0x48
  8740. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8741. 8007ff0: f7fe f87e bl 80060f0 <HAL_GPIO_Init>
  8742. __HAL_RCC_DMA1_CLK_ENABLE();
  8743. 8007ff4: 696a ldr r2, [r5, #20]
  8744. hadc1.Init.ScanConvMode = ADC_SCAN_ENABLE;
  8745. 8007ff6: f44f 7380 mov.w r3, #256 ; 0x100
  8746. __HAL_RCC_DMA1_CLK_ENABLE();
  8747. 8007ffa: 4332 orrs r2, r6
  8748. 8007ffc: 616a str r2, [r5, #20]
  8749. 8007ffe: 696a ldr r2, [r5, #20]
  8750. hadc1.Instance = ADC1;
  8751. 8008000: 4d47 ldr r5, [pc, #284] ; (8008120 <main+0x2f8>)
  8752. __HAL_RCC_DMA1_CLK_ENABLE();
  8753. 8008002: 4032 ands r2, r6
  8754. 8008004: 9208 str r2, [sp, #32]
  8755. 8008006: 9a08 ldr r2, [sp, #32]
  8756. hadc1.Instance = ADC1;
  8757. 8008008: 4a46 ldr r2, [pc, #280] ; (8008124 <main+0x2fc>)
  8758. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  8759. 800800a: 4628 mov r0, r5
  8760. hadc1.Instance = ADC1;
  8761. 800800c: 602a str r2, [r5, #0]
  8762. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  8763. 800800e: f44f 2260 mov.w r2, #917504 ; 0xe0000
  8764. hadc1.Init.ScanConvMode = ADC_SCAN_ENABLE;
  8765. 8008012: 60ab str r3, [r5, #8]
  8766. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  8767. 8008014: 61ea str r2, [r5, #28]
  8768. ADC_ChannelConfTypeDef sConfig = {0};
  8769. 8008016: 9410 str r4, [sp, #64] ; 0x40
  8770. 8008018: 9411 str r4, [sp, #68] ; 0x44
  8771. 800801a: 9412 str r4, [sp, #72] ; 0x48
  8772. hadc1.Init.ContinuousConvMode = ENABLE;
  8773. 800801c: 60ee str r6, [r5, #12]
  8774. hadc1.Init.DiscontinuousConvMode = DISABLE;
  8775. 800801e: 616c str r4, [r5, #20]
  8776. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  8777. 8008020: 606c str r4, [r5, #4]
  8778. hadc1.Init.NbrOfConversion = 14;
  8779. 8008022: f8c5 9010 str.w r9, [r5, #16]
  8780. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  8781. 8008026: f7fd fc1b bl 8005860 <HAL_ADC_Init>
  8782. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8783. 800802a: a910 add r1, sp, #64 ; 0x40
  8784. 800802c: 4628 mov r0, r5
  8785. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  8786. 800802e: f8cd 8048 str.w r8, [sp, #72] ; 0x48
  8787. sConfig.Channel = ADC_CHANNEL_0;
  8788. 8008032: 9410 str r4, [sp, #64] ; 0x40
  8789. sConfig.Rank = ADC_REGULAR_RANK_1;
  8790. 8008034: 9611 str r6, [sp, #68] ; 0x44
  8791. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8792. 8008036: f7fd faa7 bl 8005588 <HAL_ADC_ConfigChannel>
  8793. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8794. 800803a: a910 add r1, sp, #64 ; 0x40
  8795. 800803c: 4628 mov r0, r5
  8796. sConfig.Channel = ADC_CHANNEL_1;
  8797. 800803e: 9610 str r6, [sp, #64] ; 0x40
  8798. sConfig.Rank = ADC_REGULAR_RANK_2;
  8799. 8008040: 9711 str r7, [sp, #68] ; 0x44
  8800. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8801. 8008042: f7fd faa1 bl 8005588 <HAL_ADC_ConfigChannel>
  8802. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8803. 8008046: a910 add r1, sp, #64 ; 0x40
  8804. 8008048: 4628 mov r0, r5
  8805. sConfig.Rank = ADC_REGULAR_RANK_3;
  8806. 800804a: f8cd a044 str.w sl, [sp, #68] ; 0x44
  8807. sConfig.Channel = ADC_CHANNEL_2;
  8808. 800804e: 9710 str r7, [sp, #64] ; 0x40
  8809. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8810. 8008050: f7fd fa9a bl 8005588 <HAL_ADC_ConfigChannel>
  8811. sConfig.Channel = ADC_CHANNEL_3;
  8812. 8008054: f8cd a040 str.w sl, [sp, #64] ; 0x40
  8813. sConfig.Rank = ADC_REGULAR_RANK_4;
  8814. 8008058: f04f 0a04 mov.w sl, #4
  8815. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8816. 800805c: a910 add r1, sp, #64 ; 0x40
  8817. 800805e: 4628 mov r0, r5
  8818. sConfig.Rank = ADC_REGULAR_RANK_4;
  8819. 8008060: f8cd a044 str.w sl, [sp, #68] ; 0x44
  8820. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8821. 8008064: f7fd fa90 bl 8005588 <HAL_ADC_ConfigChannel>
  8822. sConfig.Channel = ADC_CHANNEL_4;
  8823. 8008068: f8cd a040 str.w sl, [sp, #64] ; 0x40
  8824. sConfig.Rank = ADC_REGULAR_RANK_5;
  8825. 800806c: f04f 0a05 mov.w sl, #5
  8826. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8827. 8008070: a910 add r1, sp, #64 ; 0x40
  8828. 8008072: 4628 mov r0, r5
  8829. sConfig.Rank = ADC_REGULAR_RANK_5;
  8830. 8008074: f8cd a044 str.w sl, [sp, #68] ; 0x44
  8831. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8832. 8008078: f7fd fa86 bl 8005588 <HAL_ADC_ConfigChannel>
  8833. sConfig.Channel = ADC_CHANNEL_5;
  8834. 800807c: f8cd a040 str.w sl, [sp, #64] ; 0x40
  8835. sConfig.Rank = ADC_REGULAR_RANK_6;
  8836. 8008080: f04f 0a06 mov.w sl, #6
  8837. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8838. 8008084: a910 add r1, sp, #64 ; 0x40
  8839. 8008086: 4628 mov r0, r5
  8840. sConfig.Rank = ADC_REGULAR_RANK_6;
  8841. 8008088: f8cd a044 str.w sl, [sp, #68] ; 0x44
  8842. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8843. 800808c: f7fd fa7c bl 8005588 <HAL_ADC_ConfigChannel>
  8844. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8845. 8008090: a910 add r1, sp, #64 ; 0x40
  8846. 8008092: 4628 mov r0, r5
  8847. sConfig.Channel = ADC_CHANNEL_6;
  8848. 8008094: f8cd a040 str.w sl, [sp, #64] ; 0x40
  8849. sConfig.Rank = ADC_REGULAR_RANK_7;
  8850. 8008098: f8cd 8044 str.w r8, [sp, #68] ; 0x44
  8851. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8852. 800809c: f7fd fa74 bl 8005588 <HAL_ADC_ConfigChannel>
  8853. sConfig.Channel = ADC_CHANNEL_7;
  8854. 80080a0: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  8855. sConfig.Rank = ADC_REGULAR_RANK_8;
  8856. 80080a4: f04f 0808 mov.w r8, #8
  8857. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8858. 80080a8: a910 add r1, sp, #64 ; 0x40
  8859. 80080aa: 4628 mov r0, r5
  8860. sConfig.Rank = ADC_REGULAR_RANK_8;
  8861. 80080ac: f8cd 8044 str.w r8, [sp, #68] ; 0x44
  8862. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8863. 80080b0: f7fd fa6a bl 8005588 <HAL_ADC_ConfigChannel>
  8864. sConfig.Channel = ADC_CHANNEL_8;
  8865. 80080b4: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  8866. sConfig.Rank = ADC_REGULAR_RANK_9;
  8867. 80080b8: f04f 0809 mov.w r8, #9
  8868. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8869. 80080bc: a910 add r1, sp, #64 ; 0x40
  8870. 80080be: 4628 mov r0, r5
  8871. sConfig.Rank = ADC_REGULAR_RANK_9;
  8872. 80080c0: f8cd 8044 str.w r8, [sp, #68] ; 0x44
  8873. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8874. 80080c4: f7fd fa60 bl 8005588 <HAL_ADC_ConfigChannel>
  8875. sConfig.Rank = ADC_REGULAR_RANK_10;
  8876. 80080c8: 220a movs r2, #10
  8877. sConfig.Rank = ADC_REGULAR_RANK_11;
  8878. 80080ca: f04f 0a0b mov.w sl, #11
  8879. sConfig.Channel = ADC_CHANNEL_9;
  8880. 80080ce: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  8881. sConfig.Rank = ADC_REGULAR_RANK_13;
  8882. 80080d2: f04f 080d mov.w r8, #13
  8883. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8884. 80080d6: a910 add r1, sp, #64 ; 0x40
  8885. 80080d8: 4628 mov r0, r5
  8886. sConfig.Rank = ADC_REGULAR_RANK_10;
  8887. 80080da: 9211 str r2, [sp, #68] ; 0x44
  8888. 80080dc: 9206 str r2, [sp, #24]
  8889. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8890. 80080de: f7fd fa53 bl 8005588 <HAL_ADC_ConfigChannel>
  8891. sConfig.Channel = ADC_CHANNEL_10;
  8892. 80080e2: 9a06 ldr r2, [sp, #24]
  8893. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8894. 80080e4: a910 add r1, sp, #64 ; 0x40
  8895. 80080e6: 4628 mov r0, r5
  8896. sConfig.Channel = ADC_CHANNEL_10;
  8897. 80080e8: 9210 str r2, [sp, #64] ; 0x40
  8898. sConfig.Rank = ADC_REGULAR_RANK_11;
  8899. 80080ea: f8cd a044 str.w sl, [sp, #68] ; 0x44
  8900. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8901. 80080ee: f7fd fa4b bl 8005588 <HAL_ADC_ConfigChannel>
  8902. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8903. 80080f2: a910 add r1, sp, #64 ; 0x40
  8904. 80080f4: 4628 mov r0, r5
  8905. sConfig.Rank = ADC_REGULAR_RANK_12;
  8906. 80080f6: f8cd b044 str.w fp, [sp, #68] ; 0x44
  8907. sConfig.Channel = ADC_CHANNEL_11;
  8908. 80080fa: f8cd a040 str.w sl, [sp, #64] ; 0x40
  8909. 80080fe: e013 b.n 8008128 <main+0x300>
  8910. 8008100: 40021000 .word 0x40021000
  8911. 8008104: 40011800 .word 0x40011800
  8912. 8008108: 40011000 .word 0x40011000
  8913. 800810c: 40011c00 .word 0x40011c00
  8914. 8008110: 40011400 .word 0x40011400
  8915. 8008114: 40012000 .word 0x40012000
  8916. 8008118: 40010800 .word 0x40010800
  8917. 800811c: 40010c00 .word 0x40010c00
  8918. 8008120: 20000648 .word 0x20000648
  8919. 8008124: 40012400 .word 0x40012400
  8920. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8921. 8008128: f7fd fa2e bl 8005588 <HAL_ADC_ConfigChannel>
  8922. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8923. 800812c: a910 add r1, sp, #64 ; 0x40
  8924. 800812e: 4628 mov r0, r5
  8925. sConfig.Channel = ADC_CHANNEL_12;
  8926. 8008130: f8cd b040 str.w fp, [sp, #64] ; 0x40
  8927. sConfig.Rank = ADC_REGULAR_RANK_13;
  8928. 8008134: f8cd 8044 str.w r8, [sp, #68] ; 0x44
  8929. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8930. 8008138: f7fd fa26 bl 8005588 <HAL_ADC_ConfigChannel>
  8931. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8932. 800813c: a910 add r1, sp, #64 ; 0x40
  8933. 800813e: 4628 mov r0, r5
  8934. sConfig.Channel = ADC_CHANNEL_13;
  8935. 8008140: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  8936. sConfig.Rank = ADC_REGULAR_RANK_14;
  8937. 8008144: f8cd 9044 str.w r9, [sp, #68] ; 0x44
  8938. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8939. 8008148: f7fd fa1e bl 8005588 <HAL_ADC_ConfigChannel>
  8940. huart1.Init.BaudRate = 115200;
  8941. 800814c: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  8942. huart1.Instance = USART1;
  8943. 8008150: f8df 83a0 ldr.w r8, [pc, #928] ; 80084f4 <main+0x6cc>
  8944. huart1.Init.BaudRate = 115200;
  8945. 8008154: 49d2 ldr r1, [pc, #840] ; (80084a0 <main+0x678>)
  8946. if (HAL_UART_Init(&huart1) != HAL_OK)
  8947. 8008156: 4640 mov r0, r8
  8948. huart1.Init.BaudRate = 115200;
  8949. 8008158: e888 000a stmia.w r8, {r1, r3}
  8950. huart1.Init.Mode = UART_MODE_TX_RX;
  8951. 800815c: f8c8 b014 str.w fp, [r8, #20]
  8952. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  8953. 8008160: f8c8 4008 str.w r4, [r8, #8]
  8954. huart1.Init.StopBits = UART_STOPBITS_1;
  8955. 8008164: f8c8 400c str.w r4, [r8, #12]
  8956. huart1.Init.Parity = UART_PARITY_NONE;
  8957. 8008168: f8c8 4010 str.w r4, [r8, #16]
  8958. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  8959. 800816c: f8c8 4018 str.w r4, [r8, #24]
  8960. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  8961. 8008170: f8c8 401c str.w r4, [r8, #28]
  8962. if (HAL_UART_Init(&huart1) != HAL_OK)
  8963. 8008174: f7fe fe50 bl 8006e18 <HAL_UART_Init>
  8964. htim6.Init.Prescaler = 5600-1;
  8965. 8008178: f241 52df movw r2, #5599 ; 0x15df
  8966. htim6.Instance = TIM6;
  8967. 800817c: f8df b378 ldr.w fp, [pc, #888] ; 80084f8 <main+0x6d0>
  8968. htim6.Init.Prescaler = 5600-1;
  8969. 8008180: 49c8 ldr r1, [pc, #800] ; (80084a4 <main+0x67c>)
  8970. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8971. 8008182: 4658 mov r0, fp
  8972. htim6.Init.Prescaler = 5600-1;
  8973. 8008184: e88b 0006 stmia.w fp, {r1, r2}
  8974. htim6.Init.Period = 10;
  8975. 8008188: 9a06 ldr r2, [sp, #24]
  8976. TIM_MasterConfigTypeDef sMasterConfig = {0};
  8977. 800818a: 9410 str r4, [sp, #64] ; 0x40
  8978. htim6.Init.Period = 10;
  8979. 800818c: f8cb 200c str.w r2, [fp, #12]
  8980. TIM_MasterConfigTypeDef sMasterConfig = {0};
  8981. 8008190: 9411 str r4, [sp, #68] ; 0x44
  8982. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  8983. 8008192: f8cb 4008 str.w r4, [fp, #8]
  8984. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  8985. 8008196: f8cb 4018 str.w r4, [fp, #24]
  8986. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8987. 800819a: f7fe fd2b bl 8006bf4 <HAL_TIM_Base_Init>
  8988. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8989. 800819e: a910 add r1, sp, #64 ; 0x40
  8990. 80081a0: 4658 mov r0, fp
  8991. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  8992. 80081a2: 9410 str r4, [sp, #64] ; 0x40
  8993. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  8994. 80081a4: 9411 str r4, [sp, #68] ; 0x44
  8995. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8996. 80081a6: f7fe fd3f bl 8006c28 <HAL_TIMEx_MasterConfigSynchronization>
  8997. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  8998. 80081aa: 4622 mov r2, r4
  8999. 80081ac: 4621 mov r1, r4
  9000. 80081ae: 2025 movs r0, #37 ; 0x25
  9001. 80081b0: f7fd fc5a bl 8005a68 <HAL_NVIC_SetPriority>
  9002. HAL_NVIC_EnableIRQ(USART1_IRQn);
  9003. 80081b4: 2025 movs r0, #37 ; 0x25
  9004. 80081b6: f7fd fc8b bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9005. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  9006. 80081ba: 4622 mov r2, r4
  9007. 80081bc: 4621 mov r1, r4
  9008. 80081be: 2036 movs r0, #54 ; 0x36
  9009. 80081c0: f7fd fc52 bl 8005a68 <HAL_NVIC_SetPriority>
  9010. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  9011. 80081c4: 2036 movs r0, #54 ; 0x36
  9012. 80081c6: f7fd fc83 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9013. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  9014. 80081ca: 4622 mov r2, r4
  9015. 80081cc: 4621 mov r1, r4
  9016. 80081ce: 4650 mov r0, sl
  9017. 80081d0: f7fd fc4a bl 8005a68 <HAL_NVIC_SetPriority>
  9018. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  9019. 80081d4: 4650 mov r0, sl
  9020. 80081d6: f7fd fc7b bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9021. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  9022. 80081da: 4622 mov r2, r4
  9023. 80081dc: 4621 mov r1, r4
  9024. 80081de: 4648 mov r0, r9
  9025. 80081e0: f7fd fc42 bl 8005a68 <HAL_NVIC_SetPriority>
  9026. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  9027. 80081e4: 4648 mov r0, r9
  9028. 80081e6: f7fd fc73 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9029. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  9030. 80081ea: 4622 mov r2, r4
  9031. 80081ec: 4621 mov r1, r4
  9032. 80081ee: 200f movs r0, #15
  9033. 80081f0: f7fd fc3a bl 8005a68 <HAL_NVIC_SetPriority>
  9034. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  9035. 80081f4: 200f movs r0, #15
  9036. 80081f6: f7fd fc6b bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9037. setbuf(stdout, NULL);
  9038. 80081fa: 4aab ldr r2, [pc, #684] ; (80084a8 <main+0x680>)
  9039. 80081fc: 4621 mov r1, r4
  9040. 80081fe: 6812 ldr r2, [r2, #0]
  9041. 8008200: 6890 ldr r0, [r2, #8]
  9042. 8008202: f001 ff0f bl 800a024 <setbuf>
  9043. HAL_UART_Receive_DMA(&huart1, TerminalQueue.Buffer, 1);
  9044. 8008206: 4632 mov r2, r6
  9045. 8008208: 49a8 ldr r1, [pc, #672] ; (80084ac <main+0x684>)
  9046. 800820a: 4640 mov r0, r8
  9047. 800820c: f7fe fec8 bl 8006fa0 <HAL_UART_Receive_DMA>
  9048. PE43711_PinInit();
  9049. 8008210: f7ff f9dc bl 80075cc <PE43711_PinInit>
  9050. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  9051. 8008214: 4622 mov r2, r4
  9052. 8008216: f44f 4180 mov.w r1, #16384 ; 0x4000
  9053. 800821a: 48a5 ldr r0, [pc, #660] ; (80084b0 <main+0x688>)
  9054. 800821c: f7fe f85a bl 80062d4 <HAL_GPIO_WritePin>
  9055. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_RESET);
  9056. 8008220: 9b07 ldr r3, [sp, #28]
  9057. 8008222: 4622 mov r2, r4
  9058. 8008224: 4619 mov r1, r3
  9059. 8008226: 48a2 ldr r0, [pc, #648] ; (80084b0 <main+0x688>)
  9060. 8008228: f7fe f854 bl 80062d4 <HAL_GPIO_WritePin>
  9061. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  9062. 800822c: 4622 mov r2, r4
  9063. 800822e: 4631 mov r1, r6
  9064. 8008230: 48a0 ldr r0, [pc, #640] ; (80084b4 <main+0x68c>)
  9065. 8008232: f7fe f84f bl 80062d4 <HAL_GPIO_WritePin>
  9066. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  9067. 8008236: 4622 mov r2, r4
  9068. 8008238: 4639 mov r1, r7
  9069. 800823a: 489e ldr r0, [pc, #632] ; (80084b4 <main+0x68c>)
  9070. 800823c: f7fe f84a bl 80062d4 <HAL_GPIO_WritePin>
  9071. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_RESET);
  9072. 8008240: 4622 mov r2, r4
  9073. 8008242: f44f 6180 mov.w r1, #1024 ; 0x400
  9074. 8008246: 489c ldr r0, [pc, #624] ; (80084b8 <main+0x690>)
  9075. 8008248: f7fe f844 bl 80062d4 <HAL_GPIO_WritePin>
  9076. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_RESET);
  9077. 800824c: 4622 mov r2, r4
  9078. 800824e: f44f 6100 mov.w r1, #2048 ; 0x800
  9079. 8008252: 4899 ldr r0, [pc, #612] ; (80084b8 <main+0x690>)
  9080. 8008254: f7fe f83e bl 80062d4 <HAL_GPIO_WritePin>
  9081. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  9082. 8008258: 4622 mov r2, r4
  9083. 800825a: f44f 7100 mov.w r1, #512 ; 0x200
  9084. 800825e: 4896 ldr r0, [pc, #600] ; (80084b8 <main+0x690>)
  9085. 8008260: f7fe f838 bl 80062d4 <HAL_GPIO_WritePin>
  9086. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_RESET);
  9087. 8008264: 4622 mov r2, r4
  9088. 8008266: 2180 movs r1, #128 ; 0x80
  9089. 8008268: 4894 ldr r0, [pc, #592] ; (80084bc <main+0x694>)
  9090. 800826a: f7fe f833 bl 80062d4 <HAL_GPIO_WritePin>
  9091. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_SET);
  9092. 800826e: 4632 mov r2, r6
  9093. 8008270: f44f 5180 mov.w r1, #4096 ; 0x1000
  9094. 8008274: 488e ldr r0, [pc, #568] ; (80084b0 <main+0x688>)
  9095. 8008276: f7fe f82d bl 80062d4 <HAL_GPIO_WritePin>
  9096. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  9097. 800827a: 4632 mov r2, r6
  9098. 800827c: f44f 6180 mov.w r1, #1024 ; 0x400
  9099. 8008280: 488b ldr r0, [pc, #556] ; (80084b0 <main+0x688>)
  9100. 8008282: f7fe f827 bl 80062d4 <HAL_GPIO_WritePin>
  9101. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  9102. 8008286: 4622 mov r2, r4
  9103. 8008288: 2120 movs r1, #32
  9104. 800828a: 488b ldr r0, [pc, #556] ; (80084b8 <main+0x690>)
  9105. 800828c: f7fe f822 bl 80062d4 <HAL_GPIO_WritePin>
  9106. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  9107. 8008290: 4622 mov r2, r4
  9108. 8008292: 2140 movs r1, #64 ; 0x40
  9109. 8008294: 4888 ldr r0, [pc, #544] ; (80084b8 <main+0x690>)
  9110. 8008296: f7fe f81d bl 80062d4 <HAL_GPIO_WritePin>
  9111. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  9112. 800829a: 4632 mov r2, r6
  9113. 800829c: 2180 movs r1, #128 ; 0x80
  9114. 800829e: 4886 ldr r0, [pc, #536] ; (80084b8 <main+0x690>)
  9115. 80082a0: f7fe f818 bl 80062d4 <HAL_GPIO_WritePin>
  9116. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  9117. 80082a4: 4632 mov r2, r6
  9118. 80082a6: f44f 7180 mov.w r1, #256 ; 0x100
  9119. 80082aa: 4883 ldr r0, [pc, #524] ; (80084b8 <main+0x690>)
  9120. 80082ac: f7fe f812 bl 80062d4 <HAL_GPIO_WritePin>
  9121. HAL_Delay(1);
  9122. 80082b0: 4630 mov r0, r6
  9123. 80082b2: f7fd f91b bl 80054ec <HAL_Delay>
  9124. Path_Init();
  9125. 80082b6: f7ff fc5d bl 8007b74 <Path_Init>
  9126. ADF4153_Init();
  9127. 80082ba: f7ff fb9d bl 80079f8 <ADF4153_Init>
  9128. SubmitDAC(0x800C);
  9129. 80082be: f248 000c movw r0, #32780 ; 0x800c
  9130. 80082c2: f7ff f803 bl 80072cc <SubmitDAC>
  9131. SubmitDAC(0xA000);
  9132. 80082c6: f44f 4020 mov.w r0, #40960 ; 0xa000
  9133. 80082ca: f7fe ffff bl 80072cc <SubmitDAC>
  9134. SubmitDAC(0x0FFF);
  9135. 80082ce: f640 70ff movw r0, #4095 ; 0xfff
  9136. 80082d2: f7fe fffb bl 80072cc <SubmitDAC>
  9137. SubmitDAC(0x13FF);
  9138. 80082d6: f241 30ff movw r0, #5119 ; 0x13ff
  9139. 80082da: f7fe fff7 bl 80072cc <SubmitDAC>
  9140. SubmitDAC(0x24FF);
  9141. 80082de: f242 40ff movw r0, #9471 ; 0x24ff
  9142. 80082e2: f7fe fff3 bl 80072cc <SubmitDAC>
  9143. SubmitDAC(0x35FF);
  9144. 80082e6: f243 50ff movw r0, #13823 ; 0x35ff
  9145. 80082ea: f7fe ffef bl 80072cc <SubmitDAC>
  9146. SubmitDAC(0x46FF);
  9147. 80082ee: f244 60ff movw r0, #18175 ; 0x46ff
  9148. 80082f2: f7fe ffeb bl 80072cc <SubmitDAC>
  9149. SubmitDAC(0x57FF);
  9150. 80082f6: f245 70ff movw r0, #22527 ; 0x57ff
  9151. 80082fa: f7fe ffe7 bl 80072cc <SubmitDAC>
  9152. SubmitDAC(0x68FF);
  9153. 80082fe: f646 00ff movw r0, #26879 ; 0x68ff
  9154. 8008302: f7fe ffe3 bl 80072cc <SubmitDAC>
  9155. SubmitDAC(0x79FF);
  9156. 8008306: f647 10ff movw r0, #31231 ; 0x79ff
  9157. 800830a: f7fe ffdf bl 80072cc <SubmitDAC>
  9158. HAL_Delay(1);
  9159. 800830e: 4630 mov r0, r6
  9160. 8008310: f7fd f8ec bl 80054ec <HAL_Delay>
  9161. ADF4113_Initialize();
  9162. 8008314: f000 fa4c bl 80087b0 <ADF4113_Initialize>
  9163. while(!(HAL_ADCEx_Calibration_Start(&hadc1)==HAL_OK));
  9164. 8008318: 4628 mov r0, r5
  9165. 800831a: f7fd fb2b bl 8005974 <HAL_ADCEx_Calibration_Start>
  9166. 800831e: 2800 cmp r0, #0
  9167. 8008320: d1fa bne.n 8008318 <main+0x4f0>
  9168. Bluecell_Flash_Read(&Flash_Save_data[INDEX_BLUE_HEADER]);
  9169. 8008322: 4867 ldr r0, [pc, #412] ; (80084c0 <main+0x698>)
  9170. 8008324: f7ff fc16 bl 8007b54 <Bluecell_Flash_Read>
  9171. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  9172. 8008328: a559 add r5, pc, #356 ; (adr r5, 8008490 <main+0x668>)
  9173. 800832a: e9d5 4500 ldrd r4, r5, [r5]
  9174. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  9175. 800832e: a75a add r7, pc, #360 ; (adr r7, 8008498 <main+0x670>)
  9176. 8008330: e9d7 6700 ldrd r6, r7, [r7]
  9177. ATTEN_PLL_PATH_Initialize();
  9178. 8008334: f7ff fcf6 bl 8007d24 <ATTEN_PLL_PATH_Initialize>
  9179. HAL_ADC_Start_DMA(&hadc1, (uint32_t*)ADCvalue, 14);
  9180. 8008338: 220e movs r2, #14
  9181. 800833a: 4962 ldr r1, [pc, #392] ; (80084c4 <main+0x69c>)
  9182. 800833c: 4862 ldr r0, [pc, #392] ; (80084c8 <main+0x6a0>)
  9183. 800833e: f7fd f9df bl 8005700 <HAL_ADC_Start_DMA>
  9184. if(HAL_GPIO_ReadPin(PLL_LD_2_1G_DL_GPIO_Port, PLL_LD_2_1G_DL_Pin) == GPIO_PIN_RESET
  9185. 8008342: f8df 81b8 ldr.w r8, [pc, #440] ; 80084fc <main+0x6d4>
  9186. if(HAL_GPIO_ReadPin(PLL_LD_1_8G_DL_GPIO_Port, PLL_LD_1_8G_DL_Pin) == GPIO_PIN_RESET
  9187. 8008346: f8df 91b8 ldr.w r9, [pc, #440] ; 8008500 <main+0x6d8>
  9188. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_H_GPIO_Port, PLL_LD_3_5G_H_Pin) == GPIO_PIN_RESET
  9189. 800834a: f8df a164 ldr.w sl, [pc, #356] ; 80084b0 <main+0x688>
  9190. if(HAL_GPIO_ReadPin(PLL_LD_1_8G_DL_GPIO_Port, PLL_LD_1_8G_DL_Pin) == GPIO_PIN_RESET
  9191. 800834e: 2104 movs r1, #4
  9192. 8008350: 4648 mov r0, r9
  9193. 8008352: f7fd ffb9 bl 80062c8 <HAL_GPIO_ReadPin>
  9194. 8008356: b9d0 cbnz r0, 800838e <main+0x566>
  9195. && HAL_GPIO_ReadPin(PLL_EN_1_8G_DL_GPIO_Port, PLL_EN_1_8G_DL_Pin) == GPIO_PIN_SET){
  9196. 8008358: 2101 movs r1, #1
  9197. 800835a: 4648 mov r0, r9
  9198. 800835c: f7fd ffb4 bl 80062c8 <HAL_GPIO_ReadPin>
  9199. 8008360: 2801 cmp r0, #1
  9200. 8008362: 4683 mov fp, r0
  9201. 8008364: d113 bne.n 800838e <main+0x566>
  9202. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x000410,0x03E801,0x9F8092);
  9203. 8008366: 4a59 ldr r2, [pc, #356] ; (80084cc <main+0x6a4>)
  9204. 8008368: 4b59 ldr r3, [pc, #356] ; (80084d0 <main+0x6a8>)
  9205. 800836a: 9204 str r2, [sp, #16]
  9206. 800836c: 4a59 ldr r2, [pc, #356] ; (80084d4 <main+0x6ac>)
  9207. 800836e: 9203 str r2, [sp, #12]
  9208. 8008370: f44f 6282 mov.w r2, #1040 ; 0x410
  9209. 8008374: 9202 str r2, [sp, #8]
  9210. 8008376: f103 0210 add.w r2, r3, #16
  9211. 800837a: e892 0003 ldmia.w r2, {r0, r1}
  9212. 800837e: e88d 0003 stmia.w sp, {r0, r1}
  9213. 8008382: cb0f ldmia r3, {r0, r1, r2, r3}
  9214. 8008384: f000 f964 bl 8008650 <ADF4113_Module_Ctrl>
  9215. HAL_Delay(1);
  9216. 8008388: 4658 mov r0, fp
  9217. 800838a: f7fd f8af bl 80054ec <HAL_Delay>
  9218. if(HAL_GPIO_ReadPin(PLL_LD_1_8G_UL_GPIO_Port, PLL_LD_1_8G_UL_Pin) == GPIO_PIN_RESET
  9219. 800838e: 2108 movs r1, #8
  9220. 8008390: 4648 mov r0, r9
  9221. 8008392: f7fd ff99 bl 80062c8 <HAL_GPIO_ReadPin>
  9222. 8008396: b9d0 cbnz r0, 80083ce <main+0x5a6>
  9223. && HAL_GPIO_ReadPin(PLL_EN_1_8G_UL_GPIO_Port, PLL_EN_1_8G_UL_Pin) == GPIO_PIN_SET){
  9224. 8008398: 2102 movs r1, #2
  9225. 800839a: 4648 mov r0, r9
  9226. 800839c: f7fd ff94 bl 80062c8 <HAL_GPIO_ReadPin>
  9227. 80083a0: 2801 cmp r0, #1
  9228. 80083a2: 4683 mov fp, r0
  9229. 80083a4: d113 bne.n 80083ce <main+0x5a6>
  9230. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x000410,0x038D31,0x9f8092);
  9231. 80083a6: 4a49 ldr r2, [pc, #292] ; (80084cc <main+0x6a4>)
  9232. 80083a8: 4b4b ldr r3, [pc, #300] ; (80084d8 <main+0x6b0>)
  9233. 80083aa: 9204 str r2, [sp, #16]
  9234. 80083ac: 4a4b ldr r2, [pc, #300] ; (80084dc <main+0x6b4>)
  9235. 80083ae: 9203 str r2, [sp, #12]
  9236. 80083b0: f44f 6282 mov.w r2, #1040 ; 0x410
  9237. 80083b4: 9202 str r2, [sp, #8]
  9238. 80083b6: f103 0210 add.w r2, r3, #16
  9239. 80083ba: e892 0003 ldmia.w r2, {r0, r1}
  9240. 80083be: e88d 0003 stmia.w sp, {r0, r1}
  9241. 80083c2: cb0f ldmia r3, {r0, r1, r2, r3}
  9242. 80083c4: f000 f944 bl 8008650 <ADF4113_Module_Ctrl>
  9243. HAL_Delay(1);
  9244. 80083c8: 4658 mov r0, fp
  9245. 80083ca: f7fd f88f bl 80054ec <HAL_Delay>
  9246. if(HAL_GPIO_ReadPin(PLL_LD_2_1G_DL_GPIO_Port, PLL_LD_2_1G_DL_Pin) == GPIO_PIN_RESET
  9247. 80083ce: 2120 movs r1, #32
  9248. 80083d0: 4640 mov r0, r8
  9249. 80083d2: f7fd ff79 bl 80062c8 <HAL_GPIO_ReadPin>
  9250. 80083d6: b9d0 cbnz r0, 800840e <main+0x5e6>
  9251. && HAL_GPIO_ReadPin(PLL_EN_2_1G_DL_GPIO_Port, PLL_EN_2_1G_DL_Pin) == GPIO_PIN_SET){
  9252. 80083d8: 2108 movs r1, #8
  9253. 80083da: 4640 mov r0, r8
  9254. 80083dc: f7fd ff74 bl 80062c8 <HAL_GPIO_ReadPin>
  9255. 80083e0: 2801 cmp r0, #1
  9256. 80083e2: 4683 mov fp, r0
  9257. 80083e4: d113 bne.n 800840e <main+0x5e6>
  9258. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,0x4DE71,0x9F8092);
  9259. 80083e6: 4a39 ldr r2, [pc, #228] ; (80084cc <main+0x6a4>)
  9260. 80083e8: 4b3d ldr r3, [pc, #244] ; (80084e0 <main+0x6b8>)
  9261. 80083ea: 9204 str r2, [sp, #16]
  9262. 80083ec: 4a3d ldr r2, [pc, #244] ; (80084e4 <main+0x6bc>)
  9263. 80083ee: 9203 str r2, [sp, #12]
  9264. 80083f0: f44f 6282 mov.w r2, #1040 ; 0x410
  9265. 80083f4: 9202 str r2, [sp, #8]
  9266. 80083f6: f103 0210 add.w r2, r3, #16
  9267. 80083fa: e892 0003 ldmia.w r2, {r0, r1}
  9268. 80083fe: e88d 0003 stmia.w sp, {r0, r1}
  9269. 8008402: cb0f ldmia r3, {r0, r1, r2, r3}
  9270. 8008404: f000 f924 bl 8008650 <ADF4113_Module_Ctrl>
  9271. HAL_Delay(1);
  9272. 8008408: 4658 mov r0, fp
  9273. 800840a: f7fd f86f bl 80054ec <HAL_Delay>
  9274. if(HAL_GPIO_ReadPin(PLL_LD_2_1G_UL_GPIO_Port, PLL_LD_2_1G_UL_Pin) == GPIO_PIN_RESET
  9275. 800840e: 2140 movs r1, #64 ; 0x40
  9276. 8008410: 4640 mov r0, r8
  9277. 8008412: f7fd ff59 bl 80062c8 <HAL_GPIO_ReadPin>
  9278. 8008416: b9d0 cbnz r0, 800844e <main+0x626>
  9279. && HAL_GPIO_ReadPin(PLL_EN_2_1G_UL_GPIO_Port, PLL_EN_2_1G_UL_Pin) == GPIO_PIN_SET){
  9280. 8008418: 2110 movs r1, #16
  9281. 800841a: 4640 mov r0, r8
  9282. 800841c: f7fd ff54 bl 80062c8 <HAL_GPIO_ReadPin>
  9283. 8008420: 2801 cmp r0, #1
  9284. 8008422: 4683 mov fp, r0
  9285. 8008424: d113 bne.n 800844e <main+0x626>
  9286. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x000410,0x59A31,0x9f8092);
  9287. 8008426: 4a29 ldr r2, [pc, #164] ; (80084cc <main+0x6a4>)
  9288. 8008428: 4b2f ldr r3, [pc, #188] ; (80084e8 <main+0x6c0>)
  9289. 800842a: 9204 str r2, [sp, #16]
  9290. 800842c: 4a2f ldr r2, [pc, #188] ; (80084ec <main+0x6c4>)
  9291. 800842e: 9203 str r2, [sp, #12]
  9292. 8008430: f44f 6282 mov.w r2, #1040 ; 0x410
  9293. 8008434: 9202 str r2, [sp, #8]
  9294. 8008436: f103 0210 add.w r2, r3, #16
  9295. 800843a: e892 0003 ldmia.w r2, {r0, r1}
  9296. 800843e: e88d 0003 stmia.w sp, {r0, r1}
  9297. 8008442: cb0f ldmia r3, {r0, r1, r2, r3}
  9298. 8008444: f000 f904 bl 8008650 <ADF4113_Module_Ctrl>
  9299. HAL_Delay(1);
  9300. 8008448: 4658 mov r0, fp
  9301. 800844a: f7fd f84f bl 80054ec <HAL_Delay>
  9302. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_H_GPIO_Port, PLL_LD_3_5G_H_Pin) == GPIO_PIN_RESET
  9303. 800844e: f44f 7100 mov.w r1, #512 ; 0x200
  9304. 8008452: 4650 mov r0, sl
  9305. 8008454: f7fd ff38 bl 80062c8 <HAL_GPIO_ReadPin>
  9306. 8008458: 2800 cmp r0, #0
  9307. 800845a: d168 bne.n 800852e <main+0x706>
  9308. && HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port, PLL_ON_OFF_3_5G_H_Pin) == GPIO_PIN_SET){
  9309. 800845c: f44f 5180 mov.w r1, #4096 ; 0x1000
  9310. 8008460: 4650 mov r0, sl
  9311. 8008462: f7fd ff31 bl 80062c8 <HAL_GPIO_ReadPin>
  9312. 8008466: 2801 cmp r0, #1
  9313. 8008468: 4683 mov fp, r0
  9314. 800846a: d160 bne.n 800852e <main+0x706>
  9315. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  9316. 800846c: f241 3388 movw r3, #5000 ; 0x1388
  9317. 8008470: 9303 str r3, [sp, #12]
  9318. 8008472: 2302 movs r3, #2
  9319. 8008474: 9302 str r3, [sp, #8]
  9320. 8008476: 2300 movs r3, #0
  9321. 8008478: 4a1d ldr r2, [pc, #116] ; (80084f0 <main+0x6c8>)
  9322. 800847a: a810 add r0, sp, #64 ; 0x40
  9323. 800847c: e9cd 2300 strd r2, r3, [sp]
  9324. 8008480: 4632 mov r2, r6
  9325. 8008482: 463b mov r3, r7
  9326. 8008484: f7ff f954 bl 8007730 <ADF4153_Freq_Calc>
  9327. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  9328. 8008488: 2203 movs r2, #3
  9329. 800848a: e03b b.n 8008504 <main+0x6dc>
  9330. 800848c: f3af 8000 nop.w
  9331. 8008490: ce8f5560 .word 0xce8f5560
  9332. 8008494: 00000000 .word 0x00000000
  9333. 8008498: ea83b4a0 .word 0xea83b4a0
  9334. 800849c: 00000000 .word 0x00000000
  9335. 80084a0: 40013800 .word 0x40013800
  9336. 80084a4: 40001000 .word 0x40001000
  9337. 80084a8: 20000234 .word 0x20000234
  9338. 80084ac: 20000b8c .word 0x20000b8c
  9339. 80084b0: 40011000 .word 0x40011000
  9340. 80084b4: 40011800 .word 0x40011800
  9341. 80084b8: 40012000 .word 0x40012000
  9342. 80084bc: 40011400 .word 0x40011400
  9343. 80084c0: 20000480 .word 0x20000480
  9344. 80084c4: 200005cc .word 0x200005cc
  9345. 80084c8: 20000648 .word 0x20000648
  9346. 80084cc: 009f8092 .word 0x009f8092
  9347. 80084d0: 200001a0 .word 0x200001a0
  9348. 80084d4: 0003e801 .word 0x0003e801
  9349. 80084d8: 200001b8 .word 0x200001b8
  9350. 80084dc: 00038d31 .word 0x00038d31
  9351. 80084e0: 200001d0 .word 0x200001d0
  9352. 80084e4: 0004de71 .word 0x0004de71
  9353. 80084e8: 200001e8 .word 0x200001e8
  9354. 80084ec: 00059a31 .word 0x00059a31
  9355. 80084f0: 02625a00 .word 0x02625a00
  9356. 80084f4: 200006bc .word 0x200006bc
  9357. 80084f8: 20000740 .word 0x20000740
  9358. 80084fc: 40010c00 .word 0x40010c00
  9359. 8008500: 40011c00 .word 0x40011c00
  9360. 8008504: 9205 str r2, [sp, #20]
  9361. 8008506: f241 32c2 movw r2, #5058 ; 0x13c2
  9362. 800850a: 9204 str r2, [sp, #16]
  9363. 800850c: 9a10 ldr r2, [sp, #64] ; 0x40
  9364. 800850e: 4b40 ldr r3, [pc, #256] ; (8008610 <main+0x7e8>)
  9365. 8008510: 9203 str r2, [sp, #12]
  9366. 8008512: 9a11 ldr r2, [sp, #68] ; 0x44
  9367. 8008514: 9202 str r2, [sp, #8]
  9368. 8008516: f103 0210 add.w r2, r3, #16
  9369. 800851a: e892 0003 ldmia.w r2, {r0, r1}
  9370. 800851e: e88d 0003 stmia.w sp, {r0, r1}
  9371. 8008522: cb0f ldmia r3, {r0, r1, r2, r3}
  9372. 8008524: f7ff f972 bl 800780c <ADF4153_Module_Ctrl>
  9373. HAL_Delay(1);
  9374. 8008528: 4658 mov r0, fp
  9375. 800852a: f7fc ffdf bl 80054ec <HAL_Delay>
  9376. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_L_GPIO_Port, PLL_LD_3_5G_L_Pin) == GPIO_PIN_RESET
  9377. 800852e: f44f 7180 mov.w r1, #256 ; 0x100
  9378. 8008532: 4650 mov r0, sl
  9379. 8008534: f7fd fec8 bl 80062c8 <HAL_GPIO_ReadPin>
  9380. 8008538: bb58 cbnz r0, 8008592 <main+0x76a>
  9381. && HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port, PLL_ON_OFF_3_5G_L_Pin) == GPIO_PIN_SET){
  9382. 800853a: f44f 6180 mov.w r1, #1024 ; 0x400
  9383. 800853e: 4650 mov r0, sl
  9384. 8008540: f7fd fec2 bl 80062c8 <HAL_GPIO_ReadPin>
  9385. 8008544: 2801 cmp r0, #1
  9386. 8008546: 4683 mov fp, r0
  9387. 8008548: d123 bne.n 8008592 <main+0x76a>
  9388. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  9389. 800854a: f241 3388 movw r3, #5000 ; 0x1388
  9390. 800854e: 9303 str r3, [sp, #12]
  9391. 8008550: 2302 movs r3, #2
  9392. 8008552: 9302 str r3, [sp, #8]
  9393. 8008554: 2300 movs r3, #0
  9394. 8008556: 4a2f ldr r2, [pc, #188] ; (8008614 <main+0x7ec>)
  9395. 8008558: a810 add r0, sp, #64 ; 0x40
  9396. 800855a: e9cd 2300 strd r2, r3, [sp]
  9397. 800855e: 4622 mov r2, r4
  9398. 8008560: 462b mov r3, r5
  9399. 8008562: f7ff f8e5 bl 8007730 <ADF4153_Freq_Calc>
  9400. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  9401. 8008566: 2203 movs r2, #3
  9402. 8008568: 9205 str r2, [sp, #20]
  9403. 800856a: f241 32c2 movw r2, #5058 ; 0x13c2
  9404. 800856e: 9204 str r2, [sp, #16]
  9405. 8008570: 9a10 ldr r2, [sp, #64] ; 0x40
  9406. 8008572: 4b29 ldr r3, [pc, #164] ; (8008618 <main+0x7f0>)
  9407. 8008574: 9203 str r2, [sp, #12]
  9408. 8008576: 9a11 ldr r2, [sp, #68] ; 0x44
  9409. 8008578: 9202 str r2, [sp, #8]
  9410. 800857a: f103 0210 add.w r2, r3, #16
  9411. 800857e: e892 0003 ldmia.w r2, {r0, r1}
  9412. 8008582: e88d 0003 stmia.w sp, {r0, r1}
  9413. 8008586: cb0f ldmia r3, {r0, r1, r2, r3}
  9414. 8008588: f7ff f940 bl 800780c <ADF4153_Module_Ctrl>
  9415. HAL_Delay(1);
  9416. 800858c: 4658 mov r0, fp
  9417. 800858e: f7fc ffad bl 80054ec <HAL_Delay>
  9418. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  9419. 8008592: f8df b098 ldr.w fp, [pc, #152] ; 800862c <main+0x804>
  9420. 8008596: f8db 3000 ldr.w r3, [fp]
  9421. 800859a: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  9422. 800859e: d907 bls.n 80085b0 <main+0x788>
  9423. 80085a0: f44f 4180 mov.w r1, #16384 ; 0x4000
  9424. 80085a4: 481d ldr r0, [pc, #116] ; (800861c <main+0x7f4>)
  9425. 80085a6: f7fd fe9a bl 80062de <HAL_GPIO_TogglePin>
  9426. 80085aa: 2300 movs r3, #0
  9427. 80085ac: f8cb 3000 str.w r3, [fp]
  9428. while (TerminalQueue.data > 0 && UartRxTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  9429. 80085b0: 4a1b ldr r2, [pc, #108] ; (8008620 <main+0x7f8>)
  9430. 80085b2: f8df b07c ldr.w fp, [pc, #124] ; 8008630 <main+0x808>
  9431. 80085b6: 491b ldr r1, [pc, #108] ; (8008624 <main+0x7fc>)
  9432. 80085b8: 6893 ldr r3, [r2, #8]
  9433. 80085ba: 2b00 cmp r3, #0
  9434. 80085bc: dd03 ble.n 80085c6 <main+0x79e>
  9435. 80085be: f8db 3000 ldr.w r3, [fp]
  9436. 80085c2: 2b64 cmp r3, #100 ; 0x64
  9437. 80085c4: d81b bhi.n 80085fe <main+0x7d6>
  9438. if(AdcTimerCnt > 2500){
  9439. 80085c6: f640 12c4 movw r2, #2500 ; 0x9c4
  9440. 80085ca: 4817 ldr r0, [pc, #92] ; (8008628 <main+0x800>)
  9441. 80085cc: 6801 ldr r1, [r0, #0]
  9442. 80085ce: 4291 cmp r1, r2
  9443. 80085d0: f67f aebd bls.w 800834e <main+0x526>
  9444. 80085d4: 2300 movs r3, #0
  9445. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  9446. 80085d6: f8df 905c ldr.w r9, [pc, #92] ; 8008634 <main+0x80c>
  9447. 80085da: f8df c05c ldr.w ip, [pc, #92] ; 8008638 <main+0x810>
  9448. 80085de: f859 1013 ldr.w r1, [r9, r3, lsl #1]
  9449. 80085e2: eb03 020c add.w r2, r3, ip
  9450. 80085e6: 3302 adds r3, #2
  9451. 80085e8: ea4f 2e11 mov.w lr, r1, lsr #8
  9452. for(uint8_t i = 0; i< ADC_EA; i++ ){
  9453. 80085ec: 2b1c cmp r3, #28
  9454. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  9455. 80085ee: f882 e022 strb.w lr, [r2, #34] ; 0x22
  9456. Prev_data[INDEX_DET_1_8G_DL_IN_L + i*2] = (uint16_t)(ADCvalue[i] & 0x00FF);
  9457. 80085f2: f882 1023 strb.w r1, [r2, #35] ; 0x23
  9458. for(uint8_t i = 0; i< ADC_EA; i++ ){
  9459. 80085f6: d1f2 bne.n 80085de <main+0x7b6>
  9460. AdcTimerCnt = 0;
  9461. 80085f8: 2300 movs r3, #0
  9462. 80085fa: 6003 str r3, [r0, #0]
  9463. 80085fc: e6a3 b.n 8008346 <main+0x51e>
  9464. while (TerminalQueue.data > 0 && UartRxTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  9465. 80085fe: 4608 mov r0, r1
  9466. 8008600: 9207 str r2, [sp, #28]
  9467. 8008602: 9106 str r1, [sp, #24]
  9468. 8008604: f000 fac2 bl 8008b8c <GetDataFromUartQueue>
  9469. 8008608: 9a07 ldr r2, [sp, #28]
  9470. 800860a: 9906 ldr r1, [sp, #24]
  9471. 800860c: e7d4 b.n 80085b8 <main+0x790>
  9472. 800860e: bf00 nop
  9473. 8008610: 20000204 .word 0x20000204
  9474. 8008614: 02625a00 .word 0x02625a00
  9475. 8008618: 2000021c .word 0x2000021c
  9476. 800861c: 40012000 .word 0x40012000
  9477. 8008620: 20000b80 .word 0x20000b80
  9478. 8008624: 200006bc .word 0x200006bc
  9479. 8008628: 20000438 .word 0x20000438
  9480. 800862c: 2000043c .word 0x2000043c
  9481. 8008630: 20000440 .word 0x20000440
  9482. 8008634: 200005cc .word 0x200005cc
  9483. 8008638: 2000056c .word 0x2000056c
  9484. 0800863c <Error_Handler>:
  9485. /**
  9486. * @brief This function is executed in case of error occurrence.
  9487. * @retval None
  9488. */
  9489. void Error_Handler(void)
  9490. {
  9491. 800863c: 4770 bx lr
  9492. ...
  9493. 08008640 <halSynSetFreq>:
  9494. {
  9495. uint32_t R, B;
  9496. uint32_t A, P, p_mode;
  9497. uint32_t N_val = 0;
  9498. N_val = (rf_Freq / ADF4113_CH_STEP);
  9499. if( N_val < ADF4113_PRE8_MIN_N) {
  9500. 8008640: 4b02 ldr r3, [pc, #8] ; (800864c <halSynSetFreq+0xc>)
  9501. 8008642: 4298 cmp r0, r3
  9502. 8008644: d801 bhi.n 800864a <halSynSetFreq+0xa>
  9503. return HAL_SYN_INVALID_PRESCALE;
  9504. 8008646: 2004 movs r0, #4
  9505. 8008648: 4770 bx lr
  9506. A = N_val -(B * P);
  9507. #ifdef DEBUG_PRINT
  9508. printf("FREQ:%f Mhz B : %d , A : %d N_VAL : %d \r\n",(float)(rf_Freq/1000000),B,A,N_val);
  9509. printf("YJ 4113 : %x \r\n",N_Counter_Latch_Create(A,B,0));
  9510. #endif /* DEBUG_PRINT */
  9511. }
  9512. 800864a: 4770 bx lr
  9513. 800864c: 002ab97f .word 0x002ab97f
  9514. 08008650 <ADF4113_Module_Ctrl>:
  9515. #ifdef DEBUG_PRINT
  9516. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9517. #endif /* DEBUG_PRINT */
  9518. return ret;
  9519. }
  9520. void ADF4113_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2){
  9521. 8008650: b084 sub sp, #16
  9522. 8008652: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9523. 8008656: ac0c add r4, sp, #48 ; 0x30
  9524. 8008658: e884 000f stmia.w r4, {r0, r1, r2, r3}
  9525. R2 = R2 & 0xFFFFFF;
  9526. R1 = R1 & 0xFFFFFF;
  9527. 800865c: 9b13 ldr r3, [sp, #76] ; 0x4c
  9528. 800865e: f8bd 7034 ldrh.w r7, [sp, #52] ; 0x34
  9529. 8008662: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9530. 8008666: 9301 str r3, [sp, #4]
  9531. R0 = R0 & 0xFFFFFF;
  9532. 8008668: 9b12 ldr r3, [sp, #72] ; 0x48
  9533. 800866a: f8dd 8038 ldr.w r8, [sp, #56] ; 0x38
  9534. 800866e: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  9535. 8008672: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9536. 8008676: 9d10 ldr r5, [sp, #64] ; 0x40
  9537. 8008678: f8bd 6044 ldrh.w r6, [sp, #68] ; 0x44
  9538. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9539. 800867c: 2200 movs r2, #0
  9540. 800867e: 4639 mov r1, r7
  9541. R0 = R0 & 0xFFFFFF;
  9542. 8008680: 9300 str r3, [sp, #0]
  9543. 8008682: 4682 mov sl, r0
  9544. R2 = R2 & 0xFFFFFF;
  9545. 8008684: 9c14 ldr r4, [sp, #80] ; 0x50
  9546. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9547. 8008686: f7fd fe25 bl 80062d4 <HAL_GPIO_WritePin>
  9548. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9549. 800868a: 2200 movs r2, #0
  9550. 800868c: 4649 mov r1, r9
  9551. 800868e: 4640 mov r0, r8
  9552. 8008690: f7fd fe20 bl 80062d4 <HAL_GPIO_WritePin>
  9553. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9554. 8008694: 2200 movs r2, #0
  9555. 8008696: 4631 mov r1, r6
  9556. 8008698: 4628 mov r0, r5
  9557. 800869a: f7fd fe1b bl 80062d4 <HAL_GPIO_WritePin>
  9558. 800869e: f04f 0b18 mov.w fp, #24
  9559. R2 = R2 & 0xFFFFFF;
  9560. 80086a2: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9561. /* R2 Ctrl */
  9562. for(int i =0; i < 24; i++){
  9563. if(R2 & 0x800000){
  9564. 80086a6: f414 0200 ands.w r2, r4, #8388608 ; 0x800000
  9565. #ifdef DEBUG_PRINT
  9566. printf("1");
  9567. #endif /* DEBUG_PRINT */
  9568. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9569. 80086aa: bf18 it ne
  9570. 80086ac: 2201 movne r2, #1
  9571. }
  9572. else{
  9573. #ifdef DEBUG_PRINT
  9574. printf("0");
  9575. #endif /* DEBUG_PRINT */
  9576. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9577. 80086ae: 4649 mov r1, r9
  9578. 80086b0: 4640 mov r0, r8
  9579. 80086b2: f7fd fe0f bl 80062d4 <HAL_GPIO_WritePin>
  9580. }
  9581. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9582. 80086b6: 2201 movs r2, #1
  9583. 80086b8: 4639 mov r1, r7
  9584. 80086ba: 4650 mov r0, sl
  9585. 80086bc: f7fd fe0a bl 80062d4 <HAL_GPIO_WritePin>
  9586. Pol_Delay_us(10);
  9587. 80086c0: 200a movs r0, #10
  9588. 80086c2: f7ff fb65 bl 8007d90 <Pol_Delay_us>
  9589. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9590. 80086c6: 2200 movs r2, #0
  9591. 80086c8: 4639 mov r1, r7
  9592. 80086ca: 4650 mov r0, sl
  9593. 80086cc: f7fd fe02 bl 80062d4 <HAL_GPIO_WritePin>
  9594. R2 = ((R2 << 1) & 0xFFFFFF);
  9595. 80086d0: 0064 lsls r4, r4, #1
  9596. for(int i =0; i < 24; i++){
  9597. 80086d2: f1bb 0b01 subs.w fp, fp, #1
  9598. R2 = ((R2 << 1) & 0xFFFFFF);
  9599. 80086d6: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9600. for(int i =0; i < 24; i++){
  9601. 80086da: d1e4 bne.n 80086a6 <ADF4113_Module_Ctrl+0x56>
  9602. }
  9603. #ifdef DEBUG_PRINT
  9604. printf("\r\n");
  9605. #endif /* DEBUG_PRINT */
  9606. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9607. 80086dc: 2201 movs r2, #1
  9608. 80086de: 4631 mov r1, r6
  9609. 80086e0: 4628 mov r0, r5
  9610. 80086e2: f7fd fdf7 bl 80062d4 <HAL_GPIO_WritePin>
  9611. Pol_Delay_us(10);
  9612. 80086e6: 200a movs r0, #10
  9613. 80086e8: f7ff fb52 bl 8007d90 <Pol_Delay_us>
  9614. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9615. 80086ec: 465a mov r2, fp
  9616. 80086ee: 4631 mov r1, r6
  9617. 80086f0: 4628 mov r0, r5
  9618. 80086f2: f7fd fdef bl 80062d4 <HAL_GPIO_WritePin>
  9619. 80086f6: 2418 movs r4, #24
  9620. /* R0 Ctrl */
  9621. for(int i =0; i < 24; i++){
  9622. if(R0 & 0x800000){
  9623. 80086f8: 9b00 ldr r3, [sp, #0]
  9624. #ifdef DEBUG_PRINT
  9625. printf("1");
  9626. #endif /* DEBUG_PRINT */
  9627. }
  9628. else{
  9629. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9630. 80086fa: 4649 mov r1, r9
  9631. if(R0 & 0x800000){
  9632. 80086fc: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9633. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9634. 8008700: bf18 it ne
  9635. 8008702: 2201 movne r2, #1
  9636. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9637. 8008704: 4640 mov r0, r8
  9638. 8008706: f7fd fde5 bl 80062d4 <HAL_GPIO_WritePin>
  9639. #ifdef DEBUG_PRINT
  9640. printf("0");
  9641. #endif /* DEBUG_PRINT */
  9642. }
  9643. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9644. 800870a: 2201 movs r2, #1
  9645. 800870c: 4639 mov r1, r7
  9646. 800870e: 4650 mov r0, sl
  9647. 8008710: f7fd fde0 bl 80062d4 <HAL_GPIO_WritePin>
  9648. Pol_Delay_us(10);
  9649. 8008714: 200a movs r0, #10
  9650. 8008716: f7ff fb3b bl 8007d90 <Pol_Delay_us>
  9651. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9652. 800871a: 2200 movs r2, #0
  9653. 800871c: 4639 mov r1, r7
  9654. 800871e: 4650 mov r0, sl
  9655. 8008720: f7fd fdd8 bl 80062d4 <HAL_GPIO_WritePin>
  9656. R0 = ((R0 << 1) & 0xFFFFFF);
  9657. 8008724: 9b00 ldr r3, [sp, #0]
  9658. for(int i =0; i < 24; i++){
  9659. 8008726: 3c01 subs r4, #1
  9660. R0 = ((R0 << 1) & 0xFFFFFF);
  9661. 8008728: ea4f 0343 mov.w r3, r3, lsl #1
  9662. 800872c: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9663. 8008730: 9300 str r3, [sp, #0]
  9664. for(int i =0; i < 24; i++){
  9665. 8008732: d1e1 bne.n 80086f8 <ADF4113_Module_Ctrl+0xa8>
  9666. }
  9667. #ifdef DEBUG_PRINT
  9668. printf("\r\n");
  9669. #endif /* DEBUG_PRINT */
  9670. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9671. 8008734: 2201 movs r2, #1
  9672. 8008736: 4631 mov r1, r6
  9673. 8008738: 4628 mov r0, r5
  9674. 800873a: f7fd fdcb bl 80062d4 <HAL_GPIO_WritePin>
  9675. Pol_Delay_us(10);
  9676. 800873e: 200a movs r0, #10
  9677. 8008740: f7ff fb26 bl 8007d90 <Pol_Delay_us>
  9678. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9679. 8008744: 4622 mov r2, r4
  9680. 8008746: 4631 mov r1, r6
  9681. 8008748: 4628 mov r0, r5
  9682. 800874a: f7fd fdc3 bl 80062d4 <HAL_GPIO_WritePin>
  9683. 800874e: 2418 movs r4, #24
  9684. /* R1 Ctrl */
  9685. for(int i =0; i < 24; i++){
  9686. if(R1 & 0x800000){
  9687. 8008750: 9b01 ldr r3, [sp, #4]
  9688. }
  9689. else{
  9690. #ifdef DEBUG_PRINT
  9691. printf("0");
  9692. #endif /* DEBUG_PRINT */
  9693. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9694. 8008752: 4649 mov r1, r9
  9695. if(R1 & 0x800000){
  9696. 8008754: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9697. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9698. 8008758: bf18 it ne
  9699. 800875a: 2201 movne r2, #1
  9700. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9701. 800875c: 4640 mov r0, r8
  9702. 800875e: f7fd fdb9 bl 80062d4 <HAL_GPIO_WritePin>
  9703. }
  9704. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9705. 8008762: 2201 movs r2, #1
  9706. 8008764: 4639 mov r1, r7
  9707. 8008766: 4650 mov r0, sl
  9708. 8008768: f7fd fdb4 bl 80062d4 <HAL_GPIO_WritePin>
  9709. Pol_Delay_us(10);
  9710. 800876c: 200a movs r0, #10
  9711. 800876e: f7ff fb0f bl 8007d90 <Pol_Delay_us>
  9712. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9713. 8008772: 2200 movs r2, #0
  9714. 8008774: 4639 mov r1, r7
  9715. 8008776: 4650 mov r0, sl
  9716. 8008778: f7fd fdac bl 80062d4 <HAL_GPIO_WritePin>
  9717. R1 = ((R1 << 1) & 0xFFFFFF);
  9718. 800877c: 9b01 ldr r3, [sp, #4]
  9719. for(int i =0; i < 24; i++){
  9720. 800877e: 3c01 subs r4, #1
  9721. R1 = ((R1 << 1) & 0xFFFFFF);
  9722. 8008780: ea4f 0343 mov.w r3, r3, lsl #1
  9723. 8008784: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9724. 8008788: 9301 str r3, [sp, #4]
  9725. for(int i =0; i < 24; i++){
  9726. 800878a: d1e1 bne.n 8008750 <ADF4113_Module_Ctrl+0x100>
  9727. }
  9728. #ifdef DEBUG_PRINT
  9729. printf("\r\n");
  9730. #endif /* DEBUG_PRINT */
  9731. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9732. 800878c: 4631 mov r1, r6
  9733. 800878e: 2201 movs r2, #1
  9734. 8008790: 4628 mov r0, r5
  9735. 8008792: f7fd fd9f bl 80062d4 <HAL_GPIO_WritePin>
  9736. Pol_Delay_us(10);
  9737. 8008796: 200a movs r0, #10
  9738. 8008798: f7ff fafa bl 8007d90 <Pol_Delay_us>
  9739. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9740. 800879c: 4622 mov r2, r4
  9741. 800879e: 4631 mov r1, r6
  9742. 80087a0: 4628 mov r0, r5
  9743. }
  9744. 80087a2: b003 add sp, #12
  9745. 80087a4: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9746. 80087a8: b004 add sp, #16
  9747. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9748. 80087aa: f7fd bd93 b.w 80062d4 <HAL_GPIO_WritePin>
  9749. ...
  9750. 080087b0 <ADF4113_Initialize>:
  9751. void ADF4113_Initialize(void){
  9752. 80087b0: b530 push {r4, r5, lr}
  9753. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x000410,0x03E801,0x9F8092);
  9754. 80087b2: f44f 6482 mov.w r4, #1040 ; 0x410
  9755. 80087b6: 4d22 ldr r5, [pc, #136] ; (8008840 <ADF4113_Initialize+0x90>)
  9756. 80087b8: 4b22 ldr r3, [pc, #136] ; (8008844 <ADF4113_Initialize+0x94>)
  9757. 80087ba: 4a23 ldr r2, [pc, #140] ; (8008848 <ADF4113_Initialize+0x98>)
  9758. void ADF4113_Initialize(void){
  9759. 80087bc: b087 sub sp, #28
  9760. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x000410,0x03E801,0x9F8092);
  9761. 80087be: 9203 str r2, [sp, #12]
  9762. 80087c0: 9504 str r5, [sp, #16]
  9763. 80087c2: 9402 str r4, [sp, #8]
  9764. 80087c4: f103 0210 add.w r2, r3, #16
  9765. 80087c8: e892 0003 ldmia.w r2, {r0, r1}
  9766. 80087cc: e88d 0003 stmia.w sp, {r0, r1}
  9767. 80087d0: cb0f ldmia r3, {r0, r1, r2, r3}
  9768. 80087d2: f7ff ff3d bl 8008650 <ADF4113_Module_Ctrl>
  9769. HAL_Delay(1);
  9770. 80087d6: 2001 movs r0, #1
  9771. 80087d8: f7fc fe88 bl 80054ec <HAL_Delay>
  9772. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x000410,0x038D31,0x9f8092);
  9773. 80087dc: 4b1b ldr r3, [pc, #108] ; (800884c <ADF4113_Initialize+0x9c>)
  9774. 80087de: 4a1c ldr r2, [pc, #112] ; (8008850 <ADF4113_Initialize+0xa0>)
  9775. 80087e0: 9504 str r5, [sp, #16]
  9776. 80087e2: 9203 str r2, [sp, #12]
  9777. 80087e4: 9402 str r4, [sp, #8]
  9778. 80087e6: f103 0210 add.w r2, r3, #16
  9779. 80087ea: e892 0003 ldmia.w r2, {r0, r1}
  9780. 80087ee: e88d 0003 stmia.w sp, {r0, r1}
  9781. 80087f2: cb0f ldmia r3, {r0, r1, r2, r3}
  9782. 80087f4: f7ff ff2c bl 8008650 <ADF4113_Module_Ctrl>
  9783. HAL_Delay(1);
  9784. 80087f8: 2001 movs r0, #1
  9785. 80087fa: f7fc fe77 bl 80054ec <HAL_Delay>
  9786. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,0x4DE71,0x9F8092);
  9787. 80087fe: 4b15 ldr r3, [pc, #84] ; (8008854 <ADF4113_Initialize+0xa4>)
  9788. 8008800: 4a15 ldr r2, [pc, #84] ; (8008858 <ADF4113_Initialize+0xa8>)
  9789. 8008802: 9504 str r5, [sp, #16]
  9790. 8008804: 9203 str r2, [sp, #12]
  9791. 8008806: 9402 str r4, [sp, #8]
  9792. 8008808: f103 0210 add.w r2, r3, #16
  9793. 800880c: e892 0003 ldmia.w r2, {r0, r1}
  9794. 8008810: e88d 0003 stmia.w sp, {r0, r1}
  9795. 8008814: cb0f ldmia r3, {r0, r1, r2, r3}
  9796. 8008816: f7ff ff1b bl 8008650 <ADF4113_Module_Ctrl>
  9797. HAL_Delay(1);
  9798. 800881a: 2001 movs r0, #1
  9799. 800881c: f7fc fe66 bl 80054ec <HAL_Delay>
  9800. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x000410,0x59A31,0x9f8092);
  9801. 8008820: 4b0e ldr r3, [pc, #56] ; (800885c <ADF4113_Initialize+0xac>)
  9802. 8008822: 4a0f ldr r2, [pc, #60] ; (8008860 <ADF4113_Initialize+0xb0>)
  9803. 8008824: 9504 str r5, [sp, #16]
  9804. 8008826: 9203 str r2, [sp, #12]
  9805. 8008828: 9402 str r4, [sp, #8]
  9806. 800882a: f103 0210 add.w r2, r3, #16
  9807. 800882e: e892 0003 ldmia.w r2, {r0, r1}
  9808. 8008832: e88d 0003 stmia.w sp, {r0, r1}
  9809. 8008836: cb0f ldmia r3, {r0, r1, r2, r3}
  9810. 8008838: f7ff ff0a bl 8008650 <ADF4113_Module_Ctrl>
  9811. }
  9812. 800883c: b007 add sp, #28
  9813. 800883e: bd30 pop {r4, r5, pc}
  9814. 8008840: 009f8092 .word 0x009f8092
  9815. 8008844: 200001a0 .word 0x200001a0
  9816. 8008848: 0003e801 .word 0x0003e801
  9817. 800884c: 200001b8 .word 0x200001b8
  9818. 8008850: 00038d31 .word 0x00038d31
  9819. 8008854: 200001d0 .word 0x200001d0
  9820. 8008858: 0004de71 .word 0x0004de71
  9821. 800885c: 200001e8 .word 0x200001e8
  9822. 8008860: 00059a31 .word 0x00059a31
  9823. 08008864 <HAL_MspInit>:
  9824. {
  9825. /* USER CODE BEGIN MspInit 0 */
  9826. /* USER CODE END MspInit 0 */
  9827. __HAL_RCC_AFIO_CLK_ENABLE();
  9828. 8008864: 4b0e ldr r3, [pc, #56] ; (80088a0 <HAL_MspInit+0x3c>)
  9829. {
  9830. 8008866: b082 sub sp, #8
  9831. __HAL_RCC_AFIO_CLK_ENABLE();
  9832. 8008868: 699a ldr r2, [r3, #24]
  9833. 800886a: f042 0201 orr.w r2, r2, #1
  9834. 800886e: 619a str r2, [r3, #24]
  9835. 8008870: 699a ldr r2, [r3, #24]
  9836. 8008872: f002 0201 and.w r2, r2, #1
  9837. 8008876: 9200 str r2, [sp, #0]
  9838. 8008878: 9a00 ldr r2, [sp, #0]
  9839. __HAL_RCC_PWR_CLK_ENABLE();
  9840. 800887a: 69da ldr r2, [r3, #28]
  9841. 800887c: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  9842. 8008880: 61da str r2, [r3, #28]
  9843. 8008882: 69db ldr r3, [r3, #28]
  9844. /* System interrupt init*/
  9845. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  9846. */
  9847. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9848. 8008884: 4a07 ldr r2, [pc, #28] ; (80088a4 <HAL_MspInit+0x40>)
  9849. __HAL_RCC_PWR_CLK_ENABLE();
  9850. 8008886: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  9851. 800888a: 9301 str r3, [sp, #4]
  9852. 800888c: 9b01 ldr r3, [sp, #4]
  9853. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9854. 800888e: 6853 ldr r3, [r2, #4]
  9855. 8008890: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  9856. 8008894: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  9857. 8008898: 6053 str r3, [r2, #4]
  9858. /* USER CODE BEGIN MspInit 1 */
  9859. /* USER CODE END MspInit 1 */
  9860. }
  9861. 800889a: b002 add sp, #8
  9862. 800889c: 4770 bx lr
  9863. 800889e: bf00 nop
  9864. 80088a0: 40021000 .word 0x40021000
  9865. 80088a4: 40010000 .word 0x40010000
  9866. 080088a8 <HAL_ADC_MspInit>:
  9867. * @param hadc: ADC handle pointer
  9868. * @retval None
  9869. */
  9870. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  9871. {
  9872. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9873. 80088a8: 2210 movs r2, #16
  9874. {
  9875. 80088aa: b530 push {r4, r5, lr}
  9876. 80088ac: 4605 mov r5, r0
  9877. 80088ae: b089 sub sp, #36 ; 0x24
  9878. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9879. 80088b0: eb0d 0002 add.w r0, sp, r2
  9880. 80088b4: 2100 movs r1, #0
  9881. 80088b6: f000 fed0 bl 800965a <memset>
  9882. if(hadc->Instance==ADC1)
  9883. 80088ba: 682a ldr r2, [r5, #0]
  9884. 80088bc: 4b2c ldr r3, [pc, #176] ; (8008970 <HAL_ADC_MspInit+0xc8>)
  9885. 80088be: 429a cmp r2, r3
  9886. 80088c0: d153 bne.n 800896a <HAL_ADC_MspInit+0xc2>
  9887. {
  9888. /* USER CODE BEGIN ADC1_MspInit 0 */
  9889. /* USER CODE END ADC1_MspInit 0 */
  9890. /* Peripheral clock enable */
  9891. __HAL_RCC_ADC1_CLK_ENABLE();
  9892. 80088c2: f503 436c add.w r3, r3, #60416 ; 0xec00
  9893. 80088c6: 699a ldr r2, [r3, #24]
  9894. PA7 ------> ADC1_IN7
  9895. PB0 ------> ADC1_IN8
  9896. PB1 ------> ADC1_IN9
  9897. */
  9898. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9899. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9900. 80088c8: 2403 movs r4, #3
  9901. __HAL_RCC_ADC1_CLK_ENABLE();
  9902. 80088ca: f442 7200 orr.w r2, r2, #512 ; 0x200
  9903. 80088ce: 619a str r2, [r3, #24]
  9904. 80088d0: 699a ldr r2, [r3, #24]
  9905. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9906. 80088d2: a904 add r1, sp, #16
  9907. __HAL_RCC_ADC1_CLK_ENABLE();
  9908. 80088d4: f402 7200 and.w r2, r2, #512 ; 0x200
  9909. 80088d8: 9200 str r2, [sp, #0]
  9910. 80088da: 9a00 ldr r2, [sp, #0]
  9911. __HAL_RCC_GPIOC_CLK_ENABLE();
  9912. 80088dc: 699a ldr r2, [r3, #24]
  9913. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9914. 80088de: 4825 ldr r0, [pc, #148] ; (8008974 <HAL_ADC_MspInit+0xcc>)
  9915. __HAL_RCC_GPIOC_CLK_ENABLE();
  9916. 80088e0: f042 0210 orr.w r2, r2, #16
  9917. 80088e4: 619a str r2, [r3, #24]
  9918. 80088e6: 699a ldr r2, [r3, #24]
  9919. 80088e8: f002 0210 and.w r2, r2, #16
  9920. 80088ec: 9201 str r2, [sp, #4]
  9921. 80088ee: 9a01 ldr r2, [sp, #4]
  9922. __HAL_RCC_GPIOA_CLK_ENABLE();
  9923. 80088f0: 699a ldr r2, [r3, #24]
  9924. 80088f2: f042 0204 orr.w r2, r2, #4
  9925. 80088f6: 619a str r2, [r3, #24]
  9926. 80088f8: 699a ldr r2, [r3, #24]
  9927. 80088fa: f002 0204 and.w r2, r2, #4
  9928. 80088fe: 9202 str r2, [sp, #8]
  9929. 8008900: 9a02 ldr r2, [sp, #8]
  9930. __HAL_RCC_GPIOB_CLK_ENABLE();
  9931. 8008902: 699a ldr r2, [r3, #24]
  9932. 8008904: f042 0208 orr.w r2, r2, #8
  9933. 8008908: 619a str r2, [r3, #24]
  9934. 800890a: 699b ldr r3, [r3, #24]
  9935. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9936. 800890c: 9405 str r4, [sp, #20]
  9937. __HAL_RCC_GPIOB_CLK_ENABLE();
  9938. 800890e: f003 0308 and.w r3, r3, #8
  9939. 8008912: 9303 str r3, [sp, #12]
  9940. 8008914: 9b03 ldr r3, [sp, #12]
  9941. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9942. 8008916: 230f movs r3, #15
  9943. 8008918: 9304 str r3, [sp, #16]
  9944. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9945. 800891a: f7fd fbe9 bl 80060f0 <HAL_GPIO_Init>
  9946. GPIO_InitStruct.Pin = GPIO_PIN_0|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  9947. 800891e: 23ff movs r3, #255 ; 0xff
  9948. |DET_2_1G_DL_IN_Pin|DET_2_1G_DL_OUT_Pin|DET_2_1G_UL_IN_Pin|DET_2_1G_UL_OUT_Pin;
  9949. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9950. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9951. 8008920: a904 add r1, sp, #16
  9952. 8008922: 4815 ldr r0, [pc, #84] ; (8008978 <HAL_ADC_MspInit+0xd0>)
  9953. GPIO_InitStruct.Pin = GPIO_PIN_0|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  9954. 8008924: 9304 str r3, [sp, #16]
  9955. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9956. 8008926: 9405 str r4, [sp, #20]
  9957. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9958. 8008928: f7fd fbe2 bl 80060f0 <HAL_GPIO_Init>
  9959. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  9960. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9961. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9962. 800892c: 4813 ldr r0, [pc, #76] ; (800897c <HAL_ADC_MspInit+0xd4>)
  9963. 800892e: a904 add r1, sp, #16
  9964. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  9965. 8008930: 9404 str r4, [sp, #16]
  9966. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9967. 8008932: 9405 str r4, [sp, #20]
  9968. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9969. 8008934: f7fd fbdc bl 80060f0 <HAL_GPIO_Init>
  9970. /* ADC1 DMA Init */
  9971. /* ADC1 Init */
  9972. hdma_adc1.Instance = DMA1_Channel1;
  9973. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9974. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  9975. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  9976. 8008938: 2280 movs r2, #128 ; 0x80
  9977. hdma_adc1.Instance = DMA1_Channel1;
  9978. 800893a: 4c11 ldr r4, [pc, #68] ; (8008980 <HAL_ADC_MspInit+0xd8>)
  9979. 800893c: 4b11 ldr r3, [pc, #68] ; (8008984 <HAL_ADC_MspInit+0xdc>)
  9980. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  9981. 800893e: 60e2 str r2, [r4, #12]
  9982. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  9983. 8008940: f44f 7200 mov.w r2, #512 ; 0x200
  9984. 8008944: 6122 str r2, [r4, #16]
  9985. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  9986. 8008946: f44f 6200 mov.w r2, #2048 ; 0x800
  9987. hdma_adc1.Instance = DMA1_Channel1;
  9988. 800894a: 6023 str r3, [r4, #0]
  9989. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  9990. 800894c: 6162 str r2, [r4, #20]
  9991. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9992. 800894e: 2300 movs r3, #0
  9993. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  9994. 8008950: 2220 movs r2, #32
  9995. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  9996. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  9997. 8008952: 4620 mov r0, r4
  9998. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9999. 8008954: 6063 str r3, [r4, #4]
  10000. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  10001. 8008956: 60a3 str r3, [r4, #8]
  10002. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  10003. 8008958: 61a2 str r2, [r4, #24]
  10004. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  10005. 800895a: 61e3 str r3, [r4, #28]
  10006. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  10007. 800895c: f7fd f8da bl 8005b14 <HAL_DMA_Init>
  10008. 8008960: b108 cbz r0, 8008966 <HAL_ADC_MspInit+0xbe>
  10009. {
  10010. Error_Handler();
  10011. 8008962: f7ff fe6b bl 800863c <Error_Handler>
  10012. }
  10013. __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1);
  10014. 8008966: 622c str r4, [r5, #32]
  10015. 8008968: 6265 str r5, [r4, #36] ; 0x24
  10016. /* USER CODE BEGIN ADC1_MspInit 1 */
  10017. /* USER CODE END ADC1_MspInit 1 */
  10018. }
  10019. }
  10020. 800896a: b009 add sp, #36 ; 0x24
  10021. 800896c: bd30 pop {r4, r5, pc}
  10022. 800896e: bf00 nop
  10023. 8008970: 40012400 .word 0x40012400
  10024. 8008974: 40011000 .word 0x40011000
  10025. 8008978: 40010800 .word 0x40010800
  10026. 800897c: 40010c00 .word 0x40010c00
  10027. 8008980: 200006fc .word 0x200006fc
  10028. 8008984: 40020008 .word 0x40020008
  10029. 08008988 <HAL_TIM_Base_MspInit>:
  10030. * @param htim_base: TIM_Base handle pointer
  10031. * @retval None
  10032. */
  10033. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  10034. {
  10035. if(htim_base->Instance==TIM6)
  10036. 8008988: 6802 ldr r2, [r0, #0]
  10037. 800898a: 4b08 ldr r3, [pc, #32] ; (80089ac <HAL_TIM_Base_MspInit+0x24>)
  10038. {
  10039. 800898c: b082 sub sp, #8
  10040. if(htim_base->Instance==TIM6)
  10041. 800898e: 429a cmp r2, r3
  10042. 8008990: d10a bne.n 80089a8 <HAL_TIM_Base_MspInit+0x20>
  10043. {
  10044. /* USER CODE BEGIN TIM6_MspInit 0 */
  10045. /* USER CODE END TIM6_MspInit 0 */
  10046. /* Peripheral clock enable */
  10047. __HAL_RCC_TIM6_CLK_ENABLE();
  10048. 8008992: f503 3300 add.w r3, r3, #131072 ; 0x20000
  10049. 8008996: 69da ldr r2, [r3, #28]
  10050. 8008998: f042 0210 orr.w r2, r2, #16
  10051. 800899c: 61da str r2, [r3, #28]
  10052. 800899e: 69db ldr r3, [r3, #28]
  10053. 80089a0: f003 0310 and.w r3, r3, #16
  10054. 80089a4: 9301 str r3, [sp, #4]
  10055. 80089a6: 9b01 ldr r3, [sp, #4]
  10056. /* USER CODE BEGIN TIM6_MspInit 1 */
  10057. /* USER CODE END TIM6_MspInit 1 */
  10058. }
  10059. }
  10060. 80089a8: b002 add sp, #8
  10061. 80089aa: 4770 bx lr
  10062. 80089ac: 40001000 .word 0x40001000
  10063. 080089b0 <HAL_UART_MspInit>:
  10064. * This function configures the hardware resources used in this example
  10065. * @param huart: UART handle pointer
  10066. * @retval None
  10067. */
  10068. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  10069. {
  10070. 80089b0: b570 push {r4, r5, r6, lr}
  10071. 80089b2: 4606 mov r6, r0
  10072. 80089b4: b086 sub sp, #24
  10073. GPIO_InitTypeDef GPIO_InitStruct = {0};
  10074. 80089b6: 2210 movs r2, #16
  10075. 80089b8: 2100 movs r1, #0
  10076. 80089ba: a802 add r0, sp, #8
  10077. 80089bc: f000 fe4d bl 800965a <memset>
  10078. if(huart->Instance==USART1)
  10079. 80089c0: 6832 ldr r2, [r6, #0]
  10080. 80089c2: 4b2b ldr r3, [pc, #172] ; (8008a70 <HAL_UART_MspInit+0xc0>)
  10081. 80089c4: 429a cmp r2, r3
  10082. 80089c6: d151 bne.n 8008a6c <HAL_UART_MspInit+0xbc>
  10083. {
  10084. /* USER CODE BEGIN USART1_MspInit 0 */
  10085. /* USER CODE END USART1_MspInit 0 */
  10086. /* Peripheral clock enable */
  10087. __HAL_RCC_USART1_CLK_ENABLE();
  10088. 80089c8: f503 4358 add.w r3, r3, #55296 ; 0xd800
  10089. 80089cc: 699a ldr r2, [r3, #24]
  10090. PA10 ------> USART1_RX
  10091. */
  10092. GPIO_InitStruct.Pin = GPIO_PIN_9;
  10093. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  10094. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  10095. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10096. 80089ce: a902 add r1, sp, #8
  10097. __HAL_RCC_USART1_CLK_ENABLE();
  10098. 80089d0: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  10099. 80089d4: 619a str r2, [r3, #24]
  10100. 80089d6: 699a ldr r2, [r3, #24]
  10101. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10102. 80089d8: 4826 ldr r0, [pc, #152] ; (8008a74 <HAL_UART_MspInit+0xc4>)
  10103. __HAL_RCC_USART1_CLK_ENABLE();
  10104. 80089da: f402 4280 and.w r2, r2, #16384 ; 0x4000
  10105. 80089de: 9200 str r2, [sp, #0]
  10106. 80089e0: 9a00 ldr r2, [sp, #0]
  10107. __HAL_RCC_GPIOA_CLK_ENABLE();
  10108. 80089e2: 699a ldr r2, [r3, #24]
  10109. GPIO_InitStruct.Pin = GPIO_PIN_10;
  10110. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  10111. 80089e4: 2500 movs r5, #0
  10112. __HAL_RCC_GPIOA_CLK_ENABLE();
  10113. 80089e6: f042 0204 orr.w r2, r2, #4
  10114. 80089ea: 619a str r2, [r3, #24]
  10115. 80089ec: 699b ldr r3, [r3, #24]
  10116. GPIO_InitStruct.Pull = GPIO_NOPULL;
  10117. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10118. /* USART1 DMA Init */
  10119. /* USART1_RX Init */
  10120. hdma_usart1_rx.Instance = DMA1_Channel5;
  10121. 80089ee: 4c22 ldr r4, [pc, #136] ; (8008a78 <HAL_UART_MspInit+0xc8>)
  10122. __HAL_RCC_GPIOA_CLK_ENABLE();
  10123. 80089f0: f003 0304 and.w r3, r3, #4
  10124. 80089f4: 9301 str r3, [sp, #4]
  10125. 80089f6: 9b01 ldr r3, [sp, #4]
  10126. GPIO_InitStruct.Pin = GPIO_PIN_9;
  10127. 80089f8: f44f 7300 mov.w r3, #512 ; 0x200
  10128. 80089fc: 9302 str r3, [sp, #8]
  10129. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  10130. 80089fe: 2302 movs r3, #2
  10131. 8008a00: 9303 str r3, [sp, #12]
  10132. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  10133. 8008a02: 2303 movs r3, #3
  10134. 8008a04: 9305 str r3, [sp, #20]
  10135. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10136. 8008a06: f7fd fb73 bl 80060f0 <HAL_GPIO_Init>
  10137. GPIO_InitStruct.Pin = GPIO_PIN_10;
  10138. 8008a0a: f44f 6380 mov.w r3, #1024 ; 0x400
  10139. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10140. 8008a0e: 4819 ldr r0, [pc, #100] ; (8008a74 <HAL_UART_MspInit+0xc4>)
  10141. 8008a10: a902 add r1, sp, #8
  10142. GPIO_InitStruct.Pin = GPIO_PIN_10;
  10143. 8008a12: 9302 str r3, [sp, #8]
  10144. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  10145. 8008a14: 9503 str r5, [sp, #12]
  10146. GPIO_InitStruct.Pull = GPIO_NOPULL;
  10147. 8008a16: 9504 str r5, [sp, #16]
  10148. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10149. 8008a18: f7fd fb6a bl 80060f0 <HAL_GPIO_Init>
  10150. hdma_usart1_rx.Instance = DMA1_Channel5;
  10151. 8008a1c: 4b17 ldr r3, [pc, #92] ; (8008a7c <HAL_UART_MspInit+0xcc>)
  10152. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  10153. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10154. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10155. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  10156. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  10157. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  10158. 8008a1e: 4620 mov r0, r4
  10159. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  10160. 8008a20: e884 0028 stmia.w r4, {r3, r5}
  10161. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  10162. 8008a24: 2380 movs r3, #128 ; 0x80
  10163. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  10164. 8008a26: 60a5 str r5, [r4, #8]
  10165. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  10166. 8008a28: 60e3 str r3, [r4, #12]
  10167. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10168. 8008a2a: 6125 str r5, [r4, #16]
  10169. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10170. 8008a2c: 6165 str r5, [r4, #20]
  10171. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  10172. 8008a2e: 61a5 str r5, [r4, #24]
  10173. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  10174. 8008a30: 61e5 str r5, [r4, #28]
  10175. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  10176. 8008a32: f7fd f86f bl 8005b14 <HAL_DMA_Init>
  10177. 8008a36: b108 cbz r0, 8008a3c <HAL_UART_MspInit+0x8c>
  10178. {
  10179. Error_Handler();
  10180. 8008a38: f7ff fe00 bl 800863c <Error_Handler>
  10181. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  10182. /* USART1_TX Init */
  10183. hdma_usart1_tx.Instance = DMA1_Channel4;
  10184. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  10185. 8008a3c: f04f 0c10 mov.w ip, #16
  10186. 8008a40: 4b0f ldr r3, [pc, #60] ; (8008a80 <HAL_UART_MspInit+0xd0>)
  10187. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  10188. 8008a42: 6374 str r4, [r6, #52] ; 0x34
  10189. 8008a44: 6266 str r6, [r4, #36] ; 0x24
  10190. hdma_usart1_tx.Instance = DMA1_Channel4;
  10191. 8008a46: 4c0f ldr r4, [pc, #60] ; (8008a84 <HAL_UART_MspInit+0xd4>)
  10192. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  10193. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  10194. 8008a48: 2280 movs r2, #128 ; 0x80
  10195. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  10196. 8008a4a: e884 1008 stmia.w r4, {r3, ip}
  10197. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  10198. 8008a4e: 2300 movs r3, #0
  10199. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10200. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10201. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  10202. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  10203. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  10204. 8008a50: 4620 mov r0, r4
  10205. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  10206. 8008a52: 60a3 str r3, [r4, #8]
  10207. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  10208. 8008a54: 60e2 str r2, [r4, #12]
  10209. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10210. 8008a56: 6123 str r3, [r4, #16]
  10211. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10212. 8008a58: 6163 str r3, [r4, #20]
  10213. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  10214. 8008a5a: 61a3 str r3, [r4, #24]
  10215. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  10216. 8008a5c: 61e3 str r3, [r4, #28]
  10217. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  10218. 8008a5e: f7fd f859 bl 8005b14 <HAL_DMA_Init>
  10219. 8008a62: b108 cbz r0, 8008a68 <HAL_UART_MspInit+0xb8>
  10220. {
  10221. Error_Handler();
  10222. 8008a64: f7ff fdea bl 800863c <Error_Handler>
  10223. }
  10224. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  10225. 8008a68: 6334 str r4, [r6, #48] ; 0x30
  10226. 8008a6a: 6266 str r6, [r4, #36] ; 0x24
  10227. /* USER CODE BEGIN USART1_MspInit 1 */
  10228. /* USER CODE END USART1_MspInit 1 */
  10229. }
  10230. }
  10231. 8008a6c: b006 add sp, #24
  10232. 8008a6e: bd70 pop {r4, r5, r6, pc}
  10233. 8008a70: 40013800 .word 0x40013800
  10234. 8008a74: 40010800 .word 0x40010800
  10235. 8008a78: 20000678 .word 0x20000678
  10236. 8008a7c: 40020058 .word 0x40020058
  10237. 8008a80: 40020044 .word 0x40020044
  10238. 8008a84: 20000604 .word 0x20000604
  10239. 08008a88 <NMI_Handler>:
  10240. 8008a88: 4770 bx lr
  10241. 08008a8a <HardFault_Handler>:
  10242. /**
  10243. * @brief This function handles Hard fault interrupt.
  10244. */
  10245. void HardFault_Handler(void)
  10246. {
  10247. 8008a8a: e7fe b.n 8008a8a <HardFault_Handler>
  10248. 08008a8c <MemManage_Handler>:
  10249. /**
  10250. * @brief This function handles Memory management fault.
  10251. */
  10252. void MemManage_Handler(void)
  10253. {
  10254. 8008a8c: e7fe b.n 8008a8c <MemManage_Handler>
  10255. 08008a8e <BusFault_Handler>:
  10256. /**
  10257. * @brief This function handles Prefetch fault, memory access fault.
  10258. */
  10259. void BusFault_Handler(void)
  10260. {
  10261. 8008a8e: e7fe b.n 8008a8e <BusFault_Handler>
  10262. 08008a90 <UsageFault_Handler>:
  10263. /**
  10264. * @brief This function handles Undefined instruction or illegal state.
  10265. */
  10266. void UsageFault_Handler(void)
  10267. {
  10268. 8008a90: e7fe b.n 8008a90 <UsageFault_Handler>
  10269. 08008a92 <SVC_Handler>:
  10270. 8008a92: 4770 bx lr
  10271. 08008a94 <DebugMon_Handler>:
  10272. 8008a94: 4770 bx lr
  10273. 08008a96 <PendSV_Handler>:
  10274. /**
  10275. * @brief This function handles Pendable request for system service.
  10276. */
  10277. void PendSV_Handler(void)
  10278. {
  10279. 8008a96: 4770 bx lr
  10280. 08008a98 <SysTick_Handler>:
  10281. void SysTick_Handler(void)
  10282. {
  10283. /* USER CODE BEGIN SysTick_IRQn 0 */
  10284. /* USER CODE END SysTick_IRQn 0 */
  10285. HAL_IncTick();
  10286. 8008a98: f7fc bd16 b.w 80054c8 <HAL_IncTick>
  10287. 08008a9c <DMA1_Channel1_IRQHandler>:
  10288. void DMA1_Channel1_IRQHandler(void)
  10289. {
  10290. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  10291. /* USER CODE END DMA1_Channel1_IRQn 0 */
  10292. HAL_DMA_IRQHandler(&hdma_adc1);
  10293. 8008a9c: 4801 ldr r0, [pc, #4] ; (8008aa4 <DMA1_Channel1_IRQHandler+0x8>)
  10294. 8008a9e: f7fd b925 b.w 8005cec <HAL_DMA_IRQHandler>
  10295. 8008aa2: bf00 nop
  10296. 8008aa4: 200006fc .word 0x200006fc
  10297. 08008aa8 <DMA1_Channel4_IRQHandler>:
  10298. void DMA1_Channel4_IRQHandler(void)
  10299. {
  10300. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  10301. /* USER CODE END DMA1_Channel4_IRQn 0 */
  10302. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  10303. 8008aa8: 4801 ldr r0, [pc, #4] ; (8008ab0 <DMA1_Channel4_IRQHandler+0x8>)
  10304. 8008aaa: f7fd b91f b.w 8005cec <HAL_DMA_IRQHandler>
  10305. 8008aae: bf00 nop
  10306. 8008ab0: 20000604 .word 0x20000604
  10307. 08008ab4 <DMA1_Channel5_IRQHandler>:
  10308. void DMA1_Channel5_IRQHandler(void)
  10309. {
  10310. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  10311. /* USER CODE END DMA1_Channel5_IRQn 0 */
  10312. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  10313. 8008ab4: 4801 ldr r0, [pc, #4] ; (8008abc <DMA1_Channel5_IRQHandler+0x8>)
  10314. 8008ab6: f7fd b919 b.w 8005cec <HAL_DMA_IRQHandler>
  10315. 8008aba: bf00 nop
  10316. 8008abc: 20000678 .word 0x20000678
  10317. 08008ac0 <USART1_IRQHandler>:
  10318. void USART1_IRQHandler(void)
  10319. {
  10320. /* USER CODE BEGIN USART1_IRQn 0 */
  10321. /* USER CODE END USART1_IRQn 0 */
  10322. HAL_UART_IRQHandler(&huart1);
  10323. 8008ac0: 4801 ldr r0, [pc, #4] ; (8008ac8 <USART1_IRQHandler+0x8>)
  10324. 8008ac2: f7fe bb5b b.w 800717c <HAL_UART_IRQHandler>
  10325. 8008ac6: bf00 nop
  10326. 8008ac8: 200006bc .word 0x200006bc
  10327. 08008acc <TIM6_IRQHandler>:
  10328. void TIM6_IRQHandler(void)
  10329. {
  10330. /* USER CODE BEGIN TIM6_IRQn 0 */
  10331. /* USER CODE END TIM6_IRQn 0 */
  10332. HAL_TIM_IRQHandler(&htim6);
  10333. 8008acc: 4801 ldr r0, [pc, #4] ; (8008ad4 <TIM6_IRQHandler+0x8>)
  10334. 8008ace: f7fd bfa3 b.w 8006a18 <HAL_TIM_IRQHandler>
  10335. 8008ad2: bf00 nop
  10336. 8008ad4: 20000740 .word 0x20000740
  10337. 08008ad8 <_read>:
  10338. _kill(status, -1);
  10339. while (1) {} /* Make sure we hang here */
  10340. }
  10341. __attribute__((weak)) int _read(int file, char *ptr, int len)
  10342. {
  10343. 8008ad8: b570 push {r4, r5, r6, lr}
  10344. 8008ada: 460e mov r6, r1
  10345. 8008adc: 4615 mov r5, r2
  10346. int DataIdx;
  10347. for (DataIdx = 0; DataIdx < len; DataIdx++)
  10348. 8008ade: 460c mov r4, r1
  10349. 8008ae0: 1ba3 subs r3, r4, r6
  10350. 8008ae2: 429d cmp r5, r3
  10351. 8008ae4: dc01 bgt.n 8008aea <_read+0x12>
  10352. {
  10353. *ptr++ = __io_getchar();
  10354. }
  10355. return len;
  10356. }
  10357. 8008ae6: 4628 mov r0, r5
  10358. 8008ae8: bd70 pop {r4, r5, r6, pc}
  10359. *ptr++ = __io_getchar();
  10360. 8008aea: f3af 8000 nop.w
  10361. 8008aee: f804 0b01 strb.w r0, [r4], #1
  10362. 8008af2: e7f5 b.n 8008ae0 <_read+0x8>
  10363. 08008af4 <_sbrk>:
  10364. }
  10365. return len;
  10366. }
  10367. caddr_t _sbrk(int incr)
  10368. {
  10369. 8008af4: b508 push {r3, lr}
  10370. extern char end asm("end");
  10371. static char *heap_end;
  10372. char *prev_heap_end;
  10373. if (heap_end == 0)
  10374. 8008af6: 4b0a ldr r3, [pc, #40] ; (8008b20 <_sbrk+0x2c>)
  10375. {
  10376. 8008af8: 4602 mov r2, r0
  10377. if (heap_end == 0)
  10378. 8008afa: 6819 ldr r1, [r3, #0]
  10379. 8008afc: b909 cbnz r1, 8008b02 <_sbrk+0xe>
  10380. heap_end = &end;
  10381. 8008afe: 4909 ldr r1, [pc, #36] ; (8008b24 <_sbrk+0x30>)
  10382. 8008b00: 6019 str r1, [r3, #0]
  10383. prev_heap_end = heap_end;
  10384. if (heap_end + incr > stack_ptr)
  10385. 8008b02: 4669 mov r1, sp
  10386. prev_heap_end = heap_end;
  10387. 8008b04: 6818 ldr r0, [r3, #0]
  10388. if (heap_end + incr > stack_ptr)
  10389. 8008b06: 4402 add r2, r0
  10390. 8008b08: 428a cmp r2, r1
  10391. 8008b0a: d906 bls.n 8008b1a <_sbrk+0x26>
  10392. {
  10393. // write(1, "Heap and stack collision\n", 25);
  10394. // abort();
  10395. errno = ENOMEM;
  10396. 8008b0c: f000 fd70 bl 80095f0 <__errno>
  10397. 8008b10: 230c movs r3, #12
  10398. 8008b12: 6003 str r3, [r0, #0]
  10399. return (caddr_t) -1;
  10400. 8008b14: f04f 30ff mov.w r0, #4294967295
  10401. 8008b18: bd08 pop {r3, pc}
  10402. }
  10403. heap_end += incr;
  10404. 8008b1a: 601a str r2, [r3, #0]
  10405. return (caddr_t) prev_heap_end;
  10406. }
  10407. 8008b1c: bd08 pop {r3, pc}
  10408. 8008b1e: bf00 nop
  10409. 8008b20: 20000444 .word 0x20000444
  10410. 8008b24: 200017a0 .word 0x200017a0
  10411. 08008b28 <_close>:
  10412. int _close(int file)
  10413. {
  10414. return -1;
  10415. }
  10416. 8008b28: f04f 30ff mov.w r0, #4294967295
  10417. 8008b2c: 4770 bx lr
  10418. 08008b2e <_fstat>:
  10419. int _fstat(int file, struct stat *st)
  10420. {
  10421. st->st_mode = S_IFCHR;
  10422. 8008b2e: f44f 5300 mov.w r3, #8192 ; 0x2000
  10423. return 0;
  10424. }
  10425. 8008b32: 2000 movs r0, #0
  10426. st->st_mode = S_IFCHR;
  10427. 8008b34: 604b str r3, [r1, #4]
  10428. }
  10429. 8008b36: 4770 bx lr
  10430. 08008b38 <_isatty>:
  10431. int _isatty(int file)
  10432. {
  10433. return 1;
  10434. }
  10435. 8008b38: 2001 movs r0, #1
  10436. 8008b3a: 4770 bx lr
  10437. 08008b3c <_lseek>:
  10438. int _lseek(int file, int ptr, int dir)
  10439. {
  10440. return 0;
  10441. }
  10442. 8008b3c: 2000 movs r0, #0
  10443. 8008b3e: 4770 bx lr
  10444. 08008b40 <SystemInit>:
  10445. */
  10446. void SystemInit (void)
  10447. {
  10448. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  10449. /* Set HSION bit */
  10450. RCC->CR |= 0x00000001U;
  10451. 8008b40: 4b0e ldr r3, [pc, #56] ; (8008b7c <SystemInit+0x3c>)
  10452. 8008b42: 681a ldr r2, [r3, #0]
  10453. 8008b44: f042 0201 orr.w r2, r2, #1
  10454. 8008b48: 601a str r2, [r3, #0]
  10455. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  10456. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  10457. RCC->CFGR &= 0xF8FF0000U;
  10458. 8008b4a: 6859 ldr r1, [r3, #4]
  10459. 8008b4c: 4a0c ldr r2, [pc, #48] ; (8008b80 <SystemInit+0x40>)
  10460. 8008b4e: 400a ands r2, r1
  10461. 8008b50: 605a str r2, [r3, #4]
  10462. #else
  10463. RCC->CFGR &= 0xF0FF0000U;
  10464. #endif /* STM32F105xC */
  10465. /* Reset HSEON, CSSON and PLLON bits */
  10466. RCC->CR &= 0xFEF6FFFFU;
  10467. 8008b52: 681a ldr r2, [r3, #0]
  10468. 8008b54: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  10469. 8008b58: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  10470. 8008b5c: 601a str r2, [r3, #0]
  10471. /* Reset HSEBYP bit */
  10472. RCC->CR &= 0xFFFBFFFFU;
  10473. 8008b5e: 681a ldr r2, [r3, #0]
  10474. 8008b60: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  10475. 8008b64: 601a str r2, [r3, #0]
  10476. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  10477. RCC->CFGR &= 0xFF80FFFFU;
  10478. 8008b66: 685a ldr r2, [r3, #4]
  10479. 8008b68: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  10480. 8008b6c: 605a str r2, [r3, #4]
  10481. /* Reset CFGR2 register */
  10482. RCC->CFGR2 = 0x00000000U;
  10483. #else
  10484. /* Disable all interrupts and clear pending bits */
  10485. RCC->CIR = 0x009F0000U;
  10486. 8008b6e: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  10487. 8008b72: 609a str r2, [r3, #8]
  10488. #endif
  10489. #ifdef VECT_TAB_SRAM
  10490. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  10491. #else
  10492. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  10493. 8008b74: 4a03 ldr r2, [pc, #12] ; (8008b84 <SystemInit+0x44>)
  10494. 8008b76: 4b04 ldr r3, [pc, #16] ; (8008b88 <SystemInit+0x48>)
  10495. 8008b78: 609a str r2, [r3, #8]
  10496. 8008b7a: 4770 bx lr
  10497. 8008b7c: 40021000 .word 0x40021000
  10498. 8008b80: f8ff0000 .word 0xf8ff0000
  10499. 8008b84: 08004000 .word 0x08004000
  10500. 8008b88: e000ed00 .word 0xe000ed00
  10501. 08008b8c <GetDataFromUartQueue>:
  10502. pUARTQUEUE pQueue = &TerminalQueue;
  10503. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  10504. // {
  10505. // _Error_Handler(__FILE__, __LINE__);
  10506. // }
  10507. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10508. 8008b8c: 4a14 ldr r2, [pc, #80] ; (8008be0 <GetDataFromUartQueue+0x54>)
  10509. {
  10510. 8008b8e: b538 push {r3, r4, r5, lr}
  10511. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10512. 8008b90: 6810 ldr r0, [r2, #0]
  10513. 8008b92: 1c43 adds r3, r0, #1
  10514. 8008b94: 6013 str r3, [r2, #0]
  10515. 8008b96: 4b13 ldr r3, [pc, #76] ; (8008be4 <GetDataFromUartQueue+0x58>)
  10516. 8008b98: 6859 ldr r1, [r3, #4]
  10517. 8008b9a: f103 040c add.w r4, r3, #12
  10518. 8008b9e: 5d0d ldrb r5, [r1, r4]
  10519. 8008ba0: 4c11 ldr r4, [pc, #68] ; (8008be8 <GetDataFromUartQueue+0x5c>)
  10520. #ifdef DEBUG_PRINT
  10521. printf("%02x ",*(pQueue->Buffer + pQueue->tail)) ;
  10522. #endif /* DEBUG_PRINT */
  10523. pQueue->tail++;
  10524. 8008ba2: 3101 adds r1, #1
  10525. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10526. 8008ba4: f5b1 6f80 cmp.w r1, #1024 ; 0x400
  10527. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10528. 8008ba8: 5425 strb r5, [r4, r0]
  10529. 8008baa: 4614 mov r4, r2
  10530. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10531. 8008bac: bfa8 it ge
  10532. 8008bae: 2200 movge r2, #0
  10533. pQueue->data--;
  10534. 8008bb0: 689d ldr r5, [r3, #8]
  10535. pQueue->tail++;
  10536. 8008bb2: bfb8 it lt
  10537. 8008bb4: 6059 strlt r1, [r3, #4]
  10538. pQueue->data--;
  10539. 8008bb6: f105 35ff add.w r5, r5, #4294967295
  10540. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10541. 8008bba: bfa8 it ge
  10542. 8008bbc: 605a strge r2, [r3, #4]
  10543. pQueue->data--;
  10544. 8008bbe: 609d str r5, [r3, #8]
  10545. if(pQueue->data == 0){
  10546. 8008bc0: b96d cbnz r5, 8008bde <GetDataFromUartQueue+0x52>
  10547. // printf("data cnt zero !!! \r\n");
  10548. RF_Ctrl_Main(&uart_buf[Header]);
  10549. 8008bc2: 4809 ldr r0, [pc, #36] ; (8008be8 <GetDataFromUartQueue+0x5c>)
  10550. 8008bc4: f000 fca0 bl 8009508 <RF_Ctrl_Main>
  10551. #if 0 // PYJ.2019.07.15_BEGIN --
  10552. for(int i = 0; i < cnt; i++){
  10553. printf("%02x ",uart_buf[i]);
  10554. }
  10555. #endif // PYJ.2019.07.15_END --
  10556. memset(uart_buf,0x00,cnt);
  10557. 8008bc8: 6822 ldr r2, [r4, #0]
  10558. 8008bca: 4629 mov r1, r5
  10559. 8008bcc: 4806 ldr r0, [pc, #24] ; (8008be8 <GetDataFromUartQueue+0x5c>)
  10560. 8008bce: f000 fd44 bl 800965a <memset>
  10561. // for(int i = 0; i < cnt; i++)
  10562. // uart_buf[i] = 0;
  10563. cnt = 0;
  10564. 8008bd2: 6025 str r5, [r4, #0]
  10565. HAL_Delay(1);
  10566. 8008bd4: 2001 movs r0, #1
  10567. }
  10568. }
  10569. 8008bd6: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10570. HAL_Delay(1);
  10571. 8008bda: f7fc bc87 b.w 80054ec <HAL_Delay>
  10572. 8008bde: bd38 pop {r3, r4, r5, pc}
  10573. 8008be0: 20000448 .word 0x20000448
  10574. 8008be4: 20000b80 .word 0x20000b80
  10575. 8008be8: 20000780 .word 0x20000780
  10576. 08008bec <HAL_UART_RxCpltCallback>:
  10577. AdcTimerCnt = UartRxTimerCnt = 0;
  10578. 8008bec: 2300 movs r3, #0
  10579. 8008bee: 4a0f ldr r2, [pc, #60] ; (8008c2c <HAL_UART_RxCpltCallback+0x40>)
  10580. {
  10581. 8008bf0: b510 push {r4, lr}
  10582. AdcTimerCnt = UartRxTimerCnt = 0;
  10583. 8008bf2: 6013 str r3, [r2, #0]
  10584. pQueue->head++;
  10585. 8008bf4: 4c0e ldr r4, [pc, #56] ; (8008c30 <HAL_UART_RxCpltCallback+0x44>)
  10586. AdcTimerCnt = UartRxTimerCnt = 0;
  10587. 8008bf6: 4a0f ldr r2, [pc, #60] ; (8008c34 <HAL_UART_RxCpltCallback+0x48>)
  10588. 8008bf8: 6013 str r3, [r2, #0]
  10589. pQueue->head++;
  10590. 8008bfa: 6822 ldr r2, [r4, #0]
  10591. 8008bfc: 3201 adds r2, #1
  10592. 8008bfe: f5b2 6f80 cmp.w r2, #1024 ; 0x400
  10593. 8008c02: bfb8 it lt
  10594. 8008c04: 4613 movlt r3, r2
  10595. 8008c06: 6023 str r3, [r4, #0]
  10596. pQueue->data++;
  10597. 8008c08: 68a3 ldr r3, [r4, #8]
  10598. 8008c0a: 3301 adds r3, #1
  10599. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10600. 8008c0c: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  10601. pQueue->data++;
  10602. 8008c10: 60a3 str r3, [r4, #8]
  10603. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10604. 8008c12: db01 blt.n 8008c18 <HAL_UART_RxCpltCallback+0x2c>
  10605. GetDataFromUartQueue(huart);
  10606. 8008c14: f7ff ffba bl 8008b8c <GetDataFromUartQueue>
  10607. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10608. 8008c18: 6823 ldr r3, [r4, #0]
  10609. 8008c1a: 4907 ldr r1, [pc, #28] ; (8008c38 <HAL_UART_RxCpltCallback+0x4c>)
  10610. 8008c1c: 2201 movs r2, #1
  10611. }
  10612. 8008c1e: e8bd 4010 ldmia.w sp!, {r4, lr}
  10613. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10614. 8008c22: 4419 add r1, r3
  10615. 8008c24: 4805 ldr r0, [pc, #20] ; (8008c3c <HAL_UART_RxCpltCallback+0x50>)
  10616. 8008c26: f7fe b9bb b.w 8006fa0 <HAL_UART_Receive_DMA>
  10617. 8008c2a: bf00 nop
  10618. 8008c2c: 20000440 .word 0x20000440
  10619. 8008c30: 20000b80 .word 0x20000b80
  10620. 8008c34: 20000438 .word 0x20000438
  10621. 8008c38: 20000b8c .word 0x20000b8c
  10622. 8008c3c: 200006bc .word 0x200006bc
  10623. 08008c40 <RF_Data_Check>:
  10624. PATH_EN_2_1G_UL_GPIO_Port,
  10625. PATH_EN_2_1G_UL_Pin,
  10626. };
  10627. bool RF_Data_Check(uint8_t* data_buf){
  10628. 8008c40: b508 push {r3, lr}
  10629. bool ret = false;
  10630. bool crcret = STH30_CheckCrc(&data_buf[Type], data_buf[Length], data_buf[data_buf[Crcindex]]);
  10631. 8008c42: 78c3 ldrb r3, [r0, #3]
  10632. 8008c44: 7881 ldrb r1, [r0, #2]
  10633. 8008c46: 5cc2 ldrb r2, [r0, r3]
  10634. 8008c48: 3001 adds r0, #1
  10635. 8008c4a: f7fe fc05 bl 8007458 <STH30_CheckCrc>
  10636. // printf("Recv CRC Value : \"%d\"\r\n Create CRC Value : \"%d\" \r\n",data_buf[data_buf[Crcindex]],STH30_CreateCrc(&data_buf[Type], data_buf[Length]));
  10637. }
  10638. // printf("CRC Result : \"%d\" \r\n",ret);
  10639. return ret;
  10640. }
  10641. 8008c4e: 3000 adds r0, #0
  10642. 8008c50: bf18 it ne
  10643. 8008c52: 2001 movne r0, #1
  10644. 8008c54: bd08 pop {r3, pc}
  10645. ...
  10646. 08008c58 <RF_Status_Get>:
  10647. PLL_EN_3_5G_L_GPIO_Port,
  10648. PLL_EN_3_5G_L_Pin,
  10649. };
  10650. void RF_Status_Get(void){
  10651. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10652. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10653. 8008c58: 23be movs r3, #190 ; 0xbe
  10654. void RF_Status_Get(void){
  10655. 8008c5a: b510 push {r4, lr}
  10656. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10657. 8008c5c: 4c0b ldr r4, [pc, #44] ; (8008c8c <RF_Status_Get+0x34>)
  10658. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10659. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  10660. 8008c5e: 215d movs r1, #93 ; 0x5d
  10661. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10662. 8008c60: 7023 strb r3, [r4, #0]
  10663. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10664. 8008c62: 2302 movs r3, #2
  10665. 8008c64: 7063 strb r3, [r4, #1]
  10666. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10667. 8008c66: 235e movs r3, #94 ; 0x5e
  10668. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10669. 8008c68: 1c60 adds r0, r4, #1
  10670. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  10671. 8008c6a: 70a1 strb r1, [r4, #2]
  10672. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10673. 8008c6c: 70e3 strb r3, [r4, #3]
  10674. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10675. 8008c6e: f7fe fbd8 bl 8007422 <STH30_CreateCrc>
  10676. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10677. 8008c72: 23eb movs r3, #235 ; 0xeb
  10678. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10679. 8008c74: f884 005e strb.w r0, [r4, #94] ; 0x5e
  10680. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10681. 8008c78: f884 305f strb.w r3, [r4, #95] ; 0x5f
  10682. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10683. 8008c7c: 4621 mov r1, r4
  10684. // printf("\r\nYJ : %x",ADCvalue[0]);
  10685. // printf("\r\n");
  10686. }
  10687. 8008c7e: e8bd 4010 ldmia.w sp!, {r4, lr}
  10688. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10689. 8008c82: 2260 movs r2, #96 ; 0x60
  10690. 8008c84: 4802 ldr r0, [pc, #8] ; (8008c90 <RF_Status_Get+0x38>)
  10691. 8008c86: f7fe b951 b.w 8006f2c <HAL_UART_Transmit_DMA>
  10692. 8008c8a: bf00 nop
  10693. 8008c8c: 2000056c .word 0x2000056c
  10694. 8008c90: 200006bc .word 0x200006bc
  10695. 08008c94 <RF_Status_Ack>:
  10696. static uint8_t Ack_Buf[6];
  10697. void RF_Status_Ack(void){
  10698. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10699. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10700. 8008c94: 23be movs r3, #190 ; 0xbe
  10701. void RF_Status_Ack(void){
  10702. 8008c96: b510 push {r4, lr}
  10703. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10704. 8008c98: 4c0a ldr r4, [pc, #40] ; (8008cc4 <RF_Status_Ack+0x30>)
  10705. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10706. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  10707. 8008c9a: 2103 movs r1, #3
  10708. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10709. 8008c9c: 7023 strb r3, [r4, #0]
  10710. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10711. 8008c9e: 2304 movs r3, #4
  10712. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  10713. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10714. 8008ca0: 1c60 adds r0, r4, #1
  10715. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10716. 8008ca2: 7063 strb r3, [r4, #1]
  10717. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  10718. 8008ca4: 70a1 strb r1, [r4, #2]
  10719. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  10720. 8008ca6: 70e3 strb r3, [r4, #3]
  10721. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10722. 8008ca8: f7fe fbbb bl 8007422 <STH30_CreateCrc>
  10723. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  10724. 8008cac: 23eb movs r3, #235 ; 0xeb
  10725. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10726. 8008cae: 78a2 ldrb r2, [r4, #2]
  10727. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10728. 8008cb0: 7120 strb r0, [r4, #4]
  10729. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  10730. 8008cb2: 7163 strb r3, [r4, #5]
  10731. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10732. 8008cb4: 4621 mov r1, r4
  10733. // printf("\r\nYJ : %x",ADCvalue[0]);
  10734. // printf("\r\n");
  10735. }
  10736. 8008cb6: e8bd 4010 ldmia.w sp!, {r4, lr}
  10737. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10738. 8008cba: 3203 adds r2, #3
  10739. 8008cbc: 4802 ldr r0, [pc, #8] ; (8008cc8 <RF_Status_Ack+0x34>)
  10740. 8008cbe: f7fe b935 b.w 8006f2c <HAL_UART_Transmit_DMA>
  10741. 8008cc2: bf00 nop
  10742. 8008cc4: 2000044c .word 0x2000044c
  10743. 8008cc8: 200006bc .word 0x200006bc
  10744. 8008ccc: 00000000 .word 0x00000000
  10745. 08008cd0 <RF_Operate>:
  10746. void RF_Operate(uint8_t* data_buf){
  10747. 8008cd0: b570 push {r4, r5, r6, lr}
  10748. uint16_t temp_val = 0;
  10749. uint8_t ADC_Modify = 0;
  10750. ADF4153_R_N_Reg_st temp_reg;
  10751. // printf("Prev_data[INDEX_ATT_1_8G_DL1] : %x data_buf[INDEX_ATT_1_8G_DL1] : %x\r\n",Prev_data[INDEX_ATT_1_8G_DL1],data_buf[INDEX_ATT_1_8G_DL1]);
  10752. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10753. 8008cd2: 4db1 ldr r5, [pc, #708] ; (8008f98 <RF_Operate+0x2c8>)
  10754. 8008cd4: 7902 ldrb r2, [r0, #4]
  10755. 8008cd6: 792b ldrb r3, [r5, #4]
  10756. void RF_Operate(uint8_t* data_buf){
  10757. 8008cd8: b0a2 sub sp, #136 ; 0x88
  10758. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10759. 8008cda: 4293 cmp r3, r2
  10760. void RF_Operate(uint8_t* data_buf){
  10761. 8008cdc: 4604 mov r4, r0
  10762. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10763. 8008cde: d00c beq.n 8008cfa <RF_Operate+0x2a>
  10764. #if 0 // PYJ.2019.07.31_BEGIN --
  10765. printf("\r\nLINE : %d \r\n",__LINE__);
  10766. #endif // PYJ.2019.07.31_END --
  10767. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  10768. 8008ce0: 4bae ldr r3, [pc, #696] ; (8008f9c <RF_Operate+0x2cc>)
  10769. 8008ce2: 9202 str r2, [sp, #8]
  10770. 8008ce4: f103 0210 add.w r2, r3, #16
  10771. 8008ce8: e892 0003 ldmia.w r2, {r0, r1}
  10772. 8008cec: e88d 0003 stmia.w sp, {r0, r1}
  10773. 8008cf0: cb0f ldmia r3, {r0, r1, r2, r3}
  10774. 8008cf2: f7fe fb3d bl 8007370 <BDA4601_atten_ctrl>
  10775. Prev_data[INDEX_ATT_1_8G_DL1] = data_buf[INDEX_ATT_1_8G_DL1];
  10776. 8008cf6: 7923 ldrb r3, [r4, #4]
  10777. 8008cf8: 712b strb r3, [r5, #4]
  10778. }
  10779. if(Prev_data[INDEX_ATT_1_8G_DL2] != data_buf[INDEX_ATT_1_8G_DL2]){
  10780. 8008cfa: 7962 ldrb r2, [r4, #5]
  10781. 8008cfc: 796b ldrb r3, [r5, #5]
  10782. 8008cfe: 4293 cmp r3, r2
  10783. 8008d00: d00c beq.n 8008d1c <RF_Operate+0x4c>
  10784. #ifdef DEBUG_PRINT
  10785. printf("\r\nLINE : %d \r\n",__LINE__);
  10786. #endif /* DEBUG_PRINT */
  10787. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,(data_buf[INDEX_ATT_1_8G_DL2]));
  10788. 8008d02: 4ba7 ldr r3, [pc, #668] ; (8008fa0 <RF_Operate+0x2d0>)
  10789. 8008d04: 9202 str r2, [sp, #8]
  10790. 8008d06: f103 0210 add.w r2, r3, #16
  10791. 8008d0a: e892 0003 ldmia.w r2, {r0, r1}
  10792. 8008d0e: e88d 0003 stmia.w sp, {r0, r1}
  10793. 8008d12: cb0f ldmia r3, {r0, r1, r2, r3}
  10794. 8008d14: f7fe fb2c bl 8007370 <BDA4601_atten_ctrl>
  10795. Prev_data[INDEX_ATT_1_8G_DL2] = data_buf[INDEX_ATT_1_8G_DL2];
  10796. 8008d18: 7963 ldrb r3, [r4, #5]
  10797. 8008d1a: 716b strb r3, [r5, #5]
  10798. }
  10799. if(Prev_data[INDEX_ATT_1_8G_UL1] != data_buf[INDEX_ATT_1_8G_UL1]){
  10800. 8008d1c: 79a2 ldrb r2, [r4, #6]
  10801. 8008d1e: 79ab ldrb r3, [r5, #6]
  10802. 8008d20: 4293 cmp r3, r2
  10803. 8008d22: d00c beq.n 8008d3e <RF_Operate+0x6e>
  10804. #ifdef DEBUG_PRINT
  10805. printf("\r\nLINE : %d \r\n",__LINE__);
  10806. #endif /* DEBUG_PRINT */
  10807. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  10808. 8008d24: 4b9f ldr r3, [pc, #636] ; (8008fa4 <RF_Operate+0x2d4>)
  10809. 8008d26: 9202 str r2, [sp, #8]
  10810. 8008d28: f103 0210 add.w r2, r3, #16
  10811. 8008d2c: e892 0003 ldmia.w r2, {r0, r1}
  10812. 8008d30: e88d 0003 stmia.w sp, {r0, r1}
  10813. 8008d34: cb0f ldmia r3, {r0, r1, r2, r3}
  10814. 8008d36: f7fe fb1b bl 8007370 <BDA4601_atten_ctrl>
  10815. Prev_data[INDEX_ATT_1_8G_UL1] = data_buf[INDEX_ATT_1_8G_UL1];
  10816. 8008d3a: 79a3 ldrb r3, [r4, #6]
  10817. 8008d3c: 71ab strb r3, [r5, #6]
  10818. }
  10819. if(Prev_data[INDEX_ATT_1_8G_UL2] != data_buf[INDEX_ATT_1_8G_UL2]){
  10820. 8008d3e: 79e2 ldrb r2, [r4, #7]
  10821. 8008d40: 79eb ldrb r3, [r5, #7]
  10822. 8008d42: 4293 cmp r3, r2
  10823. 8008d44: d00c beq.n 8008d60 <RF_Operate+0x90>
  10824. #ifdef DEBUG_PRINT
  10825. printf("\r\nLINE : %d \r\n",__LINE__);
  10826. #endif /* DEBUG_PRINT */
  10827. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,(data_buf[INDEX_ATT_1_8G_UL2]));
  10828. 8008d46: 4b98 ldr r3, [pc, #608] ; (8008fa8 <RF_Operate+0x2d8>)
  10829. 8008d48: 9202 str r2, [sp, #8]
  10830. 8008d4a: f103 0210 add.w r2, r3, #16
  10831. 8008d4e: e892 0003 ldmia.w r2, {r0, r1}
  10832. 8008d52: e88d 0003 stmia.w sp, {r0, r1}
  10833. 8008d56: cb0f ldmia r3, {r0, r1, r2, r3}
  10834. 8008d58: f7fe fb0a bl 8007370 <BDA4601_atten_ctrl>
  10835. Prev_data[INDEX_ATT_1_8G_UL2] = data_buf[INDEX_ATT_1_8G_UL2];
  10836. 8008d5c: 79e3 ldrb r3, [r4, #7]
  10837. 8008d5e: 71eb strb r3, [r5, #7]
  10838. }
  10839. if(Prev_data[INDEX_ATT_1_8G_UL3] != data_buf[INDEX_ATT_1_8G_UL3]){
  10840. 8008d60: 7a22 ldrb r2, [r4, #8]
  10841. 8008d62: 7a2b ldrb r3, [r5, #8]
  10842. 8008d64: 4293 cmp r3, r2
  10843. 8008d66: d00c beq.n 8008d82 <RF_Operate+0xb2>
  10844. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,(data_buf[INDEX_ATT_1_8G_UL3]));
  10845. 8008d68: 4b90 ldr r3, [pc, #576] ; (8008fac <RF_Operate+0x2dc>)
  10846. 8008d6a: 9202 str r2, [sp, #8]
  10847. 8008d6c: f103 0210 add.w r2, r3, #16
  10848. 8008d70: e892 0003 ldmia.w r2, {r0, r1}
  10849. 8008d74: e88d 0003 stmia.w sp, {r0, r1}
  10850. 8008d78: cb0f ldmia r3, {r0, r1, r2, r3}
  10851. 8008d7a: f7fe faf9 bl 8007370 <BDA4601_atten_ctrl>
  10852. Prev_data[INDEX_ATT_1_8G_UL3] = data_buf[INDEX_ATT_1_8G_UL3];
  10853. 8008d7e: 7a23 ldrb r3, [r4, #8]
  10854. 8008d80: 722b strb r3, [r5, #8]
  10855. }
  10856. if(Prev_data[INDEX_ATT_1_8G_UL4] != data_buf[INDEX_ATT_1_8G_UL4]){
  10857. 8008d82: 7a62 ldrb r2, [r4, #9]
  10858. 8008d84: 7a6b ldrb r3, [r5, #9]
  10859. 8008d86: 4293 cmp r3, r2
  10860. 8008d88: d00c beq.n 8008da4 <RF_Operate+0xd4>
  10861. #ifdef DEBUG_PRINT
  10862. printf("\r\nLINE : %d \r\n",__LINE__);
  10863. #endif /* DEBUG_PRINT */
  10864. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,(data_buf[INDEX_ATT_1_8G_UL4]));
  10865. 8008d8a: 4b89 ldr r3, [pc, #548] ; (8008fb0 <RF_Operate+0x2e0>)
  10866. 8008d8c: 9202 str r2, [sp, #8]
  10867. 8008d8e: f103 0210 add.w r2, r3, #16
  10868. 8008d92: e892 0003 ldmia.w r2, {r0, r1}
  10869. 8008d96: e88d 0003 stmia.w sp, {r0, r1}
  10870. 8008d9a: cb0f ldmia r3, {r0, r1, r2, r3}
  10871. 8008d9c: f7fe fae8 bl 8007370 <BDA4601_atten_ctrl>
  10872. Prev_data[INDEX_ATT_1_8G_UL4] = data_buf[INDEX_ATT_1_8G_UL4];
  10873. 8008da0: 7a63 ldrb r3, [r4, #9]
  10874. 8008da2: 726b strb r3, [r5, #9]
  10875. }
  10876. if(Prev_data[INDEX_ATT_2_1G_DL1] != data_buf[INDEX_ATT_2_1G_DL1]){
  10877. 8008da4: 7aa2 ldrb r2, [r4, #10]
  10878. 8008da6: 7aab ldrb r3, [r5, #10]
  10879. 8008da8: 4293 cmp r3, r2
  10880. 8008daa: d00c beq.n 8008dc6 <RF_Operate+0xf6>
  10881. #ifdef DEBUG_PRINT
  10882. printf("\r\nLINE : %d \r\n",__LINE__);
  10883. #endif /* DEBUG_PRINT */
  10884. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  10885. 8008dac: 4b81 ldr r3, [pc, #516] ; (8008fb4 <RF_Operate+0x2e4>)
  10886. 8008dae: 9202 str r2, [sp, #8]
  10887. 8008db0: f103 0210 add.w r2, r3, #16
  10888. 8008db4: e892 0003 ldmia.w r2, {r0, r1}
  10889. 8008db8: e88d 0003 stmia.w sp, {r0, r1}
  10890. 8008dbc: cb0f ldmia r3, {r0, r1, r2, r3}
  10891. 8008dbe: f7fe fad7 bl 8007370 <BDA4601_atten_ctrl>
  10892. Prev_data[INDEX_ATT_2_1G_DL1] = data_buf[INDEX_ATT_2_1G_DL1];
  10893. 8008dc2: 7aa3 ldrb r3, [r4, #10]
  10894. 8008dc4: 72ab strb r3, [r5, #10]
  10895. }
  10896. if(Prev_data[INDEX_ATT_2_1G_DL2] != data_buf[INDEX_ATT_2_1G_DL2]){
  10897. 8008dc6: 7ae2 ldrb r2, [r4, #11]
  10898. 8008dc8: 7aeb ldrb r3, [r5, #11]
  10899. 8008dca: 4293 cmp r3, r2
  10900. 8008dcc: d00c beq.n 8008de8 <RF_Operate+0x118>
  10901. #ifdef DEBUG_PRINT
  10902. printf("\r\nLINE : %d \r\n",__LINE__);
  10903. #endif /* DEBUG_PRINT */
  10904. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,(data_buf[INDEX_ATT_2_1G_DL2]));
  10905. 8008dce: 4b7a ldr r3, [pc, #488] ; (8008fb8 <RF_Operate+0x2e8>)
  10906. 8008dd0: 9202 str r2, [sp, #8]
  10907. 8008dd2: f103 0210 add.w r2, r3, #16
  10908. 8008dd6: e892 0003 ldmia.w r2, {r0, r1}
  10909. 8008dda: e88d 0003 stmia.w sp, {r0, r1}
  10910. 8008dde: cb0f ldmia r3, {r0, r1, r2, r3}
  10911. 8008de0: f7fe fac6 bl 8007370 <BDA4601_atten_ctrl>
  10912. Prev_data[INDEX_ATT_2_1G_DL2] = data_buf[INDEX_ATT_2_1G_DL2];
  10913. 8008de4: 7ae3 ldrb r3, [r4, #11]
  10914. 8008de6: 72eb strb r3, [r5, #11]
  10915. }
  10916. if(Prev_data[INDEX_ATT_2_1G_UL1] != data_buf[INDEX_ATT_2_1G_UL1]){
  10917. 8008de8: 7b22 ldrb r2, [r4, #12]
  10918. 8008dea: 7b2b ldrb r3, [r5, #12]
  10919. 8008dec: 4293 cmp r3, r2
  10920. 8008dee: d00c beq.n 8008e0a <RF_Operate+0x13a>
  10921. #ifdef DEBUG_PRINT
  10922. printf("\r\nLINE : %d \r\n",__LINE__);
  10923. #endif /* DEBUG_PRINT */
  10924. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  10925. 8008df0: 4b72 ldr r3, [pc, #456] ; (8008fbc <RF_Operate+0x2ec>)
  10926. 8008df2: 9202 str r2, [sp, #8]
  10927. 8008df4: f103 0210 add.w r2, r3, #16
  10928. 8008df8: e892 0003 ldmia.w r2, {r0, r1}
  10929. 8008dfc: e88d 0003 stmia.w sp, {r0, r1}
  10930. 8008e00: cb0f ldmia r3, {r0, r1, r2, r3}
  10931. 8008e02: f7fe fab5 bl 8007370 <BDA4601_atten_ctrl>
  10932. Prev_data[INDEX_ATT_2_1G_UL1] = data_buf[INDEX_ATT_2_1G_UL1];
  10933. 8008e06: 7b23 ldrb r3, [r4, #12]
  10934. 8008e08: 732b strb r3, [r5, #12]
  10935. }
  10936. if(Prev_data[INDEX_ATT_2_1G_UL2] != data_buf[INDEX_ATT_2_1G_UL2]){
  10937. 8008e0a: 7b62 ldrb r2, [r4, #13]
  10938. 8008e0c: 7b6b ldrb r3, [r5, #13]
  10939. 8008e0e: 4293 cmp r3, r2
  10940. 8008e10: d00c beq.n 8008e2c <RF_Operate+0x15c>
  10941. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,(data_buf[INDEX_ATT_2_1G_UL2]));
  10942. 8008e12: 4b6b ldr r3, [pc, #428] ; (8008fc0 <RF_Operate+0x2f0>)
  10943. 8008e14: 9202 str r2, [sp, #8]
  10944. 8008e16: f103 0210 add.w r2, r3, #16
  10945. 8008e1a: e892 0003 ldmia.w r2, {r0, r1}
  10946. 8008e1e: e88d 0003 stmia.w sp, {r0, r1}
  10947. 8008e22: cb0f ldmia r3, {r0, r1, r2, r3}
  10948. 8008e24: f7fe faa4 bl 8007370 <BDA4601_atten_ctrl>
  10949. Prev_data[INDEX_ATT_2_1G_UL2] = data_buf[INDEX_ATT_2_1G_UL2];
  10950. 8008e28: 7b63 ldrb r3, [r4, #13]
  10951. 8008e2a: 736b strb r3, [r5, #13]
  10952. }
  10953. if(Prev_data[INDEX_ATT_2_1G_UL3] != data_buf[INDEX_ATT_2_1G_UL3]){
  10954. 8008e2c: 7ba2 ldrb r2, [r4, #14]
  10955. 8008e2e: 7bab ldrb r3, [r5, #14]
  10956. 8008e30: 4293 cmp r3, r2
  10957. 8008e32: d00c beq.n 8008e4e <RF_Operate+0x17e>
  10958. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,(data_buf[INDEX_ATT_2_1G_UL3]));
  10959. 8008e34: 4b63 ldr r3, [pc, #396] ; (8008fc4 <RF_Operate+0x2f4>)
  10960. 8008e36: 9202 str r2, [sp, #8]
  10961. 8008e38: f103 0210 add.w r2, r3, #16
  10962. 8008e3c: e892 0003 ldmia.w r2, {r0, r1}
  10963. 8008e40: e88d 0003 stmia.w sp, {r0, r1}
  10964. 8008e44: cb0f ldmia r3, {r0, r1, r2, r3}
  10965. 8008e46: f7fe fa93 bl 8007370 <BDA4601_atten_ctrl>
  10966. Prev_data[INDEX_ATT_2_1G_UL3] = data_buf[INDEX_ATT_2_1G_UL3];
  10967. 8008e4a: 7ba3 ldrb r3, [r4, #14]
  10968. 8008e4c: 73ab strb r3, [r5, #14]
  10969. }
  10970. if(Prev_data[INDEX_ATT_2_1G_UL4] != data_buf[INDEX_ATT_2_1G_UL4]){
  10971. 8008e4e: 7be2 ldrb r2, [r4, #15]
  10972. 8008e50: 7beb ldrb r3, [r5, #15]
  10973. 8008e52: 4293 cmp r3, r2
  10974. 8008e54: d00c beq.n 8008e70 <RF_Operate+0x1a0>
  10975. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,(data_buf[INDEX_ATT_2_1G_UL4]));
  10976. 8008e56: 4b5c ldr r3, [pc, #368] ; (8008fc8 <RF_Operate+0x2f8>)
  10977. 8008e58: 9202 str r2, [sp, #8]
  10978. 8008e5a: f103 0210 add.w r2, r3, #16
  10979. 8008e5e: e892 0003 ldmia.w r2, {r0, r1}
  10980. 8008e62: e88d 0003 stmia.w sp, {r0, r1}
  10981. 8008e66: cb0f ldmia r3, {r0, r1, r2, r3}
  10982. 8008e68: f7fe fa82 bl 8007370 <BDA4601_atten_ctrl>
  10983. Prev_data[INDEX_ATT_2_1G_UL4] = data_buf[INDEX_ATT_2_1G_UL4];
  10984. 8008e6c: 7be3 ldrb r3, [r4, #15]
  10985. 8008e6e: 73eb strb r3, [r5, #15]
  10986. }
  10987. if( (Prev_data[INDEX_ATT_3_5G_DL] != data_buf[INDEX_ATT_3_5G_DL])
  10988. 8008e70: 7c23 ldrb r3, [r4, #16]
  10989. 8008e72: 7c2a ldrb r2, [r5, #16]
  10990. 8008e74: 429a cmp r2, r3
  10991. 8008e76: d10f bne.n 8008e98 <RF_Operate+0x1c8>
  10992. ||(Prev_data[INDEX_ATT_3_5G_UL] != data_buf[INDEX_ATT_3_5G_UL])
  10993. 8008e78: 7c69 ldrb r1, [r5, #17]
  10994. 8008e7a: 7c62 ldrb r2, [r4, #17]
  10995. 8008e7c: 4291 cmp r1, r2
  10996. 8008e7e: d10b bne.n 8008e98 <RF_Operate+0x1c8>
  10997. ||(Prev_data[INDEX_ATT_3_5G_COM1] != data_buf[INDEX_ATT_3_5G_COM1])
  10998. 8008e80: 7ca9 ldrb r1, [r5, #18]
  10999. 8008e82: 7ca2 ldrb r2, [r4, #18]
  11000. 8008e84: 4291 cmp r1, r2
  11001. 8008e86: d107 bne.n 8008e98 <RF_Operate+0x1c8>
  11002. ||(Prev_data[INDEX_ATT_3_5G_COM2] != data_buf[INDEX_ATT_3_5G_COM2])
  11003. 8008e88: 7ce9 ldrb r1, [r5, #19]
  11004. 8008e8a: 7ce2 ldrb r2, [r4, #19]
  11005. 8008e8c: 4291 cmp r1, r2
  11006. 8008e8e: d103 bne.n 8008e98 <RF_Operate+0x1c8>
  11007. ||(Prev_data[INDEX_ATT_3_5G_COM3] != data_buf[INDEX_ATT_3_5G_COM3])
  11008. 8008e90: 7d29 ldrb r1, [r5, #20]
  11009. 8008e92: 7d22 ldrb r2, [r4, #20]
  11010. 8008e94: 4291 cmp r1, r2
  11011. 8008e96: d01c beq.n 8008ed2 <RF_Operate+0x202>
  11012. ){
  11013. ALL_ATT_3_5G.data0 = Prev_data[INDEX_ATT_3_5G_DL] = data_buf[INDEX_ATT_3_5G_DL];
  11014. 8008e98: 4e4c ldr r6, [pc, #304] ; (8008fcc <RF_Operate+0x2fc>)
  11015. 8008e9a: 742b strb r3, [r5, #16]
  11016. 8008e9c: 7633 strb r3, [r6, #24]
  11017. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_UL] = data_buf[INDEX_ATT_3_5G_UL];
  11018. 8008e9e: 7c63 ldrb r3, [r4, #17]
  11019. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  11020. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  11021. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_COM3] = data_buf[INDEX_ATT_3_5G_COM3];
  11022. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11023. 8008ea0: 227c movs r2, #124 ; 0x7c
  11024. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_UL] = data_buf[INDEX_ATT_3_5G_UL];
  11025. 8008ea2: 746b strb r3, [r5, #17]
  11026. 8008ea4: f886 3034 strb.w r3, [r6, #52] ; 0x34
  11027. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  11028. 8008ea8: 7ca3 ldrb r3, [r4, #18]
  11029. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11030. 8008eaa: f106 0110 add.w r1, r6, #16
  11031. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  11032. 8008eae: 74ab strb r3, [r5, #18]
  11033. 8008eb0: f886 3050 strb.w r3, [r6, #80] ; 0x50
  11034. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  11035. 8008eb4: 7ce3 ldrb r3, [r4, #19]
  11036. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11037. 8008eb6: 4668 mov r0, sp
  11038. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  11039. 8008eb8: 74eb strb r3, [r5, #19]
  11040. 8008eba: f886 306c strb.w r3, [r6, #108] ; 0x6c
  11041. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_COM3] = data_buf[INDEX_ATT_3_5G_COM3];
  11042. 8008ebe: 7d23 ldrb r3, [r4, #20]
  11043. 8008ec0: 752b strb r3, [r5, #20]
  11044. 8008ec2: f886 3088 strb.w r3, [r6, #136] ; 0x88
  11045. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11046. 8008ec6: f000 fbbd bl 8009644 <memcpy>
  11047. 8008eca: e896 000f ldmia.w r6, {r0, r1, r2, r3}
  11048. 8008ece: f7fe faf3 bl 80074b8 <PE43711_ALL_atten_ctrl>
  11049. }
  11050. if((Prev_data[INDEX_PLL_1_8G_DL_H] != data_buf[INDEX_PLL_1_8G_DL_H])
  11051. 8008ed2: 7d62 ldrb r2, [r4, #21]
  11052. 8008ed4: 7d6b ldrb r3, [r5, #21]
  11053. 8008ed6: 4293 cmp r3, r2
  11054. 8008ed8: d01d beq.n 8008f16 <RF_Operate+0x246>
  11055. && (Prev_data[INDEX_PLL_1_8G_DL_L] != data_buf[INDEX_PLL_1_8G_DL_L])
  11056. 8008eda: 7da3 ldrb r3, [r4, #22]
  11057. 8008edc: 7da9 ldrb r1, [r5, #22]
  11058. 8008ede: 4299 cmp r1, r3
  11059. 8008ee0: d019 beq.n 8008f16 <RF_Operate+0x246>
  11060. ){
  11061. Prev_data[INDEX_PLL_1_8G_DL_H] = data_buf[INDEX_PLL_1_8G_DL_H];
  11062. 8008ee2: 756a strb r2, [r5, #21]
  11063. Prev_data[INDEX_PLL_1_8G_DL_L] = data_buf[INDEX_PLL_1_8G_DL_L];
  11064. 8008ee4: 75ab strb r3, [r5, #22]
  11065. temp_val = (data_buf[INDEX_PLL_1_8G_DL_H] << 8) | (data_buf[INDEX_PLL_1_8G_DL_L]);
  11066. 8008ee6: 7d60 ldrb r0, [r4, #21]
  11067. 8008ee8: 7da3 ldrb r3, [r4, #22]
  11068. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  11069. 8008eea: ea43 2300 orr.w r3, r3, r0, lsl #8
  11070. 8008eee: 4838 ldr r0, [pc, #224] ; (8008fd0 <RF_Operate+0x300>)
  11071. 8008ef0: 4358 muls r0, r3
  11072. 8008ef2: f7ff fba5 bl 8008640 <halSynSetFreq>
  11073. 8008ef6: 4a37 ldr r2, [pc, #220] ; (8008fd4 <RF_Operate+0x304>)
  11074. 8008ef8: 4b37 ldr r3, [pc, #220] ; (8008fd8 <RF_Operate+0x308>)
  11075. 8008efa: 9204 str r2, [sp, #16]
  11076. 8008efc: f44f 6282 mov.w r2, #1040 ; 0x410
  11077. 8008f00: 9003 str r0, [sp, #12]
  11078. 8008f02: 9202 str r2, [sp, #8]
  11079. 8008f04: f103 0210 add.w r2, r3, #16
  11080. 8008f08: e892 0003 ldmia.w r2, {r0, r1}
  11081. 8008f0c: e88d 0003 stmia.w sp, {r0, r1}
  11082. 8008f10: cb0f ldmia r3, {r0, r1, r2, r3}
  11083. 8008f12: f7ff fb9d bl 8008650 <ADF4113_Module_Ctrl>
  11084. }
  11085. if((Prev_data[INDEX_PLL_1_8G_UL_H] != data_buf[INDEX_PLL_1_8G_UL_H])
  11086. 8008f16: 7de3 ldrb r3, [r4, #23]
  11087. 8008f18: 7dea ldrb r2, [r5, #23]
  11088. 8008f1a: 429a cmp r2, r3
  11089. 8008f1c: d01b beq.n 8008f56 <RF_Operate+0x286>
  11090. && (Prev_data[INDEX_PLL_1_8G_UL_L] != data_buf[INDEX_PLL_1_8G_UL_L])){
  11091. 8008f1e: 7e20 ldrb r0, [r4, #24]
  11092. 8008f20: 7e2a ldrb r2, [r5, #24]
  11093. 8008f22: 4282 cmp r2, r0
  11094. 8008f24: d017 beq.n 8008f56 <RF_Operate+0x286>
  11095. temp_val = (data_buf[INDEX_PLL_1_8G_UL_H] << 8) | (data_buf[INDEX_PLL_1_8G_UL_L]);
  11096. Prev_data[INDEX_PLL_1_8G_UL_H] = data_buf[INDEX_PLL_1_8G_UL_H];
  11097. 8008f26: 75eb strb r3, [r5, #23]
  11098. Prev_data[INDEX_PLL_1_8G_UL_L] = data_buf[INDEX_PLL_1_8G_UL_L];
  11099. 8008f28: 7628 strb r0, [r5, #24]
  11100. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  11101. 8008f2a: ea40 2003 orr.w r0, r0, r3, lsl #8
  11102. 8008f2e: 4b28 ldr r3, [pc, #160] ; (8008fd0 <RF_Operate+0x300>)
  11103. 8008f30: 4358 muls r0, r3
  11104. 8008f32: f7ff fb85 bl 8008640 <halSynSetFreq>
  11105. 8008f36: 4a27 ldr r2, [pc, #156] ; (8008fd4 <RF_Operate+0x304>)
  11106. 8008f38: 4b28 ldr r3, [pc, #160] ; (8008fdc <RF_Operate+0x30c>)
  11107. 8008f3a: 9204 str r2, [sp, #16]
  11108. 8008f3c: f44f 6282 mov.w r2, #1040 ; 0x410
  11109. 8008f40: 9003 str r0, [sp, #12]
  11110. 8008f42: 9202 str r2, [sp, #8]
  11111. 8008f44: f103 0210 add.w r2, r3, #16
  11112. 8008f48: e892 0003 ldmia.w r2, {r0, r1}
  11113. 8008f4c: e88d 0003 stmia.w sp, {r0, r1}
  11114. 8008f50: cb0f ldmia r3, {r0, r1, r2, r3}
  11115. 8008f52: f7ff fb7d bl 8008650 <ADF4113_Module_Ctrl>
  11116. }
  11117. if((Prev_data[INDEX_PLL_2_1G_DL_H] != data_buf[INDEX_PLL_2_1G_DL_H])
  11118. 8008f56: 7e63 ldrb r3, [r4, #25]
  11119. 8008f58: 7e6a ldrb r2, [r5, #25]
  11120. 8008f5a: 429a cmp r2, r3
  11121. 8008f5c: d042 beq.n 8008fe4 <RF_Operate+0x314>
  11122. && (Prev_data[INDEX_PLL_2_1G_DL_L] != data_buf[INDEX_PLL_2_1G_DL_L])){
  11123. 8008f5e: 7ea0 ldrb r0, [r4, #26]
  11124. 8008f60: 7eaa ldrb r2, [r5, #26]
  11125. 8008f62: 4282 cmp r2, r0
  11126. 8008f64: d03e beq.n 8008fe4 <RF_Operate+0x314>
  11127. temp_val = ((data_buf[INDEX_PLL_2_1G_DL_H] << 8) | (data_buf[INDEX_PLL_2_1G_DL_L]));
  11128. Prev_data[INDEX_PLL_2_1G_DL_H] = data_buf[INDEX_PLL_2_1G_DL_H];
  11129. 8008f66: 766b strb r3, [r5, #25]
  11130. Prev_data[INDEX_PLL_2_1G_DL_L] = data_buf[INDEX_PLL_2_1G_DL_L];
  11131. 8008f68: 76a8 strb r0, [r5, #26]
  11132. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  11133. 8008f6a: ea40 2003 orr.w r0, r0, r3, lsl #8
  11134. 8008f6e: 4b18 ldr r3, [pc, #96] ; (8008fd0 <RF_Operate+0x300>)
  11135. 8008f70: 4358 muls r0, r3
  11136. 8008f72: f7ff fb65 bl 8008640 <halSynSetFreq>
  11137. 8008f76: 4a17 ldr r2, [pc, #92] ; (8008fd4 <RF_Operate+0x304>)
  11138. 8008f78: 4b19 ldr r3, [pc, #100] ; (8008fe0 <RF_Operate+0x310>)
  11139. 8008f7a: 9204 str r2, [sp, #16]
  11140. 8008f7c: f44f 6282 mov.w r2, #1040 ; 0x410
  11141. 8008f80: 9003 str r0, [sp, #12]
  11142. 8008f82: 9202 str r2, [sp, #8]
  11143. 8008f84: f103 0210 add.w r2, r3, #16
  11144. 8008f88: e892 0003 ldmia.w r2, {r0, r1}
  11145. 8008f8c: e88d 0003 stmia.w sp, {r0, r1}
  11146. 8008f90: cb0f ldmia r3, {r0, r1, r2, r3}
  11147. 8008f92: f7ff fb5d bl 8008650 <ADF4113_Module_Ctrl>
  11148. 8008f96: e025 b.n 8008fe4 <RF_Operate+0x314>
  11149. 8008f98: 2000056c .word 0x2000056c
  11150. 8008f9c: 20000008 .word 0x20000008
  11151. 8008fa0: 20000020 .word 0x20000020
  11152. 8008fa4: 20000038 .word 0x20000038
  11153. 8008fa8: 20000050 .word 0x20000050
  11154. 8008fac: 20000068 .word 0x20000068
  11155. 8008fb0: 20000080 .word 0x20000080
  11156. 8008fb4: 20000098 .word 0x20000098
  11157. 8008fb8: 200000b0 .word 0x200000b0
  11158. 8008fbc: 200000c8 .word 0x200000c8
  11159. 8008fc0: 200000e0 .word 0x200000e0
  11160. 8008fc4: 200000f8 .word 0x200000f8
  11161. 8008fc8: 20000110 .word 0x20000110
  11162. 8008fcc: 200004e0 .word 0x200004e0
  11163. 8008fd0: 000186a0 .word 0x000186a0
  11164. 8008fd4: 009f8092 .word 0x009f8092
  11165. 8008fd8: 200001a0 .word 0x200001a0
  11166. 8008fdc: 200001b8 .word 0x200001b8
  11167. 8008fe0: 200001d0 .word 0x200001d0
  11168. }
  11169. if((Prev_data[INDEX_PLL_2_1G_UL_H] != data_buf[INDEX_PLL_2_1G_UL_H])
  11170. 8008fe4: 7ee2 ldrb r2, [r4, #27]
  11171. 8008fe6: 7eeb ldrb r3, [r5, #27]
  11172. 8008fe8: 4293 cmp r3, r2
  11173. 8008fea: d01d beq.n 8009028 <RF_Operate+0x358>
  11174. && (Prev_data[INDEX_PLL_2_1G_UL_L] != data_buf[INDEX_PLL_2_1G_UL_L])){
  11175. 8008fec: 7f23 ldrb r3, [r4, #28]
  11176. 8008fee: 7f29 ldrb r1, [r5, #28]
  11177. 8008ff0: 4299 cmp r1, r3
  11178. 8008ff2: d019 beq.n 8009028 <RF_Operate+0x358>
  11179. Prev_data[INDEX_PLL_2_1G_UL_H] = data_buf[INDEX_PLL_2_1G_UL_H];
  11180. 8008ff4: 76ea strb r2, [r5, #27]
  11181. Prev_data[INDEX_PLL_2_1G_UL_L] = data_buf[INDEX_PLL_2_1G_UL_L];
  11182. 8008ff6: 772b strb r3, [r5, #28]
  11183. temp_val = (data_buf[INDEX_PLL_2_1G_UL_H] << 8) | (data_buf[INDEX_PLL_2_1G_UL_L]);
  11184. 8008ff8: 7ee0 ldrb r0, [r4, #27]
  11185. 8008ffa: 7f23 ldrb r3, [r4, #28]
  11186. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  11187. 8008ffc: ea43 2300 orr.w r3, r3, r0, lsl #8
  11188. 8009000: 48c7 ldr r0, [pc, #796] ; (8009320 <RF_Operate+0x650>)
  11189. 8009002: 4358 muls r0, r3
  11190. 8009004: f7ff fb1c bl 8008640 <halSynSetFreq>
  11191. 8009008: 4ac6 ldr r2, [pc, #792] ; (8009324 <RF_Operate+0x654>)
  11192. 800900a: 4bc7 ldr r3, [pc, #796] ; (8009328 <RF_Operate+0x658>)
  11193. 800900c: 9204 str r2, [sp, #16]
  11194. 800900e: f44f 6282 mov.w r2, #1040 ; 0x410
  11195. 8009012: 9003 str r0, [sp, #12]
  11196. 8009014: 9202 str r2, [sp, #8]
  11197. 8009016: f103 0210 add.w r2, r3, #16
  11198. 800901a: e892 0003 ldmia.w r2, {r0, r1}
  11199. 800901e: e88d 0003 stmia.w sp, {r0, r1}
  11200. 8009022: cb0f ldmia r3, {r0, r1, r2, r3}
  11201. 8009024: f7ff fb14 bl 8008650 <ADF4113_Module_Ctrl>
  11202. }
  11203. if((Prev_data[INDEX_PLL_3_5G_DL_H] != data_buf[INDEX_PLL_3_5G_DL_H])
  11204. 8009028: 7f62 ldrb r2, [r4, #29]
  11205. 800902a: 7f6b ldrb r3, [r5, #29]
  11206. 800902c: 4293 cmp r3, r2
  11207. 800902e: d027 beq.n 8009080 <RF_Operate+0x3b0>
  11208. && (Prev_data[INDEX_PLL_3_5G_DL_L] != data_buf[INDEX_PLL_3_5G_DL_L])){
  11209. 8009030: 7fa3 ldrb r3, [r4, #30]
  11210. 8009032: 7fa9 ldrb r1, [r5, #30]
  11211. 8009034: 4299 cmp r1, r3
  11212. 8009036: d023 beq.n 8009080 <RF_Operate+0x3b0>
  11213. Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H];
  11214. Prev_data[INDEX_PLL_3_5G_DL_L] = data_buf[INDEX_PLL_3_5G_DL_L];
  11215. 8009038: 77ab strb r3, [r5, #30]
  11216. temp_val = (data_buf[INDEX_PLL_3_5G_DL_H] << 8) | (data_buf[INDEX_PLL_3_5G_DL_L]);
  11217. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11218. 800903a: f241 3388 movw r3, #5000 ; 0x1388
  11219. 800903e: 9303 str r3, [sp, #12]
  11220. 8009040: 2302 movs r3, #2
  11221. 8009042: 9302 str r3, [sp, #8]
  11222. 8009044: 2300 movs r3, #0
  11223. Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H];
  11224. 8009046: 776a strb r2, [r5, #29]
  11225. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11226. 8009048: 4ab8 ldr r2, [pc, #736] ; (800932c <RF_Operate+0x65c>)
  11227. 800904a: a820 add r0, sp, #128 ; 0x80
  11228. 800904c: e9cd 2300 strd r2, r3, [sp]
  11229. 8009050: a3af add r3, pc, #700 ; (adr r3, 8009310 <RF_Operate+0x640>)
  11230. 8009052: e9d3 2300 ldrd r2, r3, [r3]
  11231. 8009056: f7fe fb6b bl 8007730 <ADF4153_Freq_Calc>
  11232. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11233. 800905a: 2203 movs r2, #3
  11234. 800905c: 9205 str r2, [sp, #20]
  11235. 800905e: f241 32c2 movw r2, #5058 ; 0x13c2
  11236. 8009062: 9204 str r2, [sp, #16]
  11237. 8009064: 9a20 ldr r2, [sp, #128] ; 0x80
  11238. 8009066: 4bb2 ldr r3, [pc, #712] ; (8009330 <RF_Operate+0x660>)
  11239. 8009068: 9203 str r2, [sp, #12]
  11240. 800906a: 9a21 ldr r2, [sp, #132] ; 0x84
  11241. 800906c: 9202 str r2, [sp, #8]
  11242. 800906e: f103 0210 add.w r2, r3, #16
  11243. 8009072: e892 0003 ldmia.w r2, {r0, r1}
  11244. 8009076: e88d 0003 stmia.w sp, {r0, r1}
  11245. 800907a: cb0f ldmia r3, {r0, r1, r2, r3}
  11246. 800907c: f7fe fbc6 bl 800780c <ADF4153_Module_Ctrl>
  11247. }
  11248. if((Prev_data[INDEX_PLL_3_5G_UL_H] != data_buf[INDEX_PLL_3_5G_UL_H])
  11249. 8009080: 7fe2 ldrb r2, [r4, #31]
  11250. 8009082: 7feb ldrb r3, [r5, #31]
  11251. 8009084: 4293 cmp r3, r2
  11252. 8009086: d02a beq.n 80090de <RF_Operate+0x40e>
  11253. && (Prev_data[INDEX_PLL_3_5G_UL_L] != data_buf[INDEX_PLL_3_5G_UL_L])){
  11254. 8009088: f894 3020 ldrb.w r3, [r4, #32]
  11255. 800908c: f895 1020 ldrb.w r1, [r5, #32]
  11256. 8009090: 4299 cmp r1, r3
  11257. 8009092: d024 beq.n 80090de <RF_Operate+0x40e>
  11258. Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H];
  11259. Prev_data[INDEX_PLL_3_5G_UL_L] = data_buf[INDEX_PLL_3_5G_UL_L];
  11260. 8009094: f885 3020 strb.w r3, [r5, #32]
  11261. temp_val = (data_buf[INDEX_PLL_3_5G_UL_H] << 8) | (data_buf[INDEX_PLL_3_5G_UL_L]);
  11262. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11263. 8009098: f241 3388 movw r3, #5000 ; 0x1388
  11264. 800909c: 9303 str r3, [sp, #12]
  11265. 800909e: 2302 movs r3, #2
  11266. 80090a0: 9302 str r3, [sp, #8]
  11267. 80090a2: 2300 movs r3, #0
  11268. Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H];
  11269. 80090a4: 77ea strb r2, [r5, #31]
  11270. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11271. 80090a6: 4aa1 ldr r2, [pc, #644] ; (800932c <RF_Operate+0x65c>)
  11272. 80090a8: a820 add r0, sp, #128 ; 0x80
  11273. 80090aa: e9cd 2300 strd r2, r3, [sp]
  11274. 80090ae: a39a add r3, pc, #616 ; (adr r3, 8009318 <RF_Operate+0x648>)
  11275. 80090b0: e9d3 2300 ldrd r2, r3, [r3]
  11276. 80090b4: f7fe fb3c bl 8007730 <ADF4153_Freq_Calc>
  11277. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11278. 80090b8: 2203 movs r2, #3
  11279. 80090ba: 9205 str r2, [sp, #20]
  11280. 80090bc: f241 32c2 movw r2, #5058 ; 0x13c2
  11281. 80090c0: 9204 str r2, [sp, #16]
  11282. 80090c2: 9a20 ldr r2, [sp, #128] ; 0x80
  11283. 80090c4: 4b9b ldr r3, [pc, #620] ; (8009334 <RF_Operate+0x664>)
  11284. 80090c6: 9203 str r2, [sp, #12]
  11285. 80090c8: 9a21 ldr r2, [sp, #132] ; 0x84
  11286. 80090ca: 9202 str r2, [sp, #8]
  11287. 80090cc: f103 0210 add.w r2, r3, #16
  11288. 80090d0: e892 0003 ldmia.w r2, {r0, r1}
  11289. 80090d4: e88d 0003 stmia.w sp, {r0, r1}
  11290. 80090d8: cb0f ldmia r3, {r0, r1, r2, r3}
  11291. 80090da: f7fe fb97 bl 800780c <ADF4153_Module_Ctrl>
  11292. }
  11293. if(Prev_data[INDEX_ALARM_DC] != data_buf[INDEX_ALARM_DC]){
  11294. }
  11295. if(Prev_data[INDEX_PATH_EN_1_8G_DL] != data_buf[INDEX_PATH_EN_1_8G_DL]){
  11296. 80090de: f894 1040 ldrb.w r1, [r4, #64] ; 0x40
  11297. 80090e2: f895 3040 ldrb.w r3, [r5, #64] ; 0x40
  11298. 80090e6: 428b cmp r3, r1
  11299. 80090e8: d006 beq.n 80090f8 <RF_Operate+0x428>
  11300. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_DL,data_buf[INDEX_PATH_EN_1_8G_DL]);
  11301. 80090ea: 2040 movs r0, #64 ; 0x40
  11302. 80090ec: f7fe fd94 bl 8007c18 <Power_ON_OFF_Ctrl>
  11303. Prev_data[INDEX_PATH_EN_1_8G_DL] = data_buf[INDEX_PATH_EN_1_8G_DL];
  11304. 80090f0: f894 3040 ldrb.w r3, [r4, #64] ; 0x40
  11305. 80090f4: f885 3040 strb.w r3, [r5, #64] ; 0x40
  11306. }
  11307. if(Prev_data[INDEX_PATH_EN_1_8G_UL] != data_buf[INDEX_PATH_EN_1_8G_UL]){
  11308. 80090f8: f894 1041 ldrb.w r1, [r4, #65] ; 0x41
  11309. 80090fc: f895 3041 ldrb.w r3, [r5, #65] ; 0x41
  11310. 8009100: 428b cmp r3, r1
  11311. 8009102: d006 beq.n 8009112 <RF_Operate+0x442>
  11312. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_UL,data_buf[INDEX_PATH_EN_1_8G_UL]);
  11313. 8009104: 2041 movs r0, #65 ; 0x41
  11314. 8009106: f7fe fd87 bl 8007c18 <Power_ON_OFF_Ctrl>
  11315. Prev_data[INDEX_PATH_EN_1_8G_UL] = data_buf[INDEX_PATH_EN_1_8G_UL];
  11316. 800910a: f894 3041 ldrb.w r3, [r4, #65] ; 0x41
  11317. 800910e: f885 3041 strb.w r3, [r5, #65] ; 0x41
  11318. }
  11319. if(Prev_data[INDEX_PATH_EN_2_1G_DL] != data_buf[INDEX_PATH_EN_2_1G_DL]){
  11320. 8009112: f894 1042 ldrb.w r1, [r4, #66] ; 0x42
  11321. 8009116: f895 3042 ldrb.w r3, [r5, #66] ; 0x42
  11322. 800911a: 428b cmp r3, r1
  11323. 800911c: d006 beq.n 800912c <RF_Operate+0x45c>
  11324. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_DL,data_buf[INDEX_PATH_EN_2_1G_DL]);
  11325. 800911e: 2042 movs r0, #66 ; 0x42
  11326. 8009120: f7fe fd7a bl 8007c18 <Power_ON_OFF_Ctrl>
  11327. Prev_data[INDEX_PATH_EN_2_1G_DL] = data_buf[INDEX_PATH_EN_2_1G_DL];
  11328. 8009124: f894 3042 ldrb.w r3, [r4, #66] ; 0x42
  11329. 8009128: f885 3042 strb.w r3, [r5, #66] ; 0x42
  11330. }
  11331. if(Prev_data[INDEX_PATH_EN_2_1G_UL] != data_buf[INDEX_PATH_EN_2_1G_UL]){
  11332. 800912c: f894 1043 ldrb.w r1, [r4, #67] ; 0x43
  11333. 8009130: f895 3043 ldrb.w r3, [r5, #67] ; 0x43
  11334. 8009134: 428b cmp r3, r1
  11335. 8009136: d006 beq.n 8009146 <RF_Operate+0x476>
  11336. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_UL,data_buf[INDEX_PATH_EN_2_1G_UL]);
  11337. 8009138: 2043 movs r0, #67 ; 0x43
  11338. 800913a: f7fe fd6d bl 8007c18 <Power_ON_OFF_Ctrl>
  11339. Prev_data[INDEX_PATH_EN_2_1G_UL] = data_buf[INDEX_PATH_EN_2_1G_UL];
  11340. 800913e: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  11341. 8009142: f885 3043 strb.w r3, [r5, #67] ; 0x43
  11342. }
  11343. if(Prev_data[INDEX_PATH_EN_3_5G_L] != data_buf[INDEX_PATH_EN_3_5G_L]){
  11344. 8009146: f894 1047 ldrb.w r1, [r4, #71] ; 0x47
  11345. 800914a: f895 3047 ldrb.w r3, [r5, #71] ; 0x47
  11346. 800914e: 428b cmp r3, r1
  11347. 8009150: d006 beq.n 8009160 <RF_Operate+0x490>
  11348. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_L,data_buf[INDEX_PATH_EN_3_5G_L]);
  11349. 8009152: 2047 movs r0, #71 ; 0x47
  11350. 8009154: f7fe fd60 bl 8007c18 <Power_ON_OFF_Ctrl>
  11351. Prev_data[INDEX_PATH_EN_3_5G_L] = data_buf[INDEX_PATH_EN_3_5G_L];
  11352. 8009158: f894 3047 ldrb.w r3, [r4, #71] ; 0x47
  11353. 800915c: f885 3047 strb.w r3, [r5, #71] ; 0x47
  11354. }
  11355. if(Prev_data[INDEX_PATH_EN_3_5G_H] != data_buf[INDEX_PATH_EN_3_5G_H]){
  11356. 8009160: f894 1046 ldrb.w r1, [r4, #70] ; 0x46
  11357. 8009164: f895 3046 ldrb.w r3, [r5, #70] ; 0x46
  11358. 8009168: 428b cmp r3, r1
  11359. 800916a: d006 beq.n 800917a <RF_Operate+0x4aa>
  11360. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_H,data_buf[INDEX_PATH_EN_3_5G_H]);
  11361. 800916c: 2046 movs r0, #70 ; 0x46
  11362. 800916e: f7fe fd53 bl 8007c18 <Power_ON_OFF_Ctrl>
  11363. Prev_data[INDEX_PATH_EN_3_5G_H] = data_buf[INDEX_PATH_EN_3_5G_H];
  11364. 8009172: f894 3046 ldrb.w r3, [r4, #70] ; 0x46
  11365. 8009176: f885 3046 strb.w r3, [r5, #70] ; 0x46
  11366. }
  11367. if(Prev_data[INDEX_PATH_EN_3_5G_DL] != data_buf[INDEX_PATH_EN_3_5G_DL]){
  11368. 800917a: f894 1044 ldrb.w r1, [r4, #68] ; 0x44
  11369. 800917e: f895 3044 ldrb.w r3, [r5, #68] ; 0x44
  11370. 8009182: 428b cmp r3, r1
  11371. 8009184: d006 beq.n 8009194 <RF_Operate+0x4c4>
  11372. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_DL,data_buf[INDEX_PATH_EN_3_5G_DL]);
  11373. 8009186: 2044 movs r0, #68 ; 0x44
  11374. 8009188: f7fe fd46 bl 8007c18 <Power_ON_OFF_Ctrl>
  11375. Prev_data[INDEX_PATH_EN_3_5G_DL] = data_buf[INDEX_PATH_EN_3_5G_DL];
  11376. 800918c: f894 3044 ldrb.w r3, [r4, #68] ; 0x44
  11377. 8009190: f885 3044 strb.w r3, [r5, #68] ; 0x44
  11378. }
  11379. if(Prev_data[INDEX_PATH_EN_3_5G_UL] != data_buf[INDEX_PATH_EN_3_5G_UL]){
  11380. 8009194: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  11381. 8009198: f895 3045 ldrb.w r3, [r5, #69] ; 0x45
  11382. 800919c: 428b cmp r3, r1
  11383. 800919e: d006 beq.n 80091ae <RF_Operate+0x4de>
  11384. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_UL,data_buf[INDEX_PATH_EN_3_5G_UL]);
  11385. 80091a0: 2045 movs r0, #69 ; 0x45
  11386. 80091a2: f7fe fd39 bl 8007c18 <Power_ON_OFF_Ctrl>
  11387. Prev_data[INDEX_PATH_EN_3_5G_UL] = data_buf[INDEX_PATH_EN_3_5G_UL];
  11388. 80091a6: f894 3045 ldrb.w r3, [r4, #69] ; 0x45
  11389. 80091aa: f885 3045 strb.w r3, [r5, #69] ; 0x45
  11390. }
  11391. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_H] != data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  11392. 80091ae: f894 1048 ldrb.w r1, [r4, #72] ; 0x48
  11393. 80091b2: f895 3048 ldrb.w r3, [r5, #72] ; 0x48
  11394. 80091b6: 428b cmp r3, r1
  11395. 80091b8: d036 beq.n 8009228 <RF_Operate+0x558>
  11396. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_H,data_buf[INDEX_PLL_ON_OFF_3_5G_H]);
  11397. 80091ba: 2048 movs r0, #72 ; 0x48
  11398. 80091bc: f7fe fd2c bl 8007c18 <Power_ON_OFF_Ctrl>
  11399. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  11400. 80091c0: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  11401. HAL_Delay(10);
  11402. 80091c4: 200a movs r0, #10
  11403. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  11404. 80091c6: f885 3048 strb.w r3, [r5, #72] ; 0x48
  11405. HAL_Delay(10);
  11406. 80091ca: f7fc f98f bl 80054ec <HAL_Delay>
  11407. printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_H]);
  11408. 80091ce: f895 1048 ldrb.w r1, [r5, #72] ; 0x48
  11409. 80091d2: 4859 ldr r0, [pc, #356] ; (8009338 <RF_Operate+0x668>)
  11410. 80091d4: f000 feaa bl 8009f2c <iprintf>
  11411. if(data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  11412. 80091d8: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  11413. 80091dc: b323 cbz r3, 8009228 <RF_Operate+0x558>
  11414. printf("PLL CTRL START !! \r\n");
  11415. 80091de: 4857 ldr r0, [pc, #348] ; (800933c <RF_Operate+0x66c>)
  11416. 80091e0: f000 ff18 bl 800a014 <puts>
  11417. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11418. 80091e4: f241 3388 movw r3, #5000 ; 0x1388
  11419. 80091e8: 9303 str r3, [sp, #12]
  11420. 80091ea: 2302 movs r3, #2
  11421. 80091ec: 9302 str r3, [sp, #8]
  11422. 80091ee: 2300 movs r3, #0
  11423. 80091f0: 4a4e ldr r2, [pc, #312] ; (800932c <RF_Operate+0x65c>)
  11424. 80091f2: a820 add r0, sp, #128 ; 0x80
  11425. 80091f4: e9cd 2300 strd r2, r3, [sp]
  11426. 80091f8: a345 add r3, pc, #276 ; (adr r3, 8009310 <RF_Operate+0x640>)
  11427. 80091fa: e9d3 2300 ldrd r2, r3, [r3]
  11428. 80091fe: f7fe fa97 bl 8007730 <ADF4153_Freq_Calc>
  11429. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11430. 8009202: 2203 movs r2, #3
  11431. 8009204: 9205 str r2, [sp, #20]
  11432. 8009206: f241 32c2 movw r2, #5058 ; 0x13c2
  11433. 800920a: 9204 str r2, [sp, #16]
  11434. 800920c: 9a20 ldr r2, [sp, #128] ; 0x80
  11435. 800920e: 4b49 ldr r3, [pc, #292] ; (8009334 <RF_Operate+0x664>)
  11436. 8009210: 9203 str r2, [sp, #12]
  11437. 8009212: 9a21 ldr r2, [sp, #132] ; 0x84
  11438. 8009214: 9202 str r2, [sp, #8]
  11439. 8009216: f103 0210 add.w r2, r3, #16
  11440. 800921a: e892 0003 ldmia.w r2, {r0, r1}
  11441. 800921e: e88d 0003 stmia.w sp, {r0, r1}
  11442. 8009222: cb0f ldmia r3, {r0, r1, r2, r3}
  11443. 8009224: f7fe faf2 bl 800780c <ADF4153_Module_Ctrl>
  11444. }
  11445. }
  11446. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_L] != data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  11447. 8009228: f894 1049 ldrb.w r1, [r4, #73] ; 0x49
  11448. 800922c: f895 3049 ldrb.w r3, [r5, #73] ; 0x49
  11449. 8009230: 428b cmp r3, r1
  11450. 8009232: d036 beq.n 80092a2 <RF_Operate+0x5d2>
  11451. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_L,data_buf[INDEX_PLL_ON_OFF_3_5G_L]);
  11452. 8009234: 2049 movs r0, #73 ; 0x49
  11453. 8009236: f7fe fcef bl 8007c18 <Power_ON_OFF_Ctrl>
  11454. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  11455. 800923a: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  11456. HAL_Delay(10);
  11457. 800923e: 200a movs r0, #10
  11458. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  11459. 8009240: f885 3049 strb.w r3, [r5, #73] ; 0x49
  11460. HAL_Delay(10);
  11461. 8009244: f7fc f952 bl 80054ec <HAL_Delay>
  11462. printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_L]);
  11463. 8009248: f895 1049 ldrb.w r1, [r5, #73] ; 0x49
  11464. 800924c: 483a ldr r0, [pc, #232] ; (8009338 <RF_Operate+0x668>)
  11465. 800924e: f000 fe6d bl 8009f2c <iprintf>
  11466. if(data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  11467. 8009252: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  11468. 8009256: b323 cbz r3, 80092a2 <RF_Operate+0x5d2>
  11469. printf("PLL CTRL START !! \r\n");
  11470. 8009258: 4838 ldr r0, [pc, #224] ; (800933c <RF_Operate+0x66c>)
  11471. 800925a: f000 fedb bl 800a014 <puts>
  11472. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11473. 800925e: f241 3388 movw r3, #5000 ; 0x1388
  11474. 8009262: 9303 str r3, [sp, #12]
  11475. 8009264: 2302 movs r3, #2
  11476. 8009266: 9302 str r3, [sp, #8]
  11477. 8009268: 2300 movs r3, #0
  11478. 800926a: 4a30 ldr r2, [pc, #192] ; (800932c <RF_Operate+0x65c>)
  11479. 800926c: a820 add r0, sp, #128 ; 0x80
  11480. 800926e: e9cd 2300 strd r2, r3, [sp]
  11481. 8009272: a329 add r3, pc, #164 ; (adr r3, 8009318 <RF_Operate+0x648>)
  11482. 8009274: e9d3 2300 ldrd r2, r3, [r3]
  11483. 8009278: f7fe fa5a bl 8007730 <ADF4153_Freq_Calc>
  11484. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11485. 800927c: 2203 movs r2, #3
  11486. 800927e: 9205 str r2, [sp, #20]
  11487. 8009280: f241 32c2 movw r2, #5058 ; 0x13c2
  11488. 8009284: 9204 str r2, [sp, #16]
  11489. 8009286: 9a20 ldr r2, [sp, #128] ; 0x80
  11490. 8009288: 4b29 ldr r3, [pc, #164] ; (8009330 <RF_Operate+0x660>)
  11491. 800928a: 9203 str r2, [sp, #12]
  11492. 800928c: 9a21 ldr r2, [sp, #132] ; 0x84
  11493. 800928e: 9202 str r2, [sp, #8]
  11494. 8009290: f103 0210 add.w r2, r3, #16
  11495. 8009294: e892 0003 ldmia.w r2, {r0, r1}
  11496. 8009298: e88d 0003 stmia.w sp, {r0, r1}
  11497. 800929c: cb0f ldmia r3, {r0, r1, r2, r3}
  11498. 800929e: f7fe fab5 bl 800780c <ADF4153_Module_Ctrl>
  11499. }
  11500. }
  11501. if(Prev_data[INDEX_T_SYNC_DL] != data_buf[INDEX_T_SYNC_DL]){
  11502. 80092a2: f894 304a ldrb.w r3, [r4, #74] ; 0x4a
  11503. 80092a6: f895 204a ldrb.w r2, [r5, #74] ; 0x4a
  11504. 80092aa: 429a cmp r2, r3
  11505. 80092ac: d006 beq.n 80092bc <RF_Operate+0x5ec>
  11506. Prev_data[INDEX_T_SYNC_DL] = data_buf[INDEX_T_SYNC_DL];
  11507. 80092ae: f885 304a strb.w r3, [r5, #74] ; 0x4a
  11508. Power_ON_OFF_Ctrl(INDEX_T_SYNC_DL,data_buf[INDEX_T_SYNC_DL]);
  11509. 80092b2: f894 104a ldrb.w r1, [r4, #74] ; 0x4a
  11510. 80092b6: 204a movs r0, #74 ; 0x4a
  11511. 80092b8: f7fe fcae bl 8007c18 <Power_ON_OFF_Ctrl>
  11512. }
  11513. if(Prev_data[INDEX__T_SYNC_DL] != data_buf[INDEX__T_SYNC_DL]){
  11514. 80092bc: f894 304b ldrb.w r3, [r4, #75] ; 0x4b
  11515. 80092c0: f895 204b ldrb.w r2, [r5, #75] ; 0x4b
  11516. 80092c4: 429a cmp r2, r3
  11517. 80092c6: d006 beq.n 80092d6 <RF_Operate+0x606>
  11518. Prev_data[INDEX__T_SYNC_DL] = data_buf[INDEX__T_SYNC_DL];
  11519. 80092c8: f885 304b strb.w r3, [r5, #75] ; 0x4b
  11520. Power_ON_OFF_Ctrl(INDEX__T_SYNC_DL,data_buf[INDEX__T_SYNC_DL]);
  11521. 80092cc: f894 104b ldrb.w r1, [r4, #75] ; 0x4b
  11522. 80092d0: 204b movs r0, #75 ; 0x4b
  11523. 80092d2: f7fe fca1 bl 8007c18 <Power_ON_OFF_Ctrl>
  11524. }
  11525. if(Prev_data[INDEX_T_SYNC_UL] != data_buf[INDEX_T_SYNC_UL]){
  11526. 80092d6: 4d1a ldr r5, [pc, #104] ; (8009340 <RF_Operate+0x670>)
  11527. 80092d8: f894 304c ldrb.w r3, [r4, #76] ; 0x4c
  11528. 80092dc: f895 204c ldrb.w r2, [r5, #76] ; 0x4c
  11529. 80092e0: 429a cmp r2, r3
  11530. 80092e2: d006 beq.n 80092f2 <RF_Operate+0x622>
  11531. Prev_data[INDEX_T_SYNC_UL] = data_buf[INDEX_T_SYNC_UL];
  11532. 80092e4: f885 304c strb.w r3, [r5, #76] ; 0x4c
  11533. Power_ON_OFF_Ctrl(INDEX_T_SYNC_UL,data_buf[INDEX_T_SYNC_UL]);
  11534. 80092e8: f894 104c ldrb.w r1, [r4, #76] ; 0x4c
  11535. 80092ec: 204c movs r0, #76 ; 0x4c
  11536. 80092ee: f7fe fc93 bl 8007c18 <Power_ON_OFF_Ctrl>
  11537. }
  11538. if(Prev_data[INDEX__T_SYNC_UL] != data_buf[INDEX__T_SYNC_UL]){
  11539. 80092f2: f894 304d ldrb.w r3, [r4, #77] ; 0x4d
  11540. 80092f6: f895 204d ldrb.w r2, [r5, #77] ; 0x4d
  11541. 80092fa: 429a cmp r2, r3
  11542. 80092fc: d022 beq.n 8009344 <RF_Operate+0x674>
  11543. Prev_data[INDEX__T_SYNC_UL] = data_buf[INDEX__T_SYNC_UL];
  11544. 80092fe: f885 304d strb.w r3, [r5, #77] ; 0x4d
  11545. Power_ON_OFF_Ctrl(INDEX__T_SYNC_UL,data_buf[INDEX__T_SYNC_UL]);
  11546. 8009302: f894 104d ldrb.w r1, [r4, #77] ; 0x4d
  11547. 8009306: 204d movs r0, #77 ; 0x4d
  11548. 8009308: f7fe fc86 bl 8007c18 <Power_ON_OFF_Ctrl>
  11549. 800930c: e01a b.n 8009344 <RF_Operate+0x674>
  11550. 800930e: bf00 nop
  11551. 8009310: ea83b4a0 .word 0xea83b4a0
  11552. 8009314: 00000000 .word 0x00000000
  11553. 8009318: ce8f5560 .word 0xce8f5560
  11554. 800931c: 00000000 .word 0x00000000
  11555. 8009320: 000186a0 .word 0x000186a0
  11556. 8009324: 009f8092 .word 0x009f8092
  11557. 8009328: 200001e8 .word 0x200001e8
  11558. 800932c: 02625a00 .word 0x02625a00
  11559. 8009330: 2000021c .word 0x2000021c
  11560. 8009334: 20000204 .word 0x20000204
  11561. 8009338: 0800bfdb .word 0x0800bfdb
  11562. 800933c: 0800bfe9 .word 0x0800bfe9
  11563. 8009340: 2000056c .word 0x2000056c
  11564. }
  11565. if((Prev_data[INDEX_DAC_VCtrl_A_H] != data_buf[INDEX_DAC_VCtrl_A_H])
  11566. 8009344: f894 304e ldrb.w r3, [r4, #78] ; 0x4e
  11567. 8009348: f895 204e ldrb.w r2, [r5, #78] ; 0x4e
  11568. 800934c: 429a cmp r2, r3
  11569. 800934e: d106 bne.n 800935e <RF_Operate+0x68e>
  11570. ||(Prev_data[INDEX_DAC_VCtrl_A_L] != data_buf[INDEX_DAC_VCtrl_A_L])){
  11571. 8009350: f895 104f ldrb.w r1, [r5, #79] ; 0x4f
  11572. 8009354: f894 204f ldrb.w r2, [r4, #79] ; 0x4f
  11573. 8009358: 4291 cmp r1, r2
  11574. 800935a: f000 80ce beq.w 80094fa <RF_Operate+0x82a>
  11575. ADC_Modify = 1;
  11576. Prev_data[INDEX_DAC_VCtrl_A_H] = data_buf[INDEX_DAC_VCtrl_A_H];
  11577. 800935e: f885 304e strb.w r3, [r5, #78] ; 0x4e
  11578. Prev_data[INDEX_DAC_VCtrl_A_L] = data_buf[INDEX_DAC_VCtrl_A_L];
  11579. 8009362: f894 304f ldrb.w r3, [r4, #79] ; 0x4f
  11580. 8009366: f885 304f strb.w r3, [r5, #79] ; 0x4f
  11581. ADC_Modify = 1;
  11582. 800936a: 2301 movs r3, #1
  11583. }
  11584. if((Prev_data[INDEX_DAC_VCtrl_B_H] != data_buf[INDEX_DAC_VCtrl_B_H])
  11585. 800936c: f894 2050 ldrb.w r2, [r4, #80] ; 0x50
  11586. 8009370: f895 1050 ldrb.w r1, [r5, #80] ; 0x50
  11587. 8009374: 4291 cmp r1, r2
  11588. 8009376: d105 bne.n 8009384 <RF_Operate+0x6b4>
  11589. ||(Prev_data[INDEX_DAC_VCtrl_B_L] != data_buf[INDEX_DAC_VCtrl_B_L])){
  11590. 8009378: f895 0051 ldrb.w r0, [r5, #81] ; 0x51
  11591. 800937c: f894 1051 ldrb.w r1, [r4, #81] ; 0x51
  11592. 8009380: 4288 cmp r0, r1
  11593. 8009382: d006 beq.n 8009392 <RF_Operate+0x6c2>
  11594. ADC_Modify = 1;
  11595. Prev_data[INDEX_DAC_VCtrl_B_H] = data_buf[INDEX_DAC_VCtrl_B_H];
  11596. 8009384: f885 2050 strb.w r2, [r5, #80] ; 0x50
  11597. Prev_data[INDEX_DAC_VCtrl_B_L] = data_buf[INDEX_DAC_VCtrl_B_L];
  11598. 8009388: f894 3051 ldrb.w r3, [r4, #81] ; 0x51
  11599. 800938c: f885 3051 strb.w r3, [r5, #81] ; 0x51
  11600. ADC_Modify = 1;
  11601. 8009390: 2301 movs r3, #1
  11602. }
  11603. if((Prev_data[INDEX_DAC_VCtrl_C_H] != data_buf[INDEX_DAC_VCtrl_C_H])
  11604. 8009392: f894 2052 ldrb.w r2, [r4, #82] ; 0x52
  11605. 8009396: f895 1052 ldrb.w r1, [r5, #82] ; 0x52
  11606. 800939a: 4291 cmp r1, r2
  11607. 800939c: d105 bne.n 80093aa <RF_Operate+0x6da>
  11608. ||(Prev_data[INDEX_DAC_VCtrl_C_L] != data_buf[INDEX_DAC_VCtrl_C_L])){
  11609. 800939e: f895 0053 ldrb.w r0, [r5, #83] ; 0x53
  11610. 80093a2: f894 1053 ldrb.w r1, [r4, #83] ; 0x53
  11611. 80093a6: 4288 cmp r0, r1
  11612. 80093a8: d006 beq.n 80093b8 <RF_Operate+0x6e8>
  11613. ADC_Modify = 1;
  11614. // printf("Prev_data[INDEX_DAC_VCtrl_C_H] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_H]);
  11615. // printf("Prev_data[INDEX_DAC_VCtrl_C_L] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_L]);
  11616. Prev_data[INDEX_DAC_VCtrl_C_H] = data_buf[INDEX_DAC_VCtrl_C_H];
  11617. 80093aa: f885 2052 strb.w r2, [r5, #82] ; 0x52
  11618. Prev_data[INDEX_DAC_VCtrl_C_L] = data_buf[INDEX_DAC_VCtrl_C_L];
  11619. 80093ae: f894 3053 ldrb.w r3, [r4, #83] ; 0x53
  11620. 80093b2: f885 3053 strb.w r3, [r5, #83] ; 0x53
  11621. ADC_Modify = 1;
  11622. 80093b6: 2301 movs r3, #1
  11623. }
  11624. if((Prev_data[INDEX_DAC_VCtrl_D_H] != data_buf[INDEX_DAC_VCtrl_D_H])
  11625. 80093b8: f894 2054 ldrb.w r2, [r4, #84] ; 0x54
  11626. 80093bc: f895 1054 ldrb.w r1, [r5, #84] ; 0x54
  11627. 80093c0: 4291 cmp r1, r2
  11628. 80093c2: d105 bne.n 80093d0 <RF_Operate+0x700>
  11629. ||(Prev_data[INDEX_DAC_VCtrl_D_L] != data_buf[INDEX_DAC_VCtrl_D_L])){
  11630. 80093c4: f895 0055 ldrb.w r0, [r5, #85] ; 0x55
  11631. 80093c8: f894 1055 ldrb.w r1, [r4, #85] ; 0x55
  11632. 80093cc: 4288 cmp r0, r1
  11633. 80093ce: d006 beq.n 80093de <RF_Operate+0x70e>
  11634. ADC_Modify = 1;
  11635. Prev_data[INDEX_DAC_VCtrl_D_H] = data_buf[INDEX_DAC_VCtrl_D_H];
  11636. 80093d0: f885 2054 strb.w r2, [r5, #84] ; 0x54
  11637. Prev_data[INDEX_DAC_VCtrl_D_L] = data_buf[INDEX_DAC_VCtrl_D_L];
  11638. 80093d4: f894 3055 ldrb.w r3, [r4, #85] ; 0x55
  11639. 80093d8: f885 3055 strb.w r3, [r5, #85] ; 0x55
  11640. ADC_Modify = 1;
  11641. 80093dc: 2301 movs r3, #1
  11642. }
  11643. if((Prev_data[INDEX_DAC_VCtrl_E_H] != data_buf[INDEX_DAC_VCtrl_E_H])
  11644. 80093de: f894 2056 ldrb.w r2, [r4, #86] ; 0x56
  11645. 80093e2: f895 1056 ldrb.w r1, [r5, #86] ; 0x56
  11646. 80093e6: 4291 cmp r1, r2
  11647. 80093e8: d105 bne.n 80093f6 <RF_Operate+0x726>
  11648. ||(Prev_data[INDEX_DAC_VCtrl_E_L] != data_buf[INDEX_DAC_VCtrl_E_L])){
  11649. 80093ea: f895 0057 ldrb.w r0, [r5, #87] ; 0x57
  11650. 80093ee: f894 1057 ldrb.w r1, [r4, #87] ; 0x57
  11651. 80093f2: 4288 cmp r0, r1
  11652. 80093f4: d006 beq.n 8009404 <RF_Operate+0x734>
  11653. ADC_Modify = 1;
  11654. Prev_data[INDEX_DAC_VCtrl_E_H] = data_buf[INDEX_DAC_VCtrl_E_H];
  11655. 80093f6: f885 2056 strb.w r2, [r5, #86] ; 0x56
  11656. Prev_data[INDEX_DAC_VCtrl_E_L] = data_buf[INDEX_DAC_VCtrl_E_L];
  11657. 80093fa: f894 3057 ldrb.w r3, [r4, #87] ; 0x57
  11658. 80093fe: f885 3057 strb.w r3, [r5, #87] ; 0x57
  11659. ADC_Modify = 1;
  11660. 8009402: 2301 movs r3, #1
  11661. }
  11662. if((Prev_data[INDEX_DAC_VCtrl_F_H] != data_buf[INDEX_DAC_VCtrl_F_H])
  11663. 8009404: f894 2058 ldrb.w r2, [r4, #88] ; 0x58
  11664. 8009408: f895 1058 ldrb.w r1, [r5, #88] ; 0x58
  11665. 800940c: 4291 cmp r1, r2
  11666. 800940e: d105 bne.n 800941c <RF_Operate+0x74c>
  11667. ||(Prev_data[INDEX_DAC_VCtrl_F_L] != data_buf[INDEX_DAC_VCtrl_F_L])){
  11668. 8009410: f895 0059 ldrb.w r0, [r5, #89] ; 0x59
  11669. 8009414: f894 1059 ldrb.w r1, [r4, #89] ; 0x59
  11670. 8009418: 4288 cmp r0, r1
  11671. 800941a: d006 beq.n 800942a <RF_Operate+0x75a>
  11672. ADC_Modify = 1;
  11673. Prev_data[INDEX_DAC_VCtrl_F_H] = data_buf[INDEX_DAC_VCtrl_F_H];
  11674. 800941c: f885 2058 strb.w r2, [r5, #88] ; 0x58
  11675. Prev_data[INDEX_DAC_VCtrl_F_L] = data_buf[INDEX_DAC_VCtrl_F_L];
  11676. 8009420: f894 3059 ldrb.w r3, [r4, #89] ; 0x59
  11677. 8009424: f885 3059 strb.w r3, [r5, #89] ; 0x59
  11678. ADC_Modify = 1;
  11679. 8009428: 2301 movs r3, #1
  11680. }
  11681. if((Prev_data[INDEX_DAC_VCtrl_G_H] != data_buf[INDEX_DAC_VCtrl_G_H])
  11682. 800942a: f894 205a ldrb.w r2, [r4, #90] ; 0x5a
  11683. 800942e: f895 105a ldrb.w r1, [r5, #90] ; 0x5a
  11684. 8009432: 4291 cmp r1, r2
  11685. 8009434: d105 bne.n 8009442 <RF_Operate+0x772>
  11686. ||(Prev_data[INDEX_DAC_VCtrl_G_L] != data_buf[INDEX_DAC_VCtrl_G_L])){
  11687. 8009436: f895 005b ldrb.w r0, [r5, #91] ; 0x5b
  11688. 800943a: f894 105b ldrb.w r1, [r4, #91] ; 0x5b
  11689. 800943e: 4288 cmp r0, r1
  11690. 8009440: d006 beq.n 8009450 <RF_Operate+0x780>
  11691. ADC_Modify = 1;
  11692. Prev_data[INDEX_DAC_VCtrl_G_H] = data_buf[INDEX_DAC_VCtrl_G_H];
  11693. 8009442: f885 205a strb.w r2, [r5, #90] ; 0x5a
  11694. Prev_data[INDEX_DAC_VCtrl_G_L] = data_buf[INDEX_DAC_VCtrl_G_L];
  11695. 8009446: f894 305b ldrb.w r3, [r4, #91] ; 0x5b
  11696. 800944a: f885 305b strb.w r3, [r5, #91] ; 0x5b
  11697. ADC_Modify = 1;
  11698. 800944e: 2301 movs r3, #1
  11699. }
  11700. if((Prev_data[INDEX_DAC_VCtrl_H_H] != data_buf[INDEX_DAC_VCtrl_H_H])
  11701. 8009450: f894 205c ldrb.w r2, [r4, #92] ; 0x5c
  11702. 8009454: f895 105c ldrb.w r1, [r5, #92] ; 0x5c
  11703. 8009458: 4291 cmp r1, r2
  11704. 800945a: d105 bne.n 8009468 <RF_Operate+0x798>
  11705. ||(Prev_data[INDEX_DAC_VCtrl_H_L] != data_buf[INDEX_DAC_VCtrl_H_L])){
  11706. 800945c: f895 005d ldrb.w r0, [r5, #93] ; 0x5d
  11707. 8009460: f894 105d ldrb.w r1, [r4, #93] ; 0x5d
  11708. 8009464: 4288 cmp r0, r1
  11709. 8009466: d04a beq.n 80094fe <RF_Operate+0x82e>
  11710. ADC_Modify = 1;
  11711. Prev_data[INDEX_DAC_VCtrl_H_H] = data_buf[INDEX_DAC_VCtrl_H_H];
  11712. 8009468: f885 205c strb.w r2, [r5, #92] ; 0x5c
  11713. Prev_data[INDEX_DAC_VCtrl_H_L] = data_buf[INDEX_DAC_VCtrl_H_L];
  11714. 800946c: f894 305d ldrb.w r3, [r4, #93] ; 0x5d
  11715. 8009470: f885 305d strb.w r3, [r5, #93] ; 0x5d
  11716. // SubmitDAC(0xA000);
  11717. // printf("DAC CTRL START \r\n");
  11718. // SubmitDAC(0x800C);
  11719. // SubmitDAC(0xA000);
  11720. // printf("DAC Change\r\n");
  11721. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_A_H] << 8 | Prev_data[INDEX_DAC_VCtrl_A_L]));
  11722. 8009474: f895 304f ldrb.w r3, [r5, #79] ; 0x4f
  11723. 8009478: f895 004e ldrb.w r0, [r5, #78] ; 0x4e
  11724. 800947c: ea43 2000 orr.w r0, r3, r0, lsl #8
  11725. 8009480: f7fd ff24 bl 80072cc <SubmitDAC>
  11726. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_B_H] << 8 | Prev_data[INDEX_DAC_VCtrl_B_L]));
  11727. 8009484: f895 3051 ldrb.w r3, [r5, #81] ; 0x51
  11728. 8009488: f895 0050 ldrb.w r0, [r5, #80] ; 0x50
  11729. 800948c: ea43 2000 orr.w r0, r3, r0, lsl #8
  11730. 8009490: f7fd ff1c bl 80072cc <SubmitDAC>
  11731. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_C_H] << 8 | Prev_data[INDEX_DAC_VCtrl_C_L]));
  11732. 8009494: f895 3053 ldrb.w r3, [r5, #83] ; 0x53
  11733. 8009498: f895 0052 ldrb.w r0, [r5, #82] ; 0x52
  11734. 800949c: ea43 2000 orr.w r0, r3, r0, lsl #8
  11735. 80094a0: f7fd ff14 bl 80072cc <SubmitDAC>
  11736. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_D_H] << 8 | Prev_data[INDEX_DAC_VCtrl_D_L]));
  11737. 80094a4: f895 3055 ldrb.w r3, [r5, #85] ; 0x55
  11738. 80094a8: f895 0054 ldrb.w r0, [r5, #84] ; 0x54
  11739. 80094ac: ea43 2000 orr.w r0, r3, r0, lsl #8
  11740. 80094b0: f7fd ff0c bl 80072cc <SubmitDAC>
  11741. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_E_H] << 8 | Prev_data[INDEX_DAC_VCtrl_E_L]));
  11742. 80094b4: f895 3057 ldrb.w r3, [r5, #87] ; 0x57
  11743. 80094b8: f895 0056 ldrb.w r0, [r5, #86] ; 0x56
  11744. 80094bc: ea43 2000 orr.w r0, r3, r0, lsl #8
  11745. 80094c0: f7fd ff04 bl 80072cc <SubmitDAC>
  11746. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_F_H] << 8 | Prev_data[INDEX_DAC_VCtrl_F_L]));
  11747. 80094c4: f895 3059 ldrb.w r3, [r5, #89] ; 0x59
  11748. 80094c8: f895 0058 ldrb.w r0, [r5, #88] ; 0x58
  11749. 80094cc: ea43 2000 orr.w r0, r3, r0, lsl #8
  11750. 80094d0: f7fd fefc bl 80072cc <SubmitDAC>
  11751. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_G_H] << 8 | Prev_data[INDEX_DAC_VCtrl_G_L]));
  11752. 80094d4: f895 305b ldrb.w r3, [r5, #91] ; 0x5b
  11753. 80094d8: f895 005a ldrb.w r0, [r5, #90] ; 0x5a
  11754. 80094dc: ea43 2000 orr.w r0, r3, r0, lsl #8
  11755. 80094e0: f7fd fef4 bl 80072cc <SubmitDAC>
  11756. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  11757. 80094e4: f895 005c ldrb.w r0, [r5, #92] ; 0x5c
  11758. 80094e8: f895 305d ldrb.w r3, [r5, #93] ; 0x5d
  11759. 80094ec: ea43 2000 orr.w r0, r3, r0, lsl #8
  11760. }
  11761. }
  11762. 80094f0: b022 add sp, #136 ; 0x88
  11763. 80094f2: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  11764. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  11765. 80094f6: f7fd bee9 b.w 80072cc <SubmitDAC>
  11766. uint8_t ADC_Modify = 0;
  11767. 80094fa: 2300 movs r3, #0
  11768. 80094fc: e736 b.n 800936c <RF_Operate+0x69c>
  11769. if(ADC_Modify){
  11770. 80094fe: 2b00 cmp r3, #0
  11771. 8009500: d1b8 bne.n 8009474 <RF_Operate+0x7a4>
  11772. }
  11773. 8009502: b022 add sp, #136 ; 0x88
  11774. 8009504: bd70 pop {r4, r5, r6, pc}
  11775. 8009506: bf00 nop
  11776. 08009508 <RF_Ctrl_Main>:
  11777. uint8_t temp_crc = 0;
  11778. bool RF_Ctrl_Main(uint8_t* data_buf){
  11779. 8009508: b570 push {r4, r5, r6, lr}
  11780. 800950a: 4604 mov r4, r0
  11781. bool ret = false;
  11782. Bluecell_Prot_t type = data_buf[Type];
  11783. 800950c: 7846 ldrb r6, [r0, #1]
  11784. ret = RF_Data_Check(&data_buf[Header]); /* ERROR CHECK */
  11785. 800950e: f7ff fb97 bl 8008c40 <RF_Data_Check>
  11786. if(ret == false){
  11787. 8009512: 4605 mov r5, r0
  11788. 8009514: b948 cbnz r0, 800952a <RF_Ctrl_Main+0x22>
  11789. HAL_UART_Transmit(&huart1,&data_buf[INDEX_BLUE_HEADER],data_buf[INDEX_BLUE_LENGTH] + 2 + 1,3000);
  11790. 8009516: 78a2 ldrb r2, [r4, #2]
  11791. 8009518: f640 33b8 movw r3, #3000 ; 0xbb8
  11792. 800951c: 3203 adds r2, #3
  11793. 800951e: 4621 mov r1, r4
  11794. 8009520: 481a ldr r0, [pc, #104] ; (800958c <RF_Ctrl_Main+0x84>)
  11795. 8009522: f7fd fca7 bl 8006e74 <HAL_UART_Transmit>
  11796. printf("Function : %s LINE : %d type : %d \r\n",__func__,__LINE__,type);
  11797. #endif
  11798. break;
  11799. }
  11800. return ret;
  11801. }
  11802. 8009526: 4628 mov r0, r5
  11803. 8009528: bd70 pop {r4, r5, r6, pc}
  11804. switch(type){
  11805. 800952a: 2e03 cmp r6, #3
  11806. 800952c: d8fb bhi.n 8009526 <RF_Ctrl_Main+0x1e>
  11807. 800952e: e8df f006 tbb [pc, r6]
  11808. 8009532: 2002 .short 0x2002
  11809. 8009534: 2926 .short 0x2926
  11810. 8009536: 2300 movs r3, #0
  11811. printf("%02x ",data_buf[i]);
  11812. 8009538: 4e15 ldr r6, [pc, #84] ; (8009590 <RF_Ctrl_Main+0x88>)
  11813. for(uint8_t i =0 ; i < data_buf[Length] + 6; i++)
  11814. 800953a: 78a2 ldrb r2, [r4, #2]
  11815. 800953c: 1c5d adds r5, r3, #1
  11816. 800953e: 3205 adds r2, #5
  11817. 8009540: b2db uxtb r3, r3
  11818. 8009542: 429a cmp r2, r3
  11819. 8009544: da0f bge.n 8009566 <RF_Ctrl_Main+0x5e>
  11820. printf("Reset Start \r\n");
  11821. 8009546: 4813 ldr r0, [pc, #76] ; (8009594 <RF_Ctrl_Main+0x8c>)
  11822. 8009548: f000 fd64 bl 800a014 <puts>
  11823. \details Acts as a special kind of Data Memory Barrier.
  11824. It completes when all explicit memory accesses before this instruction complete.
  11825. */
  11826. __attribute__((always_inline)) __STATIC_INLINE void __DSB(void)
  11827. {
  11828. __ASM volatile ("dsb 0xF":::"memory");
  11829. 800954c: f3bf 8f4f dsb sy
  11830. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11831. 8009550: 4911 ldr r1, [pc, #68] ; (8009598 <RF_Ctrl_Main+0x90>)
  11832. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11833. 8009552: 4b12 ldr r3, [pc, #72] ; (800959c <RF_Ctrl_Main+0x94>)
  11834. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11835. 8009554: 68ca ldr r2, [r1, #12]
  11836. 8009556: f402 62e0 and.w r2, r2, #1792 ; 0x700
  11837. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11838. 800955a: 4313 orrs r3, r2
  11839. 800955c: 60cb str r3, [r1, #12]
  11840. 800955e: f3bf 8f4f dsb sy
  11841. __ASM volatile ("nop");
  11842. 8009562: bf00 nop
  11843. 8009564: e7fd b.n 8009562 <RF_Ctrl_Main+0x5a>
  11844. printf("%02x ",data_buf[i]);
  11845. 8009566: 5ce1 ldrb r1, [r4, r3]
  11846. 8009568: 4630 mov r0, r6
  11847. 800956a: f000 fcdf bl 8009f2c <iprintf>
  11848. 800956e: 462b mov r3, r5
  11849. 8009570: e7e3 b.n 800953a <RF_Ctrl_Main+0x32>
  11850. RF_Operate(&data_buf[Header]);
  11851. 8009572: 4620 mov r0, r4
  11852. 8009574: f7ff fbac bl 8008cd0 <RF_Operate>
  11853. RF_Status_Ack();
  11854. 8009578: f7ff fb8c bl 8008c94 <RF_Status_Ack>
  11855. break;
  11856. 800957c: e7d3 b.n 8009526 <RF_Ctrl_Main+0x1e>
  11857. RF_Status_Get();
  11858. 800957e: f7ff fb6b bl 8008c58 <RF_Status_Get>
  11859. break;
  11860. 8009582: e7d0 b.n 8009526 <RF_Ctrl_Main+0x1e>
  11861. Bluecell_Flash_Write(&Prev_data[INDEX_BLUE_HEADER]);
  11862. 8009584: 4806 ldr r0, [pc, #24] ; (80095a0 <RF_Ctrl_Main+0x98>)
  11863. 8009586: f7fe fae1 bl 8007b4c <Bluecell_Flash_Write>
  11864. break;
  11865. 800958a: e7cc b.n 8009526 <RF_Ctrl_Main+0x1e>
  11866. 800958c: 200006bc .word 0x200006bc
  11867. 8009590: 0800bfc7 .word 0x0800bfc7
  11868. 8009594: 0800bfcd .word 0x0800bfcd
  11869. 8009598: e000ed00 .word 0xe000ed00
  11870. 800959c: 05fa0004 .word 0x05fa0004
  11871. 80095a0: 2000056c .word 0x2000056c
  11872. 080095a4 <Reset_Handler>:
  11873. .weak Reset_Handler
  11874. .type Reset_Handler, %function
  11875. Reset_Handler:
  11876. /* Copy the data segment initializers from flash to SRAM */
  11877. movs r1, #0
  11878. 80095a4: 2100 movs r1, #0
  11879. b LoopCopyDataInit
  11880. 80095a6: e003 b.n 80095b0 <LoopCopyDataInit>
  11881. 080095a8 <CopyDataInit>:
  11882. CopyDataInit:
  11883. ldr r3, =_sidata
  11884. 80095a8: 4b0b ldr r3, [pc, #44] ; (80095d8 <LoopFillZerobss+0x14>)
  11885. ldr r3, [r3, r1]
  11886. 80095aa: 585b ldr r3, [r3, r1]
  11887. str r3, [r0, r1]
  11888. 80095ac: 5043 str r3, [r0, r1]
  11889. adds r1, r1, #4
  11890. 80095ae: 3104 adds r1, #4
  11891. 080095b0 <LoopCopyDataInit>:
  11892. LoopCopyDataInit:
  11893. ldr r0, =_sdata
  11894. 80095b0: 480a ldr r0, [pc, #40] ; (80095dc <LoopFillZerobss+0x18>)
  11895. ldr r3, =_edata
  11896. 80095b2: 4b0b ldr r3, [pc, #44] ; (80095e0 <LoopFillZerobss+0x1c>)
  11897. adds r2, r0, r1
  11898. 80095b4: 1842 adds r2, r0, r1
  11899. cmp r2, r3
  11900. 80095b6: 429a cmp r2, r3
  11901. bcc CopyDataInit
  11902. 80095b8: d3f6 bcc.n 80095a8 <CopyDataInit>
  11903. ldr r2, =_sbss
  11904. 80095ba: 4a0a ldr r2, [pc, #40] ; (80095e4 <LoopFillZerobss+0x20>)
  11905. b LoopFillZerobss
  11906. 80095bc: e002 b.n 80095c4 <LoopFillZerobss>
  11907. 080095be <FillZerobss>:
  11908. /* Zero fill the bss segment. */
  11909. FillZerobss:
  11910. movs r3, #0
  11911. 80095be: 2300 movs r3, #0
  11912. str r3, [r2], #4
  11913. 80095c0: f842 3b04 str.w r3, [r2], #4
  11914. 080095c4 <LoopFillZerobss>:
  11915. LoopFillZerobss:
  11916. ldr r3, = _ebss
  11917. 80095c4: 4b08 ldr r3, [pc, #32] ; (80095e8 <LoopFillZerobss+0x24>)
  11918. cmp r2, r3
  11919. 80095c6: 429a cmp r2, r3
  11920. bcc FillZerobss
  11921. 80095c8: d3f9 bcc.n 80095be <FillZerobss>
  11922. /* Call the clock system intitialization function.*/
  11923. bl SystemInit
  11924. 80095ca: f7ff fab9 bl 8008b40 <SystemInit>
  11925. /* Call static constructors */
  11926. bl __libc_init_array
  11927. 80095ce: f000 f815 bl 80095fc <__libc_init_array>
  11928. /* Call the application's entry point.*/
  11929. bl main
  11930. 80095d2: f7fe fc29 bl 8007e28 <main>
  11931. bx lr
  11932. 80095d6: 4770 bx lr
  11933. ldr r3, =_sidata
  11934. 80095d8: 0800c2d0 .word 0x0800c2d0
  11935. ldr r0, =_sdata
  11936. 80095dc: 20000000 .word 0x20000000
  11937. ldr r3, =_edata
  11938. 80095e0: 20000404 .word 0x20000404
  11939. ldr r2, =_sbss
  11940. 80095e4: 20000408 .word 0x20000408
  11941. ldr r3, = _ebss
  11942. 80095e8: 200017a0 .word 0x200017a0
  11943. 080095ec <ADC1_2_IRQHandler>:
  11944. * @retval : None
  11945. */
  11946. .section .text.Default_Handler,"ax",%progbits
  11947. Default_Handler:
  11948. Infinite_Loop:
  11949. b Infinite_Loop
  11950. 80095ec: e7fe b.n 80095ec <ADC1_2_IRQHandler>
  11951. ...
  11952. 080095f0 <__errno>:
  11953. 80095f0: 4b01 ldr r3, [pc, #4] ; (80095f8 <__errno+0x8>)
  11954. 80095f2: 6818 ldr r0, [r3, #0]
  11955. 80095f4: 4770 bx lr
  11956. 80095f6: bf00 nop
  11957. 80095f8: 20000234 .word 0x20000234
  11958. 080095fc <__libc_init_array>:
  11959. 80095fc: b570 push {r4, r5, r6, lr}
  11960. 80095fe: 2500 movs r5, #0
  11961. 8009600: 4e0c ldr r6, [pc, #48] ; (8009634 <__libc_init_array+0x38>)
  11962. 8009602: 4c0d ldr r4, [pc, #52] ; (8009638 <__libc_init_array+0x3c>)
  11963. 8009604: 1ba4 subs r4, r4, r6
  11964. 8009606: 10a4 asrs r4, r4, #2
  11965. 8009608: 42a5 cmp r5, r4
  11966. 800960a: d109 bne.n 8009620 <__libc_init_array+0x24>
  11967. 800960c: f002 fc8a bl 800bf24 <_init>
  11968. 8009610: 2500 movs r5, #0
  11969. 8009612: 4e0a ldr r6, [pc, #40] ; (800963c <__libc_init_array+0x40>)
  11970. 8009614: 4c0a ldr r4, [pc, #40] ; (8009640 <__libc_init_array+0x44>)
  11971. 8009616: 1ba4 subs r4, r4, r6
  11972. 8009618: 10a4 asrs r4, r4, #2
  11973. 800961a: 42a5 cmp r5, r4
  11974. 800961c: d105 bne.n 800962a <__libc_init_array+0x2e>
  11975. 800961e: bd70 pop {r4, r5, r6, pc}
  11976. 8009620: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  11977. 8009624: 4798 blx r3
  11978. 8009626: 3501 adds r5, #1
  11979. 8009628: e7ee b.n 8009608 <__libc_init_array+0xc>
  11980. 800962a: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  11981. 800962e: 4798 blx r3
  11982. 8009630: 3501 adds r5, #1
  11983. 8009632: e7f2 b.n 800961a <__libc_init_array+0x1e>
  11984. 8009634: 0800c2c8 .word 0x0800c2c8
  11985. 8009638: 0800c2c8 .word 0x0800c2c8
  11986. 800963c: 0800c2c8 .word 0x0800c2c8
  11987. 8009640: 0800c2cc .word 0x0800c2cc
  11988. 08009644 <memcpy>:
  11989. 8009644: b510 push {r4, lr}
  11990. 8009646: 1e43 subs r3, r0, #1
  11991. 8009648: 440a add r2, r1
  11992. 800964a: 4291 cmp r1, r2
  11993. 800964c: d100 bne.n 8009650 <memcpy+0xc>
  11994. 800964e: bd10 pop {r4, pc}
  11995. 8009650: f811 4b01 ldrb.w r4, [r1], #1
  11996. 8009654: f803 4f01 strb.w r4, [r3, #1]!
  11997. 8009658: e7f7 b.n 800964a <memcpy+0x6>
  11998. 0800965a <memset>:
  11999. 800965a: 4603 mov r3, r0
  12000. 800965c: 4402 add r2, r0
  12001. 800965e: 4293 cmp r3, r2
  12002. 8009660: d100 bne.n 8009664 <memset+0xa>
  12003. 8009662: 4770 bx lr
  12004. 8009664: f803 1b01 strb.w r1, [r3], #1
  12005. 8009668: e7f9 b.n 800965e <memset+0x4>
  12006. 0800966a <__cvt>:
  12007. 800966a: 2b00 cmp r3, #0
  12008. 800966c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  12009. 8009670: 461e mov r6, r3
  12010. 8009672: bfbb ittet lt
  12011. 8009674: f103 4300 addlt.w r3, r3, #2147483648 ; 0x80000000
  12012. 8009678: 461e movlt r6, r3
  12013. 800967a: 2300 movge r3, #0
  12014. 800967c: 232d movlt r3, #45 ; 0x2d
  12015. 800967e: b088 sub sp, #32
  12016. 8009680: 9f14 ldr r7, [sp, #80] ; 0x50
  12017. 8009682: 9912 ldr r1, [sp, #72] ; 0x48
  12018. 8009684: f027 0720 bic.w r7, r7, #32
  12019. 8009688: 2f46 cmp r7, #70 ; 0x46
  12020. 800968a: 4614 mov r4, r2
  12021. 800968c: 9d10 ldr r5, [sp, #64] ; 0x40
  12022. 800968e: f8dd a04c ldr.w sl, [sp, #76] ; 0x4c
  12023. 8009692: 700b strb r3, [r1, #0]
  12024. 8009694: d004 beq.n 80096a0 <__cvt+0x36>
  12025. 8009696: 2f45 cmp r7, #69 ; 0x45
  12026. 8009698: d100 bne.n 800969c <__cvt+0x32>
  12027. 800969a: 3501 adds r5, #1
  12028. 800969c: 2302 movs r3, #2
  12029. 800969e: e000 b.n 80096a2 <__cvt+0x38>
  12030. 80096a0: 2303 movs r3, #3
  12031. 80096a2: aa07 add r2, sp, #28
  12032. 80096a4: 9204 str r2, [sp, #16]
  12033. 80096a6: aa06 add r2, sp, #24
  12034. 80096a8: 9203 str r2, [sp, #12]
  12035. 80096aa: e88d 0428 stmia.w sp, {r3, r5, sl}
  12036. 80096ae: 4622 mov r2, r4
  12037. 80096b0: 4633 mov r3, r6
  12038. 80096b2: f000 feb9 bl 800a428 <_dtoa_r>
  12039. 80096b6: 2f47 cmp r7, #71 ; 0x47
  12040. 80096b8: 4680 mov r8, r0
  12041. 80096ba: d102 bne.n 80096c2 <__cvt+0x58>
  12042. 80096bc: 9b11 ldr r3, [sp, #68] ; 0x44
  12043. 80096be: 07db lsls r3, r3, #31
  12044. 80096c0: d526 bpl.n 8009710 <__cvt+0xa6>
  12045. 80096c2: 2f46 cmp r7, #70 ; 0x46
  12046. 80096c4: eb08 0905 add.w r9, r8, r5
  12047. 80096c8: d111 bne.n 80096ee <__cvt+0x84>
  12048. 80096ca: f898 3000 ldrb.w r3, [r8]
  12049. 80096ce: 2b30 cmp r3, #48 ; 0x30
  12050. 80096d0: d10a bne.n 80096e8 <__cvt+0x7e>
  12051. 80096d2: 2200 movs r2, #0
  12052. 80096d4: 2300 movs r3, #0
  12053. 80096d6: 4620 mov r0, r4
  12054. 80096d8: 4631 mov r1, r6
  12055. 80096da: f7fb f9d9 bl 8004a90 <__aeabi_dcmpeq>
  12056. 80096de: b918 cbnz r0, 80096e8 <__cvt+0x7e>
  12057. 80096e0: f1c5 0501 rsb r5, r5, #1
  12058. 80096e4: f8ca 5000 str.w r5, [sl]
  12059. 80096e8: f8da 3000 ldr.w r3, [sl]
  12060. 80096ec: 4499 add r9, r3
  12061. 80096ee: 2200 movs r2, #0
  12062. 80096f0: 2300 movs r3, #0
  12063. 80096f2: 4620 mov r0, r4
  12064. 80096f4: 4631 mov r1, r6
  12065. 80096f6: f7fb f9cb bl 8004a90 <__aeabi_dcmpeq>
  12066. 80096fa: b938 cbnz r0, 800970c <__cvt+0xa2>
  12067. 80096fc: 2230 movs r2, #48 ; 0x30
  12068. 80096fe: 9b07 ldr r3, [sp, #28]
  12069. 8009700: 4599 cmp r9, r3
  12070. 8009702: d905 bls.n 8009710 <__cvt+0xa6>
  12071. 8009704: 1c59 adds r1, r3, #1
  12072. 8009706: 9107 str r1, [sp, #28]
  12073. 8009708: 701a strb r2, [r3, #0]
  12074. 800970a: e7f8 b.n 80096fe <__cvt+0x94>
  12075. 800970c: f8cd 901c str.w r9, [sp, #28]
  12076. 8009710: 4640 mov r0, r8
  12077. 8009712: 9b07 ldr r3, [sp, #28]
  12078. 8009714: 9a15 ldr r2, [sp, #84] ; 0x54
  12079. 8009716: eba3 0308 sub.w r3, r3, r8
  12080. 800971a: 6013 str r3, [r2, #0]
  12081. 800971c: b008 add sp, #32
  12082. 800971e: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12083. 08009722 <__exponent>:
  12084. 8009722: 4603 mov r3, r0
  12085. 8009724: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr}
  12086. 8009726: 2900 cmp r1, #0
  12087. 8009728: f803 2b02 strb.w r2, [r3], #2
  12088. 800972c: bfb6 itet lt
  12089. 800972e: 222d movlt r2, #45 ; 0x2d
  12090. 8009730: 222b movge r2, #43 ; 0x2b
  12091. 8009732: 4249 neglt r1, r1
  12092. 8009734: 2909 cmp r1, #9
  12093. 8009736: 7042 strb r2, [r0, #1]
  12094. 8009738: dd21 ble.n 800977e <__exponent+0x5c>
  12095. 800973a: f10d 0207 add.w r2, sp, #7
  12096. 800973e: 4617 mov r7, r2
  12097. 8009740: 260a movs r6, #10
  12098. 8009742: fb91 f5f6 sdiv r5, r1, r6
  12099. 8009746: fb06 1115 mls r1, r6, r5, r1
  12100. 800974a: 2d09 cmp r5, #9
  12101. 800974c: f101 0130 add.w r1, r1, #48 ; 0x30
  12102. 8009750: f802 1c01 strb.w r1, [r2, #-1]
  12103. 8009754: f102 34ff add.w r4, r2, #4294967295
  12104. 8009758: 4629 mov r1, r5
  12105. 800975a: dc09 bgt.n 8009770 <__exponent+0x4e>
  12106. 800975c: 3130 adds r1, #48 ; 0x30
  12107. 800975e: 3a02 subs r2, #2
  12108. 8009760: f804 1c01 strb.w r1, [r4, #-1]
  12109. 8009764: 42ba cmp r2, r7
  12110. 8009766: 461c mov r4, r3
  12111. 8009768: d304 bcc.n 8009774 <__exponent+0x52>
  12112. 800976a: 1a20 subs r0, r4, r0
  12113. 800976c: b003 add sp, #12
  12114. 800976e: bdf0 pop {r4, r5, r6, r7, pc}
  12115. 8009770: 4622 mov r2, r4
  12116. 8009772: e7e6 b.n 8009742 <__exponent+0x20>
  12117. 8009774: f812 1b01 ldrb.w r1, [r2], #1
  12118. 8009778: f803 1b01 strb.w r1, [r3], #1
  12119. 800977c: e7f2 b.n 8009764 <__exponent+0x42>
  12120. 800977e: 2230 movs r2, #48 ; 0x30
  12121. 8009780: 461c mov r4, r3
  12122. 8009782: 4411 add r1, r2
  12123. 8009784: f804 2b02 strb.w r2, [r4], #2
  12124. 8009788: 7059 strb r1, [r3, #1]
  12125. 800978a: e7ee b.n 800976a <__exponent+0x48>
  12126. 0800978c <_printf_float>:
  12127. 800978c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  12128. 8009790: b091 sub sp, #68 ; 0x44
  12129. 8009792: 460c mov r4, r1
  12130. 8009794: 9f1a ldr r7, [sp, #104] ; 0x68
  12131. 8009796: 4693 mov fp, r2
  12132. 8009798: 461e mov r6, r3
  12133. 800979a: 4605 mov r5, r0
  12134. 800979c: f001 fd94 bl 800b2c8 <_localeconv_r>
  12135. 80097a0: 6803 ldr r3, [r0, #0]
  12136. 80097a2: 4618 mov r0, r3
  12137. 80097a4: 9309 str r3, [sp, #36] ; 0x24
  12138. 80097a6: f7fa fd3f bl 8004228 <strlen>
  12139. 80097aa: 2300 movs r3, #0
  12140. 80097ac: 930e str r3, [sp, #56] ; 0x38
  12141. 80097ae: 683b ldr r3, [r7, #0]
  12142. 80097b0: 900a str r0, [sp, #40] ; 0x28
  12143. 80097b2: 3307 adds r3, #7
  12144. 80097b4: f023 0307 bic.w r3, r3, #7
  12145. 80097b8: f103 0208 add.w r2, r3, #8
  12146. 80097bc: f894 8018 ldrb.w r8, [r4, #24]
  12147. 80097c0: f8d4 a000 ldr.w sl, [r4]
  12148. 80097c4: 603a str r2, [r7, #0]
  12149. 80097c6: e9d3 2300 ldrd r2, r3, [r3]
  12150. 80097ca: e9c4 2312 strd r2, r3, [r4, #72] ; 0x48
  12151. 80097ce: f8d4 904c ldr.w r9, [r4, #76] ; 0x4c
  12152. 80097d2: 6ca7 ldr r7, [r4, #72] ; 0x48
  12153. 80097d4: f029 4300 bic.w r3, r9, #2147483648 ; 0x80000000
  12154. 80097d8: 930b str r3, [sp, #44] ; 0x2c
  12155. 80097da: f04f 32ff mov.w r2, #4294967295
  12156. 80097de: 4ba6 ldr r3, [pc, #664] ; (8009a78 <_printf_float+0x2ec>)
  12157. 80097e0: 4638 mov r0, r7
  12158. 80097e2: 990b ldr r1, [sp, #44] ; 0x2c
  12159. 80097e4: f7fb f986 bl 8004af4 <__aeabi_dcmpun>
  12160. 80097e8: 2800 cmp r0, #0
  12161. 80097ea: f040 81f7 bne.w 8009bdc <_printf_float+0x450>
  12162. 80097ee: f04f 32ff mov.w r2, #4294967295
  12163. 80097f2: 4ba1 ldr r3, [pc, #644] ; (8009a78 <_printf_float+0x2ec>)
  12164. 80097f4: 4638 mov r0, r7
  12165. 80097f6: 990b ldr r1, [sp, #44] ; 0x2c
  12166. 80097f8: f7fb f95e bl 8004ab8 <__aeabi_dcmple>
  12167. 80097fc: 2800 cmp r0, #0
  12168. 80097fe: f040 81ed bne.w 8009bdc <_printf_float+0x450>
  12169. 8009802: 2200 movs r2, #0
  12170. 8009804: 2300 movs r3, #0
  12171. 8009806: 4638 mov r0, r7
  12172. 8009808: 4649 mov r1, r9
  12173. 800980a: f7fb f94b bl 8004aa4 <__aeabi_dcmplt>
  12174. 800980e: b110 cbz r0, 8009816 <_printf_float+0x8a>
  12175. 8009810: 232d movs r3, #45 ; 0x2d
  12176. 8009812: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12177. 8009816: 4b99 ldr r3, [pc, #612] ; (8009a7c <_printf_float+0x2f0>)
  12178. 8009818: 4f99 ldr r7, [pc, #612] ; (8009a80 <_printf_float+0x2f4>)
  12179. 800981a: f1b8 0f47 cmp.w r8, #71 ; 0x47
  12180. 800981e: bf98 it ls
  12181. 8009820: 461f movls r7, r3
  12182. 8009822: 2303 movs r3, #3
  12183. 8009824: f04f 0900 mov.w r9, #0
  12184. 8009828: 6123 str r3, [r4, #16]
  12185. 800982a: f02a 0304 bic.w r3, sl, #4
  12186. 800982e: 6023 str r3, [r4, #0]
  12187. 8009830: 9600 str r6, [sp, #0]
  12188. 8009832: 465b mov r3, fp
  12189. 8009834: aa0f add r2, sp, #60 ; 0x3c
  12190. 8009836: 4621 mov r1, r4
  12191. 8009838: 4628 mov r0, r5
  12192. 800983a: f000 f9df bl 8009bfc <_printf_common>
  12193. 800983e: 3001 adds r0, #1
  12194. 8009840: f040 809a bne.w 8009978 <_printf_float+0x1ec>
  12195. 8009844: f04f 30ff mov.w r0, #4294967295
  12196. 8009848: b011 add sp, #68 ; 0x44
  12197. 800984a: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  12198. 800984e: 6862 ldr r2, [r4, #4]
  12199. 8009850: a80e add r0, sp, #56 ; 0x38
  12200. 8009852: 1c53 adds r3, r2, #1
  12201. 8009854: f10d 0e34 add.w lr, sp, #52 ; 0x34
  12202. 8009858: f44a 6380 orr.w r3, sl, #1024 ; 0x400
  12203. 800985c: d141 bne.n 80098e2 <_printf_float+0x156>
  12204. 800985e: 2206 movs r2, #6
  12205. 8009860: 6062 str r2, [r4, #4]
  12206. 8009862: 2100 movs r1, #0
  12207. 8009864: 6023 str r3, [r4, #0]
  12208. 8009866: 9301 str r3, [sp, #4]
  12209. 8009868: 6863 ldr r3, [r4, #4]
  12210. 800986a: f10d 0233 add.w r2, sp, #51 ; 0x33
  12211. 800986e: 9005 str r0, [sp, #20]
  12212. 8009870: 9202 str r2, [sp, #8]
  12213. 8009872: 9300 str r3, [sp, #0]
  12214. 8009874: 463a mov r2, r7
  12215. 8009876: 464b mov r3, r9
  12216. 8009878: 9106 str r1, [sp, #24]
  12217. 800987a: f8cd 8010 str.w r8, [sp, #16]
  12218. 800987e: f8cd e00c str.w lr, [sp, #12]
  12219. 8009882: 4628 mov r0, r5
  12220. 8009884: f7ff fef1 bl 800966a <__cvt>
  12221. 8009888: f008 03df and.w r3, r8, #223 ; 0xdf
  12222. 800988c: 2b47 cmp r3, #71 ; 0x47
  12223. 800988e: 4607 mov r7, r0
  12224. 8009890: d109 bne.n 80098a6 <_printf_float+0x11a>
  12225. 8009892: 9b0d ldr r3, [sp, #52] ; 0x34
  12226. 8009894: 1cd8 adds r0, r3, #3
  12227. 8009896: db02 blt.n 800989e <_printf_float+0x112>
  12228. 8009898: 6862 ldr r2, [r4, #4]
  12229. 800989a: 4293 cmp r3, r2
  12230. 800989c: dd59 ble.n 8009952 <_printf_float+0x1c6>
  12231. 800989e: f1a8 0802 sub.w r8, r8, #2
  12232. 80098a2: fa5f f888 uxtb.w r8, r8
  12233. 80098a6: f1b8 0f65 cmp.w r8, #101 ; 0x65
  12234. 80098aa: 990d ldr r1, [sp, #52] ; 0x34
  12235. 80098ac: d836 bhi.n 800991c <_printf_float+0x190>
  12236. 80098ae: 3901 subs r1, #1
  12237. 80098b0: 4642 mov r2, r8
  12238. 80098b2: f104 0050 add.w r0, r4, #80 ; 0x50
  12239. 80098b6: 910d str r1, [sp, #52] ; 0x34
  12240. 80098b8: f7ff ff33 bl 8009722 <__exponent>
  12241. 80098bc: 9a0e ldr r2, [sp, #56] ; 0x38
  12242. 80098be: 4681 mov r9, r0
  12243. 80098c0: 1883 adds r3, r0, r2
  12244. 80098c2: 2a01 cmp r2, #1
  12245. 80098c4: 6123 str r3, [r4, #16]
  12246. 80098c6: dc02 bgt.n 80098ce <_printf_float+0x142>
  12247. 80098c8: 6822 ldr r2, [r4, #0]
  12248. 80098ca: 07d1 lsls r1, r2, #31
  12249. 80098cc: d501 bpl.n 80098d2 <_printf_float+0x146>
  12250. 80098ce: 3301 adds r3, #1
  12251. 80098d0: 6123 str r3, [r4, #16]
  12252. 80098d2: f89d 3033 ldrb.w r3, [sp, #51] ; 0x33
  12253. 80098d6: 2b00 cmp r3, #0
  12254. 80098d8: d0aa beq.n 8009830 <_printf_float+0xa4>
  12255. 80098da: 232d movs r3, #45 ; 0x2d
  12256. 80098dc: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12257. 80098e0: e7a6 b.n 8009830 <_printf_float+0xa4>
  12258. 80098e2: f1b8 0f67 cmp.w r8, #103 ; 0x67
  12259. 80098e6: d002 beq.n 80098ee <_printf_float+0x162>
  12260. 80098e8: f1b8 0f47 cmp.w r8, #71 ; 0x47
  12261. 80098ec: d1b9 bne.n 8009862 <_printf_float+0xd6>
  12262. 80098ee: b19a cbz r2, 8009918 <_printf_float+0x18c>
  12263. 80098f0: 2100 movs r1, #0
  12264. 80098f2: 9106 str r1, [sp, #24]
  12265. 80098f4: f10d 0133 add.w r1, sp, #51 ; 0x33
  12266. 80098f8: e88d 000c stmia.w sp, {r2, r3}
  12267. 80098fc: 6023 str r3, [r4, #0]
  12268. 80098fe: 9005 str r0, [sp, #20]
  12269. 8009900: 463a mov r2, r7
  12270. 8009902: f8cd 8010 str.w r8, [sp, #16]
  12271. 8009906: f8cd e00c str.w lr, [sp, #12]
  12272. 800990a: 9102 str r1, [sp, #8]
  12273. 800990c: 464b mov r3, r9
  12274. 800990e: 4628 mov r0, r5
  12275. 8009910: f7ff feab bl 800966a <__cvt>
  12276. 8009914: 4607 mov r7, r0
  12277. 8009916: e7bc b.n 8009892 <_printf_float+0x106>
  12278. 8009918: 2201 movs r2, #1
  12279. 800991a: e7a1 b.n 8009860 <_printf_float+0xd4>
  12280. 800991c: f1b8 0f66 cmp.w r8, #102 ; 0x66
  12281. 8009920: d119 bne.n 8009956 <_printf_float+0x1ca>
  12282. 8009922: 2900 cmp r1, #0
  12283. 8009924: 6863 ldr r3, [r4, #4]
  12284. 8009926: dd0c ble.n 8009942 <_printf_float+0x1b6>
  12285. 8009928: 6121 str r1, [r4, #16]
  12286. 800992a: b913 cbnz r3, 8009932 <_printf_float+0x1a6>
  12287. 800992c: 6822 ldr r2, [r4, #0]
  12288. 800992e: 07d2 lsls r2, r2, #31
  12289. 8009930: d502 bpl.n 8009938 <_printf_float+0x1ac>
  12290. 8009932: 3301 adds r3, #1
  12291. 8009934: 440b add r3, r1
  12292. 8009936: 6123 str r3, [r4, #16]
  12293. 8009938: 9b0d ldr r3, [sp, #52] ; 0x34
  12294. 800993a: f04f 0900 mov.w r9, #0
  12295. 800993e: 65a3 str r3, [r4, #88] ; 0x58
  12296. 8009940: e7c7 b.n 80098d2 <_printf_float+0x146>
  12297. 8009942: b913 cbnz r3, 800994a <_printf_float+0x1be>
  12298. 8009944: 6822 ldr r2, [r4, #0]
  12299. 8009946: 07d0 lsls r0, r2, #31
  12300. 8009948: d501 bpl.n 800994e <_printf_float+0x1c2>
  12301. 800994a: 3302 adds r3, #2
  12302. 800994c: e7f3 b.n 8009936 <_printf_float+0x1aa>
  12303. 800994e: 2301 movs r3, #1
  12304. 8009950: e7f1 b.n 8009936 <_printf_float+0x1aa>
  12305. 8009952: f04f 0867 mov.w r8, #103 ; 0x67
  12306. 8009956: 9b0d ldr r3, [sp, #52] ; 0x34
  12307. 8009958: 9a0e ldr r2, [sp, #56] ; 0x38
  12308. 800995a: 4293 cmp r3, r2
  12309. 800995c: db05 blt.n 800996a <_printf_float+0x1de>
  12310. 800995e: 6822 ldr r2, [r4, #0]
  12311. 8009960: 6123 str r3, [r4, #16]
  12312. 8009962: 07d1 lsls r1, r2, #31
  12313. 8009964: d5e8 bpl.n 8009938 <_printf_float+0x1ac>
  12314. 8009966: 3301 adds r3, #1
  12315. 8009968: e7e5 b.n 8009936 <_printf_float+0x1aa>
  12316. 800996a: 2b00 cmp r3, #0
  12317. 800996c: bfcc ite gt
  12318. 800996e: 2301 movgt r3, #1
  12319. 8009970: f1c3 0302 rsble r3, r3, #2
  12320. 8009974: 4413 add r3, r2
  12321. 8009976: e7de b.n 8009936 <_printf_float+0x1aa>
  12322. 8009978: 6823 ldr r3, [r4, #0]
  12323. 800997a: 055a lsls r2, r3, #21
  12324. 800997c: d407 bmi.n 800998e <_printf_float+0x202>
  12325. 800997e: 6923 ldr r3, [r4, #16]
  12326. 8009980: 463a mov r2, r7
  12327. 8009982: 4659 mov r1, fp
  12328. 8009984: 4628 mov r0, r5
  12329. 8009986: 47b0 blx r6
  12330. 8009988: 3001 adds r0, #1
  12331. 800998a: d12a bne.n 80099e2 <_printf_float+0x256>
  12332. 800998c: e75a b.n 8009844 <_printf_float+0xb8>
  12333. 800998e: f1b8 0f65 cmp.w r8, #101 ; 0x65
  12334. 8009992: f240 80dc bls.w 8009b4e <_printf_float+0x3c2>
  12335. 8009996: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  12336. 800999a: 2200 movs r2, #0
  12337. 800999c: 2300 movs r3, #0
  12338. 800999e: f7fb f877 bl 8004a90 <__aeabi_dcmpeq>
  12339. 80099a2: 2800 cmp r0, #0
  12340. 80099a4: d039 beq.n 8009a1a <_printf_float+0x28e>
  12341. 80099a6: 2301 movs r3, #1
  12342. 80099a8: 4a36 ldr r2, [pc, #216] ; (8009a84 <_printf_float+0x2f8>)
  12343. 80099aa: 4659 mov r1, fp
  12344. 80099ac: 4628 mov r0, r5
  12345. 80099ae: 47b0 blx r6
  12346. 80099b0: 3001 adds r0, #1
  12347. 80099b2: f43f af47 beq.w 8009844 <_printf_float+0xb8>
  12348. 80099b6: 9b0e ldr r3, [sp, #56] ; 0x38
  12349. 80099b8: 9a0d ldr r2, [sp, #52] ; 0x34
  12350. 80099ba: 429a cmp r2, r3
  12351. 80099bc: db02 blt.n 80099c4 <_printf_float+0x238>
  12352. 80099be: 6823 ldr r3, [r4, #0]
  12353. 80099c0: 07d8 lsls r0, r3, #31
  12354. 80099c2: d50e bpl.n 80099e2 <_printf_float+0x256>
  12355. 80099c4: 9b0a ldr r3, [sp, #40] ; 0x28
  12356. 80099c6: 9a09 ldr r2, [sp, #36] ; 0x24
  12357. 80099c8: 4659 mov r1, fp
  12358. 80099ca: 4628 mov r0, r5
  12359. 80099cc: 47b0 blx r6
  12360. 80099ce: 3001 adds r0, #1
  12361. 80099d0: f43f af38 beq.w 8009844 <_printf_float+0xb8>
  12362. 80099d4: 2700 movs r7, #0
  12363. 80099d6: f104 081a add.w r8, r4, #26
  12364. 80099da: 9b0e ldr r3, [sp, #56] ; 0x38
  12365. 80099dc: 3b01 subs r3, #1
  12366. 80099de: 429f cmp r7, r3
  12367. 80099e0: db11 blt.n 8009a06 <_printf_float+0x27a>
  12368. 80099e2: 6823 ldr r3, [r4, #0]
  12369. 80099e4: 079f lsls r7, r3, #30
  12370. 80099e6: d508 bpl.n 80099fa <_printf_float+0x26e>
  12371. 80099e8: 2700 movs r7, #0
  12372. 80099ea: f104 0819 add.w r8, r4, #25
  12373. 80099ee: 68e3 ldr r3, [r4, #12]
  12374. 80099f0: 9a0f ldr r2, [sp, #60] ; 0x3c
  12375. 80099f2: 1a9b subs r3, r3, r2
  12376. 80099f4: 429f cmp r7, r3
  12377. 80099f6: f2c0 80e7 blt.w 8009bc8 <_printf_float+0x43c>
  12378. 80099fa: 68e0 ldr r0, [r4, #12]
  12379. 80099fc: 9b0f ldr r3, [sp, #60] ; 0x3c
  12380. 80099fe: 4298 cmp r0, r3
  12381. 8009a00: bfb8 it lt
  12382. 8009a02: 4618 movlt r0, r3
  12383. 8009a04: e720 b.n 8009848 <_printf_float+0xbc>
  12384. 8009a06: 2301 movs r3, #1
  12385. 8009a08: 4642 mov r2, r8
  12386. 8009a0a: 4659 mov r1, fp
  12387. 8009a0c: 4628 mov r0, r5
  12388. 8009a0e: 47b0 blx r6
  12389. 8009a10: 3001 adds r0, #1
  12390. 8009a12: f43f af17 beq.w 8009844 <_printf_float+0xb8>
  12391. 8009a16: 3701 adds r7, #1
  12392. 8009a18: e7df b.n 80099da <_printf_float+0x24e>
  12393. 8009a1a: 9b0d ldr r3, [sp, #52] ; 0x34
  12394. 8009a1c: 2b00 cmp r3, #0
  12395. 8009a1e: dc33 bgt.n 8009a88 <_printf_float+0x2fc>
  12396. 8009a20: 2301 movs r3, #1
  12397. 8009a22: 4a18 ldr r2, [pc, #96] ; (8009a84 <_printf_float+0x2f8>)
  12398. 8009a24: 4659 mov r1, fp
  12399. 8009a26: 4628 mov r0, r5
  12400. 8009a28: 47b0 blx r6
  12401. 8009a2a: 3001 adds r0, #1
  12402. 8009a2c: f43f af0a beq.w 8009844 <_printf_float+0xb8>
  12403. 8009a30: 9b0d ldr r3, [sp, #52] ; 0x34
  12404. 8009a32: b923 cbnz r3, 8009a3e <_printf_float+0x2b2>
  12405. 8009a34: 9b0e ldr r3, [sp, #56] ; 0x38
  12406. 8009a36: b913 cbnz r3, 8009a3e <_printf_float+0x2b2>
  12407. 8009a38: 6823 ldr r3, [r4, #0]
  12408. 8009a3a: 07d9 lsls r1, r3, #31
  12409. 8009a3c: d5d1 bpl.n 80099e2 <_printf_float+0x256>
  12410. 8009a3e: 9b0a ldr r3, [sp, #40] ; 0x28
  12411. 8009a40: 9a09 ldr r2, [sp, #36] ; 0x24
  12412. 8009a42: 4659 mov r1, fp
  12413. 8009a44: 4628 mov r0, r5
  12414. 8009a46: 47b0 blx r6
  12415. 8009a48: 3001 adds r0, #1
  12416. 8009a4a: f43f aefb beq.w 8009844 <_printf_float+0xb8>
  12417. 8009a4e: f04f 0800 mov.w r8, #0
  12418. 8009a52: f104 091a add.w r9, r4, #26
  12419. 8009a56: 9b0d ldr r3, [sp, #52] ; 0x34
  12420. 8009a58: 425b negs r3, r3
  12421. 8009a5a: 4598 cmp r8, r3
  12422. 8009a5c: db01 blt.n 8009a62 <_printf_float+0x2d6>
  12423. 8009a5e: 9b0e ldr r3, [sp, #56] ; 0x38
  12424. 8009a60: e78e b.n 8009980 <_printf_float+0x1f4>
  12425. 8009a62: 2301 movs r3, #1
  12426. 8009a64: 464a mov r2, r9
  12427. 8009a66: 4659 mov r1, fp
  12428. 8009a68: 4628 mov r0, r5
  12429. 8009a6a: 47b0 blx r6
  12430. 8009a6c: 3001 adds r0, #1
  12431. 8009a6e: f43f aee9 beq.w 8009844 <_printf_float+0xb8>
  12432. 8009a72: f108 0801 add.w r8, r8, #1
  12433. 8009a76: e7ee b.n 8009a56 <_printf_float+0x2ca>
  12434. 8009a78: 7fefffff .word 0x7fefffff
  12435. 8009a7c: 0800c004 .word 0x0800c004
  12436. 8009a80: 0800c008 .word 0x0800c008
  12437. 8009a84: 0800c014 .word 0x0800c014
  12438. 8009a88: 9a0e ldr r2, [sp, #56] ; 0x38
  12439. 8009a8a: 6da3 ldr r3, [r4, #88] ; 0x58
  12440. 8009a8c: 429a cmp r2, r3
  12441. 8009a8e: bfa8 it ge
  12442. 8009a90: 461a movge r2, r3
  12443. 8009a92: 2a00 cmp r2, #0
  12444. 8009a94: 4690 mov r8, r2
  12445. 8009a96: dc36 bgt.n 8009b06 <_printf_float+0x37a>
  12446. 8009a98: f04f 0a00 mov.w sl, #0
  12447. 8009a9c: f104 031a add.w r3, r4, #26
  12448. 8009aa0: ea28 78e8 bic.w r8, r8, r8, asr #31
  12449. 8009aa4: 930b str r3, [sp, #44] ; 0x2c
  12450. 8009aa6: f8d4 9058 ldr.w r9, [r4, #88] ; 0x58
  12451. 8009aaa: eba9 0308 sub.w r3, r9, r8
  12452. 8009aae: 459a cmp sl, r3
  12453. 8009ab0: db31 blt.n 8009b16 <_printf_float+0x38a>
  12454. 8009ab2: 9b0e ldr r3, [sp, #56] ; 0x38
  12455. 8009ab4: 9a0d ldr r2, [sp, #52] ; 0x34
  12456. 8009ab6: 429a cmp r2, r3
  12457. 8009ab8: db38 blt.n 8009b2c <_printf_float+0x3a0>
  12458. 8009aba: 6823 ldr r3, [r4, #0]
  12459. 8009abc: 07da lsls r2, r3, #31
  12460. 8009abe: d435 bmi.n 8009b2c <_printf_float+0x3a0>
  12461. 8009ac0: 9b0e ldr r3, [sp, #56] ; 0x38
  12462. 8009ac2: 990d ldr r1, [sp, #52] ; 0x34
  12463. 8009ac4: eba3 0209 sub.w r2, r3, r9
  12464. 8009ac8: eba3 0801 sub.w r8, r3, r1
  12465. 8009acc: 4590 cmp r8, r2
  12466. 8009ace: bfa8 it ge
  12467. 8009ad0: 4690 movge r8, r2
  12468. 8009ad2: f1b8 0f00 cmp.w r8, #0
  12469. 8009ad6: dc31 bgt.n 8009b3c <_printf_float+0x3b0>
  12470. 8009ad8: 2700 movs r7, #0
  12471. 8009ada: ea28 78e8 bic.w r8, r8, r8, asr #31
  12472. 8009ade: f104 091a add.w r9, r4, #26
  12473. 8009ae2: 9a0d ldr r2, [sp, #52] ; 0x34
  12474. 8009ae4: 9b0e ldr r3, [sp, #56] ; 0x38
  12475. 8009ae6: 1a9b subs r3, r3, r2
  12476. 8009ae8: eba3 0308 sub.w r3, r3, r8
  12477. 8009aec: 429f cmp r7, r3
  12478. 8009aee: f6bf af78 bge.w 80099e2 <_printf_float+0x256>
  12479. 8009af2: 2301 movs r3, #1
  12480. 8009af4: 464a mov r2, r9
  12481. 8009af6: 4659 mov r1, fp
  12482. 8009af8: 4628 mov r0, r5
  12483. 8009afa: 47b0 blx r6
  12484. 8009afc: 3001 adds r0, #1
  12485. 8009afe: f43f aea1 beq.w 8009844 <_printf_float+0xb8>
  12486. 8009b02: 3701 adds r7, #1
  12487. 8009b04: e7ed b.n 8009ae2 <_printf_float+0x356>
  12488. 8009b06: 4613 mov r3, r2
  12489. 8009b08: 4659 mov r1, fp
  12490. 8009b0a: 463a mov r2, r7
  12491. 8009b0c: 4628 mov r0, r5
  12492. 8009b0e: 47b0 blx r6
  12493. 8009b10: 3001 adds r0, #1
  12494. 8009b12: d1c1 bne.n 8009a98 <_printf_float+0x30c>
  12495. 8009b14: e696 b.n 8009844 <_printf_float+0xb8>
  12496. 8009b16: 2301 movs r3, #1
  12497. 8009b18: 9a0b ldr r2, [sp, #44] ; 0x2c
  12498. 8009b1a: 4659 mov r1, fp
  12499. 8009b1c: 4628 mov r0, r5
  12500. 8009b1e: 47b0 blx r6
  12501. 8009b20: 3001 adds r0, #1
  12502. 8009b22: f43f ae8f beq.w 8009844 <_printf_float+0xb8>
  12503. 8009b26: f10a 0a01 add.w sl, sl, #1
  12504. 8009b2a: e7bc b.n 8009aa6 <_printf_float+0x31a>
  12505. 8009b2c: 9b0a ldr r3, [sp, #40] ; 0x28
  12506. 8009b2e: 9a09 ldr r2, [sp, #36] ; 0x24
  12507. 8009b30: 4659 mov r1, fp
  12508. 8009b32: 4628 mov r0, r5
  12509. 8009b34: 47b0 blx r6
  12510. 8009b36: 3001 adds r0, #1
  12511. 8009b38: d1c2 bne.n 8009ac0 <_printf_float+0x334>
  12512. 8009b3a: e683 b.n 8009844 <_printf_float+0xb8>
  12513. 8009b3c: 4643 mov r3, r8
  12514. 8009b3e: eb07 0209 add.w r2, r7, r9
  12515. 8009b42: 4659 mov r1, fp
  12516. 8009b44: 4628 mov r0, r5
  12517. 8009b46: 47b0 blx r6
  12518. 8009b48: 3001 adds r0, #1
  12519. 8009b4a: d1c5 bne.n 8009ad8 <_printf_float+0x34c>
  12520. 8009b4c: e67a b.n 8009844 <_printf_float+0xb8>
  12521. 8009b4e: 9a0e ldr r2, [sp, #56] ; 0x38
  12522. 8009b50: 2a01 cmp r2, #1
  12523. 8009b52: dc01 bgt.n 8009b58 <_printf_float+0x3cc>
  12524. 8009b54: 07db lsls r3, r3, #31
  12525. 8009b56: d534 bpl.n 8009bc2 <_printf_float+0x436>
  12526. 8009b58: 2301 movs r3, #1
  12527. 8009b5a: 463a mov r2, r7
  12528. 8009b5c: 4659 mov r1, fp
  12529. 8009b5e: 4628 mov r0, r5
  12530. 8009b60: 47b0 blx r6
  12531. 8009b62: 3001 adds r0, #1
  12532. 8009b64: f43f ae6e beq.w 8009844 <_printf_float+0xb8>
  12533. 8009b68: 9b0a ldr r3, [sp, #40] ; 0x28
  12534. 8009b6a: 9a09 ldr r2, [sp, #36] ; 0x24
  12535. 8009b6c: 4659 mov r1, fp
  12536. 8009b6e: 4628 mov r0, r5
  12537. 8009b70: 47b0 blx r6
  12538. 8009b72: 3001 adds r0, #1
  12539. 8009b74: f43f ae66 beq.w 8009844 <_printf_float+0xb8>
  12540. 8009b78: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  12541. 8009b7c: 2200 movs r2, #0
  12542. 8009b7e: 2300 movs r3, #0
  12543. 8009b80: f7fa ff86 bl 8004a90 <__aeabi_dcmpeq>
  12544. 8009b84: b150 cbz r0, 8009b9c <_printf_float+0x410>
  12545. 8009b86: 2700 movs r7, #0
  12546. 8009b88: f104 081a add.w r8, r4, #26
  12547. 8009b8c: 9b0e ldr r3, [sp, #56] ; 0x38
  12548. 8009b8e: 3b01 subs r3, #1
  12549. 8009b90: 429f cmp r7, r3
  12550. 8009b92: db0c blt.n 8009bae <_printf_float+0x422>
  12551. 8009b94: 464b mov r3, r9
  12552. 8009b96: f104 0250 add.w r2, r4, #80 ; 0x50
  12553. 8009b9a: e6f2 b.n 8009982 <_printf_float+0x1f6>
  12554. 8009b9c: 9b0e ldr r3, [sp, #56] ; 0x38
  12555. 8009b9e: 1c7a adds r2, r7, #1
  12556. 8009ba0: 3b01 subs r3, #1
  12557. 8009ba2: 4659 mov r1, fp
  12558. 8009ba4: 4628 mov r0, r5
  12559. 8009ba6: 47b0 blx r6
  12560. 8009ba8: 3001 adds r0, #1
  12561. 8009baa: d1f3 bne.n 8009b94 <_printf_float+0x408>
  12562. 8009bac: e64a b.n 8009844 <_printf_float+0xb8>
  12563. 8009bae: 2301 movs r3, #1
  12564. 8009bb0: 4642 mov r2, r8
  12565. 8009bb2: 4659 mov r1, fp
  12566. 8009bb4: 4628 mov r0, r5
  12567. 8009bb6: 47b0 blx r6
  12568. 8009bb8: 3001 adds r0, #1
  12569. 8009bba: f43f ae43 beq.w 8009844 <_printf_float+0xb8>
  12570. 8009bbe: 3701 adds r7, #1
  12571. 8009bc0: e7e4 b.n 8009b8c <_printf_float+0x400>
  12572. 8009bc2: 2301 movs r3, #1
  12573. 8009bc4: 463a mov r2, r7
  12574. 8009bc6: e7ec b.n 8009ba2 <_printf_float+0x416>
  12575. 8009bc8: 2301 movs r3, #1
  12576. 8009bca: 4642 mov r2, r8
  12577. 8009bcc: 4659 mov r1, fp
  12578. 8009bce: 4628 mov r0, r5
  12579. 8009bd0: 47b0 blx r6
  12580. 8009bd2: 3001 adds r0, #1
  12581. 8009bd4: f43f ae36 beq.w 8009844 <_printf_float+0xb8>
  12582. 8009bd8: 3701 adds r7, #1
  12583. 8009bda: e708 b.n 80099ee <_printf_float+0x262>
  12584. 8009bdc: 463a mov r2, r7
  12585. 8009bde: 464b mov r3, r9
  12586. 8009be0: 4638 mov r0, r7
  12587. 8009be2: 4649 mov r1, r9
  12588. 8009be4: f7fa ff86 bl 8004af4 <__aeabi_dcmpun>
  12589. 8009be8: 2800 cmp r0, #0
  12590. 8009bea: f43f ae30 beq.w 800984e <_printf_float+0xc2>
  12591. 8009bee: 4b01 ldr r3, [pc, #4] ; (8009bf4 <_printf_float+0x468>)
  12592. 8009bf0: 4f01 ldr r7, [pc, #4] ; (8009bf8 <_printf_float+0x46c>)
  12593. 8009bf2: e612 b.n 800981a <_printf_float+0x8e>
  12594. 8009bf4: 0800c00c .word 0x0800c00c
  12595. 8009bf8: 0800c010 .word 0x0800c010
  12596. 08009bfc <_printf_common>:
  12597. 8009bfc: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  12598. 8009c00: 4691 mov r9, r2
  12599. 8009c02: 461f mov r7, r3
  12600. 8009c04: 688a ldr r2, [r1, #8]
  12601. 8009c06: 690b ldr r3, [r1, #16]
  12602. 8009c08: 4606 mov r6, r0
  12603. 8009c0a: 4293 cmp r3, r2
  12604. 8009c0c: bfb8 it lt
  12605. 8009c0e: 4613 movlt r3, r2
  12606. 8009c10: f8c9 3000 str.w r3, [r9]
  12607. 8009c14: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  12608. 8009c18: 460c mov r4, r1
  12609. 8009c1a: f8dd 8020 ldr.w r8, [sp, #32]
  12610. 8009c1e: b112 cbz r2, 8009c26 <_printf_common+0x2a>
  12611. 8009c20: 3301 adds r3, #1
  12612. 8009c22: f8c9 3000 str.w r3, [r9]
  12613. 8009c26: 6823 ldr r3, [r4, #0]
  12614. 8009c28: 0699 lsls r1, r3, #26
  12615. 8009c2a: bf42 ittt mi
  12616. 8009c2c: f8d9 3000 ldrmi.w r3, [r9]
  12617. 8009c30: 3302 addmi r3, #2
  12618. 8009c32: f8c9 3000 strmi.w r3, [r9]
  12619. 8009c36: 6825 ldr r5, [r4, #0]
  12620. 8009c38: f015 0506 ands.w r5, r5, #6
  12621. 8009c3c: d107 bne.n 8009c4e <_printf_common+0x52>
  12622. 8009c3e: f104 0a19 add.w sl, r4, #25
  12623. 8009c42: 68e3 ldr r3, [r4, #12]
  12624. 8009c44: f8d9 2000 ldr.w r2, [r9]
  12625. 8009c48: 1a9b subs r3, r3, r2
  12626. 8009c4a: 429d cmp r5, r3
  12627. 8009c4c: db2a blt.n 8009ca4 <_printf_common+0xa8>
  12628. 8009c4e: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  12629. 8009c52: 6822 ldr r2, [r4, #0]
  12630. 8009c54: 3300 adds r3, #0
  12631. 8009c56: bf18 it ne
  12632. 8009c58: 2301 movne r3, #1
  12633. 8009c5a: 0692 lsls r2, r2, #26
  12634. 8009c5c: d42f bmi.n 8009cbe <_printf_common+0xc2>
  12635. 8009c5e: f104 0243 add.w r2, r4, #67 ; 0x43
  12636. 8009c62: 4639 mov r1, r7
  12637. 8009c64: 4630 mov r0, r6
  12638. 8009c66: 47c0 blx r8
  12639. 8009c68: 3001 adds r0, #1
  12640. 8009c6a: d022 beq.n 8009cb2 <_printf_common+0xb6>
  12641. 8009c6c: 6823 ldr r3, [r4, #0]
  12642. 8009c6e: 68e5 ldr r5, [r4, #12]
  12643. 8009c70: f003 0306 and.w r3, r3, #6
  12644. 8009c74: 2b04 cmp r3, #4
  12645. 8009c76: bf18 it ne
  12646. 8009c78: 2500 movne r5, #0
  12647. 8009c7a: f8d9 2000 ldr.w r2, [r9]
  12648. 8009c7e: f04f 0900 mov.w r9, #0
  12649. 8009c82: bf08 it eq
  12650. 8009c84: 1aad subeq r5, r5, r2
  12651. 8009c86: 68a3 ldr r3, [r4, #8]
  12652. 8009c88: 6922 ldr r2, [r4, #16]
  12653. 8009c8a: bf08 it eq
  12654. 8009c8c: ea25 75e5 biceq.w r5, r5, r5, asr #31
  12655. 8009c90: 4293 cmp r3, r2
  12656. 8009c92: bfc4 itt gt
  12657. 8009c94: 1a9b subgt r3, r3, r2
  12658. 8009c96: 18ed addgt r5, r5, r3
  12659. 8009c98: 341a adds r4, #26
  12660. 8009c9a: 454d cmp r5, r9
  12661. 8009c9c: d11b bne.n 8009cd6 <_printf_common+0xda>
  12662. 8009c9e: 2000 movs r0, #0
  12663. 8009ca0: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12664. 8009ca4: 2301 movs r3, #1
  12665. 8009ca6: 4652 mov r2, sl
  12666. 8009ca8: 4639 mov r1, r7
  12667. 8009caa: 4630 mov r0, r6
  12668. 8009cac: 47c0 blx r8
  12669. 8009cae: 3001 adds r0, #1
  12670. 8009cb0: d103 bne.n 8009cba <_printf_common+0xbe>
  12671. 8009cb2: f04f 30ff mov.w r0, #4294967295
  12672. 8009cb6: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12673. 8009cba: 3501 adds r5, #1
  12674. 8009cbc: e7c1 b.n 8009c42 <_printf_common+0x46>
  12675. 8009cbe: 2030 movs r0, #48 ; 0x30
  12676. 8009cc0: 18e1 adds r1, r4, r3
  12677. 8009cc2: f881 0043 strb.w r0, [r1, #67] ; 0x43
  12678. 8009cc6: 1c5a adds r2, r3, #1
  12679. 8009cc8: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  12680. 8009ccc: 4422 add r2, r4
  12681. 8009cce: 3302 adds r3, #2
  12682. 8009cd0: f882 1043 strb.w r1, [r2, #67] ; 0x43
  12683. 8009cd4: e7c3 b.n 8009c5e <_printf_common+0x62>
  12684. 8009cd6: 2301 movs r3, #1
  12685. 8009cd8: 4622 mov r2, r4
  12686. 8009cda: 4639 mov r1, r7
  12687. 8009cdc: 4630 mov r0, r6
  12688. 8009cde: 47c0 blx r8
  12689. 8009ce0: 3001 adds r0, #1
  12690. 8009ce2: d0e6 beq.n 8009cb2 <_printf_common+0xb6>
  12691. 8009ce4: f109 0901 add.w r9, r9, #1
  12692. 8009ce8: e7d7 b.n 8009c9a <_printf_common+0x9e>
  12693. ...
  12694. 08009cec <_printf_i>:
  12695. 8009cec: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  12696. 8009cf0: 4617 mov r7, r2
  12697. 8009cf2: 7e0a ldrb r2, [r1, #24]
  12698. 8009cf4: b085 sub sp, #20
  12699. 8009cf6: 2a6e cmp r2, #110 ; 0x6e
  12700. 8009cf8: 4698 mov r8, r3
  12701. 8009cfa: 4606 mov r6, r0
  12702. 8009cfc: 460c mov r4, r1
  12703. 8009cfe: 9b0c ldr r3, [sp, #48] ; 0x30
  12704. 8009d00: f101 0e43 add.w lr, r1, #67 ; 0x43
  12705. 8009d04: f000 80bc beq.w 8009e80 <_printf_i+0x194>
  12706. 8009d08: d81a bhi.n 8009d40 <_printf_i+0x54>
  12707. 8009d0a: 2a63 cmp r2, #99 ; 0x63
  12708. 8009d0c: d02e beq.n 8009d6c <_printf_i+0x80>
  12709. 8009d0e: d80a bhi.n 8009d26 <_printf_i+0x3a>
  12710. 8009d10: 2a00 cmp r2, #0
  12711. 8009d12: f000 80c8 beq.w 8009ea6 <_printf_i+0x1ba>
  12712. 8009d16: 2a58 cmp r2, #88 ; 0x58
  12713. 8009d18: f000 808a beq.w 8009e30 <_printf_i+0x144>
  12714. 8009d1c: f104 0542 add.w r5, r4, #66 ; 0x42
  12715. 8009d20: f884 2042 strb.w r2, [r4, #66] ; 0x42
  12716. 8009d24: e02a b.n 8009d7c <_printf_i+0x90>
  12717. 8009d26: 2a64 cmp r2, #100 ; 0x64
  12718. 8009d28: d001 beq.n 8009d2e <_printf_i+0x42>
  12719. 8009d2a: 2a69 cmp r2, #105 ; 0x69
  12720. 8009d2c: d1f6 bne.n 8009d1c <_printf_i+0x30>
  12721. 8009d2e: 6821 ldr r1, [r4, #0]
  12722. 8009d30: 681a ldr r2, [r3, #0]
  12723. 8009d32: f011 0f80 tst.w r1, #128 ; 0x80
  12724. 8009d36: d023 beq.n 8009d80 <_printf_i+0x94>
  12725. 8009d38: 1d11 adds r1, r2, #4
  12726. 8009d3a: 6019 str r1, [r3, #0]
  12727. 8009d3c: 6813 ldr r3, [r2, #0]
  12728. 8009d3e: e027 b.n 8009d90 <_printf_i+0xa4>
  12729. 8009d40: 2a73 cmp r2, #115 ; 0x73
  12730. 8009d42: f000 80b4 beq.w 8009eae <_printf_i+0x1c2>
  12731. 8009d46: d808 bhi.n 8009d5a <_printf_i+0x6e>
  12732. 8009d48: 2a6f cmp r2, #111 ; 0x6f
  12733. 8009d4a: d02a beq.n 8009da2 <_printf_i+0xb6>
  12734. 8009d4c: 2a70 cmp r2, #112 ; 0x70
  12735. 8009d4e: d1e5 bne.n 8009d1c <_printf_i+0x30>
  12736. 8009d50: 680a ldr r2, [r1, #0]
  12737. 8009d52: f042 0220 orr.w r2, r2, #32
  12738. 8009d56: 600a str r2, [r1, #0]
  12739. 8009d58: e003 b.n 8009d62 <_printf_i+0x76>
  12740. 8009d5a: 2a75 cmp r2, #117 ; 0x75
  12741. 8009d5c: d021 beq.n 8009da2 <_printf_i+0xb6>
  12742. 8009d5e: 2a78 cmp r2, #120 ; 0x78
  12743. 8009d60: d1dc bne.n 8009d1c <_printf_i+0x30>
  12744. 8009d62: 2278 movs r2, #120 ; 0x78
  12745. 8009d64: 496f ldr r1, [pc, #444] ; (8009f24 <_printf_i+0x238>)
  12746. 8009d66: f884 2045 strb.w r2, [r4, #69] ; 0x45
  12747. 8009d6a: e064 b.n 8009e36 <_printf_i+0x14a>
  12748. 8009d6c: 681a ldr r2, [r3, #0]
  12749. 8009d6e: f101 0542 add.w r5, r1, #66 ; 0x42
  12750. 8009d72: 1d11 adds r1, r2, #4
  12751. 8009d74: 6019 str r1, [r3, #0]
  12752. 8009d76: 6813 ldr r3, [r2, #0]
  12753. 8009d78: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12754. 8009d7c: 2301 movs r3, #1
  12755. 8009d7e: e0a3 b.n 8009ec8 <_printf_i+0x1dc>
  12756. 8009d80: f011 0f40 tst.w r1, #64 ; 0x40
  12757. 8009d84: f102 0104 add.w r1, r2, #4
  12758. 8009d88: 6019 str r1, [r3, #0]
  12759. 8009d8a: d0d7 beq.n 8009d3c <_printf_i+0x50>
  12760. 8009d8c: f9b2 3000 ldrsh.w r3, [r2]
  12761. 8009d90: 2b00 cmp r3, #0
  12762. 8009d92: da03 bge.n 8009d9c <_printf_i+0xb0>
  12763. 8009d94: 222d movs r2, #45 ; 0x2d
  12764. 8009d96: 425b negs r3, r3
  12765. 8009d98: f884 2043 strb.w r2, [r4, #67] ; 0x43
  12766. 8009d9c: 4962 ldr r1, [pc, #392] ; (8009f28 <_printf_i+0x23c>)
  12767. 8009d9e: 220a movs r2, #10
  12768. 8009da0: e017 b.n 8009dd2 <_printf_i+0xe6>
  12769. 8009da2: 6820 ldr r0, [r4, #0]
  12770. 8009da4: 6819 ldr r1, [r3, #0]
  12771. 8009da6: f010 0f80 tst.w r0, #128 ; 0x80
  12772. 8009daa: d003 beq.n 8009db4 <_printf_i+0xc8>
  12773. 8009dac: 1d08 adds r0, r1, #4
  12774. 8009dae: 6018 str r0, [r3, #0]
  12775. 8009db0: 680b ldr r3, [r1, #0]
  12776. 8009db2: e006 b.n 8009dc2 <_printf_i+0xd6>
  12777. 8009db4: f010 0f40 tst.w r0, #64 ; 0x40
  12778. 8009db8: f101 0004 add.w r0, r1, #4
  12779. 8009dbc: 6018 str r0, [r3, #0]
  12780. 8009dbe: d0f7 beq.n 8009db0 <_printf_i+0xc4>
  12781. 8009dc0: 880b ldrh r3, [r1, #0]
  12782. 8009dc2: 2a6f cmp r2, #111 ; 0x6f
  12783. 8009dc4: bf14 ite ne
  12784. 8009dc6: 220a movne r2, #10
  12785. 8009dc8: 2208 moveq r2, #8
  12786. 8009dca: 4957 ldr r1, [pc, #348] ; (8009f28 <_printf_i+0x23c>)
  12787. 8009dcc: 2000 movs r0, #0
  12788. 8009dce: f884 0043 strb.w r0, [r4, #67] ; 0x43
  12789. 8009dd2: 6865 ldr r5, [r4, #4]
  12790. 8009dd4: 2d00 cmp r5, #0
  12791. 8009dd6: 60a5 str r5, [r4, #8]
  12792. 8009dd8: f2c0 809c blt.w 8009f14 <_printf_i+0x228>
  12793. 8009ddc: 6820 ldr r0, [r4, #0]
  12794. 8009dde: f020 0004 bic.w r0, r0, #4
  12795. 8009de2: 6020 str r0, [r4, #0]
  12796. 8009de4: 2b00 cmp r3, #0
  12797. 8009de6: d13f bne.n 8009e68 <_printf_i+0x17c>
  12798. 8009de8: 2d00 cmp r5, #0
  12799. 8009dea: f040 8095 bne.w 8009f18 <_printf_i+0x22c>
  12800. 8009dee: 4675 mov r5, lr
  12801. 8009df0: 2a08 cmp r2, #8
  12802. 8009df2: d10b bne.n 8009e0c <_printf_i+0x120>
  12803. 8009df4: 6823 ldr r3, [r4, #0]
  12804. 8009df6: 07da lsls r2, r3, #31
  12805. 8009df8: d508 bpl.n 8009e0c <_printf_i+0x120>
  12806. 8009dfa: 6923 ldr r3, [r4, #16]
  12807. 8009dfc: 6862 ldr r2, [r4, #4]
  12808. 8009dfe: 429a cmp r2, r3
  12809. 8009e00: bfde ittt le
  12810. 8009e02: 2330 movle r3, #48 ; 0x30
  12811. 8009e04: f805 3c01 strble.w r3, [r5, #-1]
  12812. 8009e08: f105 35ff addle.w r5, r5, #4294967295
  12813. 8009e0c: ebae 0305 sub.w r3, lr, r5
  12814. 8009e10: 6123 str r3, [r4, #16]
  12815. 8009e12: f8cd 8000 str.w r8, [sp]
  12816. 8009e16: 463b mov r3, r7
  12817. 8009e18: aa03 add r2, sp, #12
  12818. 8009e1a: 4621 mov r1, r4
  12819. 8009e1c: 4630 mov r0, r6
  12820. 8009e1e: f7ff feed bl 8009bfc <_printf_common>
  12821. 8009e22: 3001 adds r0, #1
  12822. 8009e24: d155 bne.n 8009ed2 <_printf_i+0x1e6>
  12823. 8009e26: f04f 30ff mov.w r0, #4294967295
  12824. 8009e2a: b005 add sp, #20
  12825. 8009e2c: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  12826. 8009e30: f881 2045 strb.w r2, [r1, #69] ; 0x45
  12827. 8009e34: 493c ldr r1, [pc, #240] ; (8009f28 <_printf_i+0x23c>)
  12828. 8009e36: 6822 ldr r2, [r4, #0]
  12829. 8009e38: 6818 ldr r0, [r3, #0]
  12830. 8009e3a: f012 0f80 tst.w r2, #128 ; 0x80
  12831. 8009e3e: f100 0504 add.w r5, r0, #4
  12832. 8009e42: 601d str r5, [r3, #0]
  12833. 8009e44: d001 beq.n 8009e4a <_printf_i+0x15e>
  12834. 8009e46: 6803 ldr r3, [r0, #0]
  12835. 8009e48: e002 b.n 8009e50 <_printf_i+0x164>
  12836. 8009e4a: 0655 lsls r5, r2, #25
  12837. 8009e4c: d5fb bpl.n 8009e46 <_printf_i+0x15a>
  12838. 8009e4e: 8803 ldrh r3, [r0, #0]
  12839. 8009e50: 07d0 lsls r0, r2, #31
  12840. 8009e52: bf44 itt mi
  12841. 8009e54: f042 0220 orrmi.w r2, r2, #32
  12842. 8009e58: 6022 strmi r2, [r4, #0]
  12843. 8009e5a: b91b cbnz r3, 8009e64 <_printf_i+0x178>
  12844. 8009e5c: 6822 ldr r2, [r4, #0]
  12845. 8009e5e: f022 0220 bic.w r2, r2, #32
  12846. 8009e62: 6022 str r2, [r4, #0]
  12847. 8009e64: 2210 movs r2, #16
  12848. 8009e66: e7b1 b.n 8009dcc <_printf_i+0xe0>
  12849. 8009e68: 4675 mov r5, lr
  12850. 8009e6a: fbb3 f0f2 udiv r0, r3, r2
  12851. 8009e6e: fb02 3310 mls r3, r2, r0, r3
  12852. 8009e72: 5ccb ldrb r3, [r1, r3]
  12853. 8009e74: f805 3d01 strb.w r3, [r5, #-1]!
  12854. 8009e78: 4603 mov r3, r0
  12855. 8009e7a: 2800 cmp r0, #0
  12856. 8009e7c: d1f5 bne.n 8009e6a <_printf_i+0x17e>
  12857. 8009e7e: e7b7 b.n 8009df0 <_printf_i+0x104>
  12858. 8009e80: 6808 ldr r0, [r1, #0]
  12859. 8009e82: 681a ldr r2, [r3, #0]
  12860. 8009e84: f010 0f80 tst.w r0, #128 ; 0x80
  12861. 8009e88: 6949 ldr r1, [r1, #20]
  12862. 8009e8a: d004 beq.n 8009e96 <_printf_i+0x1aa>
  12863. 8009e8c: 1d10 adds r0, r2, #4
  12864. 8009e8e: 6018 str r0, [r3, #0]
  12865. 8009e90: 6813 ldr r3, [r2, #0]
  12866. 8009e92: 6019 str r1, [r3, #0]
  12867. 8009e94: e007 b.n 8009ea6 <_printf_i+0x1ba>
  12868. 8009e96: f010 0f40 tst.w r0, #64 ; 0x40
  12869. 8009e9a: f102 0004 add.w r0, r2, #4
  12870. 8009e9e: 6018 str r0, [r3, #0]
  12871. 8009ea0: 6813 ldr r3, [r2, #0]
  12872. 8009ea2: d0f6 beq.n 8009e92 <_printf_i+0x1a6>
  12873. 8009ea4: 8019 strh r1, [r3, #0]
  12874. 8009ea6: 2300 movs r3, #0
  12875. 8009ea8: 4675 mov r5, lr
  12876. 8009eaa: 6123 str r3, [r4, #16]
  12877. 8009eac: e7b1 b.n 8009e12 <_printf_i+0x126>
  12878. 8009eae: 681a ldr r2, [r3, #0]
  12879. 8009eb0: 1d11 adds r1, r2, #4
  12880. 8009eb2: 6019 str r1, [r3, #0]
  12881. 8009eb4: 6815 ldr r5, [r2, #0]
  12882. 8009eb6: 2100 movs r1, #0
  12883. 8009eb8: 6862 ldr r2, [r4, #4]
  12884. 8009eba: 4628 mov r0, r5
  12885. 8009ebc: f001 fa7e bl 800b3bc <memchr>
  12886. 8009ec0: b108 cbz r0, 8009ec6 <_printf_i+0x1da>
  12887. 8009ec2: 1b40 subs r0, r0, r5
  12888. 8009ec4: 6060 str r0, [r4, #4]
  12889. 8009ec6: 6863 ldr r3, [r4, #4]
  12890. 8009ec8: 6123 str r3, [r4, #16]
  12891. 8009eca: 2300 movs r3, #0
  12892. 8009ecc: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12893. 8009ed0: e79f b.n 8009e12 <_printf_i+0x126>
  12894. 8009ed2: 6923 ldr r3, [r4, #16]
  12895. 8009ed4: 462a mov r2, r5
  12896. 8009ed6: 4639 mov r1, r7
  12897. 8009ed8: 4630 mov r0, r6
  12898. 8009eda: 47c0 blx r8
  12899. 8009edc: 3001 adds r0, #1
  12900. 8009ede: d0a2 beq.n 8009e26 <_printf_i+0x13a>
  12901. 8009ee0: 6823 ldr r3, [r4, #0]
  12902. 8009ee2: 079b lsls r3, r3, #30
  12903. 8009ee4: d507 bpl.n 8009ef6 <_printf_i+0x20a>
  12904. 8009ee6: 2500 movs r5, #0
  12905. 8009ee8: f104 0919 add.w r9, r4, #25
  12906. 8009eec: 68e3 ldr r3, [r4, #12]
  12907. 8009eee: 9a03 ldr r2, [sp, #12]
  12908. 8009ef0: 1a9b subs r3, r3, r2
  12909. 8009ef2: 429d cmp r5, r3
  12910. 8009ef4: db05 blt.n 8009f02 <_printf_i+0x216>
  12911. 8009ef6: 68e0 ldr r0, [r4, #12]
  12912. 8009ef8: 9b03 ldr r3, [sp, #12]
  12913. 8009efa: 4298 cmp r0, r3
  12914. 8009efc: bfb8 it lt
  12915. 8009efe: 4618 movlt r0, r3
  12916. 8009f00: e793 b.n 8009e2a <_printf_i+0x13e>
  12917. 8009f02: 2301 movs r3, #1
  12918. 8009f04: 464a mov r2, r9
  12919. 8009f06: 4639 mov r1, r7
  12920. 8009f08: 4630 mov r0, r6
  12921. 8009f0a: 47c0 blx r8
  12922. 8009f0c: 3001 adds r0, #1
  12923. 8009f0e: d08a beq.n 8009e26 <_printf_i+0x13a>
  12924. 8009f10: 3501 adds r5, #1
  12925. 8009f12: e7eb b.n 8009eec <_printf_i+0x200>
  12926. 8009f14: 2b00 cmp r3, #0
  12927. 8009f16: d1a7 bne.n 8009e68 <_printf_i+0x17c>
  12928. 8009f18: 780b ldrb r3, [r1, #0]
  12929. 8009f1a: f104 0542 add.w r5, r4, #66 ; 0x42
  12930. 8009f1e: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12931. 8009f22: e765 b.n 8009df0 <_printf_i+0x104>
  12932. 8009f24: 0800c027 .word 0x0800c027
  12933. 8009f28: 0800c016 .word 0x0800c016
  12934. 08009f2c <iprintf>:
  12935. 8009f2c: b40f push {r0, r1, r2, r3}
  12936. 8009f2e: 4b0a ldr r3, [pc, #40] ; (8009f58 <iprintf+0x2c>)
  12937. 8009f30: b513 push {r0, r1, r4, lr}
  12938. 8009f32: 681c ldr r4, [r3, #0]
  12939. 8009f34: b124 cbz r4, 8009f40 <iprintf+0x14>
  12940. 8009f36: 69a3 ldr r3, [r4, #24]
  12941. 8009f38: b913 cbnz r3, 8009f40 <iprintf+0x14>
  12942. 8009f3a: 4620 mov r0, r4
  12943. 8009f3c: f001 f93a bl 800b1b4 <__sinit>
  12944. 8009f40: ab05 add r3, sp, #20
  12945. 8009f42: 9a04 ldr r2, [sp, #16]
  12946. 8009f44: 68a1 ldr r1, [r4, #8]
  12947. 8009f46: 4620 mov r0, r4
  12948. 8009f48: 9301 str r3, [sp, #4]
  12949. 8009f4a: f001 fdf7 bl 800bb3c <_vfiprintf_r>
  12950. 8009f4e: b002 add sp, #8
  12951. 8009f50: e8bd 4010 ldmia.w sp!, {r4, lr}
  12952. 8009f54: b004 add sp, #16
  12953. 8009f56: 4770 bx lr
  12954. 8009f58: 20000234 .word 0x20000234
  12955. 08009f5c <_puts_r>:
  12956. 8009f5c: b570 push {r4, r5, r6, lr}
  12957. 8009f5e: 460e mov r6, r1
  12958. 8009f60: 4605 mov r5, r0
  12959. 8009f62: b118 cbz r0, 8009f6c <_puts_r+0x10>
  12960. 8009f64: 6983 ldr r3, [r0, #24]
  12961. 8009f66: b90b cbnz r3, 8009f6c <_puts_r+0x10>
  12962. 8009f68: f001 f924 bl 800b1b4 <__sinit>
  12963. 8009f6c: 69ab ldr r3, [r5, #24]
  12964. 8009f6e: 68ac ldr r4, [r5, #8]
  12965. 8009f70: b913 cbnz r3, 8009f78 <_puts_r+0x1c>
  12966. 8009f72: 4628 mov r0, r5
  12967. 8009f74: f001 f91e bl 800b1b4 <__sinit>
  12968. 8009f78: 4b23 ldr r3, [pc, #140] ; (800a008 <_puts_r+0xac>)
  12969. 8009f7a: 429c cmp r4, r3
  12970. 8009f7c: d117 bne.n 8009fae <_puts_r+0x52>
  12971. 8009f7e: 686c ldr r4, [r5, #4]
  12972. 8009f80: 89a3 ldrh r3, [r4, #12]
  12973. 8009f82: 071b lsls r3, r3, #28
  12974. 8009f84: d51d bpl.n 8009fc2 <_puts_r+0x66>
  12975. 8009f86: 6923 ldr r3, [r4, #16]
  12976. 8009f88: b1db cbz r3, 8009fc2 <_puts_r+0x66>
  12977. 8009f8a: 3e01 subs r6, #1
  12978. 8009f8c: 68a3 ldr r3, [r4, #8]
  12979. 8009f8e: f816 1f01 ldrb.w r1, [r6, #1]!
  12980. 8009f92: 3b01 subs r3, #1
  12981. 8009f94: 60a3 str r3, [r4, #8]
  12982. 8009f96: b9e9 cbnz r1, 8009fd4 <_puts_r+0x78>
  12983. 8009f98: 2b00 cmp r3, #0
  12984. 8009f9a: da2e bge.n 8009ffa <_puts_r+0x9e>
  12985. 8009f9c: 4622 mov r2, r4
  12986. 8009f9e: 210a movs r1, #10
  12987. 8009fa0: 4628 mov r0, r5
  12988. 8009fa2: f000 f8f5 bl 800a190 <__swbuf_r>
  12989. 8009fa6: 3001 adds r0, #1
  12990. 8009fa8: d011 beq.n 8009fce <_puts_r+0x72>
  12991. 8009faa: 200a movs r0, #10
  12992. 8009fac: bd70 pop {r4, r5, r6, pc}
  12993. 8009fae: 4b17 ldr r3, [pc, #92] ; (800a00c <_puts_r+0xb0>)
  12994. 8009fb0: 429c cmp r4, r3
  12995. 8009fb2: d101 bne.n 8009fb8 <_puts_r+0x5c>
  12996. 8009fb4: 68ac ldr r4, [r5, #8]
  12997. 8009fb6: e7e3 b.n 8009f80 <_puts_r+0x24>
  12998. 8009fb8: 4b15 ldr r3, [pc, #84] ; (800a010 <_puts_r+0xb4>)
  12999. 8009fba: 429c cmp r4, r3
  13000. 8009fbc: bf08 it eq
  13001. 8009fbe: 68ec ldreq r4, [r5, #12]
  13002. 8009fc0: e7de b.n 8009f80 <_puts_r+0x24>
  13003. 8009fc2: 4621 mov r1, r4
  13004. 8009fc4: 4628 mov r0, r5
  13005. 8009fc6: f000 f935 bl 800a234 <__swsetup_r>
  13006. 8009fca: 2800 cmp r0, #0
  13007. 8009fcc: d0dd beq.n 8009f8a <_puts_r+0x2e>
  13008. 8009fce: f04f 30ff mov.w r0, #4294967295
  13009. 8009fd2: bd70 pop {r4, r5, r6, pc}
  13010. 8009fd4: 2b00 cmp r3, #0
  13011. 8009fd6: da04 bge.n 8009fe2 <_puts_r+0x86>
  13012. 8009fd8: 69a2 ldr r2, [r4, #24]
  13013. 8009fda: 4293 cmp r3, r2
  13014. 8009fdc: db06 blt.n 8009fec <_puts_r+0x90>
  13015. 8009fde: 290a cmp r1, #10
  13016. 8009fe0: d004 beq.n 8009fec <_puts_r+0x90>
  13017. 8009fe2: 6823 ldr r3, [r4, #0]
  13018. 8009fe4: 1c5a adds r2, r3, #1
  13019. 8009fe6: 6022 str r2, [r4, #0]
  13020. 8009fe8: 7019 strb r1, [r3, #0]
  13021. 8009fea: e7cf b.n 8009f8c <_puts_r+0x30>
  13022. 8009fec: 4622 mov r2, r4
  13023. 8009fee: 4628 mov r0, r5
  13024. 8009ff0: f000 f8ce bl 800a190 <__swbuf_r>
  13025. 8009ff4: 3001 adds r0, #1
  13026. 8009ff6: d1c9 bne.n 8009f8c <_puts_r+0x30>
  13027. 8009ff8: e7e9 b.n 8009fce <_puts_r+0x72>
  13028. 8009ffa: 200a movs r0, #10
  13029. 8009ffc: 6823 ldr r3, [r4, #0]
  13030. 8009ffe: 1c5a adds r2, r3, #1
  13031. 800a000: 6022 str r2, [r4, #0]
  13032. 800a002: 7018 strb r0, [r3, #0]
  13033. 800a004: bd70 pop {r4, r5, r6, pc}
  13034. 800a006: bf00 nop
  13035. 800a008: 0800c068 .word 0x0800c068
  13036. 800a00c: 0800c088 .word 0x0800c088
  13037. 800a010: 0800c048 .word 0x0800c048
  13038. 0800a014 <puts>:
  13039. 800a014: 4b02 ldr r3, [pc, #8] ; (800a020 <puts+0xc>)
  13040. 800a016: 4601 mov r1, r0
  13041. 800a018: 6818 ldr r0, [r3, #0]
  13042. 800a01a: f7ff bf9f b.w 8009f5c <_puts_r>
  13043. 800a01e: bf00 nop
  13044. 800a020: 20000234 .word 0x20000234
  13045. 0800a024 <setbuf>:
  13046. 800a024: 2900 cmp r1, #0
  13047. 800a026: f44f 6380 mov.w r3, #1024 ; 0x400
  13048. 800a02a: bf0c ite eq
  13049. 800a02c: 2202 moveq r2, #2
  13050. 800a02e: 2200 movne r2, #0
  13051. 800a030: f000 b800 b.w 800a034 <setvbuf>
  13052. 0800a034 <setvbuf>:
  13053. 800a034: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  13054. 800a038: 461d mov r5, r3
  13055. 800a03a: 4b51 ldr r3, [pc, #324] ; (800a180 <setvbuf+0x14c>)
  13056. 800a03c: 4604 mov r4, r0
  13057. 800a03e: 681e ldr r6, [r3, #0]
  13058. 800a040: 460f mov r7, r1
  13059. 800a042: 4690 mov r8, r2
  13060. 800a044: b126 cbz r6, 800a050 <setvbuf+0x1c>
  13061. 800a046: 69b3 ldr r3, [r6, #24]
  13062. 800a048: b913 cbnz r3, 800a050 <setvbuf+0x1c>
  13063. 800a04a: 4630 mov r0, r6
  13064. 800a04c: f001 f8b2 bl 800b1b4 <__sinit>
  13065. 800a050: 4b4c ldr r3, [pc, #304] ; (800a184 <setvbuf+0x150>)
  13066. 800a052: 429c cmp r4, r3
  13067. 800a054: d152 bne.n 800a0fc <setvbuf+0xc8>
  13068. 800a056: 6874 ldr r4, [r6, #4]
  13069. 800a058: f1b8 0f02 cmp.w r8, #2
  13070. 800a05c: d006 beq.n 800a06c <setvbuf+0x38>
  13071. 800a05e: f1b8 0f01 cmp.w r8, #1
  13072. 800a062: f200 8089 bhi.w 800a178 <setvbuf+0x144>
  13073. 800a066: 2d00 cmp r5, #0
  13074. 800a068: f2c0 8086 blt.w 800a178 <setvbuf+0x144>
  13075. 800a06c: 4621 mov r1, r4
  13076. 800a06e: 4630 mov r0, r6
  13077. 800a070: f001 f836 bl 800b0e0 <_fflush_r>
  13078. 800a074: 6b61 ldr r1, [r4, #52] ; 0x34
  13079. 800a076: b141 cbz r1, 800a08a <setvbuf+0x56>
  13080. 800a078: f104 0344 add.w r3, r4, #68 ; 0x44
  13081. 800a07c: 4299 cmp r1, r3
  13082. 800a07e: d002 beq.n 800a086 <setvbuf+0x52>
  13083. 800a080: 4630 mov r0, r6
  13084. 800a082: f001 fc89 bl 800b998 <_free_r>
  13085. 800a086: 2300 movs r3, #0
  13086. 800a088: 6363 str r3, [r4, #52] ; 0x34
  13087. 800a08a: 2300 movs r3, #0
  13088. 800a08c: 61a3 str r3, [r4, #24]
  13089. 800a08e: 6063 str r3, [r4, #4]
  13090. 800a090: 89a3 ldrh r3, [r4, #12]
  13091. 800a092: 061b lsls r3, r3, #24
  13092. 800a094: d503 bpl.n 800a09e <setvbuf+0x6a>
  13093. 800a096: 6921 ldr r1, [r4, #16]
  13094. 800a098: 4630 mov r0, r6
  13095. 800a09a: f001 fc7d bl 800b998 <_free_r>
  13096. 800a09e: 89a3 ldrh r3, [r4, #12]
  13097. 800a0a0: f1b8 0f02 cmp.w r8, #2
  13098. 800a0a4: f423 634a bic.w r3, r3, #3232 ; 0xca0
  13099. 800a0a8: f023 0303 bic.w r3, r3, #3
  13100. 800a0ac: 81a3 strh r3, [r4, #12]
  13101. 800a0ae: d05d beq.n 800a16c <setvbuf+0x138>
  13102. 800a0b0: ab01 add r3, sp, #4
  13103. 800a0b2: 466a mov r2, sp
  13104. 800a0b4: 4621 mov r1, r4
  13105. 800a0b6: 4630 mov r0, r6
  13106. 800a0b8: f001 f914 bl 800b2e4 <__swhatbuf_r>
  13107. 800a0bc: 89a3 ldrh r3, [r4, #12]
  13108. 800a0be: 4318 orrs r0, r3
  13109. 800a0c0: 81a0 strh r0, [r4, #12]
  13110. 800a0c2: bb2d cbnz r5, 800a110 <setvbuf+0xdc>
  13111. 800a0c4: 9d00 ldr r5, [sp, #0]
  13112. 800a0c6: 4628 mov r0, r5
  13113. 800a0c8: f001 f970 bl 800b3ac <malloc>
  13114. 800a0cc: 4607 mov r7, r0
  13115. 800a0ce: 2800 cmp r0, #0
  13116. 800a0d0: d14e bne.n 800a170 <setvbuf+0x13c>
  13117. 800a0d2: f8dd 9000 ldr.w r9, [sp]
  13118. 800a0d6: 45a9 cmp r9, r5
  13119. 800a0d8: d13c bne.n 800a154 <setvbuf+0x120>
  13120. 800a0da: f04f 30ff mov.w r0, #4294967295
  13121. 800a0de: 89a3 ldrh r3, [r4, #12]
  13122. 800a0e0: f043 0302 orr.w r3, r3, #2
  13123. 800a0e4: 81a3 strh r3, [r4, #12]
  13124. 800a0e6: 2300 movs r3, #0
  13125. 800a0e8: 60a3 str r3, [r4, #8]
  13126. 800a0ea: f104 0347 add.w r3, r4, #71 ; 0x47
  13127. 800a0ee: 6023 str r3, [r4, #0]
  13128. 800a0f0: 6123 str r3, [r4, #16]
  13129. 800a0f2: 2301 movs r3, #1
  13130. 800a0f4: 6163 str r3, [r4, #20]
  13131. 800a0f6: b003 add sp, #12
  13132. 800a0f8: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  13133. 800a0fc: 4b22 ldr r3, [pc, #136] ; (800a188 <setvbuf+0x154>)
  13134. 800a0fe: 429c cmp r4, r3
  13135. 800a100: d101 bne.n 800a106 <setvbuf+0xd2>
  13136. 800a102: 68b4 ldr r4, [r6, #8]
  13137. 800a104: e7a8 b.n 800a058 <setvbuf+0x24>
  13138. 800a106: 4b21 ldr r3, [pc, #132] ; (800a18c <setvbuf+0x158>)
  13139. 800a108: 429c cmp r4, r3
  13140. 800a10a: bf08 it eq
  13141. 800a10c: 68f4 ldreq r4, [r6, #12]
  13142. 800a10e: e7a3 b.n 800a058 <setvbuf+0x24>
  13143. 800a110: 2f00 cmp r7, #0
  13144. 800a112: d0d8 beq.n 800a0c6 <setvbuf+0x92>
  13145. 800a114: 69b3 ldr r3, [r6, #24]
  13146. 800a116: b913 cbnz r3, 800a11e <setvbuf+0xea>
  13147. 800a118: 4630 mov r0, r6
  13148. 800a11a: f001 f84b bl 800b1b4 <__sinit>
  13149. 800a11e: f1b8 0f01 cmp.w r8, #1
  13150. 800a122: bf08 it eq
  13151. 800a124: 89a3 ldrheq r3, [r4, #12]
  13152. 800a126: 6027 str r7, [r4, #0]
  13153. 800a128: bf04 itt eq
  13154. 800a12a: f043 0301 orreq.w r3, r3, #1
  13155. 800a12e: 81a3 strheq r3, [r4, #12]
  13156. 800a130: 89a3 ldrh r3, [r4, #12]
  13157. 800a132: 6127 str r7, [r4, #16]
  13158. 800a134: f013 0008 ands.w r0, r3, #8
  13159. 800a138: 6165 str r5, [r4, #20]
  13160. 800a13a: d01b beq.n 800a174 <setvbuf+0x140>
  13161. 800a13c: f013 0001 ands.w r0, r3, #1
  13162. 800a140: f04f 0300 mov.w r3, #0
  13163. 800a144: bf1f itttt ne
  13164. 800a146: 426d negne r5, r5
  13165. 800a148: 60a3 strne r3, [r4, #8]
  13166. 800a14a: 61a5 strne r5, [r4, #24]
  13167. 800a14c: 4618 movne r0, r3
  13168. 800a14e: bf08 it eq
  13169. 800a150: 60a5 streq r5, [r4, #8]
  13170. 800a152: e7d0 b.n 800a0f6 <setvbuf+0xc2>
  13171. 800a154: 4648 mov r0, r9
  13172. 800a156: f001 f929 bl 800b3ac <malloc>
  13173. 800a15a: 4607 mov r7, r0
  13174. 800a15c: 2800 cmp r0, #0
  13175. 800a15e: d0bc beq.n 800a0da <setvbuf+0xa6>
  13176. 800a160: 89a3 ldrh r3, [r4, #12]
  13177. 800a162: 464d mov r5, r9
  13178. 800a164: f043 0380 orr.w r3, r3, #128 ; 0x80
  13179. 800a168: 81a3 strh r3, [r4, #12]
  13180. 800a16a: e7d3 b.n 800a114 <setvbuf+0xe0>
  13181. 800a16c: 2000 movs r0, #0
  13182. 800a16e: e7b6 b.n 800a0de <setvbuf+0xaa>
  13183. 800a170: 46a9 mov r9, r5
  13184. 800a172: e7f5 b.n 800a160 <setvbuf+0x12c>
  13185. 800a174: 60a0 str r0, [r4, #8]
  13186. 800a176: e7be b.n 800a0f6 <setvbuf+0xc2>
  13187. 800a178: f04f 30ff mov.w r0, #4294967295
  13188. 800a17c: e7bb b.n 800a0f6 <setvbuf+0xc2>
  13189. 800a17e: bf00 nop
  13190. 800a180: 20000234 .word 0x20000234
  13191. 800a184: 0800c068 .word 0x0800c068
  13192. 800a188: 0800c088 .word 0x0800c088
  13193. 800a18c: 0800c048 .word 0x0800c048
  13194. 0800a190 <__swbuf_r>:
  13195. 800a190: b5f8 push {r3, r4, r5, r6, r7, lr}
  13196. 800a192: 460e mov r6, r1
  13197. 800a194: 4614 mov r4, r2
  13198. 800a196: 4605 mov r5, r0
  13199. 800a198: b118 cbz r0, 800a1a2 <__swbuf_r+0x12>
  13200. 800a19a: 6983 ldr r3, [r0, #24]
  13201. 800a19c: b90b cbnz r3, 800a1a2 <__swbuf_r+0x12>
  13202. 800a19e: f001 f809 bl 800b1b4 <__sinit>
  13203. 800a1a2: 4b21 ldr r3, [pc, #132] ; (800a228 <__swbuf_r+0x98>)
  13204. 800a1a4: 429c cmp r4, r3
  13205. 800a1a6: d12a bne.n 800a1fe <__swbuf_r+0x6e>
  13206. 800a1a8: 686c ldr r4, [r5, #4]
  13207. 800a1aa: 69a3 ldr r3, [r4, #24]
  13208. 800a1ac: 60a3 str r3, [r4, #8]
  13209. 800a1ae: 89a3 ldrh r3, [r4, #12]
  13210. 800a1b0: 071a lsls r2, r3, #28
  13211. 800a1b2: d52e bpl.n 800a212 <__swbuf_r+0x82>
  13212. 800a1b4: 6923 ldr r3, [r4, #16]
  13213. 800a1b6: b363 cbz r3, 800a212 <__swbuf_r+0x82>
  13214. 800a1b8: 6923 ldr r3, [r4, #16]
  13215. 800a1ba: 6820 ldr r0, [r4, #0]
  13216. 800a1bc: b2f6 uxtb r6, r6
  13217. 800a1be: 1ac0 subs r0, r0, r3
  13218. 800a1c0: 6963 ldr r3, [r4, #20]
  13219. 800a1c2: 4637 mov r7, r6
  13220. 800a1c4: 4298 cmp r0, r3
  13221. 800a1c6: db04 blt.n 800a1d2 <__swbuf_r+0x42>
  13222. 800a1c8: 4621 mov r1, r4
  13223. 800a1ca: 4628 mov r0, r5
  13224. 800a1cc: f000 ff88 bl 800b0e0 <_fflush_r>
  13225. 800a1d0: bb28 cbnz r0, 800a21e <__swbuf_r+0x8e>
  13226. 800a1d2: 68a3 ldr r3, [r4, #8]
  13227. 800a1d4: 3001 adds r0, #1
  13228. 800a1d6: 3b01 subs r3, #1
  13229. 800a1d8: 60a3 str r3, [r4, #8]
  13230. 800a1da: 6823 ldr r3, [r4, #0]
  13231. 800a1dc: 1c5a adds r2, r3, #1
  13232. 800a1de: 6022 str r2, [r4, #0]
  13233. 800a1e0: 701e strb r6, [r3, #0]
  13234. 800a1e2: 6963 ldr r3, [r4, #20]
  13235. 800a1e4: 4298 cmp r0, r3
  13236. 800a1e6: d004 beq.n 800a1f2 <__swbuf_r+0x62>
  13237. 800a1e8: 89a3 ldrh r3, [r4, #12]
  13238. 800a1ea: 07db lsls r3, r3, #31
  13239. 800a1ec: d519 bpl.n 800a222 <__swbuf_r+0x92>
  13240. 800a1ee: 2e0a cmp r6, #10
  13241. 800a1f0: d117 bne.n 800a222 <__swbuf_r+0x92>
  13242. 800a1f2: 4621 mov r1, r4
  13243. 800a1f4: 4628 mov r0, r5
  13244. 800a1f6: f000 ff73 bl 800b0e0 <_fflush_r>
  13245. 800a1fa: b190 cbz r0, 800a222 <__swbuf_r+0x92>
  13246. 800a1fc: e00f b.n 800a21e <__swbuf_r+0x8e>
  13247. 800a1fe: 4b0b ldr r3, [pc, #44] ; (800a22c <__swbuf_r+0x9c>)
  13248. 800a200: 429c cmp r4, r3
  13249. 800a202: d101 bne.n 800a208 <__swbuf_r+0x78>
  13250. 800a204: 68ac ldr r4, [r5, #8]
  13251. 800a206: e7d0 b.n 800a1aa <__swbuf_r+0x1a>
  13252. 800a208: 4b09 ldr r3, [pc, #36] ; (800a230 <__swbuf_r+0xa0>)
  13253. 800a20a: 429c cmp r4, r3
  13254. 800a20c: bf08 it eq
  13255. 800a20e: 68ec ldreq r4, [r5, #12]
  13256. 800a210: e7cb b.n 800a1aa <__swbuf_r+0x1a>
  13257. 800a212: 4621 mov r1, r4
  13258. 800a214: 4628 mov r0, r5
  13259. 800a216: f000 f80d bl 800a234 <__swsetup_r>
  13260. 800a21a: 2800 cmp r0, #0
  13261. 800a21c: d0cc beq.n 800a1b8 <__swbuf_r+0x28>
  13262. 800a21e: f04f 37ff mov.w r7, #4294967295
  13263. 800a222: 4638 mov r0, r7
  13264. 800a224: bdf8 pop {r3, r4, r5, r6, r7, pc}
  13265. 800a226: bf00 nop
  13266. 800a228: 0800c068 .word 0x0800c068
  13267. 800a22c: 0800c088 .word 0x0800c088
  13268. 800a230: 0800c048 .word 0x0800c048
  13269. 0800a234 <__swsetup_r>:
  13270. 800a234: 4b32 ldr r3, [pc, #200] ; (800a300 <__swsetup_r+0xcc>)
  13271. 800a236: b570 push {r4, r5, r6, lr}
  13272. 800a238: 681d ldr r5, [r3, #0]
  13273. 800a23a: 4606 mov r6, r0
  13274. 800a23c: 460c mov r4, r1
  13275. 800a23e: b125 cbz r5, 800a24a <__swsetup_r+0x16>
  13276. 800a240: 69ab ldr r3, [r5, #24]
  13277. 800a242: b913 cbnz r3, 800a24a <__swsetup_r+0x16>
  13278. 800a244: 4628 mov r0, r5
  13279. 800a246: f000 ffb5 bl 800b1b4 <__sinit>
  13280. 800a24a: 4b2e ldr r3, [pc, #184] ; (800a304 <__swsetup_r+0xd0>)
  13281. 800a24c: 429c cmp r4, r3
  13282. 800a24e: d10f bne.n 800a270 <__swsetup_r+0x3c>
  13283. 800a250: 686c ldr r4, [r5, #4]
  13284. 800a252: f9b4 300c ldrsh.w r3, [r4, #12]
  13285. 800a256: b29a uxth r2, r3
  13286. 800a258: 0715 lsls r5, r2, #28
  13287. 800a25a: d42c bmi.n 800a2b6 <__swsetup_r+0x82>
  13288. 800a25c: 06d0 lsls r0, r2, #27
  13289. 800a25e: d411 bmi.n 800a284 <__swsetup_r+0x50>
  13290. 800a260: 2209 movs r2, #9
  13291. 800a262: 6032 str r2, [r6, #0]
  13292. 800a264: f043 0340 orr.w r3, r3, #64 ; 0x40
  13293. 800a268: 81a3 strh r3, [r4, #12]
  13294. 800a26a: f04f 30ff mov.w r0, #4294967295
  13295. 800a26e: bd70 pop {r4, r5, r6, pc}
  13296. 800a270: 4b25 ldr r3, [pc, #148] ; (800a308 <__swsetup_r+0xd4>)
  13297. 800a272: 429c cmp r4, r3
  13298. 800a274: d101 bne.n 800a27a <__swsetup_r+0x46>
  13299. 800a276: 68ac ldr r4, [r5, #8]
  13300. 800a278: e7eb b.n 800a252 <__swsetup_r+0x1e>
  13301. 800a27a: 4b24 ldr r3, [pc, #144] ; (800a30c <__swsetup_r+0xd8>)
  13302. 800a27c: 429c cmp r4, r3
  13303. 800a27e: bf08 it eq
  13304. 800a280: 68ec ldreq r4, [r5, #12]
  13305. 800a282: e7e6 b.n 800a252 <__swsetup_r+0x1e>
  13306. 800a284: 0751 lsls r1, r2, #29
  13307. 800a286: d512 bpl.n 800a2ae <__swsetup_r+0x7a>
  13308. 800a288: 6b61 ldr r1, [r4, #52] ; 0x34
  13309. 800a28a: b141 cbz r1, 800a29e <__swsetup_r+0x6a>
  13310. 800a28c: f104 0344 add.w r3, r4, #68 ; 0x44
  13311. 800a290: 4299 cmp r1, r3
  13312. 800a292: d002 beq.n 800a29a <__swsetup_r+0x66>
  13313. 800a294: 4630 mov r0, r6
  13314. 800a296: f001 fb7f bl 800b998 <_free_r>
  13315. 800a29a: 2300 movs r3, #0
  13316. 800a29c: 6363 str r3, [r4, #52] ; 0x34
  13317. 800a29e: 89a3 ldrh r3, [r4, #12]
  13318. 800a2a0: f023 0324 bic.w r3, r3, #36 ; 0x24
  13319. 800a2a4: 81a3 strh r3, [r4, #12]
  13320. 800a2a6: 2300 movs r3, #0
  13321. 800a2a8: 6063 str r3, [r4, #4]
  13322. 800a2aa: 6923 ldr r3, [r4, #16]
  13323. 800a2ac: 6023 str r3, [r4, #0]
  13324. 800a2ae: 89a3 ldrh r3, [r4, #12]
  13325. 800a2b0: f043 0308 orr.w r3, r3, #8
  13326. 800a2b4: 81a3 strh r3, [r4, #12]
  13327. 800a2b6: 6923 ldr r3, [r4, #16]
  13328. 800a2b8: b94b cbnz r3, 800a2ce <__swsetup_r+0x9a>
  13329. 800a2ba: 89a3 ldrh r3, [r4, #12]
  13330. 800a2bc: f403 7320 and.w r3, r3, #640 ; 0x280
  13331. 800a2c0: f5b3 7f00 cmp.w r3, #512 ; 0x200
  13332. 800a2c4: d003 beq.n 800a2ce <__swsetup_r+0x9a>
  13333. 800a2c6: 4621 mov r1, r4
  13334. 800a2c8: 4630 mov r0, r6
  13335. 800a2ca: f001 f82f bl 800b32c <__smakebuf_r>
  13336. 800a2ce: 89a2 ldrh r2, [r4, #12]
  13337. 800a2d0: f012 0301 ands.w r3, r2, #1
  13338. 800a2d4: d00c beq.n 800a2f0 <__swsetup_r+0xbc>
  13339. 800a2d6: 2300 movs r3, #0
  13340. 800a2d8: 60a3 str r3, [r4, #8]
  13341. 800a2da: 6963 ldr r3, [r4, #20]
  13342. 800a2dc: 425b negs r3, r3
  13343. 800a2de: 61a3 str r3, [r4, #24]
  13344. 800a2e0: 6923 ldr r3, [r4, #16]
  13345. 800a2e2: b953 cbnz r3, 800a2fa <__swsetup_r+0xc6>
  13346. 800a2e4: f9b4 300c ldrsh.w r3, [r4, #12]
  13347. 800a2e8: f013 0080 ands.w r0, r3, #128 ; 0x80
  13348. 800a2ec: d1ba bne.n 800a264 <__swsetup_r+0x30>
  13349. 800a2ee: bd70 pop {r4, r5, r6, pc}
  13350. 800a2f0: 0792 lsls r2, r2, #30
  13351. 800a2f2: bf58 it pl
  13352. 800a2f4: 6963 ldrpl r3, [r4, #20]
  13353. 800a2f6: 60a3 str r3, [r4, #8]
  13354. 800a2f8: e7f2 b.n 800a2e0 <__swsetup_r+0xac>
  13355. 800a2fa: 2000 movs r0, #0
  13356. 800a2fc: e7f7 b.n 800a2ee <__swsetup_r+0xba>
  13357. 800a2fe: bf00 nop
  13358. 800a300: 20000234 .word 0x20000234
  13359. 800a304: 0800c068 .word 0x0800c068
  13360. 800a308: 0800c088 .word 0x0800c088
  13361. 800a30c: 0800c048 .word 0x0800c048
  13362. 0800a310 <quorem>:
  13363. 800a310: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  13364. 800a314: 6903 ldr r3, [r0, #16]
  13365. 800a316: 690c ldr r4, [r1, #16]
  13366. 800a318: 4680 mov r8, r0
  13367. 800a31a: 429c cmp r4, r3
  13368. 800a31c: f300 8082 bgt.w 800a424 <quorem+0x114>
  13369. 800a320: 3c01 subs r4, #1
  13370. 800a322: f101 0714 add.w r7, r1, #20
  13371. 800a326: f100 0614 add.w r6, r0, #20
  13372. 800a32a: f857 5024 ldr.w r5, [r7, r4, lsl #2]
  13373. 800a32e: f856 0024 ldr.w r0, [r6, r4, lsl #2]
  13374. 800a332: 3501 adds r5, #1
  13375. 800a334: fbb0 f5f5 udiv r5, r0, r5
  13376. 800a338: ea4f 0e84 mov.w lr, r4, lsl #2
  13377. 800a33c: eb06 030e add.w r3, r6, lr
  13378. 800a340: eb07 090e add.w r9, r7, lr
  13379. 800a344: 9301 str r3, [sp, #4]
  13380. 800a346: b38d cbz r5, 800a3ac <quorem+0x9c>
  13381. 800a348: f04f 0a00 mov.w sl, #0
  13382. 800a34c: 4638 mov r0, r7
  13383. 800a34e: 46b4 mov ip, r6
  13384. 800a350: 46d3 mov fp, sl
  13385. 800a352: f850 2b04 ldr.w r2, [r0], #4
  13386. 800a356: b293 uxth r3, r2
  13387. 800a358: fb05 a303 mla r3, r5, r3, sl
  13388. 800a35c: 0c12 lsrs r2, r2, #16
  13389. 800a35e: ea4f 4a13 mov.w sl, r3, lsr #16
  13390. 800a362: fb05 a202 mla r2, r5, r2, sl
  13391. 800a366: b29b uxth r3, r3
  13392. 800a368: ebab 0303 sub.w r3, fp, r3
  13393. 800a36c: f8bc b000 ldrh.w fp, [ip]
  13394. 800a370: ea4f 4a12 mov.w sl, r2, lsr #16
  13395. 800a374: 445b add r3, fp
  13396. 800a376: fa1f fb82 uxth.w fp, r2
  13397. 800a37a: f8dc 2000 ldr.w r2, [ip]
  13398. 800a37e: 4581 cmp r9, r0
  13399. 800a380: ebcb 4212 rsb r2, fp, r2, lsr #16
  13400. 800a384: eb02 4223 add.w r2, r2, r3, asr #16
  13401. 800a388: b29b uxth r3, r3
  13402. 800a38a: ea43 4302 orr.w r3, r3, r2, lsl #16
  13403. 800a38e: ea4f 4b22 mov.w fp, r2, asr #16
  13404. 800a392: f84c 3b04 str.w r3, [ip], #4
  13405. 800a396: d2dc bcs.n 800a352 <quorem+0x42>
  13406. 800a398: f856 300e ldr.w r3, [r6, lr]
  13407. 800a39c: b933 cbnz r3, 800a3ac <quorem+0x9c>
  13408. 800a39e: 9b01 ldr r3, [sp, #4]
  13409. 800a3a0: 3b04 subs r3, #4
  13410. 800a3a2: 429e cmp r6, r3
  13411. 800a3a4: 461a mov r2, r3
  13412. 800a3a6: d331 bcc.n 800a40c <quorem+0xfc>
  13413. 800a3a8: f8c8 4010 str.w r4, [r8, #16]
  13414. 800a3ac: 4640 mov r0, r8
  13415. 800a3ae: f001 fa1c bl 800b7ea <__mcmp>
  13416. 800a3b2: 2800 cmp r0, #0
  13417. 800a3b4: db26 blt.n 800a404 <quorem+0xf4>
  13418. 800a3b6: 4630 mov r0, r6
  13419. 800a3b8: f04f 0e00 mov.w lr, #0
  13420. 800a3bc: 3501 adds r5, #1
  13421. 800a3be: f857 1b04 ldr.w r1, [r7], #4
  13422. 800a3c2: f8d0 c000 ldr.w ip, [r0]
  13423. 800a3c6: b28b uxth r3, r1
  13424. 800a3c8: ebae 0303 sub.w r3, lr, r3
  13425. 800a3cc: fa1f f28c uxth.w r2, ip
  13426. 800a3d0: 4413 add r3, r2
  13427. 800a3d2: 0c0a lsrs r2, r1, #16
  13428. 800a3d4: ebc2 421c rsb r2, r2, ip, lsr #16
  13429. 800a3d8: eb02 4223 add.w r2, r2, r3, asr #16
  13430. 800a3dc: b29b uxth r3, r3
  13431. 800a3de: ea43 4302 orr.w r3, r3, r2, lsl #16
  13432. 800a3e2: 45b9 cmp r9, r7
  13433. 800a3e4: ea4f 4e22 mov.w lr, r2, asr #16
  13434. 800a3e8: f840 3b04 str.w r3, [r0], #4
  13435. 800a3ec: d2e7 bcs.n 800a3be <quorem+0xae>
  13436. 800a3ee: f856 2024 ldr.w r2, [r6, r4, lsl #2]
  13437. 800a3f2: eb06 0384 add.w r3, r6, r4, lsl #2
  13438. 800a3f6: b92a cbnz r2, 800a404 <quorem+0xf4>
  13439. 800a3f8: 3b04 subs r3, #4
  13440. 800a3fa: 429e cmp r6, r3
  13441. 800a3fc: 461a mov r2, r3
  13442. 800a3fe: d30b bcc.n 800a418 <quorem+0x108>
  13443. 800a400: f8c8 4010 str.w r4, [r8, #16]
  13444. 800a404: 4628 mov r0, r5
  13445. 800a406: b003 add sp, #12
  13446. 800a408: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  13447. 800a40c: 6812 ldr r2, [r2, #0]
  13448. 800a40e: 3b04 subs r3, #4
  13449. 800a410: 2a00 cmp r2, #0
  13450. 800a412: d1c9 bne.n 800a3a8 <quorem+0x98>
  13451. 800a414: 3c01 subs r4, #1
  13452. 800a416: e7c4 b.n 800a3a2 <quorem+0x92>
  13453. 800a418: 6812 ldr r2, [r2, #0]
  13454. 800a41a: 3b04 subs r3, #4
  13455. 800a41c: 2a00 cmp r2, #0
  13456. 800a41e: d1ef bne.n 800a400 <quorem+0xf0>
  13457. 800a420: 3c01 subs r4, #1
  13458. 800a422: e7ea b.n 800a3fa <quorem+0xea>
  13459. 800a424: 2000 movs r0, #0
  13460. 800a426: e7ee b.n 800a406 <quorem+0xf6>
  13461. 0800a428 <_dtoa_r>:
  13462. 800a428: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  13463. 800a42c: 6a46 ldr r6, [r0, #36] ; 0x24
  13464. 800a42e: b095 sub sp, #84 ; 0x54
  13465. 800a430: 4604 mov r4, r0
  13466. 800a432: 9d21 ldr r5, [sp, #132] ; 0x84
  13467. 800a434: e9cd 2302 strd r2, r3, [sp, #8]
  13468. 800a438: b93e cbnz r6, 800a44a <_dtoa_r+0x22>
  13469. 800a43a: 2010 movs r0, #16
  13470. 800a43c: f000 ffb6 bl 800b3ac <malloc>
  13471. 800a440: 6260 str r0, [r4, #36] ; 0x24
  13472. 800a442: 6046 str r6, [r0, #4]
  13473. 800a444: 6086 str r6, [r0, #8]
  13474. 800a446: 6006 str r6, [r0, #0]
  13475. 800a448: 60c6 str r6, [r0, #12]
  13476. 800a44a: 6a63 ldr r3, [r4, #36] ; 0x24
  13477. 800a44c: 6819 ldr r1, [r3, #0]
  13478. 800a44e: b151 cbz r1, 800a466 <_dtoa_r+0x3e>
  13479. 800a450: 685a ldr r2, [r3, #4]
  13480. 800a452: 2301 movs r3, #1
  13481. 800a454: 4093 lsls r3, r2
  13482. 800a456: 604a str r2, [r1, #4]
  13483. 800a458: 608b str r3, [r1, #8]
  13484. 800a45a: 4620 mov r0, r4
  13485. 800a45c: f000 fff0 bl 800b440 <_Bfree>
  13486. 800a460: 2200 movs r2, #0
  13487. 800a462: 6a63 ldr r3, [r4, #36] ; 0x24
  13488. 800a464: 601a str r2, [r3, #0]
  13489. 800a466: 9b03 ldr r3, [sp, #12]
  13490. 800a468: 2b00 cmp r3, #0
  13491. 800a46a: bfb7 itett lt
  13492. 800a46c: 2301 movlt r3, #1
  13493. 800a46e: 2300 movge r3, #0
  13494. 800a470: 602b strlt r3, [r5, #0]
  13495. 800a472: 9b03 ldrlt r3, [sp, #12]
  13496. 800a474: bfae itee ge
  13497. 800a476: 602b strge r3, [r5, #0]
  13498. 800a478: f023 4300 biclt.w r3, r3, #2147483648 ; 0x80000000
  13499. 800a47c: 9303 strlt r3, [sp, #12]
  13500. 800a47e: f8dd 900c ldr.w r9, [sp, #12]
  13501. 800a482: 4bab ldr r3, [pc, #684] ; (800a730 <_dtoa_r+0x308>)
  13502. 800a484: ea33 0309 bics.w r3, r3, r9
  13503. 800a488: d11b bne.n 800a4c2 <_dtoa_r+0x9a>
  13504. 800a48a: f242 730f movw r3, #9999 ; 0x270f
  13505. 800a48e: 9a20 ldr r2, [sp, #128] ; 0x80
  13506. 800a490: 6013 str r3, [r2, #0]
  13507. 800a492: 9b02 ldr r3, [sp, #8]
  13508. 800a494: b923 cbnz r3, 800a4a0 <_dtoa_r+0x78>
  13509. 800a496: f3c9 0013 ubfx r0, r9, #0, #20
  13510. 800a49a: 2800 cmp r0, #0
  13511. 800a49c: f000 8583 beq.w 800afa6 <_dtoa_r+0xb7e>
  13512. 800a4a0: 9b22 ldr r3, [sp, #136] ; 0x88
  13513. 800a4a2: b953 cbnz r3, 800a4ba <_dtoa_r+0x92>
  13514. 800a4a4: 4ba3 ldr r3, [pc, #652] ; (800a734 <_dtoa_r+0x30c>)
  13515. 800a4a6: e021 b.n 800a4ec <_dtoa_r+0xc4>
  13516. 800a4a8: 4ba3 ldr r3, [pc, #652] ; (800a738 <_dtoa_r+0x310>)
  13517. 800a4aa: 9306 str r3, [sp, #24]
  13518. 800a4ac: 3308 adds r3, #8
  13519. 800a4ae: 9a22 ldr r2, [sp, #136] ; 0x88
  13520. 800a4b0: 6013 str r3, [r2, #0]
  13521. 800a4b2: 9806 ldr r0, [sp, #24]
  13522. 800a4b4: b015 add sp, #84 ; 0x54
  13523. 800a4b6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  13524. 800a4ba: 4b9e ldr r3, [pc, #632] ; (800a734 <_dtoa_r+0x30c>)
  13525. 800a4bc: 9306 str r3, [sp, #24]
  13526. 800a4be: 3303 adds r3, #3
  13527. 800a4c0: e7f5 b.n 800a4ae <_dtoa_r+0x86>
  13528. 800a4c2: e9dd 6702 ldrd r6, r7, [sp, #8]
  13529. 800a4c6: 2200 movs r2, #0
  13530. 800a4c8: 2300 movs r3, #0
  13531. 800a4ca: 4630 mov r0, r6
  13532. 800a4cc: 4639 mov r1, r7
  13533. 800a4ce: f7fa fadf bl 8004a90 <__aeabi_dcmpeq>
  13534. 800a4d2: 4680 mov r8, r0
  13535. 800a4d4: b160 cbz r0, 800a4f0 <_dtoa_r+0xc8>
  13536. 800a4d6: 2301 movs r3, #1
  13537. 800a4d8: 9a20 ldr r2, [sp, #128] ; 0x80
  13538. 800a4da: 6013 str r3, [r2, #0]
  13539. 800a4dc: 9b22 ldr r3, [sp, #136] ; 0x88
  13540. 800a4de: 2b00 cmp r3, #0
  13541. 800a4e0: f000 855e beq.w 800afa0 <_dtoa_r+0xb78>
  13542. 800a4e4: 4b95 ldr r3, [pc, #596] ; (800a73c <_dtoa_r+0x314>)
  13543. 800a4e6: 9a22 ldr r2, [sp, #136] ; 0x88
  13544. 800a4e8: 6013 str r3, [r2, #0]
  13545. 800a4ea: 3b01 subs r3, #1
  13546. 800a4ec: 9306 str r3, [sp, #24]
  13547. 800a4ee: e7e0 b.n 800a4b2 <_dtoa_r+0x8a>
  13548. 800a4f0: ab12 add r3, sp, #72 ; 0x48
  13549. 800a4f2: 9301 str r3, [sp, #4]
  13550. 800a4f4: ab13 add r3, sp, #76 ; 0x4c
  13551. 800a4f6: 9300 str r3, [sp, #0]
  13552. 800a4f8: 4632 mov r2, r6
  13553. 800a4fa: 463b mov r3, r7
  13554. 800a4fc: 4620 mov r0, r4
  13555. 800a4fe: f001 f9ed bl 800b8dc <__d2b>
  13556. 800a502: f3c9 550a ubfx r5, r9, #20, #11
  13557. 800a506: 4682 mov sl, r0
  13558. 800a508: 2d00 cmp r5, #0
  13559. 800a50a: d07d beq.n 800a608 <_dtoa_r+0x1e0>
  13560. 800a50c: 4630 mov r0, r6
  13561. 800a50e: f3c7 0313 ubfx r3, r7, #0, #20
  13562. 800a512: f043 517f orr.w r1, r3, #1069547520 ; 0x3fc00000
  13563. 800a516: f441 1140 orr.w r1, r1, #3145728 ; 0x300000
  13564. 800a51a: f2a5 35ff subw r5, r5, #1023 ; 0x3ff
  13565. 800a51e: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  13566. 800a522: 2200 movs r2, #0
  13567. 800a524: 4b86 ldr r3, [pc, #536] ; (800a740 <_dtoa_r+0x318>)
  13568. 800a526: f7f9 fe97 bl 8004258 <__aeabi_dsub>
  13569. 800a52a: a37b add r3, pc, #492 ; (adr r3, 800a718 <_dtoa_r+0x2f0>)
  13570. 800a52c: e9d3 2300 ldrd r2, r3, [r3]
  13571. 800a530: f7fa f846 bl 80045c0 <__aeabi_dmul>
  13572. 800a534: a37a add r3, pc, #488 ; (adr r3, 800a720 <_dtoa_r+0x2f8>)
  13573. 800a536: e9d3 2300 ldrd r2, r3, [r3]
  13574. 800a53a: f7f9 fe8f bl 800425c <__adddf3>
  13575. 800a53e: 4606 mov r6, r0
  13576. 800a540: 4628 mov r0, r5
  13577. 800a542: 460f mov r7, r1
  13578. 800a544: f7f9 ffd6 bl 80044f4 <__aeabi_i2d>
  13579. 800a548: a377 add r3, pc, #476 ; (adr r3, 800a728 <_dtoa_r+0x300>)
  13580. 800a54a: e9d3 2300 ldrd r2, r3, [r3]
  13581. 800a54e: f7fa f837 bl 80045c0 <__aeabi_dmul>
  13582. 800a552: 4602 mov r2, r0
  13583. 800a554: 460b mov r3, r1
  13584. 800a556: 4630 mov r0, r6
  13585. 800a558: 4639 mov r1, r7
  13586. 800a55a: f7f9 fe7f bl 800425c <__adddf3>
  13587. 800a55e: 4606 mov r6, r0
  13588. 800a560: 460f mov r7, r1
  13589. 800a562: f7fa fadd bl 8004b20 <__aeabi_d2iz>
  13590. 800a566: 2200 movs r2, #0
  13591. 800a568: 4683 mov fp, r0
  13592. 800a56a: 2300 movs r3, #0
  13593. 800a56c: 4630 mov r0, r6
  13594. 800a56e: 4639 mov r1, r7
  13595. 800a570: f7fa fa98 bl 8004aa4 <__aeabi_dcmplt>
  13596. 800a574: b158 cbz r0, 800a58e <_dtoa_r+0x166>
  13597. 800a576: 4658 mov r0, fp
  13598. 800a578: f7f9 ffbc bl 80044f4 <__aeabi_i2d>
  13599. 800a57c: 4602 mov r2, r0
  13600. 800a57e: 460b mov r3, r1
  13601. 800a580: 4630 mov r0, r6
  13602. 800a582: 4639 mov r1, r7
  13603. 800a584: f7fa fa84 bl 8004a90 <__aeabi_dcmpeq>
  13604. 800a588: b908 cbnz r0, 800a58e <_dtoa_r+0x166>
  13605. 800a58a: f10b 3bff add.w fp, fp, #4294967295
  13606. 800a58e: f1bb 0f16 cmp.w fp, #22
  13607. 800a592: d858 bhi.n 800a646 <_dtoa_r+0x21e>
  13608. 800a594: e9dd 2302 ldrd r2, r3, [sp, #8]
  13609. 800a598: 496a ldr r1, [pc, #424] ; (800a744 <_dtoa_r+0x31c>)
  13610. 800a59a: eb01 01cb add.w r1, r1, fp, lsl #3
  13611. 800a59e: e9d1 0100 ldrd r0, r1, [r1]
  13612. 800a5a2: f7fa fa9d bl 8004ae0 <__aeabi_dcmpgt>
  13613. 800a5a6: 2800 cmp r0, #0
  13614. 800a5a8: d04f beq.n 800a64a <_dtoa_r+0x222>
  13615. 800a5aa: 2300 movs r3, #0
  13616. 800a5ac: f10b 3bff add.w fp, fp, #4294967295
  13617. 800a5b0: 930d str r3, [sp, #52] ; 0x34
  13618. 800a5b2: 9b12 ldr r3, [sp, #72] ; 0x48
  13619. 800a5b4: 1b5d subs r5, r3, r5
  13620. 800a5b6: 1e6b subs r3, r5, #1
  13621. 800a5b8: 9307 str r3, [sp, #28]
  13622. 800a5ba: bf43 ittte mi
  13623. 800a5bc: 2300 movmi r3, #0
  13624. 800a5be: f1c5 0801 rsbmi r8, r5, #1
  13625. 800a5c2: 9307 strmi r3, [sp, #28]
  13626. 800a5c4: f04f 0800 movpl.w r8, #0
  13627. 800a5c8: f1bb 0f00 cmp.w fp, #0
  13628. 800a5cc: db3f blt.n 800a64e <_dtoa_r+0x226>
  13629. 800a5ce: 9b07 ldr r3, [sp, #28]
  13630. 800a5d0: f8cd b030 str.w fp, [sp, #48] ; 0x30
  13631. 800a5d4: 445b add r3, fp
  13632. 800a5d6: 9307 str r3, [sp, #28]
  13633. 800a5d8: 2300 movs r3, #0
  13634. 800a5da: 9308 str r3, [sp, #32]
  13635. 800a5dc: 9b1e ldr r3, [sp, #120] ; 0x78
  13636. 800a5de: 2b09 cmp r3, #9
  13637. 800a5e0: f200 80b4 bhi.w 800a74c <_dtoa_r+0x324>
  13638. 800a5e4: 2b05 cmp r3, #5
  13639. 800a5e6: bfc4 itt gt
  13640. 800a5e8: 3b04 subgt r3, #4
  13641. 800a5ea: 931e strgt r3, [sp, #120] ; 0x78
  13642. 800a5ec: 9b1e ldr r3, [sp, #120] ; 0x78
  13643. 800a5ee: bfc8 it gt
  13644. 800a5f0: 2600 movgt r6, #0
  13645. 800a5f2: f1a3 0302 sub.w r3, r3, #2
  13646. 800a5f6: bfd8 it le
  13647. 800a5f8: 2601 movle r6, #1
  13648. 800a5fa: 2b03 cmp r3, #3
  13649. 800a5fc: f200 80b2 bhi.w 800a764 <_dtoa_r+0x33c>
  13650. 800a600: e8df f003 tbb [pc, r3]
  13651. 800a604: 782d8684 .word 0x782d8684
  13652. 800a608: 9b13 ldr r3, [sp, #76] ; 0x4c
  13653. 800a60a: 9d12 ldr r5, [sp, #72] ; 0x48
  13654. 800a60c: 441d add r5, r3
  13655. 800a60e: f205 4332 addw r3, r5, #1074 ; 0x432
  13656. 800a612: 2b20 cmp r3, #32
  13657. 800a614: dd11 ble.n 800a63a <_dtoa_r+0x212>
  13658. 800a616: 9a02 ldr r2, [sp, #8]
  13659. 800a618: f205 4012 addw r0, r5, #1042 ; 0x412
  13660. 800a61c: f1c3 0340 rsb r3, r3, #64 ; 0x40
  13661. 800a620: fa22 f000 lsr.w r0, r2, r0
  13662. 800a624: fa09 f303 lsl.w r3, r9, r3
  13663. 800a628: 4318 orrs r0, r3
  13664. 800a62a: f7f9 ff53 bl 80044d4 <__aeabi_ui2d>
  13665. 800a62e: 2301 movs r3, #1
  13666. 800a630: f1a1 71f8 sub.w r1, r1, #32505856 ; 0x1f00000
  13667. 800a634: 3d01 subs r5, #1
  13668. 800a636: 9310 str r3, [sp, #64] ; 0x40
  13669. 800a638: e773 b.n 800a522 <_dtoa_r+0xfa>
  13670. 800a63a: f1c3 0020 rsb r0, r3, #32
  13671. 800a63e: 9b02 ldr r3, [sp, #8]
  13672. 800a640: fa03 f000 lsl.w r0, r3, r0
  13673. 800a644: e7f1 b.n 800a62a <_dtoa_r+0x202>
  13674. 800a646: 2301 movs r3, #1
  13675. 800a648: e7b2 b.n 800a5b0 <_dtoa_r+0x188>
  13676. 800a64a: 900d str r0, [sp, #52] ; 0x34
  13677. 800a64c: e7b1 b.n 800a5b2 <_dtoa_r+0x18a>
  13678. 800a64e: f1cb 0300 rsb r3, fp, #0
  13679. 800a652: 9308 str r3, [sp, #32]
  13680. 800a654: 2300 movs r3, #0
  13681. 800a656: eba8 080b sub.w r8, r8, fp
  13682. 800a65a: 930c str r3, [sp, #48] ; 0x30
  13683. 800a65c: e7be b.n 800a5dc <_dtoa_r+0x1b4>
  13684. 800a65e: 2301 movs r3, #1
  13685. 800a660: 9309 str r3, [sp, #36] ; 0x24
  13686. 800a662: 9b1f ldr r3, [sp, #124] ; 0x7c
  13687. 800a664: 2b00 cmp r3, #0
  13688. 800a666: f340 8080 ble.w 800a76a <_dtoa_r+0x342>
  13689. 800a66a: 4699 mov r9, r3
  13690. 800a66c: 9304 str r3, [sp, #16]
  13691. 800a66e: 2200 movs r2, #0
  13692. 800a670: 2104 movs r1, #4
  13693. 800a672: 6a65 ldr r5, [r4, #36] ; 0x24
  13694. 800a674: 606a str r2, [r5, #4]
  13695. 800a676: f101 0214 add.w r2, r1, #20
  13696. 800a67a: 429a cmp r2, r3
  13697. 800a67c: d97a bls.n 800a774 <_dtoa_r+0x34c>
  13698. 800a67e: 6869 ldr r1, [r5, #4]
  13699. 800a680: 4620 mov r0, r4
  13700. 800a682: f000 fea9 bl 800b3d8 <_Balloc>
  13701. 800a686: 6a63 ldr r3, [r4, #36] ; 0x24
  13702. 800a688: 6028 str r0, [r5, #0]
  13703. 800a68a: 681b ldr r3, [r3, #0]
  13704. 800a68c: f1b9 0f0e cmp.w r9, #14
  13705. 800a690: 9306 str r3, [sp, #24]
  13706. 800a692: f200 80f0 bhi.w 800a876 <_dtoa_r+0x44e>
  13707. 800a696: 2e00 cmp r6, #0
  13708. 800a698: f000 80ed beq.w 800a876 <_dtoa_r+0x44e>
  13709. 800a69c: e9dd 2302 ldrd r2, r3, [sp, #8]
  13710. 800a6a0: f1bb 0f00 cmp.w fp, #0
  13711. 800a6a4: e9cd 230e strd r2, r3, [sp, #56] ; 0x38
  13712. 800a6a8: dd79 ble.n 800a79e <_dtoa_r+0x376>
  13713. 800a6aa: 4a26 ldr r2, [pc, #152] ; (800a744 <_dtoa_r+0x31c>)
  13714. 800a6ac: f00b 030f and.w r3, fp, #15
  13715. 800a6b0: ea4f 162b mov.w r6, fp, asr #4
  13716. 800a6b4: eb02 03c3 add.w r3, r2, r3, lsl #3
  13717. 800a6b8: 06f0 lsls r0, r6, #27
  13718. 800a6ba: e9d3 2300 ldrd r2, r3, [r3]
  13719. 800a6be: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13720. 800a6c2: d55c bpl.n 800a77e <_dtoa_r+0x356>
  13721. 800a6c4: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13722. 800a6c8: 4b1f ldr r3, [pc, #124] ; (800a748 <_dtoa_r+0x320>)
  13723. 800a6ca: 2503 movs r5, #3
  13724. 800a6cc: e9d3 2308 ldrd r2, r3, [r3, #32]
  13725. 800a6d0: f7fa f8a0 bl 8004814 <__aeabi_ddiv>
  13726. 800a6d4: e9cd 0102 strd r0, r1, [sp, #8]
  13727. 800a6d8: f006 060f and.w r6, r6, #15
  13728. 800a6dc: 4f1a ldr r7, [pc, #104] ; (800a748 <_dtoa_r+0x320>)
  13729. 800a6de: 2e00 cmp r6, #0
  13730. 800a6e0: d14f bne.n 800a782 <_dtoa_r+0x35a>
  13731. 800a6e2: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13732. 800a6e6: e9dd 0102 ldrd r0, r1, [sp, #8]
  13733. 800a6ea: f7fa f893 bl 8004814 <__aeabi_ddiv>
  13734. 800a6ee: e9cd 0102 strd r0, r1, [sp, #8]
  13735. 800a6f2: e06e b.n 800a7d2 <_dtoa_r+0x3aa>
  13736. 800a6f4: 2301 movs r3, #1
  13737. 800a6f6: 9309 str r3, [sp, #36] ; 0x24
  13738. 800a6f8: 9b1f ldr r3, [sp, #124] ; 0x7c
  13739. 800a6fa: 445b add r3, fp
  13740. 800a6fc: f103 0901 add.w r9, r3, #1
  13741. 800a700: 9304 str r3, [sp, #16]
  13742. 800a702: 464b mov r3, r9
  13743. 800a704: 2b01 cmp r3, #1
  13744. 800a706: bfb8 it lt
  13745. 800a708: 2301 movlt r3, #1
  13746. 800a70a: e7b0 b.n 800a66e <_dtoa_r+0x246>
  13747. 800a70c: 2300 movs r3, #0
  13748. 800a70e: e7a7 b.n 800a660 <_dtoa_r+0x238>
  13749. 800a710: 2300 movs r3, #0
  13750. 800a712: e7f0 b.n 800a6f6 <_dtoa_r+0x2ce>
  13751. 800a714: f3af 8000 nop.w
  13752. 800a718: 636f4361 .word 0x636f4361
  13753. 800a71c: 3fd287a7 .word 0x3fd287a7
  13754. 800a720: 8b60c8b3 .word 0x8b60c8b3
  13755. 800a724: 3fc68a28 .word 0x3fc68a28
  13756. 800a728: 509f79fb .word 0x509f79fb
  13757. 800a72c: 3fd34413 .word 0x3fd34413
  13758. 800a730: 7ff00000 .word 0x7ff00000
  13759. 800a734: 0800c041 .word 0x0800c041
  13760. 800a738: 0800c038 .word 0x0800c038
  13761. 800a73c: 0800c015 .word 0x0800c015
  13762. 800a740: 3ff80000 .word 0x3ff80000
  13763. 800a744: 0800c0d0 .word 0x0800c0d0
  13764. 800a748: 0800c0a8 .word 0x0800c0a8
  13765. 800a74c: 2601 movs r6, #1
  13766. 800a74e: 2300 movs r3, #0
  13767. 800a750: 9609 str r6, [sp, #36] ; 0x24
  13768. 800a752: 931e str r3, [sp, #120] ; 0x78
  13769. 800a754: f04f 33ff mov.w r3, #4294967295
  13770. 800a758: 2200 movs r2, #0
  13771. 800a75a: 9304 str r3, [sp, #16]
  13772. 800a75c: 4699 mov r9, r3
  13773. 800a75e: 2312 movs r3, #18
  13774. 800a760: 921f str r2, [sp, #124] ; 0x7c
  13775. 800a762: e784 b.n 800a66e <_dtoa_r+0x246>
  13776. 800a764: 2301 movs r3, #1
  13777. 800a766: 9309 str r3, [sp, #36] ; 0x24
  13778. 800a768: e7f4 b.n 800a754 <_dtoa_r+0x32c>
  13779. 800a76a: 2301 movs r3, #1
  13780. 800a76c: 9304 str r3, [sp, #16]
  13781. 800a76e: 4699 mov r9, r3
  13782. 800a770: 461a mov r2, r3
  13783. 800a772: e7f5 b.n 800a760 <_dtoa_r+0x338>
  13784. 800a774: 686a ldr r2, [r5, #4]
  13785. 800a776: 0049 lsls r1, r1, #1
  13786. 800a778: 3201 adds r2, #1
  13787. 800a77a: 606a str r2, [r5, #4]
  13788. 800a77c: e77b b.n 800a676 <_dtoa_r+0x24e>
  13789. 800a77e: 2502 movs r5, #2
  13790. 800a780: e7ac b.n 800a6dc <_dtoa_r+0x2b4>
  13791. 800a782: 07f1 lsls r1, r6, #31
  13792. 800a784: d508 bpl.n 800a798 <_dtoa_r+0x370>
  13793. 800a786: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13794. 800a78a: e9d7 2300 ldrd r2, r3, [r7]
  13795. 800a78e: f7f9 ff17 bl 80045c0 <__aeabi_dmul>
  13796. 800a792: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13797. 800a796: 3501 adds r5, #1
  13798. 800a798: 1076 asrs r6, r6, #1
  13799. 800a79a: 3708 adds r7, #8
  13800. 800a79c: e79f b.n 800a6de <_dtoa_r+0x2b6>
  13801. 800a79e: f000 80a5 beq.w 800a8ec <_dtoa_r+0x4c4>
  13802. 800a7a2: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13803. 800a7a6: f1cb 0600 rsb r6, fp, #0
  13804. 800a7aa: 4ba2 ldr r3, [pc, #648] ; (800aa34 <_dtoa_r+0x60c>)
  13805. 800a7ac: f006 020f and.w r2, r6, #15
  13806. 800a7b0: eb03 03c2 add.w r3, r3, r2, lsl #3
  13807. 800a7b4: e9d3 2300 ldrd r2, r3, [r3]
  13808. 800a7b8: f7f9 ff02 bl 80045c0 <__aeabi_dmul>
  13809. 800a7bc: 2502 movs r5, #2
  13810. 800a7be: 2300 movs r3, #0
  13811. 800a7c0: e9cd 0102 strd r0, r1, [sp, #8]
  13812. 800a7c4: 4f9c ldr r7, [pc, #624] ; (800aa38 <_dtoa_r+0x610>)
  13813. 800a7c6: 1136 asrs r6, r6, #4
  13814. 800a7c8: 2e00 cmp r6, #0
  13815. 800a7ca: f040 8084 bne.w 800a8d6 <_dtoa_r+0x4ae>
  13816. 800a7ce: 2b00 cmp r3, #0
  13817. 800a7d0: d18d bne.n 800a6ee <_dtoa_r+0x2c6>
  13818. 800a7d2: 9b0d ldr r3, [sp, #52] ; 0x34
  13819. 800a7d4: 2b00 cmp r3, #0
  13820. 800a7d6: f000 808b beq.w 800a8f0 <_dtoa_r+0x4c8>
  13821. 800a7da: e9dd 2302 ldrd r2, r3, [sp, #8]
  13822. 800a7de: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13823. 800a7e2: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13824. 800a7e6: 2200 movs r2, #0
  13825. 800a7e8: 4b94 ldr r3, [pc, #592] ; (800aa3c <_dtoa_r+0x614>)
  13826. 800a7ea: f7fa f95b bl 8004aa4 <__aeabi_dcmplt>
  13827. 800a7ee: 2800 cmp r0, #0
  13828. 800a7f0: d07e beq.n 800a8f0 <_dtoa_r+0x4c8>
  13829. 800a7f2: f1b9 0f00 cmp.w r9, #0
  13830. 800a7f6: d07b beq.n 800a8f0 <_dtoa_r+0x4c8>
  13831. 800a7f8: 9b04 ldr r3, [sp, #16]
  13832. 800a7fa: 2b00 cmp r3, #0
  13833. 800a7fc: dd37 ble.n 800a86e <_dtoa_r+0x446>
  13834. 800a7fe: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13835. 800a802: 2200 movs r2, #0
  13836. 800a804: 4b8e ldr r3, [pc, #568] ; (800aa40 <_dtoa_r+0x618>)
  13837. 800a806: f7f9 fedb bl 80045c0 <__aeabi_dmul>
  13838. 800a80a: e9cd 0102 strd r0, r1, [sp, #8]
  13839. 800a80e: 9e04 ldr r6, [sp, #16]
  13840. 800a810: f10b 37ff add.w r7, fp, #4294967295
  13841. 800a814: 3501 adds r5, #1
  13842. 800a816: 4628 mov r0, r5
  13843. 800a818: f7f9 fe6c bl 80044f4 <__aeabi_i2d>
  13844. 800a81c: e9dd 2302 ldrd r2, r3, [sp, #8]
  13845. 800a820: f7f9 fece bl 80045c0 <__aeabi_dmul>
  13846. 800a824: 4b87 ldr r3, [pc, #540] ; (800aa44 <_dtoa_r+0x61c>)
  13847. 800a826: 2200 movs r2, #0
  13848. 800a828: f7f9 fd18 bl 800425c <__adddf3>
  13849. 800a82c: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13850. 800a830: 9b0b ldr r3, [sp, #44] ; 0x2c
  13851. 800a832: f1a3 7550 sub.w r5, r3, #54525952 ; 0x3400000
  13852. 800a836: 950b str r5, [sp, #44] ; 0x2c
  13853. 800a838: 2e00 cmp r6, #0
  13854. 800a83a: d15c bne.n 800a8f6 <_dtoa_r+0x4ce>
  13855. 800a83c: e9dd 0102 ldrd r0, r1, [sp, #8]
  13856. 800a840: 2200 movs r2, #0
  13857. 800a842: 4b81 ldr r3, [pc, #516] ; (800aa48 <_dtoa_r+0x620>)
  13858. 800a844: f7f9 fd08 bl 8004258 <__aeabi_dsub>
  13859. 800a848: 9a0a ldr r2, [sp, #40] ; 0x28
  13860. 800a84a: 462b mov r3, r5
  13861. 800a84c: e9cd 0102 strd r0, r1, [sp, #8]
  13862. 800a850: f7fa f946 bl 8004ae0 <__aeabi_dcmpgt>
  13863. 800a854: 2800 cmp r0, #0
  13864. 800a856: f040 82f7 bne.w 800ae48 <_dtoa_r+0xa20>
  13865. 800a85a: e9dd 0102 ldrd r0, r1, [sp, #8]
  13866. 800a85e: 9a0a ldr r2, [sp, #40] ; 0x28
  13867. 800a860: f105 4300 add.w r3, r5, #2147483648 ; 0x80000000
  13868. 800a864: f7fa f91e bl 8004aa4 <__aeabi_dcmplt>
  13869. 800a868: 2800 cmp r0, #0
  13870. 800a86a: f040 82eb bne.w 800ae44 <_dtoa_r+0xa1c>
  13871. 800a86e: e9dd 230e ldrd r2, r3, [sp, #56] ; 0x38
  13872. 800a872: e9cd 2302 strd r2, r3, [sp, #8]
  13873. 800a876: 9b13 ldr r3, [sp, #76] ; 0x4c
  13874. 800a878: 2b00 cmp r3, #0
  13875. 800a87a: f2c0 8150 blt.w 800ab1e <_dtoa_r+0x6f6>
  13876. 800a87e: f1bb 0f0e cmp.w fp, #14
  13877. 800a882: f300 814c bgt.w 800ab1e <_dtoa_r+0x6f6>
  13878. 800a886: 4b6b ldr r3, [pc, #428] ; (800aa34 <_dtoa_r+0x60c>)
  13879. 800a888: eb03 03cb add.w r3, r3, fp, lsl #3
  13880. 800a88c: e9d3 2300 ldrd r2, r3, [r3]
  13881. 800a890: e9cd 2304 strd r2, r3, [sp, #16]
  13882. 800a894: 9b1f ldr r3, [sp, #124] ; 0x7c
  13883. 800a896: 2b00 cmp r3, #0
  13884. 800a898: f280 80da bge.w 800aa50 <_dtoa_r+0x628>
  13885. 800a89c: f1b9 0f00 cmp.w r9, #0
  13886. 800a8a0: f300 80d6 bgt.w 800aa50 <_dtoa_r+0x628>
  13887. 800a8a4: f040 82cd bne.w 800ae42 <_dtoa_r+0xa1a>
  13888. 800a8a8: e9dd 0104 ldrd r0, r1, [sp, #16]
  13889. 800a8ac: 2200 movs r2, #0
  13890. 800a8ae: 4b66 ldr r3, [pc, #408] ; (800aa48 <_dtoa_r+0x620>)
  13891. 800a8b0: f7f9 fe86 bl 80045c0 <__aeabi_dmul>
  13892. 800a8b4: e9dd 2302 ldrd r2, r3, [sp, #8]
  13893. 800a8b8: f7fa f908 bl 8004acc <__aeabi_dcmpge>
  13894. 800a8bc: 464e mov r6, r9
  13895. 800a8be: 464f mov r7, r9
  13896. 800a8c0: 2800 cmp r0, #0
  13897. 800a8c2: f040 82a4 bne.w 800ae0e <_dtoa_r+0x9e6>
  13898. 800a8c6: 9b06 ldr r3, [sp, #24]
  13899. 800a8c8: 9a06 ldr r2, [sp, #24]
  13900. 800a8ca: 1c5d adds r5, r3, #1
  13901. 800a8cc: 2331 movs r3, #49 ; 0x31
  13902. 800a8ce: f10b 0b01 add.w fp, fp, #1
  13903. 800a8d2: 7013 strb r3, [r2, #0]
  13904. 800a8d4: e29f b.n 800ae16 <_dtoa_r+0x9ee>
  13905. 800a8d6: 07f2 lsls r2, r6, #31
  13906. 800a8d8: d505 bpl.n 800a8e6 <_dtoa_r+0x4be>
  13907. 800a8da: e9d7 2300 ldrd r2, r3, [r7]
  13908. 800a8de: f7f9 fe6f bl 80045c0 <__aeabi_dmul>
  13909. 800a8e2: 2301 movs r3, #1
  13910. 800a8e4: 3501 adds r5, #1
  13911. 800a8e6: 1076 asrs r6, r6, #1
  13912. 800a8e8: 3708 adds r7, #8
  13913. 800a8ea: e76d b.n 800a7c8 <_dtoa_r+0x3a0>
  13914. 800a8ec: 2502 movs r5, #2
  13915. 800a8ee: e770 b.n 800a7d2 <_dtoa_r+0x3aa>
  13916. 800a8f0: 465f mov r7, fp
  13917. 800a8f2: 464e mov r6, r9
  13918. 800a8f4: e78f b.n 800a816 <_dtoa_r+0x3ee>
  13919. 800a8f6: 9a06 ldr r2, [sp, #24]
  13920. 800a8f8: 4b4e ldr r3, [pc, #312] ; (800aa34 <_dtoa_r+0x60c>)
  13921. 800a8fa: 4432 add r2, r6
  13922. 800a8fc: 9211 str r2, [sp, #68] ; 0x44
  13923. 800a8fe: 9a09 ldr r2, [sp, #36] ; 0x24
  13924. 800a900: 1e71 subs r1, r6, #1
  13925. 800a902: 2a00 cmp r2, #0
  13926. 800a904: d048 beq.n 800a998 <_dtoa_r+0x570>
  13927. 800a906: eb03 03c1 add.w r3, r3, r1, lsl #3
  13928. 800a90a: e9d3 2300 ldrd r2, r3, [r3]
  13929. 800a90e: 2000 movs r0, #0
  13930. 800a910: 494e ldr r1, [pc, #312] ; (800aa4c <_dtoa_r+0x624>)
  13931. 800a912: f7f9 ff7f bl 8004814 <__aeabi_ddiv>
  13932. 800a916: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13933. 800a91a: f7f9 fc9d bl 8004258 <__aeabi_dsub>
  13934. 800a91e: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13935. 800a922: 9d06 ldr r5, [sp, #24]
  13936. 800a924: e9dd 0102 ldrd r0, r1, [sp, #8]
  13937. 800a928: f7fa f8fa bl 8004b20 <__aeabi_d2iz>
  13938. 800a92c: 4606 mov r6, r0
  13939. 800a92e: f7f9 fde1 bl 80044f4 <__aeabi_i2d>
  13940. 800a932: 4602 mov r2, r0
  13941. 800a934: 460b mov r3, r1
  13942. 800a936: e9dd 0102 ldrd r0, r1, [sp, #8]
  13943. 800a93a: f7f9 fc8d bl 8004258 <__aeabi_dsub>
  13944. 800a93e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13945. 800a942: 3630 adds r6, #48 ; 0x30
  13946. 800a944: f805 6b01 strb.w r6, [r5], #1
  13947. 800a948: e9cd 0102 strd r0, r1, [sp, #8]
  13948. 800a94c: f7fa f8aa bl 8004aa4 <__aeabi_dcmplt>
  13949. 800a950: 2800 cmp r0, #0
  13950. 800a952: d164 bne.n 800aa1e <_dtoa_r+0x5f6>
  13951. 800a954: e9dd 2302 ldrd r2, r3, [sp, #8]
  13952. 800a958: 2000 movs r0, #0
  13953. 800a95a: 4938 ldr r1, [pc, #224] ; (800aa3c <_dtoa_r+0x614>)
  13954. 800a95c: f7f9 fc7c bl 8004258 <__aeabi_dsub>
  13955. 800a960: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13956. 800a964: f7fa f89e bl 8004aa4 <__aeabi_dcmplt>
  13957. 800a968: 2800 cmp r0, #0
  13958. 800a96a: f040 80b9 bne.w 800aae0 <_dtoa_r+0x6b8>
  13959. 800a96e: 9b11 ldr r3, [sp, #68] ; 0x44
  13960. 800a970: 429d cmp r5, r3
  13961. 800a972: f43f af7c beq.w 800a86e <_dtoa_r+0x446>
  13962. 800a976: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13963. 800a97a: 2200 movs r2, #0
  13964. 800a97c: 4b30 ldr r3, [pc, #192] ; (800aa40 <_dtoa_r+0x618>)
  13965. 800a97e: f7f9 fe1f bl 80045c0 <__aeabi_dmul>
  13966. 800a982: 2200 movs r2, #0
  13967. 800a984: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13968. 800a988: e9dd 0102 ldrd r0, r1, [sp, #8]
  13969. 800a98c: 4b2c ldr r3, [pc, #176] ; (800aa40 <_dtoa_r+0x618>)
  13970. 800a98e: f7f9 fe17 bl 80045c0 <__aeabi_dmul>
  13971. 800a992: e9cd 0102 strd r0, r1, [sp, #8]
  13972. 800a996: e7c5 b.n 800a924 <_dtoa_r+0x4fc>
  13973. 800a998: eb03 01c1 add.w r1, r3, r1, lsl #3
  13974. 800a99c: e9d1 0100 ldrd r0, r1, [r1]
  13975. 800a9a0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13976. 800a9a4: f7f9 fe0c bl 80045c0 <__aeabi_dmul>
  13977. 800a9a8: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13978. 800a9ac: 9d06 ldr r5, [sp, #24]
  13979. 800a9ae: e9dd 0102 ldrd r0, r1, [sp, #8]
  13980. 800a9b2: f7fa f8b5 bl 8004b20 <__aeabi_d2iz>
  13981. 800a9b6: 4606 mov r6, r0
  13982. 800a9b8: f7f9 fd9c bl 80044f4 <__aeabi_i2d>
  13983. 800a9bc: 4602 mov r2, r0
  13984. 800a9be: 460b mov r3, r1
  13985. 800a9c0: e9dd 0102 ldrd r0, r1, [sp, #8]
  13986. 800a9c4: f7f9 fc48 bl 8004258 <__aeabi_dsub>
  13987. 800a9c8: 3630 adds r6, #48 ; 0x30
  13988. 800a9ca: 9b11 ldr r3, [sp, #68] ; 0x44
  13989. 800a9cc: f805 6b01 strb.w r6, [r5], #1
  13990. 800a9d0: 42ab cmp r3, r5
  13991. 800a9d2: e9cd 0102 strd r0, r1, [sp, #8]
  13992. 800a9d6: f04f 0200 mov.w r2, #0
  13993. 800a9da: d124 bne.n 800aa26 <_dtoa_r+0x5fe>
  13994. 800a9dc: 4b1b ldr r3, [pc, #108] ; (800aa4c <_dtoa_r+0x624>)
  13995. 800a9de: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13996. 800a9e2: f7f9 fc3b bl 800425c <__adddf3>
  13997. 800a9e6: 4602 mov r2, r0
  13998. 800a9e8: 460b mov r3, r1
  13999. 800a9ea: e9dd 0102 ldrd r0, r1, [sp, #8]
  14000. 800a9ee: f7fa f877 bl 8004ae0 <__aeabi_dcmpgt>
  14001. 800a9f2: 2800 cmp r0, #0
  14002. 800a9f4: d174 bne.n 800aae0 <_dtoa_r+0x6b8>
  14003. 800a9f6: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  14004. 800a9fa: 2000 movs r0, #0
  14005. 800a9fc: 4913 ldr r1, [pc, #76] ; (800aa4c <_dtoa_r+0x624>)
  14006. 800a9fe: f7f9 fc2b bl 8004258 <__aeabi_dsub>
  14007. 800aa02: 4602 mov r2, r0
  14008. 800aa04: 460b mov r3, r1
  14009. 800aa06: e9dd 0102 ldrd r0, r1, [sp, #8]
  14010. 800aa0a: f7fa f84b bl 8004aa4 <__aeabi_dcmplt>
  14011. 800aa0e: 2800 cmp r0, #0
  14012. 800aa10: f43f af2d beq.w 800a86e <_dtoa_r+0x446>
  14013. 800aa14: f815 3c01 ldrb.w r3, [r5, #-1]
  14014. 800aa18: 1e6a subs r2, r5, #1
  14015. 800aa1a: 2b30 cmp r3, #48 ; 0x30
  14016. 800aa1c: d001 beq.n 800aa22 <_dtoa_r+0x5fa>
  14017. 800aa1e: 46bb mov fp, r7
  14018. 800aa20: e04d b.n 800aabe <_dtoa_r+0x696>
  14019. 800aa22: 4615 mov r5, r2
  14020. 800aa24: e7f6 b.n 800aa14 <_dtoa_r+0x5ec>
  14021. 800aa26: 4b06 ldr r3, [pc, #24] ; (800aa40 <_dtoa_r+0x618>)
  14022. 800aa28: f7f9 fdca bl 80045c0 <__aeabi_dmul>
  14023. 800aa2c: e9cd 0102 strd r0, r1, [sp, #8]
  14024. 800aa30: e7bd b.n 800a9ae <_dtoa_r+0x586>
  14025. 800aa32: bf00 nop
  14026. 800aa34: 0800c0d0 .word 0x0800c0d0
  14027. 800aa38: 0800c0a8 .word 0x0800c0a8
  14028. 800aa3c: 3ff00000 .word 0x3ff00000
  14029. 800aa40: 40240000 .word 0x40240000
  14030. 800aa44: 401c0000 .word 0x401c0000
  14031. 800aa48: 40140000 .word 0x40140000
  14032. 800aa4c: 3fe00000 .word 0x3fe00000
  14033. 800aa50: 9d06 ldr r5, [sp, #24]
  14034. 800aa52: e9dd 6702 ldrd r6, r7, [sp, #8]
  14035. 800aa56: e9dd 2304 ldrd r2, r3, [sp, #16]
  14036. 800aa5a: 4630 mov r0, r6
  14037. 800aa5c: 4639 mov r1, r7
  14038. 800aa5e: f7f9 fed9 bl 8004814 <__aeabi_ddiv>
  14039. 800aa62: f7fa f85d bl 8004b20 <__aeabi_d2iz>
  14040. 800aa66: 4680 mov r8, r0
  14041. 800aa68: f7f9 fd44 bl 80044f4 <__aeabi_i2d>
  14042. 800aa6c: e9dd 2304 ldrd r2, r3, [sp, #16]
  14043. 800aa70: f7f9 fda6 bl 80045c0 <__aeabi_dmul>
  14044. 800aa74: 4602 mov r2, r0
  14045. 800aa76: 460b mov r3, r1
  14046. 800aa78: 4630 mov r0, r6
  14047. 800aa7a: 4639 mov r1, r7
  14048. 800aa7c: f7f9 fbec bl 8004258 <__aeabi_dsub>
  14049. 800aa80: f108 0630 add.w r6, r8, #48 ; 0x30
  14050. 800aa84: f805 6b01 strb.w r6, [r5], #1
  14051. 800aa88: 9e06 ldr r6, [sp, #24]
  14052. 800aa8a: 4602 mov r2, r0
  14053. 800aa8c: 1bae subs r6, r5, r6
  14054. 800aa8e: 45b1 cmp r9, r6
  14055. 800aa90: 460b mov r3, r1
  14056. 800aa92: d137 bne.n 800ab04 <_dtoa_r+0x6dc>
  14057. 800aa94: f7f9 fbe2 bl 800425c <__adddf3>
  14058. 800aa98: 4606 mov r6, r0
  14059. 800aa9a: 460f mov r7, r1
  14060. 800aa9c: 4602 mov r2, r0
  14061. 800aa9e: 460b mov r3, r1
  14062. 800aaa0: e9dd 0104 ldrd r0, r1, [sp, #16]
  14063. 800aaa4: f7f9 fffe bl 8004aa4 <__aeabi_dcmplt>
  14064. 800aaa8: b9c8 cbnz r0, 800aade <_dtoa_r+0x6b6>
  14065. 800aaaa: e9dd 0104 ldrd r0, r1, [sp, #16]
  14066. 800aaae: 4632 mov r2, r6
  14067. 800aab0: 463b mov r3, r7
  14068. 800aab2: f7f9 ffed bl 8004a90 <__aeabi_dcmpeq>
  14069. 800aab6: b110 cbz r0, 800aabe <_dtoa_r+0x696>
  14070. 800aab8: f018 0f01 tst.w r8, #1
  14071. 800aabc: d10f bne.n 800aade <_dtoa_r+0x6b6>
  14072. 800aabe: 4651 mov r1, sl
  14073. 800aac0: 4620 mov r0, r4
  14074. 800aac2: f000 fcbd bl 800b440 <_Bfree>
  14075. 800aac6: 2300 movs r3, #0
  14076. 800aac8: 9a20 ldr r2, [sp, #128] ; 0x80
  14077. 800aaca: 702b strb r3, [r5, #0]
  14078. 800aacc: f10b 0301 add.w r3, fp, #1
  14079. 800aad0: 6013 str r3, [r2, #0]
  14080. 800aad2: 9b22 ldr r3, [sp, #136] ; 0x88
  14081. 800aad4: 2b00 cmp r3, #0
  14082. 800aad6: f43f acec beq.w 800a4b2 <_dtoa_r+0x8a>
  14083. 800aada: 601d str r5, [r3, #0]
  14084. 800aadc: e4e9 b.n 800a4b2 <_dtoa_r+0x8a>
  14085. 800aade: 465f mov r7, fp
  14086. 800aae0: f815 2c01 ldrb.w r2, [r5, #-1]
  14087. 800aae4: 1e6b subs r3, r5, #1
  14088. 800aae6: 2a39 cmp r2, #57 ; 0x39
  14089. 800aae8: d106 bne.n 800aaf8 <_dtoa_r+0x6d0>
  14090. 800aaea: 9a06 ldr r2, [sp, #24]
  14091. 800aaec: 429a cmp r2, r3
  14092. 800aaee: d107 bne.n 800ab00 <_dtoa_r+0x6d8>
  14093. 800aaf0: 2330 movs r3, #48 ; 0x30
  14094. 800aaf2: 7013 strb r3, [r2, #0]
  14095. 800aaf4: 4613 mov r3, r2
  14096. 800aaf6: 3701 adds r7, #1
  14097. 800aaf8: 781a ldrb r2, [r3, #0]
  14098. 800aafa: 3201 adds r2, #1
  14099. 800aafc: 701a strb r2, [r3, #0]
  14100. 800aafe: e78e b.n 800aa1e <_dtoa_r+0x5f6>
  14101. 800ab00: 461d mov r5, r3
  14102. 800ab02: e7ed b.n 800aae0 <_dtoa_r+0x6b8>
  14103. 800ab04: 2200 movs r2, #0
  14104. 800ab06: 4bb5 ldr r3, [pc, #724] ; (800addc <_dtoa_r+0x9b4>)
  14105. 800ab08: f7f9 fd5a bl 80045c0 <__aeabi_dmul>
  14106. 800ab0c: 2200 movs r2, #0
  14107. 800ab0e: 2300 movs r3, #0
  14108. 800ab10: 4606 mov r6, r0
  14109. 800ab12: 460f mov r7, r1
  14110. 800ab14: f7f9 ffbc bl 8004a90 <__aeabi_dcmpeq>
  14111. 800ab18: 2800 cmp r0, #0
  14112. 800ab1a: d09c beq.n 800aa56 <_dtoa_r+0x62e>
  14113. 800ab1c: e7cf b.n 800aabe <_dtoa_r+0x696>
  14114. 800ab1e: 9a09 ldr r2, [sp, #36] ; 0x24
  14115. 800ab20: 2a00 cmp r2, #0
  14116. 800ab22: f000 8129 beq.w 800ad78 <_dtoa_r+0x950>
  14117. 800ab26: 9a1e ldr r2, [sp, #120] ; 0x78
  14118. 800ab28: 2a01 cmp r2, #1
  14119. 800ab2a: f300 810e bgt.w 800ad4a <_dtoa_r+0x922>
  14120. 800ab2e: 9a10 ldr r2, [sp, #64] ; 0x40
  14121. 800ab30: 2a00 cmp r2, #0
  14122. 800ab32: f000 8106 beq.w 800ad42 <_dtoa_r+0x91a>
  14123. 800ab36: f203 4333 addw r3, r3, #1075 ; 0x433
  14124. 800ab3a: 4645 mov r5, r8
  14125. 800ab3c: 9e08 ldr r6, [sp, #32]
  14126. 800ab3e: 9a07 ldr r2, [sp, #28]
  14127. 800ab40: 2101 movs r1, #1
  14128. 800ab42: 441a add r2, r3
  14129. 800ab44: 4620 mov r0, r4
  14130. 800ab46: 4498 add r8, r3
  14131. 800ab48: 9207 str r2, [sp, #28]
  14132. 800ab4a: f000 fd19 bl 800b580 <__i2b>
  14133. 800ab4e: 4607 mov r7, r0
  14134. 800ab50: 2d00 cmp r5, #0
  14135. 800ab52: dd0b ble.n 800ab6c <_dtoa_r+0x744>
  14136. 800ab54: 9b07 ldr r3, [sp, #28]
  14137. 800ab56: 2b00 cmp r3, #0
  14138. 800ab58: dd08 ble.n 800ab6c <_dtoa_r+0x744>
  14139. 800ab5a: 42ab cmp r3, r5
  14140. 800ab5c: bfa8 it ge
  14141. 800ab5e: 462b movge r3, r5
  14142. 800ab60: 9a07 ldr r2, [sp, #28]
  14143. 800ab62: eba8 0803 sub.w r8, r8, r3
  14144. 800ab66: 1aed subs r5, r5, r3
  14145. 800ab68: 1ad3 subs r3, r2, r3
  14146. 800ab6a: 9307 str r3, [sp, #28]
  14147. 800ab6c: 9b08 ldr r3, [sp, #32]
  14148. 800ab6e: b1fb cbz r3, 800abb0 <_dtoa_r+0x788>
  14149. 800ab70: 9b09 ldr r3, [sp, #36] ; 0x24
  14150. 800ab72: 2b00 cmp r3, #0
  14151. 800ab74: f000 8104 beq.w 800ad80 <_dtoa_r+0x958>
  14152. 800ab78: 2e00 cmp r6, #0
  14153. 800ab7a: dd11 ble.n 800aba0 <_dtoa_r+0x778>
  14154. 800ab7c: 4639 mov r1, r7
  14155. 800ab7e: 4632 mov r2, r6
  14156. 800ab80: 4620 mov r0, r4
  14157. 800ab82: f000 fd93 bl 800b6ac <__pow5mult>
  14158. 800ab86: 4652 mov r2, sl
  14159. 800ab88: 4601 mov r1, r0
  14160. 800ab8a: 4607 mov r7, r0
  14161. 800ab8c: 4620 mov r0, r4
  14162. 800ab8e: f000 fd00 bl 800b592 <__multiply>
  14163. 800ab92: 4651 mov r1, sl
  14164. 800ab94: 900a str r0, [sp, #40] ; 0x28
  14165. 800ab96: 4620 mov r0, r4
  14166. 800ab98: f000 fc52 bl 800b440 <_Bfree>
  14167. 800ab9c: 9b0a ldr r3, [sp, #40] ; 0x28
  14168. 800ab9e: 469a mov sl, r3
  14169. 800aba0: 9b08 ldr r3, [sp, #32]
  14170. 800aba2: 1b9a subs r2, r3, r6
  14171. 800aba4: d004 beq.n 800abb0 <_dtoa_r+0x788>
  14172. 800aba6: 4651 mov r1, sl
  14173. 800aba8: 4620 mov r0, r4
  14174. 800abaa: f000 fd7f bl 800b6ac <__pow5mult>
  14175. 800abae: 4682 mov sl, r0
  14176. 800abb0: 2101 movs r1, #1
  14177. 800abb2: 4620 mov r0, r4
  14178. 800abb4: f000 fce4 bl 800b580 <__i2b>
  14179. 800abb8: 9b0c ldr r3, [sp, #48] ; 0x30
  14180. 800abba: 4606 mov r6, r0
  14181. 800abbc: 2b00 cmp r3, #0
  14182. 800abbe: f340 80e1 ble.w 800ad84 <_dtoa_r+0x95c>
  14183. 800abc2: 461a mov r2, r3
  14184. 800abc4: 4601 mov r1, r0
  14185. 800abc6: 4620 mov r0, r4
  14186. 800abc8: f000 fd70 bl 800b6ac <__pow5mult>
  14187. 800abcc: 9b1e ldr r3, [sp, #120] ; 0x78
  14188. 800abce: 4606 mov r6, r0
  14189. 800abd0: 2b01 cmp r3, #1
  14190. 800abd2: f340 80da ble.w 800ad8a <_dtoa_r+0x962>
  14191. 800abd6: 2300 movs r3, #0
  14192. 800abd8: 9308 str r3, [sp, #32]
  14193. 800abda: 6933 ldr r3, [r6, #16]
  14194. 800abdc: eb06 0383 add.w r3, r6, r3, lsl #2
  14195. 800abe0: 6918 ldr r0, [r3, #16]
  14196. 800abe2: f000 fc7f bl 800b4e4 <__hi0bits>
  14197. 800abe6: f1c0 0020 rsb r0, r0, #32
  14198. 800abea: 9b07 ldr r3, [sp, #28]
  14199. 800abec: 4418 add r0, r3
  14200. 800abee: f010 001f ands.w r0, r0, #31
  14201. 800abf2: f000 80f0 beq.w 800add6 <_dtoa_r+0x9ae>
  14202. 800abf6: f1c0 0320 rsb r3, r0, #32
  14203. 800abfa: 2b04 cmp r3, #4
  14204. 800abfc: f340 80e2 ble.w 800adc4 <_dtoa_r+0x99c>
  14205. 800ac00: 9b07 ldr r3, [sp, #28]
  14206. 800ac02: f1c0 001c rsb r0, r0, #28
  14207. 800ac06: 4480 add r8, r0
  14208. 800ac08: 4405 add r5, r0
  14209. 800ac0a: 4403 add r3, r0
  14210. 800ac0c: 9307 str r3, [sp, #28]
  14211. 800ac0e: f1b8 0f00 cmp.w r8, #0
  14212. 800ac12: dd05 ble.n 800ac20 <_dtoa_r+0x7f8>
  14213. 800ac14: 4651 mov r1, sl
  14214. 800ac16: 4642 mov r2, r8
  14215. 800ac18: 4620 mov r0, r4
  14216. 800ac1a: f000 fd95 bl 800b748 <__lshift>
  14217. 800ac1e: 4682 mov sl, r0
  14218. 800ac20: 9b07 ldr r3, [sp, #28]
  14219. 800ac22: 2b00 cmp r3, #0
  14220. 800ac24: dd05 ble.n 800ac32 <_dtoa_r+0x80a>
  14221. 800ac26: 4631 mov r1, r6
  14222. 800ac28: 461a mov r2, r3
  14223. 800ac2a: 4620 mov r0, r4
  14224. 800ac2c: f000 fd8c bl 800b748 <__lshift>
  14225. 800ac30: 4606 mov r6, r0
  14226. 800ac32: 9b0d ldr r3, [sp, #52] ; 0x34
  14227. 800ac34: 2b00 cmp r3, #0
  14228. 800ac36: f000 80d3 beq.w 800ade0 <_dtoa_r+0x9b8>
  14229. 800ac3a: 4631 mov r1, r6
  14230. 800ac3c: 4650 mov r0, sl
  14231. 800ac3e: f000 fdd4 bl 800b7ea <__mcmp>
  14232. 800ac42: 2800 cmp r0, #0
  14233. 800ac44: f280 80cc bge.w 800ade0 <_dtoa_r+0x9b8>
  14234. 800ac48: 2300 movs r3, #0
  14235. 800ac4a: 4651 mov r1, sl
  14236. 800ac4c: 220a movs r2, #10
  14237. 800ac4e: 4620 mov r0, r4
  14238. 800ac50: f000 fc0d bl 800b46e <__multadd>
  14239. 800ac54: 9b09 ldr r3, [sp, #36] ; 0x24
  14240. 800ac56: f10b 3bff add.w fp, fp, #4294967295
  14241. 800ac5a: 4682 mov sl, r0
  14242. 800ac5c: 2b00 cmp r3, #0
  14243. 800ac5e: f000 81a9 beq.w 800afb4 <_dtoa_r+0xb8c>
  14244. 800ac62: 2300 movs r3, #0
  14245. 800ac64: 4639 mov r1, r7
  14246. 800ac66: 220a movs r2, #10
  14247. 800ac68: 4620 mov r0, r4
  14248. 800ac6a: f000 fc00 bl 800b46e <__multadd>
  14249. 800ac6e: 9b04 ldr r3, [sp, #16]
  14250. 800ac70: 4607 mov r7, r0
  14251. 800ac72: 2b00 cmp r3, #0
  14252. 800ac74: dc03 bgt.n 800ac7e <_dtoa_r+0x856>
  14253. 800ac76: 9b1e ldr r3, [sp, #120] ; 0x78
  14254. 800ac78: 2b02 cmp r3, #2
  14255. 800ac7a: f300 80b9 bgt.w 800adf0 <_dtoa_r+0x9c8>
  14256. 800ac7e: 2d00 cmp r5, #0
  14257. 800ac80: dd05 ble.n 800ac8e <_dtoa_r+0x866>
  14258. 800ac82: 4639 mov r1, r7
  14259. 800ac84: 462a mov r2, r5
  14260. 800ac86: 4620 mov r0, r4
  14261. 800ac88: f000 fd5e bl 800b748 <__lshift>
  14262. 800ac8c: 4607 mov r7, r0
  14263. 800ac8e: 9b08 ldr r3, [sp, #32]
  14264. 800ac90: 2b00 cmp r3, #0
  14265. 800ac92: f000 8110 beq.w 800aeb6 <_dtoa_r+0xa8e>
  14266. 800ac96: 6879 ldr r1, [r7, #4]
  14267. 800ac98: 4620 mov r0, r4
  14268. 800ac9a: f000 fb9d bl 800b3d8 <_Balloc>
  14269. 800ac9e: 4605 mov r5, r0
  14270. 800aca0: 693a ldr r2, [r7, #16]
  14271. 800aca2: f107 010c add.w r1, r7, #12
  14272. 800aca6: 3202 adds r2, #2
  14273. 800aca8: 0092 lsls r2, r2, #2
  14274. 800acaa: 300c adds r0, #12
  14275. 800acac: f7fe fcca bl 8009644 <memcpy>
  14276. 800acb0: 2201 movs r2, #1
  14277. 800acb2: 4629 mov r1, r5
  14278. 800acb4: 4620 mov r0, r4
  14279. 800acb6: f000 fd47 bl 800b748 <__lshift>
  14280. 800acba: 9707 str r7, [sp, #28]
  14281. 800acbc: 4607 mov r7, r0
  14282. 800acbe: 9b02 ldr r3, [sp, #8]
  14283. 800acc0: f8dd 8018 ldr.w r8, [sp, #24]
  14284. 800acc4: f003 0301 and.w r3, r3, #1
  14285. 800acc8: 9308 str r3, [sp, #32]
  14286. 800acca: 4631 mov r1, r6
  14287. 800accc: 4650 mov r0, sl
  14288. 800acce: f7ff fb1f bl 800a310 <quorem>
  14289. 800acd2: 9907 ldr r1, [sp, #28]
  14290. 800acd4: 4605 mov r5, r0
  14291. 800acd6: f100 0930 add.w r9, r0, #48 ; 0x30
  14292. 800acda: 4650 mov r0, sl
  14293. 800acdc: f000 fd85 bl 800b7ea <__mcmp>
  14294. 800ace0: 463a mov r2, r7
  14295. 800ace2: 9002 str r0, [sp, #8]
  14296. 800ace4: 4631 mov r1, r6
  14297. 800ace6: 4620 mov r0, r4
  14298. 800ace8: f000 fd99 bl 800b81e <__mdiff>
  14299. 800acec: 68c3 ldr r3, [r0, #12]
  14300. 800acee: 4602 mov r2, r0
  14301. 800acf0: 2b00 cmp r3, #0
  14302. 800acf2: f040 80e2 bne.w 800aeba <_dtoa_r+0xa92>
  14303. 800acf6: 4601 mov r1, r0
  14304. 800acf8: 9009 str r0, [sp, #36] ; 0x24
  14305. 800acfa: 4650 mov r0, sl
  14306. 800acfc: f000 fd75 bl 800b7ea <__mcmp>
  14307. 800ad00: 4603 mov r3, r0
  14308. 800ad02: 9a09 ldr r2, [sp, #36] ; 0x24
  14309. 800ad04: 4611 mov r1, r2
  14310. 800ad06: 4620 mov r0, r4
  14311. 800ad08: 9309 str r3, [sp, #36] ; 0x24
  14312. 800ad0a: f000 fb99 bl 800b440 <_Bfree>
  14313. 800ad0e: 9b09 ldr r3, [sp, #36] ; 0x24
  14314. 800ad10: 2b00 cmp r3, #0
  14315. 800ad12: f040 80d4 bne.w 800aebe <_dtoa_r+0xa96>
  14316. 800ad16: 9a1e ldr r2, [sp, #120] ; 0x78
  14317. 800ad18: 2a00 cmp r2, #0
  14318. 800ad1a: f040 80d0 bne.w 800aebe <_dtoa_r+0xa96>
  14319. 800ad1e: 9a08 ldr r2, [sp, #32]
  14320. 800ad20: 2a00 cmp r2, #0
  14321. 800ad22: f040 80cc bne.w 800aebe <_dtoa_r+0xa96>
  14322. 800ad26: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14323. 800ad2a: f000 80e8 beq.w 800aefe <_dtoa_r+0xad6>
  14324. 800ad2e: 9b02 ldr r3, [sp, #8]
  14325. 800ad30: 2b00 cmp r3, #0
  14326. 800ad32: dd01 ble.n 800ad38 <_dtoa_r+0x910>
  14327. 800ad34: f105 0931 add.w r9, r5, #49 ; 0x31
  14328. 800ad38: f108 0501 add.w r5, r8, #1
  14329. 800ad3c: f888 9000 strb.w r9, [r8]
  14330. 800ad40: e06b b.n 800ae1a <_dtoa_r+0x9f2>
  14331. 800ad42: 9b12 ldr r3, [sp, #72] ; 0x48
  14332. 800ad44: f1c3 0336 rsb r3, r3, #54 ; 0x36
  14333. 800ad48: e6f7 b.n 800ab3a <_dtoa_r+0x712>
  14334. 800ad4a: 9b08 ldr r3, [sp, #32]
  14335. 800ad4c: f109 36ff add.w r6, r9, #4294967295
  14336. 800ad50: 42b3 cmp r3, r6
  14337. 800ad52: bfb7 itett lt
  14338. 800ad54: 9b08 ldrlt r3, [sp, #32]
  14339. 800ad56: 1b9e subge r6, r3, r6
  14340. 800ad58: 1af2 sublt r2, r6, r3
  14341. 800ad5a: 9b0c ldrlt r3, [sp, #48] ; 0x30
  14342. 800ad5c: bfbf itttt lt
  14343. 800ad5e: 9608 strlt r6, [sp, #32]
  14344. 800ad60: 189b addlt r3, r3, r2
  14345. 800ad62: 930c strlt r3, [sp, #48] ; 0x30
  14346. 800ad64: 2600 movlt r6, #0
  14347. 800ad66: f1b9 0f00 cmp.w r9, #0
  14348. 800ad6a: bfb9 ittee lt
  14349. 800ad6c: eba8 0509 sublt.w r5, r8, r9
  14350. 800ad70: 2300 movlt r3, #0
  14351. 800ad72: 4645 movge r5, r8
  14352. 800ad74: 464b movge r3, r9
  14353. 800ad76: e6e2 b.n 800ab3e <_dtoa_r+0x716>
  14354. 800ad78: 9e08 ldr r6, [sp, #32]
  14355. 800ad7a: 4645 mov r5, r8
  14356. 800ad7c: 9f09 ldr r7, [sp, #36] ; 0x24
  14357. 800ad7e: e6e7 b.n 800ab50 <_dtoa_r+0x728>
  14358. 800ad80: 9a08 ldr r2, [sp, #32]
  14359. 800ad82: e710 b.n 800aba6 <_dtoa_r+0x77e>
  14360. 800ad84: 9b1e ldr r3, [sp, #120] ; 0x78
  14361. 800ad86: 2b01 cmp r3, #1
  14362. 800ad88: dc18 bgt.n 800adbc <_dtoa_r+0x994>
  14363. 800ad8a: 9b02 ldr r3, [sp, #8]
  14364. 800ad8c: b9b3 cbnz r3, 800adbc <_dtoa_r+0x994>
  14365. 800ad8e: 9b03 ldr r3, [sp, #12]
  14366. 800ad90: f3c3 0313 ubfx r3, r3, #0, #20
  14367. 800ad94: b9a3 cbnz r3, 800adc0 <_dtoa_r+0x998>
  14368. 800ad96: 9b03 ldr r3, [sp, #12]
  14369. 800ad98: f023 4300 bic.w r3, r3, #2147483648 ; 0x80000000
  14370. 800ad9c: 0d1b lsrs r3, r3, #20
  14371. 800ad9e: 051b lsls r3, r3, #20
  14372. 800ada0: b12b cbz r3, 800adae <_dtoa_r+0x986>
  14373. 800ada2: 9b07 ldr r3, [sp, #28]
  14374. 800ada4: f108 0801 add.w r8, r8, #1
  14375. 800ada8: 3301 adds r3, #1
  14376. 800adaa: 9307 str r3, [sp, #28]
  14377. 800adac: 2301 movs r3, #1
  14378. 800adae: 9308 str r3, [sp, #32]
  14379. 800adb0: 9b0c ldr r3, [sp, #48] ; 0x30
  14380. 800adb2: 2b00 cmp r3, #0
  14381. 800adb4: f47f af11 bne.w 800abda <_dtoa_r+0x7b2>
  14382. 800adb8: 2001 movs r0, #1
  14383. 800adba: e716 b.n 800abea <_dtoa_r+0x7c2>
  14384. 800adbc: 2300 movs r3, #0
  14385. 800adbe: e7f6 b.n 800adae <_dtoa_r+0x986>
  14386. 800adc0: 9b02 ldr r3, [sp, #8]
  14387. 800adc2: e7f4 b.n 800adae <_dtoa_r+0x986>
  14388. 800adc4: f43f af23 beq.w 800ac0e <_dtoa_r+0x7e6>
  14389. 800adc8: 9a07 ldr r2, [sp, #28]
  14390. 800adca: 331c adds r3, #28
  14391. 800adcc: 441a add r2, r3
  14392. 800adce: 4498 add r8, r3
  14393. 800add0: 441d add r5, r3
  14394. 800add2: 4613 mov r3, r2
  14395. 800add4: e71a b.n 800ac0c <_dtoa_r+0x7e4>
  14396. 800add6: 4603 mov r3, r0
  14397. 800add8: e7f6 b.n 800adc8 <_dtoa_r+0x9a0>
  14398. 800adda: bf00 nop
  14399. 800addc: 40240000 .word 0x40240000
  14400. 800ade0: f1b9 0f00 cmp.w r9, #0
  14401. 800ade4: dc33 bgt.n 800ae4e <_dtoa_r+0xa26>
  14402. 800ade6: 9b1e ldr r3, [sp, #120] ; 0x78
  14403. 800ade8: 2b02 cmp r3, #2
  14404. 800adea: dd30 ble.n 800ae4e <_dtoa_r+0xa26>
  14405. 800adec: f8cd 9010 str.w r9, [sp, #16]
  14406. 800adf0: 9b04 ldr r3, [sp, #16]
  14407. 800adf2: b963 cbnz r3, 800ae0e <_dtoa_r+0x9e6>
  14408. 800adf4: 4631 mov r1, r6
  14409. 800adf6: 2205 movs r2, #5
  14410. 800adf8: 4620 mov r0, r4
  14411. 800adfa: f000 fb38 bl 800b46e <__multadd>
  14412. 800adfe: 4601 mov r1, r0
  14413. 800ae00: 4606 mov r6, r0
  14414. 800ae02: 4650 mov r0, sl
  14415. 800ae04: f000 fcf1 bl 800b7ea <__mcmp>
  14416. 800ae08: 2800 cmp r0, #0
  14417. 800ae0a: f73f ad5c bgt.w 800a8c6 <_dtoa_r+0x49e>
  14418. 800ae0e: 9b1f ldr r3, [sp, #124] ; 0x7c
  14419. 800ae10: 9d06 ldr r5, [sp, #24]
  14420. 800ae12: ea6f 0b03 mvn.w fp, r3
  14421. 800ae16: 2300 movs r3, #0
  14422. 800ae18: 9307 str r3, [sp, #28]
  14423. 800ae1a: 4631 mov r1, r6
  14424. 800ae1c: 4620 mov r0, r4
  14425. 800ae1e: f000 fb0f bl 800b440 <_Bfree>
  14426. 800ae22: 2f00 cmp r7, #0
  14427. 800ae24: f43f ae4b beq.w 800aabe <_dtoa_r+0x696>
  14428. 800ae28: 9b07 ldr r3, [sp, #28]
  14429. 800ae2a: b12b cbz r3, 800ae38 <_dtoa_r+0xa10>
  14430. 800ae2c: 42bb cmp r3, r7
  14431. 800ae2e: d003 beq.n 800ae38 <_dtoa_r+0xa10>
  14432. 800ae30: 4619 mov r1, r3
  14433. 800ae32: 4620 mov r0, r4
  14434. 800ae34: f000 fb04 bl 800b440 <_Bfree>
  14435. 800ae38: 4639 mov r1, r7
  14436. 800ae3a: 4620 mov r0, r4
  14437. 800ae3c: f000 fb00 bl 800b440 <_Bfree>
  14438. 800ae40: e63d b.n 800aabe <_dtoa_r+0x696>
  14439. 800ae42: 2600 movs r6, #0
  14440. 800ae44: 4637 mov r7, r6
  14441. 800ae46: e7e2 b.n 800ae0e <_dtoa_r+0x9e6>
  14442. 800ae48: 46bb mov fp, r7
  14443. 800ae4a: 4637 mov r7, r6
  14444. 800ae4c: e53b b.n 800a8c6 <_dtoa_r+0x49e>
  14445. 800ae4e: 9b09 ldr r3, [sp, #36] ; 0x24
  14446. 800ae50: f8cd 9010 str.w r9, [sp, #16]
  14447. 800ae54: 2b00 cmp r3, #0
  14448. 800ae56: f47f af12 bne.w 800ac7e <_dtoa_r+0x856>
  14449. 800ae5a: 9d06 ldr r5, [sp, #24]
  14450. 800ae5c: 4631 mov r1, r6
  14451. 800ae5e: 4650 mov r0, sl
  14452. 800ae60: f7ff fa56 bl 800a310 <quorem>
  14453. 800ae64: 9b06 ldr r3, [sp, #24]
  14454. 800ae66: f100 0930 add.w r9, r0, #48 ; 0x30
  14455. 800ae6a: f805 9b01 strb.w r9, [r5], #1
  14456. 800ae6e: 9a04 ldr r2, [sp, #16]
  14457. 800ae70: 1aeb subs r3, r5, r3
  14458. 800ae72: 429a cmp r2, r3
  14459. 800ae74: f300 8081 bgt.w 800af7a <_dtoa_r+0xb52>
  14460. 800ae78: 9b06 ldr r3, [sp, #24]
  14461. 800ae7a: 2a01 cmp r2, #1
  14462. 800ae7c: bfac ite ge
  14463. 800ae7e: 189b addge r3, r3, r2
  14464. 800ae80: 3301 addlt r3, #1
  14465. 800ae82: 4698 mov r8, r3
  14466. 800ae84: 2300 movs r3, #0
  14467. 800ae86: 9307 str r3, [sp, #28]
  14468. 800ae88: 4651 mov r1, sl
  14469. 800ae8a: 2201 movs r2, #1
  14470. 800ae8c: 4620 mov r0, r4
  14471. 800ae8e: f000 fc5b bl 800b748 <__lshift>
  14472. 800ae92: 4631 mov r1, r6
  14473. 800ae94: 4682 mov sl, r0
  14474. 800ae96: f000 fca8 bl 800b7ea <__mcmp>
  14475. 800ae9a: 2800 cmp r0, #0
  14476. 800ae9c: dc34 bgt.n 800af08 <_dtoa_r+0xae0>
  14477. 800ae9e: d102 bne.n 800aea6 <_dtoa_r+0xa7e>
  14478. 800aea0: f019 0f01 tst.w r9, #1
  14479. 800aea4: d130 bne.n 800af08 <_dtoa_r+0xae0>
  14480. 800aea6: 4645 mov r5, r8
  14481. 800aea8: f815 3c01 ldrb.w r3, [r5, #-1]
  14482. 800aeac: 1e6a subs r2, r5, #1
  14483. 800aeae: 2b30 cmp r3, #48 ; 0x30
  14484. 800aeb0: d1b3 bne.n 800ae1a <_dtoa_r+0x9f2>
  14485. 800aeb2: 4615 mov r5, r2
  14486. 800aeb4: e7f8 b.n 800aea8 <_dtoa_r+0xa80>
  14487. 800aeb6: 4638 mov r0, r7
  14488. 800aeb8: e6ff b.n 800acba <_dtoa_r+0x892>
  14489. 800aeba: 2301 movs r3, #1
  14490. 800aebc: e722 b.n 800ad04 <_dtoa_r+0x8dc>
  14491. 800aebe: 9a02 ldr r2, [sp, #8]
  14492. 800aec0: 2a00 cmp r2, #0
  14493. 800aec2: db04 blt.n 800aece <_dtoa_r+0xaa6>
  14494. 800aec4: d128 bne.n 800af18 <_dtoa_r+0xaf0>
  14495. 800aec6: 9a1e ldr r2, [sp, #120] ; 0x78
  14496. 800aec8: bb32 cbnz r2, 800af18 <_dtoa_r+0xaf0>
  14497. 800aeca: 9a08 ldr r2, [sp, #32]
  14498. 800aecc: bb22 cbnz r2, 800af18 <_dtoa_r+0xaf0>
  14499. 800aece: 2b00 cmp r3, #0
  14500. 800aed0: f77f af32 ble.w 800ad38 <_dtoa_r+0x910>
  14501. 800aed4: 4651 mov r1, sl
  14502. 800aed6: 2201 movs r2, #1
  14503. 800aed8: 4620 mov r0, r4
  14504. 800aeda: f000 fc35 bl 800b748 <__lshift>
  14505. 800aede: 4631 mov r1, r6
  14506. 800aee0: 4682 mov sl, r0
  14507. 800aee2: f000 fc82 bl 800b7ea <__mcmp>
  14508. 800aee6: 2800 cmp r0, #0
  14509. 800aee8: dc05 bgt.n 800aef6 <_dtoa_r+0xace>
  14510. 800aeea: f47f af25 bne.w 800ad38 <_dtoa_r+0x910>
  14511. 800aeee: f019 0f01 tst.w r9, #1
  14512. 800aef2: f43f af21 beq.w 800ad38 <_dtoa_r+0x910>
  14513. 800aef6: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14514. 800aefa: f47f af1b bne.w 800ad34 <_dtoa_r+0x90c>
  14515. 800aefe: 2339 movs r3, #57 ; 0x39
  14516. 800af00: f108 0801 add.w r8, r8, #1
  14517. 800af04: f808 3c01 strb.w r3, [r8, #-1]
  14518. 800af08: 4645 mov r5, r8
  14519. 800af0a: f815 3c01 ldrb.w r3, [r5, #-1]
  14520. 800af0e: 1e6a subs r2, r5, #1
  14521. 800af10: 2b39 cmp r3, #57 ; 0x39
  14522. 800af12: d03a beq.n 800af8a <_dtoa_r+0xb62>
  14523. 800af14: 3301 adds r3, #1
  14524. 800af16: e03f b.n 800af98 <_dtoa_r+0xb70>
  14525. 800af18: 2b00 cmp r3, #0
  14526. 800af1a: f108 0501 add.w r5, r8, #1
  14527. 800af1e: dd05 ble.n 800af2c <_dtoa_r+0xb04>
  14528. 800af20: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14529. 800af24: d0eb beq.n 800aefe <_dtoa_r+0xad6>
  14530. 800af26: f109 0901 add.w r9, r9, #1
  14531. 800af2a: e707 b.n 800ad3c <_dtoa_r+0x914>
  14532. 800af2c: 9b06 ldr r3, [sp, #24]
  14533. 800af2e: 9a04 ldr r2, [sp, #16]
  14534. 800af30: 1aeb subs r3, r5, r3
  14535. 800af32: 4293 cmp r3, r2
  14536. 800af34: 46a8 mov r8, r5
  14537. 800af36: f805 9c01 strb.w r9, [r5, #-1]
  14538. 800af3a: d0a5 beq.n 800ae88 <_dtoa_r+0xa60>
  14539. 800af3c: 4651 mov r1, sl
  14540. 800af3e: 2300 movs r3, #0
  14541. 800af40: 220a movs r2, #10
  14542. 800af42: 4620 mov r0, r4
  14543. 800af44: f000 fa93 bl 800b46e <__multadd>
  14544. 800af48: 9b07 ldr r3, [sp, #28]
  14545. 800af4a: 4682 mov sl, r0
  14546. 800af4c: 42bb cmp r3, r7
  14547. 800af4e: f04f 020a mov.w r2, #10
  14548. 800af52: f04f 0300 mov.w r3, #0
  14549. 800af56: 9907 ldr r1, [sp, #28]
  14550. 800af58: 4620 mov r0, r4
  14551. 800af5a: d104 bne.n 800af66 <_dtoa_r+0xb3e>
  14552. 800af5c: f000 fa87 bl 800b46e <__multadd>
  14553. 800af60: 9007 str r0, [sp, #28]
  14554. 800af62: 4607 mov r7, r0
  14555. 800af64: e6b1 b.n 800acca <_dtoa_r+0x8a2>
  14556. 800af66: f000 fa82 bl 800b46e <__multadd>
  14557. 800af6a: 2300 movs r3, #0
  14558. 800af6c: 9007 str r0, [sp, #28]
  14559. 800af6e: 220a movs r2, #10
  14560. 800af70: 4639 mov r1, r7
  14561. 800af72: 4620 mov r0, r4
  14562. 800af74: f000 fa7b bl 800b46e <__multadd>
  14563. 800af78: e7f3 b.n 800af62 <_dtoa_r+0xb3a>
  14564. 800af7a: 4651 mov r1, sl
  14565. 800af7c: 2300 movs r3, #0
  14566. 800af7e: 220a movs r2, #10
  14567. 800af80: 4620 mov r0, r4
  14568. 800af82: f000 fa74 bl 800b46e <__multadd>
  14569. 800af86: 4682 mov sl, r0
  14570. 800af88: e768 b.n 800ae5c <_dtoa_r+0xa34>
  14571. 800af8a: 9b06 ldr r3, [sp, #24]
  14572. 800af8c: 4293 cmp r3, r2
  14573. 800af8e: d105 bne.n 800af9c <_dtoa_r+0xb74>
  14574. 800af90: 2331 movs r3, #49 ; 0x31
  14575. 800af92: 9a06 ldr r2, [sp, #24]
  14576. 800af94: f10b 0b01 add.w fp, fp, #1
  14577. 800af98: 7013 strb r3, [r2, #0]
  14578. 800af9a: e73e b.n 800ae1a <_dtoa_r+0x9f2>
  14579. 800af9c: 4615 mov r5, r2
  14580. 800af9e: e7b4 b.n 800af0a <_dtoa_r+0xae2>
  14581. 800afa0: 4b09 ldr r3, [pc, #36] ; (800afc8 <_dtoa_r+0xba0>)
  14582. 800afa2: f7ff baa3 b.w 800a4ec <_dtoa_r+0xc4>
  14583. 800afa6: 9b22 ldr r3, [sp, #136] ; 0x88
  14584. 800afa8: 2b00 cmp r3, #0
  14585. 800afaa: f47f aa7d bne.w 800a4a8 <_dtoa_r+0x80>
  14586. 800afae: 4b07 ldr r3, [pc, #28] ; (800afcc <_dtoa_r+0xba4>)
  14587. 800afb0: f7ff ba9c b.w 800a4ec <_dtoa_r+0xc4>
  14588. 800afb4: 9b04 ldr r3, [sp, #16]
  14589. 800afb6: 2b00 cmp r3, #0
  14590. 800afb8: f73f af4f bgt.w 800ae5a <_dtoa_r+0xa32>
  14591. 800afbc: 9b1e ldr r3, [sp, #120] ; 0x78
  14592. 800afbe: 2b02 cmp r3, #2
  14593. 800afc0: f77f af4b ble.w 800ae5a <_dtoa_r+0xa32>
  14594. 800afc4: e714 b.n 800adf0 <_dtoa_r+0x9c8>
  14595. 800afc6: bf00 nop
  14596. 800afc8: 0800c014 .word 0x0800c014
  14597. 800afcc: 0800c038 .word 0x0800c038
  14598. 0800afd0 <__sflush_r>:
  14599. 800afd0: 898a ldrh r2, [r1, #12]
  14600. 800afd2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  14601. 800afd6: 4605 mov r5, r0
  14602. 800afd8: 0710 lsls r0, r2, #28
  14603. 800afda: 460c mov r4, r1
  14604. 800afdc: d45a bmi.n 800b094 <__sflush_r+0xc4>
  14605. 800afde: 684b ldr r3, [r1, #4]
  14606. 800afe0: 2b00 cmp r3, #0
  14607. 800afe2: dc05 bgt.n 800aff0 <__sflush_r+0x20>
  14608. 800afe4: 6c0b ldr r3, [r1, #64] ; 0x40
  14609. 800afe6: 2b00 cmp r3, #0
  14610. 800afe8: dc02 bgt.n 800aff0 <__sflush_r+0x20>
  14611. 800afea: 2000 movs r0, #0
  14612. 800afec: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14613. 800aff0: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14614. 800aff2: 2e00 cmp r6, #0
  14615. 800aff4: d0f9 beq.n 800afea <__sflush_r+0x1a>
  14616. 800aff6: 2300 movs r3, #0
  14617. 800aff8: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  14618. 800affc: 682f ldr r7, [r5, #0]
  14619. 800affe: 602b str r3, [r5, #0]
  14620. 800b000: d033 beq.n 800b06a <__sflush_r+0x9a>
  14621. 800b002: 6d60 ldr r0, [r4, #84] ; 0x54
  14622. 800b004: 89a3 ldrh r3, [r4, #12]
  14623. 800b006: 075a lsls r2, r3, #29
  14624. 800b008: d505 bpl.n 800b016 <__sflush_r+0x46>
  14625. 800b00a: 6863 ldr r3, [r4, #4]
  14626. 800b00c: 1ac0 subs r0, r0, r3
  14627. 800b00e: 6b63 ldr r3, [r4, #52] ; 0x34
  14628. 800b010: b10b cbz r3, 800b016 <__sflush_r+0x46>
  14629. 800b012: 6c23 ldr r3, [r4, #64] ; 0x40
  14630. 800b014: 1ac0 subs r0, r0, r3
  14631. 800b016: 2300 movs r3, #0
  14632. 800b018: 4602 mov r2, r0
  14633. 800b01a: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14634. 800b01c: 6a21 ldr r1, [r4, #32]
  14635. 800b01e: 4628 mov r0, r5
  14636. 800b020: 47b0 blx r6
  14637. 800b022: 1c43 adds r3, r0, #1
  14638. 800b024: 89a3 ldrh r3, [r4, #12]
  14639. 800b026: d106 bne.n 800b036 <__sflush_r+0x66>
  14640. 800b028: 6829 ldr r1, [r5, #0]
  14641. 800b02a: 291d cmp r1, #29
  14642. 800b02c: d84b bhi.n 800b0c6 <__sflush_r+0xf6>
  14643. 800b02e: 4a2b ldr r2, [pc, #172] ; (800b0dc <__sflush_r+0x10c>)
  14644. 800b030: 40ca lsrs r2, r1
  14645. 800b032: 07d6 lsls r6, r2, #31
  14646. 800b034: d547 bpl.n 800b0c6 <__sflush_r+0xf6>
  14647. 800b036: 2200 movs r2, #0
  14648. 800b038: 6062 str r2, [r4, #4]
  14649. 800b03a: 6922 ldr r2, [r4, #16]
  14650. 800b03c: 04d9 lsls r1, r3, #19
  14651. 800b03e: 6022 str r2, [r4, #0]
  14652. 800b040: d504 bpl.n 800b04c <__sflush_r+0x7c>
  14653. 800b042: 1c42 adds r2, r0, #1
  14654. 800b044: d101 bne.n 800b04a <__sflush_r+0x7a>
  14655. 800b046: 682b ldr r3, [r5, #0]
  14656. 800b048: b903 cbnz r3, 800b04c <__sflush_r+0x7c>
  14657. 800b04a: 6560 str r0, [r4, #84] ; 0x54
  14658. 800b04c: 6b61 ldr r1, [r4, #52] ; 0x34
  14659. 800b04e: 602f str r7, [r5, #0]
  14660. 800b050: 2900 cmp r1, #0
  14661. 800b052: d0ca beq.n 800afea <__sflush_r+0x1a>
  14662. 800b054: f104 0344 add.w r3, r4, #68 ; 0x44
  14663. 800b058: 4299 cmp r1, r3
  14664. 800b05a: d002 beq.n 800b062 <__sflush_r+0x92>
  14665. 800b05c: 4628 mov r0, r5
  14666. 800b05e: f000 fc9b bl 800b998 <_free_r>
  14667. 800b062: 2000 movs r0, #0
  14668. 800b064: 6360 str r0, [r4, #52] ; 0x34
  14669. 800b066: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14670. 800b06a: 6a21 ldr r1, [r4, #32]
  14671. 800b06c: 2301 movs r3, #1
  14672. 800b06e: 4628 mov r0, r5
  14673. 800b070: 47b0 blx r6
  14674. 800b072: 1c41 adds r1, r0, #1
  14675. 800b074: d1c6 bne.n 800b004 <__sflush_r+0x34>
  14676. 800b076: 682b ldr r3, [r5, #0]
  14677. 800b078: 2b00 cmp r3, #0
  14678. 800b07a: d0c3 beq.n 800b004 <__sflush_r+0x34>
  14679. 800b07c: 2b1d cmp r3, #29
  14680. 800b07e: d001 beq.n 800b084 <__sflush_r+0xb4>
  14681. 800b080: 2b16 cmp r3, #22
  14682. 800b082: d101 bne.n 800b088 <__sflush_r+0xb8>
  14683. 800b084: 602f str r7, [r5, #0]
  14684. 800b086: e7b0 b.n 800afea <__sflush_r+0x1a>
  14685. 800b088: 89a3 ldrh r3, [r4, #12]
  14686. 800b08a: f043 0340 orr.w r3, r3, #64 ; 0x40
  14687. 800b08e: 81a3 strh r3, [r4, #12]
  14688. 800b090: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14689. 800b094: 690f ldr r7, [r1, #16]
  14690. 800b096: 2f00 cmp r7, #0
  14691. 800b098: d0a7 beq.n 800afea <__sflush_r+0x1a>
  14692. 800b09a: 0793 lsls r3, r2, #30
  14693. 800b09c: bf18 it ne
  14694. 800b09e: 2300 movne r3, #0
  14695. 800b0a0: 680e ldr r6, [r1, #0]
  14696. 800b0a2: bf08 it eq
  14697. 800b0a4: 694b ldreq r3, [r1, #20]
  14698. 800b0a6: eba6 0807 sub.w r8, r6, r7
  14699. 800b0aa: 600f str r7, [r1, #0]
  14700. 800b0ac: 608b str r3, [r1, #8]
  14701. 800b0ae: f1b8 0f00 cmp.w r8, #0
  14702. 800b0b2: dd9a ble.n 800afea <__sflush_r+0x1a>
  14703. 800b0b4: 4643 mov r3, r8
  14704. 800b0b6: 463a mov r2, r7
  14705. 800b0b8: 6a21 ldr r1, [r4, #32]
  14706. 800b0ba: 4628 mov r0, r5
  14707. 800b0bc: 6aa6 ldr r6, [r4, #40] ; 0x28
  14708. 800b0be: 47b0 blx r6
  14709. 800b0c0: 2800 cmp r0, #0
  14710. 800b0c2: dc07 bgt.n 800b0d4 <__sflush_r+0x104>
  14711. 800b0c4: 89a3 ldrh r3, [r4, #12]
  14712. 800b0c6: f043 0340 orr.w r3, r3, #64 ; 0x40
  14713. 800b0ca: 81a3 strh r3, [r4, #12]
  14714. 800b0cc: f04f 30ff mov.w r0, #4294967295
  14715. 800b0d0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14716. 800b0d4: 4407 add r7, r0
  14717. 800b0d6: eba8 0800 sub.w r8, r8, r0
  14718. 800b0da: e7e8 b.n 800b0ae <__sflush_r+0xde>
  14719. 800b0dc: 20400001 .word 0x20400001
  14720. 0800b0e0 <_fflush_r>:
  14721. 800b0e0: b538 push {r3, r4, r5, lr}
  14722. 800b0e2: 690b ldr r3, [r1, #16]
  14723. 800b0e4: 4605 mov r5, r0
  14724. 800b0e6: 460c mov r4, r1
  14725. 800b0e8: b1db cbz r3, 800b122 <_fflush_r+0x42>
  14726. 800b0ea: b118 cbz r0, 800b0f4 <_fflush_r+0x14>
  14727. 800b0ec: 6983 ldr r3, [r0, #24]
  14728. 800b0ee: b90b cbnz r3, 800b0f4 <_fflush_r+0x14>
  14729. 800b0f0: f000 f860 bl 800b1b4 <__sinit>
  14730. 800b0f4: 4b0c ldr r3, [pc, #48] ; (800b128 <_fflush_r+0x48>)
  14731. 800b0f6: 429c cmp r4, r3
  14732. 800b0f8: d109 bne.n 800b10e <_fflush_r+0x2e>
  14733. 800b0fa: 686c ldr r4, [r5, #4]
  14734. 800b0fc: f9b4 300c ldrsh.w r3, [r4, #12]
  14735. 800b100: b17b cbz r3, 800b122 <_fflush_r+0x42>
  14736. 800b102: 4621 mov r1, r4
  14737. 800b104: 4628 mov r0, r5
  14738. 800b106: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  14739. 800b10a: f7ff bf61 b.w 800afd0 <__sflush_r>
  14740. 800b10e: 4b07 ldr r3, [pc, #28] ; (800b12c <_fflush_r+0x4c>)
  14741. 800b110: 429c cmp r4, r3
  14742. 800b112: d101 bne.n 800b118 <_fflush_r+0x38>
  14743. 800b114: 68ac ldr r4, [r5, #8]
  14744. 800b116: e7f1 b.n 800b0fc <_fflush_r+0x1c>
  14745. 800b118: 4b05 ldr r3, [pc, #20] ; (800b130 <_fflush_r+0x50>)
  14746. 800b11a: 429c cmp r4, r3
  14747. 800b11c: bf08 it eq
  14748. 800b11e: 68ec ldreq r4, [r5, #12]
  14749. 800b120: e7ec b.n 800b0fc <_fflush_r+0x1c>
  14750. 800b122: 2000 movs r0, #0
  14751. 800b124: bd38 pop {r3, r4, r5, pc}
  14752. 800b126: bf00 nop
  14753. 800b128: 0800c068 .word 0x0800c068
  14754. 800b12c: 0800c088 .word 0x0800c088
  14755. 800b130: 0800c048 .word 0x0800c048
  14756. 0800b134 <_cleanup_r>:
  14757. 800b134: 4901 ldr r1, [pc, #4] ; (800b13c <_cleanup_r+0x8>)
  14758. 800b136: f000 b8a9 b.w 800b28c <_fwalk_reent>
  14759. 800b13a: bf00 nop
  14760. 800b13c: 0800b0e1 .word 0x0800b0e1
  14761. 0800b140 <std.isra.0>:
  14762. 800b140: 2300 movs r3, #0
  14763. 800b142: b510 push {r4, lr}
  14764. 800b144: 4604 mov r4, r0
  14765. 800b146: 6003 str r3, [r0, #0]
  14766. 800b148: 6043 str r3, [r0, #4]
  14767. 800b14a: 6083 str r3, [r0, #8]
  14768. 800b14c: 8181 strh r1, [r0, #12]
  14769. 800b14e: 6643 str r3, [r0, #100] ; 0x64
  14770. 800b150: 81c2 strh r2, [r0, #14]
  14771. 800b152: 6103 str r3, [r0, #16]
  14772. 800b154: 6143 str r3, [r0, #20]
  14773. 800b156: 6183 str r3, [r0, #24]
  14774. 800b158: 4619 mov r1, r3
  14775. 800b15a: 2208 movs r2, #8
  14776. 800b15c: 305c adds r0, #92 ; 0x5c
  14777. 800b15e: f7fe fa7c bl 800965a <memset>
  14778. 800b162: 4b05 ldr r3, [pc, #20] ; (800b178 <std.isra.0+0x38>)
  14779. 800b164: 6224 str r4, [r4, #32]
  14780. 800b166: 6263 str r3, [r4, #36] ; 0x24
  14781. 800b168: 4b04 ldr r3, [pc, #16] ; (800b17c <std.isra.0+0x3c>)
  14782. 800b16a: 62a3 str r3, [r4, #40] ; 0x28
  14783. 800b16c: 4b04 ldr r3, [pc, #16] ; (800b180 <std.isra.0+0x40>)
  14784. 800b16e: 62e3 str r3, [r4, #44] ; 0x2c
  14785. 800b170: 4b04 ldr r3, [pc, #16] ; (800b184 <std.isra.0+0x44>)
  14786. 800b172: 6323 str r3, [r4, #48] ; 0x30
  14787. 800b174: bd10 pop {r4, pc}
  14788. 800b176: bf00 nop
  14789. 800b178: 0800bd89 .word 0x0800bd89
  14790. 800b17c: 0800bdab .word 0x0800bdab
  14791. 800b180: 0800bde3 .word 0x0800bde3
  14792. 800b184: 0800be07 .word 0x0800be07
  14793. 0800b188 <__sfmoreglue>:
  14794. 800b188: b570 push {r4, r5, r6, lr}
  14795. 800b18a: 2568 movs r5, #104 ; 0x68
  14796. 800b18c: 1e4a subs r2, r1, #1
  14797. 800b18e: 4355 muls r5, r2
  14798. 800b190: 460e mov r6, r1
  14799. 800b192: f105 0174 add.w r1, r5, #116 ; 0x74
  14800. 800b196: f000 fc4b bl 800ba30 <_malloc_r>
  14801. 800b19a: 4604 mov r4, r0
  14802. 800b19c: b140 cbz r0, 800b1b0 <__sfmoreglue+0x28>
  14803. 800b19e: 2100 movs r1, #0
  14804. 800b1a0: e880 0042 stmia.w r0, {r1, r6}
  14805. 800b1a4: 300c adds r0, #12
  14806. 800b1a6: 60a0 str r0, [r4, #8]
  14807. 800b1a8: f105 0268 add.w r2, r5, #104 ; 0x68
  14808. 800b1ac: f7fe fa55 bl 800965a <memset>
  14809. 800b1b0: 4620 mov r0, r4
  14810. 800b1b2: bd70 pop {r4, r5, r6, pc}
  14811. 0800b1b4 <__sinit>:
  14812. 800b1b4: 6983 ldr r3, [r0, #24]
  14813. 800b1b6: b510 push {r4, lr}
  14814. 800b1b8: 4604 mov r4, r0
  14815. 800b1ba: bb33 cbnz r3, 800b20a <__sinit+0x56>
  14816. 800b1bc: 6483 str r3, [r0, #72] ; 0x48
  14817. 800b1be: 64c3 str r3, [r0, #76] ; 0x4c
  14818. 800b1c0: 6503 str r3, [r0, #80] ; 0x50
  14819. 800b1c2: 4b12 ldr r3, [pc, #72] ; (800b20c <__sinit+0x58>)
  14820. 800b1c4: 4a12 ldr r2, [pc, #72] ; (800b210 <__sinit+0x5c>)
  14821. 800b1c6: 681b ldr r3, [r3, #0]
  14822. 800b1c8: 6282 str r2, [r0, #40] ; 0x28
  14823. 800b1ca: 4298 cmp r0, r3
  14824. 800b1cc: bf04 itt eq
  14825. 800b1ce: 2301 moveq r3, #1
  14826. 800b1d0: 6183 streq r3, [r0, #24]
  14827. 800b1d2: f000 f81f bl 800b214 <__sfp>
  14828. 800b1d6: 6060 str r0, [r4, #4]
  14829. 800b1d8: 4620 mov r0, r4
  14830. 800b1da: f000 f81b bl 800b214 <__sfp>
  14831. 800b1de: 60a0 str r0, [r4, #8]
  14832. 800b1e0: 4620 mov r0, r4
  14833. 800b1e2: f000 f817 bl 800b214 <__sfp>
  14834. 800b1e6: 2200 movs r2, #0
  14835. 800b1e8: 60e0 str r0, [r4, #12]
  14836. 800b1ea: 2104 movs r1, #4
  14837. 800b1ec: 6860 ldr r0, [r4, #4]
  14838. 800b1ee: f7ff ffa7 bl 800b140 <std.isra.0>
  14839. 800b1f2: 2201 movs r2, #1
  14840. 800b1f4: 2109 movs r1, #9
  14841. 800b1f6: 68a0 ldr r0, [r4, #8]
  14842. 800b1f8: f7ff ffa2 bl 800b140 <std.isra.0>
  14843. 800b1fc: 2202 movs r2, #2
  14844. 800b1fe: 2112 movs r1, #18
  14845. 800b200: 68e0 ldr r0, [r4, #12]
  14846. 800b202: f7ff ff9d bl 800b140 <std.isra.0>
  14847. 800b206: 2301 movs r3, #1
  14848. 800b208: 61a3 str r3, [r4, #24]
  14849. 800b20a: bd10 pop {r4, pc}
  14850. 800b20c: 0800c000 .word 0x0800c000
  14851. 800b210: 0800b135 .word 0x0800b135
  14852. 0800b214 <__sfp>:
  14853. 800b214: b5f8 push {r3, r4, r5, r6, r7, lr}
  14854. 800b216: 4b1c ldr r3, [pc, #112] ; (800b288 <__sfp+0x74>)
  14855. 800b218: 4607 mov r7, r0
  14856. 800b21a: 681e ldr r6, [r3, #0]
  14857. 800b21c: 69b3 ldr r3, [r6, #24]
  14858. 800b21e: b913 cbnz r3, 800b226 <__sfp+0x12>
  14859. 800b220: 4630 mov r0, r6
  14860. 800b222: f7ff ffc7 bl 800b1b4 <__sinit>
  14861. 800b226: 3648 adds r6, #72 ; 0x48
  14862. 800b228: 68b4 ldr r4, [r6, #8]
  14863. 800b22a: 6873 ldr r3, [r6, #4]
  14864. 800b22c: 3b01 subs r3, #1
  14865. 800b22e: d503 bpl.n 800b238 <__sfp+0x24>
  14866. 800b230: 6833 ldr r3, [r6, #0]
  14867. 800b232: b133 cbz r3, 800b242 <__sfp+0x2e>
  14868. 800b234: 6836 ldr r6, [r6, #0]
  14869. 800b236: e7f7 b.n 800b228 <__sfp+0x14>
  14870. 800b238: f9b4 500c ldrsh.w r5, [r4, #12]
  14871. 800b23c: b16d cbz r5, 800b25a <__sfp+0x46>
  14872. 800b23e: 3468 adds r4, #104 ; 0x68
  14873. 800b240: e7f4 b.n 800b22c <__sfp+0x18>
  14874. 800b242: 2104 movs r1, #4
  14875. 800b244: 4638 mov r0, r7
  14876. 800b246: f7ff ff9f bl 800b188 <__sfmoreglue>
  14877. 800b24a: 6030 str r0, [r6, #0]
  14878. 800b24c: 2800 cmp r0, #0
  14879. 800b24e: d1f1 bne.n 800b234 <__sfp+0x20>
  14880. 800b250: 230c movs r3, #12
  14881. 800b252: 4604 mov r4, r0
  14882. 800b254: 603b str r3, [r7, #0]
  14883. 800b256: 4620 mov r0, r4
  14884. 800b258: bdf8 pop {r3, r4, r5, r6, r7, pc}
  14885. 800b25a: f64f 73ff movw r3, #65535 ; 0xffff
  14886. 800b25e: 81e3 strh r3, [r4, #14]
  14887. 800b260: 2301 movs r3, #1
  14888. 800b262: 6665 str r5, [r4, #100] ; 0x64
  14889. 800b264: 81a3 strh r3, [r4, #12]
  14890. 800b266: 6025 str r5, [r4, #0]
  14891. 800b268: 60a5 str r5, [r4, #8]
  14892. 800b26a: 6065 str r5, [r4, #4]
  14893. 800b26c: 6125 str r5, [r4, #16]
  14894. 800b26e: 6165 str r5, [r4, #20]
  14895. 800b270: 61a5 str r5, [r4, #24]
  14896. 800b272: 2208 movs r2, #8
  14897. 800b274: 4629 mov r1, r5
  14898. 800b276: f104 005c add.w r0, r4, #92 ; 0x5c
  14899. 800b27a: f7fe f9ee bl 800965a <memset>
  14900. 800b27e: 6365 str r5, [r4, #52] ; 0x34
  14901. 800b280: 63a5 str r5, [r4, #56] ; 0x38
  14902. 800b282: 64a5 str r5, [r4, #72] ; 0x48
  14903. 800b284: 64e5 str r5, [r4, #76] ; 0x4c
  14904. 800b286: e7e6 b.n 800b256 <__sfp+0x42>
  14905. 800b288: 0800c000 .word 0x0800c000
  14906. 0800b28c <_fwalk_reent>:
  14907. 800b28c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  14908. 800b290: 4680 mov r8, r0
  14909. 800b292: 4689 mov r9, r1
  14910. 800b294: 2600 movs r6, #0
  14911. 800b296: f100 0448 add.w r4, r0, #72 ; 0x48
  14912. 800b29a: b914 cbnz r4, 800b2a2 <_fwalk_reent+0x16>
  14913. 800b29c: 4630 mov r0, r6
  14914. 800b29e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  14915. 800b2a2: 68a5 ldr r5, [r4, #8]
  14916. 800b2a4: 6867 ldr r7, [r4, #4]
  14917. 800b2a6: 3f01 subs r7, #1
  14918. 800b2a8: d501 bpl.n 800b2ae <_fwalk_reent+0x22>
  14919. 800b2aa: 6824 ldr r4, [r4, #0]
  14920. 800b2ac: e7f5 b.n 800b29a <_fwalk_reent+0xe>
  14921. 800b2ae: 89ab ldrh r3, [r5, #12]
  14922. 800b2b0: 2b01 cmp r3, #1
  14923. 800b2b2: d907 bls.n 800b2c4 <_fwalk_reent+0x38>
  14924. 800b2b4: f9b5 300e ldrsh.w r3, [r5, #14]
  14925. 800b2b8: 3301 adds r3, #1
  14926. 800b2ba: d003 beq.n 800b2c4 <_fwalk_reent+0x38>
  14927. 800b2bc: 4629 mov r1, r5
  14928. 800b2be: 4640 mov r0, r8
  14929. 800b2c0: 47c8 blx r9
  14930. 800b2c2: 4306 orrs r6, r0
  14931. 800b2c4: 3568 adds r5, #104 ; 0x68
  14932. 800b2c6: e7ee b.n 800b2a6 <_fwalk_reent+0x1a>
  14933. 0800b2c8 <_localeconv_r>:
  14934. 800b2c8: 4b04 ldr r3, [pc, #16] ; (800b2dc <_localeconv_r+0x14>)
  14935. 800b2ca: 681b ldr r3, [r3, #0]
  14936. 800b2cc: 6a18 ldr r0, [r3, #32]
  14937. 800b2ce: 4b04 ldr r3, [pc, #16] ; (800b2e0 <_localeconv_r+0x18>)
  14938. 800b2d0: 2800 cmp r0, #0
  14939. 800b2d2: bf08 it eq
  14940. 800b2d4: 4618 moveq r0, r3
  14941. 800b2d6: 30f0 adds r0, #240 ; 0xf0
  14942. 800b2d8: 4770 bx lr
  14943. 800b2da: bf00 nop
  14944. 800b2dc: 20000234 .word 0x20000234
  14945. 800b2e0: 20000298 .word 0x20000298
  14946. 0800b2e4 <__swhatbuf_r>:
  14947. 800b2e4: b570 push {r4, r5, r6, lr}
  14948. 800b2e6: 460e mov r6, r1
  14949. 800b2e8: f9b1 100e ldrsh.w r1, [r1, #14]
  14950. 800b2ec: b090 sub sp, #64 ; 0x40
  14951. 800b2ee: 2900 cmp r1, #0
  14952. 800b2f0: 4614 mov r4, r2
  14953. 800b2f2: 461d mov r5, r3
  14954. 800b2f4: da07 bge.n 800b306 <__swhatbuf_r+0x22>
  14955. 800b2f6: 2300 movs r3, #0
  14956. 800b2f8: 602b str r3, [r5, #0]
  14957. 800b2fa: 89b3 ldrh r3, [r6, #12]
  14958. 800b2fc: 061a lsls r2, r3, #24
  14959. 800b2fe: d410 bmi.n 800b322 <__swhatbuf_r+0x3e>
  14960. 800b300: f44f 6380 mov.w r3, #1024 ; 0x400
  14961. 800b304: e00e b.n 800b324 <__swhatbuf_r+0x40>
  14962. 800b306: aa01 add r2, sp, #4
  14963. 800b308: f000 fda4 bl 800be54 <_fstat_r>
  14964. 800b30c: 2800 cmp r0, #0
  14965. 800b30e: dbf2 blt.n 800b2f6 <__swhatbuf_r+0x12>
  14966. 800b310: 9a02 ldr r2, [sp, #8]
  14967. 800b312: f402 4270 and.w r2, r2, #61440 ; 0xf000
  14968. 800b316: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  14969. 800b31a: 425a negs r2, r3
  14970. 800b31c: 415a adcs r2, r3
  14971. 800b31e: 602a str r2, [r5, #0]
  14972. 800b320: e7ee b.n 800b300 <__swhatbuf_r+0x1c>
  14973. 800b322: 2340 movs r3, #64 ; 0x40
  14974. 800b324: 2000 movs r0, #0
  14975. 800b326: 6023 str r3, [r4, #0]
  14976. 800b328: b010 add sp, #64 ; 0x40
  14977. 800b32a: bd70 pop {r4, r5, r6, pc}
  14978. 0800b32c <__smakebuf_r>:
  14979. 800b32c: 898b ldrh r3, [r1, #12]
  14980. 800b32e: b573 push {r0, r1, r4, r5, r6, lr}
  14981. 800b330: 079d lsls r5, r3, #30
  14982. 800b332: 4606 mov r6, r0
  14983. 800b334: 460c mov r4, r1
  14984. 800b336: d507 bpl.n 800b348 <__smakebuf_r+0x1c>
  14985. 800b338: f104 0347 add.w r3, r4, #71 ; 0x47
  14986. 800b33c: 6023 str r3, [r4, #0]
  14987. 800b33e: 6123 str r3, [r4, #16]
  14988. 800b340: 2301 movs r3, #1
  14989. 800b342: 6163 str r3, [r4, #20]
  14990. 800b344: b002 add sp, #8
  14991. 800b346: bd70 pop {r4, r5, r6, pc}
  14992. 800b348: ab01 add r3, sp, #4
  14993. 800b34a: 466a mov r2, sp
  14994. 800b34c: f7ff ffca bl 800b2e4 <__swhatbuf_r>
  14995. 800b350: 9900 ldr r1, [sp, #0]
  14996. 800b352: 4605 mov r5, r0
  14997. 800b354: 4630 mov r0, r6
  14998. 800b356: f000 fb6b bl 800ba30 <_malloc_r>
  14999. 800b35a: b948 cbnz r0, 800b370 <__smakebuf_r+0x44>
  15000. 800b35c: f9b4 300c ldrsh.w r3, [r4, #12]
  15001. 800b360: 059a lsls r2, r3, #22
  15002. 800b362: d4ef bmi.n 800b344 <__smakebuf_r+0x18>
  15003. 800b364: f023 0303 bic.w r3, r3, #3
  15004. 800b368: f043 0302 orr.w r3, r3, #2
  15005. 800b36c: 81a3 strh r3, [r4, #12]
  15006. 800b36e: e7e3 b.n 800b338 <__smakebuf_r+0xc>
  15007. 800b370: 4b0d ldr r3, [pc, #52] ; (800b3a8 <__smakebuf_r+0x7c>)
  15008. 800b372: 62b3 str r3, [r6, #40] ; 0x28
  15009. 800b374: 89a3 ldrh r3, [r4, #12]
  15010. 800b376: 6020 str r0, [r4, #0]
  15011. 800b378: f043 0380 orr.w r3, r3, #128 ; 0x80
  15012. 800b37c: 81a3 strh r3, [r4, #12]
  15013. 800b37e: 9b00 ldr r3, [sp, #0]
  15014. 800b380: 6120 str r0, [r4, #16]
  15015. 800b382: 6163 str r3, [r4, #20]
  15016. 800b384: 9b01 ldr r3, [sp, #4]
  15017. 800b386: b15b cbz r3, 800b3a0 <__smakebuf_r+0x74>
  15018. 800b388: f9b4 100e ldrsh.w r1, [r4, #14]
  15019. 800b38c: 4630 mov r0, r6
  15020. 800b38e: f000 fd73 bl 800be78 <_isatty_r>
  15021. 800b392: b128 cbz r0, 800b3a0 <__smakebuf_r+0x74>
  15022. 800b394: 89a3 ldrh r3, [r4, #12]
  15023. 800b396: f023 0303 bic.w r3, r3, #3
  15024. 800b39a: f043 0301 orr.w r3, r3, #1
  15025. 800b39e: 81a3 strh r3, [r4, #12]
  15026. 800b3a0: 89a3 ldrh r3, [r4, #12]
  15027. 800b3a2: 431d orrs r5, r3
  15028. 800b3a4: 81a5 strh r5, [r4, #12]
  15029. 800b3a6: e7cd b.n 800b344 <__smakebuf_r+0x18>
  15030. 800b3a8: 0800b135 .word 0x0800b135
  15031. 0800b3ac <malloc>:
  15032. 800b3ac: 4b02 ldr r3, [pc, #8] ; (800b3b8 <malloc+0xc>)
  15033. 800b3ae: 4601 mov r1, r0
  15034. 800b3b0: 6818 ldr r0, [r3, #0]
  15035. 800b3b2: f000 bb3d b.w 800ba30 <_malloc_r>
  15036. 800b3b6: bf00 nop
  15037. 800b3b8: 20000234 .word 0x20000234
  15038. 0800b3bc <memchr>:
  15039. 800b3bc: b510 push {r4, lr}
  15040. 800b3be: b2c9 uxtb r1, r1
  15041. 800b3c0: 4402 add r2, r0
  15042. 800b3c2: 4290 cmp r0, r2
  15043. 800b3c4: 4603 mov r3, r0
  15044. 800b3c6: d101 bne.n 800b3cc <memchr+0x10>
  15045. 800b3c8: 2000 movs r0, #0
  15046. 800b3ca: bd10 pop {r4, pc}
  15047. 800b3cc: 781c ldrb r4, [r3, #0]
  15048. 800b3ce: 3001 adds r0, #1
  15049. 800b3d0: 428c cmp r4, r1
  15050. 800b3d2: d1f6 bne.n 800b3c2 <memchr+0x6>
  15051. 800b3d4: 4618 mov r0, r3
  15052. 800b3d6: bd10 pop {r4, pc}
  15053. 0800b3d8 <_Balloc>:
  15054. 800b3d8: b570 push {r4, r5, r6, lr}
  15055. 800b3da: 6a45 ldr r5, [r0, #36] ; 0x24
  15056. 800b3dc: 4604 mov r4, r0
  15057. 800b3de: 460e mov r6, r1
  15058. 800b3e0: b93d cbnz r5, 800b3f2 <_Balloc+0x1a>
  15059. 800b3e2: 2010 movs r0, #16
  15060. 800b3e4: f7ff ffe2 bl 800b3ac <malloc>
  15061. 800b3e8: 6260 str r0, [r4, #36] ; 0x24
  15062. 800b3ea: 6045 str r5, [r0, #4]
  15063. 800b3ec: 6085 str r5, [r0, #8]
  15064. 800b3ee: 6005 str r5, [r0, #0]
  15065. 800b3f0: 60c5 str r5, [r0, #12]
  15066. 800b3f2: 6a65 ldr r5, [r4, #36] ; 0x24
  15067. 800b3f4: 68eb ldr r3, [r5, #12]
  15068. 800b3f6: b183 cbz r3, 800b41a <_Balloc+0x42>
  15069. 800b3f8: 6a63 ldr r3, [r4, #36] ; 0x24
  15070. 800b3fa: 68db ldr r3, [r3, #12]
  15071. 800b3fc: f853 0026 ldr.w r0, [r3, r6, lsl #2]
  15072. 800b400: b9b8 cbnz r0, 800b432 <_Balloc+0x5a>
  15073. 800b402: 2101 movs r1, #1
  15074. 800b404: fa01 f506 lsl.w r5, r1, r6
  15075. 800b408: 1d6a adds r2, r5, #5
  15076. 800b40a: 0092 lsls r2, r2, #2
  15077. 800b40c: 4620 mov r0, r4
  15078. 800b40e: f000 fab4 bl 800b97a <_calloc_r>
  15079. 800b412: b160 cbz r0, 800b42e <_Balloc+0x56>
  15080. 800b414: 6046 str r6, [r0, #4]
  15081. 800b416: 6085 str r5, [r0, #8]
  15082. 800b418: e00e b.n 800b438 <_Balloc+0x60>
  15083. 800b41a: 2221 movs r2, #33 ; 0x21
  15084. 800b41c: 2104 movs r1, #4
  15085. 800b41e: 4620 mov r0, r4
  15086. 800b420: f000 faab bl 800b97a <_calloc_r>
  15087. 800b424: 6a63 ldr r3, [r4, #36] ; 0x24
  15088. 800b426: 60e8 str r0, [r5, #12]
  15089. 800b428: 68db ldr r3, [r3, #12]
  15090. 800b42a: 2b00 cmp r3, #0
  15091. 800b42c: d1e4 bne.n 800b3f8 <_Balloc+0x20>
  15092. 800b42e: 2000 movs r0, #0
  15093. 800b430: bd70 pop {r4, r5, r6, pc}
  15094. 800b432: 6802 ldr r2, [r0, #0]
  15095. 800b434: f843 2026 str.w r2, [r3, r6, lsl #2]
  15096. 800b438: 2300 movs r3, #0
  15097. 800b43a: 6103 str r3, [r0, #16]
  15098. 800b43c: 60c3 str r3, [r0, #12]
  15099. 800b43e: bd70 pop {r4, r5, r6, pc}
  15100. 0800b440 <_Bfree>:
  15101. 800b440: b570 push {r4, r5, r6, lr}
  15102. 800b442: 6a44 ldr r4, [r0, #36] ; 0x24
  15103. 800b444: 4606 mov r6, r0
  15104. 800b446: 460d mov r5, r1
  15105. 800b448: b93c cbnz r4, 800b45a <_Bfree+0x1a>
  15106. 800b44a: 2010 movs r0, #16
  15107. 800b44c: f7ff ffae bl 800b3ac <malloc>
  15108. 800b450: 6270 str r0, [r6, #36] ; 0x24
  15109. 800b452: 6044 str r4, [r0, #4]
  15110. 800b454: 6084 str r4, [r0, #8]
  15111. 800b456: 6004 str r4, [r0, #0]
  15112. 800b458: 60c4 str r4, [r0, #12]
  15113. 800b45a: b13d cbz r5, 800b46c <_Bfree+0x2c>
  15114. 800b45c: 6a73 ldr r3, [r6, #36] ; 0x24
  15115. 800b45e: 686a ldr r2, [r5, #4]
  15116. 800b460: 68db ldr r3, [r3, #12]
  15117. 800b462: f853 1022 ldr.w r1, [r3, r2, lsl #2]
  15118. 800b466: 6029 str r1, [r5, #0]
  15119. 800b468: f843 5022 str.w r5, [r3, r2, lsl #2]
  15120. 800b46c: bd70 pop {r4, r5, r6, pc}
  15121. 0800b46e <__multadd>:
  15122. 800b46e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  15123. 800b472: 461f mov r7, r3
  15124. 800b474: 4606 mov r6, r0
  15125. 800b476: 460c mov r4, r1
  15126. 800b478: 2300 movs r3, #0
  15127. 800b47a: 690d ldr r5, [r1, #16]
  15128. 800b47c: f101 0e14 add.w lr, r1, #20
  15129. 800b480: f8de 0000 ldr.w r0, [lr]
  15130. 800b484: 3301 adds r3, #1
  15131. 800b486: b281 uxth r1, r0
  15132. 800b488: fb02 7101 mla r1, r2, r1, r7
  15133. 800b48c: 0c00 lsrs r0, r0, #16
  15134. 800b48e: 0c0f lsrs r7, r1, #16
  15135. 800b490: fb02 7000 mla r0, r2, r0, r7
  15136. 800b494: b289 uxth r1, r1
  15137. 800b496: eb01 4100 add.w r1, r1, r0, lsl #16
  15138. 800b49a: 429d cmp r5, r3
  15139. 800b49c: ea4f 4710 mov.w r7, r0, lsr #16
  15140. 800b4a0: f84e 1b04 str.w r1, [lr], #4
  15141. 800b4a4: dcec bgt.n 800b480 <__multadd+0x12>
  15142. 800b4a6: b1d7 cbz r7, 800b4de <__multadd+0x70>
  15143. 800b4a8: 68a3 ldr r3, [r4, #8]
  15144. 800b4aa: 429d cmp r5, r3
  15145. 800b4ac: db12 blt.n 800b4d4 <__multadd+0x66>
  15146. 800b4ae: 6861 ldr r1, [r4, #4]
  15147. 800b4b0: 4630 mov r0, r6
  15148. 800b4b2: 3101 adds r1, #1
  15149. 800b4b4: f7ff ff90 bl 800b3d8 <_Balloc>
  15150. 800b4b8: 4680 mov r8, r0
  15151. 800b4ba: 6922 ldr r2, [r4, #16]
  15152. 800b4bc: f104 010c add.w r1, r4, #12
  15153. 800b4c0: 3202 adds r2, #2
  15154. 800b4c2: 0092 lsls r2, r2, #2
  15155. 800b4c4: 300c adds r0, #12
  15156. 800b4c6: f7fe f8bd bl 8009644 <memcpy>
  15157. 800b4ca: 4621 mov r1, r4
  15158. 800b4cc: 4630 mov r0, r6
  15159. 800b4ce: f7ff ffb7 bl 800b440 <_Bfree>
  15160. 800b4d2: 4644 mov r4, r8
  15161. 800b4d4: eb04 0385 add.w r3, r4, r5, lsl #2
  15162. 800b4d8: 3501 adds r5, #1
  15163. 800b4da: 615f str r7, [r3, #20]
  15164. 800b4dc: 6125 str r5, [r4, #16]
  15165. 800b4de: 4620 mov r0, r4
  15166. 800b4e0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  15167. 0800b4e4 <__hi0bits>:
  15168. 800b4e4: 0c02 lsrs r2, r0, #16
  15169. 800b4e6: 0412 lsls r2, r2, #16
  15170. 800b4e8: 4603 mov r3, r0
  15171. 800b4ea: b9b2 cbnz r2, 800b51a <__hi0bits+0x36>
  15172. 800b4ec: 0403 lsls r3, r0, #16
  15173. 800b4ee: 2010 movs r0, #16
  15174. 800b4f0: f013 4f7f tst.w r3, #4278190080 ; 0xff000000
  15175. 800b4f4: bf04 itt eq
  15176. 800b4f6: 021b lsleq r3, r3, #8
  15177. 800b4f8: 3008 addeq r0, #8
  15178. 800b4fa: f013 4f70 tst.w r3, #4026531840 ; 0xf0000000
  15179. 800b4fe: bf04 itt eq
  15180. 800b500: 011b lsleq r3, r3, #4
  15181. 800b502: 3004 addeq r0, #4
  15182. 800b504: f013 4f40 tst.w r3, #3221225472 ; 0xc0000000
  15183. 800b508: bf04 itt eq
  15184. 800b50a: 009b lsleq r3, r3, #2
  15185. 800b50c: 3002 addeq r0, #2
  15186. 800b50e: 2b00 cmp r3, #0
  15187. 800b510: db06 blt.n 800b520 <__hi0bits+0x3c>
  15188. 800b512: 005b lsls r3, r3, #1
  15189. 800b514: d503 bpl.n 800b51e <__hi0bits+0x3a>
  15190. 800b516: 3001 adds r0, #1
  15191. 800b518: 4770 bx lr
  15192. 800b51a: 2000 movs r0, #0
  15193. 800b51c: e7e8 b.n 800b4f0 <__hi0bits+0xc>
  15194. 800b51e: 2020 movs r0, #32
  15195. 800b520: 4770 bx lr
  15196. 0800b522 <__lo0bits>:
  15197. 800b522: 6803 ldr r3, [r0, #0]
  15198. 800b524: 4601 mov r1, r0
  15199. 800b526: f013 0207 ands.w r2, r3, #7
  15200. 800b52a: d00b beq.n 800b544 <__lo0bits+0x22>
  15201. 800b52c: 07da lsls r2, r3, #31
  15202. 800b52e: d423 bmi.n 800b578 <__lo0bits+0x56>
  15203. 800b530: 0798 lsls r0, r3, #30
  15204. 800b532: bf49 itett mi
  15205. 800b534: 085b lsrmi r3, r3, #1
  15206. 800b536: 089b lsrpl r3, r3, #2
  15207. 800b538: 2001 movmi r0, #1
  15208. 800b53a: 600b strmi r3, [r1, #0]
  15209. 800b53c: bf5c itt pl
  15210. 800b53e: 600b strpl r3, [r1, #0]
  15211. 800b540: 2002 movpl r0, #2
  15212. 800b542: 4770 bx lr
  15213. 800b544: b298 uxth r0, r3
  15214. 800b546: b9a8 cbnz r0, 800b574 <__lo0bits+0x52>
  15215. 800b548: 2010 movs r0, #16
  15216. 800b54a: 0c1b lsrs r3, r3, #16
  15217. 800b54c: f013 0fff tst.w r3, #255 ; 0xff
  15218. 800b550: bf04 itt eq
  15219. 800b552: 0a1b lsreq r3, r3, #8
  15220. 800b554: 3008 addeq r0, #8
  15221. 800b556: 071a lsls r2, r3, #28
  15222. 800b558: bf04 itt eq
  15223. 800b55a: 091b lsreq r3, r3, #4
  15224. 800b55c: 3004 addeq r0, #4
  15225. 800b55e: 079a lsls r2, r3, #30
  15226. 800b560: bf04 itt eq
  15227. 800b562: 089b lsreq r3, r3, #2
  15228. 800b564: 3002 addeq r0, #2
  15229. 800b566: 07da lsls r2, r3, #31
  15230. 800b568: d402 bmi.n 800b570 <__lo0bits+0x4e>
  15231. 800b56a: 085b lsrs r3, r3, #1
  15232. 800b56c: d006 beq.n 800b57c <__lo0bits+0x5a>
  15233. 800b56e: 3001 adds r0, #1
  15234. 800b570: 600b str r3, [r1, #0]
  15235. 800b572: 4770 bx lr
  15236. 800b574: 4610 mov r0, r2
  15237. 800b576: e7e9 b.n 800b54c <__lo0bits+0x2a>
  15238. 800b578: 2000 movs r0, #0
  15239. 800b57a: 4770 bx lr
  15240. 800b57c: 2020 movs r0, #32
  15241. 800b57e: 4770 bx lr
  15242. 0800b580 <__i2b>:
  15243. 800b580: b510 push {r4, lr}
  15244. 800b582: 460c mov r4, r1
  15245. 800b584: 2101 movs r1, #1
  15246. 800b586: f7ff ff27 bl 800b3d8 <_Balloc>
  15247. 800b58a: 2201 movs r2, #1
  15248. 800b58c: 6144 str r4, [r0, #20]
  15249. 800b58e: 6102 str r2, [r0, #16]
  15250. 800b590: bd10 pop {r4, pc}
  15251. 0800b592 <__multiply>:
  15252. 800b592: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  15253. 800b596: 4614 mov r4, r2
  15254. 800b598: 690a ldr r2, [r1, #16]
  15255. 800b59a: 6923 ldr r3, [r4, #16]
  15256. 800b59c: 4689 mov r9, r1
  15257. 800b59e: 429a cmp r2, r3
  15258. 800b5a0: bfbe ittt lt
  15259. 800b5a2: 460b movlt r3, r1
  15260. 800b5a4: 46a1 movlt r9, r4
  15261. 800b5a6: 461c movlt r4, r3
  15262. 800b5a8: f8d9 7010 ldr.w r7, [r9, #16]
  15263. 800b5ac: f8d4 a010 ldr.w sl, [r4, #16]
  15264. 800b5b0: f8d9 3008 ldr.w r3, [r9, #8]
  15265. 800b5b4: f8d9 1004 ldr.w r1, [r9, #4]
  15266. 800b5b8: eb07 060a add.w r6, r7, sl
  15267. 800b5bc: 429e cmp r6, r3
  15268. 800b5be: bfc8 it gt
  15269. 800b5c0: 3101 addgt r1, #1
  15270. 800b5c2: f7ff ff09 bl 800b3d8 <_Balloc>
  15271. 800b5c6: f100 0514 add.w r5, r0, #20
  15272. 800b5ca: 462b mov r3, r5
  15273. 800b5cc: 2200 movs r2, #0
  15274. 800b5ce: eb05 0886 add.w r8, r5, r6, lsl #2
  15275. 800b5d2: 4543 cmp r3, r8
  15276. 800b5d4: d316 bcc.n 800b604 <__multiply+0x72>
  15277. 800b5d6: f104 0214 add.w r2, r4, #20
  15278. 800b5da: f109 0114 add.w r1, r9, #20
  15279. 800b5de: eb02 038a add.w r3, r2, sl, lsl #2
  15280. 800b5e2: eb01 0787 add.w r7, r1, r7, lsl #2
  15281. 800b5e6: 9301 str r3, [sp, #4]
  15282. 800b5e8: 9c01 ldr r4, [sp, #4]
  15283. 800b5ea: 4613 mov r3, r2
  15284. 800b5ec: 4294 cmp r4, r2
  15285. 800b5ee: d80c bhi.n 800b60a <__multiply+0x78>
  15286. 800b5f0: 2e00 cmp r6, #0
  15287. 800b5f2: dd03 ble.n 800b5fc <__multiply+0x6a>
  15288. 800b5f4: f858 3d04 ldr.w r3, [r8, #-4]!
  15289. 800b5f8: 2b00 cmp r3, #0
  15290. 800b5fa: d054 beq.n 800b6a6 <__multiply+0x114>
  15291. 800b5fc: 6106 str r6, [r0, #16]
  15292. 800b5fe: b003 add sp, #12
  15293. 800b600: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  15294. 800b604: f843 2b04 str.w r2, [r3], #4
  15295. 800b608: e7e3 b.n 800b5d2 <__multiply+0x40>
  15296. 800b60a: f8b3 a000 ldrh.w sl, [r3]
  15297. 800b60e: 3204 adds r2, #4
  15298. 800b610: f1ba 0f00 cmp.w sl, #0
  15299. 800b614: d020 beq.n 800b658 <__multiply+0xc6>
  15300. 800b616: 46ae mov lr, r5
  15301. 800b618: 4689 mov r9, r1
  15302. 800b61a: f04f 0c00 mov.w ip, #0
  15303. 800b61e: f859 4b04 ldr.w r4, [r9], #4
  15304. 800b622: f8be b000 ldrh.w fp, [lr]
  15305. 800b626: b2a3 uxth r3, r4
  15306. 800b628: fb0a b303 mla r3, sl, r3, fp
  15307. 800b62c: ea4f 4b14 mov.w fp, r4, lsr #16
  15308. 800b630: f8de 4000 ldr.w r4, [lr]
  15309. 800b634: 4463 add r3, ip
  15310. 800b636: ea4f 4c14 mov.w ip, r4, lsr #16
  15311. 800b63a: fb0a c40b mla r4, sl, fp, ip
  15312. 800b63e: eb04 4413 add.w r4, r4, r3, lsr #16
  15313. 800b642: b29b uxth r3, r3
  15314. 800b644: ea43 4304 orr.w r3, r3, r4, lsl #16
  15315. 800b648: 454f cmp r7, r9
  15316. 800b64a: ea4f 4c14 mov.w ip, r4, lsr #16
  15317. 800b64e: f84e 3b04 str.w r3, [lr], #4
  15318. 800b652: d8e4 bhi.n 800b61e <__multiply+0x8c>
  15319. 800b654: f8ce c000 str.w ip, [lr]
  15320. 800b658: f832 9c02 ldrh.w r9, [r2, #-2]
  15321. 800b65c: f1b9 0f00 cmp.w r9, #0
  15322. 800b660: d01f beq.n 800b6a2 <__multiply+0x110>
  15323. 800b662: 46ae mov lr, r5
  15324. 800b664: 468c mov ip, r1
  15325. 800b666: f04f 0a00 mov.w sl, #0
  15326. 800b66a: 682b ldr r3, [r5, #0]
  15327. 800b66c: f8bc 4000 ldrh.w r4, [ip]
  15328. 800b670: f8be b002 ldrh.w fp, [lr, #2]
  15329. 800b674: b29b uxth r3, r3
  15330. 800b676: fb09 b404 mla r4, r9, r4, fp
  15331. 800b67a: 44a2 add sl, r4
  15332. 800b67c: ea43 430a orr.w r3, r3, sl, lsl #16
  15333. 800b680: f84e 3b04 str.w r3, [lr], #4
  15334. 800b684: f85c 3b04 ldr.w r3, [ip], #4
  15335. 800b688: f8be 4000 ldrh.w r4, [lr]
  15336. 800b68c: 0c1b lsrs r3, r3, #16
  15337. 800b68e: fb09 4303 mla r3, r9, r3, r4
  15338. 800b692: 4567 cmp r7, ip
  15339. 800b694: eb03 431a add.w r3, r3, sl, lsr #16
  15340. 800b698: ea4f 4a13 mov.w sl, r3, lsr #16
  15341. 800b69c: d8e6 bhi.n 800b66c <__multiply+0xda>
  15342. 800b69e: f8ce 3000 str.w r3, [lr]
  15343. 800b6a2: 3504 adds r5, #4
  15344. 800b6a4: e7a0 b.n 800b5e8 <__multiply+0x56>
  15345. 800b6a6: 3e01 subs r6, #1
  15346. 800b6a8: e7a2 b.n 800b5f0 <__multiply+0x5e>
  15347. ...
  15348. 0800b6ac <__pow5mult>:
  15349. 800b6ac: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  15350. 800b6b0: 4615 mov r5, r2
  15351. 800b6b2: f012 0203 ands.w r2, r2, #3
  15352. 800b6b6: 4606 mov r6, r0
  15353. 800b6b8: 460f mov r7, r1
  15354. 800b6ba: d007 beq.n 800b6cc <__pow5mult+0x20>
  15355. 800b6bc: 4c21 ldr r4, [pc, #132] ; (800b744 <__pow5mult+0x98>)
  15356. 800b6be: 3a01 subs r2, #1
  15357. 800b6c0: 2300 movs r3, #0
  15358. 800b6c2: f854 2022 ldr.w r2, [r4, r2, lsl #2]
  15359. 800b6c6: f7ff fed2 bl 800b46e <__multadd>
  15360. 800b6ca: 4607 mov r7, r0
  15361. 800b6cc: 10ad asrs r5, r5, #2
  15362. 800b6ce: d035 beq.n 800b73c <__pow5mult+0x90>
  15363. 800b6d0: 6a74 ldr r4, [r6, #36] ; 0x24
  15364. 800b6d2: b93c cbnz r4, 800b6e4 <__pow5mult+0x38>
  15365. 800b6d4: 2010 movs r0, #16
  15366. 800b6d6: f7ff fe69 bl 800b3ac <malloc>
  15367. 800b6da: 6270 str r0, [r6, #36] ; 0x24
  15368. 800b6dc: 6044 str r4, [r0, #4]
  15369. 800b6de: 6084 str r4, [r0, #8]
  15370. 800b6e0: 6004 str r4, [r0, #0]
  15371. 800b6e2: 60c4 str r4, [r0, #12]
  15372. 800b6e4: f8d6 8024 ldr.w r8, [r6, #36] ; 0x24
  15373. 800b6e8: f8d8 4008 ldr.w r4, [r8, #8]
  15374. 800b6ec: b94c cbnz r4, 800b702 <__pow5mult+0x56>
  15375. 800b6ee: f240 2171 movw r1, #625 ; 0x271
  15376. 800b6f2: 4630 mov r0, r6
  15377. 800b6f4: f7ff ff44 bl 800b580 <__i2b>
  15378. 800b6f8: 2300 movs r3, #0
  15379. 800b6fa: 4604 mov r4, r0
  15380. 800b6fc: f8c8 0008 str.w r0, [r8, #8]
  15381. 800b700: 6003 str r3, [r0, #0]
  15382. 800b702: f04f 0800 mov.w r8, #0
  15383. 800b706: 07eb lsls r3, r5, #31
  15384. 800b708: d50a bpl.n 800b720 <__pow5mult+0x74>
  15385. 800b70a: 4639 mov r1, r7
  15386. 800b70c: 4622 mov r2, r4
  15387. 800b70e: 4630 mov r0, r6
  15388. 800b710: f7ff ff3f bl 800b592 <__multiply>
  15389. 800b714: 4681 mov r9, r0
  15390. 800b716: 4639 mov r1, r7
  15391. 800b718: 4630 mov r0, r6
  15392. 800b71a: f7ff fe91 bl 800b440 <_Bfree>
  15393. 800b71e: 464f mov r7, r9
  15394. 800b720: 106d asrs r5, r5, #1
  15395. 800b722: d00b beq.n 800b73c <__pow5mult+0x90>
  15396. 800b724: 6820 ldr r0, [r4, #0]
  15397. 800b726: b938 cbnz r0, 800b738 <__pow5mult+0x8c>
  15398. 800b728: 4622 mov r2, r4
  15399. 800b72a: 4621 mov r1, r4
  15400. 800b72c: 4630 mov r0, r6
  15401. 800b72e: f7ff ff30 bl 800b592 <__multiply>
  15402. 800b732: 6020 str r0, [r4, #0]
  15403. 800b734: f8c0 8000 str.w r8, [r0]
  15404. 800b738: 4604 mov r4, r0
  15405. 800b73a: e7e4 b.n 800b706 <__pow5mult+0x5a>
  15406. 800b73c: 4638 mov r0, r7
  15407. 800b73e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  15408. 800b742: bf00 nop
  15409. 800b744: 0800c198 .word 0x0800c198
  15410. 0800b748 <__lshift>:
  15411. 800b748: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  15412. 800b74c: 460c mov r4, r1
  15413. 800b74e: 4607 mov r7, r0
  15414. 800b750: 4616 mov r6, r2
  15415. 800b752: 6923 ldr r3, [r4, #16]
  15416. 800b754: ea4f 1a62 mov.w sl, r2, asr #5
  15417. 800b758: eb0a 0903 add.w r9, sl, r3
  15418. 800b75c: 6849 ldr r1, [r1, #4]
  15419. 800b75e: 68a3 ldr r3, [r4, #8]
  15420. 800b760: f109 0501 add.w r5, r9, #1
  15421. 800b764: 42ab cmp r3, r5
  15422. 800b766: db31 blt.n 800b7cc <__lshift+0x84>
  15423. 800b768: 4638 mov r0, r7
  15424. 800b76a: f7ff fe35 bl 800b3d8 <_Balloc>
  15425. 800b76e: 2200 movs r2, #0
  15426. 800b770: 4680 mov r8, r0
  15427. 800b772: 4611 mov r1, r2
  15428. 800b774: f100 0314 add.w r3, r0, #20
  15429. 800b778: 4552 cmp r2, sl
  15430. 800b77a: db2a blt.n 800b7d2 <__lshift+0x8a>
  15431. 800b77c: 6920 ldr r0, [r4, #16]
  15432. 800b77e: ea2a 7aea bic.w sl, sl, sl, asr #31
  15433. 800b782: f104 0114 add.w r1, r4, #20
  15434. 800b786: f016 021f ands.w r2, r6, #31
  15435. 800b78a: eb03 038a add.w r3, r3, sl, lsl #2
  15436. 800b78e: eb01 0e80 add.w lr, r1, r0, lsl #2
  15437. 800b792: d022 beq.n 800b7da <__lshift+0x92>
  15438. 800b794: 2000 movs r0, #0
  15439. 800b796: f1c2 0c20 rsb ip, r2, #32
  15440. 800b79a: 680e ldr r6, [r1, #0]
  15441. 800b79c: 4096 lsls r6, r2
  15442. 800b79e: 4330 orrs r0, r6
  15443. 800b7a0: f843 0b04 str.w r0, [r3], #4
  15444. 800b7a4: f851 0b04 ldr.w r0, [r1], #4
  15445. 800b7a8: 458e cmp lr, r1
  15446. 800b7aa: fa20 f00c lsr.w r0, r0, ip
  15447. 800b7ae: d8f4 bhi.n 800b79a <__lshift+0x52>
  15448. 800b7b0: 6018 str r0, [r3, #0]
  15449. 800b7b2: b108 cbz r0, 800b7b8 <__lshift+0x70>
  15450. 800b7b4: f109 0502 add.w r5, r9, #2
  15451. 800b7b8: 3d01 subs r5, #1
  15452. 800b7ba: 4638 mov r0, r7
  15453. 800b7bc: f8c8 5010 str.w r5, [r8, #16]
  15454. 800b7c0: 4621 mov r1, r4
  15455. 800b7c2: f7ff fe3d bl 800b440 <_Bfree>
  15456. 800b7c6: 4640 mov r0, r8
  15457. 800b7c8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15458. 800b7cc: 3101 adds r1, #1
  15459. 800b7ce: 005b lsls r3, r3, #1
  15460. 800b7d0: e7c8 b.n 800b764 <__lshift+0x1c>
  15461. 800b7d2: f843 1022 str.w r1, [r3, r2, lsl #2]
  15462. 800b7d6: 3201 adds r2, #1
  15463. 800b7d8: e7ce b.n 800b778 <__lshift+0x30>
  15464. 800b7da: 3b04 subs r3, #4
  15465. 800b7dc: f851 2b04 ldr.w r2, [r1], #4
  15466. 800b7e0: 458e cmp lr, r1
  15467. 800b7e2: f843 2f04 str.w r2, [r3, #4]!
  15468. 800b7e6: d8f9 bhi.n 800b7dc <__lshift+0x94>
  15469. 800b7e8: e7e6 b.n 800b7b8 <__lshift+0x70>
  15470. 0800b7ea <__mcmp>:
  15471. 800b7ea: 6903 ldr r3, [r0, #16]
  15472. 800b7ec: 690a ldr r2, [r1, #16]
  15473. 800b7ee: b530 push {r4, r5, lr}
  15474. 800b7f0: 1a9b subs r3, r3, r2
  15475. 800b7f2: d10c bne.n 800b80e <__mcmp+0x24>
  15476. 800b7f4: 0092 lsls r2, r2, #2
  15477. 800b7f6: 3014 adds r0, #20
  15478. 800b7f8: 3114 adds r1, #20
  15479. 800b7fa: 1884 adds r4, r0, r2
  15480. 800b7fc: 4411 add r1, r2
  15481. 800b7fe: f854 5d04 ldr.w r5, [r4, #-4]!
  15482. 800b802: f851 2d04 ldr.w r2, [r1, #-4]!
  15483. 800b806: 4295 cmp r5, r2
  15484. 800b808: d003 beq.n 800b812 <__mcmp+0x28>
  15485. 800b80a: d305 bcc.n 800b818 <__mcmp+0x2e>
  15486. 800b80c: 2301 movs r3, #1
  15487. 800b80e: 4618 mov r0, r3
  15488. 800b810: bd30 pop {r4, r5, pc}
  15489. 800b812: 42a0 cmp r0, r4
  15490. 800b814: d3f3 bcc.n 800b7fe <__mcmp+0x14>
  15491. 800b816: e7fa b.n 800b80e <__mcmp+0x24>
  15492. 800b818: f04f 33ff mov.w r3, #4294967295
  15493. 800b81c: e7f7 b.n 800b80e <__mcmp+0x24>
  15494. 0800b81e <__mdiff>:
  15495. 800b81e: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  15496. 800b822: 460d mov r5, r1
  15497. 800b824: 4607 mov r7, r0
  15498. 800b826: 4611 mov r1, r2
  15499. 800b828: 4628 mov r0, r5
  15500. 800b82a: 4614 mov r4, r2
  15501. 800b82c: f7ff ffdd bl 800b7ea <__mcmp>
  15502. 800b830: 1e06 subs r6, r0, #0
  15503. 800b832: d108 bne.n 800b846 <__mdiff+0x28>
  15504. 800b834: 4631 mov r1, r6
  15505. 800b836: 4638 mov r0, r7
  15506. 800b838: f7ff fdce bl 800b3d8 <_Balloc>
  15507. 800b83c: 2301 movs r3, #1
  15508. 800b83e: 6146 str r6, [r0, #20]
  15509. 800b840: 6103 str r3, [r0, #16]
  15510. 800b842: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15511. 800b846: bfa4 itt ge
  15512. 800b848: 4623 movge r3, r4
  15513. 800b84a: 462c movge r4, r5
  15514. 800b84c: 4638 mov r0, r7
  15515. 800b84e: 6861 ldr r1, [r4, #4]
  15516. 800b850: bfa6 itte ge
  15517. 800b852: 461d movge r5, r3
  15518. 800b854: 2600 movge r6, #0
  15519. 800b856: 2601 movlt r6, #1
  15520. 800b858: f7ff fdbe bl 800b3d8 <_Balloc>
  15521. 800b85c: f04f 0c00 mov.w ip, #0
  15522. 800b860: 60c6 str r6, [r0, #12]
  15523. 800b862: 692b ldr r3, [r5, #16]
  15524. 800b864: 6926 ldr r6, [r4, #16]
  15525. 800b866: f104 0214 add.w r2, r4, #20
  15526. 800b86a: f105 0914 add.w r9, r5, #20
  15527. 800b86e: eb02 0786 add.w r7, r2, r6, lsl #2
  15528. 800b872: eb09 0883 add.w r8, r9, r3, lsl #2
  15529. 800b876: f100 0114 add.w r1, r0, #20
  15530. 800b87a: f852 ab04 ldr.w sl, [r2], #4
  15531. 800b87e: f859 5b04 ldr.w r5, [r9], #4
  15532. 800b882: fa1f f38a uxth.w r3, sl
  15533. 800b886: 4463 add r3, ip
  15534. 800b888: b2ac uxth r4, r5
  15535. 800b88a: 1b1b subs r3, r3, r4
  15536. 800b88c: 0c2c lsrs r4, r5, #16
  15537. 800b88e: ebc4 441a rsb r4, r4, sl, lsr #16
  15538. 800b892: eb04 4423 add.w r4, r4, r3, asr #16
  15539. 800b896: b29b uxth r3, r3
  15540. 800b898: ea4f 4c24 mov.w ip, r4, asr #16
  15541. 800b89c: 45c8 cmp r8, r9
  15542. 800b89e: ea43 4404 orr.w r4, r3, r4, lsl #16
  15543. 800b8a2: 4696 mov lr, r2
  15544. 800b8a4: f841 4b04 str.w r4, [r1], #4
  15545. 800b8a8: d8e7 bhi.n 800b87a <__mdiff+0x5c>
  15546. 800b8aa: 45be cmp lr, r7
  15547. 800b8ac: d305 bcc.n 800b8ba <__mdiff+0x9c>
  15548. 800b8ae: f851 3d04 ldr.w r3, [r1, #-4]!
  15549. 800b8b2: b18b cbz r3, 800b8d8 <__mdiff+0xba>
  15550. 800b8b4: 6106 str r6, [r0, #16]
  15551. 800b8b6: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15552. 800b8ba: f85e 4b04 ldr.w r4, [lr], #4
  15553. 800b8be: b2a2 uxth r2, r4
  15554. 800b8c0: 4462 add r2, ip
  15555. 800b8c2: 1413 asrs r3, r2, #16
  15556. 800b8c4: eb03 4314 add.w r3, r3, r4, lsr #16
  15557. 800b8c8: b292 uxth r2, r2
  15558. 800b8ca: ea42 4203 orr.w r2, r2, r3, lsl #16
  15559. 800b8ce: ea4f 4c23 mov.w ip, r3, asr #16
  15560. 800b8d2: f841 2b04 str.w r2, [r1], #4
  15561. 800b8d6: e7e8 b.n 800b8aa <__mdiff+0x8c>
  15562. 800b8d8: 3e01 subs r6, #1
  15563. 800b8da: e7e8 b.n 800b8ae <__mdiff+0x90>
  15564. 0800b8dc <__d2b>:
  15565. 800b8dc: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  15566. 800b8e0: 461c mov r4, r3
  15567. 800b8e2: 2101 movs r1, #1
  15568. 800b8e4: 4690 mov r8, r2
  15569. 800b8e6: 9e08 ldr r6, [sp, #32]
  15570. 800b8e8: 9d09 ldr r5, [sp, #36] ; 0x24
  15571. 800b8ea: f7ff fd75 bl 800b3d8 <_Balloc>
  15572. 800b8ee: f3c4 0213 ubfx r2, r4, #0, #20
  15573. 800b8f2: f3c4 540a ubfx r4, r4, #20, #11
  15574. 800b8f6: 4607 mov r7, r0
  15575. 800b8f8: bb34 cbnz r4, 800b948 <__d2b+0x6c>
  15576. 800b8fa: 9201 str r2, [sp, #4]
  15577. 800b8fc: f1b8 0f00 cmp.w r8, #0
  15578. 800b900: d027 beq.n 800b952 <__d2b+0x76>
  15579. 800b902: a802 add r0, sp, #8
  15580. 800b904: f840 8d08 str.w r8, [r0, #-8]!
  15581. 800b908: f7ff fe0b bl 800b522 <__lo0bits>
  15582. 800b90c: 9900 ldr r1, [sp, #0]
  15583. 800b90e: b1f0 cbz r0, 800b94e <__d2b+0x72>
  15584. 800b910: 9a01 ldr r2, [sp, #4]
  15585. 800b912: f1c0 0320 rsb r3, r0, #32
  15586. 800b916: fa02 f303 lsl.w r3, r2, r3
  15587. 800b91a: 430b orrs r3, r1
  15588. 800b91c: 40c2 lsrs r2, r0
  15589. 800b91e: 617b str r3, [r7, #20]
  15590. 800b920: 9201 str r2, [sp, #4]
  15591. 800b922: 9b01 ldr r3, [sp, #4]
  15592. 800b924: 2b00 cmp r3, #0
  15593. 800b926: bf14 ite ne
  15594. 800b928: 2102 movne r1, #2
  15595. 800b92a: 2101 moveq r1, #1
  15596. 800b92c: 61bb str r3, [r7, #24]
  15597. 800b92e: 6139 str r1, [r7, #16]
  15598. 800b930: b1c4 cbz r4, 800b964 <__d2b+0x88>
  15599. 800b932: f2a4 4433 subw r4, r4, #1075 ; 0x433
  15600. 800b936: 4404 add r4, r0
  15601. 800b938: 6034 str r4, [r6, #0]
  15602. 800b93a: f1c0 0035 rsb r0, r0, #53 ; 0x35
  15603. 800b93e: 6028 str r0, [r5, #0]
  15604. 800b940: 4638 mov r0, r7
  15605. 800b942: b002 add sp, #8
  15606. 800b944: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  15607. 800b948: f442 1280 orr.w r2, r2, #1048576 ; 0x100000
  15608. 800b94c: e7d5 b.n 800b8fa <__d2b+0x1e>
  15609. 800b94e: 6179 str r1, [r7, #20]
  15610. 800b950: e7e7 b.n 800b922 <__d2b+0x46>
  15611. 800b952: a801 add r0, sp, #4
  15612. 800b954: f7ff fde5 bl 800b522 <__lo0bits>
  15613. 800b958: 2101 movs r1, #1
  15614. 800b95a: 9b01 ldr r3, [sp, #4]
  15615. 800b95c: 6139 str r1, [r7, #16]
  15616. 800b95e: 617b str r3, [r7, #20]
  15617. 800b960: 3020 adds r0, #32
  15618. 800b962: e7e5 b.n 800b930 <__d2b+0x54>
  15619. 800b964: f2a0 4032 subw r0, r0, #1074 ; 0x432
  15620. 800b968: eb07 0381 add.w r3, r7, r1, lsl #2
  15621. 800b96c: 6030 str r0, [r6, #0]
  15622. 800b96e: 6918 ldr r0, [r3, #16]
  15623. 800b970: f7ff fdb8 bl 800b4e4 <__hi0bits>
  15624. 800b974: ebc0 1041 rsb r0, r0, r1, lsl #5
  15625. 800b978: e7e1 b.n 800b93e <__d2b+0x62>
  15626. 0800b97a <_calloc_r>:
  15627. 800b97a: b538 push {r3, r4, r5, lr}
  15628. 800b97c: fb02 f401 mul.w r4, r2, r1
  15629. 800b980: 4621 mov r1, r4
  15630. 800b982: f000 f855 bl 800ba30 <_malloc_r>
  15631. 800b986: 4605 mov r5, r0
  15632. 800b988: b118 cbz r0, 800b992 <_calloc_r+0x18>
  15633. 800b98a: 4622 mov r2, r4
  15634. 800b98c: 2100 movs r1, #0
  15635. 800b98e: f7fd fe64 bl 800965a <memset>
  15636. 800b992: 4628 mov r0, r5
  15637. 800b994: bd38 pop {r3, r4, r5, pc}
  15638. ...
  15639. 0800b998 <_free_r>:
  15640. 800b998: b538 push {r3, r4, r5, lr}
  15641. 800b99a: 4605 mov r5, r0
  15642. 800b99c: 2900 cmp r1, #0
  15643. 800b99e: d043 beq.n 800ba28 <_free_r+0x90>
  15644. 800b9a0: f851 3c04 ldr.w r3, [r1, #-4]
  15645. 800b9a4: 1f0c subs r4, r1, #4
  15646. 800b9a6: 2b00 cmp r3, #0
  15647. 800b9a8: bfb8 it lt
  15648. 800b9aa: 18e4 addlt r4, r4, r3
  15649. 800b9ac: f000 fa98 bl 800bee0 <__malloc_lock>
  15650. 800b9b0: 4a1e ldr r2, [pc, #120] ; (800ba2c <_free_r+0x94>)
  15651. 800b9b2: 6813 ldr r3, [r2, #0]
  15652. 800b9b4: 4610 mov r0, r2
  15653. 800b9b6: b933 cbnz r3, 800b9c6 <_free_r+0x2e>
  15654. 800b9b8: 6063 str r3, [r4, #4]
  15655. 800b9ba: 6014 str r4, [r2, #0]
  15656. 800b9bc: 4628 mov r0, r5
  15657. 800b9be: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  15658. 800b9c2: f000 ba8e b.w 800bee2 <__malloc_unlock>
  15659. 800b9c6: 42a3 cmp r3, r4
  15660. 800b9c8: d90b bls.n 800b9e2 <_free_r+0x4a>
  15661. 800b9ca: 6821 ldr r1, [r4, #0]
  15662. 800b9cc: 1862 adds r2, r4, r1
  15663. 800b9ce: 4293 cmp r3, r2
  15664. 800b9d0: bf01 itttt eq
  15665. 800b9d2: 681a ldreq r2, [r3, #0]
  15666. 800b9d4: 685b ldreq r3, [r3, #4]
  15667. 800b9d6: 1852 addeq r2, r2, r1
  15668. 800b9d8: 6022 streq r2, [r4, #0]
  15669. 800b9da: 6063 str r3, [r4, #4]
  15670. 800b9dc: 6004 str r4, [r0, #0]
  15671. 800b9de: e7ed b.n 800b9bc <_free_r+0x24>
  15672. 800b9e0: 4613 mov r3, r2
  15673. 800b9e2: 685a ldr r2, [r3, #4]
  15674. 800b9e4: b10a cbz r2, 800b9ea <_free_r+0x52>
  15675. 800b9e6: 42a2 cmp r2, r4
  15676. 800b9e8: d9fa bls.n 800b9e0 <_free_r+0x48>
  15677. 800b9ea: 6819 ldr r1, [r3, #0]
  15678. 800b9ec: 1858 adds r0, r3, r1
  15679. 800b9ee: 42a0 cmp r0, r4
  15680. 800b9f0: d10b bne.n 800ba0a <_free_r+0x72>
  15681. 800b9f2: 6820 ldr r0, [r4, #0]
  15682. 800b9f4: 4401 add r1, r0
  15683. 800b9f6: 1858 adds r0, r3, r1
  15684. 800b9f8: 4282 cmp r2, r0
  15685. 800b9fa: 6019 str r1, [r3, #0]
  15686. 800b9fc: d1de bne.n 800b9bc <_free_r+0x24>
  15687. 800b9fe: 6810 ldr r0, [r2, #0]
  15688. 800ba00: 6852 ldr r2, [r2, #4]
  15689. 800ba02: 4401 add r1, r0
  15690. 800ba04: 6019 str r1, [r3, #0]
  15691. 800ba06: 605a str r2, [r3, #4]
  15692. 800ba08: e7d8 b.n 800b9bc <_free_r+0x24>
  15693. 800ba0a: d902 bls.n 800ba12 <_free_r+0x7a>
  15694. 800ba0c: 230c movs r3, #12
  15695. 800ba0e: 602b str r3, [r5, #0]
  15696. 800ba10: e7d4 b.n 800b9bc <_free_r+0x24>
  15697. 800ba12: 6820 ldr r0, [r4, #0]
  15698. 800ba14: 1821 adds r1, r4, r0
  15699. 800ba16: 428a cmp r2, r1
  15700. 800ba18: bf01 itttt eq
  15701. 800ba1a: 6811 ldreq r1, [r2, #0]
  15702. 800ba1c: 6852 ldreq r2, [r2, #4]
  15703. 800ba1e: 1809 addeq r1, r1, r0
  15704. 800ba20: 6021 streq r1, [r4, #0]
  15705. 800ba22: 6062 str r2, [r4, #4]
  15706. 800ba24: 605c str r4, [r3, #4]
  15707. 800ba26: e7c9 b.n 800b9bc <_free_r+0x24>
  15708. 800ba28: bd38 pop {r3, r4, r5, pc}
  15709. 800ba2a: bf00 nop
  15710. 800ba2c: 20000454 .word 0x20000454
  15711. 0800ba30 <_malloc_r>:
  15712. 800ba30: b570 push {r4, r5, r6, lr}
  15713. 800ba32: 1ccd adds r5, r1, #3
  15714. 800ba34: f025 0503 bic.w r5, r5, #3
  15715. 800ba38: 3508 adds r5, #8
  15716. 800ba3a: 2d0c cmp r5, #12
  15717. 800ba3c: bf38 it cc
  15718. 800ba3e: 250c movcc r5, #12
  15719. 800ba40: 2d00 cmp r5, #0
  15720. 800ba42: 4606 mov r6, r0
  15721. 800ba44: db01 blt.n 800ba4a <_malloc_r+0x1a>
  15722. 800ba46: 42a9 cmp r1, r5
  15723. 800ba48: d903 bls.n 800ba52 <_malloc_r+0x22>
  15724. 800ba4a: 230c movs r3, #12
  15725. 800ba4c: 6033 str r3, [r6, #0]
  15726. 800ba4e: 2000 movs r0, #0
  15727. 800ba50: bd70 pop {r4, r5, r6, pc}
  15728. 800ba52: f000 fa45 bl 800bee0 <__malloc_lock>
  15729. 800ba56: 4a23 ldr r2, [pc, #140] ; (800bae4 <_malloc_r+0xb4>)
  15730. 800ba58: 6814 ldr r4, [r2, #0]
  15731. 800ba5a: 4621 mov r1, r4
  15732. 800ba5c: b991 cbnz r1, 800ba84 <_malloc_r+0x54>
  15733. 800ba5e: 4c22 ldr r4, [pc, #136] ; (800bae8 <_malloc_r+0xb8>)
  15734. 800ba60: 6823 ldr r3, [r4, #0]
  15735. 800ba62: b91b cbnz r3, 800ba6c <_malloc_r+0x3c>
  15736. 800ba64: 4630 mov r0, r6
  15737. 800ba66: f000 f97f bl 800bd68 <_sbrk_r>
  15738. 800ba6a: 6020 str r0, [r4, #0]
  15739. 800ba6c: 4629 mov r1, r5
  15740. 800ba6e: 4630 mov r0, r6
  15741. 800ba70: f000 f97a bl 800bd68 <_sbrk_r>
  15742. 800ba74: 1c43 adds r3, r0, #1
  15743. 800ba76: d126 bne.n 800bac6 <_malloc_r+0x96>
  15744. 800ba78: 230c movs r3, #12
  15745. 800ba7a: 4630 mov r0, r6
  15746. 800ba7c: 6033 str r3, [r6, #0]
  15747. 800ba7e: f000 fa30 bl 800bee2 <__malloc_unlock>
  15748. 800ba82: e7e4 b.n 800ba4e <_malloc_r+0x1e>
  15749. 800ba84: 680b ldr r3, [r1, #0]
  15750. 800ba86: 1b5b subs r3, r3, r5
  15751. 800ba88: d41a bmi.n 800bac0 <_malloc_r+0x90>
  15752. 800ba8a: 2b0b cmp r3, #11
  15753. 800ba8c: d90f bls.n 800baae <_malloc_r+0x7e>
  15754. 800ba8e: 600b str r3, [r1, #0]
  15755. 800ba90: 18cc adds r4, r1, r3
  15756. 800ba92: 50cd str r5, [r1, r3]
  15757. 800ba94: 4630 mov r0, r6
  15758. 800ba96: f000 fa24 bl 800bee2 <__malloc_unlock>
  15759. 800ba9a: f104 000b add.w r0, r4, #11
  15760. 800ba9e: 1d23 adds r3, r4, #4
  15761. 800baa0: f020 0007 bic.w r0, r0, #7
  15762. 800baa4: 1ac3 subs r3, r0, r3
  15763. 800baa6: d01b beq.n 800bae0 <_malloc_r+0xb0>
  15764. 800baa8: 425a negs r2, r3
  15765. 800baaa: 50e2 str r2, [r4, r3]
  15766. 800baac: bd70 pop {r4, r5, r6, pc}
  15767. 800baae: 428c cmp r4, r1
  15768. 800bab0: bf0b itete eq
  15769. 800bab2: 6863 ldreq r3, [r4, #4]
  15770. 800bab4: 684b ldrne r3, [r1, #4]
  15771. 800bab6: 6013 streq r3, [r2, #0]
  15772. 800bab8: 6063 strne r3, [r4, #4]
  15773. 800baba: bf18 it ne
  15774. 800babc: 460c movne r4, r1
  15775. 800babe: e7e9 b.n 800ba94 <_malloc_r+0x64>
  15776. 800bac0: 460c mov r4, r1
  15777. 800bac2: 6849 ldr r1, [r1, #4]
  15778. 800bac4: e7ca b.n 800ba5c <_malloc_r+0x2c>
  15779. 800bac6: 1cc4 adds r4, r0, #3
  15780. 800bac8: f024 0403 bic.w r4, r4, #3
  15781. 800bacc: 42a0 cmp r0, r4
  15782. 800bace: d005 beq.n 800badc <_malloc_r+0xac>
  15783. 800bad0: 1a21 subs r1, r4, r0
  15784. 800bad2: 4630 mov r0, r6
  15785. 800bad4: f000 f948 bl 800bd68 <_sbrk_r>
  15786. 800bad8: 3001 adds r0, #1
  15787. 800bada: d0cd beq.n 800ba78 <_malloc_r+0x48>
  15788. 800badc: 6025 str r5, [r4, #0]
  15789. 800bade: e7d9 b.n 800ba94 <_malloc_r+0x64>
  15790. 800bae0: bd70 pop {r4, r5, r6, pc}
  15791. 800bae2: bf00 nop
  15792. 800bae4: 20000454 .word 0x20000454
  15793. 800bae8: 20000458 .word 0x20000458
  15794. 0800baec <__sfputc_r>:
  15795. 800baec: 6893 ldr r3, [r2, #8]
  15796. 800baee: b410 push {r4}
  15797. 800baf0: 3b01 subs r3, #1
  15798. 800baf2: 2b00 cmp r3, #0
  15799. 800baf4: 6093 str r3, [r2, #8]
  15800. 800baf6: da08 bge.n 800bb0a <__sfputc_r+0x1e>
  15801. 800baf8: 6994 ldr r4, [r2, #24]
  15802. 800bafa: 42a3 cmp r3, r4
  15803. 800bafc: db02 blt.n 800bb04 <__sfputc_r+0x18>
  15804. 800bafe: b2cb uxtb r3, r1
  15805. 800bb00: 2b0a cmp r3, #10
  15806. 800bb02: d102 bne.n 800bb0a <__sfputc_r+0x1e>
  15807. 800bb04: bc10 pop {r4}
  15808. 800bb06: f7fe bb43 b.w 800a190 <__swbuf_r>
  15809. 800bb0a: 6813 ldr r3, [r2, #0]
  15810. 800bb0c: 1c58 adds r0, r3, #1
  15811. 800bb0e: 6010 str r0, [r2, #0]
  15812. 800bb10: 7019 strb r1, [r3, #0]
  15813. 800bb12: b2c8 uxtb r0, r1
  15814. 800bb14: bc10 pop {r4}
  15815. 800bb16: 4770 bx lr
  15816. 0800bb18 <__sfputs_r>:
  15817. 800bb18: b5f8 push {r3, r4, r5, r6, r7, lr}
  15818. 800bb1a: 4606 mov r6, r0
  15819. 800bb1c: 460f mov r7, r1
  15820. 800bb1e: 4614 mov r4, r2
  15821. 800bb20: 18d5 adds r5, r2, r3
  15822. 800bb22: 42ac cmp r4, r5
  15823. 800bb24: d101 bne.n 800bb2a <__sfputs_r+0x12>
  15824. 800bb26: 2000 movs r0, #0
  15825. 800bb28: e007 b.n 800bb3a <__sfputs_r+0x22>
  15826. 800bb2a: 463a mov r2, r7
  15827. 800bb2c: f814 1b01 ldrb.w r1, [r4], #1
  15828. 800bb30: 4630 mov r0, r6
  15829. 800bb32: f7ff ffdb bl 800baec <__sfputc_r>
  15830. 800bb36: 1c43 adds r3, r0, #1
  15831. 800bb38: d1f3 bne.n 800bb22 <__sfputs_r+0xa>
  15832. 800bb3a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  15833. 0800bb3c <_vfiprintf_r>:
  15834. 800bb3c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  15835. 800bb40: b09d sub sp, #116 ; 0x74
  15836. 800bb42: 460c mov r4, r1
  15837. 800bb44: 4617 mov r7, r2
  15838. 800bb46: 9303 str r3, [sp, #12]
  15839. 800bb48: 4606 mov r6, r0
  15840. 800bb4a: b118 cbz r0, 800bb54 <_vfiprintf_r+0x18>
  15841. 800bb4c: 6983 ldr r3, [r0, #24]
  15842. 800bb4e: b90b cbnz r3, 800bb54 <_vfiprintf_r+0x18>
  15843. 800bb50: f7ff fb30 bl 800b1b4 <__sinit>
  15844. 800bb54: 4b7c ldr r3, [pc, #496] ; (800bd48 <_vfiprintf_r+0x20c>)
  15845. 800bb56: 429c cmp r4, r3
  15846. 800bb58: d157 bne.n 800bc0a <_vfiprintf_r+0xce>
  15847. 800bb5a: 6874 ldr r4, [r6, #4]
  15848. 800bb5c: 89a3 ldrh r3, [r4, #12]
  15849. 800bb5e: 0718 lsls r0, r3, #28
  15850. 800bb60: d55d bpl.n 800bc1e <_vfiprintf_r+0xe2>
  15851. 800bb62: 6923 ldr r3, [r4, #16]
  15852. 800bb64: 2b00 cmp r3, #0
  15853. 800bb66: d05a beq.n 800bc1e <_vfiprintf_r+0xe2>
  15854. 800bb68: 2300 movs r3, #0
  15855. 800bb6a: 9309 str r3, [sp, #36] ; 0x24
  15856. 800bb6c: 2320 movs r3, #32
  15857. 800bb6e: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  15858. 800bb72: 2330 movs r3, #48 ; 0x30
  15859. 800bb74: f04f 0b01 mov.w fp, #1
  15860. 800bb78: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  15861. 800bb7c: 46b8 mov r8, r7
  15862. 800bb7e: 4645 mov r5, r8
  15863. 800bb80: f815 3b01 ldrb.w r3, [r5], #1
  15864. 800bb84: 2b00 cmp r3, #0
  15865. 800bb86: d155 bne.n 800bc34 <_vfiprintf_r+0xf8>
  15866. 800bb88: ebb8 0a07 subs.w sl, r8, r7
  15867. 800bb8c: d00b beq.n 800bba6 <_vfiprintf_r+0x6a>
  15868. 800bb8e: 4653 mov r3, sl
  15869. 800bb90: 463a mov r2, r7
  15870. 800bb92: 4621 mov r1, r4
  15871. 800bb94: 4630 mov r0, r6
  15872. 800bb96: f7ff ffbf bl 800bb18 <__sfputs_r>
  15873. 800bb9a: 3001 adds r0, #1
  15874. 800bb9c: f000 80c4 beq.w 800bd28 <_vfiprintf_r+0x1ec>
  15875. 800bba0: 9b09 ldr r3, [sp, #36] ; 0x24
  15876. 800bba2: 4453 add r3, sl
  15877. 800bba4: 9309 str r3, [sp, #36] ; 0x24
  15878. 800bba6: f898 3000 ldrb.w r3, [r8]
  15879. 800bbaa: 2b00 cmp r3, #0
  15880. 800bbac: f000 80bc beq.w 800bd28 <_vfiprintf_r+0x1ec>
  15881. 800bbb0: 2300 movs r3, #0
  15882. 800bbb2: f04f 32ff mov.w r2, #4294967295
  15883. 800bbb6: 9304 str r3, [sp, #16]
  15884. 800bbb8: 9307 str r3, [sp, #28]
  15885. 800bbba: 9205 str r2, [sp, #20]
  15886. 800bbbc: 9306 str r3, [sp, #24]
  15887. 800bbbe: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  15888. 800bbc2: 931a str r3, [sp, #104] ; 0x68
  15889. 800bbc4: 2205 movs r2, #5
  15890. 800bbc6: 7829 ldrb r1, [r5, #0]
  15891. 800bbc8: 4860 ldr r0, [pc, #384] ; (800bd4c <_vfiprintf_r+0x210>)
  15892. 800bbca: f7ff fbf7 bl 800b3bc <memchr>
  15893. 800bbce: f105 0801 add.w r8, r5, #1
  15894. 800bbd2: 9b04 ldr r3, [sp, #16]
  15895. 800bbd4: 2800 cmp r0, #0
  15896. 800bbd6: d131 bne.n 800bc3c <_vfiprintf_r+0x100>
  15897. 800bbd8: 06d9 lsls r1, r3, #27
  15898. 800bbda: bf44 itt mi
  15899. 800bbdc: 2220 movmi r2, #32
  15900. 800bbde: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15901. 800bbe2: 071a lsls r2, r3, #28
  15902. 800bbe4: bf44 itt mi
  15903. 800bbe6: 222b movmi r2, #43 ; 0x2b
  15904. 800bbe8: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15905. 800bbec: 782a ldrb r2, [r5, #0]
  15906. 800bbee: 2a2a cmp r2, #42 ; 0x2a
  15907. 800bbf0: d02c beq.n 800bc4c <_vfiprintf_r+0x110>
  15908. 800bbf2: 2100 movs r1, #0
  15909. 800bbf4: 200a movs r0, #10
  15910. 800bbf6: 9a07 ldr r2, [sp, #28]
  15911. 800bbf8: 46a8 mov r8, r5
  15912. 800bbfa: f898 3000 ldrb.w r3, [r8]
  15913. 800bbfe: 3501 adds r5, #1
  15914. 800bc00: 3b30 subs r3, #48 ; 0x30
  15915. 800bc02: 2b09 cmp r3, #9
  15916. 800bc04: d96d bls.n 800bce2 <_vfiprintf_r+0x1a6>
  15917. 800bc06: b371 cbz r1, 800bc66 <_vfiprintf_r+0x12a>
  15918. 800bc08: e026 b.n 800bc58 <_vfiprintf_r+0x11c>
  15919. 800bc0a: 4b51 ldr r3, [pc, #324] ; (800bd50 <_vfiprintf_r+0x214>)
  15920. 800bc0c: 429c cmp r4, r3
  15921. 800bc0e: d101 bne.n 800bc14 <_vfiprintf_r+0xd8>
  15922. 800bc10: 68b4 ldr r4, [r6, #8]
  15923. 800bc12: e7a3 b.n 800bb5c <_vfiprintf_r+0x20>
  15924. 800bc14: 4b4f ldr r3, [pc, #316] ; (800bd54 <_vfiprintf_r+0x218>)
  15925. 800bc16: 429c cmp r4, r3
  15926. 800bc18: bf08 it eq
  15927. 800bc1a: 68f4 ldreq r4, [r6, #12]
  15928. 800bc1c: e79e b.n 800bb5c <_vfiprintf_r+0x20>
  15929. 800bc1e: 4621 mov r1, r4
  15930. 800bc20: 4630 mov r0, r6
  15931. 800bc22: f7fe fb07 bl 800a234 <__swsetup_r>
  15932. 800bc26: 2800 cmp r0, #0
  15933. 800bc28: d09e beq.n 800bb68 <_vfiprintf_r+0x2c>
  15934. 800bc2a: f04f 30ff mov.w r0, #4294967295
  15935. 800bc2e: b01d add sp, #116 ; 0x74
  15936. 800bc30: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  15937. 800bc34: 2b25 cmp r3, #37 ; 0x25
  15938. 800bc36: d0a7 beq.n 800bb88 <_vfiprintf_r+0x4c>
  15939. 800bc38: 46a8 mov r8, r5
  15940. 800bc3a: e7a0 b.n 800bb7e <_vfiprintf_r+0x42>
  15941. 800bc3c: 4a43 ldr r2, [pc, #268] ; (800bd4c <_vfiprintf_r+0x210>)
  15942. 800bc3e: 4645 mov r5, r8
  15943. 800bc40: 1a80 subs r0, r0, r2
  15944. 800bc42: fa0b f000 lsl.w r0, fp, r0
  15945. 800bc46: 4318 orrs r0, r3
  15946. 800bc48: 9004 str r0, [sp, #16]
  15947. 800bc4a: e7bb b.n 800bbc4 <_vfiprintf_r+0x88>
  15948. 800bc4c: 9a03 ldr r2, [sp, #12]
  15949. 800bc4e: 1d11 adds r1, r2, #4
  15950. 800bc50: 6812 ldr r2, [r2, #0]
  15951. 800bc52: 9103 str r1, [sp, #12]
  15952. 800bc54: 2a00 cmp r2, #0
  15953. 800bc56: db01 blt.n 800bc5c <_vfiprintf_r+0x120>
  15954. 800bc58: 9207 str r2, [sp, #28]
  15955. 800bc5a: e004 b.n 800bc66 <_vfiprintf_r+0x12a>
  15956. 800bc5c: 4252 negs r2, r2
  15957. 800bc5e: f043 0302 orr.w r3, r3, #2
  15958. 800bc62: 9207 str r2, [sp, #28]
  15959. 800bc64: 9304 str r3, [sp, #16]
  15960. 800bc66: f898 3000 ldrb.w r3, [r8]
  15961. 800bc6a: 2b2e cmp r3, #46 ; 0x2e
  15962. 800bc6c: d110 bne.n 800bc90 <_vfiprintf_r+0x154>
  15963. 800bc6e: f898 3001 ldrb.w r3, [r8, #1]
  15964. 800bc72: f108 0101 add.w r1, r8, #1
  15965. 800bc76: 2b2a cmp r3, #42 ; 0x2a
  15966. 800bc78: d137 bne.n 800bcea <_vfiprintf_r+0x1ae>
  15967. 800bc7a: 9b03 ldr r3, [sp, #12]
  15968. 800bc7c: f108 0802 add.w r8, r8, #2
  15969. 800bc80: 1d1a adds r2, r3, #4
  15970. 800bc82: 681b ldr r3, [r3, #0]
  15971. 800bc84: 9203 str r2, [sp, #12]
  15972. 800bc86: 2b00 cmp r3, #0
  15973. 800bc88: bfb8 it lt
  15974. 800bc8a: f04f 33ff movlt.w r3, #4294967295
  15975. 800bc8e: 9305 str r3, [sp, #20]
  15976. 800bc90: 4d31 ldr r5, [pc, #196] ; (800bd58 <_vfiprintf_r+0x21c>)
  15977. 800bc92: 2203 movs r2, #3
  15978. 800bc94: f898 1000 ldrb.w r1, [r8]
  15979. 800bc98: 4628 mov r0, r5
  15980. 800bc9a: f7ff fb8f bl 800b3bc <memchr>
  15981. 800bc9e: b140 cbz r0, 800bcb2 <_vfiprintf_r+0x176>
  15982. 800bca0: 2340 movs r3, #64 ; 0x40
  15983. 800bca2: 1b40 subs r0, r0, r5
  15984. 800bca4: fa03 f000 lsl.w r0, r3, r0
  15985. 800bca8: 9b04 ldr r3, [sp, #16]
  15986. 800bcaa: f108 0801 add.w r8, r8, #1
  15987. 800bcae: 4303 orrs r3, r0
  15988. 800bcb0: 9304 str r3, [sp, #16]
  15989. 800bcb2: f898 1000 ldrb.w r1, [r8]
  15990. 800bcb6: 2206 movs r2, #6
  15991. 800bcb8: 4828 ldr r0, [pc, #160] ; (800bd5c <_vfiprintf_r+0x220>)
  15992. 800bcba: f108 0701 add.w r7, r8, #1
  15993. 800bcbe: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  15994. 800bcc2: f7ff fb7b bl 800b3bc <memchr>
  15995. 800bcc6: 2800 cmp r0, #0
  15996. 800bcc8: d034 beq.n 800bd34 <_vfiprintf_r+0x1f8>
  15997. 800bcca: 4b25 ldr r3, [pc, #148] ; (800bd60 <_vfiprintf_r+0x224>)
  15998. 800bccc: bb03 cbnz r3, 800bd10 <_vfiprintf_r+0x1d4>
  15999. 800bcce: 9b03 ldr r3, [sp, #12]
  16000. 800bcd0: 3307 adds r3, #7
  16001. 800bcd2: f023 0307 bic.w r3, r3, #7
  16002. 800bcd6: 3308 adds r3, #8
  16003. 800bcd8: 9303 str r3, [sp, #12]
  16004. 800bcda: 9b09 ldr r3, [sp, #36] ; 0x24
  16005. 800bcdc: 444b add r3, r9
  16006. 800bcde: 9309 str r3, [sp, #36] ; 0x24
  16007. 800bce0: e74c b.n 800bb7c <_vfiprintf_r+0x40>
  16008. 800bce2: fb00 3202 mla r2, r0, r2, r3
  16009. 800bce6: 2101 movs r1, #1
  16010. 800bce8: e786 b.n 800bbf8 <_vfiprintf_r+0xbc>
  16011. 800bcea: 2300 movs r3, #0
  16012. 800bcec: 250a movs r5, #10
  16013. 800bcee: 4618 mov r0, r3
  16014. 800bcf0: 9305 str r3, [sp, #20]
  16015. 800bcf2: 4688 mov r8, r1
  16016. 800bcf4: f898 2000 ldrb.w r2, [r8]
  16017. 800bcf8: 3101 adds r1, #1
  16018. 800bcfa: 3a30 subs r2, #48 ; 0x30
  16019. 800bcfc: 2a09 cmp r2, #9
  16020. 800bcfe: d903 bls.n 800bd08 <_vfiprintf_r+0x1cc>
  16021. 800bd00: 2b00 cmp r3, #0
  16022. 800bd02: d0c5 beq.n 800bc90 <_vfiprintf_r+0x154>
  16023. 800bd04: 9005 str r0, [sp, #20]
  16024. 800bd06: e7c3 b.n 800bc90 <_vfiprintf_r+0x154>
  16025. 800bd08: fb05 2000 mla r0, r5, r0, r2
  16026. 800bd0c: 2301 movs r3, #1
  16027. 800bd0e: e7f0 b.n 800bcf2 <_vfiprintf_r+0x1b6>
  16028. 800bd10: ab03 add r3, sp, #12
  16029. 800bd12: 9300 str r3, [sp, #0]
  16030. 800bd14: 4622 mov r2, r4
  16031. 800bd16: 4b13 ldr r3, [pc, #76] ; (800bd64 <_vfiprintf_r+0x228>)
  16032. 800bd18: a904 add r1, sp, #16
  16033. 800bd1a: 4630 mov r0, r6
  16034. 800bd1c: f7fd fd36 bl 800978c <_printf_float>
  16035. 800bd20: f1b0 3fff cmp.w r0, #4294967295
  16036. 800bd24: 4681 mov r9, r0
  16037. 800bd26: d1d8 bne.n 800bcda <_vfiprintf_r+0x19e>
  16038. 800bd28: 89a3 ldrh r3, [r4, #12]
  16039. 800bd2a: 065b lsls r3, r3, #25
  16040. 800bd2c: f53f af7d bmi.w 800bc2a <_vfiprintf_r+0xee>
  16041. 800bd30: 9809 ldr r0, [sp, #36] ; 0x24
  16042. 800bd32: e77c b.n 800bc2e <_vfiprintf_r+0xf2>
  16043. 800bd34: ab03 add r3, sp, #12
  16044. 800bd36: 9300 str r3, [sp, #0]
  16045. 800bd38: 4622 mov r2, r4
  16046. 800bd3a: 4b0a ldr r3, [pc, #40] ; (800bd64 <_vfiprintf_r+0x228>)
  16047. 800bd3c: a904 add r1, sp, #16
  16048. 800bd3e: 4630 mov r0, r6
  16049. 800bd40: f7fd ffd4 bl 8009cec <_printf_i>
  16050. 800bd44: e7ec b.n 800bd20 <_vfiprintf_r+0x1e4>
  16051. 800bd46: bf00 nop
  16052. 800bd48: 0800c068 .word 0x0800c068
  16053. 800bd4c: 0800c1a4 .word 0x0800c1a4
  16054. 800bd50: 0800c088 .word 0x0800c088
  16055. 800bd54: 0800c048 .word 0x0800c048
  16056. 800bd58: 0800c1aa .word 0x0800c1aa
  16057. 800bd5c: 0800c1ae .word 0x0800c1ae
  16058. 800bd60: 0800978d .word 0x0800978d
  16059. 800bd64: 0800bb19 .word 0x0800bb19
  16060. 0800bd68 <_sbrk_r>:
  16061. 800bd68: b538 push {r3, r4, r5, lr}
  16062. 800bd6a: 2300 movs r3, #0
  16063. 800bd6c: 4c05 ldr r4, [pc, #20] ; (800bd84 <_sbrk_r+0x1c>)
  16064. 800bd6e: 4605 mov r5, r0
  16065. 800bd70: 4608 mov r0, r1
  16066. 800bd72: 6023 str r3, [r4, #0]
  16067. 800bd74: f7fc febe bl 8008af4 <_sbrk>
  16068. 800bd78: 1c43 adds r3, r0, #1
  16069. 800bd7a: d102 bne.n 800bd82 <_sbrk_r+0x1a>
  16070. 800bd7c: 6823 ldr r3, [r4, #0]
  16071. 800bd7e: b103 cbz r3, 800bd82 <_sbrk_r+0x1a>
  16072. 800bd80: 602b str r3, [r5, #0]
  16073. 800bd82: bd38 pop {r3, r4, r5, pc}
  16074. 800bd84: 2000179c .word 0x2000179c
  16075. 0800bd88 <__sread>:
  16076. 800bd88: b510 push {r4, lr}
  16077. 800bd8a: 460c mov r4, r1
  16078. 800bd8c: f9b1 100e ldrsh.w r1, [r1, #14]
  16079. 800bd90: f000 f8a8 bl 800bee4 <_read_r>
  16080. 800bd94: 2800 cmp r0, #0
  16081. 800bd96: bfab itete ge
  16082. 800bd98: 6d63 ldrge r3, [r4, #84] ; 0x54
  16083. 800bd9a: 89a3 ldrhlt r3, [r4, #12]
  16084. 800bd9c: 181b addge r3, r3, r0
  16085. 800bd9e: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  16086. 800bda2: bfac ite ge
  16087. 800bda4: 6563 strge r3, [r4, #84] ; 0x54
  16088. 800bda6: 81a3 strhlt r3, [r4, #12]
  16089. 800bda8: bd10 pop {r4, pc}
  16090. 0800bdaa <__swrite>:
  16091. 800bdaa: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  16092. 800bdae: 461f mov r7, r3
  16093. 800bdb0: 898b ldrh r3, [r1, #12]
  16094. 800bdb2: 4605 mov r5, r0
  16095. 800bdb4: 05db lsls r3, r3, #23
  16096. 800bdb6: 460c mov r4, r1
  16097. 800bdb8: 4616 mov r6, r2
  16098. 800bdba: d505 bpl.n 800bdc8 <__swrite+0x1e>
  16099. 800bdbc: 2302 movs r3, #2
  16100. 800bdbe: 2200 movs r2, #0
  16101. 800bdc0: f9b1 100e ldrsh.w r1, [r1, #14]
  16102. 800bdc4: f000 f868 bl 800be98 <_lseek_r>
  16103. 800bdc8: 89a3 ldrh r3, [r4, #12]
  16104. 800bdca: 4632 mov r2, r6
  16105. 800bdcc: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  16106. 800bdd0: 81a3 strh r3, [r4, #12]
  16107. 800bdd2: f9b4 100e ldrsh.w r1, [r4, #14]
  16108. 800bdd6: 463b mov r3, r7
  16109. 800bdd8: 4628 mov r0, r5
  16110. 800bdda: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  16111. 800bdde: f000 b817 b.w 800be10 <_write_r>
  16112. 0800bde2 <__sseek>:
  16113. 800bde2: b510 push {r4, lr}
  16114. 800bde4: 460c mov r4, r1
  16115. 800bde6: f9b1 100e ldrsh.w r1, [r1, #14]
  16116. 800bdea: f000 f855 bl 800be98 <_lseek_r>
  16117. 800bdee: 1c43 adds r3, r0, #1
  16118. 800bdf0: 89a3 ldrh r3, [r4, #12]
  16119. 800bdf2: bf15 itete ne
  16120. 800bdf4: 6560 strne r0, [r4, #84] ; 0x54
  16121. 800bdf6: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  16122. 800bdfa: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  16123. 800bdfe: 81a3 strheq r3, [r4, #12]
  16124. 800be00: bf18 it ne
  16125. 800be02: 81a3 strhne r3, [r4, #12]
  16126. 800be04: bd10 pop {r4, pc}
  16127. 0800be06 <__sclose>:
  16128. 800be06: f9b1 100e ldrsh.w r1, [r1, #14]
  16129. 800be0a: f000 b813 b.w 800be34 <_close_r>
  16130. ...
  16131. 0800be10 <_write_r>:
  16132. 800be10: b538 push {r3, r4, r5, lr}
  16133. 800be12: 4605 mov r5, r0
  16134. 800be14: 4608 mov r0, r1
  16135. 800be16: 4611 mov r1, r2
  16136. 800be18: 2200 movs r2, #0
  16137. 800be1a: 4c05 ldr r4, [pc, #20] ; (800be30 <_write_r+0x20>)
  16138. 800be1c: 6022 str r2, [r4, #0]
  16139. 800be1e: 461a mov r2, r3
  16140. 800be20: f7fb ffac bl 8007d7c <_write>
  16141. 800be24: 1c43 adds r3, r0, #1
  16142. 800be26: d102 bne.n 800be2e <_write_r+0x1e>
  16143. 800be28: 6823 ldr r3, [r4, #0]
  16144. 800be2a: b103 cbz r3, 800be2e <_write_r+0x1e>
  16145. 800be2c: 602b str r3, [r5, #0]
  16146. 800be2e: bd38 pop {r3, r4, r5, pc}
  16147. 800be30: 2000179c .word 0x2000179c
  16148. 0800be34 <_close_r>:
  16149. 800be34: b538 push {r3, r4, r5, lr}
  16150. 800be36: 2300 movs r3, #0
  16151. 800be38: 4c05 ldr r4, [pc, #20] ; (800be50 <_close_r+0x1c>)
  16152. 800be3a: 4605 mov r5, r0
  16153. 800be3c: 4608 mov r0, r1
  16154. 800be3e: 6023 str r3, [r4, #0]
  16155. 800be40: f7fc fe72 bl 8008b28 <_close>
  16156. 800be44: 1c43 adds r3, r0, #1
  16157. 800be46: d102 bne.n 800be4e <_close_r+0x1a>
  16158. 800be48: 6823 ldr r3, [r4, #0]
  16159. 800be4a: b103 cbz r3, 800be4e <_close_r+0x1a>
  16160. 800be4c: 602b str r3, [r5, #0]
  16161. 800be4e: bd38 pop {r3, r4, r5, pc}
  16162. 800be50: 2000179c .word 0x2000179c
  16163. 0800be54 <_fstat_r>:
  16164. 800be54: b538 push {r3, r4, r5, lr}
  16165. 800be56: 2300 movs r3, #0
  16166. 800be58: 4c06 ldr r4, [pc, #24] ; (800be74 <_fstat_r+0x20>)
  16167. 800be5a: 4605 mov r5, r0
  16168. 800be5c: 4608 mov r0, r1
  16169. 800be5e: 4611 mov r1, r2
  16170. 800be60: 6023 str r3, [r4, #0]
  16171. 800be62: f7fc fe64 bl 8008b2e <_fstat>
  16172. 800be66: 1c43 adds r3, r0, #1
  16173. 800be68: d102 bne.n 800be70 <_fstat_r+0x1c>
  16174. 800be6a: 6823 ldr r3, [r4, #0]
  16175. 800be6c: b103 cbz r3, 800be70 <_fstat_r+0x1c>
  16176. 800be6e: 602b str r3, [r5, #0]
  16177. 800be70: bd38 pop {r3, r4, r5, pc}
  16178. 800be72: bf00 nop
  16179. 800be74: 2000179c .word 0x2000179c
  16180. 0800be78 <_isatty_r>:
  16181. 800be78: b538 push {r3, r4, r5, lr}
  16182. 800be7a: 2300 movs r3, #0
  16183. 800be7c: 4c05 ldr r4, [pc, #20] ; (800be94 <_isatty_r+0x1c>)
  16184. 800be7e: 4605 mov r5, r0
  16185. 800be80: 4608 mov r0, r1
  16186. 800be82: 6023 str r3, [r4, #0]
  16187. 800be84: f7fc fe58 bl 8008b38 <_isatty>
  16188. 800be88: 1c43 adds r3, r0, #1
  16189. 800be8a: d102 bne.n 800be92 <_isatty_r+0x1a>
  16190. 800be8c: 6823 ldr r3, [r4, #0]
  16191. 800be8e: b103 cbz r3, 800be92 <_isatty_r+0x1a>
  16192. 800be90: 602b str r3, [r5, #0]
  16193. 800be92: bd38 pop {r3, r4, r5, pc}
  16194. 800be94: 2000179c .word 0x2000179c
  16195. 0800be98 <_lseek_r>:
  16196. 800be98: b538 push {r3, r4, r5, lr}
  16197. 800be9a: 4605 mov r5, r0
  16198. 800be9c: 4608 mov r0, r1
  16199. 800be9e: 4611 mov r1, r2
  16200. 800bea0: 2200 movs r2, #0
  16201. 800bea2: 4c05 ldr r4, [pc, #20] ; (800beb8 <_lseek_r+0x20>)
  16202. 800bea4: 6022 str r2, [r4, #0]
  16203. 800bea6: 461a mov r2, r3
  16204. 800bea8: f7fc fe48 bl 8008b3c <_lseek>
  16205. 800beac: 1c43 adds r3, r0, #1
  16206. 800beae: d102 bne.n 800beb6 <_lseek_r+0x1e>
  16207. 800beb0: 6823 ldr r3, [r4, #0]
  16208. 800beb2: b103 cbz r3, 800beb6 <_lseek_r+0x1e>
  16209. 800beb4: 602b str r3, [r5, #0]
  16210. 800beb6: bd38 pop {r3, r4, r5, pc}
  16211. 800beb8: 2000179c .word 0x2000179c
  16212. 0800bebc <__ascii_mbtowc>:
  16213. 800bebc: b082 sub sp, #8
  16214. 800bebe: b901 cbnz r1, 800bec2 <__ascii_mbtowc+0x6>
  16215. 800bec0: a901 add r1, sp, #4
  16216. 800bec2: b142 cbz r2, 800bed6 <__ascii_mbtowc+0x1a>
  16217. 800bec4: b14b cbz r3, 800beda <__ascii_mbtowc+0x1e>
  16218. 800bec6: 7813 ldrb r3, [r2, #0]
  16219. 800bec8: 600b str r3, [r1, #0]
  16220. 800beca: 7812 ldrb r2, [r2, #0]
  16221. 800becc: 1c10 adds r0, r2, #0
  16222. 800bece: bf18 it ne
  16223. 800bed0: 2001 movne r0, #1
  16224. 800bed2: b002 add sp, #8
  16225. 800bed4: 4770 bx lr
  16226. 800bed6: 4610 mov r0, r2
  16227. 800bed8: e7fb b.n 800bed2 <__ascii_mbtowc+0x16>
  16228. 800beda: f06f 0001 mvn.w r0, #1
  16229. 800bede: e7f8 b.n 800bed2 <__ascii_mbtowc+0x16>
  16230. 0800bee0 <__malloc_lock>:
  16231. 800bee0: 4770 bx lr
  16232. 0800bee2 <__malloc_unlock>:
  16233. 800bee2: 4770 bx lr
  16234. 0800bee4 <_read_r>:
  16235. 800bee4: b538 push {r3, r4, r5, lr}
  16236. 800bee6: 4605 mov r5, r0
  16237. 800bee8: 4608 mov r0, r1
  16238. 800beea: 4611 mov r1, r2
  16239. 800beec: 2200 movs r2, #0
  16240. 800beee: 4c05 ldr r4, [pc, #20] ; (800bf04 <_read_r+0x20>)
  16241. 800bef0: 6022 str r2, [r4, #0]
  16242. 800bef2: 461a mov r2, r3
  16243. 800bef4: f7fc fdf0 bl 8008ad8 <_read>
  16244. 800bef8: 1c43 adds r3, r0, #1
  16245. 800befa: d102 bne.n 800bf02 <_read_r+0x1e>
  16246. 800befc: 6823 ldr r3, [r4, #0]
  16247. 800befe: b103 cbz r3, 800bf02 <_read_r+0x1e>
  16248. 800bf00: 602b str r3, [r5, #0]
  16249. 800bf02: bd38 pop {r3, r4, r5, pc}
  16250. 800bf04: 2000179c .word 0x2000179c
  16251. 0800bf08 <__ascii_wctomb>:
  16252. 800bf08: b149 cbz r1, 800bf1e <__ascii_wctomb+0x16>
  16253. 800bf0a: 2aff cmp r2, #255 ; 0xff
  16254. 800bf0c: bf8b itete hi
  16255. 800bf0e: 238a movhi r3, #138 ; 0x8a
  16256. 800bf10: 700a strbls r2, [r1, #0]
  16257. 800bf12: 6003 strhi r3, [r0, #0]
  16258. 800bf14: 2001 movls r0, #1
  16259. 800bf16: bf88 it hi
  16260. 800bf18: f04f 30ff movhi.w r0, #4294967295
  16261. 800bf1c: 4770 bx lr
  16262. 800bf1e: 4608 mov r0, r1
  16263. 800bf20: 4770 bx lr
  16264. ...
  16265. 0800bf24 <_init>:
  16266. 800bf24: b5f8 push {r3, r4, r5, r6, r7, lr}
  16267. 800bf26: bf00 nop
  16268. 800bf28: bcf8 pop {r3, r4, r5, r6, r7}
  16269. 800bf2a: bc08 pop {r3}
  16270. 800bf2c: 469e mov lr, r3
  16271. 800bf2e: 4770 bx lr
  16272. 0800bf30 <_fini>:
  16273. 800bf30: b5f8 push {r3, r4, r5, r6, r7, lr}
  16274. 800bf32: bf00 nop
  16275. 800bf34: bcf8 pop {r3, r4, r5, r6, r7}
  16276. 800bf36: bc08 pop {r3}
  16277. 800bf38: 469e mov lr, r3
  16278. 800bf3a: 4770 bx lr