STM32F103_ATTEN_PLL_Zig.list 680 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190719171927193719471957196719771987199720072017202720372047205720672077208720972107211721272137214721572167217721872197220722172227223722472257226722772287229723072317232723372347235723672377238723972407241724272437244724572467247724872497250725172527253725472557256725772587259726072617262726372647265726672677268726972707271727272737274727572767277727872797280728172827283728472857286728772887289729072917292729372947295729672977298729973007301730273037304730573067307730873097310731173127313731473157316731773187319732073217322732373247325732673277328732973307331733273337334733573367337733873397340734173427343734473457346734773487349735073517352735373547355735673577358735973607361736273637364736573667367736873697370737173727373737473757376737773787379738073817382738373847385738673877388738973907391739273937394739573967397739873997400740174027403740474057406740774087409741074117412741374147415741674177418741974207421742274237424742574267427742874297430743174327433743474357436743774387439744074417442744374447445744674477448744974507451745274537454745574567457745874597460746174627463746474657466746774687469747074717472747374747475747674777478747974807481748274837484748574867487748874897490749174927493749474957496749774987499750075017502750375047505750675077508750975107511751275137514751575167517751875197520752175227523752475257526752775287529753075317532753375347535753675377538753975407541754275437544754575467547754875497550755175527553755475557556755775587559756075617562756375647565756675677568756975707571757275737574757575767577757875797580758175827583758475857586758775887589759075917592759375947595759675977598759976007601760276037604760576067607760876097610761176127613761476157616761776187619762076217622762376247625762676277628762976307631763276337634763576367637763876397640764176427643764476457646764776487649765076517652765376547655765676577658765976607661766276637664766576667667766876697670767176727673767476757676767776787679768076817682768376847685768676877688768976907691769276937694769576967697769876997700770177027703770477057706770777087709771077117712771377147715771677177718771977207721772277237724772577267727772877297730773177327733773477357736773777387739774077417742774377447745774677477748774977507751775277537754775577567757775877597760776177627763776477657766776777687769777077717772777377747775777677777778777977807781778277837784778577867787778877897790779177927793779477957796779777987799780078017802780378047805780678077808780978107811781278137814781578167817781878197820782178227823782478257826782778287829783078317832783378347835783678377838783978407841784278437844784578467847784878497850785178527853785478557856785778587859786078617862786378647865786678677868786978707871787278737874787578767877787878797880788178827883788478857886788778887889789078917892789378947895789678977898789979007901790279037904790579067907790879097910791179127913791479157916791779187919792079217922792379247925792679277928792979307931793279337934793579367937793879397940794179427943794479457946794779487949795079517952795379547955795679577958795979607961796279637964796579667967796879697970797179727973797479757976797779787979798079817982798379847985798679877988798979907991799279937994799579967997799879998000800180028003800480058006800780088009801080118012801380148015801680178018801980208021802280238024802580268027802880298030803180328033803480358036803780388039804080418042804380448045804680478048804980508051805280538054805580568057805880598060806180628063806480658066806780688069807080718072807380748075807680778078807980808081808280838084808580868087808880898090809180928093809480958096809780988099810081018102810381048105810681078108810981108111811281138114811581168117811881198120812181228123812481258126812781288129813081318132813381348135813681378138813981408141814281438144814581468147814881498150815181528153815481558156815781588159816081618162816381648165816681678168816981708171817281738174817581768177817881798180818181828183818481858186818781888189819081918192819381948195819681978198819982008201820282038204820582068207820882098210821182128213821482158216821782188219822082218222822382248225822682278228822982308231823282338234823582368237823882398240824182428243824482458246824782488249825082518252825382548255825682578258825982608261826282638264826582668267826882698270827182728273827482758276827782788279828082818282828382848285828682878288828982908291829282938294829582968297829882998300830183028303830483058306830783088309831083118312831383148315831683178318831983208321832283238324832583268327832883298330833183328333833483358336833783388339834083418342834383448345834683478348834983508351835283538354835583568357835883598360836183628363836483658366836783688369837083718372837383748375837683778378837983808381838283838384838583868387838883898390839183928393839483958396839783988399840084018402840384048405840684078408840984108411841284138414841584168417841884198420842184228423842484258426842784288429843084318432843384348435843684378438843984408441844284438444844584468447844884498450845184528453845484558456845784588459846084618462846384648465846684678468846984708471847284738474847584768477847884798480848184828483848484858486848784888489849084918492849384948495849684978498849985008501850285038504850585068507850885098510851185128513851485158516851785188519852085218522852385248525852685278528852985308531853285338534853585368537853885398540854185428543854485458546854785488549855085518552855385548555855685578558855985608561856285638564856585668567856885698570857185728573857485758576857785788579858085818582858385848585858685878588858985908591859285938594859585968597859885998600860186028603860486058606860786088609861086118612861386148615861686178618861986208621862286238624862586268627862886298630863186328633863486358636863786388639864086418642864386448645864686478648864986508651865286538654865586568657865886598660866186628663866486658666866786688669867086718672867386748675867686778678867986808681868286838684868586868687868886898690869186928693869486958696869786988699870087018702870387048705870687078708870987108711871287138714871587168717871887198720872187228723872487258726872787288729873087318732873387348735873687378738873987408741874287438744874587468747874887498750875187528753875487558756875787588759876087618762876387648765876687678768876987708771877287738774877587768777877887798780878187828783878487858786878787888789879087918792879387948795879687978798879988008801880288038804880588068807880888098810881188128813881488158816881788188819882088218822882388248825882688278828882988308831883288338834883588368837883888398840884188428843884488458846884788488849885088518852885388548855885688578858885988608861886288638864886588668867886888698870887188728873887488758876887788788879888088818882888388848885888688878888888988908891889288938894889588968897889888998900890189028903890489058906890789088909891089118912891389148915891689178918891989208921892289238924892589268927892889298930893189328933893489358936893789388939894089418942894389448945894689478948894989508951895289538954895589568957895889598960896189628963896489658966896789688969897089718972897389748975897689778978897989808981898289838984898589868987898889898990899189928993899489958996899789988999900090019002900390049005900690079008900990109011901290139014901590169017901890199020902190229023902490259026902790289029903090319032903390349035903690379038903990409041904290439044904590469047904890499050905190529053905490559056905790589059906090619062906390649065906690679068906990709071907290739074907590769077907890799080908190829083908490859086908790889089909090919092909390949095909690979098909991009101910291039104910591069107910891099110911191129113911491159116911791189119912091219122912391249125912691279128912991309131913291339134913591369137913891399140914191429143914491459146914791489149915091519152915391549155915691579158915991609161916291639164916591669167916891699170917191729173917491759176917791789179918091819182918391849185918691879188918991909191919291939194919591969197919891999200920192029203920492059206920792089209921092119212921392149215921692179218921992209221922292239224922592269227922892299230923192329233923492359236923792389239924092419242924392449245924692479248924992509251925292539254925592569257925892599260926192629263926492659266926792689269927092719272927392749275927692779278927992809281928292839284928592869287928892899290929192929293929492959296929792989299930093019302930393049305930693079308930993109311931293139314931593169317931893199320932193229323932493259326932793289329933093319332933393349335933693379338933993409341934293439344934593469347934893499350935193529353935493559356935793589359936093619362936393649365936693679368936993709371937293739374937593769377937893799380938193829383938493859386938793889389939093919392939393949395939693979398939994009401940294039404940594069407940894099410941194129413941494159416941794189419942094219422942394249425942694279428942994309431943294339434943594369437943894399440944194429443944494459446944794489449945094519452945394549455945694579458945994609461946294639464946594669467946894699470947194729473947494759476947794789479948094819482948394849485948694879488948994909491949294939494949594969497949894999500950195029503950495059506950795089509951095119512951395149515951695179518951995209521952295239524952595269527952895299530953195329533953495359536953795389539954095419542954395449545954695479548954995509551955295539554955595569557955895599560956195629563956495659566956795689569957095719572957395749575957695779578957995809581958295839584958595869587958895899590959195929593959495959596959795989599960096019602960396049605960696079608960996109611961296139614961596169617961896199620962196229623962496259626962796289629963096319632963396349635963696379638963996409641964296439644964596469647964896499650965196529653965496559656965796589659966096619662966396649665966696679668966996709671967296739674967596769677967896799680968196829683968496859686968796889689969096919692969396949695969696979698969997009701970297039704970597069707970897099710971197129713971497159716971797189719972097219722972397249725972697279728972997309731973297339734973597369737973897399740974197429743974497459746974797489749975097519752975397549755975697579758975997609761976297639764976597669767976897699770977197729773977497759776977797789779978097819782978397849785978697879788978997909791979297939794979597969797979897999800980198029803980498059806980798089809981098119812981398149815981698179818981998209821982298239824982598269827982898299830983198329833983498359836983798389839984098419842984398449845984698479848984998509851985298539854985598569857985898599860986198629863986498659866986798689869987098719872987398749875987698779878987998809881988298839884988598869887988898899890989198929893989498959896989798989899990099019902990399049905990699079908990999109911991299139914991599169917991899199920992199229923992499259926992799289929993099319932993399349935993699379938993999409941994299439944994599469947994899499950995199529953995499559956995799589959996099619962996399649965996699679968996999709971997299739974997599769977997899799980998199829983998499859986998799889989999099919992999399949995999699979998999910000100011000210003100041000510006100071000810009100101001110012100131001410015100161001710018100191002010021100221002310024100251002610027100281002910030100311003210033100341003510036100371003810039100401004110042100431004410045100461004710048100491005010051100521005310054100551005610057100581005910060100611006210063100641006510066100671006810069100701007110072100731007410075100761007710078100791008010081100821008310084100851008610087100881008910090100911009210093100941009510096100971009810099101001010110102101031010410105101061010710108101091011010111101121011310114101151011610117101181011910120101211012210123101241012510126101271012810129101301013110132101331013410135101361013710138101391014010141101421014310144101451014610147101481014910150101511015210153101541015510156101571015810159101601016110162101631016410165101661016710168101691017010171101721017310174101751017610177101781017910180101811018210183101841018510186101871018810189101901019110192101931019410195101961019710198101991020010201102021020310204102051020610207102081020910210102111021210213102141021510216102171021810219102201022110222102231022410225102261022710228102291023010231102321023310234102351023610237102381023910240102411024210243102441024510246102471024810249102501025110252102531025410255102561025710258102591026010261102621026310264102651026610267102681026910270102711027210273102741027510276102771027810279102801028110282102831028410285102861028710288102891029010291102921029310294102951029610297102981029910300103011030210303103041030510306103071030810309103101031110312103131031410315103161031710318103191032010321103221032310324103251032610327103281032910330103311033210333103341033510336103371033810339103401034110342103431034410345103461034710348103491035010351103521035310354103551035610357103581035910360103611036210363103641036510366103671036810369103701037110372103731037410375103761037710378103791038010381103821038310384103851038610387103881038910390103911039210393103941039510396103971039810399104001040110402104031040410405104061040710408104091041010411104121041310414104151041610417104181041910420104211042210423104241042510426104271042810429104301043110432104331043410435104361043710438104391044010441104421044310444104451044610447104481044910450104511045210453104541045510456104571045810459104601046110462104631046410465104661046710468104691047010471104721047310474104751047610477104781047910480104811048210483104841048510486104871048810489104901049110492104931049410495104961049710498104991050010501105021050310504105051050610507105081050910510105111051210513105141051510516105171051810519105201052110522105231052410525105261052710528105291053010531105321053310534105351053610537105381053910540105411054210543105441054510546105471054810549105501055110552105531055410555105561055710558105591056010561105621056310564105651056610567105681056910570105711057210573105741057510576105771057810579105801058110582105831058410585105861058710588105891059010591105921059310594105951059610597105981059910600106011060210603106041060510606106071060810609106101061110612106131061410615106161061710618106191062010621106221062310624106251062610627106281062910630106311063210633106341063510636106371063810639106401064110642106431064410645106461064710648106491065010651106521065310654106551065610657106581065910660106611066210663106641066510666106671066810669106701067110672106731067410675106761067710678106791068010681106821068310684106851068610687106881068910690106911069210693106941069510696106971069810699107001070110702107031070410705107061070710708107091071010711107121071310714107151071610717107181071910720107211072210723107241072510726107271072810729107301073110732107331073410735107361073710738107391074010741107421074310744107451074610747107481074910750107511075210753107541075510756107571075810759107601076110762107631076410765107661076710768107691077010771107721077310774107751077610777107781077910780107811078210783107841078510786107871078810789107901079110792107931079410795107961079710798107991080010801108021080310804108051080610807108081080910810108111081210813108141081510816108171081810819108201082110822108231082410825108261082710828108291083010831108321083310834108351083610837108381083910840108411084210843108441084510846108471084810849108501085110852108531085410855108561085710858108591086010861108621086310864108651086610867108681086910870108711087210873108741087510876108771087810879108801088110882108831088410885108861088710888108891089010891108921089310894108951089610897108981089910900109011090210903109041090510906109071090810909109101091110912109131091410915109161091710918109191092010921109221092310924109251092610927109281092910930109311093210933109341093510936109371093810939109401094110942109431094410945109461094710948109491095010951109521095310954109551095610957109581095910960109611096210963109641096510966109671096810969109701097110972109731097410975109761097710978109791098010981109821098310984109851098610987109881098910990109911099210993109941099510996109971099810999110001100111002110031100411005110061100711008110091101011011110121101311014110151101611017110181101911020110211102211023110241102511026110271102811029110301103111032110331103411035110361103711038110391104011041110421104311044110451104611047110481104911050110511105211053110541105511056110571105811059110601106111062110631106411065110661106711068110691107011071110721107311074110751107611077110781107911080110811108211083110841108511086110871108811089110901109111092110931109411095110961109711098110991110011101111021110311104111051110611107111081110911110111111111211113111141111511116111171111811119111201112111122111231112411125111261112711128111291113011131111321113311134111351113611137111381113911140111411114211143111441114511146111471114811149111501115111152111531115411155111561115711158111591116011161111621116311164111651116611167111681116911170111711117211173111741117511176111771117811179111801118111182111831118411185111861118711188111891119011191111921119311194111951119611197111981119911200112011120211203112041120511206112071120811209112101121111212112131121411215112161121711218112191122011221112221122311224112251122611227112281122911230112311123211233112341123511236112371123811239112401124111242112431124411245112461124711248112491125011251112521125311254112551125611257112581125911260112611126211263112641126511266112671126811269112701127111272112731127411275112761127711278112791128011281112821128311284112851128611287112881128911290112911129211293112941129511296112971129811299113001130111302113031130411305113061130711308113091131011311113121131311314113151131611317113181131911320113211132211323113241132511326113271132811329113301133111332113331133411335113361133711338113391134011341113421134311344113451134611347113481134911350113511135211353113541135511356113571135811359113601136111362113631136411365113661136711368113691137011371113721137311374113751137611377113781137911380113811138211383113841138511386113871138811389113901139111392113931139411395113961139711398113991140011401114021140311404114051140611407114081140911410114111141211413114141141511416114171141811419114201142111422114231142411425114261142711428114291143011431114321143311434114351143611437114381143911440114411144211443114441144511446114471144811449114501145111452114531145411455114561145711458114591146011461114621146311464114651146611467114681146911470114711147211473114741147511476114771147811479114801148111482114831148411485114861148711488114891149011491114921149311494114951149611497114981149911500115011150211503115041150511506115071150811509115101151111512115131151411515115161151711518115191152011521115221152311524115251152611527115281152911530115311153211533115341153511536115371153811539115401154111542115431154411545115461154711548115491155011551115521155311554115551155611557115581155911560115611156211563115641156511566115671156811569115701157111572115731157411575115761157711578115791158011581115821158311584115851158611587115881158911590115911159211593115941159511596115971159811599116001160111602116031160411605116061160711608116091161011611116121161311614116151161611617116181161911620116211162211623116241162511626116271162811629116301163111632116331163411635116361163711638116391164011641116421164311644116451164611647116481164911650116511165211653116541165511656116571165811659116601166111662116631166411665116661166711668116691167011671116721167311674116751167611677116781167911680116811168211683116841168511686116871168811689116901169111692116931169411695116961169711698116991170011701117021170311704117051170611707117081170911710117111171211713117141171511716117171171811719117201172111722117231172411725117261172711728117291173011731117321173311734117351173611737117381173911740117411174211743117441174511746117471174811749117501175111752117531175411755117561175711758117591176011761117621176311764117651176611767117681176911770117711177211773117741177511776117771177811779117801178111782117831178411785117861178711788117891179011791117921179311794117951179611797117981179911800118011180211803118041180511806118071180811809118101181111812118131181411815118161181711818118191182011821118221182311824118251182611827118281182911830118311183211833118341183511836118371183811839118401184111842118431184411845118461184711848118491185011851118521185311854118551185611857118581185911860118611186211863118641186511866118671186811869118701187111872118731187411875118761187711878118791188011881118821188311884118851188611887118881188911890118911189211893118941189511896118971189811899119001190111902119031190411905119061190711908119091191011911119121191311914119151191611917119181191911920119211192211923119241192511926119271192811929119301193111932119331193411935119361193711938119391194011941119421194311944119451194611947119481194911950119511195211953119541195511956119571195811959119601196111962119631196411965119661196711968119691197011971119721197311974119751197611977119781197911980119811198211983119841198511986119871198811989119901199111992119931199411995119961199711998119991200012001120021200312004120051200612007120081200912010120111201212013120141201512016120171201812019120201202112022120231202412025120261202712028120291203012031120321203312034120351203612037120381203912040120411204212043120441204512046120471204812049120501205112052120531205412055120561205712058120591206012061120621206312064120651206612067120681206912070120711207212073120741207512076120771207812079120801208112082120831208412085120861208712088120891209012091120921209312094120951209612097120981209912100121011210212103121041210512106121071210812109121101211112112121131211412115121161211712118121191212012121121221212312124121251212612127121281212912130121311213212133121341213512136121371213812139121401214112142121431214412145121461214712148121491215012151121521215312154121551215612157121581215912160121611216212163121641216512166121671216812169121701217112172121731217412175121761217712178121791218012181121821218312184121851218612187121881218912190121911219212193121941219512196121971219812199122001220112202122031220412205122061220712208122091221012211122121221312214122151221612217122181221912220122211222212223122241222512226122271222812229122301223112232122331223412235122361223712238122391224012241122421224312244122451224612247122481224912250122511225212253122541225512256122571225812259122601226112262122631226412265122661226712268122691227012271122721227312274122751227612277122781227912280122811228212283122841228512286122871228812289122901229112292122931229412295122961229712298122991230012301123021230312304123051230612307123081230912310123111231212313123141231512316123171231812319123201232112322123231232412325123261232712328123291233012331123321233312334123351233612337123381233912340123411234212343123441234512346123471234812349123501235112352123531235412355123561235712358123591236012361123621236312364123651236612367123681236912370123711237212373123741237512376123771237812379123801238112382123831238412385123861238712388123891239012391123921239312394123951239612397123981239912400124011240212403124041240512406124071240812409124101241112412124131241412415124161241712418124191242012421124221242312424124251242612427124281242912430124311243212433124341243512436124371243812439124401244112442124431244412445124461244712448124491245012451124521245312454124551245612457124581245912460124611246212463124641246512466124671246812469124701247112472124731247412475124761247712478124791248012481124821248312484124851248612487124881248912490124911249212493124941249512496124971249812499125001250112502125031250412505125061250712508125091251012511125121251312514125151251612517125181251912520125211252212523125241252512526125271252812529125301253112532125331253412535125361253712538125391254012541125421254312544125451254612547125481254912550125511255212553125541255512556125571255812559125601256112562125631256412565125661256712568125691257012571125721257312574125751257612577125781257912580125811258212583125841258512586125871258812589125901259112592125931259412595125961259712598125991260012601126021260312604126051260612607126081260912610126111261212613126141261512616126171261812619126201262112622126231262412625126261262712628126291263012631126321263312634126351263612637126381263912640126411264212643126441264512646126471264812649126501265112652126531265412655126561265712658126591266012661126621266312664126651266612667126681266912670126711267212673126741267512676126771267812679126801268112682126831268412685126861268712688126891269012691126921269312694126951269612697126981269912700127011270212703127041270512706127071270812709127101271112712127131271412715127161271712718127191272012721127221272312724127251272612727127281272912730127311273212733127341273512736127371273812739127401274112742127431274412745127461274712748127491275012751127521275312754127551275612757127581275912760127611276212763127641276512766127671276812769127701277112772127731277412775127761277712778127791278012781127821278312784127851278612787127881278912790127911279212793127941279512796127971279812799128001280112802128031280412805128061280712808128091281012811128121281312814128151281612817128181281912820128211282212823128241282512826128271282812829128301283112832128331283412835128361283712838128391284012841128421284312844128451284612847128481284912850128511285212853128541285512856128571285812859128601286112862128631286412865128661286712868128691287012871128721287312874128751287612877128781287912880128811288212883128841288512886128871288812889128901289112892128931289412895128961289712898128991290012901129021290312904129051290612907129081290912910129111291212913129141291512916129171291812919129201292112922129231292412925129261292712928129291293012931129321293312934129351293612937129381293912940129411294212943129441294512946129471294812949129501295112952129531295412955129561295712958129591296012961129621296312964129651296612967129681296912970129711297212973129741297512976129771297812979129801298112982129831298412985129861298712988129891299012991129921299312994129951299612997129981299913000130011300213003130041300513006130071300813009130101301113012130131301413015130161301713018130191302013021130221302313024130251302613027130281302913030130311303213033130341303513036130371303813039130401304113042130431304413045130461304713048130491305013051130521305313054130551305613057130581305913060130611306213063130641306513066130671306813069130701307113072130731307413075130761307713078130791308013081130821308313084130851308613087130881308913090130911309213093130941309513096130971309813099131001310113102131031310413105131061310713108131091311013111131121311313114131151311613117131181311913120131211312213123131241312513126131271312813129131301313113132131331313413135131361313713138131391314013141131421314313144131451314613147131481314913150131511315213153131541315513156131571315813159131601316113162131631316413165131661316713168131691317013171131721317313174131751317613177131781317913180131811318213183131841318513186131871318813189131901319113192131931319413195131961319713198131991320013201132021320313204132051320613207132081320913210132111321213213132141321513216132171321813219132201322113222132231322413225132261322713228132291323013231132321323313234132351323613237132381323913240132411324213243132441324513246132471324813249132501325113252132531325413255132561325713258132591326013261132621326313264132651326613267132681326913270132711327213273132741327513276132771327813279132801328113282132831328413285132861328713288132891329013291132921329313294132951329613297132981329913300133011330213303133041330513306133071330813309133101331113312133131331413315133161331713318133191332013321133221332313324133251332613327133281332913330133311333213333133341333513336133371333813339133401334113342133431334413345133461334713348133491335013351133521335313354133551335613357133581335913360133611336213363133641336513366133671336813369133701337113372133731337413375133761337713378133791338013381133821338313384133851338613387133881338913390133911339213393133941339513396133971339813399134001340113402134031340413405134061340713408134091341013411134121341313414134151341613417134181341913420134211342213423134241342513426134271342813429134301343113432134331343413435134361343713438134391344013441134421344313444134451344613447134481344913450134511345213453134541345513456134571345813459134601346113462134631346413465134661346713468134691347013471134721347313474134751347613477134781347913480134811348213483134841348513486134871348813489134901349113492134931349413495134961349713498134991350013501135021350313504135051350613507135081350913510135111351213513135141351513516135171351813519135201352113522135231352413525135261352713528135291353013531135321353313534135351353613537135381353913540135411354213543135441354513546135471354813549135501355113552135531355413555135561355713558135591356013561135621356313564135651356613567135681356913570135711357213573135741357513576135771357813579135801358113582135831358413585135861358713588135891359013591135921359313594135951359613597135981359913600136011360213603136041360513606136071360813609136101361113612136131361413615136161361713618136191362013621136221362313624136251362613627136281362913630136311363213633136341363513636136371363813639136401364113642136431364413645136461364713648136491365013651136521365313654136551365613657136581365913660136611366213663136641366513666136671366813669136701367113672136731367413675136761367713678136791368013681136821368313684136851368613687136881368913690136911369213693136941369513696136971369813699137001370113702137031370413705137061370713708137091371013711137121371313714137151371613717137181371913720137211372213723137241372513726137271372813729137301373113732137331373413735137361373713738137391374013741137421374313744137451374613747137481374913750137511375213753137541375513756137571375813759137601376113762137631376413765137661376713768137691377013771137721377313774137751377613777137781377913780137811378213783137841378513786137871378813789137901379113792137931379413795137961379713798137991380013801138021380313804138051380613807138081380913810138111381213813138141381513816138171381813819138201382113822138231382413825138261382713828138291383013831138321383313834138351383613837138381383913840138411384213843138441384513846138471384813849138501385113852138531385413855138561385713858138591386013861138621386313864138651386613867138681386913870138711387213873138741387513876138771387813879138801388113882138831388413885138861388713888138891389013891138921389313894138951389613897138981389913900139011390213903139041390513906139071390813909139101391113912139131391413915139161391713918139191392013921139221392313924139251392613927139281392913930139311393213933139341393513936139371393813939139401394113942139431394413945139461394713948139491395013951139521395313954139551395613957139581395913960139611396213963139641396513966139671396813969139701397113972139731397413975139761397713978139791398013981139821398313984139851398613987139881398913990139911399213993139941399513996139971399813999140001400114002140031400414005140061400714008140091401014011140121401314014140151401614017140181401914020140211402214023140241402514026140271402814029140301403114032140331403414035140361403714038140391404014041140421404314044140451404614047140481404914050140511405214053140541405514056140571405814059140601406114062140631406414065140661406714068140691407014071140721407314074140751407614077140781407914080140811408214083140841408514086140871408814089140901409114092140931409414095140961409714098140991410014101141021410314104141051410614107141081410914110141111411214113141141411514116141171411814119141201412114122141231412414125141261412714128141291413014131141321413314134141351413614137141381413914140141411414214143141441414514146141471414814149141501415114152141531415414155141561415714158141591416014161141621416314164141651416614167141681416914170141711417214173141741417514176141771417814179141801418114182141831418414185141861418714188141891419014191141921419314194141951419614197141981419914200142011420214203142041420514206142071420814209142101421114212142131421414215142161421714218142191422014221142221422314224142251422614227142281422914230142311423214233142341423514236142371423814239142401424114242142431424414245142461424714248142491425014251142521425314254142551425614257142581425914260142611426214263142641426514266142671426814269142701427114272142731427414275142761427714278142791428014281142821428314284142851428614287142881428914290142911429214293142941429514296142971429814299143001430114302143031430414305143061430714308143091431014311143121431314314143151431614317143181431914320143211432214323143241432514326143271432814329143301433114332143331433414335143361433714338143391434014341143421434314344143451434614347143481434914350143511435214353143541435514356143571435814359143601436114362143631436414365143661436714368143691437014371143721437314374143751437614377143781437914380143811438214383143841438514386143871438814389143901439114392143931439414395143961439714398143991440014401144021440314404144051440614407144081440914410144111441214413144141441514416144171441814419144201442114422144231442414425144261442714428144291443014431144321443314434144351443614437144381443914440144411444214443144441444514446144471444814449144501445114452144531445414455144561445714458144591446014461144621446314464144651446614467144681446914470144711447214473144741447514476144771447814479144801448114482144831448414485144861448714488144891449014491144921449314494144951449614497144981449914500145011450214503145041450514506145071450814509145101451114512145131451414515145161451714518145191452014521145221452314524145251452614527145281452914530145311453214533145341453514536145371453814539145401454114542145431454414545145461454714548145491455014551145521455314554145551455614557145581455914560145611456214563145641456514566145671456814569145701457114572145731457414575145761457714578145791458014581145821458314584145851458614587145881458914590145911459214593145941459514596145971459814599146001460114602146031460414605146061460714608146091461014611146121461314614146151461614617146181461914620146211462214623146241462514626146271462814629146301463114632146331463414635146361463714638146391464014641146421464314644146451464614647146481464914650146511465214653146541465514656146571465814659146601466114662146631466414665146661466714668146691467014671146721467314674146751467614677146781467914680146811468214683146841468514686146871468814689146901469114692146931469414695146961469714698146991470014701147021470314704147051470614707147081470914710147111471214713147141471514716147171471814719147201472114722147231472414725147261472714728147291473014731147321473314734147351473614737147381473914740147411474214743147441474514746147471474814749147501475114752147531475414755147561475714758147591476014761147621476314764147651476614767147681476914770147711477214773147741477514776147771477814779147801478114782147831478414785147861478714788147891479014791147921479314794147951479614797147981479914800148011480214803148041480514806148071480814809148101481114812148131481414815148161481714818148191482014821148221482314824148251482614827148281482914830148311483214833148341483514836148371483814839148401484114842148431484414845148461484714848148491485014851148521485314854148551485614857148581485914860148611486214863148641486514866148671486814869148701487114872148731487414875148761487714878148791488014881148821488314884148851488614887148881488914890148911489214893148941489514896148971489814899149001490114902149031490414905149061490714908149091491014911149121491314914149151491614917149181491914920149211492214923149241492514926149271492814929149301493114932149331493414935149361493714938149391494014941149421494314944149451494614947149481494914950149511495214953149541495514956149571495814959149601496114962149631496414965149661496714968149691497014971149721497314974149751497614977149781497914980149811498214983149841498514986149871498814989149901499114992149931499414995149961499714998149991500015001150021500315004150051500615007150081500915010150111501215013150141501515016150171501815019150201502115022150231502415025150261502715028150291503015031150321503315034150351503615037150381503915040150411504215043150441504515046150471504815049150501505115052150531505415055150561505715058150591506015061150621506315064150651506615067150681506915070150711507215073150741507515076150771507815079150801508115082150831508415085150861508715088150891509015091150921509315094150951509615097150981509915100151011510215103151041510515106151071510815109151101511115112151131511415115151161511715118151191512015121151221512315124151251512615127151281512915130151311513215133151341513515136151371513815139151401514115142151431514415145151461514715148151491515015151151521515315154151551515615157151581515915160151611516215163151641516515166151671516815169151701517115172151731517415175151761517715178151791518015181151821518315184151851518615187151881518915190151911519215193151941519515196151971519815199152001520115202152031520415205152061520715208152091521015211152121521315214152151521615217152181521915220152211522215223152241522515226152271522815229152301523115232152331523415235152361523715238152391524015241152421524315244152451524615247152481524915250152511525215253152541525515256152571525815259152601526115262152631526415265152661526715268152691527015271152721527315274152751527615277152781527915280152811528215283152841528515286152871528815289152901529115292152931529415295152961529715298152991530015301153021530315304153051530615307153081530915310153111531215313153141531515316153171531815319153201532115322153231532415325153261532715328153291533015331153321533315334153351533615337153381533915340153411534215343153441534515346153471534815349153501535115352153531535415355153561535715358153591536015361153621536315364153651536615367153681536915370153711537215373153741537515376153771537815379153801538115382153831538415385153861538715388153891539015391153921539315394153951539615397153981539915400154011540215403154041540515406154071540815409154101541115412154131541415415154161541715418154191542015421154221542315424154251542615427154281542915430154311543215433154341543515436154371543815439154401544115442154431544415445154461544715448154491545015451154521545315454154551545615457154581545915460154611546215463154641546515466154671546815469154701547115472154731547415475154761547715478154791548015481154821548315484154851548615487154881548915490154911549215493154941549515496154971549815499155001550115502155031550415505155061550715508155091551015511155121551315514155151551615517155181551915520155211552215523155241552515526155271552815529155301553115532155331553415535155361553715538155391554015541155421554315544155451554615547155481554915550155511555215553155541555515556155571555815559155601556115562155631556415565155661556715568155691557015571155721557315574155751557615577155781557915580155811558215583155841558515586155871558815589155901559115592155931559415595155961559715598155991560015601156021560315604156051560615607156081560915610156111561215613156141561515616156171561815619156201562115622156231562415625156261562715628156291563015631156321563315634156351563615637156381563915640156411564215643156441564515646156471564815649156501565115652156531565415655156561565715658156591566015661156621566315664156651566615667156681566915670156711567215673156741567515676156771567815679156801568115682156831568415685156861568715688156891569015691156921569315694156951569615697156981569915700157011570215703157041570515706157071570815709157101571115712157131571415715157161571715718157191572015721157221572315724157251572615727157281572915730157311573215733157341573515736157371573815739157401574115742157431574415745157461574715748157491575015751157521575315754157551575615757157581575915760157611576215763157641576515766157671576815769157701577115772157731577415775157761577715778157791578015781157821578315784157851578615787157881578915790157911579215793157941579515796157971579815799158001580115802158031580415805158061580715808158091581015811158121581315814158151581615817158181581915820158211582215823158241582515826158271582815829158301583115832158331583415835158361583715838158391584015841158421584315844158451584615847158481584915850158511585215853158541585515856158571585815859158601586115862158631586415865158661586715868158691587015871158721587315874158751587615877158781587915880158811588215883158841588515886158871588815889158901589115892158931589415895158961589715898158991590015901159021590315904159051590615907159081590915910159111591215913159141591515916159171591815919159201592115922159231592415925159261592715928159291593015931159321593315934159351593615937159381593915940159411594215943159441594515946159471594815949159501595115952159531595415955159561595715958159591596015961159621596315964159651596615967159681596915970159711597215973159741597515976159771597815979159801598115982159831598415985159861598715988159891599015991159921599315994159951599615997159981599916000160011600216003160041600516006160071600816009160101601116012160131601416015160161601716018160191602016021160221602316024160251602616027160281602916030160311603216033160341603516036160371603816039160401604116042160431604416045160461604716048160491605016051160521605316054160551605616057160581605916060160611606216063160641606516066160671606816069160701607116072160731607416075160761607716078160791608016081160821608316084160851608616087160881608916090160911609216093160941609516096160971609816099161001610116102161031610416105161061610716108161091611016111161121611316114161151611616117161181611916120161211612216123161241612516126161271612816129161301613116132161331613416135161361613716138161391614016141161421614316144161451614616147161481614916150161511615216153161541615516156161571615816159161601616116162161631616416165161661616716168161691617016171161721617316174161751617616177161781617916180161811618216183161841618516186161871618816189161901619116192161931619416195161961619716198161991620016201162021620316204162051620616207162081620916210162111621216213162141621516216162171621816219162201622116222162231622416225162261622716228162291623016231162321623316234162351623616237162381623916240162411624216243162441624516246162471624816249162501625116252162531625416255162561625716258162591626016261162621626316264162651626616267162681626916270162711627216273162741627516276162771627816279162801628116282162831628416285162861628716288162891629016291162921629316294162951629616297162981629916300163011630216303163041630516306163071630816309163101631116312163131631416315163161631716318163191632016321163221632316324163251632616327163281632916330163311633216333163341633516336163371633816339163401634116342163431634416345163461634716348163491635016351163521635316354163551635616357163581635916360163611636216363163641636516366163671636816369163701637116372163731637416375163761637716378163791638016381163821638316384163851638616387163881638916390163911639216393163941639516396163971639816399164001640116402164031640416405164061640716408164091641016411164121641316414164151641616417164181641916420164211642216423164241642516426164271642816429164301643116432164331643416435164361643716438164391644016441164421644316444164451644616447164481644916450164511645216453164541645516456164571645816459164601646116462164631646416465164661646716468164691647016471164721647316474164751647616477164781647916480164811648216483164841648516486164871648816489164901649116492164931649416495164961649716498164991650016501165021650316504165051650616507165081650916510165111651216513165141651516516165171651816519165201652116522165231652416525165261652716528165291653016531165321653316534165351653616537165381653916540165411654216543165441654516546165471654816549165501655116552165531655416555165561655716558165591656016561165621656316564165651656616567165681656916570165711657216573165741657516576165771657816579165801658116582165831658416585165861658716588165891659016591165921659316594165951659616597165981659916600166011660216603166041660516606166071660816609166101661116612166131661416615166161661716618166191662016621166221662316624166251662616627166281662916630166311663216633166341663516636166371663816639166401664116642166431664416645166461664716648166491665016651166521665316654166551665616657166581665916660166611666216663166641666516666166671666816669166701667116672166731667416675166761667716678166791668016681166821668316684166851668616687166881668916690166911669216693166941669516696166971669816699167001670116702167031670416705167061670716708167091671016711167121671316714167151671616717167181671916720167211672216723167241672516726167271672816729167301673116732167331673416735167361673716738167391674016741167421674316744167451674616747167481674916750167511675216753167541675516756167571675816759167601676116762167631676416765167661676716768167691677016771167721677316774167751677616777167781677916780167811678216783167841678516786167871678816789167901679116792167931679416795167961679716798167991680016801168021680316804168051680616807168081680916810168111681216813168141681516816168171681816819168201682116822168231682416825168261682716828168291683016831168321683316834168351683616837168381683916840168411684216843168441684516846168471684816849168501685116852168531685416855168561685716858168591686016861168621686316864168651686616867
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00007c9c 080041e8 080041e8 000041e8 2**3
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000350 0800be88 0800be88 0000be88 2**3
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .ARM 00000008 0800c1d8 0800c1d8 0000c1d8 2**2
  11. CONTENTS, ALLOC, LOAD, READONLY, DATA
  12. 4 .init_array 00000004 0800c1e0 0800c1e0 0000c1e0 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .fini_array 00000004 0800c1e4 0800c1e4 0000c1e4 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .data 00000404 20000000 0800c1e8 00010000 2**2
  17. CONTENTS, ALLOC, LOAD, DATA
  18. 7 .bss 000013a8 20000408 0800c5ec 00010408 2**3
  19. ALLOC
  20. 8 ._user_heap_stack 00000600 200017b0 0800c5ec 000117b0 2**0
  21. ALLOC
  22. 9 .ARM.attributes 00000029 00000000 00000000 00010404 2**0
  23. CONTENTS, READONLY
  24. 10 .debug_info 0002a82e 00000000 00000000 0001042d 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_abbrev 000051ec 00000000 00000000 0003ac5b 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_loc 00009dbc 00000000 00000000 0003fe47 2**0
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_aranges 00000e38 00000000 00000000 00049c08 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_ranges 00001230 00000000 00000000 0004aa40 2**3
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_line 00009e00 00000000 00000000 0004bc70 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .debug_str 00005845 00000000 00000000 00055a70 2**0
  37. CONTENTS, READONLY, DEBUGGING
  38. 17 .comment 0000007c 00000000 00000000 0005b2b5 2**0
  39. CONTENTS, READONLY
  40. 18 .debug_frame 0000385c 00000000 00000000 0005b334 2**2
  41. CONTENTS, READONLY, DEBUGGING
  42. Disassembly of section .text:
  43. 080041e8 <__do_global_dtors_aux>:
  44. 80041e8: b510 push {r4, lr}
  45. 80041ea: 4c05 ldr r4, [pc, #20] ; (8004200 <__do_global_dtors_aux+0x18>)
  46. 80041ec: 7823 ldrb r3, [r4, #0]
  47. 80041ee: b933 cbnz r3, 80041fe <__do_global_dtors_aux+0x16>
  48. 80041f0: 4b04 ldr r3, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x1c>)
  49. 80041f2: b113 cbz r3, 80041fa <__do_global_dtors_aux+0x12>
  50. 80041f4: 4804 ldr r0, [pc, #16] ; (8004208 <__do_global_dtors_aux+0x20>)
  51. 80041f6: f3af 8000 nop.w
  52. 80041fa: 2301 movs r3, #1
  53. 80041fc: 7023 strb r3, [r4, #0]
  54. 80041fe: bd10 pop {r4, pc}
  55. 8004200: 20000408 .word 0x20000408
  56. 8004204: 00000000 .word 0x00000000
  57. 8004208: 0800be6c .word 0x0800be6c
  58. 0800420c <frame_dummy>:
  59. 800420c: b508 push {r3, lr}
  60. 800420e: 4b03 ldr r3, [pc, #12] ; (800421c <frame_dummy+0x10>)
  61. 8004210: b11b cbz r3, 800421a <frame_dummy+0xe>
  62. 8004212: 4903 ldr r1, [pc, #12] ; (8004220 <frame_dummy+0x14>)
  63. 8004214: 4803 ldr r0, [pc, #12] ; (8004224 <frame_dummy+0x18>)
  64. 8004216: f3af 8000 nop.w
  65. 800421a: bd08 pop {r3, pc}
  66. 800421c: 00000000 .word 0x00000000
  67. 8004220: 2000040c .word 0x2000040c
  68. 8004224: 0800be6c .word 0x0800be6c
  69. 08004228 <strlen>:
  70. 8004228: 4603 mov r3, r0
  71. 800422a: f813 2b01 ldrb.w r2, [r3], #1
  72. 800422e: 2a00 cmp r2, #0
  73. 8004230: d1fb bne.n 800422a <strlen+0x2>
  74. 8004232: 1a18 subs r0, r3, r0
  75. 8004234: 3801 subs r0, #1
  76. 8004236: 4770 bx lr
  77. 08004238 <__aeabi_llsr>:
  78. 8004238: 40d0 lsrs r0, r2
  79. 800423a: 1c0b adds r3, r1, #0
  80. 800423c: 40d1 lsrs r1, r2
  81. 800423e: 469c mov ip, r3
  82. 8004240: 3a20 subs r2, #32
  83. 8004242: 40d3 lsrs r3, r2
  84. 8004244: 4318 orrs r0, r3
  85. 8004246: 4252 negs r2, r2
  86. 8004248: 4663 mov r3, ip
  87. 800424a: 4093 lsls r3, r2
  88. 800424c: 4318 orrs r0, r3
  89. 800424e: 4770 bx lr
  90. 08004250 <__aeabi_drsub>:
  91. 8004250: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  92. 8004254: e002 b.n 800425c <__adddf3>
  93. 8004256: bf00 nop
  94. 08004258 <__aeabi_dsub>:
  95. 8004258: f083 4300 eor.w r3, r3, #2147483648 ; 0x80000000
  96. 0800425c <__adddf3>:
  97. 800425c: b530 push {r4, r5, lr}
  98. 800425e: ea4f 0441 mov.w r4, r1, lsl #1
  99. 8004262: ea4f 0543 mov.w r5, r3, lsl #1
  100. 8004266: ea94 0f05 teq r4, r5
  101. 800426a: bf08 it eq
  102. 800426c: ea90 0f02 teqeq r0, r2
  103. 8004270: bf1f itttt ne
  104. 8004272: ea54 0c00 orrsne.w ip, r4, r0
  105. 8004276: ea55 0c02 orrsne.w ip, r5, r2
  106. 800427a: ea7f 5c64 mvnsne.w ip, r4, asr #21
  107. 800427e: ea7f 5c65 mvnsne.w ip, r5, asr #21
  108. 8004282: f000 80e2 beq.w 800444a <__adddf3+0x1ee>
  109. 8004286: ea4f 5454 mov.w r4, r4, lsr #21
  110. 800428a: ebd4 5555 rsbs r5, r4, r5, lsr #21
  111. 800428e: bfb8 it lt
  112. 8004290: 426d neglt r5, r5
  113. 8004292: dd0c ble.n 80042ae <__adddf3+0x52>
  114. 8004294: 442c add r4, r5
  115. 8004296: ea80 0202 eor.w r2, r0, r2
  116. 800429a: ea81 0303 eor.w r3, r1, r3
  117. 800429e: ea82 0000 eor.w r0, r2, r0
  118. 80042a2: ea83 0101 eor.w r1, r3, r1
  119. 80042a6: ea80 0202 eor.w r2, r0, r2
  120. 80042aa: ea81 0303 eor.w r3, r1, r3
  121. 80042ae: 2d36 cmp r5, #54 ; 0x36
  122. 80042b0: bf88 it hi
  123. 80042b2: bd30 pophi {r4, r5, pc}
  124. 80042b4: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  125. 80042b8: ea4f 3101 mov.w r1, r1, lsl #12
  126. 80042bc: f44f 1c80 mov.w ip, #1048576 ; 0x100000
  127. 80042c0: ea4c 3111 orr.w r1, ip, r1, lsr #12
  128. 80042c4: d002 beq.n 80042cc <__adddf3+0x70>
  129. 80042c6: 4240 negs r0, r0
  130. 80042c8: eb61 0141 sbc.w r1, r1, r1, lsl #1
  131. 80042cc: f013 4f00 tst.w r3, #2147483648 ; 0x80000000
  132. 80042d0: ea4f 3303 mov.w r3, r3, lsl #12
  133. 80042d4: ea4c 3313 orr.w r3, ip, r3, lsr #12
  134. 80042d8: d002 beq.n 80042e0 <__adddf3+0x84>
  135. 80042da: 4252 negs r2, r2
  136. 80042dc: eb63 0343 sbc.w r3, r3, r3, lsl #1
  137. 80042e0: ea94 0f05 teq r4, r5
  138. 80042e4: f000 80a7 beq.w 8004436 <__adddf3+0x1da>
  139. 80042e8: f1a4 0401 sub.w r4, r4, #1
  140. 80042ec: f1d5 0e20 rsbs lr, r5, #32
  141. 80042f0: db0d blt.n 800430e <__adddf3+0xb2>
  142. 80042f2: fa02 fc0e lsl.w ip, r2, lr
  143. 80042f6: fa22 f205 lsr.w r2, r2, r5
  144. 80042fa: 1880 adds r0, r0, r2
  145. 80042fc: f141 0100 adc.w r1, r1, #0
  146. 8004300: fa03 f20e lsl.w r2, r3, lr
  147. 8004304: 1880 adds r0, r0, r2
  148. 8004306: fa43 f305 asr.w r3, r3, r5
  149. 800430a: 4159 adcs r1, r3
  150. 800430c: e00e b.n 800432c <__adddf3+0xd0>
  151. 800430e: f1a5 0520 sub.w r5, r5, #32
  152. 8004312: f10e 0e20 add.w lr, lr, #32
  153. 8004316: 2a01 cmp r2, #1
  154. 8004318: fa03 fc0e lsl.w ip, r3, lr
  155. 800431c: bf28 it cs
  156. 800431e: f04c 0c02 orrcs.w ip, ip, #2
  157. 8004322: fa43 f305 asr.w r3, r3, r5
  158. 8004326: 18c0 adds r0, r0, r3
  159. 8004328: eb51 71e3 adcs.w r1, r1, r3, asr #31
  160. 800432c: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  161. 8004330: d507 bpl.n 8004342 <__adddf3+0xe6>
  162. 8004332: f04f 0e00 mov.w lr, #0
  163. 8004336: f1dc 0c00 rsbs ip, ip, #0
  164. 800433a: eb7e 0000 sbcs.w r0, lr, r0
  165. 800433e: eb6e 0101 sbc.w r1, lr, r1
  166. 8004342: f5b1 1f80 cmp.w r1, #1048576 ; 0x100000
  167. 8004346: d31b bcc.n 8004380 <__adddf3+0x124>
  168. 8004348: f5b1 1f00 cmp.w r1, #2097152 ; 0x200000
  169. 800434c: d30c bcc.n 8004368 <__adddf3+0x10c>
  170. 800434e: 0849 lsrs r1, r1, #1
  171. 8004350: ea5f 0030 movs.w r0, r0, rrx
  172. 8004354: ea4f 0c3c mov.w ip, ip, rrx
  173. 8004358: f104 0401 add.w r4, r4, #1
  174. 800435c: ea4f 5244 mov.w r2, r4, lsl #21
  175. 8004360: f512 0f80 cmn.w r2, #4194304 ; 0x400000
  176. 8004364: f080 809a bcs.w 800449c <__adddf3+0x240>
  177. 8004368: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  178. 800436c: bf08 it eq
  179. 800436e: ea5f 0c50 movseq.w ip, r0, lsr #1
  180. 8004372: f150 0000 adcs.w r0, r0, #0
  181. 8004376: eb41 5104 adc.w r1, r1, r4, lsl #20
  182. 800437a: ea41 0105 orr.w r1, r1, r5
  183. 800437e: bd30 pop {r4, r5, pc}
  184. 8004380: ea5f 0c4c movs.w ip, ip, lsl #1
  185. 8004384: 4140 adcs r0, r0
  186. 8004386: eb41 0101 adc.w r1, r1, r1
  187. 800438a: f411 1f80 tst.w r1, #1048576 ; 0x100000
  188. 800438e: f1a4 0401 sub.w r4, r4, #1
  189. 8004392: d1e9 bne.n 8004368 <__adddf3+0x10c>
  190. 8004394: f091 0f00 teq r1, #0
  191. 8004398: bf04 itt eq
  192. 800439a: 4601 moveq r1, r0
  193. 800439c: 2000 moveq r0, #0
  194. 800439e: fab1 f381 clz r3, r1
  195. 80043a2: bf08 it eq
  196. 80043a4: 3320 addeq r3, #32
  197. 80043a6: f1a3 030b sub.w r3, r3, #11
  198. 80043aa: f1b3 0220 subs.w r2, r3, #32
  199. 80043ae: da0c bge.n 80043ca <__adddf3+0x16e>
  200. 80043b0: 320c adds r2, #12
  201. 80043b2: dd08 ble.n 80043c6 <__adddf3+0x16a>
  202. 80043b4: f102 0c14 add.w ip, r2, #20
  203. 80043b8: f1c2 020c rsb r2, r2, #12
  204. 80043bc: fa01 f00c lsl.w r0, r1, ip
  205. 80043c0: fa21 f102 lsr.w r1, r1, r2
  206. 80043c4: e00c b.n 80043e0 <__adddf3+0x184>
  207. 80043c6: f102 0214 add.w r2, r2, #20
  208. 80043ca: bfd8 it le
  209. 80043cc: f1c2 0c20 rsble ip, r2, #32
  210. 80043d0: fa01 f102 lsl.w r1, r1, r2
  211. 80043d4: fa20 fc0c lsr.w ip, r0, ip
  212. 80043d8: bfdc itt le
  213. 80043da: ea41 010c orrle.w r1, r1, ip
  214. 80043de: 4090 lslle r0, r2
  215. 80043e0: 1ae4 subs r4, r4, r3
  216. 80043e2: bfa2 ittt ge
  217. 80043e4: eb01 5104 addge.w r1, r1, r4, lsl #20
  218. 80043e8: 4329 orrge r1, r5
  219. 80043ea: bd30 popge {r4, r5, pc}
  220. 80043ec: ea6f 0404 mvn.w r4, r4
  221. 80043f0: 3c1f subs r4, #31
  222. 80043f2: da1c bge.n 800442e <__adddf3+0x1d2>
  223. 80043f4: 340c adds r4, #12
  224. 80043f6: dc0e bgt.n 8004416 <__adddf3+0x1ba>
  225. 80043f8: f104 0414 add.w r4, r4, #20
  226. 80043fc: f1c4 0220 rsb r2, r4, #32
  227. 8004400: fa20 f004 lsr.w r0, r0, r4
  228. 8004404: fa01 f302 lsl.w r3, r1, r2
  229. 8004408: ea40 0003 orr.w r0, r0, r3
  230. 800440c: fa21 f304 lsr.w r3, r1, r4
  231. 8004410: ea45 0103 orr.w r1, r5, r3
  232. 8004414: bd30 pop {r4, r5, pc}
  233. 8004416: f1c4 040c rsb r4, r4, #12
  234. 800441a: f1c4 0220 rsb r2, r4, #32
  235. 800441e: fa20 f002 lsr.w r0, r0, r2
  236. 8004422: fa01 f304 lsl.w r3, r1, r4
  237. 8004426: ea40 0003 orr.w r0, r0, r3
  238. 800442a: 4629 mov r1, r5
  239. 800442c: bd30 pop {r4, r5, pc}
  240. 800442e: fa21 f004 lsr.w r0, r1, r4
  241. 8004432: 4629 mov r1, r5
  242. 8004434: bd30 pop {r4, r5, pc}
  243. 8004436: f094 0f00 teq r4, #0
  244. 800443a: f483 1380 eor.w r3, r3, #1048576 ; 0x100000
  245. 800443e: bf06 itte eq
  246. 8004440: f481 1180 eoreq.w r1, r1, #1048576 ; 0x100000
  247. 8004444: 3401 addeq r4, #1
  248. 8004446: 3d01 subne r5, #1
  249. 8004448: e74e b.n 80042e8 <__adddf3+0x8c>
  250. 800444a: ea7f 5c64 mvns.w ip, r4, asr #21
  251. 800444e: bf18 it ne
  252. 8004450: ea7f 5c65 mvnsne.w ip, r5, asr #21
  253. 8004454: d029 beq.n 80044aa <__adddf3+0x24e>
  254. 8004456: ea94 0f05 teq r4, r5
  255. 800445a: bf08 it eq
  256. 800445c: ea90 0f02 teqeq r0, r2
  257. 8004460: d005 beq.n 800446e <__adddf3+0x212>
  258. 8004462: ea54 0c00 orrs.w ip, r4, r0
  259. 8004466: bf04 itt eq
  260. 8004468: 4619 moveq r1, r3
  261. 800446a: 4610 moveq r0, r2
  262. 800446c: bd30 pop {r4, r5, pc}
  263. 800446e: ea91 0f03 teq r1, r3
  264. 8004472: bf1e ittt ne
  265. 8004474: 2100 movne r1, #0
  266. 8004476: 2000 movne r0, #0
  267. 8004478: bd30 popne {r4, r5, pc}
  268. 800447a: ea5f 5c54 movs.w ip, r4, lsr #21
  269. 800447e: d105 bne.n 800448c <__adddf3+0x230>
  270. 8004480: 0040 lsls r0, r0, #1
  271. 8004482: 4149 adcs r1, r1
  272. 8004484: bf28 it cs
  273. 8004486: f041 4100 orrcs.w r1, r1, #2147483648 ; 0x80000000
  274. 800448a: bd30 pop {r4, r5, pc}
  275. 800448c: f514 0480 adds.w r4, r4, #4194304 ; 0x400000
  276. 8004490: bf3c itt cc
  277. 8004492: f501 1180 addcc.w r1, r1, #1048576 ; 0x100000
  278. 8004496: bd30 popcc {r4, r5, pc}
  279. 8004498: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  280. 800449c: f045 41fe orr.w r1, r5, #2130706432 ; 0x7f000000
  281. 80044a0: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  282. 80044a4: f04f 0000 mov.w r0, #0
  283. 80044a8: bd30 pop {r4, r5, pc}
  284. 80044aa: ea7f 5c64 mvns.w ip, r4, asr #21
  285. 80044ae: bf1a itte ne
  286. 80044b0: 4619 movne r1, r3
  287. 80044b2: 4610 movne r0, r2
  288. 80044b4: ea7f 5c65 mvnseq.w ip, r5, asr #21
  289. 80044b8: bf1c itt ne
  290. 80044ba: 460b movne r3, r1
  291. 80044bc: 4602 movne r2, r0
  292. 80044be: ea50 3401 orrs.w r4, r0, r1, lsl #12
  293. 80044c2: bf06 itte eq
  294. 80044c4: ea52 3503 orrseq.w r5, r2, r3, lsl #12
  295. 80044c8: ea91 0f03 teqeq r1, r3
  296. 80044cc: f441 2100 orrne.w r1, r1, #524288 ; 0x80000
  297. 80044d0: bd30 pop {r4, r5, pc}
  298. 80044d2: bf00 nop
  299. 080044d4 <__aeabi_ui2d>:
  300. 80044d4: f090 0f00 teq r0, #0
  301. 80044d8: bf04 itt eq
  302. 80044da: 2100 moveq r1, #0
  303. 80044dc: 4770 bxeq lr
  304. 80044de: b530 push {r4, r5, lr}
  305. 80044e0: f44f 6480 mov.w r4, #1024 ; 0x400
  306. 80044e4: f104 0432 add.w r4, r4, #50 ; 0x32
  307. 80044e8: f04f 0500 mov.w r5, #0
  308. 80044ec: f04f 0100 mov.w r1, #0
  309. 80044f0: e750 b.n 8004394 <__adddf3+0x138>
  310. 80044f2: bf00 nop
  311. 080044f4 <__aeabi_i2d>:
  312. 80044f4: f090 0f00 teq r0, #0
  313. 80044f8: bf04 itt eq
  314. 80044fa: 2100 moveq r1, #0
  315. 80044fc: 4770 bxeq lr
  316. 80044fe: b530 push {r4, r5, lr}
  317. 8004500: f44f 6480 mov.w r4, #1024 ; 0x400
  318. 8004504: f104 0432 add.w r4, r4, #50 ; 0x32
  319. 8004508: f010 4500 ands.w r5, r0, #2147483648 ; 0x80000000
  320. 800450c: bf48 it mi
  321. 800450e: 4240 negmi r0, r0
  322. 8004510: f04f 0100 mov.w r1, #0
  323. 8004514: e73e b.n 8004394 <__adddf3+0x138>
  324. 8004516: bf00 nop
  325. 08004518 <__aeabi_f2d>:
  326. 8004518: 0042 lsls r2, r0, #1
  327. 800451a: ea4f 01e2 mov.w r1, r2, asr #3
  328. 800451e: ea4f 0131 mov.w r1, r1, rrx
  329. 8004522: ea4f 7002 mov.w r0, r2, lsl #28
  330. 8004526: bf1f itttt ne
  331. 8004528: f012 437f andsne.w r3, r2, #4278190080 ; 0xff000000
  332. 800452c: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  333. 8004530: f081 5160 eorne.w r1, r1, #939524096 ; 0x38000000
  334. 8004534: 4770 bxne lr
  335. 8004536: f092 0f00 teq r2, #0
  336. 800453a: bf14 ite ne
  337. 800453c: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  338. 8004540: 4770 bxeq lr
  339. 8004542: b530 push {r4, r5, lr}
  340. 8004544: f44f 7460 mov.w r4, #896 ; 0x380
  341. 8004548: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  342. 800454c: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  343. 8004550: e720 b.n 8004394 <__adddf3+0x138>
  344. 8004552: bf00 nop
  345. 08004554 <__aeabi_ul2d>:
  346. 8004554: ea50 0201 orrs.w r2, r0, r1
  347. 8004558: bf08 it eq
  348. 800455a: 4770 bxeq lr
  349. 800455c: b530 push {r4, r5, lr}
  350. 800455e: f04f 0500 mov.w r5, #0
  351. 8004562: e00a b.n 800457a <__aeabi_l2d+0x16>
  352. 08004564 <__aeabi_l2d>:
  353. 8004564: ea50 0201 orrs.w r2, r0, r1
  354. 8004568: bf08 it eq
  355. 800456a: 4770 bxeq lr
  356. 800456c: b530 push {r4, r5, lr}
  357. 800456e: f011 4500 ands.w r5, r1, #2147483648 ; 0x80000000
  358. 8004572: d502 bpl.n 800457a <__aeabi_l2d+0x16>
  359. 8004574: 4240 negs r0, r0
  360. 8004576: eb61 0141 sbc.w r1, r1, r1, lsl #1
  361. 800457a: f44f 6480 mov.w r4, #1024 ; 0x400
  362. 800457e: f104 0432 add.w r4, r4, #50 ; 0x32
  363. 8004582: ea5f 5c91 movs.w ip, r1, lsr #22
  364. 8004586: f43f aedc beq.w 8004342 <__adddf3+0xe6>
  365. 800458a: f04f 0203 mov.w r2, #3
  366. 800458e: ea5f 0cdc movs.w ip, ip, lsr #3
  367. 8004592: bf18 it ne
  368. 8004594: 3203 addne r2, #3
  369. 8004596: ea5f 0cdc movs.w ip, ip, lsr #3
  370. 800459a: bf18 it ne
  371. 800459c: 3203 addne r2, #3
  372. 800459e: eb02 02dc add.w r2, r2, ip, lsr #3
  373. 80045a2: f1c2 0320 rsb r3, r2, #32
  374. 80045a6: fa00 fc03 lsl.w ip, r0, r3
  375. 80045aa: fa20 f002 lsr.w r0, r0, r2
  376. 80045ae: fa01 fe03 lsl.w lr, r1, r3
  377. 80045b2: ea40 000e orr.w r0, r0, lr
  378. 80045b6: fa21 f102 lsr.w r1, r1, r2
  379. 80045ba: 4414 add r4, r2
  380. 80045bc: e6c1 b.n 8004342 <__adddf3+0xe6>
  381. 80045be: bf00 nop
  382. 080045c0 <__aeabi_dmul>:
  383. 80045c0: b570 push {r4, r5, r6, lr}
  384. 80045c2: f04f 0cff mov.w ip, #255 ; 0xff
  385. 80045c6: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  386. 80045ca: ea1c 5411 ands.w r4, ip, r1, lsr #20
  387. 80045ce: bf1d ittte ne
  388. 80045d0: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  389. 80045d4: ea94 0f0c teqne r4, ip
  390. 80045d8: ea95 0f0c teqne r5, ip
  391. 80045dc: f000 f8de bleq 800479c <__aeabi_dmul+0x1dc>
  392. 80045e0: 442c add r4, r5
  393. 80045e2: ea81 0603 eor.w r6, r1, r3
  394. 80045e6: ea21 514c bic.w r1, r1, ip, lsl #21
  395. 80045ea: ea23 534c bic.w r3, r3, ip, lsl #21
  396. 80045ee: ea50 3501 orrs.w r5, r0, r1, lsl #12
  397. 80045f2: bf18 it ne
  398. 80045f4: ea52 3503 orrsne.w r5, r2, r3, lsl #12
  399. 80045f8: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  400. 80045fc: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  401. 8004600: d038 beq.n 8004674 <__aeabi_dmul+0xb4>
  402. 8004602: fba0 ce02 umull ip, lr, r0, r2
  403. 8004606: f04f 0500 mov.w r5, #0
  404. 800460a: fbe1 e502 umlal lr, r5, r1, r2
  405. 800460e: f006 4200 and.w r2, r6, #2147483648 ; 0x80000000
  406. 8004612: fbe0 e503 umlal lr, r5, r0, r3
  407. 8004616: f04f 0600 mov.w r6, #0
  408. 800461a: fbe1 5603 umlal r5, r6, r1, r3
  409. 800461e: f09c 0f00 teq ip, #0
  410. 8004622: bf18 it ne
  411. 8004624: f04e 0e01 orrne.w lr, lr, #1
  412. 8004628: f1a4 04ff sub.w r4, r4, #255 ; 0xff
  413. 800462c: f5b6 7f00 cmp.w r6, #512 ; 0x200
  414. 8004630: f564 7440 sbc.w r4, r4, #768 ; 0x300
  415. 8004634: d204 bcs.n 8004640 <__aeabi_dmul+0x80>
  416. 8004636: ea5f 0e4e movs.w lr, lr, lsl #1
  417. 800463a: 416d adcs r5, r5
  418. 800463c: eb46 0606 adc.w r6, r6, r6
  419. 8004640: ea42 21c6 orr.w r1, r2, r6, lsl #11
  420. 8004644: ea41 5155 orr.w r1, r1, r5, lsr #21
  421. 8004648: ea4f 20c5 mov.w r0, r5, lsl #11
  422. 800464c: ea40 505e orr.w r0, r0, lr, lsr #21
  423. 8004650: ea4f 2ece mov.w lr, lr, lsl #11
  424. 8004654: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  425. 8004658: bf88 it hi
  426. 800465a: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  427. 800465e: d81e bhi.n 800469e <__aeabi_dmul+0xde>
  428. 8004660: f1be 4f00 cmp.w lr, #2147483648 ; 0x80000000
  429. 8004664: bf08 it eq
  430. 8004666: ea5f 0e50 movseq.w lr, r0, lsr #1
  431. 800466a: f150 0000 adcs.w r0, r0, #0
  432. 800466e: eb41 5104 adc.w r1, r1, r4, lsl #20
  433. 8004672: bd70 pop {r4, r5, r6, pc}
  434. 8004674: f006 4600 and.w r6, r6, #2147483648 ; 0x80000000
  435. 8004678: ea46 0101 orr.w r1, r6, r1
  436. 800467c: ea40 0002 orr.w r0, r0, r2
  437. 8004680: ea81 0103 eor.w r1, r1, r3
  438. 8004684: ebb4 045c subs.w r4, r4, ip, lsr #1
  439. 8004688: bfc2 ittt gt
  440. 800468a: ebd4 050c rsbsgt r5, r4, ip
  441. 800468e: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  442. 8004692: bd70 popgt {r4, r5, r6, pc}
  443. 8004694: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  444. 8004698: f04f 0e00 mov.w lr, #0
  445. 800469c: 3c01 subs r4, #1
  446. 800469e: f300 80ab bgt.w 80047f8 <__aeabi_dmul+0x238>
  447. 80046a2: f114 0f36 cmn.w r4, #54 ; 0x36
  448. 80046a6: bfde ittt le
  449. 80046a8: 2000 movle r0, #0
  450. 80046aa: f001 4100 andle.w r1, r1, #2147483648 ; 0x80000000
  451. 80046ae: bd70 pople {r4, r5, r6, pc}
  452. 80046b0: f1c4 0400 rsb r4, r4, #0
  453. 80046b4: 3c20 subs r4, #32
  454. 80046b6: da35 bge.n 8004724 <__aeabi_dmul+0x164>
  455. 80046b8: 340c adds r4, #12
  456. 80046ba: dc1b bgt.n 80046f4 <__aeabi_dmul+0x134>
  457. 80046bc: f104 0414 add.w r4, r4, #20
  458. 80046c0: f1c4 0520 rsb r5, r4, #32
  459. 80046c4: fa00 f305 lsl.w r3, r0, r5
  460. 80046c8: fa20 f004 lsr.w r0, r0, r4
  461. 80046cc: fa01 f205 lsl.w r2, r1, r5
  462. 80046d0: ea40 0002 orr.w r0, r0, r2
  463. 80046d4: f001 4200 and.w r2, r1, #2147483648 ; 0x80000000
  464. 80046d8: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  465. 80046dc: eb10 70d3 adds.w r0, r0, r3, lsr #31
  466. 80046e0: fa21 f604 lsr.w r6, r1, r4
  467. 80046e4: eb42 0106 adc.w r1, r2, r6
  468. 80046e8: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  469. 80046ec: bf08 it eq
  470. 80046ee: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  471. 80046f2: bd70 pop {r4, r5, r6, pc}
  472. 80046f4: f1c4 040c rsb r4, r4, #12
  473. 80046f8: f1c4 0520 rsb r5, r4, #32
  474. 80046fc: fa00 f304 lsl.w r3, r0, r4
  475. 8004700: fa20 f005 lsr.w r0, r0, r5
  476. 8004704: fa01 f204 lsl.w r2, r1, r4
  477. 8004708: ea40 0002 orr.w r0, r0, r2
  478. 800470c: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  479. 8004710: eb10 70d3 adds.w r0, r0, r3, lsr #31
  480. 8004714: f141 0100 adc.w r1, r1, #0
  481. 8004718: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  482. 800471c: bf08 it eq
  483. 800471e: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  484. 8004722: bd70 pop {r4, r5, r6, pc}
  485. 8004724: f1c4 0520 rsb r5, r4, #32
  486. 8004728: fa00 f205 lsl.w r2, r0, r5
  487. 800472c: ea4e 0e02 orr.w lr, lr, r2
  488. 8004730: fa20 f304 lsr.w r3, r0, r4
  489. 8004734: fa01 f205 lsl.w r2, r1, r5
  490. 8004738: ea43 0302 orr.w r3, r3, r2
  491. 800473c: fa21 f004 lsr.w r0, r1, r4
  492. 8004740: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  493. 8004744: fa21 f204 lsr.w r2, r1, r4
  494. 8004748: ea20 0002 bic.w r0, r0, r2
  495. 800474c: eb00 70d3 add.w r0, r0, r3, lsr #31
  496. 8004750: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  497. 8004754: bf08 it eq
  498. 8004756: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  499. 800475a: bd70 pop {r4, r5, r6, pc}
  500. 800475c: f094 0f00 teq r4, #0
  501. 8004760: d10f bne.n 8004782 <__aeabi_dmul+0x1c2>
  502. 8004762: f001 4600 and.w r6, r1, #2147483648 ; 0x80000000
  503. 8004766: 0040 lsls r0, r0, #1
  504. 8004768: eb41 0101 adc.w r1, r1, r1
  505. 800476c: f411 1f80 tst.w r1, #1048576 ; 0x100000
  506. 8004770: bf08 it eq
  507. 8004772: 3c01 subeq r4, #1
  508. 8004774: d0f7 beq.n 8004766 <__aeabi_dmul+0x1a6>
  509. 8004776: ea41 0106 orr.w r1, r1, r6
  510. 800477a: f095 0f00 teq r5, #0
  511. 800477e: bf18 it ne
  512. 8004780: 4770 bxne lr
  513. 8004782: f003 4600 and.w r6, r3, #2147483648 ; 0x80000000
  514. 8004786: 0052 lsls r2, r2, #1
  515. 8004788: eb43 0303 adc.w r3, r3, r3
  516. 800478c: f413 1f80 tst.w r3, #1048576 ; 0x100000
  517. 8004790: bf08 it eq
  518. 8004792: 3d01 subeq r5, #1
  519. 8004794: d0f7 beq.n 8004786 <__aeabi_dmul+0x1c6>
  520. 8004796: ea43 0306 orr.w r3, r3, r6
  521. 800479a: 4770 bx lr
  522. 800479c: ea94 0f0c teq r4, ip
  523. 80047a0: ea0c 5513 and.w r5, ip, r3, lsr #20
  524. 80047a4: bf18 it ne
  525. 80047a6: ea95 0f0c teqne r5, ip
  526. 80047aa: d00c beq.n 80047c6 <__aeabi_dmul+0x206>
  527. 80047ac: ea50 0641 orrs.w r6, r0, r1, lsl #1
  528. 80047b0: bf18 it ne
  529. 80047b2: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  530. 80047b6: d1d1 bne.n 800475c <__aeabi_dmul+0x19c>
  531. 80047b8: ea81 0103 eor.w r1, r1, r3
  532. 80047bc: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  533. 80047c0: f04f 0000 mov.w r0, #0
  534. 80047c4: bd70 pop {r4, r5, r6, pc}
  535. 80047c6: ea50 0641 orrs.w r6, r0, r1, lsl #1
  536. 80047ca: bf06 itte eq
  537. 80047cc: 4610 moveq r0, r2
  538. 80047ce: 4619 moveq r1, r3
  539. 80047d0: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  540. 80047d4: d019 beq.n 800480a <__aeabi_dmul+0x24a>
  541. 80047d6: ea94 0f0c teq r4, ip
  542. 80047da: d102 bne.n 80047e2 <__aeabi_dmul+0x222>
  543. 80047dc: ea50 3601 orrs.w r6, r0, r1, lsl #12
  544. 80047e0: d113 bne.n 800480a <__aeabi_dmul+0x24a>
  545. 80047e2: ea95 0f0c teq r5, ip
  546. 80047e6: d105 bne.n 80047f4 <__aeabi_dmul+0x234>
  547. 80047e8: ea52 3603 orrs.w r6, r2, r3, lsl #12
  548. 80047ec: bf1c itt ne
  549. 80047ee: 4610 movne r0, r2
  550. 80047f0: 4619 movne r1, r3
  551. 80047f2: d10a bne.n 800480a <__aeabi_dmul+0x24a>
  552. 80047f4: ea81 0103 eor.w r1, r1, r3
  553. 80047f8: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  554. 80047fc: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  555. 8004800: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  556. 8004804: f04f 0000 mov.w r0, #0
  557. 8004808: bd70 pop {r4, r5, r6, pc}
  558. 800480a: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  559. 800480e: f441 0178 orr.w r1, r1, #16252928 ; 0xf80000
  560. 8004812: bd70 pop {r4, r5, r6, pc}
  561. 08004814 <__aeabi_ddiv>:
  562. 8004814: b570 push {r4, r5, r6, lr}
  563. 8004816: f04f 0cff mov.w ip, #255 ; 0xff
  564. 800481a: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  565. 800481e: ea1c 5411 ands.w r4, ip, r1, lsr #20
  566. 8004822: bf1d ittte ne
  567. 8004824: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  568. 8004828: ea94 0f0c teqne r4, ip
  569. 800482c: ea95 0f0c teqne r5, ip
  570. 8004830: f000 f8a7 bleq 8004982 <__aeabi_ddiv+0x16e>
  571. 8004834: eba4 0405 sub.w r4, r4, r5
  572. 8004838: ea81 0e03 eor.w lr, r1, r3
  573. 800483c: ea52 3503 orrs.w r5, r2, r3, lsl #12
  574. 8004840: ea4f 3101 mov.w r1, r1, lsl #12
  575. 8004844: f000 8088 beq.w 8004958 <__aeabi_ddiv+0x144>
  576. 8004848: ea4f 3303 mov.w r3, r3, lsl #12
  577. 800484c: f04f 5580 mov.w r5, #268435456 ; 0x10000000
  578. 8004850: ea45 1313 orr.w r3, r5, r3, lsr #4
  579. 8004854: ea43 6312 orr.w r3, r3, r2, lsr #24
  580. 8004858: ea4f 2202 mov.w r2, r2, lsl #8
  581. 800485c: ea45 1511 orr.w r5, r5, r1, lsr #4
  582. 8004860: ea45 6510 orr.w r5, r5, r0, lsr #24
  583. 8004864: ea4f 2600 mov.w r6, r0, lsl #8
  584. 8004868: f00e 4100 and.w r1, lr, #2147483648 ; 0x80000000
  585. 800486c: 429d cmp r5, r3
  586. 800486e: bf08 it eq
  587. 8004870: 4296 cmpeq r6, r2
  588. 8004872: f144 04fd adc.w r4, r4, #253 ; 0xfd
  589. 8004876: f504 7440 add.w r4, r4, #768 ; 0x300
  590. 800487a: d202 bcs.n 8004882 <__aeabi_ddiv+0x6e>
  591. 800487c: 085b lsrs r3, r3, #1
  592. 800487e: ea4f 0232 mov.w r2, r2, rrx
  593. 8004882: 1ab6 subs r6, r6, r2
  594. 8004884: eb65 0503 sbc.w r5, r5, r3
  595. 8004888: 085b lsrs r3, r3, #1
  596. 800488a: ea4f 0232 mov.w r2, r2, rrx
  597. 800488e: f44f 1080 mov.w r0, #1048576 ; 0x100000
  598. 8004892: f44f 2c00 mov.w ip, #524288 ; 0x80000
  599. 8004896: ebb6 0e02 subs.w lr, r6, r2
  600. 800489a: eb75 0e03 sbcs.w lr, r5, r3
  601. 800489e: bf22 ittt cs
  602. 80048a0: 1ab6 subcs r6, r6, r2
  603. 80048a2: 4675 movcs r5, lr
  604. 80048a4: ea40 000c orrcs.w r0, r0, ip
  605. 80048a8: 085b lsrs r3, r3, #1
  606. 80048aa: ea4f 0232 mov.w r2, r2, rrx
  607. 80048ae: ebb6 0e02 subs.w lr, r6, r2
  608. 80048b2: eb75 0e03 sbcs.w lr, r5, r3
  609. 80048b6: bf22 ittt cs
  610. 80048b8: 1ab6 subcs r6, r6, r2
  611. 80048ba: 4675 movcs r5, lr
  612. 80048bc: ea40 005c orrcs.w r0, r0, ip, lsr #1
  613. 80048c0: 085b lsrs r3, r3, #1
  614. 80048c2: ea4f 0232 mov.w r2, r2, rrx
  615. 80048c6: ebb6 0e02 subs.w lr, r6, r2
  616. 80048ca: eb75 0e03 sbcs.w lr, r5, r3
  617. 80048ce: bf22 ittt cs
  618. 80048d0: 1ab6 subcs r6, r6, r2
  619. 80048d2: 4675 movcs r5, lr
  620. 80048d4: ea40 009c orrcs.w r0, r0, ip, lsr #2
  621. 80048d8: 085b lsrs r3, r3, #1
  622. 80048da: ea4f 0232 mov.w r2, r2, rrx
  623. 80048de: ebb6 0e02 subs.w lr, r6, r2
  624. 80048e2: eb75 0e03 sbcs.w lr, r5, r3
  625. 80048e6: bf22 ittt cs
  626. 80048e8: 1ab6 subcs r6, r6, r2
  627. 80048ea: 4675 movcs r5, lr
  628. 80048ec: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  629. 80048f0: ea55 0e06 orrs.w lr, r5, r6
  630. 80048f4: d018 beq.n 8004928 <__aeabi_ddiv+0x114>
  631. 80048f6: ea4f 1505 mov.w r5, r5, lsl #4
  632. 80048fa: ea45 7516 orr.w r5, r5, r6, lsr #28
  633. 80048fe: ea4f 1606 mov.w r6, r6, lsl #4
  634. 8004902: ea4f 03c3 mov.w r3, r3, lsl #3
  635. 8004906: ea43 7352 orr.w r3, r3, r2, lsr #29
  636. 800490a: ea4f 02c2 mov.w r2, r2, lsl #3
  637. 800490e: ea5f 1c1c movs.w ip, ip, lsr #4
  638. 8004912: d1c0 bne.n 8004896 <__aeabi_ddiv+0x82>
  639. 8004914: f411 1f80 tst.w r1, #1048576 ; 0x100000
  640. 8004918: d10b bne.n 8004932 <__aeabi_ddiv+0x11e>
  641. 800491a: ea41 0100 orr.w r1, r1, r0
  642. 800491e: f04f 0000 mov.w r0, #0
  643. 8004922: f04f 4c00 mov.w ip, #2147483648 ; 0x80000000
  644. 8004926: e7b6 b.n 8004896 <__aeabi_ddiv+0x82>
  645. 8004928: f411 1f80 tst.w r1, #1048576 ; 0x100000
  646. 800492c: bf04 itt eq
  647. 800492e: 4301 orreq r1, r0
  648. 8004930: 2000 moveq r0, #0
  649. 8004932: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  650. 8004936: bf88 it hi
  651. 8004938: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  652. 800493c: f63f aeaf bhi.w 800469e <__aeabi_dmul+0xde>
  653. 8004940: ebb5 0c03 subs.w ip, r5, r3
  654. 8004944: bf04 itt eq
  655. 8004946: ebb6 0c02 subseq.w ip, r6, r2
  656. 800494a: ea5f 0c50 movseq.w ip, r0, lsr #1
  657. 800494e: f150 0000 adcs.w r0, r0, #0
  658. 8004952: eb41 5104 adc.w r1, r1, r4, lsl #20
  659. 8004956: bd70 pop {r4, r5, r6, pc}
  660. 8004958: f00e 4e00 and.w lr, lr, #2147483648 ; 0x80000000
  661. 800495c: ea4e 3111 orr.w r1, lr, r1, lsr #12
  662. 8004960: eb14 045c adds.w r4, r4, ip, lsr #1
  663. 8004964: bfc2 ittt gt
  664. 8004966: ebd4 050c rsbsgt r5, r4, ip
  665. 800496a: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  666. 800496e: bd70 popgt {r4, r5, r6, pc}
  667. 8004970: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  668. 8004974: f04f 0e00 mov.w lr, #0
  669. 8004978: 3c01 subs r4, #1
  670. 800497a: e690 b.n 800469e <__aeabi_dmul+0xde>
  671. 800497c: ea45 0e06 orr.w lr, r5, r6
  672. 8004980: e68d b.n 800469e <__aeabi_dmul+0xde>
  673. 8004982: ea0c 5513 and.w r5, ip, r3, lsr #20
  674. 8004986: ea94 0f0c teq r4, ip
  675. 800498a: bf08 it eq
  676. 800498c: ea95 0f0c teqeq r5, ip
  677. 8004990: f43f af3b beq.w 800480a <__aeabi_dmul+0x24a>
  678. 8004994: ea94 0f0c teq r4, ip
  679. 8004998: d10a bne.n 80049b0 <__aeabi_ddiv+0x19c>
  680. 800499a: ea50 3401 orrs.w r4, r0, r1, lsl #12
  681. 800499e: f47f af34 bne.w 800480a <__aeabi_dmul+0x24a>
  682. 80049a2: ea95 0f0c teq r5, ip
  683. 80049a6: f47f af25 bne.w 80047f4 <__aeabi_dmul+0x234>
  684. 80049aa: 4610 mov r0, r2
  685. 80049ac: 4619 mov r1, r3
  686. 80049ae: e72c b.n 800480a <__aeabi_dmul+0x24a>
  687. 80049b0: ea95 0f0c teq r5, ip
  688. 80049b4: d106 bne.n 80049c4 <__aeabi_ddiv+0x1b0>
  689. 80049b6: ea52 3503 orrs.w r5, r2, r3, lsl #12
  690. 80049ba: f43f aefd beq.w 80047b8 <__aeabi_dmul+0x1f8>
  691. 80049be: 4610 mov r0, r2
  692. 80049c0: 4619 mov r1, r3
  693. 80049c2: e722 b.n 800480a <__aeabi_dmul+0x24a>
  694. 80049c4: ea50 0641 orrs.w r6, r0, r1, lsl #1
  695. 80049c8: bf18 it ne
  696. 80049ca: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  697. 80049ce: f47f aec5 bne.w 800475c <__aeabi_dmul+0x19c>
  698. 80049d2: ea50 0441 orrs.w r4, r0, r1, lsl #1
  699. 80049d6: f47f af0d bne.w 80047f4 <__aeabi_dmul+0x234>
  700. 80049da: ea52 0543 orrs.w r5, r2, r3, lsl #1
  701. 80049de: f47f aeeb bne.w 80047b8 <__aeabi_dmul+0x1f8>
  702. 80049e2: e712 b.n 800480a <__aeabi_dmul+0x24a>
  703. 080049e4 <__gedf2>:
  704. 80049e4: f04f 3cff mov.w ip, #4294967295
  705. 80049e8: e006 b.n 80049f8 <__cmpdf2+0x4>
  706. 80049ea: bf00 nop
  707. 080049ec <__ledf2>:
  708. 80049ec: f04f 0c01 mov.w ip, #1
  709. 80049f0: e002 b.n 80049f8 <__cmpdf2+0x4>
  710. 80049f2: bf00 nop
  711. 080049f4 <__cmpdf2>:
  712. 80049f4: f04f 0c01 mov.w ip, #1
  713. 80049f8: f84d cd04 str.w ip, [sp, #-4]!
  714. 80049fc: ea4f 0c41 mov.w ip, r1, lsl #1
  715. 8004a00: ea7f 5c6c mvns.w ip, ip, asr #21
  716. 8004a04: ea4f 0c43 mov.w ip, r3, lsl #1
  717. 8004a08: bf18 it ne
  718. 8004a0a: ea7f 5c6c mvnsne.w ip, ip, asr #21
  719. 8004a0e: d01b beq.n 8004a48 <__cmpdf2+0x54>
  720. 8004a10: b001 add sp, #4
  721. 8004a12: ea50 0c41 orrs.w ip, r0, r1, lsl #1
  722. 8004a16: bf0c ite eq
  723. 8004a18: ea52 0c43 orrseq.w ip, r2, r3, lsl #1
  724. 8004a1c: ea91 0f03 teqne r1, r3
  725. 8004a20: bf02 ittt eq
  726. 8004a22: ea90 0f02 teqeq r0, r2
  727. 8004a26: 2000 moveq r0, #0
  728. 8004a28: 4770 bxeq lr
  729. 8004a2a: f110 0f00 cmn.w r0, #0
  730. 8004a2e: ea91 0f03 teq r1, r3
  731. 8004a32: bf58 it pl
  732. 8004a34: 4299 cmppl r1, r3
  733. 8004a36: bf08 it eq
  734. 8004a38: 4290 cmpeq r0, r2
  735. 8004a3a: bf2c ite cs
  736. 8004a3c: 17d8 asrcs r0, r3, #31
  737. 8004a3e: ea6f 70e3 mvncc.w r0, r3, asr #31
  738. 8004a42: f040 0001 orr.w r0, r0, #1
  739. 8004a46: 4770 bx lr
  740. 8004a48: ea4f 0c41 mov.w ip, r1, lsl #1
  741. 8004a4c: ea7f 5c6c mvns.w ip, ip, asr #21
  742. 8004a50: d102 bne.n 8004a58 <__cmpdf2+0x64>
  743. 8004a52: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  744. 8004a56: d107 bne.n 8004a68 <__cmpdf2+0x74>
  745. 8004a58: ea4f 0c43 mov.w ip, r3, lsl #1
  746. 8004a5c: ea7f 5c6c mvns.w ip, ip, asr #21
  747. 8004a60: d1d6 bne.n 8004a10 <__cmpdf2+0x1c>
  748. 8004a62: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  749. 8004a66: d0d3 beq.n 8004a10 <__cmpdf2+0x1c>
  750. 8004a68: f85d 0b04 ldr.w r0, [sp], #4
  751. 8004a6c: 4770 bx lr
  752. 8004a6e: bf00 nop
  753. 08004a70 <__aeabi_cdrcmple>:
  754. 8004a70: 4684 mov ip, r0
  755. 8004a72: 4610 mov r0, r2
  756. 8004a74: 4662 mov r2, ip
  757. 8004a76: 468c mov ip, r1
  758. 8004a78: 4619 mov r1, r3
  759. 8004a7a: 4663 mov r3, ip
  760. 8004a7c: e000 b.n 8004a80 <__aeabi_cdcmpeq>
  761. 8004a7e: bf00 nop
  762. 08004a80 <__aeabi_cdcmpeq>:
  763. 8004a80: b501 push {r0, lr}
  764. 8004a82: f7ff ffb7 bl 80049f4 <__cmpdf2>
  765. 8004a86: 2800 cmp r0, #0
  766. 8004a88: bf48 it mi
  767. 8004a8a: f110 0f00 cmnmi.w r0, #0
  768. 8004a8e: bd01 pop {r0, pc}
  769. 08004a90 <__aeabi_dcmpeq>:
  770. 8004a90: f84d ed08 str.w lr, [sp, #-8]!
  771. 8004a94: f7ff fff4 bl 8004a80 <__aeabi_cdcmpeq>
  772. 8004a98: bf0c ite eq
  773. 8004a9a: 2001 moveq r0, #1
  774. 8004a9c: 2000 movne r0, #0
  775. 8004a9e: f85d fb08 ldr.w pc, [sp], #8
  776. 8004aa2: bf00 nop
  777. 08004aa4 <__aeabi_dcmplt>:
  778. 8004aa4: f84d ed08 str.w lr, [sp, #-8]!
  779. 8004aa8: f7ff ffea bl 8004a80 <__aeabi_cdcmpeq>
  780. 8004aac: bf34 ite cc
  781. 8004aae: 2001 movcc r0, #1
  782. 8004ab0: 2000 movcs r0, #0
  783. 8004ab2: f85d fb08 ldr.w pc, [sp], #8
  784. 8004ab6: bf00 nop
  785. 08004ab8 <__aeabi_dcmple>:
  786. 8004ab8: f84d ed08 str.w lr, [sp, #-8]!
  787. 8004abc: f7ff ffe0 bl 8004a80 <__aeabi_cdcmpeq>
  788. 8004ac0: bf94 ite ls
  789. 8004ac2: 2001 movls r0, #1
  790. 8004ac4: 2000 movhi r0, #0
  791. 8004ac6: f85d fb08 ldr.w pc, [sp], #8
  792. 8004aca: bf00 nop
  793. 08004acc <__aeabi_dcmpge>:
  794. 8004acc: f84d ed08 str.w lr, [sp, #-8]!
  795. 8004ad0: f7ff ffce bl 8004a70 <__aeabi_cdrcmple>
  796. 8004ad4: bf94 ite ls
  797. 8004ad6: 2001 movls r0, #1
  798. 8004ad8: 2000 movhi r0, #0
  799. 8004ada: f85d fb08 ldr.w pc, [sp], #8
  800. 8004ade: bf00 nop
  801. 08004ae0 <__aeabi_dcmpgt>:
  802. 8004ae0: f84d ed08 str.w lr, [sp, #-8]!
  803. 8004ae4: f7ff ffc4 bl 8004a70 <__aeabi_cdrcmple>
  804. 8004ae8: bf34 ite cc
  805. 8004aea: 2001 movcc r0, #1
  806. 8004aec: 2000 movcs r0, #0
  807. 8004aee: f85d fb08 ldr.w pc, [sp], #8
  808. 8004af2: bf00 nop
  809. 08004af4 <__aeabi_dcmpun>:
  810. 8004af4: ea4f 0c41 mov.w ip, r1, lsl #1
  811. 8004af8: ea7f 5c6c mvns.w ip, ip, asr #21
  812. 8004afc: d102 bne.n 8004b04 <__aeabi_dcmpun+0x10>
  813. 8004afe: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  814. 8004b02: d10a bne.n 8004b1a <__aeabi_dcmpun+0x26>
  815. 8004b04: ea4f 0c43 mov.w ip, r3, lsl #1
  816. 8004b08: ea7f 5c6c mvns.w ip, ip, asr #21
  817. 8004b0c: d102 bne.n 8004b14 <__aeabi_dcmpun+0x20>
  818. 8004b0e: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  819. 8004b12: d102 bne.n 8004b1a <__aeabi_dcmpun+0x26>
  820. 8004b14: f04f 0000 mov.w r0, #0
  821. 8004b18: 4770 bx lr
  822. 8004b1a: f04f 0001 mov.w r0, #1
  823. 8004b1e: 4770 bx lr
  824. 08004b20 <__aeabi_d2iz>:
  825. 8004b20: ea4f 0241 mov.w r2, r1, lsl #1
  826. 8004b24: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  827. 8004b28: d215 bcs.n 8004b56 <__aeabi_d2iz+0x36>
  828. 8004b2a: d511 bpl.n 8004b50 <__aeabi_d2iz+0x30>
  829. 8004b2c: f46f 7378 mvn.w r3, #992 ; 0x3e0
  830. 8004b30: ebb3 5262 subs.w r2, r3, r2, asr #21
  831. 8004b34: d912 bls.n 8004b5c <__aeabi_d2iz+0x3c>
  832. 8004b36: ea4f 23c1 mov.w r3, r1, lsl #11
  833. 8004b3a: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  834. 8004b3e: ea43 5350 orr.w r3, r3, r0, lsr #21
  835. 8004b42: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  836. 8004b46: fa23 f002 lsr.w r0, r3, r2
  837. 8004b4a: bf18 it ne
  838. 8004b4c: 4240 negne r0, r0
  839. 8004b4e: 4770 bx lr
  840. 8004b50: f04f 0000 mov.w r0, #0
  841. 8004b54: 4770 bx lr
  842. 8004b56: ea50 3001 orrs.w r0, r0, r1, lsl #12
  843. 8004b5a: d105 bne.n 8004b68 <__aeabi_d2iz+0x48>
  844. 8004b5c: f011 4000 ands.w r0, r1, #2147483648 ; 0x80000000
  845. 8004b60: bf08 it eq
  846. 8004b62: f06f 4000 mvneq.w r0, #2147483648 ; 0x80000000
  847. 8004b66: 4770 bx lr
  848. 8004b68: f04f 0000 mov.w r0, #0
  849. 8004b6c: 4770 bx lr
  850. 8004b6e: bf00 nop
  851. 08004b70 <__aeabi_d2uiz>:
  852. 8004b70: 004a lsls r2, r1, #1
  853. 8004b72: d211 bcs.n 8004b98 <__aeabi_d2uiz+0x28>
  854. 8004b74: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  855. 8004b78: d211 bcs.n 8004b9e <__aeabi_d2uiz+0x2e>
  856. 8004b7a: d50d bpl.n 8004b98 <__aeabi_d2uiz+0x28>
  857. 8004b7c: f46f 7378 mvn.w r3, #992 ; 0x3e0
  858. 8004b80: ebb3 5262 subs.w r2, r3, r2, asr #21
  859. 8004b84: d40e bmi.n 8004ba4 <__aeabi_d2uiz+0x34>
  860. 8004b86: ea4f 23c1 mov.w r3, r1, lsl #11
  861. 8004b8a: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  862. 8004b8e: ea43 5350 orr.w r3, r3, r0, lsr #21
  863. 8004b92: fa23 f002 lsr.w r0, r3, r2
  864. 8004b96: 4770 bx lr
  865. 8004b98: f04f 0000 mov.w r0, #0
  866. 8004b9c: 4770 bx lr
  867. 8004b9e: ea50 3001 orrs.w r0, r0, r1, lsl #12
  868. 8004ba2: d102 bne.n 8004baa <__aeabi_d2uiz+0x3a>
  869. 8004ba4: f04f 30ff mov.w r0, #4294967295
  870. 8004ba8: 4770 bx lr
  871. 8004baa: f04f 0000 mov.w r0, #0
  872. 8004bae: 4770 bx lr
  873. 08004bb0 <__aeabi_d2f>:
  874. 8004bb0: ea4f 0241 mov.w r2, r1, lsl #1
  875. 8004bb4: f1b2 43e0 subs.w r3, r2, #1879048192 ; 0x70000000
  876. 8004bb8: bf24 itt cs
  877. 8004bba: f5b3 1c00 subscs.w ip, r3, #2097152 ; 0x200000
  878. 8004bbe: f1dc 5cfe rsbscs ip, ip, #532676608 ; 0x1fc00000
  879. 8004bc2: d90d bls.n 8004be0 <__aeabi_d2f+0x30>
  880. 8004bc4: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  881. 8004bc8: ea4f 02c0 mov.w r2, r0, lsl #3
  882. 8004bcc: ea4c 7050 orr.w r0, ip, r0, lsr #29
  883. 8004bd0: f1b2 4f00 cmp.w r2, #2147483648 ; 0x80000000
  884. 8004bd4: eb40 0083 adc.w r0, r0, r3, lsl #2
  885. 8004bd8: bf08 it eq
  886. 8004bda: f020 0001 biceq.w r0, r0, #1
  887. 8004bde: 4770 bx lr
  888. 8004be0: f011 4f80 tst.w r1, #1073741824 ; 0x40000000
  889. 8004be4: d121 bne.n 8004c2a <__aeabi_d2f+0x7a>
  890. 8004be6: f113 7238 adds.w r2, r3, #48234496 ; 0x2e00000
  891. 8004bea: bfbc itt lt
  892. 8004bec: f001 4000 andlt.w r0, r1, #2147483648 ; 0x80000000
  893. 8004bf0: 4770 bxlt lr
  894. 8004bf2: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  895. 8004bf6: ea4f 5252 mov.w r2, r2, lsr #21
  896. 8004bfa: f1c2 0218 rsb r2, r2, #24
  897. 8004bfe: f1c2 0c20 rsb ip, r2, #32
  898. 8004c02: fa10 f30c lsls.w r3, r0, ip
  899. 8004c06: fa20 f002 lsr.w r0, r0, r2
  900. 8004c0a: bf18 it ne
  901. 8004c0c: f040 0001 orrne.w r0, r0, #1
  902. 8004c10: ea4f 23c1 mov.w r3, r1, lsl #11
  903. 8004c14: ea4f 23d3 mov.w r3, r3, lsr #11
  904. 8004c18: fa03 fc0c lsl.w ip, r3, ip
  905. 8004c1c: ea40 000c orr.w r0, r0, ip
  906. 8004c20: fa23 f302 lsr.w r3, r3, r2
  907. 8004c24: ea4f 0343 mov.w r3, r3, lsl #1
  908. 8004c28: e7cc b.n 8004bc4 <__aeabi_d2f+0x14>
  909. 8004c2a: ea7f 5362 mvns.w r3, r2, asr #21
  910. 8004c2e: d107 bne.n 8004c40 <__aeabi_d2f+0x90>
  911. 8004c30: ea50 3301 orrs.w r3, r0, r1, lsl #12
  912. 8004c34: bf1e ittt ne
  913. 8004c36: f04f 40fe movne.w r0, #2130706432 ; 0x7f000000
  914. 8004c3a: f440 0040 orrne.w r0, r0, #12582912 ; 0xc00000
  915. 8004c3e: 4770 bxne lr
  916. 8004c40: f001 4000 and.w r0, r1, #2147483648 ; 0x80000000
  917. 8004c44: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  918. 8004c48: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  919. 8004c4c: 4770 bx lr
  920. 8004c4e: bf00 nop
  921. 08004c50 <__aeabi_frsub>:
  922. 8004c50: f080 4000 eor.w r0, r0, #2147483648 ; 0x80000000
  923. 8004c54: e002 b.n 8004c5c <__addsf3>
  924. 8004c56: bf00 nop
  925. 08004c58 <__aeabi_fsub>:
  926. 8004c58: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  927. 08004c5c <__addsf3>:
  928. 8004c5c: 0042 lsls r2, r0, #1
  929. 8004c5e: bf1f itttt ne
  930. 8004c60: ea5f 0341 movsne.w r3, r1, lsl #1
  931. 8004c64: ea92 0f03 teqne r2, r3
  932. 8004c68: ea7f 6c22 mvnsne.w ip, r2, asr #24
  933. 8004c6c: ea7f 6c23 mvnsne.w ip, r3, asr #24
  934. 8004c70: d06a beq.n 8004d48 <__addsf3+0xec>
  935. 8004c72: ea4f 6212 mov.w r2, r2, lsr #24
  936. 8004c76: ebd2 6313 rsbs r3, r2, r3, lsr #24
  937. 8004c7a: bfc1 itttt gt
  938. 8004c7c: 18d2 addgt r2, r2, r3
  939. 8004c7e: 4041 eorgt r1, r0
  940. 8004c80: 4048 eorgt r0, r1
  941. 8004c82: 4041 eorgt r1, r0
  942. 8004c84: bfb8 it lt
  943. 8004c86: 425b neglt r3, r3
  944. 8004c88: 2b19 cmp r3, #25
  945. 8004c8a: bf88 it hi
  946. 8004c8c: 4770 bxhi lr
  947. 8004c8e: f010 4f00 tst.w r0, #2147483648 ; 0x80000000
  948. 8004c92: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  949. 8004c96: f020 407f bic.w r0, r0, #4278190080 ; 0xff000000
  950. 8004c9a: bf18 it ne
  951. 8004c9c: 4240 negne r0, r0
  952. 8004c9e: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  953. 8004ca2: f441 0100 orr.w r1, r1, #8388608 ; 0x800000
  954. 8004ca6: f021 417f bic.w r1, r1, #4278190080 ; 0xff000000
  955. 8004caa: bf18 it ne
  956. 8004cac: 4249 negne r1, r1
  957. 8004cae: ea92 0f03 teq r2, r3
  958. 8004cb2: d03f beq.n 8004d34 <__addsf3+0xd8>
  959. 8004cb4: f1a2 0201 sub.w r2, r2, #1
  960. 8004cb8: fa41 fc03 asr.w ip, r1, r3
  961. 8004cbc: eb10 000c adds.w r0, r0, ip
  962. 8004cc0: f1c3 0320 rsb r3, r3, #32
  963. 8004cc4: fa01 f103 lsl.w r1, r1, r3
  964. 8004cc8: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  965. 8004ccc: d502 bpl.n 8004cd4 <__addsf3+0x78>
  966. 8004cce: 4249 negs r1, r1
  967. 8004cd0: eb60 0040 sbc.w r0, r0, r0, lsl #1
  968. 8004cd4: f5b0 0f00 cmp.w r0, #8388608 ; 0x800000
  969. 8004cd8: d313 bcc.n 8004d02 <__addsf3+0xa6>
  970. 8004cda: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  971. 8004cde: d306 bcc.n 8004cee <__addsf3+0x92>
  972. 8004ce0: 0840 lsrs r0, r0, #1
  973. 8004ce2: ea4f 0131 mov.w r1, r1, rrx
  974. 8004ce6: f102 0201 add.w r2, r2, #1
  975. 8004cea: 2afe cmp r2, #254 ; 0xfe
  976. 8004cec: d251 bcs.n 8004d92 <__addsf3+0x136>
  977. 8004cee: f1b1 4f00 cmp.w r1, #2147483648 ; 0x80000000
  978. 8004cf2: eb40 50c2 adc.w r0, r0, r2, lsl #23
  979. 8004cf6: bf08 it eq
  980. 8004cf8: f020 0001 biceq.w r0, r0, #1
  981. 8004cfc: ea40 0003 orr.w r0, r0, r3
  982. 8004d00: 4770 bx lr
  983. 8004d02: 0049 lsls r1, r1, #1
  984. 8004d04: eb40 0000 adc.w r0, r0, r0
  985. 8004d08: f410 0f00 tst.w r0, #8388608 ; 0x800000
  986. 8004d0c: f1a2 0201 sub.w r2, r2, #1
  987. 8004d10: d1ed bne.n 8004cee <__addsf3+0x92>
  988. 8004d12: fab0 fc80 clz ip, r0
  989. 8004d16: f1ac 0c08 sub.w ip, ip, #8
  990. 8004d1a: ebb2 020c subs.w r2, r2, ip
  991. 8004d1e: fa00 f00c lsl.w r0, r0, ip
  992. 8004d22: bfaa itet ge
  993. 8004d24: eb00 50c2 addge.w r0, r0, r2, lsl #23
  994. 8004d28: 4252 neglt r2, r2
  995. 8004d2a: 4318 orrge r0, r3
  996. 8004d2c: bfbc itt lt
  997. 8004d2e: 40d0 lsrlt r0, r2
  998. 8004d30: 4318 orrlt r0, r3
  999. 8004d32: 4770 bx lr
  1000. 8004d34: f092 0f00 teq r2, #0
  1001. 8004d38: f481 0100 eor.w r1, r1, #8388608 ; 0x800000
  1002. 8004d3c: bf06 itte eq
  1003. 8004d3e: f480 0000 eoreq.w r0, r0, #8388608 ; 0x800000
  1004. 8004d42: 3201 addeq r2, #1
  1005. 8004d44: 3b01 subne r3, #1
  1006. 8004d46: e7b5 b.n 8004cb4 <__addsf3+0x58>
  1007. 8004d48: ea4f 0341 mov.w r3, r1, lsl #1
  1008. 8004d4c: ea7f 6c22 mvns.w ip, r2, asr #24
  1009. 8004d50: bf18 it ne
  1010. 8004d52: ea7f 6c23 mvnsne.w ip, r3, asr #24
  1011. 8004d56: d021 beq.n 8004d9c <__addsf3+0x140>
  1012. 8004d58: ea92 0f03 teq r2, r3
  1013. 8004d5c: d004 beq.n 8004d68 <__addsf3+0x10c>
  1014. 8004d5e: f092 0f00 teq r2, #0
  1015. 8004d62: bf08 it eq
  1016. 8004d64: 4608 moveq r0, r1
  1017. 8004d66: 4770 bx lr
  1018. 8004d68: ea90 0f01 teq r0, r1
  1019. 8004d6c: bf1c itt ne
  1020. 8004d6e: 2000 movne r0, #0
  1021. 8004d70: 4770 bxne lr
  1022. 8004d72: f012 4f7f tst.w r2, #4278190080 ; 0xff000000
  1023. 8004d76: d104 bne.n 8004d82 <__addsf3+0x126>
  1024. 8004d78: 0040 lsls r0, r0, #1
  1025. 8004d7a: bf28 it cs
  1026. 8004d7c: f040 4000 orrcs.w r0, r0, #2147483648 ; 0x80000000
  1027. 8004d80: 4770 bx lr
  1028. 8004d82: f112 7200 adds.w r2, r2, #33554432 ; 0x2000000
  1029. 8004d86: bf3c itt cc
  1030. 8004d88: f500 0000 addcc.w r0, r0, #8388608 ; 0x800000
  1031. 8004d8c: 4770 bxcc lr
  1032. 8004d8e: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  1033. 8004d92: f043 40fe orr.w r0, r3, #2130706432 ; 0x7f000000
  1034. 8004d96: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1035. 8004d9a: 4770 bx lr
  1036. 8004d9c: ea7f 6222 mvns.w r2, r2, asr #24
  1037. 8004da0: bf16 itet ne
  1038. 8004da2: 4608 movne r0, r1
  1039. 8004da4: ea7f 6323 mvnseq.w r3, r3, asr #24
  1040. 8004da8: 4601 movne r1, r0
  1041. 8004daa: 0242 lsls r2, r0, #9
  1042. 8004dac: bf06 itte eq
  1043. 8004dae: ea5f 2341 movseq.w r3, r1, lsl #9
  1044. 8004db2: ea90 0f01 teqeq r0, r1
  1045. 8004db6: f440 0080 orrne.w r0, r0, #4194304 ; 0x400000
  1046. 8004dba: 4770 bx lr
  1047. 08004dbc <__aeabi_ui2f>:
  1048. 8004dbc: f04f 0300 mov.w r3, #0
  1049. 8004dc0: e004 b.n 8004dcc <__aeabi_i2f+0x8>
  1050. 8004dc2: bf00 nop
  1051. 08004dc4 <__aeabi_i2f>:
  1052. 8004dc4: f010 4300 ands.w r3, r0, #2147483648 ; 0x80000000
  1053. 8004dc8: bf48 it mi
  1054. 8004dca: 4240 negmi r0, r0
  1055. 8004dcc: ea5f 0c00 movs.w ip, r0
  1056. 8004dd0: bf08 it eq
  1057. 8004dd2: 4770 bxeq lr
  1058. 8004dd4: f043 4396 orr.w r3, r3, #1258291200 ; 0x4b000000
  1059. 8004dd8: 4601 mov r1, r0
  1060. 8004dda: f04f 0000 mov.w r0, #0
  1061. 8004dde: e01c b.n 8004e1a <__aeabi_l2f+0x2a>
  1062. 08004de0 <__aeabi_ul2f>:
  1063. 8004de0: ea50 0201 orrs.w r2, r0, r1
  1064. 8004de4: bf08 it eq
  1065. 8004de6: 4770 bxeq lr
  1066. 8004de8: f04f 0300 mov.w r3, #0
  1067. 8004dec: e00a b.n 8004e04 <__aeabi_l2f+0x14>
  1068. 8004dee: bf00 nop
  1069. 08004df0 <__aeabi_l2f>:
  1070. 8004df0: ea50 0201 orrs.w r2, r0, r1
  1071. 8004df4: bf08 it eq
  1072. 8004df6: 4770 bxeq lr
  1073. 8004df8: f011 4300 ands.w r3, r1, #2147483648 ; 0x80000000
  1074. 8004dfc: d502 bpl.n 8004e04 <__aeabi_l2f+0x14>
  1075. 8004dfe: 4240 negs r0, r0
  1076. 8004e00: eb61 0141 sbc.w r1, r1, r1, lsl #1
  1077. 8004e04: ea5f 0c01 movs.w ip, r1
  1078. 8004e08: bf02 ittt eq
  1079. 8004e0a: 4684 moveq ip, r0
  1080. 8004e0c: 4601 moveq r1, r0
  1081. 8004e0e: 2000 moveq r0, #0
  1082. 8004e10: f043 43b6 orr.w r3, r3, #1526726656 ; 0x5b000000
  1083. 8004e14: bf08 it eq
  1084. 8004e16: f1a3 5380 subeq.w r3, r3, #268435456 ; 0x10000000
  1085. 8004e1a: f5a3 0300 sub.w r3, r3, #8388608 ; 0x800000
  1086. 8004e1e: fabc f28c clz r2, ip
  1087. 8004e22: 3a08 subs r2, #8
  1088. 8004e24: eba3 53c2 sub.w r3, r3, r2, lsl #23
  1089. 8004e28: db10 blt.n 8004e4c <__aeabi_l2f+0x5c>
  1090. 8004e2a: fa01 fc02 lsl.w ip, r1, r2
  1091. 8004e2e: 4463 add r3, ip
  1092. 8004e30: fa00 fc02 lsl.w ip, r0, r2
  1093. 8004e34: f1c2 0220 rsb r2, r2, #32
  1094. 8004e38: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  1095. 8004e3c: fa20 f202 lsr.w r2, r0, r2
  1096. 8004e40: eb43 0002 adc.w r0, r3, r2
  1097. 8004e44: bf08 it eq
  1098. 8004e46: f020 0001 biceq.w r0, r0, #1
  1099. 8004e4a: 4770 bx lr
  1100. 8004e4c: f102 0220 add.w r2, r2, #32
  1101. 8004e50: fa01 fc02 lsl.w ip, r1, r2
  1102. 8004e54: f1c2 0220 rsb r2, r2, #32
  1103. 8004e58: ea50 004c orrs.w r0, r0, ip, lsl #1
  1104. 8004e5c: fa21 f202 lsr.w r2, r1, r2
  1105. 8004e60: eb43 0002 adc.w r0, r3, r2
  1106. 8004e64: bf08 it eq
  1107. 8004e66: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1108. 8004e6a: 4770 bx lr
  1109. 08004e6c <__aeabi_fmul>:
  1110. 8004e6c: f04f 0cff mov.w ip, #255 ; 0xff
  1111. 8004e70: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1112. 8004e74: bf1e ittt ne
  1113. 8004e76: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1114. 8004e7a: ea92 0f0c teqne r2, ip
  1115. 8004e7e: ea93 0f0c teqne r3, ip
  1116. 8004e82: d06f beq.n 8004f64 <__aeabi_fmul+0xf8>
  1117. 8004e84: 441a add r2, r3
  1118. 8004e86: ea80 0c01 eor.w ip, r0, r1
  1119. 8004e8a: 0240 lsls r0, r0, #9
  1120. 8004e8c: bf18 it ne
  1121. 8004e8e: ea5f 2141 movsne.w r1, r1, lsl #9
  1122. 8004e92: d01e beq.n 8004ed2 <__aeabi_fmul+0x66>
  1123. 8004e94: f04f 6300 mov.w r3, #134217728 ; 0x8000000
  1124. 8004e98: ea43 1050 orr.w r0, r3, r0, lsr #5
  1125. 8004e9c: ea43 1151 orr.w r1, r3, r1, lsr #5
  1126. 8004ea0: fba0 3101 umull r3, r1, r0, r1
  1127. 8004ea4: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1128. 8004ea8: f5b1 0f00 cmp.w r1, #8388608 ; 0x800000
  1129. 8004eac: bf3e ittt cc
  1130. 8004eae: 0049 lslcc r1, r1, #1
  1131. 8004eb0: ea41 71d3 orrcc.w r1, r1, r3, lsr #31
  1132. 8004eb4: 005b lslcc r3, r3, #1
  1133. 8004eb6: ea40 0001 orr.w r0, r0, r1
  1134. 8004eba: f162 027f sbc.w r2, r2, #127 ; 0x7f
  1135. 8004ebe: 2afd cmp r2, #253 ; 0xfd
  1136. 8004ec0: d81d bhi.n 8004efe <__aeabi_fmul+0x92>
  1137. 8004ec2: f1b3 4f00 cmp.w r3, #2147483648 ; 0x80000000
  1138. 8004ec6: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1139. 8004eca: bf08 it eq
  1140. 8004ecc: f020 0001 biceq.w r0, r0, #1
  1141. 8004ed0: 4770 bx lr
  1142. 8004ed2: f090 0f00 teq r0, #0
  1143. 8004ed6: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1144. 8004eda: bf08 it eq
  1145. 8004edc: 0249 lsleq r1, r1, #9
  1146. 8004ede: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1147. 8004ee2: ea40 2051 orr.w r0, r0, r1, lsr #9
  1148. 8004ee6: 3a7f subs r2, #127 ; 0x7f
  1149. 8004ee8: bfc2 ittt gt
  1150. 8004eea: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1151. 8004eee: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1152. 8004ef2: 4770 bxgt lr
  1153. 8004ef4: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1154. 8004ef8: f04f 0300 mov.w r3, #0
  1155. 8004efc: 3a01 subs r2, #1
  1156. 8004efe: dc5d bgt.n 8004fbc <__aeabi_fmul+0x150>
  1157. 8004f00: f112 0f19 cmn.w r2, #25
  1158. 8004f04: bfdc itt le
  1159. 8004f06: f000 4000 andle.w r0, r0, #2147483648 ; 0x80000000
  1160. 8004f0a: 4770 bxle lr
  1161. 8004f0c: f1c2 0200 rsb r2, r2, #0
  1162. 8004f10: 0041 lsls r1, r0, #1
  1163. 8004f12: fa21 f102 lsr.w r1, r1, r2
  1164. 8004f16: f1c2 0220 rsb r2, r2, #32
  1165. 8004f1a: fa00 fc02 lsl.w ip, r0, r2
  1166. 8004f1e: ea5f 0031 movs.w r0, r1, rrx
  1167. 8004f22: f140 0000 adc.w r0, r0, #0
  1168. 8004f26: ea53 034c orrs.w r3, r3, ip, lsl #1
  1169. 8004f2a: bf08 it eq
  1170. 8004f2c: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1171. 8004f30: 4770 bx lr
  1172. 8004f32: f092 0f00 teq r2, #0
  1173. 8004f36: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1174. 8004f3a: bf02 ittt eq
  1175. 8004f3c: 0040 lsleq r0, r0, #1
  1176. 8004f3e: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1177. 8004f42: 3a01 subeq r2, #1
  1178. 8004f44: d0f9 beq.n 8004f3a <__aeabi_fmul+0xce>
  1179. 8004f46: ea40 000c orr.w r0, r0, ip
  1180. 8004f4a: f093 0f00 teq r3, #0
  1181. 8004f4e: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1182. 8004f52: bf02 ittt eq
  1183. 8004f54: 0049 lsleq r1, r1, #1
  1184. 8004f56: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1185. 8004f5a: 3b01 subeq r3, #1
  1186. 8004f5c: d0f9 beq.n 8004f52 <__aeabi_fmul+0xe6>
  1187. 8004f5e: ea41 010c orr.w r1, r1, ip
  1188. 8004f62: e78f b.n 8004e84 <__aeabi_fmul+0x18>
  1189. 8004f64: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1190. 8004f68: ea92 0f0c teq r2, ip
  1191. 8004f6c: bf18 it ne
  1192. 8004f6e: ea93 0f0c teqne r3, ip
  1193. 8004f72: d00a beq.n 8004f8a <__aeabi_fmul+0x11e>
  1194. 8004f74: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1195. 8004f78: bf18 it ne
  1196. 8004f7a: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1197. 8004f7e: d1d8 bne.n 8004f32 <__aeabi_fmul+0xc6>
  1198. 8004f80: ea80 0001 eor.w r0, r0, r1
  1199. 8004f84: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1200. 8004f88: 4770 bx lr
  1201. 8004f8a: f090 0f00 teq r0, #0
  1202. 8004f8e: bf17 itett ne
  1203. 8004f90: f090 4f00 teqne r0, #2147483648 ; 0x80000000
  1204. 8004f94: 4608 moveq r0, r1
  1205. 8004f96: f091 0f00 teqne r1, #0
  1206. 8004f9a: f091 4f00 teqne r1, #2147483648 ; 0x80000000
  1207. 8004f9e: d014 beq.n 8004fca <__aeabi_fmul+0x15e>
  1208. 8004fa0: ea92 0f0c teq r2, ip
  1209. 8004fa4: d101 bne.n 8004faa <__aeabi_fmul+0x13e>
  1210. 8004fa6: 0242 lsls r2, r0, #9
  1211. 8004fa8: d10f bne.n 8004fca <__aeabi_fmul+0x15e>
  1212. 8004faa: ea93 0f0c teq r3, ip
  1213. 8004fae: d103 bne.n 8004fb8 <__aeabi_fmul+0x14c>
  1214. 8004fb0: 024b lsls r3, r1, #9
  1215. 8004fb2: bf18 it ne
  1216. 8004fb4: 4608 movne r0, r1
  1217. 8004fb6: d108 bne.n 8004fca <__aeabi_fmul+0x15e>
  1218. 8004fb8: ea80 0001 eor.w r0, r0, r1
  1219. 8004fbc: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1220. 8004fc0: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1221. 8004fc4: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1222. 8004fc8: 4770 bx lr
  1223. 8004fca: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1224. 8004fce: f440 0040 orr.w r0, r0, #12582912 ; 0xc00000
  1225. 8004fd2: 4770 bx lr
  1226. 08004fd4 <__aeabi_fdiv>:
  1227. 8004fd4: f04f 0cff mov.w ip, #255 ; 0xff
  1228. 8004fd8: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1229. 8004fdc: bf1e ittt ne
  1230. 8004fde: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1231. 8004fe2: ea92 0f0c teqne r2, ip
  1232. 8004fe6: ea93 0f0c teqne r3, ip
  1233. 8004fea: d069 beq.n 80050c0 <__aeabi_fdiv+0xec>
  1234. 8004fec: eba2 0203 sub.w r2, r2, r3
  1235. 8004ff0: ea80 0c01 eor.w ip, r0, r1
  1236. 8004ff4: 0249 lsls r1, r1, #9
  1237. 8004ff6: ea4f 2040 mov.w r0, r0, lsl #9
  1238. 8004ffa: d037 beq.n 800506c <__aeabi_fdiv+0x98>
  1239. 8004ffc: f04f 5380 mov.w r3, #268435456 ; 0x10000000
  1240. 8005000: ea43 1111 orr.w r1, r3, r1, lsr #4
  1241. 8005004: ea43 1310 orr.w r3, r3, r0, lsr #4
  1242. 8005008: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1243. 800500c: 428b cmp r3, r1
  1244. 800500e: bf38 it cc
  1245. 8005010: 005b lslcc r3, r3, #1
  1246. 8005012: f142 027d adc.w r2, r2, #125 ; 0x7d
  1247. 8005016: f44f 0c00 mov.w ip, #8388608 ; 0x800000
  1248. 800501a: 428b cmp r3, r1
  1249. 800501c: bf24 itt cs
  1250. 800501e: 1a5b subcs r3, r3, r1
  1251. 8005020: ea40 000c orrcs.w r0, r0, ip
  1252. 8005024: ebb3 0f51 cmp.w r3, r1, lsr #1
  1253. 8005028: bf24 itt cs
  1254. 800502a: eba3 0351 subcs.w r3, r3, r1, lsr #1
  1255. 800502e: ea40 005c orrcs.w r0, r0, ip, lsr #1
  1256. 8005032: ebb3 0f91 cmp.w r3, r1, lsr #2
  1257. 8005036: bf24 itt cs
  1258. 8005038: eba3 0391 subcs.w r3, r3, r1, lsr #2
  1259. 800503c: ea40 009c orrcs.w r0, r0, ip, lsr #2
  1260. 8005040: ebb3 0fd1 cmp.w r3, r1, lsr #3
  1261. 8005044: bf24 itt cs
  1262. 8005046: eba3 03d1 subcs.w r3, r3, r1, lsr #3
  1263. 800504a: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  1264. 800504e: 011b lsls r3, r3, #4
  1265. 8005050: bf18 it ne
  1266. 8005052: ea5f 1c1c movsne.w ip, ip, lsr #4
  1267. 8005056: d1e0 bne.n 800501a <__aeabi_fdiv+0x46>
  1268. 8005058: 2afd cmp r2, #253 ; 0xfd
  1269. 800505a: f63f af50 bhi.w 8004efe <__aeabi_fmul+0x92>
  1270. 800505e: 428b cmp r3, r1
  1271. 8005060: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1272. 8005064: bf08 it eq
  1273. 8005066: f020 0001 biceq.w r0, r0, #1
  1274. 800506a: 4770 bx lr
  1275. 800506c: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1276. 8005070: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1277. 8005074: 327f adds r2, #127 ; 0x7f
  1278. 8005076: bfc2 ittt gt
  1279. 8005078: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1280. 800507c: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1281. 8005080: 4770 bxgt lr
  1282. 8005082: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1283. 8005086: f04f 0300 mov.w r3, #0
  1284. 800508a: 3a01 subs r2, #1
  1285. 800508c: e737 b.n 8004efe <__aeabi_fmul+0x92>
  1286. 800508e: f092 0f00 teq r2, #0
  1287. 8005092: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1288. 8005096: bf02 ittt eq
  1289. 8005098: 0040 lsleq r0, r0, #1
  1290. 800509a: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1291. 800509e: 3a01 subeq r2, #1
  1292. 80050a0: d0f9 beq.n 8005096 <__aeabi_fdiv+0xc2>
  1293. 80050a2: ea40 000c orr.w r0, r0, ip
  1294. 80050a6: f093 0f00 teq r3, #0
  1295. 80050aa: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1296. 80050ae: bf02 ittt eq
  1297. 80050b0: 0049 lsleq r1, r1, #1
  1298. 80050b2: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1299. 80050b6: 3b01 subeq r3, #1
  1300. 80050b8: d0f9 beq.n 80050ae <__aeabi_fdiv+0xda>
  1301. 80050ba: ea41 010c orr.w r1, r1, ip
  1302. 80050be: e795 b.n 8004fec <__aeabi_fdiv+0x18>
  1303. 80050c0: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1304. 80050c4: ea92 0f0c teq r2, ip
  1305. 80050c8: d108 bne.n 80050dc <__aeabi_fdiv+0x108>
  1306. 80050ca: 0242 lsls r2, r0, #9
  1307. 80050cc: f47f af7d bne.w 8004fca <__aeabi_fmul+0x15e>
  1308. 80050d0: ea93 0f0c teq r3, ip
  1309. 80050d4: f47f af70 bne.w 8004fb8 <__aeabi_fmul+0x14c>
  1310. 80050d8: 4608 mov r0, r1
  1311. 80050da: e776 b.n 8004fca <__aeabi_fmul+0x15e>
  1312. 80050dc: ea93 0f0c teq r3, ip
  1313. 80050e0: d104 bne.n 80050ec <__aeabi_fdiv+0x118>
  1314. 80050e2: 024b lsls r3, r1, #9
  1315. 80050e4: f43f af4c beq.w 8004f80 <__aeabi_fmul+0x114>
  1316. 80050e8: 4608 mov r0, r1
  1317. 80050ea: e76e b.n 8004fca <__aeabi_fmul+0x15e>
  1318. 80050ec: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1319. 80050f0: bf18 it ne
  1320. 80050f2: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1321. 80050f6: d1ca bne.n 800508e <__aeabi_fdiv+0xba>
  1322. 80050f8: f030 4200 bics.w r2, r0, #2147483648 ; 0x80000000
  1323. 80050fc: f47f af5c bne.w 8004fb8 <__aeabi_fmul+0x14c>
  1324. 8005100: f031 4300 bics.w r3, r1, #2147483648 ; 0x80000000
  1325. 8005104: f47f af3c bne.w 8004f80 <__aeabi_fmul+0x114>
  1326. 8005108: e75f b.n 8004fca <__aeabi_fmul+0x15e>
  1327. 800510a: bf00 nop
  1328. 0800510c <__aeabi_f2uiz>:
  1329. 800510c: 0042 lsls r2, r0, #1
  1330. 800510e: d20e bcs.n 800512e <__aeabi_f2uiz+0x22>
  1331. 8005110: f1b2 4ffe cmp.w r2, #2130706432 ; 0x7f000000
  1332. 8005114: d30b bcc.n 800512e <__aeabi_f2uiz+0x22>
  1333. 8005116: f04f 039e mov.w r3, #158 ; 0x9e
  1334. 800511a: ebb3 6212 subs.w r2, r3, r2, lsr #24
  1335. 800511e: d409 bmi.n 8005134 <__aeabi_f2uiz+0x28>
  1336. 8005120: ea4f 2300 mov.w r3, r0, lsl #8
  1337. 8005124: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  1338. 8005128: fa23 f002 lsr.w r0, r3, r2
  1339. 800512c: 4770 bx lr
  1340. 800512e: f04f 0000 mov.w r0, #0
  1341. 8005132: 4770 bx lr
  1342. 8005134: f112 0f61 cmn.w r2, #97 ; 0x61
  1343. 8005138: d101 bne.n 800513e <__aeabi_f2uiz+0x32>
  1344. 800513a: 0242 lsls r2, r0, #9
  1345. 800513c: d102 bne.n 8005144 <__aeabi_f2uiz+0x38>
  1346. 800513e: f04f 30ff mov.w r0, #4294967295
  1347. 8005142: 4770 bx lr
  1348. 8005144: f04f 0000 mov.w r0, #0
  1349. 8005148: 4770 bx lr
  1350. 800514a: bf00 nop
  1351. 0800514c <__aeabi_uldivmod>:
  1352. 800514c: b953 cbnz r3, 8005164 <__aeabi_uldivmod+0x18>
  1353. 800514e: b94a cbnz r2, 8005164 <__aeabi_uldivmod+0x18>
  1354. 8005150: 2900 cmp r1, #0
  1355. 8005152: bf08 it eq
  1356. 8005154: 2800 cmpeq r0, #0
  1357. 8005156: bf1c itt ne
  1358. 8005158: f04f 31ff movne.w r1, #4294967295
  1359. 800515c: f04f 30ff movne.w r0, #4294967295
  1360. 8005160: f000 b97a b.w 8005458 <__aeabi_idiv0>
  1361. 8005164: f1ad 0c08 sub.w ip, sp, #8
  1362. 8005168: e96d ce04 strd ip, lr, [sp, #-16]!
  1363. 800516c: f000 f806 bl 800517c <__udivmoddi4>
  1364. 8005170: f8dd e004 ldr.w lr, [sp, #4]
  1365. 8005174: e9dd 2302 ldrd r2, r3, [sp, #8]
  1366. 8005178: b004 add sp, #16
  1367. 800517a: 4770 bx lr
  1368. 0800517c <__udivmoddi4>:
  1369. 800517c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  1370. 8005180: 468c mov ip, r1
  1371. 8005182: 460e mov r6, r1
  1372. 8005184: 4604 mov r4, r0
  1373. 8005186: 9d08 ldr r5, [sp, #32]
  1374. 8005188: 2b00 cmp r3, #0
  1375. 800518a: d150 bne.n 800522e <__udivmoddi4+0xb2>
  1376. 800518c: 428a cmp r2, r1
  1377. 800518e: 4617 mov r7, r2
  1378. 8005190: d96c bls.n 800526c <__udivmoddi4+0xf0>
  1379. 8005192: fab2 fe82 clz lr, r2
  1380. 8005196: f1be 0f00 cmp.w lr, #0
  1381. 800519a: d00b beq.n 80051b4 <__udivmoddi4+0x38>
  1382. 800519c: f1ce 0c20 rsb ip, lr, #32
  1383. 80051a0: fa01 f60e lsl.w r6, r1, lr
  1384. 80051a4: fa20 fc0c lsr.w ip, r0, ip
  1385. 80051a8: fa02 f70e lsl.w r7, r2, lr
  1386. 80051ac: ea4c 0c06 orr.w ip, ip, r6
  1387. 80051b0: fa00 f40e lsl.w r4, r0, lr
  1388. 80051b4: 0c3a lsrs r2, r7, #16
  1389. 80051b6: fbbc f9f2 udiv r9, ip, r2
  1390. 80051ba: b2bb uxth r3, r7
  1391. 80051bc: fb02 cc19 mls ip, r2, r9, ip
  1392. 80051c0: fb09 fa03 mul.w sl, r9, r3
  1393. 80051c4: ea4f 4814 mov.w r8, r4, lsr #16
  1394. 80051c8: ea48 460c orr.w r6, r8, ip, lsl #16
  1395. 80051cc: 45b2 cmp sl, r6
  1396. 80051ce: d90a bls.n 80051e6 <__udivmoddi4+0x6a>
  1397. 80051d0: 19f6 adds r6, r6, r7
  1398. 80051d2: f109 31ff add.w r1, r9, #4294967295
  1399. 80051d6: f080 8125 bcs.w 8005424 <__udivmoddi4+0x2a8>
  1400. 80051da: 45b2 cmp sl, r6
  1401. 80051dc: f240 8122 bls.w 8005424 <__udivmoddi4+0x2a8>
  1402. 80051e0: f1a9 0902 sub.w r9, r9, #2
  1403. 80051e4: 443e add r6, r7
  1404. 80051e6: eba6 060a sub.w r6, r6, sl
  1405. 80051ea: fbb6 f0f2 udiv r0, r6, r2
  1406. 80051ee: fb02 6610 mls r6, r2, r0, r6
  1407. 80051f2: fb00 f303 mul.w r3, r0, r3
  1408. 80051f6: b2a4 uxth r4, r4
  1409. 80051f8: ea44 4406 orr.w r4, r4, r6, lsl #16
  1410. 80051fc: 42a3 cmp r3, r4
  1411. 80051fe: d909 bls.n 8005214 <__udivmoddi4+0x98>
  1412. 8005200: 19e4 adds r4, r4, r7
  1413. 8005202: f100 32ff add.w r2, r0, #4294967295
  1414. 8005206: f080 810b bcs.w 8005420 <__udivmoddi4+0x2a4>
  1415. 800520a: 42a3 cmp r3, r4
  1416. 800520c: f240 8108 bls.w 8005420 <__udivmoddi4+0x2a4>
  1417. 8005210: 3802 subs r0, #2
  1418. 8005212: 443c add r4, r7
  1419. 8005214: 2100 movs r1, #0
  1420. 8005216: 1ae4 subs r4, r4, r3
  1421. 8005218: ea40 4009 orr.w r0, r0, r9, lsl #16
  1422. 800521c: 2d00 cmp r5, #0
  1423. 800521e: d062 beq.n 80052e6 <__udivmoddi4+0x16a>
  1424. 8005220: 2300 movs r3, #0
  1425. 8005222: fa24 f40e lsr.w r4, r4, lr
  1426. 8005226: 602c str r4, [r5, #0]
  1427. 8005228: 606b str r3, [r5, #4]
  1428. 800522a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1429. 800522e: 428b cmp r3, r1
  1430. 8005230: d907 bls.n 8005242 <__udivmoddi4+0xc6>
  1431. 8005232: 2d00 cmp r5, #0
  1432. 8005234: d055 beq.n 80052e2 <__udivmoddi4+0x166>
  1433. 8005236: 2100 movs r1, #0
  1434. 8005238: e885 0041 stmia.w r5, {r0, r6}
  1435. 800523c: 4608 mov r0, r1
  1436. 800523e: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1437. 8005242: fab3 f183 clz r1, r3
  1438. 8005246: 2900 cmp r1, #0
  1439. 8005248: f040 808f bne.w 800536a <__udivmoddi4+0x1ee>
  1440. 800524c: 42b3 cmp r3, r6
  1441. 800524e: d302 bcc.n 8005256 <__udivmoddi4+0xda>
  1442. 8005250: 4282 cmp r2, r0
  1443. 8005252: f200 80fc bhi.w 800544e <__udivmoddi4+0x2d2>
  1444. 8005256: 1a84 subs r4, r0, r2
  1445. 8005258: eb66 0603 sbc.w r6, r6, r3
  1446. 800525c: 2001 movs r0, #1
  1447. 800525e: 46b4 mov ip, r6
  1448. 8005260: 2d00 cmp r5, #0
  1449. 8005262: d040 beq.n 80052e6 <__udivmoddi4+0x16a>
  1450. 8005264: e885 1010 stmia.w r5, {r4, ip}
  1451. 8005268: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1452. 800526c: b912 cbnz r2, 8005274 <__udivmoddi4+0xf8>
  1453. 800526e: 2701 movs r7, #1
  1454. 8005270: fbb7 f7f2 udiv r7, r7, r2
  1455. 8005274: fab7 fe87 clz lr, r7
  1456. 8005278: f1be 0f00 cmp.w lr, #0
  1457. 800527c: d135 bne.n 80052ea <__udivmoddi4+0x16e>
  1458. 800527e: 2101 movs r1, #1
  1459. 8005280: 1bf6 subs r6, r6, r7
  1460. 8005282: ea4f 4c17 mov.w ip, r7, lsr #16
  1461. 8005286: fa1f f887 uxth.w r8, r7
  1462. 800528a: fbb6 f2fc udiv r2, r6, ip
  1463. 800528e: fb0c 6612 mls r6, ip, r2, r6
  1464. 8005292: fb08 f002 mul.w r0, r8, r2
  1465. 8005296: 0c23 lsrs r3, r4, #16
  1466. 8005298: ea43 4606 orr.w r6, r3, r6, lsl #16
  1467. 800529c: 42b0 cmp r0, r6
  1468. 800529e: d907 bls.n 80052b0 <__udivmoddi4+0x134>
  1469. 80052a0: 19f6 adds r6, r6, r7
  1470. 80052a2: f102 33ff add.w r3, r2, #4294967295
  1471. 80052a6: d202 bcs.n 80052ae <__udivmoddi4+0x132>
  1472. 80052a8: 42b0 cmp r0, r6
  1473. 80052aa: f200 80d2 bhi.w 8005452 <__udivmoddi4+0x2d6>
  1474. 80052ae: 461a mov r2, r3
  1475. 80052b0: 1a36 subs r6, r6, r0
  1476. 80052b2: fbb6 f0fc udiv r0, r6, ip
  1477. 80052b6: fb0c 6610 mls r6, ip, r0, r6
  1478. 80052ba: fb08 f800 mul.w r8, r8, r0
  1479. 80052be: b2a3 uxth r3, r4
  1480. 80052c0: ea43 4406 orr.w r4, r3, r6, lsl #16
  1481. 80052c4: 45a0 cmp r8, r4
  1482. 80052c6: d907 bls.n 80052d8 <__udivmoddi4+0x15c>
  1483. 80052c8: 19e4 adds r4, r4, r7
  1484. 80052ca: f100 33ff add.w r3, r0, #4294967295
  1485. 80052ce: d202 bcs.n 80052d6 <__udivmoddi4+0x15a>
  1486. 80052d0: 45a0 cmp r8, r4
  1487. 80052d2: f200 80b9 bhi.w 8005448 <__udivmoddi4+0x2cc>
  1488. 80052d6: 4618 mov r0, r3
  1489. 80052d8: eba4 0408 sub.w r4, r4, r8
  1490. 80052dc: ea40 4002 orr.w r0, r0, r2, lsl #16
  1491. 80052e0: e79c b.n 800521c <__udivmoddi4+0xa0>
  1492. 80052e2: 4629 mov r1, r5
  1493. 80052e4: 4628 mov r0, r5
  1494. 80052e6: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1495. 80052ea: fa07 f70e lsl.w r7, r7, lr
  1496. 80052ee: f1ce 0320 rsb r3, lr, #32
  1497. 80052f2: fa26 f203 lsr.w r2, r6, r3
  1498. 80052f6: ea4f 4c17 mov.w ip, r7, lsr #16
  1499. 80052fa: fbb2 f1fc udiv r1, r2, ip
  1500. 80052fe: fa1f f887 uxth.w r8, r7
  1501. 8005302: fb0c 2211 mls r2, ip, r1, r2
  1502. 8005306: fa06 f60e lsl.w r6, r6, lr
  1503. 800530a: fa20 f303 lsr.w r3, r0, r3
  1504. 800530e: fb01 f908 mul.w r9, r1, r8
  1505. 8005312: 4333 orrs r3, r6
  1506. 8005314: 0c1e lsrs r6, r3, #16
  1507. 8005316: ea46 4602 orr.w r6, r6, r2, lsl #16
  1508. 800531a: 45b1 cmp r9, r6
  1509. 800531c: fa00 f40e lsl.w r4, r0, lr
  1510. 8005320: d909 bls.n 8005336 <__udivmoddi4+0x1ba>
  1511. 8005322: 19f6 adds r6, r6, r7
  1512. 8005324: f101 32ff add.w r2, r1, #4294967295
  1513. 8005328: f080 808c bcs.w 8005444 <__udivmoddi4+0x2c8>
  1514. 800532c: 45b1 cmp r9, r6
  1515. 800532e: f240 8089 bls.w 8005444 <__udivmoddi4+0x2c8>
  1516. 8005332: 3902 subs r1, #2
  1517. 8005334: 443e add r6, r7
  1518. 8005336: eba6 0609 sub.w r6, r6, r9
  1519. 800533a: fbb6 f0fc udiv r0, r6, ip
  1520. 800533e: fb0c 6210 mls r2, ip, r0, r6
  1521. 8005342: fb00 f908 mul.w r9, r0, r8
  1522. 8005346: b29e uxth r6, r3
  1523. 8005348: ea46 4602 orr.w r6, r6, r2, lsl #16
  1524. 800534c: 45b1 cmp r9, r6
  1525. 800534e: d907 bls.n 8005360 <__udivmoddi4+0x1e4>
  1526. 8005350: 19f6 adds r6, r6, r7
  1527. 8005352: f100 33ff add.w r3, r0, #4294967295
  1528. 8005356: d271 bcs.n 800543c <__udivmoddi4+0x2c0>
  1529. 8005358: 45b1 cmp r9, r6
  1530. 800535a: d96f bls.n 800543c <__udivmoddi4+0x2c0>
  1531. 800535c: 3802 subs r0, #2
  1532. 800535e: 443e add r6, r7
  1533. 8005360: eba6 0609 sub.w r6, r6, r9
  1534. 8005364: ea40 4101 orr.w r1, r0, r1, lsl #16
  1535. 8005368: e78f b.n 800528a <__udivmoddi4+0x10e>
  1536. 800536a: f1c1 0720 rsb r7, r1, #32
  1537. 800536e: fa22 f807 lsr.w r8, r2, r7
  1538. 8005372: 408b lsls r3, r1
  1539. 8005374: ea48 0303 orr.w r3, r8, r3
  1540. 8005378: fa26 f407 lsr.w r4, r6, r7
  1541. 800537c: ea4f 4e13 mov.w lr, r3, lsr #16
  1542. 8005380: fbb4 f9fe udiv r9, r4, lr
  1543. 8005384: fa1f fc83 uxth.w ip, r3
  1544. 8005388: fb0e 4419 mls r4, lr, r9, r4
  1545. 800538c: 408e lsls r6, r1
  1546. 800538e: fa20 f807 lsr.w r8, r0, r7
  1547. 8005392: fb09 fa0c mul.w sl, r9, ip
  1548. 8005396: ea48 0806 orr.w r8, r8, r6
  1549. 800539a: ea4f 4618 mov.w r6, r8, lsr #16
  1550. 800539e: ea46 4404 orr.w r4, r6, r4, lsl #16
  1551. 80053a2: 45a2 cmp sl, r4
  1552. 80053a4: fa02 f201 lsl.w r2, r2, r1
  1553. 80053a8: fa00 f601 lsl.w r6, r0, r1
  1554. 80053ac: d908 bls.n 80053c0 <__udivmoddi4+0x244>
  1555. 80053ae: 18e4 adds r4, r4, r3
  1556. 80053b0: f109 30ff add.w r0, r9, #4294967295
  1557. 80053b4: d244 bcs.n 8005440 <__udivmoddi4+0x2c4>
  1558. 80053b6: 45a2 cmp sl, r4
  1559. 80053b8: d942 bls.n 8005440 <__udivmoddi4+0x2c4>
  1560. 80053ba: f1a9 0902 sub.w r9, r9, #2
  1561. 80053be: 441c add r4, r3
  1562. 80053c0: eba4 040a sub.w r4, r4, sl
  1563. 80053c4: fbb4 f0fe udiv r0, r4, lr
  1564. 80053c8: fb0e 4410 mls r4, lr, r0, r4
  1565. 80053cc: fb00 fc0c mul.w ip, r0, ip
  1566. 80053d0: fa1f f888 uxth.w r8, r8
  1567. 80053d4: ea48 4404 orr.w r4, r8, r4, lsl #16
  1568. 80053d8: 45a4 cmp ip, r4
  1569. 80053da: d907 bls.n 80053ec <__udivmoddi4+0x270>
  1570. 80053dc: 18e4 adds r4, r4, r3
  1571. 80053de: f100 3eff add.w lr, r0, #4294967295
  1572. 80053e2: d229 bcs.n 8005438 <__udivmoddi4+0x2bc>
  1573. 80053e4: 45a4 cmp ip, r4
  1574. 80053e6: d927 bls.n 8005438 <__udivmoddi4+0x2bc>
  1575. 80053e8: 3802 subs r0, #2
  1576. 80053ea: 441c add r4, r3
  1577. 80053ec: ea40 4009 orr.w r0, r0, r9, lsl #16
  1578. 80053f0: fba0 8902 umull r8, r9, r0, r2
  1579. 80053f4: eba4 0c0c sub.w ip, r4, ip
  1580. 80053f8: 45cc cmp ip, r9
  1581. 80053fa: 46c2 mov sl, r8
  1582. 80053fc: 46ce mov lr, r9
  1583. 80053fe: d315 bcc.n 800542c <__udivmoddi4+0x2b0>
  1584. 8005400: d012 beq.n 8005428 <__udivmoddi4+0x2ac>
  1585. 8005402: b155 cbz r5, 800541a <__udivmoddi4+0x29e>
  1586. 8005404: ebb6 030a subs.w r3, r6, sl
  1587. 8005408: eb6c 060e sbc.w r6, ip, lr
  1588. 800540c: fa06 f707 lsl.w r7, r6, r7
  1589. 8005410: 40cb lsrs r3, r1
  1590. 8005412: 431f orrs r7, r3
  1591. 8005414: 40ce lsrs r6, r1
  1592. 8005416: 602f str r7, [r5, #0]
  1593. 8005418: 606e str r6, [r5, #4]
  1594. 800541a: 2100 movs r1, #0
  1595. 800541c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1596. 8005420: 4610 mov r0, r2
  1597. 8005422: e6f7 b.n 8005214 <__udivmoddi4+0x98>
  1598. 8005424: 4689 mov r9, r1
  1599. 8005426: e6de b.n 80051e6 <__udivmoddi4+0x6a>
  1600. 8005428: 4546 cmp r6, r8
  1601. 800542a: d2ea bcs.n 8005402 <__udivmoddi4+0x286>
  1602. 800542c: ebb8 0a02 subs.w sl, r8, r2
  1603. 8005430: eb69 0e03 sbc.w lr, r9, r3
  1604. 8005434: 3801 subs r0, #1
  1605. 8005436: e7e4 b.n 8005402 <__udivmoddi4+0x286>
  1606. 8005438: 4670 mov r0, lr
  1607. 800543a: e7d7 b.n 80053ec <__udivmoddi4+0x270>
  1608. 800543c: 4618 mov r0, r3
  1609. 800543e: e78f b.n 8005360 <__udivmoddi4+0x1e4>
  1610. 8005440: 4681 mov r9, r0
  1611. 8005442: e7bd b.n 80053c0 <__udivmoddi4+0x244>
  1612. 8005444: 4611 mov r1, r2
  1613. 8005446: e776 b.n 8005336 <__udivmoddi4+0x1ba>
  1614. 8005448: 3802 subs r0, #2
  1615. 800544a: 443c add r4, r7
  1616. 800544c: e744 b.n 80052d8 <__udivmoddi4+0x15c>
  1617. 800544e: 4608 mov r0, r1
  1618. 8005450: e706 b.n 8005260 <__udivmoddi4+0xe4>
  1619. 8005452: 3a02 subs r2, #2
  1620. 8005454: 443e add r6, r7
  1621. 8005456: e72b b.n 80052b0 <__udivmoddi4+0x134>
  1622. 08005458 <__aeabi_idiv0>:
  1623. 8005458: 4770 bx lr
  1624. 800545a: bf00 nop
  1625. 0800545c <HAL_InitTick>:
  1626. * implementation in user file.
  1627. * @param TickPriority Tick interrupt priority.
  1628. * @retval HAL status
  1629. */
  1630. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  1631. {
  1632. 800545c: b538 push {r3, r4, r5, lr}
  1633. /* Configure the SysTick to have interrupt in 1ms time basis*/
  1634. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1635. 800545e: 4b0e ldr r3, [pc, #56] ; (8005498 <HAL_InitTick+0x3c>)
  1636. {
  1637. 8005460: 4605 mov r5, r0
  1638. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1639. 8005462: 7818 ldrb r0, [r3, #0]
  1640. 8005464: f44f 737a mov.w r3, #1000 ; 0x3e8
  1641. 8005468: fbb3 f3f0 udiv r3, r3, r0
  1642. 800546c: 4a0b ldr r2, [pc, #44] ; (800549c <HAL_InitTick+0x40>)
  1643. 800546e: 6810 ldr r0, [r2, #0]
  1644. 8005470: fbb0 f0f3 udiv r0, r0, r3
  1645. 8005474: f000 fb38 bl 8005ae8 <HAL_SYSTICK_Config>
  1646. 8005478: 4604 mov r4, r0
  1647. 800547a: b958 cbnz r0, 8005494 <HAL_InitTick+0x38>
  1648. {
  1649. return HAL_ERROR;
  1650. }
  1651. /* Configure the SysTick IRQ priority */
  1652. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  1653. 800547c: 2d0f cmp r5, #15
  1654. 800547e: d809 bhi.n 8005494 <HAL_InitTick+0x38>
  1655. {
  1656. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  1657. 8005480: 4602 mov r2, r0
  1658. 8005482: 4629 mov r1, r5
  1659. 8005484: f04f 30ff mov.w r0, #4294967295
  1660. 8005488: f000 faee bl 8005a68 <HAL_NVIC_SetPriority>
  1661. uwTickPrio = TickPriority;
  1662. 800548c: 4b04 ldr r3, [pc, #16] ; (80054a0 <HAL_InitTick+0x44>)
  1663. 800548e: 4620 mov r0, r4
  1664. 8005490: 601d str r5, [r3, #0]
  1665. 8005492: bd38 pop {r3, r4, r5, pc}
  1666. return HAL_ERROR;
  1667. 8005494: 2001 movs r0, #1
  1668. return HAL_ERROR;
  1669. }
  1670. /* Return function status */
  1671. return HAL_OK;
  1672. }
  1673. 8005496: bd38 pop {r3, r4, r5, pc}
  1674. 8005498: 20000000 .word 0x20000000
  1675. 800549c: 20000200 .word 0x20000200
  1676. 80054a0: 20000004 .word 0x20000004
  1677. 080054a4 <HAL_Init>:
  1678. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1679. 80054a4: 4a07 ldr r2, [pc, #28] ; (80054c4 <HAL_Init+0x20>)
  1680. {
  1681. 80054a6: b508 push {r3, lr}
  1682. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1683. 80054a8: 6813 ldr r3, [r2, #0]
  1684. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1685. 80054aa: 2003 movs r0, #3
  1686. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1687. 80054ac: f043 0310 orr.w r3, r3, #16
  1688. 80054b0: 6013 str r3, [r2, #0]
  1689. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1690. 80054b2: f000 fac7 bl 8005a44 <HAL_NVIC_SetPriorityGrouping>
  1691. HAL_InitTick(TICK_INT_PRIORITY);
  1692. 80054b6: 2000 movs r0, #0
  1693. 80054b8: f7ff ffd0 bl 800545c <HAL_InitTick>
  1694. HAL_MspInit();
  1695. 80054bc: f003 f958 bl 8008770 <HAL_MspInit>
  1696. }
  1697. 80054c0: 2000 movs r0, #0
  1698. 80054c2: bd08 pop {r3, pc}
  1699. 80054c4: 40022000 .word 0x40022000
  1700. 080054c8 <HAL_IncTick>:
  1701. * implementations in user file.
  1702. * @retval None
  1703. */
  1704. __weak void HAL_IncTick(void)
  1705. {
  1706. uwTick += uwTickFreq;
  1707. 80054c8: 4a03 ldr r2, [pc, #12] ; (80054d8 <HAL_IncTick+0x10>)
  1708. 80054ca: 4b04 ldr r3, [pc, #16] ; (80054dc <HAL_IncTick+0x14>)
  1709. 80054cc: 6811 ldr r1, [r2, #0]
  1710. 80054ce: 781b ldrb r3, [r3, #0]
  1711. 80054d0: 440b add r3, r1
  1712. 80054d2: 6013 str r3, [r2, #0]
  1713. 80054d4: 4770 bx lr
  1714. 80054d6: bf00 nop
  1715. 80054d8: 2000046c .word 0x2000046c
  1716. 80054dc: 20000000 .word 0x20000000
  1717. 080054e0 <HAL_GetTick>:
  1718. * implementations in user file.
  1719. * @retval tick value
  1720. */
  1721. __weak uint32_t HAL_GetTick(void)
  1722. {
  1723. return uwTick;
  1724. 80054e0: 4b01 ldr r3, [pc, #4] ; (80054e8 <HAL_GetTick+0x8>)
  1725. 80054e2: 6818 ldr r0, [r3, #0]
  1726. }
  1727. 80054e4: 4770 bx lr
  1728. 80054e6: bf00 nop
  1729. 80054e8: 2000046c .word 0x2000046c
  1730. 080054ec <HAL_Delay>:
  1731. * implementations in user file.
  1732. * @param Delay specifies the delay time length, in milliseconds.
  1733. * @retval None
  1734. */
  1735. __weak void HAL_Delay(uint32_t Delay)
  1736. {
  1737. 80054ec: b538 push {r3, r4, r5, lr}
  1738. 80054ee: 4604 mov r4, r0
  1739. uint32_t tickstart = HAL_GetTick();
  1740. 80054f0: f7ff fff6 bl 80054e0 <HAL_GetTick>
  1741. 80054f4: 4605 mov r5, r0
  1742. uint32_t wait = Delay;
  1743. /* Add a freq to guarantee minimum wait */
  1744. if (wait < HAL_MAX_DELAY)
  1745. 80054f6: 1c63 adds r3, r4, #1
  1746. {
  1747. wait += (uint32_t)(uwTickFreq);
  1748. 80054f8: bf1e ittt ne
  1749. 80054fa: 4b04 ldrne r3, [pc, #16] ; (800550c <HAL_Delay+0x20>)
  1750. 80054fc: 781b ldrbne r3, [r3, #0]
  1751. 80054fe: 18e4 addne r4, r4, r3
  1752. }
  1753. while ((HAL_GetTick() - tickstart) < wait)
  1754. 8005500: f7ff ffee bl 80054e0 <HAL_GetTick>
  1755. 8005504: 1b40 subs r0, r0, r5
  1756. 8005506: 4284 cmp r4, r0
  1757. 8005508: d8fa bhi.n 8005500 <HAL_Delay+0x14>
  1758. {
  1759. }
  1760. }
  1761. 800550a: bd38 pop {r3, r4, r5, pc}
  1762. 800550c: 20000000 .word 0x20000000
  1763. 08005510 <HAL_ADC_ConvCpltCallback>:
  1764. 8005510: 4770 bx lr
  1765. 08005512 <ADC_DMAConvCplt>:
  1766. * @retval None
  1767. */
  1768. void ADC_DMAConvCplt(DMA_HandleTypeDef *hdma)
  1769. {
  1770. /* Retrieve ADC handle corresponding to current DMA handle */
  1771. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1772. 8005512: 6a43 ldr r3, [r0, #36] ; 0x24
  1773. {
  1774. 8005514: b510 push {r4, lr}
  1775. /* Update state machine on conversion status if not in error state */
  1776. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL | HAL_ADC_STATE_ERROR_DMA))
  1777. 8005516: 6a9a ldr r2, [r3, #40] ; 0x28
  1778. 8005518: f012 0f50 tst.w r2, #80 ; 0x50
  1779. 800551c: d11b bne.n 8005556 <ADC_DMAConvCplt+0x44>
  1780. {
  1781. /* Update ADC state machine */
  1782. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  1783. 800551e: 6a9a ldr r2, [r3, #40] ; 0x28
  1784. 8005520: f442 7200 orr.w r2, r2, #512 ; 0x200
  1785. 8005524: 629a str r2, [r3, #40] ; 0x28
  1786. /* Determine whether any further conversion upcoming on group regular */
  1787. /* by external trigger, continuous mode or scan sequence on going. */
  1788. /* Note: On STM32F1 devices, in case of sequencer enabled */
  1789. /* (several ranks selected), end of conversion flag is raised */
  1790. /* at the end of the sequence. */
  1791. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1792. 8005526: 681a ldr r2, [r3, #0]
  1793. 8005528: 6892 ldr r2, [r2, #8]
  1794. 800552a: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1795. 800552e: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1796. 8005532: d10c bne.n 800554e <ADC_DMAConvCplt+0x3c>
  1797. 8005534: 68da ldr r2, [r3, #12]
  1798. 8005536: b952 cbnz r2, 800554e <ADC_DMAConvCplt+0x3c>
  1799. (hadc->Init.ContinuousConvMode == DISABLE) )
  1800. {
  1801. /* Set ADC state */
  1802. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  1803. 8005538: 6a9a ldr r2, [r3, #40] ; 0x28
  1804. 800553a: f422 7280 bic.w r2, r2, #256 ; 0x100
  1805. 800553e: 629a str r2, [r3, #40] ; 0x28
  1806. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1807. 8005540: 6a9a ldr r2, [r3, #40] ; 0x28
  1808. 8005542: 04d2 lsls r2, r2, #19
  1809. {
  1810. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1811. 8005544: bf5e ittt pl
  1812. 8005546: 6a9a ldrpl r2, [r3, #40] ; 0x28
  1813. 8005548: f042 0201 orrpl.w r2, r2, #1
  1814. 800554c: 629a strpl r2, [r3, #40] ; 0x28
  1815. }
  1816. }
  1817. /* Conversion complete callback */
  1818. HAL_ADC_ConvCpltCallback(hadc);
  1819. 800554e: 4618 mov r0, r3
  1820. 8005550: f7ff ffde bl 8005510 <HAL_ADC_ConvCpltCallback>
  1821. 8005554: bd10 pop {r4, pc}
  1822. }
  1823. else
  1824. {
  1825. /* Call DMA error callback */
  1826. hadc->DMA_Handle->XferErrorCallback(hdma);
  1827. 8005556: 6a1b ldr r3, [r3, #32]
  1828. }
  1829. }
  1830. 8005558: e8bd 4010 ldmia.w sp!, {r4, lr}
  1831. hadc->DMA_Handle->XferErrorCallback(hdma);
  1832. 800555c: 6b1b ldr r3, [r3, #48] ; 0x30
  1833. 800555e: 4718 bx r3
  1834. 08005560 <HAL_ADC_ConvHalfCpltCallback>:
  1835. 8005560: 4770 bx lr
  1836. 08005562 <ADC_DMAHalfConvCplt>:
  1837. * @brief DMA half transfer complete callback.
  1838. * @param hdma: pointer to DMA handle.
  1839. * @retval None
  1840. */
  1841. void ADC_DMAHalfConvCplt(DMA_HandleTypeDef *hdma)
  1842. {
  1843. 8005562: b508 push {r3, lr}
  1844. /* Retrieve ADC handle corresponding to current DMA handle */
  1845. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1846. /* Half conversion callback */
  1847. HAL_ADC_ConvHalfCpltCallback(hadc);
  1848. 8005564: 6a40 ldr r0, [r0, #36] ; 0x24
  1849. 8005566: f7ff fffb bl 8005560 <HAL_ADC_ConvHalfCpltCallback>
  1850. 800556a: bd08 pop {r3, pc}
  1851. 0800556c <HAL_ADC_ErrorCallback>:
  1852. {
  1853. 800556c: 4770 bx lr
  1854. 0800556e <ADC_DMAError>:
  1855. * @retval None
  1856. */
  1857. void ADC_DMAError(DMA_HandleTypeDef *hdma)
  1858. {
  1859. /* Retrieve ADC handle corresponding to current DMA handle */
  1860. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1861. 800556e: 6a40 ldr r0, [r0, #36] ; 0x24
  1862. {
  1863. 8005570: b508 push {r3, lr}
  1864. /* Set ADC state */
  1865. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_DMA);
  1866. 8005572: 6a83 ldr r3, [r0, #40] ; 0x28
  1867. 8005574: f043 0340 orr.w r3, r3, #64 ; 0x40
  1868. 8005578: 6283 str r3, [r0, #40] ; 0x28
  1869. /* Set ADC error code to DMA error */
  1870. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_DMA);
  1871. 800557a: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1872. 800557c: f043 0304 orr.w r3, r3, #4
  1873. 8005580: 62c3 str r3, [r0, #44] ; 0x2c
  1874. /* Error callback */
  1875. HAL_ADC_ErrorCallback(hadc);
  1876. 8005582: f7ff fff3 bl 800556c <HAL_ADC_ErrorCallback>
  1877. 8005586: bd08 pop {r3, pc}
  1878. 08005588 <HAL_ADC_ConfigChannel>:
  1879. __IO uint32_t wait_loop_index = 0U;
  1880. 8005588: 2300 movs r3, #0
  1881. {
  1882. 800558a: b573 push {r0, r1, r4, r5, r6, lr}
  1883. __IO uint32_t wait_loop_index = 0U;
  1884. 800558c: 9301 str r3, [sp, #4]
  1885. __HAL_LOCK(hadc);
  1886. 800558e: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  1887. 8005592: 2b01 cmp r3, #1
  1888. 8005594: d074 beq.n 8005680 <HAL_ADC_ConfigChannel+0xf8>
  1889. 8005596: 2301 movs r3, #1
  1890. if (sConfig->Rank < 7U)
  1891. 8005598: 684d ldr r5, [r1, #4]
  1892. __HAL_LOCK(hadc);
  1893. 800559a: f880 3024 strb.w r3, [r0, #36] ; 0x24
  1894. if (sConfig->Rank < 7U)
  1895. 800559e: 2d06 cmp r5, #6
  1896. 80055a0: 6802 ldr r2, [r0, #0]
  1897. 80055a2: ea4f 0385 mov.w r3, r5, lsl #2
  1898. 80055a6: 680c ldr r4, [r1, #0]
  1899. 80055a8: d825 bhi.n 80055f6 <HAL_ADC_ConfigChannel+0x6e>
  1900. MODIFY_REG(hadc->Instance->SQR3 ,
  1901. 80055aa: 442b add r3, r5
  1902. 80055ac: 251f movs r5, #31
  1903. 80055ae: 6b56 ldr r6, [r2, #52] ; 0x34
  1904. 80055b0: 3b05 subs r3, #5
  1905. 80055b2: 409d lsls r5, r3
  1906. 80055b4: ea26 0505 bic.w r5, r6, r5
  1907. 80055b8: fa04 f303 lsl.w r3, r4, r3
  1908. 80055bc: 432b orrs r3, r5
  1909. 80055be: 6353 str r3, [r2, #52] ; 0x34
  1910. if (sConfig->Channel >= ADC_CHANNEL_10)
  1911. 80055c0: 2c09 cmp r4, #9
  1912. 80055c2: ea4f 0344 mov.w r3, r4, lsl #1
  1913. 80055c6: 688d ldr r5, [r1, #8]
  1914. 80055c8: d92f bls.n 800562a <HAL_ADC_ConfigChannel+0xa2>
  1915. MODIFY_REG(hadc->Instance->SMPR1 ,
  1916. 80055ca: 2607 movs r6, #7
  1917. 80055cc: 4423 add r3, r4
  1918. 80055ce: 68d1 ldr r1, [r2, #12]
  1919. 80055d0: 3b1e subs r3, #30
  1920. 80055d2: 409e lsls r6, r3
  1921. 80055d4: ea21 0106 bic.w r1, r1, r6
  1922. 80055d8: fa05 f303 lsl.w r3, r5, r3
  1923. 80055dc: 430b orrs r3, r1
  1924. 80055de: 60d3 str r3, [r2, #12]
  1925. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  1926. 80055e0: f1a4 0310 sub.w r3, r4, #16
  1927. 80055e4: 2b01 cmp r3, #1
  1928. 80055e6: d92b bls.n 8005640 <HAL_ADC_ConfigChannel+0xb8>
  1929. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  1930. 80055e8: 2300 movs r3, #0
  1931. __HAL_UNLOCK(hadc);
  1932. 80055ea: 2200 movs r2, #0
  1933. 80055ec: f880 2024 strb.w r2, [r0, #36] ; 0x24
  1934. }
  1935. 80055f0: 4618 mov r0, r3
  1936. 80055f2: b002 add sp, #8
  1937. 80055f4: bd70 pop {r4, r5, r6, pc}
  1938. else if (sConfig->Rank < 13U)
  1939. 80055f6: 2d0c cmp r5, #12
  1940. 80055f8: d80b bhi.n 8005612 <HAL_ADC_ConfigChannel+0x8a>
  1941. MODIFY_REG(hadc->Instance->SQR2 ,
  1942. 80055fa: 442b add r3, r5
  1943. 80055fc: 251f movs r5, #31
  1944. 80055fe: 6b16 ldr r6, [r2, #48] ; 0x30
  1945. 8005600: 3b23 subs r3, #35 ; 0x23
  1946. 8005602: 409d lsls r5, r3
  1947. 8005604: ea26 0505 bic.w r5, r6, r5
  1948. 8005608: fa04 f303 lsl.w r3, r4, r3
  1949. 800560c: 432b orrs r3, r5
  1950. 800560e: 6313 str r3, [r2, #48] ; 0x30
  1951. 8005610: e7d6 b.n 80055c0 <HAL_ADC_ConfigChannel+0x38>
  1952. MODIFY_REG(hadc->Instance->SQR1 ,
  1953. 8005612: 442b add r3, r5
  1954. 8005614: 251f movs r5, #31
  1955. 8005616: 6ad6 ldr r6, [r2, #44] ; 0x2c
  1956. 8005618: 3b41 subs r3, #65 ; 0x41
  1957. 800561a: 409d lsls r5, r3
  1958. 800561c: ea26 0505 bic.w r5, r6, r5
  1959. 8005620: fa04 f303 lsl.w r3, r4, r3
  1960. 8005624: 432b orrs r3, r5
  1961. 8005626: 62d3 str r3, [r2, #44] ; 0x2c
  1962. 8005628: e7ca b.n 80055c0 <HAL_ADC_ConfigChannel+0x38>
  1963. MODIFY_REG(hadc->Instance->SMPR2 ,
  1964. 800562a: 2607 movs r6, #7
  1965. 800562c: 6911 ldr r1, [r2, #16]
  1966. 800562e: 4423 add r3, r4
  1967. 8005630: 409e lsls r6, r3
  1968. 8005632: ea21 0106 bic.w r1, r1, r6
  1969. 8005636: fa05 f303 lsl.w r3, r5, r3
  1970. 800563a: 430b orrs r3, r1
  1971. 800563c: 6113 str r3, [r2, #16]
  1972. 800563e: e7cf b.n 80055e0 <HAL_ADC_ConfigChannel+0x58>
  1973. if (hadc->Instance == ADC1)
  1974. 8005640: 4b10 ldr r3, [pc, #64] ; (8005684 <HAL_ADC_ConfigChannel+0xfc>)
  1975. 8005642: 429a cmp r2, r3
  1976. 8005644: d116 bne.n 8005674 <HAL_ADC_ConfigChannel+0xec>
  1977. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  1978. 8005646: 6893 ldr r3, [r2, #8]
  1979. 8005648: 021b lsls r3, r3, #8
  1980. 800564a: d4cd bmi.n 80055e8 <HAL_ADC_ConfigChannel+0x60>
  1981. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1982. 800564c: 6893 ldr r3, [r2, #8]
  1983. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1984. 800564e: 2c10 cmp r4, #16
  1985. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1986. 8005650: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  1987. 8005654: 6093 str r3, [r2, #8]
  1988. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1989. 8005656: d1c7 bne.n 80055e8 <HAL_ADC_ConfigChannel+0x60>
  1990. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  1991. 8005658: 4b0b ldr r3, [pc, #44] ; (8005688 <HAL_ADC_ConfigChannel+0x100>)
  1992. 800565a: 4a0c ldr r2, [pc, #48] ; (800568c <HAL_ADC_ConfigChannel+0x104>)
  1993. 800565c: 681b ldr r3, [r3, #0]
  1994. 800565e: fbb3 f2f2 udiv r2, r3, r2
  1995. 8005662: 230a movs r3, #10
  1996. 8005664: 4353 muls r3, r2
  1997. wait_loop_index--;
  1998. 8005666: 9301 str r3, [sp, #4]
  1999. while(wait_loop_index != 0U)
  2000. 8005668: 9b01 ldr r3, [sp, #4]
  2001. 800566a: 2b00 cmp r3, #0
  2002. 800566c: d0bc beq.n 80055e8 <HAL_ADC_ConfigChannel+0x60>
  2003. wait_loop_index--;
  2004. 800566e: 9b01 ldr r3, [sp, #4]
  2005. 8005670: 3b01 subs r3, #1
  2006. 8005672: e7f8 b.n 8005666 <HAL_ADC_ConfigChannel+0xde>
  2007. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  2008. 8005674: 6a83 ldr r3, [r0, #40] ; 0x28
  2009. 8005676: f043 0320 orr.w r3, r3, #32
  2010. 800567a: 6283 str r3, [r0, #40] ; 0x28
  2011. tmp_hal_status = HAL_ERROR;
  2012. 800567c: 2301 movs r3, #1
  2013. 800567e: e7b4 b.n 80055ea <HAL_ADC_ConfigChannel+0x62>
  2014. __HAL_LOCK(hadc);
  2015. 8005680: 2302 movs r3, #2
  2016. 8005682: e7b5 b.n 80055f0 <HAL_ADC_ConfigChannel+0x68>
  2017. 8005684: 40012400 .word 0x40012400
  2018. 8005688: 20000200 .word 0x20000200
  2019. 800568c: 000f4240 .word 0x000f4240
  2020. 08005690 <ADC_Enable>:
  2021. __IO uint32_t wait_loop_index = 0U;
  2022. 8005690: 2300 movs r3, #0
  2023. {
  2024. 8005692: b573 push {r0, r1, r4, r5, r6, lr}
  2025. __IO uint32_t wait_loop_index = 0U;
  2026. 8005694: 9301 str r3, [sp, #4]
  2027. if (ADC_IS_ENABLE(hadc) == RESET)
  2028. 8005696: 6803 ldr r3, [r0, #0]
  2029. {
  2030. 8005698: 4604 mov r4, r0
  2031. if (ADC_IS_ENABLE(hadc) == RESET)
  2032. 800569a: 689a ldr r2, [r3, #8]
  2033. 800569c: 07d2 lsls r2, r2, #31
  2034. 800569e: d502 bpl.n 80056a6 <ADC_Enable+0x16>
  2035. return HAL_OK;
  2036. 80056a0: 2000 movs r0, #0
  2037. }
  2038. 80056a2: b002 add sp, #8
  2039. 80056a4: bd70 pop {r4, r5, r6, pc}
  2040. __HAL_ADC_ENABLE(hadc);
  2041. 80056a6: 689a ldr r2, [r3, #8]
  2042. 80056a8: f042 0201 orr.w r2, r2, #1
  2043. 80056ac: 609a str r2, [r3, #8]
  2044. wait_loop_index = (ADC_STAB_DELAY_US * (SystemCoreClock / 1000000U));
  2045. 80056ae: 4b12 ldr r3, [pc, #72] ; (80056f8 <ADC_Enable+0x68>)
  2046. 80056b0: 4a12 ldr r2, [pc, #72] ; (80056fc <ADC_Enable+0x6c>)
  2047. 80056b2: 681b ldr r3, [r3, #0]
  2048. 80056b4: fbb3 f3f2 udiv r3, r3, r2
  2049. wait_loop_index--;
  2050. 80056b8: 9301 str r3, [sp, #4]
  2051. while(wait_loop_index != 0U)
  2052. 80056ba: 9b01 ldr r3, [sp, #4]
  2053. 80056bc: b9c3 cbnz r3, 80056f0 <ADC_Enable+0x60>
  2054. tickstart = HAL_GetTick();
  2055. 80056be: f7ff ff0f bl 80054e0 <HAL_GetTick>
  2056. 80056c2: 4606 mov r6, r0
  2057. while(ADC_IS_ENABLE(hadc) == RESET)
  2058. 80056c4: 6823 ldr r3, [r4, #0]
  2059. 80056c6: 689d ldr r5, [r3, #8]
  2060. 80056c8: f015 0501 ands.w r5, r5, #1
  2061. 80056cc: d1e8 bne.n 80056a0 <ADC_Enable+0x10>
  2062. if((HAL_GetTick() - tickstart) > ADC_ENABLE_TIMEOUT)
  2063. 80056ce: f7ff ff07 bl 80054e0 <HAL_GetTick>
  2064. 80056d2: 1b80 subs r0, r0, r6
  2065. 80056d4: 2802 cmp r0, #2
  2066. 80056d6: d9f5 bls.n 80056c4 <ADC_Enable+0x34>
  2067. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2068. 80056d8: 6aa3 ldr r3, [r4, #40] ; 0x28
  2069. __HAL_UNLOCK(hadc);
  2070. 80056da: f884 5024 strb.w r5, [r4, #36] ; 0x24
  2071. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2072. 80056de: f043 0310 orr.w r3, r3, #16
  2073. 80056e2: 62a3 str r3, [r4, #40] ; 0x28
  2074. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2075. 80056e4: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2076. __HAL_UNLOCK(hadc);
  2077. 80056e6: 2001 movs r0, #1
  2078. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2079. 80056e8: f043 0301 orr.w r3, r3, #1
  2080. 80056ec: 62e3 str r3, [r4, #44] ; 0x2c
  2081. 80056ee: e7d8 b.n 80056a2 <ADC_Enable+0x12>
  2082. wait_loop_index--;
  2083. 80056f0: 9b01 ldr r3, [sp, #4]
  2084. 80056f2: 3b01 subs r3, #1
  2085. 80056f4: e7e0 b.n 80056b8 <ADC_Enable+0x28>
  2086. 80056f6: bf00 nop
  2087. 80056f8: 20000200 .word 0x20000200
  2088. 80056fc: 000f4240 .word 0x000f4240
  2089. 08005700 <HAL_ADC_Start_DMA>:
  2090. {
  2091. 8005700: e92d 41d8 stmdb sp!, {r3, r4, r6, r7, r8, lr}
  2092. 8005704: 4690 mov r8, r2
  2093. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2094. 8005706: 4b40 ldr r3, [pc, #256] ; (8005808 <HAL_ADC_Start_DMA+0x108>)
  2095. 8005708: 6802 ldr r2, [r0, #0]
  2096. {
  2097. 800570a: 4604 mov r4, r0
  2098. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2099. 800570c: 429a cmp r2, r3
  2100. {
  2101. 800570e: 460f mov r7, r1
  2102. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2103. 8005710: d002 beq.n 8005718 <HAL_ADC_Start_DMA+0x18>
  2104. 8005712: 493e ldr r1, [pc, #248] ; (800580c <HAL_ADC_Start_DMA+0x10c>)
  2105. 8005714: 428a cmp r2, r1
  2106. 8005716: d103 bne.n 8005720 <HAL_ADC_Start_DMA+0x20>
  2107. 8005718: 685b ldr r3, [r3, #4]
  2108. 800571a: f413 2f70 tst.w r3, #983040 ; 0xf0000
  2109. 800571e: d16e bne.n 80057fe <HAL_ADC_Start_DMA+0xfe>
  2110. __HAL_LOCK(hadc);
  2111. 8005720: f894 3024 ldrb.w r3, [r4, #36] ; 0x24
  2112. 8005724: 2b01 cmp r3, #1
  2113. 8005726: d06c beq.n 8005802 <HAL_ADC_Start_DMA+0x102>
  2114. 8005728: 2301 movs r3, #1
  2115. tmp_hal_status = ADC_Enable(hadc);
  2116. 800572a: 4620 mov r0, r4
  2117. __HAL_LOCK(hadc);
  2118. 800572c: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2119. tmp_hal_status = ADC_Enable(hadc);
  2120. 8005730: f7ff ffae bl 8005690 <ADC_Enable>
  2121. if (tmp_hal_status == HAL_OK)
  2122. 8005734: 4606 mov r6, r0
  2123. 8005736: 2800 cmp r0, #0
  2124. 8005738: d15d bne.n 80057f6 <HAL_ADC_Start_DMA+0xf6>
  2125. ADC_STATE_CLR_SET(hadc->State,
  2126. 800573a: 6aa0 ldr r0, [r4, #40] ; 0x28
  2127. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2128. 800573c: 6821 ldr r1, [r4, #0]
  2129. ADC_STATE_CLR_SET(hadc->State,
  2130. 800573e: f420 6070 bic.w r0, r0, #3840 ; 0xf00
  2131. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2132. 8005742: 4b32 ldr r3, [pc, #200] ; (800580c <HAL_ADC_Start_DMA+0x10c>)
  2133. ADC_STATE_CLR_SET(hadc->State,
  2134. 8005744: f020 0001 bic.w r0, r0, #1
  2135. 8005748: f440 7080 orr.w r0, r0, #256 ; 0x100
  2136. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2137. 800574c: 4299 cmp r1, r3
  2138. ADC_STATE_CLR_SET(hadc->State,
  2139. 800574e: 62a0 str r0, [r4, #40] ; 0x28
  2140. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2141. 8005750: d104 bne.n 800575c <HAL_ADC_Start_DMA+0x5c>
  2142. 8005752: 4a2d ldr r2, [pc, #180] ; (8005808 <HAL_ADC_Start_DMA+0x108>)
  2143. 8005754: 6853 ldr r3, [r2, #4]
  2144. 8005756: f413 2f70 tst.w r3, #983040 ; 0xf0000
  2145. 800575a: d13e bne.n 80057da <HAL_ADC_Start_DMA+0xda>
  2146. CLEAR_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  2147. 800575c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2148. 800575e: f423 1380 bic.w r3, r3, #1048576 ; 0x100000
  2149. 8005762: 62a3 str r3, [r4, #40] ; 0x28
  2150. if (READ_BIT(hadc->Instance->CR1, ADC_CR1_JAUTO) != RESET)
  2151. 8005764: 684b ldr r3, [r1, #4]
  2152. 8005766: 055a lsls r2, r3, #21
  2153. 8005768: d505 bpl.n 8005776 <HAL_ADC_Start_DMA+0x76>
  2154. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  2155. 800576a: 6aa3 ldr r3, [r4, #40] ; 0x28
  2156. 800576c: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  2157. 8005770: f443 5380 orr.w r3, r3, #4096 ; 0x1000
  2158. 8005774: 62a3 str r3, [r4, #40] ; 0x28
  2159. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  2160. 8005776: 6aa3 ldr r3, [r4, #40] ; 0x28
  2161. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2162. 8005778: 6a20 ldr r0, [r4, #32]
  2163. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  2164. 800577a: f413 5380 ands.w r3, r3, #4096 ; 0x1000
  2165. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  2166. 800577e: bf18 it ne
  2167. 8005780: 6ae3 ldrne r3, [r4, #44] ; 0x2c
  2168. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2169. 8005782: 463a mov r2, r7
  2170. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  2171. 8005784: bf18 it ne
  2172. 8005786: f023 0306 bicne.w r3, r3, #6
  2173. ADC_CLEAR_ERRORCODE(hadc);
  2174. 800578a: 62e3 str r3, [r4, #44] ; 0x2c
  2175. __HAL_UNLOCK(hadc);
  2176. 800578c: 2300 movs r3, #0
  2177. 800578e: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2178. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2179. 8005792: 4b1f ldr r3, [pc, #124] ; (8005810 <HAL_ADC_Start_DMA+0x110>)
  2180. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2181. 8005794: 314c adds r1, #76 ; 0x4c
  2182. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2183. 8005796: 6283 str r3, [r0, #40] ; 0x28
  2184. hadc->DMA_Handle->XferHalfCpltCallback = ADC_DMAHalfConvCplt;
  2185. 8005798: 4b1e ldr r3, [pc, #120] ; (8005814 <HAL_ADC_Start_DMA+0x114>)
  2186. 800579a: 62c3 str r3, [r0, #44] ; 0x2c
  2187. hadc->DMA_Handle->XferErrorCallback = ADC_DMAError;
  2188. 800579c: 4b1e ldr r3, [pc, #120] ; (8005818 <HAL_ADC_Start_DMA+0x118>)
  2189. 800579e: 6303 str r3, [r0, #48] ; 0x30
  2190. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_EOC);
  2191. 80057a0: f06f 0302 mvn.w r3, #2
  2192. 80057a4: f841 3c4c str.w r3, [r1, #-76]
  2193. SET_BIT(hadc->Instance->CR2, ADC_CR2_DMA);
  2194. 80057a8: f851 3c44 ldr.w r3, [r1, #-68]
  2195. 80057ac: f443 7380 orr.w r3, r3, #256 ; 0x100
  2196. 80057b0: f841 3c44 str.w r3, [r1, #-68]
  2197. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2198. 80057b4: 4643 mov r3, r8
  2199. 80057b6: f000 f9ed bl 8005b94 <HAL_DMA_Start_IT>
  2200. if (ADC_IS_SOFTWARE_START_REGULAR(hadc))
  2201. 80057ba: 6823 ldr r3, [r4, #0]
  2202. 80057bc: 689a ldr r2, [r3, #8]
  2203. 80057be: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  2204. 80057c2: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  2205. SET_BIT(hadc->Instance->CR2, (ADC_CR2_SWSTART | ADC_CR2_EXTTRIG));
  2206. 80057c6: 689a ldr r2, [r3, #8]
  2207. 80057c8: bf0c ite eq
  2208. 80057ca: f442 02a0 orreq.w r2, r2, #5242880 ; 0x500000
  2209. SET_BIT(hadc->Instance->CR2, ADC_CR2_EXTTRIG);
  2210. 80057ce: f442 1280 orrne.w r2, r2, #1048576 ; 0x100000
  2211. 80057d2: 609a str r2, [r3, #8]
  2212. }
  2213. 80057d4: 4630 mov r0, r6
  2214. 80057d6: e8bd 81d8 ldmia.w sp!, {r3, r4, r6, r7, r8, pc}
  2215. SET_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  2216. 80057da: 6aa3 ldr r3, [r4, #40] ; 0x28
  2217. 80057dc: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  2218. 80057e0: 62a3 str r3, [r4, #40] ; 0x28
  2219. if (ADC_MULTIMODE_AUTO_INJECTED(hadc))
  2220. 80057e2: 6853 ldr r3, [r2, #4]
  2221. 80057e4: 055b lsls r3, r3, #21
  2222. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  2223. 80057e6: bf41 itttt mi
  2224. 80057e8: 6aa0 ldrmi r0, [r4, #40] ; 0x28
  2225. 80057ea: f420 5040 bicmi.w r0, r0, #12288 ; 0x3000
  2226. 80057ee: f440 5080 orrmi.w r0, r0, #4096 ; 0x1000
  2227. 80057f2: 62a0 strmi r0, [r4, #40] ; 0x28
  2228. 80057f4: e7bf b.n 8005776 <HAL_ADC_Start_DMA+0x76>
  2229. __HAL_UNLOCK(hadc);
  2230. 80057f6: 2300 movs r3, #0
  2231. 80057f8: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2232. 80057fc: e7ea b.n 80057d4 <HAL_ADC_Start_DMA+0xd4>
  2233. tmp_hal_status = HAL_ERROR;
  2234. 80057fe: 2601 movs r6, #1
  2235. 8005800: e7e8 b.n 80057d4 <HAL_ADC_Start_DMA+0xd4>
  2236. __HAL_LOCK(hadc);
  2237. 8005802: 2602 movs r6, #2
  2238. 8005804: e7e6 b.n 80057d4 <HAL_ADC_Start_DMA+0xd4>
  2239. 8005806: bf00 nop
  2240. 8005808: 40012400 .word 0x40012400
  2241. 800580c: 40012800 .word 0x40012800
  2242. 8005810: 08005513 .word 0x08005513
  2243. 8005814: 08005563 .word 0x08005563
  2244. 8005818: 0800556f .word 0x0800556f
  2245. 0800581c <ADC_ConversionStop_Disable>:
  2246. {
  2247. 800581c: b538 push {r3, r4, r5, lr}
  2248. if (ADC_IS_ENABLE(hadc) != RESET)
  2249. 800581e: 6803 ldr r3, [r0, #0]
  2250. {
  2251. 8005820: 4604 mov r4, r0
  2252. if (ADC_IS_ENABLE(hadc) != RESET)
  2253. 8005822: 689a ldr r2, [r3, #8]
  2254. 8005824: 07d2 lsls r2, r2, #31
  2255. 8005826: d401 bmi.n 800582c <ADC_ConversionStop_Disable+0x10>
  2256. return HAL_OK;
  2257. 8005828: 2000 movs r0, #0
  2258. 800582a: bd38 pop {r3, r4, r5, pc}
  2259. __HAL_ADC_DISABLE(hadc);
  2260. 800582c: 689a ldr r2, [r3, #8]
  2261. 800582e: f022 0201 bic.w r2, r2, #1
  2262. 8005832: 609a str r2, [r3, #8]
  2263. tickstart = HAL_GetTick();
  2264. 8005834: f7ff fe54 bl 80054e0 <HAL_GetTick>
  2265. 8005838: 4605 mov r5, r0
  2266. while(ADC_IS_ENABLE(hadc) != RESET)
  2267. 800583a: 6823 ldr r3, [r4, #0]
  2268. 800583c: 689b ldr r3, [r3, #8]
  2269. 800583e: 07db lsls r3, r3, #31
  2270. 8005840: d5f2 bpl.n 8005828 <ADC_ConversionStop_Disable+0xc>
  2271. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  2272. 8005842: f7ff fe4d bl 80054e0 <HAL_GetTick>
  2273. 8005846: 1b40 subs r0, r0, r5
  2274. 8005848: 2802 cmp r0, #2
  2275. 800584a: d9f6 bls.n 800583a <ADC_ConversionStop_Disable+0x1e>
  2276. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2277. 800584c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2278. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2279. 800584e: 2001 movs r0, #1
  2280. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2281. 8005850: f043 0310 orr.w r3, r3, #16
  2282. 8005854: 62a3 str r3, [r4, #40] ; 0x28
  2283. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2284. 8005856: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2285. 8005858: f043 0301 orr.w r3, r3, #1
  2286. 800585c: 62e3 str r3, [r4, #44] ; 0x2c
  2287. 800585e: bd38 pop {r3, r4, r5, pc}
  2288. 08005860 <HAL_ADC_Init>:
  2289. {
  2290. 8005860: b5f8 push {r3, r4, r5, r6, r7, lr}
  2291. if(hadc == NULL)
  2292. 8005862: 4604 mov r4, r0
  2293. 8005864: 2800 cmp r0, #0
  2294. 8005866: d077 beq.n 8005958 <HAL_ADC_Init+0xf8>
  2295. if (hadc->State == HAL_ADC_STATE_RESET)
  2296. 8005868: 6a83 ldr r3, [r0, #40] ; 0x28
  2297. 800586a: b923 cbnz r3, 8005876 <HAL_ADC_Init+0x16>
  2298. ADC_CLEAR_ERRORCODE(hadc);
  2299. 800586c: 62c3 str r3, [r0, #44] ; 0x2c
  2300. hadc->Lock = HAL_UNLOCKED;
  2301. 800586e: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2302. HAL_ADC_MspInit(hadc);
  2303. 8005872: f002 ff9f bl 80087b4 <HAL_ADC_MspInit>
  2304. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2305. 8005876: 4620 mov r0, r4
  2306. 8005878: f7ff ffd0 bl 800581c <ADC_ConversionStop_Disable>
  2307. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  2308. 800587c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2309. 800587e: f013 0310 ands.w r3, r3, #16
  2310. 8005882: d16b bne.n 800595c <HAL_ADC_Init+0xfc>
  2311. 8005884: 2800 cmp r0, #0
  2312. 8005886: d169 bne.n 800595c <HAL_ADC_Init+0xfc>
  2313. ADC_STATE_CLR_SET(hadc->State,
  2314. 8005888: 6aa2 ldr r2, [r4, #40] ; 0x28
  2315. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2316. 800588a: 4937 ldr r1, [pc, #220] ; (8005968 <HAL_ADC_Init+0x108>)
  2317. ADC_STATE_CLR_SET(hadc->State,
  2318. 800588c: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  2319. 8005890: f022 0202 bic.w r2, r2, #2
  2320. 8005894: f042 0202 orr.w r2, r2, #2
  2321. 8005898: 62a2 str r2, [r4, #40] ; 0x28
  2322. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2323. 800589a: e894 0024 ldmia.w r4, {r2, r5}
  2324. 800589e: 428a cmp r2, r1
  2325. 80058a0: 69e1 ldr r1, [r4, #28]
  2326. 80058a2: d104 bne.n 80058ae <HAL_ADC_Init+0x4e>
  2327. 80058a4: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  2328. 80058a8: bf08 it eq
  2329. 80058aa: f44f 2100 moveq.w r1, #524288 ; 0x80000
  2330. ADC_CR2_CONTINUOUS(hadc->Init.ContinuousConvMode) );
  2331. 80058ae: 68e6 ldr r6, [r4, #12]
  2332. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2333. 80058b0: ea45 0546 orr.w r5, r5, r6, lsl #1
  2334. 80058b4: 4329 orrs r1, r5
  2335. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2336. 80058b6: 68a5 ldr r5, [r4, #8]
  2337. 80058b8: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2338. 80058bc: d035 beq.n 800592a <HAL_ADC_Init+0xca>
  2339. 80058be: 2d01 cmp r5, #1
  2340. 80058c0: bf08 it eq
  2341. 80058c2: f44f 7380 moveq.w r3, #256 ; 0x100
  2342. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  2343. 80058c6: 6967 ldr r7, [r4, #20]
  2344. 80058c8: 2f01 cmp r7, #1
  2345. 80058ca: d106 bne.n 80058da <HAL_ADC_Init+0x7a>
  2346. if (hadc->Init.ContinuousConvMode == DISABLE)
  2347. 80058cc: bb7e cbnz r6, 800592e <HAL_ADC_Init+0xce>
  2348. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  2349. 80058ce: 69a6 ldr r6, [r4, #24]
  2350. 80058d0: 3e01 subs r6, #1
  2351. 80058d2: ea43 3346 orr.w r3, r3, r6, lsl #13
  2352. 80058d6: f443 6300 orr.w r3, r3, #2048 ; 0x800
  2353. MODIFY_REG(hadc->Instance->CR1,
  2354. 80058da: 6856 ldr r6, [r2, #4]
  2355. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2356. 80058dc: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2357. MODIFY_REG(hadc->Instance->CR1,
  2358. 80058e0: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  2359. 80058e4: ea43 0306 orr.w r3, r3, r6
  2360. 80058e8: 6053 str r3, [r2, #4]
  2361. MODIFY_REG(hadc->Instance->CR2,
  2362. 80058ea: 6896 ldr r6, [r2, #8]
  2363. 80058ec: 4b1f ldr r3, [pc, #124] ; (800596c <HAL_ADC_Init+0x10c>)
  2364. 80058ee: ea03 0306 and.w r3, r3, r6
  2365. 80058f2: ea43 0301 orr.w r3, r3, r1
  2366. 80058f6: 6093 str r3, [r2, #8]
  2367. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2368. 80058f8: d001 beq.n 80058fe <HAL_ADC_Init+0x9e>
  2369. 80058fa: 2d01 cmp r5, #1
  2370. 80058fc: d120 bne.n 8005940 <HAL_ADC_Init+0xe0>
  2371. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  2372. 80058fe: 6923 ldr r3, [r4, #16]
  2373. 8005900: 3b01 subs r3, #1
  2374. 8005902: 051b lsls r3, r3, #20
  2375. MODIFY_REG(hadc->Instance->SQR1,
  2376. 8005904: 6ad5 ldr r5, [r2, #44] ; 0x2c
  2377. 8005906: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  2378. 800590a: 432b orrs r3, r5
  2379. 800590c: 62d3 str r3, [r2, #44] ; 0x2c
  2380. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  2381. 800590e: 6892 ldr r2, [r2, #8]
  2382. 8005910: 4b17 ldr r3, [pc, #92] ; (8005970 <HAL_ADC_Init+0x110>)
  2383. 8005912: 4013 ands r3, r2
  2384. 8005914: 4299 cmp r1, r3
  2385. 8005916: d115 bne.n 8005944 <HAL_ADC_Init+0xe4>
  2386. ADC_CLEAR_ERRORCODE(hadc);
  2387. 8005918: 2300 movs r3, #0
  2388. 800591a: 62e3 str r3, [r4, #44] ; 0x2c
  2389. ADC_STATE_CLR_SET(hadc->State,
  2390. 800591c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2391. 800591e: f023 0303 bic.w r3, r3, #3
  2392. 8005922: f043 0301 orr.w r3, r3, #1
  2393. 8005926: 62a3 str r3, [r4, #40] ; 0x28
  2394. 8005928: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2395. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2396. 800592a: 462b mov r3, r5
  2397. 800592c: e7cb b.n 80058c6 <HAL_ADC_Init+0x66>
  2398. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  2399. 800592e: 6aa6 ldr r6, [r4, #40] ; 0x28
  2400. 8005930: f046 0620 orr.w r6, r6, #32
  2401. 8005934: 62a6 str r6, [r4, #40] ; 0x28
  2402. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2403. 8005936: 6ae6 ldr r6, [r4, #44] ; 0x2c
  2404. 8005938: f046 0601 orr.w r6, r6, #1
  2405. 800593c: 62e6 str r6, [r4, #44] ; 0x2c
  2406. 800593e: e7cc b.n 80058da <HAL_ADC_Init+0x7a>
  2407. uint32_t tmp_sqr1 = 0U;
  2408. 8005940: 2300 movs r3, #0
  2409. 8005942: e7df b.n 8005904 <HAL_ADC_Init+0xa4>
  2410. ADC_STATE_CLR_SET(hadc->State,
  2411. 8005944: 6aa3 ldr r3, [r4, #40] ; 0x28
  2412. 8005946: f023 0312 bic.w r3, r3, #18
  2413. 800594a: f043 0310 orr.w r3, r3, #16
  2414. 800594e: 62a3 str r3, [r4, #40] ; 0x28
  2415. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2416. 8005950: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2417. 8005952: f043 0301 orr.w r3, r3, #1
  2418. 8005956: 62e3 str r3, [r4, #44] ; 0x2c
  2419. return HAL_ERROR;
  2420. 8005958: 2001 movs r0, #1
  2421. }
  2422. 800595a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2423. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2424. 800595c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2425. 800595e: f043 0310 orr.w r3, r3, #16
  2426. 8005962: 62a3 str r3, [r4, #40] ; 0x28
  2427. 8005964: e7f8 b.n 8005958 <HAL_ADC_Init+0xf8>
  2428. 8005966: bf00 nop
  2429. 8005968: 40013c00 .word 0x40013c00
  2430. 800596c: ffe1f7fd .word 0xffe1f7fd
  2431. 8005970: ff1f0efe .word 0xff1f0efe
  2432. 08005974 <HAL_ADCEx_Calibration_Start>:
  2433. */
  2434. HAL_StatusTypeDef HAL_ADCEx_Calibration_Start(ADC_HandleTypeDef* hadc)
  2435. {
  2436. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  2437. uint32_t tickstart;
  2438. __IO uint32_t wait_loop_index = 0U;
  2439. 8005974: 2300 movs r3, #0
  2440. {
  2441. 8005976: b573 push {r0, r1, r4, r5, r6, lr}
  2442. __IO uint32_t wait_loop_index = 0U;
  2443. 8005978: 9301 str r3, [sp, #4]
  2444. /* Check the parameters */
  2445. assert_param(IS_ADC_ALL_INSTANCE(hadc->Instance));
  2446. /* Process locked */
  2447. __HAL_LOCK(hadc);
  2448. 800597a: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  2449. {
  2450. 800597e: 4604 mov r4, r0
  2451. __HAL_LOCK(hadc);
  2452. 8005980: 2b01 cmp r3, #1
  2453. 8005982: d05a beq.n 8005a3a <HAL_ADCEx_Calibration_Start+0xc6>
  2454. 8005984: 2301 movs r3, #1
  2455. 8005986: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2456. /* 1. Calibration prerequisite: */
  2457. /* - ADC must be disabled for at least two ADC clock cycles in disable */
  2458. /* mode before ADC enable */
  2459. /* Stop potential conversion on going, on regular and injected groups */
  2460. /* Disable ADC peripheral */
  2461. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2462. 800598a: f7ff ff47 bl 800581c <ADC_ConversionStop_Disable>
  2463. /* Check if ADC is effectively disabled */
  2464. if (tmp_hal_status == HAL_OK)
  2465. 800598e: 4605 mov r5, r0
  2466. 8005990: 2800 cmp r0, #0
  2467. 8005992: d132 bne.n 80059fa <HAL_ADCEx_Calibration_Start+0x86>
  2468. {
  2469. /* Set ADC state */
  2470. ADC_STATE_CLR_SET(hadc->State,
  2471. 8005994: 6aa3 ldr r3, [r4, #40] ; 0x28
  2472. /* Hardware prerequisite: delay before starting the calibration. */
  2473. /* - Computation of CPU clock cycles corresponding to ADC clock cycles. */
  2474. /* - Wait for the expected ADC clock cycles delay */
  2475. wait_loop_index = ((SystemCoreClock
  2476. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2477. 8005996: 2002 movs r0, #2
  2478. ADC_STATE_CLR_SET(hadc->State,
  2479. 8005998: f423 5388 bic.w r3, r3, #4352 ; 0x1100
  2480. 800599c: f023 0302 bic.w r3, r3, #2
  2481. 80059a0: f043 0302 orr.w r3, r3, #2
  2482. 80059a4: 62a3 str r3, [r4, #40] ; 0x28
  2483. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2484. 80059a6: 4b26 ldr r3, [pc, #152] ; (8005a40 <HAL_ADCEx_Calibration_Start+0xcc>)
  2485. 80059a8: 681e ldr r6, [r3, #0]
  2486. 80059aa: f000 ffaf bl 800690c <HAL_RCCEx_GetPeriphCLKFreq>
  2487. 80059ae: fbb6 f0f0 udiv r0, r6, r0
  2488. * ADC_PRECALIBRATION_DELAY_ADCCLOCKCYCLES );
  2489. 80059b2: 0040 lsls r0, r0, #1
  2490. wait_loop_index = ((SystemCoreClock
  2491. 80059b4: 9001 str r0, [sp, #4]
  2492. while(wait_loop_index != 0U)
  2493. 80059b6: 9b01 ldr r3, [sp, #4]
  2494. 80059b8: bb1b cbnz r3, 8005a02 <HAL_ADCEx_Calibration_Start+0x8e>
  2495. {
  2496. wait_loop_index--;
  2497. }
  2498. /* 2. Enable the ADC peripheral */
  2499. ADC_Enable(hadc);
  2500. 80059ba: 4620 mov r0, r4
  2501. 80059bc: f7ff fe68 bl 8005690 <ADC_Enable>
  2502. /* 3. Resets ADC calibration registers */
  2503. SET_BIT(hadc->Instance->CR2, ADC_CR2_RSTCAL);
  2504. 80059c0: 6822 ldr r2, [r4, #0]
  2505. 80059c2: 6893 ldr r3, [r2, #8]
  2506. 80059c4: f043 0308 orr.w r3, r3, #8
  2507. 80059c8: 6093 str r3, [r2, #8]
  2508. tickstart = HAL_GetTick();
  2509. 80059ca: f7ff fd89 bl 80054e0 <HAL_GetTick>
  2510. 80059ce: 4606 mov r6, r0
  2511. /* Wait for calibration reset completion */
  2512. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_RSTCAL))
  2513. 80059d0: 6823 ldr r3, [r4, #0]
  2514. 80059d2: 689a ldr r2, [r3, #8]
  2515. 80059d4: 0712 lsls r2, r2, #28
  2516. 80059d6: d418 bmi.n 8005a0a <HAL_ADCEx_Calibration_Start+0x96>
  2517. }
  2518. }
  2519. /* 4. Start ADC calibration */
  2520. SET_BIT(hadc->Instance->CR2, ADC_CR2_CAL);
  2521. 80059d8: 689a ldr r2, [r3, #8]
  2522. 80059da: f042 0204 orr.w r2, r2, #4
  2523. 80059de: 609a str r2, [r3, #8]
  2524. tickstart = HAL_GetTick();
  2525. 80059e0: f7ff fd7e bl 80054e0 <HAL_GetTick>
  2526. 80059e4: 4606 mov r6, r0
  2527. /* Wait for calibration completion */
  2528. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_CAL))
  2529. 80059e6: 6823 ldr r3, [r4, #0]
  2530. 80059e8: 689b ldr r3, [r3, #8]
  2531. 80059ea: 075b lsls r3, r3, #29
  2532. 80059ec: d41f bmi.n 8005a2e <HAL_ADCEx_Calibration_Start+0xba>
  2533. return HAL_ERROR;
  2534. }
  2535. }
  2536. /* Set ADC state */
  2537. ADC_STATE_CLR_SET(hadc->State,
  2538. 80059ee: 6aa3 ldr r3, [r4, #40] ; 0x28
  2539. 80059f0: f023 0303 bic.w r3, r3, #3
  2540. 80059f4: f043 0301 orr.w r3, r3, #1
  2541. 80059f8: 62a3 str r3, [r4, #40] ; 0x28
  2542. HAL_ADC_STATE_BUSY_INTERNAL,
  2543. HAL_ADC_STATE_READY);
  2544. }
  2545. /* Process unlocked */
  2546. __HAL_UNLOCK(hadc);
  2547. 80059fa: 2300 movs r3, #0
  2548. 80059fc: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2549. /* Return function status */
  2550. return tmp_hal_status;
  2551. 8005a00: e012 b.n 8005a28 <HAL_ADCEx_Calibration_Start+0xb4>
  2552. wait_loop_index--;
  2553. 8005a02: 9b01 ldr r3, [sp, #4]
  2554. 8005a04: 3b01 subs r3, #1
  2555. 8005a06: 9301 str r3, [sp, #4]
  2556. 8005a08: e7d5 b.n 80059b6 <HAL_ADCEx_Calibration_Start+0x42>
  2557. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2558. 8005a0a: f7ff fd69 bl 80054e0 <HAL_GetTick>
  2559. 8005a0e: 1b80 subs r0, r0, r6
  2560. 8005a10: 280a cmp r0, #10
  2561. 8005a12: d9dd bls.n 80059d0 <HAL_ADCEx_Calibration_Start+0x5c>
  2562. ADC_STATE_CLR_SET(hadc->State,
  2563. 8005a14: 6aa3 ldr r3, [r4, #40] ; 0x28
  2564. return HAL_ERROR;
  2565. 8005a16: 2501 movs r5, #1
  2566. ADC_STATE_CLR_SET(hadc->State,
  2567. 8005a18: f023 0312 bic.w r3, r3, #18
  2568. 8005a1c: f043 0310 orr.w r3, r3, #16
  2569. 8005a20: 62a3 str r3, [r4, #40] ; 0x28
  2570. __HAL_UNLOCK(hadc);
  2571. 8005a22: 2300 movs r3, #0
  2572. 8005a24: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2573. }
  2574. 8005a28: 4628 mov r0, r5
  2575. 8005a2a: b002 add sp, #8
  2576. 8005a2c: bd70 pop {r4, r5, r6, pc}
  2577. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2578. 8005a2e: f7ff fd57 bl 80054e0 <HAL_GetTick>
  2579. 8005a32: 1b80 subs r0, r0, r6
  2580. 8005a34: 280a cmp r0, #10
  2581. 8005a36: d9d6 bls.n 80059e6 <HAL_ADCEx_Calibration_Start+0x72>
  2582. 8005a38: e7ec b.n 8005a14 <HAL_ADCEx_Calibration_Start+0xa0>
  2583. __HAL_LOCK(hadc);
  2584. 8005a3a: 2502 movs r5, #2
  2585. 8005a3c: e7f4 b.n 8005a28 <HAL_ADCEx_Calibration_Start+0xb4>
  2586. 8005a3e: bf00 nop
  2587. 8005a40: 20000200 .word 0x20000200
  2588. 08005a44 <HAL_NVIC_SetPriorityGrouping>:
  2589. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  2590. {
  2591. uint32_t reg_value;
  2592. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2593. reg_value = SCB->AIRCR; /* read old register configuration */
  2594. 8005a44: 4a07 ldr r2, [pc, #28] ; (8005a64 <HAL_NVIC_SetPriorityGrouping+0x20>)
  2595. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2596. reg_value = (reg_value |
  2597. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  2598. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2599. 8005a46: 0200 lsls r0, r0, #8
  2600. reg_value = SCB->AIRCR; /* read old register configuration */
  2601. 8005a48: 68d3 ldr r3, [r2, #12]
  2602. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2603. 8005a4a: f400 60e0 and.w r0, r0, #1792 ; 0x700
  2604. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2605. 8005a4e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2606. 8005a52: 041b lsls r3, r3, #16
  2607. 8005a54: 0c1b lsrs r3, r3, #16
  2608. 8005a56: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  2609. 8005a5a: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  2610. reg_value = (reg_value |
  2611. 8005a5e: 4303 orrs r3, r0
  2612. SCB->AIRCR = reg_value;
  2613. 8005a60: 60d3 str r3, [r2, #12]
  2614. 8005a62: 4770 bx lr
  2615. 8005a64: e000ed00 .word 0xe000ed00
  2616. 08005a68 <HAL_NVIC_SetPriority>:
  2617. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  2618. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  2619. */
  2620. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  2621. {
  2622. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  2623. 8005a68: 4b17 ldr r3, [pc, #92] ; (8005ac8 <HAL_NVIC_SetPriority+0x60>)
  2624. * This parameter can be a value between 0 and 15
  2625. * A lower priority value indicates a higher priority.
  2626. * @retval None
  2627. */
  2628. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  2629. {
  2630. 8005a6a: b530 push {r4, r5, lr}
  2631. 8005a6c: 68dc ldr r4, [r3, #12]
  2632. 8005a6e: f3c4 2402 ubfx r4, r4, #8, #3
  2633. {
  2634. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2635. uint32_t PreemptPriorityBits;
  2636. uint32_t SubPriorityBits;
  2637. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2638. 8005a72: f1c4 0307 rsb r3, r4, #7
  2639. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2640. 8005a76: 1d25 adds r5, r4, #4
  2641. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2642. 8005a78: 2b04 cmp r3, #4
  2643. 8005a7a: bf28 it cs
  2644. 8005a7c: 2304 movcs r3, #4
  2645. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2646. 8005a7e: 2d06 cmp r5, #6
  2647. return (
  2648. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2649. 8005a80: f04f 0501 mov.w r5, #1
  2650. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2651. 8005a84: bf98 it ls
  2652. 8005a86: 2400 movls r4, #0
  2653. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2654. 8005a88: fa05 f303 lsl.w r3, r5, r3
  2655. 8005a8c: f103 33ff add.w r3, r3, #4294967295
  2656. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2657. 8005a90: bf88 it hi
  2658. 8005a92: 3c03 subhi r4, #3
  2659. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2660. 8005a94: 4019 ands r1, r3
  2661. 8005a96: 40a1 lsls r1, r4
  2662. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  2663. 8005a98: fa05 f404 lsl.w r4, r5, r4
  2664. 8005a9c: 3c01 subs r4, #1
  2665. 8005a9e: 4022 ands r2, r4
  2666. if ((int32_t)(IRQn) < 0)
  2667. 8005aa0: 2800 cmp r0, #0
  2668. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2669. 8005aa2: ea42 0201 orr.w r2, r2, r1
  2670. 8005aa6: ea4f 1202 mov.w r2, r2, lsl #4
  2671. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2672. 8005aaa: bfaf iteee ge
  2673. 8005aac: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  2674. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2675. 8005ab0: 4b06 ldrlt r3, [pc, #24] ; (8005acc <HAL_NVIC_SetPriority+0x64>)
  2676. 8005ab2: f000 000f andlt.w r0, r0, #15
  2677. 8005ab6: b2d2 uxtblt r2, r2
  2678. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2679. 8005ab8: bfa5 ittet ge
  2680. 8005aba: b2d2 uxtbge r2, r2
  2681. 8005abc: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  2682. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2683. 8005ac0: 541a strblt r2, [r3, r0]
  2684. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2685. 8005ac2: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  2686. 8005ac6: bd30 pop {r4, r5, pc}
  2687. 8005ac8: e000ed00 .word 0xe000ed00
  2688. 8005acc: e000ed14 .word 0xe000ed14
  2689. 08005ad0 <HAL_NVIC_EnableIRQ>:
  2690. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  2691. 8005ad0: 2301 movs r3, #1
  2692. 8005ad2: 0942 lsrs r2, r0, #5
  2693. 8005ad4: f000 001f and.w r0, r0, #31
  2694. 8005ad8: fa03 f000 lsl.w r0, r3, r0
  2695. 8005adc: 4b01 ldr r3, [pc, #4] ; (8005ae4 <HAL_NVIC_EnableIRQ+0x14>)
  2696. 8005ade: f843 0022 str.w r0, [r3, r2, lsl #2]
  2697. 8005ae2: 4770 bx lr
  2698. 8005ae4: e000e100 .word 0xe000e100
  2699. 08005ae8 <HAL_SYSTICK_Config>:
  2700. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  2701. must contain a vendor-specific implementation of this function.
  2702. */
  2703. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  2704. {
  2705. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  2706. 8005ae8: 3801 subs r0, #1
  2707. 8005aea: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  2708. 8005aee: d20a bcs.n 8005b06 <HAL_SYSTICK_Config+0x1e>
  2709. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2710. 8005af0: 21f0 movs r1, #240 ; 0xf0
  2711. {
  2712. return (1UL); /* Reload value impossible */
  2713. }
  2714. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2715. 8005af2: 4b06 ldr r3, [pc, #24] ; (8005b0c <HAL_SYSTICK_Config+0x24>)
  2716. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2717. 8005af4: 4a06 ldr r2, [pc, #24] ; (8005b10 <HAL_SYSTICK_Config+0x28>)
  2718. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2719. 8005af6: 6058 str r0, [r3, #4]
  2720. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2721. 8005af8: f882 1023 strb.w r1, [r2, #35] ; 0x23
  2722. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  2723. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2724. 8005afc: 2000 movs r0, #0
  2725. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2726. 8005afe: 2207 movs r2, #7
  2727. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2728. 8005b00: 6098 str r0, [r3, #8]
  2729. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2730. 8005b02: 601a str r2, [r3, #0]
  2731. 8005b04: 4770 bx lr
  2732. return (1UL); /* Reload value impossible */
  2733. 8005b06: 2001 movs r0, #1
  2734. * - 1 Function failed.
  2735. */
  2736. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  2737. {
  2738. return SysTick_Config(TicksNumb);
  2739. }
  2740. 8005b08: 4770 bx lr
  2741. 8005b0a: bf00 nop
  2742. 8005b0c: e000e010 .word 0xe000e010
  2743. 8005b10: e000ed00 .word 0xe000ed00
  2744. 08005b14 <HAL_DMA_Init>:
  2745. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  2746. * the configuration information for the specified DMA Channel.
  2747. * @retval HAL status
  2748. */
  2749. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  2750. {
  2751. 8005b14: b510 push {r4, lr}
  2752. uint32_t tmp = 0U;
  2753. /* Check the DMA handle allocation */
  2754. if(hdma == NULL)
  2755. 8005b16: 2800 cmp r0, #0
  2756. 8005b18: d032 beq.n 8005b80 <HAL_DMA_Init+0x6c>
  2757. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  2758. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  2759. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  2760. /* calculation of the channel index */
  2761. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  2762. 8005b1a: 6801 ldr r1, [r0, #0]
  2763. 8005b1c: 4b19 ldr r3, [pc, #100] ; (8005b84 <HAL_DMA_Init+0x70>)
  2764. 8005b1e: 2414 movs r4, #20
  2765. 8005b20: 4299 cmp r1, r3
  2766. 8005b22: d825 bhi.n 8005b70 <HAL_DMA_Init+0x5c>
  2767. {
  2768. /* DMA1 */
  2769. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2770. 8005b24: 4a18 ldr r2, [pc, #96] ; (8005b88 <HAL_DMA_Init+0x74>)
  2771. hdma->DmaBaseAddress = DMA1;
  2772. 8005b26: f2a3 4307 subw r3, r3, #1031 ; 0x407
  2773. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2774. 8005b2a: 440a add r2, r1
  2775. 8005b2c: fbb2 f2f4 udiv r2, r2, r4
  2776. 8005b30: 0092 lsls r2, r2, #2
  2777. 8005b32: 6402 str r2, [r0, #64] ; 0x40
  2778. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2779. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  2780. DMA_CCR_DIR));
  2781. /* Prepare the DMA Channel configuration */
  2782. tmp |= hdma->Init.Direction |
  2783. 8005b34: 6884 ldr r4, [r0, #8]
  2784. hdma->DmaBaseAddress = DMA2;
  2785. 8005b36: 63c3 str r3, [r0, #60] ; 0x3c
  2786. tmp |= hdma->Init.Direction |
  2787. 8005b38: 6843 ldr r3, [r0, #4]
  2788. tmp = hdma->Instance->CCR;
  2789. 8005b3a: 680a ldr r2, [r1, #0]
  2790. tmp |= hdma->Init.Direction |
  2791. 8005b3c: 4323 orrs r3, r4
  2792. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2793. 8005b3e: 68c4 ldr r4, [r0, #12]
  2794. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2795. 8005b40: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  2796. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2797. 8005b44: 4323 orrs r3, r4
  2798. 8005b46: 6904 ldr r4, [r0, #16]
  2799. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2800. 8005b48: f022 0230 bic.w r2, r2, #48 ; 0x30
  2801. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2802. 8005b4c: 4323 orrs r3, r4
  2803. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  2804. 8005b4e: 6944 ldr r4, [r0, #20]
  2805. 8005b50: 4323 orrs r3, r4
  2806. 8005b52: 6984 ldr r4, [r0, #24]
  2807. 8005b54: 4323 orrs r3, r4
  2808. hdma->Init.Mode | hdma->Init.Priority;
  2809. 8005b56: 69c4 ldr r4, [r0, #28]
  2810. 8005b58: 4323 orrs r3, r4
  2811. tmp |= hdma->Init.Direction |
  2812. 8005b5a: 4313 orrs r3, r2
  2813. /* Write to DMA Channel CR register */
  2814. hdma->Instance->CCR = tmp;
  2815. 8005b5c: 600b str r3, [r1, #0]
  2816. /* Initialise the error code */
  2817. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2818. /* Initialize the DMA state*/
  2819. hdma->State = HAL_DMA_STATE_READY;
  2820. 8005b5e: 2201 movs r2, #1
  2821. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2822. 8005b60: 2300 movs r3, #0
  2823. hdma->State = HAL_DMA_STATE_READY;
  2824. 8005b62: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2825. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2826. 8005b66: 6383 str r3, [r0, #56] ; 0x38
  2827. /* Allocate lock resource and initialize it */
  2828. hdma->Lock = HAL_UNLOCKED;
  2829. 8005b68: f880 3020 strb.w r3, [r0, #32]
  2830. return HAL_OK;
  2831. 8005b6c: 4618 mov r0, r3
  2832. 8005b6e: bd10 pop {r4, pc}
  2833. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  2834. 8005b70: 4b06 ldr r3, [pc, #24] ; (8005b8c <HAL_DMA_Init+0x78>)
  2835. 8005b72: 440b add r3, r1
  2836. 8005b74: fbb3 f3f4 udiv r3, r3, r4
  2837. 8005b78: 009b lsls r3, r3, #2
  2838. 8005b7a: 6403 str r3, [r0, #64] ; 0x40
  2839. hdma->DmaBaseAddress = DMA2;
  2840. 8005b7c: 4b04 ldr r3, [pc, #16] ; (8005b90 <HAL_DMA_Init+0x7c>)
  2841. 8005b7e: e7d9 b.n 8005b34 <HAL_DMA_Init+0x20>
  2842. return HAL_ERROR;
  2843. 8005b80: 2001 movs r0, #1
  2844. }
  2845. 8005b82: bd10 pop {r4, pc}
  2846. 8005b84: 40020407 .word 0x40020407
  2847. 8005b88: bffdfff8 .word 0xbffdfff8
  2848. 8005b8c: bffdfbf8 .word 0xbffdfbf8
  2849. 8005b90: 40020400 .word 0x40020400
  2850. 08005b94 <HAL_DMA_Start_IT>:
  2851. * @param DstAddress: The destination memory Buffer address
  2852. * @param DataLength: The length of data to be transferred from source to destination
  2853. * @retval HAL status
  2854. */
  2855. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2856. {
  2857. 8005b94: b5f0 push {r4, r5, r6, r7, lr}
  2858. /* Check the parameters */
  2859. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  2860. /* Process locked */
  2861. __HAL_LOCK(hdma);
  2862. 8005b96: f890 4020 ldrb.w r4, [r0, #32]
  2863. 8005b9a: 2c01 cmp r4, #1
  2864. 8005b9c: d035 beq.n 8005c0a <HAL_DMA_Start_IT+0x76>
  2865. 8005b9e: 2401 movs r4, #1
  2866. if(HAL_DMA_STATE_READY == hdma->State)
  2867. 8005ba0: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  2868. __HAL_LOCK(hdma);
  2869. 8005ba4: f880 4020 strb.w r4, [r0, #32]
  2870. if(HAL_DMA_STATE_READY == hdma->State)
  2871. 8005ba8: 42a5 cmp r5, r4
  2872. 8005baa: f04f 0600 mov.w r6, #0
  2873. 8005bae: f04f 0402 mov.w r4, #2
  2874. 8005bb2: d128 bne.n 8005c06 <HAL_DMA_Start_IT+0x72>
  2875. {
  2876. /* Change DMA peripheral state */
  2877. hdma->State = HAL_DMA_STATE_BUSY;
  2878. 8005bb4: f880 4021 strb.w r4, [r0, #33] ; 0x21
  2879. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2880. /* Disable the peripheral */
  2881. __HAL_DMA_DISABLE(hdma);
  2882. 8005bb8: 6804 ldr r4, [r0, #0]
  2883. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2884. 8005bba: 6386 str r6, [r0, #56] ; 0x38
  2885. __HAL_DMA_DISABLE(hdma);
  2886. 8005bbc: 6826 ldr r6, [r4, #0]
  2887. * @retval HAL status
  2888. */
  2889. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2890. {
  2891. /* Clear all flags */
  2892. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2893. 8005bbe: 6c07 ldr r7, [r0, #64] ; 0x40
  2894. __HAL_DMA_DISABLE(hdma);
  2895. 8005bc0: f026 0601 bic.w r6, r6, #1
  2896. 8005bc4: 6026 str r6, [r4, #0]
  2897. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2898. 8005bc6: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2899. 8005bc8: 40bd lsls r5, r7
  2900. 8005bca: 6075 str r5, [r6, #4]
  2901. /* Configure DMA Channel data length */
  2902. hdma->Instance->CNDTR = DataLength;
  2903. 8005bcc: 6063 str r3, [r4, #4]
  2904. /* Memory to Peripheral */
  2905. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  2906. 8005bce: 6843 ldr r3, [r0, #4]
  2907. 8005bd0: 6805 ldr r5, [r0, #0]
  2908. 8005bd2: 2b10 cmp r3, #16
  2909. if(NULL != hdma->XferHalfCpltCallback)
  2910. 8005bd4: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2911. {
  2912. /* Configure DMA Channel destination address */
  2913. hdma->Instance->CPAR = DstAddress;
  2914. 8005bd6: bf0b itete eq
  2915. 8005bd8: 60a2 streq r2, [r4, #8]
  2916. }
  2917. /* Peripheral to Memory */
  2918. else
  2919. {
  2920. /* Configure DMA Channel source address */
  2921. hdma->Instance->CPAR = SrcAddress;
  2922. 8005bda: 60a1 strne r1, [r4, #8]
  2923. hdma->Instance->CMAR = SrcAddress;
  2924. 8005bdc: 60e1 streq r1, [r4, #12]
  2925. /* Configure DMA Channel destination address */
  2926. hdma->Instance->CMAR = DstAddress;
  2927. 8005bde: 60e2 strne r2, [r4, #12]
  2928. if(NULL != hdma->XferHalfCpltCallback)
  2929. 8005be0: b14b cbz r3, 8005bf6 <HAL_DMA_Start_IT+0x62>
  2930. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2931. 8005be2: 6823 ldr r3, [r4, #0]
  2932. 8005be4: f043 030e orr.w r3, r3, #14
  2933. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2934. 8005be8: 6023 str r3, [r4, #0]
  2935. __HAL_DMA_ENABLE(hdma);
  2936. 8005bea: 682b ldr r3, [r5, #0]
  2937. HAL_StatusTypeDef status = HAL_OK;
  2938. 8005bec: 2000 movs r0, #0
  2939. __HAL_DMA_ENABLE(hdma);
  2940. 8005bee: f043 0301 orr.w r3, r3, #1
  2941. 8005bf2: 602b str r3, [r5, #0]
  2942. 8005bf4: bdf0 pop {r4, r5, r6, r7, pc}
  2943. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2944. 8005bf6: 6823 ldr r3, [r4, #0]
  2945. 8005bf8: f023 0304 bic.w r3, r3, #4
  2946. 8005bfc: 6023 str r3, [r4, #0]
  2947. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2948. 8005bfe: 6823 ldr r3, [r4, #0]
  2949. 8005c00: f043 030a orr.w r3, r3, #10
  2950. 8005c04: e7f0 b.n 8005be8 <HAL_DMA_Start_IT+0x54>
  2951. __HAL_UNLOCK(hdma);
  2952. 8005c06: f880 6020 strb.w r6, [r0, #32]
  2953. __HAL_LOCK(hdma);
  2954. 8005c0a: 2002 movs r0, #2
  2955. }
  2956. 8005c0c: bdf0 pop {r4, r5, r6, r7, pc}
  2957. ...
  2958. 08005c10 <HAL_DMA_Abort_IT>:
  2959. if(HAL_DMA_STATE_BUSY != hdma->State)
  2960. 8005c10: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  2961. {
  2962. 8005c14: b510 push {r4, lr}
  2963. if(HAL_DMA_STATE_BUSY != hdma->State)
  2964. 8005c16: 2b02 cmp r3, #2
  2965. 8005c18: d003 beq.n 8005c22 <HAL_DMA_Abort_IT+0x12>
  2966. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  2967. 8005c1a: 2304 movs r3, #4
  2968. 8005c1c: 6383 str r3, [r0, #56] ; 0x38
  2969. status = HAL_ERROR;
  2970. 8005c1e: 2001 movs r0, #1
  2971. 8005c20: bd10 pop {r4, pc}
  2972. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2973. 8005c22: 6803 ldr r3, [r0, #0]
  2974. 8005c24: 681a ldr r2, [r3, #0]
  2975. 8005c26: f022 020e bic.w r2, r2, #14
  2976. 8005c2a: 601a str r2, [r3, #0]
  2977. __HAL_DMA_DISABLE(hdma);
  2978. 8005c2c: 681a ldr r2, [r3, #0]
  2979. 8005c2e: f022 0201 bic.w r2, r2, #1
  2980. 8005c32: 601a str r2, [r3, #0]
  2981. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2982. 8005c34: 4a29 ldr r2, [pc, #164] ; (8005cdc <HAL_DMA_Abort_IT+0xcc>)
  2983. 8005c36: 4293 cmp r3, r2
  2984. 8005c38: d924 bls.n 8005c84 <HAL_DMA_Abort_IT+0x74>
  2985. 8005c3a: f502 7262 add.w r2, r2, #904 ; 0x388
  2986. 8005c3e: 4293 cmp r3, r2
  2987. 8005c40: d019 beq.n 8005c76 <HAL_DMA_Abort_IT+0x66>
  2988. 8005c42: 3214 adds r2, #20
  2989. 8005c44: 4293 cmp r3, r2
  2990. 8005c46: d018 beq.n 8005c7a <HAL_DMA_Abort_IT+0x6a>
  2991. 8005c48: 3214 adds r2, #20
  2992. 8005c4a: 4293 cmp r3, r2
  2993. 8005c4c: d017 beq.n 8005c7e <HAL_DMA_Abort_IT+0x6e>
  2994. 8005c4e: 3214 adds r2, #20
  2995. 8005c50: 4293 cmp r3, r2
  2996. 8005c52: bf0c ite eq
  2997. 8005c54: f44f 5380 moveq.w r3, #4096 ; 0x1000
  2998. 8005c58: f44f 3380 movne.w r3, #65536 ; 0x10000
  2999. 8005c5c: 4a20 ldr r2, [pc, #128] ; (8005ce0 <HAL_DMA_Abort_IT+0xd0>)
  3000. 8005c5e: 6053 str r3, [r2, #4]
  3001. hdma->State = HAL_DMA_STATE_READY;
  3002. 8005c60: 2301 movs r3, #1
  3003. __HAL_UNLOCK(hdma);
  3004. 8005c62: 2400 movs r4, #0
  3005. hdma->State = HAL_DMA_STATE_READY;
  3006. 8005c64: f880 3021 strb.w r3, [r0, #33] ; 0x21
  3007. if(hdma->XferAbortCallback != NULL)
  3008. 8005c68: 6b43 ldr r3, [r0, #52] ; 0x34
  3009. __HAL_UNLOCK(hdma);
  3010. 8005c6a: f880 4020 strb.w r4, [r0, #32]
  3011. if(hdma->XferAbortCallback != NULL)
  3012. 8005c6e: b39b cbz r3, 8005cd8 <HAL_DMA_Abort_IT+0xc8>
  3013. hdma->XferAbortCallback(hdma);
  3014. 8005c70: 4798 blx r3
  3015. HAL_StatusTypeDef status = HAL_OK;
  3016. 8005c72: 4620 mov r0, r4
  3017. 8005c74: bd10 pop {r4, pc}
  3018. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  3019. 8005c76: 2301 movs r3, #1
  3020. 8005c78: e7f0 b.n 8005c5c <HAL_DMA_Abort_IT+0x4c>
  3021. 8005c7a: 2310 movs r3, #16
  3022. 8005c7c: e7ee b.n 8005c5c <HAL_DMA_Abort_IT+0x4c>
  3023. 8005c7e: f44f 7380 mov.w r3, #256 ; 0x100
  3024. 8005c82: e7eb b.n 8005c5c <HAL_DMA_Abort_IT+0x4c>
  3025. 8005c84: 4917 ldr r1, [pc, #92] ; (8005ce4 <HAL_DMA_Abort_IT+0xd4>)
  3026. 8005c86: 428b cmp r3, r1
  3027. 8005c88: d016 beq.n 8005cb8 <HAL_DMA_Abort_IT+0xa8>
  3028. 8005c8a: 3114 adds r1, #20
  3029. 8005c8c: 428b cmp r3, r1
  3030. 8005c8e: d015 beq.n 8005cbc <HAL_DMA_Abort_IT+0xac>
  3031. 8005c90: 3114 adds r1, #20
  3032. 8005c92: 428b cmp r3, r1
  3033. 8005c94: d014 beq.n 8005cc0 <HAL_DMA_Abort_IT+0xb0>
  3034. 8005c96: 3114 adds r1, #20
  3035. 8005c98: 428b cmp r3, r1
  3036. 8005c9a: d014 beq.n 8005cc6 <HAL_DMA_Abort_IT+0xb6>
  3037. 8005c9c: 3114 adds r1, #20
  3038. 8005c9e: 428b cmp r3, r1
  3039. 8005ca0: d014 beq.n 8005ccc <HAL_DMA_Abort_IT+0xbc>
  3040. 8005ca2: 3114 adds r1, #20
  3041. 8005ca4: 428b cmp r3, r1
  3042. 8005ca6: d014 beq.n 8005cd2 <HAL_DMA_Abort_IT+0xc2>
  3043. 8005ca8: 4293 cmp r3, r2
  3044. 8005caa: bf14 ite ne
  3045. 8005cac: f44f 3380 movne.w r3, #65536 ; 0x10000
  3046. 8005cb0: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  3047. 8005cb4: 4a0c ldr r2, [pc, #48] ; (8005ce8 <HAL_DMA_Abort_IT+0xd8>)
  3048. 8005cb6: e7d2 b.n 8005c5e <HAL_DMA_Abort_IT+0x4e>
  3049. 8005cb8: 2301 movs r3, #1
  3050. 8005cba: e7fb b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3051. 8005cbc: 2310 movs r3, #16
  3052. 8005cbe: e7f9 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3053. 8005cc0: f44f 7380 mov.w r3, #256 ; 0x100
  3054. 8005cc4: e7f6 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3055. 8005cc6: f44f 5380 mov.w r3, #4096 ; 0x1000
  3056. 8005cca: e7f3 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3057. 8005ccc: f44f 3380 mov.w r3, #65536 ; 0x10000
  3058. 8005cd0: e7f0 b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3059. 8005cd2: f44f 1380 mov.w r3, #1048576 ; 0x100000
  3060. 8005cd6: e7ed b.n 8005cb4 <HAL_DMA_Abort_IT+0xa4>
  3061. HAL_StatusTypeDef status = HAL_OK;
  3062. 8005cd8: 4618 mov r0, r3
  3063. }
  3064. 8005cda: bd10 pop {r4, pc}
  3065. 8005cdc: 40020080 .word 0x40020080
  3066. 8005ce0: 40020400 .word 0x40020400
  3067. 8005ce4: 40020008 .word 0x40020008
  3068. 8005ce8: 40020000 .word 0x40020000
  3069. 08005cec <HAL_DMA_IRQHandler>:
  3070. {
  3071. 8005cec: b470 push {r4, r5, r6}
  3072. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3073. 8005cee: 2504 movs r5, #4
  3074. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  3075. 8005cf0: 6bc6 ldr r6, [r0, #60] ; 0x3c
  3076. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3077. 8005cf2: 6c02 ldr r2, [r0, #64] ; 0x40
  3078. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  3079. 8005cf4: 6834 ldr r4, [r6, #0]
  3080. uint32_t source_it = hdma->Instance->CCR;
  3081. 8005cf6: 6803 ldr r3, [r0, #0]
  3082. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3083. 8005cf8: 4095 lsls r5, r2
  3084. 8005cfa: 4225 tst r5, r4
  3085. uint32_t source_it = hdma->Instance->CCR;
  3086. 8005cfc: 6819 ldr r1, [r3, #0]
  3087. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3088. 8005cfe: d055 beq.n 8005dac <HAL_DMA_IRQHandler+0xc0>
  3089. 8005d00: 074d lsls r5, r1, #29
  3090. 8005d02: d553 bpl.n 8005dac <HAL_DMA_IRQHandler+0xc0>
  3091. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3092. 8005d04: 681a ldr r2, [r3, #0]
  3093. 8005d06: 0696 lsls r6, r2, #26
  3094. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  3095. 8005d08: bf5e ittt pl
  3096. 8005d0a: 681a ldrpl r2, [r3, #0]
  3097. 8005d0c: f022 0204 bicpl.w r2, r2, #4
  3098. 8005d10: 601a strpl r2, [r3, #0]
  3099. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  3100. 8005d12: 4a60 ldr r2, [pc, #384] ; (8005e94 <HAL_DMA_IRQHandler+0x1a8>)
  3101. 8005d14: 4293 cmp r3, r2
  3102. 8005d16: d91f bls.n 8005d58 <HAL_DMA_IRQHandler+0x6c>
  3103. 8005d18: f502 7262 add.w r2, r2, #904 ; 0x388
  3104. 8005d1c: 4293 cmp r3, r2
  3105. 8005d1e: d014 beq.n 8005d4a <HAL_DMA_IRQHandler+0x5e>
  3106. 8005d20: 3214 adds r2, #20
  3107. 8005d22: 4293 cmp r3, r2
  3108. 8005d24: d013 beq.n 8005d4e <HAL_DMA_IRQHandler+0x62>
  3109. 8005d26: 3214 adds r2, #20
  3110. 8005d28: 4293 cmp r3, r2
  3111. 8005d2a: d012 beq.n 8005d52 <HAL_DMA_IRQHandler+0x66>
  3112. 8005d2c: 3214 adds r2, #20
  3113. 8005d2e: 4293 cmp r3, r2
  3114. 8005d30: bf0c ite eq
  3115. 8005d32: f44f 4380 moveq.w r3, #16384 ; 0x4000
  3116. 8005d36: f44f 2380 movne.w r3, #262144 ; 0x40000
  3117. 8005d3a: 4a57 ldr r2, [pc, #348] ; (8005e98 <HAL_DMA_IRQHandler+0x1ac>)
  3118. 8005d3c: 6053 str r3, [r2, #4]
  3119. if(hdma->XferHalfCpltCallback != NULL)
  3120. 8005d3e: 6ac3 ldr r3, [r0, #44] ; 0x2c
  3121. if (hdma->XferErrorCallback != NULL)
  3122. 8005d40: 2b00 cmp r3, #0
  3123. 8005d42: f000 80a5 beq.w 8005e90 <HAL_DMA_IRQHandler+0x1a4>
  3124. }
  3125. 8005d46: bc70 pop {r4, r5, r6}
  3126. hdma->XferErrorCallback(hdma);
  3127. 8005d48: 4718 bx r3
  3128. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  3129. 8005d4a: 2304 movs r3, #4
  3130. 8005d4c: e7f5 b.n 8005d3a <HAL_DMA_IRQHandler+0x4e>
  3131. 8005d4e: 2340 movs r3, #64 ; 0x40
  3132. 8005d50: e7f3 b.n 8005d3a <HAL_DMA_IRQHandler+0x4e>
  3133. 8005d52: f44f 6380 mov.w r3, #1024 ; 0x400
  3134. 8005d56: e7f0 b.n 8005d3a <HAL_DMA_IRQHandler+0x4e>
  3135. 8005d58: 4950 ldr r1, [pc, #320] ; (8005e9c <HAL_DMA_IRQHandler+0x1b0>)
  3136. 8005d5a: 428b cmp r3, r1
  3137. 8005d5c: d016 beq.n 8005d8c <HAL_DMA_IRQHandler+0xa0>
  3138. 8005d5e: 3114 adds r1, #20
  3139. 8005d60: 428b cmp r3, r1
  3140. 8005d62: d015 beq.n 8005d90 <HAL_DMA_IRQHandler+0xa4>
  3141. 8005d64: 3114 adds r1, #20
  3142. 8005d66: 428b cmp r3, r1
  3143. 8005d68: d014 beq.n 8005d94 <HAL_DMA_IRQHandler+0xa8>
  3144. 8005d6a: 3114 adds r1, #20
  3145. 8005d6c: 428b cmp r3, r1
  3146. 8005d6e: d014 beq.n 8005d9a <HAL_DMA_IRQHandler+0xae>
  3147. 8005d70: 3114 adds r1, #20
  3148. 8005d72: 428b cmp r3, r1
  3149. 8005d74: d014 beq.n 8005da0 <HAL_DMA_IRQHandler+0xb4>
  3150. 8005d76: 3114 adds r1, #20
  3151. 8005d78: 428b cmp r3, r1
  3152. 8005d7a: d014 beq.n 8005da6 <HAL_DMA_IRQHandler+0xba>
  3153. 8005d7c: 4293 cmp r3, r2
  3154. 8005d7e: bf14 ite ne
  3155. 8005d80: f44f 2380 movne.w r3, #262144 ; 0x40000
  3156. 8005d84: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  3157. 8005d88: 4a45 ldr r2, [pc, #276] ; (8005ea0 <HAL_DMA_IRQHandler+0x1b4>)
  3158. 8005d8a: e7d7 b.n 8005d3c <HAL_DMA_IRQHandler+0x50>
  3159. 8005d8c: 2304 movs r3, #4
  3160. 8005d8e: e7fb b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3161. 8005d90: 2340 movs r3, #64 ; 0x40
  3162. 8005d92: e7f9 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3163. 8005d94: f44f 6380 mov.w r3, #1024 ; 0x400
  3164. 8005d98: e7f6 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3165. 8005d9a: f44f 4380 mov.w r3, #16384 ; 0x4000
  3166. 8005d9e: e7f3 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3167. 8005da0: f44f 2380 mov.w r3, #262144 ; 0x40000
  3168. 8005da4: e7f0 b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3169. 8005da6: f44f 0380 mov.w r3, #4194304 ; 0x400000
  3170. 8005daa: e7ed b.n 8005d88 <HAL_DMA_IRQHandler+0x9c>
  3171. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  3172. 8005dac: 2502 movs r5, #2
  3173. 8005dae: 4095 lsls r5, r2
  3174. 8005db0: 4225 tst r5, r4
  3175. 8005db2: d057 beq.n 8005e64 <HAL_DMA_IRQHandler+0x178>
  3176. 8005db4: 078d lsls r5, r1, #30
  3177. 8005db6: d555 bpl.n 8005e64 <HAL_DMA_IRQHandler+0x178>
  3178. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3179. 8005db8: 681a ldr r2, [r3, #0]
  3180. 8005dba: 0694 lsls r4, r2, #26
  3181. 8005dbc: d406 bmi.n 8005dcc <HAL_DMA_IRQHandler+0xe0>
  3182. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  3183. 8005dbe: 681a ldr r2, [r3, #0]
  3184. 8005dc0: f022 020a bic.w r2, r2, #10
  3185. 8005dc4: 601a str r2, [r3, #0]
  3186. hdma->State = HAL_DMA_STATE_READY;
  3187. 8005dc6: 2201 movs r2, #1
  3188. 8005dc8: f880 2021 strb.w r2, [r0, #33] ; 0x21
  3189. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  3190. 8005dcc: 4a31 ldr r2, [pc, #196] ; (8005e94 <HAL_DMA_IRQHandler+0x1a8>)
  3191. 8005dce: 4293 cmp r3, r2
  3192. 8005dd0: d91e bls.n 8005e10 <HAL_DMA_IRQHandler+0x124>
  3193. 8005dd2: f502 7262 add.w r2, r2, #904 ; 0x388
  3194. 8005dd6: 4293 cmp r3, r2
  3195. 8005dd8: d013 beq.n 8005e02 <HAL_DMA_IRQHandler+0x116>
  3196. 8005dda: 3214 adds r2, #20
  3197. 8005ddc: 4293 cmp r3, r2
  3198. 8005dde: d012 beq.n 8005e06 <HAL_DMA_IRQHandler+0x11a>
  3199. 8005de0: 3214 adds r2, #20
  3200. 8005de2: 4293 cmp r3, r2
  3201. 8005de4: d011 beq.n 8005e0a <HAL_DMA_IRQHandler+0x11e>
  3202. 8005de6: 3214 adds r2, #20
  3203. 8005de8: 4293 cmp r3, r2
  3204. 8005dea: bf0c ite eq
  3205. 8005dec: f44f 5300 moveq.w r3, #8192 ; 0x2000
  3206. 8005df0: f44f 3300 movne.w r3, #131072 ; 0x20000
  3207. 8005df4: 4a28 ldr r2, [pc, #160] ; (8005e98 <HAL_DMA_IRQHandler+0x1ac>)
  3208. 8005df6: 6053 str r3, [r2, #4]
  3209. __HAL_UNLOCK(hdma);
  3210. 8005df8: 2300 movs r3, #0
  3211. 8005dfa: f880 3020 strb.w r3, [r0, #32]
  3212. if(hdma->XferCpltCallback != NULL)
  3213. 8005dfe: 6a83 ldr r3, [r0, #40] ; 0x28
  3214. 8005e00: e79e b.n 8005d40 <HAL_DMA_IRQHandler+0x54>
  3215. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  3216. 8005e02: 2302 movs r3, #2
  3217. 8005e04: e7f6 b.n 8005df4 <HAL_DMA_IRQHandler+0x108>
  3218. 8005e06: 2320 movs r3, #32
  3219. 8005e08: e7f4 b.n 8005df4 <HAL_DMA_IRQHandler+0x108>
  3220. 8005e0a: f44f 7300 mov.w r3, #512 ; 0x200
  3221. 8005e0e: e7f1 b.n 8005df4 <HAL_DMA_IRQHandler+0x108>
  3222. 8005e10: 4922 ldr r1, [pc, #136] ; (8005e9c <HAL_DMA_IRQHandler+0x1b0>)
  3223. 8005e12: 428b cmp r3, r1
  3224. 8005e14: d016 beq.n 8005e44 <HAL_DMA_IRQHandler+0x158>
  3225. 8005e16: 3114 adds r1, #20
  3226. 8005e18: 428b cmp r3, r1
  3227. 8005e1a: d015 beq.n 8005e48 <HAL_DMA_IRQHandler+0x15c>
  3228. 8005e1c: 3114 adds r1, #20
  3229. 8005e1e: 428b cmp r3, r1
  3230. 8005e20: d014 beq.n 8005e4c <HAL_DMA_IRQHandler+0x160>
  3231. 8005e22: 3114 adds r1, #20
  3232. 8005e24: 428b cmp r3, r1
  3233. 8005e26: d014 beq.n 8005e52 <HAL_DMA_IRQHandler+0x166>
  3234. 8005e28: 3114 adds r1, #20
  3235. 8005e2a: 428b cmp r3, r1
  3236. 8005e2c: d014 beq.n 8005e58 <HAL_DMA_IRQHandler+0x16c>
  3237. 8005e2e: 3114 adds r1, #20
  3238. 8005e30: 428b cmp r3, r1
  3239. 8005e32: d014 beq.n 8005e5e <HAL_DMA_IRQHandler+0x172>
  3240. 8005e34: 4293 cmp r3, r2
  3241. 8005e36: bf14 ite ne
  3242. 8005e38: f44f 3300 movne.w r3, #131072 ; 0x20000
  3243. 8005e3c: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  3244. 8005e40: 4a17 ldr r2, [pc, #92] ; (8005ea0 <HAL_DMA_IRQHandler+0x1b4>)
  3245. 8005e42: e7d8 b.n 8005df6 <HAL_DMA_IRQHandler+0x10a>
  3246. 8005e44: 2302 movs r3, #2
  3247. 8005e46: e7fb b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3248. 8005e48: 2320 movs r3, #32
  3249. 8005e4a: e7f9 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3250. 8005e4c: f44f 7300 mov.w r3, #512 ; 0x200
  3251. 8005e50: e7f6 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3252. 8005e52: f44f 5300 mov.w r3, #8192 ; 0x2000
  3253. 8005e56: e7f3 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3254. 8005e58: f44f 3300 mov.w r3, #131072 ; 0x20000
  3255. 8005e5c: e7f0 b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3256. 8005e5e: f44f 1300 mov.w r3, #2097152 ; 0x200000
  3257. 8005e62: e7ed b.n 8005e40 <HAL_DMA_IRQHandler+0x154>
  3258. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  3259. 8005e64: 2508 movs r5, #8
  3260. 8005e66: 4095 lsls r5, r2
  3261. 8005e68: 4225 tst r5, r4
  3262. 8005e6a: d011 beq.n 8005e90 <HAL_DMA_IRQHandler+0x1a4>
  3263. 8005e6c: 0709 lsls r1, r1, #28
  3264. 8005e6e: d50f bpl.n 8005e90 <HAL_DMA_IRQHandler+0x1a4>
  3265. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  3266. 8005e70: 6819 ldr r1, [r3, #0]
  3267. 8005e72: f021 010e bic.w r1, r1, #14
  3268. 8005e76: 6019 str r1, [r3, #0]
  3269. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  3270. 8005e78: 2301 movs r3, #1
  3271. 8005e7a: fa03 f202 lsl.w r2, r3, r2
  3272. 8005e7e: 6072 str r2, [r6, #4]
  3273. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  3274. 8005e80: 6383 str r3, [r0, #56] ; 0x38
  3275. hdma->State = HAL_DMA_STATE_READY;
  3276. 8005e82: f880 3021 strb.w r3, [r0, #33] ; 0x21
  3277. __HAL_UNLOCK(hdma);
  3278. 8005e86: 2300 movs r3, #0
  3279. 8005e88: f880 3020 strb.w r3, [r0, #32]
  3280. if (hdma->XferErrorCallback != NULL)
  3281. 8005e8c: 6b03 ldr r3, [r0, #48] ; 0x30
  3282. 8005e8e: e757 b.n 8005d40 <HAL_DMA_IRQHandler+0x54>
  3283. }
  3284. 8005e90: bc70 pop {r4, r5, r6}
  3285. 8005e92: 4770 bx lr
  3286. 8005e94: 40020080 .word 0x40020080
  3287. 8005e98: 40020400 .word 0x40020400
  3288. 8005e9c: 40020008 .word 0x40020008
  3289. 8005ea0: 40020000 .word 0x40020000
  3290. 08005ea4 <FLASH_SetErrorCode>:
  3291. uint32_t flags = 0U;
  3292. #if defined(FLASH_BANK2_END)
  3293. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  3294. #else
  3295. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  3296. 8005ea4: 4a11 ldr r2, [pc, #68] ; (8005eec <FLASH_SetErrorCode+0x48>)
  3297. 8005ea6: 68d3 ldr r3, [r2, #12]
  3298. 8005ea8: f013 0310 ands.w r3, r3, #16
  3299. 8005eac: d005 beq.n 8005eba <FLASH_SetErrorCode+0x16>
  3300. #endif /* FLASH_BANK2_END */
  3301. {
  3302. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  3303. 8005eae: 4910 ldr r1, [pc, #64] ; (8005ef0 <FLASH_SetErrorCode+0x4c>)
  3304. 8005eb0: 69cb ldr r3, [r1, #28]
  3305. 8005eb2: f043 0302 orr.w r3, r3, #2
  3306. 8005eb6: 61cb str r3, [r1, #28]
  3307. #if defined(FLASH_BANK2_END)
  3308. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  3309. #else
  3310. flags |= FLASH_FLAG_WRPERR;
  3311. 8005eb8: 2310 movs r3, #16
  3312. #endif /* FLASH_BANK2_END */
  3313. }
  3314. #if defined(FLASH_BANK2_END)
  3315. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  3316. #else
  3317. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  3318. 8005eba: 68d2 ldr r2, [r2, #12]
  3319. 8005ebc: 0750 lsls r0, r2, #29
  3320. 8005ebe: d506 bpl.n 8005ece <FLASH_SetErrorCode+0x2a>
  3321. #endif /* FLASH_BANK2_END */
  3322. {
  3323. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  3324. 8005ec0: 490b ldr r1, [pc, #44] ; (8005ef0 <FLASH_SetErrorCode+0x4c>)
  3325. #if defined(FLASH_BANK2_END)
  3326. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  3327. #else
  3328. flags |= FLASH_FLAG_PGERR;
  3329. 8005ec2: f043 0304 orr.w r3, r3, #4
  3330. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  3331. 8005ec6: 69ca ldr r2, [r1, #28]
  3332. 8005ec8: f042 0201 orr.w r2, r2, #1
  3333. 8005ecc: 61ca str r2, [r1, #28]
  3334. #endif /* FLASH_BANK2_END */
  3335. }
  3336. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  3337. 8005ece: 4a07 ldr r2, [pc, #28] ; (8005eec <FLASH_SetErrorCode+0x48>)
  3338. 8005ed0: 69d1 ldr r1, [r2, #28]
  3339. 8005ed2: 07c9 lsls r1, r1, #31
  3340. 8005ed4: d508 bpl.n 8005ee8 <FLASH_SetErrorCode+0x44>
  3341. {
  3342. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  3343. 8005ed6: 4806 ldr r0, [pc, #24] ; (8005ef0 <FLASH_SetErrorCode+0x4c>)
  3344. 8005ed8: 69c1 ldr r1, [r0, #28]
  3345. 8005eda: f041 0104 orr.w r1, r1, #4
  3346. 8005ede: 61c1 str r1, [r0, #28]
  3347. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  3348. 8005ee0: 69d1 ldr r1, [r2, #28]
  3349. 8005ee2: f021 0101 bic.w r1, r1, #1
  3350. 8005ee6: 61d1 str r1, [r2, #28]
  3351. }
  3352. /* Clear FLASH error pending bits */
  3353. __HAL_FLASH_CLEAR_FLAG(flags);
  3354. 8005ee8: 60d3 str r3, [r2, #12]
  3355. 8005eea: 4770 bx lr
  3356. 8005eec: 40022000 .word 0x40022000
  3357. 8005ef0: 20000470 .word 0x20000470
  3358. 08005ef4 <HAL_FLASH_Unlock>:
  3359. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  3360. 8005ef4: 4b06 ldr r3, [pc, #24] ; (8005f10 <HAL_FLASH_Unlock+0x1c>)
  3361. 8005ef6: 6918 ldr r0, [r3, #16]
  3362. 8005ef8: f010 0080 ands.w r0, r0, #128 ; 0x80
  3363. 8005efc: d007 beq.n 8005f0e <HAL_FLASH_Unlock+0x1a>
  3364. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  3365. 8005efe: 4a05 ldr r2, [pc, #20] ; (8005f14 <HAL_FLASH_Unlock+0x20>)
  3366. 8005f00: 605a str r2, [r3, #4]
  3367. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  3368. 8005f02: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  3369. 8005f06: 605a str r2, [r3, #4]
  3370. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  3371. 8005f08: 6918 ldr r0, [r3, #16]
  3372. HAL_StatusTypeDef status = HAL_OK;
  3373. 8005f0a: f3c0 10c0 ubfx r0, r0, #7, #1
  3374. }
  3375. 8005f0e: 4770 bx lr
  3376. 8005f10: 40022000 .word 0x40022000
  3377. 8005f14: 45670123 .word 0x45670123
  3378. 08005f18 <HAL_FLASH_Lock>:
  3379. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  3380. 8005f18: 4a03 ldr r2, [pc, #12] ; (8005f28 <HAL_FLASH_Lock+0x10>)
  3381. }
  3382. 8005f1a: 2000 movs r0, #0
  3383. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  3384. 8005f1c: 6913 ldr r3, [r2, #16]
  3385. 8005f1e: f043 0380 orr.w r3, r3, #128 ; 0x80
  3386. 8005f22: 6113 str r3, [r2, #16]
  3387. }
  3388. 8005f24: 4770 bx lr
  3389. 8005f26: bf00 nop
  3390. 8005f28: 40022000 .word 0x40022000
  3391. 08005f2c <FLASH_WaitForLastOperation>:
  3392. {
  3393. 8005f2c: b5f8 push {r3, r4, r5, r6, r7, lr}
  3394. 8005f2e: 4606 mov r6, r0
  3395. uint32_t tickstart = HAL_GetTick();
  3396. 8005f30: f7ff fad6 bl 80054e0 <HAL_GetTick>
  3397. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  3398. 8005f34: 4c11 ldr r4, [pc, #68] ; (8005f7c <FLASH_WaitForLastOperation+0x50>)
  3399. uint32_t tickstart = HAL_GetTick();
  3400. 8005f36: 4607 mov r7, r0
  3401. 8005f38: 4625 mov r5, r4
  3402. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  3403. 8005f3a: 68e3 ldr r3, [r4, #12]
  3404. 8005f3c: 07d8 lsls r0, r3, #31
  3405. 8005f3e: d412 bmi.n 8005f66 <FLASH_WaitForLastOperation+0x3a>
  3406. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  3407. 8005f40: 68e3 ldr r3, [r4, #12]
  3408. 8005f42: 0699 lsls r1, r3, #26
  3409. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  3410. 8005f44: bf44 itt mi
  3411. 8005f46: 2320 movmi r3, #32
  3412. 8005f48: 60e3 strmi r3, [r4, #12]
  3413. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  3414. 8005f4a: 68eb ldr r3, [r5, #12]
  3415. 8005f4c: 06da lsls r2, r3, #27
  3416. 8005f4e: d406 bmi.n 8005f5e <FLASH_WaitForLastOperation+0x32>
  3417. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  3418. 8005f50: 69eb ldr r3, [r5, #28]
  3419. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  3420. 8005f52: 07db lsls r3, r3, #31
  3421. 8005f54: d403 bmi.n 8005f5e <FLASH_WaitForLastOperation+0x32>
  3422. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  3423. 8005f56: 68e8 ldr r0, [r5, #12]
  3424. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  3425. 8005f58: f010 0004 ands.w r0, r0, #4
  3426. 8005f5c: d002 beq.n 8005f64 <FLASH_WaitForLastOperation+0x38>
  3427. FLASH_SetErrorCode();
  3428. 8005f5e: f7ff ffa1 bl 8005ea4 <FLASH_SetErrorCode>
  3429. return HAL_ERROR;
  3430. 8005f62: 2001 movs r0, #1
  3431. }
  3432. 8005f64: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3433. if (Timeout != HAL_MAX_DELAY)
  3434. 8005f66: 1c73 adds r3, r6, #1
  3435. 8005f68: d0e7 beq.n 8005f3a <FLASH_WaitForLastOperation+0xe>
  3436. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  3437. 8005f6a: b90e cbnz r6, 8005f70 <FLASH_WaitForLastOperation+0x44>
  3438. return HAL_TIMEOUT;
  3439. 8005f6c: 2003 movs r0, #3
  3440. 8005f6e: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3441. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  3442. 8005f70: f7ff fab6 bl 80054e0 <HAL_GetTick>
  3443. 8005f74: 1bc0 subs r0, r0, r7
  3444. 8005f76: 4286 cmp r6, r0
  3445. 8005f78: d2df bcs.n 8005f3a <FLASH_WaitForLastOperation+0xe>
  3446. 8005f7a: e7f7 b.n 8005f6c <FLASH_WaitForLastOperation+0x40>
  3447. 8005f7c: 40022000 .word 0x40022000
  3448. 08005f80 <HAL_FLASH_Program>:
  3449. {
  3450. 8005f80: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3451. __HAL_LOCK(&pFlash);
  3452. 8005f84: 4c1f ldr r4, [pc, #124] ; (8006004 <HAL_FLASH_Program+0x84>)
  3453. {
  3454. 8005f86: 4699 mov r9, r3
  3455. __HAL_LOCK(&pFlash);
  3456. 8005f88: 7e23 ldrb r3, [r4, #24]
  3457. {
  3458. 8005f8a: 4605 mov r5, r0
  3459. __HAL_LOCK(&pFlash);
  3460. 8005f8c: 2b01 cmp r3, #1
  3461. {
  3462. 8005f8e: 460f mov r7, r1
  3463. 8005f90: 4690 mov r8, r2
  3464. __HAL_LOCK(&pFlash);
  3465. 8005f92: d033 beq.n 8005ffc <HAL_FLASH_Program+0x7c>
  3466. 8005f94: 2301 movs r3, #1
  3467. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3468. 8005f96: f24c 3050 movw r0, #50000 ; 0xc350
  3469. __HAL_LOCK(&pFlash);
  3470. 8005f9a: 7623 strb r3, [r4, #24]
  3471. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3472. 8005f9c: f7ff ffc6 bl 8005f2c <FLASH_WaitForLastOperation>
  3473. if(status == HAL_OK)
  3474. 8005fa0: bb40 cbnz r0, 8005ff4 <HAL_FLASH_Program+0x74>
  3475. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  3476. 8005fa2: 2d01 cmp r5, #1
  3477. 8005fa4: d003 beq.n 8005fae <HAL_FLASH_Program+0x2e>
  3478. nbiterations = 4U;
  3479. 8005fa6: 2d02 cmp r5, #2
  3480. 8005fa8: bf0c ite eq
  3481. 8005faa: 2502 moveq r5, #2
  3482. 8005fac: 2504 movne r5, #4
  3483. 8005fae: 2600 movs r6, #0
  3484. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3485. 8005fb0: 46b2 mov sl, r6
  3486. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3487. 8005fb2: f8df b054 ldr.w fp, [pc, #84] ; 8006008 <HAL_FLASH_Program+0x88>
  3488. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  3489. 8005fb6: 0132 lsls r2, r6, #4
  3490. 8005fb8: 4640 mov r0, r8
  3491. 8005fba: 4649 mov r1, r9
  3492. 8005fbc: f7fe f93c bl 8004238 <__aeabi_llsr>
  3493. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3494. 8005fc0: f8c4 a01c str.w sl, [r4, #28]
  3495. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3496. 8005fc4: f8db 3010 ldr.w r3, [fp, #16]
  3497. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  3498. 8005fc8: b280 uxth r0, r0
  3499. SET_BIT(FLASH->CR, FLASH_CR_PG);
  3500. 8005fca: f043 0301 orr.w r3, r3, #1
  3501. 8005fce: f8cb 3010 str.w r3, [fp, #16]
  3502. *(__IO uint16_t*)Address = Data;
  3503. 8005fd2: f827 0016 strh.w r0, [r7, r6, lsl #1]
  3504. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  3505. 8005fd6: f24c 3050 movw r0, #50000 ; 0xc350
  3506. 8005fda: f7ff ffa7 bl 8005f2c <FLASH_WaitForLastOperation>
  3507. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  3508. 8005fde: f8db 3010 ldr.w r3, [fp, #16]
  3509. 8005fe2: f023 0301 bic.w r3, r3, #1
  3510. 8005fe6: f8cb 3010 str.w r3, [fp, #16]
  3511. if (status != HAL_OK)
  3512. 8005fea: b918 cbnz r0, 8005ff4 <HAL_FLASH_Program+0x74>
  3513. 8005fec: 3601 adds r6, #1
  3514. for (index = 0U; index < nbiterations; index++)
  3515. 8005fee: b2f3 uxtb r3, r6
  3516. 8005ff0: 429d cmp r5, r3
  3517. 8005ff2: d8e0 bhi.n 8005fb6 <HAL_FLASH_Program+0x36>
  3518. __HAL_UNLOCK(&pFlash);
  3519. 8005ff4: 2300 movs r3, #0
  3520. 8005ff6: 7623 strb r3, [r4, #24]
  3521. return status;
  3522. 8005ff8: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3523. __HAL_LOCK(&pFlash);
  3524. 8005ffc: 2002 movs r0, #2
  3525. }
  3526. 8005ffe: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3527. 8006002: bf00 nop
  3528. 8006004: 20000470 .word 0x20000470
  3529. 8006008: 40022000 .word 0x40022000
  3530. 0800600c <FLASH_MassErase.isra.0>:
  3531. {
  3532. /* Check the parameters */
  3533. assert_param(IS_FLASH_BANK(Banks));
  3534. /* Clean the error context */
  3535. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3536. 800600c: 2200 movs r2, #0
  3537. 800600e: 4b06 ldr r3, [pc, #24] ; (8006028 <FLASH_MassErase.isra.0+0x1c>)
  3538. 8006010: 61da str r2, [r3, #28]
  3539. #if !defined(FLASH_BANK2_END)
  3540. /* Prevent unused argument(s) compilation warning */
  3541. UNUSED(Banks);
  3542. #endif /* FLASH_BANK2_END */
  3543. /* Only bank1 will be erased*/
  3544. SET_BIT(FLASH->CR, FLASH_CR_MER);
  3545. 8006012: 4b06 ldr r3, [pc, #24] ; (800602c <FLASH_MassErase.isra.0+0x20>)
  3546. 8006014: 691a ldr r2, [r3, #16]
  3547. 8006016: f042 0204 orr.w r2, r2, #4
  3548. 800601a: 611a str r2, [r3, #16]
  3549. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  3550. 800601c: 691a ldr r2, [r3, #16]
  3551. 800601e: f042 0240 orr.w r2, r2, #64 ; 0x40
  3552. 8006022: 611a str r2, [r3, #16]
  3553. 8006024: 4770 bx lr
  3554. 8006026: bf00 nop
  3555. 8006028: 20000470 .word 0x20000470
  3556. 800602c: 40022000 .word 0x40022000
  3557. 08006030 <FLASH_PageErase>:
  3558. * @retval None
  3559. */
  3560. void FLASH_PageErase(uint32_t PageAddress)
  3561. {
  3562. /* Clean the error context */
  3563. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  3564. 8006030: 2200 movs r2, #0
  3565. 8006032: 4b06 ldr r3, [pc, #24] ; (800604c <FLASH_PageErase+0x1c>)
  3566. 8006034: 61da str r2, [r3, #28]
  3567. }
  3568. else
  3569. {
  3570. #endif /* FLASH_BANK2_END */
  3571. /* Proceed to erase the page */
  3572. SET_BIT(FLASH->CR, FLASH_CR_PER);
  3573. 8006036: 4b06 ldr r3, [pc, #24] ; (8006050 <FLASH_PageErase+0x20>)
  3574. 8006038: 691a ldr r2, [r3, #16]
  3575. 800603a: f042 0202 orr.w r2, r2, #2
  3576. 800603e: 611a str r2, [r3, #16]
  3577. WRITE_REG(FLASH->AR, PageAddress);
  3578. 8006040: 6158 str r0, [r3, #20]
  3579. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  3580. 8006042: 691a ldr r2, [r3, #16]
  3581. 8006044: f042 0240 orr.w r2, r2, #64 ; 0x40
  3582. 8006048: 611a str r2, [r3, #16]
  3583. 800604a: 4770 bx lr
  3584. 800604c: 20000470 .word 0x20000470
  3585. 8006050: 40022000 .word 0x40022000
  3586. 08006054 <HAL_FLASHEx_Erase>:
  3587. {
  3588. 8006054: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3589. __HAL_LOCK(&pFlash);
  3590. 8006058: 4d23 ldr r5, [pc, #140] ; (80060e8 <HAL_FLASHEx_Erase+0x94>)
  3591. {
  3592. 800605a: 4607 mov r7, r0
  3593. __HAL_LOCK(&pFlash);
  3594. 800605c: 7e2b ldrb r3, [r5, #24]
  3595. {
  3596. 800605e: 4688 mov r8, r1
  3597. __HAL_LOCK(&pFlash);
  3598. 8006060: 2b01 cmp r3, #1
  3599. 8006062: d03d beq.n 80060e0 <HAL_FLASHEx_Erase+0x8c>
  3600. 8006064: 2401 movs r4, #1
  3601. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3602. 8006066: 6803 ldr r3, [r0, #0]
  3603. __HAL_LOCK(&pFlash);
  3604. 8006068: 762c strb r4, [r5, #24]
  3605. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3606. 800606a: 2b02 cmp r3, #2
  3607. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3608. 800606c: f24c 3050 movw r0, #50000 ; 0xc350
  3609. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  3610. 8006070: d113 bne.n 800609a <HAL_FLASHEx_Erase+0x46>
  3611. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3612. 8006072: f7ff ff5b bl 8005f2c <FLASH_WaitForLastOperation>
  3613. 8006076: b120 cbz r0, 8006082 <HAL_FLASHEx_Erase+0x2e>
  3614. HAL_StatusTypeDef status = HAL_ERROR;
  3615. 8006078: 2001 movs r0, #1
  3616. __HAL_UNLOCK(&pFlash);
  3617. 800607a: 2300 movs r3, #0
  3618. 800607c: 762b strb r3, [r5, #24]
  3619. return status;
  3620. 800607e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3621. FLASH_MassErase(FLASH_BANK_1);
  3622. 8006082: f7ff ffc3 bl 800600c <FLASH_MassErase.isra.0>
  3623. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  3624. 8006086: f24c 3050 movw r0, #50000 ; 0xc350
  3625. 800608a: f7ff ff4f bl 8005f2c <FLASH_WaitForLastOperation>
  3626. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  3627. 800608e: 4a17 ldr r2, [pc, #92] ; (80060ec <HAL_FLASHEx_Erase+0x98>)
  3628. 8006090: 6913 ldr r3, [r2, #16]
  3629. 8006092: f023 0304 bic.w r3, r3, #4
  3630. 8006096: 6113 str r3, [r2, #16]
  3631. 8006098: e7ef b.n 800607a <HAL_FLASHEx_Erase+0x26>
  3632. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  3633. 800609a: f7ff ff47 bl 8005f2c <FLASH_WaitForLastOperation>
  3634. 800609e: 2800 cmp r0, #0
  3635. 80060a0: d1ea bne.n 8006078 <HAL_FLASHEx_Erase+0x24>
  3636. *PageError = 0xFFFFFFFFU;
  3637. 80060a2: f04f 33ff mov.w r3, #4294967295
  3638. 80060a6: f8c8 3000 str.w r3, [r8]
  3639. HAL_StatusTypeDef status = HAL_ERROR;
  3640. 80060aa: 4620 mov r0, r4
  3641. for(address = pEraseInit->PageAddress;
  3642. 80060ac: 68be ldr r6, [r7, #8]
  3643. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  3644. 80060ae: 4c0f ldr r4, [pc, #60] ; (80060ec <HAL_FLASHEx_Erase+0x98>)
  3645. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  3646. 80060b0: 68fa ldr r2, [r7, #12]
  3647. 80060b2: 68bb ldr r3, [r7, #8]
  3648. 80060b4: eb03 23c2 add.w r3, r3, r2, lsl #11
  3649. for(address = pEraseInit->PageAddress;
  3650. 80060b8: 429e cmp r6, r3
  3651. 80060ba: d2de bcs.n 800607a <HAL_FLASHEx_Erase+0x26>
  3652. FLASH_PageErase(address);
  3653. 80060bc: 4630 mov r0, r6
  3654. 80060be: f7ff ffb7 bl 8006030 <FLASH_PageErase>
  3655. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  3656. 80060c2: f24c 3050 movw r0, #50000 ; 0xc350
  3657. 80060c6: f7ff ff31 bl 8005f2c <FLASH_WaitForLastOperation>
  3658. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  3659. 80060ca: 6923 ldr r3, [r4, #16]
  3660. 80060cc: f023 0302 bic.w r3, r3, #2
  3661. 80060d0: 6123 str r3, [r4, #16]
  3662. if (status != HAL_OK)
  3663. 80060d2: b110 cbz r0, 80060da <HAL_FLASHEx_Erase+0x86>
  3664. *PageError = address;
  3665. 80060d4: f8c8 6000 str.w r6, [r8]
  3666. break;
  3667. 80060d8: e7cf b.n 800607a <HAL_FLASHEx_Erase+0x26>
  3668. address += FLASH_PAGE_SIZE)
  3669. 80060da: f506 6600 add.w r6, r6, #2048 ; 0x800
  3670. 80060de: e7e7 b.n 80060b0 <HAL_FLASHEx_Erase+0x5c>
  3671. __HAL_LOCK(&pFlash);
  3672. 80060e0: 2002 movs r0, #2
  3673. }
  3674. 80060e2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3675. 80060e6: bf00 nop
  3676. 80060e8: 20000470 .word 0x20000470
  3677. 80060ec: 40022000 .word 0x40022000
  3678. 080060f0 <HAL_GPIO_Init>:
  3679. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  3680. * the configuration information for the specified GPIO peripheral.
  3681. * @retval None
  3682. */
  3683. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  3684. {
  3685. 80060f0: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3686. uint32_t position;
  3687. uint32_t ioposition = 0x00U;
  3688. uint32_t iocurrent = 0x00U;
  3689. uint32_t temp = 0x00U;
  3690. uint32_t config = 0x00U;
  3691. 80060f4: 2200 movs r2, #0
  3692. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  3693. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  3694. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  3695. /* Configure the port pins */
  3696. for (position = 0U; position < GPIO_NUMBER; position++)
  3697. 80060f6: 4616 mov r6, r2
  3698. /*--------------------- EXTI Mode Configuration ------------------------*/
  3699. /* Configure the External Interrupt or event for the current IO */
  3700. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3701. {
  3702. /* Enable AFIO Clock */
  3703. __HAL_RCC_AFIO_CLK_ENABLE();
  3704. 80060f8: 4f6c ldr r7, [pc, #432] ; (80062ac <HAL_GPIO_Init+0x1bc>)
  3705. 80060fa: 4b6d ldr r3, [pc, #436] ; (80062b0 <HAL_GPIO_Init+0x1c0>)
  3706. temp = AFIO->EXTICR[position >> 2U];
  3707. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3708. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3709. 80060fc: f8df e1b8 ldr.w lr, [pc, #440] ; 80062b8 <HAL_GPIO_Init+0x1c8>
  3710. switch (GPIO_Init->Mode)
  3711. 8006100: f8df c1b8 ldr.w ip, [pc, #440] ; 80062bc <HAL_GPIO_Init+0x1cc>
  3712. ioposition = (0x01U << position);
  3713. 8006104: f04f 0801 mov.w r8, #1
  3714. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3715. 8006108: 680c ldr r4, [r1, #0]
  3716. ioposition = (0x01U << position);
  3717. 800610a: fa08 f806 lsl.w r8, r8, r6
  3718. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3719. 800610e: ea08 0404 and.w r4, r8, r4
  3720. if (iocurrent == ioposition)
  3721. 8006112: 45a0 cmp r8, r4
  3722. 8006114: f040 8085 bne.w 8006222 <HAL_GPIO_Init+0x132>
  3723. switch (GPIO_Init->Mode)
  3724. 8006118: 684d ldr r5, [r1, #4]
  3725. 800611a: 2d12 cmp r5, #18
  3726. 800611c: f000 80b7 beq.w 800628e <HAL_GPIO_Init+0x19e>
  3727. 8006120: f200 808d bhi.w 800623e <HAL_GPIO_Init+0x14e>
  3728. 8006124: 2d02 cmp r5, #2
  3729. 8006126: f000 80af beq.w 8006288 <HAL_GPIO_Init+0x198>
  3730. 800612a: f200 8081 bhi.w 8006230 <HAL_GPIO_Init+0x140>
  3731. 800612e: 2d00 cmp r5, #0
  3732. 8006130: f000 8091 beq.w 8006256 <HAL_GPIO_Init+0x166>
  3733. 8006134: 2d01 cmp r5, #1
  3734. 8006136: f000 80a5 beq.w 8006284 <HAL_GPIO_Init+0x194>
  3735. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3736. 800613a: f04f 090f mov.w r9, #15
  3737. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3738. 800613e: 2cff cmp r4, #255 ; 0xff
  3739. 8006140: bf93 iteet ls
  3740. 8006142: 4682 movls sl, r0
  3741. 8006144: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  3742. 8006148: 3d08 subhi r5, #8
  3743. 800614a: f8d0 b000 ldrls.w fp, [r0]
  3744. 800614e: bf92 itee ls
  3745. 8006150: 00b5 lslls r5, r6, #2
  3746. 8006152: f8d0 b004 ldrhi.w fp, [r0, #4]
  3747. 8006156: 00ad lslhi r5, r5, #2
  3748. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3749. 8006158: fa09 f805 lsl.w r8, r9, r5
  3750. 800615c: ea2b 0808 bic.w r8, fp, r8
  3751. 8006160: fa02 f505 lsl.w r5, r2, r5
  3752. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3753. 8006164: bf88 it hi
  3754. 8006166: f100 0a04 addhi.w sl, r0, #4
  3755. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3756. 800616a: ea48 0505 orr.w r5, r8, r5
  3757. 800616e: f8ca 5000 str.w r5, [sl]
  3758. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3759. 8006172: f8d1 a004 ldr.w sl, [r1, #4]
  3760. 8006176: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  3761. 800617a: d052 beq.n 8006222 <HAL_GPIO_Init+0x132>
  3762. __HAL_RCC_AFIO_CLK_ENABLE();
  3763. 800617c: 69bd ldr r5, [r7, #24]
  3764. 800617e: f026 0803 bic.w r8, r6, #3
  3765. 8006182: f045 0501 orr.w r5, r5, #1
  3766. 8006186: 61bd str r5, [r7, #24]
  3767. 8006188: 69bd ldr r5, [r7, #24]
  3768. 800618a: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  3769. 800618e: f005 0501 and.w r5, r5, #1
  3770. 8006192: 9501 str r5, [sp, #4]
  3771. 8006194: f508 3880 add.w r8, r8, #65536 ; 0x10000
  3772. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3773. 8006198: f006 0b03 and.w fp, r6, #3
  3774. __HAL_RCC_AFIO_CLK_ENABLE();
  3775. 800619c: 9d01 ldr r5, [sp, #4]
  3776. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3777. 800619e: ea4f 0b8b mov.w fp, fp, lsl #2
  3778. temp = AFIO->EXTICR[position >> 2U];
  3779. 80061a2: f8d8 5008 ldr.w r5, [r8, #8]
  3780. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3781. 80061a6: fa09 f90b lsl.w r9, r9, fp
  3782. 80061aa: ea25 0909 bic.w r9, r5, r9
  3783. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3784. 80061ae: 4d41 ldr r5, [pc, #260] ; (80062b4 <HAL_GPIO_Init+0x1c4>)
  3785. 80061b0: 42a8 cmp r0, r5
  3786. 80061b2: d071 beq.n 8006298 <HAL_GPIO_Init+0x1a8>
  3787. 80061b4: f505 6580 add.w r5, r5, #1024 ; 0x400
  3788. 80061b8: 42a8 cmp r0, r5
  3789. 80061ba: d06f beq.n 800629c <HAL_GPIO_Init+0x1ac>
  3790. 80061bc: f505 6580 add.w r5, r5, #1024 ; 0x400
  3791. 80061c0: 42a8 cmp r0, r5
  3792. 80061c2: d06d beq.n 80062a0 <HAL_GPIO_Init+0x1b0>
  3793. 80061c4: f505 6580 add.w r5, r5, #1024 ; 0x400
  3794. 80061c8: 42a8 cmp r0, r5
  3795. 80061ca: d06b beq.n 80062a4 <HAL_GPIO_Init+0x1b4>
  3796. 80061cc: f505 6580 add.w r5, r5, #1024 ; 0x400
  3797. 80061d0: 42a8 cmp r0, r5
  3798. 80061d2: d069 beq.n 80062a8 <HAL_GPIO_Init+0x1b8>
  3799. 80061d4: 4570 cmp r0, lr
  3800. 80061d6: bf0c ite eq
  3801. 80061d8: 2505 moveq r5, #5
  3802. 80061da: 2506 movne r5, #6
  3803. 80061dc: fa05 f50b lsl.w r5, r5, fp
  3804. 80061e0: ea45 0509 orr.w r5, r5, r9
  3805. AFIO->EXTICR[position >> 2U] = temp;
  3806. 80061e4: f8c8 5008 str.w r5, [r8, #8]
  3807. /* Configure the interrupt mask */
  3808. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3809. {
  3810. SET_BIT(EXTI->IMR, iocurrent);
  3811. 80061e8: 681d ldr r5, [r3, #0]
  3812. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3813. 80061ea: f41a 3f80 tst.w sl, #65536 ; 0x10000
  3814. SET_BIT(EXTI->IMR, iocurrent);
  3815. 80061ee: bf14 ite ne
  3816. 80061f0: 4325 orrne r5, r4
  3817. }
  3818. else
  3819. {
  3820. CLEAR_BIT(EXTI->IMR, iocurrent);
  3821. 80061f2: 43a5 biceq r5, r4
  3822. 80061f4: 601d str r5, [r3, #0]
  3823. }
  3824. /* Configure the event mask */
  3825. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3826. {
  3827. SET_BIT(EXTI->EMR, iocurrent);
  3828. 80061f6: 685d ldr r5, [r3, #4]
  3829. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3830. 80061f8: f41a 3f00 tst.w sl, #131072 ; 0x20000
  3831. SET_BIT(EXTI->EMR, iocurrent);
  3832. 80061fc: bf14 ite ne
  3833. 80061fe: 4325 orrne r5, r4
  3834. }
  3835. else
  3836. {
  3837. CLEAR_BIT(EXTI->EMR, iocurrent);
  3838. 8006200: 43a5 biceq r5, r4
  3839. 8006202: 605d str r5, [r3, #4]
  3840. }
  3841. /* Enable or disable the rising trigger */
  3842. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3843. {
  3844. SET_BIT(EXTI->RTSR, iocurrent);
  3845. 8006204: 689d ldr r5, [r3, #8]
  3846. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3847. 8006206: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  3848. SET_BIT(EXTI->RTSR, iocurrent);
  3849. 800620a: bf14 ite ne
  3850. 800620c: 4325 orrne r5, r4
  3851. }
  3852. else
  3853. {
  3854. CLEAR_BIT(EXTI->RTSR, iocurrent);
  3855. 800620e: 43a5 biceq r5, r4
  3856. 8006210: 609d str r5, [r3, #8]
  3857. }
  3858. /* Enable or disable the falling trigger */
  3859. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3860. {
  3861. SET_BIT(EXTI->FTSR, iocurrent);
  3862. 8006212: 68dd ldr r5, [r3, #12]
  3863. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3864. 8006214: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  3865. SET_BIT(EXTI->FTSR, iocurrent);
  3866. 8006218: bf14 ite ne
  3867. 800621a: 432c orrne r4, r5
  3868. }
  3869. else
  3870. {
  3871. CLEAR_BIT(EXTI->FTSR, iocurrent);
  3872. 800621c: ea25 0404 biceq.w r4, r5, r4
  3873. 8006220: 60dc str r4, [r3, #12]
  3874. for (position = 0U; position < GPIO_NUMBER; position++)
  3875. 8006222: 3601 adds r6, #1
  3876. 8006224: 2e10 cmp r6, #16
  3877. 8006226: f47f af6d bne.w 8006104 <HAL_GPIO_Init+0x14>
  3878. }
  3879. }
  3880. }
  3881. }
  3882. }
  3883. 800622a: b003 add sp, #12
  3884. 800622c: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3885. switch (GPIO_Init->Mode)
  3886. 8006230: 2d03 cmp r5, #3
  3887. 8006232: d025 beq.n 8006280 <HAL_GPIO_Init+0x190>
  3888. 8006234: 2d11 cmp r5, #17
  3889. 8006236: d180 bne.n 800613a <HAL_GPIO_Init+0x4a>
  3890. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  3891. 8006238: 68ca ldr r2, [r1, #12]
  3892. 800623a: 3204 adds r2, #4
  3893. break;
  3894. 800623c: e77d b.n 800613a <HAL_GPIO_Init+0x4a>
  3895. switch (GPIO_Init->Mode)
  3896. 800623e: 4565 cmp r5, ip
  3897. 8006240: d009 beq.n 8006256 <HAL_GPIO_Init+0x166>
  3898. 8006242: d812 bhi.n 800626a <HAL_GPIO_Init+0x17a>
  3899. 8006244: f8df 9078 ldr.w r9, [pc, #120] ; 80062c0 <HAL_GPIO_Init+0x1d0>
  3900. 8006248: 454d cmp r5, r9
  3901. 800624a: d004 beq.n 8006256 <HAL_GPIO_Init+0x166>
  3902. 800624c: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3903. 8006250: 454d cmp r5, r9
  3904. 8006252: f47f af72 bne.w 800613a <HAL_GPIO_Init+0x4a>
  3905. if (GPIO_Init->Pull == GPIO_NOPULL)
  3906. 8006256: 688a ldr r2, [r1, #8]
  3907. 8006258: b1e2 cbz r2, 8006294 <HAL_GPIO_Init+0x1a4>
  3908. else if (GPIO_Init->Pull == GPIO_PULLUP)
  3909. 800625a: 2a01 cmp r2, #1
  3910. GPIOx->BSRR = ioposition;
  3911. 800625c: bf0c ite eq
  3912. 800625e: f8c0 8010 streq.w r8, [r0, #16]
  3913. GPIOx->BRR = ioposition;
  3914. 8006262: f8c0 8014 strne.w r8, [r0, #20]
  3915. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  3916. 8006266: 2208 movs r2, #8
  3917. 8006268: e767 b.n 800613a <HAL_GPIO_Init+0x4a>
  3918. switch (GPIO_Init->Mode)
  3919. 800626a: f8df 9058 ldr.w r9, [pc, #88] ; 80062c4 <HAL_GPIO_Init+0x1d4>
  3920. 800626e: 454d cmp r5, r9
  3921. 8006270: d0f1 beq.n 8006256 <HAL_GPIO_Init+0x166>
  3922. 8006272: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3923. 8006276: 454d cmp r5, r9
  3924. 8006278: d0ed beq.n 8006256 <HAL_GPIO_Init+0x166>
  3925. 800627a: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  3926. 800627e: e7e7 b.n 8006250 <HAL_GPIO_Init+0x160>
  3927. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  3928. 8006280: 2200 movs r2, #0
  3929. 8006282: e75a b.n 800613a <HAL_GPIO_Init+0x4a>
  3930. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  3931. 8006284: 68ca ldr r2, [r1, #12]
  3932. break;
  3933. 8006286: e758 b.n 800613a <HAL_GPIO_Init+0x4a>
  3934. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  3935. 8006288: 68ca ldr r2, [r1, #12]
  3936. 800628a: 3208 adds r2, #8
  3937. break;
  3938. 800628c: e755 b.n 800613a <HAL_GPIO_Init+0x4a>
  3939. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  3940. 800628e: 68ca ldr r2, [r1, #12]
  3941. 8006290: 320c adds r2, #12
  3942. break;
  3943. 8006292: e752 b.n 800613a <HAL_GPIO_Init+0x4a>
  3944. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  3945. 8006294: 2204 movs r2, #4
  3946. 8006296: e750 b.n 800613a <HAL_GPIO_Init+0x4a>
  3947. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3948. 8006298: 2500 movs r5, #0
  3949. 800629a: e79f b.n 80061dc <HAL_GPIO_Init+0xec>
  3950. 800629c: 2501 movs r5, #1
  3951. 800629e: e79d b.n 80061dc <HAL_GPIO_Init+0xec>
  3952. 80062a0: 2502 movs r5, #2
  3953. 80062a2: e79b b.n 80061dc <HAL_GPIO_Init+0xec>
  3954. 80062a4: 2503 movs r5, #3
  3955. 80062a6: e799 b.n 80061dc <HAL_GPIO_Init+0xec>
  3956. 80062a8: 2504 movs r5, #4
  3957. 80062aa: e797 b.n 80061dc <HAL_GPIO_Init+0xec>
  3958. 80062ac: 40021000 .word 0x40021000
  3959. 80062b0: 40010400 .word 0x40010400
  3960. 80062b4: 40010800 .word 0x40010800
  3961. 80062b8: 40011c00 .word 0x40011c00
  3962. 80062bc: 10210000 .word 0x10210000
  3963. 80062c0: 10110000 .word 0x10110000
  3964. 80062c4: 10310000 .word 0x10310000
  3965. 080062c8 <HAL_GPIO_ReadPin>:
  3966. GPIO_PinState bitstatus;
  3967. /* Check the parameters */
  3968. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3969. if ((GPIOx->IDR & GPIO_Pin) != (uint32_t)GPIO_PIN_RESET)
  3970. 80062c8: 6883 ldr r3, [r0, #8]
  3971. 80062ca: 4219 tst r1, r3
  3972. else
  3973. {
  3974. bitstatus = GPIO_PIN_RESET;
  3975. }
  3976. return bitstatus;
  3977. }
  3978. 80062cc: bf14 ite ne
  3979. 80062ce: 2001 movne r0, #1
  3980. 80062d0: 2000 moveq r0, #0
  3981. 80062d2: 4770 bx lr
  3982. 080062d4 <HAL_GPIO_WritePin>:
  3983. {
  3984. /* Check the parameters */
  3985. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3986. assert_param(IS_GPIO_PIN_ACTION(PinState));
  3987. if (PinState != GPIO_PIN_RESET)
  3988. 80062d4: b10a cbz r2, 80062da <HAL_GPIO_WritePin+0x6>
  3989. {
  3990. GPIOx->BSRR = GPIO_Pin;
  3991. }
  3992. else
  3993. {
  3994. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  3995. 80062d6: 6101 str r1, [r0, #16]
  3996. 80062d8: 4770 bx lr
  3997. 80062da: 0409 lsls r1, r1, #16
  3998. 80062dc: e7fb b.n 80062d6 <HAL_GPIO_WritePin+0x2>
  3999. 080062de <HAL_GPIO_TogglePin>:
  4000. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  4001. {
  4002. /* Check the parameters */
  4003. assert_param(IS_GPIO_PIN(GPIO_Pin));
  4004. GPIOx->ODR ^= GPIO_Pin;
  4005. 80062de: 68c3 ldr r3, [r0, #12]
  4006. 80062e0: 4059 eors r1, r3
  4007. 80062e2: 60c1 str r1, [r0, #12]
  4008. 80062e4: 4770 bx lr
  4009. ...
  4010. 080062e8 <HAL_RCC_OscConfig>:
  4011. /* Check the parameters */
  4012. assert_param(RCC_OscInitStruct != NULL);
  4013. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  4014. /*------------------------------- HSE Configuration ------------------------*/
  4015. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  4016. 80062e8: 6803 ldr r3, [r0, #0]
  4017. {
  4018. 80062ea: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  4019. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  4020. 80062ee: 07db lsls r3, r3, #31
  4021. {
  4022. 80062f0: 4605 mov r5, r0
  4023. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  4024. 80062f2: d410 bmi.n 8006316 <HAL_RCC_OscConfig+0x2e>
  4025. }
  4026. }
  4027. }
  4028. }
  4029. /*----------------------------- HSI Configuration --------------------------*/
  4030. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  4031. 80062f4: 682b ldr r3, [r5, #0]
  4032. 80062f6: 079f lsls r7, r3, #30
  4033. 80062f8: d45e bmi.n 80063b8 <HAL_RCC_OscConfig+0xd0>
  4034. }
  4035. }
  4036. }
  4037. }
  4038. /*------------------------------ LSI Configuration -------------------------*/
  4039. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  4040. 80062fa: 682b ldr r3, [r5, #0]
  4041. 80062fc: 0719 lsls r1, r3, #28
  4042. 80062fe: f100 8095 bmi.w 800642c <HAL_RCC_OscConfig+0x144>
  4043. }
  4044. }
  4045. }
  4046. }
  4047. /*------------------------------ LSE Configuration -------------------------*/
  4048. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  4049. 8006302: 682b ldr r3, [r5, #0]
  4050. 8006304: 075a lsls r2, r3, #29
  4051. 8006306: f100 80bf bmi.w 8006488 <HAL_RCC_OscConfig+0x1a0>
  4052. #endif /* RCC_CR_PLL2ON */
  4053. /*-------------------------------- PLL Configuration -----------------------*/
  4054. /* Check the parameters */
  4055. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  4056. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  4057. 800630a: 69ea ldr r2, [r5, #28]
  4058. 800630c: 2a00 cmp r2, #0
  4059. 800630e: f040 812d bne.w 800656c <HAL_RCC_OscConfig+0x284>
  4060. {
  4061. return HAL_ERROR;
  4062. }
  4063. }
  4064. return HAL_OK;
  4065. 8006312: 2000 movs r0, #0
  4066. 8006314: e014 b.n 8006340 <HAL_RCC_OscConfig+0x58>
  4067. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  4068. 8006316: 4c90 ldr r4, [pc, #576] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4069. 8006318: 6863 ldr r3, [r4, #4]
  4070. 800631a: f003 030c and.w r3, r3, #12
  4071. 800631e: 2b04 cmp r3, #4
  4072. 8006320: d007 beq.n 8006332 <HAL_RCC_OscConfig+0x4a>
  4073. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  4074. 8006322: 6863 ldr r3, [r4, #4]
  4075. 8006324: f003 030c and.w r3, r3, #12
  4076. 8006328: 2b08 cmp r3, #8
  4077. 800632a: d10c bne.n 8006346 <HAL_RCC_OscConfig+0x5e>
  4078. 800632c: 6863 ldr r3, [r4, #4]
  4079. 800632e: 03de lsls r6, r3, #15
  4080. 8006330: d509 bpl.n 8006346 <HAL_RCC_OscConfig+0x5e>
  4081. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  4082. 8006332: 6823 ldr r3, [r4, #0]
  4083. 8006334: 039c lsls r4, r3, #14
  4084. 8006336: d5dd bpl.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4085. 8006338: 686b ldr r3, [r5, #4]
  4086. 800633a: 2b00 cmp r3, #0
  4087. 800633c: d1da bne.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4088. return HAL_ERROR;
  4089. 800633e: 2001 movs r0, #1
  4090. }
  4091. 8006340: b002 add sp, #8
  4092. 8006342: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4093. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  4094. 8006346: 686b ldr r3, [r5, #4]
  4095. 8006348: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  4096. 800634c: d110 bne.n 8006370 <HAL_RCC_OscConfig+0x88>
  4097. 800634e: 6823 ldr r3, [r4, #0]
  4098. 8006350: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  4099. 8006354: 6023 str r3, [r4, #0]
  4100. tickstart = HAL_GetTick();
  4101. 8006356: f7ff f8c3 bl 80054e0 <HAL_GetTick>
  4102. 800635a: 4606 mov r6, r0
  4103. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4104. 800635c: 6823 ldr r3, [r4, #0]
  4105. 800635e: 0398 lsls r0, r3, #14
  4106. 8006360: d4c8 bmi.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4107. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  4108. 8006362: f7ff f8bd bl 80054e0 <HAL_GetTick>
  4109. 8006366: 1b80 subs r0, r0, r6
  4110. 8006368: 2864 cmp r0, #100 ; 0x64
  4111. 800636a: d9f7 bls.n 800635c <HAL_RCC_OscConfig+0x74>
  4112. return HAL_TIMEOUT;
  4113. 800636c: 2003 movs r0, #3
  4114. 800636e: e7e7 b.n 8006340 <HAL_RCC_OscConfig+0x58>
  4115. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  4116. 8006370: b99b cbnz r3, 800639a <HAL_RCC_OscConfig+0xb2>
  4117. 8006372: 6823 ldr r3, [r4, #0]
  4118. 8006374: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  4119. 8006378: 6023 str r3, [r4, #0]
  4120. 800637a: 6823 ldr r3, [r4, #0]
  4121. 800637c: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  4122. 8006380: 6023 str r3, [r4, #0]
  4123. tickstart = HAL_GetTick();
  4124. 8006382: f7ff f8ad bl 80054e0 <HAL_GetTick>
  4125. 8006386: 4606 mov r6, r0
  4126. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  4127. 8006388: 6823 ldr r3, [r4, #0]
  4128. 800638a: 0399 lsls r1, r3, #14
  4129. 800638c: d5b2 bpl.n 80062f4 <HAL_RCC_OscConfig+0xc>
  4130. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  4131. 800638e: f7ff f8a7 bl 80054e0 <HAL_GetTick>
  4132. 8006392: 1b80 subs r0, r0, r6
  4133. 8006394: 2864 cmp r0, #100 ; 0x64
  4134. 8006396: d9f7 bls.n 8006388 <HAL_RCC_OscConfig+0xa0>
  4135. 8006398: e7e8 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4136. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  4137. 800639a: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  4138. 800639e: 6823 ldr r3, [r4, #0]
  4139. 80063a0: d103 bne.n 80063aa <HAL_RCC_OscConfig+0xc2>
  4140. 80063a2: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  4141. 80063a6: 6023 str r3, [r4, #0]
  4142. 80063a8: e7d1 b.n 800634e <HAL_RCC_OscConfig+0x66>
  4143. 80063aa: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  4144. 80063ae: 6023 str r3, [r4, #0]
  4145. 80063b0: 6823 ldr r3, [r4, #0]
  4146. 80063b2: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  4147. 80063b6: e7cd b.n 8006354 <HAL_RCC_OscConfig+0x6c>
  4148. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  4149. 80063b8: 4c67 ldr r4, [pc, #412] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4150. 80063ba: 6863 ldr r3, [r4, #4]
  4151. 80063bc: f013 0f0c tst.w r3, #12
  4152. 80063c0: d007 beq.n 80063d2 <HAL_RCC_OscConfig+0xea>
  4153. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  4154. 80063c2: 6863 ldr r3, [r4, #4]
  4155. 80063c4: f003 030c and.w r3, r3, #12
  4156. 80063c8: 2b08 cmp r3, #8
  4157. 80063ca: d110 bne.n 80063ee <HAL_RCC_OscConfig+0x106>
  4158. 80063cc: 6863 ldr r3, [r4, #4]
  4159. 80063ce: 03da lsls r2, r3, #15
  4160. 80063d0: d40d bmi.n 80063ee <HAL_RCC_OscConfig+0x106>
  4161. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  4162. 80063d2: 6823 ldr r3, [r4, #0]
  4163. 80063d4: 079b lsls r3, r3, #30
  4164. 80063d6: d502 bpl.n 80063de <HAL_RCC_OscConfig+0xf6>
  4165. 80063d8: 692b ldr r3, [r5, #16]
  4166. 80063da: 2b01 cmp r3, #1
  4167. 80063dc: d1af bne.n 800633e <HAL_RCC_OscConfig+0x56>
  4168. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  4169. 80063de: 6823 ldr r3, [r4, #0]
  4170. 80063e0: 696a ldr r2, [r5, #20]
  4171. 80063e2: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  4172. 80063e6: ea43 03c2 orr.w r3, r3, r2, lsl #3
  4173. 80063ea: 6023 str r3, [r4, #0]
  4174. 80063ec: e785 b.n 80062fa <HAL_RCC_OscConfig+0x12>
  4175. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  4176. 80063ee: 692a ldr r2, [r5, #16]
  4177. 80063f0: 4b5a ldr r3, [pc, #360] ; (800655c <HAL_RCC_OscConfig+0x274>)
  4178. 80063f2: b16a cbz r2, 8006410 <HAL_RCC_OscConfig+0x128>
  4179. __HAL_RCC_HSI_ENABLE();
  4180. 80063f4: 2201 movs r2, #1
  4181. 80063f6: 601a str r2, [r3, #0]
  4182. tickstart = HAL_GetTick();
  4183. 80063f8: f7ff f872 bl 80054e0 <HAL_GetTick>
  4184. 80063fc: 4606 mov r6, r0
  4185. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4186. 80063fe: 6823 ldr r3, [r4, #0]
  4187. 8006400: 079f lsls r7, r3, #30
  4188. 8006402: d4ec bmi.n 80063de <HAL_RCC_OscConfig+0xf6>
  4189. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  4190. 8006404: f7ff f86c bl 80054e0 <HAL_GetTick>
  4191. 8006408: 1b80 subs r0, r0, r6
  4192. 800640a: 2802 cmp r0, #2
  4193. 800640c: d9f7 bls.n 80063fe <HAL_RCC_OscConfig+0x116>
  4194. 800640e: e7ad b.n 800636c <HAL_RCC_OscConfig+0x84>
  4195. __HAL_RCC_HSI_DISABLE();
  4196. 8006410: 601a str r2, [r3, #0]
  4197. tickstart = HAL_GetTick();
  4198. 8006412: f7ff f865 bl 80054e0 <HAL_GetTick>
  4199. 8006416: 4606 mov r6, r0
  4200. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  4201. 8006418: 6823 ldr r3, [r4, #0]
  4202. 800641a: 0798 lsls r0, r3, #30
  4203. 800641c: f57f af6d bpl.w 80062fa <HAL_RCC_OscConfig+0x12>
  4204. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  4205. 8006420: f7ff f85e bl 80054e0 <HAL_GetTick>
  4206. 8006424: 1b80 subs r0, r0, r6
  4207. 8006426: 2802 cmp r0, #2
  4208. 8006428: d9f6 bls.n 8006418 <HAL_RCC_OscConfig+0x130>
  4209. 800642a: e79f b.n 800636c <HAL_RCC_OscConfig+0x84>
  4210. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  4211. 800642c: 69aa ldr r2, [r5, #24]
  4212. 800642e: 4c4a ldr r4, [pc, #296] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4213. 8006430: 4b4b ldr r3, [pc, #300] ; (8006560 <HAL_RCC_OscConfig+0x278>)
  4214. 8006432: b1da cbz r2, 800646c <HAL_RCC_OscConfig+0x184>
  4215. __HAL_RCC_LSI_ENABLE();
  4216. 8006434: 2201 movs r2, #1
  4217. 8006436: 601a str r2, [r3, #0]
  4218. tickstart = HAL_GetTick();
  4219. 8006438: f7ff f852 bl 80054e0 <HAL_GetTick>
  4220. 800643c: 4606 mov r6, r0
  4221. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  4222. 800643e: 6a63 ldr r3, [r4, #36] ; 0x24
  4223. 8006440: 079b lsls r3, r3, #30
  4224. 8006442: d50d bpl.n 8006460 <HAL_RCC_OscConfig+0x178>
  4225. * @param mdelay: specifies the delay time length, in milliseconds.
  4226. * @retval None
  4227. */
  4228. static void RCC_Delay(uint32_t mdelay)
  4229. {
  4230. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  4231. 8006444: f44f 52fa mov.w r2, #8000 ; 0x1f40
  4232. 8006448: 4b46 ldr r3, [pc, #280] ; (8006564 <HAL_RCC_OscConfig+0x27c>)
  4233. 800644a: 681b ldr r3, [r3, #0]
  4234. 800644c: fbb3 f3f2 udiv r3, r3, r2
  4235. 8006450: 9301 str r3, [sp, #4]
  4236. \brief No Operation
  4237. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  4238. */
  4239. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  4240. {
  4241. __ASM volatile ("nop");
  4242. 8006452: bf00 nop
  4243. do
  4244. {
  4245. __NOP();
  4246. }
  4247. while (Delay --);
  4248. 8006454: 9b01 ldr r3, [sp, #4]
  4249. 8006456: 1e5a subs r2, r3, #1
  4250. 8006458: 9201 str r2, [sp, #4]
  4251. 800645a: 2b00 cmp r3, #0
  4252. 800645c: d1f9 bne.n 8006452 <HAL_RCC_OscConfig+0x16a>
  4253. 800645e: e750 b.n 8006302 <HAL_RCC_OscConfig+0x1a>
  4254. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  4255. 8006460: f7ff f83e bl 80054e0 <HAL_GetTick>
  4256. 8006464: 1b80 subs r0, r0, r6
  4257. 8006466: 2802 cmp r0, #2
  4258. 8006468: d9e9 bls.n 800643e <HAL_RCC_OscConfig+0x156>
  4259. 800646a: e77f b.n 800636c <HAL_RCC_OscConfig+0x84>
  4260. __HAL_RCC_LSI_DISABLE();
  4261. 800646c: 601a str r2, [r3, #0]
  4262. tickstart = HAL_GetTick();
  4263. 800646e: f7ff f837 bl 80054e0 <HAL_GetTick>
  4264. 8006472: 4606 mov r6, r0
  4265. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  4266. 8006474: 6a63 ldr r3, [r4, #36] ; 0x24
  4267. 8006476: 079f lsls r7, r3, #30
  4268. 8006478: f57f af43 bpl.w 8006302 <HAL_RCC_OscConfig+0x1a>
  4269. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  4270. 800647c: f7ff f830 bl 80054e0 <HAL_GetTick>
  4271. 8006480: 1b80 subs r0, r0, r6
  4272. 8006482: 2802 cmp r0, #2
  4273. 8006484: d9f6 bls.n 8006474 <HAL_RCC_OscConfig+0x18c>
  4274. 8006486: e771 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4275. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4276. 8006488: 4c33 ldr r4, [pc, #204] ; (8006558 <HAL_RCC_OscConfig+0x270>)
  4277. 800648a: 69e3 ldr r3, [r4, #28]
  4278. 800648c: 00d8 lsls r0, r3, #3
  4279. 800648e: d424 bmi.n 80064da <HAL_RCC_OscConfig+0x1f2>
  4280. pwrclkchanged = SET;
  4281. 8006490: 2701 movs r7, #1
  4282. __HAL_RCC_PWR_CLK_ENABLE();
  4283. 8006492: 69e3 ldr r3, [r4, #28]
  4284. 8006494: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4285. 8006498: 61e3 str r3, [r4, #28]
  4286. 800649a: 69e3 ldr r3, [r4, #28]
  4287. 800649c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4288. 80064a0: 9300 str r3, [sp, #0]
  4289. 80064a2: 9b00 ldr r3, [sp, #0]
  4290. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4291. 80064a4: 4e30 ldr r6, [pc, #192] ; (8006568 <HAL_RCC_OscConfig+0x280>)
  4292. 80064a6: 6833 ldr r3, [r6, #0]
  4293. 80064a8: 05d9 lsls r1, r3, #23
  4294. 80064aa: d518 bpl.n 80064de <HAL_RCC_OscConfig+0x1f6>
  4295. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4296. 80064ac: 68eb ldr r3, [r5, #12]
  4297. 80064ae: 2b01 cmp r3, #1
  4298. 80064b0: d126 bne.n 8006500 <HAL_RCC_OscConfig+0x218>
  4299. 80064b2: 6a23 ldr r3, [r4, #32]
  4300. 80064b4: f043 0301 orr.w r3, r3, #1
  4301. 80064b8: 6223 str r3, [r4, #32]
  4302. tickstart = HAL_GetTick();
  4303. 80064ba: f7ff f811 bl 80054e0 <HAL_GetTick>
  4304. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4305. 80064be: f241 3688 movw r6, #5000 ; 0x1388
  4306. tickstart = HAL_GetTick();
  4307. 80064c2: 4680 mov r8, r0
  4308. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4309. 80064c4: 6a23 ldr r3, [r4, #32]
  4310. 80064c6: 079b lsls r3, r3, #30
  4311. 80064c8: d53f bpl.n 800654a <HAL_RCC_OscConfig+0x262>
  4312. if(pwrclkchanged == SET)
  4313. 80064ca: 2f00 cmp r7, #0
  4314. 80064cc: f43f af1d beq.w 800630a <HAL_RCC_OscConfig+0x22>
  4315. __HAL_RCC_PWR_CLK_DISABLE();
  4316. 80064d0: 69e3 ldr r3, [r4, #28]
  4317. 80064d2: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4318. 80064d6: 61e3 str r3, [r4, #28]
  4319. 80064d8: e717 b.n 800630a <HAL_RCC_OscConfig+0x22>
  4320. FlagStatus pwrclkchanged = RESET;
  4321. 80064da: 2700 movs r7, #0
  4322. 80064dc: e7e2 b.n 80064a4 <HAL_RCC_OscConfig+0x1bc>
  4323. SET_BIT(PWR->CR, PWR_CR_DBP);
  4324. 80064de: 6833 ldr r3, [r6, #0]
  4325. 80064e0: f443 7380 orr.w r3, r3, #256 ; 0x100
  4326. 80064e4: 6033 str r3, [r6, #0]
  4327. tickstart = HAL_GetTick();
  4328. 80064e6: f7fe fffb bl 80054e0 <HAL_GetTick>
  4329. 80064ea: 4680 mov r8, r0
  4330. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4331. 80064ec: 6833 ldr r3, [r6, #0]
  4332. 80064ee: 05da lsls r2, r3, #23
  4333. 80064f0: d4dc bmi.n 80064ac <HAL_RCC_OscConfig+0x1c4>
  4334. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4335. 80064f2: f7fe fff5 bl 80054e0 <HAL_GetTick>
  4336. 80064f6: eba0 0008 sub.w r0, r0, r8
  4337. 80064fa: 2864 cmp r0, #100 ; 0x64
  4338. 80064fc: d9f6 bls.n 80064ec <HAL_RCC_OscConfig+0x204>
  4339. 80064fe: e735 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4340. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4341. 8006500: b9ab cbnz r3, 800652e <HAL_RCC_OscConfig+0x246>
  4342. 8006502: 6a23 ldr r3, [r4, #32]
  4343. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4344. 8006504: f241 3888 movw r8, #5000 ; 0x1388
  4345. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4346. 8006508: f023 0301 bic.w r3, r3, #1
  4347. 800650c: 6223 str r3, [r4, #32]
  4348. 800650e: 6a23 ldr r3, [r4, #32]
  4349. 8006510: f023 0304 bic.w r3, r3, #4
  4350. 8006514: 6223 str r3, [r4, #32]
  4351. tickstart = HAL_GetTick();
  4352. 8006516: f7fe ffe3 bl 80054e0 <HAL_GetTick>
  4353. 800651a: 4606 mov r6, r0
  4354. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  4355. 800651c: 6a23 ldr r3, [r4, #32]
  4356. 800651e: 0798 lsls r0, r3, #30
  4357. 8006520: d5d3 bpl.n 80064ca <HAL_RCC_OscConfig+0x1e2>
  4358. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4359. 8006522: f7fe ffdd bl 80054e0 <HAL_GetTick>
  4360. 8006526: 1b80 subs r0, r0, r6
  4361. 8006528: 4540 cmp r0, r8
  4362. 800652a: d9f7 bls.n 800651c <HAL_RCC_OscConfig+0x234>
  4363. 800652c: e71e b.n 800636c <HAL_RCC_OscConfig+0x84>
  4364. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  4365. 800652e: 2b05 cmp r3, #5
  4366. 8006530: 6a23 ldr r3, [r4, #32]
  4367. 8006532: d103 bne.n 800653c <HAL_RCC_OscConfig+0x254>
  4368. 8006534: f043 0304 orr.w r3, r3, #4
  4369. 8006538: 6223 str r3, [r4, #32]
  4370. 800653a: e7ba b.n 80064b2 <HAL_RCC_OscConfig+0x1ca>
  4371. 800653c: f023 0301 bic.w r3, r3, #1
  4372. 8006540: 6223 str r3, [r4, #32]
  4373. 8006542: 6a23 ldr r3, [r4, #32]
  4374. 8006544: f023 0304 bic.w r3, r3, #4
  4375. 8006548: e7b6 b.n 80064b8 <HAL_RCC_OscConfig+0x1d0>
  4376. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  4377. 800654a: f7fe ffc9 bl 80054e0 <HAL_GetTick>
  4378. 800654e: eba0 0008 sub.w r0, r0, r8
  4379. 8006552: 42b0 cmp r0, r6
  4380. 8006554: d9b6 bls.n 80064c4 <HAL_RCC_OscConfig+0x1dc>
  4381. 8006556: e709 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4382. 8006558: 40021000 .word 0x40021000
  4383. 800655c: 42420000 .word 0x42420000
  4384. 8006560: 42420480 .word 0x42420480
  4385. 8006564: 20000200 .word 0x20000200
  4386. 8006568: 40007000 .word 0x40007000
  4387. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4388. 800656c: 4c22 ldr r4, [pc, #136] ; (80065f8 <HAL_RCC_OscConfig+0x310>)
  4389. 800656e: 6863 ldr r3, [r4, #4]
  4390. 8006570: f003 030c and.w r3, r3, #12
  4391. 8006574: 2b08 cmp r3, #8
  4392. 8006576: f43f aee2 beq.w 800633e <HAL_RCC_OscConfig+0x56>
  4393. 800657a: 2300 movs r3, #0
  4394. 800657c: 4e1f ldr r6, [pc, #124] ; (80065fc <HAL_RCC_OscConfig+0x314>)
  4395. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  4396. 800657e: 2a02 cmp r2, #2
  4397. __HAL_RCC_PLL_DISABLE();
  4398. 8006580: 6033 str r3, [r6, #0]
  4399. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  4400. 8006582: d12b bne.n 80065dc <HAL_RCC_OscConfig+0x2f4>
  4401. tickstart = HAL_GetTick();
  4402. 8006584: f7fe ffac bl 80054e0 <HAL_GetTick>
  4403. 8006588: 4607 mov r7, r0
  4404. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4405. 800658a: 6823 ldr r3, [r4, #0]
  4406. 800658c: 0199 lsls r1, r3, #6
  4407. 800658e: d41f bmi.n 80065d0 <HAL_RCC_OscConfig+0x2e8>
  4408. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  4409. 8006590: 6a2b ldr r3, [r5, #32]
  4410. 8006592: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  4411. 8006596: d105 bne.n 80065a4 <HAL_RCC_OscConfig+0x2bc>
  4412. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  4413. 8006598: 6862 ldr r2, [r4, #4]
  4414. 800659a: 68a9 ldr r1, [r5, #8]
  4415. 800659c: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  4416. 80065a0: 430a orrs r2, r1
  4417. 80065a2: 6062 str r2, [r4, #4]
  4418. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  4419. 80065a4: 6a69 ldr r1, [r5, #36] ; 0x24
  4420. 80065a6: 6862 ldr r2, [r4, #4]
  4421. 80065a8: 430b orrs r3, r1
  4422. 80065aa: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  4423. 80065ae: 4313 orrs r3, r2
  4424. 80065b0: 6063 str r3, [r4, #4]
  4425. __HAL_RCC_PLL_ENABLE();
  4426. 80065b2: 2301 movs r3, #1
  4427. 80065b4: 6033 str r3, [r6, #0]
  4428. tickstart = HAL_GetTick();
  4429. 80065b6: f7fe ff93 bl 80054e0 <HAL_GetTick>
  4430. 80065ba: 4605 mov r5, r0
  4431. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4432. 80065bc: 6823 ldr r3, [r4, #0]
  4433. 80065be: 019a lsls r2, r3, #6
  4434. 80065c0: f53f aea7 bmi.w 8006312 <HAL_RCC_OscConfig+0x2a>
  4435. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4436. 80065c4: f7fe ff8c bl 80054e0 <HAL_GetTick>
  4437. 80065c8: 1b40 subs r0, r0, r5
  4438. 80065ca: 2802 cmp r0, #2
  4439. 80065cc: d9f6 bls.n 80065bc <HAL_RCC_OscConfig+0x2d4>
  4440. 80065ce: e6cd b.n 800636c <HAL_RCC_OscConfig+0x84>
  4441. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4442. 80065d0: f7fe ff86 bl 80054e0 <HAL_GetTick>
  4443. 80065d4: 1bc0 subs r0, r0, r7
  4444. 80065d6: 2802 cmp r0, #2
  4445. 80065d8: d9d7 bls.n 800658a <HAL_RCC_OscConfig+0x2a2>
  4446. 80065da: e6c7 b.n 800636c <HAL_RCC_OscConfig+0x84>
  4447. tickstart = HAL_GetTick();
  4448. 80065dc: f7fe ff80 bl 80054e0 <HAL_GetTick>
  4449. 80065e0: 4605 mov r5, r0
  4450. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4451. 80065e2: 6823 ldr r3, [r4, #0]
  4452. 80065e4: 019b lsls r3, r3, #6
  4453. 80065e6: f57f ae94 bpl.w 8006312 <HAL_RCC_OscConfig+0x2a>
  4454. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4455. 80065ea: f7fe ff79 bl 80054e0 <HAL_GetTick>
  4456. 80065ee: 1b40 subs r0, r0, r5
  4457. 80065f0: 2802 cmp r0, #2
  4458. 80065f2: d9f6 bls.n 80065e2 <HAL_RCC_OscConfig+0x2fa>
  4459. 80065f4: e6ba b.n 800636c <HAL_RCC_OscConfig+0x84>
  4460. 80065f6: bf00 nop
  4461. 80065f8: 40021000 .word 0x40021000
  4462. 80065fc: 42420060 .word 0x42420060
  4463. 08006600 <HAL_RCC_GetSysClockFreq>:
  4464. {
  4465. 8006600: b530 push {r4, r5, lr}
  4466. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4467. 8006602: 4b19 ldr r3, [pc, #100] ; (8006668 <HAL_RCC_GetSysClockFreq+0x68>)
  4468. {
  4469. 8006604: b087 sub sp, #28
  4470. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4471. 8006606: ac02 add r4, sp, #8
  4472. 8006608: f103 0510 add.w r5, r3, #16
  4473. 800660c: 4622 mov r2, r4
  4474. 800660e: 6818 ldr r0, [r3, #0]
  4475. 8006610: 6859 ldr r1, [r3, #4]
  4476. 8006612: 3308 adds r3, #8
  4477. 8006614: c203 stmia r2!, {r0, r1}
  4478. 8006616: 42ab cmp r3, r5
  4479. 8006618: 4614 mov r4, r2
  4480. 800661a: d1f7 bne.n 800660c <HAL_RCC_GetSysClockFreq+0xc>
  4481. const uint8_t aPredivFactorTable[2] = {1, 2};
  4482. 800661c: 2301 movs r3, #1
  4483. 800661e: f88d 3004 strb.w r3, [sp, #4]
  4484. 8006622: 2302 movs r3, #2
  4485. tmpreg = RCC->CFGR;
  4486. 8006624: 4911 ldr r1, [pc, #68] ; (800666c <HAL_RCC_GetSysClockFreq+0x6c>)
  4487. const uint8_t aPredivFactorTable[2] = {1, 2};
  4488. 8006626: f88d 3005 strb.w r3, [sp, #5]
  4489. tmpreg = RCC->CFGR;
  4490. 800662a: 684b ldr r3, [r1, #4]
  4491. switch (tmpreg & RCC_CFGR_SWS)
  4492. 800662c: f003 020c and.w r2, r3, #12
  4493. 8006630: 2a08 cmp r2, #8
  4494. 8006632: d117 bne.n 8006664 <HAL_RCC_GetSysClockFreq+0x64>
  4495. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4496. 8006634: f3c3 4283 ubfx r2, r3, #18, #4
  4497. 8006638: a806 add r0, sp, #24
  4498. 800663a: 4402 add r2, r0
  4499. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4500. 800663c: 03db lsls r3, r3, #15
  4501. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4502. 800663e: f812 2c10 ldrb.w r2, [r2, #-16]
  4503. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4504. 8006642: d50c bpl.n 800665e <HAL_RCC_GetSysClockFreq+0x5e>
  4505. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4506. 8006644: 684b ldr r3, [r1, #4]
  4507. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4508. 8006646: 480a ldr r0, [pc, #40] ; (8006670 <HAL_RCC_GetSysClockFreq+0x70>)
  4509. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4510. 8006648: f3c3 4340 ubfx r3, r3, #17, #1
  4511. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4512. 800664c: 4350 muls r0, r2
  4513. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4514. 800664e: aa06 add r2, sp, #24
  4515. 8006650: 4413 add r3, r2
  4516. 8006652: f813 3c14 ldrb.w r3, [r3, #-20]
  4517. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4518. 8006656: fbb0 f0f3 udiv r0, r0, r3
  4519. }
  4520. 800665a: b007 add sp, #28
  4521. 800665c: bd30 pop {r4, r5, pc}
  4522. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4523. 800665e: 4805 ldr r0, [pc, #20] ; (8006674 <HAL_RCC_GetSysClockFreq+0x74>)
  4524. 8006660: 4350 muls r0, r2
  4525. 8006662: e7fa b.n 800665a <HAL_RCC_GetSysClockFreq+0x5a>
  4526. sysclockfreq = HSE_VALUE;
  4527. 8006664: 4802 ldr r0, [pc, #8] ; (8006670 <HAL_RCC_GetSysClockFreq+0x70>)
  4528. return sysclockfreq;
  4529. 8006666: e7f8 b.n 800665a <HAL_RCC_GetSysClockFreq+0x5a>
  4530. 8006668: 0800be88 .word 0x0800be88
  4531. 800666c: 40021000 .word 0x40021000
  4532. 8006670: 007a1200 .word 0x007a1200
  4533. 8006674: 003d0900 .word 0x003d0900
  4534. 08006678 <HAL_RCC_ClockConfig>:
  4535. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4536. 8006678: 4a54 ldr r2, [pc, #336] ; (80067cc <HAL_RCC_ClockConfig+0x154>)
  4537. {
  4538. 800667a: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4539. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4540. 800667e: 6813 ldr r3, [r2, #0]
  4541. {
  4542. 8006680: 4605 mov r5, r0
  4543. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4544. 8006682: f003 0307 and.w r3, r3, #7
  4545. 8006686: 428b cmp r3, r1
  4546. {
  4547. 8006688: 460e mov r6, r1
  4548. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4549. 800668a: d32a bcc.n 80066e2 <HAL_RCC_ClockConfig+0x6a>
  4550. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  4551. 800668c: 6829 ldr r1, [r5, #0]
  4552. 800668e: 078c lsls r4, r1, #30
  4553. 8006690: d434 bmi.n 80066fc <HAL_RCC_ClockConfig+0x84>
  4554. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  4555. 8006692: 07ca lsls r2, r1, #31
  4556. 8006694: d447 bmi.n 8006726 <HAL_RCC_ClockConfig+0xae>
  4557. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  4558. 8006696: 4a4d ldr r2, [pc, #308] ; (80067cc <HAL_RCC_ClockConfig+0x154>)
  4559. 8006698: 6813 ldr r3, [r2, #0]
  4560. 800669a: f003 0307 and.w r3, r3, #7
  4561. 800669e: 429e cmp r6, r3
  4562. 80066a0: f0c0 8082 bcc.w 80067a8 <HAL_RCC_ClockConfig+0x130>
  4563. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4564. 80066a4: 682a ldr r2, [r5, #0]
  4565. 80066a6: 4c4a ldr r4, [pc, #296] ; (80067d0 <HAL_RCC_ClockConfig+0x158>)
  4566. 80066a8: f012 0f04 tst.w r2, #4
  4567. 80066ac: f040 8087 bne.w 80067be <HAL_RCC_ClockConfig+0x146>
  4568. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4569. 80066b0: 0713 lsls r3, r2, #28
  4570. 80066b2: d506 bpl.n 80066c2 <HAL_RCC_ClockConfig+0x4a>
  4571. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  4572. 80066b4: 6863 ldr r3, [r4, #4]
  4573. 80066b6: 692a ldr r2, [r5, #16]
  4574. 80066b8: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  4575. 80066bc: ea43 03c2 orr.w r3, r3, r2, lsl #3
  4576. 80066c0: 6063 str r3, [r4, #4]
  4577. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  4578. 80066c2: f7ff ff9d bl 8006600 <HAL_RCC_GetSysClockFreq>
  4579. 80066c6: 6863 ldr r3, [r4, #4]
  4580. 80066c8: 4a42 ldr r2, [pc, #264] ; (80067d4 <HAL_RCC_ClockConfig+0x15c>)
  4581. 80066ca: f3c3 1303 ubfx r3, r3, #4, #4
  4582. 80066ce: 5cd3 ldrb r3, [r2, r3]
  4583. 80066d0: 40d8 lsrs r0, r3
  4584. 80066d2: 4b41 ldr r3, [pc, #260] ; (80067d8 <HAL_RCC_ClockConfig+0x160>)
  4585. 80066d4: 6018 str r0, [r3, #0]
  4586. HAL_InitTick (TICK_INT_PRIORITY);
  4587. 80066d6: 2000 movs r0, #0
  4588. 80066d8: f7fe fec0 bl 800545c <HAL_InitTick>
  4589. return HAL_OK;
  4590. 80066dc: 2000 movs r0, #0
  4591. }
  4592. 80066de: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4593. __HAL_FLASH_SET_LATENCY(FLatency);
  4594. 80066e2: 6813 ldr r3, [r2, #0]
  4595. 80066e4: f023 0307 bic.w r3, r3, #7
  4596. 80066e8: 430b orrs r3, r1
  4597. 80066ea: 6013 str r3, [r2, #0]
  4598. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4599. 80066ec: 6813 ldr r3, [r2, #0]
  4600. 80066ee: f003 0307 and.w r3, r3, #7
  4601. 80066f2: 4299 cmp r1, r3
  4602. 80066f4: d0ca beq.n 800668c <HAL_RCC_ClockConfig+0x14>
  4603. return HAL_ERROR;
  4604. 80066f6: 2001 movs r0, #1
  4605. 80066f8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4606. 80066fc: 4b34 ldr r3, [pc, #208] ; (80067d0 <HAL_RCC_ClockConfig+0x158>)
  4607. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4608. 80066fe: f011 0f04 tst.w r1, #4
  4609. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  4610. 8006702: bf1e ittt ne
  4611. 8006704: 685a ldrne r2, [r3, #4]
  4612. 8006706: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  4613. 800670a: 605a strne r2, [r3, #4]
  4614. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4615. 800670c: 0708 lsls r0, r1, #28
  4616. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  4617. 800670e: bf42 ittt mi
  4618. 8006710: 685a ldrmi r2, [r3, #4]
  4619. 8006712: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  4620. 8006716: 605a strmi r2, [r3, #4]
  4621. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  4622. 8006718: 685a ldr r2, [r3, #4]
  4623. 800671a: 68a8 ldr r0, [r5, #8]
  4624. 800671c: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  4625. 8006720: 4302 orrs r2, r0
  4626. 8006722: 605a str r2, [r3, #4]
  4627. 8006724: e7b5 b.n 8006692 <HAL_RCC_ClockConfig+0x1a>
  4628. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4629. 8006726: 686a ldr r2, [r5, #4]
  4630. 8006728: 4c29 ldr r4, [pc, #164] ; (80067d0 <HAL_RCC_ClockConfig+0x158>)
  4631. 800672a: 2a01 cmp r2, #1
  4632. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4633. 800672c: 6823 ldr r3, [r4, #0]
  4634. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4635. 800672e: d11c bne.n 800676a <HAL_RCC_ClockConfig+0xf2>
  4636. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4637. 8006730: f413 3f00 tst.w r3, #131072 ; 0x20000
  4638. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4639. 8006734: d0df beq.n 80066f6 <HAL_RCC_ClockConfig+0x7e>
  4640. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4641. 8006736: 6863 ldr r3, [r4, #4]
  4642. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4643. 8006738: f241 3888 movw r8, #5000 ; 0x1388
  4644. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4645. 800673c: f023 0303 bic.w r3, r3, #3
  4646. 8006740: 4313 orrs r3, r2
  4647. 8006742: 6063 str r3, [r4, #4]
  4648. tickstart = HAL_GetTick();
  4649. 8006744: f7fe fecc bl 80054e0 <HAL_GetTick>
  4650. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4651. 8006748: 686b ldr r3, [r5, #4]
  4652. tickstart = HAL_GetTick();
  4653. 800674a: 4607 mov r7, r0
  4654. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4655. 800674c: 2b01 cmp r3, #1
  4656. 800674e: d114 bne.n 800677a <HAL_RCC_ClockConfig+0x102>
  4657. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  4658. 8006750: 6863 ldr r3, [r4, #4]
  4659. 8006752: f003 030c and.w r3, r3, #12
  4660. 8006756: 2b04 cmp r3, #4
  4661. 8006758: d09d beq.n 8006696 <HAL_RCC_ClockConfig+0x1e>
  4662. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4663. 800675a: f7fe fec1 bl 80054e0 <HAL_GetTick>
  4664. 800675e: 1bc0 subs r0, r0, r7
  4665. 8006760: 4540 cmp r0, r8
  4666. 8006762: d9f5 bls.n 8006750 <HAL_RCC_ClockConfig+0xd8>
  4667. return HAL_TIMEOUT;
  4668. 8006764: 2003 movs r0, #3
  4669. 8006766: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4670. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4671. 800676a: 2a02 cmp r2, #2
  4672. 800676c: d102 bne.n 8006774 <HAL_RCC_ClockConfig+0xfc>
  4673. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4674. 800676e: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  4675. 8006772: e7df b.n 8006734 <HAL_RCC_ClockConfig+0xbc>
  4676. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4677. 8006774: f013 0f02 tst.w r3, #2
  4678. 8006778: e7dc b.n 8006734 <HAL_RCC_ClockConfig+0xbc>
  4679. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4680. 800677a: 2b02 cmp r3, #2
  4681. 800677c: d10f bne.n 800679e <HAL_RCC_ClockConfig+0x126>
  4682. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4683. 800677e: 6863 ldr r3, [r4, #4]
  4684. 8006780: f003 030c and.w r3, r3, #12
  4685. 8006784: 2b08 cmp r3, #8
  4686. 8006786: d086 beq.n 8006696 <HAL_RCC_ClockConfig+0x1e>
  4687. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4688. 8006788: f7fe feaa bl 80054e0 <HAL_GetTick>
  4689. 800678c: 1bc0 subs r0, r0, r7
  4690. 800678e: 4540 cmp r0, r8
  4691. 8006790: d9f5 bls.n 800677e <HAL_RCC_ClockConfig+0x106>
  4692. 8006792: e7e7 b.n 8006764 <HAL_RCC_ClockConfig+0xec>
  4693. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4694. 8006794: f7fe fea4 bl 80054e0 <HAL_GetTick>
  4695. 8006798: 1bc0 subs r0, r0, r7
  4696. 800679a: 4540 cmp r0, r8
  4697. 800679c: d8e2 bhi.n 8006764 <HAL_RCC_ClockConfig+0xec>
  4698. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  4699. 800679e: 6863 ldr r3, [r4, #4]
  4700. 80067a0: f013 0f0c tst.w r3, #12
  4701. 80067a4: d1f6 bne.n 8006794 <HAL_RCC_ClockConfig+0x11c>
  4702. 80067a6: e776 b.n 8006696 <HAL_RCC_ClockConfig+0x1e>
  4703. __HAL_FLASH_SET_LATENCY(FLatency);
  4704. 80067a8: 6813 ldr r3, [r2, #0]
  4705. 80067aa: f023 0307 bic.w r3, r3, #7
  4706. 80067ae: 4333 orrs r3, r6
  4707. 80067b0: 6013 str r3, [r2, #0]
  4708. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4709. 80067b2: 6813 ldr r3, [r2, #0]
  4710. 80067b4: f003 0307 and.w r3, r3, #7
  4711. 80067b8: 429e cmp r6, r3
  4712. 80067ba: d19c bne.n 80066f6 <HAL_RCC_ClockConfig+0x7e>
  4713. 80067bc: e772 b.n 80066a4 <HAL_RCC_ClockConfig+0x2c>
  4714. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  4715. 80067be: 6863 ldr r3, [r4, #4]
  4716. 80067c0: 68e9 ldr r1, [r5, #12]
  4717. 80067c2: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  4718. 80067c6: 430b orrs r3, r1
  4719. 80067c8: 6063 str r3, [r4, #4]
  4720. 80067ca: e771 b.n 80066b0 <HAL_RCC_ClockConfig+0x38>
  4721. 80067cc: 40022000 .word 0x40022000
  4722. 80067d0: 40021000 .word 0x40021000
  4723. 80067d4: 0800bec7 .word 0x0800bec7
  4724. 80067d8: 20000200 .word 0x20000200
  4725. 080067dc <HAL_RCC_GetPCLK1Freq>:
  4726. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  4727. 80067dc: 4b04 ldr r3, [pc, #16] ; (80067f0 <HAL_RCC_GetPCLK1Freq+0x14>)
  4728. 80067de: 4a05 ldr r2, [pc, #20] ; (80067f4 <HAL_RCC_GetPCLK1Freq+0x18>)
  4729. 80067e0: 685b ldr r3, [r3, #4]
  4730. 80067e2: f3c3 2302 ubfx r3, r3, #8, #3
  4731. 80067e6: 5cd3 ldrb r3, [r2, r3]
  4732. 80067e8: 4a03 ldr r2, [pc, #12] ; (80067f8 <HAL_RCC_GetPCLK1Freq+0x1c>)
  4733. 80067ea: 6810 ldr r0, [r2, #0]
  4734. }
  4735. 80067ec: 40d8 lsrs r0, r3
  4736. 80067ee: 4770 bx lr
  4737. 80067f0: 40021000 .word 0x40021000
  4738. 80067f4: 0800bed7 .word 0x0800bed7
  4739. 80067f8: 20000200 .word 0x20000200
  4740. 080067fc <HAL_RCC_GetPCLK2Freq>:
  4741. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  4742. 80067fc: 4b04 ldr r3, [pc, #16] ; (8006810 <HAL_RCC_GetPCLK2Freq+0x14>)
  4743. 80067fe: 4a05 ldr r2, [pc, #20] ; (8006814 <HAL_RCC_GetPCLK2Freq+0x18>)
  4744. 8006800: 685b ldr r3, [r3, #4]
  4745. 8006802: f3c3 23c2 ubfx r3, r3, #11, #3
  4746. 8006806: 5cd3 ldrb r3, [r2, r3]
  4747. 8006808: 4a03 ldr r2, [pc, #12] ; (8006818 <HAL_RCC_GetPCLK2Freq+0x1c>)
  4748. 800680a: 6810 ldr r0, [r2, #0]
  4749. }
  4750. 800680c: 40d8 lsrs r0, r3
  4751. 800680e: 4770 bx lr
  4752. 8006810: 40021000 .word 0x40021000
  4753. 8006814: 0800bed7 .word 0x0800bed7
  4754. 8006818: 20000200 .word 0x20000200
  4755. 0800681c <HAL_RCCEx_PeriphCLKConfig>:
  4756. /* Check the parameters */
  4757. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  4758. /*------------------------------- RTC/LCD Configuration ------------------------*/
  4759. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4760. 800681c: 6803 ldr r3, [r0, #0]
  4761. {
  4762. 800681e: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  4763. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4764. 8006822: 07d9 lsls r1, r3, #31
  4765. {
  4766. 8006824: 4605 mov r5, r0
  4767. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4768. 8006826: d520 bpl.n 800686a <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4769. FlagStatus pwrclkchanged = RESET;
  4770. /* As soon as function is called to change RTC clock source, activation of the
  4771. power domain is done. */
  4772. /* Requires to enable write access to Backup Domain of necessary */
  4773. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4774. 8006828: 4c35 ldr r4, [pc, #212] ; (8006900 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4775. 800682a: 69e3 ldr r3, [r4, #28]
  4776. 800682c: 00da lsls r2, r3, #3
  4777. 800682e: d432 bmi.n 8006896 <HAL_RCCEx_PeriphCLKConfig+0x7a>
  4778. {
  4779. __HAL_RCC_PWR_CLK_ENABLE();
  4780. pwrclkchanged = SET;
  4781. 8006830: 2701 movs r7, #1
  4782. __HAL_RCC_PWR_CLK_ENABLE();
  4783. 8006832: 69e3 ldr r3, [r4, #28]
  4784. 8006834: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4785. 8006838: 61e3 str r3, [r4, #28]
  4786. 800683a: 69e3 ldr r3, [r4, #28]
  4787. 800683c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4788. 8006840: 9301 str r3, [sp, #4]
  4789. 8006842: 9b01 ldr r3, [sp, #4]
  4790. }
  4791. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4792. 8006844: 4e2f ldr r6, [pc, #188] ; (8006904 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  4793. 8006846: 6833 ldr r3, [r6, #0]
  4794. 8006848: 05db lsls r3, r3, #23
  4795. 800684a: d526 bpl.n 800689a <HAL_RCCEx_PeriphCLKConfig+0x7e>
  4796. }
  4797. }
  4798. }
  4799. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  4800. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  4801. 800684c: 6a23 ldr r3, [r4, #32]
  4802. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4803. 800684e: f413 7340 ands.w r3, r3, #768 ; 0x300
  4804. 8006852: d136 bne.n 80068c2 <HAL_RCCEx_PeriphCLKConfig+0xa6>
  4805. return HAL_TIMEOUT;
  4806. }
  4807. }
  4808. }
  4809. }
  4810. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  4811. 8006854: 6a23 ldr r3, [r4, #32]
  4812. 8006856: 686a ldr r2, [r5, #4]
  4813. 8006858: f423 7340 bic.w r3, r3, #768 ; 0x300
  4814. 800685c: 4313 orrs r3, r2
  4815. 800685e: 6223 str r3, [r4, #32]
  4816. /* Require to disable power clock if necessary */
  4817. if(pwrclkchanged == SET)
  4818. 8006860: b11f cbz r7, 800686a <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4819. {
  4820. __HAL_RCC_PWR_CLK_DISABLE();
  4821. 8006862: 69e3 ldr r3, [r4, #28]
  4822. 8006864: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4823. 8006868: 61e3 str r3, [r4, #28]
  4824. }
  4825. }
  4826. /*------------------------------ ADC clock Configuration ------------------*/
  4827. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  4828. 800686a: 6828 ldr r0, [r5, #0]
  4829. 800686c: 0783 lsls r3, r0, #30
  4830. 800686e: d506 bpl.n 800687e <HAL_RCCEx_PeriphCLKConfig+0x62>
  4831. {
  4832. /* Check the parameters */
  4833. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  4834. /* Configure the ADC clock source */
  4835. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  4836. 8006870: 4a23 ldr r2, [pc, #140] ; (8006900 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4837. 8006872: 68a9 ldr r1, [r5, #8]
  4838. 8006874: 6853 ldr r3, [r2, #4]
  4839. 8006876: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  4840. 800687a: 430b orrs r3, r1
  4841. 800687c: 6053 str r3, [r2, #4]
  4842. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  4843. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4844. || defined(STM32F105xC) || defined(STM32F107xC)
  4845. /*------------------------------ USB clock Configuration ------------------*/
  4846. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  4847. 800687e: f010 0010 ands.w r0, r0, #16
  4848. 8006882: d01b beq.n 80068bc <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4849. {
  4850. /* Check the parameters */
  4851. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  4852. /* Configure the USB clock source */
  4853. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4854. 8006884: 4a1e ldr r2, [pc, #120] ; (8006900 <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4855. 8006886: 6969 ldr r1, [r5, #20]
  4856. 8006888: 6853 ldr r3, [r2, #4]
  4857. }
  4858. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  4859. return HAL_OK;
  4860. 800688a: 2000 movs r0, #0
  4861. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4862. 800688c: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  4863. 8006890: 430b orrs r3, r1
  4864. 8006892: 6053 str r3, [r2, #4]
  4865. 8006894: e012 b.n 80068bc <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4866. FlagStatus pwrclkchanged = RESET;
  4867. 8006896: 2700 movs r7, #0
  4868. 8006898: e7d4 b.n 8006844 <HAL_RCCEx_PeriphCLKConfig+0x28>
  4869. SET_BIT(PWR->CR, PWR_CR_DBP);
  4870. 800689a: 6833 ldr r3, [r6, #0]
  4871. 800689c: f443 7380 orr.w r3, r3, #256 ; 0x100
  4872. 80068a0: 6033 str r3, [r6, #0]
  4873. tickstart = HAL_GetTick();
  4874. 80068a2: f7fe fe1d bl 80054e0 <HAL_GetTick>
  4875. 80068a6: 4680 mov r8, r0
  4876. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4877. 80068a8: 6833 ldr r3, [r6, #0]
  4878. 80068aa: 05d8 lsls r0, r3, #23
  4879. 80068ac: d4ce bmi.n 800684c <HAL_RCCEx_PeriphCLKConfig+0x30>
  4880. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4881. 80068ae: f7fe fe17 bl 80054e0 <HAL_GetTick>
  4882. 80068b2: eba0 0008 sub.w r0, r0, r8
  4883. 80068b6: 2864 cmp r0, #100 ; 0x64
  4884. 80068b8: d9f6 bls.n 80068a8 <HAL_RCCEx_PeriphCLKConfig+0x8c>
  4885. return HAL_TIMEOUT;
  4886. 80068ba: 2003 movs r0, #3
  4887. }
  4888. 80068bc: b002 add sp, #8
  4889. 80068be: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4890. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4891. 80068c2: 686a ldr r2, [r5, #4]
  4892. 80068c4: f402 7240 and.w r2, r2, #768 ; 0x300
  4893. 80068c8: 4293 cmp r3, r2
  4894. 80068ca: d0c3 beq.n 8006854 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4895. __HAL_RCC_BACKUPRESET_FORCE();
  4896. 80068cc: 2001 movs r0, #1
  4897. 80068ce: 4a0e ldr r2, [pc, #56] ; (8006908 <HAL_RCCEx_PeriphCLKConfig+0xec>)
  4898. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4899. 80068d0: 6a23 ldr r3, [r4, #32]
  4900. __HAL_RCC_BACKUPRESET_FORCE();
  4901. 80068d2: 6010 str r0, [r2, #0]
  4902. __HAL_RCC_BACKUPRESET_RELEASE();
  4903. 80068d4: 2000 movs r0, #0
  4904. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4905. 80068d6: f423 7140 bic.w r1, r3, #768 ; 0x300
  4906. __HAL_RCC_BACKUPRESET_RELEASE();
  4907. 80068da: 6010 str r0, [r2, #0]
  4908. RCC->BDCR = temp_reg;
  4909. 80068dc: 6221 str r1, [r4, #32]
  4910. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  4911. 80068de: 07d9 lsls r1, r3, #31
  4912. 80068e0: d5b8 bpl.n 8006854 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4913. tickstart = HAL_GetTick();
  4914. 80068e2: f7fe fdfd bl 80054e0 <HAL_GetTick>
  4915. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4916. 80068e6: f241 3888 movw r8, #5000 ; 0x1388
  4917. tickstart = HAL_GetTick();
  4918. 80068ea: 4606 mov r6, r0
  4919. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4920. 80068ec: 6a23 ldr r3, [r4, #32]
  4921. 80068ee: 079a lsls r2, r3, #30
  4922. 80068f0: d4b0 bmi.n 8006854 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4923. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4924. 80068f2: f7fe fdf5 bl 80054e0 <HAL_GetTick>
  4925. 80068f6: 1b80 subs r0, r0, r6
  4926. 80068f8: 4540 cmp r0, r8
  4927. 80068fa: d9f7 bls.n 80068ec <HAL_RCCEx_PeriphCLKConfig+0xd0>
  4928. 80068fc: e7dd b.n 80068ba <HAL_RCCEx_PeriphCLKConfig+0x9e>
  4929. 80068fe: bf00 nop
  4930. 8006900: 40021000 .word 0x40021000
  4931. 8006904: 40007000 .word 0x40007000
  4932. 8006908: 42420440 .word 0x42420440
  4933. 0800690c <HAL_RCCEx_GetPeriphCLKFreq>:
  4934. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  4935. @endif
  4936. * @retval Frequency in Hz (0: means that no available frequency for the peripheral)
  4937. */
  4938. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk)
  4939. {
  4940. 800690c: 4602 mov r2, r0
  4941. 800690e: b570 push {r4, r5, r6, lr}
  4942. uint32_t prediv1 = 0U, pllclk = 0U, pllmul = 0U;
  4943. uint32_t pll2mul = 0U, pll3mul = 0U, prediv2 = 0U;
  4944. #endif /* STM32F105xC || STM32F107xC */
  4945. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6) || \
  4946. defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)
  4947. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4948. 8006910: 4b3b ldr r3, [pc, #236] ; (8006a00 <HAL_RCCEx_GetPeriphCLKFreq+0xf4>)
  4949. {
  4950. 8006912: b086 sub sp, #24
  4951. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4952. 8006914: ad02 add r5, sp, #8
  4953. 8006916: f103 0610 add.w r6, r3, #16
  4954. 800691a: 462c mov r4, r5
  4955. 800691c: 6818 ldr r0, [r3, #0]
  4956. 800691e: 6859 ldr r1, [r3, #4]
  4957. 8006920: 3308 adds r3, #8
  4958. 8006922: c403 stmia r4!, {r0, r1}
  4959. 8006924: 42b3 cmp r3, r6
  4960. 8006926: 4625 mov r5, r4
  4961. 8006928: d1f7 bne.n 800691a <HAL_RCCEx_GetPeriphCLKFreq+0xe>
  4962. const uint8_t aPredivFactorTable[2] = {1, 2};
  4963. 800692a: 2301 movs r3, #1
  4964. 800692c: f88d 3004 strb.w r3, [sp, #4]
  4965. 8006930: 2302 movs r3, #2
  4966. uint32_t temp_reg = 0U, frequency = 0U;
  4967. /* Check the parameters */
  4968. assert_param(IS_RCC_PERIPHCLOCK(PeriphClk));
  4969. switch (PeriphClk)
  4970. 8006932: 1e50 subs r0, r2, #1
  4971. const uint8_t aPredivFactorTable[2] = {1, 2};
  4972. 8006934: f88d 3005 strb.w r3, [sp, #5]
  4973. switch (PeriphClk)
  4974. 8006938: 280f cmp r0, #15
  4975. 800693a: d85e bhi.n 80069fa <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  4976. 800693c: e8df f000 tbb [pc, r0]
  4977. 8006940: 2d5d5132 .word 0x2d5d5132
  4978. 8006944: 2d5d5d5d .word 0x2d5d5d5d
  4979. 8006948: 5d5d5d5d .word 0x5d5d5d5d
  4980. 800694c: 085d5d5d .word 0x085d5d5d
  4981. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4982. || defined(STM32F105xC) || defined(STM32F107xC)
  4983. case RCC_PERIPHCLK_USB:
  4984. {
  4985. /* Get RCC configuration ------------------------------------------------------*/
  4986. temp_reg = RCC->CFGR;
  4987. 8006950: 4b2c ldr r3, [pc, #176] ; (8006a04 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4988. 8006952: 6859 ldr r1, [r3, #4]
  4989. /* Check if PLL is enabled */
  4990. if (HAL_IS_BIT_SET(RCC->CR,RCC_CR_PLLON))
  4991. 8006954: 6818 ldr r0, [r3, #0]
  4992. 8006956: f010 7080 ands.w r0, r0, #16777216 ; 0x1000000
  4993. 800695a: d037 beq.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4994. {
  4995. pllmul = aPLLMULFactorTable[(uint32_t)(temp_reg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4996. 800695c: f3c1 4283 ubfx r2, r1, #18, #4
  4997. 8006960: a806 add r0, sp, #24
  4998. 8006962: 4402 add r2, r0
  4999. 8006964: f812 0c10 ldrb.w r0, [r2, #-16]
  5000. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  5001. 8006968: 03ca lsls r2, r1, #15
  5002. {
  5003. #if defined(STM32F105xC) || defined(STM32F107xC) || defined(STM32F100xB)\
  5004. || defined(STM32F100xE)
  5005. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR2 & RCC_CFGR2_PREDIV1) >> RCC_CFGR2_PREDIV1_Pos];
  5006. #else
  5007. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  5008. 800696a: bf41 itttt mi
  5009. 800696c: 685a ldrmi r2, [r3, #4]
  5010. 800696e: a906 addmi r1, sp, #24
  5011. 8006970: f3c2 4240 ubfxmi r2, r2, #17, #1
  5012. 8006974: 1852 addmi r2, r2, r1
  5013. 8006976: bf44 itt mi
  5014. 8006978: f812 1c14 ldrbmi.w r1, [r2, #-20]
  5015. }
  5016. #else
  5017. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  5018. {
  5019. /* HSE used as PLL clock source : PLLCLK = HSE/PREDIV1 * PLLMUL */
  5020. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  5021. 800697c: 4a22 ldrmi r2, [pc, #136] ; (8006a08 <HAL_RCCEx_GetPeriphCLKFreq+0xfc>)
  5022. /* Prescaler of 3 selected for USB */
  5023. frequency = (2 * pllclk) / 3;
  5024. }
  5025. #else
  5026. /* USBCLK = PLLCLK / USB prescaler */
  5027. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  5028. 800697e: 685b ldr r3, [r3, #4]
  5029. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  5030. 8006980: bf4c ite mi
  5031. 8006982: fbb2 f2f1 udivmi r2, r2, r1
  5032. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  5033. 8006986: 4a21 ldrpl r2, [pc, #132] ; (8006a0c <HAL_RCCEx_GetPeriphCLKFreq+0x100>)
  5034. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  5035. 8006988: 025b lsls r3, r3, #9
  5036. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  5037. 800698a: fb02 f000 mul.w r0, r2, r0
  5038. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  5039. 800698e: d41d bmi.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5040. frequency = pllclk;
  5041. }
  5042. else
  5043. {
  5044. /* Prescaler of 1.5 selected for USB */
  5045. frequency = (pllclk * 2) / 3;
  5046. 8006990: 2303 movs r3, #3
  5047. 8006992: 0040 lsls r0, r0, #1
  5048. }
  5049. break;
  5050. }
  5051. case RCC_PERIPHCLK_ADC:
  5052. {
  5053. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  5054. 8006994: fbb0 f0f3 udiv r0, r0, r3
  5055. break;
  5056. 8006998: e018 b.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5057. {
  5058. break;
  5059. }
  5060. }
  5061. return(frequency);
  5062. }
  5063. 800699a: b006 add sp, #24
  5064. 800699c: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5065. frequency = HAL_RCC_GetSysClockFreq();
  5066. 80069a0: f7ff be2e b.w 8006600 <HAL_RCC_GetSysClockFreq>
  5067. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  5068. 80069a4: f240 3102 movw r1, #770 ; 0x302
  5069. temp_reg = RCC->BDCR;
  5070. 80069a8: 4a16 ldr r2, [pc, #88] ; (8006a04 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  5071. 80069aa: 6a13 ldr r3, [r2, #32]
  5072. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  5073. 80069ac: 4019 ands r1, r3
  5074. 80069ae: f5b1 7f81 cmp.w r1, #258 ; 0x102
  5075. 80069b2: d01f beq.n 80069f4 <HAL_RCCEx_GetPeriphCLKFreq+0xe8>
  5076. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  5077. 80069b4: f403 7340 and.w r3, r3, #768 ; 0x300
  5078. 80069b8: f5b3 7f00 cmp.w r3, #512 ; 0x200
  5079. 80069bc: d108 bne.n 80069d0 <HAL_RCCEx_GetPeriphCLKFreq+0xc4>
  5080. frequency = LSI_VALUE;
  5081. 80069be: f649 4040 movw r0, #40000 ; 0x9c40
  5082. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  5083. 80069c2: 6a53 ldr r3, [r2, #36] ; 0x24
  5084. frequency = LSI_VALUE;
  5085. 80069c4: f013 0f02 tst.w r3, #2
  5086. frequency = HSE_VALUE / 128U;
  5087. 80069c8: bf08 it eq
  5088. 80069ca: 2000 moveq r0, #0
  5089. }
  5090. 80069cc: b006 add sp, #24
  5091. 80069ce: bd70 pop {r4, r5, r6, pc}
  5092. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_HSE_DIV128) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSERDY)))
  5093. 80069d0: f5b3 7f40 cmp.w r3, #768 ; 0x300
  5094. 80069d4: d111 bne.n 80069fa <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  5095. 80069d6: 6813 ldr r3, [r2, #0]
  5096. frequency = HSE_VALUE / 128U;
  5097. 80069d8: f24f 4024 movw r0, #62500 ; 0xf424
  5098. 80069dc: f413 3f00 tst.w r3, #131072 ; 0x20000
  5099. 80069e0: e7f2 b.n 80069c8 <HAL_RCCEx_GetPeriphCLKFreq+0xbc>
  5100. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  5101. 80069e2: f7ff ff0b bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5102. 80069e6: 4b07 ldr r3, [pc, #28] ; (8006a04 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  5103. 80069e8: 685b ldr r3, [r3, #4]
  5104. 80069ea: f3c3 3381 ubfx r3, r3, #14, #2
  5105. 80069ee: 3301 adds r3, #1
  5106. 80069f0: 005b lsls r3, r3, #1
  5107. 80069f2: e7cf b.n 8006994 <HAL_RCCEx_GetPeriphCLKFreq+0x88>
  5108. frequency = LSE_VALUE;
  5109. 80069f4: f44f 4000 mov.w r0, #32768 ; 0x8000
  5110. 80069f8: e7e8 b.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5111. frequency = 0U;
  5112. 80069fa: 2000 movs r0, #0
  5113. 80069fc: e7e6 b.n 80069cc <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  5114. 80069fe: bf00 nop
  5115. 8006a00: 0800be98 .word 0x0800be98
  5116. 8006a04: 40021000 .word 0x40021000
  5117. 8006a08: 007a1200 .word 0x007a1200
  5118. 8006a0c: 003d0900 .word 0x003d0900
  5119. 08006a10 <HAL_TIM_OC_DelayElapsedCallback>:
  5120. 8006a10: 4770 bx lr
  5121. 08006a12 <HAL_TIM_IC_CaptureCallback>:
  5122. 8006a12: 4770 bx lr
  5123. 08006a14 <HAL_TIM_PWM_PulseFinishedCallback>:
  5124. 8006a14: 4770 bx lr
  5125. 08006a16 <HAL_TIM_TriggerCallback>:
  5126. 8006a16: 4770 bx lr
  5127. 08006a18 <HAL_TIM_IRQHandler>:
  5128. * @retval None
  5129. */
  5130. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  5131. {
  5132. /* Capture compare 1 event */
  5133. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  5134. 8006a18: 6803 ldr r3, [r0, #0]
  5135. {
  5136. 8006a1a: b510 push {r4, lr}
  5137. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  5138. 8006a1c: 691a ldr r2, [r3, #16]
  5139. {
  5140. 8006a1e: 4604 mov r4, r0
  5141. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  5142. 8006a20: 0791 lsls r1, r2, #30
  5143. 8006a22: d50e bpl.n 8006a42 <HAL_TIM_IRQHandler+0x2a>
  5144. {
  5145. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  5146. 8006a24: 68da ldr r2, [r3, #12]
  5147. 8006a26: 0792 lsls r2, r2, #30
  5148. 8006a28: d50b bpl.n 8006a42 <HAL_TIM_IRQHandler+0x2a>
  5149. {
  5150. {
  5151. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  5152. 8006a2a: f06f 0202 mvn.w r2, #2
  5153. 8006a2e: 611a str r2, [r3, #16]
  5154. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  5155. 8006a30: 2201 movs r2, #1
  5156. /* Input capture event */
  5157. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  5158. 8006a32: 699b ldr r3, [r3, #24]
  5159. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  5160. 8006a34: 7702 strb r2, [r0, #28]
  5161. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  5162. 8006a36: 079b lsls r3, r3, #30
  5163. 8006a38: d077 beq.n 8006b2a <HAL_TIM_IRQHandler+0x112>
  5164. {
  5165. HAL_TIM_IC_CaptureCallback(htim);
  5166. 8006a3a: f7ff ffea bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5167. else
  5168. {
  5169. HAL_TIM_OC_DelayElapsedCallback(htim);
  5170. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5171. }
  5172. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5173. 8006a3e: 2300 movs r3, #0
  5174. 8006a40: 7723 strb r3, [r4, #28]
  5175. }
  5176. }
  5177. }
  5178. /* Capture compare 2 event */
  5179. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  5180. 8006a42: 6823 ldr r3, [r4, #0]
  5181. 8006a44: 691a ldr r2, [r3, #16]
  5182. 8006a46: 0750 lsls r0, r2, #29
  5183. 8006a48: d510 bpl.n 8006a6c <HAL_TIM_IRQHandler+0x54>
  5184. {
  5185. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  5186. 8006a4a: 68da ldr r2, [r3, #12]
  5187. 8006a4c: 0751 lsls r1, r2, #29
  5188. 8006a4e: d50d bpl.n 8006a6c <HAL_TIM_IRQHandler+0x54>
  5189. {
  5190. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  5191. 8006a50: f06f 0204 mvn.w r2, #4
  5192. 8006a54: 611a str r2, [r3, #16]
  5193. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  5194. 8006a56: 2202 movs r2, #2
  5195. /* Input capture event */
  5196. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  5197. 8006a58: 699b ldr r3, [r3, #24]
  5198. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  5199. 8006a5a: 7722 strb r2, [r4, #28]
  5200. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  5201. 8006a5c: f413 7f40 tst.w r3, #768 ; 0x300
  5202. {
  5203. HAL_TIM_IC_CaptureCallback(htim);
  5204. 8006a60: 4620 mov r0, r4
  5205. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  5206. 8006a62: d068 beq.n 8006b36 <HAL_TIM_IRQHandler+0x11e>
  5207. HAL_TIM_IC_CaptureCallback(htim);
  5208. 8006a64: f7ff ffd5 bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5209. else
  5210. {
  5211. HAL_TIM_OC_DelayElapsedCallback(htim);
  5212. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5213. }
  5214. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5215. 8006a68: 2300 movs r3, #0
  5216. 8006a6a: 7723 strb r3, [r4, #28]
  5217. }
  5218. }
  5219. /* Capture compare 3 event */
  5220. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  5221. 8006a6c: 6823 ldr r3, [r4, #0]
  5222. 8006a6e: 691a ldr r2, [r3, #16]
  5223. 8006a70: 0712 lsls r2, r2, #28
  5224. 8006a72: d50f bpl.n 8006a94 <HAL_TIM_IRQHandler+0x7c>
  5225. {
  5226. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  5227. 8006a74: 68da ldr r2, [r3, #12]
  5228. 8006a76: 0710 lsls r0, r2, #28
  5229. 8006a78: d50c bpl.n 8006a94 <HAL_TIM_IRQHandler+0x7c>
  5230. {
  5231. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  5232. 8006a7a: f06f 0208 mvn.w r2, #8
  5233. 8006a7e: 611a str r2, [r3, #16]
  5234. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  5235. 8006a80: 2204 movs r2, #4
  5236. /* Input capture event */
  5237. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  5238. 8006a82: 69db ldr r3, [r3, #28]
  5239. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  5240. 8006a84: 7722 strb r2, [r4, #28]
  5241. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  5242. 8006a86: 0799 lsls r1, r3, #30
  5243. {
  5244. HAL_TIM_IC_CaptureCallback(htim);
  5245. 8006a88: 4620 mov r0, r4
  5246. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  5247. 8006a8a: d05a beq.n 8006b42 <HAL_TIM_IRQHandler+0x12a>
  5248. HAL_TIM_IC_CaptureCallback(htim);
  5249. 8006a8c: f7ff ffc1 bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5250. else
  5251. {
  5252. HAL_TIM_OC_DelayElapsedCallback(htim);
  5253. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5254. }
  5255. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5256. 8006a90: 2300 movs r3, #0
  5257. 8006a92: 7723 strb r3, [r4, #28]
  5258. }
  5259. }
  5260. /* Capture compare 4 event */
  5261. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  5262. 8006a94: 6823 ldr r3, [r4, #0]
  5263. 8006a96: 691a ldr r2, [r3, #16]
  5264. 8006a98: 06d2 lsls r2, r2, #27
  5265. 8006a9a: d510 bpl.n 8006abe <HAL_TIM_IRQHandler+0xa6>
  5266. {
  5267. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  5268. 8006a9c: 68da ldr r2, [r3, #12]
  5269. 8006a9e: 06d0 lsls r0, r2, #27
  5270. 8006aa0: d50d bpl.n 8006abe <HAL_TIM_IRQHandler+0xa6>
  5271. {
  5272. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  5273. 8006aa2: f06f 0210 mvn.w r2, #16
  5274. 8006aa6: 611a str r2, [r3, #16]
  5275. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  5276. 8006aa8: 2208 movs r2, #8
  5277. /* Input capture event */
  5278. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5279. 8006aaa: 69db ldr r3, [r3, #28]
  5280. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  5281. 8006aac: 7722 strb r2, [r4, #28]
  5282. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5283. 8006aae: f413 7f40 tst.w r3, #768 ; 0x300
  5284. {
  5285. HAL_TIM_IC_CaptureCallback(htim);
  5286. 8006ab2: 4620 mov r0, r4
  5287. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  5288. 8006ab4: d04b beq.n 8006b4e <HAL_TIM_IRQHandler+0x136>
  5289. HAL_TIM_IC_CaptureCallback(htim);
  5290. 8006ab6: f7ff ffac bl 8006a12 <HAL_TIM_IC_CaptureCallback>
  5291. else
  5292. {
  5293. HAL_TIM_OC_DelayElapsedCallback(htim);
  5294. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5295. }
  5296. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  5297. 8006aba: 2300 movs r3, #0
  5298. 8006abc: 7723 strb r3, [r4, #28]
  5299. }
  5300. }
  5301. /* TIM Update event */
  5302. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  5303. 8006abe: 6823 ldr r3, [r4, #0]
  5304. 8006ac0: 691a ldr r2, [r3, #16]
  5305. 8006ac2: 07d1 lsls r1, r2, #31
  5306. 8006ac4: d508 bpl.n 8006ad8 <HAL_TIM_IRQHandler+0xc0>
  5307. {
  5308. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  5309. 8006ac6: 68da ldr r2, [r3, #12]
  5310. 8006ac8: 07d2 lsls r2, r2, #31
  5311. 8006aca: d505 bpl.n 8006ad8 <HAL_TIM_IRQHandler+0xc0>
  5312. {
  5313. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  5314. 8006acc: f06f 0201 mvn.w r2, #1
  5315. HAL_TIM_PeriodElapsedCallback(htim);
  5316. 8006ad0: 4620 mov r0, r4
  5317. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  5318. 8006ad2: 611a str r2, [r3, #16]
  5319. HAL_TIM_PeriodElapsedCallback(htim);
  5320. 8006ad4: f001 fa56 bl 8007f84 <HAL_TIM_PeriodElapsedCallback>
  5321. }
  5322. }
  5323. /* TIM Break input event */
  5324. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  5325. 8006ad8: 6823 ldr r3, [r4, #0]
  5326. 8006ada: 691a ldr r2, [r3, #16]
  5327. 8006adc: 0610 lsls r0, r2, #24
  5328. 8006ade: d508 bpl.n 8006af2 <HAL_TIM_IRQHandler+0xda>
  5329. {
  5330. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  5331. 8006ae0: 68da ldr r2, [r3, #12]
  5332. 8006ae2: 0611 lsls r1, r2, #24
  5333. 8006ae4: d505 bpl.n 8006af2 <HAL_TIM_IRQHandler+0xda>
  5334. {
  5335. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  5336. 8006ae6: f06f 0280 mvn.w r2, #128 ; 0x80
  5337. HAL_TIMEx_BreakCallback(htim);
  5338. 8006aea: 4620 mov r0, r4
  5339. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  5340. 8006aec: 611a str r2, [r3, #16]
  5341. HAL_TIMEx_BreakCallback(htim);
  5342. 8006aee: f000 f8be bl 8006c6e <HAL_TIMEx_BreakCallback>
  5343. }
  5344. }
  5345. /* TIM Trigger detection event */
  5346. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  5347. 8006af2: 6823 ldr r3, [r4, #0]
  5348. 8006af4: 691a ldr r2, [r3, #16]
  5349. 8006af6: 0652 lsls r2, r2, #25
  5350. 8006af8: d508 bpl.n 8006b0c <HAL_TIM_IRQHandler+0xf4>
  5351. {
  5352. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  5353. 8006afa: 68da ldr r2, [r3, #12]
  5354. 8006afc: 0650 lsls r0, r2, #25
  5355. 8006afe: d505 bpl.n 8006b0c <HAL_TIM_IRQHandler+0xf4>
  5356. {
  5357. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  5358. 8006b00: f06f 0240 mvn.w r2, #64 ; 0x40
  5359. HAL_TIM_TriggerCallback(htim);
  5360. 8006b04: 4620 mov r0, r4
  5361. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  5362. 8006b06: 611a str r2, [r3, #16]
  5363. HAL_TIM_TriggerCallback(htim);
  5364. 8006b08: f7ff ff85 bl 8006a16 <HAL_TIM_TriggerCallback>
  5365. }
  5366. }
  5367. /* TIM commutation event */
  5368. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  5369. 8006b0c: 6823 ldr r3, [r4, #0]
  5370. 8006b0e: 691a ldr r2, [r3, #16]
  5371. 8006b10: 0691 lsls r1, r2, #26
  5372. 8006b12: d522 bpl.n 8006b5a <HAL_TIM_IRQHandler+0x142>
  5373. {
  5374. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  5375. 8006b14: 68da ldr r2, [r3, #12]
  5376. 8006b16: 0692 lsls r2, r2, #26
  5377. 8006b18: d51f bpl.n 8006b5a <HAL_TIM_IRQHandler+0x142>
  5378. {
  5379. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  5380. 8006b1a: f06f 0220 mvn.w r2, #32
  5381. HAL_TIMEx_CommutationCallback(htim);
  5382. 8006b1e: 4620 mov r0, r4
  5383. }
  5384. }
  5385. }
  5386. 8006b20: e8bd 4010 ldmia.w sp!, {r4, lr}
  5387. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  5388. 8006b24: 611a str r2, [r3, #16]
  5389. HAL_TIMEx_CommutationCallback(htim);
  5390. 8006b26: f000 b8a1 b.w 8006c6c <HAL_TIMEx_CommutationCallback>
  5391. HAL_TIM_OC_DelayElapsedCallback(htim);
  5392. 8006b2a: f7ff ff71 bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5393. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5394. 8006b2e: 4620 mov r0, r4
  5395. 8006b30: f7ff ff70 bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5396. 8006b34: e783 b.n 8006a3e <HAL_TIM_IRQHandler+0x26>
  5397. HAL_TIM_OC_DelayElapsedCallback(htim);
  5398. 8006b36: f7ff ff6b bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5399. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5400. 8006b3a: 4620 mov r0, r4
  5401. 8006b3c: f7ff ff6a bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5402. 8006b40: e792 b.n 8006a68 <HAL_TIM_IRQHandler+0x50>
  5403. HAL_TIM_OC_DelayElapsedCallback(htim);
  5404. 8006b42: f7ff ff65 bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5405. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5406. 8006b46: 4620 mov r0, r4
  5407. 8006b48: f7ff ff64 bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5408. 8006b4c: e7a0 b.n 8006a90 <HAL_TIM_IRQHandler+0x78>
  5409. HAL_TIM_OC_DelayElapsedCallback(htim);
  5410. 8006b4e: f7ff ff5f bl 8006a10 <HAL_TIM_OC_DelayElapsedCallback>
  5411. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5412. 8006b52: 4620 mov r0, r4
  5413. 8006b54: f7ff ff5e bl 8006a14 <HAL_TIM_PWM_PulseFinishedCallback>
  5414. 8006b58: e7af b.n 8006aba <HAL_TIM_IRQHandler+0xa2>
  5415. 8006b5a: bd10 pop {r4, pc}
  5416. 08006b5c <TIM_Base_SetConfig>:
  5417. {
  5418. uint32_t tmpcr1 = 0U;
  5419. tmpcr1 = TIMx->CR1;
  5420. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  5421. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5422. 8006b5c: 4a24 ldr r2, [pc, #144] ; (8006bf0 <TIM_Base_SetConfig+0x94>)
  5423. tmpcr1 = TIMx->CR1;
  5424. 8006b5e: 6803 ldr r3, [r0, #0]
  5425. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5426. 8006b60: 4290 cmp r0, r2
  5427. 8006b62: d012 beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5428. 8006b64: f502 6200 add.w r2, r2, #2048 ; 0x800
  5429. 8006b68: 4290 cmp r0, r2
  5430. 8006b6a: d00e beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5431. 8006b6c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5432. 8006b70: d00b beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5433. 8006b72: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5434. 8006b76: 4290 cmp r0, r2
  5435. 8006b78: d007 beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5436. 8006b7a: f502 6280 add.w r2, r2, #1024 ; 0x400
  5437. 8006b7e: 4290 cmp r0, r2
  5438. 8006b80: d003 beq.n 8006b8a <TIM_Base_SetConfig+0x2e>
  5439. 8006b82: f502 6280 add.w r2, r2, #1024 ; 0x400
  5440. 8006b86: 4290 cmp r0, r2
  5441. 8006b88: d11d bne.n 8006bc6 <TIM_Base_SetConfig+0x6a>
  5442. {
  5443. /* Select the Counter Mode */
  5444. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5445. tmpcr1 |= Structure->CounterMode;
  5446. 8006b8a: 684a ldr r2, [r1, #4]
  5447. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5448. 8006b8c: f023 0370 bic.w r3, r3, #112 ; 0x70
  5449. tmpcr1 |= Structure->CounterMode;
  5450. 8006b90: 4313 orrs r3, r2
  5451. }
  5452. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  5453. 8006b92: 4a17 ldr r2, [pc, #92] ; (8006bf0 <TIM_Base_SetConfig+0x94>)
  5454. 8006b94: 4290 cmp r0, r2
  5455. 8006b96: d012 beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5456. 8006b98: f502 6200 add.w r2, r2, #2048 ; 0x800
  5457. 8006b9c: 4290 cmp r0, r2
  5458. 8006b9e: d00e beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5459. 8006ba0: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5460. 8006ba4: d00b beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5461. 8006ba6: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5462. 8006baa: 4290 cmp r0, r2
  5463. 8006bac: d007 beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5464. 8006bae: f502 6280 add.w r2, r2, #1024 ; 0x400
  5465. 8006bb2: 4290 cmp r0, r2
  5466. 8006bb4: d003 beq.n 8006bbe <TIM_Base_SetConfig+0x62>
  5467. 8006bb6: f502 6280 add.w r2, r2, #1024 ; 0x400
  5468. 8006bba: 4290 cmp r0, r2
  5469. 8006bbc: d103 bne.n 8006bc6 <TIM_Base_SetConfig+0x6a>
  5470. {
  5471. /* Set the clock division */
  5472. tmpcr1 &= ~TIM_CR1_CKD;
  5473. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5474. 8006bbe: 68ca ldr r2, [r1, #12]
  5475. tmpcr1 &= ~TIM_CR1_CKD;
  5476. 8006bc0: f423 7340 bic.w r3, r3, #768 ; 0x300
  5477. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5478. 8006bc4: 4313 orrs r3, r2
  5479. }
  5480. /* Set the auto-reload preload */
  5481. tmpcr1 &= ~TIM_CR1_ARPE;
  5482. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5483. 8006bc6: 694a ldr r2, [r1, #20]
  5484. tmpcr1 &= ~TIM_CR1_ARPE;
  5485. 8006bc8: f023 0380 bic.w r3, r3, #128 ; 0x80
  5486. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5487. 8006bcc: 4313 orrs r3, r2
  5488. TIMx->CR1 = tmpcr1;
  5489. 8006bce: 6003 str r3, [r0, #0]
  5490. /* Set the Autoreload value */
  5491. TIMx->ARR = (uint32_t)Structure->Period ;
  5492. 8006bd0: 688b ldr r3, [r1, #8]
  5493. 8006bd2: 62c3 str r3, [r0, #44] ; 0x2c
  5494. /* Set the Prescaler value */
  5495. TIMx->PSC = (uint32_t)Structure->Prescaler;
  5496. 8006bd4: 680b ldr r3, [r1, #0]
  5497. 8006bd6: 6283 str r3, [r0, #40] ; 0x28
  5498. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  5499. 8006bd8: 4b05 ldr r3, [pc, #20] ; (8006bf0 <TIM_Base_SetConfig+0x94>)
  5500. 8006bda: 4298 cmp r0, r3
  5501. 8006bdc: d003 beq.n 8006be6 <TIM_Base_SetConfig+0x8a>
  5502. 8006bde: f503 6300 add.w r3, r3, #2048 ; 0x800
  5503. 8006be2: 4298 cmp r0, r3
  5504. 8006be4: d101 bne.n 8006bea <TIM_Base_SetConfig+0x8e>
  5505. {
  5506. /* Set the Repetition Counter value */
  5507. TIMx->RCR = Structure->RepetitionCounter;
  5508. 8006be6: 690b ldr r3, [r1, #16]
  5509. 8006be8: 6303 str r3, [r0, #48] ; 0x30
  5510. }
  5511. /* Generate an update event to reload the Prescaler
  5512. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  5513. TIMx->EGR = TIM_EGR_UG;
  5514. 8006bea: 2301 movs r3, #1
  5515. 8006bec: 6143 str r3, [r0, #20]
  5516. 8006bee: 4770 bx lr
  5517. 8006bf0: 40012c00 .word 0x40012c00
  5518. 08006bf4 <HAL_TIM_Base_Init>:
  5519. {
  5520. 8006bf4: b510 push {r4, lr}
  5521. if(htim == NULL)
  5522. 8006bf6: 4604 mov r4, r0
  5523. 8006bf8: b1a0 cbz r0, 8006c24 <HAL_TIM_Base_Init+0x30>
  5524. if(htim->State == HAL_TIM_STATE_RESET)
  5525. 8006bfa: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  5526. 8006bfe: f003 02ff and.w r2, r3, #255 ; 0xff
  5527. 8006c02: b91b cbnz r3, 8006c0c <HAL_TIM_Base_Init+0x18>
  5528. htim->Lock = HAL_UNLOCKED;
  5529. 8006c04: f880 203c strb.w r2, [r0, #60] ; 0x3c
  5530. HAL_TIM_Base_MspInit(htim);
  5531. 8006c08: f001 fe44 bl 8008894 <HAL_TIM_Base_MspInit>
  5532. htim->State= HAL_TIM_STATE_BUSY;
  5533. 8006c0c: 2302 movs r3, #2
  5534. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5535. 8006c0e: 6820 ldr r0, [r4, #0]
  5536. htim->State= HAL_TIM_STATE_BUSY;
  5537. 8006c10: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5538. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5539. 8006c14: 1d21 adds r1, r4, #4
  5540. 8006c16: f7ff ffa1 bl 8006b5c <TIM_Base_SetConfig>
  5541. htim->State= HAL_TIM_STATE_READY;
  5542. 8006c1a: 2301 movs r3, #1
  5543. return HAL_OK;
  5544. 8006c1c: 2000 movs r0, #0
  5545. htim->State= HAL_TIM_STATE_READY;
  5546. 8006c1e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5547. return HAL_OK;
  5548. 8006c22: bd10 pop {r4, pc}
  5549. return HAL_ERROR;
  5550. 8006c24: 2001 movs r0, #1
  5551. }
  5552. 8006c26: bd10 pop {r4, pc}
  5553. 08006c28 <HAL_TIMEx_MasterConfigSynchronization>:
  5554. /* Check the parameters */
  5555. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  5556. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  5557. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  5558. __HAL_LOCK(htim);
  5559. 8006c28: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  5560. {
  5561. 8006c2c: b510 push {r4, lr}
  5562. __HAL_LOCK(htim);
  5563. 8006c2e: 2b01 cmp r3, #1
  5564. 8006c30: f04f 0302 mov.w r3, #2
  5565. 8006c34: d018 beq.n 8006c68 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  5566. htim->State = HAL_TIM_STATE_BUSY;
  5567. 8006c36: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5568. /* Reset the MMS Bits */
  5569. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5570. 8006c3a: 6803 ldr r3, [r0, #0]
  5571. /* Select the TRGO source */
  5572. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5573. 8006c3c: 680c ldr r4, [r1, #0]
  5574. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5575. 8006c3e: 685a ldr r2, [r3, #4]
  5576. /* Reset the MSM Bit */
  5577. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5578. /* Set or Reset the MSM Bit */
  5579. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5580. 8006c40: 6849 ldr r1, [r1, #4]
  5581. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5582. 8006c42: f022 0270 bic.w r2, r2, #112 ; 0x70
  5583. 8006c46: 605a str r2, [r3, #4]
  5584. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5585. 8006c48: 685a ldr r2, [r3, #4]
  5586. 8006c4a: 4322 orrs r2, r4
  5587. 8006c4c: 605a str r2, [r3, #4]
  5588. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5589. 8006c4e: 689a ldr r2, [r3, #8]
  5590. 8006c50: f022 0280 bic.w r2, r2, #128 ; 0x80
  5591. 8006c54: 609a str r2, [r3, #8]
  5592. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5593. 8006c56: 689a ldr r2, [r3, #8]
  5594. 8006c58: 430a orrs r2, r1
  5595. 8006c5a: 609a str r2, [r3, #8]
  5596. htim->State = HAL_TIM_STATE_READY;
  5597. 8006c5c: 2301 movs r3, #1
  5598. 8006c5e: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5599. __HAL_UNLOCK(htim);
  5600. 8006c62: 2300 movs r3, #0
  5601. 8006c64: f880 303c strb.w r3, [r0, #60] ; 0x3c
  5602. __HAL_LOCK(htim);
  5603. 8006c68: 4618 mov r0, r3
  5604. return HAL_OK;
  5605. }
  5606. 8006c6a: bd10 pop {r4, pc}
  5607. 08006c6c <HAL_TIMEx_CommutationCallback>:
  5608. 8006c6c: 4770 bx lr
  5609. 08006c6e <HAL_TIMEx_BreakCallback>:
  5610. * @brief Hall Break detection callback in non blocking mode
  5611. * @param htim : TIM handle
  5612. * @retval None
  5613. */
  5614. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  5615. {
  5616. 8006c6e: 4770 bx lr
  5617. 08006c70 <UART_EndRxTransfer>:
  5618. * @retval None
  5619. */
  5620. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  5621. {
  5622. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  5623. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  5624. 8006c70: 6803 ldr r3, [r0, #0]
  5625. 8006c72: 68da ldr r2, [r3, #12]
  5626. 8006c74: f422 7290 bic.w r2, r2, #288 ; 0x120
  5627. 8006c78: 60da str r2, [r3, #12]
  5628. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5629. 8006c7a: 695a ldr r2, [r3, #20]
  5630. 8006c7c: f022 0201 bic.w r2, r2, #1
  5631. 8006c80: 615a str r2, [r3, #20]
  5632. /* At end of Rx process, restore huart->RxState to Ready */
  5633. huart->RxState = HAL_UART_STATE_READY;
  5634. 8006c82: 2320 movs r3, #32
  5635. 8006c84: f880 303a strb.w r3, [r0, #58] ; 0x3a
  5636. 8006c88: 4770 bx lr
  5637. ...
  5638. 08006c8c <UART_SetConfig>:
  5639. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  5640. * the configuration information for the specified UART module.
  5641. * @retval None
  5642. */
  5643. static void UART_SetConfig(UART_HandleTypeDef *huart)
  5644. {
  5645. 8006c8c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5646. assert_param(IS_UART_MODE(huart->Init.Mode));
  5647. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  5648. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  5649. * to huart->Init.StopBits value */
  5650. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5651. 8006c90: 6805 ldr r5, [r0, #0]
  5652. 8006c92: 68c2 ldr r2, [r0, #12]
  5653. 8006c94: 692b ldr r3, [r5, #16]
  5654. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  5655. MODIFY_REG(huart->Instance->CR1,
  5656. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  5657. tmpreg);
  5658. #else
  5659. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5660. 8006c96: 6901 ldr r1, [r0, #16]
  5661. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5662. 8006c98: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  5663. 8006c9c: 4313 orrs r3, r2
  5664. 8006c9e: 612b str r3, [r5, #16]
  5665. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5666. 8006ca0: 6883 ldr r3, [r0, #8]
  5667. MODIFY_REG(huart->Instance->CR1,
  5668. 8006ca2: 68ea ldr r2, [r5, #12]
  5669. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5670. 8006ca4: 430b orrs r3, r1
  5671. 8006ca6: 6941 ldr r1, [r0, #20]
  5672. MODIFY_REG(huart->Instance->CR1,
  5673. 8006ca8: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  5674. 8006cac: f022 020c bic.w r2, r2, #12
  5675. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5676. 8006cb0: 430b orrs r3, r1
  5677. MODIFY_REG(huart->Instance->CR1,
  5678. 8006cb2: 4313 orrs r3, r2
  5679. 8006cb4: 60eb str r3, [r5, #12]
  5680. tmpreg);
  5681. #endif /* USART_CR1_OVER8 */
  5682. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  5683. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  5684. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  5685. 8006cb6: 696b ldr r3, [r5, #20]
  5686. 8006cb8: 6982 ldr r2, [r0, #24]
  5687. 8006cba: f423 7340 bic.w r3, r3, #768 ; 0x300
  5688. 8006cbe: 4313 orrs r3, r2
  5689. 8006cc0: 616b str r3, [r5, #20]
  5690. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5691. }
  5692. }
  5693. #else
  5694. /*-------------------------- USART BRR Configuration ---------------------*/
  5695. if(huart->Instance == USART1)
  5696. 8006cc2: 4b40 ldr r3, [pc, #256] ; (8006dc4 <UART_SetConfig+0x138>)
  5697. {
  5698. 8006cc4: 4681 mov r9, r0
  5699. if(huart->Instance == USART1)
  5700. 8006cc6: 429d cmp r5, r3
  5701. 8006cc8: f04f 0419 mov.w r4, #25
  5702. 8006ccc: d146 bne.n 8006d5c <UART_SetConfig+0xd0>
  5703. {
  5704. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  5705. 8006cce: f7ff fd95 bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5706. 8006cd2: fb04 f300 mul.w r3, r4, r0
  5707. 8006cd6: f8d9 6004 ldr.w r6, [r9, #4]
  5708. 8006cda: f04f 0864 mov.w r8, #100 ; 0x64
  5709. 8006cde: 00b6 lsls r6, r6, #2
  5710. 8006ce0: fbb3 f3f6 udiv r3, r3, r6
  5711. 8006ce4: fbb3 f3f8 udiv r3, r3, r8
  5712. 8006ce8: 011e lsls r6, r3, #4
  5713. 8006cea: f7ff fd87 bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5714. 8006cee: 4360 muls r0, r4
  5715. 8006cf0: f8d9 3004 ldr.w r3, [r9, #4]
  5716. 8006cf4: 009b lsls r3, r3, #2
  5717. 8006cf6: fbb0 f7f3 udiv r7, r0, r3
  5718. 8006cfa: f7ff fd7f bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5719. 8006cfe: 4360 muls r0, r4
  5720. 8006d00: f8d9 3004 ldr.w r3, [r9, #4]
  5721. 8006d04: 009b lsls r3, r3, #2
  5722. 8006d06: fbb0 f3f3 udiv r3, r0, r3
  5723. 8006d0a: fbb3 f3f8 udiv r3, r3, r8
  5724. 8006d0e: fb08 7313 mls r3, r8, r3, r7
  5725. 8006d12: 011b lsls r3, r3, #4
  5726. 8006d14: 3332 adds r3, #50 ; 0x32
  5727. 8006d16: fbb3 f3f8 udiv r3, r3, r8
  5728. 8006d1a: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5729. 8006d1e: f7ff fd6d bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5730. 8006d22: 4360 muls r0, r4
  5731. 8006d24: f8d9 2004 ldr.w r2, [r9, #4]
  5732. 8006d28: 0092 lsls r2, r2, #2
  5733. 8006d2a: fbb0 faf2 udiv sl, r0, r2
  5734. 8006d2e: f7ff fd65 bl 80067fc <HAL_RCC_GetPCLK2Freq>
  5735. }
  5736. else
  5737. {
  5738. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5739. 8006d32: 4360 muls r0, r4
  5740. 8006d34: f8d9 3004 ldr.w r3, [r9, #4]
  5741. 8006d38: 009b lsls r3, r3, #2
  5742. 8006d3a: fbb0 f3f3 udiv r3, r0, r3
  5743. 8006d3e: fbb3 f3f8 udiv r3, r3, r8
  5744. 8006d42: fb08 a313 mls r3, r8, r3, sl
  5745. 8006d46: 011b lsls r3, r3, #4
  5746. 8006d48: 3332 adds r3, #50 ; 0x32
  5747. 8006d4a: fbb3 f3f8 udiv r3, r3, r8
  5748. 8006d4e: f003 030f and.w r3, r3, #15
  5749. 8006d52: 433b orrs r3, r7
  5750. 8006d54: 4433 add r3, r6
  5751. 8006d56: 60ab str r3, [r5, #8]
  5752. 8006d58: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5753. 8006d5c: f7ff fd3e bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5754. 8006d60: fb04 f300 mul.w r3, r4, r0
  5755. 8006d64: f8d9 6004 ldr.w r6, [r9, #4]
  5756. 8006d68: f04f 0864 mov.w r8, #100 ; 0x64
  5757. 8006d6c: 00b6 lsls r6, r6, #2
  5758. 8006d6e: fbb3 f3f6 udiv r3, r3, r6
  5759. 8006d72: fbb3 f3f8 udiv r3, r3, r8
  5760. 8006d76: 011e lsls r6, r3, #4
  5761. 8006d78: f7ff fd30 bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5762. 8006d7c: 4360 muls r0, r4
  5763. 8006d7e: f8d9 3004 ldr.w r3, [r9, #4]
  5764. 8006d82: 009b lsls r3, r3, #2
  5765. 8006d84: fbb0 f7f3 udiv r7, r0, r3
  5766. 8006d88: f7ff fd28 bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5767. 8006d8c: 4360 muls r0, r4
  5768. 8006d8e: f8d9 3004 ldr.w r3, [r9, #4]
  5769. 8006d92: 009b lsls r3, r3, #2
  5770. 8006d94: fbb0 f3f3 udiv r3, r0, r3
  5771. 8006d98: fbb3 f3f8 udiv r3, r3, r8
  5772. 8006d9c: fb08 7313 mls r3, r8, r3, r7
  5773. 8006da0: 011b lsls r3, r3, #4
  5774. 8006da2: 3332 adds r3, #50 ; 0x32
  5775. 8006da4: fbb3 f3f8 udiv r3, r3, r8
  5776. 8006da8: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5777. 8006dac: f7ff fd16 bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5778. 8006db0: 4360 muls r0, r4
  5779. 8006db2: f8d9 2004 ldr.w r2, [r9, #4]
  5780. 8006db6: 0092 lsls r2, r2, #2
  5781. 8006db8: fbb0 faf2 udiv sl, r0, r2
  5782. 8006dbc: f7ff fd0e bl 80067dc <HAL_RCC_GetPCLK1Freq>
  5783. 8006dc0: e7b7 b.n 8006d32 <UART_SetConfig+0xa6>
  5784. 8006dc2: bf00 nop
  5785. 8006dc4: 40013800 .word 0x40013800
  5786. 08006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  5787. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  5788. 8006dc8: b5f8 push {r3, r4, r5, r6, r7, lr}
  5789. 8006dca: 4604 mov r4, r0
  5790. 8006dcc: 460e mov r6, r1
  5791. 8006dce: 4617 mov r7, r2
  5792. 8006dd0: 461d mov r5, r3
  5793. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  5794. 8006dd2: 6821 ldr r1, [r4, #0]
  5795. 8006dd4: 680b ldr r3, [r1, #0]
  5796. 8006dd6: ea36 0303 bics.w r3, r6, r3
  5797. 8006dda: d101 bne.n 8006de0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  5798. return HAL_OK;
  5799. 8006ddc: 2000 movs r0, #0
  5800. }
  5801. 8006dde: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5802. if(Timeout != HAL_MAX_DELAY)
  5803. 8006de0: 1c6b adds r3, r5, #1
  5804. 8006de2: d0f7 beq.n 8006dd4 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  5805. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5806. 8006de4: b995 cbnz r5, 8006e0c <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  5807. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5808. 8006de6: 6823 ldr r3, [r4, #0]
  5809. __HAL_UNLOCK(huart);
  5810. 8006de8: 2003 movs r0, #3
  5811. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5812. 8006dea: 68da ldr r2, [r3, #12]
  5813. 8006dec: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  5814. 8006df0: 60da str r2, [r3, #12]
  5815. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5816. 8006df2: 695a ldr r2, [r3, #20]
  5817. 8006df4: f022 0201 bic.w r2, r2, #1
  5818. 8006df8: 615a str r2, [r3, #20]
  5819. huart->gState = HAL_UART_STATE_READY;
  5820. 8006dfa: 2320 movs r3, #32
  5821. 8006dfc: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5822. huart->RxState = HAL_UART_STATE_READY;
  5823. 8006e00: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5824. __HAL_UNLOCK(huart);
  5825. 8006e04: 2300 movs r3, #0
  5826. 8006e06: f884 3038 strb.w r3, [r4, #56] ; 0x38
  5827. 8006e0a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5828. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5829. 8006e0c: f7fe fb68 bl 80054e0 <HAL_GetTick>
  5830. 8006e10: 1bc0 subs r0, r0, r7
  5831. 8006e12: 4285 cmp r5, r0
  5832. 8006e14: d2dd bcs.n 8006dd2 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  5833. 8006e16: e7e6 b.n 8006de6 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  5834. 08006e18 <HAL_UART_Init>:
  5835. {
  5836. 8006e18: b510 push {r4, lr}
  5837. if(huart == NULL)
  5838. 8006e1a: 4604 mov r4, r0
  5839. 8006e1c: b340 cbz r0, 8006e70 <HAL_UART_Init+0x58>
  5840. if(huart->gState == HAL_UART_STATE_RESET)
  5841. 8006e1e: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5842. 8006e22: f003 02ff and.w r2, r3, #255 ; 0xff
  5843. 8006e26: b91b cbnz r3, 8006e30 <HAL_UART_Init+0x18>
  5844. huart->Lock = HAL_UNLOCKED;
  5845. 8006e28: f880 2038 strb.w r2, [r0, #56] ; 0x38
  5846. HAL_UART_MspInit(huart);
  5847. 8006e2c: f001 fd46 bl 80088bc <HAL_UART_MspInit>
  5848. huart->gState = HAL_UART_STATE_BUSY;
  5849. 8006e30: 2324 movs r3, #36 ; 0x24
  5850. __HAL_UART_DISABLE(huart);
  5851. 8006e32: 6822 ldr r2, [r4, #0]
  5852. huart->gState = HAL_UART_STATE_BUSY;
  5853. 8006e34: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5854. __HAL_UART_DISABLE(huart);
  5855. 8006e38: 68d3 ldr r3, [r2, #12]
  5856. UART_SetConfig(huart);
  5857. 8006e3a: 4620 mov r0, r4
  5858. __HAL_UART_DISABLE(huart);
  5859. 8006e3c: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  5860. 8006e40: 60d3 str r3, [r2, #12]
  5861. UART_SetConfig(huart);
  5862. 8006e42: f7ff ff23 bl 8006c8c <UART_SetConfig>
  5863. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5864. 8006e46: 6823 ldr r3, [r4, #0]
  5865. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5866. 8006e48: 2000 movs r0, #0
  5867. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5868. 8006e4a: 691a ldr r2, [r3, #16]
  5869. 8006e4c: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  5870. 8006e50: 611a str r2, [r3, #16]
  5871. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  5872. 8006e52: 695a ldr r2, [r3, #20]
  5873. 8006e54: f022 022a bic.w r2, r2, #42 ; 0x2a
  5874. 8006e58: 615a str r2, [r3, #20]
  5875. __HAL_UART_ENABLE(huart);
  5876. 8006e5a: 68da ldr r2, [r3, #12]
  5877. 8006e5c: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  5878. 8006e60: 60da str r2, [r3, #12]
  5879. huart->gState= HAL_UART_STATE_READY;
  5880. 8006e62: 2320 movs r3, #32
  5881. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5882. 8006e64: 63e0 str r0, [r4, #60] ; 0x3c
  5883. huart->gState= HAL_UART_STATE_READY;
  5884. 8006e66: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5885. huart->RxState= HAL_UART_STATE_READY;
  5886. 8006e6a: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5887. return HAL_OK;
  5888. 8006e6e: bd10 pop {r4, pc}
  5889. return HAL_ERROR;
  5890. 8006e70: 2001 movs r0, #1
  5891. }
  5892. 8006e72: bd10 pop {r4, pc}
  5893. 08006e74 <HAL_UART_Transmit>:
  5894. {
  5895. 8006e74: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5896. 8006e78: 461f mov r7, r3
  5897. if(huart->gState == HAL_UART_STATE_READY)
  5898. 8006e7a: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5899. {
  5900. 8006e7e: 4604 mov r4, r0
  5901. if(huart->gState == HAL_UART_STATE_READY)
  5902. 8006e80: 2b20 cmp r3, #32
  5903. {
  5904. 8006e82: 460d mov r5, r1
  5905. 8006e84: 4690 mov r8, r2
  5906. if(huart->gState == HAL_UART_STATE_READY)
  5907. 8006e86: d14e bne.n 8006f26 <HAL_UART_Transmit+0xb2>
  5908. if((pData == NULL) || (Size == 0U))
  5909. 8006e88: 2900 cmp r1, #0
  5910. 8006e8a: d049 beq.n 8006f20 <HAL_UART_Transmit+0xac>
  5911. 8006e8c: 2a00 cmp r2, #0
  5912. 8006e8e: d047 beq.n 8006f20 <HAL_UART_Transmit+0xac>
  5913. __HAL_LOCK(huart);
  5914. 8006e90: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  5915. 8006e94: 2b01 cmp r3, #1
  5916. 8006e96: d046 beq.n 8006f26 <HAL_UART_Transmit+0xb2>
  5917. 8006e98: 2301 movs r3, #1
  5918. 8006e9a: f880 3038 strb.w r3, [r0, #56] ; 0x38
  5919. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5920. 8006e9e: 2300 movs r3, #0
  5921. 8006ea0: 63c3 str r3, [r0, #60] ; 0x3c
  5922. huart->gState = HAL_UART_STATE_BUSY_TX;
  5923. 8006ea2: 2321 movs r3, #33 ; 0x21
  5924. 8006ea4: f880 3039 strb.w r3, [r0, #57] ; 0x39
  5925. tickstart = HAL_GetTick();
  5926. 8006ea8: f7fe fb1a bl 80054e0 <HAL_GetTick>
  5927. 8006eac: 4606 mov r6, r0
  5928. huart->TxXferSize = Size;
  5929. 8006eae: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  5930. huart->TxXferCount = Size;
  5931. 8006eb2: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  5932. while(huart->TxXferCount > 0U)
  5933. 8006eb6: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5934. 8006eb8: b29b uxth r3, r3
  5935. 8006eba: b96b cbnz r3, 8006ed8 <HAL_UART_Transmit+0x64>
  5936. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  5937. 8006ebc: 463b mov r3, r7
  5938. 8006ebe: 4632 mov r2, r6
  5939. 8006ec0: 2140 movs r1, #64 ; 0x40
  5940. 8006ec2: 4620 mov r0, r4
  5941. 8006ec4: f7ff ff80 bl 8006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5942. 8006ec8: b9a8 cbnz r0, 8006ef6 <HAL_UART_Transmit+0x82>
  5943. huart->gState = HAL_UART_STATE_READY;
  5944. 8006eca: 2320 movs r3, #32
  5945. __HAL_UNLOCK(huart);
  5946. 8006ecc: f884 0038 strb.w r0, [r4, #56] ; 0x38
  5947. huart->gState = HAL_UART_STATE_READY;
  5948. 8006ed0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5949. return HAL_OK;
  5950. 8006ed4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5951. huart->TxXferCount--;
  5952. 8006ed8: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5953. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5954. 8006eda: 4632 mov r2, r6
  5955. huart->TxXferCount--;
  5956. 8006edc: 3b01 subs r3, #1
  5957. 8006ede: b29b uxth r3, r3
  5958. 8006ee0: 84e3 strh r3, [r4, #38] ; 0x26
  5959. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5960. 8006ee2: 68a3 ldr r3, [r4, #8]
  5961. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5962. 8006ee4: 2180 movs r1, #128 ; 0x80
  5963. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5964. 8006ee6: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  5965. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5966. 8006eea: 4620 mov r0, r4
  5967. 8006eec: 463b mov r3, r7
  5968. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5969. 8006eee: d10e bne.n 8006f0e <HAL_UART_Transmit+0x9a>
  5970. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5971. 8006ef0: f7ff ff6a bl 8006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5972. 8006ef4: b110 cbz r0, 8006efc <HAL_UART_Transmit+0x88>
  5973. return HAL_TIMEOUT;
  5974. 8006ef6: 2003 movs r0, #3
  5975. 8006ef8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5976. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  5977. 8006efc: 882b ldrh r3, [r5, #0]
  5978. 8006efe: 6822 ldr r2, [r4, #0]
  5979. 8006f00: f3c3 0308 ubfx r3, r3, #0, #9
  5980. 8006f04: 6053 str r3, [r2, #4]
  5981. if(huart->Init.Parity == UART_PARITY_NONE)
  5982. 8006f06: 6923 ldr r3, [r4, #16]
  5983. 8006f08: b943 cbnz r3, 8006f1c <HAL_UART_Transmit+0xa8>
  5984. pData +=2U;
  5985. 8006f0a: 3502 adds r5, #2
  5986. 8006f0c: e7d3 b.n 8006eb6 <HAL_UART_Transmit+0x42>
  5987. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5988. 8006f0e: f7ff ff5b bl 8006dc8 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5989. 8006f12: 2800 cmp r0, #0
  5990. 8006f14: d1ef bne.n 8006ef6 <HAL_UART_Transmit+0x82>
  5991. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  5992. 8006f16: 6823 ldr r3, [r4, #0]
  5993. 8006f18: 782a ldrb r2, [r5, #0]
  5994. 8006f1a: 605a str r2, [r3, #4]
  5995. 8006f1c: 3501 adds r5, #1
  5996. 8006f1e: e7ca b.n 8006eb6 <HAL_UART_Transmit+0x42>
  5997. return HAL_ERROR;
  5998. 8006f20: 2001 movs r0, #1
  5999. 8006f22: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6000. return HAL_BUSY;
  6001. 8006f26: 2002 movs r0, #2
  6002. }
  6003. 8006f28: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6004. 08006f2c <HAL_UART_Transmit_DMA>:
  6005. {
  6006. 8006f2c: b538 push {r3, r4, r5, lr}
  6007. 8006f2e: 4604 mov r4, r0
  6008. 8006f30: 4613 mov r3, r2
  6009. if(huart->gState == HAL_UART_STATE_READY)
  6010. 8006f32: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  6011. 8006f36: 2a20 cmp r2, #32
  6012. 8006f38: d12a bne.n 8006f90 <HAL_UART_Transmit_DMA+0x64>
  6013. if((pData == NULL) || (Size == 0U))
  6014. 8006f3a: b339 cbz r1, 8006f8c <HAL_UART_Transmit_DMA+0x60>
  6015. 8006f3c: b333 cbz r3, 8006f8c <HAL_UART_Transmit_DMA+0x60>
  6016. __HAL_LOCK(huart);
  6017. 8006f3e: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  6018. 8006f42: 2a01 cmp r2, #1
  6019. 8006f44: d024 beq.n 8006f90 <HAL_UART_Transmit_DMA+0x64>
  6020. 8006f46: 2201 movs r2, #1
  6021. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6022. 8006f48: 2500 movs r5, #0
  6023. __HAL_LOCK(huart);
  6024. 8006f4a: f884 2038 strb.w r2, [r4, #56] ; 0x38
  6025. huart->gState = HAL_UART_STATE_BUSY_TX;
  6026. 8006f4e: 2221 movs r2, #33 ; 0x21
  6027. huart->TxXferCount = Size;
  6028. 8006f50: 84e3 strh r3, [r4, #38] ; 0x26
  6029. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  6030. 8006f52: 6b20 ldr r0, [r4, #48] ; 0x30
  6031. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6032. 8006f54: 63e5 str r5, [r4, #60] ; 0x3c
  6033. huart->gState = HAL_UART_STATE_BUSY_TX;
  6034. 8006f56: f884 2039 strb.w r2, [r4, #57] ; 0x39
  6035. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  6036. 8006f5a: 4a0e ldr r2, [pc, #56] ; (8006f94 <HAL_UART_Transmit_DMA+0x68>)
  6037. huart->TxXferSize = Size;
  6038. 8006f5c: 84a3 strh r3, [r4, #36] ; 0x24
  6039. huart->pTxBuffPtr = pData;
  6040. 8006f5e: 6221 str r1, [r4, #32]
  6041. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  6042. 8006f60: 6282 str r2, [r0, #40] ; 0x28
  6043. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  6044. 8006f62: 4a0d ldr r2, [pc, #52] ; (8006f98 <HAL_UART_Transmit_DMA+0x6c>)
  6045. huart->hdmatx->XferAbortCallback = NULL;
  6046. 8006f64: 6345 str r5, [r0, #52] ; 0x34
  6047. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  6048. 8006f66: 62c2 str r2, [r0, #44] ; 0x2c
  6049. huart->hdmatx->XferErrorCallback = UART_DMAError;
  6050. 8006f68: 4a0c ldr r2, [pc, #48] ; (8006f9c <HAL_UART_Transmit_DMA+0x70>)
  6051. 8006f6a: 6302 str r2, [r0, #48] ; 0x30
  6052. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t*)tmp, (uint32_t)&huart->Instance->DR, Size);
  6053. 8006f6c: 6822 ldr r2, [r4, #0]
  6054. 8006f6e: 3204 adds r2, #4
  6055. 8006f70: f7fe fe10 bl 8005b94 <HAL_DMA_Start_IT>
  6056. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  6057. 8006f74: f06f 0240 mvn.w r2, #64 ; 0x40
  6058. 8006f78: 6823 ldr r3, [r4, #0]
  6059. return HAL_OK;
  6060. 8006f7a: 4628 mov r0, r5
  6061. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  6062. 8006f7c: 601a str r2, [r3, #0]
  6063. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  6064. 8006f7e: 695a ldr r2, [r3, #20]
  6065. __HAL_UNLOCK(huart);
  6066. 8006f80: f884 5038 strb.w r5, [r4, #56] ; 0x38
  6067. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  6068. 8006f84: f042 0280 orr.w r2, r2, #128 ; 0x80
  6069. 8006f88: 615a str r2, [r3, #20]
  6070. return HAL_OK;
  6071. 8006f8a: bd38 pop {r3, r4, r5, pc}
  6072. return HAL_ERROR;
  6073. 8006f8c: 2001 movs r0, #1
  6074. 8006f8e: bd38 pop {r3, r4, r5, pc}
  6075. return HAL_BUSY;
  6076. 8006f90: 2002 movs r0, #2
  6077. }
  6078. 8006f92: bd38 pop {r3, r4, r5, pc}
  6079. 8006f94: 08007033 .word 0x08007033
  6080. 8006f98: 08007061 .word 0x08007061
  6081. 8006f9c: 0800712d .word 0x0800712d
  6082. 08006fa0 <HAL_UART_Receive_DMA>:
  6083. {
  6084. 8006fa0: 4613 mov r3, r2
  6085. if(huart->RxState == HAL_UART_STATE_READY)
  6086. 8006fa2: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  6087. {
  6088. 8006fa6: b573 push {r0, r1, r4, r5, r6, lr}
  6089. if(huart->RxState == HAL_UART_STATE_READY)
  6090. 8006fa8: 2a20 cmp r2, #32
  6091. {
  6092. 8006faa: 4605 mov r5, r0
  6093. if(huart->RxState == HAL_UART_STATE_READY)
  6094. 8006fac: d138 bne.n 8007020 <HAL_UART_Receive_DMA+0x80>
  6095. if((pData == NULL) || (Size == 0U))
  6096. 8006fae: 2900 cmp r1, #0
  6097. 8006fb0: d034 beq.n 800701c <HAL_UART_Receive_DMA+0x7c>
  6098. 8006fb2: 2b00 cmp r3, #0
  6099. 8006fb4: d032 beq.n 800701c <HAL_UART_Receive_DMA+0x7c>
  6100. __HAL_LOCK(huart);
  6101. 8006fb6: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  6102. 8006fba: 2a01 cmp r2, #1
  6103. 8006fbc: d030 beq.n 8007020 <HAL_UART_Receive_DMA+0x80>
  6104. 8006fbe: 2201 movs r2, #1
  6105. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6106. 8006fc0: 2400 movs r4, #0
  6107. __HAL_LOCK(huart);
  6108. 8006fc2: f880 2038 strb.w r2, [r0, #56] ; 0x38
  6109. huart->RxState = HAL_UART_STATE_BUSY_RX;
  6110. 8006fc6: 2222 movs r2, #34 ; 0x22
  6111. huart->pRxBuffPtr = pData;
  6112. 8006fc8: 6281 str r1, [r0, #40] ; 0x28
  6113. huart->RxXferSize = Size;
  6114. 8006fca: 8583 strh r3, [r0, #44] ; 0x2c
  6115. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6116. 8006fcc: 63c4 str r4, [r0, #60] ; 0x3c
  6117. huart->RxState = HAL_UART_STATE_BUSY_RX;
  6118. 8006fce: f880 203a strb.w r2, [r0, #58] ; 0x3a
  6119. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  6120. 8006fd2: 6b40 ldr r0, [r0, #52] ; 0x34
  6121. 8006fd4: 4a13 ldr r2, [pc, #76] ; (8007024 <HAL_UART_Receive_DMA+0x84>)
  6122. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  6123. 8006fd6: 682e ldr r6, [r5, #0]
  6124. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  6125. 8006fd8: 6282 str r2, [r0, #40] ; 0x28
  6126. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  6127. 8006fda: 4a13 ldr r2, [pc, #76] ; (8007028 <HAL_UART_Receive_DMA+0x88>)
  6128. huart->hdmarx->XferAbortCallback = NULL;
  6129. 8006fdc: 6344 str r4, [r0, #52] ; 0x34
  6130. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  6131. 8006fde: 62c2 str r2, [r0, #44] ; 0x2c
  6132. huart->hdmarx->XferErrorCallback = UART_DMAError;
  6133. 8006fe0: 4a12 ldr r2, [pc, #72] ; (800702c <HAL_UART_Receive_DMA+0x8c>)
  6134. 8006fe2: 6302 str r2, [r0, #48] ; 0x30
  6135. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  6136. 8006fe4: 460a mov r2, r1
  6137. 8006fe6: 1d31 adds r1, r6, #4
  6138. 8006fe8: f7fe fdd4 bl 8005b94 <HAL_DMA_Start_IT>
  6139. return HAL_OK;
  6140. 8006fec: 4620 mov r0, r4
  6141. __HAL_UART_CLEAR_OREFLAG(huart);
  6142. 8006fee: 682b ldr r3, [r5, #0]
  6143. 8006ff0: 9401 str r4, [sp, #4]
  6144. 8006ff2: 681a ldr r2, [r3, #0]
  6145. 8006ff4: 9201 str r2, [sp, #4]
  6146. 8006ff6: 685a ldr r2, [r3, #4]
  6147. __HAL_UNLOCK(huart);
  6148. 8006ff8: f885 4038 strb.w r4, [r5, #56] ; 0x38
  6149. __HAL_UART_CLEAR_OREFLAG(huart);
  6150. 8006ffc: 9201 str r2, [sp, #4]
  6151. 8006ffe: 9a01 ldr r2, [sp, #4]
  6152. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  6153. 8007000: 68da ldr r2, [r3, #12]
  6154. 8007002: f442 7280 orr.w r2, r2, #256 ; 0x100
  6155. 8007006: 60da str r2, [r3, #12]
  6156. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  6157. 8007008: 695a ldr r2, [r3, #20]
  6158. 800700a: f042 0201 orr.w r2, r2, #1
  6159. 800700e: 615a str r2, [r3, #20]
  6160. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6161. 8007010: 695a ldr r2, [r3, #20]
  6162. 8007012: f042 0240 orr.w r2, r2, #64 ; 0x40
  6163. 8007016: 615a str r2, [r3, #20]
  6164. }
  6165. 8007018: b002 add sp, #8
  6166. 800701a: bd70 pop {r4, r5, r6, pc}
  6167. return HAL_ERROR;
  6168. 800701c: 2001 movs r0, #1
  6169. 800701e: e7fb b.n 8007018 <HAL_UART_Receive_DMA+0x78>
  6170. return HAL_BUSY;
  6171. 8007020: 2002 movs r0, #2
  6172. 8007022: e7f9 b.n 8007018 <HAL_UART_Receive_DMA+0x78>
  6173. 8007024: 0800706b .word 0x0800706b
  6174. 8007028: 08007121 .word 0x08007121
  6175. 800702c: 0800712d .word 0x0800712d
  6176. 08007030 <HAL_UART_TxCpltCallback>:
  6177. 8007030: 4770 bx lr
  6178. 08007032 <UART_DMATransmitCplt>:
  6179. {
  6180. 8007032: b508 push {r3, lr}
  6181. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6182. 8007034: 6803 ldr r3, [r0, #0]
  6183. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6184. 8007036: 6a42 ldr r2, [r0, #36] ; 0x24
  6185. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6186. 8007038: 681b ldr r3, [r3, #0]
  6187. 800703a: f013 0320 ands.w r3, r3, #32
  6188. 800703e: d10a bne.n 8007056 <UART_DMATransmitCplt+0x24>
  6189. huart->TxXferCount = 0U;
  6190. 8007040: 84d3 strh r3, [r2, #38] ; 0x26
  6191. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  6192. 8007042: 6813 ldr r3, [r2, #0]
  6193. 8007044: 695a ldr r2, [r3, #20]
  6194. 8007046: f022 0280 bic.w r2, r2, #128 ; 0x80
  6195. 800704a: 615a str r2, [r3, #20]
  6196. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  6197. 800704c: 68da ldr r2, [r3, #12]
  6198. 800704e: f042 0240 orr.w r2, r2, #64 ; 0x40
  6199. 8007052: 60da str r2, [r3, #12]
  6200. 8007054: bd08 pop {r3, pc}
  6201. HAL_UART_TxCpltCallback(huart);
  6202. 8007056: 4610 mov r0, r2
  6203. 8007058: f7ff ffea bl 8007030 <HAL_UART_TxCpltCallback>
  6204. 800705c: bd08 pop {r3, pc}
  6205. 0800705e <HAL_UART_TxHalfCpltCallback>:
  6206. 800705e: 4770 bx lr
  6207. 08007060 <UART_DMATxHalfCplt>:
  6208. {
  6209. 8007060: b508 push {r3, lr}
  6210. HAL_UART_TxHalfCpltCallback(huart);
  6211. 8007062: 6a40 ldr r0, [r0, #36] ; 0x24
  6212. 8007064: f7ff fffb bl 800705e <HAL_UART_TxHalfCpltCallback>
  6213. 8007068: bd08 pop {r3, pc}
  6214. 0800706a <UART_DMAReceiveCplt>:
  6215. {
  6216. 800706a: b508 push {r3, lr}
  6217. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6218. 800706c: 6803 ldr r3, [r0, #0]
  6219. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6220. 800706e: 6a42 ldr r2, [r0, #36] ; 0x24
  6221. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  6222. 8007070: 681b ldr r3, [r3, #0]
  6223. 8007072: f013 0320 ands.w r3, r3, #32
  6224. 8007076: d110 bne.n 800709a <UART_DMAReceiveCplt+0x30>
  6225. huart->RxXferCount = 0U;
  6226. 8007078: 85d3 strh r3, [r2, #46] ; 0x2e
  6227. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  6228. 800707a: 6813 ldr r3, [r2, #0]
  6229. 800707c: 68d9 ldr r1, [r3, #12]
  6230. 800707e: f421 7180 bic.w r1, r1, #256 ; 0x100
  6231. 8007082: 60d9 str r1, [r3, #12]
  6232. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  6233. 8007084: 6959 ldr r1, [r3, #20]
  6234. 8007086: f021 0101 bic.w r1, r1, #1
  6235. 800708a: 6159 str r1, [r3, #20]
  6236. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6237. 800708c: 6959 ldr r1, [r3, #20]
  6238. 800708e: f021 0140 bic.w r1, r1, #64 ; 0x40
  6239. 8007092: 6159 str r1, [r3, #20]
  6240. huart->RxState = HAL_UART_STATE_READY;
  6241. 8007094: 2320 movs r3, #32
  6242. 8007096: f882 303a strb.w r3, [r2, #58] ; 0x3a
  6243. HAL_UART_RxCpltCallback(huart);
  6244. 800709a: 4610 mov r0, r2
  6245. 800709c: f001 fd4c bl 8008b38 <HAL_UART_RxCpltCallback>
  6246. 80070a0: bd08 pop {r3, pc}
  6247. 080070a2 <UART_Receive_IT>:
  6248. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  6249. 80070a2: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  6250. {
  6251. 80070a6: b510 push {r4, lr}
  6252. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  6253. 80070a8: 2b22 cmp r3, #34 ; 0x22
  6254. 80070aa: d136 bne.n 800711a <UART_Receive_IT+0x78>
  6255. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  6256. 80070ac: 6883 ldr r3, [r0, #8]
  6257. 80070ae: 6901 ldr r1, [r0, #16]
  6258. 80070b0: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  6259. 80070b4: 6802 ldr r2, [r0, #0]
  6260. 80070b6: 6a83 ldr r3, [r0, #40] ; 0x28
  6261. 80070b8: d123 bne.n 8007102 <UART_Receive_IT+0x60>
  6262. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  6263. 80070ba: 6852 ldr r2, [r2, #4]
  6264. if(huart->Init.Parity == UART_PARITY_NONE)
  6265. 80070bc: b9e9 cbnz r1, 80070fa <UART_Receive_IT+0x58>
  6266. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  6267. 80070be: f3c2 0208 ubfx r2, r2, #0, #9
  6268. 80070c2: f823 2b02 strh.w r2, [r3], #2
  6269. huart->pRxBuffPtr += 1U;
  6270. 80070c6: 6283 str r3, [r0, #40] ; 0x28
  6271. if(--huart->RxXferCount == 0U)
  6272. 80070c8: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  6273. 80070ca: 3c01 subs r4, #1
  6274. 80070cc: b2a4 uxth r4, r4
  6275. 80070ce: 85c4 strh r4, [r0, #46] ; 0x2e
  6276. 80070d0: b98c cbnz r4, 80070f6 <UART_Receive_IT+0x54>
  6277. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  6278. 80070d2: 6803 ldr r3, [r0, #0]
  6279. 80070d4: 68da ldr r2, [r3, #12]
  6280. 80070d6: f022 0220 bic.w r2, r2, #32
  6281. 80070da: 60da str r2, [r3, #12]
  6282. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  6283. 80070dc: 68da ldr r2, [r3, #12]
  6284. 80070de: f422 7280 bic.w r2, r2, #256 ; 0x100
  6285. 80070e2: 60da str r2, [r3, #12]
  6286. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  6287. 80070e4: 695a ldr r2, [r3, #20]
  6288. 80070e6: f022 0201 bic.w r2, r2, #1
  6289. 80070ea: 615a str r2, [r3, #20]
  6290. huart->RxState = HAL_UART_STATE_READY;
  6291. 80070ec: 2320 movs r3, #32
  6292. 80070ee: f880 303a strb.w r3, [r0, #58] ; 0x3a
  6293. HAL_UART_RxCpltCallback(huart);
  6294. 80070f2: f001 fd21 bl 8008b38 <HAL_UART_RxCpltCallback>
  6295. if(--huart->RxXferCount == 0U)
  6296. 80070f6: 2000 movs r0, #0
  6297. }
  6298. 80070f8: bd10 pop {r4, pc}
  6299. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  6300. 80070fa: b2d2 uxtb r2, r2
  6301. 80070fc: f823 2b01 strh.w r2, [r3], #1
  6302. 8007100: e7e1 b.n 80070c6 <UART_Receive_IT+0x24>
  6303. if(huart->Init.Parity == UART_PARITY_NONE)
  6304. 8007102: b921 cbnz r1, 800710e <UART_Receive_IT+0x6c>
  6305. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  6306. 8007104: 1c59 adds r1, r3, #1
  6307. 8007106: 6852 ldr r2, [r2, #4]
  6308. 8007108: 6281 str r1, [r0, #40] ; 0x28
  6309. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  6310. 800710a: 701a strb r2, [r3, #0]
  6311. 800710c: e7dc b.n 80070c8 <UART_Receive_IT+0x26>
  6312. 800710e: 6852 ldr r2, [r2, #4]
  6313. 8007110: 1c59 adds r1, r3, #1
  6314. 8007112: 6281 str r1, [r0, #40] ; 0x28
  6315. 8007114: f002 027f and.w r2, r2, #127 ; 0x7f
  6316. 8007118: e7f7 b.n 800710a <UART_Receive_IT+0x68>
  6317. return HAL_BUSY;
  6318. 800711a: 2002 movs r0, #2
  6319. 800711c: bd10 pop {r4, pc}
  6320. 0800711e <HAL_UART_RxHalfCpltCallback>:
  6321. 800711e: 4770 bx lr
  6322. 08007120 <UART_DMARxHalfCplt>:
  6323. {
  6324. 8007120: b508 push {r3, lr}
  6325. HAL_UART_RxHalfCpltCallback(huart);
  6326. 8007122: 6a40 ldr r0, [r0, #36] ; 0x24
  6327. 8007124: f7ff fffb bl 800711e <HAL_UART_RxHalfCpltCallback>
  6328. 8007128: bd08 pop {r3, pc}
  6329. 0800712a <HAL_UART_ErrorCallback>:
  6330. 800712a: 4770 bx lr
  6331. 0800712c <UART_DMAError>:
  6332. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6333. 800712c: 6a41 ldr r1, [r0, #36] ; 0x24
  6334. {
  6335. 800712e: b508 push {r3, lr}
  6336. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  6337. 8007130: 680b ldr r3, [r1, #0]
  6338. 8007132: 695a ldr r2, [r3, #20]
  6339. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  6340. 8007134: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  6341. 8007138: 2821 cmp r0, #33 ; 0x21
  6342. 800713a: d10a bne.n 8007152 <UART_DMAError+0x26>
  6343. 800713c: 0612 lsls r2, r2, #24
  6344. 800713e: d508 bpl.n 8007152 <UART_DMAError+0x26>
  6345. huart->TxXferCount = 0U;
  6346. 8007140: 2200 movs r2, #0
  6347. 8007142: 84ca strh r2, [r1, #38] ; 0x26
  6348. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  6349. 8007144: 68da ldr r2, [r3, #12]
  6350. 8007146: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  6351. 800714a: 60da str r2, [r3, #12]
  6352. huart->gState = HAL_UART_STATE_READY;
  6353. 800714c: 2220 movs r2, #32
  6354. 800714e: f881 2039 strb.w r2, [r1, #57] ; 0x39
  6355. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6356. 8007152: 695b ldr r3, [r3, #20]
  6357. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  6358. 8007154: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  6359. 8007158: 2a22 cmp r2, #34 ; 0x22
  6360. 800715a: d106 bne.n 800716a <UART_DMAError+0x3e>
  6361. 800715c: 065b lsls r3, r3, #25
  6362. 800715e: d504 bpl.n 800716a <UART_DMAError+0x3e>
  6363. huart->RxXferCount = 0U;
  6364. 8007160: 2300 movs r3, #0
  6365. UART_EndRxTransfer(huart);
  6366. 8007162: 4608 mov r0, r1
  6367. huart->RxXferCount = 0U;
  6368. 8007164: 85cb strh r3, [r1, #46] ; 0x2e
  6369. UART_EndRxTransfer(huart);
  6370. 8007166: f7ff fd83 bl 8006c70 <UART_EndRxTransfer>
  6371. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  6372. 800716a: 6bcb ldr r3, [r1, #60] ; 0x3c
  6373. HAL_UART_ErrorCallback(huart);
  6374. 800716c: 4608 mov r0, r1
  6375. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  6376. 800716e: f043 0310 orr.w r3, r3, #16
  6377. 8007172: 63cb str r3, [r1, #60] ; 0x3c
  6378. HAL_UART_ErrorCallback(huart);
  6379. 8007174: f7ff ffd9 bl 800712a <HAL_UART_ErrorCallback>
  6380. 8007178: bd08 pop {r3, pc}
  6381. ...
  6382. 0800717c <HAL_UART_IRQHandler>:
  6383. uint32_t isrflags = READ_REG(huart->Instance->SR);
  6384. 800717c: 6803 ldr r3, [r0, #0]
  6385. {
  6386. 800717e: b570 push {r4, r5, r6, lr}
  6387. uint32_t isrflags = READ_REG(huart->Instance->SR);
  6388. 8007180: 681a ldr r2, [r3, #0]
  6389. {
  6390. 8007182: 4604 mov r4, r0
  6391. if(errorflags == RESET)
  6392. 8007184: 0716 lsls r6, r2, #28
  6393. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  6394. 8007186: 68d9 ldr r1, [r3, #12]
  6395. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  6396. 8007188: 695d ldr r5, [r3, #20]
  6397. if(errorflags == RESET)
  6398. 800718a: d107 bne.n 800719c <HAL_UART_IRQHandler+0x20>
  6399. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6400. 800718c: 0696 lsls r6, r2, #26
  6401. 800718e: d55a bpl.n 8007246 <HAL_UART_IRQHandler+0xca>
  6402. 8007190: 068d lsls r5, r1, #26
  6403. 8007192: d558 bpl.n 8007246 <HAL_UART_IRQHandler+0xca>
  6404. }
  6405. 8007194: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6406. UART_Receive_IT(huart);
  6407. 8007198: f7ff bf83 b.w 80070a2 <UART_Receive_IT>
  6408. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  6409. 800719c: f015 0501 ands.w r5, r5, #1
  6410. 80071a0: d102 bne.n 80071a8 <HAL_UART_IRQHandler+0x2c>
  6411. 80071a2: f411 7f90 tst.w r1, #288 ; 0x120
  6412. 80071a6: d04e beq.n 8007246 <HAL_UART_IRQHandler+0xca>
  6413. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  6414. 80071a8: 07d3 lsls r3, r2, #31
  6415. 80071aa: d505 bpl.n 80071b8 <HAL_UART_IRQHandler+0x3c>
  6416. 80071ac: 05ce lsls r6, r1, #23
  6417. huart->ErrorCode |= HAL_UART_ERROR_PE;
  6418. 80071ae: bf42 ittt mi
  6419. 80071b0: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  6420. 80071b2: f043 0301 orrmi.w r3, r3, #1
  6421. 80071b6: 63e3 strmi r3, [r4, #60] ; 0x3c
  6422. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6423. 80071b8: 0750 lsls r0, r2, #29
  6424. 80071ba: d504 bpl.n 80071c6 <HAL_UART_IRQHandler+0x4a>
  6425. 80071bc: b11d cbz r5, 80071c6 <HAL_UART_IRQHandler+0x4a>
  6426. huart->ErrorCode |= HAL_UART_ERROR_NE;
  6427. 80071be: 6be3 ldr r3, [r4, #60] ; 0x3c
  6428. 80071c0: f043 0302 orr.w r3, r3, #2
  6429. 80071c4: 63e3 str r3, [r4, #60] ; 0x3c
  6430. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6431. 80071c6: 0793 lsls r3, r2, #30
  6432. 80071c8: d504 bpl.n 80071d4 <HAL_UART_IRQHandler+0x58>
  6433. 80071ca: b11d cbz r5, 80071d4 <HAL_UART_IRQHandler+0x58>
  6434. huart->ErrorCode |= HAL_UART_ERROR_FE;
  6435. 80071cc: 6be3 ldr r3, [r4, #60] ; 0x3c
  6436. 80071ce: f043 0304 orr.w r3, r3, #4
  6437. 80071d2: 63e3 str r3, [r4, #60] ; 0x3c
  6438. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6439. 80071d4: 0716 lsls r6, r2, #28
  6440. 80071d6: d504 bpl.n 80071e2 <HAL_UART_IRQHandler+0x66>
  6441. 80071d8: b11d cbz r5, 80071e2 <HAL_UART_IRQHandler+0x66>
  6442. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  6443. 80071da: 6be3 ldr r3, [r4, #60] ; 0x3c
  6444. 80071dc: f043 0308 orr.w r3, r3, #8
  6445. 80071e0: 63e3 str r3, [r4, #60] ; 0x3c
  6446. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  6447. 80071e2: 6be3 ldr r3, [r4, #60] ; 0x3c
  6448. 80071e4: 2b00 cmp r3, #0
  6449. 80071e6: d066 beq.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6450. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6451. 80071e8: 0695 lsls r5, r2, #26
  6452. 80071ea: d504 bpl.n 80071f6 <HAL_UART_IRQHandler+0x7a>
  6453. 80071ec: 0688 lsls r0, r1, #26
  6454. 80071ee: d502 bpl.n 80071f6 <HAL_UART_IRQHandler+0x7a>
  6455. UART_Receive_IT(huart);
  6456. 80071f0: 4620 mov r0, r4
  6457. 80071f2: f7ff ff56 bl 80070a2 <UART_Receive_IT>
  6458. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6459. 80071f6: 6823 ldr r3, [r4, #0]
  6460. UART_EndRxTransfer(huart);
  6461. 80071f8: 4620 mov r0, r4
  6462. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6463. 80071fa: 695d ldr r5, [r3, #20]
  6464. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  6465. 80071fc: 6be2 ldr r2, [r4, #60] ; 0x3c
  6466. 80071fe: 0711 lsls r1, r2, #28
  6467. 8007200: d402 bmi.n 8007208 <HAL_UART_IRQHandler+0x8c>
  6468. 8007202: f015 0540 ands.w r5, r5, #64 ; 0x40
  6469. 8007206: d01a beq.n 800723e <HAL_UART_IRQHandler+0xc2>
  6470. UART_EndRxTransfer(huart);
  6471. 8007208: f7ff fd32 bl 8006c70 <UART_EndRxTransfer>
  6472. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  6473. 800720c: 6823 ldr r3, [r4, #0]
  6474. 800720e: 695a ldr r2, [r3, #20]
  6475. 8007210: 0652 lsls r2, r2, #25
  6476. 8007212: d510 bpl.n 8007236 <HAL_UART_IRQHandler+0xba>
  6477. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6478. 8007214: 695a ldr r2, [r3, #20]
  6479. if(huart->hdmarx != NULL)
  6480. 8007216: 6b60 ldr r0, [r4, #52] ; 0x34
  6481. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6482. 8007218: f022 0240 bic.w r2, r2, #64 ; 0x40
  6483. 800721c: 615a str r2, [r3, #20]
  6484. if(huart->hdmarx != NULL)
  6485. 800721e: b150 cbz r0, 8007236 <HAL_UART_IRQHandler+0xba>
  6486. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  6487. 8007220: 4b25 ldr r3, [pc, #148] ; (80072b8 <HAL_UART_IRQHandler+0x13c>)
  6488. 8007222: 6343 str r3, [r0, #52] ; 0x34
  6489. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  6490. 8007224: f7fe fcf4 bl 8005c10 <HAL_DMA_Abort_IT>
  6491. 8007228: 2800 cmp r0, #0
  6492. 800722a: d044 beq.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6493. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6494. 800722c: 6b60 ldr r0, [r4, #52] ; 0x34
  6495. }
  6496. 800722e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6497. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6498. 8007232: 6b43 ldr r3, [r0, #52] ; 0x34
  6499. 8007234: 4718 bx r3
  6500. HAL_UART_ErrorCallback(huart);
  6501. 8007236: 4620 mov r0, r4
  6502. 8007238: f7ff ff77 bl 800712a <HAL_UART_ErrorCallback>
  6503. 800723c: bd70 pop {r4, r5, r6, pc}
  6504. HAL_UART_ErrorCallback(huart);
  6505. 800723e: f7ff ff74 bl 800712a <HAL_UART_ErrorCallback>
  6506. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6507. 8007242: 63e5 str r5, [r4, #60] ; 0x3c
  6508. 8007244: bd70 pop {r4, r5, r6, pc}
  6509. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  6510. 8007246: 0616 lsls r6, r2, #24
  6511. 8007248: d527 bpl.n 800729a <HAL_UART_IRQHandler+0x11e>
  6512. 800724a: 060d lsls r5, r1, #24
  6513. 800724c: d525 bpl.n 800729a <HAL_UART_IRQHandler+0x11e>
  6514. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  6515. 800724e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  6516. 8007252: 2a21 cmp r2, #33 ; 0x21
  6517. 8007254: d12f bne.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6518. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  6519. 8007256: 68a2 ldr r2, [r4, #8]
  6520. 8007258: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  6521. 800725c: 6a22 ldr r2, [r4, #32]
  6522. 800725e: d117 bne.n 8007290 <HAL_UART_IRQHandler+0x114>
  6523. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  6524. 8007260: 8811 ldrh r1, [r2, #0]
  6525. 8007262: f3c1 0108 ubfx r1, r1, #0, #9
  6526. 8007266: 6059 str r1, [r3, #4]
  6527. if(huart->Init.Parity == UART_PARITY_NONE)
  6528. 8007268: 6921 ldr r1, [r4, #16]
  6529. 800726a: b979 cbnz r1, 800728c <HAL_UART_IRQHandler+0x110>
  6530. huart->pTxBuffPtr += 2U;
  6531. 800726c: 3202 adds r2, #2
  6532. huart->pTxBuffPtr += 1U;
  6533. 800726e: 6222 str r2, [r4, #32]
  6534. if(--huart->TxXferCount == 0U)
  6535. 8007270: 8ce2 ldrh r2, [r4, #38] ; 0x26
  6536. 8007272: 3a01 subs r2, #1
  6537. 8007274: b292 uxth r2, r2
  6538. 8007276: 84e2 strh r2, [r4, #38] ; 0x26
  6539. 8007278: b9ea cbnz r2, 80072b6 <HAL_UART_IRQHandler+0x13a>
  6540. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  6541. 800727a: 68da ldr r2, [r3, #12]
  6542. 800727c: f022 0280 bic.w r2, r2, #128 ; 0x80
  6543. 8007280: 60da str r2, [r3, #12]
  6544. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  6545. 8007282: 68da ldr r2, [r3, #12]
  6546. 8007284: f042 0240 orr.w r2, r2, #64 ; 0x40
  6547. 8007288: 60da str r2, [r3, #12]
  6548. 800728a: bd70 pop {r4, r5, r6, pc}
  6549. huart->pTxBuffPtr += 1U;
  6550. 800728c: 3201 adds r2, #1
  6551. 800728e: e7ee b.n 800726e <HAL_UART_IRQHandler+0xf2>
  6552. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  6553. 8007290: 1c51 adds r1, r2, #1
  6554. 8007292: 6221 str r1, [r4, #32]
  6555. 8007294: 7812 ldrb r2, [r2, #0]
  6556. 8007296: 605a str r2, [r3, #4]
  6557. 8007298: e7ea b.n 8007270 <HAL_UART_IRQHandler+0xf4>
  6558. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  6559. 800729a: 0650 lsls r0, r2, #25
  6560. 800729c: d50b bpl.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6561. 800729e: 064a lsls r2, r1, #25
  6562. 80072a0: d509 bpl.n 80072b6 <HAL_UART_IRQHandler+0x13a>
  6563. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6564. 80072a2: 68da ldr r2, [r3, #12]
  6565. HAL_UART_TxCpltCallback(huart);
  6566. 80072a4: 4620 mov r0, r4
  6567. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6568. 80072a6: f022 0240 bic.w r2, r2, #64 ; 0x40
  6569. 80072aa: 60da str r2, [r3, #12]
  6570. huart->gState = HAL_UART_STATE_READY;
  6571. 80072ac: 2320 movs r3, #32
  6572. 80072ae: f884 3039 strb.w r3, [r4, #57] ; 0x39
  6573. HAL_UART_TxCpltCallback(huart);
  6574. 80072b2: f7ff febd bl 8007030 <HAL_UART_TxCpltCallback>
  6575. 80072b6: bd70 pop {r4, r5, r6, pc}
  6576. 80072b8: 080072bd .word 0x080072bd
  6577. 080072bc <UART_DMAAbortOnError>:
  6578. {
  6579. 80072bc: b508 push {r3, lr}
  6580. huart->RxXferCount = 0x00U;
  6581. 80072be: 2300 movs r3, #0
  6582. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6583. 80072c0: 6a40 ldr r0, [r0, #36] ; 0x24
  6584. huart->RxXferCount = 0x00U;
  6585. 80072c2: 85c3 strh r3, [r0, #46] ; 0x2e
  6586. huart->TxXferCount = 0x00U;
  6587. 80072c4: 84c3 strh r3, [r0, #38] ; 0x26
  6588. HAL_UART_ErrorCallback(huart);
  6589. 80072c6: f7ff ff30 bl 800712a <HAL_UART_ErrorCallback>
  6590. 80072ca: bd08 pop {r3, pc}
  6591. 080072cc <AD5318_Ctrl>:
  6592. AD5318_Ctrl(0x57FF);
  6593. AD5318_Ctrl(0x68FF);
  6594. AD5318_Ctrl(0x79FF);
  6595. HAL_Delay(1);
  6596. }
  6597. void AD5318_Ctrl(uint16_t ShiftTarget) {
  6598. 80072cc: b570 push {r4, r5, r6, lr}
  6599. char i; /* serial counter */
  6600. // printf("ShiftTarget : %x \r\n",ShiftTarget);
  6601. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6602. 80072ce: 2200 movs r2, #0
  6603. void AD5318_Ctrl(uint16_t ShiftTarget) {
  6604. 80072d0: 4605 mov r5, r0
  6605. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6606. 80072d2: 2104 movs r1, #4
  6607. 80072d4: 4824 ldr r0, [pc, #144] ; (8007368 <AD5318_Ctrl+0x9c>)
  6608. 80072d6: f7fe fffd bl 80062d4 <HAL_GPIO_WritePin>
  6609. 80072da: 2410 movs r4, #16
  6610. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6611. HAL_GPIO_WritePin(DA_SCLK_GPIO_Port, DA_SCLK_Pin, GPIO_PIN_SET); /* rise clk line again */
  6612. 80072dc: 4e22 ldr r6, [pc, #136] ; (8007368 <AD5318_Ctrl+0x9c>)
  6613. 80072de: 2201 movs r2, #1
  6614. 80072e0: 2108 movs r1, #8
  6615. 80072e2: 4630 mov r0, r6
  6616. 80072e4: f7fe fff6 bl 80062d4 <HAL_GPIO_WritePin>
  6617. if (ShiftTarget & 0x8000) HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_SET);
  6618. 80072e8: 042b lsls r3, r5, #16
  6619. 80072ea: bf4c ite mi
  6620. 80072ec: 2201 movmi r2, #1
  6621. else HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_RESET); /* set data bit */
  6622. 80072ee: 2200 movpl r2, #0
  6623. 80072f0: 2110 movs r1, #16
  6624. 80072f2: 4630 mov r0, r6
  6625. 80072f4: f7fe ffee bl 80062d4 <HAL_GPIO_WritePin>
  6626. 80072f8: 3c01 subs r4, #1
  6627. HAL_GPIO_WritePin(DA_SCLK_GPIO_Port, DA_SCLK_Pin, GPIO_PIN_RESET); /* lower clock line */
  6628. 80072fa: 2200 movs r2, #0
  6629. 80072fc: 2108 movs r1, #8
  6630. 80072fe: 4630 mov r0, r6
  6631. 8007300: f7fe ffe8 bl 80062d4 <HAL_GPIO_WritePin>
  6632. ShiftTarget <<= 1;
  6633. 8007304: 006d lsls r5, r5, #1
  6634. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6635. 8007306: f014 04ff ands.w r4, r4, #255 ; 0xff
  6636. ShiftTarget <<= 1;
  6637. 800730a: b2ad uxth r5, r5
  6638. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6639. 800730c: d1e7 bne.n 80072de <AD5318_Ctrl+0x12>
  6640. }
  6641. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_SET);
  6642. 800730e: 2201 movs r2, #1
  6643. 8007310: f44f 4100 mov.w r1, #32768 ; 0x8000
  6644. 8007314: 4815 ldr r0, [pc, #84] ; (800736c <AD5318_Ctrl+0xa0>)
  6645. 8007316: f7fe ffdd bl 80062d4 <HAL_GPIO_WritePin>
  6646. Pol_Delay_us(10);
  6647. 800731a: 200a movs r0, #10
  6648. 800731c: f000 fdd4 bl 8007ec8 <Pol_Delay_us>
  6649. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6650. 8007320: 4622 mov r2, r4
  6651. 8007322: f44f 4100 mov.w r1, #32768 ; 0x8000
  6652. 8007326: 4811 ldr r0, [pc, #68] ; (800736c <AD5318_Ctrl+0xa0>)
  6653. 8007328: f7fe ffd4 bl 80062d4 <HAL_GPIO_WritePin>
  6654. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_SET);
  6655. 800732c: 2201 movs r2, #1
  6656. 800732e: 2104 movs r1, #4
  6657. 8007330: 480d ldr r0, [pc, #52] ; (8007368 <AD5318_Ctrl+0x9c>)
  6658. 8007332: f7fe ffcf bl 80062d4 <HAL_GPIO_WritePin>
  6659. HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_RESET);
  6660. 8007336: 4622 mov r2, r4
  6661. 8007338: 2110 movs r1, #16
  6662. 800733a: 480b ldr r0, [pc, #44] ; (8007368 <AD5318_Ctrl+0x9c>)
  6663. 800733c: f7fe ffca bl 80062d4 <HAL_GPIO_WritePin>
  6664. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_SET);
  6665. 8007340: 2201 movs r2, #1
  6666. 8007342: f44f 4100 mov.w r1, #32768 ; 0x8000
  6667. 8007346: 4809 ldr r0, [pc, #36] ; (800736c <AD5318_Ctrl+0xa0>)
  6668. 8007348: f7fe ffc4 bl 80062d4 <HAL_GPIO_WritePin>
  6669. /* rise DAC SYNC line again */
  6670. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6671. 800734c: 4622 mov r2, r4
  6672. 800734e: 2104 movs r1, #4
  6673. 8007350: 4805 ldr r0, [pc, #20] ; (8007368 <AD5318_Ctrl+0x9c>)
  6674. 8007352: f7fe ffbf bl 80062d4 <HAL_GPIO_WritePin>
  6675. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6676. 8007356: 4622 mov r2, r4
  6677. }
  6678. 8007358: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6679. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6680. 800735c: f44f 4100 mov.w r1, #32768 ; 0x8000
  6681. 8007360: 4802 ldr r0, [pc, #8] ; (800736c <AD5318_Ctrl+0xa0>)
  6682. 8007362: f7fe bfb7 b.w 80062d4 <HAL_GPIO_WritePin>
  6683. 8007366: bf00 nop
  6684. 8007368: 40012000 .word 0x40012000
  6685. 800736c: 40011400 .word 0x40011400
  6686. 08007370 <BDA4601_atten_ctrl>:
  6687. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,0);
  6688. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,0);
  6689. }
  6690. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6691. 8007370: b084 sub sp, #16
  6692. 8007372: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6693. 8007376: ac0a add r4, sp, #40 ; 0x28
  6694. 8007378: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6695. 800737c: 9e0e ldr r6, [sp, #56] ; 0x38
  6696. 800737e: f8bd 703c ldrh.w r7, [sp, #60] ; 0x3c
  6697. printf("BDA4601_atten_ctrl : %x \r\n",data);
  6698. #endif /* DEBUG_PRINT */
  6699. #endif /* DEBUG_PRINT */
  6700. data = 4 * data;
  6701. temp = (uint8_t)data;
  6702. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6703. 8007382: 2200 movs r2, #0
  6704. 8007384: 4639 mov r1, r7
  6705. 8007386: 4681 mov r9, r0
  6706. 8007388: 4630 mov r0, r6
  6707. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6708. 800738a: f89d 5040 ldrb.w r5, [sp, #64] ; 0x40
  6709. 800738e: f8bd a02c ldrh.w sl, [sp, #44] ; 0x2c
  6710. 8007392: f8dd 8030 ldr.w r8, [sp, #48] ; 0x30
  6711. 8007396: f8bd b034 ldrh.w fp, [sp, #52] ; 0x34
  6712. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6713. 800739a: f7fe ff9b bl 80062d4 <HAL_GPIO_WritePin>
  6714. HAL_Delay(1);
  6715. 800739e: 2001 movs r0, #1
  6716. 80073a0: f7fe f8a4 bl 80054ec <HAL_Delay>
  6717. 80073a4: 2408 movs r4, #8
  6718. data = 4 * data;
  6719. 80073a6: 00ad lsls r5, r5, #2
  6720. 80073a8: b2ed uxtb r5, r5
  6721. for(i = 0; i < 8; i++){
  6722. if((uint8_t)temp & 0x01){
  6723. 80073aa: f015 0201 ands.w r2, r5, #1
  6724. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_SET);//DATA
  6725. 80073ae: bf18 it ne
  6726. 80073b0: 2201 movne r2, #1
  6727. }
  6728. else{
  6729. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_RESET);//DATA
  6730. 80073b2: 4659 mov r1, fp
  6731. 80073b4: 4640 mov r0, r8
  6732. 80073b6: f7fe ff8d bl 80062d4 <HAL_GPIO_WritePin>
  6733. }
  6734. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6735. 80073ba: 2201 movs r2, #1
  6736. 80073bc: 4651 mov r1, sl
  6737. 80073be: 4648 mov r0, r9
  6738. 80073c0: f7fe ff88 bl 80062d4 <HAL_GPIO_WritePin>
  6739. HAL_Delay(1);
  6740. 80073c4: 2001 movs r0, #1
  6741. 80073c6: f7fe f891 bl 80054ec <HAL_Delay>
  6742. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6743. 80073ca: 2200 movs r2, #0
  6744. 80073cc: 4651 mov r1, sl
  6745. 80073ce: 4648 mov r0, r9
  6746. 80073d0: f7fe ff80 bl 80062d4 <HAL_GPIO_WritePin>
  6747. 80073d4: 3c01 subs r4, #1
  6748. HAL_Delay(1);
  6749. 80073d6: 2001 movs r0, #1
  6750. 80073d8: f7fe f888 bl 80054ec <HAL_Delay>
  6751. for(i = 0; i < 8; i++){
  6752. 80073dc: f014 04ff ands.w r4, r4, #255 ; 0xff
  6753. temp >>= 1;
  6754. 80073e0: ea4f 0555 mov.w r5, r5, lsr #1
  6755. for(i = 0; i < 8; i++){
  6756. 80073e4: d1e1 bne.n 80073aa <BDA4601_atten_ctrl+0x3a>
  6757. }
  6758. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6759. 80073e6: 4622 mov r2, r4
  6760. 80073e8: 4651 mov r1, sl
  6761. 80073ea: 4648 mov r0, r9
  6762. 80073ec: f7fe ff72 bl 80062d4 <HAL_GPIO_WritePin>
  6763. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6764. 80073f0: 4622 mov r2, r4
  6765. 80073f2: f44f 4100 mov.w r1, #32768 ; 0x8000
  6766. 80073f6: 4640 mov r0, r8
  6767. 80073f8: f7fe ff6c bl 80062d4 <HAL_GPIO_WritePin>
  6768. HAL_Delay(5);
  6769. 80073fc: 2005 movs r0, #5
  6770. 80073fe: f7fe f875 bl 80054ec <HAL_Delay>
  6771. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_SET);//LE
  6772. 8007402: 4639 mov r1, r7
  6773. 8007404: 2201 movs r2, #1
  6774. 8007406: 4630 mov r0, r6
  6775. 8007408: f7fe ff64 bl 80062d4 <HAL_GPIO_WritePin>
  6776. HAL_Delay(1);
  6777. 800740c: 2001 movs r0, #1
  6778. 800740e: f7fe f86d bl 80054ec <HAL_Delay>
  6779. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6780. 8007412: 4622 mov r2, r4
  6781. 8007414: 4639 mov r1, r7
  6782. 8007416: 4630 mov r0, r6
  6783. }
  6784. 8007418: e8bd 4ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6785. 800741c: b004 add sp, #16
  6786. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6787. 800741e: f7fe bf59 b.w 80062d4 <HAL_GPIO_WritePin>
  6788. 08007422 <STH30_CreateCrc>:
  6789. }
  6790. return(crc16);
  6791. }
  6792. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  6793. {
  6794. 8007422: b510 push {r4, lr}
  6795. uint8_t bit; // bit mask
  6796. uint8_t crc = 0xFF; // calculated checksum
  6797. 8007424: 23ff movs r3, #255 ; 0xff
  6798. uint8_t byteCtr; // byte counter
  6799. // calculates 8-Bit checksum with given polynomial
  6800. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6801. 8007426: 4604 mov r4, r0
  6802. 8007428: 1a22 subs r2, r4, r0
  6803. 800742a: b2d2 uxtb r2, r2
  6804. 800742c: 4291 cmp r1, r2
  6805. 800742e: d801 bhi.n 8007434 <STH30_CreateCrc+0x12>
  6806. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6807. else crc = (crc << 1);
  6808. }
  6809. }
  6810. return crc;
  6811. }
  6812. 8007430: 4618 mov r0, r3
  6813. 8007432: bd10 pop {r4, pc}
  6814. crc ^= (data[byteCtr]);
  6815. 8007434: f814 2b01 ldrb.w r2, [r4], #1
  6816. 8007438: 4053 eors r3, r2
  6817. 800743a: 2208 movs r2, #8
  6818. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6819. 800743c: f013 0f80 tst.w r3, #128 ; 0x80
  6820. 8007440: f102 32ff add.w r2, r2, #4294967295
  6821. 8007444: ea4f 0343 mov.w r3, r3, lsl #1
  6822. 8007448: bf18 it ne
  6823. 800744a: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6824. for(bit = 8; bit > 0; --bit)
  6825. 800744e: f012 02ff ands.w r2, r2, #255 ; 0xff
  6826. else crc = (crc << 1);
  6827. 8007452: b2db uxtb r3, r3
  6828. for(bit = 8; bit > 0; --bit)
  6829. 8007454: d1f2 bne.n 800743c <STH30_CreateCrc+0x1a>
  6830. 8007456: e7e7 b.n 8007428 <STH30_CreateCrc+0x6>
  6831. 08007458 <STH30_CheckCrc>:
  6832. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  6833. {
  6834. 8007458: b530 push {r4, r5, lr}
  6835. uint8_t bit; // bit mask
  6836. uint8_t crc = 0xFF; // calculated checksum
  6837. 800745a: 23ff movs r3, #255 ; 0xff
  6838. uint8_t byteCtr; // byte counter
  6839. // calculates 8-Bit checksum with given polynomial
  6840. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6841. 800745c: 4605 mov r5, r0
  6842. 800745e: 1a2c subs r4, r5, r0
  6843. 8007460: b2e4 uxtb r4, r4
  6844. 8007462: 42a1 cmp r1, r4
  6845. 8007464: d803 bhi.n 800746e <STH30_CheckCrc+0x16>
  6846. else crc = (crc << 1);
  6847. }
  6848. }
  6849. if(crc != checksum) return CHECKSUM_ERROR;
  6850. else return NO_ERROR;
  6851. }
  6852. 8007466: 1a9b subs r3, r3, r2
  6853. 8007468: 4258 negs r0, r3
  6854. 800746a: 4158 adcs r0, r3
  6855. 800746c: bd30 pop {r4, r5, pc}
  6856. crc ^= (data[byteCtr]);
  6857. 800746e: f815 4b01 ldrb.w r4, [r5], #1
  6858. 8007472: 4063 eors r3, r4
  6859. 8007474: 2408 movs r4, #8
  6860. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6861. 8007476: f013 0f80 tst.w r3, #128 ; 0x80
  6862. 800747a: f104 34ff add.w r4, r4, #4294967295
  6863. 800747e: ea4f 0343 mov.w r3, r3, lsl #1
  6864. 8007482: bf18 it ne
  6865. 8007484: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6866. for(bit = 8; bit > 0; --bit)
  6867. 8007488: f014 04ff ands.w r4, r4, #255 ; 0xff
  6868. else crc = (crc << 1);
  6869. 800748c: b2db uxtb r3, r3
  6870. for(bit = 8; bit > 0; --bit)
  6871. 800748e: d1f2 bne.n 8007476 <STH30_CheckCrc+0x1e>
  6872. 8007490: e7e5 b.n 800745e <STH30_CheckCrc+0x6>
  6873. 08007492 <Bit_Compare>:
  6874. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  6875. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  6876. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6877. }
  6878. #endif // PYJ.2019.07.26_END --
  6879. void Bit_Compare(PE43711_st ATT,uint8_t data,uint8_t Shift_Index){
  6880. 8007492: b084 sub sp, #16
  6881. 8007494: e88d 000f stmia.w sp, {r0, r1, r2, r3}
  6882. 8007498: f89d 2018 ldrb.w r2, [sp, #24]
  6883. 800749c: f89d 301c ldrb.w r3, [sp, #28]
  6884. 80074a0: 9802 ldr r0, [sp, #8]
  6885. if(data & (0x01 << Shift_Index)){
  6886. 80074a2: 411a asrs r2, r3
  6887. 80074a4: f012 0201 ands.w r2, r2, #1
  6888. 80074a8: f8bd 100c ldrh.w r1, [sp, #12]
  6889. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_SET);//DATA
  6890. 80074ac: bf18 it ne
  6891. 80074ae: 2201 movne r2, #1
  6892. }
  6893. else{
  6894. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6895. }
  6896. }
  6897. 80074b0: b004 add sp, #16
  6898. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6899. 80074b2: f7fe bf0f b.w 80062d4 <HAL_GPIO_WritePin>
  6900. ...
  6901. 080074b8 <PE43711_ALL_atten_ctrl>:
  6902. void PE43711_ALL_atten_ctrl(ALL_PE43711_st ATT){
  6903. 80074b8: b084 sub sp, #16
  6904. 80074ba: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6905. 80074be: b085 sub sp, #20
  6906. 80074c0: ac0e add r4, sp, #56 ; 0x38
  6907. 80074c2: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6908. 80074c6: 9d12 ldr r5, [sp, #72] ; 0x48
  6909. 80074c8: f8bd 604c ldrh.w r6, [sp, #76] ; 0x4c
  6910. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6911. 80074cc: 2200 movs r2, #0
  6912. 80074ce: 4631 mov r1, r6
  6913. 80074d0: 4680 mov r8, r0
  6914. 80074d2: 4628 mov r0, r5
  6915. 80074d4: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  6916. 80074d8: f7fe fefc bl 80062d4 <HAL_GPIO_WritePin>
  6917. Pol_Delay_us(10);
  6918. 80074dc: 200a movs r0, #10
  6919. 80074de: f000 fcf3 bl 8007ec8 <Pol_Delay_us>
  6920. 80074e2: 2700 movs r7, #0
  6921. // printf("why not? \r\n");
  6922. for(uint8_t i = 0; i < 8; i++){
  6923. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6924. 80074e4: f10d 0b48 add.w fp, sp, #72 ; 0x48
  6925. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6926. 80074e8: f10d 0a64 add.w sl, sp, #100 ; 0x64
  6927. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6928. 80074ec: f89d 3050 ldrb.w r3, [sp, #80] ; 0x50
  6929. 80074f0: b2fc uxtb r4, r7
  6930. 80074f2: 9302 str r3, [sp, #8]
  6931. 80074f4: 9512 str r5, [sp, #72] ; 0x48
  6932. 80074f6: f8ad 604c strh.w r6, [sp, #76] ; 0x4c
  6933. 80074fa: 9403 str r4, [sp, #12]
  6934. 80074fc: e89b 0003 ldmia.w fp, {r0, r1}
  6935. 8007500: e88d 0003 stmia.w sp, {r0, r1}
  6936. 8007504: f8cd 8038 str.w r8, [sp, #56] ; 0x38
  6937. 8007508: f8ad 903c strh.w r9, [sp, #60] ; 0x3c
  6938. 800750c: ab0e add r3, sp, #56 ; 0x38
  6939. 800750e: cb0f ldmia r3, {r0, r1, r2, r3}
  6940. 8007510: f7ff ffbf bl 8007492 <Bit_Compare>
  6941. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6942. 8007514: f89d 306c ldrb.w r3, [sp, #108] ; 0x6c
  6943. 8007518: 9403 str r4, [sp, #12]
  6944. 800751a: 9302 str r3, [sp, #8]
  6945. 800751c: e89a 0003 ldmia.w sl, {r0, r1}
  6946. 8007520: e88d 0003 stmia.w sp, {r0, r1}
  6947. 8007524: ab15 add r3, sp, #84 ; 0x54
  6948. 8007526: cb0f ldmia r3, {r0, r1, r2, r3}
  6949. 8007528: f7ff ffb3 bl 8007492 <Bit_Compare>
  6950. Bit_Compare(ATT.ATT2,ATT.data2,i);
  6951. 800752c: f89d 3088 ldrb.w r3, [sp, #136] ; 0x88
  6952. 8007530: 9403 str r4, [sp, #12]
  6953. 8007532: 9302 str r3, [sp, #8]
  6954. 8007534: ab20 add r3, sp, #128 ; 0x80
  6955. 8007536: e893 0003 ldmia.w r3, {r0, r1}
  6956. 800753a: e88d 0003 stmia.w sp, {r0, r1}
  6957. 800753e: ab1c add r3, sp, #112 ; 0x70
  6958. 8007540: cb0f ldmia r3, {r0, r1, r2, r3}
  6959. 8007542: f7ff ffa6 bl 8007492 <Bit_Compare>
  6960. Bit_Compare(ATT.ATT3,ATT.data3,i);
  6961. 8007546: f89d 30a4 ldrb.w r3, [sp, #164] ; 0xa4
  6962. 800754a: 9403 str r4, [sp, #12]
  6963. 800754c: 9302 str r3, [sp, #8]
  6964. 800754e: ab27 add r3, sp, #156 ; 0x9c
  6965. 8007550: e893 0003 ldmia.w r3, {r0, r1}
  6966. 8007554: e88d 0003 stmia.w sp, {r0, r1}
  6967. 8007558: ab23 add r3, sp, #140 ; 0x8c
  6968. 800755a: cb0f ldmia r3, {r0, r1, r2, r3}
  6969. 800755c: f7ff ff99 bl 8007492 <Bit_Compare>
  6970. Bit_Compare(ATT.ATT4,ATT.data4,i);
  6971. 8007560: f89d 30c0 ldrb.w r3, [sp, #192] ; 0xc0
  6972. 8007564: 9403 str r4, [sp, #12]
  6973. 8007566: 9302 str r3, [sp, #8]
  6974. 8007568: ab2e add r3, sp, #184 ; 0xb8
  6975. 800756a: e893 0003 ldmia.w r3, {r0, r1}
  6976. 800756e: e88d 0003 stmia.w sp, {r0, r1}
  6977. 8007572: ab2a add r3, sp, #168 ; 0xa8
  6978. 8007574: cb0f ldmia r3, {r0, r1, r2, r3}
  6979. 8007576: f7ff ff8c bl 8007492 <Bit_Compare>
  6980. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6981. 800757a: 2201 movs r2, #1
  6982. 800757c: 4649 mov r1, r9
  6983. 800757e: 4640 mov r0, r8
  6984. 8007580: f7fe fea8 bl 80062d4 <HAL_GPIO_WritePin>
  6985. Pol_Delay_us(10);
  6986. 8007584: 200a movs r0, #10
  6987. 8007586: f000 fc9f bl 8007ec8 <Pol_Delay_us>
  6988. 800758a: 3701 adds r7, #1
  6989. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6990. 800758c: 2200 movs r2, #0
  6991. 800758e: 4649 mov r1, r9
  6992. 8007590: 4640 mov r0, r8
  6993. 8007592: f7fe fe9f bl 80062d4 <HAL_GPIO_WritePin>
  6994. for(uint8_t i = 0; i < 8; i++){
  6995. 8007596: 2f08 cmp r7, #8
  6996. 8007598: d1a8 bne.n 80074ec <PE43711_ALL_atten_ctrl+0x34>
  6997. }
  6998. HAL_GPIO_WritePin(GPIOB,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6999. 800759a: 2200 movs r2, #0
  7000. 800759c: f44f 4100 mov.w r1, #32768 ; 0x8000
  7001. 80075a0: 4809 ldr r0, [pc, #36] ; (80075c8 <PE43711_ALL_atten_ctrl+0x110>)
  7002. 80075a2: f7fe fe97 bl 80062d4 <HAL_GPIO_WritePin>
  7003. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_SET);//LE
  7004. 80075a6: 4631 mov r1, r6
  7005. 80075a8: 2201 movs r2, #1
  7006. 80075aa: 4628 mov r0, r5
  7007. 80075ac: f7fe fe92 bl 80062d4 <HAL_GPIO_WritePin>
  7008. Pol_Delay_us(10);
  7009. 80075b0: 200a movs r0, #10
  7010. 80075b2: f000 fc89 bl 8007ec8 <Pol_Delay_us>
  7011. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  7012. 80075b6: 2200 movs r2, #0
  7013. 80075b8: 4631 mov r1, r6
  7014. 80075ba: 4628 mov r0, r5
  7015. }
  7016. 80075bc: b005 add sp, #20
  7017. 80075be: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7018. 80075c2: b004 add sp, #16
  7019. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  7020. 80075c4: f7fe be86 b.w 80062d4 <HAL_GPIO_WritePin>
  7021. 80075c8: 40010c00 .word 0x40010c00
  7022. 080075cc <PE43711_PinInit>:
  7023. void PE43711_PinInit(void){
  7024. 80075cc: b5f0 push {r4, r5, r6, r7, lr}
  7025. ALL_ATT_3_5G.ATT0 = ATT_3_5G_DL;
  7026. 80075ce: 4c21 ldr r4, [pc, #132] ; (8007654 <PE43711_PinInit+0x88>)
  7027. 80075d0: 4e21 ldr r6, [pc, #132] ; (8007658 <PE43711_PinInit+0x8c>)
  7028. 80075d2: 4625 mov r5, r4
  7029. 80075d4: ce0f ldmia r6!, {r0, r1, r2, r3}
  7030. 80075d6: c50f stmia r5!, {r0, r1, r2, r3}
  7031. 80075d8: e896 0003 ldmia.w r6, {r0, r1}
  7032. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  7033. 80075dc: 4f1f ldr r7, [pc, #124] ; (800765c <PE43711_PinInit+0x90>)
  7034. 80075de: f104 061c add.w r6, r4, #28
  7035. ALL_ATT_3_5G.ATT0 = ATT_3_5G_DL;
  7036. 80075e2: e885 0003 stmia.w r5, {r0, r1}
  7037. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  7038. 80075e6: cf0f ldmia r7!, {r0, r1, r2, r3}
  7039. 80075e8: c60f stmia r6!, {r0, r1, r2, r3}
  7040. 80075ea: e897 0003 ldmia.w r7, {r0, r1}
  7041. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  7042. 80075ee: 4f1c ldr r7, [pc, #112] ; (8007660 <PE43711_PinInit+0x94>)
  7043. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  7044. 80075f0: e886 0003 stmia.w r6, {r0, r1}
  7045. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  7046. 80075f4: cf0f ldmia r7!, {r0, r1, r2, r3}
  7047. 80075f6: f104 0638 add.w r6, r4, #56 ; 0x38
  7048. 80075fa: c60f stmia r6!, {r0, r1, r2, r3}
  7049. 80075fc: e897 0003 ldmia.w r7, {r0, r1}
  7050. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  7051. 8007600: 4f18 ldr r7, [pc, #96] ; (8007664 <PE43711_PinInit+0x98>)
  7052. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  7053. 8007602: e886 0003 stmia.w r6, {r0, r1}
  7054. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  7055. 8007606: cf0f ldmia r7!, {r0, r1, r2, r3}
  7056. 8007608: f104 0654 add.w r6, r4, #84 ; 0x54
  7057. 800760c: c60f stmia r6!, {r0, r1, r2, r3}
  7058. 800760e: e897 0003 ldmia.w r7, {r0, r1}
  7059. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  7060. 8007612: 4f15 ldr r7, [pc, #84] ; (8007668 <PE43711_PinInit+0x9c>)
  7061. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  7062. 8007614: e886 0003 stmia.w r6, {r0, r1}
  7063. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  7064. 8007618: cf0f ldmia r7!, {r0, r1, r2, r3}
  7065. 800761a: f104 0670 add.w r6, r4, #112 ; 0x70
  7066. 800761e: c60f stmia r6!, {r0, r1, r2, r3}
  7067. 8007620: e897 0003 ldmia.w r7, {r0, r1}
  7068. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  7069. 8007624: 2300 movs r3, #0
  7070. void PE43711_PinInit(void){
  7071. 8007626: b0a1 sub sp, #132 ; 0x84
  7072. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  7073. 8007628: e886 0003 stmia.w r6, {r0, r1}
  7074. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  7075. 800762c: 227c movs r2, #124 ; 0x7c
  7076. 800762e: 4629 mov r1, r5
  7077. 8007630: 4668 mov r0, sp
  7078. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  7079. 8007632: 7623 strb r3, [r4, #24]
  7080. ALL_ATT_3_5G.data1 = ATTEN_3_5G_Initial_Val;
  7081. 8007634: f884 3034 strb.w r3, [r4, #52] ; 0x34
  7082. ALL_ATT_3_5G.data2 = ATTEN_3_5G_Initial_Val;
  7083. 8007638: f884 3050 strb.w r3, [r4, #80] ; 0x50
  7084. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  7085. 800763c: f884 306c strb.w r3, [r4, #108] ; 0x6c
  7086. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  7087. 8007640: f884 3088 strb.w r3, [r4, #136] ; 0x88
  7088. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  7089. 8007644: f001 ffa2 bl 800958c <memcpy>
  7090. 8007648: e894 000f ldmia.w r4, {r0, r1, r2, r3}
  7091. 800764c: f7ff ff34 bl 80074b8 <PE43711_ALL_atten_ctrl>
  7092. }
  7093. 8007650: b021 add sp, #132 ; 0x84
  7094. 8007652: bdf0 pop {r4, r5, r6, r7, pc}
  7095. 8007654: 200004f0 .word 0x200004f0
  7096. 8007658: 20000170 .word 0x20000170
  7097. 800765c: 20000188 .word 0x20000188
  7098. 8007660: 20000128 .word 0x20000128
  7099. 8007664: 20000140 .word 0x20000140
  7100. 8007668: 20000158 .word 0x20000158
  7101. 0800766c <N_Divider_Reg_Create>:
  7102. double N_Reg_Value_Calc(double val){
  7103. return val / 1000;
  7104. }
  7105. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  7106. 800766c: b570 push {r4, r5, r6, lr}
  7107. 800766e: 2302 movs r3, #2
  7108. 8007670: 4604 mov r4, r0
  7109. #ifdef DEBUG_PRINT
  7110. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7111. #endif /* DEBUG_PRINT */
  7112. for(i = 2; i < 14; i++){
  7113. if(_FRAC & 0x01)
  7114. ret += shift_bit << i;
  7115. 8007672: 2501 movs r5, #1
  7116. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  7117. 8007674: 2000 movs r0, #0
  7118. if(_FRAC & 0x01)
  7119. 8007676: 07e6 lsls r6, r4, #31
  7120. ret += shift_bit << i;
  7121. 8007678: bf48 it mi
  7122. 800767a: fa05 f603 lslmi.w r6, r5, r3
  7123. 800767e: f103 0301 add.w r3, r3, #1
  7124. 8007682: bf48 it mi
  7125. 8007684: 1980 addmi r0, r0, r6
  7126. for(i = 2; i < 14; i++){
  7127. 8007686: 2b0e cmp r3, #14
  7128. _FRAC = _FRAC >> 1;
  7129. 8007688: ea4f 0454 mov.w r4, r4, lsr #1
  7130. for(i = 2; i < 14; i++){
  7131. 800768c: d1f3 bne.n 8007676 <N_Divider_Reg_Create+0xa>
  7132. #ifdef DEBUG_PRINT
  7133. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7134. #endif /* DEBUG_PRINT */
  7135. for(i = 14; i < 22; i++){
  7136. if(_INT & 0x01)
  7137. ret += shift_bit << i;
  7138. 800768e: 2401 movs r4, #1
  7139. if(_INT & 0x01)
  7140. 8007690: 07cd lsls r5, r1, #31
  7141. ret += shift_bit << i;
  7142. 8007692: bf48 it mi
  7143. 8007694: fa04 f503 lslmi.w r5, r4, r3
  7144. 8007698: f103 0301 add.w r3, r3, #1
  7145. 800769c: bf48 it mi
  7146. 800769e: 1940 addmi r0, r0, r5
  7147. for(i = 14; i < 22; i++){
  7148. 80076a0: 2b16 cmp r3, #22
  7149. _INT = _INT >> 1;
  7150. 80076a2: ea4f 0151 mov.w r1, r1, lsr #1
  7151. for(i = 14; i < 22; i++){
  7152. 80076a6: d1f3 bne.n 8007690 <N_Divider_Reg_Create+0x24>
  7153. }
  7154. #ifdef DEBUG_PRINT
  7155. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7156. #endif /* DEBUG_PRINT */
  7157. if(_FASTLOCK & 0x01)
  7158. 80076a8: 07d3 lsls r3, r2, #31
  7159. ret += shift_bit << i;
  7160. 80076aa: bf48 it mi
  7161. 80076ac: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  7162. #ifdef DEBUG_PRINT
  7163. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7164. #endif /* DEBUG_PRINT */
  7165. return ret;
  7166. }
  7167. 80076b0: bd70 pop {r4, r5, r6, pc}
  7168. 080076b2 <R_Divider_Reg_Create>:
  7169. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  7170. 80076b2: b5f0 push {r4, r5, r6, r7, lr}
  7171. 80076b4: 4606 mov r6, r0
  7172. 80076b6: 2001 movs r0, #1
  7173. 80076b8: 2402 movs r4, #2
  7174. #ifdef DEBUG_PRINT
  7175. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  7176. #endif /* DEBUG_PRINT */
  7177. for(i = 2; i < 14; i++){
  7178. if(_MOD & 0x01)
  7179. ret += shift_bit << i;
  7180. 80076ba: 4607 mov r7, r0
  7181. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  7182. 80076bc: f89d 5014 ldrb.w r5, [sp, #20]
  7183. if(_MOD & 0x01)
  7184. 80076c0: f016 0f01 tst.w r6, #1
  7185. ret += shift_bit << i;
  7186. 80076c4: bf18 it ne
  7187. 80076c6: fa07 fe04 lslne.w lr, r7, r4
  7188. 80076ca: f104 0401 add.w r4, r4, #1
  7189. 80076ce: bf18 it ne
  7190. 80076d0: 4470 addne r0, lr
  7191. for(i = 2; i < 14; i++){
  7192. 80076d2: 2c0e cmp r4, #14
  7193. _MOD = _MOD >> 1;
  7194. 80076d4: ea4f 0656 mov.w r6, r6, lsr #1
  7195. for(i = 2; i < 14; i++){
  7196. 80076d8: d1f2 bne.n 80076c0 <R_Divider_Reg_Create+0xe>
  7197. }
  7198. for(i = 14; i < 18; i++){
  7199. if(_RCOUNTER & 0x01)
  7200. ret += shift_bit << i;
  7201. 80076da: 2601 movs r6, #1
  7202. if(_RCOUNTER & 0x01)
  7203. 80076dc: 07cf lsls r7, r1, #31
  7204. ret += shift_bit << i;
  7205. 80076de: bf48 it mi
  7206. 80076e0: fa06 f704 lslmi.w r7, r6, r4
  7207. 80076e4: f104 0401 add.w r4, r4, #1
  7208. 80076e8: bf48 it mi
  7209. 80076ea: 19c0 addmi r0, r0, r7
  7210. for(i = 14; i < 18; i++){
  7211. 80076ec: 2c12 cmp r4, #18
  7212. _RCOUNTER = _RCOUNTER >> 1;
  7213. 80076ee: ea4f 0151 mov.w r1, r1, lsr #1
  7214. for(i = 14; i < 18; i++){
  7215. 80076f2: d1f3 bne.n 80076dc <R_Divider_Reg_Create+0x2a>
  7216. }
  7217. if(_PRESCALER & 0x01)
  7218. 80076f4: 07d7 lsls r7, r2, #31
  7219. ret += shift_bit << i++;
  7220. 80076f6: bf44 itt mi
  7221. 80076f8: f500 2080 addmi.w r0, r0, #262144 ; 0x40000
  7222. 80076fc: 2413 movmi r4, #19
  7223. if(_RESERVED & 0x01)
  7224. 80076fe: 07de lsls r6, r3, #31
  7225. ret += shift_bit << i++;
  7226. 8007700: bf42 ittt mi
  7227. 8007702: 2301 movmi r3, #1
  7228. 8007704: fa03 f404 lslmi.w r4, r3, r4
  7229. 8007708: 1900 addmi r0, r0, r4
  7230. for(i = 19; i < 22; i++){
  7231. if(_MUXOUT & 0x01)
  7232. 800770a: 07ec lsls r4, r5, #31
  7233. ret += shift_bit << i;
  7234. 800770c: bf48 it mi
  7235. 800770e: f500 2000 addmi.w r0, r0, #524288 ; 0x80000
  7236. _MUXOUT = _MUXOUT >> 1;
  7237. }
  7238. if(LOAD_CONTROL & 0x01)
  7239. 8007712: f89d 3018 ldrb.w r3, [sp, #24]
  7240. if(_MUXOUT & 0x01)
  7241. 8007716: 07a9 lsls r1, r5, #30
  7242. ret += shift_bit << i;
  7243. 8007718: bf48 it mi
  7244. 800771a: f500 1080 addmi.w r0, r0, #1048576 ; 0x100000
  7245. if(_MUXOUT & 0x01)
  7246. 800771e: 076a lsls r2, r5, #29
  7247. ret += shift_bit << i;
  7248. 8007720: bf48 it mi
  7249. 8007722: f500 1000 addmi.w r0, r0, #2097152 ; 0x200000
  7250. if(LOAD_CONTROL & 0x01)
  7251. 8007726: 07db lsls r3, r3, #31
  7252. ret += shift_bit << i++;
  7253. 8007728: bf48 it mi
  7254. 800772a: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  7255. return ret;
  7256. }
  7257. 800772e: bdf0 pop {r4, r5, r6, r7, pc}
  7258. 08007730 <ADF4153_Freq_Calc>:
  7259. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7260. 8007730: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7261. 8007734: 4616 mov r6, r2
  7262. adf4153_st temp_adf4153;
  7263. double temp = 0;
  7264. ADF4153_R_N_Reg_st temp_reg;
  7265. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7266. 8007736: f44f 727a mov.w r2, #1000 ; 0x3e8
  7267. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7268. 800773a: f89d b038 ldrb.w fp, [sp, #56] ; 0x38
  7269. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7270. 800773e: 2500 movs r5, #0
  7271. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7272. 8007740: fb02 f20b mul.w r2, r2, fp
  7273. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7274. 8007744: 4682 mov sl, r0
  7275. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7276. 8007746: e9dd 010c ldrd r0, r1, [sp, #48] ; 0x30
  7277. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  7278. 800774a: 461f mov r7, r3
  7279. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7280. 800774c: 17d3 asrs r3, r2, #31
  7281. 800774e: f7fd fcfd bl 800514c <__aeabi_uldivmod>
  7282. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7283. 8007752: 9a0f ldr r2, [sp, #60] ; 0x3c
  7284. 8007754: 462b mov r3, r5
  7285. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  7286. 8007756: 4680 mov r8, r0
  7287. 8007758: 4689 mov r9, r1
  7288. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7289. 800775a: f7fd fcf7 bl 800514c <__aeabi_uldivmod>
  7290. 800775e: ebc0 1440 rsb r4, r0, r0, lsl #5
  7291. temp_adf4153.N_Value = N_Reg_Value_Calc(((double)(Freq / 1000) / (double)(temp_adf4153.PFD_Value / 1000)));
  7292. 8007762: f44f 727a mov.w r2, #1000 ; 0x3e8
  7293. 8007766: 2300 movs r3, #0
  7294. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7295. 8007768: eb00 0484 add.w r4, r0, r4, lsl #2
  7296. temp_adf4153.N_Value = N_Reg_Value_Calc(((double)(Freq / 1000) / (double)(temp_adf4153.PFD_Value / 1000)));
  7297. 800776c: 4639 mov r1, r7
  7298. 800776e: 4630 mov r0, r6
  7299. 8007770: f7fd fcec bl 800514c <__aeabi_uldivmod>
  7300. 8007774: f7fc feee bl 8004554 <__aeabi_ul2d>
  7301. 8007778: f44f 727a mov.w r2, #1000 ; 0x3e8
  7302. 800777c: 4606 mov r6, r0
  7303. 800777e: 460f mov r7, r1
  7304. 8007780: 2300 movs r3, #0
  7305. 8007782: 4640 mov r0, r8
  7306. 8007784: 4649 mov r1, r9
  7307. 8007786: f7fd fce1 bl 800514c <__aeabi_uldivmod>
  7308. 800778a: f7fc fee3 bl 8004554 <__aeabi_ul2d>
  7309. 800778e: 4602 mov r2, r0
  7310. 8007790: 460b mov r3, r1
  7311. 8007792: 4630 mov r0, r6
  7312. 8007794: 4639 mov r1, r7
  7313. 8007796: f7fd f83d bl 8004814 <__aeabi_ddiv>
  7314. return val / 1000;
  7315. 800779a: 2200 movs r2, #0
  7316. 800779c: 4b1a ldr r3, [pc, #104] ; (8007808 <ADF4153_Freq_Calc+0xd8>)
  7317. 800779e: f7fd f839 bl 8004814 <__aeabi_ddiv>
  7318. 80077a2: 460f mov r7, r1
  7319. 80077a4: 4606 mov r6, r0
  7320. temp_adf4153.INT_Value = temp_adf4153.N_Value ;
  7321. 80077a6: f7fd f9e3 bl 8004b70 <__aeabi_d2uiz>
  7322. 80077aa: fa1f f880 uxth.w r8, r0
  7323. #ifdef DEBUG_PRINT
  7324. printf("\r\ntemp_adf4153.N_Value : %f temp_adf4153.INT_Value : %f temp_adf4153.MOD_Value : %f \r\n",temp_adf4153.N_Value,(double)temp_adf4153.INT_Value,(double)temp_adf4153.MOD_Value);
  7325. #endif /* DEBUG_PRINT */
  7326. temp = temp_adf4153.N_Value - (double)temp_adf4153.INT_Value;
  7327. 80077ae: 4640 mov r0, r8
  7328. 80077b0: f7fc fe90 bl 80044d4 <__aeabi_ui2d>
  7329. 80077b4: 460b mov r3, r1
  7330. 80077b6: 4602 mov r2, r0
  7331. 80077b8: 4639 mov r1, r7
  7332. 80077ba: 4630 mov r0, r6
  7333. 80077bc: f7fc fd4c bl 8004258 <__aeabi_dsub>
  7334. #ifdef DEBUG_PRINT
  7335. printf("\r\n temp_adf4153.N_Value - (double)temp_adf4153.INT_Value) : %f temp * (double)temp_adf4153.MOD_Value : %f \r\n",temp,temp * (double)temp_adf4153.MOD_Value);
  7336. #endif /* DEBUG_PRINT */
  7337. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7338. 80077c0: f7fd f9f6 bl 8004bb0 <__aeabi_d2f>
  7339. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7340. 80077c4: 00e4 lsls r4, r4, #3
  7341. 80077c6: b2a4 uxth r4, r4
  7342. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7343. 80077c8: 4606 mov r6, r0
  7344. 80077ca: 4620 mov r0, r4
  7345. 80077cc: f7fd fafa bl 8004dc4 <__aeabi_i2f>
  7346. 80077d0: 4601 mov r1, r0
  7347. 80077d2: 4630 mov r0, r6
  7348. 80077d4: f7fd fb4a bl 8004e6c <__aeabi_fmul>
  7349. 80077d8: f7fd fc98 bl 800510c <__aeabi_f2uiz>
  7350. #ifdef DEBUG_PRINT
  7351. printf("\r\n");
  7352. printf("R0: %x R1: %x \r\n",N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0),R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0));
  7353. #endif /* DEBUG_PRINT */
  7354. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7355. 80077dc: 462a mov r2, r5
  7356. 80077de: 4641 mov r1, r8
  7357. 80077e0: b280 uxth r0, r0
  7358. 80077e2: f7ff ff43 bl 800766c <N_Divider_Reg_Create>
  7359. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7360. 80077e6: 2302 movs r3, #2
  7361. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7362. 80077e8: 4606 mov r6, r0
  7363. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7364. 80077ea: 9300 str r3, [sp, #0]
  7365. 80077ec: 9501 str r5, [sp, #4]
  7366. 80077ee: 462b mov r3, r5
  7367. 80077f0: 2201 movs r2, #1
  7368. 80077f2: 4659 mov r1, fp
  7369. 80077f4: 4620 mov r0, r4
  7370. 80077f6: f7ff ff5c bl 80076b2 <R_Divider_Reg_Create>
  7371. return temp_reg;
  7372. 80077fa: e88a 0041 stmia.w sl, {r0, r6}
  7373. // R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,1,0); //prescaler 1 : 8/9 0: 4/5
  7374. }
  7375. 80077fe: 4650 mov r0, sl
  7376. 8007800: b003 add sp, #12
  7377. 8007802: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7378. 8007806: bf00 nop
  7379. 8007808: 408f4000 .word 0x408f4000
  7380. 0800780c <ADF4153_Initialize>:
  7381. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7382. ADF4153_Module_Ctrl(Pll_test2,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7383. // ADF4153_Module_Ctrl(Pll_test2,0x313840,0x14BE81,0x13C2,0x3);
  7384. HAL_Delay(1);
  7385. #endif // PYJ.2019.08.09_END --
  7386. if(Flash_Save_data[INDEX_PLL_3_5G_DL_H] == 0 && Flash_Save_data[INDEX_PLL_3_5G_DL_L] == 0){
  7387. 800780c: 4b09 ldr r3, [pc, #36] ; (8007834 <ADF4153_Initialize+0x28>)
  7388. 800780e: 7f5a ldrb r2, [r3, #29]
  7389. 8007810: b92a cbnz r2, 800781e <ADF4153_Initialize+0x12>
  7390. 8007812: 7f9a ldrb r2, [r3, #30]
  7391. 8007814: b91a cbnz r2, 800781e <ADF4153_Initialize+0x12>
  7392. Flash_Save_data[INDEX_PLL_3_5G_DL_H] = ((34655 & 0xFF00) >> 8);
  7393. 8007816: 2287 movs r2, #135 ; 0x87
  7394. 8007818: 775a strb r2, [r3, #29]
  7395. Flash_Save_data[INDEX_PLL_3_5G_DL_L] = (34655 & 0x00FF);
  7396. 800781a: 225f movs r2, #95 ; 0x5f
  7397. 800781c: 779a strb r2, [r3, #30]
  7398. }
  7399. if(Flash_Save_data[INDEX_PLL_3_5G_UL_H] == 0 && Flash_Save_data[INDEX_PLL_3_5G_UL_L] == 0){
  7400. 800781e: 7fda ldrb r2, [r3, #31]
  7401. 8007820: b93a cbnz r2, 8007832 <ADF4153_Initialize+0x26>
  7402. 8007822: f893 2020 ldrb.w r2, [r3, #32]
  7403. 8007826: b922 cbnz r2, 8007832 <ADF4153_Initialize+0x26>
  7404. Flash_Save_data[INDEX_PLL_3_5G_UL_H] = ((39345 & 0xFF00) >> 8);
  7405. 8007828: 2299 movs r2, #153 ; 0x99
  7406. 800782a: 77da strb r2, [r3, #31]
  7407. Flash_Save_data[INDEX_PLL_3_5G_UL_L] = (39345 & 0x00FF);
  7408. 800782c: 22b1 movs r2, #177 ; 0xb1
  7409. 800782e: f883 2020 strb.w r2, [r3, #32]
  7410. 8007832: 4770 bx lr
  7411. 8007834: 20000490 .word 0x20000490
  7412. 08007838 <ADF4153_Module_Ctrl>:
  7413. }
  7414. }
  7415. void ADF4153_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2,uint32_t R3){
  7416. 8007838: b084 sub sp, #16
  7417. 800783a: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7418. 800783e: b085 sub sp, #20
  7419. 8007840: ac0e add r4, sp, #56 ; 0x38
  7420. 8007842: e884 000f stmia.w r4, {r0, r1, r2, r3}
  7421. R3 = R3 & 0x0007FF;
  7422. 8007846: 9b17 ldr r3, [sp, #92] ; 0x5c
  7423. 8007848: f8bd 803c ldrh.w r8, [sp, #60] ; 0x3c
  7424. 800784c: f3c3 0a0a ubfx sl, r3, #0, #11
  7425. R2 = R2 & 0x00FFFF;
  7426. 8007850: f8bd 3058 ldrh.w r3, [sp, #88] ; 0x58
  7427. 8007854: 9c10 ldr r4, [sp, #64] ; 0x40
  7428. 8007856: 9301 str r3, [sp, #4]
  7429. R1 = R1 & 0xFFFFFF;
  7430. 8007858: 9b15 ldr r3, [sp, #84] ; 0x54
  7431. 800785a: f8bd 5044 ldrh.w r5, [sp, #68] ; 0x44
  7432. 800785e: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7433. 8007862: 9302 str r3, [sp, #8]
  7434. R0 = R0 & 0xFFFFFF;
  7435. 8007864: 9b14 ldr r3, [sp, #80] ; 0x50
  7436. 8007866: 9e12 ldr r6, [sp, #72] ; 0x48
  7437. 8007868: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7438. 800786c: f8bd 704c ldrh.w r7, [sp, #76] ; 0x4c
  7439. // ADF4153_Freq_Calc(3461500000,40000000,2,5000);
  7440. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7441. 8007870: 2200 movs r2, #0
  7442. 8007872: 4641 mov r1, r8
  7443. R0 = R0 & 0xFFFFFF;
  7444. 8007874: 9303 str r3, [sp, #12]
  7445. 8007876: 4681 mov r9, r0
  7446. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7447. 8007878: f7fe fd2c bl 80062d4 <HAL_GPIO_WritePin>
  7448. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7449. 800787c: 2200 movs r2, #0
  7450. 800787e: 4629 mov r1, r5
  7451. 8007880: 4620 mov r0, r4
  7452. 8007882: f7fe fd27 bl 80062d4 <HAL_GPIO_WritePin>
  7453. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7454. 8007886: 2200 movs r2, #0
  7455. 8007888: 4639 mov r1, r7
  7456. 800788a: 4630 mov r0, r6
  7457. 800788c: f7fe fd22 bl 80062d4 <HAL_GPIO_WritePin>
  7458. 8007890: f04f 0b0b mov.w fp, #11
  7459. printf("YJ :R0: %x R1: %x R2 : %x R3 : %x ",R0,R1,R2,R3);
  7460. printf("\r\n");
  7461. #endif /* DEBUG_PRINT */
  7462. /* R3 Ctrl */
  7463. for(int i =0; i < 11; i++){
  7464. if(R3 & 0x000400){
  7465. 8007894: f41a 6280 ands.w r2, sl, #1024 ; 0x400
  7466. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7467. 8007898: bf18 it ne
  7468. 800789a: 2201 movne r2, #1
  7469. #ifdef DEBUG_PRINT
  7470. printf("1");
  7471. #endif /* DEBUG_PRINT */
  7472. }
  7473. else{
  7474. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7475. 800789c: 4629 mov r1, r5
  7476. 800789e: 4620 mov r0, r4
  7477. 80078a0: f7fe fd18 bl 80062d4 <HAL_GPIO_WritePin>
  7478. #ifdef DEBUG_PRINT
  7479. printf("0");
  7480. #endif /* DEBUG_PRINT */
  7481. }
  7482. Pol_Delay_us(50);
  7483. 80078a4: 2032 movs r0, #50 ; 0x32
  7484. 80078a6: f000 fb0f bl 8007ec8 <Pol_Delay_us>
  7485. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7486. 80078aa: 2201 movs r2, #1
  7487. 80078ac: 4641 mov r1, r8
  7488. 80078ae: 4648 mov r0, r9
  7489. 80078b0: f7fe fd10 bl 80062d4 <HAL_GPIO_WritePin>
  7490. Pol_Delay_us(50);
  7491. 80078b4: 2032 movs r0, #50 ; 0x32
  7492. 80078b6: f000 fb07 bl 8007ec8 <Pol_Delay_us>
  7493. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7494. 80078ba: 2200 movs r2, #0
  7495. 80078bc: 4641 mov r1, r8
  7496. 80078be: 4648 mov r0, r9
  7497. 80078c0: f7fe fd08 bl 80062d4 <HAL_GPIO_WritePin>
  7498. for(int i =0; i < 11; i++){
  7499. 80078c4: f1bb 0b01 subs.w fp, fp, #1
  7500. R3 = (R3 << 1);
  7501. 80078c8: ea4f 0a4a mov.w sl, sl, lsl #1
  7502. for(int i =0; i < 11; i++){
  7503. 80078cc: d1e2 bne.n 8007894 <ADF4153_Module_Ctrl+0x5c>
  7504. }
  7505. #ifdef DEBUG_PRINT
  7506. printf("\r\n");
  7507. #endif /* DEBUG_PRINT */
  7508. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7509. 80078ce: 2201 movs r2, #1
  7510. 80078d0: 4639 mov r1, r7
  7511. 80078d2: 4630 mov r0, r6
  7512. 80078d4: f7fe fcfe bl 80062d4 <HAL_GPIO_WritePin>
  7513. Pol_Delay_us(50);
  7514. 80078d8: 2032 movs r0, #50 ; 0x32
  7515. 80078da: f000 faf5 bl 8007ec8 <Pol_Delay_us>
  7516. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7517. 80078de: 465a mov r2, fp
  7518. 80078e0: 4639 mov r1, r7
  7519. 80078e2: 4630 mov r0, r6
  7520. 80078e4: f7fe fcf6 bl 80062d4 <HAL_GPIO_WritePin>
  7521. 80078e8: f04f 0a10 mov.w sl, #16
  7522. /* R2 Ctrl */
  7523. for(int i =0; i < 16; i++){
  7524. if(R2 & 0x008000){
  7525. 80078ec: 9b01 ldr r3, [sp, #4]
  7526. #ifdef DEBUG_PRINT
  7527. printf("1");
  7528. #endif /* DEBUG_PRINT */
  7529. }
  7530. else{
  7531. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7532. 80078ee: 4629 mov r1, r5
  7533. if(R2 & 0x008000){
  7534. 80078f0: f413 4200 ands.w r2, r3, #32768 ; 0x8000
  7535. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7536. 80078f4: bf18 it ne
  7537. 80078f6: 2201 movne r2, #1
  7538. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7539. 80078f8: 4620 mov r0, r4
  7540. 80078fa: f7fe fceb bl 80062d4 <HAL_GPIO_WritePin>
  7541. #ifdef DEBUG_PRINT
  7542. printf("0");
  7543. #endif /* DEBUG_PRINT */
  7544. }
  7545. Pol_Delay_us(50);
  7546. 80078fe: 2032 movs r0, #50 ; 0x32
  7547. 8007900: f000 fae2 bl 8007ec8 <Pol_Delay_us>
  7548. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7549. 8007904: 2201 movs r2, #1
  7550. 8007906: 4641 mov r1, r8
  7551. 8007908: 4648 mov r0, r9
  7552. 800790a: f7fe fce3 bl 80062d4 <HAL_GPIO_WritePin>
  7553. Pol_Delay_us(50);
  7554. 800790e: 2032 movs r0, #50 ; 0x32
  7555. 8007910: f000 fada bl 8007ec8 <Pol_Delay_us>
  7556. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7557. 8007914: 2200 movs r2, #0
  7558. 8007916: 4641 mov r1, r8
  7559. 8007918: 4648 mov r0, r9
  7560. 800791a: f7fe fcdb bl 80062d4 <HAL_GPIO_WritePin>
  7561. R2 = ((R2 << 1) & 0x00FFFF);
  7562. 800791e: 9b01 ldr r3, [sp, #4]
  7563. for(int i =0; i < 16; i++){
  7564. 8007920: f1ba 0a01 subs.w sl, sl, #1
  7565. R2 = ((R2 << 1) & 0x00FFFF);
  7566. 8007924: ea4f 0343 mov.w r3, r3, lsl #1
  7567. 8007928: b29b uxth r3, r3
  7568. 800792a: 9301 str r3, [sp, #4]
  7569. for(int i =0; i < 16; i++){
  7570. 800792c: d1de bne.n 80078ec <ADF4153_Module_Ctrl+0xb4>
  7571. }
  7572. #ifdef DEBUG_PRINT
  7573. printf("\r\n");
  7574. #endif /* DEBUG_PRINT */
  7575. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7576. 800792e: 2201 movs r2, #1
  7577. 8007930: 4639 mov r1, r7
  7578. 8007932: 4630 mov r0, r6
  7579. 8007934: f7fe fcce bl 80062d4 <HAL_GPIO_WritePin>
  7580. Pol_Delay_us(50);
  7581. 8007938: 2032 movs r0, #50 ; 0x32
  7582. 800793a: f000 fac5 bl 8007ec8 <Pol_Delay_us>
  7583. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7584. 800793e: 4652 mov r2, sl
  7585. 8007940: 4639 mov r1, r7
  7586. 8007942: 4630 mov r0, r6
  7587. 8007944: f7fe fcc6 bl 80062d4 <HAL_GPIO_WritePin>
  7588. 8007948: f04f 0a18 mov.w sl, #24
  7589. /* R1 Ctrl */
  7590. for(int i =0; i < 24; i++){
  7591. if(R1 & 0x800000){
  7592. 800794c: 9b02 ldr r3, [sp, #8]
  7593. #ifdef DEBUG_PRINT
  7594. printf("1");
  7595. #endif /* DEBUG_PRINT */
  7596. }
  7597. else{
  7598. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7599. 800794e: 4629 mov r1, r5
  7600. if(R1 & 0x800000){
  7601. 8007950: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7602. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7603. 8007954: bf18 it ne
  7604. 8007956: 2201 movne r2, #1
  7605. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7606. 8007958: 4620 mov r0, r4
  7607. 800795a: f7fe fcbb bl 80062d4 <HAL_GPIO_WritePin>
  7608. #ifdef DEBUG_PRINT
  7609. printf("0");
  7610. #endif /* DEBUG_PRINT */
  7611. }
  7612. Pol_Delay_us(50);
  7613. 800795e: 2032 movs r0, #50 ; 0x32
  7614. 8007960: f000 fab2 bl 8007ec8 <Pol_Delay_us>
  7615. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7616. 8007964: 2201 movs r2, #1
  7617. 8007966: 4641 mov r1, r8
  7618. 8007968: 4648 mov r0, r9
  7619. 800796a: f7fe fcb3 bl 80062d4 <HAL_GPIO_WritePin>
  7620. Pol_Delay_us(50);
  7621. 800796e: 2032 movs r0, #50 ; 0x32
  7622. 8007970: f000 faaa bl 8007ec8 <Pol_Delay_us>
  7623. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7624. 8007974: 2200 movs r2, #0
  7625. 8007976: 4641 mov r1, r8
  7626. 8007978: 4648 mov r0, r9
  7627. 800797a: f7fe fcab bl 80062d4 <HAL_GPIO_WritePin>
  7628. R1 = ((R1 << 1) & 0xFFFFFF);
  7629. 800797e: 9b02 ldr r3, [sp, #8]
  7630. for(int i =0; i < 24; i++){
  7631. 8007980: f1ba 0a01 subs.w sl, sl, #1
  7632. R1 = ((R1 << 1) & 0xFFFFFF);
  7633. 8007984: ea4f 0343 mov.w r3, r3, lsl #1
  7634. 8007988: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7635. 800798c: 9302 str r3, [sp, #8]
  7636. for(int i =0; i < 24; i++){
  7637. 800798e: d1dd bne.n 800794c <ADF4153_Module_Ctrl+0x114>
  7638. }
  7639. #ifdef DEBUG_PRINT
  7640. printf("\r\n");
  7641. #endif /* DEBUG_PRINT */
  7642. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7643. 8007990: 2201 movs r2, #1
  7644. 8007992: 4639 mov r1, r7
  7645. 8007994: 4630 mov r0, r6
  7646. 8007996: f7fe fc9d bl 80062d4 <HAL_GPIO_WritePin>
  7647. Pol_Delay_us(50);
  7648. 800799a: 2032 movs r0, #50 ; 0x32
  7649. 800799c: f000 fa94 bl 8007ec8 <Pol_Delay_us>
  7650. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7651. 80079a0: 4652 mov r2, sl
  7652. 80079a2: 4639 mov r1, r7
  7653. 80079a4: 4630 mov r0, r6
  7654. 80079a6: f7fe fc95 bl 80062d4 <HAL_GPIO_WritePin>
  7655. 80079aa: f04f 0a18 mov.w sl, #24
  7656. /* R0 Ctrl */
  7657. for(int i =0; i < 24; i++){
  7658. if(R0 & 0x800000){
  7659. 80079ae: 9b03 ldr r3, [sp, #12]
  7660. #ifdef DEBUG_PRINT
  7661. printf("1");
  7662. #endif /* DEBUG_PRINT */
  7663. }
  7664. else{
  7665. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7666. 80079b0: 4629 mov r1, r5
  7667. if(R0 & 0x800000){
  7668. 80079b2: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7669. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7670. 80079b6: bf18 it ne
  7671. 80079b8: 2201 movne r2, #1
  7672. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7673. 80079ba: 4620 mov r0, r4
  7674. 80079bc: f7fe fc8a bl 80062d4 <HAL_GPIO_WritePin>
  7675. #ifdef DEBUG_PRINT
  7676. printf("0");
  7677. #endif /* DEBUG_PRINT */
  7678. }
  7679. Pol_Delay_us(50);
  7680. 80079c0: 2032 movs r0, #50 ; 0x32
  7681. 80079c2: f000 fa81 bl 8007ec8 <Pol_Delay_us>
  7682. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7683. 80079c6: 2201 movs r2, #1
  7684. 80079c8: 4641 mov r1, r8
  7685. 80079ca: 4648 mov r0, r9
  7686. 80079cc: f7fe fc82 bl 80062d4 <HAL_GPIO_WritePin>
  7687. Pol_Delay_us(50);
  7688. 80079d0: 2032 movs r0, #50 ; 0x32
  7689. 80079d2: f000 fa79 bl 8007ec8 <Pol_Delay_us>
  7690. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7691. 80079d6: 2200 movs r2, #0
  7692. 80079d8: 4641 mov r1, r8
  7693. 80079da: 4648 mov r0, r9
  7694. 80079dc: f7fe fc7a bl 80062d4 <HAL_GPIO_WritePin>
  7695. R0 = ((R0 << 1) & 0xFFFFFF);
  7696. 80079e0: 9b03 ldr r3, [sp, #12]
  7697. for(int i =0; i < 24; i++){
  7698. 80079e2: f1ba 0a01 subs.w sl, sl, #1
  7699. R0 = ((R0 << 1) & 0xFFFFFF);
  7700. 80079e6: ea4f 0343 mov.w r3, r3, lsl #1
  7701. 80079ea: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7702. 80079ee: 9303 str r3, [sp, #12]
  7703. for(int i =0; i < 24; i++){
  7704. 80079f0: d1dd bne.n 80079ae <ADF4153_Module_Ctrl+0x176>
  7705. }
  7706. #ifdef DEBUG_PRINT
  7707. printf("\r\n");
  7708. #endif /* DEBUG_PRINT */
  7709. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7710. 80079f2: 4652 mov r2, sl
  7711. 80079f4: 4629 mov r1, r5
  7712. 80079f6: 4620 mov r0, r4
  7713. 80079f8: f7fe fc6c bl 80062d4 <HAL_GPIO_WritePin>
  7714. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7715. 80079fc: 4639 mov r1, r7
  7716. 80079fe: 2201 movs r2, #1
  7717. 8007a00: 4630 mov r0, r6
  7718. 8007a02: f7fe fc67 bl 80062d4 <HAL_GPIO_WritePin>
  7719. Pol_Delay_us(50);
  7720. 8007a06: 2032 movs r0, #50 ; 0x32
  7721. 8007a08: f000 fa5e bl 8007ec8 <Pol_Delay_us>
  7722. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7723. 8007a0c: 4652 mov r2, sl
  7724. 8007a0e: 4639 mov r1, r7
  7725. 8007a10: 4630 mov r0, r6
  7726. }
  7727. 8007a12: b005 add sp, #20
  7728. 8007a14: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7729. 8007a18: b004 add sp, #16
  7730. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7731. 8007a1a: f7fe bc5b b.w 80062d4 <HAL_GPIO_WritePin>
  7732. ...
  7733. 08007a20 <ADF4153_Check>:
  7734. void ADF4153_Check(void){
  7735. 8007a20: b510 push {r4, lr}
  7736. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_H_GPIO_Port, PLL_LD_3_5G_H_Pin) == GPIO_PIN_RESET
  7737. 8007a22: f44f 7100 mov.w r1, #512 ; 0x200
  7738. void ADF4153_Check(void){
  7739. 8007a26: b088 sub sp, #32
  7740. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_H_GPIO_Port, PLL_LD_3_5G_H_Pin) == GPIO_PIN_RESET
  7741. 8007a28: 483b ldr r0, [pc, #236] ; (8007b18 <ADF4153_Check+0xf8>)
  7742. 8007a2a: f7fe fc4d bl 80062c8 <HAL_GPIO_ReadPin>
  7743. 8007a2e: bb78 cbnz r0, 8007a90 <ADF4153_Check+0x70>
  7744. && HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port, PLL_ON_OFF_3_5G_H_Pin) == GPIO_PIN_SET){
  7745. 8007a30: f100 4080 add.w r0, r0, #1073741824 ; 0x40000000
  7746. 8007a34: f44f 5180 mov.w r1, #4096 ; 0x1000
  7747. 8007a38: f500 3088 add.w r0, r0, #69632 ; 0x11000
  7748. 8007a3c: f7fe fc44 bl 80062c8 <HAL_GPIO_ReadPin>
  7749. 8007a40: 2801 cmp r0, #1
  7750. 8007a42: 4604 mov r4, r0
  7751. 8007a44: d124 bne.n 8007a90 <ADF4153_Check+0x70>
  7752. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7753. 8007a46: f241 3388 movw r3, #5000 ; 0x1388
  7754. 8007a4a: 9303 str r3, [sp, #12]
  7755. 8007a4c: 2302 movs r3, #2
  7756. 8007a4e: 9302 str r3, [sp, #8]
  7757. 8007a50: 2300 movs r3, #0
  7758. 8007a52: 4a32 ldr r2, [pc, #200] ; (8007b1c <ADF4153_Check+0xfc>)
  7759. 8007a54: a806 add r0, sp, #24
  7760. 8007a56: e9cd 2300 strd r2, r3, [sp]
  7761. 8007a5a: a32b add r3, pc, #172 ; (adr r3, 8007b08 <ADF4153_Check+0xe8>)
  7762. 8007a5c: e9d3 2300 ldrd r2, r3, [r3]
  7763. 8007a60: f7ff fe66 bl 8007730 <ADF4153_Freq_Calc>
  7764. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7765. 8007a64: 2203 movs r2, #3
  7766. 8007a66: 9205 str r2, [sp, #20]
  7767. 8007a68: f241 32c2 movw r2, #5058 ; 0x13c2
  7768. 8007a6c: 9204 str r2, [sp, #16]
  7769. 8007a6e: 9a06 ldr r2, [sp, #24]
  7770. 8007a70: 4b2b ldr r3, [pc, #172] ; (8007b20 <ADF4153_Check+0x100>)
  7771. 8007a72: 9203 str r2, [sp, #12]
  7772. 8007a74: 9a07 ldr r2, [sp, #28]
  7773. 8007a76: 9202 str r2, [sp, #8]
  7774. 8007a78: f103 0210 add.w r2, r3, #16
  7775. 8007a7c: e892 0003 ldmia.w r2, {r0, r1}
  7776. 8007a80: e88d 0003 stmia.w sp, {r0, r1}
  7777. 8007a84: cb0f ldmia r3, {r0, r1, r2, r3}
  7778. 8007a86: f7ff fed7 bl 8007838 <ADF4153_Module_Ctrl>
  7779. HAL_Delay(1);
  7780. 8007a8a: 4620 mov r0, r4
  7781. 8007a8c: f7fd fd2e bl 80054ec <HAL_Delay>
  7782. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_L_GPIO_Port, PLL_LD_3_5G_L_Pin) == GPIO_PIN_RESET
  7783. 8007a90: f44f 7180 mov.w r1, #256 ; 0x100
  7784. 8007a94: 4820 ldr r0, [pc, #128] ; (8007b18 <ADF4153_Check+0xf8>)
  7785. 8007a96: f7fe fc17 bl 80062c8 <HAL_GPIO_ReadPin>
  7786. 8007a9a: 2800 cmp r0, #0
  7787. 8007a9c: d132 bne.n 8007b04 <ADF4153_Check+0xe4>
  7788. && HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port, PLL_ON_OFF_3_5G_L_Pin) == GPIO_PIN_SET){
  7789. 8007a9e: f100 4080 add.w r0, r0, #1073741824 ; 0x40000000
  7790. 8007aa2: f44f 6180 mov.w r1, #1024 ; 0x400
  7791. 8007aa6: f500 3088 add.w r0, r0, #69632 ; 0x11000
  7792. 8007aaa: f7fe fc0d bl 80062c8 <HAL_GPIO_ReadPin>
  7793. 8007aae: 2801 cmp r0, #1
  7794. 8007ab0: 4604 mov r4, r0
  7795. 8007ab2: d127 bne.n 8007b04 <ADF4153_Check+0xe4>
  7796. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7797. 8007ab4: f241 3388 movw r3, #5000 ; 0x1388
  7798. 8007ab8: 9303 str r3, [sp, #12]
  7799. 8007aba: 2302 movs r3, #2
  7800. 8007abc: 9302 str r3, [sp, #8]
  7801. 8007abe: 2300 movs r3, #0
  7802. 8007ac0: 4a16 ldr r2, [pc, #88] ; (8007b1c <ADF4153_Check+0xfc>)
  7803. 8007ac2: a806 add r0, sp, #24
  7804. 8007ac4: e9cd 2300 strd r2, r3, [sp]
  7805. 8007ac8: a311 add r3, pc, #68 ; (adr r3, 8007b10 <ADF4153_Check+0xf0>)
  7806. 8007aca: e9d3 2300 ldrd r2, r3, [r3]
  7807. 8007ace: f7ff fe2f bl 8007730 <ADF4153_Freq_Calc>
  7808. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7809. 8007ad2: 2203 movs r2, #3
  7810. 8007ad4: 9205 str r2, [sp, #20]
  7811. 8007ad6: f241 32c2 movw r2, #5058 ; 0x13c2
  7812. 8007ada: 9204 str r2, [sp, #16]
  7813. 8007adc: 9a06 ldr r2, [sp, #24]
  7814. 8007ade: 4b11 ldr r3, [pc, #68] ; (8007b24 <ADF4153_Check+0x104>)
  7815. 8007ae0: 9203 str r2, [sp, #12]
  7816. 8007ae2: 9a07 ldr r2, [sp, #28]
  7817. 8007ae4: 9202 str r2, [sp, #8]
  7818. 8007ae6: f103 0210 add.w r2, r3, #16
  7819. 8007aea: e892 0003 ldmia.w r2, {r0, r1}
  7820. 8007aee: e88d 0003 stmia.w sp, {r0, r1}
  7821. 8007af2: cb0f ldmia r3, {r0, r1, r2, r3}
  7822. 8007af4: f7ff fea0 bl 8007838 <ADF4153_Module_Ctrl>
  7823. HAL_Delay(1);
  7824. 8007af8: 4620 mov r0, r4
  7825. }
  7826. 8007afa: b008 add sp, #32
  7827. 8007afc: e8bd 4010 ldmia.w sp!, {r4, lr}
  7828. HAL_Delay(1);
  7829. 8007b00: f7fd bcf4 b.w 80054ec <HAL_Delay>
  7830. }
  7831. 8007b04: b008 add sp, #32
  7832. 8007b06: bd10 pop {r4, pc}
  7833. 8007b08: ea83b4a0 .word 0xea83b4a0
  7834. 8007b0c: 00000000 .word 0x00000000
  7835. 8007b10: ce8f5560 .word 0xce8f5560
  7836. 8007b14: 00000000 .word 0x00000000
  7837. 8007b18: 40011000 .word 0x40011000
  7838. 8007b1c: 02625a00 .word 0x02625a00
  7839. 8007b20: 20000204 .word 0x20000204
  7840. 8007b24: 2000021c .word 0x2000021c
  7841. 08007b28 <FLASH_Byte_Write>:
  7842. #define USER_DATA2 (FLASH_USER_START_ADDR + 4)
  7843. #define USER_DATA3 (FLASH_USER_START_ADDR + 8)
  7844. #define USER_DATA4 (FLASH_USER_START_ADDR + 12)
  7845. void FLASH_Byte_Write(uint8_t* data){
  7846. 8007b28: b538 push {r3, r4, r5, lr}
  7847. /*
  7848. 페이지 단위로 지울수 있도록 구조체변수를 선언해 주고 멤버변수값들을 정해줍니다.
  7849. 데이터를 새로 쓰기위해서는 먼저 페이지 단위로 메모리를 지워 줘야 합니다.
  7850. */
  7851. static FLASH_EraseInitTypeDef EraseInitStruct;
  7852. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES; //0x00
  7853. 8007b2a: 2300 movs r3, #0
  7854. 8007b2c: 4c1a ldr r4, [pc, #104] ; (8007b98 <FLASH_Byte_Write+0x70>)
  7855. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7856. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE; //지울 페이지 수
  7857. static uint32_t PAGEError = 0;
  7858. // printf("Flash Write Start \r\n");
  7859. data[INDEX_BLUE_HEADER] = 0xbe;
  7860. 8007b2e: 22be movs r2, #190 ; 0xbe
  7861. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES; //0x00
  7862. 8007b30: 6023 str r3, [r4, #0]
  7863. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7864. 8007b32: 4b1a ldr r3, [pc, #104] ; (8007b9c <FLASH_Byte_Write+0x74>)
  7865. void FLASH_Byte_Write(uint8_t* data){
  7866. 8007b34: 4605 mov r5, r0
  7867. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR; // 지우기 페이지의 시작 어드레스
  7868. 8007b36: 60a3 str r3, [r4, #8]
  7869. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE; //지울 페이지 수
  7870. 8007b38: 2301 movs r3, #1
  7871. 8007b3a: 60e3 str r3, [r4, #12]
  7872. data[INDEX_BLUE_TYPE] = 1;
  7873. 8007b3c: 7043 strb r3, [r0, #1]
  7874. data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  7875. 8007b3e: 235d movs r3, #93 ; 0x5d
  7876. 8007b40: 7083 strb r3, [r0, #2]
  7877. data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_EOF - 1;
  7878. 8007b42: 235e movs r3, #94 ; 0x5e
  7879. data[INDEX_BLUE_HEADER] = 0xbe;
  7880. 8007b44: 7002 strb r2, [r0, #0]
  7881. data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_EOF - 1;
  7882. 8007b46: 70c3 strb r3, [r0, #3]
  7883. /*
  7884. Flash메모리를 조작 할 수 있도록 락을 풀어 줍니다.
  7885. */
  7886. HAL_FLASH_Unlock();
  7887. 8007b48: f7fe f9d4 bl 8005ef4 <HAL_FLASH_Unlock>
  7888. /*
  7889. 앞에서 설정한 페이지를 지워 줍니다. 페이지 지우기에 실패하면 무한루프에 빠지게 하여 기기의 오작동을 예방합니다.
  7890. */
  7891. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK) {
  7892. 8007b4c: 4914 ldr r1, [pc, #80] ; (8007ba0 <FLASH_Byte_Write+0x78>)
  7893. 8007b4e: 4620 mov r0, r4
  7894. 8007b50: f7fe fa80 bl 8006054 <HAL_FLASHEx_Erase>
  7895. 8007b54: b118 cbz r0, 8007b5e <FLASH_Byte_Write+0x36>
  7896. printf("Eraser Error\r\n");
  7897. 8007b56: 4813 ldr r0, [pc, #76] ; (8007ba4 <FLASH_Byte_Write+0x7c>)
  7898. 8007b58: f002 fa00 bl 8009f5c <puts>
  7899. 8007b5c: e7fe b.n 8007b5c <FLASH_Byte_Write+0x34>
  7900. 8007b5e: 4604 mov r4, r0
  7901. */
  7902. /////////유저가 설정한 페이지에 데이터 쓰기 ////////////////////////////////////////////////////
  7903. //HAL_StatusTypeDef HAL_FLASH_Program(uint32_t TypeProgram, uint32_t Address, uint64_t Data)
  7904. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7905. WriteData = ((data[i]) & 0x00FF);
  7906. WriteData += ((data[i + 1] << 8) & 0xFF00);
  7907. 8007b60: 192b adds r3, r5, r4
  7908. 8007b62: 785b ldrb r3, [r3, #1]
  7909. WriteData = ((data[i]) & 0x00FF);
  7910. 8007b64: 5d2a ldrb r2, [r5, r4]
  7911. if (HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD, FLASH_USER_START_ADDR + i, ((uint16_t)WriteData)) != HAL_OK){
  7912. 8007b66: f104 6100 add.w r1, r4, #134217728 ; 0x8000000
  7913. WriteData += ((data[i + 1] << 8) & 0xFF00);
  7914. 8007b6a: eb02 2203 add.w r2, r2, r3, lsl #8
  7915. if (HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD, FLASH_USER_START_ADDR + i, ((uint16_t)WriteData)) != HAL_OK){
  7916. 8007b6e: b292 uxth r2, r2
  7917. 8007b70: 2300 movs r3, #0
  7918. 8007b72: f501 21ff add.w r1, r1, #522240 ; 0x7f800
  7919. 8007b76: 2001 movs r0, #1
  7920. 8007b78: f7fe fa02 bl 8005f80 <HAL_FLASH_Program>
  7921. 8007b7c: b120 cbz r0, 8007b88 <FLASH_Byte_Write+0x60>
  7922. printf("Write Error %d\r\n",__LINE__);
  7923. 8007b7e: 21a4 movs r1, #164 ; 0xa4
  7924. 8007b80: 4809 ldr r0, [pc, #36] ; (8007ba8 <FLASH_Byte_Write+0x80>)
  7925. 8007b82: f002 f977 bl 8009e74 <iprintf>
  7926. 8007b86: e7fe b.n 8007b86 <FLASH_Byte_Write+0x5e>
  7927. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7928. 8007b88: 3402 adds r4, #2
  7929. 8007b8a: 2c60 cmp r4, #96 ; 0x60
  7930. 8007b8c: d1e8 bne.n 8007b60 <FLASH_Byte_Write+0x38>
  7931. printf("Addr = %x, Data = %x\r\n", FLASH_USER_START_ADDR + i, *(__IO uint16_t *)(FLASH_USER_START_ADDR + i));
  7932. }
  7933. #endif // PYJ.2019.07.31_END --
  7934. ///////////////////////////////////////////////////////////////////////////////////////////////////
  7935. }
  7936. 8007b8e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7937. HAL_FLASH_Lock();
  7938. 8007b92: f7fe b9c1 b.w 8005f18 <HAL_FLASH_Lock>
  7939. 8007b96: bf00 nop
  7940. 8007b98: 20000424 .word 0x20000424
  7941. 8007b9c: 0807f800 .word 0x0807f800
  7942. 8007ba0: 20000434 .word 0x20000434
  7943. 8007ba4: 0800bea8 .word 0x0800bea8
  7944. 8007ba8: 0800beb6 .word 0x0800beb6
  7945. 08007bac <Bluecell_Flash_Write>:
  7946. uint8_t Bluecell_Flash_Write(uint8_t* data){
  7947. 8007bac: b508 push {r3, lr}
  7948. /*Variable used for Erase procedure*/
  7949. // flashtest();
  7950. FLASH_Byte_Write(&data[INDEX_BLUE_HEADER]);
  7951. 8007bae: f7ff ffbb bl 8007b28 <FLASH_Byte_Write>
  7952. }
  7953. 8007bb2: bd08 pop {r3, pc}
  7954. 08007bb4 <Bluecell_Flash_Read>:
  7955. bool Bluecell_Flash_Read(uint8_t* data){
  7956. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7957. 8007bb4: 2300 movs r3, #0
  7958. 8007bb6: f103 6200 add.w r2, r3, #134217728 ; 0x8000000
  7959. 8007bba: f502 22ff add.w r2, r2, #522240 ; 0x7f800
  7960. // printf("Addr = %x, Data = %x\r\n", FLASH_USER_START_ADDR + i, *(__IO uint16_t *)(FLASH_USER_START_ADDR + i));
  7961. data[INDEX_BLUE_HEADER + i] = *(__IO uint16_t *)(FLASH_USER_START_ADDR + i) &0x00FF;
  7962. 8007bbe: 8811 ldrh r1, [r2, #0]
  7963. 8007bc0: 54c1 strb r1, [r0, r3]
  7964. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7965. 8007bc2: 8812 ldrh r2, [r2, #0]
  7966. 8007bc4: 18c1 adds r1, r0, r3
  7967. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7968. 8007bc6: 3302 adds r3, #2
  7969. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7970. 8007bc8: f3c2 2207 ubfx r2, r2, #8, #8
  7971. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7972. 8007bcc: 2b60 cmp r3, #96 ; 0x60
  7973. data[INDEX_BLUE_HEADER + i + 1] = (*(__IO uint16_t *)(FLASH_USER_START_ADDR + i) & 0xFF00) >> 8;
  7974. 8007bce: 704a strb r2, [r1, #1]
  7975. for(int i = 0; i < INDEX_BLUE_EOF + 1; i += 2){
  7976. 8007bd0: d1f1 bne.n 8007bb6 <Bluecell_Flash_Read+0x2>
  7977. #if 0 // PYJ.2019.07.31_BEGIN --
  7978. for(int i = 0; i < INDEX_BLUE_EOF + 1; i++){
  7979. printf("Data = %x\r\n", data[i]);
  7980. }
  7981. #endif // PYJ.2019.07.31_END --
  7982. }
  7983. 8007bd2: 4770 bx lr
  7984. 08007bd4 <Path_Init>:
  7985. {
  7986. #ifdef DEBUG_PRINT
  7987. printf("%s", Bluecell_Prot_IndexStr[k]);
  7988. #endif /* DEBUG_PRINT */
  7989. }
  7990. void Path_Init(void){
  7991. 8007bd4: b570 push {r4, r5, r6, lr}
  7992. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7993. 8007bd6: 4d24 ldr r5, [pc, #144] ; (8007c68 <Path_Init+0x94>)
  7994. 8007bd8: f44f 4180 mov.w r1, #16384 ; 0x4000
  7995. 8007bdc: 4628 mov r0, r5
  7996. 8007bde: f7fe fb73 bl 80062c8 <HAL_GPIO_ReadPin>
  7997. 8007be2: 4c22 ldr r4, [pc, #136] ; (8007c6c <Path_Init+0x98>)
  7998. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7999. 8007be4: f44f 4100 mov.w r1, #32768 ; 0x8000
  8000. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  8001. 8007be8: f884 0040 strb.w r0, [r4, #64] ; 0x40
  8002. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  8003. 8007bec: 4628 mov r0, r5
  8004. 8007bee: f7fe fb6b bl 80062c8 <HAL_GPIO_ReadPin>
  8005. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  8006. 8007bf2: 4e1f ldr r6, [pc, #124] ; (8007c70 <Path_Init+0x9c>)
  8007. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  8008. 8007bf4: f884 0041 strb.w r0, [r4, #65] ; 0x41
  8009. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  8010. 8007bf8: 2101 movs r1, #1
  8011. 8007bfa: 4630 mov r0, r6
  8012. 8007bfc: f7fe fb64 bl 80062c8 <HAL_GPIO_ReadPin>
  8013. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  8014. 8007c00: 2102 movs r1, #2
  8015. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  8016. 8007c02: f884 0042 strb.w r0, [r4, #66] ; 0x42
  8017. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  8018. 8007c06: 4630 mov r0, r6
  8019. 8007c08: f7fe fb5e bl 80062c8 <HAL_GPIO_ReadPin>
  8020. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  8021. 8007c0c: 2180 movs r1, #128 ; 0x80
  8022. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  8023. 8007c0e: f884 0043 strb.w r0, [r4, #67] ; 0x43
  8024. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  8025. 8007c12: 4818 ldr r0, [pc, #96] ; (8007c74 <Path_Init+0xa0>)
  8026. 8007c14: f7fe fb58 bl 80062c8 <HAL_GPIO_ReadPin>
  8027. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  8028. 8007c18: f506 6600 add.w r6, r6, #2048 ; 0x800
  8029. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  8030. 8007c1c: f884 0047 strb.w r0, [r4, #71] ; 0x47
  8031. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  8032. 8007c20: f44f 7100 mov.w r1, #512 ; 0x200
  8033. 8007c24: 4630 mov r0, r6
  8034. 8007c26: f7fe fb4f bl 80062c8 <HAL_GPIO_ReadPin>
  8035. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  8036. 8007c2a: f44f 6180 mov.w r1, #1024 ; 0x400
  8037. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  8038. 8007c2e: f884 0046 strb.w r0, [r4, #70] ; 0x46
  8039. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  8040. 8007c32: 4630 mov r0, r6
  8041. 8007c34: f7fe fb48 bl 80062c8 <HAL_GPIO_ReadPin>
  8042. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  8043. 8007c38: f44f 6100 mov.w r1, #2048 ; 0x800
  8044. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  8045. 8007c3c: f884 0044 strb.w r0, [r4, #68] ; 0x44
  8046. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  8047. 8007c40: 4630 mov r0, r6
  8048. 8007c42: f7fe fb41 bl 80062c8 <HAL_GPIO_ReadPin>
  8049. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  8050. 8007c46: f44f 5180 mov.w r1, #4096 ; 0x1000
  8051. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  8052. 8007c4a: f884 0045 strb.w r0, [r4, #69] ; 0x45
  8053. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  8054. 8007c4e: 4628 mov r0, r5
  8055. 8007c50: f7fe fb3a bl 80062c8 <HAL_GPIO_ReadPin>
  8056. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  8057. 8007c54: f44f 6180 mov.w r1, #1024 ; 0x400
  8058. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  8059. 8007c58: f884 0048 strb.w r0, [r4, #72] ; 0x48
  8060. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  8061. 8007c5c: 4628 mov r0, r5
  8062. 8007c5e: f7fe fb33 bl 80062c8 <HAL_GPIO_ReadPin>
  8063. 8007c62: f884 0049 strb.w r0, [r4, #73] ; 0x49
  8064. 8007c66: bd70 pop {r4, r5, r6, pc}
  8065. 8007c68: 40011000 .word 0x40011000
  8066. 8007c6c: 2000057c .word 0x2000057c
  8067. 8007c70: 40011800 .word 0x40011800
  8068. 8007c74: 40011400 .word 0x40011400
  8069. 08007c78 <Power_ON_OFF_Ctrl>:
  8070. }
  8071. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  8072. // printf("\r\ntype : %s cmd : %d\r\n",Bluecell_Prot_IndexStr[type - 4],cmd);
  8073. switch(type){
  8074. 8007c78: 3840 subs r0, #64 ; 0x40
  8075. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  8076. 8007c7a: b510 push {r4, lr}
  8077. 8007c7c: 460c mov r4, r1
  8078. switch(type){
  8079. 8007c7e: 280d cmp r0, #13
  8080. 8007c80: d877 bhi.n 8007d72 <Power_ON_OFF_Ctrl+0xfa>
  8081. 8007c82: e8df f000 tbb [pc, r0]
  8082. 8007c86: 1207 .short 0x1207
  8083. 8007c88: 3c352019 .word 0x3c352019
  8084. 8007c8c: 4a43262d .word 0x4a43262d
  8085. 8007c90: 51515151 .word 0x51515151
  8086. case INDEX_PATH_EN_1_8G_DL :
  8087. #if 0 // PYJ.2019.07.29_BEGIN --
  8088. printf("\r\n LINE %d\r\n",__LINE__);
  8089. #endif // PYJ.2019.07.29_END --
  8090. if(cmd)
  8091. 8007c94: b139 cbz r1, 8007ca6 <Power_ON_OFF_Ctrl+0x2e>
  8092. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_SET);
  8093. 8007c96: 2201 movs r2, #1
  8094. else
  8095. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  8096. 8007c98: f44f 4180 mov.w r1, #16384 ; 0x4000
  8097. 8007c9c: 4835 ldr r0, [pc, #212] ; (8007d74 <Power_ON_OFF_Ctrl+0xfc>)
  8098. printf("Function : %s LINE : %d ERROR \r\n",__func__,__LINE__);
  8099. #endif /* DEBUG_PRINT */
  8100. break;
  8101. }
  8102. }
  8103. 8007c9e: e8bd 4010 ldmia.w sp!, {r4, lr}
  8104. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8105. 8007ca2: f7fe bb17 b.w 80062d4 <HAL_GPIO_WritePin>
  8106. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  8107. 8007ca6: 460a mov r2, r1
  8108. 8007ca8: e7f6 b.n 8007c98 <Power_ON_OFF_Ctrl+0x20>
  8109. if(cmd)
  8110. 8007caa: b119 cbz r1, 8007cb4 <Power_ON_OFF_Ctrl+0x3c>
  8111. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_SET);
  8112. 8007cac: 2201 movs r2, #1
  8113. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_RESET);
  8114. 8007cae: f44f 4100 mov.w r1, #32768 ; 0x8000
  8115. 8007cb2: e7f3 b.n 8007c9c <Power_ON_OFF_Ctrl+0x24>
  8116. 8007cb4: 460a mov r2, r1
  8117. 8007cb6: e7fa b.n 8007cae <Power_ON_OFF_Ctrl+0x36>
  8118. if(cmd)
  8119. 8007cb8: b119 cbz r1, 8007cc2 <Power_ON_OFF_Ctrl+0x4a>
  8120. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_SET);
  8121. 8007cba: 2201 movs r2, #1
  8122. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  8123. 8007cbc: 2101 movs r1, #1
  8124. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8125. 8007cbe: 482e ldr r0, [pc, #184] ; (8007d78 <Power_ON_OFF_Ctrl+0x100>)
  8126. 8007cc0: e7ed b.n 8007c9e <Power_ON_OFF_Ctrl+0x26>
  8127. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  8128. 8007cc2: 460a mov r2, r1
  8129. 8007cc4: e7fa b.n 8007cbc <Power_ON_OFF_Ctrl+0x44>
  8130. if(cmd)
  8131. 8007cc6: b111 cbz r1, 8007cce <Power_ON_OFF_Ctrl+0x56>
  8132. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_SET);
  8133. 8007cc8: 2201 movs r2, #1
  8134. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8135. 8007cca: 2102 movs r1, #2
  8136. 8007ccc: e7f7 b.n 8007cbe <Power_ON_OFF_Ctrl+0x46>
  8137. 8007cce: 460a mov r2, r1
  8138. 8007cd0: e7fb b.n 8007cca <Power_ON_OFF_Ctrl+0x52>
  8139. if(cmd){
  8140. 8007cd2: b119 cbz r1, 8007cdc <Power_ON_OFF_Ctrl+0x64>
  8141. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_SET);
  8142. 8007cd4: 2201 movs r2, #1
  8143. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_RESET);
  8144. 8007cd6: 2180 movs r1, #128 ; 0x80
  8145. 8007cd8: 4828 ldr r0, [pc, #160] ; (8007d7c <Power_ON_OFF_Ctrl+0x104>)
  8146. 8007cda: e7e0 b.n 8007c9e <Power_ON_OFF_Ctrl+0x26>
  8147. 8007cdc: 460a mov r2, r1
  8148. 8007cde: e7fa b.n 8007cd6 <Power_ON_OFF_Ctrl+0x5e>
  8149. if(cmd){
  8150. 8007ce0: b121 cbz r1, 8007cec <Power_ON_OFF_Ctrl+0x74>
  8151. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_SET);
  8152. 8007ce2: 2201 movs r2, #1
  8153. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  8154. 8007ce4: f44f 7100 mov.w r1, #512 ; 0x200
  8155. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8156. 8007ce8: 4825 ldr r0, [pc, #148] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8157. 8007cea: e7d8 b.n 8007c9e <Power_ON_OFF_Ctrl+0x26>
  8158. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  8159. 8007cec: 460a mov r2, r1
  8160. 8007cee: e7f9 b.n 8007ce4 <Power_ON_OFF_Ctrl+0x6c>
  8161. if(cmd)
  8162. 8007cf0: b119 cbz r1, 8007cfa <Power_ON_OFF_Ctrl+0x82>
  8163. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_SET);
  8164. 8007cf2: 2201 movs r2, #1
  8165. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_RESET);
  8166. 8007cf4: f44f 6180 mov.w r1, #1024 ; 0x400
  8167. 8007cf8: e7f6 b.n 8007ce8 <Power_ON_OFF_Ctrl+0x70>
  8168. 8007cfa: 460a mov r2, r1
  8169. 8007cfc: e7fa b.n 8007cf4 <Power_ON_OFF_Ctrl+0x7c>
  8170. if(cmd)
  8171. 8007cfe: b119 cbz r1, 8007d08 <Power_ON_OFF_Ctrl+0x90>
  8172. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_SET);
  8173. 8007d00: 2201 movs r2, #1
  8174. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_RESET);
  8175. 8007d02: f44f 6100 mov.w r1, #2048 ; 0x800
  8176. 8007d06: e7ef b.n 8007ce8 <Power_ON_OFF_Ctrl+0x70>
  8177. 8007d08: 460a mov r2, r1
  8178. 8007d0a: e7fa b.n 8007d02 <Power_ON_OFF_Ctrl+0x8a>
  8179. if(cmd)
  8180. 8007d0c: b119 cbz r1, 8007d16 <Power_ON_OFF_Ctrl+0x9e>
  8181. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_SET);
  8182. 8007d0e: 2201 movs r2, #1
  8183. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  8184. 8007d10: f44f 5180 mov.w r1, #4096 ; 0x1000
  8185. 8007d14: e7c2 b.n 8007c9c <Power_ON_OFF_Ctrl+0x24>
  8186. 8007d16: 460a mov r2, r1
  8187. 8007d18: e7fa b.n 8007d10 <Power_ON_OFF_Ctrl+0x98>
  8188. if(cmd)
  8189. 8007d1a: b119 cbz r1, 8007d24 <Power_ON_OFF_Ctrl+0xac>
  8190. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  8191. 8007d1c: 2201 movs r2, #1
  8192. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  8193. 8007d1e: f44f 6180 mov.w r1, #1024 ; 0x400
  8194. 8007d22: e7bb b.n 8007c9c <Power_ON_OFF_Ctrl+0x24>
  8195. 8007d24: 460a mov r2, r1
  8196. 8007d26: e7fa b.n 8007d1e <Power_ON_OFF_Ctrl+0xa6>
  8197. if(cmd){
  8198. 8007d28: b191 cbz r1, 8007d50 <Power_ON_OFF_Ctrl+0xd8>
  8199. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8200. 8007d2a: 2200 movs r2, #0
  8201. 8007d2c: 2120 movs r1, #32
  8202. 8007d2e: 4814 ldr r0, [pc, #80] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8203. 8007d30: f7fe fad0 bl 80062d4 <HAL_GPIO_WritePin>
  8204. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8205. 8007d34: 2200 movs r2, #0
  8206. 8007d36: 2140 movs r1, #64 ; 0x40
  8207. 8007d38: 4811 ldr r0, [pc, #68] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8208. 8007d3a: f7fe facb bl 80062d4 <HAL_GPIO_WritePin>
  8209. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  8210. 8007d3e: 2201 movs r2, #1
  8211. 8007d40: 2180 movs r1, #128 ; 0x80
  8212. 8007d42: 480f ldr r0, [pc, #60] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8213. 8007d44: f7fe fac6 bl 80062d4 <HAL_GPIO_WritePin>
  8214. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  8215. 8007d48: 2201 movs r2, #1
  8216. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8217. 8007d4a: f44f 7180 mov.w r1, #256 ; 0x100
  8218. 8007d4e: e7cb b.n 8007ce8 <Power_ON_OFF_Ctrl+0x70>
  8219. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_SET);
  8220. 8007d50: 2201 movs r2, #1
  8221. 8007d52: 2120 movs r1, #32
  8222. 8007d54: 480a ldr r0, [pc, #40] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8223. 8007d56: f7fe fabd bl 80062d4 <HAL_GPIO_WritePin>
  8224. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_SET);
  8225. 8007d5a: 2201 movs r2, #1
  8226. 8007d5c: 2140 movs r1, #64 ; 0x40
  8227. 8007d5e: 4808 ldr r0, [pc, #32] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8228. 8007d60: f7fe fab8 bl 80062d4 <HAL_GPIO_WritePin>
  8229. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8230. 8007d64: 4622 mov r2, r4
  8231. 8007d66: 2180 movs r1, #128 ; 0x80
  8232. 8007d68: 4805 ldr r0, [pc, #20] ; (8007d80 <Power_ON_OFF_Ctrl+0x108>)
  8233. 8007d6a: f7fe fab3 bl 80062d4 <HAL_GPIO_WritePin>
  8234. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  8235. 8007d6e: 4622 mov r2, r4
  8236. 8007d70: e7eb b.n 8007d4a <Power_ON_OFF_Ctrl+0xd2>
  8237. 8007d72: bd10 pop {r4, pc}
  8238. 8007d74: 40011000 .word 0x40011000
  8239. 8007d78: 40011800 .word 0x40011800
  8240. 8007d7c: 40011400 .word 0x40011400
  8241. 8007d80: 40012000 .word 0x40012000
  8242. 08007d84 <ATTEN_PLL_PATH_Initialize>:
  8243. void ATTEN_PLL_PATH_Initialize(void){
  8244. 8007d84: b510 push {r4, lr}
  8245. #if 0 // PYJ.2019.07.31_BEGIN --
  8246. for(int i = 0; i < INDEX_BLUE_EOF + 1; i++){
  8247. printf("Data = %x\r\n", Flash_Save_data[i]);
  8248. }
  8249. #endif // PYJ.2019.07.31_END --
  8250. Flash_Save_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Flash_Save_data[Type], Flash_Save_data[Length]);
  8251. 8007d86: 4c07 ldr r4, [pc, #28] ; (8007da4 <ATTEN_PLL_PATH_Initialize+0x20>)
  8252. 8007d88: 78a1 ldrb r1, [r4, #2]
  8253. 8007d8a: 1c60 adds r0, r4, #1
  8254. 8007d8c: f7ff fb49 bl 8007422 <STH30_CreateCrc>
  8255. 8007d90: f884 005e strb.w r0, [r4, #94] ; 0x5e
  8256. RF_Ctrl_Main(&Flash_Save_data[INDEX_BLUE_HEADER]);
  8257. 8007d94: 4620 mov r0, r4
  8258. 8007d96: f001 fb5b bl 8009450 <RF_Ctrl_Main>
  8259. RF_Status_Get();
  8260. }
  8261. 8007d9a: e8bd 4010 ldmia.w sp!, {r4, lr}
  8262. RF_Status_Get();
  8263. 8007d9e: f000 bf01 b.w 8008ba4 <RF_Status_Get>
  8264. 8007da2: bf00 nop
  8265. 8007da4: 20000490 .word 0x20000490
  8266. 08007da8 <Power_ON_OFF_Initialize>:
  8267. void Power_ON_OFF_Initialize(void){
  8268. 8007da8: b570 push {r4, r5, r6, lr}
  8269. /* * * PATH PLL ON OFF SECTION* * */
  8270. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  8271. 8007daa: 4d2e ldr r5, [pc, #184] ; (8007e64 <Power_ON_OFF_Initialize+0xbc>)
  8272. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port ,PATH_EN_3_5G_H_Pin , GPIO_PIN_RESET);
  8273. 8007dac: 4c2e ldr r4, [pc, #184] ; (8007e68 <Power_ON_OFF_Initialize+0xc0>)
  8274. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  8275. 8007dae: 4628 mov r0, r5
  8276. 8007db0: 2200 movs r2, #0
  8277. 8007db2: 2180 movs r1, #128 ; 0x80
  8278. 8007db4: f7fe fa8e bl 80062d4 <HAL_GPIO_WritePin>
  8279. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port ,PATH_EN_3_5G_H_Pin , GPIO_PIN_RESET);
  8280. 8007db8: 4620 mov r0, r4
  8281. 8007dba: 2200 movs r2, #0
  8282. 8007dbc: f44f 7100 mov.w r1, #512 ; 0x200
  8283. 8007dc0: f7fe fa88 bl 80062d4 <HAL_GPIO_WritePin>
  8284. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port ,PATH_EN_3_5G_DL_Pin , GPIO_PIN_RESET);
  8285. 8007dc4: 4620 mov r0, r4
  8286. 8007dc6: 2200 movs r2, #0
  8287. 8007dc8: f44f 6180 mov.w r1, #1024 ; 0x400
  8288. 8007dcc: f7fe fa82 bl 80062d4 <HAL_GPIO_WritePin>
  8289. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port ,PATH_EN_3_5G_UL_Pin , GPIO_PIN_RESET);
  8290. 8007dd0: 4620 mov r0, r4
  8291. 8007dd2: 2200 movs r2, #0
  8292. 8007dd4: f44f 6100 mov.w r1, #2048 ; 0x800
  8293. 8007dd8: f7fe fa7c bl 80062d4 <HAL_GPIO_WritePin>
  8294. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  8295. 8007ddc: 4628 mov r0, r5
  8296. 8007dde: 2200 movs r2, #0
  8297. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  8298. 8007de0: f5a5 6580 sub.w r5, r5, #1024 ; 0x400
  8299. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port ,PATH_EN_3_5G_L_Pin , GPIO_PIN_RESET);
  8300. 8007de4: 2180 movs r1, #128 ; 0x80
  8301. 8007de6: f7fe fa75 bl 80062d4 <HAL_GPIO_WritePin>
  8302. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  8303. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port ,PATH_EN_2_1G_DL_Pin , GPIO_PIN_RESET);
  8304. 8007dea: 4e20 ldr r6, [pc, #128] ; (8007e6c <Power_ON_OFF_Initialize+0xc4>)
  8305. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  8306. 8007dec: 4628 mov r0, r5
  8307. 8007dee: 2200 movs r2, #0
  8308. 8007df0: f44f 5180 mov.w r1, #4096 ; 0x1000
  8309. 8007df4: f7fe fa6e bl 80062d4 <HAL_GPIO_WritePin>
  8310. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  8311. 8007df8: 4628 mov r0, r5
  8312. 8007dfa: 2200 movs r2, #0
  8313. 8007dfc: f44f 6180 mov.w r1, #1024 ; 0x400
  8314. 8007e00: f7fe fa68 bl 80062d4 <HAL_GPIO_WritePin>
  8315. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port ,PATH_EN_2_1G_DL_Pin , GPIO_PIN_RESET);
  8316. 8007e04: 4630 mov r0, r6
  8317. 8007e06: 2200 movs r2, #0
  8318. 8007e08: 2101 movs r1, #1
  8319. 8007e0a: f7fe fa63 bl 80062d4 <HAL_GPIO_WritePin>
  8320. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port ,PATH_EN_2_1G_UL_Pin , GPIO_PIN_RESET);
  8321. 8007e0e: 4630 mov r0, r6
  8322. 8007e10: 2200 movs r2, #0
  8323. 8007e12: 2102 movs r1, #2
  8324. 8007e14: f7fe fa5e bl 80062d4 <HAL_GPIO_WritePin>
  8325. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port ,PATH_EN_1_8G_DL_Pin , GPIO_PIN_RESET);
  8326. 8007e18: 4628 mov r0, r5
  8327. 8007e1a: 2200 movs r2, #0
  8328. 8007e1c: f44f 4180 mov.w r1, #16384 ; 0x4000
  8329. 8007e20: f7fe fa58 bl 80062d4 <HAL_GPIO_WritePin>
  8330. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port ,PATH_EN_1_8G_UL_Pin , GPIO_PIN_RESET);
  8331. 8007e24: 4628 mov r0, r5
  8332. 8007e26: 2200 movs r2, #0
  8333. 8007e28: f44f 4100 mov.w r1, #32768 ; 0x8000
  8334. 8007e2c: f7fe fa52 bl 80062d4 <HAL_GPIO_WritePin>
  8335. /* * * TDD SECTION* * */
  8336. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8337. 8007e30: 4620 mov r0, r4
  8338. 8007e32: 2200 movs r2, #0
  8339. 8007e34: 2120 movs r1, #32
  8340. 8007e36: f7fe fa4d bl 80062d4 <HAL_GPIO_WritePin>
  8341. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8342. 8007e3a: 4620 mov r0, r4
  8343. 8007e3c: 2200 movs r2, #0
  8344. 8007e3e: 2140 movs r1, #64 ; 0x40
  8345. 8007e40: f7fe fa48 bl 80062d4 <HAL_GPIO_WritePin>
  8346. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  8347. 8007e44: 4620 mov r0, r4
  8348. 8007e46: 2201 movs r2, #1
  8349. 8007e48: 2180 movs r1, #128 ; 0x80
  8350. 8007e4a: f7fe fa43 bl 80062d4 <HAL_GPIO_WritePin>
  8351. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  8352. 8007e4e: 4620 mov r0, r4
  8353. 8007e50: 2201 movs r2, #1
  8354. 8007e52: f44f 7180 mov.w r1, #256 ; 0x100
  8355. 8007e56: f7fe fa3d bl 80062d4 <HAL_GPIO_WritePin>
  8356. HAL_Delay(1);
  8357. }
  8358. 8007e5a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  8359. HAL_Delay(1);
  8360. 8007e5e: 2001 movs r0, #1
  8361. 8007e60: f7fd bb44 b.w 80054ec <HAL_Delay>
  8362. 8007e64: 40011400 .word 0x40011400
  8363. 8007e68: 40012000 .word 0x40012000
  8364. 8007e6c: 40011800 .word 0x40011800
  8365. 08007e70 <Error_Message_Occur>:
  8366. void Error_Message_Occur(PLL_Error mode){
  8367. static uint8_t temp_data[7];
  8368. temp_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  8369. 8007e70: 23be movs r3, #190 ; 0xbe
  8370. void Error_Message_Occur(PLL_Error mode){
  8371. 8007e72: b510 push {r4, lr}
  8372. temp_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  8373. 8007e74: 4c11 ldr r4, [pc, #68] ; (8007ebc <Error_Message_Occur+0x4c>)
  8374. temp_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ERROR;
  8375. temp_data[INDEX_BLUE_LENGTH] = 4;
  8376. 8007e76: 2204 movs r2, #4
  8377. temp_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  8378. 8007e78: 7023 strb r3, [r4, #0]
  8379. temp_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ERROR;
  8380. 8007e7a: 2305 movs r3, #5
  8381. temp_data[INDEX_BLUE_LENGTH] = 4;
  8382. 8007e7c: 70a2 strb r2, [r4, #2]
  8383. temp_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ERROR;
  8384. 8007e7e: 7063 strb r3, [r4, #1]
  8385. temp_data[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 2;
  8386. 8007e80: 70e3 strb r3, [r4, #3]
  8387. switch(mode){
  8388. 8007e82: 2803 cmp r0, #3
  8389. 8007e84: d805 bhi.n 8007e92 <Error_Message_Occur+0x22>
  8390. 8007e86: e8df f000 tbb [pc, r0]
  8391. 8007e8a: 1302 .short 0x1302
  8392. 8007e8c: 1715 .short 0x1715
  8393. case DL_1_8:
  8394. temp_data[INDEX_BLUE_CRCINDEX + 1] = DL_1_8;
  8395. 8007e8e: 2300 movs r3, #0
  8396. break;
  8397. case DL_2_1:
  8398. temp_data[INDEX_BLUE_CRCINDEX + 1] = DL_2_1;
  8399. break;
  8400. case UL_2_1:
  8401. temp_data[INDEX_BLUE_CRCINDEX + 1] = UL_2_1;
  8402. 8007e90: 7123 strb r3, [r4, #4]
  8403. break;
  8404. }
  8405. temp_data[INDEX_BLUE_CRCINDEX + 2] = STH30_CreateCrc(&temp_data[Type], temp_data[Length]);
  8406. 8007e92: 2104 movs r1, #4
  8407. 8007e94: 480a ldr r0, [pc, #40] ; (8007ec0 <Error_Message_Occur+0x50>)
  8408. 8007e96: f7ff fac4 bl 8007422 <STH30_CreateCrc>
  8409. temp_data[INDEX_BLUE_CRCINDEX + 3] = BLUECELL_TAILER;
  8410. 8007e9a: 23eb movs r3, #235 ; 0xeb
  8411. HAL_UART_Transmit_DMA(&huart1,&temp_data[INDEX_BLUE_HEADER],temp_data[INDEX_BLUE_LENGTH] + 3);
  8412. 8007e9c: 78a2 ldrb r2, [r4, #2]
  8413. temp_data[INDEX_BLUE_CRCINDEX + 2] = STH30_CreateCrc(&temp_data[Type], temp_data[Length]);
  8414. 8007e9e: 7160 strb r0, [r4, #5]
  8415. temp_data[INDEX_BLUE_CRCINDEX + 3] = BLUECELL_TAILER;
  8416. 8007ea0: 71a3 strb r3, [r4, #6]
  8417. HAL_UART_Transmit_DMA(&huart1,&temp_data[INDEX_BLUE_HEADER],temp_data[INDEX_BLUE_LENGTH] + 3);
  8418. 8007ea2: 3203 adds r2, #3
  8419. 8007ea4: 4905 ldr r1, [pc, #20] ; (8007ebc <Error_Message_Occur+0x4c>)
  8420. 8007ea6: 4807 ldr r0, [pc, #28] ; (8007ec4 <Error_Message_Occur+0x54>)
  8421. }
  8422. 8007ea8: e8bd 4010 ldmia.w sp!, {r4, lr}
  8423. HAL_UART_Transmit_DMA(&huart1,&temp_data[INDEX_BLUE_HEADER],temp_data[INDEX_BLUE_LENGTH] + 3);
  8424. 8007eac: f7ff b83e b.w 8006f2c <HAL_UART_Transmit_DMA>
  8425. temp_data[INDEX_BLUE_CRCINDEX + 1] = UL_1_8;
  8426. 8007eb0: 2301 movs r3, #1
  8427. 8007eb2: e7ed b.n 8007e90 <Error_Message_Occur+0x20>
  8428. temp_data[INDEX_BLUE_CRCINDEX + 1] = DL_2_1;
  8429. 8007eb4: 2302 movs r3, #2
  8430. 8007eb6: e7eb b.n 8007e90 <Error_Message_Occur+0x20>
  8431. temp_data[INDEX_BLUE_CRCINDEX + 1] = UL_2_1;
  8432. 8007eb8: 2303 movs r3, #3
  8433. 8007eba: e7e9 b.n 8007e90 <Error_Message_Occur+0x20>
  8434. 8007ebc: 20000438 .word 0x20000438
  8435. 8007ec0: 20000439 .word 0x20000439
  8436. 8007ec4: 200006cc .word 0x200006cc
  8437. 08007ec8 <Pol_Delay_us>:
  8438. void Pol_Delay_us(volatile uint32_t microseconds)
  8439. {
  8440. /* Go to number of cycles for system */
  8441. microseconds *= (SystemCoreClock / 1000000);
  8442. 8007ec8: 4a08 ldr r2, [pc, #32] ; (8007eec <Pol_Delay_us+0x24>)
  8443. 8007eca: 4909 ldr r1, [pc, #36] ; (8007ef0 <Pol_Delay_us+0x28>)
  8444. 8007ecc: 6812 ldr r2, [r2, #0]
  8445. {
  8446. 8007ece: b082 sub sp, #8
  8447. microseconds *= (SystemCoreClock / 1000000);
  8448. 8007ed0: fbb2 f2f1 udiv r2, r2, r1
  8449. {
  8450. 8007ed4: 9001 str r0, [sp, #4]
  8451. microseconds *= (SystemCoreClock / 1000000);
  8452. 8007ed6: 9b01 ldr r3, [sp, #4]
  8453. 8007ed8: 4353 muls r3, r2
  8454. 8007eda: 9301 str r3, [sp, #4]
  8455. /* Delay till end */
  8456. while (microseconds--);
  8457. 8007edc: 9b01 ldr r3, [sp, #4]
  8458. 8007ede: 1e5a subs r2, r3, #1
  8459. 8007ee0: 9201 str r2, [sp, #4]
  8460. 8007ee2: 2b00 cmp r3, #0
  8461. 8007ee4: d1fa bne.n 8007edc <Pol_Delay_us+0x14>
  8462. }
  8463. 8007ee6: b002 add sp, #8
  8464. 8007ee8: 4770 bx lr
  8465. 8007eea: bf00 nop
  8466. 8007eec: 20000200 .word 0x20000200
  8467. 8007ef0: 000f4240 .word 0x000f4240
  8468. 08007ef4 <Boot_LED_Toggle>:
  8469. void Boot_LED_Toggle(void){
  8470. 8007ef4: b510 push {r4, lr}
  8471. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  8472. 8007ef6: 4c06 ldr r4, [pc, #24] ; (8007f10 <Boot_LED_Toggle+0x1c>)
  8473. 8007ef8: 6823 ldr r3, [r4, #0]
  8474. 8007efa: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  8475. 8007efe: d906 bls.n 8007f0e <Boot_LED_Toggle+0x1a>
  8476. 8007f00: f44f 4180 mov.w r1, #16384 ; 0x4000
  8477. 8007f04: 4803 ldr r0, [pc, #12] ; (8007f14 <Boot_LED_Toggle+0x20>)
  8478. 8007f06: f7fe f9ea bl 80062de <HAL_GPIO_TogglePin>
  8479. 8007f0a: 2300 movs r3, #0
  8480. 8007f0c: 6023 str r3, [r4, #0]
  8481. 8007f0e: bd10 pop {r4, pc}
  8482. 8007f10: 20000448 .word 0x20000448
  8483. 8007f14: 40012000 .word 0x40012000
  8484. 08007f18 <ADC_Check>:
  8485. }
  8486. void ADC_Check(void){
  8487. if(AdcTimerCnt > 2500){
  8488. 8007f18: f640 12c4 movw r2, #2500 ; 0x9c4
  8489. 8007f1c: 4b0b ldr r3, [pc, #44] ; (8007f4c <ADC_Check+0x34>)
  8490. void ADC_Check(void){
  8491. 8007f1e: b5f0 push {r4, r5, r6, r7, lr}
  8492. if(AdcTimerCnt > 2500){
  8493. 8007f20: 6819 ldr r1, [r3, #0]
  8494. 8007f22: 4291 cmp r1, r2
  8495. 8007f24: 461a mov r2, r3
  8496. 8007f26: d90f bls.n 8007f48 <ADC_Check+0x30>
  8497. 8007f28: 2300 movs r3, #0
  8498. for(uint8_t i = 0; i< ADC_EA; i++ ){
  8499. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8500. Prev_data[INDEX_DET_1_8G_DL_IN_L + i*2] = (uint16_t)(ADCvalue[i] & 0x00FF);
  8501. AdcTimerCnt = 0;
  8502. 8007f2a: 461c mov r4, r3
  8503. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8504. 8007f2c: 4f08 ldr r7, [pc, #32] ; (8007f50 <ADC_Check+0x38>)
  8505. 8007f2e: 4e09 ldr r6, [pc, #36] ; (8007f54 <ADC_Check+0x3c>)
  8506. 8007f30: f857 0013 ldr.w r0, [r7, r3, lsl #1]
  8507. 8007f34: 1999 adds r1, r3, r6
  8508. 8007f36: 3302 adds r3, #2
  8509. 8007f38: 0a05 lsrs r5, r0, #8
  8510. for(uint8_t i = 0; i< ADC_EA; i++ ){
  8511. 8007f3a: 2b1c cmp r3, #28
  8512. Prev_data[INDEX_DET_1_8G_DL_IN_H + i*2] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8513. 8007f3c: f881 5022 strb.w r5, [r1, #34] ; 0x22
  8514. Prev_data[INDEX_DET_1_8G_DL_IN_L + i*2] = (uint16_t)(ADCvalue[i] & 0x00FF);
  8515. 8007f40: f881 0023 strb.w r0, [r1, #35] ; 0x23
  8516. AdcTimerCnt = 0;
  8517. 8007f44: 6014 str r4, [r2, #0]
  8518. for(uint8_t i = 0; i< ADC_EA; i++ ){
  8519. 8007f46: d1f3 bne.n 8007f30 <ADC_Check+0x18>
  8520. 8007f48: bdf0 pop {r4, r5, r6, r7, pc}
  8521. 8007f4a: bf00 nop
  8522. 8007f4c: 20000440 .word 0x20000440
  8523. 8007f50: 200005dc .word 0x200005dc
  8524. 8007f54: 2000057c .word 0x2000057c
  8525. 08007f58 <Uart_Check>:
  8526. printf("%x\r\n",i,Prev_data[INDEX_DET_1_8G_DL_IN_L + i]);
  8527. #endif // PYJ.2019.08.09_END --
  8528. }
  8529. }
  8530. }
  8531. void Uart_Check(void){
  8532. 8007f58: b570 push {r4, r5, r6, lr}
  8533. while (TerminalQueue.data > 0 && UartRxTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  8534. 8007f5a: 4d07 ldr r5, [pc, #28] ; (8007f78 <Uart_Check+0x20>)
  8535. 8007f5c: 4c07 ldr r4, [pc, #28] ; (8007f7c <Uart_Check+0x24>)
  8536. 8007f5e: 4e08 ldr r6, [pc, #32] ; (8007f80 <Uart_Check+0x28>)
  8537. 8007f60: 68ab ldr r3, [r5, #8]
  8538. 8007f62: 2b00 cmp r3, #0
  8539. 8007f64: dd02 ble.n 8007f6c <Uart_Check+0x14>
  8540. 8007f66: 6823 ldr r3, [r4, #0]
  8541. 8007f68: 2b64 cmp r3, #100 ; 0x64
  8542. 8007f6a: d800 bhi.n 8007f6e <Uart_Check+0x16>
  8543. 8007f6c: bd70 pop {r4, r5, r6, pc}
  8544. 8007f6e: 4630 mov r0, r6
  8545. 8007f70: f000 fdb2 bl 8008ad8 <GetDataFromUartQueue>
  8546. 8007f74: e7f4 b.n 8007f60 <Uart_Check+0x8>
  8547. 8007f76: bf00 nop
  8548. 8007f78: 20000b90 .word 0x20000b90
  8549. 8007f7c: 2000044c .word 0x2000044c
  8550. 8007f80: 200006cc .word 0x200006cc
  8551. 08007f84 <HAL_TIM_PeriodElapsedCallback>:
  8552. /* USER CODE BEGIN 0 */
  8553. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  8554. {
  8555. if(htim->Instance == TIM6){
  8556. 8007f84: 6802 ldr r2, [r0, #0]
  8557. 8007f86: 4b0a ldr r3, [pc, #40] ; (8007fb0 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  8558. 8007f88: 429a cmp r2, r3
  8559. 8007f8a: d10f bne.n 8007fac <HAL_TIM_PeriodElapsedCallback+0x28>
  8560. UartRxTimerCnt++;
  8561. 8007f8c: 4a09 ldr r2, [pc, #36] ; (8007fb4 <HAL_TIM_PeriodElapsedCallback+0x30>)
  8562. 8007f8e: 6813 ldr r3, [r2, #0]
  8563. 8007f90: 3301 adds r3, #1
  8564. 8007f92: 6013 str r3, [r2, #0]
  8565. LedTimerCnt++;
  8566. 8007f94: 4a08 ldr r2, [pc, #32] ; (8007fb8 <HAL_TIM_PeriodElapsedCallback+0x34>)
  8567. 8007f96: 6813 ldr r3, [r2, #0]
  8568. 8007f98: 3301 adds r3, #1
  8569. 8007f9a: 6013 str r3, [r2, #0]
  8570. AdcTimerCnt++;
  8571. 8007f9c: 4a07 ldr r2, [pc, #28] ; (8007fbc <HAL_TIM_PeriodElapsedCallback+0x38>)
  8572. 8007f9e: 6813 ldr r3, [r2, #0]
  8573. 8007fa0: 3301 adds r3, #1
  8574. 8007fa2: 6013 str r3, [r2, #0]
  8575. LDTimerCnt++;
  8576. 8007fa4: 4a06 ldr r2, [pc, #24] ; (8007fc0 <HAL_TIM_PeriodElapsedCallback+0x3c>)
  8577. 8007fa6: 6813 ldr r3, [r2, #0]
  8578. 8007fa8: 3301 adds r3, #1
  8579. 8007faa: 6013 str r3, [r2, #0]
  8580. 8007fac: 4770 bx lr
  8581. 8007fae: bf00 nop
  8582. 8007fb0: 40001000 .word 0x40001000
  8583. 8007fb4: 2000044c .word 0x2000044c
  8584. 8007fb8: 20000448 .word 0x20000448
  8585. 8007fbc: 20000440 .word 0x20000440
  8586. 8007fc0: 20000444 .word 0x20000444
  8587. 08007fc4 <_write>:
  8588. }
  8589. }
  8590. int _write (int file, uint8_t *ptr, uint16_t len)
  8591. {
  8592. 8007fc4: b510 push {r4, lr}
  8593. 8007fc6: 4614 mov r4, r2
  8594. HAL_UART_Transmit(&huart1, ptr, len,10);
  8595. 8007fc8: 230a movs r3, #10
  8596. 8007fca: 4802 ldr r0, [pc, #8] ; (8007fd4 <_write+0x10>)
  8597. 8007fcc: f7fe ff52 bl 8006e74 <HAL_UART_Transmit>
  8598. return len;
  8599. }
  8600. 8007fd0: 4620 mov r0, r4
  8601. 8007fd2: bd10 pop {r4, pc}
  8602. 8007fd4: 200006cc .word 0x200006cc
  8603. 08007fd8 <SystemClock_Config>:
  8604. /**
  8605. * @brief System Clock Configuration
  8606. * @retval None
  8607. */
  8608. void SystemClock_Config(void)
  8609. {
  8610. 8007fd8: b510 push {r4, lr}
  8611. 8007fda: b096 sub sp, #88 ; 0x58
  8612. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  8613. 8007fdc: 2228 movs r2, #40 ; 0x28
  8614. 8007fde: 2100 movs r1, #0
  8615. 8007fe0: a80c add r0, sp, #48 ; 0x30
  8616. 8007fe2: f001 fade bl 80095a2 <memset>
  8617. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  8618. 8007fe6: 2214 movs r2, #20
  8619. 8007fe8: 2100 movs r1, #0
  8620. 8007fea: a801 add r0, sp, #4
  8621. 8007fec: f001 fad9 bl 80095a2 <memset>
  8622. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  8623. 8007ff0: 2218 movs r2, #24
  8624. 8007ff2: 2100 movs r1, #0
  8625. 8007ff4: eb0d 0002 add.w r0, sp, r2
  8626. 8007ff8: f001 fad3 bl 80095a2 <memset>
  8627. /** Initializes the CPU, AHB and APB busses clocks
  8628. */
  8629. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8630. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  8631. 8007ffc: 2301 movs r3, #1
  8632. 8007ffe: 9310 str r3, [sp, #64] ; 0x40
  8633. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  8634. 8008000: 2310 movs r3, #16
  8635. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8636. 8008002: 2402 movs r4, #2
  8637. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  8638. 8008004: 9311 str r3, [sp, #68] ; 0x44
  8639. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8640. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  8641. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  8642. 8008006: f44f 1340 mov.w r3, #3145728 ; 0x300000
  8643. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8644. 800800a: a80c add r0, sp, #48 ; 0x30
  8645. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  8646. 800800c: 9315 str r3, [sp, #84] ; 0x54
  8647. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  8648. 800800e: 940c str r4, [sp, #48] ; 0x30
  8649. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  8650. 8008010: 9413 str r4, [sp, #76] ; 0x4c
  8651. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  8652. 8008012: f7fe f969 bl 80062e8 <HAL_RCC_OscConfig>
  8653. {
  8654. Error_Handler();
  8655. }
  8656. /** Initializes the CPU, AHB and APB busses clocks
  8657. */
  8658. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8659. 8008016: 230f movs r3, #15
  8660. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  8661. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8662. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8663. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8664. 8008018: f44f 6280 mov.w r2, #1024 ; 0x400
  8665. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  8666. 800801c: 9301 str r3, [sp, #4]
  8667. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8668. 800801e: 2300 movs r3, #0
  8669. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8670. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  8671. 8008020: 4621 mov r1, r4
  8672. 8008022: a801 add r0, sp, #4
  8673. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  8674. 8008024: 9303 str r3, [sp, #12]
  8675. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  8676. 8008026: 9204 str r2, [sp, #16]
  8677. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  8678. 8008028: 9305 str r3, [sp, #20]
  8679. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  8680. 800802a: 9402 str r4, [sp, #8]
  8681. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  8682. 800802c: f7fe fb24 bl 8006678 <HAL_RCC_ClockConfig>
  8683. {
  8684. Error_Handler();
  8685. }
  8686. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  8687. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV4;
  8688. 8008030: f44f 4380 mov.w r3, #16384 ; 0x4000
  8689. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  8690. 8008034: a806 add r0, sp, #24
  8691. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  8692. 8008036: 9406 str r4, [sp, #24]
  8693. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV4;
  8694. 8008038: 9308 str r3, [sp, #32]
  8695. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  8696. 800803a: f7fe fbef bl 800681c <HAL_RCCEx_PeriphCLKConfig>
  8697. {
  8698. Error_Handler();
  8699. }
  8700. }
  8701. 800803e: b016 add sp, #88 ; 0x58
  8702. 8008040: bd10 pop {r4, pc}
  8703. ...
  8704. 08008044 <main>:
  8705. {
  8706. 8008044: b580 push {r7, lr}
  8707. static void MX_GPIO_Init(void)
  8708. {
  8709. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8710. /* GPIO Ports Clock Enable */
  8711. __HAL_RCC_GPIOE_CLK_ENABLE();
  8712. 8008046: 4db0 ldr r5, [pc, #704] ; (8008308 <main+0x2c4>)
  8713. {
  8714. 8008048: b08c sub sp, #48 ; 0x30
  8715. HAL_Init();
  8716. 800804a: f7fd fa2b bl 80054a4 <HAL_Init>
  8717. SystemClock_Config();
  8718. 800804e: f7ff ffc3 bl 8007fd8 <SystemClock_Config>
  8719. GPIO_InitTypeDef GPIO_InitStruct = {0};
  8720. 8008052: 2210 movs r2, #16
  8721. 8008054: 2100 movs r1, #0
  8722. 8008056: a808 add r0, sp, #32
  8723. 8008058: f001 faa3 bl 80095a2 <memset>
  8724. __HAL_RCC_GPIOE_CLK_ENABLE();
  8725. 800805c: 69ab ldr r3, [r5, #24]
  8726. __HAL_RCC_GPIOB_CLK_ENABLE();
  8727. __HAL_RCC_GPIOD_CLK_ENABLE();
  8728. __HAL_RCC_GPIOG_CLK_ENABLE();
  8729. /*Configure GPIO pin Output Level */
  8730. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8731. 800805e: 2200 movs r2, #0
  8732. __HAL_RCC_GPIOE_CLK_ENABLE();
  8733. 8008060: f043 0340 orr.w r3, r3, #64 ; 0x40
  8734. 8008064: 61ab str r3, [r5, #24]
  8735. 8008066: 69ab ldr r3, [r5, #24]
  8736. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8737. 8008068: 217f movs r1, #127 ; 0x7f
  8738. __HAL_RCC_GPIOE_CLK_ENABLE();
  8739. 800806a: f003 0340 and.w r3, r3, #64 ; 0x40
  8740. 800806e: 9301 str r3, [sp, #4]
  8741. 8008070: 9b01 ldr r3, [sp, #4]
  8742. __HAL_RCC_GPIOC_CLK_ENABLE();
  8743. 8008072: 69ab ldr r3, [r5, #24]
  8744. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8745. 8008074: 48a5 ldr r0, [pc, #660] ; (800830c <main+0x2c8>)
  8746. __HAL_RCC_GPIOC_CLK_ENABLE();
  8747. 8008076: f043 0310 orr.w r3, r3, #16
  8748. 800807a: 61ab str r3, [r5, #24]
  8749. 800807c: 69ab ldr r3, [r5, #24]
  8750. /*Configure GPIO pins : ATT_EN_1_8G_DL1_Pin ATT_EN_1_8G_DL2_Pin ATT_EN_1_8G_UL1_Pin ATT_EN_1_8G_UL2_Pin
  8751. ATT_EN_1_8G_UL3_Pin PATH_EN_2_1G_DL_Pin PATH_EN_2_1G_UL_Pin */
  8752. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8753. |ATT_EN_1_8G_UL3_Pin|PATH_EN_2_1G_DL_Pin|PATH_EN_2_1G_UL_Pin;
  8754. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8755. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8756. 800807e: 2400 movs r4, #0
  8757. __HAL_RCC_GPIOC_CLK_ENABLE();
  8758. 8008080: f003 0310 and.w r3, r3, #16
  8759. 8008084: 9302 str r3, [sp, #8]
  8760. 8008086: 9b02 ldr r3, [sp, #8]
  8761. __HAL_RCC_GPIOF_CLK_ENABLE();
  8762. 8008088: 69ab ldr r3, [r5, #24]
  8763. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8764. 800808a: 2601 movs r6, #1
  8765. __HAL_RCC_GPIOF_CLK_ENABLE();
  8766. 800808c: f043 0380 orr.w r3, r3, #128 ; 0x80
  8767. 8008090: 61ab str r3, [r5, #24]
  8768. 8008092: 69ab ldr r3, [r5, #24]
  8769. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8770. 8008094: 2702 movs r7, #2
  8771. __HAL_RCC_GPIOF_CLK_ENABLE();
  8772. 8008096: f003 0380 and.w r3, r3, #128 ; 0x80
  8773. 800809a: 9303 str r3, [sp, #12]
  8774. 800809c: 9b03 ldr r3, [sp, #12]
  8775. __HAL_RCC_GPIOA_CLK_ENABLE();
  8776. 800809e: 69ab ldr r3, [r5, #24]
  8777. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8778. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8779. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8780. /*Configure GPIO pins : PLL_LD_1_8G_DL_Pin PLL_LD_1_8G_UL_Pin */
  8781. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8782. 80080a0: f04f 090c mov.w r9, #12
  8783. __HAL_RCC_GPIOA_CLK_ENABLE();
  8784. 80080a4: f043 0304 orr.w r3, r3, #4
  8785. 80080a8: 61ab str r3, [r5, #24]
  8786. 80080aa: 69ab ldr r3, [r5, #24]
  8787. hadc1.Init.NbrOfConversion = 14;
  8788. 80080ac: f04f 080e mov.w r8, #14
  8789. __HAL_RCC_GPIOA_CLK_ENABLE();
  8790. 80080b0: f003 0304 and.w r3, r3, #4
  8791. 80080b4: 9304 str r3, [sp, #16]
  8792. 80080b6: 9b04 ldr r3, [sp, #16]
  8793. __HAL_RCC_GPIOB_CLK_ENABLE();
  8794. 80080b8: 69ab ldr r3, [r5, #24]
  8795. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  8796. 80080ba: f04f 0a07 mov.w sl, #7
  8797. __HAL_RCC_GPIOB_CLK_ENABLE();
  8798. 80080be: f043 0308 orr.w r3, r3, #8
  8799. 80080c2: 61ab str r3, [r5, #24]
  8800. 80080c4: 69ab ldr r3, [r5, #24]
  8801. 80080c6: f003 0308 and.w r3, r3, #8
  8802. 80080ca: 9305 str r3, [sp, #20]
  8803. 80080cc: 9b05 ldr r3, [sp, #20]
  8804. __HAL_RCC_GPIOD_CLK_ENABLE();
  8805. 80080ce: 69ab ldr r3, [r5, #24]
  8806. 80080d0: f043 0320 orr.w r3, r3, #32
  8807. 80080d4: 61ab str r3, [r5, #24]
  8808. 80080d6: 69ab ldr r3, [r5, #24]
  8809. 80080d8: f003 0320 and.w r3, r3, #32
  8810. 80080dc: 9306 str r3, [sp, #24]
  8811. 80080de: 9b06 ldr r3, [sp, #24]
  8812. __HAL_RCC_GPIOG_CLK_ENABLE();
  8813. 80080e0: 69ab ldr r3, [r5, #24]
  8814. 80080e2: f443 7380 orr.w r3, r3, #256 ; 0x100
  8815. 80080e6: 61ab str r3, [r5, #24]
  8816. 80080e8: 69ab ldr r3, [r5, #24]
  8817. 80080ea: f403 7380 and.w r3, r3, #256 ; 0x100
  8818. 80080ee: 9307 str r3, [sp, #28]
  8819. 80080f0: 9b07 ldr r3, [sp, #28]
  8820. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8821. 80080f2: f7fe f8ef bl 80062d4 <HAL_GPIO_WritePin>
  8822. HAL_GPIO_WritePin(GPIOC, ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8823. 80080f6: 2200 movs r2, #0
  8824. 80080f8: f64f 41c0 movw r1, #64704 ; 0xfcc0
  8825. 80080fc: 4884 ldr r0, [pc, #528] ; (8008310 <main+0x2cc>)
  8826. 80080fe: f7fe f8e9 bl 80062d4 <HAL_GPIO_WritePin>
  8827. HAL_GPIO_WritePin(GPIOF, PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8828. 8008102: 2200 movs r2, #0
  8829. 8008104: f240 31f3 movw r1, #1011 ; 0x3f3
  8830. 8008108: 4882 ldr r0, [pc, #520] ; (8008314 <main+0x2d0>)
  8831. 800810a: f7fe f8e3 bl 80062d4 <HAL_GPIO_WritePin>
  8832. HAL_GPIO_WritePin(GPIOD, PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8833. 800810e: 2200 movs r2, #0
  8834. 8008110: f648 71ff movw r1, #36863 ; 0x8fff
  8835. 8008114: 4880 ldr r0, [pc, #512] ; (8008318 <main+0x2d4>)
  8836. 8008116: f7fe f8dd bl 80062d4 <HAL_GPIO_WritePin>
  8837. HAL_GPIO_WritePin(GPIOG, DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8838. 800811a: 2200 movs r2, #0
  8839. 800811c: f647 71fc movw r1, #32764 ; 0x7ffc
  8840. 8008120: 487e ldr r0, [pc, #504] ; (800831c <main+0x2d8>)
  8841. 8008122: f7fe f8d7 bl 80062d4 <HAL_GPIO_WritePin>
  8842. HAL_GPIO_WritePin(PLL_CLK_3_5G_GPIO_Port, PLL_CLK_3_5G_Pin, GPIO_PIN_RESET);
  8843. 8008126: 2200 movs r2, #0
  8844. 8008128: f44f 4100 mov.w r1, #32768 ; 0x8000
  8845. 800812c: 487c ldr r0, [pc, #496] ; (8008320 <main+0x2dc>)
  8846. 800812e: f7fe f8d1 bl 80062d4 <HAL_GPIO_WritePin>
  8847. HAL_GPIO_WritePin(GPIOB, PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8848. 8008132: 2200 movs r2, #0
  8849. 8008134: 2118 movs r1, #24
  8850. 8008136: 487b ldr r0, [pc, #492] ; (8008324 <main+0x2e0>)
  8851. 8008138: f7fe f8cc bl 80062d4 <HAL_GPIO_WritePin>
  8852. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8853. 800813c: 237f movs r3, #127 ; 0x7f
  8854. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8855. 800813e: a908 add r1, sp, #32
  8856. 8008140: 4872 ldr r0, [pc, #456] ; (800830c <main+0x2c8>)
  8857. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8858. 8008142: 9308 str r3, [sp, #32]
  8859. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8860. 8008144: 9609 str r6, [sp, #36] ; 0x24
  8861. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8862. 8008146: 970b str r7, [sp, #44] ; 0x2c
  8863. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8864. 8008148: 940a str r4, [sp, #40] ; 0x28
  8865. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8866. 800814a: f7fd ffd1 bl 80060f0 <HAL_GPIO_Init>
  8867. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8868. 800814e: f64f 43c0 movw r3, #64704 ; 0xfcc0
  8869. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8870. 8008152: a908 add r1, sp, #32
  8871. 8008154: 486e ldr r0, [pc, #440] ; (8008310 <main+0x2cc>)
  8872. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8873. 8008156: 9308 str r3, [sp, #32]
  8874. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8875. 8008158: 9609 str r6, [sp, #36] ; 0x24
  8876. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8877. 800815a: 970b str r7, [sp, #44] ; 0x2c
  8878. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8879. 800815c: 940a str r4, [sp, #40] ; 0x28
  8880. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8881. 800815e: f7fd ffc7 bl 80060f0 <HAL_GPIO_Init>
  8882. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8883. 8008162: f240 33f3 movw r3, #1011 ; 0x3f3
  8884. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8885. 8008166: a908 add r1, sp, #32
  8886. 8008168: 486a ldr r0, [pc, #424] ; (8008314 <main+0x2d0>)
  8887. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8888. 800816a: 9308 str r3, [sp, #32]
  8889. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8890. 800816c: 9609 str r6, [sp, #36] ; 0x24
  8891. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8892. 800816e: 970b str r7, [sp, #44] ; 0x2c
  8893. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8894. 8008170: 940a str r4, [sp, #40] ; 0x28
  8895. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8896. 8008172: f7fd ffbd bl 80060f0 <HAL_GPIO_Init>
  8897. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8898. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8899. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8900. 8008176: a908 add r1, sp, #32
  8901. 8008178: 4866 ldr r0, [pc, #408] ; (8008314 <main+0x2d0>)
  8902. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8903. 800817a: f8cd 9020 str.w r9, [sp, #32]
  8904. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8905. 800817e: 9409 str r4, [sp, #36] ; 0x24
  8906. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8907. 8008180: 940a str r4, [sp, #40] ; 0x28
  8908. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8909. 8008182: f7fd ffb5 bl 80060f0 <HAL_GPIO_Init>
  8910. /*Configure GPIO pins : PLL_DATA_Pin PLL_CLK_Pin ATT_DATA_Pin ATT_CLK_Pin
  8911. DA_LDAC_Pin ATT_CLK_3_5G_Pin ATT_EN_3_5G_Pin ATT_DATA_3_5G_DL_Pin
  8912. ATT_DATA_3_5G_UL_Pin ATT_DATA_3_5G_COM1_Pin ATT_DATA_3_5G_COM2_Pin ATT_DATA_3_5G_COM3_Pin
  8913. PATH_EN_3_5G_L_Pin */
  8914. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8915. 8008186: f648 73ff movw r3, #36863 ; 0x8fff
  8916. |ATT_DATA_3_5G_UL_Pin|ATT_DATA_3_5G_COM1_Pin|ATT_DATA_3_5G_COM2_Pin|ATT_DATA_3_5G_COM3_Pin
  8917. |PATH_EN_3_5G_L_Pin;
  8918. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8919. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8920. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8921. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8922. 800818a: a908 add r1, sp, #32
  8923. 800818c: 4862 ldr r0, [pc, #392] ; (8008318 <main+0x2d4>)
  8924. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8925. 800818e: 9308 str r3, [sp, #32]
  8926. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8927. 8008190: 9609 str r6, [sp, #36] ; 0x24
  8928. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8929. 8008192: 970b str r7, [sp, #44] ; 0x2c
  8930. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8931. 8008194: 940a str r4, [sp, #40] ; 0x28
  8932. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8933. 8008196: f7fd ffab bl 80060f0 <HAL_GPIO_Init>
  8934. /*Configure GPIO pins : ALARM_DC_Pin ALARM_AC_Pin */
  8935. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8936. 800819a: f44f 5340 mov.w r3, #12288 ; 0x3000
  8937. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8938. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8939. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8940. 800819e: a908 add r1, sp, #32
  8941. 80081a0: 485d ldr r0, [pc, #372] ; (8008318 <main+0x2d4>)
  8942. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8943. 80081a2: 9308 str r3, [sp, #32]
  8944. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8945. 80081a4: 9409 str r4, [sp, #36] ; 0x24
  8946. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8947. 80081a6: 940a str r4, [sp, #40] ; 0x28
  8948. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8949. 80081a8: f7fd ffa2 bl 80060f0 <HAL_GPIO_Init>
  8950. /*Configure GPIO pins : DA_SYNC_Pin DA_SCLK_Pin DA_DIN_Pin _T_SYNC_UL_Pin
  8951. T_SYNC_UL_Pin _T_SYNC_DL_Pin T_SYNC_DL_Pin PATH_EN_3_5G_H_Pin
  8952. PATH_EN_3_5G_DL_Pin PATH_EN_3_5G_UL_Pin PLL_ON_OFF_3_5G_LG12_Pin PLL_ON_OFF_3_5G_HG13_Pin
  8953. BOOT_LED_Pin */
  8954. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8955. 80081ac: f647 73fc movw r3, #32764 ; 0x7ffc
  8956. |PATH_EN_3_5G_DL_Pin|PATH_EN_3_5G_UL_Pin|PLL_ON_OFF_3_5G_LG12_Pin|PLL_ON_OFF_3_5G_HG13_Pin
  8957. |BOOT_LED_Pin;
  8958. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8959. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8960. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8961. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8962. 80081b0: a908 add r1, sp, #32
  8963. 80081b2: 485a ldr r0, [pc, #360] ; (800831c <main+0x2d8>)
  8964. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8965. 80081b4: 9308 str r3, [sp, #32]
  8966. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8967. 80081b6: 9609 str r6, [sp, #36] ; 0x24
  8968. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8969. 80081b8: 970b str r7, [sp, #44] ; 0x2c
  8970. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8971. 80081ba: 940a str r4, [sp, #40] ; 0x28
  8972. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8973. 80081bc: f7fd ff98 bl 80060f0 <HAL_GPIO_Init>
  8974. /*Configure GPIO pins : PLL_LD_3_5G_L_Pin PLL_LD_3_5G_H_Pin */
  8975. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8976. 80081c0: f44f 7340 mov.w r3, #768 ; 0x300
  8977. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8978. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8979. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8980. 80081c4: a908 add r1, sp, #32
  8981. 80081c6: 4852 ldr r0, [pc, #328] ; (8008310 <main+0x2cc>)
  8982. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8983. 80081c8: 9308 str r3, [sp, #32]
  8984. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8985. 80081ca: 9409 str r4, [sp, #36] ; 0x24
  8986. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8987. 80081cc: 940a str r4, [sp, #40] ; 0x28
  8988. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8989. 80081ce: f7fd ff8f bl 80060f0 <HAL_GPIO_Init>
  8990. /*Configure GPIO pin : PLL_CLK_3_5G_Pin */
  8991. GPIO_InitStruct.Pin = PLL_CLK_3_5G_Pin;
  8992. 80081d2: f44f 4300 mov.w r3, #32768 ; 0x8000
  8993. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8994. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8995. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8996. HAL_GPIO_Init(PLL_CLK_3_5G_GPIO_Port, &GPIO_InitStruct);
  8997. 80081d6: a908 add r1, sp, #32
  8998. 80081d8: 4851 ldr r0, [pc, #324] ; (8008320 <main+0x2dc>)
  8999. GPIO_InitStruct.Pin = PLL_CLK_3_5G_Pin;
  9000. 80081da: 9308 str r3, [sp, #32]
  9001. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  9002. 80081dc: 9609 str r6, [sp, #36] ; 0x24
  9003. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  9004. 80081de: 970b str r7, [sp, #44] ; 0x2c
  9005. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9006. 80081e0: 940a str r4, [sp, #40] ; 0x28
  9007. HAL_GPIO_Init(PLL_CLK_3_5G_GPIO_Port, &GPIO_InitStruct);
  9008. 80081e2: f7fd ff85 bl 80060f0 <HAL_GPIO_Init>
  9009. /*Configure GPIO pins : PLL_EN_2_1G_DL_Pin PLL_EN_2_1G_UL_Pin */
  9010. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  9011. 80081e6: 2318 movs r3, #24
  9012. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  9013. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9014. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  9015. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9016. 80081e8: a908 add r1, sp, #32
  9017. 80081ea: 484e ldr r0, [pc, #312] ; (8008324 <main+0x2e0>)
  9018. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  9019. 80081ec: 9308 str r3, [sp, #32]
  9020. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  9021. 80081ee: 9609 str r6, [sp, #36] ; 0x24
  9022. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  9023. 80081f0: 970b str r7, [sp, #44] ; 0x2c
  9024. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9025. 80081f2: 940a str r4, [sp, #40] ; 0x28
  9026. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9027. 80081f4: f7fd ff7c bl 80060f0 <HAL_GPIO_Init>
  9028. /*Configure GPIO pins : PLL_LD_2_1G_DL_Pin PLL_LD_2_1G_UL_Pin */
  9029. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  9030. 80081f8: 2360 movs r3, #96 ; 0x60
  9031. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9032. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9033. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9034. 80081fa: a908 add r1, sp, #32
  9035. 80081fc: 4849 ldr r0, [pc, #292] ; (8008324 <main+0x2e0>)
  9036. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  9037. 80081fe: 9308 str r3, [sp, #32]
  9038. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9039. 8008200: 9409 str r4, [sp, #36] ; 0x24
  9040. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9041. 8008202: 940a str r4, [sp, #40] ; 0x28
  9042. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9043. 8008204: f7fd ff74 bl 80060f0 <HAL_GPIO_Init>
  9044. __HAL_RCC_DMA1_CLK_ENABLE();
  9045. 8008208: 696b ldr r3, [r5, #20]
  9046. 800820a: 4333 orrs r3, r6
  9047. 800820c: 616b str r3, [r5, #20]
  9048. 800820e: 696b ldr r3, [r5, #20]
  9049. hadc1.Instance = ADC1;
  9050. 8008210: 4d45 ldr r5, [pc, #276] ; (8008328 <main+0x2e4>)
  9051. __HAL_RCC_DMA1_CLK_ENABLE();
  9052. 8008212: 4033 ands r3, r6
  9053. 8008214: 9300 str r3, [sp, #0]
  9054. 8008216: 9b00 ldr r3, [sp, #0]
  9055. hadc1.Instance = ADC1;
  9056. 8008218: 4b44 ldr r3, [pc, #272] ; (800832c <main+0x2e8>)
  9057. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  9058. 800821a: 4628 mov r0, r5
  9059. hadc1.Instance = ADC1;
  9060. 800821c: 602b str r3, [r5, #0]
  9061. hadc1.Init.ScanConvMode = ADC_SCAN_ENABLE;
  9062. 800821e: f44f 7380 mov.w r3, #256 ; 0x100
  9063. 8008222: 60ab str r3, [r5, #8]
  9064. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  9065. 8008224: f44f 2360 mov.w r3, #917504 ; 0xe0000
  9066. hadc1.Init.ContinuousConvMode = ENABLE;
  9067. 8008228: 60ee str r6, [r5, #12]
  9068. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  9069. 800822a: 61eb str r3, [r5, #28]
  9070. ADC_ChannelConfTypeDef sConfig = {0};
  9071. 800822c: 9408 str r4, [sp, #32]
  9072. 800822e: 9409 str r4, [sp, #36] ; 0x24
  9073. 8008230: 940a str r4, [sp, #40] ; 0x28
  9074. hadc1.Init.DiscontinuousConvMode = DISABLE;
  9075. 8008232: 616c str r4, [r5, #20]
  9076. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  9077. 8008234: 606c str r4, [r5, #4]
  9078. hadc1.Init.NbrOfConversion = 14;
  9079. 8008236: f8c5 8010 str.w r8, [r5, #16]
  9080. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  9081. 800823a: f7fd fb11 bl 8005860 <HAL_ADC_Init>
  9082. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9083. 800823e: a908 add r1, sp, #32
  9084. 8008240: 4628 mov r0, r5
  9085. sConfig.Rank = ADC_REGULAR_RANK_1;
  9086. 8008242: 9609 str r6, [sp, #36] ; 0x24
  9087. sConfig.SamplingTime = ADC_SAMPLETIME_239CYCLES_5;
  9088. 8008244: f8cd a028 str.w sl, [sp, #40] ; 0x28
  9089. sConfig.Channel = ADC_CHANNEL_0;
  9090. 8008248: 9408 str r4, [sp, #32]
  9091. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9092. 800824a: f7fd f99d bl 8005588 <HAL_ADC_ConfigChannel>
  9093. sConfig.Channel = ADC_CHANNEL_1;
  9094. 800824e: 9608 str r6, [sp, #32]
  9095. sConfig.Rank = ADC_REGULAR_RANK_3;
  9096. 8008250: 2603 movs r6, #3
  9097. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9098. 8008252: a908 add r1, sp, #32
  9099. 8008254: 4628 mov r0, r5
  9100. sConfig.Rank = ADC_REGULAR_RANK_2;
  9101. 8008256: 9709 str r7, [sp, #36] ; 0x24
  9102. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9103. 8008258: f7fd f996 bl 8005588 <HAL_ADC_ConfigChannel>
  9104. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9105. 800825c: a908 add r1, sp, #32
  9106. 800825e: 4628 mov r0, r5
  9107. sConfig.Channel = ADC_CHANNEL_2;
  9108. 8008260: 9708 str r7, [sp, #32]
  9109. sConfig.Rank = ADC_REGULAR_RANK_3;
  9110. 8008262: 9609 str r6, [sp, #36] ; 0x24
  9111. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9112. 8008264: f7fd f990 bl 8005588 <HAL_ADC_ConfigChannel>
  9113. sConfig.Channel = ADC_CHANNEL_3;
  9114. 8008268: 9608 str r6, [sp, #32]
  9115. sConfig.Rank = ADC_REGULAR_RANK_4;
  9116. 800826a: 2604 movs r6, #4
  9117. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9118. 800826c: a908 add r1, sp, #32
  9119. 800826e: 4628 mov r0, r5
  9120. sConfig.Rank = ADC_REGULAR_RANK_4;
  9121. 8008270: 9609 str r6, [sp, #36] ; 0x24
  9122. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9123. 8008272: f7fd f989 bl 8005588 <HAL_ADC_ConfigChannel>
  9124. sConfig.Channel = ADC_CHANNEL_4;
  9125. 8008276: 9608 str r6, [sp, #32]
  9126. sConfig.Rank = ADC_REGULAR_RANK_5;
  9127. 8008278: 2605 movs r6, #5
  9128. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9129. 800827a: a908 add r1, sp, #32
  9130. 800827c: 4628 mov r0, r5
  9131. sConfig.Rank = ADC_REGULAR_RANK_5;
  9132. 800827e: 9609 str r6, [sp, #36] ; 0x24
  9133. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9134. 8008280: f7fd f982 bl 8005588 <HAL_ADC_ConfigChannel>
  9135. sConfig.Channel = ADC_CHANNEL_5;
  9136. 8008284: 9608 str r6, [sp, #32]
  9137. sConfig.Rank = ADC_REGULAR_RANK_6;
  9138. 8008286: 2606 movs r6, #6
  9139. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9140. 8008288: a908 add r1, sp, #32
  9141. 800828a: 4628 mov r0, r5
  9142. sConfig.Rank = ADC_REGULAR_RANK_6;
  9143. 800828c: 9609 str r6, [sp, #36] ; 0x24
  9144. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9145. 800828e: f7fd f97b bl 8005588 <HAL_ADC_ConfigChannel>
  9146. sConfig.Channel = ADC_CHANNEL_6;
  9147. 8008292: 9608 str r6, [sp, #32]
  9148. sConfig.Rank = ADC_REGULAR_RANK_8;
  9149. 8008294: 2608 movs r6, #8
  9150. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9151. 8008296: a908 add r1, sp, #32
  9152. 8008298: 4628 mov r0, r5
  9153. sConfig.Rank = ADC_REGULAR_RANK_7;
  9154. 800829a: f8cd a024 str.w sl, [sp, #36] ; 0x24
  9155. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9156. 800829e: f7fd f973 bl 8005588 <HAL_ADC_ConfigChannel>
  9157. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9158. 80082a2: a908 add r1, sp, #32
  9159. 80082a4: 4628 mov r0, r5
  9160. sConfig.Channel = ADC_CHANNEL_7;
  9161. 80082a6: f8cd a020 str.w sl, [sp, #32]
  9162. sConfig.Rank = ADC_REGULAR_RANK_8;
  9163. 80082aa: 9609 str r6, [sp, #36] ; 0x24
  9164. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9165. 80082ac: f7fd f96c bl 8005588 <HAL_ADC_ConfigChannel>
  9166. sConfig.Channel = ADC_CHANNEL_8;
  9167. 80082b0: 9608 str r6, [sp, #32]
  9168. sConfig.Rank = ADC_REGULAR_RANK_9;
  9169. 80082b2: 2609 movs r6, #9
  9170. sConfig.Rank = ADC_REGULAR_RANK_10;
  9171. 80082b4: f04f 0a0a mov.w sl, #10
  9172. sConfig.Rank = ADC_REGULAR_RANK_11;
  9173. 80082b8: 270b movs r7, #11
  9174. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9175. 80082ba: a908 add r1, sp, #32
  9176. 80082bc: 4628 mov r0, r5
  9177. sConfig.Rank = ADC_REGULAR_RANK_9;
  9178. 80082be: 9609 str r6, [sp, #36] ; 0x24
  9179. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9180. 80082c0: f7fd f962 bl 8005588 <HAL_ADC_ConfigChannel>
  9181. sConfig.Channel = ADC_CHANNEL_9;
  9182. 80082c4: 9608 str r6, [sp, #32]
  9183. sConfig.Rank = ADC_REGULAR_RANK_13;
  9184. 80082c6: 260d movs r6, #13
  9185. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9186. 80082c8: a908 add r1, sp, #32
  9187. 80082ca: 4628 mov r0, r5
  9188. sConfig.Rank = ADC_REGULAR_RANK_10;
  9189. 80082cc: f8cd a024 str.w sl, [sp, #36] ; 0x24
  9190. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9191. 80082d0: f7fd f95a bl 8005588 <HAL_ADC_ConfigChannel>
  9192. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9193. 80082d4: a908 add r1, sp, #32
  9194. 80082d6: 4628 mov r0, r5
  9195. sConfig.Channel = ADC_CHANNEL_10;
  9196. 80082d8: f8cd a020 str.w sl, [sp, #32]
  9197. sConfig.Rank = ADC_REGULAR_RANK_11;
  9198. 80082dc: 9709 str r7, [sp, #36] ; 0x24
  9199. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9200. 80082de: f7fd f953 bl 8005588 <HAL_ADC_ConfigChannel>
  9201. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9202. 80082e2: a908 add r1, sp, #32
  9203. 80082e4: 4628 mov r0, r5
  9204. sConfig.Channel = ADC_CHANNEL_11;
  9205. 80082e6: 9708 str r7, [sp, #32]
  9206. sConfig.Rank = ADC_REGULAR_RANK_12;
  9207. 80082e8: f8cd 9024 str.w r9, [sp, #36] ; 0x24
  9208. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9209. 80082ec: f7fd f94c bl 8005588 <HAL_ADC_ConfigChannel>
  9210. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9211. 80082f0: a908 add r1, sp, #32
  9212. 80082f2: 4628 mov r0, r5
  9213. sConfig.Rank = ADC_REGULAR_RANK_13;
  9214. 80082f4: 9609 str r6, [sp, #36] ; 0x24
  9215. sConfig.Channel = ADC_CHANNEL_12;
  9216. 80082f6: f8cd 9020 str.w r9, [sp, #32]
  9217. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9218. 80082fa: f7fd f945 bl 8005588 <HAL_ADC_ConfigChannel>
  9219. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9220. 80082fe: a908 add r1, sp, #32
  9221. 8008300: 4628 mov r0, r5
  9222. sConfig.Channel = ADC_CHANNEL_13;
  9223. 8008302: 9608 str r6, [sp, #32]
  9224. 8008304: e014 b.n 8008330 <main+0x2ec>
  9225. 8008306: bf00 nop
  9226. 8008308: 40021000 .word 0x40021000
  9227. 800830c: 40011800 .word 0x40011800
  9228. 8008310: 40011000 .word 0x40011000
  9229. 8008314: 40011c00 .word 0x40011c00
  9230. 8008318: 40011400 .word 0x40011400
  9231. 800831c: 40012000 .word 0x40012000
  9232. 8008320: 40010800 .word 0x40010800
  9233. 8008324: 40010c00 .word 0x40010c00
  9234. 8008328: 20000658 .word 0x20000658
  9235. 800832c: 40012400 .word 0x40012400
  9236. sConfig.Rank = ADC_REGULAR_RANK_14;
  9237. 8008330: f8cd 8024 str.w r8, [sp, #36] ; 0x24
  9238. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  9239. 8008334: f7fd f928 bl 8005588 <HAL_ADC_ConfigChannel>
  9240. huart1.Init.BaudRate = 115200;
  9241. 8008338: f44f 33e1 mov.w r3, #115200 ; 0x1c200
  9242. huart1.Instance = USART1;
  9243. 800833c: 4838 ldr r0, [pc, #224] ; (8008420 <main+0x3dc>)
  9244. huart1.Init.BaudRate = 115200;
  9245. 800833e: 4a39 ldr r2, [pc, #228] ; (8008424 <main+0x3e0>)
  9246. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  9247. 8008340: 6084 str r4, [r0, #8]
  9248. huart1.Init.BaudRate = 115200;
  9249. 8008342: e880 000c stmia.w r0, {r2, r3}
  9250. huart1.Init.StopBits = UART_STOPBITS_1;
  9251. 8008346: 60c4 str r4, [r0, #12]
  9252. huart1.Init.Parity = UART_PARITY_NONE;
  9253. 8008348: 6104 str r4, [r0, #16]
  9254. huart1.Init.Mode = UART_MODE_TX_RX;
  9255. 800834a: f8c0 9014 str.w r9, [r0, #20]
  9256. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  9257. 800834e: 6184 str r4, [r0, #24]
  9258. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  9259. 8008350: 61c4 str r4, [r0, #28]
  9260. if (HAL_UART_Init(&huart1) != HAL_OK)
  9261. 8008352: f7fe fd61 bl 8006e18 <HAL_UART_Init>
  9262. htim6.Init.Prescaler = 5600-1;
  9263. 8008356: f241 53df movw r3, #5599 ; 0x15df
  9264. htim6.Instance = TIM6;
  9265. 800835a: 4e33 ldr r6, [pc, #204] ; (8008428 <main+0x3e4>)
  9266. htim6.Init.Prescaler = 5600-1;
  9267. 800835c: 4933 ldr r1, [pc, #204] ; (800842c <main+0x3e8>)
  9268. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  9269. 800835e: 4630 mov r0, r6
  9270. htim6.Init.Prescaler = 5600-1;
  9271. 8008360: e886 000a stmia.w r6, {r1, r3}
  9272. TIM_MasterConfigTypeDef sMasterConfig = {0};
  9273. 8008364: 9408 str r4, [sp, #32]
  9274. 8008366: 9409 str r4, [sp, #36] ; 0x24
  9275. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  9276. 8008368: 60b4 str r4, [r6, #8]
  9277. htim6.Init.Period = 10;
  9278. 800836a: f8c6 a00c str.w sl, [r6, #12]
  9279. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  9280. 800836e: 61b4 str r4, [r6, #24]
  9281. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  9282. 8008370: f7fe fc40 bl 8006bf4 <HAL_TIM_Base_Init>
  9283. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  9284. 8008374: a908 add r1, sp, #32
  9285. 8008376: 4630 mov r0, r6
  9286. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  9287. 8008378: 9408 str r4, [sp, #32]
  9288. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  9289. 800837a: 9409 str r4, [sp, #36] ; 0x24
  9290. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  9291. 800837c: f7fe fc54 bl 8006c28 <HAL_TIMEx_MasterConfigSynchronization>
  9292. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  9293. 8008380: 4622 mov r2, r4
  9294. 8008382: 4621 mov r1, r4
  9295. 8008384: 2025 movs r0, #37 ; 0x25
  9296. 8008386: f7fd fb6f bl 8005a68 <HAL_NVIC_SetPriority>
  9297. HAL_NVIC_EnableIRQ(USART1_IRQn);
  9298. 800838a: 2025 movs r0, #37 ; 0x25
  9299. 800838c: f7fd fba0 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9300. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  9301. 8008390: 4622 mov r2, r4
  9302. 8008392: 4621 mov r1, r4
  9303. 8008394: 2036 movs r0, #54 ; 0x36
  9304. 8008396: f7fd fb67 bl 8005a68 <HAL_NVIC_SetPriority>
  9305. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  9306. 800839a: 2036 movs r0, #54 ; 0x36
  9307. 800839c: f7fd fb98 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9308. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  9309. 80083a0: 4622 mov r2, r4
  9310. 80083a2: 4621 mov r1, r4
  9311. 80083a4: 4638 mov r0, r7
  9312. 80083a6: f7fd fb5f bl 8005a68 <HAL_NVIC_SetPriority>
  9313. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  9314. 80083aa: 4638 mov r0, r7
  9315. 80083ac: f7fd fb90 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9316. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  9317. 80083b0: 4622 mov r2, r4
  9318. 80083b2: 4621 mov r1, r4
  9319. 80083b4: 4640 mov r0, r8
  9320. 80083b6: f7fd fb57 bl 8005a68 <HAL_NVIC_SetPriority>
  9321. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  9322. 80083ba: 4640 mov r0, r8
  9323. 80083bc: f7fd fb88 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9324. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  9325. 80083c0: 4622 mov r2, r4
  9326. 80083c2: 4621 mov r1, r4
  9327. 80083c4: 200f movs r0, #15
  9328. 80083c6: f7fd fb4f bl 8005a68 <HAL_NVIC_SetPriority>
  9329. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  9330. 80083ca: 200f movs r0, #15
  9331. 80083cc: f7fd fb80 bl 8005ad0 <HAL_NVIC_EnableIRQ>
  9332. InitUartQueue(&TerminalQueue);
  9333. 80083d0: 4817 ldr r0, [pc, #92] ; (8008430 <main+0x3ec>)
  9334. 80083d2: f000 fb61 bl 8008a98 <InitUartQueue>
  9335. PE43711_PinInit();
  9336. 80083d6: f7ff f8f9 bl 80075cc <PE43711_PinInit>
  9337. Power_ON_OFF_Initialize();
  9338. 80083da: f7ff fce5 bl 8007da8 <Power_ON_OFF_Initialize>
  9339. Path_Init();
  9340. 80083de: f7ff fbf9 bl 8007bd4 <Path_Init>
  9341. while(!(HAL_ADCEx_Calibration_Start(&hadc1)==HAL_OK));
  9342. 80083e2: 4628 mov r0, r5
  9343. 80083e4: f7fd fac6 bl 8005974 <HAL_ADCEx_Calibration_Start>
  9344. 80083e8: 2800 cmp r0, #0
  9345. 80083ea: d1fa bne.n 80083e2 <main+0x39e>
  9346. Bluecell_Flash_Read(&Flash_Save_data[INDEX_BLUE_HEADER]);
  9347. 80083ec: 4811 ldr r0, [pc, #68] ; (8008434 <main+0x3f0>)
  9348. 80083ee: f7ff fbe1 bl 8007bb4 <Bluecell_Flash_Read>
  9349. ADF4153_Initialize();
  9350. 80083f2: f7ff fa0b bl 800780c <ADF4153_Initialize>
  9351. ADF4113_Initialize();
  9352. 80083f6: f000 f825 bl 8008444 <ADF4113_Initialize>
  9353. ATTEN_PLL_PATH_Initialize();
  9354. 80083fa: f7ff fcc3 bl 8007d84 <ATTEN_PLL_PATH_Initialize>
  9355. HAL_ADC_Start_DMA(&hadc1, (uint32_t*)ADCvalue, 14);
  9356. 80083fe: 220e movs r2, #14
  9357. 8008400: 490d ldr r1, [pc, #52] ; (8008438 <main+0x3f4>)
  9358. 8008402: 480e ldr r0, [pc, #56] ; (800843c <main+0x3f8>)
  9359. 8008404: f7fd f97c bl 8005700 <HAL_ADC_Start_DMA>
  9360. ADF4113_Check();
  9361. 8008408: f000 f8f8 bl 80085fc <ADF4113_Check>
  9362. ADF4153_Check();
  9363. 800840c: f7ff fb08 bl 8007a20 <ADF4153_Check>
  9364. Boot_LED_Toggle();
  9365. 8008410: f7ff fd70 bl 8007ef4 <Boot_LED_Toggle>
  9366. Uart_Check();
  9367. 8008414: f7ff fda0 bl 8007f58 <Uart_Check>
  9368. ADC_Check();
  9369. 8008418: f7ff fd7e bl 8007f18 <ADC_Check>
  9370. 800841c: e7f4 b.n 8008408 <main+0x3c4>
  9371. 800841e: bf00 nop
  9372. 8008420: 200006cc .word 0x200006cc
  9373. 8008424: 40013800 .word 0x40013800
  9374. 8008428: 20000750 .word 0x20000750
  9375. 800842c: 40001000 .word 0x40001000
  9376. 8008430: 20000b90 .word 0x20000b90
  9377. 8008434: 20000490 .word 0x20000490
  9378. 8008438: 200005dc .word 0x200005dc
  9379. 800843c: 20000658 .word 0x20000658
  9380. 08008440 <Error_Handler>:
  9381. /**
  9382. * @brief This function is executed in case of error occurrence.
  9383. * @retval None
  9384. */
  9385. void Error_Handler(void)
  9386. {
  9387. 8008440: 4770 bx lr
  9388. ...
  9389. 08008444 <ADF4113_Initialize>:
  9390. uint16_t P;
  9391. uint16_t A;
  9392. uint16_t N;
  9393. }Adf4113_st;
  9394. void ADF4113_Initialize(void){
  9395. if(Flash_Save_data[INDEX_PLL_1_8G_DL_H] == 0 && Flash_Save_data[INDEX_PLL_1_8G_DL_L] == 0){
  9396. 8008444: 4b10 ldr r3, [pc, #64] ; (8008488 <ADF4113_Initialize+0x44>)
  9397. 8008446: 7d5a ldrb r2, [r3, #21]
  9398. 8008448: b92a cbnz r2, 8008456 <ADF4113_Initialize+0x12>
  9399. 800844a: 7d9a ldrb r2, [r3, #22]
  9400. 800844c: b91a cbnz r2, 8008456 <ADF4113_Initialize+0x12>
  9401. Flash_Save_data[INDEX_PLL_1_8G_DL_H] = ((18425 & 0xFF00) >> 8);//0x47;
  9402. 800844e: 2247 movs r2, #71 ; 0x47
  9403. 8008450: 755a strb r2, [r3, #21]
  9404. Flash_Save_data[INDEX_PLL_1_8G_DL_L] = (18425 & 0x00FF);
  9405. 8008452: 22f9 movs r2, #249 ; 0xf9
  9406. 8008454: 759a strb r2, [r3, #22]
  9407. }
  9408. if(Flash_Save_data[INDEX_PLL_1_8G_UL_H] == 0 && Flash_Save_data[INDEX_PLL_1_8G_UL_L] == 0){
  9409. 8008456: 7dda ldrb r2, [r3, #23]
  9410. 8008458: b92a cbnz r2, 8008466 <ADF4113_Initialize+0x22>
  9411. 800845a: 7e1a ldrb r2, [r3, #24]
  9412. 800845c: b91a cbnz r2, 8008466 <ADF4113_Initialize+0x22>
  9413. Flash_Save_data[INDEX_PLL_1_8G_UL_H] = ((17475 & 0xFF00) >> 8);
  9414. 800845e: 2244 movs r2, #68 ; 0x44
  9415. 8008460: 75da strb r2, [r3, #23]
  9416. Flash_Save_data[INDEX_PLL_1_8G_UL_L] = (17475 & 0x00FF);
  9417. 8008462: 2243 movs r2, #67 ; 0x43
  9418. 8008464: 761a strb r2, [r3, #24]
  9419. }
  9420. if(Flash_Save_data[INDEX_PLL_2_1G_DL_H] == 0 && Flash_Save_data[INDEX_PLL_2_1G_DL_L] == 0){
  9421. 8008466: 7e5a ldrb r2, [r3, #25]
  9422. 8008468: b92a cbnz r2, 8008476 <ADF4113_Initialize+0x32>
  9423. 800846a: 7e9a ldrb r2, [r3, #26]
  9424. 800846c: b91a cbnz r2, 8008476 <ADF4113_Initialize+0x32>
  9425. Flash_Save_data[INDEX_PLL_2_1G_DL_H] = ((21400 & 0xFF00) >> 8);
  9426. 800846e: 2253 movs r2, #83 ; 0x53
  9427. 8008470: 765a strb r2, [r3, #25]
  9428. Flash_Save_data[INDEX_PLL_2_1G_DL_L] = (21400 & 0x00FF);
  9429. 8008472: 2298 movs r2, #152 ; 0x98
  9430. 8008474: 769a strb r2, [r3, #26]
  9431. }
  9432. if(Flash_Save_data[INDEX_PLL_2_1G_UL_H] == 0 && Flash_Save_data[INDEX_PLL_2_1G_UL_L] == 0){
  9433. 8008476: 7eda ldrb r2, [r3, #27]
  9434. 8008478: b92a cbnz r2, 8008486 <ADF4113_Initialize+0x42>
  9435. 800847a: 7f1a ldrb r2, [r3, #28]
  9436. 800847c: b91a cbnz r2, 8008486 <ADF4113_Initialize+0x42>
  9437. Flash_Save_data[INDEX_PLL_2_1G_UL_H] = ((19500 & 0xFF00) >> 8);
  9438. 800847e: 224c movs r2, #76 ; 0x4c
  9439. 8008480: 76da strb r2, [r3, #27]
  9440. Flash_Save_data[INDEX_PLL_2_1G_UL_L] = (19500 & 0x00FF);
  9441. 8008482: 222c movs r2, #44 ; 0x2c
  9442. 8008484: 771a strb r2, [r3, #28]
  9443. 8008486: 4770 bx lr
  9444. 8008488: 20000490 .word 0x20000490
  9445. 0800848c <halSynSetFreq>:
  9446. {
  9447. uint32_t R, B;
  9448. uint32_t A, P, p_mode;
  9449. uint32_t N_val = 0;
  9450. N_val = (rf_Freq / ADF4113_CH_STEP);
  9451. if( N_val < ADF4113_PRE8_MIN_N) {
  9452. 800848c: 4b02 ldr r3, [pc, #8] ; (8008498 <halSynSetFreq+0xc>)
  9453. 800848e: 4298 cmp r0, r3
  9454. 8008490: d801 bhi.n 8008496 <halSynSetFreq+0xa>
  9455. return HAL_SYN_INVALID_PRESCALE;
  9456. 8008492: 2004 movs r0, #4
  9457. 8008494: 4770 bx lr
  9458. A = N_val -(B * P);
  9459. #ifdef DEBUG_PRINT
  9460. printf("FREQ:%f Mhz B : %d , A : %d N_VAL : %d \r\n",(float)(rf_Freq/1000000),B,A,N_val);
  9461. printf("YJ 4113 : %x \r\n",N_Counter_Latch_Create(A,B,0));
  9462. #endif /* DEBUG_PRINT */
  9463. }
  9464. 8008496: 4770 bx lr
  9465. 8008498: 002ab97f .word 0x002ab97f
  9466. 0800849c <ADF4113_Module_Ctrl>:
  9467. #ifdef DEBUG_PRINT
  9468. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9469. #endif /* DEBUG_PRINT */
  9470. return ret;
  9471. }
  9472. void ADF4113_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2){
  9473. 800849c: b084 sub sp, #16
  9474. 800849e: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9475. 80084a2: ac0c add r4, sp, #48 ; 0x30
  9476. 80084a4: e884 000f stmia.w r4, {r0, r1, r2, r3}
  9477. R2 = R2 & 0xFFFFFF;
  9478. R1 = R1 & 0xFFFFFF;
  9479. 80084a8: 9b13 ldr r3, [sp, #76] ; 0x4c
  9480. 80084aa: f8bd 7034 ldrh.w r7, [sp, #52] ; 0x34
  9481. 80084ae: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9482. 80084b2: 9301 str r3, [sp, #4]
  9483. R0 = R0 & 0xFFFFFF;
  9484. 80084b4: 9b12 ldr r3, [sp, #72] ; 0x48
  9485. 80084b6: f8dd 8038 ldr.w r8, [sp, #56] ; 0x38
  9486. 80084ba: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  9487. 80084be: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9488. 80084c2: 9d10 ldr r5, [sp, #64] ; 0x40
  9489. 80084c4: f8bd 6044 ldrh.w r6, [sp, #68] ; 0x44
  9490. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9491. 80084c8: 2200 movs r2, #0
  9492. 80084ca: 4639 mov r1, r7
  9493. R0 = R0 & 0xFFFFFF;
  9494. 80084cc: 9300 str r3, [sp, #0]
  9495. 80084ce: 4682 mov sl, r0
  9496. R2 = R2 & 0xFFFFFF;
  9497. 80084d0: 9c14 ldr r4, [sp, #80] ; 0x50
  9498. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9499. 80084d2: f7fd feff bl 80062d4 <HAL_GPIO_WritePin>
  9500. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9501. 80084d6: 2200 movs r2, #0
  9502. 80084d8: 4649 mov r1, r9
  9503. 80084da: 4640 mov r0, r8
  9504. 80084dc: f7fd fefa bl 80062d4 <HAL_GPIO_WritePin>
  9505. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9506. 80084e0: 2200 movs r2, #0
  9507. 80084e2: 4631 mov r1, r6
  9508. 80084e4: 4628 mov r0, r5
  9509. 80084e6: f7fd fef5 bl 80062d4 <HAL_GPIO_WritePin>
  9510. 80084ea: f04f 0b18 mov.w fp, #24
  9511. R2 = R2 & 0xFFFFFF;
  9512. 80084ee: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9513. /* R2 Ctrl */
  9514. for(int i =0; i < 24; i++){
  9515. if(R2 & 0x800000){
  9516. 80084f2: f414 0200 ands.w r2, r4, #8388608 ; 0x800000
  9517. #ifdef DEBUG_PRINT
  9518. printf("1");
  9519. #endif /* DEBUG_PRINT */
  9520. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9521. 80084f6: bf18 it ne
  9522. 80084f8: 2201 movne r2, #1
  9523. }
  9524. else{
  9525. #ifdef DEBUG_PRINT
  9526. printf("0");
  9527. #endif /* DEBUG_PRINT */
  9528. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9529. 80084fa: 4649 mov r1, r9
  9530. 80084fc: 4640 mov r0, r8
  9531. 80084fe: f7fd fee9 bl 80062d4 <HAL_GPIO_WritePin>
  9532. }
  9533. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9534. 8008502: 2201 movs r2, #1
  9535. 8008504: 4639 mov r1, r7
  9536. 8008506: 4650 mov r0, sl
  9537. 8008508: f7fd fee4 bl 80062d4 <HAL_GPIO_WritePin>
  9538. Pol_Delay_us(10);
  9539. 800850c: 200a movs r0, #10
  9540. 800850e: f7ff fcdb bl 8007ec8 <Pol_Delay_us>
  9541. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9542. 8008512: 2200 movs r2, #0
  9543. 8008514: 4639 mov r1, r7
  9544. 8008516: 4650 mov r0, sl
  9545. 8008518: f7fd fedc bl 80062d4 <HAL_GPIO_WritePin>
  9546. R2 = ((R2 << 1) & 0xFFFFFF);
  9547. 800851c: 0064 lsls r4, r4, #1
  9548. for(int i =0; i < 24; i++){
  9549. 800851e: f1bb 0b01 subs.w fp, fp, #1
  9550. R2 = ((R2 << 1) & 0xFFFFFF);
  9551. 8008522: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9552. for(int i =0; i < 24; i++){
  9553. 8008526: d1e4 bne.n 80084f2 <ADF4113_Module_Ctrl+0x56>
  9554. }
  9555. #ifdef DEBUG_PRINT
  9556. printf("\r\n");
  9557. #endif /* DEBUG_PRINT */
  9558. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9559. 8008528: 2201 movs r2, #1
  9560. 800852a: 4631 mov r1, r6
  9561. 800852c: 4628 mov r0, r5
  9562. 800852e: f7fd fed1 bl 80062d4 <HAL_GPIO_WritePin>
  9563. Pol_Delay_us(10);
  9564. 8008532: 200a movs r0, #10
  9565. 8008534: f7ff fcc8 bl 8007ec8 <Pol_Delay_us>
  9566. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9567. 8008538: 465a mov r2, fp
  9568. 800853a: 4631 mov r1, r6
  9569. 800853c: 4628 mov r0, r5
  9570. 800853e: f7fd fec9 bl 80062d4 <HAL_GPIO_WritePin>
  9571. 8008542: 2418 movs r4, #24
  9572. /* R0 Ctrl */
  9573. for(int i =0; i < 24; i++){
  9574. if(R0 & 0x800000){
  9575. 8008544: 9b00 ldr r3, [sp, #0]
  9576. #ifdef DEBUG_PRINT
  9577. printf("1");
  9578. #endif /* DEBUG_PRINT */
  9579. }
  9580. else{
  9581. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9582. 8008546: 4649 mov r1, r9
  9583. if(R0 & 0x800000){
  9584. 8008548: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9585. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9586. 800854c: bf18 it ne
  9587. 800854e: 2201 movne r2, #1
  9588. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9589. 8008550: 4640 mov r0, r8
  9590. 8008552: f7fd febf bl 80062d4 <HAL_GPIO_WritePin>
  9591. #ifdef DEBUG_PRINT
  9592. printf("0");
  9593. #endif /* DEBUG_PRINT */
  9594. }
  9595. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9596. 8008556: 2201 movs r2, #1
  9597. 8008558: 4639 mov r1, r7
  9598. 800855a: 4650 mov r0, sl
  9599. 800855c: f7fd feba bl 80062d4 <HAL_GPIO_WritePin>
  9600. Pol_Delay_us(10);
  9601. 8008560: 200a movs r0, #10
  9602. 8008562: f7ff fcb1 bl 8007ec8 <Pol_Delay_us>
  9603. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9604. 8008566: 2200 movs r2, #0
  9605. 8008568: 4639 mov r1, r7
  9606. 800856a: 4650 mov r0, sl
  9607. 800856c: f7fd feb2 bl 80062d4 <HAL_GPIO_WritePin>
  9608. R0 = ((R0 << 1) & 0xFFFFFF);
  9609. 8008570: 9b00 ldr r3, [sp, #0]
  9610. for(int i =0; i < 24; i++){
  9611. 8008572: 3c01 subs r4, #1
  9612. R0 = ((R0 << 1) & 0xFFFFFF);
  9613. 8008574: ea4f 0343 mov.w r3, r3, lsl #1
  9614. 8008578: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9615. 800857c: 9300 str r3, [sp, #0]
  9616. for(int i =0; i < 24; i++){
  9617. 800857e: d1e1 bne.n 8008544 <ADF4113_Module_Ctrl+0xa8>
  9618. }
  9619. #ifdef DEBUG_PRINT
  9620. printf("\r\n");
  9621. #endif /* DEBUG_PRINT */
  9622. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9623. 8008580: 2201 movs r2, #1
  9624. 8008582: 4631 mov r1, r6
  9625. 8008584: 4628 mov r0, r5
  9626. 8008586: f7fd fea5 bl 80062d4 <HAL_GPIO_WritePin>
  9627. Pol_Delay_us(10);
  9628. 800858a: 200a movs r0, #10
  9629. 800858c: f7ff fc9c bl 8007ec8 <Pol_Delay_us>
  9630. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9631. 8008590: 4622 mov r2, r4
  9632. 8008592: 4631 mov r1, r6
  9633. 8008594: 4628 mov r0, r5
  9634. 8008596: f7fd fe9d bl 80062d4 <HAL_GPIO_WritePin>
  9635. 800859a: 2418 movs r4, #24
  9636. /* R1 Ctrl */
  9637. for(int i =0; i < 24; i++){
  9638. if(R1 & 0x800000){
  9639. 800859c: 9b01 ldr r3, [sp, #4]
  9640. }
  9641. else{
  9642. #ifdef DEBUG_PRINT
  9643. printf("0");
  9644. #endif /* DEBUG_PRINT */
  9645. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9646. 800859e: 4649 mov r1, r9
  9647. if(R1 & 0x800000){
  9648. 80085a0: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9649. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9650. 80085a4: bf18 it ne
  9651. 80085a6: 2201 movne r2, #1
  9652. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9653. 80085a8: 4640 mov r0, r8
  9654. 80085aa: f7fd fe93 bl 80062d4 <HAL_GPIO_WritePin>
  9655. }
  9656. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9657. 80085ae: 2201 movs r2, #1
  9658. 80085b0: 4639 mov r1, r7
  9659. 80085b2: 4650 mov r0, sl
  9660. 80085b4: f7fd fe8e bl 80062d4 <HAL_GPIO_WritePin>
  9661. Pol_Delay_us(10);
  9662. 80085b8: 200a movs r0, #10
  9663. 80085ba: f7ff fc85 bl 8007ec8 <Pol_Delay_us>
  9664. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9665. 80085be: 2200 movs r2, #0
  9666. 80085c0: 4639 mov r1, r7
  9667. 80085c2: 4650 mov r0, sl
  9668. 80085c4: f7fd fe86 bl 80062d4 <HAL_GPIO_WritePin>
  9669. R1 = ((R1 << 1) & 0xFFFFFF);
  9670. 80085c8: 9b01 ldr r3, [sp, #4]
  9671. for(int i =0; i < 24; i++){
  9672. 80085ca: 3c01 subs r4, #1
  9673. R1 = ((R1 << 1) & 0xFFFFFF);
  9674. 80085cc: ea4f 0343 mov.w r3, r3, lsl #1
  9675. 80085d0: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9676. 80085d4: 9301 str r3, [sp, #4]
  9677. for(int i =0; i < 24; i++){
  9678. 80085d6: d1e1 bne.n 800859c <ADF4113_Module_Ctrl+0x100>
  9679. }
  9680. #ifdef DEBUG_PRINT
  9681. printf("\r\n");
  9682. #endif /* DEBUG_PRINT */
  9683. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9684. 80085d8: 4631 mov r1, r6
  9685. 80085da: 2201 movs r2, #1
  9686. 80085dc: 4628 mov r0, r5
  9687. 80085de: f7fd fe79 bl 80062d4 <HAL_GPIO_WritePin>
  9688. Pol_Delay_us(10);
  9689. 80085e2: 200a movs r0, #10
  9690. 80085e4: f7ff fc70 bl 8007ec8 <Pol_Delay_us>
  9691. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9692. 80085e8: 4622 mov r2, r4
  9693. 80085ea: 4631 mov r1, r6
  9694. 80085ec: 4628 mov r0, r5
  9695. }
  9696. 80085ee: b003 add sp, #12
  9697. 80085f0: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9698. 80085f4: b004 add sp, #16
  9699. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9700. 80085f6: f7fd be6d b.w 80062d4 <HAL_GPIO_WritePin>
  9701. ...
  9702. 080085fc <ADF4113_Check>:
  9703. void ADF4113_Check(void){
  9704. 80085fc: b530 push {r4, r5, lr}
  9705. if(HAL_GPIO_ReadPin(PLL_LD_1_8G_DL_GPIO_Port, PLL_LD_1_8G_DL_Pin) == GPIO_PIN_RESET){
  9706. 80085fe: 2104 movs r1, #4
  9707. void ADF4113_Check(void){
  9708. 8008600: b087 sub sp, #28
  9709. if(HAL_GPIO_ReadPin(PLL_LD_1_8G_DL_GPIO_Port, PLL_LD_1_8G_DL_Pin) == GPIO_PIN_RESET){
  9710. 8008602: 4853 ldr r0, [pc, #332] ; (8008750 <ADF4113_Check+0x154>)
  9711. 8008604: f7fd fe60 bl 80062c8 <HAL_GPIO_ReadPin>
  9712. 8008608: 4c52 ldr r4, [pc, #328] ; (8008754 <ADF4113_Check+0x158>)
  9713. 800860a: 4605 mov r5, r0
  9714. 800860c: 2800 cmp r0, #0
  9715. 800860e: f040 8092 bne.w 8008736 <ADF4113_Check+0x13a>
  9716. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  9717. 8008612: 4a51 ldr r2, [pc, #324] ; (8008758 <ADF4113_Check+0x15c>)
  9718. 8008614: 4b51 ldr r3, [pc, #324] ; (800875c <ADF4113_Check+0x160>)
  9719. 8008616: 9204 str r2, [sp, #16]
  9720. 8008618: 2204 movs r2, #4
  9721. 800861a: 9203 str r2, [sp, #12]
  9722. 800861c: f44f 6282 mov.w r2, #1040 ; 0x410
  9723. 8008620: 9202 str r2, [sp, #8]
  9724. 8008622: f103 0210 add.w r2, r3, #16
  9725. 8008626: e892 0003 ldmia.w r2, {r0, r1}
  9726. 800862a: e88d 0003 stmia.w sp, {r0, r1}
  9727. 800862e: cb0f ldmia r3, {r0, r1, r2, r3}
  9728. 8008630: f7ff ff34 bl 800849c <ADF4113_Module_Ctrl>
  9729. if(PLL_1_8_DL_Error_Cnt == 3){
  9730. 8008634: 7823 ldrb r3, [r4, #0]
  9731. 8008636: 2b03 cmp r3, #3
  9732. 8008638: d102 bne.n 8008640 <ADF4113_Check+0x44>
  9733. Error_Message_Occur(DL_1_8);
  9734. 800863a: 4628 mov r0, r5
  9735. 800863c: f7ff fc18 bl 8007e70 <Error_Message_Occur>
  9736. if(PLL_1_8_DL_Error_Cnt < 4)
  9737. 8008640: 7823 ldrb r3, [r4, #0]
  9738. HAL_Delay(1);
  9739. 8008642: 2001 movs r0, #1
  9740. if(PLL_1_8_DL_Error_Cnt < 4)
  9741. 8008644: 2b03 cmp r3, #3
  9742. PLL_1_8_DL_Error_Cnt++;
  9743. 8008646: bf9c itt ls
  9744. 8008648: 3301 addls r3, #1
  9745. 800864a: 7023 strbls r3, [r4, #0]
  9746. HAL_Delay(1);
  9747. 800864c: f7fc ff4e bl 80054ec <HAL_Delay>
  9748. if(HAL_GPIO_ReadPin(PLL_LD_1_8G_UL_GPIO_Port, PLL_LD_1_8G_UL_Pin) == GPIO_PIN_RESET){
  9749. 8008650: 2108 movs r1, #8
  9750. 8008652: 483f ldr r0, [pc, #252] ; (8008750 <ADF4113_Check+0x154>)
  9751. 8008654: f7fd fe38 bl 80062c8 <HAL_GPIO_ReadPin>
  9752. 8008658: 4c41 ldr r4, [pc, #260] ; (8008760 <ADF4113_Check+0x164>)
  9753. 800865a: 2800 cmp r0, #0
  9754. 800865c: d16e bne.n 800873c <ADF4113_Check+0x140>
  9755. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  9756. 800865e: 4a3e ldr r2, [pc, #248] ; (8008758 <ADF4113_Check+0x15c>)
  9757. 8008660: 4b3e ldr r3, [pc, #248] ; (800875c <ADF4113_Check+0x160>)
  9758. 8008662: 9204 str r2, [sp, #16]
  9759. 8008664: 2204 movs r2, #4
  9760. 8008666: 9203 str r2, [sp, #12]
  9761. 8008668: f44f 6282 mov.w r2, #1040 ; 0x410
  9762. 800866c: 9202 str r2, [sp, #8]
  9763. 800866e: f103 0210 add.w r2, r3, #16
  9764. 8008672: e892 0003 ldmia.w r2, {r0, r1}
  9765. 8008676: e88d 0003 stmia.w sp, {r0, r1}
  9766. 800867a: cb0f ldmia r3, {r0, r1, r2, r3}
  9767. 800867c: f7ff ff0e bl 800849c <ADF4113_Module_Ctrl>
  9768. if(PLL_1_8_UL_Error_Cnt == 3){
  9769. 8008680: 7823 ldrb r3, [r4, #0]
  9770. 8008682: 2b03 cmp r3, #3
  9771. 8008684: d102 bne.n 800868c <ADF4113_Check+0x90>
  9772. Error_Message_Occur(UL_1_8);
  9773. 8008686: 2001 movs r0, #1
  9774. 8008688: f7ff fbf2 bl 8007e70 <Error_Message_Occur>
  9775. if(PLL_1_8_UL_Error_Cnt < 4)
  9776. 800868c: 7823 ldrb r3, [r4, #0]
  9777. HAL_Delay(1);
  9778. 800868e: 2001 movs r0, #1
  9779. if(PLL_1_8_UL_Error_Cnt < 4)
  9780. 8008690: 2b03 cmp r3, #3
  9781. PLL_1_8_UL_Error_Cnt++;
  9782. 8008692: bf9c itt ls
  9783. 8008694: 3301 addls r3, #1
  9784. 8008696: 7023 strbls r3, [r4, #0]
  9785. HAL_Delay(1);
  9786. 8008698: f7fc ff28 bl 80054ec <HAL_Delay>
  9787. if(HAL_GPIO_ReadPin(PLL_LD_2_1G_DL_GPIO_Port, PLL_LD_2_1G_DL_Pin) == GPIO_PIN_RESET){
  9788. 800869c: 2120 movs r1, #32
  9789. 800869e: 4831 ldr r0, [pc, #196] ; (8008764 <ADF4113_Check+0x168>)
  9790. 80086a0: f7fd fe12 bl 80062c8 <HAL_GPIO_ReadPin>
  9791. 80086a4: 4c30 ldr r4, [pc, #192] ; (8008768 <ADF4113_Check+0x16c>)
  9792. 80086a6: 2800 cmp r0, #0
  9793. 80086a8: d14b bne.n 8008742 <ADF4113_Check+0x146>
  9794. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  9795. 80086aa: 4a2b ldr r2, [pc, #172] ; (8008758 <ADF4113_Check+0x15c>)
  9796. 80086ac: 4b2b ldr r3, [pc, #172] ; (800875c <ADF4113_Check+0x160>)
  9797. 80086ae: 9204 str r2, [sp, #16]
  9798. 80086b0: 2204 movs r2, #4
  9799. 80086b2: 9203 str r2, [sp, #12]
  9800. 80086b4: f44f 6282 mov.w r2, #1040 ; 0x410
  9801. 80086b8: 9202 str r2, [sp, #8]
  9802. 80086ba: f103 0210 add.w r2, r3, #16
  9803. 80086be: e892 0003 ldmia.w r2, {r0, r1}
  9804. 80086c2: e88d 0003 stmia.w sp, {r0, r1}
  9805. 80086c6: cb0f ldmia r3, {r0, r1, r2, r3}
  9806. 80086c8: f7ff fee8 bl 800849c <ADF4113_Module_Ctrl>
  9807. if(PLL_2_1_DL_Error_Cnt == 3){
  9808. 80086cc: 7823 ldrb r3, [r4, #0]
  9809. 80086ce: 2b03 cmp r3, #3
  9810. 80086d0: d102 bne.n 80086d8 <ADF4113_Check+0xdc>
  9811. Error_Message_Occur(DL_2_1);
  9812. 80086d2: 2002 movs r0, #2
  9813. 80086d4: f7ff fbcc bl 8007e70 <Error_Message_Occur>
  9814. if(PLL_2_1_DL_Error_Cnt < 4)
  9815. 80086d8: 7823 ldrb r3, [r4, #0]
  9816. HAL_Delay(1);
  9817. 80086da: 2001 movs r0, #1
  9818. if(PLL_2_1_DL_Error_Cnt < 4)
  9819. 80086dc: 2b03 cmp r3, #3
  9820. PLL_2_1_DL_Error_Cnt++;
  9821. 80086de: bf9c itt ls
  9822. 80086e0: 3301 addls r3, #1
  9823. 80086e2: 7023 strbls r3, [r4, #0]
  9824. HAL_Delay(1);
  9825. 80086e4: f7fc ff02 bl 80054ec <HAL_Delay>
  9826. if(HAL_GPIO_ReadPin(PLL_LD_2_1G_UL_GPIO_Port, PLL_LD_2_1G_UL_Pin) == GPIO_PIN_RESET){
  9827. 80086e8: 2140 movs r1, #64 ; 0x40
  9828. 80086ea: 481e ldr r0, [pc, #120] ; (8008764 <ADF4113_Check+0x168>)
  9829. 80086ec: f7fd fdec bl 80062c8 <HAL_GPIO_ReadPin>
  9830. 80086f0: 4c1e ldr r4, [pc, #120] ; (800876c <ADF4113_Check+0x170>)
  9831. 80086f2: bb48 cbnz r0, 8008748 <ADF4113_Check+0x14c>
  9832. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  9833. 80086f4: 4a18 ldr r2, [pc, #96] ; (8008758 <ADF4113_Check+0x15c>)
  9834. 80086f6: 4b19 ldr r3, [pc, #100] ; (800875c <ADF4113_Check+0x160>)
  9835. 80086f8: 9204 str r2, [sp, #16]
  9836. 80086fa: 2204 movs r2, #4
  9837. 80086fc: 9203 str r2, [sp, #12]
  9838. 80086fe: f44f 6282 mov.w r2, #1040 ; 0x410
  9839. 8008702: 9202 str r2, [sp, #8]
  9840. 8008704: f103 0210 add.w r2, r3, #16
  9841. 8008708: e892 0003 ldmia.w r2, {r0, r1}
  9842. 800870c: e88d 0003 stmia.w sp, {r0, r1}
  9843. 8008710: cb0f ldmia r3, {r0, r1, r2, r3}
  9844. 8008712: f7ff fec3 bl 800849c <ADF4113_Module_Ctrl>
  9845. if(PLL_2_1_UL_Error_Cnt == 3){
  9846. 8008716: 7820 ldrb r0, [r4, #0]
  9847. 8008718: 2803 cmp r0, #3
  9848. 800871a: d101 bne.n 8008720 <ADF4113_Check+0x124>
  9849. Error_Message_Occur(UL_2_1);
  9850. 800871c: f7ff fba8 bl 8007e70 <Error_Message_Occur>
  9851. HAL_Delay(1);
  9852. 8008720: 2001 movs r0, #1
  9853. if(PLL_2_1_UL_Error_Cnt < 4)
  9854. 8008722: 7823 ldrb r3, [r4, #0]
  9855. 8008724: 2b03 cmp r3, #3
  9856. PLL_2_1_UL_Error_Cnt++;
  9857. 8008726: bf9c itt ls
  9858. 8008728: 3301 addls r3, #1
  9859. 800872a: 7023 strbls r3, [r4, #0]
  9860. }
  9861. 800872c: b007 add sp, #28
  9862. 800872e: e8bd 4030 ldmia.w sp!, {r4, r5, lr}
  9863. HAL_Delay(1);
  9864. 8008732: f7fc bedb b.w 80054ec <HAL_Delay>
  9865. PLL_1_8_DL_Error_Cnt = 0;
  9866. 8008736: 2300 movs r3, #0
  9867. 8008738: 7023 strb r3, [r4, #0]
  9868. 800873a: e789 b.n 8008650 <ADF4113_Check+0x54>
  9869. PLL_1_8_UL_Error_Cnt = 0;
  9870. 800873c: 2300 movs r3, #0
  9871. 800873e: 7023 strb r3, [r4, #0]
  9872. 8008740: e7ac b.n 800869c <ADF4113_Check+0xa0>
  9873. PLL_2_1_DL_Error_Cnt = 0;
  9874. 8008742: 2300 movs r3, #0
  9875. 8008744: 7023 strb r3, [r4, #0]
  9876. 8008746: e7cf b.n 80086e8 <ADF4113_Check+0xec>
  9877. PLL_2_1_UL_Error_Cnt = 0;
  9878. 8008748: 2300 movs r3, #0
  9879. 800874a: 7023 strb r3, [r4, #0]
  9880. }
  9881. 800874c: b007 add sp, #28
  9882. 800874e: bd30 pop {r4, r5, pc}
  9883. 8008750: 40011c00 .word 0x40011c00
  9884. 8008754: 20000450 .word 0x20000450
  9885. 8008758: 009f8092 .word 0x009f8092
  9886. 800875c: 200001a0 .word 0x200001a0
  9887. 8008760: 20000451 .word 0x20000451
  9888. 8008764: 40010c00 .word 0x40010c00
  9889. 8008768: 20000452 .word 0x20000452
  9890. 800876c: 20000453 .word 0x20000453
  9891. 08008770 <HAL_MspInit>:
  9892. {
  9893. /* USER CODE BEGIN MspInit 0 */
  9894. /* USER CODE END MspInit 0 */
  9895. __HAL_RCC_AFIO_CLK_ENABLE();
  9896. 8008770: 4b0e ldr r3, [pc, #56] ; (80087ac <HAL_MspInit+0x3c>)
  9897. {
  9898. 8008772: b082 sub sp, #8
  9899. __HAL_RCC_AFIO_CLK_ENABLE();
  9900. 8008774: 699a ldr r2, [r3, #24]
  9901. 8008776: f042 0201 orr.w r2, r2, #1
  9902. 800877a: 619a str r2, [r3, #24]
  9903. 800877c: 699a ldr r2, [r3, #24]
  9904. 800877e: f002 0201 and.w r2, r2, #1
  9905. 8008782: 9200 str r2, [sp, #0]
  9906. 8008784: 9a00 ldr r2, [sp, #0]
  9907. __HAL_RCC_PWR_CLK_ENABLE();
  9908. 8008786: 69da ldr r2, [r3, #28]
  9909. 8008788: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  9910. 800878c: 61da str r2, [r3, #28]
  9911. 800878e: 69db ldr r3, [r3, #28]
  9912. /* System interrupt init*/
  9913. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  9914. */
  9915. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9916. 8008790: 4a07 ldr r2, [pc, #28] ; (80087b0 <HAL_MspInit+0x40>)
  9917. __HAL_RCC_PWR_CLK_ENABLE();
  9918. 8008792: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  9919. 8008796: 9301 str r3, [sp, #4]
  9920. 8008798: 9b01 ldr r3, [sp, #4]
  9921. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9922. 800879a: 6853 ldr r3, [r2, #4]
  9923. 800879c: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  9924. 80087a0: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  9925. 80087a4: 6053 str r3, [r2, #4]
  9926. /* USER CODE BEGIN MspInit 1 */
  9927. /* USER CODE END MspInit 1 */
  9928. }
  9929. 80087a6: b002 add sp, #8
  9930. 80087a8: 4770 bx lr
  9931. 80087aa: bf00 nop
  9932. 80087ac: 40021000 .word 0x40021000
  9933. 80087b0: 40010000 .word 0x40010000
  9934. 080087b4 <HAL_ADC_MspInit>:
  9935. * @param hadc: ADC handle pointer
  9936. * @retval None
  9937. */
  9938. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  9939. {
  9940. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9941. 80087b4: 2210 movs r2, #16
  9942. {
  9943. 80087b6: b530 push {r4, r5, lr}
  9944. 80087b8: 4605 mov r5, r0
  9945. 80087ba: b089 sub sp, #36 ; 0x24
  9946. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9947. 80087bc: eb0d 0002 add.w r0, sp, r2
  9948. 80087c0: 2100 movs r1, #0
  9949. 80087c2: f000 feee bl 80095a2 <memset>
  9950. if(hadc->Instance==ADC1)
  9951. 80087c6: 682a ldr r2, [r5, #0]
  9952. 80087c8: 4b2c ldr r3, [pc, #176] ; (800887c <HAL_ADC_MspInit+0xc8>)
  9953. 80087ca: 429a cmp r2, r3
  9954. 80087cc: d153 bne.n 8008876 <HAL_ADC_MspInit+0xc2>
  9955. {
  9956. /* USER CODE BEGIN ADC1_MspInit 0 */
  9957. /* USER CODE END ADC1_MspInit 0 */
  9958. /* Peripheral clock enable */
  9959. __HAL_RCC_ADC1_CLK_ENABLE();
  9960. 80087ce: f503 436c add.w r3, r3, #60416 ; 0xec00
  9961. 80087d2: 699a ldr r2, [r3, #24]
  9962. PA7 ------> ADC1_IN7
  9963. PB0 ------> ADC1_IN8
  9964. PB1 ------> ADC1_IN9
  9965. */
  9966. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9967. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9968. 80087d4: 2403 movs r4, #3
  9969. __HAL_RCC_ADC1_CLK_ENABLE();
  9970. 80087d6: f442 7200 orr.w r2, r2, #512 ; 0x200
  9971. 80087da: 619a str r2, [r3, #24]
  9972. 80087dc: 699a ldr r2, [r3, #24]
  9973. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9974. 80087de: a904 add r1, sp, #16
  9975. __HAL_RCC_ADC1_CLK_ENABLE();
  9976. 80087e0: f402 7200 and.w r2, r2, #512 ; 0x200
  9977. 80087e4: 9200 str r2, [sp, #0]
  9978. 80087e6: 9a00 ldr r2, [sp, #0]
  9979. __HAL_RCC_GPIOC_CLK_ENABLE();
  9980. 80087e8: 699a ldr r2, [r3, #24]
  9981. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9982. 80087ea: 4825 ldr r0, [pc, #148] ; (8008880 <HAL_ADC_MspInit+0xcc>)
  9983. __HAL_RCC_GPIOC_CLK_ENABLE();
  9984. 80087ec: f042 0210 orr.w r2, r2, #16
  9985. 80087f0: 619a str r2, [r3, #24]
  9986. 80087f2: 699a ldr r2, [r3, #24]
  9987. 80087f4: f002 0210 and.w r2, r2, #16
  9988. 80087f8: 9201 str r2, [sp, #4]
  9989. 80087fa: 9a01 ldr r2, [sp, #4]
  9990. __HAL_RCC_GPIOA_CLK_ENABLE();
  9991. 80087fc: 699a ldr r2, [r3, #24]
  9992. 80087fe: f042 0204 orr.w r2, r2, #4
  9993. 8008802: 619a str r2, [r3, #24]
  9994. 8008804: 699a ldr r2, [r3, #24]
  9995. 8008806: f002 0204 and.w r2, r2, #4
  9996. 800880a: 9202 str r2, [sp, #8]
  9997. 800880c: 9a02 ldr r2, [sp, #8]
  9998. __HAL_RCC_GPIOB_CLK_ENABLE();
  9999. 800880e: 699a ldr r2, [r3, #24]
  10000. 8008810: f042 0208 orr.w r2, r2, #8
  10001. 8008814: 619a str r2, [r3, #24]
  10002. 8008816: 699b ldr r3, [r3, #24]
  10003. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  10004. 8008818: 9405 str r4, [sp, #20]
  10005. __HAL_RCC_GPIOB_CLK_ENABLE();
  10006. 800881a: f003 0308 and.w r3, r3, #8
  10007. 800881e: 9303 str r3, [sp, #12]
  10008. 8008820: 9b03 ldr r3, [sp, #12]
  10009. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  10010. 8008822: 230f movs r3, #15
  10011. 8008824: 9304 str r3, [sp, #16]
  10012. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  10013. 8008826: f7fd fc63 bl 80060f0 <HAL_GPIO_Init>
  10014. GPIO_InitStruct.Pin = GPIO_PIN_0|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  10015. 800882a: 23ff movs r3, #255 ; 0xff
  10016. |DET_2_1G_DL_IN_Pin|DET_2_1G_DL_OUT_Pin|DET_2_1G_UL_IN_Pin|DET_2_1G_UL_OUT_Pin;
  10017. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  10018. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10019. 800882c: a904 add r1, sp, #16
  10020. 800882e: 4815 ldr r0, [pc, #84] ; (8008884 <HAL_ADC_MspInit+0xd0>)
  10021. GPIO_InitStruct.Pin = GPIO_PIN_0|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  10022. 8008830: 9304 str r3, [sp, #16]
  10023. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  10024. 8008832: 9405 str r4, [sp, #20]
  10025. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10026. 8008834: f7fd fc5c bl 80060f0 <HAL_GPIO_Init>
  10027. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  10028. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  10029. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  10030. 8008838: 4813 ldr r0, [pc, #76] ; (8008888 <HAL_ADC_MspInit+0xd4>)
  10031. 800883a: a904 add r1, sp, #16
  10032. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  10033. 800883c: 9404 str r4, [sp, #16]
  10034. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  10035. 800883e: 9405 str r4, [sp, #20]
  10036. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  10037. 8008840: f7fd fc56 bl 80060f0 <HAL_GPIO_Init>
  10038. /* ADC1 DMA Init */
  10039. /* ADC1 Init */
  10040. hdma_adc1.Instance = DMA1_Channel1;
  10041. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  10042. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  10043. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  10044. 8008844: 2280 movs r2, #128 ; 0x80
  10045. hdma_adc1.Instance = DMA1_Channel1;
  10046. 8008846: 4c11 ldr r4, [pc, #68] ; (800888c <HAL_ADC_MspInit+0xd8>)
  10047. 8008848: 4b11 ldr r3, [pc, #68] ; (8008890 <HAL_ADC_MspInit+0xdc>)
  10048. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  10049. 800884a: 60e2 str r2, [r4, #12]
  10050. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  10051. 800884c: f44f 7200 mov.w r2, #512 ; 0x200
  10052. 8008850: 6122 str r2, [r4, #16]
  10053. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  10054. 8008852: f44f 6200 mov.w r2, #2048 ; 0x800
  10055. hdma_adc1.Instance = DMA1_Channel1;
  10056. 8008856: 6023 str r3, [r4, #0]
  10057. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  10058. 8008858: 6162 str r2, [r4, #20]
  10059. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  10060. 800885a: 2300 movs r3, #0
  10061. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  10062. 800885c: 2220 movs r2, #32
  10063. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  10064. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  10065. 800885e: 4620 mov r0, r4
  10066. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  10067. 8008860: 6063 str r3, [r4, #4]
  10068. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  10069. 8008862: 60a3 str r3, [r4, #8]
  10070. hdma_adc1.Init.Mode = DMA_CIRCULAR;
  10071. 8008864: 61a2 str r2, [r4, #24]
  10072. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  10073. 8008866: 61e3 str r3, [r4, #28]
  10074. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  10075. 8008868: f7fd f954 bl 8005b14 <HAL_DMA_Init>
  10076. 800886c: b108 cbz r0, 8008872 <HAL_ADC_MspInit+0xbe>
  10077. {
  10078. Error_Handler();
  10079. 800886e: f7ff fde7 bl 8008440 <Error_Handler>
  10080. }
  10081. __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1);
  10082. 8008872: 622c str r4, [r5, #32]
  10083. 8008874: 6265 str r5, [r4, #36] ; 0x24
  10084. /* USER CODE BEGIN ADC1_MspInit 1 */
  10085. /* USER CODE END ADC1_MspInit 1 */
  10086. }
  10087. }
  10088. 8008876: b009 add sp, #36 ; 0x24
  10089. 8008878: bd30 pop {r4, r5, pc}
  10090. 800887a: bf00 nop
  10091. 800887c: 40012400 .word 0x40012400
  10092. 8008880: 40011000 .word 0x40011000
  10093. 8008884: 40010800 .word 0x40010800
  10094. 8008888: 40010c00 .word 0x40010c00
  10095. 800888c: 2000070c .word 0x2000070c
  10096. 8008890: 40020008 .word 0x40020008
  10097. 08008894 <HAL_TIM_Base_MspInit>:
  10098. * @param htim_base: TIM_Base handle pointer
  10099. * @retval None
  10100. */
  10101. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  10102. {
  10103. if(htim_base->Instance==TIM6)
  10104. 8008894: 6802 ldr r2, [r0, #0]
  10105. 8008896: 4b08 ldr r3, [pc, #32] ; (80088b8 <HAL_TIM_Base_MspInit+0x24>)
  10106. {
  10107. 8008898: b082 sub sp, #8
  10108. if(htim_base->Instance==TIM6)
  10109. 800889a: 429a cmp r2, r3
  10110. 800889c: d10a bne.n 80088b4 <HAL_TIM_Base_MspInit+0x20>
  10111. {
  10112. /* USER CODE BEGIN TIM6_MspInit 0 */
  10113. /* USER CODE END TIM6_MspInit 0 */
  10114. /* Peripheral clock enable */
  10115. __HAL_RCC_TIM6_CLK_ENABLE();
  10116. 800889e: f503 3300 add.w r3, r3, #131072 ; 0x20000
  10117. 80088a2: 69da ldr r2, [r3, #28]
  10118. 80088a4: f042 0210 orr.w r2, r2, #16
  10119. 80088a8: 61da str r2, [r3, #28]
  10120. 80088aa: 69db ldr r3, [r3, #28]
  10121. 80088ac: f003 0310 and.w r3, r3, #16
  10122. 80088b0: 9301 str r3, [sp, #4]
  10123. 80088b2: 9b01 ldr r3, [sp, #4]
  10124. /* USER CODE BEGIN TIM6_MspInit 1 */
  10125. /* USER CODE END TIM6_MspInit 1 */
  10126. }
  10127. }
  10128. 80088b4: b002 add sp, #8
  10129. 80088b6: 4770 bx lr
  10130. 80088b8: 40001000 .word 0x40001000
  10131. 080088bc <HAL_UART_MspInit>:
  10132. * This function configures the hardware resources used in this example
  10133. * @param huart: UART handle pointer
  10134. * @retval None
  10135. */
  10136. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  10137. {
  10138. 80088bc: b570 push {r4, r5, r6, lr}
  10139. 80088be: 4606 mov r6, r0
  10140. 80088c0: b086 sub sp, #24
  10141. GPIO_InitTypeDef GPIO_InitStruct = {0};
  10142. 80088c2: 2210 movs r2, #16
  10143. 80088c4: 2100 movs r1, #0
  10144. 80088c6: a802 add r0, sp, #8
  10145. 80088c8: f000 fe6b bl 80095a2 <memset>
  10146. if(huart->Instance==USART1)
  10147. 80088cc: 6832 ldr r2, [r6, #0]
  10148. 80088ce: 4b2b ldr r3, [pc, #172] ; (800897c <HAL_UART_MspInit+0xc0>)
  10149. 80088d0: 429a cmp r2, r3
  10150. 80088d2: d151 bne.n 8008978 <HAL_UART_MspInit+0xbc>
  10151. {
  10152. /* USER CODE BEGIN USART1_MspInit 0 */
  10153. /* USER CODE END USART1_MspInit 0 */
  10154. /* Peripheral clock enable */
  10155. __HAL_RCC_USART1_CLK_ENABLE();
  10156. 80088d4: f503 4358 add.w r3, r3, #55296 ; 0xd800
  10157. 80088d8: 699a ldr r2, [r3, #24]
  10158. PA10 ------> USART1_RX
  10159. */
  10160. GPIO_InitStruct.Pin = GPIO_PIN_9;
  10161. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  10162. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  10163. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10164. 80088da: a902 add r1, sp, #8
  10165. __HAL_RCC_USART1_CLK_ENABLE();
  10166. 80088dc: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  10167. 80088e0: 619a str r2, [r3, #24]
  10168. 80088e2: 699a ldr r2, [r3, #24]
  10169. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10170. 80088e4: 4826 ldr r0, [pc, #152] ; (8008980 <HAL_UART_MspInit+0xc4>)
  10171. __HAL_RCC_USART1_CLK_ENABLE();
  10172. 80088e6: f402 4280 and.w r2, r2, #16384 ; 0x4000
  10173. 80088ea: 9200 str r2, [sp, #0]
  10174. 80088ec: 9a00 ldr r2, [sp, #0]
  10175. __HAL_RCC_GPIOA_CLK_ENABLE();
  10176. 80088ee: 699a ldr r2, [r3, #24]
  10177. GPIO_InitStruct.Pin = GPIO_PIN_10;
  10178. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  10179. 80088f0: 2500 movs r5, #0
  10180. __HAL_RCC_GPIOA_CLK_ENABLE();
  10181. 80088f2: f042 0204 orr.w r2, r2, #4
  10182. 80088f6: 619a str r2, [r3, #24]
  10183. 80088f8: 699b ldr r3, [r3, #24]
  10184. GPIO_InitStruct.Pull = GPIO_NOPULL;
  10185. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10186. /* USART1 DMA Init */
  10187. /* USART1_RX Init */
  10188. hdma_usart1_rx.Instance = DMA1_Channel5;
  10189. 80088fa: 4c22 ldr r4, [pc, #136] ; (8008984 <HAL_UART_MspInit+0xc8>)
  10190. __HAL_RCC_GPIOA_CLK_ENABLE();
  10191. 80088fc: f003 0304 and.w r3, r3, #4
  10192. 8008900: 9301 str r3, [sp, #4]
  10193. 8008902: 9b01 ldr r3, [sp, #4]
  10194. GPIO_InitStruct.Pin = GPIO_PIN_9;
  10195. 8008904: f44f 7300 mov.w r3, #512 ; 0x200
  10196. 8008908: 9302 str r3, [sp, #8]
  10197. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  10198. 800890a: 2302 movs r3, #2
  10199. 800890c: 9303 str r3, [sp, #12]
  10200. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  10201. 800890e: 2303 movs r3, #3
  10202. 8008910: 9305 str r3, [sp, #20]
  10203. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10204. 8008912: f7fd fbed bl 80060f0 <HAL_GPIO_Init>
  10205. GPIO_InitStruct.Pin = GPIO_PIN_10;
  10206. 8008916: f44f 6380 mov.w r3, #1024 ; 0x400
  10207. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10208. 800891a: 4819 ldr r0, [pc, #100] ; (8008980 <HAL_UART_MspInit+0xc4>)
  10209. 800891c: a902 add r1, sp, #8
  10210. GPIO_InitStruct.Pin = GPIO_PIN_10;
  10211. 800891e: 9302 str r3, [sp, #8]
  10212. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  10213. 8008920: 9503 str r5, [sp, #12]
  10214. GPIO_InitStruct.Pull = GPIO_NOPULL;
  10215. 8008922: 9504 str r5, [sp, #16]
  10216. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  10217. 8008924: f7fd fbe4 bl 80060f0 <HAL_GPIO_Init>
  10218. hdma_usart1_rx.Instance = DMA1_Channel5;
  10219. 8008928: 4b17 ldr r3, [pc, #92] ; (8008988 <HAL_UART_MspInit+0xcc>)
  10220. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  10221. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10222. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10223. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  10224. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  10225. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  10226. 800892a: 4620 mov r0, r4
  10227. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  10228. 800892c: e884 0028 stmia.w r4, {r3, r5}
  10229. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  10230. 8008930: 2380 movs r3, #128 ; 0x80
  10231. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  10232. 8008932: 60a5 str r5, [r4, #8]
  10233. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  10234. 8008934: 60e3 str r3, [r4, #12]
  10235. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10236. 8008936: 6125 str r5, [r4, #16]
  10237. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10238. 8008938: 6165 str r5, [r4, #20]
  10239. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  10240. 800893a: 61a5 str r5, [r4, #24]
  10241. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  10242. 800893c: 61e5 str r5, [r4, #28]
  10243. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  10244. 800893e: f7fd f8e9 bl 8005b14 <HAL_DMA_Init>
  10245. 8008942: b108 cbz r0, 8008948 <HAL_UART_MspInit+0x8c>
  10246. {
  10247. Error_Handler();
  10248. 8008944: f7ff fd7c bl 8008440 <Error_Handler>
  10249. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  10250. /* USART1_TX Init */
  10251. hdma_usart1_tx.Instance = DMA1_Channel4;
  10252. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  10253. 8008948: f04f 0c10 mov.w ip, #16
  10254. 800894c: 4b0f ldr r3, [pc, #60] ; (800898c <HAL_UART_MspInit+0xd0>)
  10255. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  10256. 800894e: 6374 str r4, [r6, #52] ; 0x34
  10257. 8008950: 6266 str r6, [r4, #36] ; 0x24
  10258. hdma_usart1_tx.Instance = DMA1_Channel4;
  10259. 8008952: 4c0f ldr r4, [pc, #60] ; (8008990 <HAL_UART_MspInit+0xd4>)
  10260. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  10261. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  10262. 8008954: 2280 movs r2, #128 ; 0x80
  10263. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  10264. 8008956: e884 1008 stmia.w r4, {r3, ip}
  10265. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  10266. 800895a: 2300 movs r3, #0
  10267. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10268. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10269. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  10270. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  10271. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  10272. 800895c: 4620 mov r0, r4
  10273. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  10274. 800895e: 60a3 str r3, [r4, #8]
  10275. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  10276. 8008960: 60e2 str r2, [r4, #12]
  10277. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  10278. 8008962: 6123 str r3, [r4, #16]
  10279. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  10280. 8008964: 6163 str r3, [r4, #20]
  10281. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  10282. 8008966: 61a3 str r3, [r4, #24]
  10283. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  10284. 8008968: 61e3 str r3, [r4, #28]
  10285. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  10286. 800896a: f7fd f8d3 bl 8005b14 <HAL_DMA_Init>
  10287. 800896e: b108 cbz r0, 8008974 <HAL_UART_MspInit+0xb8>
  10288. {
  10289. Error_Handler();
  10290. 8008970: f7ff fd66 bl 8008440 <Error_Handler>
  10291. }
  10292. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  10293. 8008974: 6334 str r4, [r6, #48] ; 0x30
  10294. 8008976: 6266 str r6, [r4, #36] ; 0x24
  10295. /* USER CODE BEGIN USART1_MspInit 1 */
  10296. /* USER CODE END USART1_MspInit 1 */
  10297. }
  10298. }
  10299. 8008978: b006 add sp, #24
  10300. 800897a: bd70 pop {r4, r5, r6, pc}
  10301. 800897c: 40013800 .word 0x40013800
  10302. 8008980: 40010800 .word 0x40010800
  10303. 8008984: 20000688 .word 0x20000688
  10304. 8008988: 40020058 .word 0x40020058
  10305. 800898c: 40020044 .word 0x40020044
  10306. 8008990: 20000614 .word 0x20000614
  10307. 08008994 <NMI_Handler>:
  10308. 8008994: 4770 bx lr
  10309. 08008996 <HardFault_Handler>:
  10310. /**
  10311. * @brief This function handles Hard fault interrupt.
  10312. */
  10313. void HardFault_Handler(void)
  10314. {
  10315. 8008996: e7fe b.n 8008996 <HardFault_Handler>
  10316. 08008998 <MemManage_Handler>:
  10317. /**
  10318. * @brief This function handles Memory management fault.
  10319. */
  10320. void MemManage_Handler(void)
  10321. {
  10322. 8008998: e7fe b.n 8008998 <MemManage_Handler>
  10323. 0800899a <BusFault_Handler>:
  10324. /**
  10325. * @brief This function handles Prefetch fault, memory access fault.
  10326. */
  10327. void BusFault_Handler(void)
  10328. {
  10329. 800899a: e7fe b.n 800899a <BusFault_Handler>
  10330. 0800899c <UsageFault_Handler>:
  10331. /**
  10332. * @brief This function handles Undefined instruction or illegal state.
  10333. */
  10334. void UsageFault_Handler(void)
  10335. {
  10336. 800899c: e7fe b.n 800899c <UsageFault_Handler>
  10337. 0800899e <SVC_Handler>:
  10338. 800899e: 4770 bx lr
  10339. 080089a0 <DebugMon_Handler>:
  10340. 80089a0: 4770 bx lr
  10341. 080089a2 <PendSV_Handler>:
  10342. /**
  10343. * @brief This function handles Pendable request for system service.
  10344. */
  10345. void PendSV_Handler(void)
  10346. {
  10347. 80089a2: 4770 bx lr
  10348. 080089a4 <SysTick_Handler>:
  10349. void SysTick_Handler(void)
  10350. {
  10351. /* USER CODE BEGIN SysTick_IRQn 0 */
  10352. /* USER CODE END SysTick_IRQn 0 */
  10353. HAL_IncTick();
  10354. 80089a4: f7fc bd90 b.w 80054c8 <HAL_IncTick>
  10355. 080089a8 <DMA1_Channel1_IRQHandler>:
  10356. void DMA1_Channel1_IRQHandler(void)
  10357. {
  10358. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  10359. /* USER CODE END DMA1_Channel1_IRQn 0 */
  10360. HAL_DMA_IRQHandler(&hdma_adc1);
  10361. 80089a8: 4801 ldr r0, [pc, #4] ; (80089b0 <DMA1_Channel1_IRQHandler+0x8>)
  10362. 80089aa: f7fd b99f b.w 8005cec <HAL_DMA_IRQHandler>
  10363. 80089ae: bf00 nop
  10364. 80089b0: 2000070c .word 0x2000070c
  10365. 080089b4 <DMA1_Channel4_IRQHandler>:
  10366. void DMA1_Channel4_IRQHandler(void)
  10367. {
  10368. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  10369. /* USER CODE END DMA1_Channel4_IRQn 0 */
  10370. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  10371. 80089b4: 4801 ldr r0, [pc, #4] ; (80089bc <DMA1_Channel4_IRQHandler+0x8>)
  10372. 80089b6: f7fd b999 b.w 8005cec <HAL_DMA_IRQHandler>
  10373. 80089ba: bf00 nop
  10374. 80089bc: 20000614 .word 0x20000614
  10375. 080089c0 <DMA1_Channel5_IRQHandler>:
  10376. void DMA1_Channel5_IRQHandler(void)
  10377. {
  10378. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  10379. /* USER CODE END DMA1_Channel5_IRQn 0 */
  10380. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  10381. 80089c0: 4801 ldr r0, [pc, #4] ; (80089c8 <DMA1_Channel5_IRQHandler+0x8>)
  10382. 80089c2: f7fd b993 b.w 8005cec <HAL_DMA_IRQHandler>
  10383. 80089c6: bf00 nop
  10384. 80089c8: 20000688 .word 0x20000688
  10385. 080089cc <USART1_IRQHandler>:
  10386. void USART1_IRQHandler(void)
  10387. {
  10388. /* USER CODE BEGIN USART1_IRQn 0 */
  10389. /* USER CODE END USART1_IRQn 0 */
  10390. HAL_UART_IRQHandler(&huart1);
  10391. 80089cc: 4801 ldr r0, [pc, #4] ; (80089d4 <USART1_IRQHandler+0x8>)
  10392. 80089ce: f7fe bbd5 b.w 800717c <HAL_UART_IRQHandler>
  10393. 80089d2: bf00 nop
  10394. 80089d4: 200006cc .word 0x200006cc
  10395. 080089d8 <TIM6_IRQHandler>:
  10396. void TIM6_IRQHandler(void)
  10397. {
  10398. /* USER CODE BEGIN TIM6_IRQn 0 */
  10399. /* USER CODE END TIM6_IRQn 0 */
  10400. HAL_TIM_IRQHandler(&htim6);
  10401. 80089d8: 4801 ldr r0, [pc, #4] ; (80089e0 <TIM6_IRQHandler+0x8>)
  10402. 80089da: f7fe b81d b.w 8006a18 <HAL_TIM_IRQHandler>
  10403. 80089de: bf00 nop
  10404. 80089e0: 20000750 .word 0x20000750
  10405. 080089e4 <_read>:
  10406. _kill(status, -1);
  10407. while (1) {} /* Make sure we hang here */
  10408. }
  10409. __attribute__((weak)) int _read(int file, char *ptr, int len)
  10410. {
  10411. 80089e4: b570 push {r4, r5, r6, lr}
  10412. 80089e6: 460e mov r6, r1
  10413. 80089e8: 4615 mov r5, r2
  10414. int DataIdx;
  10415. for (DataIdx = 0; DataIdx < len; DataIdx++)
  10416. 80089ea: 460c mov r4, r1
  10417. 80089ec: 1ba3 subs r3, r4, r6
  10418. 80089ee: 429d cmp r5, r3
  10419. 80089f0: dc01 bgt.n 80089f6 <_read+0x12>
  10420. {
  10421. *ptr++ = __io_getchar();
  10422. }
  10423. return len;
  10424. }
  10425. 80089f2: 4628 mov r0, r5
  10426. 80089f4: bd70 pop {r4, r5, r6, pc}
  10427. *ptr++ = __io_getchar();
  10428. 80089f6: f3af 8000 nop.w
  10429. 80089fa: f804 0b01 strb.w r0, [r4], #1
  10430. 80089fe: e7f5 b.n 80089ec <_read+0x8>
  10431. 08008a00 <_sbrk>:
  10432. }
  10433. return len;
  10434. }
  10435. caddr_t _sbrk(int incr)
  10436. {
  10437. 8008a00: b508 push {r3, lr}
  10438. extern char end asm("end");
  10439. static char *heap_end;
  10440. char *prev_heap_end;
  10441. if (heap_end == 0)
  10442. 8008a02: 4b0a ldr r3, [pc, #40] ; (8008a2c <_sbrk+0x2c>)
  10443. {
  10444. 8008a04: 4602 mov r2, r0
  10445. if (heap_end == 0)
  10446. 8008a06: 6819 ldr r1, [r3, #0]
  10447. 8008a08: b909 cbnz r1, 8008a0e <_sbrk+0xe>
  10448. heap_end = &end;
  10449. 8008a0a: 4909 ldr r1, [pc, #36] ; (8008a30 <_sbrk+0x30>)
  10450. 8008a0c: 6019 str r1, [r3, #0]
  10451. prev_heap_end = heap_end;
  10452. if (heap_end + incr > stack_ptr)
  10453. 8008a0e: 4669 mov r1, sp
  10454. prev_heap_end = heap_end;
  10455. 8008a10: 6818 ldr r0, [r3, #0]
  10456. if (heap_end + incr > stack_ptr)
  10457. 8008a12: 4402 add r2, r0
  10458. 8008a14: 428a cmp r2, r1
  10459. 8008a16: d906 bls.n 8008a26 <_sbrk+0x26>
  10460. {
  10461. // write(1, "Heap and stack collision\n", 25);
  10462. // abort();
  10463. errno = ENOMEM;
  10464. 8008a18: f000 fd8e bl 8009538 <__errno>
  10465. 8008a1c: 230c movs r3, #12
  10466. 8008a1e: 6003 str r3, [r0, #0]
  10467. return (caddr_t) -1;
  10468. 8008a20: f04f 30ff mov.w r0, #4294967295
  10469. 8008a24: bd08 pop {r3, pc}
  10470. }
  10471. heap_end += incr;
  10472. 8008a26: 601a str r2, [r3, #0]
  10473. return (caddr_t) prev_heap_end;
  10474. }
  10475. 8008a28: bd08 pop {r3, pc}
  10476. 8008a2a: bf00 nop
  10477. 8008a2c: 20000454 .word 0x20000454
  10478. 8008a30: 200017b0 .word 0x200017b0
  10479. 08008a34 <_close>:
  10480. int _close(int file)
  10481. {
  10482. return -1;
  10483. }
  10484. 8008a34: f04f 30ff mov.w r0, #4294967295
  10485. 8008a38: 4770 bx lr
  10486. 08008a3a <_fstat>:
  10487. int _fstat(int file, struct stat *st)
  10488. {
  10489. st->st_mode = S_IFCHR;
  10490. 8008a3a: f44f 5300 mov.w r3, #8192 ; 0x2000
  10491. return 0;
  10492. }
  10493. 8008a3e: 2000 movs r0, #0
  10494. st->st_mode = S_IFCHR;
  10495. 8008a40: 604b str r3, [r1, #4]
  10496. }
  10497. 8008a42: 4770 bx lr
  10498. 08008a44 <_isatty>:
  10499. int _isatty(int file)
  10500. {
  10501. return 1;
  10502. }
  10503. 8008a44: 2001 movs r0, #1
  10504. 8008a46: 4770 bx lr
  10505. 08008a48 <_lseek>:
  10506. int _lseek(int file, int ptr, int dir)
  10507. {
  10508. return 0;
  10509. }
  10510. 8008a48: 2000 movs r0, #0
  10511. 8008a4a: 4770 bx lr
  10512. 08008a4c <SystemInit>:
  10513. */
  10514. void SystemInit (void)
  10515. {
  10516. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  10517. /* Set HSION bit */
  10518. RCC->CR |= 0x00000001U;
  10519. 8008a4c: 4b0e ldr r3, [pc, #56] ; (8008a88 <SystemInit+0x3c>)
  10520. 8008a4e: 681a ldr r2, [r3, #0]
  10521. 8008a50: f042 0201 orr.w r2, r2, #1
  10522. 8008a54: 601a str r2, [r3, #0]
  10523. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  10524. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  10525. RCC->CFGR &= 0xF8FF0000U;
  10526. 8008a56: 6859 ldr r1, [r3, #4]
  10527. 8008a58: 4a0c ldr r2, [pc, #48] ; (8008a8c <SystemInit+0x40>)
  10528. 8008a5a: 400a ands r2, r1
  10529. 8008a5c: 605a str r2, [r3, #4]
  10530. #else
  10531. RCC->CFGR &= 0xF0FF0000U;
  10532. #endif /* STM32F105xC */
  10533. /* Reset HSEON, CSSON and PLLON bits */
  10534. RCC->CR &= 0xFEF6FFFFU;
  10535. 8008a5e: 681a ldr r2, [r3, #0]
  10536. 8008a60: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  10537. 8008a64: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  10538. 8008a68: 601a str r2, [r3, #0]
  10539. /* Reset HSEBYP bit */
  10540. RCC->CR &= 0xFFFBFFFFU;
  10541. 8008a6a: 681a ldr r2, [r3, #0]
  10542. 8008a6c: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  10543. 8008a70: 601a str r2, [r3, #0]
  10544. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  10545. RCC->CFGR &= 0xFF80FFFFU;
  10546. 8008a72: 685a ldr r2, [r3, #4]
  10547. 8008a74: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  10548. 8008a78: 605a str r2, [r3, #4]
  10549. /* Reset CFGR2 register */
  10550. RCC->CFGR2 = 0x00000000U;
  10551. #else
  10552. /* Disable all interrupts and clear pending bits */
  10553. RCC->CIR = 0x009F0000U;
  10554. 8008a7a: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  10555. 8008a7e: 609a str r2, [r3, #8]
  10556. #endif
  10557. #ifdef VECT_TAB_SRAM
  10558. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  10559. #else
  10560. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  10561. 8008a80: 4a03 ldr r2, [pc, #12] ; (8008a90 <SystemInit+0x44>)
  10562. 8008a82: 4b04 ldr r3, [pc, #16] ; (8008a94 <SystemInit+0x48>)
  10563. 8008a84: 609a str r2, [r3, #8]
  10564. 8008a86: 4770 bx lr
  10565. 8008a88: 40021000 .word 0x40021000
  10566. 8008a8c: f8ff0000 .word 0xf8ff0000
  10567. 8008a90: 08004000 .word 0x08004000
  10568. 8008a94: e000ed00 .word 0xe000ed00
  10569. 08008a98 <InitUartQueue>:
  10570. UARTQUEUE WifiQueue;
  10571. uart_hal_tx_type uart_hal_tx;
  10572. void InitUartQueue(pUARTQUEUE pQueue)
  10573. {
  10574. setbuf(stdout, NULL);
  10575. 8008a98: 4b0b ldr r3, [pc, #44] ; (8008ac8 <InitUartQueue+0x30>)
  10576. {
  10577. 8008a9a: b510 push {r4, lr}
  10578. setbuf(stdout, NULL);
  10579. 8008a9c: 681b ldr r3, [r3, #0]
  10580. {
  10581. 8008a9e: 4604 mov r4, r0
  10582. setbuf(stdout, NULL);
  10583. 8008aa0: 2100 movs r1, #0
  10584. 8008aa2: 6898 ldr r0, [r3, #8]
  10585. 8008aa4: f001 fa62 bl 8009f6c <setbuf>
  10586. pQueue->data = pQueue->head = pQueue->tail = 0;
  10587. 8008aa8: 2300 movs r3, #0
  10588. uart_hal_tx.output_p = uart_hal_tx.input_p = 0;
  10589. 8008aaa: 4a08 ldr r2, [pc, #32] ; (8008acc <InitUartQueue+0x34>)
  10590. pQueue->data = pQueue->head = pQueue->tail = 0;
  10591. 8008aac: 6063 str r3, [r4, #4]
  10592. 8008aae: 6023 str r3, [r4, #0]
  10593. 8008ab0: 60a3 str r3, [r4, #8]
  10594. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  10595. 8008ab2: 4907 ldr r1, [pc, #28] ; (8008ad0 <InitUartQueue+0x38>)
  10596. uart_hal_tx.output_p = uart_hal_tx.input_p = 0;
  10597. 8008ab4: f8a2 3400 strh.w r3, [r2, #1024] ; 0x400
  10598. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  10599. 8008ab8: 4806 ldr r0, [pc, #24] ; (8008ad4 <InitUartQueue+0x3c>)
  10600. uart_hal_tx.output_p = uart_hal_tx.input_p = 0;
  10601. 8008aba: f8a2 3402 strh.w r3, [r2, #1026] ; 0x402
  10602. {
  10603. //_Error_Handler(__FILE__, __LINE__);
  10604. }
  10605. //HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1);
  10606. //HAL_UART_Receive_IT(hTerminal, pQueue->Buffer + pQueue->head, 1);
  10607. }
  10608. 8008abe: e8bd 4010 ldmia.w sp!, {r4, lr}
  10609. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  10610. 8008ac2: 2201 movs r2, #1
  10611. 8008ac4: f7fe ba6c b.w 8006fa0 <HAL_UART_Receive_DMA>
  10612. 8008ac8: 20000234 .word 0x20000234
  10613. 8008acc: 20000f9c .word 0x20000f9c
  10614. 8008ad0: 20000b9c .word 0x20000b9c
  10615. 8008ad4: 200006cc .word 0x200006cc
  10616. 08008ad8 <GetDataFromUartQueue>:
  10617. pUARTQUEUE pQueue = &TerminalQueue;
  10618. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  10619. // {
  10620. // _Error_Handler(__FILE__, __LINE__);
  10621. // }
  10622. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10623. 8008ad8: 4a14 ldr r2, [pc, #80] ; (8008b2c <GetDataFromUartQueue+0x54>)
  10624. {
  10625. 8008ada: b538 push {r3, r4, r5, lr}
  10626. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10627. 8008adc: 6810 ldr r0, [r2, #0]
  10628. 8008ade: 1c43 adds r3, r0, #1
  10629. 8008ae0: 6013 str r3, [r2, #0]
  10630. 8008ae2: 4b13 ldr r3, [pc, #76] ; (8008b30 <GetDataFromUartQueue+0x58>)
  10631. 8008ae4: 6859 ldr r1, [r3, #4]
  10632. 8008ae6: f103 040c add.w r4, r3, #12
  10633. 8008aea: 5d0d ldrb r5, [r1, r4]
  10634. 8008aec: 4c11 ldr r4, [pc, #68] ; (8008b34 <GetDataFromUartQueue+0x5c>)
  10635. #ifdef DEBUG_PRINT
  10636. printf("%02x ",*(pQueue->Buffer + pQueue->tail)) ;
  10637. #endif /* DEBUG_PRINT */
  10638. pQueue->tail++;
  10639. 8008aee: 3101 adds r1, #1
  10640. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10641. 8008af0: f5b1 6f80 cmp.w r1, #1024 ; 0x400
  10642. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  10643. 8008af4: 5425 strb r5, [r4, r0]
  10644. 8008af6: 4614 mov r4, r2
  10645. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10646. 8008af8: bfa8 it ge
  10647. 8008afa: 2200 movge r2, #0
  10648. pQueue->data--;
  10649. 8008afc: 689d ldr r5, [r3, #8]
  10650. pQueue->tail++;
  10651. 8008afe: bfb8 it lt
  10652. 8008b00: 6059 strlt r1, [r3, #4]
  10653. pQueue->data--;
  10654. 8008b02: f105 35ff add.w r5, r5, #4294967295
  10655. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  10656. 8008b06: bfa8 it ge
  10657. 8008b08: 605a strge r2, [r3, #4]
  10658. pQueue->data--;
  10659. 8008b0a: 609d str r5, [r3, #8]
  10660. if(pQueue->data == 0){
  10661. 8008b0c: b96d cbnz r5, 8008b2a <GetDataFromUartQueue+0x52>
  10662. // printf("data cnt zero !!! \r\n");
  10663. RF_Ctrl_Main(&uart_buf[Header]);
  10664. 8008b0e: 4809 ldr r0, [pc, #36] ; (8008b34 <GetDataFromUartQueue+0x5c>)
  10665. 8008b10: f000 fc9e bl 8009450 <RF_Ctrl_Main>
  10666. #if 0 // PYJ.2019.07.15_BEGIN --
  10667. for(int i = 0; i < cnt; i++){
  10668. printf("%02x ",uart_buf[i]);
  10669. }
  10670. #endif // PYJ.2019.07.15_END --
  10671. memset(uart_buf,0x00,cnt);
  10672. 8008b14: 6822 ldr r2, [r4, #0]
  10673. 8008b16: 4629 mov r1, r5
  10674. 8008b18: 4806 ldr r0, [pc, #24] ; (8008b34 <GetDataFromUartQueue+0x5c>)
  10675. 8008b1a: f000 fd42 bl 80095a2 <memset>
  10676. // for(int i = 0; i < cnt; i++)
  10677. // uart_buf[i] = 0;
  10678. cnt = 0;
  10679. 8008b1e: 6025 str r5, [r4, #0]
  10680. HAL_Delay(1);
  10681. 8008b20: 2001 movs r0, #1
  10682. }
  10683. }
  10684. 8008b22: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10685. HAL_Delay(1);
  10686. 8008b26: f7fc bce1 b.w 80054ec <HAL_Delay>
  10687. 8008b2a: bd38 pop {r3, r4, r5, pc}
  10688. 8008b2c: 20000458 .word 0x20000458
  10689. 8008b30: 20000b90 .word 0x20000b90
  10690. 8008b34: 20000790 .word 0x20000790
  10691. 08008b38 <HAL_UART_RxCpltCallback>:
  10692. AdcTimerCnt = UartRxTimerCnt = 0;
  10693. 8008b38: 2300 movs r3, #0
  10694. 8008b3a: 4a0f ldr r2, [pc, #60] ; (8008b78 <HAL_UART_RxCpltCallback+0x40>)
  10695. {
  10696. 8008b3c: b510 push {r4, lr}
  10697. AdcTimerCnt = UartRxTimerCnt = 0;
  10698. 8008b3e: 6013 str r3, [r2, #0]
  10699. pQueue->head++;
  10700. 8008b40: 4c0e ldr r4, [pc, #56] ; (8008b7c <HAL_UART_RxCpltCallback+0x44>)
  10701. AdcTimerCnt = UartRxTimerCnt = 0;
  10702. 8008b42: 4a0f ldr r2, [pc, #60] ; (8008b80 <HAL_UART_RxCpltCallback+0x48>)
  10703. 8008b44: 6013 str r3, [r2, #0]
  10704. pQueue->head++;
  10705. 8008b46: 6822 ldr r2, [r4, #0]
  10706. 8008b48: 3201 adds r2, #1
  10707. 8008b4a: f5b2 6f80 cmp.w r2, #1024 ; 0x400
  10708. 8008b4e: bfb8 it lt
  10709. 8008b50: 4613 movlt r3, r2
  10710. 8008b52: 6023 str r3, [r4, #0]
  10711. pQueue->data++;
  10712. 8008b54: 68a3 ldr r3, [r4, #8]
  10713. 8008b56: 3301 adds r3, #1
  10714. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10715. 8008b58: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  10716. pQueue->data++;
  10717. 8008b5c: 60a3 str r3, [r4, #8]
  10718. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10719. 8008b5e: db01 blt.n 8008b64 <HAL_UART_RxCpltCallback+0x2c>
  10720. GetDataFromUartQueue(huart);
  10721. 8008b60: f7ff ffba bl 8008ad8 <GetDataFromUartQueue>
  10722. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10723. 8008b64: 6823 ldr r3, [r4, #0]
  10724. 8008b66: 4907 ldr r1, [pc, #28] ; (8008b84 <HAL_UART_RxCpltCallback+0x4c>)
  10725. 8008b68: 2201 movs r2, #1
  10726. }
  10727. 8008b6a: e8bd 4010 ldmia.w sp!, {r4, lr}
  10728. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10729. 8008b6e: 4419 add r1, r3
  10730. 8008b70: 4805 ldr r0, [pc, #20] ; (8008b88 <HAL_UART_RxCpltCallback+0x50>)
  10731. 8008b72: f7fe ba15 b.w 8006fa0 <HAL_UART_Receive_DMA>
  10732. 8008b76: bf00 nop
  10733. 8008b78: 2000044c .word 0x2000044c
  10734. 8008b7c: 20000b90 .word 0x20000b90
  10735. 8008b80: 20000440 .word 0x20000440
  10736. 8008b84: 20000b9c .word 0x20000b9c
  10737. 8008b88: 200006cc .word 0x200006cc
  10738. 08008b8c <RF_Data_Check>:
  10739. PATH_EN_2_1G_UL_GPIO_Port,
  10740. PATH_EN_2_1G_UL_Pin,
  10741. };
  10742. bool RF_Data_Check(uint8_t* data_buf){
  10743. 8008b8c: b508 push {r3, lr}
  10744. bool ret = false;
  10745. bool crcret = STH30_CheckCrc(&data_buf[Type], data_buf[Length], data_buf[data_buf[Crcindex]]);
  10746. 8008b8e: 78c3 ldrb r3, [r0, #3]
  10747. 8008b90: 7881 ldrb r1, [r0, #2]
  10748. 8008b92: 5cc2 ldrb r2, [r0, r3]
  10749. 8008b94: 3001 adds r0, #1
  10750. 8008b96: f7fe fc5f bl 8007458 <STH30_CheckCrc>
  10751. // printf("Recv CRC Value : \"%d\"\r\n Create CRC Value : \"%d\" \r\n",data_buf[data_buf[Crcindex]],STH30_CreateCrc(&data_buf[Type], data_buf[Length]));
  10752. }
  10753. // printf("CRC Result : \"%d\" \r\n",ret);
  10754. return ret;
  10755. }
  10756. 8008b9a: 3000 adds r0, #0
  10757. 8008b9c: bf18 it ne
  10758. 8008b9e: 2001 movne r0, #1
  10759. 8008ba0: bd08 pop {r3, pc}
  10760. ...
  10761. 08008ba4 <RF_Status_Get>:
  10762. PLL_EN_3_5G_L_GPIO_Port,
  10763. PLL_EN_3_5G_L_Pin,
  10764. };
  10765. void RF_Status_Get(void){
  10766. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10767. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10768. 8008ba4: 23be movs r3, #190 ; 0xbe
  10769. void RF_Status_Get(void){
  10770. 8008ba6: b510 push {r4, lr}
  10771. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10772. 8008ba8: 4c0b ldr r4, [pc, #44] ; (8008bd8 <RF_Status_Get+0x34>)
  10773. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10774. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  10775. 8008baa: 215d movs r1, #93 ; 0x5d
  10776. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10777. 8008bac: 7023 strb r3, [r4, #0]
  10778. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10779. 8008bae: 2302 movs r3, #2
  10780. 8008bb0: 7063 strb r3, [r4, #1]
  10781. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10782. 8008bb2: 235e movs r3, #94 ; 0x5e
  10783. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10784. 8008bb4: 1c60 adds r0, r4, #1
  10785. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 2;
  10786. 8008bb6: 70a1 strb r1, [r4, #2]
  10787. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10788. 8008bb8: 70e3 strb r3, [r4, #3]
  10789. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10790. 8008bba: f7fe fc32 bl 8007422 <STH30_CreateCrc>
  10791. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10792. 8008bbe: 23eb movs r3, #235 ; 0xeb
  10793. Prev_data[INDEX_BLUE_CRC] = STH30_CreateCrc(&Prev_data[Type], Prev_data[Length]);
  10794. 8008bc0: f884 005e strb.w r0, [r4, #94] ; 0x5e
  10795. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10796. 8008bc4: f884 305f strb.w r3, [r4, #95] ; 0x5f
  10797. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10798. 8008bc8: 4621 mov r1, r4
  10799. // printf("\r\nYJ : %x",ADCvalue[0]);
  10800. // printf("\r\n");
  10801. }
  10802. 8008bca: e8bd 4010 ldmia.w sp!, {r4, lr}
  10803. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10804. 8008bce: 2260 movs r2, #96 ; 0x60
  10805. 8008bd0: 4802 ldr r0, [pc, #8] ; (8008bdc <RF_Status_Get+0x38>)
  10806. 8008bd2: f7fe b9ab b.w 8006f2c <HAL_UART_Transmit_DMA>
  10807. 8008bd6: bf00 nop
  10808. 8008bd8: 2000057c .word 0x2000057c
  10809. 8008bdc: 200006cc .word 0x200006cc
  10810. 08008be0 <RF_Status_Ack>:
  10811. static uint8_t Ack_Buf[6];
  10812. void RF_Status_Ack(void){
  10813. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10814. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10815. 8008be0: 23be movs r3, #190 ; 0xbe
  10816. void RF_Status_Ack(void){
  10817. 8008be2: b510 push {r4, lr}
  10818. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10819. 8008be4: 4c0a ldr r4, [pc, #40] ; (8008c10 <RF_Status_Ack+0x30>)
  10820. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10821. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  10822. 8008be6: 2103 movs r1, #3
  10823. Ack_Buf[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10824. 8008be8: 7023 strb r3, [r4, #0]
  10825. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10826. 8008bea: 2304 movs r3, #4
  10827. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  10828. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10829. 8008bec: 1c60 adds r0, r4, #1
  10830. Ack_Buf[INDEX_BLUE_TYPE] = TYPE_BLUECELL_ACK;
  10831. 8008bee: 7063 strb r3, [r4, #1]
  10832. Ack_Buf[INDEX_BLUE_LENGTH] = 3;
  10833. 8008bf0: 70a1 strb r1, [r4, #2]
  10834. Ack_Buf[INDEX_BLUE_CRCINDEX + 0] = INDEX_BLUE_CRCINDEX + 1;
  10835. 8008bf2: 70e3 strb r3, [r4, #3]
  10836. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10837. 8008bf4: f7fe fc15 bl 8007422 <STH30_CreateCrc>
  10838. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  10839. 8008bf8: 23eb movs r3, #235 ; 0xeb
  10840. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10841. 8008bfa: 78a2 ldrb r2, [r4, #2]
  10842. Ack_Buf[INDEX_BLUE_CRCINDEX + 1] = STH30_CreateCrc(&Ack_Buf[Type], Ack_Buf[Length]);
  10843. 8008bfc: 7120 strb r0, [r4, #4]
  10844. Ack_Buf[INDEX_BLUE_CRCINDEX + 2] = BLUECELL_TAILER;
  10845. 8008bfe: 7163 strb r3, [r4, #5]
  10846. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10847. 8008c00: 4621 mov r1, r4
  10848. // printf("\r\nYJ : %x",ADCvalue[0]);
  10849. // printf("\r\n");
  10850. }
  10851. 8008c02: e8bd 4010 ldmia.w sp!, {r4, lr}
  10852. HAL_UART_Transmit_DMA(&huart1,&Ack_Buf[INDEX_BLUE_HEADER],Ack_Buf[INDEX_BLUE_LENGTH] + 3);
  10853. 8008c06: 3203 adds r2, #3
  10854. 8008c08: 4802 ldr r0, [pc, #8] ; (8008c14 <RF_Status_Ack+0x34>)
  10855. 8008c0a: f7fe b98f b.w 8006f2c <HAL_UART_Transmit_DMA>
  10856. 8008c0e: bf00 nop
  10857. 8008c10: 2000045c .word 0x2000045c
  10858. 8008c14: 200006cc .word 0x200006cc
  10859. 08008c18 <RF_Operate>:
  10860. void RF_Operate(uint8_t* data_buf){
  10861. 8008c18: b570 push {r4, r5, r6, lr}
  10862. uint16_t temp_val = 0;
  10863. uint8_t ADC_Modify = 0;
  10864. ADF4153_R_N_Reg_st temp_reg;
  10865. // printf("Prev_data[INDEX_ATT_1_8G_DL1] : %x data_buf[INDEX_ATT_1_8G_DL1] : %x\r\n",Prev_data[INDEX_ATT_1_8G_DL1],data_buf[INDEX_ATT_1_8G_DL1]);
  10866. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10867. 8008c1a: 4db1 ldr r5, [pc, #708] ; (8008ee0 <RF_Operate+0x2c8>)
  10868. 8008c1c: 7902 ldrb r2, [r0, #4]
  10869. 8008c1e: 792b ldrb r3, [r5, #4]
  10870. void RF_Operate(uint8_t* data_buf){
  10871. 8008c20: b0a2 sub sp, #136 ; 0x88
  10872. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10873. 8008c22: 4293 cmp r3, r2
  10874. void RF_Operate(uint8_t* data_buf){
  10875. 8008c24: 4604 mov r4, r0
  10876. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10877. 8008c26: d00c beq.n 8008c42 <RF_Operate+0x2a>
  10878. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  10879. 8008c28: 4bae ldr r3, [pc, #696] ; (8008ee4 <RF_Operate+0x2cc>)
  10880. 8008c2a: 9202 str r2, [sp, #8]
  10881. 8008c2c: f103 0210 add.w r2, r3, #16
  10882. 8008c30: e892 0003 ldmia.w r2, {r0, r1}
  10883. 8008c34: e88d 0003 stmia.w sp, {r0, r1}
  10884. 8008c38: cb0f ldmia r3, {r0, r1, r2, r3}
  10885. 8008c3a: f7fe fb99 bl 8007370 <BDA4601_atten_ctrl>
  10886. Prev_data[INDEX_ATT_1_8G_DL1] = data_buf[INDEX_ATT_1_8G_DL1];
  10887. 8008c3e: 7923 ldrb r3, [r4, #4]
  10888. 8008c40: 712b strb r3, [r5, #4]
  10889. }
  10890. if(Prev_data[INDEX_ATT_1_8G_DL2] != data_buf[INDEX_ATT_1_8G_DL2]){
  10891. 8008c42: 7962 ldrb r2, [r4, #5]
  10892. 8008c44: 796b ldrb r3, [r5, #5]
  10893. 8008c46: 4293 cmp r3, r2
  10894. 8008c48: d00c beq.n 8008c64 <RF_Operate+0x4c>
  10895. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,(data_buf[INDEX_ATT_1_8G_DL2]));
  10896. 8008c4a: 4ba7 ldr r3, [pc, #668] ; (8008ee8 <RF_Operate+0x2d0>)
  10897. 8008c4c: 9202 str r2, [sp, #8]
  10898. 8008c4e: f103 0210 add.w r2, r3, #16
  10899. 8008c52: e892 0003 ldmia.w r2, {r0, r1}
  10900. 8008c56: e88d 0003 stmia.w sp, {r0, r1}
  10901. 8008c5a: cb0f ldmia r3, {r0, r1, r2, r3}
  10902. 8008c5c: f7fe fb88 bl 8007370 <BDA4601_atten_ctrl>
  10903. Prev_data[INDEX_ATT_1_8G_DL2] = data_buf[INDEX_ATT_1_8G_DL2];
  10904. 8008c60: 7963 ldrb r3, [r4, #5]
  10905. 8008c62: 716b strb r3, [r5, #5]
  10906. }
  10907. if(Prev_data[INDEX_ATT_1_8G_UL1] != data_buf[INDEX_ATT_1_8G_UL1]){
  10908. 8008c64: 79a2 ldrb r2, [r4, #6]
  10909. 8008c66: 79ab ldrb r3, [r5, #6]
  10910. 8008c68: 4293 cmp r3, r2
  10911. 8008c6a: d00c beq.n 8008c86 <RF_Operate+0x6e>
  10912. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  10913. 8008c6c: 4b9f ldr r3, [pc, #636] ; (8008eec <RF_Operate+0x2d4>)
  10914. 8008c6e: 9202 str r2, [sp, #8]
  10915. 8008c70: f103 0210 add.w r2, r3, #16
  10916. 8008c74: e892 0003 ldmia.w r2, {r0, r1}
  10917. 8008c78: e88d 0003 stmia.w sp, {r0, r1}
  10918. 8008c7c: cb0f ldmia r3, {r0, r1, r2, r3}
  10919. 8008c7e: f7fe fb77 bl 8007370 <BDA4601_atten_ctrl>
  10920. Prev_data[INDEX_ATT_1_8G_UL1] = data_buf[INDEX_ATT_1_8G_UL1];
  10921. 8008c82: 79a3 ldrb r3, [r4, #6]
  10922. 8008c84: 71ab strb r3, [r5, #6]
  10923. }
  10924. if(Prev_data[INDEX_ATT_1_8G_UL2] != data_buf[INDEX_ATT_1_8G_UL2]){
  10925. 8008c86: 79e2 ldrb r2, [r4, #7]
  10926. 8008c88: 79eb ldrb r3, [r5, #7]
  10927. 8008c8a: 4293 cmp r3, r2
  10928. 8008c8c: d00c beq.n 8008ca8 <RF_Operate+0x90>
  10929. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,(data_buf[INDEX_ATT_1_8G_UL2]));
  10930. 8008c8e: 4b98 ldr r3, [pc, #608] ; (8008ef0 <RF_Operate+0x2d8>)
  10931. 8008c90: 9202 str r2, [sp, #8]
  10932. 8008c92: f103 0210 add.w r2, r3, #16
  10933. 8008c96: e892 0003 ldmia.w r2, {r0, r1}
  10934. 8008c9a: e88d 0003 stmia.w sp, {r0, r1}
  10935. 8008c9e: cb0f ldmia r3, {r0, r1, r2, r3}
  10936. 8008ca0: f7fe fb66 bl 8007370 <BDA4601_atten_ctrl>
  10937. Prev_data[INDEX_ATT_1_8G_UL2] = data_buf[INDEX_ATT_1_8G_UL2];
  10938. 8008ca4: 79e3 ldrb r3, [r4, #7]
  10939. 8008ca6: 71eb strb r3, [r5, #7]
  10940. }
  10941. if(Prev_data[INDEX_ATT_1_8G_UL3] != data_buf[INDEX_ATT_1_8G_UL3]){
  10942. 8008ca8: 7a22 ldrb r2, [r4, #8]
  10943. 8008caa: 7a2b ldrb r3, [r5, #8]
  10944. 8008cac: 4293 cmp r3, r2
  10945. 8008cae: d00c beq.n 8008cca <RF_Operate+0xb2>
  10946. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,(data_buf[INDEX_ATT_1_8G_UL3]));
  10947. 8008cb0: 4b90 ldr r3, [pc, #576] ; (8008ef4 <RF_Operate+0x2dc>)
  10948. 8008cb2: 9202 str r2, [sp, #8]
  10949. 8008cb4: f103 0210 add.w r2, r3, #16
  10950. 8008cb8: e892 0003 ldmia.w r2, {r0, r1}
  10951. 8008cbc: e88d 0003 stmia.w sp, {r0, r1}
  10952. 8008cc0: cb0f ldmia r3, {r0, r1, r2, r3}
  10953. 8008cc2: f7fe fb55 bl 8007370 <BDA4601_atten_ctrl>
  10954. Prev_data[INDEX_ATT_1_8G_UL3] = data_buf[INDEX_ATT_1_8G_UL3];
  10955. 8008cc6: 7a23 ldrb r3, [r4, #8]
  10956. 8008cc8: 722b strb r3, [r5, #8]
  10957. }
  10958. if(Prev_data[INDEX_ATT_1_8G_UL4] != data_buf[INDEX_ATT_1_8G_UL4]){
  10959. 8008cca: 7a62 ldrb r2, [r4, #9]
  10960. 8008ccc: 7a6b ldrb r3, [r5, #9]
  10961. 8008cce: 4293 cmp r3, r2
  10962. 8008cd0: d00c beq.n 8008cec <RF_Operate+0xd4>
  10963. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,(data_buf[INDEX_ATT_1_8G_UL4]));
  10964. 8008cd2: 4b89 ldr r3, [pc, #548] ; (8008ef8 <RF_Operate+0x2e0>)
  10965. 8008cd4: 9202 str r2, [sp, #8]
  10966. 8008cd6: f103 0210 add.w r2, r3, #16
  10967. 8008cda: e892 0003 ldmia.w r2, {r0, r1}
  10968. 8008cde: e88d 0003 stmia.w sp, {r0, r1}
  10969. 8008ce2: cb0f ldmia r3, {r0, r1, r2, r3}
  10970. 8008ce4: f7fe fb44 bl 8007370 <BDA4601_atten_ctrl>
  10971. Prev_data[INDEX_ATT_1_8G_UL4] = data_buf[INDEX_ATT_1_8G_UL4];
  10972. 8008ce8: 7a63 ldrb r3, [r4, #9]
  10973. 8008cea: 726b strb r3, [r5, #9]
  10974. }
  10975. if(Prev_data[INDEX_ATT_2_1G_DL1] != data_buf[INDEX_ATT_2_1G_DL1]){
  10976. 8008cec: 7aa2 ldrb r2, [r4, #10]
  10977. 8008cee: 7aab ldrb r3, [r5, #10]
  10978. 8008cf0: 4293 cmp r3, r2
  10979. 8008cf2: d00c beq.n 8008d0e <RF_Operate+0xf6>
  10980. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  10981. 8008cf4: 4b81 ldr r3, [pc, #516] ; (8008efc <RF_Operate+0x2e4>)
  10982. 8008cf6: 9202 str r2, [sp, #8]
  10983. 8008cf8: f103 0210 add.w r2, r3, #16
  10984. 8008cfc: e892 0003 ldmia.w r2, {r0, r1}
  10985. 8008d00: e88d 0003 stmia.w sp, {r0, r1}
  10986. 8008d04: cb0f ldmia r3, {r0, r1, r2, r3}
  10987. 8008d06: f7fe fb33 bl 8007370 <BDA4601_atten_ctrl>
  10988. Prev_data[INDEX_ATT_2_1G_DL1] = data_buf[INDEX_ATT_2_1G_DL1];
  10989. 8008d0a: 7aa3 ldrb r3, [r4, #10]
  10990. 8008d0c: 72ab strb r3, [r5, #10]
  10991. }
  10992. if(Prev_data[INDEX_ATT_2_1G_DL2] != data_buf[INDEX_ATT_2_1G_DL2]){
  10993. 8008d0e: 7ae2 ldrb r2, [r4, #11]
  10994. 8008d10: 7aeb ldrb r3, [r5, #11]
  10995. 8008d12: 4293 cmp r3, r2
  10996. 8008d14: d00c beq.n 8008d30 <RF_Operate+0x118>
  10997. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,(data_buf[INDEX_ATT_2_1G_DL2]));
  10998. 8008d16: 4b7a ldr r3, [pc, #488] ; (8008f00 <RF_Operate+0x2e8>)
  10999. 8008d18: 9202 str r2, [sp, #8]
  11000. 8008d1a: f103 0210 add.w r2, r3, #16
  11001. 8008d1e: e892 0003 ldmia.w r2, {r0, r1}
  11002. 8008d22: e88d 0003 stmia.w sp, {r0, r1}
  11003. 8008d26: cb0f ldmia r3, {r0, r1, r2, r3}
  11004. 8008d28: f7fe fb22 bl 8007370 <BDA4601_atten_ctrl>
  11005. Prev_data[INDEX_ATT_2_1G_DL2] = data_buf[INDEX_ATT_2_1G_DL2];
  11006. 8008d2c: 7ae3 ldrb r3, [r4, #11]
  11007. 8008d2e: 72eb strb r3, [r5, #11]
  11008. }
  11009. if(Prev_data[INDEX_ATT_2_1G_UL1] != data_buf[INDEX_ATT_2_1G_UL1]){
  11010. 8008d30: 7b22 ldrb r2, [r4, #12]
  11011. 8008d32: 7b2b ldrb r3, [r5, #12]
  11012. 8008d34: 4293 cmp r3, r2
  11013. 8008d36: d00c beq.n 8008d52 <RF_Operate+0x13a>
  11014. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  11015. 8008d38: 4b72 ldr r3, [pc, #456] ; (8008f04 <RF_Operate+0x2ec>)
  11016. 8008d3a: 9202 str r2, [sp, #8]
  11017. 8008d3c: f103 0210 add.w r2, r3, #16
  11018. 8008d40: e892 0003 ldmia.w r2, {r0, r1}
  11019. 8008d44: e88d 0003 stmia.w sp, {r0, r1}
  11020. 8008d48: cb0f ldmia r3, {r0, r1, r2, r3}
  11021. 8008d4a: f7fe fb11 bl 8007370 <BDA4601_atten_ctrl>
  11022. Prev_data[INDEX_ATT_2_1G_UL1] = data_buf[INDEX_ATT_2_1G_UL1];
  11023. 8008d4e: 7b23 ldrb r3, [r4, #12]
  11024. 8008d50: 732b strb r3, [r5, #12]
  11025. }
  11026. if(Prev_data[INDEX_ATT_2_1G_UL2] != data_buf[INDEX_ATT_2_1G_UL2]){
  11027. 8008d52: 7b62 ldrb r2, [r4, #13]
  11028. 8008d54: 7b6b ldrb r3, [r5, #13]
  11029. 8008d56: 4293 cmp r3, r2
  11030. 8008d58: d00c beq.n 8008d74 <RF_Operate+0x15c>
  11031. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,(data_buf[INDEX_ATT_2_1G_UL2]));
  11032. 8008d5a: 4b6b ldr r3, [pc, #428] ; (8008f08 <RF_Operate+0x2f0>)
  11033. 8008d5c: 9202 str r2, [sp, #8]
  11034. 8008d5e: f103 0210 add.w r2, r3, #16
  11035. 8008d62: e892 0003 ldmia.w r2, {r0, r1}
  11036. 8008d66: e88d 0003 stmia.w sp, {r0, r1}
  11037. 8008d6a: cb0f ldmia r3, {r0, r1, r2, r3}
  11038. 8008d6c: f7fe fb00 bl 8007370 <BDA4601_atten_ctrl>
  11039. Prev_data[INDEX_ATT_2_1G_UL2] = data_buf[INDEX_ATT_2_1G_UL2];
  11040. 8008d70: 7b63 ldrb r3, [r4, #13]
  11041. 8008d72: 736b strb r3, [r5, #13]
  11042. }
  11043. if(Prev_data[INDEX_ATT_2_1G_UL3] != data_buf[INDEX_ATT_2_1G_UL3]){
  11044. 8008d74: 7ba2 ldrb r2, [r4, #14]
  11045. 8008d76: 7bab ldrb r3, [r5, #14]
  11046. 8008d78: 4293 cmp r3, r2
  11047. 8008d7a: d00c beq.n 8008d96 <RF_Operate+0x17e>
  11048. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,(data_buf[INDEX_ATT_2_1G_UL3]));
  11049. 8008d7c: 4b63 ldr r3, [pc, #396] ; (8008f0c <RF_Operate+0x2f4>)
  11050. 8008d7e: 9202 str r2, [sp, #8]
  11051. 8008d80: f103 0210 add.w r2, r3, #16
  11052. 8008d84: e892 0003 ldmia.w r2, {r0, r1}
  11053. 8008d88: e88d 0003 stmia.w sp, {r0, r1}
  11054. 8008d8c: cb0f ldmia r3, {r0, r1, r2, r3}
  11055. 8008d8e: f7fe faef bl 8007370 <BDA4601_atten_ctrl>
  11056. Prev_data[INDEX_ATT_2_1G_UL3] = data_buf[INDEX_ATT_2_1G_UL3];
  11057. 8008d92: 7ba3 ldrb r3, [r4, #14]
  11058. 8008d94: 73ab strb r3, [r5, #14]
  11059. }
  11060. if(Prev_data[INDEX_ATT_2_1G_UL4] != data_buf[INDEX_ATT_2_1G_UL4]){
  11061. 8008d96: 7be2 ldrb r2, [r4, #15]
  11062. 8008d98: 7beb ldrb r3, [r5, #15]
  11063. 8008d9a: 4293 cmp r3, r2
  11064. 8008d9c: d00c beq.n 8008db8 <RF_Operate+0x1a0>
  11065. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,(data_buf[INDEX_ATT_2_1G_UL4]));
  11066. 8008d9e: 4b5c ldr r3, [pc, #368] ; (8008f10 <RF_Operate+0x2f8>)
  11067. 8008da0: 9202 str r2, [sp, #8]
  11068. 8008da2: f103 0210 add.w r2, r3, #16
  11069. 8008da6: e892 0003 ldmia.w r2, {r0, r1}
  11070. 8008daa: e88d 0003 stmia.w sp, {r0, r1}
  11071. 8008dae: cb0f ldmia r3, {r0, r1, r2, r3}
  11072. 8008db0: f7fe fade bl 8007370 <BDA4601_atten_ctrl>
  11073. Prev_data[INDEX_ATT_2_1G_UL4] = data_buf[INDEX_ATT_2_1G_UL4];
  11074. 8008db4: 7be3 ldrb r3, [r4, #15]
  11075. 8008db6: 73eb strb r3, [r5, #15]
  11076. }
  11077. if( (Prev_data[INDEX_ATT_3_5G_DL] != data_buf[INDEX_ATT_3_5G_DL])
  11078. 8008db8: 7c23 ldrb r3, [r4, #16]
  11079. 8008dba: 7c2a ldrb r2, [r5, #16]
  11080. 8008dbc: 429a cmp r2, r3
  11081. 8008dbe: d10f bne.n 8008de0 <RF_Operate+0x1c8>
  11082. ||(Prev_data[INDEX_ATT_3_5G_UL] != data_buf[INDEX_ATT_3_5G_UL])
  11083. 8008dc0: 7c69 ldrb r1, [r5, #17]
  11084. 8008dc2: 7c62 ldrb r2, [r4, #17]
  11085. 8008dc4: 4291 cmp r1, r2
  11086. 8008dc6: d10b bne.n 8008de0 <RF_Operate+0x1c8>
  11087. ||(Prev_data[INDEX_ATT_3_5G_COM1] != data_buf[INDEX_ATT_3_5G_COM1])
  11088. 8008dc8: 7ca9 ldrb r1, [r5, #18]
  11089. 8008dca: 7ca2 ldrb r2, [r4, #18]
  11090. 8008dcc: 4291 cmp r1, r2
  11091. 8008dce: d107 bne.n 8008de0 <RF_Operate+0x1c8>
  11092. ||(Prev_data[INDEX_ATT_3_5G_COM2] != data_buf[INDEX_ATT_3_5G_COM2])
  11093. 8008dd0: 7ce9 ldrb r1, [r5, #19]
  11094. 8008dd2: 7ce2 ldrb r2, [r4, #19]
  11095. 8008dd4: 4291 cmp r1, r2
  11096. 8008dd6: d103 bne.n 8008de0 <RF_Operate+0x1c8>
  11097. ||(Prev_data[INDEX_ATT_3_5G_COM3] != data_buf[INDEX_ATT_3_5G_COM3])
  11098. 8008dd8: 7d29 ldrb r1, [r5, #20]
  11099. 8008dda: 7d22 ldrb r2, [r4, #20]
  11100. 8008ddc: 4291 cmp r1, r2
  11101. 8008dde: d01c beq.n 8008e1a <RF_Operate+0x202>
  11102. ){
  11103. ALL_ATT_3_5G.data0 = Prev_data[INDEX_ATT_3_5G_DL] = data_buf[INDEX_ATT_3_5G_DL];
  11104. 8008de0: 4e4c ldr r6, [pc, #304] ; (8008f14 <RF_Operate+0x2fc>)
  11105. 8008de2: 742b strb r3, [r5, #16]
  11106. 8008de4: 7633 strb r3, [r6, #24]
  11107. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_UL] = data_buf[INDEX_ATT_3_5G_UL];
  11108. 8008de6: 7c63 ldrb r3, [r4, #17]
  11109. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  11110. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  11111. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_COM3] = data_buf[INDEX_ATT_3_5G_COM3];
  11112. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11113. 8008de8: 227c movs r2, #124 ; 0x7c
  11114. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_UL] = data_buf[INDEX_ATT_3_5G_UL];
  11115. 8008dea: 746b strb r3, [r5, #17]
  11116. 8008dec: f886 3034 strb.w r3, [r6, #52] ; 0x34
  11117. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  11118. 8008df0: 7ca3 ldrb r3, [r4, #18]
  11119. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11120. 8008df2: f106 0110 add.w r1, r6, #16
  11121. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  11122. 8008df6: 74ab strb r3, [r5, #18]
  11123. 8008df8: f886 3050 strb.w r3, [r6, #80] ; 0x50
  11124. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  11125. 8008dfc: 7ce3 ldrb r3, [r4, #19]
  11126. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11127. 8008dfe: 4668 mov r0, sp
  11128. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  11129. 8008e00: 74eb strb r3, [r5, #19]
  11130. 8008e02: f886 306c strb.w r3, [r6, #108] ; 0x6c
  11131. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_COM3] = data_buf[INDEX_ATT_3_5G_COM3];
  11132. 8008e06: 7d23 ldrb r3, [r4, #20]
  11133. 8008e08: 752b strb r3, [r5, #20]
  11134. 8008e0a: f886 3088 strb.w r3, [r6, #136] ; 0x88
  11135. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  11136. 8008e0e: f000 fbbd bl 800958c <memcpy>
  11137. 8008e12: e896 000f ldmia.w r6, {r0, r1, r2, r3}
  11138. 8008e16: f7fe fb4f bl 80074b8 <PE43711_ALL_atten_ctrl>
  11139. }
  11140. if((Prev_data[INDEX_PLL_1_8G_DL_H] != data_buf[INDEX_PLL_1_8G_DL_H])
  11141. 8008e1a: 7d62 ldrb r2, [r4, #21]
  11142. 8008e1c: 7d6b ldrb r3, [r5, #21]
  11143. 8008e1e: 4293 cmp r3, r2
  11144. 8008e20: d01d beq.n 8008e5e <RF_Operate+0x246>
  11145. && (Prev_data[INDEX_PLL_1_8G_DL_L] != data_buf[INDEX_PLL_1_8G_DL_L])
  11146. 8008e22: 7da3 ldrb r3, [r4, #22]
  11147. 8008e24: 7da9 ldrb r1, [r5, #22]
  11148. 8008e26: 4299 cmp r1, r3
  11149. 8008e28: d019 beq.n 8008e5e <RF_Operate+0x246>
  11150. ){
  11151. Prev_data[INDEX_PLL_1_8G_DL_H] = data_buf[INDEX_PLL_1_8G_DL_H];
  11152. 8008e2a: 756a strb r2, [r5, #21]
  11153. Prev_data[INDEX_PLL_1_8G_DL_L] = data_buf[INDEX_PLL_1_8G_DL_L];
  11154. 8008e2c: 75ab strb r3, [r5, #22]
  11155. temp_val = (data_buf[INDEX_PLL_1_8G_DL_H] << 8) | (data_buf[INDEX_PLL_1_8G_DL_L]);
  11156. 8008e2e: 7d60 ldrb r0, [r4, #21]
  11157. 8008e30: 7da3 ldrb r3, [r4, #22]
  11158. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  11159. 8008e32: ea43 2300 orr.w r3, r3, r0, lsl #8
  11160. 8008e36: 4838 ldr r0, [pc, #224] ; (8008f18 <RF_Operate+0x300>)
  11161. 8008e38: 4358 muls r0, r3
  11162. 8008e3a: f7ff fb27 bl 800848c <halSynSetFreq>
  11163. 8008e3e: 4a37 ldr r2, [pc, #220] ; (8008f1c <RF_Operate+0x304>)
  11164. 8008e40: 4b37 ldr r3, [pc, #220] ; (8008f20 <RF_Operate+0x308>)
  11165. 8008e42: 9204 str r2, [sp, #16]
  11166. 8008e44: f44f 6282 mov.w r2, #1040 ; 0x410
  11167. 8008e48: 9003 str r0, [sp, #12]
  11168. 8008e4a: 9202 str r2, [sp, #8]
  11169. 8008e4c: f103 0210 add.w r2, r3, #16
  11170. 8008e50: e892 0003 ldmia.w r2, {r0, r1}
  11171. 8008e54: e88d 0003 stmia.w sp, {r0, r1}
  11172. 8008e58: cb0f ldmia r3, {r0, r1, r2, r3}
  11173. 8008e5a: f7ff fb1f bl 800849c <ADF4113_Module_Ctrl>
  11174. }
  11175. if((Prev_data[INDEX_PLL_1_8G_UL_H] != data_buf[INDEX_PLL_1_8G_UL_H])
  11176. 8008e5e: 7de3 ldrb r3, [r4, #23]
  11177. 8008e60: 7dea ldrb r2, [r5, #23]
  11178. 8008e62: 429a cmp r2, r3
  11179. 8008e64: d01b beq.n 8008e9e <RF_Operate+0x286>
  11180. && (Prev_data[INDEX_PLL_1_8G_UL_L] != data_buf[INDEX_PLL_1_8G_UL_L])){
  11181. 8008e66: 7e20 ldrb r0, [r4, #24]
  11182. 8008e68: 7e2a ldrb r2, [r5, #24]
  11183. 8008e6a: 4282 cmp r2, r0
  11184. 8008e6c: d017 beq.n 8008e9e <RF_Operate+0x286>
  11185. temp_val = (data_buf[INDEX_PLL_1_8G_UL_H] << 8) | (data_buf[INDEX_PLL_1_8G_UL_L]);
  11186. Prev_data[INDEX_PLL_1_8G_UL_H] = data_buf[INDEX_PLL_1_8G_UL_H];
  11187. 8008e6e: 75eb strb r3, [r5, #23]
  11188. Prev_data[INDEX_PLL_1_8G_UL_L] = data_buf[INDEX_PLL_1_8G_UL_L];
  11189. 8008e70: 7628 strb r0, [r5, #24]
  11190. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  11191. 8008e72: ea40 2003 orr.w r0, r0, r3, lsl #8
  11192. 8008e76: 4b28 ldr r3, [pc, #160] ; (8008f18 <RF_Operate+0x300>)
  11193. 8008e78: 4358 muls r0, r3
  11194. 8008e7a: f7ff fb07 bl 800848c <halSynSetFreq>
  11195. 8008e7e: 4a27 ldr r2, [pc, #156] ; (8008f1c <RF_Operate+0x304>)
  11196. 8008e80: 4b28 ldr r3, [pc, #160] ; (8008f24 <RF_Operate+0x30c>)
  11197. 8008e82: 9204 str r2, [sp, #16]
  11198. 8008e84: f44f 6282 mov.w r2, #1040 ; 0x410
  11199. 8008e88: 9003 str r0, [sp, #12]
  11200. 8008e8a: 9202 str r2, [sp, #8]
  11201. 8008e8c: f103 0210 add.w r2, r3, #16
  11202. 8008e90: e892 0003 ldmia.w r2, {r0, r1}
  11203. 8008e94: e88d 0003 stmia.w sp, {r0, r1}
  11204. 8008e98: cb0f ldmia r3, {r0, r1, r2, r3}
  11205. 8008e9a: f7ff faff bl 800849c <ADF4113_Module_Ctrl>
  11206. }
  11207. if((Prev_data[INDEX_PLL_2_1G_DL_H] != data_buf[INDEX_PLL_2_1G_DL_H])
  11208. 8008e9e: 7e63 ldrb r3, [r4, #25]
  11209. 8008ea0: 7e6a ldrb r2, [r5, #25]
  11210. 8008ea2: 429a cmp r2, r3
  11211. 8008ea4: d042 beq.n 8008f2c <RF_Operate+0x314>
  11212. && (Prev_data[INDEX_PLL_2_1G_DL_L] != data_buf[INDEX_PLL_2_1G_DL_L])){
  11213. 8008ea6: 7ea0 ldrb r0, [r4, #26]
  11214. 8008ea8: 7eaa ldrb r2, [r5, #26]
  11215. 8008eaa: 4282 cmp r2, r0
  11216. 8008eac: d03e beq.n 8008f2c <RF_Operate+0x314>
  11217. temp_val = ((data_buf[INDEX_PLL_2_1G_DL_H] << 8) | (data_buf[INDEX_PLL_2_1G_DL_L]));
  11218. Prev_data[INDEX_PLL_2_1G_DL_H] = data_buf[INDEX_PLL_2_1G_DL_H];
  11219. 8008eae: 766b strb r3, [r5, #25]
  11220. Prev_data[INDEX_PLL_2_1G_DL_L] = data_buf[INDEX_PLL_2_1G_DL_L];
  11221. 8008eb0: 76a8 strb r0, [r5, #26]
  11222. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  11223. 8008eb2: ea40 2003 orr.w r0, r0, r3, lsl #8
  11224. 8008eb6: 4b18 ldr r3, [pc, #96] ; (8008f18 <RF_Operate+0x300>)
  11225. 8008eb8: 4358 muls r0, r3
  11226. 8008eba: f7ff fae7 bl 800848c <halSynSetFreq>
  11227. 8008ebe: 4a17 ldr r2, [pc, #92] ; (8008f1c <RF_Operate+0x304>)
  11228. 8008ec0: 4b19 ldr r3, [pc, #100] ; (8008f28 <RF_Operate+0x310>)
  11229. 8008ec2: 9204 str r2, [sp, #16]
  11230. 8008ec4: f44f 6282 mov.w r2, #1040 ; 0x410
  11231. 8008ec8: 9003 str r0, [sp, #12]
  11232. 8008eca: 9202 str r2, [sp, #8]
  11233. 8008ecc: f103 0210 add.w r2, r3, #16
  11234. 8008ed0: e892 0003 ldmia.w r2, {r0, r1}
  11235. 8008ed4: e88d 0003 stmia.w sp, {r0, r1}
  11236. 8008ed8: cb0f ldmia r3, {r0, r1, r2, r3}
  11237. 8008eda: f7ff fadf bl 800849c <ADF4113_Module_Ctrl>
  11238. 8008ede: e025 b.n 8008f2c <RF_Operate+0x314>
  11239. 8008ee0: 2000057c .word 0x2000057c
  11240. 8008ee4: 20000008 .word 0x20000008
  11241. 8008ee8: 20000020 .word 0x20000020
  11242. 8008eec: 20000038 .word 0x20000038
  11243. 8008ef0: 20000050 .word 0x20000050
  11244. 8008ef4: 20000068 .word 0x20000068
  11245. 8008ef8: 20000080 .word 0x20000080
  11246. 8008efc: 20000098 .word 0x20000098
  11247. 8008f00: 200000b0 .word 0x200000b0
  11248. 8008f04: 200000c8 .word 0x200000c8
  11249. 8008f08: 200000e0 .word 0x200000e0
  11250. 8008f0c: 200000f8 .word 0x200000f8
  11251. 8008f10: 20000110 .word 0x20000110
  11252. 8008f14: 200004f0 .word 0x200004f0
  11253. 8008f18: 000186a0 .word 0x000186a0
  11254. 8008f1c: 009f8092 .word 0x009f8092
  11255. 8008f20: 200001a0 .word 0x200001a0
  11256. 8008f24: 200001b8 .word 0x200001b8
  11257. 8008f28: 200001d0 .word 0x200001d0
  11258. }
  11259. if((Prev_data[INDEX_PLL_2_1G_UL_H] != data_buf[INDEX_PLL_2_1G_UL_H])
  11260. 8008f2c: 7ee2 ldrb r2, [r4, #27]
  11261. 8008f2e: 7eeb ldrb r3, [r5, #27]
  11262. 8008f30: 4293 cmp r3, r2
  11263. 8008f32: d01d beq.n 8008f70 <RF_Operate+0x358>
  11264. && (Prev_data[INDEX_PLL_2_1G_UL_L] != data_buf[INDEX_PLL_2_1G_UL_L])){
  11265. 8008f34: 7f23 ldrb r3, [r4, #28]
  11266. 8008f36: 7f29 ldrb r1, [r5, #28]
  11267. 8008f38: 4299 cmp r1, r3
  11268. 8008f3a: d019 beq.n 8008f70 <RF_Operate+0x358>
  11269. Prev_data[INDEX_PLL_2_1G_UL_H] = data_buf[INDEX_PLL_2_1G_UL_H];
  11270. 8008f3c: 76ea strb r2, [r5, #27]
  11271. Prev_data[INDEX_PLL_2_1G_UL_L] = data_buf[INDEX_PLL_2_1G_UL_L];
  11272. 8008f3e: 772b strb r3, [r5, #28]
  11273. temp_val = (data_buf[INDEX_PLL_2_1G_UL_H] << 8) | (data_buf[INDEX_PLL_2_1G_UL_L]);
  11274. 8008f40: 7ee0 ldrb r0, [r4, #27]
  11275. 8008f42: 7f23 ldrb r3, [r4, #28]
  11276. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  11277. 8008f44: ea43 2300 orr.w r3, r3, r0, lsl #8
  11278. 8008f48: 48c7 ldr r0, [pc, #796] ; (8009268 <RF_Operate+0x650>)
  11279. 8008f4a: 4358 muls r0, r3
  11280. 8008f4c: f7ff fa9e bl 800848c <halSynSetFreq>
  11281. 8008f50: 4ac6 ldr r2, [pc, #792] ; (800926c <RF_Operate+0x654>)
  11282. 8008f52: 4bc7 ldr r3, [pc, #796] ; (8009270 <RF_Operate+0x658>)
  11283. 8008f54: 9204 str r2, [sp, #16]
  11284. 8008f56: f44f 6282 mov.w r2, #1040 ; 0x410
  11285. 8008f5a: 9003 str r0, [sp, #12]
  11286. 8008f5c: 9202 str r2, [sp, #8]
  11287. 8008f5e: f103 0210 add.w r2, r3, #16
  11288. 8008f62: e892 0003 ldmia.w r2, {r0, r1}
  11289. 8008f66: e88d 0003 stmia.w sp, {r0, r1}
  11290. 8008f6a: cb0f ldmia r3, {r0, r1, r2, r3}
  11291. 8008f6c: f7ff fa96 bl 800849c <ADF4113_Module_Ctrl>
  11292. }
  11293. if((Prev_data[INDEX_PLL_3_5G_DL_H] != data_buf[INDEX_PLL_3_5G_DL_H])
  11294. 8008f70: 7f62 ldrb r2, [r4, #29]
  11295. 8008f72: 7f6b ldrb r3, [r5, #29]
  11296. 8008f74: 4293 cmp r3, r2
  11297. 8008f76: d027 beq.n 8008fc8 <RF_Operate+0x3b0>
  11298. && (Prev_data[INDEX_PLL_3_5G_DL_L] != data_buf[INDEX_PLL_3_5G_DL_L])){
  11299. 8008f78: 7fa3 ldrb r3, [r4, #30]
  11300. 8008f7a: 7fa9 ldrb r1, [r5, #30]
  11301. 8008f7c: 4299 cmp r1, r3
  11302. 8008f7e: d023 beq.n 8008fc8 <RF_Operate+0x3b0>
  11303. Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H];
  11304. Prev_data[INDEX_PLL_3_5G_DL_L] = data_buf[INDEX_PLL_3_5G_DL_L];
  11305. 8008f80: 77ab strb r3, [r5, #30]
  11306. temp_val = (data_buf[INDEX_PLL_3_5G_DL_H] << 8) | (data_buf[INDEX_PLL_3_5G_DL_L]);
  11307. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11308. 8008f82: f241 3388 movw r3, #5000 ; 0x1388
  11309. 8008f86: 9303 str r3, [sp, #12]
  11310. 8008f88: 2302 movs r3, #2
  11311. 8008f8a: 9302 str r3, [sp, #8]
  11312. 8008f8c: 2300 movs r3, #0
  11313. Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H];
  11314. 8008f8e: 776a strb r2, [r5, #29]
  11315. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11316. 8008f90: 4ab8 ldr r2, [pc, #736] ; (8009274 <RF_Operate+0x65c>)
  11317. 8008f92: a820 add r0, sp, #128 ; 0x80
  11318. 8008f94: e9cd 2300 strd r2, r3, [sp]
  11319. 8008f98: a3af add r3, pc, #700 ; (adr r3, 8009258 <RF_Operate+0x640>)
  11320. 8008f9a: e9d3 2300 ldrd r2, r3, [r3]
  11321. 8008f9e: f7fe fbc7 bl 8007730 <ADF4153_Freq_Calc>
  11322. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11323. 8008fa2: 2203 movs r2, #3
  11324. 8008fa4: 9205 str r2, [sp, #20]
  11325. 8008fa6: f241 32c2 movw r2, #5058 ; 0x13c2
  11326. 8008faa: 9204 str r2, [sp, #16]
  11327. 8008fac: 9a20 ldr r2, [sp, #128] ; 0x80
  11328. 8008fae: 4bb2 ldr r3, [pc, #712] ; (8009278 <RF_Operate+0x660>)
  11329. 8008fb0: 9203 str r2, [sp, #12]
  11330. 8008fb2: 9a21 ldr r2, [sp, #132] ; 0x84
  11331. 8008fb4: 9202 str r2, [sp, #8]
  11332. 8008fb6: f103 0210 add.w r2, r3, #16
  11333. 8008fba: e892 0003 ldmia.w r2, {r0, r1}
  11334. 8008fbe: e88d 0003 stmia.w sp, {r0, r1}
  11335. 8008fc2: cb0f ldmia r3, {r0, r1, r2, r3}
  11336. 8008fc4: f7fe fc38 bl 8007838 <ADF4153_Module_Ctrl>
  11337. }
  11338. if((Prev_data[INDEX_PLL_3_5G_UL_H] != data_buf[INDEX_PLL_3_5G_UL_H])
  11339. 8008fc8: 7fe2 ldrb r2, [r4, #31]
  11340. 8008fca: 7feb ldrb r3, [r5, #31]
  11341. 8008fcc: 4293 cmp r3, r2
  11342. 8008fce: d02a beq.n 8009026 <RF_Operate+0x40e>
  11343. && (Prev_data[INDEX_PLL_3_5G_UL_L] != data_buf[INDEX_PLL_3_5G_UL_L])){
  11344. 8008fd0: f894 3020 ldrb.w r3, [r4, #32]
  11345. 8008fd4: f895 1020 ldrb.w r1, [r5, #32]
  11346. 8008fd8: 4299 cmp r1, r3
  11347. 8008fda: d024 beq.n 8009026 <RF_Operate+0x40e>
  11348. Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H];
  11349. Prev_data[INDEX_PLL_3_5G_UL_L] = data_buf[INDEX_PLL_3_5G_UL_L];
  11350. 8008fdc: f885 3020 strb.w r3, [r5, #32]
  11351. temp_val = (data_buf[INDEX_PLL_3_5G_UL_H] << 8) | (data_buf[INDEX_PLL_3_5G_UL_L]);
  11352. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11353. 8008fe0: f241 3388 movw r3, #5000 ; 0x1388
  11354. 8008fe4: 9303 str r3, [sp, #12]
  11355. 8008fe6: 2302 movs r3, #2
  11356. 8008fe8: 9302 str r3, [sp, #8]
  11357. 8008fea: 2300 movs r3, #0
  11358. Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H];
  11359. 8008fec: 77ea strb r2, [r5, #31]
  11360. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11361. 8008fee: 4aa1 ldr r2, [pc, #644] ; (8009274 <RF_Operate+0x65c>)
  11362. 8008ff0: a820 add r0, sp, #128 ; 0x80
  11363. 8008ff2: e9cd 2300 strd r2, r3, [sp]
  11364. 8008ff6: a39a add r3, pc, #616 ; (adr r3, 8009260 <RF_Operate+0x648>)
  11365. 8008ff8: e9d3 2300 ldrd r2, r3, [r3]
  11366. 8008ffc: f7fe fb98 bl 8007730 <ADF4153_Freq_Calc>
  11367. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11368. 8009000: 2203 movs r2, #3
  11369. 8009002: 9205 str r2, [sp, #20]
  11370. 8009004: f241 32c2 movw r2, #5058 ; 0x13c2
  11371. 8009008: 9204 str r2, [sp, #16]
  11372. 800900a: 9a20 ldr r2, [sp, #128] ; 0x80
  11373. 800900c: 4b9b ldr r3, [pc, #620] ; (800927c <RF_Operate+0x664>)
  11374. 800900e: 9203 str r2, [sp, #12]
  11375. 8009010: 9a21 ldr r2, [sp, #132] ; 0x84
  11376. 8009012: 9202 str r2, [sp, #8]
  11377. 8009014: f103 0210 add.w r2, r3, #16
  11378. 8009018: e892 0003 ldmia.w r2, {r0, r1}
  11379. 800901c: e88d 0003 stmia.w sp, {r0, r1}
  11380. 8009020: cb0f ldmia r3, {r0, r1, r2, r3}
  11381. 8009022: f7fe fc09 bl 8007838 <ADF4153_Module_Ctrl>
  11382. }
  11383. if(Prev_data[INDEX_ALARM_DC] != data_buf[INDEX_ALARM_DC]){
  11384. }
  11385. if(Prev_data[INDEX_PATH_EN_1_8G_DL] != data_buf[INDEX_PATH_EN_1_8G_DL]){
  11386. 8009026: f894 1040 ldrb.w r1, [r4, #64] ; 0x40
  11387. 800902a: f895 3040 ldrb.w r3, [r5, #64] ; 0x40
  11388. 800902e: 428b cmp r3, r1
  11389. 8009030: d006 beq.n 8009040 <RF_Operate+0x428>
  11390. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_DL,data_buf[INDEX_PATH_EN_1_8G_DL]);
  11391. 8009032: 2040 movs r0, #64 ; 0x40
  11392. 8009034: f7fe fe20 bl 8007c78 <Power_ON_OFF_Ctrl>
  11393. Prev_data[INDEX_PATH_EN_1_8G_DL] = data_buf[INDEX_PATH_EN_1_8G_DL];
  11394. 8009038: f894 3040 ldrb.w r3, [r4, #64] ; 0x40
  11395. 800903c: f885 3040 strb.w r3, [r5, #64] ; 0x40
  11396. }
  11397. if(Prev_data[INDEX_PATH_EN_1_8G_UL] != data_buf[INDEX_PATH_EN_1_8G_UL]){
  11398. 8009040: f894 1041 ldrb.w r1, [r4, #65] ; 0x41
  11399. 8009044: f895 3041 ldrb.w r3, [r5, #65] ; 0x41
  11400. 8009048: 428b cmp r3, r1
  11401. 800904a: d006 beq.n 800905a <RF_Operate+0x442>
  11402. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_UL,data_buf[INDEX_PATH_EN_1_8G_UL]);
  11403. 800904c: 2041 movs r0, #65 ; 0x41
  11404. 800904e: f7fe fe13 bl 8007c78 <Power_ON_OFF_Ctrl>
  11405. Prev_data[INDEX_PATH_EN_1_8G_UL] = data_buf[INDEX_PATH_EN_1_8G_UL];
  11406. 8009052: f894 3041 ldrb.w r3, [r4, #65] ; 0x41
  11407. 8009056: f885 3041 strb.w r3, [r5, #65] ; 0x41
  11408. }
  11409. if(Prev_data[INDEX_PATH_EN_2_1G_DL] != data_buf[INDEX_PATH_EN_2_1G_DL]){
  11410. 800905a: f894 1042 ldrb.w r1, [r4, #66] ; 0x42
  11411. 800905e: f895 3042 ldrb.w r3, [r5, #66] ; 0x42
  11412. 8009062: 428b cmp r3, r1
  11413. 8009064: d006 beq.n 8009074 <RF_Operate+0x45c>
  11414. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_DL,data_buf[INDEX_PATH_EN_2_1G_DL]);
  11415. 8009066: 2042 movs r0, #66 ; 0x42
  11416. 8009068: f7fe fe06 bl 8007c78 <Power_ON_OFF_Ctrl>
  11417. Prev_data[INDEX_PATH_EN_2_1G_DL] = data_buf[INDEX_PATH_EN_2_1G_DL];
  11418. 800906c: f894 3042 ldrb.w r3, [r4, #66] ; 0x42
  11419. 8009070: f885 3042 strb.w r3, [r5, #66] ; 0x42
  11420. }
  11421. if(Prev_data[INDEX_PATH_EN_2_1G_UL] != data_buf[INDEX_PATH_EN_2_1G_UL]){
  11422. 8009074: f894 1043 ldrb.w r1, [r4, #67] ; 0x43
  11423. 8009078: f895 3043 ldrb.w r3, [r5, #67] ; 0x43
  11424. 800907c: 428b cmp r3, r1
  11425. 800907e: d006 beq.n 800908e <RF_Operate+0x476>
  11426. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_UL,data_buf[INDEX_PATH_EN_2_1G_UL]);
  11427. 8009080: 2043 movs r0, #67 ; 0x43
  11428. 8009082: f7fe fdf9 bl 8007c78 <Power_ON_OFF_Ctrl>
  11429. Prev_data[INDEX_PATH_EN_2_1G_UL] = data_buf[INDEX_PATH_EN_2_1G_UL];
  11430. 8009086: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  11431. 800908a: f885 3043 strb.w r3, [r5, #67] ; 0x43
  11432. }
  11433. if(Prev_data[INDEX_PATH_EN_3_5G_L] != data_buf[INDEX_PATH_EN_3_5G_L]){
  11434. 800908e: f894 1047 ldrb.w r1, [r4, #71] ; 0x47
  11435. 8009092: f895 3047 ldrb.w r3, [r5, #71] ; 0x47
  11436. 8009096: 428b cmp r3, r1
  11437. 8009098: d006 beq.n 80090a8 <RF_Operate+0x490>
  11438. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_L,data_buf[INDEX_PATH_EN_3_5G_L]);
  11439. 800909a: 2047 movs r0, #71 ; 0x47
  11440. 800909c: f7fe fdec bl 8007c78 <Power_ON_OFF_Ctrl>
  11441. Prev_data[INDEX_PATH_EN_3_5G_L] = data_buf[INDEX_PATH_EN_3_5G_L];
  11442. 80090a0: f894 3047 ldrb.w r3, [r4, #71] ; 0x47
  11443. 80090a4: f885 3047 strb.w r3, [r5, #71] ; 0x47
  11444. }
  11445. if(Prev_data[INDEX_PATH_EN_3_5G_H] != data_buf[INDEX_PATH_EN_3_5G_H]){
  11446. 80090a8: f894 1046 ldrb.w r1, [r4, #70] ; 0x46
  11447. 80090ac: f895 3046 ldrb.w r3, [r5, #70] ; 0x46
  11448. 80090b0: 428b cmp r3, r1
  11449. 80090b2: d006 beq.n 80090c2 <RF_Operate+0x4aa>
  11450. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_H,data_buf[INDEX_PATH_EN_3_5G_H]);
  11451. 80090b4: 2046 movs r0, #70 ; 0x46
  11452. 80090b6: f7fe fddf bl 8007c78 <Power_ON_OFF_Ctrl>
  11453. Prev_data[INDEX_PATH_EN_3_5G_H] = data_buf[INDEX_PATH_EN_3_5G_H];
  11454. 80090ba: f894 3046 ldrb.w r3, [r4, #70] ; 0x46
  11455. 80090be: f885 3046 strb.w r3, [r5, #70] ; 0x46
  11456. }
  11457. if(Prev_data[INDEX_PATH_EN_3_5G_DL] != data_buf[INDEX_PATH_EN_3_5G_DL]){
  11458. 80090c2: f894 1044 ldrb.w r1, [r4, #68] ; 0x44
  11459. 80090c6: f895 3044 ldrb.w r3, [r5, #68] ; 0x44
  11460. 80090ca: 428b cmp r3, r1
  11461. 80090cc: d006 beq.n 80090dc <RF_Operate+0x4c4>
  11462. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_DL,data_buf[INDEX_PATH_EN_3_5G_DL]);
  11463. 80090ce: 2044 movs r0, #68 ; 0x44
  11464. 80090d0: f7fe fdd2 bl 8007c78 <Power_ON_OFF_Ctrl>
  11465. Prev_data[INDEX_PATH_EN_3_5G_DL] = data_buf[INDEX_PATH_EN_3_5G_DL];
  11466. 80090d4: f894 3044 ldrb.w r3, [r4, #68] ; 0x44
  11467. 80090d8: f885 3044 strb.w r3, [r5, #68] ; 0x44
  11468. }
  11469. if(Prev_data[INDEX_PATH_EN_3_5G_UL] != data_buf[INDEX_PATH_EN_3_5G_UL]){
  11470. 80090dc: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  11471. 80090e0: f895 3045 ldrb.w r3, [r5, #69] ; 0x45
  11472. 80090e4: 428b cmp r3, r1
  11473. 80090e6: d006 beq.n 80090f6 <RF_Operate+0x4de>
  11474. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_UL,data_buf[INDEX_PATH_EN_3_5G_UL]);
  11475. 80090e8: 2045 movs r0, #69 ; 0x45
  11476. 80090ea: f7fe fdc5 bl 8007c78 <Power_ON_OFF_Ctrl>
  11477. Prev_data[INDEX_PATH_EN_3_5G_UL] = data_buf[INDEX_PATH_EN_3_5G_UL];
  11478. 80090ee: f894 3045 ldrb.w r3, [r4, #69] ; 0x45
  11479. 80090f2: f885 3045 strb.w r3, [r5, #69] ; 0x45
  11480. }
  11481. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_H] != data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  11482. 80090f6: f894 1048 ldrb.w r1, [r4, #72] ; 0x48
  11483. 80090fa: f895 3048 ldrb.w r3, [r5, #72] ; 0x48
  11484. 80090fe: 428b cmp r3, r1
  11485. 8009100: d036 beq.n 8009170 <RF_Operate+0x558>
  11486. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_H,data_buf[INDEX_PLL_ON_OFF_3_5G_H]);
  11487. 8009102: 2048 movs r0, #72 ; 0x48
  11488. 8009104: f7fe fdb8 bl 8007c78 <Power_ON_OFF_Ctrl>
  11489. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  11490. 8009108: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  11491. HAL_Delay(10);
  11492. 800910c: 200a movs r0, #10
  11493. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  11494. 800910e: f885 3048 strb.w r3, [r5, #72] ; 0x48
  11495. HAL_Delay(10);
  11496. 8009112: f7fc f9eb bl 80054ec <HAL_Delay>
  11497. printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_H]);
  11498. 8009116: f895 1048 ldrb.w r1, [r5, #72] ; 0x48
  11499. 800911a: 4859 ldr r0, [pc, #356] ; (8009280 <RF_Operate+0x668>)
  11500. 800911c: f000 feaa bl 8009e74 <iprintf>
  11501. if(data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  11502. 8009120: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  11503. 8009124: b323 cbz r3, 8009170 <RF_Operate+0x558>
  11504. printf("PLL CTRL START !! \r\n");
  11505. 8009126: 4857 ldr r0, [pc, #348] ; (8009284 <RF_Operate+0x66c>)
  11506. 8009128: f000 ff18 bl 8009f5c <puts>
  11507. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11508. 800912c: f241 3388 movw r3, #5000 ; 0x1388
  11509. 8009130: 9303 str r3, [sp, #12]
  11510. 8009132: 2302 movs r3, #2
  11511. 8009134: 9302 str r3, [sp, #8]
  11512. 8009136: 2300 movs r3, #0
  11513. 8009138: 4a4e ldr r2, [pc, #312] ; (8009274 <RF_Operate+0x65c>)
  11514. 800913a: a820 add r0, sp, #128 ; 0x80
  11515. 800913c: e9cd 2300 strd r2, r3, [sp]
  11516. 8009140: a345 add r3, pc, #276 ; (adr r3, 8009258 <RF_Operate+0x640>)
  11517. 8009142: e9d3 2300 ldrd r2, r3, [r3]
  11518. 8009146: f7fe faf3 bl 8007730 <ADF4153_Freq_Calc>
  11519. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11520. 800914a: 2203 movs r2, #3
  11521. 800914c: 9205 str r2, [sp, #20]
  11522. 800914e: f241 32c2 movw r2, #5058 ; 0x13c2
  11523. 8009152: 9204 str r2, [sp, #16]
  11524. 8009154: 9a20 ldr r2, [sp, #128] ; 0x80
  11525. 8009156: 4b49 ldr r3, [pc, #292] ; (800927c <RF_Operate+0x664>)
  11526. 8009158: 9203 str r2, [sp, #12]
  11527. 800915a: 9a21 ldr r2, [sp, #132] ; 0x84
  11528. 800915c: 9202 str r2, [sp, #8]
  11529. 800915e: f103 0210 add.w r2, r3, #16
  11530. 8009162: e892 0003 ldmia.w r2, {r0, r1}
  11531. 8009166: e88d 0003 stmia.w sp, {r0, r1}
  11532. 800916a: cb0f ldmia r3, {r0, r1, r2, r3}
  11533. 800916c: f7fe fb64 bl 8007838 <ADF4153_Module_Ctrl>
  11534. }
  11535. }
  11536. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_L] != data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  11537. 8009170: f894 1049 ldrb.w r1, [r4, #73] ; 0x49
  11538. 8009174: f895 3049 ldrb.w r3, [r5, #73] ; 0x49
  11539. 8009178: 428b cmp r3, r1
  11540. 800917a: d036 beq.n 80091ea <RF_Operate+0x5d2>
  11541. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_L,data_buf[INDEX_PLL_ON_OFF_3_5G_L]);
  11542. 800917c: 2049 movs r0, #73 ; 0x49
  11543. 800917e: f7fe fd7b bl 8007c78 <Power_ON_OFF_Ctrl>
  11544. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  11545. 8009182: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  11546. HAL_Delay(10);
  11547. 8009186: 200a movs r0, #10
  11548. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  11549. 8009188: f885 3049 strb.w r3, [r5, #73] ; 0x49
  11550. HAL_Delay(10);
  11551. 800918c: f7fc f9ae bl 80054ec <HAL_Delay>
  11552. printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_L]);
  11553. 8009190: f895 1049 ldrb.w r1, [r5, #73] ; 0x49
  11554. 8009194: 483a ldr r0, [pc, #232] ; (8009280 <RF_Operate+0x668>)
  11555. 8009196: f000 fe6d bl 8009e74 <iprintf>
  11556. if(data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  11557. 800919a: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  11558. 800919e: b323 cbz r3, 80091ea <RF_Operate+0x5d2>
  11559. printf("PLL CTRL START !! \r\n");
  11560. 80091a0: 4838 ldr r0, [pc, #224] ; (8009284 <RF_Operate+0x66c>)
  11561. 80091a2: f000 fedb bl 8009f5c <puts>
  11562. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  11563. 80091a6: f241 3388 movw r3, #5000 ; 0x1388
  11564. 80091aa: 9303 str r3, [sp, #12]
  11565. 80091ac: 2302 movs r3, #2
  11566. 80091ae: 9302 str r3, [sp, #8]
  11567. 80091b0: 2300 movs r3, #0
  11568. 80091b2: 4a30 ldr r2, [pc, #192] ; (8009274 <RF_Operate+0x65c>)
  11569. 80091b4: a820 add r0, sp, #128 ; 0x80
  11570. 80091b6: e9cd 2300 strd r2, r3, [sp]
  11571. 80091ba: a329 add r3, pc, #164 ; (adr r3, 8009260 <RF_Operate+0x648>)
  11572. 80091bc: e9d3 2300 ldrd r2, r3, [r3]
  11573. 80091c0: f7fe fab6 bl 8007730 <ADF4153_Freq_Calc>
  11574. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  11575. 80091c4: 2203 movs r2, #3
  11576. 80091c6: 9205 str r2, [sp, #20]
  11577. 80091c8: f241 32c2 movw r2, #5058 ; 0x13c2
  11578. 80091cc: 9204 str r2, [sp, #16]
  11579. 80091ce: 9a20 ldr r2, [sp, #128] ; 0x80
  11580. 80091d0: 4b29 ldr r3, [pc, #164] ; (8009278 <RF_Operate+0x660>)
  11581. 80091d2: 9203 str r2, [sp, #12]
  11582. 80091d4: 9a21 ldr r2, [sp, #132] ; 0x84
  11583. 80091d6: 9202 str r2, [sp, #8]
  11584. 80091d8: f103 0210 add.w r2, r3, #16
  11585. 80091dc: e892 0003 ldmia.w r2, {r0, r1}
  11586. 80091e0: e88d 0003 stmia.w sp, {r0, r1}
  11587. 80091e4: cb0f ldmia r3, {r0, r1, r2, r3}
  11588. 80091e6: f7fe fb27 bl 8007838 <ADF4153_Module_Ctrl>
  11589. }
  11590. }
  11591. if(Prev_data[INDEX_T_SYNC_DL] != data_buf[INDEX_T_SYNC_DL]){
  11592. 80091ea: f894 304a ldrb.w r3, [r4, #74] ; 0x4a
  11593. 80091ee: f895 204a ldrb.w r2, [r5, #74] ; 0x4a
  11594. 80091f2: 429a cmp r2, r3
  11595. 80091f4: d006 beq.n 8009204 <RF_Operate+0x5ec>
  11596. Prev_data[INDEX_T_SYNC_DL] = data_buf[INDEX_T_SYNC_DL];
  11597. 80091f6: f885 304a strb.w r3, [r5, #74] ; 0x4a
  11598. Power_ON_OFF_Ctrl(INDEX_T_SYNC_DL,data_buf[INDEX_T_SYNC_DL]);
  11599. 80091fa: f894 104a ldrb.w r1, [r4, #74] ; 0x4a
  11600. 80091fe: 204a movs r0, #74 ; 0x4a
  11601. 8009200: f7fe fd3a bl 8007c78 <Power_ON_OFF_Ctrl>
  11602. }
  11603. if(Prev_data[INDEX__T_SYNC_DL] != data_buf[INDEX__T_SYNC_DL]){
  11604. 8009204: f894 304b ldrb.w r3, [r4, #75] ; 0x4b
  11605. 8009208: f895 204b ldrb.w r2, [r5, #75] ; 0x4b
  11606. 800920c: 429a cmp r2, r3
  11607. 800920e: d006 beq.n 800921e <RF_Operate+0x606>
  11608. Prev_data[INDEX__T_SYNC_DL] = data_buf[INDEX__T_SYNC_DL];
  11609. 8009210: f885 304b strb.w r3, [r5, #75] ; 0x4b
  11610. Power_ON_OFF_Ctrl(INDEX__T_SYNC_DL,data_buf[INDEX__T_SYNC_DL]);
  11611. 8009214: f894 104b ldrb.w r1, [r4, #75] ; 0x4b
  11612. 8009218: 204b movs r0, #75 ; 0x4b
  11613. 800921a: f7fe fd2d bl 8007c78 <Power_ON_OFF_Ctrl>
  11614. }
  11615. if(Prev_data[INDEX_T_SYNC_UL] != data_buf[INDEX_T_SYNC_UL]){
  11616. 800921e: 4d1a ldr r5, [pc, #104] ; (8009288 <RF_Operate+0x670>)
  11617. 8009220: f894 304c ldrb.w r3, [r4, #76] ; 0x4c
  11618. 8009224: f895 204c ldrb.w r2, [r5, #76] ; 0x4c
  11619. 8009228: 429a cmp r2, r3
  11620. 800922a: d006 beq.n 800923a <RF_Operate+0x622>
  11621. Prev_data[INDEX_T_SYNC_UL] = data_buf[INDEX_T_SYNC_UL];
  11622. 800922c: f885 304c strb.w r3, [r5, #76] ; 0x4c
  11623. Power_ON_OFF_Ctrl(INDEX_T_SYNC_UL,data_buf[INDEX_T_SYNC_UL]);
  11624. 8009230: f894 104c ldrb.w r1, [r4, #76] ; 0x4c
  11625. 8009234: 204c movs r0, #76 ; 0x4c
  11626. 8009236: f7fe fd1f bl 8007c78 <Power_ON_OFF_Ctrl>
  11627. }
  11628. if(Prev_data[INDEX__T_SYNC_UL] != data_buf[INDEX__T_SYNC_UL]){
  11629. 800923a: f894 304d ldrb.w r3, [r4, #77] ; 0x4d
  11630. 800923e: f895 204d ldrb.w r2, [r5, #77] ; 0x4d
  11631. 8009242: 429a cmp r2, r3
  11632. 8009244: d022 beq.n 800928c <RF_Operate+0x674>
  11633. Prev_data[INDEX__T_SYNC_UL] = data_buf[INDEX__T_SYNC_UL];
  11634. 8009246: f885 304d strb.w r3, [r5, #77] ; 0x4d
  11635. Power_ON_OFF_Ctrl(INDEX__T_SYNC_UL,data_buf[INDEX__T_SYNC_UL]);
  11636. 800924a: f894 104d ldrb.w r1, [r4, #77] ; 0x4d
  11637. 800924e: 204d movs r0, #77 ; 0x4d
  11638. 8009250: f7fe fd12 bl 8007c78 <Power_ON_OFF_Ctrl>
  11639. 8009254: e01a b.n 800928c <RF_Operate+0x674>
  11640. 8009256: bf00 nop
  11641. 8009258: ea83b4a0 .word 0xea83b4a0
  11642. 800925c: 00000000 .word 0x00000000
  11643. 8009260: ce8f5560 .word 0xce8f5560
  11644. 8009264: 00000000 .word 0x00000000
  11645. 8009268: 000186a0 .word 0x000186a0
  11646. 800926c: 009f8092 .word 0x009f8092
  11647. 8009270: 200001e8 .word 0x200001e8
  11648. 8009274: 02625a00 .word 0x02625a00
  11649. 8009278: 2000021c .word 0x2000021c
  11650. 800927c: 20000204 .word 0x20000204
  11651. 8009280: 0800bef3 .word 0x0800bef3
  11652. 8009284: 0800bf01 .word 0x0800bf01
  11653. 8009288: 2000057c .word 0x2000057c
  11654. }
  11655. if((Prev_data[INDEX_DAC_VCtrl_A_H] != data_buf[INDEX_DAC_VCtrl_A_H])
  11656. 800928c: f894 304e ldrb.w r3, [r4, #78] ; 0x4e
  11657. 8009290: f895 204e ldrb.w r2, [r5, #78] ; 0x4e
  11658. 8009294: 429a cmp r2, r3
  11659. 8009296: d106 bne.n 80092a6 <RF_Operate+0x68e>
  11660. ||(Prev_data[INDEX_DAC_VCtrl_A_L] != data_buf[INDEX_DAC_VCtrl_A_L])){
  11661. 8009298: f895 104f ldrb.w r1, [r5, #79] ; 0x4f
  11662. 800929c: f894 204f ldrb.w r2, [r4, #79] ; 0x4f
  11663. 80092a0: 4291 cmp r1, r2
  11664. 80092a2: f000 80ce beq.w 8009442 <RF_Operate+0x82a>
  11665. ADC_Modify = 1;
  11666. Prev_data[INDEX_DAC_VCtrl_A_H] = data_buf[INDEX_DAC_VCtrl_A_H];
  11667. 80092a6: f885 304e strb.w r3, [r5, #78] ; 0x4e
  11668. Prev_data[INDEX_DAC_VCtrl_A_L] = data_buf[INDEX_DAC_VCtrl_A_L];
  11669. 80092aa: f894 304f ldrb.w r3, [r4, #79] ; 0x4f
  11670. 80092ae: f885 304f strb.w r3, [r5, #79] ; 0x4f
  11671. ADC_Modify = 1;
  11672. 80092b2: 2301 movs r3, #1
  11673. }
  11674. if((Prev_data[INDEX_DAC_VCtrl_B_H] != data_buf[INDEX_DAC_VCtrl_B_H])
  11675. 80092b4: f894 2050 ldrb.w r2, [r4, #80] ; 0x50
  11676. 80092b8: f895 1050 ldrb.w r1, [r5, #80] ; 0x50
  11677. 80092bc: 4291 cmp r1, r2
  11678. 80092be: d105 bne.n 80092cc <RF_Operate+0x6b4>
  11679. ||(Prev_data[INDEX_DAC_VCtrl_B_L] != data_buf[INDEX_DAC_VCtrl_B_L])){
  11680. 80092c0: f895 0051 ldrb.w r0, [r5, #81] ; 0x51
  11681. 80092c4: f894 1051 ldrb.w r1, [r4, #81] ; 0x51
  11682. 80092c8: 4288 cmp r0, r1
  11683. 80092ca: d006 beq.n 80092da <RF_Operate+0x6c2>
  11684. ADC_Modify = 1;
  11685. Prev_data[INDEX_DAC_VCtrl_B_H] = data_buf[INDEX_DAC_VCtrl_B_H];
  11686. 80092cc: f885 2050 strb.w r2, [r5, #80] ; 0x50
  11687. Prev_data[INDEX_DAC_VCtrl_B_L] = data_buf[INDEX_DAC_VCtrl_B_L];
  11688. 80092d0: f894 3051 ldrb.w r3, [r4, #81] ; 0x51
  11689. 80092d4: f885 3051 strb.w r3, [r5, #81] ; 0x51
  11690. ADC_Modify = 1;
  11691. 80092d8: 2301 movs r3, #1
  11692. }
  11693. if((Prev_data[INDEX_DAC_VCtrl_C_H] != data_buf[INDEX_DAC_VCtrl_C_H])
  11694. 80092da: f894 2052 ldrb.w r2, [r4, #82] ; 0x52
  11695. 80092de: f895 1052 ldrb.w r1, [r5, #82] ; 0x52
  11696. 80092e2: 4291 cmp r1, r2
  11697. 80092e4: d105 bne.n 80092f2 <RF_Operate+0x6da>
  11698. ||(Prev_data[INDEX_DAC_VCtrl_C_L] != data_buf[INDEX_DAC_VCtrl_C_L])){
  11699. 80092e6: f895 0053 ldrb.w r0, [r5, #83] ; 0x53
  11700. 80092ea: f894 1053 ldrb.w r1, [r4, #83] ; 0x53
  11701. 80092ee: 4288 cmp r0, r1
  11702. 80092f0: d006 beq.n 8009300 <RF_Operate+0x6e8>
  11703. ADC_Modify = 1;
  11704. // printf("Prev_data[INDEX_DAC_VCtrl_C_H] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_H]);
  11705. // printf("Prev_data[INDEX_DAC_VCtrl_C_L] : %x \r\n",Prev_data[INDEX_DAC_VCtrl_C_L]);
  11706. Prev_data[INDEX_DAC_VCtrl_C_H] = data_buf[INDEX_DAC_VCtrl_C_H];
  11707. 80092f2: f885 2052 strb.w r2, [r5, #82] ; 0x52
  11708. Prev_data[INDEX_DAC_VCtrl_C_L] = data_buf[INDEX_DAC_VCtrl_C_L];
  11709. 80092f6: f894 3053 ldrb.w r3, [r4, #83] ; 0x53
  11710. 80092fa: f885 3053 strb.w r3, [r5, #83] ; 0x53
  11711. ADC_Modify = 1;
  11712. 80092fe: 2301 movs r3, #1
  11713. }
  11714. if((Prev_data[INDEX_DAC_VCtrl_D_H] != data_buf[INDEX_DAC_VCtrl_D_H])
  11715. 8009300: f894 2054 ldrb.w r2, [r4, #84] ; 0x54
  11716. 8009304: f895 1054 ldrb.w r1, [r5, #84] ; 0x54
  11717. 8009308: 4291 cmp r1, r2
  11718. 800930a: d105 bne.n 8009318 <RF_Operate+0x700>
  11719. ||(Prev_data[INDEX_DAC_VCtrl_D_L] != data_buf[INDEX_DAC_VCtrl_D_L])){
  11720. 800930c: f895 0055 ldrb.w r0, [r5, #85] ; 0x55
  11721. 8009310: f894 1055 ldrb.w r1, [r4, #85] ; 0x55
  11722. 8009314: 4288 cmp r0, r1
  11723. 8009316: d006 beq.n 8009326 <RF_Operate+0x70e>
  11724. ADC_Modify = 1;
  11725. Prev_data[INDEX_DAC_VCtrl_D_H] = data_buf[INDEX_DAC_VCtrl_D_H];
  11726. 8009318: f885 2054 strb.w r2, [r5, #84] ; 0x54
  11727. Prev_data[INDEX_DAC_VCtrl_D_L] = data_buf[INDEX_DAC_VCtrl_D_L];
  11728. 800931c: f894 3055 ldrb.w r3, [r4, #85] ; 0x55
  11729. 8009320: f885 3055 strb.w r3, [r5, #85] ; 0x55
  11730. ADC_Modify = 1;
  11731. 8009324: 2301 movs r3, #1
  11732. }
  11733. if((Prev_data[INDEX_DAC_VCtrl_E_H] != data_buf[INDEX_DAC_VCtrl_E_H])
  11734. 8009326: f894 2056 ldrb.w r2, [r4, #86] ; 0x56
  11735. 800932a: f895 1056 ldrb.w r1, [r5, #86] ; 0x56
  11736. 800932e: 4291 cmp r1, r2
  11737. 8009330: d105 bne.n 800933e <RF_Operate+0x726>
  11738. ||(Prev_data[INDEX_DAC_VCtrl_E_L] != data_buf[INDEX_DAC_VCtrl_E_L])){
  11739. 8009332: f895 0057 ldrb.w r0, [r5, #87] ; 0x57
  11740. 8009336: f894 1057 ldrb.w r1, [r4, #87] ; 0x57
  11741. 800933a: 4288 cmp r0, r1
  11742. 800933c: d006 beq.n 800934c <RF_Operate+0x734>
  11743. ADC_Modify = 1;
  11744. Prev_data[INDEX_DAC_VCtrl_E_H] = data_buf[INDEX_DAC_VCtrl_E_H];
  11745. 800933e: f885 2056 strb.w r2, [r5, #86] ; 0x56
  11746. Prev_data[INDEX_DAC_VCtrl_E_L] = data_buf[INDEX_DAC_VCtrl_E_L];
  11747. 8009342: f894 3057 ldrb.w r3, [r4, #87] ; 0x57
  11748. 8009346: f885 3057 strb.w r3, [r5, #87] ; 0x57
  11749. ADC_Modify = 1;
  11750. 800934a: 2301 movs r3, #1
  11751. }
  11752. if((Prev_data[INDEX_DAC_VCtrl_F_H] != data_buf[INDEX_DAC_VCtrl_F_H])
  11753. 800934c: f894 2058 ldrb.w r2, [r4, #88] ; 0x58
  11754. 8009350: f895 1058 ldrb.w r1, [r5, #88] ; 0x58
  11755. 8009354: 4291 cmp r1, r2
  11756. 8009356: d105 bne.n 8009364 <RF_Operate+0x74c>
  11757. ||(Prev_data[INDEX_DAC_VCtrl_F_L] != data_buf[INDEX_DAC_VCtrl_F_L])){
  11758. 8009358: f895 0059 ldrb.w r0, [r5, #89] ; 0x59
  11759. 800935c: f894 1059 ldrb.w r1, [r4, #89] ; 0x59
  11760. 8009360: 4288 cmp r0, r1
  11761. 8009362: d006 beq.n 8009372 <RF_Operate+0x75a>
  11762. ADC_Modify = 1;
  11763. Prev_data[INDEX_DAC_VCtrl_F_H] = data_buf[INDEX_DAC_VCtrl_F_H];
  11764. 8009364: f885 2058 strb.w r2, [r5, #88] ; 0x58
  11765. Prev_data[INDEX_DAC_VCtrl_F_L] = data_buf[INDEX_DAC_VCtrl_F_L];
  11766. 8009368: f894 3059 ldrb.w r3, [r4, #89] ; 0x59
  11767. 800936c: f885 3059 strb.w r3, [r5, #89] ; 0x59
  11768. ADC_Modify = 1;
  11769. 8009370: 2301 movs r3, #1
  11770. }
  11771. if((Prev_data[INDEX_DAC_VCtrl_G_H] != data_buf[INDEX_DAC_VCtrl_G_H])
  11772. 8009372: f894 205a ldrb.w r2, [r4, #90] ; 0x5a
  11773. 8009376: f895 105a ldrb.w r1, [r5, #90] ; 0x5a
  11774. 800937a: 4291 cmp r1, r2
  11775. 800937c: d105 bne.n 800938a <RF_Operate+0x772>
  11776. ||(Prev_data[INDEX_DAC_VCtrl_G_L] != data_buf[INDEX_DAC_VCtrl_G_L])){
  11777. 800937e: f895 005b ldrb.w r0, [r5, #91] ; 0x5b
  11778. 8009382: f894 105b ldrb.w r1, [r4, #91] ; 0x5b
  11779. 8009386: 4288 cmp r0, r1
  11780. 8009388: d006 beq.n 8009398 <RF_Operate+0x780>
  11781. ADC_Modify = 1;
  11782. Prev_data[INDEX_DAC_VCtrl_G_H] = data_buf[INDEX_DAC_VCtrl_G_H];
  11783. 800938a: f885 205a strb.w r2, [r5, #90] ; 0x5a
  11784. Prev_data[INDEX_DAC_VCtrl_G_L] = data_buf[INDEX_DAC_VCtrl_G_L];
  11785. 800938e: f894 305b ldrb.w r3, [r4, #91] ; 0x5b
  11786. 8009392: f885 305b strb.w r3, [r5, #91] ; 0x5b
  11787. ADC_Modify = 1;
  11788. 8009396: 2301 movs r3, #1
  11789. }
  11790. if((Prev_data[INDEX_DAC_VCtrl_H_H] != data_buf[INDEX_DAC_VCtrl_H_H])
  11791. 8009398: f894 205c ldrb.w r2, [r4, #92] ; 0x5c
  11792. 800939c: f895 105c ldrb.w r1, [r5, #92] ; 0x5c
  11793. 80093a0: 4291 cmp r1, r2
  11794. 80093a2: d105 bne.n 80093b0 <RF_Operate+0x798>
  11795. ||(Prev_data[INDEX_DAC_VCtrl_H_L] != data_buf[INDEX_DAC_VCtrl_H_L])){
  11796. 80093a4: f895 005d ldrb.w r0, [r5, #93] ; 0x5d
  11797. 80093a8: f894 105d ldrb.w r1, [r4, #93] ; 0x5d
  11798. 80093ac: 4288 cmp r0, r1
  11799. 80093ae: d04a beq.n 8009446 <RF_Operate+0x82e>
  11800. ADC_Modify = 1;
  11801. Prev_data[INDEX_DAC_VCtrl_H_H] = data_buf[INDEX_DAC_VCtrl_H_H];
  11802. 80093b0: f885 205c strb.w r2, [r5, #92] ; 0x5c
  11803. Prev_data[INDEX_DAC_VCtrl_H_L] = data_buf[INDEX_DAC_VCtrl_H_L];
  11804. 80093b4: f894 305d ldrb.w r3, [r4, #93] ; 0x5d
  11805. 80093b8: f885 305d strb.w r3, [r5, #93] ; 0x5d
  11806. // AD5318_Ctrl(0xA000);
  11807. // printf("DAC CTRL START \r\n");
  11808. // AD5318_Ctrl(0x800C);
  11809. // AD5318_Ctrl(0xA000);
  11810. // printf("DAC Change\r\n");
  11811. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_A_H] << 8 | Prev_data[INDEX_DAC_VCtrl_A_L]));
  11812. 80093bc: f895 304f ldrb.w r3, [r5, #79] ; 0x4f
  11813. 80093c0: f895 004e ldrb.w r0, [r5, #78] ; 0x4e
  11814. 80093c4: ea43 2000 orr.w r0, r3, r0, lsl #8
  11815. 80093c8: f7fd ff80 bl 80072cc <AD5318_Ctrl>
  11816. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_B_H] << 8 | Prev_data[INDEX_DAC_VCtrl_B_L]));
  11817. 80093cc: f895 3051 ldrb.w r3, [r5, #81] ; 0x51
  11818. 80093d0: f895 0050 ldrb.w r0, [r5, #80] ; 0x50
  11819. 80093d4: ea43 2000 orr.w r0, r3, r0, lsl #8
  11820. 80093d8: f7fd ff78 bl 80072cc <AD5318_Ctrl>
  11821. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_C_H] << 8 | Prev_data[INDEX_DAC_VCtrl_C_L]));
  11822. 80093dc: f895 3053 ldrb.w r3, [r5, #83] ; 0x53
  11823. 80093e0: f895 0052 ldrb.w r0, [r5, #82] ; 0x52
  11824. 80093e4: ea43 2000 orr.w r0, r3, r0, lsl #8
  11825. 80093e8: f7fd ff70 bl 80072cc <AD5318_Ctrl>
  11826. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_D_H] << 8 | Prev_data[INDEX_DAC_VCtrl_D_L]));
  11827. 80093ec: f895 3055 ldrb.w r3, [r5, #85] ; 0x55
  11828. 80093f0: f895 0054 ldrb.w r0, [r5, #84] ; 0x54
  11829. 80093f4: ea43 2000 orr.w r0, r3, r0, lsl #8
  11830. 80093f8: f7fd ff68 bl 80072cc <AD5318_Ctrl>
  11831. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_E_H] << 8 | Prev_data[INDEX_DAC_VCtrl_E_L]));
  11832. 80093fc: f895 3057 ldrb.w r3, [r5, #87] ; 0x57
  11833. 8009400: f895 0056 ldrb.w r0, [r5, #86] ; 0x56
  11834. 8009404: ea43 2000 orr.w r0, r3, r0, lsl #8
  11835. 8009408: f7fd ff60 bl 80072cc <AD5318_Ctrl>
  11836. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_F_H] << 8 | Prev_data[INDEX_DAC_VCtrl_F_L]));
  11837. 800940c: f895 3059 ldrb.w r3, [r5, #89] ; 0x59
  11838. 8009410: f895 0058 ldrb.w r0, [r5, #88] ; 0x58
  11839. 8009414: ea43 2000 orr.w r0, r3, r0, lsl #8
  11840. 8009418: f7fd ff58 bl 80072cc <AD5318_Ctrl>
  11841. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_G_H] << 8 | Prev_data[INDEX_DAC_VCtrl_G_L]));
  11842. 800941c: f895 305b ldrb.w r3, [r5, #91] ; 0x5b
  11843. 8009420: f895 005a ldrb.w r0, [r5, #90] ; 0x5a
  11844. 8009424: ea43 2000 orr.w r0, r3, r0, lsl #8
  11845. 8009428: f7fd ff50 bl 80072cc <AD5318_Ctrl>
  11846. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  11847. 800942c: f895 005c ldrb.w r0, [r5, #92] ; 0x5c
  11848. 8009430: f895 305d ldrb.w r3, [r5, #93] ; 0x5d
  11849. 8009434: ea43 2000 orr.w r0, r3, r0, lsl #8
  11850. }
  11851. }
  11852. 8009438: b022 add sp, #136 ; 0x88
  11853. 800943a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  11854. AD5318_Ctrl((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  11855. 800943e: f7fd bf45 b.w 80072cc <AD5318_Ctrl>
  11856. uint8_t ADC_Modify = 0;
  11857. 8009442: 2300 movs r3, #0
  11858. 8009444: e736 b.n 80092b4 <RF_Operate+0x69c>
  11859. if(ADC_Modify){
  11860. 8009446: 2b00 cmp r3, #0
  11861. 8009448: d1b8 bne.n 80093bc <RF_Operate+0x7a4>
  11862. }
  11863. 800944a: b022 add sp, #136 ; 0x88
  11864. 800944c: bd70 pop {r4, r5, r6, pc}
  11865. 800944e: bf00 nop
  11866. 08009450 <RF_Ctrl_Main>:
  11867. uint8_t temp_crc = 0;
  11868. bool RF_Ctrl_Main(uint8_t* data_buf){
  11869. 8009450: b570 push {r4, r5, r6, lr}
  11870. 8009452: 4604 mov r4, r0
  11871. bool ret = false;
  11872. Bluecell_Prot_t type = data_buf[Type];
  11873. 8009454: 7846 ldrb r6, [r0, #1]
  11874. ret = RF_Data_Check(&data_buf[Header]); /* ERROR CHECK */
  11875. 8009456: f7ff fb99 bl 8008b8c <RF_Data_Check>
  11876. if(ret == false){
  11877. 800945a: 4605 mov r5, r0
  11878. 800945c: b948 cbnz r0, 8009472 <RF_Ctrl_Main+0x22>
  11879. HAL_UART_Transmit(&huart1,&data_buf[INDEX_BLUE_HEADER],data_buf[INDEX_BLUE_LENGTH] + 2 + 1,3000);
  11880. 800945e: 78a2 ldrb r2, [r4, #2]
  11881. 8009460: f640 33b8 movw r3, #3000 ; 0xbb8
  11882. 8009464: 3203 adds r2, #3
  11883. 8009466: 4621 mov r1, r4
  11884. 8009468: 481a ldr r0, [pc, #104] ; (80094d4 <RF_Ctrl_Main+0x84>)
  11885. 800946a: f7fd fd03 bl 8006e74 <HAL_UART_Transmit>
  11886. printf("Function : %s LINE : %d type : %d \r\n",__func__,__LINE__,type);
  11887. #endif
  11888. break;
  11889. }
  11890. return ret;
  11891. }
  11892. 800946e: 4628 mov r0, r5
  11893. 8009470: bd70 pop {r4, r5, r6, pc}
  11894. switch(type){
  11895. 8009472: 2e03 cmp r6, #3
  11896. 8009474: d8fb bhi.n 800946e <RF_Ctrl_Main+0x1e>
  11897. 8009476: e8df f006 tbb [pc, r6]
  11898. 800947a: 2002 .short 0x2002
  11899. 800947c: 2926 .short 0x2926
  11900. 800947e: 2300 movs r3, #0
  11901. printf("%02x ",data_buf[i]);
  11902. 8009480: 4e15 ldr r6, [pc, #84] ; (80094d8 <RF_Ctrl_Main+0x88>)
  11903. for(uint8_t i =0 ; i < data_buf[Length] + 6; i++)
  11904. 8009482: 78a2 ldrb r2, [r4, #2]
  11905. 8009484: 1c5d adds r5, r3, #1
  11906. 8009486: 3205 adds r2, #5
  11907. 8009488: b2db uxtb r3, r3
  11908. 800948a: 429a cmp r2, r3
  11909. 800948c: da0f bge.n 80094ae <RF_Ctrl_Main+0x5e>
  11910. printf("Reset Start \r\n");
  11911. 800948e: 4813 ldr r0, [pc, #76] ; (80094dc <RF_Ctrl_Main+0x8c>)
  11912. 8009490: f000 fd64 bl 8009f5c <puts>
  11913. \details Acts as a special kind of Data Memory Barrier.
  11914. It completes when all explicit memory accesses before this instruction complete.
  11915. */
  11916. __attribute__((always_inline)) __STATIC_INLINE void __DSB(void)
  11917. {
  11918. __ASM volatile ("dsb 0xF":::"memory");
  11919. 8009494: f3bf 8f4f dsb sy
  11920. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11921. 8009498: 4911 ldr r1, [pc, #68] ; (80094e0 <RF_Ctrl_Main+0x90>)
  11922. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11923. 800949a: 4b12 ldr r3, [pc, #72] ; (80094e4 <RF_Ctrl_Main+0x94>)
  11924. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11925. 800949c: 68ca ldr r2, [r1, #12]
  11926. 800949e: f402 62e0 and.w r2, r2, #1792 ; 0x700
  11927. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11928. 80094a2: 4313 orrs r3, r2
  11929. 80094a4: 60cb str r3, [r1, #12]
  11930. 80094a6: f3bf 8f4f dsb sy
  11931. __ASM volatile ("nop");
  11932. 80094aa: bf00 nop
  11933. 80094ac: e7fd b.n 80094aa <RF_Ctrl_Main+0x5a>
  11934. printf("%02x ",data_buf[i]);
  11935. 80094ae: 5ce1 ldrb r1, [r4, r3]
  11936. 80094b0: 4630 mov r0, r6
  11937. 80094b2: f000 fcdf bl 8009e74 <iprintf>
  11938. 80094b6: 462b mov r3, r5
  11939. 80094b8: e7e3 b.n 8009482 <RF_Ctrl_Main+0x32>
  11940. RF_Operate(&data_buf[Header]);
  11941. 80094ba: 4620 mov r0, r4
  11942. 80094bc: f7ff fbac bl 8008c18 <RF_Operate>
  11943. RF_Status_Ack();
  11944. 80094c0: f7ff fb8e bl 8008be0 <RF_Status_Ack>
  11945. break;
  11946. 80094c4: e7d3 b.n 800946e <RF_Ctrl_Main+0x1e>
  11947. RF_Status_Get();
  11948. 80094c6: f7ff fb6d bl 8008ba4 <RF_Status_Get>
  11949. break;
  11950. 80094ca: e7d0 b.n 800946e <RF_Ctrl_Main+0x1e>
  11951. Bluecell_Flash_Write(&Prev_data[INDEX_BLUE_HEADER]);
  11952. 80094cc: 4806 ldr r0, [pc, #24] ; (80094e8 <RF_Ctrl_Main+0x98>)
  11953. 80094ce: f7fe fb6d bl 8007bac <Bluecell_Flash_Write>
  11954. break;
  11955. 80094d2: e7cc b.n 800946e <RF_Ctrl_Main+0x1e>
  11956. 80094d4: 200006cc .word 0x200006cc
  11957. 80094d8: 0800bedf .word 0x0800bedf
  11958. 80094dc: 0800bee5 .word 0x0800bee5
  11959. 80094e0: e000ed00 .word 0xe000ed00
  11960. 80094e4: 05fa0004 .word 0x05fa0004
  11961. 80094e8: 2000057c .word 0x2000057c
  11962. 080094ec <Reset_Handler>:
  11963. .weak Reset_Handler
  11964. .type Reset_Handler, %function
  11965. Reset_Handler:
  11966. /* Copy the data segment initializers from flash to SRAM */
  11967. movs r1, #0
  11968. 80094ec: 2100 movs r1, #0
  11969. b LoopCopyDataInit
  11970. 80094ee: e003 b.n 80094f8 <LoopCopyDataInit>
  11971. 080094f0 <CopyDataInit>:
  11972. CopyDataInit:
  11973. ldr r3, =_sidata
  11974. 80094f0: 4b0b ldr r3, [pc, #44] ; (8009520 <LoopFillZerobss+0x14>)
  11975. ldr r3, [r3, r1]
  11976. 80094f2: 585b ldr r3, [r3, r1]
  11977. str r3, [r0, r1]
  11978. 80094f4: 5043 str r3, [r0, r1]
  11979. adds r1, r1, #4
  11980. 80094f6: 3104 adds r1, #4
  11981. 080094f8 <LoopCopyDataInit>:
  11982. LoopCopyDataInit:
  11983. ldr r0, =_sdata
  11984. 80094f8: 480a ldr r0, [pc, #40] ; (8009524 <LoopFillZerobss+0x18>)
  11985. ldr r3, =_edata
  11986. 80094fa: 4b0b ldr r3, [pc, #44] ; (8009528 <LoopFillZerobss+0x1c>)
  11987. adds r2, r0, r1
  11988. 80094fc: 1842 adds r2, r0, r1
  11989. cmp r2, r3
  11990. 80094fe: 429a cmp r2, r3
  11991. bcc CopyDataInit
  11992. 8009500: d3f6 bcc.n 80094f0 <CopyDataInit>
  11993. ldr r2, =_sbss
  11994. 8009502: 4a0a ldr r2, [pc, #40] ; (800952c <LoopFillZerobss+0x20>)
  11995. b LoopFillZerobss
  11996. 8009504: e002 b.n 800950c <LoopFillZerobss>
  11997. 08009506 <FillZerobss>:
  11998. /* Zero fill the bss segment. */
  11999. FillZerobss:
  12000. movs r3, #0
  12001. 8009506: 2300 movs r3, #0
  12002. str r3, [r2], #4
  12003. 8009508: f842 3b04 str.w r3, [r2], #4
  12004. 0800950c <LoopFillZerobss>:
  12005. LoopFillZerobss:
  12006. ldr r3, = _ebss
  12007. 800950c: 4b08 ldr r3, [pc, #32] ; (8009530 <LoopFillZerobss+0x24>)
  12008. cmp r2, r3
  12009. 800950e: 429a cmp r2, r3
  12010. bcc FillZerobss
  12011. 8009510: d3f9 bcc.n 8009506 <FillZerobss>
  12012. /* Call the clock system intitialization function.*/
  12013. bl SystemInit
  12014. 8009512: f7ff fa9b bl 8008a4c <SystemInit>
  12015. /* Call static constructors */
  12016. bl __libc_init_array
  12017. 8009516: f000 f815 bl 8009544 <__libc_init_array>
  12018. /* Call the application's entry point.*/
  12019. bl main
  12020. 800951a: f7fe fd93 bl 8008044 <main>
  12021. bx lr
  12022. 800951e: 4770 bx lr
  12023. ldr r3, =_sidata
  12024. 8009520: 0800c1e8 .word 0x0800c1e8
  12025. ldr r0, =_sdata
  12026. 8009524: 20000000 .word 0x20000000
  12027. ldr r3, =_edata
  12028. 8009528: 20000404 .word 0x20000404
  12029. ldr r2, =_sbss
  12030. 800952c: 20000408 .word 0x20000408
  12031. ldr r3, = _ebss
  12032. 8009530: 200017b0 .word 0x200017b0
  12033. 08009534 <ADC1_2_IRQHandler>:
  12034. * @retval : None
  12035. */
  12036. .section .text.Default_Handler,"ax",%progbits
  12037. Default_Handler:
  12038. Infinite_Loop:
  12039. b Infinite_Loop
  12040. 8009534: e7fe b.n 8009534 <ADC1_2_IRQHandler>
  12041. ...
  12042. 08009538 <__errno>:
  12043. 8009538: 4b01 ldr r3, [pc, #4] ; (8009540 <__errno+0x8>)
  12044. 800953a: 6818 ldr r0, [r3, #0]
  12045. 800953c: 4770 bx lr
  12046. 800953e: bf00 nop
  12047. 8009540: 20000234 .word 0x20000234
  12048. 08009544 <__libc_init_array>:
  12049. 8009544: b570 push {r4, r5, r6, lr}
  12050. 8009546: 2500 movs r5, #0
  12051. 8009548: 4e0c ldr r6, [pc, #48] ; (800957c <__libc_init_array+0x38>)
  12052. 800954a: 4c0d ldr r4, [pc, #52] ; (8009580 <__libc_init_array+0x3c>)
  12053. 800954c: 1ba4 subs r4, r4, r6
  12054. 800954e: 10a4 asrs r4, r4, #2
  12055. 8009550: 42a5 cmp r5, r4
  12056. 8009552: d109 bne.n 8009568 <__libc_init_array+0x24>
  12057. 8009554: f002 fc8a bl 800be6c <_init>
  12058. 8009558: 2500 movs r5, #0
  12059. 800955a: 4e0a ldr r6, [pc, #40] ; (8009584 <__libc_init_array+0x40>)
  12060. 800955c: 4c0a ldr r4, [pc, #40] ; (8009588 <__libc_init_array+0x44>)
  12061. 800955e: 1ba4 subs r4, r4, r6
  12062. 8009560: 10a4 asrs r4, r4, #2
  12063. 8009562: 42a5 cmp r5, r4
  12064. 8009564: d105 bne.n 8009572 <__libc_init_array+0x2e>
  12065. 8009566: bd70 pop {r4, r5, r6, pc}
  12066. 8009568: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  12067. 800956c: 4798 blx r3
  12068. 800956e: 3501 adds r5, #1
  12069. 8009570: e7ee b.n 8009550 <__libc_init_array+0xc>
  12070. 8009572: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  12071. 8009576: 4798 blx r3
  12072. 8009578: 3501 adds r5, #1
  12073. 800957a: e7f2 b.n 8009562 <__libc_init_array+0x1e>
  12074. 800957c: 0800c1e0 .word 0x0800c1e0
  12075. 8009580: 0800c1e0 .word 0x0800c1e0
  12076. 8009584: 0800c1e0 .word 0x0800c1e0
  12077. 8009588: 0800c1e4 .word 0x0800c1e4
  12078. 0800958c <memcpy>:
  12079. 800958c: b510 push {r4, lr}
  12080. 800958e: 1e43 subs r3, r0, #1
  12081. 8009590: 440a add r2, r1
  12082. 8009592: 4291 cmp r1, r2
  12083. 8009594: d100 bne.n 8009598 <memcpy+0xc>
  12084. 8009596: bd10 pop {r4, pc}
  12085. 8009598: f811 4b01 ldrb.w r4, [r1], #1
  12086. 800959c: f803 4f01 strb.w r4, [r3, #1]!
  12087. 80095a0: e7f7 b.n 8009592 <memcpy+0x6>
  12088. 080095a2 <memset>:
  12089. 80095a2: 4603 mov r3, r0
  12090. 80095a4: 4402 add r2, r0
  12091. 80095a6: 4293 cmp r3, r2
  12092. 80095a8: d100 bne.n 80095ac <memset+0xa>
  12093. 80095aa: 4770 bx lr
  12094. 80095ac: f803 1b01 strb.w r1, [r3], #1
  12095. 80095b0: e7f9 b.n 80095a6 <memset+0x4>
  12096. 080095b2 <__cvt>:
  12097. 80095b2: 2b00 cmp r3, #0
  12098. 80095b4: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  12099. 80095b8: 461e mov r6, r3
  12100. 80095ba: bfbb ittet lt
  12101. 80095bc: f103 4300 addlt.w r3, r3, #2147483648 ; 0x80000000
  12102. 80095c0: 461e movlt r6, r3
  12103. 80095c2: 2300 movge r3, #0
  12104. 80095c4: 232d movlt r3, #45 ; 0x2d
  12105. 80095c6: b088 sub sp, #32
  12106. 80095c8: 9f14 ldr r7, [sp, #80] ; 0x50
  12107. 80095ca: 9912 ldr r1, [sp, #72] ; 0x48
  12108. 80095cc: f027 0720 bic.w r7, r7, #32
  12109. 80095d0: 2f46 cmp r7, #70 ; 0x46
  12110. 80095d2: 4614 mov r4, r2
  12111. 80095d4: 9d10 ldr r5, [sp, #64] ; 0x40
  12112. 80095d6: f8dd a04c ldr.w sl, [sp, #76] ; 0x4c
  12113. 80095da: 700b strb r3, [r1, #0]
  12114. 80095dc: d004 beq.n 80095e8 <__cvt+0x36>
  12115. 80095de: 2f45 cmp r7, #69 ; 0x45
  12116. 80095e0: d100 bne.n 80095e4 <__cvt+0x32>
  12117. 80095e2: 3501 adds r5, #1
  12118. 80095e4: 2302 movs r3, #2
  12119. 80095e6: e000 b.n 80095ea <__cvt+0x38>
  12120. 80095e8: 2303 movs r3, #3
  12121. 80095ea: aa07 add r2, sp, #28
  12122. 80095ec: 9204 str r2, [sp, #16]
  12123. 80095ee: aa06 add r2, sp, #24
  12124. 80095f0: 9203 str r2, [sp, #12]
  12125. 80095f2: e88d 0428 stmia.w sp, {r3, r5, sl}
  12126. 80095f6: 4622 mov r2, r4
  12127. 80095f8: 4633 mov r3, r6
  12128. 80095fa: f000 feb9 bl 800a370 <_dtoa_r>
  12129. 80095fe: 2f47 cmp r7, #71 ; 0x47
  12130. 8009600: 4680 mov r8, r0
  12131. 8009602: d102 bne.n 800960a <__cvt+0x58>
  12132. 8009604: 9b11 ldr r3, [sp, #68] ; 0x44
  12133. 8009606: 07db lsls r3, r3, #31
  12134. 8009608: d526 bpl.n 8009658 <__cvt+0xa6>
  12135. 800960a: 2f46 cmp r7, #70 ; 0x46
  12136. 800960c: eb08 0905 add.w r9, r8, r5
  12137. 8009610: d111 bne.n 8009636 <__cvt+0x84>
  12138. 8009612: f898 3000 ldrb.w r3, [r8]
  12139. 8009616: 2b30 cmp r3, #48 ; 0x30
  12140. 8009618: d10a bne.n 8009630 <__cvt+0x7e>
  12141. 800961a: 2200 movs r2, #0
  12142. 800961c: 2300 movs r3, #0
  12143. 800961e: 4620 mov r0, r4
  12144. 8009620: 4631 mov r1, r6
  12145. 8009622: f7fb fa35 bl 8004a90 <__aeabi_dcmpeq>
  12146. 8009626: b918 cbnz r0, 8009630 <__cvt+0x7e>
  12147. 8009628: f1c5 0501 rsb r5, r5, #1
  12148. 800962c: f8ca 5000 str.w r5, [sl]
  12149. 8009630: f8da 3000 ldr.w r3, [sl]
  12150. 8009634: 4499 add r9, r3
  12151. 8009636: 2200 movs r2, #0
  12152. 8009638: 2300 movs r3, #0
  12153. 800963a: 4620 mov r0, r4
  12154. 800963c: 4631 mov r1, r6
  12155. 800963e: f7fb fa27 bl 8004a90 <__aeabi_dcmpeq>
  12156. 8009642: b938 cbnz r0, 8009654 <__cvt+0xa2>
  12157. 8009644: 2230 movs r2, #48 ; 0x30
  12158. 8009646: 9b07 ldr r3, [sp, #28]
  12159. 8009648: 4599 cmp r9, r3
  12160. 800964a: d905 bls.n 8009658 <__cvt+0xa6>
  12161. 800964c: 1c59 adds r1, r3, #1
  12162. 800964e: 9107 str r1, [sp, #28]
  12163. 8009650: 701a strb r2, [r3, #0]
  12164. 8009652: e7f8 b.n 8009646 <__cvt+0x94>
  12165. 8009654: f8cd 901c str.w r9, [sp, #28]
  12166. 8009658: 4640 mov r0, r8
  12167. 800965a: 9b07 ldr r3, [sp, #28]
  12168. 800965c: 9a15 ldr r2, [sp, #84] ; 0x54
  12169. 800965e: eba3 0308 sub.w r3, r3, r8
  12170. 8009662: 6013 str r3, [r2, #0]
  12171. 8009664: b008 add sp, #32
  12172. 8009666: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12173. 0800966a <__exponent>:
  12174. 800966a: 4603 mov r3, r0
  12175. 800966c: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr}
  12176. 800966e: 2900 cmp r1, #0
  12177. 8009670: f803 2b02 strb.w r2, [r3], #2
  12178. 8009674: bfb6 itet lt
  12179. 8009676: 222d movlt r2, #45 ; 0x2d
  12180. 8009678: 222b movge r2, #43 ; 0x2b
  12181. 800967a: 4249 neglt r1, r1
  12182. 800967c: 2909 cmp r1, #9
  12183. 800967e: 7042 strb r2, [r0, #1]
  12184. 8009680: dd21 ble.n 80096c6 <__exponent+0x5c>
  12185. 8009682: f10d 0207 add.w r2, sp, #7
  12186. 8009686: 4617 mov r7, r2
  12187. 8009688: 260a movs r6, #10
  12188. 800968a: fb91 f5f6 sdiv r5, r1, r6
  12189. 800968e: fb06 1115 mls r1, r6, r5, r1
  12190. 8009692: 2d09 cmp r5, #9
  12191. 8009694: f101 0130 add.w r1, r1, #48 ; 0x30
  12192. 8009698: f802 1c01 strb.w r1, [r2, #-1]
  12193. 800969c: f102 34ff add.w r4, r2, #4294967295
  12194. 80096a0: 4629 mov r1, r5
  12195. 80096a2: dc09 bgt.n 80096b8 <__exponent+0x4e>
  12196. 80096a4: 3130 adds r1, #48 ; 0x30
  12197. 80096a6: 3a02 subs r2, #2
  12198. 80096a8: f804 1c01 strb.w r1, [r4, #-1]
  12199. 80096ac: 42ba cmp r2, r7
  12200. 80096ae: 461c mov r4, r3
  12201. 80096b0: d304 bcc.n 80096bc <__exponent+0x52>
  12202. 80096b2: 1a20 subs r0, r4, r0
  12203. 80096b4: b003 add sp, #12
  12204. 80096b6: bdf0 pop {r4, r5, r6, r7, pc}
  12205. 80096b8: 4622 mov r2, r4
  12206. 80096ba: e7e6 b.n 800968a <__exponent+0x20>
  12207. 80096bc: f812 1b01 ldrb.w r1, [r2], #1
  12208. 80096c0: f803 1b01 strb.w r1, [r3], #1
  12209. 80096c4: e7f2 b.n 80096ac <__exponent+0x42>
  12210. 80096c6: 2230 movs r2, #48 ; 0x30
  12211. 80096c8: 461c mov r4, r3
  12212. 80096ca: 4411 add r1, r2
  12213. 80096cc: f804 2b02 strb.w r2, [r4], #2
  12214. 80096d0: 7059 strb r1, [r3, #1]
  12215. 80096d2: e7ee b.n 80096b2 <__exponent+0x48>
  12216. 080096d4 <_printf_float>:
  12217. 80096d4: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  12218. 80096d8: b091 sub sp, #68 ; 0x44
  12219. 80096da: 460c mov r4, r1
  12220. 80096dc: 9f1a ldr r7, [sp, #104] ; 0x68
  12221. 80096de: 4693 mov fp, r2
  12222. 80096e0: 461e mov r6, r3
  12223. 80096e2: 4605 mov r5, r0
  12224. 80096e4: f001 fd94 bl 800b210 <_localeconv_r>
  12225. 80096e8: 6803 ldr r3, [r0, #0]
  12226. 80096ea: 4618 mov r0, r3
  12227. 80096ec: 9309 str r3, [sp, #36] ; 0x24
  12228. 80096ee: f7fa fd9b bl 8004228 <strlen>
  12229. 80096f2: 2300 movs r3, #0
  12230. 80096f4: 930e str r3, [sp, #56] ; 0x38
  12231. 80096f6: 683b ldr r3, [r7, #0]
  12232. 80096f8: 900a str r0, [sp, #40] ; 0x28
  12233. 80096fa: 3307 adds r3, #7
  12234. 80096fc: f023 0307 bic.w r3, r3, #7
  12235. 8009700: f103 0208 add.w r2, r3, #8
  12236. 8009704: f894 8018 ldrb.w r8, [r4, #24]
  12237. 8009708: f8d4 a000 ldr.w sl, [r4]
  12238. 800970c: 603a str r2, [r7, #0]
  12239. 800970e: e9d3 2300 ldrd r2, r3, [r3]
  12240. 8009712: e9c4 2312 strd r2, r3, [r4, #72] ; 0x48
  12241. 8009716: f8d4 904c ldr.w r9, [r4, #76] ; 0x4c
  12242. 800971a: 6ca7 ldr r7, [r4, #72] ; 0x48
  12243. 800971c: f029 4300 bic.w r3, r9, #2147483648 ; 0x80000000
  12244. 8009720: 930b str r3, [sp, #44] ; 0x2c
  12245. 8009722: f04f 32ff mov.w r2, #4294967295
  12246. 8009726: 4ba6 ldr r3, [pc, #664] ; (80099c0 <_printf_float+0x2ec>)
  12247. 8009728: 4638 mov r0, r7
  12248. 800972a: 990b ldr r1, [sp, #44] ; 0x2c
  12249. 800972c: f7fb f9e2 bl 8004af4 <__aeabi_dcmpun>
  12250. 8009730: 2800 cmp r0, #0
  12251. 8009732: f040 81f7 bne.w 8009b24 <_printf_float+0x450>
  12252. 8009736: f04f 32ff mov.w r2, #4294967295
  12253. 800973a: 4ba1 ldr r3, [pc, #644] ; (80099c0 <_printf_float+0x2ec>)
  12254. 800973c: 4638 mov r0, r7
  12255. 800973e: 990b ldr r1, [sp, #44] ; 0x2c
  12256. 8009740: f7fb f9ba bl 8004ab8 <__aeabi_dcmple>
  12257. 8009744: 2800 cmp r0, #0
  12258. 8009746: f040 81ed bne.w 8009b24 <_printf_float+0x450>
  12259. 800974a: 2200 movs r2, #0
  12260. 800974c: 2300 movs r3, #0
  12261. 800974e: 4638 mov r0, r7
  12262. 8009750: 4649 mov r1, r9
  12263. 8009752: f7fb f9a7 bl 8004aa4 <__aeabi_dcmplt>
  12264. 8009756: b110 cbz r0, 800975e <_printf_float+0x8a>
  12265. 8009758: 232d movs r3, #45 ; 0x2d
  12266. 800975a: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12267. 800975e: 4b99 ldr r3, [pc, #612] ; (80099c4 <_printf_float+0x2f0>)
  12268. 8009760: 4f99 ldr r7, [pc, #612] ; (80099c8 <_printf_float+0x2f4>)
  12269. 8009762: f1b8 0f47 cmp.w r8, #71 ; 0x47
  12270. 8009766: bf98 it ls
  12271. 8009768: 461f movls r7, r3
  12272. 800976a: 2303 movs r3, #3
  12273. 800976c: f04f 0900 mov.w r9, #0
  12274. 8009770: 6123 str r3, [r4, #16]
  12275. 8009772: f02a 0304 bic.w r3, sl, #4
  12276. 8009776: 6023 str r3, [r4, #0]
  12277. 8009778: 9600 str r6, [sp, #0]
  12278. 800977a: 465b mov r3, fp
  12279. 800977c: aa0f add r2, sp, #60 ; 0x3c
  12280. 800977e: 4621 mov r1, r4
  12281. 8009780: 4628 mov r0, r5
  12282. 8009782: f000 f9df bl 8009b44 <_printf_common>
  12283. 8009786: 3001 adds r0, #1
  12284. 8009788: f040 809a bne.w 80098c0 <_printf_float+0x1ec>
  12285. 800978c: f04f 30ff mov.w r0, #4294967295
  12286. 8009790: b011 add sp, #68 ; 0x44
  12287. 8009792: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  12288. 8009796: 6862 ldr r2, [r4, #4]
  12289. 8009798: a80e add r0, sp, #56 ; 0x38
  12290. 800979a: 1c53 adds r3, r2, #1
  12291. 800979c: f10d 0e34 add.w lr, sp, #52 ; 0x34
  12292. 80097a0: f44a 6380 orr.w r3, sl, #1024 ; 0x400
  12293. 80097a4: d141 bne.n 800982a <_printf_float+0x156>
  12294. 80097a6: 2206 movs r2, #6
  12295. 80097a8: 6062 str r2, [r4, #4]
  12296. 80097aa: 2100 movs r1, #0
  12297. 80097ac: 6023 str r3, [r4, #0]
  12298. 80097ae: 9301 str r3, [sp, #4]
  12299. 80097b0: 6863 ldr r3, [r4, #4]
  12300. 80097b2: f10d 0233 add.w r2, sp, #51 ; 0x33
  12301. 80097b6: 9005 str r0, [sp, #20]
  12302. 80097b8: 9202 str r2, [sp, #8]
  12303. 80097ba: 9300 str r3, [sp, #0]
  12304. 80097bc: 463a mov r2, r7
  12305. 80097be: 464b mov r3, r9
  12306. 80097c0: 9106 str r1, [sp, #24]
  12307. 80097c2: f8cd 8010 str.w r8, [sp, #16]
  12308. 80097c6: f8cd e00c str.w lr, [sp, #12]
  12309. 80097ca: 4628 mov r0, r5
  12310. 80097cc: f7ff fef1 bl 80095b2 <__cvt>
  12311. 80097d0: f008 03df and.w r3, r8, #223 ; 0xdf
  12312. 80097d4: 2b47 cmp r3, #71 ; 0x47
  12313. 80097d6: 4607 mov r7, r0
  12314. 80097d8: d109 bne.n 80097ee <_printf_float+0x11a>
  12315. 80097da: 9b0d ldr r3, [sp, #52] ; 0x34
  12316. 80097dc: 1cd8 adds r0, r3, #3
  12317. 80097de: db02 blt.n 80097e6 <_printf_float+0x112>
  12318. 80097e0: 6862 ldr r2, [r4, #4]
  12319. 80097e2: 4293 cmp r3, r2
  12320. 80097e4: dd59 ble.n 800989a <_printf_float+0x1c6>
  12321. 80097e6: f1a8 0802 sub.w r8, r8, #2
  12322. 80097ea: fa5f f888 uxtb.w r8, r8
  12323. 80097ee: f1b8 0f65 cmp.w r8, #101 ; 0x65
  12324. 80097f2: 990d ldr r1, [sp, #52] ; 0x34
  12325. 80097f4: d836 bhi.n 8009864 <_printf_float+0x190>
  12326. 80097f6: 3901 subs r1, #1
  12327. 80097f8: 4642 mov r2, r8
  12328. 80097fa: f104 0050 add.w r0, r4, #80 ; 0x50
  12329. 80097fe: 910d str r1, [sp, #52] ; 0x34
  12330. 8009800: f7ff ff33 bl 800966a <__exponent>
  12331. 8009804: 9a0e ldr r2, [sp, #56] ; 0x38
  12332. 8009806: 4681 mov r9, r0
  12333. 8009808: 1883 adds r3, r0, r2
  12334. 800980a: 2a01 cmp r2, #1
  12335. 800980c: 6123 str r3, [r4, #16]
  12336. 800980e: dc02 bgt.n 8009816 <_printf_float+0x142>
  12337. 8009810: 6822 ldr r2, [r4, #0]
  12338. 8009812: 07d1 lsls r1, r2, #31
  12339. 8009814: d501 bpl.n 800981a <_printf_float+0x146>
  12340. 8009816: 3301 adds r3, #1
  12341. 8009818: 6123 str r3, [r4, #16]
  12342. 800981a: f89d 3033 ldrb.w r3, [sp, #51] ; 0x33
  12343. 800981e: 2b00 cmp r3, #0
  12344. 8009820: d0aa beq.n 8009778 <_printf_float+0xa4>
  12345. 8009822: 232d movs r3, #45 ; 0x2d
  12346. 8009824: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12347. 8009828: e7a6 b.n 8009778 <_printf_float+0xa4>
  12348. 800982a: f1b8 0f67 cmp.w r8, #103 ; 0x67
  12349. 800982e: d002 beq.n 8009836 <_printf_float+0x162>
  12350. 8009830: f1b8 0f47 cmp.w r8, #71 ; 0x47
  12351. 8009834: d1b9 bne.n 80097aa <_printf_float+0xd6>
  12352. 8009836: b19a cbz r2, 8009860 <_printf_float+0x18c>
  12353. 8009838: 2100 movs r1, #0
  12354. 800983a: 9106 str r1, [sp, #24]
  12355. 800983c: f10d 0133 add.w r1, sp, #51 ; 0x33
  12356. 8009840: e88d 000c stmia.w sp, {r2, r3}
  12357. 8009844: 6023 str r3, [r4, #0]
  12358. 8009846: 9005 str r0, [sp, #20]
  12359. 8009848: 463a mov r2, r7
  12360. 800984a: f8cd 8010 str.w r8, [sp, #16]
  12361. 800984e: f8cd e00c str.w lr, [sp, #12]
  12362. 8009852: 9102 str r1, [sp, #8]
  12363. 8009854: 464b mov r3, r9
  12364. 8009856: 4628 mov r0, r5
  12365. 8009858: f7ff feab bl 80095b2 <__cvt>
  12366. 800985c: 4607 mov r7, r0
  12367. 800985e: e7bc b.n 80097da <_printf_float+0x106>
  12368. 8009860: 2201 movs r2, #1
  12369. 8009862: e7a1 b.n 80097a8 <_printf_float+0xd4>
  12370. 8009864: f1b8 0f66 cmp.w r8, #102 ; 0x66
  12371. 8009868: d119 bne.n 800989e <_printf_float+0x1ca>
  12372. 800986a: 2900 cmp r1, #0
  12373. 800986c: 6863 ldr r3, [r4, #4]
  12374. 800986e: dd0c ble.n 800988a <_printf_float+0x1b6>
  12375. 8009870: 6121 str r1, [r4, #16]
  12376. 8009872: b913 cbnz r3, 800987a <_printf_float+0x1a6>
  12377. 8009874: 6822 ldr r2, [r4, #0]
  12378. 8009876: 07d2 lsls r2, r2, #31
  12379. 8009878: d502 bpl.n 8009880 <_printf_float+0x1ac>
  12380. 800987a: 3301 adds r3, #1
  12381. 800987c: 440b add r3, r1
  12382. 800987e: 6123 str r3, [r4, #16]
  12383. 8009880: 9b0d ldr r3, [sp, #52] ; 0x34
  12384. 8009882: f04f 0900 mov.w r9, #0
  12385. 8009886: 65a3 str r3, [r4, #88] ; 0x58
  12386. 8009888: e7c7 b.n 800981a <_printf_float+0x146>
  12387. 800988a: b913 cbnz r3, 8009892 <_printf_float+0x1be>
  12388. 800988c: 6822 ldr r2, [r4, #0]
  12389. 800988e: 07d0 lsls r0, r2, #31
  12390. 8009890: d501 bpl.n 8009896 <_printf_float+0x1c2>
  12391. 8009892: 3302 adds r3, #2
  12392. 8009894: e7f3 b.n 800987e <_printf_float+0x1aa>
  12393. 8009896: 2301 movs r3, #1
  12394. 8009898: e7f1 b.n 800987e <_printf_float+0x1aa>
  12395. 800989a: f04f 0867 mov.w r8, #103 ; 0x67
  12396. 800989e: 9b0d ldr r3, [sp, #52] ; 0x34
  12397. 80098a0: 9a0e ldr r2, [sp, #56] ; 0x38
  12398. 80098a2: 4293 cmp r3, r2
  12399. 80098a4: db05 blt.n 80098b2 <_printf_float+0x1de>
  12400. 80098a6: 6822 ldr r2, [r4, #0]
  12401. 80098a8: 6123 str r3, [r4, #16]
  12402. 80098aa: 07d1 lsls r1, r2, #31
  12403. 80098ac: d5e8 bpl.n 8009880 <_printf_float+0x1ac>
  12404. 80098ae: 3301 adds r3, #1
  12405. 80098b0: e7e5 b.n 800987e <_printf_float+0x1aa>
  12406. 80098b2: 2b00 cmp r3, #0
  12407. 80098b4: bfcc ite gt
  12408. 80098b6: 2301 movgt r3, #1
  12409. 80098b8: f1c3 0302 rsble r3, r3, #2
  12410. 80098bc: 4413 add r3, r2
  12411. 80098be: e7de b.n 800987e <_printf_float+0x1aa>
  12412. 80098c0: 6823 ldr r3, [r4, #0]
  12413. 80098c2: 055a lsls r2, r3, #21
  12414. 80098c4: d407 bmi.n 80098d6 <_printf_float+0x202>
  12415. 80098c6: 6923 ldr r3, [r4, #16]
  12416. 80098c8: 463a mov r2, r7
  12417. 80098ca: 4659 mov r1, fp
  12418. 80098cc: 4628 mov r0, r5
  12419. 80098ce: 47b0 blx r6
  12420. 80098d0: 3001 adds r0, #1
  12421. 80098d2: d12a bne.n 800992a <_printf_float+0x256>
  12422. 80098d4: e75a b.n 800978c <_printf_float+0xb8>
  12423. 80098d6: f1b8 0f65 cmp.w r8, #101 ; 0x65
  12424. 80098da: f240 80dc bls.w 8009a96 <_printf_float+0x3c2>
  12425. 80098de: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  12426. 80098e2: 2200 movs r2, #0
  12427. 80098e4: 2300 movs r3, #0
  12428. 80098e6: f7fb f8d3 bl 8004a90 <__aeabi_dcmpeq>
  12429. 80098ea: 2800 cmp r0, #0
  12430. 80098ec: d039 beq.n 8009962 <_printf_float+0x28e>
  12431. 80098ee: 2301 movs r3, #1
  12432. 80098f0: 4a36 ldr r2, [pc, #216] ; (80099cc <_printf_float+0x2f8>)
  12433. 80098f2: 4659 mov r1, fp
  12434. 80098f4: 4628 mov r0, r5
  12435. 80098f6: 47b0 blx r6
  12436. 80098f8: 3001 adds r0, #1
  12437. 80098fa: f43f af47 beq.w 800978c <_printf_float+0xb8>
  12438. 80098fe: 9b0e ldr r3, [sp, #56] ; 0x38
  12439. 8009900: 9a0d ldr r2, [sp, #52] ; 0x34
  12440. 8009902: 429a cmp r2, r3
  12441. 8009904: db02 blt.n 800990c <_printf_float+0x238>
  12442. 8009906: 6823 ldr r3, [r4, #0]
  12443. 8009908: 07d8 lsls r0, r3, #31
  12444. 800990a: d50e bpl.n 800992a <_printf_float+0x256>
  12445. 800990c: 9b0a ldr r3, [sp, #40] ; 0x28
  12446. 800990e: 9a09 ldr r2, [sp, #36] ; 0x24
  12447. 8009910: 4659 mov r1, fp
  12448. 8009912: 4628 mov r0, r5
  12449. 8009914: 47b0 blx r6
  12450. 8009916: 3001 adds r0, #1
  12451. 8009918: f43f af38 beq.w 800978c <_printf_float+0xb8>
  12452. 800991c: 2700 movs r7, #0
  12453. 800991e: f104 081a add.w r8, r4, #26
  12454. 8009922: 9b0e ldr r3, [sp, #56] ; 0x38
  12455. 8009924: 3b01 subs r3, #1
  12456. 8009926: 429f cmp r7, r3
  12457. 8009928: db11 blt.n 800994e <_printf_float+0x27a>
  12458. 800992a: 6823 ldr r3, [r4, #0]
  12459. 800992c: 079f lsls r7, r3, #30
  12460. 800992e: d508 bpl.n 8009942 <_printf_float+0x26e>
  12461. 8009930: 2700 movs r7, #0
  12462. 8009932: f104 0819 add.w r8, r4, #25
  12463. 8009936: 68e3 ldr r3, [r4, #12]
  12464. 8009938: 9a0f ldr r2, [sp, #60] ; 0x3c
  12465. 800993a: 1a9b subs r3, r3, r2
  12466. 800993c: 429f cmp r7, r3
  12467. 800993e: f2c0 80e7 blt.w 8009b10 <_printf_float+0x43c>
  12468. 8009942: 68e0 ldr r0, [r4, #12]
  12469. 8009944: 9b0f ldr r3, [sp, #60] ; 0x3c
  12470. 8009946: 4298 cmp r0, r3
  12471. 8009948: bfb8 it lt
  12472. 800994a: 4618 movlt r0, r3
  12473. 800994c: e720 b.n 8009790 <_printf_float+0xbc>
  12474. 800994e: 2301 movs r3, #1
  12475. 8009950: 4642 mov r2, r8
  12476. 8009952: 4659 mov r1, fp
  12477. 8009954: 4628 mov r0, r5
  12478. 8009956: 47b0 blx r6
  12479. 8009958: 3001 adds r0, #1
  12480. 800995a: f43f af17 beq.w 800978c <_printf_float+0xb8>
  12481. 800995e: 3701 adds r7, #1
  12482. 8009960: e7df b.n 8009922 <_printf_float+0x24e>
  12483. 8009962: 9b0d ldr r3, [sp, #52] ; 0x34
  12484. 8009964: 2b00 cmp r3, #0
  12485. 8009966: dc33 bgt.n 80099d0 <_printf_float+0x2fc>
  12486. 8009968: 2301 movs r3, #1
  12487. 800996a: 4a18 ldr r2, [pc, #96] ; (80099cc <_printf_float+0x2f8>)
  12488. 800996c: 4659 mov r1, fp
  12489. 800996e: 4628 mov r0, r5
  12490. 8009970: 47b0 blx r6
  12491. 8009972: 3001 adds r0, #1
  12492. 8009974: f43f af0a beq.w 800978c <_printf_float+0xb8>
  12493. 8009978: 9b0d ldr r3, [sp, #52] ; 0x34
  12494. 800997a: b923 cbnz r3, 8009986 <_printf_float+0x2b2>
  12495. 800997c: 9b0e ldr r3, [sp, #56] ; 0x38
  12496. 800997e: b913 cbnz r3, 8009986 <_printf_float+0x2b2>
  12497. 8009980: 6823 ldr r3, [r4, #0]
  12498. 8009982: 07d9 lsls r1, r3, #31
  12499. 8009984: d5d1 bpl.n 800992a <_printf_float+0x256>
  12500. 8009986: 9b0a ldr r3, [sp, #40] ; 0x28
  12501. 8009988: 9a09 ldr r2, [sp, #36] ; 0x24
  12502. 800998a: 4659 mov r1, fp
  12503. 800998c: 4628 mov r0, r5
  12504. 800998e: 47b0 blx r6
  12505. 8009990: 3001 adds r0, #1
  12506. 8009992: f43f aefb beq.w 800978c <_printf_float+0xb8>
  12507. 8009996: f04f 0800 mov.w r8, #0
  12508. 800999a: f104 091a add.w r9, r4, #26
  12509. 800999e: 9b0d ldr r3, [sp, #52] ; 0x34
  12510. 80099a0: 425b negs r3, r3
  12511. 80099a2: 4598 cmp r8, r3
  12512. 80099a4: db01 blt.n 80099aa <_printf_float+0x2d6>
  12513. 80099a6: 9b0e ldr r3, [sp, #56] ; 0x38
  12514. 80099a8: e78e b.n 80098c8 <_printf_float+0x1f4>
  12515. 80099aa: 2301 movs r3, #1
  12516. 80099ac: 464a mov r2, r9
  12517. 80099ae: 4659 mov r1, fp
  12518. 80099b0: 4628 mov r0, r5
  12519. 80099b2: 47b0 blx r6
  12520. 80099b4: 3001 adds r0, #1
  12521. 80099b6: f43f aee9 beq.w 800978c <_printf_float+0xb8>
  12522. 80099ba: f108 0801 add.w r8, r8, #1
  12523. 80099be: e7ee b.n 800999e <_printf_float+0x2ca>
  12524. 80099c0: 7fefffff .word 0x7fefffff
  12525. 80099c4: 0800bf1c .word 0x0800bf1c
  12526. 80099c8: 0800bf20 .word 0x0800bf20
  12527. 80099cc: 0800bf2c .word 0x0800bf2c
  12528. 80099d0: 9a0e ldr r2, [sp, #56] ; 0x38
  12529. 80099d2: 6da3 ldr r3, [r4, #88] ; 0x58
  12530. 80099d4: 429a cmp r2, r3
  12531. 80099d6: bfa8 it ge
  12532. 80099d8: 461a movge r2, r3
  12533. 80099da: 2a00 cmp r2, #0
  12534. 80099dc: 4690 mov r8, r2
  12535. 80099de: dc36 bgt.n 8009a4e <_printf_float+0x37a>
  12536. 80099e0: f04f 0a00 mov.w sl, #0
  12537. 80099e4: f104 031a add.w r3, r4, #26
  12538. 80099e8: ea28 78e8 bic.w r8, r8, r8, asr #31
  12539. 80099ec: 930b str r3, [sp, #44] ; 0x2c
  12540. 80099ee: f8d4 9058 ldr.w r9, [r4, #88] ; 0x58
  12541. 80099f2: eba9 0308 sub.w r3, r9, r8
  12542. 80099f6: 459a cmp sl, r3
  12543. 80099f8: db31 blt.n 8009a5e <_printf_float+0x38a>
  12544. 80099fa: 9b0e ldr r3, [sp, #56] ; 0x38
  12545. 80099fc: 9a0d ldr r2, [sp, #52] ; 0x34
  12546. 80099fe: 429a cmp r2, r3
  12547. 8009a00: db38 blt.n 8009a74 <_printf_float+0x3a0>
  12548. 8009a02: 6823 ldr r3, [r4, #0]
  12549. 8009a04: 07da lsls r2, r3, #31
  12550. 8009a06: d435 bmi.n 8009a74 <_printf_float+0x3a0>
  12551. 8009a08: 9b0e ldr r3, [sp, #56] ; 0x38
  12552. 8009a0a: 990d ldr r1, [sp, #52] ; 0x34
  12553. 8009a0c: eba3 0209 sub.w r2, r3, r9
  12554. 8009a10: eba3 0801 sub.w r8, r3, r1
  12555. 8009a14: 4590 cmp r8, r2
  12556. 8009a16: bfa8 it ge
  12557. 8009a18: 4690 movge r8, r2
  12558. 8009a1a: f1b8 0f00 cmp.w r8, #0
  12559. 8009a1e: dc31 bgt.n 8009a84 <_printf_float+0x3b0>
  12560. 8009a20: 2700 movs r7, #0
  12561. 8009a22: ea28 78e8 bic.w r8, r8, r8, asr #31
  12562. 8009a26: f104 091a add.w r9, r4, #26
  12563. 8009a2a: 9a0d ldr r2, [sp, #52] ; 0x34
  12564. 8009a2c: 9b0e ldr r3, [sp, #56] ; 0x38
  12565. 8009a2e: 1a9b subs r3, r3, r2
  12566. 8009a30: eba3 0308 sub.w r3, r3, r8
  12567. 8009a34: 429f cmp r7, r3
  12568. 8009a36: f6bf af78 bge.w 800992a <_printf_float+0x256>
  12569. 8009a3a: 2301 movs r3, #1
  12570. 8009a3c: 464a mov r2, r9
  12571. 8009a3e: 4659 mov r1, fp
  12572. 8009a40: 4628 mov r0, r5
  12573. 8009a42: 47b0 blx r6
  12574. 8009a44: 3001 adds r0, #1
  12575. 8009a46: f43f aea1 beq.w 800978c <_printf_float+0xb8>
  12576. 8009a4a: 3701 adds r7, #1
  12577. 8009a4c: e7ed b.n 8009a2a <_printf_float+0x356>
  12578. 8009a4e: 4613 mov r3, r2
  12579. 8009a50: 4659 mov r1, fp
  12580. 8009a52: 463a mov r2, r7
  12581. 8009a54: 4628 mov r0, r5
  12582. 8009a56: 47b0 blx r6
  12583. 8009a58: 3001 adds r0, #1
  12584. 8009a5a: d1c1 bne.n 80099e0 <_printf_float+0x30c>
  12585. 8009a5c: e696 b.n 800978c <_printf_float+0xb8>
  12586. 8009a5e: 2301 movs r3, #1
  12587. 8009a60: 9a0b ldr r2, [sp, #44] ; 0x2c
  12588. 8009a62: 4659 mov r1, fp
  12589. 8009a64: 4628 mov r0, r5
  12590. 8009a66: 47b0 blx r6
  12591. 8009a68: 3001 adds r0, #1
  12592. 8009a6a: f43f ae8f beq.w 800978c <_printf_float+0xb8>
  12593. 8009a6e: f10a 0a01 add.w sl, sl, #1
  12594. 8009a72: e7bc b.n 80099ee <_printf_float+0x31a>
  12595. 8009a74: 9b0a ldr r3, [sp, #40] ; 0x28
  12596. 8009a76: 9a09 ldr r2, [sp, #36] ; 0x24
  12597. 8009a78: 4659 mov r1, fp
  12598. 8009a7a: 4628 mov r0, r5
  12599. 8009a7c: 47b0 blx r6
  12600. 8009a7e: 3001 adds r0, #1
  12601. 8009a80: d1c2 bne.n 8009a08 <_printf_float+0x334>
  12602. 8009a82: e683 b.n 800978c <_printf_float+0xb8>
  12603. 8009a84: 4643 mov r3, r8
  12604. 8009a86: eb07 0209 add.w r2, r7, r9
  12605. 8009a8a: 4659 mov r1, fp
  12606. 8009a8c: 4628 mov r0, r5
  12607. 8009a8e: 47b0 blx r6
  12608. 8009a90: 3001 adds r0, #1
  12609. 8009a92: d1c5 bne.n 8009a20 <_printf_float+0x34c>
  12610. 8009a94: e67a b.n 800978c <_printf_float+0xb8>
  12611. 8009a96: 9a0e ldr r2, [sp, #56] ; 0x38
  12612. 8009a98: 2a01 cmp r2, #1
  12613. 8009a9a: dc01 bgt.n 8009aa0 <_printf_float+0x3cc>
  12614. 8009a9c: 07db lsls r3, r3, #31
  12615. 8009a9e: d534 bpl.n 8009b0a <_printf_float+0x436>
  12616. 8009aa0: 2301 movs r3, #1
  12617. 8009aa2: 463a mov r2, r7
  12618. 8009aa4: 4659 mov r1, fp
  12619. 8009aa6: 4628 mov r0, r5
  12620. 8009aa8: 47b0 blx r6
  12621. 8009aaa: 3001 adds r0, #1
  12622. 8009aac: f43f ae6e beq.w 800978c <_printf_float+0xb8>
  12623. 8009ab0: 9b0a ldr r3, [sp, #40] ; 0x28
  12624. 8009ab2: 9a09 ldr r2, [sp, #36] ; 0x24
  12625. 8009ab4: 4659 mov r1, fp
  12626. 8009ab6: 4628 mov r0, r5
  12627. 8009ab8: 47b0 blx r6
  12628. 8009aba: 3001 adds r0, #1
  12629. 8009abc: f43f ae66 beq.w 800978c <_printf_float+0xb8>
  12630. 8009ac0: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  12631. 8009ac4: 2200 movs r2, #0
  12632. 8009ac6: 2300 movs r3, #0
  12633. 8009ac8: f7fa ffe2 bl 8004a90 <__aeabi_dcmpeq>
  12634. 8009acc: b150 cbz r0, 8009ae4 <_printf_float+0x410>
  12635. 8009ace: 2700 movs r7, #0
  12636. 8009ad0: f104 081a add.w r8, r4, #26
  12637. 8009ad4: 9b0e ldr r3, [sp, #56] ; 0x38
  12638. 8009ad6: 3b01 subs r3, #1
  12639. 8009ad8: 429f cmp r7, r3
  12640. 8009ada: db0c blt.n 8009af6 <_printf_float+0x422>
  12641. 8009adc: 464b mov r3, r9
  12642. 8009ade: f104 0250 add.w r2, r4, #80 ; 0x50
  12643. 8009ae2: e6f2 b.n 80098ca <_printf_float+0x1f6>
  12644. 8009ae4: 9b0e ldr r3, [sp, #56] ; 0x38
  12645. 8009ae6: 1c7a adds r2, r7, #1
  12646. 8009ae8: 3b01 subs r3, #1
  12647. 8009aea: 4659 mov r1, fp
  12648. 8009aec: 4628 mov r0, r5
  12649. 8009aee: 47b0 blx r6
  12650. 8009af0: 3001 adds r0, #1
  12651. 8009af2: d1f3 bne.n 8009adc <_printf_float+0x408>
  12652. 8009af4: e64a b.n 800978c <_printf_float+0xb8>
  12653. 8009af6: 2301 movs r3, #1
  12654. 8009af8: 4642 mov r2, r8
  12655. 8009afa: 4659 mov r1, fp
  12656. 8009afc: 4628 mov r0, r5
  12657. 8009afe: 47b0 blx r6
  12658. 8009b00: 3001 adds r0, #1
  12659. 8009b02: f43f ae43 beq.w 800978c <_printf_float+0xb8>
  12660. 8009b06: 3701 adds r7, #1
  12661. 8009b08: e7e4 b.n 8009ad4 <_printf_float+0x400>
  12662. 8009b0a: 2301 movs r3, #1
  12663. 8009b0c: 463a mov r2, r7
  12664. 8009b0e: e7ec b.n 8009aea <_printf_float+0x416>
  12665. 8009b10: 2301 movs r3, #1
  12666. 8009b12: 4642 mov r2, r8
  12667. 8009b14: 4659 mov r1, fp
  12668. 8009b16: 4628 mov r0, r5
  12669. 8009b18: 47b0 blx r6
  12670. 8009b1a: 3001 adds r0, #1
  12671. 8009b1c: f43f ae36 beq.w 800978c <_printf_float+0xb8>
  12672. 8009b20: 3701 adds r7, #1
  12673. 8009b22: e708 b.n 8009936 <_printf_float+0x262>
  12674. 8009b24: 463a mov r2, r7
  12675. 8009b26: 464b mov r3, r9
  12676. 8009b28: 4638 mov r0, r7
  12677. 8009b2a: 4649 mov r1, r9
  12678. 8009b2c: f7fa ffe2 bl 8004af4 <__aeabi_dcmpun>
  12679. 8009b30: 2800 cmp r0, #0
  12680. 8009b32: f43f ae30 beq.w 8009796 <_printf_float+0xc2>
  12681. 8009b36: 4b01 ldr r3, [pc, #4] ; (8009b3c <_printf_float+0x468>)
  12682. 8009b38: 4f01 ldr r7, [pc, #4] ; (8009b40 <_printf_float+0x46c>)
  12683. 8009b3a: e612 b.n 8009762 <_printf_float+0x8e>
  12684. 8009b3c: 0800bf24 .word 0x0800bf24
  12685. 8009b40: 0800bf28 .word 0x0800bf28
  12686. 08009b44 <_printf_common>:
  12687. 8009b44: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  12688. 8009b48: 4691 mov r9, r2
  12689. 8009b4a: 461f mov r7, r3
  12690. 8009b4c: 688a ldr r2, [r1, #8]
  12691. 8009b4e: 690b ldr r3, [r1, #16]
  12692. 8009b50: 4606 mov r6, r0
  12693. 8009b52: 4293 cmp r3, r2
  12694. 8009b54: bfb8 it lt
  12695. 8009b56: 4613 movlt r3, r2
  12696. 8009b58: f8c9 3000 str.w r3, [r9]
  12697. 8009b5c: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  12698. 8009b60: 460c mov r4, r1
  12699. 8009b62: f8dd 8020 ldr.w r8, [sp, #32]
  12700. 8009b66: b112 cbz r2, 8009b6e <_printf_common+0x2a>
  12701. 8009b68: 3301 adds r3, #1
  12702. 8009b6a: f8c9 3000 str.w r3, [r9]
  12703. 8009b6e: 6823 ldr r3, [r4, #0]
  12704. 8009b70: 0699 lsls r1, r3, #26
  12705. 8009b72: bf42 ittt mi
  12706. 8009b74: f8d9 3000 ldrmi.w r3, [r9]
  12707. 8009b78: 3302 addmi r3, #2
  12708. 8009b7a: f8c9 3000 strmi.w r3, [r9]
  12709. 8009b7e: 6825 ldr r5, [r4, #0]
  12710. 8009b80: f015 0506 ands.w r5, r5, #6
  12711. 8009b84: d107 bne.n 8009b96 <_printf_common+0x52>
  12712. 8009b86: f104 0a19 add.w sl, r4, #25
  12713. 8009b8a: 68e3 ldr r3, [r4, #12]
  12714. 8009b8c: f8d9 2000 ldr.w r2, [r9]
  12715. 8009b90: 1a9b subs r3, r3, r2
  12716. 8009b92: 429d cmp r5, r3
  12717. 8009b94: db2a blt.n 8009bec <_printf_common+0xa8>
  12718. 8009b96: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  12719. 8009b9a: 6822 ldr r2, [r4, #0]
  12720. 8009b9c: 3300 adds r3, #0
  12721. 8009b9e: bf18 it ne
  12722. 8009ba0: 2301 movne r3, #1
  12723. 8009ba2: 0692 lsls r2, r2, #26
  12724. 8009ba4: d42f bmi.n 8009c06 <_printf_common+0xc2>
  12725. 8009ba6: f104 0243 add.w r2, r4, #67 ; 0x43
  12726. 8009baa: 4639 mov r1, r7
  12727. 8009bac: 4630 mov r0, r6
  12728. 8009bae: 47c0 blx r8
  12729. 8009bb0: 3001 adds r0, #1
  12730. 8009bb2: d022 beq.n 8009bfa <_printf_common+0xb6>
  12731. 8009bb4: 6823 ldr r3, [r4, #0]
  12732. 8009bb6: 68e5 ldr r5, [r4, #12]
  12733. 8009bb8: f003 0306 and.w r3, r3, #6
  12734. 8009bbc: 2b04 cmp r3, #4
  12735. 8009bbe: bf18 it ne
  12736. 8009bc0: 2500 movne r5, #0
  12737. 8009bc2: f8d9 2000 ldr.w r2, [r9]
  12738. 8009bc6: f04f 0900 mov.w r9, #0
  12739. 8009bca: bf08 it eq
  12740. 8009bcc: 1aad subeq r5, r5, r2
  12741. 8009bce: 68a3 ldr r3, [r4, #8]
  12742. 8009bd0: 6922 ldr r2, [r4, #16]
  12743. 8009bd2: bf08 it eq
  12744. 8009bd4: ea25 75e5 biceq.w r5, r5, r5, asr #31
  12745. 8009bd8: 4293 cmp r3, r2
  12746. 8009bda: bfc4 itt gt
  12747. 8009bdc: 1a9b subgt r3, r3, r2
  12748. 8009bde: 18ed addgt r5, r5, r3
  12749. 8009be0: 341a adds r4, #26
  12750. 8009be2: 454d cmp r5, r9
  12751. 8009be4: d11b bne.n 8009c1e <_printf_common+0xda>
  12752. 8009be6: 2000 movs r0, #0
  12753. 8009be8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12754. 8009bec: 2301 movs r3, #1
  12755. 8009bee: 4652 mov r2, sl
  12756. 8009bf0: 4639 mov r1, r7
  12757. 8009bf2: 4630 mov r0, r6
  12758. 8009bf4: 47c0 blx r8
  12759. 8009bf6: 3001 adds r0, #1
  12760. 8009bf8: d103 bne.n 8009c02 <_printf_common+0xbe>
  12761. 8009bfa: f04f 30ff mov.w r0, #4294967295
  12762. 8009bfe: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12763. 8009c02: 3501 adds r5, #1
  12764. 8009c04: e7c1 b.n 8009b8a <_printf_common+0x46>
  12765. 8009c06: 2030 movs r0, #48 ; 0x30
  12766. 8009c08: 18e1 adds r1, r4, r3
  12767. 8009c0a: f881 0043 strb.w r0, [r1, #67] ; 0x43
  12768. 8009c0e: 1c5a adds r2, r3, #1
  12769. 8009c10: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  12770. 8009c14: 4422 add r2, r4
  12771. 8009c16: 3302 adds r3, #2
  12772. 8009c18: f882 1043 strb.w r1, [r2, #67] ; 0x43
  12773. 8009c1c: e7c3 b.n 8009ba6 <_printf_common+0x62>
  12774. 8009c1e: 2301 movs r3, #1
  12775. 8009c20: 4622 mov r2, r4
  12776. 8009c22: 4639 mov r1, r7
  12777. 8009c24: 4630 mov r0, r6
  12778. 8009c26: 47c0 blx r8
  12779. 8009c28: 3001 adds r0, #1
  12780. 8009c2a: d0e6 beq.n 8009bfa <_printf_common+0xb6>
  12781. 8009c2c: f109 0901 add.w r9, r9, #1
  12782. 8009c30: e7d7 b.n 8009be2 <_printf_common+0x9e>
  12783. ...
  12784. 08009c34 <_printf_i>:
  12785. 8009c34: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  12786. 8009c38: 4617 mov r7, r2
  12787. 8009c3a: 7e0a ldrb r2, [r1, #24]
  12788. 8009c3c: b085 sub sp, #20
  12789. 8009c3e: 2a6e cmp r2, #110 ; 0x6e
  12790. 8009c40: 4698 mov r8, r3
  12791. 8009c42: 4606 mov r6, r0
  12792. 8009c44: 460c mov r4, r1
  12793. 8009c46: 9b0c ldr r3, [sp, #48] ; 0x30
  12794. 8009c48: f101 0e43 add.w lr, r1, #67 ; 0x43
  12795. 8009c4c: f000 80bc beq.w 8009dc8 <_printf_i+0x194>
  12796. 8009c50: d81a bhi.n 8009c88 <_printf_i+0x54>
  12797. 8009c52: 2a63 cmp r2, #99 ; 0x63
  12798. 8009c54: d02e beq.n 8009cb4 <_printf_i+0x80>
  12799. 8009c56: d80a bhi.n 8009c6e <_printf_i+0x3a>
  12800. 8009c58: 2a00 cmp r2, #0
  12801. 8009c5a: f000 80c8 beq.w 8009dee <_printf_i+0x1ba>
  12802. 8009c5e: 2a58 cmp r2, #88 ; 0x58
  12803. 8009c60: f000 808a beq.w 8009d78 <_printf_i+0x144>
  12804. 8009c64: f104 0542 add.w r5, r4, #66 ; 0x42
  12805. 8009c68: f884 2042 strb.w r2, [r4, #66] ; 0x42
  12806. 8009c6c: e02a b.n 8009cc4 <_printf_i+0x90>
  12807. 8009c6e: 2a64 cmp r2, #100 ; 0x64
  12808. 8009c70: d001 beq.n 8009c76 <_printf_i+0x42>
  12809. 8009c72: 2a69 cmp r2, #105 ; 0x69
  12810. 8009c74: d1f6 bne.n 8009c64 <_printf_i+0x30>
  12811. 8009c76: 6821 ldr r1, [r4, #0]
  12812. 8009c78: 681a ldr r2, [r3, #0]
  12813. 8009c7a: f011 0f80 tst.w r1, #128 ; 0x80
  12814. 8009c7e: d023 beq.n 8009cc8 <_printf_i+0x94>
  12815. 8009c80: 1d11 adds r1, r2, #4
  12816. 8009c82: 6019 str r1, [r3, #0]
  12817. 8009c84: 6813 ldr r3, [r2, #0]
  12818. 8009c86: e027 b.n 8009cd8 <_printf_i+0xa4>
  12819. 8009c88: 2a73 cmp r2, #115 ; 0x73
  12820. 8009c8a: f000 80b4 beq.w 8009df6 <_printf_i+0x1c2>
  12821. 8009c8e: d808 bhi.n 8009ca2 <_printf_i+0x6e>
  12822. 8009c90: 2a6f cmp r2, #111 ; 0x6f
  12823. 8009c92: d02a beq.n 8009cea <_printf_i+0xb6>
  12824. 8009c94: 2a70 cmp r2, #112 ; 0x70
  12825. 8009c96: d1e5 bne.n 8009c64 <_printf_i+0x30>
  12826. 8009c98: 680a ldr r2, [r1, #0]
  12827. 8009c9a: f042 0220 orr.w r2, r2, #32
  12828. 8009c9e: 600a str r2, [r1, #0]
  12829. 8009ca0: e003 b.n 8009caa <_printf_i+0x76>
  12830. 8009ca2: 2a75 cmp r2, #117 ; 0x75
  12831. 8009ca4: d021 beq.n 8009cea <_printf_i+0xb6>
  12832. 8009ca6: 2a78 cmp r2, #120 ; 0x78
  12833. 8009ca8: d1dc bne.n 8009c64 <_printf_i+0x30>
  12834. 8009caa: 2278 movs r2, #120 ; 0x78
  12835. 8009cac: 496f ldr r1, [pc, #444] ; (8009e6c <_printf_i+0x238>)
  12836. 8009cae: f884 2045 strb.w r2, [r4, #69] ; 0x45
  12837. 8009cb2: e064 b.n 8009d7e <_printf_i+0x14a>
  12838. 8009cb4: 681a ldr r2, [r3, #0]
  12839. 8009cb6: f101 0542 add.w r5, r1, #66 ; 0x42
  12840. 8009cba: 1d11 adds r1, r2, #4
  12841. 8009cbc: 6019 str r1, [r3, #0]
  12842. 8009cbe: 6813 ldr r3, [r2, #0]
  12843. 8009cc0: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12844. 8009cc4: 2301 movs r3, #1
  12845. 8009cc6: e0a3 b.n 8009e10 <_printf_i+0x1dc>
  12846. 8009cc8: f011 0f40 tst.w r1, #64 ; 0x40
  12847. 8009ccc: f102 0104 add.w r1, r2, #4
  12848. 8009cd0: 6019 str r1, [r3, #0]
  12849. 8009cd2: d0d7 beq.n 8009c84 <_printf_i+0x50>
  12850. 8009cd4: f9b2 3000 ldrsh.w r3, [r2]
  12851. 8009cd8: 2b00 cmp r3, #0
  12852. 8009cda: da03 bge.n 8009ce4 <_printf_i+0xb0>
  12853. 8009cdc: 222d movs r2, #45 ; 0x2d
  12854. 8009cde: 425b negs r3, r3
  12855. 8009ce0: f884 2043 strb.w r2, [r4, #67] ; 0x43
  12856. 8009ce4: 4962 ldr r1, [pc, #392] ; (8009e70 <_printf_i+0x23c>)
  12857. 8009ce6: 220a movs r2, #10
  12858. 8009ce8: e017 b.n 8009d1a <_printf_i+0xe6>
  12859. 8009cea: 6820 ldr r0, [r4, #0]
  12860. 8009cec: 6819 ldr r1, [r3, #0]
  12861. 8009cee: f010 0f80 tst.w r0, #128 ; 0x80
  12862. 8009cf2: d003 beq.n 8009cfc <_printf_i+0xc8>
  12863. 8009cf4: 1d08 adds r0, r1, #4
  12864. 8009cf6: 6018 str r0, [r3, #0]
  12865. 8009cf8: 680b ldr r3, [r1, #0]
  12866. 8009cfa: e006 b.n 8009d0a <_printf_i+0xd6>
  12867. 8009cfc: f010 0f40 tst.w r0, #64 ; 0x40
  12868. 8009d00: f101 0004 add.w r0, r1, #4
  12869. 8009d04: 6018 str r0, [r3, #0]
  12870. 8009d06: d0f7 beq.n 8009cf8 <_printf_i+0xc4>
  12871. 8009d08: 880b ldrh r3, [r1, #0]
  12872. 8009d0a: 2a6f cmp r2, #111 ; 0x6f
  12873. 8009d0c: bf14 ite ne
  12874. 8009d0e: 220a movne r2, #10
  12875. 8009d10: 2208 moveq r2, #8
  12876. 8009d12: 4957 ldr r1, [pc, #348] ; (8009e70 <_printf_i+0x23c>)
  12877. 8009d14: 2000 movs r0, #0
  12878. 8009d16: f884 0043 strb.w r0, [r4, #67] ; 0x43
  12879. 8009d1a: 6865 ldr r5, [r4, #4]
  12880. 8009d1c: 2d00 cmp r5, #0
  12881. 8009d1e: 60a5 str r5, [r4, #8]
  12882. 8009d20: f2c0 809c blt.w 8009e5c <_printf_i+0x228>
  12883. 8009d24: 6820 ldr r0, [r4, #0]
  12884. 8009d26: f020 0004 bic.w r0, r0, #4
  12885. 8009d2a: 6020 str r0, [r4, #0]
  12886. 8009d2c: 2b00 cmp r3, #0
  12887. 8009d2e: d13f bne.n 8009db0 <_printf_i+0x17c>
  12888. 8009d30: 2d00 cmp r5, #0
  12889. 8009d32: f040 8095 bne.w 8009e60 <_printf_i+0x22c>
  12890. 8009d36: 4675 mov r5, lr
  12891. 8009d38: 2a08 cmp r2, #8
  12892. 8009d3a: d10b bne.n 8009d54 <_printf_i+0x120>
  12893. 8009d3c: 6823 ldr r3, [r4, #0]
  12894. 8009d3e: 07da lsls r2, r3, #31
  12895. 8009d40: d508 bpl.n 8009d54 <_printf_i+0x120>
  12896. 8009d42: 6923 ldr r3, [r4, #16]
  12897. 8009d44: 6862 ldr r2, [r4, #4]
  12898. 8009d46: 429a cmp r2, r3
  12899. 8009d48: bfde ittt le
  12900. 8009d4a: 2330 movle r3, #48 ; 0x30
  12901. 8009d4c: f805 3c01 strble.w r3, [r5, #-1]
  12902. 8009d50: f105 35ff addle.w r5, r5, #4294967295
  12903. 8009d54: ebae 0305 sub.w r3, lr, r5
  12904. 8009d58: 6123 str r3, [r4, #16]
  12905. 8009d5a: f8cd 8000 str.w r8, [sp]
  12906. 8009d5e: 463b mov r3, r7
  12907. 8009d60: aa03 add r2, sp, #12
  12908. 8009d62: 4621 mov r1, r4
  12909. 8009d64: 4630 mov r0, r6
  12910. 8009d66: f7ff feed bl 8009b44 <_printf_common>
  12911. 8009d6a: 3001 adds r0, #1
  12912. 8009d6c: d155 bne.n 8009e1a <_printf_i+0x1e6>
  12913. 8009d6e: f04f 30ff mov.w r0, #4294967295
  12914. 8009d72: b005 add sp, #20
  12915. 8009d74: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  12916. 8009d78: f881 2045 strb.w r2, [r1, #69] ; 0x45
  12917. 8009d7c: 493c ldr r1, [pc, #240] ; (8009e70 <_printf_i+0x23c>)
  12918. 8009d7e: 6822 ldr r2, [r4, #0]
  12919. 8009d80: 6818 ldr r0, [r3, #0]
  12920. 8009d82: f012 0f80 tst.w r2, #128 ; 0x80
  12921. 8009d86: f100 0504 add.w r5, r0, #4
  12922. 8009d8a: 601d str r5, [r3, #0]
  12923. 8009d8c: d001 beq.n 8009d92 <_printf_i+0x15e>
  12924. 8009d8e: 6803 ldr r3, [r0, #0]
  12925. 8009d90: e002 b.n 8009d98 <_printf_i+0x164>
  12926. 8009d92: 0655 lsls r5, r2, #25
  12927. 8009d94: d5fb bpl.n 8009d8e <_printf_i+0x15a>
  12928. 8009d96: 8803 ldrh r3, [r0, #0]
  12929. 8009d98: 07d0 lsls r0, r2, #31
  12930. 8009d9a: bf44 itt mi
  12931. 8009d9c: f042 0220 orrmi.w r2, r2, #32
  12932. 8009da0: 6022 strmi r2, [r4, #0]
  12933. 8009da2: b91b cbnz r3, 8009dac <_printf_i+0x178>
  12934. 8009da4: 6822 ldr r2, [r4, #0]
  12935. 8009da6: f022 0220 bic.w r2, r2, #32
  12936. 8009daa: 6022 str r2, [r4, #0]
  12937. 8009dac: 2210 movs r2, #16
  12938. 8009dae: e7b1 b.n 8009d14 <_printf_i+0xe0>
  12939. 8009db0: 4675 mov r5, lr
  12940. 8009db2: fbb3 f0f2 udiv r0, r3, r2
  12941. 8009db6: fb02 3310 mls r3, r2, r0, r3
  12942. 8009dba: 5ccb ldrb r3, [r1, r3]
  12943. 8009dbc: f805 3d01 strb.w r3, [r5, #-1]!
  12944. 8009dc0: 4603 mov r3, r0
  12945. 8009dc2: 2800 cmp r0, #0
  12946. 8009dc4: d1f5 bne.n 8009db2 <_printf_i+0x17e>
  12947. 8009dc6: e7b7 b.n 8009d38 <_printf_i+0x104>
  12948. 8009dc8: 6808 ldr r0, [r1, #0]
  12949. 8009dca: 681a ldr r2, [r3, #0]
  12950. 8009dcc: f010 0f80 tst.w r0, #128 ; 0x80
  12951. 8009dd0: 6949 ldr r1, [r1, #20]
  12952. 8009dd2: d004 beq.n 8009dde <_printf_i+0x1aa>
  12953. 8009dd4: 1d10 adds r0, r2, #4
  12954. 8009dd6: 6018 str r0, [r3, #0]
  12955. 8009dd8: 6813 ldr r3, [r2, #0]
  12956. 8009dda: 6019 str r1, [r3, #0]
  12957. 8009ddc: e007 b.n 8009dee <_printf_i+0x1ba>
  12958. 8009dde: f010 0f40 tst.w r0, #64 ; 0x40
  12959. 8009de2: f102 0004 add.w r0, r2, #4
  12960. 8009de6: 6018 str r0, [r3, #0]
  12961. 8009de8: 6813 ldr r3, [r2, #0]
  12962. 8009dea: d0f6 beq.n 8009dda <_printf_i+0x1a6>
  12963. 8009dec: 8019 strh r1, [r3, #0]
  12964. 8009dee: 2300 movs r3, #0
  12965. 8009df0: 4675 mov r5, lr
  12966. 8009df2: 6123 str r3, [r4, #16]
  12967. 8009df4: e7b1 b.n 8009d5a <_printf_i+0x126>
  12968. 8009df6: 681a ldr r2, [r3, #0]
  12969. 8009df8: 1d11 adds r1, r2, #4
  12970. 8009dfa: 6019 str r1, [r3, #0]
  12971. 8009dfc: 6815 ldr r5, [r2, #0]
  12972. 8009dfe: 2100 movs r1, #0
  12973. 8009e00: 6862 ldr r2, [r4, #4]
  12974. 8009e02: 4628 mov r0, r5
  12975. 8009e04: f001 fa7e bl 800b304 <memchr>
  12976. 8009e08: b108 cbz r0, 8009e0e <_printf_i+0x1da>
  12977. 8009e0a: 1b40 subs r0, r0, r5
  12978. 8009e0c: 6060 str r0, [r4, #4]
  12979. 8009e0e: 6863 ldr r3, [r4, #4]
  12980. 8009e10: 6123 str r3, [r4, #16]
  12981. 8009e12: 2300 movs r3, #0
  12982. 8009e14: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12983. 8009e18: e79f b.n 8009d5a <_printf_i+0x126>
  12984. 8009e1a: 6923 ldr r3, [r4, #16]
  12985. 8009e1c: 462a mov r2, r5
  12986. 8009e1e: 4639 mov r1, r7
  12987. 8009e20: 4630 mov r0, r6
  12988. 8009e22: 47c0 blx r8
  12989. 8009e24: 3001 adds r0, #1
  12990. 8009e26: d0a2 beq.n 8009d6e <_printf_i+0x13a>
  12991. 8009e28: 6823 ldr r3, [r4, #0]
  12992. 8009e2a: 079b lsls r3, r3, #30
  12993. 8009e2c: d507 bpl.n 8009e3e <_printf_i+0x20a>
  12994. 8009e2e: 2500 movs r5, #0
  12995. 8009e30: f104 0919 add.w r9, r4, #25
  12996. 8009e34: 68e3 ldr r3, [r4, #12]
  12997. 8009e36: 9a03 ldr r2, [sp, #12]
  12998. 8009e38: 1a9b subs r3, r3, r2
  12999. 8009e3a: 429d cmp r5, r3
  13000. 8009e3c: db05 blt.n 8009e4a <_printf_i+0x216>
  13001. 8009e3e: 68e0 ldr r0, [r4, #12]
  13002. 8009e40: 9b03 ldr r3, [sp, #12]
  13003. 8009e42: 4298 cmp r0, r3
  13004. 8009e44: bfb8 it lt
  13005. 8009e46: 4618 movlt r0, r3
  13006. 8009e48: e793 b.n 8009d72 <_printf_i+0x13e>
  13007. 8009e4a: 2301 movs r3, #1
  13008. 8009e4c: 464a mov r2, r9
  13009. 8009e4e: 4639 mov r1, r7
  13010. 8009e50: 4630 mov r0, r6
  13011. 8009e52: 47c0 blx r8
  13012. 8009e54: 3001 adds r0, #1
  13013. 8009e56: d08a beq.n 8009d6e <_printf_i+0x13a>
  13014. 8009e58: 3501 adds r5, #1
  13015. 8009e5a: e7eb b.n 8009e34 <_printf_i+0x200>
  13016. 8009e5c: 2b00 cmp r3, #0
  13017. 8009e5e: d1a7 bne.n 8009db0 <_printf_i+0x17c>
  13018. 8009e60: 780b ldrb r3, [r1, #0]
  13019. 8009e62: f104 0542 add.w r5, r4, #66 ; 0x42
  13020. 8009e66: f884 3042 strb.w r3, [r4, #66] ; 0x42
  13021. 8009e6a: e765 b.n 8009d38 <_printf_i+0x104>
  13022. 8009e6c: 0800bf3f .word 0x0800bf3f
  13023. 8009e70: 0800bf2e .word 0x0800bf2e
  13024. 08009e74 <iprintf>:
  13025. 8009e74: b40f push {r0, r1, r2, r3}
  13026. 8009e76: 4b0a ldr r3, [pc, #40] ; (8009ea0 <iprintf+0x2c>)
  13027. 8009e78: b513 push {r0, r1, r4, lr}
  13028. 8009e7a: 681c ldr r4, [r3, #0]
  13029. 8009e7c: b124 cbz r4, 8009e88 <iprintf+0x14>
  13030. 8009e7e: 69a3 ldr r3, [r4, #24]
  13031. 8009e80: b913 cbnz r3, 8009e88 <iprintf+0x14>
  13032. 8009e82: 4620 mov r0, r4
  13033. 8009e84: f001 f93a bl 800b0fc <__sinit>
  13034. 8009e88: ab05 add r3, sp, #20
  13035. 8009e8a: 9a04 ldr r2, [sp, #16]
  13036. 8009e8c: 68a1 ldr r1, [r4, #8]
  13037. 8009e8e: 4620 mov r0, r4
  13038. 8009e90: 9301 str r3, [sp, #4]
  13039. 8009e92: f001 fdf7 bl 800ba84 <_vfiprintf_r>
  13040. 8009e96: b002 add sp, #8
  13041. 8009e98: e8bd 4010 ldmia.w sp!, {r4, lr}
  13042. 8009e9c: b004 add sp, #16
  13043. 8009e9e: 4770 bx lr
  13044. 8009ea0: 20000234 .word 0x20000234
  13045. 08009ea4 <_puts_r>:
  13046. 8009ea4: b570 push {r4, r5, r6, lr}
  13047. 8009ea6: 460e mov r6, r1
  13048. 8009ea8: 4605 mov r5, r0
  13049. 8009eaa: b118 cbz r0, 8009eb4 <_puts_r+0x10>
  13050. 8009eac: 6983 ldr r3, [r0, #24]
  13051. 8009eae: b90b cbnz r3, 8009eb4 <_puts_r+0x10>
  13052. 8009eb0: f001 f924 bl 800b0fc <__sinit>
  13053. 8009eb4: 69ab ldr r3, [r5, #24]
  13054. 8009eb6: 68ac ldr r4, [r5, #8]
  13055. 8009eb8: b913 cbnz r3, 8009ec0 <_puts_r+0x1c>
  13056. 8009eba: 4628 mov r0, r5
  13057. 8009ebc: f001 f91e bl 800b0fc <__sinit>
  13058. 8009ec0: 4b23 ldr r3, [pc, #140] ; (8009f50 <_puts_r+0xac>)
  13059. 8009ec2: 429c cmp r4, r3
  13060. 8009ec4: d117 bne.n 8009ef6 <_puts_r+0x52>
  13061. 8009ec6: 686c ldr r4, [r5, #4]
  13062. 8009ec8: 89a3 ldrh r3, [r4, #12]
  13063. 8009eca: 071b lsls r3, r3, #28
  13064. 8009ecc: d51d bpl.n 8009f0a <_puts_r+0x66>
  13065. 8009ece: 6923 ldr r3, [r4, #16]
  13066. 8009ed0: b1db cbz r3, 8009f0a <_puts_r+0x66>
  13067. 8009ed2: 3e01 subs r6, #1
  13068. 8009ed4: 68a3 ldr r3, [r4, #8]
  13069. 8009ed6: f816 1f01 ldrb.w r1, [r6, #1]!
  13070. 8009eda: 3b01 subs r3, #1
  13071. 8009edc: 60a3 str r3, [r4, #8]
  13072. 8009ede: b9e9 cbnz r1, 8009f1c <_puts_r+0x78>
  13073. 8009ee0: 2b00 cmp r3, #0
  13074. 8009ee2: da2e bge.n 8009f42 <_puts_r+0x9e>
  13075. 8009ee4: 4622 mov r2, r4
  13076. 8009ee6: 210a movs r1, #10
  13077. 8009ee8: 4628 mov r0, r5
  13078. 8009eea: f000 f8f5 bl 800a0d8 <__swbuf_r>
  13079. 8009eee: 3001 adds r0, #1
  13080. 8009ef0: d011 beq.n 8009f16 <_puts_r+0x72>
  13081. 8009ef2: 200a movs r0, #10
  13082. 8009ef4: bd70 pop {r4, r5, r6, pc}
  13083. 8009ef6: 4b17 ldr r3, [pc, #92] ; (8009f54 <_puts_r+0xb0>)
  13084. 8009ef8: 429c cmp r4, r3
  13085. 8009efa: d101 bne.n 8009f00 <_puts_r+0x5c>
  13086. 8009efc: 68ac ldr r4, [r5, #8]
  13087. 8009efe: e7e3 b.n 8009ec8 <_puts_r+0x24>
  13088. 8009f00: 4b15 ldr r3, [pc, #84] ; (8009f58 <_puts_r+0xb4>)
  13089. 8009f02: 429c cmp r4, r3
  13090. 8009f04: bf08 it eq
  13091. 8009f06: 68ec ldreq r4, [r5, #12]
  13092. 8009f08: e7de b.n 8009ec8 <_puts_r+0x24>
  13093. 8009f0a: 4621 mov r1, r4
  13094. 8009f0c: 4628 mov r0, r5
  13095. 8009f0e: f000 f935 bl 800a17c <__swsetup_r>
  13096. 8009f12: 2800 cmp r0, #0
  13097. 8009f14: d0dd beq.n 8009ed2 <_puts_r+0x2e>
  13098. 8009f16: f04f 30ff mov.w r0, #4294967295
  13099. 8009f1a: bd70 pop {r4, r5, r6, pc}
  13100. 8009f1c: 2b00 cmp r3, #0
  13101. 8009f1e: da04 bge.n 8009f2a <_puts_r+0x86>
  13102. 8009f20: 69a2 ldr r2, [r4, #24]
  13103. 8009f22: 4293 cmp r3, r2
  13104. 8009f24: db06 blt.n 8009f34 <_puts_r+0x90>
  13105. 8009f26: 290a cmp r1, #10
  13106. 8009f28: d004 beq.n 8009f34 <_puts_r+0x90>
  13107. 8009f2a: 6823 ldr r3, [r4, #0]
  13108. 8009f2c: 1c5a adds r2, r3, #1
  13109. 8009f2e: 6022 str r2, [r4, #0]
  13110. 8009f30: 7019 strb r1, [r3, #0]
  13111. 8009f32: e7cf b.n 8009ed4 <_puts_r+0x30>
  13112. 8009f34: 4622 mov r2, r4
  13113. 8009f36: 4628 mov r0, r5
  13114. 8009f38: f000 f8ce bl 800a0d8 <__swbuf_r>
  13115. 8009f3c: 3001 adds r0, #1
  13116. 8009f3e: d1c9 bne.n 8009ed4 <_puts_r+0x30>
  13117. 8009f40: e7e9 b.n 8009f16 <_puts_r+0x72>
  13118. 8009f42: 200a movs r0, #10
  13119. 8009f44: 6823 ldr r3, [r4, #0]
  13120. 8009f46: 1c5a adds r2, r3, #1
  13121. 8009f48: 6022 str r2, [r4, #0]
  13122. 8009f4a: 7018 strb r0, [r3, #0]
  13123. 8009f4c: bd70 pop {r4, r5, r6, pc}
  13124. 8009f4e: bf00 nop
  13125. 8009f50: 0800bf80 .word 0x0800bf80
  13126. 8009f54: 0800bfa0 .word 0x0800bfa0
  13127. 8009f58: 0800bf60 .word 0x0800bf60
  13128. 08009f5c <puts>:
  13129. 8009f5c: 4b02 ldr r3, [pc, #8] ; (8009f68 <puts+0xc>)
  13130. 8009f5e: 4601 mov r1, r0
  13131. 8009f60: 6818 ldr r0, [r3, #0]
  13132. 8009f62: f7ff bf9f b.w 8009ea4 <_puts_r>
  13133. 8009f66: bf00 nop
  13134. 8009f68: 20000234 .word 0x20000234
  13135. 08009f6c <setbuf>:
  13136. 8009f6c: 2900 cmp r1, #0
  13137. 8009f6e: f44f 6380 mov.w r3, #1024 ; 0x400
  13138. 8009f72: bf0c ite eq
  13139. 8009f74: 2202 moveq r2, #2
  13140. 8009f76: 2200 movne r2, #0
  13141. 8009f78: f000 b800 b.w 8009f7c <setvbuf>
  13142. 08009f7c <setvbuf>:
  13143. 8009f7c: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  13144. 8009f80: 461d mov r5, r3
  13145. 8009f82: 4b51 ldr r3, [pc, #324] ; (800a0c8 <setvbuf+0x14c>)
  13146. 8009f84: 4604 mov r4, r0
  13147. 8009f86: 681e ldr r6, [r3, #0]
  13148. 8009f88: 460f mov r7, r1
  13149. 8009f8a: 4690 mov r8, r2
  13150. 8009f8c: b126 cbz r6, 8009f98 <setvbuf+0x1c>
  13151. 8009f8e: 69b3 ldr r3, [r6, #24]
  13152. 8009f90: b913 cbnz r3, 8009f98 <setvbuf+0x1c>
  13153. 8009f92: 4630 mov r0, r6
  13154. 8009f94: f001 f8b2 bl 800b0fc <__sinit>
  13155. 8009f98: 4b4c ldr r3, [pc, #304] ; (800a0cc <setvbuf+0x150>)
  13156. 8009f9a: 429c cmp r4, r3
  13157. 8009f9c: d152 bne.n 800a044 <setvbuf+0xc8>
  13158. 8009f9e: 6874 ldr r4, [r6, #4]
  13159. 8009fa0: f1b8 0f02 cmp.w r8, #2
  13160. 8009fa4: d006 beq.n 8009fb4 <setvbuf+0x38>
  13161. 8009fa6: f1b8 0f01 cmp.w r8, #1
  13162. 8009faa: f200 8089 bhi.w 800a0c0 <setvbuf+0x144>
  13163. 8009fae: 2d00 cmp r5, #0
  13164. 8009fb0: f2c0 8086 blt.w 800a0c0 <setvbuf+0x144>
  13165. 8009fb4: 4621 mov r1, r4
  13166. 8009fb6: 4630 mov r0, r6
  13167. 8009fb8: f001 f836 bl 800b028 <_fflush_r>
  13168. 8009fbc: 6b61 ldr r1, [r4, #52] ; 0x34
  13169. 8009fbe: b141 cbz r1, 8009fd2 <setvbuf+0x56>
  13170. 8009fc0: f104 0344 add.w r3, r4, #68 ; 0x44
  13171. 8009fc4: 4299 cmp r1, r3
  13172. 8009fc6: d002 beq.n 8009fce <setvbuf+0x52>
  13173. 8009fc8: 4630 mov r0, r6
  13174. 8009fca: f001 fc89 bl 800b8e0 <_free_r>
  13175. 8009fce: 2300 movs r3, #0
  13176. 8009fd0: 6363 str r3, [r4, #52] ; 0x34
  13177. 8009fd2: 2300 movs r3, #0
  13178. 8009fd4: 61a3 str r3, [r4, #24]
  13179. 8009fd6: 6063 str r3, [r4, #4]
  13180. 8009fd8: 89a3 ldrh r3, [r4, #12]
  13181. 8009fda: 061b lsls r3, r3, #24
  13182. 8009fdc: d503 bpl.n 8009fe6 <setvbuf+0x6a>
  13183. 8009fde: 6921 ldr r1, [r4, #16]
  13184. 8009fe0: 4630 mov r0, r6
  13185. 8009fe2: f001 fc7d bl 800b8e0 <_free_r>
  13186. 8009fe6: 89a3 ldrh r3, [r4, #12]
  13187. 8009fe8: f1b8 0f02 cmp.w r8, #2
  13188. 8009fec: f423 634a bic.w r3, r3, #3232 ; 0xca0
  13189. 8009ff0: f023 0303 bic.w r3, r3, #3
  13190. 8009ff4: 81a3 strh r3, [r4, #12]
  13191. 8009ff6: d05d beq.n 800a0b4 <setvbuf+0x138>
  13192. 8009ff8: ab01 add r3, sp, #4
  13193. 8009ffa: 466a mov r2, sp
  13194. 8009ffc: 4621 mov r1, r4
  13195. 8009ffe: 4630 mov r0, r6
  13196. 800a000: f001 f914 bl 800b22c <__swhatbuf_r>
  13197. 800a004: 89a3 ldrh r3, [r4, #12]
  13198. 800a006: 4318 orrs r0, r3
  13199. 800a008: 81a0 strh r0, [r4, #12]
  13200. 800a00a: bb2d cbnz r5, 800a058 <setvbuf+0xdc>
  13201. 800a00c: 9d00 ldr r5, [sp, #0]
  13202. 800a00e: 4628 mov r0, r5
  13203. 800a010: f001 f970 bl 800b2f4 <malloc>
  13204. 800a014: 4607 mov r7, r0
  13205. 800a016: 2800 cmp r0, #0
  13206. 800a018: d14e bne.n 800a0b8 <setvbuf+0x13c>
  13207. 800a01a: f8dd 9000 ldr.w r9, [sp]
  13208. 800a01e: 45a9 cmp r9, r5
  13209. 800a020: d13c bne.n 800a09c <setvbuf+0x120>
  13210. 800a022: f04f 30ff mov.w r0, #4294967295
  13211. 800a026: 89a3 ldrh r3, [r4, #12]
  13212. 800a028: f043 0302 orr.w r3, r3, #2
  13213. 800a02c: 81a3 strh r3, [r4, #12]
  13214. 800a02e: 2300 movs r3, #0
  13215. 800a030: 60a3 str r3, [r4, #8]
  13216. 800a032: f104 0347 add.w r3, r4, #71 ; 0x47
  13217. 800a036: 6023 str r3, [r4, #0]
  13218. 800a038: 6123 str r3, [r4, #16]
  13219. 800a03a: 2301 movs r3, #1
  13220. 800a03c: 6163 str r3, [r4, #20]
  13221. 800a03e: b003 add sp, #12
  13222. 800a040: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  13223. 800a044: 4b22 ldr r3, [pc, #136] ; (800a0d0 <setvbuf+0x154>)
  13224. 800a046: 429c cmp r4, r3
  13225. 800a048: d101 bne.n 800a04e <setvbuf+0xd2>
  13226. 800a04a: 68b4 ldr r4, [r6, #8]
  13227. 800a04c: e7a8 b.n 8009fa0 <setvbuf+0x24>
  13228. 800a04e: 4b21 ldr r3, [pc, #132] ; (800a0d4 <setvbuf+0x158>)
  13229. 800a050: 429c cmp r4, r3
  13230. 800a052: bf08 it eq
  13231. 800a054: 68f4 ldreq r4, [r6, #12]
  13232. 800a056: e7a3 b.n 8009fa0 <setvbuf+0x24>
  13233. 800a058: 2f00 cmp r7, #0
  13234. 800a05a: d0d8 beq.n 800a00e <setvbuf+0x92>
  13235. 800a05c: 69b3 ldr r3, [r6, #24]
  13236. 800a05e: b913 cbnz r3, 800a066 <setvbuf+0xea>
  13237. 800a060: 4630 mov r0, r6
  13238. 800a062: f001 f84b bl 800b0fc <__sinit>
  13239. 800a066: f1b8 0f01 cmp.w r8, #1
  13240. 800a06a: bf08 it eq
  13241. 800a06c: 89a3 ldrheq r3, [r4, #12]
  13242. 800a06e: 6027 str r7, [r4, #0]
  13243. 800a070: bf04 itt eq
  13244. 800a072: f043 0301 orreq.w r3, r3, #1
  13245. 800a076: 81a3 strheq r3, [r4, #12]
  13246. 800a078: 89a3 ldrh r3, [r4, #12]
  13247. 800a07a: 6127 str r7, [r4, #16]
  13248. 800a07c: f013 0008 ands.w r0, r3, #8
  13249. 800a080: 6165 str r5, [r4, #20]
  13250. 800a082: d01b beq.n 800a0bc <setvbuf+0x140>
  13251. 800a084: f013 0001 ands.w r0, r3, #1
  13252. 800a088: f04f 0300 mov.w r3, #0
  13253. 800a08c: bf1f itttt ne
  13254. 800a08e: 426d negne r5, r5
  13255. 800a090: 60a3 strne r3, [r4, #8]
  13256. 800a092: 61a5 strne r5, [r4, #24]
  13257. 800a094: 4618 movne r0, r3
  13258. 800a096: bf08 it eq
  13259. 800a098: 60a5 streq r5, [r4, #8]
  13260. 800a09a: e7d0 b.n 800a03e <setvbuf+0xc2>
  13261. 800a09c: 4648 mov r0, r9
  13262. 800a09e: f001 f929 bl 800b2f4 <malloc>
  13263. 800a0a2: 4607 mov r7, r0
  13264. 800a0a4: 2800 cmp r0, #0
  13265. 800a0a6: d0bc beq.n 800a022 <setvbuf+0xa6>
  13266. 800a0a8: 89a3 ldrh r3, [r4, #12]
  13267. 800a0aa: 464d mov r5, r9
  13268. 800a0ac: f043 0380 orr.w r3, r3, #128 ; 0x80
  13269. 800a0b0: 81a3 strh r3, [r4, #12]
  13270. 800a0b2: e7d3 b.n 800a05c <setvbuf+0xe0>
  13271. 800a0b4: 2000 movs r0, #0
  13272. 800a0b6: e7b6 b.n 800a026 <setvbuf+0xaa>
  13273. 800a0b8: 46a9 mov r9, r5
  13274. 800a0ba: e7f5 b.n 800a0a8 <setvbuf+0x12c>
  13275. 800a0bc: 60a0 str r0, [r4, #8]
  13276. 800a0be: e7be b.n 800a03e <setvbuf+0xc2>
  13277. 800a0c0: f04f 30ff mov.w r0, #4294967295
  13278. 800a0c4: e7bb b.n 800a03e <setvbuf+0xc2>
  13279. 800a0c6: bf00 nop
  13280. 800a0c8: 20000234 .word 0x20000234
  13281. 800a0cc: 0800bf80 .word 0x0800bf80
  13282. 800a0d0: 0800bfa0 .word 0x0800bfa0
  13283. 800a0d4: 0800bf60 .word 0x0800bf60
  13284. 0800a0d8 <__swbuf_r>:
  13285. 800a0d8: b5f8 push {r3, r4, r5, r6, r7, lr}
  13286. 800a0da: 460e mov r6, r1
  13287. 800a0dc: 4614 mov r4, r2
  13288. 800a0de: 4605 mov r5, r0
  13289. 800a0e0: b118 cbz r0, 800a0ea <__swbuf_r+0x12>
  13290. 800a0e2: 6983 ldr r3, [r0, #24]
  13291. 800a0e4: b90b cbnz r3, 800a0ea <__swbuf_r+0x12>
  13292. 800a0e6: f001 f809 bl 800b0fc <__sinit>
  13293. 800a0ea: 4b21 ldr r3, [pc, #132] ; (800a170 <__swbuf_r+0x98>)
  13294. 800a0ec: 429c cmp r4, r3
  13295. 800a0ee: d12a bne.n 800a146 <__swbuf_r+0x6e>
  13296. 800a0f0: 686c ldr r4, [r5, #4]
  13297. 800a0f2: 69a3 ldr r3, [r4, #24]
  13298. 800a0f4: 60a3 str r3, [r4, #8]
  13299. 800a0f6: 89a3 ldrh r3, [r4, #12]
  13300. 800a0f8: 071a lsls r2, r3, #28
  13301. 800a0fa: d52e bpl.n 800a15a <__swbuf_r+0x82>
  13302. 800a0fc: 6923 ldr r3, [r4, #16]
  13303. 800a0fe: b363 cbz r3, 800a15a <__swbuf_r+0x82>
  13304. 800a100: 6923 ldr r3, [r4, #16]
  13305. 800a102: 6820 ldr r0, [r4, #0]
  13306. 800a104: b2f6 uxtb r6, r6
  13307. 800a106: 1ac0 subs r0, r0, r3
  13308. 800a108: 6963 ldr r3, [r4, #20]
  13309. 800a10a: 4637 mov r7, r6
  13310. 800a10c: 4298 cmp r0, r3
  13311. 800a10e: db04 blt.n 800a11a <__swbuf_r+0x42>
  13312. 800a110: 4621 mov r1, r4
  13313. 800a112: 4628 mov r0, r5
  13314. 800a114: f000 ff88 bl 800b028 <_fflush_r>
  13315. 800a118: bb28 cbnz r0, 800a166 <__swbuf_r+0x8e>
  13316. 800a11a: 68a3 ldr r3, [r4, #8]
  13317. 800a11c: 3001 adds r0, #1
  13318. 800a11e: 3b01 subs r3, #1
  13319. 800a120: 60a3 str r3, [r4, #8]
  13320. 800a122: 6823 ldr r3, [r4, #0]
  13321. 800a124: 1c5a adds r2, r3, #1
  13322. 800a126: 6022 str r2, [r4, #0]
  13323. 800a128: 701e strb r6, [r3, #0]
  13324. 800a12a: 6963 ldr r3, [r4, #20]
  13325. 800a12c: 4298 cmp r0, r3
  13326. 800a12e: d004 beq.n 800a13a <__swbuf_r+0x62>
  13327. 800a130: 89a3 ldrh r3, [r4, #12]
  13328. 800a132: 07db lsls r3, r3, #31
  13329. 800a134: d519 bpl.n 800a16a <__swbuf_r+0x92>
  13330. 800a136: 2e0a cmp r6, #10
  13331. 800a138: d117 bne.n 800a16a <__swbuf_r+0x92>
  13332. 800a13a: 4621 mov r1, r4
  13333. 800a13c: 4628 mov r0, r5
  13334. 800a13e: f000 ff73 bl 800b028 <_fflush_r>
  13335. 800a142: b190 cbz r0, 800a16a <__swbuf_r+0x92>
  13336. 800a144: e00f b.n 800a166 <__swbuf_r+0x8e>
  13337. 800a146: 4b0b ldr r3, [pc, #44] ; (800a174 <__swbuf_r+0x9c>)
  13338. 800a148: 429c cmp r4, r3
  13339. 800a14a: d101 bne.n 800a150 <__swbuf_r+0x78>
  13340. 800a14c: 68ac ldr r4, [r5, #8]
  13341. 800a14e: e7d0 b.n 800a0f2 <__swbuf_r+0x1a>
  13342. 800a150: 4b09 ldr r3, [pc, #36] ; (800a178 <__swbuf_r+0xa0>)
  13343. 800a152: 429c cmp r4, r3
  13344. 800a154: bf08 it eq
  13345. 800a156: 68ec ldreq r4, [r5, #12]
  13346. 800a158: e7cb b.n 800a0f2 <__swbuf_r+0x1a>
  13347. 800a15a: 4621 mov r1, r4
  13348. 800a15c: 4628 mov r0, r5
  13349. 800a15e: f000 f80d bl 800a17c <__swsetup_r>
  13350. 800a162: 2800 cmp r0, #0
  13351. 800a164: d0cc beq.n 800a100 <__swbuf_r+0x28>
  13352. 800a166: f04f 37ff mov.w r7, #4294967295
  13353. 800a16a: 4638 mov r0, r7
  13354. 800a16c: bdf8 pop {r3, r4, r5, r6, r7, pc}
  13355. 800a16e: bf00 nop
  13356. 800a170: 0800bf80 .word 0x0800bf80
  13357. 800a174: 0800bfa0 .word 0x0800bfa0
  13358. 800a178: 0800bf60 .word 0x0800bf60
  13359. 0800a17c <__swsetup_r>:
  13360. 800a17c: 4b32 ldr r3, [pc, #200] ; (800a248 <__swsetup_r+0xcc>)
  13361. 800a17e: b570 push {r4, r5, r6, lr}
  13362. 800a180: 681d ldr r5, [r3, #0]
  13363. 800a182: 4606 mov r6, r0
  13364. 800a184: 460c mov r4, r1
  13365. 800a186: b125 cbz r5, 800a192 <__swsetup_r+0x16>
  13366. 800a188: 69ab ldr r3, [r5, #24]
  13367. 800a18a: b913 cbnz r3, 800a192 <__swsetup_r+0x16>
  13368. 800a18c: 4628 mov r0, r5
  13369. 800a18e: f000 ffb5 bl 800b0fc <__sinit>
  13370. 800a192: 4b2e ldr r3, [pc, #184] ; (800a24c <__swsetup_r+0xd0>)
  13371. 800a194: 429c cmp r4, r3
  13372. 800a196: d10f bne.n 800a1b8 <__swsetup_r+0x3c>
  13373. 800a198: 686c ldr r4, [r5, #4]
  13374. 800a19a: f9b4 300c ldrsh.w r3, [r4, #12]
  13375. 800a19e: b29a uxth r2, r3
  13376. 800a1a0: 0715 lsls r5, r2, #28
  13377. 800a1a2: d42c bmi.n 800a1fe <__swsetup_r+0x82>
  13378. 800a1a4: 06d0 lsls r0, r2, #27
  13379. 800a1a6: d411 bmi.n 800a1cc <__swsetup_r+0x50>
  13380. 800a1a8: 2209 movs r2, #9
  13381. 800a1aa: 6032 str r2, [r6, #0]
  13382. 800a1ac: f043 0340 orr.w r3, r3, #64 ; 0x40
  13383. 800a1b0: 81a3 strh r3, [r4, #12]
  13384. 800a1b2: f04f 30ff mov.w r0, #4294967295
  13385. 800a1b6: bd70 pop {r4, r5, r6, pc}
  13386. 800a1b8: 4b25 ldr r3, [pc, #148] ; (800a250 <__swsetup_r+0xd4>)
  13387. 800a1ba: 429c cmp r4, r3
  13388. 800a1bc: d101 bne.n 800a1c2 <__swsetup_r+0x46>
  13389. 800a1be: 68ac ldr r4, [r5, #8]
  13390. 800a1c0: e7eb b.n 800a19a <__swsetup_r+0x1e>
  13391. 800a1c2: 4b24 ldr r3, [pc, #144] ; (800a254 <__swsetup_r+0xd8>)
  13392. 800a1c4: 429c cmp r4, r3
  13393. 800a1c6: bf08 it eq
  13394. 800a1c8: 68ec ldreq r4, [r5, #12]
  13395. 800a1ca: e7e6 b.n 800a19a <__swsetup_r+0x1e>
  13396. 800a1cc: 0751 lsls r1, r2, #29
  13397. 800a1ce: d512 bpl.n 800a1f6 <__swsetup_r+0x7a>
  13398. 800a1d0: 6b61 ldr r1, [r4, #52] ; 0x34
  13399. 800a1d2: b141 cbz r1, 800a1e6 <__swsetup_r+0x6a>
  13400. 800a1d4: f104 0344 add.w r3, r4, #68 ; 0x44
  13401. 800a1d8: 4299 cmp r1, r3
  13402. 800a1da: d002 beq.n 800a1e2 <__swsetup_r+0x66>
  13403. 800a1dc: 4630 mov r0, r6
  13404. 800a1de: f001 fb7f bl 800b8e0 <_free_r>
  13405. 800a1e2: 2300 movs r3, #0
  13406. 800a1e4: 6363 str r3, [r4, #52] ; 0x34
  13407. 800a1e6: 89a3 ldrh r3, [r4, #12]
  13408. 800a1e8: f023 0324 bic.w r3, r3, #36 ; 0x24
  13409. 800a1ec: 81a3 strh r3, [r4, #12]
  13410. 800a1ee: 2300 movs r3, #0
  13411. 800a1f0: 6063 str r3, [r4, #4]
  13412. 800a1f2: 6923 ldr r3, [r4, #16]
  13413. 800a1f4: 6023 str r3, [r4, #0]
  13414. 800a1f6: 89a3 ldrh r3, [r4, #12]
  13415. 800a1f8: f043 0308 orr.w r3, r3, #8
  13416. 800a1fc: 81a3 strh r3, [r4, #12]
  13417. 800a1fe: 6923 ldr r3, [r4, #16]
  13418. 800a200: b94b cbnz r3, 800a216 <__swsetup_r+0x9a>
  13419. 800a202: 89a3 ldrh r3, [r4, #12]
  13420. 800a204: f403 7320 and.w r3, r3, #640 ; 0x280
  13421. 800a208: f5b3 7f00 cmp.w r3, #512 ; 0x200
  13422. 800a20c: d003 beq.n 800a216 <__swsetup_r+0x9a>
  13423. 800a20e: 4621 mov r1, r4
  13424. 800a210: 4630 mov r0, r6
  13425. 800a212: f001 f82f bl 800b274 <__smakebuf_r>
  13426. 800a216: 89a2 ldrh r2, [r4, #12]
  13427. 800a218: f012 0301 ands.w r3, r2, #1
  13428. 800a21c: d00c beq.n 800a238 <__swsetup_r+0xbc>
  13429. 800a21e: 2300 movs r3, #0
  13430. 800a220: 60a3 str r3, [r4, #8]
  13431. 800a222: 6963 ldr r3, [r4, #20]
  13432. 800a224: 425b negs r3, r3
  13433. 800a226: 61a3 str r3, [r4, #24]
  13434. 800a228: 6923 ldr r3, [r4, #16]
  13435. 800a22a: b953 cbnz r3, 800a242 <__swsetup_r+0xc6>
  13436. 800a22c: f9b4 300c ldrsh.w r3, [r4, #12]
  13437. 800a230: f013 0080 ands.w r0, r3, #128 ; 0x80
  13438. 800a234: d1ba bne.n 800a1ac <__swsetup_r+0x30>
  13439. 800a236: bd70 pop {r4, r5, r6, pc}
  13440. 800a238: 0792 lsls r2, r2, #30
  13441. 800a23a: bf58 it pl
  13442. 800a23c: 6963 ldrpl r3, [r4, #20]
  13443. 800a23e: 60a3 str r3, [r4, #8]
  13444. 800a240: e7f2 b.n 800a228 <__swsetup_r+0xac>
  13445. 800a242: 2000 movs r0, #0
  13446. 800a244: e7f7 b.n 800a236 <__swsetup_r+0xba>
  13447. 800a246: bf00 nop
  13448. 800a248: 20000234 .word 0x20000234
  13449. 800a24c: 0800bf80 .word 0x0800bf80
  13450. 800a250: 0800bfa0 .word 0x0800bfa0
  13451. 800a254: 0800bf60 .word 0x0800bf60
  13452. 0800a258 <quorem>:
  13453. 800a258: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  13454. 800a25c: 6903 ldr r3, [r0, #16]
  13455. 800a25e: 690c ldr r4, [r1, #16]
  13456. 800a260: 4680 mov r8, r0
  13457. 800a262: 429c cmp r4, r3
  13458. 800a264: f300 8082 bgt.w 800a36c <quorem+0x114>
  13459. 800a268: 3c01 subs r4, #1
  13460. 800a26a: f101 0714 add.w r7, r1, #20
  13461. 800a26e: f100 0614 add.w r6, r0, #20
  13462. 800a272: f857 5024 ldr.w r5, [r7, r4, lsl #2]
  13463. 800a276: f856 0024 ldr.w r0, [r6, r4, lsl #2]
  13464. 800a27a: 3501 adds r5, #1
  13465. 800a27c: fbb0 f5f5 udiv r5, r0, r5
  13466. 800a280: ea4f 0e84 mov.w lr, r4, lsl #2
  13467. 800a284: eb06 030e add.w r3, r6, lr
  13468. 800a288: eb07 090e add.w r9, r7, lr
  13469. 800a28c: 9301 str r3, [sp, #4]
  13470. 800a28e: b38d cbz r5, 800a2f4 <quorem+0x9c>
  13471. 800a290: f04f 0a00 mov.w sl, #0
  13472. 800a294: 4638 mov r0, r7
  13473. 800a296: 46b4 mov ip, r6
  13474. 800a298: 46d3 mov fp, sl
  13475. 800a29a: f850 2b04 ldr.w r2, [r0], #4
  13476. 800a29e: b293 uxth r3, r2
  13477. 800a2a0: fb05 a303 mla r3, r5, r3, sl
  13478. 800a2a4: 0c12 lsrs r2, r2, #16
  13479. 800a2a6: ea4f 4a13 mov.w sl, r3, lsr #16
  13480. 800a2aa: fb05 a202 mla r2, r5, r2, sl
  13481. 800a2ae: b29b uxth r3, r3
  13482. 800a2b0: ebab 0303 sub.w r3, fp, r3
  13483. 800a2b4: f8bc b000 ldrh.w fp, [ip]
  13484. 800a2b8: ea4f 4a12 mov.w sl, r2, lsr #16
  13485. 800a2bc: 445b add r3, fp
  13486. 800a2be: fa1f fb82 uxth.w fp, r2
  13487. 800a2c2: f8dc 2000 ldr.w r2, [ip]
  13488. 800a2c6: 4581 cmp r9, r0
  13489. 800a2c8: ebcb 4212 rsb r2, fp, r2, lsr #16
  13490. 800a2cc: eb02 4223 add.w r2, r2, r3, asr #16
  13491. 800a2d0: b29b uxth r3, r3
  13492. 800a2d2: ea43 4302 orr.w r3, r3, r2, lsl #16
  13493. 800a2d6: ea4f 4b22 mov.w fp, r2, asr #16
  13494. 800a2da: f84c 3b04 str.w r3, [ip], #4
  13495. 800a2de: d2dc bcs.n 800a29a <quorem+0x42>
  13496. 800a2e0: f856 300e ldr.w r3, [r6, lr]
  13497. 800a2e4: b933 cbnz r3, 800a2f4 <quorem+0x9c>
  13498. 800a2e6: 9b01 ldr r3, [sp, #4]
  13499. 800a2e8: 3b04 subs r3, #4
  13500. 800a2ea: 429e cmp r6, r3
  13501. 800a2ec: 461a mov r2, r3
  13502. 800a2ee: d331 bcc.n 800a354 <quorem+0xfc>
  13503. 800a2f0: f8c8 4010 str.w r4, [r8, #16]
  13504. 800a2f4: 4640 mov r0, r8
  13505. 800a2f6: f001 fa1c bl 800b732 <__mcmp>
  13506. 800a2fa: 2800 cmp r0, #0
  13507. 800a2fc: db26 blt.n 800a34c <quorem+0xf4>
  13508. 800a2fe: 4630 mov r0, r6
  13509. 800a300: f04f 0e00 mov.w lr, #0
  13510. 800a304: 3501 adds r5, #1
  13511. 800a306: f857 1b04 ldr.w r1, [r7], #4
  13512. 800a30a: f8d0 c000 ldr.w ip, [r0]
  13513. 800a30e: b28b uxth r3, r1
  13514. 800a310: ebae 0303 sub.w r3, lr, r3
  13515. 800a314: fa1f f28c uxth.w r2, ip
  13516. 800a318: 4413 add r3, r2
  13517. 800a31a: 0c0a lsrs r2, r1, #16
  13518. 800a31c: ebc2 421c rsb r2, r2, ip, lsr #16
  13519. 800a320: eb02 4223 add.w r2, r2, r3, asr #16
  13520. 800a324: b29b uxth r3, r3
  13521. 800a326: ea43 4302 orr.w r3, r3, r2, lsl #16
  13522. 800a32a: 45b9 cmp r9, r7
  13523. 800a32c: ea4f 4e22 mov.w lr, r2, asr #16
  13524. 800a330: f840 3b04 str.w r3, [r0], #4
  13525. 800a334: d2e7 bcs.n 800a306 <quorem+0xae>
  13526. 800a336: f856 2024 ldr.w r2, [r6, r4, lsl #2]
  13527. 800a33a: eb06 0384 add.w r3, r6, r4, lsl #2
  13528. 800a33e: b92a cbnz r2, 800a34c <quorem+0xf4>
  13529. 800a340: 3b04 subs r3, #4
  13530. 800a342: 429e cmp r6, r3
  13531. 800a344: 461a mov r2, r3
  13532. 800a346: d30b bcc.n 800a360 <quorem+0x108>
  13533. 800a348: f8c8 4010 str.w r4, [r8, #16]
  13534. 800a34c: 4628 mov r0, r5
  13535. 800a34e: b003 add sp, #12
  13536. 800a350: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  13537. 800a354: 6812 ldr r2, [r2, #0]
  13538. 800a356: 3b04 subs r3, #4
  13539. 800a358: 2a00 cmp r2, #0
  13540. 800a35a: d1c9 bne.n 800a2f0 <quorem+0x98>
  13541. 800a35c: 3c01 subs r4, #1
  13542. 800a35e: e7c4 b.n 800a2ea <quorem+0x92>
  13543. 800a360: 6812 ldr r2, [r2, #0]
  13544. 800a362: 3b04 subs r3, #4
  13545. 800a364: 2a00 cmp r2, #0
  13546. 800a366: d1ef bne.n 800a348 <quorem+0xf0>
  13547. 800a368: 3c01 subs r4, #1
  13548. 800a36a: e7ea b.n 800a342 <quorem+0xea>
  13549. 800a36c: 2000 movs r0, #0
  13550. 800a36e: e7ee b.n 800a34e <quorem+0xf6>
  13551. 0800a370 <_dtoa_r>:
  13552. 800a370: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  13553. 800a374: 6a46 ldr r6, [r0, #36] ; 0x24
  13554. 800a376: b095 sub sp, #84 ; 0x54
  13555. 800a378: 4604 mov r4, r0
  13556. 800a37a: 9d21 ldr r5, [sp, #132] ; 0x84
  13557. 800a37c: e9cd 2302 strd r2, r3, [sp, #8]
  13558. 800a380: b93e cbnz r6, 800a392 <_dtoa_r+0x22>
  13559. 800a382: 2010 movs r0, #16
  13560. 800a384: f000 ffb6 bl 800b2f4 <malloc>
  13561. 800a388: 6260 str r0, [r4, #36] ; 0x24
  13562. 800a38a: 6046 str r6, [r0, #4]
  13563. 800a38c: 6086 str r6, [r0, #8]
  13564. 800a38e: 6006 str r6, [r0, #0]
  13565. 800a390: 60c6 str r6, [r0, #12]
  13566. 800a392: 6a63 ldr r3, [r4, #36] ; 0x24
  13567. 800a394: 6819 ldr r1, [r3, #0]
  13568. 800a396: b151 cbz r1, 800a3ae <_dtoa_r+0x3e>
  13569. 800a398: 685a ldr r2, [r3, #4]
  13570. 800a39a: 2301 movs r3, #1
  13571. 800a39c: 4093 lsls r3, r2
  13572. 800a39e: 604a str r2, [r1, #4]
  13573. 800a3a0: 608b str r3, [r1, #8]
  13574. 800a3a2: 4620 mov r0, r4
  13575. 800a3a4: f000 fff0 bl 800b388 <_Bfree>
  13576. 800a3a8: 2200 movs r2, #0
  13577. 800a3aa: 6a63 ldr r3, [r4, #36] ; 0x24
  13578. 800a3ac: 601a str r2, [r3, #0]
  13579. 800a3ae: 9b03 ldr r3, [sp, #12]
  13580. 800a3b0: 2b00 cmp r3, #0
  13581. 800a3b2: bfb7 itett lt
  13582. 800a3b4: 2301 movlt r3, #1
  13583. 800a3b6: 2300 movge r3, #0
  13584. 800a3b8: 602b strlt r3, [r5, #0]
  13585. 800a3ba: 9b03 ldrlt r3, [sp, #12]
  13586. 800a3bc: bfae itee ge
  13587. 800a3be: 602b strge r3, [r5, #0]
  13588. 800a3c0: f023 4300 biclt.w r3, r3, #2147483648 ; 0x80000000
  13589. 800a3c4: 9303 strlt r3, [sp, #12]
  13590. 800a3c6: f8dd 900c ldr.w r9, [sp, #12]
  13591. 800a3ca: 4bab ldr r3, [pc, #684] ; (800a678 <_dtoa_r+0x308>)
  13592. 800a3cc: ea33 0309 bics.w r3, r3, r9
  13593. 800a3d0: d11b bne.n 800a40a <_dtoa_r+0x9a>
  13594. 800a3d2: f242 730f movw r3, #9999 ; 0x270f
  13595. 800a3d6: 9a20 ldr r2, [sp, #128] ; 0x80
  13596. 800a3d8: 6013 str r3, [r2, #0]
  13597. 800a3da: 9b02 ldr r3, [sp, #8]
  13598. 800a3dc: b923 cbnz r3, 800a3e8 <_dtoa_r+0x78>
  13599. 800a3de: f3c9 0013 ubfx r0, r9, #0, #20
  13600. 800a3e2: 2800 cmp r0, #0
  13601. 800a3e4: f000 8583 beq.w 800aeee <_dtoa_r+0xb7e>
  13602. 800a3e8: 9b22 ldr r3, [sp, #136] ; 0x88
  13603. 800a3ea: b953 cbnz r3, 800a402 <_dtoa_r+0x92>
  13604. 800a3ec: 4ba3 ldr r3, [pc, #652] ; (800a67c <_dtoa_r+0x30c>)
  13605. 800a3ee: e021 b.n 800a434 <_dtoa_r+0xc4>
  13606. 800a3f0: 4ba3 ldr r3, [pc, #652] ; (800a680 <_dtoa_r+0x310>)
  13607. 800a3f2: 9306 str r3, [sp, #24]
  13608. 800a3f4: 3308 adds r3, #8
  13609. 800a3f6: 9a22 ldr r2, [sp, #136] ; 0x88
  13610. 800a3f8: 6013 str r3, [r2, #0]
  13611. 800a3fa: 9806 ldr r0, [sp, #24]
  13612. 800a3fc: b015 add sp, #84 ; 0x54
  13613. 800a3fe: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  13614. 800a402: 4b9e ldr r3, [pc, #632] ; (800a67c <_dtoa_r+0x30c>)
  13615. 800a404: 9306 str r3, [sp, #24]
  13616. 800a406: 3303 adds r3, #3
  13617. 800a408: e7f5 b.n 800a3f6 <_dtoa_r+0x86>
  13618. 800a40a: e9dd 6702 ldrd r6, r7, [sp, #8]
  13619. 800a40e: 2200 movs r2, #0
  13620. 800a410: 2300 movs r3, #0
  13621. 800a412: 4630 mov r0, r6
  13622. 800a414: 4639 mov r1, r7
  13623. 800a416: f7fa fb3b bl 8004a90 <__aeabi_dcmpeq>
  13624. 800a41a: 4680 mov r8, r0
  13625. 800a41c: b160 cbz r0, 800a438 <_dtoa_r+0xc8>
  13626. 800a41e: 2301 movs r3, #1
  13627. 800a420: 9a20 ldr r2, [sp, #128] ; 0x80
  13628. 800a422: 6013 str r3, [r2, #0]
  13629. 800a424: 9b22 ldr r3, [sp, #136] ; 0x88
  13630. 800a426: 2b00 cmp r3, #0
  13631. 800a428: f000 855e beq.w 800aee8 <_dtoa_r+0xb78>
  13632. 800a42c: 4b95 ldr r3, [pc, #596] ; (800a684 <_dtoa_r+0x314>)
  13633. 800a42e: 9a22 ldr r2, [sp, #136] ; 0x88
  13634. 800a430: 6013 str r3, [r2, #0]
  13635. 800a432: 3b01 subs r3, #1
  13636. 800a434: 9306 str r3, [sp, #24]
  13637. 800a436: e7e0 b.n 800a3fa <_dtoa_r+0x8a>
  13638. 800a438: ab12 add r3, sp, #72 ; 0x48
  13639. 800a43a: 9301 str r3, [sp, #4]
  13640. 800a43c: ab13 add r3, sp, #76 ; 0x4c
  13641. 800a43e: 9300 str r3, [sp, #0]
  13642. 800a440: 4632 mov r2, r6
  13643. 800a442: 463b mov r3, r7
  13644. 800a444: 4620 mov r0, r4
  13645. 800a446: f001 f9ed bl 800b824 <__d2b>
  13646. 800a44a: f3c9 550a ubfx r5, r9, #20, #11
  13647. 800a44e: 4682 mov sl, r0
  13648. 800a450: 2d00 cmp r5, #0
  13649. 800a452: d07d beq.n 800a550 <_dtoa_r+0x1e0>
  13650. 800a454: 4630 mov r0, r6
  13651. 800a456: f3c7 0313 ubfx r3, r7, #0, #20
  13652. 800a45a: f043 517f orr.w r1, r3, #1069547520 ; 0x3fc00000
  13653. 800a45e: f441 1140 orr.w r1, r1, #3145728 ; 0x300000
  13654. 800a462: f2a5 35ff subw r5, r5, #1023 ; 0x3ff
  13655. 800a466: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  13656. 800a46a: 2200 movs r2, #0
  13657. 800a46c: 4b86 ldr r3, [pc, #536] ; (800a688 <_dtoa_r+0x318>)
  13658. 800a46e: f7f9 fef3 bl 8004258 <__aeabi_dsub>
  13659. 800a472: a37b add r3, pc, #492 ; (adr r3, 800a660 <_dtoa_r+0x2f0>)
  13660. 800a474: e9d3 2300 ldrd r2, r3, [r3]
  13661. 800a478: f7fa f8a2 bl 80045c0 <__aeabi_dmul>
  13662. 800a47c: a37a add r3, pc, #488 ; (adr r3, 800a668 <_dtoa_r+0x2f8>)
  13663. 800a47e: e9d3 2300 ldrd r2, r3, [r3]
  13664. 800a482: f7f9 feeb bl 800425c <__adddf3>
  13665. 800a486: 4606 mov r6, r0
  13666. 800a488: 4628 mov r0, r5
  13667. 800a48a: 460f mov r7, r1
  13668. 800a48c: f7fa f832 bl 80044f4 <__aeabi_i2d>
  13669. 800a490: a377 add r3, pc, #476 ; (adr r3, 800a670 <_dtoa_r+0x300>)
  13670. 800a492: e9d3 2300 ldrd r2, r3, [r3]
  13671. 800a496: f7fa f893 bl 80045c0 <__aeabi_dmul>
  13672. 800a49a: 4602 mov r2, r0
  13673. 800a49c: 460b mov r3, r1
  13674. 800a49e: 4630 mov r0, r6
  13675. 800a4a0: 4639 mov r1, r7
  13676. 800a4a2: f7f9 fedb bl 800425c <__adddf3>
  13677. 800a4a6: 4606 mov r6, r0
  13678. 800a4a8: 460f mov r7, r1
  13679. 800a4aa: f7fa fb39 bl 8004b20 <__aeabi_d2iz>
  13680. 800a4ae: 2200 movs r2, #0
  13681. 800a4b0: 4683 mov fp, r0
  13682. 800a4b2: 2300 movs r3, #0
  13683. 800a4b4: 4630 mov r0, r6
  13684. 800a4b6: 4639 mov r1, r7
  13685. 800a4b8: f7fa faf4 bl 8004aa4 <__aeabi_dcmplt>
  13686. 800a4bc: b158 cbz r0, 800a4d6 <_dtoa_r+0x166>
  13687. 800a4be: 4658 mov r0, fp
  13688. 800a4c0: f7fa f818 bl 80044f4 <__aeabi_i2d>
  13689. 800a4c4: 4602 mov r2, r0
  13690. 800a4c6: 460b mov r3, r1
  13691. 800a4c8: 4630 mov r0, r6
  13692. 800a4ca: 4639 mov r1, r7
  13693. 800a4cc: f7fa fae0 bl 8004a90 <__aeabi_dcmpeq>
  13694. 800a4d0: b908 cbnz r0, 800a4d6 <_dtoa_r+0x166>
  13695. 800a4d2: f10b 3bff add.w fp, fp, #4294967295
  13696. 800a4d6: f1bb 0f16 cmp.w fp, #22
  13697. 800a4da: d858 bhi.n 800a58e <_dtoa_r+0x21e>
  13698. 800a4dc: e9dd 2302 ldrd r2, r3, [sp, #8]
  13699. 800a4e0: 496a ldr r1, [pc, #424] ; (800a68c <_dtoa_r+0x31c>)
  13700. 800a4e2: eb01 01cb add.w r1, r1, fp, lsl #3
  13701. 800a4e6: e9d1 0100 ldrd r0, r1, [r1]
  13702. 800a4ea: f7fa faf9 bl 8004ae0 <__aeabi_dcmpgt>
  13703. 800a4ee: 2800 cmp r0, #0
  13704. 800a4f0: d04f beq.n 800a592 <_dtoa_r+0x222>
  13705. 800a4f2: 2300 movs r3, #0
  13706. 800a4f4: f10b 3bff add.w fp, fp, #4294967295
  13707. 800a4f8: 930d str r3, [sp, #52] ; 0x34
  13708. 800a4fa: 9b12 ldr r3, [sp, #72] ; 0x48
  13709. 800a4fc: 1b5d subs r5, r3, r5
  13710. 800a4fe: 1e6b subs r3, r5, #1
  13711. 800a500: 9307 str r3, [sp, #28]
  13712. 800a502: bf43 ittte mi
  13713. 800a504: 2300 movmi r3, #0
  13714. 800a506: f1c5 0801 rsbmi r8, r5, #1
  13715. 800a50a: 9307 strmi r3, [sp, #28]
  13716. 800a50c: f04f 0800 movpl.w r8, #0
  13717. 800a510: f1bb 0f00 cmp.w fp, #0
  13718. 800a514: db3f blt.n 800a596 <_dtoa_r+0x226>
  13719. 800a516: 9b07 ldr r3, [sp, #28]
  13720. 800a518: f8cd b030 str.w fp, [sp, #48] ; 0x30
  13721. 800a51c: 445b add r3, fp
  13722. 800a51e: 9307 str r3, [sp, #28]
  13723. 800a520: 2300 movs r3, #0
  13724. 800a522: 9308 str r3, [sp, #32]
  13725. 800a524: 9b1e ldr r3, [sp, #120] ; 0x78
  13726. 800a526: 2b09 cmp r3, #9
  13727. 800a528: f200 80b4 bhi.w 800a694 <_dtoa_r+0x324>
  13728. 800a52c: 2b05 cmp r3, #5
  13729. 800a52e: bfc4 itt gt
  13730. 800a530: 3b04 subgt r3, #4
  13731. 800a532: 931e strgt r3, [sp, #120] ; 0x78
  13732. 800a534: 9b1e ldr r3, [sp, #120] ; 0x78
  13733. 800a536: bfc8 it gt
  13734. 800a538: 2600 movgt r6, #0
  13735. 800a53a: f1a3 0302 sub.w r3, r3, #2
  13736. 800a53e: bfd8 it le
  13737. 800a540: 2601 movle r6, #1
  13738. 800a542: 2b03 cmp r3, #3
  13739. 800a544: f200 80b2 bhi.w 800a6ac <_dtoa_r+0x33c>
  13740. 800a548: e8df f003 tbb [pc, r3]
  13741. 800a54c: 782d8684 .word 0x782d8684
  13742. 800a550: 9b13 ldr r3, [sp, #76] ; 0x4c
  13743. 800a552: 9d12 ldr r5, [sp, #72] ; 0x48
  13744. 800a554: 441d add r5, r3
  13745. 800a556: f205 4332 addw r3, r5, #1074 ; 0x432
  13746. 800a55a: 2b20 cmp r3, #32
  13747. 800a55c: dd11 ble.n 800a582 <_dtoa_r+0x212>
  13748. 800a55e: 9a02 ldr r2, [sp, #8]
  13749. 800a560: f205 4012 addw r0, r5, #1042 ; 0x412
  13750. 800a564: f1c3 0340 rsb r3, r3, #64 ; 0x40
  13751. 800a568: fa22 f000 lsr.w r0, r2, r0
  13752. 800a56c: fa09 f303 lsl.w r3, r9, r3
  13753. 800a570: 4318 orrs r0, r3
  13754. 800a572: f7f9 ffaf bl 80044d4 <__aeabi_ui2d>
  13755. 800a576: 2301 movs r3, #1
  13756. 800a578: f1a1 71f8 sub.w r1, r1, #32505856 ; 0x1f00000
  13757. 800a57c: 3d01 subs r5, #1
  13758. 800a57e: 9310 str r3, [sp, #64] ; 0x40
  13759. 800a580: e773 b.n 800a46a <_dtoa_r+0xfa>
  13760. 800a582: f1c3 0020 rsb r0, r3, #32
  13761. 800a586: 9b02 ldr r3, [sp, #8]
  13762. 800a588: fa03 f000 lsl.w r0, r3, r0
  13763. 800a58c: e7f1 b.n 800a572 <_dtoa_r+0x202>
  13764. 800a58e: 2301 movs r3, #1
  13765. 800a590: e7b2 b.n 800a4f8 <_dtoa_r+0x188>
  13766. 800a592: 900d str r0, [sp, #52] ; 0x34
  13767. 800a594: e7b1 b.n 800a4fa <_dtoa_r+0x18a>
  13768. 800a596: f1cb 0300 rsb r3, fp, #0
  13769. 800a59a: 9308 str r3, [sp, #32]
  13770. 800a59c: 2300 movs r3, #0
  13771. 800a59e: eba8 080b sub.w r8, r8, fp
  13772. 800a5a2: 930c str r3, [sp, #48] ; 0x30
  13773. 800a5a4: e7be b.n 800a524 <_dtoa_r+0x1b4>
  13774. 800a5a6: 2301 movs r3, #1
  13775. 800a5a8: 9309 str r3, [sp, #36] ; 0x24
  13776. 800a5aa: 9b1f ldr r3, [sp, #124] ; 0x7c
  13777. 800a5ac: 2b00 cmp r3, #0
  13778. 800a5ae: f340 8080 ble.w 800a6b2 <_dtoa_r+0x342>
  13779. 800a5b2: 4699 mov r9, r3
  13780. 800a5b4: 9304 str r3, [sp, #16]
  13781. 800a5b6: 2200 movs r2, #0
  13782. 800a5b8: 2104 movs r1, #4
  13783. 800a5ba: 6a65 ldr r5, [r4, #36] ; 0x24
  13784. 800a5bc: 606a str r2, [r5, #4]
  13785. 800a5be: f101 0214 add.w r2, r1, #20
  13786. 800a5c2: 429a cmp r2, r3
  13787. 800a5c4: d97a bls.n 800a6bc <_dtoa_r+0x34c>
  13788. 800a5c6: 6869 ldr r1, [r5, #4]
  13789. 800a5c8: 4620 mov r0, r4
  13790. 800a5ca: f000 fea9 bl 800b320 <_Balloc>
  13791. 800a5ce: 6a63 ldr r3, [r4, #36] ; 0x24
  13792. 800a5d0: 6028 str r0, [r5, #0]
  13793. 800a5d2: 681b ldr r3, [r3, #0]
  13794. 800a5d4: f1b9 0f0e cmp.w r9, #14
  13795. 800a5d8: 9306 str r3, [sp, #24]
  13796. 800a5da: f200 80f0 bhi.w 800a7be <_dtoa_r+0x44e>
  13797. 800a5de: 2e00 cmp r6, #0
  13798. 800a5e0: f000 80ed beq.w 800a7be <_dtoa_r+0x44e>
  13799. 800a5e4: e9dd 2302 ldrd r2, r3, [sp, #8]
  13800. 800a5e8: f1bb 0f00 cmp.w fp, #0
  13801. 800a5ec: e9cd 230e strd r2, r3, [sp, #56] ; 0x38
  13802. 800a5f0: dd79 ble.n 800a6e6 <_dtoa_r+0x376>
  13803. 800a5f2: 4a26 ldr r2, [pc, #152] ; (800a68c <_dtoa_r+0x31c>)
  13804. 800a5f4: f00b 030f and.w r3, fp, #15
  13805. 800a5f8: ea4f 162b mov.w r6, fp, asr #4
  13806. 800a5fc: eb02 03c3 add.w r3, r2, r3, lsl #3
  13807. 800a600: 06f0 lsls r0, r6, #27
  13808. 800a602: e9d3 2300 ldrd r2, r3, [r3]
  13809. 800a606: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13810. 800a60a: d55c bpl.n 800a6c6 <_dtoa_r+0x356>
  13811. 800a60c: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13812. 800a610: 4b1f ldr r3, [pc, #124] ; (800a690 <_dtoa_r+0x320>)
  13813. 800a612: 2503 movs r5, #3
  13814. 800a614: e9d3 2308 ldrd r2, r3, [r3, #32]
  13815. 800a618: f7fa f8fc bl 8004814 <__aeabi_ddiv>
  13816. 800a61c: e9cd 0102 strd r0, r1, [sp, #8]
  13817. 800a620: f006 060f and.w r6, r6, #15
  13818. 800a624: 4f1a ldr r7, [pc, #104] ; (800a690 <_dtoa_r+0x320>)
  13819. 800a626: 2e00 cmp r6, #0
  13820. 800a628: d14f bne.n 800a6ca <_dtoa_r+0x35a>
  13821. 800a62a: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13822. 800a62e: e9dd 0102 ldrd r0, r1, [sp, #8]
  13823. 800a632: f7fa f8ef bl 8004814 <__aeabi_ddiv>
  13824. 800a636: e9cd 0102 strd r0, r1, [sp, #8]
  13825. 800a63a: e06e b.n 800a71a <_dtoa_r+0x3aa>
  13826. 800a63c: 2301 movs r3, #1
  13827. 800a63e: 9309 str r3, [sp, #36] ; 0x24
  13828. 800a640: 9b1f ldr r3, [sp, #124] ; 0x7c
  13829. 800a642: 445b add r3, fp
  13830. 800a644: f103 0901 add.w r9, r3, #1
  13831. 800a648: 9304 str r3, [sp, #16]
  13832. 800a64a: 464b mov r3, r9
  13833. 800a64c: 2b01 cmp r3, #1
  13834. 800a64e: bfb8 it lt
  13835. 800a650: 2301 movlt r3, #1
  13836. 800a652: e7b0 b.n 800a5b6 <_dtoa_r+0x246>
  13837. 800a654: 2300 movs r3, #0
  13838. 800a656: e7a7 b.n 800a5a8 <_dtoa_r+0x238>
  13839. 800a658: 2300 movs r3, #0
  13840. 800a65a: e7f0 b.n 800a63e <_dtoa_r+0x2ce>
  13841. 800a65c: f3af 8000 nop.w
  13842. 800a660: 636f4361 .word 0x636f4361
  13843. 800a664: 3fd287a7 .word 0x3fd287a7
  13844. 800a668: 8b60c8b3 .word 0x8b60c8b3
  13845. 800a66c: 3fc68a28 .word 0x3fc68a28
  13846. 800a670: 509f79fb .word 0x509f79fb
  13847. 800a674: 3fd34413 .word 0x3fd34413
  13848. 800a678: 7ff00000 .word 0x7ff00000
  13849. 800a67c: 0800bf59 .word 0x0800bf59
  13850. 800a680: 0800bf50 .word 0x0800bf50
  13851. 800a684: 0800bf2d .word 0x0800bf2d
  13852. 800a688: 3ff80000 .word 0x3ff80000
  13853. 800a68c: 0800bfe8 .word 0x0800bfe8
  13854. 800a690: 0800bfc0 .word 0x0800bfc0
  13855. 800a694: 2601 movs r6, #1
  13856. 800a696: 2300 movs r3, #0
  13857. 800a698: 9609 str r6, [sp, #36] ; 0x24
  13858. 800a69a: 931e str r3, [sp, #120] ; 0x78
  13859. 800a69c: f04f 33ff mov.w r3, #4294967295
  13860. 800a6a0: 2200 movs r2, #0
  13861. 800a6a2: 9304 str r3, [sp, #16]
  13862. 800a6a4: 4699 mov r9, r3
  13863. 800a6a6: 2312 movs r3, #18
  13864. 800a6a8: 921f str r2, [sp, #124] ; 0x7c
  13865. 800a6aa: e784 b.n 800a5b6 <_dtoa_r+0x246>
  13866. 800a6ac: 2301 movs r3, #1
  13867. 800a6ae: 9309 str r3, [sp, #36] ; 0x24
  13868. 800a6b0: e7f4 b.n 800a69c <_dtoa_r+0x32c>
  13869. 800a6b2: 2301 movs r3, #1
  13870. 800a6b4: 9304 str r3, [sp, #16]
  13871. 800a6b6: 4699 mov r9, r3
  13872. 800a6b8: 461a mov r2, r3
  13873. 800a6ba: e7f5 b.n 800a6a8 <_dtoa_r+0x338>
  13874. 800a6bc: 686a ldr r2, [r5, #4]
  13875. 800a6be: 0049 lsls r1, r1, #1
  13876. 800a6c0: 3201 adds r2, #1
  13877. 800a6c2: 606a str r2, [r5, #4]
  13878. 800a6c4: e77b b.n 800a5be <_dtoa_r+0x24e>
  13879. 800a6c6: 2502 movs r5, #2
  13880. 800a6c8: e7ac b.n 800a624 <_dtoa_r+0x2b4>
  13881. 800a6ca: 07f1 lsls r1, r6, #31
  13882. 800a6cc: d508 bpl.n 800a6e0 <_dtoa_r+0x370>
  13883. 800a6ce: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13884. 800a6d2: e9d7 2300 ldrd r2, r3, [r7]
  13885. 800a6d6: f7f9 ff73 bl 80045c0 <__aeabi_dmul>
  13886. 800a6da: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13887. 800a6de: 3501 adds r5, #1
  13888. 800a6e0: 1076 asrs r6, r6, #1
  13889. 800a6e2: 3708 adds r7, #8
  13890. 800a6e4: e79f b.n 800a626 <_dtoa_r+0x2b6>
  13891. 800a6e6: f000 80a5 beq.w 800a834 <_dtoa_r+0x4c4>
  13892. 800a6ea: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13893. 800a6ee: f1cb 0600 rsb r6, fp, #0
  13894. 800a6f2: 4ba2 ldr r3, [pc, #648] ; (800a97c <_dtoa_r+0x60c>)
  13895. 800a6f4: f006 020f and.w r2, r6, #15
  13896. 800a6f8: eb03 03c2 add.w r3, r3, r2, lsl #3
  13897. 800a6fc: e9d3 2300 ldrd r2, r3, [r3]
  13898. 800a700: f7f9 ff5e bl 80045c0 <__aeabi_dmul>
  13899. 800a704: 2502 movs r5, #2
  13900. 800a706: 2300 movs r3, #0
  13901. 800a708: e9cd 0102 strd r0, r1, [sp, #8]
  13902. 800a70c: 4f9c ldr r7, [pc, #624] ; (800a980 <_dtoa_r+0x610>)
  13903. 800a70e: 1136 asrs r6, r6, #4
  13904. 800a710: 2e00 cmp r6, #0
  13905. 800a712: f040 8084 bne.w 800a81e <_dtoa_r+0x4ae>
  13906. 800a716: 2b00 cmp r3, #0
  13907. 800a718: d18d bne.n 800a636 <_dtoa_r+0x2c6>
  13908. 800a71a: 9b0d ldr r3, [sp, #52] ; 0x34
  13909. 800a71c: 2b00 cmp r3, #0
  13910. 800a71e: f000 808b beq.w 800a838 <_dtoa_r+0x4c8>
  13911. 800a722: e9dd 2302 ldrd r2, r3, [sp, #8]
  13912. 800a726: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13913. 800a72a: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13914. 800a72e: 2200 movs r2, #0
  13915. 800a730: 4b94 ldr r3, [pc, #592] ; (800a984 <_dtoa_r+0x614>)
  13916. 800a732: f7fa f9b7 bl 8004aa4 <__aeabi_dcmplt>
  13917. 800a736: 2800 cmp r0, #0
  13918. 800a738: d07e beq.n 800a838 <_dtoa_r+0x4c8>
  13919. 800a73a: f1b9 0f00 cmp.w r9, #0
  13920. 800a73e: d07b beq.n 800a838 <_dtoa_r+0x4c8>
  13921. 800a740: 9b04 ldr r3, [sp, #16]
  13922. 800a742: 2b00 cmp r3, #0
  13923. 800a744: dd37 ble.n 800a7b6 <_dtoa_r+0x446>
  13924. 800a746: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13925. 800a74a: 2200 movs r2, #0
  13926. 800a74c: 4b8e ldr r3, [pc, #568] ; (800a988 <_dtoa_r+0x618>)
  13927. 800a74e: f7f9 ff37 bl 80045c0 <__aeabi_dmul>
  13928. 800a752: e9cd 0102 strd r0, r1, [sp, #8]
  13929. 800a756: 9e04 ldr r6, [sp, #16]
  13930. 800a758: f10b 37ff add.w r7, fp, #4294967295
  13931. 800a75c: 3501 adds r5, #1
  13932. 800a75e: 4628 mov r0, r5
  13933. 800a760: f7f9 fec8 bl 80044f4 <__aeabi_i2d>
  13934. 800a764: e9dd 2302 ldrd r2, r3, [sp, #8]
  13935. 800a768: f7f9 ff2a bl 80045c0 <__aeabi_dmul>
  13936. 800a76c: 4b87 ldr r3, [pc, #540] ; (800a98c <_dtoa_r+0x61c>)
  13937. 800a76e: 2200 movs r2, #0
  13938. 800a770: f7f9 fd74 bl 800425c <__adddf3>
  13939. 800a774: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13940. 800a778: 9b0b ldr r3, [sp, #44] ; 0x2c
  13941. 800a77a: f1a3 7550 sub.w r5, r3, #54525952 ; 0x3400000
  13942. 800a77e: 950b str r5, [sp, #44] ; 0x2c
  13943. 800a780: 2e00 cmp r6, #0
  13944. 800a782: d15c bne.n 800a83e <_dtoa_r+0x4ce>
  13945. 800a784: e9dd 0102 ldrd r0, r1, [sp, #8]
  13946. 800a788: 2200 movs r2, #0
  13947. 800a78a: 4b81 ldr r3, [pc, #516] ; (800a990 <_dtoa_r+0x620>)
  13948. 800a78c: f7f9 fd64 bl 8004258 <__aeabi_dsub>
  13949. 800a790: 9a0a ldr r2, [sp, #40] ; 0x28
  13950. 800a792: 462b mov r3, r5
  13951. 800a794: e9cd 0102 strd r0, r1, [sp, #8]
  13952. 800a798: f7fa f9a2 bl 8004ae0 <__aeabi_dcmpgt>
  13953. 800a79c: 2800 cmp r0, #0
  13954. 800a79e: f040 82f7 bne.w 800ad90 <_dtoa_r+0xa20>
  13955. 800a7a2: e9dd 0102 ldrd r0, r1, [sp, #8]
  13956. 800a7a6: 9a0a ldr r2, [sp, #40] ; 0x28
  13957. 800a7a8: f105 4300 add.w r3, r5, #2147483648 ; 0x80000000
  13958. 800a7ac: f7fa f97a bl 8004aa4 <__aeabi_dcmplt>
  13959. 800a7b0: 2800 cmp r0, #0
  13960. 800a7b2: f040 82eb bne.w 800ad8c <_dtoa_r+0xa1c>
  13961. 800a7b6: e9dd 230e ldrd r2, r3, [sp, #56] ; 0x38
  13962. 800a7ba: e9cd 2302 strd r2, r3, [sp, #8]
  13963. 800a7be: 9b13 ldr r3, [sp, #76] ; 0x4c
  13964. 800a7c0: 2b00 cmp r3, #0
  13965. 800a7c2: f2c0 8150 blt.w 800aa66 <_dtoa_r+0x6f6>
  13966. 800a7c6: f1bb 0f0e cmp.w fp, #14
  13967. 800a7ca: f300 814c bgt.w 800aa66 <_dtoa_r+0x6f6>
  13968. 800a7ce: 4b6b ldr r3, [pc, #428] ; (800a97c <_dtoa_r+0x60c>)
  13969. 800a7d0: eb03 03cb add.w r3, r3, fp, lsl #3
  13970. 800a7d4: e9d3 2300 ldrd r2, r3, [r3]
  13971. 800a7d8: e9cd 2304 strd r2, r3, [sp, #16]
  13972. 800a7dc: 9b1f ldr r3, [sp, #124] ; 0x7c
  13973. 800a7de: 2b00 cmp r3, #0
  13974. 800a7e0: f280 80da bge.w 800a998 <_dtoa_r+0x628>
  13975. 800a7e4: f1b9 0f00 cmp.w r9, #0
  13976. 800a7e8: f300 80d6 bgt.w 800a998 <_dtoa_r+0x628>
  13977. 800a7ec: f040 82cd bne.w 800ad8a <_dtoa_r+0xa1a>
  13978. 800a7f0: e9dd 0104 ldrd r0, r1, [sp, #16]
  13979. 800a7f4: 2200 movs r2, #0
  13980. 800a7f6: 4b66 ldr r3, [pc, #408] ; (800a990 <_dtoa_r+0x620>)
  13981. 800a7f8: f7f9 fee2 bl 80045c0 <__aeabi_dmul>
  13982. 800a7fc: e9dd 2302 ldrd r2, r3, [sp, #8]
  13983. 800a800: f7fa f964 bl 8004acc <__aeabi_dcmpge>
  13984. 800a804: 464e mov r6, r9
  13985. 800a806: 464f mov r7, r9
  13986. 800a808: 2800 cmp r0, #0
  13987. 800a80a: f040 82a4 bne.w 800ad56 <_dtoa_r+0x9e6>
  13988. 800a80e: 9b06 ldr r3, [sp, #24]
  13989. 800a810: 9a06 ldr r2, [sp, #24]
  13990. 800a812: 1c5d adds r5, r3, #1
  13991. 800a814: 2331 movs r3, #49 ; 0x31
  13992. 800a816: f10b 0b01 add.w fp, fp, #1
  13993. 800a81a: 7013 strb r3, [r2, #0]
  13994. 800a81c: e29f b.n 800ad5e <_dtoa_r+0x9ee>
  13995. 800a81e: 07f2 lsls r2, r6, #31
  13996. 800a820: d505 bpl.n 800a82e <_dtoa_r+0x4be>
  13997. 800a822: e9d7 2300 ldrd r2, r3, [r7]
  13998. 800a826: f7f9 fecb bl 80045c0 <__aeabi_dmul>
  13999. 800a82a: 2301 movs r3, #1
  14000. 800a82c: 3501 adds r5, #1
  14001. 800a82e: 1076 asrs r6, r6, #1
  14002. 800a830: 3708 adds r7, #8
  14003. 800a832: e76d b.n 800a710 <_dtoa_r+0x3a0>
  14004. 800a834: 2502 movs r5, #2
  14005. 800a836: e770 b.n 800a71a <_dtoa_r+0x3aa>
  14006. 800a838: 465f mov r7, fp
  14007. 800a83a: 464e mov r6, r9
  14008. 800a83c: e78f b.n 800a75e <_dtoa_r+0x3ee>
  14009. 800a83e: 9a06 ldr r2, [sp, #24]
  14010. 800a840: 4b4e ldr r3, [pc, #312] ; (800a97c <_dtoa_r+0x60c>)
  14011. 800a842: 4432 add r2, r6
  14012. 800a844: 9211 str r2, [sp, #68] ; 0x44
  14013. 800a846: 9a09 ldr r2, [sp, #36] ; 0x24
  14014. 800a848: 1e71 subs r1, r6, #1
  14015. 800a84a: 2a00 cmp r2, #0
  14016. 800a84c: d048 beq.n 800a8e0 <_dtoa_r+0x570>
  14017. 800a84e: eb03 03c1 add.w r3, r3, r1, lsl #3
  14018. 800a852: e9d3 2300 ldrd r2, r3, [r3]
  14019. 800a856: 2000 movs r0, #0
  14020. 800a858: 494e ldr r1, [pc, #312] ; (800a994 <_dtoa_r+0x624>)
  14021. 800a85a: f7f9 ffdb bl 8004814 <__aeabi_ddiv>
  14022. 800a85e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  14023. 800a862: f7f9 fcf9 bl 8004258 <__aeabi_dsub>
  14024. 800a866: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  14025. 800a86a: 9d06 ldr r5, [sp, #24]
  14026. 800a86c: e9dd 0102 ldrd r0, r1, [sp, #8]
  14027. 800a870: f7fa f956 bl 8004b20 <__aeabi_d2iz>
  14028. 800a874: 4606 mov r6, r0
  14029. 800a876: f7f9 fe3d bl 80044f4 <__aeabi_i2d>
  14030. 800a87a: 4602 mov r2, r0
  14031. 800a87c: 460b mov r3, r1
  14032. 800a87e: e9dd 0102 ldrd r0, r1, [sp, #8]
  14033. 800a882: f7f9 fce9 bl 8004258 <__aeabi_dsub>
  14034. 800a886: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  14035. 800a88a: 3630 adds r6, #48 ; 0x30
  14036. 800a88c: f805 6b01 strb.w r6, [r5], #1
  14037. 800a890: e9cd 0102 strd r0, r1, [sp, #8]
  14038. 800a894: f7fa f906 bl 8004aa4 <__aeabi_dcmplt>
  14039. 800a898: 2800 cmp r0, #0
  14040. 800a89a: d164 bne.n 800a966 <_dtoa_r+0x5f6>
  14041. 800a89c: e9dd 2302 ldrd r2, r3, [sp, #8]
  14042. 800a8a0: 2000 movs r0, #0
  14043. 800a8a2: 4938 ldr r1, [pc, #224] ; (800a984 <_dtoa_r+0x614>)
  14044. 800a8a4: f7f9 fcd8 bl 8004258 <__aeabi_dsub>
  14045. 800a8a8: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  14046. 800a8ac: f7fa f8fa bl 8004aa4 <__aeabi_dcmplt>
  14047. 800a8b0: 2800 cmp r0, #0
  14048. 800a8b2: f040 80b9 bne.w 800aa28 <_dtoa_r+0x6b8>
  14049. 800a8b6: 9b11 ldr r3, [sp, #68] ; 0x44
  14050. 800a8b8: 429d cmp r5, r3
  14051. 800a8ba: f43f af7c beq.w 800a7b6 <_dtoa_r+0x446>
  14052. 800a8be: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  14053. 800a8c2: 2200 movs r2, #0
  14054. 800a8c4: 4b30 ldr r3, [pc, #192] ; (800a988 <_dtoa_r+0x618>)
  14055. 800a8c6: f7f9 fe7b bl 80045c0 <__aeabi_dmul>
  14056. 800a8ca: 2200 movs r2, #0
  14057. 800a8cc: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  14058. 800a8d0: e9dd 0102 ldrd r0, r1, [sp, #8]
  14059. 800a8d4: 4b2c ldr r3, [pc, #176] ; (800a988 <_dtoa_r+0x618>)
  14060. 800a8d6: f7f9 fe73 bl 80045c0 <__aeabi_dmul>
  14061. 800a8da: e9cd 0102 strd r0, r1, [sp, #8]
  14062. 800a8de: e7c5 b.n 800a86c <_dtoa_r+0x4fc>
  14063. 800a8e0: eb03 01c1 add.w r1, r3, r1, lsl #3
  14064. 800a8e4: e9d1 0100 ldrd r0, r1, [r1]
  14065. 800a8e8: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  14066. 800a8ec: f7f9 fe68 bl 80045c0 <__aeabi_dmul>
  14067. 800a8f0: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  14068. 800a8f4: 9d06 ldr r5, [sp, #24]
  14069. 800a8f6: e9dd 0102 ldrd r0, r1, [sp, #8]
  14070. 800a8fa: f7fa f911 bl 8004b20 <__aeabi_d2iz>
  14071. 800a8fe: 4606 mov r6, r0
  14072. 800a900: f7f9 fdf8 bl 80044f4 <__aeabi_i2d>
  14073. 800a904: 4602 mov r2, r0
  14074. 800a906: 460b mov r3, r1
  14075. 800a908: e9dd 0102 ldrd r0, r1, [sp, #8]
  14076. 800a90c: f7f9 fca4 bl 8004258 <__aeabi_dsub>
  14077. 800a910: 3630 adds r6, #48 ; 0x30
  14078. 800a912: 9b11 ldr r3, [sp, #68] ; 0x44
  14079. 800a914: f805 6b01 strb.w r6, [r5], #1
  14080. 800a918: 42ab cmp r3, r5
  14081. 800a91a: e9cd 0102 strd r0, r1, [sp, #8]
  14082. 800a91e: f04f 0200 mov.w r2, #0
  14083. 800a922: d124 bne.n 800a96e <_dtoa_r+0x5fe>
  14084. 800a924: 4b1b ldr r3, [pc, #108] ; (800a994 <_dtoa_r+0x624>)
  14085. 800a926: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  14086. 800a92a: f7f9 fc97 bl 800425c <__adddf3>
  14087. 800a92e: 4602 mov r2, r0
  14088. 800a930: 460b mov r3, r1
  14089. 800a932: e9dd 0102 ldrd r0, r1, [sp, #8]
  14090. 800a936: f7fa f8d3 bl 8004ae0 <__aeabi_dcmpgt>
  14091. 800a93a: 2800 cmp r0, #0
  14092. 800a93c: d174 bne.n 800aa28 <_dtoa_r+0x6b8>
  14093. 800a93e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  14094. 800a942: 2000 movs r0, #0
  14095. 800a944: 4913 ldr r1, [pc, #76] ; (800a994 <_dtoa_r+0x624>)
  14096. 800a946: f7f9 fc87 bl 8004258 <__aeabi_dsub>
  14097. 800a94a: 4602 mov r2, r0
  14098. 800a94c: 460b mov r3, r1
  14099. 800a94e: e9dd 0102 ldrd r0, r1, [sp, #8]
  14100. 800a952: f7fa f8a7 bl 8004aa4 <__aeabi_dcmplt>
  14101. 800a956: 2800 cmp r0, #0
  14102. 800a958: f43f af2d beq.w 800a7b6 <_dtoa_r+0x446>
  14103. 800a95c: f815 3c01 ldrb.w r3, [r5, #-1]
  14104. 800a960: 1e6a subs r2, r5, #1
  14105. 800a962: 2b30 cmp r3, #48 ; 0x30
  14106. 800a964: d001 beq.n 800a96a <_dtoa_r+0x5fa>
  14107. 800a966: 46bb mov fp, r7
  14108. 800a968: e04d b.n 800aa06 <_dtoa_r+0x696>
  14109. 800a96a: 4615 mov r5, r2
  14110. 800a96c: e7f6 b.n 800a95c <_dtoa_r+0x5ec>
  14111. 800a96e: 4b06 ldr r3, [pc, #24] ; (800a988 <_dtoa_r+0x618>)
  14112. 800a970: f7f9 fe26 bl 80045c0 <__aeabi_dmul>
  14113. 800a974: e9cd 0102 strd r0, r1, [sp, #8]
  14114. 800a978: e7bd b.n 800a8f6 <_dtoa_r+0x586>
  14115. 800a97a: bf00 nop
  14116. 800a97c: 0800bfe8 .word 0x0800bfe8
  14117. 800a980: 0800bfc0 .word 0x0800bfc0
  14118. 800a984: 3ff00000 .word 0x3ff00000
  14119. 800a988: 40240000 .word 0x40240000
  14120. 800a98c: 401c0000 .word 0x401c0000
  14121. 800a990: 40140000 .word 0x40140000
  14122. 800a994: 3fe00000 .word 0x3fe00000
  14123. 800a998: 9d06 ldr r5, [sp, #24]
  14124. 800a99a: e9dd 6702 ldrd r6, r7, [sp, #8]
  14125. 800a99e: e9dd 2304 ldrd r2, r3, [sp, #16]
  14126. 800a9a2: 4630 mov r0, r6
  14127. 800a9a4: 4639 mov r1, r7
  14128. 800a9a6: f7f9 ff35 bl 8004814 <__aeabi_ddiv>
  14129. 800a9aa: f7fa f8b9 bl 8004b20 <__aeabi_d2iz>
  14130. 800a9ae: 4680 mov r8, r0
  14131. 800a9b0: f7f9 fda0 bl 80044f4 <__aeabi_i2d>
  14132. 800a9b4: e9dd 2304 ldrd r2, r3, [sp, #16]
  14133. 800a9b8: f7f9 fe02 bl 80045c0 <__aeabi_dmul>
  14134. 800a9bc: 4602 mov r2, r0
  14135. 800a9be: 460b mov r3, r1
  14136. 800a9c0: 4630 mov r0, r6
  14137. 800a9c2: 4639 mov r1, r7
  14138. 800a9c4: f7f9 fc48 bl 8004258 <__aeabi_dsub>
  14139. 800a9c8: f108 0630 add.w r6, r8, #48 ; 0x30
  14140. 800a9cc: f805 6b01 strb.w r6, [r5], #1
  14141. 800a9d0: 9e06 ldr r6, [sp, #24]
  14142. 800a9d2: 4602 mov r2, r0
  14143. 800a9d4: 1bae subs r6, r5, r6
  14144. 800a9d6: 45b1 cmp r9, r6
  14145. 800a9d8: 460b mov r3, r1
  14146. 800a9da: d137 bne.n 800aa4c <_dtoa_r+0x6dc>
  14147. 800a9dc: f7f9 fc3e bl 800425c <__adddf3>
  14148. 800a9e0: 4606 mov r6, r0
  14149. 800a9e2: 460f mov r7, r1
  14150. 800a9e4: 4602 mov r2, r0
  14151. 800a9e6: 460b mov r3, r1
  14152. 800a9e8: e9dd 0104 ldrd r0, r1, [sp, #16]
  14153. 800a9ec: f7fa f85a bl 8004aa4 <__aeabi_dcmplt>
  14154. 800a9f0: b9c8 cbnz r0, 800aa26 <_dtoa_r+0x6b6>
  14155. 800a9f2: e9dd 0104 ldrd r0, r1, [sp, #16]
  14156. 800a9f6: 4632 mov r2, r6
  14157. 800a9f8: 463b mov r3, r7
  14158. 800a9fa: f7fa f849 bl 8004a90 <__aeabi_dcmpeq>
  14159. 800a9fe: b110 cbz r0, 800aa06 <_dtoa_r+0x696>
  14160. 800aa00: f018 0f01 tst.w r8, #1
  14161. 800aa04: d10f bne.n 800aa26 <_dtoa_r+0x6b6>
  14162. 800aa06: 4651 mov r1, sl
  14163. 800aa08: 4620 mov r0, r4
  14164. 800aa0a: f000 fcbd bl 800b388 <_Bfree>
  14165. 800aa0e: 2300 movs r3, #0
  14166. 800aa10: 9a20 ldr r2, [sp, #128] ; 0x80
  14167. 800aa12: 702b strb r3, [r5, #0]
  14168. 800aa14: f10b 0301 add.w r3, fp, #1
  14169. 800aa18: 6013 str r3, [r2, #0]
  14170. 800aa1a: 9b22 ldr r3, [sp, #136] ; 0x88
  14171. 800aa1c: 2b00 cmp r3, #0
  14172. 800aa1e: f43f acec beq.w 800a3fa <_dtoa_r+0x8a>
  14173. 800aa22: 601d str r5, [r3, #0]
  14174. 800aa24: e4e9 b.n 800a3fa <_dtoa_r+0x8a>
  14175. 800aa26: 465f mov r7, fp
  14176. 800aa28: f815 2c01 ldrb.w r2, [r5, #-1]
  14177. 800aa2c: 1e6b subs r3, r5, #1
  14178. 800aa2e: 2a39 cmp r2, #57 ; 0x39
  14179. 800aa30: d106 bne.n 800aa40 <_dtoa_r+0x6d0>
  14180. 800aa32: 9a06 ldr r2, [sp, #24]
  14181. 800aa34: 429a cmp r2, r3
  14182. 800aa36: d107 bne.n 800aa48 <_dtoa_r+0x6d8>
  14183. 800aa38: 2330 movs r3, #48 ; 0x30
  14184. 800aa3a: 7013 strb r3, [r2, #0]
  14185. 800aa3c: 4613 mov r3, r2
  14186. 800aa3e: 3701 adds r7, #1
  14187. 800aa40: 781a ldrb r2, [r3, #0]
  14188. 800aa42: 3201 adds r2, #1
  14189. 800aa44: 701a strb r2, [r3, #0]
  14190. 800aa46: e78e b.n 800a966 <_dtoa_r+0x5f6>
  14191. 800aa48: 461d mov r5, r3
  14192. 800aa4a: e7ed b.n 800aa28 <_dtoa_r+0x6b8>
  14193. 800aa4c: 2200 movs r2, #0
  14194. 800aa4e: 4bb5 ldr r3, [pc, #724] ; (800ad24 <_dtoa_r+0x9b4>)
  14195. 800aa50: f7f9 fdb6 bl 80045c0 <__aeabi_dmul>
  14196. 800aa54: 2200 movs r2, #0
  14197. 800aa56: 2300 movs r3, #0
  14198. 800aa58: 4606 mov r6, r0
  14199. 800aa5a: 460f mov r7, r1
  14200. 800aa5c: f7fa f818 bl 8004a90 <__aeabi_dcmpeq>
  14201. 800aa60: 2800 cmp r0, #0
  14202. 800aa62: d09c beq.n 800a99e <_dtoa_r+0x62e>
  14203. 800aa64: e7cf b.n 800aa06 <_dtoa_r+0x696>
  14204. 800aa66: 9a09 ldr r2, [sp, #36] ; 0x24
  14205. 800aa68: 2a00 cmp r2, #0
  14206. 800aa6a: f000 8129 beq.w 800acc0 <_dtoa_r+0x950>
  14207. 800aa6e: 9a1e ldr r2, [sp, #120] ; 0x78
  14208. 800aa70: 2a01 cmp r2, #1
  14209. 800aa72: f300 810e bgt.w 800ac92 <_dtoa_r+0x922>
  14210. 800aa76: 9a10 ldr r2, [sp, #64] ; 0x40
  14211. 800aa78: 2a00 cmp r2, #0
  14212. 800aa7a: f000 8106 beq.w 800ac8a <_dtoa_r+0x91a>
  14213. 800aa7e: f203 4333 addw r3, r3, #1075 ; 0x433
  14214. 800aa82: 4645 mov r5, r8
  14215. 800aa84: 9e08 ldr r6, [sp, #32]
  14216. 800aa86: 9a07 ldr r2, [sp, #28]
  14217. 800aa88: 2101 movs r1, #1
  14218. 800aa8a: 441a add r2, r3
  14219. 800aa8c: 4620 mov r0, r4
  14220. 800aa8e: 4498 add r8, r3
  14221. 800aa90: 9207 str r2, [sp, #28]
  14222. 800aa92: f000 fd19 bl 800b4c8 <__i2b>
  14223. 800aa96: 4607 mov r7, r0
  14224. 800aa98: 2d00 cmp r5, #0
  14225. 800aa9a: dd0b ble.n 800aab4 <_dtoa_r+0x744>
  14226. 800aa9c: 9b07 ldr r3, [sp, #28]
  14227. 800aa9e: 2b00 cmp r3, #0
  14228. 800aaa0: dd08 ble.n 800aab4 <_dtoa_r+0x744>
  14229. 800aaa2: 42ab cmp r3, r5
  14230. 800aaa4: bfa8 it ge
  14231. 800aaa6: 462b movge r3, r5
  14232. 800aaa8: 9a07 ldr r2, [sp, #28]
  14233. 800aaaa: eba8 0803 sub.w r8, r8, r3
  14234. 800aaae: 1aed subs r5, r5, r3
  14235. 800aab0: 1ad3 subs r3, r2, r3
  14236. 800aab2: 9307 str r3, [sp, #28]
  14237. 800aab4: 9b08 ldr r3, [sp, #32]
  14238. 800aab6: b1fb cbz r3, 800aaf8 <_dtoa_r+0x788>
  14239. 800aab8: 9b09 ldr r3, [sp, #36] ; 0x24
  14240. 800aaba: 2b00 cmp r3, #0
  14241. 800aabc: f000 8104 beq.w 800acc8 <_dtoa_r+0x958>
  14242. 800aac0: 2e00 cmp r6, #0
  14243. 800aac2: dd11 ble.n 800aae8 <_dtoa_r+0x778>
  14244. 800aac4: 4639 mov r1, r7
  14245. 800aac6: 4632 mov r2, r6
  14246. 800aac8: 4620 mov r0, r4
  14247. 800aaca: f000 fd93 bl 800b5f4 <__pow5mult>
  14248. 800aace: 4652 mov r2, sl
  14249. 800aad0: 4601 mov r1, r0
  14250. 800aad2: 4607 mov r7, r0
  14251. 800aad4: 4620 mov r0, r4
  14252. 800aad6: f000 fd00 bl 800b4da <__multiply>
  14253. 800aada: 4651 mov r1, sl
  14254. 800aadc: 900a str r0, [sp, #40] ; 0x28
  14255. 800aade: 4620 mov r0, r4
  14256. 800aae0: f000 fc52 bl 800b388 <_Bfree>
  14257. 800aae4: 9b0a ldr r3, [sp, #40] ; 0x28
  14258. 800aae6: 469a mov sl, r3
  14259. 800aae8: 9b08 ldr r3, [sp, #32]
  14260. 800aaea: 1b9a subs r2, r3, r6
  14261. 800aaec: d004 beq.n 800aaf8 <_dtoa_r+0x788>
  14262. 800aaee: 4651 mov r1, sl
  14263. 800aaf0: 4620 mov r0, r4
  14264. 800aaf2: f000 fd7f bl 800b5f4 <__pow5mult>
  14265. 800aaf6: 4682 mov sl, r0
  14266. 800aaf8: 2101 movs r1, #1
  14267. 800aafa: 4620 mov r0, r4
  14268. 800aafc: f000 fce4 bl 800b4c8 <__i2b>
  14269. 800ab00: 9b0c ldr r3, [sp, #48] ; 0x30
  14270. 800ab02: 4606 mov r6, r0
  14271. 800ab04: 2b00 cmp r3, #0
  14272. 800ab06: f340 80e1 ble.w 800accc <_dtoa_r+0x95c>
  14273. 800ab0a: 461a mov r2, r3
  14274. 800ab0c: 4601 mov r1, r0
  14275. 800ab0e: 4620 mov r0, r4
  14276. 800ab10: f000 fd70 bl 800b5f4 <__pow5mult>
  14277. 800ab14: 9b1e ldr r3, [sp, #120] ; 0x78
  14278. 800ab16: 4606 mov r6, r0
  14279. 800ab18: 2b01 cmp r3, #1
  14280. 800ab1a: f340 80da ble.w 800acd2 <_dtoa_r+0x962>
  14281. 800ab1e: 2300 movs r3, #0
  14282. 800ab20: 9308 str r3, [sp, #32]
  14283. 800ab22: 6933 ldr r3, [r6, #16]
  14284. 800ab24: eb06 0383 add.w r3, r6, r3, lsl #2
  14285. 800ab28: 6918 ldr r0, [r3, #16]
  14286. 800ab2a: f000 fc7f bl 800b42c <__hi0bits>
  14287. 800ab2e: f1c0 0020 rsb r0, r0, #32
  14288. 800ab32: 9b07 ldr r3, [sp, #28]
  14289. 800ab34: 4418 add r0, r3
  14290. 800ab36: f010 001f ands.w r0, r0, #31
  14291. 800ab3a: f000 80f0 beq.w 800ad1e <_dtoa_r+0x9ae>
  14292. 800ab3e: f1c0 0320 rsb r3, r0, #32
  14293. 800ab42: 2b04 cmp r3, #4
  14294. 800ab44: f340 80e2 ble.w 800ad0c <_dtoa_r+0x99c>
  14295. 800ab48: 9b07 ldr r3, [sp, #28]
  14296. 800ab4a: f1c0 001c rsb r0, r0, #28
  14297. 800ab4e: 4480 add r8, r0
  14298. 800ab50: 4405 add r5, r0
  14299. 800ab52: 4403 add r3, r0
  14300. 800ab54: 9307 str r3, [sp, #28]
  14301. 800ab56: f1b8 0f00 cmp.w r8, #0
  14302. 800ab5a: dd05 ble.n 800ab68 <_dtoa_r+0x7f8>
  14303. 800ab5c: 4651 mov r1, sl
  14304. 800ab5e: 4642 mov r2, r8
  14305. 800ab60: 4620 mov r0, r4
  14306. 800ab62: f000 fd95 bl 800b690 <__lshift>
  14307. 800ab66: 4682 mov sl, r0
  14308. 800ab68: 9b07 ldr r3, [sp, #28]
  14309. 800ab6a: 2b00 cmp r3, #0
  14310. 800ab6c: dd05 ble.n 800ab7a <_dtoa_r+0x80a>
  14311. 800ab6e: 4631 mov r1, r6
  14312. 800ab70: 461a mov r2, r3
  14313. 800ab72: 4620 mov r0, r4
  14314. 800ab74: f000 fd8c bl 800b690 <__lshift>
  14315. 800ab78: 4606 mov r6, r0
  14316. 800ab7a: 9b0d ldr r3, [sp, #52] ; 0x34
  14317. 800ab7c: 2b00 cmp r3, #0
  14318. 800ab7e: f000 80d3 beq.w 800ad28 <_dtoa_r+0x9b8>
  14319. 800ab82: 4631 mov r1, r6
  14320. 800ab84: 4650 mov r0, sl
  14321. 800ab86: f000 fdd4 bl 800b732 <__mcmp>
  14322. 800ab8a: 2800 cmp r0, #0
  14323. 800ab8c: f280 80cc bge.w 800ad28 <_dtoa_r+0x9b8>
  14324. 800ab90: 2300 movs r3, #0
  14325. 800ab92: 4651 mov r1, sl
  14326. 800ab94: 220a movs r2, #10
  14327. 800ab96: 4620 mov r0, r4
  14328. 800ab98: f000 fc0d bl 800b3b6 <__multadd>
  14329. 800ab9c: 9b09 ldr r3, [sp, #36] ; 0x24
  14330. 800ab9e: f10b 3bff add.w fp, fp, #4294967295
  14331. 800aba2: 4682 mov sl, r0
  14332. 800aba4: 2b00 cmp r3, #0
  14333. 800aba6: f000 81a9 beq.w 800aefc <_dtoa_r+0xb8c>
  14334. 800abaa: 2300 movs r3, #0
  14335. 800abac: 4639 mov r1, r7
  14336. 800abae: 220a movs r2, #10
  14337. 800abb0: 4620 mov r0, r4
  14338. 800abb2: f000 fc00 bl 800b3b6 <__multadd>
  14339. 800abb6: 9b04 ldr r3, [sp, #16]
  14340. 800abb8: 4607 mov r7, r0
  14341. 800abba: 2b00 cmp r3, #0
  14342. 800abbc: dc03 bgt.n 800abc6 <_dtoa_r+0x856>
  14343. 800abbe: 9b1e ldr r3, [sp, #120] ; 0x78
  14344. 800abc0: 2b02 cmp r3, #2
  14345. 800abc2: f300 80b9 bgt.w 800ad38 <_dtoa_r+0x9c8>
  14346. 800abc6: 2d00 cmp r5, #0
  14347. 800abc8: dd05 ble.n 800abd6 <_dtoa_r+0x866>
  14348. 800abca: 4639 mov r1, r7
  14349. 800abcc: 462a mov r2, r5
  14350. 800abce: 4620 mov r0, r4
  14351. 800abd0: f000 fd5e bl 800b690 <__lshift>
  14352. 800abd4: 4607 mov r7, r0
  14353. 800abd6: 9b08 ldr r3, [sp, #32]
  14354. 800abd8: 2b00 cmp r3, #0
  14355. 800abda: f000 8110 beq.w 800adfe <_dtoa_r+0xa8e>
  14356. 800abde: 6879 ldr r1, [r7, #4]
  14357. 800abe0: 4620 mov r0, r4
  14358. 800abe2: f000 fb9d bl 800b320 <_Balloc>
  14359. 800abe6: 4605 mov r5, r0
  14360. 800abe8: 693a ldr r2, [r7, #16]
  14361. 800abea: f107 010c add.w r1, r7, #12
  14362. 800abee: 3202 adds r2, #2
  14363. 800abf0: 0092 lsls r2, r2, #2
  14364. 800abf2: 300c adds r0, #12
  14365. 800abf4: f7fe fcca bl 800958c <memcpy>
  14366. 800abf8: 2201 movs r2, #1
  14367. 800abfa: 4629 mov r1, r5
  14368. 800abfc: 4620 mov r0, r4
  14369. 800abfe: f000 fd47 bl 800b690 <__lshift>
  14370. 800ac02: 9707 str r7, [sp, #28]
  14371. 800ac04: 4607 mov r7, r0
  14372. 800ac06: 9b02 ldr r3, [sp, #8]
  14373. 800ac08: f8dd 8018 ldr.w r8, [sp, #24]
  14374. 800ac0c: f003 0301 and.w r3, r3, #1
  14375. 800ac10: 9308 str r3, [sp, #32]
  14376. 800ac12: 4631 mov r1, r6
  14377. 800ac14: 4650 mov r0, sl
  14378. 800ac16: f7ff fb1f bl 800a258 <quorem>
  14379. 800ac1a: 9907 ldr r1, [sp, #28]
  14380. 800ac1c: 4605 mov r5, r0
  14381. 800ac1e: f100 0930 add.w r9, r0, #48 ; 0x30
  14382. 800ac22: 4650 mov r0, sl
  14383. 800ac24: f000 fd85 bl 800b732 <__mcmp>
  14384. 800ac28: 463a mov r2, r7
  14385. 800ac2a: 9002 str r0, [sp, #8]
  14386. 800ac2c: 4631 mov r1, r6
  14387. 800ac2e: 4620 mov r0, r4
  14388. 800ac30: f000 fd99 bl 800b766 <__mdiff>
  14389. 800ac34: 68c3 ldr r3, [r0, #12]
  14390. 800ac36: 4602 mov r2, r0
  14391. 800ac38: 2b00 cmp r3, #0
  14392. 800ac3a: f040 80e2 bne.w 800ae02 <_dtoa_r+0xa92>
  14393. 800ac3e: 4601 mov r1, r0
  14394. 800ac40: 9009 str r0, [sp, #36] ; 0x24
  14395. 800ac42: 4650 mov r0, sl
  14396. 800ac44: f000 fd75 bl 800b732 <__mcmp>
  14397. 800ac48: 4603 mov r3, r0
  14398. 800ac4a: 9a09 ldr r2, [sp, #36] ; 0x24
  14399. 800ac4c: 4611 mov r1, r2
  14400. 800ac4e: 4620 mov r0, r4
  14401. 800ac50: 9309 str r3, [sp, #36] ; 0x24
  14402. 800ac52: f000 fb99 bl 800b388 <_Bfree>
  14403. 800ac56: 9b09 ldr r3, [sp, #36] ; 0x24
  14404. 800ac58: 2b00 cmp r3, #0
  14405. 800ac5a: f040 80d4 bne.w 800ae06 <_dtoa_r+0xa96>
  14406. 800ac5e: 9a1e ldr r2, [sp, #120] ; 0x78
  14407. 800ac60: 2a00 cmp r2, #0
  14408. 800ac62: f040 80d0 bne.w 800ae06 <_dtoa_r+0xa96>
  14409. 800ac66: 9a08 ldr r2, [sp, #32]
  14410. 800ac68: 2a00 cmp r2, #0
  14411. 800ac6a: f040 80cc bne.w 800ae06 <_dtoa_r+0xa96>
  14412. 800ac6e: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14413. 800ac72: f000 80e8 beq.w 800ae46 <_dtoa_r+0xad6>
  14414. 800ac76: 9b02 ldr r3, [sp, #8]
  14415. 800ac78: 2b00 cmp r3, #0
  14416. 800ac7a: dd01 ble.n 800ac80 <_dtoa_r+0x910>
  14417. 800ac7c: f105 0931 add.w r9, r5, #49 ; 0x31
  14418. 800ac80: f108 0501 add.w r5, r8, #1
  14419. 800ac84: f888 9000 strb.w r9, [r8]
  14420. 800ac88: e06b b.n 800ad62 <_dtoa_r+0x9f2>
  14421. 800ac8a: 9b12 ldr r3, [sp, #72] ; 0x48
  14422. 800ac8c: f1c3 0336 rsb r3, r3, #54 ; 0x36
  14423. 800ac90: e6f7 b.n 800aa82 <_dtoa_r+0x712>
  14424. 800ac92: 9b08 ldr r3, [sp, #32]
  14425. 800ac94: f109 36ff add.w r6, r9, #4294967295
  14426. 800ac98: 42b3 cmp r3, r6
  14427. 800ac9a: bfb7 itett lt
  14428. 800ac9c: 9b08 ldrlt r3, [sp, #32]
  14429. 800ac9e: 1b9e subge r6, r3, r6
  14430. 800aca0: 1af2 sublt r2, r6, r3
  14431. 800aca2: 9b0c ldrlt r3, [sp, #48] ; 0x30
  14432. 800aca4: bfbf itttt lt
  14433. 800aca6: 9608 strlt r6, [sp, #32]
  14434. 800aca8: 189b addlt r3, r3, r2
  14435. 800acaa: 930c strlt r3, [sp, #48] ; 0x30
  14436. 800acac: 2600 movlt r6, #0
  14437. 800acae: f1b9 0f00 cmp.w r9, #0
  14438. 800acb2: bfb9 ittee lt
  14439. 800acb4: eba8 0509 sublt.w r5, r8, r9
  14440. 800acb8: 2300 movlt r3, #0
  14441. 800acba: 4645 movge r5, r8
  14442. 800acbc: 464b movge r3, r9
  14443. 800acbe: e6e2 b.n 800aa86 <_dtoa_r+0x716>
  14444. 800acc0: 9e08 ldr r6, [sp, #32]
  14445. 800acc2: 4645 mov r5, r8
  14446. 800acc4: 9f09 ldr r7, [sp, #36] ; 0x24
  14447. 800acc6: e6e7 b.n 800aa98 <_dtoa_r+0x728>
  14448. 800acc8: 9a08 ldr r2, [sp, #32]
  14449. 800acca: e710 b.n 800aaee <_dtoa_r+0x77e>
  14450. 800accc: 9b1e ldr r3, [sp, #120] ; 0x78
  14451. 800acce: 2b01 cmp r3, #1
  14452. 800acd0: dc18 bgt.n 800ad04 <_dtoa_r+0x994>
  14453. 800acd2: 9b02 ldr r3, [sp, #8]
  14454. 800acd4: b9b3 cbnz r3, 800ad04 <_dtoa_r+0x994>
  14455. 800acd6: 9b03 ldr r3, [sp, #12]
  14456. 800acd8: f3c3 0313 ubfx r3, r3, #0, #20
  14457. 800acdc: b9a3 cbnz r3, 800ad08 <_dtoa_r+0x998>
  14458. 800acde: 9b03 ldr r3, [sp, #12]
  14459. 800ace0: f023 4300 bic.w r3, r3, #2147483648 ; 0x80000000
  14460. 800ace4: 0d1b lsrs r3, r3, #20
  14461. 800ace6: 051b lsls r3, r3, #20
  14462. 800ace8: b12b cbz r3, 800acf6 <_dtoa_r+0x986>
  14463. 800acea: 9b07 ldr r3, [sp, #28]
  14464. 800acec: f108 0801 add.w r8, r8, #1
  14465. 800acf0: 3301 adds r3, #1
  14466. 800acf2: 9307 str r3, [sp, #28]
  14467. 800acf4: 2301 movs r3, #1
  14468. 800acf6: 9308 str r3, [sp, #32]
  14469. 800acf8: 9b0c ldr r3, [sp, #48] ; 0x30
  14470. 800acfa: 2b00 cmp r3, #0
  14471. 800acfc: f47f af11 bne.w 800ab22 <_dtoa_r+0x7b2>
  14472. 800ad00: 2001 movs r0, #1
  14473. 800ad02: e716 b.n 800ab32 <_dtoa_r+0x7c2>
  14474. 800ad04: 2300 movs r3, #0
  14475. 800ad06: e7f6 b.n 800acf6 <_dtoa_r+0x986>
  14476. 800ad08: 9b02 ldr r3, [sp, #8]
  14477. 800ad0a: e7f4 b.n 800acf6 <_dtoa_r+0x986>
  14478. 800ad0c: f43f af23 beq.w 800ab56 <_dtoa_r+0x7e6>
  14479. 800ad10: 9a07 ldr r2, [sp, #28]
  14480. 800ad12: 331c adds r3, #28
  14481. 800ad14: 441a add r2, r3
  14482. 800ad16: 4498 add r8, r3
  14483. 800ad18: 441d add r5, r3
  14484. 800ad1a: 4613 mov r3, r2
  14485. 800ad1c: e71a b.n 800ab54 <_dtoa_r+0x7e4>
  14486. 800ad1e: 4603 mov r3, r0
  14487. 800ad20: e7f6 b.n 800ad10 <_dtoa_r+0x9a0>
  14488. 800ad22: bf00 nop
  14489. 800ad24: 40240000 .word 0x40240000
  14490. 800ad28: f1b9 0f00 cmp.w r9, #0
  14491. 800ad2c: dc33 bgt.n 800ad96 <_dtoa_r+0xa26>
  14492. 800ad2e: 9b1e ldr r3, [sp, #120] ; 0x78
  14493. 800ad30: 2b02 cmp r3, #2
  14494. 800ad32: dd30 ble.n 800ad96 <_dtoa_r+0xa26>
  14495. 800ad34: f8cd 9010 str.w r9, [sp, #16]
  14496. 800ad38: 9b04 ldr r3, [sp, #16]
  14497. 800ad3a: b963 cbnz r3, 800ad56 <_dtoa_r+0x9e6>
  14498. 800ad3c: 4631 mov r1, r6
  14499. 800ad3e: 2205 movs r2, #5
  14500. 800ad40: 4620 mov r0, r4
  14501. 800ad42: f000 fb38 bl 800b3b6 <__multadd>
  14502. 800ad46: 4601 mov r1, r0
  14503. 800ad48: 4606 mov r6, r0
  14504. 800ad4a: 4650 mov r0, sl
  14505. 800ad4c: f000 fcf1 bl 800b732 <__mcmp>
  14506. 800ad50: 2800 cmp r0, #0
  14507. 800ad52: f73f ad5c bgt.w 800a80e <_dtoa_r+0x49e>
  14508. 800ad56: 9b1f ldr r3, [sp, #124] ; 0x7c
  14509. 800ad58: 9d06 ldr r5, [sp, #24]
  14510. 800ad5a: ea6f 0b03 mvn.w fp, r3
  14511. 800ad5e: 2300 movs r3, #0
  14512. 800ad60: 9307 str r3, [sp, #28]
  14513. 800ad62: 4631 mov r1, r6
  14514. 800ad64: 4620 mov r0, r4
  14515. 800ad66: f000 fb0f bl 800b388 <_Bfree>
  14516. 800ad6a: 2f00 cmp r7, #0
  14517. 800ad6c: f43f ae4b beq.w 800aa06 <_dtoa_r+0x696>
  14518. 800ad70: 9b07 ldr r3, [sp, #28]
  14519. 800ad72: b12b cbz r3, 800ad80 <_dtoa_r+0xa10>
  14520. 800ad74: 42bb cmp r3, r7
  14521. 800ad76: d003 beq.n 800ad80 <_dtoa_r+0xa10>
  14522. 800ad78: 4619 mov r1, r3
  14523. 800ad7a: 4620 mov r0, r4
  14524. 800ad7c: f000 fb04 bl 800b388 <_Bfree>
  14525. 800ad80: 4639 mov r1, r7
  14526. 800ad82: 4620 mov r0, r4
  14527. 800ad84: f000 fb00 bl 800b388 <_Bfree>
  14528. 800ad88: e63d b.n 800aa06 <_dtoa_r+0x696>
  14529. 800ad8a: 2600 movs r6, #0
  14530. 800ad8c: 4637 mov r7, r6
  14531. 800ad8e: e7e2 b.n 800ad56 <_dtoa_r+0x9e6>
  14532. 800ad90: 46bb mov fp, r7
  14533. 800ad92: 4637 mov r7, r6
  14534. 800ad94: e53b b.n 800a80e <_dtoa_r+0x49e>
  14535. 800ad96: 9b09 ldr r3, [sp, #36] ; 0x24
  14536. 800ad98: f8cd 9010 str.w r9, [sp, #16]
  14537. 800ad9c: 2b00 cmp r3, #0
  14538. 800ad9e: f47f af12 bne.w 800abc6 <_dtoa_r+0x856>
  14539. 800ada2: 9d06 ldr r5, [sp, #24]
  14540. 800ada4: 4631 mov r1, r6
  14541. 800ada6: 4650 mov r0, sl
  14542. 800ada8: f7ff fa56 bl 800a258 <quorem>
  14543. 800adac: 9b06 ldr r3, [sp, #24]
  14544. 800adae: f100 0930 add.w r9, r0, #48 ; 0x30
  14545. 800adb2: f805 9b01 strb.w r9, [r5], #1
  14546. 800adb6: 9a04 ldr r2, [sp, #16]
  14547. 800adb8: 1aeb subs r3, r5, r3
  14548. 800adba: 429a cmp r2, r3
  14549. 800adbc: f300 8081 bgt.w 800aec2 <_dtoa_r+0xb52>
  14550. 800adc0: 9b06 ldr r3, [sp, #24]
  14551. 800adc2: 2a01 cmp r2, #1
  14552. 800adc4: bfac ite ge
  14553. 800adc6: 189b addge r3, r3, r2
  14554. 800adc8: 3301 addlt r3, #1
  14555. 800adca: 4698 mov r8, r3
  14556. 800adcc: 2300 movs r3, #0
  14557. 800adce: 9307 str r3, [sp, #28]
  14558. 800add0: 4651 mov r1, sl
  14559. 800add2: 2201 movs r2, #1
  14560. 800add4: 4620 mov r0, r4
  14561. 800add6: f000 fc5b bl 800b690 <__lshift>
  14562. 800adda: 4631 mov r1, r6
  14563. 800addc: 4682 mov sl, r0
  14564. 800adde: f000 fca8 bl 800b732 <__mcmp>
  14565. 800ade2: 2800 cmp r0, #0
  14566. 800ade4: dc34 bgt.n 800ae50 <_dtoa_r+0xae0>
  14567. 800ade6: d102 bne.n 800adee <_dtoa_r+0xa7e>
  14568. 800ade8: f019 0f01 tst.w r9, #1
  14569. 800adec: d130 bne.n 800ae50 <_dtoa_r+0xae0>
  14570. 800adee: 4645 mov r5, r8
  14571. 800adf0: f815 3c01 ldrb.w r3, [r5, #-1]
  14572. 800adf4: 1e6a subs r2, r5, #1
  14573. 800adf6: 2b30 cmp r3, #48 ; 0x30
  14574. 800adf8: d1b3 bne.n 800ad62 <_dtoa_r+0x9f2>
  14575. 800adfa: 4615 mov r5, r2
  14576. 800adfc: e7f8 b.n 800adf0 <_dtoa_r+0xa80>
  14577. 800adfe: 4638 mov r0, r7
  14578. 800ae00: e6ff b.n 800ac02 <_dtoa_r+0x892>
  14579. 800ae02: 2301 movs r3, #1
  14580. 800ae04: e722 b.n 800ac4c <_dtoa_r+0x8dc>
  14581. 800ae06: 9a02 ldr r2, [sp, #8]
  14582. 800ae08: 2a00 cmp r2, #0
  14583. 800ae0a: db04 blt.n 800ae16 <_dtoa_r+0xaa6>
  14584. 800ae0c: d128 bne.n 800ae60 <_dtoa_r+0xaf0>
  14585. 800ae0e: 9a1e ldr r2, [sp, #120] ; 0x78
  14586. 800ae10: bb32 cbnz r2, 800ae60 <_dtoa_r+0xaf0>
  14587. 800ae12: 9a08 ldr r2, [sp, #32]
  14588. 800ae14: bb22 cbnz r2, 800ae60 <_dtoa_r+0xaf0>
  14589. 800ae16: 2b00 cmp r3, #0
  14590. 800ae18: f77f af32 ble.w 800ac80 <_dtoa_r+0x910>
  14591. 800ae1c: 4651 mov r1, sl
  14592. 800ae1e: 2201 movs r2, #1
  14593. 800ae20: 4620 mov r0, r4
  14594. 800ae22: f000 fc35 bl 800b690 <__lshift>
  14595. 800ae26: 4631 mov r1, r6
  14596. 800ae28: 4682 mov sl, r0
  14597. 800ae2a: f000 fc82 bl 800b732 <__mcmp>
  14598. 800ae2e: 2800 cmp r0, #0
  14599. 800ae30: dc05 bgt.n 800ae3e <_dtoa_r+0xace>
  14600. 800ae32: f47f af25 bne.w 800ac80 <_dtoa_r+0x910>
  14601. 800ae36: f019 0f01 tst.w r9, #1
  14602. 800ae3a: f43f af21 beq.w 800ac80 <_dtoa_r+0x910>
  14603. 800ae3e: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14604. 800ae42: f47f af1b bne.w 800ac7c <_dtoa_r+0x90c>
  14605. 800ae46: 2339 movs r3, #57 ; 0x39
  14606. 800ae48: f108 0801 add.w r8, r8, #1
  14607. 800ae4c: f808 3c01 strb.w r3, [r8, #-1]
  14608. 800ae50: 4645 mov r5, r8
  14609. 800ae52: f815 3c01 ldrb.w r3, [r5, #-1]
  14610. 800ae56: 1e6a subs r2, r5, #1
  14611. 800ae58: 2b39 cmp r3, #57 ; 0x39
  14612. 800ae5a: d03a beq.n 800aed2 <_dtoa_r+0xb62>
  14613. 800ae5c: 3301 adds r3, #1
  14614. 800ae5e: e03f b.n 800aee0 <_dtoa_r+0xb70>
  14615. 800ae60: 2b00 cmp r3, #0
  14616. 800ae62: f108 0501 add.w r5, r8, #1
  14617. 800ae66: dd05 ble.n 800ae74 <_dtoa_r+0xb04>
  14618. 800ae68: f1b9 0f39 cmp.w r9, #57 ; 0x39
  14619. 800ae6c: d0eb beq.n 800ae46 <_dtoa_r+0xad6>
  14620. 800ae6e: f109 0901 add.w r9, r9, #1
  14621. 800ae72: e707 b.n 800ac84 <_dtoa_r+0x914>
  14622. 800ae74: 9b06 ldr r3, [sp, #24]
  14623. 800ae76: 9a04 ldr r2, [sp, #16]
  14624. 800ae78: 1aeb subs r3, r5, r3
  14625. 800ae7a: 4293 cmp r3, r2
  14626. 800ae7c: 46a8 mov r8, r5
  14627. 800ae7e: f805 9c01 strb.w r9, [r5, #-1]
  14628. 800ae82: d0a5 beq.n 800add0 <_dtoa_r+0xa60>
  14629. 800ae84: 4651 mov r1, sl
  14630. 800ae86: 2300 movs r3, #0
  14631. 800ae88: 220a movs r2, #10
  14632. 800ae8a: 4620 mov r0, r4
  14633. 800ae8c: f000 fa93 bl 800b3b6 <__multadd>
  14634. 800ae90: 9b07 ldr r3, [sp, #28]
  14635. 800ae92: 4682 mov sl, r0
  14636. 800ae94: 42bb cmp r3, r7
  14637. 800ae96: f04f 020a mov.w r2, #10
  14638. 800ae9a: f04f 0300 mov.w r3, #0
  14639. 800ae9e: 9907 ldr r1, [sp, #28]
  14640. 800aea0: 4620 mov r0, r4
  14641. 800aea2: d104 bne.n 800aeae <_dtoa_r+0xb3e>
  14642. 800aea4: f000 fa87 bl 800b3b6 <__multadd>
  14643. 800aea8: 9007 str r0, [sp, #28]
  14644. 800aeaa: 4607 mov r7, r0
  14645. 800aeac: e6b1 b.n 800ac12 <_dtoa_r+0x8a2>
  14646. 800aeae: f000 fa82 bl 800b3b6 <__multadd>
  14647. 800aeb2: 2300 movs r3, #0
  14648. 800aeb4: 9007 str r0, [sp, #28]
  14649. 800aeb6: 220a movs r2, #10
  14650. 800aeb8: 4639 mov r1, r7
  14651. 800aeba: 4620 mov r0, r4
  14652. 800aebc: f000 fa7b bl 800b3b6 <__multadd>
  14653. 800aec0: e7f3 b.n 800aeaa <_dtoa_r+0xb3a>
  14654. 800aec2: 4651 mov r1, sl
  14655. 800aec4: 2300 movs r3, #0
  14656. 800aec6: 220a movs r2, #10
  14657. 800aec8: 4620 mov r0, r4
  14658. 800aeca: f000 fa74 bl 800b3b6 <__multadd>
  14659. 800aece: 4682 mov sl, r0
  14660. 800aed0: e768 b.n 800ada4 <_dtoa_r+0xa34>
  14661. 800aed2: 9b06 ldr r3, [sp, #24]
  14662. 800aed4: 4293 cmp r3, r2
  14663. 800aed6: d105 bne.n 800aee4 <_dtoa_r+0xb74>
  14664. 800aed8: 2331 movs r3, #49 ; 0x31
  14665. 800aeda: 9a06 ldr r2, [sp, #24]
  14666. 800aedc: f10b 0b01 add.w fp, fp, #1
  14667. 800aee0: 7013 strb r3, [r2, #0]
  14668. 800aee2: e73e b.n 800ad62 <_dtoa_r+0x9f2>
  14669. 800aee4: 4615 mov r5, r2
  14670. 800aee6: e7b4 b.n 800ae52 <_dtoa_r+0xae2>
  14671. 800aee8: 4b09 ldr r3, [pc, #36] ; (800af10 <_dtoa_r+0xba0>)
  14672. 800aeea: f7ff baa3 b.w 800a434 <_dtoa_r+0xc4>
  14673. 800aeee: 9b22 ldr r3, [sp, #136] ; 0x88
  14674. 800aef0: 2b00 cmp r3, #0
  14675. 800aef2: f47f aa7d bne.w 800a3f0 <_dtoa_r+0x80>
  14676. 800aef6: 4b07 ldr r3, [pc, #28] ; (800af14 <_dtoa_r+0xba4>)
  14677. 800aef8: f7ff ba9c b.w 800a434 <_dtoa_r+0xc4>
  14678. 800aefc: 9b04 ldr r3, [sp, #16]
  14679. 800aefe: 2b00 cmp r3, #0
  14680. 800af00: f73f af4f bgt.w 800ada2 <_dtoa_r+0xa32>
  14681. 800af04: 9b1e ldr r3, [sp, #120] ; 0x78
  14682. 800af06: 2b02 cmp r3, #2
  14683. 800af08: f77f af4b ble.w 800ada2 <_dtoa_r+0xa32>
  14684. 800af0c: e714 b.n 800ad38 <_dtoa_r+0x9c8>
  14685. 800af0e: bf00 nop
  14686. 800af10: 0800bf2c .word 0x0800bf2c
  14687. 800af14: 0800bf50 .word 0x0800bf50
  14688. 0800af18 <__sflush_r>:
  14689. 800af18: 898a ldrh r2, [r1, #12]
  14690. 800af1a: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  14691. 800af1e: 4605 mov r5, r0
  14692. 800af20: 0710 lsls r0, r2, #28
  14693. 800af22: 460c mov r4, r1
  14694. 800af24: d45a bmi.n 800afdc <__sflush_r+0xc4>
  14695. 800af26: 684b ldr r3, [r1, #4]
  14696. 800af28: 2b00 cmp r3, #0
  14697. 800af2a: dc05 bgt.n 800af38 <__sflush_r+0x20>
  14698. 800af2c: 6c0b ldr r3, [r1, #64] ; 0x40
  14699. 800af2e: 2b00 cmp r3, #0
  14700. 800af30: dc02 bgt.n 800af38 <__sflush_r+0x20>
  14701. 800af32: 2000 movs r0, #0
  14702. 800af34: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14703. 800af38: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14704. 800af3a: 2e00 cmp r6, #0
  14705. 800af3c: d0f9 beq.n 800af32 <__sflush_r+0x1a>
  14706. 800af3e: 2300 movs r3, #0
  14707. 800af40: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  14708. 800af44: 682f ldr r7, [r5, #0]
  14709. 800af46: 602b str r3, [r5, #0]
  14710. 800af48: d033 beq.n 800afb2 <__sflush_r+0x9a>
  14711. 800af4a: 6d60 ldr r0, [r4, #84] ; 0x54
  14712. 800af4c: 89a3 ldrh r3, [r4, #12]
  14713. 800af4e: 075a lsls r2, r3, #29
  14714. 800af50: d505 bpl.n 800af5e <__sflush_r+0x46>
  14715. 800af52: 6863 ldr r3, [r4, #4]
  14716. 800af54: 1ac0 subs r0, r0, r3
  14717. 800af56: 6b63 ldr r3, [r4, #52] ; 0x34
  14718. 800af58: b10b cbz r3, 800af5e <__sflush_r+0x46>
  14719. 800af5a: 6c23 ldr r3, [r4, #64] ; 0x40
  14720. 800af5c: 1ac0 subs r0, r0, r3
  14721. 800af5e: 2300 movs r3, #0
  14722. 800af60: 4602 mov r2, r0
  14723. 800af62: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14724. 800af64: 6a21 ldr r1, [r4, #32]
  14725. 800af66: 4628 mov r0, r5
  14726. 800af68: 47b0 blx r6
  14727. 800af6a: 1c43 adds r3, r0, #1
  14728. 800af6c: 89a3 ldrh r3, [r4, #12]
  14729. 800af6e: d106 bne.n 800af7e <__sflush_r+0x66>
  14730. 800af70: 6829 ldr r1, [r5, #0]
  14731. 800af72: 291d cmp r1, #29
  14732. 800af74: d84b bhi.n 800b00e <__sflush_r+0xf6>
  14733. 800af76: 4a2b ldr r2, [pc, #172] ; (800b024 <__sflush_r+0x10c>)
  14734. 800af78: 40ca lsrs r2, r1
  14735. 800af7a: 07d6 lsls r6, r2, #31
  14736. 800af7c: d547 bpl.n 800b00e <__sflush_r+0xf6>
  14737. 800af7e: 2200 movs r2, #0
  14738. 800af80: 6062 str r2, [r4, #4]
  14739. 800af82: 6922 ldr r2, [r4, #16]
  14740. 800af84: 04d9 lsls r1, r3, #19
  14741. 800af86: 6022 str r2, [r4, #0]
  14742. 800af88: d504 bpl.n 800af94 <__sflush_r+0x7c>
  14743. 800af8a: 1c42 adds r2, r0, #1
  14744. 800af8c: d101 bne.n 800af92 <__sflush_r+0x7a>
  14745. 800af8e: 682b ldr r3, [r5, #0]
  14746. 800af90: b903 cbnz r3, 800af94 <__sflush_r+0x7c>
  14747. 800af92: 6560 str r0, [r4, #84] ; 0x54
  14748. 800af94: 6b61 ldr r1, [r4, #52] ; 0x34
  14749. 800af96: 602f str r7, [r5, #0]
  14750. 800af98: 2900 cmp r1, #0
  14751. 800af9a: d0ca beq.n 800af32 <__sflush_r+0x1a>
  14752. 800af9c: f104 0344 add.w r3, r4, #68 ; 0x44
  14753. 800afa0: 4299 cmp r1, r3
  14754. 800afa2: d002 beq.n 800afaa <__sflush_r+0x92>
  14755. 800afa4: 4628 mov r0, r5
  14756. 800afa6: f000 fc9b bl 800b8e0 <_free_r>
  14757. 800afaa: 2000 movs r0, #0
  14758. 800afac: 6360 str r0, [r4, #52] ; 0x34
  14759. 800afae: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14760. 800afb2: 6a21 ldr r1, [r4, #32]
  14761. 800afb4: 2301 movs r3, #1
  14762. 800afb6: 4628 mov r0, r5
  14763. 800afb8: 47b0 blx r6
  14764. 800afba: 1c41 adds r1, r0, #1
  14765. 800afbc: d1c6 bne.n 800af4c <__sflush_r+0x34>
  14766. 800afbe: 682b ldr r3, [r5, #0]
  14767. 800afc0: 2b00 cmp r3, #0
  14768. 800afc2: d0c3 beq.n 800af4c <__sflush_r+0x34>
  14769. 800afc4: 2b1d cmp r3, #29
  14770. 800afc6: d001 beq.n 800afcc <__sflush_r+0xb4>
  14771. 800afc8: 2b16 cmp r3, #22
  14772. 800afca: d101 bne.n 800afd0 <__sflush_r+0xb8>
  14773. 800afcc: 602f str r7, [r5, #0]
  14774. 800afce: e7b0 b.n 800af32 <__sflush_r+0x1a>
  14775. 800afd0: 89a3 ldrh r3, [r4, #12]
  14776. 800afd2: f043 0340 orr.w r3, r3, #64 ; 0x40
  14777. 800afd6: 81a3 strh r3, [r4, #12]
  14778. 800afd8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14779. 800afdc: 690f ldr r7, [r1, #16]
  14780. 800afde: 2f00 cmp r7, #0
  14781. 800afe0: d0a7 beq.n 800af32 <__sflush_r+0x1a>
  14782. 800afe2: 0793 lsls r3, r2, #30
  14783. 800afe4: bf18 it ne
  14784. 800afe6: 2300 movne r3, #0
  14785. 800afe8: 680e ldr r6, [r1, #0]
  14786. 800afea: bf08 it eq
  14787. 800afec: 694b ldreq r3, [r1, #20]
  14788. 800afee: eba6 0807 sub.w r8, r6, r7
  14789. 800aff2: 600f str r7, [r1, #0]
  14790. 800aff4: 608b str r3, [r1, #8]
  14791. 800aff6: f1b8 0f00 cmp.w r8, #0
  14792. 800affa: dd9a ble.n 800af32 <__sflush_r+0x1a>
  14793. 800affc: 4643 mov r3, r8
  14794. 800affe: 463a mov r2, r7
  14795. 800b000: 6a21 ldr r1, [r4, #32]
  14796. 800b002: 4628 mov r0, r5
  14797. 800b004: 6aa6 ldr r6, [r4, #40] ; 0x28
  14798. 800b006: 47b0 blx r6
  14799. 800b008: 2800 cmp r0, #0
  14800. 800b00a: dc07 bgt.n 800b01c <__sflush_r+0x104>
  14801. 800b00c: 89a3 ldrh r3, [r4, #12]
  14802. 800b00e: f043 0340 orr.w r3, r3, #64 ; 0x40
  14803. 800b012: 81a3 strh r3, [r4, #12]
  14804. 800b014: f04f 30ff mov.w r0, #4294967295
  14805. 800b018: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14806. 800b01c: 4407 add r7, r0
  14807. 800b01e: eba8 0800 sub.w r8, r8, r0
  14808. 800b022: e7e8 b.n 800aff6 <__sflush_r+0xde>
  14809. 800b024: 20400001 .word 0x20400001
  14810. 0800b028 <_fflush_r>:
  14811. 800b028: b538 push {r3, r4, r5, lr}
  14812. 800b02a: 690b ldr r3, [r1, #16]
  14813. 800b02c: 4605 mov r5, r0
  14814. 800b02e: 460c mov r4, r1
  14815. 800b030: b1db cbz r3, 800b06a <_fflush_r+0x42>
  14816. 800b032: b118 cbz r0, 800b03c <_fflush_r+0x14>
  14817. 800b034: 6983 ldr r3, [r0, #24]
  14818. 800b036: b90b cbnz r3, 800b03c <_fflush_r+0x14>
  14819. 800b038: f000 f860 bl 800b0fc <__sinit>
  14820. 800b03c: 4b0c ldr r3, [pc, #48] ; (800b070 <_fflush_r+0x48>)
  14821. 800b03e: 429c cmp r4, r3
  14822. 800b040: d109 bne.n 800b056 <_fflush_r+0x2e>
  14823. 800b042: 686c ldr r4, [r5, #4]
  14824. 800b044: f9b4 300c ldrsh.w r3, [r4, #12]
  14825. 800b048: b17b cbz r3, 800b06a <_fflush_r+0x42>
  14826. 800b04a: 4621 mov r1, r4
  14827. 800b04c: 4628 mov r0, r5
  14828. 800b04e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  14829. 800b052: f7ff bf61 b.w 800af18 <__sflush_r>
  14830. 800b056: 4b07 ldr r3, [pc, #28] ; (800b074 <_fflush_r+0x4c>)
  14831. 800b058: 429c cmp r4, r3
  14832. 800b05a: d101 bne.n 800b060 <_fflush_r+0x38>
  14833. 800b05c: 68ac ldr r4, [r5, #8]
  14834. 800b05e: e7f1 b.n 800b044 <_fflush_r+0x1c>
  14835. 800b060: 4b05 ldr r3, [pc, #20] ; (800b078 <_fflush_r+0x50>)
  14836. 800b062: 429c cmp r4, r3
  14837. 800b064: bf08 it eq
  14838. 800b066: 68ec ldreq r4, [r5, #12]
  14839. 800b068: e7ec b.n 800b044 <_fflush_r+0x1c>
  14840. 800b06a: 2000 movs r0, #0
  14841. 800b06c: bd38 pop {r3, r4, r5, pc}
  14842. 800b06e: bf00 nop
  14843. 800b070: 0800bf80 .word 0x0800bf80
  14844. 800b074: 0800bfa0 .word 0x0800bfa0
  14845. 800b078: 0800bf60 .word 0x0800bf60
  14846. 0800b07c <_cleanup_r>:
  14847. 800b07c: 4901 ldr r1, [pc, #4] ; (800b084 <_cleanup_r+0x8>)
  14848. 800b07e: f000 b8a9 b.w 800b1d4 <_fwalk_reent>
  14849. 800b082: bf00 nop
  14850. 800b084: 0800b029 .word 0x0800b029
  14851. 0800b088 <std.isra.0>:
  14852. 800b088: 2300 movs r3, #0
  14853. 800b08a: b510 push {r4, lr}
  14854. 800b08c: 4604 mov r4, r0
  14855. 800b08e: 6003 str r3, [r0, #0]
  14856. 800b090: 6043 str r3, [r0, #4]
  14857. 800b092: 6083 str r3, [r0, #8]
  14858. 800b094: 8181 strh r1, [r0, #12]
  14859. 800b096: 6643 str r3, [r0, #100] ; 0x64
  14860. 800b098: 81c2 strh r2, [r0, #14]
  14861. 800b09a: 6103 str r3, [r0, #16]
  14862. 800b09c: 6143 str r3, [r0, #20]
  14863. 800b09e: 6183 str r3, [r0, #24]
  14864. 800b0a0: 4619 mov r1, r3
  14865. 800b0a2: 2208 movs r2, #8
  14866. 800b0a4: 305c adds r0, #92 ; 0x5c
  14867. 800b0a6: f7fe fa7c bl 80095a2 <memset>
  14868. 800b0aa: 4b05 ldr r3, [pc, #20] ; (800b0c0 <std.isra.0+0x38>)
  14869. 800b0ac: 6224 str r4, [r4, #32]
  14870. 800b0ae: 6263 str r3, [r4, #36] ; 0x24
  14871. 800b0b0: 4b04 ldr r3, [pc, #16] ; (800b0c4 <std.isra.0+0x3c>)
  14872. 800b0b2: 62a3 str r3, [r4, #40] ; 0x28
  14873. 800b0b4: 4b04 ldr r3, [pc, #16] ; (800b0c8 <std.isra.0+0x40>)
  14874. 800b0b6: 62e3 str r3, [r4, #44] ; 0x2c
  14875. 800b0b8: 4b04 ldr r3, [pc, #16] ; (800b0cc <std.isra.0+0x44>)
  14876. 800b0ba: 6323 str r3, [r4, #48] ; 0x30
  14877. 800b0bc: bd10 pop {r4, pc}
  14878. 800b0be: bf00 nop
  14879. 800b0c0: 0800bcd1 .word 0x0800bcd1
  14880. 800b0c4: 0800bcf3 .word 0x0800bcf3
  14881. 800b0c8: 0800bd2b .word 0x0800bd2b
  14882. 800b0cc: 0800bd4f .word 0x0800bd4f
  14883. 0800b0d0 <__sfmoreglue>:
  14884. 800b0d0: b570 push {r4, r5, r6, lr}
  14885. 800b0d2: 2568 movs r5, #104 ; 0x68
  14886. 800b0d4: 1e4a subs r2, r1, #1
  14887. 800b0d6: 4355 muls r5, r2
  14888. 800b0d8: 460e mov r6, r1
  14889. 800b0da: f105 0174 add.w r1, r5, #116 ; 0x74
  14890. 800b0de: f000 fc4b bl 800b978 <_malloc_r>
  14891. 800b0e2: 4604 mov r4, r0
  14892. 800b0e4: b140 cbz r0, 800b0f8 <__sfmoreglue+0x28>
  14893. 800b0e6: 2100 movs r1, #0
  14894. 800b0e8: e880 0042 stmia.w r0, {r1, r6}
  14895. 800b0ec: 300c adds r0, #12
  14896. 800b0ee: 60a0 str r0, [r4, #8]
  14897. 800b0f0: f105 0268 add.w r2, r5, #104 ; 0x68
  14898. 800b0f4: f7fe fa55 bl 80095a2 <memset>
  14899. 800b0f8: 4620 mov r0, r4
  14900. 800b0fa: bd70 pop {r4, r5, r6, pc}
  14901. 0800b0fc <__sinit>:
  14902. 800b0fc: 6983 ldr r3, [r0, #24]
  14903. 800b0fe: b510 push {r4, lr}
  14904. 800b100: 4604 mov r4, r0
  14905. 800b102: bb33 cbnz r3, 800b152 <__sinit+0x56>
  14906. 800b104: 6483 str r3, [r0, #72] ; 0x48
  14907. 800b106: 64c3 str r3, [r0, #76] ; 0x4c
  14908. 800b108: 6503 str r3, [r0, #80] ; 0x50
  14909. 800b10a: 4b12 ldr r3, [pc, #72] ; (800b154 <__sinit+0x58>)
  14910. 800b10c: 4a12 ldr r2, [pc, #72] ; (800b158 <__sinit+0x5c>)
  14911. 800b10e: 681b ldr r3, [r3, #0]
  14912. 800b110: 6282 str r2, [r0, #40] ; 0x28
  14913. 800b112: 4298 cmp r0, r3
  14914. 800b114: bf04 itt eq
  14915. 800b116: 2301 moveq r3, #1
  14916. 800b118: 6183 streq r3, [r0, #24]
  14917. 800b11a: f000 f81f bl 800b15c <__sfp>
  14918. 800b11e: 6060 str r0, [r4, #4]
  14919. 800b120: 4620 mov r0, r4
  14920. 800b122: f000 f81b bl 800b15c <__sfp>
  14921. 800b126: 60a0 str r0, [r4, #8]
  14922. 800b128: 4620 mov r0, r4
  14923. 800b12a: f000 f817 bl 800b15c <__sfp>
  14924. 800b12e: 2200 movs r2, #0
  14925. 800b130: 60e0 str r0, [r4, #12]
  14926. 800b132: 2104 movs r1, #4
  14927. 800b134: 6860 ldr r0, [r4, #4]
  14928. 800b136: f7ff ffa7 bl 800b088 <std.isra.0>
  14929. 800b13a: 2201 movs r2, #1
  14930. 800b13c: 2109 movs r1, #9
  14931. 800b13e: 68a0 ldr r0, [r4, #8]
  14932. 800b140: f7ff ffa2 bl 800b088 <std.isra.0>
  14933. 800b144: 2202 movs r2, #2
  14934. 800b146: 2112 movs r1, #18
  14935. 800b148: 68e0 ldr r0, [r4, #12]
  14936. 800b14a: f7ff ff9d bl 800b088 <std.isra.0>
  14937. 800b14e: 2301 movs r3, #1
  14938. 800b150: 61a3 str r3, [r4, #24]
  14939. 800b152: bd10 pop {r4, pc}
  14940. 800b154: 0800bf18 .word 0x0800bf18
  14941. 800b158: 0800b07d .word 0x0800b07d
  14942. 0800b15c <__sfp>:
  14943. 800b15c: b5f8 push {r3, r4, r5, r6, r7, lr}
  14944. 800b15e: 4b1c ldr r3, [pc, #112] ; (800b1d0 <__sfp+0x74>)
  14945. 800b160: 4607 mov r7, r0
  14946. 800b162: 681e ldr r6, [r3, #0]
  14947. 800b164: 69b3 ldr r3, [r6, #24]
  14948. 800b166: b913 cbnz r3, 800b16e <__sfp+0x12>
  14949. 800b168: 4630 mov r0, r6
  14950. 800b16a: f7ff ffc7 bl 800b0fc <__sinit>
  14951. 800b16e: 3648 adds r6, #72 ; 0x48
  14952. 800b170: 68b4 ldr r4, [r6, #8]
  14953. 800b172: 6873 ldr r3, [r6, #4]
  14954. 800b174: 3b01 subs r3, #1
  14955. 800b176: d503 bpl.n 800b180 <__sfp+0x24>
  14956. 800b178: 6833 ldr r3, [r6, #0]
  14957. 800b17a: b133 cbz r3, 800b18a <__sfp+0x2e>
  14958. 800b17c: 6836 ldr r6, [r6, #0]
  14959. 800b17e: e7f7 b.n 800b170 <__sfp+0x14>
  14960. 800b180: f9b4 500c ldrsh.w r5, [r4, #12]
  14961. 800b184: b16d cbz r5, 800b1a2 <__sfp+0x46>
  14962. 800b186: 3468 adds r4, #104 ; 0x68
  14963. 800b188: e7f4 b.n 800b174 <__sfp+0x18>
  14964. 800b18a: 2104 movs r1, #4
  14965. 800b18c: 4638 mov r0, r7
  14966. 800b18e: f7ff ff9f bl 800b0d0 <__sfmoreglue>
  14967. 800b192: 6030 str r0, [r6, #0]
  14968. 800b194: 2800 cmp r0, #0
  14969. 800b196: d1f1 bne.n 800b17c <__sfp+0x20>
  14970. 800b198: 230c movs r3, #12
  14971. 800b19a: 4604 mov r4, r0
  14972. 800b19c: 603b str r3, [r7, #0]
  14973. 800b19e: 4620 mov r0, r4
  14974. 800b1a0: bdf8 pop {r3, r4, r5, r6, r7, pc}
  14975. 800b1a2: f64f 73ff movw r3, #65535 ; 0xffff
  14976. 800b1a6: 81e3 strh r3, [r4, #14]
  14977. 800b1a8: 2301 movs r3, #1
  14978. 800b1aa: 6665 str r5, [r4, #100] ; 0x64
  14979. 800b1ac: 81a3 strh r3, [r4, #12]
  14980. 800b1ae: 6025 str r5, [r4, #0]
  14981. 800b1b0: 60a5 str r5, [r4, #8]
  14982. 800b1b2: 6065 str r5, [r4, #4]
  14983. 800b1b4: 6125 str r5, [r4, #16]
  14984. 800b1b6: 6165 str r5, [r4, #20]
  14985. 800b1b8: 61a5 str r5, [r4, #24]
  14986. 800b1ba: 2208 movs r2, #8
  14987. 800b1bc: 4629 mov r1, r5
  14988. 800b1be: f104 005c add.w r0, r4, #92 ; 0x5c
  14989. 800b1c2: f7fe f9ee bl 80095a2 <memset>
  14990. 800b1c6: 6365 str r5, [r4, #52] ; 0x34
  14991. 800b1c8: 63a5 str r5, [r4, #56] ; 0x38
  14992. 800b1ca: 64a5 str r5, [r4, #72] ; 0x48
  14993. 800b1cc: 64e5 str r5, [r4, #76] ; 0x4c
  14994. 800b1ce: e7e6 b.n 800b19e <__sfp+0x42>
  14995. 800b1d0: 0800bf18 .word 0x0800bf18
  14996. 0800b1d4 <_fwalk_reent>:
  14997. 800b1d4: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  14998. 800b1d8: 4680 mov r8, r0
  14999. 800b1da: 4689 mov r9, r1
  15000. 800b1dc: 2600 movs r6, #0
  15001. 800b1de: f100 0448 add.w r4, r0, #72 ; 0x48
  15002. 800b1e2: b914 cbnz r4, 800b1ea <_fwalk_reent+0x16>
  15003. 800b1e4: 4630 mov r0, r6
  15004. 800b1e6: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  15005. 800b1ea: 68a5 ldr r5, [r4, #8]
  15006. 800b1ec: 6867 ldr r7, [r4, #4]
  15007. 800b1ee: 3f01 subs r7, #1
  15008. 800b1f0: d501 bpl.n 800b1f6 <_fwalk_reent+0x22>
  15009. 800b1f2: 6824 ldr r4, [r4, #0]
  15010. 800b1f4: e7f5 b.n 800b1e2 <_fwalk_reent+0xe>
  15011. 800b1f6: 89ab ldrh r3, [r5, #12]
  15012. 800b1f8: 2b01 cmp r3, #1
  15013. 800b1fa: d907 bls.n 800b20c <_fwalk_reent+0x38>
  15014. 800b1fc: f9b5 300e ldrsh.w r3, [r5, #14]
  15015. 800b200: 3301 adds r3, #1
  15016. 800b202: d003 beq.n 800b20c <_fwalk_reent+0x38>
  15017. 800b204: 4629 mov r1, r5
  15018. 800b206: 4640 mov r0, r8
  15019. 800b208: 47c8 blx r9
  15020. 800b20a: 4306 orrs r6, r0
  15021. 800b20c: 3568 adds r5, #104 ; 0x68
  15022. 800b20e: e7ee b.n 800b1ee <_fwalk_reent+0x1a>
  15023. 0800b210 <_localeconv_r>:
  15024. 800b210: 4b04 ldr r3, [pc, #16] ; (800b224 <_localeconv_r+0x14>)
  15025. 800b212: 681b ldr r3, [r3, #0]
  15026. 800b214: 6a18 ldr r0, [r3, #32]
  15027. 800b216: 4b04 ldr r3, [pc, #16] ; (800b228 <_localeconv_r+0x18>)
  15028. 800b218: 2800 cmp r0, #0
  15029. 800b21a: bf08 it eq
  15030. 800b21c: 4618 moveq r0, r3
  15031. 800b21e: 30f0 adds r0, #240 ; 0xf0
  15032. 800b220: 4770 bx lr
  15033. 800b222: bf00 nop
  15034. 800b224: 20000234 .word 0x20000234
  15035. 800b228: 20000298 .word 0x20000298
  15036. 0800b22c <__swhatbuf_r>:
  15037. 800b22c: b570 push {r4, r5, r6, lr}
  15038. 800b22e: 460e mov r6, r1
  15039. 800b230: f9b1 100e ldrsh.w r1, [r1, #14]
  15040. 800b234: b090 sub sp, #64 ; 0x40
  15041. 800b236: 2900 cmp r1, #0
  15042. 800b238: 4614 mov r4, r2
  15043. 800b23a: 461d mov r5, r3
  15044. 800b23c: da07 bge.n 800b24e <__swhatbuf_r+0x22>
  15045. 800b23e: 2300 movs r3, #0
  15046. 800b240: 602b str r3, [r5, #0]
  15047. 800b242: 89b3 ldrh r3, [r6, #12]
  15048. 800b244: 061a lsls r2, r3, #24
  15049. 800b246: d410 bmi.n 800b26a <__swhatbuf_r+0x3e>
  15050. 800b248: f44f 6380 mov.w r3, #1024 ; 0x400
  15051. 800b24c: e00e b.n 800b26c <__swhatbuf_r+0x40>
  15052. 800b24e: aa01 add r2, sp, #4
  15053. 800b250: f000 fda4 bl 800bd9c <_fstat_r>
  15054. 800b254: 2800 cmp r0, #0
  15055. 800b256: dbf2 blt.n 800b23e <__swhatbuf_r+0x12>
  15056. 800b258: 9a02 ldr r2, [sp, #8]
  15057. 800b25a: f402 4270 and.w r2, r2, #61440 ; 0xf000
  15058. 800b25e: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  15059. 800b262: 425a negs r2, r3
  15060. 800b264: 415a adcs r2, r3
  15061. 800b266: 602a str r2, [r5, #0]
  15062. 800b268: e7ee b.n 800b248 <__swhatbuf_r+0x1c>
  15063. 800b26a: 2340 movs r3, #64 ; 0x40
  15064. 800b26c: 2000 movs r0, #0
  15065. 800b26e: 6023 str r3, [r4, #0]
  15066. 800b270: b010 add sp, #64 ; 0x40
  15067. 800b272: bd70 pop {r4, r5, r6, pc}
  15068. 0800b274 <__smakebuf_r>:
  15069. 800b274: 898b ldrh r3, [r1, #12]
  15070. 800b276: b573 push {r0, r1, r4, r5, r6, lr}
  15071. 800b278: 079d lsls r5, r3, #30
  15072. 800b27a: 4606 mov r6, r0
  15073. 800b27c: 460c mov r4, r1
  15074. 800b27e: d507 bpl.n 800b290 <__smakebuf_r+0x1c>
  15075. 800b280: f104 0347 add.w r3, r4, #71 ; 0x47
  15076. 800b284: 6023 str r3, [r4, #0]
  15077. 800b286: 6123 str r3, [r4, #16]
  15078. 800b288: 2301 movs r3, #1
  15079. 800b28a: 6163 str r3, [r4, #20]
  15080. 800b28c: b002 add sp, #8
  15081. 800b28e: bd70 pop {r4, r5, r6, pc}
  15082. 800b290: ab01 add r3, sp, #4
  15083. 800b292: 466a mov r2, sp
  15084. 800b294: f7ff ffca bl 800b22c <__swhatbuf_r>
  15085. 800b298: 9900 ldr r1, [sp, #0]
  15086. 800b29a: 4605 mov r5, r0
  15087. 800b29c: 4630 mov r0, r6
  15088. 800b29e: f000 fb6b bl 800b978 <_malloc_r>
  15089. 800b2a2: b948 cbnz r0, 800b2b8 <__smakebuf_r+0x44>
  15090. 800b2a4: f9b4 300c ldrsh.w r3, [r4, #12]
  15091. 800b2a8: 059a lsls r2, r3, #22
  15092. 800b2aa: d4ef bmi.n 800b28c <__smakebuf_r+0x18>
  15093. 800b2ac: f023 0303 bic.w r3, r3, #3
  15094. 800b2b0: f043 0302 orr.w r3, r3, #2
  15095. 800b2b4: 81a3 strh r3, [r4, #12]
  15096. 800b2b6: e7e3 b.n 800b280 <__smakebuf_r+0xc>
  15097. 800b2b8: 4b0d ldr r3, [pc, #52] ; (800b2f0 <__smakebuf_r+0x7c>)
  15098. 800b2ba: 62b3 str r3, [r6, #40] ; 0x28
  15099. 800b2bc: 89a3 ldrh r3, [r4, #12]
  15100. 800b2be: 6020 str r0, [r4, #0]
  15101. 800b2c0: f043 0380 orr.w r3, r3, #128 ; 0x80
  15102. 800b2c4: 81a3 strh r3, [r4, #12]
  15103. 800b2c6: 9b00 ldr r3, [sp, #0]
  15104. 800b2c8: 6120 str r0, [r4, #16]
  15105. 800b2ca: 6163 str r3, [r4, #20]
  15106. 800b2cc: 9b01 ldr r3, [sp, #4]
  15107. 800b2ce: b15b cbz r3, 800b2e8 <__smakebuf_r+0x74>
  15108. 800b2d0: f9b4 100e ldrsh.w r1, [r4, #14]
  15109. 800b2d4: 4630 mov r0, r6
  15110. 800b2d6: f000 fd73 bl 800bdc0 <_isatty_r>
  15111. 800b2da: b128 cbz r0, 800b2e8 <__smakebuf_r+0x74>
  15112. 800b2dc: 89a3 ldrh r3, [r4, #12]
  15113. 800b2de: f023 0303 bic.w r3, r3, #3
  15114. 800b2e2: f043 0301 orr.w r3, r3, #1
  15115. 800b2e6: 81a3 strh r3, [r4, #12]
  15116. 800b2e8: 89a3 ldrh r3, [r4, #12]
  15117. 800b2ea: 431d orrs r5, r3
  15118. 800b2ec: 81a5 strh r5, [r4, #12]
  15119. 800b2ee: e7cd b.n 800b28c <__smakebuf_r+0x18>
  15120. 800b2f0: 0800b07d .word 0x0800b07d
  15121. 0800b2f4 <malloc>:
  15122. 800b2f4: 4b02 ldr r3, [pc, #8] ; (800b300 <malloc+0xc>)
  15123. 800b2f6: 4601 mov r1, r0
  15124. 800b2f8: 6818 ldr r0, [r3, #0]
  15125. 800b2fa: f000 bb3d b.w 800b978 <_malloc_r>
  15126. 800b2fe: bf00 nop
  15127. 800b300: 20000234 .word 0x20000234
  15128. 0800b304 <memchr>:
  15129. 800b304: b510 push {r4, lr}
  15130. 800b306: b2c9 uxtb r1, r1
  15131. 800b308: 4402 add r2, r0
  15132. 800b30a: 4290 cmp r0, r2
  15133. 800b30c: 4603 mov r3, r0
  15134. 800b30e: d101 bne.n 800b314 <memchr+0x10>
  15135. 800b310: 2000 movs r0, #0
  15136. 800b312: bd10 pop {r4, pc}
  15137. 800b314: 781c ldrb r4, [r3, #0]
  15138. 800b316: 3001 adds r0, #1
  15139. 800b318: 428c cmp r4, r1
  15140. 800b31a: d1f6 bne.n 800b30a <memchr+0x6>
  15141. 800b31c: 4618 mov r0, r3
  15142. 800b31e: bd10 pop {r4, pc}
  15143. 0800b320 <_Balloc>:
  15144. 800b320: b570 push {r4, r5, r6, lr}
  15145. 800b322: 6a45 ldr r5, [r0, #36] ; 0x24
  15146. 800b324: 4604 mov r4, r0
  15147. 800b326: 460e mov r6, r1
  15148. 800b328: b93d cbnz r5, 800b33a <_Balloc+0x1a>
  15149. 800b32a: 2010 movs r0, #16
  15150. 800b32c: f7ff ffe2 bl 800b2f4 <malloc>
  15151. 800b330: 6260 str r0, [r4, #36] ; 0x24
  15152. 800b332: 6045 str r5, [r0, #4]
  15153. 800b334: 6085 str r5, [r0, #8]
  15154. 800b336: 6005 str r5, [r0, #0]
  15155. 800b338: 60c5 str r5, [r0, #12]
  15156. 800b33a: 6a65 ldr r5, [r4, #36] ; 0x24
  15157. 800b33c: 68eb ldr r3, [r5, #12]
  15158. 800b33e: b183 cbz r3, 800b362 <_Balloc+0x42>
  15159. 800b340: 6a63 ldr r3, [r4, #36] ; 0x24
  15160. 800b342: 68db ldr r3, [r3, #12]
  15161. 800b344: f853 0026 ldr.w r0, [r3, r6, lsl #2]
  15162. 800b348: b9b8 cbnz r0, 800b37a <_Balloc+0x5a>
  15163. 800b34a: 2101 movs r1, #1
  15164. 800b34c: fa01 f506 lsl.w r5, r1, r6
  15165. 800b350: 1d6a adds r2, r5, #5
  15166. 800b352: 0092 lsls r2, r2, #2
  15167. 800b354: 4620 mov r0, r4
  15168. 800b356: f000 fab4 bl 800b8c2 <_calloc_r>
  15169. 800b35a: b160 cbz r0, 800b376 <_Balloc+0x56>
  15170. 800b35c: 6046 str r6, [r0, #4]
  15171. 800b35e: 6085 str r5, [r0, #8]
  15172. 800b360: e00e b.n 800b380 <_Balloc+0x60>
  15173. 800b362: 2221 movs r2, #33 ; 0x21
  15174. 800b364: 2104 movs r1, #4
  15175. 800b366: 4620 mov r0, r4
  15176. 800b368: f000 faab bl 800b8c2 <_calloc_r>
  15177. 800b36c: 6a63 ldr r3, [r4, #36] ; 0x24
  15178. 800b36e: 60e8 str r0, [r5, #12]
  15179. 800b370: 68db ldr r3, [r3, #12]
  15180. 800b372: 2b00 cmp r3, #0
  15181. 800b374: d1e4 bne.n 800b340 <_Balloc+0x20>
  15182. 800b376: 2000 movs r0, #0
  15183. 800b378: bd70 pop {r4, r5, r6, pc}
  15184. 800b37a: 6802 ldr r2, [r0, #0]
  15185. 800b37c: f843 2026 str.w r2, [r3, r6, lsl #2]
  15186. 800b380: 2300 movs r3, #0
  15187. 800b382: 6103 str r3, [r0, #16]
  15188. 800b384: 60c3 str r3, [r0, #12]
  15189. 800b386: bd70 pop {r4, r5, r6, pc}
  15190. 0800b388 <_Bfree>:
  15191. 800b388: b570 push {r4, r5, r6, lr}
  15192. 800b38a: 6a44 ldr r4, [r0, #36] ; 0x24
  15193. 800b38c: 4606 mov r6, r0
  15194. 800b38e: 460d mov r5, r1
  15195. 800b390: b93c cbnz r4, 800b3a2 <_Bfree+0x1a>
  15196. 800b392: 2010 movs r0, #16
  15197. 800b394: f7ff ffae bl 800b2f4 <malloc>
  15198. 800b398: 6270 str r0, [r6, #36] ; 0x24
  15199. 800b39a: 6044 str r4, [r0, #4]
  15200. 800b39c: 6084 str r4, [r0, #8]
  15201. 800b39e: 6004 str r4, [r0, #0]
  15202. 800b3a0: 60c4 str r4, [r0, #12]
  15203. 800b3a2: b13d cbz r5, 800b3b4 <_Bfree+0x2c>
  15204. 800b3a4: 6a73 ldr r3, [r6, #36] ; 0x24
  15205. 800b3a6: 686a ldr r2, [r5, #4]
  15206. 800b3a8: 68db ldr r3, [r3, #12]
  15207. 800b3aa: f853 1022 ldr.w r1, [r3, r2, lsl #2]
  15208. 800b3ae: 6029 str r1, [r5, #0]
  15209. 800b3b0: f843 5022 str.w r5, [r3, r2, lsl #2]
  15210. 800b3b4: bd70 pop {r4, r5, r6, pc}
  15211. 0800b3b6 <__multadd>:
  15212. 800b3b6: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  15213. 800b3ba: 461f mov r7, r3
  15214. 800b3bc: 4606 mov r6, r0
  15215. 800b3be: 460c mov r4, r1
  15216. 800b3c0: 2300 movs r3, #0
  15217. 800b3c2: 690d ldr r5, [r1, #16]
  15218. 800b3c4: f101 0e14 add.w lr, r1, #20
  15219. 800b3c8: f8de 0000 ldr.w r0, [lr]
  15220. 800b3cc: 3301 adds r3, #1
  15221. 800b3ce: b281 uxth r1, r0
  15222. 800b3d0: fb02 7101 mla r1, r2, r1, r7
  15223. 800b3d4: 0c00 lsrs r0, r0, #16
  15224. 800b3d6: 0c0f lsrs r7, r1, #16
  15225. 800b3d8: fb02 7000 mla r0, r2, r0, r7
  15226. 800b3dc: b289 uxth r1, r1
  15227. 800b3de: eb01 4100 add.w r1, r1, r0, lsl #16
  15228. 800b3e2: 429d cmp r5, r3
  15229. 800b3e4: ea4f 4710 mov.w r7, r0, lsr #16
  15230. 800b3e8: f84e 1b04 str.w r1, [lr], #4
  15231. 800b3ec: dcec bgt.n 800b3c8 <__multadd+0x12>
  15232. 800b3ee: b1d7 cbz r7, 800b426 <__multadd+0x70>
  15233. 800b3f0: 68a3 ldr r3, [r4, #8]
  15234. 800b3f2: 429d cmp r5, r3
  15235. 800b3f4: db12 blt.n 800b41c <__multadd+0x66>
  15236. 800b3f6: 6861 ldr r1, [r4, #4]
  15237. 800b3f8: 4630 mov r0, r6
  15238. 800b3fa: 3101 adds r1, #1
  15239. 800b3fc: f7ff ff90 bl 800b320 <_Balloc>
  15240. 800b400: 4680 mov r8, r0
  15241. 800b402: 6922 ldr r2, [r4, #16]
  15242. 800b404: f104 010c add.w r1, r4, #12
  15243. 800b408: 3202 adds r2, #2
  15244. 800b40a: 0092 lsls r2, r2, #2
  15245. 800b40c: 300c adds r0, #12
  15246. 800b40e: f7fe f8bd bl 800958c <memcpy>
  15247. 800b412: 4621 mov r1, r4
  15248. 800b414: 4630 mov r0, r6
  15249. 800b416: f7ff ffb7 bl 800b388 <_Bfree>
  15250. 800b41a: 4644 mov r4, r8
  15251. 800b41c: eb04 0385 add.w r3, r4, r5, lsl #2
  15252. 800b420: 3501 adds r5, #1
  15253. 800b422: 615f str r7, [r3, #20]
  15254. 800b424: 6125 str r5, [r4, #16]
  15255. 800b426: 4620 mov r0, r4
  15256. 800b428: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  15257. 0800b42c <__hi0bits>:
  15258. 800b42c: 0c02 lsrs r2, r0, #16
  15259. 800b42e: 0412 lsls r2, r2, #16
  15260. 800b430: 4603 mov r3, r0
  15261. 800b432: b9b2 cbnz r2, 800b462 <__hi0bits+0x36>
  15262. 800b434: 0403 lsls r3, r0, #16
  15263. 800b436: 2010 movs r0, #16
  15264. 800b438: f013 4f7f tst.w r3, #4278190080 ; 0xff000000
  15265. 800b43c: bf04 itt eq
  15266. 800b43e: 021b lsleq r3, r3, #8
  15267. 800b440: 3008 addeq r0, #8
  15268. 800b442: f013 4f70 tst.w r3, #4026531840 ; 0xf0000000
  15269. 800b446: bf04 itt eq
  15270. 800b448: 011b lsleq r3, r3, #4
  15271. 800b44a: 3004 addeq r0, #4
  15272. 800b44c: f013 4f40 tst.w r3, #3221225472 ; 0xc0000000
  15273. 800b450: bf04 itt eq
  15274. 800b452: 009b lsleq r3, r3, #2
  15275. 800b454: 3002 addeq r0, #2
  15276. 800b456: 2b00 cmp r3, #0
  15277. 800b458: db06 blt.n 800b468 <__hi0bits+0x3c>
  15278. 800b45a: 005b lsls r3, r3, #1
  15279. 800b45c: d503 bpl.n 800b466 <__hi0bits+0x3a>
  15280. 800b45e: 3001 adds r0, #1
  15281. 800b460: 4770 bx lr
  15282. 800b462: 2000 movs r0, #0
  15283. 800b464: e7e8 b.n 800b438 <__hi0bits+0xc>
  15284. 800b466: 2020 movs r0, #32
  15285. 800b468: 4770 bx lr
  15286. 0800b46a <__lo0bits>:
  15287. 800b46a: 6803 ldr r3, [r0, #0]
  15288. 800b46c: 4601 mov r1, r0
  15289. 800b46e: f013 0207 ands.w r2, r3, #7
  15290. 800b472: d00b beq.n 800b48c <__lo0bits+0x22>
  15291. 800b474: 07da lsls r2, r3, #31
  15292. 800b476: d423 bmi.n 800b4c0 <__lo0bits+0x56>
  15293. 800b478: 0798 lsls r0, r3, #30
  15294. 800b47a: bf49 itett mi
  15295. 800b47c: 085b lsrmi r3, r3, #1
  15296. 800b47e: 089b lsrpl r3, r3, #2
  15297. 800b480: 2001 movmi r0, #1
  15298. 800b482: 600b strmi r3, [r1, #0]
  15299. 800b484: bf5c itt pl
  15300. 800b486: 600b strpl r3, [r1, #0]
  15301. 800b488: 2002 movpl r0, #2
  15302. 800b48a: 4770 bx lr
  15303. 800b48c: b298 uxth r0, r3
  15304. 800b48e: b9a8 cbnz r0, 800b4bc <__lo0bits+0x52>
  15305. 800b490: 2010 movs r0, #16
  15306. 800b492: 0c1b lsrs r3, r3, #16
  15307. 800b494: f013 0fff tst.w r3, #255 ; 0xff
  15308. 800b498: bf04 itt eq
  15309. 800b49a: 0a1b lsreq r3, r3, #8
  15310. 800b49c: 3008 addeq r0, #8
  15311. 800b49e: 071a lsls r2, r3, #28
  15312. 800b4a0: bf04 itt eq
  15313. 800b4a2: 091b lsreq r3, r3, #4
  15314. 800b4a4: 3004 addeq r0, #4
  15315. 800b4a6: 079a lsls r2, r3, #30
  15316. 800b4a8: bf04 itt eq
  15317. 800b4aa: 089b lsreq r3, r3, #2
  15318. 800b4ac: 3002 addeq r0, #2
  15319. 800b4ae: 07da lsls r2, r3, #31
  15320. 800b4b0: d402 bmi.n 800b4b8 <__lo0bits+0x4e>
  15321. 800b4b2: 085b lsrs r3, r3, #1
  15322. 800b4b4: d006 beq.n 800b4c4 <__lo0bits+0x5a>
  15323. 800b4b6: 3001 adds r0, #1
  15324. 800b4b8: 600b str r3, [r1, #0]
  15325. 800b4ba: 4770 bx lr
  15326. 800b4bc: 4610 mov r0, r2
  15327. 800b4be: e7e9 b.n 800b494 <__lo0bits+0x2a>
  15328. 800b4c0: 2000 movs r0, #0
  15329. 800b4c2: 4770 bx lr
  15330. 800b4c4: 2020 movs r0, #32
  15331. 800b4c6: 4770 bx lr
  15332. 0800b4c8 <__i2b>:
  15333. 800b4c8: b510 push {r4, lr}
  15334. 800b4ca: 460c mov r4, r1
  15335. 800b4cc: 2101 movs r1, #1
  15336. 800b4ce: f7ff ff27 bl 800b320 <_Balloc>
  15337. 800b4d2: 2201 movs r2, #1
  15338. 800b4d4: 6144 str r4, [r0, #20]
  15339. 800b4d6: 6102 str r2, [r0, #16]
  15340. 800b4d8: bd10 pop {r4, pc}
  15341. 0800b4da <__multiply>:
  15342. 800b4da: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  15343. 800b4de: 4614 mov r4, r2
  15344. 800b4e0: 690a ldr r2, [r1, #16]
  15345. 800b4e2: 6923 ldr r3, [r4, #16]
  15346. 800b4e4: 4689 mov r9, r1
  15347. 800b4e6: 429a cmp r2, r3
  15348. 800b4e8: bfbe ittt lt
  15349. 800b4ea: 460b movlt r3, r1
  15350. 800b4ec: 46a1 movlt r9, r4
  15351. 800b4ee: 461c movlt r4, r3
  15352. 800b4f0: f8d9 7010 ldr.w r7, [r9, #16]
  15353. 800b4f4: f8d4 a010 ldr.w sl, [r4, #16]
  15354. 800b4f8: f8d9 3008 ldr.w r3, [r9, #8]
  15355. 800b4fc: f8d9 1004 ldr.w r1, [r9, #4]
  15356. 800b500: eb07 060a add.w r6, r7, sl
  15357. 800b504: 429e cmp r6, r3
  15358. 800b506: bfc8 it gt
  15359. 800b508: 3101 addgt r1, #1
  15360. 800b50a: f7ff ff09 bl 800b320 <_Balloc>
  15361. 800b50e: f100 0514 add.w r5, r0, #20
  15362. 800b512: 462b mov r3, r5
  15363. 800b514: 2200 movs r2, #0
  15364. 800b516: eb05 0886 add.w r8, r5, r6, lsl #2
  15365. 800b51a: 4543 cmp r3, r8
  15366. 800b51c: d316 bcc.n 800b54c <__multiply+0x72>
  15367. 800b51e: f104 0214 add.w r2, r4, #20
  15368. 800b522: f109 0114 add.w r1, r9, #20
  15369. 800b526: eb02 038a add.w r3, r2, sl, lsl #2
  15370. 800b52a: eb01 0787 add.w r7, r1, r7, lsl #2
  15371. 800b52e: 9301 str r3, [sp, #4]
  15372. 800b530: 9c01 ldr r4, [sp, #4]
  15373. 800b532: 4613 mov r3, r2
  15374. 800b534: 4294 cmp r4, r2
  15375. 800b536: d80c bhi.n 800b552 <__multiply+0x78>
  15376. 800b538: 2e00 cmp r6, #0
  15377. 800b53a: dd03 ble.n 800b544 <__multiply+0x6a>
  15378. 800b53c: f858 3d04 ldr.w r3, [r8, #-4]!
  15379. 800b540: 2b00 cmp r3, #0
  15380. 800b542: d054 beq.n 800b5ee <__multiply+0x114>
  15381. 800b544: 6106 str r6, [r0, #16]
  15382. 800b546: b003 add sp, #12
  15383. 800b548: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  15384. 800b54c: f843 2b04 str.w r2, [r3], #4
  15385. 800b550: e7e3 b.n 800b51a <__multiply+0x40>
  15386. 800b552: f8b3 a000 ldrh.w sl, [r3]
  15387. 800b556: 3204 adds r2, #4
  15388. 800b558: f1ba 0f00 cmp.w sl, #0
  15389. 800b55c: d020 beq.n 800b5a0 <__multiply+0xc6>
  15390. 800b55e: 46ae mov lr, r5
  15391. 800b560: 4689 mov r9, r1
  15392. 800b562: f04f 0c00 mov.w ip, #0
  15393. 800b566: f859 4b04 ldr.w r4, [r9], #4
  15394. 800b56a: f8be b000 ldrh.w fp, [lr]
  15395. 800b56e: b2a3 uxth r3, r4
  15396. 800b570: fb0a b303 mla r3, sl, r3, fp
  15397. 800b574: ea4f 4b14 mov.w fp, r4, lsr #16
  15398. 800b578: f8de 4000 ldr.w r4, [lr]
  15399. 800b57c: 4463 add r3, ip
  15400. 800b57e: ea4f 4c14 mov.w ip, r4, lsr #16
  15401. 800b582: fb0a c40b mla r4, sl, fp, ip
  15402. 800b586: eb04 4413 add.w r4, r4, r3, lsr #16
  15403. 800b58a: b29b uxth r3, r3
  15404. 800b58c: ea43 4304 orr.w r3, r3, r4, lsl #16
  15405. 800b590: 454f cmp r7, r9
  15406. 800b592: ea4f 4c14 mov.w ip, r4, lsr #16
  15407. 800b596: f84e 3b04 str.w r3, [lr], #4
  15408. 800b59a: d8e4 bhi.n 800b566 <__multiply+0x8c>
  15409. 800b59c: f8ce c000 str.w ip, [lr]
  15410. 800b5a0: f832 9c02 ldrh.w r9, [r2, #-2]
  15411. 800b5a4: f1b9 0f00 cmp.w r9, #0
  15412. 800b5a8: d01f beq.n 800b5ea <__multiply+0x110>
  15413. 800b5aa: 46ae mov lr, r5
  15414. 800b5ac: 468c mov ip, r1
  15415. 800b5ae: f04f 0a00 mov.w sl, #0
  15416. 800b5b2: 682b ldr r3, [r5, #0]
  15417. 800b5b4: f8bc 4000 ldrh.w r4, [ip]
  15418. 800b5b8: f8be b002 ldrh.w fp, [lr, #2]
  15419. 800b5bc: b29b uxth r3, r3
  15420. 800b5be: fb09 b404 mla r4, r9, r4, fp
  15421. 800b5c2: 44a2 add sl, r4
  15422. 800b5c4: ea43 430a orr.w r3, r3, sl, lsl #16
  15423. 800b5c8: f84e 3b04 str.w r3, [lr], #4
  15424. 800b5cc: f85c 3b04 ldr.w r3, [ip], #4
  15425. 800b5d0: f8be 4000 ldrh.w r4, [lr]
  15426. 800b5d4: 0c1b lsrs r3, r3, #16
  15427. 800b5d6: fb09 4303 mla r3, r9, r3, r4
  15428. 800b5da: 4567 cmp r7, ip
  15429. 800b5dc: eb03 431a add.w r3, r3, sl, lsr #16
  15430. 800b5e0: ea4f 4a13 mov.w sl, r3, lsr #16
  15431. 800b5e4: d8e6 bhi.n 800b5b4 <__multiply+0xda>
  15432. 800b5e6: f8ce 3000 str.w r3, [lr]
  15433. 800b5ea: 3504 adds r5, #4
  15434. 800b5ec: e7a0 b.n 800b530 <__multiply+0x56>
  15435. 800b5ee: 3e01 subs r6, #1
  15436. 800b5f0: e7a2 b.n 800b538 <__multiply+0x5e>
  15437. ...
  15438. 0800b5f4 <__pow5mult>:
  15439. 800b5f4: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  15440. 800b5f8: 4615 mov r5, r2
  15441. 800b5fa: f012 0203 ands.w r2, r2, #3
  15442. 800b5fe: 4606 mov r6, r0
  15443. 800b600: 460f mov r7, r1
  15444. 800b602: d007 beq.n 800b614 <__pow5mult+0x20>
  15445. 800b604: 4c21 ldr r4, [pc, #132] ; (800b68c <__pow5mult+0x98>)
  15446. 800b606: 3a01 subs r2, #1
  15447. 800b608: 2300 movs r3, #0
  15448. 800b60a: f854 2022 ldr.w r2, [r4, r2, lsl #2]
  15449. 800b60e: f7ff fed2 bl 800b3b6 <__multadd>
  15450. 800b612: 4607 mov r7, r0
  15451. 800b614: 10ad asrs r5, r5, #2
  15452. 800b616: d035 beq.n 800b684 <__pow5mult+0x90>
  15453. 800b618: 6a74 ldr r4, [r6, #36] ; 0x24
  15454. 800b61a: b93c cbnz r4, 800b62c <__pow5mult+0x38>
  15455. 800b61c: 2010 movs r0, #16
  15456. 800b61e: f7ff fe69 bl 800b2f4 <malloc>
  15457. 800b622: 6270 str r0, [r6, #36] ; 0x24
  15458. 800b624: 6044 str r4, [r0, #4]
  15459. 800b626: 6084 str r4, [r0, #8]
  15460. 800b628: 6004 str r4, [r0, #0]
  15461. 800b62a: 60c4 str r4, [r0, #12]
  15462. 800b62c: f8d6 8024 ldr.w r8, [r6, #36] ; 0x24
  15463. 800b630: f8d8 4008 ldr.w r4, [r8, #8]
  15464. 800b634: b94c cbnz r4, 800b64a <__pow5mult+0x56>
  15465. 800b636: f240 2171 movw r1, #625 ; 0x271
  15466. 800b63a: 4630 mov r0, r6
  15467. 800b63c: f7ff ff44 bl 800b4c8 <__i2b>
  15468. 800b640: 2300 movs r3, #0
  15469. 800b642: 4604 mov r4, r0
  15470. 800b644: f8c8 0008 str.w r0, [r8, #8]
  15471. 800b648: 6003 str r3, [r0, #0]
  15472. 800b64a: f04f 0800 mov.w r8, #0
  15473. 800b64e: 07eb lsls r3, r5, #31
  15474. 800b650: d50a bpl.n 800b668 <__pow5mult+0x74>
  15475. 800b652: 4639 mov r1, r7
  15476. 800b654: 4622 mov r2, r4
  15477. 800b656: 4630 mov r0, r6
  15478. 800b658: f7ff ff3f bl 800b4da <__multiply>
  15479. 800b65c: 4681 mov r9, r0
  15480. 800b65e: 4639 mov r1, r7
  15481. 800b660: 4630 mov r0, r6
  15482. 800b662: f7ff fe91 bl 800b388 <_Bfree>
  15483. 800b666: 464f mov r7, r9
  15484. 800b668: 106d asrs r5, r5, #1
  15485. 800b66a: d00b beq.n 800b684 <__pow5mult+0x90>
  15486. 800b66c: 6820 ldr r0, [r4, #0]
  15487. 800b66e: b938 cbnz r0, 800b680 <__pow5mult+0x8c>
  15488. 800b670: 4622 mov r2, r4
  15489. 800b672: 4621 mov r1, r4
  15490. 800b674: 4630 mov r0, r6
  15491. 800b676: f7ff ff30 bl 800b4da <__multiply>
  15492. 800b67a: 6020 str r0, [r4, #0]
  15493. 800b67c: f8c0 8000 str.w r8, [r0]
  15494. 800b680: 4604 mov r4, r0
  15495. 800b682: e7e4 b.n 800b64e <__pow5mult+0x5a>
  15496. 800b684: 4638 mov r0, r7
  15497. 800b686: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  15498. 800b68a: bf00 nop
  15499. 800b68c: 0800c0b0 .word 0x0800c0b0
  15500. 0800b690 <__lshift>:
  15501. 800b690: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  15502. 800b694: 460c mov r4, r1
  15503. 800b696: 4607 mov r7, r0
  15504. 800b698: 4616 mov r6, r2
  15505. 800b69a: 6923 ldr r3, [r4, #16]
  15506. 800b69c: ea4f 1a62 mov.w sl, r2, asr #5
  15507. 800b6a0: eb0a 0903 add.w r9, sl, r3
  15508. 800b6a4: 6849 ldr r1, [r1, #4]
  15509. 800b6a6: 68a3 ldr r3, [r4, #8]
  15510. 800b6a8: f109 0501 add.w r5, r9, #1
  15511. 800b6ac: 42ab cmp r3, r5
  15512. 800b6ae: db31 blt.n 800b714 <__lshift+0x84>
  15513. 800b6b0: 4638 mov r0, r7
  15514. 800b6b2: f7ff fe35 bl 800b320 <_Balloc>
  15515. 800b6b6: 2200 movs r2, #0
  15516. 800b6b8: 4680 mov r8, r0
  15517. 800b6ba: 4611 mov r1, r2
  15518. 800b6bc: f100 0314 add.w r3, r0, #20
  15519. 800b6c0: 4552 cmp r2, sl
  15520. 800b6c2: db2a blt.n 800b71a <__lshift+0x8a>
  15521. 800b6c4: 6920 ldr r0, [r4, #16]
  15522. 800b6c6: ea2a 7aea bic.w sl, sl, sl, asr #31
  15523. 800b6ca: f104 0114 add.w r1, r4, #20
  15524. 800b6ce: f016 021f ands.w r2, r6, #31
  15525. 800b6d2: eb03 038a add.w r3, r3, sl, lsl #2
  15526. 800b6d6: eb01 0e80 add.w lr, r1, r0, lsl #2
  15527. 800b6da: d022 beq.n 800b722 <__lshift+0x92>
  15528. 800b6dc: 2000 movs r0, #0
  15529. 800b6de: f1c2 0c20 rsb ip, r2, #32
  15530. 800b6e2: 680e ldr r6, [r1, #0]
  15531. 800b6e4: 4096 lsls r6, r2
  15532. 800b6e6: 4330 orrs r0, r6
  15533. 800b6e8: f843 0b04 str.w r0, [r3], #4
  15534. 800b6ec: f851 0b04 ldr.w r0, [r1], #4
  15535. 800b6f0: 458e cmp lr, r1
  15536. 800b6f2: fa20 f00c lsr.w r0, r0, ip
  15537. 800b6f6: d8f4 bhi.n 800b6e2 <__lshift+0x52>
  15538. 800b6f8: 6018 str r0, [r3, #0]
  15539. 800b6fa: b108 cbz r0, 800b700 <__lshift+0x70>
  15540. 800b6fc: f109 0502 add.w r5, r9, #2
  15541. 800b700: 3d01 subs r5, #1
  15542. 800b702: 4638 mov r0, r7
  15543. 800b704: f8c8 5010 str.w r5, [r8, #16]
  15544. 800b708: 4621 mov r1, r4
  15545. 800b70a: f7ff fe3d bl 800b388 <_Bfree>
  15546. 800b70e: 4640 mov r0, r8
  15547. 800b710: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15548. 800b714: 3101 adds r1, #1
  15549. 800b716: 005b lsls r3, r3, #1
  15550. 800b718: e7c8 b.n 800b6ac <__lshift+0x1c>
  15551. 800b71a: f843 1022 str.w r1, [r3, r2, lsl #2]
  15552. 800b71e: 3201 adds r2, #1
  15553. 800b720: e7ce b.n 800b6c0 <__lshift+0x30>
  15554. 800b722: 3b04 subs r3, #4
  15555. 800b724: f851 2b04 ldr.w r2, [r1], #4
  15556. 800b728: 458e cmp lr, r1
  15557. 800b72a: f843 2f04 str.w r2, [r3, #4]!
  15558. 800b72e: d8f9 bhi.n 800b724 <__lshift+0x94>
  15559. 800b730: e7e6 b.n 800b700 <__lshift+0x70>
  15560. 0800b732 <__mcmp>:
  15561. 800b732: 6903 ldr r3, [r0, #16]
  15562. 800b734: 690a ldr r2, [r1, #16]
  15563. 800b736: b530 push {r4, r5, lr}
  15564. 800b738: 1a9b subs r3, r3, r2
  15565. 800b73a: d10c bne.n 800b756 <__mcmp+0x24>
  15566. 800b73c: 0092 lsls r2, r2, #2
  15567. 800b73e: 3014 adds r0, #20
  15568. 800b740: 3114 adds r1, #20
  15569. 800b742: 1884 adds r4, r0, r2
  15570. 800b744: 4411 add r1, r2
  15571. 800b746: f854 5d04 ldr.w r5, [r4, #-4]!
  15572. 800b74a: f851 2d04 ldr.w r2, [r1, #-4]!
  15573. 800b74e: 4295 cmp r5, r2
  15574. 800b750: d003 beq.n 800b75a <__mcmp+0x28>
  15575. 800b752: d305 bcc.n 800b760 <__mcmp+0x2e>
  15576. 800b754: 2301 movs r3, #1
  15577. 800b756: 4618 mov r0, r3
  15578. 800b758: bd30 pop {r4, r5, pc}
  15579. 800b75a: 42a0 cmp r0, r4
  15580. 800b75c: d3f3 bcc.n 800b746 <__mcmp+0x14>
  15581. 800b75e: e7fa b.n 800b756 <__mcmp+0x24>
  15582. 800b760: f04f 33ff mov.w r3, #4294967295
  15583. 800b764: e7f7 b.n 800b756 <__mcmp+0x24>
  15584. 0800b766 <__mdiff>:
  15585. 800b766: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  15586. 800b76a: 460d mov r5, r1
  15587. 800b76c: 4607 mov r7, r0
  15588. 800b76e: 4611 mov r1, r2
  15589. 800b770: 4628 mov r0, r5
  15590. 800b772: 4614 mov r4, r2
  15591. 800b774: f7ff ffdd bl 800b732 <__mcmp>
  15592. 800b778: 1e06 subs r6, r0, #0
  15593. 800b77a: d108 bne.n 800b78e <__mdiff+0x28>
  15594. 800b77c: 4631 mov r1, r6
  15595. 800b77e: 4638 mov r0, r7
  15596. 800b780: f7ff fdce bl 800b320 <_Balloc>
  15597. 800b784: 2301 movs r3, #1
  15598. 800b786: 6146 str r6, [r0, #20]
  15599. 800b788: 6103 str r3, [r0, #16]
  15600. 800b78a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15601. 800b78e: bfa4 itt ge
  15602. 800b790: 4623 movge r3, r4
  15603. 800b792: 462c movge r4, r5
  15604. 800b794: 4638 mov r0, r7
  15605. 800b796: 6861 ldr r1, [r4, #4]
  15606. 800b798: bfa6 itte ge
  15607. 800b79a: 461d movge r5, r3
  15608. 800b79c: 2600 movge r6, #0
  15609. 800b79e: 2601 movlt r6, #1
  15610. 800b7a0: f7ff fdbe bl 800b320 <_Balloc>
  15611. 800b7a4: f04f 0c00 mov.w ip, #0
  15612. 800b7a8: 60c6 str r6, [r0, #12]
  15613. 800b7aa: 692b ldr r3, [r5, #16]
  15614. 800b7ac: 6926 ldr r6, [r4, #16]
  15615. 800b7ae: f104 0214 add.w r2, r4, #20
  15616. 800b7b2: f105 0914 add.w r9, r5, #20
  15617. 800b7b6: eb02 0786 add.w r7, r2, r6, lsl #2
  15618. 800b7ba: eb09 0883 add.w r8, r9, r3, lsl #2
  15619. 800b7be: f100 0114 add.w r1, r0, #20
  15620. 800b7c2: f852 ab04 ldr.w sl, [r2], #4
  15621. 800b7c6: f859 5b04 ldr.w r5, [r9], #4
  15622. 800b7ca: fa1f f38a uxth.w r3, sl
  15623. 800b7ce: 4463 add r3, ip
  15624. 800b7d0: b2ac uxth r4, r5
  15625. 800b7d2: 1b1b subs r3, r3, r4
  15626. 800b7d4: 0c2c lsrs r4, r5, #16
  15627. 800b7d6: ebc4 441a rsb r4, r4, sl, lsr #16
  15628. 800b7da: eb04 4423 add.w r4, r4, r3, asr #16
  15629. 800b7de: b29b uxth r3, r3
  15630. 800b7e0: ea4f 4c24 mov.w ip, r4, asr #16
  15631. 800b7e4: 45c8 cmp r8, r9
  15632. 800b7e6: ea43 4404 orr.w r4, r3, r4, lsl #16
  15633. 800b7ea: 4696 mov lr, r2
  15634. 800b7ec: f841 4b04 str.w r4, [r1], #4
  15635. 800b7f0: d8e7 bhi.n 800b7c2 <__mdiff+0x5c>
  15636. 800b7f2: 45be cmp lr, r7
  15637. 800b7f4: d305 bcc.n 800b802 <__mdiff+0x9c>
  15638. 800b7f6: f851 3d04 ldr.w r3, [r1, #-4]!
  15639. 800b7fa: b18b cbz r3, 800b820 <__mdiff+0xba>
  15640. 800b7fc: 6106 str r6, [r0, #16]
  15641. 800b7fe: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  15642. 800b802: f85e 4b04 ldr.w r4, [lr], #4
  15643. 800b806: b2a2 uxth r2, r4
  15644. 800b808: 4462 add r2, ip
  15645. 800b80a: 1413 asrs r3, r2, #16
  15646. 800b80c: eb03 4314 add.w r3, r3, r4, lsr #16
  15647. 800b810: b292 uxth r2, r2
  15648. 800b812: ea42 4203 orr.w r2, r2, r3, lsl #16
  15649. 800b816: ea4f 4c23 mov.w ip, r3, asr #16
  15650. 800b81a: f841 2b04 str.w r2, [r1], #4
  15651. 800b81e: e7e8 b.n 800b7f2 <__mdiff+0x8c>
  15652. 800b820: 3e01 subs r6, #1
  15653. 800b822: e7e8 b.n 800b7f6 <__mdiff+0x90>
  15654. 0800b824 <__d2b>:
  15655. 800b824: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  15656. 800b828: 461c mov r4, r3
  15657. 800b82a: 2101 movs r1, #1
  15658. 800b82c: 4690 mov r8, r2
  15659. 800b82e: 9e08 ldr r6, [sp, #32]
  15660. 800b830: 9d09 ldr r5, [sp, #36] ; 0x24
  15661. 800b832: f7ff fd75 bl 800b320 <_Balloc>
  15662. 800b836: f3c4 0213 ubfx r2, r4, #0, #20
  15663. 800b83a: f3c4 540a ubfx r4, r4, #20, #11
  15664. 800b83e: 4607 mov r7, r0
  15665. 800b840: bb34 cbnz r4, 800b890 <__d2b+0x6c>
  15666. 800b842: 9201 str r2, [sp, #4]
  15667. 800b844: f1b8 0f00 cmp.w r8, #0
  15668. 800b848: d027 beq.n 800b89a <__d2b+0x76>
  15669. 800b84a: a802 add r0, sp, #8
  15670. 800b84c: f840 8d08 str.w r8, [r0, #-8]!
  15671. 800b850: f7ff fe0b bl 800b46a <__lo0bits>
  15672. 800b854: 9900 ldr r1, [sp, #0]
  15673. 800b856: b1f0 cbz r0, 800b896 <__d2b+0x72>
  15674. 800b858: 9a01 ldr r2, [sp, #4]
  15675. 800b85a: f1c0 0320 rsb r3, r0, #32
  15676. 800b85e: fa02 f303 lsl.w r3, r2, r3
  15677. 800b862: 430b orrs r3, r1
  15678. 800b864: 40c2 lsrs r2, r0
  15679. 800b866: 617b str r3, [r7, #20]
  15680. 800b868: 9201 str r2, [sp, #4]
  15681. 800b86a: 9b01 ldr r3, [sp, #4]
  15682. 800b86c: 2b00 cmp r3, #0
  15683. 800b86e: bf14 ite ne
  15684. 800b870: 2102 movne r1, #2
  15685. 800b872: 2101 moveq r1, #1
  15686. 800b874: 61bb str r3, [r7, #24]
  15687. 800b876: 6139 str r1, [r7, #16]
  15688. 800b878: b1c4 cbz r4, 800b8ac <__d2b+0x88>
  15689. 800b87a: f2a4 4433 subw r4, r4, #1075 ; 0x433
  15690. 800b87e: 4404 add r4, r0
  15691. 800b880: 6034 str r4, [r6, #0]
  15692. 800b882: f1c0 0035 rsb r0, r0, #53 ; 0x35
  15693. 800b886: 6028 str r0, [r5, #0]
  15694. 800b888: 4638 mov r0, r7
  15695. 800b88a: b002 add sp, #8
  15696. 800b88c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  15697. 800b890: f442 1280 orr.w r2, r2, #1048576 ; 0x100000
  15698. 800b894: e7d5 b.n 800b842 <__d2b+0x1e>
  15699. 800b896: 6179 str r1, [r7, #20]
  15700. 800b898: e7e7 b.n 800b86a <__d2b+0x46>
  15701. 800b89a: a801 add r0, sp, #4
  15702. 800b89c: f7ff fde5 bl 800b46a <__lo0bits>
  15703. 800b8a0: 2101 movs r1, #1
  15704. 800b8a2: 9b01 ldr r3, [sp, #4]
  15705. 800b8a4: 6139 str r1, [r7, #16]
  15706. 800b8a6: 617b str r3, [r7, #20]
  15707. 800b8a8: 3020 adds r0, #32
  15708. 800b8aa: e7e5 b.n 800b878 <__d2b+0x54>
  15709. 800b8ac: f2a0 4032 subw r0, r0, #1074 ; 0x432
  15710. 800b8b0: eb07 0381 add.w r3, r7, r1, lsl #2
  15711. 800b8b4: 6030 str r0, [r6, #0]
  15712. 800b8b6: 6918 ldr r0, [r3, #16]
  15713. 800b8b8: f7ff fdb8 bl 800b42c <__hi0bits>
  15714. 800b8bc: ebc0 1041 rsb r0, r0, r1, lsl #5
  15715. 800b8c0: e7e1 b.n 800b886 <__d2b+0x62>
  15716. 0800b8c2 <_calloc_r>:
  15717. 800b8c2: b538 push {r3, r4, r5, lr}
  15718. 800b8c4: fb02 f401 mul.w r4, r2, r1
  15719. 800b8c8: 4621 mov r1, r4
  15720. 800b8ca: f000 f855 bl 800b978 <_malloc_r>
  15721. 800b8ce: 4605 mov r5, r0
  15722. 800b8d0: b118 cbz r0, 800b8da <_calloc_r+0x18>
  15723. 800b8d2: 4622 mov r2, r4
  15724. 800b8d4: 2100 movs r1, #0
  15725. 800b8d6: f7fd fe64 bl 80095a2 <memset>
  15726. 800b8da: 4628 mov r0, r5
  15727. 800b8dc: bd38 pop {r3, r4, r5, pc}
  15728. ...
  15729. 0800b8e0 <_free_r>:
  15730. 800b8e0: b538 push {r3, r4, r5, lr}
  15731. 800b8e2: 4605 mov r5, r0
  15732. 800b8e4: 2900 cmp r1, #0
  15733. 800b8e6: d043 beq.n 800b970 <_free_r+0x90>
  15734. 800b8e8: f851 3c04 ldr.w r3, [r1, #-4]
  15735. 800b8ec: 1f0c subs r4, r1, #4
  15736. 800b8ee: 2b00 cmp r3, #0
  15737. 800b8f0: bfb8 it lt
  15738. 800b8f2: 18e4 addlt r4, r4, r3
  15739. 800b8f4: f000 fa98 bl 800be28 <__malloc_lock>
  15740. 800b8f8: 4a1e ldr r2, [pc, #120] ; (800b974 <_free_r+0x94>)
  15741. 800b8fa: 6813 ldr r3, [r2, #0]
  15742. 800b8fc: 4610 mov r0, r2
  15743. 800b8fe: b933 cbnz r3, 800b90e <_free_r+0x2e>
  15744. 800b900: 6063 str r3, [r4, #4]
  15745. 800b902: 6014 str r4, [r2, #0]
  15746. 800b904: 4628 mov r0, r5
  15747. 800b906: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  15748. 800b90a: f000 ba8e b.w 800be2a <__malloc_unlock>
  15749. 800b90e: 42a3 cmp r3, r4
  15750. 800b910: d90b bls.n 800b92a <_free_r+0x4a>
  15751. 800b912: 6821 ldr r1, [r4, #0]
  15752. 800b914: 1862 adds r2, r4, r1
  15753. 800b916: 4293 cmp r3, r2
  15754. 800b918: bf01 itttt eq
  15755. 800b91a: 681a ldreq r2, [r3, #0]
  15756. 800b91c: 685b ldreq r3, [r3, #4]
  15757. 800b91e: 1852 addeq r2, r2, r1
  15758. 800b920: 6022 streq r2, [r4, #0]
  15759. 800b922: 6063 str r3, [r4, #4]
  15760. 800b924: 6004 str r4, [r0, #0]
  15761. 800b926: e7ed b.n 800b904 <_free_r+0x24>
  15762. 800b928: 4613 mov r3, r2
  15763. 800b92a: 685a ldr r2, [r3, #4]
  15764. 800b92c: b10a cbz r2, 800b932 <_free_r+0x52>
  15765. 800b92e: 42a2 cmp r2, r4
  15766. 800b930: d9fa bls.n 800b928 <_free_r+0x48>
  15767. 800b932: 6819 ldr r1, [r3, #0]
  15768. 800b934: 1858 adds r0, r3, r1
  15769. 800b936: 42a0 cmp r0, r4
  15770. 800b938: d10b bne.n 800b952 <_free_r+0x72>
  15771. 800b93a: 6820 ldr r0, [r4, #0]
  15772. 800b93c: 4401 add r1, r0
  15773. 800b93e: 1858 adds r0, r3, r1
  15774. 800b940: 4282 cmp r2, r0
  15775. 800b942: 6019 str r1, [r3, #0]
  15776. 800b944: d1de bne.n 800b904 <_free_r+0x24>
  15777. 800b946: 6810 ldr r0, [r2, #0]
  15778. 800b948: 6852 ldr r2, [r2, #4]
  15779. 800b94a: 4401 add r1, r0
  15780. 800b94c: 6019 str r1, [r3, #0]
  15781. 800b94e: 605a str r2, [r3, #4]
  15782. 800b950: e7d8 b.n 800b904 <_free_r+0x24>
  15783. 800b952: d902 bls.n 800b95a <_free_r+0x7a>
  15784. 800b954: 230c movs r3, #12
  15785. 800b956: 602b str r3, [r5, #0]
  15786. 800b958: e7d4 b.n 800b904 <_free_r+0x24>
  15787. 800b95a: 6820 ldr r0, [r4, #0]
  15788. 800b95c: 1821 adds r1, r4, r0
  15789. 800b95e: 428a cmp r2, r1
  15790. 800b960: bf01 itttt eq
  15791. 800b962: 6811 ldreq r1, [r2, #0]
  15792. 800b964: 6852 ldreq r2, [r2, #4]
  15793. 800b966: 1809 addeq r1, r1, r0
  15794. 800b968: 6021 streq r1, [r4, #0]
  15795. 800b96a: 6062 str r2, [r4, #4]
  15796. 800b96c: 605c str r4, [r3, #4]
  15797. 800b96e: e7c9 b.n 800b904 <_free_r+0x24>
  15798. 800b970: bd38 pop {r3, r4, r5, pc}
  15799. 800b972: bf00 nop
  15800. 800b974: 20000464 .word 0x20000464
  15801. 0800b978 <_malloc_r>:
  15802. 800b978: b570 push {r4, r5, r6, lr}
  15803. 800b97a: 1ccd adds r5, r1, #3
  15804. 800b97c: f025 0503 bic.w r5, r5, #3
  15805. 800b980: 3508 adds r5, #8
  15806. 800b982: 2d0c cmp r5, #12
  15807. 800b984: bf38 it cc
  15808. 800b986: 250c movcc r5, #12
  15809. 800b988: 2d00 cmp r5, #0
  15810. 800b98a: 4606 mov r6, r0
  15811. 800b98c: db01 blt.n 800b992 <_malloc_r+0x1a>
  15812. 800b98e: 42a9 cmp r1, r5
  15813. 800b990: d903 bls.n 800b99a <_malloc_r+0x22>
  15814. 800b992: 230c movs r3, #12
  15815. 800b994: 6033 str r3, [r6, #0]
  15816. 800b996: 2000 movs r0, #0
  15817. 800b998: bd70 pop {r4, r5, r6, pc}
  15818. 800b99a: f000 fa45 bl 800be28 <__malloc_lock>
  15819. 800b99e: 4a23 ldr r2, [pc, #140] ; (800ba2c <_malloc_r+0xb4>)
  15820. 800b9a0: 6814 ldr r4, [r2, #0]
  15821. 800b9a2: 4621 mov r1, r4
  15822. 800b9a4: b991 cbnz r1, 800b9cc <_malloc_r+0x54>
  15823. 800b9a6: 4c22 ldr r4, [pc, #136] ; (800ba30 <_malloc_r+0xb8>)
  15824. 800b9a8: 6823 ldr r3, [r4, #0]
  15825. 800b9aa: b91b cbnz r3, 800b9b4 <_malloc_r+0x3c>
  15826. 800b9ac: 4630 mov r0, r6
  15827. 800b9ae: f000 f97f bl 800bcb0 <_sbrk_r>
  15828. 800b9b2: 6020 str r0, [r4, #0]
  15829. 800b9b4: 4629 mov r1, r5
  15830. 800b9b6: 4630 mov r0, r6
  15831. 800b9b8: f000 f97a bl 800bcb0 <_sbrk_r>
  15832. 800b9bc: 1c43 adds r3, r0, #1
  15833. 800b9be: d126 bne.n 800ba0e <_malloc_r+0x96>
  15834. 800b9c0: 230c movs r3, #12
  15835. 800b9c2: 4630 mov r0, r6
  15836. 800b9c4: 6033 str r3, [r6, #0]
  15837. 800b9c6: f000 fa30 bl 800be2a <__malloc_unlock>
  15838. 800b9ca: e7e4 b.n 800b996 <_malloc_r+0x1e>
  15839. 800b9cc: 680b ldr r3, [r1, #0]
  15840. 800b9ce: 1b5b subs r3, r3, r5
  15841. 800b9d0: d41a bmi.n 800ba08 <_malloc_r+0x90>
  15842. 800b9d2: 2b0b cmp r3, #11
  15843. 800b9d4: d90f bls.n 800b9f6 <_malloc_r+0x7e>
  15844. 800b9d6: 600b str r3, [r1, #0]
  15845. 800b9d8: 18cc adds r4, r1, r3
  15846. 800b9da: 50cd str r5, [r1, r3]
  15847. 800b9dc: 4630 mov r0, r6
  15848. 800b9de: f000 fa24 bl 800be2a <__malloc_unlock>
  15849. 800b9e2: f104 000b add.w r0, r4, #11
  15850. 800b9e6: 1d23 adds r3, r4, #4
  15851. 800b9e8: f020 0007 bic.w r0, r0, #7
  15852. 800b9ec: 1ac3 subs r3, r0, r3
  15853. 800b9ee: d01b beq.n 800ba28 <_malloc_r+0xb0>
  15854. 800b9f0: 425a negs r2, r3
  15855. 800b9f2: 50e2 str r2, [r4, r3]
  15856. 800b9f4: bd70 pop {r4, r5, r6, pc}
  15857. 800b9f6: 428c cmp r4, r1
  15858. 800b9f8: bf0b itete eq
  15859. 800b9fa: 6863 ldreq r3, [r4, #4]
  15860. 800b9fc: 684b ldrne r3, [r1, #4]
  15861. 800b9fe: 6013 streq r3, [r2, #0]
  15862. 800ba00: 6063 strne r3, [r4, #4]
  15863. 800ba02: bf18 it ne
  15864. 800ba04: 460c movne r4, r1
  15865. 800ba06: e7e9 b.n 800b9dc <_malloc_r+0x64>
  15866. 800ba08: 460c mov r4, r1
  15867. 800ba0a: 6849 ldr r1, [r1, #4]
  15868. 800ba0c: e7ca b.n 800b9a4 <_malloc_r+0x2c>
  15869. 800ba0e: 1cc4 adds r4, r0, #3
  15870. 800ba10: f024 0403 bic.w r4, r4, #3
  15871. 800ba14: 42a0 cmp r0, r4
  15872. 800ba16: d005 beq.n 800ba24 <_malloc_r+0xac>
  15873. 800ba18: 1a21 subs r1, r4, r0
  15874. 800ba1a: 4630 mov r0, r6
  15875. 800ba1c: f000 f948 bl 800bcb0 <_sbrk_r>
  15876. 800ba20: 3001 adds r0, #1
  15877. 800ba22: d0cd beq.n 800b9c0 <_malloc_r+0x48>
  15878. 800ba24: 6025 str r5, [r4, #0]
  15879. 800ba26: e7d9 b.n 800b9dc <_malloc_r+0x64>
  15880. 800ba28: bd70 pop {r4, r5, r6, pc}
  15881. 800ba2a: bf00 nop
  15882. 800ba2c: 20000464 .word 0x20000464
  15883. 800ba30: 20000468 .word 0x20000468
  15884. 0800ba34 <__sfputc_r>:
  15885. 800ba34: 6893 ldr r3, [r2, #8]
  15886. 800ba36: b410 push {r4}
  15887. 800ba38: 3b01 subs r3, #1
  15888. 800ba3a: 2b00 cmp r3, #0
  15889. 800ba3c: 6093 str r3, [r2, #8]
  15890. 800ba3e: da08 bge.n 800ba52 <__sfputc_r+0x1e>
  15891. 800ba40: 6994 ldr r4, [r2, #24]
  15892. 800ba42: 42a3 cmp r3, r4
  15893. 800ba44: db02 blt.n 800ba4c <__sfputc_r+0x18>
  15894. 800ba46: b2cb uxtb r3, r1
  15895. 800ba48: 2b0a cmp r3, #10
  15896. 800ba4a: d102 bne.n 800ba52 <__sfputc_r+0x1e>
  15897. 800ba4c: bc10 pop {r4}
  15898. 800ba4e: f7fe bb43 b.w 800a0d8 <__swbuf_r>
  15899. 800ba52: 6813 ldr r3, [r2, #0]
  15900. 800ba54: 1c58 adds r0, r3, #1
  15901. 800ba56: 6010 str r0, [r2, #0]
  15902. 800ba58: 7019 strb r1, [r3, #0]
  15903. 800ba5a: b2c8 uxtb r0, r1
  15904. 800ba5c: bc10 pop {r4}
  15905. 800ba5e: 4770 bx lr
  15906. 0800ba60 <__sfputs_r>:
  15907. 800ba60: b5f8 push {r3, r4, r5, r6, r7, lr}
  15908. 800ba62: 4606 mov r6, r0
  15909. 800ba64: 460f mov r7, r1
  15910. 800ba66: 4614 mov r4, r2
  15911. 800ba68: 18d5 adds r5, r2, r3
  15912. 800ba6a: 42ac cmp r4, r5
  15913. 800ba6c: d101 bne.n 800ba72 <__sfputs_r+0x12>
  15914. 800ba6e: 2000 movs r0, #0
  15915. 800ba70: e007 b.n 800ba82 <__sfputs_r+0x22>
  15916. 800ba72: 463a mov r2, r7
  15917. 800ba74: f814 1b01 ldrb.w r1, [r4], #1
  15918. 800ba78: 4630 mov r0, r6
  15919. 800ba7a: f7ff ffdb bl 800ba34 <__sfputc_r>
  15920. 800ba7e: 1c43 adds r3, r0, #1
  15921. 800ba80: d1f3 bne.n 800ba6a <__sfputs_r+0xa>
  15922. 800ba82: bdf8 pop {r3, r4, r5, r6, r7, pc}
  15923. 0800ba84 <_vfiprintf_r>:
  15924. 800ba84: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  15925. 800ba88: b09d sub sp, #116 ; 0x74
  15926. 800ba8a: 460c mov r4, r1
  15927. 800ba8c: 4617 mov r7, r2
  15928. 800ba8e: 9303 str r3, [sp, #12]
  15929. 800ba90: 4606 mov r6, r0
  15930. 800ba92: b118 cbz r0, 800ba9c <_vfiprintf_r+0x18>
  15931. 800ba94: 6983 ldr r3, [r0, #24]
  15932. 800ba96: b90b cbnz r3, 800ba9c <_vfiprintf_r+0x18>
  15933. 800ba98: f7ff fb30 bl 800b0fc <__sinit>
  15934. 800ba9c: 4b7c ldr r3, [pc, #496] ; (800bc90 <_vfiprintf_r+0x20c>)
  15935. 800ba9e: 429c cmp r4, r3
  15936. 800baa0: d157 bne.n 800bb52 <_vfiprintf_r+0xce>
  15937. 800baa2: 6874 ldr r4, [r6, #4]
  15938. 800baa4: 89a3 ldrh r3, [r4, #12]
  15939. 800baa6: 0718 lsls r0, r3, #28
  15940. 800baa8: d55d bpl.n 800bb66 <_vfiprintf_r+0xe2>
  15941. 800baaa: 6923 ldr r3, [r4, #16]
  15942. 800baac: 2b00 cmp r3, #0
  15943. 800baae: d05a beq.n 800bb66 <_vfiprintf_r+0xe2>
  15944. 800bab0: 2300 movs r3, #0
  15945. 800bab2: 9309 str r3, [sp, #36] ; 0x24
  15946. 800bab4: 2320 movs r3, #32
  15947. 800bab6: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  15948. 800baba: 2330 movs r3, #48 ; 0x30
  15949. 800babc: f04f 0b01 mov.w fp, #1
  15950. 800bac0: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  15951. 800bac4: 46b8 mov r8, r7
  15952. 800bac6: 4645 mov r5, r8
  15953. 800bac8: f815 3b01 ldrb.w r3, [r5], #1
  15954. 800bacc: 2b00 cmp r3, #0
  15955. 800bace: d155 bne.n 800bb7c <_vfiprintf_r+0xf8>
  15956. 800bad0: ebb8 0a07 subs.w sl, r8, r7
  15957. 800bad4: d00b beq.n 800baee <_vfiprintf_r+0x6a>
  15958. 800bad6: 4653 mov r3, sl
  15959. 800bad8: 463a mov r2, r7
  15960. 800bada: 4621 mov r1, r4
  15961. 800badc: 4630 mov r0, r6
  15962. 800bade: f7ff ffbf bl 800ba60 <__sfputs_r>
  15963. 800bae2: 3001 adds r0, #1
  15964. 800bae4: f000 80c4 beq.w 800bc70 <_vfiprintf_r+0x1ec>
  15965. 800bae8: 9b09 ldr r3, [sp, #36] ; 0x24
  15966. 800baea: 4453 add r3, sl
  15967. 800baec: 9309 str r3, [sp, #36] ; 0x24
  15968. 800baee: f898 3000 ldrb.w r3, [r8]
  15969. 800baf2: 2b00 cmp r3, #0
  15970. 800baf4: f000 80bc beq.w 800bc70 <_vfiprintf_r+0x1ec>
  15971. 800baf8: 2300 movs r3, #0
  15972. 800bafa: f04f 32ff mov.w r2, #4294967295
  15973. 800bafe: 9304 str r3, [sp, #16]
  15974. 800bb00: 9307 str r3, [sp, #28]
  15975. 800bb02: 9205 str r2, [sp, #20]
  15976. 800bb04: 9306 str r3, [sp, #24]
  15977. 800bb06: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  15978. 800bb0a: 931a str r3, [sp, #104] ; 0x68
  15979. 800bb0c: 2205 movs r2, #5
  15980. 800bb0e: 7829 ldrb r1, [r5, #0]
  15981. 800bb10: 4860 ldr r0, [pc, #384] ; (800bc94 <_vfiprintf_r+0x210>)
  15982. 800bb12: f7ff fbf7 bl 800b304 <memchr>
  15983. 800bb16: f105 0801 add.w r8, r5, #1
  15984. 800bb1a: 9b04 ldr r3, [sp, #16]
  15985. 800bb1c: 2800 cmp r0, #0
  15986. 800bb1e: d131 bne.n 800bb84 <_vfiprintf_r+0x100>
  15987. 800bb20: 06d9 lsls r1, r3, #27
  15988. 800bb22: bf44 itt mi
  15989. 800bb24: 2220 movmi r2, #32
  15990. 800bb26: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15991. 800bb2a: 071a lsls r2, r3, #28
  15992. 800bb2c: bf44 itt mi
  15993. 800bb2e: 222b movmi r2, #43 ; 0x2b
  15994. 800bb30: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15995. 800bb34: 782a ldrb r2, [r5, #0]
  15996. 800bb36: 2a2a cmp r2, #42 ; 0x2a
  15997. 800bb38: d02c beq.n 800bb94 <_vfiprintf_r+0x110>
  15998. 800bb3a: 2100 movs r1, #0
  15999. 800bb3c: 200a movs r0, #10
  16000. 800bb3e: 9a07 ldr r2, [sp, #28]
  16001. 800bb40: 46a8 mov r8, r5
  16002. 800bb42: f898 3000 ldrb.w r3, [r8]
  16003. 800bb46: 3501 adds r5, #1
  16004. 800bb48: 3b30 subs r3, #48 ; 0x30
  16005. 800bb4a: 2b09 cmp r3, #9
  16006. 800bb4c: d96d bls.n 800bc2a <_vfiprintf_r+0x1a6>
  16007. 800bb4e: b371 cbz r1, 800bbae <_vfiprintf_r+0x12a>
  16008. 800bb50: e026 b.n 800bba0 <_vfiprintf_r+0x11c>
  16009. 800bb52: 4b51 ldr r3, [pc, #324] ; (800bc98 <_vfiprintf_r+0x214>)
  16010. 800bb54: 429c cmp r4, r3
  16011. 800bb56: d101 bne.n 800bb5c <_vfiprintf_r+0xd8>
  16012. 800bb58: 68b4 ldr r4, [r6, #8]
  16013. 800bb5a: e7a3 b.n 800baa4 <_vfiprintf_r+0x20>
  16014. 800bb5c: 4b4f ldr r3, [pc, #316] ; (800bc9c <_vfiprintf_r+0x218>)
  16015. 800bb5e: 429c cmp r4, r3
  16016. 800bb60: bf08 it eq
  16017. 800bb62: 68f4 ldreq r4, [r6, #12]
  16018. 800bb64: e79e b.n 800baa4 <_vfiprintf_r+0x20>
  16019. 800bb66: 4621 mov r1, r4
  16020. 800bb68: 4630 mov r0, r6
  16021. 800bb6a: f7fe fb07 bl 800a17c <__swsetup_r>
  16022. 800bb6e: 2800 cmp r0, #0
  16023. 800bb70: d09e beq.n 800bab0 <_vfiprintf_r+0x2c>
  16024. 800bb72: f04f 30ff mov.w r0, #4294967295
  16025. 800bb76: b01d add sp, #116 ; 0x74
  16026. 800bb78: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  16027. 800bb7c: 2b25 cmp r3, #37 ; 0x25
  16028. 800bb7e: d0a7 beq.n 800bad0 <_vfiprintf_r+0x4c>
  16029. 800bb80: 46a8 mov r8, r5
  16030. 800bb82: e7a0 b.n 800bac6 <_vfiprintf_r+0x42>
  16031. 800bb84: 4a43 ldr r2, [pc, #268] ; (800bc94 <_vfiprintf_r+0x210>)
  16032. 800bb86: 4645 mov r5, r8
  16033. 800bb88: 1a80 subs r0, r0, r2
  16034. 800bb8a: fa0b f000 lsl.w r0, fp, r0
  16035. 800bb8e: 4318 orrs r0, r3
  16036. 800bb90: 9004 str r0, [sp, #16]
  16037. 800bb92: e7bb b.n 800bb0c <_vfiprintf_r+0x88>
  16038. 800bb94: 9a03 ldr r2, [sp, #12]
  16039. 800bb96: 1d11 adds r1, r2, #4
  16040. 800bb98: 6812 ldr r2, [r2, #0]
  16041. 800bb9a: 9103 str r1, [sp, #12]
  16042. 800bb9c: 2a00 cmp r2, #0
  16043. 800bb9e: db01 blt.n 800bba4 <_vfiprintf_r+0x120>
  16044. 800bba0: 9207 str r2, [sp, #28]
  16045. 800bba2: e004 b.n 800bbae <_vfiprintf_r+0x12a>
  16046. 800bba4: 4252 negs r2, r2
  16047. 800bba6: f043 0302 orr.w r3, r3, #2
  16048. 800bbaa: 9207 str r2, [sp, #28]
  16049. 800bbac: 9304 str r3, [sp, #16]
  16050. 800bbae: f898 3000 ldrb.w r3, [r8]
  16051. 800bbb2: 2b2e cmp r3, #46 ; 0x2e
  16052. 800bbb4: d110 bne.n 800bbd8 <_vfiprintf_r+0x154>
  16053. 800bbb6: f898 3001 ldrb.w r3, [r8, #1]
  16054. 800bbba: f108 0101 add.w r1, r8, #1
  16055. 800bbbe: 2b2a cmp r3, #42 ; 0x2a
  16056. 800bbc0: d137 bne.n 800bc32 <_vfiprintf_r+0x1ae>
  16057. 800bbc2: 9b03 ldr r3, [sp, #12]
  16058. 800bbc4: f108 0802 add.w r8, r8, #2
  16059. 800bbc8: 1d1a adds r2, r3, #4
  16060. 800bbca: 681b ldr r3, [r3, #0]
  16061. 800bbcc: 9203 str r2, [sp, #12]
  16062. 800bbce: 2b00 cmp r3, #0
  16063. 800bbd0: bfb8 it lt
  16064. 800bbd2: f04f 33ff movlt.w r3, #4294967295
  16065. 800bbd6: 9305 str r3, [sp, #20]
  16066. 800bbd8: 4d31 ldr r5, [pc, #196] ; (800bca0 <_vfiprintf_r+0x21c>)
  16067. 800bbda: 2203 movs r2, #3
  16068. 800bbdc: f898 1000 ldrb.w r1, [r8]
  16069. 800bbe0: 4628 mov r0, r5
  16070. 800bbe2: f7ff fb8f bl 800b304 <memchr>
  16071. 800bbe6: b140 cbz r0, 800bbfa <_vfiprintf_r+0x176>
  16072. 800bbe8: 2340 movs r3, #64 ; 0x40
  16073. 800bbea: 1b40 subs r0, r0, r5
  16074. 800bbec: fa03 f000 lsl.w r0, r3, r0
  16075. 800bbf0: 9b04 ldr r3, [sp, #16]
  16076. 800bbf2: f108 0801 add.w r8, r8, #1
  16077. 800bbf6: 4303 orrs r3, r0
  16078. 800bbf8: 9304 str r3, [sp, #16]
  16079. 800bbfa: f898 1000 ldrb.w r1, [r8]
  16080. 800bbfe: 2206 movs r2, #6
  16081. 800bc00: 4828 ldr r0, [pc, #160] ; (800bca4 <_vfiprintf_r+0x220>)
  16082. 800bc02: f108 0701 add.w r7, r8, #1
  16083. 800bc06: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  16084. 800bc0a: f7ff fb7b bl 800b304 <memchr>
  16085. 800bc0e: 2800 cmp r0, #0
  16086. 800bc10: d034 beq.n 800bc7c <_vfiprintf_r+0x1f8>
  16087. 800bc12: 4b25 ldr r3, [pc, #148] ; (800bca8 <_vfiprintf_r+0x224>)
  16088. 800bc14: bb03 cbnz r3, 800bc58 <_vfiprintf_r+0x1d4>
  16089. 800bc16: 9b03 ldr r3, [sp, #12]
  16090. 800bc18: 3307 adds r3, #7
  16091. 800bc1a: f023 0307 bic.w r3, r3, #7
  16092. 800bc1e: 3308 adds r3, #8
  16093. 800bc20: 9303 str r3, [sp, #12]
  16094. 800bc22: 9b09 ldr r3, [sp, #36] ; 0x24
  16095. 800bc24: 444b add r3, r9
  16096. 800bc26: 9309 str r3, [sp, #36] ; 0x24
  16097. 800bc28: e74c b.n 800bac4 <_vfiprintf_r+0x40>
  16098. 800bc2a: fb00 3202 mla r2, r0, r2, r3
  16099. 800bc2e: 2101 movs r1, #1
  16100. 800bc30: e786 b.n 800bb40 <_vfiprintf_r+0xbc>
  16101. 800bc32: 2300 movs r3, #0
  16102. 800bc34: 250a movs r5, #10
  16103. 800bc36: 4618 mov r0, r3
  16104. 800bc38: 9305 str r3, [sp, #20]
  16105. 800bc3a: 4688 mov r8, r1
  16106. 800bc3c: f898 2000 ldrb.w r2, [r8]
  16107. 800bc40: 3101 adds r1, #1
  16108. 800bc42: 3a30 subs r2, #48 ; 0x30
  16109. 800bc44: 2a09 cmp r2, #9
  16110. 800bc46: d903 bls.n 800bc50 <_vfiprintf_r+0x1cc>
  16111. 800bc48: 2b00 cmp r3, #0
  16112. 800bc4a: d0c5 beq.n 800bbd8 <_vfiprintf_r+0x154>
  16113. 800bc4c: 9005 str r0, [sp, #20]
  16114. 800bc4e: e7c3 b.n 800bbd8 <_vfiprintf_r+0x154>
  16115. 800bc50: fb05 2000 mla r0, r5, r0, r2
  16116. 800bc54: 2301 movs r3, #1
  16117. 800bc56: e7f0 b.n 800bc3a <_vfiprintf_r+0x1b6>
  16118. 800bc58: ab03 add r3, sp, #12
  16119. 800bc5a: 9300 str r3, [sp, #0]
  16120. 800bc5c: 4622 mov r2, r4
  16121. 800bc5e: 4b13 ldr r3, [pc, #76] ; (800bcac <_vfiprintf_r+0x228>)
  16122. 800bc60: a904 add r1, sp, #16
  16123. 800bc62: 4630 mov r0, r6
  16124. 800bc64: f7fd fd36 bl 80096d4 <_printf_float>
  16125. 800bc68: f1b0 3fff cmp.w r0, #4294967295
  16126. 800bc6c: 4681 mov r9, r0
  16127. 800bc6e: d1d8 bne.n 800bc22 <_vfiprintf_r+0x19e>
  16128. 800bc70: 89a3 ldrh r3, [r4, #12]
  16129. 800bc72: 065b lsls r3, r3, #25
  16130. 800bc74: f53f af7d bmi.w 800bb72 <_vfiprintf_r+0xee>
  16131. 800bc78: 9809 ldr r0, [sp, #36] ; 0x24
  16132. 800bc7a: e77c b.n 800bb76 <_vfiprintf_r+0xf2>
  16133. 800bc7c: ab03 add r3, sp, #12
  16134. 800bc7e: 9300 str r3, [sp, #0]
  16135. 800bc80: 4622 mov r2, r4
  16136. 800bc82: 4b0a ldr r3, [pc, #40] ; (800bcac <_vfiprintf_r+0x228>)
  16137. 800bc84: a904 add r1, sp, #16
  16138. 800bc86: 4630 mov r0, r6
  16139. 800bc88: f7fd ffd4 bl 8009c34 <_printf_i>
  16140. 800bc8c: e7ec b.n 800bc68 <_vfiprintf_r+0x1e4>
  16141. 800bc8e: bf00 nop
  16142. 800bc90: 0800bf80 .word 0x0800bf80
  16143. 800bc94: 0800c0bc .word 0x0800c0bc
  16144. 800bc98: 0800bfa0 .word 0x0800bfa0
  16145. 800bc9c: 0800bf60 .word 0x0800bf60
  16146. 800bca0: 0800c0c2 .word 0x0800c0c2
  16147. 800bca4: 0800c0c6 .word 0x0800c0c6
  16148. 800bca8: 080096d5 .word 0x080096d5
  16149. 800bcac: 0800ba61 .word 0x0800ba61
  16150. 0800bcb0 <_sbrk_r>:
  16151. 800bcb0: b538 push {r3, r4, r5, lr}
  16152. 800bcb2: 2300 movs r3, #0
  16153. 800bcb4: 4c05 ldr r4, [pc, #20] ; (800bccc <_sbrk_r+0x1c>)
  16154. 800bcb6: 4605 mov r5, r0
  16155. 800bcb8: 4608 mov r0, r1
  16156. 800bcba: 6023 str r3, [r4, #0]
  16157. 800bcbc: f7fc fea0 bl 8008a00 <_sbrk>
  16158. 800bcc0: 1c43 adds r3, r0, #1
  16159. 800bcc2: d102 bne.n 800bcca <_sbrk_r+0x1a>
  16160. 800bcc4: 6823 ldr r3, [r4, #0]
  16161. 800bcc6: b103 cbz r3, 800bcca <_sbrk_r+0x1a>
  16162. 800bcc8: 602b str r3, [r5, #0]
  16163. 800bcca: bd38 pop {r3, r4, r5, pc}
  16164. 800bccc: 200017ac .word 0x200017ac
  16165. 0800bcd0 <__sread>:
  16166. 800bcd0: b510 push {r4, lr}
  16167. 800bcd2: 460c mov r4, r1
  16168. 800bcd4: f9b1 100e ldrsh.w r1, [r1, #14]
  16169. 800bcd8: f000 f8a8 bl 800be2c <_read_r>
  16170. 800bcdc: 2800 cmp r0, #0
  16171. 800bcde: bfab itete ge
  16172. 800bce0: 6d63 ldrge r3, [r4, #84] ; 0x54
  16173. 800bce2: 89a3 ldrhlt r3, [r4, #12]
  16174. 800bce4: 181b addge r3, r3, r0
  16175. 800bce6: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  16176. 800bcea: bfac ite ge
  16177. 800bcec: 6563 strge r3, [r4, #84] ; 0x54
  16178. 800bcee: 81a3 strhlt r3, [r4, #12]
  16179. 800bcf0: bd10 pop {r4, pc}
  16180. 0800bcf2 <__swrite>:
  16181. 800bcf2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  16182. 800bcf6: 461f mov r7, r3
  16183. 800bcf8: 898b ldrh r3, [r1, #12]
  16184. 800bcfa: 4605 mov r5, r0
  16185. 800bcfc: 05db lsls r3, r3, #23
  16186. 800bcfe: 460c mov r4, r1
  16187. 800bd00: 4616 mov r6, r2
  16188. 800bd02: d505 bpl.n 800bd10 <__swrite+0x1e>
  16189. 800bd04: 2302 movs r3, #2
  16190. 800bd06: 2200 movs r2, #0
  16191. 800bd08: f9b1 100e ldrsh.w r1, [r1, #14]
  16192. 800bd0c: f000 f868 bl 800bde0 <_lseek_r>
  16193. 800bd10: 89a3 ldrh r3, [r4, #12]
  16194. 800bd12: 4632 mov r2, r6
  16195. 800bd14: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  16196. 800bd18: 81a3 strh r3, [r4, #12]
  16197. 800bd1a: f9b4 100e ldrsh.w r1, [r4, #14]
  16198. 800bd1e: 463b mov r3, r7
  16199. 800bd20: 4628 mov r0, r5
  16200. 800bd22: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  16201. 800bd26: f000 b817 b.w 800bd58 <_write_r>
  16202. 0800bd2a <__sseek>:
  16203. 800bd2a: b510 push {r4, lr}
  16204. 800bd2c: 460c mov r4, r1
  16205. 800bd2e: f9b1 100e ldrsh.w r1, [r1, #14]
  16206. 800bd32: f000 f855 bl 800bde0 <_lseek_r>
  16207. 800bd36: 1c43 adds r3, r0, #1
  16208. 800bd38: 89a3 ldrh r3, [r4, #12]
  16209. 800bd3a: bf15 itete ne
  16210. 800bd3c: 6560 strne r0, [r4, #84] ; 0x54
  16211. 800bd3e: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  16212. 800bd42: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  16213. 800bd46: 81a3 strheq r3, [r4, #12]
  16214. 800bd48: bf18 it ne
  16215. 800bd4a: 81a3 strhne r3, [r4, #12]
  16216. 800bd4c: bd10 pop {r4, pc}
  16217. 0800bd4e <__sclose>:
  16218. 800bd4e: f9b1 100e ldrsh.w r1, [r1, #14]
  16219. 800bd52: f000 b813 b.w 800bd7c <_close_r>
  16220. ...
  16221. 0800bd58 <_write_r>:
  16222. 800bd58: b538 push {r3, r4, r5, lr}
  16223. 800bd5a: 4605 mov r5, r0
  16224. 800bd5c: 4608 mov r0, r1
  16225. 800bd5e: 4611 mov r1, r2
  16226. 800bd60: 2200 movs r2, #0
  16227. 800bd62: 4c05 ldr r4, [pc, #20] ; (800bd78 <_write_r+0x20>)
  16228. 800bd64: 6022 str r2, [r4, #0]
  16229. 800bd66: 461a mov r2, r3
  16230. 800bd68: f7fc f92c bl 8007fc4 <_write>
  16231. 800bd6c: 1c43 adds r3, r0, #1
  16232. 800bd6e: d102 bne.n 800bd76 <_write_r+0x1e>
  16233. 800bd70: 6823 ldr r3, [r4, #0]
  16234. 800bd72: b103 cbz r3, 800bd76 <_write_r+0x1e>
  16235. 800bd74: 602b str r3, [r5, #0]
  16236. 800bd76: bd38 pop {r3, r4, r5, pc}
  16237. 800bd78: 200017ac .word 0x200017ac
  16238. 0800bd7c <_close_r>:
  16239. 800bd7c: b538 push {r3, r4, r5, lr}
  16240. 800bd7e: 2300 movs r3, #0
  16241. 800bd80: 4c05 ldr r4, [pc, #20] ; (800bd98 <_close_r+0x1c>)
  16242. 800bd82: 4605 mov r5, r0
  16243. 800bd84: 4608 mov r0, r1
  16244. 800bd86: 6023 str r3, [r4, #0]
  16245. 800bd88: f7fc fe54 bl 8008a34 <_close>
  16246. 800bd8c: 1c43 adds r3, r0, #1
  16247. 800bd8e: d102 bne.n 800bd96 <_close_r+0x1a>
  16248. 800bd90: 6823 ldr r3, [r4, #0]
  16249. 800bd92: b103 cbz r3, 800bd96 <_close_r+0x1a>
  16250. 800bd94: 602b str r3, [r5, #0]
  16251. 800bd96: bd38 pop {r3, r4, r5, pc}
  16252. 800bd98: 200017ac .word 0x200017ac
  16253. 0800bd9c <_fstat_r>:
  16254. 800bd9c: b538 push {r3, r4, r5, lr}
  16255. 800bd9e: 2300 movs r3, #0
  16256. 800bda0: 4c06 ldr r4, [pc, #24] ; (800bdbc <_fstat_r+0x20>)
  16257. 800bda2: 4605 mov r5, r0
  16258. 800bda4: 4608 mov r0, r1
  16259. 800bda6: 4611 mov r1, r2
  16260. 800bda8: 6023 str r3, [r4, #0]
  16261. 800bdaa: f7fc fe46 bl 8008a3a <_fstat>
  16262. 800bdae: 1c43 adds r3, r0, #1
  16263. 800bdb0: d102 bne.n 800bdb8 <_fstat_r+0x1c>
  16264. 800bdb2: 6823 ldr r3, [r4, #0]
  16265. 800bdb4: b103 cbz r3, 800bdb8 <_fstat_r+0x1c>
  16266. 800bdb6: 602b str r3, [r5, #0]
  16267. 800bdb8: bd38 pop {r3, r4, r5, pc}
  16268. 800bdba: bf00 nop
  16269. 800bdbc: 200017ac .word 0x200017ac
  16270. 0800bdc0 <_isatty_r>:
  16271. 800bdc0: b538 push {r3, r4, r5, lr}
  16272. 800bdc2: 2300 movs r3, #0
  16273. 800bdc4: 4c05 ldr r4, [pc, #20] ; (800bddc <_isatty_r+0x1c>)
  16274. 800bdc6: 4605 mov r5, r0
  16275. 800bdc8: 4608 mov r0, r1
  16276. 800bdca: 6023 str r3, [r4, #0]
  16277. 800bdcc: f7fc fe3a bl 8008a44 <_isatty>
  16278. 800bdd0: 1c43 adds r3, r0, #1
  16279. 800bdd2: d102 bne.n 800bdda <_isatty_r+0x1a>
  16280. 800bdd4: 6823 ldr r3, [r4, #0]
  16281. 800bdd6: b103 cbz r3, 800bdda <_isatty_r+0x1a>
  16282. 800bdd8: 602b str r3, [r5, #0]
  16283. 800bdda: bd38 pop {r3, r4, r5, pc}
  16284. 800bddc: 200017ac .word 0x200017ac
  16285. 0800bde0 <_lseek_r>:
  16286. 800bde0: b538 push {r3, r4, r5, lr}
  16287. 800bde2: 4605 mov r5, r0
  16288. 800bde4: 4608 mov r0, r1
  16289. 800bde6: 4611 mov r1, r2
  16290. 800bde8: 2200 movs r2, #0
  16291. 800bdea: 4c05 ldr r4, [pc, #20] ; (800be00 <_lseek_r+0x20>)
  16292. 800bdec: 6022 str r2, [r4, #0]
  16293. 800bdee: 461a mov r2, r3
  16294. 800bdf0: f7fc fe2a bl 8008a48 <_lseek>
  16295. 800bdf4: 1c43 adds r3, r0, #1
  16296. 800bdf6: d102 bne.n 800bdfe <_lseek_r+0x1e>
  16297. 800bdf8: 6823 ldr r3, [r4, #0]
  16298. 800bdfa: b103 cbz r3, 800bdfe <_lseek_r+0x1e>
  16299. 800bdfc: 602b str r3, [r5, #0]
  16300. 800bdfe: bd38 pop {r3, r4, r5, pc}
  16301. 800be00: 200017ac .word 0x200017ac
  16302. 0800be04 <__ascii_mbtowc>:
  16303. 800be04: b082 sub sp, #8
  16304. 800be06: b901 cbnz r1, 800be0a <__ascii_mbtowc+0x6>
  16305. 800be08: a901 add r1, sp, #4
  16306. 800be0a: b142 cbz r2, 800be1e <__ascii_mbtowc+0x1a>
  16307. 800be0c: b14b cbz r3, 800be22 <__ascii_mbtowc+0x1e>
  16308. 800be0e: 7813 ldrb r3, [r2, #0]
  16309. 800be10: 600b str r3, [r1, #0]
  16310. 800be12: 7812 ldrb r2, [r2, #0]
  16311. 800be14: 1c10 adds r0, r2, #0
  16312. 800be16: bf18 it ne
  16313. 800be18: 2001 movne r0, #1
  16314. 800be1a: b002 add sp, #8
  16315. 800be1c: 4770 bx lr
  16316. 800be1e: 4610 mov r0, r2
  16317. 800be20: e7fb b.n 800be1a <__ascii_mbtowc+0x16>
  16318. 800be22: f06f 0001 mvn.w r0, #1
  16319. 800be26: e7f8 b.n 800be1a <__ascii_mbtowc+0x16>
  16320. 0800be28 <__malloc_lock>:
  16321. 800be28: 4770 bx lr
  16322. 0800be2a <__malloc_unlock>:
  16323. 800be2a: 4770 bx lr
  16324. 0800be2c <_read_r>:
  16325. 800be2c: b538 push {r3, r4, r5, lr}
  16326. 800be2e: 4605 mov r5, r0
  16327. 800be30: 4608 mov r0, r1
  16328. 800be32: 4611 mov r1, r2
  16329. 800be34: 2200 movs r2, #0
  16330. 800be36: 4c05 ldr r4, [pc, #20] ; (800be4c <_read_r+0x20>)
  16331. 800be38: 6022 str r2, [r4, #0]
  16332. 800be3a: 461a mov r2, r3
  16333. 800be3c: f7fc fdd2 bl 80089e4 <_read>
  16334. 800be40: 1c43 adds r3, r0, #1
  16335. 800be42: d102 bne.n 800be4a <_read_r+0x1e>
  16336. 800be44: 6823 ldr r3, [r4, #0]
  16337. 800be46: b103 cbz r3, 800be4a <_read_r+0x1e>
  16338. 800be48: 602b str r3, [r5, #0]
  16339. 800be4a: bd38 pop {r3, r4, r5, pc}
  16340. 800be4c: 200017ac .word 0x200017ac
  16341. 0800be50 <__ascii_wctomb>:
  16342. 800be50: b149 cbz r1, 800be66 <__ascii_wctomb+0x16>
  16343. 800be52: 2aff cmp r2, #255 ; 0xff
  16344. 800be54: bf8b itete hi
  16345. 800be56: 238a movhi r3, #138 ; 0x8a
  16346. 800be58: 700a strbls r2, [r1, #0]
  16347. 800be5a: 6003 strhi r3, [r0, #0]
  16348. 800be5c: 2001 movls r0, #1
  16349. 800be5e: bf88 it hi
  16350. 800be60: f04f 30ff movhi.w r0, #4294967295
  16351. 800be64: 4770 bx lr
  16352. 800be66: 4608 mov r0, r1
  16353. 800be68: 4770 bx lr
  16354. ...
  16355. 0800be6c <_init>:
  16356. 800be6c: b5f8 push {r3, r4, r5, r6, r7, lr}
  16357. 800be6e: bf00 nop
  16358. 800be70: bcf8 pop {r3, r4, r5, r6, r7}
  16359. 800be72: bc08 pop {r3}
  16360. 800be74: 469e mov lr, r3
  16361. 800be76: 4770 bx lr
  16362. 0800be78 <_fini>:
  16363. 800be78: b5f8 push {r3, r4, r5, r6, r7, lr}
  16364. 800be7a: bf00 nop
  16365. 800be7c: bcf8 pop {r3, r4, r5, r6, r7}
  16366. 800be7e: bc08 pop {r3}
  16367. 800be80: 469e mov lr, r3
  16368. 800be82: 4770 bx lr