STM32F103_ATTEN_PLL_Zig.list 341 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00003664 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 000001e4 08003848 08003848 00013848 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08003a2c 08003a2c 00013a2c 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08003a30 08003a30 00013a30 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000280 20000000 08003a34 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000f88 20000280 08003cb4 00020280 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20001208 08003cb4 00021208 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00020280 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0001ec05 00000000 00000000 000202a9 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003eed 00000000 00000000 0003eeae 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000acb9 00000000 00000000 00042d9b 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000d08 00000000 00000000 0004da58 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001440 00000000 00000000 0004e760 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00008f67 00000000 00000000 0004fba0 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004ea7 00000000 00000000 00058b07 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0005d9ae 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002e60 00000000 00000000 0005da2c 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000280 .word 0x20000280
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 08003830 .word 0x08003830
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000284 .word 0x20000284
  66. 8000220: 08003830 .word 0x08003830
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f88c bl 8000370 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f842 bl 80002f0 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000218 .word 0x20000218
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f81b bl 80002cc <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f002 f80a bl 80022b4 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 200002f8 .word 0x200002f8
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 200002f8 .word 0x200002f8
  185. 080002cc <HAL_NVIC_SetPriorityGrouping>:
  186. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  187. {
  188. uint32_t reg_value;
  189. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  190. reg_value = SCB->AIRCR; /* read old register configuration */
  191. 80002cc: 4a07 ldr r2, [pc, #28] ; (80002ec <HAL_NVIC_SetPriorityGrouping+0x20>)
  192. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  193. reg_value = (reg_value |
  194. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  195. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  196. 80002ce: 0200 lsls r0, r0, #8
  197. reg_value = SCB->AIRCR; /* read old register configuration */
  198. 80002d0: 68d3 ldr r3, [r2, #12]
  199. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  200. 80002d2: f400 60e0 and.w r0, r0, #1792 ; 0x700
  201. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  202. 80002d6: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  203. 80002da: 041b lsls r3, r3, #16
  204. 80002dc: 0c1b lsrs r3, r3, #16
  205. 80002de: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  206. 80002e2: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  207. reg_value = (reg_value |
  208. 80002e6: 4303 orrs r3, r0
  209. SCB->AIRCR = reg_value;
  210. 80002e8: 60d3 str r3, [r2, #12]
  211. 80002ea: 4770 bx lr
  212. 80002ec: e000ed00 .word 0xe000ed00
  213. 080002f0 <HAL_NVIC_SetPriority>:
  214. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  215. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  216. */
  217. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  218. {
  219. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  220. 80002f0: 4b17 ldr r3, [pc, #92] ; (8000350 <HAL_NVIC_SetPriority+0x60>)
  221. * This parameter can be a value between 0 and 15
  222. * A lower priority value indicates a higher priority.
  223. * @retval None
  224. */
  225. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  226. {
  227. 80002f2: b530 push {r4, r5, lr}
  228. 80002f4: 68dc ldr r4, [r3, #12]
  229. 80002f6: f3c4 2402 ubfx r4, r4, #8, #3
  230. {
  231. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  232. uint32_t PreemptPriorityBits;
  233. uint32_t SubPriorityBits;
  234. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  235. 80002fa: f1c4 0307 rsb r3, r4, #7
  236. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  237. 80002fe: 1d25 adds r5, r4, #4
  238. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  239. 8000300: 2b04 cmp r3, #4
  240. 8000302: bf28 it cs
  241. 8000304: 2304 movcs r3, #4
  242. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  243. 8000306: 2d06 cmp r5, #6
  244. return (
  245. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  246. 8000308: f04f 0501 mov.w r5, #1
  247. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  248. 800030c: bf98 it ls
  249. 800030e: 2400 movls r4, #0
  250. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  251. 8000310: fa05 f303 lsl.w r3, r5, r3
  252. 8000314: f103 33ff add.w r3, r3, #4294967295
  253. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  254. 8000318: bf88 it hi
  255. 800031a: 3c03 subhi r4, #3
  256. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  257. 800031c: 4019 ands r1, r3
  258. 800031e: 40a1 lsls r1, r4
  259. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  260. 8000320: fa05 f404 lsl.w r4, r5, r4
  261. 8000324: 3c01 subs r4, #1
  262. 8000326: 4022 ands r2, r4
  263. if ((int32_t)(IRQn) < 0)
  264. 8000328: 2800 cmp r0, #0
  265. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  266. 800032a: ea42 0201 orr.w r2, r2, r1
  267. 800032e: ea4f 1202 mov.w r2, r2, lsl #4
  268. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  269. 8000332: bfaf iteee ge
  270. 8000334: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  271. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  272. 8000338: 4b06 ldrlt r3, [pc, #24] ; (8000354 <HAL_NVIC_SetPriority+0x64>)
  273. 800033a: f000 000f andlt.w r0, r0, #15
  274. 800033e: b2d2 uxtblt r2, r2
  275. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  276. 8000340: bfa5 ittet ge
  277. 8000342: b2d2 uxtbge r2, r2
  278. 8000344: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  279. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  280. 8000348: 541a strblt r2, [r3, r0]
  281. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  282. 800034a: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  283. 800034e: bd30 pop {r4, r5, pc}
  284. 8000350: e000ed00 .word 0xe000ed00
  285. 8000354: e000ed14 .word 0xe000ed14
  286. 08000358 <HAL_NVIC_EnableIRQ>:
  287. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  288. 8000358: 2301 movs r3, #1
  289. 800035a: 0942 lsrs r2, r0, #5
  290. 800035c: f000 001f and.w r0, r0, #31
  291. 8000360: fa03 f000 lsl.w r0, r3, r0
  292. 8000364: 4b01 ldr r3, [pc, #4] ; (800036c <HAL_NVIC_EnableIRQ+0x14>)
  293. 8000366: f843 0022 str.w r0, [r3, r2, lsl #2]
  294. 800036a: 4770 bx lr
  295. 800036c: e000e100 .word 0xe000e100
  296. 08000370 <HAL_SYSTICK_Config>:
  297. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  298. must contain a vendor-specific implementation of this function.
  299. */
  300. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  301. {
  302. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  303. 8000370: 3801 subs r0, #1
  304. 8000372: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  305. 8000376: d20a bcs.n 800038e <HAL_SYSTICK_Config+0x1e>
  306. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  307. 8000378: 21f0 movs r1, #240 ; 0xf0
  308. {
  309. return (1UL); /* Reload value impossible */
  310. }
  311. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  312. 800037a: 4b06 ldr r3, [pc, #24] ; (8000394 <HAL_SYSTICK_Config+0x24>)
  313. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  314. 800037c: 4a06 ldr r2, [pc, #24] ; (8000398 <HAL_SYSTICK_Config+0x28>)
  315. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  316. 800037e: 6058 str r0, [r3, #4]
  317. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  318. 8000380: f882 1023 strb.w r1, [r2, #35] ; 0x23
  319. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  320. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  321. 8000384: 2000 movs r0, #0
  322. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  323. 8000386: 2207 movs r2, #7
  324. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  325. 8000388: 6098 str r0, [r3, #8]
  326. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  327. 800038a: 601a str r2, [r3, #0]
  328. 800038c: 4770 bx lr
  329. return (1UL); /* Reload value impossible */
  330. 800038e: 2001 movs r0, #1
  331. * - 1 Function failed.
  332. */
  333. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  334. {
  335. return SysTick_Config(TicksNumb);
  336. }
  337. 8000390: 4770 bx lr
  338. 8000392: bf00 nop
  339. 8000394: e000e010 .word 0xe000e010
  340. 8000398: e000ed00 .word 0xe000ed00
  341. 0800039c <HAL_DMA_Init>:
  342. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  343. * the configuration information for the specified DMA Channel.
  344. * @retval HAL status
  345. */
  346. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  347. {
  348. 800039c: b510 push {r4, lr}
  349. uint32_t tmp = 0U;
  350. /* Check the DMA handle allocation */
  351. if(hdma == NULL)
  352. 800039e: 2800 cmp r0, #0
  353. 80003a0: d032 beq.n 8000408 <HAL_DMA_Init+0x6c>
  354. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  355. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  356. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  357. /* calculation of the channel index */
  358. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  359. 80003a2: 6801 ldr r1, [r0, #0]
  360. 80003a4: 4b19 ldr r3, [pc, #100] ; (800040c <HAL_DMA_Init+0x70>)
  361. 80003a6: 2414 movs r4, #20
  362. 80003a8: 4299 cmp r1, r3
  363. 80003aa: d825 bhi.n 80003f8 <HAL_DMA_Init+0x5c>
  364. {
  365. /* DMA1 */
  366. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  367. 80003ac: 4a18 ldr r2, [pc, #96] ; (8000410 <HAL_DMA_Init+0x74>)
  368. hdma->DmaBaseAddress = DMA1;
  369. 80003ae: f2a3 4307 subw r3, r3, #1031 ; 0x407
  370. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  371. 80003b2: 440a add r2, r1
  372. 80003b4: fbb2 f2f4 udiv r2, r2, r4
  373. 80003b8: 0092 lsls r2, r2, #2
  374. 80003ba: 6402 str r2, [r0, #64] ; 0x40
  375. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  376. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  377. DMA_CCR_DIR));
  378. /* Prepare the DMA Channel configuration */
  379. tmp |= hdma->Init.Direction |
  380. 80003bc: 6884 ldr r4, [r0, #8]
  381. hdma->DmaBaseAddress = DMA2;
  382. 80003be: 63c3 str r3, [r0, #60] ; 0x3c
  383. tmp |= hdma->Init.Direction |
  384. 80003c0: 6843 ldr r3, [r0, #4]
  385. tmp = hdma->Instance->CCR;
  386. 80003c2: 680a ldr r2, [r1, #0]
  387. tmp |= hdma->Init.Direction |
  388. 80003c4: 4323 orrs r3, r4
  389. hdma->Init.PeriphInc | hdma->Init.MemInc |
  390. 80003c6: 68c4 ldr r4, [r0, #12]
  391. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  392. 80003c8: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  393. hdma->Init.PeriphInc | hdma->Init.MemInc |
  394. 80003cc: 4323 orrs r3, r4
  395. 80003ce: 6904 ldr r4, [r0, #16]
  396. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  397. 80003d0: f022 0230 bic.w r2, r2, #48 ; 0x30
  398. hdma->Init.PeriphInc | hdma->Init.MemInc |
  399. 80003d4: 4323 orrs r3, r4
  400. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  401. 80003d6: 6944 ldr r4, [r0, #20]
  402. 80003d8: 4323 orrs r3, r4
  403. 80003da: 6984 ldr r4, [r0, #24]
  404. 80003dc: 4323 orrs r3, r4
  405. hdma->Init.Mode | hdma->Init.Priority;
  406. 80003de: 69c4 ldr r4, [r0, #28]
  407. 80003e0: 4323 orrs r3, r4
  408. tmp |= hdma->Init.Direction |
  409. 80003e2: 4313 orrs r3, r2
  410. /* Write to DMA Channel CR register */
  411. hdma->Instance->CCR = tmp;
  412. 80003e4: 600b str r3, [r1, #0]
  413. /* Initialise the error code */
  414. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  415. /* Initialize the DMA state*/
  416. hdma->State = HAL_DMA_STATE_READY;
  417. 80003e6: 2201 movs r2, #1
  418. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  419. 80003e8: 2300 movs r3, #0
  420. hdma->State = HAL_DMA_STATE_READY;
  421. 80003ea: f880 2021 strb.w r2, [r0, #33] ; 0x21
  422. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  423. 80003ee: 6383 str r3, [r0, #56] ; 0x38
  424. /* Allocate lock resource and initialize it */
  425. hdma->Lock = HAL_UNLOCKED;
  426. 80003f0: f880 3020 strb.w r3, [r0, #32]
  427. return HAL_OK;
  428. 80003f4: 4618 mov r0, r3
  429. 80003f6: bd10 pop {r4, pc}
  430. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  431. 80003f8: 4b06 ldr r3, [pc, #24] ; (8000414 <HAL_DMA_Init+0x78>)
  432. 80003fa: 440b add r3, r1
  433. 80003fc: fbb3 f3f4 udiv r3, r3, r4
  434. 8000400: 009b lsls r3, r3, #2
  435. 8000402: 6403 str r3, [r0, #64] ; 0x40
  436. hdma->DmaBaseAddress = DMA2;
  437. 8000404: 4b04 ldr r3, [pc, #16] ; (8000418 <HAL_DMA_Init+0x7c>)
  438. 8000406: e7d9 b.n 80003bc <HAL_DMA_Init+0x20>
  439. return HAL_ERROR;
  440. 8000408: 2001 movs r0, #1
  441. }
  442. 800040a: bd10 pop {r4, pc}
  443. 800040c: 40020407 .word 0x40020407
  444. 8000410: bffdfff8 .word 0xbffdfff8
  445. 8000414: bffdfbf8 .word 0xbffdfbf8
  446. 8000418: 40020400 .word 0x40020400
  447. 0800041c <HAL_DMA_Start_IT>:
  448. * @param DstAddress: The destination memory Buffer address
  449. * @param DataLength: The length of data to be transferred from source to destination
  450. * @retval HAL status
  451. */
  452. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  453. {
  454. 800041c: b5f0 push {r4, r5, r6, r7, lr}
  455. /* Check the parameters */
  456. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  457. /* Process locked */
  458. __HAL_LOCK(hdma);
  459. 800041e: f890 4020 ldrb.w r4, [r0, #32]
  460. 8000422: 2c01 cmp r4, #1
  461. 8000424: d035 beq.n 8000492 <HAL_DMA_Start_IT+0x76>
  462. 8000426: 2401 movs r4, #1
  463. if(HAL_DMA_STATE_READY == hdma->State)
  464. 8000428: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  465. __HAL_LOCK(hdma);
  466. 800042c: f880 4020 strb.w r4, [r0, #32]
  467. if(HAL_DMA_STATE_READY == hdma->State)
  468. 8000430: 42a5 cmp r5, r4
  469. 8000432: f04f 0600 mov.w r6, #0
  470. 8000436: f04f 0402 mov.w r4, #2
  471. 800043a: d128 bne.n 800048e <HAL_DMA_Start_IT+0x72>
  472. {
  473. /* Change DMA peripheral state */
  474. hdma->State = HAL_DMA_STATE_BUSY;
  475. 800043c: f880 4021 strb.w r4, [r0, #33] ; 0x21
  476. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  477. /* Disable the peripheral */
  478. __HAL_DMA_DISABLE(hdma);
  479. 8000440: 6804 ldr r4, [r0, #0]
  480. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  481. 8000442: 6386 str r6, [r0, #56] ; 0x38
  482. __HAL_DMA_DISABLE(hdma);
  483. 8000444: 6826 ldr r6, [r4, #0]
  484. * @retval HAL status
  485. */
  486. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  487. {
  488. /* Clear all flags */
  489. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  490. 8000446: 6c07 ldr r7, [r0, #64] ; 0x40
  491. __HAL_DMA_DISABLE(hdma);
  492. 8000448: f026 0601 bic.w r6, r6, #1
  493. 800044c: 6026 str r6, [r4, #0]
  494. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  495. 800044e: 6bc6 ldr r6, [r0, #60] ; 0x3c
  496. 8000450: 40bd lsls r5, r7
  497. 8000452: 6075 str r5, [r6, #4]
  498. /* Configure DMA Channel data length */
  499. hdma->Instance->CNDTR = DataLength;
  500. 8000454: 6063 str r3, [r4, #4]
  501. /* Memory to Peripheral */
  502. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  503. 8000456: 6843 ldr r3, [r0, #4]
  504. 8000458: 6805 ldr r5, [r0, #0]
  505. 800045a: 2b10 cmp r3, #16
  506. if(NULL != hdma->XferHalfCpltCallback)
  507. 800045c: 6ac3 ldr r3, [r0, #44] ; 0x2c
  508. {
  509. /* Configure DMA Channel destination address */
  510. hdma->Instance->CPAR = DstAddress;
  511. 800045e: bf0b itete eq
  512. 8000460: 60a2 streq r2, [r4, #8]
  513. }
  514. /* Peripheral to Memory */
  515. else
  516. {
  517. /* Configure DMA Channel source address */
  518. hdma->Instance->CPAR = SrcAddress;
  519. 8000462: 60a1 strne r1, [r4, #8]
  520. hdma->Instance->CMAR = SrcAddress;
  521. 8000464: 60e1 streq r1, [r4, #12]
  522. /* Configure DMA Channel destination address */
  523. hdma->Instance->CMAR = DstAddress;
  524. 8000466: 60e2 strne r2, [r4, #12]
  525. if(NULL != hdma->XferHalfCpltCallback)
  526. 8000468: b14b cbz r3, 800047e <HAL_DMA_Start_IT+0x62>
  527. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  528. 800046a: 6823 ldr r3, [r4, #0]
  529. 800046c: f043 030e orr.w r3, r3, #14
  530. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  531. 8000470: 6023 str r3, [r4, #0]
  532. __HAL_DMA_ENABLE(hdma);
  533. 8000472: 682b ldr r3, [r5, #0]
  534. HAL_StatusTypeDef status = HAL_OK;
  535. 8000474: 2000 movs r0, #0
  536. __HAL_DMA_ENABLE(hdma);
  537. 8000476: f043 0301 orr.w r3, r3, #1
  538. 800047a: 602b str r3, [r5, #0]
  539. 800047c: bdf0 pop {r4, r5, r6, r7, pc}
  540. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  541. 800047e: 6823 ldr r3, [r4, #0]
  542. 8000480: f023 0304 bic.w r3, r3, #4
  543. 8000484: 6023 str r3, [r4, #0]
  544. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  545. 8000486: 6823 ldr r3, [r4, #0]
  546. 8000488: f043 030a orr.w r3, r3, #10
  547. 800048c: e7f0 b.n 8000470 <HAL_DMA_Start_IT+0x54>
  548. __HAL_UNLOCK(hdma);
  549. 800048e: f880 6020 strb.w r6, [r0, #32]
  550. __HAL_LOCK(hdma);
  551. 8000492: 2002 movs r0, #2
  552. }
  553. 8000494: bdf0 pop {r4, r5, r6, r7, pc}
  554. ...
  555. 08000498 <HAL_DMA_Abort_IT>:
  556. if(HAL_DMA_STATE_BUSY != hdma->State)
  557. 8000498: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  558. {
  559. 800049c: b510 push {r4, lr}
  560. if(HAL_DMA_STATE_BUSY != hdma->State)
  561. 800049e: 2b02 cmp r3, #2
  562. 80004a0: d003 beq.n 80004aa <HAL_DMA_Abort_IT+0x12>
  563. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  564. 80004a2: 2304 movs r3, #4
  565. 80004a4: 6383 str r3, [r0, #56] ; 0x38
  566. status = HAL_ERROR;
  567. 80004a6: 2001 movs r0, #1
  568. 80004a8: bd10 pop {r4, pc}
  569. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  570. 80004aa: 6803 ldr r3, [r0, #0]
  571. 80004ac: 681a ldr r2, [r3, #0]
  572. 80004ae: f022 020e bic.w r2, r2, #14
  573. 80004b2: 601a str r2, [r3, #0]
  574. __HAL_DMA_DISABLE(hdma);
  575. 80004b4: 681a ldr r2, [r3, #0]
  576. 80004b6: f022 0201 bic.w r2, r2, #1
  577. 80004ba: 601a str r2, [r3, #0]
  578. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  579. 80004bc: 4a29 ldr r2, [pc, #164] ; (8000564 <HAL_DMA_Abort_IT+0xcc>)
  580. 80004be: 4293 cmp r3, r2
  581. 80004c0: d924 bls.n 800050c <HAL_DMA_Abort_IT+0x74>
  582. 80004c2: f502 7262 add.w r2, r2, #904 ; 0x388
  583. 80004c6: 4293 cmp r3, r2
  584. 80004c8: d019 beq.n 80004fe <HAL_DMA_Abort_IT+0x66>
  585. 80004ca: 3214 adds r2, #20
  586. 80004cc: 4293 cmp r3, r2
  587. 80004ce: d018 beq.n 8000502 <HAL_DMA_Abort_IT+0x6a>
  588. 80004d0: 3214 adds r2, #20
  589. 80004d2: 4293 cmp r3, r2
  590. 80004d4: d017 beq.n 8000506 <HAL_DMA_Abort_IT+0x6e>
  591. 80004d6: 3214 adds r2, #20
  592. 80004d8: 4293 cmp r3, r2
  593. 80004da: bf0c ite eq
  594. 80004dc: f44f 5380 moveq.w r3, #4096 ; 0x1000
  595. 80004e0: f44f 3380 movne.w r3, #65536 ; 0x10000
  596. 80004e4: 4a20 ldr r2, [pc, #128] ; (8000568 <HAL_DMA_Abort_IT+0xd0>)
  597. 80004e6: 6053 str r3, [r2, #4]
  598. hdma->State = HAL_DMA_STATE_READY;
  599. 80004e8: 2301 movs r3, #1
  600. __HAL_UNLOCK(hdma);
  601. 80004ea: 2400 movs r4, #0
  602. hdma->State = HAL_DMA_STATE_READY;
  603. 80004ec: f880 3021 strb.w r3, [r0, #33] ; 0x21
  604. if(hdma->XferAbortCallback != NULL)
  605. 80004f0: 6b43 ldr r3, [r0, #52] ; 0x34
  606. __HAL_UNLOCK(hdma);
  607. 80004f2: f880 4020 strb.w r4, [r0, #32]
  608. if(hdma->XferAbortCallback != NULL)
  609. 80004f6: b39b cbz r3, 8000560 <HAL_DMA_Abort_IT+0xc8>
  610. hdma->XferAbortCallback(hdma);
  611. 80004f8: 4798 blx r3
  612. HAL_StatusTypeDef status = HAL_OK;
  613. 80004fa: 4620 mov r0, r4
  614. 80004fc: bd10 pop {r4, pc}
  615. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  616. 80004fe: 2301 movs r3, #1
  617. 8000500: e7f0 b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  618. 8000502: 2310 movs r3, #16
  619. 8000504: e7ee b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  620. 8000506: f44f 7380 mov.w r3, #256 ; 0x100
  621. 800050a: e7eb b.n 80004e4 <HAL_DMA_Abort_IT+0x4c>
  622. 800050c: 4917 ldr r1, [pc, #92] ; (800056c <HAL_DMA_Abort_IT+0xd4>)
  623. 800050e: 428b cmp r3, r1
  624. 8000510: d016 beq.n 8000540 <HAL_DMA_Abort_IT+0xa8>
  625. 8000512: 3114 adds r1, #20
  626. 8000514: 428b cmp r3, r1
  627. 8000516: d015 beq.n 8000544 <HAL_DMA_Abort_IT+0xac>
  628. 8000518: 3114 adds r1, #20
  629. 800051a: 428b cmp r3, r1
  630. 800051c: d014 beq.n 8000548 <HAL_DMA_Abort_IT+0xb0>
  631. 800051e: 3114 adds r1, #20
  632. 8000520: 428b cmp r3, r1
  633. 8000522: d014 beq.n 800054e <HAL_DMA_Abort_IT+0xb6>
  634. 8000524: 3114 adds r1, #20
  635. 8000526: 428b cmp r3, r1
  636. 8000528: d014 beq.n 8000554 <HAL_DMA_Abort_IT+0xbc>
  637. 800052a: 3114 adds r1, #20
  638. 800052c: 428b cmp r3, r1
  639. 800052e: d014 beq.n 800055a <HAL_DMA_Abort_IT+0xc2>
  640. 8000530: 4293 cmp r3, r2
  641. 8000532: bf14 ite ne
  642. 8000534: f44f 3380 movne.w r3, #65536 ; 0x10000
  643. 8000538: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  644. 800053c: 4a0c ldr r2, [pc, #48] ; (8000570 <HAL_DMA_Abort_IT+0xd8>)
  645. 800053e: e7d2 b.n 80004e6 <HAL_DMA_Abort_IT+0x4e>
  646. 8000540: 2301 movs r3, #1
  647. 8000542: e7fb b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  648. 8000544: 2310 movs r3, #16
  649. 8000546: e7f9 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  650. 8000548: f44f 7380 mov.w r3, #256 ; 0x100
  651. 800054c: e7f6 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  652. 800054e: f44f 5380 mov.w r3, #4096 ; 0x1000
  653. 8000552: e7f3 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  654. 8000554: f44f 3380 mov.w r3, #65536 ; 0x10000
  655. 8000558: e7f0 b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  656. 800055a: f44f 1380 mov.w r3, #1048576 ; 0x100000
  657. 800055e: e7ed b.n 800053c <HAL_DMA_Abort_IT+0xa4>
  658. HAL_StatusTypeDef status = HAL_OK;
  659. 8000560: 4618 mov r0, r3
  660. }
  661. 8000562: bd10 pop {r4, pc}
  662. 8000564: 40020080 .word 0x40020080
  663. 8000568: 40020400 .word 0x40020400
  664. 800056c: 40020008 .word 0x40020008
  665. 8000570: 40020000 .word 0x40020000
  666. 08000574 <HAL_DMA_IRQHandler>:
  667. {
  668. 8000574: b470 push {r4, r5, r6}
  669. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  670. 8000576: 2504 movs r5, #4
  671. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  672. 8000578: 6bc6 ldr r6, [r0, #60] ; 0x3c
  673. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  674. 800057a: 6c02 ldr r2, [r0, #64] ; 0x40
  675. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  676. 800057c: 6834 ldr r4, [r6, #0]
  677. uint32_t source_it = hdma->Instance->CCR;
  678. 800057e: 6803 ldr r3, [r0, #0]
  679. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  680. 8000580: 4095 lsls r5, r2
  681. 8000582: 4225 tst r5, r4
  682. uint32_t source_it = hdma->Instance->CCR;
  683. 8000584: 6819 ldr r1, [r3, #0]
  684. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  685. 8000586: d055 beq.n 8000634 <HAL_DMA_IRQHandler+0xc0>
  686. 8000588: 074d lsls r5, r1, #29
  687. 800058a: d553 bpl.n 8000634 <HAL_DMA_IRQHandler+0xc0>
  688. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  689. 800058c: 681a ldr r2, [r3, #0]
  690. 800058e: 0696 lsls r6, r2, #26
  691. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  692. 8000590: bf5e ittt pl
  693. 8000592: 681a ldrpl r2, [r3, #0]
  694. 8000594: f022 0204 bicpl.w r2, r2, #4
  695. 8000598: 601a strpl r2, [r3, #0]
  696. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  697. 800059a: 4a60 ldr r2, [pc, #384] ; (800071c <HAL_DMA_IRQHandler+0x1a8>)
  698. 800059c: 4293 cmp r3, r2
  699. 800059e: d91f bls.n 80005e0 <HAL_DMA_IRQHandler+0x6c>
  700. 80005a0: f502 7262 add.w r2, r2, #904 ; 0x388
  701. 80005a4: 4293 cmp r3, r2
  702. 80005a6: d014 beq.n 80005d2 <HAL_DMA_IRQHandler+0x5e>
  703. 80005a8: 3214 adds r2, #20
  704. 80005aa: 4293 cmp r3, r2
  705. 80005ac: d013 beq.n 80005d6 <HAL_DMA_IRQHandler+0x62>
  706. 80005ae: 3214 adds r2, #20
  707. 80005b0: 4293 cmp r3, r2
  708. 80005b2: d012 beq.n 80005da <HAL_DMA_IRQHandler+0x66>
  709. 80005b4: 3214 adds r2, #20
  710. 80005b6: 4293 cmp r3, r2
  711. 80005b8: bf0c ite eq
  712. 80005ba: f44f 4380 moveq.w r3, #16384 ; 0x4000
  713. 80005be: f44f 2380 movne.w r3, #262144 ; 0x40000
  714. 80005c2: 4a57 ldr r2, [pc, #348] ; (8000720 <HAL_DMA_IRQHandler+0x1ac>)
  715. 80005c4: 6053 str r3, [r2, #4]
  716. if(hdma->XferHalfCpltCallback != NULL)
  717. 80005c6: 6ac3 ldr r3, [r0, #44] ; 0x2c
  718. if (hdma->XferErrorCallback != NULL)
  719. 80005c8: 2b00 cmp r3, #0
  720. 80005ca: f000 80a5 beq.w 8000718 <HAL_DMA_IRQHandler+0x1a4>
  721. }
  722. 80005ce: bc70 pop {r4, r5, r6}
  723. hdma->XferErrorCallback(hdma);
  724. 80005d0: 4718 bx r3
  725. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  726. 80005d2: 2304 movs r3, #4
  727. 80005d4: e7f5 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  728. 80005d6: 2340 movs r3, #64 ; 0x40
  729. 80005d8: e7f3 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  730. 80005da: f44f 6380 mov.w r3, #1024 ; 0x400
  731. 80005de: e7f0 b.n 80005c2 <HAL_DMA_IRQHandler+0x4e>
  732. 80005e0: 4950 ldr r1, [pc, #320] ; (8000724 <HAL_DMA_IRQHandler+0x1b0>)
  733. 80005e2: 428b cmp r3, r1
  734. 80005e4: d016 beq.n 8000614 <HAL_DMA_IRQHandler+0xa0>
  735. 80005e6: 3114 adds r1, #20
  736. 80005e8: 428b cmp r3, r1
  737. 80005ea: d015 beq.n 8000618 <HAL_DMA_IRQHandler+0xa4>
  738. 80005ec: 3114 adds r1, #20
  739. 80005ee: 428b cmp r3, r1
  740. 80005f0: d014 beq.n 800061c <HAL_DMA_IRQHandler+0xa8>
  741. 80005f2: 3114 adds r1, #20
  742. 80005f4: 428b cmp r3, r1
  743. 80005f6: d014 beq.n 8000622 <HAL_DMA_IRQHandler+0xae>
  744. 80005f8: 3114 adds r1, #20
  745. 80005fa: 428b cmp r3, r1
  746. 80005fc: d014 beq.n 8000628 <HAL_DMA_IRQHandler+0xb4>
  747. 80005fe: 3114 adds r1, #20
  748. 8000600: 428b cmp r3, r1
  749. 8000602: d014 beq.n 800062e <HAL_DMA_IRQHandler+0xba>
  750. 8000604: 4293 cmp r3, r2
  751. 8000606: bf14 ite ne
  752. 8000608: f44f 2380 movne.w r3, #262144 ; 0x40000
  753. 800060c: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  754. 8000610: 4a45 ldr r2, [pc, #276] ; (8000728 <HAL_DMA_IRQHandler+0x1b4>)
  755. 8000612: e7d7 b.n 80005c4 <HAL_DMA_IRQHandler+0x50>
  756. 8000614: 2304 movs r3, #4
  757. 8000616: e7fb b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  758. 8000618: 2340 movs r3, #64 ; 0x40
  759. 800061a: e7f9 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  760. 800061c: f44f 6380 mov.w r3, #1024 ; 0x400
  761. 8000620: e7f6 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  762. 8000622: f44f 4380 mov.w r3, #16384 ; 0x4000
  763. 8000626: e7f3 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  764. 8000628: f44f 2380 mov.w r3, #262144 ; 0x40000
  765. 800062c: e7f0 b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  766. 800062e: f44f 0380 mov.w r3, #4194304 ; 0x400000
  767. 8000632: e7ed b.n 8000610 <HAL_DMA_IRQHandler+0x9c>
  768. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  769. 8000634: 2502 movs r5, #2
  770. 8000636: 4095 lsls r5, r2
  771. 8000638: 4225 tst r5, r4
  772. 800063a: d057 beq.n 80006ec <HAL_DMA_IRQHandler+0x178>
  773. 800063c: 078d lsls r5, r1, #30
  774. 800063e: d555 bpl.n 80006ec <HAL_DMA_IRQHandler+0x178>
  775. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  776. 8000640: 681a ldr r2, [r3, #0]
  777. 8000642: 0694 lsls r4, r2, #26
  778. 8000644: d406 bmi.n 8000654 <HAL_DMA_IRQHandler+0xe0>
  779. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  780. 8000646: 681a ldr r2, [r3, #0]
  781. 8000648: f022 020a bic.w r2, r2, #10
  782. 800064c: 601a str r2, [r3, #0]
  783. hdma->State = HAL_DMA_STATE_READY;
  784. 800064e: 2201 movs r2, #1
  785. 8000650: f880 2021 strb.w r2, [r0, #33] ; 0x21
  786. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  787. 8000654: 4a31 ldr r2, [pc, #196] ; (800071c <HAL_DMA_IRQHandler+0x1a8>)
  788. 8000656: 4293 cmp r3, r2
  789. 8000658: d91e bls.n 8000698 <HAL_DMA_IRQHandler+0x124>
  790. 800065a: f502 7262 add.w r2, r2, #904 ; 0x388
  791. 800065e: 4293 cmp r3, r2
  792. 8000660: d013 beq.n 800068a <HAL_DMA_IRQHandler+0x116>
  793. 8000662: 3214 adds r2, #20
  794. 8000664: 4293 cmp r3, r2
  795. 8000666: d012 beq.n 800068e <HAL_DMA_IRQHandler+0x11a>
  796. 8000668: 3214 adds r2, #20
  797. 800066a: 4293 cmp r3, r2
  798. 800066c: d011 beq.n 8000692 <HAL_DMA_IRQHandler+0x11e>
  799. 800066e: 3214 adds r2, #20
  800. 8000670: 4293 cmp r3, r2
  801. 8000672: bf0c ite eq
  802. 8000674: f44f 5300 moveq.w r3, #8192 ; 0x2000
  803. 8000678: f44f 3300 movne.w r3, #131072 ; 0x20000
  804. 800067c: 4a28 ldr r2, [pc, #160] ; (8000720 <HAL_DMA_IRQHandler+0x1ac>)
  805. 800067e: 6053 str r3, [r2, #4]
  806. __HAL_UNLOCK(hdma);
  807. 8000680: 2300 movs r3, #0
  808. 8000682: f880 3020 strb.w r3, [r0, #32]
  809. if(hdma->XferCpltCallback != NULL)
  810. 8000686: 6a83 ldr r3, [r0, #40] ; 0x28
  811. 8000688: e79e b.n 80005c8 <HAL_DMA_IRQHandler+0x54>
  812. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  813. 800068a: 2302 movs r3, #2
  814. 800068c: e7f6 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  815. 800068e: 2320 movs r3, #32
  816. 8000690: e7f4 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  817. 8000692: f44f 7300 mov.w r3, #512 ; 0x200
  818. 8000696: e7f1 b.n 800067c <HAL_DMA_IRQHandler+0x108>
  819. 8000698: 4922 ldr r1, [pc, #136] ; (8000724 <HAL_DMA_IRQHandler+0x1b0>)
  820. 800069a: 428b cmp r3, r1
  821. 800069c: d016 beq.n 80006cc <HAL_DMA_IRQHandler+0x158>
  822. 800069e: 3114 adds r1, #20
  823. 80006a0: 428b cmp r3, r1
  824. 80006a2: d015 beq.n 80006d0 <HAL_DMA_IRQHandler+0x15c>
  825. 80006a4: 3114 adds r1, #20
  826. 80006a6: 428b cmp r3, r1
  827. 80006a8: d014 beq.n 80006d4 <HAL_DMA_IRQHandler+0x160>
  828. 80006aa: 3114 adds r1, #20
  829. 80006ac: 428b cmp r3, r1
  830. 80006ae: d014 beq.n 80006da <HAL_DMA_IRQHandler+0x166>
  831. 80006b0: 3114 adds r1, #20
  832. 80006b2: 428b cmp r3, r1
  833. 80006b4: d014 beq.n 80006e0 <HAL_DMA_IRQHandler+0x16c>
  834. 80006b6: 3114 adds r1, #20
  835. 80006b8: 428b cmp r3, r1
  836. 80006ba: d014 beq.n 80006e6 <HAL_DMA_IRQHandler+0x172>
  837. 80006bc: 4293 cmp r3, r2
  838. 80006be: bf14 ite ne
  839. 80006c0: f44f 3300 movne.w r3, #131072 ; 0x20000
  840. 80006c4: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  841. 80006c8: 4a17 ldr r2, [pc, #92] ; (8000728 <HAL_DMA_IRQHandler+0x1b4>)
  842. 80006ca: e7d8 b.n 800067e <HAL_DMA_IRQHandler+0x10a>
  843. 80006cc: 2302 movs r3, #2
  844. 80006ce: e7fb b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  845. 80006d0: 2320 movs r3, #32
  846. 80006d2: e7f9 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  847. 80006d4: f44f 7300 mov.w r3, #512 ; 0x200
  848. 80006d8: e7f6 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  849. 80006da: f44f 5300 mov.w r3, #8192 ; 0x2000
  850. 80006de: e7f3 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  851. 80006e0: f44f 3300 mov.w r3, #131072 ; 0x20000
  852. 80006e4: e7f0 b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  853. 80006e6: f44f 1300 mov.w r3, #2097152 ; 0x200000
  854. 80006ea: e7ed b.n 80006c8 <HAL_DMA_IRQHandler+0x154>
  855. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  856. 80006ec: 2508 movs r5, #8
  857. 80006ee: 4095 lsls r5, r2
  858. 80006f0: 4225 tst r5, r4
  859. 80006f2: d011 beq.n 8000718 <HAL_DMA_IRQHandler+0x1a4>
  860. 80006f4: 0709 lsls r1, r1, #28
  861. 80006f6: d50f bpl.n 8000718 <HAL_DMA_IRQHandler+0x1a4>
  862. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  863. 80006f8: 6819 ldr r1, [r3, #0]
  864. 80006fa: f021 010e bic.w r1, r1, #14
  865. 80006fe: 6019 str r1, [r3, #0]
  866. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  867. 8000700: 2301 movs r3, #1
  868. 8000702: fa03 f202 lsl.w r2, r3, r2
  869. 8000706: 6072 str r2, [r6, #4]
  870. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  871. 8000708: 6383 str r3, [r0, #56] ; 0x38
  872. hdma->State = HAL_DMA_STATE_READY;
  873. 800070a: f880 3021 strb.w r3, [r0, #33] ; 0x21
  874. __HAL_UNLOCK(hdma);
  875. 800070e: 2300 movs r3, #0
  876. 8000710: f880 3020 strb.w r3, [r0, #32]
  877. if (hdma->XferErrorCallback != NULL)
  878. 8000714: 6b03 ldr r3, [r0, #48] ; 0x30
  879. 8000716: e757 b.n 80005c8 <HAL_DMA_IRQHandler+0x54>
  880. }
  881. 8000718: bc70 pop {r4, r5, r6}
  882. 800071a: 4770 bx lr
  883. 800071c: 40020080 .word 0x40020080
  884. 8000720: 40020400 .word 0x40020400
  885. 8000724: 40020008 .word 0x40020008
  886. 8000728: 40020000 .word 0x40020000
  887. 0800072c <FLASH_SetErrorCode>:
  888. uint32_t flags = 0U;
  889. #if defined(FLASH_BANK2_END)
  890. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  891. #else
  892. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  893. 800072c: 4a11 ldr r2, [pc, #68] ; (8000774 <FLASH_SetErrorCode+0x48>)
  894. 800072e: 68d3 ldr r3, [r2, #12]
  895. 8000730: f013 0310 ands.w r3, r3, #16
  896. 8000734: d005 beq.n 8000742 <FLASH_SetErrorCode+0x16>
  897. #endif /* FLASH_BANK2_END */
  898. {
  899. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  900. 8000736: 4910 ldr r1, [pc, #64] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  901. 8000738: 69cb ldr r3, [r1, #28]
  902. 800073a: f043 0302 orr.w r3, r3, #2
  903. 800073e: 61cb str r3, [r1, #28]
  904. #if defined(FLASH_BANK2_END)
  905. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  906. #else
  907. flags |= FLASH_FLAG_WRPERR;
  908. 8000740: 2310 movs r3, #16
  909. #endif /* FLASH_BANK2_END */
  910. }
  911. #if defined(FLASH_BANK2_END)
  912. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  913. #else
  914. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  915. 8000742: 68d2 ldr r2, [r2, #12]
  916. 8000744: 0750 lsls r0, r2, #29
  917. 8000746: d506 bpl.n 8000756 <FLASH_SetErrorCode+0x2a>
  918. #endif /* FLASH_BANK2_END */
  919. {
  920. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  921. 8000748: 490b ldr r1, [pc, #44] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  922. #if defined(FLASH_BANK2_END)
  923. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  924. #else
  925. flags |= FLASH_FLAG_PGERR;
  926. 800074a: f043 0304 orr.w r3, r3, #4
  927. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  928. 800074e: 69ca ldr r2, [r1, #28]
  929. 8000750: f042 0201 orr.w r2, r2, #1
  930. 8000754: 61ca str r2, [r1, #28]
  931. #endif /* FLASH_BANK2_END */
  932. }
  933. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  934. 8000756: 4a07 ldr r2, [pc, #28] ; (8000774 <FLASH_SetErrorCode+0x48>)
  935. 8000758: 69d1 ldr r1, [r2, #28]
  936. 800075a: 07c9 lsls r1, r1, #31
  937. 800075c: d508 bpl.n 8000770 <FLASH_SetErrorCode+0x44>
  938. {
  939. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  940. 800075e: 4806 ldr r0, [pc, #24] ; (8000778 <FLASH_SetErrorCode+0x4c>)
  941. 8000760: 69c1 ldr r1, [r0, #28]
  942. 8000762: f041 0104 orr.w r1, r1, #4
  943. 8000766: 61c1 str r1, [r0, #28]
  944. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  945. 8000768: 69d1 ldr r1, [r2, #28]
  946. 800076a: f021 0101 bic.w r1, r1, #1
  947. 800076e: 61d1 str r1, [r2, #28]
  948. }
  949. /* Clear FLASH error pending bits */
  950. __HAL_FLASH_CLEAR_FLAG(flags);
  951. 8000770: 60d3 str r3, [r2, #12]
  952. 8000772: 4770 bx lr
  953. 8000774: 40022000 .word 0x40022000
  954. 8000778: 20000300 .word 0x20000300
  955. 0800077c <HAL_FLASH_Unlock>:
  956. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  957. 800077c: 4b06 ldr r3, [pc, #24] ; (8000798 <HAL_FLASH_Unlock+0x1c>)
  958. 800077e: 6918 ldr r0, [r3, #16]
  959. 8000780: f010 0080 ands.w r0, r0, #128 ; 0x80
  960. 8000784: d007 beq.n 8000796 <HAL_FLASH_Unlock+0x1a>
  961. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  962. 8000786: 4a05 ldr r2, [pc, #20] ; (800079c <HAL_FLASH_Unlock+0x20>)
  963. 8000788: 605a str r2, [r3, #4]
  964. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  965. 800078a: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  966. 800078e: 605a str r2, [r3, #4]
  967. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  968. 8000790: 6918 ldr r0, [r3, #16]
  969. HAL_StatusTypeDef status = HAL_OK;
  970. 8000792: f3c0 10c0 ubfx r0, r0, #7, #1
  971. }
  972. 8000796: 4770 bx lr
  973. 8000798: 40022000 .word 0x40022000
  974. 800079c: 45670123 .word 0x45670123
  975. 080007a0 <HAL_FLASH_Lock>:
  976. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  977. 80007a0: 4a03 ldr r2, [pc, #12] ; (80007b0 <HAL_FLASH_Lock+0x10>)
  978. }
  979. 80007a2: 2000 movs r0, #0
  980. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  981. 80007a4: 6913 ldr r3, [r2, #16]
  982. 80007a6: f043 0380 orr.w r3, r3, #128 ; 0x80
  983. 80007aa: 6113 str r3, [r2, #16]
  984. }
  985. 80007ac: 4770 bx lr
  986. 80007ae: bf00 nop
  987. 80007b0: 40022000 .word 0x40022000
  988. 080007b4 <HAL_FLASH_GetError>:
  989. return pFlash.ErrorCode;
  990. 80007b4: 4b01 ldr r3, [pc, #4] ; (80007bc <HAL_FLASH_GetError+0x8>)
  991. 80007b6: 69d8 ldr r0, [r3, #28]
  992. }
  993. 80007b8: 4770 bx lr
  994. 80007ba: bf00 nop
  995. 80007bc: 20000300 .word 0x20000300
  996. 080007c0 <FLASH_WaitForLastOperation>:
  997. {
  998. 80007c0: b5f8 push {r3, r4, r5, r6, r7, lr}
  999. 80007c2: 4606 mov r6, r0
  1000. uint32_t tickstart = HAL_GetTick();
  1001. 80007c4: f7ff fd7c bl 80002c0 <HAL_GetTick>
  1002. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1003. 80007c8: 4c11 ldr r4, [pc, #68] ; (8000810 <FLASH_WaitForLastOperation+0x50>)
  1004. uint32_t tickstart = HAL_GetTick();
  1005. 80007ca: 4607 mov r7, r0
  1006. 80007cc: 4625 mov r5, r4
  1007. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1008. 80007ce: 68e3 ldr r3, [r4, #12]
  1009. 80007d0: 07d8 lsls r0, r3, #31
  1010. 80007d2: d412 bmi.n 80007fa <FLASH_WaitForLastOperation+0x3a>
  1011. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1012. 80007d4: 68e3 ldr r3, [r4, #12]
  1013. 80007d6: 0699 lsls r1, r3, #26
  1014. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1015. 80007d8: bf44 itt mi
  1016. 80007da: 2320 movmi r3, #32
  1017. 80007dc: 60e3 strmi r3, [r4, #12]
  1018. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1019. 80007de: 68eb ldr r3, [r5, #12]
  1020. 80007e0: 06da lsls r2, r3, #27
  1021. 80007e2: d406 bmi.n 80007f2 <FLASH_WaitForLastOperation+0x32>
  1022. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1023. 80007e4: 69eb ldr r3, [r5, #28]
  1024. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1025. 80007e6: 07db lsls r3, r3, #31
  1026. 80007e8: d403 bmi.n 80007f2 <FLASH_WaitForLastOperation+0x32>
  1027. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1028. 80007ea: 68e8 ldr r0, [r5, #12]
  1029. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1030. 80007ec: f010 0004 ands.w r0, r0, #4
  1031. 80007f0: d002 beq.n 80007f8 <FLASH_WaitForLastOperation+0x38>
  1032. FLASH_SetErrorCode();
  1033. 80007f2: f7ff ff9b bl 800072c <FLASH_SetErrorCode>
  1034. return HAL_ERROR;
  1035. 80007f6: 2001 movs r0, #1
  1036. }
  1037. 80007f8: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1038. if (Timeout != HAL_MAX_DELAY)
  1039. 80007fa: 1c73 adds r3, r6, #1
  1040. 80007fc: d0e7 beq.n 80007ce <FLASH_WaitForLastOperation+0xe>
  1041. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1042. 80007fe: b90e cbnz r6, 8000804 <FLASH_WaitForLastOperation+0x44>
  1043. return HAL_TIMEOUT;
  1044. 8000800: 2003 movs r0, #3
  1045. 8000802: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1046. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1047. 8000804: f7ff fd5c bl 80002c0 <HAL_GetTick>
  1048. 8000808: 1bc0 subs r0, r0, r7
  1049. 800080a: 4286 cmp r6, r0
  1050. 800080c: d2df bcs.n 80007ce <FLASH_WaitForLastOperation+0xe>
  1051. 800080e: e7f7 b.n 8000800 <FLASH_WaitForLastOperation+0x40>
  1052. 8000810: 40022000 .word 0x40022000
  1053. 08000814 <HAL_FLASH_Program>:
  1054. {
  1055. 8000814: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1056. __HAL_LOCK(&pFlash);
  1057. 8000818: 4c1f ldr r4, [pc, #124] ; (8000898 <HAL_FLASH_Program+0x84>)
  1058. {
  1059. 800081a: 4699 mov r9, r3
  1060. __HAL_LOCK(&pFlash);
  1061. 800081c: 7e23 ldrb r3, [r4, #24]
  1062. {
  1063. 800081e: 4605 mov r5, r0
  1064. __HAL_LOCK(&pFlash);
  1065. 8000820: 2b01 cmp r3, #1
  1066. {
  1067. 8000822: 460f mov r7, r1
  1068. 8000824: 4690 mov r8, r2
  1069. __HAL_LOCK(&pFlash);
  1070. 8000826: d033 beq.n 8000890 <HAL_FLASH_Program+0x7c>
  1071. 8000828: 2301 movs r3, #1
  1072. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1073. 800082a: f24c 3050 movw r0, #50000 ; 0xc350
  1074. __HAL_LOCK(&pFlash);
  1075. 800082e: 7623 strb r3, [r4, #24]
  1076. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1077. 8000830: f7ff ffc6 bl 80007c0 <FLASH_WaitForLastOperation>
  1078. if(status == HAL_OK)
  1079. 8000834: bb40 cbnz r0, 8000888 <HAL_FLASH_Program+0x74>
  1080. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1081. 8000836: 2d01 cmp r5, #1
  1082. 8000838: d003 beq.n 8000842 <HAL_FLASH_Program+0x2e>
  1083. nbiterations = 4U;
  1084. 800083a: 2d02 cmp r5, #2
  1085. 800083c: bf0c ite eq
  1086. 800083e: 2502 moveq r5, #2
  1087. 8000840: 2504 movne r5, #4
  1088. 8000842: 2600 movs r6, #0
  1089. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1090. 8000844: 46b2 mov sl, r6
  1091. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1092. 8000846: f8df b054 ldr.w fp, [pc, #84] ; 800089c <HAL_FLASH_Program+0x88>
  1093. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1094. 800084a: 0132 lsls r2, r6, #4
  1095. 800084c: 4640 mov r0, r8
  1096. 800084e: 4649 mov r1, r9
  1097. 8000850: f7ff fce8 bl 8000224 <__aeabi_llsr>
  1098. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1099. 8000854: f8c4 a01c str.w sl, [r4, #28]
  1100. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1101. 8000858: f8db 3010 ldr.w r3, [fp, #16]
  1102. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1103. 800085c: b280 uxth r0, r0
  1104. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1105. 800085e: f043 0301 orr.w r3, r3, #1
  1106. 8000862: f8cb 3010 str.w r3, [fp, #16]
  1107. *(__IO uint16_t*)Address = Data;
  1108. 8000866: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1109. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1110. 800086a: f24c 3050 movw r0, #50000 ; 0xc350
  1111. 800086e: f7ff ffa7 bl 80007c0 <FLASH_WaitForLastOperation>
  1112. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1113. 8000872: f8db 3010 ldr.w r3, [fp, #16]
  1114. 8000876: f023 0301 bic.w r3, r3, #1
  1115. 800087a: f8cb 3010 str.w r3, [fp, #16]
  1116. if (status != HAL_OK)
  1117. 800087e: b918 cbnz r0, 8000888 <HAL_FLASH_Program+0x74>
  1118. 8000880: 3601 adds r6, #1
  1119. for (index = 0U; index < nbiterations; index++)
  1120. 8000882: b2f3 uxtb r3, r6
  1121. 8000884: 429d cmp r5, r3
  1122. 8000886: d8e0 bhi.n 800084a <HAL_FLASH_Program+0x36>
  1123. __HAL_UNLOCK(&pFlash);
  1124. 8000888: 2300 movs r3, #0
  1125. 800088a: 7623 strb r3, [r4, #24]
  1126. return status;
  1127. 800088c: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1128. __HAL_LOCK(&pFlash);
  1129. 8000890: 2002 movs r0, #2
  1130. }
  1131. 8000892: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1132. 8000896: bf00 nop
  1133. 8000898: 20000300 .word 0x20000300
  1134. 800089c: 40022000 .word 0x40022000
  1135. 080008a0 <FLASH_MassErase.isra.0>:
  1136. {
  1137. /* Check the parameters */
  1138. assert_param(IS_FLASH_BANK(Banks));
  1139. /* Clean the error context */
  1140. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1141. 80008a0: 2200 movs r2, #0
  1142. 80008a2: 4b06 ldr r3, [pc, #24] ; (80008bc <FLASH_MassErase.isra.0+0x1c>)
  1143. 80008a4: 61da str r2, [r3, #28]
  1144. #if !defined(FLASH_BANK2_END)
  1145. /* Prevent unused argument(s) compilation warning */
  1146. UNUSED(Banks);
  1147. #endif /* FLASH_BANK2_END */
  1148. /* Only bank1 will be erased*/
  1149. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1150. 80008a6: 4b06 ldr r3, [pc, #24] ; (80008c0 <FLASH_MassErase.isra.0+0x20>)
  1151. 80008a8: 691a ldr r2, [r3, #16]
  1152. 80008aa: f042 0204 orr.w r2, r2, #4
  1153. 80008ae: 611a str r2, [r3, #16]
  1154. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1155. 80008b0: 691a ldr r2, [r3, #16]
  1156. 80008b2: f042 0240 orr.w r2, r2, #64 ; 0x40
  1157. 80008b6: 611a str r2, [r3, #16]
  1158. 80008b8: 4770 bx lr
  1159. 80008ba: bf00 nop
  1160. 80008bc: 20000300 .word 0x20000300
  1161. 80008c0: 40022000 .word 0x40022000
  1162. 080008c4 <FLASH_PageErase>:
  1163. * @retval None
  1164. */
  1165. void FLASH_PageErase(uint32_t PageAddress)
  1166. {
  1167. /* Clean the error context */
  1168. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1169. 80008c4: 2200 movs r2, #0
  1170. 80008c6: 4b06 ldr r3, [pc, #24] ; (80008e0 <FLASH_PageErase+0x1c>)
  1171. 80008c8: 61da str r2, [r3, #28]
  1172. }
  1173. else
  1174. {
  1175. #endif /* FLASH_BANK2_END */
  1176. /* Proceed to erase the page */
  1177. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1178. 80008ca: 4b06 ldr r3, [pc, #24] ; (80008e4 <FLASH_PageErase+0x20>)
  1179. 80008cc: 691a ldr r2, [r3, #16]
  1180. 80008ce: f042 0202 orr.w r2, r2, #2
  1181. 80008d2: 611a str r2, [r3, #16]
  1182. WRITE_REG(FLASH->AR, PageAddress);
  1183. 80008d4: 6158 str r0, [r3, #20]
  1184. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1185. 80008d6: 691a ldr r2, [r3, #16]
  1186. 80008d8: f042 0240 orr.w r2, r2, #64 ; 0x40
  1187. 80008dc: 611a str r2, [r3, #16]
  1188. 80008de: 4770 bx lr
  1189. 80008e0: 20000300 .word 0x20000300
  1190. 80008e4: 40022000 .word 0x40022000
  1191. 080008e8 <HAL_FLASHEx_Erase>:
  1192. {
  1193. 80008e8: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1194. __HAL_LOCK(&pFlash);
  1195. 80008ec: 4d23 ldr r5, [pc, #140] ; (800097c <HAL_FLASHEx_Erase+0x94>)
  1196. {
  1197. 80008ee: 4607 mov r7, r0
  1198. __HAL_LOCK(&pFlash);
  1199. 80008f0: 7e2b ldrb r3, [r5, #24]
  1200. {
  1201. 80008f2: 4688 mov r8, r1
  1202. __HAL_LOCK(&pFlash);
  1203. 80008f4: 2b01 cmp r3, #1
  1204. 80008f6: d03d beq.n 8000974 <HAL_FLASHEx_Erase+0x8c>
  1205. 80008f8: 2401 movs r4, #1
  1206. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1207. 80008fa: 6803 ldr r3, [r0, #0]
  1208. __HAL_LOCK(&pFlash);
  1209. 80008fc: 762c strb r4, [r5, #24]
  1210. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1211. 80008fe: 2b02 cmp r3, #2
  1212. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1213. 8000900: f24c 3050 movw r0, #50000 ; 0xc350
  1214. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1215. 8000904: d113 bne.n 800092e <HAL_FLASHEx_Erase+0x46>
  1216. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1217. 8000906: f7ff ff5b bl 80007c0 <FLASH_WaitForLastOperation>
  1218. 800090a: b120 cbz r0, 8000916 <HAL_FLASHEx_Erase+0x2e>
  1219. HAL_StatusTypeDef status = HAL_ERROR;
  1220. 800090c: 2001 movs r0, #1
  1221. __HAL_UNLOCK(&pFlash);
  1222. 800090e: 2300 movs r3, #0
  1223. 8000910: 762b strb r3, [r5, #24]
  1224. return status;
  1225. 8000912: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1226. FLASH_MassErase(FLASH_BANK_1);
  1227. 8000916: f7ff ffc3 bl 80008a0 <FLASH_MassErase.isra.0>
  1228. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1229. 800091a: f24c 3050 movw r0, #50000 ; 0xc350
  1230. 800091e: f7ff ff4f bl 80007c0 <FLASH_WaitForLastOperation>
  1231. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1232. 8000922: 4a17 ldr r2, [pc, #92] ; (8000980 <HAL_FLASHEx_Erase+0x98>)
  1233. 8000924: 6913 ldr r3, [r2, #16]
  1234. 8000926: f023 0304 bic.w r3, r3, #4
  1235. 800092a: 6113 str r3, [r2, #16]
  1236. 800092c: e7ef b.n 800090e <HAL_FLASHEx_Erase+0x26>
  1237. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1238. 800092e: f7ff ff47 bl 80007c0 <FLASH_WaitForLastOperation>
  1239. 8000932: 2800 cmp r0, #0
  1240. 8000934: d1ea bne.n 800090c <HAL_FLASHEx_Erase+0x24>
  1241. *PageError = 0xFFFFFFFFU;
  1242. 8000936: f04f 33ff mov.w r3, #4294967295
  1243. 800093a: f8c8 3000 str.w r3, [r8]
  1244. HAL_StatusTypeDef status = HAL_ERROR;
  1245. 800093e: 4620 mov r0, r4
  1246. for(address = pEraseInit->PageAddress;
  1247. 8000940: 68be ldr r6, [r7, #8]
  1248. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1249. 8000942: 4c0f ldr r4, [pc, #60] ; (8000980 <HAL_FLASHEx_Erase+0x98>)
  1250. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1251. 8000944: 68fa ldr r2, [r7, #12]
  1252. 8000946: 68bb ldr r3, [r7, #8]
  1253. 8000948: eb03 23c2 add.w r3, r3, r2, lsl #11
  1254. for(address = pEraseInit->PageAddress;
  1255. 800094c: 429e cmp r6, r3
  1256. 800094e: d2de bcs.n 800090e <HAL_FLASHEx_Erase+0x26>
  1257. FLASH_PageErase(address);
  1258. 8000950: 4630 mov r0, r6
  1259. 8000952: f7ff ffb7 bl 80008c4 <FLASH_PageErase>
  1260. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1261. 8000956: f24c 3050 movw r0, #50000 ; 0xc350
  1262. 800095a: f7ff ff31 bl 80007c0 <FLASH_WaitForLastOperation>
  1263. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1264. 800095e: 6923 ldr r3, [r4, #16]
  1265. 8000960: f023 0302 bic.w r3, r3, #2
  1266. 8000964: 6123 str r3, [r4, #16]
  1267. if (status != HAL_OK)
  1268. 8000966: b110 cbz r0, 800096e <HAL_FLASHEx_Erase+0x86>
  1269. *PageError = address;
  1270. 8000968: f8c8 6000 str.w r6, [r8]
  1271. break;
  1272. 800096c: e7cf b.n 800090e <HAL_FLASHEx_Erase+0x26>
  1273. address += FLASH_PAGE_SIZE)
  1274. 800096e: f506 6600 add.w r6, r6, #2048 ; 0x800
  1275. 8000972: e7e7 b.n 8000944 <HAL_FLASHEx_Erase+0x5c>
  1276. __HAL_LOCK(&pFlash);
  1277. 8000974: 2002 movs r0, #2
  1278. }
  1279. 8000976: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1280. 800097a: bf00 nop
  1281. 800097c: 20000300 .word 0x20000300
  1282. 8000980: 40022000 .word 0x40022000
  1283. 08000984 <HAL_GPIO_Init>:
  1284. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1285. * the configuration information for the specified GPIO peripheral.
  1286. * @retval None
  1287. */
  1288. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1289. {
  1290. 8000984: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1291. uint32_t position;
  1292. uint32_t ioposition = 0x00U;
  1293. uint32_t iocurrent = 0x00U;
  1294. uint32_t temp = 0x00U;
  1295. uint32_t config = 0x00U;
  1296. 8000988: 2200 movs r2, #0
  1297. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1298. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1299. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1300. /* Configure the port pins */
  1301. for (position = 0U; position < GPIO_NUMBER; position++)
  1302. 800098a: 4616 mov r6, r2
  1303. /*--------------------- EXTI Mode Configuration ------------------------*/
  1304. /* Configure the External Interrupt or event for the current IO */
  1305. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1306. {
  1307. /* Enable AFIO Clock */
  1308. __HAL_RCC_AFIO_CLK_ENABLE();
  1309. 800098c: 4f6c ldr r7, [pc, #432] ; (8000b40 <HAL_GPIO_Init+0x1bc>)
  1310. 800098e: 4b6d ldr r3, [pc, #436] ; (8000b44 <HAL_GPIO_Init+0x1c0>)
  1311. temp = AFIO->EXTICR[position >> 2U];
  1312. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1313. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1314. 8000990: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b4c <HAL_GPIO_Init+0x1c8>
  1315. switch (GPIO_Init->Mode)
  1316. 8000994: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b50 <HAL_GPIO_Init+0x1cc>
  1317. ioposition = (0x01U << position);
  1318. 8000998: f04f 0801 mov.w r8, #1
  1319. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1320. 800099c: 680c ldr r4, [r1, #0]
  1321. ioposition = (0x01U << position);
  1322. 800099e: fa08 f806 lsl.w r8, r8, r6
  1323. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1324. 80009a2: ea08 0404 and.w r4, r8, r4
  1325. if (iocurrent == ioposition)
  1326. 80009a6: 45a0 cmp r8, r4
  1327. 80009a8: f040 8085 bne.w 8000ab6 <HAL_GPIO_Init+0x132>
  1328. switch (GPIO_Init->Mode)
  1329. 80009ac: 684d ldr r5, [r1, #4]
  1330. 80009ae: 2d12 cmp r5, #18
  1331. 80009b0: f000 80b7 beq.w 8000b22 <HAL_GPIO_Init+0x19e>
  1332. 80009b4: f200 808d bhi.w 8000ad2 <HAL_GPIO_Init+0x14e>
  1333. 80009b8: 2d02 cmp r5, #2
  1334. 80009ba: f000 80af beq.w 8000b1c <HAL_GPIO_Init+0x198>
  1335. 80009be: f200 8081 bhi.w 8000ac4 <HAL_GPIO_Init+0x140>
  1336. 80009c2: 2d00 cmp r5, #0
  1337. 80009c4: f000 8091 beq.w 8000aea <HAL_GPIO_Init+0x166>
  1338. 80009c8: 2d01 cmp r5, #1
  1339. 80009ca: f000 80a5 beq.w 8000b18 <HAL_GPIO_Init+0x194>
  1340. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1341. 80009ce: f04f 090f mov.w r9, #15
  1342. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1343. 80009d2: 2cff cmp r4, #255 ; 0xff
  1344. 80009d4: bf93 iteet ls
  1345. 80009d6: 4682 movls sl, r0
  1346. 80009d8: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1347. 80009dc: 3d08 subhi r5, #8
  1348. 80009de: f8d0 b000 ldrls.w fp, [r0]
  1349. 80009e2: bf92 itee ls
  1350. 80009e4: 00b5 lslls r5, r6, #2
  1351. 80009e6: f8d0 b004 ldrhi.w fp, [r0, #4]
  1352. 80009ea: 00ad lslhi r5, r5, #2
  1353. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1354. 80009ec: fa09 f805 lsl.w r8, r9, r5
  1355. 80009f0: ea2b 0808 bic.w r8, fp, r8
  1356. 80009f4: fa02 f505 lsl.w r5, r2, r5
  1357. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1358. 80009f8: bf88 it hi
  1359. 80009fa: f100 0a04 addhi.w sl, r0, #4
  1360. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1361. 80009fe: ea48 0505 orr.w r5, r8, r5
  1362. 8000a02: f8ca 5000 str.w r5, [sl]
  1363. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1364. 8000a06: f8d1 a004 ldr.w sl, [r1, #4]
  1365. 8000a0a: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1366. 8000a0e: d052 beq.n 8000ab6 <HAL_GPIO_Init+0x132>
  1367. __HAL_RCC_AFIO_CLK_ENABLE();
  1368. 8000a10: 69bd ldr r5, [r7, #24]
  1369. 8000a12: f026 0803 bic.w r8, r6, #3
  1370. 8000a16: f045 0501 orr.w r5, r5, #1
  1371. 8000a1a: 61bd str r5, [r7, #24]
  1372. 8000a1c: 69bd ldr r5, [r7, #24]
  1373. 8000a1e: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1374. 8000a22: f005 0501 and.w r5, r5, #1
  1375. 8000a26: 9501 str r5, [sp, #4]
  1376. 8000a28: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1377. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1378. 8000a2c: f006 0b03 and.w fp, r6, #3
  1379. __HAL_RCC_AFIO_CLK_ENABLE();
  1380. 8000a30: 9d01 ldr r5, [sp, #4]
  1381. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1382. 8000a32: ea4f 0b8b mov.w fp, fp, lsl #2
  1383. temp = AFIO->EXTICR[position >> 2U];
  1384. 8000a36: f8d8 5008 ldr.w r5, [r8, #8]
  1385. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1386. 8000a3a: fa09 f90b lsl.w r9, r9, fp
  1387. 8000a3e: ea25 0909 bic.w r9, r5, r9
  1388. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1389. 8000a42: 4d41 ldr r5, [pc, #260] ; (8000b48 <HAL_GPIO_Init+0x1c4>)
  1390. 8000a44: 42a8 cmp r0, r5
  1391. 8000a46: d071 beq.n 8000b2c <HAL_GPIO_Init+0x1a8>
  1392. 8000a48: f505 6580 add.w r5, r5, #1024 ; 0x400
  1393. 8000a4c: 42a8 cmp r0, r5
  1394. 8000a4e: d06f beq.n 8000b30 <HAL_GPIO_Init+0x1ac>
  1395. 8000a50: f505 6580 add.w r5, r5, #1024 ; 0x400
  1396. 8000a54: 42a8 cmp r0, r5
  1397. 8000a56: d06d beq.n 8000b34 <HAL_GPIO_Init+0x1b0>
  1398. 8000a58: f505 6580 add.w r5, r5, #1024 ; 0x400
  1399. 8000a5c: 42a8 cmp r0, r5
  1400. 8000a5e: d06b beq.n 8000b38 <HAL_GPIO_Init+0x1b4>
  1401. 8000a60: f505 6580 add.w r5, r5, #1024 ; 0x400
  1402. 8000a64: 42a8 cmp r0, r5
  1403. 8000a66: d069 beq.n 8000b3c <HAL_GPIO_Init+0x1b8>
  1404. 8000a68: 4570 cmp r0, lr
  1405. 8000a6a: bf0c ite eq
  1406. 8000a6c: 2505 moveq r5, #5
  1407. 8000a6e: 2506 movne r5, #6
  1408. 8000a70: fa05 f50b lsl.w r5, r5, fp
  1409. 8000a74: ea45 0509 orr.w r5, r5, r9
  1410. AFIO->EXTICR[position >> 2U] = temp;
  1411. 8000a78: f8c8 5008 str.w r5, [r8, #8]
  1412. /* Configure the interrupt mask */
  1413. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1414. {
  1415. SET_BIT(EXTI->IMR, iocurrent);
  1416. 8000a7c: 681d ldr r5, [r3, #0]
  1417. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1418. 8000a7e: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1419. SET_BIT(EXTI->IMR, iocurrent);
  1420. 8000a82: bf14 ite ne
  1421. 8000a84: 4325 orrne r5, r4
  1422. }
  1423. else
  1424. {
  1425. CLEAR_BIT(EXTI->IMR, iocurrent);
  1426. 8000a86: 43a5 biceq r5, r4
  1427. 8000a88: 601d str r5, [r3, #0]
  1428. }
  1429. /* Configure the event mask */
  1430. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1431. {
  1432. SET_BIT(EXTI->EMR, iocurrent);
  1433. 8000a8a: 685d ldr r5, [r3, #4]
  1434. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1435. 8000a8c: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1436. SET_BIT(EXTI->EMR, iocurrent);
  1437. 8000a90: bf14 ite ne
  1438. 8000a92: 4325 orrne r5, r4
  1439. }
  1440. else
  1441. {
  1442. CLEAR_BIT(EXTI->EMR, iocurrent);
  1443. 8000a94: 43a5 biceq r5, r4
  1444. 8000a96: 605d str r5, [r3, #4]
  1445. }
  1446. /* Enable or disable the rising trigger */
  1447. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1448. {
  1449. SET_BIT(EXTI->RTSR, iocurrent);
  1450. 8000a98: 689d ldr r5, [r3, #8]
  1451. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1452. 8000a9a: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1453. SET_BIT(EXTI->RTSR, iocurrent);
  1454. 8000a9e: bf14 ite ne
  1455. 8000aa0: 4325 orrne r5, r4
  1456. }
  1457. else
  1458. {
  1459. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1460. 8000aa2: 43a5 biceq r5, r4
  1461. 8000aa4: 609d str r5, [r3, #8]
  1462. }
  1463. /* Enable or disable the falling trigger */
  1464. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1465. {
  1466. SET_BIT(EXTI->FTSR, iocurrent);
  1467. 8000aa6: 68dd ldr r5, [r3, #12]
  1468. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1469. 8000aa8: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1470. SET_BIT(EXTI->FTSR, iocurrent);
  1471. 8000aac: bf14 ite ne
  1472. 8000aae: 432c orrne r4, r5
  1473. }
  1474. else
  1475. {
  1476. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1477. 8000ab0: ea25 0404 biceq.w r4, r5, r4
  1478. 8000ab4: 60dc str r4, [r3, #12]
  1479. for (position = 0U; position < GPIO_NUMBER; position++)
  1480. 8000ab6: 3601 adds r6, #1
  1481. 8000ab8: 2e10 cmp r6, #16
  1482. 8000aba: f47f af6d bne.w 8000998 <HAL_GPIO_Init+0x14>
  1483. }
  1484. }
  1485. }
  1486. }
  1487. }
  1488. 8000abe: b003 add sp, #12
  1489. 8000ac0: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1490. switch (GPIO_Init->Mode)
  1491. 8000ac4: 2d03 cmp r5, #3
  1492. 8000ac6: d025 beq.n 8000b14 <HAL_GPIO_Init+0x190>
  1493. 8000ac8: 2d11 cmp r5, #17
  1494. 8000aca: d180 bne.n 80009ce <HAL_GPIO_Init+0x4a>
  1495. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1496. 8000acc: 68ca ldr r2, [r1, #12]
  1497. 8000ace: 3204 adds r2, #4
  1498. break;
  1499. 8000ad0: e77d b.n 80009ce <HAL_GPIO_Init+0x4a>
  1500. switch (GPIO_Init->Mode)
  1501. 8000ad2: 4565 cmp r5, ip
  1502. 8000ad4: d009 beq.n 8000aea <HAL_GPIO_Init+0x166>
  1503. 8000ad6: d812 bhi.n 8000afe <HAL_GPIO_Init+0x17a>
  1504. 8000ad8: f8df 9078 ldr.w r9, [pc, #120] ; 8000b54 <HAL_GPIO_Init+0x1d0>
  1505. 8000adc: 454d cmp r5, r9
  1506. 8000ade: d004 beq.n 8000aea <HAL_GPIO_Init+0x166>
  1507. 8000ae0: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1508. 8000ae4: 454d cmp r5, r9
  1509. 8000ae6: f47f af72 bne.w 80009ce <HAL_GPIO_Init+0x4a>
  1510. if (GPIO_Init->Pull == GPIO_NOPULL)
  1511. 8000aea: 688a ldr r2, [r1, #8]
  1512. 8000aec: b1e2 cbz r2, 8000b28 <HAL_GPIO_Init+0x1a4>
  1513. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1514. 8000aee: 2a01 cmp r2, #1
  1515. GPIOx->BSRR = ioposition;
  1516. 8000af0: bf0c ite eq
  1517. 8000af2: f8c0 8010 streq.w r8, [r0, #16]
  1518. GPIOx->BRR = ioposition;
  1519. 8000af6: f8c0 8014 strne.w r8, [r0, #20]
  1520. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1521. 8000afa: 2208 movs r2, #8
  1522. 8000afc: e767 b.n 80009ce <HAL_GPIO_Init+0x4a>
  1523. switch (GPIO_Init->Mode)
  1524. 8000afe: f8df 9058 ldr.w r9, [pc, #88] ; 8000b58 <HAL_GPIO_Init+0x1d4>
  1525. 8000b02: 454d cmp r5, r9
  1526. 8000b04: d0f1 beq.n 8000aea <HAL_GPIO_Init+0x166>
  1527. 8000b06: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1528. 8000b0a: 454d cmp r5, r9
  1529. 8000b0c: d0ed beq.n 8000aea <HAL_GPIO_Init+0x166>
  1530. 8000b0e: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1531. 8000b12: e7e7 b.n 8000ae4 <HAL_GPIO_Init+0x160>
  1532. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1533. 8000b14: 2200 movs r2, #0
  1534. 8000b16: e75a b.n 80009ce <HAL_GPIO_Init+0x4a>
  1535. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1536. 8000b18: 68ca ldr r2, [r1, #12]
  1537. break;
  1538. 8000b1a: e758 b.n 80009ce <HAL_GPIO_Init+0x4a>
  1539. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1540. 8000b1c: 68ca ldr r2, [r1, #12]
  1541. 8000b1e: 3208 adds r2, #8
  1542. break;
  1543. 8000b20: e755 b.n 80009ce <HAL_GPIO_Init+0x4a>
  1544. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1545. 8000b22: 68ca ldr r2, [r1, #12]
  1546. 8000b24: 320c adds r2, #12
  1547. break;
  1548. 8000b26: e752 b.n 80009ce <HAL_GPIO_Init+0x4a>
  1549. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1550. 8000b28: 2204 movs r2, #4
  1551. 8000b2a: e750 b.n 80009ce <HAL_GPIO_Init+0x4a>
  1552. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1553. 8000b2c: 2500 movs r5, #0
  1554. 8000b2e: e79f b.n 8000a70 <HAL_GPIO_Init+0xec>
  1555. 8000b30: 2501 movs r5, #1
  1556. 8000b32: e79d b.n 8000a70 <HAL_GPIO_Init+0xec>
  1557. 8000b34: 2502 movs r5, #2
  1558. 8000b36: e79b b.n 8000a70 <HAL_GPIO_Init+0xec>
  1559. 8000b38: 2503 movs r5, #3
  1560. 8000b3a: e799 b.n 8000a70 <HAL_GPIO_Init+0xec>
  1561. 8000b3c: 2504 movs r5, #4
  1562. 8000b3e: e797 b.n 8000a70 <HAL_GPIO_Init+0xec>
  1563. 8000b40: 40021000 .word 0x40021000
  1564. 8000b44: 40010400 .word 0x40010400
  1565. 8000b48: 40010800 .word 0x40010800
  1566. 8000b4c: 40011c00 .word 0x40011c00
  1567. 8000b50: 10210000 .word 0x10210000
  1568. 8000b54: 10110000 .word 0x10110000
  1569. 8000b58: 10310000 .word 0x10310000
  1570. 08000b5c <HAL_GPIO_WritePin>:
  1571. {
  1572. /* Check the parameters */
  1573. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1574. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1575. if (PinState != GPIO_PIN_RESET)
  1576. 8000b5c: b10a cbz r2, 8000b62 <HAL_GPIO_WritePin+0x6>
  1577. {
  1578. GPIOx->BSRR = GPIO_Pin;
  1579. }
  1580. else
  1581. {
  1582. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1583. 8000b5e: 6101 str r1, [r0, #16]
  1584. 8000b60: 4770 bx lr
  1585. 8000b62: 0409 lsls r1, r1, #16
  1586. 8000b64: e7fb b.n 8000b5e <HAL_GPIO_WritePin+0x2>
  1587. 08000b66 <HAL_GPIO_TogglePin>:
  1588. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1589. {
  1590. /* Check the parameters */
  1591. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1592. GPIOx->ODR ^= GPIO_Pin;
  1593. 8000b66: 68c3 ldr r3, [r0, #12]
  1594. 8000b68: 4059 eors r1, r3
  1595. 8000b6a: 60c1 str r1, [r0, #12]
  1596. 8000b6c: 4770 bx lr
  1597. ...
  1598. 08000b70 <HAL_I2C_Init>:
  1599. * @param hi2c: pointer to a I2C_HandleTypeDef structure that contains
  1600. * the configuration information for I2C module
  1601. * @retval HAL status
  1602. */
  1603. HAL_StatusTypeDef HAL_I2C_Init(I2C_HandleTypeDef *hi2c)
  1604. {
  1605. 8000b70: b538 push {r3, r4, r5, lr}
  1606. uint32_t freqrange = 0U;
  1607. uint32_t pclk1 = 0U;
  1608. /* Check the I2C handle allocation */
  1609. if(hi2c == NULL)
  1610. 8000b72: 4604 mov r4, r0
  1611. 8000b74: b908 cbnz r0, 8000b7a <HAL_I2C_Init+0xa>
  1612. {
  1613. return HAL_ERROR;
  1614. 8000b76: 2001 movs r0, #1
  1615. 8000b78: bd38 pop {r3, r4, r5, pc}
  1616. assert_param(IS_I2C_DUAL_ADDRESS(hi2c->Init.DualAddressMode));
  1617. assert_param(IS_I2C_OWN_ADDRESS2(hi2c->Init.OwnAddress2));
  1618. assert_param(IS_I2C_GENERAL_CALL(hi2c->Init.GeneralCallMode));
  1619. assert_param(IS_I2C_NO_STRETCH(hi2c->Init.NoStretchMode));
  1620. if(hi2c->State == HAL_I2C_STATE_RESET)
  1621. 8000b7a: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  1622. 8000b7e: f003 02ff and.w r2, r3, #255 ; 0xff
  1623. 8000b82: b91b cbnz r3, 8000b8c <HAL_I2C_Init+0x1c>
  1624. {
  1625. /* Allocate lock resource and initialize it */
  1626. hi2c->Lock = HAL_UNLOCKED;
  1627. 8000b84: f880 203c strb.w r2, [r0, #60] ; 0x3c
  1628. /* Init the low level hardware : GPIO, CLOCK, NVIC */
  1629. HAL_I2C_MspInit(hi2c);
  1630. 8000b88: f001 fbb6 bl 80022f8 <HAL_I2C_MspInit>
  1631. }
  1632. hi2c->State = HAL_I2C_STATE_BUSY;
  1633. 8000b8c: 2324 movs r3, #36 ; 0x24
  1634. /* Disable the selected I2C peripheral */
  1635. __HAL_I2C_DISABLE(hi2c);
  1636. 8000b8e: 6822 ldr r2, [r4, #0]
  1637. hi2c->State = HAL_I2C_STATE_BUSY;
  1638. 8000b90: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1639. __HAL_I2C_DISABLE(hi2c);
  1640. 8000b94: 6813 ldr r3, [r2, #0]
  1641. 8000b96: f023 0301 bic.w r3, r3, #1
  1642. 8000b9a: 6013 str r3, [r2, #0]
  1643. /* Get PCLK1 frequency */
  1644. pclk1 = HAL_RCC_GetPCLK1Freq();
  1645. 8000b9c: f000 fae2 bl 8001164 <HAL_RCC_GetPCLK1Freq>
  1646. /* Check the minimum allowed PCLK1 frequency */
  1647. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1648. 8000ba0: 6863 ldr r3, [r4, #4]
  1649. 8000ba2: 4a2f ldr r2, [pc, #188] ; (8000c60 <HAL_I2C_Init+0xf0>)
  1650. 8000ba4: 4293 cmp r3, r2
  1651. 8000ba6: d830 bhi.n 8000c0a <HAL_I2C_Init+0x9a>
  1652. 8000ba8: 4a2e ldr r2, [pc, #184] ; (8000c64 <HAL_I2C_Init+0xf4>)
  1653. 8000baa: 4290 cmp r0, r2
  1654. 8000bac: d9e3 bls.n 8000b76 <HAL_I2C_Init+0x6>
  1655. {
  1656. return HAL_ERROR;
  1657. }
  1658. /* Calculate frequency range */
  1659. freqrange = I2C_FREQRANGE(pclk1);
  1660. 8000bae: 4a2e ldr r2, [pc, #184] ; (8000c68 <HAL_I2C_Init+0xf8>)
  1661. /*---------------------------- I2Cx CR2 Configuration ----------------------*/
  1662. /* Configure I2Cx: Frequency range */
  1663. hi2c->Instance->CR2 = freqrange;
  1664. 8000bb0: 6821 ldr r1, [r4, #0]
  1665. freqrange = I2C_FREQRANGE(pclk1);
  1666. 8000bb2: fbb0 f2f2 udiv r2, r0, r2
  1667. hi2c->Instance->CR2 = freqrange;
  1668. 8000bb6: 604a str r2, [r1, #4]
  1669. /*---------------------------- I2Cx TRISE Configuration --------------------*/
  1670. /* Configure I2Cx: Rise Time */
  1671. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1672. 8000bb8: 3201 adds r2, #1
  1673. 8000bba: 620a str r2, [r1, #32]
  1674. /*---------------------------- I2Cx CCR Configuration ----------------------*/
  1675. /* Configure I2Cx: Speed */
  1676. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1677. 8000bbc: 4a28 ldr r2, [pc, #160] ; (8000c60 <HAL_I2C_Init+0xf0>)
  1678. 8000bbe: 3801 subs r0, #1
  1679. 8000bc0: 4293 cmp r3, r2
  1680. 8000bc2: d832 bhi.n 8000c2a <HAL_I2C_Init+0xba>
  1681. 8000bc4: 005b lsls r3, r3, #1
  1682. 8000bc6: fbb0 f0f3 udiv r0, r0, r3
  1683. 8000bca: 1c43 adds r3, r0, #1
  1684. 8000bcc: f3c3 030b ubfx r3, r3, #0, #12
  1685. 8000bd0: 2b04 cmp r3, #4
  1686. 8000bd2: bf38 it cc
  1687. 8000bd4: 2304 movcc r3, #4
  1688. 8000bd6: 61cb str r3, [r1, #28]
  1689. /*---------------------------- I2Cx CR1 Configuration ----------------------*/
  1690. /* Configure I2Cx: Generalcall and NoStretch mode */
  1691. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1692. 8000bd8: 6a22 ldr r2, [r4, #32]
  1693. 8000bda: 69e3 ldr r3, [r4, #28]
  1694. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1695. /* Enable the selected I2C peripheral */
  1696. __HAL_I2C_ENABLE(hi2c);
  1697. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1698. 8000bdc: 2000 movs r0, #0
  1699. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1700. 8000bde: 4313 orrs r3, r2
  1701. 8000be0: 600b str r3, [r1, #0]
  1702. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  1703. 8000be2: 68e2 ldr r2, [r4, #12]
  1704. 8000be4: 6923 ldr r3, [r4, #16]
  1705. 8000be6: 4313 orrs r3, r2
  1706. 8000be8: 608b str r3, [r1, #8]
  1707. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1708. 8000bea: 69a2 ldr r2, [r4, #24]
  1709. 8000bec: 6963 ldr r3, [r4, #20]
  1710. 8000bee: 4313 orrs r3, r2
  1711. 8000bf0: 60cb str r3, [r1, #12]
  1712. __HAL_I2C_ENABLE(hi2c);
  1713. 8000bf2: 680b ldr r3, [r1, #0]
  1714. 8000bf4: f043 0301 orr.w r3, r3, #1
  1715. 8000bf8: 600b str r3, [r1, #0]
  1716. hi2c->State = HAL_I2C_STATE_READY;
  1717. 8000bfa: 2320 movs r3, #32
  1718. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1719. 8000bfc: 6420 str r0, [r4, #64] ; 0x40
  1720. hi2c->State = HAL_I2C_STATE_READY;
  1721. 8000bfe: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1722. hi2c->PreviousState = I2C_STATE_NONE;
  1723. 8000c02: 6320 str r0, [r4, #48] ; 0x30
  1724. hi2c->Mode = HAL_I2C_MODE_NONE;
  1725. 8000c04: f884 003e strb.w r0, [r4, #62] ; 0x3e
  1726. return HAL_OK;
  1727. 8000c08: bd38 pop {r3, r4, r5, pc}
  1728. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1729. 8000c0a: 4a18 ldr r2, [pc, #96] ; (8000c6c <HAL_I2C_Init+0xfc>)
  1730. 8000c0c: 4290 cmp r0, r2
  1731. 8000c0e: d9b2 bls.n 8000b76 <HAL_I2C_Init+0x6>
  1732. freqrange = I2C_FREQRANGE(pclk1);
  1733. 8000c10: 4d15 ldr r5, [pc, #84] ; (8000c68 <HAL_I2C_Init+0xf8>)
  1734. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1735. 8000c12: f44f 7296 mov.w r2, #300 ; 0x12c
  1736. freqrange = I2C_FREQRANGE(pclk1);
  1737. 8000c16: fbb0 f5f5 udiv r5, r0, r5
  1738. hi2c->Instance->CR2 = freqrange;
  1739. 8000c1a: 6821 ldr r1, [r4, #0]
  1740. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1741. 8000c1c: 436a muls r2, r5
  1742. hi2c->Instance->CR2 = freqrange;
  1743. 8000c1e: 604d str r5, [r1, #4]
  1744. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1745. 8000c20: f44f 757a mov.w r5, #1000 ; 0x3e8
  1746. 8000c24: fbb2 f2f5 udiv r2, r2, r5
  1747. 8000c28: e7c6 b.n 8000bb8 <HAL_I2C_Init+0x48>
  1748. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1749. 8000c2a: 68a2 ldr r2, [r4, #8]
  1750. 8000c2c: b952 cbnz r2, 8000c44 <HAL_I2C_Init+0xd4>
  1751. 8000c2e: eb03 0343 add.w r3, r3, r3, lsl #1
  1752. 8000c32: fbb0 f0f3 udiv r0, r0, r3
  1753. 8000c36: 1c43 adds r3, r0, #1
  1754. 8000c38: f3c3 030b ubfx r3, r3, #0, #12
  1755. 8000c3c: b16b cbz r3, 8000c5a <HAL_I2C_Init+0xea>
  1756. 8000c3e: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  1757. 8000c42: e7c8 b.n 8000bd6 <HAL_I2C_Init+0x66>
  1758. 8000c44: 2219 movs r2, #25
  1759. 8000c46: 4353 muls r3, r2
  1760. 8000c48: fbb0 f0f3 udiv r0, r0, r3
  1761. 8000c4c: 1c43 adds r3, r0, #1
  1762. 8000c4e: f3c3 030b ubfx r3, r3, #0, #12
  1763. 8000c52: b113 cbz r3, 8000c5a <HAL_I2C_Init+0xea>
  1764. 8000c54: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  1765. 8000c58: e7bd b.n 8000bd6 <HAL_I2C_Init+0x66>
  1766. 8000c5a: 2301 movs r3, #1
  1767. 8000c5c: e7bb b.n 8000bd6 <HAL_I2C_Init+0x66>
  1768. 8000c5e: bf00 nop
  1769. 8000c60: 000186a0 .word 0x000186a0
  1770. 8000c64: 001e847f .word 0x001e847f
  1771. 8000c68: 000f4240 .word 0x000f4240
  1772. 8000c6c: 003d08ff .word 0x003d08ff
  1773. 08000c70 <HAL_RCC_OscConfig>:
  1774. /* Check the parameters */
  1775. assert_param(RCC_OscInitStruct != NULL);
  1776. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1777. /*------------------------------- HSE Configuration ------------------------*/
  1778. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1779. 8000c70: 6803 ldr r3, [r0, #0]
  1780. {
  1781. 8000c72: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1782. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1783. 8000c76: 07db lsls r3, r3, #31
  1784. {
  1785. 8000c78: 4605 mov r5, r0
  1786. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1787. 8000c7a: d410 bmi.n 8000c9e <HAL_RCC_OscConfig+0x2e>
  1788. }
  1789. }
  1790. }
  1791. }
  1792. /*----------------------------- HSI Configuration --------------------------*/
  1793. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1794. 8000c7c: 682b ldr r3, [r5, #0]
  1795. 8000c7e: 079f lsls r7, r3, #30
  1796. 8000c80: d45e bmi.n 8000d40 <HAL_RCC_OscConfig+0xd0>
  1797. }
  1798. }
  1799. }
  1800. }
  1801. /*------------------------------ LSI Configuration -------------------------*/
  1802. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1803. 8000c82: 682b ldr r3, [r5, #0]
  1804. 8000c84: 0719 lsls r1, r3, #28
  1805. 8000c86: f100 8095 bmi.w 8000db4 <HAL_RCC_OscConfig+0x144>
  1806. }
  1807. }
  1808. }
  1809. }
  1810. /*------------------------------ LSE Configuration -------------------------*/
  1811. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1812. 8000c8a: 682b ldr r3, [r5, #0]
  1813. 8000c8c: 075a lsls r2, r3, #29
  1814. 8000c8e: f100 80bf bmi.w 8000e10 <HAL_RCC_OscConfig+0x1a0>
  1815. #endif /* RCC_CR_PLL2ON */
  1816. /*-------------------------------- PLL Configuration -----------------------*/
  1817. /* Check the parameters */
  1818. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1819. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1820. 8000c92: 69ea ldr r2, [r5, #28]
  1821. 8000c94: 2a00 cmp r2, #0
  1822. 8000c96: f040 812d bne.w 8000ef4 <HAL_RCC_OscConfig+0x284>
  1823. {
  1824. return HAL_ERROR;
  1825. }
  1826. }
  1827. return HAL_OK;
  1828. 8000c9a: 2000 movs r0, #0
  1829. 8000c9c: e014 b.n 8000cc8 <HAL_RCC_OscConfig+0x58>
  1830. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1831. 8000c9e: 4c90 ldr r4, [pc, #576] ; (8000ee0 <HAL_RCC_OscConfig+0x270>)
  1832. 8000ca0: 6863 ldr r3, [r4, #4]
  1833. 8000ca2: f003 030c and.w r3, r3, #12
  1834. 8000ca6: 2b04 cmp r3, #4
  1835. 8000ca8: d007 beq.n 8000cba <HAL_RCC_OscConfig+0x4a>
  1836. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1837. 8000caa: 6863 ldr r3, [r4, #4]
  1838. 8000cac: f003 030c and.w r3, r3, #12
  1839. 8000cb0: 2b08 cmp r3, #8
  1840. 8000cb2: d10c bne.n 8000cce <HAL_RCC_OscConfig+0x5e>
  1841. 8000cb4: 6863 ldr r3, [r4, #4]
  1842. 8000cb6: 03de lsls r6, r3, #15
  1843. 8000cb8: d509 bpl.n 8000cce <HAL_RCC_OscConfig+0x5e>
  1844. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1845. 8000cba: 6823 ldr r3, [r4, #0]
  1846. 8000cbc: 039c lsls r4, r3, #14
  1847. 8000cbe: d5dd bpl.n 8000c7c <HAL_RCC_OscConfig+0xc>
  1848. 8000cc0: 686b ldr r3, [r5, #4]
  1849. 8000cc2: 2b00 cmp r3, #0
  1850. 8000cc4: d1da bne.n 8000c7c <HAL_RCC_OscConfig+0xc>
  1851. return HAL_ERROR;
  1852. 8000cc6: 2001 movs r0, #1
  1853. }
  1854. 8000cc8: b002 add sp, #8
  1855. 8000cca: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1856. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1857. 8000cce: 686b ldr r3, [r5, #4]
  1858. 8000cd0: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1859. 8000cd4: d110 bne.n 8000cf8 <HAL_RCC_OscConfig+0x88>
  1860. 8000cd6: 6823 ldr r3, [r4, #0]
  1861. 8000cd8: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1862. 8000cdc: 6023 str r3, [r4, #0]
  1863. tickstart = HAL_GetTick();
  1864. 8000cde: f7ff faef bl 80002c0 <HAL_GetTick>
  1865. 8000ce2: 4606 mov r6, r0
  1866. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1867. 8000ce4: 6823 ldr r3, [r4, #0]
  1868. 8000ce6: 0398 lsls r0, r3, #14
  1869. 8000ce8: d4c8 bmi.n 8000c7c <HAL_RCC_OscConfig+0xc>
  1870. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1871. 8000cea: f7ff fae9 bl 80002c0 <HAL_GetTick>
  1872. 8000cee: 1b80 subs r0, r0, r6
  1873. 8000cf0: 2864 cmp r0, #100 ; 0x64
  1874. 8000cf2: d9f7 bls.n 8000ce4 <HAL_RCC_OscConfig+0x74>
  1875. return HAL_TIMEOUT;
  1876. 8000cf4: 2003 movs r0, #3
  1877. 8000cf6: e7e7 b.n 8000cc8 <HAL_RCC_OscConfig+0x58>
  1878. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1879. 8000cf8: b99b cbnz r3, 8000d22 <HAL_RCC_OscConfig+0xb2>
  1880. 8000cfa: 6823 ldr r3, [r4, #0]
  1881. 8000cfc: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1882. 8000d00: 6023 str r3, [r4, #0]
  1883. 8000d02: 6823 ldr r3, [r4, #0]
  1884. 8000d04: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1885. 8000d08: 6023 str r3, [r4, #0]
  1886. tickstart = HAL_GetTick();
  1887. 8000d0a: f7ff fad9 bl 80002c0 <HAL_GetTick>
  1888. 8000d0e: 4606 mov r6, r0
  1889. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1890. 8000d10: 6823 ldr r3, [r4, #0]
  1891. 8000d12: 0399 lsls r1, r3, #14
  1892. 8000d14: d5b2 bpl.n 8000c7c <HAL_RCC_OscConfig+0xc>
  1893. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1894. 8000d16: f7ff fad3 bl 80002c0 <HAL_GetTick>
  1895. 8000d1a: 1b80 subs r0, r0, r6
  1896. 8000d1c: 2864 cmp r0, #100 ; 0x64
  1897. 8000d1e: d9f7 bls.n 8000d10 <HAL_RCC_OscConfig+0xa0>
  1898. 8000d20: e7e8 b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  1899. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1900. 8000d22: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1901. 8000d26: 6823 ldr r3, [r4, #0]
  1902. 8000d28: d103 bne.n 8000d32 <HAL_RCC_OscConfig+0xc2>
  1903. 8000d2a: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1904. 8000d2e: 6023 str r3, [r4, #0]
  1905. 8000d30: e7d1 b.n 8000cd6 <HAL_RCC_OscConfig+0x66>
  1906. 8000d32: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1907. 8000d36: 6023 str r3, [r4, #0]
  1908. 8000d38: 6823 ldr r3, [r4, #0]
  1909. 8000d3a: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1910. 8000d3e: e7cd b.n 8000cdc <HAL_RCC_OscConfig+0x6c>
  1911. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1912. 8000d40: 4c67 ldr r4, [pc, #412] ; (8000ee0 <HAL_RCC_OscConfig+0x270>)
  1913. 8000d42: 6863 ldr r3, [r4, #4]
  1914. 8000d44: f013 0f0c tst.w r3, #12
  1915. 8000d48: d007 beq.n 8000d5a <HAL_RCC_OscConfig+0xea>
  1916. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1917. 8000d4a: 6863 ldr r3, [r4, #4]
  1918. 8000d4c: f003 030c and.w r3, r3, #12
  1919. 8000d50: 2b08 cmp r3, #8
  1920. 8000d52: d110 bne.n 8000d76 <HAL_RCC_OscConfig+0x106>
  1921. 8000d54: 6863 ldr r3, [r4, #4]
  1922. 8000d56: 03da lsls r2, r3, #15
  1923. 8000d58: d40d bmi.n 8000d76 <HAL_RCC_OscConfig+0x106>
  1924. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1925. 8000d5a: 6823 ldr r3, [r4, #0]
  1926. 8000d5c: 079b lsls r3, r3, #30
  1927. 8000d5e: d502 bpl.n 8000d66 <HAL_RCC_OscConfig+0xf6>
  1928. 8000d60: 692b ldr r3, [r5, #16]
  1929. 8000d62: 2b01 cmp r3, #1
  1930. 8000d64: d1af bne.n 8000cc6 <HAL_RCC_OscConfig+0x56>
  1931. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1932. 8000d66: 6823 ldr r3, [r4, #0]
  1933. 8000d68: 696a ldr r2, [r5, #20]
  1934. 8000d6a: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1935. 8000d6e: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1936. 8000d72: 6023 str r3, [r4, #0]
  1937. 8000d74: e785 b.n 8000c82 <HAL_RCC_OscConfig+0x12>
  1938. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1939. 8000d76: 692a ldr r2, [r5, #16]
  1940. 8000d78: 4b5a ldr r3, [pc, #360] ; (8000ee4 <HAL_RCC_OscConfig+0x274>)
  1941. 8000d7a: b16a cbz r2, 8000d98 <HAL_RCC_OscConfig+0x128>
  1942. __HAL_RCC_HSI_ENABLE();
  1943. 8000d7c: 2201 movs r2, #1
  1944. 8000d7e: 601a str r2, [r3, #0]
  1945. tickstart = HAL_GetTick();
  1946. 8000d80: f7ff fa9e bl 80002c0 <HAL_GetTick>
  1947. 8000d84: 4606 mov r6, r0
  1948. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1949. 8000d86: 6823 ldr r3, [r4, #0]
  1950. 8000d88: 079f lsls r7, r3, #30
  1951. 8000d8a: d4ec bmi.n 8000d66 <HAL_RCC_OscConfig+0xf6>
  1952. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1953. 8000d8c: f7ff fa98 bl 80002c0 <HAL_GetTick>
  1954. 8000d90: 1b80 subs r0, r0, r6
  1955. 8000d92: 2802 cmp r0, #2
  1956. 8000d94: d9f7 bls.n 8000d86 <HAL_RCC_OscConfig+0x116>
  1957. 8000d96: e7ad b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  1958. __HAL_RCC_HSI_DISABLE();
  1959. 8000d98: 601a str r2, [r3, #0]
  1960. tickstart = HAL_GetTick();
  1961. 8000d9a: f7ff fa91 bl 80002c0 <HAL_GetTick>
  1962. 8000d9e: 4606 mov r6, r0
  1963. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1964. 8000da0: 6823 ldr r3, [r4, #0]
  1965. 8000da2: 0798 lsls r0, r3, #30
  1966. 8000da4: f57f af6d bpl.w 8000c82 <HAL_RCC_OscConfig+0x12>
  1967. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1968. 8000da8: f7ff fa8a bl 80002c0 <HAL_GetTick>
  1969. 8000dac: 1b80 subs r0, r0, r6
  1970. 8000dae: 2802 cmp r0, #2
  1971. 8000db0: d9f6 bls.n 8000da0 <HAL_RCC_OscConfig+0x130>
  1972. 8000db2: e79f b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  1973. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1974. 8000db4: 69aa ldr r2, [r5, #24]
  1975. 8000db6: 4c4a ldr r4, [pc, #296] ; (8000ee0 <HAL_RCC_OscConfig+0x270>)
  1976. 8000db8: 4b4b ldr r3, [pc, #300] ; (8000ee8 <HAL_RCC_OscConfig+0x278>)
  1977. 8000dba: b1da cbz r2, 8000df4 <HAL_RCC_OscConfig+0x184>
  1978. __HAL_RCC_LSI_ENABLE();
  1979. 8000dbc: 2201 movs r2, #1
  1980. 8000dbe: 601a str r2, [r3, #0]
  1981. tickstart = HAL_GetTick();
  1982. 8000dc0: f7ff fa7e bl 80002c0 <HAL_GetTick>
  1983. 8000dc4: 4606 mov r6, r0
  1984. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  1985. 8000dc6: 6a63 ldr r3, [r4, #36] ; 0x24
  1986. 8000dc8: 079b lsls r3, r3, #30
  1987. 8000dca: d50d bpl.n 8000de8 <HAL_RCC_OscConfig+0x178>
  1988. * @param mdelay: specifies the delay time length, in milliseconds.
  1989. * @retval None
  1990. */
  1991. static void RCC_Delay(uint32_t mdelay)
  1992. {
  1993. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  1994. 8000dcc: f44f 52fa mov.w r2, #8000 ; 0x1f40
  1995. 8000dd0: 4b46 ldr r3, [pc, #280] ; (8000eec <HAL_RCC_OscConfig+0x27c>)
  1996. 8000dd2: 681b ldr r3, [r3, #0]
  1997. 8000dd4: fbb3 f3f2 udiv r3, r3, r2
  1998. 8000dd8: 9301 str r3, [sp, #4]
  1999. \brief No Operation
  2000. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  2001. */
  2002. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  2003. {
  2004. __ASM volatile ("nop");
  2005. 8000dda: bf00 nop
  2006. do
  2007. {
  2008. __NOP();
  2009. }
  2010. while (Delay --);
  2011. 8000ddc: 9b01 ldr r3, [sp, #4]
  2012. 8000dde: 1e5a subs r2, r3, #1
  2013. 8000de0: 9201 str r2, [sp, #4]
  2014. 8000de2: 2b00 cmp r3, #0
  2015. 8000de4: d1f9 bne.n 8000dda <HAL_RCC_OscConfig+0x16a>
  2016. 8000de6: e750 b.n 8000c8a <HAL_RCC_OscConfig+0x1a>
  2017. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2018. 8000de8: f7ff fa6a bl 80002c0 <HAL_GetTick>
  2019. 8000dec: 1b80 subs r0, r0, r6
  2020. 8000dee: 2802 cmp r0, #2
  2021. 8000df0: d9e9 bls.n 8000dc6 <HAL_RCC_OscConfig+0x156>
  2022. 8000df2: e77f b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2023. __HAL_RCC_LSI_DISABLE();
  2024. 8000df4: 601a str r2, [r3, #0]
  2025. tickstart = HAL_GetTick();
  2026. 8000df6: f7ff fa63 bl 80002c0 <HAL_GetTick>
  2027. 8000dfa: 4606 mov r6, r0
  2028. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  2029. 8000dfc: 6a63 ldr r3, [r4, #36] ; 0x24
  2030. 8000dfe: 079f lsls r7, r3, #30
  2031. 8000e00: f57f af43 bpl.w 8000c8a <HAL_RCC_OscConfig+0x1a>
  2032. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2033. 8000e04: f7ff fa5c bl 80002c0 <HAL_GetTick>
  2034. 8000e08: 1b80 subs r0, r0, r6
  2035. 8000e0a: 2802 cmp r0, #2
  2036. 8000e0c: d9f6 bls.n 8000dfc <HAL_RCC_OscConfig+0x18c>
  2037. 8000e0e: e771 b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2038. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  2039. 8000e10: 4c33 ldr r4, [pc, #204] ; (8000ee0 <HAL_RCC_OscConfig+0x270>)
  2040. 8000e12: 69e3 ldr r3, [r4, #28]
  2041. 8000e14: 00d8 lsls r0, r3, #3
  2042. 8000e16: d424 bmi.n 8000e62 <HAL_RCC_OscConfig+0x1f2>
  2043. pwrclkchanged = SET;
  2044. 8000e18: 2701 movs r7, #1
  2045. __HAL_RCC_PWR_CLK_ENABLE();
  2046. 8000e1a: 69e3 ldr r3, [r4, #28]
  2047. 8000e1c: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2048. 8000e20: 61e3 str r3, [r4, #28]
  2049. 8000e22: 69e3 ldr r3, [r4, #28]
  2050. 8000e24: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2051. 8000e28: 9300 str r3, [sp, #0]
  2052. 8000e2a: 9b00 ldr r3, [sp, #0]
  2053. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2054. 8000e2c: 4e30 ldr r6, [pc, #192] ; (8000ef0 <HAL_RCC_OscConfig+0x280>)
  2055. 8000e2e: 6833 ldr r3, [r6, #0]
  2056. 8000e30: 05d9 lsls r1, r3, #23
  2057. 8000e32: d518 bpl.n 8000e66 <HAL_RCC_OscConfig+0x1f6>
  2058. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2059. 8000e34: 68eb ldr r3, [r5, #12]
  2060. 8000e36: 2b01 cmp r3, #1
  2061. 8000e38: d126 bne.n 8000e88 <HAL_RCC_OscConfig+0x218>
  2062. 8000e3a: 6a23 ldr r3, [r4, #32]
  2063. 8000e3c: f043 0301 orr.w r3, r3, #1
  2064. 8000e40: 6223 str r3, [r4, #32]
  2065. tickstart = HAL_GetTick();
  2066. 8000e42: f7ff fa3d bl 80002c0 <HAL_GetTick>
  2067. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2068. 8000e46: f241 3688 movw r6, #5000 ; 0x1388
  2069. tickstart = HAL_GetTick();
  2070. 8000e4a: 4680 mov r8, r0
  2071. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2072. 8000e4c: 6a23 ldr r3, [r4, #32]
  2073. 8000e4e: 079b lsls r3, r3, #30
  2074. 8000e50: d53f bpl.n 8000ed2 <HAL_RCC_OscConfig+0x262>
  2075. if(pwrclkchanged == SET)
  2076. 8000e52: 2f00 cmp r7, #0
  2077. 8000e54: f43f af1d beq.w 8000c92 <HAL_RCC_OscConfig+0x22>
  2078. __HAL_RCC_PWR_CLK_DISABLE();
  2079. 8000e58: 69e3 ldr r3, [r4, #28]
  2080. 8000e5a: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2081. 8000e5e: 61e3 str r3, [r4, #28]
  2082. 8000e60: e717 b.n 8000c92 <HAL_RCC_OscConfig+0x22>
  2083. FlagStatus pwrclkchanged = RESET;
  2084. 8000e62: 2700 movs r7, #0
  2085. 8000e64: e7e2 b.n 8000e2c <HAL_RCC_OscConfig+0x1bc>
  2086. SET_BIT(PWR->CR, PWR_CR_DBP);
  2087. 8000e66: 6833 ldr r3, [r6, #0]
  2088. 8000e68: f443 7380 orr.w r3, r3, #256 ; 0x100
  2089. 8000e6c: 6033 str r3, [r6, #0]
  2090. tickstart = HAL_GetTick();
  2091. 8000e6e: f7ff fa27 bl 80002c0 <HAL_GetTick>
  2092. 8000e72: 4680 mov r8, r0
  2093. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2094. 8000e74: 6833 ldr r3, [r6, #0]
  2095. 8000e76: 05da lsls r2, r3, #23
  2096. 8000e78: d4dc bmi.n 8000e34 <HAL_RCC_OscConfig+0x1c4>
  2097. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2098. 8000e7a: f7ff fa21 bl 80002c0 <HAL_GetTick>
  2099. 8000e7e: eba0 0008 sub.w r0, r0, r8
  2100. 8000e82: 2864 cmp r0, #100 ; 0x64
  2101. 8000e84: d9f6 bls.n 8000e74 <HAL_RCC_OscConfig+0x204>
  2102. 8000e86: e735 b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2103. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2104. 8000e88: b9ab cbnz r3, 8000eb6 <HAL_RCC_OscConfig+0x246>
  2105. 8000e8a: 6a23 ldr r3, [r4, #32]
  2106. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2107. 8000e8c: f241 3888 movw r8, #5000 ; 0x1388
  2108. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2109. 8000e90: f023 0301 bic.w r3, r3, #1
  2110. 8000e94: 6223 str r3, [r4, #32]
  2111. 8000e96: 6a23 ldr r3, [r4, #32]
  2112. 8000e98: f023 0304 bic.w r3, r3, #4
  2113. 8000e9c: 6223 str r3, [r4, #32]
  2114. tickstart = HAL_GetTick();
  2115. 8000e9e: f7ff fa0f bl 80002c0 <HAL_GetTick>
  2116. 8000ea2: 4606 mov r6, r0
  2117. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  2118. 8000ea4: 6a23 ldr r3, [r4, #32]
  2119. 8000ea6: 0798 lsls r0, r3, #30
  2120. 8000ea8: d5d3 bpl.n 8000e52 <HAL_RCC_OscConfig+0x1e2>
  2121. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2122. 8000eaa: f7ff fa09 bl 80002c0 <HAL_GetTick>
  2123. 8000eae: 1b80 subs r0, r0, r6
  2124. 8000eb0: 4540 cmp r0, r8
  2125. 8000eb2: d9f7 bls.n 8000ea4 <HAL_RCC_OscConfig+0x234>
  2126. 8000eb4: e71e b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2127. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2128. 8000eb6: 2b05 cmp r3, #5
  2129. 8000eb8: 6a23 ldr r3, [r4, #32]
  2130. 8000eba: d103 bne.n 8000ec4 <HAL_RCC_OscConfig+0x254>
  2131. 8000ebc: f043 0304 orr.w r3, r3, #4
  2132. 8000ec0: 6223 str r3, [r4, #32]
  2133. 8000ec2: e7ba b.n 8000e3a <HAL_RCC_OscConfig+0x1ca>
  2134. 8000ec4: f023 0301 bic.w r3, r3, #1
  2135. 8000ec8: 6223 str r3, [r4, #32]
  2136. 8000eca: 6a23 ldr r3, [r4, #32]
  2137. 8000ecc: f023 0304 bic.w r3, r3, #4
  2138. 8000ed0: e7b6 b.n 8000e40 <HAL_RCC_OscConfig+0x1d0>
  2139. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2140. 8000ed2: f7ff f9f5 bl 80002c0 <HAL_GetTick>
  2141. 8000ed6: eba0 0008 sub.w r0, r0, r8
  2142. 8000eda: 42b0 cmp r0, r6
  2143. 8000edc: d9b6 bls.n 8000e4c <HAL_RCC_OscConfig+0x1dc>
  2144. 8000ede: e709 b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2145. 8000ee0: 40021000 .word 0x40021000
  2146. 8000ee4: 42420000 .word 0x42420000
  2147. 8000ee8: 42420480 .word 0x42420480
  2148. 8000eec: 20000218 .word 0x20000218
  2149. 8000ef0: 40007000 .word 0x40007000
  2150. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2151. 8000ef4: 4c22 ldr r4, [pc, #136] ; (8000f80 <HAL_RCC_OscConfig+0x310>)
  2152. 8000ef6: 6863 ldr r3, [r4, #4]
  2153. 8000ef8: f003 030c and.w r3, r3, #12
  2154. 8000efc: 2b08 cmp r3, #8
  2155. 8000efe: f43f aee2 beq.w 8000cc6 <HAL_RCC_OscConfig+0x56>
  2156. 8000f02: 2300 movs r3, #0
  2157. 8000f04: 4e1f ldr r6, [pc, #124] ; (8000f84 <HAL_RCC_OscConfig+0x314>)
  2158. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2159. 8000f06: 2a02 cmp r2, #2
  2160. __HAL_RCC_PLL_DISABLE();
  2161. 8000f08: 6033 str r3, [r6, #0]
  2162. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2163. 8000f0a: d12b bne.n 8000f64 <HAL_RCC_OscConfig+0x2f4>
  2164. tickstart = HAL_GetTick();
  2165. 8000f0c: f7ff f9d8 bl 80002c0 <HAL_GetTick>
  2166. 8000f10: 4607 mov r7, r0
  2167. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2168. 8000f12: 6823 ldr r3, [r4, #0]
  2169. 8000f14: 0199 lsls r1, r3, #6
  2170. 8000f16: d41f bmi.n 8000f58 <HAL_RCC_OscConfig+0x2e8>
  2171. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  2172. 8000f18: 6a2b ldr r3, [r5, #32]
  2173. 8000f1a: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2174. 8000f1e: d105 bne.n 8000f2c <HAL_RCC_OscConfig+0x2bc>
  2175. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  2176. 8000f20: 6862 ldr r2, [r4, #4]
  2177. 8000f22: 68a9 ldr r1, [r5, #8]
  2178. 8000f24: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  2179. 8000f28: 430a orrs r2, r1
  2180. 8000f2a: 6062 str r2, [r4, #4]
  2181. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  2182. 8000f2c: 6a69 ldr r1, [r5, #36] ; 0x24
  2183. 8000f2e: 6862 ldr r2, [r4, #4]
  2184. 8000f30: 430b orrs r3, r1
  2185. 8000f32: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2186. 8000f36: 4313 orrs r3, r2
  2187. 8000f38: 6063 str r3, [r4, #4]
  2188. __HAL_RCC_PLL_ENABLE();
  2189. 8000f3a: 2301 movs r3, #1
  2190. 8000f3c: 6033 str r3, [r6, #0]
  2191. tickstart = HAL_GetTick();
  2192. 8000f3e: f7ff f9bf bl 80002c0 <HAL_GetTick>
  2193. 8000f42: 4605 mov r5, r0
  2194. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2195. 8000f44: 6823 ldr r3, [r4, #0]
  2196. 8000f46: 019a lsls r2, r3, #6
  2197. 8000f48: f53f aea7 bmi.w 8000c9a <HAL_RCC_OscConfig+0x2a>
  2198. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2199. 8000f4c: f7ff f9b8 bl 80002c0 <HAL_GetTick>
  2200. 8000f50: 1b40 subs r0, r0, r5
  2201. 8000f52: 2802 cmp r0, #2
  2202. 8000f54: d9f6 bls.n 8000f44 <HAL_RCC_OscConfig+0x2d4>
  2203. 8000f56: e6cd b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2204. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2205. 8000f58: f7ff f9b2 bl 80002c0 <HAL_GetTick>
  2206. 8000f5c: 1bc0 subs r0, r0, r7
  2207. 8000f5e: 2802 cmp r0, #2
  2208. 8000f60: d9d7 bls.n 8000f12 <HAL_RCC_OscConfig+0x2a2>
  2209. 8000f62: e6c7 b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2210. tickstart = HAL_GetTick();
  2211. 8000f64: f7ff f9ac bl 80002c0 <HAL_GetTick>
  2212. 8000f68: 4605 mov r5, r0
  2213. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2214. 8000f6a: 6823 ldr r3, [r4, #0]
  2215. 8000f6c: 019b lsls r3, r3, #6
  2216. 8000f6e: f57f ae94 bpl.w 8000c9a <HAL_RCC_OscConfig+0x2a>
  2217. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2218. 8000f72: f7ff f9a5 bl 80002c0 <HAL_GetTick>
  2219. 8000f76: 1b40 subs r0, r0, r5
  2220. 8000f78: 2802 cmp r0, #2
  2221. 8000f7a: d9f6 bls.n 8000f6a <HAL_RCC_OscConfig+0x2fa>
  2222. 8000f7c: e6ba b.n 8000cf4 <HAL_RCC_OscConfig+0x84>
  2223. 8000f7e: bf00 nop
  2224. 8000f80: 40021000 .word 0x40021000
  2225. 8000f84: 42420060 .word 0x42420060
  2226. 08000f88 <HAL_RCC_GetSysClockFreq>:
  2227. {
  2228. 8000f88: b530 push {r4, r5, lr}
  2229. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2230. 8000f8a: 4b19 ldr r3, [pc, #100] ; (8000ff0 <HAL_RCC_GetSysClockFreq+0x68>)
  2231. {
  2232. 8000f8c: b087 sub sp, #28
  2233. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2234. 8000f8e: ac02 add r4, sp, #8
  2235. 8000f90: f103 0510 add.w r5, r3, #16
  2236. 8000f94: 4622 mov r2, r4
  2237. 8000f96: 6818 ldr r0, [r3, #0]
  2238. 8000f98: 6859 ldr r1, [r3, #4]
  2239. 8000f9a: 3308 adds r3, #8
  2240. 8000f9c: c203 stmia r2!, {r0, r1}
  2241. 8000f9e: 42ab cmp r3, r5
  2242. 8000fa0: 4614 mov r4, r2
  2243. 8000fa2: d1f7 bne.n 8000f94 <HAL_RCC_GetSysClockFreq+0xc>
  2244. const uint8_t aPredivFactorTable[2] = {1, 2};
  2245. 8000fa4: 2301 movs r3, #1
  2246. 8000fa6: f88d 3004 strb.w r3, [sp, #4]
  2247. 8000faa: 2302 movs r3, #2
  2248. tmpreg = RCC->CFGR;
  2249. 8000fac: 4911 ldr r1, [pc, #68] ; (8000ff4 <HAL_RCC_GetSysClockFreq+0x6c>)
  2250. const uint8_t aPredivFactorTable[2] = {1, 2};
  2251. 8000fae: f88d 3005 strb.w r3, [sp, #5]
  2252. tmpreg = RCC->CFGR;
  2253. 8000fb2: 684b ldr r3, [r1, #4]
  2254. switch (tmpreg & RCC_CFGR_SWS)
  2255. 8000fb4: f003 020c and.w r2, r3, #12
  2256. 8000fb8: 2a08 cmp r2, #8
  2257. 8000fba: d117 bne.n 8000fec <HAL_RCC_GetSysClockFreq+0x64>
  2258. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2259. 8000fbc: f3c3 4283 ubfx r2, r3, #18, #4
  2260. 8000fc0: a806 add r0, sp, #24
  2261. 8000fc2: 4402 add r2, r0
  2262. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2263. 8000fc4: 03db lsls r3, r3, #15
  2264. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2265. 8000fc6: f812 2c10 ldrb.w r2, [r2, #-16]
  2266. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2267. 8000fca: d50c bpl.n 8000fe6 <HAL_RCC_GetSysClockFreq+0x5e>
  2268. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2269. 8000fcc: 684b ldr r3, [r1, #4]
  2270. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2271. 8000fce: 480a ldr r0, [pc, #40] ; (8000ff8 <HAL_RCC_GetSysClockFreq+0x70>)
  2272. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2273. 8000fd0: f3c3 4340 ubfx r3, r3, #17, #1
  2274. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2275. 8000fd4: 4350 muls r0, r2
  2276. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2277. 8000fd6: aa06 add r2, sp, #24
  2278. 8000fd8: 4413 add r3, r2
  2279. 8000fda: f813 3c14 ldrb.w r3, [r3, #-20]
  2280. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2281. 8000fde: fbb0 f0f3 udiv r0, r0, r3
  2282. }
  2283. 8000fe2: b007 add sp, #28
  2284. 8000fe4: bd30 pop {r4, r5, pc}
  2285. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2286. 8000fe6: 4805 ldr r0, [pc, #20] ; (8000ffc <HAL_RCC_GetSysClockFreq+0x74>)
  2287. 8000fe8: 4350 muls r0, r2
  2288. 8000fea: e7fa b.n 8000fe2 <HAL_RCC_GetSysClockFreq+0x5a>
  2289. sysclockfreq = HSE_VALUE;
  2290. 8000fec: 4802 ldr r0, [pc, #8] ; (8000ff8 <HAL_RCC_GetSysClockFreq+0x70>)
  2291. return sysclockfreq;
  2292. 8000fee: e7f8 b.n 8000fe2 <HAL_RCC_GetSysClockFreq+0x5a>
  2293. 8000ff0: 08003848 .word 0x08003848
  2294. 8000ff4: 40021000 .word 0x40021000
  2295. 8000ff8: 007a1200 .word 0x007a1200
  2296. 8000ffc: 003d0900 .word 0x003d0900
  2297. 08001000 <HAL_RCC_ClockConfig>:
  2298. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2299. 8001000: 4a54 ldr r2, [pc, #336] ; (8001154 <HAL_RCC_ClockConfig+0x154>)
  2300. {
  2301. 8001002: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2302. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2303. 8001006: 6813 ldr r3, [r2, #0]
  2304. {
  2305. 8001008: 4605 mov r5, r0
  2306. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2307. 800100a: f003 0307 and.w r3, r3, #7
  2308. 800100e: 428b cmp r3, r1
  2309. {
  2310. 8001010: 460e mov r6, r1
  2311. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2312. 8001012: d32a bcc.n 800106a <HAL_RCC_ClockConfig+0x6a>
  2313. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2314. 8001014: 6829 ldr r1, [r5, #0]
  2315. 8001016: 078c lsls r4, r1, #30
  2316. 8001018: d434 bmi.n 8001084 <HAL_RCC_ClockConfig+0x84>
  2317. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2318. 800101a: 07ca lsls r2, r1, #31
  2319. 800101c: d447 bmi.n 80010ae <HAL_RCC_ClockConfig+0xae>
  2320. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  2321. 800101e: 4a4d ldr r2, [pc, #308] ; (8001154 <HAL_RCC_ClockConfig+0x154>)
  2322. 8001020: 6813 ldr r3, [r2, #0]
  2323. 8001022: f003 0307 and.w r3, r3, #7
  2324. 8001026: 429e cmp r6, r3
  2325. 8001028: f0c0 8082 bcc.w 8001130 <HAL_RCC_ClockConfig+0x130>
  2326. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2327. 800102c: 682a ldr r2, [r5, #0]
  2328. 800102e: 4c4a ldr r4, [pc, #296] ; (8001158 <HAL_RCC_ClockConfig+0x158>)
  2329. 8001030: f012 0f04 tst.w r2, #4
  2330. 8001034: f040 8087 bne.w 8001146 <HAL_RCC_ClockConfig+0x146>
  2331. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2332. 8001038: 0713 lsls r3, r2, #28
  2333. 800103a: d506 bpl.n 800104a <HAL_RCC_ClockConfig+0x4a>
  2334. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2335. 800103c: 6863 ldr r3, [r4, #4]
  2336. 800103e: 692a ldr r2, [r5, #16]
  2337. 8001040: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2338. 8001044: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2339. 8001048: 6063 str r3, [r4, #4]
  2340. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  2341. 800104a: f7ff ff9d bl 8000f88 <HAL_RCC_GetSysClockFreq>
  2342. 800104e: 6863 ldr r3, [r4, #4]
  2343. 8001050: 4a42 ldr r2, [pc, #264] ; (800115c <HAL_RCC_ClockConfig+0x15c>)
  2344. 8001052: f3c3 1303 ubfx r3, r3, #4, #4
  2345. 8001056: 5cd3 ldrb r3, [r2, r3]
  2346. 8001058: 40d8 lsrs r0, r3
  2347. 800105a: 4b41 ldr r3, [pc, #260] ; (8001160 <HAL_RCC_ClockConfig+0x160>)
  2348. 800105c: 6018 str r0, [r3, #0]
  2349. HAL_InitTick (TICK_INT_PRIORITY);
  2350. 800105e: 2000 movs r0, #0
  2351. 8001060: f7ff f8ec bl 800023c <HAL_InitTick>
  2352. return HAL_OK;
  2353. 8001064: 2000 movs r0, #0
  2354. }
  2355. 8001066: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2356. __HAL_FLASH_SET_LATENCY(FLatency);
  2357. 800106a: 6813 ldr r3, [r2, #0]
  2358. 800106c: f023 0307 bic.w r3, r3, #7
  2359. 8001070: 430b orrs r3, r1
  2360. 8001072: 6013 str r3, [r2, #0]
  2361. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2362. 8001074: 6813 ldr r3, [r2, #0]
  2363. 8001076: f003 0307 and.w r3, r3, #7
  2364. 800107a: 4299 cmp r1, r3
  2365. 800107c: d0ca beq.n 8001014 <HAL_RCC_ClockConfig+0x14>
  2366. return HAL_ERROR;
  2367. 800107e: 2001 movs r0, #1
  2368. 8001080: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2369. 8001084: 4b34 ldr r3, [pc, #208] ; (8001158 <HAL_RCC_ClockConfig+0x158>)
  2370. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2371. 8001086: f011 0f04 tst.w r1, #4
  2372. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2373. 800108a: bf1e ittt ne
  2374. 800108c: 685a ldrne r2, [r3, #4]
  2375. 800108e: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2376. 8001092: 605a strne r2, [r3, #4]
  2377. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2378. 8001094: 0708 lsls r0, r1, #28
  2379. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2380. 8001096: bf42 ittt mi
  2381. 8001098: 685a ldrmi r2, [r3, #4]
  2382. 800109a: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2383. 800109e: 605a strmi r2, [r3, #4]
  2384. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2385. 80010a0: 685a ldr r2, [r3, #4]
  2386. 80010a2: 68a8 ldr r0, [r5, #8]
  2387. 80010a4: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2388. 80010a8: 4302 orrs r2, r0
  2389. 80010aa: 605a str r2, [r3, #4]
  2390. 80010ac: e7b5 b.n 800101a <HAL_RCC_ClockConfig+0x1a>
  2391. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2392. 80010ae: 686a ldr r2, [r5, #4]
  2393. 80010b0: 4c29 ldr r4, [pc, #164] ; (8001158 <HAL_RCC_ClockConfig+0x158>)
  2394. 80010b2: 2a01 cmp r2, #1
  2395. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2396. 80010b4: 6823 ldr r3, [r4, #0]
  2397. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2398. 80010b6: d11c bne.n 80010f2 <HAL_RCC_ClockConfig+0xf2>
  2399. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2400. 80010b8: f413 3f00 tst.w r3, #131072 ; 0x20000
  2401. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2402. 80010bc: d0df beq.n 800107e <HAL_RCC_ClockConfig+0x7e>
  2403. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2404. 80010be: 6863 ldr r3, [r4, #4]
  2405. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2406. 80010c0: f241 3888 movw r8, #5000 ; 0x1388
  2407. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2408. 80010c4: f023 0303 bic.w r3, r3, #3
  2409. 80010c8: 4313 orrs r3, r2
  2410. 80010ca: 6063 str r3, [r4, #4]
  2411. tickstart = HAL_GetTick();
  2412. 80010cc: f7ff f8f8 bl 80002c0 <HAL_GetTick>
  2413. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2414. 80010d0: 686b ldr r3, [r5, #4]
  2415. tickstart = HAL_GetTick();
  2416. 80010d2: 4607 mov r7, r0
  2417. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2418. 80010d4: 2b01 cmp r3, #1
  2419. 80010d6: d114 bne.n 8001102 <HAL_RCC_ClockConfig+0x102>
  2420. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  2421. 80010d8: 6863 ldr r3, [r4, #4]
  2422. 80010da: f003 030c and.w r3, r3, #12
  2423. 80010de: 2b04 cmp r3, #4
  2424. 80010e0: d09d beq.n 800101e <HAL_RCC_ClockConfig+0x1e>
  2425. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2426. 80010e2: f7ff f8ed bl 80002c0 <HAL_GetTick>
  2427. 80010e6: 1bc0 subs r0, r0, r7
  2428. 80010e8: 4540 cmp r0, r8
  2429. 80010ea: d9f5 bls.n 80010d8 <HAL_RCC_ClockConfig+0xd8>
  2430. return HAL_TIMEOUT;
  2431. 80010ec: 2003 movs r0, #3
  2432. 80010ee: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2433. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2434. 80010f2: 2a02 cmp r2, #2
  2435. 80010f4: d102 bne.n 80010fc <HAL_RCC_ClockConfig+0xfc>
  2436. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2437. 80010f6: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2438. 80010fa: e7df b.n 80010bc <HAL_RCC_ClockConfig+0xbc>
  2439. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2440. 80010fc: f013 0f02 tst.w r3, #2
  2441. 8001100: e7dc b.n 80010bc <HAL_RCC_ClockConfig+0xbc>
  2442. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2443. 8001102: 2b02 cmp r3, #2
  2444. 8001104: d10f bne.n 8001126 <HAL_RCC_ClockConfig+0x126>
  2445. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2446. 8001106: 6863 ldr r3, [r4, #4]
  2447. 8001108: f003 030c and.w r3, r3, #12
  2448. 800110c: 2b08 cmp r3, #8
  2449. 800110e: d086 beq.n 800101e <HAL_RCC_ClockConfig+0x1e>
  2450. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2451. 8001110: f7ff f8d6 bl 80002c0 <HAL_GetTick>
  2452. 8001114: 1bc0 subs r0, r0, r7
  2453. 8001116: 4540 cmp r0, r8
  2454. 8001118: d9f5 bls.n 8001106 <HAL_RCC_ClockConfig+0x106>
  2455. 800111a: e7e7 b.n 80010ec <HAL_RCC_ClockConfig+0xec>
  2456. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2457. 800111c: f7ff f8d0 bl 80002c0 <HAL_GetTick>
  2458. 8001120: 1bc0 subs r0, r0, r7
  2459. 8001122: 4540 cmp r0, r8
  2460. 8001124: d8e2 bhi.n 80010ec <HAL_RCC_ClockConfig+0xec>
  2461. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  2462. 8001126: 6863 ldr r3, [r4, #4]
  2463. 8001128: f013 0f0c tst.w r3, #12
  2464. 800112c: d1f6 bne.n 800111c <HAL_RCC_ClockConfig+0x11c>
  2465. 800112e: e776 b.n 800101e <HAL_RCC_ClockConfig+0x1e>
  2466. __HAL_FLASH_SET_LATENCY(FLatency);
  2467. 8001130: 6813 ldr r3, [r2, #0]
  2468. 8001132: f023 0307 bic.w r3, r3, #7
  2469. 8001136: 4333 orrs r3, r6
  2470. 8001138: 6013 str r3, [r2, #0]
  2471. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2472. 800113a: 6813 ldr r3, [r2, #0]
  2473. 800113c: f003 0307 and.w r3, r3, #7
  2474. 8001140: 429e cmp r6, r3
  2475. 8001142: d19c bne.n 800107e <HAL_RCC_ClockConfig+0x7e>
  2476. 8001144: e772 b.n 800102c <HAL_RCC_ClockConfig+0x2c>
  2477. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2478. 8001146: 6863 ldr r3, [r4, #4]
  2479. 8001148: 68e9 ldr r1, [r5, #12]
  2480. 800114a: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2481. 800114e: 430b orrs r3, r1
  2482. 8001150: 6063 str r3, [r4, #4]
  2483. 8001152: e771 b.n 8001038 <HAL_RCC_ClockConfig+0x38>
  2484. 8001154: 40022000 .word 0x40022000
  2485. 8001158: 40021000 .word 0x40021000
  2486. 800115c: 0800395a .word 0x0800395a
  2487. 8001160: 20000218 .word 0x20000218
  2488. 08001164 <HAL_RCC_GetPCLK1Freq>:
  2489. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2490. 8001164: 4b04 ldr r3, [pc, #16] ; (8001178 <HAL_RCC_GetPCLK1Freq+0x14>)
  2491. 8001166: 4a05 ldr r2, [pc, #20] ; (800117c <HAL_RCC_GetPCLK1Freq+0x18>)
  2492. 8001168: 685b ldr r3, [r3, #4]
  2493. 800116a: f3c3 2302 ubfx r3, r3, #8, #3
  2494. 800116e: 5cd3 ldrb r3, [r2, r3]
  2495. 8001170: 4a03 ldr r2, [pc, #12] ; (8001180 <HAL_RCC_GetPCLK1Freq+0x1c>)
  2496. 8001172: 6810 ldr r0, [r2, #0]
  2497. }
  2498. 8001174: 40d8 lsrs r0, r3
  2499. 8001176: 4770 bx lr
  2500. 8001178: 40021000 .word 0x40021000
  2501. 800117c: 0800396a .word 0x0800396a
  2502. 8001180: 20000218 .word 0x20000218
  2503. 08001184 <HAL_RCC_GetPCLK2Freq>:
  2504. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2505. 8001184: 4b04 ldr r3, [pc, #16] ; (8001198 <HAL_RCC_GetPCLK2Freq+0x14>)
  2506. 8001186: 4a05 ldr r2, [pc, #20] ; (800119c <HAL_RCC_GetPCLK2Freq+0x18>)
  2507. 8001188: 685b ldr r3, [r3, #4]
  2508. 800118a: f3c3 23c2 ubfx r3, r3, #11, #3
  2509. 800118e: 5cd3 ldrb r3, [r2, r3]
  2510. 8001190: 4a03 ldr r2, [pc, #12] ; (80011a0 <HAL_RCC_GetPCLK2Freq+0x1c>)
  2511. 8001192: 6810 ldr r0, [r2, #0]
  2512. }
  2513. 8001194: 40d8 lsrs r0, r3
  2514. 8001196: 4770 bx lr
  2515. 8001198: 40021000 .word 0x40021000
  2516. 800119c: 0800396a .word 0x0800396a
  2517. 80011a0: 20000218 .word 0x20000218
  2518. 080011a4 <HAL_TIM_Base_Start_IT>:
  2519. {
  2520. /* Check the parameters */
  2521. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2522. /* Enable the TIM Update interrupt */
  2523. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2524. 80011a4: 6803 ldr r3, [r0, #0]
  2525. /* Enable the Peripheral */
  2526. __HAL_TIM_ENABLE(htim);
  2527. /* Return function status */
  2528. return HAL_OK;
  2529. }
  2530. 80011a6: 2000 movs r0, #0
  2531. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2532. 80011a8: 68da ldr r2, [r3, #12]
  2533. 80011aa: f042 0201 orr.w r2, r2, #1
  2534. 80011ae: 60da str r2, [r3, #12]
  2535. __HAL_TIM_ENABLE(htim);
  2536. 80011b0: 681a ldr r2, [r3, #0]
  2537. 80011b2: f042 0201 orr.w r2, r2, #1
  2538. 80011b6: 601a str r2, [r3, #0]
  2539. }
  2540. 80011b8: 4770 bx lr
  2541. 080011ba <HAL_TIM_OC_DelayElapsedCallback>:
  2542. 80011ba: 4770 bx lr
  2543. 080011bc <HAL_TIM_IC_CaptureCallback>:
  2544. 80011bc: 4770 bx lr
  2545. 080011be <HAL_TIM_PWM_PulseFinishedCallback>:
  2546. 80011be: 4770 bx lr
  2547. 080011c0 <HAL_TIM_TriggerCallback>:
  2548. 80011c0: 4770 bx lr
  2549. 080011c2 <HAL_TIM_IRQHandler>:
  2550. * @retval None
  2551. */
  2552. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2553. {
  2554. /* Capture compare 1 event */
  2555. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2556. 80011c2: 6803 ldr r3, [r0, #0]
  2557. {
  2558. 80011c4: b510 push {r4, lr}
  2559. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2560. 80011c6: 691a ldr r2, [r3, #16]
  2561. {
  2562. 80011c8: 4604 mov r4, r0
  2563. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2564. 80011ca: 0791 lsls r1, r2, #30
  2565. 80011cc: d50e bpl.n 80011ec <HAL_TIM_IRQHandler+0x2a>
  2566. {
  2567. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2568. 80011ce: 68da ldr r2, [r3, #12]
  2569. 80011d0: 0792 lsls r2, r2, #30
  2570. 80011d2: d50b bpl.n 80011ec <HAL_TIM_IRQHandler+0x2a>
  2571. {
  2572. {
  2573. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2574. 80011d4: f06f 0202 mvn.w r2, #2
  2575. 80011d8: 611a str r2, [r3, #16]
  2576. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2577. 80011da: 2201 movs r2, #1
  2578. /* Input capture event */
  2579. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2580. 80011dc: 699b ldr r3, [r3, #24]
  2581. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2582. 80011de: 7702 strb r2, [r0, #28]
  2583. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2584. 80011e0: 079b lsls r3, r3, #30
  2585. 80011e2: d077 beq.n 80012d4 <HAL_TIM_IRQHandler+0x112>
  2586. {
  2587. HAL_TIM_IC_CaptureCallback(htim);
  2588. 80011e4: f7ff ffea bl 80011bc <HAL_TIM_IC_CaptureCallback>
  2589. else
  2590. {
  2591. HAL_TIM_OC_DelayElapsedCallback(htim);
  2592. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2593. }
  2594. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2595. 80011e8: 2300 movs r3, #0
  2596. 80011ea: 7723 strb r3, [r4, #28]
  2597. }
  2598. }
  2599. }
  2600. /* Capture compare 2 event */
  2601. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2602. 80011ec: 6823 ldr r3, [r4, #0]
  2603. 80011ee: 691a ldr r2, [r3, #16]
  2604. 80011f0: 0750 lsls r0, r2, #29
  2605. 80011f2: d510 bpl.n 8001216 <HAL_TIM_IRQHandler+0x54>
  2606. {
  2607. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2608. 80011f4: 68da ldr r2, [r3, #12]
  2609. 80011f6: 0751 lsls r1, r2, #29
  2610. 80011f8: d50d bpl.n 8001216 <HAL_TIM_IRQHandler+0x54>
  2611. {
  2612. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2613. 80011fa: f06f 0204 mvn.w r2, #4
  2614. 80011fe: 611a str r2, [r3, #16]
  2615. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2616. 8001200: 2202 movs r2, #2
  2617. /* Input capture event */
  2618. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2619. 8001202: 699b ldr r3, [r3, #24]
  2620. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2621. 8001204: 7722 strb r2, [r4, #28]
  2622. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2623. 8001206: f413 7f40 tst.w r3, #768 ; 0x300
  2624. {
  2625. HAL_TIM_IC_CaptureCallback(htim);
  2626. 800120a: 4620 mov r0, r4
  2627. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2628. 800120c: d068 beq.n 80012e0 <HAL_TIM_IRQHandler+0x11e>
  2629. HAL_TIM_IC_CaptureCallback(htim);
  2630. 800120e: f7ff ffd5 bl 80011bc <HAL_TIM_IC_CaptureCallback>
  2631. else
  2632. {
  2633. HAL_TIM_OC_DelayElapsedCallback(htim);
  2634. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2635. }
  2636. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2637. 8001212: 2300 movs r3, #0
  2638. 8001214: 7723 strb r3, [r4, #28]
  2639. }
  2640. }
  2641. /* Capture compare 3 event */
  2642. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2643. 8001216: 6823 ldr r3, [r4, #0]
  2644. 8001218: 691a ldr r2, [r3, #16]
  2645. 800121a: 0712 lsls r2, r2, #28
  2646. 800121c: d50f bpl.n 800123e <HAL_TIM_IRQHandler+0x7c>
  2647. {
  2648. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2649. 800121e: 68da ldr r2, [r3, #12]
  2650. 8001220: 0710 lsls r0, r2, #28
  2651. 8001222: d50c bpl.n 800123e <HAL_TIM_IRQHandler+0x7c>
  2652. {
  2653. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2654. 8001224: f06f 0208 mvn.w r2, #8
  2655. 8001228: 611a str r2, [r3, #16]
  2656. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2657. 800122a: 2204 movs r2, #4
  2658. /* Input capture event */
  2659. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2660. 800122c: 69db ldr r3, [r3, #28]
  2661. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2662. 800122e: 7722 strb r2, [r4, #28]
  2663. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2664. 8001230: 0799 lsls r1, r3, #30
  2665. {
  2666. HAL_TIM_IC_CaptureCallback(htim);
  2667. 8001232: 4620 mov r0, r4
  2668. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2669. 8001234: d05a beq.n 80012ec <HAL_TIM_IRQHandler+0x12a>
  2670. HAL_TIM_IC_CaptureCallback(htim);
  2671. 8001236: f7ff ffc1 bl 80011bc <HAL_TIM_IC_CaptureCallback>
  2672. else
  2673. {
  2674. HAL_TIM_OC_DelayElapsedCallback(htim);
  2675. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2676. }
  2677. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2678. 800123a: 2300 movs r3, #0
  2679. 800123c: 7723 strb r3, [r4, #28]
  2680. }
  2681. }
  2682. /* Capture compare 4 event */
  2683. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2684. 800123e: 6823 ldr r3, [r4, #0]
  2685. 8001240: 691a ldr r2, [r3, #16]
  2686. 8001242: 06d2 lsls r2, r2, #27
  2687. 8001244: d510 bpl.n 8001268 <HAL_TIM_IRQHandler+0xa6>
  2688. {
  2689. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2690. 8001246: 68da ldr r2, [r3, #12]
  2691. 8001248: 06d0 lsls r0, r2, #27
  2692. 800124a: d50d bpl.n 8001268 <HAL_TIM_IRQHandler+0xa6>
  2693. {
  2694. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2695. 800124c: f06f 0210 mvn.w r2, #16
  2696. 8001250: 611a str r2, [r3, #16]
  2697. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2698. 8001252: 2208 movs r2, #8
  2699. /* Input capture event */
  2700. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2701. 8001254: 69db ldr r3, [r3, #28]
  2702. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2703. 8001256: 7722 strb r2, [r4, #28]
  2704. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2705. 8001258: f413 7f40 tst.w r3, #768 ; 0x300
  2706. {
  2707. HAL_TIM_IC_CaptureCallback(htim);
  2708. 800125c: 4620 mov r0, r4
  2709. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2710. 800125e: d04b beq.n 80012f8 <HAL_TIM_IRQHandler+0x136>
  2711. HAL_TIM_IC_CaptureCallback(htim);
  2712. 8001260: f7ff ffac bl 80011bc <HAL_TIM_IC_CaptureCallback>
  2713. else
  2714. {
  2715. HAL_TIM_OC_DelayElapsedCallback(htim);
  2716. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2717. }
  2718. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2719. 8001264: 2300 movs r3, #0
  2720. 8001266: 7723 strb r3, [r4, #28]
  2721. }
  2722. }
  2723. /* TIM Update event */
  2724. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2725. 8001268: 6823 ldr r3, [r4, #0]
  2726. 800126a: 691a ldr r2, [r3, #16]
  2727. 800126c: 07d1 lsls r1, r2, #31
  2728. 800126e: d508 bpl.n 8001282 <HAL_TIM_IRQHandler+0xc0>
  2729. {
  2730. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2731. 8001270: 68da ldr r2, [r3, #12]
  2732. 8001272: 07d2 lsls r2, r2, #31
  2733. 8001274: d505 bpl.n 8001282 <HAL_TIM_IRQHandler+0xc0>
  2734. {
  2735. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2736. 8001276: f06f 0201 mvn.w r2, #1
  2737. HAL_TIM_PeriodElapsedCallback(htim);
  2738. 800127a: 4620 mov r0, r4
  2739. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2740. 800127c: 611a str r2, [r3, #16]
  2741. HAL_TIM_PeriodElapsedCallback(htim);
  2742. 800127e: f000 fec5 bl 800200c <HAL_TIM_PeriodElapsedCallback>
  2743. }
  2744. }
  2745. /* TIM Break input event */
  2746. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2747. 8001282: 6823 ldr r3, [r4, #0]
  2748. 8001284: 691a ldr r2, [r3, #16]
  2749. 8001286: 0610 lsls r0, r2, #24
  2750. 8001288: d508 bpl.n 800129c <HAL_TIM_IRQHandler+0xda>
  2751. {
  2752. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2753. 800128a: 68da ldr r2, [r3, #12]
  2754. 800128c: 0611 lsls r1, r2, #24
  2755. 800128e: d505 bpl.n 800129c <HAL_TIM_IRQHandler+0xda>
  2756. {
  2757. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2758. 8001290: f06f 0280 mvn.w r2, #128 ; 0x80
  2759. HAL_TIMEx_BreakCallback(htim);
  2760. 8001294: 4620 mov r0, r4
  2761. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2762. 8001296: 611a str r2, [r3, #16]
  2763. HAL_TIMEx_BreakCallback(htim);
  2764. 8001298: f000 f8bf bl 800141a <HAL_TIMEx_BreakCallback>
  2765. }
  2766. }
  2767. /* TIM Trigger detection event */
  2768. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2769. 800129c: 6823 ldr r3, [r4, #0]
  2770. 800129e: 691a ldr r2, [r3, #16]
  2771. 80012a0: 0652 lsls r2, r2, #25
  2772. 80012a2: d508 bpl.n 80012b6 <HAL_TIM_IRQHandler+0xf4>
  2773. {
  2774. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2775. 80012a4: 68da ldr r2, [r3, #12]
  2776. 80012a6: 0650 lsls r0, r2, #25
  2777. 80012a8: d505 bpl.n 80012b6 <HAL_TIM_IRQHandler+0xf4>
  2778. {
  2779. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2780. 80012aa: f06f 0240 mvn.w r2, #64 ; 0x40
  2781. HAL_TIM_TriggerCallback(htim);
  2782. 80012ae: 4620 mov r0, r4
  2783. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2784. 80012b0: 611a str r2, [r3, #16]
  2785. HAL_TIM_TriggerCallback(htim);
  2786. 80012b2: f7ff ff85 bl 80011c0 <HAL_TIM_TriggerCallback>
  2787. }
  2788. }
  2789. /* TIM commutation event */
  2790. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2791. 80012b6: 6823 ldr r3, [r4, #0]
  2792. 80012b8: 691a ldr r2, [r3, #16]
  2793. 80012ba: 0691 lsls r1, r2, #26
  2794. 80012bc: d522 bpl.n 8001304 <HAL_TIM_IRQHandler+0x142>
  2795. {
  2796. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2797. 80012be: 68da ldr r2, [r3, #12]
  2798. 80012c0: 0692 lsls r2, r2, #26
  2799. 80012c2: d51f bpl.n 8001304 <HAL_TIM_IRQHandler+0x142>
  2800. {
  2801. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2802. 80012c4: f06f 0220 mvn.w r2, #32
  2803. HAL_TIMEx_CommutationCallback(htim);
  2804. 80012c8: 4620 mov r0, r4
  2805. }
  2806. }
  2807. }
  2808. 80012ca: e8bd 4010 ldmia.w sp!, {r4, lr}
  2809. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2810. 80012ce: 611a str r2, [r3, #16]
  2811. HAL_TIMEx_CommutationCallback(htim);
  2812. 80012d0: f000 b8a2 b.w 8001418 <HAL_TIMEx_CommutationCallback>
  2813. HAL_TIM_OC_DelayElapsedCallback(htim);
  2814. 80012d4: f7ff ff71 bl 80011ba <HAL_TIM_OC_DelayElapsedCallback>
  2815. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2816. 80012d8: 4620 mov r0, r4
  2817. 80012da: f7ff ff70 bl 80011be <HAL_TIM_PWM_PulseFinishedCallback>
  2818. 80012de: e783 b.n 80011e8 <HAL_TIM_IRQHandler+0x26>
  2819. HAL_TIM_OC_DelayElapsedCallback(htim);
  2820. 80012e0: f7ff ff6b bl 80011ba <HAL_TIM_OC_DelayElapsedCallback>
  2821. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2822. 80012e4: 4620 mov r0, r4
  2823. 80012e6: f7ff ff6a bl 80011be <HAL_TIM_PWM_PulseFinishedCallback>
  2824. 80012ea: e792 b.n 8001212 <HAL_TIM_IRQHandler+0x50>
  2825. HAL_TIM_OC_DelayElapsedCallback(htim);
  2826. 80012ec: f7ff ff65 bl 80011ba <HAL_TIM_OC_DelayElapsedCallback>
  2827. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2828. 80012f0: 4620 mov r0, r4
  2829. 80012f2: f7ff ff64 bl 80011be <HAL_TIM_PWM_PulseFinishedCallback>
  2830. 80012f6: e7a0 b.n 800123a <HAL_TIM_IRQHandler+0x78>
  2831. HAL_TIM_OC_DelayElapsedCallback(htim);
  2832. 80012f8: f7ff ff5f bl 80011ba <HAL_TIM_OC_DelayElapsedCallback>
  2833. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2834. 80012fc: 4620 mov r0, r4
  2835. 80012fe: f7ff ff5e bl 80011be <HAL_TIM_PWM_PulseFinishedCallback>
  2836. 8001302: e7af b.n 8001264 <HAL_TIM_IRQHandler+0xa2>
  2837. 8001304: bd10 pop {r4, pc}
  2838. ...
  2839. 08001308 <TIM_Base_SetConfig>:
  2840. {
  2841. uint32_t tmpcr1 = 0U;
  2842. tmpcr1 = TIMx->CR1;
  2843. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2844. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2845. 8001308: 4a24 ldr r2, [pc, #144] ; (800139c <TIM_Base_SetConfig+0x94>)
  2846. tmpcr1 = TIMx->CR1;
  2847. 800130a: 6803 ldr r3, [r0, #0]
  2848. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2849. 800130c: 4290 cmp r0, r2
  2850. 800130e: d012 beq.n 8001336 <TIM_Base_SetConfig+0x2e>
  2851. 8001310: f502 6200 add.w r2, r2, #2048 ; 0x800
  2852. 8001314: 4290 cmp r0, r2
  2853. 8001316: d00e beq.n 8001336 <TIM_Base_SetConfig+0x2e>
  2854. 8001318: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2855. 800131c: d00b beq.n 8001336 <TIM_Base_SetConfig+0x2e>
  2856. 800131e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2857. 8001322: 4290 cmp r0, r2
  2858. 8001324: d007 beq.n 8001336 <TIM_Base_SetConfig+0x2e>
  2859. 8001326: f502 6280 add.w r2, r2, #1024 ; 0x400
  2860. 800132a: 4290 cmp r0, r2
  2861. 800132c: d003 beq.n 8001336 <TIM_Base_SetConfig+0x2e>
  2862. 800132e: f502 6280 add.w r2, r2, #1024 ; 0x400
  2863. 8001332: 4290 cmp r0, r2
  2864. 8001334: d11d bne.n 8001372 <TIM_Base_SetConfig+0x6a>
  2865. {
  2866. /* Select the Counter Mode */
  2867. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2868. tmpcr1 |= Structure->CounterMode;
  2869. 8001336: 684a ldr r2, [r1, #4]
  2870. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2871. 8001338: f023 0370 bic.w r3, r3, #112 ; 0x70
  2872. tmpcr1 |= Structure->CounterMode;
  2873. 800133c: 4313 orrs r3, r2
  2874. }
  2875. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2876. 800133e: 4a17 ldr r2, [pc, #92] ; (800139c <TIM_Base_SetConfig+0x94>)
  2877. 8001340: 4290 cmp r0, r2
  2878. 8001342: d012 beq.n 800136a <TIM_Base_SetConfig+0x62>
  2879. 8001344: f502 6200 add.w r2, r2, #2048 ; 0x800
  2880. 8001348: 4290 cmp r0, r2
  2881. 800134a: d00e beq.n 800136a <TIM_Base_SetConfig+0x62>
  2882. 800134c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2883. 8001350: d00b beq.n 800136a <TIM_Base_SetConfig+0x62>
  2884. 8001352: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2885. 8001356: 4290 cmp r0, r2
  2886. 8001358: d007 beq.n 800136a <TIM_Base_SetConfig+0x62>
  2887. 800135a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2888. 800135e: 4290 cmp r0, r2
  2889. 8001360: d003 beq.n 800136a <TIM_Base_SetConfig+0x62>
  2890. 8001362: f502 6280 add.w r2, r2, #1024 ; 0x400
  2891. 8001366: 4290 cmp r0, r2
  2892. 8001368: d103 bne.n 8001372 <TIM_Base_SetConfig+0x6a>
  2893. {
  2894. /* Set the clock division */
  2895. tmpcr1 &= ~TIM_CR1_CKD;
  2896. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2897. 800136a: 68ca ldr r2, [r1, #12]
  2898. tmpcr1 &= ~TIM_CR1_CKD;
  2899. 800136c: f423 7340 bic.w r3, r3, #768 ; 0x300
  2900. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2901. 8001370: 4313 orrs r3, r2
  2902. }
  2903. /* Set the auto-reload preload */
  2904. tmpcr1 &= ~TIM_CR1_ARPE;
  2905. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2906. 8001372: 694a ldr r2, [r1, #20]
  2907. tmpcr1 &= ~TIM_CR1_ARPE;
  2908. 8001374: f023 0380 bic.w r3, r3, #128 ; 0x80
  2909. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2910. 8001378: 4313 orrs r3, r2
  2911. TIMx->CR1 = tmpcr1;
  2912. 800137a: 6003 str r3, [r0, #0]
  2913. /* Set the Autoreload value */
  2914. TIMx->ARR = (uint32_t)Structure->Period ;
  2915. 800137c: 688b ldr r3, [r1, #8]
  2916. 800137e: 62c3 str r3, [r0, #44] ; 0x2c
  2917. /* Set the Prescaler value */
  2918. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2919. 8001380: 680b ldr r3, [r1, #0]
  2920. 8001382: 6283 str r3, [r0, #40] ; 0x28
  2921. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2922. 8001384: 4b05 ldr r3, [pc, #20] ; (800139c <TIM_Base_SetConfig+0x94>)
  2923. 8001386: 4298 cmp r0, r3
  2924. 8001388: d003 beq.n 8001392 <TIM_Base_SetConfig+0x8a>
  2925. 800138a: f503 6300 add.w r3, r3, #2048 ; 0x800
  2926. 800138e: 4298 cmp r0, r3
  2927. 8001390: d101 bne.n 8001396 <TIM_Base_SetConfig+0x8e>
  2928. {
  2929. /* Set the Repetition Counter value */
  2930. TIMx->RCR = Structure->RepetitionCounter;
  2931. 8001392: 690b ldr r3, [r1, #16]
  2932. 8001394: 6303 str r3, [r0, #48] ; 0x30
  2933. }
  2934. /* Generate an update event to reload the Prescaler
  2935. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2936. TIMx->EGR = TIM_EGR_UG;
  2937. 8001396: 2301 movs r3, #1
  2938. 8001398: 6143 str r3, [r0, #20]
  2939. 800139a: 4770 bx lr
  2940. 800139c: 40012c00 .word 0x40012c00
  2941. 080013a0 <HAL_TIM_Base_Init>:
  2942. {
  2943. 80013a0: b510 push {r4, lr}
  2944. if(htim == NULL)
  2945. 80013a2: 4604 mov r4, r0
  2946. 80013a4: b1a0 cbz r0, 80013d0 <HAL_TIM_Base_Init+0x30>
  2947. if(htim->State == HAL_TIM_STATE_RESET)
  2948. 80013a6: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2949. 80013aa: f003 02ff and.w r2, r3, #255 ; 0xff
  2950. 80013ae: b91b cbnz r3, 80013b8 <HAL_TIM_Base_Init+0x18>
  2951. htim->Lock = HAL_UNLOCKED;
  2952. 80013b0: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2953. HAL_TIM_Base_MspInit(htim);
  2954. 80013b4: f000 ffd2 bl 800235c <HAL_TIM_Base_MspInit>
  2955. htim->State= HAL_TIM_STATE_BUSY;
  2956. 80013b8: 2302 movs r3, #2
  2957. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2958. 80013ba: 6820 ldr r0, [r4, #0]
  2959. htim->State= HAL_TIM_STATE_BUSY;
  2960. 80013bc: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2961. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2962. 80013c0: 1d21 adds r1, r4, #4
  2963. 80013c2: f7ff ffa1 bl 8001308 <TIM_Base_SetConfig>
  2964. htim->State= HAL_TIM_STATE_READY;
  2965. 80013c6: 2301 movs r3, #1
  2966. return HAL_OK;
  2967. 80013c8: 2000 movs r0, #0
  2968. htim->State= HAL_TIM_STATE_READY;
  2969. 80013ca: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2970. return HAL_OK;
  2971. 80013ce: bd10 pop {r4, pc}
  2972. return HAL_ERROR;
  2973. 80013d0: 2001 movs r0, #1
  2974. }
  2975. 80013d2: bd10 pop {r4, pc}
  2976. 080013d4 <HAL_TIMEx_MasterConfigSynchronization>:
  2977. /* Check the parameters */
  2978. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  2979. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  2980. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  2981. __HAL_LOCK(htim);
  2982. 80013d4: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  2983. {
  2984. 80013d8: b510 push {r4, lr}
  2985. __HAL_LOCK(htim);
  2986. 80013da: 2b01 cmp r3, #1
  2987. 80013dc: f04f 0302 mov.w r3, #2
  2988. 80013e0: d018 beq.n 8001414 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  2989. htim->State = HAL_TIM_STATE_BUSY;
  2990. 80013e2: f880 303d strb.w r3, [r0, #61] ; 0x3d
  2991. /* Reset the MMS Bits */
  2992. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2993. 80013e6: 6803 ldr r3, [r0, #0]
  2994. /* Select the TRGO source */
  2995. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  2996. 80013e8: 680c ldr r4, [r1, #0]
  2997. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  2998. 80013ea: 685a ldr r2, [r3, #4]
  2999. /* Reset the MSM Bit */
  3000. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3001. /* Set or Reset the MSM Bit */
  3002. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3003. 80013ec: 6849 ldr r1, [r1, #4]
  3004. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3005. 80013ee: f022 0270 bic.w r2, r2, #112 ; 0x70
  3006. 80013f2: 605a str r2, [r3, #4]
  3007. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  3008. 80013f4: 685a ldr r2, [r3, #4]
  3009. 80013f6: 4322 orrs r2, r4
  3010. 80013f8: 605a str r2, [r3, #4]
  3011. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3012. 80013fa: 689a ldr r2, [r3, #8]
  3013. 80013fc: f022 0280 bic.w r2, r2, #128 ; 0x80
  3014. 8001400: 609a str r2, [r3, #8]
  3015. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3016. 8001402: 689a ldr r2, [r3, #8]
  3017. 8001404: 430a orrs r2, r1
  3018. 8001406: 609a str r2, [r3, #8]
  3019. htim->State = HAL_TIM_STATE_READY;
  3020. 8001408: 2301 movs r3, #1
  3021. 800140a: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3022. __HAL_UNLOCK(htim);
  3023. 800140e: 2300 movs r3, #0
  3024. 8001410: f880 303c strb.w r3, [r0, #60] ; 0x3c
  3025. __HAL_LOCK(htim);
  3026. 8001414: 4618 mov r0, r3
  3027. return HAL_OK;
  3028. }
  3029. 8001416: bd10 pop {r4, pc}
  3030. 08001418 <HAL_TIMEx_CommutationCallback>:
  3031. 8001418: 4770 bx lr
  3032. 0800141a <HAL_TIMEx_BreakCallback>:
  3033. * @brief Hall Break detection callback in non blocking mode
  3034. * @param htim : TIM handle
  3035. * @retval None
  3036. */
  3037. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3038. {
  3039. 800141a: 4770 bx lr
  3040. 0800141c <UART_EndRxTransfer>:
  3041. * @retval None
  3042. */
  3043. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3044. {
  3045. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3046. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3047. 800141c: 6803 ldr r3, [r0, #0]
  3048. 800141e: 68da ldr r2, [r3, #12]
  3049. 8001420: f422 7290 bic.w r2, r2, #288 ; 0x120
  3050. 8001424: 60da str r2, [r3, #12]
  3051. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3052. 8001426: 695a ldr r2, [r3, #20]
  3053. 8001428: f022 0201 bic.w r2, r2, #1
  3054. 800142c: 615a str r2, [r3, #20]
  3055. /* At end of Rx process, restore huart->RxState to Ready */
  3056. huart->RxState = HAL_UART_STATE_READY;
  3057. 800142e: 2320 movs r3, #32
  3058. 8001430: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3059. 8001434: 4770 bx lr
  3060. ...
  3061. 08001438 <UART_SetConfig>:
  3062. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  3063. * the configuration information for the specified UART module.
  3064. * @retval None
  3065. */
  3066. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3067. {
  3068. 8001438: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  3069. assert_param(IS_UART_MODE(huart->Init.Mode));
  3070. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  3071. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  3072. * to huart->Init.StopBits value */
  3073. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3074. 800143c: 6805 ldr r5, [r0, #0]
  3075. 800143e: 68c2 ldr r2, [r0, #12]
  3076. 8001440: 692b ldr r3, [r5, #16]
  3077. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3078. MODIFY_REG(huart->Instance->CR1,
  3079. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3080. tmpreg);
  3081. #else
  3082. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3083. 8001442: 6901 ldr r1, [r0, #16]
  3084. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3085. 8001444: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  3086. 8001448: 4313 orrs r3, r2
  3087. 800144a: 612b str r3, [r5, #16]
  3088. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3089. 800144c: 6883 ldr r3, [r0, #8]
  3090. MODIFY_REG(huart->Instance->CR1,
  3091. 800144e: 68ea ldr r2, [r5, #12]
  3092. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3093. 8001450: 430b orrs r3, r1
  3094. 8001452: 6941 ldr r1, [r0, #20]
  3095. MODIFY_REG(huart->Instance->CR1,
  3096. 8001454: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  3097. 8001458: f022 020c bic.w r2, r2, #12
  3098. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3099. 800145c: 430b orrs r3, r1
  3100. MODIFY_REG(huart->Instance->CR1,
  3101. 800145e: 4313 orrs r3, r2
  3102. 8001460: 60eb str r3, [r5, #12]
  3103. tmpreg);
  3104. #endif /* USART_CR1_OVER8 */
  3105. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  3106. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3107. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3108. 8001462: 696b ldr r3, [r5, #20]
  3109. 8001464: 6982 ldr r2, [r0, #24]
  3110. 8001466: f423 7340 bic.w r3, r3, #768 ; 0x300
  3111. 800146a: 4313 orrs r3, r2
  3112. 800146c: 616b str r3, [r5, #20]
  3113. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3114. }
  3115. }
  3116. #else
  3117. /*-------------------------- USART BRR Configuration ---------------------*/
  3118. if(huart->Instance == USART1)
  3119. 800146e: 4b40 ldr r3, [pc, #256] ; (8001570 <UART_SetConfig+0x138>)
  3120. {
  3121. 8001470: 4681 mov r9, r0
  3122. if(huart->Instance == USART1)
  3123. 8001472: 429d cmp r5, r3
  3124. 8001474: f04f 0419 mov.w r4, #25
  3125. 8001478: d146 bne.n 8001508 <UART_SetConfig+0xd0>
  3126. {
  3127. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  3128. 800147a: f7ff fe83 bl 8001184 <HAL_RCC_GetPCLK2Freq>
  3129. 800147e: fb04 f300 mul.w r3, r4, r0
  3130. 8001482: f8d9 6004 ldr.w r6, [r9, #4]
  3131. 8001486: f04f 0864 mov.w r8, #100 ; 0x64
  3132. 800148a: 00b6 lsls r6, r6, #2
  3133. 800148c: fbb3 f3f6 udiv r3, r3, r6
  3134. 8001490: fbb3 f3f8 udiv r3, r3, r8
  3135. 8001494: 011e lsls r6, r3, #4
  3136. 8001496: f7ff fe75 bl 8001184 <HAL_RCC_GetPCLK2Freq>
  3137. 800149a: 4360 muls r0, r4
  3138. 800149c: f8d9 3004 ldr.w r3, [r9, #4]
  3139. 80014a0: 009b lsls r3, r3, #2
  3140. 80014a2: fbb0 f7f3 udiv r7, r0, r3
  3141. 80014a6: f7ff fe6d bl 8001184 <HAL_RCC_GetPCLK2Freq>
  3142. 80014aa: 4360 muls r0, r4
  3143. 80014ac: f8d9 3004 ldr.w r3, [r9, #4]
  3144. 80014b0: 009b lsls r3, r3, #2
  3145. 80014b2: fbb0 f3f3 udiv r3, r0, r3
  3146. 80014b6: fbb3 f3f8 udiv r3, r3, r8
  3147. 80014ba: fb08 7313 mls r3, r8, r3, r7
  3148. 80014be: 011b lsls r3, r3, #4
  3149. 80014c0: 3332 adds r3, #50 ; 0x32
  3150. 80014c2: fbb3 f3f8 udiv r3, r3, r8
  3151. 80014c6: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3152. 80014ca: f7ff fe5b bl 8001184 <HAL_RCC_GetPCLK2Freq>
  3153. 80014ce: 4360 muls r0, r4
  3154. 80014d0: f8d9 2004 ldr.w r2, [r9, #4]
  3155. 80014d4: 0092 lsls r2, r2, #2
  3156. 80014d6: fbb0 faf2 udiv sl, r0, r2
  3157. 80014da: f7ff fe53 bl 8001184 <HAL_RCC_GetPCLK2Freq>
  3158. }
  3159. else
  3160. {
  3161. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3162. 80014de: 4360 muls r0, r4
  3163. 80014e0: f8d9 3004 ldr.w r3, [r9, #4]
  3164. 80014e4: 009b lsls r3, r3, #2
  3165. 80014e6: fbb0 f3f3 udiv r3, r0, r3
  3166. 80014ea: fbb3 f3f8 udiv r3, r3, r8
  3167. 80014ee: fb08 a313 mls r3, r8, r3, sl
  3168. 80014f2: 011b lsls r3, r3, #4
  3169. 80014f4: 3332 adds r3, #50 ; 0x32
  3170. 80014f6: fbb3 f3f8 udiv r3, r3, r8
  3171. 80014fa: f003 030f and.w r3, r3, #15
  3172. 80014fe: 433b orrs r3, r7
  3173. 8001500: 4433 add r3, r6
  3174. 8001502: 60ab str r3, [r5, #8]
  3175. 8001504: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  3176. 8001508: f7ff fe2c bl 8001164 <HAL_RCC_GetPCLK1Freq>
  3177. 800150c: fb04 f300 mul.w r3, r4, r0
  3178. 8001510: f8d9 6004 ldr.w r6, [r9, #4]
  3179. 8001514: f04f 0864 mov.w r8, #100 ; 0x64
  3180. 8001518: 00b6 lsls r6, r6, #2
  3181. 800151a: fbb3 f3f6 udiv r3, r3, r6
  3182. 800151e: fbb3 f3f8 udiv r3, r3, r8
  3183. 8001522: 011e lsls r6, r3, #4
  3184. 8001524: f7ff fe1e bl 8001164 <HAL_RCC_GetPCLK1Freq>
  3185. 8001528: 4360 muls r0, r4
  3186. 800152a: f8d9 3004 ldr.w r3, [r9, #4]
  3187. 800152e: 009b lsls r3, r3, #2
  3188. 8001530: fbb0 f7f3 udiv r7, r0, r3
  3189. 8001534: f7ff fe16 bl 8001164 <HAL_RCC_GetPCLK1Freq>
  3190. 8001538: 4360 muls r0, r4
  3191. 800153a: f8d9 3004 ldr.w r3, [r9, #4]
  3192. 800153e: 009b lsls r3, r3, #2
  3193. 8001540: fbb0 f3f3 udiv r3, r0, r3
  3194. 8001544: fbb3 f3f8 udiv r3, r3, r8
  3195. 8001548: fb08 7313 mls r3, r8, r3, r7
  3196. 800154c: 011b lsls r3, r3, #4
  3197. 800154e: 3332 adds r3, #50 ; 0x32
  3198. 8001550: fbb3 f3f8 udiv r3, r3, r8
  3199. 8001554: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3200. 8001558: f7ff fe04 bl 8001164 <HAL_RCC_GetPCLK1Freq>
  3201. 800155c: 4360 muls r0, r4
  3202. 800155e: f8d9 2004 ldr.w r2, [r9, #4]
  3203. 8001562: 0092 lsls r2, r2, #2
  3204. 8001564: fbb0 faf2 udiv sl, r0, r2
  3205. 8001568: f7ff fdfc bl 8001164 <HAL_RCC_GetPCLK1Freq>
  3206. 800156c: e7b7 b.n 80014de <UART_SetConfig+0xa6>
  3207. 800156e: bf00 nop
  3208. 8001570: 40013800 .word 0x40013800
  3209. 08001574 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3210. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3211. 8001574: b5f8 push {r3, r4, r5, r6, r7, lr}
  3212. 8001576: 4604 mov r4, r0
  3213. 8001578: 460e mov r6, r1
  3214. 800157a: 4617 mov r7, r2
  3215. 800157c: 461d mov r5, r3
  3216. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3217. 800157e: 6821 ldr r1, [r4, #0]
  3218. 8001580: 680b ldr r3, [r1, #0]
  3219. 8001582: ea36 0303 bics.w r3, r6, r3
  3220. 8001586: d101 bne.n 800158c <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3221. return HAL_OK;
  3222. 8001588: 2000 movs r0, #0
  3223. }
  3224. 800158a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3225. if(Timeout != HAL_MAX_DELAY)
  3226. 800158c: 1c6b adds r3, r5, #1
  3227. 800158e: d0f7 beq.n 8001580 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3228. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3229. 8001590: b995 cbnz r5, 80015b8 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3230. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3231. 8001592: 6823 ldr r3, [r4, #0]
  3232. __HAL_UNLOCK(huart);
  3233. 8001594: 2003 movs r0, #3
  3234. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3235. 8001596: 68da ldr r2, [r3, #12]
  3236. 8001598: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3237. 800159c: 60da str r2, [r3, #12]
  3238. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3239. 800159e: 695a ldr r2, [r3, #20]
  3240. 80015a0: f022 0201 bic.w r2, r2, #1
  3241. 80015a4: 615a str r2, [r3, #20]
  3242. huart->gState = HAL_UART_STATE_READY;
  3243. 80015a6: 2320 movs r3, #32
  3244. 80015a8: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3245. huart->RxState = HAL_UART_STATE_READY;
  3246. 80015ac: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3247. __HAL_UNLOCK(huart);
  3248. 80015b0: 2300 movs r3, #0
  3249. 80015b2: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3250. 80015b6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3251. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3252. 80015b8: f7fe fe82 bl 80002c0 <HAL_GetTick>
  3253. 80015bc: 1bc0 subs r0, r0, r7
  3254. 80015be: 4285 cmp r5, r0
  3255. 80015c0: d2dd bcs.n 800157e <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3256. 80015c2: e7e6 b.n 8001592 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3257. 080015c4 <HAL_UART_Init>:
  3258. {
  3259. 80015c4: b510 push {r4, lr}
  3260. if(huart == NULL)
  3261. 80015c6: 4604 mov r4, r0
  3262. 80015c8: b340 cbz r0, 800161c <HAL_UART_Init+0x58>
  3263. if(huart->gState == HAL_UART_STATE_RESET)
  3264. 80015ca: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3265. 80015ce: f003 02ff and.w r2, r3, #255 ; 0xff
  3266. 80015d2: b91b cbnz r3, 80015dc <HAL_UART_Init+0x18>
  3267. huart->Lock = HAL_UNLOCKED;
  3268. 80015d4: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3269. HAL_UART_MspInit(huart);
  3270. 80015d8: f000 fed4 bl 8002384 <HAL_UART_MspInit>
  3271. huart->gState = HAL_UART_STATE_BUSY;
  3272. 80015dc: 2324 movs r3, #36 ; 0x24
  3273. __HAL_UART_DISABLE(huart);
  3274. 80015de: 6822 ldr r2, [r4, #0]
  3275. huart->gState = HAL_UART_STATE_BUSY;
  3276. 80015e0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3277. __HAL_UART_DISABLE(huart);
  3278. 80015e4: 68d3 ldr r3, [r2, #12]
  3279. UART_SetConfig(huart);
  3280. 80015e6: 4620 mov r0, r4
  3281. __HAL_UART_DISABLE(huart);
  3282. 80015e8: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3283. 80015ec: 60d3 str r3, [r2, #12]
  3284. UART_SetConfig(huart);
  3285. 80015ee: f7ff ff23 bl 8001438 <UART_SetConfig>
  3286. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3287. 80015f2: 6823 ldr r3, [r4, #0]
  3288. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3289. 80015f4: 2000 movs r0, #0
  3290. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3291. 80015f6: 691a ldr r2, [r3, #16]
  3292. 80015f8: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3293. 80015fc: 611a str r2, [r3, #16]
  3294. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3295. 80015fe: 695a ldr r2, [r3, #20]
  3296. 8001600: f022 022a bic.w r2, r2, #42 ; 0x2a
  3297. 8001604: 615a str r2, [r3, #20]
  3298. __HAL_UART_ENABLE(huart);
  3299. 8001606: 68da ldr r2, [r3, #12]
  3300. 8001608: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3301. 800160c: 60da str r2, [r3, #12]
  3302. huart->gState= HAL_UART_STATE_READY;
  3303. 800160e: 2320 movs r3, #32
  3304. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3305. 8001610: 63e0 str r0, [r4, #60] ; 0x3c
  3306. huart->gState= HAL_UART_STATE_READY;
  3307. 8001612: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3308. huart->RxState= HAL_UART_STATE_READY;
  3309. 8001616: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3310. return HAL_OK;
  3311. 800161a: bd10 pop {r4, pc}
  3312. return HAL_ERROR;
  3313. 800161c: 2001 movs r0, #1
  3314. }
  3315. 800161e: bd10 pop {r4, pc}
  3316. 08001620 <HAL_UART_Transmit>:
  3317. {
  3318. 8001620: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3319. 8001624: 461f mov r7, r3
  3320. if(huart->gState == HAL_UART_STATE_READY)
  3321. 8001626: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3322. {
  3323. 800162a: 4604 mov r4, r0
  3324. if(huart->gState == HAL_UART_STATE_READY)
  3325. 800162c: 2b20 cmp r3, #32
  3326. {
  3327. 800162e: 460d mov r5, r1
  3328. 8001630: 4690 mov r8, r2
  3329. if(huart->gState == HAL_UART_STATE_READY)
  3330. 8001632: d14e bne.n 80016d2 <HAL_UART_Transmit+0xb2>
  3331. if((pData == NULL) || (Size == 0U))
  3332. 8001634: 2900 cmp r1, #0
  3333. 8001636: d049 beq.n 80016cc <HAL_UART_Transmit+0xac>
  3334. 8001638: 2a00 cmp r2, #0
  3335. 800163a: d047 beq.n 80016cc <HAL_UART_Transmit+0xac>
  3336. __HAL_LOCK(huart);
  3337. 800163c: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3338. 8001640: 2b01 cmp r3, #1
  3339. 8001642: d046 beq.n 80016d2 <HAL_UART_Transmit+0xb2>
  3340. 8001644: 2301 movs r3, #1
  3341. 8001646: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3342. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3343. 800164a: 2300 movs r3, #0
  3344. 800164c: 63c3 str r3, [r0, #60] ; 0x3c
  3345. huart->gState = HAL_UART_STATE_BUSY_TX;
  3346. 800164e: 2321 movs r3, #33 ; 0x21
  3347. 8001650: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3348. tickstart = HAL_GetTick();
  3349. 8001654: f7fe fe34 bl 80002c0 <HAL_GetTick>
  3350. 8001658: 4606 mov r6, r0
  3351. huart->TxXferSize = Size;
  3352. 800165a: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3353. huart->TxXferCount = Size;
  3354. 800165e: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3355. while(huart->TxXferCount > 0U)
  3356. 8001662: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3357. 8001664: b29b uxth r3, r3
  3358. 8001666: b96b cbnz r3, 8001684 <HAL_UART_Transmit+0x64>
  3359. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3360. 8001668: 463b mov r3, r7
  3361. 800166a: 4632 mov r2, r6
  3362. 800166c: 2140 movs r1, #64 ; 0x40
  3363. 800166e: 4620 mov r0, r4
  3364. 8001670: f7ff ff80 bl 8001574 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3365. 8001674: b9a8 cbnz r0, 80016a2 <HAL_UART_Transmit+0x82>
  3366. huart->gState = HAL_UART_STATE_READY;
  3367. 8001676: 2320 movs r3, #32
  3368. __HAL_UNLOCK(huart);
  3369. 8001678: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3370. huart->gState = HAL_UART_STATE_READY;
  3371. 800167c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3372. return HAL_OK;
  3373. 8001680: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3374. huart->TxXferCount--;
  3375. 8001684: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3376. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3377. 8001686: 4632 mov r2, r6
  3378. huart->TxXferCount--;
  3379. 8001688: 3b01 subs r3, #1
  3380. 800168a: b29b uxth r3, r3
  3381. 800168c: 84e3 strh r3, [r4, #38] ; 0x26
  3382. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3383. 800168e: 68a3 ldr r3, [r4, #8]
  3384. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3385. 8001690: 2180 movs r1, #128 ; 0x80
  3386. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3387. 8001692: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3388. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3389. 8001696: 4620 mov r0, r4
  3390. 8001698: 463b mov r3, r7
  3391. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3392. 800169a: d10e bne.n 80016ba <HAL_UART_Transmit+0x9a>
  3393. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3394. 800169c: f7ff ff6a bl 8001574 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3395. 80016a0: b110 cbz r0, 80016a8 <HAL_UART_Transmit+0x88>
  3396. return HAL_TIMEOUT;
  3397. 80016a2: 2003 movs r0, #3
  3398. 80016a4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3399. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3400. 80016a8: 882b ldrh r3, [r5, #0]
  3401. 80016aa: 6822 ldr r2, [r4, #0]
  3402. 80016ac: f3c3 0308 ubfx r3, r3, #0, #9
  3403. 80016b0: 6053 str r3, [r2, #4]
  3404. if(huart->Init.Parity == UART_PARITY_NONE)
  3405. 80016b2: 6923 ldr r3, [r4, #16]
  3406. 80016b4: b943 cbnz r3, 80016c8 <HAL_UART_Transmit+0xa8>
  3407. pData +=2U;
  3408. 80016b6: 3502 adds r5, #2
  3409. 80016b8: e7d3 b.n 8001662 <HAL_UART_Transmit+0x42>
  3410. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3411. 80016ba: f7ff ff5b bl 8001574 <UART_WaitOnFlagUntilTimeout.constprop.3>
  3412. 80016be: 2800 cmp r0, #0
  3413. 80016c0: d1ef bne.n 80016a2 <HAL_UART_Transmit+0x82>
  3414. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3415. 80016c2: 6823 ldr r3, [r4, #0]
  3416. 80016c4: 782a ldrb r2, [r5, #0]
  3417. 80016c6: 605a str r2, [r3, #4]
  3418. 80016c8: 3501 adds r5, #1
  3419. 80016ca: e7ca b.n 8001662 <HAL_UART_Transmit+0x42>
  3420. return HAL_ERROR;
  3421. 80016cc: 2001 movs r0, #1
  3422. 80016ce: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3423. return HAL_BUSY;
  3424. 80016d2: 2002 movs r0, #2
  3425. }
  3426. 80016d4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3427. 080016d8 <HAL_UART_Receive_DMA>:
  3428. {
  3429. 80016d8: 4613 mov r3, r2
  3430. if(huart->RxState == HAL_UART_STATE_READY)
  3431. 80016da: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3432. {
  3433. 80016de: b573 push {r0, r1, r4, r5, r6, lr}
  3434. if(huart->RxState == HAL_UART_STATE_READY)
  3435. 80016e0: 2a20 cmp r2, #32
  3436. {
  3437. 80016e2: 4605 mov r5, r0
  3438. if(huart->RxState == HAL_UART_STATE_READY)
  3439. 80016e4: d138 bne.n 8001758 <HAL_UART_Receive_DMA+0x80>
  3440. if((pData == NULL) || (Size == 0U))
  3441. 80016e6: 2900 cmp r1, #0
  3442. 80016e8: d034 beq.n 8001754 <HAL_UART_Receive_DMA+0x7c>
  3443. 80016ea: 2b00 cmp r3, #0
  3444. 80016ec: d032 beq.n 8001754 <HAL_UART_Receive_DMA+0x7c>
  3445. __HAL_LOCK(huart);
  3446. 80016ee: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3447. 80016f2: 2a01 cmp r2, #1
  3448. 80016f4: d030 beq.n 8001758 <HAL_UART_Receive_DMA+0x80>
  3449. 80016f6: 2201 movs r2, #1
  3450. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3451. 80016f8: 2400 movs r4, #0
  3452. __HAL_LOCK(huart);
  3453. 80016fa: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3454. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3455. 80016fe: 2222 movs r2, #34 ; 0x22
  3456. huart->pRxBuffPtr = pData;
  3457. 8001700: 6281 str r1, [r0, #40] ; 0x28
  3458. huart->RxXferSize = Size;
  3459. 8001702: 8583 strh r3, [r0, #44] ; 0x2c
  3460. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3461. 8001704: 63c4 str r4, [r0, #60] ; 0x3c
  3462. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3463. 8001706: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3464. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3465. 800170a: 6b40 ldr r0, [r0, #52] ; 0x34
  3466. 800170c: 4a13 ldr r2, [pc, #76] ; (800175c <HAL_UART_Receive_DMA+0x84>)
  3467. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3468. 800170e: 682e ldr r6, [r5, #0]
  3469. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3470. 8001710: 6282 str r2, [r0, #40] ; 0x28
  3471. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3472. 8001712: 4a13 ldr r2, [pc, #76] ; (8001760 <HAL_UART_Receive_DMA+0x88>)
  3473. huart->hdmarx->XferAbortCallback = NULL;
  3474. 8001714: 6344 str r4, [r0, #52] ; 0x34
  3475. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3476. 8001716: 62c2 str r2, [r0, #44] ; 0x2c
  3477. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3478. 8001718: 4a12 ldr r2, [pc, #72] ; (8001764 <HAL_UART_Receive_DMA+0x8c>)
  3479. 800171a: 6302 str r2, [r0, #48] ; 0x30
  3480. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3481. 800171c: 460a mov r2, r1
  3482. 800171e: 1d31 adds r1, r6, #4
  3483. 8001720: f7fe fe7c bl 800041c <HAL_DMA_Start_IT>
  3484. return HAL_OK;
  3485. 8001724: 4620 mov r0, r4
  3486. __HAL_UART_CLEAR_OREFLAG(huart);
  3487. 8001726: 682b ldr r3, [r5, #0]
  3488. 8001728: 9401 str r4, [sp, #4]
  3489. 800172a: 681a ldr r2, [r3, #0]
  3490. 800172c: 9201 str r2, [sp, #4]
  3491. 800172e: 685a ldr r2, [r3, #4]
  3492. __HAL_UNLOCK(huart);
  3493. 8001730: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3494. __HAL_UART_CLEAR_OREFLAG(huart);
  3495. 8001734: 9201 str r2, [sp, #4]
  3496. 8001736: 9a01 ldr r2, [sp, #4]
  3497. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3498. 8001738: 68da ldr r2, [r3, #12]
  3499. 800173a: f442 7280 orr.w r2, r2, #256 ; 0x100
  3500. 800173e: 60da str r2, [r3, #12]
  3501. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3502. 8001740: 695a ldr r2, [r3, #20]
  3503. 8001742: f042 0201 orr.w r2, r2, #1
  3504. 8001746: 615a str r2, [r3, #20]
  3505. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3506. 8001748: 695a ldr r2, [r3, #20]
  3507. 800174a: f042 0240 orr.w r2, r2, #64 ; 0x40
  3508. 800174e: 615a str r2, [r3, #20]
  3509. }
  3510. 8001750: b002 add sp, #8
  3511. 8001752: bd70 pop {r4, r5, r6, pc}
  3512. return HAL_ERROR;
  3513. 8001754: 2001 movs r0, #1
  3514. 8001756: e7fb b.n 8001750 <HAL_UART_Receive_DMA+0x78>
  3515. return HAL_BUSY;
  3516. 8001758: 2002 movs r0, #2
  3517. 800175a: e7f9 b.n 8001750 <HAL_UART_Receive_DMA+0x78>
  3518. 800175c: 0800176b .word 0x0800176b
  3519. 8001760: 08001821 .word 0x08001821
  3520. 8001764: 0800182d .word 0x0800182d
  3521. 08001768 <HAL_UART_TxCpltCallback>:
  3522. 8001768: 4770 bx lr
  3523. 0800176a <UART_DMAReceiveCplt>:
  3524. {
  3525. 800176a: b508 push {r3, lr}
  3526. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3527. 800176c: 6803 ldr r3, [r0, #0]
  3528. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3529. 800176e: 6a42 ldr r2, [r0, #36] ; 0x24
  3530. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3531. 8001770: 681b ldr r3, [r3, #0]
  3532. 8001772: f013 0320 ands.w r3, r3, #32
  3533. 8001776: d110 bne.n 800179a <UART_DMAReceiveCplt+0x30>
  3534. huart->RxXferCount = 0U;
  3535. 8001778: 85d3 strh r3, [r2, #46] ; 0x2e
  3536. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3537. 800177a: 6813 ldr r3, [r2, #0]
  3538. 800177c: 68d9 ldr r1, [r3, #12]
  3539. 800177e: f421 7180 bic.w r1, r1, #256 ; 0x100
  3540. 8001782: 60d9 str r1, [r3, #12]
  3541. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3542. 8001784: 6959 ldr r1, [r3, #20]
  3543. 8001786: f021 0101 bic.w r1, r1, #1
  3544. 800178a: 6159 str r1, [r3, #20]
  3545. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3546. 800178c: 6959 ldr r1, [r3, #20]
  3547. 800178e: f021 0140 bic.w r1, r1, #64 ; 0x40
  3548. 8001792: 6159 str r1, [r3, #20]
  3549. huart->RxState = HAL_UART_STATE_READY;
  3550. 8001794: 2320 movs r3, #32
  3551. 8001796: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3552. HAL_UART_RxCpltCallback(huart);
  3553. 800179a: 4610 mov r0, r2
  3554. 800179c: f000 ff9a bl 80026d4 <HAL_UART_RxCpltCallback>
  3555. 80017a0: bd08 pop {r3, pc}
  3556. 080017a2 <UART_Receive_IT>:
  3557. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3558. 80017a2: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3559. {
  3560. 80017a6: b510 push {r4, lr}
  3561. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3562. 80017a8: 2b22 cmp r3, #34 ; 0x22
  3563. 80017aa: d136 bne.n 800181a <UART_Receive_IT+0x78>
  3564. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3565. 80017ac: 6883 ldr r3, [r0, #8]
  3566. 80017ae: 6901 ldr r1, [r0, #16]
  3567. 80017b0: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3568. 80017b4: 6802 ldr r2, [r0, #0]
  3569. 80017b6: 6a83 ldr r3, [r0, #40] ; 0x28
  3570. 80017b8: d123 bne.n 8001802 <UART_Receive_IT+0x60>
  3571. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3572. 80017ba: 6852 ldr r2, [r2, #4]
  3573. if(huart->Init.Parity == UART_PARITY_NONE)
  3574. 80017bc: b9e9 cbnz r1, 80017fa <UART_Receive_IT+0x58>
  3575. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3576. 80017be: f3c2 0208 ubfx r2, r2, #0, #9
  3577. 80017c2: f823 2b02 strh.w r2, [r3], #2
  3578. huart->pRxBuffPtr += 1U;
  3579. 80017c6: 6283 str r3, [r0, #40] ; 0x28
  3580. if(--huart->RxXferCount == 0U)
  3581. 80017c8: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3582. 80017ca: 3c01 subs r4, #1
  3583. 80017cc: b2a4 uxth r4, r4
  3584. 80017ce: 85c4 strh r4, [r0, #46] ; 0x2e
  3585. 80017d0: b98c cbnz r4, 80017f6 <UART_Receive_IT+0x54>
  3586. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3587. 80017d2: 6803 ldr r3, [r0, #0]
  3588. 80017d4: 68da ldr r2, [r3, #12]
  3589. 80017d6: f022 0220 bic.w r2, r2, #32
  3590. 80017da: 60da str r2, [r3, #12]
  3591. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3592. 80017dc: 68da ldr r2, [r3, #12]
  3593. 80017de: f422 7280 bic.w r2, r2, #256 ; 0x100
  3594. 80017e2: 60da str r2, [r3, #12]
  3595. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3596. 80017e4: 695a ldr r2, [r3, #20]
  3597. 80017e6: f022 0201 bic.w r2, r2, #1
  3598. 80017ea: 615a str r2, [r3, #20]
  3599. huart->RxState = HAL_UART_STATE_READY;
  3600. 80017ec: 2320 movs r3, #32
  3601. 80017ee: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3602. HAL_UART_RxCpltCallback(huart);
  3603. 80017f2: f000 ff6f bl 80026d4 <HAL_UART_RxCpltCallback>
  3604. if(--huart->RxXferCount == 0U)
  3605. 80017f6: 2000 movs r0, #0
  3606. }
  3607. 80017f8: bd10 pop {r4, pc}
  3608. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3609. 80017fa: b2d2 uxtb r2, r2
  3610. 80017fc: f823 2b01 strh.w r2, [r3], #1
  3611. 8001800: e7e1 b.n 80017c6 <UART_Receive_IT+0x24>
  3612. if(huart->Init.Parity == UART_PARITY_NONE)
  3613. 8001802: b921 cbnz r1, 800180e <UART_Receive_IT+0x6c>
  3614. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3615. 8001804: 1c59 adds r1, r3, #1
  3616. 8001806: 6852 ldr r2, [r2, #4]
  3617. 8001808: 6281 str r1, [r0, #40] ; 0x28
  3618. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3619. 800180a: 701a strb r2, [r3, #0]
  3620. 800180c: e7dc b.n 80017c8 <UART_Receive_IT+0x26>
  3621. 800180e: 6852 ldr r2, [r2, #4]
  3622. 8001810: 1c59 adds r1, r3, #1
  3623. 8001812: 6281 str r1, [r0, #40] ; 0x28
  3624. 8001814: f002 027f and.w r2, r2, #127 ; 0x7f
  3625. 8001818: e7f7 b.n 800180a <UART_Receive_IT+0x68>
  3626. return HAL_BUSY;
  3627. 800181a: 2002 movs r0, #2
  3628. 800181c: bd10 pop {r4, pc}
  3629. 0800181e <HAL_UART_RxHalfCpltCallback>:
  3630. 800181e: 4770 bx lr
  3631. 08001820 <UART_DMARxHalfCplt>:
  3632. {
  3633. 8001820: b508 push {r3, lr}
  3634. HAL_UART_RxHalfCpltCallback(huart);
  3635. 8001822: 6a40 ldr r0, [r0, #36] ; 0x24
  3636. 8001824: f7ff fffb bl 800181e <HAL_UART_RxHalfCpltCallback>
  3637. 8001828: bd08 pop {r3, pc}
  3638. 0800182a <HAL_UART_ErrorCallback>:
  3639. 800182a: 4770 bx lr
  3640. 0800182c <UART_DMAError>:
  3641. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3642. 800182c: 6a41 ldr r1, [r0, #36] ; 0x24
  3643. {
  3644. 800182e: b508 push {r3, lr}
  3645. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3646. 8001830: 680b ldr r3, [r1, #0]
  3647. 8001832: 695a ldr r2, [r3, #20]
  3648. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3649. 8001834: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3650. 8001838: 2821 cmp r0, #33 ; 0x21
  3651. 800183a: d10a bne.n 8001852 <UART_DMAError+0x26>
  3652. 800183c: 0612 lsls r2, r2, #24
  3653. 800183e: d508 bpl.n 8001852 <UART_DMAError+0x26>
  3654. huart->TxXferCount = 0U;
  3655. 8001840: 2200 movs r2, #0
  3656. 8001842: 84ca strh r2, [r1, #38] ; 0x26
  3657. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3658. 8001844: 68da ldr r2, [r3, #12]
  3659. 8001846: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3660. 800184a: 60da str r2, [r3, #12]
  3661. huart->gState = HAL_UART_STATE_READY;
  3662. 800184c: 2220 movs r2, #32
  3663. 800184e: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3664. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3665. 8001852: 695b ldr r3, [r3, #20]
  3666. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3667. 8001854: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3668. 8001858: 2a22 cmp r2, #34 ; 0x22
  3669. 800185a: d106 bne.n 800186a <UART_DMAError+0x3e>
  3670. 800185c: 065b lsls r3, r3, #25
  3671. 800185e: d504 bpl.n 800186a <UART_DMAError+0x3e>
  3672. huart->RxXferCount = 0U;
  3673. 8001860: 2300 movs r3, #0
  3674. UART_EndRxTransfer(huart);
  3675. 8001862: 4608 mov r0, r1
  3676. huart->RxXferCount = 0U;
  3677. 8001864: 85cb strh r3, [r1, #46] ; 0x2e
  3678. UART_EndRxTransfer(huart);
  3679. 8001866: f7ff fdd9 bl 800141c <UART_EndRxTransfer>
  3680. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3681. 800186a: 6bcb ldr r3, [r1, #60] ; 0x3c
  3682. HAL_UART_ErrorCallback(huart);
  3683. 800186c: 4608 mov r0, r1
  3684. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3685. 800186e: f043 0310 orr.w r3, r3, #16
  3686. 8001872: 63cb str r3, [r1, #60] ; 0x3c
  3687. HAL_UART_ErrorCallback(huart);
  3688. 8001874: f7ff ffd9 bl 800182a <HAL_UART_ErrorCallback>
  3689. 8001878: bd08 pop {r3, pc}
  3690. ...
  3691. 0800187c <HAL_UART_IRQHandler>:
  3692. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3693. 800187c: 6803 ldr r3, [r0, #0]
  3694. {
  3695. 800187e: b570 push {r4, r5, r6, lr}
  3696. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3697. 8001880: 681a ldr r2, [r3, #0]
  3698. {
  3699. 8001882: 4604 mov r4, r0
  3700. if(errorflags == RESET)
  3701. 8001884: 0716 lsls r6, r2, #28
  3702. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3703. 8001886: 68d9 ldr r1, [r3, #12]
  3704. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3705. 8001888: 695d ldr r5, [r3, #20]
  3706. if(errorflags == RESET)
  3707. 800188a: d107 bne.n 800189c <HAL_UART_IRQHandler+0x20>
  3708. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3709. 800188c: 0696 lsls r6, r2, #26
  3710. 800188e: d55a bpl.n 8001946 <HAL_UART_IRQHandler+0xca>
  3711. 8001890: 068d lsls r5, r1, #26
  3712. 8001892: d558 bpl.n 8001946 <HAL_UART_IRQHandler+0xca>
  3713. }
  3714. 8001894: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3715. UART_Receive_IT(huart);
  3716. 8001898: f7ff bf83 b.w 80017a2 <UART_Receive_IT>
  3717. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3718. 800189c: f015 0501 ands.w r5, r5, #1
  3719. 80018a0: d102 bne.n 80018a8 <HAL_UART_IRQHandler+0x2c>
  3720. 80018a2: f411 7f90 tst.w r1, #288 ; 0x120
  3721. 80018a6: d04e beq.n 8001946 <HAL_UART_IRQHandler+0xca>
  3722. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3723. 80018a8: 07d3 lsls r3, r2, #31
  3724. 80018aa: d505 bpl.n 80018b8 <HAL_UART_IRQHandler+0x3c>
  3725. 80018ac: 05ce lsls r6, r1, #23
  3726. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3727. 80018ae: bf42 ittt mi
  3728. 80018b0: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3729. 80018b2: f043 0301 orrmi.w r3, r3, #1
  3730. 80018b6: 63e3 strmi r3, [r4, #60] ; 0x3c
  3731. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3732. 80018b8: 0750 lsls r0, r2, #29
  3733. 80018ba: d504 bpl.n 80018c6 <HAL_UART_IRQHandler+0x4a>
  3734. 80018bc: b11d cbz r5, 80018c6 <HAL_UART_IRQHandler+0x4a>
  3735. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3736. 80018be: 6be3 ldr r3, [r4, #60] ; 0x3c
  3737. 80018c0: f043 0302 orr.w r3, r3, #2
  3738. 80018c4: 63e3 str r3, [r4, #60] ; 0x3c
  3739. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3740. 80018c6: 0793 lsls r3, r2, #30
  3741. 80018c8: d504 bpl.n 80018d4 <HAL_UART_IRQHandler+0x58>
  3742. 80018ca: b11d cbz r5, 80018d4 <HAL_UART_IRQHandler+0x58>
  3743. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3744. 80018cc: 6be3 ldr r3, [r4, #60] ; 0x3c
  3745. 80018ce: f043 0304 orr.w r3, r3, #4
  3746. 80018d2: 63e3 str r3, [r4, #60] ; 0x3c
  3747. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3748. 80018d4: 0716 lsls r6, r2, #28
  3749. 80018d6: d504 bpl.n 80018e2 <HAL_UART_IRQHandler+0x66>
  3750. 80018d8: b11d cbz r5, 80018e2 <HAL_UART_IRQHandler+0x66>
  3751. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3752. 80018da: 6be3 ldr r3, [r4, #60] ; 0x3c
  3753. 80018dc: f043 0308 orr.w r3, r3, #8
  3754. 80018e0: 63e3 str r3, [r4, #60] ; 0x3c
  3755. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3756. 80018e2: 6be3 ldr r3, [r4, #60] ; 0x3c
  3757. 80018e4: 2b00 cmp r3, #0
  3758. 80018e6: d066 beq.n 80019b6 <HAL_UART_IRQHandler+0x13a>
  3759. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3760. 80018e8: 0695 lsls r5, r2, #26
  3761. 80018ea: d504 bpl.n 80018f6 <HAL_UART_IRQHandler+0x7a>
  3762. 80018ec: 0688 lsls r0, r1, #26
  3763. 80018ee: d502 bpl.n 80018f6 <HAL_UART_IRQHandler+0x7a>
  3764. UART_Receive_IT(huart);
  3765. 80018f0: 4620 mov r0, r4
  3766. 80018f2: f7ff ff56 bl 80017a2 <UART_Receive_IT>
  3767. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3768. 80018f6: 6823 ldr r3, [r4, #0]
  3769. UART_EndRxTransfer(huart);
  3770. 80018f8: 4620 mov r0, r4
  3771. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3772. 80018fa: 695d ldr r5, [r3, #20]
  3773. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3774. 80018fc: 6be2 ldr r2, [r4, #60] ; 0x3c
  3775. 80018fe: 0711 lsls r1, r2, #28
  3776. 8001900: d402 bmi.n 8001908 <HAL_UART_IRQHandler+0x8c>
  3777. 8001902: f015 0540 ands.w r5, r5, #64 ; 0x40
  3778. 8001906: d01a beq.n 800193e <HAL_UART_IRQHandler+0xc2>
  3779. UART_EndRxTransfer(huart);
  3780. 8001908: f7ff fd88 bl 800141c <UART_EndRxTransfer>
  3781. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3782. 800190c: 6823 ldr r3, [r4, #0]
  3783. 800190e: 695a ldr r2, [r3, #20]
  3784. 8001910: 0652 lsls r2, r2, #25
  3785. 8001912: d510 bpl.n 8001936 <HAL_UART_IRQHandler+0xba>
  3786. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3787. 8001914: 695a ldr r2, [r3, #20]
  3788. if(huart->hdmarx != NULL)
  3789. 8001916: 6b60 ldr r0, [r4, #52] ; 0x34
  3790. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3791. 8001918: f022 0240 bic.w r2, r2, #64 ; 0x40
  3792. 800191c: 615a str r2, [r3, #20]
  3793. if(huart->hdmarx != NULL)
  3794. 800191e: b150 cbz r0, 8001936 <HAL_UART_IRQHandler+0xba>
  3795. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3796. 8001920: 4b25 ldr r3, [pc, #148] ; (80019b8 <HAL_UART_IRQHandler+0x13c>)
  3797. 8001922: 6343 str r3, [r0, #52] ; 0x34
  3798. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3799. 8001924: f7fe fdb8 bl 8000498 <HAL_DMA_Abort_IT>
  3800. 8001928: 2800 cmp r0, #0
  3801. 800192a: d044 beq.n 80019b6 <HAL_UART_IRQHandler+0x13a>
  3802. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3803. 800192c: 6b60 ldr r0, [r4, #52] ; 0x34
  3804. }
  3805. 800192e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3806. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3807. 8001932: 6b43 ldr r3, [r0, #52] ; 0x34
  3808. 8001934: 4718 bx r3
  3809. HAL_UART_ErrorCallback(huart);
  3810. 8001936: 4620 mov r0, r4
  3811. 8001938: f7ff ff77 bl 800182a <HAL_UART_ErrorCallback>
  3812. 800193c: bd70 pop {r4, r5, r6, pc}
  3813. HAL_UART_ErrorCallback(huart);
  3814. 800193e: f7ff ff74 bl 800182a <HAL_UART_ErrorCallback>
  3815. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3816. 8001942: 63e5 str r5, [r4, #60] ; 0x3c
  3817. 8001944: bd70 pop {r4, r5, r6, pc}
  3818. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3819. 8001946: 0616 lsls r6, r2, #24
  3820. 8001948: d527 bpl.n 800199a <HAL_UART_IRQHandler+0x11e>
  3821. 800194a: 060d lsls r5, r1, #24
  3822. 800194c: d525 bpl.n 800199a <HAL_UART_IRQHandler+0x11e>
  3823. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3824. 800194e: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3825. 8001952: 2a21 cmp r2, #33 ; 0x21
  3826. 8001954: d12f bne.n 80019b6 <HAL_UART_IRQHandler+0x13a>
  3827. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3828. 8001956: 68a2 ldr r2, [r4, #8]
  3829. 8001958: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3830. 800195c: 6a22 ldr r2, [r4, #32]
  3831. 800195e: d117 bne.n 8001990 <HAL_UART_IRQHandler+0x114>
  3832. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3833. 8001960: 8811 ldrh r1, [r2, #0]
  3834. 8001962: f3c1 0108 ubfx r1, r1, #0, #9
  3835. 8001966: 6059 str r1, [r3, #4]
  3836. if(huart->Init.Parity == UART_PARITY_NONE)
  3837. 8001968: 6921 ldr r1, [r4, #16]
  3838. 800196a: b979 cbnz r1, 800198c <HAL_UART_IRQHandler+0x110>
  3839. huart->pTxBuffPtr += 2U;
  3840. 800196c: 3202 adds r2, #2
  3841. huart->pTxBuffPtr += 1U;
  3842. 800196e: 6222 str r2, [r4, #32]
  3843. if(--huart->TxXferCount == 0U)
  3844. 8001970: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3845. 8001972: 3a01 subs r2, #1
  3846. 8001974: b292 uxth r2, r2
  3847. 8001976: 84e2 strh r2, [r4, #38] ; 0x26
  3848. 8001978: b9ea cbnz r2, 80019b6 <HAL_UART_IRQHandler+0x13a>
  3849. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3850. 800197a: 68da ldr r2, [r3, #12]
  3851. 800197c: f022 0280 bic.w r2, r2, #128 ; 0x80
  3852. 8001980: 60da str r2, [r3, #12]
  3853. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3854. 8001982: 68da ldr r2, [r3, #12]
  3855. 8001984: f042 0240 orr.w r2, r2, #64 ; 0x40
  3856. 8001988: 60da str r2, [r3, #12]
  3857. 800198a: bd70 pop {r4, r5, r6, pc}
  3858. huart->pTxBuffPtr += 1U;
  3859. 800198c: 3201 adds r2, #1
  3860. 800198e: e7ee b.n 800196e <HAL_UART_IRQHandler+0xf2>
  3861. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3862. 8001990: 1c51 adds r1, r2, #1
  3863. 8001992: 6221 str r1, [r4, #32]
  3864. 8001994: 7812 ldrb r2, [r2, #0]
  3865. 8001996: 605a str r2, [r3, #4]
  3866. 8001998: e7ea b.n 8001970 <HAL_UART_IRQHandler+0xf4>
  3867. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3868. 800199a: 0650 lsls r0, r2, #25
  3869. 800199c: d50b bpl.n 80019b6 <HAL_UART_IRQHandler+0x13a>
  3870. 800199e: 064a lsls r2, r1, #25
  3871. 80019a0: d509 bpl.n 80019b6 <HAL_UART_IRQHandler+0x13a>
  3872. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3873. 80019a2: 68da ldr r2, [r3, #12]
  3874. HAL_UART_TxCpltCallback(huart);
  3875. 80019a4: 4620 mov r0, r4
  3876. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3877. 80019a6: f022 0240 bic.w r2, r2, #64 ; 0x40
  3878. 80019aa: 60da str r2, [r3, #12]
  3879. huart->gState = HAL_UART_STATE_READY;
  3880. 80019ac: 2320 movs r3, #32
  3881. 80019ae: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3882. HAL_UART_TxCpltCallback(huart);
  3883. 80019b2: f7ff fed9 bl 8001768 <HAL_UART_TxCpltCallback>
  3884. 80019b6: bd70 pop {r4, r5, r6, pc}
  3885. 80019b8: 080019bd .word 0x080019bd
  3886. 080019bc <UART_DMAAbortOnError>:
  3887. {
  3888. 80019bc: b508 push {r3, lr}
  3889. huart->RxXferCount = 0x00U;
  3890. 80019be: 2300 movs r3, #0
  3891. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3892. 80019c0: 6a40 ldr r0, [r0, #36] ; 0x24
  3893. huart->RxXferCount = 0x00U;
  3894. 80019c2: 85c3 strh r3, [r0, #46] ; 0x2e
  3895. huart->TxXferCount = 0x00U;
  3896. 80019c4: 84c3 strh r3, [r0, #38] ; 0x26
  3897. HAL_UART_ErrorCallback(huart);
  3898. 80019c6: f7ff ff30 bl 800182a <HAL_UART_ErrorCallback>
  3899. 80019ca: bd08 pop {r3, pc}
  3900. 080019cc <Firmware_BootStart_Signal>:
  3901. * ***/
  3902. #define Bluecell_BootStart 0x0b
  3903. uint8_t BootStartdata[6] = {0xbe,Bluecell_BootStart,0x03,4,0,0xeb};
  3904. void Firmware_BootStart_Signal(){
  3905. 80019cc: b510 push {r4, lr}
  3906. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3907. 80019ce: 4c06 ldr r4, [pc, #24] ; (80019e8 <Firmware_BootStart_Signal+0x1c>)
  3908. 80019d0: 78a1 ldrb r1, [r4, #2]
  3909. 80019d2: 1c60 adds r0, r4, #1
  3910. 80019d4: f000 f8be bl 8001b54 <STH30_CreateCrc>
  3911. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3912. 80019d8: 78a1 ldrb r1, [r4, #2]
  3913. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3914. 80019da: 7120 strb r0, [r4, #4]
  3915. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3916. 80019dc: 3103 adds r1, #3
  3917. 80019de: 4620 mov r0, r4
  3918. }
  3919. 80019e0: e8bd 4010 ldmia.w sp!, {r4, lr}
  3920. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3921. 80019e4: f000 be9c b.w 8002720 <Uart1_Data_Send>
  3922. 80019e8: 2000000e .word 0x2000000e
  3923. 080019ec <FirmwareUpdateStart>:
  3924. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  3925. void FirmwareUpdateStart(uint8_t* data){
  3926. 80019ec: b570 push {r4, r5, r6, lr}
  3927. uint8_t ret = 0,crccheck = 0;
  3928. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3929. 80019ee: 7881 ldrb r1, [r0, #2]
  3930. void FirmwareUpdateStart(uint8_t* data){
  3931. 80019f0: 4604 mov r4, r0
  3932. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3933. 80019f2: 1843 adds r3, r0, r1
  3934. 80019f4: 785a ldrb r2, [r3, #1]
  3935. 80019f6: 3001 adds r0, #1
  3936. 80019f8: f000 f8c7 bl 8001b8a <STH30_CheckCrc>
  3937. if(crccheck == NO_ERROR){
  3938. 80019fc: 2801 cmp r0, #1
  3939. 80019fe: d00e beq.n 8001a1e <FirmwareUpdateStart+0x32>
  3940. 8001a00: 2300 movs r3, #0
  3941. ret = Flash_write(&data[0]);
  3942. if(ret == 1)
  3943. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3944. }else{
  3945. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3946. printf("%02x ",data[i]);
  3947. 8001a02: 4e1e ldr r6, [pc, #120] ; (8001a7c <FirmwareUpdateStart+0x90>)
  3948. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3949. 8001a04: 78a2 ldrb r2, [r4, #2]
  3950. 8001a06: 1c5d adds r5, r3, #1
  3951. 8001a08: 3202 adds r2, #2
  3952. 8001a0a: b2db uxtb r3, r3
  3953. 8001a0c: 429a cmp r2, r3
  3954. 8001a0e: da2d bge.n 8001a6c <FirmwareUpdateStart+0x80>
  3955. printf("Check Sum error \n");
  3956. 8001a10: 481b ldr r0, [pc, #108] ; (8001a80 <FirmwareUpdateStart+0x94>)
  3957. 8001a12: f000 ff5b bl 80028cc <puts>
  3958. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3959. 8001a16: 2222 movs r2, #34 ; 0x22
  3960. 8001a18: 4b1a ldr r3, [pc, #104] ; (8001a84 <FirmwareUpdateStart+0x98>)
  3961. 8001a1a: 705a strb r2, [r3, #1]
  3962. 8001a1c: e00e b.n 8001a3c <FirmwareUpdateStart+0x50>
  3963. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  3964. 8001a1e: 2211 movs r2, #17
  3965. 8001a20: 4d18 ldr r5, [pc, #96] ; (8001a84 <FirmwareUpdateStart+0x98>)
  3966. 8001a22: 706a strb r2, [r5, #1]
  3967. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  3968. 8001a24: 7862 ldrb r2, [r4, #1]
  3969. 8001a26: 2add cmp r2, #221 ; 0xdd
  3970. 8001a28: d001 beq.n 8001a2e <FirmwareUpdateStart+0x42>
  3971. 8001a2a: 2aee cmp r2, #238 ; 0xee
  3972. 8001a2c: d106 bne.n 8001a3c <FirmwareUpdateStart+0x50>
  3973. ret = Flash_write(&data[0]);
  3974. 8001a2e: 4620 mov r0, r4
  3975. 8001a30: f000 fa6e bl 8001f10 <Flash_write>
  3976. if(ret == 1)
  3977. 8001a34: 2801 cmp r0, #1
  3978. 8001a36: d101 bne.n 8001a3c <FirmwareUpdateStart+0x50>
  3979. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3980. 8001a38: 2322 movs r3, #34 ; 0x22
  3981. 8001a3a: 706b strb r3, [r5, #1]
  3982. }
  3983. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  3984. 8001a3c: 4d11 ldr r5, [pc, #68] ; (8001a84 <FirmwareUpdateStart+0x98>)
  3985. 8001a3e: 78a9 ldrb r1, [r5, #2]
  3986. 8001a40: 1c68 adds r0, r5, #1
  3987. 8001a42: f000 f887 bl 8001b54 <STH30_CreateCrc>
  3988. 8001a46: 7128 strb r0, [r5, #4]
  3989. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  3990. 8001a48: 7863 ldrb r3, [r4, #1]
  3991. 8001a4a: 2bee cmp r3, #238 ; 0xee
  3992. 8001a4c: d006 beq.n 8001a5c <FirmwareUpdateStart+0x70>
  3993. 8001a4e: 2b0a cmp r3, #10
  3994. 8001a50: d004 beq.n 8001a5c <FirmwareUpdateStart+0x70>
  3995. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  3996. 8001a52: 78a9 ldrb r1, [r5, #2]
  3997. 8001a54: 4628 mov r0, r5
  3998. 8001a56: 3103 adds r1, #3
  3999. 8001a58: f000 fe62 bl 8002720 <Uart1_Data_Send>
  4000. }
  4001. if(data[bluecell_type] == 0xEE)
  4002. 8001a5c: 7863 ldrb r3, [r4, #1]
  4003. 8001a5e: 2bee cmp r3, #238 ; 0xee
  4004. 8001a60: d10a bne.n 8001a78 <FirmwareUpdateStart+0x8c>
  4005. printf("update Complete \n");
  4006. }
  4007. 8001a62: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4008. printf("update Complete \n");
  4009. 8001a66: 4808 ldr r0, [pc, #32] ; (8001a88 <FirmwareUpdateStart+0x9c>)
  4010. 8001a68: f000 bf30 b.w 80028cc <puts>
  4011. printf("%02x ",data[i]);
  4012. 8001a6c: 5ce1 ldrb r1, [r4, r3]
  4013. 8001a6e: 4630 mov r0, r6
  4014. 8001a70: f000 feb8 bl 80027e4 <iprintf>
  4015. 8001a74: 462b mov r3, r5
  4016. 8001a76: e7c5 b.n 8001a04 <FirmwareUpdateStart+0x18>
  4017. 8001a78: bd70 pop {r4, r5, r6, pc}
  4018. 8001a7a: bf00 nop
  4019. 8001a7c: 08003858 .word 0x08003858
  4020. 8001a80: 0800385e .word 0x0800385e
  4021. 8001a84: 20000008 .word 0x20000008
  4022. 8001a88: 0800386f .word 0x0800386f
  4023. 08001a8c <Chksum_Check>:
  4024. //-----------------------------------------------
  4025. //UART CRC üũ �Լ�
  4026. //-----------------------------------------------
  4027. bool Chksum_Check(uint8_t *data, uint32_t leng,uint8_t chkdata)
  4028. {
  4029. uint8_t dataret = 0;
  4030. 8001a8c: 2300 movs r3, #0
  4031. {
  4032. 8001a8e: b510 push {r4, lr}
  4033. 8001a90: 1cc1 adds r1, r0, #3
  4034. 8001a92: 3014 adds r0, #20
  4035. bool ret = false;
  4036. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4037. dataret += data[i];
  4038. 8001a94: f811 4f01 ldrb.w r4, [r1, #1]!
  4039. 8001a98: 4423 add r3, r4
  4040. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4041. 8001a9a: 4281 cmp r1, r0
  4042. dataret += data[i];
  4043. 8001a9c: b2db uxtb r3, r3
  4044. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4045. 8001a9e: d1f9 bne.n 8001a94 <Chksum_Check+0x8>
  4046. if(dataret == chkdata){
  4047. ret = true;
  4048. }
  4049. // printf("dataret : %x chkdata : %x \r\n",dataret,chkdata);
  4050. return ret;
  4051. }
  4052. 8001aa0: 1a9b subs r3, r3, r2
  4053. 8001aa2: 4258 negs r0, r3
  4054. 8001aa4: 4158 adcs r0, r3
  4055. 8001aa6: bd10 pop {r4, pc}
  4056. 08001aa8 <Chksum_Create>:
  4057. uint8_t Chksum_Create(uint8_t *data)
  4058. {
  4059. 8001aa8: 1cc2 adds r2, r0, #3
  4060. 8001aaa: f100 0314 add.w r3, r0, #20
  4061. uint8_t dataret = 0;
  4062. 8001aae: 2000 movs r0, #0
  4063. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4064. dataret += data[i];
  4065. 8001ab0: f812 1f01 ldrb.w r1, [r2, #1]!
  4066. 8001ab4: 4408 add r0, r1
  4067. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4068. 8001ab6: 429a cmp r2, r3
  4069. dataret += data[i];
  4070. 8001ab8: b2c0 uxtb r0, r0
  4071. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4072. 8001aba: d1f9 bne.n 8001ab0 <Chksum_Create+0x8>
  4073. // printf("dataret : %x data[%d] : %x \r\n",dataret,i,data[i]);
  4074. }
  4075. // printf("dataret : %x \r\n",dataret);
  4076. return dataret;
  4077. }
  4078. 8001abc: 4770 bx lr
  4079. ...
  4080. 08001ac0 <CRC16_Generate>:
  4081. {
  4082. uint8_t dt = 0U;
  4083. uint16_t crc16 = 0U;
  4084. len *= 8;
  4085. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4086. 8001ac0: 2300 movs r3, #0
  4087. {
  4088. 8001ac2: b510 push {r4, lr}
  4089. {
  4090. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4091. 8001ac4: 4c0f ldr r4, [pc, #60] ; (8001b04 <CRC16_Generate+0x44>)
  4092. len *= 8;
  4093. 8001ac6: 00c9 lsls r1, r1, #3
  4094. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4095. 8001ac8: 2907 cmp r1, #7
  4096. 8001aca: dc0f bgt.n 8001aec <CRC16_Generate+0x2c>
  4097. }
  4098. if(len != 0)
  4099. 8001acc: b161 cbz r1, 8001ae8 <CRC16_Generate+0x28>
  4100. len--;
  4101. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4102. {
  4103. crc16 = (uint16_t)(crc16 << 1);
  4104. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4105. 8001ace: f241 0221 movw r2, #4129 ; 0x1021
  4106. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4107. 8001ad2: f413 4f00 tst.w r3, #32768 ; 0x8000
  4108. 8001ad6: ea4f 0343 mov.w r3, r3, lsl #1
  4109. crc16 = (uint16_t)(crc16 << 1);
  4110. 8001ada: b29b uxth r3, r3
  4111. len--;
  4112. 8001adc: f101 31ff add.w r1, r1, #4294967295
  4113. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4114. 8001ae0: bf18 it ne
  4115. 8001ae2: 4053 eorne r3, r2
  4116. while(len != 0)
  4117. 8001ae4: 2900 cmp r1, #0
  4118. 8001ae6: d1f4 bne.n 8001ad2 <CRC16_Generate+0x12>
  4119. }
  4120. dt = (uint8_t)(dt << 1);
  4121. }
  4122. }
  4123. return(crc16);
  4124. }
  4125. 8001ae8: 4618 mov r0, r3
  4126. 8001aea: bd10 pop {r4, pc}
  4127. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4128. 8001aec: f810 2b01 ldrb.w r2, [r0], #1
  4129. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4130. 8001af0: 3908 subs r1, #8
  4131. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4132. 8001af2: ea82 2213 eor.w r2, r2, r3, lsr #8
  4133. 8001af6: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  4134. 8001afa: ea82 2303 eor.w r3, r2, r3, lsl #8
  4135. 8001afe: b29b uxth r3, r3
  4136. 8001b00: e7e2 b.n 8001ac8 <CRC16_Generate+0x8>
  4137. 8001b02: bf00 nop
  4138. 8001b04: 20000014 .word 0x20000014
  4139. 08001b08 <CRC16_Check>:
  4140. {
  4141. uint8_t dt = 0U;
  4142. uint16_t crc16 = 0U;
  4143. len *= 8;
  4144. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4145. 8001b08: 2300 movs r3, #0
  4146. {
  4147. 8001b0a: b530 push {r4, r5, lr}
  4148. {
  4149. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4150. 8001b0c: 4d10 ldr r5, [pc, #64] ; (8001b50 <CRC16_Check+0x48>)
  4151. len *= 8;
  4152. 8001b0e: 00c9 lsls r1, r1, #3
  4153. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4154. 8001b10: 2907 cmp r1, #7
  4155. 8001b12: dc11 bgt.n 8001b38 <CRC16_Check+0x30>
  4156. }
  4157. if(len != 0)
  4158. 8001b14: b161 cbz r1, 8001b30 <CRC16_Check+0x28>
  4159. len--;
  4160. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4161. {
  4162. crc16 = (uint16_t)(crc16 << 1);
  4163. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4164. 8001b16: f241 0021 movw r0, #4129 ; 0x1021
  4165. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4166. 8001b1a: f413 4f00 tst.w r3, #32768 ; 0x8000
  4167. 8001b1e: ea4f 0343 mov.w r3, r3, lsl #1
  4168. crc16 = (uint16_t)(crc16 << 1);
  4169. 8001b22: b29b uxth r3, r3
  4170. len--;
  4171. 8001b24: f101 31ff add.w r1, r1, #4294967295
  4172. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4173. 8001b28: bf18 it ne
  4174. 8001b2a: 4043 eorne r3, r0
  4175. while(len != 0)
  4176. 8001b2c: 2900 cmp r1, #0
  4177. 8001b2e: d1f4 bne.n 8001b1a <CRC16_Check+0x12>
  4178. }
  4179. dt = (uint8_t)(dt << 1);
  4180. }
  4181. }
  4182. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  4183. }
  4184. 8001b30: 1a98 subs r0, r3, r2
  4185. 8001b32: bf18 it ne
  4186. 8001b34: 2001 movne r0, #1
  4187. 8001b36: bd30 pop {r4, r5, pc}
  4188. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4189. 8001b38: f810 4b01 ldrb.w r4, [r0], #1
  4190. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4191. 8001b3c: 3908 subs r1, #8
  4192. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4193. 8001b3e: ea84 2413 eor.w r4, r4, r3, lsr #8
  4194. 8001b42: f835 4014 ldrh.w r4, [r5, r4, lsl #1]
  4195. 8001b46: ea84 2303 eor.w r3, r4, r3, lsl #8
  4196. 8001b4a: b29b uxth r3, r3
  4197. 8001b4c: e7e0 b.n 8001b10 <CRC16_Check+0x8>
  4198. 8001b4e: bf00 nop
  4199. 8001b50: 20000014 .word 0x20000014
  4200. 08001b54 <STH30_CreateCrc>:
  4201. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  4202. {
  4203. 8001b54: b510 push {r4, lr}
  4204. uint8_t bit; // bit mask
  4205. uint8_t crc = 0xFF; // calculated checksum
  4206. 8001b56: 23ff movs r3, #255 ; 0xff
  4207. uint8_t byteCtr; // byte counter
  4208. // calculates 8-Bit checksum with given polynomial
  4209. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4210. 8001b58: 4604 mov r4, r0
  4211. 8001b5a: 1a22 subs r2, r4, r0
  4212. 8001b5c: b2d2 uxtb r2, r2
  4213. 8001b5e: 4291 cmp r1, r2
  4214. 8001b60: d801 bhi.n 8001b66 <STH30_CreateCrc+0x12>
  4215. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4216. else crc = (crc << 1);
  4217. }
  4218. }
  4219. return crc;
  4220. }
  4221. 8001b62: 4618 mov r0, r3
  4222. 8001b64: bd10 pop {r4, pc}
  4223. crc ^= (data[byteCtr]);
  4224. 8001b66: f814 2b01 ldrb.w r2, [r4], #1
  4225. 8001b6a: 4053 eors r3, r2
  4226. 8001b6c: 2208 movs r2, #8
  4227. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4228. 8001b6e: f013 0f80 tst.w r3, #128 ; 0x80
  4229. 8001b72: f102 32ff add.w r2, r2, #4294967295
  4230. 8001b76: ea4f 0343 mov.w r3, r3, lsl #1
  4231. 8001b7a: bf18 it ne
  4232. 8001b7c: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4233. for(bit = 8; bit > 0; --bit)
  4234. 8001b80: f012 02ff ands.w r2, r2, #255 ; 0xff
  4235. else crc = (crc << 1);
  4236. 8001b84: b2db uxtb r3, r3
  4237. for(bit = 8; bit > 0; --bit)
  4238. 8001b86: d1f2 bne.n 8001b6e <STH30_CreateCrc+0x1a>
  4239. 8001b88: e7e7 b.n 8001b5a <STH30_CreateCrc+0x6>
  4240. 08001b8a <STH30_CheckCrc>:
  4241. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  4242. {
  4243. 8001b8a: b530 push {r4, r5, lr}
  4244. uint8_t bit; // bit mask
  4245. uint8_t crc = 0xFF; // calculated checksum
  4246. 8001b8c: 23ff movs r3, #255 ; 0xff
  4247. uint8_t byteCtr; // byte counter
  4248. // calculates 8-Bit checksum with given polynomial
  4249. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4250. 8001b8e: 4605 mov r5, r0
  4251. 8001b90: 1a2c subs r4, r5, r0
  4252. 8001b92: b2e4 uxtb r4, r4
  4253. 8001b94: 42a1 cmp r1, r4
  4254. 8001b96: d803 bhi.n 8001ba0 <STH30_CheckCrc+0x16>
  4255. else crc = (crc << 1);
  4256. }
  4257. }
  4258. if(crc != checksum) return CHECKSUM_ERROR;
  4259. else return NO_ERROR;
  4260. }
  4261. 8001b98: 1a9b subs r3, r3, r2
  4262. 8001b9a: 4258 negs r0, r3
  4263. 8001b9c: 4158 adcs r0, r3
  4264. 8001b9e: bd30 pop {r4, r5, pc}
  4265. crc ^= (data[byteCtr]);
  4266. 8001ba0: f815 4b01 ldrb.w r4, [r5], #1
  4267. 8001ba4: 4063 eors r3, r4
  4268. 8001ba6: 2408 movs r4, #8
  4269. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4270. 8001ba8: f013 0f80 tst.w r3, #128 ; 0x80
  4271. 8001bac: f104 34ff add.w r4, r4, #4294967295
  4272. 8001bb0: ea4f 0343 mov.w r3, r3, lsl #1
  4273. 8001bb4: bf18 it ne
  4274. 8001bb6: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4275. for(bit = 8; bit > 0; --bit)
  4276. 8001bba: f014 04ff ands.w r4, r4, #255 ; 0xff
  4277. else crc = (crc << 1);
  4278. 8001bbe: b2db uxtb r3, r3
  4279. for(bit = 8; bit > 0; --bit)
  4280. 8001bc0: d1f2 bne.n 8001ba8 <STH30_CheckCrc+0x1e>
  4281. 8001bc2: e7e5 b.n 8001b90 <STH30_CheckCrc+0x6>
  4282. 08001bc4 <MBIC_HeaderMergeFunction>:
  4283. Length : Response Data Length
  4284. CRCINDEX : CRC INDEX Number
  4285. */
  4286. uint8_t* MBIC_HeaderMergeFunction(uint8_t* data,uint16_t Length )
  4287. {
  4288. 8001bc4: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4289. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  4290. 8001bc8: f101 0320 add.w r3, r1, #32
  4291. 8001bcc: f023 0307 bic.w r3, r3, #7
  4292. {
  4293. 8001bd0: af00 add r7, sp, #0
  4294. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  4295. 8001bd2: ebad 0d03 sub.w sp, sp, r3
  4296. {
  4297. 8001bd6: 4604 mov r4, r0
  4298. 8001bd8: 460e mov r6, r1
  4299. uint16_t CRCData = CRC16_Generate(data,Length);
  4300. 8001bda: f7ff ff71 bl 8001ac0 <CRC16_Generate>
  4301. /*CRC Create*/
  4302. ret[MBIC_PAYLOADSTART + Length + 0] = ((CRCData & 0xFF00) >> 8);
  4303. 8001bde: eb0d 0306 add.w r3, sp, r6
  4304. 8001be2: 0a02 lsrs r2, r0, #8
  4305. 8001be4: 759a strb r2, [r3, #22]
  4306. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  4307. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  4308. 8001be6: 2203 movs r2, #3
  4309. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  4310. 8001be8: 75d8 strb r0, [r3, #23]
  4311. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  4312. 8001bea: 761a strb r2, [r3, #24]
  4313. /*Data Mark Create*/
  4314. ret[MBIC_PREAMBLE_0] = MBIC_PREAMBLE0;
  4315. 8001bec: 2316 movs r3, #22
  4316. 8001bee: f88d 3000 strb.w r3, [sp]
  4317. ret[MBIC_PREAMBLE_1] = MBIC_PREAMBLE1;
  4318. 8001bf2: f88d 3001 strb.w r3, [sp, #1]
  4319. ret[MBIC_PREAMBLE_2] = MBIC_PREAMBLE2;
  4320. 8001bf6: f88d 3002 strb.w r3, [sp, #2]
  4321. ret[MBIC_PREAMBLE_3] = MBIC_PREAMBLE3;
  4322. 8001bfa: f88d 3003 strb.w r3, [sp, #3]
  4323. /*Data Subid Create*/
  4324. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  4325. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  4326. 8001bfe: 23f1 movs r3, #241 ; 0xf1
  4327. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  4328. 8001c00: 2500 movs r5, #0
  4329. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  4330. 8001c02: f88d 3005 strb.w r3, [sp, #5]
  4331. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  4332. 8001c06: 79a3 ldrb r3, [r4, #6]
  4333. ret[MBIC_LENGTH_0] = (Length & 0xFF00) >>8;
  4334. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  4335. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  4336. 8001c08: 4668 mov r0, sp
  4337. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  4338. 8001c0a: f88d 3006 strb.w r3, [sp, #6]
  4339. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  4340. 8001c0e: 79e3 ldrb r3, [r4, #7]
  4341. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  4342. 8001c10: f88d 5004 strb.w r5, [sp, #4]
  4343. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  4344. 8001c14: f88d 3007 strb.w r3, [sp, #7]
  4345. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  4346. 8001c18: 7a23 ldrb r3, [r4, #8]
  4347. ret[MBIC_ERRRESPONSE_0] = MBIC_ERRRESPONSE;
  4348. 8001c1a: f88d 5011 strb.w r5, [sp, #17]
  4349. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  4350. 8001c1e: f88d 3008 strb.w r3, [sp, #8]
  4351. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  4352. 8001c22: 7a63 ldrb r3, [r4, #9]
  4353. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  4354. 8001c24: 46e8 mov r8, sp
  4355. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  4356. 8001c26: f88d 3009 strb.w r3, [sp, #9]
  4357. ret[MBIC_TTL_0] = data[MBIC_TTL_0];
  4358. 8001c2a: 7aa3 ldrb r3, [r4, #10]
  4359. 8001c2c: f88d 300a strb.w r3, [sp, #10]
  4360. ret[MBIC_TIME_0] = data[MBIC_TIME_0];
  4361. 8001c30: 7ae3 ldrb r3, [r4, #11]
  4362. 8001c32: f88d 300b strb.w r3, [sp, #11]
  4363. ret[MBIC_TIME_1] = data[MBIC_TIME_1];
  4364. 8001c36: 7b23 ldrb r3, [r4, #12]
  4365. 8001c38: f88d 300c strb.w r3, [sp, #12]
  4366. ret[MBIC_TIME_2] = data[MBIC_TIME_2];
  4367. 8001c3c: 7b63 ldrb r3, [r4, #13]
  4368. 8001c3e: f88d 300d strb.w r3, [sp, #13]
  4369. ret[MBIC_TIME_3] = data[MBIC_TIME_3];
  4370. 8001c42: 7ba3 ldrb r3, [r4, #14]
  4371. 8001c44: f88d 300e strb.w r3, [sp, #14]
  4372. ret[MBIC_TIME_4] = data[MBIC_TIME_4];
  4373. 8001c48: 7be3 ldrb r3, [r4, #15]
  4374. 8001c4a: f88d 300f strb.w r3, [sp, #15]
  4375. ret[MBIC_TIME_5] = data[MBIC_TIME_5];
  4376. 8001c4e: 7c23 ldrb r3, [r4, #16]
  4377. 8001c50: f88d 3010 strb.w r3, [sp, #16]
  4378. ret[MBIC_LENGTH_0] = (Length & 0xFF00) >>8;
  4379. 8001c54: 0a33 lsrs r3, r6, #8
  4380. 8001c56: f88d 3013 strb.w r3, [sp, #19]
  4381. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  4382. 8001c5a: f88d 6014 strb.w r6, [sp, #20]
  4383. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  4384. 8001c5e: f7ff ff23 bl 8001aa8 <Chksum_Create>
  4385. // data[MBIC_PAYLOADSTART + i] = data[i];
  4386. // }
  4387. /*
  4388. MBIC Header Data input
  4389. */
  4390. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  4391. 8001c62: 462b mov r3, r5
  4392. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  4393. 8001c64: f88d 0015 strb.w r0, [sp, #21]
  4394. if(i == MBIC_CMD_0) /*cmd exception*/
  4395. 8001c68: 2b12 cmp r3, #18
  4396. continue;
  4397. data[i] = ret[i];
  4398. 8001c6a: bf1c itt ne
  4399. 8001c6c: f818 2003 ldrbne.w r2, [r8, r3]
  4400. 8001c70: 54e2 strbne r2, [r4, r3]
  4401. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  4402. 8001c72: 3301 adds r3, #1
  4403. 8001c74: 2b16 cmp r3, #22
  4404. 8001c76: d1f7 bne.n 8001c68 <MBIC_HeaderMergeFunction+0xa4>
  4405. 8001c78: 2300 movs r3, #0
  4406. 8001c7a: 3301 adds r3, #1
  4407. }
  4408. /*
  4409. MBIC Tail Data input
  4410. */
  4411. for(int i = MBIC_HEADER_SIZE + Length; i < MBIC_HEADER_SIZE + MBIC_TAIL_SIZE + Length; i++){
  4412. 8001c7c: 2b04 cmp r3, #4
  4413. 8001c7e: d103 bne.n 8001c88 <MBIC_HeaderMergeFunction+0xc4>
  4414. // ret[MBIC_PAYLOADSTART + i] = data[i];
  4415. // for(int i = 0; i < Length; i++)
  4416. // printf("MBIC : %x \r\n",data[i]);
  4417. return data;
  4418. }
  4419. 8001c80: 4620 mov r0, r4
  4420. 8001c82: 46bd mov sp, r7
  4421. 8001c84: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4422. data[i] = ret[i];
  4423. 8001c88: 199a adds r2, r3, r6
  4424. 8001c8a: 18a1 adds r1, r4, r2
  4425. 8001c8c: 4442 add r2, r8
  4426. 8001c8e: 7d52 ldrb r2, [r2, #21]
  4427. 8001c90: 754a strb r2, [r1, #21]
  4428. 8001c92: e7f2 b.n 8001c7a <MBIC_HeaderMergeFunction+0xb6>
  4429. 08001c94 <MBIC_Bootloader_FirmwareUpdate>:
  4430. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  4431. 8001c94: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  4432. // printf("RX");
  4433. // for(int i = 0; i < 128; i++)
  4434. // printf("%c",*data++);
  4435. switch(cmd){
  4436. 8001c98: 7c83 ldrb r3, [r0, #18]
  4437. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  4438. 8001c9a: 4604 mov r4, r0
  4439. switch(cmd){
  4440. 8001c9c: 3b10 subs r3, #16
  4441. 8001c9e: 2b04 cmp r3, #4
  4442. 8001ca0: f200 808d bhi.w 8001dbe <MBIC_Bootloader_FirmwareUpdate+0x12a>
  4443. 8001ca4: e8df f003 tbb [pc, r3]
  4444. 8001ca8: 71491903 .word 0x71491903
  4445. 8001cac: 7e .byte 0x7e
  4446. 8001cad: 00 .byte 0x00
  4447. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 3];
  4448. /*DOWNLOAD OPTION*/
  4449. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 4];
  4450. Download_Option = data[MBIC_PAYLOADSTART + 4];
  4451. /*DOWNLOAD DELAY REQUEST*/
  4452. data[MBIC_PAYLOADSTART + index++] = 3;
  4453. 8001cae: 2303 movs r3, #3
  4454. 8001cb0: 76c3 strb r3, [r0, #27]
  4455. /*DOWNLOAD Reserve*/
  4456. data[MBIC_PAYLOADSTART + index++] = 0;
  4457. 8001cb2: 2300 movs r3, #0
  4458. 8001cb4: 7703 strb r3, [r0, #28]
  4459. data[MBIC_PAYLOADSTART + index++] = 0;
  4460. 8001cb6: 7743 strb r3, [r0, #29]
  4461. data[MBIC_PAYLOADSTART + index++] = 0;
  4462. 8001cb8: 7783 strb r3, [r0, #30]
  4463. data[MBIC_PAYLOADSTART + index++] = 0;
  4464. 8001cba: 77c3 strb r3, [r0, #31]
  4465. data[MBIC_PAYLOADSTART + index++] = 0;
  4466. 8001cbc: f880 3020 strb.w r3, [r0, #32]
  4467. data[MBIC_PAYLOADSTART + index++] = 0;
  4468. 8001cc0: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4469. cmd = MBIC_Notice_RSP;
  4470. 8001cc4: 2390 movs r3, #144 ; 0x90
  4471. data[MBIC_PAYLOADSTART + index++] = 0;
  4472. break;
  4473. default:
  4474. return;
  4475. }
  4476. data[MBIC_CMD_0] = cmd;
  4477. 8001cc6: 74a3 strb r3, [r4, #18]
  4478. data = MBIC_HeaderMergeFunction(data,index); // reponse
  4479. 8001cc8: 210c movs r1, #12
  4480. 8001cca: 4620 mov r0, r4
  4481. 8001ccc: f7ff ff7a bl 8001bc4 <MBIC_HeaderMergeFunction>
  4482. // HAL_UART_Transmit_DMA(&huart1, data,22 + 3 + index);
  4483. Uart1_Data_Send(data ,22 + 3 + index);
  4484. }
  4485. 8001cd0: e8bd 43f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  4486. Uart1_Data_Send(data ,22 + 3 + index);
  4487. 8001cd4: 2125 movs r1, #37 ; 0x25
  4488. 8001cd6: f000 bd23 b.w 8002720 <Uart1_Data_Send>
  4489. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4490. 8001cda: 7ec3 ldrb r3, [r0, #27]
  4491. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  4492. 8001cdc: 7e82 ldrb r2, [r0, #26]
  4493. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4494. 8001cde: 041b lsls r3, r3, #16
  4495. 8001ce0: eb03 6302 add.w r3, r3, r2, lsl #24
  4496. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4497. 8001ce4: 7f42 ldrb r2, [r0, #29]
  4498. 8001ce6: 4e37 ldr r6, [pc, #220] ; (8001dc4 <MBIC_Bootloader_FirmwareUpdate+0x130>)
  4499. 8001ce8: 4413 add r3, r2
  4500. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  4501. 8001cea: 7f02 ldrb r2, [r0, #28]
  4502. data[MBIC_PAYLOADSTART + index++] = 0;
  4503. 8001cec: 4607 mov r7, r0
  4504. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4505. 8001cee: eb03 2302 add.w r3, r3, r2, lsl #8
  4506. 8001cf2: 6033 str r3, [r6, #0]
  4507. data[MBIC_PAYLOADSTART + index++] = 0;
  4508. 8001cf4: 2300 movs r3, #0
  4509. for(i = 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i++){
  4510. 8001cf6: 461d mov r5, r3
  4511. 8001cf8: f8df 80d8 ldr.w r8, [pc, #216] ; 8001dd4 <MBIC_Bootloader_FirmwareUpdate+0x140>
  4512. printf("%02x ",MBIC_DownLoadData[i]);
  4513. 8001cfc: f8df 90d8 ldr.w r9, [pc, #216] ; 8001dd8 <MBIC_Bootloader_FirmwareUpdate+0x144>
  4514. data[MBIC_PAYLOADSTART + index++] = 0;
  4515. 8001d00: 7783 strb r3, [r0, #30]
  4516. data[MBIC_PAYLOADSTART + index++] = 0;
  4517. 8001d02: 77c3 strb r3, [r0, #31]
  4518. data[MBIC_PAYLOADSTART + index++] = 0;
  4519. 8001d04: f880 3020 strb.w r3, [r0, #32]
  4520. data[MBIC_PAYLOADSTART + index++] = 0;
  4521. 8001d08: f807 3f21 strb.w r3, [r7, #33]!
  4522. for(i = 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i++){
  4523. 8001d0c: 6833 ldr r3, [r6, #0]
  4524. 8001d0e: f8d8 2000 ldr.w r2, [r8]
  4525. 8001d12: 1a9b subs r3, r3, r2
  4526. 8001d14: 429d cmp r5, r3
  4527. 8001d16: d909 bls.n 8001d2c <MBIC_Bootloader_FirmwareUpdate+0x98>
  4528. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  4529. 8001d18: 492b ldr r1, [pc, #172] ; (8001dc8 <MBIC_Bootloader_FirmwareUpdate+0x134>)
  4530. 8001d1a: 4620 mov r0, r4
  4531. 8001d1c: f000 f922 bl 8001f64 <Bank_Flash_write>
  4532. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  4533. 8001d20: 6833 ldr r3, [r6, #0]
  4534. 8001d22: 3301 adds r3, #1
  4535. 8001d24: f8c8 3000 str.w r3, [r8]
  4536. cmd = MBIC_Download_DATA_RSP;
  4537. 8001d28: 2391 movs r3, #145 ; 0x91
  4538. break;
  4539. 8001d2a: e7cc b.n 8001cc6 <MBIC_Bootloader_FirmwareUpdate+0x32>
  4540. printf("%02x ",MBIC_DownLoadData[i]);
  4541. 8001d2c: f817 1f01 ldrb.w r1, [r7, #1]!
  4542. 8001d30: 4648 mov r0, r9
  4543. 8001d32: f000 fd57 bl 80027e4 <iprintf>
  4544. for(i = 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i++){
  4545. 8001d36: 3501 adds r5, #1
  4546. 8001d38: e7e8 b.n 8001d0c <MBIC_Bootloader_FirmwareUpdate+0x78>
  4547. |data[MBIC_PAYLOADSTART + 1] << 16
  4548. 8001d3a: 7dc5 ldrb r5, [r0, #23]
  4549. TotalFrame = data[MBIC_PAYLOADSTART + 0] << 24
  4550. 8001d3c: 7d83 ldrb r3, [r0, #22]
  4551. |data[MBIC_PAYLOADSTART + 1] << 16
  4552. 8001d3e: 042d lsls r5, r5, #16
  4553. 8001d40: ea45 6503 orr.w r5, r5, r3, lsl #24
  4554. |data[MBIC_PAYLOADSTART + 3] << 0;
  4555. 8001d44: 7e43 ldrb r3, [r0, #25]
  4556. if(Curr_Download_DataIndex != TotalFrame){
  4557. 8001d46: 4e1f ldr r6, [pc, #124] ; (8001dc4 <MBIC_Bootloader_FirmwareUpdate+0x130>)
  4558. |data[MBIC_PAYLOADSTART + 3] << 0;
  4559. 8001d48: 431d orrs r5, r3
  4560. |data[MBIC_PAYLOADSTART + 2] << 8
  4561. 8001d4a: 7e03 ldrb r3, [r0, #24]
  4562. if(Curr_Download_DataIndex != TotalFrame){
  4563. 8001d4c: 6831 ldr r1, [r6, #0]
  4564. |data[MBIC_PAYLOADSTART + 3] << 0;
  4565. 8001d4e: ea45 2503 orr.w r5, r5, r3, lsl #8
  4566. if(Curr_Download_DataIndex != TotalFrame){
  4567. 8001d52: 428d cmp r5, r1
  4568. 8001d54: d003 beq.n 8001d5e <MBIC_Bootloader_FirmwareUpdate+0xca>
  4569. printf("Device Total : %d\r\n File Total : %d\r\n ",Curr_Download_DataIndex,TotalFrame);
  4570. 8001d56: 462a mov r2, r5
  4571. 8001d58: 481c ldr r0, [pc, #112] ; (8001dcc <MBIC_Bootloader_FirmwareUpdate+0x138>)
  4572. 8001d5a: f000 fd43 bl 80027e4 <iprintf>
  4573. FileCrc16 = data[MBIC_PAYLOADSTART + 4] << 8;
  4574. 8001d5e: 7ea2 ldrb r2, [r4, #26]
  4575. FileCrc16 += data[MBIC_PAYLOADSTART + 5];
  4576. 8001d60: 7ee3 ldrb r3, [r4, #27]
  4577. 8001d62: eb03 2302 add.w r3, r3, r2, lsl #8
  4578. if(FileCrc16 != DeviceCrc16){
  4579. 8001d66: b29b uxth r3, r3
  4580. 8001d68: b123 cbz r3, 8001d74 <MBIC_Bootloader_FirmwareUpdate+0xe0>
  4581. printf("Device Total : %d\r\n File Total : %d\r\n ",Curr_Download_DataIndex,TotalFrame);
  4582. 8001d6a: 462a mov r2, r5
  4583. 8001d6c: 6831 ldr r1, [r6, #0]
  4584. 8001d6e: 4818 ldr r0, [pc, #96] ; (8001dd0 <MBIC_Bootloader_FirmwareUpdate+0x13c>)
  4585. 8001d70: f000 fd38 bl 80027e4 <iprintf>
  4586. data[MBIC_PAYLOADSTART + index++] = 0;
  4587. 8001d74: 2300 movs r3, #0
  4588. 8001d76: 7723 strb r3, [r4, #28]
  4589. data[MBIC_PAYLOADSTART + index++] = 0;
  4590. 8001d78: 7763 strb r3, [r4, #29]
  4591. data[MBIC_PAYLOADSTART + index++] = 0;
  4592. 8001d7a: 77a3 strb r3, [r4, #30]
  4593. data[MBIC_PAYLOADSTART + index++] = 0;
  4594. 8001d7c: 77e3 strb r3, [r4, #31]
  4595. data[MBIC_PAYLOADSTART + index++] = 0;
  4596. 8001d7e: f884 3020 strb.w r3, [r4, #32]
  4597. data[MBIC_PAYLOADSTART + index++] = 0;
  4598. 8001d82: f884 3021 strb.w r3, [r4, #33] ; 0x21
  4599. cmd = MBIC_Download_Confirm_RSP;
  4600. 8001d86: 2392 movs r3, #146 ; 0x92
  4601. break;
  4602. 8001d88: e79d b.n 8001cc6 <MBIC_Bootloader_FirmwareUpdate+0x32>
  4603. data[MBIC_PAYLOADSTART + index++] = 3;
  4604. 8001d8a: 2303 movs r3, #3
  4605. 8001d8c: 76c3 strb r3, [r0, #27]
  4606. data[MBIC_PAYLOADSTART + index++] = 0;
  4607. 8001d8e: 2300 movs r3, #0
  4608. 8001d90: 7703 strb r3, [r0, #28]
  4609. data[MBIC_PAYLOADSTART + index++] = 0;
  4610. 8001d92: 7743 strb r3, [r0, #29]
  4611. data[MBIC_PAYLOADSTART + index++] = 0;
  4612. 8001d94: 7783 strb r3, [r0, #30]
  4613. data[MBIC_PAYLOADSTART + index++] = 0;
  4614. 8001d96: 77c3 strb r3, [r0, #31]
  4615. data[MBIC_PAYLOADSTART + index++] = 0;
  4616. 8001d98: f880 3020 strb.w r3, [r0, #32]
  4617. data[MBIC_PAYLOADSTART + index++] = 0;
  4618. 8001d9c: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4619. cmd = MBIC_Complete_Notice_RSP;
  4620. 8001da0: 2393 movs r3, #147 ; 0x93
  4621. break;
  4622. 8001da2: e790 b.n 8001cc6 <MBIC_Bootloader_FirmwareUpdate+0x32>
  4623. data[MBIC_PAYLOADSTART + index++] = 3;
  4624. 8001da4: 2303 movs r3, #3
  4625. 8001da6: 76c3 strb r3, [r0, #27]
  4626. data[MBIC_PAYLOADSTART + index++] = 0;
  4627. 8001da8: 2300 movs r3, #0
  4628. 8001daa: 7703 strb r3, [r0, #28]
  4629. data[MBIC_PAYLOADSTART + index++] = 0;
  4630. 8001dac: 7743 strb r3, [r0, #29]
  4631. data[MBIC_PAYLOADSTART + index++] = 0;
  4632. 8001dae: 7783 strb r3, [r0, #30]
  4633. data[MBIC_PAYLOADSTART + index++] = 0;
  4634. 8001db0: 77c3 strb r3, [r0, #31]
  4635. data[MBIC_PAYLOADSTART + index++] = 0;
  4636. 8001db2: f880 3020 strb.w r3, [r0, #32]
  4637. data[MBIC_PAYLOADSTART + index++] = 0;
  4638. 8001db6: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4639. cmd = MBIC_Reboot_Notice_RSP;
  4640. 8001dba: 2394 movs r3, #148 ; 0x94
  4641. break;
  4642. 8001dbc: e783 b.n 8001cc6 <MBIC_Bootloader_FirmwareUpdate+0x32>
  4643. 8001dbe: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  4644. 8001dc2: bf00 nop
  4645. 8001dc4: 2000029c .word 0x2000029c
  4646. 8001dc8: 08005000 .word 0x08005000
  4647. 8001dcc: 08003880 .word 0x08003880
  4648. 8001dd0: 080038b0 .word 0x080038b0
  4649. 8001dd4: 200002a0 .word 0x200002a0
  4650. 8001dd8: 08003858 .word 0x08003858
  4651. 08001ddc <Jump_App>:
  4652. volatile static uint32_t UserAddress;
  4653. typedef void (*fptr)(void);
  4654. fptr jump_to_app;
  4655. uint32_t jump_addr;
  4656. void Jump_App(void){
  4657. 8001ddc: b5b0 push {r4, r5, r7, lr}
  4658. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4659. 8001dde: 4a0d ldr r2, [pc, #52] ; (8001e14 <Jump_App+0x38>)
  4660. void Jump_App(void){
  4661. 8001de0: af00 add r7, sp, #0
  4662. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4663. 8001de2: 69d3 ldr r3, [r2, #28]
  4664. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  4665. 8001de4: 480c ldr r0, [pc, #48] ; (8001e18 <Jump_App+0x3c>)
  4666. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4667. 8001de6: f023 0310 bic.w r3, r3, #16
  4668. 8001dea: 61d3 str r3, [r2, #28]
  4669. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  4670. 8001dec: f000 fd6e bl 80028cc <puts>
  4671. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  4672. 8001df0: 4b0a ldr r3, [pc, #40] ; (8001e1c <Jump_App+0x40>)
  4673. 8001df2: 4a0b ldr r2, [pc, #44] ; (8001e20 <Jump_App+0x44>)
  4674. 8001df4: 681b ldr r3, [r3, #0]
  4675. jump_to_app = (fptr) jump_addr;
  4676. 8001df6: 4c0b ldr r4, [pc, #44] ; (8001e24 <Jump_App+0x48>)
  4677. /* init user app's sp */
  4678. printf("jump!\n");
  4679. 8001df8: 480b ldr r0, [pc, #44] ; (8001e28 <Jump_App+0x4c>)
  4680. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  4681. 8001dfa: 6013 str r3, [r2, #0]
  4682. jump_to_app = (fptr) jump_addr;
  4683. 8001dfc: 6023 str r3, [r4, #0]
  4684. printf("jump!\n");
  4685. 8001dfe: f000 fd65 bl 80028cc <puts>
  4686. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  4687. 8001e02: 4b0a ldr r3, [pc, #40] ; (8001e2c <Jump_App+0x50>)
  4688. 8001e04: 681b ldr r3, [r3, #0]
  4689. __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) : "sp");
  4690. 8001e06: f383 8808 msr MSP, r3
  4691. jump_to_app();
  4692. 8001e0a: 6823 ldr r3, [r4, #0]
  4693. }
  4694. 8001e0c: 46bd mov sp, r7
  4695. 8001e0e: e8bd 40b0 ldmia.w sp!, {r4, r5, r7, lr}
  4696. jump_to_app();
  4697. 8001e12: 4718 bx r3
  4698. 8001e14: 40021000 .word 0x40021000
  4699. 8001e18: 08003942 .word 0x08003942
  4700. 8001e1c: 08005004 .word 0x08005004
  4701. 8001e20: 20000320 .word 0x20000320
  4702. 8001e24: 20000324 .word 0x20000324
  4703. 8001e28: 08003954 .word 0x08003954
  4704. 8001e2c: 08005000 .word 0x08005000
  4705. 08001e30 <Flash_RGB_Data_Write>:
  4706. #endif // PYJ.2019.03.27_END --
  4707. }
  4708. #if 1 // PYJ.2020.05.20_BEGIN --
  4709. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4710. 8001e30: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4711. 8001e34: 4605 mov r5, r0
  4712. uint16_t Firmdata = 0;
  4713. uint8_t ret = 0;
  4714. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  4715. 8001e36: 4604 mov r4, r0
  4716. uint8_t ret = 0;
  4717. 8001e38: 2700 movs r7, #0
  4718. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4719. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4720. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4721. 8001e3a: 4e0f ldr r6, [pc, #60] ; (8001e78 <Flash_RGB_Data_Write+0x48>)
  4722. printf("HAL NOT OK \n");
  4723. 8001e3c: f8df 803c ldr.w r8, [pc, #60] ; 8001e7c <Flash_RGB_Data_Write+0x4c>
  4724. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  4725. 8001e40: 78ab ldrb r3, [r5, #2]
  4726. 8001e42: 1b62 subs r2, r4, r5
  4727. 8001e44: 3b02 subs r3, #2
  4728. 8001e46: 4293 cmp r3, r2
  4729. 8001e48: dc02 bgt.n 8001e50 <Flash_RGB_Data_Write+0x20>
  4730. Address += 2;
  4731. //if(!(i%FirmwareUpdateDelay))
  4732. // HAL_Delay(1);
  4733. }
  4734. return ret;
  4735. }
  4736. 8001e4a: 4638 mov r0, r7
  4737. 8001e4c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4738. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4739. 8001e50: 7923 ldrb r3, [r4, #4]
  4740. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4741. 8001e52: 78e2 ldrb r2, [r4, #3]
  4742. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4743. 8001e54: 6831 ldr r1, [r6, #0]
  4744. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4745. 8001e56: eb02 2203 add.w r2, r2, r3, lsl #8
  4746. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4747. 8001e5a: b292 uxth r2, r2
  4748. 8001e5c: 2300 movs r3, #0
  4749. 8001e5e: 2001 movs r0, #1
  4750. 8001e60: f7fe fcd8 bl 8000814 <HAL_FLASH_Program>
  4751. 8001e64: b118 cbz r0, 8001e6e <Flash_RGB_Data_Write+0x3e>
  4752. printf("HAL NOT OK \n");
  4753. 8001e66: 4640 mov r0, r8
  4754. 8001e68: f000 fd30 bl 80028cc <puts>
  4755. ret = 1;
  4756. 8001e6c: 2701 movs r7, #1
  4757. Address += 2;
  4758. 8001e6e: 6833 ldr r3, [r6, #0]
  4759. 8001e70: 3402 adds r4, #2
  4760. 8001e72: 3302 adds r3, #2
  4761. 8001e74: 6033 str r3, [r6, #0]
  4762. 8001e76: e7e3 b.n 8001e40 <Flash_RGB_Data_Write+0x10>
  4763. 8001e78: 20000214 .word 0x20000214
  4764. 8001e7c: 08003927 .word 0x08003927
  4765. 08001e80 <Flash_Data_Write>:
  4766. /*
  4767. */
  4768. uint8_t Flash_Data_Write(uint8_t* data){
  4769. 8001e80: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  4770. 8001e84: 4604 mov r4, r0
  4771. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  4772. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4773. #if 1 // PYJ.2020.06.16_BEGIN --
  4774. for(int i = 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i += 2){
  4775. 8001e86: 4605 mov r5, r0
  4776. uint8_t ret = 0;
  4777. 8001e88: 2700 movs r7, #0
  4778. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4779. 8001e8a: 7ec3 ldrb r3, [r0, #27]
  4780. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  4781. 8001e8c: 7e82 ldrb r2, [r0, #26]
  4782. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4783. 8001e8e: 041b lsls r3, r3, #16
  4784. 8001e90: eb03 6302 add.w r3, r3, r2, lsl #24
  4785. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4786. 8001e94: 7f42 ldrb r2, [r0, #29]
  4787. 8001e96: 4e1a ldr r6, [pc, #104] ; (8001f00 <Flash_Data_Write+0x80>)
  4788. 8001e98: 4413 add r3, r2
  4789. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  4790. 8001e9a: 7f02 ldrb r2, [r0, #28]
  4791. for(int i = 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i += 2){
  4792. 8001e9c: f8df 8068 ldr.w r8, [pc, #104] ; 8001f08 <Flash_Data_Write+0x88>
  4793. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4794. 8001ea0: eb03 2302 add.w r3, r3, r2, lsl #8
  4795. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  4796. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  4797. HAL_Ret = HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata);
  4798. 8001ea4: f8df 9064 ldr.w r9, [pc, #100] ; 8001f0c <Flash_Data_Write+0x8c>
  4799. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4800. 8001ea8: 6033 str r3, [r6, #0]
  4801. for(int i = 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i += 2){
  4802. 8001eaa: 6833 ldr r3, [r6, #0]
  4803. 8001eac: f8d8 2000 ldr.w r2, [r8]
  4804. 8001eb0: 1b29 subs r1, r5, r4
  4805. 8001eb2: 1a9a subs r2, r3, r2
  4806. 8001eb4: 4291 cmp r1, r2
  4807. 8001eb6: d905 bls.n 8001ec4 <Flash_Data_Write+0x44>
  4808. UserAddress += 2;
  4809. }
  4810. }
  4811. #endif // PYJ.2020.06.16_END --
  4812. // HAL_Delay(1);
  4813. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  4814. 8001eb8: 3301 adds r3, #1
  4815. 8001eba: f8c8 3000 str.w r3, [r8]
  4816. return ret;
  4817. }
  4818. 8001ebe: 4638 mov r0, r7
  4819. 8001ec0: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  4820. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  4821. 8001ec4: f895 3023 ldrb.w r3, [r5, #35] ; 0x23
  4822. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  4823. 8001ec8: f895 2022 ldrb.w r2, [r5, #34] ; 0x22
  4824. HAL_Ret = HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata);
  4825. 8001ecc: f8d9 1000 ldr.w r1, [r9]
  4826. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  4827. 8001ed0: eb02 2203 add.w r2, r2, r3, lsl #8
  4828. HAL_Ret = HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata);
  4829. 8001ed4: b292 uxth r2, r2
  4830. 8001ed6: 2300 movs r3, #0
  4831. 8001ed8: 2001 movs r0, #1
  4832. 8001eda: f7fe fc9b bl 8000814 <HAL_FLASH_Program>
  4833. if(HAL_Ret != HAL_OK){
  4834. 8001ede: b130 cbz r0, 8001eee <Flash_Data_Write+0x6e>
  4835. switch(ret) {
  4836. 8001ee0: b167 cbz r7, 8001efc <Flash_Data_Write+0x7c>
  4837. printf("HAL_FLASH_Program() error 0x%08x, see *hal_flash.h for bit definitions\n", HAL_FLASH_GetError());
  4838. 8001ee2: f7fe fc67 bl 80007b4 <HAL_FLASH_GetError>
  4839. 8001ee6: 4601 mov r1, r0
  4840. 8001ee8: 4806 ldr r0, [pc, #24] ; (8001f04 <Flash_Data_Write+0x84>)
  4841. 8001eea: f000 fc7b bl 80027e4 <iprintf>
  4842. UserAddress += 2;
  4843. 8001eee: f8d9 3000 ldr.w r3, [r9]
  4844. 8001ef2: 3502 adds r5, #2
  4845. 8001ef4: 3302 adds r3, #2
  4846. 8001ef6: f8c9 3000 str.w r3, [r9]
  4847. 8001efa: e7d6 b.n 8001eaa <Flash_Data_Write+0x2a>
  4848. ret = 1;
  4849. 8001efc: 2701 movs r7, #1
  4850. 8001efe: e7f6 b.n 8001eee <Flash_Data_Write+0x6e>
  4851. 8001f00: 200002a4 .word 0x200002a4
  4852. 8001f04: 080038df .word 0x080038df
  4853. 8001f08: 200002d0 .word 0x200002d0
  4854. 8001f0c: 200002d4 .word 0x200002d4
  4855. 08001f10 <Flash_write>:
  4856. return ret;
  4857. }
  4858. #endif // PYJ.2020.05.20_END --
  4859. uint8_t Flash_write(uint8_t* data) // ?占쏙옙湲고븿?占쏙옙
  4860. {
  4861. 8001f10: b538 push {r3, r4, r5, lr}
  4862. /*Variable used for Erase procedure*/
  4863. static FLASH_EraseInitTypeDef EraseInitStruct;
  4864. static uint32_t PAGEError = 0;
  4865. uint8_t ret = 0;
  4866. /* Fill EraseInit structure*/
  4867. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4868. 8001f12: 2300 movs r3, #0
  4869. 8001f14: 4c0e ldr r4, [pc, #56] ; (8001f50 <Flash_write+0x40>)
  4870. {
  4871. 8001f16: 4605 mov r5, r0
  4872. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4873. 8001f18: 6023 str r3, [r4, #0]
  4874. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4875. 8001f1a: 4b0e ldr r3, [pc, #56] ; (8001f54 <Flash_write+0x44>)
  4876. 8001f1c: 60a3 str r3, [r4, #8]
  4877. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4878. 8001f1e: 231f movs r3, #31
  4879. 8001f20: 60e3 str r3, [r4, #12]
  4880. // __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4881. HAL_FLASH_Unlock(); // lock ??占�?
  4882. 8001f22: f7fe fc2b bl 800077c <HAL_FLASH_Unlock>
  4883. if(flashinit == 0){
  4884. 8001f26: 4b0c ldr r3, [pc, #48] ; (8001f58 <Flash_write+0x48>)
  4885. 8001f28: 781a ldrb r2, [r3, #0]
  4886. 8001f2a: b94a cbnz r2, 8001f40 <Flash_write+0x30>
  4887. flashinit= 1;
  4888. 8001f2c: 2201 movs r2, #1
  4889. //FLASH_PageErase(StartAddr);
  4890. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4891. 8001f2e: 490b ldr r1, [pc, #44] ; (8001f5c <Flash_write+0x4c>)
  4892. 8001f30: 4620 mov r0, r4
  4893. flashinit= 1;
  4894. 8001f32: 701a strb r2, [r3, #0]
  4895. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4896. 8001f34: f7fe fcd8 bl 80008e8 <HAL_FLASHEx_Erase>
  4897. 8001f38: b110 cbz r0, 8001f40 <Flash_write+0x30>
  4898. printf("Erase Failed \r\n");
  4899. 8001f3a: 4809 ldr r0, [pc, #36] ; (8001f60 <Flash_write+0x50>)
  4900. 8001f3c: f000 fcc6 bl 80028cc <puts>
  4901. }
  4902. }
  4903. // FLASH_If_Erase();
  4904. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  4905. 8001f40: 4628 mov r0, r5
  4906. 8001f42: f7ff ff75 bl 8001e30 <Flash_RGB_Data_Write>
  4907. 8001f46: 4604 mov r4, r0
  4908. // ret = Flash_DataTest_Write(&data[bluecell_stx]);
  4909. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  4910. 8001f48: f7fe fc2a bl 80007a0 <HAL_FLASH_Lock>
  4911. // __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  4912. return ret;
  4913. }
  4914. 8001f4c: 4620 mov r0, r4
  4915. 8001f4e: bd38 pop {r3, r4, r5, pc}
  4916. 8001f50: 200002a8 .word 0x200002a8
  4917. 8001f54: 08005000 .word 0x08005000
  4918. 8001f58: 200002d8 .word 0x200002d8
  4919. 8001f5c: 200002c8 .word 0x200002c8
  4920. 8001f60: 08003933 .word 0x08003933
  4921. 08001f64 <Bank_Flash_write>:
  4922. uint8_t Bank_Flash_write(uint8_t* data,uint32_t StartBankAddress) // ?占쏙옙湲고븿?占쏙옙
  4923. {
  4924. 8001f64: b538 push {r3, r4, r5, lr}
  4925. 8001f66: 460c mov r4, r1
  4926. 8001f68: 4605 mov r5, r0
  4927. static FLASH_EraseInitTypeDef EraseInitStruct;
  4928. static uint32_t PAGEError = 0;
  4929. uint8_t ret = 0;
  4930. HAL_FLASH_Unlock(); // lock ??占�?
  4931. 8001f6a: f7fe fc07 bl 800077c <HAL_FLASH_Unlock>
  4932. if(flashinit == 0){
  4933. 8001f6e: 491c ldr r1, [pc, #112] ; (8001fe0 <Bank_Flash_write+0x7c>)
  4934. 8001f70: 780a ldrb r2, [r1, #0]
  4935. 8001f72: b9a2 cbnz r2, 8001f9e <Bank_Flash_write+0x3a>
  4936. /* Fill EraseInit structure*/
  4937. switch(StartBankAddress){
  4938. 8001f74: 4b1b ldr r3, [pc, #108] ; (8001fe4 <Bank_Flash_write+0x80>)
  4939. 8001f76: 429c cmp r4, r3
  4940. 8001f78: 4b1b ldr r3, [pc, #108] ; (8001fe8 <Bank_Flash_write+0x84>)
  4941. 8001f7a: d028 beq.n 8001fce <Bank_Flash_write+0x6a>
  4942. 8001f7c: d817 bhi.n 8001fae <Bank_Flash_write+0x4a>
  4943. 8001f7e: 481b ldr r0, [pc, #108] ; (8001fec <Bank_Flash_write+0x88>)
  4944. 8001f80: 4284 cmp r4, r0
  4945. 8001f82: d01f beq.n 8001fc4 <Bank_Flash_write+0x60>
  4946. EraseInitStruct.PageAddress = FLASH_USER_TEMPBANK_START_ADDR;
  4947. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_TEMPBANK_START_ADDR) / FLASH_PAGE_SIZE;
  4948. break;
  4949. }
  4950. flashinit= 1;
  4951. 8001f84: 2201 movs r2, #1
  4952. 8001f86: 700a strb r2, [r1, #0]
  4953. UserAddress = EraseInitStruct.PageAddress;
  4954. 8001f88: 689a ldr r2, [r3, #8]
  4955. 8001f8a: 4b19 ldr r3, [pc, #100] ; (8001ff0 <Bank_Flash_write+0x8c>)
  4956. //FLASH_PageErase(StartAddr);
  4957. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4958. 8001f8c: 4919 ldr r1, [pc, #100] ; (8001ff4 <Bank_Flash_write+0x90>)
  4959. 8001f8e: 4816 ldr r0, [pc, #88] ; (8001fe8 <Bank_Flash_write+0x84>)
  4960. UserAddress = EraseInitStruct.PageAddress;
  4961. 8001f90: 601a str r2, [r3, #0]
  4962. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4963. 8001f92: f7fe fca9 bl 80008e8 <HAL_FLASHEx_Erase>
  4964. 8001f96: b110 cbz r0, 8001f9e <Bank_Flash_write+0x3a>
  4965. printf("Erase Failed \r\n");
  4966. 8001f98: 4817 ldr r0, [pc, #92] ; (8001ff8 <Bank_Flash_write+0x94>)
  4967. 8001f9a: f000 fc97 bl 80028cc <puts>
  4968. }
  4969. }
  4970. ret = Flash_Data_Write(&data[MBIC_PREAMBLE_0]);
  4971. 8001f9e: 4628 mov r0, r5
  4972. 8001fa0: f7ff ff6e bl 8001e80 <Flash_Data_Write>
  4973. 8001fa4: 4604 mov r4, r0
  4974. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  4975. 8001fa6: f7fe fbfb bl 80007a0 <HAL_FLASH_Lock>
  4976. return ret;
  4977. }
  4978. 8001faa: 4620 mov r0, r4
  4979. 8001fac: bd38 pop {r3, r4, r5, pc}
  4980. switch(StartBankAddress){
  4981. 8001fae: 4813 ldr r0, [pc, #76] ; (8001ffc <Bank_Flash_write+0x98>)
  4982. 8001fb0: 4284 cmp r4, r0
  4983. 8001fb2: d010 beq.n 8001fd6 <Bank_Flash_write+0x72>
  4984. 8001fb4: f500 3080 add.w r0, r0, #65536 ; 0x10000
  4985. 8001fb8: 4284 cmp r4, r0
  4986. 8001fba: d1e3 bne.n 8001f84 <Bank_Flash_write+0x20>
  4987. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4988. 8001fbc: 601a str r2, [r3, #0]
  4989. EraseInitStruct.PageAddress = FLASH_USER_TEMPBANK_START_ADDR;
  4990. 8001fbe: 609c str r4, [r3, #8]
  4991. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_TEMPBANK_START_ADDR) / FLASH_PAGE_SIZE;
  4992. 8001fc0: 4a0f ldr r2, [pc, #60] ; (8002000 <Bank_Flash_write+0x9c>)
  4993. 8001fc2: e002 b.n 8001fca <Bank_Flash_write+0x66>
  4994. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4995. 8001fc4: 601a str r2, [r3, #0]
  4996. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4997. 8001fc6: 221f movs r2, #31
  4998. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4999. 8001fc8: 609c str r4, [r3, #8]
  5000. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_TEMPBANK_START_ADDR) / FLASH_PAGE_SIZE;
  5001. 8001fca: 60da str r2, [r3, #12]
  5002. break;
  5003. 8001fcc: e7da b.n 8001f84 <Bank_Flash_write+0x20>
  5004. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  5005. 8001fce: 601a str r2, [r3, #0]
  5006. EraseInitStruct.PageAddress = FLASH_USER_BANK1_START_ADDR;
  5007. 8001fd0: 609c str r4, [r3, #8]
  5008. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK1_START_ADDR) / FLASH_PAGE_SIZE;
  5009. 8001fd2: 4a0c ldr r2, [pc, #48] ; (8002004 <Bank_Flash_write+0xa0>)
  5010. 8001fd4: e7f9 b.n 8001fca <Bank_Flash_write+0x66>
  5011. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  5012. 8001fd6: 601a str r2, [r3, #0]
  5013. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR;
  5014. 8001fd8: 609c str r4, [r3, #8]
  5015. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  5016. 8001fda: 4a0b ldr r2, [pc, #44] ; (8002008 <Bank_Flash_write+0xa4>)
  5017. 8001fdc: e7f5 b.n 8001fca <Bank_Flash_write+0x66>
  5018. 8001fde: bf00 nop
  5019. 8001fe0: 200002d8 .word 0x200002d8
  5020. 8001fe4: 08015000 .word 0x08015000
  5021. 8001fe8: 200002b8 .word 0x200002b8
  5022. 8001fec: 08005000 .word 0x08005000
  5023. 8001ff0: 200002d4 .word 0x200002d4
  5024. 8001ff4: 200002cc .word 0x200002cc
  5025. 8001ff8: 08003933 .word 0x08003933
  5026. 8001ffc: 08025000 .word 0x08025000
  5027. 8002000: 001fffbf .word 0x001fffbf
  5028. 8002004: 001fffff .word 0x001fffff
  5029. 8002008: 001fffdf .word 0x001fffdf
  5030. 0800200c <HAL_TIM_PeriodElapsedCallback>:
  5031. /* Private user code ---------------------------------------------------------*/
  5032. /* USER CODE BEGIN 0 */
  5033. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  5034. {
  5035. if(htim->Instance == TIM6){
  5036. 800200c: 6802 ldr r2, [r0, #0]
  5037. 800200e: 4b08 ldr r3, [pc, #32] ; (8002030 <HAL_TIM_PeriodElapsedCallback+0x24>)
  5038. 8002010: 429a cmp r2, r3
  5039. 8002012: d10b bne.n 800202c <HAL_TIM_PeriodElapsedCallback+0x20>
  5040. UartTimerCnt++;
  5041. 8002014: 4a07 ldr r2, [pc, #28] ; (8002034 <HAL_TIM_PeriodElapsedCallback+0x28>)
  5042. 8002016: 6813 ldr r3, [r2, #0]
  5043. 8002018: 3301 adds r3, #1
  5044. 800201a: 6013 str r3, [r2, #0]
  5045. LedTimerCnt++;
  5046. 800201c: 4a06 ldr r2, [pc, #24] ; (8002038 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  5047. 800201e: 6813 ldr r3, [r2, #0]
  5048. 8002020: 3301 adds r3, #1
  5049. 8002022: 6013 str r3, [r2, #0]
  5050. FirmwareTimerCnt++;
  5051. 8002024: 4a05 ldr r2, [pc, #20] ; (800203c <HAL_TIM_PeriodElapsedCallback+0x30>)
  5052. 8002026: 6813 ldr r3, [r2, #0]
  5053. 8002028: 3301 adds r3, #1
  5054. 800202a: 6013 str r3, [r2, #0]
  5055. 800202c: 4770 bx lr
  5056. 800202e: bf00 nop
  5057. 8002030: 40001000 .word 0x40001000
  5058. 8002034: 200002e4 .word 0x200002e4
  5059. 8002038: 200002e0 .word 0x200002e0
  5060. 800203c: 200002dc .word 0x200002dc
  5061. 08002040 <_write>:
  5062. }
  5063. }
  5064. int _write (int file, uint8_t *ptr, uint16_t len)
  5065. {
  5066. 8002040: b510 push {r4, lr}
  5067. 8002042: 4614 mov r4, r2
  5068. HAL_UART_Transmit (&huart1, ptr, len, 10);
  5069. 8002044: 230a movs r3, #10
  5070. 8002046: 4802 ldr r0, [pc, #8] ; (8002050 <_write+0x10>)
  5071. 8002048: f7ff faea bl 8001620 <HAL_UART_Transmit>
  5072. return len;
  5073. }
  5074. 800204c: 4620 mov r0, r4
  5075. 800204e: bd10 pop {r4, pc}
  5076. 8002050: 20000448 .word 0x20000448
  5077. 08002054 <SystemClock_Config>:
  5078. /**
  5079. * @brief System Clock Configuration
  5080. * @retval None
  5081. */
  5082. void SystemClock_Config(void)
  5083. {
  5084. 8002054: b510 push {r4, lr}
  5085. 8002056: b090 sub sp, #64 ; 0x40
  5086. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  5087. 8002058: 2228 movs r2, #40 ; 0x28
  5088. 800205a: 2100 movs r1, #0
  5089. 800205c: a806 add r0, sp, #24
  5090. 800205e: f000 fbb9 bl 80027d4 <memset>
  5091. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  5092. 8002062: 2214 movs r2, #20
  5093. 8002064: 2100 movs r1, #0
  5094. 8002066: a801 add r0, sp, #4
  5095. 8002068: f000 fbb4 bl 80027d4 <memset>
  5096. /** Initializes the CPU, AHB and APB busses clocks
  5097. */
  5098. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5099. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  5100. 800206c: 2301 movs r3, #1
  5101. 800206e: 930a str r3, [sp, #40] ; 0x28
  5102. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  5103. 8002070: 2310 movs r3, #16
  5104. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5105. 8002072: 2402 movs r4, #2
  5106. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  5107. 8002074: 930b str r3, [sp, #44] ; 0x2c
  5108. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5109. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  5110. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  5111. 8002076: f44f 1340 mov.w r3, #3145728 ; 0x300000
  5112. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5113. 800207a: a806 add r0, sp, #24
  5114. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  5115. 800207c: 930f str r3, [sp, #60] ; 0x3c
  5116. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5117. 800207e: 9406 str r4, [sp, #24]
  5118. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5119. 8002080: 940d str r4, [sp, #52] ; 0x34
  5120. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5121. 8002082: f7fe fdf5 bl 8000c70 <HAL_RCC_OscConfig>
  5122. {
  5123. Error_Handler();
  5124. }
  5125. /** Initializes the CPU, AHB and APB busses clocks
  5126. */
  5127. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5128. 8002086: 230f movs r3, #15
  5129. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  5130. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5131. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5132. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5133. 8002088: f44f 6280 mov.w r2, #1024 ; 0x400
  5134. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5135. 800208c: 9301 str r3, [sp, #4]
  5136. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5137. 800208e: 2300 movs r3, #0
  5138. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5139. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  5140. 8002090: 4621 mov r1, r4
  5141. 8002092: a801 add r0, sp, #4
  5142. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5143. 8002094: 9402 str r4, [sp, #8]
  5144. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5145. 8002096: 9303 str r3, [sp, #12]
  5146. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5147. 8002098: 9204 str r2, [sp, #16]
  5148. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5149. 800209a: 9305 str r3, [sp, #20]
  5150. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  5151. 800209c: f7fe ffb0 bl 8001000 <HAL_RCC_ClockConfig>
  5152. {
  5153. Error_Handler();
  5154. }
  5155. }
  5156. 80020a0: b010 add sp, #64 ; 0x40
  5157. 80020a2: bd10 pop {r4, pc}
  5158. 080020a4 <main>:
  5159. {
  5160. 80020a4: b580 push {r7, lr}
  5161. 80020a6: b088 sub sp, #32
  5162. HAL_Init();
  5163. 80020a8: f7fe f8ec bl 8000284 <HAL_Init>
  5164. SystemClock_Config();
  5165. 80020ac: f7ff ffd2 bl 8002054 <SystemClock_Config>
  5166. * @param None
  5167. * @retval None
  5168. */
  5169. static void MX_GPIO_Init(void)
  5170. {
  5171. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5172. 80020b0: 2210 movs r2, #16
  5173. /* GPIO Ports Clock Enable */
  5174. __HAL_RCC_GPIOC_CLK_ENABLE();
  5175. 80020b2: 4d6f ldr r5, [pc, #444] ; (8002270 <main+0x1cc>)
  5176. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5177. 80020b4: 2100 movs r1, #0
  5178. 80020b6: eb0d 0002 add.w r0, sp, r2
  5179. 80020ba: f000 fb8b bl 80027d4 <memset>
  5180. __HAL_RCC_GPIOC_CLK_ENABLE();
  5181. 80020be: 69ab ldr r3, [r5, #24]
  5182. __HAL_RCC_GPIOA_CLK_ENABLE();
  5183. __HAL_RCC_GPIOB_CLK_ENABLE();
  5184. /*Configure GPIO pin Output Level */
  5185. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5186. 80020c0: 2200 movs r2, #0
  5187. __HAL_RCC_GPIOC_CLK_ENABLE();
  5188. 80020c2: f043 0310 orr.w r3, r3, #16
  5189. 80020c6: 61ab str r3, [r5, #24]
  5190. 80020c8: 69ab ldr r3, [r5, #24]
  5191. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5192. 80020ca: f44f 4100 mov.w r1, #32768 ; 0x8000
  5193. __HAL_RCC_GPIOC_CLK_ENABLE();
  5194. 80020ce: f003 0310 and.w r3, r3, #16
  5195. 80020d2: 9301 str r3, [sp, #4]
  5196. 80020d4: 9b01 ldr r3, [sp, #4]
  5197. __HAL_RCC_GPIOA_CLK_ENABLE();
  5198. 80020d6: 69ab ldr r3, [r5, #24]
  5199. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5200. 80020d8: 4866 ldr r0, [pc, #408] ; (8002274 <main+0x1d0>)
  5201. __HAL_RCC_GPIOA_CLK_ENABLE();
  5202. 80020da: f043 0304 orr.w r3, r3, #4
  5203. 80020de: 61ab str r3, [r5, #24]
  5204. 80020e0: 69ab ldr r3, [r5, #24]
  5205. /*Configure GPIO pin : BOOT_LED_Pin */
  5206. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  5207. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5208. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5209. 80020e2: 2400 movs r4, #0
  5210. __HAL_RCC_GPIOA_CLK_ENABLE();
  5211. 80020e4: f003 0304 and.w r3, r3, #4
  5212. 80020e8: 9302 str r3, [sp, #8]
  5213. 80020ea: 9b02 ldr r3, [sp, #8]
  5214. __HAL_RCC_GPIOB_CLK_ENABLE();
  5215. 80020ec: 69ab ldr r3, [r5, #24]
  5216. huart1.Init.Mode = UART_MODE_TX_RX;
  5217. 80020ee: 260c movs r6, #12
  5218. __HAL_RCC_GPIOB_CLK_ENABLE();
  5219. 80020f0: f043 0308 orr.w r3, r3, #8
  5220. 80020f4: 61ab str r3, [r5, #24]
  5221. 80020f6: 69ab ldr r3, [r5, #24]
  5222. huart1.Init.BaudRate = 115200;
  5223. 80020f8: f44f 37e1 mov.w r7, #115200 ; 0x1c200
  5224. __HAL_RCC_GPIOB_CLK_ENABLE();
  5225. 80020fc: f003 0308 and.w r3, r3, #8
  5226. 8002100: 9303 str r3, [sp, #12]
  5227. 8002102: 9b03 ldr r3, [sp, #12]
  5228. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5229. 8002104: f7fe fd2a bl 8000b5c <HAL_GPIO_WritePin>
  5230. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  5231. 8002108: f44f 4300 mov.w r3, #32768 ; 0x8000
  5232. 800210c: 9304 str r3, [sp, #16]
  5233. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5234. 800210e: 2301 movs r3, #1
  5235. 8002110: 9305 str r3, [sp, #20]
  5236. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5237. 8002112: 2302 movs r3, #2
  5238. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  5239. 8002114: a904 add r1, sp, #16
  5240. 8002116: 4857 ldr r0, [pc, #348] ; (8002274 <main+0x1d0>)
  5241. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5242. 8002118: 9307 str r3, [sp, #28]
  5243. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5244. 800211a: 9406 str r4, [sp, #24]
  5245. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  5246. 800211c: f7fe fc32 bl 8000984 <HAL_GPIO_Init>
  5247. __HAL_RCC_DMA1_CLK_ENABLE();
  5248. 8002120: 696b ldr r3, [r5, #20]
  5249. huart1.Instance = USART1;
  5250. 8002122: 4855 ldr r0, [pc, #340] ; (8002278 <main+0x1d4>)
  5251. __HAL_RCC_DMA1_CLK_ENABLE();
  5252. 8002124: f043 0301 orr.w r3, r3, #1
  5253. 8002128: 616b str r3, [r5, #20]
  5254. 800212a: 696b ldr r3, [r5, #20]
  5255. huart1.Init.Mode = UART_MODE_TX_RX;
  5256. 800212c: 6146 str r6, [r0, #20]
  5257. __HAL_RCC_DMA1_CLK_ENABLE();
  5258. 800212e: f003 0301 and.w r3, r3, #1
  5259. 8002132: 9300 str r3, [sp, #0]
  5260. 8002134: 9b00 ldr r3, [sp, #0]
  5261. huart1.Init.BaudRate = 115200;
  5262. 8002136: 4b51 ldr r3, [pc, #324] ; (800227c <main+0x1d8>)
  5263. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  5264. 8002138: 6084 str r4, [r0, #8]
  5265. huart1.Init.BaudRate = 115200;
  5266. 800213a: e880 0088 stmia.w r0, {r3, r7}
  5267. huart1.Init.StopBits = UART_STOPBITS_1;
  5268. 800213e: 60c4 str r4, [r0, #12]
  5269. huart1.Init.Parity = UART_PARITY_NONE;
  5270. 8002140: 6104 str r4, [r0, #16]
  5271. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5272. 8002142: 6184 str r4, [r0, #24]
  5273. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  5274. 8002144: 61c4 str r4, [r0, #28]
  5275. if (HAL_UART_Init(&huart1) != HAL_OK)
  5276. 8002146: f7ff fa3d bl 80015c4 <HAL_UART_Init>
  5277. hi2c2.Instance = I2C2;
  5278. 800214a: 484d ldr r0, [pc, #308] ; (8002280 <main+0x1dc>)
  5279. hi2c2.Init.ClockSpeed = 400000;
  5280. 800214c: 4a4d ldr r2, [pc, #308] ; (8002284 <main+0x1e0>)
  5281. 800214e: 4b4e ldr r3, [pc, #312] ; (8002288 <main+0x1e4>)
  5282. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  5283. 8002150: 6084 str r4, [r0, #8]
  5284. hi2c2.Init.ClockSpeed = 400000;
  5285. 8002152: e880 000c stmia.w r0, {r2, r3}
  5286. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5287. 8002156: f44f 4380 mov.w r3, #16384 ; 0x4000
  5288. hi2c2.Init.OwnAddress1 = 0;
  5289. 800215a: 60c4 str r4, [r0, #12]
  5290. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5291. 800215c: 6103 str r3, [r0, #16]
  5292. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  5293. 800215e: 6144 str r4, [r0, #20]
  5294. hi2c2.Init.OwnAddress2 = 0;
  5295. 8002160: 6184 str r4, [r0, #24]
  5296. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  5297. 8002162: 61c4 str r4, [r0, #28]
  5298. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  5299. 8002164: 6204 str r4, [r0, #32]
  5300. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  5301. 8002166: f7fe fd03 bl 8000b70 <HAL_I2C_Init>
  5302. htim6.Init.Prescaler = 5600 - 1;
  5303. 800216a: f241 53df movw r3, #5599 ; 0x15df
  5304. htim6.Instance = TIM6;
  5305. 800216e: 4d47 ldr r5, [pc, #284] ; (800228c <main+0x1e8>)
  5306. htim6.Init.Prescaler = 5600 - 1;
  5307. 8002170: 4947 ldr r1, [pc, #284] ; (8002290 <main+0x1ec>)
  5308. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5309. 8002172: 4628 mov r0, r5
  5310. htim6.Init.Prescaler = 5600 - 1;
  5311. 8002174: e885 000a stmia.w r5, {r1, r3}
  5312. htim6.Init.Period = 10 - 1;
  5313. 8002178: 2309 movs r3, #9
  5314. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  5315. 800217a: 60ac str r4, [r5, #8]
  5316. htim6.Init.Period = 10 - 1;
  5317. 800217c: 60eb str r3, [r5, #12]
  5318. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  5319. 800217e: 61ac str r4, [r5, #24]
  5320. TIM_MasterConfigTypeDef sMasterConfig = {0};
  5321. 8002180: 9404 str r4, [sp, #16]
  5322. 8002182: 9405 str r4, [sp, #20]
  5323. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5324. 8002184: f7ff f90c bl 80013a0 <HAL_TIM_Base_Init>
  5325. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5326. 8002188: a904 add r1, sp, #16
  5327. 800218a: 4628 mov r0, r5
  5328. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  5329. 800218c: 9404 str r4, [sp, #16]
  5330. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  5331. 800218e: 9405 str r4, [sp, #20]
  5332. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5333. 8002190: f7ff f920 bl 80013d4 <HAL_TIMEx_MasterConfigSynchronization>
  5334. huart2.Instance = USART2;
  5335. 8002194: 4b3f ldr r3, [pc, #252] ; (8002294 <main+0x1f0>)
  5336. 8002196: 4840 ldr r0, [pc, #256] ; (8002298 <main+0x1f4>)
  5337. huart2.Init.BaudRate = 115200;
  5338. 8002198: e880 0088 stmia.w r0, {r3, r7}
  5339. huart2.Init.Mode = UART_MODE_TX_RX;
  5340. 800219c: 6146 str r6, [r0, #20]
  5341. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  5342. 800219e: 6084 str r4, [r0, #8]
  5343. huart2.Init.StopBits = UART_STOPBITS_1;
  5344. 80021a0: 60c4 str r4, [r0, #12]
  5345. huart2.Init.Parity = UART_PARITY_NONE;
  5346. 80021a2: 6104 str r4, [r0, #16]
  5347. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5348. 80021a4: 6184 str r4, [r0, #24]
  5349. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  5350. 80021a6: 61c4 str r4, [r0, #28]
  5351. if (HAL_UART_Init(&huart2) != HAL_OK)
  5352. 80021a8: f7ff fa0c bl 80015c4 <HAL_UART_Init>
  5353. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  5354. 80021ac: 4622 mov r2, r4
  5355. 80021ae: 4621 mov r1, r4
  5356. 80021b0: 200f movs r0, #15
  5357. 80021b2: f7fe f89d bl 80002f0 <HAL_NVIC_SetPriority>
  5358. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  5359. 80021b6: 200f movs r0, #15
  5360. 80021b8: f7fe f8ce bl 8000358 <HAL_NVIC_EnableIRQ>
  5361. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  5362. 80021bc: 4622 mov r2, r4
  5363. 80021be: 4621 mov r1, r4
  5364. 80021c0: 2025 movs r0, #37 ; 0x25
  5365. 80021c2: f7fe f895 bl 80002f0 <HAL_NVIC_SetPriority>
  5366. HAL_NVIC_EnableIRQ(USART1_IRQn);
  5367. 80021c6: 2025 movs r0, #37 ; 0x25
  5368. 80021c8: f7fe f8c6 bl 8000358 <HAL_NVIC_EnableIRQ>
  5369. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  5370. 80021cc: 4622 mov r2, r4
  5371. 80021ce: 4621 mov r1, r4
  5372. 80021d0: 2036 movs r0, #54 ; 0x36
  5373. 80021d2: f7fe f88d bl 80002f0 <HAL_NVIC_SetPriority>
  5374. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  5375. 80021d6: 2036 movs r0, #54 ; 0x36
  5376. 80021d8: f7fe f8be bl 8000358 <HAL_NVIC_EnableIRQ>
  5377. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  5378. 80021dc: 4622 mov r2, r4
  5379. 80021de: 4621 mov r1, r4
  5380. 80021e0: 200e movs r0, #14
  5381. 80021e2: f7fe f885 bl 80002f0 <HAL_NVIC_SetPriority>
  5382. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  5383. 80021e6: 200e movs r0, #14
  5384. 80021e8: f7fe f8b6 bl 8000358 <HAL_NVIC_EnableIRQ>
  5385. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  5386. 80021ec: 4622 mov r2, r4
  5387. 80021ee: 4621 mov r1, r4
  5388. 80021f0: 2010 movs r0, #16
  5389. 80021f2: f7fe f87d bl 80002f0 <HAL_NVIC_SetPriority>
  5390. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  5391. 80021f6: 2010 movs r0, #16
  5392. 80021f8: f7fe f8ae bl 8000358 <HAL_NVIC_EnableIRQ>
  5393. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  5394. 80021fc: 4622 mov r2, r4
  5395. 80021fe: 4621 mov r1, r4
  5396. 8002200: 2026 movs r0, #38 ; 0x26
  5397. 8002202: f7fe f875 bl 80002f0 <HAL_NVIC_SetPriority>
  5398. HAL_NVIC_EnableIRQ(USART2_IRQn);
  5399. 8002206: 2026 movs r0, #38 ; 0x26
  5400. 8002208: f7fe f8a6 bl 8000358 <HAL_NVIC_EnableIRQ>
  5401. HAL_TIM_Base_Start_IT(&htim6);
  5402. 800220c: 4628 mov r0, r5
  5403. 800220e: f7fe ffc9 bl 80011a4 <HAL_TIM_Base_Start_IT>
  5404. setbuf(stdout, NULL);
  5405. 8002212: 4b22 ldr r3, [pc, #136] ; (800229c <main+0x1f8>)
  5406. 8002214: 4621 mov r1, r4
  5407. 8002216: 681b ldr r3, [r3, #0]
  5408. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  5409. 8002218: 4e16 ldr r6, [pc, #88] ; (8002274 <main+0x1d0>)
  5410. setbuf(stdout, NULL);
  5411. 800221a: 6898 ldr r0, [r3, #8]
  5412. 800221c: f000 fb5e bl 80028dc <setbuf>
  5413. Firmware_BootStart_Signal();
  5414. 8002220: f7ff fbd4 bl 80019cc <Firmware_BootStart_Signal>
  5415. InitUartQueue(&TerminalQueue);
  5416. 8002224: 481e ldr r0, [pc, #120] ; (80022a0 <main+0x1fc>)
  5417. 8002226: f000 f9e5 bl 80025f4 <InitUartQueue>
  5418. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5419. 800222a: 4d1e ldr r5, [pc, #120] ; (80022a4 <main+0x200>)
  5420. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  5421. 800222c: 4c1e ldr r4, [pc, #120] ; (80022a8 <main+0x204>)
  5422. 800222e: 6823 ldr r3, [r4, #0]
  5423. 8002230: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  5424. 8002234: d906 bls.n 8002244 <main+0x1a0>
  5425. 8002236: f44f 4100 mov.w r1, #32768 ; 0x8000
  5426. 800223a: 4630 mov r0, r6
  5427. 800223c: f7fe fc93 bl 8000b66 <HAL_GPIO_TogglePin>
  5428. 8002240: 2300 movs r3, #0
  5429. 8002242: 6023 str r3, [r4, #0]
  5430. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5431. 8002244: 4c16 ldr r4, [pc, #88] ; (80022a0 <main+0x1fc>)
  5432. 8002246: 4f0c ldr r7, [pc, #48] ; (8002278 <main+0x1d4>)
  5433. 8002248: 68a3 ldr r3, [r4, #8]
  5434. 800224a: 2b00 cmp r3, #0
  5435. 800224c: dd02 ble.n 8002254 <main+0x1b0>
  5436. 800224e: 682b ldr r3, [r5, #0]
  5437. 8002250: 2b1e cmp r3, #30
  5438. 8002252: d803 bhi.n 800225c <main+0x1b8>
  5439. while(FirmwareTimerCnt > 3000) Jump_App();
  5440. 8002254: 4f15 ldr r7, [pc, #84] ; (80022ac <main+0x208>)
  5441. 8002256: f640 34b8 movw r4, #3000 ; 0xbb8
  5442. 800225a: e005 b.n 8002268 <main+0x1c4>
  5443. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5444. 800225c: 4638 mov r0, r7
  5445. 800225e: f000 f9d7 bl 8002610 <GetDataFromUartQueue>
  5446. 8002262: e7f1 b.n 8002248 <main+0x1a4>
  5447. while(FirmwareTimerCnt > 3000) Jump_App();
  5448. 8002264: f7ff fdba bl 8001ddc <Jump_App>
  5449. 8002268: 683b ldr r3, [r7, #0]
  5450. 800226a: 42a3 cmp r3, r4
  5451. 800226c: d8fa bhi.n 8002264 <main+0x1c0>
  5452. 800226e: e7dd b.n 800222c <main+0x188>
  5453. 8002270: 40021000 .word 0x40021000
  5454. 8002274: 40011000 .word 0x40011000
  5455. 8002278: 20000448 .word 0x20000448
  5456. 800227c: 40013800 .word 0x40013800
  5457. 8002280: 2000036c .word 0x2000036c
  5458. 8002284: 40005800 .word 0x40005800
  5459. 8002288: 00061a80 .word 0x00061a80
  5460. 800228c: 20000488 .word 0x20000488
  5461. 8002290: 40001000 .word 0x40001000
  5462. 8002294: 40004400 .word 0x40004400
  5463. 8002298: 200004c8 .word 0x200004c8
  5464. 800229c: 2000021c .word 0x2000021c
  5465. 80022a0: 20000508 .word 0x20000508
  5466. 80022a4: 200002e4 .word 0x200002e4
  5467. 80022a8: 200002e0 .word 0x200002e0
  5468. 80022ac: 200002dc .word 0x200002dc
  5469. 080022b0 <Error_Handler>:
  5470. /**
  5471. * @brief This function is executed in case of error occurrence.
  5472. * @retval None
  5473. */
  5474. void Error_Handler(void)
  5475. {
  5476. 80022b0: 4770 bx lr
  5477. ...
  5478. 080022b4 <HAL_MspInit>:
  5479. {
  5480. /* USER CODE BEGIN MspInit 0 */
  5481. /* USER CODE END MspInit 0 */
  5482. __HAL_RCC_AFIO_CLK_ENABLE();
  5483. 80022b4: 4b0e ldr r3, [pc, #56] ; (80022f0 <HAL_MspInit+0x3c>)
  5484. {
  5485. 80022b6: b082 sub sp, #8
  5486. __HAL_RCC_AFIO_CLK_ENABLE();
  5487. 80022b8: 699a ldr r2, [r3, #24]
  5488. 80022ba: f042 0201 orr.w r2, r2, #1
  5489. 80022be: 619a str r2, [r3, #24]
  5490. 80022c0: 699a ldr r2, [r3, #24]
  5491. 80022c2: f002 0201 and.w r2, r2, #1
  5492. 80022c6: 9200 str r2, [sp, #0]
  5493. 80022c8: 9a00 ldr r2, [sp, #0]
  5494. __HAL_RCC_PWR_CLK_ENABLE();
  5495. 80022ca: 69da ldr r2, [r3, #28]
  5496. 80022cc: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  5497. 80022d0: 61da str r2, [r3, #28]
  5498. 80022d2: 69db ldr r3, [r3, #28]
  5499. /* System interrupt init*/
  5500. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  5501. */
  5502. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  5503. 80022d4: 4a07 ldr r2, [pc, #28] ; (80022f4 <HAL_MspInit+0x40>)
  5504. __HAL_RCC_PWR_CLK_ENABLE();
  5505. 80022d6: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  5506. 80022da: 9301 str r3, [sp, #4]
  5507. 80022dc: 9b01 ldr r3, [sp, #4]
  5508. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  5509. 80022de: 6853 ldr r3, [r2, #4]
  5510. 80022e0: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  5511. 80022e4: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  5512. 80022e8: 6053 str r3, [r2, #4]
  5513. /* USER CODE BEGIN MspInit 1 */
  5514. /* USER CODE END MspInit 1 */
  5515. }
  5516. 80022ea: b002 add sp, #8
  5517. 80022ec: 4770 bx lr
  5518. 80022ee: bf00 nop
  5519. 80022f0: 40021000 .word 0x40021000
  5520. 80022f4: 40010000 .word 0x40010000
  5521. 080022f8 <HAL_I2C_MspInit>:
  5522. * This function configures the hardware resources used in this example
  5523. * @param hi2c: I2C handle pointer
  5524. * @retval None
  5525. */
  5526. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  5527. {
  5528. 80022f8: b510 push {r4, lr}
  5529. 80022fa: 4604 mov r4, r0
  5530. 80022fc: b086 sub sp, #24
  5531. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5532. 80022fe: 2210 movs r2, #16
  5533. 8002300: 2100 movs r1, #0
  5534. 8002302: a802 add r0, sp, #8
  5535. 8002304: f000 fa66 bl 80027d4 <memset>
  5536. if(hi2c->Instance==I2C2)
  5537. 8002308: 6822 ldr r2, [r4, #0]
  5538. 800230a: 4b11 ldr r3, [pc, #68] ; (8002350 <HAL_I2C_MspInit+0x58>)
  5539. 800230c: 429a cmp r2, r3
  5540. 800230e: d11d bne.n 800234c <HAL_I2C_MspInit+0x54>
  5541. {
  5542. /* USER CODE BEGIN I2C2_MspInit 0 */
  5543. /* USER CODE END I2C2_MspInit 0 */
  5544. __HAL_RCC_GPIOB_CLK_ENABLE();
  5545. 8002310: 4c10 ldr r4, [pc, #64] ; (8002354 <HAL_I2C_MspInit+0x5c>)
  5546. PB11 ------> I2C2_SDA
  5547. */
  5548. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  5549. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5550. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5551. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5552. 8002312: a902 add r1, sp, #8
  5553. __HAL_RCC_GPIOB_CLK_ENABLE();
  5554. 8002314: 69a3 ldr r3, [r4, #24]
  5555. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5556. 8002316: 4810 ldr r0, [pc, #64] ; (8002358 <HAL_I2C_MspInit+0x60>)
  5557. __HAL_RCC_GPIOB_CLK_ENABLE();
  5558. 8002318: f043 0308 orr.w r3, r3, #8
  5559. 800231c: 61a3 str r3, [r4, #24]
  5560. 800231e: 69a3 ldr r3, [r4, #24]
  5561. 8002320: f003 0308 and.w r3, r3, #8
  5562. 8002324: 9300 str r3, [sp, #0]
  5563. 8002326: 9b00 ldr r3, [sp, #0]
  5564. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  5565. 8002328: f44f 6340 mov.w r3, #3072 ; 0xc00
  5566. 800232c: 9302 str r3, [sp, #8]
  5567. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5568. 800232e: 2312 movs r3, #18
  5569. 8002330: 9303 str r3, [sp, #12]
  5570. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5571. 8002332: 2303 movs r3, #3
  5572. 8002334: 9305 str r3, [sp, #20]
  5573. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5574. 8002336: f7fe fb25 bl 8000984 <HAL_GPIO_Init>
  5575. /* Peripheral clock enable */
  5576. __HAL_RCC_I2C2_CLK_ENABLE();
  5577. 800233a: 69e3 ldr r3, [r4, #28]
  5578. 800233c: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  5579. 8002340: 61e3 str r3, [r4, #28]
  5580. 8002342: 69e3 ldr r3, [r4, #28]
  5581. 8002344: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  5582. 8002348: 9301 str r3, [sp, #4]
  5583. 800234a: 9b01 ldr r3, [sp, #4]
  5584. /* USER CODE BEGIN I2C2_MspInit 1 */
  5585. /* USER CODE END I2C2_MspInit 1 */
  5586. }
  5587. }
  5588. 800234c: b006 add sp, #24
  5589. 800234e: bd10 pop {r4, pc}
  5590. 8002350: 40005800 .word 0x40005800
  5591. 8002354: 40021000 .word 0x40021000
  5592. 8002358: 40010c00 .word 0x40010c00
  5593. 0800235c <HAL_TIM_Base_MspInit>:
  5594. * @param htim_base: TIM_Base handle pointer
  5595. * @retval None
  5596. */
  5597. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  5598. {
  5599. if(htim_base->Instance==TIM6)
  5600. 800235c: 6802 ldr r2, [r0, #0]
  5601. 800235e: 4b08 ldr r3, [pc, #32] ; (8002380 <HAL_TIM_Base_MspInit+0x24>)
  5602. {
  5603. 8002360: b082 sub sp, #8
  5604. if(htim_base->Instance==TIM6)
  5605. 8002362: 429a cmp r2, r3
  5606. 8002364: d10a bne.n 800237c <HAL_TIM_Base_MspInit+0x20>
  5607. {
  5608. /* USER CODE BEGIN TIM6_MspInit 0 */
  5609. /* USER CODE END TIM6_MspInit 0 */
  5610. /* Peripheral clock enable */
  5611. __HAL_RCC_TIM6_CLK_ENABLE();
  5612. 8002366: f503 3300 add.w r3, r3, #131072 ; 0x20000
  5613. 800236a: 69da ldr r2, [r3, #28]
  5614. 800236c: f042 0210 orr.w r2, r2, #16
  5615. 8002370: 61da str r2, [r3, #28]
  5616. 8002372: 69db ldr r3, [r3, #28]
  5617. 8002374: f003 0310 and.w r3, r3, #16
  5618. 8002378: 9301 str r3, [sp, #4]
  5619. 800237a: 9b01 ldr r3, [sp, #4]
  5620. /* USER CODE BEGIN TIM6_MspInit 1 */
  5621. /* USER CODE END TIM6_MspInit 1 */
  5622. }
  5623. }
  5624. 800237c: b002 add sp, #8
  5625. 800237e: 4770 bx lr
  5626. 8002380: 40001000 .word 0x40001000
  5627. 08002384 <HAL_UART_MspInit>:
  5628. * @param huart: UART handle pointer
  5629. * @retval None
  5630. */
  5631. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  5632. {
  5633. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5634. 8002384: 2210 movs r2, #16
  5635. {
  5636. 8002386: b570 push {r4, r5, r6, lr}
  5637. 8002388: 4606 mov r6, r0
  5638. 800238a: b088 sub sp, #32
  5639. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5640. 800238c: eb0d 0002 add.w r0, sp, r2
  5641. 8002390: 2100 movs r1, #0
  5642. 8002392: f000 fa1f bl 80027d4 <memset>
  5643. if(huart->Instance==USART1)
  5644. 8002396: 6833 ldr r3, [r6, #0]
  5645. 8002398: 4a48 ldr r2, [pc, #288] ; (80024bc <HAL_UART_MspInit+0x138>)
  5646. 800239a: 4293 cmp r3, r2
  5647. 800239c: d152 bne.n 8002444 <HAL_UART_MspInit+0xc0>
  5648. {
  5649. /* USER CODE BEGIN USART1_MspInit 0 */
  5650. /* USER CODE END USART1_MspInit 0 */
  5651. /* Peripheral clock enable */
  5652. __HAL_RCC_USART1_CLK_ENABLE();
  5653. 800239e: 4b48 ldr r3, [pc, #288] ; (80024c0 <HAL_UART_MspInit+0x13c>)
  5654. PA10 ------> USART1_RX
  5655. */
  5656. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5657. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5658. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5659. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5660. 80023a0: a904 add r1, sp, #16
  5661. __HAL_RCC_USART1_CLK_ENABLE();
  5662. 80023a2: 699a ldr r2, [r3, #24]
  5663. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5664. 80023a4: 4847 ldr r0, [pc, #284] ; (80024c4 <HAL_UART_MspInit+0x140>)
  5665. __HAL_RCC_USART1_CLK_ENABLE();
  5666. 80023a6: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  5667. 80023aa: 619a str r2, [r3, #24]
  5668. 80023ac: 699a ldr r2, [r3, #24]
  5669. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5670. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5671. 80023ae: 2500 movs r5, #0
  5672. __HAL_RCC_USART1_CLK_ENABLE();
  5673. 80023b0: f402 4280 and.w r2, r2, #16384 ; 0x4000
  5674. 80023b4: 9200 str r2, [sp, #0]
  5675. 80023b6: 9a00 ldr r2, [sp, #0]
  5676. __HAL_RCC_GPIOA_CLK_ENABLE();
  5677. 80023b8: 699a ldr r2, [r3, #24]
  5678. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5679. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5680. /* USART1 DMA Init */
  5681. /* USART1_RX Init */
  5682. hdma_usart1_rx.Instance = DMA1_Channel5;
  5683. 80023ba: 4c43 ldr r4, [pc, #268] ; (80024c8 <HAL_UART_MspInit+0x144>)
  5684. __HAL_RCC_GPIOA_CLK_ENABLE();
  5685. 80023bc: f042 0204 orr.w r2, r2, #4
  5686. 80023c0: 619a str r2, [r3, #24]
  5687. 80023c2: 699b ldr r3, [r3, #24]
  5688. 80023c4: f003 0304 and.w r3, r3, #4
  5689. 80023c8: 9301 str r3, [sp, #4]
  5690. 80023ca: 9b01 ldr r3, [sp, #4]
  5691. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5692. 80023cc: f44f 7300 mov.w r3, #512 ; 0x200
  5693. 80023d0: 9304 str r3, [sp, #16]
  5694. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5695. 80023d2: 2302 movs r3, #2
  5696. 80023d4: 9305 str r3, [sp, #20]
  5697. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5698. 80023d6: 2303 movs r3, #3
  5699. 80023d8: 9307 str r3, [sp, #28]
  5700. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5701. 80023da: f7fe fad3 bl 8000984 <HAL_GPIO_Init>
  5702. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5703. 80023de: f44f 6380 mov.w r3, #1024 ; 0x400
  5704. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5705. 80023e2: 4838 ldr r0, [pc, #224] ; (80024c4 <HAL_UART_MspInit+0x140>)
  5706. 80023e4: a904 add r1, sp, #16
  5707. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5708. 80023e6: 9304 str r3, [sp, #16]
  5709. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5710. 80023e8: 9505 str r5, [sp, #20]
  5711. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5712. 80023ea: 9506 str r5, [sp, #24]
  5713. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5714. 80023ec: f7fe faca bl 8000984 <HAL_GPIO_Init>
  5715. hdma_usart1_rx.Instance = DMA1_Channel5;
  5716. 80023f0: 4b36 ldr r3, [pc, #216] ; (80024cc <HAL_UART_MspInit+0x148>)
  5717. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5718. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5719. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5720. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5721. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5722. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5723. 80023f2: 4620 mov r0, r4
  5724. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5725. 80023f4: e884 0028 stmia.w r4, {r3, r5}
  5726. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5727. 80023f8: 2380 movs r3, #128 ; 0x80
  5728. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5729. 80023fa: 60a5 str r5, [r4, #8]
  5730. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5731. 80023fc: 60e3 str r3, [r4, #12]
  5732. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5733. 80023fe: 6125 str r5, [r4, #16]
  5734. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5735. 8002400: 6165 str r5, [r4, #20]
  5736. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5737. 8002402: 61a5 str r5, [r4, #24]
  5738. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5739. 8002404: 61e5 str r5, [r4, #28]
  5740. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5741. 8002406: f7fd ffc9 bl 800039c <HAL_DMA_Init>
  5742. 800240a: b108 cbz r0, 8002410 <HAL_UART_MspInit+0x8c>
  5743. {
  5744. Error_Handler();
  5745. 800240c: f7ff ff50 bl 80022b0 <Error_Handler>
  5746. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5747. /* USART1_TX Init */
  5748. hdma_usart1_tx.Instance = DMA1_Channel4;
  5749. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5750. 8002410: f04f 0c10 mov.w ip, #16
  5751. 8002414: 4b2e ldr r3, [pc, #184] ; (80024d0 <HAL_UART_MspInit+0x14c>)
  5752. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5753. 8002416: 6374 str r4, [r6, #52] ; 0x34
  5754. 8002418: 6266 str r6, [r4, #36] ; 0x24
  5755. hdma_usart1_tx.Instance = DMA1_Channel4;
  5756. 800241a: 4c2e ldr r4, [pc, #184] ; (80024d4 <HAL_UART_MspInit+0x150>)
  5757. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5758. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  5759. 800241c: 2280 movs r2, #128 ; 0x80
  5760. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5761. 800241e: e884 1008 stmia.w r4, {r3, ip}
  5762. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5763. 8002422: 2300 movs r3, #0
  5764. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5765. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5766. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  5767. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  5768. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  5769. 8002424: 4620 mov r0, r4
  5770. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5771. 8002426: 60a3 str r3, [r4, #8]
  5772. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  5773. 8002428: 60e2 str r2, [r4, #12]
  5774. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5775. 800242a: 6123 str r3, [r4, #16]
  5776. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5777. 800242c: 6163 str r3, [r4, #20]
  5778. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  5779. 800242e: 61a3 str r3, [r4, #24]
  5780. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  5781. 8002430: 61e3 str r3, [r4, #28]
  5782. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  5783. 8002432: f7fd ffb3 bl 800039c <HAL_DMA_Init>
  5784. 8002436: b108 cbz r0, 800243c <HAL_UART_MspInit+0xb8>
  5785. {
  5786. Error_Handler();
  5787. 8002438: f7ff ff3a bl 80022b0 <Error_Handler>
  5788. }
  5789. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  5790. 800243c: 6334 str r4, [r6, #48] ; 0x30
  5791. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5792. {
  5793. Error_Handler();
  5794. }
  5795. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  5796. 800243e: 6266 str r6, [r4, #36] ; 0x24
  5797. /* USER CODE BEGIN USART2_MspInit 1 */
  5798. /* USER CODE END USART2_MspInit 1 */
  5799. }
  5800. }
  5801. 8002440: b008 add sp, #32
  5802. 8002442: bd70 pop {r4, r5, r6, pc}
  5803. else if(huart->Instance==USART2)
  5804. 8002444: 4a24 ldr r2, [pc, #144] ; (80024d8 <HAL_UART_MspInit+0x154>)
  5805. 8002446: 4293 cmp r3, r2
  5806. 8002448: d1fa bne.n 8002440 <HAL_UART_MspInit+0xbc>
  5807. __HAL_RCC_USART2_CLK_ENABLE();
  5808. 800244a: 4b1d ldr r3, [pc, #116] ; (80024c0 <HAL_UART_MspInit+0x13c>)
  5809. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5810. 800244c: a904 add r1, sp, #16
  5811. __HAL_RCC_USART2_CLK_ENABLE();
  5812. 800244e: 69da ldr r2, [r3, #28]
  5813. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5814. 8002450: 481c ldr r0, [pc, #112] ; (80024c4 <HAL_UART_MspInit+0x140>)
  5815. __HAL_RCC_USART2_CLK_ENABLE();
  5816. 8002452: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  5817. 8002456: 61da str r2, [r3, #28]
  5818. 8002458: 69da ldr r2, [r3, #28]
  5819. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5820. 800245a: 2500 movs r5, #0
  5821. __HAL_RCC_USART2_CLK_ENABLE();
  5822. 800245c: f402 3200 and.w r2, r2, #131072 ; 0x20000
  5823. 8002460: 9202 str r2, [sp, #8]
  5824. 8002462: 9a02 ldr r2, [sp, #8]
  5825. __HAL_RCC_GPIOA_CLK_ENABLE();
  5826. 8002464: 699a ldr r2, [r3, #24]
  5827. hdma_usart2_rx.Instance = DMA1_Channel6;
  5828. 8002466: 4c1d ldr r4, [pc, #116] ; (80024dc <HAL_UART_MspInit+0x158>)
  5829. __HAL_RCC_GPIOA_CLK_ENABLE();
  5830. 8002468: f042 0204 orr.w r2, r2, #4
  5831. 800246c: 619a str r2, [r3, #24]
  5832. 800246e: 699b ldr r3, [r3, #24]
  5833. 8002470: f003 0304 and.w r3, r3, #4
  5834. 8002474: 9303 str r3, [sp, #12]
  5835. 8002476: 9b03 ldr r3, [sp, #12]
  5836. GPIO_InitStruct.Pin = GPIO_PIN_2;
  5837. 8002478: 2304 movs r3, #4
  5838. 800247a: 9304 str r3, [sp, #16]
  5839. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5840. 800247c: 2302 movs r3, #2
  5841. 800247e: 9305 str r3, [sp, #20]
  5842. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5843. 8002480: 2303 movs r3, #3
  5844. 8002482: 9307 str r3, [sp, #28]
  5845. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5846. 8002484: f7fe fa7e bl 8000984 <HAL_GPIO_Init>
  5847. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5848. 8002488: 2308 movs r3, #8
  5849. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5850. 800248a: 480e ldr r0, [pc, #56] ; (80024c4 <HAL_UART_MspInit+0x140>)
  5851. 800248c: a904 add r1, sp, #16
  5852. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5853. 800248e: 9304 str r3, [sp, #16]
  5854. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5855. 8002490: 9505 str r5, [sp, #20]
  5856. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5857. 8002492: 9506 str r5, [sp, #24]
  5858. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5859. 8002494: f7fe fa76 bl 8000984 <HAL_GPIO_Init>
  5860. hdma_usart2_rx.Instance = DMA1_Channel6;
  5861. 8002498: 4b11 ldr r3, [pc, #68] ; (80024e0 <HAL_UART_MspInit+0x15c>)
  5862. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5863. 800249a: 4620 mov r0, r4
  5864. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5865. 800249c: e884 0028 stmia.w r4, {r3, r5}
  5866. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5867. 80024a0: 2380 movs r3, #128 ; 0x80
  5868. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5869. 80024a2: 60a5 str r5, [r4, #8]
  5870. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5871. 80024a4: 60e3 str r3, [r4, #12]
  5872. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5873. 80024a6: 6125 str r5, [r4, #16]
  5874. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5875. 80024a8: 6165 str r5, [r4, #20]
  5876. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  5877. 80024aa: 61a5 str r5, [r4, #24]
  5878. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  5879. 80024ac: 61e5 str r5, [r4, #28]
  5880. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5881. 80024ae: f7fd ff75 bl 800039c <HAL_DMA_Init>
  5882. 80024b2: b108 cbz r0, 80024b8 <HAL_UART_MspInit+0x134>
  5883. Error_Handler();
  5884. 80024b4: f7ff fefc bl 80022b0 <Error_Handler>
  5885. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  5886. 80024b8: 6374 str r4, [r6, #52] ; 0x34
  5887. 80024ba: e7c0 b.n 800243e <HAL_UART_MspInit+0xba>
  5888. 80024bc: 40013800 .word 0x40013800
  5889. 80024c0: 40021000 .word 0x40021000
  5890. 80024c4: 40010800 .word 0x40010800
  5891. 80024c8: 20000404 .word 0x20000404
  5892. 80024cc: 40020058 .word 0x40020058
  5893. 80024d0: 40020044 .word 0x40020044
  5894. 80024d4: 200003c0 .word 0x200003c0
  5895. 80024d8: 40004400 .word 0x40004400
  5896. 80024dc: 20000328 .word 0x20000328
  5897. 80024e0: 4002006c .word 0x4002006c
  5898. 080024e4 <NMI_Handler>:
  5899. 80024e4: 4770 bx lr
  5900. 080024e6 <HardFault_Handler>:
  5901. /**
  5902. * @brief This function handles Hard fault interrupt.
  5903. */
  5904. void HardFault_Handler(void)
  5905. {
  5906. 80024e6: e7fe b.n 80024e6 <HardFault_Handler>
  5907. 080024e8 <MemManage_Handler>:
  5908. /**
  5909. * @brief This function handles Memory management fault.
  5910. */
  5911. void MemManage_Handler(void)
  5912. {
  5913. 80024e8: e7fe b.n 80024e8 <MemManage_Handler>
  5914. 080024ea <BusFault_Handler>:
  5915. /**
  5916. * @brief This function handles Prefetch fault, memory access fault.
  5917. */
  5918. void BusFault_Handler(void)
  5919. {
  5920. 80024ea: e7fe b.n 80024ea <BusFault_Handler>
  5921. 080024ec <UsageFault_Handler>:
  5922. /**
  5923. * @brief This function handles Undefined instruction or illegal state.
  5924. */
  5925. void UsageFault_Handler(void)
  5926. {
  5927. 80024ec: e7fe b.n 80024ec <UsageFault_Handler>
  5928. 080024ee <SVC_Handler>:
  5929. 80024ee: 4770 bx lr
  5930. 080024f0 <DebugMon_Handler>:
  5931. 80024f0: 4770 bx lr
  5932. 080024f2 <PendSV_Handler>:
  5933. /**
  5934. * @brief This function handles Pendable request for system service.
  5935. */
  5936. void PendSV_Handler(void)
  5937. {
  5938. 80024f2: 4770 bx lr
  5939. 080024f4 <SysTick_Handler>:
  5940. void SysTick_Handler(void)
  5941. {
  5942. /* USER CODE BEGIN SysTick_IRQn 0 */
  5943. /* USER CODE END SysTick_IRQn 0 */
  5944. HAL_IncTick();
  5945. 80024f4: f7fd bed8 b.w 80002a8 <HAL_IncTick>
  5946. 080024f8 <DMA1_Channel4_IRQHandler>:
  5947. void DMA1_Channel4_IRQHandler(void)
  5948. {
  5949. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  5950. /* USER CODE END DMA1_Channel4_IRQn 0 */
  5951. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  5952. 80024f8: 4801 ldr r0, [pc, #4] ; (8002500 <DMA1_Channel4_IRQHandler+0x8>)
  5953. 80024fa: f7fe b83b b.w 8000574 <HAL_DMA_IRQHandler>
  5954. 80024fe: bf00 nop
  5955. 8002500: 200003c0 .word 0x200003c0
  5956. 08002504 <DMA1_Channel5_IRQHandler>:
  5957. void DMA1_Channel5_IRQHandler(void)
  5958. {
  5959. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  5960. /* USER CODE END DMA1_Channel5_IRQn 0 */
  5961. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  5962. 8002504: 4801 ldr r0, [pc, #4] ; (800250c <DMA1_Channel5_IRQHandler+0x8>)
  5963. 8002506: f7fe b835 b.w 8000574 <HAL_DMA_IRQHandler>
  5964. 800250a: bf00 nop
  5965. 800250c: 20000404 .word 0x20000404
  5966. 08002510 <DMA1_Channel6_IRQHandler>:
  5967. void DMA1_Channel6_IRQHandler(void)
  5968. {
  5969. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  5970. /* USER CODE END DMA1_Channel6_IRQn 0 */
  5971. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  5972. 8002510: 4801 ldr r0, [pc, #4] ; (8002518 <DMA1_Channel6_IRQHandler+0x8>)
  5973. 8002512: f7fe b82f b.w 8000574 <HAL_DMA_IRQHandler>
  5974. 8002516: bf00 nop
  5975. 8002518: 20000328 .word 0x20000328
  5976. 0800251c <USART1_IRQHandler>:
  5977. void USART1_IRQHandler(void)
  5978. {
  5979. /* USER CODE BEGIN USART1_IRQn 0 */
  5980. /* USER CODE END USART1_IRQn 0 */
  5981. HAL_UART_IRQHandler(&huart1);
  5982. 800251c: 4801 ldr r0, [pc, #4] ; (8002524 <USART1_IRQHandler+0x8>)
  5983. 800251e: f7ff b9ad b.w 800187c <HAL_UART_IRQHandler>
  5984. 8002522: bf00 nop
  5985. 8002524: 20000448 .word 0x20000448
  5986. 08002528 <USART2_IRQHandler>:
  5987. void USART2_IRQHandler(void)
  5988. {
  5989. /* USER CODE BEGIN USART2_IRQn 0 */
  5990. /* USER CODE END USART2_IRQn 0 */
  5991. HAL_UART_IRQHandler(&huart2);
  5992. 8002528: 4801 ldr r0, [pc, #4] ; (8002530 <USART2_IRQHandler+0x8>)
  5993. 800252a: f7ff b9a7 b.w 800187c <HAL_UART_IRQHandler>
  5994. 800252e: bf00 nop
  5995. 8002530: 200004c8 .word 0x200004c8
  5996. 08002534 <TIM6_IRQHandler>:
  5997. void TIM6_IRQHandler(void)
  5998. {
  5999. /* USER CODE BEGIN TIM6_IRQn 0 */
  6000. /* USER CODE END TIM6_IRQn 0 */
  6001. HAL_TIM_IRQHandler(&htim6);
  6002. 8002534: 4801 ldr r0, [pc, #4] ; (800253c <TIM6_IRQHandler+0x8>)
  6003. 8002536: f7fe be44 b.w 80011c2 <HAL_TIM_IRQHandler>
  6004. 800253a: bf00 nop
  6005. 800253c: 20000488 .word 0x20000488
  6006. 08002540 <_read>:
  6007. _kill(status, -1);
  6008. while (1) {} /* Make sure we hang here */
  6009. }
  6010. __attribute__((weak)) int _read(int file, char *ptr, int len)
  6011. {
  6012. 8002540: b570 push {r4, r5, r6, lr}
  6013. 8002542: 460e mov r6, r1
  6014. 8002544: 4615 mov r5, r2
  6015. int DataIdx;
  6016. for (DataIdx = 0; DataIdx < len; DataIdx++)
  6017. 8002546: 460c mov r4, r1
  6018. 8002548: 1ba3 subs r3, r4, r6
  6019. 800254a: 429d cmp r5, r3
  6020. 800254c: dc01 bgt.n 8002552 <_read+0x12>
  6021. {
  6022. *ptr++ = __io_getchar();
  6023. }
  6024. return len;
  6025. }
  6026. 800254e: 4628 mov r0, r5
  6027. 8002550: bd70 pop {r4, r5, r6, pc}
  6028. *ptr++ = __io_getchar();
  6029. 8002552: f3af 8000 nop.w
  6030. 8002556: f804 0b01 strb.w r0, [r4], #1
  6031. 800255a: e7f5 b.n 8002548 <_read+0x8>
  6032. 0800255c <_sbrk>:
  6033. }
  6034. return len;
  6035. }
  6036. caddr_t _sbrk(int incr)
  6037. {
  6038. 800255c: b508 push {r3, lr}
  6039. extern char end asm("end");
  6040. static char *heap_end;
  6041. char *prev_heap_end;
  6042. if (heap_end == 0)
  6043. 800255e: 4b0a ldr r3, [pc, #40] ; (8002588 <_sbrk+0x2c>)
  6044. {
  6045. 8002560: 4602 mov r2, r0
  6046. if (heap_end == 0)
  6047. 8002562: 6819 ldr r1, [r3, #0]
  6048. 8002564: b909 cbnz r1, 800256a <_sbrk+0xe>
  6049. heap_end = &end;
  6050. 8002566: 4909 ldr r1, [pc, #36] ; (800258c <_sbrk+0x30>)
  6051. 8002568: 6019 str r1, [r3, #0]
  6052. prev_heap_end = heap_end;
  6053. if (heap_end + incr > stack_ptr)
  6054. 800256a: 4669 mov r1, sp
  6055. prev_heap_end = heap_end;
  6056. 800256c: 6818 ldr r0, [r3, #0]
  6057. if (heap_end + incr > stack_ptr)
  6058. 800256e: 4402 add r2, r0
  6059. 8002570: 428a cmp r2, r1
  6060. 8002572: d906 bls.n 8002582 <_sbrk+0x26>
  6061. {
  6062. // write(1, "Heap and stack collision\n", 25);
  6063. // abort();
  6064. errno = ENOMEM;
  6065. 8002574: f000 f904 bl 8002780 <__errno>
  6066. 8002578: 230c movs r3, #12
  6067. 800257a: 6003 str r3, [r0, #0]
  6068. return (caddr_t) -1;
  6069. 800257c: f04f 30ff mov.w r0, #4294967295
  6070. 8002580: bd08 pop {r3, pc}
  6071. }
  6072. heap_end += incr;
  6073. 8002582: 601a str r2, [r3, #0]
  6074. return (caddr_t) prev_heap_end;
  6075. }
  6076. 8002584: bd08 pop {r3, pc}
  6077. 8002586: bf00 nop
  6078. 8002588: 200002e8 .word 0x200002e8
  6079. 800258c: 20001208 .word 0x20001208
  6080. 08002590 <_close>:
  6081. int _close(int file)
  6082. {
  6083. return -1;
  6084. }
  6085. 8002590: f04f 30ff mov.w r0, #4294967295
  6086. 8002594: 4770 bx lr
  6087. 08002596 <_fstat>:
  6088. int _fstat(int file, struct stat *st)
  6089. {
  6090. st->st_mode = S_IFCHR;
  6091. 8002596: f44f 5300 mov.w r3, #8192 ; 0x2000
  6092. return 0;
  6093. }
  6094. 800259a: 2000 movs r0, #0
  6095. st->st_mode = S_IFCHR;
  6096. 800259c: 604b str r3, [r1, #4]
  6097. }
  6098. 800259e: 4770 bx lr
  6099. 080025a0 <_isatty>:
  6100. int _isatty(int file)
  6101. {
  6102. return 1;
  6103. }
  6104. 80025a0: 2001 movs r0, #1
  6105. 80025a2: 4770 bx lr
  6106. 080025a4 <_lseek>:
  6107. int _lseek(int file, int ptr, int dir)
  6108. {
  6109. return 0;
  6110. }
  6111. 80025a4: 2000 movs r0, #0
  6112. 80025a6: 4770 bx lr
  6113. 080025a8 <SystemInit>:
  6114. */
  6115. void SystemInit (void)
  6116. {
  6117. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  6118. /* Set HSION bit */
  6119. RCC->CR |= 0x00000001U;
  6120. 80025a8: 4b0f ldr r3, [pc, #60] ; (80025e8 <SystemInit+0x40>)
  6121. 80025aa: 681a ldr r2, [r3, #0]
  6122. 80025ac: f042 0201 orr.w r2, r2, #1
  6123. 80025b0: 601a str r2, [r3, #0]
  6124. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  6125. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  6126. RCC->CFGR &= 0xF8FF0000U;
  6127. 80025b2: 6859 ldr r1, [r3, #4]
  6128. 80025b4: 4a0d ldr r2, [pc, #52] ; (80025ec <SystemInit+0x44>)
  6129. 80025b6: 400a ands r2, r1
  6130. 80025b8: 605a str r2, [r3, #4]
  6131. #else
  6132. RCC->CFGR &= 0xF0FF0000U;
  6133. #endif /* STM32F105xC */
  6134. /* Reset HSEON, CSSON and PLLON bits */
  6135. RCC->CR &= 0xFEF6FFFFU;
  6136. 80025ba: 681a ldr r2, [r3, #0]
  6137. 80025bc: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  6138. 80025c0: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  6139. 80025c4: 601a str r2, [r3, #0]
  6140. /* Reset HSEBYP bit */
  6141. RCC->CR &= 0xFFFBFFFFU;
  6142. 80025c6: 681a ldr r2, [r3, #0]
  6143. 80025c8: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  6144. 80025cc: 601a str r2, [r3, #0]
  6145. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  6146. RCC->CFGR &= 0xFF80FFFFU;
  6147. 80025ce: 685a ldr r2, [r3, #4]
  6148. 80025d0: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  6149. 80025d4: 605a str r2, [r3, #4]
  6150. /* Reset CFGR2 register */
  6151. RCC->CFGR2 = 0x00000000U;
  6152. #else
  6153. /* Disable all interrupts and clear pending bits */
  6154. RCC->CIR = 0x009F0000U;
  6155. 80025d6: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  6156. 80025da: 609a str r2, [r3, #8]
  6157. #endif
  6158. #ifdef VECT_TAB_SRAM
  6159. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  6160. #else
  6161. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  6162. 80025dc: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  6163. 80025e0: 4b03 ldr r3, [pc, #12] ; (80025f0 <SystemInit+0x48>)
  6164. 80025e2: 609a str r2, [r3, #8]
  6165. 80025e4: 4770 bx lr
  6166. 80025e6: bf00 nop
  6167. 80025e8: 40021000 .word 0x40021000
  6168. 80025ec: f8ff0000 .word 0xf8ff0000
  6169. 80025f0: e000ed00 .word 0xe000ed00
  6170. 080025f4 <InitUartQueue>:
  6171. extern void FirmwareUpdateStart(uint8_t* data);
  6172. extern void MBIC_Bootloader_FirmwareUpdate(uint8_t* data);
  6173. void InitUartQueue(pUARTQUEUE pQueue)
  6174. {
  6175. pQueue->data = pQueue->head = pQueue->tail = 0;
  6176. 80025f4: 2300 movs r3, #0
  6177. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  6178. 80025f6: 2201 movs r2, #1
  6179. pQueue->data = pQueue->head = pQueue->tail = 0;
  6180. 80025f8: 6043 str r3, [r0, #4]
  6181. 80025fa: 6003 str r3, [r0, #0]
  6182. 80025fc: 6083 str r3, [r0, #8]
  6183. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  6184. 80025fe: 4902 ldr r1, [pc, #8] ; (8002608 <InitUartQueue+0x14>)
  6185. 8002600: 4802 ldr r0, [pc, #8] ; (800260c <InitUartQueue+0x18>)
  6186. 8002602: f7ff b869 b.w 80016d8 <HAL_UART_Receive_DMA>
  6187. 8002606: bf00 nop
  6188. 8002608: 20000514 .word 0x20000514
  6189. 800260c: 20000448 .word 0x20000448
  6190. 08002610 <GetDataFromUartQueue>:
  6191. pUARTQUEUE pQueue = &TerminalQueue;
  6192. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  6193. // {
  6194. // _Error_Handler(__FILE__, __LINE__);
  6195. // }
  6196. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  6197. 8002610: 4a29 ldr r2, [pc, #164] ; (80026b8 <GetDataFromUartQueue+0xa8>)
  6198. {
  6199. 8002612: b570 push {r4, r5, r6, lr}
  6200. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  6201. 8002614: 6810 ldr r0, [r2, #0]
  6202. 8002616: 4c29 ldr r4, [pc, #164] ; (80026bc <GetDataFromUartQueue+0xac>)
  6203. 8002618: 1c43 adds r3, r0, #1
  6204. 800261a: 6013 str r3, [r2, #0]
  6205. 800261c: 4b28 ldr r3, [pc, #160] ; (80026c0 <GetDataFromUartQueue+0xb0>)
  6206. 800261e: 6859 ldr r1, [r3, #4]
  6207. 8002620: f103 050c add.w r5, r3, #12
  6208. 8002624: 5d4d ldrb r5, [r1, r5]
  6209. pQueue->tail++;
  6210. 8002626: 3101 adds r1, #1
  6211. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  6212. 8002628: 5425 strb r5, [r4, r0]
  6213. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  6214. 800262a: f240 404b movw r0, #1099 ; 0x44b
  6215. 800262e: 4281 cmp r1, r0
  6216. 8002630: bfc8 it gt
  6217. 8002632: 2100 movgt r1, #0
  6218. pQueue->data--;
  6219. 8002634: 689d ldr r5, [r3, #8]
  6220. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  6221. 8002636: 6059 str r1, [r3, #4]
  6222. pQueue->data--;
  6223. 8002638: 3d01 subs r5, #1
  6224. 800263a: 609d str r5, [r3, #8]
  6225. if(pQueue->data == 0){
  6226. 800263c: b97d cbnz r5, 800265e <GetDataFromUartQueue+0x4e>
  6227. for(int i = 0; i < pQueue->tail; i++){
  6228. printf("%02x ",update_data_buf[i]);
  6229. }
  6230. #endif // PYJ.2019.07.15_END --
  6231. cnt = 0;
  6232. if(update_data_buf[0] == 0xbe){
  6233. 800263e: 7823 ldrb r3, [r4, #0]
  6234. cnt = 0;
  6235. 8002640: 6015 str r5, [r2, #0]
  6236. if(update_data_buf[0] == 0xbe){
  6237. 8002642: 2bbe cmp r3, #190 ; 0xbe
  6238. 8002644: d10c bne.n 8002660 <GetDataFromUartQueue+0x50>
  6239. FirmwareUpdateStart(&update_data_buf[0]);
  6240. 8002646: 481d ldr r0, [pc, #116] ; (80026bc <GetDataFromUartQueue+0xac>)
  6241. 8002648: f7ff f9d0 bl 80019ec <FirmwareUpdateStart>
  6242. else{
  6243. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  6244. }
  6245. }
  6246. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  6247. update_data_buf[i] = 0;
  6248. 800264c: 2300 movs r3, #0
  6249. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  6250. 800264e: f240 424c movw r2, #1100 ; 0x44c
  6251. update_data_buf[i] = 0;
  6252. 8002652: 5563 strb r3, [r4, r5]
  6253. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  6254. 8002654: 3501 adds r5, #1
  6255. 8002656: 4295 cmp r5, r2
  6256. 8002658: d1fb bne.n 8002652 <GetDataFromUartQueue+0x42>
  6257. FirmwareTimerCnt = 0;
  6258. 800265a: 4a1a ldr r2, [pc, #104] ; (80026c4 <GetDataFromUartQueue+0xb4>)
  6259. 800265c: 6013 str r3, [r2, #0]
  6260. 800265e: bd70 pop {r4, r5, r6, pc}
  6261. else if(update_data_buf[0] == MBIC_PREAMBLE0
  6262. 8002660: 2b16 cmp r3, #22
  6263. 8002662: d1f3 bne.n 800264c <GetDataFromUartQueue+0x3c>
  6264. &&update_data_buf[1] == MBIC_PREAMBLE1
  6265. 8002664: 7863 ldrb r3, [r4, #1]
  6266. 8002666: 2b16 cmp r3, #22
  6267. 8002668: d1f0 bne.n 800264c <GetDataFromUartQueue+0x3c>
  6268. &&update_data_buf[2] == MBIC_PREAMBLE2
  6269. 800266a: 78a3 ldrb r3, [r4, #2]
  6270. 800266c: 2b16 cmp r3, #22
  6271. 800266e: d1ed bne.n 800264c <GetDataFromUartQueue+0x3c>
  6272. &&update_data_buf[3] == MBIC_PREAMBLE3){
  6273. 8002670: 78e3 ldrb r3, [r4, #3]
  6274. 8002672: 2b16 cmp r3, #22
  6275. 8002674: d1ea bne.n 800264c <GetDataFromUartQueue+0x3c>
  6276. if(Chksum_Check(update_data_buf,MBIC_HEADER_SIZE - 4,update_data_buf[MBIC_CHECKSHUM_INDEX])){
  6277. 8002676: 7d62 ldrb r2, [r4, #21]
  6278. 8002678: 2112 movs r1, #18
  6279. 800267a: 4810 ldr r0, [pc, #64] ; (80026bc <GetDataFromUartQueue+0xac>)
  6280. 800267c: f7ff fa06 bl 8001a8c <Chksum_Check>
  6281. 8002680: b1b0 cbz r0, 80026b0 <GetDataFromUartQueue+0xa0>
  6282. Length = ((update_data_buf[MBIC_LENGTH_0] << 8) | update_data_buf[MBIC_LENGTH_1]);
  6283. 8002682: 7ce3 ldrb r3, [r4, #19]
  6284. 8002684: 7d21 ldrb r1, [r4, #20]
  6285. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  6286. 8002686: 4810 ldr r0, [pc, #64] ; (80026c8 <GetDataFromUartQueue+0xb8>)
  6287. CrcChk = ((update_data_buf[MBIC_PAYLOADSTART + Length + 1] << 8) | (update_data_buf[MBIC_PAYLOADSTART + Length + 2]));
  6288. 8002688: ea41 2103 orr.w r1, r1, r3, lsl #8
  6289. 800268c: 1863 adds r3, r4, r1
  6290. 800268e: 7dda ldrb r2, [r3, #23]
  6291. 8002690: 7e1e ldrb r6, [r3, #24]
  6292. 8002692: ea46 2602 orr.w r6, r6, r2, lsl #8
  6293. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  6294. 8002696: 4632 mov r2, r6
  6295. 8002698: f7ff fa36 bl 8001b08 <CRC16_Check>
  6296. 800269c: b118 cbz r0, 80026a6 <GetDataFromUartQueue+0x96>
  6297. MBIC_Bootloader_FirmwareUpdate(&update_data_buf[0]);
  6298. 800269e: 4807 ldr r0, [pc, #28] ; (80026bc <GetDataFromUartQueue+0xac>)
  6299. 80026a0: f7ff faf8 bl 8001c94 <MBIC_Bootloader_FirmwareUpdate>
  6300. 80026a4: e7d2 b.n 800264c <GetDataFromUartQueue+0x3c>
  6301. printf("CRC ERR %x \r\n",CrcChk);
  6302. 80026a6: 4631 mov r1, r6
  6303. 80026a8: 4808 ldr r0, [pc, #32] ; (80026cc <GetDataFromUartQueue+0xbc>)
  6304. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  6305. 80026aa: f000 f89b bl 80027e4 <iprintf>
  6306. 80026ae: e7cd b.n 800264c <GetDataFromUartQueue+0x3c>
  6307. 80026b0: 7d61 ldrb r1, [r4, #21]
  6308. 80026b2: 4807 ldr r0, [pc, #28] ; (80026d0 <GetDataFromUartQueue+0xc0>)
  6309. 80026b4: e7f9 b.n 80026aa <GetDataFromUartQueue+0x9a>
  6310. 80026b6: bf00 nop
  6311. 80026b8: 200002ec .word 0x200002ec
  6312. 80026bc: 20000960 .word 0x20000960
  6313. 80026c0: 20000508 .word 0x20000508
  6314. 80026c4: 200002dc .word 0x200002dc
  6315. 80026c8: 20000976 .word 0x20000976
  6316. 80026cc: 08003972 .word 0x08003972
  6317. 80026d0: 08003980 .word 0x08003980
  6318. 080026d4 <HAL_UART_RxCpltCallback>:
  6319. UartTimerCnt = 0;
  6320. 80026d4: 2200 movs r2, #0
  6321. 80026d6: 4b0e ldr r3, [pc, #56] ; (8002710 <HAL_UART_RxCpltCallback+0x3c>)
  6322. {
  6323. 80026d8: b510 push {r4, lr}
  6324. UartTimerCnt = 0;
  6325. 80026da: 601a str r2, [r3, #0]
  6326. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  6327. 80026dc: f240 424b movw r2, #1099 ; 0x44b
  6328. pQueue->head++;
  6329. 80026e0: 4c0c ldr r4, [pc, #48] ; (8002714 <HAL_UART_RxCpltCallback+0x40>)
  6330. 80026e2: 6823 ldr r3, [r4, #0]
  6331. 80026e4: 3301 adds r3, #1
  6332. 80026e6: 4293 cmp r3, r2
  6333. 80026e8: bfc8 it gt
  6334. 80026ea: 2300 movgt r3, #0
  6335. 80026ec: 6023 str r3, [r4, #0]
  6336. pQueue->data++;
  6337. 80026ee: 68a3 ldr r3, [r4, #8]
  6338. 80026f0: 3301 adds r3, #1
  6339. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  6340. 80026f2: 4293 cmp r3, r2
  6341. pQueue->data++;
  6342. 80026f4: 60a3 str r3, [r4, #8]
  6343. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  6344. 80026f6: dd01 ble.n 80026fc <HAL_UART_RxCpltCallback+0x28>
  6345. GetDataFromUartQueue(huart);
  6346. 80026f8: f7ff ff8a bl 8002610 <GetDataFromUartQueue>
  6347. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  6348. 80026fc: 6823 ldr r3, [r4, #0]
  6349. 80026fe: 4906 ldr r1, [pc, #24] ; (8002718 <HAL_UART_RxCpltCallback+0x44>)
  6350. 8002700: 2201 movs r2, #1
  6351. }
  6352. 8002702: e8bd 4010 ldmia.w sp!, {r4, lr}
  6353. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  6354. 8002706: 4419 add r1, r3
  6355. 8002708: 4804 ldr r0, [pc, #16] ; (800271c <HAL_UART_RxCpltCallback+0x48>)
  6356. 800270a: f7fe bfe5 b.w 80016d8 <HAL_UART_Receive_DMA>
  6357. 800270e: bf00 nop
  6358. 8002710: 200002e4 .word 0x200002e4
  6359. 8002714: 20000508 .word 0x20000508
  6360. 8002718: 20000514 .word 0x20000514
  6361. 800271c: 20000448 .word 0x20000448
  6362. 08002720 <Uart1_Data_Send>:
  6363. }
  6364. void Uart1_Data_Send(uint8_t* data,uint16_t size){
  6365. // printf("size : %d \r\n",size);
  6366. HAL_UART_Transmit (&huart1, data, size, 0xFFFF);
  6367. 8002720: 460a mov r2, r1
  6368. 8002722: f64f 73ff movw r3, #65535 ; 0xffff
  6369. 8002726: 4601 mov r1, r0
  6370. 8002728: 4801 ldr r0, [pc, #4] ; (8002730 <Uart1_Data_Send+0x10>)
  6371. 800272a: f7fe bf79 b.w 8001620 <HAL_UART_Transmit>
  6372. 800272e: bf00 nop
  6373. 8002730: 20000448 .word 0x20000448
  6374. 08002734 <Reset_Handler>:
  6375. .weak Reset_Handler
  6376. .type Reset_Handler, %function
  6377. Reset_Handler:
  6378. /* Copy the data segment initializers from flash to SRAM */
  6379. movs r1, #0
  6380. 8002734: 2100 movs r1, #0
  6381. b LoopCopyDataInit
  6382. 8002736: e003 b.n 8002740 <LoopCopyDataInit>
  6383. 08002738 <CopyDataInit>:
  6384. CopyDataInit:
  6385. ldr r3, =_sidata
  6386. 8002738: 4b0b ldr r3, [pc, #44] ; (8002768 <LoopFillZerobss+0x14>)
  6387. ldr r3, [r3, r1]
  6388. 800273a: 585b ldr r3, [r3, r1]
  6389. str r3, [r0, r1]
  6390. 800273c: 5043 str r3, [r0, r1]
  6391. adds r1, r1, #4
  6392. 800273e: 3104 adds r1, #4
  6393. 08002740 <LoopCopyDataInit>:
  6394. LoopCopyDataInit:
  6395. ldr r0, =_sdata
  6396. 8002740: 480a ldr r0, [pc, #40] ; (800276c <LoopFillZerobss+0x18>)
  6397. ldr r3, =_edata
  6398. 8002742: 4b0b ldr r3, [pc, #44] ; (8002770 <LoopFillZerobss+0x1c>)
  6399. adds r2, r0, r1
  6400. 8002744: 1842 adds r2, r0, r1
  6401. cmp r2, r3
  6402. 8002746: 429a cmp r2, r3
  6403. bcc CopyDataInit
  6404. 8002748: d3f6 bcc.n 8002738 <CopyDataInit>
  6405. ldr r2, =_sbss
  6406. 800274a: 4a0a ldr r2, [pc, #40] ; (8002774 <LoopFillZerobss+0x20>)
  6407. b LoopFillZerobss
  6408. 800274c: e002 b.n 8002754 <LoopFillZerobss>
  6409. 0800274e <FillZerobss>:
  6410. /* Zero fill the bss segment. */
  6411. FillZerobss:
  6412. movs r3, #0
  6413. 800274e: 2300 movs r3, #0
  6414. str r3, [r2], #4
  6415. 8002750: f842 3b04 str.w r3, [r2], #4
  6416. 08002754 <LoopFillZerobss>:
  6417. LoopFillZerobss:
  6418. ldr r3, = _ebss
  6419. 8002754: 4b08 ldr r3, [pc, #32] ; (8002778 <LoopFillZerobss+0x24>)
  6420. cmp r2, r3
  6421. 8002756: 429a cmp r2, r3
  6422. bcc FillZerobss
  6423. 8002758: d3f9 bcc.n 800274e <FillZerobss>
  6424. /* Call the clock system intitialization function.*/
  6425. bl SystemInit
  6426. 800275a: f7ff ff25 bl 80025a8 <SystemInit>
  6427. /* Call static constructors */
  6428. bl __libc_init_array
  6429. 800275e: f000 f815 bl 800278c <__libc_init_array>
  6430. /* Call the application's entry point.*/
  6431. bl main
  6432. 8002762: f7ff fc9f bl 80020a4 <main>
  6433. bx lr
  6434. 8002766: 4770 bx lr
  6435. ldr r3, =_sidata
  6436. 8002768: 08003a34 .word 0x08003a34
  6437. ldr r0, =_sdata
  6438. 800276c: 20000000 .word 0x20000000
  6439. ldr r3, =_edata
  6440. 8002770: 20000280 .word 0x20000280
  6441. ldr r2, =_sbss
  6442. 8002774: 20000280 .word 0x20000280
  6443. ldr r3, = _ebss
  6444. 8002778: 20001208 .word 0x20001208
  6445. 0800277c <ADC1_2_IRQHandler>:
  6446. * @retval : None
  6447. */
  6448. .section .text.Default_Handler,"ax",%progbits
  6449. Default_Handler:
  6450. Infinite_Loop:
  6451. b Infinite_Loop
  6452. 800277c: e7fe b.n 800277c <ADC1_2_IRQHandler>
  6453. ...
  6454. 08002780 <__errno>:
  6455. 8002780: 4b01 ldr r3, [pc, #4] ; (8002788 <__errno+0x8>)
  6456. 8002782: 6818 ldr r0, [r3, #0]
  6457. 8002784: 4770 bx lr
  6458. 8002786: bf00 nop
  6459. 8002788: 2000021c .word 0x2000021c
  6460. 0800278c <__libc_init_array>:
  6461. 800278c: b570 push {r4, r5, r6, lr}
  6462. 800278e: 2500 movs r5, #0
  6463. 8002790: 4e0c ldr r6, [pc, #48] ; (80027c4 <__libc_init_array+0x38>)
  6464. 8002792: 4c0d ldr r4, [pc, #52] ; (80027c8 <__libc_init_array+0x3c>)
  6465. 8002794: 1ba4 subs r4, r4, r6
  6466. 8002796: 10a4 asrs r4, r4, #2
  6467. 8002798: 42a5 cmp r5, r4
  6468. 800279a: d109 bne.n 80027b0 <__libc_init_array+0x24>
  6469. 800279c: f001 f848 bl 8003830 <_init>
  6470. 80027a0: 2500 movs r5, #0
  6471. 80027a2: 4e0a ldr r6, [pc, #40] ; (80027cc <__libc_init_array+0x40>)
  6472. 80027a4: 4c0a ldr r4, [pc, #40] ; (80027d0 <__libc_init_array+0x44>)
  6473. 80027a6: 1ba4 subs r4, r4, r6
  6474. 80027a8: 10a4 asrs r4, r4, #2
  6475. 80027aa: 42a5 cmp r5, r4
  6476. 80027ac: d105 bne.n 80027ba <__libc_init_array+0x2e>
  6477. 80027ae: bd70 pop {r4, r5, r6, pc}
  6478. 80027b0: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6479. 80027b4: 4798 blx r3
  6480. 80027b6: 3501 adds r5, #1
  6481. 80027b8: e7ee b.n 8002798 <__libc_init_array+0xc>
  6482. 80027ba: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6483. 80027be: 4798 blx r3
  6484. 80027c0: 3501 adds r5, #1
  6485. 80027c2: e7f2 b.n 80027aa <__libc_init_array+0x1e>
  6486. 80027c4: 08003a2c .word 0x08003a2c
  6487. 80027c8: 08003a2c .word 0x08003a2c
  6488. 80027cc: 08003a2c .word 0x08003a2c
  6489. 80027d0: 08003a30 .word 0x08003a30
  6490. 080027d4 <memset>:
  6491. 80027d4: 4603 mov r3, r0
  6492. 80027d6: 4402 add r2, r0
  6493. 80027d8: 4293 cmp r3, r2
  6494. 80027da: d100 bne.n 80027de <memset+0xa>
  6495. 80027dc: 4770 bx lr
  6496. 80027de: f803 1b01 strb.w r1, [r3], #1
  6497. 80027e2: e7f9 b.n 80027d8 <memset+0x4>
  6498. 080027e4 <iprintf>:
  6499. 80027e4: b40f push {r0, r1, r2, r3}
  6500. 80027e6: 4b0a ldr r3, [pc, #40] ; (8002810 <iprintf+0x2c>)
  6501. 80027e8: b513 push {r0, r1, r4, lr}
  6502. 80027ea: 681c ldr r4, [r3, #0]
  6503. 80027ec: b124 cbz r4, 80027f8 <iprintf+0x14>
  6504. 80027ee: 69a3 ldr r3, [r4, #24]
  6505. 80027f0: b913 cbnz r3, 80027f8 <iprintf+0x14>
  6506. 80027f2: 4620 mov r0, r4
  6507. 80027f4: f000 fada bl 8002dac <__sinit>
  6508. 80027f8: ab05 add r3, sp, #20
  6509. 80027fa: 9a04 ldr r2, [sp, #16]
  6510. 80027fc: 68a1 ldr r1, [r4, #8]
  6511. 80027fe: 4620 mov r0, r4
  6512. 8002800: 9301 str r3, [sp, #4]
  6513. 8002802: f000 fc9b bl 800313c <_vfiprintf_r>
  6514. 8002806: b002 add sp, #8
  6515. 8002808: e8bd 4010 ldmia.w sp!, {r4, lr}
  6516. 800280c: b004 add sp, #16
  6517. 800280e: 4770 bx lr
  6518. 8002810: 2000021c .word 0x2000021c
  6519. 08002814 <_puts_r>:
  6520. 8002814: b570 push {r4, r5, r6, lr}
  6521. 8002816: 460e mov r6, r1
  6522. 8002818: 4605 mov r5, r0
  6523. 800281a: b118 cbz r0, 8002824 <_puts_r+0x10>
  6524. 800281c: 6983 ldr r3, [r0, #24]
  6525. 800281e: b90b cbnz r3, 8002824 <_puts_r+0x10>
  6526. 8002820: f000 fac4 bl 8002dac <__sinit>
  6527. 8002824: 69ab ldr r3, [r5, #24]
  6528. 8002826: 68ac ldr r4, [r5, #8]
  6529. 8002828: b913 cbnz r3, 8002830 <_puts_r+0x1c>
  6530. 800282a: 4628 mov r0, r5
  6531. 800282c: f000 fabe bl 8002dac <__sinit>
  6532. 8002830: 4b23 ldr r3, [pc, #140] ; (80028c0 <_puts_r+0xac>)
  6533. 8002832: 429c cmp r4, r3
  6534. 8002834: d117 bne.n 8002866 <_puts_r+0x52>
  6535. 8002836: 686c ldr r4, [r5, #4]
  6536. 8002838: 89a3 ldrh r3, [r4, #12]
  6537. 800283a: 071b lsls r3, r3, #28
  6538. 800283c: d51d bpl.n 800287a <_puts_r+0x66>
  6539. 800283e: 6923 ldr r3, [r4, #16]
  6540. 8002840: b1db cbz r3, 800287a <_puts_r+0x66>
  6541. 8002842: 3e01 subs r6, #1
  6542. 8002844: 68a3 ldr r3, [r4, #8]
  6543. 8002846: f816 1f01 ldrb.w r1, [r6, #1]!
  6544. 800284a: 3b01 subs r3, #1
  6545. 800284c: 60a3 str r3, [r4, #8]
  6546. 800284e: b9e9 cbnz r1, 800288c <_puts_r+0x78>
  6547. 8002850: 2b00 cmp r3, #0
  6548. 8002852: da2e bge.n 80028b2 <_puts_r+0x9e>
  6549. 8002854: 4622 mov r2, r4
  6550. 8002856: 210a movs r1, #10
  6551. 8002858: 4628 mov r0, r5
  6552. 800285a: f000 f8f5 bl 8002a48 <__swbuf_r>
  6553. 800285e: 3001 adds r0, #1
  6554. 8002860: d011 beq.n 8002886 <_puts_r+0x72>
  6555. 8002862: 200a movs r0, #10
  6556. 8002864: bd70 pop {r4, r5, r6, pc}
  6557. 8002866: 4b17 ldr r3, [pc, #92] ; (80028c4 <_puts_r+0xb0>)
  6558. 8002868: 429c cmp r4, r3
  6559. 800286a: d101 bne.n 8002870 <_puts_r+0x5c>
  6560. 800286c: 68ac ldr r4, [r5, #8]
  6561. 800286e: e7e3 b.n 8002838 <_puts_r+0x24>
  6562. 8002870: 4b15 ldr r3, [pc, #84] ; (80028c8 <_puts_r+0xb4>)
  6563. 8002872: 429c cmp r4, r3
  6564. 8002874: bf08 it eq
  6565. 8002876: 68ec ldreq r4, [r5, #12]
  6566. 8002878: e7de b.n 8002838 <_puts_r+0x24>
  6567. 800287a: 4621 mov r1, r4
  6568. 800287c: 4628 mov r0, r5
  6569. 800287e: f000 f935 bl 8002aec <__swsetup_r>
  6570. 8002882: 2800 cmp r0, #0
  6571. 8002884: d0dd beq.n 8002842 <_puts_r+0x2e>
  6572. 8002886: f04f 30ff mov.w r0, #4294967295
  6573. 800288a: bd70 pop {r4, r5, r6, pc}
  6574. 800288c: 2b00 cmp r3, #0
  6575. 800288e: da04 bge.n 800289a <_puts_r+0x86>
  6576. 8002890: 69a2 ldr r2, [r4, #24]
  6577. 8002892: 4293 cmp r3, r2
  6578. 8002894: db06 blt.n 80028a4 <_puts_r+0x90>
  6579. 8002896: 290a cmp r1, #10
  6580. 8002898: d004 beq.n 80028a4 <_puts_r+0x90>
  6581. 800289a: 6823 ldr r3, [r4, #0]
  6582. 800289c: 1c5a adds r2, r3, #1
  6583. 800289e: 6022 str r2, [r4, #0]
  6584. 80028a0: 7019 strb r1, [r3, #0]
  6585. 80028a2: e7cf b.n 8002844 <_puts_r+0x30>
  6586. 80028a4: 4622 mov r2, r4
  6587. 80028a6: 4628 mov r0, r5
  6588. 80028a8: f000 f8ce bl 8002a48 <__swbuf_r>
  6589. 80028ac: 3001 adds r0, #1
  6590. 80028ae: d1c9 bne.n 8002844 <_puts_r+0x30>
  6591. 80028b0: e7e9 b.n 8002886 <_puts_r+0x72>
  6592. 80028b2: 200a movs r0, #10
  6593. 80028b4: 6823 ldr r3, [r4, #0]
  6594. 80028b6: 1c5a adds r2, r3, #1
  6595. 80028b8: 6022 str r2, [r4, #0]
  6596. 80028ba: 7018 strb r0, [r3, #0]
  6597. 80028bc: bd70 pop {r4, r5, r6, pc}
  6598. 80028be: bf00 nop
  6599. 80028c0: 080039b8 .word 0x080039b8
  6600. 80028c4: 080039d8 .word 0x080039d8
  6601. 80028c8: 08003998 .word 0x08003998
  6602. 080028cc <puts>:
  6603. 80028cc: 4b02 ldr r3, [pc, #8] ; (80028d8 <puts+0xc>)
  6604. 80028ce: 4601 mov r1, r0
  6605. 80028d0: 6818 ldr r0, [r3, #0]
  6606. 80028d2: f7ff bf9f b.w 8002814 <_puts_r>
  6607. 80028d6: bf00 nop
  6608. 80028d8: 2000021c .word 0x2000021c
  6609. 080028dc <setbuf>:
  6610. 80028dc: 2900 cmp r1, #0
  6611. 80028de: f44f 6380 mov.w r3, #1024 ; 0x400
  6612. 80028e2: bf0c ite eq
  6613. 80028e4: 2202 moveq r2, #2
  6614. 80028e6: 2200 movne r2, #0
  6615. 80028e8: f000 b800 b.w 80028ec <setvbuf>
  6616. 080028ec <setvbuf>:
  6617. 80028ec: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  6618. 80028f0: 461d mov r5, r3
  6619. 80028f2: 4b51 ldr r3, [pc, #324] ; (8002a38 <setvbuf+0x14c>)
  6620. 80028f4: 4604 mov r4, r0
  6621. 80028f6: 681e ldr r6, [r3, #0]
  6622. 80028f8: 460f mov r7, r1
  6623. 80028fa: 4690 mov r8, r2
  6624. 80028fc: b126 cbz r6, 8002908 <setvbuf+0x1c>
  6625. 80028fe: 69b3 ldr r3, [r6, #24]
  6626. 8002900: b913 cbnz r3, 8002908 <setvbuf+0x1c>
  6627. 8002902: 4630 mov r0, r6
  6628. 8002904: f000 fa52 bl 8002dac <__sinit>
  6629. 8002908: 4b4c ldr r3, [pc, #304] ; (8002a3c <setvbuf+0x150>)
  6630. 800290a: 429c cmp r4, r3
  6631. 800290c: d152 bne.n 80029b4 <setvbuf+0xc8>
  6632. 800290e: 6874 ldr r4, [r6, #4]
  6633. 8002910: f1b8 0f02 cmp.w r8, #2
  6634. 8002914: d006 beq.n 8002924 <setvbuf+0x38>
  6635. 8002916: f1b8 0f01 cmp.w r8, #1
  6636. 800291a: f200 8089 bhi.w 8002a30 <setvbuf+0x144>
  6637. 800291e: 2d00 cmp r5, #0
  6638. 8002920: f2c0 8086 blt.w 8002a30 <setvbuf+0x144>
  6639. 8002924: 4621 mov r1, r4
  6640. 8002926: 4630 mov r0, r6
  6641. 8002928: f000 f9d6 bl 8002cd8 <_fflush_r>
  6642. 800292c: 6b61 ldr r1, [r4, #52] ; 0x34
  6643. 800292e: b141 cbz r1, 8002942 <setvbuf+0x56>
  6644. 8002930: f104 0344 add.w r3, r4, #68 ; 0x44
  6645. 8002934: 4299 cmp r1, r3
  6646. 8002936: d002 beq.n 800293e <setvbuf+0x52>
  6647. 8002938: 4630 mov r0, r6
  6648. 800293a: f000 fb2d bl 8002f98 <_free_r>
  6649. 800293e: 2300 movs r3, #0
  6650. 8002940: 6363 str r3, [r4, #52] ; 0x34
  6651. 8002942: 2300 movs r3, #0
  6652. 8002944: 61a3 str r3, [r4, #24]
  6653. 8002946: 6063 str r3, [r4, #4]
  6654. 8002948: 89a3 ldrh r3, [r4, #12]
  6655. 800294a: 061b lsls r3, r3, #24
  6656. 800294c: d503 bpl.n 8002956 <setvbuf+0x6a>
  6657. 800294e: 6921 ldr r1, [r4, #16]
  6658. 8002950: 4630 mov r0, r6
  6659. 8002952: f000 fb21 bl 8002f98 <_free_r>
  6660. 8002956: 89a3 ldrh r3, [r4, #12]
  6661. 8002958: f1b8 0f02 cmp.w r8, #2
  6662. 800295c: f423 634a bic.w r3, r3, #3232 ; 0xca0
  6663. 8002960: f023 0303 bic.w r3, r3, #3
  6664. 8002964: 81a3 strh r3, [r4, #12]
  6665. 8002966: d05d beq.n 8002a24 <setvbuf+0x138>
  6666. 8002968: ab01 add r3, sp, #4
  6667. 800296a: 466a mov r2, sp
  6668. 800296c: 4621 mov r1, r4
  6669. 800296e: 4630 mov r0, r6
  6670. 8002970: f000 faa6 bl 8002ec0 <__swhatbuf_r>
  6671. 8002974: 89a3 ldrh r3, [r4, #12]
  6672. 8002976: 4318 orrs r0, r3
  6673. 8002978: 81a0 strh r0, [r4, #12]
  6674. 800297a: bb2d cbnz r5, 80029c8 <setvbuf+0xdc>
  6675. 800297c: 9d00 ldr r5, [sp, #0]
  6676. 800297e: 4628 mov r0, r5
  6677. 8002980: f000 fb02 bl 8002f88 <malloc>
  6678. 8002984: 4607 mov r7, r0
  6679. 8002986: 2800 cmp r0, #0
  6680. 8002988: d14e bne.n 8002a28 <setvbuf+0x13c>
  6681. 800298a: f8dd 9000 ldr.w r9, [sp]
  6682. 800298e: 45a9 cmp r9, r5
  6683. 8002990: d13c bne.n 8002a0c <setvbuf+0x120>
  6684. 8002992: f04f 30ff mov.w r0, #4294967295
  6685. 8002996: 89a3 ldrh r3, [r4, #12]
  6686. 8002998: f043 0302 orr.w r3, r3, #2
  6687. 800299c: 81a3 strh r3, [r4, #12]
  6688. 800299e: 2300 movs r3, #0
  6689. 80029a0: 60a3 str r3, [r4, #8]
  6690. 80029a2: f104 0347 add.w r3, r4, #71 ; 0x47
  6691. 80029a6: 6023 str r3, [r4, #0]
  6692. 80029a8: 6123 str r3, [r4, #16]
  6693. 80029aa: 2301 movs r3, #1
  6694. 80029ac: 6163 str r3, [r4, #20]
  6695. 80029ae: b003 add sp, #12
  6696. 80029b0: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6697. 80029b4: 4b22 ldr r3, [pc, #136] ; (8002a40 <setvbuf+0x154>)
  6698. 80029b6: 429c cmp r4, r3
  6699. 80029b8: d101 bne.n 80029be <setvbuf+0xd2>
  6700. 80029ba: 68b4 ldr r4, [r6, #8]
  6701. 80029bc: e7a8 b.n 8002910 <setvbuf+0x24>
  6702. 80029be: 4b21 ldr r3, [pc, #132] ; (8002a44 <setvbuf+0x158>)
  6703. 80029c0: 429c cmp r4, r3
  6704. 80029c2: bf08 it eq
  6705. 80029c4: 68f4 ldreq r4, [r6, #12]
  6706. 80029c6: e7a3 b.n 8002910 <setvbuf+0x24>
  6707. 80029c8: 2f00 cmp r7, #0
  6708. 80029ca: d0d8 beq.n 800297e <setvbuf+0x92>
  6709. 80029cc: 69b3 ldr r3, [r6, #24]
  6710. 80029ce: b913 cbnz r3, 80029d6 <setvbuf+0xea>
  6711. 80029d0: 4630 mov r0, r6
  6712. 80029d2: f000 f9eb bl 8002dac <__sinit>
  6713. 80029d6: f1b8 0f01 cmp.w r8, #1
  6714. 80029da: bf08 it eq
  6715. 80029dc: 89a3 ldrheq r3, [r4, #12]
  6716. 80029de: 6027 str r7, [r4, #0]
  6717. 80029e0: bf04 itt eq
  6718. 80029e2: f043 0301 orreq.w r3, r3, #1
  6719. 80029e6: 81a3 strheq r3, [r4, #12]
  6720. 80029e8: 89a3 ldrh r3, [r4, #12]
  6721. 80029ea: 6127 str r7, [r4, #16]
  6722. 80029ec: f013 0008 ands.w r0, r3, #8
  6723. 80029f0: 6165 str r5, [r4, #20]
  6724. 80029f2: d01b beq.n 8002a2c <setvbuf+0x140>
  6725. 80029f4: f013 0001 ands.w r0, r3, #1
  6726. 80029f8: f04f 0300 mov.w r3, #0
  6727. 80029fc: bf1f itttt ne
  6728. 80029fe: 426d negne r5, r5
  6729. 8002a00: 60a3 strne r3, [r4, #8]
  6730. 8002a02: 61a5 strne r5, [r4, #24]
  6731. 8002a04: 4618 movne r0, r3
  6732. 8002a06: bf08 it eq
  6733. 8002a08: 60a5 streq r5, [r4, #8]
  6734. 8002a0a: e7d0 b.n 80029ae <setvbuf+0xc2>
  6735. 8002a0c: 4648 mov r0, r9
  6736. 8002a0e: f000 fabb bl 8002f88 <malloc>
  6737. 8002a12: 4607 mov r7, r0
  6738. 8002a14: 2800 cmp r0, #0
  6739. 8002a16: d0bc beq.n 8002992 <setvbuf+0xa6>
  6740. 8002a18: 89a3 ldrh r3, [r4, #12]
  6741. 8002a1a: 464d mov r5, r9
  6742. 8002a1c: f043 0380 orr.w r3, r3, #128 ; 0x80
  6743. 8002a20: 81a3 strh r3, [r4, #12]
  6744. 8002a22: e7d3 b.n 80029cc <setvbuf+0xe0>
  6745. 8002a24: 2000 movs r0, #0
  6746. 8002a26: e7b6 b.n 8002996 <setvbuf+0xaa>
  6747. 8002a28: 46a9 mov r9, r5
  6748. 8002a2a: e7f5 b.n 8002a18 <setvbuf+0x12c>
  6749. 8002a2c: 60a0 str r0, [r4, #8]
  6750. 8002a2e: e7be b.n 80029ae <setvbuf+0xc2>
  6751. 8002a30: f04f 30ff mov.w r0, #4294967295
  6752. 8002a34: e7bb b.n 80029ae <setvbuf+0xc2>
  6753. 8002a36: bf00 nop
  6754. 8002a38: 2000021c .word 0x2000021c
  6755. 8002a3c: 080039b8 .word 0x080039b8
  6756. 8002a40: 080039d8 .word 0x080039d8
  6757. 8002a44: 08003998 .word 0x08003998
  6758. 08002a48 <__swbuf_r>:
  6759. 8002a48: b5f8 push {r3, r4, r5, r6, r7, lr}
  6760. 8002a4a: 460e mov r6, r1
  6761. 8002a4c: 4614 mov r4, r2
  6762. 8002a4e: 4605 mov r5, r0
  6763. 8002a50: b118 cbz r0, 8002a5a <__swbuf_r+0x12>
  6764. 8002a52: 6983 ldr r3, [r0, #24]
  6765. 8002a54: b90b cbnz r3, 8002a5a <__swbuf_r+0x12>
  6766. 8002a56: f000 f9a9 bl 8002dac <__sinit>
  6767. 8002a5a: 4b21 ldr r3, [pc, #132] ; (8002ae0 <__swbuf_r+0x98>)
  6768. 8002a5c: 429c cmp r4, r3
  6769. 8002a5e: d12a bne.n 8002ab6 <__swbuf_r+0x6e>
  6770. 8002a60: 686c ldr r4, [r5, #4]
  6771. 8002a62: 69a3 ldr r3, [r4, #24]
  6772. 8002a64: 60a3 str r3, [r4, #8]
  6773. 8002a66: 89a3 ldrh r3, [r4, #12]
  6774. 8002a68: 071a lsls r2, r3, #28
  6775. 8002a6a: d52e bpl.n 8002aca <__swbuf_r+0x82>
  6776. 8002a6c: 6923 ldr r3, [r4, #16]
  6777. 8002a6e: b363 cbz r3, 8002aca <__swbuf_r+0x82>
  6778. 8002a70: 6923 ldr r3, [r4, #16]
  6779. 8002a72: 6820 ldr r0, [r4, #0]
  6780. 8002a74: b2f6 uxtb r6, r6
  6781. 8002a76: 1ac0 subs r0, r0, r3
  6782. 8002a78: 6963 ldr r3, [r4, #20]
  6783. 8002a7a: 4637 mov r7, r6
  6784. 8002a7c: 4298 cmp r0, r3
  6785. 8002a7e: db04 blt.n 8002a8a <__swbuf_r+0x42>
  6786. 8002a80: 4621 mov r1, r4
  6787. 8002a82: 4628 mov r0, r5
  6788. 8002a84: f000 f928 bl 8002cd8 <_fflush_r>
  6789. 8002a88: bb28 cbnz r0, 8002ad6 <__swbuf_r+0x8e>
  6790. 8002a8a: 68a3 ldr r3, [r4, #8]
  6791. 8002a8c: 3001 adds r0, #1
  6792. 8002a8e: 3b01 subs r3, #1
  6793. 8002a90: 60a3 str r3, [r4, #8]
  6794. 8002a92: 6823 ldr r3, [r4, #0]
  6795. 8002a94: 1c5a adds r2, r3, #1
  6796. 8002a96: 6022 str r2, [r4, #0]
  6797. 8002a98: 701e strb r6, [r3, #0]
  6798. 8002a9a: 6963 ldr r3, [r4, #20]
  6799. 8002a9c: 4298 cmp r0, r3
  6800. 8002a9e: d004 beq.n 8002aaa <__swbuf_r+0x62>
  6801. 8002aa0: 89a3 ldrh r3, [r4, #12]
  6802. 8002aa2: 07db lsls r3, r3, #31
  6803. 8002aa4: d519 bpl.n 8002ada <__swbuf_r+0x92>
  6804. 8002aa6: 2e0a cmp r6, #10
  6805. 8002aa8: d117 bne.n 8002ada <__swbuf_r+0x92>
  6806. 8002aaa: 4621 mov r1, r4
  6807. 8002aac: 4628 mov r0, r5
  6808. 8002aae: f000 f913 bl 8002cd8 <_fflush_r>
  6809. 8002ab2: b190 cbz r0, 8002ada <__swbuf_r+0x92>
  6810. 8002ab4: e00f b.n 8002ad6 <__swbuf_r+0x8e>
  6811. 8002ab6: 4b0b ldr r3, [pc, #44] ; (8002ae4 <__swbuf_r+0x9c>)
  6812. 8002ab8: 429c cmp r4, r3
  6813. 8002aba: d101 bne.n 8002ac0 <__swbuf_r+0x78>
  6814. 8002abc: 68ac ldr r4, [r5, #8]
  6815. 8002abe: e7d0 b.n 8002a62 <__swbuf_r+0x1a>
  6816. 8002ac0: 4b09 ldr r3, [pc, #36] ; (8002ae8 <__swbuf_r+0xa0>)
  6817. 8002ac2: 429c cmp r4, r3
  6818. 8002ac4: bf08 it eq
  6819. 8002ac6: 68ec ldreq r4, [r5, #12]
  6820. 8002ac8: e7cb b.n 8002a62 <__swbuf_r+0x1a>
  6821. 8002aca: 4621 mov r1, r4
  6822. 8002acc: 4628 mov r0, r5
  6823. 8002ace: f000 f80d bl 8002aec <__swsetup_r>
  6824. 8002ad2: 2800 cmp r0, #0
  6825. 8002ad4: d0cc beq.n 8002a70 <__swbuf_r+0x28>
  6826. 8002ad6: f04f 37ff mov.w r7, #4294967295
  6827. 8002ada: 4638 mov r0, r7
  6828. 8002adc: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6829. 8002ade: bf00 nop
  6830. 8002ae0: 080039b8 .word 0x080039b8
  6831. 8002ae4: 080039d8 .word 0x080039d8
  6832. 8002ae8: 08003998 .word 0x08003998
  6833. 08002aec <__swsetup_r>:
  6834. 8002aec: 4b32 ldr r3, [pc, #200] ; (8002bb8 <__swsetup_r+0xcc>)
  6835. 8002aee: b570 push {r4, r5, r6, lr}
  6836. 8002af0: 681d ldr r5, [r3, #0]
  6837. 8002af2: 4606 mov r6, r0
  6838. 8002af4: 460c mov r4, r1
  6839. 8002af6: b125 cbz r5, 8002b02 <__swsetup_r+0x16>
  6840. 8002af8: 69ab ldr r3, [r5, #24]
  6841. 8002afa: b913 cbnz r3, 8002b02 <__swsetup_r+0x16>
  6842. 8002afc: 4628 mov r0, r5
  6843. 8002afe: f000 f955 bl 8002dac <__sinit>
  6844. 8002b02: 4b2e ldr r3, [pc, #184] ; (8002bbc <__swsetup_r+0xd0>)
  6845. 8002b04: 429c cmp r4, r3
  6846. 8002b06: d10f bne.n 8002b28 <__swsetup_r+0x3c>
  6847. 8002b08: 686c ldr r4, [r5, #4]
  6848. 8002b0a: f9b4 300c ldrsh.w r3, [r4, #12]
  6849. 8002b0e: b29a uxth r2, r3
  6850. 8002b10: 0715 lsls r5, r2, #28
  6851. 8002b12: d42c bmi.n 8002b6e <__swsetup_r+0x82>
  6852. 8002b14: 06d0 lsls r0, r2, #27
  6853. 8002b16: d411 bmi.n 8002b3c <__swsetup_r+0x50>
  6854. 8002b18: 2209 movs r2, #9
  6855. 8002b1a: 6032 str r2, [r6, #0]
  6856. 8002b1c: f043 0340 orr.w r3, r3, #64 ; 0x40
  6857. 8002b20: 81a3 strh r3, [r4, #12]
  6858. 8002b22: f04f 30ff mov.w r0, #4294967295
  6859. 8002b26: bd70 pop {r4, r5, r6, pc}
  6860. 8002b28: 4b25 ldr r3, [pc, #148] ; (8002bc0 <__swsetup_r+0xd4>)
  6861. 8002b2a: 429c cmp r4, r3
  6862. 8002b2c: d101 bne.n 8002b32 <__swsetup_r+0x46>
  6863. 8002b2e: 68ac ldr r4, [r5, #8]
  6864. 8002b30: e7eb b.n 8002b0a <__swsetup_r+0x1e>
  6865. 8002b32: 4b24 ldr r3, [pc, #144] ; (8002bc4 <__swsetup_r+0xd8>)
  6866. 8002b34: 429c cmp r4, r3
  6867. 8002b36: bf08 it eq
  6868. 8002b38: 68ec ldreq r4, [r5, #12]
  6869. 8002b3a: e7e6 b.n 8002b0a <__swsetup_r+0x1e>
  6870. 8002b3c: 0751 lsls r1, r2, #29
  6871. 8002b3e: d512 bpl.n 8002b66 <__swsetup_r+0x7a>
  6872. 8002b40: 6b61 ldr r1, [r4, #52] ; 0x34
  6873. 8002b42: b141 cbz r1, 8002b56 <__swsetup_r+0x6a>
  6874. 8002b44: f104 0344 add.w r3, r4, #68 ; 0x44
  6875. 8002b48: 4299 cmp r1, r3
  6876. 8002b4a: d002 beq.n 8002b52 <__swsetup_r+0x66>
  6877. 8002b4c: 4630 mov r0, r6
  6878. 8002b4e: f000 fa23 bl 8002f98 <_free_r>
  6879. 8002b52: 2300 movs r3, #0
  6880. 8002b54: 6363 str r3, [r4, #52] ; 0x34
  6881. 8002b56: 89a3 ldrh r3, [r4, #12]
  6882. 8002b58: f023 0324 bic.w r3, r3, #36 ; 0x24
  6883. 8002b5c: 81a3 strh r3, [r4, #12]
  6884. 8002b5e: 2300 movs r3, #0
  6885. 8002b60: 6063 str r3, [r4, #4]
  6886. 8002b62: 6923 ldr r3, [r4, #16]
  6887. 8002b64: 6023 str r3, [r4, #0]
  6888. 8002b66: 89a3 ldrh r3, [r4, #12]
  6889. 8002b68: f043 0308 orr.w r3, r3, #8
  6890. 8002b6c: 81a3 strh r3, [r4, #12]
  6891. 8002b6e: 6923 ldr r3, [r4, #16]
  6892. 8002b70: b94b cbnz r3, 8002b86 <__swsetup_r+0x9a>
  6893. 8002b72: 89a3 ldrh r3, [r4, #12]
  6894. 8002b74: f403 7320 and.w r3, r3, #640 ; 0x280
  6895. 8002b78: f5b3 7f00 cmp.w r3, #512 ; 0x200
  6896. 8002b7c: d003 beq.n 8002b86 <__swsetup_r+0x9a>
  6897. 8002b7e: 4621 mov r1, r4
  6898. 8002b80: 4630 mov r0, r6
  6899. 8002b82: f000 f9c1 bl 8002f08 <__smakebuf_r>
  6900. 8002b86: 89a2 ldrh r2, [r4, #12]
  6901. 8002b88: f012 0301 ands.w r3, r2, #1
  6902. 8002b8c: d00c beq.n 8002ba8 <__swsetup_r+0xbc>
  6903. 8002b8e: 2300 movs r3, #0
  6904. 8002b90: 60a3 str r3, [r4, #8]
  6905. 8002b92: 6963 ldr r3, [r4, #20]
  6906. 8002b94: 425b negs r3, r3
  6907. 8002b96: 61a3 str r3, [r4, #24]
  6908. 8002b98: 6923 ldr r3, [r4, #16]
  6909. 8002b9a: b953 cbnz r3, 8002bb2 <__swsetup_r+0xc6>
  6910. 8002b9c: f9b4 300c ldrsh.w r3, [r4, #12]
  6911. 8002ba0: f013 0080 ands.w r0, r3, #128 ; 0x80
  6912. 8002ba4: d1ba bne.n 8002b1c <__swsetup_r+0x30>
  6913. 8002ba6: bd70 pop {r4, r5, r6, pc}
  6914. 8002ba8: 0792 lsls r2, r2, #30
  6915. 8002baa: bf58 it pl
  6916. 8002bac: 6963 ldrpl r3, [r4, #20]
  6917. 8002bae: 60a3 str r3, [r4, #8]
  6918. 8002bb0: e7f2 b.n 8002b98 <__swsetup_r+0xac>
  6919. 8002bb2: 2000 movs r0, #0
  6920. 8002bb4: e7f7 b.n 8002ba6 <__swsetup_r+0xba>
  6921. 8002bb6: bf00 nop
  6922. 8002bb8: 2000021c .word 0x2000021c
  6923. 8002bbc: 080039b8 .word 0x080039b8
  6924. 8002bc0: 080039d8 .word 0x080039d8
  6925. 8002bc4: 08003998 .word 0x08003998
  6926. 08002bc8 <__sflush_r>:
  6927. 8002bc8: 898a ldrh r2, [r1, #12]
  6928. 8002bca: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6929. 8002bce: 4605 mov r5, r0
  6930. 8002bd0: 0710 lsls r0, r2, #28
  6931. 8002bd2: 460c mov r4, r1
  6932. 8002bd4: d45a bmi.n 8002c8c <__sflush_r+0xc4>
  6933. 8002bd6: 684b ldr r3, [r1, #4]
  6934. 8002bd8: 2b00 cmp r3, #0
  6935. 8002bda: dc05 bgt.n 8002be8 <__sflush_r+0x20>
  6936. 8002bdc: 6c0b ldr r3, [r1, #64] ; 0x40
  6937. 8002bde: 2b00 cmp r3, #0
  6938. 8002be0: dc02 bgt.n 8002be8 <__sflush_r+0x20>
  6939. 8002be2: 2000 movs r0, #0
  6940. 8002be4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6941. 8002be8: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6942. 8002bea: 2e00 cmp r6, #0
  6943. 8002bec: d0f9 beq.n 8002be2 <__sflush_r+0x1a>
  6944. 8002bee: 2300 movs r3, #0
  6945. 8002bf0: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  6946. 8002bf4: 682f ldr r7, [r5, #0]
  6947. 8002bf6: 602b str r3, [r5, #0]
  6948. 8002bf8: d033 beq.n 8002c62 <__sflush_r+0x9a>
  6949. 8002bfa: 6d60 ldr r0, [r4, #84] ; 0x54
  6950. 8002bfc: 89a3 ldrh r3, [r4, #12]
  6951. 8002bfe: 075a lsls r2, r3, #29
  6952. 8002c00: d505 bpl.n 8002c0e <__sflush_r+0x46>
  6953. 8002c02: 6863 ldr r3, [r4, #4]
  6954. 8002c04: 1ac0 subs r0, r0, r3
  6955. 8002c06: 6b63 ldr r3, [r4, #52] ; 0x34
  6956. 8002c08: b10b cbz r3, 8002c0e <__sflush_r+0x46>
  6957. 8002c0a: 6c23 ldr r3, [r4, #64] ; 0x40
  6958. 8002c0c: 1ac0 subs r0, r0, r3
  6959. 8002c0e: 2300 movs r3, #0
  6960. 8002c10: 4602 mov r2, r0
  6961. 8002c12: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6962. 8002c14: 6a21 ldr r1, [r4, #32]
  6963. 8002c16: 4628 mov r0, r5
  6964. 8002c18: 47b0 blx r6
  6965. 8002c1a: 1c43 adds r3, r0, #1
  6966. 8002c1c: 89a3 ldrh r3, [r4, #12]
  6967. 8002c1e: d106 bne.n 8002c2e <__sflush_r+0x66>
  6968. 8002c20: 6829 ldr r1, [r5, #0]
  6969. 8002c22: 291d cmp r1, #29
  6970. 8002c24: d84b bhi.n 8002cbe <__sflush_r+0xf6>
  6971. 8002c26: 4a2b ldr r2, [pc, #172] ; (8002cd4 <__sflush_r+0x10c>)
  6972. 8002c28: 40ca lsrs r2, r1
  6973. 8002c2a: 07d6 lsls r6, r2, #31
  6974. 8002c2c: d547 bpl.n 8002cbe <__sflush_r+0xf6>
  6975. 8002c2e: 2200 movs r2, #0
  6976. 8002c30: 6062 str r2, [r4, #4]
  6977. 8002c32: 6922 ldr r2, [r4, #16]
  6978. 8002c34: 04d9 lsls r1, r3, #19
  6979. 8002c36: 6022 str r2, [r4, #0]
  6980. 8002c38: d504 bpl.n 8002c44 <__sflush_r+0x7c>
  6981. 8002c3a: 1c42 adds r2, r0, #1
  6982. 8002c3c: d101 bne.n 8002c42 <__sflush_r+0x7a>
  6983. 8002c3e: 682b ldr r3, [r5, #0]
  6984. 8002c40: b903 cbnz r3, 8002c44 <__sflush_r+0x7c>
  6985. 8002c42: 6560 str r0, [r4, #84] ; 0x54
  6986. 8002c44: 6b61 ldr r1, [r4, #52] ; 0x34
  6987. 8002c46: 602f str r7, [r5, #0]
  6988. 8002c48: 2900 cmp r1, #0
  6989. 8002c4a: d0ca beq.n 8002be2 <__sflush_r+0x1a>
  6990. 8002c4c: f104 0344 add.w r3, r4, #68 ; 0x44
  6991. 8002c50: 4299 cmp r1, r3
  6992. 8002c52: d002 beq.n 8002c5a <__sflush_r+0x92>
  6993. 8002c54: 4628 mov r0, r5
  6994. 8002c56: f000 f99f bl 8002f98 <_free_r>
  6995. 8002c5a: 2000 movs r0, #0
  6996. 8002c5c: 6360 str r0, [r4, #52] ; 0x34
  6997. 8002c5e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6998. 8002c62: 6a21 ldr r1, [r4, #32]
  6999. 8002c64: 2301 movs r3, #1
  7000. 8002c66: 4628 mov r0, r5
  7001. 8002c68: 47b0 blx r6
  7002. 8002c6a: 1c41 adds r1, r0, #1
  7003. 8002c6c: d1c6 bne.n 8002bfc <__sflush_r+0x34>
  7004. 8002c6e: 682b ldr r3, [r5, #0]
  7005. 8002c70: 2b00 cmp r3, #0
  7006. 8002c72: d0c3 beq.n 8002bfc <__sflush_r+0x34>
  7007. 8002c74: 2b1d cmp r3, #29
  7008. 8002c76: d001 beq.n 8002c7c <__sflush_r+0xb4>
  7009. 8002c78: 2b16 cmp r3, #22
  7010. 8002c7a: d101 bne.n 8002c80 <__sflush_r+0xb8>
  7011. 8002c7c: 602f str r7, [r5, #0]
  7012. 8002c7e: e7b0 b.n 8002be2 <__sflush_r+0x1a>
  7013. 8002c80: 89a3 ldrh r3, [r4, #12]
  7014. 8002c82: f043 0340 orr.w r3, r3, #64 ; 0x40
  7015. 8002c86: 81a3 strh r3, [r4, #12]
  7016. 8002c88: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  7017. 8002c8c: 690f ldr r7, [r1, #16]
  7018. 8002c8e: 2f00 cmp r7, #0
  7019. 8002c90: d0a7 beq.n 8002be2 <__sflush_r+0x1a>
  7020. 8002c92: 0793 lsls r3, r2, #30
  7021. 8002c94: bf18 it ne
  7022. 8002c96: 2300 movne r3, #0
  7023. 8002c98: 680e ldr r6, [r1, #0]
  7024. 8002c9a: bf08 it eq
  7025. 8002c9c: 694b ldreq r3, [r1, #20]
  7026. 8002c9e: eba6 0807 sub.w r8, r6, r7
  7027. 8002ca2: 600f str r7, [r1, #0]
  7028. 8002ca4: 608b str r3, [r1, #8]
  7029. 8002ca6: f1b8 0f00 cmp.w r8, #0
  7030. 8002caa: dd9a ble.n 8002be2 <__sflush_r+0x1a>
  7031. 8002cac: 4643 mov r3, r8
  7032. 8002cae: 463a mov r2, r7
  7033. 8002cb0: 6a21 ldr r1, [r4, #32]
  7034. 8002cb2: 4628 mov r0, r5
  7035. 8002cb4: 6aa6 ldr r6, [r4, #40] ; 0x28
  7036. 8002cb6: 47b0 blx r6
  7037. 8002cb8: 2800 cmp r0, #0
  7038. 8002cba: dc07 bgt.n 8002ccc <__sflush_r+0x104>
  7039. 8002cbc: 89a3 ldrh r3, [r4, #12]
  7040. 8002cbe: f043 0340 orr.w r3, r3, #64 ; 0x40
  7041. 8002cc2: 81a3 strh r3, [r4, #12]
  7042. 8002cc4: f04f 30ff mov.w r0, #4294967295
  7043. 8002cc8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  7044. 8002ccc: 4407 add r7, r0
  7045. 8002cce: eba8 0800 sub.w r8, r8, r0
  7046. 8002cd2: e7e8 b.n 8002ca6 <__sflush_r+0xde>
  7047. 8002cd4: 20400001 .word 0x20400001
  7048. 08002cd8 <_fflush_r>:
  7049. 8002cd8: b538 push {r3, r4, r5, lr}
  7050. 8002cda: 690b ldr r3, [r1, #16]
  7051. 8002cdc: 4605 mov r5, r0
  7052. 8002cde: 460c mov r4, r1
  7053. 8002ce0: b1db cbz r3, 8002d1a <_fflush_r+0x42>
  7054. 8002ce2: b118 cbz r0, 8002cec <_fflush_r+0x14>
  7055. 8002ce4: 6983 ldr r3, [r0, #24]
  7056. 8002ce6: b90b cbnz r3, 8002cec <_fflush_r+0x14>
  7057. 8002ce8: f000 f860 bl 8002dac <__sinit>
  7058. 8002cec: 4b0c ldr r3, [pc, #48] ; (8002d20 <_fflush_r+0x48>)
  7059. 8002cee: 429c cmp r4, r3
  7060. 8002cf0: d109 bne.n 8002d06 <_fflush_r+0x2e>
  7061. 8002cf2: 686c ldr r4, [r5, #4]
  7062. 8002cf4: f9b4 300c ldrsh.w r3, [r4, #12]
  7063. 8002cf8: b17b cbz r3, 8002d1a <_fflush_r+0x42>
  7064. 8002cfa: 4621 mov r1, r4
  7065. 8002cfc: 4628 mov r0, r5
  7066. 8002cfe: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7067. 8002d02: f7ff bf61 b.w 8002bc8 <__sflush_r>
  7068. 8002d06: 4b07 ldr r3, [pc, #28] ; (8002d24 <_fflush_r+0x4c>)
  7069. 8002d08: 429c cmp r4, r3
  7070. 8002d0a: d101 bne.n 8002d10 <_fflush_r+0x38>
  7071. 8002d0c: 68ac ldr r4, [r5, #8]
  7072. 8002d0e: e7f1 b.n 8002cf4 <_fflush_r+0x1c>
  7073. 8002d10: 4b05 ldr r3, [pc, #20] ; (8002d28 <_fflush_r+0x50>)
  7074. 8002d12: 429c cmp r4, r3
  7075. 8002d14: bf08 it eq
  7076. 8002d16: 68ec ldreq r4, [r5, #12]
  7077. 8002d18: e7ec b.n 8002cf4 <_fflush_r+0x1c>
  7078. 8002d1a: 2000 movs r0, #0
  7079. 8002d1c: bd38 pop {r3, r4, r5, pc}
  7080. 8002d1e: bf00 nop
  7081. 8002d20: 080039b8 .word 0x080039b8
  7082. 8002d24: 080039d8 .word 0x080039d8
  7083. 8002d28: 08003998 .word 0x08003998
  7084. 08002d2c <_cleanup_r>:
  7085. 8002d2c: 4901 ldr r1, [pc, #4] ; (8002d34 <_cleanup_r+0x8>)
  7086. 8002d2e: f000 b8a9 b.w 8002e84 <_fwalk_reent>
  7087. 8002d32: bf00 nop
  7088. 8002d34: 08002cd9 .word 0x08002cd9
  7089. 08002d38 <std.isra.0>:
  7090. 8002d38: 2300 movs r3, #0
  7091. 8002d3a: b510 push {r4, lr}
  7092. 8002d3c: 4604 mov r4, r0
  7093. 8002d3e: 6003 str r3, [r0, #0]
  7094. 8002d40: 6043 str r3, [r0, #4]
  7095. 8002d42: 6083 str r3, [r0, #8]
  7096. 8002d44: 8181 strh r1, [r0, #12]
  7097. 8002d46: 6643 str r3, [r0, #100] ; 0x64
  7098. 8002d48: 81c2 strh r2, [r0, #14]
  7099. 8002d4a: 6103 str r3, [r0, #16]
  7100. 8002d4c: 6143 str r3, [r0, #20]
  7101. 8002d4e: 6183 str r3, [r0, #24]
  7102. 8002d50: 4619 mov r1, r3
  7103. 8002d52: 2208 movs r2, #8
  7104. 8002d54: 305c adds r0, #92 ; 0x5c
  7105. 8002d56: f7ff fd3d bl 80027d4 <memset>
  7106. 8002d5a: 4b05 ldr r3, [pc, #20] ; (8002d70 <std.isra.0+0x38>)
  7107. 8002d5c: 6224 str r4, [r4, #32]
  7108. 8002d5e: 6263 str r3, [r4, #36] ; 0x24
  7109. 8002d60: 4b04 ldr r3, [pc, #16] ; (8002d74 <std.isra.0+0x3c>)
  7110. 8002d62: 62a3 str r3, [r4, #40] ; 0x28
  7111. 8002d64: 4b04 ldr r3, [pc, #16] ; (8002d78 <std.isra.0+0x40>)
  7112. 8002d66: 62e3 str r3, [r4, #44] ; 0x2c
  7113. 8002d68: 4b04 ldr r3, [pc, #16] ; (8002d7c <std.isra.0+0x44>)
  7114. 8002d6a: 6323 str r3, [r4, #48] ; 0x30
  7115. 8002d6c: bd10 pop {r4, pc}
  7116. 8002d6e: bf00 nop
  7117. 8002d70: 080036b9 .word 0x080036b9
  7118. 8002d74: 080036db .word 0x080036db
  7119. 8002d78: 08003713 .word 0x08003713
  7120. 8002d7c: 08003737 .word 0x08003737
  7121. 08002d80 <__sfmoreglue>:
  7122. 8002d80: b570 push {r4, r5, r6, lr}
  7123. 8002d82: 2568 movs r5, #104 ; 0x68
  7124. 8002d84: 1e4a subs r2, r1, #1
  7125. 8002d86: 4355 muls r5, r2
  7126. 8002d88: 460e mov r6, r1
  7127. 8002d8a: f105 0174 add.w r1, r5, #116 ; 0x74
  7128. 8002d8e: f000 f94f bl 8003030 <_malloc_r>
  7129. 8002d92: 4604 mov r4, r0
  7130. 8002d94: b140 cbz r0, 8002da8 <__sfmoreglue+0x28>
  7131. 8002d96: 2100 movs r1, #0
  7132. 8002d98: e880 0042 stmia.w r0, {r1, r6}
  7133. 8002d9c: 300c adds r0, #12
  7134. 8002d9e: 60a0 str r0, [r4, #8]
  7135. 8002da0: f105 0268 add.w r2, r5, #104 ; 0x68
  7136. 8002da4: f7ff fd16 bl 80027d4 <memset>
  7137. 8002da8: 4620 mov r0, r4
  7138. 8002daa: bd70 pop {r4, r5, r6, pc}
  7139. 08002dac <__sinit>:
  7140. 8002dac: 6983 ldr r3, [r0, #24]
  7141. 8002dae: b510 push {r4, lr}
  7142. 8002db0: 4604 mov r4, r0
  7143. 8002db2: bb33 cbnz r3, 8002e02 <__sinit+0x56>
  7144. 8002db4: 6483 str r3, [r0, #72] ; 0x48
  7145. 8002db6: 64c3 str r3, [r0, #76] ; 0x4c
  7146. 8002db8: 6503 str r3, [r0, #80] ; 0x50
  7147. 8002dba: 4b12 ldr r3, [pc, #72] ; (8002e04 <__sinit+0x58>)
  7148. 8002dbc: 4a12 ldr r2, [pc, #72] ; (8002e08 <__sinit+0x5c>)
  7149. 8002dbe: 681b ldr r3, [r3, #0]
  7150. 8002dc0: 6282 str r2, [r0, #40] ; 0x28
  7151. 8002dc2: 4298 cmp r0, r3
  7152. 8002dc4: bf04 itt eq
  7153. 8002dc6: 2301 moveq r3, #1
  7154. 8002dc8: 6183 streq r3, [r0, #24]
  7155. 8002dca: f000 f81f bl 8002e0c <__sfp>
  7156. 8002dce: 6060 str r0, [r4, #4]
  7157. 8002dd0: 4620 mov r0, r4
  7158. 8002dd2: f000 f81b bl 8002e0c <__sfp>
  7159. 8002dd6: 60a0 str r0, [r4, #8]
  7160. 8002dd8: 4620 mov r0, r4
  7161. 8002dda: f000 f817 bl 8002e0c <__sfp>
  7162. 8002dde: 2200 movs r2, #0
  7163. 8002de0: 60e0 str r0, [r4, #12]
  7164. 8002de2: 2104 movs r1, #4
  7165. 8002de4: 6860 ldr r0, [r4, #4]
  7166. 8002de6: f7ff ffa7 bl 8002d38 <std.isra.0>
  7167. 8002dea: 2201 movs r2, #1
  7168. 8002dec: 2109 movs r1, #9
  7169. 8002dee: 68a0 ldr r0, [r4, #8]
  7170. 8002df0: f7ff ffa2 bl 8002d38 <std.isra.0>
  7171. 8002df4: 2202 movs r2, #2
  7172. 8002df6: 2112 movs r1, #18
  7173. 8002df8: 68e0 ldr r0, [r4, #12]
  7174. 8002dfa: f7ff ff9d bl 8002d38 <std.isra.0>
  7175. 8002dfe: 2301 movs r3, #1
  7176. 8002e00: 61a3 str r3, [r4, #24]
  7177. 8002e02: bd10 pop {r4, pc}
  7178. 8002e04: 08003994 .word 0x08003994
  7179. 8002e08: 08002d2d .word 0x08002d2d
  7180. 08002e0c <__sfp>:
  7181. 8002e0c: b5f8 push {r3, r4, r5, r6, r7, lr}
  7182. 8002e0e: 4b1c ldr r3, [pc, #112] ; (8002e80 <__sfp+0x74>)
  7183. 8002e10: 4607 mov r7, r0
  7184. 8002e12: 681e ldr r6, [r3, #0]
  7185. 8002e14: 69b3 ldr r3, [r6, #24]
  7186. 8002e16: b913 cbnz r3, 8002e1e <__sfp+0x12>
  7187. 8002e18: 4630 mov r0, r6
  7188. 8002e1a: f7ff ffc7 bl 8002dac <__sinit>
  7189. 8002e1e: 3648 adds r6, #72 ; 0x48
  7190. 8002e20: 68b4 ldr r4, [r6, #8]
  7191. 8002e22: 6873 ldr r3, [r6, #4]
  7192. 8002e24: 3b01 subs r3, #1
  7193. 8002e26: d503 bpl.n 8002e30 <__sfp+0x24>
  7194. 8002e28: 6833 ldr r3, [r6, #0]
  7195. 8002e2a: b133 cbz r3, 8002e3a <__sfp+0x2e>
  7196. 8002e2c: 6836 ldr r6, [r6, #0]
  7197. 8002e2e: e7f7 b.n 8002e20 <__sfp+0x14>
  7198. 8002e30: f9b4 500c ldrsh.w r5, [r4, #12]
  7199. 8002e34: b16d cbz r5, 8002e52 <__sfp+0x46>
  7200. 8002e36: 3468 adds r4, #104 ; 0x68
  7201. 8002e38: e7f4 b.n 8002e24 <__sfp+0x18>
  7202. 8002e3a: 2104 movs r1, #4
  7203. 8002e3c: 4638 mov r0, r7
  7204. 8002e3e: f7ff ff9f bl 8002d80 <__sfmoreglue>
  7205. 8002e42: 6030 str r0, [r6, #0]
  7206. 8002e44: 2800 cmp r0, #0
  7207. 8002e46: d1f1 bne.n 8002e2c <__sfp+0x20>
  7208. 8002e48: 230c movs r3, #12
  7209. 8002e4a: 4604 mov r4, r0
  7210. 8002e4c: 603b str r3, [r7, #0]
  7211. 8002e4e: 4620 mov r0, r4
  7212. 8002e50: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7213. 8002e52: f64f 73ff movw r3, #65535 ; 0xffff
  7214. 8002e56: 81e3 strh r3, [r4, #14]
  7215. 8002e58: 2301 movs r3, #1
  7216. 8002e5a: 6665 str r5, [r4, #100] ; 0x64
  7217. 8002e5c: 81a3 strh r3, [r4, #12]
  7218. 8002e5e: 6025 str r5, [r4, #0]
  7219. 8002e60: 60a5 str r5, [r4, #8]
  7220. 8002e62: 6065 str r5, [r4, #4]
  7221. 8002e64: 6125 str r5, [r4, #16]
  7222. 8002e66: 6165 str r5, [r4, #20]
  7223. 8002e68: 61a5 str r5, [r4, #24]
  7224. 8002e6a: 2208 movs r2, #8
  7225. 8002e6c: 4629 mov r1, r5
  7226. 8002e6e: f104 005c add.w r0, r4, #92 ; 0x5c
  7227. 8002e72: f7ff fcaf bl 80027d4 <memset>
  7228. 8002e76: 6365 str r5, [r4, #52] ; 0x34
  7229. 8002e78: 63a5 str r5, [r4, #56] ; 0x38
  7230. 8002e7a: 64a5 str r5, [r4, #72] ; 0x48
  7231. 8002e7c: 64e5 str r5, [r4, #76] ; 0x4c
  7232. 8002e7e: e7e6 b.n 8002e4e <__sfp+0x42>
  7233. 8002e80: 08003994 .word 0x08003994
  7234. 08002e84 <_fwalk_reent>:
  7235. 8002e84: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  7236. 8002e88: 4680 mov r8, r0
  7237. 8002e8a: 4689 mov r9, r1
  7238. 8002e8c: 2600 movs r6, #0
  7239. 8002e8e: f100 0448 add.w r4, r0, #72 ; 0x48
  7240. 8002e92: b914 cbnz r4, 8002e9a <_fwalk_reent+0x16>
  7241. 8002e94: 4630 mov r0, r6
  7242. 8002e96: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  7243. 8002e9a: 68a5 ldr r5, [r4, #8]
  7244. 8002e9c: 6867 ldr r7, [r4, #4]
  7245. 8002e9e: 3f01 subs r7, #1
  7246. 8002ea0: d501 bpl.n 8002ea6 <_fwalk_reent+0x22>
  7247. 8002ea2: 6824 ldr r4, [r4, #0]
  7248. 8002ea4: e7f5 b.n 8002e92 <_fwalk_reent+0xe>
  7249. 8002ea6: 89ab ldrh r3, [r5, #12]
  7250. 8002ea8: 2b01 cmp r3, #1
  7251. 8002eaa: d907 bls.n 8002ebc <_fwalk_reent+0x38>
  7252. 8002eac: f9b5 300e ldrsh.w r3, [r5, #14]
  7253. 8002eb0: 3301 adds r3, #1
  7254. 8002eb2: d003 beq.n 8002ebc <_fwalk_reent+0x38>
  7255. 8002eb4: 4629 mov r1, r5
  7256. 8002eb6: 4640 mov r0, r8
  7257. 8002eb8: 47c8 blx r9
  7258. 8002eba: 4306 orrs r6, r0
  7259. 8002ebc: 3568 adds r5, #104 ; 0x68
  7260. 8002ebe: e7ee b.n 8002e9e <_fwalk_reent+0x1a>
  7261. 08002ec0 <__swhatbuf_r>:
  7262. 8002ec0: b570 push {r4, r5, r6, lr}
  7263. 8002ec2: 460e mov r6, r1
  7264. 8002ec4: f9b1 100e ldrsh.w r1, [r1, #14]
  7265. 8002ec8: b090 sub sp, #64 ; 0x40
  7266. 8002eca: 2900 cmp r1, #0
  7267. 8002ecc: 4614 mov r4, r2
  7268. 8002ece: 461d mov r5, r3
  7269. 8002ed0: da07 bge.n 8002ee2 <__swhatbuf_r+0x22>
  7270. 8002ed2: 2300 movs r3, #0
  7271. 8002ed4: 602b str r3, [r5, #0]
  7272. 8002ed6: 89b3 ldrh r3, [r6, #12]
  7273. 8002ed8: 061a lsls r2, r3, #24
  7274. 8002eda: d410 bmi.n 8002efe <__swhatbuf_r+0x3e>
  7275. 8002edc: f44f 6380 mov.w r3, #1024 ; 0x400
  7276. 8002ee0: e00e b.n 8002f00 <__swhatbuf_r+0x40>
  7277. 8002ee2: aa01 add r2, sp, #4
  7278. 8002ee4: f000 fc4e bl 8003784 <_fstat_r>
  7279. 8002ee8: 2800 cmp r0, #0
  7280. 8002eea: dbf2 blt.n 8002ed2 <__swhatbuf_r+0x12>
  7281. 8002eec: 9a02 ldr r2, [sp, #8]
  7282. 8002eee: f402 4270 and.w r2, r2, #61440 ; 0xf000
  7283. 8002ef2: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  7284. 8002ef6: 425a negs r2, r3
  7285. 8002ef8: 415a adcs r2, r3
  7286. 8002efa: 602a str r2, [r5, #0]
  7287. 8002efc: e7ee b.n 8002edc <__swhatbuf_r+0x1c>
  7288. 8002efe: 2340 movs r3, #64 ; 0x40
  7289. 8002f00: 2000 movs r0, #0
  7290. 8002f02: 6023 str r3, [r4, #0]
  7291. 8002f04: b010 add sp, #64 ; 0x40
  7292. 8002f06: bd70 pop {r4, r5, r6, pc}
  7293. 08002f08 <__smakebuf_r>:
  7294. 8002f08: 898b ldrh r3, [r1, #12]
  7295. 8002f0a: b573 push {r0, r1, r4, r5, r6, lr}
  7296. 8002f0c: 079d lsls r5, r3, #30
  7297. 8002f0e: 4606 mov r6, r0
  7298. 8002f10: 460c mov r4, r1
  7299. 8002f12: d507 bpl.n 8002f24 <__smakebuf_r+0x1c>
  7300. 8002f14: f104 0347 add.w r3, r4, #71 ; 0x47
  7301. 8002f18: 6023 str r3, [r4, #0]
  7302. 8002f1a: 6123 str r3, [r4, #16]
  7303. 8002f1c: 2301 movs r3, #1
  7304. 8002f1e: 6163 str r3, [r4, #20]
  7305. 8002f20: b002 add sp, #8
  7306. 8002f22: bd70 pop {r4, r5, r6, pc}
  7307. 8002f24: ab01 add r3, sp, #4
  7308. 8002f26: 466a mov r2, sp
  7309. 8002f28: f7ff ffca bl 8002ec0 <__swhatbuf_r>
  7310. 8002f2c: 9900 ldr r1, [sp, #0]
  7311. 8002f2e: 4605 mov r5, r0
  7312. 8002f30: 4630 mov r0, r6
  7313. 8002f32: f000 f87d bl 8003030 <_malloc_r>
  7314. 8002f36: b948 cbnz r0, 8002f4c <__smakebuf_r+0x44>
  7315. 8002f38: f9b4 300c ldrsh.w r3, [r4, #12]
  7316. 8002f3c: 059a lsls r2, r3, #22
  7317. 8002f3e: d4ef bmi.n 8002f20 <__smakebuf_r+0x18>
  7318. 8002f40: f023 0303 bic.w r3, r3, #3
  7319. 8002f44: f043 0302 orr.w r3, r3, #2
  7320. 8002f48: 81a3 strh r3, [r4, #12]
  7321. 8002f4a: e7e3 b.n 8002f14 <__smakebuf_r+0xc>
  7322. 8002f4c: 4b0d ldr r3, [pc, #52] ; (8002f84 <__smakebuf_r+0x7c>)
  7323. 8002f4e: 62b3 str r3, [r6, #40] ; 0x28
  7324. 8002f50: 89a3 ldrh r3, [r4, #12]
  7325. 8002f52: 6020 str r0, [r4, #0]
  7326. 8002f54: f043 0380 orr.w r3, r3, #128 ; 0x80
  7327. 8002f58: 81a3 strh r3, [r4, #12]
  7328. 8002f5a: 9b00 ldr r3, [sp, #0]
  7329. 8002f5c: 6120 str r0, [r4, #16]
  7330. 8002f5e: 6163 str r3, [r4, #20]
  7331. 8002f60: 9b01 ldr r3, [sp, #4]
  7332. 8002f62: b15b cbz r3, 8002f7c <__smakebuf_r+0x74>
  7333. 8002f64: f9b4 100e ldrsh.w r1, [r4, #14]
  7334. 8002f68: 4630 mov r0, r6
  7335. 8002f6a: f000 fc1d bl 80037a8 <_isatty_r>
  7336. 8002f6e: b128 cbz r0, 8002f7c <__smakebuf_r+0x74>
  7337. 8002f70: 89a3 ldrh r3, [r4, #12]
  7338. 8002f72: f023 0303 bic.w r3, r3, #3
  7339. 8002f76: f043 0301 orr.w r3, r3, #1
  7340. 8002f7a: 81a3 strh r3, [r4, #12]
  7341. 8002f7c: 89a3 ldrh r3, [r4, #12]
  7342. 8002f7e: 431d orrs r5, r3
  7343. 8002f80: 81a5 strh r5, [r4, #12]
  7344. 8002f82: e7cd b.n 8002f20 <__smakebuf_r+0x18>
  7345. 8002f84: 08002d2d .word 0x08002d2d
  7346. 08002f88 <malloc>:
  7347. 8002f88: 4b02 ldr r3, [pc, #8] ; (8002f94 <malloc+0xc>)
  7348. 8002f8a: 4601 mov r1, r0
  7349. 8002f8c: 6818 ldr r0, [r3, #0]
  7350. 8002f8e: f000 b84f b.w 8003030 <_malloc_r>
  7351. 8002f92: bf00 nop
  7352. 8002f94: 2000021c .word 0x2000021c
  7353. 08002f98 <_free_r>:
  7354. 8002f98: b538 push {r3, r4, r5, lr}
  7355. 8002f9a: 4605 mov r5, r0
  7356. 8002f9c: 2900 cmp r1, #0
  7357. 8002f9e: d043 beq.n 8003028 <_free_r+0x90>
  7358. 8002fa0: f851 3c04 ldr.w r3, [r1, #-4]
  7359. 8002fa4: 1f0c subs r4, r1, #4
  7360. 8002fa6: 2b00 cmp r3, #0
  7361. 8002fa8: bfb8 it lt
  7362. 8002faa: 18e4 addlt r4, r4, r3
  7363. 8002fac: f000 fc2c bl 8003808 <__malloc_lock>
  7364. 8002fb0: 4a1e ldr r2, [pc, #120] ; (800302c <_free_r+0x94>)
  7365. 8002fb2: 6813 ldr r3, [r2, #0]
  7366. 8002fb4: 4610 mov r0, r2
  7367. 8002fb6: b933 cbnz r3, 8002fc6 <_free_r+0x2e>
  7368. 8002fb8: 6063 str r3, [r4, #4]
  7369. 8002fba: 6014 str r4, [r2, #0]
  7370. 8002fbc: 4628 mov r0, r5
  7371. 8002fbe: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7372. 8002fc2: f000 bc22 b.w 800380a <__malloc_unlock>
  7373. 8002fc6: 42a3 cmp r3, r4
  7374. 8002fc8: d90b bls.n 8002fe2 <_free_r+0x4a>
  7375. 8002fca: 6821 ldr r1, [r4, #0]
  7376. 8002fcc: 1862 adds r2, r4, r1
  7377. 8002fce: 4293 cmp r3, r2
  7378. 8002fd0: bf01 itttt eq
  7379. 8002fd2: 681a ldreq r2, [r3, #0]
  7380. 8002fd4: 685b ldreq r3, [r3, #4]
  7381. 8002fd6: 1852 addeq r2, r2, r1
  7382. 8002fd8: 6022 streq r2, [r4, #0]
  7383. 8002fda: 6063 str r3, [r4, #4]
  7384. 8002fdc: 6004 str r4, [r0, #0]
  7385. 8002fde: e7ed b.n 8002fbc <_free_r+0x24>
  7386. 8002fe0: 4613 mov r3, r2
  7387. 8002fe2: 685a ldr r2, [r3, #4]
  7388. 8002fe4: b10a cbz r2, 8002fea <_free_r+0x52>
  7389. 8002fe6: 42a2 cmp r2, r4
  7390. 8002fe8: d9fa bls.n 8002fe0 <_free_r+0x48>
  7391. 8002fea: 6819 ldr r1, [r3, #0]
  7392. 8002fec: 1858 adds r0, r3, r1
  7393. 8002fee: 42a0 cmp r0, r4
  7394. 8002ff0: d10b bne.n 800300a <_free_r+0x72>
  7395. 8002ff2: 6820 ldr r0, [r4, #0]
  7396. 8002ff4: 4401 add r1, r0
  7397. 8002ff6: 1858 adds r0, r3, r1
  7398. 8002ff8: 4282 cmp r2, r0
  7399. 8002ffa: 6019 str r1, [r3, #0]
  7400. 8002ffc: d1de bne.n 8002fbc <_free_r+0x24>
  7401. 8002ffe: 6810 ldr r0, [r2, #0]
  7402. 8003000: 6852 ldr r2, [r2, #4]
  7403. 8003002: 4401 add r1, r0
  7404. 8003004: 6019 str r1, [r3, #0]
  7405. 8003006: 605a str r2, [r3, #4]
  7406. 8003008: e7d8 b.n 8002fbc <_free_r+0x24>
  7407. 800300a: d902 bls.n 8003012 <_free_r+0x7a>
  7408. 800300c: 230c movs r3, #12
  7409. 800300e: 602b str r3, [r5, #0]
  7410. 8003010: e7d4 b.n 8002fbc <_free_r+0x24>
  7411. 8003012: 6820 ldr r0, [r4, #0]
  7412. 8003014: 1821 adds r1, r4, r0
  7413. 8003016: 428a cmp r2, r1
  7414. 8003018: bf01 itttt eq
  7415. 800301a: 6811 ldreq r1, [r2, #0]
  7416. 800301c: 6852 ldreq r2, [r2, #4]
  7417. 800301e: 1809 addeq r1, r1, r0
  7418. 8003020: 6021 streq r1, [r4, #0]
  7419. 8003022: 6062 str r2, [r4, #4]
  7420. 8003024: 605c str r4, [r3, #4]
  7421. 8003026: e7c9 b.n 8002fbc <_free_r+0x24>
  7422. 8003028: bd38 pop {r3, r4, r5, pc}
  7423. 800302a: bf00 nop
  7424. 800302c: 200002f0 .word 0x200002f0
  7425. 08003030 <_malloc_r>:
  7426. 8003030: b570 push {r4, r5, r6, lr}
  7427. 8003032: 1ccd adds r5, r1, #3
  7428. 8003034: f025 0503 bic.w r5, r5, #3
  7429. 8003038: 3508 adds r5, #8
  7430. 800303a: 2d0c cmp r5, #12
  7431. 800303c: bf38 it cc
  7432. 800303e: 250c movcc r5, #12
  7433. 8003040: 2d00 cmp r5, #0
  7434. 8003042: 4606 mov r6, r0
  7435. 8003044: db01 blt.n 800304a <_malloc_r+0x1a>
  7436. 8003046: 42a9 cmp r1, r5
  7437. 8003048: d903 bls.n 8003052 <_malloc_r+0x22>
  7438. 800304a: 230c movs r3, #12
  7439. 800304c: 6033 str r3, [r6, #0]
  7440. 800304e: 2000 movs r0, #0
  7441. 8003050: bd70 pop {r4, r5, r6, pc}
  7442. 8003052: f000 fbd9 bl 8003808 <__malloc_lock>
  7443. 8003056: 4a23 ldr r2, [pc, #140] ; (80030e4 <_malloc_r+0xb4>)
  7444. 8003058: 6814 ldr r4, [r2, #0]
  7445. 800305a: 4621 mov r1, r4
  7446. 800305c: b991 cbnz r1, 8003084 <_malloc_r+0x54>
  7447. 800305e: 4c22 ldr r4, [pc, #136] ; (80030e8 <_malloc_r+0xb8>)
  7448. 8003060: 6823 ldr r3, [r4, #0]
  7449. 8003062: b91b cbnz r3, 800306c <_malloc_r+0x3c>
  7450. 8003064: 4630 mov r0, r6
  7451. 8003066: f000 fb17 bl 8003698 <_sbrk_r>
  7452. 800306a: 6020 str r0, [r4, #0]
  7453. 800306c: 4629 mov r1, r5
  7454. 800306e: 4630 mov r0, r6
  7455. 8003070: f000 fb12 bl 8003698 <_sbrk_r>
  7456. 8003074: 1c43 adds r3, r0, #1
  7457. 8003076: d126 bne.n 80030c6 <_malloc_r+0x96>
  7458. 8003078: 230c movs r3, #12
  7459. 800307a: 4630 mov r0, r6
  7460. 800307c: 6033 str r3, [r6, #0]
  7461. 800307e: f000 fbc4 bl 800380a <__malloc_unlock>
  7462. 8003082: e7e4 b.n 800304e <_malloc_r+0x1e>
  7463. 8003084: 680b ldr r3, [r1, #0]
  7464. 8003086: 1b5b subs r3, r3, r5
  7465. 8003088: d41a bmi.n 80030c0 <_malloc_r+0x90>
  7466. 800308a: 2b0b cmp r3, #11
  7467. 800308c: d90f bls.n 80030ae <_malloc_r+0x7e>
  7468. 800308e: 600b str r3, [r1, #0]
  7469. 8003090: 18cc adds r4, r1, r3
  7470. 8003092: 50cd str r5, [r1, r3]
  7471. 8003094: 4630 mov r0, r6
  7472. 8003096: f000 fbb8 bl 800380a <__malloc_unlock>
  7473. 800309a: f104 000b add.w r0, r4, #11
  7474. 800309e: 1d23 adds r3, r4, #4
  7475. 80030a0: f020 0007 bic.w r0, r0, #7
  7476. 80030a4: 1ac3 subs r3, r0, r3
  7477. 80030a6: d01b beq.n 80030e0 <_malloc_r+0xb0>
  7478. 80030a8: 425a negs r2, r3
  7479. 80030aa: 50e2 str r2, [r4, r3]
  7480. 80030ac: bd70 pop {r4, r5, r6, pc}
  7481. 80030ae: 428c cmp r4, r1
  7482. 80030b0: bf0b itete eq
  7483. 80030b2: 6863 ldreq r3, [r4, #4]
  7484. 80030b4: 684b ldrne r3, [r1, #4]
  7485. 80030b6: 6013 streq r3, [r2, #0]
  7486. 80030b8: 6063 strne r3, [r4, #4]
  7487. 80030ba: bf18 it ne
  7488. 80030bc: 460c movne r4, r1
  7489. 80030be: e7e9 b.n 8003094 <_malloc_r+0x64>
  7490. 80030c0: 460c mov r4, r1
  7491. 80030c2: 6849 ldr r1, [r1, #4]
  7492. 80030c4: e7ca b.n 800305c <_malloc_r+0x2c>
  7493. 80030c6: 1cc4 adds r4, r0, #3
  7494. 80030c8: f024 0403 bic.w r4, r4, #3
  7495. 80030cc: 42a0 cmp r0, r4
  7496. 80030ce: d005 beq.n 80030dc <_malloc_r+0xac>
  7497. 80030d0: 1a21 subs r1, r4, r0
  7498. 80030d2: 4630 mov r0, r6
  7499. 80030d4: f000 fae0 bl 8003698 <_sbrk_r>
  7500. 80030d8: 3001 adds r0, #1
  7501. 80030da: d0cd beq.n 8003078 <_malloc_r+0x48>
  7502. 80030dc: 6025 str r5, [r4, #0]
  7503. 80030de: e7d9 b.n 8003094 <_malloc_r+0x64>
  7504. 80030e0: bd70 pop {r4, r5, r6, pc}
  7505. 80030e2: bf00 nop
  7506. 80030e4: 200002f0 .word 0x200002f0
  7507. 80030e8: 200002f4 .word 0x200002f4
  7508. 080030ec <__sfputc_r>:
  7509. 80030ec: 6893 ldr r3, [r2, #8]
  7510. 80030ee: b410 push {r4}
  7511. 80030f0: 3b01 subs r3, #1
  7512. 80030f2: 2b00 cmp r3, #0
  7513. 80030f4: 6093 str r3, [r2, #8]
  7514. 80030f6: da08 bge.n 800310a <__sfputc_r+0x1e>
  7515. 80030f8: 6994 ldr r4, [r2, #24]
  7516. 80030fa: 42a3 cmp r3, r4
  7517. 80030fc: db02 blt.n 8003104 <__sfputc_r+0x18>
  7518. 80030fe: b2cb uxtb r3, r1
  7519. 8003100: 2b0a cmp r3, #10
  7520. 8003102: d102 bne.n 800310a <__sfputc_r+0x1e>
  7521. 8003104: bc10 pop {r4}
  7522. 8003106: f7ff bc9f b.w 8002a48 <__swbuf_r>
  7523. 800310a: 6813 ldr r3, [r2, #0]
  7524. 800310c: 1c58 adds r0, r3, #1
  7525. 800310e: 6010 str r0, [r2, #0]
  7526. 8003110: 7019 strb r1, [r3, #0]
  7527. 8003112: b2c8 uxtb r0, r1
  7528. 8003114: bc10 pop {r4}
  7529. 8003116: 4770 bx lr
  7530. 08003118 <__sfputs_r>:
  7531. 8003118: b5f8 push {r3, r4, r5, r6, r7, lr}
  7532. 800311a: 4606 mov r6, r0
  7533. 800311c: 460f mov r7, r1
  7534. 800311e: 4614 mov r4, r2
  7535. 8003120: 18d5 adds r5, r2, r3
  7536. 8003122: 42ac cmp r4, r5
  7537. 8003124: d101 bne.n 800312a <__sfputs_r+0x12>
  7538. 8003126: 2000 movs r0, #0
  7539. 8003128: e007 b.n 800313a <__sfputs_r+0x22>
  7540. 800312a: 463a mov r2, r7
  7541. 800312c: f814 1b01 ldrb.w r1, [r4], #1
  7542. 8003130: 4630 mov r0, r6
  7543. 8003132: f7ff ffdb bl 80030ec <__sfputc_r>
  7544. 8003136: 1c43 adds r3, r0, #1
  7545. 8003138: d1f3 bne.n 8003122 <__sfputs_r+0xa>
  7546. 800313a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7547. 0800313c <_vfiprintf_r>:
  7548. 800313c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7549. 8003140: b09d sub sp, #116 ; 0x74
  7550. 8003142: 460c mov r4, r1
  7551. 8003144: 4617 mov r7, r2
  7552. 8003146: 9303 str r3, [sp, #12]
  7553. 8003148: 4606 mov r6, r0
  7554. 800314a: b118 cbz r0, 8003154 <_vfiprintf_r+0x18>
  7555. 800314c: 6983 ldr r3, [r0, #24]
  7556. 800314e: b90b cbnz r3, 8003154 <_vfiprintf_r+0x18>
  7557. 8003150: f7ff fe2c bl 8002dac <__sinit>
  7558. 8003154: 4b7c ldr r3, [pc, #496] ; (8003348 <_vfiprintf_r+0x20c>)
  7559. 8003156: 429c cmp r4, r3
  7560. 8003158: d157 bne.n 800320a <_vfiprintf_r+0xce>
  7561. 800315a: 6874 ldr r4, [r6, #4]
  7562. 800315c: 89a3 ldrh r3, [r4, #12]
  7563. 800315e: 0718 lsls r0, r3, #28
  7564. 8003160: d55d bpl.n 800321e <_vfiprintf_r+0xe2>
  7565. 8003162: 6923 ldr r3, [r4, #16]
  7566. 8003164: 2b00 cmp r3, #0
  7567. 8003166: d05a beq.n 800321e <_vfiprintf_r+0xe2>
  7568. 8003168: 2300 movs r3, #0
  7569. 800316a: 9309 str r3, [sp, #36] ; 0x24
  7570. 800316c: 2320 movs r3, #32
  7571. 800316e: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  7572. 8003172: 2330 movs r3, #48 ; 0x30
  7573. 8003174: f04f 0b01 mov.w fp, #1
  7574. 8003178: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  7575. 800317c: 46b8 mov r8, r7
  7576. 800317e: 4645 mov r5, r8
  7577. 8003180: f815 3b01 ldrb.w r3, [r5], #1
  7578. 8003184: 2b00 cmp r3, #0
  7579. 8003186: d155 bne.n 8003234 <_vfiprintf_r+0xf8>
  7580. 8003188: ebb8 0a07 subs.w sl, r8, r7
  7581. 800318c: d00b beq.n 80031a6 <_vfiprintf_r+0x6a>
  7582. 800318e: 4653 mov r3, sl
  7583. 8003190: 463a mov r2, r7
  7584. 8003192: 4621 mov r1, r4
  7585. 8003194: 4630 mov r0, r6
  7586. 8003196: f7ff ffbf bl 8003118 <__sfputs_r>
  7587. 800319a: 3001 adds r0, #1
  7588. 800319c: f000 80c4 beq.w 8003328 <_vfiprintf_r+0x1ec>
  7589. 80031a0: 9b09 ldr r3, [sp, #36] ; 0x24
  7590. 80031a2: 4453 add r3, sl
  7591. 80031a4: 9309 str r3, [sp, #36] ; 0x24
  7592. 80031a6: f898 3000 ldrb.w r3, [r8]
  7593. 80031aa: 2b00 cmp r3, #0
  7594. 80031ac: f000 80bc beq.w 8003328 <_vfiprintf_r+0x1ec>
  7595. 80031b0: 2300 movs r3, #0
  7596. 80031b2: f04f 32ff mov.w r2, #4294967295
  7597. 80031b6: 9304 str r3, [sp, #16]
  7598. 80031b8: 9307 str r3, [sp, #28]
  7599. 80031ba: 9205 str r2, [sp, #20]
  7600. 80031bc: 9306 str r3, [sp, #24]
  7601. 80031be: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  7602. 80031c2: 931a str r3, [sp, #104] ; 0x68
  7603. 80031c4: 2205 movs r2, #5
  7604. 80031c6: 7829 ldrb r1, [r5, #0]
  7605. 80031c8: 4860 ldr r0, [pc, #384] ; (800334c <_vfiprintf_r+0x210>)
  7606. 80031ca: f000 fb0f bl 80037ec <memchr>
  7607. 80031ce: f105 0801 add.w r8, r5, #1
  7608. 80031d2: 9b04 ldr r3, [sp, #16]
  7609. 80031d4: 2800 cmp r0, #0
  7610. 80031d6: d131 bne.n 800323c <_vfiprintf_r+0x100>
  7611. 80031d8: 06d9 lsls r1, r3, #27
  7612. 80031da: bf44 itt mi
  7613. 80031dc: 2220 movmi r2, #32
  7614. 80031de: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7615. 80031e2: 071a lsls r2, r3, #28
  7616. 80031e4: bf44 itt mi
  7617. 80031e6: 222b movmi r2, #43 ; 0x2b
  7618. 80031e8: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7619. 80031ec: 782a ldrb r2, [r5, #0]
  7620. 80031ee: 2a2a cmp r2, #42 ; 0x2a
  7621. 80031f0: d02c beq.n 800324c <_vfiprintf_r+0x110>
  7622. 80031f2: 2100 movs r1, #0
  7623. 80031f4: 200a movs r0, #10
  7624. 80031f6: 9a07 ldr r2, [sp, #28]
  7625. 80031f8: 46a8 mov r8, r5
  7626. 80031fa: f898 3000 ldrb.w r3, [r8]
  7627. 80031fe: 3501 adds r5, #1
  7628. 8003200: 3b30 subs r3, #48 ; 0x30
  7629. 8003202: 2b09 cmp r3, #9
  7630. 8003204: d96d bls.n 80032e2 <_vfiprintf_r+0x1a6>
  7631. 8003206: b371 cbz r1, 8003266 <_vfiprintf_r+0x12a>
  7632. 8003208: e026 b.n 8003258 <_vfiprintf_r+0x11c>
  7633. 800320a: 4b51 ldr r3, [pc, #324] ; (8003350 <_vfiprintf_r+0x214>)
  7634. 800320c: 429c cmp r4, r3
  7635. 800320e: d101 bne.n 8003214 <_vfiprintf_r+0xd8>
  7636. 8003210: 68b4 ldr r4, [r6, #8]
  7637. 8003212: e7a3 b.n 800315c <_vfiprintf_r+0x20>
  7638. 8003214: 4b4f ldr r3, [pc, #316] ; (8003354 <_vfiprintf_r+0x218>)
  7639. 8003216: 429c cmp r4, r3
  7640. 8003218: bf08 it eq
  7641. 800321a: 68f4 ldreq r4, [r6, #12]
  7642. 800321c: e79e b.n 800315c <_vfiprintf_r+0x20>
  7643. 800321e: 4621 mov r1, r4
  7644. 8003220: 4630 mov r0, r6
  7645. 8003222: f7ff fc63 bl 8002aec <__swsetup_r>
  7646. 8003226: 2800 cmp r0, #0
  7647. 8003228: d09e beq.n 8003168 <_vfiprintf_r+0x2c>
  7648. 800322a: f04f 30ff mov.w r0, #4294967295
  7649. 800322e: b01d add sp, #116 ; 0x74
  7650. 8003230: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7651. 8003234: 2b25 cmp r3, #37 ; 0x25
  7652. 8003236: d0a7 beq.n 8003188 <_vfiprintf_r+0x4c>
  7653. 8003238: 46a8 mov r8, r5
  7654. 800323a: e7a0 b.n 800317e <_vfiprintf_r+0x42>
  7655. 800323c: 4a43 ldr r2, [pc, #268] ; (800334c <_vfiprintf_r+0x210>)
  7656. 800323e: 4645 mov r5, r8
  7657. 8003240: 1a80 subs r0, r0, r2
  7658. 8003242: fa0b f000 lsl.w r0, fp, r0
  7659. 8003246: 4318 orrs r0, r3
  7660. 8003248: 9004 str r0, [sp, #16]
  7661. 800324a: e7bb b.n 80031c4 <_vfiprintf_r+0x88>
  7662. 800324c: 9a03 ldr r2, [sp, #12]
  7663. 800324e: 1d11 adds r1, r2, #4
  7664. 8003250: 6812 ldr r2, [r2, #0]
  7665. 8003252: 9103 str r1, [sp, #12]
  7666. 8003254: 2a00 cmp r2, #0
  7667. 8003256: db01 blt.n 800325c <_vfiprintf_r+0x120>
  7668. 8003258: 9207 str r2, [sp, #28]
  7669. 800325a: e004 b.n 8003266 <_vfiprintf_r+0x12a>
  7670. 800325c: 4252 negs r2, r2
  7671. 800325e: f043 0302 orr.w r3, r3, #2
  7672. 8003262: 9207 str r2, [sp, #28]
  7673. 8003264: 9304 str r3, [sp, #16]
  7674. 8003266: f898 3000 ldrb.w r3, [r8]
  7675. 800326a: 2b2e cmp r3, #46 ; 0x2e
  7676. 800326c: d110 bne.n 8003290 <_vfiprintf_r+0x154>
  7677. 800326e: f898 3001 ldrb.w r3, [r8, #1]
  7678. 8003272: f108 0101 add.w r1, r8, #1
  7679. 8003276: 2b2a cmp r3, #42 ; 0x2a
  7680. 8003278: d137 bne.n 80032ea <_vfiprintf_r+0x1ae>
  7681. 800327a: 9b03 ldr r3, [sp, #12]
  7682. 800327c: f108 0802 add.w r8, r8, #2
  7683. 8003280: 1d1a adds r2, r3, #4
  7684. 8003282: 681b ldr r3, [r3, #0]
  7685. 8003284: 9203 str r2, [sp, #12]
  7686. 8003286: 2b00 cmp r3, #0
  7687. 8003288: bfb8 it lt
  7688. 800328a: f04f 33ff movlt.w r3, #4294967295
  7689. 800328e: 9305 str r3, [sp, #20]
  7690. 8003290: 4d31 ldr r5, [pc, #196] ; (8003358 <_vfiprintf_r+0x21c>)
  7691. 8003292: 2203 movs r2, #3
  7692. 8003294: f898 1000 ldrb.w r1, [r8]
  7693. 8003298: 4628 mov r0, r5
  7694. 800329a: f000 faa7 bl 80037ec <memchr>
  7695. 800329e: b140 cbz r0, 80032b2 <_vfiprintf_r+0x176>
  7696. 80032a0: 2340 movs r3, #64 ; 0x40
  7697. 80032a2: 1b40 subs r0, r0, r5
  7698. 80032a4: fa03 f000 lsl.w r0, r3, r0
  7699. 80032a8: 9b04 ldr r3, [sp, #16]
  7700. 80032aa: f108 0801 add.w r8, r8, #1
  7701. 80032ae: 4303 orrs r3, r0
  7702. 80032b0: 9304 str r3, [sp, #16]
  7703. 80032b2: f898 1000 ldrb.w r1, [r8]
  7704. 80032b6: 2206 movs r2, #6
  7705. 80032b8: 4828 ldr r0, [pc, #160] ; (800335c <_vfiprintf_r+0x220>)
  7706. 80032ba: f108 0701 add.w r7, r8, #1
  7707. 80032be: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  7708. 80032c2: f000 fa93 bl 80037ec <memchr>
  7709. 80032c6: 2800 cmp r0, #0
  7710. 80032c8: d034 beq.n 8003334 <_vfiprintf_r+0x1f8>
  7711. 80032ca: 4b25 ldr r3, [pc, #148] ; (8003360 <_vfiprintf_r+0x224>)
  7712. 80032cc: bb03 cbnz r3, 8003310 <_vfiprintf_r+0x1d4>
  7713. 80032ce: 9b03 ldr r3, [sp, #12]
  7714. 80032d0: 3307 adds r3, #7
  7715. 80032d2: f023 0307 bic.w r3, r3, #7
  7716. 80032d6: 3308 adds r3, #8
  7717. 80032d8: 9303 str r3, [sp, #12]
  7718. 80032da: 9b09 ldr r3, [sp, #36] ; 0x24
  7719. 80032dc: 444b add r3, r9
  7720. 80032de: 9309 str r3, [sp, #36] ; 0x24
  7721. 80032e0: e74c b.n 800317c <_vfiprintf_r+0x40>
  7722. 80032e2: fb00 3202 mla r2, r0, r2, r3
  7723. 80032e6: 2101 movs r1, #1
  7724. 80032e8: e786 b.n 80031f8 <_vfiprintf_r+0xbc>
  7725. 80032ea: 2300 movs r3, #0
  7726. 80032ec: 250a movs r5, #10
  7727. 80032ee: 4618 mov r0, r3
  7728. 80032f0: 9305 str r3, [sp, #20]
  7729. 80032f2: 4688 mov r8, r1
  7730. 80032f4: f898 2000 ldrb.w r2, [r8]
  7731. 80032f8: 3101 adds r1, #1
  7732. 80032fa: 3a30 subs r2, #48 ; 0x30
  7733. 80032fc: 2a09 cmp r2, #9
  7734. 80032fe: d903 bls.n 8003308 <_vfiprintf_r+0x1cc>
  7735. 8003300: 2b00 cmp r3, #0
  7736. 8003302: d0c5 beq.n 8003290 <_vfiprintf_r+0x154>
  7737. 8003304: 9005 str r0, [sp, #20]
  7738. 8003306: e7c3 b.n 8003290 <_vfiprintf_r+0x154>
  7739. 8003308: fb05 2000 mla r0, r5, r0, r2
  7740. 800330c: 2301 movs r3, #1
  7741. 800330e: e7f0 b.n 80032f2 <_vfiprintf_r+0x1b6>
  7742. 8003310: ab03 add r3, sp, #12
  7743. 8003312: 9300 str r3, [sp, #0]
  7744. 8003314: 4622 mov r2, r4
  7745. 8003316: 4b13 ldr r3, [pc, #76] ; (8003364 <_vfiprintf_r+0x228>)
  7746. 8003318: a904 add r1, sp, #16
  7747. 800331a: 4630 mov r0, r6
  7748. 800331c: f3af 8000 nop.w
  7749. 8003320: f1b0 3fff cmp.w r0, #4294967295
  7750. 8003324: 4681 mov r9, r0
  7751. 8003326: d1d8 bne.n 80032da <_vfiprintf_r+0x19e>
  7752. 8003328: 89a3 ldrh r3, [r4, #12]
  7753. 800332a: 065b lsls r3, r3, #25
  7754. 800332c: f53f af7d bmi.w 800322a <_vfiprintf_r+0xee>
  7755. 8003330: 9809 ldr r0, [sp, #36] ; 0x24
  7756. 8003332: e77c b.n 800322e <_vfiprintf_r+0xf2>
  7757. 8003334: ab03 add r3, sp, #12
  7758. 8003336: 9300 str r3, [sp, #0]
  7759. 8003338: 4622 mov r2, r4
  7760. 800333a: 4b0a ldr r3, [pc, #40] ; (8003364 <_vfiprintf_r+0x228>)
  7761. 800333c: a904 add r1, sp, #16
  7762. 800333e: 4630 mov r0, r6
  7763. 8003340: f000 f88a bl 8003458 <_printf_i>
  7764. 8003344: e7ec b.n 8003320 <_vfiprintf_r+0x1e4>
  7765. 8003346: bf00 nop
  7766. 8003348: 080039b8 .word 0x080039b8
  7767. 800334c: 080039f8 .word 0x080039f8
  7768. 8003350: 080039d8 .word 0x080039d8
  7769. 8003354: 08003998 .word 0x08003998
  7770. 8003358: 080039fe .word 0x080039fe
  7771. 800335c: 08003a02 .word 0x08003a02
  7772. 8003360: 00000000 .word 0x00000000
  7773. 8003364: 08003119 .word 0x08003119
  7774. 08003368 <_printf_common>:
  7775. 8003368: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7776. 800336c: 4691 mov r9, r2
  7777. 800336e: 461f mov r7, r3
  7778. 8003370: 688a ldr r2, [r1, #8]
  7779. 8003372: 690b ldr r3, [r1, #16]
  7780. 8003374: 4606 mov r6, r0
  7781. 8003376: 4293 cmp r3, r2
  7782. 8003378: bfb8 it lt
  7783. 800337a: 4613 movlt r3, r2
  7784. 800337c: f8c9 3000 str.w r3, [r9]
  7785. 8003380: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  7786. 8003384: 460c mov r4, r1
  7787. 8003386: f8dd 8020 ldr.w r8, [sp, #32]
  7788. 800338a: b112 cbz r2, 8003392 <_printf_common+0x2a>
  7789. 800338c: 3301 adds r3, #1
  7790. 800338e: f8c9 3000 str.w r3, [r9]
  7791. 8003392: 6823 ldr r3, [r4, #0]
  7792. 8003394: 0699 lsls r1, r3, #26
  7793. 8003396: bf42 ittt mi
  7794. 8003398: f8d9 3000 ldrmi.w r3, [r9]
  7795. 800339c: 3302 addmi r3, #2
  7796. 800339e: f8c9 3000 strmi.w r3, [r9]
  7797. 80033a2: 6825 ldr r5, [r4, #0]
  7798. 80033a4: f015 0506 ands.w r5, r5, #6
  7799. 80033a8: d107 bne.n 80033ba <_printf_common+0x52>
  7800. 80033aa: f104 0a19 add.w sl, r4, #25
  7801. 80033ae: 68e3 ldr r3, [r4, #12]
  7802. 80033b0: f8d9 2000 ldr.w r2, [r9]
  7803. 80033b4: 1a9b subs r3, r3, r2
  7804. 80033b6: 429d cmp r5, r3
  7805. 80033b8: db2a blt.n 8003410 <_printf_common+0xa8>
  7806. 80033ba: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  7807. 80033be: 6822 ldr r2, [r4, #0]
  7808. 80033c0: 3300 adds r3, #0
  7809. 80033c2: bf18 it ne
  7810. 80033c4: 2301 movne r3, #1
  7811. 80033c6: 0692 lsls r2, r2, #26
  7812. 80033c8: d42f bmi.n 800342a <_printf_common+0xc2>
  7813. 80033ca: f104 0243 add.w r2, r4, #67 ; 0x43
  7814. 80033ce: 4639 mov r1, r7
  7815. 80033d0: 4630 mov r0, r6
  7816. 80033d2: 47c0 blx r8
  7817. 80033d4: 3001 adds r0, #1
  7818. 80033d6: d022 beq.n 800341e <_printf_common+0xb6>
  7819. 80033d8: 6823 ldr r3, [r4, #0]
  7820. 80033da: 68e5 ldr r5, [r4, #12]
  7821. 80033dc: f003 0306 and.w r3, r3, #6
  7822. 80033e0: 2b04 cmp r3, #4
  7823. 80033e2: bf18 it ne
  7824. 80033e4: 2500 movne r5, #0
  7825. 80033e6: f8d9 2000 ldr.w r2, [r9]
  7826. 80033ea: f04f 0900 mov.w r9, #0
  7827. 80033ee: bf08 it eq
  7828. 80033f0: 1aad subeq r5, r5, r2
  7829. 80033f2: 68a3 ldr r3, [r4, #8]
  7830. 80033f4: 6922 ldr r2, [r4, #16]
  7831. 80033f6: bf08 it eq
  7832. 80033f8: ea25 75e5 biceq.w r5, r5, r5, asr #31
  7833. 80033fc: 4293 cmp r3, r2
  7834. 80033fe: bfc4 itt gt
  7835. 8003400: 1a9b subgt r3, r3, r2
  7836. 8003402: 18ed addgt r5, r5, r3
  7837. 8003404: 341a adds r4, #26
  7838. 8003406: 454d cmp r5, r9
  7839. 8003408: d11b bne.n 8003442 <_printf_common+0xda>
  7840. 800340a: 2000 movs r0, #0
  7841. 800340c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7842. 8003410: 2301 movs r3, #1
  7843. 8003412: 4652 mov r2, sl
  7844. 8003414: 4639 mov r1, r7
  7845. 8003416: 4630 mov r0, r6
  7846. 8003418: 47c0 blx r8
  7847. 800341a: 3001 adds r0, #1
  7848. 800341c: d103 bne.n 8003426 <_printf_common+0xbe>
  7849. 800341e: f04f 30ff mov.w r0, #4294967295
  7850. 8003422: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7851. 8003426: 3501 adds r5, #1
  7852. 8003428: e7c1 b.n 80033ae <_printf_common+0x46>
  7853. 800342a: 2030 movs r0, #48 ; 0x30
  7854. 800342c: 18e1 adds r1, r4, r3
  7855. 800342e: f881 0043 strb.w r0, [r1, #67] ; 0x43
  7856. 8003432: 1c5a adds r2, r3, #1
  7857. 8003434: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  7858. 8003438: 4422 add r2, r4
  7859. 800343a: 3302 adds r3, #2
  7860. 800343c: f882 1043 strb.w r1, [r2, #67] ; 0x43
  7861. 8003440: e7c3 b.n 80033ca <_printf_common+0x62>
  7862. 8003442: 2301 movs r3, #1
  7863. 8003444: 4622 mov r2, r4
  7864. 8003446: 4639 mov r1, r7
  7865. 8003448: 4630 mov r0, r6
  7866. 800344a: 47c0 blx r8
  7867. 800344c: 3001 adds r0, #1
  7868. 800344e: d0e6 beq.n 800341e <_printf_common+0xb6>
  7869. 8003450: f109 0901 add.w r9, r9, #1
  7870. 8003454: e7d7 b.n 8003406 <_printf_common+0x9e>
  7871. ...
  7872. 08003458 <_printf_i>:
  7873. 8003458: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7874. 800345c: 4617 mov r7, r2
  7875. 800345e: 7e0a ldrb r2, [r1, #24]
  7876. 8003460: b085 sub sp, #20
  7877. 8003462: 2a6e cmp r2, #110 ; 0x6e
  7878. 8003464: 4698 mov r8, r3
  7879. 8003466: 4606 mov r6, r0
  7880. 8003468: 460c mov r4, r1
  7881. 800346a: 9b0c ldr r3, [sp, #48] ; 0x30
  7882. 800346c: f101 0e43 add.w lr, r1, #67 ; 0x43
  7883. 8003470: f000 80bc beq.w 80035ec <_printf_i+0x194>
  7884. 8003474: d81a bhi.n 80034ac <_printf_i+0x54>
  7885. 8003476: 2a63 cmp r2, #99 ; 0x63
  7886. 8003478: d02e beq.n 80034d8 <_printf_i+0x80>
  7887. 800347a: d80a bhi.n 8003492 <_printf_i+0x3a>
  7888. 800347c: 2a00 cmp r2, #0
  7889. 800347e: f000 80c8 beq.w 8003612 <_printf_i+0x1ba>
  7890. 8003482: 2a58 cmp r2, #88 ; 0x58
  7891. 8003484: f000 808a beq.w 800359c <_printf_i+0x144>
  7892. 8003488: f104 0542 add.w r5, r4, #66 ; 0x42
  7893. 800348c: f884 2042 strb.w r2, [r4, #66] ; 0x42
  7894. 8003490: e02a b.n 80034e8 <_printf_i+0x90>
  7895. 8003492: 2a64 cmp r2, #100 ; 0x64
  7896. 8003494: d001 beq.n 800349a <_printf_i+0x42>
  7897. 8003496: 2a69 cmp r2, #105 ; 0x69
  7898. 8003498: d1f6 bne.n 8003488 <_printf_i+0x30>
  7899. 800349a: 6821 ldr r1, [r4, #0]
  7900. 800349c: 681a ldr r2, [r3, #0]
  7901. 800349e: f011 0f80 tst.w r1, #128 ; 0x80
  7902. 80034a2: d023 beq.n 80034ec <_printf_i+0x94>
  7903. 80034a4: 1d11 adds r1, r2, #4
  7904. 80034a6: 6019 str r1, [r3, #0]
  7905. 80034a8: 6813 ldr r3, [r2, #0]
  7906. 80034aa: e027 b.n 80034fc <_printf_i+0xa4>
  7907. 80034ac: 2a73 cmp r2, #115 ; 0x73
  7908. 80034ae: f000 80b4 beq.w 800361a <_printf_i+0x1c2>
  7909. 80034b2: d808 bhi.n 80034c6 <_printf_i+0x6e>
  7910. 80034b4: 2a6f cmp r2, #111 ; 0x6f
  7911. 80034b6: d02a beq.n 800350e <_printf_i+0xb6>
  7912. 80034b8: 2a70 cmp r2, #112 ; 0x70
  7913. 80034ba: d1e5 bne.n 8003488 <_printf_i+0x30>
  7914. 80034bc: 680a ldr r2, [r1, #0]
  7915. 80034be: f042 0220 orr.w r2, r2, #32
  7916. 80034c2: 600a str r2, [r1, #0]
  7917. 80034c4: e003 b.n 80034ce <_printf_i+0x76>
  7918. 80034c6: 2a75 cmp r2, #117 ; 0x75
  7919. 80034c8: d021 beq.n 800350e <_printf_i+0xb6>
  7920. 80034ca: 2a78 cmp r2, #120 ; 0x78
  7921. 80034cc: d1dc bne.n 8003488 <_printf_i+0x30>
  7922. 80034ce: 2278 movs r2, #120 ; 0x78
  7923. 80034d0: 496f ldr r1, [pc, #444] ; (8003690 <_printf_i+0x238>)
  7924. 80034d2: f884 2045 strb.w r2, [r4, #69] ; 0x45
  7925. 80034d6: e064 b.n 80035a2 <_printf_i+0x14a>
  7926. 80034d8: 681a ldr r2, [r3, #0]
  7927. 80034da: f101 0542 add.w r5, r1, #66 ; 0x42
  7928. 80034de: 1d11 adds r1, r2, #4
  7929. 80034e0: 6019 str r1, [r3, #0]
  7930. 80034e2: 6813 ldr r3, [r2, #0]
  7931. 80034e4: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7932. 80034e8: 2301 movs r3, #1
  7933. 80034ea: e0a3 b.n 8003634 <_printf_i+0x1dc>
  7934. 80034ec: f011 0f40 tst.w r1, #64 ; 0x40
  7935. 80034f0: f102 0104 add.w r1, r2, #4
  7936. 80034f4: 6019 str r1, [r3, #0]
  7937. 80034f6: d0d7 beq.n 80034a8 <_printf_i+0x50>
  7938. 80034f8: f9b2 3000 ldrsh.w r3, [r2]
  7939. 80034fc: 2b00 cmp r3, #0
  7940. 80034fe: da03 bge.n 8003508 <_printf_i+0xb0>
  7941. 8003500: 222d movs r2, #45 ; 0x2d
  7942. 8003502: 425b negs r3, r3
  7943. 8003504: f884 2043 strb.w r2, [r4, #67] ; 0x43
  7944. 8003508: 4962 ldr r1, [pc, #392] ; (8003694 <_printf_i+0x23c>)
  7945. 800350a: 220a movs r2, #10
  7946. 800350c: e017 b.n 800353e <_printf_i+0xe6>
  7947. 800350e: 6820 ldr r0, [r4, #0]
  7948. 8003510: 6819 ldr r1, [r3, #0]
  7949. 8003512: f010 0f80 tst.w r0, #128 ; 0x80
  7950. 8003516: d003 beq.n 8003520 <_printf_i+0xc8>
  7951. 8003518: 1d08 adds r0, r1, #4
  7952. 800351a: 6018 str r0, [r3, #0]
  7953. 800351c: 680b ldr r3, [r1, #0]
  7954. 800351e: e006 b.n 800352e <_printf_i+0xd6>
  7955. 8003520: f010 0f40 tst.w r0, #64 ; 0x40
  7956. 8003524: f101 0004 add.w r0, r1, #4
  7957. 8003528: 6018 str r0, [r3, #0]
  7958. 800352a: d0f7 beq.n 800351c <_printf_i+0xc4>
  7959. 800352c: 880b ldrh r3, [r1, #0]
  7960. 800352e: 2a6f cmp r2, #111 ; 0x6f
  7961. 8003530: bf14 ite ne
  7962. 8003532: 220a movne r2, #10
  7963. 8003534: 2208 moveq r2, #8
  7964. 8003536: 4957 ldr r1, [pc, #348] ; (8003694 <_printf_i+0x23c>)
  7965. 8003538: 2000 movs r0, #0
  7966. 800353a: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7967. 800353e: 6865 ldr r5, [r4, #4]
  7968. 8003540: 2d00 cmp r5, #0
  7969. 8003542: 60a5 str r5, [r4, #8]
  7970. 8003544: f2c0 809c blt.w 8003680 <_printf_i+0x228>
  7971. 8003548: 6820 ldr r0, [r4, #0]
  7972. 800354a: f020 0004 bic.w r0, r0, #4
  7973. 800354e: 6020 str r0, [r4, #0]
  7974. 8003550: 2b00 cmp r3, #0
  7975. 8003552: d13f bne.n 80035d4 <_printf_i+0x17c>
  7976. 8003554: 2d00 cmp r5, #0
  7977. 8003556: f040 8095 bne.w 8003684 <_printf_i+0x22c>
  7978. 800355a: 4675 mov r5, lr
  7979. 800355c: 2a08 cmp r2, #8
  7980. 800355e: d10b bne.n 8003578 <_printf_i+0x120>
  7981. 8003560: 6823 ldr r3, [r4, #0]
  7982. 8003562: 07da lsls r2, r3, #31
  7983. 8003564: d508 bpl.n 8003578 <_printf_i+0x120>
  7984. 8003566: 6923 ldr r3, [r4, #16]
  7985. 8003568: 6862 ldr r2, [r4, #4]
  7986. 800356a: 429a cmp r2, r3
  7987. 800356c: bfde ittt le
  7988. 800356e: 2330 movle r3, #48 ; 0x30
  7989. 8003570: f805 3c01 strble.w r3, [r5, #-1]
  7990. 8003574: f105 35ff addle.w r5, r5, #4294967295
  7991. 8003578: ebae 0305 sub.w r3, lr, r5
  7992. 800357c: 6123 str r3, [r4, #16]
  7993. 800357e: f8cd 8000 str.w r8, [sp]
  7994. 8003582: 463b mov r3, r7
  7995. 8003584: aa03 add r2, sp, #12
  7996. 8003586: 4621 mov r1, r4
  7997. 8003588: 4630 mov r0, r6
  7998. 800358a: f7ff feed bl 8003368 <_printf_common>
  7999. 800358e: 3001 adds r0, #1
  8000. 8003590: d155 bne.n 800363e <_printf_i+0x1e6>
  8001. 8003592: f04f 30ff mov.w r0, #4294967295
  8002. 8003596: b005 add sp, #20
  8003. 8003598: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  8004. 800359c: f881 2045 strb.w r2, [r1, #69] ; 0x45
  8005. 80035a0: 493c ldr r1, [pc, #240] ; (8003694 <_printf_i+0x23c>)
  8006. 80035a2: 6822 ldr r2, [r4, #0]
  8007. 80035a4: 6818 ldr r0, [r3, #0]
  8008. 80035a6: f012 0f80 tst.w r2, #128 ; 0x80
  8009. 80035aa: f100 0504 add.w r5, r0, #4
  8010. 80035ae: 601d str r5, [r3, #0]
  8011. 80035b0: d001 beq.n 80035b6 <_printf_i+0x15e>
  8012. 80035b2: 6803 ldr r3, [r0, #0]
  8013. 80035b4: e002 b.n 80035bc <_printf_i+0x164>
  8014. 80035b6: 0655 lsls r5, r2, #25
  8015. 80035b8: d5fb bpl.n 80035b2 <_printf_i+0x15a>
  8016. 80035ba: 8803 ldrh r3, [r0, #0]
  8017. 80035bc: 07d0 lsls r0, r2, #31
  8018. 80035be: bf44 itt mi
  8019. 80035c0: f042 0220 orrmi.w r2, r2, #32
  8020. 80035c4: 6022 strmi r2, [r4, #0]
  8021. 80035c6: b91b cbnz r3, 80035d0 <_printf_i+0x178>
  8022. 80035c8: 6822 ldr r2, [r4, #0]
  8023. 80035ca: f022 0220 bic.w r2, r2, #32
  8024. 80035ce: 6022 str r2, [r4, #0]
  8025. 80035d0: 2210 movs r2, #16
  8026. 80035d2: e7b1 b.n 8003538 <_printf_i+0xe0>
  8027. 80035d4: 4675 mov r5, lr
  8028. 80035d6: fbb3 f0f2 udiv r0, r3, r2
  8029. 80035da: fb02 3310 mls r3, r2, r0, r3
  8030. 80035de: 5ccb ldrb r3, [r1, r3]
  8031. 80035e0: f805 3d01 strb.w r3, [r5, #-1]!
  8032. 80035e4: 4603 mov r3, r0
  8033. 80035e6: 2800 cmp r0, #0
  8034. 80035e8: d1f5 bne.n 80035d6 <_printf_i+0x17e>
  8035. 80035ea: e7b7 b.n 800355c <_printf_i+0x104>
  8036. 80035ec: 6808 ldr r0, [r1, #0]
  8037. 80035ee: 681a ldr r2, [r3, #0]
  8038. 80035f0: f010 0f80 tst.w r0, #128 ; 0x80
  8039. 80035f4: 6949 ldr r1, [r1, #20]
  8040. 80035f6: d004 beq.n 8003602 <_printf_i+0x1aa>
  8041. 80035f8: 1d10 adds r0, r2, #4
  8042. 80035fa: 6018 str r0, [r3, #0]
  8043. 80035fc: 6813 ldr r3, [r2, #0]
  8044. 80035fe: 6019 str r1, [r3, #0]
  8045. 8003600: e007 b.n 8003612 <_printf_i+0x1ba>
  8046. 8003602: f010 0f40 tst.w r0, #64 ; 0x40
  8047. 8003606: f102 0004 add.w r0, r2, #4
  8048. 800360a: 6018 str r0, [r3, #0]
  8049. 800360c: 6813 ldr r3, [r2, #0]
  8050. 800360e: d0f6 beq.n 80035fe <_printf_i+0x1a6>
  8051. 8003610: 8019 strh r1, [r3, #0]
  8052. 8003612: 2300 movs r3, #0
  8053. 8003614: 4675 mov r5, lr
  8054. 8003616: 6123 str r3, [r4, #16]
  8055. 8003618: e7b1 b.n 800357e <_printf_i+0x126>
  8056. 800361a: 681a ldr r2, [r3, #0]
  8057. 800361c: 1d11 adds r1, r2, #4
  8058. 800361e: 6019 str r1, [r3, #0]
  8059. 8003620: 6815 ldr r5, [r2, #0]
  8060. 8003622: 2100 movs r1, #0
  8061. 8003624: 6862 ldr r2, [r4, #4]
  8062. 8003626: 4628 mov r0, r5
  8063. 8003628: f000 f8e0 bl 80037ec <memchr>
  8064. 800362c: b108 cbz r0, 8003632 <_printf_i+0x1da>
  8065. 800362e: 1b40 subs r0, r0, r5
  8066. 8003630: 6060 str r0, [r4, #4]
  8067. 8003632: 6863 ldr r3, [r4, #4]
  8068. 8003634: 6123 str r3, [r4, #16]
  8069. 8003636: 2300 movs r3, #0
  8070. 8003638: f884 3043 strb.w r3, [r4, #67] ; 0x43
  8071. 800363c: e79f b.n 800357e <_printf_i+0x126>
  8072. 800363e: 6923 ldr r3, [r4, #16]
  8073. 8003640: 462a mov r2, r5
  8074. 8003642: 4639 mov r1, r7
  8075. 8003644: 4630 mov r0, r6
  8076. 8003646: 47c0 blx r8
  8077. 8003648: 3001 adds r0, #1
  8078. 800364a: d0a2 beq.n 8003592 <_printf_i+0x13a>
  8079. 800364c: 6823 ldr r3, [r4, #0]
  8080. 800364e: 079b lsls r3, r3, #30
  8081. 8003650: d507 bpl.n 8003662 <_printf_i+0x20a>
  8082. 8003652: 2500 movs r5, #0
  8083. 8003654: f104 0919 add.w r9, r4, #25
  8084. 8003658: 68e3 ldr r3, [r4, #12]
  8085. 800365a: 9a03 ldr r2, [sp, #12]
  8086. 800365c: 1a9b subs r3, r3, r2
  8087. 800365e: 429d cmp r5, r3
  8088. 8003660: db05 blt.n 800366e <_printf_i+0x216>
  8089. 8003662: 68e0 ldr r0, [r4, #12]
  8090. 8003664: 9b03 ldr r3, [sp, #12]
  8091. 8003666: 4298 cmp r0, r3
  8092. 8003668: bfb8 it lt
  8093. 800366a: 4618 movlt r0, r3
  8094. 800366c: e793 b.n 8003596 <_printf_i+0x13e>
  8095. 800366e: 2301 movs r3, #1
  8096. 8003670: 464a mov r2, r9
  8097. 8003672: 4639 mov r1, r7
  8098. 8003674: 4630 mov r0, r6
  8099. 8003676: 47c0 blx r8
  8100. 8003678: 3001 adds r0, #1
  8101. 800367a: d08a beq.n 8003592 <_printf_i+0x13a>
  8102. 800367c: 3501 adds r5, #1
  8103. 800367e: e7eb b.n 8003658 <_printf_i+0x200>
  8104. 8003680: 2b00 cmp r3, #0
  8105. 8003682: d1a7 bne.n 80035d4 <_printf_i+0x17c>
  8106. 8003684: 780b ldrb r3, [r1, #0]
  8107. 8003686: f104 0542 add.w r5, r4, #66 ; 0x42
  8108. 800368a: f884 3042 strb.w r3, [r4, #66] ; 0x42
  8109. 800368e: e765 b.n 800355c <_printf_i+0x104>
  8110. 8003690: 08003a1a .word 0x08003a1a
  8111. 8003694: 08003a09 .word 0x08003a09
  8112. 08003698 <_sbrk_r>:
  8113. 8003698: b538 push {r3, r4, r5, lr}
  8114. 800369a: 2300 movs r3, #0
  8115. 800369c: 4c05 ldr r4, [pc, #20] ; (80036b4 <_sbrk_r+0x1c>)
  8116. 800369e: 4605 mov r5, r0
  8117. 80036a0: 4608 mov r0, r1
  8118. 80036a2: 6023 str r3, [r4, #0]
  8119. 80036a4: f7fe ff5a bl 800255c <_sbrk>
  8120. 80036a8: 1c43 adds r3, r0, #1
  8121. 80036aa: d102 bne.n 80036b2 <_sbrk_r+0x1a>
  8122. 80036ac: 6823 ldr r3, [r4, #0]
  8123. 80036ae: b103 cbz r3, 80036b2 <_sbrk_r+0x1a>
  8124. 80036b0: 602b str r3, [r5, #0]
  8125. 80036b2: bd38 pop {r3, r4, r5, pc}
  8126. 80036b4: 20001204 .word 0x20001204
  8127. 080036b8 <__sread>:
  8128. 80036b8: b510 push {r4, lr}
  8129. 80036ba: 460c mov r4, r1
  8130. 80036bc: f9b1 100e ldrsh.w r1, [r1, #14]
  8131. 80036c0: f000 f8a4 bl 800380c <_read_r>
  8132. 80036c4: 2800 cmp r0, #0
  8133. 80036c6: bfab itete ge
  8134. 80036c8: 6d63 ldrge r3, [r4, #84] ; 0x54
  8135. 80036ca: 89a3 ldrhlt r3, [r4, #12]
  8136. 80036cc: 181b addge r3, r3, r0
  8137. 80036ce: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  8138. 80036d2: bfac ite ge
  8139. 80036d4: 6563 strge r3, [r4, #84] ; 0x54
  8140. 80036d6: 81a3 strhlt r3, [r4, #12]
  8141. 80036d8: bd10 pop {r4, pc}
  8142. 080036da <__swrite>:
  8143. 80036da: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  8144. 80036de: 461f mov r7, r3
  8145. 80036e0: 898b ldrh r3, [r1, #12]
  8146. 80036e2: 4605 mov r5, r0
  8147. 80036e4: 05db lsls r3, r3, #23
  8148. 80036e6: 460c mov r4, r1
  8149. 80036e8: 4616 mov r6, r2
  8150. 80036ea: d505 bpl.n 80036f8 <__swrite+0x1e>
  8151. 80036ec: 2302 movs r3, #2
  8152. 80036ee: 2200 movs r2, #0
  8153. 80036f0: f9b1 100e ldrsh.w r1, [r1, #14]
  8154. 80036f4: f000 f868 bl 80037c8 <_lseek_r>
  8155. 80036f8: 89a3 ldrh r3, [r4, #12]
  8156. 80036fa: 4632 mov r2, r6
  8157. 80036fc: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  8158. 8003700: 81a3 strh r3, [r4, #12]
  8159. 8003702: f9b4 100e ldrsh.w r1, [r4, #14]
  8160. 8003706: 463b mov r3, r7
  8161. 8003708: 4628 mov r0, r5
  8162. 800370a: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  8163. 800370e: f000 b817 b.w 8003740 <_write_r>
  8164. 08003712 <__sseek>:
  8165. 8003712: b510 push {r4, lr}
  8166. 8003714: 460c mov r4, r1
  8167. 8003716: f9b1 100e ldrsh.w r1, [r1, #14]
  8168. 800371a: f000 f855 bl 80037c8 <_lseek_r>
  8169. 800371e: 1c43 adds r3, r0, #1
  8170. 8003720: 89a3 ldrh r3, [r4, #12]
  8171. 8003722: bf15 itete ne
  8172. 8003724: 6560 strne r0, [r4, #84] ; 0x54
  8173. 8003726: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  8174. 800372a: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  8175. 800372e: 81a3 strheq r3, [r4, #12]
  8176. 8003730: bf18 it ne
  8177. 8003732: 81a3 strhne r3, [r4, #12]
  8178. 8003734: bd10 pop {r4, pc}
  8179. 08003736 <__sclose>:
  8180. 8003736: f9b1 100e ldrsh.w r1, [r1, #14]
  8181. 800373a: f000 b813 b.w 8003764 <_close_r>
  8182. ...
  8183. 08003740 <_write_r>:
  8184. 8003740: b538 push {r3, r4, r5, lr}
  8185. 8003742: 4605 mov r5, r0
  8186. 8003744: 4608 mov r0, r1
  8187. 8003746: 4611 mov r1, r2
  8188. 8003748: 2200 movs r2, #0
  8189. 800374a: 4c05 ldr r4, [pc, #20] ; (8003760 <_write_r+0x20>)
  8190. 800374c: 6022 str r2, [r4, #0]
  8191. 800374e: 461a mov r2, r3
  8192. 8003750: f7fe fc76 bl 8002040 <_write>
  8193. 8003754: 1c43 adds r3, r0, #1
  8194. 8003756: d102 bne.n 800375e <_write_r+0x1e>
  8195. 8003758: 6823 ldr r3, [r4, #0]
  8196. 800375a: b103 cbz r3, 800375e <_write_r+0x1e>
  8197. 800375c: 602b str r3, [r5, #0]
  8198. 800375e: bd38 pop {r3, r4, r5, pc}
  8199. 8003760: 20001204 .word 0x20001204
  8200. 08003764 <_close_r>:
  8201. 8003764: b538 push {r3, r4, r5, lr}
  8202. 8003766: 2300 movs r3, #0
  8203. 8003768: 4c05 ldr r4, [pc, #20] ; (8003780 <_close_r+0x1c>)
  8204. 800376a: 4605 mov r5, r0
  8205. 800376c: 4608 mov r0, r1
  8206. 800376e: 6023 str r3, [r4, #0]
  8207. 8003770: f7fe ff0e bl 8002590 <_close>
  8208. 8003774: 1c43 adds r3, r0, #1
  8209. 8003776: d102 bne.n 800377e <_close_r+0x1a>
  8210. 8003778: 6823 ldr r3, [r4, #0]
  8211. 800377a: b103 cbz r3, 800377e <_close_r+0x1a>
  8212. 800377c: 602b str r3, [r5, #0]
  8213. 800377e: bd38 pop {r3, r4, r5, pc}
  8214. 8003780: 20001204 .word 0x20001204
  8215. 08003784 <_fstat_r>:
  8216. 8003784: b538 push {r3, r4, r5, lr}
  8217. 8003786: 2300 movs r3, #0
  8218. 8003788: 4c06 ldr r4, [pc, #24] ; (80037a4 <_fstat_r+0x20>)
  8219. 800378a: 4605 mov r5, r0
  8220. 800378c: 4608 mov r0, r1
  8221. 800378e: 4611 mov r1, r2
  8222. 8003790: 6023 str r3, [r4, #0]
  8223. 8003792: f7fe ff00 bl 8002596 <_fstat>
  8224. 8003796: 1c43 adds r3, r0, #1
  8225. 8003798: d102 bne.n 80037a0 <_fstat_r+0x1c>
  8226. 800379a: 6823 ldr r3, [r4, #0]
  8227. 800379c: b103 cbz r3, 80037a0 <_fstat_r+0x1c>
  8228. 800379e: 602b str r3, [r5, #0]
  8229. 80037a0: bd38 pop {r3, r4, r5, pc}
  8230. 80037a2: bf00 nop
  8231. 80037a4: 20001204 .word 0x20001204
  8232. 080037a8 <_isatty_r>:
  8233. 80037a8: b538 push {r3, r4, r5, lr}
  8234. 80037aa: 2300 movs r3, #0
  8235. 80037ac: 4c05 ldr r4, [pc, #20] ; (80037c4 <_isatty_r+0x1c>)
  8236. 80037ae: 4605 mov r5, r0
  8237. 80037b0: 4608 mov r0, r1
  8238. 80037b2: 6023 str r3, [r4, #0]
  8239. 80037b4: f7fe fef4 bl 80025a0 <_isatty>
  8240. 80037b8: 1c43 adds r3, r0, #1
  8241. 80037ba: d102 bne.n 80037c2 <_isatty_r+0x1a>
  8242. 80037bc: 6823 ldr r3, [r4, #0]
  8243. 80037be: b103 cbz r3, 80037c2 <_isatty_r+0x1a>
  8244. 80037c0: 602b str r3, [r5, #0]
  8245. 80037c2: bd38 pop {r3, r4, r5, pc}
  8246. 80037c4: 20001204 .word 0x20001204
  8247. 080037c8 <_lseek_r>:
  8248. 80037c8: b538 push {r3, r4, r5, lr}
  8249. 80037ca: 4605 mov r5, r0
  8250. 80037cc: 4608 mov r0, r1
  8251. 80037ce: 4611 mov r1, r2
  8252. 80037d0: 2200 movs r2, #0
  8253. 80037d2: 4c05 ldr r4, [pc, #20] ; (80037e8 <_lseek_r+0x20>)
  8254. 80037d4: 6022 str r2, [r4, #0]
  8255. 80037d6: 461a mov r2, r3
  8256. 80037d8: f7fe fee4 bl 80025a4 <_lseek>
  8257. 80037dc: 1c43 adds r3, r0, #1
  8258. 80037de: d102 bne.n 80037e6 <_lseek_r+0x1e>
  8259. 80037e0: 6823 ldr r3, [r4, #0]
  8260. 80037e2: b103 cbz r3, 80037e6 <_lseek_r+0x1e>
  8261. 80037e4: 602b str r3, [r5, #0]
  8262. 80037e6: bd38 pop {r3, r4, r5, pc}
  8263. 80037e8: 20001204 .word 0x20001204
  8264. 080037ec <memchr>:
  8265. 80037ec: b510 push {r4, lr}
  8266. 80037ee: b2c9 uxtb r1, r1
  8267. 80037f0: 4402 add r2, r0
  8268. 80037f2: 4290 cmp r0, r2
  8269. 80037f4: 4603 mov r3, r0
  8270. 80037f6: d101 bne.n 80037fc <memchr+0x10>
  8271. 80037f8: 2000 movs r0, #0
  8272. 80037fa: bd10 pop {r4, pc}
  8273. 80037fc: 781c ldrb r4, [r3, #0]
  8274. 80037fe: 3001 adds r0, #1
  8275. 8003800: 428c cmp r4, r1
  8276. 8003802: d1f6 bne.n 80037f2 <memchr+0x6>
  8277. 8003804: 4618 mov r0, r3
  8278. 8003806: bd10 pop {r4, pc}
  8279. 08003808 <__malloc_lock>:
  8280. 8003808: 4770 bx lr
  8281. 0800380a <__malloc_unlock>:
  8282. 800380a: 4770 bx lr
  8283. 0800380c <_read_r>:
  8284. 800380c: b538 push {r3, r4, r5, lr}
  8285. 800380e: 4605 mov r5, r0
  8286. 8003810: 4608 mov r0, r1
  8287. 8003812: 4611 mov r1, r2
  8288. 8003814: 2200 movs r2, #0
  8289. 8003816: 4c05 ldr r4, [pc, #20] ; (800382c <_read_r+0x20>)
  8290. 8003818: 6022 str r2, [r4, #0]
  8291. 800381a: 461a mov r2, r3
  8292. 800381c: f7fe fe90 bl 8002540 <_read>
  8293. 8003820: 1c43 adds r3, r0, #1
  8294. 8003822: d102 bne.n 800382a <_read_r+0x1e>
  8295. 8003824: 6823 ldr r3, [r4, #0]
  8296. 8003826: b103 cbz r3, 800382a <_read_r+0x1e>
  8297. 8003828: 602b str r3, [r5, #0]
  8298. 800382a: bd38 pop {r3, r4, r5, pc}
  8299. 800382c: 20001204 .word 0x20001204
  8300. 08003830 <_init>:
  8301. 8003830: b5f8 push {r3, r4, r5, r6, r7, lr}
  8302. 8003832: bf00 nop
  8303. 8003834: bcf8 pop {r3, r4, r5, r6, r7}
  8304. 8003836: bc08 pop {r3}
  8305. 8003838: 469e mov lr, r3
  8306. 800383a: 4770 bx lr
  8307. 0800383c <_fini>:
  8308. 800383c: b5f8 push {r3, r4, r5, r6, r7, lr}
  8309. 800383e: bf00 nop
  8310. 8003840: bcf8 pop {r3, r4, r5, r6, r7}
  8311. 8003842: bc08 pop {r3}
  8312. 8003844: 469e mov lr, r3
  8313. 8003846: 4770 bx lr