STM32F103_ATTEN_PLL_Zig.list 650 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641126421264312644126451264612647126481264912650126511265212653126541265512656126571265812659126601266112662126631266412665126661266712668126691267012671126721267312674126751267612677126781267912680126811268212683126841268512686126871268812689126901269112692126931269412695126961269712698126991270012701127021270312704127051270612707127081270912710127111271212713127141271512716127171271812719127201272112722127231272412725127261272712728127291273012731127321273312734127351273612737127381273912740127411274212743127441274512746127471274812749127501275112752127531275412755127561275712758127591276012761127621276312764127651276612767127681276912770127711277212773127741277512776127771277812779127801278112782127831278412785127861278712788127891279012791127921279312794127951279612797127981279912800128011280212803128041280512806128071280812809128101281112812128131281412815128161281712818128191282012821128221282312824128251282612827128281282912830128311283212833128341283512836128371283812839128401284112842128431284412845128461284712848128491285012851128521285312854128551285612857128581285912860128611286212863128641286512866128671286812869128701287112872128731287412875128761287712878128791288012881128821288312884128851288612887128881288912890128911289212893128941289512896128971289812899129001290112902129031290412905129061290712908129091291012911129121291312914129151291612917129181291912920129211292212923129241292512926129271292812929129301293112932129331293412935129361293712938129391294012941129421294312944129451294612947129481294912950129511295212953129541295512956129571295812959129601296112962129631296412965129661296712968129691297012971129721297312974129751297612977129781297912980129811298212983129841298512986129871298812989129901299112992129931299412995129961299712998129991300013001130021300313004130051300613007130081300913010130111301213013130141301513016130171301813019130201302113022130231302413025130261302713028130291303013031130321303313034130351303613037130381303913040130411304213043130441304513046130471304813049130501305113052130531305413055130561305713058130591306013061130621306313064130651306613067130681306913070130711307213073130741307513076130771307813079130801308113082130831308413085130861308713088130891309013091130921309313094130951309613097130981309913100131011310213103131041310513106131071310813109131101311113112131131311413115131161311713118131191312013121131221312313124131251312613127131281312913130131311313213133131341313513136131371313813139131401314113142131431314413145131461314713148131491315013151131521315313154131551315613157131581315913160131611316213163131641316513166131671316813169131701317113172131731317413175131761317713178131791318013181131821318313184131851318613187131881318913190131911319213193131941319513196131971319813199132001320113202132031320413205132061320713208132091321013211132121321313214132151321613217132181321913220132211322213223132241322513226132271322813229132301323113232132331323413235132361323713238132391324013241132421324313244132451324613247132481324913250132511325213253132541325513256132571325813259132601326113262132631326413265132661326713268132691327013271132721327313274132751327613277132781327913280132811328213283132841328513286132871328813289132901329113292132931329413295132961329713298132991330013301133021330313304133051330613307133081330913310133111331213313133141331513316133171331813319133201332113322133231332413325133261332713328133291333013331133321333313334133351333613337133381333913340133411334213343133441334513346133471334813349133501335113352133531335413355133561335713358133591336013361133621336313364133651336613367133681336913370133711337213373133741337513376133771337813379133801338113382133831338413385133861338713388133891339013391133921339313394133951339613397133981339913400134011340213403134041340513406134071340813409134101341113412134131341413415134161341713418134191342013421134221342313424134251342613427134281342913430134311343213433134341343513436134371343813439134401344113442134431344413445134461344713448134491345013451134521345313454134551345613457134581345913460134611346213463134641346513466134671346813469134701347113472134731347413475134761347713478134791348013481134821348313484134851348613487134881348913490134911349213493134941349513496134971349813499135001350113502135031350413505135061350713508135091351013511135121351313514135151351613517135181351913520135211352213523135241352513526135271352813529135301353113532135331353413535135361353713538135391354013541135421354313544135451354613547135481354913550135511355213553135541355513556135571355813559135601356113562135631356413565135661356713568135691357013571135721357313574135751357613577135781357913580135811358213583135841358513586135871358813589135901359113592135931359413595135961359713598135991360013601136021360313604136051360613607136081360913610136111361213613136141361513616136171361813619136201362113622136231362413625136261362713628136291363013631136321363313634136351363613637136381363913640136411364213643136441364513646136471364813649136501365113652136531365413655136561365713658136591366013661136621366313664136651366613667136681366913670136711367213673136741367513676136771367813679136801368113682136831368413685136861368713688136891369013691136921369313694136951369613697136981369913700137011370213703137041370513706137071370813709137101371113712137131371413715137161371713718137191372013721137221372313724137251372613727137281372913730137311373213733137341373513736137371373813739137401374113742137431374413745137461374713748137491375013751137521375313754137551375613757137581375913760137611376213763137641376513766137671376813769137701377113772137731377413775137761377713778137791378013781137821378313784137851378613787137881378913790137911379213793137941379513796137971379813799138001380113802138031380413805138061380713808138091381013811138121381313814138151381613817138181381913820138211382213823138241382513826138271382813829138301383113832138331383413835138361383713838138391384013841138421384313844138451384613847138481384913850138511385213853138541385513856138571385813859138601386113862138631386413865138661386713868138691387013871138721387313874138751387613877138781387913880138811388213883138841388513886138871388813889138901389113892138931389413895138961389713898138991390013901139021390313904139051390613907139081390913910139111391213913139141391513916139171391813919139201392113922139231392413925139261392713928139291393013931139321393313934139351393613937139381393913940139411394213943139441394513946139471394813949139501395113952139531395413955139561395713958139591396013961139621396313964139651396613967139681396913970139711397213973139741397513976139771397813979139801398113982139831398413985139861398713988139891399013991139921399313994139951399613997139981399914000140011400214003140041400514006140071400814009140101401114012140131401414015140161401714018140191402014021140221402314024140251402614027140281402914030140311403214033140341403514036140371403814039140401404114042140431404414045140461404714048140491405014051140521405314054140551405614057140581405914060140611406214063140641406514066140671406814069140701407114072140731407414075140761407714078140791408014081140821408314084140851408614087140881408914090140911409214093140941409514096140971409814099141001410114102141031410414105141061410714108141091411014111141121411314114141151411614117141181411914120141211412214123141241412514126141271412814129141301413114132141331413414135141361413714138141391414014141141421414314144141451414614147141481414914150141511415214153141541415514156141571415814159141601416114162141631416414165141661416714168141691417014171141721417314174141751417614177141781417914180141811418214183141841418514186141871418814189141901419114192141931419414195141961419714198141991420014201142021420314204142051420614207142081420914210142111421214213142141421514216142171421814219142201422114222142231422414225142261422714228142291423014231142321423314234142351423614237142381423914240142411424214243142441424514246142471424814249142501425114252142531425414255142561425714258142591426014261142621426314264142651426614267142681426914270142711427214273142741427514276142771427814279142801428114282142831428414285142861428714288142891429014291142921429314294142951429614297142981429914300143011430214303143041430514306143071430814309143101431114312143131431414315143161431714318143191432014321143221432314324143251432614327143281432914330143311433214333143341433514336143371433814339143401434114342143431434414345143461434714348143491435014351143521435314354143551435614357143581435914360143611436214363143641436514366143671436814369143701437114372143731437414375143761437714378143791438014381143821438314384143851438614387143881438914390143911439214393143941439514396143971439814399144001440114402144031440414405144061440714408144091441014411144121441314414144151441614417144181441914420144211442214423144241442514426144271442814429144301443114432144331443414435144361443714438144391444014441144421444314444144451444614447144481444914450144511445214453144541445514456144571445814459144601446114462144631446414465144661446714468144691447014471144721447314474144751447614477144781447914480144811448214483144841448514486144871448814489144901449114492144931449414495144961449714498144991450014501145021450314504145051450614507145081450914510145111451214513145141451514516145171451814519145201452114522145231452414525145261452714528145291453014531145321453314534145351453614537145381453914540145411454214543145441454514546145471454814549145501455114552145531455414555145561455714558145591456014561145621456314564145651456614567145681456914570145711457214573145741457514576145771457814579145801458114582145831458414585145861458714588145891459014591145921459314594145951459614597145981459914600146011460214603146041460514606146071460814609146101461114612146131461414615146161461714618146191462014621146221462314624146251462614627146281462914630146311463214633146341463514636146371463814639146401464114642146431464414645146461464714648146491465014651146521465314654146551465614657146581465914660146611466214663146641466514666146671466814669146701467114672146731467414675146761467714678146791468014681146821468314684146851468614687146881468914690146911469214693146941469514696146971469814699147001470114702147031470414705147061470714708147091471014711147121471314714147151471614717147181471914720147211472214723147241472514726147271472814729147301473114732147331473414735147361473714738147391474014741147421474314744147451474614747147481474914750147511475214753147541475514756147571475814759147601476114762147631476414765147661476714768147691477014771147721477314774147751477614777147781477914780147811478214783147841478514786147871478814789147901479114792147931479414795147961479714798147991480014801148021480314804148051480614807148081480914810148111481214813148141481514816148171481814819148201482114822148231482414825148261482714828148291483014831148321483314834148351483614837148381483914840148411484214843148441484514846148471484814849148501485114852148531485414855148561485714858148591486014861148621486314864148651486614867148681486914870148711487214873148741487514876148771487814879148801488114882148831488414885148861488714888148891489014891148921489314894148951489614897148981489914900149011490214903149041490514906149071490814909149101491114912149131491414915149161491714918149191492014921149221492314924149251492614927149281492914930149311493214933149341493514936149371493814939149401494114942149431494414945149461494714948149491495014951149521495314954149551495614957149581495914960149611496214963149641496514966149671496814969149701497114972149731497414975149761497714978149791498014981149821498314984149851498614987149881498914990149911499214993149941499514996149971499814999150001500115002150031500415005150061500715008150091501015011150121501315014150151501615017150181501915020150211502215023150241502515026150271502815029150301503115032150331503415035150361503715038150391504015041150421504315044150451504615047150481504915050150511505215053150541505515056150571505815059150601506115062150631506415065150661506715068150691507015071150721507315074150751507615077150781507915080150811508215083150841508515086150871508815089150901509115092150931509415095150961509715098150991510015101151021510315104151051510615107151081510915110151111511215113151141511515116151171511815119151201512115122151231512415125151261512715128151291513015131151321513315134151351513615137151381513915140151411514215143151441514515146151471514815149151501515115152151531515415155151561515715158151591516015161151621516315164151651516615167151681516915170151711517215173151741517515176151771517815179151801518115182151831518415185151861518715188151891519015191151921519315194151951519615197151981519915200152011520215203152041520515206152071520815209152101521115212152131521415215152161521715218152191522015221152221522315224152251522615227152281522915230152311523215233152341523515236152371523815239152401524115242152431524415245152461524715248152491525015251152521525315254152551525615257152581525915260152611526215263152641526515266152671526815269152701527115272152731527415275152761527715278152791528015281152821528315284152851528615287152881528915290152911529215293152941529515296152971529815299153001530115302153031530415305153061530715308153091531015311153121531315314153151531615317153181531915320153211532215323153241532515326153271532815329153301533115332153331533415335153361533715338153391534015341153421534315344153451534615347153481534915350153511535215353153541535515356153571535815359153601536115362153631536415365153661536715368153691537015371153721537315374153751537615377153781537915380153811538215383153841538515386153871538815389153901539115392153931539415395153961539715398153991540015401154021540315404154051540615407154081540915410154111541215413154141541515416154171541815419154201542115422154231542415425154261542715428154291543015431154321543315434154351543615437154381543915440154411544215443154441544515446154471544815449154501545115452154531545415455154561545715458154591546015461154621546315464154651546615467154681546915470154711547215473154741547515476154771547815479154801548115482154831548415485154861548715488154891549015491154921549315494154951549615497154981549915500155011550215503155041550515506155071550815509155101551115512155131551415515155161551715518155191552015521155221552315524155251552615527155281552915530155311553215533155341553515536155371553815539155401554115542155431554415545155461554715548155491555015551155521555315554155551555615557155581555915560155611556215563155641556515566155671556815569155701557115572155731557415575155761557715578155791558015581155821558315584155851558615587155881558915590155911559215593155941559515596155971559815599156001560115602156031560415605156061560715608156091561015611156121561315614156151561615617156181561915620156211562215623156241562515626156271562815629156301563115632156331563415635156361563715638156391564015641156421564315644156451564615647156481564915650156511565215653156541565515656156571565815659156601566115662156631566415665156661566715668156691567015671156721567315674156751567615677156781567915680156811568215683156841568515686156871568815689156901569115692156931569415695156961569715698156991570015701157021570315704157051570615707157081570915710157111571215713157141571515716157171571815719157201572115722157231572415725157261572715728157291573015731157321573315734157351573615737157381573915740157411574215743157441574515746157471574815749157501575115752157531575415755157561575715758157591576015761157621576315764157651576615767157681576915770157711577215773157741577515776157771577815779157801578115782157831578415785157861578715788157891579015791157921579315794157951579615797157981579915800158011580215803158041580515806158071580815809158101581115812158131581415815158161581715818158191582015821158221582315824158251582615827158281582915830158311583215833158341583515836158371583815839158401584115842158431584415845158461584715848158491585015851158521585315854158551585615857158581585915860158611586215863158641586515866158671586815869158701587115872158731587415875158761587715878158791588015881158821588315884158851588615887158881588915890158911589215893158941589515896158971589815899159001590115902159031590415905159061590715908159091591015911159121591315914159151591615917159181591915920159211592215923159241592515926159271592815929159301593115932159331593415935159361593715938159391594015941159421594315944159451594615947159481594915950159511595215953159541595515956159571595815959159601596115962159631596415965159661596715968159691597015971159721597315974159751597615977159781597915980159811598215983159841598515986159871598815989159901599115992159931599415995159961599715998159991600016001160021600316004160051600616007160081600916010160111601216013160141601516016160171601816019160201602116022160231602416025160261602716028160291603016031160321603316034160351603616037160381603916040160411604216043160441604516046160471604816049160501605116052160531605416055160561605716058160591606016061160621606316064160651606616067160681606916070160711607216073160741607516076160771607816079160801608116082160831608416085160861608716088160891609016091160921609316094160951609616097160981609916100161011610216103161041610516106161071610816109161101611116112161131611416115161161611716118161191612016121161221612316124161251612616127161281612916130
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08004000 08004000 00004000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 00007a54 080041e8 080041e8 000041e8 2**3
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000bb0 0800bc40 0800bc40 0000bc40 2**3
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .ARM 00000008 0800c7f0 0800c7f0 0000c7f0 2**2
  11. CONTENTS, ALLOC, LOAD, READONLY, DATA
  12. 4 .init_array 00000004 0800c7f8 0800c7f8 0000c7f8 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .fini_array 00000004 0800c7fc 0800c7fc 0000c7fc 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .data 00000404 20000000 0800c800 00010000 2**2
  17. CONTENTS, ALLOC, LOAD, DATA
  18. 7 .bss 000012fc 20000404 0800cc04 00010404 2**2
  19. ALLOC
  20. 8 ._user_heap_stack 00000600 20001700 0800cc04 00011700 2**0
  21. ALLOC
  22. 9 .ARM.attributes 00000029 00000000 00000000 00010404 2**0
  23. CONTENTS, READONLY
  24. 10 .debug_info 000262f1 00000000 00000000 0001042d 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_abbrev 00004704 00000000 00000000 0003671e 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_loc 00008fdb 00000000 00000000 0003ae22 2**0
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_aranges 00000cb0 00000000 00000000 00043e00 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_ranges 00000ff0 00000000 00000000 00044ab0 2**3
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_line 00008d0f 00000000 00000000 00045aa0 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .debug_str 0000509d 00000000 00000000 0004e7af 2**0
  37. CONTENTS, READONLY, DEBUGGING
  38. 17 .comment 0000007c 00000000 00000000 0005384c 2**0
  39. CONTENTS, READONLY
  40. 18 .debug_frame 00003430 00000000 00000000 000538c8 2**2
  41. CONTENTS, READONLY, DEBUGGING
  42. Disassembly of section .text:
  43. 080041e8 <__do_global_dtors_aux>:
  44. 80041e8: b510 push {r4, lr}
  45. 80041ea: 4c05 ldr r4, [pc, #20] ; (8004200 <__do_global_dtors_aux+0x18>)
  46. 80041ec: 7823 ldrb r3, [r4, #0]
  47. 80041ee: b933 cbnz r3, 80041fe <__do_global_dtors_aux+0x16>
  48. 80041f0: 4b04 ldr r3, [pc, #16] ; (8004204 <__do_global_dtors_aux+0x1c>)
  49. 80041f2: b113 cbz r3, 80041fa <__do_global_dtors_aux+0x12>
  50. 80041f4: 4804 ldr r0, [pc, #16] ; (8004208 <__do_global_dtors_aux+0x20>)
  51. 80041f6: f3af 8000 nop.w
  52. 80041fa: 2301 movs r3, #1
  53. 80041fc: 7023 strb r3, [r4, #0]
  54. 80041fe: bd10 pop {r4, pc}
  55. 8004200: 20000404 .word 0x20000404
  56. 8004204: 00000000 .word 0x00000000
  57. 8004208: 0800bc24 .word 0x0800bc24
  58. 0800420c <frame_dummy>:
  59. 800420c: b508 push {r3, lr}
  60. 800420e: 4b03 ldr r3, [pc, #12] ; (800421c <frame_dummy+0x10>)
  61. 8004210: b11b cbz r3, 800421a <frame_dummy+0xe>
  62. 8004212: 4903 ldr r1, [pc, #12] ; (8004220 <frame_dummy+0x14>)
  63. 8004214: 4803 ldr r0, [pc, #12] ; (8004224 <frame_dummy+0x18>)
  64. 8004216: f3af 8000 nop.w
  65. 800421a: bd08 pop {r3, pc}
  66. 800421c: 00000000 .word 0x00000000
  67. 8004220: 20000408 .word 0x20000408
  68. 8004224: 0800bc24 .word 0x0800bc24
  69. 08004228 <strlen>:
  70. 8004228: 4603 mov r3, r0
  71. 800422a: f813 2b01 ldrb.w r2, [r3], #1
  72. 800422e: 2a00 cmp r2, #0
  73. 8004230: d1fb bne.n 800422a <strlen+0x2>
  74. 8004232: 1a18 subs r0, r3, r0
  75. 8004234: 3801 subs r0, #1
  76. 8004236: 4770 bx lr
  77. 08004238 <__aeabi_drsub>:
  78. 8004238: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  79. 800423c: e002 b.n 8004244 <__adddf3>
  80. 800423e: bf00 nop
  81. 08004240 <__aeabi_dsub>:
  82. 8004240: f083 4300 eor.w r3, r3, #2147483648 ; 0x80000000
  83. 08004244 <__adddf3>:
  84. 8004244: b530 push {r4, r5, lr}
  85. 8004246: ea4f 0441 mov.w r4, r1, lsl #1
  86. 800424a: ea4f 0543 mov.w r5, r3, lsl #1
  87. 800424e: ea94 0f05 teq r4, r5
  88. 8004252: bf08 it eq
  89. 8004254: ea90 0f02 teqeq r0, r2
  90. 8004258: bf1f itttt ne
  91. 800425a: ea54 0c00 orrsne.w ip, r4, r0
  92. 800425e: ea55 0c02 orrsne.w ip, r5, r2
  93. 8004262: ea7f 5c64 mvnsne.w ip, r4, asr #21
  94. 8004266: ea7f 5c65 mvnsne.w ip, r5, asr #21
  95. 800426a: f000 80e2 beq.w 8004432 <__adddf3+0x1ee>
  96. 800426e: ea4f 5454 mov.w r4, r4, lsr #21
  97. 8004272: ebd4 5555 rsbs r5, r4, r5, lsr #21
  98. 8004276: bfb8 it lt
  99. 8004278: 426d neglt r5, r5
  100. 800427a: dd0c ble.n 8004296 <__adddf3+0x52>
  101. 800427c: 442c add r4, r5
  102. 800427e: ea80 0202 eor.w r2, r0, r2
  103. 8004282: ea81 0303 eor.w r3, r1, r3
  104. 8004286: ea82 0000 eor.w r0, r2, r0
  105. 800428a: ea83 0101 eor.w r1, r3, r1
  106. 800428e: ea80 0202 eor.w r2, r0, r2
  107. 8004292: ea81 0303 eor.w r3, r1, r3
  108. 8004296: 2d36 cmp r5, #54 ; 0x36
  109. 8004298: bf88 it hi
  110. 800429a: bd30 pophi {r4, r5, pc}
  111. 800429c: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  112. 80042a0: ea4f 3101 mov.w r1, r1, lsl #12
  113. 80042a4: f44f 1c80 mov.w ip, #1048576 ; 0x100000
  114. 80042a8: ea4c 3111 orr.w r1, ip, r1, lsr #12
  115. 80042ac: d002 beq.n 80042b4 <__adddf3+0x70>
  116. 80042ae: 4240 negs r0, r0
  117. 80042b0: eb61 0141 sbc.w r1, r1, r1, lsl #1
  118. 80042b4: f013 4f00 tst.w r3, #2147483648 ; 0x80000000
  119. 80042b8: ea4f 3303 mov.w r3, r3, lsl #12
  120. 80042bc: ea4c 3313 orr.w r3, ip, r3, lsr #12
  121. 80042c0: d002 beq.n 80042c8 <__adddf3+0x84>
  122. 80042c2: 4252 negs r2, r2
  123. 80042c4: eb63 0343 sbc.w r3, r3, r3, lsl #1
  124. 80042c8: ea94 0f05 teq r4, r5
  125. 80042cc: f000 80a7 beq.w 800441e <__adddf3+0x1da>
  126. 80042d0: f1a4 0401 sub.w r4, r4, #1
  127. 80042d4: f1d5 0e20 rsbs lr, r5, #32
  128. 80042d8: db0d blt.n 80042f6 <__adddf3+0xb2>
  129. 80042da: fa02 fc0e lsl.w ip, r2, lr
  130. 80042de: fa22 f205 lsr.w r2, r2, r5
  131. 80042e2: 1880 adds r0, r0, r2
  132. 80042e4: f141 0100 adc.w r1, r1, #0
  133. 80042e8: fa03 f20e lsl.w r2, r3, lr
  134. 80042ec: 1880 adds r0, r0, r2
  135. 80042ee: fa43 f305 asr.w r3, r3, r5
  136. 80042f2: 4159 adcs r1, r3
  137. 80042f4: e00e b.n 8004314 <__adddf3+0xd0>
  138. 80042f6: f1a5 0520 sub.w r5, r5, #32
  139. 80042fa: f10e 0e20 add.w lr, lr, #32
  140. 80042fe: 2a01 cmp r2, #1
  141. 8004300: fa03 fc0e lsl.w ip, r3, lr
  142. 8004304: bf28 it cs
  143. 8004306: f04c 0c02 orrcs.w ip, ip, #2
  144. 800430a: fa43 f305 asr.w r3, r3, r5
  145. 800430e: 18c0 adds r0, r0, r3
  146. 8004310: eb51 71e3 adcs.w r1, r1, r3, asr #31
  147. 8004314: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  148. 8004318: d507 bpl.n 800432a <__adddf3+0xe6>
  149. 800431a: f04f 0e00 mov.w lr, #0
  150. 800431e: f1dc 0c00 rsbs ip, ip, #0
  151. 8004322: eb7e 0000 sbcs.w r0, lr, r0
  152. 8004326: eb6e 0101 sbc.w r1, lr, r1
  153. 800432a: f5b1 1f80 cmp.w r1, #1048576 ; 0x100000
  154. 800432e: d31b bcc.n 8004368 <__adddf3+0x124>
  155. 8004330: f5b1 1f00 cmp.w r1, #2097152 ; 0x200000
  156. 8004334: d30c bcc.n 8004350 <__adddf3+0x10c>
  157. 8004336: 0849 lsrs r1, r1, #1
  158. 8004338: ea5f 0030 movs.w r0, r0, rrx
  159. 800433c: ea4f 0c3c mov.w ip, ip, rrx
  160. 8004340: f104 0401 add.w r4, r4, #1
  161. 8004344: ea4f 5244 mov.w r2, r4, lsl #21
  162. 8004348: f512 0f80 cmn.w r2, #4194304 ; 0x400000
  163. 800434c: f080 809a bcs.w 8004484 <__adddf3+0x240>
  164. 8004350: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  165. 8004354: bf08 it eq
  166. 8004356: ea5f 0c50 movseq.w ip, r0, lsr #1
  167. 800435a: f150 0000 adcs.w r0, r0, #0
  168. 800435e: eb41 5104 adc.w r1, r1, r4, lsl #20
  169. 8004362: ea41 0105 orr.w r1, r1, r5
  170. 8004366: bd30 pop {r4, r5, pc}
  171. 8004368: ea5f 0c4c movs.w ip, ip, lsl #1
  172. 800436c: 4140 adcs r0, r0
  173. 800436e: eb41 0101 adc.w r1, r1, r1
  174. 8004372: f411 1f80 tst.w r1, #1048576 ; 0x100000
  175. 8004376: f1a4 0401 sub.w r4, r4, #1
  176. 800437a: d1e9 bne.n 8004350 <__adddf3+0x10c>
  177. 800437c: f091 0f00 teq r1, #0
  178. 8004380: bf04 itt eq
  179. 8004382: 4601 moveq r1, r0
  180. 8004384: 2000 moveq r0, #0
  181. 8004386: fab1 f381 clz r3, r1
  182. 800438a: bf08 it eq
  183. 800438c: 3320 addeq r3, #32
  184. 800438e: f1a3 030b sub.w r3, r3, #11
  185. 8004392: f1b3 0220 subs.w r2, r3, #32
  186. 8004396: da0c bge.n 80043b2 <__adddf3+0x16e>
  187. 8004398: 320c adds r2, #12
  188. 800439a: dd08 ble.n 80043ae <__adddf3+0x16a>
  189. 800439c: f102 0c14 add.w ip, r2, #20
  190. 80043a0: f1c2 020c rsb r2, r2, #12
  191. 80043a4: fa01 f00c lsl.w r0, r1, ip
  192. 80043a8: fa21 f102 lsr.w r1, r1, r2
  193. 80043ac: e00c b.n 80043c8 <__adddf3+0x184>
  194. 80043ae: f102 0214 add.w r2, r2, #20
  195. 80043b2: bfd8 it le
  196. 80043b4: f1c2 0c20 rsble ip, r2, #32
  197. 80043b8: fa01 f102 lsl.w r1, r1, r2
  198. 80043bc: fa20 fc0c lsr.w ip, r0, ip
  199. 80043c0: bfdc itt le
  200. 80043c2: ea41 010c orrle.w r1, r1, ip
  201. 80043c6: 4090 lslle r0, r2
  202. 80043c8: 1ae4 subs r4, r4, r3
  203. 80043ca: bfa2 ittt ge
  204. 80043cc: eb01 5104 addge.w r1, r1, r4, lsl #20
  205. 80043d0: 4329 orrge r1, r5
  206. 80043d2: bd30 popge {r4, r5, pc}
  207. 80043d4: ea6f 0404 mvn.w r4, r4
  208. 80043d8: 3c1f subs r4, #31
  209. 80043da: da1c bge.n 8004416 <__adddf3+0x1d2>
  210. 80043dc: 340c adds r4, #12
  211. 80043de: dc0e bgt.n 80043fe <__adddf3+0x1ba>
  212. 80043e0: f104 0414 add.w r4, r4, #20
  213. 80043e4: f1c4 0220 rsb r2, r4, #32
  214. 80043e8: fa20 f004 lsr.w r0, r0, r4
  215. 80043ec: fa01 f302 lsl.w r3, r1, r2
  216. 80043f0: ea40 0003 orr.w r0, r0, r3
  217. 80043f4: fa21 f304 lsr.w r3, r1, r4
  218. 80043f8: ea45 0103 orr.w r1, r5, r3
  219. 80043fc: bd30 pop {r4, r5, pc}
  220. 80043fe: f1c4 040c rsb r4, r4, #12
  221. 8004402: f1c4 0220 rsb r2, r4, #32
  222. 8004406: fa20 f002 lsr.w r0, r0, r2
  223. 800440a: fa01 f304 lsl.w r3, r1, r4
  224. 800440e: ea40 0003 orr.w r0, r0, r3
  225. 8004412: 4629 mov r1, r5
  226. 8004414: bd30 pop {r4, r5, pc}
  227. 8004416: fa21 f004 lsr.w r0, r1, r4
  228. 800441a: 4629 mov r1, r5
  229. 800441c: bd30 pop {r4, r5, pc}
  230. 800441e: f094 0f00 teq r4, #0
  231. 8004422: f483 1380 eor.w r3, r3, #1048576 ; 0x100000
  232. 8004426: bf06 itte eq
  233. 8004428: f481 1180 eoreq.w r1, r1, #1048576 ; 0x100000
  234. 800442c: 3401 addeq r4, #1
  235. 800442e: 3d01 subne r5, #1
  236. 8004430: e74e b.n 80042d0 <__adddf3+0x8c>
  237. 8004432: ea7f 5c64 mvns.w ip, r4, asr #21
  238. 8004436: bf18 it ne
  239. 8004438: ea7f 5c65 mvnsne.w ip, r5, asr #21
  240. 800443c: d029 beq.n 8004492 <__adddf3+0x24e>
  241. 800443e: ea94 0f05 teq r4, r5
  242. 8004442: bf08 it eq
  243. 8004444: ea90 0f02 teqeq r0, r2
  244. 8004448: d005 beq.n 8004456 <__adddf3+0x212>
  245. 800444a: ea54 0c00 orrs.w ip, r4, r0
  246. 800444e: bf04 itt eq
  247. 8004450: 4619 moveq r1, r3
  248. 8004452: 4610 moveq r0, r2
  249. 8004454: bd30 pop {r4, r5, pc}
  250. 8004456: ea91 0f03 teq r1, r3
  251. 800445a: bf1e ittt ne
  252. 800445c: 2100 movne r1, #0
  253. 800445e: 2000 movne r0, #0
  254. 8004460: bd30 popne {r4, r5, pc}
  255. 8004462: ea5f 5c54 movs.w ip, r4, lsr #21
  256. 8004466: d105 bne.n 8004474 <__adddf3+0x230>
  257. 8004468: 0040 lsls r0, r0, #1
  258. 800446a: 4149 adcs r1, r1
  259. 800446c: bf28 it cs
  260. 800446e: f041 4100 orrcs.w r1, r1, #2147483648 ; 0x80000000
  261. 8004472: bd30 pop {r4, r5, pc}
  262. 8004474: f514 0480 adds.w r4, r4, #4194304 ; 0x400000
  263. 8004478: bf3c itt cc
  264. 800447a: f501 1180 addcc.w r1, r1, #1048576 ; 0x100000
  265. 800447e: bd30 popcc {r4, r5, pc}
  266. 8004480: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  267. 8004484: f045 41fe orr.w r1, r5, #2130706432 ; 0x7f000000
  268. 8004488: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  269. 800448c: f04f 0000 mov.w r0, #0
  270. 8004490: bd30 pop {r4, r5, pc}
  271. 8004492: ea7f 5c64 mvns.w ip, r4, asr #21
  272. 8004496: bf1a itte ne
  273. 8004498: 4619 movne r1, r3
  274. 800449a: 4610 movne r0, r2
  275. 800449c: ea7f 5c65 mvnseq.w ip, r5, asr #21
  276. 80044a0: bf1c itt ne
  277. 80044a2: 460b movne r3, r1
  278. 80044a4: 4602 movne r2, r0
  279. 80044a6: ea50 3401 orrs.w r4, r0, r1, lsl #12
  280. 80044aa: bf06 itte eq
  281. 80044ac: ea52 3503 orrseq.w r5, r2, r3, lsl #12
  282. 80044b0: ea91 0f03 teqeq r1, r3
  283. 80044b4: f441 2100 orrne.w r1, r1, #524288 ; 0x80000
  284. 80044b8: bd30 pop {r4, r5, pc}
  285. 80044ba: bf00 nop
  286. 080044bc <__aeabi_ui2d>:
  287. 80044bc: f090 0f00 teq r0, #0
  288. 80044c0: bf04 itt eq
  289. 80044c2: 2100 moveq r1, #0
  290. 80044c4: 4770 bxeq lr
  291. 80044c6: b530 push {r4, r5, lr}
  292. 80044c8: f44f 6480 mov.w r4, #1024 ; 0x400
  293. 80044cc: f104 0432 add.w r4, r4, #50 ; 0x32
  294. 80044d0: f04f 0500 mov.w r5, #0
  295. 80044d4: f04f 0100 mov.w r1, #0
  296. 80044d8: e750 b.n 800437c <__adddf3+0x138>
  297. 80044da: bf00 nop
  298. 080044dc <__aeabi_i2d>:
  299. 80044dc: f090 0f00 teq r0, #0
  300. 80044e0: bf04 itt eq
  301. 80044e2: 2100 moveq r1, #0
  302. 80044e4: 4770 bxeq lr
  303. 80044e6: b530 push {r4, r5, lr}
  304. 80044e8: f44f 6480 mov.w r4, #1024 ; 0x400
  305. 80044ec: f104 0432 add.w r4, r4, #50 ; 0x32
  306. 80044f0: f010 4500 ands.w r5, r0, #2147483648 ; 0x80000000
  307. 80044f4: bf48 it mi
  308. 80044f6: 4240 negmi r0, r0
  309. 80044f8: f04f 0100 mov.w r1, #0
  310. 80044fc: e73e b.n 800437c <__adddf3+0x138>
  311. 80044fe: bf00 nop
  312. 08004500 <__aeabi_f2d>:
  313. 8004500: 0042 lsls r2, r0, #1
  314. 8004502: ea4f 01e2 mov.w r1, r2, asr #3
  315. 8004506: ea4f 0131 mov.w r1, r1, rrx
  316. 800450a: ea4f 7002 mov.w r0, r2, lsl #28
  317. 800450e: bf1f itttt ne
  318. 8004510: f012 437f andsne.w r3, r2, #4278190080 ; 0xff000000
  319. 8004514: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  320. 8004518: f081 5160 eorne.w r1, r1, #939524096 ; 0x38000000
  321. 800451c: 4770 bxne lr
  322. 800451e: f092 0f00 teq r2, #0
  323. 8004522: bf14 ite ne
  324. 8004524: f093 4f7f teqne r3, #4278190080 ; 0xff000000
  325. 8004528: 4770 bxeq lr
  326. 800452a: b530 push {r4, r5, lr}
  327. 800452c: f44f 7460 mov.w r4, #896 ; 0x380
  328. 8004530: f001 4500 and.w r5, r1, #2147483648 ; 0x80000000
  329. 8004534: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  330. 8004538: e720 b.n 800437c <__adddf3+0x138>
  331. 800453a: bf00 nop
  332. 0800453c <__aeabi_ul2d>:
  333. 800453c: ea50 0201 orrs.w r2, r0, r1
  334. 8004540: bf08 it eq
  335. 8004542: 4770 bxeq lr
  336. 8004544: b530 push {r4, r5, lr}
  337. 8004546: f04f 0500 mov.w r5, #0
  338. 800454a: e00a b.n 8004562 <__aeabi_l2d+0x16>
  339. 0800454c <__aeabi_l2d>:
  340. 800454c: ea50 0201 orrs.w r2, r0, r1
  341. 8004550: bf08 it eq
  342. 8004552: 4770 bxeq lr
  343. 8004554: b530 push {r4, r5, lr}
  344. 8004556: f011 4500 ands.w r5, r1, #2147483648 ; 0x80000000
  345. 800455a: d502 bpl.n 8004562 <__aeabi_l2d+0x16>
  346. 800455c: 4240 negs r0, r0
  347. 800455e: eb61 0141 sbc.w r1, r1, r1, lsl #1
  348. 8004562: f44f 6480 mov.w r4, #1024 ; 0x400
  349. 8004566: f104 0432 add.w r4, r4, #50 ; 0x32
  350. 800456a: ea5f 5c91 movs.w ip, r1, lsr #22
  351. 800456e: f43f aedc beq.w 800432a <__adddf3+0xe6>
  352. 8004572: f04f 0203 mov.w r2, #3
  353. 8004576: ea5f 0cdc movs.w ip, ip, lsr #3
  354. 800457a: bf18 it ne
  355. 800457c: 3203 addne r2, #3
  356. 800457e: ea5f 0cdc movs.w ip, ip, lsr #3
  357. 8004582: bf18 it ne
  358. 8004584: 3203 addne r2, #3
  359. 8004586: eb02 02dc add.w r2, r2, ip, lsr #3
  360. 800458a: f1c2 0320 rsb r3, r2, #32
  361. 800458e: fa00 fc03 lsl.w ip, r0, r3
  362. 8004592: fa20 f002 lsr.w r0, r0, r2
  363. 8004596: fa01 fe03 lsl.w lr, r1, r3
  364. 800459a: ea40 000e orr.w r0, r0, lr
  365. 800459e: fa21 f102 lsr.w r1, r1, r2
  366. 80045a2: 4414 add r4, r2
  367. 80045a4: e6c1 b.n 800432a <__adddf3+0xe6>
  368. 80045a6: bf00 nop
  369. 080045a8 <__aeabi_dmul>:
  370. 80045a8: b570 push {r4, r5, r6, lr}
  371. 80045aa: f04f 0cff mov.w ip, #255 ; 0xff
  372. 80045ae: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  373. 80045b2: ea1c 5411 ands.w r4, ip, r1, lsr #20
  374. 80045b6: bf1d ittte ne
  375. 80045b8: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  376. 80045bc: ea94 0f0c teqne r4, ip
  377. 80045c0: ea95 0f0c teqne r5, ip
  378. 80045c4: f000 f8de bleq 8004784 <__aeabi_dmul+0x1dc>
  379. 80045c8: 442c add r4, r5
  380. 80045ca: ea81 0603 eor.w r6, r1, r3
  381. 80045ce: ea21 514c bic.w r1, r1, ip, lsl #21
  382. 80045d2: ea23 534c bic.w r3, r3, ip, lsl #21
  383. 80045d6: ea50 3501 orrs.w r5, r0, r1, lsl #12
  384. 80045da: bf18 it ne
  385. 80045dc: ea52 3503 orrsne.w r5, r2, r3, lsl #12
  386. 80045e0: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  387. 80045e4: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  388. 80045e8: d038 beq.n 800465c <__aeabi_dmul+0xb4>
  389. 80045ea: fba0 ce02 umull ip, lr, r0, r2
  390. 80045ee: f04f 0500 mov.w r5, #0
  391. 80045f2: fbe1 e502 umlal lr, r5, r1, r2
  392. 80045f6: f006 4200 and.w r2, r6, #2147483648 ; 0x80000000
  393. 80045fa: fbe0 e503 umlal lr, r5, r0, r3
  394. 80045fe: f04f 0600 mov.w r6, #0
  395. 8004602: fbe1 5603 umlal r5, r6, r1, r3
  396. 8004606: f09c 0f00 teq ip, #0
  397. 800460a: bf18 it ne
  398. 800460c: f04e 0e01 orrne.w lr, lr, #1
  399. 8004610: f1a4 04ff sub.w r4, r4, #255 ; 0xff
  400. 8004614: f5b6 7f00 cmp.w r6, #512 ; 0x200
  401. 8004618: f564 7440 sbc.w r4, r4, #768 ; 0x300
  402. 800461c: d204 bcs.n 8004628 <__aeabi_dmul+0x80>
  403. 800461e: ea5f 0e4e movs.w lr, lr, lsl #1
  404. 8004622: 416d adcs r5, r5
  405. 8004624: eb46 0606 adc.w r6, r6, r6
  406. 8004628: ea42 21c6 orr.w r1, r2, r6, lsl #11
  407. 800462c: ea41 5155 orr.w r1, r1, r5, lsr #21
  408. 8004630: ea4f 20c5 mov.w r0, r5, lsl #11
  409. 8004634: ea40 505e orr.w r0, r0, lr, lsr #21
  410. 8004638: ea4f 2ece mov.w lr, lr, lsl #11
  411. 800463c: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  412. 8004640: bf88 it hi
  413. 8004642: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  414. 8004646: d81e bhi.n 8004686 <__aeabi_dmul+0xde>
  415. 8004648: f1be 4f00 cmp.w lr, #2147483648 ; 0x80000000
  416. 800464c: bf08 it eq
  417. 800464e: ea5f 0e50 movseq.w lr, r0, lsr #1
  418. 8004652: f150 0000 adcs.w r0, r0, #0
  419. 8004656: eb41 5104 adc.w r1, r1, r4, lsl #20
  420. 800465a: bd70 pop {r4, r5, r6, pc}
  421. 800465c: f006 4600 and.w r6, r6, #2147483648 ; 0x80000000
  422. 8004660: ea46 0101 orr.w r1, r6, r1
  423. 8004664: ea40 0002 orr.w r0, r0, r2
  424. 8004668: ea81 0103 eor.w r1, r1, r3
  425. 800466c: ebb4 045c subs.w r4, r4, ip, lsr #1
  426. 8004670: bfc2 ittt gt
  427. 8004672: ebd4 050c rsbsgt r5, r4, ip
  428. 8004676: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  429. 800467a: bd70 popgt {r4, r5, r6, pc}
  430. 800467c: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  431. 8004680: f04f 0e00 mov.w lr, #0
  432. 8004684: 3c01 subs r4, #1
  433. 8004686: f300 80ab bgt.w 80047e0 <__aeabi_dmul+0x238>
  434. 800468a: f114 0f36 cmn.w r4, #54 ; 0x36
  435. 800468e: bfde ittt le
  436. 8004690: 2000 movle r0, #0
  437. 8004692: f001 4100 andle.w r1, r1, #2147483648 ; 0x80000000
  438. 8004696: bd70 pople {r4, r5, r6, pc}
  439. 8004698: f1c4 0400 rsb r4, r4, #0
  440. 800469c: 3c20 subs r4, #32
  441. 800469e: da35 bge.n 800470c <__aeabi_dmul+0x164>
  442. 80046a0: 340c adds r4, #12
  443. 80046a2: dc1b bgt.n 80046dc <__aeabi_dmul+0x134>
  444. 80046a4: f104 0414 add.w r4, r4, #20
  445. 80046a8: f1c4 0520 rsb r5, r4, #32
  446. 80046ac: fa00 f305 lsl.w r3, r0, r5
  447. 80046b0: fa20 f004 lsr.w r0, r0, r4
  448. 80046b4: fa01 f205 lsl.w r2, r1, r5
  449. 80046b8: ea40 0002 orr.w r0, r0, r2
  450. 80046bc: f001 4200 and.w r2, r1, #2147483648 ; 0x80000000
  451. 80046c0: f021 4100 bic.w r1, r1, #2147483648 ; 0x80000000
  452. 80046c4: eb10 70d3 adds.w r0, r0, r3, lsr #31
  453. 80046c8: fa21 f604 lsr.w r6, r1, r4
  454. 80046cc: eb42 0106 adc.w r1, r2, r6
  455. 80046d0: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  456. 80046d4: bf08 it eq
  457. 80046d6: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  458. 80046da: bd70 pop {r4, r5, r6, pc}
  459. 80046dc: f1c4 040c rsb r4, r4, #12
  460. 80046e0: f1c4 0520 rsb r5, r4, #32
  461. 80046e4: fa00 f304 lsl.w r3, r0, r4
  462. 80046e8: fa20 f005 lsr.w r0, r0, r5
  463. 80046ec: fa01 f204 lsl.w r2, r1, r4
  464. 80046f0: ea40 0002 orr.w r0, r0, r2
  465. 80046f4: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  466. 80046f8: eb10 70d3 adds.w r0, r0, r3, lsr #31
  467. 80046fc: f141 0100 adc.w r1, r1, #0
  468. 8004700: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  469. 8004704: bf08 it eq
  470. 8004706: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  471. 800470a: bd70 pop {r4, r5, r6, pc}
  472. 800470c: f1c4 0520 rsb r5, r4, #32
  473. 8004710: fa00 f205 lsl.w r2, r0, r5
  474. 8004714: ea4e 0e02 orr.w lr, lr, r2
  475. 8004718: fa20 f304 lsr.w r3, r0, r4
  476. 800471c: fa01 f205 lsl.w r2, r1, r5
  477. 8004720: ea43 0302 orr.w r3, r3, r2
  478. 8004724: fa21 f004 lsr.w r0, r1, r4
  479. 8004728: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  480. 800472c: fa21 f204 lsr.w r2, r1, r4
  481. 8004730: ea20 0002 bic.w r0, r0, r2
  482. 8004734: eb00 70d3 add.w r0, r0, r3, lsr #31
  483. 8004738: ea5e 0e43 orrs.w lr, lr, r3, lsl #1
  484. 800473c: bf08 it eq
  485. 800473e: ea20 70d3 biceq.w r0, r0, r3, lsr #31
  486. 8004742: bd70 pop {r4, r5, r6, pc}
  487. 8004744: f094 0f00 teq r4, #0
  488. 8004748: d10f bne.n 800476a <__aeabi_dmul+0x1c2>
  489. 800474a: f001 4600 and.w r6, r1, #2147483648 ; 0x80000000
  490. 800474e: 0040 lsls r0, r0, #1
  491. 8004750: eb41 0101 adc.w r1, r1, r1
  492. 8004754: f411 1f80 tst.w r1, #1048576 ; 0x100000
  493. 8004758: bf08 it eq
  494. 800475a: 3c01 subeq r4, #1
  495. 800475c: d0f7 beq.n 800474e <__aeabi_dmul+0x1a6>
  496. 800475e: ea41 0106 orr.w r1, r1, r6
  497. 8004762: f095 0f00 teq r5, #0
  498. 8004766: bf18 it ne
  499. 8004768: 4770 bxne lr
  500. 800476a: f003 4600 and.w r6, r3, #2147483648 ; 0x80000000
  501. 800476e: 0052 lsls r2, r2, #1
  502. 8004770: eb43 0303 adc.w r3, r3, r3
  503. 8004774: f413 1f80 tst.w r3, #1048576 ; 0x100000
  504. 8004778: bf08 it eq
  505. 800477a: 3d01 subeq r5, #1
  506. 800477c: d0f7 beq.n 800476e <__aeabi_dmul+0x1c6>
  507. 800477e: ea43 0306 orr.w r3, r3, r6
  508. 8004782: 4770 bx lr
  509. 8004784: ea94 0f0c teq r4, ip
  510. 8004788: ea0c 5513 and.w r5, ip, r3, lsr #20
  511. 800478c: bf18 it ne
  512. 800478e: ea95 0f0c teqne r5, ip
  513. 8004792: d00c beq.n 80047ae <__aeabi_dmul+0x206>
  514. 8004794: ea50 0641 orrs.w r6, r0, r1, lsl #1
  515. 8004798: bf18 it ne
  516. 800479a: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  517. 800479e: d1d1 bne.n 8004744 <__aeabi_dmul+0x19c>
  518. 80047a0: ea81 0103 eor.w r1, r1, r3
  519. 80047a4: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  520. 80047a8: f04f 0000 mov.w r0, #0
  521. 80047ac: bd70 pop {r4, r5, r6, pc}
  522. 80047ae: ea50 0641 orrs.w r6, r0, r1, lsl #1
  523. 80047b2: bf06 itte eq
  524. 80047b4: 4610 moveq r0, r2
  525. 80047b6: 4619 moveq r1, r3
  526. 80047b8: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  527. 80047bc: d019 beq.n 80047f2 <__aeabi_dmul+0x24a>
  528. 80047be: ea94 0f0c teq r4, ip
  529. 80047c2: d102 bne.n 80047ca <__aeabi_dmul+0x222>
  530. 80047c4: ea50 3601 orrs.w r6, r0, r1, lsl #12
  531. 80047c8: d113 bne.n 80047f2 <__aeabi_dmul+0x24a>
  532. 80047ca: ea95 0f0c teq r5, ip
  533. 80047ce: d105 bne.n 80047dc <__aeabi_dmul+0x234>
  534. 80047d0: ea52 3603 orrs.w r6, r2, r3, lsl #12
  535. 80047d4: bf1c itt ne
  536. 80047d6: 4610 movne r0, r2
  537. 80047d8: 4619 movne r1, r3
  538. 80047da: d10a bne.n 80047f2 <__aeabi_dmul+0x24a>
  539. 80047dc: ea81 0103 eor.w r1, r1, r3
  540. 80047e0: f001 4100 and.w r1, r1, #2147483648 ; 0x80000000
  541. 80047e4: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  542. 80047e8: f441 0170 orr.w r1, r1, #15728640 ; 0xf00000
  543. 80047ec: f04f 0000 mov.w r0, #0
  544. 80047f0: bd70 pop {r4, r5, r6, pc}
  545. 80047f2: f041 41fe orr.w r1, r1, #2130706432 ; 0x7f000000
  546. 80047f6: f441 0178 orr.w r1, r1, #16252928 ; 0xf80000
  547. 80047fa: bd70 pop {r4, r5, r6, pc}
  548. 080047fc <__aeabi_ddiv>:
  549. 80047fc: b570 push {r4, r5, r6, lr}
  550. 80047fe: f04f 0cff mov.w ip, #255 ; 0xff
  551. 8004802: f44c 6ce0 orr.w ip, ip, #1792 ; 0x700
  552. 8004806: ea1c 5411 ands.w r4, ip, r1, lsr #20
  553. 800480a: bf1d ittte ne
  554. 800480c: ea1c 5513 andsne.w r5, ip, r3, lsr #20
  555. 8004810: ea94 0f0c teqne r4, ip
  556. 8004814: ea95 0f0c teqne r5, ip
  557. 8004818: f000 f8a7 bleq 800496a <__aeabi_ddiv+0x16e>
  558. 800481c: eba4 0405 sub.w r4, r4, r5
  559. 8004820: ea81 0e03 eor.w lr, r1, r3
  560. 8004824: ea52 3503 orrs.w r5, r2, r3, lsl #12
  561. 8004828: ea4f 3101 mov.w r1, r1, lsl #12
  562. 800482c: f000 8088 beq.w 8004940 <__aeabi_ddiv+0x144>
  563. 8004830: ea4f 3303 mov.w r3, r3, lsl #12
  564. 8004834: f04f 5580 mov.w r5, #268435456 ; 0x10000000
  565. 8004838: ea45 1313 orr.w r3, r5, r3, lsr #4
  566. 800483c: ea43 6312 orr.w r3, r3, r2, lsr #24
  567. 8004840: ea4f 2202 mov.w r2, r2, lsl #8
  568. 8004844: ea45 1511 orr.w r5, r5, r1, lsr #4
  569. 8004848: ea45 6510 orr.w r5, r5, r0, lsr #24
  570. 800484c: ea4f 2600 mov.w r6, r0, lsl #8
  571. 8004850: f00e 4100 and.w r1, lr, #2147483648 ; 0x80000000
  572. 8004854: 429d cmp r5, r3
  573. 8004856: bf08 it eq
  574. 8004858: 4296 cmpeq r6, r2
  575. 800485a: f144 04fd adc.w r4, r4, #253 ; 0xfd
  576. 800485e: f504 7440 add.w r4, r4, #768 ; 0x300
  577. 8004862: d202 bcs.n 800486a <__aeabi_ddiv+0x6e>
  578. 8004864: 085b lsrs r3, r3, #1
  579. 8004866: ea4f 0232 mov.w r2, r2, rrx
  580. 800486a: 1ab6 subs r6, r6, r2
  581. 800486c: eb65 0503 sbc.w r5, r5, r3
  582. 8004870: 085b lsrs r3, r3, #1
  583. 8004872: ea4f 0232 mov.w r2, r2, rrx
  584. 8004876: f44f 1080 mov.w r0, #1048576 ; 0x100000
  585. 800487a: f44f 2c00 mov.w ip, #524288 ; 0x80000
  586. 800487e: ebb6 0e02 subs.w lr, r6, r2
  587. 8004882: eb75 0e03 sbcs.w lr, r5, r3
  588. 8004886: bf22 ittt cs
  589. 8004888: 1ab6 subcs r6, r6, r2
  590. 800488a: 4675 movcs r5, lr
  591. 800488c: ea40 000c orrcs.w r0, r0, ip
  592. 8004890: 085b lsrs r3, r3, #1
  593. 8004892: ea4f 0232 mov.w r2, r2, rrx
  594. 8004896: ebb6 0e02 subs.w lr, r6, r2
  595. 800489a: eb75 0e03 sbcs.w lr, r5, r3
  596. 800489e: bf22 ittt cs
  597. 80048a0: 1ab6 subcs r6, r6, r2
  598. 80048a2: 4675 movcs r5, lr
  599. 80048a4: ea40 005c orrcs.w r0, r0, ip, lsr #1
  600. 80048a8: 085b lsrs r3, r3, #1
  601. 80048aa: ea4f 0232 mov.w r2, r2, rrx
  602. 80048ae: ebb6 0e02 subs.w lr, r6, r2
  603. 80048b2: eb75 0e03 sbcs.w lr, r5, r3
  604. 80048b6: bf22 ittt cs
  605. 80048b8: 1ab6 subcs r6, r6, r2
  606. 80048ba: 4675 movcs r5, lr
  607. 80048bc: ea40 009c orrcs.w r0, r0, ip, lsr #2
  608. 80048c0: 085b lsrs r3, r3, #1
  609. 80048c2: ea4f 0232 mov.w r2, r2, rrx
  610. 80048c6: ebb6 0e02 subs.w lr, r6, r2
  611. 80048ca: eb75 0e03 sbcs.w lr, r5, r3
  612. 80048ce: bf22 ittt cs
  613. 80048d0: 1ab6 subcs r6, r6, r2
  614. 80048d2: 4675 movcs r5, lr
  615. 80048d4: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  616. 80048d8: ea55 0e06 orrs.w lr, r5, r6
  617. 80048dc: d018 beq.n 8004910 <__aeabi_ddiv+0x114>
  618. 80048de: ea4f 1505 mov.w r5, r5, lsl #4
  619. 80048e2: ea45 7516 orr.w r5, r5, r6, lsr #28
  620. 80048e6: ea4f 1606 mov.w r6, r6, lsl #4
  621. 80048ea: ea4f 03c3 mov.w r3, r3, lsl #3
  622. 80048ee: ea43 7352 orr.w r3, r3, r2, lsr #29
  623. 80048f2: ea4f 02c2 mov.w r2, r2, lsl #3
  624. 80048f6: ea5f 1c1c movs.w ip, ip, lsr #4
  625. 80048fa: d1c0 bne.n 800487e <__aeabi_ddiv+0x82>
  626. 80048fc: f411 1f80 tst.w r1, #1048576 ; 0x100000
  627. 8004900: d10b bne.n 800491a <__aeabi_ddiv+0x11e>
  628. 8004902: ea41 0100 orr.w r1, r1, r0
  629. 8004906: f04f 0000 mov.w r0, #0
  630. 800490a: f04f 4c00 mov.w ip, #2147483648 ; 0x80000000
  631. 800490e: e7b6 b.n 800487e <__aeabi_ddiv+0x82>
  632. 8004910: f411 1f80 tst.w r1, #1048576 ; 0x100000
  633. 8004914: bf04 itt eq
  634. 8004916: 4301 orreq r1, r0
  635. 8004918: 2000 moveq r0, #0
  636. 800491a: f1b4 0cfd subs.w ip, r4, #253 ; 0xfd
  637. 800491e: bf88 it hi
  638. 8004920: f5bc 6fe0 cmphi.w ip, #1792 ; 0x700
  639. 8004924: f63f aeaf bhi.w 8004686 <__aeabi_dmul+0xde>
  640. 8004928: ebb5 0c03 subs.w ip, r5, r3
  641. 800492c: bf04 itt eq
  642. 800492e: ebb6 0c02 subseq.w ip, r6, r2
  643. 8004932: ea5f 0c50 movseq.w ip, r0, lsr #1
  644. 8004936: f150 0000 adcs.w r0, r0, #0
  645. 800493a: eb41 5104 adc.w r1, r1, r4, lsl #20
  646. 800493e: bd70 pop {r4, r5, r6, pc}
  647. 8004940: f00e 4e00 and.w lr, lr, #2147483648 ; 0x80000000
  648. 8004944: ea4e 3111 orr.w r1, lr, r1, lsr #12
  649. 8004948: eb14 045c adds.w r4, r4, ip, lsr #1
  650. 800494c: bfc2 ittt gt
  651. 800494e: ebd4 050c rsbsgt r5, r4, ip
  652. 8004952: ea41 5104 orrgt.w r1, r1, r4, lsl #20
  653. 8004956: bd70 popgt {r4, r5, r6, pc}
  654. 8004958: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  655. 800495c: f04f 0e00 mov.w lr, #0
  656. 8004960: 3c01 subs r4, #1
  657. 8004962: e690 b.n 8004686 <__aeabi_dmul+0xde>
  658. 8004964: ea45 0e06 orr.w lr, r5, r6
  659. 8004968: e68d b.n 8004686 <__aeabi_dmul+0xde>
  660. 800496a: ea0c 5513 and.w r5, ip, r3, lsr #20
  661. 800496e: ea94 0f0c teq r4, ip
  662. 8004972: bf08 it eq
  663. 8004974: ea95 0f0c teqeq r5, ip
  664. 8004978: f43f af3b beq.w 80047f2 <__aeabi_dmul+0x24a>
  665. 800497c: ea94 0f0c teq r4, ip
  666. 8004980: d10a bne.n 8004998 <__aeabi_ddiv+0x19c>
  667. 8004982: ea50 3401 orrs.w r4, r0, r1, lsl #12
  668. 8004986: f47f af34 bne.w 80047f2 <__aeabi_dmul+0x24a>
  669. 800498a: ea95 0f0c teq r5, ip
  670. 800498e: f47f af25 bne.w 80047dc <__aeabi_dmul+0x234>
  671. 8004992: 4610 mov r0, r2
  672. 8004994: 4619 mov r1, r3
  673. 8004996: e72c b.n 80047f2 <__aeabi_dmul+0x24a>
  674. 8004998: ea95 0f0c teq r5, ip
  675. 800499c: d106 bne.n 80049ac <__aeabi_ddiv+0x1b0>
  676. 800499e: ea52 3503 orrs.w r5, r2, r3, lsl #12
  677. 80049a2: f43f aefd beq.w 80047a0 <__aeabi_dmul+0x1f8>
  678. 80049a6: 4610 mov r0, r2
  679. 80049a8: 4619 mov r1, r3
  680. 80049aa: e722 b.n 80047f2 <__aeabi_dmul+0x24a>
  681. 80049ac: ea50 0641 orrs.w r6, r0, r1, lsl #1
  682. 80049b0: bf18 it ne
  683. 80049b2: ea52 0643 orrsne.w r6, r2, r3, lsl #1
  684. 80049b6: f47f aec5 bne.w 8004744 <__aeabi_dmul+0x19c>
  685. 80049ba: ea50 0441 orrs.w r4, r0, r1, lsl #1
  686. 80049be: f47f af0d bne.w 80047dc <__aeabi_dmul+0x234>
  687. 80049c2: ea52 0543 orrs.w r5, r2, r3, lsl #1
  688. 80049c6: f47f aeeb bne.w 80047a0 <__aeabi_dmul+0x1f8>
  689. 80049ca: e712 b.n 80047f2 <__aeabi_dmul+0x24a>
  690. 080049cc <__gedf2>:
  691. 80049cc: f04f 3cff mov.w ip, #4294967295
  692. 80049d0: e006 b.n 80049e0 <__cmpdf2+0x4>
  693. 80049d2: bf00 nop
  694. 080049d4 <__ledf2>:
  695. 80049d4: f04f 0c01 mov.w ip, #1
  696. 80049d8: e002 b.n 80049e0 <__cmpdf2+0x4>
  697. 80049da: bf00 nop
  698. 080049dc <__cmpdf2>:
  699. 80049dc: f04f 0c01 mov.w ip, #1
  700. 80049e0: f84d cd04 str.w ip, [sp, #-4]!
  701. 80049e4: ea4f 0c41 mov.w ip, r1, lsl #1
  702. 80049e8: ea7f 5c6c mvns.w ip, ip, asr #21
  703. 80049ec: ea4f 0c43 mov.w ip, r3, lsl #1
  704. 80049f0: bf18 it ne
  705. 80049f2: ea7f 5c6c mvnsne.w ip, ip, asr #21
  706. 80049f6: d01b beq.n 8004a30 <__cmpdf2+0x54>
  707. 80049f8: b001 add sp, #4
  708. 80049fa: ea50 0c41 orrs.w ip, r0, r1, lsl #1
  709. 80049fe: bf0c ite eq
  710. 8004a00: ea52 0c43 orrseq.w ip, r2, r3, lsl #1
  711. 8004a04: ea91 0f03 teqne r1, r3
  712. 8004a08: bf02 ittt eq
  713. 8004a0a: ea90 0f02 teqeq r0, r2
  714. 8004a0e: 2000 moveq r0, #0
  715. 8004a10: 4770 bxeq lr
  716. 8004a12: f110 0f00 cmn.w r0, #0
  717. 8004a16: ea91 0f03 teq r1, r3
  718. 8004a1a: bf58 it pl
  719. 8004a1c: 4299 cmppl r1, r3
  720. 8004a1e: bf08 it eq
  721. 8004a20: 4290 cmpeq r0, r2
  722. 8004a22: bf2c ite cs
  723. 8004a24: 17d8 asrcs r0, r3, #31
  724. 8004a26: ea6f 70e3 mvncc.w r0, r3, asr #31
  725. 8004a2a: f040 0001 orr.w r0, r0, #1
  726. 8004a2e: 4770 bx lr
  727. 8004a30: ea4f 0c41 mov.w ip, r1, lsl #1
  728. 8004a34: ea7f 5c6c mvns.w ip, ip, asr #21
  729. 8004a38: d102 bne.n 8004a40 <__cmpdf2+0x64>
  730. 8004a3a: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  731. 8004a3e: d107 bne.n 8004a50 <__cmpdf2+0x74>
  732. 8004a40: ea4f 0c43 mov.w ip, r3, lsl #1
  733. 8004a44: ea7f 5c6c mvns.w ip, ip, asr #21
  734. 8004a48: d1d6 bne.n 80049f8 <__cmpdf2+0x1c>
  735. 8004a4a: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  736. 8004a4e: d0d3 beq.n 80049f8 <__cmpdf2+0x1c>
  737. 8004a50: f85d 0b04 ldr.w r0, [sp], #4
  738. 8004a54: 4770 bx lr
  739. 8004a56: bf00 nop
  740. 08004a58 <__aeabi_cdrcmple>:
  741. 8004a58: 4684 mov ip, r0
  742. 8004a5a: 4610 mov r0, r2
  743. 8004a5c: 4662 mov r2, ip
  744. 8004a5e: 468c mov ip, r1
  745. 8004a60: 4619 mov r1, r3
  746. 8004a62: 4663 mov r3, ip
  747. 8004a64: e000 b.n 8004a68 <__aeabi_cdcmpeq>
  748. 8004a66: bf00 nop
  749. 08004a68 <__aeabi_cdcmpeq>:
  750. 8004a68: b501 push {r0, lr}
  751. 8004a6a: f7ff ffb7 bl 80049dc <__cmpdf2>
  752. 8004a6e: 2800 cmp r0, #0
  753. 8004a70: bf48 it mi
  754. 8004a72: f110 0f00 cmnmi.w r0, #0
  755. 8004a76: bd01 pop {r0, pc}
  756. 08004a78 <__aeabi_dcmpeq>:
  757. 8004a78: f84d ed08 str.w lr, [sp, #-8]!
  758. 8004a7c: f7ff fff4 bl 8004a68 <__aeabi_cdcmpeq>
  759. 8004a80: bf0c ite eq
  760. 8004a82: 2001 moveq r0, #1
  761. 8004a84: 2000 movne r0, #0
  762. 8004a86: f85d fb08 ldr.w pc, [sp], #8
  763. 8004a8a: bf00 nop
  764. 08004a8c <__aeabi_dcmplt>:
  765. 8004a8c: f84d ed08 str.w lr, [sp, #-8]!
  766. 8004a90: f7ff ffea bl 8004a68 <__aeabi_cdcmpeq>
  767. 8004a94: bf34 ite cc
  768. 8004a96: 2001 movcc r0, #1
  769. 8004a98: 2000 movcs r0, #0
  770. 8004a9a: f85d fb08 ldr.w pc, [sp], #8
  771. 8004a9e: bf00 nop
  772. 08004aa0 <__aeabi_dcmple>:
  773. 8004aa0: f84d ed08 str.w lr, [sp, #-8]!
  774. 8004aa4: f7ff ffe0 bl 8004a68 <__aeabi_cdcmpeq>
  775. 8004aa8: bf94 ite ls
  776. 8004aaa: 2001 movls r0, #1
  777. 8004aac: 2000 movhi r0, #0
  778. 8004aae: f85d fb08 ldr.w pc, [sp], #8
  779. 8004ab2: bf00 nop
  780. 08004ab4 <__aeabi_dcmpge>:
  781. 8004ab4: f84d ed08 str.w lr, [sp, #-8]!
  782. 8004ab8: f7ff ffce bl 8004a58 <__aeabi_cdrcmple>
  783. 8004abc: bf94 ite ls
  784. 8004abe: 2001 movls r0, #1
  785. 8004ac0: 2000 movhi r0, #0
  786. 8004ac2: f85d fb08 ldr.w pc, [sp], #8
  787. 8004ac6: bf00 nop
  788. 08004ac8 <__aeabi_dcmpgt>:
  789. 8004ac8: f84d ed08 str.w lr, [sp, #-8]!
  790. 8004acc: f7ff ffc4 bl 8004a58 <__aeabi_cdrcmple>
  791. 8004ad0: bf34 ite cc
  792. 8004ad2: 2001 movcc r0, #1
  793. 8004ad4: 2000 movcs r0, #0
  794. 8004ad6: f85d fb08 ldr.w pc, [sp], #8
  795. 8004ada: bf00 nop
  796. 08004adc <__aeabi_dcmpun>:
  797. 8004adc: ea4f 0c41 mov.w ip, r1, lsl #1
  798. 8004ae0: ea7f 5c6c mvns.w ip, ip, asr #21
  799. 8004ae4: d102 bne.n 8004aec <__aeabi_dcmpun+0x10>
  800. 8004ae6: ea50 3c01 orrs.w ip, r0, r1, lsl #12
  801. 8004aea: d10a bne.n 8004b02 <__aeabi_dcmpun+0x26>
  802. 8004aec: ea4f 0c43 mov.w ip, r3, lsl #1
  803. 8004af0: ea7f 5c6c mvns.w ip, ip, asr #21
  804. 8004af4: d102 bne.n 8004afc <__aeabi_dcmpun+0x20>
  805. 8004af6: ea52 3c03 orrs.w ip, r2, r3, lsl #12
  806. 8004afa: d102 bne.n 8004b02 <__aeabi_dcmpun+0x26>
  807. 8004afc: f04f 0000 mov.w r0, #0
  808. 8004b00: 4770 bx lr
  809. 8004b02: f04f 0001 mov.w r0, #1
  810. 8004b06: 4770 bx lr
  811. 08004b08 <__aeabi_d2iz>:
  812. 8004b08: ea4f 0241 mov.w r2, r1, lsl #1
  813. 8004b0c: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  814. 8004b10: d215 bcs.n 8004b3e <__aeabi_d2iz+0x36>
  815. 8004b12: d511 bpl.n 8004b38 <__aeabi_d2iz+0x30>
  816. 8004b14: f46f 7378 mvn.w r3, #992 ; 0x3e0
  817. 8004b18: ebb3 5262 subs.w r2, r3, r2, asr #21
  818. 8004b1c: d912 bls.n 8004b44 <__aeabi_d2iz+0x3c>
  819. 8004b1e: ea4f 23c1 mov.w r3, r1, lsl #11
  820. 8004b22: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  821. 8004b26: ea43 5350 orr.w r3, r3, r0, lsr #21
  822. 8004b2a: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  823. 8004b2e: fa23 f002 lsr.w r0, r3, r2
  824. 8004b32: bf18 it ne
  825. 8004b34: 4240 negne r0, r0
  826. 8004b36: 4770 bx lr
  827. 8004b38: f04f 0000 mov.w r0, #0
  828. 8004b3c: 4770 bx lr
  829. 8004b3e: ea50 3001 orrs.w r0, r0, r1, lsl #12
  830. 8004b42: d105 bne.n 8004b50 <__aeabi_d2iz+0x48>
  831. 8004b44: f011 4000 ands.w r0, r1, #2147483648 ; 0x80000000
  832. 8004b48: bf08 it eq
  833. 8004b4a: f06f 4000 mvneq.w r0, #2147483648 ; 0x80000000
  834. 8004b4e: 4770 bx lr
  835. 8004b50: f04f 0000 mov.w r0, #0
  836. 8004b54: 4770 bx lr
  837. 8004b56: bf00 nop
  838. 08004b58 <__aeabi_d2uiz>:
  839. 8004b58: 004a lsls r2, r1, #1
  840. 8004b5a: d211 bcs.n 8004b80 <__aeabi_d2uiz+0x28>
  841. 8004b5c: f512 1200 adds.w r2, r2, #2097152 ; 0x200000
  842. 8004b60: d211 bcs.n 8004b86 <__aeabi_d2uiz+0x2e>
  843. 8004b62: d50d bpl.n 8004b80 <__aeabi_d2uiz+0x28>
  844. 8004b64: f46f 7378 mvn.w r3, #992 ; 0x3e0
  845. 8004b68: ebb3 5262 subs.w r2, r3, r2, asr #21
  846. 8004b6c: d40e bmi.n 8004b8c <__aeabi_d2uiz+0x34>
  847. 8004b6e: ea4f 23c1 mov.w r3, r1, lsl #11
  848. 8004b72: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  849. 8004b76: ea43 5350 orr.w r3, r3, r0, lsr #21
  850. 8004b7a: fa23 f002 lsr.w r0, r3, r2
  851. 8004b7e: 4770 bx lr
  852. 8004b80: f04f 0000 mov.w r0, #0
  853. 8004b84: 4770 bx lr
  854. 8004b86: ea50 3001 orrs.w r0, r0, r1, lsl #12
  855. 8004b8a: d102 bne.n 8004b92 <__aeabi_d2uiz+0x3a>
  856. 8004b8c: f04f 30ff mov.w r0, #4294967295
  857. 8004b90: 4770 bx lr
  858. 8004b92: f04f 0000 mov.w r0, #0
  859. 8004b96: 4770 bx lr
  860. 08004b98 <__aeabi_d2f>:
  861. 8004b98: ea4f 0241 mov.w r2, r1, lsl #1
  862. 8004b9c: f1b2 43e0 subs.w r3, r2, #1879048192 ; 0x70000000
  863. 8004ba0: bf24 itt cs
  864. 8004ba2: f5b3 1c00 subscs.w ip, r3, #2097152 ; 0x200000
  865. 8004ba6: f1dc 5cfe rsbscs ip, ip, #532676608 ; 0x1fc00000
  866. 8004baa: d90d bls.n 8004bc8 <__aeabi_d2f+0x30>
  867. 8004bac: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  868. 8004bb0: ea4f 02c0 mov.w r2, r0, lsl #3
  869. 8004bb4: ea4c 7050 orr.w r0, ip, r0, lsr #29
  870. 8004bb8: f1b2 4f00 cmp.w r2, #2147483648 ; 0x80000000
  871. 8004bbc: eb40 0083 adc.w r0, r0, r3, lsl #2
  872. 8004bc0: bf08 it eq
  873. 8004bc2: f020 0001 biceq.w r0, r0, #1
  874. 8004bc6: 4770 bx lr
  875. 8004bc8: f011 4f80 tst.w r1, #1073741824 ; 0x40000000
  876. 8004bcc: d121 bne.n 8004c12 <__aeabi_d2f+0x7a>
  877. 8004bce: f113 7238 adds.w r2, r3, #48234496 ; 0x2e00000
  878. 8004bd2: bfbc itt lt
  879. 8004bd4: f001 4000 andlt.w r0, r1, #2147483648 ; 0x80000000
  880. 8004bd8: 4770 bxlt lr
  881. 8004bda: f441 1180 orr.w r1, r1, #1048576 ; 0x100000
  882. 8004bde: ea4f 5252 mov.w r2, r2, lsr #21
  883. 8004be2: f1c2 0218 rsb r2, r2, #24
  884. 8004be6: f1c2 0c20 rsb ip, r2, #32
  885. 8004bea: fa10 f30c lsls.w r3, r0, ip
  886. 8004bee: fa20 f002 lsr.w r0, r0, r2
  887. 8004bf2: bf18 it ne
  888. 8004bf4: f040 0001 orrne.w r0, r0, #1
  889. 8004bf8: ea4f 23c1 mov.w r3, r1, lsl #11
  890. 8004bfc: ea4f 23d3 mov.w r3, r3, lsr #11
  891. 8004c00: fa03 fc0c lsl.w ip, r3, ip
  892. 8004c04: ea40 000c orr.w r0, r0, ip
  893. 8004c08: fa23 f302 lsr.w r3, r3, r2
  894. 8004c0c: ea4f 0343 mov.w r3, r3, lsl #1
  895. 8004c10: e7cc b.n 8004bac <__aeabi_d2f+0x14>
  896. 8004c12: ea7f 5362 mvns.w r3, r2, asr #21
  897. 8004c16: d107 bne.n 8004c28 <__aeabi_d2f+0x90>
  898. 8004c18: ea50 3301 orrs.w r3, r0, r1, lsl #12
  899. 8004c1c: bf1e ittt ne
  900. 8004c1e: f04f 40fe movne.w r0, #2130706432 ; 0x7f000000
  901. 8004c22: f440 0040 orrne.w r0, r0, #12582912 ; 0xc00000
  902. 8004c26: 4770 bxne lr
  903. 8004c28: f001 4000 and.w r0, r1, #2147483648 ; 0x80000000
  904. 8004c2c: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  905. 8004c30: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  906. 8004c34: 4770 bx lr
  907. 8004c36: bf00 nop
  908. 08004c38 <__aeabi_frsub>:
  909. 8004c38: f080 4000 eor.w r0, r0, #2147483648 ; 0x80000000
  910. 8004c3c: e002 b.n 8004c44 <__addsf3>
  911. 8004c3e: bf00 nop
  912. 08004c40 <__aeabi_fsub>:
  913. 8004c40: f081 4100 eor.w r1, r1, #2147483648 ; 0x80000000
  914. 08004c44 <__addsf3>:
  915. 8004c44: 0042 lsls r2, r0, #1
  916. 8004c46: bf1f itttt ne
  917. 8004c48: ea5f 0341 movsne.w r3, r1, lsl #1
  918. 8004c4c: ea92 0f03 teqne r2, r3
  919. 8004c50: ea7f 6c22 mvnsne.w ip, r2, asr #24
  920. 8004c54: ea7f 6c23 mvnsne.w ip, r3, asr #24
  921. 8004c58: d06a beq.n 8004d30 <__addsf3+0xec>
  922. 8004c5a: ea4f 6212 mov.w r2, r2, lsr #24
  923. 8004c5e: ebd2 6313 rsbs r3, r2, r3, lsr #24
  924. 8004c62: bfc1 itttt gt
  925. 8004c64: 18d2 addgt r2, r2, r3
  926. 8004c66: 4041 eorgt r1, r0
  927. 8004c68: 4048 eorgt r0, r1
  928. 8004c6a: 4041 eorgt r1, r0
  929. 8004c6c: bfb8 it lt
  930. 8004c6e: 425b neglt r3, r3
  931. 8004c70: 2b19 cmp r3, #25
  932. 8004c72: bf88 it hi
  933. 8004c74: 4770 bxhi lr
  934. 8004c76: f010 4f00 tst.w r0, #2147483648 ; 0x80000000
  935. 8004c7a: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  936. 8004c7e: f020 407f bic.w r0, r0, #4278190080 ; 0xff000000
  937. 8004c82: bf18 it ne
  938. 8004c84: 4240 negne r0, r0
  939. 8004c86: f011 4f00 tst.w r1, #2147483648 ; 0x80000000
  940. 8004c8a: f441 0100 orr.w r1, r1, #8388608 ; 0x800000
  941. 8004c8e: f021 417f bic.w r1, r1, #4278190080 ; 0xff000000
  942. 8004c92: bf18 it ne
  943. 8004c94: 4249 negne r1, r1
  944. 8004c96: ea92 0f03 teq r2, r3
  945. 8004c9a: d03f beq.n 8004d1c <__addsf3+0xd8>
  946. 8004c9c: f1a2 0201 sub.w r2, r2, #1
  947. 8004ca0: fa41 fc03 asr.w ip, r1, r3
  948. 8004ca4: eb10 000c adds.w r0, r0, ip
  949. 8004ca8: f1c3 0320 rsb r3, r3, #32
  950. 8004cac: fa01 f103 lsl.w r1, r1, r3
  951. 8004cb0: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  952. 8004cb4: d502 bpl.n 8004cbc <__addsf3+0x78>
  953. 8004cb6: 4249 negs r1, r1
  954. 8004cb8: eb60 0040 sbc.w r0, r0, r0, lsl #1
  955. 8004cbc: f5b0 0f00 cmp.w r0, #8388608 ; 0x800000
  956. 8004cc0: d313 bcc.n 8004cea <__addsf3+0xa6>
  957. 8004cc2: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  958. 8004cc6: d306 bcc.n 8004cd6 <__addsf3+0x92>
  959. 8004cc8: 0840 lsrs r0, r0, #1
  960. 8004cca: ea4f 0131 mov.w r1, r1, rrx
  961. 8004cce: f102 0201 add.w r2, r2, #1
  962. 8004cd2: 2afe cmp r2, #254 ; 0xfe
  963. 8004cd4: d251 bcs.n 8004d7a <__addsf3+0x136>
  964. 8004cd6: f1b1 4f00 cmp.w r1, #2147483648 ; 0x80000000
  965. 8004cda: eb40 50c2 adc.w r0, r0, r2, lsl #23
  966. 8004cde: bf08 it eq
  967. 8004ce0: f020 0001 biceq.w r0, r0, #1
  968. 8004ce4: ea40 0003 orr.w r0, r0, r3
  969. 8004ce8: 4770 bx lr
  970. 8004cea: 0049 lsls r1, r1, #1
  971. 8004cec: eb40 0000 adc.w r0, r0, r0
  972. 8004cf0: f410 0f00 tst.w r0, #8388608 ; 0x800000
  973. 8004cf4: f1a2 0201 sub.w r2, r2, #1
  974. 8004cf8: d1ed bne.n 8004cd6 <__addsf3+0x92>
  975. 8004cfa: fab0 fc80 clz ip, r0
  976. 8004cfe: f1ac 0c08 sub.w ip, ip, #8
  977. 8004d02: ebb2 020c subs.w r2, r2, ip
  978. 8004d06: fa00 f00c lsl.w r0, r0, ip
  979. 8004d0a: bfaa itet ge
  980. 8004d0c: eb00 50c2 addge.w r0, r0, r2, lsl #23
  981. 8004d10: 4252 neglt r2, r2
  982. 8004d12: 4318 orrge r0, r3
  983. 8004d14: bfbc itt lt
  984. 8004d16: 40d0 lsrlt r0, r2
  985. 8004d18: 4318 orrlt r0, r3
  986. 8004d1a: 4770 bx lr
  987. 8004d1c: f092 0f00 teq r2, #0
  988. 8004d20: f481 0100 eor.w r1, r1, #8388608 ; 0x800000
  989. 8004d24: bf06 itte eq
  990. 8004d26: f480 0000 eoreq.w r0, r0, #8388608 ; 0x800000
  991. 8004d2a: 3201 addeq r2, #1
  992. 8004d2c: 3b01 subne r3, #1
  993. 8004d2e: e7b5 b.n 8004c9c <__addsf3+0x58>
  994. 8004d30: ea4f 0341 mov.w r3, r1, lsl #1
  995. 8004d34: ea7f 6c22 mvns.w ip, r2, asr #24
  996. 8004d38: bf18 it ne
  997. 8004d3a: ea7f 6c23 mvnsne.w ip, r3, asr #24
  998. 8004d3e: d021 beq.n 8004d84 <__addsf3+0x140>
  999. 8004d40: ea92 0f03 teq r2, r3
  1000. 8004d44: d004 beq.n 8004d50 <__addsf3+0x10c>
  1001. 8004d46: f092 0f00 teq r2, #0
  1002. 8004d4a: bf08 it eq
  1003. 8004d4c: 4608 moveq r0, r1
  1004. 8004d4e: 4770 bx lr
  1005. 8004d50: ea90 0f01 teq r0, r1
  1006. 8004d54: bf1c itt ne
  1007. 8004d56: 2000 movne r0, #0
  1008. 8004d58: 4770 bxne lr
  1009. 8004d5a: f012 4f7f tst.w r2, #4278190080 ; 0xff000000
  1010. 8004d5e: d104 bne.n 8004d6a <__addsf3+0x126>
  1011. 8004d60: 0040 lsls r0, r0, #1
  1012. 8004d62: bf28 it cs
  1013. 8004d64: f040 4000 orrcs.w r0, r0, #2147483648 ; 0x80000000
  1014. 8004d68: 4770 bx lr
  1015. 8004d6a: f112 7200 adds.w r2, r2, #33554432 ; 0x2000000
  1016. 8004d6e: bf3c itt cc
  1017. 8004d70: f500 0000 addcc.w r0, r0, #8388608 ; 0x800000
  1018. 8004d74: 4770 bxcc lr
  1019. 8004d76: f000 4300 and.w r3, r0, #2147483648 ; 0x80000000
  1020. 8004d7a: f043 40fe orr.w r0, r3, #2130706432 ; 0x7f000000
  1021. 8004d7e: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1022. 8004d82: 4770 bx lr
  1023. 8004d84: ea7f 6222 mvns.w r2, r2, asr #24
  1024. 8004d88: bf16 itet ne
  1025. 8004d8a: 4608 movne r0, r1
  1026. 8004d8c: ea7f 6323 mvnseq.w r3, r3, asr #24
  1027. 8004d90: 4601 movne r1, r0
  1028. 8004d92: 0242 lsls r2, r0, #9
  1029. 8004d94: bf06 itte eq
  1030. 8004d96: ea5f 2341 movseq.w r3, r1, lsl #9
  1031. 8004d9a: ea90 0f01 teqeq r0, r1
  1032. 8004d9e: f440 0080 orrne.w r0, r0, #4194304 ; 0x400000
  1033. 8004da2: 4770 bx lr
  1034. 08004da4 <__aeabi_ui2f>:
  1035. 8004da4: f04f 0300 mov.w r3, #0
  1036. 8004da8: e004 b.n 8004db4 <__aeabi_i2f+0x8>
  1037. 8004daa: bf00 nop
  1038. 08004dac <__aeabi_i2f>:
  1039. 8004dac: f010 4300 ands.w r3, r0, #2147483648 ; 0x80000000
  1040. 8004db0: bf48 it mi
  1041. 8004db2: 4240 negmi r0, r0
  1042. 8004db4: ea5f 0c00 movs.w ip, r0
  1043. 8004db8: bf08 it eq
  1044. 8004dba: 4770 bxeq lr
  1045. 8004dbc: f043 4396 orr.w r3, r3, #1258291200 ; 0x4b000000
  1046. 8004dc0: 4601 mov r1, r0
  1047. 8004dc2: f04f 0000 mov.w r0, #0
  1048. 8004dc6: e01c b.n 8004e02 <__aeabi_l2f+0x2a>
  1049. 08004dc8 <__aeabi_ul2f>:
  1050. 8004dc8: ea50 0201 orrs.w r2, r0, r1
  1051. 8004dcc: bf08 it eq
  1052. 8004dce: 4770 bxeq lr
  1053. 8004dd0: f04f 0300 mov.w r3, #0
  1054. 8004dd4: e00a b.n 8004dec <__aeabi_l2f+0x14>
  1055. 8004dd6: bf00 nop
  1056. 08004dd8 <__aeabi_l2f>:
  1057. 8004dd8: ea50 0201 orrs.w r2, r0, r1
  1058. 8004ddc: bf08 it eq
  1059. 8004dde: 4770 bxeq lr
  1060. 8004de0: f011 4300 ands.w r3, r1, #2147483648 ; 0x80000000
  1061. 8004de4: d502 bpl.n 8004dec <__aeabi_l2f+0x14>
  1062. 8004de6: 4240 negs r0, r0
  1063. 8004de8: eb61 0141 sbc.w r1, r1, r1, lsl #1
  1064. 8004dec: ea5f 0c01 movs.w ip, r1
  1065. 8004df0: bf02 ittt eq
  1066. 8004df2: 4684 moveq ip, r0
  1067. 8004df4: 4601 moveq r1, r0
  1068. 8004df6: 2000 moveq r0, #0
  1069. 8004df8: f043 43b6 orr.w r3, r3, #1526726656 ; 0x5b000000
  1070. 8004dfc: bf08 it eq
  1071. 8004dfe: f1a3 5380 subeq.w r3, r3, #268435456 ; 0x10000000
  1072. 8004e02: f5a3 0300 sub.w r3, r3, #8388608 ; 0x800000
  1073. 8004e06: fabc f28c clz r2, ip
  1074. 8004e0a: 3a08 subs r2, #8
  1075. 8004e0c: eba3 53c2 sub.w r3, r3, r2, lsl #23
  1076. 8004e10: db10 blt.n 8004e34 <__aeabi_l2f+0x5c>
  1077. 8004e12: fa01 fc02 lsl.w ip, r1, r2
  1078. 8004e16: 4463 add r3, ip
  1079. 8004e18: fa00 fc02 lsl.w ip, r0, r2
  1080. 8004e1c: f1c2 0220 rsb r2, r2, #32
  1081. 8004e20: f1bc 4f00 cmp.w ip, #2147483648 ; 0x80000000
  1082. 8004e24: fa20 f202 lsr.w r2, r0, r2
  1083. 8004e28: eb43 0002 adc.w r0, r3, r2
  1084. 8004e2c: bf08 it eq
  1085. 8004e2e: f020 0001 biceq.w r0, r0, #1
  1086. 8004e32: 4770 bx lr
  1087. 8004e34: f102 0220 add.w r2, r2, #32
  1088. 8004e38: fa01 fc02 lsl.w ip, r1, r2
  1089. 8004e3c: f1c2 0220 rsb r2, r2, #32
  1090. 8004e40: ea50 004c orrs.w r0, r0, ip, lsl #1
  1091. 8004e44: fa21 f202 lsr.w r2, r1, r2
  1092. 8004e48: eb43 0002 adc.w r0, r3, r2
  1093. 8004e4c: bf08 it eq
  1094. 8004e4e: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1095. 8004e52: 4770 bx lr
  1096. 08004e54 <__aeabi_fmul>:
  1097. 8004e54: f04f 0cff mov.w ip, #255 ; 0xff
  1098. 8004e58: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1099. 8004e5c: bf1e ittt ne
  1100. 8004e5e: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1101. 8004e62: ea92 0f0c teqne r2, ip
  1102. 8004e66: ea93 0f0c teqne r3, ip
  1103. 8004e6a: d06f beq.n 8004f4c <__aeabi_fmul+0xf8>
  1104. 8004e6c: 441a add r2, r3
  1105. 8004e6e: ea80 0c01 eor.w ip, r0, r1
  1106. 8004e72: 0240 lsls r0, r0, #9
  1107. 8004e74: bf18 it ne
  1108. 8004e76: ea5f 2141 movsne.w r1, r1, lsl #9
  1109. 8004e7a: d01e beq.n 8004eba <__aeabi_fmul+0x66>
  1110. 8004e7c: f04f 6300 mov.w r3, #134217728 ; 0x8000000
  1111. 8004e80: ea43 1050 orr.w r0, r3, r0, lsr #5
  1112. 8004e84: ea43 1151 orr.w r1, r3, r1, lsr #5
  1113. 8004e88: fba0 3101 umull r3, r1, r0, r1
  1114. 8004e8c: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1115. 8004e90: f5b1 0f00 cmp.w r1, #8388608 ; 0x800000
  1116. 8004e94: bf3e ittt cc
  1117. 8004e96: 0049 lslcc r1, r1, #1
  1118. 8004e98: ea41 71d3 orrcc.w r1, r1, r3, lsr #31
  1119. 8004e9c: 005b lslcc r3, r3, #1
  1120. 8004e9e: ea40 0001 orr.w r0, r0, r1
  1121. 8004ea2: f162 027f sbc.w r2, r2, #127 ; 0x7f
  1122. 8004ea6: 2afd cmp r2, #253 ; 0xfd
  1123. 8004ea8: d81d bhi.n 8004ee6 <__aeabi_fmul+0x92>
  1124. 8004eaa: f1b3 4f00 cmp.w r3, #2147483648 ; 0x80000000
  1125. 8004eae: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1126. 8004eb2: bf08 it eq
  1127. 8004eb4: f020 0001 biceq.w r0, r0, #1
  1128. 8004eb8: 4770 bx lr
  1129. 8004eba: f090 0f00 teq r0, #0
  1130. 8004ebe: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1131. 8004ec2: bf08 it eq
  1132. 8004ec4: 0249 lsleq r1, r1, #9
  1133. 8004ec6: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1134. 8004eca: ea40 2051 orr.w r0, r0, r1, lsr #9
  1135. 8004ece: 3a7f subs r2, #127 ; 0x7f
  1136. 8004ed0: bfc2 ittt gt
  1137. 8004ed2: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1138. 8004ed6: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1139. 8004eda: 4770 bxgt lr
  1140. 8004edc: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1141. 8004ee0: f04f 0300 mov.w r3, #0
  1142. 8004ee4: 3a01 subs r2, #1
  1143. 8004ee6: dc5d bgt.n 8004fa4 <__aeabi_fmul+0x150>
  1144. 8004ee8: f112 0f19 cmn.w r2, #25
  1145. 8004eec: bfdc itt le
  1146. 8004eee: f000 4000 andle.w r0, r0, #2147483648 ; 0x80000000
  1147. 8004ef2: 4770 bxle lr
  1148. 8004ef4: f1c2 0200 rsb r2, r2, #0
  1149. 8004ef8: 0041 lsls r1, r0, #1
  1150. 8004efa: fa21 f102 lsr.w r1, r1, r2
  1151. 8004efe: f1c2 0220 rsb r2, r2, #32
  1152. 8004f02: fa00 fc02 lsl.w ip, r0, r2
  1153. 8004f06: ea5f 0031 movs.w r0, r1, rrx
  1154. 8004f0a: f140 0000 adc.w r0, r0, #0
  1155. 8004f0e: ea53 034c orrs.w r3, r3, ip, lsl #1
  1156. 8004f12: bf08 it eq
  1157. 8004f14: ea20 70dc biceq.w r0, r0, ip, lsr #31
  1158. 8004f18: 4770 bx lr
  1159. 8004f1a: f092 0f00 teq r2, #0
  1160. 8004f1e: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1161. 8004f22: bf02 ittt eq
  1162. 8004f24: 0040 lsleq r0, r0, #1
  1163. 8004f26: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1164. 8004f2a: 3a01 subeq r2, #1
  1165. 8004f2c: d0f9 beq.n 8004f22 <__aeabi_fmul+0xce>
  1166. 8004f2e: ea40 000c orr.w r0, r0, ip
  1167. 8004f32: f093 0f00 teq r3, #0
  1168. 8004f36: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1169. 8004f3a: bf02 ittt eq
  1170. 8004f3c: 0049 lsleq r1, r1, #1
  1171. 8004f3e: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1172. 8004f42: 3b01 subeq r3, #1
  1173. 8004f44: d0f9 beq.n 8004f3a <__aeabi_fmul+0xe6>
  1174. 8004f46: ea41 010c orr.w r1, r1, ip
  1175. 8004f4a: e78f b.n 8004e6c <__aeabi_fmul+0x18>
  1176. 8004f4c: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1177. 8004f50: ea92 0f0c teq r2, ip
  1178. 8004f54: bf18 it ne
  1179. 8004f56: ea93 0f0c teqne r3, ip
  1180. 8004f5a: d00a beq.n 8004f72 <__aeabi_fmul+0x11e>
  1181. 8004f5c: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1182. 8004f60: bf18 it ne
  1183. 8004f62: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1184. 8004f66: d1d8 bne.n 8004f1a <__aeabi_fmul+0xc6>
  1185. 8004f68: ea80 0001 eor.w r0, r0, r1
  1186. 8004f6c: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1187. 8004f70: 4770 bx lr
  1188. 8004f72: f090 0f00 teq r0, #0
  1189. 8004f76: bf17 itett ne
  1190. 8004f78: f090 4f00 teqne r0, #2147483648 ; 0x80000000
  1191. 8004f7c: 4608 moveq r0, r1
  1192. 8004f7e: f091 0f00 teqne r1, #0
  1193. 8004f82: f091 4f00 teqne r1, #2147483648 ; 0x80000000
  1194. 8004f86: d014 beq.n 8004fb2 <__aeabi_fmul+0x15e>
  1195. 8004f88: ea92 0f0c teq r2, ip
  1196. 8004f8c: d101 bne.n 8004f92 <__aeabi_fmul+0x13e>
  1197. 8004f8e: 0242 lsls r2, r0, #9
  1198. 8004f90: d10f bne.n 8004fb2 <__aeabi_fmul+0x15e>
  1199. 8004f92: ea93 0f0c teq r3, ip
  1200. 8004f96: d103 bne.n 8004fa0 <__aeabi_fmul+0x14c>
  1201. 8004f98: 024b lsls r3, r1, #9
  1202. 8004f9a: bf18 it ne
  1203. 8004f9c: 4608 movne r0, r1
  1204. 8004f9e: d108 bne.n 8004fb2 <__aeabi_fmul+0x15e>
  1205. 8004fa0: ea80 0001 eor.w r0, r0, r1
  1206. 8004fa4: f000 4000 and.w r0, r0, #2147483648 ; 0x80000000
  1207. 8004fa8: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1208. 8004fac: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1209. 8004fb0: 4770 bx lr
  1210. 8004fb2: f040 40fe orr.w r0, r0, #2130706432 ; 0x7f000000
  1211. 8004fb6: f440 0040 orr.w r0, r0, #12582912 ; 0xc00000
  1212. 8004fba: 4770 bx lr
  1213. 08004fbc <__aeabi_fdiv>:
  1214. 8004fbc: f04f 0cff mov.w ip, #255 ; 0xff
  1215. 8004fc0: ea1c 52d0 ands.w r2, ip, r0, lsr #23
  1216. 8004fc4: bf1e ittt ne
  1217. 8004fc6: ea1c 53d1 andsne.w r3, ip, r1, lsr #23
  1218. 8004fca: ea92 0f0c teqne r2, ip
  1219. 8004fce: ea93 0f0c teqne r3, ip
  1220. 8004fd2: d069 beq.n 80050a8 <__aeabi_fdiv+0xec>
  1221. 8004fd4: eba2 0203 sub.w r2, r2, r3
  1222. 8004fd8: ea80 0c01 eor.w ip, r0, r1
  1223. 8004fdc: 0249 lsls r1, r1, #9
  1224. 8004fde: ea4f 2040 mov.w r0, r0, lsl #9
  1225. 8004fe2: d037 beq.n 8005054 <__aeabi_fdiv+0x98>
  1226. 8004fe4: f04f 5380 mov.w r3, #268435456 ; 0x10000000
  1227. 8004fe8: ea43 1111 orr.w r1, r3, r1, lsr #4
  1228. 8004fec: ea43 1310 orr.w r3, r3, r0, lsr #4
  1229. 8004ff0: f00c 4000 and.w r0, ip, #2147483648 ; 0x80000000
  1230. 8004ff4: 428b cmp r3, r1
  1231. 8004ff6: bf38 it cc
  1232. 8004ff8: 005b lslcc r3, r3, #1
  1233. 8004ffa: f142 027d adc.w r2, r2, #125 ; 0x7d
  1234. 8004ffe: f44f 0c00 mov.w ip, #8388608 ; 0x800000
  1235. 8005002: 428b cmp r3, r1
  1236. 8005004: bf24 itt cs
  1237. 8005006: 1a5b subcs r3, r3, r1
  1238. 8005008: ea40 000c orrcs.w r0, r0, ip
  1239. 800500c: ebb3 0f51 cmp.w r3, r1, lsr #1
  1240. 8005010: bf24 itt cs
  1241. 8005012: eba3 0351 subcs.w r3, r3, r1, lsr #1
  1242. 8005016: ea40 005c orrcs.w r0, r0, ip, lsr #1
  1243. 800501a: ebb3 0f91 cmp.w r3, r1, lsr #2
  1244. 800501e: bf24 itt cs
  1245. 8005020: eba3 0391 subcs.w r3, r3, r1, lsr #2
  1246. 8005024: ea40 009c orrcs.w r0, r0, ip, lsr #2
  1247. 8005028: ebb3 0fd1 cmp.w r3, r1, lsr #3
  1248. 800502c: bf24 itt cs
  1249. 800502e: eba3 03d1 subcs.w r3, r3, r1, lsr #3
  1250. 8005032: ea40 00dc orrcs.w r0, r0, ip, lsr #3
  1251. 8005036: 011b lsls r3, r3, #4
  1252. 8005038: bf18 it ne
  1253. 800503a: ea5f 1c1c movsne.w ip, ip, lsr #4
  1254. 800503e: d1e0 bne.n 8005002 <__aeabi_fdiv+0x46>
  1255. 8005040: 2afd cmp r2, #253 ; 0xfd
  1256. 8005042: f63f af50 bhi.w 8004ee6 <__aeabi_fmul+0x92>
  1257. 8005046: 428b cmp r3, r1
  1258. 8005048: eb40 50c2 adc.w r0, r0, r2, lsl #23
  1259. 800504c: bf08 it eq
  1260. 800504e: f020 0001 biceq.w r0, r0, #1
  1261. 8005052: 4770 bx lr
  1262. 8005054: f00c 4c00 and.w ip, ip, #2147483648 ; 0x80000000
  1263. 8005058: ea4c 2050 orr.w r0, ip, r0, lsr #9
  1264. 800505c: 327f adds r2, #127 ; 0x7f
  1265. 800505e: bfc2 ittt gt
  1266. 8005060: f1d2 03ff rsbsgt r3, r2, #255 ; 0xff
  1267. 8005064: ea40 50c2 orrgt.w r0, r0, r2, lsl #23
  1268. 8005068: 4770 bxgt lr
  1269. 800506a: f440 0000 orr.w r0, r0, #8388608 ; 0x800000
  1270. 800506e: f04f 0300 mov.w r3, #0
  1271. 8005072: 3a01 subs r2, #1
  1272. 8005074: e737 b.n 8004ee6 <__aeabi_fmul+0x92>
  1273. 8005076: f092 0f00 teq r2, #0
  1274. 800507a: f000 4c00 and.w ip, r0, #2147483648 ; 0x80000000
  1275. 800507e: bf02 ittt eq
  1276. 8005080: 0040 lsleq r0, r0, #1
  1277. 8005082: f410 0f00 tsteq.w r0, #8388608 ; 0x800000
  1278. 8005086: 3a01 subeq r2, #1
  1279. 8005088: d0f9 beq.n 800507e <__aeabi_fdiv+0xc2>
  1280. 800508a: ea40 000c orr.w r0, r0, ip
  1281. 800508e: f093 0f00 teq r3, #0
  1282. 8005092: f001 4c00 and.w ip, r1, #2147483648 ; 0x80000000
  1283. 8005096: bf02 ittt eq
  1284. 8005098: 0049 lsleq r1, r1, #1
  1285. 800509a: f411 0f00 tsteq.w r1, #8388608 ; 0x800000
  1286. 800509e: 3b01 subeq r3, #1
  1287. 80050a0: d0f9 beq.n 8005096 <__aeabi_fdiv+0xda>
  1288. 80050a2: ea41 010c orr.w r1, r1, ip
  1289. 80050a6: e795 b.n 8004fd4 <__aeabi_fdiv+0x18>
  1290. 80050a8: ea0c 53d1 and.w r3, ip, r1, lsr #23
  1291. 80050ac: ea92 0f0c teq r2, ip
  1292. 80050b0: d108 bne.n 80050c4 <__aeabi_fdiv+0x108>
  1293. 80050b2: 0242 lsls r2, r0, #9
  1294. 80050b4: f47f af7d bne.w 8004fb2 <__aeabi_fmul+0x15e>
  1295. 80050b8: ea93 0f0c teq r3, ip
  1296. 80050bc: f47f af70 bne.w 8004fa0 <__aeabi_fmul+0x14c>
  1297. 80050c0: 4608 mov r0, r1
  1298. 80050c2: e776 b.n 8004fb2 <__aeabi_fmul+0x15e>
  1299. 80050c4: ea93 0f0c teq r3, ip
  1300. 80050c8: d104 bne.n 80050d4 <__aeabi_fdiv+0x118>
  1301. 80050ca: 024b lsls r3, r1, #9
  1302. 80050cc: f43f af4c beq.w 8004f68 <__aeabi_fmul+0x114>
  1303. 80050d0: 4608 mov r0, r1
  1304. 80050d2: e76e b.n 8004fb2 <__aeabi_fmul+0x15e>
  1305. 80050d4: f030 4c00 bics.w ip, r0, #2147483648 ; 0x80000000
  1306. 80050d8: bf18 it ne
  1307. 80050da: f031 4c00 bicsne.w ip, r1, #2147483648 ; 0x80000000
  1308. 80050de: d1ca bne.n 8005076 <__aeabi_fdiv+0xba>
  1309. 80050e0: f030 4200 bics.w r2, r0, #2147483648 ; 0x80000000
  1310. 80050e4: f47f af5c bne.w 8004fa0 <__aeabi_fmul+0x14c>
  1311. 80050e8: f031 4300 bics.w r3, r1, #2147483648 ; 0x80000000
  1312. 80050ec: f47f af3c bne.w 8004f68 <__aeabi_fmul+0x114>
  1313. 80050f0: e75f b.n 8004fb2 <__aeabi_fmul+0x15e>
  1314. 80050f2: bf00 nop
  1315. 080050f4 <__aeabi_f2uiz>:
  1316. 80050f4: 0042 lsls r2, r0, #1
  1317. 80050f6: d20e bcs.n 8005116 <__aeabi_f2uiz+0x22>
  1318. 80050f8: f1b2 4ffe cmp.w r2, #2130706432 ; 0x7f000000
  1319. 80050fc: d30b bcc.n 8005116 <__aeabi_f2uiz+0x22>
  1320. 80050fe: f04f 039e mov.w r3, #158 ; 0x9e
  1321. 8005102: ebb3 6212 subs.w r2, r3, r2, lsr #24
  1322. 8005106: d409 bmi.n 800511c <__aeabi_f2uiz+0x28>
  1323. 8005108: ea4f 2300 mov.w r3, r0, lsl #8
  1324. 800510c: f043 4300 orr.w r3, r3, #2147483648 ; 0x80000000
  1325. 8005110: fa23 f002 lsr.w r0, r3, r2
  1326. 8005114: 4770 bx lr
  1327. 8005116: f04f 0000 mov.w r0, #0
  1328. 800511a: 4770 bx lr
  1329. 800511c: f112 0f61 cmn.w r2, #97 ; 0x61
  1330. 8005120: d101 bne.n 8005126 <__aeabi_f2uiz+0x32>
  1331. 8005122: 0242 lsls r2, r0, #9
  1332. 8005124: d102 bne.n 800512c <__aeabi_f2uiz+0x38>
  1333. 8005126: f04f 30ff mov.w r0, #4294967295
  1334. 800512a: 4770 bx lr
  1335. 800512c: f04f 0000 mov.w r0, #0
  1336. 8005130: 4770 bx lr
  1337. 8005132: bf00 nop
  1338. 08005134 <__aeabi_uldivmod>:
  1339. 8005134: b953 cbnz r3, 800514c <__aeabi_uldivmod+0x18>
  1340. 8005136: b94a cbnz r2, 800514c <__aeabi_uldivmod+0x18>
  1341. 8005138: 2900 cmp r1, #0
  1342. 800513a: bf08 it eq
  1343. 800513c: 2800 cmpeq r0, #0
  1344. 800513e: bf1c itt ne
  1345. 8005140: f04f 31ff movne.w r1, #4294967295
  1346. 8005144: f04f 30ff movne.w r0, #4294967295
  1347. 8005148: f000 b97a b.w 8005440 <__aeabi_idiv0>
  1348. 800514c: f1ad 0c08 sub.w ip, sp, #8
  1349. 8005150: e96d ce04 strd ip, lr, [sp, #-16]!
  1350. 8005154: f000 f806 bl 8005164 <__udivmoddi4>
  1351. 8005158: f8dd e004 ldr.w lr, [sp, #4]
  1352. 800515c: e9dd 2302 ldrd r2, r3, [sp, #8]
  1353. 8005160: b004 add sp, #16
  1354. 8005162: 4770 bx lr
  1355. 08005164 <__udivmoddi4>:
  1356. 8005164: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  1357. 8005168: 468c mov ip, r1
  1358. 800516a: 460e mov r6, r1
  1359. 800516c: 4604 mov r4, r0
  1360. 800516e: 9d08 ldr r5, [sp, #32]
  1361. 8005170: 2b00 cmp r3, #0
  1362. 8005172: d150 bne.n 8005216 <__udivmoddi4+0xb2>
  1363. 8005174: 428a cmp r2, r1
  1364. 8005176: 4617 mov r7, r2
  1365. 8005178: d96c bls.n 8005254 <__udivmoddi4+0xf0>
  1366. 800517a: fab2 fe82 clz lr, r2
  1367. 800517e: f1be 0f00 cmp.w lr, #0
  1368. 8005182: d00b beq.n 800519c <__udivmoddi4+0x38>
  1369. 8005184: f1ce 0c20 rsb ip, lr, #32
  1370. 8005188: fa01 f60e lsl.w r6, r1, lr
  1371. 800518c: fa20 fc0c lsr.w ip, r0, ip
  1372. 8005190: fa02 f70e lsl.w r7, r2, lr
  1373. 8005194: ea4c 0c06 orr.w ip, ip, r6
  1374. 8005198: fa00 f40e lsl.w r4, r0, lr
  1375. 800519c: 0c3a lsrs r2, r7, #16
  1376. 800519e: fbbc f9f2 udiv r9, ip, r2
  1377. 80051a2: b2bb uxth r3, r7
  1378. 80051a4: fb02 cc19 mls ip, r2, r9, ip
  1379. 80051a8: fb09 fa03 mul.w sl, r9, r3
  1380. 80051ac: ea4f 4814 mov.w r8, r4, lsr #16
  1381. 80051b0: ea48 460c orr.w r6, r8, ip, lsl #16
  1382. 80051b4: 45b2 cmp sl, r6
  1383. 80051b6: d90a bls.n 80051ce <__udivmoddi4+0x6a>
  1384. 80051b8: 19f6 adds r6, r6, r7
  1385. 80051ba: f109 31ff add.w r1, r9, #4294967295
  1386. 80051be: f080 8125 bcs.w 800540c <__udivmoddi4+0x2a8>
  1387. 80051c2: 45b2 cmp sl, r6
  1388. 80051c4: f240 8122 bls.w 800540c <__udivmoddi4+0x2a8>
  1389. 80051c8: f1a9 0902 sub.w r9, r9, #2
  1390. 80051cc: 443e add r6, r7
  1391. 80051ce: eba6 060a sub.w r6, r6, sl
  1392. 80051d2: fbb6 f0f2 udiv r0, r6, r2
  1393. 80051d6: fb02 6610 mls r6, r2, r0, r6
  1394. 80051da: fb00 f303 mul.w r3, r0, r3
  1395. 80051de: b2a4 uxth r4, r4
  1396. 80051e0: ea44 4406 orr.w r4, r4, r6, lsl #16
  1397. 80051e4: 42a3 cmp r3, r4
  1398. 80051e6: d909 bls.n 80051fc <__udivmoddi4+0x98>
  1399. 80051e8: 19e4 adds r4, r4, r7
  1400. 80051ea: f100 32ff add.w r2, r0, #4294967295
  1401. 80051ee: f080 810b bcs.w 8005408 <__udivmoddi4+0x2a4>
  1402. 80051f2: 42a3 cmp r3, r4
  1403. 80051f4: f240 8108 bls.w 8005408 <__udivmoddi4+0x2a4>
  1404. 80051f8: 3802 subs r0, #2
  1405. 80051fa: 443c add r4, r7
  1406. 80051fc: 2100 movs r1, #0
  1407. 80051fe: 1ae4 subs r4, r4, r3
  1408. 8005200: ea40 4009 orr.w r0, r0, r9, lsl #16
  1409. 8005204: 2d00 cmp r5, #0
  1410. 8005206: d062 beq.n 80052ce <__udivmoddi4+0x16a>
  1411. 8005208: 2300 movs r3, #0
  1412. 800520a: fa24 f40e lsr.w r4, r4, lr
  1413. 800520e: 602c str r4, [r5, #0]
  1414. 8005210: 606b str r3, [r5, #4]
  1415. 8005212: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1416. 8005216: 428b cmp r3, r1
  1417. 8005218: d907 bls.n 800522a <__udivmoddi4+0xc6>
  1418. 800521a: 2d00 cmp r5, #0
  1419. 800521c: d055 beq.n 80052ca <__udivmoddi4+0x166>
  1420. 800521e: 2100 movs r1, #0
  1421. 8005220: e885 0041 stmia.w r5, {r0, r6}
  1422. 8005224: 4608 mov r0, r1
  1423. 8005226: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1424. 800522a: fab3 f183 clz r1, r3
  1425. 800522e: 2900 cmp r1, #0
  1426. 8005230: f040 808f bne.w 8005352 <__udivmoddi4+0x1ee>
  1427. 8005234: 42b3 cmp r3, r6
  1428. 8005236: d302 bcc.n 800523e <__udivmoddi4+0xda>
  1429. 8005238: 4282 cmp r2, r0
  1430. 800523a: f200 80fc bhi.w 8005436 <__udivmoddi4+0x2d2>
  1431. 800523e: 1a84 subs r4, r0, r2
  1432. 8005240: eb66 0603 sbc.w r6, r6, r3
  1433. 8005244: 2001 movs r0, #1
  1434. 8005246: 46b4 mov ip, r6
  1435. 8005248: 2d00 cmp r5, #0
  1436. 800524a: d040 beq.n 80052ce <__udivmoddi4+0x16a>
  1437. 800524c: e885 1010 stmia.w r5, {r4, ip}
  1438. 8005250: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1439. 8005254: b912 cbnz r2, 800525c <__udivmoddi4+0xf8>
  1440. 8005256: 2701 movs r7, #1
  1441. 8005258: fbb7 f7f2 udiv r7, r7, r2
  1442. 800525c: fab7 fe87 clz lr, r7
  1443. 8005260: f1be 0f00 cmp.w lr, #0
  1444. 8005264: d135 bne.n 80052d2 <__udivmoddi4+0x16e>
  1445. 8005266: 2101 movs r1, #1
  1446. 8005268: 1bf6 subs r6, r6, r7
  1447. 800526a: ea4f 4c17 mov.w ip, r7, lsr #16
  1448. 800526e: fa1f f887 uxth.w r8, r7
  1449. 8005272: fbb6 f2fc udiv r2, r6, ip
  1450. 8005276: fb0c 6612 mls r6, ip, r2, r6
  1451. 800527a: fb08 f002 mul.w r0, r8, r2
  1452. 800527e: 0c23 lsrs r3, r4, #16
  1453. 8005280: ea43 4606 orr.w r6, r3, r6, lsl #16
  1454. 8005284: 42b0 cmp r0, r6
  1455. 8005286: d907 bls.n 8005298 <__udivmoddi4+0x134>
  1456. 8005288: 19f6 adds r6, r6, r7
  1457. 800528a: f102 33ff add.w r3, r2, #4294967295
  1458. 800528e: d202 bcs.n 8005296 <__udivmoddi4+0x132>
  1459. 8005290: 42b0 cmp r0, r6
  1460. 8005292: f200 80d2 bhi.w 800543a <__udivmoddi4+0x2d6>
  1461. 8005296: 461a mov r2, r3
  1462. 8005298: 1a36 subs r6, r6, r0
  1463. 800529a: fbb6 f0fc udiv r0, r6, ip
  1464. 800529e: fb0c 6610 mls r6, ip, r0, r6
  1465. 80052a2: fb08 f800 mul.w r8, r8, r0
  1466. 80052a6: b2a3 uxth r3, r4
  1467. 80052a8: ea43 4406 orr.w r4, r3, r6, lsl #16
  1468. 80052ac: 45a0 cmp r8, r4
  1469. 80052ae: d907 bls.n 80052c0 <__udivmoddi4+0x15c>
  1470. 80052b0: 19e4 adds r4, r4, r7
  1471. 80052b2: f100 33ff add.w r3, r0, #4294967295
  1472. 80052b6: d202 bcs.n 80052be <__udivmoddi4+0x15a>
  1473. 80052b8: 45a0 cmp r8, r4
  1474. 80052ba: f200 80b9 bhi.w 8005430 <__udivmoddi4+0x2cc>
  1475. 80052be: 4618 mov r0, r3
  1476. 80052c0: eba4 0408 sub.w r4, r4, r8
  1477. 80052c4: ea40 4002 orr.w r0, r0, r2, lsl #16
  1478. 80052c8: e79c b.n 8005204 <__udivmoddi4+0xa0>
  1479. 80052ca: 4629 mov r1, r5
  1480. 80052cc: 4628 mov r0, r5
  1481. 80052ce: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1482. 80052d2: fa07 f70e lsl.w r7, r7, lr
  1483. 80052d6: f1ce 0320 rsb r3, lr, #32
  1484. 80052da: fa26 f203 lsr.w r2, r6, r3
  1485. 80052de: ea4f 4c17 mov.w ip, r7, lsr #16
  1486. 80052e2: fbb2 f1fc udiv r1, r2, ip
  1487. 80052e6: fa1f f887 uxth.w r8, r7
  1488. 80052ea: fb0c 2211 mls r2, ip, r1, r2
  1489. 80052ee: fa06 f60e lsl.w r6, r6, lr
  1490. 80052f2: fa20 f303 lsr.w r3, r0, r3
  1491. 80052f6: fb01 f908 mul.w r9, r1, r8
  1492. 80052fa: 4333 orrs r3, r6
  1493. 80052fc: 0c1e lsrs r6, r3, #16
  1494. 80052fe: ea46 4602 orr.w r6, r6, r2, lsl #16
  1495. 8005302: 45b1 cmp r9, r6
  1496. 8005304: fa00 f40e lsl.w r4, r0, lr
  1497. 8005308: d909 bls.n 800531e <__udivmoddi4+0x1ba>
  1498. 800530a: 19f6 adds r6, r6, r7
  1499. 800530c: f101 32ff add.w r2, r1, #4294967295
  1500. 8005310: f080 808c bcs.w 800542c <__udivmoddi4+0x2c8>
  1501. 8005314: 45b1 cmp r9, r6
  1502. 8005316: f240 8089 bls.w 800542c <__udivmoddi4+0x2c8>
  1503. 800531a: 3902 subs r1, #2
  1504. 800531c: 443e add r6, r7
  1505. 800531e: eba6 0609 sub.w r6, r6, r9
  1506. 8005322: fbb6 f0fc udiv r0, r6, ip
  1507. 8005326: fb0c 6210 mls r2, ip, r0, r6
  1508. 800532a: fb00 f908 mul.w r9, r0, r8
  1509. 800532e: b29e uxth r6, r3
  1510. 8005330: ea46 4602 orr.w r6, r6, r2, lsl #16
  1511. 8005334: 45b1 cmp r9, r6
  1512. 8005336: d907 bls.n 8005348 <__udivmoddi4+0x1e4>
  1513. 8005338: 19f6 adds r6, r6, r7
  1514. 800533a: f100 33ff add.w r3, r0, #4294967295
  1515. 800533e: d271 bcs.n 8005424 <__udivmoddi4+0x2c0>
  1516. 8005340: 45b1 cmp r9, r6
  1517. 8005342: d96f bls.n 8005424 <__udivmoddi4+0x2c0>
  1518. 8005344: 3802 subs r0, #2
  1519. 8005346: 443e add r6, r7
  1520. 8005348: eba6 0609 sub.w r6, r6, r9
  1521. 800534c: ea40 4101 orr.w r1, r0, r1, lsl #16
  1522. 8005350: e78f b.n 8005272 <__udivmoddi4+0x10e>
  1523. 8005352: f1c1 0720 rsb r7, r1, #32
  1524. 8005356: fa22 f807 lsr.w r8, r2, r7
  1525. 800535a: 408b lsls r3, r1
  1526. 800535c: ea48 0303 orr.w r3, r8, r3
  1527. 8005360: fa26 f407 lsr.w r4, r6, r7
  1528. 8005364: ea4f 4e13 mov.w lr, r3, lsr #16
  1529. 8005368: fbb4 f9fe udiv r9, r4, lr
  1530. 800536c: fa1f fc83 uxth.w ip, r3
  1531. 8005370: fb0e 4419 mls r4, lr, r9, r4
  1532. 8005374: 408e lsls r6, r1
  1533. 8005376: fa20 f807 lsr.w r8, r0, r7
  1534. 800537a: fb09 fa0c mul.w sl, r9, ip
  1535. 800537e: ea48 0806 orr.w r8, r8, r6
  1536. 8005382: ea4f 4618 mov.w r6, r8, lsr #16
  1537. 8005386: ea46 4404 orr.w r4, r6, r4, lsl #16
  1538. 800538a: 45a2 cmp sl, r4
  1539. 800538c: fa02 f201 lsl.w r2, r2, r1
  1540. 8005390: fa00 f601 lsl.w r6, r0, r1
  1541. 8005394: d908 bls.n 80053a8 <__udivmoddi4+0x244>
  1542. 8005396: 18e4 adds r4, r4, r3
  1543. 8005398: f109 30ff add.w r0, r9, #4294967295
  1544. 800539c: d244 bcs.n 8005428 <__udivmoddi4+0x2c4>
  1545. 800539e: 45a2 cmp sl, r4
  1546. 80053a0: d942 bls.n 8005428 <__udivmoddi4+0x2c4>
  1547. 80053a2: f1a9 0902 sub.w r9, r9, #2
  1548. 80053a6: 441c add r4, r3
  1549. 80053a8: eba4 040a sub.w r4, r4, sl
  1550. 80053ac: fbb4 f0fe udiv r0, r4, lr
  1551. 80053b0: fb0e 4410 mls r4, lr, r0, r4
  1552. 80053b4: fb00 fc0c mul.w ip, r0, ip
  1553. 80053b8: fa1f f888 uxth.w r8, r8
  1554. 80053bc: ea48 4404 orr.w r4, r8, r4, lsl #16
  1555. 80053c0: 45a4 cmp ip, r4
  1556. 80053c2: d907 bls.n 80053d4 <__udivmoddi4+0x270>
  1557. 80053c4: 18e4 adds r4, r4, r3
  1558. 80053c6: f100 3eff add.w lr, r0, #4294967295
  1559. 80053ca: d229 bcs.n 8005420 <__udivmoddi4+0x2bc>
  1560. 80053cc: 45a4 cmp ip, r4
  1561. 80053ce: d927 bls.n 8005420 <__udivmoddi4+0x2bc>
  1562. 80053d0: 3802 subs r0, #2
  1563. 80053d2: 441c add r4, r3
  1564. 80053d4: ea40 4009 orr.w r0, r0, r9, lsl #16
  1565. 80053d8: fba0 8902 umull r8, r9, r0, r2
  1566. 80053dc: eba4 0c0c sub.w ip, r4, ip
  1567. 80053e0: 45cc cmp ip, r9
  1568. 80053e2: 46c2 mov sl, r8
  1569. 80053e4: 46ce mov lr, r9
  1570. 80053e6: d315 bcc.n 8005414 <__udivmoddi4+0x2b0>
  1571. 80053e8: d012 beq.n 8005410 <__udivmoddi4+0x2ac>
  1572. 80053ea: b155 cbz r5, 8005402 <__udivmoddi4+0x29e>
  1573. 80053ec: ebb6 030a subs.w r3, r6, sl
  1574. 80053f0: eb6c 060e sbc.w r6, ip, lr
  1575. 80053f4: fa06 f707 lsl.w r7, r6, r7
  1576. 80053f8: 40cb lsrs r3, r1
  1577. 80053fa: 431f orrs r7, r3
  1578. 80053fc: 40ce lsrs r6, r1
  1579. 80053fe: 602f str r7, [r5, #0]
  1580. 8005400: 606e str r6, [r5, #4]
  1581. 8005402: 2100 movs r1, #0
  1582. 8005404: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  1583. 8005408: 4610 mov r0, r2
  1584. 800540a: e6f7 b.n 80051fc <__udivmoddi4+0x98>
  1585. 800540c: 4689 mov r9, r1
  1586. 800540e: e6de b.n 80051ce <__udivmoddi4+0x6a>
  1587. 8005410: 4546 cmp r6, r8
  1588. 8005412: d2ea bcs.n 80053ea <__udivmoddi4+0x286>
  1589. 8005414: ebb8 0a02 subs.w sl, r8, r2
  1590. 8005418: eb69 0e03 sbc.w lr, r9, r3
  1591. 800541c: 3801 subs r0, #1
  1592. 800541e: e7e4 b.n 80053ea <__udivmoddi4+0x286>
  1593. 8005420: 4670 mov r0, lr
  1594. 8005422: e7d7 b.n 80053d4 <__udivmoddi4+0x270>
  1595. 8005424: 4618 mov r0, r3
  1596. 8005426: e78f b.n 8005348 <__udivmoddi4+0x1e4>
  1597. 8005428: 4681 mov r9, r0
  1598. 800542a: e7bd b.n 80053a8 <__udivmoddi4+0x244>
  1599. 800542c: 4611 mov r1, r2
  1600. 800542e: e776 b.n 800531e <__udivmoddi4+0x1ba>
  1601. 8005430: 3802 subs r0, #2
  1602. 8005432: 443c add r4, r7
  1603. 8005434: e744 b.n 80052c0 <__udivmoddi4+0x15c>
  1604. 8005436: 4608 mov r0, r1
  1605. 8005438: e706 b.n 8005248 <__udivmoddi4+0xe4>
  1606. 800543a: 3a02 subs r2, #2
  1607. 800543c: 443e add r6, r7
  1608. 800543e: e72b b.n 8005298 <__udivmoddi4+0x134>
  1609. 08005440 <__aeabi_idiv0>:
  1610. 8005440: 4770 bx lr
  1611. 8005442: bf00 nop
  1612. 08005444 <HAL_InitTick>:
  1613. * implementation in user file.
  1614. * @param TickPriority Tick interrupt priority.
  1615. * @retval HAL status
  1616. */
  1617. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  1618. {
  1619. 8005444: b538 push {r3, r4, r5, lr}
  1620. /* Configure the SysTick to have interrupt in 1ms time basis*/
  1621. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1622. 8005446: 4b0e ldr r3, [pc, #56] ; (8005480 <HAL_InitTick+0x3c>)
  1623. {
  1624. 8005448: 4605 mov r5, r0
  1625. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  1626. 800544a: 7818 ldrb r0, [r3, #0]
  1627. 800544c: f44f 737a mov.w r3, #1000 ; 0x3e8
  1628. 8005450: fbb3 f3f0 udiv r3, r3, r0
  1629. 8005454: 4a0b ldr r2, [pc, #44] ; (8005484 <HAL_InitTick+0x40>)
  1630. 8005456: 6810 ldr r0, [r2, #0]
  1631. 8005458: fbb0 f0f3 udiv r0, r0, r3
  1632. 800545c: f000 fb38 bl 8005ad0 <HAL_SYSTICK_Config>
  1633. 8005460: 4604 mov r4, r0
  1634. 8005462: b958 cbnz r0, 800547c <HAL_InitTick+0x38>
  1635. {
  1636. return HAL_ERROR;
  1637. }
  1638. /* Configure the SysTick IRQ priority */
  1639. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  1640. 8005464: 2d0f cmp r5, #15
  1641. 8005466: d809 bhi.n 800547c <HAL_InitTick+0x38>
  1642. {
  1643. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  1644. 8005468: 4602 mov r2, r0
  1645. 800546a: 4629 mov r1, r5
  1646. 800546c: f04f 30ff mov.w r0, #4294967295
  1647. 8005470: f000 faee bl 8005a50 <HAL_NVIC_SetPriority>
  1648. uwTickPrio = TickPriority;
  1649. 8005474: 4b04 ldr r3, [pc, #16] ; (8005488 <HAL_InitTick+0x44>)
  1650. 8005476: 4620 mov r0, r4
  1651. 8005478: 601d str r5, [r3, #0]
  1652. 800547a: bd38 pop {r3, r4, r5, pc}
  1653. return HAL_ERROR;
  1654. 800547c: 2001 movs r0, #1
  1655. return HAL_ERROR;
  1656. }
  1657. /* Return function status */
  1658. return HAL_OK;
  1659. }
  1660. 800547e: bd38 pop {r3, r4, r5, pc}
  1661. 8005480: 20000000 .word 0x20000000
  1662. 8005484: 20000200 .word 0x20000200
  1663. 8005488: 20000004 .word 0x20000004
  1664. 0800548c <HAL_Init>:
  1665. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1666. 800548c: 4a07 ldr r2, [pc, #28] ; (80054ac <HAL_Init+0x20>)
  1667. {
  1668. 800548e: b508 push {r3, lr}
  1669. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1670. 8005490: 6813 ldr r3, [r2, #0]
  1671. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1672. 8005492: 2003 movs r0, #3
  1673. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  1674. 8005494: f043 0310 orr.w r3, r3, #16
  1675. 8005498: 6013 str r3, [r2, #0]
  1676. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  1677. 800549a: f000 fac7 bl 8005a2c <HAL_NVIC_SetPriorityGrouping>
  1678. HAL_InitTick(TICK_INT_PRIORITY);
  1679. 800549e: 2000 movs r0, #0
  1680. 80054a0: f7ff ffd0 bl 8005444 <HAL_InitTick>
  1681. HAL_MspInit();
  1682. 80054a4: f003 f872 bl 800858c <HAL_MspInit>
  1683. }
  1684. 80054a8: 2000 movs r0, #0
  1685. 80054aa: bd08 pop {r3, pc}
  1686. 80054ac: 40022000 .word 0x40022000
  1687. 080054b0 <HAL_IncTick>:
  1688. * implementations in user file.
  1689. * @retval None
  1690. */
  1691. __weak void HAL_IncTick(void)
  1692. {
  1693. uwTick += uwTickFreq;
  1694. 80054b0: 4a03 ldr r2, [pc, #12] ; (80054c0 <HAL_IncTick+0x10>)
  1695. 80054b2: 4b04 ldr r3, [pc, #16] ; (80054c4 <HAL_IncTick+0x14>)
  1696. 80054b4: 6811 ldr r1, [r2, #0]
  1697. 80054b6: 781b ldrb r3, [r3, #0]
  1698. 80054b8: 440b add r3, r1
  1699. 80054ba: 6013 str r3, [r2, #0]
  1700. 80054bc: 4770 bx lr
  1701. 80054be: bf00 nop
  1702. 80054c0: 2000043c .word 0x2000043c
  1703. 80054c4: 20000000 .word 0x20000000
  1704. 080054c8 <HAL_GetTick>:
  1705. * implementations in user file.
  1706. * @retval tick value
  1707. */
  1708. __weak uint32_t HAL_GetTick(void)
  1709. {
  1710. return uwTick;
  1711. 80054c8: 4b01 ldr r3, [pc, #4] ; (80054d0 <HAL_GetTick+0x8>)
  1712. 80054ca: 6818 ldr r0, [r3, #0]
  1713. }
  1714. 80054cc: 4770 bx lr
  1715. 80054ce: bf00 nop
  1716. 80054d0: 2000043c .word 0x2000043c
  1717. 080054d4 <HAL_Delay>:
  1718. * implementations in user file.
  1719. * @param Delay specifies the delay time length, in milliseconds.
  1720. * @retval None
  1721. */
  1722. __weak void HAL_Delay(uint32_t Delay)
  1723. {
  1724. 80054d4: b538 push {r3, r4, r5, lr}
  1725. 80054d6: 4604 mov r4, r0
  1726. uint32_t tickstart = HAL_GetTick();
  1727. 80054d8: f7ff fff6 bl 80054c8 <HAL_GetTick>
  1728. 80054dc: 4605 mov r5, r0
  1729. uint32_t wait = Delay;
  1730. /* Add a freq to guarantee minimum wait */
  1731. if (wait < HAL_MAX_DELAY)
  1732. 80054de: 1c63 adds r3, r4, #1
  1733. {
  1734. wait += (uint32_t)(uwTickFreq);
  1735. 80054e0: bf1e ittt ne
  1736. 80054e2: 4b04 ldrne r3, [pc, #16] ; (80054f4 <HAL_Delay+0x20>)
  1737. 80054e4: 781b ldrbne r3, [r3, #0]
  1738. 80054e6: 18e4 addne r4, r4, r3
  1739. }
  1740. while ((HAL_GetTick() - tickstart) < wait)
  1741. 80054e8: f7ff ffee bl 80054c8 <HAL_GetTick>
  1742. 80054ec: 1b40 subs r0, r0, r5
  1743. 80054ee: 4284 cmp r4, r0
  1744. 80054f0: d8fa bhi.n 80054e8 <HAL_Delay+0x14>
  1745. {
  1746. }
  1747. }
  1748. 80054f2: bd38 pop {r3, r4, r5, pc}
  1749. 80054f4: 20000000 .word 0x20000000
  1750. 080054f8 <HAL_ADC_ConvCpltCallback>:
  1751. 80054f8: 4770 bx lr
  1752. 080054fa <ADC_DMAConvCplt>:
  1753. * @retval None
  1754. */
  1755. void ADC_DMAConvCplt(DMA_HandleTypeDef *hdma)
  1756. {
  1757. /* Retrieve ADC handle corresponding to current DMA handle */
  1758. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1759. 80054fa: 6a43 ldr r3, [r0, #36] ; 0x24
  1760. {
  1761. 80054fc: b510 push {r4, lr}
  1762. /* Update state machine on conversion status if not in error state */
  1763. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL | HAL_ADC_STATE_ERROR_DMA))
  1764. 80054fe: 6a9a ldr r2, [r3, #40] ; 0x28
  1765. 8005500: f012 0f50 tst.w r2, #80 ; 0x50
  1766. 8005504: d11b bne.n 800553e <ADC_DMAConvCplt+0x44>
  1767. {
  1768. /* Update ADC state machine */
  1769. SET_BIT(hadc->State, HAL_ADC_STATE_REG_EOC);
  1770. 8005506: 6a9a ldr r2, [r3, #40] ; 0x28
  1771. 8005508: f442 7200 orr.w r2, r2, #512 ; 0x200
  1772. 800550c: 629a str r2, [r3, #40] ; 0x28
  1773. /* Determine whether any further conversion upcoming on group regular */
  1774. /* by external trigger, continuous mode or scan sequence on going. */
  1775. /* Note: On STM32F1 devices, in case of sequencer enabled */
  1776. /* (several ranks selected), end of conversion flag is raised */
  1777. /* at the end of the sequence. */
  1778. if(ADC_IS_SOFTWARE_START_REGULAR(hadc) &&
  1779. 800550e: 681a ldr r2, [r3, #0]
  1780. 8005510: 6892 ldr r2, [r2, #8]
  1781. 8005512: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  1782. 8005516: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  1783. 800551a: d10c bne.n 8005536 <ADC_DMAConvCplt+0x3c>
  1784. 800551c: 68da ldr r2, [r3, #12]
  1785. 800551e: b952 cbnz r2, 8005536 <ADC_DMAConvCplt+0x3c>
  1786. (hadc->Init.ContinuousConvMode == DISABLE) )
  1787. {
  1788. /* Set ADC state */
  1789. CLEAR_BIT(hadc->State, HAL_ADC_STATE_REG_BUSY);
  1790. 8005520: 6a9a ldr r2, [r3, #40] ; 0x28
  1791. 8005522: f422 7280 bic.w r2, r2, #256 ; 0x100
  1792. 8005526: 629a str r2, [r3, #40] ; 0x28
  1793. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  1794. 8005528: 6a9a ldr r2, [r3, #40] ; 0x28
  1795. 800552a: 04d2 lsls r2, r2, #19
  1796. {
  1797. SET_BIT(hadc->State, HAL_ADC_STATE_READY);
  1798. 800552c: bf5e ittt pl
  1799. 800552e: 6a9a ldrpl r2, [r3, #40] ; 0x28
  1800. 8005530: f042 0201 orrpl.w r2, r2, #1
  1801. 8005534: 629a strpl r2, [r3, #40] ; 0x28
  1802. }
  1803. }
  1804. /* Conversion complete callback */
  1805. HAL_ADC_ConvCpltCallback(hadc);
  1806. 8005536: 4618 mov r0, r3
  1807. 8005538: f7ff ffde bl 80054f8 <HAL_ADC_ConvCpltCallback>
  1808. 800553c: bd10 pop {r4, pc}
  1809. }
  1810. else
  1811. {
  1812. /* Call DMA error callback */
  1813. hadc->DMA_Handle->XferErrorCallback(hdma);
  1814. 800553e: 6a1b ldr r3, [r3, #32]
  1815. }
  1816. }
  1817. 8005540: e8bd 4010 ldmia.w sp!, {r4, lr}
  1818. hadc->DMA_Handle->XferErrorCallback(hdma);
  1819. 8005544: 6b1b ldr r3, [r3, #48] ; 0x30
  1820. 8005546: 4718 bx r3
  1821. 08005548 <HAL_ADC_ConvHalfCpltCallback>:
  1822. 8005548: 4770 bx lr
  1823. 0800554a <ADC_DMAHalfConvCplt>:
  1824. * @brief DMA half transfer complete callback.
  1825. * @param hdma: pointer to DMA handle.
  1826. * @retval None
  1827. */
  1828. void ADC_DMAHalfConvCplt(DMA_HandleTypeDef *hdma)
  1829. {
  1830. 800554a: b508 push {r3, lr}
  1831. /* Retrieve ADC handle corresponding to current DMA handle */
  1832. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1833. /* Half conversion callback */
  1834. HAL_ADC_ConvHalfCpltCallback(hadc);
  1835. 800554c: 6a40 ldr r0, [r0, #36] ; 0x24
  1836. 800554e: f7ff fffb bl 8005548 <HAL_ADC_ConvHalfCpltCallback>
  1837. 8005552: bd08 pop {r3, pc}
  1838. 08005554 <HAL_ADC_ErrorCallback>:
  1839. {
  1840. 8005554: 4770 bx lr
  1841. 08005556 <ADC_DMAError>:
  1842. * @retval None
  1843. */
  1844. void ADC_DMAError(DMA_HandleTypeDef *hdma)
  1845. {
  1846. /* Retrieve ADC handle corresponding to current DMA handle */
  1847. ADC_HandleTypeDef* hadc = ( ADC_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  1848. 8005556: 6a40 ldr r0, [r0, #36] ; 0x24
  1849. {
  1850. 8005558: b508 push {r3, lr}
  1851. /* Set ADC state */
  1852. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_DMA);
  1853. 800555a: 6a83 ldr r3, [r0, #40] ; 0x28
  1854. 800555c: f043 0340 orr.w r3, r3, #64 ; 0x40
  1855. 8005560: 6283 str r3, [r0, #40] ; 0x28
  1856. /* Set ADC error code to DMA error */
  1857. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_DMA);
  1858. 8005562: 6ac3 ldr r3, [r0, #44] ; 0x2c
  1859. 8005564: f043 0304 orr.w r3, r3, #4
  1860. 8005568: 62c3 str r3, [r0, #44] ; 0x2c
  1861. /* Error callback */
  1862. HAL_ADC_ErrorCallback(hadc);
  1863. 800556a: f7ff fff3 bl 8005554 <HAL_ADC_ErrorCallback>
  1864. 800556e: bd08 pop {r3, pc}
  1865. 08005570 <HAL_ADC_ConfigChannel>:
  1866. __IO uint32_t wait_loop_index = 0U;
  1867. 8005570: 2300 movs r3, #0
  1868. {
  1869. 8005572: b573 push {r0, r1, r4, r5, r6, lr}
  1870. __IO uint32_t wait_loop_index = 0U;
  1871. 8005574: 9301 str r3, [sp, #4]
  1872. __HAL_LOCK(hadc);
  1873. 8005576: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  1874. 800557a: 2b01 cmp r3, #1
  1875. 800557c: d074 beq.n 8005668 <HAL_ADC_ConfigChannel+0xf8>
  1876. 800557e: 2301 movs r3, #1
  1877. if (sConfig->Rank < 7U)
  1878. 8005580: 684d ldr r5, [r1, #4]
  1879. __HAL_LOCK(hadc);
  1880. 8005582: f880 3024 strb.w r3, [r0, #36] ; 0x24
  1881. if (sConfig->Rank < 7U)
  1882. 8005586: 2d06 cmp r5, #6
  1883. 8005588: 6802 ldr r2, [r0, #0]
  1884. 800558a: ea4f 0385 mov.w r3, r5, lsl #2
  1885. 800558e: 680c ldr r4, [r1, #0]
  1886. 8005590: d825 bhi.n 80055de <HAL_ADC_ConfigChannel+0x6e>
  1887. MODIFY_REG(hadc->Instance->SQR3 ,
  1888. 8005592: 442b add r3, r5
  1889. 8005594: 251f movs r5, #31
  1890. 8005596: 6b56 ldr r6, [r2, #52] ; 0x34
  1891. 8005598: 3b05 subs r3, #5
  1892. 800559a: 409d lsls r5, r3
  1893. 800559c: ea26 0505 bic.w r5, r6, r5
  1894. 80055a0: fa04 f303 lsl.w r3, r4, r3
  1895. 80055a4: 432b orrs r3, r5
  1896. 80055a6: 6353 str r3, [r2, #52] ; 0x34
  1897. if (sConfig->Channel >= ADC_CHANNEL_10)
  1898. 80055a8: 2c09 cmp r4, #9
  1899. 80055aa: ea4f 0344 mov.w r3, r4, lsl #1
  1900. 80055ae: 688d ldr r5, [r1, #8]
  1901. 80055b0: d92f bls.n 8005612 <HAL_ADC_ConfigChannel+0xa2>
  1902. MODIFY_REG(hadc->Instance->SMPR1 ,
  1903. 80055b2: 2607 movs r6, #7
  1904. 80055b4: 4423 add r3, r4
  1905. 80055b6: 68d1 ldr r1, [r2, #12]
  1906. 80055b8: 3b1e subs r3, #30
  1907. 80055ba: 409e lsls r6, r3
  1908. 80055bc: ea21 0106 bic.w r1, r1, r6
  1909. 80055c0: fa05 f303 lsl.w r3, r5, r3
  1910. 80055c4: 430b orrs r3, r1
  1911. 80055c6: 60d3 str r3, [r2, #12]
  1912. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR) ||
  1913. 80055c8: f1a4 0310 sub.w r3, r4, #16
  1914. 80055cc: 2b01 cmp r3, #1
  1915. 80055ce: d92b bls.n 8005628 <HAL_ADC_ConfigChannel+0xb8>
  1916. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  1917. 80055d0: 2300 movs r3, #0
  1918. __HAL_UNLOCK(hadc);
  1919. 80055d2: 2200 movs r2, #0
  1920. 80055d4: f880 2024 strb.w r2, [r0, #36] ; 0x24
  1921. }
  1922. 80055d8: 4618 mov r0, r3
  1923. 80055da: b002 add sp, #8
  1924. 80055dc: bd70 pop {r4, r5, r6, pc}
  1925. else if (sConfig->Rank < 13U)
  1926. 80055de: 2d0c cmp r5, #12
  1927. 80055e0: d80b bhi.n 80055fa <HAL_ADC_ConfigChannel+0x8a>
  1928. MODIFY_REG(hadc->Instance->SQR2 ,
  1929. 80055e2: 442b add r3, r5
  1930. 80055e4: 251f movs r5, #31
  1931. 80055e6: 6b16 ldr r6, [r2, #48] ; 0x30
  1932. 80055e8: 3b23 subs r3, #35 ; 0x23
  1933. 80055ea: 409d lsls r5, r3
  1934. 80055ec: ea26 0505 bic.w r5, r6, r5
  1935. 80055f0: fa04 f303 lsl.w r3, r4, r3
  1936. 80055f4: 432b orrs r3, r5
  1937. 80055f6: 6313 str r3, [r2, #48] ; 0x30
  1938. 80055f8: e7d6 b.n 80055a8 <HAL_ADC_ConfigChannel+0x38>
  1939. MODIFY_REG(hadc->Instance->SQR1 ,
  1940. 80055fa: 442b add r3, r5
  1941. 80055fc: 251f movs r5, #31
  1942. 80055fe: 6ad6 ldr r6, [r2, #44] ; 0x2c
  1943. 8005600: 3b41 subs r3, #65 ; 0x41
  1944. 8005602: 409d lsls r5, r3
  1945. 8005604: ea26 0505 bic.w r5, r6, r5
  1946. 8005608: fa04 f303 lsl.w r3, r4, r3
  1947. 800560c: 432b orrs r3, r5
  1948. 800560e: 62d3 str r3, [r2, #44] ; 0x2c
  1949. 8005610: e7ca b.n 80055a8 <HAL_ADC_ConfigChannel+0x38>
  1950. MODIFY_REG(hadc->Instance->SMPR2 ,
  1951. 8005612: 2607 movs r6, #7
  1952. 8005614: 6911 ldr r1, [r2, #16]
  1953. 8005616: 4423 add r3, r4
  1954. 8005618: 409e lsls r6, r3
  1955. 800561a: ea21 0106 bic.w r1, r1, r6
  1956. 800561e: fa05 f303 lsl.w r3, r5, r3
  1957. 8005622: 430b orrs r3, r1
  1958. 8005624: 6113 str r3, [r2, #16]
  1959. 8005626: e7cf b.n 80055c8 <HAL_ADC_ConfigChannel+0x58>
  1960. if (hadc->Instance == ADC1)
  1961. 8005628: 4b10 ldr r3, [pc, #64] ; (800566c <HAL_ADC_ConfigChannel+0xfc>)
  1962. 800562a: 429a cmp r2, r3
  1963. 800562c: d116 bne.n 800565c <HAL_ADC_ConfigChannel+0xec>
  1964. if (READ_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE) == RESET)
  1965. 800562e: 6893 ldr r3, [r2, #8]
  1966. 8005630: 021b lsls r3, r3, #8
  1967. 8005632: d4cd bmi.n 80055d0 <HAL_ADC_ConfigChannel+0x60>
  1968. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1969. 8005634: 6893 ldr r3, [r2, #8]
  1970. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1971. 8005636: 2c10 cmp r4, #16
  1972. SET_BIT(hadc->Instance->CR2, ADC_CR2_TSVREFE);
  1973. 8005638: f443 0300 orr.w r3, r3, #8388608 ; 0x800000
  1974. 800563c: 6093 str r3, [r2, #8]
  1975. if ((sConfig->Channel == ADC_CHANNEL_TEMPSENSOR))
  1976. 800563e: d1c7 bne.n 80055d0 <HAL_ADC_ConfigChannel+0x60>
  1977. wait_loop_index = (ADC_TEMPSENSOR_DELAY_US * (SystemCoreClock / 1000000U));
  1978. 8005640: 4b0b ldr r3, [pc, #44] ; (8005670 <HAL_ADC_ConfigChannel+0x100>)
  1979. 8005642: 4a0c ldr r2, [pc, #48] ; (8005674 <HAL_ADC_ConfigChannel+0x104>)
  1980. 8005644: 681b ldr r3, [r3, #0]
  1981. 8005646: fbb3 f2f2 udiv r2, r3, r2
  1982. 800564a: 230a movs r3, #10
  1983. 800564c: 4353 muls r3, r2
  1984. wait_loop_index--;
  1985. 800564e: 9301 str r3, [sp, #4]
  1986. while(wait_loop_index != 0U)
  1987. 8005650: 9b01 ldr r3, [sp, #4]
  1988. 8005652: 2b00 cmp r3, #0
  1989. 8005654: d0bc beq.n 80055d0 <HAL_ADC_ConfigChannel+0x60>
  1990. wait_loop_index--;
  1991. 8005656: 9b01 ldr r3, [sp, #4]
  1992. 8005658: 3b01 subs r3, #1
  1993. 800565a: e7f8 b.n 800564e <HAL_ADC_ConfigChannel+0xde>
  1994. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  1995. 800565c: 6a83 ldr r3, [r0, #40] ; 0x28
  1996. 800565e: f043 0320 orr.w r3, r3, #32
  1997. 8005662: 6283 str r3, [r0, #40] ; 0x28
  1998. tmp_hal_status = HAL_ERROR;
  1999. 8005664: 2301 movs r3, #1
  2000. 8005666: e7b4 b.n 80055d2 <HAL_ADC_ConfigChannel+0x62>
  2001. __HAL_LOCK(hadc);
  2002. 8005668: 2302 movs r3, #2
  2003. 800566a: e7b5 b.n 80055d8 <HAL_ADC_ConfigChannel+0x68>
  2004. 800566c: 40012400 .word 0x40012400
  2005. 8005670: 20000200 .word 0x20000200
  2006. 8005674: 000f4240 .word 0x000f4240
  2007. 08005678 <ADC_Enable>:
  2008. __IO uint32_t wait_loop_index = 0U;
  2009. 8005678: 2300 movs r3, #0
  2010. {
  2011. 800567a: b573 push {r0, r1, r4, r5, r6, lr}
  2012. __IO uint32_t wait_loop_index = 0U;
  2013. 800567c: 9301 str r3, [sp, #4]
  2014. if (ADC_IS_ENABLE(hadc) == RESET)
  2015. 800567e: 6803 ldr r3, [r0, #0]
  2016. {
  2017. 8005680: 4604 mov r4, r0
  2018. if (ADC_IS_ENABLE(hadc) == RESET)
  2019. 8005682: 689a ldr r2, [r3, #8]
  2020. 8005684: 07d2 lsls r2, r2, #31
  2021. 8005686: d502 bpl.n 800568e <ADC_Enable+0x16>
  2022. return HAL_OK;
  2023. 8005688: 2000 movs r0, #0
  2024. }
  2025. 800568a: b002 add sp, #8
  2026. 800568c: bd70 pop {r4, r5, r6, pc}
  2027. __HAL_ADC_ENABLE(hadc);
  2028. 800568e: 689a ldr r2, [r3, #8]
  2029. 8005690: f042 0201 orr.w r2, r2, #1
  2030. 8005694: 609a str r2, [r3, #8]
  2031. wait_loop_index = (ADC_STAB_DELAY_US * (SystemCoreClock / 1000000U));
  2032. 8005696: 4b12 ldr r3, [pc, #72] ; (80056e0 <ADC_Enable+0x68>)
  2033. 8005698: 4a12 ldr r2, [pc, #72] ; (80056e4 <ADC_Enable+0x6c>)
  2034. 800569a: 681b ldr r3, [r3, #0]
  2035. 800569c: fbb3 f3f2 udiv r3, r3, r2
  2036. wait_loop_index--;
  2037. 80056a0: 9301 str r3, [sp, #4]
  2038. while(wait_loop_index != 0U)
  2039. 80056a2: 9b01 ldr r3, [sp, #4]
  2040. 80056a4: b9c3 cbnz r3, 80056d8 <ADC_Enable+0x60>
  2041. tickstart = HAL_GetTick();
  2042. 80056a6: f7ff ff0f bl 80054c8 <HAL_GetTick>
  2043. 80056aa: 4606 mov r6, r0
  2044. while(ADC_IS_ENABLE(hadc) == RESET)
  2045. 80056ac: 6823 ldr r3, [r4, #0]
  2046. 80056ae: 689d ldr r5, [r3, #8]
  2047. 80056b0: f015 0501 ands.w r5, r5, #1
  2048. 80056b4: d1e8 bne.n 8005688 <ADC_Enable+0x10>
  2049. if((HAL_GetTick() - tickstart) > ADC_ENABLE_TIMEOUT)
  2050. 80056b6: f7ff ff07 bl 80054c8 <HAL_GetTick>
  2051. 80056ba: 1b80 subs r0, r0, r6
  2052. 80056bc: 2802 cmp r0, #2
  2053. 80056be: d9f5 bls.n 80056ac <ADC_Enable+0x34>
  2054. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2055. 80056c0: 6aa3 ldr r3, [r4, #40] ; 0x28
  2056. __HAL_UNLOCK(hadc);
  2057. 80056c2: f884 5024 strb.w r5, [r4, #36] ; 0x24
  2058. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2059. 80056c6: f043 0310 orr.w r3, r3, #16
  2060. 80056ca: 62a3 str r3, [r4, #40] ; 0x28
  2061. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2062. 80056cc: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2063. __HAL_UNLOCK(hadc);
  2064. 80056ce: 2001 movs r0, #1
  2065. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2066. 80056d0: f043 0301 orr.w r3, r3, #1
  2067. 80056d4: 62e3 str r3, [r4, #44] ; 0x2c
  2068. 80056d6: e7d8 b.n 800568a <ADC_Enable+0x12>
  2069. wait_loop_index--;
  2070. 80056d8: 9b01 ldr r3, [sp, #4]
  2071. 80056da: 3b01 subs r3, #1
  2072. 80056dc: e7e0 b.n 80056a0 <ADC_Enable+0x28>
  2073. 80056de: bf00 nop
  2074. 80056e0: 20000200 .word 0x20000200
  2075. 80056e4: 000f4240 .word 0x000f4240
  2076. 080056e8 <HAL_ADC_Start_DMA>:
  2077. {
  2078. 80056e8: e92d 41d8 stmdb sp!, {r3, r4, r6, r7, r8, lr}
  2079. 80056ec: 4690 mov r8, r2
  2080. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2081. 80056ee: 4b40 ldr r3, [pc, #256] ; (80057f0 <HAL_ADC_Start_DMA+0x108>)
  2082. 80056f0: 6802 ldr r2, [r0, #0]
  2083. {
  2084. 80056f2: 4604 mov r4, r0
  2085. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2086. 80056f4: 429a cmp r2, r3
  2087. {
  2088. 80056f6: 460f mov r7, r1
  2089. if(ADC_MULTIMODE_IS_ENABLE(hadc) == RESET)
  2090. 80056f8: d002 beq.n 8005700 <HAL_ADC_Start_DMA+0x18>
  2091. 80056fa: 493e ldr r1, [pc, #248] ; (80057f4 <HAL_ADC_Start_DMA+0x10c>)
  2092. 80056fc: 428a cmp r2, r1
  2093. 80056fe: d103 bne.n 8005708 <HAL_ADC_Start_DMA+0x20>
  2094. 8005700: 685b ldr r3, [r3, #4]
  2095. 8005702: f413 2f70 tst.w r3, #983040 ; 0xf0000
  2096. 8005706: d16e bne.n 80057e6 <HAL_ADC_Start_DMA+0xfe>
  2097. __HAL_LOCK(hadc);
  2098. 8005708: f894 3024 ldrb.w r3, [r4, #36] ; 0x24
  2099. 800570c: 2b01 cmp r3, #1
  2100. 800570e: d06c beq.n 80057ea <HAL_ADC_Start_DMA+0x102>
  2101. 8005710: 2301 movs r3, #1
  2102. tmp_hal_status = ADC_Enable(hadc);
  2103. 8005712: 4620 mov r0, r4
  2104. __HAL_LOCK(hadc);
  2105. 8005714: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2106. tmp_hal_status = ADC_Enable(hadc);
  2107. 8005718: f7ff ffae bl 8005678 <ADC_Enable>
  2108. if (tmp_hal_status == HAL_OK)
  2109. 800571c: 4606 mov r6, r0
  2110. 800571e: 2800 cmp r0, #0
  2111. 8005720: d15d bne.n 80057de <HAL_ADC_Start_DMA+0xf6>
  2112. ADC_STATE_CLR_SET(hadc->State,
  2113. 8005722: 6aa0 ldr r0, [r4, #40] ; 0x28
  2114. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2115. 8005724: 6821 ldr r1, [r4, #0]
  2116. ADC_STATE_CLR_SET(hadc->State,
  2117. 8005726: f420 6070 bic.w r0, r0, #3840 ; 0xf00
  2118. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2119. 800572a: 4b32 ldr r3, [pc, #200] ; (80057f4 <HAL_ADC_Start_DMA+0x10c>)
  2120. ADC_STATE_CLR_SET(hadc->State,
  2121. 800572c: f020 0001 bic.w r0, r0, #1
  2122. 8005730: f440 7080 orr.w r0, r0, #256 ; 0x100
  2123. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2124. 8005734: 4299 cmp r1, r3
  2125. ADC_STATE_CLR_SET(hadc->State,
  2126. 8005736: 62a0 str r0, [r4, #40] ; 0x28
  2127. if (ADC_NONMULTIMODE_OR_MULTIMODEMASTER(hadc))
  2128. 8005738: d104 bne.n 8005744 <HAL_ADC_Start_DMA+0x5c>
  2129. 800573a: 4a2d ldr r2, [pc, #180] ; (80057f0 <HAL_ADC_Start_DMA+0x108>)
  2130. 800573c: 6853 ldr r3, [r2, #4]
  2131. 800573e: f413 2f70 tst.w r3, #983040 ; 0xf0000
  2132. 8005742: d13e bne.n 80057c2 <HAL_ADC_Start_DMA+0xda>
  2133. CLEAR_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  2134. 8005744: 6aa3 ldr r3, [r4, #40] ; 0x28
  2135. 8005746: f423 1380 bic.w r3, r3, #1048576 ; 0x100000
  2136. 800574a: 62a3 str r3, [r4, #40] ; 0x28
  2137. if (READ_BIT(hadc->Instance->CR1, ADC_CR1_JAUTO) != RESET)
  2138. 800574c: 684b ldr r3, [r1, #4]
  2139. 800574e: 055a lsls r2, r3, #21
  2140. 8005750: d505 bpl.n 800575e <HAL_ADC_Start_DMA+0x76>
  2141. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  2142. 8005752: 6aa3 ldr r3, [r4, #40] ; 0x28
  2143. 8005754: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  2144. 8005758: f443 5380 orr.w r3, r3, #4096 ; 0x1000
  2145. 800575c: 62a3 str r3, [r4, #40] ; 0x28
  2146. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  2147. 800575e: 6aa3 ldr r3, [r4, #40] ; 0x28
  2148. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2149. 8005760: 6a20 ldr r0, [r4, #32]
  2150. if (HAL_IS_BIT_SET(hadc->State, HAL_ADC_STATE_INJ_BUSY))
  2151. 8005762: f413 5380 ands.w r3, r3, #4096 ; 0x1000
  2152. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  2153. 8005766: bf18 it ne
  2154. 8005768: 6ae3 ldrne r3, [r4, #44] ; 0x2c
  2155. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2156. 800576a: 463a mov r2, r7
  2157. CLEAR_BIT(hadc->ErrorCode, (HAL_ADC_ERROR_OVR | HAL_ADC_ERROR_DMA));
  2158. 800576c: bf18 it ne
  2159. 800576e: f023 0306 bicne.w r3, r3, #6
  2160. ADC_CLEAR_ERRORCODE(hadc);
  2161. 8005772: 62e3 str r3, [r4, #44] ; 0x2c
  2162. __HAL_UNLOCK(hadc);
  2163. 8005774: 2300 movs r3, #0
  2164. 8005776: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2165. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2166. 800577a: 4b1f ldr r3, [pc, #124] ; (80057f8 <HAL_ADC_Start_DMA+0x110>)
  2167. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2168. 800577c: 314c adds r1, #76 ; 0x4c
  2169. hadc->DMA_Handle->XferCpltCallback = ADC_DMAConvCplt;
  2170. 800577e: 6283 str r3, [r0, #40] ; 0x28
  2171. hadc->DMA_Handle->XferHalfCpltCallback = ADC_DMAHalfConvCplt;
  2172. 8005780: 4b1e ldr r3, [pc, #120] ; (80057fc <HAL_ADC_Start_DMA+0x114>)
  2173. 8005782: 62c3 str r3, [r0, #44] ; 0x2c
  2174. hadc->DMA_Handle->XferErrorCallback = ADC_DMAError;
  2175. 8005784: 4b1e ldr r3, [pc, #120] ; (8005800 <HAL_ADC_Start_DMA+0x118>)
  2176. 8005786: 6303 str r3, [r0, #48] ; 0x30
  2177. __HAL_ADC_CLEAR_FLAG(hadc, ADC_FLAG_EOC);
  2178. 8005788: f06f 0302 mvn.w r3, #2
  2179. 800578c: f841 3c4c str.w r3, [r1, #-76]
  2180. SET_BIT(hadc->Instance->CR2, ADC_CR2_DMA);
  2181. 8005790: f851 3c44 ldr.w r3, [r1, #-68]
  2182. 8005794: f443 7380 orr.w r3, r3, #256 ; 0x100
  2183. 8005798: f841 3c44 str.w r3, [r1, #-68]
  2184. HAL_DMA_Start_IT(hadc->DMA_Handle, (uint32_t)&hadc->Instance->DR, (uint32_t)pData, Length);
  2185. 800579c: 4643 mov r3, r8
  2186. 800579e: f000 f9ed bl 8005b7c <HAL_DMA_Start_IT>
  2187. if (ADC_IS_SOFTWARE_START_REGULAR(hadc))
  2188. 80057a2: 6823 ldr r3, [r4, #0]
  2189. 80057a4: 689a ldr r2, [r3, #8]
  2190. 80057a6: f402 2260 and.w r2, r2, #917504 ; 0xe0000
  2191. 80057aa: f5b2 2f60 cmp.w r2, #917504 ; 0xe0000
  2192. SET_BIT(hadc->Instance->CR2, (ADC_CR2_SWSTART | ADC_CR2_EXTTRIG));
  2193. 80057ae: 689a ldr r2, [r3, #8]
  2194. 80057b0: bf0c ite eq
  2195. 80057b2: f442 02a0 orreq.w r2, r2, #5242880 ; 0x500000
  2196. SET_BIT(hadc->Instance->CR2, ADC_CR2_EXTTRIG);
  2197. 80057b6: f442 1280 orrne.w r2, r2, #1048576 ; 0x100000
  2198. 80057ba: 609a str r2, [r3, #8]
  2199. }
  2200. 80057bc: 4630 mov r0, r6
  2201. 80057be: e8bd 81d8 ldmia.w sp!, {r3, r4, r6, r7, r8, pc}
  2202. SET_BIT(hadc->State, HAL_ADC_STATE_MULTIMODE_SLAVE);
  2203. 80057c2: 6aa3 ldr r3, [r4, #40] ; 0x28
  2204. 80057c4: f443 1380 orr.w r3, r3, #1048576 ; 0x100000
  2205. 80057c8: 62a3 str r3, [r4, #40] ; 0x28
  2206. if (ADC_MULTIMODE_AUTO_INJECTED(hadc))
  2207. 80057ca: 6853 ldr r3, [r2, #4]
  2208. 80057cc: 055b lsls r3, r3, #21
  2209. ADC_STATE_CLR_SET(hadc->State, HAL_ADC_STATE_INJ_EOC, HAL_ADC_STATE_INJ_BUSY);
  2210. 80057ce: bf41 itttt mi
  2211. 80057d0: 6aa0 ldrmi r0, [r4, #40] ; 0x28
  2212. 80057d2: f420 5040 bicmi.w r0, r0, #12288 ; 0x3000
  2213. 80057d6: f440 5080 orrmi.w r0, r0, #4096 ; 0x1000
  2214. 80057da: 62a0 strmi r0, [r4, #40] ; 0x28
  2215. 80057dc: e7bf b.n 800575e <HAL_ADC_Start_DMA+0x76>
  2216. __HAL_UNLOCK(hadc);
  2217. 80057de: 2300 movs r3, #0
  2218. 80057e0: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2219. 80057e4: e7ea b.n 80057bc <HAL_ADC_Start_DMA+0xd4>
  2220. tmp_hal_status = HAL_ERROR;
  2221. 80057e6: 2601 movs r6, #1
  2222. 80057e8: e7e8 b.n 80057bc <HAL_ADC_Start_DMA+0xd4>
  2223. __HAL_LOCK(hadc);
  2224. 80057ea: 2602 movs r6, #2
  2225. 80057ec: e7e6 b.n 80057bc <HAL_ADC_Start_DMA+0xd4>
  2226. 80057ee: bf00 nop
  2227. 80057f0: 40012400 .word 0x40012400
  2228. 80057f4: 40012800 .word 0x40012800
  2229. 80057f8: 080054fb .word 0x080054fb
  2230. 80057fc: 0800554b .word 0x0800554b
  2231. 8005800: 08005557 .word 0x08005557
  2232. 08005804 <ADC_ConversionStop_Disable>:
  2233. {
  2234. 8005804: b538 push {r3, r4, r5, lr}
  2235. if (ADC_IS_ENABLE(hadc) != RESET)
  2236. 8005806: 6803 ldr r3, [r0, #0]
  2237. {
  2238. 8005808: 4604 mov r4, r0
  2239. if (ADC_IS_ENABLE(hadc) != RESET)
  2240. 800580a: 689a ldr r2, [r3, #8]
  2241. 800580c: 07d2 lsls r2, r2, #31
  2242. 800580e: d401 bmi.n 8005814 <ADC_ConversionStop_Disable+0x10>
  2243. return HAL_OK;
  2244. 8005810: 2000 movs r0, #0
  2245. 8005812: bd38 pop {r3, r4, r5, pc}
  2246. __HAL_ADC_DISABLE(hadc);
  2247. 8005814: 689a ldr r2, [r3, #8]
  2248. 8005816: f022 0201 bic.w r2, r2, #1
  2249. 800581a: 609a str r2, [r3, #8]
  2250. tickstart = HAL_GetTick();
  2251. 800581c: f7ff fe54 bl 80054c8 <HAL_GetTick>
  2252. 8005820: 4605 mov r5, r0
  2253. while(ADC_IS_ENABLE(hadc) != RESET)
  2254. 8005822: 6823 ldr r3, [r4, #0]
  2255. 8005824: 689b ldr r3, [r3, #8]
  2256. 8005826: 07db lsls r3, r3, #31
  2257. 8005828: d5f2 bpl.n 8005810 <ADC_ConversionStop_Disable+0xc>
  2258. if((HAL_GetTick() - tickstart) > ADC_DISABLE_TIMEOUT)
  2259. 800582a: f7ff fe4d bl 80054c8 <HAL_GetTick>
  2260. 800582e: 1b40 subs r0, r0, r5
  2261. 8005830: 2802 cmp r0, #2
  2262. 8005832: d9f6 bls.n 8005822 <ADC_ConversionStop_Disable+0x1e>
  2263. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2264. 8005834: 6aa3 ldr r3, [r4, #40] ; 0x28
  2265. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2266. 8005836: 2001 movs r0, #1
  2267. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2268. 8005838: f043 0310 orr.w r3, r3, #16
  2269. 800583c: 62a3 str r3, [r4, #40] ; 0x28
  2270. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2271. 800583e: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2272. 8005840: f043 0301 orr.w r3, r3, #1
  2273. 8005844: 62e3 str r3, [r4, #44] ; 0x2c
  2274. 8005846: bd38 pop {r3, r4, r5, pc}
  2275. 08005848 <HAL_ADC_Init>:
  2276. {
  2277. 8005848: b5f8 push {r3, r4, r5, r6, r7, lr}
  2278. if(hadc == NULL)
  2279. 800584a: 4604 mov r4, r0
  2280. 800584c: 2800 cmp r0, #0
  2281. 800584e: d077 beq.n 8005940 <HAL_ADC_Init+0xf8>
  2282. if (hadc->State == HAL_ADC_STATE_RESET)
  2283. 8005850: 6a83 ldr r3, [r0, #40] ; 0x28
  2284. 8005852: b923 cbnz r3, 800585e <HAL_ADC_Init+0x16>
  2285. ADC_CLEAR_ERRORCODE(hadc);
  2286. 8005854: 62c3 str r3, [r0, #44] ; 0x2c
  2287. hadc->Lock = HAL_UNLOCKED;
  2288. 8005856: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2289. HAL_ADC_MspInit(hadc);
  2290. 800585a: f002 feb9 bl 80085d0 <HAL_ADC_MspInit>
  2291. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2292. 800585e: 4620 mov r0, r4
  2293. 8005860: f7ff ffd0 bl 8005804 <ADC_ConversionStop_Disable>
  2294. if (HAL_IS_BIT_CLR(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL) &&
  2295. 8005864: 6aa3 ldr r3, [r4, #40] ; 0x28
  2296. 8005866: f013 0310 ands.w r3, r3, #16
  2297. 800586a: d16b bne.n 8005944 <HAL_ADC_Init+0xfc>
  2298. 800586c: 2800 cmp r0, #0
  2299. 800586e: d169 bne.n 8005944 <HAL_ADC_Init+0xfc>
  2300. ADC_STATE_CLR_SET(hadc->State,
  2301. 8005870: 6aa2 ldr r2, [r4, #40] ; 0x28
  2302. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2303. 8005872: 4937 ldr r1, [pc, #220] ; (8005950 <HAL_ADC_Init+0x108>)
  2304. ADC_STATE_CLR_SET(hadc->State,
  2305. 8005874: f422 5288 bic.w r2, r2, #4352 ; 0x1100
  2306. 8005878: f022 0202 bic.w r2, r2, #2
  2307. 800587c: f042 0202 orr.w r2, r2, #2
  2308. 8005880: 62a2 str r2, [r4, #40] ; 0x28
  2309. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2310. 8005882: e894 0024 ldmia.w r4, {r2, r5}
  2311. 8005886: 428a cmp r2, r1
  2312. 8005888: 69e1 ldr r1, [r4, #28]
  2313. 800588a: d104 bne.n 8005896 <HAL_ADC_Init+0x4e>
  2314. 800588c: f5b1 2f40 cmp.w r1, #786432 ; 0xc0000
  2315. 8005890: bf08 it eq
  2316. 8005892: f44f 2100 moveq.w r1, #524288 ; 0x80000
  2317. ADC_CR2_CONTINUOUS(hadc->Init.ContinuousConvMode) );
  2318. 8005896: 68e6 ldr r6, [r4, #12]
  2319. ADC_CFGR_EXTSEL(hadc, hadc->Init.ExternalTrigConv) |
  2320. 8005898: ea45 0546 orr.w r5, r5, r6, lsl #1
  2321. 800589c: 4329 orrs r1, r5
  2322. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2323. 800589e: 68a5 ldr r5, [r4, #8]
  2324. 80058a0: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2325. 80058a4: d035 beq.n 8005912 <HAL_ADC_Init+0xca>
  2326. 80058a6: 2d01 cmp r5, #1
  2327. 80058a8: bf08 it eq
  2328. 80058aa: f44f 7380 moveq.w r3, #256 ; 0x100
  2329. if (hadc->Init.DiscontinuousConvMode == ENABLE)
  2330. 80058ae: 6967 ldr r7, [r4, #20]
  2331. 80058b0: 2f01 cmp r7, #1
  2332. 80058b2: d106 bne.n 80058c2 <HAL_ADC_Init+0x7a>
  2333. if (hadc->Init.ContinuousConvMode == DISABLE)
  2334. 80058b4: bb7e cbnz r6, 8005916 <HAL_ADC_Init+0xce>
  2335. SET_BIT(tmp_cr1, ADC_CR1_DISCEN |
  2336. 80058b6: 69a6 ldr r6, [r4, #24]
  2337. 80058b8: 3e01 subs r6, #1
  2338. 80058ba: ea43 3346 orr.w r3, r3, r6, lsl #13
  2339. 80058be: f443 6300 orr.w r3, r3, #2048 ; 0x800
  2340. MODIFY_REG(hadc->Instance->CR1,
  2341. 80058c2: 6856 ldr r6, [r2, #4]
  2342. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2343. 80058c4: f5b5 7f80 cmp.w r5, #256 ; 0x100
  2344. MODIFY_REG(hadc->Instance->CR1,
  2345. 80058c8: f426 4669 bic.w r6, r6, #59648 ; 0xe900
  2346. 80058cc: ea43 0306 orr.w r3, r3, r6
  2347. 80058d0: 6053 str r3, [r2, #4]
  2348. MODIFY_REG(hadc->Instance->CR2,
  2349. 80058d2: 6896 ldr r6, [r2, #8]
  2350. 80058d4: 4b1f ldr r3, [pc, #124] ; (8005954 <HAL_ADC_Init+0x10c>)
  2351. 80058d6: ea03 0306 and.w r3, r3, r6
  2352. 80058da: ea43 0301 orr.w r3, r3, r1
  2353. 80058de: 6093 str r3, [r2, #8]
  2354. if (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode) == ADC_SCAN_ENABLE)
  2355. 80058e0: d001 beq.n 80058e6 <HAL_ADC_Init+0x9e>
  2356. 80058e2: 2d01 cmp r5, #1
  2357. 80058e4: d120 bne.n 8005928 <HAL_ADC_Init+0xe0>
  2358. tmp_sqr1 = ADC_SQR1_L_SHIFT(hadc->Init.NbrOfConversion);
  2359. 80058e6: 6923 ldr r3, [r4, #16]
  2360. 80058e8: 3b01 subs r3, #1
  2361. 80058ea: 051b lsls r3, r3, #20
  2362. MODIFY_REG(hadc->Instance->SQR1,
  2363. 80058ec: 6ad5 ldr r5, [r2, #44] ; 0x2c
  2364. 80058ee: f425 0570 bic.w r5, r5, #15728640 ; 0xf00000
  2365. 80058f2: 432b orrs r3, r5
  2366. 80058f4: 62d3 str r3, [r2, #44] ; 0x2c
  2367. if (READ_BIT(hadc->Instance->CR2, ~(ADC_CR2_ADON | ADC_CR2_DMA |
  2368. 80058f6: 6892 ldr r2, [r2, #8]
  2369. 80058f8: 4b17 ldr r3, [pc, #92] ; (8005958 <HAL_ADC_Init+0x110>)
  2370. 80058fa: 4013 ands r3, r2
  2371. 80058fc: 4299 cmp r1, r3
  2372. 80058fe: d115 bne.n 800592c <HAL_ADC_Init+0xe4>
  2373. ADC_CLEAR_ERRORCODE(hadc);
  2374. 8005900: 2300 movs r3, #0
  2375. 8005902: 62e3 str r3, [r4, #44] ; 0x2c
  2376. ADC_STATE_CLR_SET(hadc->State,
  2377. 8005904: 6aa3 ldr r3, [r4, #40] ; 0x28
  2378. 8005906: f023 0303 bic.w r3, r3, #3
  2379. 800590a: f043 0301 orr.w r3, r3, #1
  2380. 800590e: 62a3 str r3, [r4, #40] ; 0x28
  2381. 8005910: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2382. tmp_cr1 |= (ADC_CR1_SCAN_SET(hadc->Init.ScanConvMode));
  2383. 8005912: 462b mov r3, r5
  2384. 8005914: e7cb b.n 80058ae <HAL_ADC_Init+0x66>
  2385. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_CONFIG);
  2386. 8005916: 6aa6 ldr r6, [r4, #40] ; 0x28
  2387. 8005918: f046 0620 orr.w r6, r6, #32
  2388. 800591c: 62a6 str r6, [r4, #40] ; 0x28
  2389. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2390. 800591e: 6ae6 ldr r6, [r4, #44] ; 0x2c
  2391. 8005920: f046 0601 orr.w r6, r6, #1
  2392. 8005924: 62e6 str r6, [r4, #44] ; 0x2c
  2393. 8005926: e7cc b.n 80058c2 <HAL_ADC_Init+0x7a>
  2394. uint32_t tmp_sqr1 = 0U;
  2395. 8005928: 2300 movs r3, #0
  2396. 800592a: e7df b.n 80058ec <HAL_ADC_Init+0xa4>
  2397. ADC_STATE_CLR_SET(hadc->State,
  2398. 800592c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2399. 800592e: f023 0312 bic.w r3, r3, #18
  2400. 8005932: f043 0310 orr.w r3, r3, #16
  2401. 8005936: 62a3 str r3, [r4, #40] ; 0x28
  2402. SET_BIT(hadc->ErrorCode, HAL_ADC_ERROR_INTERNAL);
  2403. 8005938: 6ae3 ldr r3, [r4, #44] ; 0x2c
  2404. 800593a: f043 0301 orr.w r3, r3, #1
  2405. 800593e: 62e3 str r3, [r4, #44] ; 0x2c
  2406. return HAL_ERROR;
  2407. 8005940: 2001 movs r0, #1
  2408. }
  2409. 8005942: bdf8 pop {r3, r4, r5, r6, r7, pc}
  2410. SET_BIT(hadc->State, HAL_ADC_STATE_ERROR_INTERNAL);
  2411. 8005944: 6aa3 ldr r3, [r4, #40] ; 0x28
  2412. 8005946: f043 0310 orr.w r3, r3, #16
  2413. 800594a: 62a3 str r3, [r4, #40] ; 0x28
  2414. 800594c: e7f8 b.n 8005940 <HAL_ADC_Init+0xf8>
  2415. 800594e: bf00 nop
  2416. 8005950: 40013c00 .word 0x40013c00
  2417. 8005954: ffe1f7fd .word 0xffe1f7fd
  2418. 8005958: ff1f0efe .word 0xff1f0efe
  2419. 0800595c <HAL_ADCEx_Calibration_Start>:
  2420. */
  2421. HAL_StatusTypeDef HAL_ADCEx_Calibration_Start(ADC_HandleTypeDef* hadc)
  2422. {
  2423. HAL_StatusTypeDef tmp_hal_status = HAL_OK;
  2424. uint32_t tickstart;
  2425. __IO uint32_t wait_loop_index = 0U;
  2426. 800595c: 2300 movs r3, #0
  2427. {
  2428. 800595e: b573 push {r0, r1, r4, r5, r6, lr}
  2429. __IO uint32_t wait_loop_index = 0U;
  2430. 8005960: 9301 str r3, [sp, #4]
  2431. /* Check the parameters */
  2432. assert_param(IS_ADC_ALL_INSTANCE(hadc->Instance));
  2433. /* Process locked */
  2434. __HAL_LOCK(hadc);
  2435. 8005962: f890 3024 ldrb.w r3, [r0, #36] ; 0x24
  2436. {
  2437. 8005966: 4604 mov r4, r0
  2438. __HAL_LOCK(hadc);
  2439. 8005968: 2b01 cmp r3, #1
  2440. 800596a: d05a beq.n 8005a22 <HAL_ADCEx_Calibration_Start+0xc6>
  2441. 800596c: 2301 movs r3, #1
  2442. 800596e: f880 3024 strb.w r3, [r0, #36] ; 0x24
  2443. /* 1. Calibration prerequisite: */
  2444. /* - ADC must be disabled for at least two ADC clock cycles in disable */
  2445. /* mode before ADC enable */
  2446. /* Stop potential conversion on going, on regular and injected groups */
  2447. /* Disable ADC peripheral */
  2448. tmp_hal_status = ADC_ConversionStop_Disable(hadc);
  2449. 8005972: f7ff ff47 bl 8005804 <ADC_ConversionStop_Disable>
  2450. /* Check if ADC is effectively disabled */
  2451. if (tmp_hal_status == HAL_OK)
  2452. 8005976: 4605 mov r5, r0
  2453. 8005978: 2800 cmp r0, #0
  2454. 800597a: d132 bne.n 80059e2 <HAL_ADCEx_Calibration_Start+0x86>
  2455. {
  2456. /* Set ADC state */
  2457. ADC_STATE_CLR_SET(hadc->State,
  2458. 800597c: 6aa3 ldr r3, [r4, #40] ; 0x28
  2459. /* Hardware prerequisite: delay before starting the calibration. */
  2460. /* - Computation of CPU clock cycles corresponding to ADC clock cycles. */
  2461. /* - Wait for the expected ADC clock cycles delay */
  2462. wait_loop_index = ((SystemCoreClock
  2463. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2464. 800597e: 2002 movs r0, #2
  2465. ADC_STATE_CLR_SET(hadc->State,
  2466. 8005980: f423 5388 bic.w r3, r3, #4352 ; 0x1100
  2467. 8005984: f023 0302 bic.w r3, r3, #2
  2468. 8005988: f043 0302 orr.w r3, r3, #2
  2469. 800598c: 62a3 str r3, [r4, #40] ; 0x28
  2470. / HAL_RCCEx_GetPeriphCLKFreq(RCC_PERIPHCLK_ADC))
  2471. 800598e: 4b26 ldr r3, [pc, #152] ; (8005a28 <HAL_ADCEx_Calibration_Start+0xcc>)
  2472. 8005990: 681e ldr r6, [r3, #0]
  2473. 8005992: f000 fe89 bl 80066a8 <HAL_RCCEx_GetPeriphCLKFreq>
  2474. 8005996: fbb6 f0f0 udiv r0, r6, r0
  2475. * ADC_PRECALIBRATION_DELAY_ADCCLOCKCYCLES );
  2476. 800599a: 0040 lsls r0, r0, #1
  2477. wait_loop_index = ((SystemCoreClock
  2478. 800599c: 9001 str r0, [sp, #4]
  2479. while(wait_loop_index != 0U)
  2480. 800599e: 9b01 ldr r3, [sp, #4]
  2481. 80059a0: bb1b cbnz r3, 80059ea <HAL_ADCEx_Calibration_Start+0x8e>
  2482. {
  2483. wait_loop_index--;
  2484. }
  2485. /* 2. Enable the ADC peripheral */
  2486. ADC_Enable(hadc);
  2487. 80059a2: 4620 mov r0, r4
  2488. 80059a4: f7ff fe68 bl 8005678 <ADC_Enable>
  2489. /* 3. Resets ADC calibration registers */
  2490. SET_BIT(hadc->Instance->CR2, ADC_CR2_RSTCAL);
  2491. 80059a8: 6822 ldr r2, [r4, #0]
  2492. 80059aa: 6893 ldr r3, [r2, #8]
  2493. 80059ac: f043 0308 orr.w r3, r3, #8
  2494. 80059b0: 6093 str r3, [r2, #8]
  2495. tickstart = HAL_GetTick();
  2496. 80059b2: f7ff fd89 bl 80054c8 <HAL_GetTick>
  2497. 80059b6: 4606 mov r6, r0
  2498. /* Wait for calibration reset completion */
  2499. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_RSTCAL))
  2500. 80059b8: 6823 ldr r3, [r4, #0]
  2501. 80059ba: 689a ldr r2, [r3, #8]
  2502. 80059bc: 0712 lsls r2, r2, #28
  2503. 80059be: d418 bmi.n 80059f2 <HAL_ADCEx_Calibration_Start+0x96>
  2504. }
  2505. }
  2506. /* 4. Start ADC calibration */
  2507. SET_BIT(hadc->Instance->CR2, ADC_CR2_CAL);
  2508. 80059c0: 689a ldr r2, [r3, #8]
  2509. 80059c2: f042 0204 orr.w r2, r2, #4
  2510. 80059c6: 609a str r2, [r3, #8]
  2511. tickstart = HAL_GetTick();
  2512. 80059c8: f7ff fd7e bl 80054c8 <HAL_GetTick>
  2513. 80059cc: 4606 mov r6, r0
  2514. /* Wait for calibration completion */
  2515. while(HAL_IS_BIT_SET(hadc->Instance->CR2, ADC_CR2_CAL))
  2516. 80059ce: 6823 ldr r3, [r4, #0]
  2517. 80059d0: 689b ldr r3, [r3, #8]
  2518. 80059d2: 075b lsls r3, r3, #29
  2519. 80059d4: d41f bmi.n 8005a16 <HAL_ADCEx_Calibration_Start+0xba>
  2520. return HAL_ERROR;
  2521. }
  2522. }
  2523. /* Set ADC state */
  2524. ADC_STATE_CLR_SET(hadc->State,
  2525. 80059d6: 6aa3 ldr r3, [r4, #40] ; 0x28
  2526. 80059d8: f023 0303 bic.w r3, r3, #3
  2527. 80059dc: f043 0301 orr.w r3, r3, #1
  2528. 80059e0: 62a3 str r3, [r4, #40] ; 0x28
  2529. HAL_ADC_STATE_BUSY_INTERNAL,
  2530. HAL_ADC_STATE_READY);
  2531. }
  2532. /* Process unlocked */
  2533. __HAL_UNLOCK(hadc);
  2534. 80059e2: 2300 movs r3, #0
  2535. 80059e4: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2536. /* Return function status */
  2537. return tmp_hal_status;
  2538. 80059e8: e012 b.n 8005a10 <HAL_ADCEx_Calibration_Start+0xb4>
  2539. wait_loop_index--;
  2540. 80059ea: 9b01 ldr r3, [sp, #4]
  2541. 80059ec: 3b01 subs r3, #1
  2542. 80059ee: 9301 str r3, [sp, #4]
  2543. 80059f0: e7d5 b.n 800599e <HAL_ADCEx_Calibration_Start+0x42>
  2544. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2545. 80059f2: f7ff fd69 bl 80054c8 <HAL_GetTick>
  2546. 80059f6: 1b80 subs r0, r0, r6
  2547. 80059f8: 280a cmp r0, #10
  2548. 80059fa: d9dd bls.n 80059b8 <HAL_ADCEx_Calibration_Start+0x5c>
  2549. ADC_STATE_CLR_SET(hadc->State,
  2550. 80059fc: 6aa3 ldr r3, [r4, #40] ; 0x28
  2551. return HAL_ERROR;
  2552. 80059fe: 2501 movs r5, #1
  2553. ADC_STATE_CLR_SET(hadc->State,
  2554. 8005a00: f023 0312 bic.w r3, r3, #18
  2555. 8005a04: f043 0310 orr.w r3, r3, #16
  2556. 8005a08: 62a3 str r3, [r4, #40] ; 0x28
  2557. __HAL_UNLOCK(hadc);
  2558. 8005a0a: 2300 movs r3, #0
  2559. 8005a0c: f884 3024 strb.w r3, [r4, #36] ; 0x24
  2560. }
  2561. 8005a10: 4628 mov r0, r5
  2562. 8005a12: b002 add sp, #8
  2563. 8005a14: bd70 pop {r4, r5, r6, pc}
  2564. if((HAL_GetTick() - tickstart) > ADC_CALIBRATION_TIMEOUT)
  2565. 8005a16: f7ff fd57 bl 80054c8 <HAL_GetTick>
  2566. 8005a1a: 1b80 subs r0, r0, r6
  2567. 8005a1c: 280a cmp r0, #10
  2568. 8005a1e: d9d6 bls.n 80059ce <HAL_ADCEx_Calibration_Start+0x72>
  2569. 8005a20: e7ec b.n 80059fc <HAL_ADCEx_Calibration_Start+0xa0>
  2570. __HAL_LOCK(hadc);
  2571. 8005a22: 2502 movs r5, #2
  2572. 8005a24: e7f4 b.n 8005a10 <HAL_ADCEx_Calibration_Start+0xb4>
  2573. 8005a26: bf00 nop
  2574. 8005a28: 20000200 .word 0x20000200
  2575. 08005a2c <HAL_NVIC_SetPriorityGrouping>:
  2576. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  2577. {
  2578. uint32_t reg_value;
  2579. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2580. reg_value = SCB->AIRCR; /* read old register configuration */
  2581. 8005a2c: 4a07 ldr r2, [pc, #28] ; (8005a4c <HAL_NVIC_SetPriorityGrouping+0x20>)
  2582. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2583. reg_value = (reg_value |
  2584. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  2585. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2586. 8005a2e: 0200 lsls r0, r0, #8
  2587. reg_value = SCB->AIRCR; /* read old register configuration */
  2588. 8005a30: 68d3 ldr r3, [r2, #12]
  2589. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  2590. 8005a32: f400 60e0 and.w r0, r0, #1792 ; 0x700
  2591. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  2592. 8005a36: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2593. 8005a3a: 041b lsls r3, r3, #16
  2594. 8005a3c: 0c1b lsrs r3, r3, #16
  2595. 8005a3e: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  2596. 8005a42: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  2597. reg_value = (reg_value |
  2598. 8005a46: 4303 orrs r3, r0
  2599. SCB->AIRCR = reg_value;
  2600. 8005a48: 60d3 str r3, [r2, #12]
  2601. 8005a4a: 4770 bx lr
  2602. 8005a4c: e000ed00 .word 0xe000ed00
  2603. 08005a50 <HAL_NVIC_SetPriority>:
  2604. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  2605. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  2606. */
  2607. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  2608. {
  2609. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  2610. 8005a50: 4b17 ldr r3, [pc, #92] ; (8005ab0 <HAL_NVIC_SetPriority+0x60>)
  2611. * This parameter can be a value between 0 and 15
  2612. * A lower priority value indicates a higher priority.
  2613. * @retval None
  2614. */
  2615. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  2616. {
  2617. 8005a52: b530 push {r4, r5, lr}
  2618. 8005a54: 68dc ldr r4, [r3, #12]
  2619. 8005a56: f3c4 2402 ubfx r4, r4, #8, #3
  2620. {
  2621. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  2622. uint32_t PreemptPriorityBits;
  2623. uint32_t SubPriorityBits;
  2624. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2625. 8005a5a: f1c4 0307 rsb r3, r4, #7
  2626. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2627. 8005a5e: 1d25 adds r5, r4, #4
  2628. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  2629. 8005a60: 2b04 cmp r3, #4
  2630. 8005a62: bf28 it cs
  2631. 8005a64: 2304 movcs r3, #4
  2632. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2633. 8005a66: 2d06 cmp r5, #6
  2634. return (
  2635. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2636. 8005a68: f04f 0501 mov.w r5, #1
  2637. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2638. 8005a6c: bf98 it ls
  2639. 8005a6e: 2400 movls r4, #0
  2640. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2641. 8005a70: fa05 f303 lsl.w r3, r5, r3
  2642. 8005a74: f103 33ff add.w r3, r3, #4294967295
  2643. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  2644. 8005a78: bf88 it hi
  2645. 8005a7a: 3c03 subhi r4, #3
  2646. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2647. 8005a7c: 4019 ands r1, r3
  2648. 8005a7e: 40a1 lsls r1, r4
  2649. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  2650. 8005a80: fa05 f404 lsl.w r4, r5, r4
  2651. 8005a84: 3c01 subs r4, #1
  2652. 8005a86: 4022 ands r2, r4
  2653. if ((int32_t)(IRQn) < 0)
  2654. 8005a88: 2800 cmp r0, #0
  2655. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  2656. 8005a8a: ea42 0201 orr.w r2, r2, r1
  2657. 8005a8e: ea4f 1202 mov.w r2, r2, lsl #4
  2658. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2659. 8005a92: bfaf iteee ge
  2660. 8005a94: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  2661. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2662. 8005a98: 4b06 ldrlt r3, [pc, #24] ; (8005ab4 <HAL_NVIC_SetPriority+0x64>)
  2663. 8005a9a: f000 000f andlt.w r0, r0, #15
  2664. 8005a9e: b2d2 uxtblt r2, r2
  2665. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2666. 8005aa0: bfa5 ittet ge
  2667. 8005aa2: b2d2 uxtbge r2, r2
  2668. 8005aa4: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  2669. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2670. 8005aa8: 541a strblt r2, [r3, r0]
  2671. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2672. 8005aaa: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  2673. 8005aae: bd30 pop {r4, r5, pc}
  2674. 8005ab0: e000ed00 .word 0xe000ed00
  2675. 8005ab4: e000ed14 .word 0xe000ed14
  2676. 08005ab8 <HAL_NVIC_EnableIRQ>:
  2677. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  2678. 8005ab8: 2301 movs r3, #1
  2679. 8005aba: 0942 lsrs r2, r0, #5
  2680. 8005abc: f000 001f and.w r0, r0, #31
  2681. 8005ac0: fa03 f000 lsl.w r0, r3, r0
  2682. 8005ac4: 4b01 ldr r3, [pc, #4] ; (8005acc <HAL_NVIC_EnableIRQ+0x14>)
  2683. 8005ac6: f843 0022 str.w r0, [r3, r2, lsl #2]
  2684. 8005aca: 4770 bx lr
  2685. 8005acc: e000e100 .word 0xe000e100
  2686. 08005ad0 <HAL_SYSTICK_Config>:
  2687. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  2688. must contain a vendor-specific implementation of this function.
  2689. */
  2690. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  2691. {
  2692. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  2693. 8005ad0: 3801 subs r0, #1
  2694. 8005ad2: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  2695. 8005ad6: d20a bcs.n 8005aee <HAL_SYSTICK_Config+0x1e>
  2696. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2697. 8005ad8: 21f0 movs r1, #240 ; 0xf0
  2698. {
  2699. return (1UL); /* Reload value impossible */
  2700. }
  2701. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2702. 8005ada: 4b06 ldr r3, [pc, #24] ; (8005af4 <HAL_SYSTICK_Config+0x24>)
  2703. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2704. 8005adc: 4a06 ldr r2, [pc, #24] ; (8005af8 <HAL_SYSTICK_Config+0x28>)
  2705. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  2706. 8005ade: 6058 str r0, [r3, #4]
  2707. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  2708. 8005ae0: f882 1023 strb.w r1, [r2, #35] ; 0x23
  2709. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  2710. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2711. 8005ae4: 2000 movs r0, #0
  2712. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2713. 8005ae6: 2207 movs r2, #7
  2714. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  2715. 8005ae8: 6098 str r0, [r3, #8]
  2716. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  2717. 8005aea: 601a str r2, [r3, #0]
  2718. 8005aec: 4770 bx lr
  2719. return (1UL); /* Reload value impossible */
  2720. 8005aee: 2001 movs r0, #1
  2721. * - 1 Function failed.
  2722. */
  2723. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  2724. {
  2725. return SysTick_Config(TicksNumb);
  2726. }
  2727. 8005af0: 4770 bx lr
  2728. 8005af2: bf00 nop
  2729. 8005af4: e000e010 .word 0xe000e010
  2730. 8005af8: e000ed00 .word 0xe000ed00
  2731. 08005afc <HAL_DMA_Init>:
  2732. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  2733. * the configuration information for the specified DMA Channel.
  2734. * @retval HAL status
  2735. */
  2736. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  2737. {
  2738. 8005afc: b510 push {r4, lr}
  2739. uint32_t tmp = 0U;
  2740. /* Check the DMA handle allocation */
  2741. if(hdma == NULL)
  2742. 8005afe: 2800 cmp r0, #0
  2743. 8005b00: d032 beq.n 8005b68 <HAL_DMA_Init+0x6c>
  2744. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  2745. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  2746. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  2747. /* calculation of the channel index */
  2748. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  2749. 8005b02: 6801 ldr r1, [r0, #0]
  2750. 8005b04: 4b19 ldr r3, [pc, #100] ; (8005b6c <HAL_DMA_Init+0x70>)
  2751. 8005b06: 2414 movs r4, #20
  2752. 8005b08: 4299 cmp r1, r3
  2753. 8005b0a: d825 bhi.n 8005b58 <HAL_DMA_Init+0x5c>
  2754. {
  2755. /* DMA1 */
  2756. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2757. 8005b0c: 4a18 ldr r2, [pc, #96] ; (8005b70 <HAL_DMA_Init+0x74>)
  2758. hdma->DmaBaseAddress = DMA1;
  2759. 8005b0e: f2a3 4307 subw r3, r3, #1031 ; 0x407
  2760. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  2761. 8005b12: 440a add r2, r1
  2762. 8005b14: fbb2 f2f4 udiv r2, r2, r4
  2763. 8005b18: 0092 lsls r2, r2, #2
  2764. 8005b1a: 6402 str r2, [r0, #64] ; 0x40
  2765. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2766. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  2767. DMA_CCR_DIR));
  2768. /* Prepare the DMA Channel configuration */
  2769. tmp |= hdma->Init.Direction |
  2770. 8005b1c: 6884 ldr r4, [r0, #8]
  2771. hdma->DmaBaseAddress = DMA2;
  2772. 8005b1e: 63c3 str r3, [r0, #60] ; 0x3c
  2773. tmp |= hdma->Init.Direction |
  2774. 8005b20: 6843 ldr r3, [r0, #4]
  2775. tmp = hdma->Instance->CCR;
  2776. 8005b22: 680a ldr r2, [r1, #0]
  2777. tmp |= hdma->Init.Direction |
  2778. 8005b24: 4323 orrs r3, r4
  2779. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2780. 8005b26: 68c4 ldr r4, [r0, #12]
  2781. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2782. 8005b28: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  2783. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2784. 8005b2c: 4323 orrs r3, r4
  2785. 8005b2e: 6904 ldr r4, [r0, #16]
  2786. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  2787. 8005b30: f022 0230 bic.w r2, r2, #48 ; 0x30
  2788. hdma->Init.PeriphInc | hdma->Init.MemInc |
  2789. 8005b34: 4323 orrs r3, r4
  2790. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  2791. 8005b36: 6944 ldr r4, [r0, #20]
  2792. 8005b38: 4323 orrs r3, r4
  2793. 8005b3a: 6984 ldr r4, [r0, #24]
  2794. 8005b3c: 4323 orrs r3, r4
  2795. hdma->Init.Mode | hdma->Init.Priority;
  2796. 8005b3e: 69c4 ldr r4, [r0, #28]
  2797. 8005b40: 4323 orrs r3, r4
  2798. tmp |= hdma->Init.Direction |
  2799. 8005b42: 4313 orrs r3, r2
  2800. /* Write to DMA Channel CR register */
  2801. hdma->Instance->CCR = tmp;
  2802. 8005b44: 600b str r3, [r1, #0]
  2803. /* Initialise the error code */
  2804. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2805. /* Initialize the DMA state*/
  2806. hdma->State = HAL_DMA_STATE_READY;
  2807. 8005b46: 2201 movs r2, #1
  2808. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2809. 8005b48: 2300 movs r3, #0
  2810. hdma->State = HAL_DMA_STATE_READY;
  2811. 8005b4a: f880 2021 strb.w r2, [r0, #33] ; 0x21
  2812. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2813. 8005b4e: 6383 str r3, [r0, #56] ; 0x38
  2814. /* Allocate lock resource and initialize it */
  2815. hdma->Lock = HAL_UNLOCKED;
  2816. 8005b50: f880 3020 strb.w r3, [r0, #32]
  2817. return HAL_OK;
  2818. 8005b54: 4618 mov r0, r3
  2819. 8005b56: bd10 pop {r4, pc}
  2820. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  2821. 8005b58: 4b06 ldr r3, [pc, #24] ; (8005b74 <HAL_DMA_Init+0x78>)
  2822. 8005b5a: 440b add r3, r1
  2823. 8005b5c: fbb3 f3f4 udiv r3, r3, r4
  2824. 8005b60: 009b lsls r3, r3, #2
  2825. 8005b62: 6403 str r3, [r0, #64] ; 0x40
  2826. hdma->DmaBaseAddress = DMA2;
  2827. 8005b64: 4b04 ldr r3, [pc, #16] ; (8005b78 <HAL_DMA_Init+0x7c>)
  2828. 8005b66: e7d9 b.n 8005b1c <HAL_DMA_Init+0x20>
  2829. return HAL_ERROR;
  2830. 8005b68: 2001 movs r0, #1
  2831. }
  2832. 8005b6a: bd10 pop {r4, pc}
  2833. 8005b6c: 40020407 .word 0x40020407
  2834. 8005b70: bffdfff8 .word 0xbffdfff8
  2835. 8005b74: bffdfbf8 .word 0xbffdfbf8
  2836. 8005b78: 40020400 .word 0x40020400
  2837. 08005b7c <HAL_DMA_Start_IT>:
  2838. * @param DstAddress: The destination memory Buffer address
  2839. * @param DataLength: The length of data to be transferred from source to destination
  2840. * @retval HAL status
  2841. */
  2842. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2843. {
  2844. 8005b7c: b5f0 push {r4, r5, r6, r7, lr}
  2845. /* Check the parameters */
  2846. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  2847. /* Process locked */
  2848. __HAL_LOCK(hdma);
  2849. 8005b7e: f890 4020 ldrb.w r4, [r0, #32]
  2850. 8005b82: 2c01 cmp r4, #1
  2851. 8005b84: d035 beq.n 8005bf2 <HAL_DMA_Start_IT+0x76>
  2852. 8005b86: 2401 movs r4, #1
  2853. if(HAL_DMA_STATE_READY == hdma->State)
  2854. 8005b88: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  2855. __HAL_LOCK(hdma);
  2856. 8005b8c: f880 4020 strb.w r4, [r0, #32]
  2857. if(HAL_DMA_STATE_READY == hdma->State)
  2858. 8005b90: 42a5 cmp r5, r4
  2859. 8005b92: f04f 0600 mov.w r6, #0
  2860. 8005b96: f04f 0402 mov.w r4, #2
  2861. 8005b9a: d128 bne.n 8005bee <HAL_DMA_Start_IT+0x72>
  2862. {
  2863. /* Change DMA peripheral state */
  2864. hdma->State = HAL_DMA_STATE_BUSY;
  2865. 8005b9c: f880 4021 strb.w r4, [r0, #33] ; 0x21
  2866. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2867. /* Disable the peripheral */
  2868. __HAL_DMA_DISABLE(hdma);
  2869. 8005ba0: 6804 ldr r4, [r0, #0]
  2870. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  2871. 8005ba2: 6386 str r6, [r0, #56] ; 0x38
  2872. __HAL_DMA_DISABLE(hdma);
  2873. 8005ba4: 6826 ldr r6, [r4, #0]
  2874. * @retval HAL status
  2875. */
  2876. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  2877. {
  2878. /* Clear all flags */
  2879. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2880. 8005ba6: 6c07 ldr r7, [r0, #64] ; 0x40
  2881. __HAL_DMA_DISABLE(hdma);
  2882. 8005ba8: f026 0601 bic.w r6, r6, #1
  2883. 8005bac: 6026 str r6, [r4, #0]
  2884. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  2885. 8005bae: 6bc6 ldr r6, [r0, #60] ; 0x3c
  2886. 8005bb0: 40bd lsls r5, r7
  2887. 8005bb2: 6075 str r5, [r6, #4]
  2888. /* Configure DMA Channel data length */
  2889. hdma->Instance->CNDTR = DataLength;
  2890. 8005bb4: 6063 str r3, [r4, #4]
  2891. /* Memory to Peripheral */
  2892. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  2893. 8005bb6: 6843 ldr r3, [r0, #4]
  2894. 8005bb8: 6805 ldr r5, [r0, #0]
  2895. 8005bba: 2b10 cmp r3, #16
  2896. if(NULL != hdma->XferHalfCpltCallback)
  2897. 8005bbc: 6ac3 ldr r3, [r0, #44] ; 0x2c
  2898. {
  2899. /* Configure DMA Channel destination address */
  2900. hdma->Instance->CPAR = DstAddress;
  2901. 8005bbe: bf0b itete eq
  2902. 8005bc0: 60a2 streq r2, [r4, #8]
  2903. }
  2904. /* Peripheral to Memory */
  2905. else
  2906. {
  2907. /* Configure DMA Channel source address */
  2908. hdma->Instance->CPAR = SrcAddress;
  2909. 8005bc2: 60a1 strne r1, [r4, #8]
  2910. hdma->Instance->CMAR = SrcAddress;
  2911. 8005bc4: 60e1 streq r1, [r4, #12]
  2912. /* Configure DMA Channel destination address */
  2913. hdma->Instance->CMAR = DstAddress;
  2914. 8005bc6: 60e2 strne r2, [r4, #12]
  2915. if(NULL != hdma->XferHalfCpltCallback)
  2916. 8005bc8: b14b cbz r3, 8005bde <HAL_DMA_Start_IT+0x62>
  2917. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2918. 8005bca: 6823 ldr r3, [r4, #0]
  2919. 8005bcc: f043 030e orr.w r3, r3, #14
  2920. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2921. 8005bd0: 6023 str r3, [r4, #0]
  2922. __HAL_DMA_ENABLE(hdma);
  2923. 8005bd2: 682b ldr r3, [r5, #0]
  2924. HAL_StatusTypeDef status = HAL_OK;
  2925. 8005bd4: 2000 movs r0, #0
  2926. __HAL_DMA_ENABLE(hdma);
  2927. 8005bd6: f043 0301 orr.w r3, r3, #1
  2928. 8005bda: 602b str r3, [r5, #0]
  2929. 8005bdc: bdf0 pop {r4, r5, r6, r7, pc}
  2930. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  2931. 8005bde: 6823 ldr r3, [r4, #0]
  2932. 8005be0: f023 0304 bic.w r3, r3, #4
  2933. 8005be4: 6023 str r3, [r4, #0]
  2934. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  2935. 8005be6: 6823 ldr r3, [r4, #0]
  2936. 8005be8: f043 030a orr.w r3, r3, #10
  2937. 8005bec: e7f0 b.n 8005bd0 <HAL_DMA_Start_IT+0x54>
  2938. __HAL_UNLOCK(hdma);
  2939. 8005bee: f880 6020 strb.w r6, [r0, #32]
  2940. __HAL_LOCK(hdma);
  2941. 8005bf2: 2002 movs r0, #2
  2942. }
  2943. 8005bf4: bdf0 pop {r4, r5, r6, r7, pc}
  2944. ...
  2945. 08005bf8 <HAL_DMA_Abort_IT>:
  2946. if(HAL_DMA_STATE_BUSY != hdma->State)
  2947. 8005bf8: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  2948. {
  2949. 8005bfc: b510 push {r4, lr}
  2950. if(HAL_DMA_STATE_BUSY != hdma->State)
  2951. 8005bfe: 2b02 cmp r3, #2
  2952. 8005c00: d003 beq.n 8005c0a <HAL_DMA_Abort_IT+0x12>
  2953. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  2954. 8005c02: 2304 movs r3, #4
  2955. 8005c04: 6383 str r3, [r0, #56] ; 0x38
  2956. status = HAL_ERROR;
  2957. 8005c06: 2001 movs r0, #1
  2958. 8005c08: bd10 pop {r4, pc}
  2959. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  2960. 8005c0a: 6803 ldr r3, [r0, #0]
  2961. 8005c0c: 681a ldr r2, [r3, #0]
  2962. 8005c0e: f022 020e bic.w r2, r2, #14
  2963. 8005c12: 601a str r2, [r3, #0]
  2964. __HAL_DMA_DISABLE(hdma);
  2965. 8005c14: 681a ldr r2, [r3, #0]
  2966. 8005c16: f022 0201 bic.w r2, r2, #1
  2967. 8005c1a: 601a str r2, [r3, #0]
  2968. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  2969. 8005c1c: 4a29 ldr r2, [pc, #164] ; (8005cc4 <HAL_DMA_Abort_IT+0xcc>)
  2970. 8005c1e: 4293 cmp r3, r2
  2971. 8005c20: d924 bls.n 8005c6c <HAL_DMA_Abort_IT+0x74>
  2972. 8005c22: f502 7262 add.w r2, r2, #904 ; 0x388
  2973. 8005c26: 4293 cmp r3, r2
  2974. 8005c28: d019 beq.n 8005c5e <HAL_DMA_Abort_IT+0x66>
  2975. 8005c2a: 3214 adds r2, #20
  2976. 8005c2c: 4293 cmp r3, r2
  2977. 8005c2e: d018 beq.n 8005c62 <HAL_DMA_Abort_IT+0x6a>
  2978. 8005c30: 3214 adds r2, #20
  2979. 8005c32: 4293 cmp r3, r2
  2980. 8005c34: d017 beq.n 8005c66 <HAL_DMA_Abort_IT+0x6e>
  2981. 8005c36: 3214 adds r2, #20
  2982. 8005c38: 4293 cmp r3, r2
  2983. 8005c3a: bf0c ite eq
  2984. 8005c3c: f44f 5380 moveq.w r3, #4096 ; 0x1000
  2985. 8005c40: f44f 3380 movne.w r3, #65536 ; 0x10000
  2986. 8005c44: 4a20 ldr r2, [pc, #128] ; (8005cc8 <HAL_DMA_Abort_IT+0xd0>)
  2987. 8005c46: 6053 str r3, [r2, #4]
  2988. hdma->State = HAL_DMA_STATE_READY;
  2989. 8005c48: 2301 movs r3, #1
  2990. __HAL_UNLOCK(hdma);
  2991. 8005c4a: 2400 movs r4, #0
  2992. hdma->State = HAL_DMA_STATE_READY;
  2993. 8005c4c: f880 3021 strb.w r3, [r0, #33] ; 0x21
  2994. if(hdma->XferAbortCallback != NULL)
  2995. 8005c50: 6b43 ldr r3, [r0, #52] ; 0x34
  2996. __HAL_UNLOCK(hdma);
  2997. 8005c52: f880 4020 strb.w r4, [r0, #32]
  2998. if(hdma->XferAbortCallback != NULL)
  2999. 8005c56: b39b cbz r3, 8005cc0 <HAL_DMA_Abort_IT+0xc8>
  3000. hdma->XferAbortCallback(hdma);
  3001. 8005c58: 4798 blx r3
  3002. HAL_StatusTypeDef status = HAL_OK;
  3003. 8005c5a: 4620 mov r0, r4
  3004. 8005c5c: bd10 pop {r4, pc}
  3005. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  3006. 8005c5e: 2301 movs r3, #1
  3007. 8005c60: e7f0 b.n 8005c44 <HAL_DMA_Abort_IT+0x4c>
  3008. 8005c62: 2310 movs r3, #16
  3009. 8005c64: e7ee b.n 8005c44 <HAL_DMA_Abort_IT+0x4c>
  3010. 8005c66: f44f 7380 mov.w r3, #256 ; 0x100
  3011. 8005c6a: e7eb b.n 8005c44 <HAL_DMA_Abort_IT+0x4c>
  3012. 8005c6c: 4917 ldr r1, [pc, #92] ; (8005ccc <HAL_DMA_Abort_IT+0xd4>)
  3013. 8005c6e: 428b cmp r3, r1
  3014. 8005c70: d016 beq.n 8005ca0 <HAL_DMA_Abort_IT+0xa8>
  3015. 8005c72: 3114 adds r1, #20
  3016. 8005c74: 428b cmp r3, r1
  3017. 8005c76: d015 beq.n 8005ca4 <HAL_DMA_Abort_IT+0xac>
  3018. 8005c78: 3114 adds r1, #20
  3019. 8005c7a: 428b cmp r3, r1
  3020. 8005c7c: d014 beq.n 8005ca8 <HAL_DMA_Abort_IT+0xb0>
  3021. 8005c7e: 3114 adds r1, #20
  3022. 8005c80: 428b cmp r3, r1
  3023. 8005c82: d014 beq.n 8005cae <HAL_DMA_Abort_IT+0xb6>
  3024. 8005c84: 3114 adds r1, #20
  3025. 8005c86: 428b cmp r3, r1
  3026. 8005c88: d014 beq.n 8005cb4 <HAL_DMA_Abort_IT+0xbc>
  3027. 8005c8a: 3114 adds r1, #20
  3028. 8005c8c: 428b cmp r3, r1
  3029. 8005c8e: d014 beq.n 8005cba <HAL_DMA_Abort_IT+0xc2>
  3030. 8005c90: 4293 cmp r3, r2
  3031. 8005c92: bf14 ite ne
  3032. 8005c94: f44f 3380 movne.w r3, #65536 ; 0x10000
  3033. 8005c98: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  3034. 8005c9c: 4a0c ldr r2, [pc, #48] ; (8005cd0 <HAL_DMA_Abort_IT+0xd8>)
  3035. 8005c9e: e7d2 b.n 8005c46 <HAL_DMA_Abort_IT+0x4e>
  3036. 8005ca0: 2301 movs r3, #1
  3037. 8005ca2: e7fb b.n 8005c9c <HAL_DMA_Abort_IT+0xa4>
  3038. 8005ca4: 2310 movs r3, #16
  3039. 8005ca6: e7f9 b.n 8005c9c <HAL_DMA_Abort_IT+0xa4>
  3040. 8005ca8: f44f 7380 mov.w r3, #256 ; 0x100
  3041. 8005cac: e7f6 b.n 8005c9c <HAL_DMA_Abort_IT+0xa4>
  3042. 8005cae: f44f 5380 mov.w r3, #4096 ; 0x1000
  3043. 8005cb2: e7f3 b.n 8005c9c <HAL_DMA_Abort_IT+0xa4>
  3044. 8005cb4: f44f 3380 mov.w r3, #65536 ; 0x10000
  3045. 8005cb8: e7f0 b.n 8005c9c <HAL_DMA_Abort_IT+0xa4>
  3046. 8005cba: f44f 1380 mov.w r3, #1048576 ; 0x100000
  3047. 8005cbe: e7ed b.n 8005c9c <HAL_DMA_Abort_IT+0xa4>
  3048. HAL_StatusTypeDef status = HAL_OK;
  3049. 8005cc0: 4618 mov r0, r3
  3050. }
  3051. 8005cc2: bd10 pop {r4, pc}
  3052. 8005cc4: 40020080 .word 0x40020080
  3053. 8005cc8: 40020400 .word 0x40020400
  3054. 8005ccc: 40020008 .word 0x40020008
  3055. 8005cd0: 40020000 .word 0x40020000
  3056. 08005cd4 <HAL_DMA_IRQHandler>:
  3057. {
  3058. 8005cd4: b470 push {r4, r5, r6}
  3059. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3060. 8005cd6: 2504 movs r5, #4
  3061. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  3062. 8005cd8: 6bc6 ldr r6, [r0, #60] ; 0x3c
  3063. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3064. 8005cda: 6c02 ldr r2, [r0, #64] ; 0x40
  3065. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  3066. 8005cdc: 6834 ldr r4, [r6, #0]
  3067. uint32_t source_it = hdma->Instance->CCR;
  3068. 8005cde: 6803 ldr r3, [r0, #0]
  3069. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3070. 8005ce0: 4095 lsls r5, r2
  3071. 8005ce2: 4225 tst r5, r4
  3072. uint32_t source_it = hdma->Instance->CCR;
  3073. 8005ce4: 6819 ldr r1, [r3, #0]
  3074. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  3075. 8005ce6: d055 beq.n 8005d94 <HAL_DMA_IRQHandler+0xc0>
  3076. 8005ce8: 074d lsls r5, r1, #29
  3077. 8005cea: d553 bpl.n 8005d94 <HAL_DMA_IRQHandler+0xc0>
  3078. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3079. 8005cec: 681a ldr r2, [r3, #0]
  3080. 8005cee: 0696 lsls r6, r2, #26
  3081. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  3082. 8005cf0: bf5e ittt pl
  3083. 8005cf2: 681a ldrpl r2, [r3, #0]
  3084. 8005cf4: f022 0204 bicpl.w r2, r2, #4
  3085. 8005cf8: 601a strpl r2, [r3, #0]
  3086. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  3087. 8005cfa: 4a60 ldr r2, [pc, #384] ; (8005e7c <HAL_DMA_IRQHandler+0x1a8>)
  3088. 8005cfc: 4293 cmp r3, r2
  3089. 8005cfe: d91f bls.n 8005d40 <HAL_DMA_IRQHandler+0x6c>
  3090. 8005d00: f502 7262 add.w r2, r2, #904 ; 0x388
  3091. 8005d04: 4293 cmp r3, r2
  3092. 8005d06: d014 beq.n 8005d32 <HAL_DMA_IRQHandler+0x5e>
  3093. 8005d08: 3214 adds r2, #20
  3094. 8005d0a: 4293 cmp r3, r2
  3095. 8005d0c: d013 beq.n 8005d36 <HAL_DMA_IRQHandler+0x62>
  3096. 8005d0e: 3214 adds r2, #20
  3097. 8005d10: 4293 cmp r3, r2
  3098. 8005d12: d012 beq.n 8005d3a <HAL_DMA_IRQHandler+0x66>
  3099. 8005d14: 3214 adds r2, #20
  3100. 8005d16: 4293 cmp r3, r2
  3101. 8005d18: bf0c ite eq
  3102. 8005d1a: f44f 4380 moveq.w r3, #16384 ; 0x4000
  3103. 8005d1e: f44f 2380 movne.w r3, #262144 ; 0x40000
  3104. 8005d22: 4a57 ldr r2, [pc, #348] ; (8005e80 <HAL_DMA_IRQHandler+0x1ac>)
  3105. 8005d24: 6053 str r3, [r2, #4]
  3106. if(hdma->XferHalfCpltCallback != NULL)
  3107. 8005d26: 6ac3 ldr r3, [r0, #44] ; 0x2c
  3108. if (hdma->XferErrorCallback != NULL)
  3109. 8005d28: 2b00 cmp r3, #0
  3110. 8005d2a: f000 80a5 beq.w 8005e78 <HAL_DMA_IRQHandler+0x1a4>
  3111. }
  3112. 8005d2e: bc70 pop {r4, r5, r6}
  3113. hdma->XferErrorCallback(hdma);
  3114. 8005d30: 4718 bx r3
  3115. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  3116. 8005d32: 2304 movs r3, #4
  3117. 8005d34: e7f5 b.n 8005d22 <HAL_DMA_IRQHandler+0x4e>
  3118. 8005d36: 2340 movs r3, #64 ; 0x40
  3119. 8005d38: e7f3 b.n 8005d22 <HAL_DMA_IRQHandler+0x4e>
  3120. 8005d3a: f44f 6380 mov.w r3, #1024 ; 0x400
  3121. 8005d3e: e7f0 b.n 8005d22 <HAL_DMA_IRQHandler+0x4e>
  3122. 8005d40: 4950 ldr r1, [pc, #320] ; (8005e84 <HAL_DMA_IRQHandler+0x1b0>)
  3123. 8005d42: 428b cmp r3, r1
  3124. 8005d44: d016 beq.n 8005d74 <HAL_DMA_IRQHandler+0xa0>
  3125. 8005d46: 3114 adds r1, #20
  3126. 8005d48: 428b cmp r3, r1
  3127. 8005d4a: d015 beq.n 8005d78 <HAL_DMA_IRQHandler+0xa4>
  3128. 8005d4c: 3114 adds r1, #20
  3129. 8005d4e: 428b cmp r3, r1
  3130. 8005d50: d014 beq.n 8005d7c <HAL_DMA_IRQHandler+0xa8>
  3131. 8005d52: 3114 adds r1, #20
  3132. 8005d54: 428b cmp r3, r1
  3133. 8005d56: d014 beq.n 8005d82 <HAL_DMA_IRQHandler+0xae>
  3134. 8005d58: 3114 adds r1, #20
  3135. 8005d5a: 428b cmp r3, r1
  3136. 8005d5c: d014 beq.n 8005d88 <HAL_DMA_IRQHandler+0xb4>
  3137. 8005d5e: 3114 adds r1, #20
  3138. 8005d60: 428b cmp r3, r1
  3139. 8005d62: d014 beq.n 8005d8e <HAL_DMA_IRQHandler+0xba>
  3140. 8005d64: 4293 cmp r3, r2
  3141. 8005d66: bf14 ite ne
  3142. 8005d68: f44f 2380 movne.w r3, #262144 ; 0x40000
  3143. 8005d6c: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  3144. 8005d70: 4a45 ldr r2, [pc, #276] ; (8005e88 <HAL_DMA_IRQHandler+0x1b4>)
  3145. 8005d72: e7d7 b.n 8005d24 <HAL_DMA_IRQHandler+0x50>
  3146. 8005d74: 2304 movs r3, #4
  3147. 8005d76: e7fb b.n 8005d70 <HAL_DMA_IRQHandler+0x9c>
  3148. 8005d78: 2340 movs r3, #64 ; 0x40
  3149. 8005d7a: e7f9 b.n 8005d70 <HAL_DMA_IRQHandler+0x9c>
  3150. 8005d7c: f44f 6380 mov.w r3, #1024 ; 0x400
  3151. 8005d80: e7f6 b.n 8005d70 <HAL_DMA_IRQHandler+0x9c>
  3152. 8005d82: f44f 4380 mov.w r3, #16384 ; 0x4000
  3153. 8005d86: e7f3 b.n 8005d70 <HAL_DMA_IRQHandler+0x9c>
  3154. 8005d88: f44f 2380 mov.w r3, #262144 ; 0x40000
  3155. 8005d8c: e7f0 b.n 8005d70 <HAL_DMA_IRQHandler+0x9c>
  3156. 8005d8e: f44f 0380 mov.w r3, #4194304 ; 0x400000
  3157. 8005d92: e7ed b.n 8005d70 <HAL_DMA_IRQHandler+0x9c>
  3158. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  3159. 8005d94: 2502 movs r5, #2
  3160. 8005d96: 4095 lsls r5, r2
  3161. 8005d98: 4225 tst r5, r4
  3162. 8005d9a: d057 beq.n 8005e4c <HAL_DMA_IRQHandler+0x178>
  3163. 8005d9c: 078d lsls r5, r1, #30
  3164. 8005d9e: d555 bpl.n 8005e4c <HAL_DMA_IRQHandler+0x178>
  3165. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3166. 8005da0: 681a ldr r2, [r3, #0]
  3167. 8005da2: 0694 lsls r4, r2, #26
  3168. 8005da4: d406 bmi.n 8005db4 <HAL_DMA_IRQHandler+0xe0>
  3169. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  3170. 8005da6: 681a ldr r2, [r3, #0]
  3171. 8005da8: f022 020a bic.w r2, r2, #10
  3172. 8005dac: 601a str r2, [r3, #0]
  3173. hdma->State = HAL_DMA_STATE_READY;
  3174. 8005dae: 2201 movs r2, #1
  3175. 8005db0: f880 2021 strb.w r2, [r0, #33] ; 0x21
  3176. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  3177. 8005db4: 4a31 ldr r2, [pc, #196] ; (8005e7c <HAL_DMA_IRQHandler+0x1a8>)
  3178. 8005db6: 4293 cmp r3, r2
  3179. 8005db8: d91e bls.n 8005df8 <HAL_DMA_IRQHandler+0x124>
  3180. 8005dba: f502 7262 add.w r2, r2, #904 ; 0x388
  3181. 8005dbe: 4293 cmp r3, r2
  3182. 8005dc0: d013 beq.n 8005dea <HAL_DMA_IRQHandler+0x116>
  3183. 8005dc2: 3214 adds r2, #20
  3184. 8005dc4: 4293 cmp r3, r2
  3185. 8005dc6: d012 beq.n 8005dee <HAL_DMA_IRQHandler+0x11a>
  3186. 8005dc8: 3214 adds r2, #20
  3187. 8005dca: 4293 cmp r3, r2
  3188. 8005dcc: d011 beq.n 8005df2 <HAL_DMA_IRQHandler+0x11e>
  3189. 8005dce: 3214 adds r2, #20
  3190. 8005dd0: 4293 cmp r3, r2
  3191. 8005dd2: bf0c ite eq
  3192. 8005dd4: f44f 5300 moveq.w r3, #8192 ; 0x2000
  3193. 8005dd8: f44f 3300 movne.w r3, #131072 ; 0x20000
  3194. 8005ddc: 4a28 ldr r2, [pc, #160] ; (8005e80 <HAL_DMA_IRQHandler+0x1ac>)
  3195. 8005dde: 6053 str r3, [r2, #4]
  3196. __HAL_UNLOCK(hdma);
  3197. 8005de0: 2300 movs r3, #0
  3198. 8005de2: f880 3020 strb.w r3, [r0, #32]
  3199. if(hdma->XferCpltCallback != NULL)
  3200. 8005de6: 6a83 ldr r3, [r0, #40] ; 0x28
  3201. 8005de8: e79e b.n 8005d28 <HAL_DMA_IRQHandler+0x54>
  3202. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  3203. 8005dea: 2302 movs r3, #2
  3204. 8005dec: e7f6 b.n 8005ddc <HAL_DMA_IRQHandler+0x108>
  3205. 8005dee: 2320 movs r3, #32
  3206. 8005df0: e7f4 b.n 8005ddc <HAL_DMA_IRQHandler+0x108>
  3207. 8005df2: f44f 7300 mov.w r3, #512 ; 0x200
  3208. 8005df6: e7f1 b.n 8005ddc <HAL_DMA_IRQHandler+0x108>
  3209. 8005df8: 4922 ldr r1, [pc, #136] ; (8005e84 <HAL_DMA_IRQHandler+0x1b0>)
  3210. 8005dfa: 428b cmp r3, r1
  3211. 8005dfc: d016 beq.n 8005e2c <HAL_DMA_IRQHandler+0x158>
  3212. 8005dfe: 3114 adds r1, #20
  3213. 8005e00: 428b cmp r3, r1
  3214. 8005e02: d015 beq.n 8005e30 <HAL_DMA_IRQHandler+0x15c>
  3215. 8005e04: 3114 adds r1, #20
  3216. 8005e06: 428b cmp r3, r1
  3217. 8005e08: d014 beq.n 8005e34 <HAL_DMA_IRQHandler+0x160>
  3218. 8005e0a: 3114 adds r1, #20
  3219. 8005e0c: 428b cmp r3, r1
  3220. 8005e0e: d014 beq.n 8005e3a <HAL_DMA_IRQHandler+0x166>
  3221. 8005e10: 3114 adds r1, #20
  3222. 8005e12: 428b cmp r3, r1
  3223. 8005e14: d014 beq.n 8005e40 <HAL_DMA_IRQHandler+0x16c>
  3224. 8005e16: 3114 adds r1, #20
  3225. 8005e18: 428b cmp r3, r1
  3226. 8005e1a: d014 beq.n 8005e46 <HAL_DMA_IRQHandler+0x172>
  3227. 8005e1c: 4293 cmp r3, r2
  3228. 8005e1e: bf14 ite ne
  3229. 8005e20: f44f 3300 movne.w r3, #131072 ; 0x20000
  3230. 8005e24: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  3231. 8005e28: 4a17 ldr r2, [pc, #92] ; (8005e88 <HAL_DMA_IRQHandler+0x1b4>)
  3232. 8005e2a: e7d8 b.n 8005dde <HAL_DMA_IRQHandler+0x10a>
  3233. 8005e2c: 2302 movs r3, #2
  3234. 8005e2e: e7fb b.n 8005e28 <HAL_DMA_IRQHandler+0x154>
  3235. 8005e30: 2320 movs r3, #32
  3236. 8005e32: e7f9 b.n 8005e28 <HAL_DMA_IRQHandler+0x154>
  3237. 8005e34: f44f 7300 mov.w r3, #512 ; 0x200
  3238. 8005e38: e7f6 b.n 8005e28 <HAL_DMA_IRQHandler+0x154>
  3239. 8005e3a: f44f 5300 mov.w r3, #8192 ; 0x2000
  3240. 8005e3e: e7f3 b.n 8005e28 <HAL_DMA_IRQHandler+0x154>
  3241. 8005e40: f44f 3300 mov.w r3, #131072 ; 0x20000
  3242. 8005e44: e7f0 b.n 8005e28 <HAL_DMA_IRQHandler+0x154>
  3243. 8005e46: f44f 1300 mov.w r3, #2097152 ; 0x200000
  3244. 8005e4a: e7ed b.n 8005e28 <HAL_DMA_IRQHandler+0x154>
  3245. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  3246. 8005e4c: 2508 movs r5, #8
  3247. 8005e4e: 4095 lsls r5, r2
  3248. 8005e50: 4225 tst r5, r4
  3249. 8005e52: d011 beq.n 8005e78 <HAL_DMA_IRQHandler+0x1a4>
  3250. 8005e54: 0709 lsls r1, r1, #28
  3251. 8005e56: d50f bpl.n 8005e78 <HAL_DMA_IRQHandler+0x1a4>
  3252. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  3253. 8005e58: 6819 ldr r1, [r3, #0]
  3254. 8005e5a: f021 010e bic.w r1, r1, #14
  3255. 8005e5e: 6019 str r1, [r3, #0]
  3256. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  3257. 8005e60: 2301 movs r3, #1
  3258. 8005e62: fa03 f202 lsl.w r2, r3, r2
  3259. 8005e66: 6072 str r2, [r6, #4]
  3260. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  3261. 8005e68: 6383 str r3, [r0, #56] ; 0x38
  3262. hdma->State = HAL_DMA_STATE_READY;
  3263. 8005e6a: f880 3021 strb.w r3, [r0, #33] ; 0x21
  3264. __HAL_UNLOCK(hdma);
  3265. 8005e6e: 2300 movs r3, #0
  3266. 8005e70: f880 3020 strb.w r3, [r0, #32]
  3267. if (hdma->XferErrorCallback != NULL)
  3268. 8005e74: 6b03 ldr r3, [r0, #48] ; 0x30
  3269. 8005e76: e757 b.n 8005d28 <HAL_DMA_IRQHandler+0x54>
  3270. }
  3271. 8005e78: bc70 pop {r4, r5, r6}
  3272. 8005e7a: 4770 bx lr
  3273. 8005e7c: 40020080 .word 0x40020080
  3274. 8005e80: 40020400 .word 0x40020400
  3275. 8005e84: 40020008 .word 0x40020008
  3276. 8005e88: 40020000 .word 0x40020000
  3277. 08005e8c <HAL_GPIO_Init>:
  3278. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  3279. * the configuration information for the specified GPIO peripheral.
  3280. * @retval None
  3281. */
  3282. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  3283. {
  3284. 8005e8c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  3285. uint32_t position;
  3286. uint32_t ioposition = 0x00U;
  3287. uint32_t iocurrent = 0x00U;
  3288. uint32_t temp = 0x00U;
  3289. uint32_t config = 0x00U;
  3290. 8005e90: 2200 movs r2, #0
  3291. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  3292. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  3293. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  3294. /* Configure the port pins */
  3295. for (position = 0U; position < GPIO_NUMBER; position++)
  3296. 8005e92: 4616 mov r6, r2
  3297. /*--------------------- EXTI Mode Configuration ------------------------*/
  3298. /* Configure the External Interrupt or event for the current IO */
  3299. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3300. {
  3301. /* Enable AFIO Clock */
  3302. __HAL_RCC_AFIO_CLK_ENABLE();
  3303. 8005e94: 4f6c ldr r7, [pc, #432] ; (8006048 <HAL_GPIO_Init+0x1bc>)
  3304. 8005e96: 4b6d ldr r3, [pc, #436] ; (800604c <HAL_GPIO_Init+0x1c0>)
  3305. temp = AFIO->EXTICR[position >> 2U];
  3306. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3307. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3308. 8005e98: f8df e1b8 ldr.w lr, [pc, #440] ; 8006054 <HAL_GPIO_Init+0x1c8>
  3309. switch (GPIO_Init->Mode)
  3310. 8005e9c: f8df c1b8 ldr.w ip, [pc, #440] ; 8006058 <HAL_GPIO_Init+0x1cc>
  3311. ioposition = (0x01U << position);
  3312. 8005ea0: f04f 0801 mov.w r8, #1
  3313. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3314. 8005ea4: 680c ldr r4, [r1, #0]
  3315. ioposition = (0x01U << position);
  3316. 8005ea6: fa08 f806 lsl.w r8, r8, r6
  3317. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  3318. 8005eaa: ea08 0404 and.w r4, r8, r4
  3319. if (iocurrent == ioposition)
  3320. 8005eae: 45a0 cmp r8, r4
  3321. 8005eb0: f040 8085 bne.w 8005fbe <HAL_GPIO_Init+0x132>
  3322. switch (GPIO_Init->Mode)
  3323. 8005eb4: 684d ldr r5, [r1, #4]
  3324. 8005eb6: 2d12 cmp r5, #18
  3325. 8005eb8: f000 80b7 beq.w 800602a <HAL_GPIO_Init+0x19e>
  3326. 8005ebc: f200 808d bhi.w 8005fda <HAL_GPIO_Init+0x14e>
  3327. 8005ec0: 2d02 cmp r5, #2
  3328. 8005ec2: f000 80af beq.w 8006024 <HAL_GPIO_Init+0x198>
  3329. 8005ec6: f200 8081 bhi.w 8005fcc <HAL_GPIO_Init+0x140>
  3330. 8005eca: 2d00 cmp r5, #0
  3331. 8005ecc: f000 8091 beq.w 8005ff2 <HAL_GPIO_Init+0x166>
  3332. 8005ed0: 2d01 cmp r5, #1
  3333. 8005ed2: f000 80a5 beq.w 8006020 <HAL_GPIO_Init+0x194>
  3334. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3335. 8005ed6: f04f 090f mov.w r9, #15
  3336. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3337. 8005eda: 2cff cmp r4, #255 ; 0xff
  3338. 8005edc: bf93 iteet ls
  3339. 8005ede: 4682 movls sl, r0
  3340. 8005ee0: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  3341. 8005ee4: 3d08 subhi r5, #8
  3342. 8005ee6: f8d0 b000 ldrls.w fp, [r0]
  3343. 8005eea: bf92 itee ls
  3344. 8005eec: 00b5 lslls r5, r6, #2
  3345. 8005eee: f8d0 b004 ldrhi.w fp, [r0, #4]
  3346. 8005ef2: 00ad lslhi r5, r5, #2
  3347. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3348. 8005ef4: fa09 f805 lsl.w r8, r9, r5
  3349. 8005ef8: ea2b 0808 bic.w r8, fp, r8
  3350. 8005efc: fa02 f505 lsl.w r5, r2, r5
  3351. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  3352. 8005f00: bf88 it hi
  3353. 8005f02: f100 0a04 addhi.w sl, r0, #4
  3354. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  3355. 8005f06: ea48 0505 orr.w r5, r8, r5
  3356. 8005f0a: f8ca 5000 str.w r5, [sl]
  3357. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  3358. 8005f0e: f8d1 a004 ldr.w sl, [r1, #4]
  3359. 8005f12: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  3360. 8005f16: d052 beq.n 8005fbe <HAL_GPIO_Init+0x132>
  3361. __HAL_RCC_AFIO_CLK_ENABLE();
  3362. 8005f18: 69bd ldr r5, [r7, #24]
  3363. 8005f1a: f026 0803 bic.w r8, r6, #3
  3364. 8005f1e: f045 0501 orr.w r5, r5, #1
  3365. 8005f22: 61bd str r5, [r7, #24]
  3366. 8005f24: 69bd ldr r5, [r7, #24]
  3367. 8005f26: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  3368. 8005f2a: f005 0501 and.w r5, r5, #1
  3369. 8005f2e: 9501 str r5, [sp, #4]
  3370. 8005f30: f508 3880 add.w r8, r8, #65536 ; 0x10000
  3371. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3372. 8005f34: f006 0b03 and.w fp, r6, #3
  3373. __HAL_RCC_AFIO_CLK_ENABLE();
  3374. 8005f38: 9d01 ldr r5, [sp, #4]
  3375. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3376. 8005f3a: ea4f 0b8b mov.w fp, fp, lsl #2
  3377. temp = AFIO->EXTICR[position >> 2U];
  3378. 8005f3e: f8d8 5008 ldr.w r5, [r8, #8]
  3379. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  3380. 8005f42: fa09 f90b lsl.w r9, r9, fp
  3381. 8005f46: ea25 0909 bic.w r9, r5, r9
  3382. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3383. 8005f4a: 4d41 ldr r5, [pc, #260] ; (8006050 <HAL_GPIO_Init+0x1c4>)
  3384. 8005f4c: 42a8 cmp r0, r5
  3385. 8005f4e: d071 beq.n 8006034 <HAL_GPIO_Init+0x1a8>
  3386. 8005f50: f505 6580 add.w r5, r5, #1024 ; 0x400
  3387. 8005f54: 42a8 cmp r0, r5
  3388. 8005f56: d06f beq.n 8006038 <HAL_GPIO_Init+0x1ac>
  3389. 8005f58: f505 6580 add.w r5, r5, #1024 ; 0x400
  3390. 8005f5c: 42a8 cmp r0, r5
  3391. 8005f5e: d06d beq.n 800603c <HAL_GPIO_Init+0x1b0>
  3392. 8005f60: f505 6580 add.w r5, r5, #1024 ; 0x400
  3393. 8005f64: 42a8 cmp r0, r5
  3394. 8005f66: d06b beq.n 8006040 <HAL_GPIO_Init+0x1b4>
  3395. 8005f68: f505 6580 add.w r5, r5, #1024 ; 0x400
  3396. 8005f6c: 42a8 cmp r0, r5
  3397. 8005f6e: d069 beq.n 8006044 <HAL_GPIO_Init+0x1b8>
  3398. 8005f70: 4570 cmp r0, lr
  3399. 8005f72: bf0c ite eq
  3400. 8005f74: 2505 moveq r5, #5
  3401. 8005f76: 2506 movne r5, #6
  3402. 8005f78: fa05 f50b lsl.w r5, r5, fp
  3403. 8005f7c: ea45 0509 orr.w r5, r5, r9
  3404. AFIO->EXTICR[position >> 2U] = temp;
  3405. 8005f80: f8c8 5008 str.w r5, [r8, #8]
  3406. /* Configure the interrupt mask */
  3407. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3408. {
  3409. SET_BIT(EXTI->IMR, iocurrent);
  3410. 8005f84: 681d ldr r5, [r3, #0]
  3411. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  3412. 8005f86: f41a 3f80 tst.w sl, #65536 ; 0x10000
  3413. SET_BIT(EXTI->IMR, iocurrent);
  3414. 8005f8a: bf14 ite ne
  3415. 8005f8c: 4325 orrne r5, r4
  3416. }
  3417. else
  3418. {
  3419. CLEAR_BIT(EXTI->IMR, iocurrent);
  3420. 8005f8e: 43a5 biceq r5, r4
  3421. 8005f90: 601d str r5, [r3, #0]
  3422. }
  3423. /* Configure the event mask */
  3424. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3425. {
  3426. SET_BIT(EXTI->EMR, iocurrent);
  3427. 8005f92: 685d ldr r5, [r3, #4]
  3428. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  3429. 8005f94: f41a 3f00 tst.w sl, #131072 ; 0x20000
  3430. SET_BIT(EXTI->EMR, iocurrent);
  3431. 8005f98: bf14 ite ne
  3432. 8005f9a: 4325 orrne r5, r4
  3433. }
  3434. else
  3435. {
  3436. CLEAR_BIT(EXTI->EMR, iocurrent);
  3437. 8005f9c: 43a5 biceq r5, r4
  3438. 8005f9e: 605d str r5, [r3, #4]
  3439. }
  3440. /* Enable or disable the rising trigger */
  3441. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3442. {
  3443. SET_BIT(EXTI->RTSR, iocurrent);
  3444. 8005fa0: 689d ldr r5, [r3, #8]
  3445. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  3446. 8005fa2: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  3447. SET_BIT(EXTI->RTSR, iocurrent);
  3448. 8005fa6: bf14 ite ne
  3449. 8005fa8: 4325 orrne r5, r4
  3450. }
  3451. else
  3452. {
  3453. CLEAR_BIT(EXTI->RTSR, iocurrent);
  3454. 8005faa: 43a5 biceq r5, r4
  3455. 8005fac: 609d str r5, [r3, #8]
  3456. }
  3457. /* Enable or disable the falling trigger */
  3458. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3459. {
  3460. SET_BIT(EXTI->FTSR, iocurrent);
  3461. 8005fae: 68dd ldr r5, [r3, #12]
  3462. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  3463. 8005fb0: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  3464. SET_BIT(EXTI->FTSR, iocurrent);
  3465. 8005fb4: bf14 ite ne
  3466. 8005fb6: 432c orrne r4, r5
  3467. }
  3468. else
  3469. {
  3470. CLEAR_BIT(EXTI->FTSR, iocurrent);
  3471. 8005fb8: ea25 0404 biceq.w r4, r5, r4
  3472. 8005fbc: 60dc str r4, [r3, #12]
  3473. for (position = 0U; position < GPIO_NUMBER; position++)
  3474. 8005fbe: 3601 adds r6, #1
  3475. 8005fc0: 2e10 cmp r6, #16
  3476. 8005fc2: f47f af6d bne.w 8005ea0 <HAL_GPIO_Init+0x14>
  3477. }
  3478. }
  3479. }
  3480. }
  3481. }
  3482. 8005fc6: b003 add sp, #12
  3483. 8005fc8: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  3484. switch (GPIO_Init->Mode)
  3485. 8005fcc: 2d03 cmp r5, #3
  3486. 8005fce: d025 beq.n 800601c <HAL_GPIO_Init+0x190>
  3487. 8005fd0: 2d11 cmp r5, #17
  3488. 8005fd2: d180 bne.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3489. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  3490. 8005fd4: 68ca ldr r2, [r1, #12]
  3491. 8005fd6: 3204 adds r2, #4
  3492. break;
  3493. 8005fd8: e77d b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3494. switch (GPIO_Init->Mode)
  3495. 8005fda: 4565 cmp r5, ip
  3496. 8005fdc: d009 beq.n 8005ff2 <HAL_GPIO_Init+0x166>
  3497. 8005fde: d812 bhi.n 8006006 <HAL_GPIO_Init+0x17a>
  3498. 8005fe0: f8df 9078 ldr.w r9, [pc, #120] ; 800605c <HAL_GPIO_Init+0x1d0>
  3499. 8005fe4: 454d cmp r5, r9
  3500. 8005fe6: d004 beq.n 8005ff2 <HAL_GPIO_Init+0x166>
  3501. 8005fe8: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3502. 8005fec: 454d cmp r5, r9
  3503. 8005fee: f47f af72 bne.w 8005ed6 <HAL_GPIO_Init+0x4a>
  3504. if (GPIO_Init->Pull == GPIO_NOPULL)
  3505. 8005ff2: 688a ldr r2, [r1, #8]
  3506. 8005ff4: b1e2 cbz r2, 8006030 <HAL_GPIO_Init+0x1a4>
  3507. else if (GPIO_Init->Pull == GPIO_PULLUP)
  3508. 8005ff6: 2a01 cmp r2, #1
  3509. GPIOx->BSRR = ioposition;
  3510. 8005ff8: bf0c ite eq
  3511. 8005ffa: f8c0 8010 streq.w r8, [r0, #16]
  3512. GPIOx->BRR = ioposition;
  3513. 8005ffe: f8c0 8014 strne.w r8, [r0, #20]
  3514. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  3515. 8006002: 2208 movs r2, #8
  3516. 8006004: e767 b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3517. switch (GPIO_Init->Mode)
  3518. 8006006: f8df 9058 ldr.w r9, [pc, #88] ; 8006060 <HAL_GPIO_Init+0x1d4>
  3519. 800600a: 454d cmp r5, r9
  3520. 800600c: d0f1 beq.n 8005ff2 <HAL_GPIO_Init+0x166>
  3521. 800600e: f509 3980 add.w r9, r9, #65536 ; 0x10000
  3522. 8006012: 454d cmp r5, r9
  3523. 8006014: d0ed beq.n 8005ff2 <HAL_GPIO_Init+0x166>
  3524. 8006016: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  3525. 800601a: e7e7 b.n 8005fec <HAL_GPIO_Init+0x160>
  3526. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  3527. 800601c: 2200 movs r2, #0
  3528. 800601e: e75a b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3529. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  3530. 8006020: 68ca ldr r2, [r1, #12]
  3531. break;
  3532. 8006022: e758 b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3533. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  3534. 8006024: 68ca ldr r2, [r1, #12]
  3535. 8006026: 3208 adds r2, #8
  3536. break;
  3537. 8006028: e755 b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3538. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  3539. 800602a: 68ca ldr r2, [r1, #12]
  3540. 800602c: 320c adds r2, #12
  3541. break;
  3542. 800602e: e752 b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3543. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  3544. 8006030: 2204 movs r2, #4
  3545. 8006032: e750 b.n 8005ed6 <HAL_GPIO_Init+0x4a>
  3546. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  3547. 8006034: 2500 movs r5, #0
  3548. 8006036: e79f b.n 8005f78 <HAL_GPIO_Init+0xec>
  3549. 8006038: 2501 movs r5, #1
  3550. 800603a: e79d b.n 8005f78 <HAL_GPIO_Init+0xec>
  3551. 800603c: 2502 movs r5, #2
  3552. 800603e: e79b b.n 8005f78 <HAL_GPIO_Init+0xec>
  3553. 8006040: 2503 movs r5, #3
  3554. 8006042: e799 b.n 8005f78 <HAL_GPIO_Init+0xec>
  3555. 8006044: 2504 movs r5, #4
  3556. 8006046: e797 b.n 8005f78 <HAL_GPIO_Init+0xec>
  3557. 8006048: 40021000 .word 0x40021000
  3558. 800604c: 40010400 .word 0x40010400
  3559. 8006050: 40010800 .word 0x40010800
  3560. 8006054: 40011c00 .word 0x40011c00
  3561. 8006058: 10210000 .word 0x10210000
  3562. 800605c: 10110000 .word 0x10110000
  3563. 8006060: 10310000 .word 0x10310000
  3564. 08006064 <HAL_GPIO_ReadPin>:
  3565. GPIO_PinState bitstatus;
  3566. /* Check the parameters */
  3567. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3568. if ((GPIOx->IDR & GPIO_Pin) != (uint32_t)GPIO_PIN_RESET)
  3569. 8006064: 6883 ldr r3, [r0, #8]
  3570. 8006066: 4219 tst r1, r3
  3571. else
  3572. {
  3573. bitstatus = GPIO_PIN_RESET;
  3574. }
  3575. return bitstatus;
  3576. }
  3577. 8006068: bf14 ite ne
  3578. 800606a: 2001 movne r0, #1
  3579. 800606c: 2000 moveq r0, #0
  3580. 800606e: 4770 bx lr
  3581. 08006070 <HAL_GPIO_WritePin>:
  3582. {
  3583. /* Check the parameters */
  3584. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3585. assert_param(IS_GPIO_PIN_ACTION(PinState));
  3586. if (PinState != GPIO_PIN_RESET)
  3587. 8006070: b10a cbz r2, 8006076 <HAL_GPIO_WritePin+0x6>
  3588. {
  3589. GPIOx->BSRR = GPIO_Pin;
  3590. }
  3591. else
  3592. {
  3593. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  3594. 8006072: 6101 str r1, [r0, #16]
  3595. 8006074: 4770 bx lr
  3596. 8006076: 0409 lsls r1, r1, #16
  3597. 8006078: e7fb b.n 8006072 <HAL_GPIO_WritePin+0x2>
  3598. 0800607a <HAL_GPIO_TogglePin>:
  3599. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  3600. {
  3601. /* Check the parameters */
  3602. assert_param(IS_GPIO_PIN(GPIO_Pin));
  3603. GPIOx->ODR ^= GPIO_Pin;
  3604. 800607a: 68c3 ldr r3, [r0, #12]
  3605. 800607c: 4059 eors r1, r3
  3606. 800607e: 60c1 str r1, [r0, #12]
  3607. 8006080: 4770 bx lr
  3608. ...
  3609. 08006084 <HAL_RCC_OscConfig>:
  3610. /* Check the parameters */
  3611. assert_param(RCC_OscInitStruct != NULL);
  3612. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  3613. /*------------------------------- HSE Configuration ------------------------*/
  3614. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  3615. 8006084: 6803 ldr r3, [r0, #0]
  3616. {
  3617. 8006086: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  3618. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  3619. 800608a: 07db lsls r3, r3, #31
  3620. {
  3621. 800608c: 4605 mov r5, r0
  3622. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  3623. 800608e: d410 bmi.n 80060b2 <HAL_RCC_OscConfig+0x2e>
  3624. }
  3625. }
  3626. }
  3627. }
  3628. /*----------------------------- HSI Configuration --------------------------*/
  3629. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  3630. 8006090: 682b ldr r3, [r5, #0]
  3631. 8006092: 079f lsls r7, r3, #30
  3632. 8006094: d45e bmi.n 8006154 <HAL_RCC_OscConfig+0xd0>
  3633. }
  3634. }
  3635. }
  3636. }
  3637. /*------------------------------ LSI Configuration -------------------------*/
  3638. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  3639. 8006096: 682b ldr r3, [r5, #0]
  3640. 8006098: 0719 lsls r1, r3, #28
  3641. 800609a: f100 8095 bmi.w 80061c8 <HAL_RCC_OscConfig+0x144>
  3642. }
  3643. }
  3644. }
  3645. }
  3646. /*------------------------------ LSE Configuration -------------------------*/
  3647. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  3648. 800609e: 682b ldr r3, [r5, #0]
  3649. 80060a0: 075a lsls r2, r3, #29
  3650. 80060a2: f100 80bf bmi.w 8006224 <HAL_RCC_OscConfig+0x1a0>
  3651. #endif /* RCC_CR_PLL2ON */
  3652. /*-------------------------------- PLL Configuration -----------------------*/
  3653. /* Check the parameters */
  3654. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  3655. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  3656. 80060a6: 69ea ldr r2, [r5, #28]
  3657. 80060a8: 2a00 cmp r2, #0
  3658. 80060aa: f040 812d bne.w 8006308 <HAL_RCC_OscConfig+0x284>
  3659. {
  3660. return HAL_ERROR;
  3661. }
  3662. }
  3663. return HAL_OK;
  3664. 80060ae: 2000 movs r0, #0
  3665. 80060b0: e014 b.n 80060dc <HAL_RCC_OscConfig+0x58>
  3666. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  3667. 80060b2: 4c90 ldr r4, [pc, #576] ; (80062f4 <HAL_RCC_OscConfig+0x270>)
  3668. 80060b4: 6863 ldr r3, [r4, #4]
  3669. 80060b6: f003 030c and.w r3, r3, #12
  3670. 80060ba: 2b04 cmp r3, #4
  3671. 80060bc: d007 beq.n 80060ce <HAL_RCC_OscConfig+0x4a>
  3672. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  3673. 80060be: 6863 ldr r3, [r4, #4]
  3674. 80060c0: f003 030c and.w r3, r3, #12
  3675. 80060c4: 2b08 cmp r3, #8
  3676. 80060c6: d10c bne.n 80060e2 <HAL_RCC_OscConfig+0x5e>
  3677. 80060c8: 6863 ldr r3, [r4, #4]
  3678. 80060ca: 03de lsls r6, r3, #15
  3679. 80060cc: d509 bpl.n 80060e2 <HAL_RCC_OscConfig+0x5e>
  3680. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  3681. 80060ce: 6823 ldr r3, [r4, #0]
  3682. 80060d0: 039c lsls r4, r3, #14
  3683. 80060d2: d5dd bpl.n 8006090 <HAL_RCC_OscConfig+0xc>
  3684. 80060d4: 686b ldr r3, [r5, #4]
  3685. 80060d6: 2b00 cmp r3, #0
  3686. 80060d8: d1da bne.n 8006090 <HAL_RCC_OscConfig+0xc>
  3687. return HAL_ERROR;
  3688. 80060da: 2001 movs r0, #1
  3689. }
  3690. 80060dc: b002 add sp, #8
  3691. 80060de: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3692. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3693. 80060e2: 686b ldr r3, [r5, #4]
  3694. 80060e4: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  3695. 80060e8: d110 bne.n 800610c <HAL_RCC_OscConfig+0x88>
  3696. 80060ea: 6823 ldr r3, [r4, #0]
  3697. 80060ec: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  3698. 80060f0: 6023 str r3, [r4, #0]
  3699. tickstart = HAL_GetTick();
  3700. 80060f2: f7ff f9e9 bl 80054c8 <HAL_GetTick>
  3701. 80060f6: 4606 mov r6, r0
  3702. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3703. 80060f8: 6823 ldr r3, [r4, #0]
  3704. 80060fa: 0398 lsls r0, r3, #14
  3705. 80060fc: d4c8 bmi.n 8006090 <HAL_RCC_OscConfig+0xc>
  3706. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  3707. 80060fe: f7ff f9e3 bl 80054c8 <HAL_GetTick>
  3708. 8006102: 1b80 subs r0, r0, r6
  3709. 8006104: 2864 cmp r0, #100 ; 0x64
  3710. 8006106: d9f7 bls.n 80060f8 <HAL_RCC_OscConfig+0x74>
  3711. return HAL_TIMEOUT;
  3712. 8006108: 2003 movs r0, #3
  3713. 800610a: e7e7 b.n 80060dc <HAL_RCC_OscConfig+0x58>
  3714. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3715. 800610c: b99b cbnz r3, 8006136 <HAL_RCC_OscConfig+0xb2>
  3716. 800610e: 6823 ldr r3, [r4, #0]
  3717. 8006110: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  3718. 8006114: 6023 str r3, [r4, #0]
  3719. 8006116: 6823 ldr r3, [r4, #0]
  3720. 8006118: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  3721. 800611c: 6023 str r3, [r4, #0]
  3722. tickstart = HAL_GetTick();
  3723. 800611e: f7ff f9d3 bl 80054c8 <HAL_GetTick>
  3724. 8006122: 4606 mov r6, r0
  3725. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  3726. 8006124: 6823 ldr r3, [r4, #0]
  3727. 8006126: 0399 lsls r1, r3, #14
  3728. 8006128: d5b2 bpl.n 8006090 <HAL_RCC_OscConfig+0xc>
  3729. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  3730. 800612a: f7ff f9cd bl 80054c8 <HAL_GetTick>
  3731. 800612e: 1b80 subs r0, r0, r6
  3732. 8006130: 2864 cmp r0, #100 ; 0x64
  3733. 8006132: d9f7 bls.n 8006124 <HAL_RCC_OscConfig+0xa0>
  3734. 8006134: e7e8 b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3735. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3736. 8006136: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  3737. 800613a: 6823 ldr r3, [r4, #0]
  3738. 800613c: d103 bne.n 8006146 <HAL_RCC_OscConfig+0xc2>
  3739. 800613e: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  3740. 8006142: 6023 str r3, [r4, #0]
  3741. 8006144: e7d1 b.n 80060ea <HAL_RCC_OscConfig+0x66>
  3742. 8006146: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  3743. 800614a: 6023 str r3, [r4, #0]
  3744. 800614c: 6823 ldr r3, [r4, #0]
  3745. 800614e: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  3746. 8006152: e7cd b.n 80060f0 <HAL_RCC_OscConfig+0x6c>
  3747. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  3748. 8006154: 4c67 ldr r4, [pc, #412] ; (80062f4 <HAL_RCC_OscConfig+0x270>)
  3749. 8006156: 6863 ldr r3, [r4, #4]
  3750. 8006158: f013 0f0c tst.w r3, #12
  3751. 800615c: d007 beq.n 800616e <HAL_RCC_OscConfig+0xea>
  3752. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  3753. 800615e: 6863 ldr r3, [r4, #4]
  3754. 8006160: f003 030c and.w r3, r3, #12
  3755. 8006164: 2b08 cmp r3, #8
  3756. 8006166: d110 bne.n 800618a <HAL_RCC_OscConfig+0x106>
  3757. 8006168: 6863 ldr r3, [r4, #4]
  3758. 800616a: 03da lsls r2, r3, #15
  3759. 800616c: d40d bmi.n 800618a <HAL_RCC_OscConfig+0x106>
  3760. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  3761. 800616e: 6823 ldr r3, [r4, #0]
  3762. 8006170: 079b lsls r3, r3, #30
  3763. 8006172: d502 bpl.n 800617a <HAL_RCC_OscConfig+0xf6>
  3764. 8006174: 692b ldr r3, [r5, #16]
  3765. 8006176: 2b01 cmp r3, #1
  3766. 8006178: d1af bne.n 80060da <HAL_RCC_OscConfig+0x56>
  3767. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  3768. 800617a: 6823 ldr r3, [r4, #0]
  3769. 800617c: 696a ldr r2, [r5, #20]
  3770. 800617e: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  3771. 8006182: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3772. 8006186: 6023 str r3, [r4, #0]
  3773. 8006188: e785 b.n 8006096 <HAL_RCC_OscConfig+0x12>
  3774. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  3775. 800618a: 692a ldr r2, [r5, #16]
  3776. 800618c: 4b5a ldr r3, [pc, #360] ; (80062f8 <HAL_RCC_OscConfig+0x274>)
  3777. 800618e: b16a cbz r2, 80061ac <HAL_RCC_OscConfig+0x128>
  3778. __HAL_RCC_HSI_ENABLE();
  3779. 8006190: 2201 movs r2, #1
  3780. 8006192: 601a str r2, [r3, #0]
  3781. tickstart = HAL_GetTick();
  3782. 8006194: f7ff f998 bl 80054c8 <HAL_GetTick>
  3783. 8006198: 4606 mov r6, r0
  3784. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3785. 800619a: 6823 ldr r3, [r4, #0]
  3786. 800619c: 079f lsls r7, r3, #30
  3787. 800619e: d4ec bmi.n 800617a <HAL_RCC_OscConfig+0xf6>
  3788. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3789. 80061a0: f7ff f992 bl 80054c8 <HAL_GetTick>
  3790. 80061a4: 1b80 subs r0, r0, r6
  3791. 80061a6: 2802 cmp r0, #2
  3792. 80061a8: d9f7 bls.n 800619a <HAL_RCC_OscConfig+0x116>
  3793. 80061aa: e7ad b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3794. __HAL_RCC_HSI_DISABLE();
  3795. 80061ac: 601a str r2, [r3, #0]
  3796. tickstart = HAL_GetTick();
  3797. 80061ae: f7ff f98b bl 80054c8 <HAL_GetTick>
  3798. 80061b2: 4606 mov r6, r0
  3799. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  3800. 80061b4: 6823 ldr r3, [r4, #0]
  3801. 80061b6: 0798 lsls r0, r3, #30
  3802. 80061b8: f57f af6d bpl.w 8006096 <HAL_RCC_OscConfig+0x12>
  3803. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3804. 80061bc: f7ff f984 bl 80054c8 <HAL_GetTick>
  3805. 80061c0: 1b80 subs r0, r0, r6
  3806. 80061c2: 2802 cmp r0, #2
  3807. 80061c4: d9f6 bls.n 80061b4 <HAL_RCC_OscConfig+0x130>
  3808. 80061c6: e79f b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3809. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  3810. 80061c8: 69aa ldr r2, [r5, #24]
  3811. 80061ca: 4c4a ldr r4, [pc, #296] ; (80062f4 <HAL_RCC_OscConfig+0x270>)
  3812. 80061cc: 4b4b ldr r3, [pc, #300] ; (80062fc <HAL_RCC_OscConfig+0x278>)
  3813. 80061ce: b1da cbz r2, 8006208 <HAL_RCC_OscConfig+0x184>
  3814. __HAL_RCC_LSI_ENABLE();
  3815. 80061d0: 2201 movs r2, #1
  3816. 80061d2: 601a str r2, [r3, #0]
  3817. tickstart = HAL_GetTick();
  3818. 80061d4: f7ff f978 bl 80054c8 <HAL_GetTick>
  3819. 80061d8: 4606 mov r6, r0
  3820. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  3821. 80061da: 6a63 ldr r3, [r4, #36] ; 0x24
  3822. 80061dc: 079b lsls r3, r3, #30
  3823. 80061de: d50d bpl.n 80061fc <HAL_RCC_OscConfig+0x178>
  3824. * @param mdelay: specifies the delay time length, in milliseconds.
  3825. * @retval None
  3826. */
  3827. static void RCC_Delay(uint32_t mdelay)
  3828. {
  3829. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  3830. 80061e0: f44f 52fa mov.w r2, #8000 ; 0x1f40
  3831. 80061e4: 4b46 ldr r3, [pc, #280] ; (8006300 <HAL_RCC_OscConfig+0x27c>)
  3832. 80061e6: 681b ldr r3, [r3, #0]
  3833. 80061e8: fbb3 f3f2 udiv r3, r3, r2
  3834. 80061ec: 9301 str r3, [sp, #4]
  3835. \brief No Operation
  3836. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  3837. */
  3838. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  3839. {
  3840. __ASM volatile ("nop");
  3841. 80061ee: bf00 nop
  3842. do
  3843. {
  3844. __NOP();
  3845. }
  3846. while (Delay --);
  3847. 80061f0: 9b01 ldr r3, [sp, #4]
  3848. 80061f2: 1e5a subs r2, r3, #1
  3849. 80061f4: 9201 str r2, [sp, #4]
  3850. 80061f6: 2b00 cmp r3, #0
  3851. 80061f8: d1f9 bne.n 80061ee <HAL_RCC_OscConfig+0x16a>
  3852. 80061fa: e750 b.n 800609e <HAL_RCC_OscConfig+0x1a>
  3853. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3854. 80061fc: f7ff f964 bl 80054c8 <HAL_GetTick>
  3855. 8006200: 1b80 subs r0, r0, r6
  3856. 8006202: 2802 cmp r0, #2
  3857. 8006204: d9e9 bls.n 80061da <HAL_RCC_OscConfig+0x156>
  3858. 8006206: e77f b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3859. __HAL_RCC_LSI_DISABLE();
  3860. 8006208: 601a str r2, [r3, #0]
  3861. tickstart = HAL_GetTick();
  3862. 800620a: f7ff f95d bl 80054c8 <HAL_GetTick>
  3863. 800620e: 4606 mov r6, r0
  3864. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  3865. 8006210: 6a63 ldr r3, [r4, #36] ; 0x24
  3866. 8006212: 079f lsls r7, r3, #30
  3867. 8006214: f57f af43 bpl.w 800609e <HAL_RCC_OscConfig+0x1a>
  3868. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3869. 8006218: f7ff f956 bl 80054c8 <HAL_GetTick>
  3870. 800621c: 1b80 subs r0, r0, r6
  3871. 800621e: 2802 cmp r0, #2
  3872. 8006220: d9f6 bls.n 8006210 <HAL_RCC_OscConfig+0x18c>
  3873. 8006222: e771 b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3874. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  3875. 8006224: 4c33 ldr r4, [pc, #204] ; (80062f4 <HAL_RCC_OscConfig+0x270>)
  3876. 8006226: 69e3 ldr r3, [r4, #28]
  3877. 8006228: 00d8 lsls r0, r3, #3
  3878. 800622a: d424 bmi.n 8006276 <HAL_RCC_OscConfig+0x1f2>
  3879. pwrclkchanged = SET;
  3880. 800622c: 2701 movs r7, #1
  3881. __HAL_RCC_PWR_CLK_ENABLE();
  3882. 800622e: 69e3 ldr r3, [r4, #28]
  3883. 8006230: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  3884. 8006234: 61e3 str r3, [r4, #28]
  3885. 8006236: 69e3 ldr r3, [r4, #28]
  3886. 8006238: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  3887. 800623c: 9300 str r3, [sp, #0]
  3888. 800623e: 9b00 ldr r3, [sp, #0]
  3889. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3890. 8006240: 4e30 ldr r6, [pc, #192] ; (8006304 <HAL_RCC_OscConfig+0x280>)
  3891. 8006242: 6833 ldr r3, [r6, #0]
  3892. 8006244: 05d9 lsls r1, r3, #23
  3893. 8006246: d518 bpl.n 800627a <HAL_RCC_OscConfig+0x1f6>
  3894. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3895. 8006248: 68eb ldr r3, [r5, #12]
  3896. 800624a: 2b01 cmp r3, #1
  3897. 800624c: d126 bne.n 800629c <HAL_RCC_OscConfig+0x218>
  3898. 800624e: 6a23 ldr r3, [r4, #32]
  3899. 8006250: f043 0301 orr.w r3, r3, #1
  3900. 8006254: 6223 str r3, [r4, #32]
  3901. tickstart = HAL_GetTick();
  3902. 8006256: f7ff f937 bl 80054c8 <HAL_GetTick>
  3903. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3904. 800625a: f241 3688 movw r6, #5000 ; 0x1388
  3905. tickstart = HAL_GetTick();
  3906. 800625e: 4680 mov r8, r0
  3907. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  3908. 8006260: 6a23 ldr r3, [r4, #32]
  3909. 8006262: 079b lsls r3, r3, #30
  3910. 8006264: d53f bpl.n 80062e6 <HAL_RCC_OscConfig+0x262>
  3911. if(pwrclkchanged == SET)
  3912. 8006266: 2f00 cmp r7, #0
  3913. 8006268: f43f af1d beq.w 80060a6 <HAL_RCC_OscConfig+0x22>
  3914. __HAL_RCC_PWR_CLK_DISABLE();
  3915. 800626c: 69e3 ldr r3, [r4, #28]
  3916. 800626e: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  3917. 8006272: 61e3 str r3, [r4, #28]
  3918. 8006274: e717 b.n 80060a6 <HAL_RCC_OscConfig+0x22>
  3919. FlagStatus pwrclkchanged = RESET;
  3920. 8006276: 2700 movs r7, #0
  3921. 8006278: e7e2 b.n 8006240 <HAL_RCC_OscConfig+0x1bc>
  3922. SET_BIT(PWR->CR, PWR_CR_DBP);
  3923. 800627a: 6833 ldr r3, [r6, #0]
  3924. 800627c: f443 7380 orr.w r3, r3, #256 ; 0x100
  3925. 8006280: 6033 str r3, [r6, #0]
  3926. tickstart = HAL_GetTick();
  3927. 8006282: f7ff f921 bl 80054c8 <HAL_GetTick>
  3928. 8006286: 4680 mov r8, r0
  3929. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3930. 8006288: 6833 ldr r3, [r6, #0]
  3931. 800628a: 05da lsls r2, r3, #23
  3932. 800628c: d4dc bmi.n 8006248 <HAL_RCC_OscConfig+0x1c4>
  3933. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  3934. 800628e: f7ff f91b bl 80054c8 <HAL_GetTick>
  3935. 8006292: eba0 0008 sub.w r0, r0, r8
  3936. 8006296: 2864 cmp r0, #100 ; 0x64
  3937. 8006298: d9f6 bls.n 8006288 <HAL_RCC_OscConfig+0x204>
  3938. 800629a: e735 b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3939. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3940. 800629c: b9ab cbnz r3, 80062ca <HAL_RCC_OscConfig+0x246>
  3941. 800629e: 6a23 ldr r3, [r4, #32]
  3942. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3943. 80062a0: f241 3888 movw r8, #5000 ; 0x1388
  3944. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3945. 80062a4: f023 0301 bic.w r3, r3, #1
  3946. 80062a8: 6223 str r3, [r4, #32]
  3947. 80062aa: 6a23 ldr r3, [r4, #32]
  3948. 80062ac: f023 0304 bic.w r3, r3, #4
  3949. 80062b0: 6223 str r3, [r4, #32]
  3950. tickstart = HAL_GetTick();
  3951. 80062b2: f7ff f909 bl 80054c8 <HAL_GetTick>
  3952. 80062b6: 4606 mov r6, r0
  3953. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  3954. 80062b8: 6a23 ldr r3, [r4, #32]
  3955. 80062ba: 0798 lsls r0, r3, #30
  3956. 80062bc: d5d3 bpl.n 8006266 <HAL_RCC_OscConfig+0x1e2>
  3957. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3958. 80062be: f7ff f903 bl 80054c8 <HAL_GetTick>
  3959. 80062c2: 1b80 subs r0, r0, r6
  3960. 80062c4: 4540 cmp r0, r8
  3961. 80062c6: d9f7 bls.n 80062b8 <HAL_RCC_OscConfig+0x234>
  3962. 80062c8: e71e b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3963. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3964. 80062ca: 2b05 cmp r3, #5
  3965. 80062cc: 6a23 ldr r3, [r4, #32]
  3966. 80062ce: d103 bne.n 80062d8 <HAL_RCC_OscConfig+0x254>
  3967. 80062d0: f043 0304 orr.w r3, r3, #4
  3968. 80062d4: 6223 str r3, [r4, #32]
  3969. 80062d6: e7ba b.n 800624e <HAL_RCC_OscConfig+0x1ca>
  3970. 80062d8: f023 0301 bic.w r3, r3, #1
  3971. 80062dc: 6223 str r3, [r4, #32]
  3972. 80062de: 6a23 ldr r3, [r4, #32]
  3973. 80062e0: f023 0304 bic.w r3, r3, #4
  3974. 80062e4: e7b6 b.n 8006254 <HAL_RCC_OscConfig+0x1d0>
  3975. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3976. 80062e6: f7ff f8ef bl 80054c8 <HAL_GetTick>
  3977. 80062ea: eba0 0008 sub.w r0, r0, r8
  3978. 80062ee: 42b0 cmp r0, r6
  3979. 80062f0: d9b6 bls.n 8006260 <HAL_RCC_OscConfig+0x1dc>
  3980. 80062f2: e709 b.n 8006108 <HAL_RCC_OscConfig+0x84>
  3981. 80062f4: 40021000 .word 0x40021000
  3982. 80062f8: 42420000 .word 0x42420000
  3983. 80062fc: 42420480 .word 0x42420480
  3984. 8006300: 20000200 .word 0x20000200
  3985. 8006304: 40007000 .word 0x40007000
  3986. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3987. 8006308: 4c22 ldr r4, [pc, #136] ; (8006394 <HAL_RCC_OscConfig+0x310>)
  3988. 800630a: 6863 ldr r3, [r4, #4]
  3989. 800630c: f003 030c and.w r3, r3, #12
  3990. 8006310: 2b08 cmp r3, #8
  3991. 8006312: f43f aee2 beq.w 80060da <HAL_RCC_OscConfig+0x56>
  3992. 8006316: 2300 movs r3, #0
  3993. 8006318: 4e1f ldr r6, [pc, #124] ; (8006398 <HAL_RCC_OscConfig+0x314>)
  3994. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3995. 800631a: 2a02 cmp r2, #2
  3996. __HAL_RCC_PLL_DISABLE();
  3997. 800631c: 6033 str r3, [r6, #0]
  3998. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3999. 800631e: d12b bne.n 8006378 <HAL_RCC_OscConfig+0x2f4>
  4000. tickstart = HAL_GetTick();
  4001. 8006320: f7ff f8d2 bl 80054c8 <HAL_GetTick>
  4002. 8006324: 4607 mov r7, r0
  4003. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4004. 8006326: 6823 ldr r3, [r4, #0]
  4005. 8006328: 0199 lsls r1, r3, #6
  4006. 800632a: d41f bmi.n 800636c <HAL_RCC_OscConfig+0x2e8>
  4007. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  4008. 800632c: 6a2b ldr r3, [r5, #32]
  4009. 800632e: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  4010. 8006332: d105 bne.n 8006340 <HAL_RCC_OscConfig+0x2bc>
  4011. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  4012. 8006334: 6862 ldr r2, [r4, #4]
  4013. 8006336: 68a9 ldr r1, [r5, #8]
  4014. 8006338: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  4015. 800633c: 430a orrs r2, r1
  4016. 800633e: 6062 str r2, [r4, #4]
  4017. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  4018. 8006340: 6a69 ldr r1, [r5, #36] ; 0x24
  4019. 8006342: 6862 ldr r2, [r4, #4]
  4020. 8006344: 430b orrs r3, r1
  4021. 8006346: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  4022. 800634a: 4313 orrs r3, r2
  4023. 800634c: 6063 str r3, [r4, #4]
  4024. __HAL_RCC_PLL_ENABLE();
  4025. 800634e: 2301 movs r3, #1
  4026. 8006350: 6033 str r3, [r6, #0]
  4027. tickstart = HAL_GetTick();
  4028. 8006352: f7ff f8b9 bl 80054c8 <HAL_GetTick>
  4029. 8006356: 4605 mov r5, r0
  4030. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4031. 8006358: 6823 ldr r3, [r4, #0]
  4032. 800635a: 019a lsls r2, r3, #6
  4033. 800635c: f53f aea7 bmi.w 80060ae <HAL_RCC_OscConfig+0x2a>
  4034. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4035. 8006360: f7ff f8b2 bl 80054c8 <HAL_GetTick>
  4036. 8006364: 1b40 subs r0, r0, r5
  4037. 8006366: 2802 cmp r0, #2
  4038. 8006368: d9f6 bls.n 8006358 <HAL_RCC_OscConfig+0x2d4>
  4039. 800636a: e6cd b.n 8006108 <HAL_RCC_OscConfig+0x84>
  4040. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4041. 800636c: f7ff f8ac bl 80054c8 <HAL_GetTick>
  4042. 8006370: 1bc0 subs r0, r0, r7
  4043. 8006372: 2802 cmp r0, #2
  4044. 8006374: d9d7 bls.n 8006326 <HAL_RCC_OscConfig+0x2a2>
  4045. 8006376: e6c7 b.n 8006108 <HAL_RCC_OscConfig+0x84>
  4046. tickstart = HAL_GetTick();
  4047. 8006378: f7ff f8a6 bl 80054c8 <HAL_GetTick>
  4048. 800637c: 4605 mov r5, r0
  4049. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  4050. 800637e: 6823 ldr r3, [r4, #0]
  4051. 8006380: 019b lsls r3, r3, #6
  4052. 8006382: f57f ae94 bpl.w 80060ae <HAL_RCC_OscConfig+0x2a>
  4053. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  4054. 8006386: f7ff f89f bl 80054c8 <HAL_GetTick>
  4055. 800638a: 1b40 subs r0, r0, r5
  4056. 800638c: 2802 cmp r0, #2
  4057. 800638e: d9f6 bls.n 800637e <HAL_RCC_OscConfig+0x2fa>
  4058. 8006390: e6ba b.n 8006108 <HAL_RCC_OscConfig+0x84>
  4059. 8006392: bf00 nop
  4060. 8006394: 40021000 .word 0x40021000
  4061. 8006398: 42420060 .word 0x42420060
  4062. 0800639c <HAL_RCC_GetSysClockFreq>:
  4063. {
  4064. 800639c: b530 push {r4, r5, lr}
  4065. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4066. 800639e: 4b19 ldr r3, [pc, #100] ; (8006404 <HAL_RCC_GetSysClockFreq+0x68>)
  4067. {
  4068. 80063a0: b087 sub sp, #28
  4069. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4070. 80063a2: ac02 add r4, sp, #8
  4071. 80063a4: f103 0510 add.w r5, r3, #16
  4072. 80063a8: 4622 mov r2, r4
  4073. 80063aa: 6818 ldr r0, [r3, #0]
  4074. 80063ac: 6859 ldr r1, [r3, #4]
  4075. 80063ae: 3308 adds r3, #8
  4076. 80063b0: c203 stmia r2!, {r0, r1}
  4077. 80063b2: 42ab cmp r3, r5
  4078. 80063b4: 4614 mov r4, r2
  4079. 80063b6: d1f7 bne.n 80063a8 <HAL_RCC_GetSysClockFreq+0xc>
  4080. const uint8_t aPredivFactorTable[2] = {1, 2};
  4081. 80063b8: 2301 movs r3, #1
  4082. 80063ba: f88d 3004 strb.w r3, [sp, #4]
  4083. 80063be: 2302 movs r3, #2
  4084. tmpreg = RCC->CFGR;
  4085. 80063c0: 4911 ldr r1, [pc, #68] ; (8006408 <HAL_RCC_GetSysClockFreq+0x6c>)
  4086. const uint8_t aPredivFactorTable[2] = {1, 2};
  4087. 80063c2: f88d 3005 strb.w r3, [sp, #5]
  4088. tmpreg = RCC->CFGR;
  4089. 80063c6: 684b ldr r3, [r1, #4]
  4090. switch (tmpreg & RCC_CFGR_SWS)
  4091. 80063c8: f003 020c and.w r2, r3, #12
  4092. 80063cc: 2a08 cmp r2, #8
  4093. 80063ce: d117 bne.n 8006400 <HAL_RCC_GetSysClockFreq+0x64>
  4094. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4095. 80063d0: f3c3 4283 ubfx r2, r3, #18, #4
  4096. 80063d4: a806 add r0, sp, #24
  4097. 80063d6: 4402 add r2, r0
  4098. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4099. 80063d8: 03db lsls r3, r3, #15
  4100. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4101. 80063da: f812 2c10 ldrb.w r2, [r2, #-16]
  4102. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4103. 80063de: d50c bpl.n 80063fa <HAL_RCC_GetSysClockFreq+0x5e>
  4104. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4105. 80063e0: 684b ldr r3, [r1, #4]
  4106. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4107. 80063e2: 480a ldr r0, [pc, #40] ; (800640c <HAL_RCC_GetSysClockFreq+0x70>)
  4108. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4109. 80063e4: f3c3 4340 ubfx r3, r3, #17, #1
  4110. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4111. 80063e8: 4350 muls r0, r2
  4112. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4113. 80063ea: aa06 add r2, sp, #24
  4114. 80063ec: 4413 add r3, r2
  4115. 80063ee: f813 3c14 ldrb.w r3, [r3, #-20]
  4116. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  4117. 80063f2: fbb0 f0f3 udiv r0, r0, r3
  4118. }
  4119. 80063f6: b007 add sp, #28
  4120. 80063f8: bd30 pop {r4, r5, pc}
  4121. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4122. 80063fa: 4805 ldr r0, [pc, #20] ; (8006410 <HAL_RCC_GetSysClockFreq+0x74>)
  4123. 80063fc: 4350 muls r0, r2
  4124. 80063fe: e7fa b.n 80063f6 <HAL_RCC_GetSysClockFreq+0x5a>
  4125. sysclockfreq = HSE_VALUE;
  4126. 8006400: 4802 ldr r0, [pc, #8] ; (800640c <HAL_RCC_GetSysClockFreq+0x70>)
  4127. return sysclockfreq;
  4128. 8006402: e7f8 b.n 80063f6 <HAL_RCC_GetSysClockFreq+0x5a>
  4129. 8006404: 0800bc40 .word 0x0800bc40
  4130. 8006408: 40021000 .word 0x40021000
  4131. 800640c: 007a1200 .word 0x007a1200
  4132. 8006410: 003d0900 .word 0x003d0900
  4133. 08006414 <HAL_RCC_ClockConfig>:
  4134. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4135. 8006414: 4a54 ldr r2, [pc, #336] ; (8006568 <HAL_RCC_ClockConfig+0x154>)
  4136. {
  4137. 8006416: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4138. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4139. 800641a: 6813 ldr r3, [r2, #0]
  4140. {
  4141. 800641c: 4605 mov r5, r0
  4142. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4143. 800641e: f003 0307 and.w r3, r3, #7
  4144. 8006422: 428b cmp r3, r1
  4145. {
  4146. 8006424: 460e mov r6, r1
  4147. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  4148. 8006426: d32a bcc.n 800647e <HAL_RCC_ClockConfig+0x6a>
  4149. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  4150. 8006428: 6829 ldr r1, [r5, #0]
  4151. 800642a: 078c lsls r4, r1, #30
  4152. 800642c: d434 bmi.n 8006498 <HAL_RCC_ClockConfig+0x84>
  4153. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  4154. 800642e: 07ca lsls r2, r1, #31
  4155. 8006430: d447 bmi.n 80064c2 <HAL_RCC_ClockConfig+0xae>
  4156. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  4157. 8006432: 4a4d ldr r2, [pc, #308] ; (8006568 <HAL_RCC_ClockConfig+0x154>)
  4158. 8006434: 6813 ldr r3, [r2, #0]
  4159. 8006436: f003 0307 and.w r3, r3, #7
  4160. 800643a: 429e cmp r6, r3
  4161. 800643c: f0c0 8082 bcc.w 8006544 <HAL_RCC_ClockConfig+0x130>
  4162. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4163. 8006440: 682a ldr r2, [r5, #0]
  4164. 8006442: 4c4a ldr r4, [pc, #296] ; (800656c <HAL_RCC_ClockConfig+0x158>)
  4165. 8006444: f012 0f04 tst.w r2, #4
  4166. 8006448: f040 8087 bne.w 800655a <HAL_RCC_ClockConfig+0x146>
  4167. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4168. 800644c: 0713 lsls r3, r2, #28
  4169. 800644e: d506 bpl.n 800645e <HAL_RCC_ClockConfig+0x4a>
  4170. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  4171. 8006450: 6863 ldr r3, [r4, #4]
  4172. 8006452: 692a ldr r2, [r5, #16]
  4173. 8006454: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  4174. 8006458: ea43 03c2 orr.w r3, r3, r2, lsl #3
  4175. 800645c: 6063 str r3, [r4, #4]
  4176. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  4177. 800645e: f7ff ff9d bl 800639c <HAL_RCC_GetSysClockFreq>
  4178. 8006462: 6863 ldr r3, [r4, #4]
  4179. 8006464: 4a42 ldr r2, [pc, #264] ; (8006570 <HAL_RCC_ClockConfig+0x15c>)
  4180. 8006466: f3c3 1303 ubfx r3, r3, #4, #4
  4181. 800646a: 5cd3 ldrb r3, [r2, r3]
  4182. 800646c: 40d8 lsrs r0, r3
  4183. 800646e: 4b41 ldr r3, [pc, #260] ; (8006574 <HAL_RCC_ClockConfig+0x160>)
  4184. 8006470: 6018 str r0, [r3, #0]
  4185. HAL_InitTick (TICK_INT_PRIORITY);
  4186. 8006472: 2000 movs r0, #0
  4187. 8006474: f7fe ffe6 bl 8005444 <HAL_InitTick>
  4188. return HAL_OK;
  4189. 8006478: 2000 movs r0, #0
  4190. }
  4191. 800647a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4192. __HAL_FLASH_SET_LATENCY(FLatency);
  4193. 800647e: 6813 ldr r3, [r2, #0]
  4194. 8006480: f023 0307 bic.w r3, r3, #7
  4195. 8006484: 430b orrs r3, r1
  4196. 8006486: 6013 str r3, [r2, #0]
  4197. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4198. 8006488: 6813 ldr r3, [r2, #0]
  4199. 800648a: f003 0307 and.w r3, r3, #7
  4200. 800648e: 4299 cmp r1, r3
  4201. 8006490: d0ca beq.n 8006428 <HAL_RCC_ClockConfig+0x14>
  4202. return HAL_ERROR;
  4203. 8006492: 2001 movs r0, #1
  4204. 8006494: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4205. 8006498: 4b34 ldr r3, [pc, #208] ; (800656c <HAL_RCC_ClockConfig+0x158>)
  4206. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  4207. 800649a: f011 0f04 tst.w r1, #4
  4208. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  4209. 800649e: bf1e ittt ne
  4210. 80064a0: 685a ldrne r2, [r3, #4]
  4211. 80064a2: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  4212. 80064a6: 605a strne r2, [r3, #4]
  4213. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  4214. 80064a8: 0708 lsls r0, r1, #28
  4215. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  4216. 80064aa: bf42 ittt mi
  4217. 80064ac: 685a ldrmi r2, [r3, #4]
  4218. 80064ae: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  4219. 80064b2: 605a strmi r2, [r3, #4]
  4220. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  4221. 80064b4: 685a ldr r2, [r3, #4]
  4222. 80064b6: 68a8 ldr r0, [r5, #8]
  4223. 80064b8: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  4224. 80064bc: 4302 orrs r2, r0
  4225. 80064be: 605a str r2, [r3, #4]
  4226. 80064c0: e7b5 b.n 800642e <HAL_RCC_ClockConfig+0x1a>
  4227. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4228. 80064c2: 686a ldr r2, [r5, #4]
  4229. 80064c4: 4c29 ldr r4, [pc, #164] ; (800656c <HAL_RCC_ClockConfig+0x158>)
  4230. 80064c6: 2a01 cmp r2, #1
  4231. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4232. 80064c8: 6823 ldr r3, [r4, #0]
  4233. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4234. 80064ca: d11c bne.n 8006506 <HAL_RCC_ClockConfig+0xf2>
  4235. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  4236. 80064cc: f413 3f00 tst.w r3, #131072 ; 0x20000
  4237. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4238. 80064d0: d0df beq.n 8006492 <HAL_RCC_ClockConfig+0x7e>
  4239. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4240. 80064d2: 6863 ldr r3, [r4, #4]
  4241. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4242. 80064d4: f241 3888 movw r8, #5000 ; 0x1388
  4243. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  4244. 80064d8: f023 0303 bic.w r3, r3, #3
  4245. 80064dc: 4313 orrs r3, r2
  4246. 80064de: 6063 str r3, [r4, #4]
  4247. tickstart = HAL_GetTick();
  4248. 80064e0: f7fe fff2 bl 80054c8 <HAL_GetTick>
  4249. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4250. 80064e4: 686b ldr r3, [r5, #4]
  4251. tickstart = HAL_GetTick();
  4252. 80064e6: 4607 mov r7, r0
  4253. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  4254. 80064e8: 2b01 cmp r3, #1
  4255. 80064ea: d114 bne.n 8006516 <HAL_RCC_ClockConfig+0x102>
  4256. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  4257. 80064ec: 6863 ldr r3, [r4, #4]
  4258. 80064ee: f003 030c and.w r3, r3, #12
  4259. 80064f2: 2b04 cmp r3, #4
  4260. 80064f4: d09d beq.n 8006432 <HAL_RCC_ClockConfig+0x1e>
  4261. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4262. 80064f6: f7fe ffe7 bl 80054c8 <HAL_GetTick>
  4263. 80064fa: 1bc0 subs r0, r0, r7
  4264. 80064fc: 4540 cmp r0, r8
  4265. 80064fe: d9f5 bls.n 80064ec <HAL_RCC_ClockConfig+0xd8>
  4266. return HAL_TIMEOUT;
  4267. 8006500: 2003 movs r0, #3
  4268. 8006502: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4269. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4270. 8006506: 2a02 cmp r2, #2
  4271. 8006508: d102 bne.n 8006510 <HAL_RCC_ClockConfig+0xfc>
  4272. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  4273. 800650a: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  4274. 800650e: e7df b.n 80064d0 <HAL_RCC_ClockConfig+0xbc>
  4275. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  4276. 8006510: f013 0f02 tst.w r3, #2
  4277. 8006514: e7dc b.n 80064d0 <HAL_RCC_ClockConfig+0xbc>
  4278. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  4279. 8006516: 2b02 cmp r3, #2
  4280. 8006518: d10f bne.n 800653a <HAL_RCC_ClockConfig+0x126>
  4281. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  4282. 800651a: 6863 ldr r3, [r4, #4]
  4283. 800651c: f003 030c and.w r3, r3, #12
  4284. 8006520: 2b08 cmp r3, #8
  4285. 8006522: d086 beq.n 8006432 <HAL_RCC_ClockConfig+0x1e>
  4286. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4287. 8006524: f7fe ffd0 bl 80054c8 <HAL_GetTick>
  4288. 8006528: 1bc0 subs r0, r0, r7
  4289. 800652a: 4540 cmp r0, r8
  4290. 800652c: d9f5 bls.n 800651a <HAL_RCC_ClockConfig+0x106>
  4291. 800652e: e7e7 b.n 8006500 <HAL_RCC_ClockConfig+0xec>
  4292. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  4293. 8006530: f7fe ffca bl 80054c8 <HAL_GetTick>
  4294. 8006534: 1bc0 subs r0, r0, r7
  4295. 8006536: 4540 cmp r0, r8
  4296. 8006538: d8e2 bhi.n 8006500 <HAL_RCC_ClockConfig+0xec>
  4297. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  4298. 800653a: 6863 ldr r3, [r4, #4]
  4299. 800653c: f013 0f0c tst.w r3, #12
  4300. 8006540: d1f6 bne.n 8006530 <HAL_RCC_ClockConfig+0x11c>
  4301. 8006542: e776 b.n 8006432 <HAL_RCC_ClockConfig+0x1e>
  4302. __HAL_FLASH_SET_LATENCY(FLatency);
  4303. 8006544: 6813 ldr r3, [r2, #0]
  4304. 8006546: f023 0307 bic.w r3, r3, #7
  4305. 800654a: 4333 orrs r3, r6
  4306. 800654c: 6013 str r3, [r2, #0]
  4307. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  4308. 800654e: 6813 ldr r3, [r2, #0]
  4309. 8006550: f003 0307 and.w r3, r3, #7
  4310. 8006554: 429e cmp r6, r3
  4311. 8006556: d19c bne.n 8006492 <HAL_RCC_ClockConfig+0x7e>
  4312. 8006558: e772 b.n 8006440 <HAL_RCC_ClockConfig+0x2c>
  4313. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  4314. 800655a: 6863 ldr r3, [r4, #4]
  4315. 800655c: 68e9 ldr r1, [r5, #12]
  4316. 800655e: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  4317. 8006562: 430b orrs r3, r1
  4318. 8006564: 6063 str r3, [r4, #4]
  4319. 8006566: e771 b.n 800644c <HAL_RCC_ClockConfig+0x38>
  4320. 8006568: 40022000 .word 0x40022000
  4321. 800656c: 40021000 .word 0x40021000
  4322. 8006570: 0800c439 .word 0x0800c439
  4323. 8006574: 20000200 .word 0x20000200
  4324. 08006578 <HAL_RCC_GetPCLK1Freq>:
  4325. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  4326. 8006578: 4b04 ldr r3, [pc, #16] ; (800658c <HAL_RCC_GetPCLK1Freq+0x14>)
  4327. 800657a: 4a05 ldr r2, [pc, #20] ; (8006590 <HAL_RCC_GetPCLK1Freq+0x18>)
  4328. 800657c: 685b ldr r3, [r3, #4]
  4329. 800657e: f3c3 2302 ubfx r3, r3, #8, #3
  4330. 8006582: 5cd3 ldrb r3, [r2, r3]
  4331. 8006584: 4a03 ldr r2, [pc, #12] ; (8006594 <HAL_RCC_GetPCLK1Freq+0x1c>)
  4332. 8006586: 6810 ldr r0, [r2, #0]
  4333. }
  4334. 8006588: 40d8 lsrs r0, r3
  4335. 800658a: 4770 bx lr
  4336. 800658c: 40021000 .word 0x40021000
  4337. 8006590: 0800c449 .word 0x0800c449
  4338. 8006594: 20000200 .word 0x20000200
  4339. 08006598 <HAL_RCC_GetPCLK2Freq>:
  4340. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  4341. 8006598: 4b04 ldr r3, [pc, #16] ; (80065ac <HAL_RCC_GetPCLK2Freq+0x14>)
  4342. 800659a: 4a05 ldr r2, [pc, #20] ; (80065b0 <HAL_RCC_GetPCLK2Freq+0x18>)
  4343. 800659c: 685b ldr r3, [r3, #4]
  4344. 800659e: f3c3 23c2 ubfx r3, r3, #11, #3
  4345. 80065a2: 5cd3 ldrb r3, [r2, r3]
  4346. 80065a4: 4a03 ldr r2, [pc, #12] ; (80065b4 <HAL_RCC_GetPCLK2Freq+0x1c>)
  4347. 80065a6: 6810 ldr r0, [r2, #0]
  4348. }
  4349. 80065a8: 40d8 lsrs r0, r3
  4350. 80065aa: 4770 bx lr
  4351. 80065ac: 40021000 .word 0x40021000
  4352. 80065b0: 0800c449 .word 0x0800c449
  4353. 80065b4: 20000200 .word 0x20000200
  4354. 080065b8 <HAL_RCCEx_PeriphCLKConfig>:
  4355. /* Check the parameters */
  4356. assert_param(IS_RCC_PERIPHCLOCK(PeriphClkInit->PeriphClockSelection));
  4357. /*------------------------------- RTC/LCD Configuration ------------------------*/
  4358. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4359. 80065b8: 6803 ldr r3, [r0, #0]
  4360. {
  4361. 80065ba: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  4362. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4363. 80065be: 07d9 lsls r1, r3, #31
  4364. {
  4365. 80065c0: 4605 mov r5, r0
  4366. if ((((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_RTC) == RCC_PERIPHCLK_RTC))
  4367. 80065c2: d520 bpl.n 8006606 <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4368. FlagStatus pwrclkchanged = RESET;
  4369. /* As soon as function is called to change RTC clock source, activation of the
  4370. power domain is done. */
  4371. /* Requires to enable write access to Backup Domain of necessary */
  4372. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  4373. 80065c4: 4c35 ldr r4, [pc, #212] ; (800669c <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4374. 80065c6: 69e3 ldr r3, [r4, #28]
  4375. 80065c8: 00da lsls r2, r3, #3
  4376. 80065ca: d432 bmi.n 8006632 <HAL_RCCEx_PeriphCLKConfig+0x7a>
  4377. {
  4378. __HAL_RCC_PWR_CLK_ENABLE();
  4379. pwrclkchanged = SET;
  4380. 80065cc: 2701 movs r7, #1
  4381. __HAL_RCC_PWR_CLK_ENABLE();
  4382. 80065ce: 69e3 ldr r3, [r4, #28]
  4383. 80065d0: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  4384. 80065d4: 61e3 str r3, [r4, #28]
  4385. 80065d6: 69e3 ldr r3, [r4, #28]
  4386. 80065d8: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  4387. 80065dc: 9301 str r3, [sp, #4]
  4388. 80065de: 9b01 ldr r3, [sp, #4]
  4389. }
  4390. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4391. 80065e0: 4e2f ldr r6, [pc, #188] ; (80066a0 <HAL_RCCEx_PeriphCLKConfig+0xe8>)
  4392. 80065e2: 6833 ldr r3, [r6, #0]
  4393. 80065e4: 05db lsls r3, r3, #23
  4394. 80065e6: d526 bpl.n 8006636 <HAL_RCCEx_PeriphCLKConfig+0x7e>
  4395. }
  4396. }
  4397. }
  4398. /* Reset the Backup domain only if the RTC Clock source selection is modified from reset value */
  4399. temp_reg = (RCC->BDCR & RCC_BDCR_RTCSEL);
  4400. 80065e8: 6a23 ldr r3, [r4, #32]
  4401. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4402. 80065ea: f413 7340 ands.w r3, r3, #768 ; 0x300
  4403. 80065ee: d136 bne.n 800665e <HAL_RCCEx_PeriphCLKConfig+0xa6>
  4404. return HAL_TIMEOUT;
  4405. }
  4406. }
  4407. }
  4408. }
  4409. __HAL_RCC_RTC_CONFIG(PeriphClkInit->RTCClockSelection);
  4410. 80065f0: 6a23 ldr r3, [r4, #32]
  4411. 80065f2: 686a ldr r2, [r5, #4]
  4412. 80065f4: f423 7340 bic.w r3, r3, #768 ; 0x300
  4413. 80065f8: 4313 orrs r3, r2
  4414. 80065fa: 6223 str r3, [r4, #32]
  4415. /* Require to disable power clock if necessary */
  4416. if(pwrclkchanged == SET)
  4417. 80065fc: b11f cbz r7, 8006606 <HAL_RCCEx_PeriphCLKConfig+0x4e>
  4418. {
  4419. __HAL_RCC_PWR_CLK_DISABLE();
  4420. 80065fe: 69e3 ldr r3, [r4, #28]
  4421. 8006600: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  4422. 8006604: 61e3 str r3, [r4, #28]
  4423. }
  4424. }
  4425. /*------------------------------ ADC clock Configuration ------------------*/
  4426. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_ADC) == RCC_PERIPHCLK_ADC)
  4427. 8006606: 6828 ldr r0, [r5, #0]
  4428. 8006608: 0783 lsls r3, r0, #30
  4429. 800660a: d506 bpl.n 800661a <HAL_RCCEx_PeriphCLKConfig+0x62>
  4430. {
  4431. /* Check the parameters */
  4432. assert_param(IS_RCC_ADCPLLCLK_DIV(PeriphClkInit->AdcClockSelection));
  4433. /* Configure the ADC clock source */
  4434. __HAL_RCC_ADC_CONFIG(PeriphClkInit->AdcClockSelection);
  4435. 800660c: 4a23 ldr r2, [pc, #140] ; (800669c <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4436. 800660e: 68a9 ldr r1, [r5, #8]
  4437. 8006610: 6853 ldr r3, [r2, #4]
  4438. 8006612: f423 4340 bic.w r3, r3, #49152 ; 0xc000
  4439. 8006616: 430b orrs r3, r1
  4440. 8006618: 6053 str r3, [r2, #4]
  4441. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6)\
  4442. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4443. || defined(STM32F105xC) || defined(STM32F107xC)
  4444. /*------------------------------ USB clock Configuration ------------------*/
  4445. if(((PeriphClkInit->PeriphClockSelection) & RCC_PERIPHCLK_USB) == RCC_PERIPHCLK_USB)
  4446. 800661a: f010 0010 ands.w r0, r0, #16
  4447. 800661e: d01b beq.n 8006658 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4448. {
  4449. /* Check the parameters */
  4450. assert_param(IS_RCC_USBPLLCLK_DIV(PeriphClkInit->UsbClockSelection));
  4451. /* Configure the USB clock source */
  4452. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4453. 8006620: 4a1e ldr r2, [pc, #120] ; (800669c <HAL_RCCEx_PeriphCLKConfig+0xe4>)
  4454. 8006622: 6969 ldr r1, [r5, #20]
  4455. 8006624: 6853 ldr r3, [r2, #4]
  4456. }
  4457. #endif /* STM32F102x6 || STM32F102xB || STM32F103x6 || STM32F103xB || STM32F103xE || STM32F103xG || STM32F105xC || STM32F107xC */
  4458. return HAL_OK;
  4459. 8006626: 2000 movs r0, #0
  4460. __HAL_RCC_USB_CONFIG(PeriphClkInit->UsbClockSelection);
  4461. 8006628: f423 0380 bic.w r3, r3, #4194304 ; 0x400000
  4462. 800662c: 430b orrs r3, r1
  4463. 800662e: 6053 str r3, [r2, #4]
  4464. 8006630: e012 b.n 8006658 <HAL_RCCEx_PeriphCLKConfig+0xa0>
  4465. FlagStatus pwrclkchanged = RESET;
  4466. 8006632: 2700 movs r7, #0
  4467. 8006634: e7d4 b.n 80065e0 <HAL_RCCEx_PeriphCLKConfig+0x28>
  4468. SET_BIT(PWR->CR, PWR_CR_DBP);
  4469. 8006636: 6833 ldr r3, [r6, #0]
  4470. 8006638: f443 7380 orr.w r3, r3, #256 ; 0x100
  4471. 800663c: 6033 str r3, [r6, #0]
  4472. tickstart = HAL_GetTick();
  4473. 800663e: f7fe ff43 bl 80054c8 <HAL_GetTick>
  4474. 8006642: 4680 mov r8, r0
  4475. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  4476. 8006644: 6833 ldr r3, [r6, #0]
  4477. 8006646: 05d8 lsls r0, r3, #23
  4478. 8006648: d4ce bmi.n 80065e8 <HAL_RCCEx_PeriphCLKConfig+0x30>
  4479. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  4480. 800664a: f7fe ff3d bl 80054c8 <HAL_GetTick>
  4481. 800664e: eba0 0008 sub.w r0, r0, r8
  4482. 8006652: 2864 cmp r0, #100 ; 0x64
  4483. 8006654: d9f6 bls.n 8006644 <HAL_RCCEx_PeriphCLKConfig+0x8c>
  4484. return HAL_TIMEOUT;
  4485. 8006656: 2003 movs r0, #3
  4486. }
  4487. 8006658: b002 add sp, #8
  4488. 800665a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4489. if((temp_reg != 0x00000000U) && (temp_reg != (PeriphClkInit->RTCClockSelection & RCC_BDCR_RTCSEL)))
  4490. 800665e: 686a ldr r2, [r5, #4]
  4491. 8006660: f402 7240 and.w r2, r2, #768 ; 0x300
  4492. 8006664: 4293 cmp r3, r2
  4493. 8006666: d0c3 beq.n 80065f0 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4494. __HAL_RCC_BACKUPRESET_FORCE();
  4495. 8006668: 2001 movs r0, #1
  4496. 800666a: 4a0e ldr r2, [pc, #56] ; (80066a4 <HAL_RCCEx_PeriphCLKConfig+0xec>)
  4497. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4498. 800666c: 6a23 ldr r3, [r4, #32]
  4499. __HAL_RCC_BACKUPRESET_FORCE();
  4500. 800666e: 6010 str r0, [r2, #0]
  4501. __HAL_RCC_BACKUPRESET_RELEASE();
  4502. 8006670: 2000 movs r0, #0
  4503. temp_reg = (RCC->BDCR & ~(RCC_BDCR_RTCSEL));
  4504. 8006672: f423 7140 bic.w r1, r3, #768 ; 0x300
  4505. __HAL_RCC_BACKUPRESET_RELEASE();
  4506. 8006676: 6010 str r0, [r2, #0]
  4507. RCC->BDCR = temp_reg;
  4508. 8006678: 6221 str r1, [r4, #32]
  4509. if (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSEON))
  4510. 800667a: 07d9 lsls r1, r3, #31
  4511. 800667c: d5b8 bpl.n 80065f0 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4512. tickstart = HAL_GetTick();
  4513. 800667e: f7fe ff23 bl 80054c8 <HAL_GetTick>
  4514. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4515. 8006682: f241 3888 movw r8, #5000 ; 0x1388
  4516. tickstart = HAL_GetTick();
  4517. 8006686: 4606 mov r6, r0
  4518. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  4519. 8006688: 6a23 ldr r3, [r4, #32]
  4520. 800668a: 079a lsls r2, r3, #30
  4521. 800668c: d4b0 bmi.n 80065f0 <HAL_RCCEx_PeriphCLKConfig+0x38>
  4522. if((HAL_GetTick() - tickstart) > RCC_LSE_TIMEOUT_VALUE)
  4523. 800668e: f7fe ff1b bl 80054c8 <HAL_GetTick>
  4524. 8006692: 1b80 subs r0, r0, r6
  4525. 8006694: 4540 cmp r0, r8
  4526. 8006696: d9f7 bls.n 8006688 <HAL_RCCEx_PeriphCLKConfig+0xd0>
  4527. 8006698: e7dd b.n 8006656 <HAL_RCCEx_PeriphCLKConfig+0x9e>
  4528. 800669a: bf00 nop
  4529. 800669c: 40021000 .word 0x40021000
  4530. 80066a0: 40007000 .word 0x40007000
  4531. 80066a4: 42420440 .word 0x42420440
  4532. 080066a8 <HAL_RCCEx_GetPeriphCLKFreq>:
  4533. * @arg @ref RCC_PERIPHCLK_USB USB peripheral clock
  4534. @endif
  4535. * @retval Frequency in Hz (0: means that no available frequency for the peripheral)
  4536. */
  4537. uint32_t HAL_RCCEx_GetPeriphCLKFreq(uint32_t PeriphClk)
  4538. {
  4539. 80066a8: 4602 mov r2, r0
  4540. 80066aa: b570 push {r4, r5, r6, lr}
  4541. uint32_t prediv1 = 0U, pllclk = 0U, pllmul = 0U;
  4542. uint32_t pll2mul = 0U, pll3mul = 0U, prediv2 = 0U;
  4543. #endif /* STM32F105xC || STM32F107xC */
  4544. #if defined(STM32F102x6) || defined(STM32F102xB) || defined(STM32F103x6) || \
  4545. defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)
  4546. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4547. 80066ac: 4b3b ldr r3, [pc, #236] ; (800679c <HAL_RCCEx_GetPeriphCLKFreq+0xf4>)
  4548. {
  4549. 80066ae: b086 sub sp, #24
  4550. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  4551. 80066b0: ad02 add r5, sp, #8
  4552. 80066b2: f103 0610 add.w r6, r3, #16
  4553. 80066b6: 462c mov r4, r5
  4554. 80066b8: 6818 ldr r0, [r3, #0]
  4555. 80066ba: 6859 ldr r1, [r3, #4]
  4556. 80066bc: 3308 adds r3, #8
  4557. 80066be: c403 stmia r4!, {r0, r1}
  4558. 80066c0: 42b3 cmp r3, r6
  4559. 80066c2: 4625 mov r5, r4
  4560. 80066c4: d1f7 bne.n 80066b6 <HAL_RCCEx_GetPeriphCLKFreq+0xe>
  4561. const uint8_t aPredivFactorTable[2] = {1, 2};
  4562. 80066c6: 2301 movs r3, #1
  4563. 80066c8: f88d 3004 strb.w r3, [sp, #4]
  4564. 80066cc: 2302 movs r3, #2
  4565. uint32_t temp_reg = 0U, frequency = 0U;
  4566. /* Check the parameters */
  4567. assert_param(IS_RCC_PERIPHCLOCK(PeriphClk));
  4568. switch (PeriphClk)
  4569. 80066ce: 1e50 subs r0, r2, #1
  4570. const uint8_t aPredivFactorTable[2] = {1, 2};
  4571. 80066d0: f88d 3005 strb.w r3, [sp, #5]
  4572. switch (PeriphClk)
  4573. 80066d4: 280f cmp r0, #15
  4574. 80066d6: d85e bhi.n 8006796 <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  4575. 80066d8: e8df f000 tbb [pc, r0]
  4576. 80066dc: 2d5d5132 .word 0x2d5d5132
  4577. 80066e0: 2d5d5d5d .word 0x2d5d5d5d
  4578. 80066e4: 5d5d5d5d .word 0x5d5d5d5d
  4579. 80066e8: 085d5d5d .word 0x085d5d5d
  4580. || defined(STM32F103xB) || defined(STM32F103xE) || defined(STM32F103xG)\
  4581. || defined(STM32F105xC) || defined(STM32F107xC)
  4582. case RCC_PERIPHCLK_USB:
  4583. {
  4584. /* Get RCC configuration ------------------------------------------------------*/
  4585. temp_reg = RCC->CFGR;
  4586. 80066ec: 4b2c ldr r3, [pc, #176] ; (80067a0 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4587. 80066ee: 6859 ldr r1, [r3, #4]
  4588. /* Check if PLL is enabled */
  4589. if (HAL_IS_BIT_SET(RCC->CR,RCC_CR_PLLON))
  4590. 80066f0: 6818 ldr r0, [r3, #0]
  4591. 80066f2: f010 7080 ands.w r0, r0, #16777216 ; 0x1000000
  4592. 80066f6: d037 beq.n 8006768 <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4593. {
  4594. pllmul = aPLLMULFactorTable[(uint32_t)(temp_reg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  4595. 80066f8: f3c1 4283 ubfx r2, r1, #18, #4
  4596. 80066fc: a806 add r0, sp, #24
  4597. 80066fe: 4402 add r2, r0
  4598. 8006700: f812 0c10 ldrb.w r0, [r2, #-16]
  4599. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4600. 8006704: 03ca lsls r2, r1, #15
  4601. {
  4602. #if defined(STM32F105xC) || defined(STM32F107xC) || defined(STM32F100xB)\
  4603. || defined(STM32F100xE)
  4604. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR2 & RCC_CFGR2_PREDIV1) >> RCC_CFGR2_PREDIV1_Pos];
  4605. #else
  4606. prediv1 = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  4607. 8006706: bf41 itttt mi
  4608. 8006708: 685a ldrmi r2, [r3, #4]
  4609. 800670a: a906 addmi r1, sp, #24
  4610. 800670c: f3c2 4240 ubfxmi r2, r2, #17, #1
  4611. 8006710: 1852 addmi r2, r2, r1
  4612. 8006712: bf44 itt mi
  4613. 8006714: f812 1c14 ldrbmi.w r1, [r2, #-20]
  4614. }
  4615. #else
  4616. if ((temp_reg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  4617. {
  4618. /* HSE used as PLL clock source : PLLCLK = HSE/PREDIV1 * PLLMUL */
  4619. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  4620. 8006718: 4a22 ldrmi r2, [pc, #136] ; (80067a4 <HAL_RCCEx_GetPeriphCLKFreq+0xfc>)
  4621. /* Prescaler of 3 selected for USB */
  4622. frequency = (2 * pllclk) / 3;
  4623. }
  4624. #else
  4625. /* USBCLK = PLLCLK / USB prescaler */
  4626. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  4627. 800671a: 685b ldr r3, [r3, #4]
  4628. pllclk = (uint32_t)((HSE_VALUE / prediv1) * pllmul);
  4629. 800671c: bf4c ite mi
  4630. 800671e: fbb2 f2f1 udivmi r2, r2, r1
  4631. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4632. 8006722: 4a21 ldrpl r2, [pc, #132] ; (80067a8 <HAL_RCCEx_GetPeriphCLKFreq+0x100>)
  4633. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  4634. 8006724: 025b lsls r3, r3, #9
  4635. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  4636. 8006726: fb02 f000 mul.w r0, r2, r0
  4637. if (__HAL_RCC_GET_USB_SOURCE() == RCC_USBCLKSOURCE_PLL)
  4638. 800672a: d41d bmi.n 8006768 <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4639. frequency = pllclk;
  4640. }
  4641. else
  4642. {
  4643. /* Prescaler of 1.5 selected for USB */
  4644. frequency = (pllclk * 2) / 3;
  4645. 800672c: 2303 movs r3, #3
  4646. 800672e: 0040 lsls r0, r0, #1
  4647. }
  4648. break;
  4649. }
  4650. case RCC_PERIPHCLK_ADC:
  4651. {
  4652. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  4653. 8006730: fbb0 f0f3 udiv r0, r0, r3
  4654. break;
  4655. 8006734: e018 b.n 8006768 <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4656. {
  4657. break;
  4658. }
  4659. }
  4660. return(frequency);
  4661. }
  4662. 8006736: b006 add sp, #24
  4663. 8006738: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4664. frequency = HAL_RCC_GetSysClockFreq();
  4665. 800673c: f7ff be2e b.w 800639c <HAL_RCC_GetSysClockFreq>
  4666. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  4667. 8006740: f240 3102 movw r1, #770 ; 0x302
  4668. temp_reg = RCC->BDCR;
  4669. 8006744: 4a16 ldr r2, [pc, #88] ; (80067a0 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4670. 8006746: 6a13 ldr r3, [r2, #32]
  4671. if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSE) && (HAL_IS_BIT_SET(temp_reg, RCC_BDCR_LSERDY)))
  4672. 8006748: 4019 ands r1, r3
  4673. 800674a: f5b1 7f81 cmp.w r1, #258 ; 0x102
  4674. 800674e: d01f beq.n 8006790 <HAL_RCCEx_GetPeriphCLKFreq+0xe8>
  4675. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  4676. 8006750: f403 7340 and.w r3, r3, #768 ; 0x300
  4677. 8006754: f5b3 7f00 cmp.w r3, #512 ; 0x200
  4678. 8006758: d108 bne.n 800676c <HAL_RCCEx_GetPeriphCLKFreq+0xc4>
  4679. frequency = LSI_VALUE;
  4680. 800675a: f649 4040 movw r0, #40000 ; 0x9c40
  4681. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_LSI) && (HAL_IS_BIT_SET(RCC->CSR, RCC_CSR_LSIRDY)))
  4682. 800675e: 6a53 ldr r3, [r2, #36] ; 0x24
  4683. frequency = LSI_VALUE;
  4684. 8006760: f013 0f02 tst.w r3, #2
  4685. frequency = HSE_VALUE / 128U;
  4686. 8006764: bf08 it eq
  4687. 8006766: 2000 moveq r0, #0
  4688. }
  4689. 8006768: b006 add sp, #24
  4690. 800676a: bd70 pop {r4, r5, r6, pc}
  4691. else if (((temp_reg & RCC_BDCR_RTCSEL) == RCC_RTCCLKSOURCE_HSE_DIV128) && (HAL_IS_BIT_SET(RCC->CR, RCC_CR_HSERDY)))
  4692. 800676c: f5b3 7f40 cmp.w r3, #768 ; 0x300
  4693. 8006770: d111 bne.n 8006796 <HAL_RCCEx_GetPeriphCLKFreq+0xee>
  4694. 8006772: 6813 ldr r3, [r2, #0]
  4695. frequency = HSE_VALUE / 128U;
  4696. 8006774: f24f 4024 movw r0, #62500 ; 0xf424
  4697. 8006778: f413 3f00 tst.w r3, #131072 ; 0x20000
  4698. 800677c: e7f2 b.n 8006764 <HAL_RCCEx_GetPeriphCLKFreq+0xbc>
  4699. frequency = HAL_RCC_GetPCLK2Freq() / (((__HAL_RCC_GET_ADC_SOURCE() >> RCC_CFGR_ADCPRE_Pos) + 1) * 2);
  4700. 800677e: f7ff ff0b bl 8006598 <HAL_RCC_GetPCLK2Freq>
  4701. 8006782: 4b07 ldr r3, [pc, #28] ; (80067a0 <HAL_RCCEx_GetPeriphCLKFreq+0xf8>)
  4702. 8006784: 685b ldr r3, [r3, #4]
  4703. 8006786: f3c3 3381 ubfx r3, r3, #14, #2
  4704. 800678a: 3301 adds r3, #1
  4705. 800678c: 005b lsls r3, r3, #1
  4706. 800678e: e7cf b.n 8006730 <HAL_RCCEx_GetPeriphCLKFreq+0x88>
  4707. frequency = LSE_VALUE;
  4708. 8006790: f44f 4000 mov.w r0, #32768 ; 0x8000
  4709. 8006794: e7e8 b.n 8006768 <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4710. frequency = 0U;
  4711. 8006796: 2000 movs r0, #0
  4712. 8006798: e7e6 b.n 8006768 <HAL_RCCEx_GetPeriphCLKFreq+0xc0>
  4713. 800679a: bf00 nop
  4714. 800679c: 0800bc50 .word 0x0800bc50
  4715. 80067a0: 40021000 .word 0x40021000
  4716. 80067a4: 007a1200 .word 0x007a1200
  4717. 80067a8: 003d0900 .word 0x003d0900
  4718. 080067ac <HAL_TIM_OC_DelayElapsedCallback>:
  4719. 80067ac: 4770 bx lr
  4720. 080067ae <HAL_TIM_IC_CaptureCallback>:
  4721. 80067ae: 4770 bx lr
  4722. 080067b0 <HAL_TIM_PWM_PulseFinishedCallback>:
  4723. 80067b0: 4770 bx lr
  4724. 080067b2 <HAL_TIM_TriggerCallback>:
  4725. 80067b2: 4770 bx lr
  4726. 080067b4 <HAL_TIM_IRQHandler>:
  4727. * @retval None
  4728. */
  4729. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  4730. {
  4731. /* Capture compare 1 event */
  4732. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  4733. 80067b4: 6803 ldr r3, [r0, #0]
  4734. {
  4735. 80067b6: b510 push {r4, lr}
  4736. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  4737. 80067b8: 691a ldr r2, [r3, #16]
  4738. {
  4739. 80067ba: 4604 mov r4, r0
  4740. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  4741. 80067bc: 0791 lsls r1, r2, #30
  4742. 80067be: d50e bpl.n 80067de <HAL_TIM_IRQHandler+0x2a>
  4743. {
  4744. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  4745. 80067c0: 68da ldr r2, [r3, #12]
  4746. 80067c2: 0792 lsls r2, r2, #30
  4747. 80067c4: d50b bpl.n 80067de <HAL_TIM_IRQHandler+0x2a>
  4748. {
  4749. {
  4750. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  4751. 80067c6: f06f 0202 mvn.w r2, #2
  4752. 80067ca: 611a str r2, [r3, #16]
  4753. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  4754. 80067cc: 2201 movs r2, #1
  4755. /* Input capture event */
  4756. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  4757. 80067ce: 699b ldr r3, [r3, #24]
  4758. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  4759. 80067d0: 7702 strb r2, [r0, #28]
  4760. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  4761. 80067d2: 079b lsls r3, r3, #30
  4762. 80067d4: d077 beq.n 80068c6 <HAL_TIM_IRQHandler+0x112>
  4763. {
  4764. HAL_TIM_IC_CaptureCallback(htim);
  4765. 80067d6: f7ff ffea bl 80067ae <HAL_TIM_IC_CaptureCallback>
  4766. else
  4767. {
  4768. HAL_TIM_OC_DelayElapsedCallback(htim);
  4769. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4770. }
  4771. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4772. 80067da: 2300 movs r3, #0
  4773. 80067dc: 7723 strb r3, [r4, #28]
  4774. }
  4775. }
  4776. }
  4777. /* Capture compare 2 event */
  4778. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  4779. 80067de: 6823 ldr r3, [r4, #0]
  4780. 80067e0: 691a ldr r2, [r3, #16]
  4781. 80067e2: 0750 lsls r0, r2, #29
  4782. 80067e4: d510 bpl.n 8006808 <HAL_TIM_IRQHandler+0x54>
  4783. {
  4784. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  4785. 80067e6: 68da ldr r2, [r3, #12]
  4786. 80067e8: 0751 lsls r1, r2, #29
  4787. 80067ea: d50d bpl.n 8006808 <HAL_TIM_IRQHandler+0x54>
  4788. {
  4789. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  4790. 80067ec: f06f 0204 mvn.w r2, #4
  4791. 80067f0: 611a str r2, [r3, #16]
  4792. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  4793. 80067f2: 2202 movs r2, #2
  4794. /* Input capture event */
  4795. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  4796. 80067f4: 699b ldr r3, [r3, #24]
  4797. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  4798. 80067f6: 7722 strb r2, [r4, #28]
  4799. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  4800. 80067f8: f413 7f40 tst.w r3, #768 ; 0x300
  4801. {
  4802. HAL_TIM_IC_CaptureCallback(htim);
  4803. 80067fc: 4620 mov r0, r4
  4804. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  4805. 80067fe: d068 beq.n 80068d2 <HAL_TIM_IRQHandler+0x11e>
  4806. HAL_TIM_IC_CaptureCallback(htim);
  4807. 8006800: f7ff ffd5 bl 80067ae <HAL_TIM_IC_CaptureCallback>
  4808. else
  4809. {
  4810. HAL_TIM_OC_DelayElapsedCallback(htim);
  4811. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4812. }
  4813. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4814. 8006804: 2300 movs r3, #0
  4815. 8006806: 7723 strb r3, [r4, #28]
  4816. }
  4817. }
  4818. /* Capture compare 3 event */
  4819. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  4820. 8006808: 6823 ldr r3, [r4, #0]
  4821. 800680a: 691a ldr r2, [r3, #16]
  4822. 800680c: 0712 lsls r2, r2, #28
  4823. 800680e: d50f bpl.n 8006830 <HAL_TIM_IRQHandler+0x7c>
  4824. {
  4825. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  4826. 8006810: 68da ldr r2, [r3, #12]
  4827. 8006812: 0710 lsls r0, r2, #28
  4828. 8006814: d50c bpl.n 8006830 <HAL_TIM_IRQHandler+0x7c>
  4829. {
  4830. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  4831. 8006816: f06f 0208 mvn.w r2, #8
  4832. 800681a: 611a str r2, [r3, #16]
  4833. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  4834. 800681c: 2204 movs r2, #4
  4835. /* Input capture event */
  4836. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  4837. 800681e: 69db ldr r3, [r3, #28]
  4838. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  4839. 8006820: 7722 strb r2, [r4, #28]
  4840. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  4841. 8006822: 0799 lsls r1, r3, #30
  4842. {
  4843. HAL_TIM_IC_CaptureCallback(htim);
  4844. 8006824: 4620 mov r0, r4
  4845. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  4846. 8006826: d05a beq.n 80068de <HAL_TIM_IRQHandler+0x12a>
  4847. HAL_TIM_IC_CaptureCallback(htim);
  4848. 8006828: f7ff ffc1 bl 80067ae <HAL_TIM_IC_CaptureCallback>
  4849. else
  4850. {
  4851. HAL_TIM_OC_DelayElapsedCallback(htim);
  4852. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4853. }
  4854. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4855. 800682c: 2300 movs r3, #0
  4856. 800682e: 7723 strb r3, [r4, #28]
  4857. }
  4858. }
  4859. /* Capture compare 4 event */
  4860. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  4861. 8006830: 6823 ldr r3, [r4, #0]
  4862. 8006832: 691a ldr r2, [r3, #16]
  4863. 8006834: 06d2 lsls r2, r2, #27
  4864. 8006836: d510 bpl.n 800685a <HAL_TIM_IRQHandler+0xa6>
  4865. {
  4866. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  4867. 8006838: 68da ldr r2, [r3, #12]
  4868. 800683a: 06d0 lsls r0, r2, #27
  4869. 800683c: d50d bpl.n 800685a <HAL_TIM_IRQHandler+0xa6>
  4870. {
  4871. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  4872. 800683e: f06f 0210 mvn.w r2, #16
  4873. 8006842: 611a str r2, [r3, #16]
  4874. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  4875. 8006844: 2208 movs r2, #8
  4876. /* Input capture event */
  4877. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  4878. 8006846: 69db ldr r3, [r3, #28]
  4879. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  4880. 8006848: 7722 strb r2, [r4, #28]
  4881. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  4882. 800684a: f413 7f40 tst.w r3, #768 ; 0x300
  4883. {
  4884. HAL_TIM_IC_CaptureCallback(htim);
  4885. 800684e: 4620 mov r0, r4
  4886. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  4887. 8006850: d04b beq.n 80068ea <HAL_TIM_IRQHandler+0x136>
  4888. HAL_TIM_IC_CaptureCallback(htim);
  4889. 8006852: f7ff ffac bl 80067ae <HAL_TIM_IC_CaptureCallback>
  4890. else
  4891. {
  4892. HAL_TIM_OC_DelayElapsedCallback(htim);
  4893. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4894. }
  4895. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  4896. 8006856: 2300 movs r3, #0
  4897. 8006858: 7723 strb r3, [r4, #28]
  4898. }
  4899. }
  4900. /* TIM Update event */
  4901. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  4902. 800685a: 6823 ldr r3, [r4, #0]
  4903. 800685c: 691a ldr r2, [r3, #16]
  4904. 800685e: 07d1 lsls r1, r2, #31
  4905. 8006860: d508 bpl.n 8006874 <HAL_TIM_IRQHandler+0xc0>
  4906. {
  4907. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  4908. 8006862: 68da ldr r2, [r3, #12]
  4909. 8006864: 07d2 lsls r2, r2, #31
  4910. 8006866: d505 bpl.n 8006874 <HAL_TIM_IRQHandler+0xc0>
  4911. {
  4912. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  4913. 8006868: f06f 0201 mvn.w r2, #1
  4914. HAL_TIM_PeriodElapsedCallback(htim);
  4915. 800686c: 4620 mov r0, r4
  4916. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  4917. 800686e: 611a str r2, [r3, #16]
  4918. HAL_TIM_PeriodElapsedCallback(htim);
  4919. 8006870: f001 f984 bl 8007b7c <HAL_TIM_PeriodElapsedCallback>
  4920. }
  4921. }
  4922. /* TIM Break input event */
  4923. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  4924. 8006874: 6823 ldr r3, [r4, #0]
  4925. 8006876: 691a ldr r2, [r3, #16]
  4926. 8006878: 0610 lsls r0, r2, #24
  4927. 800687a: d508 bpl.n 800688e <HAL_TIM_IRQHandler+0xda>
  4928. {
  4929. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  4930. 800687c: 68da ldr r2, [r3, #12]
  4931. 800687e: 0611 lsls r1, r2, #24
  4932. 8006880: d505 bpl.n 800688e <HAL_TIM_IRQHandler+0xda>
  4933. {
  4934. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  4935. 8006882: f06f 0280 mvn.w r2, #128 ; 0x80
  4936. HAL_TIMEx_BreakCallback(htim);
  4937. 8006886: 4620 mov r0, r4
  4938. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  4939. 8006888: 611a str r2, [r3, #16]
  4940. HAL_TIMEx_BreakCallback(htim);
  4941. 800688a: f000 f8be bl 8006a0a <HAL_TIMEx_BreakCallback>
  4942. }
  4943. }
  4944. /* TIM Trigger detection event */
  4945. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  4946. 800688e: 6823 ldr r3, [r4, #0]
  4947. 8006890: 691a ldr r2, [r3, #16]
  4948. 8006892: 0652 lsls r2, r2, #25
  4949. 8006894: d508 bpl.n 80068a8 <HAL_TIM_IRQHandler+0xf4>
  4950. {
  4951. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  4952. 8006896: 68da ldr r2, [r3, #12]
  4953. 8006898: 0650 lsls r0, r2, #25
  4954. 800689a: d505 bpl.n 80068a8 <HAL_TIM_IRQHandler+0xf4>
  4955. {
  4956. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  4957. 800689c: f06f 0240 mvn.w r2, #64 ; 0x40
  4958. HAL_TIM_TriggerCallback(htim);
  4959. 80068a0: 4620 mov r0, r4
  4960. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  4961. 80068a2: 611a str r2, [r3, #16]
  4962. HAL_TIM_TriggerCallback(htim);
  4963. 80068a4: f7ff ff85 bl 80067b2 <HAL_TIM_TriggerCallback>
  4964. }
  4965. }
  4966. /* TIM commutation event */
  4967. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  4968. 80068a8: 6823 ldr r3, [r4, #0]
  4969. 80068aa: 691a ldr r2, [r3, #16]
  4970. 80068ac: 0691 lsls r1, r2, #26
  4971. 80068ae: d522 bpl.n 80068f6 <HAL_TIM_IRQHandler+0x142>
  4972. {
  4973. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  4974. 80068b0: 68da ldr r2, [r3, #12]
  4975. 80068b2: 0692 lsls r2, r2, #26
  4976. 80068b4: d51f bpl.n 80068f6 <HAL_TIM_IRQHandler+0x142>
  4977. {
  4978. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  4979. 80068b6: f06f 0220 mvn.w r2, #32
  4980. HAL_TIMEx_CommutationCallback(htim);
  4981. 80068ba: 4620 mov r0, r4
  4982. }
  4983. }
  4984. }
  4985. 80068bc: e8bd 4010 ldmia.w sp!, {r4, lr}
  4986. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  4987. 80068c0: 611a str r2, [r3, #16]
  4988. HAL_TIMEx_CommutationCallback(htim);
  4989. 80068c2: f000 b8a1 b.w 8006a08 <HAL_TIMEx_CommutationCallback>
  4990. HAL_TIM_OC_DelayElapsedCallback(htim);
  4991. 80068c6: f7ff ff71 bl 80067ac <HAL_TIM_OC_DelayElapsedCallback>
  4992. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4993. 80068ca: 4620 mov r0, r4
  4994. 80068cc: f7ff ff70 bl 80067b0 <HAL_TIM_PWM_PulseFinishedCallback>
  4995. 80068d0: e783 b.n 80067da <HAL_TIM_IRQHandler+0x26>
  4996. HAL_TIM_OC_DelayElapsedCallback(htim);
  4997. 80068d2: f7ff ff6b bl 80067ac <HAL_TIM_OC_DelayElapsedCallback>
  4998. HAL_TIM_PWM_PulseFinishedCallback(htim);
  4999. 80068d6: 4620 mov r0, r4
  5000. 80068d8: f7ff ff6a bl 80067b0 <HAL_TIM_PWM_PulseFinishedCallback>
  5001. 80068dc: e792 b.n 8006804 <HAL_TIM_IRQHandler+0x50>
  5002. HAL_TIM_OC_DelayElapsedCallback(htim);
  5003. 80068de: f7ff ff65 bl 80067ac <HAL_TIM_OC_DelayElapsedCallback>
  5004. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5005. 80068e2: 4620 mov r0, r4
  5006. 80068e4: f7ff ff64 bl 80067b0 <HAL_TIM_PWM_PulseFinishedCallback>
  5007. 80068e8: e7a0 b.n 800682c <HAL_TIM_IRQHandler+0x78>
  5008. HAL_TIM_OC_DelayElapsedCallback(htim);
  5009. 80068ea: f7ff ff5f bl 80067ac <HAL_TIM_OC_DelayElapsedCallback>
  5010. HAL_TIM_PWM_PulseFinishedCallback(htim);
  5011. 80068ee: 4620 mov r0, r4
  5012. 80068f0: f7ff ff5e bl 80067b0 <HAL_TIM_PWM_PulseFinishedCallback>
  5013. 80068f4: e7af b.n 8006856 <HAL_TIM_IRQHandler+0xa2>
  5014. 80068f6: bd10 pop {r4, pc}
  5015. 080068f8 <TIM_Base_SetConfig>:
  5016. {
  5017. uint32_t tmpcr1 = 0U;
  5018. tmpcr1 = TIMx->CR1;
  5019. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  5020. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5021. 80068f8: 4a24 ldr r2, [pc, #144] ; (800698c <TIM_Base_SetConfig+0x94>)
  5022. tmpcr1 = TIMx->CR1;
  5023. 80068fa: 6803 ldr r3, [r0, #0]
  5024. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  5025. 80068fc: 4290 cmp r0, r2
  5026. 80068fe: d012 beq.n 8006926 <TIM_Base_SetConfig+0x2e>
  5027. 8006900: f502 6200 add.w r2, r2, #2048 ; 0x800
  5028. 8006904: 4290 cmp r0, r2
  5029. 8006906: d00e beq.n 8006926 <TIM_Base_SetConfig+0x2e>
  5030. 8006908: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5031. 800690c: d00b beq.n 8006926 <TIM_Base_SetConfig+0x2e>
  5032. 800690e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5033. 8006912: 4290 cmp r0, r2
  5034. 8006914: d007 beq.n 8006926 <TIM_Base_SetConfig+0x2e>
  5035. 8006916: f502 6280 add.w r2, r2, #1024 ; 0x400
  5036. 800691a: 4290 cmp r0, r2
  5037. 800691c: d003 beq.n 8006926 <TIM_Base_SetConfig+0x2e>
  5038. 800691e: f502 6280 add.w r2, r2, #1024 ; 0x400
  5039. 8006922: 4290 cmp r0, r2
  5040. 8006924: d11d bne.n 8006962 <TIM_Base_SetConfig+0x6a>
  5041. {
  5042. /* Select the Counter Mode */
  5043. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5044. tmpcr1 |= Structure->CounterMode;
  5045. 8006926: 684a ldr r2, [r1, #4]
  5046. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  5047. 8006928: f023 0370 bic.w r3, r3, #112 ; 0x70
  5048. tmpcr1 |= Structure->CounterMode;
  5049. 800692c: 4313 orrs r3, r2
  5050. }
  5051. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  5052. 800692e: 4a17 ldr r2, [pc, #92] ; (800698c <TIM_Base_SetConfig+0x94>)
  5053. 8006930: 4290 cmp r0, r2
  5054. 8006932: d012 beq.n 800695a <TIM_Base_SetConfig+0x62>
  5055. 8006934: f502 6200 add.w r2, r2, #2048 ; 0x800
  5056. 8006938: 4290 cmp r0, r2
  5057. 800693a: d00e beq.n 800695a <TIM_Base_SetConfig+0x62>
  5058. 800693c: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  5059. 8006940: d00b beq.n 800695a <TIM_Base_SetConfig+0x62>
  5060. 8006942: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  5061. 8006946: 4290 cmp r0, r2
  5062. 8006948: d007 beq.n 800695a <TIM_Base_SetConfig+0x62>
  5063. 800694a: f502 6280 add.w r2, r2, #1024 ; 0x400
  5064. 800694e: 4290 cmp r0, r2
  5065. 8006950: d003 beq.n 800695a <TIM_Base_SetConfig+0x62>
  5066. 8006952: f502 6280 add.w r2, r2, #1024 ; 0x400
  5067. 8006956: 4290 cmp r0, r2
  5068. 8006958: d103 bne.n 8006962 <TIM_Base_SetConfig+0x6a>
  5069. {
  5070. /* Set the clock division */
  5071. tmpcr1 &= ~TIM_CR1_CKD;
  5072. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5073. 800695a: 68ca ldr r2, [r1, #12]
  5074. tmpcr1 &= ~TIM_CR1_CKD;
  5075. 800695c: f423 7340 bic.w r3, r3, #768 ; 0x300
  5076. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  5077. 8006960: 4313 orrs r3, r2
  5078. }
  5079. /* Set the auto-reload preload */
  5080. tmpcr1 &= ~TIM_CR1_ARPE;
  5081. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5082. 8006962: 694a ldr r2, [r1, #20]
  5083. tmpcr1 &= ~TIM_CR1_ARPE;
  5084. 8006964: f023 0380 bic.w r3, r3, #128 ; 0x80
  5085. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  5086. 8006968: 4313 orrs r3, r2
  5087. TIMx->CR1 = tmpcr1;
  5088. 800696a: 6003 str r3, [r0, #0]
  5089. /* Set the Autoreload value */
  5090. TIMx->ARR = (uint32_t)Structure->Period ;
  5091. 800696c: 688b ldr r3, [r1, #8]
  5092. 800696e: 62c3 str r3, [r0, #44] ; 0x2c
  5093. /* Set the Prescaler value */
  5094. TIMx->PSC = (uint32_t)Structure->Prescaler;
  5095. 8006970: 680b ldr r3, [r1, #0]
  5096. 8006972: 6283 str r3, [r0, #40] ; 0x28
  5097. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  5098. 8006974: 4b05 ldr r3, [pc, #20] ; (800698c <TIM_Base_SetConfig+0x94>)
  5099. 8006976: 4298 cmp r0, r3
  5100. 8006978: d003 beq.n 8006982 <TIM_Base_SetConfig+0x8a>
  5101. 800697a: f503 6300 add.w r3, r3, #2048 ; 0x800
  5102. 800697e: 4298 cmp r0, r3
  5103. 8006980: d101 bne.n 8006986 <TIM_Base_SetConfig+0x8e>
  5104. {
  5105. /* Set the Repetition Counter value */
  5106. TIMx->RCR = Structure->RepetitionCounter;
  5107. 8006982: 690b ldr r3, [r1, #16]
  5108. 8006984: 6303 str r3, [r0, #48] ; 0x30
  5109. }
  5110. /* Generate an update event to reload the Prescaler
  5111. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  5112. TIMx->EGR = TIM_EGR_UG;
  5113. 8006986: 2301 movs r3, #1
  5114. 8006988: 6143 str r3, [r0, #20]
  5115. 800698a: 4770 bx lr
  5116. 800698c: 40012c00 .word 0x40012c00
  5117. 08006990 <HAL_TIM_Base_Init>:
  5118. {
  5119. 8006990: b510 push {r4, lr}
  5120. if(htim == NULL)
  5121. 8006992: 4604 mov r4, r0
  5122. 8006994: b1a0 cbz r0, 80069c0 <HAL_TIM_Base_Init+0x30>
  5123. if(htim->State == HAL_TIM_STATE_RESET)
  5124. 8006996: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  5125. 800699a: f003 02ff and.w r2, r3, #255 ; 0xff
  5126. 800699e: b91b cbnz r3, 80069a8 <HAL_TIM_Base_Init+0x18>
  5127. htim->Lock = HAL_UNLOCKED;
  5128. 80069a0: f880 203c strb.w r2, [r0, #60] ; 0x3c
  5129. HAL_TIM_Base_MspInit(htim);
  5130. 80069a4: f001 fe82 bl 80086ac <HAL_TIM_Base_MspInit>
  5131. htim->State= HAL_TIM_STATE_BUSY;
  5132. 80069a8: 2302 movs r3, #2
  5133. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5134. 80069aa: 6820 ldr r0, [r4, #0]
  5135. htim->State= HAL_TIM_STATE_BUSY;
  5136. 80069ac: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5137. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  5138. 80069b0: 1d21 adds r1, r4, #4
  5139. 80069b2: f7ff ffa1 bl 80068f8 <TIM_Base_SetConfig>
  5140. htim->State= HAL_TIM_STATE_READY;
  5141. 80069b6: 2301 movs r3, #1
  5142. return HAL_OK;
  5143. 80069b8: 2000 movs r0, #0
  5144. htim->State= HAL_TIM_STATE_READY;
  5145. 80069ba: f884 303d strb.w r3, [r4, #61] ; 0x3d
  5146. return HAL_OK;
  5147. 80069be: bd10 pop {r4, pc}
  5148. return HAL_ERROR;
  5149. 80069c0: 2001 movs r0, #1
  5150. }
  5151. 80069c2: bd10 pop {r4, pc}
  5152. 080069c4 <HAL_TIMEx_MasterConfigSynchronization>:
  5153. /* Check the parameters */
  5154. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  5155. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  5156. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  5157. __HAL_LOCK(htim);
  5158. 80069c4: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  5159. {
  5160. 80069c8: b510 push {r4, lr}
  5161. __HAL_LOCK(htim);
  5162. 80069ca: 2b01 cmp r3, #1
  5163. 80069cc: f04f 0302 mov.w r3, #2
  5164. 80069d0: d018 beq.n 8006a04 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  5165. htim->State = HAL_TIM_STATE_BUSY;
  5166. 80069d2: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5167. /* Reset the MMS Bits */
  5168. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5169. 80069d6: 6803 ldr r3, [r0, #0]
  5170. /* Select the TRGO source */
  5171. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5172. 80069d8: 680c ldr r4, [r1, #0]
  5173. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5174. 80069da: 685a ldr r2, [r3, #4]
  5175. /* Reset the MSM Bit */
  5176. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5177. /* Set or Reset the MSM Bit */
  5178. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5179. 80069dc: 6849 ldr r1, [r1, #4]
  5180. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  5181. 80069de: f022 0270 bic.w r2, r2, #112 ; 0x70
  5182. 80069e2: 605a str r2, [r3, #4]
  5183. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  5184. 80069e4: 685a ldr r2, [r3, #4]
  5185. 80069e6: 4322 orrs r2, r4
  5186. 80069e8: 605a str r2, [r3, #4]
  5187. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  5188. 80069ea: 689a ldr r2, [r3, #8]
  5189. 80069ec: f022 0280 bic.w r2, r2, #128 ; 0x80
  5190. 80069f0: 609a str r2, [r3, #8]
  5191. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  5192. 80069f2: 689a ldr r2, [r3, #8]
  5193. 80069f4: 430a orrs r2, r1
  5194. 80069f6: 609a str r2, [r3, #8]
  5195. htim->State = HAL_TIM_STATE_READY;
  5196. 80069f8: 2301 movs r3, #1
  5197. 80069fa: f880 303d strb.w r3, [r0, #61] ; 0x3d
  5198. __HAL_UNLOCK(htim);
  5199. 80069fe: 2300 movs r3, #0
  5200. 8006a00: f880 303c strb.w r3, [r0, #60] ; 0x3c
  5201. __HAL_LOCK(htim);
  5202. 8006a04: 4618 mov r0, r3
  5203. return HAL_OK;
  5204. }
  5205. 8006a06: bd10 pop {r4, pc}
  5206. 08006a08 <HAL_TIMEx_CommutationCallback>:
  5207. 8006a08: 4770 bx lr
  5208. 08006a0a <HAL_TIMEx_BreakCallback>:
  5209. * @brief Hall Break detection callback in non blocking mode
  5210. * @param htim : TIM handle
  5211. * @retval None
  5212. */
  5213. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  5214. {
  5215. 8006a0a: 4770 bx lr
  5216. 08006a0c <UART_EndRxTransfer>:
  5217. * @retval None
  5218. */
  5219. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  5220. {
  5221. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  5222. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  5223. 8006a0c: 6803 ldr r3, [r0, #0]
  5224. 8006a0e: 68da ldr r2, [r3, #12]
  5225. 8006a10: f422 7290 bic.w r2, r2, #288 ; 0x120
  5226. 8006a14: 60da str r2, [r3, #12]
  5227. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5228. 8006a16: 695a ldr r2, [r3, #20]
  5229. 8006a18: f022 0201 bic.w r2, r2, #1
  5230. 8006a1c: 615a str r2, [r3, #20]
  5231. /* At end of Rx process, restore huart->RxState to Ready */
  5232. huart->RxState = HAL_UART_STATE_READY;
  5233. 8006a1e: 2320 movs r3, #32
  5234. 8006a20: f880 303a strb.w r3, [r0, #58] ; 0x3a
  5235. 8006a24: 4770 bx lr
  5236. ...
  5237. 08006a28 <UART_SetConfig>:
  5238. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  5239. * the configuration information for the specified UART module.
  5240. * @retval None
  5241. */
  5242. static void UART_SetConfig(UART_HandleTypeDef *huart)
  5243. {
  5244. 8006a28: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  5245. assert_param(IS_UART_MODE(huart->Init.Mode));
  5246. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  5247. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  5248. * to huart->Init.StopBits value */
  5249. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5250. 8006a2c: 6805 ldr r5, [r0, #0]
  5251. 8006a2e: 68c2 ldr r2, [r0, #12]
  5252. 8006a30: 692b ldr r3, [r5, #16]
  5253. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  5254. MODIFY_REG(huart->Instance->CR1,
  5255. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  5256. tmpreg);
  5257. #else
  5258. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5259. 8006a32: 6901 ldr r1, [r0, #16]
  5260. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  5261. 8006a34: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  5262. 8006a38: 4313 orrs r3, r2
  5263. 8006a3a: 612b str r3, [r5, #16]
  5264. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5265. 8006a3c: 6883 ldr r3, [r0, #8]
  5266. MODIFY_REG(huart->Instance->CR1,
  5267. 8006a3e: 68ea ldr r2, [r5, #12]
  5268. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5269. 8006a40: 430b orrs r3, r1
  5270. 8006a42: 6941 ldr r1, [r0, #20]
  5271. MODIFY_REG(huart->Instance->CR1,
  5272. 8006a44: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  5273. 8006a48: f022 020c bic.w r2, r2, #12
  5274. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  5275. 8006a4c: 430b orrs r3, r1
  5276. MODIFY_REG(huart->Instance->CR1,
  5277. 8006a4e: 4313 orrs r3, r2
  5278. 8006a50: 60eb str r3, [r5, #12]
  5279. tmpreg);
  5280. #endif /* USART_CR1_OVER8 */
  5281. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  5282. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  5283. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  5284. 8006a52: 696b ldr r3, [r5, #20]
  5285. 8006a54: 6982 ldr r2, [r0, #24]
  5286. 8006a56: f423 7340 bic.w r3, r3, #768 ; 0x300
  5287. 8006a5a: 4313 orrs r3, r2
  5288. 8006a5c: 616b str r3, [r5, #20]
  5289. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5290. }
  5291. }
  5292. #else
  5293. /*-------------------------- USART BRR Configuration ---------------------*/
  5294. if(huart->Instance == USART1)
  5295. 8006a5e: 4b40 ldr r3, [pc, #256] ; (8006b60 <UART_SetConfig+0x138>)
  5296. {
  5297. 8006a60: 4681 mov r9, r0
  5298. if(huart->Instance == USART1)
  5299. 8006a62: 429d cmp r5, r3
  5300. 8006a64: f04f 0419 mov.w r4, #25
  5301. 8006a68: d146 bne.n 8006af8 <UART_SetConfig+0xd0>
  5302. {
  5303. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  5304. 8006a6a: f7ff fd95 bl 8006598 <HAL_RCC_GetPCLK2Freq>
  5305. 8006a6e: fb04 f300 mul.w r3, r4, r0
  5306. 8006a72: f8d9 6004 ldr.w r6, [r9, #4]
  5307. 8006a76: f04f 0864 mov.w r8, #100 ; 0x64
  5308. 8006a7a: 00b6 lsls r6, r6, #2
  5309. 8006a7c: fbb3 f3f6 udiv r3, r3, r6
  5310. 8006a80: fbb3 f3f8 udiv r3, r3, r8
  5311. 8006a84: 011e lsls r6, r3, #4
  5312. 8006a86: f7ff fd87 bl 8006598 <HAL_RCC_GetPCLK2Freq>
  5313. 8006a8a: 4360 muls r0, r4
  5314. 8006a8c: f8d9 3004 ldr.w r3, [r9, #4]
  5315. 8006a90: 009b lsls r3, r3, #2
  5316. 8006a92: fbb0 f7f3 udiv r7, r0, r3
  5317. 8006a96: f7ff fd7f bl 8006598 <HAL_RCC_GetPCLK2Freq>
  5318. 8006a9a: 4360 muls r0, r4
  5319. 8006a9c: f8d9 3004 ldr.w r3, [r9, #4]
  5320. 8006aa0: 009b lsls r3, r3, #2
  5321. 8006aa2: fbb0 f3f3 udiv r3, r0, r3
  5322. 8006aa6: fbb3 f3f8 udiv r3, r3, r8
  5323. 8006aaa: fb08 7313 mls r3, r8, r3, r7
  5324. 8006aae: 011b lsls r3, r3, #4
  5325. 8006ab0: 3332 adds r3, #50 ; 0x32
  5326. 8006ab2: fbb3 f3f8 udiv r3, r3, r8
  5327. 8006ab6: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5328. 8006aba: f7ff fd6d bl 8006598 <HAL_RCC_GetPCLK2Freq>
  5329. 8006abe: 4360 muls r0, r4
  5330. 8006ac0: f8d9 2004 ldr.w r2, [r9, #4]
  5331. 8006ac4: 0092 lsls r2, r2, #2
  5332. 8006ac6: fbb0 faf2 udiv sl, r0, r2
  5333. 8006aca: f7ff fd65 bl 8006598 <HAL_RCC_GetPCLK2Freq>
  5334. }
  5335. else
  5336. {
  5337. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  5338. 8006ace: 4360 muls r0, r4
  5339. 8006ad0: f8d9 3004 ldr.w r3, [r9, #4]
  5340. 8006ad4: 009b lsls r3, r3, #2
  5341. 8006ad6: fbb0 f3f3 udiv r3, r0, r3
  5342. 8006ada: fbb3 f3f8 udiv r3, r3, r8
  5343. 8006ade: fb08 a313 mls r3, r8, r3, sl
  5344. 8006ae2: 011b lsls r3, r3, #4
  5345. 8006ae4: 3332 adds r3, #50 ; 0x32
  5346. 8006ae6: fbb3 f3f8 udiv r3, r3, r8
  5347. 8006aea: f003 030f and.w r3, r3, #15
  5348. 8006aee: 433b orrs r3, r7
  5349. 8006af0: 4433 add r3, r6
  5350. 8006af2: 60ab str r3, [r5, #8]
  5351. 8006af4: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  5352. 8006af8: f7ff fd3e bl 8006578 <HAL_RCC_GetPCLK1Freq>
  5353. 8006afc: fb04 f300 mul.w r3, r4, r0
  5354. 8006b00: f8d9 6004 ldr.w r6, [r9, #4]
  5355. 8006b04: f04f 0864 mov.w r8, #100 ; 0x64
  5356. 8006b08: 00b6 lsls r6, r6, #2
  5357. 8006b0a: fbb3 f3f6 udiv r3, r3, r6
  5358. 8006b0e: fbb3 f3f8 udiv r3, r3, r8
  5359. 8006b12: 011e lsls r6, r3, #4
  5360. 8006b14: f7ff fd30 bl 8006578 <HAL_RCC_GetPCLK1Freq>
  5361. 8006b18: 4360 muls r0, r4
  5362. 8006b1a: f8d9 3004 ldr.w r3, [r9, #4]
  5363. 8006b1e: 009b lsls r3, r3, #2
  5364. 8006b20: fbb0 f7f3 udiv r7, r0, r3
  5365. 8006b24: f7ff fd28 bl 8006578 <HAL_RCC_GetPCLK1Freq>
  5366. 8006b28: 4360 muls r0, r4
  5367. 8006b2a: f8d9 3004 ldr.w r3, [r9, #4]
  5368. 8006b2e: 009b lsls r3, r3, #2
  5369. 8006b30: fbb0 f3f3 udiv r3, r0, r3
  5370. 8006b34: fbb3 f3f8 udiv r3, r3, r8
  5371. 8006b38: fb08 7313 mls r3, r8, r3, r7
  5372. 8006b3c: 011b lsls r3, r3, #4
  5373. 8006b3e: 3332 adds r3, #50 ; 0x32
  5374. 8006b40: fbb3 f3f8 udiv r3, r3, r8
  5375. 8006b44: f003 07f0 and.w r7, r3, #240 ; 0xf0
  5376. 8006b48: f7ff fd16 bl 8006578 <HAL_RCC_GetPCLK1Freq>
  5377. 8006b4c: 4360 muls r0, r4
  5378. 8006b4e: f8d9 2004 ldr.w r2, [r9, #4]
  5379. 8006b52: 0092 lsls r2, r2, #2
  5380. 8006b54: fbb0 faf2 udiv sl, r0, r2
  5381. 8006b58: f7ff fd0e bl 8006578 <HAL_RCC_GetPCLK1Freq>
  5382. 8006b5c: e7b7 b.n 8006ace <UART_SetConfig+0xa6>
  5383. 8006b5e: bf00 nop
  5384. 8006b60: 40013800 .word 0x40013800
  5385. 08006b64 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  5386. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  5387. 8006b64: b5f8 push {r3, r4, r5, r6, r7, lr}
  5388. 8006b66: 4604 mov r4, r0
  5389. 8006b68: 460e mov r6, r1
  5390. 8006b6a: 4617 mov r7, r2
  5391. 8006b6c: 461d mov r5, r3
  5392. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  5393. 8006b6e: 6821 ldr r1, [r4, #0]
  5394. 8006b70: 680b ldr r3, [r1, #0]
  5395. 8006b72: ea36 0303 bics.w r3, r6, r3
  5396. 8006b76: d101 bne.n 8006b7c <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  5397. return HAL_OK;
  5398. 8006b78: 2000 movs r0, #0
  5399. }
  5400. 8006b7a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5401. if(Timeout != HAL_MAX_DELAY)
  5402. 8006b7c: 1c6b adds r3, r5, #1
  5403. 8006b7e: d0f7 beq.n 8006b70 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  5404. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5405. 8006b80: b995 cbnz r5, 8006ba8 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  5406. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5407. 8006b82: 6823 ldr r3, [r4, #0]
  5408. __HAL_UNLOCK(huart);
  5409. 8006b84: 2003 movs r0, #3
  5410. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  5411. 8006b86: 68da ldr r2, [r3, #12]
  5412. 8006b88: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  5413. 8006b8c: 60da str r2, [r3, #12]
  5414. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5415. 8006b8e: 695a ldr r2, [r3, #20]
  5416. 8006b90: f022 0201 bic.w r2, r2, #1
  5417. 8006b94: 615a str r2, [r3, #20]
  5418. huart->gState = HAL_UART_STATE_READY;
  5419. 8006b96: 2320 movs r3, #32
  5420. 8006b98: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5421. huart->RxState = HAL_UART_STATE_READY;
  5422. 8006b9c: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5423. __HAL_UNLOCK(huart);
  5424. 8006ba0: 2300 movs r3, #0
  5425. 8006ba2: f884 3038 strb.w r3, [r4, #56] ; 0x38
  5426. 8006ba6: bdf8 pop {r3, r4, r5, r6, r7, pc}
  5427. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  5428. 8006ba8: f7fe fc8e bl 80054c8 <HAL_GetTick>
  5429. 8006bac: 1bc0 subs r0, r0, r7
  5430. 8006bae: 4285 cmp r5, r0
  5431. 8006bb0: d2dd bcs.n 8006b6e <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  5432. 8006bb2: e7e6 b.n 8006b82 <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  5433. 08006bb4 <HAL_UART_Init>:
  5434. {
  5435. 8006bb4: b510 push {r4, lr}
  5436. if(huart == NULL)
  5437. 8006bb6: 4604 mov r4, r0
  5438. 8006bb8: b340 cbz r0, 8006c0c <HAL_UART_Init+0x58>
  5439. if(huart->gState == HAL_UART_STATE_RESET)
  5440. 8006bba: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5441. 8006bbe: f003 02ff and.w r2, r3, #255 ; 0xff
  5442. 8006bc2: b91b cbnz r3, 8006bcc <HAL_UART_Init+0x18>
  5443. huart->Lock = HAL_UNLOCKED;
  5444. 8006bc4: f880 2038 strb.w r2, [r0, #56] ; 0x38
  5445. HAL_UART_MspInit(huart);
  5446. 8006bc8: f001 fd84 bl 80086d4 <HAL_UART_MspInit>
  5447. huart->gState = HAL_UART_STATE_BUSY;
  5448. 8006bcc: 2324 movs r3, #36 ; 0x24
  5449. __HAL_UART_DISABLE(huart);
  5450. 8006bce: 6822 ldr r2, [r4, #0]
  5451. huart->gState = HAL_UART_STATE_BUSY;
  5452. 8006bd0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5453. __HAL_UART_DISABLE(huart);
  5454. 8006bd4: 68d3 ldr r3, [r2, #12]
  5455. UART_SetConfig(huart);
  5456. 8006bd6: 4620 mov r0, r4
  5457. __HAL_UART_DISABLE(huart);
  5458. 8006bd8: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  5459. 8006bdc: 60d3 str r3, [r2, #12]
  5460. UART_SetConfig(huart);
  5461. 8006bde: f7ff ff23 bl 8006a28 <UART_SetConfig>
  5462. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5463. 8006be2: 6823 ldr r3, [r4, #0]
  5464. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5465. 8006be4: 2000 movs r0, #0
  5466. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  5467. 8006be6: 691a ldr r2, [r3, #16]
  5468. 8006be8: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  5469. 8006bec: 611a str r2, [r3, #16]
  5470. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  5471. 8006bee: 695a ldr r2, [r3, #20]
  5472. 8006bf0: f022 022a bic.w r2, r2, #42 ; 0x2a
  5473. 8006bf4: 615a str r2, [r3, #20]
  5474. __HAL_UART_ENABLE(huart);
  5475. 8006bf6: 68da ldr r2, [r3, #12]
  5476. 8006bf8: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  5477. 8006bfc: 60da str r2, [r3, #12]
  5478. huart->gState= HAL_UART_STATE_READY;
  5479. 8006bfe: 2320 movs r3, #32
  5480. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5481. 8006c00: 63e0 str r0, [r4, #60] ; 0x3c
  5482. huart->gState= HAL_UART_STATE_READY;
  5483. 8006c02: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5484. huart->RxState= HAL_UART_STATE_READY;
  5485. 8006c06: f884 303a strb.w r3, [r4, #58] ; 0x3a
  5486. return HAL_OK;
  5487. 8006c0a: bd10 pop {r4, pc}
  5488. return HAL_ERROR;
  5489. 8006c0c: 2001 movs r0, #1
  5490. }
  5491. 8006c0e: bd10 pop {r4, pc}
  5492. 08006c10 <HAL_UART_Transmit>:
  5493. {
  5494. 8006c10: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5495. 8006c14: 461f mov r7, r3
  5496. if(huart->gState == HAL_UART_STATE_READY)
  5497. 8006c16: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  5498. {
  5499. 8006c1a: 4604 mov r4, r0
  5500. if(huart->gState == HAL_UART_STATE_READY)
  5501. 8006c1c: 2b20 cmp r3, #32
  5502. {
  5503. 8006c1e: 460d mov r5, r1
  5504. 8006c20: 4690 mov r8, r2
  5505. if(huart->gState == HAL_UART_STATE_READY)
  5506. 8006c22: d14e bne.n 8006cc2 <HAL_UART_Transmit+0xb2>
  5507. if((pData == NULL) || (Size == 0U))
  5508. 8006c24: 2900 cmp r1, #0
  5509. 8006c26: d049 beq.n 8006cbc <HAL_UART_Transmit+0xac>
  5510. 8006c28: 2a00 cmp r2, #0
  5511. 8006c2a: d047 beq.n 8006cbc <HAL_UART_Transmit+0xac>
  5512. __HAL_LOCK(huart);
  5513. 8006c2c: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  5514. 8006c30: 2b01 cmp r3, #1
  5515. 8006c32: d046 beq.n 8006cc2 <HAL_UART_Transmit+0xb2>
  5516. 8006c34: 2301 movs r3, #1
  5517. 8006c36: f880 3038 strb.w r3, [r0, #56] ; 0x38
  5518. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5519. 8006c3a: 2300 movs r3, #0
  5520. 8006c3c: 63c3 str r3, [r0, #60] ; 0x3c
  5521. huart->gState = HAL_UART_STATE_BUSY_TX;
  5522. 8006c3e: 2321 movs r3, #33 ; 0x21
  5523. 8006c40: f880 3039 strb.w r3, [r0, #57] ; 0x39
  5524. tickstart = HAL_GetTick();
  5525. 8006c44: f7fe fc40 bl 80054c8 <HAL_GetTick>
  5526. 8006c48: 4606 mov r6, r0
  5527. huart->TxXferSize = Size;
  5528. 8006c4a: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  5529. huart->TxXferCount = Size;
  5530. 8006c4e: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  5531. while(huart->TxXferCount > 0U)
  5532. 8006c52: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5533. 8006c54: b29b uxth r3, r3
  5534. 8006c56: b96b cbnz r3, 8006c74 <HAL_UART_Transmit+0x64>
  5535. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  5536. 8006c58: 463b mov r3, r7
  5537. 8006c5a: 4632 mov r2, r6
  5538. 8006c5c: 2140 movs r1, #64 ; 0x40
  5539. 8006c5e: 4620 mov r0, r4
  5540. 8006c60: f7ff ff80 bl 8006b64 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5541. 8006c64: b9a8 cbnz r0, 8006c92 <HAL_UART_Transmit+0x82>
  5542. huart->gState = HAL_UART_STATE_READY;
  5543. 8006c66: 2320 movs r3, #32
  5544. __HAL_UNLOCK(huart);
  5545. 8006c68: f884 0038 strb.w r0, [r4, #56] ; 0x38
  5546. huart->gState = HAL_UART_STATE_READY;
  5547. 8006c6c: f884 3039 strb.w r3, [r4, #57] ; 0x39
  5548. return HAL_OK;
  5549. 8006c70: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5550. huart->TxXferCount--;
  5551. 8006c74: 8ce3 ldrh r3, [r4, #38] ; 0x26
  5552. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5553. 8006c76: 4632 mov r2, r6
  5554. huart->TxXferCount--;
  5555. 8006c78: 3b01 subs r3, #1
  5556. 8006c7a: b29b uxth r3, r3
  5557. 8006c7c: 84e3 strh r3, [r4, #38] ; 0x26
  5558. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5559. 8006c7e: 68a3 ldr r3, [r4, #8]
  5560. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5561. 8006c80: 2180 movs r1, #128 ; 0x80
  5562. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5563. 8006c82: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  5564. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5565. 8006c86: 4620 mov r0, r4
  5566. 8006c88: 463b mov r3, r7
  5567. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5568. 8006c8a: d10e bne.n 8006caa <HAL_UART_Transmit+0x9a>
  5569. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5570. 8006c8c: f7ff ff6a bl 8006b64 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5571. 8006c90: b110 cbz r0, 8006c98 <HAL_UART_Transmit+0x88>
  5572. return HAL_TIMEOUT;
  5573. 8006c92: 2003 movs r0, #3
  5574. 8006c94: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5575. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  5576. 8006c98: 882b ldrh r3, [r5, #0]
  5577. 8006c9a: 6822 ldr r2, [r4, #0]
  5578. 8006c9c: f3c3 0308 ubfx r3, r3, #0, #9
  5579. 8006ca0: 6053 str r3, [r2, #4]
  5580. if(huart->Init.Parity == UART_PARITY_NONE)
  5581. 8006ca2: 6923 ldr r3, [r4, #16]
  5582. 8006ca4: b943 cbnz r3, 8006cb8 <HAL_UART_Transmit+0xa8>
  5583. pData +=2U;
  5584. 8006ca6: 3502 adds r5, #2
  5585. 8006ca8: e7d3 b.n 8006c52 <HAL_UART_Transmit+0x42>
  5586. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  5587. 8006caa: f7ff ff5b bl 8006b64 <UART_WaitOnFlagUntilTimeout.constprop.3>
  5588. 8006cae: 2800 cmp r0, #0
  5589. 8006cb0: d1ef bne.n 8006c92 <HAL_UART_Transmit+0x82>
  5590. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  5591. 8006cb2: 6823 ldr r3, [r4, #0]
  5592. 8006cb4: 782a ldrb r2, [r5, #0]
  5593. 8006cb6: 605a str r2, [r3, #4]
  5594. 8006cb8: 3501 adds r5, #1
  5595. 8006cba: e7ca b.n 8006c52 <HAL_UART_Transmit+0x42>
  5596. return HAL_ERROR;
  5597. 8006cbc: 2001 movs r0, #1
  5598. 8006cbe: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5599. return HAL_BUSY;
  5600. 8006cc2: 2002 movs r0, #2
  5601. }
  5602. 8006cc4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5603. 08006cc8 <HAL_UART_Transmit_DMA>:
  5604. {
  5605. 8006cc8: b538 push {r3, r4, r5, lr}
  5606. 8006cca: 4604 mov r4, r0
  5607. 8006ccc: 4613 mov r3, r2
  5608. if(huart->gState == HAL_UART_STATE_READY)
  5609. 8006cce: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  5610. 8006cd2: 2a20 cmp r2, #32
  5611. 8006cd4: d12a bne.n 8006d2c <HAL_UART_Transmit_DMA+0x64>
  5612. if((pData == NULL) || (Size == 0U))
  5613. 8006cd6: b339 cbz r1, 8006d28 <HAL_UART_Transmit_DMA+0x60>
  5614. 8006cd8: b333 cbz r3, 8006d28 <HAL_UART_Transmit_DMA+0x60>
  5615. __HAL_LOCK(huart);
  5616. 8006cda: f894 2038 ldrb.w r2, [r4, #56] ; 0x38
  5617. 8006cde: 2a01 cmp r2, #1
  5618. 8006ce0: d024 beq.n 8006d2c <HAL_UART_Transmit_DMA+0x64>
  5619. 8006ce2: 2201 movs r2, #1
  5620. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5621. 8006ce4: 2500 movs r5, #0
  5622. __HAL_LOCK(huart);
  5623. 8006ce6: f884 2038 strb.w r2, [r4, #56] ; 0x38
  5624. huart->gState = HAL_UART_STATE_BUSY_TX;
  5625. 8006cea: 2221 movs r2, #33 ; 0x21
  5626. huart->TxXferCount = Size;
  5627. 8006cec: 84e3 strh r3, [r4, #38] ; 0x26
  5628. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  5629. 8006cee: 6b20 ldr r0, [r4, #48] ; 0x30
  5630. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5631. 8006cf0: 63e5 str r5, [r4, #60] ; 0x3c
  5632. huart->gState = HAL_UART_STATE_BUSY_TX;
  5633. 8006cf2: f884 2039 strb.w r2, [r4, #57] ; 0x39
  5634. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  5635. 8006cf6: 4a0e ldr r2, [pc, #56] ; (8006d30 <HAL_UART_Transmit_DMA+0x68>)
  5636. huart->TxXferSize = Size;
  5637. 8006cf8: 84a3 strh r3, [r4, #36] ; 0x24
  5638. huart->pTxBuffPtr = pData;
  5639. 8006cfa: 6221 str r1, [r4, #32]
  5640. huart->hdmatx->XferCpltCallback = UART_DMATransmitCplt;
  5641. 8006cfc: 6282 str r2, [r0, #40] ; 0x28
  5642. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  5643. 8006cfe: 4a0d ldr r2, [pc, #52] ; (8006d34 <HAL_UART_Transmit_DMA+0x6c>)
  5644. huart->hdmatx->XferAbortCallback = NULL;
  5645. 8006d00: 6345 str r5, [r0, #52] ; 0x34
  5646. huart->hdmatx->XferHalfCpltCallback = UART_DMATxHalfCplt;
  5647. 8006d02: 62c2 str r2, [r0, #44] ; 0x2c
  5648. huart->hdmatx->XferErrorCallback = UART_DMAError;
  5649. 8006d04: 4a0c ldr r2, [pc, #48] ; (8006d38 <HAL_UART_Transmit_DMA+0x70>)
  5650. 8006d06: 6302 str r2, [r0, #48] ; 0x30
  5651. HAL_DMA_Start_IT(huart->hdmatx, *(uint32_t*)tmp, (uint32_t)&huart->Instance->DR, Size);
  5652. 8006d08: 6822 ldr r2, [r4, #0]
  5653. 8006d0a: 3204 adds r2, #4
  5654. 8006d0c: f7fe ff36 bl 8005b7c <HAL_DMA_Start_IT>
  5655. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  5656. 8006d10: f06f 0240 mvn.w r2, #64 ; 0x40
  5657. 8006d14: 6823 ldr r3, [r4, #0]
  5658. return HAL_OK;
  5659. 8006d16: 4628 mov r0, r5
  5660. __HAL_UART_CLEAR_FLAG(huart, UART_FLAG_TC);
  5661. 8006d18: 601a str r2, [r3, #0]
  5662. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  5663. 8006d1a: 695a ldr r2, [r3, #20]
  5664. __HAL_UNLOCK(huart);
  5665. 8006d1c: f884 5038 strb.w r5, [r4, #56] ; 0x38
  5666. SET_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  5667. 8006d20: f042 0280 orr.w r2, r2, #128 ; 0x80
  5668. 8006d24: 615a str r2, [r3, #20]
  5669. return HAL_OK;
  5670. 8006d26: bd38 pop {r3, r4, r5, pc}
  5671. return HAL_ERROR;
  5672. 8006d28: 2001 movs r0, #1
  5673. 8006d2a: bd38 pop {r3, r4, r5, pc}
  5674. return HAL_BUSY;
  5675. 8006d2c: 2002 movs r0, #2
  5676. }
  5677. 8006d2e: bd38 pop {r3, r4, r5, pc}
  5678. 8006d30: 08006dcf .word 0x08006dcf
  5679. 8006d34: 08006dfd .word 0x08006dfd
  5680. 8006d38: 08006ec9 .word 0x08006ec9
  5681. 08006d3c <HAL_UART_Receive_DMA>:
  5682. {
  5683. 8006d3c: 4613 mov r3, r2
  5684. if(huart->RxState == HAL_UART_STATE_READY)
  5685. 8006d3e: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  5686. {
  5687. 8006d42: b573 push {r0, r1, r4, r5, r6, lr}
  5688. if(huart->RxState == HAL_UART_STATE_READY)
  5689. 8006d44: 2a20 cmp r2, #32
  5690. {
  5691. 8006d46: 4605 mov r5, r0
  5692. if(huart->RxState == HAL_UART_STATE_READY)
  5693. 8006d48: d138 bne.n 8006dbc <HAL_UART_Receive_DMA+0x80>
  5694. if((pData == NULL) || (Size == 0U))
  5695. 8006d4a: 2900 cmp r1, #0
  5696. 8006d4c: d034 beq.n 8006db8 <HAL_UART_Receive_DMA+0x7c>
  5697. 8006d4e: 2b00 cmp r3, #0
  5698. 8006d50: d032 beq.n 8006db8 <HAL_UART_Receive_DMA+0x7c>
  5699. __HAL_LOCK(huart);
  5700. 8006d52: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  5701. 8006d56: 2a01 cmp r2, #1
  5702. 8006d58: d030 beq.n 8006dbc <HAL_UART_Receive_DMA+0x80>
  5703. 8006d5a: 2201 movs r2, #1
  5704. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5705. 8006d5c: 2400 movs r4, #0
  5706. __HAL_LOCK(huart);
  5707. 8006d5e: f880 2038 strb.w r2, [r0, #56] ; 0x38
  5708. huart->RxState = HAL_UART_STATE_BUSY_RX;
  5709. 8006d62: 2222 movs r2, #34 ; 0x22
  5710. huart->pRxBuffPtr = pData;
  5711. 8006d64: 6281 str r1, [r0, #40] ; 0x28
  5712. huart->RxXferSize = Size;
  5713. 8006d66: 8583 strh r3, [r0, #44] ; 0x2c
  5714. huart->ErrorCode = HAL_UART_ERROR_NONE;
  5715. 8006d68: 63c4 str r4, [r0, #60] ; 0x3c
  5716. huart->RxState = HAL_UART_STATE_BUSY_RX;
  5717. 8006d6a: f880 203a strb.w r2, [r0, #58] ; 0x3a
  5718. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  5719. 8006d6e: 6b40 ldr r0, [r0, #52] ; 0x34
  5720. 8006d70: 4a13 ldr r2, [pc, #76] ; (8006dc0 <HAL_UART_Receive_DMA+0x84>)
  5721. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  5722. 8006d72: 682e ldr r6, [r5, #0]
  5723. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  5724. 8006d74: 6282 str r2, [r0, #40] ; 0x28
  5725. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  5726. 8006d76: 4a13 ldr r2, [pc, #76] ; (8006dc4 <HAL_UART_Receive_DMA+0x88>)
  5727. huart->hdmarx->XferAbortCallback = NULL;
  5728. 8006d78: 6344 str r4, [r0, #52] ; 0x34
  5729. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  5730. 8006d7a: 62c2 str r2, [r0, #44] ; 0x2c
  5731. huart->hdmarx->XferErrorCallback = UART_DMAError;
  5732. 8006d7c: 4a12 ldr r2, [pc, #72] ; (8006dc8 <HAL_UART_Receive_DMA+0x8c>)
  5733. 8006d7e: 6302 str r2, [r0, #48] ; 0x30
  5734. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  5735. 8006d80: 460a mov r2, r1
  5736. 8006d82: 1d31 adds r1, r6, #4
  5737. 8006d84: f7fe fefa bl 8005b7c <HAL_DMA_Start_IT>
  5738. return HAL_OK;
  5739. 8006d88: 4620 mov r0, r4
  5740. __HAL_UART_CLEAR_OREFLAG(huart);
  5741. 8006d8a: 682b ldr r3, [r5, #0]
  5742. 8006d8c: 9401 str r4, [sp, #4]
  5743. 8006d8e: 681a ldr r2, [r3, #0]
  5744. 8006d90: 9201 str r2, [sp, #4]
  5745. 8006d92: 685a ldr r2, [r3, #4]
  5746. __HAL_UNLOCK(huart);
  5747. 8006d94: f885 4038 strb.w r4, [r5, #56] ; 0x38
  5748. __HAL_UART_CLEAR_OREFLAG(huart);
  5749. 8006d98: 9201 str r2, [sp, #4]
  5750. 8006d9a: 9a01 ldr r2, [sp, #4]
  5751. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  5752. 8006d9c: 68da ldr r2, [r3, #12]
  5753. 8006d9e: f442 7280 orr.w r2, r2, #256 ; 0x100
  5754. 8006da2: 60da str r2, [r3, #12]
  5755. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5756. 8006da4: 695a ldr r2, [r3, #20]
  5757. 8006da6: f042 0201 orr.w r2, r2, #1
  5758. 8006daa: 615a str r2, [r3, #20]
  5759. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  5760. 8006dac: 695a ldr r2, [r3, #20]
  5761. 8006dae: f042 0240 orr.w r2, r2, #64 ; 0x40
  5762. 8006db2: 615a str r2, [r3, #20]
  5763. }
  5764. 8006db4: b002 add sp, #8
  5765. 8006db6: bd70 pop {r4, r5, r6, pc}
  5766. return HAL_ERROR;
  5767. 8006db8: 2001 movs r0, #1
  5768. 8006dba: e7fb b.n 8006db4 <HAL_UART_Receive_DMA+0x78>
  5769. return HAL_BUSY;
  5770. 8006dbc: 2002 movs r0, #2
  5771. 8006dbe: e7f9 b.n 8006db4 <HAL_UART_Receive_DMA+0x78>
  5772. 8006dc0: 08006e07 .word 0x08006e07
  5773. 8006dc4: 08006ebd .word 0x08006ebd
  5774. 8006dc8: 08006ec9 .word 0x08006ec9
  5775. 08006dcc <HAL_UART_TxCpltCallback>:
  5776. 8006dcc: 4770 bx lr
  5777. 08006dce <UART_DMATransmitCplt>:
  5778. {
  5779. 8006dce: b508 push {r3, lr}
  5780. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5781. 8006dd0: 6803 ldr r3, [r0, #0]
  5782. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  5783. 8006dd2: 6a42 ldr r2, [r0, #36] ; 0x24
  5784. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5785. 8006dd4: 681b ldr r3, [r3, #0]
  5786. 8006dd6: f013 0320 ands.w r3, r3, #32
  5787. 8006dda: d10a bne.n 8006df2 <UART_DMATransmitCplt+0x24>
  5788. huart->TxXferCount = 0U;
  5789. 8006ddc: 84d3 strh r3, [r2, #38] ; 0x26
  5790. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAT);
  5791. 8006dde: 6813 ldr r3, [r2, #0]
  5792. 8006de0: 695a ldr r2, [r3, #20]
  5793. 8006de2: f022 0280 bic.w r2, r2, #128 ; 0x80
  5794. 8006de6: 615a str r2, [r3, #20]
  5795. SET_BIT(huart->Instance->CR1, USART_CR1_TCIE);
  5796. 8006de8: 68da ldr r2, [r3, #12]
  5797. 8006dea: f042 0240 orr.w r2, r2, #64 ; 0x40
  5798. 8006dee: 60da str r2, [r3, #12]
  5799. 8006df0: bd08 pop {r3, pc}
  5800. HAL_UART_TxCpltCallback(huart);
  5801. 8006df2: 4610 mov r0, r2
  5802. 8006df4: f7ff ffea bl 8006dcc <HAL_UART_TxCpltCallback>
  5803. 8006df8: bd08 pop {r3, pc}
  5804. 08006dfa <HAL_UART_TxHalfCpltCallback>:
  5805. 8006dfa: 4770 bx lr
  5806. 08006dfc <UART_DMATxHalfCplt>:
  5807. {
  5808. 8006dfc: b508 push {r3, lr}
  5809. HAL_UART_TxHalfCpltCallback(huart);
  5810. 8006dfe: 6a40 ldr r0, [r0, #36] ; 0x24
  5811. 8006e00: f7ff fffb bl 8006dfa <HAL_UART_TxHalfCpltCallback>
  5812. 8006e04: bd08 pop {r3, pc}
  5813. 08006e06 <UART_DMAReceiveCplt>:
  5814. {
  5815. 8006e06: b508 push {r3, lr}
  5816. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5817. 8006e08: 6803 ldr r3, [r0, #0]
  5818. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  5819. 8006e0a: 6a42 ldr r2, [r0, #36] ; 0x24
  5820. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  5821. 8006e0c: 681b ldr r3, [r3, #0]
  5822. 8006e0e: f013 0320 ands.w r3, r3, #32
  5823. 8006e12: d110 bne.n 8006e36 <UART_DMAReceiveCplt+0x30>
  5824. huart->RxXferCount = 0U;
  5825. 8006e14: 85d3 strh r3, [r2, #46] ; 0x2e
  5826. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  5827. 8006e16: 6813 ldr r3, [r2, #0]
  5828. 8006e18: 68d9 ldr r1, [r3, #12]
  5829. 8006e1a: f421 7180 bic.w r1, r1, #256 ; 0x100
  5830. 8006e1e: 60d9 str r1, [r3, #12]
  5831. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  5832. 8006e20: 6959 ldr r1, [r3, #20]
  5833. 8006e22: f021 0101 bic.w r1, r1, #1
  5834. 8006e26: 6159 str r1, [r3, #20]
  5835. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  5836. 8006e28: 6959 ldr r1, [r3, #20]
  5837. 8006e2a: f021 0140 bic.w r1, r1, #64 ; 0x40
  5838. 8006e2e: 6159 str r1, [r3, #20]
  5839. huart->RxState = HAL_UART_STATE_READY;
  5840. 8006e30: 2320 movs r3, #32
  5841. 8006e32: f882 303a strb.w r3, [r2, #58] ; 0x3a
  5842. HAL_UART_RxCpltCallback(huart);
  5843. 8006e36: 4610 mov r0, r2
  5844. 8006e38: f001 fd70 bl 800891c <HAL_UART_RxCpltCallback>
  5845. 8006e3c: bd08 pop {r3, pc}
  5846. 08006e3e <UART_Receive_IT>:
  5847. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  5848. 8006e3e: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  5849. {
  5850. 8006e42: b510 push {r4, lr}
  5851. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  5852. 8006e44: 2b22 cmp r3, #34 ; 0x22
  5853. 8006e46: d136 bne.n 8006eb6 <UART_Receive_IT+0x78>
  5854. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  5855. 8006e48: 6883 ldr r3, [r0, #8]
  5856. 8006e4a: 6901 ldr r1, [r0, #16]
  5857. 8006e4c: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  5858. 8006e50: 6802 ldr r2, [r0, #0]
  5859. 8006e52: 6a83 ldr r3, [r0, #40] ; 0x28
  5860. 8006e54: d123 bne.n 8006e9e <UART_Receive_IT+0x60>
  5861. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  5862. 8006e56: 6852 ldr r2, [r2, #4]
  5863. if(huart->Init.Parity == UART_PARITY_NONE)
  5864. 8006e58: b9e9 cbnz r1, 8006e96 <UART_Receive_IT+0x58>
  5865. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  5866. 8006e5a: f3c2 0208 ubfx r2, r2, #0, #9
  5867. 8006e5e: f823 2b02 strh.w r2, [r3], #2
  5868. huart->pRxBuffPtr += 1U;
  5869. 8006e62: 6283 str r3, [r0, #40] ; 0x28
  5870. if(--huart->RxXferCount == 0U)
  5871. 8006e64: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  5872. 8006e66: 3c01 subs r4, #1
  5873. 8006e68: b2a4 uxth r4, r4
  5874. 8006e6a: 85c4 strh r4, [r0, #46] ; 0x2e
  5875. 8006e6c: b98c cbnz r4, 8006e92 <UART_Receive_IT+0x54>
  5876. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  5877. 8006e6e: 6803 ldr r3, [r0, #0]
  5878. 8006e70: 68da ldr r2, [r3, #12]
  5879. 8006e72: f022 0220 bic.w r2, r2, #32
  5880. 8006e76: 60da str r2, [r3, #12]
  5881. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  5882. 8006e78: 68da ldr r2, [r3, #12]
  5883. 8006e7a: f422 7280 bic.w r2, r2, #256 ; 0x100
  5884. 8006e7e: 60da str r2, [r3, #12]
  5885. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  5886. 8006e80: 695a ldr r2, [r3, #20]
  5887. 8006e82: f022 0201 bic.w r2, r2, #1
  5888. 8006e86: 615a str r2, [r3, #20]
  5889. huart->RxState = HAL_UART_STATE_READY;
  5890. 8006e88: 2320 movs r3, #32
  5891. 8006e8a: f880 303a strb.w r3, [r0, #58] ; 0x3a
  5892. HAL_UART_RxCpltCallback(huart);
  5893. 8006e8e: f001 fd45 bl 800891c <HAL_UART_RxCpltCallback>
  5894. if(--huart->RxXferCount == 0U)
  5895. 8006e92: 2000 movs r0, #0
  5896. }
  5897. 8006e94: bd10 pop {r4, pc}
  5898. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  5899. 8006e96: b2d2 uxtb r2, r2
  5900. 8006e98: f823 2b01 strh.w r2, [r3], #1
  5901. 8006e9c: e7e1 b.n 8006e62 <UART_Receive_IT+0x24>
  5902. if(huart->Init.Parity == UART_PARITY_NONE)
  5903. 8006e9e: b921 cbnz r1, 8006eaa <UART_Receive_IT+0x6c>
  5904. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  5905. 8006ea0: 1c59 adds r1, r3, #1
  5906. 8006ea2: 6852 ldr r2, [r2, #4]
  5907. 8006ea4: 6281 str r1, [r0, #40] ; 0x28
  5908. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  5909. 8006ea6: 701a strb r2, [r3, #0]
  5910. 8006ea8: e7dc b.n 8006e64 <UART_Receive_IT+0x26>
  5911. 8006eaa: 6852 ldr r2, [r2, #4]
  5912. 8006eac: 1c59 adds r1, r3, #1
  5913. 8006eae: 6281 str r1, [r0, #40] ; 0x28
  5914. 8006eb0: f002 027f and.w r2, r2, #127 ; 0x7f
  5915. 8006eb4: e7f7 b.n 8006ea6 <UART_Receive_IT+0x68>
  5916. return HAL_BUSY;
  5917. 8006eb6: 2002 movs r0, #2
  5918. 8006eb8: bd10 pop {r4, pc}
  5919. 08006eba <HAL_UART_RxHalfCpltCallback>:
  5920. 8006eba: 4770 bx lr
  5921. 08006ebc <UART_DMARxHalfCplt>:
  5922. {
  5923. 8006ebc: b508 push {r3, lr}
  5924. HAL_UART_RxHalfCpltCallback(huart);
  5925. 8006ebe: 6a40 ldr r0, [r0, #36] ; 0x24
  5926. 8006ec0: f7ff fffb bl 8006eba <HAL_UART_RxHalfCpltCallback>
  5927. 8006ec4: bd08 pop {r3, pc}
  5928. 08006ec6 <HAL_UART_ErrorCallback>:
  5929. 8006ec6: 4770 bx lr
  5930. 08006ec8 <UART_DMAError>:
  5931. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  5932. 8006ec8: 6a41 ldr r1, [r0, #36] ; 0x24
  5933. {
  5934. 8006eca: b508 push {r3, lr}
  5935. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  5936. 8006ecc: 680b ldr r3, [r1, #0]
  5937. 8006ece: 695a ldr r2, [r3, #20]
  5938. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  5939. 8006ed0: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  5940. 8006ed4: 2821 cmp r0, #33 ; 0x21
  5941. 8006ed6: d10a bne.n 8006eee <UART_DMAError+0x26>
  5942. 8006ed8: 0612 lsls r2, r2, #24
  5943. 8006eda: d508 bpl.n 8006eee <UART_DMAError+0x26>
  5944. huart->TxXferCount = 0U;
  5945. 8006edc: 2200 movs r2, #0
  5946. 8006ede: 84ca strh r2, [r1, #38] ; 0x26
  5947. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  5948. 8006ee0: 68da ldr r2, [r3, #12]
  5949. 8006ee2: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  5950. 8006ee6: 60da str r2, [r3, #12]
  5951. huart->gState = HAL_UART_STATE_READY;
  5952. 8006ee8: 2220 movs r2, #32
  5953. 8006eea: f881 2039 strb.w r2, [r1, #57] ; 0x39
  5954. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  5955. 8006eee: 695b ldr r3, [r3, #20]
  5956. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  5957. 8006ef0: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  5958. 8006ef4: 2a22 cmp r2, #34 ; 0x22
  5959. 8006ef6: d106 bne.n 8006f06 <UART_DMAError+0x3e>
  5960. 8006ef8: 065b lsls r3, r3, #25
  5961. 8006efa: d504 bpl.n 8006f06 <UART_DMAError+0x3e>
  5962. huart->RxXferCount = 0U;
  5963. 8006efc: 2300 movs r3, #0
  5964. UART_EndRxTransfer(huart);
  5965. 8006efe: 4608 mov r0, r1
  5966. huart->RxXferCount = 0U;
  5967. 8006f00: 85cb strh r3, [r1, #46] ; 0x2e
  5968. UART_EndRxTransfer(huart);
  5969. 8006f02: f7ff fd83 bl 8006a0c <UART_EndRxTransfer>
  5970. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  5971. 8006f06: 6bcb ldr r3, [r1, #60] ; 0x3c
  5972. HAL_UART_ErrorCallback(huart);
  5973. 8006f08: 4608 mov r0, r1
  5974. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  5975. 8006f0a: f043 0310 orr.w r3, r3, #16
  5976. 8006f0e: 63cb str r3, [r1, #60] ; 0x3c
  5977. HAL_UART_ErrorCallback(huart);
  5978. 8006f10: f7ff ffd9 bl 8006ec6 <HAL_UART_ErrorCallback>
  5979. 8006f14: bd08 pop {r3, pc}
  5980. ...
  5981. 08006f18 <HAL_UART_IRQHandler>:
  5982. uint32_t isrflags = READ_REG(huart->Instance->SR);
  5983. 8006f18: 6803 ldr r3, [r0, #0]
  5984. {
  5985. 8006f1a: b570 push {r4, r5, r6, lr}
  5986. uint32_t isrflags = READ_REG(huart->Instance->SR);
  5987. 8006f1c: 681a ldr r2, [r3, #0]
  5988. {
  5989. 8006f1e: 4604 mov r4, r0
  5990. if(errorflags == RESET)
  5991. 8006f20: 0716 lsls r6, r2, #28
  5992. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  5993. 8006f22: 68d9 ldr r1, [r3, #12]
  5994. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  5995. 8006f24: 695d ldr r5, [r3, #20]
  5996. if(errorflags == RESET)
  5997. 8006f26: d107 bne.n 8006f38 <HAL_UART_IRQHandler+0x20>
  5998. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  5999. 8006f28: 0696 lsls r6, r2, #26
  6000. 8006f2a: d55a bpl.n 8006fe2 <HAL_UART_IRQHandler+0xca>
  6001. 8006f2c: 068d lsls r5, r1, #26
  6002. 8006f2e: d558 bpl.n 8006fe2 <HAL_UART_IRQHandler+0xca>
  6003. }
  6004. 8006f30: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6005. UART_Receive_IT(huart);
  6006. 8006f34: f7ff bf83 b.w 8006e3e <UART_Receive_IT>
  6007. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  6008. 8006f38: f015 0501 ands.w r5, r5, #1
  6009. 8006f3c: d102 bne.n 8006f44 <HAL_UART_IRQHandler+0x2c>
  6010. 8006f3e: f411 7f90 tst.w r1, #288 ; 0x120
  6011. 8006f42: d04e beq.n 8006fe2 <HAL_UART_IRQHandler+0xca>
  6012. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  6013. 8006f44: 07d3 lsls r3, r2, #31
  6014. 8006f46: d505 bpl.n 8006f54 <HAL_UART_IRQHandler+0x3c>
  6015. 8006f48: 05ce lsls r6, r1, #23
  6016. huart->ErrorCode |= HAL_UART_ERROR_PE;
  6017. 8006f4a: bf42 ittt mi
  6018. 8006f4c: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  6019. 8006f4e: f043 0301 orrmi.w r3, r3, #1
  6020. 8006f52: 63e3 strmi r3, [r4, #60] ; 0x3c
  6021. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6022. 8006f54: 0750 lsls r0, r2, #29
  6023. 8006f56: d504 bpl.n 8006f62 <HAL_UART_IRQHandler+0x4a>
  6024. 8006f58: b11d cbz r5, 8006f62 <HAL_UART_IRQHandler+0x4a>
  6025. huart->ErrorCode |= HAL_UART_ERROR_NE;
  6026. 8006f5a: 6be3 ldr r3, [r4, #60] ; 0x3c
  6027. 8006f5c: f043 0302 orr.w r3, r3, #2
  6028. 8006f60: 63e3 str r3, [r4, #60] ; 0x3c
  6029. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6030. 8006f62: 0793 lsls r3, r2, #30
  6031. 8006f64: d504 bpl.n 8006f70 <HAL_UART_IRQHandler+0x58>
  6032. 8006f66: b11d cbz r5, 8006f70 <HAL_UART_IRQHandler+0x58>
  6033. huart->ErrorCode |= HAL_UART_ERROR_FE;
  6034. 8006f68: 6be3 ldr r3, [r4, #60] ; 0x3c
  6035. 8006f6a: f043 0304 orr.w r3, r3, #4
  6036. 8006f6e: 63e3 str r3, [r4, #60] ; 0x3c
  6037. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  6038. 8006f70: 0716 lsls r6, r2, #28
  6039. 8006f72: d504 bpl.n 8006f7e <HAL_UART_IRQHandler+0x66>
  6040. 8006f74: b11d cbz r5, 8006f7e <HAL_UART_IRQHandler+0x66>
  6041. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  6042. 8006f76: 6be3 ldr r3, [r4, #60] ; 0x3c
  6043. 8006f78: f043 0308 orr.w r3, r3, #8
  6044. 8006f7c: 63e3 str r3, [r4, #60] ; 0x3c
  6045. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  6046. 8006f7e: 6be3 ldr r3, [r4, #60] ; 0x3c
  6047. 8006f80: 2b00 cmp r3, #0
  6048. 8006f82: d066 beq.n 8007052 <HAL_UART_IRQHandler+0x13a>
  6049. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  6050. 8006f84: 0695 lsls r5, r2, #26
  6051. 8006f86: d504 bpl.n 8006f92 <HAL_UART_IRQHandler+0x7a>
  6052. 8006f88: 0688 lsls r0, r1, #26
  6053. 8006f8a: d502 bpl.n 8006f92 <HAL_UART_IRQHandler+0x7a>
  6054. UART_Receive_IT(huart);
  6055. 8006f8c: 4620 mov r0, r4
  6056. 8006f8e: f7ff ff56 bl 8006e3e <UART_Receive_IT>
  6057. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6058. 8006f92: 6823 ldr r3, [r4, #0]
  6059. UART_EndRxTransfer(huart);
  6060. 8006f94: 4620 mov r0, r4
  6061. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  6062. 8006f96: 695d ldr r5, [r3, #20]
  6063. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  6064. 8006f98: 6be2 ldr r2, [r4, #60] ; 0x3c
  6065. 8006f9a: 0711 lsls r1, r2, #28
  6066. 8006f9c: d402 bmi.n 8006fa4 <HAL_UART_IRQHandler+0x8c>
  6067. 8006f9e: f015 0540 ands.w r5, r5, #64 ; 0x40
  6068. 8006fa2: d01a beq.n 8006fda <HAL_UART_IRQHandler+0xc2>
  6069. UART_EndRxTransfer(huart);
  6070. 8006fa4: f7ff fd32 bl 8006a0c <UART_EndRxTransfer>
  6071. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  6072. 8006fa8: 6823 ldr r3, [r4, #0]
  6073. 8006faa: 695a ldr r2, [r3, #20]
  6074. 8006fac: 0652 lsls r2, r2, #25
  6075. 8006fae: d510 bpl.n 8006fd2 <HAL_UART_IRQHandler+0xba>
  6076. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6077. 8006fb0: 695a ldr r2, [r3, #20]
  6078. if(huart->hdmarx != NULL)
  6079. 8006fb2: 6b60 ldr r0, [r4, #52] ; 0x34
  6080. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  6081. 8006fb4: f022 0240 bic.w r2, r2, #64 ; 0x40
  6082. 8006fb8: 615a str r2, [r3, #20]
  6083. if(huart->hdmarx != NULL)
  6084. 8006fba: b150 cbz r0, 8006fd2 <HAL_UART_IRQHandler+0xba>
  6085. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  6086. 8006fbc: 4b25 ldr r3, [pc, #148] ; (8007054 <HAL_UART_IRQHandler+0x13c>)
  6087. 8006fbe: 6343 str r3, [r0, #52] ; 0x34
  6088. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  6089. 8006fc0: f7fe fe1a bl 8005bf8 <HAL_DMA_Abort_IT>
  6090. 8006fc4: 2800 cmp r0, #0
  6091. 8006fc6: d044 beq.n 8007052 <HAL_UART_IRQHandler+0x13a>
  6092. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6093. 8006fc8: 6b60 ldr r0, [r4, #52] ; 0x34
  6094. }
  6095. 8006fca: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6096. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  6097. 8006fce: 6b43 ldr r3, [r0, #52] ; 0x34
  6098. 8006fd0: 4718 bx r3
  6099. HAL_UART_ErrorCallback(huart);
  6100. 8006fd2: 4620 mov r0, r4
  6101. 8006fd4: f7ff ff77 bl 8006ec6 <HAL_UART_ErrorCallback>
  6102. 8006fd8: bd70 pop {r4, r5, r6, pc}
  6103. HAL_UART_ErrorCallback(huart);
  6104. 8006fda: f7ff ff74 bl 8006ec6 <HAL_UART_ErrorCallback>
  6105. huart->ErrorCode = HAL_UART_ERROR_NONE;
  6106. 8006fde: 63e5 str r5, [r4, #60] ; 0x3c
  6107. 8006fe0: bd70 pop {r4, r5, r6, pc}
  6108. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  6109. 8006fe2: 0616 lsls r6, r2, #24
  6110. 8006fe4: d527 bpl.n 8007036 <HAL_UART_IRQHandler+0x11e>
  6111. 8006fe6: 060d lsls r5, r1, #24
  6112. 8006fe8: d525 bpl.n 8007036 <HAL_UART_IRQHandler+0x11e>
  6113. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  6114. 8006fea: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  6115. 8006fee: 2a21 cmp r2, #33 ; 0x21
  6116. 8006ff0: d12f bne.n 8007052 <HAL_UART_IRQHandler+0x13a>
  6117. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  6118. 8006ff2: 68a2 ldr r2, [r4, #8]
  6119. 8006ff4: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  6120. 8006ff8: 6a22 ldr r2, [r4, #32]
  6121. 8006ffa: d117 bne.n 800702c <HAL_UART_IRQHandler+0x114>
  6122. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  6123. 8006ffc: 8811 ldrh r1, [r2, #0]
  6124. 8006ffe: f3c1 0108 ubfx r1, r1, #0, #9
  6125. 8007002: 6059 str r1, [r3, #4]
  6126. if(huart->Init.Parity == UART_PARITY_NONE)
  6127. 8007004: 6921 ldr r1, [r4, #16]
  6128. 8007006: b979 cbnz r1, 8007028 <HAL_UART_IRQHandler+0x110>
  6129. huart->pTxBuffPtr += 2U;
  6130. 8007008: 3202 adds r2, #2
  6131. huart->pTxBuffPtr += 1U;
  6132. 800700a: 6222 str r2, [r4, #32]
  6133. if(--huart->TxXferCount == 0U)
  6134. 800700c: 8ce2 ldrh r2, [r4, #38] ; 0x26
  6135. 800700e: 3a01 subs r2, #1
  6136. 8007010: b292 uxth r2, r2
  6137. 8007012: 84e2 strh r2, [r4, #38] ; 0x26
  6138. 8007014: b9ea cbnz r2, 8007052 <HAL_UART_IRQHandler+0x13a>
  6139. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  6140. 8007016: 68da ldr r2, [r3, #12]
  6141. 8007018: f022 0280 bic.w r2, r2, #128 ; 0x80
  6142. 800701c: 60da str r2, [r3, #12]
  6143. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  6144. 800701e: 68da ldr r2, [r3, #12]
  6145. 8007020: f042 0240 orr.w r2, r2, #64 ; 0x40
  6146. 8007024: 60da str r2, [r3, #12]
  6147. 8007026: bd70 pop {r4, r5, r6, pc}
  6148. huart->pTxBuffPtr += 1U;
  6149. 8007028: 3201 adds r2, #1
  6150. 800702a: e7ee b.n 800700a <HAL_UART_IRQHandler+0xf2>
  6151. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  6152. 800702c: 1c51 adds r1, r2, #1
  6153. 800702e: 6221 str r1, [r4, #32]
  6154. 8007030: 7812 ldrb r2, [r2, #0]
  6155. 8007032: 605a str r2, [r3, #4]
  6156. 8007034: e7ea b.n 800700c <HAL_UART_IRQHandler+0xf4>
  6157. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  6158. 8007036: 0650 lsls r0, r2, #25
  6159. 8007038: d50b bpl.n 8007052 <HAL_UART_IRQHandler+0x13a>
  6160. 800703a: 064a lsls r2, r1, #25
  6161. 800703c: d509 bpl.n 8007052 <HAL_UART_IRQHandler+0x13a>
  6162. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6163. 800703e: 68da ldr r2, [r3, #12]
  6164. HAL_UART_TxCpltCallback(huart);
  6165. 8007040: 4620 mov r0, r4
  6166. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  6167. 8007042: f022 0240 bic.w r2, r2, #64 ; 0x40
  6168. 8007046: 60da str r2, [r3, #12]
  6169. huart->gState = HAL_UART_STATE_READY;
  6170. 8007048: 2320 movs r3, #32
  6171. 800704a: f884 3039 strb.w r3, [r4, #57] ; 0x39
  6172. HAL_UART_TxCpltCallback(huart);
  6173. 800704e: f7ff febd bl 8006dcc <HAL_UART_TxCpltCallback>
  6174. 8007052: bd70 pop {r4, r5, r6, pc}
  6175. 8007054: 08007059 .word 0x08007059
  6176. 08007058 <UART_DMAAbortOnError>:
  6177. {
  6178. 8007058: b508 push {r3, lr}
  6179. huart->RxXferCount = 0x00U;
  6180. 800705a: 2300 movs r3, #0
  6181. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  6182. 800705c: 6a40 ldr r0, [r0, #36] ; 0x24
  6183. huart->RxXferCount = 0x00U;
  6184. 800705e: 85c3 strh r3, [r0, #46] ; 0x2e
  6185. huart->TxXferCount = 0x00U;
  6186. 8007060: 84c3 strh r3, [r0, #38] ; 0x26
  6187. HAL_UART_ErrorCallback(huart);
  6188. 8007062: f7ff ff30 bl 8006ec6 <HAL_UART_ErrorCallback>
  6189. 8007066: bd08 pop {r3, pc}
  6190. 08007068 <SubmitDAC>:
  6191. *
  6192. * Created on: 2019. 7. 30.
  6193. * Author: parkyj
  6194. */
  6195. #include "ad5318.h"
  6196. void SubmitDAC(uint16_t ShiftTarget) {
  6197. 8007068: b570 push {r4, r5, r6, lr}
  6198. char i; /* serial counter */
  6199. // printf("ShiftTarget : %x \r\n",ShiftTarget);
  6200. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6201. 800706a: 2200 movs r2, #0
  6202. void SubmitDAC(uint16_t ShiftTarget) {
  6203. 800706c: 4605 mov r5, r0
  6204. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6205. 800706e: 2104 movs r1, #4
  6206. 8007070: 4824 ldr r0, [pc, #144] ; (8007104 <SubmitDAC+0x9c>)
  6207. 8007072: f7fe fffd bl 8006070 <HAL_GPIO_WritePin>
  6208. 8007076: 2410 movs r4, #16
  6209. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6210. HAL_GPIO_WritePin(DA_SCLK_GPIO_Port, DA_SCLK_Pin, GPIO_PIN_SET); /* rise clk line again */
  6211. 8007078: 4e22 ldr r6, [pc, #136] ; (8007104 <SubmitDAC+0x9c>)
  6212. 800707a: 2201 movs r2, #1
  6213. 800707c: 2108 movs r1, #8
  6214. 800707e: 4630 mov r0, r6
  6215. 8007080: f7fe fff6 bl 8006070 <HAL_GPIO_WritePin>
  6216. if (ShiftTarget & 0x8000) HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_SET);
  6217. 8007084: 042b lsls r3, r5, #16
  6218. 8007086: bf4c ite mi
  6219. 8007088: 2201 movmi r2, #1
  6220. else HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_RESET); /* set data bit */
  6221. 800708a: 2200 movpl r2, #0
  6222. 800708c: 2110 movs r1, #16
  6223. 800708e: 4630 mov r0, r6
  6224. 8007090: f7fe ffee bl 8006070 <HAL_GPIO_WritePin>
  6225. 8007094: 3c01 subs r4, #1
  6226. HAL_GPIO_WritePin(DA_SCLK_GPIO_Port, DA_SCLK_Pin, GPIO_PIN_RESET); /* lower clock line */
  6227. 8007096: 2200 movs r2, #0
  6228. 8007098: 2108 movs r1, #8
  6229. 800709a: 4630 mov r0, r6
  6230. 800709c: f7fe ffe8 bl 8006070 <HAL_GPIO_WritePin>
  6231. ShiftTarget <<= 1;
  6232. 80070a0: 006d lsls r5, r5, #1
  6233. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6234. 80070a2: f014 04ff ands.w r4, r4, #255 ; 0xff
  6235. ShiftTarget <<= 1;
  6236. 80070a6: b2ad uxth r5, r5
  6237. for (i=0;i < 16;i++) { /* loop through all 16 data bits */
  6238. 80070a8: d1e7 bne.n 800707a <SubmitDAC+0x12>
  6239. }
  6240. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_SET);
  6241. 80070aa: 2201 movs r2, #1
  6242. 80070ac: f44f 4100 mov.w r1, #32768 ; 0x8000
  6243. 80070b0: 4815 ldr r0, [pc, #84] ; (8007108 <SubmitDAC+0xa0>)
  6244. 80070b2: f7fe ffdd bl 8006070 <HAL_GPIO_WritePin>
  6245. Pol_Delay_us(10);
  6246. 80070b6: 200a movs r0, #10
  6247. 80070b8: f000 fd84 bl 8007bc4 <Pol_Delay_us>
  6248. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6249. 80070bc: 4622 mov r2, r4
  6250. 80070be: f44f 4100 mov.w r1, #32768 ; 0x8000
  6251. 80070c2: 4811 ldr r0, [pc, #68] ; (8007108 <SubmitDAC+0xa0>)
  6252. 80070c4: f7fe ffd4 bl 8006070 <HAL_GPIO_WritePin>
  6253. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_SET);
  6254. 80070c8: 2201 movs r2, #1
  6255. 80070ca: 2104 movs r1, #4
  6256. 80070cc: 480d ldr r0, [pc, #52] ; (8007104 <SubmitDAC+0x9c>)
  6257. 80070ce: f7fe ffcf bl 8006070 <HAL_GPIO_WritePin>
  6258. HAL_GPIO_WritePin(DA_DIN_GPIO_Port, DA_DIN_Pin, GPIO_PIN_RESET);
  6259. 80070d2: 4622 mov r2, r4
  6260. 80070d4: 2110 movs r1, #16
  6261. 80070d6: 480b ldr r0, [pc, #44] ; (8007104 <SubmitDAC+0x9c>)
  6262. 80070d8: f7fe ffca bl 8006070 <HAL_GPIO_WritePin>
  6263. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_SET);
  6264. 80070dc: 2201 movs r2, #1
  6265. 80070de: f44f 4100 mov.w r1, #32768 ; 0x8000
  6266. 80070e2: 4809 ldr r0, [pc, #36] ; (8007108 <SubmitDAC+0xa0>)
  6267. 80070e4: f7fe ffc4 bl 8006070 <HAL_GPIO_WritePin>
  6268. /* rise DAC SYNC line again */
  6269. HAL_GPIO_WritePin(DA_SYNC_GPIO_Port, DA_SYNC_Pin, GPIO_PIN_RESET);
  6270. 80070e8: 4622 mov r2, r4
  6271. 80070ea: 2104 movs r1, #4
  6272. 80070ec: 4805 ldr r0, [pc, #20] ; (8007104 <SubmitDAC+0x9c>)
  6273. 80070ee: f7fe ffbf bl 8006070 <HAL_GPIO_WritePin>
  6274. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6275. 80070f2: 4622 mov r2, r4
  6276. }
  6277. 80070f4: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  6278. HAL_GPIO_WritePin(DA_LDAC_GPIO_Port, DA_LDAC_Pin, GPIO_PIN_RESET);
  6279. 80070f8: f44f 4100 mov.w r1, #32768 ; 0x8000
  6280. 80070fc: 4802 ldr r0, [pc, #8] ; (8007108 <SubmitDAC+0xa0>)
  6281. 80070fe: f7fe bfb7 b.w 8006070 <HAL_GPIO_WritePin>
  6282. 8007102: bf00 nop
  6283. 8007104: 40012000 .word 0x40012000
  6284. 8007108: 40011400 .word 0x40011400
  6285. 0800710c <BDA4601_atten_ctrl>:
  6286. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,0);
  6287. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,0);
  6288. }
  6289. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6290. 800710c: b084 sub sp, #16
  6291. 800710e: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6292. 8007112: ac0a add r4, sp, #40 ; 0x28
  6293. 8007114: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6294. 8007118: 9e0e ldr r6, [sp, #56] ; 0x38
  6295. 800711a: f8bd 703c ldrh.w r7, [sp, #60] ; 0x3c
  6296. printf("BDA4601_atten_ctrl : %x \r\n",data);
  6297. #endif /* DEBUG_PRINT */
  6298. #endif /* DEBUG_PRINT */
  6299. data = 4 * data;
  6300. temp = (uint8_t)data;
  6301. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6302. 800711e: 2200 movs r2, #0
  6303. 8007120: 4639 mov r1, r7
  6304. 8007122: 4681 mov r9, r0
  6305. 8007124: 4630 mov r0, r6
  6306. void BDA4601_atten_ctrl(BDA4601_st BDA ,uint8_t data){
  6307. 8007126: f89d 5040 ldrb.w r5, [sp, #64] ; 0x40
  6308. 800712a: f8bd a02c ldrh.w sl, [sp, #44] ; 0x2c
  6309. 800712e: f8dd 8030 ldr.w r8, [sp, #48] ; 0x30
  6310. 8007132: f8bd b034 ldrh.w fp, [sp, #52] ; 0x34
  6311. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6312. 8007136: f7fe ff9b bl 8006070 <HAL_GPIO_WritePin>
  6313. HAL_Delay(1);
  6314. 800713a: 2001 movs r0, #1
  6315. 800713c: f7fe f9ca bl 80054d4 <HAL_Delay>
  6316. 8007140: 2408 movs r4, #8
  6317. data = 4 * data;
  6318. 8007142: 00ad lsls r5, r5, #2
  6319. 8007144: b2ed uxtb r5, r5
  6320. for(i = 0; i < 8; i++){
  6321. if((uint8_t)temp & 0x01){
  6322. 8007146: f015 0201 ands.w r2, r5, #1
  6323. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_SET);//DATA
  6324. 800714a: bf18 it ne
  6325. 800714c: 2201 movne r2, #1
  6326. }
  6327. else{
  6328. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,BDA.SERIAL_IN_PIN,GPIO_PIN_RESET);//DATA
  6329. 800714e: 4659 mov r1, fp
  6330. 8007150: 4640 mov r0, r8
  6331. 8007152: f7fe ff8d bl 8006070 <HAL_GPIO_WritePin>
  6332. }
  6333. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6334. 8007156: 2201 movs r2, #1
  6335. 8007158: 4651 mov r1, sl
  6336. 800715a: 4648 mov r0, r9
  6337. 800715c: f7fe ff88 bl 8006070 <HAL_GPIO_WritePin>
  6338. HAL_Delay(1);
  6339. 8007160: 2001 movs r0, #1
  6340. 8007162: f7fe f9b7 bl 80054d4 <HAL_Delay>
  6341. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6342. 8007166: 2200 movs r2, #0
  6343. 8007168: 4651 mov r1, sl
  6344. 800716a: 4648 mov r0, r9
  6345. 800716c: f7fe ff80 bl 8006070 <HAL_GPIO_WritePin>
  6346. 8007170: 3c01 subs r4, #1
  6347. HAL_Delay(1);
  6348. 8007172: 2001 movs r0, #1
  6349. 8007174: f7fe f9ae bl 80054d4 <HAL_Delay>
  6350. for(i = 0; i < 8; i++){
  6351. 8007178: f014 04ff ands.w r4, r4, #255 ; 0xff
  6352. temp >>= 1;
  6353. 800717c: ea4f 0555 mov.w r5, r5, lsr #1
  6354. for(i = 0; i < 8; i++){
  6355. 8007180: d1e1 bne.n 8007146 <BDA4601_atten_ctrl+0x3a>
  6356. }
  6357. HAL_GPIO_WritePin(BDA.CLK_PORT,BDA.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6358. 8007182: 4622 mov r2, r4
  6359. 8007184: 4651 mov r1, sl
  6360. 8007186: 4648 mov r0, r9
  6361. 8007188: f7fe ff72 bl 8006070 <HAL_GPIO_WritePin>
  6362. HAL_GPIO_WritePin(BDA.SERIAL_IN_PORT,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6363. 800718c: 4622 mov r2, r4
  6364. 800718e: f44f 4100 mov.w r1, #32768 ; 0x8000
  6365. 8007192: 4640 mov r0, r8
  6366. 8007194: f7fe ff6c bl 8006070 <HAL_GPIO_WritePin>
  6367. HAL_Delay(5);
  6368. 8007198: 2005 movs r0, #5
  6369. 800719a: f7fe f99b bl 80054d4 <HAL_Delay>
  6370. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_SET);//LE
  6371. 800719e: 4639 mov r1, r7
  6372. 80071a0: 2201 movs r2, #1
  6373. 80071a2: 4630 mov r0, r6
  6374. 80071a4: f7fe ff64 bl 8006070 <HAL_GPIO_WritePin>
  6375. HAL_Delay(1);
  6376. 80071a8: 2001 movs r0, #1
  6377. 80071aa: f7fe f993 bl 80054d4 <HAL_Delay>
  6378. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6379. 80071ae: 4622 mov r2, r4
  6380. 80071b0: 4639 mov r1, r7
  6381. 80071b2: 4630 mov r0, r6
  6382. }
  6383. 80071b4: e8bd 4ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6384. 80071b8: b004 add sp, #16
  6385. HAL_GPIO_WritePin(BDA.LE_PORT,BDA.LE_PIN,GPIO_PIN_RESET);
  6386. 80071ba: f7fe bf59 b.w 8006070 <HAL_GPIO_WritePin>
  6387. ...
  6388. 080071c0 <BDA4601_Test>:
  6389. void BDA4601_Test(void){
  6390. 80071c0: b51f push {r0, r1, r2, r3, r4, lr}
  6391. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,0);
  6392. 80071c2: 2400 movs r4, #0
  6393. 80071c4: 4b42 ldr r3, [pc, #264] ; (80072d0 <BDA4601_Test+0x110>)
  6394. 80071c6: 9402 str r4, [sp, #8]
  6395. 80071c8: f103 0210 add.w r2, r3, #16
  6396. 80071cc: e892 0003 ldmia.w r2, {r0, r1}
  6397. 80071d0: e88d 0003 stmia.w sp, {r0, r1}
  6398. 80071d4: cb0f ldmia r3, {r0, r1, r2, r3}
  6399. 80071d6: f7ff ff99 bl 800710c <BDA4601_atten_ctrl>
  6400. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,0);
  6401. 80071da: 4b3e ldr r3, [pc, #248] ; (80072d4 <BDA4601_Test+0x114>)
  6402. 80071dc: 9402 str r4, [sp, #8]
  6403. 80071de: f103 0210 add.w r2, r3, #16
  6404. 80071e2: e892 0003 ldmia.w r2, {r0, r1}
  6405. 80071e6: e88d 0003 stmia.w sp, {r0, r1}
  6406. 80071ea: cb0f ldmia r3, {r0, r1, r2, r3}
  6407. 80071ec: f7ff ff8e bl 800710c <BDA4601_atten_ctrl>
  6408. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,0);
  6409. 80071f0: 4b39 ldr r3, [pc, #228] ; (80072d8 <BDA4601_Test+0x118>)
  6410. 80071f2: 9402 str r4, [sp, #8]
  6411. 80071f4: f103 0210 add.w r2, r3, #16
  6412. 80071f8: e892 0003 ldmia.w r2, {r0, r1}
  6413. 80071fc: e88d 0003 stmia.w sp, {r0, r1}
  6414. 8007200: cb0f ldmia r3, {r0, r1, r2, r3}
  6415. 8007202: f7ff ff83 bl 800710c <BDA4601_atten_ctrl>
  6416. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,0);
  6417. 8007206: 4b35 ldr r3, [pc, #212] ; (80072dc <BDA4601_Test+0x11c>)
  6418. 8007208: 9402 str r4, [sp, #8]
  6419. 800720a: f103 0210 add.w r2, r3, #16
  6420. 800720e: e892 0003 ldmia.w r2, {r0, r1}
  6421. 8007212: e88d 0003 stmia.w sp, {r0, r1}
  6422. 8007216: cb0f ldmia r3, {r0, r1, r2, r3}
  6423. 8007218: f7ff ff78 bl 800710c <BDA4601_atten_ctrl>
  6424. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,0);
  6425. 800721c: 4b30 ldr r3, [pc, #192] ; (80072e0 <BDA4601_Test+0x120>)
  6426. 800721e: 9402 str r4, [sp, #8]
  6427. 8007220: f103 0210 add.w r2, r3, #16
  6428. 8007224: e892 0003 ldmia.w r2, {r0, r1}
  6429. 8007228: e88d 0003 stmia.w sp, {r0, r1}
  6430. 800722c: cb0f ldmia r3, {r0, r1, r2, r3}
  6431. 800722e: f7ff ff6d bl 800710c <BDA4601_atten_ctrl>
  6432. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,0);
  6433. 8007232: 4b2c ldr r3, [pc, #176] ; (80072e4 <BDA4601_Test+0x124>)
  6434. 8007234: 9402 str r4, [sp, #8]
  6435. 8007236: f103 0210 add.w r2, r3, #16
  6436. 800723a: e892 0003 ldmia.w r2, {r0, r1}
  6437. 800723e: e88d 0003 stmia.w sp, {r0, r1}
  6438. 8007242: cb0f ldmia r3, {r0, r1, r2, r3}
  6439. 8007244: f7ff ff62 bl 800710c <BDA4601_atten_ctrl>
  6440. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,0);
  6441. 8007248: 4b27 ldr r3, [pc, #156] ; (80072e8 <BDA4601_Test+0x128>)
  6442. 800724a: 9402 str r4, [sp, #8]
  6443. 800724c: f103 0210 add.w r2, r3, #16
  6444. 8007250: e892 0003 ldmia.w r2, {r0, r1}
  6445. 8007254: e88d 0003 stmia.w sp, {r0, r1}
  6446. 8007258: cb0f ldmia r3, {r0, r1, r2, r3}
  6447. 800725a: f7ff ff57 bl 800710c <BDA4601_atten_ctrl>
  6448. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,0);
  6449. 800725e: 4b23 ldr r3, [pc, #140] ; (80072ec <BDA4601_Test+0x12c>)
  6450. 8007260: 9402 str r4, [sp, #8]
  6451. 8007262: f103 0210 add.w r2, r3, #16
  6452. 8007266: e892 0003 ldmia.w r2, {r0, r1}
  6453. 800726a: e88d 0003 stmia.w sp, {r0, r1}
  6454. 800726e: cb0f ldmia r3, {r0, r1, r2, r3}
  6455. 8007270: f7ff ff4c bl 800710c <BDA4601_atten_ctrl>
  6456. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,0);
  6457. 8007274: 4b1e ldr r3, [pc, #120] ; (80072f0 <BDA4601_Test+0x130>)
  6458. 8007276: 9402 str r4, [sp, #8]
  6459. 8007278: f103 0210 add.w r2, r3, #16
  6460. 800727c: e892 0003 ldmia.w r2, {r0, r1}
  6461. 8007280: e88d 0003 stmia.w sp, {r0, r1}
  6462. 8007284: cb0f ldmia r3, {r0, r1, r2, r3}
  6463. 8007286: f7ff ff41 bl 800710c <BDA4601_atten_ctrl>
  6464. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,0);
  6465. 800728a: 4b1a ldr r3, [pc, #104] ; (80072f4 <BDA4601_Test+0x134>)
  6466. 800728c: 9402 str r4, [sp, #8]
  6467. 800728e: f103 0210 add.w r2, r3, #16
  6468. 8007292: e892 0003 ldmia.w r2, {r0, r1}
  6469. 8007296: e88d 0003 stmia.w sp, {r0, r1}
  6470. 800729a: cb0f ldmia r3, {r0, r1, r2, r3}
  6471. 800729c: f7ff ff36 bl 800710c <BDA4601_atten_ctrl>
  6472. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,0);
  6473. 80072a0: 4b15 ldr r3, [pc, #84] ; (80072f8 <BDA4601_Test+0x138>)
  6474. 80072a2: 9402 str r4, [sp, #8]
  6475. 80072a4: f103 0210 add.w r2, r3, #16
  6476. 80072a8: e892 0003 ldmia.w r2, {r0, r1}
  6477. 80072ac: e88d 0003 stmia.w sp, {r0, r1}
  6478. 80072b0: cb0f ldmia r3, {r0, r1, r2, r3}
  6479. 80072b2: f7ff ff2b bl 800710c <BDA4601_atten_ctrl>
  6480. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,0);
  6481. 80072b6: 4b11 ldr r3, [pc, #68] ; (80072fc <BDA4601_Test+0x13c>)
  6482. 80072b8: 9402 str r4, [sp, #8]
  6483. 80072ba: f103 0210 add.w r2, r3, #16
  6484. 80072be: e892 0003 ldmia.w r2, {r0, r1}
  6485. 80072c2: e88d 0003 stmia.w sp, {r0, r1}
  6486. 80072c6: cb0f ldmia r3, {r0, r1, r2, r3}
  6487. 80072c8: f7ff ff20 bl 800710c <BDA4601_atten_ctrl>
  6488. }
  6489. 80072cc: b004 add sp, #16
  6490. 80072ce: bd10 pop {r4, pc}
  6491. 80072d0: 20000008 .word 0x20000008
  6492. 80072d4: 20000020 .word 0x20000020
  6493. 80072d8: 20000038 .word 0x20000038
  6494. 80072dc: 20000050 .word 0x20000050
  6495. 80072e0: 20000068 .word 0x20000068
  6496. 80072e4: 20000080 .word 0x20000080
  6497. 80072e8: 20000098 .word 0x20000098
  6498. 80072ec: 200000b0 .word 0x200000b0
  6499. 80072f0: 200000c8 .word 0x200000c8
  6500. 80072f4: 200000e0 .word 0x200000e0
  6501. 80072f8: 200000f8 .word 0x200000f8
  6502. 80072fc: 20000110 .word 0x20000110
  6503. 08007300 <STH30_CheckCrc>:
  6504. }
  6505. }
  6506. return crc;
  6507. }
  6508. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  6509. {
  6510. 8007300: b530 push {r4, r5, lr}
  6511. uint8_t bit; // bit mask
  6512. uint8_t crc = 0xFF; // calculated checksum
  6513. 8007302: 23ff movs r3, #255 ; 0xff
  6514. uint8_t byteCtr; // byte counter
  6515. // calculates 8-Bit checksum with given polynomial
  6516. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  6517. 8007304: 4605 mov r5, r0
  6518. 8007306: 1a2c subs r4, r5, r0
  6519. 8007308: b2e4 uxtb r4, r4
  6520. 800730a: 42a1 cmp r1, r4
  6521. 800730c: d803 bhi.n 8007316 <STH30_CheckCrc+0x16>
  6522. else crc = (crc << 1);
  6523. }
  6524. }
  6525. if(crc != checksum) return CHECKSUM_ERROR;
  6526. else return NO_ERROR;
  6527. }
  6528. 800730e: 1a9b subs r3, r3, r2
  6529. 8007310: 4258 negs r0, r3
  6530. 8007312: 4158 adcs r0, r3
  6531. 8007314: bd30 pop {r4, r5, pc}
  6532. crc ^= (data[byteCtr]);
  6533. 8007316: f815 4b01 ldrb.w r4, [r5], #1
  6534. 800731a: 4063 eors r3, r4
  6535. 800731c: 2408 movs r4, #8
  6536. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  6537. 800731e: f013 0f80 tst.w r3, #128 ; 0x80
  6538. 8007322: f104 34ff add.w r4, r4, #4294967295
  6539. 8007326: ea4f 0343 mov.w r3, r3, lsl #1
  6540. 800732a: bf18 it ne
  6541. 800732c: f083 0331 eorne.w r3, r3, #49 ; 0x31
  6542. for(bit = 8; bit > 0; --bit)
  6543. 8007330: f014 04ff ands.w r4, r4, #255 ; 0xff
  6544. else crc = (crc << 1);
  6545. 8007334: b2db uxtb r3, r3
  6546. for(bit = 8; bit > 0; --bit)
  6547. 8007336: d1f2 bne.n 800731e <STH30_CheckCrc+0x1e>
  6548. 8007338: e7e5 b.n 8007306 <STH30_CheckCrc+0x6>
  6549. 0800733a <Bit_Compare>:
  6550. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  6551. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  6552. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6553. }
  6554. #endif // PYJ.2019.07.26_END --
  6555. void Bit_Compare(PE43711_st ATT,uint8_t data,uint8_t Shift_Index){
  6556. 800733a: b084 sub sp, #16
  6557. 800733c: e88d 000f stmia.w sp, {r0, r1, r2, r3}
  6558. 8007340: f89d 2018 ldrb.w r2, [sp, #24]
  6559. 8007344: f89d 301c ldrb.w r3, [sp, #28]
  6560. 8007348: 9802 ldr r0, [sp, #8]
  6561. if(data & (0x01 << Shift_Index)){
  6562. 800734a: 411a asrs r2, r3
  6563. 800734c: f012 0201 ands.w r2, r2, #1
  6564. 8007350: f8bd 100c ldrh.w r1, [sp, #12]
  6565. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_SET);//DATA
  6566. 8007354: bf18 it ne
  6567. 8007356: 2201 movne r2, #1
  6568. }
  6569. else{
  6570. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6571. }
  6572. }
  6573. 8007358: b004 add sp, #16
  6574. HAL_GPIO_WritePin(ATT.DATA_PORT,ATT.DATA_PIN,GPIO_PIN_RESET);//DATA
  6575. 800735a: f7fe be89 b.w 8006070 <HAL_GPIO_WritePin>
  6576. ...
  6577. 08007360 <PE43711_ALL_atten_ctrl>:
  6578. void PE43711_ALL_atten_ctrl(ALL_PE43711_st ATT){
  6579. 8007360: b084 sub sp, #16
  6580. 8007362: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6581. 8007366: b085 sub sp, #20
  6582. 8007368: ac0e add r4, sp, #56 ; 0x38
  6583. 800736a: e884 000f stmia.w r4, {r0, r1, r2, r3}
  6584. 800736e: 9d12 ldr r5, [sp, #72] ; 0x48
  6585. 8007370: f8bd 604c ldrh.w r6, [sp, #76] ; 0x4c
  6586. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6587. 8007374: 2200 movs r2, #0
  6588. 8007376: 4631 mov r1, r6
  6589. 8007378: 4680 mov r8, r0
  6590. 800737a: 4628 mov r0, r5
  6591. 800737c: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  6592. 8007380: f7fe fe76 bl 8006070 <HAL_GPIO_WritePin>
  6593. Pol_Delay_us(10);
  6594. 8007384: 200a movs r0, #10
  6595. 8007386: f000 fc1d bl 8007bc4 <Pol_Delay_us>
  6596. 800738a: 2700 movs r7, #0
  6597. // printf("why not? \r\n");
  6598. for(uint8_t i = 0; i < 8; i++){
  6599. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6600. 800738c: f10d 0b48 add.w fp, sp, #72 ; 0x48
  6601. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6602. 8007390: f10d 0a64 add.w sl, sp, #100 ; 0x64
  6603. Bit_Compare(ATT.ATT0,ATT.data0,i);
  6604. 8007394: f89d 3050 ldrb.w r3, [sp, #80] ; 0x50
  6605. 8007398: b2fc uxtb r4, r7
  6606. 800739a: 9302 str r3, [sp, #8]
  6607. 800739c: 9512 str r5, [sp, #72] ; 0x48
  6608. 800739e: f8ad 604c strh.w r6, [sp, #76] ; 0x4c
  6609. 80073a2: 9403 str r4, [sp, #12]
  6610. 80073a4: e89b 0003 ldmia.w fp, {r0, r1}
  6611. 80073a8: e88d 0003 stmia.w sp, {r0, r1}
  6612. 80073ac: f8cd 8038 str.w r8, [sp, #56] ; 0x38
  6613. 80073b0: f8ad 903c strh.w r9, [sp, #60] ; 0x3c
  6614. 80073b4: ab0e add r3, sp, #56 ; 0x38
  6615. 80073b6: cb0f ldmia r3, {r0, r1, r2, r3}
  6616. 80073b8: f7ff ffbf bl 800733a <Bit_Compare>
  6617. Bit_Compare(ATT.ATT1,ATT.data1,i);
  6618. 80073bc: f89d 306c ldrb.w r3, [sp, #108] ; 0x6c
  6619. 80073c0: 9403 str r4, [sp, #12]
  6620. 80073c2: 9302 str r3, [sp, #8]
  6621. 80073c4: e89a 0003 ldmia.w sl, {r0, r1}
  6622. 80073c8: e88d 0003 stmia.w sp, {r0, r1}
  6623. 80073cc: ab15 add r3, sp, #84 ; 0x54
  6624. 80073ce: cb0f ldmia r3, {r0, r1, r2, r3}
  6625. 80073d0: f7ff ffb3 bl 800733a <Bit_Compare>
  6626. Bit_Compare(ATT.ATT2,ATT.data2,i);
  6627. 80073d4: f89d 3088 ldrb.w r3, [sp, #136] ; 0x88
  6628. 80073d8: 9403 str r4, [sp, #12]
  6629. 80073da: 9302 str r3, [sp, #8]
  6630. 80073dc: ab20 add r3, sp, #128 ; 0x80
  6631. 80073de: e893 0003 ldmia.w r3, {r0, r1}
  6632. 80073e2: e88d 0003 stmia.w sp, {r0, r1}
  6633. 80073e6: ab1c add r3, sp, #112 ; 0x70
  6634. 80073e8: cb0f ldmia r3, {r0, r1, r2, r3}
  6635. 80073ea: f7ff ffa6 bl 800733a <Bit_Compare>
  6636. Bit_Compare(ATT.ATT3,ATT.data3,i);
  6637. 80073ee: f89d 30a4 ldrb.w r3, [sp, #164] ; 0xa4
  6638. 80073f2: 9403 str r4, [sp, #12]
  6639. 80073f4: 9302 str r3, [sp, #8]
  6640. 80073f6: ab27 add r3, sp, #156 ; 0x9c
  6641. 80073f8: e893 0003 ldmia.w r3, {r0, r1}
  6642. 80073fc: e88d 0003 stmia.w sp, {r0, r1}
  6643. 8007400: ab23 add r3, sp, #140 ; 0x8c
  6644. 8007402: cb0f ldmia r3, {r0, r1, r2, r3}
  6645. 8007404: f7ff ff99 bl 800733a <Bit_Compare>
  6646. Bit_Compare(ATT.ATT4,ATT.data4,i);
  6647. 8007408: f89d 30c0 ldrb.w r3, [sp, #192] ; 0xc0
  6648. 800740c: 9403 str r4, [sp, #12]
  6649. 800740e: 9302 str r3, [sp, #8]
  6650. 8007410: ab2e add r3, sp, #184 ; 0xb8
  6651. 8007412: e893 0003 ldmia.w r3, {r0, r1}
  6652. 8007416: e88d 0003 stmia.w sp, {r0, r1}
  6653. 800741a: ab2a add r3, sp, #168 ; 0xa8
  6654. 800741c: cb0f ldmia r3, {r0, r1, r2, r3}
  6655. 800741e: f7ff ff8c bl 800733a <Bit_Compare>
  6656. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_SET);//CLOCK
  6657. 8007422: 2201 movs r2, #1
  6658. 8007424: 4649 mov r1, r9
  6659. 8007426: 4640 mov r0, r8
  6660. 8007428: f7fe fe22 bl 8006070 <HAL_GPIO_WritePin>
  6661. Pol_Delay_us(10);
  6662. 800742c: 200a movs r0, #10
  6663. 800742e: f000 fbc9 bl 8007bc4 <Pol_Delay_us>
  6664. 8007432: 3701 adds r7, #1
  6665. HAL_GPIO_WritePin(ATT.ATT0.CLK_PORT,ATT.ATT0.CLK_PIN,GPIO_PIN_RESET);//CLOCK
  6666. 8007434: 2200 movs r2, #0
  6667. 8007436: 4649 mov r1, r9
  6668. 8007438: 4640 mov r0, r8
  6669. 800743a: f7fe fe19 bl 8006070 <HAL_GPIO_WritePin>
  6670. for(uint8_t i = 0; i < 8; i++){
  6671. 800743e: 2f08 cmp r7, #8
  6672. 8007440: d1a8 bne.n 8007394 <PE43711_ALL_atten_ctrl+0x34>
  6673. }
  6674. HAL_GPIO_WritePin(GPIOB,GPIO_PIN_15,GPIO_PIN_RESET);//DATA
  6675. 8007442: 2200 movs r2, #0
  6676. 8007444: f44f 4100 mov.w r1, #32768 ; 0x8000
  6677. 8007448: 4809 ldr r0, [pc, #36] ; (8007470 <PE43711_ALL_atten_ctrl+0x110>)
  6678. 800744a: f7fe fe11 bl 8006070 <HAL_GPIO_WritePin>
  6679. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_SET);//LE
  6680. 800744e: 4631 mov r1, r6
  6681. 8007450: 2201 movs r2, #1
  6682. 8007452: 4628 mov r0, r5
  6683. 8007454: f7fe fe0c bl 8006070 <HAL_GPIO_WritePin>
  6684. Pol_Delay_us(10);
  6685. 8007458: 200a movs r0, #10
  6686. 800745a: f000 fbb3 bl 8007bc4 <Pol_Delay_us>
  6687. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6688. 800745e: 2200 movs r2, #0
  6689. 8007460: 4631 mov r1, r6
  6690. 8007462: 4628 mov r0, r5
  6691. }
  6692. 8007464: b005 add sp, #20
  6693. 8007466: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6694. 800746a: b004 add sp, #16
  6695. HAL_GPIO_WritePin(ATT.ATT0.LE_PORT,ATT.ATT0.LE_PIN,GPIO_PIN_RESET);
  6696. 800746c: f7fe be00 b.w 8006070 <HAL_GPIO_WritePin>
  6697. 8007470: 40010c00 .word 0x40010c00
  6698. 08007474 <PE43711_PinInit>:
  6699. void PE43711_PinInit(void){
  6700. 8007474: b5f0 push {r4, r5, r6, r7, lr}
  6701. ALL_ATT_3_5G.ATT0 = ATT_3_5G_DL;
  6702. 8007476: 4c21 ldr r4, [pc, #132] ; (80074fc <PE43711_PinInit+0x88>)
  6703. 8007478: 4e21 ldr r6, [pc, #132] ; (8007500 <PE43711_PinInit+0x8c>)
  6704. 800747a: 4625 mov r5, r4
  6705. 800747c: ce0f ldmia r6!, {r0, r1, r2, r3}
  6706. 800747e: c50f stmia r5!, {r0, r1, r2, r3}
  6707. 8007480: e896 0003 ldmia.w r6, {r0, r1}
  6708. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  6709. 8007484: 4f1f ldr r7, [pc, #124] ; (8007504 <PE43711_PinInit+0x90>)
  6710. 8007486: f104 061c add.w r6, r4, #28
  6711. ALL_ATT_3_5G.ATT0 = ATT_3_5G_DL;
  6712. 800748a: e885 0003 stmia.w r5, {r0, r1}
  6713. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  6714. 800748e: cf0f ldmia r7!, {r0, r1, r2, r3}
  6715. 8007490: c60f stmia r6!, {r0, r1, r2, r3}
  6716. 8007492: e897 0003 ldmia.w r7, {r0, r1}
  6717. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  6718. 8007496: 4f1c ldr r7, [pc, #112] ; (8007508 <PE43711_PinInit+0x94>)
  6719. ALL_ATT_3_5G.ATT1 = ATT_3_5G_UL;
  6720. 8007498: e886 0003 stmia.w r6, {r0, r1}
  6721. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  6722. 800749c: cf0f ldmia r7!, {r0, r1, r2, r3}
  6723. 800749e: f104 0638 add.w r6, r4, #56 ; 0x38
  6724. 80074a2: c60f stmia r6!, {r0, r1, r2, r3}
  6725. 80074a4: e897 0003 ldmia.w r7, {r0, r1}
  6726. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  6727. 80074a8: 4f18 ldr r7, [pc, #96] ; (800750c <PE43711_PinInit+0x98>)
  6728. ALL_ATT_3_5G.ATT2 = ATT_3_5G_COM1;
  6729. 80074aa: e886 0003 stmia.w r6, {r0, r1}
  6730. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  6731. 80074ae: cf0f ldmia r7!, {r0, r1, r2, r3}
  6732. 80074b0: f104 0654 add.w r6, r4, #84 ; 0x54
  6733. 80074b4: c60f stmia r6!, {r0, r1, r2, r3}
  6734. 80074b6: e897 0003 ldmia.w r7, {r0, r1}
  6735. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  6736. 80074ba: 4f15 ldr r7, [pc, #84] ; (8007510 <PE43711_PinInit+0x9c>)
  6737. ALL_ATT_3_5G.ATT3 = ATT_3_5G_COM2;
  6738. 80074bc: e886 0003 stmia.w r6, {r0, r1}
  6739. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  6740. 80074c0: cf0f ldmia r7!, {r0, r1, r2, r3}
  6741. 80074c2: f104 0670 add.w r6, r4, #112 ; 0x70
  6742. 80074c6: c60f stmia r6!, {r0, r1, r2, r3}
  6743. 80074c8: e897 0003 ldmia.w r7, {r0, r1}
  6744. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  6745. 80074cc: 2300 movs r3, #0
  6746. void PE43711_PinInit(void){
  6747. 80074ce: b0a1 sub sp, #132 ; 0x84
  6748. ALL_ATT_3_5G.ATT4 = ATT_3_5G_COM3;
  6749. 80074d0: e886 0003 stmia.w r6, {r0, r1}
  6750. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6751. 80074d4: 227c movs r2, #124 ; 0x7c
  6752. 80074d6: 4629 mov r1, r5
  6753. 80074d8: 4668 mov r0, sp
  6754. ALL_ATT_3_5G.data0 = ATTEN_3_5G_Initial_Val;
  6755. 80074da: 7623 strb r3, [r4, #24]
  6756. ALL_ATT_3_5G.data1 = ATTEN_3_5G_Initial_Val;
  6757. 80074dc: f884 3034 strb.w r3, [r4, #52] ; 0x34
  6758. ALL_ATT_3_5G.data2 = ATTEN_3_5G_Initial_Val;
  6759. 80074e0: f884 3050 strb.w r3, [r4, #80] ; 0x50
  6760. ALL_ATT_3_5G.data3 = ATTEN_3_5G_Initial_Val;
  6761. 80074e4: f884 306c strb.w r3, [r4, #108] ; 0x6c
  6762. ALL_ATT_3_5G.data4 = ATTEN_3_5G_Initial_Val;
  6763. 80074e8: f884 3088 strb.w r3, [r4, #136] ; 0x88
  6764. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  6765. 80074ec: f001 ff28 bl 8009340 <memcpy>
  6766. 80074f0: e894 000f ldmia.w r4, {r0, r1, r2, r3}
  6767. 80074f4: f7ff ff34 bl 8007360 <PE43711_ALL_atten_ctrl>
  6768. }
  6769. 80074f8: b021 add sp, #132 ; 0x84
  6770. 80074fa: bdf0 pop {r4, r5, r6, r7, pc}
  6771. 80074fc: 20000440 .word 0x20000440
  6772. 8007500: 20000170 .word 0x20000170
  6773. 8007504: 20000188 .word 0x20000188
  6774. 8007508: 20000128 .word 0x20000128
  6775. 800750c: 20000140 .word 0x20000140
  6776. 8007510: 20000158 .word 0x20000158
  6777. 08007514 <N_Divider_Reg_Create>:
  6778. double N_Reg_Value_Calc(double val){
  6779. return val / 1000;
  6780. }
  6781. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  6782. 8007514: b570 push {r4, r5, r6, lr}
  6783. 8007516: 2302 movs r3, #2
  6784. 8007518: 4604 mov r4, r0
  6785. #ifdef DEBUG_PRINT
  6786. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6787. #endif /* DEBUG_PRINT */
  6788. for(i = 2; i < 14; i++){
  6789. if(_FRAC & 0x01)
  6790. ret += shift_bit << i;
  6791. 800751a: 2501 movs r5, #1
  6792. uint32_t N_Divider_Reg_Create(uint16_t _FRAC,uint16_t _INT,uint8_t _FASTLOCK){
  6793. 800751c: 2000 movs r0, #0
  6794. if(_FRAC & 0x01)
  6795. 800751e: 07e6 lsls r6, r4, #31
  6796. ret += shift_bit << i;
  6797. 8007520: bf48 it mi
  6798. 8007522: fa05 f603 lslmi.w r6, r5, r3
  6799. 8007526: f103 0301 add.w r3, r3, #1
  6800. 800752a: bf48 it mi
  6801. 800752c: 1980 addmi r0, r0, r6
  6802. for(i = 2; i < 14; i++){
  6803. 800752e: 2b0e cmp r3, #14
  6804. _FRAC = _FRAC >> 1;
  6805. 8007530: ea4f 0454 mov.w r4, r4, lsr #1
  6806. for(i = 2; i < 14; i++){
  6807. 8007534: d1f3 bne.n 800751e <N_Divider_Reg_Create+0xa>
  6808. #ifdef DEBUG_PRINT
  6809. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6810. #endif /* DEBUG_PRINT */
  6811. for(i = 14; i < 22; i++){
  6812. if(_INT & 0x01)
  6813. ret += shift_bit << i;
  6814. 8007536: 2401 movs r4, #1
  6815. if(_INT & 0x01)
  6816. 8007538: 07cd lsls r5, r1, #31
  6817. ret += shift_bit << i;
  6818. 800753a: bf48 it mi
  6819. 800753c: fa04 f503 lslmi.w r5, r4, r3
  6820. 8007540: f103 0301 add.w r3, r3, #1
  6821. 8007544: bf48 it mi
  6822. 8007546: 1940 addmi r0, r0, r5
  6823. for(i = 14; i < 22; i++){
  6824. 8007548: 2b16 cmp r3, #22
  6825. _INT = _INT >> 1;
  6826. 800754a: ea4f 0151 mov.w r1, r1, lsr #1
  6827. for(i = 14; i < 22; i++){
  6828. 800754e: d1f3 bne.n 8007538 <N_Divider_Reg_Create+0x24>
  6829. }
  6830. #ifdef DEBUG_PRINT
  6831. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6832. #endif /* DEBUG_PRINT */
  6833. if(_FASTLOCK & 0x01)
  6834. 8007550: 07d3 lsls r3, r2, #31
  6835. ret += shift_bit << i;
  6836. 8007552: bf48 it mi
  6837. 8007554: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  6838. #ifdef DEBUG_PRINT
  6839. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6840. #endif /* DEBUG_PRINT */
  6841. return ret;
  6842. }
  6843. 8007558: bd70 pop {r4, r5, r6, pc}
  6844. 0800755a <R_Divider_Reg_Create>:
  6845. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  6846. 800755a: b5f0 push {r4, r5, r6, r7, lr}
  6847. 800755c: 4606 mov r6, r0
  6848. 800755e: 2001 movs r0, #1
  6849. 8007560: 2402 movs r4, #2
  6850. #ifdef DEBUG_PRINT
  6851. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  6852. #endif /* DEBUG_PRINT */
  6853. for(i = 2; i < 14; i++){
  6854. if(_MOD & 0x01)
  6855. ret += shift_bit << i;
  6856. 8007562: 4607 mov r7, r0
  6857. uint32_t R_Divider_Reg_Create(uint16_t _MOD,uint8_t _RCOUNTER,uint8_t _PRESCALER,uint8_t _RESERVED,uint8_t _MUXOUT,uint8_t LOAD_CONTROL){
  6858. 8007564: f89d 5014 ldrb.w r5, [sp, #20]
  6859. if(_MOD & 0x01)
  6860. 8007568: f016 0f01 tst.w r6, #1
  6861. ret += shift_bit << i;
  6862. 800756c: bf18 it ne
  6863. 800756e: fa07 fe04 lslne.w lr, r7, r4
  6864. 8007572: f104 0401 add.w r4, r4, #1
  6865. 8007576: bf18 it ne
  6866. 8007578: 4470 addne r0, lr
  6867. for(i = 2; i < 14; i++){
  6868. 800757a: 2c0e cmp r4, #14
  6869. _MOD = _MOD >> 1;
  6870. 800757c: ea4f 0656 mov.w r6, r6, lsr #1
  6871. for(i = 2; i < 14; i++){
  6872. 8007580: d1f2 bne.n 8007568 <R_Divider_Reg_Create+0xe>
  6873. }
  6874. for(i = 14; i < 18; i++){
  6875. if(_RCOUNTER & 0x01)
  6876. ret += shift_bit << i;
  6877. 8007582: 2601 movs r6, #1
  6878. if(_RCOUNTER & 0x01)
  6879. 8007584: 07cf lsls r7, r1, #31
  6880. ret += shift_bit << i;
  6881. 8007586: bf48 it mi
  6882. 8007588: fa06 f704 lslmi.w r7, r6, r4
  6883. 800758c: f104 0401 add.w r4, r4, #1
  6884. 8007590: bf48 it mi
  6885. 8007592: 19c0 addmi r0, r0, r7
  6886. for(i = 14; i < 18; i++){
  6887. 8007594: 2c12 cmp r4, #18
  6888. _RCOUNTER = _RCOUNTER >> 1;
  6889. 8007596: ea4f 0151 mov.w r1, r1, lsr #1
  6890. for(i = 14; i < 18; i++){
  6891. 800759a: d1f3 bne.n 8007584 <R_Divider_Reg_Create+0x2a>
  6892. }
  6893. if(_PRESCALER & 0x01)
  6894. 800759c: 07d7 lsls r7, r2, #31
  6895. ret += shift_bit << i++;
  6896. 800759e: bf44 itt mi
  6897. 80075a0: f500 2080 addmi.w r0, r0, #262144 ; 0x40000
  6898. 80075a4: 2413 movmi r4, #19
  6899. if(_RESERVED & 0x01)
  6900. 80075a6: 07de lsls r6, r3, #31
  6901. ret += shift_bit << i++;
  6902. 80075a8: bf42 ittt mi
  6903. 80075aa: 2301 movmi r3, #1
  6904. 80075ac: fa03 f404 lslmi.w r4, r3, r4
  6905. 80075b0: 1900 addmi r0, r0, r4
  6906. for(i = 19; i < 22; i++){
  6907. if(_MUXOUT & 0x01)
  6908. 80075b2: 07ec lsls r4, r5, #31
  6909. ret += shift_bit << i;
  6910. 80075b4: bf48 it mi
  6911. 80075b6: f500 2000 addmi.w r0, r0, #524288 ; 0x80000
  6912. _MUXOUT = _MUXOUT >> 1;
  6913. }
  6914. if(LOAD_CONTROL & 0x01)
  6915. 80075ba: f89d 3018 ldrb.w r3, [sp, #24]
  6916. if(_MUXOUT & 0x01)
  6917. 80075be: 07a9 lsls r1, r5, #30
  6918. ret += shift_bit << i;
  6919. 80075c0: bf48 it mi
  6920. 80075c2: f500 1080 addmi.w r0, r0, #1048576 ; 0x100000
  6921. if(_MUXOUT & 0x01)
  6922. 80075c6: 076a lsls r2, r5, #29
  6923. ret += shift_bit << i;
  6924. 80075c8: bf48 it mi
  6925. 80075ca: f500 1000 addmi.w r0, r0, #2097152 ; 0x200000
  6926. if(LOAD_CONTROL & 0x01)
  6927. 80075ce: 07db lsls r3, r3, #31
  6928. ret += shift_bit << i++;
  6929. 80075d0: bf48 it mi
  6930. 80075d2: f500 0080 addmi.w r0, r0, #4194304 ; 0x400000
  6931. return ret;
  6932. }
  6933. 80075d6: bdf0 pop {r4, r5, r6, r7, pc}
  6934. 080075d8 <ADF4153_Freq_Calc>:
  6935. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  6936. 80075d8: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6937. 80075dc: 4616 mov r6, r2
  6938. adf4153_st temp_adf4153;
  6939. double temp = 0;
  6940. ADF4153_R_N_Reg_st temp_reg;
  6941. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  6942. 80075de: f44f 727a mov.w r2, #1000 ; 0x3e8
  6943. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  6944. 80075e2: f89d b038 ldrb.w fp, [sp, #56] ; 0x38
  6945. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  6946. 80075e6: 2500 movs r5, #0
  6947. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  6948. 80075e8: fb02 f20b mul.w r2, r2, fp
  6949. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  6950. 80075ec: 4682 mov sl, r0
  6951. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  6952. 80075ee: e9dd 010c ldrd r0, r1, [sp, #48] ; 0x30
  6953. ADF4153_R_N_Reg_st ADF4153_Freq_Calc(unsigned long long Freq,unsigned long long REFin,uint8_t R_Counter,uint32_t chspacing){
  6954. 80075f2: 461f mov r7, r3
  6955. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  6956. 80075f4: 17d3 asrs r3, r2, #31
  6957. 80075f6: f7fd fd9d bl 8005134 <__aeabi_uldivmod>
  6958. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  6959. 80075fa: 9a0f ldr r2, [sp, #60] ; 0x3c
  6960. 80075fc: 462b mov r3, r5
  6961. temp_adf4153.PFD_Value = REFin / (R_Counter * 1000);
  6962. 80075fe: 4680 mov r8, r0
  6963. 8007600: 4689 mov r9, r1
  6964. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  6965. 8007602: f7fd fd97 bl 8005134 <__aeabi_uldivmod>
  6966. 8007606: ebc0 1440 rsb r4, r0, r0, lsl #5
  6967. temp_adf4153.N_Value = N_Reg_Value_Calc(((double)(Freq / 1000) / (double)(temp_adf4153.PFD_Value / 1000)));
  6968. 800760a: f44f 727a mov.w r2, #1000 ; 0x3e8
  6969. 800760e: 2300 movs r3, #0
  6970. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  6971. 8007610: eb00 0484 add.w r4, r0, r4, lsl #2
  6972. temp_adf4153.N_Value = N_Reg_Value_Calc(((double)(Freq / 1000) / (double)(temp_adf4153.PFD_Value / 1000)));
  6973. 8007614: 4639 mov r1, r7
  6974. 8007616: 4630 mov r0, r6
  6975. 8007618: f7fd fd8c bl 8005134 <__aeabi_uldivmod>
  6976. 800761c: f7fc ff8e bl 800453c <__aeabi_ul2d>
  6977. 8007620: f44f 727a mov.w r2, #1000 ; 0x3e8
  6978. 8007624: 4606 mov r6, r0
  6979. 8007626: 460f mov r7, r1
  6980. 8007628: 2300 movs r3, #0
  6981. 800762a: 4640 mov r0, r8
  6982. 800762c: 4649 mov r1, r9
  6983. 800762e: f7fd fd81 bl 8005134 <__aeabi_uldivmod>
  6984. 8007632: f7fc ff83 bl 800453c <__aeabi_ul2d>
  6985. 8007636: 4602 mov r2, r0
  6986. 8007638: 460b mov r3, r1
  6987. 800763a: 4630 mov r0, r6
  6988. 800763c: 4639 mov r1, r7
  6989. 800763e: f7fd f8dd bl 80047fc <__aeabi_ddiv>
  6990. return val / 1000;
  6991. 8007642: 2200 movs r2, #0
  6992. 8007644: 4b1a ldr r3, [pc, #104] ; (80076b0 <ADF4153_Freq_Calc+0xd8>)
  6993. 8007646: f7fd f8d9 bl 80047fc <__aeabi_ddiv>
  6994. 800764a: 460f mov r7, r1
  6995. 800764c: 4606 mov r6, r0
  6996. temp_adf4153.INT_Value = temp_adf4153.N_Value ;
  6997. 800764e: f7fd fa83 bl 8004b58 <__aeabi_d2uiz>
  6998. 8007652: fa1f f880 uxth.w r8, r0
  6999. #ifdef DEBUG_PRINT
  7000. printf("\r\ntemp_adf4153.N_Value : %f temp_adf4153.INT_Value : %f temp_adf4153.MOD_Value : %f \r\n",temp_adf4153.N_Value,(double)temp_adf4153.INT_Value,(double)temp_adf4153.MOD_Value);
  7001. #endif /* DEBUG_PRINT */
  7002. temp = temp_adf4153.N_Value - (double)temp_adf4153.INT_Value;
  7003. 8007656: 4640 mov r0, r8
  7004. 8007658: f7fc ff30 bl 80044bc <__aeabi_ui2d>
  7005. 800765c: 460b mov r3, r1
  7006. 800765e: 4602 mov r2, r0
  7007. 8007660: 4639 mov r1, r7
  7008. 8007662: 4630 mov r0, r6
  7009. 8007664: f7fc fdec bl 8004240 <__aeabi_dsub>
  7010. #ifdef DEBUG_PRINT
  7011. printf("\r\n temp_adf4153.N_Value - (double)temp_adf4153.INT_Value) : %f temp * (double)temp_adf4153.MOD_Value : %f \r\n",temp,temp * (double)temp_adf4153.MOD_Value);
  7012. #endif /* DEBUG_PRINT */
  7013. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7014. 8007668: f7fd fa96 bl 8004b98 <__aeabi_d2f>
  7015. temp_adf4153.MOD_Value = (temp_adf4153.PFD_Value / chspacing) * 1000;
  7016. 800766c: 00e4 lsls r4, r4, #3
  7017. 800766e: b2a4 uxth r4, r4
  7018. temp_adf4153.FRAC_Value = (float)temp * temp_adf4153.MOD_Value;
  7019. 8007670: 4606 mov r6, r0
  7020. 8007672: 4620 mov r0, r4
  7021. 8007674: f7fd fb9a bl 8004dac <__aeabi_i2f>
  7022. 8007678: 4601 mov r1, r0
  7023. 800767a: 4630 mov r0, r6
  7024. 800767c: f7fd fbea bl 8004e54 <__aeabi_fmul>
  7025. 8007680: f7fd fd38 bl 80050f4 <__aeabi_f2uiz>
  7026. #ifdef DEBUG_PRINT
  7027. printf("\r\n");
  7028. printf("R0: %x R1: %x \r\n",N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0),R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0));
  7029. #endif /* DEBUG_PRINT */
  7030. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7031. 8007684: 462a mov r2, r5
  7032. 8007686: 4641 mov r1, r8
  7033. 8007688: b280 uxth r0, r0
  7034. 800768a: f7ff ff43 bl 8007514 <N_Divider_Reg_Create>
  7035. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7036. 800768e: 2302 movs r3, #2
  7037. temp_reg.N_reg = N_Divider_Reg_Create(temp_adf4153.FRAC_Value,temp_adf4153.INT_Value,0);
  7038. 8007690: 4606 mov r6, r0
  7039. temp_reg.R_reg = R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,2,0);
  7040. 8007692: 9300 str r3, [sp, #0]
  7041. 8007694: 9501 str r5, [sp, #4]
  7042. 8007696: 462b mov r3, r5
  7043. 8007698: 2201 movs r2, #1
  7044. 800769a: 4659 mov r1, fp
  7045. 800769c: 4620 mov r0, r4
  7046. 800769e: f7ff ff5c bl 800755a <R_Divider_Reg_Create>
  7047. return temp_reg;
  7048. 80076a2: e88a 0041 stmia.w sl, {r0, r6}
  7049. // R_Divider_Reg_Create(temp_adf4153.MOD_Value,R_Counter,1,0,1,0); //prescaler 1 : 8/9 0: 4/5
  7050. }
  7051. 80076a6: 4650 mov r0, sl
  7052. 80076a8: b003 add sp, #12
  7053. 80076aa: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7054. 80076ae: bf00 nop
  7055. 80076b0: 408f4000 .word 0x408f4000
  7056. 080076b4 <ADF4153_Module_Ctrl>:
  7057. HAL_Delay(1);
  7058. }
  7059. void ADF4153_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2,uint32_t R3){
  7060. 80076b4: b084 sub sp, #16
  7061. 80076b6: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7062. 80076ba: b085 sub sp, #20
  7063. 80076bc: ac0e add r4, sp, #56 ; 0x38
  7064. 80076be: e884 000f stmia.w r4, {r0, r1, r2, r3}
  7065. R3 = R3 & 0x0007FF;
  7066. 80076c2: 9b17 ldr r3, [sp, #92] ; 0x5c
  7067. 80076c4: f8bd 803c ldrh.w r8, [sp, #60] ; 0x3c
  7068. 80076c8: f3c3 0a0a ubfx sl, r3, #0, #11
  7069. R2 = R2 & 0x00FFFF;
  7070. 80076cc: f8bd 3058 ldrh.w r3, [sp, #88] ; 0x58
  7071. 80076d0: 9c10 ldr r4, [sp, #64] ; 0x40
  7072. 80076d2: 9301 str r3, [sp, #4]
  7073. R1 = R1 & 0xFFFFFF;
  7074. 80076d4: 9b15 ldr r3, [sp, #84] ; 0x54
  7075. 80076d6: f8bd 5044 ldrh.w r5, [sp, #68] ; 0x44
  7076. 80076da: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7077. 80076de: 9302 str r3, [sp, #8]
  7078. R0 = R0 & 0xFFFFFF;
  7079. 80076e0: 9b14 ldr r3, [sp, #80] ; 0x50
  7080. 80076e2: 9e12 ldr r6, [sp, #72] ; 0x48
  7081. 80076e4: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7082. 80076e8: f8bd 704c ldrh.w r7, [sp, #76] ; 0x4c
  7083. // ADF4153_Freq_Calc(3461500000,40000000,2,5000);
  7084. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7085. 80076ec: 2200 movs r2, #0
  7086. 80076ee: 4641 mov r1, r8
  7087. R0 = R0 & 0xFFFFFF;
  7088. 80076f0: 9303 str r3, [sp, #12]
  7089. 80076f2: 4681 mov r9, r0
  7090. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7091. 80076f4: f7fe fcbc bl 8006070 <HAL_GPIO_WritePin>
  7092. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7093. 80076f8: 2200 movs r2, #0
  7094. 80076fa: 4629 mov r1, r5
  7095. 80076fc: 4620 mov r0, r4
  7096. 80076fe: f7fe fcb7 bl 8006070 <HAL_GPIO_WritePin>
  7097. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7098. 8007702: 2200 movs r2, #0
  7099. 8007704: 4639 mov r1, r7
  7100. 8007706: 4630 mov r0, r6
  7101. 8007708: f7fe fcb2 bl 8006070 <HAL_GPIO_WritePin>
  7102. 800770c: f04f 0b0b mov.w fp, #11
  7103. printf("YJ :R0: %x R1: %x R2 : %x R3 : %x ",R0,R1,R2,R3);
  7104. printf("\r\n");
  7105. #endif /* DEBUG_PRINT */
  7106. /* R3 Ctrl */
  7107. for(int i =0; i < 11; i++){
  7108. if(R3 & 0x000400){
  7109. 8007710: f41a 6280 ands.w r2, sl, #1024 ; 0x400
  7110. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7111. 8007714: bf18 it ne
  7112. 8007716: 2201 movne r2, #1
  7113. #ifdef DEBUG_PRINT
  7114. printf("1");
  7115. #endif /* DEBUG_PRINT */
  7116. }
  7117. else{
  7118. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7119. 8007718: 4629 mov r1, r5
  7120. 800771a: 4620 mov r0, r4
  7121. 800771c: f7fe fca8 bl 8006070 <HAL_GPIO_WritePin>
  7122. #ifdef DEBUG_PRINT
  7123. printf("0");
  7124. #endif /* DEBUG_PRINT */
  7125. }
  7126. Pol_Delay_us(50);
  7127. 8007720: 2032 movs r0, #50 ; 0x32
  7128. 8007722: f000 fa4f bl 8007bc4 <Pol_Delay_us>
  7129. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7130. 8007726: 2201 movs r2, #1
  7131. 8007728: 4641 mov r1, r8
  7132. 800772a: 4648 mov r0, r9
  7133. 800772c: f7fe fca0 bl 8006070 <HAL_GPIO_WritePin>
  7134. Pol_Delay_us(50);
  7135. 8007730: 2032 movs r0, #50 ; 0x32
  7136. 8007732: f000 fa47 bl 8007bc4 <Pol_Delay_us>
  7137. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7138. 8007736: 2200 movs r2, #0
  7139. 8007738: 4641 mov r1, r8
  7140. 800773a: 4648 mov r0, r9
  7141. 800773c: f7fe fc98 bl 8006070 <HAL_GPIO_WritePin>
  7142. for(int i =0; i < 11; i++){
  7143. 8007740: f1bb 0b01 subs.w fp, fp, #1
  7144. R3 = (R3 << 1);
  7145. 8007744: ea4f 0a4a mov.w sl, sl, lsl #1
  7146. for(int i =0; i < 11; i++){
  7147. 8007748: d1e2 bne.n 8007710 <ADF4153_Module_Ctrl+0x5c>
  7148. }
  7149. #ifdef DEBUG_PRINT
  7150. printf("\r\n");
  7151. #endif /* DEBUG_PRINT */
  7152. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7153. 800774a: 2201 movs r2, #1
  7154. 800774c: 4639 mov r1, r7
  7155. 800774e: 4630 mov r0, r6
  7156. 8007750: f7fe fc8e bl 8006070 <HAL_GPIO_WritePin>
  7157. Pol_Delay_us(50);
  7158. 8007754: 2032 movs r0, #50 ; 0x32
  7159. 8007756: f000 fa35 bl 8007bc4 <Pol_Delay_us>
  7160. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7161. 800775a: 465a mov r2, fp
  7162. 800775c: 4639 mov r1, r7
  7163. 800775e: 4630 mov r0, r6
  7164. 8007760: f7fe fc86 bl 8006070 <HAL_GPIO_WritePin>
  7165. 8007764: f04f 0a10 mov.w sl, #16
  7166. /* R2 Ctrl */
  7167. for(int i =0; i < 16; i++){
  7168. if(R2 & 0x008000){
  7169. 8007768: 9b01 ldr r3, [sp, #4]
  7170. #ifdef DEBUG_PRINT
  7171. printf("1");
  7172. #endif /* DEBUG_PRINT */
  7173. }
  7174. else{
  7175. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7176. 800776a: 4629 mov r1, r5
  7177. if(R2 & 0x008000){
  7178. 800776c: f413 4200 ands.w r2, r3, #32768 ; 0x8000
  7179. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7180. 8007770: bf18 it ne
  7181. 8007772: 2201 movne r2, #1
  7182. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7183. 8007774: 4620 mov r0, r4
  7184. 8007776: f7fe fc7b bl 8006070 <HAL_GPIO_WritePin>
  7185. #ifdef DEBUG_PRINT
  7186. printf("0");
  7187. #endif /* DEBUG_PRINT */
  7188. }
  7189. Pol_Delay_us(50);
  7190. 800777a: 2032 movs r0, #50 ; 0x32
  7191. 800777c: f000 fa22 bl 8007bc4 <Pol_Delay_us>
  7192. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7193. 8007780: 2201 movs r2, #1
  7194. 8007782: 4641 mov r1, r8
  7195. 8007784: 4648 mov r0, r9
  7196. 8007786: f7fe fc73 bl 8006070 <HAL_GPIO_WritePin>
  7197. Pol_Delay_us(50);
  7198. 800778a: 2032 movs r0, #50 ; 0x32
  7199. 800778c: f000 fa1a bl 8007bc4 <Pol_Delay_us>
  7200. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7201. 8007790: 2200 movs r2, #0
  7202. 8007792: 4641 mov r1, r8
  7203. 8007794: 4648 mov r0, r9
  7204. 8007796: f7fe fc6b bl 8006070 <HAL_GPIO_WritePin>
  7205. R2 = ((R2 << 1) & 0x00FFFF);
  7206. 800779a: 9b01 ldr r3, [sp, #4]
  7207. for(int i =0; i < 16; i++){
  7208. 800779c: f1ba 0a01 subs.w sl, sl, #1
  7209. R2 = ((R2 << 1) & 0x00FFFF);
  7210. 80077a0: ea4f 0343 mov.w r3, r3, lsl #1
  7211. 80077a4: b29b uxth r3, r3
  7212. 80077a6: 9301 str r3, [sp, #4]
  7213. for(int i =0; i < 16; i++){
  7214. 80077a8: d1de bne.n 8007768 <ADF4153_Module_Ctrl+0xb4>
  7215. }
  7216. #ifdef DEBUG_PRINT
  7217. printf("\r\n");
  7218. #endif /* DEBUG_PRINT */
  7219. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7220. 80077aa: 2201 movs r2, #1
  7221. 80077ac: 4639 mov r1, r7
  7222. 80077ae: 4630 mov r0, r6
  7223. 80077b0: f7fe fc5e bl 8006070 <HAL_GPIO_WritePin>
  7224. Pol_Delay_us(50);
  7225. 80077b4: 2032 movs r0, #50 ; 0x32
  7226. 80077b6: f000 fa05 bl 8007bc4 <Pol_Delay_us>
  7227. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7228. 80077ba: 4652 mov r2, sl
  7229. 80077bc: 4639 mov r1, r7
  7230. 80077be: 4630 mov r0, r6
  7231. 80077c0: f7fe fc56 bl 8006070 <HAL_GPIO_WritePin>
  7232. 80077c4: f04f 0a18 mov.w sl, #24
  7233. /* R1 Ctrl */
  7234. for(int i =0; i < 24; i++){
  7235. if(R1 & 0x800000){
  7236. 80077c8: 9b02 ldr r3, [sp, #8]
  7237. #ifdef DEBUG_PRINT
  7238. printf("1");
  7239. #endif /* DEBUG_PRINT */
  7240. }
  7241. else{
  7242. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7243. 80077ca: 4629 mov r1, r5
  7244. if(R1 & 0x800000){
  7245. 80077cc: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7246. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7247. 80077d0: bf18 it ne
  7248. 80077d2: 2201 movne r2, #1
  7249. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7250. 80077d4: 4620 mov r0, r4
  7251. 80077d6: f7fe fc4b bl 8006070 <HAL_GPIO_WritePin>
  7252. #ifdef DEBUG_PRINT
  7253. printf("0");
  7254. #endif /* DEBUG_PRINT */
  7255. }
  7256. Pol_Delay_us(50);
  7257. 80077da: 2032 movs r0, #50 ; 0x32
  7258. 80077dc: f000 f9f2 bl 8007bc4 <Pol_Delay_us>
  7259. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7260. 80077e0: 2201 movs r2, #1
  7261. 80077e2: 4641 mov r1, r8
  7262. 80077e4: 4648 mov r0, r9
  7263. 80077e6: f7fe fc43 bl 8006070 <HAL_GPIO_WritePin>
  7264. Pol_Delay_us(50);
  7265. 80077ea: 2032 movs r0, #50 ; 0x32
  7266. 80077ec: f000 f9ea bl 8007bc4 <Pol_Delay_us>
  7267. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7268. 80077f0: 2200 movs r2, #0
  7269. 80077f2: 4641 mov r1, r8
  7270. 80077f4: 4648 mov r0, r9
  7271. 80077f6: f7fe fc3b bl 8006070 <HAL_GPIO_WritePin>
  7272. R1 = ((R1 << 1) & 0xFFFFFF);
  7273. 80077fa: 9b02 ldr r3, [sp, #8]
  7274. for(int i =0; i < 24; i++){
  7275. 80077fc: f1ba 0a01 subs.w sl, sl, #1
  7276. R1 = ((R1 << 1) & 0xFFFFFF);
  7277. 8007800: ea4f 0343 mov.w r3, r3, lsl #1
  7278. 8007804: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7279. 8007808: 9302 str r3, [sp, #8]
  7280. for(int i =0; i < 24; i++){
  7281. 800780a: d1dd bne.n 80077c8 <ADF4153_Module_Ctrl+0x114>
  7282. }
  7283. #ifdef DEBUG_PRINT
  7284. printf("\r\n");
  7285. #endif /* DEBUG_PRINT */
  7286. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7287. 800780c: 2201 movs r2, #1
  7288. 800780e: 4639 mov r1, r7
  7289. 8007810: 4630 mov r0, r6
  7290. 8007812: f7fe fc2d bl 8006070 <HAL_GPIO_WritePin>
  7291. Pol_Delay_us(50);
  7292. 8007816: 2032 movs r0, #50 ; 0x32
  7293. 8007818: f000 f9d4 bl 8007bc4 <Pol_Delay_us>
  7294. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7295. 800781c: 4652 mov r2, sl
  7296. 800781e: 4639 mov r1, r7
  7297. 8007820: 4630 mov r0, r6
  7298. 8007822: f7fe fc25 bl 8006070 <HAL_GPIO_WritePin>
  7299. 8007826: f04f 0a18 mov.w sl, #24
  7300. /* R0 Ctrl */
  7301. for(int i =0; i < 24; i++){
  7302. if(R0 & 0x800000){
  7303. 800782a: 9b03 ldr r3, [sp, #12]
  7304. #ifdef DEBUG_PRINT
  7305. printf("1");
  7306. #endif /* DEBUG_PRINT */
  7307. }
  7308. else{
  7309. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7310. 800782c: 4629 mov r1, r5
  7311. if(R0 & 0x800000){
  7312. 800782e: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  7313. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  7314. 8007832: bf18 it ne
  7315. 8007834: 2201 movne r2, #1
  7316. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7317. 8007836: 4620 mov r0, r4
  7318. 8007838: f7fe fc1a bl 8006070 <HAL_GPIO_WritePin>
  7319. #ifdef DEBUG_PRINT
  7320. printf("0");
  7321. #endif /* DEBUG_PRINT */
  7322. }
  7323. Pol_Delay_us(50);
  7324. 800783c: 2032 movs r0, #50 ; 0x32
  7325. 800783e: f000 f9c1 bl 8007bc4 <Pol_Delay_us>
  7326. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  7327. 8007842: 2201 movs r2, #1
  7328. 8007844: 4641 mov r1, r8
  7329. 8007846: 4648 mov r0, r9
  7330. 8007848: f7fe fc12 bl 8006070 <HAL_GPIO_WritePin>
  7331. Pol_Delay_us(50);
  7332. 800784c: 2032 movs r0, #50 ; 0x32
  7333. 800784e: f000 f9b9 bl 8007bc4 <Pol_Delay_us>
  7334. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  7335. 8007852: 2200 movs r2, #0
  7336. 8007854: 4641 mov r1, r8
  7337. 8007856: 4648 mov r0, r9
  7338. 8007858: f7fe fc0a bl 8006070 <HAL_GPIO_WritePin>
  7339. R0 = ((R0 << 1) & 0xFFFFFF);
  7340. 800785c: 9b03 ldr r3, [sp, #12]
  7341. for(int i =0; i < 24; i++){
  7342. 800785e: f1ba 0a01 subs.w sl, sl, #1
  7343. R0 = ((R0 << 1) & 0xFFFFFF);
  7344. 8007862: ea4f 0343 mov.w r3, r3, lsl #1
  7345. 8007866: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  7346. 800786a: 9303 str r3, [sp, #12]
  7347. for(int i =0; i < 24; i++){
  7348. 800786c: d1dd bne.n 800782a <ADF4153_Module_Ctrl+0x176>
  7349. }
  7350. #ifdef DEBUG_PRINT
  7351. printf("\r\n");
  7352. #endif /* DEBUG_PRINT */
  7353. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  7354. 800786e: 4652 mov r2, sl
  7355. 8007870: 4629 mov r1, r5
  7356. 8007872: 4620 mov r0, r4
  7357. 8007874: f7fe fbfc bl 8006070 <HAL_GPIO_WritePin>
  7358. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  7359. 8007878: 4639 mov r1, r7
  7360. 800787a: 2201 movs r2, #1
  7361. 800787c: 4630 mov r0, r6
  7362. 800787e: f7fe fbf7 bl 8006070 <HAL_GPIO_WritePin>
  7363. Pol_Delay_us(50);
  7364. 8007882: 2032 movs r0, #50 ; 0x32
  7365. 8007884: f000 f99e bl 8007bc4 <Pol_Delay_us>
  7366. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7367. 8007888: 4652 mov r2, sl
  7368. 800788a: 4639 mov r1, r7
  7369. 800788c: 4630 mov r0, r6
  7370. }
  7371. 800788e: b005 add sp, #20
  7372. 8007890: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7373. 8007894: b004 add sp, #16
  7374. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  7375. 8007896: f7fe bbeb b.w 8006070 <HAL_GPIO_WritePin>
  7376. 800789a: 0000 movs r0, r0
  7377. 800789c: 0000 movs r0, r0
  7378. ...
  7379. 080078a0 <ADF4153_Init>:
  7380. void ADF4153_Init(void){
  7381. 80078a0: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7382. PLL_Setting_st Pll_test = {
  7383. 80078a4: 4c30 ldr r4, [pc, #192] ; (8007968 <ADF4153_Init+0xc8>)
  7384. void ADF4153_Init(void){
  7385. 80078a6: b095 sub sp, #84 ; 0x54
  7386. PLL_Setting_st Pll_test = {
  7387. 80078a8: 4626 mov r6, r4
  7388. 80078aa: ad08 add r5, sp, #32
  7389. 80078ac: ce0f ldmia r6!, {r0, r1, r2, r3}
  7390. 80078ae: c50f stmia r5!, {r0, r1, r2, r3}
  7391. 80078b0: e896 0003 ldmia.w r6, {r0, r1}
  7392. PLL_Setting_st Pll_test2 = {
  7393. 80078b4: 3418 adds r4, #24
  7394. PLL_Setting_st Pll_test = {
  7395. 80078b6: e885 0003 stmia.w r5, {r0, r1}
  7396. PLL_Setting_st Pll_test2 = {
  7397. 80078ba: cc0f ldmia r4!, {r0, r1, r2, r3}
  7398. 80078bc: ad0e add r5, sp, #56 ; 0x38
  7399. 80078be: c50f stmia r5!, {r0, r1, r2, r3}
  7400. 80078c0: e894 0003 ldmia.w r4, {r0, r1}
  7401. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7402. 80078c4: a324 add r3, pc, #144 ; (adr r3, 8007958 <ADF4153_Init+0xb8>)
  7403. 80078c6: e9d3 2300 ldrd r2, r3, [r3]
  7404. 80078ca: f241 3988 movw r9, #5000 ; 0x1388
  7405. 80078ce: f04f 0802 mov.w r8, #2
  7406. 80078d2: 2700 movs r7, #0
  7407. PLL_Setting_st Pll_test2 = {
  7408. 80078d4: e885 0003 stmia.w r5, {r0, r1}
  7409. ADF4153_Module_Ctrl(Pll_test,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7410. 80078d8: f241 34c2 movw r4, #5058 ; 0x13c2
  7411. 80078dc: 2503 movs r5, #3
  7412. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7413. 80078de: 4e23 ldr r6, [pc, #140] ; (800796c <ADF4153_Init+0xcc>)
  7414. 80078e0: a806 add r0, sp, #24
  7415. 80078e2: f8cd 900c str.w r9, [sp, #12]
  7416. 80078e6: f8cd 8008 str.w r8, [sp, #8]
  7417. 80078ea: e9cd 6700 strd r6, r7, [sp]
  7418. 80078ee: f7ff fe73 bl 80075d8 <ADF4153_Freq_Calc>
  7419. ADF4153_Module_Ctrl(Pll_test,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7420. 80078f2: 9b06 ldr r3, [sp, #24]
  7421. 80078f4: 9505 str r5, [sp, #20]
  7422. 80078f6: 9303 str r3, [sp, #12]
  7423. 80078f8: 9b07 ldr r3, [sp, #28]
  7424. 80078fa: 9404 str r4, [sp, #16]
  7425. 80078fc: 9302 str r3, [sp, #8]
  7426. 80078fe: ab0c add r3, sp, #48 ; 0x30
  7427. 8007900: e893 0003 ldmia.w r3, {r0, r1}
  7428. 8007904: e88d 0003 stmia.w sp, {r0, r1}
  7429. 8007908: ab08 add r3, sp, #32
  7430. 800790a: cb0f ldmia r3, {r0, r1, r2, r3}
  7431. 800790c: f7ff fed2 bl 80076b4 <ADF4153_Module_Ctrl>
  7432. HAL_Delay(1);
  7433. 8007910: 2001 movs r0, #1
  7434. 8007912: f7fd fddf bl 80054d4 <HAL_Delay>
  7435. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  7436. 8007916: a312 add r3, pc, #72 ; (adr r3, 8007960 <ADF4153_Init+0xc0>)
  7437. 8007918: e9d3 2300 ldrd r2, r3, [r3]
  7438. 800791c: a806 add r0, sp, #24
  7439. 800791e: f8cd 900c str.w r9, [sp, #12]
  7440. 8007922: f8cd 8008 str.w r8, [sp, #8]
  7441. 8007926: e9cd 6700 strd r6, r7, [sp]
  7442. 800792a: f7ff fe55 bl 80075d8 <ADF4153_Freq_Calc>
  7443. ADF4153_Module_Ctrl(Pll_test2,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  7444. 800792e: 9b06 ldr r3, [sp, #24]
  7445. 8007930: 9505 str r5, [sp, #20]
  7446. 8007932: 9303 str r3, [sp, #12]
  7447. 8007934: 9b07 ldr r3, [sp, #28]
  7448. 8007936: 9404 str r4, [sp, #16]
  7449. 8007938: 9302 str r3, [sp, #8]
  7450. 800793a: ab14 add r3, sp, #80 ; 0x50
  7451. 800793c: e913 0003 ldmdb r3, {r0, r1}
  7452. 8007940: e88d 0003 stmia.w sp, {r0, r1}
  7453. 8007944: ab0e add r3, sp, #56 ; 0x38
  7454. 8007946: cb0f ldmia r3, {r0, r1, r2, r3}
  7455. 8007948: f7ff feb4 bl 80076b4 <ADF4153_Module_Ctrl>
  7456. HAL_Delay(1);
  7457. 800794c: 2001 movs r0, #1
  7458. }
  7459. 800794e: b015 add sp, #84 ; 0x54
  7460. 8007950: e8bd 43f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, lr}
  7461. HAL_Delay(1);
  7462. 8007954: f7fd bdbe b.w 80054d4 <HAL_Delay>
  7463. 8007958: ce8f5560 .word 0xce8f5560
  7464. 800795c: 00000000 .word 0x00000000
  7465. 8007960: ea83b4a0 .word 0xea83b4a0
  7466. 8007964: 00000000 .word 0x00000000
  7467. 8007968: 0800bc60 .word 0x0800bc60
  7468. 800796c: 02625a00 .word 0x02625a00
  7469. 08007970 <Path_Init>:
  7470. {
  7471. #ifdef DEBUG_PRINT
  7472. printf("%s", Bluecell_Prot_IndexStr[k]);
  7473. #endif /* DEBUG_PRINT */
  7474. }
  7475. void Path_Init(void){
  7476. 8007970: b570 push {r4, r5, r6, lr}
  7477. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7478. 8007972: 4d24 ldr r5, [pc, #144] ; (8007a04 <Path_Init+0x94>)
  7479. 8007974: f44f 4180 mov.w r1, #16384 ; 0x4000
  7480. 8007978: 4628 mov r0, r5
  7481. 800797a: f7fe fb73 bl 8006064 <HAL_GPIO_ReadPin>
  7482. 800797e: 4c22 ldr r4, [pc, #136] ; (8007a08 <Path_Init+0x98>)
  7483. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7484. 8007980: f44f 4100 mov.w r1, #32768 ; 0x8000
  7485. Prev_data[INDEX_PATH_EN_1_8G_DL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin);
  7486. 8007984: f884 0040 strb.w r0, [r4, #64] ; 0x40
  7487. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7488. 8007988: 4628 mov r0, r5
  7489. 800798a: f7fe fb6b bl 8006064 <HAL_GPIO_ReadPin>
  7490. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7491. 800798e: 4e1f ldr r6, [pc, #124] ; (8007a0c <Path_Init+0x9c>)
  7492. Prev_data[INDEX_PATH_EN_1_8G_UL] = HAL_GPIO_ReadPin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin);
  7493. 8007990: f884 0041 strb.w r0, [r4, #65] ; 0x41
  7494. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7495. 8007994: 2101 movs r1, #1
  7496. 8007996: 4630 mov r0, r6
  7497. 8007998: f7fe fb64 bl 8006064 <HAL_GPIO_ReadPin>
  7498. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7499. 800799c: 2102 movs r1, #2
  7500. Prev_data[INDEX_PATH_EN_2_1G_DL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin);
  7501. 800799e: f884 0042 strb.w r0, [r4, #66] ; 0x42
  7502. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7503. 80079a2: 4630 mov r0, r6
  7504. 80079a4: f7fe fb5e bl 8006064 <HAL_GPIO_ReadPin>
  7505. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7506. 80079a8: 2180 movs r1, #128 ; 0x80
  7507. Prev_data[INDEX_PATH_EN_2_1G_UL] = HAL_GPIO_ReadPin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin);
  7508. 80079aa: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7509. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7510. 80079ae: 4818 ldr r0, [pc, #96] ; (8007a10 <Path_Init+0xa0>)
  7511. 80079b0: f7fe fb58 bl 8006064 <HAL_GPIO_ReadPin>
  7512. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7513. 80079b4: f506 6600 add.w r6, r6, #2048 ; 0x800
  7514. Prev_data[INDEX_PATH_EN_3_5G_L] = HAL_GPIO_ReadPin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin);
  7515. 80079b8: f884 0044 strb.w r0, [r4, #68] ; 0x44
  7516. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7517. 80079bc: f44f 7100 mov.w r1, #512 ; 0x200
  7518. 80079c0: 4630 mov r0, r6
  7519. 80079c2: f7fe fb4f bl 8006064 <HAL_GPIO_ReadPin>
  7520. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7521. 80079c6: f44f 6180 mov.w r1, #1024 ; 0x400
  7522. Prev_data[INDEX_PATH_EN_3_5G_H] = HAL_GPIO_ReadPin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin);
  7523. 80079ca: f884 0045 strb.w r0, [r4, #69] ; 0x45
  7524. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7525. 80079ce: 4630 mov r0, r6
  7526. 80079d0: f7fe fb48 bl 8006064 <HAL_GPIO_ReadPin>
  7527. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7528. 80079d4: f44f 6100 mov.w r1, #2048 ; 0x800
  7529. Prev_data[INDEX_PATH_EN_3_5G_DL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin);
  7530. 80079d8: f884 0046 strb.w r0, [r4, #70] ; 0x46
  7531. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7532. 80079dc: 4630 mov r0, r6
  7533. 80079de: f7fe fb41 bl 8006064 <HAL_GPIO_ReadPin>
  7534. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  7535. 80079e2: f44f 5180 mov.w r1, #4096 ; 0x1000
  7536. Prev_data[INDEX_PATH_EN_3_5G_UL] = HAL_GPIO_ReadPin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin);
  7537. 80079e6: f884 0047 strb.w r0, [r4, #71] ; 0x47
  7538. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  7539. 80079ea: 4628 mov r0, r5
  7540. 80079ec: f7fe fb3a bl 8006064 <HAL_GPIO_ReadPin>
  7541. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  7542. 80079f0: f44f 6180 mov.w r1, #1024 ; 0x400
  7543. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin);
  7544. 80079f4: f884 0048 strb.w r0, [r4, #72] ; 0x48
  7545. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = HAL_GPIO_ReadPin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin);
  7546. 80079f8: 4628 mov r0, r5
  7547. 80079fa: f7fe fb33 bl 8006064 <HAL_GPIO_ReadPin>
  7548. 80079fe: f884 0049 strb.w r0, [r4, #73] ; 0x49
  7549. 8007a02: bd70 pop {r4, r5, r6, pc}
  7550. 8007a04: 40011000 .word 0x40011000
  7551. 8007a08: 200004cc .word 0x200004cc
  7552. 8007a0c: 40011800 .word 0x40011800
  7553. 8007a10: 40011400 .word 0x40011400
  7554. 08007a14 <Power_ON_OFF_Ctrl>:
  7555. }
  7556. void Power_ON_OFF_Ctrl(uint8_t type,uint8_t cmd){
  7557. 8007a14: b538 push {r3, r4, r5, lr}
  7558. 8007a16: 4605 mov r5, r0
  7559. 8007a18: 460c mov r4, r1
  7560. printf("\r\ntype : %s cmd : %d\r\n",Bluecell_Prot_IndexStr[type - 4],cmd);
  7561. 8007a1a: 4b51 ldr r3, [pc, #324] ; (8007b60 <Power_ON_OFF_Ctrl+0x14c>)
  7562. 8007a1c: 1f01 subs r1, r0, #4
  7563. 8007a1e: 4622 mov r2, r4
  7564. 8007a20: f853 1021 ldr.w r1, [r3, r1, lsl #2]
  7565. 8007a24: 484f ldr r0, [pc, #316] ; (8007b64 <Power_ON_OFF_Ctrl+0x150>)
  7566. switch(type){
  7567. 8007a26: 3d40 subs r5, #64 ; 0x40
  7568. printf("\r\ntype : %s cmd : %d\r\n",Bluecell_Prot_IndexStr[type - 4],cmd);
  7569. 8007a28: f002 f8fe bl 8009c28 <iprintf>
  7570. switch(type){
  7571. 8007a2c: 2d0d cmp r5, #13
  7572. 8007a2e: f200 8096 bhi.w 8007b5e <Power_ON_OFF_Ctrl+0x14a>
  7573. 8007a32: e8df f005 tbb [pc, r5]
  7574. 8007a36: 1207 .short 0x1207
  7575. 8007a38: 39262019 .word 0x39262019
  7576. 8007a3c: 6459524a .word 0x6459524a
  7577. 8007a40: 6f6f6f6f .word 0x6f6f6f6f
  7578. case INDEX_PATH_EN_1_8G_DL :
  7579. #if 0 // PYJ.2019.07.29_BEGIN --
  7580. printf("\r\n LINE %d\r\n",__LINE__);
  7581. #endif // PYJ.2019.07.29_END --
  7582. if(cmd)
  7583. 8007a44: b13c cbz r4, 8007a56 <Power_ON_OFF_Ctrl+0x42>
  7584. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_SET);
  7585. 8007a46: 2201 movs r2, #1
  7586. else
  7587. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  7588. 8007a48: f44f 4180 mov.w r1, #16384 ; 0x4000
  7589. 8007a4c: 4846 ldr r0, [pc, #280] ; (8007b68 <Power_ON_OFF_Ctrl+0x154>)
  7590. #endif /* DEBUG_PRINT */
  7591. break;
  7592. }
  7593. }
  7594. 8007a4e: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7595. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  7596. 8007a52: f7fe bb0d b.w 8006070 <HAL_GPIO_WritePin>
  7597. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_RESET);
  7598. 8007a56: 4622 mov r2, r4
  7599. 8007a58: e7f6 b.n 8007a48 <Power_ON_OFF_Ctrl+0x34>
  7600. if(cmd)
  7601. 8007a5a: b11c cbz r4, 8007a64 <Power_ON_OFF_Ctrl+0x50>
  7602. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_SET);
  7603. 8007a5c: 2201 movs r2, #1
  7604. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_RESET);
  7605. 8007a5e: f44f 4100 mov.w r1, #32768 ; 0x8000
  7606. 8007a62: e7f3 b.n 8007a4c <Power_ON_OFF_Ctrl+0x38>
  7607. 8007a64: 4622 mov r2, r4
  7608. 8007a66: e7fa b.n 8007a5e <Power_ON_OFF_Ctrl+0x4a>
  7609. if(cmd)
  7610. 8007a68: b11c cbz r4, 8007a72 <Power_ON_OFF_Ctrl+0x5e>
  7611. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_SET);
  7612. 8007a6a: 2201 movs r2, #1
  7613. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  7614. 8007a6c: 2101 movs r1, #1
  7615. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  7616. 8007a6e: 483f ldr r0, [pc, #252] ; (8007b6c <Power_ON_OFF_Ctrl+0x158>)
  7617. 8007a70: e7ed b.n 8007a4e <Power_ON_OFF_Ctrl+0x3a>
  7618. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_RESET);
  7619. 8007a72: 4622 mov r2, r4
  7620. 8007a74: e7fa b.n 8007a6c <Power_ON_OFF_Ctrl+0x58>
  7621. if(cmd)
  7622. 8007a76: b114 cbz r4, 8007a7e <Power_ON_OFF_Ctrl+0x6a>
  7623. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_SET);
  7624. 8007a78: 2201 movs r2, #1
  7625. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  7626. 8007a7a: 2102 movs r1, #2
  7627. 8007a7c: e7f7 b.n 8007a6e <Power_ON_OFF_Ctrl+0x5a>
  7628. 8007a7e: 4622 mov r2, r4
  7629. 8007a80: e7fb b.n 8007a7a <Power_ON_OFF_Ctrl+0x66>
  7630. if(cmd){
  7631. 8007a82: b154 cbz r4, 8007a9a <Power_ON_OFF_Ctrl+0x86>
  7632. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_SET);
  7633. 8007a84: 2180 movs r1, #128 ; 0x80
  7634. 8007a86: 2201 movs r2, #1
  7635. 8007a88: 4839 ldr r0, [pc, #228] ; (8007b70 <Power_ON_OFF_Ctrl+0x15c>)
  7636. 8007a8a: f7fe faf1 bl 8006070 <HAL_GPIO_WritePin>
  7637. printf("\r\n LINE %d\r\n",__LINE__);
  7638. 8007a8e: 2196 movs r1, #150 ; 0x96
  7639. }
  7640. 8007a90: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7641. printf("\r\n LINE %d\r\n",__LINE__);
  7642. 8007a94: 4837 ldr r0, [pc, #220] ; (8007b74 <Power_ON_OFF_Ctrl+0x160>)
  7643. 8007a96: f002 b8c7 b.w 8009c28 <iprintf>
  7644. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_RESET);
  7645. 8007a9a: 2180 movs r1, #128 ; 0x80
  7646. 8007a9c: 4622 mov r2, r4
  7647. 8007a9e: 4834 ldr r0, [pc, #208] ; (8007b70 <Power_ON_OFF_Ctrl+0x15c>)
  7648. 8007aa0: f7fe fae6 bl 8006070 <HAL_GPIO_WritePin>
  7649. printf("\r\n LINE %d\r\n",__LINE__);
  7650. 8007aa4: 219a movs r1, #154 ; 0x9a
  7651. 8007aa6: e7f3 b.n 8007a90 <Power_ON_OFF_Ctrl+0x7c>
  7652. if(cmd){
  7653. 8007aa8: b13c cbz r4, 8007aba <Power_ON_OFF_Ctrl+0xa6>
  7654. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_SET);
  7655. 8007aaa: f44f 7100 mov.w r1, #512 ; 0x200
  7656. 8007aae: 2201 movs r2, #1
  7657. 8007ab0: 4831 ldr r0, [pc, #196] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7658. 8007ab2: f7fe fadd bl 8006070 <HAL_GPIO_WritePin>
  7659. printf("\r\n LINE %d\r\n",__LINE__);
  7660. 8007ab6: 21a0 movs r1, #160 ; 0xa0
  7661. 8007ab8: e7ea b.n 8007a90 <Power_ON_OFF_Ctrl+0x7c>
  7662. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_RESET);
  7663. 8007aba: f44f 7100 mov.w r1, #512 ; 0x200
  7664. 8007abe: 4622 mov r2, r4
  7665. 8007ac0: 482d ldr r0, [pc, #180] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7666. 8007ac2: f7fe fad5 bl 8006070 <HAL_GPIO_WritePin>
  7667. printf("\r\n LINE %d\r\n",__LINE__);
  7668. 8007ac6: 21a4 movs r1, #164 ; 0xa4
  7669. 8007ac8: e7e2 b.n 8007a90 <Power_ON_OFF_Ctrl+0x7c>
  7670. if(cmd)
  7671. 8007aca: b124 cbz r4, 8007ad6 <Power_ON_OFF_Ctrl+0xc2>
  7672. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_SET);
  7673. 8007acc: 2201 movs r2, #1
  7674. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_RESET);
  7675. 8007ace: f44f 6180 mov.w r1, #1024 ; 0x400
  7676. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  7677. 8007ad2: 4829 ldr r0, [pc, #164] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7678. 8007ad4: e7bb b.n 8007a4e <Power_ON_OFF_Ctrl+0x3a>
  7679. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_RESET);
  7680. 8007ad6: 4622 mov r2, r4
  7681. 8007ad8: e7f9 b.n 8007ace <Power_ON_OFF_Ctrl+0xba>
  7682. if(cmd)
  7683. 8007ada: b11c cbz r4, 8007ae4 <Power_ON_OFF_Ctrl+0xd0>
  7684. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_SET);
  7685. 8007adc: 2201 movs r2, #1
  7686. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_RESET);
  7687. 8007ade: f44f 6100 mov.w r1, #2048 ; 0x800
  7688. 8007ae2: e7f6 b.n 8007ad2 <Power_ON_OFF_Ctrl+0xbe>
  7689. 8007ae4: 4622 mov r2, r4
  7690. 8007ae6: e7fa b.n 8007ade <Power_ON_OFF_Ctrl+0xca>
  7691. printf("\r\n LINE %d\r\n",__LINE__);
  7692. 8007ae8: 21ba movs r1, #186 ; 0xba
  7693. 8007aea: 4822 ldr r0, [pc, #136] ; (8007b74 <Power_ON_OFF_Ctrl+0x160>)
  7694. 8007aec: f002 f89c bl 8009c28 <iprintf>
  7695. if(cmd)
  7696. 8007af0: b11c cbz r4, 8007afa <Power_ON_OFF_Ctrl+0xe6>
  7697. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_SET);
  7698. 8007af2: 2201 movs r2, #1
  7699. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_RESET);
  7700. 8007af4: f44f 5180 mov.w r1, #4096 ; 0x1000
  7701. 8007af8: e7a8 b.n 8007a4c <Power_ON_OFF_Ctrl+0x38>
  7702. 8007afa: 4622 mov r2, r4
  7703. 8007afc: e7fa b.n 8007af4 <Power_ON_OFF_Ctrl+0xe0>
  7704. printf("\r\n LINE %d\r\n",__LINE__);
  7705. 8007afe: 21c1 movs r1, #193 ; 0xc1
  7706. 8007b00: 481c ldr r0, [pc, #112] ; (8007b74 <Power_ON_OFF_Ctrl+0x160>)
  7707. 8007b02: f002 f891 bl 8009c28 <iprintf>
  7708. if(cmd)
  7709. 8007b06: b11c cbz r4, 8007b10 <Power_ON_OFF_Ctrl+0xfc>
  7710. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  7711. 8007b08: 2201 movs r2, #1
  7712. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_RESET);
  7713. 8007b0a: f44f 6180 mov.w r1, #1024 ; 0x400
  7714. 8007b0e: e79d b.n 8007a4c <Power_ON_OFF_Ctrl+0x38>
  7715. 8007b10: 4622 mov r2, r4
  7716. 8007b12: e7fa b.n 8007b0a <Power_ON_OFF_Ctrl+0xf6>
  7717. if(cmd){
  7718. 8007b14: b194 cbz r4, 8007b3c <Power_ON_OFF_Ctrl+0x128>
  7719. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  7720. 8007b16: 2200 movs r2, #0
  7721. 8007b18: 2120 movs r1, #32
  7722. 8007b1a: 4817 ldr r0, [pc, #92] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7723. 8007b1c: f7fe faa8 bl 8006070 <HAL_GPIO_WritePin>
  7724. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  7725. 8007b20: 2200 movs r2, #0
  7726. 8007b22: 2140 movs r1, #64 ; 0x40
  7727. 8007b24: 4814 ldr r0, [pc, #80] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7728. 8007b26: f7fe faa3 bl 8006070 <HAL_GPIO_WritePin>
  7729. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  7730. 8007b2a: 2201 movs r2, #1
  7731. 8007b2c: 2180 movs r1, #128 ; 0x80
  7732. 8007b2e: 4812 ldr r0, [pc, #72] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7733. 8007b30: f7fe fa9e bl 8006070 <HAL_GPIO_WritePin>
  7734. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  7735. 8007b34: 2201 movs r2, #1
  7736. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  7737. 8007b36: f44f 7180 mov.w r1, #256 ; 0x100
  7738. 8007b3a: e7ca b.n 8007ad2 <Power_ON_OFF_Ctrl+0xbe>
  7739. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_SET);
  7740. 8007b3c: 2201 movs r2, #1
  7741. 8007b3e: 2120 movs r1, #32
  7742. 8007b40: 480d ldr r0, [pc, #52] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7743. 8007b42: f7fe fa95 bl 8006070 <HAL_GPIO_WritePin>
  7744. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_SET);
  7745. 8007b46: 2201 movs r2, #1
  7746. 8007b48: 2140 movs r1, #64 ; 0x40
  7747. 8007b4a: 480b ldr r0, [pc, #44] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7748. 8007b4c: f7fe fa90 bl 8006070 <HAL_GPIO_WritePin>
  7749. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_RESET);
  7750. 8007b50: 4622 mov r2, r4
  7751. 8007b52: 2180 movs r1, #128 ; 0x80
  7752. 8007b54: 4808 ldr r0, [pc, #32] ; (8007b78 <Power_ON_OFF_Ctrl+0x164>)
  7753. 8007b56: f7fe fa8b bl 8006070 <HAL_GPIO_WritePin>
  7754. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_RESET);
  7755. 8007b5a: 4622 mov r2, r4
  7756. 8007b5c: e7eb b.n 8007b36 <Power_ON_OFF_Ctrl+0x122>
  7757. 8007b5e: bd38 pop {r3, r4, r5, pc}
  7758. 8007b60: 0800bcf0 .word 0x0800bcf0
  7759. 8007b64: 0800be18 .word 0x0800be18
  7760. 8007b68: 40011000 .word 0x40011000
  7761. 8007b6c: 40011800 .word 0x40011800
  7762. 8007b70: 40011400 .word 0x40011400
  7763. 8007b74: 0800be2f .word 0x0800be2f
  7764. 8007b78: 40012000 .word 0x40012000
  7765. 08007b7c <HAL_TIM_PeriodElapsedCallback>:
  7766. #if 1 // PYJ.2019.07.26_BEGIN --
  7767. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  7768. {
  7769. if(htim->Instance == TIM6){
  7770. 8007b7c: 6802 ldr r2, [r0, #0]
  7771. 8007b7e: 4b08 ldr r3, [pc, #32] ; (8007ba0 <HAL_TIM_PeriodElapsedCallback+0x24>)
  7772. 8007b80: 429a cmp r2, r3
  7773. 8007b82: d10b bne.n 8007b9c <HAL_TIM_PeriodElapsedCallback+0x20>
  7774. UartRxTimerCnt++;
  7775. 8007b84: 4a07 ldr r2, [pc, #28] ; (8007ba4 <HAL_TIM_PeriodElapsedCallback+0x28>)
  7776. 8007b86: 6813 ldr r3, [r2, #0]
  7777. 8007b88: 3301 adds r3, #1
  7778. 8007b8a: 6013 str r3, [r2, #0]
  7779. LedTimerCnt++;
  7780. 8007b8c: 4a06 ldr r2, [pc, #24] ; (8007ba8 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  7781. 8007b8e: 6813 ldr r3, [r2, #0]
  7782. 8007b90: 3301 adds r3, #1
  7783. 8007b92: 6013 str r3, [r2, #0]
  7784. AdcTimerCnt++;
  7785. 8007b94: 4a05 ldr r2, [pc, #20] ; (8007bac <HAL_TIM_PeriodElapsedCallback+0x30>)
  7786. 8007b96: 6813 ldr r3, [r2, #0]
  7787. 8007b98: 3301 adds r3, #1
  7788. 8007b9a: 6013 str r3, [r2, #0]
  7789. 8007b9c: 4770 bx lr
  7790. 8007b9e: bf00 nop
  7791. 8007ba0: 40001000 .word 0x40001000
  7792. 8007ba4: 20000428 .word 0x20000428
  7793. 8007ba8: 20000424 .word 0x20000424
  7794. 8007bac: 20000420 .word 0x20000420
  7795. 08007bb0 <_write>:
  7796. }
  7797. }
  7798. #endif // PYJ.2019.07.26_END --
  7799. int _write (int file, uint8_t *ptr, uint16_t len)
  7800. {
  7801. 8007bb0: b510 push {r4, lr}
  7802. 8007bb2: 4614 mov r4, r2
  7803. HAL_UART_Transmit(&huart1, ptr, len,10);
  7804. 8007bb4: 230a movs r3, #10
  7805. 8007bb6: 4802 ldr r0, [pc, #8] ; (8007bc0 <_write+0x10>)
  7806. 8007bb8: f7ff f82a bl 8006c10 <HAL_UART_Transmit>
  7807. // HAL_UART_Transmit_IT(&huart1, ptr, len);
  7808. return len;
  7809. }
  7810. 8007bbc: 4620 mov r0, r4
  7811. 8007bbe: bd10 pop {r4, pc}
  7812. 8007bc0: 2000061c .word 0x2000061c
  7813. 08007bc4 <Pol_Delay_us>:
  7814. void Pol_Delay_us(volatile uint32_t microseconds)
  7815. {
  7816. /* Go to number of cycles for system */
  7817. microseconds *= (SystemCoreClock / 1000000);
  7818. 8007bc4: 4a08 ldr r2, [pc, #32] ; (8007be8 <Pol_Delay_us+0x24>)
  7819. 8007bc6: 4909 ldr r1, [pc, #36] ; (8007bec <Pol_Delay_us+0x28>)
  7820. 8007bc8: 6812 ldr r2, [r2, #0]
  7821. {
  7822. 8007bca: b082 sub sp, #8
  7823. microseconds *= (SystemCoreClock / 1000000);
  7824. 8007bcc: fbb2 f2f1 udiv r2, r2, r1
  7825. {
  7826. 8007bd0: 9001 str r0, [sp, #4]
  7827. microseconds *= (SystemCoreClock / 1000000);
  7828. 8007bd2: 9b01 ldr r3, [sp, #4]
  7829. 8007bd4: 4353 muls r3, r2
  7830. 8007bd6: 9301 str r3, [sp, #4]
  7831. /* Delay till end */
  7832. while (microseconds--);
  7833. 8007bd8: 9b01 ldr r3, [sp, #4]
  7834. 8007bda: 1e5a subs r2, r3, #1
  7835. 8007bdc: 9201 str r2, [sp, #4]
  7836. 8007bde: 2b00 cmp r3, #0
  7837. 8007be0: d1fa bne.n 8007bd8 <Pol_Delay_us+0x14>
  7838. }
  7839. 8007be2: b002 add sp, #8
  7840. 8007be4: 4770 bx lr
  7841. 8007be6: bf00 nop
  7842. 8007be8: 20000200 .word 0x20000200
  7843. 8007bec: 000f4240 .word 0x000f4240
  7844. 08007bf0 <SystemClock_Config>:
  7845. /**
  7846. * @brief System Clock Configuration
  7847. * @retval None
  7848. */
  7849. void SystemClock_Config(void)
  7850. {
  7851. 8007bf0: b510 push {r4, lr}
  7852. 8007bf2: b096 sub sp, #88 ; 0x58
  7853. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  7854. 8007bf4: 2228 movs r2, #40 ; 0x28
  7855. 8007bf6: 2100 movs r1, #0
  7856. 8007bf8: a80c add r0, sp, #48 ; 0x30
  7857. 8007bfa: f001 fbac bl 8009356 <memset>
  7858. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  7859. 8007bfe: 2214 movs r2, #20
  7860. 8007c00: 2100 movs r1, #0
  7861. 8007c02: a801 add r0, sp, #4
  7862. 8007c04: f001 fba7 bl 8009356 <memset>
  7863. RCC_PeriphCLKInitTypeDef PeriphClkInit = {0};
  7864. 8007c08: 2218 movs r2, #24
  7865. 8007c0a: 2100 movs r1, #0
  7866. 8007c0c: eb0d 0002 add.w r0, sp, r2
  7867. 8007c10: f001 fba1 bl 8009356 <memset>
  7868. /** Initializes the CPU, AHB and APB busses clocks
  7869. */
  7870. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7871. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  7872. 8007c14: 2301 movs r3, #1
  7873. 8007c16: 9310 str r3, [sp, #64] ; 0x40
  7874. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  7875. 8007c18: 2310 movs r3, #16
  7876. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7877. 8007c1a: 2402 movs r4, #2
  7878. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  7879. 8007c1c: 9311 str r3, [sp, #68] ; 0x44
  7880. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  7881. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  7882. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL15;
  7883. 8007c1e: f44f 1350 mov.w r3, #3407872 ; 0x340000
  7884. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  7885. 8007c22: a80c add r0, sp, #48 ; 0x30
  7886. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL15;
  7887. 8007c24: 9315 str r3, [sp, #84] ; 0x54
  7888. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7889. 8007c26: 940c str r4, [sp, #48] ; 0x30
  7890. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  7891. 8007c28: 9413 str r4, [sp, #76] ; 0x4c
  7892. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  7893. 8007c2a: f7fe fa2b bl 8006084 <HAL_RCC_OscConfig>
  7894. {
  7895. Error_Handler();
  7896. }
  7897. /** Initializes the CPU, AHB and APB busses clocks
  7898. */
  7899. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  7900. 8007c2e: 230f movs r3, #15
  7901. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  7902. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  7903. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7904. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  7905. 8007c30: f44f 6280 mov.w r2, #1024 ; 0x400
  7906. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  7907. 8007c34: 9301 str r3, [sp, #4]
  7908. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7909. 8007c36: 2300 movs r3, #0
  7910. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  7911. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  7912. 8007c38: 4621 mov r1, r4
  7913. 8007c3a: a801 add r0, sp, #4
  7914. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7915. 8007c3c: 9303 str r3, [sp, #12]
  7916. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  7917. 8007c3e: 9204 str r2, [sp, #16]
  7918. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  7919. 8007c40: 9305 str r3, [sp, #20]
  7920. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  7921. 8007c42: 9402 str r4, [sp, #8]
  7922. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  7923. 8007c44: f7fe fbe6 bl 8006414 <HAL_RCC_ClockConfig>
  7924. {
  7925. Error_Handler();
  7926. }
  7927. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  7928. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  7929. 8007c48: f44f 4300 mov.w r3, #32768 ; 0x8000
  7930. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  7931. 8007c4c: a806 add r0, sp, #24
  7932. PeriphClkInit.PeriphClockSelection = RCC_PERIPHCLK_ADC;
  7933. 8007c4e: 9406 str r4, [sp, #24]
  7934. PeriphClkInit.AdcClockSelection = RCC_ADCPCLK2_DIV6;
  7935. 8007c50: 9308 str r3, [sp, #32]
  7936. if (HAL_RCCEx_PeriphCLKConfig(&PeriphClkInit) != HAL_OK)
  7937. 8007c52: f7fe fcb1 bl 80065b8 <HAL_RCCEx_PeriphCLKConfig>
  7938. {
  7939. Error_Handler();
  7940. }
  7941. }
  7942. 8007c56: b016 add sp, #88 ; 0x58
  7943. 8007c58: bd10 pop {r4, pc}
  7944. 8007c5a: 0000 movs r0, r0
  7945. 8007c5c: 0000 movs r0, r0
  7946. ...
  7947. 08007c60 <main>:
  7948. {
  7949. 8007c60: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7950. 8007c64: b0ab sub sp, #172 ; 0xac
  7951. * @param None
  7952. * @retval None
  7953. */
  7954. static void MX_GPIO_Init(void)
  7955. {
  7956. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7957. 8007c66: ad24 add r5, sp, #144 ; 0x90
  7958. /* GPIO Ports Clock Enable */
  7959. __HAL_RCC_GPIOE_CLK_ENABLE();
  7960. 8007c68: 4fc2 ldr r7, [pc, #776] ; (8007f74 <main+0x314>)
  7961. HAL_Init();
  7962. 8007c6a: f7fd fc0f bl 800548c <HAL_Init>
  7963. SystemClock_Config();
  7964. 8007c6e: f7ff ffbf bl 8007bf0 <SystemClock_Config>
  7965. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7966. 8007c72: 2210 movs r2, #16
  7967. 8007c74: 2100 movs r1, #0
  7968. 8007c76: 4628 mov r0, r5
  7969. 8007c78: f001 fb6d bl 8009356 <memset>
  7970. __HAL_RCC_GPIOE_CLK_ENABLE();
  7971. 8007c7c: 69bb ldr r3, [r7, #24]
  7972. __HAL_RCC_GPIOB_CLK_ENABLE();
  7973. __HAL_RCC_GPIOD_CLK_ENABLE();
  7974. __HAL_RCC_GPIOG_CLK_ENABLE();
  7975. /*Configure GPIO pin Output Level */
  7976. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  7977. 8007c7e: 2200 movs r2, #0
  7978. __HAL_RCC_GPIOE_CLK_ENABLE();
  7979. 8007c80: f043 0340 orr.w r3, r3, #64 ; 0x40
  7980. 8007c84: 61bb str r3, [r7, #24]
  7981. 8007c86: 69bb ldr r3, [r7, #24]
  7982. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  7983. 8007c88: 217f movs r1, #127 ; 0x7f
  7984. __HAL_RCC_GPIOE_CLK_ENABLE();
  7985. 8007c8a: f003 0340 and.w r3, r3, #64 ; 0x40
  7986. 8007c8e: 9309 str r3, [sp, #36] ; 0x24
  7987. 8007c90: 9b09 ldr r3, [sp, #36] ; 0x24
  7988. __HAL_RCC_GPIOC_CLK_ENABLE();
  7989. 8007c92: 69bb ldr r3, [r7, #24]
  7990. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  7991. 8007c94: 48b8 ldr r0, [pc, #736] ; (8007f78 <main+0x318>)
  7992. __HAL_RCC_GPIOC_CLK_ENABLE();
  7993. 8007c96: f043 0310 orr.w r3, r3, #16
  7994. 8007c9a: 61bb str r3, [r7, #24]
  7995. 8007c9c: 69bb ldr r3, [r7, #24]
  7996. /*Configure GPIO pins : ATT_EN_1_8G_DL1_Pin ATT_EN_1_8G_DL2_Pin ATT_EN_1_8G_UL1_Pin ATT_EN_1_8G_UL2_Pin
  7997. ATT_EN_1_8G_UL3_Pin PATH_EN_2_1G_DL_Pin PATH_EN_2_1G_UL_Pin */
  7998. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  7999. |ATT_EN_1_8G_UL3_Pin|PATH_EN_2_1G_DL_Pin|PATH_EN_2_1G_UL_Pin;
  8000. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8001. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8002. 8007c9e: 2400 movs r4, #0
  8003. __HAL_RCC_GPIOC_CLK_ENABLE();
  8004. 8007ca0: f003 0310 and.w r3, r3, #16
  8005. 8007ca4: 930a str r3, [sp, #40] ; 0x28
  8006. 8007ca6: 9b0a ldr r3, [sp, #40] ; 0x28
  8007. __HAL_RCC_GPIOF_CLK_ENABLE();
  8008. 8007ca8: 69bb ldr r3, [r7, #24]
  8009. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8010. 8007caa: 2601 movs r6, #1
  8011. __HAL_RCC_GPIOF_CLK_ENABLE();
  8012. 8007cac: f043 0380 orr.w r3, r3, #128 ; 0x80
  8013. 8007cb0: 61bb str r3, [r7, #24]
  8014. 8007cb2: 69bb ldr r3, [r7, #24]
  8015. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8016. 8007cb4: f04f 0802 mov.w r8, #2
  8017. __HAL_RCC_GPIOF_CLK_ENABLE();
  8018. 8007cb8: f003 0380 and.w r3, r3, #128 ; 0x80
  8019. 8007cbc: 930b str r3, [sp, #44] ; 0x2c
  8020. 8007cbe: 9b0b ldr r3, [sp, #44] ; 0x2c
  8021. __HAL_RCC_GPIOA_CLK_ENABLE();
  8022. 8007cc0: 69bb ldr r3, [r7, #24]
  8023. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8024. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8025. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8026. /*Configure GPIO pins : PLL_LD_1_8G_DL_Pin PLL_LD_1_8G_UL_Pin */
  8027. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8028. 8007cc2: f04f 0b0c mov.w fp, #12
  8029. __HAL_RCC_GPIOA_CLK_ENABLE();
  8030. 8007cc6: f043 0304 orr.w r3, r3, #4
  8031. 8007cca: 61bb str r3, [r7, #24]
  8032. 8007ccc: 69bb ldr r3, [r7, #24]
  8033. hadc1.Init.NbrOfConversion = 14;
  8034. 8007cce: f04f 090e mov.w r9, #14
  8035. __HAL_RCC_GPIOA_CLK_ENABLE();
  8036. 8007cd2: f003 0304 and.w r3, r3, #4
  8037. 8007cd6: 930c str r3, [sp, #48] ; 0x30
  8038. 8007cd8: 9b0c ldr r3, [sp, #48] ; 0x30
  8039. __HAL_RCC_GPIOB_CLK_ENABLE();
  8040. 8007cda: 69bb ldr r3, [r7, #24]
  8041. sConfig.Rank = ADC_REGULAR_RANK_3;
  8042. 8007cdc: f04f 0a03 mov.w sl, #3
  8043. __HAL_RCC_GPIOB_CLK_ENABLE();
  8044. 8007ce0: f043 0308 orr.w r3, r3, #8
  8045. 8007ce4: 61bb str r3, [r7, #24]
  8046. 8007ce6: 69bb ldr r3, [r7, #24]
  8047. 8007ce8: f003 0308 and.w r3, r3, #8
  8048. 8007cec: 930d str r3, [sp, #52] ; 0x34
  8049. 8007cee: 9b0d ldr r3, [sp, #52] ; 0x34
  8050. __HAL_RCC_GPIOD_CLK_ENABLE();
  8051. 8007cf0: 69bb ldr r3, [r7, #24]
  8052. 8007cf2: f043 0320 orr.w r3, r3, #32
  8053. 8007cf6: 61bb str r3, [r7, #24]
  8054. 8007cf8: 69bb ldr r3, [r7, #24]
  8055. 8007cfa: f003 0320 and.w r3, r3, #32
  8056. 8007cfe: 930e str r3, [sp, #56] ; 0x38
  8057. 8007d00: 9b0e ldr r3, [sp, #56] ; 0x38
  8058. __HAL_RCC_GPIOG_CLK_ENABLE();
  8059. 8007d02: 69bb ldr r3, [r7, #24]
  8060. 8007d04: f443 7380 orr.w r3, r3, #256 ; 0x100
  8061. 8007d08: 61bb str r3, [r7, #24]
  8062. 8007d0a: 69bb ldr r3, [r7, #24]
  8063. 8007d0c: f403 7380 and.w r3, r3, #256 ; 0x100
  8064. 8007d10: 930f str r3, [sp, #60] ; 0x3c
  8065. 8007d12: 9b0f ldr r3, [sp, #60] ; 0x3c
  8066. HAL_GPIO_WritePin(GPIOE, ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8067. 8007d14: f7fe f9ac bl 8006070 <HAL_GPIO_WritePin>
  8068. HAL_GPIO_WritePin(GPIOC, ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8069. 8007d18: 2200 movs r2, #0
  8070. 8007d1a: f64f 41c0 movw r1, #64704 ; 0xfcc0
  8071. 8007d1e: 4897 ldr r0, [pc, #604] ; (8007f7c <main+0x31c>)
  8072. 8007d20: f7fe f9a6 bl 8006070 <HAL_GPIO_WritePin>
  8073. HAL_GPIO_WritePin(GPIOF, PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8074. 8007d24: 2200 movs r2, #0
  8075. 8007d26: f240 31f3 movw r1, #1011 ; 0x3f3
  8076. 8007d2a: 4895 ldr r0, [pc, #596] ; (8007f80 <main+0x320>)
  8077. 8007d2c: f7fe f9a0 bl 8006070 <HAL_GPIO_WritePin>
  8078. HAL_GPIO_WritePin(GPIOD, PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8079. 8007d30: 2200 movs r2, #0
  8080. 8007d32: f648 71ff movw r1, #36863 ; 0x8fff
  8081. 8007d36: 4893 ldr r0, [pc, #588] ; (8007f84 <main+0x324>)
  8082. 8007d38: f7fe f99a bl 8006070 <HAL_GPIO_WritePin>
  8083. HAL_GPIO_WritePin(GPIOG, DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8084. 8007d3c: 2200 movs r2, #0
  8085. 8007d3e: f647 71fc movw r1, #32764 ; 0x7ffc
  8086. 8007d42: 4891 ldr r0, [pc, #580] ; (8007f88 <main+0x328>)
  8087. 8007d44: f7fe f994 bl 8006070 <HAL_GPIO_WritePin>
  8088. HAL_GPIO_WritePin(PLL_CLK_3_5G_GPIO_Port, PLL_CLK_3_5G_Pin, GPIO_PIN_RESET);
  8089. 8007d48: 2200 movs r2, #0
  8090. 8007d4a: f44f 4100 mov.w r1, #32768 ; 0x8000
  8091. 8007d4e: 488f ldr r0, [pc, #572] ; (8007f8c <main+0x32c>)
  8092. 8007d50: f7fe f98e bl 8006070 <HAL_GPIO_WritePin>
  8093. HAL_GPIO_WritePin(GPIOB, PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin, GPIO_PIN_RESET);
  8094. 8007d54: 2200 movs r2, #0
  8095. 8007d56: 2118 movs r1, #24
  8096. 8007d58: 488d ldr r0, [pc, #564] ; (8007f90 <main+0x330>)
  8097. 8007d5a: f7fe f989 bl 8006070 <HAL_GPIO_WritePin>
  8098. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8099. 8007d5e: 237f movs r3, #127 ; 0x7f
  8100. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8101. 8007d60: 4629 mov r1, r5
  8102. 8007d62: 4885 ldr r0, [pc, #532] ; (8007f78 <main+0x318>)
  8103. GPIO_InitStruct.Pin = ATT_EN_1_8G_DL1_Pin|ATT_EN_1_8G_DL2_Pin|ATT_EN_1_8G_UL1_Pin|ATT_EN_1_8G_UL2_Pin
  8104. 8007d64: 9324 str r3, [sp, #144] ; 0x90
  8105. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8106. 8007d66: 9625 str r6, [sp, #148] ; 0x94
  8107. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8108. 8007d68: 9426 str r4, [sp, #152] ; 0x98
  8109. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8110. 8007d6a: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8111. HAL_GPIO_Init(GPIOE, &GPIO_InitStruct);
  8112. 8007d6e: f7fe f88d bl 8005e8c <HAL_GPIO_Init>
  8113. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8114. 8007d72: f64f 43c0 movw r3, #64704 ; 0xfcc0
  8115. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8116. 8007d76: 4629 mov r1, r5
  8117. 8007d78: 4880 ldr r0, [pc, #512] ; (8007f7c <main+0x31c>)
  8118. GPIO_InitStruct.Pin = ATT_EN_1_8G_UL4_Pin|PATH_EN_1_8G_DL_Pin|PATH_EN_1_8G_UL_Pin|PLL_EN_3_5G_L_Pin
  8119. 8007d7a: 9324 str r3, [sp, #144] ; 0x90
  8120. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8121. 8007d7c: 9625 str r6, [sp, #148] ; 0x94
  8122. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8123. 8007d7e: 9426 str r4, [sp, #152] ; 0x98
  8124. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8125. 8007d80: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8126. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8127. 8007d84: f7fe f882 bl 8005e8c <HAL_GPIO_Init>
  8128. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8129. 8007d88: f240 33f3 movw r3, #1011 ; 0x3f3
  8130. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8131. 8007d8c: 4629 mov r1, r5
  8132. 8007d8e: 487c ldr r0, [pc, #496] ; (8007f80 <main+0x320>)
  8133. GPIO_InitStruct.Pin = PLL_EN_1_8G_DL_Pin|PLL_EN_1_8G_UL_Pin|ATT_EN_2_1G_DL1_Pin|ATT_EN_2_1G_DL2_Pin
  8134. 8007d90: 9324 str r3, [sp, #144] ; 0x90
  8135. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8136. 8007d92: 9625 str r6, [sp, #148] ; 0x94
  8137. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8138. 8007d94: 9426 str r4, [sp, #152] ; 0x98
  8139. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8140. 8007d96: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8141. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8142. 8007d9a: f7fe f877 bl 8005e8c <HAL_GPIO_Init>
  8143. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8144. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8145. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8146. 8007d9e: 4629 mov r1, r5
  8147. 8007da0: 4877 ldr r0, [pc, #476] ; (8007f80 <main+0x320>)
  8148. GPIO_InitStruct.Pin = PLL_LD_1_8G_DL_Pin|PLL_LD_1_8G_UL_Pin;
  8149. 8007da2: f8cd b090 str.w fp, [sp, #144] ; 0x90
  8150. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8151. 8007da6: 9425 str r4, [sp, #148] ; 0x94
  8152. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8153. 8007da8: 9426 str r4, [sp, #152] ; 0x98
  8154. HAL_GPIO_Init(GPIOF, &GPIO_InitStruct);
  8155. 8007daa: f7fe f86f bl 8005e8c <HAL_GPIO_Init>
  8156. /*Configure GPIO pins : PLL_DATA_Pin PLL_CLK_Pin ATT_DATA_Pin ATT_CLK_Pin
  8157. DA_LDAC_Pin ATT_CLK_3_5G_Pin ATT_EN_3_5G_Pin ATT_DATA_3_5G_DL_Pin
  8158. ATT_DATA_3_5G_UL_Pin ATT_DATA_3_5G_COM1_Pin ATT_DATA_3_5G_COM2_Pin ATT_DATA_3_5G_COM3_Pin
  8159. PATH_EN_3_5G_L_Pin */
  8160. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8161. 8007dae: f648 73ff movw r3, #36863 ; 0x8fff
  8162. |ATT_DATA_3_5G_UL_Pin|ATT_DATA_3_5G_COM1_Pin|ATT_DATA_3_5G_COM2_Pin|ATT_DATA_3_5G_COM3_Pin
  8163. |PATH_EN_3_5G_L_Pin;
  8164. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8165. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8166. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8167. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8168. 8007db2: 4629 mov r1, r5
  8169. 8007db4: 4873 ldr r0, [pc, #460] ; (8007f84 <main+0x324>)
  8170. GPIO_InitStruct.Pin = PLL_DATA_Pin|PLL_CLK_Pin|ATT_DATA_Pin|ATT_CLK_Pin
  8171. 8007db6: 9324 str r3, [sp, #144] ; 0x90
  8172. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8173. 8007db8: 9625 str r6, [sp, #148] ; 0x94
  8174. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8175. 8007dba: 9426 str r4, [sp, #152] ; 0x98
  8176. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8177. 8007dbc: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8178. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8179. 8007dc0: f7fe f864 bl 8005e8c <HAL_GPIO_Init>
  8180. /*Configure GPIO pins : ALARM_DC_Pin ALARM_AC_Pin */
  8181. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8182. 8007dc4: f44f 5340 mov.w r3, #12288 ; 0x3000
  8183. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8184. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8185. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8186. 8007dc8: 4629 mov r1, r5
  8187. 8007dca: 486e ldr r0, [pc, #440] ; (8007f84 <main+0x324>)
  8188. GPIO_InitStruct.Pin = ALARM_DC_Pin|ALARM_AC_Pin;
  8189. 8007dcc: 9324 str r3, [sp, #144] ; 0x90
  8190. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8191. 8007dce: 9425 str r4, [sp, #148] ; 0x94
  8192. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8193. 8007dd0: 9426 str r4, [sp, #152] ; 0x98
  8194. HAL_GPIO_Init(GPIOD, &GPIO_InitStruct);
  8195. 8007dd2: f7fe f85b bl 8005e8c <HAL_GPIO_Init>
  8196. /*Configure GPIO pins : DA_SYNC_Pin DA_SCLK_Pin DA_DIN_Pin _T_SYNC_UL_Pin
  8197. T_SYNC_UL_Pin _T_SYNC_DL_Pin T_SYNC_DL_Pin PATH_EN_3_5G_H_Pin
  8198. PATH_EN_3_5G_DL_Pin PATH_EN_3_5G_UL_Pin PLL_ON_OFF_3_5G_LG12_Pin PLL_ON_OFF_3_5G_HG13_Pin
  8199. BOOT_LED_Pin */
  8200. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8201. 8007dd6: f647 73fc movw r3, #32764 ; 0x7ffc
  8202. |PATH_EN_3_5G_DL_Pin|PATH_EN_3_5G_UL_Pin|PLL_ON_OFF_3_5G_LG12_Pin|PLL_ON_OFF_3_5G_HG13_Pin
  8203. |BOOT_LED_Pin;
  8204. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8205. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8206. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8207. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8208. 8007dda: 4629 mov r1, r5
  8209. 8007ddc: 486a ldr r0, [pc, #424] ; (8007f88 <main+0x328>)
  8210. GPIO_InitStruct.Pin = DA_SYNC_Pin|DA_SCLK_Pin|DA_DIN_Pin|_T_SYNC_UL_Pin
  8211. 8007dde: 9324 str r3, [sp, #144] ; 0x90
  8212. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8213. 8007de0: 9625 str r6, [sp, #148] ; 0x94
  8214. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8215. 8007de2: 9426 str r4, [sp, #152] ; 0x98
  8216. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8217. 8007de4: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8218. HAL_GPIO_Init(GPIOG, &GPIO_InitStruct);
  8219. 8007de8: f7fe f850 bl 8005e8c <HAL_GPIO_Init>
  8220. /*Configure GPIO pins : PLL_LD_3_5G_L_Pin PLL_LD_3_5G_H_Pin */
  8221. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8222. 8007dec: f44f 7340 mov.w r3, #768 ; 0x300
  8223. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8224. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8225. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8226. 8007df0: 4629 mov r1, r5
  8227. 8007df2: 4862 ldr r0, [pc, #392] ; (8007f7c <main+0x31c>)
  8228. GPIO_InitStruct.Pin = PLL_LD_3_5G_L_Pin|PLL_LD_3_5G_H_Pin;
  8229. 8007df4: 9324 str r3, [sp, #144] ; 0x90
  8230. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8231. 8007df6: 9425 str r4, [sp, #148] ; 0x94
  8232. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8233. 8007df8: 9426 str r4, [sp, #152] ; 0x98
  8234. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  8235. 8007dfa: f7fe f847 bl 8005e8c <HAL_GPIO_Init>
  8236. /*Configure GPIO pin : PLL_CLK_3_5G_Pin */
  8237. GPIO_InitStruct.Pin = PLL_CLK_3_5G_Pin;
  8238. 8007dfe: f44f 4300 mov.w r3, #32768 ; 0x8000
  8239. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8240. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8241. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8242. HAL_GPIO_Init(PLL_CLK_3_5G_GPIO_Port, &GPIO_InitStruct);
  8243. 8007e02: 4629 mov r1, r5
  8244. 8007e04: 4861 ldr r0, [pc, #388] ; (8007f8c <main+0x32c>)
  8245. GPIO_InitStruct.Pin = PLL_CLK_3_5G_Pin;
  8246. 8007e06: 9324 str r3, [sp, #144] ; 0x90
  8247. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8248. 8007e08: 9625 str r6, [sp, #148] ; 0x94
  8249. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8250. 8007e0a: 9426 str r4, [sp, #152] ; 0x98
  8251. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8252. 8007e0c: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8253. HAL_GPIO_Init(PLL_CLK_3_5G_GPIO_Port, &GPIO_InitStruct);
  8254. 8007e10: f7fe f83c bl 8005e8c <HAL_GPIO_Init>
  8255. /*Configure GPIO pins : PLL_EN_2_1G_DL_Pin PLL_EN_2_1G_UL_Pin */
  8256. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  8257. 8007e14: 2318 movs r3, #24
  8258. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8259. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8260. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8261. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8262. 8007e16: 4629 mov r1, r5
  8263. 8007e18: 485d ldr r0, [pc, #372] ; (8007f90 <main+0x330>)
  8264. GPIO_InitStruct.Pin = PLL_EN_2_1G_DL_Pin|PLL_EN_2_1G_UL_Pin;
  8265. 8007e1a: 9324 str r3, [sp, #144] ; 0x90
  8266. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  8267. 8007e1c: 9625 str r6, [sp, #148] ; 0x94
  8268. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8269. 8007e1e: 9426 str r4, [sp, #152] ; 0x98
  8270. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  8271. 8007e20: f8cd 809c str.w r8, [sp, #156] ; 0x9c
  8272. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8273. 8007e24: f7fe f832 bl 8005e8c <HAL_GPIO_Init>
  8274. /*Configure GPIO pins : PLL_LD_2_1G_DL_Pin PLL_LD_2_1G_UL_Pin */
  8275. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  8276. 8007e28: 2360 movs r3, #96 ; 0x60
  8277. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8278. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8279. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8280. 8007e2a: 4629 mov r1, r5
  8281. 8007e2c: 4858 ldr r0, [pc, #352] ; (8007f90 <main+0x330>)
  8282. GPIO_InitStruct.Pin = PLL_LD_2_1G_DL_Pin|PLL_LD_2_1G_UL_Pin;
  8283. 8007e2e: 9324 str r3, [sp, #144] ; 0x90
  8284. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  8285. 8007e30: 9425 str r4, [sp, #148] ; 0x94
  8286. GPIO_InitStruct.Pull = GPIO_NOPULL;
  8287. 8007e32: 9426 str r4, [sp, #152] ; 0x98
  8288. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  8289. 8007e34: f7fe f82a bl 8005e8c <HAL_GPIO_Init>
  8290. __HAL_RCC_DMA1_CLK_ENABLE();
  8291. 8007e38: 697b ldr r3, [r7, #20]
  8292. 8007e3a: 4333 orrs r3, r6
  8293. 8007e3c: 617b str r3, [r7, #20]
  8294. 8007e3e: 697b ldr r3, [r7, #20]
  8295. hadc1.Instance = ADC1;
  8296. 8007e40: 4f54 ldr r7, [pc, #336] ; (8007f94 <main+0x334>)
  8297. __HAL_RCC_DMA1_CLK_ENABLE();
  8298. 8007e42: 4033 ands r3, r6
  8299. 8007e44: 9308 str r3, [sp, #32]
  8300. 8007e46: 9b08 ldr r3, [sp, #32]
  8301. hadc1.Instance = ADC1;
  8302. 8007e48: 4b53 ldr r3, [pc, #332] ; (8007f98 <main+0x338>)
  8303. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  8304. 8007e4a: 4638 mov r0, r7
  8305. hadc1.Instance = ADC1;
  8306. 8007e4c: 603b str r3, [r7, #0]
  8307. hadc1.Init.ScanConvMode = ADC_SCAN_ENABLE;
  8308. 8007e4e: f44f 7380 mov.w r3, #256 ; 0x100
  8309. 8007e52: 60bb str r3, [r7, #8]
  8310. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  8311. 8007e54: f44f 2360 mov.w r3, #917504 ; 0xe0000
  8312. ADC_ChannelConfTypeDef sConfig = {0};
  8313. 8007e58: 606c str r4, [r5, #4]
  8314. hadc1.Init.ExternalTrigConv = ADC_SOFTWARE_START;
  8315. 8007e5a: 61fb str r3, [r7, #28]
  8316. ADC_ChannelConfTypeDef sConfig = {0};
  8317. 8007e5c: 60ac str r4, [r5, #8]
  8318. hadc1.Init.ContinuousConvMode = ENABLE;
  8319. 8007e5e: 60fe str r6, [r7, #12]
  8320. hadc1.Init.DiscontinuousConvMode = DISABLE;
  8321. 8007e60: 617c str r4, [r7, #20]
  8322. hadc1.Init.DataAlign = ADC_DATAALIGN_RIGHT;
  8323. 8007e62: 607c str r4, [r7, #4]
  8324. hadc1.Init.NbrOfConversion = 14;
  8325. 8007e64: f8c7 9010 str.w r9, [r7, #16]
  8326. ADC_ChannelConfTypeDef sConfig = {0};
  8327. 8007e68: 9424 str r4, [sp, #144] ; 0x90
  8328. if (HAL_ADC_Init(&hadc1) != HAL_OK)
  8329. 8007e6a: f7fd fced bl 8005848 <HAL_ADC_Init>
  8330. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8331. 8007e6e: 4629 mov r1, r5
  8332. 8007e70: 4638 mov r0, r7
  8333. sConfig.Channel = ADC_CHANNEL_0;
  8334. 8007e72: 9424 str r4, [sp, #144] ; 0x90
  8335. sConfig.Rank = ADC_REGULAR_RANK_1;
  8336. 8007e74: 9625 str r6, [sp, #148] ; 0x94
  8337. sConfig.SamplingTime = ADC_SAMPLETIME_1CYCLE_5;
  8338. 8007e76: 9426 str r4, [sp, #152] ; 0x98
  8339. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8340. 8007e78: f7fd fb7a bl 8005570 <HAL_ADC_ConfigChannel>
  8341. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8342. 8007e7c: 4629 mov r1, r5
  8343. 8007e7e: 4638 mov r0, r7
  8344. sConfig.Channel = ADC_CHANNEL_1;
  8345. 8007e80: 9624 str r6, [sp, #144] ; 0x90
  8346. sConfig.Rank = ADC_REGULAR_RANK_2;
  8347. 8007e82: f8cd 8094 str.w r8, [sp, #148] ; 0x94
  8348. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8349. 8007e86: f7fd fb73 bl 8005570 <HAL_ADC_ConfigChannel>
  8350. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8351. 8007e8a: 4629 mov r1, r5
  8352. 8007e8c: 4638 mov r0, r7
  8353. sConfig.Channel = ADC_CHANNEL_2;
  8354. 8007e8e: f8cd 8090 str.w r8, [sp, #144] ; 0x90
  8355. sConfig.Rank = ADC_REGULAR_RANK_3;
  8356. 8007e92: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8357. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8358. 8007e96: f7fd fb6b bl 8005570 <HAL_ADC_ConfigChannel>
  8359. sConfig.Channel = ADC_CHANNEL_3;
  8360. 8007e9a: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8361. sConfig.Rank = ADC_REGULAR_RANK_4;
  8362. 8007e9e: f04f 0a04 mov.w sl, #4
  8363. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8364. 8007ea2: 4629 mov r1, r5
  8365. 8007ea4: 4638 mov r0, r7
  8366. sConfig.Rank = ADC_REGULAR_RANK_4;
  8367. 8007ea6: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8368. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8369. 8007eaa: f7fd fb61 bl 8005570 <HAL_ADC_ConfigChannel>
  8370. sConfig.Channel = ADC_CHANNEL_4;
  8371. 8007eae: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8372. sConfig.Rank = ADC_REGULAR_RANK_5;
  8373. 8007eb2: f04f 0a05 mov.w sl, #5
  8374. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8375. 8007eb6: 4629 mov r1, r5
  8376. 8007eb8: 4638 mov r0, r7
  8377. sConfig.Rank = ADC_REGULAR_RANK_5;
  8378. 8007eba: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8379. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8380. 8007ebe: f7fd fb57 bl 8005570 <HAL_ADC_ConfigChannel>
  8381. sConfig.Channel = ADC_CHANNEL_5;
  8382. 8007ec2: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8383. sConfig.Rank = ADC_REGULAR_RANK_6;
  8384. 8007ec6: f04f 0a06 mov.w sl, #6
  8385. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8386. 8007eca: 4629 mov r1, r5
  8387. 8007ecc: 4638 mov r0, r7
  8388. sConfig.Rank = ADC_REGULAR_RANK_6;
  8389. 8007ece: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8390. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8391. 8007ed2: f7fd fb4d bl 8005570 <HAL_ADC_ConfigChannel>
  8392. sConfig.Channel = ADC_CHANNEL_6;
  8393. 8007ed6: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8394. sConfig.Rank = ADC_REGULAR_RANK_7;
  8395. 8007eda: f04f 0a07 mov.w sl, #7
  8396. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8397. 8007ede: 4629 mov r1, r5
  8398. 8007ee0: 4638 mov r0, r7
  8399. sConfig.Rank = ADC_REGULAR_RANK_7;
  8400. 8007ee2: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8401. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8402. 8007ee6: f7fd fb43 bl 8005570 <HAL_ADC_ConfigChannel>
  8403. sConfig.Channel = ADC_CHANNEL_7;
  8404. 8007eea: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8405. sConfig.Rank = ADC_REGULAR_RANK_8;
  8406. 8007eee: f04f 0a08 mov.w sl, #8
  8407. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8408. 8007ef2: 4629 mov r1, r5
  8409. 8007ef4: 4638 mov r0, r7
  8410. sConfig.Rank = ADC_REGULAR_RANK_8;
  8411. 8007ef6: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8412. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8413. 8007efa: f7fd fb39 bl 8005570 <HAL_ADC_ConfigChannel>
  8414. sConfig.Channel = ADC_CHANNEL_8;
  8415. 8007efe: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8416. sConfig.Rank = ADC_REGULAR_RANK_9;
  8417. 8007f02: f04f 0a09 mov.w sl, #9
  8418. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8419. 8007f06: 4629 mov r1, r5
  8420. 8007f08: 4638 mov r0, r7
  8421. sConfig.Rank = ADC_REGULAR_RANK_9;
  8422. 8007f0a: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8423. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8424. 8007f0e: f7fd fb2f bl 8005570 <HAL_ADC_ConfigChannel>
  8425. sConfig.Rank = ADC_REGULAR_RANK_10;
  8426. 8007f12: 220a movs r2, #10
  8427. sConfig.Channel = ADC_CHANNEL_9;
  8428. 8007f14: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8429. sConfig.Rank = ADC_REGULAR_RANK_11;
  8430. 8007f18: f04f 0a0b mov.w sl, #11
  8431. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8432. 8007f1c: 4629 mov r1, r5
  8433. 8007f1e: 4638 mov r0, r7
  8434. sConfig.Rank = ADC_REGULAR_RANK_10;
  8435. 8007f20: 9225 str r2, [sp, #148] ; 0x94
  8436. 8007f22: 9206 str r2, [sp, #24]
  8437. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8438. 8007f24: f7fd fb24 bl 8005570 <HAL_ADC_ConfigChannel>
  8439. sConfig.Channel = ADC_CHANNEL_10;
  8440. 8007f28: 9a06 ldr r2, [sp, #24]
  8441. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8442. 8007f2a: 4629 mov r1, r5
  8443. 8007f2c: 4638 mov r0, r7
  8444. sConfig.Channel = ADC_CHANNEL_10;
  8445. 8007f2e: 9224 str r2, [sp, #144] ; 0x90
  8446. 8007f30: 9207 str r2, [sp, #28]
  8447. sConfig.Rank = ADC_REGULAR_RANK_11;
  8448. 8007f32: f8cd a094 str.w sl, [sp, #148] ; 0x94
  8449. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8450. 8007f36: f7fd fb1b bl 8005570 <HAL_ADC_ConfigChannel>
  8451. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8452. 8007f3a: 4629 mov r1, r5
  8453. 8007f3c: 4638 mov r0, r7
  8454. sConfig.Rank = ADC_REGULAR_RANK_12;
  8455. 8007f3e: f8cd b094 str.w fp, [sp, #148] ; 0x94
  8456. sConfig.Channel = ADC_CHANNEL_11;
  8457. 8007f42: f8cd a090 str.w sl, [sp, #144] ; 0x90
  8458. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8459. 8007f46: f7fd fb13 bl 8005570 <HAL_ADC_ConfigChannel>
  8460. sConfig.Rank = ADC_REGULAR_RANK_13;
  8461. 8007f4a: 230d movs r3, #13
  8462. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8463. 8007f4c: 4629 mov r1, r5
  8464. 8007f4e: 4638 mov r0, r7
  8465. sConfig.Channel = ADC_CHANNEL_12;
  8466. 8007f50: f8cd b090 str.w fp, [sp, #144] ; 0x90
  8467. sConfig.Rank = ADC_REGULAR_RANK_13;
  8468. 8007f54: 9325 str r3, [sp, #148] ; 0x94
  8469. 8007f56: 9306 str r3, [sp, #24]
  8470. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8471. 8007f58: f7fd fb0a bl 8005570 <HAL_ADC_ConfigChannel>
  8472. sConfig.Channel = ADC_CHANNEL_13;
  8473. 8007f5c: 9b06 ldr r3, [sp, #24]
  8474. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8475. 8007f5e: 4629 mov r1, r5
  8476. 8007f60: 4638 mov r0, r7
  8477. sConfig.Channel = ADC_CHANNEL_13;
  8478. 8007f62: 9324 str r3, [sp, #144] ; 0x90
  8479. sConfig.Rank = ADC_REGULAR_RANK_14;
  8480. 8007f64: f8cd 9094 str.w r9, [sp, #148] ; 0x94
  8481. if (HAL_ADC_ConfigChannel(&hadc1, &sConfig) != HAL_OK)
  8482. 8007f68: f7fd fb02 bl 8005570 <HAL_ADC_ConfigChannel>
  8483. huart1.Init.BaudRate = 115200;
  8484. 8007f6c: f44f 32e1 mov.w r2, #115200 ; 0x1c200
  8485. 8007f70: e014 b.n 8007f9c <main+0x33c>
  8486. 8007f72: bf00 nop
  8487. 8007f74: 40021000 .word 0x40021000
  8488. 8007f78: 40011800 .word 0x40011800
  8489. 8007f7c: 40011000 .word 0x40011000
  8490. 8007f80: 40011c00 .word 0x40011c00
  8491. 8007f84: 40011400 .word 0x40011400
  8492. 8007f88: 40012000 .word 0x40012000
  8493. 8007f8c: 40010800 .word 0x40010800
  8494. 8007f90: 40010c00 .word 0x40010c00
  8495. 8007f94: 200005a8 .word 0x200005a8
  8496. 8007f98: 40012400 .word 0x40012400
  8497. huart1.Instance = USART1;
  8498. 8007f9c: 4bd4 ldr r3, [pc, #848] ; (80082f0 <main+0x690>)
  8499. huart1.Init.BaudRate = 115200;
  8500. 8007f9e: 49d5 ldr r1, [pc, #852] ; (80082f4 <main+0x694>)
  8501. if (HAL_UART_Init(&huart1) != HAL_OK)
  8502. 8007fa0: 4618 mov r0, r3
  8503. huart1.Init.BaudRate = 115200;
  8504. 8007fa2: e883 0006 stmia.w r3, {r1, r2}
  8505. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  8506. 8007fa6: 609c str r4, [r3, #8]
  8507. huart1.Init.StopBits = UART_STOPBITS_1;
  8508. 8007fa8: 60dc str r4, [r3, #12]
  8509. huart1.Init.Parity = UART_PARITY_NONE;
  8510. 8007faa: 611c str r4, [r3, #16]
  8511. huart1.Init.Mode = UART_MODE_TX_RX;
  8512. 8007fac: f8c3 b014 str.w fp, [r3, #20]
  8513. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  8514. 8007fb0: 619c str r4, [r3, #24]
  8515. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  8516. 8007fb2: 61dc str r4, [r3, #28]
  8517. if (HAL_UART_Init(&huart1) != HAL_OK)
  8518. 8007fb4: 9306 str r3, [sp, #24]
  8519. 8007fb6: f7fe fdfd bl 8006bb4 <HAL_UART_Init>
  8520. htim6.Init.Prescaler = 6000-1;
  8521. 8007fba: f241 716f movw r1, #5999 ; 0x176f
  8522. htim6.Instance = TIM6;
  8523. 8007fbe: f8df b370 ldr.w fp, [pc, #880] ; 8008330 <main+0x6d0>
  8524. htim6.Init.Prescaler = 6000-1;
  8525. 8007fc2: 48cd ldr r0, [pc, #820] ; (80082f8 <main+0x698>)
  8526. htim6.Init.Period = 10;
  8527. 8007fc4: 9a07 ldr r2, [sp, #28]
  8528. htim6.Init.Prescaler = 6000-1;
  8529. 8007fc6: e88b 0003 stmia.w fp, {r0, r1}
  8530. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8531. 8007fca: 4658 mov r0, fp
  8532. TIM_MasterConfigTypeDef sMasterConfig = {0};
  8533. 8007fcc: 606c str r4, [r5, #4]
  8534. htim6.Init.Period = 10;
  8535. 8007fce: f8cb 200c str.w r2, [fp, #12]
  8536. TIM_MasterConfigTypeDef sMasterConfig = {0};
  8537. 8007fd2: 9424 str r4, [sp, #144] ; 0x90
  8538. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  8539. 8007fd4: f8cb 4008 str.w r4, [fp, #8]
  8540. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  8541. 8007fd8: f8cb 4018 str.w r4, [fp, #24]
  8542. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  8543. 8007fdc: f7fe fcd8 bl 8006990 <HAL_TIM_Base_Init>
  8544. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8545. 8007fe0: 4629 mov r1, r5
  8546. 8007fe2: 4658 mov r0, fp
  8547. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  8548. 8007fe4: 9424 str r4, [sp, #144] ; 0x90
  8549. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  8550. 8007fe6: 9425 str r4, [sp, #148] ; 0x94
  8551. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  8552. 8007fe8: f7fe fcec bl 80069c4 <HAL_TIMEx_MasterConfigSynchronization>
  8553. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  8554. 8007fec: 4622 mov r2, r4
  8555. 8007fee: 4621 mov r1, r4
  8556. 8007ff0: 2025 movs r0, #37 ; 0x25
  8557. 8007ff2: f7fd fd2d bl 8005a50 <HAL_NVIC_SetPriority>
  8558. HAL_NVIC_EnableIRQ(USART1_IRQn);
  8559. 8007ff6: 2025 movs r0, #37 ; 0x25
  8560. 8007ff8: f7fd fd5e bl 8005ab8 <HAL_NVIC_EnableIRQ>
  8561. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  8562. 8007ffc: 4622 mov r2, r4
  8563. 8007ffe: 4621 mov r1, r4
  8564. 8008000: 2036 movs r0, #54 ; 0x36
  8565. 8008002: f7fd fd25 bl 8005a50 <HAL_NVIC_SetPriority>
  8566. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  8567. 8008006: 2036 movs r0, #54 ; 0x36
  8568. 8008008: f7fd fd56 bl 8005ab8 <HAL_NVIC_EnableIRQ>
  8569. HAL_NVIC_SetPriority(DMA1_Channel1_IRQn, 0, 0);
  8570. 800800c: 4622 mov r2, r4
  8571. 800800e: 4621 mov r1, r4
  8572. 8008010: 4650 mov r0, sl
  8573. 8008012: f7fd fd1d bl 8005a50 <HAL_NVIC_SetPriority>
  8574. HAL_NVIC_EnableIRQ(DMA1_Channel1_IRQn);
  8575. 8008016: 4650 mov r0, sl
  8576. 8008018: f7fd fd4e bl 8005ab8 <HAL_NVIC_EnableIRQ>
  8577. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  8578. 800801c: 4622 mov r2, r4
  8579. 800801e: 4621 mov r1, r4
  8580. 8008020: 4648 mov r0, r9
  8581. 8008022: f7fd fd15 bl 8005a50 <HAL_NVIC_SetPriority>
  8582. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  8583. 8008026: 4648 mov r0, r9
  8584. 8008028: f7fd fd46 bl 8005ab8 <HAL_NVIC_EnableIRQ>
  8585. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  8586. 800802c: 4622 mov r2, r4
  8587. 800802e: 4621 mov r1, r4
  8588. 8008030: 200f movs r0, #15
  8589. 8008032: f7fd fd0d bl 8005a50 <HAL_NVIC_SetPriority>
  8590. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  8591. 8008036: 200f movs r0, #15
  8592. 8008038: f7fd fd3e bl 8005ab8 <HAL_NVIC_EnableIRQ>
  8593. setbuf(stdout, NULL);
  8594. 800803c: 4aaf ldr r2, [pc, #700] ; (80082fc <main+0x69c>)
  8595. 800803e: 4621 mov r1, r4
  8596. 8008040: 6812 ldr r2, [r2, #0]
  8597. ADF4113_Module_Ctrl(Pll_test3,0x000410,0x59A31,0x9f8092);
  8598. 8008042: f8df 92f0 ldr.w r9, [pc, #752] ; 8008334 <main+0x6d4>
  8599. setbuf(stdout, NULL);
  8600. 8008046: 6890 ldr r0, [r2, #8]
  8601. 8008048: f001 fe6a bl 8009d20 <setbuf>
  8602. HAL_UART_Receive_DMA(&huart1, TerminalQueue.Buffer, 1);
  8603. 800804c: 9b06 ldr r3, [sp, #24]
  8604. 800804e: 4632 mov r2, r6
  8605. 8008050: 4618 mov r0, r3
  8606. 8008052: 49ab ldr r1, [pc, #684] ; (8008300 <main+0x6a0>)
  8607. 8008054: f7fe fe72 bl 8006d3c <HAL_UART_Receive_DMA>
  8608. PE43711_PinInit();
  8609. 8008058: f7ff fa0c bl 8007474 <PE43711_PinInit>
  8610. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_SET);
  8611. 800805c: 4632 mov r2, r6
  8612. 800805e: 2180 movs r1, #128 ; 0x80
  8613. 8008060: 48a8 ldr r0, [pc, #672] ; (8008304 <main+0x6a4>)
  8614. 8008062: f7fe f805 bl 8006070 <HAL_GPIO_WritePin>
  8615. HAL_GPIO_WritePin(PATH_EN_3_5G_H_GPIO_Port,PATH_EN_3_5G_H_Pin, GPIO_PIN_SET);
  8616. 8008066: 4632 mov r2, r6
  8617. 8008068: f44f 7100 mov.w r1, #512 ; 0x200
  8618. 800806c: 48a6 ldr r0, [pc, #664] ; (8008308 <main+0x6a8>)
  8619. 800806e: f7fd ffff bl 8006070 <HAL_GPIO_WritePin>
  8620. HAL_GPIO_WritePin(PATH_EN_3_5G_DL_GPIO_Port,PATH_EN_3_5G_DL_Pin, GPIO_PIN_SET);
  8621. 8008072: 4632 mov r2, r6
  8622. 8008074: f44f 6180 mov.w r1, #1024 ; 0x400
  8623. 8008078: 48a3 ldr r0, [pc, #652] ; (8008308 <main+0x6a8>)
  8624. 800807a: f7fd fff9 bl 8006070 <HAL_GPIO_WritePin>
  8625. HAL_GPIO_WritePin(PATH_EN_3_5G_UL_GPIO_Port,PATH_EN_3_5G_UL_Pin, GPIO_PIN_SET);
  8626. 800807e: 4632 mov r2, r6
  8627. 8008080: f44f 6100 mov.w r1, #2048 ; 0x800
  8628. 8008084: 48a0 ldr r0, [pc, #640] ; (8008308 <main+0x6a8>)
  8629. 8008086: f7fd fff3 bl 8006070 <HAL_GPIO_WritePin>
  8630. HAL_GPIO_WritePin(PATH_EN_3_5G_L_GPIO_Port,PATH_EN_3_5G_L_Pin, GPIO_PIN_SET);
  8631. 800808a: 4632 mov r2, r6
  8632. 800808c: 2180 movs r1, #128 ; 0x80
  8633. 800808e: 489d ldr r0, [pc, #628] ; (8008304 <main+0x6a4>)
  8634. 8008090: f7fd ffee bl 8006070 <HAL_GPIO_WritePin>
  8635. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_H_GPIO_Port,PLL_ON_OFF_3_5G_H_Pin, GPIO_PIN_SET);
  8636. 8008094: 4632 mov r2, r6
  8637. 8008096: f44f 5180 mov.w r1, #4096 ; 0x1000
  8638. 800809a: 489c ldr r0, [pc, #624] ; (800830c <main+0x6ac>)
  8639. 800809c: f7fd ffe8 bl 8006070 <HAL_GPIO_WritePin>
  8640. HAL_GPIO_WritePin(PLL_ON_OFF_3_5G_L_GPIO_Port,PLL_ON_OFF_3_5G_L_Pin, GPIO_PIN_SET);
  8641. 80080a0: 4632 mov r2, r6
  8642. 80080a2: f44f 6180 mov.w r1, #1024 ; 0x400
  8643. 80080a6: 4899 ldr r0, [pc, #612] ; (800830c <main+0x6ac>)
  8644. 80080a8: f7fd ffe2 bl 8006070 <HAL_GPIO_WritePin>
  8645. HAL_GPIO_WritePin(PATH_EN_2_1G_DL_GPIO_Port,PATH_EN_2_1G_DL_Pin, GPIO_PIN_SET);
  8646. 80080ac: 4632 mov r2, r6
  8647. 80080ae: 4631 mov r1, r6
  8648. 80080b0: 4897 ldr r0, [pc, #604] ; (8008310 <main+0x6b0>)
  8649. 80080b2: f7fd ffdd bl 8006070 <HAL_GPIO_WritePin>
  8650. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_SET);
  8651. 80080b6: 4641 mov r1, r8
  8652. ADF4113_Module_Ctrl(Pll_test3,0x000410,0x59A31,0x9f8092);
  8653. 80080b8: f44f 6882 mov.w r8, #1040 ; 0x410
  8654. HAL_GPIO_WritePin(PATH_EN_2_1G_UL_GPIO_Port,PATH_EN_2_1G_UL_Pin, GPIO_PIN_SET);
  8655. 80080bc: 4632 mov r2, r6
  8656. 80080be: 4894 ldr r0, [pc, #592] ; (8008310 <main+0x6b0>)
  8657. 80080c0: f7fd ffd6 bl 8006070 <HAL_GPIO_WritePin>
  8658. HAL_GPIO_WritePin(PATH_EN_1_8G_DL_GPIO_Port,PATH_EN_1_8G_DL_Pin, GPIO_PIN_SET);
  8659. 80080c4: 4632 mov r2, r6
  8660. 80080c6: f44f 4180 mov.w r1, #16384 ; 0x4000
  8661. 80080ca: 4890 ldr r0, [pc, #576] ; (800830c <main+0x6ac>)
  8662. 80080cc: f7fd ffd0 bl 8006070 <HAL_GPIO_WritePin>
  8663. HAL_GPIO_WritePin(PATH_EN_1_8G_UL_GPIO_Port,PATH_EN_1_8G_UL_Pin, GPIO_PIN_SET);
  8664. 80080d0: 4632 mov r2, r6
  8665. 80080d2: f44f 4100 mov.w r1, #32768 ; 0x8000
  8666. 80080d6: 488d ldr r0, [pc, #564] ; (800830c <main+0x6ac>)
  8667. 80080d8: f7fd ffca bl 8006070 <HAL_GPIO_WritePin>
  8668. HAL_GPIO_WritePin(_T_SYNC_UL_GPIO_Port,_T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8669. 80080dc: 4622 mov r2, r4
  8670. 80080de: 2120 movs r1, #32
  8671. 80080e0: 4889 ldr r0, [pc, #548] ; (8008308 <main+0x6a8>)
  8672. 80080e2: f7fd ffc5 bl 8006070 <HAL_GPIO_WritePin>
  8673. HAL_GPIO_WritePin(T_SYNC_UL_GPIO_Port,T_SYNC_UL_Pin, GPIO_PIN_RESET);
  8674. 80080e6: 4622 mov r2, r4
  8675. 80080e8: 2140 movs r1, #64 ; 0x40
  8676. 80080ea: 4887 ldr r0, [pc, #540] ; (8008308 <main+0x6a8>)
  8677. 80080ec: f7fd ffc0 bl 8006070 <HAL_GPIO_WritePin>
  8678. HAL_GPIO_WritePin(_T_SYNC_DL_GPIO_Port,_T_SYNC_DL_Pin, GPIO_PIN_SET);
  8679. 80080f0: 4632 mov r2, r6
  8680. 80080f2: 2180 movs r1, #128 ; 0x80
  8681. 80080f4: 4884 ldr r0, [pc, #528] ; (8008308 <main+0x6a8>)
  8682. 80080f6: f7fd ffbb bl 8006070 <HAL_GPIO_WritePin>
  8683. HAL_GPIO_WritePin(T_SYNC_DL_GPIO_Port,T_SYNC_DL_Pin, GPIO_PIN_SET);
  8684. 80080fa: 4632 mov r2, r6
  8685. 80080fc: f44f 7180 mov.w r1, #256 ; 0x100
  8686. 8008100: 4881 ldr r0, [pc, #516] ; (8008308 <main+0x6a8>)
  8687. 8008102: f7fd ffb5 bl 8006070 <HAL_GPIO_WritePin>
  8688. HAL_Delay(1);
  8689. 8008106: 4630 mov r0, r6
  8690. 8008108: f7fd f9e4 bl 80054d4 <HAL_Delay>
  8691. Path_Init();
  8692. 800810c: f7ff fc30 bl 8007970 <Path_Init>
  8693. ADF4153_Init();
  8694. 8008110: f7ff fbc6 bl 80078a0 <ADF4153_Init>
  8695. SubmitDAC(0x800C);
  8696. 8008114: f248 000c movw r0, #32780 ; 0x800c
  8697. 8008118: f7fe ffa6 bl 8007068 <SubmitDAC>
  8698. SubmitDAC(0xA000);
  8699. 800811c: f44f 4020 mov.w r0, #40960 ; 0xa000
  8700. 8008120: f7fe ffa2 bl 8007068 <SubmitDAC>
  8701. SubmitDAC(0x0FFF);
  8702. 8008124: f640 70ff movw r0, #4095 ; 0xfff
  8703. 8008128: f7fe ff9e bl 8007068 <SubmitDAC>
  8704. SubmitDAC(0x13FF);
  8705. 800812c: f241 30ff movw r0, #5119 ; 0x13ff
  8706. 8008130: f7fe ff9a bl 8007068 <SubmitDAC>
  8707. SubmitDAC(0x23FF);
  8708. 8008134: f242 30ff movw r0, #9215 ; 0x23ff
  8709. 8008138: f7fe ff96 bl 8007068 <SubmitDAC>
  8710. SubmitDAC(0x35FF);
  8711. 800813c: f243 50ff movw r0, #13823 ; 0x35ff
  8712. 8008140: f7fe ff92 bl 8007068 <SubmitDAC>
  8713. SubmitDAC(0x46FF);
  8714. 8008144: f244 60ff movw r0, #18175 ; 0x46ff
  8715. 8008148: f7fe ff8e bl 8007068 <SubmitDAC>
  8716. SubmitDAC(0x57FF);
  8717. 800814c: f245 70ff movw r0, #22527 ; 0x57ff
  8718. 8008150: f7fe ff8a bl 8007068 <SubmitDAC>
  8719. SubmitDAC(0x68FF);
  8720. 8008154: f646 00ff movw r0, #26879 ; 0x68ff
  8721. 8008158: f7fe ff86 bl 8007068 <SubmitDAC>
  8722. PLL_Setting_st Pll_test3 = {
  8723. 800815c: 4c6d ldr r4, [pc, #436] ; (8008314 <main+0x6b4>)
  8724. SubmitDAC(0x79FF);
  8725. 800815e: f647 10ff movw r0, #31231 ; 0x79ff
  8726. 8008162: f7fe ff81 bl 8007068 <SubmitDAC>
  8727. PLL_Setting_st Pll_test3 = {
  8728. 8008166: cc0f ldmia r4!, {r0, r1, r2, r3}
  8729. 8008168: f10d 0e48 add.w lr, sp, #72 ; 0x48
  8730. 800816c: e8ae 000f stmia.w lr!, {r0, r1, r2, r3}
  8731. 8008170: e894 0003 ldmia.w r4, {r0, r1}
  8732. ADF4113_Module_Ctrl(Pll_test3,0x000410,0x59A31,0x9f8092);
  8733. 8008174: 4b68 ldr r3, [pc, #416] ; (8008318 <main+0x6b8>)
  8734. PLL_Setting_st Pll_test3 = {
  8735. 8008176: e88e 0003 stmia.w lr, {r0, r1}
  8736. ADF4113_Module_Ctrl(Pll_test3,0x000410,0x59A31,0x9f8092);
  8737. 800817a: 9303 str r3, [sp, #12]
  8738. 800817c: f8cd 8008 str.w r8, [sp, #8]
  8739. 8008180: f8cd 9010 str.w r9, [sp, #16]
  8740. 8008184: ab16 add r3, sp, #88 ; 0x58
  8741. 8008186: e893 0003 ldmia.w r3, {r0, r1}
  8742. 800818a: e88d 0003 stmia.w sp, {r0, r1}
  8743. 800818e: ab12 add r3, sp, #72 ; 0x48
  8744. 8008190: cb0f ldmia r3, {r0, r1, r2, r3}
  8745. 8008192: f000 f94b bl 800842c <ADF4113_Module_Ctrl>
  8746. HAL_Delay(1);
  8747. 8008196: 4630 mov r0, r6
  8748. 8008198: f7fd f99c bl 80054d4 <HAL_Delay>
  8749. PLL_Setting_st Pll_test4 = {
  8750. 800819c: f104 0c08 add.w ip, r4, #8
  8751. 80081a0: f10d 0e60 add.w lr, sp, #96 ; 0x60
  8752. 80081a4: e8bc 000f ldmia.w ip!, {r0, r1, r2, r3}
  8753. 80081a8: e8ae 000f stmia.w lr!, {r0, r1, r2, r3}
  8754. 80081ac: e89c 0003 ldmia.w ip, {r0, r1}
  8755. ADF4113_Module_Ctrl(Pll_test4,0x410,0x4DE71,0x9F8092);
  8756. 80081b0: 4b5a ldr r3, [pc, #360] ; (800831c <main+0x6bc>)
  8757. PLL_Setting_st Pll_test4 = {
  8758. 80081b2: e88e 0003 stmia.w lr, {r0, r1}
  8759. ADF4113_Module_Ctrl(Pll_test4,0x410,0x4DE71,0x9F8092);
  8760. 80081b6: 9303 str r3, [sp, #12]
  8761. 80081b8: f8cd 8008 str.w r8, [sp, #8]
  8762. 80081bc: f8cd 9010 str.w r9, [sp, #16]
  8763. 80081c0: ab1c add r3, sp, #112 ; 0x70
  8764. 80081c2: e893 0003 ldmia.w r3, {r0, r1}
  8765. 80081c6: e88d 0003 stmia.w sp, {r0, r1}
  8766. 80081ca: ab18 add r3, sp, #96 ; 0x60
  8767. 80081cc: cb0f ldmia r3, {r0, r1, r2, r3}
  8768. 80081ce: f000 f92d bl 800842c <ADF4113_Module_Ctrl>
  8769. HAL_Delay(1);
  8770. 80081d2: 4630 mov r0, r6
  8771. 80081d4: f7fd f97e bl 80054d4 <HAL_Delay>
  8772. PLL_Setting_st Pll_test5 = {
  8773. 80081d8: f104 0c20 add.w ip, r4, #32
  8774. 80081dc: f10d 0e78 add.w lr, sp, #120 ; 0x78
  8775. 80081e0: e8bc 000f ldmia.w ip!, {r0, r1, r2, r3}
  8776. 80081e4: e8ae 000f stmia.w lr!, {r0, r1, r2, r3}
  8777. 80081e8: e89c 0003 ldmia.w ip, {r0, r1}
  8778. ADF4113_Module_Ctrl(Pll_test5,0x000410,0x038D31,0x9f8092);
  8779. 80081ec: 4b4c ldr r3, [pc, #304] ; (8008320 <main+0x6c0>)
  8780. PLL_Setting_st Pll_test5 = {
  8781. 80081ee: e88e 0003 stmia.w lr, {r0, r1}
  8782. ADF4113_Module_Ctrl(Pll_test5,0x000410,0x038D31,0x9f8092);
  8783. 80081f2: 9303 str r3, [sp, #12]
  8784. 80081f4: f8cd 8008 str.w r8, [sp, #8]
  8785. 80081f8: f8cd 9010 str.w r9, [sp, #16]
  8786. 80081fc: ab22 add r3, sp, #136 ; 0x88
  8787. 80081fe: e893 0003 ldmia.w r3, {r0, r1}
  8788. 8008202: e88d 0003 stmia.w sp, {r0, r1}
  8789. 8008206: ab1e add r3, sp, #120 ; 0x78
  8790. 8008208: cb0f ldmia r3, {r0, r1, r2, r3}
  8791. 800820a: f000 f90f bl 800842c <ADF4113_Module_Ctrl>
  8792. HAL_Delay(1);
  8793. 800820e: 4630 mov r0, r6
  8794. PLL_Setting_st Pll_test6 = {
  8795. 8008210: 462e mov r6, r5
  8796. 8008212: 3438 adds r4, #56 ; 0x38
  8797. HAL_Delay(1);
  8798. 8008214: f7fd f95e bl 80054d4 <HAL_Delay>
  8799. PLL_Setting_st Pll_test6 = {
  8800. 8008218: cc0f ldmia r4!, {r0, r1, r2, r3}
  8801. 800821a: c60f stmia r6!, {r0, r1, r2, r3}
  8802. 800821c: e894 0003 ldmia.w r4, {r0, r1}
  8803. ADF4113_Module_Ctrl(Pll_test6,0x000410,0x03E801,0x9F8092);
  8804. 8008220: 4b40 ldr r3, [pc, #256] ; (8008324 <main+0x6c4>)
  8805. PLL_Setting_st Pll_test6 = {
  8806. 8008222: e886 0003 stmia.w r6, {r0, r1}
  8807. ADF4113_Module_Ctrl(Pll_test6,0x000410,0x03E801,0x9F8092);
  8808. 8008226: 9303 str r3, [sp, #12]
  8809. 8008228: f8cd 8008 str.w r8, [sp, #8]
  8810. 800822c: f8cd 9010 str.w r9, [sp, #16]
  8811. 8008230: ab2a add r3, sp, #168 ; 0xa8
  8812. 8008232: e913 0003 ldmdb r3, {r0, r1}
  8813. 8008236: e88d 0003 stmia.w sp, {r0, r1}
  8814. 800823a: e895 000f ldmia.w r5, {r0, r1, r2, r3}
  8815. 800823e: f000 f8f5 bl 800842c <ADF4113_Module_Ctrl>
  8816. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  8817. 8008242: a527 add r5, pc, #156 ; (adr r5, 80082e0 <main+0x680>)
  8818. 8008244: e9d5 4500 ldrd r4, r5, [r5]
  8819. BDA4601_Test();
  8820. 8008248: f7fe ffba bl 80071c0 <BDA4601_Test>
  8821. HAL_ADCEx_Calibration_Start(&hadc1);
  8822. 800824c: 4638 mov r0, r7
  8823. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  8824. 800824e: a726 add r7, pc, #152 ; (adr r7, 80082e8 <main+0x688>)
  8825. 8008250: e9d7 6700 ldrd r6, r7, [r7]
  8826. HAL_ADCEx_Calibration_Start(&hadc1);
  8827. 8008254: f7fd fb82 bl 800595c <HAL_ADCEx_Calibration_Start>
  8828. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_H_GPIO_Port, PLL_LD_3_5G_H_Pin) == GPIO_PIN_RESET){
  8829. 8008258: f8df 80b0 ldr.w r8, [pc, #176] ; 800830c <main+0x6ac>
  8830. 800825c: f44f 7100 mov.w r1, #512 ; 0x200
  8831. 8008260: 4640 mov r0, r8
  8832. 8008262: f7fd feff bl 8006064 <HAL_GPIO_ReadPin>
  8833. 8008266: bb18 cbnz r0, 80082b0 <main+0x650>
  8834. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  8835. 8008268: f241 3388 movw r3, #5000 ; 0x1388
  8836. 800826c: 9303 str r3, [sp, #12]
  8837. 800826e: 2302 movs r3, #2
  8838. 8008270: 9302 str r3, [sp, #8]
  8839. 8008272: 2300 movs r3, #0
  8840. 8008274: 4a2c ldr r2, [pc, #176] ; (8008328 <main+0x6c8>)
  8841. 8008276: a810 add r0, sp, #64 ; 0x40
  8842. 8008278: e9cd 2300 strd r2, r3, [sp]
  8843. 800827c: 4622 mov r2, r4
  8844. 800827e: 462b mov r3, r5
  8845. 8008280: f7ff f9aa bl 80075d8 <ADF4153_Freq_Calc>
  8846. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  8847. 8008284: 2203 movs r2, #3
  8848. 8008286: 9205 str r2, [sp, #20]
  8849. 8008288: f241 32c2 movw r2, #5058 ; 0x13c2
  8850. 800828c: 9204 str r2, [sp, #16]
  8851. 800828e: 9a10 ldr r2, [sp, #64] ; 0x40
  8852. 8008290: 4b26 ldr r3, [pc, #152] ; (800832c <main+0x6cc>)
  8853. 8008292: 9203 str r2, [sp, #12]
  8854. 8008294: 9a11 ldr r2, [sp, #68] ; 0x44
  8855. 8008296: 9202 str r2, [sp, #8]
  8856. 8008298: f103 0210 add.w r2, r3, #16
  8857. 800829c: e892 0003 ldmia.w r2, {r0, r1}
  8858. 80082a0: e88d 0003 stmia.w sp, {r0, r1}
  8859. 80082a4: cb0f ldmia r3, {r0, r1, r2, r3}
  8860. 80082a6: f7ff fa05 bl 80076b4 <ADF4153_Module_Ctrl>
  8861. HAL_Delay(1);
  8862. 80082aa: 2001 movs r0, #1
  8863. 80082ac: f7fd f912 bl 80054d4 <HAL_Delay>
  8864. if(HAL_GPIO_ReadPin(PLL_LD_3_5G_L_GPIO_Port, PLL_LD_3_5G_L_Pin) == GPIO_PIN_RESET){
  8865. 80082b0: f44f 7180 mov.w r1, #256 ; 0x100
  8866. 80082b4: 4640 mov r0, r8
  8867. 80082b6: f7fd fed5 bl 8006064 <HAL_GPIO_ReadPin>
  8868. 80082ba: 2800 cmp r0, #0
  8869. 80082bc: d152 bne.n 8008364 <main+0x704>
  8870. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  8871. 80082be: f241 3388 movw r3, #5000 ; 0x1388
  8872. 80082c2: 9303 str r3, [sp, #12]
  8873. 80082c4: 2302 movs r3, #2
  8874. 80082c6: 9302 str r3, [sp, #8]
  8875. 80082c8: 2300 movs r3, #0
  8876. 80082ca: 4a17 ldr r2, [pc, #92] ; (8008328 <main+0x6c8>)
  8877. 80082cc: a810 add r0, sp, #64 ; 0x40
  8878. 80082ce: e9cd 2300 strd r2, r3, [sp]
  8879. 80082d2: 4632 mov r2, r6
  8880. 80082d4: 463b mov r3, r7
  8881. 80082d6: f7ff f97f bl 80075d8 <ADF4153_Freq_Calc>
  8882. 80082da: e02d b.n 8008338 <main+0x6d8>
  8883. 80082dc: f3af 8000 nop.w
  8884. 80082e0: ea83b4a0 .word 0xea83b4a0
  8885. 80082e4: 00000000 .word 0x00000000
  8886. 80082e8: ce8f5560 .word 0xce8f5560
  8887. 80082ec: 00000000 .word 0x00000000
  8888. 80082f0: 2000061c .word 0x2000061c
  8889. 80082f4: 40013800 .word 0x40013800
  8890. 80082f8: 40001000 .word 0x40001000
  8891. 80082fc: 20000234 .word 0x20000234
  8892. 8008300: 20000aec .word 0x20000aec
  8893. 8008304: 40011400 .word 0x40011400
  8894. 8008308: 40012000 .word 0x40012000
  8895. 800830c: 40011000 .word 0x40011000
  8896. 8008310: 40011800 .word 0x40011800
  8897. 8008314: 0800bc90 .word 0x0800bc90
  8898. 8008318: 00059a31 .word 0x00059a31
  8899. 800831c: 0004de71 .word 0x0004de71
  8900. 8008320: 00038d31 .word 0x00038d31
  8901. 8008324: 0003e801 .word 0x0003e801
  8902. 8008328: 02625a00 .word 0x02625a00
  8903. 800832c: 20000204 .word 0x20000204
  8904. 8008330: 200006a0 .word 0x200006a0
  8905. 8008334: 009f8092 .word 0x009f8092
  8906. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  8907. 8008338: 2203 movs r2, #3
  8908. 800833a: 9205 str r2, [sp, #20]
  8909. 800833c: f241 32c2 movw r2, #5058 ; 0x13c2
  8910. 8008340: 9204 str r2, [sp, #16]
  8911. 8008342: 9a10 ldr r2, [sp, #64] ; 0x40
  8912. 8008344: 4b2a ldr r3, [pc, #168] ; (80083f0 <main+0x790>)
  8913. 8008346: 9203 str r2, [sp, #12]
  8914. 8008348: 9a11 ldr r2, [sp, #68] ; 0x44
  8915. 800834a: 9202 str r2, [sp, #8]
  8916. 800834c: f103 0210 add.w r2, r3, #16
  8917. 8008350: e892 0003 ldmia.w r2, {r0, r1}
  8918. 8008354: e88d 0003 stmia.w sp, {r0, r1}
  8919. 8008358: cb0f ldmia r3, {r0, r1, r2, r3}
  8920. 800835a: f7ff f9ab bl 80076b4 <ADF4153_Module_Ctrl>
  8921. HAL_Delay(1);
  8922. 800835e: 2001 movs r0, #1
  8923. 8008360: f7fd f8b8 bl 80054d4 <HAL_Delay>
  8924. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,GPIO_PIN_14);LedTimerCnt = 0;}
  8925. 8008364: f8df 9098 ldr.w r9, [pc, #152] ; 8008400 <main+0x7a0>
  8926. 8008368: f8d9 3000 ldr.w r3, [r9]
  8927. 800836c: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  8928. 8008370: d907 bls.n 8008382 <main+0x722>
  8929. 8008372: f44f 4180 mov.w r1, #16384 ; 0x4000
  8930. 8008376: 481f ldr r0, [pc, #124] ; (80083f4 <main+0x794>)
  8931. 8008378: f7fd fe7f bl 800607a <HAL_GPIO_TogglePin>
  8932. 800837c: 2300 movs r3, #0
  8933. 800837e: f8c9 3000 str.w r3, [r9]
  8934. while (TerminalQueue.data > 0 && UartRxTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  8935. 8008382: f8df a080 ldr.w sl, [pc, #128] ; 8008404 <main+0x7a4>
  8936. 8008386: f8df 9080 ldr.w r9, [pc, #128] ; 8008408 <main+0x7a8>
  8937. 800838a: f8df b080 ldr.w fp, [pc, #128] ; 800840c <main+0x7ac>
  8938. 800838e: f8da 3008 ldr.w r3, [sl, #8]
  8939. 8008392: 2b00 cmp r3, #0
  8940. 8008394: dd03 ble.n 800839e <main+0x73e>
  8941. 8008396: f8d9 3000 ldr.w r3, [r9]
  8942. 800839a: 2b64 cmp r3, #100 ; 0x64
  8943. 800839c: d824 bhi.n 80083e8 <main+0x788>
  8944. if(AdcTimerCnt > 5000){
  8945. 800839e: f241 3388 movw r3, #5000 ; 0x1388
  8946. 80083a2: f8df 906c ldr.w r9, [pc, #108] ; 8008410 <main+0x7b0>
  8947. 80083a6: f8d9 2000 ldr.w r2, [r9]
  8948. 80083aa: 429a cmp r2, r3
  8949. 80083ac: f67f af56 bls.w 800825c <main+0x5fc>
  8950. HAL_ADC_Start_DMA(&hadc1, (uint32_t*)ADCvalue, 14);
  8951. 80083b0: 220e movs r2, #14
  8952. 80083b2: 4911 ldr r1, [pc, #68] ; (80083f8 <main+0x798>)
  8953. 80083b4: 4811 ldr r0, [pc, #68] ; (80083fc <main+0x79c>)
  8954. 80083b6: f7fd f997 bl 80056e8 <HAL_ADC_Start_DMA>
  8955. 80083ba: 2300 movs r3, #0
  8956. Prev_data[INDEX_DET_1_8G_DL_IN_H + i] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8957. 80083bc: f8df c038 ldr.w ip, [pc, #56] ; 80083f8 <main+0x798>
  8958. 80083c0: f8df e050 ldr.w lr, [pc, #80] ; 8008414 <main+0x7b4>
  8959. 80083c4: f85c 1023 ldr.w r1, [ip, r3, lsl #2]
  8960. 80083c8: eb03 020e add.w r2, r3, lr
  8961. 80083cc: 3302 adds r3, #2
  8962. 80083ce: 0a08 lsrs r0, r1, #8
  8963. for(uint8_t i = 0; i< ADC_EA; i += 2 ){
  8964. 80083d0: 2b0e cmp r3, #14
  8965. Prev_data[INDEX_DET_1_8G_DL_IN_H + i] = (uint16_t)((ADCvalue[i] & 0xFF00) >> 8);
  8966. 80083d2: f882 0022 strb.w r0, [r2, #34] ; 0x22
  8967. Prev_data[INDEX_DET_1_8G_DL_IN_L + i] = (uint16_t)(ADCvalue[i] & 0x00FF);
  8968. 80083d6: f882 1023 strb.w r1, [r2, #35] ; 0x23
  8969. for(uint8_t i = 0; i< ADC_EA; i += 2 ){
  8970. 80083da: d1f3 bne.n 80083c4 <main+0x764>
  8971. RF_Status_Get();
  8972. 80083dc: f000 fad0 bl 8008980 <RF_Status_Get>
  8973. AdcTimerCnt = 0;
  8974. 80083e0: 2300 movs r3, #0
  8975. 80083e2: f8c9 3000 str.w r3, [r9]
  8976. 80083e6: e739 b.n 800825c <main+0x5fc>
  8977. while (TerminalQueue.data > 0 && UartRxTimerCnt > 100) GetDataFromUartQueue(&hTerminal);
  8978. 80083e8: 4658 mov r0, fp
  8979. 80083ea: f000 fa61 bl 80088b0 <GetDataFromUartQueue>
  8980. 80083ee: e7ce b.n 800838e <main+0x72e>
  8981. 80083f0: 2000021c .word 0x2000021c
  8982. 80083f4: 40012000 .word 0x40012000
  8983. 80083f8: 2000052c .word 0x2000052c
  8984. 80083fc: 200005a8 .word 0x200005a8
  8985. 8008400: 20000424 .word 0x20000424
  8986. 8008404: 20000ae0 .word 0x20000ae0
  8987. 8008408: 20000428 .word 0x20000428
  8988. 800840c: 2000061c .word 0x2000061c
  8989. 8008410: 20000420 .word 0x20000420
  8990. 8008414: 200004cc .word 0x200004cc
  8991. 08008418 <Error_Handler>:
  8992. /**
  8993. * @brief This function is executed in case of error occurrence.
  8994. * @retval None
  8995. */
  8996. void Error_Handler(void)
  8997. {
  8998. 8008418: 4770 bx lr
  8999. ...
  9000. 0800841c <halSynSetFreq>:
  9001. {
  9002. uint32_t R, B;
  9003. uint32_t A, P, p_mode;
  9004. uint32_t N_val = 0;
  9005. N_val = (rf_Freq / ADF4113_CH_STEP);
  9006. if( N_val < ADF4113_PRE8_MIN_N) {
  9007. 800841c: 4b02 ldr r3, [pc, #8] ; (8008428 <halSynSetFreq+0xc>)
  9008. 800841e: 4298 cmp r0, r3
  9009. 8008420: d801 bhi.n 8008426 <halSynSetFreq+0xa>
  9010. return HAL_SYN_INVALID_PRESCALE;
  9011. 8008422: 2004 movs r0, #4
  9012. 8008424: 4770 bx lr
  9013. A = N_val -(B * P);
  9014. #ifdef DEBUG_PRINT
  9015. printf("FREQ:%f Mhz B : %d , A : %d N_VAL : %d \r\n",(float)(rf_Freq/1000000),B,A,N_val);
  9016. printf("YJ 4113 : %x \r\n",N_Counter_Latch_Create(A,B,0));
  9017. #endif /* DEBUG_PRINT */
  9018. }
  9019. 8008426: 4770 bx lr
  9020. 8008428: 002ab97f .word 0x002ab97f
  9021. 0800842c <ADF4113_Module_Ctrl>:
  9022. #ifdef DEBUG_PRINT
  9023. printf("\r\nLINE : %d ret : %x\r\n",__LINE__,ret);
  9024. #endif /* DEBUG_PRINT */
  9025. return ret;
  9026. }
  9027. void ADF4113_Module_Ctrl(PLL_Setting_st pll,uint32_t R0,uint32_t R1,uint32_t R2){
  9028. 800842c: b084 sub sp, #16
  9029. 800842e: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9030. 8008432: ac0c add r4, sp, #48 ; 0x30
  9031. 8008434: e884 000f stmia.w r4, {r0, r1, r2, r3}
  9032. R2 = R2 & 0xFFFFFF;
  9033. R1 = R1 & 0xFFFFFF;
  9034. 8008438: 9b13 ldr r3, [sp, #76] ; 0x4c
  9035. 800843a: f8bd 7034 ldrh.w r7, [sp, #52] ; 0x34
  9036. 800843e: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9037. 8008442: 9301 str r3, [sp, #4]
  9038. R0 = R0 & 0xFFFFFF;
  9039. 8008444: 9b12 ldr r3, [sp, #72] ; 0x48
  9040. 8008446: f8dd 8038 ldr.w r8, [sp, #56] ; 0x38
  9041. 800844a: f8bd 903c ldrh.w r9, [sp, #60] ; 0x3c
  9042. 800844e: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9043. 8008452: 9d10 ldr r5, [sp, #64] ; 0x40
  9044. 8008454: f8bd 6044 ldrh.w r6, [sp, #68] ; 0x44
  9045. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9046. 8008458: 2200 movs r2, #0
  9047. 800845a: 4639 mov r1, r7
  9048. R0 = R0 & 0xFFFFFF;
  9049. 800845c: 9300 str r3, [sp, #0]
  9050. 800845e: 4682 mov sl, r0
  9051. R2 = R2 & 0xFFFFFF;
  9052. 8008460: 9c14 ldr r4, [sp, #80] ; 0x50
  9053. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9054. 8008462: f7fd fe05 bl 8006070 <HAL_GPIO_WritePin>
  9055. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9056. 8008466: 2200 movs r2, #0
  9057. 8008468: 4649 mov r1, r9
  9058. 800846a: 4640 mov r0, r8
  9059. 800846c: f7fd fe00 bl 8006070 <HAL_GPIO_WritePin>
  9060. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9061. 8008470: 2200 movs r2, #0
  9062. 8008472: 4631 mov r1, r6
  9063. 8008474: 4628 mov r0, r5
  9064. 8008476: f7fd fdfb bl 8006070 <HAL_GPIO_WritePin>
  9065. 800847a: f04f 0b18 mov.w fp, #24
  9066. R2 = R2 & 0xFFFFFF;
  9067. 800847e: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9068. /* R2 Ctrl */
  9069. for(int i =0; i < 24; i++){
  9070. if(R2 & 0x800000){
  9071. 8008482: f414 0200 ands.w r2, r4, #8388608 ; 0x800000
  9072. #ifdef DEBUG_PRINT
  9073. printf("1");
  9074. #endif /* DEBUG_PRINT */
  9075. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9076. 8008486: bf18 it ne
  9077. 8008488: 2201 movne r2, #1
  9078. }
  9079. else{
  9080. #ifdef DEBUG_PRINT
  9081. printf("0");
  9082. #endif /* DEBUG_PRINT */
  9083. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9084. 800848a: 4649 mov r1, r9
  9085. 800848c: 4640 mov r0, r8
  9086. 800848e: f7fd fdef bl 8006070 <HAL_GPIO_WritePin>
  9087. }
  9088. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9089. 8008492: 2201 movs r2, #1
  9090. 8008494: 4639 mov r1, r7
  9091. 8008496: 4650 mov r0, sl
  9092. 8008498: f7fd fdea bl 8006070 <HAL_GPIO_WritePin>
  9093. Pol_Delay_us(10);
  9094. 800849c: 200a movs r0, #10
  9095. 800849e: f7ff fb91 bl 8007bc4 <Pol_Delay_us>
  9096. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9097. 80084a2: 2200 movs r2, #0
  9098. 80084a4: 4639 mov r1, r7
  9099. 80084a6: 4650 mov r0, sl
  9100. 80084a8: f7fd fde2 bl 8006070 <HAL_GPIO_WritePin>
  9101. R2 = ((R2 << 1) & 0xFFFFFF);
  9102. 80084ac: 0064 lsls r4, r4, #1
  9103. for(int i =0; i < 24; i++){
  9104. 80084ae: f1bb 0b01 subs.w fp, fp, #1
  9105. R2 = ((R2 << 1) & 0xFFFFFF);
  9106. 80084b2: f024 447f bic.w r4, r4, #4278190080 ; 0xff000000
  9107. for(int i =0; i < 24; i++){
  9108. 80084b6: d1e4 bne.n 8008482 <ADF4113_Module_Ctrl+0x56>
  9109. }
  9110. #ifdef DEBUG_PRINT
  9111. printf("\r\n");
  9112. #endif /* DEBUG_PRINT */
  9113. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9114. 80084b8: 2201 movs r2, #1
  9115. 80084ba: 4631 mov r1, r6
  9116. 80084bc: 4628 mov r0, r5
  9117. 80084be: f7fd fdd7 bl 8006070 <HAL_GPIO_WritePin>
  9118. Pol_Delay_us(10);
  9119. 80084c2: 200a movs r0, #10
  9120. 80084c4: f7ff fb7e bl 8007bc4 <Pol_Delay_us>
  9121. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9122. 80084c8: 465a mov r2, fp
  9123. 80084ca: 4631 mov r1, r6
  9124. 80084cc: 4628 mov r0, r5
  9125. 80084ce: f7fd fdcf bl 8006070 <HAL_GPIO_WritePin>
  9126. 80084d2: 2418 movs r4, #24
  9127. /* R0 Ctrl */
  9128. for(int i =0; i < 24; i++){
  9129. if(R0 & 0x800000){
  9130. 80084d4: 9b00 ldr r3, [sp, #0]
  9131. #ifdef DEBUG_PRINT
  9132. printf("1");
  9133. #endif /* DEBUG_PRINT */
  9134. }
  9135. else{
  9136. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9137. 80084d6: 4649 mov r1, r9
  9138. if(R0 & 0x800000){
  9139. 80084d8: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9140. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9141. 80084dc: bf18 it ne
  9142. 80084de: 2201 movne r2, #1
  9143. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9144. 80084e0: 4640 mov r0, r8
  9145. 80084e2: f7fd fdc5 bl 8006070 <HAL_GPIO_WritePin>
  9146. #ifdef DEBUG_PRINT
  9147. printf("0");
  9148. #endif /* DEBUG_PRINT */
  9149. }
  9150. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9151. 80084e6: 2201 movs r2, #1
  9152. 80084e8: 4639 mov r1, r7
  9153. 80084ea: 4650 mov r0, sl
  9154. 80084ec: f7fd fdc0 bl 8006070 <HAL_GPIO_WritePin>
  9155. Pol_Delay_us(10);
  9156. 80084f0: 200a movs r0, #10
  9157. 80084f2: f7ff fb67 bl 8007bc4 <Pol_Delay_us>
  9158. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9159. 80084f6: 2200 movs r2, #0
  9160. 80084f8: 4639 mov r1, r7
  9161. 80084fa: 4650 mov r0, sl
  9162. 80084fc: f7fd fdb8 bl 8006070 <HAL_GPIO_WritePin>
  9163. R0 = ((R0 << 1) & 0xFFFFFF);
  9164. 8008500: 9b00 ldr r3, [sp, #0]
  9165. for(int i =0; i < 24; i++){
  9166. 8008502: 3c01 subs r4, #1
  9167. R0 = ((R0 << 1) & 0xFFFFFF);
  9168. 8008504: ea4f 0343 mov.w r3, r3, lsl #1
  9169. 8008508: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9170. 800850c: 9300 str r3, [sp, #0]
  9171. for(int i =0; i < 24; i++){
  9172. 800850e: d1e1 bne.n 80084d4 <ADF4113_Module_Ctrl+0xa8>
  9173. }
  9174. #ifdef DEBUG_PRINT
  9175. printf("\r\n");
  9176. #endif /* DEBUG_PRINT */
  9177. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9178. 8008510: 2201 movs r2, #1
  9179. 8008512: 4631 mov r1, r6
  9180. 8008514: 4628 mov r0, r5
  9181. 8008516: f7fd fdab bl 8006070 <HAL_GPIO_WritePin>
  9182. Pol_Delay_us(10);
  9183. 800851a: 200a movs r0, #10
  9184. 800851c: f7ff fb52 bl 8007bc4 <Pol_Delay_us>
  9185. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9186. 8008520: 4622 mov r2, r4
  9187. 8008522: 4631 mov r1, r6
  9188. 8008524: 4628 mov r0, r5
  9189. 8008526: f7fd fda3 bl 8006070 <HAL_GPIO_WritePin>
  9190. 800852a: 2418 movs r4, #24
  9191. /* R1 Ctrl */
  9192. for(int i =0; i < 24; i++){
  9193. if(R1 & 0x800000){
  9194. 800852c: 9b01 ldr r3, [sp, #4]
  9195. }
  9196. else{
  9197. #ifdef DEBUG_PRINT
  9198. printf("0");
  9199. #endif /* DEBUG_PRINT */
  9200. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9201. 800852e: 4649 mov r1, r9
  9202. if(R1 & 0x800000){
  9203. 8008530: f413 0200 ands.w r2, r3, #8388608 ; 0x800000
  9204. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_SET);
  9205. 8008534: bf18 it ne
  9206. 8008536: 2201 movne r2, #1
  9207. HAL_GPIO_WritePin(pll.PLL_DATA_PORT, pll.PLL_DATA_PIN, GPIO_PIN_RESET);
  9208. 8008538: 4640 mov r0, r8
  9209. 800853a: f7fd fd99 bl 8006070 <HAL_GPIO_WritePin>
  9210. }
  9211. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_SET);
  9212. 800853e: 2201 movs r2, #1
  9213. 8008540: 4639 mov r1, r7
  9214. 8008542: 4650 mov r0, sl
  9215. 8008544: f7fd fd94 bl 8006070 <HAL_GPIO_WritePin>
  9216. Pol_Delay_us(10);
  9217. 8008548: 200a movs r0, #10
  9218. 800854a: f7ff fb3b bl 8007bc4 <Pol_Delay_us>
  9219. HAL_GPIO_WritePin(pll.PLL_CLK_PORT, pll.PLL_CLK_PIN, GPIO_PIN_RESET);
  9220. 800854e: 2200 movs r2, #0
  9221. 8008550: 4639 mov r1, r7
  9222. 8008552: 4650 mov r0, sl
  9223. 8008554: f7fd fd8c bl 8006070 <HAL_GPIO_WritePin>
  9224. R1 = ((R1 << 1) & 0xFFFFFF);
  9225. 8008558: 9b01 ldr r3, [sp, #4]
  9226. for(int i =0; i < 24; i++){
  9227. 800855a: 3c01 subs r4, #1
  9228. R1 = ((R1 << 1) & 0xFFFFFF);
  9229. 800855c: ea4f 0343 mov.w r3, r3, lsl #1
  9230. 8008560: f023 437f bic.w r3, r3, #4278190080 ; 0xff000000
  9231. 8008564: 9301 str r3, [sp, #4]
  9232. for(int i =0; i < 24; i++){
  9233. 8008566: d1e1 bne.n 800852c <ADF4113_Module_Ctrl+0x100>
  9234. }
  9235. #ifdef DEBUG_PRINT
  9236. printf("\r\n");
  9237. #endif /* DEBUG_PRINT */
  9238. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_SET);
  9239. 8008568: 4631 mov r1, r6
  9240. 800856a: 2201 movs r2, #1
  9241. 800856c: 4628 mov r0, r5
  9242. 800856e: f7fd fd7f bl 8006070 <HAL_GPIO_WritePin>
  9243. Pol_Delay_us(10);
  9244. 8008572: 200a movs r0, #10
  9245. 8008574: f7ff fb26 bl 8007bc4 <Pol_Delay_us>
  9246. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9247. 8008578: 4622 mov r2, r4
  9248. 800857a: 4631 mov r1, r6
  9249. 800857c: 4628 mov r0, r5
  9250. }
  9251. 800857e: b003 add sp, #12
  9252. 8008580: e8bd 4ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9253. 8008584: b004 add sp, #16
  9254. HAL_GPIO_WritePin(pll.PLL_ENABLE_PORT, pll.PLL_ENABLE_PIN, GPIO_PIN_RESET);
  9255. 8008586: f7fd bd73 b.w 8006070 <HAL_GPIO_WritePin>
  9256. ...
  9257. 0800858c <HAL_MspInit>:
  9258. {
  9259. /* USER CODE BEGIN MspInit 0 */
  9260. /* USER CODE END MspInit 0 */
  9261. __HAL_RCC_AFIO_CLK_ENABLE();
  9262. 800858c: 4b0e ldr r3, [pc, #56] ; (80085c8 <HAL_MspInit+0x3c>)
  9263. {
  9264. 800858e: b082 sub sp, #8
  9265. __HAL_RCC_AFIO_CLK_ENABLE();
  9266. 8008590: 699a ldr r2, [r3, #24]
  9267. 8008592: f042 0201 orr.w r2, r2, #1
  9268. 8008596: 619a str r2, [r3, #24]
  9269. 8008598: 699a ldr r2, [r3, #24]
  9270. 800859a: f002 0201 and.w r2, r2, #1
  9271. 800859e: 9200 str r2, [sp, #0]
  9272. 80085a0: 9a00 ldr r2, [sp, #0]
  9273. __HAL_RCC_PWR_CLK_ENABLE();
  9274. 80085a2: 69da ldr r2, [r3, #28]
  9275. 80085a4: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  9276. 80085a8: 61da str r2, [r3, #28]
  9277. 80085aa: 69db ldr r3, [r3, #28]
  9278. /* System interrupt init*/
  9279. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  9280. */
  9281. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9282. 80085ac: 4a07 ldr r2, [pc, #28] ; (80085cc <HAL_MspInit+0x40>)
  9283. __HAL_RCC_PWR_CLK_ENABLE();
  9284. 80085ae: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  9285. 80085b2: 9301 str r3, [sp, #4]
  9286. 80085b4: 9b01 ldr r3, [sp, #4]
  9287. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  9288. 80085b6: 6853 ldr r3, [r2, #4]
  9289. 80085b8: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  9290. 80085bc: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  9291. 80085c0: 6053 str r3, [r2, #4]
  9292. /* USER CODE BEGIN MspInit 1 */
  9293. /* USER CODE END MspInit 1 */
  9294. }
  9295. 80085c2: b002 add sp, #8
  9296. 80085c4: 4770 bx lr
  9297. 80085c6: bf00 nop
  9298. 80085c8: 40021000 .word 0x40021000
  9299. 80085cc: 40010000 .word 0x40010000
  9300. 080085d0 <HAL_ADC_MspInit>:
  9301. * @param hadc: ADC handle pointer
  9302. * @retval None
  9303. */
  9304. void HAL_ADC_MspInit(ADC_HandleTypeDef* hadc)
  9305. {
  9306. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9307. 80085d0: 2210 movs r2, #16
  9308. {
  9309. 80085d2: b530 push {r4, r5, lr}
  9310. 80085d4: 4605 mov r5, r0
  9311. 80085d6: b089 sub sp, #36 ; 0x24
  9312. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9313. 80085d8: eb0d 0002 add.w r0, sp, r2
  9314. 80085dc: 2100 movs r1, #0
  9315. 80085de: f000 feba bl 8009356 <memset>
  9316. if(hadc->Instance==ADC1)
  9317. 80085e2: 682a ldr r2, [r5, #0]
  9318. 80085e4: 4b2b ldr r3, [pc, #172] ; (8008694 <HAL_ADC_MspInit+0xc4>)
  9319. 80085e6: 429a cmp r2, r3
  9320. 80085e8: d152 bne.n 8008690 <HAL_ADC_MspInit+0xc0>
  9321. {
  9322. /* USER CODE BEGIN ADC1_MspInit 0 */
  9323. /* USER CODE END ADC1_MspInit 0 */
  9324. /* Peripheral clock enable */
  9325. __HAL_RCC_ADC1_CLK_ENABLE();
  9326. 80085ea: f503 436c add.w r3, r3, #60416 ; 0xec00
  9327. 80085ee: 699a ldr r2, [r3, #24]
  9328. PA7 ------> ADC1_IN7
  9329. PB0 ------> ADC1_IN8
  9330. PB1 ------> ADC1_IN9
  9331. */
  9332. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9333. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9334. 80085f0: 2403 movs r4, #3
  9335. __HAL_RCC_ADC1_CLK_ENABLE();
  9336. 80085f2: f442 7200 orr.w r2, r2, #512 ; 0x200
  9337. 80085f6: 619a str r2, [r3, #24]
  9338. 80085f8: 699a ldr r2, [r3, #24]
  9339. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9340. 80085fa: a904 add r1, sp, #16
  9341. __HAL_RCC_ADC1_CLK_ENABLE();
  9342. 80085fc: f402 7200 and.w r2, r2, #512 ; 0x200
  9343. 8008600: 9200 str r2, [sp, #0]
  9344. 8008602: 9a00 ldr r2, [sp, #0]
  9345. __HAL_RCC_GPIOC_CLK_ENABLE();
  9346. 8008604: 699a ldr r2, [r3, #24]
  9347. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9348. 8008606: 4824 ldr r0, [pc, #144] ; (8008698 <HAL_ADC_MspInit+0xc8>)
  9349. __HAL_RCC_GPIOC_CLK_ENABLE();
  9350. 8008608: f042 0210 orr.w r2, r2, #16
  9351. 800860c: 619a str r2, [r3, #24]
  9352. 800860e: 699a ldr r2, [r3, #24]
  9353. 8008610: f002 0210 and.w r2, r2, #16
  9354. 8008614: 9201 str r2, [sp, #4]
  9355. 8008616: 9a01 ldr r2, [sp, #4]
  9356. __HAL_RCC_GPIOA_CLK_ENABLE();
  9357. 8008618: 699a ldr r2, [r3, #24]
  9358. 800861a: f042 0204 orr.w r2, r2, #4
  9359. 800861e: 619a str r2, [r3, #24]
  9360. 8008620: 699a ldr r2, [r3, #24]
  9361. 8008622: f002 0204 and.w r2, r2, #4
  9362. 8008626: 9202 str r2, [sp, #8]
  9363. 8008628: 9a02 ldr r2, [sp, #8]
  9364. __HAL_RCC_GPIOB_CLK_ENABLE();
  9365. 800862a: 699a ldr r2, [r3, #24]
  9366. 800862c: f042 0208 orr.w r2, r2, #8
  9367. 8008630: 619a str r2, [r3, #24]
  9368. 8008632: 699b ldr r3, [r3, #24]
  9369. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9370. 8008634: 9405 str r4, [sp, #20]
  9371. __HAL_RCC_GPIOB_CLK_ENABLE();
  9372. 8008636: f003 0308 and.w r3, r3, #8
  9373. 800863a: 9303 str r3, [sp, #12]
  9374. 800863c: 9b03 ldr r3, [sp, #12]
  9375. GPIO_InitStruct.Pin = DET_3_5G_UL_IN_Pin|DET_3_5G_UL_OUT_Pin|RFU_TEMP_Pin|_28V_DET_Pin;
  9376. 800863e: 230f movs r3, #15
  9377. 8008640: 9304 str r3, [sp, #16]
  9378. HAL_GPIO_Init(GPIOC, &GPIO_InitStruct);
  9379. 8008642: f7fd fc23 bl 8005e8c <HAL_GPIO_Init>
  9380. GPIO_InitStruct.Pin = DET_1_8G_DL_IN_Pin|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  9381. 8008646: 23ff movs r3, #255 ; 0xff
  9382. |DET_2_1G_DL_IN_Pin|DET_2_1G_DL_OUT_Pin|DET_2_1G_UL_IN_Pin|DET_2_1G_UL_OUT_Pin;
  9383. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9384. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9385. 8008648: a904 add r1, sp, #16
  9386. 800864a: 4814 ldr r0, [pc, #80] ; (800869c <HAL_ADC_MspInit+0xcc>)
  9387. GPIO_InitStruct.Pin = DET_1_8G_DL_IN_Pin|DET_1_8G_DL_OUT_Pin|DET_1_8G_UL_IN_Pin|DET_1_8G_UL_OUT_Pin
  9388. 800864c: 9304 str r3, [sp, #16]
  9389. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9390. 800864e: 9405 str r4, [sp, #20]
  9391. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9392. 8008650: f7fd fc1c bl 8005e8c <HAL_GPIO_Init>
  9393. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  9394. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9395. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9396. 8008654: 4812 ldr r0, [pc, #72] ; (80086a0 <HAL_ADC_MspInit+0xd0>)
  9397. 8008656: a904 add r1, sp, #16
  9398. GPIO_InitStruct.Pin = DET_3_5G_DL_IN_Pin|DET_3_5G_DL_OUT_Pin;
  9399. 8008658: 9404 str r4, [sp, #16]
  9400. GPIO_InitStruct.Mode = GPIO_MODE_ANALOG;
  9401. 800865a: 9405 str r4, [sp, #20]
  9402. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  9403. 800865c: f7fd fc16 bl 8005e8c <HAL_GPIO_Init>
  9404. /* ADC1 DMA Init */
  9405. /* ADC1 Init */
  9406. hdma_adc1.Instance = DMA1_Channel1;
  9407. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9408. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  9409. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  9410. 8008660: 2280 movs r2, #128 ; 0x80
  9411. hdma_adc1.Instance = DMA1_Channel1;
  9412. 8008662: 4c10 ldr r4, [pc, #64] ; (80086a4 <HAL_ADC_MspInit+0xd4>)
  9413. 8008664: 4b10 ldr r3, [pc, #64] ; (80086a8 <HAL_ADC_MspInit+0xd8>)
  9414. hdma_adc1.Init.MemInc = DMA_MINC_ENABLE;
  9415. 8008666: 60e2 str r2, [r4, #12]
  9416. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  9417. 8008668: f44f 7200 mov.w r2, #512 ; 0x200
  9418. hdma_adc1.Instance = DMA1_Channel1;
  9419. 800866c: 6023 str r3, [r4, #0]
  9420. hdma_adc1.Init.PeriphDataAlignment = DMA_PDATAALIGN_WORD;
  9421. 800866e: 6122 str r2, [r4, #16]
  9422. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9423. 8008670: 2300 movs r3, #0
  9424. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  9425. 8008672: f44f 6200 mov.w r2, #2048 ; 0x800
  9426. hdma_adc1.Init.Mode = DMA_NORMAL;
  9427. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  9428. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  9429. 8008676: 4620 mov r0, r4
  9430. hdma_adc1.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9431. 8008678: 6063 str r3, [r4, #4]
  9432. hdma_adc1.Init.PeriphInc = DMA_PINC_DISABLE;
  9433. 800867a: 60a3 str r3, [r4, #8]
  9434. hdma_adc1.Init.MemDataAlignment = DMA_MDATAALIGN_WORD;
  9435. 800867c: 6162 str r2, [r4, #20]
  9436. hdma_adc1.Init.Mode = DMA_NORMAL;
  9437. 800867e: 61a3 str r3, [r4, #24]
  9438. hdma_adc1.Init.Priority = DMA_PRIORITY_LOW;
  9439. 8008680: 61e3 str r3, [r4, #28]
  9440. if (HAL_DMA_Init(&hdma_adc1) != HAL_OK)
  9441. 8008682: f7fd fa3b bl 8005afc <HAL_DMA_Init>
  9442. 8008686: b108 cbz r0, 800868c <HAL_ADC_MspInit+0xbc>
  9443. {
  9444. Error_Handler();
  9445. 8008688: f7ff fec6 bl 8008418 <Error_Handler>
  9446. }
  9447. __HAL_LINKDMA(hadc,DMA_Handle,hdma_adc1);
  9448. 800868c: 622c str r4, [r5, #32]
  9449. 800868e: 6265 str r5, [r4, #36] ; 0x24
  9450. /* USER CODE BEGIN ADC1_MspInit 1 */
  9451. /* USER CODE END ADC1_MspInit 1 */
  9452. }
  9453. }
  9454. 8008690: b009 add sp, #36 ; 0x24
  9455. 8008692: bd30 pop {r4, r5, pc}
  9456. 8008694: 40012400 .word 0x40012400
  9457. 8008698: 40011000 .word 0x40011000
  9458. 800869c: 40010800 .word 0x40010800
  9459. 80086a0: 40010c00 .word 0x40010c00
  9460. 80086a4: 2000065c .word 0x2000065c
  9461. 80086a8: 40020008 .word 0x40020008
  9462. 080086ac <HAL_TIM_Base_MspInit>:
  9463. * @param htim_base: TIM_Base handle pointer
  9464. * @retval None
  9465. */
  9466. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  9467. {
  9468. if(htim_base->Instance==TIM6)
  9469. 80086ac: 6802 ldr r2, [r0, #0]
  9470. 80086ae: 4b08 ldr r3, [pc, #32] ; (80086d0 <HAL_TIM_Base_MspInit+0x24>)
  9471. {
  9472. 80086b0: b082 sub sp, #8
  9473. if(htim_base->Instance==TIM6)
  9474. 80086b2: 429a cmp r2, r3
  9475. 80086b4: d10a bne.n 80086cc <HAL_TIM_Base_MspInit+0x20>
  9476. {
  9477. /* USER CODE BEGIN TIM6_MspInit 0 */
  9478. /* USER CODE END TIM6_MspInit 0 */
  9479. /* Peripheral clock enable */
  9480. __HAL_RCC_TIM6_CLK_ENABLE();
  9481. 80086b6: f503 3300 add.w r3, r3, #131072 ; 0x20000
  9482. 80086ba: 69da ldr r2, [r3, #28]
  9483. 80086bc: f042 0210 orr.w r2, r2, #16
  9484. 80086c0: 61da str r2, [r3, #28]
  9485. 80086c2: 69db ldr r3, [r3, #28]
  9486. 80086c4: f003 0310 and.w r3, r3, #16
  9487. 80086c8: 9301 str r3, [sp, #4]
  9488. 80086ca: 9b01 ldr r3, [sp, #4]
  9489. /* USER CODE BEGIN TIM6_MspInit 1 */
  9490. /* USER CODE END TIM6_MspInit 1 */
  9491. }
  9492. }
  9493. 80086cc: b002 add sp, #8
  9494. 80086ce: 4770 bx lr
  9495. 80086d0: 40001000 .word 0x40001000
  9496. 080086d4 <HAL_UART_MspInit>:
  9497. * This function configures the hardware resources used in this example
  9498. * @param huart: UART handle pointer
  9499. * @retval None
  9500. */
  9501. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  9502. {
  9503. 80086d4: b570 push {r4, r5, r6, lr}
  9504. 80086d6: 4606 mov r6, r0
  9505. 80086d8: b086 sub sp, #24
  9506. GPIO_InitTypeDef GPIO_InitStruct = {0};
  9507. 80086da: 2210 movs r2, #16
  9508. 80086dc: 2100 movs r1, #0
  9509. 80086de: a802 add r0, sp, #8
  9510. 80086e0: f000 fe39 bl 8009356 <memset>
  9511. if(huart->Instance==USART1)
  9512. 80086e4: 6832 ldr r2, [r6, #0]
  9513. 80086e6: 4b2b ldr r3, [pc, #172] ; (8008794 <HAL_UART_MspInit+0xc0>)
  9514. 80086e8: 429a cmp r2, r3
  9515. 80086ea: d151 bne.n 8008790 <HAL_UART_MspInit+0xbc>
  9516. {
  9517. /* USER CODE BEGIN USART1_MspInit 0 */
  9518. /* USER CODE END USART1_MspInit 0 */
  9519. /* Peripheral clock enable */
  9520. __HAL_RCC_USART1_CLK_ENABLE();
  9521. 80086ec: f503 4358 add.w r3, r3, #55296 ; 0xd800
  9522. 80086f0: 699a ldr r2, [r3, #24]
  9523. PA10 ------> USART1_RX
  9524. */
  9525. GPIO_InitStruct.Pin = GPIO_PIN_9;
  9526. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9527. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9528. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9529. 80086f2: a902 add r1, sp, #8
  9530. __HAL_RCC_USART1_CLK_ENABLE();
  9531. 80086f4: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  9532. 80086f8: 619a str r2, [r3, #24]
  9533. 80086fa: 699a ldr r2, [r3, #24]
  9534. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9535. 80086fc: 4826 ldr r0, [pc, #152] ; (8008798 <HAL_UART_MspInit+0xc4>)
  9536. __HAL_RCC_USART1_CLK_ENABLE();
  9537. 80086fe: f402 4280 and.w r2, r2, #16384 ; 0x4000
  9538. 8008702: 9200 str r2, [sp, #0]
  9539. 8008704: 9a00 ldr r2, [sp, #0]
  9540. __HAL_RCC_GPIOA_CLK_ENABLE();
  9541. 8008706: 699a ldr r2, [r3, #24]
  9542. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9543. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9544. 8008708: 2500 movs r5, #0
  9545. __HAL_RCC_GPIOA_CLK_ENABLE();
  9546. 800870a: f042 0204 orr.w r2, r2, #4
  9547. 800870e: 619a str r2, [r3, #24]
  9548. 8008710: 699b ldr r3, [r3, #24]
  9549. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9550. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9551. /* USART1 DMA Init */
  9552. /* USART1_RX Init */
  9553. hdma_usart1_rx.Instance = DMA1_Channel5;
  9554. 8008712: 4c22 ldr r4, [pc, #136] ; (800879c <HAL_UART_MspInit+0xc8>)
  9555. __HAL_RCC_GPIOA_CLK_ENABLE();
  9556. 8008714: f003 0304 and.w r3, r3, #4
  9557. 8008718: 9301 str r3, [sp, #4]
  9558. 800871a: 9b01 ldr r3, [sp, #4]
  9559. GPIO_InitStruct.Pin = GPIO_PIN_9;
  9560. 800871c: f44f 7300 mov.w r3, #512 ; 0x200
  9561. 8008720: 9302 str r3, [sp, #8]
  9562. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  9563. 8008722: 2302 movs r3, #2
  9564. 8008724: 9303 str r3, [sp, #12]
  9565. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  9566. 8008726: 2303 movs r3, #3
  9567. 8008728: 9305 str r3, [sp, #20]
  9568. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9569. 800872a: f7fd fbaf bl 8005e8c <HAL_GPIO_Init>
  9570. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9571. 800872e: f44f 6380 mov.w r3, #1024 ; 0x400
  9572. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9573. 8008732: 4819 ldr r0, [pc, #100] ; (8008798 <HAL_UART_MspInit+0xc4>)
  9574. 8008734: a902 add r1, sp, #8
  9575. GPIO_InitStruct.Pin = GPIO_PIN_10;
  9576. 8008736: 9302 str r3, [sp, #8]
  9577. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  9578. 8008738: 9503 str r5, [sp, #12]
  9579. GPIO_InitStruct.Pull = GPIO_NOPULL;
  9580. 800873a: 9504 str r5, [sp, #16]
  9581. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  9582. 800873c: f7fd fba6 bl 8005e8c <HAL_GPIO_Init>
  9583. hdma_usart1_rx.Instance = DMA1_Channel5;
  9584. 8008740: 4b17 ldr r3, [pc, #92] ; (80087a0 <HAL_UART_MspInit+0xcc>)
  9585. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  9586. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9587. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9588. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  9589. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  9590. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  9591. 8008742: 4620 mov r0, r4
  9592. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  9593. 8008744: e884 0028 stmia.w r4, {r3, r5}
  9594. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  9595. 8008748: 2380 movs r3, #128 ; 0x80
  9596. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  9597. 800874a: 60a5 str r5, [r4, #8]
  9598. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  9599. 800874c: 60e3 str r3, [r4, #12]
  9600. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9601. 800874e: 6125 str r5, [r4, #16]
  9602. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9603. 8008750: 6165 str r5, [r4, #20]
  9604. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  9605. 8008752: 61a5 str r5, [r4, #24]
  9606. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  9607. 8008754: 61e5 str r5, [r4, #28]
  9608. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  9609. 8008756: f7fd f9d1 bl 8005afc <HAL_DMA_Init>
  9610. 800875a: b108 cbz r0, 8008760 <HAL_UART_MspInit+0x8c>
  9611. {
  9612. Error_Handler();
  9613. 800875c: f7ff fe5c bl 8008418 <Error_Handler>
  9614. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  9615. /* USART1_TX Init */
  9616. hdma_usart1_tx.Instance = DMA1_Channel4;
  9617. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  9618. 8008760: f04f 0c10 mov.w ip, #16
  9619. 8008764: 4b0f ldr r3, [pc, #60] ; (80087a4 <HAL_UART_MspInit+0xd0>)
  9620. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  9621. 8008766: 6374 str r4, [r6, #52] ; 0x34
  9622. 8008768: 6266 str r6, [r4, #36] ; 0x24
  9623. hdma_usart1_tx.Instance = DMA1_Channel4;
  9624. 800876a: 4c0f ldr r4, [pc, #60] ; (80087a8 <HAL_UART_MspInit+0xd4>)
  9625. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  9626. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  9627. 800876c: 2280 movs r2, #128 ; 0x80
  9628. hdma_usart1_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  9629. 800876e: e884 1008 stmia.w r4, {r3, ip}
  9630. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  9631. 8008772: 2300 movs r3, #0
  9632. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9633. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9634. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  9635. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  9636. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  9637. 8008774: 4620 mov r0, r4
  9638. hdma_usart1_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  9639. 8008776: 60a3 str r3, [r4, #8]
  9640. hdma_usart1_tx.Init.MemInc = DMA_MINC_ENABLE;
  9641. 8008778: 60e2 str r2, [r4, #12]
  9642. hdma_usart1_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  9643. 800877a: 6123 str r3, [r4, #16]
  9644. hdma_usart1_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  9645. 800877c: 6163 str r3, [r4, #20]
  9646. hdma_usart1_tx.Init.Mode = DMA_NORMAL;
  9647. 800877e: 61a3 str r3, [r4, #24]
  9648. hdma_usart1_tx.Init.Priority = DMA_PRIORITY_LOW;
  9649. 8008780: 61e3 str r3, [r4, #28]
  9650. if (HAL_DMA_Init(&hdma_usart1_tx) != HAL_OK)
  9651. 8008782: f7fd f9bb bl 8005afc <HAL_DMA_Init>
  9652. 8008786: b108 cbz r0, 800878c <HAL_UART_MspInit+0xb8>
  9653. {
  9654. Error_Handler();
  9655. 8008788: f7ff fe46 bl 8008418 <Error_Handler>
  9656. }
  9657. __HAL_LINKDMA(huart,hdmatx,hdma_usart1_tx);
  9658. 800878c: 6334 str r4, [r6, #48] ; 0x30
  9659. 800878e: 6266 str r6, [r4, #36] ; 0x24
  9660. /* USER CODE BEGIN USART1_MspInit 1 */
  9661. /* USER CODE END USART1_MspInit 1 */
  9662. }
  9663. }
  9664. 8008790: b006 add sp, #24
  9665. 8008792: bd70 pop {r4, r5, r6, pc}
  9666. 8008794: 40013800 .word 0x40013800
  9667. 8008798: 40010800 .word 0x40010800
  9668. 800879c: 200005d8 .word 0x200005d8
  9669. 80087a0: 40020058 .word 0x40020058
  9670. 80087a4: 40020044 .word 0x40020044
  9671. 80087a8: 20000564 .word 0x20000564
  9672. 080087ac <NMI_Handler>:
  9673. 80087ac: 4770 bx lr
  9674. 080087ae <HardFault_Handler>:
  9675. /**
  9676. * @brief This function handles Hard fault interrupt.
  9677. */
  9678. void HardFault_Handler(void)
  9679. {
  9680. 80087ae: e7fe b.n 80087ae <HardFault_Handler>
  9681. 080087b0 <MemManage_Handler>:
  9682. /**
  9683. * @brief This function handles Memory management fault.
  9684. */
  9685. void MemManage_Handler(void)
  9686. {
  9687. 80087b0: e7fe b.n 80087b0 <MemManage_Handler>
  9688. 080087b2 <BusFault_Handler>:
  9689. /**
  9690. * @brief This function handles Prefetch fault, memory access fault.
  9691. */
  9692. void BusFault_Handler(void)
  9693. {
  9694. 80087b2: e7fe b.n 80087b2 <BusFault_Handler>
  9695. 080087b4 <UsageFault_Handler>:
  9696. /**
  9697. * @brief This function handles Undefined instruction or illegal state.
  9698. */
  9699. void UsageFault_Handler(void)
  9700. {
  9701. 80087b4: e7fe b.n 80087b4 <UsageFault_Handler>
  9702. 080087b6 <SVC_Handler>:
  9703. 80087b6: 4770 bx lr
  9704. 080087b8 <DebugMon_Handler>:
  9705. 80087b8: 4770 bx lr
  9706. 080087ba <PendSV_Handler>:
  9707. /**
  9708. * @brief This function handles Pendable request for system service.
  9709. */
  9710. void PendSV_Handler(void)
  9711. {
  9712. 80087ba: 4770 bx lr
  9713. 080087bc <SysTick_Handler>:
  9714. void SysTick_Handler(void)
  9715. {
  9716. /* USER CODE BEGIN SysTick_IRQn 0 */
  9717. /* USER CODE END SysTick_IRQn 0 */
  9718. HAL_IncTick();
  9719. 80087bc: f7fc be78 b.w 80054b0 <HAL_IncTick>
  9720. 080087c0 <DMA1_Channel1_IRQHandler>:
  9721. void DMA1_Channel1_IRQHandler(void)
  9722. {
  9723. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  9724. /* USER CODE END DMA1_Channel1_IRQn 0 */
  9725. HAL_DMA_IRQHandler(&hdma_adc1);
  9726. 80087c0: 4801 ldr r0, [pc, #4] ; (80087c8 <DMA1_Channel1_IRQHandler+0x8>)
  9727. 80087c2: f7fd ba87 b.w 8005cd4 <HAL_DMA_IRQHandler>
  9728. 80087c6: bf00 nop
  9729. 80087c8: 2000065c .word 0x2000065c
  9730. 080087cc <DMA1_Channel4_IRQHandler>:
  9731. void DMA1_Channel4_IRQHandler(void)
  9732. {
  9733. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  9734. /* USER CODE END DMA1_Channel4_IRQn 0 */
  9735. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  9736. 80087cc: 4801 ldr r0, [pc, #4] ; (80087d4 <DMA1_Channel4_IRQHandler+0x8>)
  9737. 80087ce: f7fd ba81 b.w 8005cd4 <HAL_DMA_IRQHandler>
  9738. 80087d2: bf00 nop
  9739. 80087d4: 20000564 .word 0x20000564
  9740. 080087d8 <DMA1_Channel5_IRQHandler>:
  9741. void DMA1_Channel5_IRQHandler(void)
  9742. {
  9743. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  9744. /* USER CODE END DMA1_Channel5_IRQn 0 */
  9745. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  9746. 80087d8: 4801 ldr r0, [pc, #4] ; (80087e0 <DMA1_Channel5_IRQHandler+0x8>)
  9747. 80087da: f7fd ba7b b.w 8005cd4 <HAL_DMA_IRQHandler>
  9748. 80087de: bf00 nop
  9749. 80087e0: 200005d8 .word 0x200005d8
  9750. 080087e4 <USART1_IRQHandler>:
  9751. void USART1_IRQHandler(void)
  9752. {
  9753. /* USER CODE BEGIN USART1_IRQn 0 */
  9754. /* USER CODE END USART1_IRQn 0 */
  9755. HAL_UART_IRQHandler(&huart1);
  9756. 80087e4: 4801 ldr r0, [pc, #4] ; (80087ec <USART1_IRQHandler+0x8>)
  9757. 80087e6: f7fe bb97 b.w 8006f18 <HAL_UART_IRQHandler>
  9758. 80087ea: bf00 nop
  9759. 80087ec: 2000061c .word 0x2000061c
  9760. 080087f0 <TIM6_IRQHandler>:
  9761. void TIM6_IRQHandler(void)
  9762. {
  9763. /* USER CODE BEGIN TIM6_IRQn 0 */
  9764. /* USER CODE END TIM6_IRQn 0 */
  9765. HAL_TIM_IRQHandler(&htim6);
  9766. 80087f0: 4801 ldr r0, [pc, #4] ; (80087f8 <TIM6_IRQHandler+0x8>)
  9767. 80087f2: f7fd bfdf b.w 80067b4 <HAL_TIM_IRQHandler>
  9768. 80087f6: bf00 nop
  9769. 80087f8: 200006a0 .word 0x200006a0
  9770. 080087fc <_read>:
  9771. _kill(status, -1);
  9772. while (1) {} /* Make sure we hang here */
  9773. }
  9774. __attribute__((weak)) int _read(int file, char *ptr, int len)
  9775. {
  9776. 80087fc: b570 push {r4, r5, r6, lr}
  9777. 80087fe: 460e mov r6, r1
  9778. 8008800: 4615 mov r5, r2
  9779. int DataIdx;
  9780. for (DataIdx = 0; DataIdx < len; DataIdx++)
  9781. 8008802: 460c mov r4, r1
  9782. 8008804: 1ba3 subs r3, r4, r6
  9783. 8008806: 429d cmp r5, r3
  9784. 8008808: dc01 bgt.n 800880e <_read+0x12>
  9785. {
  9786. *ptr++ = __io_getchar();
  9787. }
  9788. return len;
  9789. }
  9790. 800880a: 4628 mov r0, r5
  9791. 800880c: bd70 pop {r4, r5, r6, pc}
  9792. *ptr++ = __io_getchar();
  9793. 800880e: f3af 8000 nop.w
  9794. 8008812: f804 0b01 strb.w r0, [r4], #1
  9795. 8008816: e7f5 b.n 8008804 <_read+0x8>
  9796. 08008818 <_sbrk>:
  9797. }
  9798. return len;
  9799. }
  9800. caddr_t _sbrk(int incr)
  9801. {
  9802. 8008818: b508 push {r3, lr}
  9803. extern char end asm("end");
  9804. static char *heap_end;
  9805. char *prev_heap_end;
  9806. if (heap_end == 0)
  9807. 800881a: 4b0a ldr r3, [pc, #40] ; (8008844 <_sbrk+0x2c>)
  9808. {
  9809. 800881c: 4602 mov r2, r0
  9810. if (heap_end == 0)
  9811. 800881e: 6819 ldr r1, [r3, #0]
  9812. 8008820: b909 cbnz r1, 8008826 <_sbrk+0xe>
  9813. heap_end = &end;
  9814. 8008822: 4909 ldr r1, [pc, #36] ; (8008848 <_sbrk+0x30>)
  9815. 8008824: 6019 str r1, [r3, #0]
  9816. prev_heap_end = heap_end;
  9817. if (heap_end + incr > stack_ptr)
  9818. 8008826: 4669 mov r1, sp
  9819. prev_heap_end = heap_end;
  9820. 8008828: 6818 ldr r0, [r3, #0]
  9821. if (heap_end + incr > stack_ptr)
  9822. 800882a: 4402 add r2, r0
  9823. 800882c: 428a cmp r2, r1
  9824. 800882e: d906 bls.n 800883e <_sbrk+0x26>
  9825. {
  9826. // write(1, "Heap and stack collision\n", 25);
  9827. // abort();
  9828. errno = ENOMEM;
  9829. 8008830: f000 fd5c bl 80092ec <__errno>
  9830. 8008834: 230c movs r3, #12
  9831. 8008836: 6003 str r3, [r0, #0]
  9832. return (caddr_t) -1;
  9833. 8008838: f04f 30ff mov.w r0, #4294967295
  9834. 800883c: bd08 pop {r3, pc}
  9835. }
  9836. heap_end += incr;
  9837. 800883e: 601a str r2, [r3, #0]
  9838. return (caddr_t) prev_heap_end;
  9839. }
  9840. 8008840: bd08 pop {r3, pc}
  9841. 8008842: bf00 nop
  9842. 8008844: 2000042c .word 0x2000042c
  9843. 8008848: 20001700 .word 0x20001700
  9844. 0800884c <_close>:
  9845. int _close(int file)
  9846. {
  9847. return -1;
  9848. }
  9849. 800884c: f04f 30ff mov.w r0, #4294967295
  9850. 8008850: 4770 bx lr
  9851. 08008852 <_fstat>:
  9852. int _fstat(int file, struct stat *st)
  9853. {
  9854. st->st_mode = S_IFCHR;
  9855. 8008852: f44f 5300 mov.w r3, #8192 ; 0x2000
  9856. return 0;
  9857. }
  9858. 8008856: 2000 movs r0, #0
  9859. st->st_mode = S_IFCHR;
  9860. 8008858: 604b str r3, [r1, #4]
  9861. }
  9862. 800885a: 4770 bx lr
  9863. 0800885c <_isatty>:
  9864. int _isatty(int file)
  9865. {
  9866. return 1;
  9867. }
  9868. 800885c: 2001 movs r0, #1
  9869. 800885e: 4770 bx lr
  9870. 08008860 <_lseek>:
  9871. int _lseek(int file, int ptr, int dir)
  9872. {
  9873. return 0;
  9874. }
  9875. 8008860: 2000 movs r0, #0
  9876. 8008862: 4770 bx lr
  9877. 08008864 <SystemInit>:
  9878. */
  9879. void SystemInit (void)
  9880. {
  9881. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  9882. /* Set HSION bit */
  9883. RCC->CR |= 0x00000001U;
  9884. 8008864: 4b0e ldr r3, [pc, #56] ; (80088a0 <SystemInit+0x3c>)
  9885. 8008866: 681a ldr r2, [r3, #0]
  9886. 8008868: f042 0201 orr.w r2, r2, #1
  9887. 800886c: 601a str r2, [r3, #0]
  9888. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  9889. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  9890. RCC->CFGR &= 0xF8FF0000U;
  9891. 800886e: 6859 ldr r1, [r3, #4]
  9892. 8008870: 4a0c ldr r2, [pc, #48] ; (80088a4 <SystemInit+0x40>)
  9893. 8008872: 400a ands r2, r1
  9894. 8008874: 605a str r2, [r3, #4]
  9895. #else
  9896. RCC->CFGR &= 0xF0FF0000U;
  9897. #endif /* STM32F105xC */
  9898. /* Reset HSEON, CSSON and PLLON bits */
  9899. RCC->CR &= 0xFEF6FFFFU;
  9900. 8008876: 681a ldr r2, [r3, #0]
  9901. 8008878: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  9902. 800887c: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  9903. 8008880: 601a str r2, [r3, #0]
  9904. /* Reset HSEBYP bit */
  9905. RCC->CR &= 0xFFFBFFFFU;
  9906. 8008882: 681a ldr r2, [r3, #0]
  9907. 8008884: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  9908. 8008888: 601a str r2, [r3, #0]
  9909. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  9910. RCC->CFGR &= 0xFF80FFFFU;
  9911. 800888a: 685a ldr r2, [r3, #4]
  9912. 800888c: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  9913. 8008890: 605a str r2, [r3, #4]
  9914. /* Reset CFGR2 register */
  9915. RCC->CFGR2 = 0x00000000U;
  9916. #else
  9917. /* Disable all interrupts and clear pending bits */
  9918. RCC->CIR = 0x009F0000U;
  9919. 8008892: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  9920. 8008896: 609a str r2, [r3, #8]
  9921. #endif
  9922. #ifdef VECT_TAB_SRAM
  9923. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  9924. #else
  9925. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  9926. 8008898: 4a03 ldr r2, [pc, #12] ; (80088a8 <SystemInit+0x44>)
  9927. 800889a: 4b04 ldr r3, [pc, #16] ; (80088ac <SystemInit+0x48>)
  9928. 800889c: 609a str r2, [r3, #8]
  9929. 800889e: 4770 bx lr
  9930. 80088a0: 40021000 .word 0x40021000
  9931. 80088a4: f8ff0000 .word 0xf8ff0000
  9932. 80088a8: 08004000 .word 0x08004000
  9933. 80088ac: e000ed00 .word 0xe000ed00
  9934. 080088b0 <GetDataFromUartQueue>:
  9935. pUARTQUEUE pQueue = &TerminalQueue;
  9936. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  9937. // {
  9938. // _Error_Handler(__FILE__, __LINE__);
  9939. // }
  9940. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  9941. 80088b0: 4a16 ldr r2, [pc, #88] ; (800890c <GetDataFromUartQueue+0x5c>)
  9942. {
  9943. 80088b2: b538 push {r3, r4, r5, lr}
  9944. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  9945. 80088b4: 6810 ldr r0, [r2, #0]
  9946. 80088b6: 1c43 adds r3, r0, #1
  9947. 80088b8: 6013 str r3, [r2, #0]
  9948. 80088ba: 4b15 ldr r3, [pc, #84] ; (8008910 <GetDataFromUartQueue+0x60>)
  9949. 80088bc: 6859 ldr r1, [r3, #4]
  9950. 80088be: f103 040c add.w r4, r3, #12
  9951. 80088c2: 5d0d ldrb r5, [r1, r4]
  9952. 80088c4: 4c13 ldr r4, [pc, #76] ; (8008914 <GetDataFromUartQueue+0x64>)
  9953. #ifdef DEBUG_PRINT
  9954. printf("%02x ",*(pQueue->Buffer + pQueue->tail)) ;
  9955. #endif /* DEBUG_PRINT */
  9956. pQueue->tail++;
  9957. 80088c6: 3101 adds r1, #1
  9958. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  9959. 80088c8: f5b1 6f80 cmp.w r1, #1024 ; 0x400
  9960. uart_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  9961. 80088cc: 5425 strb r5, [r4, r0]
  9962. 80088ce: 4614 mov r4, r2
  9963. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  9964. 80088d0: bfa8 it ge
  9965. 80088d2: 2200 movge r2, #0
  9966. pQueue->data--;
  9967. 80088d4: 689d ldr r5, [r3, #8]
  9968. pQueue->tail++;
  9969. 80088d6: bfb8 it lt
  9970. 80088d8: 6059 strlt r1, [r3, #4]
  9971. pQueue->data--;
  9972. 80088da: f105 35ff add.w r5, r5, #4294967295
  9973. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  9974. 80088de: bfa8 it ge
  9975. 80088e0: 605a strge r2, [r3, #4]
  9976. pQueue->data--;
  9977. 80088e2: 609d str r5, [r3, #8]
  9978. if(pQueue->data == 0){
  9979. 80088e4: b985 cbnz r5, 8008908 <GetDataFromUartQueue+0x58>
  9980. printf("data cnt zero !!! \r\n");
  9981. 80088e6: 480c ldr r0, [pc, #48] ; (8008918 <GetDataFromUartQueue+0x68>)
  9982. 80088e8: f001 fa12 bl 8009d10 <puts>
  9983. RF_Ctrl_Main(&uart_buf[Header]);
  9984. 80088ec: 4809 ldr r0, [pc, #36] ; (8008914 <GetDataFromUartQueue+0x64>)
  9985. 80088ee: f000 fc95 bl 800921c <RF_Ctrl_Main>
  9986. #if 0 // PYJ.2019.07.15_BEGIN --
  9987. for(int i = 0; i < cnt; i++){
  9988. printf("%02x ",uart_buf[i]);
  9989. }
  9990. #endif // PYJ.2019.07.15_END --
  9991. memset(uart_buf,0x00,cnt);
  9992. 80088f2: 6822 ldr r2, [r4, #0]
  9993. 80088f4: 4629 mov r1, r5
  9994. 80088f6: 4807 ldr r0, [pc, #28] ; (8008914 <GetDataFromUartQueue+0x64>)
  9995. 80088f8: f000 fd2d bl 8009356 <memset>
  9996. // for(int i = 0; i < cnt; i++)
  9997. // uart_buf[i] = 0;
  9998. cnt = 0;
  9999. 80088fc: 6025 str r5, [r4, #0]
  10000. HAL_Delay(1);
  10001. 80088fe: 2001 movs r0, #1
  10002. }
  10003. }
  10004. 8008900: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  10005. HAL_Delay(1);
  10006. 8008904: f7fc bde6 b.w 80054d4 <HAL_Delay>
  10007. 8008908: bd38 pop {r3, r4, r5, pc}
  10008. 800890a: bf00 nop
  10009. 800890c: 20000430 .word 0x20000430
  10010. 8008910: 20000ae0 .word 0x20000ae0
  10011. 8008914: 200006e0 .word 0x200006e0
  10012. 8008918: 0800c451 .word 0x0800c451
  10013. 0800891c <HAL_UART_RxCpltCallback>:
  10014. UartRxTimerCnt = 0;
  10015. 800891c: 2300 movs r3, #0
  10016. {
  10017. 800891e: b510 push {r4, lr}
  10018. UartRxTimerCnt = 0;
  10019. 8008920: 4a0d ldr r2, [pc, #52] ; (8008958 <HAL_UART_RxCpltCallback+0x3c>)
  10020. pQueue->head++;
  10021. 8008922: 4c0e ldr r4, [pc, #56] ; (800895c <HAL_UART_RxCpltCallback+0x40>)
  10022. UartRxTimerCnt = 0;
  10023. 8008924: 6013 str r3, [r2, #0]
  10024. pQueue->head++;
  10025. 8008926: 6822 ldr r2, [r4, #0]
  10026. 8008928: 3201 adds r2, #1
  10027. 800892a: f5b2 6f80 cmp.w r2, #1024 ; 0x400
  10028. 800892e: bfb8 it lt
  10029. 8008930: 4613 movlt r3, r2
  10030. 8008932: 6023 str r3, [r4, #0]
  10031. pQueue->data++;
  10032. 8008934: 68a3 ldr r3, [r4, #8]
  10033. 8008936: 3301 adds r3, #1
  10034. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10035. 8008938: f5b3 6f80 cmp.w r3, #1024 ; 0x400
  10036. pQueue->data++;
  10037. 800893c: 60a3 str r3, [r4, #8]
  10038. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  10039. 800893e: db01 blt.n 8008944 <HAL_UART_RxCpltCallback+0x28>
  10040. GetDataFromUartQueue(huart);
  10041. 8008940: f7ff ffb6 bl 80088b0 <GetDataFromUartQueue>
  10042. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10043. 8008944: 6823 ldr r3, [r4, #0]
  10044. 8008946: 4906 ldr r1, [pc, #24] ; (8008960 <HAL_UART_RxCpltCallback+0x44>)
  10045. 8008948: 2201 movs r2, #1
  10046. }
  10047. 800894a: e8bd 4010 ldmia.w sp!, {r4, lr}
  10048. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  10049. 800894e: 4419 add r1, r3
  10050. 8008950: 4804 ldr r0, [pc, #16] ; (8008964 <HAL_UART_RxCpltCallback+0x48>)
  10051. 8008952: f7fe b9f3 b.w 8006d3c <HAL_UART_Receive_DMA>
  10052. 8008956: bf00 nop
  10053. 8008958: 20000428 .word 0x20000428
  10054. 800895c: 20000ae0 .word 0x20000ae0
  10055. 8008960: 20000aec .word 0x20000aec
  10056. 8008964: 2000061c .word 0x2000061c
  10057. 08008968 <RF_Data_Check>:
  10058. PATH_EN_2_1G_UL_GPIO_Port,
  10059. PATH_EN_2_1G_UL_Pin,
  10060. };
  10061. bool RF_Data_Check(uint8_t* data_buf){
  10062. 8008968: b508 push {r3, lr}
  10063. bool ret = false;
  10064. bool crcret = STH30_CheckCrc(&data_buf[Type], data_buf[Length], data_buf[data_buf[Crcindex]]);
  10065. 800896a: 78c3 ldrb r3, [r0, #3]
  10066. 800896c: 7881 ldrb r1, [r0, #2]
  10067. 800896e: 5cc2 ldrb r2, [r0, r3]
  10068. 8008970: 3001 adds r0, #1
  10069. 8008972: f7fe fcc5 bl 8007300 <STH30_CheckCrc>
  10070. printf("CRC Result : \"%d\" \r\n",ret);
  10071. #endif /* DEBUG_PRINT */
  10072. return ret;
  10073. }
  10074. 8008976: 3000 adds r0, #0
  10075. 8008978: bf18 it ne
  10076. 800897a: 2001 movne r0, #1
  10077. 800897c: bd08 pop {r3, pc}
  10078. ...
  10079. 08008980 <RF_Status_Get>:
  10080. PLL_EN_3_5G_L_Pin,
  10081. };
  10082. void RF_Status_Get(void){
  10083. // printf("\r\nYJ2 : Prev_data[INDEX_DET_1_8G_DL_IN_L ] : %x\r\n",Prev_data[INDEX_DET_1_8G_DL_IN_L]);
  10084. uint8_t data[10];
  10085. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10086. 8008980: 23be movs r3, #190 ; 0xbe
  10087. 8008982: 4907 ldr r1, [pc, #28] ; (80089a0 <RF_Status_Get+0x20>)
  10088. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10089. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 3;
  10090. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10091. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10092. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10093. 8008984: 2260 movs r2, #96 ; 0x60
  10094. Prev_data[INDEX_BLUE_HEADER] = BLUECELL_HEADER;
  10095. 8008986: 700b strb r3, [r1, #0]
  10096. Prev_data[INDEX_BLUE_TYPE] = TYPE_BLUECELL_GET;
  10097. 8008988: 2302 movs r3, #2
  10098. 800898a: 704b strb r3, [r1, #1]
  10099. Prev_data[INDEX_BLUE_LENGTH] = INDEX_BLUE_EOF - 3;
  10100. 800898c: 235c movs r3, #92 ; 0x5c
  10101. 800898e: 708b strb r3, [r1, #2]
  10102. Prev_data[INDEX_BLUE_CRCINDEX] = INDEX_BLUE_CRC;
  10103. 8008990: 235e movs r3, #94 ; 0x5e
  10104. 8008992: 70cb strb r3, [r1, #3]
  10105. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10106. 8008994: 23eb movs r3, #235 ; 0xeb
  10107. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10108. 8008996: 4803 ldr r0, [pc, #12] ; (80089a4 <RF_Status_Get+0x24>)
  10109. Prev_data[INDEX_BLUE_EOF] = BLUECELL_TAILER;
  10110. 8008998: f881 305f strb.w r3, [r1, #95] ; 0x5f
  10111. HAL_UART_Transmit_DMA(&huart1,&Prev_data[INDEX_BLUE_HEADER],INDEX_BLUE_EOF + 1);
  10112. 800899c: f7fe b994 b.w 8006cc8 <HAL_UART_Transmit_DMA>
  10113. 80089a0: 200004cc .word 0x200004cc
  10114. 80089a4: 2000061c .word 0x2000061c
  10115. 080089a8 <RF_Operate>:
  10116. // printf("\r\nYJ : %x",ADCvalue[0]);
  10117. // printf("\r\n");
  10118. }
  10119. void RF_Operate(uint8_t* data_buf){
  10120. 80089a8: b570 push {r4, r5, r6, lr}
  10121. uint16_t temp_val = 0;
  10122. uint8_t ADC_Modify = 0;
  10123. ADF4153_R_N_Reg_st temp_reg;
  10124. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10125. 80089aa: 4db3 ldr r5, [pc, #716] ; (8008c78 <RF_Operate+0x2d0>)
  10126. 80089ac: 7902 ldrb r2, [r0, #4]
  10127. 80089ae: 792b ldrb r3, [r5, #4]
  10128. void RF_Operate(uint8_t* data_buf){
  10129. 80089b0: b0a2 sub sp, #136 ; 0x88
  10130. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10131. 80089b2: 4293 cmp r3, r2
  10132. void RF_Operate(uint8_t* data_buf){
  10133. 80089b4: 4604 mov r4, r0
  10134. if(Prev_data[INDEX_ATT_1_8G_DL1] != data_buf[INDEX_ATT_1_8G_DL1]){
  10135. 80089b6: d00c beq.n 80089d2 <RF_Operate+0x2a>
  10136. #ifdef DEBUG_PRINT
  10137. printf("\r\nLINE : %d \r\n",__LINE__);
  10138. #endif /* DEBUG_PRINT */
  10139. BDA4601_atten_ctrl(BDA4601_1_8G_DL1,(data_buf[INDEX_ATT_1_8G_DL1]));
  10140. 80089b8: 4bb0 ldr r3, [pc, #704] ; (8008c7c <RF_Operate+0x2d4>)
  10141. 80089ba: 9202 str r2, [sp, #8]
  10142. 80089bc: f103 0210 add.w r2, r3, #16
  10143. 80089c0: e892 0003 ldmia.w r2, {r0, r1}
  10144. 80089c4: e88d 0003 stmia.w sp, {r0, r1}
  10145. 80089c8: cb0f ldmia r3, {r0, r1, r2, r3}
  10146. 80089ca: f7fe fb9f bl 800710c <BDA4601_atten_ctrl>
  10147. Prev_data[INDEX_ATT_1_8G_DL1] = data_buf[INDEX_ATT_1_8G_DL1];
  10148. 80089ce: 7923 ldrb r3, [r4, #4]
  10149. 80089d0: 712b strb r3, [r5, #4]
  10150. }
  10151. if(Prev_data[INDEX_ATT_1_8G_DL2] != data_buf[INDEX_ATT_1_8G_DL2]){
  10152. 80089d2: 7962 ldrb r2, [r4, #5]
  10153. 80089d4: 796b ldrb r3, [r5, #5]
  10154. 80089d6: 4293 cmp r3, r2
  10155. 80089d8: d00c beq.n 80089f4 <RF_Operate+0x4c>
  10156. #ifdef DEBUG_PRINT
  10157. printf("\r\nLINE : %d \r\n",__LINE__);
  10158. #endif /* DEBUG_PRINT */
  10159. BDA4601_atten_ctrl(BDA4601_1_8G_DL2,(data_buf[INDEX_ATT_1_8G_DL2]));
  10160. 80089da: 4ba9 ldr r3, [pc, #676] ; (8008c80 <RF_Operate+0x2d8>)
  10161. 80089dc: 9202 str r2, [sp, #8]
  10162. 80089de: f103 0210 add.w r2, r3, #16
  10163. 80089e2: e892 0003 ldmia.w r2, {r0, r1}
  10164. 80089e6: e88d 0003 stmia.w sp, {r0, r1}
  10165. 80089ea: cb0f ldmia r3, {r0, r1, r2, r3}
  10166. 80089ec: f7fe fb8e bl 800710c <BDA4601_atten_ctrl>
  10167. Prev_data[INDEX_ATT_1_8G_DL2] = data_buf[INDEX_ATT_1_8G_DL2];
  10168. 80089f0: 7963 ldrb r3, [r4, #5]
  10169. 80089f2: 716b strb r3, [r5, #5]
  10170. }
  10171. if(Prev_data[INDEX_ATT_1_8G_UL1] != data_buf[INDEX_ATT_1_8G_UL1]){
  10172. 80089f4: 79a2 ldrb r2, [r4, #6]
  10173. 80089f6: 79ab ldrb r3, [r5, #6]
  10174. 80089f8: 4293 cmp r3, r2
  10175. 80089fa: d00c beq.n 8008a16 <RF_Operate+0x6e>
  10176. #ifdef DEBUG_PRINT
  10177. printf("\r\nLINE : %d \r\n",__LINE__);
  10178. #endif /* DEBUG_PRINT */
  10179. BDA4601_atten_ctrl(BDA4601_1_8G_UL1,(data_buf[INDEX_ATT_1_8G_UL1]));
  10180. 80089fc: 4ba1 ldr r3, [pc, #644] ; (8008c84 <RF_Operate+0x2dc>)
  10181. 80089fe: 9202 str r2, [sp, #8]
  10182. 8008a00: f103 0210 add.w r2, r3, #16
  10183. 8008a04: e892 0003 ldmia.w r2, {r0, r1}
  10184. 8008a08: e88d 0003 stmia.w sp, {r0, r1}
  10185. 8008a0c: cb0f ldmia r3, {r0, r1, r2, r3}
  10186. 8008a0e: f7fe fb7d bl 800710c <BDA4601_atten_ctrl>
  10187. Prev_data[INDEX_ATT_1_8G_UL1] = data_buf[INDEX_ATT_1_8G_UL1];
  10188. 8008a12: 79a3 ldrb r3, [r4, #6]
  10189. 8008a14: 71ab strb r3, [r5, #6]
  10190. }
  10191. if(Prev_data[INDEX_ATT_1_8G_UL2] != data_buf[INDEX_ATT_1_8G_UL2]){
  10192. 8008a16: 79e2 ldrb r2, [r4, #7]
  10193. 8008a18: 79eb ldrb r3, [r5, #7]
  10194. 8008a1a: 4293 cmp r3, r2
  10195. 8008a1c: d00c beq.n 8008a38 <RF_Operate+0x90>
  10196. #ifdef DEBUG_PRINT
  10197. printf("\r\nLINE : %d \r\n",__LINE__);
  10198. #endif /* DEBUG_PRINT */
  10199. BDA4601_atten_ctrl(BDA4601_1_8G_UL2,(data_buf[INDEX_ATT_1_8G_UL2]));
  10200. 8008a1e: 4b9a ldr r3, [pc, #616] ; (8008c88 <RF_Operate+0x2e0>)
  10201. 8008a20: 9202 str r2, [sp, #8]
  10202. 8008a22: f103 0210 add.w r2, r3, #16
  10203. 8008a26: e892 0003 ldmia.w r2, {r0, r1}
  10204. 8008a2a: e88d 0003 stmia.w sp, {r0, r1}
  10205. 8008a2e: cb0f ldmia r3, {r0, r1, r2, r3}
  10206. 8008a30: f7fe fb6c bl 800710c <BDA4601_atten_ctrl>
  10207. Prev_data[INDEX_ATT_1_8G_UL2] = data_buf[INDEX_ATT_1_8G_UL2];
  10208. 8008a34: 79e3 ldrb r3, [r4, #7]
  10209. 8008a36: 71eb strb r3, [r5, #7]
  10210. }
  10211. if(Prev_data[INDEX_ATT_1_8G_UL3] != data_buf[INDEX_ATT_1_8G_UL3]){
  10212. 8008a38: 7a22 ldrb r2, [r4, #8]
  10213. 8008a3a: 7a2b ldrb r3, [r5, #8]
  10214. 8008a3c: 4293 cmp r3, r2
  10215. 8008a3e: d00c beq.n 8008a5a <RF_Operate+0xb2>
  10216. BDA4601_atten_ctrl(BDA4601_1_8G_UL3,(data_buf[INDEX_ATT_1_8G_UL3]));
  10217. 8008a40: 4b92 ldr r3, [pc, #584] ; (8008c8c <RF_Operate+0x2e4>)
  10218. 8008a42: 9202 str r2, [sp, #8]
  10219. 8008a44: f103 0210 add.w r2, r3, #16
  10220. 8008a48: e892 0003 ldmia.w r2, {r0, r1}
  10221. 8008a4c: e88d 0003 stmia.w sp, {r0, r1}
  10222. 8008a50: cb0f ldmia r3, {r0, r1, r2, r3}
  10223. 8008a52: f7fe fb5b bl 800710c <BDA4601_atten_ctrl>
  10224. Prev_data[INDEX_ATT_1_8G_UL3] = data_buf[INDEX_ATT_1_8G_UL3];
  10225. 8008a56: 7a23 ldrb r3, [r4, #8]
  10226. 8008a58: 722b strb r3, [r5, #8]
  10227. }
  10228. if(Prev_data[INDEX_ATT_1_8G_UL4] != data_buf[INDEX_ATT_1_8G_UL4]){
  10229. 8008a5a: 7a62 ldrb r2, [r4, #9]
  10230. 8008a5c: 7a6b ldrb r3, [r5, #9]
  10231. 8008a5e: 4293 cmp r3, r2
  10232. 8008a60: d00c beq.n 8008a7c <RF_Operate+0xd4>
  10233. #ifdef DEBUG_PRINT
  10234. printf("\r\nLINE : %d \r\n",__LINE__);
  10235. #endif /* DEBUG_PRINT */
  10236. BDA4601_atten_ctrl(BDA4601_1_8G_UL4,(data_buf[INDEX_ATT_1_8G_UL4]));
  10237. 8008a62: 4b8b ldr r3, [pc, #556] ; (8008c90 <RF_Operate+0x2e8>)
  10238. 8008a64: 9202 str r2, [sp, #8]
  10239. 8008a66: f103 0210 add.w r2, r3, #16
  10240. 8008a6a: e892 0003 ldmia.w r2, {r0, r1}
  10241. 8008a6e: e88d 0003 stmia.w sp, {r0, r1}
  10242. 8008a72: cb0f ldmia r3, {r0, r1, r2, r3}
  10243. 8008a74: f7fe fb4a bl 800710c <BDA4601_atten_ctrl>
  10244. Prev_data[INDEX_ATT_1_8G_UL4] = data_buf[INDEX_ATT_1_8G_UL4];
  10245. 8008a78: 7a63 ldrb r3, [r4, #9]
  10246. 8008a7a: 726b strb r3, [r5, #9]
  10247. }
  10248. if(Prev_data[INDEX_ATT_2_1G_DL1] != data_buf[INDEX_ATT_2_1G_DL1]){
  10249. 8008a7c: 7aa2 ldrb r2, [r4, #10]
  10250. 8008a7e: 7aab ldrb r3, [r5, #10]
  10251. 8008a80: 4293 cmp r3, r2
  10252. 8008a82: d00c beq.n 8008a9e <RF_Operate+0xf6>
  10253. #ifdef DEBUG_PRINT
  10254. printf("\r\nLINE : %d \r\n",__LINE__);
  10255. #endif /* DEBUG_PRINT */
  10256. BDA4601_atten_ctrl(BDA4601_2_1G_DL1,(data_buf[INDEX_ATT_2_1G_DL1]));
  10257. 8008a84: 4b83 ldr r3, [pc, #524] ; (8008c94 <RF_Operate+0x2ec>)
  10258. 8008a86: 9202 str r2, [sp, #8]
  10259. 8008a88: f103 0210 add.w r2, r3, #16
  10260. 8008a8c: e892 0003 ldmia.w r2, {r0, r1}
  10261. 8008a90: e88d 0003 stmia.w sp, {r0, r1}
  10262. 8008a94: cb0f ldmia r3, {r0, r1, r2, r3}
  10263. 8008a96: f7fe fb39 bl 800710c <BDA4601_atten_ctrl>
  10264. Prev_data[INDEX_ATT_2_1G_DL1] = data_buf[INDEX_ATT_2_1G_DL1];
  10265. 8008a9a: 7aa3 ldrb r3, [r4, #10]
  10266. 8008a9c: 72ab strb r3, [r5, #10]
  10267. }
  10268. if(Prev_data[INDEX_ATT_2_1G_DL2] != data_buf[INDEX_ATT_2_1G_DL2]){
  10269. 8008a9e: 7ae2 ldrb r2, [r4, #11]
  10270. 8008aa0: 7aeb ldrb r3, [r5, #11]
  10271. 8008aa2: 4293 cmp r3, r2
  10272. 8008aa4: d00c beq.n 8008ac0 <RF_Operate+0x118>
  10273. #ifdef DEBUG_PRINT
  10274. printf("\r\nLINE : %d \r\n",__LINE__);
  10275. #endif /* DEBUG_PRINT */
  10276. BDA4601_atten_ctrl(BDA4601_2_1G_DL2,(data_buf[INDEX_ATT_2_1G_DL2]));
  10277. 8008aa6: 4b7c ldr r3, [pc, #496] ; (8008c98 <RF_Operate+0x2f0>)
  10278. 8008aa8: 9202 str r2, [sp, #8]
  10279. 8008aaa: f103 0210 add.w r2, r3, #16
  10280. 8008aae: e892 0003 ldmia.w r2, {r0, r1}
  10281. 8008ab2: e88d 0003 stmia.w sp, {r0, r1}
  10282. 8008ab6: cb0f ldmia r3, {r0, r1, r2, r3}
  10283. 8008ab8: f7fe fb28 bl 800710c <BDA4601_atten_ctrl>
  10284. Prev_data[INDEX_ATT_2_1G_DL2] = data_buf[INDEX_ATT_2_1G_DL2];
  10285. 8008abc: 7ae3 ldrb r3, [r4, #11]
  10286. 8008abe: 72eb strb r3, [r5, #11]
  10287. }
  10288. if(Prev_data[INDEX_ATT_2_1G_UL1] != data_buf[INDEX_ATT_2_1G_UL1]){
  10289. 8008ac0: 7b22 ldrb r2, [r4, #12]
  10290. 8008ac2: 7b2b ldrb r3, [r5, #12]
  10291. 8008ac4: 4293 cmp r3, r2
  10292. 8008ac6: d00c beq.n 8008ae2 <RF_Operate+0x13a>
  10293. #ifdef DEBUG_PRINT
  10294. printf("\r\nLINE : %d \r\n",__LINE__);
  10295. #endif /* DEBUG_PRINT */
  10296. BDA4601_atten_ctrl(BDA4601_2_1G_UL1,(data_buf[INDEX_ATT_2_1G_UL1]));
  10297. 8008ac8: 4b74 ldr r3, [pc, #464] ; (8008c9c <RF_Operate+0x2f4>)
  10298. 8008aca: 9202 str r2, [sp, #8]
  10299. 8008acc: f103 0210 add.w r2, r3, #16
  10300. 8008ad0: e892 0003 ldmia.w r2, {r0, r1}
  10301. 8008ad4: e88d 0003 stmia.w sp, {r0, r1}
  10302. 8008ad8: cb0f ldmia r3, {r0, r1, r2, r3}
  10303. 8008ada: f7fe fb17 bl 800710c <BDA4601_atten_ctrl>
  10304. Prev_data[INDEX_ATT_2_1G_UL1] = data_buf[INDEX_ATT_2_1G_UL1];
  10305. 8008ade: 7b23 ldrb r3, [r4, #12]
  10306. 8008ae0: 732b strb r3, [r5, #12]
  10307. }
  10308. if(Prev_data[INDEX_ATT_2_1G_UL2] != data_buf[INDEX_ATT_2_1G_UL2]){
  10309. 8008ae2: 7b62 ldrb r2, [r4, #13]
  10310. 8008ae4: 7b6b ldrb r3, [r5, #13]
  10311. 8008ae6: 4293 cmp r3, r2
  10312. 8008ae8: d00c beq.n 8008b04 <RF_Operate+0x15c>
  10313. BDA4601_atten_ctrl(BDA4601_2_1G_UL2,(data_buf[INDEX_ATT_2_1G_UL2]));
  10314. 8008aea: 4b6d ldr r3, [pc, #436] ; (8008ca0 <RF_Operate+0x2f8>)
  10315. 8008aec: 9202 str r2, [sp, #8]
  10316. 8008aee: f103 0210 add.w r2, r3, #16
  10317. 8008af2: e892 0003 ldmia.w r2, {r0, r1}
  10318. 8008af6: e88d 0003 stmia.w sp, {r0, r1}
  10319. 8008afa: cb0f ldmia r3, {r0, r1, r2, r3}
  10320. 8008afc: f7fe fb06 bl 800710c <BDA4601_atten_ctrl>
  10321. Prev_data[INDEX_ATT_2_1G_UL2] = data_buf[INDEX_ATT_2_1G_UL2];
  10322. 8008b00: 7b63 ldrb r3, [r4, #13]
  10323. 8008b02: 736b strb r3, [r5, #13]
  10324. }
  10325. if(Prev_data[INDEX_ATT_2_1G_UL3] != data_buf[INDEX_ATT_2_1G_UL3]){
  10326. 8008b04: 7ba2 ldrb r2, [r4, #14]
  10327. 8008b06: 7bab ldrb r3, [r5, #14]
  10328. 8008b08: 4293 cmp r3, r2
  10329. 8008b0a: d00c beq.n 8008b26 <RF_Operate+0x17e>
  10330. BDA4601_atten_ctrl(BDA4601_2_1G_UL3,(data_buf[INDEX_ATT_2_1G_UL3]));
  10331. 8008b0c: 4b65 ldr r3, [pc, #404] ; (8008ca4 <RF_Operate+0x2fc>)
  10332. 8008b0e: 9202 str r2, [sp, #8]
  10333. 8008b10: f103 0210 add.w r2, r3, #16
  10334. 8008b14: e892 0003 ldmia.w r2, {r0, r1}
  10335. 8008b18: e88d 0003 stmia.w sp, {r0, r1}
  10336. 8008b1c: cb0f ldmia r3, {r0, r1, r2, r3}
  10337. 8008b1e: f7fe faf5 bl 800710c <BDA4601_atten_ctrl>
  10338. Prev_data[INDEX_ATT_2_1G_UL3] = data_buf[INDEX_ATT_2_1G_UL3];
  10339. 8008b22: 7ba3 ldrb r3, [r4, #14]
  10340. 8008b24: 73ab strb r3, [r5, #14]
  10341. }
  10342. if(Prev_data[INDEX_ATT_2_1G_UL4] != data_buf[INDEX_ATT_2_1G_UL4]){
  10343. 8008b26: 7be2 ldrb r2, [r4, #15]
  10344. 8008b28: 7beb ldrb r3, [r5, #15]
  10345. 8008b2a: 4293 cmp r3, r2
  10346. 8008b2c: d00c beq.n 8008b48 <RF_Operate+0x1a0>
  10347. BDA4601_atten_ctrl(BDA4601_2_1G_UL4,(data_buf[INDEX_ATT_2_1G_UL4]));
  10348. 8008b2e: 4b5e ldr r3, [pc, #376] ; (8008ca8 <RF_Operate+0x300>)
  10349. 8008b30: 9202 str r2, [sp, #8]
  10350. 8008b32: f103 0210 add.w r2, r3, #16
  10351. 8008b36: e892 0003 ldmia.w r2, {r0, r1}
  10352. 8008b3a: e88d 0003 stmia.w sp, {r0, r1}
  10353. 8008b3e: cb0f ldmia r3, {r0, r1, r2, r3}
  10354. 8008b40: f7fe fae4 bl 800710c <BDA4601_atten_ctrl>
  10355. Prev_data[INDEX_ATT_2_1G_UL4] = data_buf[INDEX_ATT_2_1G_UL4];
  10356. 8008b44: 7be3 ldrb r3, [r4, #15]
  10357. 8008b46: 73eb strb r3, [r5, #15]
  10358. }
  10359. if( (Prev_data[INDEX_ATT_3_5G_DL] != data_buf[INDEX_ATT_3_5G_DL])
  10360. 8008b48: 7c21 ldrb r1, [r4, #16]
  10361. 8008b4a: 7c2b ldrb r3, [r5, #16]
  10362. 8008b4c: 428b cmp r3, r1
  10363. 8008b4e: d10f bne.n 8008b70 <RF_Operate+0x1c8>
  10364. ||(Prev_data[INDEX_ATT_3_5G_UL] != data_buf[INDEX_ATT_3_5G_UL])
  10365. 8008b50: 7c6a ldrb r2, [r5, #17]
  10366. 8008b52: 7c63 ldrb r3, [r4, #17]
  10367. 8008b54: 429a cmp r2, r3
  10368. 8008b56: d10b bne.n 8008b70 <RF_Operate+0x1c8>
  10369. ||(Prev_data[INDEX_ATT_3_5G_COM1] != data_buf[INDEX_ATT_3_5G_COM1])
  10370. 8008b58: 7caa ldrb r2, [r5, #18]
  10371. 8008b5a: 7ca3 ldrb r3, [r4, #18]
  10372. 8008b5c: 429a cmp r2, r3
  10373. 8008b5e: d107 bne.n 8008b70 <RF_Operate+0x1c8>
  10374. ||(Prev_data[INDEX_ATT_3_5G_COM2] != data_buf[INDEX_ATT_3_5G_COM2])
  10375. 8008b60: 7cea ldrb r2, [r5, #19]
  10376. 8008b62: 7ce3 ldrb r3, [r4, #19]
  10377. 8008b64: 429a cmp r2, r3
  10378. 8008b66: d103 bne.n 8008b70 <RF_Operate+0x1c8>
  10379. ||(Prev_data[INDEX_ATT_3_5G_COM3] != data_buf[INDEX_ATT_3_5G_COM3])
  10380. 8008b68: 7d2a ldrb r2, [r5, #20]
  10381. 8008b6a: 7d23 ldrb r3, [r4, #20]
  10382. 8008b6c: 429a cmp r2, r3
  10383. 8008b6e: d033 beq.n 8008bd8 <RF_Operate+0x230>
  10384. ){
  10385. ALL_ATT_3_5G.data0 = Prev_data[INDEX_ATT_3_5G_DL] = data_buf[INDEX_ATT_3_5G_DL];
  10386. 8008b70: 4e4e ldr r6, [pc, #312] ; (8008cac <RF_Operate+0x304>)
  10387. 8008b72: 7429 strb r1, [r5, #16]
  10388. 8008b74: 7631 strb r1, [r6, #24]
  10389. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_UL] = data_buf[INDEX_ATT_3_5G_UL];
  10390. 8008b76: 7c63 ldrb r3, [r4, #17]
  10391. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  10392. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  10393. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_COM3] = data_buf[INDEX_ATT_3_5G_COM3];
  10394. printf("YJ : data0 : %x \r\n",ALL_ATT_3_5G.data0);
  10395. 8008b78: 484d ldr r0, [pc, #308] ; (8008cb0 <RF_Operate+0x308>)
  10396. ALL_ATT_3_5G.data1 = Prev_data[INDEX_ATT_3_5G_UL] = data_buf[INDEX_ATT_3_5G_UL];
  10397. 8008b7a: 746b strb r3, [r5, #17]
  10398. 8008b7c: f886 3034 strb.w r3, [r6, #52] ; 0x34
  10399. ALL_ATT_3_5G.data2 = Prev_data[INDEX_ATT_3_5G_COM1] = data_buf[INDEX_ATT_3_5G_COM1];
  10400. 8008b80: 7ca3 ldrb r3, [r4, #18]
  10401. 8008b82: 74ab strb r3, [r5, #18]
  10402. 8008b84: f886 3050 strb.w r3, [r6, #80] ; 0x50
  10403. ALL_ATT_3_5G.data3 = Prev_data[INDEX_ATT_3_5G_COM2] = data_buf[INDEX_ATT_3_5G_COM2];
  10404. 8008b88: 7ce3 ldrb r3, [r4, #19]
  10405. 8008b8a: 74eb strb r3, [r5, #19]
  10406. 8008b8c: f886 306c strb.w r3, [r6, #108] ; 0x6c
  10407. ALL_ATT_3_5G.data4 = Prev_data[INDEX_ATT_3_5G_COM3] = data_buf[INDEX_ATT_3_5G_COM3];
  10408. 8008b90: 7d23 ldrb r3, [r4, #20]
  10409. 8008b92: 752b strb r3, [r5, #20]
  10410. 8008b94: f886 3088 strb.w r3, [r6, #136] ; 0x88
  10411. printf("YJ : data0 : %x \r\n",ALL_ATT_3_5G.data0);
  10412. 8008b98: f001 f846 bl 8009c28 <iprintf>
  10413. printf("YJ : data1 : %x \r\n",ALL_ATT_3_5G.data1);
  10414. 8008b9c: f896 1034 ldrb.w r1, [r6, #52] ; 0x34
  10415. 8008ba0: 4844 ldr r0, [pc, #272] ; (8008cb4 <RF_Operate+0x30c>)
  10416. 8008ba2: f001 f841 bl 8009c28 <iprintf>
  10417. printf("YJ : data2 : %x \r\n",ALL_ATT_3_5G.data2);
  10418. 8008ba6: f896 1050 ldrb.w r1, [r6, #80] ; 0x50
  10419. 8008baa: 4843 ldr r0, [pc, #268] ; (8008cb8 <RF_Operate+0x310>)
  10420. 8008bac: f001 f83c bl 8009c28 <iprintf>
  10421. printf("YJ : data3 : %x \r\n",ALL_ATT_3_5G.data3);
  10422. 8008bb0: f896 106c ldrb.w r1, [r6, #108] ; 0x6c
  10423. 8008bb4: 4841 ldr r0, [pc, #260] ; (8008cbc <RF_Operate+0x314>)
  10424. 8008bb6: f001 f837 bl 8009c28 <iprintf>
  10425. printf("YJ : data4 : %x \r\n",ALL_ATT_3_5G.data4);
  10426. 8008bba: f896 1088 ldrb.w r1, [r6, #136] ; 0x88
  10427. 8008bbe: 4840 ldr r0, [pc, #256] ; (8008cc0 <RF_Operate+0x318>)
  10428. 8008bc0: f001 f832 bl 8009c28 <iprintf>
  10429. PE43711_ALL_atten_ctrl(ALL_ATT_3_5G);
  10430. 8008bc4: 227c movs r2, #124 ; 0x7c
  10431. 8008bc6: f106 0110 add.w r1, r6, #16
  10432. 8008bca: 4668 mov r0, sp
  10433. 8008bcc: f000 fbb8 bl 8009340 <memcpy>
  10434. 8008bd0: e896 000f ldmia.w r6, {r0, r1, r2, r3}
  10435. 8008bd4: f7fe fbc4 bl 8007360 <PE43711_ALL_atten_ctrl>
  10436. }
  10437. if((Prev_data[INDEX_PLL_1_8G_DL_H] != data_buf[INDEX_PLL_1_8G_DL_H])
  10438. 8008bd8: 7d63 ldrb r3, [r4, #21]
  10439. 8008bda: 7d6a ldrb r2, [r5, #21]
  10440. 8008bdc: 429a cmp r2, r3
  10441. 8008bde: d019 beq.n 8008c14 <RF_Operate+0x26c>
  10442. && (Prev_data[INDEX_PLL_1_8G_DL_L] != data_buf[INDEX_PLL_1_8G_DL_L])
  10443. 8008be0: 7da0 ldrb r0, [r4, #22]
  10444. 8008be2: 7daa ldrb r2, [r5, #22]
  10445. 8008be4: 4282 cmp r2, r0
  10446. 8008be6: d015 beq.n 8008c14 <RF_Operate+0x26c>
  10447. ){
  10448. temp_val = (data_buf[INDEX_PLL_1_8G_DL_H] << 8) | (data_buf[INDEX_PLL_1_8G_DL_L]);
  10449. // printf("INDEX_PLL_1_8G_DL_H : %x \r\n",temp_val);
  10450. ADF4113_Module_Ctrl(ADF4113_1_8G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10 ),0x9F8092);
  10451. 8008be8: ea40 2003 orr.w r0, r0, r3, lsl #8
  10452. 8008bec: 4b35 ldr r3, [pc, #212] ; (8008cc4 <RF_Operate+0x31c>)
  10453. 8008bee: 4358 muls r0, r3
  10454. 8008bf0: f7ff fc14 bl 800841c <halSynSetFreq>
  10455. 8008bf4: 4a34 ldr r2, [pc, #208] ; (8008cc8 <RF_Operate+0x320>)
  10456. 8008bf6: 4b35 ldr r3, [pc, #212] ; (8008ccc <RF_Operate+0x324>)
  10457. 8008bf8: 9204 str r2, [sp, #16]
  10458. 8008bfa: f44f 6282 mov.w r2, #1040 ; 0x410
  10459. 8008bfe: 9003 str r0, [sp, #12]
  10460. 8008c00: 9202 str r2, [sp, #8]
  10461. 8008c02: f103 0210 add.w r2, r3, #16
  10462. 8008c06: e892 0003 ldmia.w r2, {r0, r1}
  10463. 8008c0a: e88d 0003 stmia.w sp, {r0, r1}
  10464. 8008c0e: cb0f ldmia r3, {r0, r1, r2, r3}
  10465. 8008c10: f7ff fc0c bl 800842c <ADF4113_Module_Ctrl>
  10466. }
  10467. if((Prev_data[INDEX_PLL_1_8G_UL_H] != data_buf[INDEX_PLL_1_8G_UL_H])
  10468. 8008c14: 7de3 ldrb r3, [r4, #23]
  10469. 8008c16: 7dea ldrb r2, [r5, #23]
  10470. 8008c18: 429a cmp r2, r3
  10471. 8008c1a: d019 beq.n 8008c50 <RF_Operate+0x2a8>
  10472. && (Prev_data[INDEX_PLL_1_8G_UL_L] != data_buf[INDEX_PLL_1_8G_UL_L])){
  10473. 8008c1c: 7e20 ldrb r0, [r4, #24]
  10474. 8008c1e: 7e2a ldrb r2, [r5, #24]
  10475. 8008c20: 4282 cmp r2, r0
  10476. 8008c22: d015 beq.n 8008c50 <RF_Operate+0x2a8>
  10477. temp_val = (data_buf[INDEX_PLL_1_8G_UL_H] << 8) | (data_buf[INDEX_PLL_1_8G_UL_L]);
  10478. ADF4113_Module_Ctrl(ADF4113_1_8G_UL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  10479. 8008c24: ea40 2003 orr.w r0, r0, r3, lsl #8
  10480. 8008c28: 4b26 ldr r3, [pc, #152] ; (8008cc4 <RF_Operate+0x31c>)
  10481. 8008c2a: 4358 muls r0, r3
  10482. 8008c2c: f7ff fbf6 bl 800841c <halSynSetFreq>
  10483. 8008c30: 4a25 ldr r2, [pc, #148] ; (8008cc8 <RF_Operate+0x320>)
  10484. 8008c32: 4b27 ldr r3, [pc, #156] ; (8008cd0 <RF_Operate+0x328>)
  10485. 8008c34: 9204 str r2, [sp, #16]
  10486. 8008c36: f44f 6282 mov.w r2, #1040 ; 0x410
  10487. 8008c3a: 9003 str r0, [sp, #12]
  10488. 8008c3c: 9202 str r2, [sp, #8]
  10489. 8008c3e: f103 0210 add.w r2, r3, #16
  10490. 8008c42: e892 0003 ldmia.w r2, {r0, r1}
  10491. 8008c46: e88d 0003 stmia.w sp, {r0, r1}
  10492. 8008c4a: cb0f ldmia r3, {r0, r1, r2, r3}
  10493. 8008c4c: f7ff fbee bl 800842c <ADF4113_Module_Ctrl>
  10494. }
  10495. if((Prev_data[INDEX_PLL_2_1G_DL_H] != data_buf[INDEX_PLL_2_1G_DL_H])
  10496. 8008c50: 7e63 ldrb r3, [r4, #25]
  10497. 8008c52: 7e6a ldrb r2, [r5, #25]
  10498. 8008c54: 429a cmp r2, r3
  10499. 8008c56: d04a beq.n 8008cee <RF_Operate+0x346>
  10500. && (Prev_data[INDEX_PLL_2_1G_DL_L] != data_buf[INDEX_PLL_2_1G_DL_L])){
  10501. 8008c58: 7ea0 ldrb r0, [r4, #26]
  10502. 8008c5a: 7eaa ldrb r2, [r5, #26]
  10503. 8008c5c: 4282 cmp r2, r0
  10504. 8008c5e: d046 beq.n 8008cee <RF_Operate+0x346>
  10505. temp_val = ((data_buf[INDEX_PLL_2_1G_DL_H] << 8) | (data_buf[INDEX_PLL_2_1G_DL_L]));
  10506. #ifdef DEBUG_PRINT
  10507. printf("data_buf[INDEX_PLL_2_1G_DL_H] %x \r\ndata_buf[INDEX_PLL_2_1G_DL_L] temp_val : %x\r\n ",data_buf[INDEX_PLL_2_1G_DL_H],data_buf[INDEX_PLL_2_1G_DL_L],temp_val);
  10508. #endif /* DEBUG_PRINT */
  10509. ADF4113_Module_Ctrl(ADF4113_2_1G_DL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  10510. 8008c60: ea40 2003 orr.w r0, r0, r3, lsl #8
  10511. 8008c64: 4b17 ldr r3, [pc, #92] ; (8008cc4 <RF_Operate+0x31c>)
  10512. 8008c66: 4358 muls r0, r3
  10513. 8008c68: f7ff fbd8 bl 800841c <halSynSetFreq>
  10514. 8008c6c: 4a16 ldr r2, [pc, #88] ; (8008cc8 <RF_Operate+0x320>)
  10515. 8008c6e: 4b19 ldr r3, [pc, #100] ; (8008cd4 <RF_Operate+0x32c>)
  10516. 8008c70: 9204 str r2, [sp, #16]
  10517. 8008c72: f44f 6282 mov.w r2, #1040 ; 0x410
  10518. 8008c76: e02f b.n 8008cd8 <RF_Operate+0x330>
  10519. 8008c78: 200004cc .word 0x200004cc
  10520. 8008c7c: 20000008 .word 0x20000008
  10521. 8008c80: 20000020 .word 0x20000020
  10522. 8008c84: 20000038 .word 0x20000038
  10523. 8008c88: 20000050 .word 0x20000050
  10524. 8008c8c: 20000068 .word 0x20000068
  10525. 8008c90: 20000080 .word 0x20000080
  10526. 8008c94: 20000098 .word 0x20000098
  10527. 8008c98: 200000b0 .word 0x200000b0
  10528. 8008c9c: 200000c8 .word 0x200000c8
  10529. 8008ca0: 200000e0 .word 0x200000e0
  10530. 8008ca4: 200000f8 .word 0x200000f8
  10531. 8008ca8: 20000110 .word 0x20000110
  10532. 8008cac: 20000440 .word 0x20000440
  10533. 8008cb0: 0800c499 .word 0x0800c499
  10534. 8008cb4: 0800c4ad .word 0x0800c4ad
  10535. 8008cb8: 0800c4c1 .word 0x0800c4c1
  10536. 8008cbc: 0800c4d5 .word 0x0800c4d5
  10537. 8008cc0: 0800c4e9 .word 0x0800c4e9
  10538. 8008cc4: 000186a0 .word 0x000186a0
  10539. 8008cc8: 009f8092 .word 0x009f8092
  10540. 8008ccc: 200001a0 .word 0x200001a0
  10541. 8008cd0: 200001b8 .word 0x200001b8
  10542. 8008cd4: 200001d0 .word 0x200001d0
  10543. 8008cd8: 9003 str r0, [sp, #12]
  10544. 8008cda: 9202 str r2, [sp, #8]
  10545. 8008cdc: f103 0210 add.w r2, r3, #16
  10546. 8008ce0: e892 0003 ldmia.w r2, {r0, r1}
  10547. 8008ce4: e88d 0003 stmia.w sp, {r0, r1}
  10548. 8008ce8: cb0f ldmia r3, {r0, r1, r2, r3}
  10549. 8008cea: f7ff fb9f bl 800842c <ADF4113_Module_Ctrl>
  10550. }
  10551. if((Prev_data[INDEX_PLL_2_1G_UL_H] != data_buf[INDEX_PLL_2_1G_UL_H])
  10552. 8008cee: 7ee3 ldrb r3, [r4, #27]
  10553. 8008cf0: 7eea ldrb r2, [r5, #27]
  10554. 8008cf2: 429a cmp r2, r3
  10555. 8008cf4: d019 beq.n 8008d2a <RF_Operate+0x382>
  10556. && (Prev_data[INDEX_PLL_2_1G_UL_L] != data_buf[INDEX_PLL_2_1G_UL_L])){
  10557. 8008cf6: 7f20 ldrb r0, [r4, #28]
  10558. 8008cf8: 7f2a ldrb r2, [r5, #28]
  10559. 8008cfa: 4282 cmp r2, r0
  10560. 8008cfc: d015 beq.n 8008d2a <RF_Operate+0x382>
  10561. temp_val = (data_buf[INDEX_PLL_2_1G_UL_H] << 8) | (data_buf[INDEX_PLL_2_1G_UL_L]);
  10562. ADF4113_Module_Ctrl(ADF4113_2_1G_UL,0x410,halSynSetFreq((temp_val * 1000000) / 10),0x9F8092);
  10563. 8008cfe: ea40 2003 orr.w r0, r0, r3, lsl #8
  10564. 8008d02: 4bc5 ldr r3, [pc, #788] ; (8009018 <RF_Operate+0x670>)
  10565. 8008d04: 4358 muls r0, r3
  10566. 8008d06: f7ff fb89 bl 800841c <halSynSetFreq>
  10567. 8008d0a: 4ac4 ldr r2, [pc, #784] ; (800901c <RF_Operate+0x674>)
  10568. 8008d0c: 4bc4 ldr r3, [pc, #784] ; (8009020 <RF_Operate+0x678>)
  10569. 8008d0e: 9204 str r2, [sp, #16]
  10570. 8008d10: f44f 6282 mov.w r2, #1040 ; 0x410
  10571. 8008d14: 9003 str r0, [sp, #12]
  10572. 8008d16: 9202 str r2, [sp, #8]
  10573. 8008d18: f103 0210 add.w r2, r3, #16
  10574. 8008d1c: e892 0003 ldmia.w r2, {r0, r1}
  10575. 8008d20: e88d 0003 stmia.w sp, {r0, r1}
  10576. 8008d24: cb0f ldmia r3, {r0, r1, r2, r3}
  10577. 8008d26: f7ff fb81 bl 800842c <ADF4113_Module_Ctrl>
  10578. }
  10579. if((Prev_data[INDEX_PLL_3_5G_DL_H] != data_buf[INDEX_PLL_3_5G_DL_H])
  10580. 8008d2a: 7f62 ldrb r2, [r4, #29]
  10581. 8008d2c: 7f6b ldrb r3, [r5, #29]
  10582. 8008d2e: 4293 cmp r3, r2
  10583. 8008d30: d02a beq.n 8008d88 <RF_Operate+0x3e0>
  10584. && (Prev_data[INDEX_PLL_3_5G_DL_L] != data_buf[INDEX_PLL_3_5G_DL_L])){
  10585. 8008d32: 7fa3 ldrb r3, [r4, #30]
  10586. 8008d34: 7fa9 ldrb r1, [r5, #30]
  10587. 8008d36: 4299 cmp r1, r3
  10588. 8008d38: d026 beq.n 8008d88 <RF_Operate+0x3e0>
  10589. (Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H]);
  10590. (Prev_data[INDEX_PLL_3_5G_DL_L] = data_buf[INDEX_PLL_3_5G_DL_L]);
  10591. temp_val = (data_buf[INDEX_PLL_3_5G_DL_H] << 8) | (data_buf[INDEX_PLL_3_5G_DL_L]);
  10592. printf("PLL CTRL \r\n");
  10593. 8008d3a: 48ba ldr r0, [pc, #744] ; (8009024 <RF_Operate+0x67c>)
  10594. (Prev_data[INDEX_PLL_3_5G_DL_H] = data_buf[INDEX_PLL_3_5G_DL_H]);
  10595. 8008d3c: 776a strb r2, [r5, #29]
  10596. (Prev_data[INDEX_PLL_3_5G_DL_L] = data_buf[INDEX_PLL_3_5G_DL_L]);
  10597. 8008d3e: 77ab strb r3, [r5, #30]
  10598. printf("PLL CTRL \r\n");
  10599. 8008d40: f000 ffe6 bl 8009d10 <puts>
  10600. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  10601. 8008d44: f241 3388 movw r3, #5000 ; 0x1388
  10602. 8008d48: 9303 str r3, [sp, #12]
  10603. 8008d4a: 2302 movs r3, #2
  10604. 8008d4c: 9302 str r3, [sp, #8]
  10605. 8008d4e: 2300 movs r3, #0
  10606. 8008d50: 4ab5 ldr r2, [pc, #724] ; (8009028 <RF_Operate+0x680>)
  10607. 8008d52: a820 add r0, sp, #128 ; 0x80
  10608. 8008d54: e9cd 2300 strd r2, r3, [sp]
  10609. 8008d58: a3ab add r3, pc, #684 ; (adr r3, 8009008 <RF_Operate+0x660>)
  10610. 8008d5a: e9d3 2300 ldrd r2, r3, [r3]
  10611. 8008d5e: f7fe fc3b bl 80075d8 <ADF4153_Freq_Calc>
  10612. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  10613. 8008d62: 2203 movs r2, #3
  10614. 8008d64: 9205 str r2, [sp, #20]
  10615. 8008d66: f241 32c2 movw r2, #5058 ; 0x13c2
  10616. 8008d6a: 9204 str r2, [sp, #16]
  10617. 8008d6c: 9a20 ldr r2, [sp, #128] ; 0x80
  10618. 8008d6e: 4baf ldr r3, [pc, #700] ; (800902c <RF_Operate+0x684>)
  10619. 8008d70: 9203 str r2, [sp, #12]
  10620. 8008d72: 9a21 ldr r2, [sp, #132] ; 0x84
  10621. 8008d74: 9202 str r2, [sp, #8]
  10622. 8008d76: f103 0210 add.w r2, r3, #16
  10623. 8008d7a: e892 0003 ldmia.w r2, {r0, r1}
  10624. 8008d7e: e88d 0003 stmia.w sp, {r0, r1}
  10625. 8008d82: cb0f ldmia r3, {r0, r1, r2, r3}
  10626. 8008d84: f7fe fc96 bl 80076b4 <ADF4153_Module_Ctrl>
  10627. }
  10628. if((Prev_data[INDEX_PLL_3_5G_UL_H] != data_buf[INDEX_PLL_3_5G_UL_H])
  10629. 8008d88: 7fea ldrb r2, [r5, #31]
  10630. 8008d8a: 7fe3 ldrb r3, [r4, #31]
  10631. 8008d8c: 429a cmp r2, r3
  10632. 8008d8e: d030 beq.n 8008df2 <RF_Operate+0x44a>
  10633. && (Prev_data[INDEX_PLL_3_5G_UL_L] != data_buf[INDEX_PLL_3_5G_UL_L])){
  10634. 8008d90: f895 2020 ldrb.w r2, [r5, #32]
  10635. 8008d94: f894 3020 ldrb.w r3, [r4, #32]
  10636. 8008d98: 429a cmp r2, r3
  10637. 8008d9a: d02a beq.n 8008df2 <RF_Operate+0x44a>
  10638. printf("PLL CTRL \r\n");
  10639. 8008d9c: 48a1 ldr r0, [pc, #644] ; (8009024 <RF_Operate+0x67c>)
  10640. 8008d9e: f000 ffb7 bl 8009d10 <puts>
  10641. (Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H]);
  10642. 8008da2: 7fe3 ldrb r3, [r4, #31]
  10643. (Prev_data[INDEX_PLL_3_5G_UL_L] = data_buf[INDEX_PLL_3_5G_UL_L]);
  10644. temp_val = (data_buf[INDEX_PLL_3_5G_UL_H] << 8) | (data_buf[INDEX_PLL_3_5G_UL_L]);
  10645. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  10646. 8008da4: 4aa0 ldr r2, [pc, #640] ; (8009028 <RF_Operate+0x680>)
  10647. (Prev_data[INDEX_PLL_3_5G_UL_H] = data_buf[INDEX_PLL_3_5G_UL_H]);
  10648. 8008da6: 77eb strb r3, [r5, #31]
  10649. (Prev_data[INDEX_PLL_3_5G_UL_L] = data_buf[INDEX_PLL_3_5G_UL_L]);
  10650. 8008da8: f894 3020 ldrb.w r3, [r4, #32]
  10651. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  10652. 8008dac: a820 add r0, sp, #128 ; 0x80
  10653. (Prev_data[INDEX_PLL_3_5G_UL_L] = data_buf[INDEX_PLL_3_5G_UL_L]);
  10654. 8008dae: f885 3020 strb.w r3, [r5, #32]
  10655. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  10656. 8008db2: f241 3388 movw r3, #5000 ; 0x1388
  10657. 8008db6: 9303 str r3, [sp, #12]
  10658. 8008db8: 2302 movs r3, #2
  10659. 8008dba: 9302 str r3, [sp, #8]
  10660. 8008dbc: 2300 movs r3, #0
  10661. 8008dbe: e9cd 2300 strd r2, r3, [sp]
  10662. 8008dc2: a393 add r3, pc, #588 ; (adr r3, 8009010 <RF_Operate+0x668>)
  10663. 8008dc4: e9d3 2300 ldrd r2, r3, [r3]
  10664. 8008dc8: f7fe fc06 bl 80075d8 <ADF4153_Freq_Calc>
  10665. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  10666. 8008dcc: 2203 movs r2, #3
  10667. 8008dce: 9205 str r2, [sp, #20]
  10668. 8008dd0: f241 32c2 movw r2, #5058 ; 0x13c2
  10669. 8008dd4: 9204 str r2, [sp, #16]
  10670. 8008dd6: 9a20 ldr r2, [sp, #128] ; 0x80
  10671. 8008dd8: 4b95 ldr r3, [pc, #596] ; (8009030 <RF_Operate+0x688>)
  10672. 8008dda: 9203 str r2, [sp, #12]
  10673. 8008ddc: 9a21 ldr r2, [sp, #132] ; 0x84
  10674. 8008dde: 9202 str r2, [sp, #8]
  10675. 8008de0: f103 0210 add.w r2, r3, #16
  10676. 8008de4: e892 0003 ldmia.w r2, {r0, r1}
  10677. 8008de8: e88d 0003 stmia.w sp, {r0, r1}
  10678. 8008dec: cb0f ldmia r3, {r0, r1, r2, r3}
  10679. 8008dee: f7fe fc61 bl 80076b4 <ADF4153_Module_Ctrl>
  10680. }
  10681. if(Prev_data[INDEX_ALARM_DC] != data_buf[INDEX_ALARM_DC]){
  10682. }
  10683. if(Prev_data[INDEX_PATH_EN_1_8G_DL] != data_buf[INDEX_PATH_EN_1_8G_DL]){
  10684. 8008df2: f894 1040 ldrb.w r1, [r4, #64] ; 0x40
  10685. 8008df6: f895 3040 ldrb.w r3, [r5, #64] ; 0x40
  10686. 8008dfa: 428b cmp r3, r1
  10687. 8008dfc: d006 beq.n 8008e0c <RF_Operate+0x464>
  10688. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_DL,data_buf[INDEX_PATH_EN_1_8G_DL]);
  10689. 8008dfe: 2040 movs r0, #64 ; 0x40
  10690. 8008e00: f7fe fe08 bl 8007a14 <Power_ON_OFF_Ctrl>
  10691. Prev_data[INDEX_PATH_EN_1_8G_DL] = data_buf[INDEX_PATH_EN_1_8G_DL];
  10692. 8008e04: f894 3040 ldrb.w r3, [r4, #64] ; 0x40
  10693. 8008e08: f885 3040 strb.w r3, [r5, #64] ; 0x40
  10694. }
  10695. if(Prev_data[INDEX_PATH_EN_1_8G_UL] != data_buf[INDEX_PATH_EN_1_8G_UL]){
  10696. 8008e0c: f894 1041 ldrb.w r1, [r4, #65] ; 0x41
  10697. 8008e10: f895 3041 ldrb.w r3, [r5, #65] ; 0x41
  10698. 8008e14: 428b cmp r3, r1
  10699. 8008e16: d006 beq.n 8008e26 <RF_Operate+0x47e>
  10700. Power_ON_OFF_Ctrl(INDEX_PATH_EN_1_8G_UL,data_buf[INDEX_PATH_EN_1_8G_UL]);
  10701. 8008e18: 2041 movs r0, #65 ; 0x41
  10702. 8008e1a: f7fe fdfb bl 8007a14 <Power_ON_OFF_Ctrl>
  10703. Prev_data[INDEX_PATH_EN_1_8G_UL] = data_buf[INDEX_PATH_EN_1_8G_UL];
  10704. 8008e1e: f894 3041 ldrb.w r3, [r4, #65] ; 0x41
  10705. 8008e22: f885 3041 strb.w r3, [r5, #65] ; 0x41
  10706. }
  10707. if(Prev_data[INDEX_PATH_EN_2_1G_DL] != data_buf[INDEX_PATH_EN_2_1G_DL]){
  10708. 8008e26: f894 1042 ldrb.w r1, [r4, #66] ; 0x42
  10709. 8008e2a: f895 3042 ldrb.w r3, [r5, #66] ; 0x42
  10710. 8008e2e: 428b cmp r3, r1
  10711. 8008e30: d006 beq.n 8008e40 <RF_Operate+0x498>
  10712. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_DL,data_buf[INDEX_PATH_EN_2_1G_DL]);
  10713. 8008e32: 2042 movs r0, #66 ; 0x42
  10714. 8008e34: f7fe fdee bl 8007a14 <Power_ON_OFF_Ctrl>
  10715. Prev_data[INDEX_PATH_EN_2_1G_DL] = data_buf[INDEX_PATH_EN_2_1G_DL];
  10716. 8008e38: f894 3042 ldrb.w r3, [r4, #66] ; 0x42
  10717. 8008e3c: f885 3042 strb.w r3, [r5, #66] ; 0x42
  10718. }
  10719. if(Prev_data[INDEX_PATH_EN_2_1G_UL] != data_buf[INDEX_PATH_EN_2_1G_UL]){
  10720. 8008e40: f894 1043 ldrb.w r1, [r4, #67] ; 0x43
  10721. 8008e44: f895 3043 ldrb.w r3, [r5, #67] ; 0x43
  10722. 8008e48: 428b cmp r3, r1
  10723. 8008e4a: d006 beq.n 8008e5a <RF_Operate+0x4b2>
  10724. Power_ON_OFF_Ctrl(INDEX_PATH_EN_2_1G_UL,data_buf[INDEX_PATH_EN_2_1G_UL]);
  10725. 8008e4c: 2043 movs r0, #67 ; 0x43
  10726. 8008e4e: f7fe fde1 bl 8007a14 <Power_ON_OFF_Ctrl>
  10727. Prev_data[INDEX_PATH_EN_2_1G_UL] = data_buf[INDEX_PATH_EN_2_1G_UL];
  10728. 8008e52: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  10729. 8008e56: f885 3043 strb.w r3, [r5, #67] ; 0x43
  10730. }
  10731. if(Prev_data[INDEX_PATH_EN_3_5G_L] != data_buf[INDEX_PATH_EN_3_5G_L]){
  10732. 8008e5a: f894 1044 ldrb.w r1, [r4, #68] ; 0x44
  10733. 8008e5e: f895 3044 ldrb.w r3, [r5, #68] ; 0x44
  10734. 8008e62: 428b cmp r3, r1
  10735. 8008e64: d006 beq.n 8008e74 <RF_Operate+0x4cc>
  10736. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_L,data_buf[INDEX_PATH_EN_3_5G_L]);
  10737. 8008e66: 2044 movs r0, #68 ; 0x44
  10738. 8008e68: f7fe fdd4 bl 8007a14 <Power_ON_OFF_Ctrl>
  10739. Prev_data[INDEX_PATH_EN_3_5G_L] = data_buf[INDEX_PATH_EN_3_5G_L];
  10740. 8008e6c: f894 3044 ldrb.w r3, [r4, #68] ; 0x44
  10741. 8008e70: f885 3044 strb.w r3, [r5, #68] ; 0x44
  10742. }
  10743. if(Prev_data[INDEX_PATH_EN_3_5G_H] != data_buf[INDEX_PATH_EN_3_5G_H]){
  10744. 8008e74: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  10745. 8008e78: f895 3045 ldrb.w r3, [r5, #69] ; 0x45
  10746. 8008e7c: 428b cmp r3, r1
  10747. 8008e7e: d006 beq.n 8008e8e <RF_Operate+0x4e6>
  10748. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_H,data_buf[INDEX_PATH_EN_3_5G_H]);
  10749. 8008e80: 2045 movs r0, #69 ; 0x45
  10750. 8008e82: f7fe fdc7 bl 8007a14 <Power_ON_OFF_Ctrl>
  10751. Prev_data[INDEX_PATH_EN_3_5G_H] = data_buf[INDEX_PATH_EN_3_5G_H];
  10752. 8008e86: f894 3045 ldrb.w r3, [r4, #69] ; 0x45
  10753. 8008e8a: f885 3045 strb.w r3, [r5, #69] ; 0x45
  10754. }
  10755. if(Prev_data[INDEX_PATH_EN_3_5G_DL] != data_buf[INDEX_PATH_EN_3_5G_DL]){
  10756. 8008e8e: f894 1046 ldrb.w r1, [r4, #70] ; 0x46
  10757. 8008e92: f895 3046 ldrb.w r3, [r5, #70] ; 0x46
  10758. 8008e96: 428b cmp r3, r1
  10759. 8008e98: d006 beq.n 8008ea8 <RF_Operate+0x500>
  10760. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_DL,data_buf[INDEX_PATH_EN_3_5G_DL]);
  10761. 8008e9a: 2046 movs r0, #70 ; 0x46
  10762. 8008e9c: f7fe fdba bl 8007a14 <Power_ON_OFF_Ctrl>
  10763. Prev_data[INDEX_PATH_EN_3_5G_DL] = data_buf[INDEX_PATH_EN_3_5G_DL];
  10764. 8008ea0: f894 3046 ldrb.w r3, [r4, #70] ; 0x46
  10765. 8008ea4: f885 3046 strb.w r3, [r5, #70] ; 0x46
  10766. }
  10767. if(Prev_data[INDEX_PATH_EN_3_5G_UL] != data_buf[INDEX_PATH_EN_3_5G_UL]){
  10768. 8008ea8: f894 1047 ldrb.w r1, [r4, #71] ; 0x47
  10769. 8008eac: f895 3047 ldrb.w r3, [r5, #71] ; 0x47
  10770. 8008eb0: 428b cmp r3, r1
  10771. 8008eb2: d006 beq.n 8008ec2 <RF_Operate+0x51a>
  10772. Power_ON_OFF_Ctrl(INDEX_PATH_EN_3_5G_UL,data_buf[INDEX_PATH_EN_3_5G_UL]);
  10773. 8008eb4: 2047 movs r0, #71 ; 0x47
  10774. 8008eb6: f7fe fdad bl 8007a14 <Power_ON_OFF_Ctrl>
  10775. Prev_data[INDEX_PATH_EN_3_5G_UL] = data_buf[INDEX_PATH_EN_3_5G_UL];
  10776. 8008eba: f894 3047 ldrb.w r3, [r4, #71] ; 0x47
  10777. 8008ebe: f885 3047 strb.w r3, [r5, #71] ; 0x47
  10778. }
  10779. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_H] != data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  10780. 8008ec2: f894 1048 ldrb.w r1, [r4, #72] ; 0x48
  10781. 8008ec6: f895 3048 ldrb.w r3, [r5, #72] ; 0x48
  10782. 8008eca: 428b cmp r3, r1
  10783. 8008ecc: d036 beq.n 8008f3c <RF_Operate+0x594>
  10784. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_H,data_buf[INDEX_PLL_ON_OFF_3_5G_H]);
  10785. 8008ece: 2048 movs r0, #72 ; 0x48
  10786. 8008ed0: f7fe fda0 bl 8007a14 <Power_ON_OFF_Ctrl>
  10787. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  10788. 8008ed4: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  10789. HAL_Delay(10);
  10790. 8008ed8: 200a movs r0, #10
  10791. Prev_data[INDEX_PLL_ON_OFF_3_5G_H] = data_buf[INDEX_PLL_ON_OFF_3_5G_H];
  10792. 8008eda: f885 3048 strb.w r3, [r5, #72] ; 0x48
  10793. HAL_Delay(10);
  10794. 8008ede: f7fc faf9 bl 80054d4 <HAL_Delay>
  10795. printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_H]);
  10796. 8008ee2: f895 1048 ldrb.w r1, [r5, #72] ; 0x48
  10797. 8008ee6: 4853 ldr r0, [pc, #332] ; (8009034 <RF_Operate+0x68c>)
  10798. 8008ee8: f000 fe9e bl 8009c28 <iprintf>
  10799. if(data_buf[INDEX_PLL_ON_OFF_3_5G_H]){
  10800. 8008eec: f894 3048 ldrb.w r3, [r4, #72] ; 0x48
  10801. 8008ef0: b323 cbz r3, 8008f3c <RF_Operate+0x594>
  10802. printf("PLL CTRL START !! \r\n");
  10803. 8008ef2: 4851 ldr r0, [pc, #324] ; (8009038 <RF_Operate+0x690>)
  10804. 8008ef4: f000 ff0c bl 8009d10 <puts>
  10805. // ADF4153_Init();
  10806. temp_reg = ADF4153_Freq_Calc(3934500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  10807. 8008ef8: f241 3388 movw r3, #5000 ; 0x1388
  10808. 8008efc: 9303 str r3, [sp, #12]
  10809. 8008efe: 2302 movs r3, #2
  10810. 8008f00: 9302 str r3, [sp, #8]
  10811. 8008f02: 2300 movs r3, #0
  10812. 8008f04: 4a48 ldr r2, [pc, #288] ; (8009028 <RF_Operate+0x680>)
  10813. 8008f06: a820 add r0, sp, #128 ; 0x80
  10814. 8008f08: e9cd 2300 strd r2, r3, [sp]
  10815. 8008f0c: a33e add r3, pc, #248 ; (adr r3, 8009008 <RF_Operate+0x660>)
  10816. 8008f0e: e9d3 2300 ldrd r2, r3, [r3]
  10817. 8008f12: f7fe fb61 bl 80075d8 <ADF4153_Freq_Calc>
  10818. ADF4153_Module_Ctrl(Pll_3_5_H,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  10819. 8008f16: 2203 movs r2, #3
  10820. 8008f18: 9205 str r2, [sp, #20]
  10821. 8008f1a: f241 32c2 movw r2, #5058 ; 0x13c2
  10822. 8008f1e: 9204 str r2, [sp, #16]
  10823. 8008f20: 9a20 ldr r2, [sp, #128] ; 0x80
  10824. 8008f22: 4b43 ldr r3, [pc, #268] ; (8009030 <RF_Operate+0x688>)
  10825. 8008f24: 9203 str r2, [sp, #12]
  10826. 8008f26: 9a21 ldr r2, [sp, #132] ; 0x84
  10827. 8008f28: 9202 str r2, [sp, #8]
  10828. 8008f2a: f103 0210 add.w r2, r3, #16
  10829. 8008f2e: e892 0003 ldmia.w r2, {r0, r1}
  10830. 8008f32: e88d 0003 stmia.w sp, {r0, r1}
  10831. 8008f36: cb0f ldmia r3, {r0, r1, r2, r3}
  10832. 8008f38: f7fe fbbc bl 80076b4 <ADF4153_Module_Ctrl>
  10833. }
  10834. }
  10835. if(Prev_data[INDEX_PLL_ON_OFF_3_5G_L] != data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  10836. 8008f3c: f894 1049 ldrb.w r1, [r4, #73] ; 0x49
  10837. 8008f40: f895 3049 ldrb.w r3, [r5, #73] ; 0x49
  10838. 8008f44: 428b cmp r3, r1
  10839. 8008f46: d036 beq.n 8008fb6 <RF_Operate+0x60e>
  10840. Power_ON_OFF_Ctrl(INDEX_PLL_ON_OFF_3_5G_L,data_buf[INDEX_PLL_ON_OFF_3_5G_L]);
  10841. 8008f48: 2049 movs r0, #73 ; 0x49
  10842. 8008f4a: f7fe fd63 bl 8007a14 <Power_ON_OFF_Ctrl>
  10843. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  10844. 8008f4e: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  10845. HAL_Delay(10);
  10846. 8008f52: 200a movs r0, #10
  10847. Prev_data[INDEX_PLL_ON_OFF_3_5G_L] = data_buf[INDEX_PLL_ON_OFF_3_5G_L];
  10848. 8008f54: f885 3049 strb.w r3, [r5, #73] ; 0x49
  10849. HAL_Delay(10);
  10850. 8008f58: f7fc fabc bl 80054d4 <HAL_Delay>
  10851. printf("POWER : %d \r\n",Prev_data[INDEX_PLL_ON_OFF_3_5G_L]);
  10852. 8008f5c: f895 1049 ldrb.w r1, [r5, #73] ; 0x49
  10853. 8008f60: 4834 ldr r0, [pc, #208] ; (8009034 <RF_Operate+0x68c>)
  10854. 8008f62: f000 fe61 bl 8009c28 <iprintf>
  10855. if(data_buf[INDEX_PLL_ON_OFF_3_5G_L]){
  10856. 8008f66: f894 3049 ldrb.w r3, [r4, #73] ; 0x49
  10857. 8008f6a: b323 cbz r3, 8008fb6 <RF_Operate+0x60e>
  10858. printf("PLL CTRL START !! \r\n");
  10859. 8008f6c: 4832 ldr r0, [pc, #200] ; (8009038 <RF_Operate+0x690>)
  10860. 8008f6e: f000 fecf bl 8009d10 <puts>
  10861. temp_reg = ADF4153_Freq_Calc(3465500000,ADF4153_REFIN,ADF4153_RCOUNTER,ADF4153_CHANNEL_SPACING);
  10862. 8008f72: f241 3388 movw r3, #5000 ; 0x1388
  10863. 8008f76: 9303 str r3, [sp, #12]
  10864. 8008f78: 2302 movs r3, #2
  10865. 8008f7a: 9302 str r3, [sp, #8]
  10866. 8008f7c: 2300 movs r3, #0
  10867. 8008f7e: 4a2a ldr r2, [pc, #168] ; (8009028 <RF_Operate+0x680>)
  10868. 8008f80: a820 add r0, sp, #128 ; 0x80
  10869. 8008f82: e9cd 2300 strd r2, r3, [sp]
  10870. 8008f86: a322 add r3, pc, #136 ; (adr r3, 8009010 <RF_Operate+0x668>)
  10871. 8008f88: e9d3 2300 ldrd r2, r3, [r3]
  10872. 8008f8c: f7fe fb24 bl 80075d8 <ADF4153_Freq_Calc>
  10873. ADF4153_Module_Ctrl(Pll_3_5_L,temp_reg.N_reg,temp_reg.R_reg,0x13c2,0x3);
  10874. 8008f90: 2203 movs r2, #3
  10875. 8008f92: 9205 str r2, [sp, #20]
  10876. 8008f94: f241 32c2 movw r2, #5058 ; 0x13c2
  10877. 8008f98: 9204 str r2, [sp, #16]
  10878. 8008f9a: 9a20 ldr r2, [sp, #128] ; 0x80
  10879. 8008f9c: 4b23 ldr r3, [pc, #140] ; (800902c <RF_Operate+0x684>)
  10880. 8008f9e: 9203 str r2, [sp, #12]
  10881. 8008fa0: 9a21 ldr r2, [sp, #132] ; 0x84
  10882. 8008fa2: 9202 str r2, [sp, #8]
  10883. 8008fa4: f103 0210 add.w r2, r3, #16
  10884. 8008fa8: e892 0003 ldmia.w r2, {r0, r1}
  10885. 8008fac: e88d 0003 stmia.w sp, {r0, r1}
  10886. 8008fb0: cb0f ldmia r3, {r0, r1, r2, r3}
  10887. 8008fb2: f7fe fb7f bl 80076b4 <ADF4153_Module_Ctrl>
  10888. }
  10889. }
  10890. if(Prev_data[INDEX_T_SYNC_DL] != data_buf[INDEX_T_SYNC_DL]){
  10891. 8008fb6: f894 304a ldrb.w r3, [r4, #74] ; 0x4a
  10892. 8008fba: f895 204a ldrb.w r2, [r5, #74] ; 0x4a
  10893. 8008fbe: 429a cmp r2, r3
  10894. 8008fc0: d006 beq.n 8008fd0 <RF_Operate+0x628>
  10895. Prev_data[INDEX_T_SYNC_DL] = data_buf[INDEX_T_SYNC_DL];
  10896. 8008fc2: f885 304a strb.w r3, [r5, #74] ; 0x4a
  10897. Power_ON_OFF_Ctrl(INDEX_T_SYNC_DL,data_buf[INDEX_T_SYNC_DL]);
  10898. 8008fc6: f894 104a ldrb.w r1, [r4, #74] ; 0x4a
  10899. 8008fca: 204a movs r0, #74 ; 0x4a
  10900. 8008fcc: f7fe fd22 bl 8007a14 <Power_ON_OFF_Ctrl>
  10901. }
  10902. if(Prev_data[INDEX__T_SYNC_DL] != data_buf[INDEX__T_SYNC_DL]){
  10903. 8008fd0: f894 304b ldrb.w r3, [r4, #75] ; 0x4b
  10904. 8008fd4: f895 204b ldrb.w r2, [r5, #75] ; 0x4b
  10905. 8008fd8: 429a cmp r2, r3
  10906. 8008fda: d006 beq.n 8008fea <RF_Operate+0x642>
  10907. Prev_data[INDEX__T_SYNC_DL] = data_buf[INDEX__T_SYNC_DL];
  10908. 8008fdc: f885 304b strb.w r3, [r5, #75] ; 0x4b
  10909. Power_ON_OFF_Ctrl(INDEX__T_SYNC_DL,data_buf[INDEX__T_SYNC_DL]);
  10910. 8008fe0: f894 104b ldrb.w r1, [r4, #75] ; 0x4b
  10911. 8008fe4: 204b movs r0, #75 ; 0x4b
  10912. 8008fe6: f7fe fd15 bl 8007a14 <Power_ON_OFF_Ctrl>
  10913. }
  10914. if(Prev_data[INDEX_T_SYNC_UL] != data_buf[INDEX_T_SYNC_UL]){
  10915. 8008fea: 4d14 ldr r5, [pc, #80] ; (800903c <RF_Operate+0x694>)
  10916. 8008fec: f894 304c ldrb.w r3, [r4, #76] ; 0x4c
  10917. 8008ff0: f895 204c ldrb.w r2, [r5, #76] ; 0x4c
  10918. 8008ff4: 429a cmp r2, r3
  10919. 8008ff6: d023 beq.n 8009040 <RF_Operate+0x698>
  10920. Prev_data[INDEX_T_SYNC_UL] = data_buf[INDEX_T_SYNC_UL];
  10921. 8008ff8: f885 304c strb.w r3, [r5, #76] ; 0x4c
  10922. Power_ON_OFF_Ctrl(INDEX_T_SYNC_UL,data_buf[INDEX_T_SYNC_UL]);
  10923. 8008ffc: f894 104c ldrb.w r1, [r4, #76] ; 0x4c
  10924. 8009000: 204c movs r0, #76 ; 0x4c
  10925. 8009002: f7fe fd07 bl 8007a14 <Power_ON_OFF_Ctrl>
  10926. 8009006: e01b b.n 8009040 <RF_Operate+0x698>
  10927. 8009008: ea83b4a0 .word 0xea83b4a0
  10928. 800900c: 00000000 .word 0x00000000
  10929. 8009010: ce8f5560 .word 0xce8f5560
  10930. 8009014: 00000000 .word 0x00000000
  10931. 8009018: 000186a0 .word 0x000186a0
  10932. 800901c: 009f8092 .word 0x009f8092
  10933. 8009020: 200001e8 .word 0x200001e8
  10934. 8009024: 0800c4fd .word 0x0800c4fd
  10935. 8009028: 02625a00 .word 0x02625a00
  10936. 800902c: 2000021c .word 0x2000021c
  10937. 8009030: 20000204 .word 0x20000204
  10938. 8009034: 0800c508 .word 0x0800c508
  10939. 8009038: 0800c516 .word 0x0800c516
  10940. 800903c: 200004cc .word 0x200004cc
  10941. }
  10942. if(Prev_data[INDEX__T_SYNC_UL] != data_buf[INDEX__T_SYNC_UL]){
  10943. 8009040: f894 304d ldrb.w r3, [r4, #77] ; 0x4d
  10944. 8009044: f895 204d ldrb.w r2, [r5, #77] ; 0x4d
  10945. 8009048: 429a cmp r2, r3
  10946. 800904a: d006 beq.n 800905a <RF_Operate+0x6b2>
  10947. Prev_data[INDEX__T_SYNC_UL] = data_buf[INDEX__T_SYNC_UL];
  10948. 800904c: f885 304d strb.w r3, [r5, #77] ; 0x4d
  10949. Power_ON_OFF_Ctrl(INDEX__T_SYNC_UL,data_buf[INDEX__T_SYNC_UL]);
  10950. 8009050: f894 104d ldrb.w r1, [r4, #77] ; 0x4d
  10951. 8009054: 204d movs r0, #77 ; 0x4d
  10952. 8009056: f7fe fcdd bl 8007a14 <Power_ON_OFF_Ctrl>
  10953. }
  10954. if((Prev_data[INDEX_DAC_VCtrl_A_H] != data_buf[INDEX_DAC_VCtrl_A_H])
  10955. 800905a: f894 304e ldrb.w r3, [r4, #78] ; 0x4e
  10956. 800905e: f895 204e ldrb.w r2, [r5, #78] ; 0x4e
  10957. 8009062: 429a cmp r2, r3
  10958. 8009064: d106 bne.n 8009074 <RF_Operate+0x6cc>
  10959. ||(Prev_data[INDEX_DAC_VCtrl_A_L] != data_buf[INDEX_DAC_VCtrl_A_L])){
  10960. 8009066: f895 104f ldrb.w r1, [r5, #79] ; 0x4f
  10961. 800906a: f894 204f ldrb.w r2, [r4, #79] ; 0x4f
  10962. 800906e: 4291 cmp r1, r2
  10963. 8009070: f000 80ce beq.w 8009210 <RF_Operate+0x868>
  10964. ADC_Modify = 1;
  10965. Prev_data[INDEX_DAC_VCtrl_A_H] = data_buf[INDEX_DAC_VCtrl_A_H];
  10966. 8009074: f885 304e strb.w r3, [r5, #78] ; 0x4e
  10967. Prev_data[INDEX_DAC_VCtrl_A_L] = data_buf[INDEX_DAC_VCtrl_A_L];
  10968. 8009078: f894 304f ldrb.w r3, [r4, #79] ; 0x4f
  10969. 800907c: f885 304f strb.w r3, [r5, #79] ; 0x4f
  10970. ADC_Modify = 1;
  10971. 8009080: 2301 movs r3, #1
  10972. }
  10973. if((Prev_data[INDEX_DAC_VCtrl_B_H] != data_buf[INDEX_DAC_VCtrl_B_H])
  10974. 8009082: f894 2050 ldrb.w r2, [r4, #80] ; 0x50
  10975. 8009086: f895 1050 ldrb.w r1, [r5, #80] ; 0x50
  10976. 800908a: 4291 cmp r1, r2
  10977. 800908c: d105 bne.n 800909a <RF_Operate+0x6f2>
  10978. ||(Prev_data[INDEX_DAC_VCtrl_B_L] != data_buf[INDEX_DAC_VCtrl_B_L])){
  10979. 800908e: f895 0051 ldrb.w r0, [r5, #81] ; 0x51
  10980. 8009092: f894 1051 ldrb.w r1, [r4, #81] ; 0x51
  10981. 8009096: 4288 cmp r0, r1
  10982. 8009098: d006 beq.n 80090a8 <RF_Operate+0x700>
  10983. ADC_Modify = 1;
  10984. Prev_data[INDEX_DAC_VCtrl_B_H] = data_buf[INDEX_DAC_VCtrl_B_H];
  10985. 800909a: f885 2050 strb.w r2, [r5, #80] ; 0x50
  10986. Prev_data[INDEX_DAC_VCtrl_B_L] = data_buf[INDEX_DAC_VCtrl_B_L];
  10987. 800909e: f894 3051 ldrb.w r3, [r4, #81] ; 0x51
  10988. 80090a2: f885 3051 strb.w r3, [r5, #81] ; 0x51
  10989. ADC_Modify = 1;
  10990. 80090a6: 2301 movs r3, #1
  10991. }
  10992. if((Prev_data[INDEX_DAC_VCtrl_C_H] != data_buf[INDEX_DAC_VCtrl_C_H])
  10993. 80090a8: f894 2052 ldrb.w r2, [r4, #82] ; 0x52
  10994. 80090ac: f895 1052 ldrb.w r1, [r5, #82] ; 0x52
  10995. 80090b0: 4291 cmp r1, r2
  10996. 80090b2: d105 bne.n 80090c0 <RF_Operate+0x718>
  10997. ||(Prev_data[INDEX_DAC_VCtrl_C_L] != data_buf[INDEX_DAC_VCtrl_C_L])){
  10998. 80090b4: f895 0053 ldrb.w r0, [r5, #83] ; 0x53
  10999. 80090b8: f894 1053 ldrb.w r1, [r4, #83] ; 0x53
  11000. 80090bc: 4288 cmp r0, r1
  11001. 80090be: d006 beq.n 80090ce <RF_Operate+0x726>
  11002. ADC_Modify = 1;
  11003. Prev_data[INDEX_DAC_VCtrl_C_H] = data_buf[INDEX_DAC_VCtrl_C_H];
  11004. 80090c0: f885 2052 strb.w r2, [r5, #82] ; 0x52
  11005. Prev_data[INDEX_DAC_VCtrl_C_L] = data_buf[INDEX_DAC_VCtrl_C_L];
  11006. 80090c4: f894 3053 ldrb.w r3, [r4, #83] ; 0x53
  11007. 80090c8: f885 3053 strb.w r3, [r5, #83] ; 0x53
  11008. ADC_Modify = 1;
  11009. 80090cc: 2301 movs r3, #1
  11010. }
  11011. if((Prev_data[INDEX_DAC_VCtrl_D_H] != data_buf[INDEX_DAC_VCtrl_D_H])
  11012. 80090ce: f894 2054 ldrb.w r2, [r4, #84] ; 0x54
  11013. 80090d2: f895 1054 ldrb.w r1, [r5, #84] ; 0x54
  11014. 80090d6: 4291 cmp r1, r2
  11015. 80090d8: d105 bne.n 80090e6 <RF_Operate+0x73e>
  11016. ||(Prev_data[INDEX_DAC_VCtrl_D_L] != data_buf[INDEX_DAC_VCtrl_D_L])){
  11017. 80090da: f895 0055 ldrb.w r0, [r5, #85] ; 0x55
  11018. 80090de: f894 1055 ldrb.w r1, [r4, #85] ; 0x55
  11019. 80090e2: 4288 cmp r0, r1
  11020. 80090e4: d006 beq.n 80090f4 <RF_Operate+0x74c>
  11021. ADC_Modify = 1;
  11022. Prev_data[INDEX_DAC_VCtrl_D_H] = data_buf[INDEX_DAC_VCtrl_D_H];
  11023. 80090e6: f885 2054 strb.w r2, [r5, #84] ; 0x54
  11024. Prev_data[INDEX_DAC_VCtrl_D_L] = data_buf[INDEX_DAC_VCtrl_D_L];
  11025. 80090ea: f894 3055 ldrb.w r3, [r4, #85] ; 0x55
  11026. 80090ee: f885 3055 strb.w r3, [r5, #85] ; 0x55
  11027. ADC_Modify = 1;
  11028. 80090f2: 2301 movs r3, #1
  11029. }
  11030. if((Prev_data[INDEX_DAC_VCtrl_E_H] != data_buf[INDEX_DAC_VCtrl_E_H])
  11031. 80090f4: f894 2056 ldrb.w r2, [r4, #86] ; 0x56
  11032. 80090f8: f895 1056 ldrb.w r1, [r5, #86] ; 0x56
  11033. 80090fc: 4291 cmp r1, r2
  11034. 80090fe: d105 bne.n 800910c <RF_Operate+0x764>
  11035. ||(Prev_data[INDEX_DAC_VCtrl_E_L] != data_buf[INDEX_DAC_VCtrl_E_L])){
  11036. 8009100: f895 0057 ldrb.w r0, [r5, #87] ; 0x57
  11037. 8009104: f894 1057 ldrb.w r1, [r4, #87] ; 0x57
  11038. 8009108: 4288 cmp r0, r1
  11039. 800910a: d006 beq.n 800911a <RF_Operate+0x772>
  11040. ADC_Modify = 1;
  11041. Prev_data[INDEX_DAC_VCtrl_E_H] = data_buf[INDEX_DAC_VCtrl_E_H];
  11042. 800910c: f885 2056 strb.w r2, [r5, #86] ; 0x56
  11043. Prev_data[INDEX_DAC_VCtrl_E_L] = data_buf[INDEX_DAC_VCtrl_E_L];
  11044. 8009110: f894 3057 ldrb.w r3, [r4, #87] ; 0x57
  11045. 8009114: f885 3057 strb.w r3, [r5, #87] ; 0x57
  11046. ADC_Modify = 1;
  11047. 8009118: 2301 movs r3, #1
  11048. }
  11049. if((Prev_data[INDEX_DAC_VCtrl_F_H] != data_buf[INDEX_DAC_VCtrl_F_H])
  11050. 800911a: f894 2058 ldrb.w r2, [r4, #88] ; 0x58
  11051. 800911e: f895 1058 ldrb.w r1, [r5, #88] ; 0x58
  11052. 8009122: 4291 cmp r1, r2
  11053. 8009124: d105 bne.n 8009132 <RF_Operate+0x78a>
  11054. ||(Prev_data[INDEX_DAC_VCtrl_F_L] != data_buf[INDEX_DAC_VCtrl_F_L])){
  11055. 8009126: f895 0059 ldrb.w r0, [r5, #89] ; 0x59
  11056. 800912a: f894 1059 ldrb.w r1, [r4, #89] ; 0x59
  11057. 800912e: 4288 cmp r0, r1
  11058. 8009130: d006 beq.n 8009140 <RF_Operate+0x798>
  11059. ADC_Modify = 1;
  11060. Prev_data[INDEX_DAC_VCtrl_F_H] = data_buf[INDEX_DAC_VCtrl_F_H];
  11061. 8009132: f885 2058 strb.w r2, [r5, #88] ; 0x58
  11062. Prev_data[INDEX_DAC_VCtrl_F_L] = data_buf[INDEX_DAC_VCtrl_F_L];
  11063. 8009136: f894 3059 ldrb.w r3, [r4, #89] ; 0x59
  11064. 800913a: f885 3059 strb.w r3, [r5, #89] ; 0x59
  11065. ADC_Modify = 1;
  11066. 800913e: 2301 movs r3, #1
  11067. }
  11068. if((Prev_data[INDEX_DAC_VCtrl_G_H] != data_buf[INDEX_DAC_VCtrl_G_H])
  11069. 8009140: f894 205a ldrb.w r2, [r4, #90] ; 0x5a
  11070. 8009144: f895 105a ldrb.w r1, [r5, #90] ; 0x5a
  11071. 8009148: 4291 cmp r1, r2
  11072. 800914a: d105 bne.n 8009158 <RF_Operate+0x7b0>
  11073. ||(Prev_data[INDEX_DAC_VCtrl_G_L] != data_buf[INDEX_DAC_VCtrl_G_L])){
  11074. 800914c: f895 005b ldrb.w r0, [r5, #91] ; 0x5b
  11075. 8009150: f894 105b ldrb.w r1, [r4, #91] ; 0x5b
  11076. 8009154: 4288 cmp r0, r1
  11077. 8009156: d006 beq.n 8009166 <RF_Operate+0x7be>
  11078. ADC_Modify = 1;
  11079. Prev_data[INDEX_DAC_VCtrl_G_H] = data_buf[INDEX_DAC_VCtrl_G_H];
  11080. 8009158: f885 205a strb.w r2, [r5, #90] ; 0x5a
  11081. Prev_data[INDEX_DAC_VCtrl_G_L] = data_buf[INDEX_DAC_VCtrl_G_L];
  11082. 800915c: f894 305b ldrb.w r3, [r4, #91] ; 0x5b
  11083. 8009160: f885 305b strb.w r3, [r5, #91] ; 0x5b
  11084. ADC_Modify = 1;
  11085. 8009164: 2301 movs r3, #1
  11086. }
  11087. if((Prev_data[INDEX_DAC_VCtrl_H_H] != data_buf[INDEX_DAC_VCtrl_H_H])
  11088. 8009166: f894 205c ldrb.w r2, [r4, #92] ; 0x5c
  11089. 800916a: f895 105c ldrb.w r1, [r5, #92] ; 0x5c
  11090. 800916e: 4291 cmp r1, r2
  11091. 8009170: d105 bne.n 800917e <RF_Operate+0x7d6>
  11092. ||(Prev_data[INDEX_DAC_VCtrl_H_L] != data_buf[INDEX_DAC_VCtrl_H_L])){
  11093. 8009172: f895 005d ldrb.w r0, [r5, #93] ; 0x5d
  11094. 8009176: f894 105d ldrb.w r1, [r4, #93] ; 0x5d
  11095. 800917a: 4288 cmp r0, r1
  11096. 800917c: d04a beq.n 8009214 <RF_Operate+0x86c>
  11097. ADC_Modify = 1;
  11098. Prev_data[INDEX_DAC_VCtrl_H_H] = data_buf[INDEX_DAC_VCtrl_H_H];
  11099. 800917e: f885 205c strb.w r2, [r5, #92] ; 0x5c
  11100. Prev_data[INDEX_DAC_VCtrl_H_L] = data_buf[INDEX_DAC_VCtrl_H_L];
  11101. 8009182: f894 305d ldrb.w r3, [r4, #93] ; 0x5d
  11102. 8009186: f885 305d strb.w r3, [r5, #93] ; 0x5d
  11103. if(ADC_Modify){
  11104. // SubmitDAC(0xF000);
  11105. // HAL_Delay(1);
  11106. // SubmitDAC(0x800C);
  11107. // SubmitDAC(0xA000);
  11108. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_A_H] << 8 | Prev_data[INDEX_DAC_VCtrl_A_L]) );
  11109. 800918a: f895 304f ldrb.w r3, [r5, #79] ; 0x4f
  11110. 800918e: f895 004e ldrb.w r0, [r5, #78] ; 0x4e
  11111. 8009192: ea43 2000 orr.w r0, r3, r0, lsl #8
  11112. 8009196: f7fd ff67 bl 8007068 <SubmitDAC>
  11113. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_B_H] << 8 | Prev_data[INDEX_DAC_VCtrl_B_L]));
  11114. 800919a: f895 3051 ldrb.w r3, [r5, #81] ; 0x51
  11115. 800919e: f895 0050 ldrb.w r0, [r5, #80] ; 0x50
  11116. 80091a2: ea43 2000 orr.w r0, r3, r0, lsl #8
  11117. 80091a6: f7fd ff5f bl 8007068 <SubmitDAC>
  11118. // SubmitDAC(0x2FFF );
  11119. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_C_H] << 8 | Prev_data[INDEX_DAC_VCtrl_C_L]));
  11120. 80091aa: f895 3053 ldrb.w r3, [r5, #83] ; 0x53
  11121. 80091ae: f895 0052 ldrb.w r0, [r5, #82] ; 0x52
  11122. 80091b2: ea43 2000 orr.w r0, r3, r0, lsl #8
  11123. 80091b6: f7fd ff57 bl 8007068 <SubmitDAC>
  11124. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_D_H] << 8 | Prev_data[INDEX_DAC_VCtrl_D_L]));
  11125. 80091ba: f895 3055 ldrb.w r3, [r5, #85] ; 0x55
  11126. 80091be: f895 0054 ldrb.w r0, [r5, #84] ; 0x54
  11127. 80091c2: ea43 2000 orr.w r0, r3, r0, lsl #8
  11128. 80091c6: f7fd ff4f bl 8007068 <SubmitDAC>
  11129. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_E_H] << 8 | Prev_data[INDEX_DAC_VCtrl_E_L]));
  11130. 80091ca: f895 3057 ldrb.w r3, [r5, #87] ; 0x57
  11131. 80091ce: f895 0056 ldrb.w r0, [r5, #86] ; 0x56
  11132. 80091d2: ea43 2000 orr.w r0, r3, r0, lsl #8
  11133. 80091d6: f7fd ff47 bl 8007068 <SubmitDAC>
  11134. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_F_H] << 8 | Prev_data[INDEX_DAC_VCtrl_F_L]));
  11135. 80091da: f895 3059 ldrb.w r3, [r5, #89] ; 0x59
  11136. 80091de: f895 0058 ldrb.w r0, [r5, #88] ; 0x58
  11137. 80091e2: ea43 2000 orr.w r0, r3, r0, lsl #8
  11138. 80091e6: f7fd ff3f bl 8007068 <SubmitDAC>
  11139. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_G_H] << 8 | Prev_data[INDEX_DAC_VCtrl_G_L]));
  11140. 80091ea: f895 305b ldrb.w r3, [r5, #91] ; 0x5b
  11141. 80091ee: f895 005a ldrb.w r0, [r5, #90] ; 0x5a
  11142. 80091f2: ea43 2000 orr.w r0, r3, r0, lsl #8
  11143. 80091f6: f7fd ff37 bl 8007068 <SubmitDAC>
  11144. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  11145. 80091fa: f895 005c ldrb.w r0, [r5, #92] ; 0x5c
  11146. 80091fe: f895 305d ldrb.w r3, [r5, #93] ; 0x5d
  11147. 8009202: ea43 2000 orr.w r0, r3, r0, lsl #8
  11148. }
  11149. }
  11150. 8009206: b022 add sp, #136 ; 0x88
  11151. 8009208: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  11152. SubmitDAC((Prev_data[INDEX_DAC_VCtrl_H_H] << 8 | Prev_data[INDEX_DAC_VCtrl_H_L]));
  11153. 800920c: f7fd bf2c b.w 8007068 <SubmitDAC>
  11154. uint8_t ADC_Modify = 0;
  11155. 8009210: 2300 movs r3, #0
  11156. 8009212: e736 b.n 8009082 <RF_Operate+0x6da>
  11157. if(ADC_Modify){
  11158. 8009214: 2b00 cmp r3, #0
  11159. 8009216: d1b8 bne.n 800918a <RF_Operate+0x7e2>
  11160. }
  11161. 8009218: b022 add sp, #136 ; 0x88
  11162. 800921a: bd70 pop {r4, r5, r6, pc}
  11163. 0800921c <RF_Ctrl_Main>:
  11164. bool RF_Ctrl_Main(uint8_t* data_buf){
  11165. 800921c: b5f8 push {r3, r4, r5, r6, r7, lr}
  11166. 800921e: 4604 mov r4, r0
  11167. bool ret = false;
  11168. Bluecell_Prot_t type = data_buf[Type];
  11169. 8009220: 7845 ldrb r5, [r0, #1]
  11170. ret = RF_Data_Check(&data_buf[Header]); /* ERROR CHECK */
  11171. 8009222: f7ff fba1 bl 8008968 <RF_Data_Check>
  11172. if(ret == false)
  11173. 8009226: 4606 mov r6, r0
  11174. 8009228: b120 cbz r0, 8009234 <RF_Ctrl_Main+0x18>
  11175. return ret;
  11176. switch(type){
  11177. 800922a: 2d01 cmp r5, #1
  11178. 800922c: d011 beq.n 8009252 <RF_Ctrl_Main+0x36>
  11179. 800922e: d303 bcc.n 8009238 <RF_Ctrl_Main+0x1c>
  11180. 8009230: 2d02 cmp r5, #2
  11181. 8009232: d024 beq.n 800927e <RF_Ctrl_Main+0x62>
  11182. printf("Function : %s LINE : %d type : %d \r\n",__func__,__LINE__,type);
  11183. #endif
  11184. break;
  11185. }
  11186. return ret;
  11187. }
  11188. 8009234: 4630 mov r0, r6
  11189. 8009236: bdf8 pop {r3, r4, r5, r6, r7, pc}
  11190. \details Acts as a special kind of Data Memory Barrier.
  11191. It completes when all explicit memory accesses before this instruction complete.
  11192. */
  11193. __attribute__((always_inline)) __STATIC_INLINE void __DSB(void)
  11194. {
  11195. __ASM volatile ("dsb 0xF":::"memory");
  11196. 8009238: f3bf 8f4f dsb sy
  11197. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11198. 800923c: 4913 ldr r1, [pc, #76] ; (800928c <RF_Ctrl_Main+0x70>)
  11199. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11200. 800923e: 4b14 ldr r3, [pc, #80] ; (8009290 <RF_Ctrl_Main+0x74>)
  11201. (SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) |
  11202. 8009240: 68ca ldr r2, [r1, #12]
  11203. 8009242: f402 62e0 and.w r2, r2, #1792 ; 0x700
  11204. SCB->AIRCR = (uint32_t)((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  11205. 8009246: 4313 orrs r3, r2
  11206. 8009248: 60cb str r3, [r1, #12]
  11207. 800924a: f3bf 8f4f dsb sy
  11208. __ASM volatile ("nop");
  11209. 800924e: bf00 nop
  11210. 8009250: e7fd b.n 800924e <RF_Ctrl_Main+0x32>
  11211. printf("TYPE_BLUECELL_SET : ");
  11212. 8009252: 4810 ldr r0, [pc, #64] ; (8009294 <RF_Ctrl_Main+0x78>)
  11213. 8009254: f000 fce8 bl 8009c28 <iprintf>
  11214. for(uint8_t i =0 ; i < data_buf[Length] - 1; i++)
  11215. 8009258: 2500 movs r5, #0
  11216. printf("%02x ",data_buf[4 + i]);
  11217. 800925a: 4f0f ldr r7, [pc, #60] ; (8009298 <RF_Ctrl_Main+0x7c>)
  11218. for(uint8_t i =0 ; i < data_buf[Length] - 1; i++)
  11219. 800925c: 78a2 ldrb r2, [r4, #2]
  11220. 800925e: b2eb uxtb r3, r5
  11221. 8009260: 3a01 subs r2, #1
  11222. 8009262: 4293 cmp r3, r2
  11223. 8009264: f105 0501 add.w r5, r5, #1
  11224. 8009268: db03 blt.n 8009272 <RF_Ctrl_Main+0x56>
  11225. RF_Operate(&data_buf[Header]);
  11226. 800926a: 4620 mov r0, r4
  11227. 800926c: f7ff fb9c bl 80089a8 <RF_Operate>
  11228. break;
  11229. 8009270: e7e0 b.n 8009234 <RF_Ctrl_Main+0x18>
  11230. printf("%02x ",data_buf[4 + i]);
  11231. 8009272: 4423 add r3, r4
  11232. 8009274: 7919 ldrb r1, [r3, #4]
  11233. 8009276: 4638 mov r0, r7
  11234. 8009278: f000 fcd6 bl 8009c28 <iprintf>
  11235. 800927c: e7ee b.n 800925c <RF_Ctrl_Main+0x40>
  11236. printf("\r\nTYPE_BLUECELL_GET : \r\n");
  11237. 800927e: 4807 ldr r0, [pc, #28] ; (800929c <RF_Ctrl_Main+0x80>)
  11238. 8009280: f000 fd46 bl 8009d10 <puts>
  11239. RF_Status_Get();
  11240. 8009284: f7ff fb7c bl 8008980 <RF_Status_Get>
  11241. break;
  11242. 8009288: e7d4 b.n 8009234 <RF_Ctrl_Main+0x18>
  11243. 800928a: bf00 nop
  11244. 800928c: e000ed00 .word 0xe000ed00
  11245. 8009290: 05fa0004 .word 0x05fa0004
  11246. 8009294: 0800c466 .word 0x0800c466
  11247. 8009298: 0800c47b .word 0x0800c47b
  11248. 800929c: 0800c481 .word 0x0800c481
  11249. 080092a0 <Reset_Handler>:
  11250. .weak Reset_Handler
  11251. .type Reset_Handler, %function
  11252. Reset_Handler:
  11253. /* Copy the data segment initializers from flash to SRAM */
  11254. movs r1, #0
  11255. 80092a0: 2100 movs r1, #0
  11256. b LoopCopyDataInit
  11257. 80092a2: e003 b.n 80092ac <LoopCopyDataInit>
  11258. 080092a4 <CopyDataInit>:
  11259. CopyDataInit:
  11260. ldr r3, =_sidata
  11261. 80092a4: 4b0b ldr r3, [pc, #44] ; (80092d4 <LoopFillZerobss+0x14>)
  11262. ldr r3, [r3, r1]
  11263. 80092a6: 585b ldr r3, [r3, r1]
  11264. str r3, [r0, r1]
  11265. 80092a8: 5043 str r3, [r0, r1]
  11266. adds r1, r1, #4
  11267. 80092aa: 3104 adds r1, #4
  11268. 080092ac <LoopCopyDataInit>:
  11269. LoopCopyDataInit:
  11270. ldr r0, =_sdata
  11271. 80092ac: 480a ldr r0, [pc, #40] ; (80092d8 <LoopFillZerobss+0x18>)
  11272. ldr r3, =_edata
  11273. 80092ae: 4b0b ldr r3, [pc, #44] ; (80092dc <LoopFillZerobss+0x1c>)
  11274. adds r2, r0, r1
  11275. 80092b0: 1842 adds r2, r0, r1
  11276. cmp r2, r3
  11277. 80092b2: 429a cmp r2, r3
  11278. bcc CopyDataInit
  11279. 80092b4: d3f6 bcc.n 80092a4 <CopyDataInit>
  11280. ldr r2, =_sbss
  11281. 80092b6: 4a0a ldr r2, [pc, #40] ; (80092e0 <LoopFillZerobss+0x20>)
  11282. b LoopFillZerobss
  11283. 80092b8: e002 b.n 80092c0 <LoopFillZerobss>
  11284. 080092ba <FillZerobss>:
  11285. /* Zero fill the bss segment. */
  11286. FillZerobss:
  11287. movs r3, #0
  11288. 80092ba: 2300 movs r3, #0
  11289. str r3, [r2], #4
  11290. 80092bc: f842 3b04 str.w r3, [r2], #4
  11291. 080092c0 <LoopFillZerobss>:
  11292. LoopFillZerobss:
  11293. ldr r3, = _ebss
  11294. 80092c0: 4b08 ldr r3, [pc, #32] ; (80092e4 <LoopFillZerobss+0x24>)
  11295. cmp r2, r3
  11296. 80092c2: 429a cmp r2, r3
  11297. bcc FillZerobss
  11298. 80092c4: d3f9 bcc.n 80092ba <FillZerobss>
  11299. /* Call the clock system intitialization function.*/
  11300. bl SystemInit
  11301. 80092c6: f7ff facd bl 8008864 <SystemInit>
  11302. /* Call static constructors */
  11303. bl __libc_init_array
  11304. 80092ca: f000 f815 bl 80092f8 <__libc_init_array>
  11305. /* Call the application's entry point.*/
  11306. bl main
  11307. 80092ce: f7fe fcc7 bl 8007c60 <main>
  11308. bx lr
  11309. 80092d2: 4770 bx lr
  11310. ldr r3, =_sidata
  11311. 80092d4: 0800c800 .word 0x0800c800
  11312. ldr r0, =_sdata
  11313. 80092d8: 20000000 .word 0x20000000
  11314. ldr r3, =_edata
  11315. 80092dc: 20000404 .word 0x20000404
  11316. ldr r2, =_sbss
  11317. 80092e0: 20000404 .word 0x20000404
  11318. ldr r3, = _ebss
  11319. 80092e4: 20001700 .word 0x20001700
  11320. 080092e8 <ADC1_2_IRQHandler>:
  11321. * @retval : None
  11322. */
  11323. .section .text.Default_Handler,"ax",%progbits
  11324. Default_Handler:
  11325. Infinite_Loop:
  11326. b Infinite_Loop
  11327. 80092e8: e7fe b.n 80092e8 <ADC1_2_IRQHandler>
  11328. ...
  11329. 080092ec <__errno>:
  11330. 80092ec: 4b01 ldr r3, [pc, #4] ; (80092f4 <__errno+0x8>)
  11331. 80092ee: 6818 ldr r0, [r3, #0]
  11332. 80092f0: 4770 bx lr
  11333. 80092f2: bf00 nop
  11334. 80092f4: 20000234 .word 0x20000234
  11335. 080092f8 <__libc_init_array>:
  11336. 80092f8: b570 push {r4, r5, r6, lr}
  11337. 80092fa: 2500 movs r5, #0
  11338. 80092fc: 4e0c ldr r6, [pc, #48] ; (8009330 <__libc_init_array+0x38>)
  11339. 80092fe: 4c0d ldr r4, [pc, #52] ; (8009334 <__libc_init_array+0x3c>)
  11340. 8009300: 1ba4 subs r4, r4, r6
  11341. 8009302: 10a4 asrs r4, r4, #2
  11342. 8009304: 42a5 cmp r5, r4
  11343. 8009306: d109 bne.n 800931c <__libc_init_array+0x24>
  11344. 8009308: f002 fc8c bl 800bc24 <_init>
  11345. 800930c: 2500 movs r5, #0
  11346. 800930e: 4e0a ldr r6, [pc, #40] ; (8009338 <__libc_init_array+0x40>)
  11347. 8009310: 4c0a ldr r4, [pc, #40] ; (800933c <__libc_init_array+0x44>)
  11348. 8009312: 1ba4 subs r4, r4, r6
  11349. 8009314: 10a4 asrs r4, r4, #2
  11350. 8009316: 42a5 cmp r5, r4
  11351. 8009318: d105 bne.n 8009326 <__libc_init_array+0x2e>
  11352. 800931a: bd70 pop {r4, r5, r6, pc}
  11353. 800931c: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  11354. 8009320: 4798 blx r3
  11355. 8009322: 3501 adds r5, #1
  11356. 8009324: e7ee b.n 8009304 <__libc_init_array+0xc>
  11357. 8009326: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  11358. 800932a: 4798 blx r3
  11359. 800932c: 3501 adds r5, #1
  11360. 800932e: e7f2 b.n 8009316 <__libc_init_array+0x1e>
  11361. 8009330: 0800c7f8 .word 0x0800c7f8
  11362. 8009334: 0800c7f8 .word 0x0800c7f8
  11363. 8009338: 0800c7f8 .word 0x0800c7f8
  11364. 800933c: 0800c7fc .word 0x0800c7fc
  11365. 08009340 <memcpy>:
  11366. 8009340: b510 push {r4, lr}
  11367. 8009342: 1e43 subs r3, r0, #1
  11368. 8009344: 440a add r2, r1
  11369. 8009346: 4291 cmp r1, r2
  11370. 8009348: d100 bne.n 800934c <memcpy+0xc>
  11371. 800934a: bd10 pop {r4, pc}
  11372. 800934c: f811 4b01 ldrb.w r4, [r1], #1
  11373. 8009350: f803 4f01 strb.w r4, [r3, #1]!
  11374. 8009354: e7f7 b.n 8009346 <memcpy+0x6>
  11375. 08009356 <memset>:
  11376. 8009356: 4603 mov r3, r0
  11377. 8009358: 4402 add r2, r0
  11378. 800935a: 4293 cmp r3, r2
  11379. 800935c: d100 bne.n 8009360 <memset+0xa>
  11380. 800935e: 4770 bx lr
  11381. 8009360: f803 1b01 strb.w r1, [r3], #1
  11382. 8009364: e7f9 b.n 800935a <memset+0x4>
  11383. 08009366 <__cvt>:
  11384. 8009366: 2b00 cmp r3, #0
  11385. 8009368: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  11386. 800936c: 461e mov r6, r3
  11387. 800936e: bfbb ittet lt
  11388. 8009370: f103 4300 addlt.w r3, r3, #2147483648 ; 0x80000000
  11389. 8009374: 461e movlt r6, r3
  11390. 8009376: 2300 movge r3, #0
  11391. 8009378: 232d movlt r3, #45 ; 0x2d
  11392. 800937a: b088 sub sp, #32
  11393. 800937c: 9f14 ldr r7, [sp, #80] ; 0x50
  11394. 800937e: 9912 ldr r1, [sp, #72] ; 0x48
  11395. 8009380: f027 0720 bic.w r7, r7, #32
  11396. 8009384: 2f46 cmp r7, #70 ; 0x46
  11397. 8009386: 4614 mov r4, r2
  11398. 8009388: 9d10 ldr r5, [sp, #64] ; 0x40
  11399. 800938a: f8dd a04c ldr.w sl, [sp, #76] ; 0x4c
  11400. 800938e: 700b strb r3, [r1, #0]
  11401. 8009390: d004 beq.n 800939c <__cvt+0x36>
  11402. 8009392: 2f45 cmp r7, #69 ; 0x45
  11403. 8009394: d100 bne.n 8009398 <__cvt+0x32>
  11404. 8009396: 3501 adds r5, #1
  11405. 8009398: 2302 movs r3, #2
  11406. 800939a: e000 b.n 800939e <__cvt+0x38>
  11407. 800939c: 2303 movs r3, #3
  11408. 800939e: aa07 add r2, sp, #28
  11409. 80093a0: 9204 str r2, [sp, #16]
  11410. 80093a2: aa06 add r2, sp, #24
  11411. 80093a4: 9203 str r2, [sp, #12]
  11412. 80093a6: e88d 0428 stmia.w sp, {r3, r5, sl}
  11413. 80093aa: 4622 mov r2, r4
  11414. 80093ac: 4633 mov r3, r6
  11415. 80093ae: f000 febb bl 800a128 <_dtoa_r>
  11416. 80093b2: 2f47 cmp r7, #71 ; 0x47
  11417. 80093b4: 4680 mov r8, r0
  11418. 80093b6: d102 bne.n 80093be <__cvt+0x58>
  11419. 80093b8: 9b11 ldr r3, [sp, #68] ; 0x44
  11420. 80093ba: 07db lsls r3, r3, #31
  11421. 80093bc: d526 bpl.n 800940c <__cvt+0xa6>
  11422. 80093be: 2f46 cmp r7, #70 ; 0x46
  11423. 80093c0: eb08 0905 add.w r9, r8, r5
  11424. 80093c4: d111 bne.n 80093ea <__cvt+0x84>
  11425. 80093c6: f898 3000 ldrb.w r3, [r8]
  11426. 80093ca: 2b30 cmp r3, #48 ; 0x30
  11427. 80093cc: d10a bne.n 80093e4 <__cvt+0x7e>
  11428. 80093ce: 2200 movs r2, #0
  11429. 80093d0: 2300 movs r3, #0
  11430. 80093d2: 4620 mov r0, r4
  11431. 80093d4: 4631 mov r1, r6
  11432. 80093d6: f7fb fb4f bl 8004a78 <__aeabi_dcmpeq>
  11433. 80093da: b918 cbnz r0, 80093e4 <__cvt+0x7e>
  11434. 80093dc: f1c5 0501 rsb r5, r5, #1
  11435. 80093e0: f8ca 5000 str.w r5, [sl]
  11436. 80093e4: f8da 3000 ldr.w r3, [sl]
  11437. 80093e8: 4499 add r9, r3
  11438. 80093ea: 2200 movs r2, #0
  11439. 80093ec: 2300 movs r3, #0
  11440. 80093ee: 4620 mov r0, r4
  11441. 80093f0: 4631 mov r1, r6
  11442. 80093f2: f7fb fb41 bl 8004a78 <__aeabi_dcmpeq>
  11443. 80093f6: b938 cbnz r0, 8009408 <__cvt+0xa2>
  11444. 80093f8: 2230 movs r2, #48 ; 0x30
  11445. 80093fa: 9b07 ldr r3, [sp, #28]
  11446. 80093fc: 4599 cmp r9, r3
  11447. 80093fe: d905 bls.n 800940c <__cvt+0xa6>
  11448. 8009400: 1c59 adds r1, r3, #1
  11449. 8009402: 9107 str r1, [sp, #28]
  11450. 8009404: 701a strb r2, [r3, #0]
  11451. 8009406: e7f8 b.n 80093fa <__cvt+0x94>
  11452. 8009408: f8cd 901c str.w r9, [sp, #28]
  11453. 800940c: 4640 mov r0, r8
  11454. 800940e: 9b07 ldr r3, [sp, #28]
  11455. 8009410: 9a15 ldr r2, [sp, #84] ; 0x54
  11456. 8009412: eba3 0308 sub.w r3, r3, r8
  11457. 8009416: 6013 str r3, [r2, #0]
  11458. 8009418: b008 add sp, #32
  11459. 800941a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  11460. 0800941e <__exponent>:
  11461. 800941e: 4603 mov r3, r0
  11462. 8009420: b5f7 push {r0, r1, r2, r4, r5, r6, r7, lr}
  11463. 8009422: 2900 cmp r1, #0
  11464. 8009424: f803 2b02 strb.w r2, [r3], #2
  11465. 8009428: bfb6 itet lt
  11466. 800942a: 222d movlt r2, #45 ; 0x2d
  11467. 800942c: 222b movge r2, #43 ; 0x2b
  11468. 800942e: 4249 neglt r1, r1
  11469. 8009430: 2909 cmp r1, #9
  11470. 8009432: 7042 strb r2, [r0, #1]
  11471. 8009434: dd21 ble.n 800947a <__exponent+0x5c>
  11472. 8009436: f10d 0207 add.w r2, sp, #7
  11473. 800943a: 4617 mov r7, r2
  11474. 800943c: 260a movs r6, #10
  11475. 800943e: fb91 f5f6 sdiv r5, r1, r6
  11476. 8009442: fb06 1115 mls r1, r6, r5, r1
  11477. 8009446: 2d09 cmp r5, #9
  11478. 8009448: f101 0130 add.w r1, r1, #48 ; 0x30
  11479. 800944c: f802 1c01 strb.w r1, [r2, #-1]
  11480. 8009450: f102 34ff add.w r4, r2, #4294967295
  11481. 8009454: 4629 mov r1, r5
  11482. 8009456: dc09 bgt.n 800946c <__exponent+0x4e>
  11483. 8009458: 3130 adds r1, #48 ; 0x30
  11484. 800945a: 3a02 subs r2, #2
  11485. 800945c: f804 1c01 strb.w r1, [r4, #-1]
  11486. 8009460: 42ba cmp r2, r7
  11487. 8009462: 461c mov r4, r3
  11488. 8009464: d304 bcc.n 8009470 <__exponent+0x52>
  11489. 8009466: 1a20 subs r0, r4, r0
  11490. 8009468: b003 add sp, #12
  11491. 800946a: bdf0 pop {r4, r5, r6, r7, pc}
  11492. 800946c: 4622 mov r2, r4
  11493. 800946e: e7e6 b.n 800943e <__exponent+0x20>
  11494. 8009470: f812 1b01 ldrb.w r1, [r2], #1
  11495. 8009474: f803 1b01 strb.w r1, [r3], #1
  11496. 8009478: e7f2 b.n 8009460 <__exponent+0x42>
  11497. 800947a: 2230 movs r2, #48 ; 0x30
  11498. 800947c: 461c mov r4, r3
  11499. 800947e: 4411 add r1, r2
  11500. 8009480: f804 2b02 strb.w r2, [r4], #2
  11501. 8009484: 7059 strb r1, [r3, #1]
  11502. 8009486: e7ee b.n 8009466 <__exponent+0x48>
  11503. 08009488 <_printf_float>:
  11504. 8009488: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  11505. 800948c: b091 sub sp, #68 ; 0x44
  11506. 800948e: 460c mov r4, r1
  11507. 8009490: 9f1a ldr r7, [sp, #104] ; 0x68
  11508. 8009492: 4693 mov fp, r2
  11509. 8009494: 461e mov r6, r3
  11510. 8009496: 4605 mov r5, r0
  11511. 8009498: f001 fd96 bl 800afc8 <_localeconv_r>
  11512. 800949c: 6803 ldr r3, [r0, #0]
  11513. 800949e: 4618 mov r0, r3
  11514. 80094a0: 9309 str r3, [sp, #36] ; 0x24
  11515. 80094a2: f7fa fec1 bl 8004228 <strlen>
  11516. 80094a6: 2300 movs r3, #0
  11517. 80094a8: 930e str r3, [sp, #56] ; 0x38
  11518. 80094aa: 683b ldr r3, [r7, #0]
  11519. 80094ac: 900a str r0, [sp, #40] ; 0x28
  11520. 80094ae: 3307 adds r3, #7
  11521. 80094b0: f023 0307 bic.w r3, r3, #7
  11522. 80094b4: f103 0208 add.w r2, r3, #8
  11523. 80094b8: f894 8018 ldrb.w r8, [r4, #24]
  11524. 80094bc: f8d4 a000 ldr.w sl, [r4]
  11525. 80094c0: 603a str r2, [r7, #0]
  11526. 80094c2: e9d3 2300 ldrd r2, r3, [r3]
  11527. 80094c6: e9c4 2312 strd r2, r3, [r4, #72] ; 0x48
  11528. 80094ca: f8d4 904c ldr.w r9, [r4, #76] ; 0x4c
  11529. 80094ce: 6ca7 ldr r7, [r4, #72] ; 0x48
  11530. 80094d0: f029 4300 bic.w r3, r9, #2147483648 ; 0x80000000
  11531. 80094d4: 930b str r3, [sp, #44] ; 0x2c
  11532. 80094d6: f04f 32ff mov.w r2, #4294967295
  11533. 80094da: 4ba6 ldr r3, [pc, #664] ; (8009774 <_printf_float+0x2ec>)
  11534. 80094dc: 4638 mov r0, r7
  11535. 80094de: 990b ldr r1, [sp, #44] ; 0x2c
  11536. 80094e0: f7fb fafc bl 8004adc <__aeabi_dcmpun>
  11537. 80094e4: 2800 cmp r0, #0
  11538. 80094e6: f040 81f7 bne.w 80098d8 <_printf_float+0x450>
  11539. 80094ea: f04f 32ff mov.w r2, #4294967295
  11540. 80094ee: 4ba1 ldr r3, [pc, #644] ; (8009774 <_printf_float+0x2ec>)
  11541. 80094f0: 4638 mov r0, r7
  11542. 80094f2: 990b ldr r1, [sp, #44] ; 0x2c
  11543. 80094f4: f7fb fad4 bl 8004aa0 <__aeabi_dcmple>
  11544. 80094f8: 2800 cmp r0, #0
  11545. 80094fa: f040 81ed bne.w 80098d8 <_printf_float+0x450>
  11546. 80094fe: 2200 movs r2, #0
  11547. 8009500: 2300 movs r3, #0
  11548. 8009502: 4638 mov r0, r7
  11549. 8009504: 4649 mov r1, r9
  11550. 8009506: f7fb fac1 bl 8004a8c <__aeabi_dcmplt>
  11551. 800950a: b110 cbz r0, 8009512 <_printf_float+0x8a>
  11552. 800950c: 232d movs r3, #45 ; 0x2d
  11553. 800950e: f884 3043 strb.w r3, [r4, #67] ; 0x43
  11554. 8009512: 4b99 ldr r3, [pc, #612] ; (8009778 <_printf_float+0x2f0>)
  11555. 8009514: 4f99 ldr r7, [pc, #612] ; (800977c <_printf_float+0x2f4>)
  11556. 8009516: f1b8 0f47 cmp.w r8, #71 ; 0x47
  11557. 800951a: bf98 it ls
  11558. 800951c: 461f movls r7, r3
  11559. 800951e: 2303 movs r3, #3
  11560. 8009520: f04f 0900 mov.w r9, #0
  11561. 8009524: 6123 str r3, [r4, #16]
  11562. 8009526: f02a 0304 bic.w r3, sl, #4
  11563. 800952a: 6023 str r3, [r4, #0]
  11564. 800952c: 9600 str r6, [sp, #0]
  11565. 800952e: 465b mov r3, fp
  11566. 8009530: aa0f add r2, sp, #60 ; 0x3c
  11567. 8009532: 4621 mov r1, r4
  11568. 8009534: 4628 mov r0, r5
  11569. 8009536: f000 f9df bl 80098f8 <_printf_common>
  11570. 800953a: 3001 adds r0, #1
  11571. 800953c: f040 809a bne.w 8009674 <_printf_float+0x1ec>
  11572. 8009540: f04f 30ff mov.w r0, #4294967295
  11573. 8009544: b011 add sp, #68 ; 0x44
  11574. 8009546: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  11575. 800954a: 6862 ldr r2, [r4, #4]
  11576. 800954c: a80e add r0, sp, #56 ; 0x38
  11577. 800954e: 1c53 adds r3, r2, #1
  11578. 8009550: f10d 0e34 add.w lr, sp, #52 ; 0x34
  11579. 8009554: f44a 6380 orr.w r3, sl, #1024 ; 0x400
  11580. 8009558: d141 bne.n 80095de <_printf_float+0x156>
  11581. 800955a: 2206 movs r2, #6
  11582. 800955c: 6062 str r2, [r4, #4]
  11583. 800955e: 2100 movs r1, #0
  11584. 8009560: 6023 str r3, [r4, #0]
  11585. 8009562: 9301 str r3, [sp, #4]
  11586. 8009564: 6863 ldr r3, [r4, #4]
  11587. 8009566: f10d 0233 add.w r2, sp, #51 ; 0x33
  11588. 800956a: 9005 str r0, [sp, #20]
  11589. 800956c: 9202 str r2, [sp, #8]
  11590. 800956e: 9300 str r3, [sp, #0]
  11591. 8009570: 463a mov r2, r7
  11592. 8009572: 464b mov r3, r9
  11593. 8009574: 9106 str r1, [sp, #24]
  11594. 8009576: f8cd 8010 str.w r8, [sp, #16]
  11595. 800957a: f8cd e00c str.w lr, [sp, #12]
  11596. 800957e: 4628 mov r0, r5
  11597. 8009580: f7ff fef1 bl 8009366 <__cvt>
  11598. 8009584: f008 03df and.w r3, r8, #223 ; 0xdf
  11599. 8009588: 2b47 cmp r3, #71 ; 0x47
  11600. 800958a: 4607 mov r7, r0
  11601. 800958c: d109 bne.n 80095a2 <_printf_float+0x11a>
  11602. 800958e: 9b0d ldr r3, [sp, #52] ; 0x34
  11603. 8009590: 1cd8 adds r0, r3, #3
  11604. 8009592: db02 blt.n 800959a <_printf_float+0x112>
  11605. 8009594: 6862 ldr r2, [r4, #4]
  11606. 8009596: 4293 cmp r3, r2
  11607. 8009598: dd59 ble.n 800964e <_printf_float+0x1c6>
  11608. 800959a: f1a8 0802 sub.w r8, r8, #2
  11609. 800959e: fa5f f888 uxtb.w r8, r8
  11610. 80095a2: f1b8 0f65 cmp.w r8, #101 ; 0x65
  11611. 80095a6: 990d ldr r1, [sp, #52] ; 0x34
  11612. 80095a8: d836 bhi.n 8009618 <_printf_float+0x190>
  11613. 80095aa: 3901 subs r1, #1
  11614. 80095ac: 4642 mov r2, r8
  11615. 80095ae: f104 0050 add.w r0, r4, #80 ; 0x50
  11616. 80095b2: 910d str r1, [sp, #52] ; 0x34
  11617. 80095b4: f7ff ff33 bl 800941e <__exponent>
  11618. 80095b8: 9a0e ldr r2, [sp, #56] ; 0x38
  11619. 80095ba: 4681 mov r9, r0
  11620. 80095bc: 1883 adds r3, r0, r2
  11621. 80095be: 2a01 cmp r2, #1
  11622. 80095c0: 6123 str r3, [r4, #16]
  11623. 80095c2: dc02 bgt.n 80095ca <_printf_float+0x142>
  11624. 80095c4: 6822 ldr r2, [r4, #0]
  11625. 80095c6: 07d1 lsls r1, r2, #31
  11626. 80095c8: d501 bpl.n 80095ce <_printf_float+0x146>
  11627. 80095ca: 3301 adds r3, #1
  11628. 80095cc: 6123 str r3, [r4, #16]
  11629. 80095ce: f89d 3033 ldrb.w r3, [sp, #51] ; 0x33
  11630. 80095d2: 2b00 cmp r3, #0
  11631. 80095d4: d0aa beq.n 800952c <_printf_float+0xa4>
  11632. 80095d6: 232d movs r3, #45 ; 0x2d
  11633. 80095d8: f884 3043 strb.w r3, [r4, #67] ; 0x43
  11634. 80095dc: e7a6 b.n 800952c <_printf_float+0xa4>
  11635. 80095de: f1b8 0f67 cmp.w r8, #103 ; 0x67
  11636. 80095e2: d002 beq.n 80095ea <_printf_float+0x162>
  11637. 80095e4: f1b8 0f47 cmp.w r8, #71 ; 0x47
  11638. 80095e8: d1b9 bne.n 800955e <_printf_float+0xd6>
  11639. 80095ea: b19a cbz r2, 8009614 <_printf_float+0x18c>
  11640. 80095ec: 2100 movs r1, #0
  11641. 80095ee: 9106 str r1, [sp, #24]
  11642. 80095f0: f10d 0133 add.w r1, sp, #51 ; 0x33
  11643. 80095f4: e88d 000c stmia.w sp, {r2, r3}
  11644. 80095f8: 6023 str r3, [r4, #0]
  11645. 80095fa: 9005 str r0, [sp, #20]
  11646. 80095fc: 463a mov r2, r7
  11647. 80095fe: f8cd 8010 str.w r8, [sp, #16]
  11648. 8009602: f8cd e00c str.w lr, [sp, #12]
  11649. 8009606: 9102 str r1, [sp, #8]
  11650. 8009608: 464b mov r3, r9
  11651. 800960a: 4628 mov r0, r5
  11652. 800960c: f7ff feab bl 8009366 <__cvt>
  11653. 8009610: 4607 mov r7, r0
  11654. 8009612: e7bc b.n 800958e <_printf_float+0x106>
  11655. 8009614: 2201 movs r2, #1
  11656. 8009616: e7a1 b.n 800955c <_printf_float+0xd4>
  11657. 8009618: f1b8 0f66 cmp.w r8, #102 ; 0x66
  11658. 800961c: d119 bne.n 8009652 <_printf_float+0x1ca>
  11659. 800961e: 2900 cmp r1, #0
  11660. 8009620: 6863 ldr r3, [r4, #4]
  11661. 8009622: dd0c ble.n 800963e <_printf_float+0x1b6>
  11662. 8009624: 6121 str r1, [r4, #16]
  11663. 8009626: b913 cbnz r3, 800962e <_printf_float+0x1a6>
  11664. 8009628: 6822 ldr r2, [r4, #0]
  11665. 800962a: 07d2 lsls r2, r2, #31
  11666. 800962c: d502 bpl.n 8009634 <_printf_float+0x1ac>
  11667. 800962e: 3301 adds r3, #1
  11668. 8009630: 440b add r3, r1
  11669. 8009632: 6123 str r3, [r4, #16]
  11670. 8009634: 9b0d ldr r3, [sp, #52] ; 0x34
  11671. 8009636: f04f 0900 mov.w r9, #0
  11672. 800963a: 65a3 str r3, [r4, #88] ; 0x58
  11673. 800963c: e7c7 b.n 80095ce <_printf_float+0x146>
  11674. 800963e: b913 cbnz r3, 8009646 <_printf_float+0x1be>
  11675. 8009640: 6822 ldr r2, [r4, #0]
  11676. 8009642: 07d0 lsls r0, r2, #31
  11677. 8009644: d501 bpl.n 800964a <_printf_float+0x1c2>
  11678. 8009646: 3302 adds r3, #2
  11679. 8009648: e7f3 b.n 8009632 <_printf_float+0x1aa>
  11680. 800964a: 2301 movs r3, #1
  11681. 800964c: e7f1 b.n 8009632 <_printf_float+0x1aa>
  11682. 800964e: f04f 0867 mov.w r8, #103 ; 0x67
  11683. 8009652: 9b0d ldr r3, [sp, #52] ; 0x34
  11684. 8009654: 9a0e ldr r2, [sp, #56] ; 0x38
  11685. 8009656: 4293 cmp r3, r2
  11686. 8009658: db05 blt.n 8009666 <_printf_float+0x1de>
  11687. 800965a: 6822 ldr r2, [r4, #0]
  11688. 800965c: 6123 str r3, [r4, #16]
  11689. 800965e: 07d1 lsls r1, r2, #31
  11690. 8009660: d5e8 bpl.n 8009634 <_printf_float+0x1ac>
  11691. 8009662: 3301 adds r3, #1
  11692. 8009664: e7e5 b.n 8009632 <_printf_float+0x1aa>
  11693. 8009666: 2b00 cmp r3, #0
  11694. 8009668: bfcc ite gt
  11695. 800966a: 2301 movgt r3, #1
  11696. 800966c: f1c3 0302 rsble r3, r3, #2
  11697. 8009670: 4413 add r3, r2
  11698. 8009672: e7de b.n 8009632 <_printf_float+0x1aa>
  11699. 8009674: 6823 ldr r3, [r4, #0]
  11700. 8009676: 055a lsls r2, r3, #21
  11701. 8009678: d407 bmi.n 800968a <_printf_float+0x202>
  11702. 800967a: 6923 ldr r3, [r4, #16]
  11703. 800967c: 463a mov r2, r7
  11704. 800967e: 4659 mov r1, fp
  11705. 8009680: 4628 mov r0, r5
  11706. 8009682: 47b0 blx r6
  11707. 8009684: 3001 adds r0, #1
  11708. 8009686: d12a bne.n 80096de <_printf_float+0x256>
  11709. 8009688: e75a b.n 8009540 <_printf_float+0xb8>
  11710. 800968a: f1b8 0f65 cmp.w r8, #101 ; 0x65
  11711. 800968e: f240 80dc bls.w 800984a <_printf_float+0x3c2>
  11712. 8009692: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  11713. 8009696: 2200 movs r2, #0
  11714. 8009698: 2300 movs r3, #0
  11715. 800969a: f7fb f9ed bl 8004a78 <__aeabi_dcmpeq>
  11716. 800969e: 2800 cmp r0, #0
  11717. 80096a0: d039 beq.n 8009716 <_printf_float+0x28e>
  11718. 80096a2: 2301 movs r3, #1
  11719. 80096a4: 4a36 ldr r2, [pc, #216] ; (8009780 <_printf_float+0x2f8>)
  11720. 80096a6: 4659 mov r1, fp
  11721. 80096a8: 4628 mov r0, r5
  11722. 80096aa: 47b0 blx r6
  11723. 80096ac: 3001 adds r0, #1
  11724. 80096ae: f43f af47 beq.w 8009540 <_printf_float+0xb8>
  11725. 80096b2: 9b0e ldr r3, [sp, #56] ; 0x38
  11726. 80096b4: 9a0d ldr r2, [sp, #52] ; 0x34
  11727. 80096b6: 429a cmp r2, r3
  11728. 80096b8: db02 blt.n 80096c0 <_printf_float+0x238>
  11729. 80096ba: 6823 ldr r3, [r4, #0]
  11730. 80096bc: 07d8 lsls r0, r3, #31
  11731. 80096be: d50e bpl.n 80096de <_printf_float+0x256>
  11732. 80096c0: 9b0a ldr r3, [sp, #40] ; 0x28
  11733. 80096c2: 9a09 ldr r2, [sp, #36] ; 0x24
  11734. 80096c4: 4659 mov r1, fp
  11735. 80096c6: 4628 mov r0, r5
  11736. 80096c8: 47b0 blx r6
  11737. 80096ca: 3001 adds r0, #1
  11738. 80096cc: f43f af38 beq.w 8009540 <_printf_float+0xb8>
  11739. 80096d0: 2700 movs r7, #0
  11740. 80096d2: f104 081a add.w r8, r4, #26
  11741. 80096d6: 9b0e ldr r3, [sp, #56] ; 0x38
  11742. 80096d8: 3b01 subs r3, #1
  11743. 80096da: 429f cmp r7, r3
  11744. 80096dc: db11 blt.n 8009702 <_printf_float+0x27a>
  11745. 80096de: 6823 ldr r3, [r4, #0]
  11746. 80096e0: 079f lsls r7, r3, #30
  11747. 80096e2: d508 bpl.n 80096f6 <_printf_float+0x26e>
  11748. 80096e4: 2700 movs r7, #0
  11749. 80096e6: f104 0819 add.w r8, r4, #25
  11750. 80096ea: 68e3 ldr r3, [r4, #12]
  11751. 80096ec: 9a0f ldr r2, [sp, #60] ; 0x3c
  11752. 80096ee: 1a9b subs r3, r3, r2
  11753. 80096f0: 429f cmp r7, r3
  11754. 80096f2: f2c0 80e7 blt.w 80098c4 <_printf_float+0x43c>
  11755. 80096f6: 68e0 ldr r0, [r4, #12]
  11756. 80096f8: 9b0f ldr r3, [sp, #60] ; 0x3c
  11757. 80096fa: 4298 cmp r0, r3
  11758. 80096fc: bfb8 it lt
  11759. 80096fe: 4618 movlt r0, r3
  11760. 8009700: e720 b.n 8009544 <_printf_float+0xbc>
  11761. 8009702: 2301 movs r3, #1
  11762. 8009704: 4642 mov r2, r8
  11763. 8009706: 4659 mov r1, fp
  11764. 8009708: 4628 mov r0, r5
  11765. 800970a: 47b0 blx r6
  11766. 800970c: 3001 adds r0, #1
  11767. 800970e: f43f af17 beq.w 8009540 <_printf_float+0xb8>
  11768. 8009712: 3701 adds r7, #1
  11769. 8009714: e7df b.n 80096d6 <_printf_float+0x24e>
  11770. 8009716: 9b0d ldr r3, [sp, #52] ; 0x34
  11771. 8009718: 2b00 cmp r3, #0
  11772. 800971a: dc33 bgt.n 8009784 <_printf_float+0x2fc>
  11773. 800971c: 2301 movs r3, #1
  11774. 800971e: 4a18 ldr r2, [pc, #96] ; (8009780 <_printf_float+0x2f8>)
  11775. 8009720: 4659 mov r1, fp
  11776. 8009722: 4628 mov r0, r5
  11777. 8009724: 47b0 blx r6
  11778. 8009726: 3001 adds r0, #1
  11779. 8009728: f43f af0a beq.w 8009540 <_printf_float+0xb8>
  11780. 800972c: 9b0d ldr r3, [sp, #52] ; 0x34
  11781. 800972e: b923 cbnz r3, 800973a <_printf_float+0x2b2>
  11782. 8009730: 9b0e ldr r3, [sp, #56] ; 0x38
  11783. 8009732: b913 cbnz r3, 800973a <_printf_float+0x2b2>
  11784. 8009734: 6823 ldr r3, [r4, #0]
  11785. 8009736: 07d9 lsls r1, r3, #31
  11786. 8009738: d5d1 bpl.n 80096de <_printf_float+0x256>
  11787. 800973a: 9b0a ldr r3, [sp, #40] ; 0x28
  11788. 800973c: 9a09 ldr r2, [sp, #36] ; 0x24
  11789. 800973e: 4659 mov r1, fp
  11790. 8009740: 4628 mov r0, r5
  11791. 8009742: 47b0 blx r6
  11792. 8009744: 3001 adds r0, #1
  11793. 8009746: f43f aefb beq.w 8009540 <_printf_float+0xb8>
  11794. 800974a: f04f 0800 mov.w r8, #0
  11795. 800974e: f104 091a add.w r9, r4, #26
  11796. 8009752: 9b0d ldr r3, [sp, #52] ; 0x34
  11797. 8009754: 425b negs r3, r3
  11798. 8009756: 4598 cmp r8, r3
  11799. 8009758: db01 blt.n 800975e <_printf_float+0x2d6>
  11800. 800975a: 9b0e ldr r3, [sp, #56] ; 0x38
  11801. 800975c: e78e b.n 800967c <_printf_float+0x1f4>
  11802. 800975e: 2301 movs r3, #1
  11803. 8009760: 464a mov r2, r9
  11804. 8009762: 4659 mov r1, fp
  11805. 8009764: 4628 mov r0, r5
  11806. 8009766: 47b0 blx r6
  11807. 8009768: 3001 adds r0, #1
  11808. 800976a: f43f aee9 beq.w 8009540 <_printf_float+0xb8>
  11809. 800976e: f108 0801 add.w r8, r8, #1
  11810. 8009772: e7ee b.n 8009752 <_printf_float+0x2ca>
  11811. 8009774: 7fefffff .word 0x7fefffff
  11812. 8009778: 0800c530 .word 0x0800c530
  11813. 800977c: 0800c534 .word 0x0800c534
  11814. 8009780: 0800c540 .word 0x0800c540
  11815. 8009784: 9a0e ldr r2, [sp, #56] ; 0x38
  11816. 8009786: 6da3 ldr r3, [r4, #88] ; 0x58
  11817. 8009788: 429a cmp r2, r3
  11818. 800978a: bfa8 it ge
  11819. 800978c: 461a movge r2, r3
  11820. 800978e: 2a00 cmp r2, #0
  11821. 8009790: 4690 mov r8, r2
  11822. 8009792: dc36 bgt.n 8009802 <_printf_float+0x37a>
  11823. 8009794: f04f 0a00 mov.w sl, #0
  11824. 8009798: f104 031a add.w r3, r4, #26
  11825. 800979c: ea28 78e8 bic.w r8, r8, r8, asr #31
  11826. 80097a0: 930b str r3, [sp, #44] ; 0x2c
  11827. 80097a2: f8d4 9058 ldr.w r9, [r4, #88] ; 0x58
  11828. 80097a6: eba9 0308 sub.w r3, r9, r8
  11829. 80097aa: 459a cmp sl, r3
  11830. 80097ac: db31 blt.n 8009812 <_printf_float+0x38a>
  11831. 80097ae: 9b0e ldr r3, [sp, #56] ; 0x38
  11832. 80097b0: 9a0d ldr r2, [sp, #52] ; 0x34
  11833. 80097b2: 429a cmp r2, r3
  11834. 80097b4: db38 blt.n 8009828 <_printf_float+0x3a0>
  11835. 80097b6: 6823 ldr r3, [r4, #0]
  11836. 80097b8: 07da lsls r2, r3, #31
  11837. 80097ba: d435 bmi.n 8009828 <_printf_float+0x3a0>
  11838. 80097bc: 9b0e ldr r3, [sp, #56] ; 0x38
  11839. 80097be: 990d ldr r1, [sp, #52] ; 0x34
  11840. 80097c0: eba3 0209 sub.w r2, r3, r9
  11841. 80097c4: eba3 0801 sub.w r8, r3, r1
  11842. 80097c8: 4590 cmp r8, r2
  11843. 80097ca: bfa8 it ge
  11844. 80097cc: 4690 movge r8, r2
  11845. 80097ce: f1b8 0f00 cmp.w r8, #0
  11846. 80097d2: dc31 bgt.n 8009838 <_printf_float+0x3b0>
  11847. 80097d4: 2700 movs r7, #0
  11848. 80097d6: ea28 78e8 bic.w r8, r8, r8, asr #31
  11849. 80097da: f104 091a add.w r9, r4, #26
  11850. 80097de: 9a0d ldr r2, [sp, #52] ; 0x34
  11851. 80097e0: 9b0e ldr r3, [sp, #56] ; 0x38
  11852. 80097e2: 1a9b subs r3, r3, r2
  11853. 80097e4: eba3 0308 sub.w r3, r3, r8
  11854. 80097e8: 429f cmp r7, r3
  11855. 80097ea: f6bf af78 bge.w 80096de <_printf_float+0x256>
  11856. 80097ee: 2301 movs r3, #1
  11857. 80097f0: 464a mov r2, r9
  11858. 80097f2: 4659 mov r1, fp
  11859. 80097f4: 4628 mov r0, r5
  11860. 80097f6: 47b0 blx r6
  11861. 80097f8: 3001 adds r0, #1
  11862. 80097fa: f43f aea1 beq.w 8009540 <_printf_float+0xb8>
  11863. 80097fe: 3701 adds r7, #1
  11864. 8009800: e7ed b.n 80097de <_printf_float+0x356>
  11865. 8009802: 4613 mov r3, r2
  11866. 8009804: 4659 mov r1, fp
  11867. 8009806: 463a mov r2, r7
  11868. 8009808: 4628 mov r0, r5
  11869. 800980a: 47b0 blx r6
  11870. 800980c: 3001 adds r0, #1
  11871. 800980e: d1c1 bne.n 8009794 <_printf_float+0x30c>
  11872. 8009810: e696 b.n 8009540 <_printf_float+0xb8>
  11873. 8009812: 2301 movs r3, #1
  11874. 8009814: 9a0b ldr r2, [sp, #44] ; 0x2c
  11875. 8009816: 4659 mov r1, fp
  11876. 8009818: 4628 mov r0, r5
  11877. 800981a: 47b0 blx r6
  11878. 800981c: 3001 adds r0, #1
  11879. 800981e: f43f ae8f beq.w 8009540 <_printf_float+0xb8>
  11880. 8009822: f10a 0a01 add.w sl, sl, #1
  11881. 8009826: e7bc b.n 80097a2 <_printf_float+0x31a>
  11882. 8009828: 9b0a ldr r3, [sp, #40] ; 0x28
  11883. 800982a: 9a09 ldr r2, [sp, #36] ; 0x24
  11884. 800982c: 4659 mov r1, fp
  11885. 800982e: 4628 mov r0, r5
  11886. 8009830: 47b0 blx r6
  11887. 8009832: 3001 adds r0, #1
  11888. 8009834: d1c2 bne.n 80097bc <_printf_float+0x334>
  11889. 8009836: e683 b.n 8009540 <_printf_float+0xb8>
  11890. 8009838: 4643 mov r3, r8
  11891. 800983a: eb07 0209 add.w r2, r7, r9
  11892. 800983e: 4659 mov r1, fp
  11893. 8009840: 4628 mov r0, r5
  11894. 8009842: 47b0 blx r6
  11895. 8009844: 3001 adds r0, #1
  11896. 8009846: d1c5 bne.n 80097d4 <_printf_float+0x34c>
  11897. 8009848: e67a b.n 8009540 <_printf_float+0xb8>
  11898. 800984a: 9a0e ldr r2, [sp, #56] ; 0x38
  11899. 800984c: 2a01 cmp r2, #1
  11900. 800984e: dc01 bgt.n 8009854 <_printf_float+0x3cc>
  11901. 8009850: 07db lsls r3, r3, #31
  11902. 8009852: d534 bpl.n 80098be <_printf_float+0x436>
  11903. 8009854: 2301 movs r3, #1
  11904. 8009856: 463a mov r2, r7
  11905. 8009858: 4659 mov r1, fp
  11906. 800985a: 4628 mov r0, r5
  11907. 800985c: 47b0 blx r6
  11908. 800985e: 3001 adds r0, #1
  11909. 8009860: f43f ae6e beq.w 8009540 <_printf_float+0xb8>
  11910. 8009864: 9b0a ldr r3, [sp, #40] ; 0x28
  11911. 8009866: 9a09 ldr r2, [sp, #36] ; 0x24
  11912. 8009868: 4659 mov r1, fp
  11913. 800986a: 4628 mov r0, r5
  11914. 800986c: 47b0 blx r6
  11915. 800986e: 3001 adds r0, #1
  11916. 8009870: f43f ae66 beq.w 8009540 <_printf_float+0xb8>
  11917. 8009874: e9d4 0112 ldrd r0, r1, [r4, #72] ; 0x48
  11918. 8009878: 2200 movs r2, #0
  11919. 800987a: 2300 movs r3, #0
  11920. 800987c: f7fb f8fc bl 8004a78 <__aeabi_dcmpeq>
  11921. 8009880: b150 cbz r0, 8009898 <_printf_float+0x410>
  11922. 8009882: 2700 movs r7, #0
  11923. 8009884: f104 081a add.w r8, r4, #26
  11924. 8009888: 9b0e ldr r3, [sp, #56] ; 0x38
  11925. 800988a: 3b01 subs r3, #1
  11926. 800988c: 429f cmp r7, r3
  11927. 800988e: db0c blt.n 80098aa <_printf_float+0x422>
  11928. 8009890: 464b mov r3, r9
  11929. 8009892: f104 0250 add.w r2, r4, #80 ; 0x50
  11930. 8009896: e6f2 b.n 800967e <_printf_float+0x1f6>
  11931. 8009898: 9b0e ldr r3, [sp, #56] ; 0x38
  11932. 800989a: 1c7a adds r2, r7, #1
  11933. 800989c: 3b01 subs r3, #1
  11934. 800989e: 4659 mov r1, fp
  11935. 80098a0: 4628 mov r0, r5
  11936. 80098a2: 47b0 blx r6
  11937. 80098a4: 3001 adds r0, #1
  11938. 80098a6: d1f3 bne.n 8009890 <_printf_float+0x408>
  11939. 80098a8: e64a b.n 8009540 <_printf_float+0xb8>
  11940. 80098aa: 2301 movs r3, #1
  11941. 80098ac: 4642 mov r2, r8
  11942. 80098ae: 4659 mov r1, fp
  11943. 80098b0: 4628 mov r0, r5
  11944. 80098b2: 47b0 blx r6
  11945. 80098b4: 3001 adds r0, #1
  11946. 80098b6: f43f ae43 beq.w 8009540 <_printf_float+0xb8>
  11947. 80098ba: 3701 adds r7, #1
  11948. 80098bc: e7e4 b.n 8009888 <_printf_float+0x400>
  11949. 80098be: 2301 movs r3, #1
  11950. 80098c0: 463a mov r2, r7
  11951. 80098c2: e7ec b.n 800989e <_printf_float+0x416>
  11952. 80098c4: 2301 movs r3, #1
  11953. 80098c6: 4642 mov r2, r8
  11954. 80098c8: 4659 mov r1, fp
  11955. 80098ca: 4628 mov r0, r5
  11956. 80098cc: 47b0 blx r6
  11957. 80098ce: 3001 adds r0, #1
  11958. 80098d0: f43f ae36 beq.w 8009540 <_printf_float+0xb8>
  11959. 80098d4: 3701 adds r7, #1
  11960. 80098d6: e708 b.n 80096ea <_printf_float+0x262>
  11961. 80098d8: 463a mov r2, r7
  11962. 80098da: 464b mov r3, r9
  11963. 80098dc: 4638 mov r0, r7
  11964. 80098de: 4649 mov r1, r9
  11965. 80098e0: f7fb f8fc bl 8004adc <__aeabi_dcmpun>
  11966. 80098e4: 2800 cmp r0, #0
  11967. 80098e6: f43f ae30 beq.w 800954a <_printf_float+0xc2>
  11968. 80098ea: 4b01 ldr r3, [pc, #4] ; (80098f0 <_printf_float+0x468>)
  11969. 80098ec: 4f01 ldr r7, [pc, #4] ; (80098f4 <_printf_float+0x46c>)
  11970. 80098ee: e612 b.n 8009516 <_printf_float+0x8e>
  11971. 80098f0: 0800c538 .word 0x0800c538
  11972. 80098f4: 0800c53c .word 0x0800c53c
  11973. 080098f8 <_printf_common>:
  11974. 80098f8: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  11975. 80098fc: 4691 mov r9, r2
  11976. 80098fe: 461f mov r7, r3
  11977. 8009900: 688a ldr r2, [r1, #8]
  11978. 8009902: 690b ldr r3, [r1, #16]
  11979. 8009904: 4606 mov r6, r0
  11980. 8009906: 4293 cmp r3, r2
  11981. 8009908: bfb8 it lt
  11982. 800990a: 4613 movlt r3, r2
  11983. 800990c: f8c9 3000 str.w r3, [r9]
  11984. 8009910: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  11985. 8009914: 460c mov r4, r1
  11986. 8009916: f8dd 8020 ldr.w r8, [sp, #32]
  11987. 800991a: b112 cbz r2, 8009922 <_printf_common+0x2a>
  11988. 800991c: 3301 adds r3, #1
  11989. 800991e: f8c9 3000 str.w r3, [r9]
  11990. 8009922: 6823 ldr r3, [r4, #0]
  11991. 8009924: 0699 lsls r1, r3, #26
  11992. 8009926: bf42 ittt mi
  11993. 8009928: f8d9 3000 ldrmi.w r3, [r9]
  11994. 800992c: 3302 addmi r3, #2
  11995. 800992e: f8c9 3000 strmi.w r3, [r9]
  11996. 8009932: 6825 ldr r5, [r4, #0]
  11997. 8009934: f015 0506 ands.w r5, r5, #6
  11998. 8009938: d107 bne.n 800994a <_printf_common+0x52>
  11999. 800993a: f104 0a19 add.w sl, r4, #25
  12000. 800993e: 68e3 ldr r3, [r4, #12]
  12001. 8009940: f8d9 2000 ldr.w r2, [r9]
  12002. 8009944: 1a9b subs r3, r3, r2
  12003. 8009946: 429d cmp r5, r3
  12004. 8009948: db2a blt.n 80099a0 <_printf_common+0xa8>
  12005. 800994a: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  12006. 800994e: 6822 ldr r2, [r4, #0]
  12007. 8009950: 3300 adds r3, #0
  12008. 8009952: bf18 it ne
  12009. 8009954: 2301 movne r3, #1
  12010. 8009956: 0692 lsls r2, r2, #26
  12011. 8009958: d42f bmi.n 80099ba <_printf_common+0xc2>
  12012. 800995a: f104 0243 add.w r2, r4, #67 ; 0x43
  12013. 800995e: 4639 mov r1, r7
  12014. 8009960: 4630 mov r0, r6
  12015. 8009962: 47c0 blx r8
  12016. 8009964: 3001 adds r0, #1
  12017. 8009966: d022 beq.n 80099ae <_printf_common+0xb6>
  12018. 8009968: 6823 ldr r3, [r4, #0]
  12019. 800996a: 68e5 ldr r5, [r4, #12]
  12020. 800996c: f003 0306 and.w r3, r3, #6
  12021. 8009970: 2b04 cmp r3, #4
  12022. 8009972: bf18 it ne
  12023. 8009974: 2500 movne r5, #0
  12024. 8009976: f8d9 2000 ldr.w r2, [r9]
  12025. 800997a: f04f 0900 mov.w r9, #0
  12026. 800997e: bf08 it eq
  12027. 8009980: 1aad subeq r5, r5, r2
  12028. 8009982: 68a3 ldr r3, [r4, #8]
  12029. 8009984: 6922 ldr r2, [r4, #16]
  12030. 8009986: bf08 it eq
  12031. 8009988: ea25 75e5 biceq.w r5, r5, r5, asr #31
  12032. 800998c: 4293 cmp r3, r2
  12033. 800998e: bfc4 itt gt
  12034. 8009990: 1a9b subgt r3, r3, r2
  12035. 8009992: 18ed addgt r5, r5, r3
  12036. 8009994: 341a adds r4, #26
  12037. 8009996: 454d cmp r5, r9
  12038. 8009998: d11b bne.n 80099d2 <_printf_common+0xda>
  12039. 800999a: 2000 movs r0, #0
  12040. 800999c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12041. 80099a0: 2301 movs r3, #1
  12042. 80099a2: 4652 mov r2, sl
  12043. 80099a4: 4639 mov r1, r7
  12044. 80099a6: 4630 mov r0, r6
  12045. 80099a8: 47c0 blx r8
  12046. 80099aa: 3001 adds r0, #1
  12047. 80099ac: d103 bne.n 80099b6 <_printf_common+0xbe>
  12048. 80099ae: f04f 30ff mov.w r0, #4294967295
  12049. 80099b2: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  12050. 80099b6: 3501 adds r5, #1
  12051. 80099b8: e7c1 b.n 800993e <_printf_common+0x46>
  12052. 80099ba: 2030 movs r0, #48 ; 0x30
  12053. 80099bc: 18e1 adds r1, r4, r3
  12054. 80099be: f881 0043 strb.w r0, [r1, #67] ; 0x43
  12055. 80099c2: 1c5a adds r2, r3, #1
  12056. 80099c4: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  12057. 80099c8: 4422 add r2, r4
  12058. 80099ca: 3302 adds r3, #2
  12059. 80099cc: f882 1043 strb.w r1, [r2, #67] ; 0x43
  12060. 80099d0: e7c3 b.n 800995a <_printf_common+0x62>
  12061. 80099d2: 2301 movs r3, #1
  12062. 80099d4: 4622 mov r2, r4
  12063. 80099d6: 4639 mov r1, r7
  12064. 80099d8: 4630 mov r0, r6
  12065. 80099da: 47c0 blx r8
  12066. 80099dc: 3001 adds r0, #1
  12067. 80099de: d0e6 beq.n 80099ae <_printf_common+0xb6>
  12068. 80099e0: f109 0901 add.w r9, r9, #1
  12069. 80099e4: e7d7 b.n 8009996 <_printf_common+0x9e>
  12070. ...
  12071. 080099e8 <_printf_i>:
  12072. 80099e8: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  12073. 80099ec: 4617 mov r7, r2
  12074. 80099ee: 7e0a ldrb r2, [r1, #24]
  12075. 80099f0: b085 sub sp, #20
  12076. 80099f2: 2a6e cmp r2, #110 ; 0x6e
  12077. 80099f4: 4698 mov r8, r3
  12078. 80099f6: 4606 mov r6, r0
  12079. 80099f8: 460c mov r4, r1
  12080. 80099fa: 9b0c ldr r3, [sp, #48] ; 0x30
  12081. 80099fc: f101 0e43 add.w lr, r1, #67 ; 0x43
  12082. 8009a00: f000 80bc beq.w 8009b7c <_printf_i+0x194>
  12083. 8009a04: d81a bhi.n 8009a3c <_printf_i+0x54>
  12084. 8009a06: 2a63 cmp r2, #99 ; 0x63
  12085. 8009a08: d02e beq.n 8009a68 <_printf_i+0x80>
  12086. 8009a0a: d80a bhi.n 8009a22 <_printf_i+0x3a>
  12087. 8009a0c: 2a00 cmp r2, #0
  12088. 8009a0e: f000 80c8 beq.w 8009ba2 <_printf_i+0x1ba>
  12089. 8009a12: 2a58 cmp r2, #88 ; 0x58
  12090. 8009a14: f000 808a beq.w 8009b2c <_printf_i+0x144>
  12091. 8009a18: f104 0542 add.w r5, r4, #66 ; 0x42
  12092. 8009a1c: f884 2042 strb.w r2, [r4, #66] ; 0x42
  12093. 8009a20: e02a b.n 8009a78 <_printf_i+0x90>
  12094. 8009a22: 2a64 cmp r2, #100 ; 0x64
  12095. 8009a24: d001 beq.n 8009a2a <_printf_i+0x42>
  12096. 8009a26: 2a69 cmp r2, #105 ; 0x69
  12097. 8009a28: d1f6 bne.n 8009a18 <_printf_i+0x30>
  12098. 8009a2a: 6821 ldr r1, [r4, #0]
  12099. 8009a2c: 681a ldr r2, [r3, #0]
  12100. 8009a2e: f011 0f80 tst.w r1, #128 ; 0x80
  12101. 8009a32: d023 beq.n 8009a7c <_printf_i+0x94>
  12102. 8009a34: 1d11 adds r1, r2, #4
  12103. 8009a36: 6019 str r1, [r3, #0]
  12104. 8009a38: 6813 ldr r3, [r2, #0]
  12105. 8009a3a: e027 b.n 8009a8c <_printf_i+0xa4>
  12106. 8009a3c: 2a73 cmp r2, #115 ; 0x73
  12107. 8009a3e: f000 80b4 beq.w 8009baa <_printf_i+0x1c2>
  12108. 8009a42: d808 bhi.n 8009a56 <_printf_i+0x6e>
  12109. 8009a44: 2a6f cmp r2, #111 ; 0x6f
  12110. 8009a46: d02a beq.n 8009a9e <_printf_i+0xb6>
  12111. 8009a48: 2a70 cmp r2, #112 ; 0x70
  12112. 8009a4a: d1e5 bne.n 8009a18 <_printf_i+0x30>
  12113. 8009a4c: 680a ldr r2, [r1, #0]
  12114. 8009a4e: f042 0220 orr.w r2, r2, #32
  12115. 8009a52: 600a str r2, [r1, #0]
  12116. 8009a54: e003 b.n 8009a5e <_printf_i+0x76>
  12117. 8009a56: 2a75 cmp r2, #117 ; 0x75
  12118. 8009a58: d021 beq.n 8009a9e <_printf_i+0xb6>
  12119. 8009a5a: 2a78 cmp r2, #120 ; 0x78
  12120. 8009a5c: d1dc bne.n 8009a18 <_printf_i+0x30>
  12121. 8009a5e: 2278 movs r2, #120 ; 0x78
  12122. 8009a60: 496f ldr r1, [pc, #444] ; (8009c20 <_printf_i+0x238>)
  12123. 8009a62: f884 2045 strb.w r2, [r4, #69] ; 0x45
  12124. 8009a66: e064 b.n 8009b32 <_printf_i+0x14a>
  12125. 8009a68: 681a ldr r2, [r3, #0]
  12126. 8009a6a: f101 0542 add.w r5, r1, #66 ; 0x42
  12127. 8009a6e: 1d11 adds r1, r2, #4
  12128. 8009a70: 6019 str r1, [r3, #0]
  12129. 8009a72: 6813 ldr r3, [r2, #0]
  12130. 8009a74: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12131. 8009a78: 2301 movs r3, #1
  12132. 8009a7a: e0a3 b.n 8009bc4 <_printf_i+0x1dc>
  12133. 8009a7c: f011 0f40 tst.w r1, #64 ; 0x40
  12134. 8009a80: f102 0104 add.w r1, r2, #4
  12135. 8009a84: 6019 str r1, [r3, #0]
  12136. 8009a86: d0d7 beq.n 8009a38 <_printf_i+0x50>
  12137. 8009a88: f9b2 3000 ldrsh.w r3, [r2]
  12138. 8009a8c: 2b00 cmp r3, #0
  12139. 8009a8e: da03 bge.n 8009a98 <_printf_i+0xb0>
  12140. 8009a90: 222d movs r2, #45 ; 0x2d
  12141. 8009a92: 425b negs r3, r3
  12142. 8009a94: f884 2043 strb.w r2, [r4, #67] ; 0x43
  12143. 8009a98: 4962 ldr r1, [pc, #392] ; (8009c24 <_printf_i+0x23c>)
  12144. 8009a9a: 220a movs r2, #10
  12145. 8009a9c: e017 b.n 8009ace <_printf_i+0xe6>
  12146. 8009a9e: 6820 ldr r0, [r4, #0]
  12147. 8009aa0: 6819 ldr r1, [r3, #0]
  12148. 8009aa2: f010 0f80 tst.w r0, #128 ; 0x80
  12149. 8009aa6: d003 beq.n 8009ab0 <_printf_i+0xc8>
  12150. 8009aa8: 1d08 adds r0, r1, #4
  12151. 8009aaa: 6018 str r0, [r3, #0]
  12152. 8009aac: 680b ldr r3, [r1, #0]
  12153. 8009aae: e006 b.n 8009abe <_printf_i+0xd6>
  12154. 8009ab0: f010 0f40 tst.w r0, #64 ; 0x40
  12155. 8009ab4: f101 0004 add.w r0, r1, #4
  12156. 8009ab8: 6018 str r0, [r3, #0]
  12157. 8009aba: d0f7 beq.n 8009aac <_printf_i+0xc4>
  12158. 8009abc: 880b ldrh r3, [r1, #0]
  12159. 8009abe: 2a6f cmp r2, #111 ; 0x6f
  12160. 8009ac0: bf14 ite ne
  12161. 8009ac2: 220a movne r2, #10
  12162. 8009ac4: 2208 moveq r2, #8
  12163. 8009ac6: 4957 ldr r1, [pc, #348] ; (8009c24 <_printf_i+0x23c>)
  12164. 8009ac8: 2000 movs r0, #0
  12165. 8009aca: f884 0043 strb.w r0, [r4, #67] ; 0x43
  12166. 8009ace: 6865 ldr r5, [r4, #4]
  12167. 8009ad0: 2d00 cmp r5, #0
  12168. 8009ad2: 60a5 str r5, [r4, #8]
  12169. 8009ad4: f2c0 809c blt.w 8009c10 <_printf_i+0x228>
  12170. 8009ad8: 6820 ldr r0, [r4, #0]
  12171. 8009ada: f020 0004 bic.w r0, r0, #4
  12172. 8009ade: 6020 str r0, [r4, #0]
  12173. 8009ae0: 2b00 cmp r3, #0
  12174. 8009ae2: d13f bne.n 8009b64 <_printf_i+0x17c>
  12175. 8009ae4: 2d00 cmp r5, #0
  12176. 8009ae6: f040 8095 bne.w 8009c14 <_printf_i+0x22c>
  12177. 8009aea: 4675 mov r5, lr
  12178. 8009aec: 2a08 cmp r2, #8
  12179. 8009aee: d10b bne.n 8009b08 <_printf_i+0x120>
  12180. 8009af0: 6823 ldr r3, [r4, #0]
  12181. 8009af2: 07da lsls r2, r3, #31
  12182. 8009af4: d508 bpl.n 8009b08 <_printf_i+0x120>
  12183. 8009af6: 6923 ldr r3, [r4, #16]
  12184. 8009af8: 6862 ldr r2, [r4, #4]
  12185. 8009afa: 429a cmp r2, r3
  12186. 8009afc: bfde ittt le
  12187. 8009afe: 2330 movle r3, #48 ; 0x30
  12188. 8009b00: f805 3c01 strble.w r3, [r5, #-1]
  12189. 8009b04: f105 35ff addle.w r5, r5, #4294967295
  12190. 8009b08: ebae 0305 sub.w r3, lr, r5
  12191. 8009b0c: 6123 str r3, [r4, #16]
  12192. 8009b0e: f8cd 8000 str.w r8, [sp]
  12193. 8009b12: 463b mov r3, r7
  12194. 8009b14: aa03 add r2, sp, #12
  12195. 8009b16: 4621 mov r1, r4
  12196. 8009b18: 4630 mov r0, r6
  12197. 8009b1a: f7ff feed bl 80098f8 <_printf_common>
  12198. 8009b1e: 3001 adds r0, #1
  12199. 8009b20: d155 bne.n 8009bce <_printf_i+0x1e6>
  12200. 8009b22: f04f 30ff mov.w r0, #4294967295
  12201. 8009b26: b005 add sp, #20
  12202. 8009b28: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  12203. 8009b2c: f881 2045 strb.w r2, [r1, #69] ; 0x45
  12204. 8009b30: 493c ldr r1, [pc, #240] ; (8009c24 <_printf_i+0x23c>)
  12205. 8009b32: 6822 ldr r2, [r4, #0]
  12206. 8009b34: 6818 ldr r0, [r3, #0]
  12207. 8009b36: f012 0f80 tst.w r2, #128 ; 0x80
  12208. 8009b3a: f100 0504 add.w r5, r0, #4
  12209. 8009b3e: 601d str r5, [r3, #0]
  12210. 8009b40: d001 beq.n 8009b46 <_printf_i+0x15e>
  12211. 8009b42: 6803 ldr r3, [r0, #0]
  12212. 8009b44: e002 b.n 8009b4c <_printf_i+0x164>
  12213. 8009b46: 0655 lsls r5, r2, #25
  12214. 8009b48: d5fb bpl.n 8009b42 <_printf_i+0x15a>
  12215. 8009b4a: 8803 ldrh r3, [r0, #0]
  12216. 8009b4c: 07d0 lsls r0, r2, #31
  12217. 8009b4e: bf44 itt mi
  12218. 8009b50: f042 0220 orrmi.w r2, r2, #32
  12219. 8009b54: 6022 strmi r2, [r4, #0]
  12220. 8009b56: b91b cbnz r3, 8009b60 <_printf_i+0x178>
  12221. 8009b58: 6822 ldr r2, [r4, #0]
  12222. 8009b5a: f022 0220 bic.w r2, r2, #32
  12223. 8009b5e: 6022 str r2, [r4, #0]
  12224. 8009b60: 2210 movs r2, #16
  12225. 8009b62: e7b1 b.n 8009ac8 <_printf_i+0xe0>
  12226. 8009b64: 4675 mov r5, lr
  12227. 8009b66: fbb3 f0f2 udiv r0, r3, r2
  12228. 8009b6a: fb02 3310 mls r3, r2, r0, r3
  12229. 8009b6e: 5ccb ldrb r3, [r1, r3]
  12230. 8009b70: f805 3d01 strb.w r3, [r5, #-1]!
  12231. 8009b74: 4603 mov r3, r0
  12232. 8009b76: 2800 cmp r0, #0
  12233. 8009b78: d1f5 bne.n 8009b66 <_printf_i+0x17e>
  12234. 8009b7a: e7b7 b.n 8009aec <_printf_i+0x104>
  12235. 8009b7c: 6808 ldr r0, [r1, #0]
  12236. 8009b7e: 681a ldr r2, [r3, #0]
  12237. 8009b80: f010 0f80 tst.w r0, #128 ; 0x80
  12238. 8009b84: 6949 ldr r1, [r1, #20]
  12239. 8009b86: d004 beq.n 8009b92 <_printf_i+0x1aa>
  12240. 8009b88: 1d10 adds r0, r2, #4
  12241. 8009b8a: 6018 str r0, [r3, #0]
  12242. 8009b8c: 6813 ldr r3, [r2, #0]
  12243. 8009b8e: 6019 str r1, [r3, #0]
  12244. 8009b90: e007 b.n 8009ba2 <_printf_i+0x1ba>
  12245. 8009b92: f010 0f40 tst.w r0, #64 ; 0x40
  12246. 8009b96: f102 0004 add.w r0, r2, #4
  12247. 8009b9a: 6018 str r0, [r3, #0]
  12248. 8009b9c: 6813 ldr r3, [r2, #0]
  12249. 8009b9e: d0f6 beq.n 8009b8e <_printf_i+0x1a6>
  12250. 8009ba0: 8019 strh r1, [r3, #0]
  12251. 8009ba2: 2300 movs r3, #0
  12252. 8009ba4: 4675 mov r5, lr
  12253. 8009ba6: 6123 str r3, [r4, #16]
  12254. 8009ba8: e7b1 b.n 8009b0e <_printf_i+0x126>
  12255. 8009baa: 681a ldr r2, [r3, #0]
  12256. 8009bac: 1d11 adds r1, r2, #4
  12257. 8009bae: 6019 str r1, [r3, #0]
  12258. 8009bb0: 6815 ldr r5, [r2, #0]
  12259. 8009bb2: 2100 movs r1, #0
  12260. 8009bb4: 6862 ldr r2, [r4, #4]
  12261. 8009bb6: 4628 mov r0, r5
  12262. 8009bb8: f001 fa80 bl 800b0bc <memchr>
  12263. 8009bbc: b108 cbz r0, 8009bc2 <_printf_i+0x1da>
  12264. 8009bbe: 1b40 subs r0, r0, r5
  12265. 8009bc0: 6060 str r0, [r4, #4]
  12266. 8009bc2: 6863 ldr r3, [r4, #4]
  12267. 8009bc4: 6123 str r3, [r4, #16]
  12268. 8009bc6: 2300 movs r3, #0
  12269. 8009bc8: f884 3043 strb.w r3, [r4, #67] ; 0x43
  12270. 8009bcc: e79f b.n 8009b0e <_printf_i+0x126>
  12271. 8009bce: 6923 ldr r3, [r4, #16]
  12272. 8009bd0: 462a mov r2, r5
  12273. 8009bd2: 4639 mov r1, r7
  12274. 8009bd4: 4630 mov r0, r6
  12275. 8009bd6: 47c0 blx r8
  12276. 8009bd8: 3001 adds r0, #1
  12277. 8009bda: d0a2 beq.n 8009b22 <_printf_i+0x13a>
  12278. 8009bdc: 6823 ldr r3, [r4, #0]
  12279. 8009bde: 079b lsls r3, r3, #30
  12280. 8009be0: d507 bpl.n 8009bf2 <_printf_i+0x20a>
  12281. 8009be2: 2500 movs r5, #0
  12282. 8009be4: f104 0919 add.w r9, r4, #25
  12283. 8009be8: 68e3 ldr r3, [r4, #12]
  12284. 8009bea: 9a03 ldr r2, [sp, #12]
  12285. 8009bec: 1a9b subs r3, r3, r2
  12286. 8009bee: 429d cmp r5, r3
  12287. 8009bf0: db05 blt.n 8009bfe <_printf_i+0x216>
  12288. 8009bf2: 68e0 ldr r0, [r4, #12]
  12289. 8009bf4: 9b03 ldr r3, [sp, #12]
  12290. 8009bf6: 4298 cmp r0, r3
  12291. 8009bf8: bfb8 it lt
  12292. 8009bfa: 4618 movlt r0, r3
  12293. 8009bfc: e793 b.n 8009b26 <_printf_i+0x13e>
  12294. 8009bfe: 2301 movs r3, #1
  12295. 8009c00: 464a mov r2, r9
  12296. 8009c02: 4639 mov r1, r7
  12297. 8009c04: 4630 mov r0, r6
  12298. 8009c06: 47c0 blx r8
  12299. 8009c08: 3001 adds r0, #1
  12300. 8009c0a: d08a beq.n 8009b22 <_printf_i+0x13a>
  12301. 8009c0c: 3501 adds r5, #1
  12302. 8009c0e: e7eb b.n 8009be8 <_printf_i+0x200>
  12303. 8009c10: 2b00 cmp r3, #0
  12304. 8009c12: d1a7 bne.n 8009b64 <_printf_i+0x17c>
  12305. 8009c14: 780b ldrb r3, [r1, #0]
  12306. 8009c16: f104 0542 add.w r5, r4, #66 ; 0x42
  12307. 8009c1a: f884 3042 strb.w r3, [r4, #66] ; 0x42
  12308. 8009c1e: e765 b.n 8009aec <_printf_i+0x104>
  12309. 8009c20: 0800c553 .word 0x0800c553
  12310. 8009c24: 0800c542 .word 0x0800c542
  12311. 08009c28 <iprintf>:
  12312. 8009c28: b40f push {r0, r1, r2, r3}
  12313. 8009c2a: 4b0a ldr r3, [pc, #40] ; (8009c54 <iprintf+0x2c>)
  12314. 8009c2c: b513 push {r0, r1, r4, lr}
  12315. 8009c2e: 681c ldr r4, [r3, #0]
  12316. 8009c30: b124 cbz r4, 8009c3c <iprintf+0x14>
  12317. 8009c32: 69a3 ldr r3, [r4, #24]
  12318. 8009c34: b913 cbnz r3, 8009c3c <iprintf+0x14>
  12319. 8009c36: 4620 mov r0, r4
  12320. 8009c38: f001 f93c bl 800aeb4 <__sinit>
  12321. 8009c3c: ab05 add r3, sp, #20
  12322. 8009c3e: 9a04 ldr r2, [sp, #16]
  12323. 8009c40: 68a1 ldr r1, [r4, #8]
  12324. 8009c42: 4620 mov r0, r4
  12325. 8009c44: 9301 str r3, [sp, #4]
  12326. 8009c46: f001 fdf9 bl 800b83c <_vfiprintf_r>
  12327. 8009c4a: b002 add sp, #8
  12328. 8009c4c: e8bd 4010 ldmia.w sp!, {r4, lr}
  12329. 8009c50: b004 add sp, #16
  12330. 8009c52: 4770 bx lr
  12331. 8009c54: 20000234 .word 0x20000234
  12332. 08009c58 <_puts_r>:
  12333. 8009c58: b570 push {r4, r5, r6, lr}
  12334. 8009c5a: 460e mov r6, r1
  12335. 8009c5c: 4605 mov r5, r0
  12336. 8009c5e: b118 cbz r0, 8009c68 <_puts_r+0x10>
  12337. 8009c60: 6983 ldr r3, [r0, #24]
  12338. 8009c62: b90b cbnz r3, 8009c68 <_puts_r+0x10>
  12339. 8009c64: f001 f926 bl 800aeb4 <__sinit>
  12340. 8009c68: 69ab ldr r3, [r5, #24]
  12341. 8009c6a: 68ac ldr r4, [r5, #8]
  12342. 8009c6c: b913 cbnz r3, 8009c74 <_puts_r+0x1c>
  12343. 8009c6e: 4628 mov r0, r5
  12344. 8009c70: f001 f920 bl 800aeb4 <__sinit>
  12345. 8009c74: 4b23 ldr r3, [pc, #140] ; (8009d04 <_puts_r+0xac>)
  12346. 8009c76: 429c cmp r4, r3
  12347. 8009c78: d117 bne.n 8009caa <_puts_r+0x52>
  12348. 8009c7a: 686c ldr r4, [r5, #4]
  12349. 8009c7c: 89a3 ldrh r3, [r4, #12]
  12350. 8009c7e: 071b lsls r3, r3, #28
  12351. 8009c80: d51d bpl.n 8009cbe <_puts_r+0x66>
  12352. 8009c82: 6923 ldr r3, [r4, #16]
  12353. 8009c84: b1db cbz r3, 8009cbe <_puts_r+0x66>
  12354. 8009c86: 3e01 subs r6, #1
  12355. 8009c88: 68a3 ldr r3, [r4, #8]
  12356. 8009c8a: f816 1f01 ldrb.w r1, [r6, #1]!
  12357. 8009c8e: 3b01 subs r3, #1
  12358. 8009c90: 60a3 str r3, [r4, #8]
  12359. 8009c92: b9e9 cbnz r1, 8009cd0 <_puts_r+0x78>
  12360. 8009c94: 2b00 cmp r3, #0
  12361. 8009c96: da2e bge.n 8009cf6 <_puts_r+0x9e>
  12362. 8009c98: 4622 mov r2, r4
  12363. 8009c9a: 210a movs r1, #10
  12364. 8009c9c: 4628 mov r0, r5
  12365. 8009c9e: f000 f8f5 bl 8009e8c <__swbuf_r>
  12366. 8009ca2: 3001 adds r0, #1
  12367. 8009ca4: d011 beq.n 8009cca <_puts_r+0x72>
  12368. 8009ca6: 200a movs r0, #10
  12369. 8009ca8: bd70 pop {r4, r5, r6, pc}
  12370. 8009caa: 4b17 ldr r3, [pc, #92] ; (8009d08 <_puts_r+0xb0>)
  12371. 8009cac: 429c cmp r4, r3
  12372. 8009cae: d101 bne.n 8009cb4 <_puts_r+0x5c>
  12373. 8009cb0: 68ac ldr r4, [r5, #8]
  12374. 8009cb2: e7e3 b.n 8009c7c <_puts_r+0x24>
  12375. 8009cb4: 4b15 ldr r3, [pc, #84] ; (8009d0c <_puts_r+0xb4>)
  12376. 8009cb6: 429c cmp r4, r3
  12377. 8009cb8: bf08 it eq
  12378. 8009cba: 68ec ldreq r4, [r5, #12]
  12379. 8009cbc: e7de b.n 8009c7c <_puts_r+0x24>
  12380. 8009cbe: 4621 mov r1, r4
  12381. 8009cc0: 4628 mov r0, r5
  12382. 8009cc2: f000 f935 bl 8009f30 <__swsetup_r>
  12383. 8009cc6: 2800 cmp r0, #0
  12384. 8009cc8: d0dd beq.n 8009c86 <_puts_r+0x2e>
  12385. 8009cca: f04f 30ff mov.w r0, #4294967295
  12386. 8009cce: bd70 pop {r4, r5, r6, pc}
  12387. 8009cd0: 2b00 cmp r3, #0
  12388. 8009cd2: da04 bge.n 8009cde <_puts_r+0x86>
  12389. 8009cd4: 69a2 ldr r2, [r4, #24]
  12390. 8009cd6: 4293 cmp r3, r2
  12391. 8009cd8: db06 blt.n 8009ce8 <_puts_r+0x90>
  12392. 8009cda: 290a cmp r1, #10
  12393. 8009cdc: d004 beq.n 8009ce8 <_puts_r+0x90>
  12394. 8009cde: 6823 ldr r3, [r4, #0]
  12395. 8009ce0: 1c5a adds r2, r3, #1
  12396. 8009ce2: 6022 str r2, [r4, #0]
  12397. 8009ce4: 7019 strb r1, [r3, #0]
  12398. 8009ce6: e7cf b.n 8009c88 <_puts_r+0x30>
  12399. 8009ce8: 4622 mov r2, r4
  12400. 8009cea: 4628 mov r0, r5
  12401. 8009cec: f000 f8ce bl 8009e8c <__swbuf_r>
  12402. 8009cf0: 3001 adds r0, #1
  12403. 8009cf2: d1c9 bne.n 8009c88 <_puts_r+0x30>
  12404. 8009cf4: e7e9 b.n 8009cca <_puts_r+0x72>
  12405. 8009cf6: 200a movs r0, #10
  12406. 8009cf8: 6823 ldr r3, [r4, #0]
  12407. 8009cfa: 1c5a adds r2, r3, #1
  12408. 8009cfc: 6022 str r2, [r4, #0]
  12409. 8009cfe: 7018 strb r0, [r3, #0]
  12410. 8009d00: bd70 pop {r4, r5, r6, pc}
  12411. 8009d02: bf00 nop
  12412. 8009d04: 0800c594 .word 0x0800c594
  12413. 8009d08: 0800c5b4 .word 0x0800c5b4
  12414. 8009d0c: 0800c574 .word 0x0800c574
  12415. 08009d10 <puts>:
  12416. 8009d10: 4b02 ldr r3, [pc, #8] ; (8009d1c <puts+0xc>)
  12417. 8009d12: 4601 mov r1, r0
  12418. 8009d14: 6818 ldr r0, [r3, #0]
  12419. 8009d16: f7ff bf9f b.w 8009c58 <_puts_r>
  12420. 8009d1a: bf00 nop
  12421. 8009d1c: 20000234 .word 0x20000234
  12422. 08009d20 <setbuf>:
  12423. 8009d20: 2900 cmp r1, #0
  12424. 8009d22: f44f 6380 mov.w r3, #1024 ; 0x400
  12425. 8009d26: bf0c ite eq
  12426. 8009d28: 2202 moveq r2, #2
  12427. 8009d2a: 2200 movne r2, #0
  12428. 8009d2c: f000 b800 b.w 8009d30 <setvbuf>
  12429. 08009d30 <setvbuf>:
  12430. 8009d30: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  12431. 8009d34: 461d mov r5, r3
  12432. 8009d36: 4b51 ldr r3, [pc, #324] ; (8009e7c <setvbuf+0x14c>)
  12433. 8009d38: 4604 mov r4, r0
  12434. 8009d3a: 681e ldr r6, [r3, #0]
  12435. 8009d3c: 460f mov r7, r1
  12436. 8009d3e: 4690 mov r8, r2
  12437. 8009d40: b126 cbz r6, 8009d4c <setvbuf+0x1c>
  12438. 8009d42: 69b3 ldr r3, [r6, #24]
  12439. 8009d44: b913 cbnz r3, 8009d4c <setvbuf+0x1c>
  12440. 8009d46: 4630 mov r0, r6
  12441. 8009d48: f001 f8b4 bl 800aeb4 <__sinit>
  12442. 8009d4c: 4b4c ldr r3, [pc, #304] ; (8009e80 <setvbuf+0x150>)
  12443. 8009d4e: 429c cmp r4, r3
  12444. 8009d50: d152 bne.n 8009df8 <setvbuf+0xc8>
  12445. 8009d52: 6874 ldr r4, [r6, #4]
  12446. 8009d54: f1b8 0f02 cmp.w r8, #2
  12447. 8009d58: d006 beq.n 8009d68 <setvbuf+0x38>
  12448. 8009d5a: f1b8 0f01 cmp.w r8, #1
  12449. 8009d5e: f200 8089 bhi.w 8009e74 <setvbuf+0x144>
  12450. 8009d62: 2d00 cmp r5, #0
  12451. 8009d64: f2c0 8086 blt.w 8009e74 <setvbuf+0x144>
  12452. 8009d68: 4621 mov r1, r4
  12453. 8009d6a: 4630 mov r0, r6
  12454. 8009d6c: f001 f838 bl 800ade0 <_fflush_r>
  12455. 8009d70: 6b61 ldr r1, [r4, #52] ; 0x34
  12456. 8009d72: b141 cbz r1, 8009d86 <setvbuf+0x56>
  12457. 8009d74: f104 0344 add.w r3, r4, #68 ; 0x44
  12458. 8009d78: 4299 cmp r1, r3
  12459. 8009d7a: d002 beq.n 8009d82 <setvbuf+0x52>
  12460. 8009d7c: 4630 mov r0, r6
  12461. 8009d7e: f001 fc8b bl 800b698 <_free_r>
  12462. 8009d82: 2300 movs r3, #0
  12463. 8009d84: 6363 str r3, [r4, #52] ; 0x34
  12464. 8009d86: 2300 movs r3, #0
  12465. 8009d88: 61a3 str r3, [r4, #24]
  12466. 8009d8a: 6063 str r3, [r4, #4]
  12467. 8009d8c: 89a3 ldrh r3, [r4, #12]
  12468. 8009d8e: 061b lsls r3, r3, #24
  12469. 8009d90: d503 bpl.n 8009d9a <setvbuf+0x6a>
  12470. 8009d92: 6921 ldr r1, [r4, #16]
  12471. 8009d94: 4630 mov r0, r6
  12472. 8009d96: f001 fc7f bl 800b698 <_free_r>
  12473. 8009d9a: 89a3 ldrh r3, [r4, #12]
  12474. 8009d9c: f1b8 0f02 cmp.w r8, #2
  12475. 8009da0: f423 634a bic.w r3, r3, #3232 ; 0xca0
  12476. 8009da4: f023 0303 bic.w r3, r3, #3
  12477. 8009da8: 81a3 strh r3, [r4, #12]
  12478. 8009daa: d05d beq.n 8009e68 <setvbuf+0x138>
  12479. 8009dac: ab01 add r3, sp, #4
  12480. 8009dae: 466a mov r2, sp
  12481. 8009db0: 4621 mov r1, r4
  12482. 8009db2: 4630 mov r0, r6
  12483. 8009db4: f001 f916 bl 800afe4 <__swhatbuf_r>
  12484. 8009db8: 89a3 ldrh r3, [r4, #12]
  12485. 8009dba: 4318 orrs r0, r3
  12486. 8009dbc: 81a0 strh r0, [r4, #12]
  12487. 8009dbe: bb2d cbnz r5, 8009e0c <setvbuf+0xdc>
  12488. 8009dc0: 9d00 ldr r5, [sp, #0]
  12489. 8009dc2: 4628 mov r0, r5
  12490. 8009dc4: f001 f972 bl 800b0ac <malloc>
  12491. 8009dc8: 4607 mov r7, r0
  12492. 8009dca: 2800 cmp r0, #0
  12493. 8009dcc: d14e bne.n 8009e6c <setvbuf+0x13c>
  12494. 8009dce: f8dd 9000 ldr.w r9, [sp]
  12495. 8009dd2: 45a9 cmp r9, r5
  12496. 8009dd4: d13c bne.n 8009e50 <setvbuf+0x120>
  12497. 8009dd6: f04f 30ff mov.w r0, #4294967295
  12498. 8009dda: 89a3 ldrh r3, [r4, #12]
  12499. 8009ddc: f043 0302 orr.w r3, r3, #2
  12500. 8009de0: 81a3 strh r3, [r4, #12]
  12501. 8009de2: 2300 movs r3, #0
  12502. 8009de4: 60a3 str r3, [r4, #8]
  12503. 8009de6: f104 0347 add.w r3, r4, #71 ; 0x47
  12504. 8009dea: 6023 str r3, [r4, #0]
  12505. 8009dec: 6123 str r3, [r4, #16]
  12506. 8009dee: 2301 movs r3, #1
  12507. 8009df0: 6163 str r3, [r4, #20]
  12508. 8009df2: b003 add sp, #12
  12509. 8009df4: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  12510. 8009df8: 4b22 ldr r3, [pc, #136] ; (8009e84 <setvbuf+0x154>)
  12511. 8009dfa: 429c cmp r4, r3
  12512. 8009dfc: d101 bne.n 8009e02 <setvbuf+0xd2>
  12513. 8009dfe: 68b4 ldr r4, [r6, #8]
  12514. 8009e00: e7a8 b.n 8009d54 <setvbuf+0x24>
  12515. 8009e02: 4b21 ldr r3, [pc, #132] ; (8009e88 <setvbuf+0x158>)
  12516. 8009e04: 429c cmp r4, r3
  12517. 8009e06: bf08 it eq
  12518. 8009e08: 68f4 ldreq r4, [r6, #12]
  12519. 8009e0a: e7a3 b.n 8009d54 <setvbuf+0x24>
  12520. 8009e0c: 2f00 cmp r7, #0
  12521. 8009e0e: d0d8 beq.n 8009dc2 <setvbuf+0x92>
  12522. 8009e10: 69b3 ldr r3, [r6, #24]
  12523. 8009e12: b913 cbnz r3, 8009e1a <setvbuf+0xea>
  12524. 8009e14: 4630 mov r0, r6
  12525. 8009e16: f001 f84d bl 800aeb4 <__sinit>
  12526. 8009e1a: f1b8 0f01 cmp.w r8, #1
  12527. 8009e1e: bf08 it eq
  12528. 8009e20: 89a3 ldrheq r3, [r4, #12]
  12529. 8009e22: 6027 str r7, [r4, #0]
  12530. 8009e24: bf04 itt eq
  12531. 8009e26: f043 0301 orreq.w r3, r3, #1
  12532. 8009e2a: 81a3 strheq r3, [r4, #12]
  12533. 8009e2c: 89a3 ldrh r3, [r4, #12]
  12534. 8009e2e: 6127 str r7, [r4, #16]
  12535. 8009e30: f013 0008 ands.w r0, r3, #8
  12536. 8009e34: 6165 str r5, [r4, #20]
  12537. 8009e36: d01b beq.n 8009e70 <setvbuf+0x140>
  12538. 8009e38: f013 0001 ands.w r0, r3, #1
  12539. 8009e3c: f04f 0300 mov.w r3, #0
  12540. 8009e40: bf1f itttt ne
  12541. 8009e42: 426d negne r5, r5
  12542. 8009e44: 60a3 strne r3, [r4, #8]
  12543. 8009e46: 61a5 strne r5, [r4, #24]
  12544. 8009e48: 4618 movne r0, r3
  12545. 8009e4a: bf08 it eq
  12546. 8009e4c: 60a5 streq r5, [r4, #8]
  12547. 8009e4e: e7d0 b.n 8009df2 <setvbuf+0xc2>
  12548. 8009e50: 4648 mov r0, r9
  12549. 8009e52: f001 f92b bl 800b0ac <malloc>
  12550. 8009e56: 4607 mov r7, r0
  12551. 8009e58: 2800 cmp r0, #0
  12552. 8009e5a: d0bc beq.n 8009dd6 <setvbuf+0xa6>
  12553. 8009e5c: 89a3 ldrh r3, [r4, #12]
  12554. 8009e5e: 464d mov r5, r9
  12555. 8009e60: f043 0380 orr.w r3, r3, #128 ; 0x80
  12556. 8009e64: 81a3 strh r3, [r4, #12]
  12557. 8009e66: e7d3 b.n 8009e10 <setvbuf+0xe0>
  12558. 8009e68: 2000 movs r0, #0
  12559. 8009e6a: e7b6 b.n 8009dda <setvbuf+0xaa>
  12560. 8009e6c: 46a9 mov r9, r5
  12561. 8009e6e: e7f5 b.n 8009e5c <setvbuf+0x12c>
  12562. 8009e70: 60a0 str r0, [r4, #8]
  12563. 8009e72: e7be b.n 8009df2 <setvbuf+0xc2>
  12564. 8009e74: f04f 30ff mov.w r0, #4294967295
  12565. 8009e78: e7bb b.n 8009df2 <setvbuf+0xc2>
  12566. 8009e7a: bf00 nop
  12567. 8009e7c: 20000234 .word 0x20000234
  12568. 8009e80: 0800c594 .word 0x0800c594
  12569. 8009e84: 0800c5b4 .word 0x0800c5b4
  12570. 8009e88: 0800c574 .word 0x0800c574
  12571. 08009e8c <__swbuf_r>:
  12572. 8009e8c: b5f8 push {r3, r4, r5, r6, r7, lr}
  12573. 8009e8e: 460e mov r6, r1
  12574. 8009e90: 4614 mov r4, r2
  12575. 8009e92: 4605 mov r5, r0
  12576. 8009e94: b118 cbz r0, 8009e9e <__swbuf_r+0x12>
  12577. 8009e96: 6983 ldr r3, [r0, #24]
  12578. 8009e98: b90b cbnz r3, 8009e9e <__swbuf_r+0x12>
  12579. 8009e9a: f001 f80b bl 800aeb4 <__sinit>
  12580. 8009e9e: 4b21 ldr r3, [pc, #132] ; (8009f24 <__swbuf_r+0x98>)
  12581. 8009ea0: 429c cmp r4, r3
  12582. 8009ea2: d12a bne.n 8009efa <__swbuf_r+0x6e>
  12583. 8009ea4: 686c ldr r4, [r5, #4]
  12584. 8009ea6: 69a3 ldr r3, [r4, #24]
  12585. 8009ea8: 60a3 str r3, [r4, #8]
  12586. 8009eaa: 89a3 ldrh r3, [r4, #12]
  12587. 8009eac: 071a lsls r2, r3, #28
  12588. 8009eae: d52e bpl.n 8009f0e <__swbuf_r+0x82>
  12589. 8009eb0: 6923 ldr r3, [r4, #16]
  12590. 8009eb2: b363 cbz r3, 8009f0e <__swbuf_r+0x82>
  12591. 8009eb4: 6923 ldr r3, [r4, #16]
  12592. 8009eb6: 6820 ldr r0, [r4, #0]
  12593. 8009eb8: b2f6 uxtb r6, r6
  12594. 8009eba: 1ac0 subs r0, r0, r3
  12595. 8009ebc: 6963 ldr r3, [r4, #20]
  12596. 8009ebe: 4637 mov r7, r6
  12597. 8009ec0: 4298 cmp r0, r3
  12598. 8009ec2: db04 blt.n 8009ece <__swbuf_r+0x42>
  12599. 8009ec4: 4621 mov r1, r4
  12600. 8009ec6: 4628 mov r0, r5
  12601. 8009ec8: f000 ff8a bl 800ade0 <_fflush_r>
  12602. 8009ecc: bb28 cbnz r0, 8009f1a <__swbuf_r+0x8e>
  12603. 8009ece: 68a3 ldr r3, [r4, #8]
  12604. 8009ed0: 3001 adds r0, #1
  12605. 8009ed2: 3b01 subs r3, #1
  12606. 8009ed4: 60a3 str r3, [r4, #8]
  12607. 8009ed6: 6823 ldr r3, [r4, #0]
  12608. 8009ed8: 1c5a adds r2, r3, #1
  12609. 8009eda: 6022 str r2, [r4, #0]
  12610. 8009edc: 701e strb r6, [r3, #0]
  12611. 8009ede: 6963 ldr r3, [r4, #20]
  12612. 8009ee0: 4298 cmp r0, r3
  12613. 8009ee2: d004 beq.n 8009eee <__swbuf_r+0x62>
  12614. 8009ee4: 89a3 ldrh r3, [r4, #12]
  12615. 8009ee6: 07db lsls r3, r3, #31
  12616. 8009ee8: d519 bpl.n 8009f1e <__swbuf_r+0x92>
  12617. 8009eea: 2e0a cmp r6, #10
  12618. 8009eec: d117 bne.n 8009f1e <__swbuf_r+0x92>
  12619. 8009eee: 4621 mov r1, r4
  12620. 8009ef0: 4628 mov r0, r5
  12621. 8009ef2: f000 ff75 bl 800ade0 <_fflush_r>
  12622. 8009ef6: b190 cbz r0, 8009f1e <__swbuf_r+0x92>
  12623. 8009ef8: e00f b.n 8009f1a <__swbuf_r+0x8e>
  12624. 8009efa: 4b0b ldr r3, [pc, #44] ; (8009f28 <__swbuf_r+0x9c>)
  12625. 8009efc: 429c cmp r4, r3
  12626. 8009efe: d101 bne.n 8009f04 <__swbuf_r+0x78>
  12627. 8009f00: 68ac ldr r4, [r5, #8]
  12628. 8009f02: e7d0 b.n 8009ea6 <__swbuf_r+0x1a>
  12629. 8009f04: 4b09 ldr r3, [pc, #36] ; (8009f2c <__swbuf_r+0xa0>)
  12630. 8009f06: 429c cmp r4, r3
  12631. 8009f08: bf08 it eq
  12632. 8009f0a: 68ec ldreq r4, [r5, #12]
  12633. 8009f0c: e7cb b.n 8009ea6 <__swbuf_r+0x1a>
  12634. 8009f0e: 4621 mov r1, r4
  12635. 8009f10: 4628 mov r0, r5
  12636. 8009f12: f000 f80d bl 8009f30 <__swsetup_r>
  12637. 8009f16: 2800 cmp r0, #0
  12638. 8009f18: d0cc beq.n 8009eb4 <__swbuf_r+0x28>
  12639. 8009f1a: f04f 37ff mov.w r7, #4294967295
  12640. 8009f1e: 4638 mov r0, r7
  12641. 8009f20: bdf8 pop {r3, r4, r5, r6, r7, pc}
  12642. 8009f22: bf00 nop
  12643. 8009f24: 0800c594 .word 0x0800c594
  12644. 8009f28: 0800c5b4 .word 0x0800c5b4
  12645. 8009f2c: 0800c574 .word 0x0800c574
  12646. 08009f30 <__swsetup_r>:
  12647. 8009f30: 4b32 ldr r3, [pc, #200] ; (8009ffc <__swsetup_r+0xcc>)
  12648. 8009f32: b570 push {r4, r5, r6, lr}
  12649. 8009f34: 681d ldr r5, [r3, #0]
  12650. 8009f36: 4606 mov r6, r0
  12651. 8009f38: 460c mov r4, r1
  12652. 8009f3a: b125 cbz r5, 8009f46 <__swsetup_r+0x16>
  12653. 8009f3c: 69ab ldr r3, [r5, #24]
  12654. 8009f3e: b913 cbnz r3, 8009f46 <__swsetup_r+0x16>
  12655. 8009f40: 4628 mov r0, r5
  12656. 8009f42: f000 ffb7 bl 800aeb4 <__sinit>
  12657. 8009f46: 4b2e ldr r3, [pc, #184] ; (800a000 <__swsetup_r+0xd0>)
  12658. 8009f48: 429c cmp r4, r3
  12659. 8009f4a: d10f bne.n 8009f6c <__swsetup_r+0x3c>
  12660. 8009f4c: 686c ldr r4, [r5, #4]
  12661. 8009f4e: f9b4 300c ldrsh.w r3, [r4, #12]
  12662. 8009f52: b29a uxth r2, r3
  12663. 8009f54: 0715 lsls r5, r2, #28
  12664. 8009f56: d42c bmi.n 8009fb2 <__swsetup_r+0x82>
  12665. 8009f58: 06d0 lsls r0, r2, #27
  12666. 8009f5a: d411 bmi.n 8009f80 <__swsetup_r+0x50>
  12667. 8009f5c: 2209 movs r2, #9
  12668. 8009f5e: 6032 str r2, [r6, #0]
  12669. 8009f60: f043 0340 orr.w r3, r3, #64 ; 0x40
  12670. 8009f64: 81a3 strh r3, [r4, #12]
  12671. 8009f66: f04f 30ff mov.w r0, #4294967295
  12672. 8009f6a: bd70 pop {r4, r5, r6, pc}
  12673. 8009f6c: 4b25 ldr r3, [pc, #148] ; (800a004 <__swsetup_r+0xd4>)
  12674. 8009f6e: 429c cmp r4, r3
  12675. 8009f70: d101 bne.n 8009f76 <__swsetup_r+0x46>
  12676. 8009f72: 68ac ldr r4, [r5, #8]
  12677. 8009f74: e7eb b.n 8009f4e <__swsetup_r+0x1e>
  12678. 8009f76: 4b24 ldr r3, [pc, #144] ; (800a008 <__swsetup_r+0xd8>)
  12679. 8009f78: 429c cmp r4, r3
  12680. 8009f7a: bf08 it eq
  12681. 8009f7c: 68ec ldreq r4, [r5, #12]
  12682. 8009f7e: e7e6 b.n 8009f4e <__swsetup_r+0x1e>
  12683. 8009f80: 0751 lsls r1, r2, #29
  12684. 8009f82: d512 bpl.n 8009faa <__swsetup_r+0x7a>
  12685. 8009f84: 6b61 ldr r1, [r4, #52] ; 0x34
  12686. 8009f86: b141 cbz r1, 8009f9a <__swsetup_r+0x6a>
  12687. 8009f88: f104 0344 add.w r3, r4, #68 ; 0x44
  12688. 8009f8c: 4299 cmp r1, r3
  12689. 8009f8e: d002 beq.n 8009f96 <__swsetup_r+0x66>
  12690. 8009f90: 4630 mov r0, r6
  12691. 8009f92: f001 fb81 bl 800b698 <_free_r>
  12692. 8009f96: 2300 movs r3, #0
  12693. 8009f98: 6363 str r3, [r4, #52] ; 0x34
  12694. 8009f9a: 89a3 ldrh r3, [r4, #12]
  12695. 8009f9c: f023 0324 bic.w r3, r3, #36 ; 0x24
  12696. 8009fa0: 81a3 strh r3, [r4, #12]
  12697. 8009fa2: 2300 movs r3, #0
  12698. 8009fa4: 6063 str r3, [r4, #4]
  12699. 8009fa6: 6923 ldr r3, [r4, #16]
  12700. 8009fa8: 6023 str r3, [r4, #0]
  12701. 8009faa: 89a3 ldrh r3, [r4, #12]
  12702. 8009fac: f043 0308 orr.w r3, r3, #8
  12703. 8009fb0: 81a3 strh r3, [r4, #12]
  12704. 8009fb2: 6923 ldr r3, [r4, #16]
  12705. 8009fb4: b94b cbnz r3, 8009fca <__swsetup_r+0x9a>
  12706. 8009fb6: 89a3 ldrh r3, [r4, #12]
  12707. 8009fb8: f403 7320 and.w r3, r3, #640 ; 0x280
  12708. 8009fbc: f5b3 7f00 cmp.w r3, #512 ; 0x200
  12709. 8009fc0: d003 beq.n 8009fca <__swsetup_r+0x9a>
  12710. 8009fc2: 4621 mov r1, r4
  12711. 8009fc4: 4630 mov r0, r6
  12712. 8009fc6: f001 f831 bl 800b02c <__smakebuf_r>
  12713. 8009fca: 89a2 ldrh r2, [r4, #12]
  12714. 8009fcc: f012 0301 ands.w r3, r2, #1
  12715. 8009fd0: d00c beq.n 8009fec <__swsetup_r+0xbc>
  12716. 8009fd2: 2300 movs r3, #0
  12717. 8009fd4: 60a3 str r3, [r4, #8]
  12718. 8009fd6: 6963 ldr r3, [r4, #20]
  12719. 8009fd8: 425b negs r3, r3
  12720. 8009fda: 61a3 str r3, [r4, #24]
  12721. 8009fdc: 6923 ldr r3, [r4, #16]
  12722. 8009fde: b953 cbnz r3, 8009ff6 <__swsetup_r+0xc6>
  12723. 8009fe0: f9b4 300c ldrsh.w r3, [r4, #12]
  12724. 8009fe4: f013 0080 ands.w r0, r3, #128 ; 0x80
  12725. 8009fe8: d1ba bne.n 8009f60 <__swsetup_r+0x30>
  12726. 8009fea: bd70 pop {r4, r5, r6, pc}
  12727. 8009fec: 0792 lsls r2, r2, #30
  12728. 8009fee: bf58 it pl
  12729. 8009ff0: 6963 ldrpl r3, [r4, #20]
  12730. 8009ff2: 60a3 str r3, [r4, #8]
  12731. 8009ff4: e7f2 b.n 8009fdc <__swsetup_r+0xac>
  12732. 8009ff6: 2000 movs r0, #0
  12733. 8009ff8: e7f7 b.n 8009fea <__swsetup_r+0xba>
  12734. 8009ffa: bf00 nop
  12735. 8009ffc: 20000234 .word 0x20000234
  12736. 800a000: 0800c594 .word 0x0800c594
  12737. 800a004: 0800c5b4 .word 0x0800c5b4
  12738. 800a008: 0800c574 .word 0x0800c574
  12739. 0800a00c <quorem>:
  12740. 800a00c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  12741. 800a010: 6903 ldr r3, [r0, #16]
  12742. 800a012: 690c ldr r4, [r1, #16]
  12743. 800a014: 4680 mov r8, r0
  12744. 800a016: 429c cmp r4, r3
  12745. 800a018: f300 8082 bgt.w 800a120 <quorem+0x114>
  12746. 800a01c: 3c01 subs r4, #1
  12747. 800a01e: f101 0714 add.w r7, r1, #20
  12748. 800a022: f100 0614 add.w r6, r0, #20
  12749. 800a026: f857 5024 ldr.w r5, [r7, r4, lsl #2]
  12750. 800a02a: f856 0024 ldr.w r0, [r6, r4, lsl #2]
  12751. 800a02e: 3501 adds r5, #1
  12752. 800a030: fbb0 f5f5 udiv r5, r0, r5
  12753. 800a034: ea4f 0e84 mov.w lr, r4, lsl #2
  12754. 800a038: eb06 030e add.w r3, r6, lr
  12755. 800a03c: eb07 090e add.w r9, r7, lr
  12756. 800a040: 9301 str r3, [sp, #4]
  12757. 800a042: b38d cbz r5, 800a0a8 <quorem+0x9c>
  12758. 800a044: f04f 0a00 mov.w sl, #0
  12759. 800a048: 4638 mov r0, r7
  12760. 800a04a: 46b4 mov ip, r6
  12761. 800a04c: 46d3 mov fp, sl
  12762. 800a04e: f850 2b04 ldr.w r2, [r0], #4
  12763. 800a052: b293 uxth r3, r2
  12764. 800a054: fb05 a303 mla r3, r5, r3, sl
  12765. 800a058: 0c12 lsrs r2, r2, #16
  12766. 800a05a: ea4f 4a13 mov.w sl, r3, lsr #16
  12767. 800a05e: fb05 a202 mla r2, r5, r2, sl
  12768. 800a062: b29b uxth r3, r3
  12769. 800a064: ebab 0303 sub.w r3, fp, r3
  12770. 800a068: f8bc b000 ldrh.w fp, [ip]
  12771. 800a06c: ea4f 4a12 mov.w sl, r2, lsr #16
  12772. 800a070: 445b add r3, fp
  12773. 800a072: fa1f fb82 uxth.w fp, r2
  12774. 800a076: f8dc 2000 ldr.w r2, [ip]
  12775. 800a07a: 4581 cmp r9, r0
  12776. 800a07c: ebcb 4212 rsb r2, fp, r2, lsr #16
  12777. 800a080: eb02 4223 add.w r2, r2, r3, asr #16
  12778. 800a084: b29b uxth r3, r3
  12779. 800a086: ea43 4302 orr.w r3, r3, r2, lsl #16
  12780. 800a08a: ea4f 4b22 mov.w fp, r2, asr #16
  12781. 800a08e: f84c 3b04 str.w r3, [ip], #4
  12782. 800a092: d2dc bcs.n 800a04e <quorem+0x42>
  12783. 800a094: f856 300e ldr.w r3, [r6, lr]
  12784. 800a098: b933 cbnz r3, 800a0a8 <quorem+0x9c>
  12785. 800a09a: 9b01 ldr r3, [sp, #4]
  12786. 800a09c: 3b04 subs r3, #4
  12787. 800a09e: 429e cmp r6, r3
  12788. 800a0a0: 461a mov r2, r3
  12789. 800a0a2: d331 bcc.n 800a108 <quorem+0xfc>
  12790. 800a0a4: f8c8 4010 str.w r4, [r8, #16]
  12791. 800a0a8: 4640 mov r0, r8
  12792. 800a0aa: f001 fa1e bl 800b4ea <__mcmp>
  12793. 800a0ae: 2800 cmp r0, #0
  12794. 800a0b0: db26 blt.n 800a100 <quorem+0xf4>
  12795. 800a0b2: 4630 mov r0, r6
  12796. 800a0b4: f04f 0e00 mov.w lr, #0
  12797. 800a0b8: 3501 adds r5, #1
  12798. 800a0ba: f857 1b04 ldr.w r1, [r7], #4
  12799. 800a0be: f8d0 c000 ldr.w ip, [r0]
  12800. 800a0c2: b28b uxth r3, r1
  12801. 800a0c4: ebae 0303 sub.w r3, lr, r3
  12802. 800a0c8: fa1f f28c uxth.w r2, ip
  12803. 800a0cc: 4413 add r3, r2
  12804. 800a0ce: 0c0a lsrs r2, r1, #16
  12805. 800a0d0: ebc2 421c rsb r2, r2, ip, lsr #16
  12806. 800a0d4: eb02 4223 add.w r2, r2, r3, asr #16
  12807. 800a0d8: b29b uxth r3, r3
  12808. 800a0da: ea43 4302 orr.w r3, r3, r2, lsl #16
  12809. 800a0de: 45b9 cmp r9, r7
  12810. 800a0e0: ea4f 4e22 mov.w lr, r2, asr #16
  12811. 800a0e4: f840 3b04 str.w r3, [r0], #4
  12812. 800a0e8: d2e7 bcs.n 800a0ba <quorem+0xae>
  12813. 800a0ea: f856 2024 ldr.w r2, [r6, r4, lsl #2]
  12814. 800a0ee: eb06 0384 add.w r3, r6, r4, lsl #2
  12815. 800a0f2: b92a cbnz r2, 800a100 <quorem+0xf4>
  12816. 800a0f4: 3b04 subs r3, #4
  12817. 800a0f6: 429e cmp r6, r3
  12818. 800a0f8: 461a mov r2, r3
  12819. 800a0fa: d30b bcc.n 800a114 <quorem+0x108>
  12820. 800a0fc: f8c8 4010 str.w r4, [r8, #16]
  12821. 800a100: 4628 mov r0, r5
  12822. 800a102: b003 add sp, #12
  12823. 800a104: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  12824. 800a108: 6812 ldr r2, [r2, #0]
  12825. 800a10a: 3b04 subs r3, #4
  12826. 800a10c: 2a00 cmp r2, #0
  12827. 800a10e: d1c9 bne.n 800a0a4 <quorem+0x98>
  12828. 800a110: 3c01 subs r4, #1
  12829. 800a112: e7c4 b.n 800a09e <quorem+0x92>
  12830. 800a114: 6812 ldr r2, [r2, #0]
  12831. 800a116: 3b04 subs r3, #4
  12832. 800a118: 2a00 cmp r2, #0
  12833. 800a11a: d1ef bne.n 800a0fc <quorem+0xf0>
  12834. 800a11c: 3c01 subs r4, #1
  12835. 800a11e: e7ea b.n 800a0f6 <quorem+0xea>
  12836. 800a120: 2000 movs r0, #0
  12837. 800a122: e7ee b.n 800a102 <quorem+0xf6>
  12838. 800a124: 0000 movs r0, r0
  12839. ...
  12840. 0800a128 <_dtoa_r>:
  12841. 800a128: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  12842. 800a12c: 6a46 ldr r6, [r0, #36] ; 0x24
  12843. 800a12e: b095 sub sp, #84 ; 0x54
  12844. 800a130: 4604 mov r4, r0
  12845. 800a132: 9d21 ldr r5, [sp, #132] ; 0x84
  12846. 800a134: e9cd 2302 strd r2, r3, [sp, #8]
  12847. 800a138: b93e cbnz r6, 800a14a <_dtoa_r+0x22>
  12848. 800a13a: 2010 movs r0, #16
  12849. 800a13c: f000 ffb6 bl 800b0ac <malloc>
  12850. 800a140: 6260 str r0, [r4, #36] ; 0x24
  12851. 800a142: 6046 str r6, [r0, #4]
  12852. 800a144: 6086 str r6, [r0, #8]
  12853. 800a146: 6006 str r6, [r0, #0]
  12854. 800a148: 60c6 str r6, [r0, #12]
  12855. 800a14a: 6a63 ldr r3, [r4, #36] ; 0x24
  12856. 800a14c: 6819 ldr r1, [r3, #0]
  12857. 800a14e: b151 cbz r1, 800a166 <_dtoa_r+0x3e>
  12858. 800a150: 685a ldr r2, [r3, #4]
  12859. 800a152: 2301 movs r3, #1
  12860. 800a154: 4093 lsls r3, r2
  12861. 800a156: 604a str r2, [r1, #4]
  12862. 800a158: 608b str r3, [r1, #8]
  12863. 800a15a: 4620 mov r0, r4
  12864. 800a15c: f000 fff0 bl 800b140 <_Bfree>
  12865. 800a160: 2200 movs r2, #0
  12866. 800a162: 6a63 ldr r3, [r4, #36] ; 0x24
  12867. 800a164: 601a str r2, [r3, #0]
  12868. 800a166: 9b03 ldr r3, [sp, #12]
  12869. 800a168: 2b00 cmp r3, #0
  12870. 800a16a: bfb7 itett lt
  12871. 800a16c: 2301 movlt r3, #1
  12872. 800a16e: 2300 movge r3, #0
  12873. 800a170: 602b strlt r3, [r5, #0]
  12874. 800a172: 9b03 ldrlt r3, [sp, #12]
  12875. 800a174: bfae itee ge
  12876. 800a176: 602b strge r3, [r5, #0]
  12877. 800a178: f023 4300 biclt.w r3, r3, #2147483648 ; 0x80000000
  12878. 800a17c: 9303 strlt r3, [sp, #12]
  12879. 800a17e: f8dd 900c ldr.w r9, [sp, #12]
  12880. 800a182: 4bab ldr r3, [pc, #684] ; (800a430 <_dtoa_r+0x308>)
  12881. 800a184: ea33 0309 bics.w r3, r3, r9
  12882. 800a188: d11b bne.n 800a1c2 <_dtoa_r+0x9a>
  12883. 800a18a: f242 730f movw r3, #9999 ; 0x270f
  12884. 800a18e: 9a20 ldr r2, [sp, #128] ; 0x80
  12885. 800a190: 6013 str r3, [r2, #0]
  12886. 800a192: 9b02 ldr r3, [sp, #8]
  12887. 800a194: b923 cbnz r3, 800a1a0 <_dtoa_r+0x78>
  12888. 800a196: f3c9 0013 ubfx r0, r9, #0, #20
  12889. 800a19a: 2800 cmp r0, #0
  12890. 800a19c: f000 8583 beq.w 800aca6 <_dtoa_r+0xb7e>
  12891. 800a1a0: 9b22 ldr r3, [sp, #136] ; 0x88
  12892. 800a1a2: b953 cbnz r3, 800a1ba <_dtoa_r+0x92>
  12893. 800a1a4: 4ba3 ldr r3, [pc, #652] ; (800a434 <_dtoa_r+0x30c>)
  12894. 800a1a6: e021 b.n 800a1ec <_dtoa_r+0xc4>
  12895. 800a1a8: 4ba3 ldr r3, [pc, #652] ; (800a438 <_dtoa_r+0x310>)
  12896. 800a1aa: 9306 str r3, [sp, #24]
  12897. 800a1ac: 3308 adds r3, #8
  12898. 800a1ae: 9a22 ldr r2, [sp, #136] ; 0x88
  12899. 800a1b0: 6013 str r3, [r2, #0]
  12900. 800a1b2: 9806 ldr r0, [sp, #24]
  12901. 800a1b4: b015 add sp, #84 ; 0x54
  12902. 800a1b6: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  12903. 800a1ba: 4b9e ldr r3, [pc, #632] ; (800a434 <_dtoa_r+0x30c>)
  12904. 800a1bc: 9306 str r3, [sp, #24]
  12905. 800a1be: 3303 adds r3, #3
  12906. 800a1c0: e7f5 b.n 800a1ae <_dtoa_r+0x86>
  12907. 800a1c2: e9dd 6702 ldrd r6, r7, [sp, #8]
  12908. 800a1c6: 2200 movs r2, #0
  12909. 800a1c8: 2300 movs r3, #0
  12910. 800a1ca: 4630 mov r0, r6
  12911. 800a1cc: 4639 mov r1, r7
  12912. 800a1ce: f7fa fc53 bl 8004a78 <__aeabi_dcmpeq>
  12913. 800a1d2: 4680 mov r8, r0
  12914. 800a1d4: b160 cbz r0, 800a1f0 <_dtoa_r+0xc8>
  12915. 800a1d6: 2301 movs r3, #1
  12916. 800a1d8: 9a20 ldr r2, [sp, #128] ; 0x80
  12917. 800a1da: 6013 str r3, [r2, #0]
  12918. 800a1dc: 9b22 ldr r3, [sp, #136] ; 0x88
  12919. 800a1de: 2b00 cmp r3, #0
  12920. 800a1e0: f000 855e beq.w 800aca0 <_dtoa_r+0xb78>
  12921. 800a1e4: 4b95 ldr r3, [pc, #596] ; (800a43c <_dtoa_r+0x314>)
  12922. 800a1e6: 9a22 ldr r2, [sp, #136] ; 0x88
  12923. 800a1e8: 6013 str r3, [r2, #0]
  12924. 800a1ea: 3b01 subs r3, #1
  12925. 800a1ec: 9306 str r3, [sp, #24]
  12926. 800a1ee: e7e0 b.n 800a1b2 <_dtoa_r+0x8a>
  12927. 800a1f0: ab12 add r3, sp, #72 ; 0x48
  12928. 800a1f2: 9301 str r3, [sp, #4]
  12929. 800a1f4: ab13 add r3, sp, #76 ; 0x4c
  12930. 800a1f6: 9300 str r3, [sp, #0]
  12931. 800a1f8: 4632 mov r2, r6
  12932. 800a1fa: 463b mov r3, r7
  12933. 800a1fc: 4620 mov r0, r4
  12934. 800a1fe: f001 f9ed bl 800b5dc <__d2b>
  12935. 800a202: f3c9 550a ubfx r5, r9, #20, #11
  12936. 800a206: 4682 mov sl, r0
  12937. 800a208: 2d00 cmp r5, #0
  12938. 800a20a: d07d beq.n 800a308 <_dtoa_r+0x1e0>
  12939. 800a20c: 4630 mov r0, r6
  12940. 800a20e: f3c7 0313 ubfx r3, r7, #0, #20
  12941. 800a212: f043 517f orr.w r1, r3, #1069547520 ; 0x3fc00000
  12942. 800a216: f441 1140 orr.w r1, r1, #3145728 ; 0x300000
  12943. 800a21a: f2a5 35ff subw r5, r5, #1023 ; 0x3ff
  12944. 800a21e: f8cd 8040 str.w r8, [sp, #64] ; 0x40
  12945. 800a222: 2200 movs r2, #0
  12946. 800a224: 4b86 ldr r3, [pc, #536] ; (800a440 <_dtoa_r+0x318>)
  12947. 800a226: f7fa f80b bl 8004240 <__aeabi_dsub>
  12948. 800a22a: a37b add r3, pc, #492 ; (adr r3, 800a418 <_dtoa_r+0x2f0>)
  12949. 800a22c: e9d3 2300 ldrd r2, r3, [r3]
  12950. 800a230: f7fa f9ba bl 80045a8 <__aeabi_dmul>
  12951. 800a234: a37a add r3, pc, #488 ; (adr r3, 800a420 <_dtoa_r+0x2f8>)
  12952. 800a236: e9d3 2300 ldrd r2, r3, [r3]
  12953. 800a23a: f7fa f803 bl 8004244 <__adddf3>
  12954. 800a23e: 4606 mov r6, r0
  12955. 800a240: 4628 mov r0, r5
  12956. 800a242: 460f mov r7, r1
  12957. 800a244: f7fa f94a bl 80044dc <__aeabi_i2d>
  12958. 800a248: a377 add r3, pc, #476 ; (adr r3, 800a428 <_dtoa_r+0x300>)
  12959. 800a24a: e9d3 2300 ldrd r2, r3, [r3]
  12960. 800a24e: f7fa f9ab bl 80045a8 <__aeabi_dmul>
  12961. 800a252: 4602 mov r2, r0
  12962. 800a254: 460b mov r3, r1
  12963. 800a256: 4630 mov r0, r6
  12964. 800a258: 4639 mov r1, r7
  12965. 800a25a: f7f9 fff3 bl 8004244 <__adddf3>
  12966. 800a25e: 4606 mov r6, r0
  12967. 800a260: 460f mov r7, r1
  12968. 800a262: f7fa fc51 bl 8004b08 <__aeabi_d2iz>
  12969. 800a266: 2200 movs r2, #0
  12970. 800a268: 4683 mov fp, r0
  12971. 800a26a: 2300 movs r3, #0
  12972. 800a26c: 4630 mov r0, r6
  12973. 800a26e: 4639 mov r1, r7
  12974. 800a270: f7fa fc0c bl 8004a8c <__aeabi_dcmplt>
  12975. 800a274: b158 cbz r0, 800a28e <_dtoa_r+0x166>
  12976. 800a276: 4658 mov r0, fp
  12977. 800a278: f7fa f930 bl 80044dc <__aeabi_i2d>
  12978. 800a27c: 4602 mov r2, r0
  12979. 800a27e: 460b mov r3, r1
  12980. 800a280: 4630 mov r0, r6
  12981. 800a282: 4639 mov r1, r7
  12982. 800a284: f7fa fbf8 bl 8004a78 <__aeabi_dcmpeq>
  12983. 800a288: b908 cbnz r0, 800a28e <_dtoa_r+0x166>
  12984. 800a28a: f10b 3bff add.w fp, fp, #4294967295
  12985. 800a28e: f1bb 0f16 cmp.w fp, #22
  12986. 800a292: d858 bhi.n 800a346 <_dtoa_r+0x21e>
  12987. 800a294: e9dd 2302 ldrd r2, r3, [sp, #8]
  12988. 800a298: 496a ldr r1, [pc, #424] ; (800a444 <_dtoa_r+0x31c>)
  12989. 800a29a: eb01 01cb add.w r1, r1, fp, lsl #3
  12990. 800a29e: e9d1 0100 ldrd r0, r1, [r1]
  12991. 800a2a2: f7fa fc11 bl 8004ac8 <__aeabi_dcmpgt>
  12992. 800a2a6: 2800 cmp r0, #0
  12993. 800a2a8: d04f beq.n 800a34a <_dtoa_r+0x222>
  12994. 800a2aa: 2300 movs r3, #0
  12995. 800a2ac: f10b 3bff add.w fp, fp, #4294967295
  12996. 800a2b0: 930d str r3, [sp, #52] ; 0x34
  12997. 800a2b2: 9b12 ldr r3, [sp, #72] ; 0x48
  12998. 800a2b4: 1b5d subs r5, r3, r5
  12999. 800a2b6: 1e6b subs r3, r5, #1
  13000. 800a2b8: 9307 str r3, [sp, #28]
  13001. 800a2ba: bf43 ittte mi
  13002. 800a2bc: 2300 movmi r3, #0
  13003. 800a2be: f1c5 0801 rsbmi r8, r5, #1
  13004. 800a2c2: 9307 strmi r3, [sp, #28]
  13005. 800a2c4: f04f 0800 movpl.w r8, #0
  13006. 800a2c8: f1bb 0f00 cmp.w fp, #0
  13007. 800a2cc: db3f blt.n 800a34e <_dtoa_r+0x226>
  13008. 800a2ce: 9b07 ldr r3, [sp, #28]
  13009. 800a2d0: f8cd b030 str.w fp, [sp, #48] ; 0x30
  13010. 800a2d4: 445b add r3, fp
  13011. 800a2d6: 9307 str r3, [sp, #28]
  13012. 800a2d8: 2300 movs r3, #0
  13013. 800a2da: 9308 str r3, [sp, #32]
  13014. 800a2dc: 9b1e ldr r3, [sp, #120] ; 0x78
  13015. 800a2de: 2b09 cmp r3, #9
  13016. 800a2e0: f200 80b4 bhi.w 800a44c <_dtoa_r+0x324>
  13017. 800a2e4: 2b05 cmp r3, #5
  13018. 800a2e6: bfc4 itt gt
  13019. 800a2e8: 3b04 subgt r3, #4
  13020. 800a2ea: 931e strgt r3, [sp, #120] ; 0x78
  13021. 800a2ec: 9b1e ldr r3, [sp, #120] ; 0x78
  13022. 800a2ee: bfc8 it gt
  13023. 800a2f0: 2600 movgt r6, #0
  13024. 800a2f2: f1a3 0302 sub.w r3, r3, #2
  13025. 800a2f6: bfd8 it le
  13026. 800a2f8: 2601 movle r6, #1
  13027. 800a2fa: 2b03 cmp r3, #3
  13028. 800a2fc: f200 80b2 bhi.w 800a464 <_dtoa_r+0x33c>
  13029. 800a300: e8df f003 tbb [pc, r3]
  13030. 800a304: 782d8684 .word 0x782d8684
  13031. 800a308: 9b13 ldr r3, [sp, #76] ; 0x4c
  13032. 800a30a: 9d12 ldr r5, [sp, #72] ; 0x48
  13033. 800a30c: 441d add r5, r3
  13034. 800a30e: f205 4332 addw r3, r5, #1074 ; 0x432
  13035. 800a312: 2b20 cmp r3, #32
  13036. 800a314: dd11 ble.n 800a33a <_dtoa_r+0x212>
  13037. 800a316: 9a02 ldr r2, [sp, #8]
  13038. 800a318: f205 4012 addw r0, r5, #1042 ; 0x412
  13039. 800a31c: f1c3 0340 rsb r3, r3, #64 ; 0x40
  13040. 800a320: fa22 f000 lsr.w r0, r2, r0
  13041. 800a324: fa09 f303 lsl.w r3, r9, r3
  13042. 800a328: 4318 orrs r0, r3
  13043. 800a32a: f7fa f8c7 bl 80044bc <__aeabi_ui2d>
  13044. 800a32e: 2301 movs r3, #1
  13045. 800a330: f1a1 71f8 sub.w r1, r1, #32505856 ; 0x1f00000
  13046. 800a334: 3d01 subs r5, #1
  13047. 800a336: 9310 str r3, [sp, #64] ; 0x40
  13048. 800a338: e773 b.n 800a222 <_dtoa_r+0xfa>
  13049. 800a33a: f1c3 0020 rsb r0, r3, #32
  13050. 800a33e: 9b02 ldr r3, [sp, #8]
  13051. 800a340: fa03 f000 lsl.w r0, r3, r0
  13052. 800a344: e7f1 b.n 800a32a <_dtoa_r+0x202>
  13053. 800a346: 2301 movs r3, #1
  13054. 800a348: e7b2 b.n 800a2b0 <_dtoa_r+0x188>
  13055. 800a34a: 900d str r0, [sp, #52] ; 0x34
  13056. 800a34c: e7b1 b.n 800a2b2 <_dtoa_r+0x18a>
  13057. 800a34e: f1cb 0300 rsb r3, fp, #0
  13058. 800a352: 9308 str r3, [sp, #32]
  13059. 800a354: 2300 movs r3, #0
  13060. 800a356: eba8 080b sub.w r8, r8, fp
  13061. 800a35a: 930c str r3, [sp, #48] ; 0x30
  13062. 800a35c: e7be b.n 800a2dc <_dtoa_r+0x1b4>
  13063. 800a35e: 2301 movs r3, #1
  13064. 800a360: 9309 str r3, [sp, #36] ; 0x24
  13065. 800a362: 9b1f ldr r3, [sp, #124] ; 0x7c
  13066. 800a364: 2b00 cmp r3, #0
  13067. 800a366: f340 8080 ble.w 800a46a <_dtoa_r+0x342>
  13068. 800a36a: 4699 mov r9, r3
  13069. 800a36c: 9304 str r3, [sp, #16]
  13070. 800a36e: 2200 movs r2, #0
  13071. 800a370: 2104 movs r1, #4
  13072. 800a372: 6a65 ldr r5, [r4, #36] ; 0x24
  13073. 800a374: 606a str r2, [r5, #4]
  13074. 800a376: f101 0214 add.w r2, r1, #20
  13075. 800a37a: 429a cmp r2, r3
  13076. 800a37c: d97a bls.n 800a474 <_dtoa_r+0x34c>
  13077. 800a37e: 6869 ldr r1, [r5, #4]
  13078. 800a380: 4620 mov r0, r4
  13079. 800a382: f000 fea9 bl 800b0d8 <_Balloc>
  13080. 800a386: 6a63 ldr r3, [r4, #36] ; 0x24
  13081. 800a388: 6028 str r0, [r5, #0]
  13082. 800a38a: 681b ldr r3, [r3, #0]
  13083. 800a38c: f1b9 0f0e cmp.w r9, #14
  13084. 800a390: 9306 str r3, [sp, #24]
  13085. 800a392: f200 80f0 bhi.w 800a576 <_dtoa_r+0x44e>
  13086. 800a396: 2e00 cmp r6, #0
  13087. 800a398: f000 80ed beq.w 800a576 <_dtoa_r+0x44e>
  13088. 800a39c: e9dd 2302 ldrd r2, r3, [sp, #8]
  13089. 800a3a0: f1bb 0f00 cmp.w fp, #0
  13090. 800a3a4: e9cd 230e strd r2, r3, [sp, #56] ; 0x38
  13091. 800a3a8: dd79 ble.n 800a49e <_dtoa_r+0x376>
  13092. 800a3aa: 4a26 ldr r2, [pc, #152] ; (800a444 <_dtoa_r+0x31c>)
  13093. 800a3ac: f00b 030f and.w r3, fp, #15
  13094. 800a3b0: ea4f 162b mov.w r6, fp, asr #4
  13095. 800a3b4: eb02 03c3 add.w r3, r2, r3, lsl #3
  13096. 800a3b8: 06f0 lsls r0, r6, #27
  13097. 800a3ba: e9d3 2300 ldrd r2, r3, [r3]
  13098. 800a3be: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13099. 800a3c2: d55c bpl.n 800a47e <_dtoa_r+0x356>
  13100. 800a3c4: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13101. 800a3c8: 4b1f ldr r3, [pc, #124] ; (800a448 <_dtoa_r+0x320>)
  13102. 800a3ca: 2503 movs r5, #3
  13103. 800a3cc: e9d3 2308 ldrd r2, r3, [r3, #32]
  13104. 800a3d0: f7fa fa14 bl 80047fc <__aeabi_ddiv>
  13105. 800a3d4: e9cd 0102 strd r0, r1, [sp, #8]
  13106. 800a3d8: f006 060f and.w r6, r6, #15
  13107. 800a3dc: 4f1a ldr r7, [pc, #104] ; (800a448 <_dtoa_r+0x320>)
  13108. 800a3de: 2e00 cmp r6, #0
  13109. 800a3e0: d14f bne.n 800a482 <_dtoa_r+0x35a>
  13110. 800a3e2: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13111. 800a3e6: e9dd 0102 ldrd r0, r1, [sp, #8]
  13112. 800a3ea: f7fa fa07 bl 80047fc <__aeabi_ddiv>
  13113. 800a3ee: e9cd 0102 strd r0, r1, [sp, #8]
  13114. 800a3f2: e06e b.n 800a4d2 <_dtoa_r+0x3aa>
  13115. 800a3f4: 2301 movs r3, #1
  13116. 800a3f6: 9309 str r3, [sp, #36] ; 0x24
  13117. 800a3f8: 9b1f ldr r3, [sp, #124] ; 0x7c
  13118. 800a3fa: 445b add r3, fp
  13119. 800a3fc: f103 0901 add.w r9, r3, #1
  13120. 800a400: 9304 str r3, [sp, #16]
  13121. 800a402: 464b mov r3, r9
  13122. 800a404: 2b01 cmp r3, #1
  13123. 800a406: bfb8 it lt
  13124. 800a408: 2301 movlt r3, #1
  13125. 800a40a: e7b0 b.n 800a36e <_dtoa_r+0x246>
  13126. 800a40c: 2300 movs r3, #0
  13127. 800a40e: e7a7 b.n 800a360 <_dtoa_r+0x238>
  13128. 800a410: 2300 movs r3, #0
  13129. 800a412: e7f0 b.n 800a3f6 <_dtoa_r+0x2ce>
  13130. 800a414: f3af 8000 nop.w
  13131. 800a418: 636f4361 .word 0x636f4361
  13132. 800a41c: 3fd287a7 .word 0x3fd287a7
  13133. 800a420: 8b60c8b3 .word 0x8b60c8b3
  13134. 800a424: 3fc68a28 .word 0x3fc68a28
  13135. 800a428: 509f79fb .word 0x509f79fb
  13136. 800a42c: 3fd34413 .word 0x3fd34413
  13137. 800a430: 7ff00000 .word 0x7ff00000
  13138. 800a434: 0800c56d .word 0x0800c56d
  13139. 800a438: 0800c564 .word 0x0800c564
  13140. 800a43c: 0800c541 .word 0x0800c541
  13141. 800a440: 3ff80000 .word 0x3ff80000
  13142. 800a444: 0800c600 .word 0x0800c600
  13143. 800a448: 0800c5d8 .word 0x0800c5d8
  13144. 800a44c: 2601 movs r6, #1
  13145. 800a44e: 2300 movs r3, #0
  13146. 800a450: 9609 str r6, [sp, #36] ; 0x24
  13147. 800a452: 931e str r3, [sp, #120] ; 0x78
  13148. 800a454: f04f 33ff mov.w r3, #4294967295
  13149. 800a458: 2200 movs r2, #0
  13150. 800a45a: 9304 str r3, [sp, #16]
  13151. 800a45c: 4699 mov r9, r3
  13152. 800a45e: 2312 movs r3, #18
  13153. 800a460: 921f str r2, [sp, #124] ; 0x7c
  13154. 800a462: e784 b.n 800a36e <_dtoa_r+0x246>
  13155. 800a464: 2301 movs r3, #1
  13156. 800a466: 9309 str r3, [sp, #36] ; 0x24
  13157. 800a468: e7f4 b.n 800a454 <_dtoa_r+0x32c>
  13158. 800a46a: 2301 movs r3, #1
  13159. 800a46c: 9304 str r3, [sp, #16]
  13160. 800a46e: 4699 mov r9, r3
  13161. 800a470: 461a mov r2, r3
  13162. 800a472: e7f5 b.n 800a460 <_dtoa_r+0x338>
  13163. 800a474: 686a ldr r2, [r5, #4]
  13164. 800a476: 0049 lsls r1, r1, #1
  13165. 800a478: 3201 adds r2, #1
  13166. 800a47a: 606a str r2, [r5, #4]
  13167. 800a47c: e77b b.n 800a376 <_dtoa_r+0x24e>
  13168. 800a47e: 2502 movs r5, #2
  13169. 800a480: e7ac b.n 800a3dc <_dtoa_r+0x2b4>
  13170. 800a482: 07f1 lsls r1, r6, #31
  13171. 800a484: d508 bpl.n 800a498 <_dtoa_r+0x370>
  13172. 800a486: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13173. 800a48a: e9d7 2300 ldrd r2, r3, [r7]
  13174. 800a48e: f7fa f88b bl 80045a8 <__aeabi_dmul>
  13175. 800a492: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13176. 800a496: 3501 adds r5, #1
  13177. 800a498: 1076 asrs r6, r6, #1
  13178. 800a49a: 3708 adds r7, #8
  13179. 800a49c: e79f b.n 800a3de <_dtoa_r+0x2b6>
  13180. 800a49e: f000 80a5 beq.w 800a5ec <_dtoa_r+0x4c4>
  13181. 800a4a2: e9dd 010e ldrd r0, r1, [sp, #56] ; 0x38
  13182. 800a4a6: f1cb 0600 rsb r6, fp, #0
  13183. 800a4aa: 4ba2 ldr r3, [pc, #648] ; (800a734 <_dtoa_r+0x60c>)
  13184. 800a4ac: f006 020f and.w r2, r6, #15
  13185. 800a4b0: eb03 03c2 add.w r3, r3, r2, lsl #3
  13186. 800a4b4: e9d3 2300 ldrd r2, r3, [r3]
  13187. 800a4b8: f7fa f876 bl 80045a8 <__aeabi_dmul>
  13188. 800a4bc: 2502 movs r5, #2
  13189. 800a4be: 2300 movs r3, #0
  13190. 800a4c0: e9cd 0102 strd r0, r1, [sp, #8]
  13191. 800a4c4: 4f9c ldr r7, [pc, #624] ; (800a738 <_dtoa_r+0x610>)
  13192. 800a4c6: 1136 asrs r6, r6, #4
  13193. 800a4c8: 2e00 cmp r6, #0
  13194. 800a4ca: f040 8084 bne.w 800a5d6 <_dtoa_r+0x4ae>
  13195. 800a4ce: 2b00 cmp r3, #0
  13196. 800a4d0: d18d bne.n 800a3ee <_dtoa_r+0x2c6>
  13197. 800a4d2: 9b0d ldr r3, [sp, #52] ; 0x34
  13198. 800a4d4: 2b00 cmp r3, #0
  13199. 800a4d6: f000 808b beq.w 800a5f0 <_dtoa_r+0x4c8>
  13200. 800a4da: e9dd 2302 ldrd r2, r3, [sp, #8]
  13201. 800a4de: e9cd 230a strd r2, r3, [sp, #40] ; 0x28
  13202. 800a4e2: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13203. 800a4e6: 2200 movs r2, #0
  13204. 800a4e8: 4b94 ldr r3, [pc, #592] ; (800a73c <_dtoa_r+0x614>)
  13205. 800a4ea: f7fa facf bl 8004a8c <__aeabi_dcmplt>
  13206. 800a4ee: 2800 cmp r0, #0
  13207. 800a4f0: d07e beq.n 800a5f0 <_dtoa_r+0x4c8>
  13208. 800a4f2: f1b9 0f00 cmp.w r9, #0
  13209. 800a4f6: d07b beq.n 800a5f0 <_dtoa_r+0x4c8>
  13210. 800a4f8: 9b04 ldr r3, [sp, #16]
  13211. 800a4fa: 2b00 cmp r3, #0
  13212. 800a4fc: dd37 ble.n 800a56e <_dtoa_r+0x446>
  13213. 800a4fe: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13214. 800a502: 2200 movs r2, #0
  13215. 800a504: 4b8e ldr r3, [pc, #568] ; (800a740 <_dtoa_r+0x618>)
  13216. 800a506: f7fa f84f bl 80045a8 <__aeabi_dmul>
  13217. 800a50a: e9cd 0102 strd r0, r1, [sp, #8]
  13218. 800a50e: 9e04 ldr r6, [sp, #16]
  13219. 800a510: f10b 37ff add.w r7, fp, #4294967295
  13220. 800a514: 3501 adds r5, #1
  13221. 800a516: 4628 mov r0, r5
  13222. 800a518: f7f9 ffe0 bl 80044dc <__aeabi_i2d>
  13223. 800a51c: e9dd 2302 ldrd r2, r3, [sp, #8]
  13224. 800a520: f7fa f842 bl 80045a8 <__aeabi_dmul>
  13225. 800a524: 4b87 ldr r3, [pc, #540] ; (800a744 <_dtoa_r+0x61c>)
  13226. 800a526: 2200 movs r2, #0
  13227. 800a528: f7f9 fe8c bl 8004244 <__adddf3>
  13228. 800a52c: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13229. 800a530: 9b0b ldr r3, [sp, #44] ; 0x2c
  13230. 800a532: f1a3 7550 sub.w r5, r3, #54525952 ; 0x3400000
  13231. 800a536: 950b str r5, [sp, #44] ; 0x2c
  13232. 800a538: 2e00 cmp r6, #0
  13233. 800a53a: d15c bne.n 800a5f6 <_dtoa_r+0x4ce>
  13234. 800a53c: e9dd 0102 ldrd r0, r1, [sp, #8]
  13235. 800a540: 2200 movs r2, #0
  13236. 800a542: 4b81 ldr r3, [pc, #516] ; (800a748 <_dtoa_r+0x620>)
  13237. 800a544: f7f9 fe7c bl 8004240 <__aeabi_dsub>
  13238. 800a548: 9a0a ldr r2, [sp, #40] ; 0x28
  13239. 800a54a: 462b mov r3, r5
  13240. 800a54c: e9cd 0102 strd r0, r1, [sp, #8]
  13241. 800a550: f7fa faba bl 8004ac8 <__aeabi_dcmpgt>
  13242. 800a554: 2800 cmp r0, #0
  13243. 800a556: f040 82f7 bne.w 800ab48 <_dtoa_r+0xa20>
  13244. 800a55a: e9dd 0102 ldrd r0, r1, [sp, #8]
  13245. 800a55e: 9a0a ldr r2, [sp, #40] ; 0x28
  13246. 800a560: f105 4300 add.w r3, r5, #2147483648 ; 0x80000000
  13247. 800a564: f7fa fa92 bl 8004a8c <__aeabi_dcmplt>
  13248. 800a568: 2800 cmp r0, #0
  13249. 800a56a: f040 82eb bne.w 800ab44 <_dtoa_r+0xa1c>
  13250. 800a56e: e9dd 230e ldrd r2, r3, [sp, #56] ; 0x38
  13251. 800a572: e9cd 2302 strd r2, r3, [sp, #8]
  13252. 800a576: 9b13 ldr r3, [sp, #76] ; 0x4c
  13253. 800a578: 2b00 cmp r3, #0
  13254. 800a57a: f2c0 8150 blt.w 800a81e <_dtoa_r+0x6f6>
  13255. 800a57e: f1bb 0f0e cmp.w fp, #14
  13256. 800a582: f300 814c bgt.w 800a81e <_dtoa_r+0x6f6>
  13257. 800a586: 4b6b ldr r3, [pc, #428] ; (800a734 <_dtoa_r+0x60c>)
  13258. 800a588: eb03 03cb add.w r3, r3, fp, lsl #3
  13259. 800a58c: e9d3 2300 ldrd r2, r3, [r3]
  13260. 800a590: e9cd 2304 strd r2, r3, [sp, #16]
  13261. 800a594: 9b1f ldr r3, [sp, #124] ; 0x7c
  13262. 800a596: 2b00 cmp r3, #0
  13263. 800a598: f280 80da bge.w 800a750 <_dtoa_r+0x628>
  13264. 800a59c: f1b9 0f00 cmp.w r9, #0
  13265. 800a5a0: f300 80d6 bgt.w 800a750 <_dtoa_r+0x628>
  13266. 800a5a4: f040 82cd bne.w 800ab42 <_dtoa_r+0xa1a>
  13267. 800a5a8: e9dd 0104 ldrd r0, r1, [sp, #16]
  13268. 800a5ac: 2200 movs r2, #0
  13269. 800a5ae: 4b66 ldr r3, [pc, #408] ; (800a748 <_dtoa_r+0x620>)
  13270. 800a5b0: f7f9 fffa bl 80045a8 <__aeabi_dmul>
  13271. 800a5b4: e9dd 2302 ldrd r2, r3, [sp, #8]
  13272. 800a5b8: f7fa fa7c bl 8004ab4 <__aeabi_dcmpge>
  13273. 800a5bc: 464e mov r6, r9
  13274. 800a5be: 464f mov r7, r9
  13275. 800a5c0: 2800 cmp r0, #0
  13276. 800a5c2: f040 82a4 bne.w 800ab0e <_dtoa_r+0x9e6>
  13277. 800a5c6: 9b06 ldr r3, [sp, #24]
  13278. 800a5c8: 9a06 ldr r2, [sp, #24]
  13279. 800a5ca: 1c5d adds r5, r3, #1
  13280. 800a5cc: 2331 movs r3, #49 ; 0x31
  13281. 800a5ce: f10b 0b01 add.w fp, fp, #1
  13282. 800a5d2: 7013 strb r3, [r2, #0]
  13283. 800a5d4: e29f b.n 800ab16 <_dtoa_r+0x9ee>
  13284. 800a5d6: 07f2 lsls r2, r6, #31
  13285. 800a5d8: d505 bpl.n 800a5e6 <_dtoa_r+0x4be>
  13286. 800a5da: e9d7 2300 ldrd r2, r3, [r7]
  13287. 800a5de: f7f9 ffe3 bl 80045a8 <__aeabi_dmul>
  13288. 800a5e2: 2301 movs r3, #1
  13289. 800a5e4: 3501 adds r5, #1
  13290. 800a5e6: 1076 asrs r6, r6, #1
  13291. 800a5e8: 3708 adds r7, #8
  13292. 800a5ea: e76d b.n 800a4c8 <_dtoa_r+0x3a0>
  13293. 800a5ec: 2502 movs r5, #2
  13294. 800a5ee: e770 b.n 800a4d2 <_dtoa_r+0x3aa>
  13295. 800a5f0: 465f mov r7, fp
  13296. 800a5f2: 464e mov r6, r9
  13297. 800a5f4: e78f b.n 800a516 <_dtoa_r+0x3ee>
  13298. 800a5f6: 9a06 ldr r2, [sp, #24]
  13299. 800a5f8: 4b4e ldr r3, [pc, #312] ; (800a734 <_dtoa_r+0x60c>)
  13300. 800a5fa: 4432 add r2, r6
  13301. 800a5fc: 9211 str r2, [sp, #68] ; 0x44
  13302. 800a5fe: 9a09 ldr r2, [sp, #36] ; 0x24
  13303. 800a600: 1e71 subs r1, r6, #1
  13304. 800a602: 2a00 cmp r2, #0
  13305. 800a604: d048 beq.n 800a698 <_dtoa_r+0x570>
  13306. 800a606: eb03 03c1 add.w r3, r3, r1, lsl #3
  13307. 800a60a: e9d3 2300 ldrd r2, r3, [r3]
  13308. 800a60e: 2000 movs r0, #0
  13309. 800a610: 494e ldr r1, [pc, #312] ; (800a74c <_dtoa_r+0x624>)
  13310. 800a612: f7fa f8f3 bl 80047fc <__aeabi_ddiv>
  13311. 800a616: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13312. 800a61a: f7f9 fe11 bl 8004240 <__aeabi_dsub>
  13313. 800a61e: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13314. 800a622: 9d06 ldr r5, [sp, #24]
  13315. 800a624: e9dd 0102 ldrd r0, r1, [sp, #8]
  13316. 800a628: f7fa fa6e bl 8004b08 <__aeabi_d2iz>
  13317. 800a62c: 4606 mov r6, r0
  13318. 800a62e: f7f9 ff55 bl 80044dc <__aeabi_i2d>
  13319. 800a632: 4602 mov r2, r0
  13320. 800a634: 460b mov r3, r1
  13321. 800a636: e9dd 0102 ldrd r0, r1, [sp, #8]
  13322. 800a63a: f7f9 fe01 bl 8004240 <__aeabi_dsub>
  13323. 800a63e: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13324. 800a642: 3630 adds r6, #48 ; 0x30
  13325. 800a644: f805 6b01 strb.w r6, [r5], #1
  13326. 800a648: e9cd 0102 strd r0, r1, [sp, #8]
  13327. 800a64c: f7fa fa1e bl 8004a8c <__aeabi_dcmplt>
  13328. 800a650: 2800 cmp r0, #0
  13329. 800a652: d164 bne.n 800a71e <_dtoa_r+0x5f6>
  13330. 800a654: e9dd 2302 ldrd r2, r3, [sp, #8]
  13331. 800a658: 2000 movs r0, #0
  13332. 800a65a: 4938 ldr r1, [pc, #224] ; (800a73c <_dtoa_r+0x614>)
  13333. 800a65c: f7f9 fdf0 bl 8004240 <__aeabi_dsub>
  13334. 800a660: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13335. 800a664: f7fa fa12 bl 8004a8c <__aeabi_dcmplt>
  13336. 800a668: 2800 cmp r0, #0
  13337. 800a66a: f040 80b9 bne.w 800a7e0 <_dtoa_r+0x6b8>
  13338. 800a66e: 9b11 ldr r3, [sp, #68] ; 0x44
  13339. 800a670: 429d cmp r5, r3
  13340. 800a672: f43f af7c beq.w 800a56e <_dtoa_r+0x446>
  13341. 800a676: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13342. 800a67a: 2200 movs r2, #0
  13343. 800a67c: 4b30 ldr r3, [pc, #192] ; (800a740 <_dtoa_r+0x618>)
  13344. 800a67e: f7f9 ff93 bl 80045a8 <__aeabi_dmul>
  13345. 800a682: 2200 movs r2, #0
  13346. 800a684: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13347. 800a688: e9dd 0102 ldrd r0, r1, [sp, #8]
  13348. 800a68c: 4b2c ldr r3, [pc, #176] ; (800a740 <_dtoa_r+0x618>)
  13349. 800a68e: f7f9 ff8b bl 80045a8 <__aeabi_dmul>
  13350. 800a692: e9cd 0102 strd r0, r1, [sp, #8]
  13351. 800a696: e7c5 b.n 800a624 <_dtoa_r+0x4fc>
  13352. 800a698: eb03 01c1 add.w r1, r3, r1, lsl #3
  13353. 800a69c: e9d1 0100 ldrd r0, r1, [r1]
  13354. 800a6a0: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13355. 800a6a4: f7f9 ff80 bl 80045a8 <__aeabi_dmul>
  13356. 800a6a8: e9cd 010a strd r0, r1, [sp, #40] ; 0x28
  13357. 800a6ac: 9d06 ldr r5, [sp, #24]
  13358. 800a6ae: e9dd 0102 ldrd r0, r1, [sp, #8]
  13359. 800a6b2: f7fa fa29 bl 8004b08 <__aeabi_d2iz>
  13360. 800a6b6: 4606 mov r6, r0
  13361. 800a6b8: f7f9 ff10 bl 80044dc <__aeabi_i2d>
  13362. 800a6bc: 4602 mov r2, r0
  13363. 800a6be: 460b mov r3, r1
  13364. 800a6c0: e9dd 0102 ldrd r0, r1, [sp, #8]
  13365. 800a6c4: f7f9 fdbc bl 8004240 <__aeabi_dsub>
  13366. 800a6c8: 3630 adds r6, #48 ; 0x30
  13367. 800a6ca: 9b11 ldr r3, [sp, #68] ; 0x44
  13368. 800a6cc: f805 6b01 strb.w r6, [r5], #1
  13369. 800a6d0: 42ab cmp r3, r5
  13370. 800a6d2: e9cd 0102 strd r0, r1, [sp, #8]
  13371. 800a6d6: f04f 0200 mov.w r2, #0
  13372. 800a6da: d124 bne.n 800a726 <_dtoa_r+0x5fe>
  13373. 800a6dc: 4b1b ldr r3, [pc, #108] ; (800a74c <_dtoa_r+0x624>)
  13374. 800a6de: e9dd 010a ldrd r0, r1, [sp, #40] ; 0x28
  13375. 800a6e2: f7f9 fdaf bl 8004244 <__adddf3>
  13376. 800a6e6: 4602 mov r2, r0
  13377. 800a6e8: 460b mov r3, r1
  13378. 800a6ea: e9dd 0102 ldrd r0, r1, [sp, #8]
  13379. 800a6ee: f7fa f9eb bl 8004ac8 <__aeabi_dcmpgt>
  13380. 800a6f2: 2800 cmp r0, #0
  13381. 800a6f4: d174 bne.n 800a7e0 <_dtoa_r+0x6b8>
  13382. 800a6f6: e9dd 230a ldrd r2, r3, [sp, #40] ; 0x28
  13383. 800a6fa: 2000 movs r0, #0
  13384. 800a6fc: 4913 ldr r1, [pc, #76] ; (800a74c <_dtoa_r+0x624>)
  13385. 800a6fe: f7f9 fd9f bl 8004240 <__aeabi_dsub>
  13386. 800a702: 4602 mov r2, r0
  13387. 800a704: 460b mov r3, r1
  13388. 800a706: e9dd 0102 ldrd r0, r1, [sp, #8]
  13389. 800a70a: f7fa f9bf bl 8004a8c <__aeabi_dcmplt>
  13390. 800a70e: 2800 cmp r0, #0
  13391. 800a710: f43f af2d beq.w 800a56e <_dtoa_r+0x446>
  13392. 800a714: f815 3c01 ldrb.w r3, [r5, #-1]
  13393. 800a718: 1e6a subs r2, r5, #1
  13394. 800a71a: 2b30 cmp r3, #48 ; 0x30
  13395. 800a71c: d001 beq.n 800a722 <_dtoa_r+0x5fa>
  13396. 800a71e: 46bb mov fp, r7
  13397. 800a720: e04d b.n 800a7be <_dtoa_r+0x696>
  13398. 800a722: 4615 mov r5, r2
  13399. 800a724: e7f6 b.n 800a714 <_dtoa_r+0x5ec>
  13400. 800a726: 4b06 ldr r3, [pc, #24] ; (800a740 <_dtoa_r+0x618>)
  13401. 800a728: f7f9 ff3e bl 80045a8 <__aeabi_dmul>
  13402. 800a72c: e9cd 0102 strd r0, r1, [sp, #8]
  13403. 800a730: e7bd b.n 800a6ae <_dtoa_r+0x586>
  13404. 800a732: bf00 nop
  13405. 800a734: 0800c600 .word 0x0800c600
  13406. 800a738: 0800c5d8 .word 0x0800c5d8
  13407. 800a73c: 3ff00000 .word 0x3ff00000
  13408. 800a740: 40240000 .word 0x40240000
  13409. 800a744: 401c0000 .word 0x401c0000
  13410. 800a748: 40140000 .word 0x40140000
  13411. 800a74c: 3fe00000 .word 0x3fe00000
  13412. 800a750: 9d06 ldr r5, [sp, #24]
  13413. 800a752: e9dd 6702 ldrd r6, r7, [sp, #8]
  13414. 800a756: e9dd 2304 ldrd r2, r3, [sp, #16]
  13415. 800a75a: 4630 mov r0, r6
  13416. 800a75c: 4639 mov r1, r7
  13417. 800a75e: f7fa f84d bl 80047fc <__aeabi_ddiv>
  13418. 800a762: f7fa f9d1 bl 8004b08 <__aeabi_d2iz>
  13419. 800a766: 4680 mov r8, r0
  13420. 800a768: f7f9 feb8 bl 80044dc <__aeabi_i2d>
  13421. 800a76c: e9dd 2304 ldrd r2, r3, [sp, #16]
  13422. 800a770: f7f9 ff1a bl 80045a8 <__aeabi_dmul>
  13423. 800a774: 4602 mov r2, r0
  13424. 800a776: 460b mov r3, r1
  13425. 800a778: 4630 mov r0, r6
  13426. 800a77a: 4639 mov r1, r7
  13427. 800a77c: f7f9 fd60 bl 8004240 <__aeabi_dsub>
  13428. 800a780: f108 0630 add.w r6, r8, #48 ; 0x30
  13429. 800a784: f805 6b01 strb.w r6, [r5], #1
  13430. 800a788: 9e06 ldr r6, [sp, #24]
  13431. 800a78a: 4602 mov r2, r0
  13432. 800a78c: 1bae subs r6, r5, r6
  13433. 800a78e: 45b1 cmp r9, r6
  13434. 800a790: 460b mov r3, r1
  13435. 800a792: d137 bne.n 800a804 <_dtoa_r+0x6dc>
  13436. 800a794: f7f9 fd56 bl 8004244 <__adddf3>
  13437. 800a798: 4606 mov r6, r0
  13438. 800a79a: 460f mov r7, r1
  13439. 800a79c: 4602 mov r2, r0
  13440. 800a79e: 460b mov r3, r1
  13441. 800a7a0: e9dd 0104 ldrd r0, r1, [sp, #16]
  13442. 800a7a4: f7fa f972 bl 8004a8c <__aeabi_dcmplt>
  13443. 800a7a8: b9c8 cbnz r0, 800a7de <_dtoa_r+0x6b6>
  13444. 800a7aa: e9dd 0104 ldrd r0, r1, [sp, #16]
  13445. 800a7ae: 4632 mov r2, r6
  13446. 800a7b0: 463b mov r3, r7
  13447. 800a7b2: f7fa f961 bl 8004a78 <__aeabi_dcmpeq>
  13448. 800a7b6: b110 cbz r0, 800a7be <_dtoa_r+0x696>
  13449. 800a7b8: f018 0f01 tst.w r8, #1
  13450. 800a7bc: d10f bne.n 800a7de <_dtoa_r+0x6b6>
  13451. 800a7be: 4651 mov r1, sl
  13452. 800a7c0: 4620 mov r0, r4
  13453. 800a7c2: f000 fcbd bl 800b140 <_Bfree>
  13454. 800a7c6: 2300 movs r3, #0
  13455. 800a7c8: 9a20 ldr r2, [sp, #128] ; 0x80
  13456. 800a7ca: 702b strb r3, [r5, #0]
  13457. 800a7cc: f10b 0301 add.w r3, fp, #1
  13458. 800a7d0: 6013 str r3, [r2, #0]
  13459. 800a7d2: 9b22 ldr r3, [sp, #136] ; 0x88
  13460. 800a7d4: 2b00 cmp r3, #0
  13461. 800a7d6: f43f acec beq.w 800a1b2 <_dtoa_r+0x8a>
  13462. 800a7da: 601d str r5, [r3, #0]
  13463. 800a7dc: e4e9 b.n 800a1b2 <_dtoa_r+0x8a>
  13464. 800a7de: 465f mov r7, fp
  13465. 800a7e0: f815 2c01 ldrb.w r2, [r5, #-1]
  13466. 800a7e4: 1e6b subs r3, r5, #1
  13467. 800a7e6: 2a39 cmp r2, #57 ; 0x39
  13468. 800a7e8: d106 bne.n 800a7f8 <_dtoa_r+0x6d0>
  13469. 800a7ea: 9a06 ldr r2, [sp, #24]
  13470. 800a7ec: 429a cmp r2, r3
  13471. 800a7ee: d107 bne.n 800a800 <_dtoa_r+0x6d8>
  13472. 800a7f0: 2330 movs r3, #48 ; 0x30
  13473. 800a7f2: 7013 strb r3, [r2, #0]
  13474. 800a7f4: 4613 mov r3, r2
  13475. 800a7f6: 3701 adds r7, #1
  13476. 800a7f8: 781a ldrb r2, [r3, #0]
  13477. 800a7fa: 3201 adds r2, #1
  13478. 800a7fc: 701a strb r2, [r3, #0]
  13479. 800a7fe: e78e b.n 800a71e <_dtoa_r+0x5f6>
  13480. 800a800: 461d mov r5, r3
  13481. 800a802: e7ed b.n 800a7e0 <_dtoa_r+0x6b8>
  13482. 800a804: 2200 movs r2, #0
  13483. 800a806: 4bb5 ldr r3, [pc, #724] ; (800aadc <_dtoa_r+0x9b4>)
  13484. 800a808: f7f9 fece bl 80045a8 <__aeabi_dmul>
  13485. 800a80c: 2200 movs r2, #0
  13486. 800a80e: 2300 movs r3, #0
  13487. 800a810: 4606 mov r6, r0
  13488. 800a812: 460f mov r7, r1
  13489. 800a814: f7fa f930 bl 8004a78 <__aeabi_dcmpeq>
  13490. 800a818: 2800 cmp r0, #0
  13491. 800a81a: d09c beq.n 800a756 <_dtoa_r+0x62e>
  13492. 800a81c: e7cf b.n 800a7be <_dtoa_r+0x696>
  13493. 800a81e: 9a09 ldr r2, [sp, #36] ; 0x24
  13494. 800a820: 2a00 cmp r2, #0
  13495. 800a822: f000 8129 beq.w 800aa78 <_dtoa_r+0x950>
  13496. 800a826: 9a1e ldr r2, [sp, #120] ; 0x78
  13497. 800a828: 2a01 cmp r2, #1
  13498. 800a82a: f300 810e bgt.w 800aa4a <_dtoa_r+0x922>
  13499. 800a82e: 9a10 ldr r2, [sp, #64] ; 0x40
  13500. 800a830: 2a00 cmp r2, #0
  13501. 800a832: f000 8106 beq.w 800aa42 <_dtoa_r+0x91a>
  13502. 800a836: f203 4333 addw r3, r3, #1075 ; 0x433
  13503. 800a83a: 4645 mov r5, r8
  13504. 800a83c: 9e08 ldr r6, [sp, #32]
  13505. 800a83e: 9a07 ldr r2, [sp, #28]
  13506. 800a840: 2101 movs r1, #1
  13507. 800a842: 441a add r2, r3
  13508. 800a844: 4620 mov r0, r4
  13509. 800a846: 4498 add r8, r3
  13510. 800a848: 9207 str r2, [sp, #28]
  13511. 800a84a: f000 fd19 bl 800b280 <__i2b>
  13512. 800a84e: 4607 mov r7, r0
  13513. 800a850: 2d00 cmp r5, #0
  13514. 800a852: dd0b ble.n 800a86c <_dtoa_r+0x744>
  13515. 800a854: 9b07 ldr r3, [sp, #28]
  13516. 800a856: 2b00 cmp r3, #0
  13517. 800a858: dd08 ble.n 800a86c <_dtoa_r+0x744>
  13518. 800a85a: 42ab cmp r3, r5
  13519. 800a85c: bfa8 it ge
  13520. 800a85e: 462b movge r3, r5
  13521. 800a860: 9a07 ldr r2, [sp, #28]
  13522. 800a862: eba8 0803 sub.w r8, r8, r3
  13523. 800a866: 1aed subs r5, r5, r3
  13524. 800a868: 1ad3 subs r3, r2, r3
  13525. 800a86a: 9307 str r3, [sp, #28]
  13526. 800a86c: 9b08 ldr r3, [sp, #32]
  13527. 800a86e: b1fb cbz r3, 800a8b0 <_dtoa_r+0x788>
  13528. 800a870: 9b09 ldr r3, [sp, #36] ; 0x24
  13529. 800a872: 2b00 cmp r3, #0
  13530. 800a874: f000 8104 beq.w 800aa80 <_dtoa_r+0x958>
  13531. 800a878: 2e00 cmp r6, #0
  13532. 800a87a: dd11 ble.n 800a8a0 <_dtoa_r+0x778>
  13533. 800a87c: 4639 mov r1, r7
  13534. 800a87e: 4632 mov r2, r6
  13535. 800a880: 4620 mov r0, r4
  13536. 800a882: f000 fd93 bl 800b3ac <__pow5mult>
  13537. 800a886: 4652 mov r2, sl
  13538. 800a888: 4601 mov r1, r0
  13539. 800a88a: 4607 mov r7, r0
  13540. 800a88c: 4620 mov r0, r4
  13541. 800a88e: f000 fd00 bl 800b292 <__multiply>
  13542. 800a892: 4651 mov r1, sl
  13543. 800a894: 900a str r0, [sp, #40] ; 0x28
  13544. 800a896: 4620 mov r0, r4
  13545. 800a898: f000 fc52 bl 800b140 <_Bfree>
  13546. 800a89c: 9b0a ldr r3, [sp, #40] ; 0x28
  13547. 800a89e: 469a mov sl, r3
  13548. 800a8a0: 9b08 ldr r3, [sp, #32]
  13549. 800a8a2: 1b9a subs r2, r3, r6
  13550. 800a8a4: d004 beq.n 800a8b0 <_dtoa_r+0x788>
  13551. 800a8a6: 4651 mov r1, sl
  13552. 800a8a8: 4620 mov r0, r4
  13553. 800a8aa: f000 fd7f bl 800b3ac <__pow5mult>
  13554. 800a8ae: 4682 mov sl, r0
  13555. 800a8b0: 2101 movs r1, #1
  13556. 800a8b2: 4620 mov r0, r4
  13557. 800a8b4: f000 fce4 bl 800b280 <__i2b>
  13558. 800a8b8: 9b0c ldr r3, [sp, #48] ; 0x30
  13559. 800a8ba: 4606 mov r6, r0
  13560. 800a8bc: 2b00 cmp r3, #0
  13561. 800a8be: f340 80e1 ble.w 800aa84 <_dtoa_r+0x95c>
  13562. 800a8c2: 461a mov r2, r3
  13563. 800a8c4: 4601 mov r1, r0
  13564. 800a8c6: 4620 mov r0, r4
  13565. 800a8c8: f000 fd70 bl 800b3ac <__pow5mult>
  13566. 800a8cc: 9b1e ldr r3, [sp, #120] ; 0x78
  13567. 800a8ce: 4606 mov r6, r0
  13568. 800a8d0: 2b01 cmp r3, #1
  13569. 800a8d2: f340 80da ble.w 800aa8a <_dtoa_r+0x962>
  13570. 800a8d6: 2300 movs r3, #0
  13571. 800a8d8: 9308 str r3, [sp, #32]
  13572. 800a8da: 6933 ldr r3, [r6, #16]
  13573. 800a8dc: eb06 0383 add.w r3, r6, r3, lsl #2
  13574. 800a8e0: 6918 ldr r0, [r3, #16]
  13575. 800a8e2: f000 fc7f bl 800b1e4 <__hi0bits>
  13576. 800a8e6: f1c0 0020 rsb r0, r0, #32
  13577. 800a8ea: 9b07 ldr r3, [sp, #28]
  13578. 800a8ec: 4418 add r0, r3
  13579. 800a8ee: f010 001f ands.w r0, r0, #31
  13580. 800a8f2: f000 80f0 beq.w 800aad6 <_dtoa_r+0x9ae>
  13581. 800a8f6: f1c0 0320 rsb r3, r0, #32
  13582. 800a8fa: 2b04 cmp r3, #4
  13583. 800a8fc: f340 80e2 ble.w 800aac4 <_dtoa_r+0x99c>
  13584. 800a900: 9b07 ldr r3, [sp, #28]
  13585. 800a902: f1c0 001c rsb r0, r0, #28
  13586. 800a906: 4480 add r8, r0
  13587. 800a908: 4405 add r5, r0
  13588. 800a90a: 4403 add r3, r0
  13589. 800a90c: 9307 str r3, [sp, #28]
  13590. 800a90e: f1b8 0f00 cmp.w r8, #0
  13591. 800a912: dd05 ble.n 800a920 <_dtoa_r+0x7f8>
  13592. 800a914: 4651 mov r1, sl
  13593. 800a916: 4642 mov r2, r8
  13594. 800a918: 4620 mov r0, r4
  13595. 800a91a: f000 fd95 bl 800b448 <__lshift>
  13596. 800a91e: 4682 mov sl, r0
  13597. 800a920: 9b07 ldr r3, [sp, #28]
  13598. 800a922: 2b00 cmp r3, #0
  13599. 800a924: dd05 ble.n 800a932 <_dtoa_r+0x80a>
  13600. 800a926: 4631 mov r1, r6
  13601. 800a928: 461a mov r2, r3
  13602. 800a92a: 4620 mov r0, r4
  13603. 800a92c: f000 fd8c bl 800b448 <__lshift>
  13604. 800a930: 4606 mov r6, r0
  13605. 800a932: 9b0d ldr r3, [sp, #52] ; 0x34
  13606. 800a934: 2b00 cmp r3, #0
  13607. 800a936: f000 80d3 beq.w 800aae0 <_dtoa_r+0x9b8>
  13608. 800a93a: 4631 mov r1, r6
  13609. 800a93c: 4650 mov r0, sl
  13610. 800a93e: f000 fdd4 bl 800b4ea <__mcmp>
  13611. 800a942: 2800 cmp r0, #0
  13612. 800a944: f280 80cc bge.w 800aae0 <_dtoa_r+0x9b8>
  13613. 800a948: 2300 movs r3, #0
  13614. 800a94a: 4651 mov r1, sl
  13615. 800a94c: 220a movs r2, #10
  13616. 800a94e: 4620 mov r0, r4
  13617. 800a950: f000 fc0d bl 800b16e <__multadd>
  13618. 800a954: 9b09 ldr r3, [sp, #36] ; 0x24
  13619. 800a956: f10b 3bff add.w fp, fp, #4294967295
  13620. 800a95a: 4682 mov sl, r0
  13621. 800a95c: 2b00 cmp r3, #0
  13622. 800a95e: f000 81a9 beq.w 800acb4 <_dtoa_r+0xb8c>
  13623. 800a962: 2300 movs r3, #0
  13624. 800a964: 4639 mov r1, r7
  13625. 800a966: 220a movs r2, #10
  13626. 800a968: 4620 mov r0, r4
  13627. 800a96a: f000 fc00 bl 800b16e <__multadd>
  13628. 800a96e: 9b04 ldr r3, [sp, #16]
  13629. 800a970: 4607 mov r7, r0
  13630. 800a972: 2b00 cmp r3, #0
  13631. 800a974: dc03 bgt.n 800a97e <_dtoa_r+0x856>
  13632. 800a976: 9b1e ldr r3, [sp, #120] ; 0x78
  13633. 800a978: 2b02 cmp r3, #2
  13634. 800a97a: f300 80b9 bgt.w 800aaf0 <_dtoa_r+0x9c8>
  13635. 800a97e: 2d00 cmp r5, #0
  13636. 800a980: dd05 ble.n 800a98e <_dtoa_r+0x866>
  13637. 800a982: 4639 mov r1, r7
  13638. 800a984: 462a mov r2, r5
  13639. 800a986: 4620 mov r0, r4
  13640. 800a988: f000 fd5e bl 800b448 <__lshift>
  13641. 800a98c: 4607 mov r7, r0
  13642. 800a98e: 9b08 ldr r3, [sp, #32]
  13643. 800a990: 2b00 cmp r3, #0
  13644. 800a992: f000 8110 beq.w 800abb6 <_dtoa_r+0xa8e>
  13645. 800a996: 6879 ldr r1, [r7, #4]
  13646. 800a998: 4620 mov r0, r4
  13647. 800a99a: f000 fb9d bl 800b0d8 <_Balloc>
  13648. 800a99e: 4605 mov r5, r0
  13649. 800a9a0: 693a ldr r2, [r7, #16]
  13650. 800a9a2: f107 010c add.w r1, r7, #12
  13651. 800a9a6: 3202 adds r2, #2
  13652. 800a9a8: 0092 lsls r2, r2, #2
  13653. 800a9aa: 300c adds r0, #12
  13654. 800a9ac: f7fe fcc8 bl 8009340 <memcpy>
  13655. 800a9b0: 2201 movs r2, #1
  13656. 800a9b2: 4629 mov r1, r5
  13657. 800a9b4: 4620 mov r0, r4
  13658. 800a9b6: f000 fd47 bl 800b448 <__lshift>
  13659. 800a9ba: 9707 str r7, [sp, #28]
  13660. 800a9bc: 4607 mov r7, r0
  13661. 800a9be: 9b02 ldr r3, [sp, #8]
  13662. 800a9c0: f8dd 8018 ldr.w r8, [sp, #24]
  13663. 800a9c4: f003 0301 and.w r3, r3, #1
  13664. 800a9c8: 9308 str r3, [sp, #32]
  13665. 800a9ca: 4631 mov r1, r6
  13666. 800a9cc: 4650 mov r0, sl
  13667. 800a9ce: f7ff fb1d bl 800a00c <quorem>
  13668. 800a9d2: 9907 ldr r1, [sp, #28]
  13669. 800a9d4: 4605 mov r5, r0
  13670. 800a9d6: f100 0930 add.w r9, r0, #48 ; 0x30
  13671. 800a9da: 4650 mov r0, sl
  13672. 800a9dc: f000 fd85 bl 800b4ea <__mcmp>
  13673. 800a9e0: 463a mov r2, r7
  13674. 800a9e2: 9002 str r0, [sp, #8]
  13675. 800a9e4: 4631 mov r1, r6
  13676. 800a9e6: 4620 mov r0, r4
  13677. 800a9e8: f000 fd99 bl 800b51e <__mdiff>
  13678. 800a9ec: 68c3 ldr r3, [r0, #12]
  13679. 800a9ee: 4602 mov r2, r0
  13680. 800a9f0: 2b00 cmp r3, #0
  13681. 800a9f2: f040 80e2 bne.w 800abba <_dtoa_r+0xa92>
  13682. 800a9f6: 4601 mov r1, r0
  13683. 800a9f8: 9009 str r0, [sp, #36] ; 0x24
  13684. 800a9fa: 4650 mov r0, sl
  13685. 800a9fc: f000 fd75 bl 800b4ea <__mcmp>
  13686. 800aa00: 4603 mov r3, r0
  13687. 800aa02: 9a09 ldr r2, [sp, #36] ; 0x24
  13688. 800aa04: 4611 mov r1, r2
  13689. 800aa06: 4620 mov r0, r4
  13690. 800aa08: 9309 str r3, [sp, #36] ; 0x24
  13691. 800aa0a: f000 fb99 bl 800b140 <_Bfree>
  13692. 800aa0e: 9b09 ldr r3, [sp, #36] ; 0x24
  13693. 800aa10: 2b00 cmp r3, #0
  13694. 800aa12: f040 80d4 bne.w 800abbe <_dtoa_r+0xa96>
  13695. 800aa16: 9a1e ldr r2, [sp, #120] ; 0x78
  13696. 800aa18: 2a00 cmp r2, #0
  13697. 800aa1a: f040 80d0 bne.w 800abbe <_dtoa_r+0xa96>
  13698. 800aa1e: 9a08 ldr r2, [sp, #32]
  13699. 800aa20: 2a00 cmp r2, #0
  13700. 800aa22: f040 80cc bne.w 800abbe <_dtoa_r+0xa96>
  13701. 800aa26: f1b9 0f39 cmp.w r9, #57 ; 0x39
  13702. 800aa2a: f000 80e8 beq.w 800abfe <_dtoa_r+0xad6>
  13703. 800aa2e: 9b02 ldr r3, [sp, #8]
  13704. 800aa30: 2b00 cmp r3, #0
  13705. 800aa32: dd01 ble.n 800aa38 <_dtoa_r+0x910>
  13706. 800aa34: f105 0931 add.w r9, r5, #49 ; 0x31
  13707. 800aa38: f108 0501 add.w r5, r8, #1
  13708. 800aa3c: f888 9000 strb.w r9, [r8]
  13709. 800aa40: e06b b.n 800ab1a <_dtoa_r+0x9f2>
  13710. 800aa42: 9b12 ldr r3, [sp, #72] ; 0x48
  13711. 800aa44: f1c3 0336 rsb r3, r3, #54 ; 0x36
  13712. 800aa48: e6f7 b.n 800a83a <_dtoa_r+0x712>
  13713. 800aa4a: 9b08 ldr r3, [sp, #32]
  13714. 800aa4c: f109 36ff add.w r6, r9, #4294967295
  13715. 800aa50: 42b3 cmp r3, r6
  13716. 800aa52: bfb7 itett lt
  13717. 800aa54: 9b08 ldrlt r3, [sp, #32]
  13718. 800aa56: 1b9e subge r6, r3, r6
  13719. 800aa58: 1af2 sublt r2, r6, r3
  13720. 800aa5a: 9b0c ldrlt r3, [sp, #48] ; 0x30
  13721. 800aa5c: bfbf itttt lt
  13722. 800aa5e: 9608 strlt r6, [sp, #32]
  13723. 800aa60: 189b addlt r3, r3, r2
  13724. 800aa62: 930c strlt r3, [sp, #48] ; 0x30
  13725. 800aa64: 2600 movlt r6, #0
  13726. 800aa66: f1b9 0f00 cmp.w r9, #0
  13727. 800aa6a: bfb9 ittee lt
  13728. 800aa6c: eba8 0509 sublt.w r5, r8, r9
  13729. 800aa70: 2300 movlt r3, #0
  13730. 800aa72: 4645 movge r5, r8
  13731. 800aa74: 464b movge r3, r9
  13732. 800aa76: e6e2 b.n 800a83e <_dtoa_r+0x716>
  13733. 800aa78: 9e08 ldr r6, [sp, #32]
  13734. 800aa7a: 4645 mov r5, r8
  13735. 800aa7c: 9f09 ldr r7, [sp, #36] ; 0x24
  13736. 800aa7e: e6e7 b.n 800a850 <_dtoa_r+0x728>
  13737. 800aa80: 9a08 ldr r2, [sp, #32]
  13738. 800aa82: e710 b.n 800a8a6 <_dtoa_r+0x77e>
  13739. 800aa84: 9b1e ldr r3, [sp, #120] ; 0x78
  13740. 800aa86: 2b01 cmp r3, #1
  13741. 800aa88: dc18 bgt.n 800aabc <_dtoa_r+0x994>
  13742. 800aa8a: 9b02 ldr r3, [sp, #8]
  13743. 800aa8c: b9b3 cbnz r3, 800aabc <_dtoa_r+0x994>
  13744. 800aa8e: 9b03 ldr r3, [sp, #12]
  13745. 800aa90: f3c3 0313 ubfx r3, r3, #0, #20
  13746. 800aa94: b9a3 cbnz r3, 800aac0 <_dtoa_r+0x998>
  13747. 800aa96: 9b03 ldr r3, [sp, #12]
  13748. 800aa98: f023 4300 bic.w r3, r3, #2147483648 ; 0x80000000
  13749. 800aa9c: 0d1b lsrs r3, r3, #20
  13750. 800aa9e: 051b lsls r3, r3, #20
  13751. 800aaa0: b12b cbz r3, 800aaae <_dtoa_r+0x986>
  13752. 800aaa2: 9b07 ldr r3, [sp, #28]
  13753. 800aaa4: f108 0801 add.w r8, r8, #1
  13754. 800aaa8: 3301 adds r3, #1
  13755. 800aaaa: 9307 str r3, [sp, #28]
  13756. 800aaac: 2301 movs r3, #1
  13757. 800aaae: 9308 str r3, [sp, #32]
  13758. 800aab0: 9b0c ldr r3, [sp, #48] ; 0x30
  13759. 800aab2: 2b00 cmp r3, #0
  13760. 800aab4: f47f af11 bne.w 800a8da <_dtoa_r+0x7b2>
  13761. 800aab8: 2001 movs r0, #1
  13762. 800aaba: e716 b.n 800a8ea <_dtoa_r+0x7c2>
  13763. 800aabc: 2300 movs r3, #0
  13764. 800aabe: e7f6 b.n 800aaae <_dtoa_r+0x986>
  13765. 800aac0: 9b02 ldr r3, [sp, #8]
  13766. 800aac2: e7f4 b.n 800aaae <_dtoa_r+0x986>
  13767. 800aac4: f43f af23 beq.w 800a90e <_dtoa_r+0x7e6>
  13768. 800aac8: 9a07 ldr r2, [sp, #28]
  13769. 800aaca: 331c adds r3, #28
  13770. 800aacc: 441a add r2, r3
  13771. 800aace: 4498 add r8, r3
  13772. 800aad0: 441d add r5, r3
  13773. 800aad2: 4613 mov r3, r2
  13774. 800aad4: e71a b.n 800a90c <_dtoa_r+0x7e4>
  13775. 800aad6: 4603 mov r3, r0
  13776. 800aad8: e7f6 b.n 800aac8 <_dtoa_r+0x9a0>
  13777. 800aada: bf00 nop
  13778. 800aadc: 40240000 .word 0x40240000
  13779. 800aae0: f1b9 0f00 cmp.w r9, #0
  13780. 800aae4: dc33 bgt.n 800ab4e <_dtoa_r+0xa26>
  13781. 800aae6: 9b1e ldr r3, [sp, #120] ; 0x78
  13782. 800aae8: 2b02 cmp r3, #2
  13783. 800aaea: dd30 ble.n 800ab4e <_dtoa_r+0xa26>
  13784. 800aaec: f8cd 9010 str.w r9, [sp, #16]
  13785. 800aaf0: 9b04 ldr r3, [sp, #16]
  13786. 800aaf2: b963 cbnz r3, 800ab0e <_dtoa_r+0x9e6>
  13787. 800aaf4: 4631 mov r1, r6
  13788. 800aaf6: 2205 movs r2, #5
  13789. 800aaf8: 4620 mov r0, r4
  13790. 800aafa: f000 fb38 bl 800b16e <__multadd>
  13791. 800aafe: 4601 mov r1, r0
  13792. 800ab00: 4606 mov r6, r0
  13793. 800ab02: 4650 mov r0, sl
  13794. 800ab04: f000 fcf1 bl 800b4ea <__mcmp>
  13795. 800ab08: 2800 cmp r0, #0
  13796. 800ab0a: f73f ad5c bgt.w 800a5c6 <_dtoa_r+0x49e>
  13797. 800ab0e: 9b1f ldr r3, [sp, #124] ; 0x7c
  13798. 800ab10: 9d06 ldr r5, [sp, #24]
  13799. 800ab12: ea6f 0b03 mvn.w fp, r3
  13800. 800ab16: 2300 movs r3, #0
  13801. 800ab18: 9307 str r3, [sp, #28]
  13802. 800ab1a: 4631 mov r1, r6
  13803. 800ab1c: 4620 mov r0, r4
  13804. 800ab1e: f000 fb0f bl 800b140 <_Bfree>
  13805. 800ab22: 2f00 cmp r7, #0
  13806. 800ab24: f43f ae4b beq.w 800a7be <_dtoa_r+0x696>
  13807. 800ab28: 9b07 ldr r3, [sp, #28]
  13808. 800ab2a: b12b cbz r3, 800ab38 <_dtoa_r+0xa10>
  13809. 800ab2c: 42bb cmp r3, r7
  13810. 800ab2e: d003 beq.n 800ab38 <_dtoa_r+0xa10>
  13811. 800ab30: 4619 mov r1, r3
  13812. 800ab32: 4620 mov r0, r4
  13813. 800ab34: f000 fb04 bl 800b140 <_Bfree>
  13814. 800ab38: 4639 mov r1, r7
  13815. 800ab3a: 4620 mov r0, r4
  13816. 800ab3c: f000 fb00 bl 800b140 <_Bfree>
  13817. 800ab40: e63d b.n 800a7be <_dtoa_r+0x696>
  13818. 800ab42: 2600 movs r6, #0
  13819. 800ab44: 4637 mov r7, r6
  13820. 800ab46: e7e2 b.n 800ab0e <_dtoa_r+0x9e6>
  13821. 800ab48: 46bb mov fp, r7
  13822. 800ab4a: 4637 mov r7, r6
  13823. 800ab4c: e53b b.n 800a5c6 <_dtoa_r+0x49e>
  13824. 800ab4e: 9b09 ldr r3, [sp, #36] ; 0x24
  13825. 800ab50: f8cd 9010 str.w r9, [sp, #16]
  13826. 800ab54: 2b00 cmp r3, #0
  13827. 800ab56: f47f af12 bne.w 800a97e <_dtoa_r+0x856>
  13828. 800ab5a: 9d06 ldr r5, [sp, #24]
  13829. 800ab5c: 4631 mov r1, r6
  13830. 800ab5e: 4650 mov r0, sl
  13831. 800ab60: f7ff fa54 bl 800a00c <quorem>
  13832. 800ab64: 9b06 ldr r3, [sp, #24]
  13833. 800ab66: f100 0930 add.w r9, r0, #48 ; 0x30
  13834. 800ab6a: f805 9b01 strb.w r9, [r5], #1
  13835. 800ab6e: 9a04 ldr r2, [sp, #16]
  13836. 800ab70: 1aeb subs r3, r5, r3
  13837. 800ab72: 429a cmp r2, r3
  13838. 800ab74: f300 8081 bgt.w 800ac7a <_dtoa_r+0xb52>
  13839. 800ab78: 9b06 ldr r3, [sp, #24]
  13840. 800ab7a: 2a01 cmp r2, #1
  13841. 800ab7c: bfac ite ge
  13842. 800ab7e: 189b addge r3, r3, r2
  13843. 800ab80: 3301 addlt r3, #1
  13844. 800ab82: 4698 mov r8, r3
  13845. 800ab84: 2300 movs r3, #0
  13846. 800ab86: 9307 str r3, [sp, #28]
  13847. 800ab88: 4651 mov r1, sl
  13848. 800ab8a: 2201 movs r2, #1
  13849. 800ab8c: 4620 mov r0, r4
  13850. 800ab8e: f000 fc5b bl 800b448 <__lshift>
  13851. 800ab92: 4631 mov r1, r6
  13852. 800ab94: 4682 mov sl, r0
  13853. 800ab96: f000 fca8 bl 800b4ea <__mcmp>
  13854. 800ab9a: 2800 cmp r0, #0
  13855. 800ab9c: dc34 bgt.n 800ac08 <_dtoa_r+0xae0>
  13856. 800ab9e: d102 bne.n 800aba6 <_dtoa_r+0xa7e>
  13857. 800aba0: f019 0f01 tst.w r9, #1
  13858. 800aba4: d130 bne.n 800ac08 <_dtoa_r+0xae0>
  13859. 800aba6: 4645 mov r5, r8
  13860. 800aba8: f815 3c01 ldrb.w r3, [r5, #-1]
  13861. 800abac: 1e6a subs r2, r5, #1
  13862. 800abae: 2b30 cmp r3, #48 ; 0x30
  13863. 800abb0: d1b3 bne.n 800ab1a <_dtoa_r+0x9f2>
  13864. 800abb2: 4615 mov r5, r2
  13865. 800abb4: e7f8 b.n 800aba8 <_dtoa_r+0xa80>
  13866. 800abb6: 4638 mov r0, r7
  13867. 800abb8: e6ff b.n 800a9ba <_dtoa_r+0x892>
  13868. 800abba: 2301 movs r3, #1
  13869. 800abbc: e722 b.n 800aa04 <_dtoa_r+0x8dc>
  13870. 800abbe: 9a02 ldr r2, [sp, #8]
  13871. 800abc0: 2a00 cmp r2, #0
  13872. 800abc2: db04 blt.n 800abce <_dtoa_r+0xaa6>
  13873. 800abc4: d128 bne.n 800ac18 <_dtoa_r+0xaf0>
  13874. 800abc6: 9a1e ldr r2, [sp, #120] ; 0x78
  13875. 800abc8: bb32 cbnz r2, 800ac18 <_dtoa_r+0xaf0>
  13876. 800abca: 9a08 ldr r2, [sp, #32]
  13877. 800abcc: bb22 cbnz r2, 800ac18 <_dtoa_r+0xaf0>
  13878. 800abce: 2b00 cmp r3, #0
  13879. 800abd0: f77f af32 ble.w 800aa38 <_dtoa_r+0x910>
  13880. 800abd4: 4651 mov r1, sl
  13881. 800abd6: 2201 movs r2, #1
  13882. 800abd8: 4620 mov r0, r4
  13883. 800abda: f000 fc35 bl 800b448 <__lshift>
  13884. 800abde: 4631 mov r1, r6
  13885. 800abe0: 4682 mov sl, r0
  13886. 800abe2: f000 fc82 bl 800b4ea <__mcmp>
  13887. 800abe6: 2800 cmp r0, #0
  13888. 800abe8: dc05 bgt.n 800abf6 <_dtoa_r+0xace>
  13889. 800abea: f47f af25 bne.w 800aa38 <_dtoa_r+0x910>
  13890. 800abee: f019 0f01 tst.w r9, #1
  13891. 800abf2: f43f af21 beq.w 800aa38 <_dtoa_r+0x910>
  13892. 800abf6: f1b9 0f39 cmp.w r9, #57 ; 0x39
  13893. 800abfa: f47f af1b bne.w 800aa34 <_dtoa_r+0x90c>
  13894. 800abfe: 2339 movs r3, #57 ; 0x39
  13895. 800ac00: f108 0801 add.w r8, r8, #1
  13896. 800ac04: f808 3c01 strb.w r3, [r8, #-1]
  13897. 800ac08: 4645 mov r5, r8
  13898. 800ac0a: f815 3c01 ldrb.w r3, [r5, #-1]
  13899. 800ac0e: 1e6a subs r2, r5, #1
  13900. 800ac10: 2b39 cmp r3, #57 ; 0x39
  13901. 800ac12: d03a beq.n 800ac8a <_dtoa_r+0xb62>
  13902. 800ac14: 3301 adds r3, #1
  13903. 800ac16: e03f b.n 800ac98 <_dtoa_r+0xb70>
  13904. 800ac18: 2b00 cmp r3, #0
  13905. 800ac1a: f108 0501 add.w r5, r8, #1
  13906. 800ac1e: dd05 ble.n 800ac2c <_dtoa_r+0xb04>
  13907. 800ac20: f1b9 0f39 cmp.w r9, #57 ; 0x39
  13908. 800ac24: d0eb beq.n 800abfe <_dtoa_r+0xad6>
  13909. 800ac26: f109 0901 add.w r9, r9, #1
  13910. 800ac2a: e707 b.n 800aa3c <_dtoa_r+0x914>
  13911. 800ac2c: 9b06 ldr r3, [sp, #24]
  13912. 800ac2e: 9a04 ldr r2, [sp, #16]
  13913. 800ac30: 1aeb subs r3, r5, r3
  13914. 800ac32: 4293 cmp r3, r2
  13915. 800ac34: 46a8 mov r8, r5
  13916. 800ac36: f805 9c01 strb.w r9, [r5, #-1]
  13917. 800ac3a: d0a5 beq.n 800ab88 <_dtoa_r+0xa60>
  13918. 800ac3c: 4651 mov r1, sl
  13919. 800ac3e: 2300 movs r3, #0
  13920. 800ac40: 220a movs r2, #10
  13921. 800ac42: 4620 mov r0, r4
  13922. 800ac44: f000 fa93 bl 800b16e <__multadd>
  13923. 800ac48: 9b07 ldr r3, [sp, #28]
  13924. 800ac4a: 4682 mov sl, r0
  13925. 800ac4c: 42bb cmp r3, r7
  13926. 800ac4e: f04f 020a mov.w r2, #10
  13927. 800ac52: f04f 0300 mov.w r3, #0
  13928. 800ac56: 9907 ldr r1, [sp, #28]
  13929. 800ac58: 4620 mov r0, r4
  13930. 800ac5a: d104 bne.n 800ac66 <_dtoa_r+0xb3e>
  13931. 800ac5c: f000 fa87 bl 800b16e <__multadd>
  13932. 800ac60: 9007 str r0, [sp, #28]
  13933. 800ac62: 4607 mov r7, r0
  13934. 800ac64: e6b1 b.n 800a9ca <_dtoa_r+0x8a2>
  13935. 800ac66: f000 fa82 bl 800b16e <__multadd>
  13936. 800ac6a: 2300 movs r3, #0
  13937. 800ac6c: 9007 str r0, [sp, #28]
  13938. 800ac6e: 220a movs r2, #10
  13939. 800ac70: 4639 mov r1, r7
  13940. 800ac72: 4620 mov r0, r4
  13941. 800ac74: f000 fa7b bl 800b16e <__multadd>
  13942. 800ac78: e7f3 b.n 800ac62 <_dtoa_r+0xb3a>
  13943. 800ac7a: 4651 mov r1, sl
  13944. 800ac7c: 2300 movs r3, #0
  13945. 800ac7e: 220a movs r2, #10
  13946. 800ac80: 4620 mov r0, r4
  13947. 800ac82: f000 fa74 bl 800b16e <__multadd>
  13948. 800ac86: 4682 mov sl, r0
  13949. 800ac88: e768 b.n 800ab5c <_dtoa_r+0xa34>
  13950. 800ac8a: 9b06 ldr r3, [sp, #24]
  13951. 800ac8c: 4293 cmp r3, r2
  13952. 800ac8e: d105 bne.n 800ac9c <_dtoa_r+0xb74>
  13953. 800ac90: 2331 movs r3, #49 ; 0x31
  13954. 800ac92: 9a06 ldr r2, [sp, #24]
  13955. 800ac94: f10b 0b01 add.w fp, fp, #1
  13956. 800ac98: 7013 strb r3, [r2, #0]
  13957. 800ac9a: e73e b.n 800ab1a <_dtoa_r+0x9f2>
  13958. 800ac9c: 4615 mov r5, r2
  13959. 800ac9e: e7b4 b.n 800ac0a <_dtoa_r+0xae2>
  13960. 800aca0: 4b09 ldr r3, [pc, #36] ; (800acc8 <_dtoa_r+0xba0>)
  13961. 800aca2: f7ff baa3 b.w 800a1ec <_dtoa_r+0xc4>
  13962. 800aca6: 9b22 ldr r3, [sp, #136] ; 0x88
  13963. 800aca8: 2b00 cmp r3, #0
  13964. 800acaa: f47f aa7d bne.w 800a1a8 <_dtoa_r+0x80>
  13965. 800acae: 4b07 ldr r3, [pc, #28] ; (800accc <_dtoa_r+0xba4>)
  13966. 800acb0: f7ff ba9c b.w 800a1ec <_dtoa_r+0xc4>
  13967. 800acb4: 9b04 ldr r3, [sp, #16]
  13968. 800acb6: 2b00 cmp r3, #0
  13969. 800acb8: f73f af4f bgt.w 800ab5a <_dtoa_r+0xa32>
  13970. 800acbc: 9b1e ldr r3, [sp, #120] ; 0x78
  13971. 800acbe: 2b02 cmp r3, #2
  13972. 800acc0: f77f af4b ble.w 800ab5a <_dtoa_r+0xa32>
  13973. 800acc4: e714 b.n 800aaf0 <_dtoa_r+0x9c8>
  13974. 800acc6: bf00 nop
  13975. 800acc8: 0800c540 .word 0x0800c540
  13976. 800accc: 0800c564 .word 0x0800c564
  13977. 0800acd0 <__sflush_r>:
  13978. 800acd0: 898a ldrh r2, [r1, #12]
  13979. 800acd2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  13980. 800acd6: 4605 mov r5, r0
  13981. 800acd8: 0710 lsls r0, r2, #28
  13982. 800acda: 460c mov r4, r1
  13983. 800acdc: d45a bmi.n 800ad94 <__sflush_r+0xc4>
  13984. 800acde: 684b ldr r3, [r1, #4]
  13985. 800ace0: 2b00 cmp r3, #0
  13986. 800ace2: dc05 bgt.n 800acf0 <__sflush_r+0x20>
  13987. 800ace4: 6c0b ldr r3, [r1, #64] ; 0x40
  13988. 800ace6: 2b00 cmp r3, #0
  13989. 800ace8: dc02 bgt.n 800acf0 <__sflush_r+0x20>
  13990. 800acea: 2000 movs r0, #0
  13991. 800acec: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  13992. 800acf0: 6ae6 ldr r6, [r4, #44] ; 0x2c
  13993. 800acf2: 2e00 cmp r6, #0
  13994. 800acf4: d0f9 beq.n 800acea <__sflush_r+0x1a>
  13995. 800acf6: 2300 movs r3, #0
  13996. 800acf8: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  13997. 800acfc: 682f ldr r7, [r5, #0]
  13998. 800acfe: 602b str r3, [r5, #0]
  13999. 800ad00: d033 beq.n 800ad6a <__sflush_r+0x9a>
  14000. 800ad02: 6d60 ldr r0, [r4, #84] ; 0x54
  14001. 800ad04: 89a3 ldrh r3, [r4, #12]
  14002. 800ad06: 075a lsls r2, r3, #29
  14003. 800ad08: d505 bpl.n 800ad16 <__sflush_r+0x46>
  14004. 800ad0a: 6863 ldr r3, [r4, #4]
  14005. 800ad0c: 1ac0 subs r0, r0, r3
  14006. 800ad0e: 6b63 ldr r3, [r4, #52] ; 0x34
  14007. 800ad10: b10b cbz r3, 800ad16 <__sflush_r+0x46>
  14008. 800ad12: 6c23 ldr r3, [r4, #64] ; 0x40
  14009. 800ad14: 1ac0 subs r0, r0, r3
  14010. 800ad16: 2300 movs r3, #0
  14011. 800ad18: 4602 mov r2, r0
  14012. 800ad1a: 6ae6 ldr r6, [r4, #44] ; 0x2c
  14013. 800ad1c: 6a21 ldr r1, [r4, #32]
  14014. 800ad1e: 4628 mov r0, r5
  14015. 800ad20: 47b0 blx r6
  14016. 800ad22: 1c43 adds r3, r0, #1
  14017. 800ad24: 89a3 ldrh r3, [r4, #12]
  14018. 800ad26: d106 bne.n 800ad36 <__sflush_r+0x66>
  14019. 800ad28: 6829 ldr r1, [r5, #0]
  14020. 800ad2a: 291d cmp r1, #29
  14021. 800ad2c: d84b bhi.n 800adc6 <__sflush_r+0xf6>
  14022. 800ad2e: 4a2b ldr r2, [pc, #172] ; (800addc <__sflush_r+0x10c>)
  14023. 800ad30: 40ca lsrs r2, r1
  14024. 800ad32: 07d6 lsls r6, r2, #31
  14025. 800ad34: d547 bpl.n 800adc6 <__sflush_r+0xf6>
  14026. 800ad36: 2200 movs r2, #0
  14027. 800ad38: 6062 str r2, [r4, #4]
  14028. 800ad3a: 6922 ldr r2, [r4, #16]
  14029. 800ad3c: 04d9 lsls r1, r3, #19
  14030. 800ad3e: 6022 str r2, [r4, #0]
  14031. 800ad40: d504 bpl.n 800ad4c <__sflush_r+0x7c>
  14032. 800ad42: 1c42 adds r2, r0, #1
  14033. 800ad44: d101 bne.n 800ad4a <__sflush_r+0x7a>
  14034. 800ad46: 682b ldr r3, [r5, #0]
  14035. 800ad48: b903 cbnz r3, 800ad4c <__sflush_r+0x7c>
  14036. 800ad4a: 6560 str r0, [r4, #84] ; 0x54
  14037. 800ad4c: 6b61 ldr r1, [r4, #52] ; 0x34
  14038. 800ad4e: 602f str r7, [r5, #0]
  14039. 800ad50: 2900 cmp r1, #0
  14040. 800ad52: d0ca beq.n 800acea <__sflush_r+0x1a>
  14041. 800ad54: f104 0344 add.w r3, r4, #68 ; 0x44
  14042. 800ad58: 4299 cmp r1, r3
  14043. 800ad5a: d002 beq.n 800ad62 <__sflush_r+0x92>
  14044. 800ad5c: 4628 mov r0, r5
  14045. 800ad5e: f000 fc9b bl 800b698 <_free_r>
  14046. 800ad62: 2000 movs r0, #0
  14047. 800ad64: 6360 str r0, [r4, #52] ; 0x34
  14048. 800ad66: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14049. 800ad6a: 6a21 ldr r1, [r4, #32]
  14050. 800ad6c: 2301 movs r3, #1
  14051. 800ad6e: 4628 mov r0, r5
  14052. 800ad70: 47b0 blx r6
  14053. 800ad72: 1c41 adds r1, r0, #1
  14054. 800ad74: d1c6 bne.n 800ad04 <__sflush_r+0x34>
  14055. 800ad76: 682b ldr r3, [r5, #0]
  14056. 800ad78: 2b00 cmp r3, #0
  14057. 800ad7a: d0c3 beq.n 800ad04 <__sflush_r+0x34>
  14058. 800ad7c: 2b1d cmp r3, #29
  14059. 800ad7e: d001 beq.n 800ad84 <__sflush_r+0xb4>
  14060. 800ad80: 2b16 cmp r3, #22
  14061. 800ad82: d101 bne.n 800ad88 <__sflush_r+0xb8>
  14062. 800ad84: 602f str r7, [r5, #0]
  14063. 800ad86: e7b0 b.n 800acea <__sflush_r+0x1a>
  14064. 800ad88: 89a3 ldrh r3, [r4, #12]
  14065. 800ad8a: f043 0340 orr.w r3, r3, #64 ; 0x40
  14066. 800ad8e: 81a3 strh r3, [r4, #12]
  14067. 800ad90: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14068. 800ad94: 690f ldr r7, [r1, #16]
  14069. 800ad96: 2f00 cmp r7, #0
  14070. 800ad98: d0a7 beq.n 800acea <__sflush_r+0x1a>
  14071. 800ad9a: 0793 lsls r3, r2, #30
  14072. 800ad9c: bf18 it ne
  14073. 800ad9e: 2300 movne r3, #0
  14074. 800ada0: 680e ldr r6, [r1, #0]
  14075. 800ada2: bf08 it eq
  14076. 800ada4: 694b ldreq r3, [r1, #20]
  14077. 800ada6: eba6 0807 sub.w r8, r6, r7
  14078. 800adaa: 600f str r7, [r1, #0]
  14079. 800adac: 608b str r3, [r1, #8]
  14080. 800adae: f1b8 0f00 cmp.w r8, #0
  14081. 800adb2: dd9a ble.n 800acea <__sflush_r+0x1a>
  14082. 800adb4: 4643 mov r3, r8
  14083. 800adb6: 463a mov r2, r7
  14084. 800adb8: 6a21 ldr r1, [r4, #32]
  14085. 800adba: 4628 mov r0, r5
  14086. 800adbc: 6aa6 ldr r6, [r4, #40] ; 0x28
  14087. 800adbe: 47b0 blx r6
  14088. 800adc0: 2800 cmp r0, #0
  14089. 800adc2: dc07 bgt.n 800add4 <__sflush_r+0x104>
  14090. 800adc4: 89a3 ldrh r3, [r4, #12]
  14091. 800adc6: f043 0340 orr.w r3, r3, #64 ; 0x40
  14092. 800adca: 81a3 strh r3, [r4, #12]
  14093. 800adcc: f04f 30ff mov.w r0, #4294967295
  14094. 800add0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14095. 800add4: 4407 add r7, r0
  14096. 800add6: eba8 0800 sub.w r8, r8, r0
  14097. 800adda: e7e8 b.n 800adae <__sflush_r+0xde>
  14098. 800addc: 20400001 .word 0x20400001
  14099. 0800ade0 <_fflush_r>:
  14100. 800ade0: b538 push {r3, r4, r5, lr}
  14101. 800ade2: 690b ldr r3, [r1, #16]
  14102. 800ade4: 4605 mov r5, r0
  14103. 800ade6: 460c mov r4, r1
  14104. 800ade8: b1db cbz r3, 800ae22 <_fflush_r+0x42>
  14105. 800adea: b118 cbz r0, 800adf4 <_fflush_r+0x14>
  14106. 800adec: 6983 ldr r3, [r0, #24]
  14107. 800adee: b90b cbnz r3, 800adf4 <_fflush_r+0x14>
  14108. 800adf0: f000 f860 bl 800aeb4 <__sinit>
  14109. 800adf4: 4b0c ldr r3, [pc, #48] ; (800ae28 <_fflush_r+0x48>)
  14110. 800adf6: 429c cmp r4, r3
  14111. 800adf8: d109 bne.n 800ae0e <_fflush_r+0x2e>
  14112. 800adfa: 686c ldr r4, [r5, #4]
  14113. 800adfc: f9b4 300c ldrsh.w r3, [r4, #12]
  14114. 800ae00: b17b cbz r3, 800ae22 <_fflush_r+0x42>
  14115. 800ae02: 4621 mov r1, r4
  14116. 800ae04: 4628 mov r0, r5
  14117. 800ae06: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  14118. 800ae0a: f7ff bf61 b.w 800acd0 <__sflush_r>
  14119. 800ae0e: 4b07 ldr r3, [pc, #28] ; (800ae2c <_fflush_r+0x4c>)
  14120. 800ae10: 429c cmp r4, r3
  14121. 800ae12: d101 bne.n 800ae18 <_fflush_r+0x38>
  14122. 800ae14: 68ac ldr r4, [r5, #8]
  14123. 800ae16: e7f1 b.n 800adfc <_fflush_r+0x1c>
  14124. 800ae18: 4b05 ldr r3, [pc, #20] ; (800ae30 <_fflush_r+0x50>)
  14125. 800ae1a: 429c cmp r4, r3
  14126. 800ae1c: bf08 it eq
  14127. 800ae1e: 68ec ldreq r4, [r5, #12]
  14128. 800ae20: e7ec b.n 800adfc <_fflush_r+0x1c>
  14129. 800ae22: 2000 movs r0, #0
  14130. 800ae24: bd38 pop {r3, r4, r5, pc}
  14131. 800ae26: bf00 nop
  14132. 800ae28: 0800c594 .word 0x0800c594
  14133. 800ae2c: 0800c5b4 .word 0x0800c5b4
  14134. 800ae30: 0800c574 .word 0x0800c574
  14135. 0800ae34 <_cleanup_r>:
  14136. 800ae34: 4901 ldr r1, [pc, #4] ; (800ae3c <_cleanup_r+0x8>)
  14137. 800ae36: f000 b8a9 b.w 800af8c <_fwalk_reent>
  14138. 800ae3a: bf00 nop
  14139. 800ae3c: 0800ade1 .word 0x0800ade1
  14140. 0800ae40 <std.isra.0>:
  14141. 800ae40: 2300 movs r3, #0
  14142. 800ae42: b510 push {r4, lr}
  14143. 800ae44: 4604 mov r4, r0
  14144. 800ae46: 6003 str r3, [r0, #0]
  14145. 800ae48: 6043 str r3, [r0, #4]
  14146. 800ae4a: 6083 str r3, [r0, #8]
  14147. 800ae4c: 8181 strh r1, [r0, #12]
  14148. 800ae4e: 6643 str r3, [r0, #100] ; 0x64
  14149. 800ae50: 81c2 strh r2, [r0, #14]
  14150. 800ae52: 6103 str r3, [r0, #16]
  14151. 800ae54: 6143 str r3, [r0, #20]
  14152. 800ae56: 6183 str r3, [r0, #24]
  14153. 800ae58: 4619 mov r1, r3
  14154. 800ae5a: 2208 movs r2, #8
  14155. 800ae5c: 305c adds r0, #92 ; 0x5c
  14156. 800ae5e: f7fe fa7a bl 8009356 <memset>
  14157. 800ae62: 4b05 ldr r3, [pc, #20] ; (800ae78 <std.isra.0+0x38>)
  14158. 800ae64: 6224 str r4, [r4, #32]
  14159. 800ae66: 6263 str r3, [r4, #36] ; 0x24
  14160. 800ae68: 4b04 ldr r3, [pc, #16] ; (800ae7c <std.isra.0+0x3c>)
  14161. 800ae6a: 62a3 str r3, [r4, #40] ; 0x28
  14162. 800ae6c: 4b04 ldr r3, [pc, #16] ; (800ae80 <std.isra.0+0x40>)
  14163. 800ae6e: 62e3 str r3, [r4, #44] ; 0x2c
  14164. 800ae70: 4b04 ldr r3, [pc, #16] ; (800ae84 <std.isra.0+0x44>)
  14165. 800ae72: 6323 str r3, [r4, #48] ; 0x30
  14166. 800ae74: bd10 pop {r4, pc}
  14167. 800ae76: bf00 nop
  14168. 800ae78: 0800ba89 .word 0x0800ba89
  14169. 800ae7c: 0800baab .word 0x0800baab
  14170. 800ae80: 0800bae3 .word 0x0800bae3
  14171. 800ae84: 0800bb07 .word 0x0800bb07
  14172. 0800ae88 <__sfmoreglue>:
  14173. 800ae88: b570 push {r4, r5, r6, lr}
  14174. 800ae8a: 2568 movs r5, #104 ; 0x68
  14175. 800ae8c: 1e4a subs r2, r1, #1
  14176. 800ae8e: 4355 muls r5, r2
  14177. 800ae90: 460e mov r6, r1
  14178. 800ae92: f105 0174 add.w r1, r5, #116 ; 0x74
  14179. 800ae96: f000 fc4b bl 800b730 <_malloc_r>
  14180. 800ae9a: 4604 mov r4, r0
  14181. 800ae9c: b140 cbz r0, 800aeb0 <__sfmoreglue+0x28>
  14182. 800ae9e: 2100 movs r1, #0
  14183. 800aea0: e880 0042 stmia.w r0, {r1, r6}
  14184. 800aea4: 300c adds r0, #12
  14185. 800aea6: 60a0 str r0, [r4, #8]
  14186. 800aea8: f105 0268 add.w r2, r5, #104 ; 0x68
  14187. 800aeac: f7fe fa53 bl 8009356 <memset>
  14188. 800aeb0: 4620 mov r0, r4
  14189. 800aeb2: bd70 pop {r4, r5, r6, pc}
  14190. 0800aeb4 <__sinit>:
  14191. 800aeb4: 6983 ldr r3, [r0, #24]
  14192. 800aeb6: b510 push {r4, lr}
  14193. 800aeb8: 4604 mov r4, r0
  14194. 800aeba: bb33 cbnz r3, 800af0a <__sinit+0x56>
  14195. 800aebc: 6483 str r3, [r0, #72] ; 0x48
  14196. 800aebe: 64c3 str r3, [r0, #76] ; 0x4c
  14197. 800aec0: 6503 str r3, [r0, #80] ; 0x50
  14198. 800aec2: 4b12 ldr r3, [pc, #72] ; (800af0c <__sinit+0x58>)
  14199. 800aec4: 4a12 ldr r2, [pc, #72] ; (800af10 <__sinit+0x5c>)
  14200. 800aec6: 681b ldr r3, [r3, #0]
  14201. 800aec8: 6282 str r2, [r0, #40] ; 0x28
  14202. 800aeca: 4298 cmp r0, r3
  14203. 800aecc: bf04 itt eq
  14204. 800aece: 2301 moveq r3, #1
  14205. 800aed0: 6183 streq r3, [r0, #24]
  14206. 800aed2: f000 f81f bl 800af14 <__sfp>
  14207. 800aed6: 6060 str r0, [r4, #4]
  14208. 800aed8: 4620 mov r0, r4
  14209. 800aeda: f000 f81b bl 800af14 <__sfp>
  14210. 800aede: 60a0 str r0, [r4, #8]
  14211. 800aee0: 4620 mov r0, r4
  14212. 800aee2: f000 f817 bl 800af14 <__sfp>
  14213. 800aee6: 2200 movs r2, #0
  14214. 800aee8: 60e0 str r0, [r4, #12]
  14215. 800aeea: 2104 movs r1, #4
  14216. 800aeec: 6860 ldr r0, [r4, #4]
  14217. 800aeee: f7ff ffa7 bl 800ae40 <std.isra.0>
  14218. 800aef2: 2201 movs r2, #1
  14219. 800aef4: 2109 movs r1, #9
  14220. 800aef6: 68a0 ldr r0, [r4, #8]
  14221. 800aef8: f7ff ffa2 bl 800ae40 <std.isra.0>
  14222. 800aefc: 2202 movs r2, #2
  14223. 800aefe: 2112 movs r1, #18
  14224. 800af00: 68e0 ldr r0, [r4, #12]
  14225. 800af02: f7ff ff9d bl 800ae40 <std.isra.0>
  14226. 800af06: 2301 movs r3, #1
  14227. 800af08: 61a3 str r3, [r4, #24]
  14228. 800af0a: bd10 pop {r4, pc}
  14229. 800af0c: 0800c52c .word 0x0800c52c
  14230. 800af10: 0800ae35 .word 0x0800ae35
  14231. 0800af14 <__sfp>:
  14232. 800af14: b5f8 push {r3, r4, r5, r6, r7, lr}
  14233. 800af16: 4b1c ldr r3, [pc, #112] ; (800af88 <__sfp+0x74>)
  14234. 800af18: 4607 mov r7, r0
  14235. 800af1a: 681e ldr r6, [r3, #0]
  14236. 800af1c: 69b3 ldr r3, [r6, #24]
  14237. 800af1e: b913 cbnz r3, 800af26 <__sfp+0x12>
  14238. 800af20: 4630 mov r0, r6
  14239. 800af22: f7ff ffc7 bl 800aeb4 <__sinit>
  14240. 800af26: 3648 adds r6, #72 ; 0x48
  14241. 800af28: 68b4 ldr r4, [r6, #8]
  14242. 800af2a: 6873 ldr r3, [r6, #4]
  14243. 800af2c: 3b01 subs r3, #1
  14244. 800af2e: d503 bpl.n 800af38 <__sfp+0x24>
  14245. 800af30: 6833 ldr r3, [r6, #0]
  14246. 800af32: b133 cbz r3, 800af42 <__sfp+0x2e>
  14247. 800af34: 6836 ldr r6, [r6, #0]
  14248. 800af36: e7f7 b.n 800af28 <__sfp+0x14>
  14249. 800af38: f9b4 500c ldrsh.w r5, [r4, #12]
  14250. 800af3c: b16d cbz r5, 800af5a <__sfp+0x46>
  14251. 800af3e: 3468 adds r4, #104 ; 0x68
  14252. 800af40: e7f4 b.n 800af2c <__sfp+0x18>
  14253. 800af42: 2104 movs r1, #4
  14254. 800af44: 4638 mov r0, r7
  14255. 800af46: f7ff ff9f bl 800ae88 <__sfmoreglue>
  14256. 800af4a: 6030 str r0, [r6, #0]
  14257. 800af4c: 2800 cmp r0, #0
  14258. 800af4e: d1f1 bne.n 800af34 <__sfp+0x20>
  14259. 800af50: 230c movs r3, #12
  14260. 800af52: 4604 mov r4, r0
  14261. 800af54: 603b str r3, [r7, #0]
  14262. 800af56: 4620 mov r0, r4
  14263. 800af58: bdf8 pop {r3, r4, r5, r6, r7, pc}
  14264. 800af5a: f64f 73ff movw r3, #65535 ; 0xffff
  14265. 800af5e: 81e3 strh r3, [r4, #14]
  14266. 800af60: 2301 movs r3, #1
  14267. 800af62: 6665 str r5, [r4, #100] ; 0x64
  14268. 800af64: 81a3 strh r3, [r4, #12]
  14269. 800af66: 6025 str r5, [r4, #0]
  14270. 800af68: 60a5 str r5, [r4, #8]
  14271. 800af6a: 6065 str r5, [r4, #4]
  14272. 800af6c: 6125 str r5, [r4, #16]
  14273. 800af6e: 6165 str r5, [r4, #20]
  14274. 800af70: 61a5 str r5, [r4, #24]
  14275. 800af72: 2208 movs r2, #8
  14276. 800af74: 4629 mov r1, r5
  14277. 800af76: f104 005c add.w r0, r4, #92 ; 0x5c
  14278. 800af7a: f7fe f9ec bl 8009356 <memset>
  14279. 800af7e: 6365 str r5, [r4, #52] ; 0x34
  14280. 800af80: 63a5 str r5, [r4, #56] ; 0x38
  14281. 800af82: 64a5 str r5, [r4, #72] ; 0x48
  14282. 800af84: 64e5 str r5, [r4, #76] ; 0x4c
  14283. 800af86: e7e6 b.n 800af56 <__sfp+0x42>
  14284. 800af88: 0800c52c .word 0x0800c52c
  14285. 0800af8c <_fwalk_reent>:
  14286. 800af8c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  14287. 800af90: 4680 mov r8, r0
  14288. 800af92: 4689 mov r9, r1
  14289. 800af94: 2600 movs r6, #0
  14290. 800af96: f100 0448 add.w r4, r0, #72 ; 0x48
  14291. 800af9a: b914 cbnz r4, 800afa2 <_fwalk_reent+0x16>
  14292. 800af9c: 4630 mov r0, r6
  14293. 800af9e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  14294. 800afa2: 68a5 ldr r5, [r4, #8]
  14295. 800afa4: 6867 ldr r7, [r4, #4]
  14296. 800afa6: 3f01 subs r7, #1
  14297. 800afa8: d501 bpl.n 800afae <_fwalk_reent+0x22>
  14298. 800afaa: 6824 ldr r4, [r4, #0]
  14299. 800afac: e7f5 b.n 800af9a <_fwalk_reent+0xe>
  14300. 800afae: 89ab ldrh r3, [r5, #12]
  14301. 800afb0: 2b01 cmp r3, #1
  14302. 800afb2: d907 bls.n 800afc4 <_fwalk_reent+0x38>
  14303. 800afb4: f9b5 300e ldrsh.w r3, [r5, #14]
  14304. 800afb8: 3301 adds r3, #1
  14305. 800afba: d003 beq.n 800afc4 <_fwalk_reent+0x38>
  14306. 800afbc: 4629 mov r1, r5
  14307. 800afbe: 4640 mov r0, r8
  14308. 800afc0: 47c8 blx r9
  14309. 800afc2: 4306 orrs r6, r0
  14310. 800afc4: 3568 adds r5, #104 ; 0x68
  14311. 800afc6: e7ee b.n 800afa6 <_fwalk_reent+0x1a>
  14312. 0800afc8 <_localeconv_r>:
  14313. 800afc8: 4b04 ldr r3, [pc, #16] ; (800afdc <_localeconv_r+0x14>)
  14314. 800afca: 681b ldr r3, [r3, #0]
  14315. 800afcc: 6a18 ldr r0, [r3, #32]
  14316. 800afce: 4b04 ldr r3, [pc, #16] ; (800afe0 <_localeconv_r+0x18>)
  14317. 800afd0: 2800 cmp r0, #0
  14318. 800afd2: bf08 it eq
  14319. 800afd4: 4618 moveq r0, r3
  14320. 800afd6: 30f0 adds r0, #240 ; 0xf0
  14321. 800afd8: 4770 bx lr
  14322. 800afda: bf00 nop
  14323. 800afdc: 20000234 .word 0x20000234
  14324. 800afe0: 20000298 .word 0x20000298
  14325. 0800afe4 <__swhatbuf_r>:
  14326. 800afe4: b570 push {r4, r5, r6, lr}
  14327. 800afe6: 460e mov r6, r1
  14328. 800afe8: f9b1 100e ldrsh.w r1, [r1, #14]
  14329. 800afec: b090 sub sp, #64 ; 0x40
  14330. 800afee: 2900 cmp r1, #0
  14331. 800aff0: 4614 mov r4, r2
  14332. 800aff2: 461d mov r5, r3
  14333. 800aff4: da07 bge.n 800b006 <__swhatbuf_r+0x22>
  14334. 800aff6: 2300 movs r3, #0
  14335. 800aff8: 602b str r3, [r5, #0]
  14336. 800affa: 89b3 ldrh r3, [r6, #12]
  14337. 800affc: 061a lsls r2, r3, #24
  14338. 800affe: d410 bmi.n 800b022 <__swhatbuf_r+0x3e>
  14339. 800b000: f44f 6380 mov.w r3, #1024 ; 0x400
  14340. 800b004: e00e b.n 800b024 <__swhatbuf_r+0x40>
  14341. 800b006: aa01 add r2, sp, #4
  14342. 800b008: f000 fda4 bl 800bb54 <_fstat_r>
  14343. 800b00c: 2800 cmp r0, #0
  14344. 800b00e: dbf2 blt.n 800aff6 <__swhatbuf_r+0x12>
  14345. 800b010: 9a02 ldr r2, [sp, #8]
  14346. 800b012: f402 4270 and.w r2, r2, #61440 ; 0xf000
  14347. 800b016: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  14348. 800b01a: 425a negs r2, r3
  14349. 800b01c: 415a adcs r2, r3
  14350. 800b01e: 602a str r2, [r5, #0]
  14351. 800b020: e7ee b.n 800b000 <__swhatbuf_r+0x1c>
  14352. 800b022: 2340 movs r3, #64 ; 0x40
  14353. 800b024: 2000 movs r0, #0
  14354. 800b026: 6023 str r3, [r4, #0]
  14355. 800b028: b010 add sp, #64 ; 0x40
  14356. 800b02a: bd70 pop {r4, r5, r6, pc}
  14357. 0800b02c <__smakebuf_r>:
  14358. 800b02c: 898b ldrh r3, [r1, #12]
  14359. 800b02e: b573 push {r0, r1, r4, r5, r6, lr}
  14360. 800b030: 079d lsls r5, r3, #30
  14361. 800b032: 4606 mov r6, r0
  14362. 800b034: 460c mov r4, r1
  14363. 800b036: d507 bpl.n 800b048 <__smakebuf_r+0x1c>
  14364. 800b038: f104 0347 add.w r3, r4, #71 ; 0x47
  14365. 800b03c: 6023 str r3, [r4, #0]
  14366. 800b03e: 6123 str r3, [r4, #16]
  14367. 800b040: 2301 movs r3, #1
  14368. 800b042: 6163 str r3, [r4, #20]
  14369. 800b044: b002 add sp, #8
  14370. 800b046: bd70 pop {r4, r5, r6, pc}
  14371. 800b048: ab01 add r3, sp, #4
  14372. 800b04a: 466a mov r2, sp
  14373. 800b04c: f7ff ffca bl 800afe4 <__swhatbuf_r>
  14374. 800b050: 9900 ldr r1, [sp, #0]
  14375. 800b052: 4605 mov r5, r0
  14376. 800b054: 4630 mov r0, r6
  14377. 800b056: f000 fb6b bl 800b730 <_malloc_r>
  14378. 800b05a: b948 cbnz r0, 800b070 <__smakebuf_r+0x44>
  14379. 800b05c: f9b4 300c ldrsh.w r3, [r4, #12]
  14380. 800b060: 059a lsls r2, r3, #22
  14381. 800b062: d4ef bmi.n 800b044 <__smakebuf_r+0x18>
  14382. 800b064: f023 0303 bic.w r3, r3, #3
  14383. 800b068: f043 0302 orr.w r3, r3, #2
  14384. 800b06c: 81a3 strh r3, [r4, #12]
  14385. 800b06e: e7e3 b.n 800b038 <__smakebuf_r+0xc>
  14386. 800b070: 4b0d ldr r3, [pc, #52] ; (800b0a8 <__smakebuf_r+0x7c>)
  14387. 800b072: 62b3 str r3, [r6, #40] ; 0x28
  14388. 800b074: 89a3 ldrh r3, [r4, #12]
  14389. 800b076: 6020 str r0, [r4, #0]
  14390. 800b078: f043 0380 orr.w r3, r3, #128 ; 0x80
  14391. 800b07c: 81a3 strh r3, [r4, #12]
  14392. 800b07e: 9b00 ldr r3, [sp, #0]
  14393. 800b080: 6120 str r0, [r4, #16]
  14394. 800b082: 6163 str r3, [r4, #20]
  14395. 800b084: 9b01 ldr r3, [sp, #4]
  14396. 800b086: b15b cbz r3, 800b0a0 <__smakebuf_r+0x74>
  14397. 800b088: f9b4 100e ldrsh.w r1, [r4, #14]
  14398. 800b08c: 4630 mov r0, r6
  14399. 800b08e: f000 fd73 bl 800bb78 <_isatty_r>
  14400. 800b092: b128 cbz r0, 800b0a0 <__smakebuf_r+0x74>
  14401. 800b094: 89a3 ldrh r3, [r4, #12]
  14402. 800b096: f023 0303 bic.w r3, r3, #3
  14403. 800b09a: f043 0301 orr.w r3, r3, #1
  14404. 800b09e: 81a3 strh r3, [r4, #12]
  14405. 800b0a0: 89a3 ldrh r3, [r4, #12]
  14406. 800b0a2: 431d orrs r5, r3
  14407. 800b0a4: 81a5 strh r5, [r4, #12]
  14408. 800b0a6: e7cd b.n 800b044 <__smakebuf_r+0x18>
  14409. 800b0a8: 0800ae35 .word 0x0800ae35
  14410. 0800b0ac <malloc>:
  14411. 800b0ac: 4b02 ldr r3, [pc, #8] ; (800b0b8 <malloc+0xc>)
  14412. 800b0ae: 4601 mov r1, r0
  14413. 800b0b0: 6818 ldr r0, [r3, #0]
  14414. 800b0b2: f000 bb3d b.w 800b730 <_malloc_r>
  14415. 800b0b6: bf00 nop
  14416. 800b0b8: 20000234 .word 0x20000234
  14417. 0800b0bc <memchr>:
  14418. 800b0bc: b510 push {r4, lr}
  14419. 800b0be: b2c9 uxtb r1, r1
  14420. 800b0c0: 4402 add r2, r0
  14421. 800b0c2: 4290 cmp r0, r2
  14422. 800b0c4: 4603 mov r3, r0
  14423. 800b0c6: d101 bne.n 800b0cc <memchr+0x10>
  14424. 800b0c8: 2000 movs r0, #0
  14425. 800b0ca: bd10 pop {r4, pc}
  14426. 800b0cc: 781c ldrb r4, [r3, #0]
  14427. 800b0ce: 3001 adds r0, #1
  14428. 800b0d0: 428c cmp r4, r1
  14429. 800b0d2: d1f6 bne.n 800b0c2 <memchr+0x6>
  14430. 800b0d4: 4618 mov r0, r3
  14431. 800b0d6: bd10 pop {r4, pc}
  14432. 0800b0d8 <_Balloc>:
  14433. 800b0d8: b570 push {r4, r5, r6, lr}
  14434. 800b0da: 6a45 ldr r5, [r0, #36] ; 0x24
  14435. 800b0dc: 4604 mov r4, r0
  14436. 800b0de: 460e mov r6, r1
  14437. 800b0e0: b93d cbnz r5, 800b0f2 <_Balloc+0x1a>
  14438. 800b0e2: 2010 movs r0, #16
  14439. 800b0e4: f7ff ffe2 bl 800b0ac <malloc>
  14440. 800b0e8: 6260 str r0, [r4, #36] ; 0x24
  14441. 800b0ea: 6045 str r5, [r0, #4]
  14442. 800b0ec: 6085 str r5, [r0, #8]
  14443. 800b0ee: 6005 str r5, [r0, #0]
  14444. 800b0f0: 60c5 str r5, [r0, #12]
  14445. 800b0f2: 6a65 ldr r5, [r4, #36] ; 0x24
  14446. 800b0f4: 68eb ldr r3, [r5, #12]
  14447. 800b0f6: b183 cbz r3, 800b11a <_Balloc+0x42>
  14448. 800b0f8: 6a63 ldr r3, [r4, #36] ; 0x24
  14449. 800b0fa: 68db ldr r3, [r3, #12]
  14450. 800b0fc: f853 0026 ldr.w r0, [r3, r6, lsl #2]
  14451. 800b100: b9b8 cbnz r0, 800b132 <_Balloc+0x5a>
  14452. 800b102: 2101 movs r1, #1
  14453. 800b104: fa01 f506 lsl.w r5, r1, r6
  14454. 800b108: 1d6a adds r2, r5, #5
  14455. 800b10a: 0092 lsls r2, r2, #2
  14456. 800b10c: 4620 mov r0, r4
  14457. 800b10e: f000 fab4 bl 800b67a <_calloc_r>
  14458. 800b112: b160 cbz r0, 800b12e <_Balloc+0x56>
  14459. 800b114: 6046 str r6, [r0, #4]
  14460. 800b116: 6085 str r5, [r0, #8]
  14461. 800b118: e00e b.n 800b138 <_Balloc+0x60>
  14462. 800b11a: 2221 movs r2, #33 ; 0x21
  14463. 800b11c: 2104 movs r1, #4
  14464. 800b11e: 4620 mov r0, r4
  14465. 800b120: f000 faab bl 800b67a <_calloc_r>
  14466. 800b124: 6a63 ldr r3, [r4, #36] ; 0x24
  14467. 800b126: 60e8 str r0, [r5, #12]
  14468. 800b128: 68db ldr r3, [r3, #12]
  14469. 800b12a: 2b00 cmp r3, #0
  14470. 800b12c: d1e4 bne.n 800b0f8 <_Balloc+0x20>
  14471. 800b12e: 2000 movs r0, #0
  14472. 800b130: bd70 pop {r4, r5, r6, pc}
  14473. 800b132: 6802 ldr r2, [r0, #0]
  14474. 800b134: f843 2026 str.w r2, [r3, r6, lsl #2]
  14475. 800b138: 2300 movs r3, #0
  14476. 800b13a: 6103 str r3, [r0, #16]
  14477. 800b13c: 60c3 str r3, [r0, #12]
  14478. 800b13e: bd70 pop {r4, r5, r6, pc}
  14479. 0800b140 <_Bfree>:
  14480. 800b140: b570 push {r4, r5, r6, lr}
  14481. 800b142: 6a44 ldr r4, [r0, #36] ; 0x24
  14482. 800b144: 4606 mov r6, r0
  14483. 800b146: 460d mov r5, r1
  14484. 800b148: b93c cbnz r4, 800b15a <_Bfree+0x1a>
  14485. 800b14a: 2010 movs r0, #16
  14486. 800b14c: f7ff ffae bl 800b0ac <malloc>
  14487. 800b150: 6270 str r0, [r6, #36] ; 0x24
  14488. 800b152: 6044 str r4, [r0, #4]
  14489. 800b154: 6084 str r4, [r0, #8]
  14490. 800b156: 6004 str r4, [r0, #0]
  14491. 800b158: 60c4 str r4, [r0, #12]
  14492. 800b15a: b13d cbz r5, 800b16c <_Bfree+0x2c>
  14493. 800b15c: 6a73 ldr r3, [r6, #36] ; 0x24
  14494. 800b15e: 686a ldr r2, [r5, #4]
  14495. 800b160: 68db ldr r3, [r3, #12]
  14496. 800b162: f853 1022 ldr.w r1, [r3, r2, lsl #2]
  14497. 800b166: 6029 str r1, [r5, #0]
  14498. 800b168: f843 5022 str.w r5, [r3, r2, lsl #2]
  14499. 800b16c: bd70 pop {r4, r5, r6, pc}
  14500. 0800b16e <__multadd>:
  14501. 800b16e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  14502. 800b172: 461f mov r7, r3
  14503. 800b174: 4606 mov r6, r0
  14504. 800b176: 460c mov r4, r1
  14505. 800b178: 2300 movs r3, #0
  14506. 800b17a: 690d ldr r5, [r1, #16]
  14507. 800b17c: f101 0e14 add.w lr, r1, #20
  14508. 800b180: f8de 0000 ldr.w r0, [lr]
  14509. 800b184: 3301 adds r3, #1
  14510. 800b186: b281 uxth r1, r0
  14511. 800b188: fb02 7101 mla r1, r2, r1, r7
  14512. 800b18c: 0c00 lsrs r0, r0, #16
  14513. 800b18e: 0c0f lsrs r7, r1, #16
  14514. 800b190: fb02 7000 mla r0, r2, r0, r7
  14515. 800b194: b289 uxth r1, r1
  14516. 800b196: eb01 4100 add.w r1, r1, r0, lsl #16
  14517. 800b19a: 429d cmp r5, r3
  14518. 800b19c: ea4f 4710 mov.w r7, r0, lsr #16
  14519. 800b1a0: f84e 1b04 str.w r1, [lr], #4
  14520. 800b1a4: dcec bgt.n 800b180 <__multadd+0x12>
  14521. 800b1a6: b1d7 cbz r7, 800b1de <__multadd+0x70>
  14522. 800b1a8: 68a3 ldr r3, [r4, #8]
  14523. 800b1aa: 429d cmp r5, r3
  14524. 800b1ac: db12 blt.n 800b1d4 <__multadd+0x66>
  14525. 800b1ae: 6861 ldr r1, [r4, #4]
  14526. 800b1b0: 4630 mov r0, r6
  14527. 800b1b2: 3101 adds r1, #1
  14528. 800b1b4: f7ff ff90 bl 800b0d8 <_Balloc>
  14529. 800b1b8: 4680 mov r8, r0
  14530. 800b1ba: 6922 ldr r2, [r4, #16]
  14531. 800b1bc: f104 010c add.w r1, r4, #12
  14532. 800b1c0: 3202 adds r2, #2
  14533. 800b1c2: 0092 lsls r2, r2, #2
  14534. 800b1c4: 300c adds r0, #12
  14535. 800b1c6: f7fe f8bb bl 8009340 <memcpy>
  14536. 800b1ca: 4621 mov r1, r4
  14537. 800b1cc: 4630 mov r0, r6
  14538. 800b1ce: f7ff ffb7 bl 800b140 <_Bfree>
  14539. 800b1d2: 4644 mov r4, r8
  14540. 800b1d4: eb04 0385 add.w r3, r4, r5, lsl #2
  14541. 800b1d8: 3501 adds r5, #1
  14542. 800b1da: 615f str r7, [r3, #20]
  14543. 800b1dc: 6125 str r5, [r4, #16]
  14544. 800b1de: 4620 mov r0, r4
  14545. 800b1e0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14546. 0800b1e4 <__hi0bits>:
  14547. 800b1e4: 0c02 lsrs r2, r0, #16
  14548. 800b1e6: 0412 lsls r2, r2, #16
  14549. 800b1e8: 4603 mov r3, r0
  14550. 800b1ea: b9b2 cbnz r2, 800b21a <__hi0bits+0x36>
  14551. 800b1ec: 0403 lsls r3, r0, #16
  14552. 800b1ee: 2010 movs r0, #16
  14553. 800b1f0: f013 4f7f tst.w r3, #4278190080 ; 0xff000000
  14554. 800b1f4: bf04 itt eq
  14555. 800b1f6: 021b lsleq r3, r3, #8
  14556. 800b1f8: 3008 addeq r0, #8
  14557. 800b1fa: f013 4f70 tst.w r3, #4026531840 ; 0xf0000000
  14558. 800b1fe: bf04 itt eq
  14559. 800b200: 011b lsleq r3, r3, #4
  14560. 800b202: 3004 addeq r0, #4
  14561. 800b204: f013 4f40 tst.w r3, #3221225472 ; 0xc0000000
  14562. 800b208: bf04 itt eq
  14563. 800b20a: 009b lsleq r3, r3, #2
  14564. 800b20c: 3002 addeq r0, #2
  14565. 800b20e: 2b00 cmp r3, #0
  14566. 800b210: db06 blt.n 800b220 <__hi0bits+0x3c>
  14567. 800b212: 005b lsls r3, r3, #1
  14568. 800b214: d503 bpl.n 800b21e <__hi0bits+0x3a>
  14569. 800b216: 3001 adds r0, #1
  14570. 800b218: 4770 bx lr
  14571. 800b21a: 2000 movs r0, #0
  14572. 800b21c: e7e8 b.n 800b1f0 <__hi0bits+0xc>
  14573. 800b21e: 2020 movs r0, #32
  14574. 800b220: 4770 bx lr
  14575. 0800b222 <__lo0bits>:
  14576. 800b222: 6803 ldr r3, [r0, #0]
  14577. 800b224: 4601 mov r1, r0
  14578. 800b226: f013 0207 ands.w r2, r3, #7
  14579. 800b22a: d00b beq.n 800b244 <__lo0bits+0x22>
  14580. 800b22c: 07da lsls r2, r3, #31
  14581. 800b22e: d423 bmi.n 800b278 <__lo0bits+0x56>
  14582. 800b230: 0798 lsls r0, r3, #30
  14583. 800b232: bf49 itett mi
  14584. 800b234: 085b lsrmi r3, r3, #1
  14585. 800b236: 089b lsrpl r3, r3, #2
  14586. 800b238: 2001 movmi r0, #1
  14587. 800b23a: 600b strmi r3, [r1, #0]
  14588. 800b23c: bf5c itt pl
  14589. 800b23e: 600b strpl r3, [r1, #0]
  14590. 800b240: 2002 movpl r0, #2
  14591. 800b242: 4770 bx lr
  14592. 800b244: b298 uxth r0, r3
  14593. 800b246: b9a8 cbnz r0, 800b274 <__lo0bits+0x52>
  14594. 800b248: 2010 movs r0, #16
  14595. 800b24a: 0c1b lsrs r3, r3, #16
  14596. 800b24c: f013 0fff tst.w r3, #255 ; 0xff
  14597. 800b250: bf04 itt eq
  14598. 800b252: 0a1b lsreq r3, r3, #8
  14599. 800b254: 3008 addeq r0, #8
  14600. 800b256: 071a lsls r2, r3, #28
  14601. 800b258: bf04 itt eq
  14602. 800b25a: 091b lsreq r3, r3, #4
  14603. 800b25c: 3004 addeq r0, #4
  14604. 800b25e: 079a lsls r2, r3, #30
  14605. 800b260: bf04 itt eq
  14606. 800b262: 089b lsreq r3, r3, #2
  14607. 800b264: 3002 addeq r0, #2
  14608. 800b266: 07da lsls r2, r3, #31
  14609. 800b268: d402 bmi.n 800b270 <__lo0bits+0x4e>
  14610. 800b26a: 085b lsrs r3, r3, #1
  14611. 800b26c: d006 beq.n 800b27c <__lo0bits+0x5a>
  14612. 800b26e: 3001 adds r0, #1
  14613. 800b270: 600b str r3, [r1, #0]
  14614. 800b272: 4770 bx lr
  14615. 800b274: 4610 mov r0, r2
  14616. 800b276: e7e9 b.n 800b24c <__lo0bits+0x2a>
  14617. 800b278: 2000 movs r0, #0
  14618. 800b27a: 4770 bx lr
  14619. 800b27c: 2020 movs r0, #32
  14620. 800b27e: 4770 bx lr
  14621. 0800b280 <__i2b>:
  14622. 800b280: b510 push {r4, lr}
  14623. 800b282: 460c mov r4, r1
  14624. 800b284: 2101 movs r1, #1
  14625. 800b286: f7ff ff27 bl 800b0d8 <_Balloc>
  14626. 800b28a: 2201 movs r2, #1
  14627. 800b28c: 6144 str r4, [r0, #20]
  14628. 800b28e: 6102 str r2, [r0, #16]
  14629. 800b290: bd10 pop {r4, pc}
  14630. 0800b292 <__multiply>:
  14631. 800b292: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  14632. 800b296: 4614 mov r4, r2
  14633. 800b298: 690a ldr r2, [r1, #16]
  14634. 800b29a: 6923 ldr r3, [r4, #16]
  14635. 800b29c: 4689 mov r9, r1
  14636. 800b29e: 429a cmp r2, r3
  14637. 800b2a0: bfbe ittt lt
  14638. 800b2a2: 460b movlt r3, r1
  14639. 800b2a4: 46a1 movlt r9, r4
  14640. 800b2a6: 461c movlt r4, r3
  14641. 800b2a8: f8d9 7010 ldr.w r7, [r9, #16]
  14642. 800b2ac: f8d4 a010 ldr.w sl, [r4, #16]
  14643. 800b2b0: f8d9 3008 ldr.w r3, [r9, #8]
  14644. 800b2b4: f8d9 1004 ldr.w r1, [r9, #4]
  14645. 800b2b8: eb07 060a add.w r6, r7, sl
  14646. 800b2bc: 429e cmp r6, r3
  14647. 800b2be: bfc8 it gt
  14648. 800b2c0: 3101 addgt r1, #1
  14649. 800b2c2: f7ff ff09 bl 800b0d8 <_Balloc>
  14650. 800b2c6: f100 0514 add.w r5, r0, #20
  14651. 800b2ca: 462b mov r3, r5
  14652. 800b2cc: 2200 movs r2, #0
  14653. 800b2ce: eb05 0886 add.w r8, r5, r6, lsl #2
  14654. 800b2d2: 4543 cmp r3, r8
  14655. 800b2d4: d316 bcc.n 800b304 <__multiply+0x72>
  14656. 800b2d6: f104 0214 add.w r2, r4, #20
  14657. 800b2da: f109 0114 add.w r1, r9, #20
  14658. 800b2de: eb02 038a add.w r3, r2, sl, lsl #2
  14659. 800b2e2: eb01 0787 add.w r7, r1, r7, lsl #2
  14660. 800b2e6: 9301 str r3, [sp, #4]
  14661. 800b2e8: 9c01 ldr r4, [sp, #4]
  14662. 800b2ea: 4613 mov r3, r2
  14663. 800b2ec: 4294 cmp r4, r2
  14664. 800b2ee: d80c bhi.n 800b30a <__multiply+0x78>
  14665. 800b2f0: 2e00 cmp r6, #0
  14666. 800b2f2: dd03 ble.n 800b2fc <__multiply+0x6a>
  14667. 800b2f4: f858 3d04 ldr.w r3, [r8, #-4]!
  14668. 800b2f8: 2b00 cmp r3, #0
  14669. 800b2fa: d054 beq.n 800b3a6 <__multiply+0x114>
  14670. 800b2fc: 6106 str r6, [r0, #16]
  14671. 800b2fe: b003 add sp, #12
  14672. 800b300: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  14673. 800b304: f843 2b04 str.w r2, [r3], #4
  14674. 800b308: e7e3 b.n 800b2d2 <__multiply+0x40>
  14675. 800b30a: f8b3 a000 ldrh.w sl, [r3]
  14676. 800b30e: 3204 adds r2, #4
  14677. 800b310: f1ba 0f00 cmp.w sl, #0
  14678. 800b314: d020 beq.n 800b358 <__multiply+0xc6>
  14679. 800b316: 46ae mov lr, r5
  14680. 800b318: 4689 mov r9, r1
  14681. 800b31a: f04f 0c00 mov.w ip, #0
  14682. 800b31e: f859 4b04 ldr.w r4, [r9], #4
  14683. 800b322: f8be b000 ldrh.w fp, [lr]
  14684. 800b326: b2a3 uxth r3, r4
  14685. 800b328: fb0a b303 mla r3, sl, r3, fp
  14686. 800b32c: ea4f 4b14 mov.w fp, r4, lsr #16
  14687. 800b330: f8de 4000 ldr.w r4, [lr]
  14688. 800b334: 4463 add r3, ip
  14689. 800b336: ea4f 4c14 mov.w ip, r4, lsr #16
  14690. 800b33a: fb0a c40b mla r4, sl, fp, ip
  14691. 800b33e: eb04 4413 add.w r4, r4, r3, lsr #16
  14692. 800b342: b29b uxth r3, r3
  14693. 800b344: ea43 4304 orr.w r3, r3, r4, lsl #16
  14694. 800b348: 454f cmp r7, r9
  14695. 800b34a: ea4f 4c14 mov.w ip, r4, lsr #16
  14696. 800b34e: f84e 3b04 str.w r3, [lr], #4
  14697. 800b352: d8e4 bhi.n 800b31e <__multiply+0x8c>
  14698. 800b354: f8ce c000 str.w ip, [lr]
  14699. 800b358: f832 9c02 ldrh.w r9, [r2, #-2]
  14700. 800b35c: f1b9 0f00 cmp.w r9, #0
  14701. 800b360: d01f beq.n 800b3a2 <__multiply+0x110>
  14702. 800b362: 46ae mov lr, r5
  14703. 800b364: 468c mov ip, r1
  14704. 800b366: f04f 0a00 mov.w sl, #0
  14705. 800b36a: 682b ldr r3, [r5, #0]
  14706. 800b36c: f8bc 4000 ldrh.w r4, [ip]
  14707. 800b370: f8be b002 ldrh.w fp, [lr, #2]
  14708. 800b374: b29b uxth r3, r3
  14709. 800b376: fb09 b404 mla r4, r9, r4, fp
  14710. 800b37a: 44a2 add sl, r4
  14711. 800b37c: ea43 430a orr.w r3, r3, sl, lsl #16
  14712. 800b380: f84e 3b04 str.w r3, [lr], #4
  14713. 800b384: f85c 3b04 ldr.w r3, [ip], #4
  14714. 800b388: f8be 4000 ldrh.w r4, [lr]
  14715. 800b38c: 0c1b lsrs r3, r3, #16
  14716. 800b38e: fb09 4303 mla r3, r9, r3, r4
  14717. 800b392: 4567 cmp r7, ip
  14718. 800b394: eb03 431a add.w r3, r3, sl, lsr #16
  14719. 800b398: ea4f 4a13 mov.w sl, r3, lsr #16
  14720. 800b39c: d8e6 bhi.n 800b36c <__multiply+0xda>
  14721. 800b39e: f8ce 3000 str.w r3, [lr]
  14722. 800b3a2: 3504 adds r5, #4
  14723. 800b3a4: e7a0 b.n 800b2e8 <__multiply+0x56>
  14724. 800b3a6: 3e01 subs r6, #1
  14725. 800b3a8: e7a2 b.n 800b2f0 <__multiply+0x5e>
  14726. ...
  14727. 0800b3ac <__pow5mult>:
  14728. 800b3ac: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  14729. 800b3b0: 4615 mov r5, r2
  14730. 800b3b2: f012 0203 ands.w r2, r2, #3
  14731. 800b3b6: 4606 mov r6, r0
  14732. 800b3b8: 460f mov r7, r1
  14733. 800b3ba: d007 beq.n 800b3cc <__pow5mult+0x20>
  14734. 800b3bc: 4c21 ldr r4, [pc, #132] ; (800b444 <__pow5mult+0x98>)
  14735. 800b3be: 3a01 subs r2, #1
  14736. 800b3c0: 2300 movs r3, #0
  14737. 800b3c2: f854 2022 ldr.w r2, [r4, r2, lsl #2]
  14738. 800b3c6: f7ff fed2 bl 800b16e <__multadd>
  14739. 800b3ca: 4607 mov r7, r0
  14740. 800b3cc: 10ad asrs r5, r5, #2
  14741. 800b3ce: d035 beq.n 800b43c <__pow5mult+0x90>
  14742. 800b3d0: 6a74 ldr r4, [r6, #36] ; 0x24
  14743. 800b3d2: b93c cbnz r4, 800b3e4 <__pow5mult+0x38>
  14744. 800b3d4: 2010 movs r0, #16
  14745. 800b3d6: f7ff fe69 bl 800b0ac <malloc>
  14746. 800b3da: 6270 str r0, [r6, #36] ; 0x24
  14747. 800b3dc: 6044 str r4, [r0, #4]
  14748. 800b3de: 6084 str r4, [r0, #8]
  14749. 800b3e0: 6004 str r4, [r0, #0]
  14750. 800b3e2: 60c4 str r4, [r0, #12]
  14751. 800b3e4: f8d6 8024 ldr.w r8, [r6, #36] ; 0x24
  14752. 800b3e8: f8d8 4008 ldr.w r4, [r8, #8]
  14753. 800b3ec: b94c cbnz r4, 800b402 <__pow5mult+0x56>
  14754. 800b3ee: f240 2171 movw r1, #625 ; 0x271
  14755. 800b3f2: 4630 mov r0, r6
  14756. 800b3f4: f7ff ff44 bl 800b280 <__i2b>
  14757. 800b3f8: 2300 movs r3, #0
  14758. 800b3fa: 4604 mov r4, r0
  14759. 800b3fc: f8c8 0008 str.w r0, [r8, #8]
  14760. 800b400: 6003 str r3, [r0, #0]
  14761. 800b402: f04f 0800 mov.w r8, #0
  14762. 800b406: 07eb lsls r3, r5, #31
  14763. 800b408: d50a bpl.n 800b420 <__pow5mult+0x74>
  14764. 800b40a: 4639 mov r1, r7
  14765. 800b40c: 4622 mov r2, r4
  14766. 800b40e: 4630 mov r0, r6
  14767. 800b410: f7ff ff3f bl 800b292 <__multiply>
  14768. 800b414: 4681 mov r9, r0
  14769. 800b416: 4639 mov r1, r7
  14770. 800b418: 4630 mov r0, r6
  14771. 800b41a: f7ff fe91 bl 800b140 <_Bfree>
  14772. 800b41e: 464f mov r7, r9
  14773. 800b420: 106d asrs r5, r5, #1
  14774. 800b422: d00b beq.n 800b43c <__pow5mult+0x90>
  14775. 800b424: 6820 ldr r0, [r4, #0]
  14776. 800b426: b938 cbnz r0, 800b438 <__pow5mult+0x8c>
  14777. 800b428: 4622 mov r2, r4
  14778. 800b42a: 4621 mov r1, r4
  14779. 800b42c: 4630 mov r0, r6
  14780. 800b42e: f7ff ff30 bl 800b292 <__multiply>
  14781. 800b432: 6020 str r0, [r4, #0]
  14782. 800b434: f8c0 8000 str.w r8, [r0]
  14783. 800b438: 4604 mov r4, r0
  14784. 800b43a: e7e4 b.n 800b406 <__pow5mult+0x5a>
  14785. 800b43c: 4638 mov r0, r7
  14786. 800b43e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  14787. 800b442: bf00 nop
  14788. 800b444: 0800c6c8 .word 0x0800c6c8
  14789. 0800b448 <__lshift>:
  14790. 800b448: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  14791. 800b44c: 460c mov r4, r1
  14792. 800b44e: 4607 mov r7, r0
  14793. 800b450: 4616 mov r6, r2
  14794. 800b452: 6923 ldr r3, [r4, #16]
  14795. 800b454: ea4f 1a62 mov.w sl, r2, asr #5
  14796. 800b458: eb0a 0903 add.w r9, sl, r3
  14797. 800b45c: 6849 ldr r1, [r1, #4]
  14798. 800b45e: 68a3 ldr r3, [r4, #8]
  14799. 800b460: f109 0501 add.w r5, r9, #1
  14800. 800b464: 42ab cmp r3, r5
  14801. 800b466: db31 blt.n 800b4cc <__lshift+0x84>
  14802. 800b468: 4638 mov r0, r7
  14803. 800b46a: f7ff fe35 bl 800b0d8 <_Balloc>
  14804. 800b46e: 2200 movs r2, #0
  14805. 800b470: 4680 mov r8, r0
  14806. 800b472: 4611 mov r1, r2
  14807. 800b474: f100 0314 add.w r3, r0, #20
  14808. 800b478: 4552 cmp r2, sl
  14809. 800b47a: db2a blt.n 800b4d2 <__lshift+0x8a>
  14810. 800b47c: 6920 ldr r0, [r4, #16]
  14811. 800b47e: ea2a 7aea bic.w sl, sl, sl, asr #31
  14812. 800b482: f104 0114 add.w r1, r4, #20
  14813. 800b486: f016 021f ands.w r2, r6, #31
  14814. 800b48a: eb03 038a add.w r3, r3, sl, lsl #2
  14815. 800b48e: eb01 0e80 add.w lr, r1, r0, lsl #2
  14816. 800b492: d022 beq.n 800b4da <__lshift+0x92>
  14817. 800b494: 2000 movs r0, #0
  14818. 800b496: f1c2 0c20 rsb ip, r2, #32
  14819. 800b49a: 680e ldr r6, [r1, #0]
  14820. 800b49c: 4096 lsls r6, r2
  14821. 800b49e: 4330 orrs r0, r6
  14822. 800b4a0: f843 0b04 str.w r0, [r3], #4
  14823. 800b4a4: f851 0b04 ldr.w r0, [r1], #4
  14824. 800b4a8: 458e cmp lr, r1
  14825. 800b4aa: fa20 f00c lsr.w r0, r0, ip
  14826. 800b4ae: d8f4 bhi.n 800b49a <__lshift+0x52>
  14827. 800b4b0: 6018 str r0, [r3, #0]
  14828. 800b4b2: b108 cbz r0, 800b4b8 <__lshift+0x70>
  14829. 800b4b4: f109 0502 add.w r5, r9, #2
  14830. 800b4b8: 3d01 subs r5, #1
  14831. 800b4ba: 4638 mov r0, r7
  14832. 800b4bc: f8c8 5010 str.w r5, [r8, #16]
  14833. 800b4c0: 4621 mov r1, r4
  14834. 800b4c2: f7ff fe3d bl 800b140 <_Bfree>
  14835. 800b4c6: 4640 mov r0, r8
  14836. 800b4c8: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  14837. 800b4cc: 3101 adds r1, #1
  14838. 800b4ce: 005b lsls r3, r3, #1
  14839. 800b4d0: e7c8 b.n 800b464 <__lshift+0x1c>
  14840. 800b4d2: f843 1022 str.w r1, [r3, r2, lsl #2]
  14841. 800b4d6: 3201 adds r2, #1
  14842. 800b4d8: e7ce b.n 800b478 <__lshift+0x30>
  14843. 800b4da: 3b04 subs r3, #4
  14844. 800b4dc: f851 2b04 ldr.w r2, [r1], #4
  14845. 800b4e0: 458e cmp lr, r1
  14846. 800b4e2: f843 2f04 str.w r2, [r3, #4]!
  14847. 800b4e6: d8f9 bhi.n 800b4dc <__lshift+0x94>
  14848. 800b4e8: e7e6 b.n 800b4b8 <__lshift+0x70>
  14849. 0800b4ea <__mcmp>:
  14850. 800b4ea: 6903 ldr r3, [r0, #16]
  14851. 800b4ec: 690a ldr r2, [r1, #16]
  14852. 800b4ee: b530 push {r4, r5, lr}
  14853. 800b4f0: 1a9b subs r3, r3, r2
  14854. 800b4f2: d10c bne.n 800b50e <__mcmp+0x24>
  14855. 800b4f4: 0092 lsls r2, r2, #2
  14856. 800b4f6: 3014 adds r0, #20
  14857. 800b4f8: 3114 adds r1, #20
  14858. 800b4fa: 1884 adds r4, r0, r2
  14859. 800b4fc: 4411 add r1, r2
  14860. 800b4fe: f854 5d04 ldr.w r5, [r4, #-4]!
  14861. 800b502: f851 2d04 ldr.w r2, [r1, #-4]!
  14862. 800b506: 4295 cmp r5, r2
  14863. 800b508: d003 beq.n 800b512 <__mcmp+0x28>
  14864. 800b50a: d305 bcc.n 800b518 <__mcmp+0x2e>
  14865. 800b50c: 2301 movs r3, #1
  14866. 800b50e: 4618 mov r0, r3
  14867. 800b510: bd30 pop {r4, r5, pc}
  14868. 800b512: 42a0 cmp r0, r4
  14869. 800b514: d3f3 bcc.n 800b4fe <__mcmp+0x14>
  14870. 800b516: e7fa b.n 800b50e <__mcmp+0x24>
  14871. 800b518: f04f 33ff mov.w r3, #4294967295
  14872. 800b51c: e7f7 b.n 800b50e <__mcmp+0x24>
  14873. 0800b51e <__mdiff>:
  14874. 800b51e: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  14875. 800b522: 460d mov r5, r1
  14876. 800b524: 4607 mov r7, r0
  14877. 800b526: 4611 mov r1, r2
  14878. 800b528: 4628 mov r0, r5
  14879. 800b52a: 4614 mov r4, r2
  14880. 800b52c: f7ff ffdd bl 800b4ea <__mcmp>
  14881. 800b530: 1e06 subs r6, r0, #0
  14882. 800b532: d108 bne.n 800b546 <__mdiff+0x28>
  14883. 800b534: 4631 mov r1, r6
  14884. 800b536: 4638 mov r0, r7
  14885. 800b538: f7ff fdce bl 800b0d8 <_Balloc>
  14886. 800b53c: 2301 movs r3, #1
  14887. 800b53e: 6146 str r6, [r0, #20]
  14888. 800b540: 6103 str r3, [r0, #16]
  14889. 800b542: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  14890. 800b546: bfa4 itt ge
  14891. 800b548: 4623 movge r3, r4
  14892. 800b54a: 462c movge r4, r5
  14893. 800b54c: 4638 mov r0, r7
  14894. 800b54e: 6861 ldr r1, [r4, #4]
  14895. 800b550: bfa6 itte ge
  14896. 800b552: 461d movge r5, r3
  14897. 800b554: 2600 movge r6, #0
  14898. 800b556: 2601 movlt r6, #1
  14899. 800b558: f7ff fdbe bl 800b0d8 <_Balloc>
  14900. 800b55c: f04f 0c00 mov.w ip, #0
  14901. 800b560: 60c6 str r6, [r0, #12]
  14902. 800b562: 692b ldr r3, [r5, #16]
  14903. 800b564: 6926 ldr r6, [r4, #16]
  14904. 800b566: f104 0214 add.w r2, r4, #20
  14905. 800b56a: f105 0914 add.w r9, r5, #20
  14906. 800b56e: eb02 0786 add.w r7, r2, r6, lsl #2
  14907. 800b572: eb09 0883 add.w r8, r9, r3, lsl #2
  14908. 800b576: f100 0114 add.w r1, r0, #20
  14909. 800b57a: f852 ab04 ldr.w sl, [r2], #4
  14910. 800b57e: f859 5b04 ldr.w r5, [r9], #4
  14911. 800b582: fa1f f38a uxth.w r3, sl
  14912. 800b586: 4463 add r3, ip
  14913. 800b588: b2ac uxth r4, r5
  14914. 800b58a: 1b1b subs r3, r3, r4
  14915. 800b58c: 0c2c lsrs r4, r5, #16
  14916. 800b58e: ebc4 441a rsb r4, r4, sl, lsr #16
  14917. 800b592: eb04 4423 add.w r4, r4, r3, asr #16
  14918. 800b596: b29b uxth r3, r3
  14919. 800b598: ea4f 4c24 mov.w ip, r4, asr #16
  14920. 800b59c: 45c8 cmp r8, r9
  14921. 800b59e: ea43 4404 orr.w r4, r3, r4, lsl #16
  14922. 800b5a2: 4696 mov lr, r2
  14923. 800b5a4: f841 4b04 str.w r4, [r1], #4
  14924. 800b5a8: d8e7 bhi.n 800b57a <__mdiff+0x5c>
  14925. 800b5aa: 45be cmp lr, r7
  14926. 800b5ac: d305 bcc.n 800b5ba <__mdiff+0x9c>
  14927. 800b5ae: f851 3d04 ldr.w r3, [r1, #-4]!
  14928. 800b5b2: b18b cbz r3, 800b5d8 <__mdiff+0xba>
  14929. 800b5b4: 6106 str r6, [r0, #16]
  14930. 800b5b6: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  14931. 800b5ba: f85e 4b04 ldr.w r4, [lr], #4
  14932. 800b5be: b2a2 uxth r2, r4
  14933. 800b5c0: 4462 add r2, ip
  14934. 800b5c2: 1413 asrs r3, r2, #16
  14935. 800b5c4: eb03 4314 add.w r3, r3, r4, lsr #16
  14936. 800b5c8: b292 uxth r2, r2
  14937. 800b5ca: ea42 4203 orr.w r2, r2, r3, lsl #16
  14938. 800b5ce: ea4f 4c23 mov.w ip, r3, asr #16
  14939. 800b5d2: f841 2b04 str.w r2, [r1], #4
  14940. 800b5d6: e7e8 b.n 800b5aa <__mdiff+0x8c>
  14941. 800b5d8: 3e01 subs r6, #1
  14942. 800b5da: e7e8 b.n 800b5ae <__mdiff+0x90>
  14943. 0800b5dc <__d2b>:
  14944. 800b5dc: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  14945. 800b5e0: 461c mov r4, r3
  14946. 800b5e2: 2101 movs r1, #1
  14947. 800b5e4: 4690 mov r8, r2
  14948. 800b5e6: 9e08 ldr r6, [sp, #32]
  14949. 800b5e8: 9d09 ldr r5, [sp, #36] ; 0x24
  14950. 800b5ea: f7ff fd75 bl 800b0d8 <_Balloc>
  14951. 800b5ee: f3c4 0213 ubfx r2, r4, #0, #20
  14952. 800b5f2: f3c4 540a ubfx r4, r4, #20, #11
  14953. 800b5f6: 4607 mov r7, r0
  14954. 800b5f8: bb34 cbnz r4, 800b648 <__d2b+0x6c>
  14955. 800b5fa: 9201 str r2, [sp, #4]
  14956. 800b5fc: f1b8 0f00 cmp.w r8, #0
  14957. 800b600: d027 beq.n 800b652 <__d2b+0x76>
  14958. 800b602: a802 add r0, sp, #8
  14959. 800b604: f840 8d08 str.w r8, [r0, #-8]!
  14960. 800b608: f7ff fe0b bl 800b222 <__lo0bits>
  14961. 800b60c: 9900 ldr r1, [sp, #0]
  14962. 800b60e: b1f0 cbz r0, 800b64e <__d2b+0x72>
  14963. 800b610: 9a01 ldr r2, [sp, #4]
  14964. 800b612: f1c0 0320 rsb r3, r0, #32
  14965. 800b616: fa02 f303 lsl.w r3, r2, r3
  14966. 800b61a: 430b orrs r3, r1
  14967. 800b61c: 40c2 lsrs r2, r0
  14968. 800b61e: 617b str r3, [r7, #20]
  14969. 800b620: 9201 str r2, [sp, #4]
  14970. 800b622: 9b01 ldr r3, [sp, #4]
  14971. 800b624: 2b00 cmp r3, #0
  14972. 800b626: bf14 ite ne
  14973. 800b628: 2102 movne r1, #2
  14974. 800b62a: 2101 moveq r1, #1
  14975. 800b62c: 61bb str r3, [r7, #24]
  14976. 800b62e: 6139 str r1, [r7, #16]
  14977. 800b630: b1c4 cbz r4, 800b664 <__d2b+0x88>
  14978. 800b632: f2a4 4433 subw r4, r4, #1075 ; 0x433
  14979. 800b636: 4404 add r4, r0
  14980. 800b638: 6034 str r4, [r6, #0]
  14981. 800b63a: f1c0 0035 rsb r0, r0, #53 ; 0x35
  14982. 800b63e: 6028 str r0, [r5, #0]
  14983. 800b640: 4638 mov r0, r7
  14984. 800b642: b002 add sp, #8
  14985. 800b644: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  14986. 800b648: f442 1280 orr.w r2, r2, #1048576 ; 0x100000
  14987. 800b64c: e7d5 b.n 800b5fa <__d2b+0x1e>
  14988. 800b64e: 6179 str r1, [r7, #20]
  14989. 800b650: e7e7 b.n 800b622 <__d2b+0x46>
  14990. 800b652: a801 add r0, sp, #4
  14991. 800b654: f7ff fde5 bl 800b222 <__lo0bits>
  14992. 800b658: 2101 movs r1, #1
  14993. 800b65a: 9b01 ldr r3, [sp, #4]
  14994. 800b65c: 6139 str r1, [r7, #16]
  14995. 800b65e: 617b str r3, [r7, #20]
  14996. 800b660: 3020 adds r0, #32
  14997. 800b662: e7e5 b.n 800b630 <__d2b+0x54>
  14998. 800b664: f2a0 4032 subw r0, r0, #1074 ; 0x432
  14999. 800b668: eb07 0381 add.w r3, r7, r1, lsl #2
  15000. 800b66c: 6030 str r0, [r6, #0]
  15001. 800b66e: 6918 ldr r0, [r3, #16]
  15002. 800b670: f7ff fdb8 bl 800b1e4 <__hi0bits>
  15003. 800b674: ebc0 1041 rsb r0, r0, r1, lsl #5
  15004. 800b678: e7e1 b.n 800b63e <__d2b+0x62>
  15005. 0800b67a <_calloc_r>:
  15006. 800b67a: b538 push {r3, r4, r5, lr}
  15007. 800b67c: fb02 f401 mul.w r4, r2, r1
  15008. 800b680: 4621 mov r1, r4
  15009. 800b682: f000 f855 bl 800b730 <_malloc_r>
  15010. 800b686: 4605 mov r5, r0
  15011. 800b688: b118 cbz r0, 800b692 <_calloc_r+0x18>
  15012. 800b68a: 4622 mov r2, r4
  15013. 800b68c: 2100 movs r1, #0
  15014. 800b68e: f7fd fe62 bl 8009356 <memset>
  15015. 800b692: 4628 mov r0, r5
  15016. 800b694: bd38 pop {r3, r4, r5, pc}
  15017. ...
  15018. 0800b698 <_free_r>:
  15019. 800b698: b538 push {r3, r4, r5, lr}
  15020. 800b69a: 4605 mov r5, r0
  15021. 800b69c: 2900 cmp r1, #0
  15022. 800b69e: d043 beq.n 800b728 <_free_r+0x90>
  15023. 800b6a0: f851 3c04 ldr.w r3, [r1, #-4]
  15024. 800b6a4: 1f0c subs r4, r1, #4
  15025. 800b6a6: 2b00 cmp r3, #0
  15026. 800b6a8: bfb8 it lt
  15027. 800b6aa: 18e4 addlt r4, r4, r3
  15028. 800b6ac: f000 fa98 bl 800bbe0 <__malloc_lock>
  15029. 800b6b0: 4a1e ldr r2, [pc, #120] ; (800b72c <_free_r+0x94>)
  15030. 800b6b2: 6813 ldr r3, [r2, #0]
  15031. 800b6b4: 4610 mov r0, r2
  15032. 800b6b6: b933 cbnz r3, 800b6c6 <_free_r+0x2e>
  15033. 800b6b8: 6063 str r3, [r4, #4]
  15034. 800b6ba: 6014 str r4, [r2, #0]
  15035. 800b6bc: 4628 mov r0, r5
  15036. 800b6be: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  15037. 800b6c2: f000 ba8e b.w 800bbe2 <__malloc_unlock>
  15038. 800b6c6: 42a3 cmp r3, r4
  15039. 800b6c8: d90b bls.n 800b6e2 <_free_r+0x4a>
  15040. 800b6ca: 6821 ldr r1, [r4, #0]
  15041. 800b6cc: 1862 adds r2, r4, r1
  15042. 800b6ce: 4293 cmp r3, r2
  15043. 800b6d0: bf01 itttt eq
  15044. 800b6d2: 681a ldreq r2, [r3, #0]
  15045. 800b6d4: 685b ldreq r3, [r3, #4]
  15046. 800b6d6: 1852 addeq r2, r2, r1
  15047. 800b6d8: 6022 streq r2, [r4, #0]
  15048. 800b6da: 6063 str r3, [r4, #4]
  15049. 800b6dc: 6004 str r4, [r0, #0]
  15050. 800b6de: e7ed b.n 800b6bc <_free_r+0x24>
  15051. 800b6e0: 4613 mov r3, r2
  15052. 800b6e2: 685a ldr r2, [r3, #4]
  15053. 800b6e4: b10a cbz r2, 800b6ea <_free_r+0x52>
  15054. 800b6e6: 42a2 cmp r2, r4
  15055. 800b6e8: d9fa bls.n 800b6e0 <_free_r+0x48>
  15056. 800b6ea: 6819 ldr r1, [r3, #0]
  15057. 800b6ec: 1858 adds r0, r3, r1
  15058. 800b6ee: 42a0 cmp r0, r4
  15059. 800b6f0: d10b bne.n 800b70a <_free_r+0x72>
  15060. 800b6f2: 6820 ldr r0, [r4, #0]
  15061. 800b6f4: 4401 add r1, r0
  15062. 800b6f6: 1858 adds r0, r3, r1
  15063. 800b6f8: 4282 cmp r2, r0
  15064. 800b6fa: 6019 str r1, [r3, #0]
  15065. 800b6fc: d1de bne.n 800b6bc <_free_r+0x24>
  15066. 800b6fe: 6810 ldr r0, [r2, #0]
  15067. 800b700: 6852 ldr r2, [r2, #4]
  15068. 800b702: 4401 add r1, r0
  15069. 800b704: 6019 str r1, [r3, #0]
  15070. 800b706: 605a str r2, [r3, #4]
  15071. 800b708: e7d8 b.n 800b6bc <_free_r+0x24>
  15072. 800b70a: d902 bls.n 800b712 <_free_r+0x7a>
  15073. 800b70c: 230c movs r3, #12
  15074. 800b70e: 602b str r3, [r5, #0]
  15075. 800b710: e7d4 b.n 800b6bc <_free_r+0x24>
  15076. 800b712: 6820 ldr r0, [r4, #0]
  15077. 800b714: 1821 adds r1, r4, r0
  15078. 800b716: 428a cmp r2, r1
  15079. 800b718: bf01 itttt eq
  15080. 800b71a: 6811 ldreq r1, [r2, #0]
  15081. 800b71c: 6852 ldreq r2, [r2, #4]
  15082. 800b71e: 1809 addeq r1, r1, r0
  15083. 800b720: 6021 streq r1, [r4, #0]
  15084. 800b722: 6062 str r2, [r4, #4]
  15085. 800b724: 605c str r4, [r3, #4]
  15086. 800b726: e7c9 b.n 800b6bc <_free_r+0x24>
  15087. 800b728: bd38 pop {r3, r4, r5, pc}
  15088. 800b72a: bf00 nop
  15089. 800b72c: 20000434 .word 0x20000434
  15090. 0800b730 <_malloc_r>:
  15091. 800b730: b570 push {r4, r5, r6, lr}
  15092. 800b732: 1ccd adds r5, r1, #3
  15093. 800b734: f025 0503 bic.w r5, r5, #3
  15094. 800b738: 3508 adds r5, #8
  15095. 800b73a: 2d0c cmp r5, #12
  15096. 800b73c: bf38 it cc
  15097. 800b73e: 250c movcc r5, #12
  15098. 800b740: 2d00 cmp r5, #0
  15099. 800b742: 4606 mov r6, r0
  15100. 800b744: db01 blt.n 800b74a <_malloc_r+0x1a>
  15101. 800b746: 42a9 cmp r1, r5
  15102. 800b748: d903 bls.n 800b752 <_malloc_r+0x22>
  15103. 800b74a: 230c movs r3, #12
  15104. 800b74c: 6033 str r3, [r6, #0]
  15105. 800b74e: 2000 movs r0, #0
  15106. 800b750: bd70 pop {r4, r5, r6, pc}
  15107. 800b752: f000 fa45 bl 800bbe0 <__malloc_lock>
  15108. 800b756: 4a23 ldr r2, [pc, #140] ; (800b7e4 <_malloc_r+0xb4>)
  15109. 800b758: 6814 ldr r4, [r2, #0]
  15110. 800b75a: 4621 mov r1, r4
  15111. 800b75c: b991 cbnz r1, 800b784 <_malloc_r+0x54>
  15112. 800b75e: 4c22 ldr r4, [pc, #136] ; (800b7e8 <_malloc_r+0xb8>)
  15113. 800b760: 6823 ldr r3, [r4, #0]
  15114. 800b762: b91b cbnz r3, 800b76c <_malloc_r+0x3c>
  15115. 800b764: 4630 mov r0, r6
  15116. 800b766: f000 f97f bl 800ba68 <_sbrk_r>
  15117. 800b76a: 6020 str r0, [r4, #0]
  15118. 800b76c: 4629 mov r1, r5
  15119. 800b76e: 4630 mov r0, r6
  15120. 800b770: f000 f97a bl 800ba68 <_sbrk_r>
  15121. 800b774: 1c43 adds r3, r0, #1
  15122. 800b776: d126 bne.n 800b7c6 <_malloc_r+0x96>
  15123. 800b778: 230c movs r3, #12
  15124. 800b77a: 4630 mov r0, r6
  15125. 800b77c: 6033 str r3, [r6, #0]
  15126. 800b77e: f000 fa30 bl 800bbe2 <__malloc_unlock>
  15127. 800b782: e7e4 b.n 800b74e <_malloc_r+0x1e>
  15128. 800b784: 680b ldr r3, [r1, #0]
  15129. 800b786: 1b5b subs r3, r3, r5
  15130. 800b788: d41a bmi.n 800b7c0 <_malloc_r+0x90>
  15131. 800b78a: 2b0b cmp r3, #11
  15132. 800b78c: d90f bls.n 800b7ae <_malloc_r+0x7e>
  15133. 800b78e: 600b str r3, [r1, #0]
  15134. 800b790: 18cc adds r4, r1, r3
  15135. 800b792: 50cd str r5, [r1, r3]
  15136. 800b794: 4630 mov r0, r6
  15137. 800b796: f000 fa24 bl 800bbe2 <__malloc_unlock>
  15138. 800b79a: f104 000b add.w r0, r4, #11
  15139. 800b79e: 1d23 adds r3, r4, #4
  15140. 800b7a0: f020 0007 bic.w r0, r0, #7
  15141. 800b7a4: 1ac3 subs r3, r0, r3
  15142. 800b7a6: d01b beq.n 800b7e0 <_malloc_r+0xb0>
  15143. 800b7a8: 425a negs r2, r3
  15144. 800b7aa: 50e2 str r2, [r4, r3]
  15145. 800b7ac: bd70 pop {r4, r5, r6, pc}
  15146. 800b7ae: 428c cmp r4, r1
  15147. 800b7b0: bf0b itete eq
  15148. 800b7b2: 6863 ldreq r3, [r4, #4]
  15149. 800b7b4: 684b ldrne r3, [r1, #4]
  15150. 800b7b6: 6013 streq r3, [r2, #0]
  15151. 800b7b8: 6063 strne r3, [r4, #4]
  15152. 800b7ba: bf18 it ne
  15153. 800b7bc: 460c movne r4, r1
  15154. 800b7be: e7e9 b.n 800b794 <_malloc_r+0x64>
  15155. 800b7c0: 460c mov r4, r1
  15156. 800b7c2: 6849 ldr r1, [r1, #4]
  15157. 800b7c4: e7ca b.n 800b75c <_malloc_r+0x2c>
  15158. 800b7c6: 1cc4 adds r4, r0, #3
  15159. 800b7c8: f024 0403 bic.w r4, r4, #3
  15160. 800b7cc: 42a0 cmp r0, r4
  15161. 800b7ce: d005 beq.n 800b7dc <_malloc_r+0xac>
  15162. 800b7d0: 1a21 subs r1, r4, r0
  15163. 800b7d2: 4630 mov r0, r6
  15164. 800b7d4: f000 f948 bl 800ba68 <_sbrk_r>
  15165. 800b7d8: 3001 adds r0, #1
  15166. 800b7da: d0cd beq.n 800b778 <_malloc_r+0x48>
  15167. 800b7dc: 6025 str r5, [r4, #0]
  15168. 800b7de: e7d9 b.n 800b794 <_malloc_r+0x64>
  15169. 800b7e0: bd70 pop {r4, r5, r6, pc}
  15170. 800b7e2: bf00 nop
  15171. 800b7e4: 20000434 .word 0x20000434
  15172. 800b7e8: 20000438 .word 0x20000438
  15173. 0800b7ec <__sfputc_r>:
  15174. 800b7ec: 6893 ldr r3, [r2, #8]
  15175. 800b7ee: b410 push {r4}
  15176. 800b7f0: 3b01 subs r3, #1
  15177. 800b7f2: 2b00 cmp r3, #0
  15178. 800b7f4: 6093 str r3, [r2, #8]
  15179. 800b7f6: da08 bge.n 800b80a <__sfputc_r+0x1e>
  15180. 800b7f8: 6994 ldr r4, [r2, #24]
  15181. 800b7fa: 42a3 cmp r3, r4
  15182. 800b7fc: db02 blt.n 800b804 <__sfputc_r+0x18>
  15183. 800b7fe: b2cb uxtb r3, r1
  15184. 800b800: 2b0a cmp r3, #10
  15185. 800b802: d102 bne.n 800b80a <__sfputc_r+0x1e>
  15186. 800b804: bc10 pop {r4}
  15187. 800b806: f7fe bb41 b.w 8009e8c <__swbuf_r>
  15188. 800b80a: 6813 ldr r3, [r2, #0]
  15189. 800b80c: 1c58 adds r0, r3, #1
  15190. 800b80e: 6010 str r0, [r2, #0]
  15191. 800b810: 7019 strb r1, [r3, #0]
  15192. 800b812: b2c8 uxtb r0, r1
  15193. 800b814: bc10 pop {r4}
  15194. 800b816: 4770 bx lr
  15195. 0800b818 <__sfputs_r>:
  15196. 800b818: b5f8 push {r3, r4, r5, r6, r7, lr}
  15197. 800b81a: 4606 mov r6, r0
  15198. 800b81c: 460f mov r7, r1
  15199. 800b81e: 4614 mov r4, r2
  15200. 800b820: 18d5 adds r5, r2, r3
  15201. 800b822: 42ac cmp r4, r5
  15202. 800b824: d101 bne.n 800b82a <__sfputs_r+0x12>
  15203. 800b826: 2000 movs r0, #0
  15204. 800b828: e007 b.n 800b83a <__sfputs_r+0x22>
  15205. 800b82a: 463a mov r2, r7
  15206. 800b82c: f814 1b01 ldrb.w r1, [r4], #1
  15207. 800b830: 4630 mov r0, r6
  15208. 800b832: f7ff ffdb bl 800b7ec <__sfputc_r>
  15209. 800b836: 1c43 adds r3, r0, #1
  15210. 800b838: d1f3 bne.n 800b822 <__sfputs_r+0xa>
  15211. 800b83a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  15212. 0800b83c <_vfiprintf_r>:
  15213. 800b83c: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  15214. 800b840: b09d sub sp, #116 ; 0x74
  15215. 800b842: 460c mov r4, r1
  15216. 800b844: 4617 mov r7, r2
  15217. 800b846: 9303 str r3, [sp, #12]
  15218. 800b848: 4606 mov r6, r0
  15219. 800b84a: b118 cbz r0, 800b854 <_vfiprintf_r+0x18>
  15220. 800b84c: 6983 ldr r3, [r0, #24]
  15221. 800b84e: b90b cbnz r3, 800b854 <_vfiprintf_r+0x18>
  15222. 800b850: f7ff fb30 bl 800aeb4 <__sinit>
  15223. 800b854: 4b7c ldr r3, [pc, #496] ; (800ba48 <_vfiprintf_r+0x20c>)
  15224. 800b856: 429c cmp r4, r3
  15225. 800b858: d157 bne.n 800b90a <_vfiprintf_r+0xce>
  15226. 800b85a: 6874 ldr r4, [r6, #4]
  15227. 800b85c: 89a3 ldrh r3, [r4, #12]
  15228. 800b85e: 0718 lsls r0, r3, #28
  15229. 800b860: d55d bpl.n 800b91e <_vfiprintf_r+0xe2>
  15230. 800b862: 6923 ldr r3, [r4, #16]
  15231. 800b864: 2b00 cmp r3, #0
  15232. 800b866: d05a beq.n 800b91e <_vfiprintf_r+0xe2>
  15233. 800b868: 2300 movs r3, #0
  15234. 800b86a: 9309 str r3, [sp, #36] ; 0x24
  15235. 800b86c: 2320 movs r3, #32
  15236. 800b86e: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  15237. 800b872: 2330 movs r3, #48 ; 0x30
  15238. 800b874: f04f 0b01 mov.w fp, #1
  15239. 800b878: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  15240. 800b87c: 46b8 mov r8, r7
  15241. 800b87e: 4645 mov r5, r8
  15242. 800b880: f815 3b01 ldrb.w r3, [r5], #1
  15243. 800b884: 2b00 cmp r3, #0
  15244. 800b886: d155 bne.n 800b934 <_vfiprintf_r+0xf8>
  15245. 800b888: ebb8 0a07 subs.w sl, r8, r7
  15246. 800b88c: d00b beq.n 800b8a6 <_vfiprintf_r+0x6a>
  15247. 800b88e: 4653 mov r3, sl
  15248. 800b890: 463a mov r2, r7
  15249. 800b892: 4621 mov r1, r4
  15250. 800b894: 4630 mov r0, r6
  15251. 800b896: f7ff ffbf bl 800b818 <__sfputs_r>
  15252. 800b89a: 3001 adds r0, #1
  15253. 800b89c: f000 80c4 beq.w 800ba28 <_vfiprintf_r+0x1ec>
  15254. 800b8a0: 9b09 ldr r3, [sp, #36] ; 0x24
  15255. 800b8a2: 4453 add r3, sl
  15256. 800b8a4: 9309 str r3, [sp, #36] ; 0x24
  15257. 800b8a6: f898 3000 ldrb.w r3, [r8]
  15258. 800b8aa: 2b00 cmp r3, #0
  15259. 800b8ac: f000 80bc beq.w 800ba28 <_vfiprintf_r+0x1ec>
  15260. 800b8b0: 2300 movs r3, #0
  15261. 800b8b2: f04f 32ff mov.w r2, #4294967295
  15262. 800b8b6: 9304 str r3, [sp, #16]
  15263. 800b8b8: 9307 str r3, [sp, #28]
  15264. 800b8ba: 9205 str r2, [sp, #20]
  15265. 800b8bc: 9306 str r3, [sp, #24]
  15266. 800b8be: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  15267. 800b8c2: 931a str r3, [sp, #104] ; 0x68
  15268. 800b8c4: 2205 movs r2, #5
  15269. 800b8c6: 7829 ldrb r1, [r5, #0]
  15270. 800b8c8: 4860 ldr r0, [pc, #384] ; (800ba4c <_vfiprintf_r+0x210>)
  15271. 800b8ca: f7ff fbf7 bl 800b0bc <memchr>
  15272. 800b8ce: f105 0801 add.w r8, r5, #1
  15273. 800b8d2: 9b04 ldr r3, [sp, #16]
  15274. 800b8d4: 2800 cmp r0, #0
  15275. 800b8d6: d131 bne.n 800b93c <_vfiprintf_r+0x100>
  15276. 800b8d8: 06d9 lsls r1, r3, #27
  15277. 800b8da: bf44 itt mi
  15278. 800b8dc: 2220 movmi r2, #32
  15279. 800b8de: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15280. 800b8e2: 071a lsls r2, r3, #28
  15281. 800b8e4: bf44 itt mi
  15282. 800b8e6: 222b movmi r2, #43 ; 0x2b
  15283. 800b8e8: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  15284. 800b8ec: 782a ldrb r2, [r5, #0]
  15285. 800b8ee: 2a2a cmp r2, #42 ; 0x2a
  15286. 800b8f0: d02c beq.n 800b94c <_vfiprintf_r+0x110>
  15287. 800b8f2: 2100 movs r1, #0
  15288. 800b8f4: 200a movs r0, #10
  15289. 800b8f6: 9a07 ldr r2, [sp, #28]
  15290. 800b8f8: 46a8 mov r8, r5
  15291. 800b8fa: f898 3000 ldrb.w r3, [r8]
  15292. 800b8fe: 3501 adds r5, #1
  15293. 800b900: 3b30 subs r3, #48 ; 0x30
  15294. 800b902: 2b09 cmp r3, #9
  15295. 800b904: d96d bls.n 800b9e2 <_vfiprintf_r+0x1a6>
  15296. 800b906: b371 cbz r1, 800b966 <_vfiprintf_r+0x12a>
  15297. 800b908: e026 b.n 800b958 <_vfiprintf_r+0x11c>
  15298. 800b90a: 4b51 ldr r3, [pc, #324] ; (800ba50 <_vfiprintf_r+0x214>)
  15299. 800b90c: 429c cmp r4, r3
  15300. 800b90e: d101 bne.n 800b914 <_vfiprintf_r+0xd8>
  15301. 800b910: 68b4 ldr r4, [r6, #8]
  15302. 800b912: e7a3 b.n 800b85c <_vfiprintf_r+0x20>
  15303. 800b914: 4b4f ldr r3, [pc, #316] ; (800ba54 <_vfiprintf_r+0x218>)
  15304. 800b916: 429c cmp r4, r3
  15305. 800b918: bf08 it eq
  15306. 800b91a: 68f4 ldreq r4, [r6, #12]
  15307. 800b91c: e79e b.n 800b85c <_vfiprintf_r+0x20>
  15308. 800b91e: 4621 mov r1, r4
  15309. 800b920: 4630 mov r0, r6
  15310. 800b922: f7fe fb05 bl 8009f30 <__swsetup_r>
  15311. 800b926: 2800 cmp r0, #0
  15312. 800b928: d09e beq.n 800b868 <_vfiprintf_r+0x2c>
  15313. 800b92a: f04f 30ff mov.w r0, #4294967295
  15314. 800b92e: b01d add sp, #116 ; 0x74
  15315. 800b930: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  15316. 800b934: 2b25 cmp r3, #37 ; 0x25
  15317. 800b936: d0a7 beq.n 800b888 <_vfiprintf_r+0x4c>
  15318. 800b938: 46a8 mov r8, r5
  15319. 800b93a: e7a0 b.n 800b87e <_vfiprintf_r+0x42>
  15320. 800b93c: 4a43 ldr r2, [pc, #268] ; (800ba4c <_vfiprintf_r+0x210>)
  15321. 800b93e: 4645 mov r5, r8
  15322. 800b940: 1a80 subs r0, r0, r2
  15323. 800b942: fa0b f000 lsl.w r0, fp, r0
  15324. 800b946: 4318 orrs r0, r3
  15325. 800b948: 9004 str r0, [sp, #16]
  15326. 800b94a: e7bb b.n 800b8c4 <_vfiprintf_r+0x88>
  15327. 800b94c: 9a03 ldr r2, [sp, #12]
  15328. 800b94e: 1d11 adds r1, r2, #4
  15329. 800b950: 6812 ldr r2, [r2, #0]
  15330. 800b952: 9103 str r1, [sp, #12]
  15331. 800b954: 2a00 cmp r2, #0
  15332. 800b956: db01 blt.n 800b95c <_vfiprintf_r+0x120>
  15333. 800b958: 9207 str r2, [sp, #28]
  15334. 800b95a: e004 b.n 800b966 <_vfiprintf_r+0x12a>
  15335. 800b95c: 4252 negs r2, r2
  15336. 800b95e: f043 0302 orr.w r3, r3, #2
  15337. 800b962: 9207 str r2, [sp, #28]
  15338. 800b964: 9304 str r3, [sp, #16]
  15339. 800b966: f898 3000 ldrb.w r3, [r8]
  15340. 800b96a: 2b2e cmp r3, #46 ; 0x2e
  15341. 800b96c: d110 bne.n 800b990 <_vfiprintf_r+0x154>
  15342. 800b96e: f898 3001 ldrb.w r3, [r8, #1]
  15343. 800b972: f108 0101 add.w r1, r8, #1
  15344. 800b976: 2b2a cmp r3, #42 ; 0x2a
  15345. 800b978: d137 bne.n 800b9ea <_vfiprintf_r+0x1ae>
  15346. 800b97a: 9b03 ldr r3, [sp, #12]
  15347. 800b97c: f108 0802 add.w r8, r8, #2
  15348. 800b980: 1d1a adds r2, r3, #4
  15349. 800b982: 681b ldr r3, [r3, #0]
  15350. 800b984: 9203 str r2, [sp, #12]
  15351. 800b986: 2b00 cmp r3, #0
  15352. 800b988: bfb8 it lt
  15353. 800b98a: f04f 33ff movlt.w r3, #4294967295
  15354. 800b98e: 9305 str r3, [sp, #20]
  15355. 800b990: 4d31 ldr r5, [pc, #196] ; (800ba58 <_vfiprintf_r+0x21c>)
  15356. 800b992: 2203 movs r2, #3
  15357. 800b994: f898 1000 ldrb.w r1, [r8]
  15358. 800b998: 4628 mov r0, r5
  15359. 800b99a: f7ff fb8f bl 800b0bc <memchr>
  15360. 800b99e: b140 cbz r0, 800b9b2 <_vfiprintf_r+0x176>
  15361. 800b9a0: 2340 movs r3, #64 ; 0x40
  15362. 800b9a2: 1b40 subs r0, r0, r5
  15363. 800b9a4: fa03 f000 lsl.w r0, r3, r0
  15364. 800b9a8: 9b04 ldr r3, [sp, #16]
  15365. 800b9aa: f108 0801 add.w r8, r8, #1
  15366. 800b9ae: 4303 orrs r3, r0
  15367. 800b9b0: 9304 str r3, [sp, #16]
  15368. 800b9b2: f898 1000 ldrb.w r1, [r8]
  15369. 800b9b6: 2206 movs r2, #6
  15370. 800b9b8: 4828 ldr r0, [pc, #160] ; (800ba5c <_vfiprintf_r+0x220>)
  15371. 800b9ba: f108 0701 add.w r7, r8, #1
  15372. 800b9be: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  15373. 800b9c2: f7ff fb7b bl 800b0bc <memchr>
  15374. 800b9c6: 2800 cmp r0, #0
  15375. 800b9c8: d034 beq.n 800ba34 <_vfiprintf_r+0x1f8>
  15376. 800b9ca: 4b25 ldr r3, [pc, #148] ; (800ba60 <_vfiprintf_r+0x224>)
  15377. 800b9cc: bb03 cbnz r3, 800ba10 <_vfiprintf_r+0x1d4>
  15378. 800b9ce: 9b03 ldr r3, [sp, #12]
  15379. 800b9d0: 3307 adds r3, #7
  15380. 800b9d2: f023 0307 bic.w r3, r3, #7
  15381. 800b9d6: 3308 adds r3, #8
  15382. 800b9d8: 9303 str r3, [sp, #12]
  15383. 800b9da: 9b09 ldr r3, [sp, #36] ; 0x24
  15384. 800b9dc: 444b add r3, r9
  15385. 800b9de: 9309 str r3, [sp, #36] ; 0x24
  15386. 800b9e0: e74c b.n 800b87c <_vfiprintf_r+0x40>
  15387. 800b9e2: fb00 3202 mla r2, r0, r2, r3
  15388. 800b9e6: 2101 movs r1, #1
  15389. 800b9e8: e786 b.n 800b8f8 <_vfiprintf_r+0xbc>
  15390. 800b9ea: 2300 movs r3, #0
  15391. 800b9ec: 250a movs r5, #10
  15392. 800b9ee: 4618 mov r0, r3
  15393. 800b9f0: 9305 str r3, [sp, #20]
  15394. 800b9f2: 4688 mov r8, r1
  15395. 800b9f4: f898 2000 ldrb.w r2, [r8]
  15396. 800b9f8: 3101 adds r1, #1
  15397. 800b9fa: 3a30 subs r2, #48 ; 0x30
  15398. 800b9fc: 2a09 cmp r2, #9
  15399. 800b9fe: d903 bls.n 800ba08 <_vfiprintf_r+0x1cc>
  15400. 800ba00: 2b00 cmp r3, #0
  15401. 800ba02: d0c5 beq.n 800b990 <_vfiprintf_r+0x154>
  15402. 800ba04: 9005 str r0, [sp, #20]
  15403. 800ba06: e7c3 b.n 800b990 <_vfiprintf_r+0x154>
  15404. 800ba08: fb05 2000 mla r0, r5, r0, r2
  15405. 800ba0c: 2301 movs r3, #1
  15406. 800ba0e: e7f0 b.n 800b9f2 <_vfiprintf_r+0x1b6>
  15407. 800ba10: ab03 add r3, sp, #12
  15408. 800ba12: 9300 str r3, [sp, #0]
  15409. 800ba14: 4622 mov r2, r4
  15410. 800ba16: 4b13 ldr r3, [pc, #76] ; (800ba64 <_vfiprintf_r+0x228>)
  15411. 800ba18: a904 add r1, sp, #16
  15412. 800ba1a: 4630 mov r0, r6
  15413. 800ba1c: f7fd fd34 bl 8009488 <_printf_float>
  15414. 800ba20: f1b0 3fff cmp.w r0, #4294967295
  15415. 800ba24: 4681 mov r9, r0
  15416. 800ba26: d1d8 bne.n 800b9da <_vfiprintf_r+0x19e>
  15417. 800ba28: 89a3 ldrh r3, [r4, #12]
  15418. 800ba2a: 065b lsls r3, r3, #25
  15419. 800ba2c: f53f af7d bmi.w 800b92a <_vfiprintf_r+0xee>
  15420. 800ba30: 9809 ldr r0, [sp, #36] ; 0x24
  15421. 800ba32: e77c b.n 800b92e <_vfiprintf_r+0xf2>
  15422. 800ba34: ab03 add r3, sp, #12
  15423. 800ba36: 9300 str r3, [sp, #0]
  15424. 800ba38: 4622 mov r2, r4
  15425. 800ba3a: 4b0a ldr r3, [pc, #40] ; (800ba64 <_vfiprintf_r+0x228>)
  15426. 800ba3c: a904 add r1, sp, #16
  15427. 800ba3e: 4630 mov r0, r6
  15428. 800ba40: f7fd ffd2 bl 80099e8 <_printf_i>
  15429. 800ba44: e7ec b.n 800ba20 <_vfiprintf_r+0x1e4>
  15430. 800ba46: bf00 nop
  15431. 800ba48: 0800c594 .word 0x0800c594
  15432. 800ba4c: 0800c6d4 .word 0x0800c6d4
  15433. 800ba50: 0800c5b4 .word 0x0800c5b4
  15434. 800ba54: 0800c574 .word 0x0800c574
  15435. 800ba58: 0800c6da .word 0x0800c6da
  15436. 800ba5c: 0800c6de .word 0x0800c6de
  15437. 800ba60: 08009489 .word 0x08009489
  15438. 800ba64: 0800b819 .word 0x0800b819
  15439. 0800ba68 <_sbrk_r>:
  15440. 800ba68: b538 push {r3, r4, r5, lr}
  15441. 800ba6a: 2300 movs r3, #0
  15442. 800ba6c: 4c05 ldr r4, [pc, #20] ; (800ba84 <_sbrk_r+0x1c>)
  15443. 800ba6e: 4605 mov r5, r0
  15444. 800ba70: 4608 mov r0, r1
  15445. 800ba72: 6023 str r3, [r4, #0]
  15446. 800ba74: f7fc fed0 bl 8008818 <_sbrk>
  15447. 800ba78: 1c43 adds r3, r0, #1
  15448. 800ba7a: d102 bne.n 800ba82 <_sbrk_r+0x1a>
  15449. 800ba7c: 6823 ldr r3, [r4, #0]
  15450. 800ba7e: b103 cbz r3, 800ba82 <_sbrk_r+0x1a>
  15451. 800ba80: 602b str r3, [r5, #0]
  15452. 800ba82: bd38 pop {r3, r4, r5, pc}
  15453. 800ba84: 200016fc .word 0x200016fc
  15454. 0800ba88 <__sread>:
  15455. 800ba88: b510 push {r4, lr}
  15456. 800ba8a: 460c mov r4, r1
  15457. 800ba8c: f9b1 100e ldrsh.w r1, [r1, #14]
  15458. 800ba90: f000 f8a8 bl 800bbe4 <_read_r>
  15459. 800ba94: 2800 cmp r0, #0
  15460. 800ba96: bfab itete ge
  15461. 800ba98: 6d63 ldrge r3, [r4, #84] ; 0x54
  15462. 800ba9a: 89a3 ldrhlt r3, [r4, #12]
  15463. 800ba9c: 181b addge r3, r3, r0
  15464. 800ba9e: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  15465. 800baa2: bfac ite ge
  15466. 800baa4: 6563 strge r3, [r4, #84] ; 0x54
  15467. 800baa6: 81a3 strhlt r3, [r4, #12]
  15468. 800baa8: bd10 pop {r4, pc}
  15469. 0800baaa <__swrite>:
  15470. 800baaa: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  15471. 800baae: 461f mov r7, r3
  15472. 800bab0: 898b ldrh r3, [r1, #12]
  15473. 800bab2: 4605 mov r5, r0
  15474. 800bab4: 05db lsls r3, r3, #23
  15475. 800bab6: 460c mov r4, r1
  15476. 800bab8: 4616 mov r6, r2
  15477. 800baba: d505 bpl.n 800bac8 <__swrite+0x1e>
  15478. 800babc: 2302 movs r3, #2
  15479. 800babe: 2200 movs r2, #0
  15480. 800bac0: f9b1 100e ldrsh.w r1, [r1, #14]
  15481. 800bac4: f000 f868 bl 800bb98 <_lseek_r>
  15482. 800bac8: 89a3 ldrh r3, [r4, #12]
  15483. 800baca: 4632 mov r2, r6
  15484. 800bacc: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  15485. 800bad0: 81a3 strh r3, [r4, #12]
  15486. 800bad2: f9b4 100e ldrsh.w r1, [r4, #14]
  15487. 800bad6: 463b mov r3, r7
  15488. 800bad8: 4628 mov r0, r5
  15489. 800bada: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  15490. 800bade: f000 b817 b.w 800bb10 <_write_r>
  15491. 0800bae2 <__sseek>:
  15492. 800bae2: b510 push {r4, lr}
  15493. 800bae4: 460c mov r4, r1
  15494. 800bae6: f9b1 100e ldrsh.w r1, [r1, #14]
  15495. 800baea: f000 f855 bl 800bb98 <_lseek_r>
  15496. 800baee: 1c43 adds r3, r0, #1
  15497. 800baf0: 89a3 ldrh r3, [r4, #12]
  15498. 800baf2: bf15 itete ne
  15499. 800baf4: 6560 strne r0, [r4, #84] ; 0x54
  15500. 800baf6: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  15501. 800bafa: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  15502. 800bafe: 81a3 strheq r3, [r4, #12]
  15503. 800bb00: bf18 it ne
  15504. 800bb02: 81a3 strhne r3, [r4, #12]
  15505. 800bb04: bd10 pop {r4, pc}
  15506. 0800bb06 <__sclose>:
  15507. 800bb06: f9b1 100e ldrsh.w r1, [r1, #14]
  15508. 800bb0a: f000 b813 b.w 800bb34 <_close_r>
  15509. ...
  15510. 0800bb10 <_write_r>:
  15511. 800bb10: b538 push {r3, r4, r5, lr}
  15512. 800bb12: 4605 mov r5, r0
  15513. 800bb14: 4608 mov r0, r1
  15514. 800bb16: 4611 mov r1, r2
  15515. 800bb18: 2200 movs r2, #0
  15516. 800bb1a: 4c05 ldr r4, [pc, #20] ; (800bb30 <_write_r+0x20>)
  15517. 800bb1c: 6022 str r2, [r4, #0]
  15518. 800bb1e: 461a mov r2, r3
  15519. 800bb20: f7fc f846 bl 8007bb0 <_write>
  15520. 800bb24: 1c43 adds r3, r0, #1
  15521. 800bb26: d102 bne.n 800bb2e <_write_r+0x1e>
  15522. 800bb28: 6823 ldr r3, [r4, #0]
  15523. 800bb2a: b103 cbz r3, 800bb2e <_write_r+0x1e>
  15524. 800bb2c: 602b str r3, [r5, #0]
  15525. 800bb2e: bd38 pop {r3, r4, r5, pc}
  15526. 800bb30: 200016fc .word 0x200016fc
  15527. 0800bb34 <_close_r>:
  15528. 800bb34: b538 push {r3, r4, r5, lr}
  15529. 800bb36: 2300 movs r3, #0
  15530. 800bb38: 4c05 ldr r4, [pc, #20] ; (800bb50 <_close_r+0x1c>)
  15531. 800bb3a: 4605 mov r5, r0
  15532. 800bb3c: 4608 mov r0, r1
  15533. 800bb3e: 6023 str r3, [r4, #0]
  15534. 800bb40: f7fc fe84 bl 800884c <_close>
  15535. 800bb44: 1c43 adds r3, r0, #1
  15536. 800bb46: d102 bne.n 800bb4e <_close_r+0x1a>
  15537. 800bb48: 6823 ldr r3, [r4, #0]
  15538. 800bb4a: b103 cbz r3, 800bb4e <_close_r+0x1a>
  15539. 800bb4c: 602b str r3, [r5, #0]
  15540. 800bb4e: bd38 pop {r3, r4, r5, pc}
  15541. 800bb50: 200016fc .word 0x200016fc
  15542. 0800bb54 <_fstat_r>:
  15543. 800bb54: b538 push {r3, r4, r5, lr}
  15544. 800bb56: 2300 movs r3, #0
  15545. 800bb58: 4c06 ldr r4, [pc, #24] ; (800bb74 <_fstat_r+0x20>)
  15546. 800bb5a: 4605 mov r5, r0
  15547. 800bb5c: 4608 mov r0, r1
  15548. 800bb5e: 4611 mov r1, r2
  15549. 800bb60: 6023 str r3, [r4, #0]
  15550. 800bb62: f7fc fe76 bl 8008852 <_fstat>
  15551. 800bb66: 1c43 adds r3, r0, #1
  15552. 800bb68: d102 bne.n 800bb70 <_fstat_r+0x1c>
  15553. 800bb6a: 6823 ldr r3, [r4, #0]
  15554. 800bb6c: b103 cbz r3, 800bb70 <_fstat_r+0x1c>
  15555. 800bb6e: 602b str r3, [r5, #0]
  15556. 800bb70: bd38 pop {r3, r4, r5, pc}
  15557. 800bb72: bf00 nop
  15558. 800bb74: 200016fc .word 0x200016fc
  15559. 0800bb78 <_isatty_r>:
  15560. 800bb78: b538 push {r3, r4, r5, lr}
  15561. 800bb7a: 2300 movs r3, #0
  15562. 800bb7c: 4c05 ldr r4, [pc, #20] ; (800bb94 <_isatty_r+0x1c>)
  15563. 800bb7e: 4605 mov r5, r0
  15564. 800bb80: 4608 mov r0, r1
  15565. 800bb82: 6023 str r3, [r4, #0]
  15566. 800bb84: f7fc fe6a bl 800885c <_isatty>
  15567. 800bb88: 1c43 adds r3, r0, #1
  15568. 800bb8a: d102 bne.n 800bb92 <_isatty_r+0x1a>
  15569. 800bb8c: 6823 ldr r3, [r4, #0]
  15570. 800bb8e: b103 cbz r3, 800bb92 <_isatty_r+0x1a>
  15571. 800bb90: 602b str r3, [r5, #0]
  15572. 800bb92: bd38 pop {r3, r4, r5, pc}
  15573. 800bb94: 200016fc .word 0x200016fc
  15574. 0800bb98 <_lseek_r>:
  15575. 800bb98: b538 push {r3, r4, r5, lr}
  15576. 800bb9a: 4605 mov r5, r0
  15577. 800bb9c: 4608 mov r0, r1
  15578. 800bb9e: 4611 mov r1, r2
  15579. 800bba0: 2200 movs r2, #0
  15580. 800bba2: 4c05 ldr r4, [pc, #20] ; (800bbb8 <_lseek_r+0x20>)
  15581. 800bba4: 6022 str r2, [r4, #0]
  15582. 800bba6: 461a mov r2, r3
  15583. 800bba8: f7fc fe5a bl 8008860 <_lseek>
  15584. 800bbac: 1c43 adds r3, r0, #1
  15585. 800bbae: d102 bne.n 800bbb6 <_lseek_r+0x1e>
  15586. 800bbb0: 6823 ldr r3, [r4, #0]
  15587. 800bbb2: b103 cbz r3, 800bbb6 <_lseek_r+0x1e>
  15588. 800bbb4: 602b str r3, [r5, #0]
  15589. 800bbb6: bd38 pop {r3, r4, r5, pc}
  15590. 800bbb8: 200016fc .word 0x200016fc
  15591. 0800bbbc <__ascii_mbtowc>:
  15592. 800bbbc: b082 sub sp, #8
  15593. 800bbbe: b901 cbnz r1, 800bbc2 <__ascii_mbtowc+0x6>
  15594. 800bbc0: a901 add r1, sp, #4
  15595. 800bbc2: b142 cbz r2, 800bbd6 <__ascii_mbtowc+0x1a>
  15596. 800bbc4: b14b cbz r3, 800bbda <__ascii_mbtowc+0x1e>
  15597. 800bbc6: 7813 ldrb r3, [r2, #0]
  15598. 800bbc8: 600b str r3, [r1, #0]
  15599. 800bbca: 7812 ldrb r2, [r2, #0]
  15600. 800bbcc: 1c10 adds r0, r2, #0
  15601. 800bbce: bf18 it ne
  15602. 800bbd0: 2001 movne r0, #1
  15603. 800bbd2: b002 add sp, #8
  15604. 800bbd4: 4770 bx lr
  15605. 800bbd6: 4610 mov r0, r2
  15606. 800bbd8: e7fb b.n 800bbd2 <__ascii_mbtowc+0x16>
  15607. 800bbda: f06f 0001 mvn.w r0, #1
  15608. 800bbde: e7f8 b.n 800bbd2 <__ascii_mbtowc+0x16>
  15609. 0800bbe0 <__malloc_lock>:
  15610. 800bbe0: 4770 bx lr
  15611. 0800bbe2 <__malloc_unlock>:
  15612. 800bbe2: 4770 bx lr
  15613. 0800bbe4 <_read_r>:
  15614. 800bbe4: b538 push {r3, r4, r5, lr}
  15615. 800bbe6: 4605 mov r5, r0
  15616. 800bbe8: 4608 mov r0, r1
  15617. 800bbea: 4611 mov r1, r2
  15618. 800bbec: 2200 movs r2, #0
  15619. 800bbee: 4c05 ldr r4, [pc, #20] ; (800bc04 <_read_r+0x20>)
  15620. 800bbf0: 6022 str r2, [r4, #0]
  15621. 800bbf2: 461a mov r2, r3
  15622. 800bbf4: f7fc fe02 bl 80087fc <_read>
  15623. 800bbf8: 1c43 adds r3, r0, #1
  15624. 800bbfa: d102 bne.n 800bc02 <_read_r+0x1e>
  15625. 800bbfc: 6823 ldr r3, [r4, #0]
  15626. 800bbfe: b103 cbz r3, 800bc02 <_read_r+0x1e>
  15627. 800bc00: 602b str r3, [r5, #0]
  15628. 800bc02: bd38 pop {r3, r4, r5, pc}
  15629. 800bc04: 200016fc .word 0x200016fc
  15630. 0800bc08 <__ascii_wctomb>:
  15631. 800bc08: b149 cbz r1, 800bc1e <__ascii_wctomb+0x16>
  15632. 800bc0a: 2aff cmp r2, #255 ; 0xff
  15633. 800bc0c: bf8b itete hi
  15634. 800bc0e: 238a movhi r3, #138 ; 0x8a
  15635. 800bc10: 700a strbls r2, [r1, #0]
  15636. 800bc12: 6003 strhi r3, [r0, #0]
  15637. 800bc14: 2001 movls r0, #1
  15638. 800bc16: bf88 it hi
  15639. 800bc18: f04f 30ff movhi.w r0, #4294967295
  15640. 800bc1c: 4770 bx lr
  15641. 800bc1e: 4608 mov r0, r1
  15642. 800bc20: 4770 bx lr
  15643. ...
  15644. 0800bc24 <_init>:
  15645. 800bc24: b5f8 push {r3, r4, r5, r6, r7, lr}
  15646. 800bc26: bf00 nop
  15647. 800bc28: bcf8 pop {r3, r4, r5, r6, r7}
  15648. 800bc2a: bc08 pop {r3}
  15649. 800bc2c: 469e mov lr, r3
  15650. 800bc2e: 4770 bx lr
  15651. 0800bc30 <_fini>:
  15652. 800bc30: b5f8 push {r3, r4, r5, r6, r7, lr}
  15653. 800bc32: bf00 nop
  15654. 800bc34: bcf8 pop {r3, r4, r5, r6, r7}
  15655. 800bc36: bc08 pop {r3}
  15656. 800bc38: 469e mov lr, r3
  15657. 800bc3a: 4770 bx lr