STM32F103_ATTEN_PLL_Zig.list 432 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 000043fc 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000828 080045e0 080045e0 000145e0 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08004e08 08004e08 00014e08 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08004e0c 08004e0c 00014e0c 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 0000027c 20000000 08004e10 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00001138 20000280 0800508c 00020280 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 200013b8 0800508c 000213b8 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 0002027c 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0002193d 00000000 00000000 000202a5 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00004351 00000000 00000000 00041be2 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000b761 00000000 00000000 00045f33 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000d78 00000000 00000000 00051698 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 000015a8 00000000 00000000 00052410 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00009582 00000000 00000000 000539b8 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 0000662c 00000000 00000000 0005cf3a 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 00063566 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 000030a4 00000000 00000000 000635e4 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000280 .word 0x20000280
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 080045c8 .word 0x080045c8
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000284 .word 0x20000284
  66. 8000220: 080045c8 .word 0x080045c8
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f89e bl 8000394 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f854 bl 8000314 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000214 .word 0x20000214
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f82d bl 80002f0 <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f002 fe80 bl 8002fa0 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 20000304 .word 0x20000304
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 20000304 .word 0x20000304
  185. 080002cc <HAL_Delay>:
  186. * implementations in user file.
  187. * @param Delay specifies the delay time length, in milliseconds.
  188. * @retval None
  189. */
  190. __weak void HAL_Delay(uint32_t Delay)
  191. {
  192. 80002cc: b538 push {r3, r4, r5, lr}
  193. 80002ce: 4604 mov r4, r0
  194. uint32_t tickstart = HAL_GetTick();
  195. 80002d0: f7ff fff6 bl 80002c0 <HAL_GetTick>
  196. 80002d4: 4605 mov r5, r0
  197. uint32_t wait = Delay;
  198. /* Add a freq to guarantee minimum wait */
  199. if (wait < HAL_MAX_DELAY)
  200. 80002d6: 1c63 adds r3, r4, #1
  201. {
  202. wait += (uint32_t)(uwTickFreq);
  203. 80002d8: bf1e ittt ne
  204. 80002da: 4b04 ldrne r3, [pc, #16] ; (80002ec <HAL_Delay+0x20>)
  205. 80002dc: 781b ldrbne r3, [r3, #0]
  206. 80002de: 18e4 addne r4, r4, r3
  207. }
  208. while ((HAL_GetTick() - tickstart) < wait)
  209. 80002e0: f7ff ffee bl 80002c0 <HAL_GetTick>
  210. 80002e4: 1b40 subs r0, r0, r5
  211. 80002e6: 4284 cmp r4, r0
  212. 80002e8: d8fa bhi.n 80002e0 <HAL_Delay+0x14>
  213. {
  214. }
  215. }
  216. 80002ea: bd38 pop {r3, r4, r5, pc}
  217. 80002ec: 20000000 .word 0x20000000
  218. 080002f0 <HAL_NVIC_SetPriorityGrouping>:
  219. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  220. {
  221. uint32_t reg_value;
  222. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  223. reg_value = SCB->AIRCR; /* read old register configuration */
  224. 80002f0: 4a07 ldr r2, [pc, #28] ; (8000310 <HAL_NVIC_SetPriorityGrouping+0x20>)
  225. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  226. reg_value = (reg_value |
  227. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  228. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  229. 80002f2: 0200 lsls r0, r0, #8
  230. reg_value = SCB->AIRCR; /* read old register configuration */
  231. 80002f4: 68d3 ldr r3, [r2, #12]
  232. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  233. 80002f6: f400 60e0 and.w r0, r0, #1792 ; 0x700
  234. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  235. 80002fa: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  236. 80002fe: 041b lsls r3, r3, #16
  237. 8000300: 0c1b lsrs r3, r3, #16
  238. 8000302: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  239. 8000306: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  240. reg_value = (reg_value |
  241. 800030a: 4303 orrs r3, r0
  242. SCB->AIRCR = reg_value;
  243. 800030c: 60d3 str r3, [r2, #12]
  244. 800030e: 4770 bx lr
  245. 8000310: e000ed00 .word 0xe000ed00
  246. 08000314 <HAL_NVIC_SetPriority>:
  247. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  248. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  249. */
  250. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  251. {
  252. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  253. 8000314: 4b17 ldr r3, [pc, #92] ; (8000374 <HAL_NVIC_SetPriority+0x60>)
  254. * This parameter can be a value between 0 and 15
  255. * A lower priority value indicates a higher priority.
  256. * @retval None
  257. */
  258. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  259. {
  260. 8000316: b530 push {r4, r5, lr}
  261. 8000318: 68dc ldr r4, [r3, #12]
  262. 800031a: f3c4 2402 ubfx r4, r4, #8, #3
  263. {
  264. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  265. uint32_t PreemptPriorityBits;
  266. uint32_t SubPriorityBits;
  267. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  268. 800031e: f1c4 0307 rsb r3, r4, #7
  269. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  270. 8000322: 1d25 adds r5, r4, #4
  271. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  272. 8000324: 2b04 cmp r3, #4
  273. 8000326: bf28 it cs
  274. 8000328: 2304 movcs r3, #4
  275. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  276. 800032a: 2d06 cmp r5, #6
  277. return (
  278. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  279. 800032c: f04f 0501 mov.w r5, #1
  280. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  281. 8000330: bf98 it ls
  282. 8000332: 2400 movls r4, #0
  283. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  284. 8000334: fa05 f303 lsl.w r3, r5, r3
  285. 8000338: f103 33ff add.w r3, r3, #4294967295
  286. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  287. 800033c: bf88 it hi
  288. 800033e: 3c03 subhi r4, #3
  289. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  290. 8000340: 4019 ands r1, r3
  291. 8000342: 40a1 lsls r1, r4
  292. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  293. 8000344: fa05 f404 lsl.w r4, r5, r4
  294. 8000348: 3c01 subs r4, #1
  295. 800034a: 4022 ands r2, r4
  296. if ((int32_t)(IRQn) < 0)
  297. 800034c: 2800 cmp r0, #0
  298. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  299. 800034e: ea42 0201 orr.w r2, r2, r1
  300. 8000352: ea4f 1202 mov.w r2, r2, lsl #4
  301. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  302. 8000356: bfaf iteee ge
  303. 8000358: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  304. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  305. 800035c: 4b06 ldrlt r3, [pc, #24] ; (8000378 <HAL_NVIC_SetPriority+0x64>)
  306. 800035e: f000 000f andlt.w r0, r0, #15
  307. 8000362: b2d2 uxtblt r2, r2
  308. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  309. 8000364: bfa5 ittet ge
  310. 8000366: b2d2 uxtbge r2, r2
  311. 8000368: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  312. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  313. 800036c: 541a strblt r2, [r3, r0]
  314. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  315. 800036e: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  316. 8000372: bd30 pop {r4, r5, pc}
  317. 8000374: e000ed00 .word 0xe000ed00
  318. 8000378: e000ed14 .word 0xe000ed14
  319. 0800037c <HAL_NVIC_EnableIRQ>:
  320. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  321. 800037c: 2301 movs r3, #1
  322. 800037e: 0942 lsrs r2, r0, #5
  323. 8000380: f000 001f and.w r0, r0, #31
  324. 8000384: fa03 f000 lsl.w r0, r3, r0
  325. 8000388: 4b01 ldr r3, [pc, #4] ; (8000390 <HAL_NVIC_EnableIRQ+0x14>)
  326. 800038a: f843 0022 str.w r0, [r3, r2, lsl #2]
  327. 800038e: 4770 bx lr
  328. 8000390: e000e100 .word 0xe000e100
  329. 08000394 <HAL_SYSTICK_Config>:
  330. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  331. must contain a vendor-specific implementation of this function.
  332. */
  333. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  334. {
  335. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  336. 8000394: 3801 subs r0, #1
  337. 8000396: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  338. 800039a: d20a bcs.n 80003b2 <HAL_SYSTICK_Config+0x1e>
  339. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  340. 800039c: 21f0 movs r1, #240 ; 0xf0
  341. {
  342. return (1UL); /* Reload value impossible */
  343. }
  344. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  345. 800039e: 4b06 ldr r3, [pc, #24] ; (80003b8 <HAL_SYSTICK_Config+0x24>)
  346. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  347. 80003a0: 4a06 ldr r2, [pc, #24] ; (80003bc <HAL_SYSTICK_Config+0x28>)
  348. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  349. 80003a2: 6058 str r0, [r3, #4]
  350. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  351. 80003a4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  352. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  353. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  354. 80003a8: 2000 movs r0, #0
  355. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  356. 80003aa: 2207 movs r2, #7
  357. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  358. 80003ac: 6098 str r0, [r3, #8]
  359. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  360. 80003ae: 601a str r2, [r3, #0]
  361. 80003b0: 4770 bx lr
  362. return (1UL); /* Reload value impossible */
  363. 80003b2: 2001 movs r0, #1
  364. * - 1 Function failed.
  365. */
  366. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  367. {
  368. return SysTick_Config(TicksNumb);
  369. }
  370. 80003b4: 4770 bx lr
  371. 80003b6: bf00 nop
  372. 80003b8: e000e010 .word 0xe000e010
  373. 80003bc: e000ed00 .word 0xe000ed00
  374. 080003c0 <HAL_DMA_Init>:
  375. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  376. * the configuration information for the specified DMA Channel.
  377. * @retval HAL status
  378. */
  379. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  380. {
  381. 80003c0: b510 push {r4, lr}
  382. uint32_t tmp = 0U;
  383. /* Check the DMA handle allocation */
  384. if(hdma == NULL)
  385. 80003c2: 2800 cmp r0, #0
  386. 80003c4: d032 beq.n 800042c <HAL_DMA_Init+0x6c>
  387. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  388. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  389. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  390. /* calculation of the channel index */
  391. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  392. 80003c6: 6801 ldr r1, [r0, #0]
  393. 80003c8: 4b19 ldr r3, [pc, #100] ; (8000430 <HAL_DMA_Init+0x70>)
  394. 80003ca: 2414 movs r4, #20
  395. 80003cc: 4299 cmp r1, r3
  396. 80003ce: d825 bhi.n 800041c <HAL_DMA_Init+0x5c>
  397. {
  398. /* DMA1 */
  399. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  400. 80003d0: 4a18 ldr r2, [pc, #96] ; (8000434 <HAL_DMA_Init+0x74>)
  401. hdma->DmaBaseAddress = DMA1;
  402. 80003d2: f2a3 4307 subw r3, r3, #1031 ; 0x407
  403. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  404. 80003d6: 440a add r2, r1
  405. 80003d8: fbb2 f2f4 udiv r2, r2, r4
  406. 80003dc: 0092 lsls r2, r2, #2
  407. 80003de: 6402 str r2, [r0, #64] ; 0x40
  408. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  409. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  410. DMA_CCR_DIR));
  411. /* Prepare the DMA Channel configuration */
  412. tmp |= hdma->Init.Direction |
  413. 80003e0: 6884 ldr r4, [r0, #8]
  414. hdma->DmaBaseAddress = DMA2;
  415. 80003e2: 63c3 str r3, [r0, #60] ; 0x3c
  416. tmp |= hdma->Init.Direction |
  417. 80003e4: 6843 ldr r3, [r0, #4]
  418. tmp = hdma->Instance->CCR;
  419. 80003e6: 680a ldr r2, [r1, #0]
  420. tmp |= hdma->Init.Direction |
  421. 80003e8: 4323 orrs r3, r4
  422. hdma->Init.PeriphInc | hdma->Init.MemInc |
  423. 80003ea: 68c4 ldr r4, [r0, #12]
  424. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  425. 80003ec: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  426. hdma->Init.PeriphInc | hdma->Init.MemInc |
  427. 80003f0: 4323 orrs r3, r4
  428. 80003f2: 6904 ldr r4, [r0, #16]
  429. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  430. 80003f4: f022 0230 bic.w r2, r2, #48 ; 0x30
  431. hdma->Init.PeriphInc | hdma->Init.MemInc |
  432. 80003f8: 4323 orrs r3, r4
  433. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  434. 80003fa: 6944 ldr r4, [r0, #20]
  435. 80003fc: 4323 orrs r3, r4
  436. 80003fe: 6984 ldr r4, [r0, #24]
  437. 8000400: 4323 orrs r3, r4
  438. hdma->Init.Mode | hdma->Init.Priority;
  439. 8000402: 69c4 ldr r4, [r0, #28]
  440. 8000404: 4323 orrs r3, r4
  441. tmp |= hdma->Init.Direction |
  442. 8000406: 4313 orrs r3, r2
  443. /* Write to DMA Channel CR register */
  444. hdma->Instance->CCR = tmp;
  445. 8000408: 600b str r3, [r1, #0]
  446. /* Initialise the error code */
  447. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  448. /* Initialize the DMA state*/
  449. hdma->State = HAL_DMA_STATE_READY;
  450. 800040a: 2201 movs r2, #1
  451. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  452. 800040c: 2300 movs r3, #0
  453. hdma->State = HAL_DMA_STATE_READY;
  454. 800040e: f880 2021 strb.w r2, [r0, #33] ; 0x21
  455. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  456. 8000412: 6383 str r3, [r0, #56] ; 0x38
  457. /* Allocate lock resource and initialize it */
  458. hdma->Lock = HAL_UNLOCKED;
  459. 8000414: f880 3020 strb.w r3, [r0, #32]
  460. return HAL_OK;
  461. 8000418: 4618 mov r0, r3
  462. 800041a: bd10 pop {r4, pc}
  463. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  464. 800041c: 4b06 ldr r3, [pc, #24] ; (8000438 <HAL_DMA_Init+0x78>)
  465. 800041e: 440b add r3, r1
  466. 8000420: fbb3 f3f4 udiv r3, r3, r4
  467. 8000424: 009b lsls r3, r3, #2
  468. 8000426: 6403 str r3, [r0, #64] ; 0x40
  469. hdma->DmaBaseAddress = DMA2;
  470. 8000428: 4b04 ldr r3, [pc, #16] ; (800043c <HAL_DMA_Init+0x7c>)
  471. 800042a: e7d9 b.n 80003e0 <HAL_DMA_Init+0x20>
  472. return HAL_ERROR;
  473. 800042c: 2001 movs r0, #1
  474. }
  475. 800042e: bd10 pop {r4, pc}
  476. 8000430: 40020407 .word 0x40020407
  477. 8000434: bffdfff8 .word 0xbffdfff8
  478. 8000438: bffdfbf8 .word 0xbffdfbf8
  479. 800043c: 40020400 .word 0x40020400
  480. 08000440 <HAL_DMA_Start_IT>:
  481. * @param DstAddress: The destination memory Buffer address
  482. * @param DataLength: The length of data to be transferred from source to destination
  483. * @retval HAL status
  484. */
  485. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  486. {
  487. 8000440: b5f0 push {r4, r5, r6, r7, lr}
  488. /* Check the parameters */
  489. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  490. /* Process locked */
  491. __HAL_LOCK(hdma);
  492. 8000442: f890 4020 ldrb.w r4, [r0, #32]
  493. 8000446: 2c01 cmp r4, #1
  494. 8000448: d035 beq.n 80004b6 <HAL_DMA_Start_IT+0x76>
  495. 800044a: 2401 movs r4, #1
  496. if(HAL_DMA_STATE_READY == hdma->State)
  497. 800044c: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  498. __HAL_LOCK(hdma);
  499. 8000450: f880 4020 strb.w r4, [r0, #32]
  500. if(HAL_DMA_STATE_READY == hdma->State)
  501. 8000454: 42a5 cmp r5, r4
  502. 8000456: f04f 0600 mov.w r6, #0
  503. 800045a: f04f 0402 mov.w r4, #2
  504. 800045e: d128 bne.n 80004b2 <HAL_DMA_Start_IT+0x72>
  505. {
  506. /* Change DMA peripheral state */
  507. hdma->State = HAL_DMA_STATE_BUSY;
  508. 8000460: f880 4021 strb.w r4, [r0, #33] ; 0x21
  509. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  510. /* Disable the peripheral */
  511. __HAL_DMA_DISABLE(hdma);
  512. 8000464: 6804 ldr r4, [r0, #0]
  513. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  514. 8000466: 6386 str r6, [r0, #56] ; 0x38
  515. __HAL_DMA_DISABLE(hdma);
  516. 8000468: 6826 ldr r6, [r4, #0]
  517. * @retval HAL status
  518. */
  519. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  520. {
  521. /* Clear all flags */
  522. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  523. 800046a: 6c07 ldr r7, [r0, #64] ; 0x40
  524. __HAL_DMA_DISABLE(hdma);
  525. 800046c: f026 0601 bic.w r6, r6, #1
  526. 8000470: 6026 str r6, [r4, #0]
  527. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  528. 8000472: 6bc6 ldr r6, [r0, #60] ; 0x3c
  529. 8000474: 40bd lsls r5, r7
  530. 8000476: 6075 str r5, [r6, #4]
  531. /* Configure DMA Channel data length */
  532. hdma->Instance->CNDTR = DataLength;
  533. 8000478: 6063 str r3, [r4, #4]
  534. /* Memory to Peripheral */
  535. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  536. 800047a: 6843 ldr r3, [r0, #4]
  537. 800047c: 6805 ldr r5, [r0, #0]
  538. 800047e: 2b10 cmp r3, #16
  539. if(NULL != hdma->XferHalfCpltCallback)
  540. 8000480: 6ac3 ldr r3, [r0, #44] ; 0x2c
  541. {
  542. /* Configure DMA Channel destination address */
  543. hdma->Instance->CPAR = DstAddress;
  544. 8000482: bf0b itete eq
  545. 8000484: 60a2 streq r2, [r4, #8]
  546. }
  547. /* Peripheral to Memory */
  548. else
  549. {
  550. /* Configure DMA Channel source address */
  551. hdma->Instance->CPAR = SrcAddress;
  552. 8000486: 60a1 strne r1, [r4, #8]
  553. hdma->Instance->CMAR = SrcAddress;
  554. 8000488: 60e1 streq r1, [r4, #12]
  555. /* Configure DMA Channel destination address */
  556. hdma->Instance->CMAR = DstAddress;
  557. 800048a: 60e2 strne r2, [r4, #12]
  558. if(NULL != hdma->XferHalfCpltCallback)
  559. 800048c: b14b cbz r3, 80004a2 <HAL_DMA_Start_IT+0x62>
  560. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  561. 800048e: 6823 ldr r3, [r4, #0]
  562. 8000490: f043 030e orr.w r3, r3, #14
  563. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  564. 8000494: 6023 str r3, [r4, #0]
  565. __HAL_DMA_ENABLE(hdma);
  566. 8000496: 682b ldr r3, [r5, #0]
  567. HAL_StatusTypeDef status = HAL_OK;
  568. 8000498: 2000 movs r0, #0
  569. __HAL_DMA_ENABLE(hdma);
  570. 800049a: f043 0301 orr.w r3, r3, #1
  571. 800049e: 602b str r3, [r5, #0]
  572. 80004a0: bdf0 pop {r4, r5, r6, r7, pc}
  573. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  574. 80004a2: 6823 ldr r3, [r4, #0]
  575. 80004a4: f023 0304 bic.w r3, r3, #4
  576. 80004a8: 6023 str r3, [r4, #0]
  577. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  578. 80004aa: 6823 ldr r3, [r4, #0]
  579. 80004ac: f043 030a orr.w r3, r3, #10
  580. 80004b0: e7f0 b.n 8000494 <HAL_DMA_Start_IT+0x54>
  581. __HAL_UNLOCK(hdma);
  582. 80004b2: f880 6020 strb.w r6, [r0, #32]
  583. __HAL_LOCK(hdma);
  584. 80004b6: 2002 movs r0, #2
  585. }
  586. 80004b8: bdf0 pop {r4, r5, r6, r7, pc}
  587. ...
  588. 080004bc <HAL_DMA_Abort_IT>:
  589. if(HAL_DMA_STATE_BUSY != hdma->State)
  590. 80004bc: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  591. {
  592. 80004c0: b510 push {r4, lr}
  593. if(HAL_DMA_STATE_BUSY != hdma->State)
  594. 80004c2: 2b02 cmp r3, #2
  595. 80004c4: d003 beq.n 80004ce <HAL_DMA_Abort_IT+0x12>
  596. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  597. 80004c6: 2304 movs r3, #4
  598. 80004c8: 6383 str r3, [r0, #56] ; 0x38
  599. status = HAL_ERROR;
  600. 80004ca: 2001 movs r0, #1
  601. 80004cc: bd10 pop {r4, pc}
  602. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  603. 80004ce: 6803 ldr r3, [r0, #0]
  604. 80004d0: 681a ldr r2, [r3, #0]
  605. 80004d2: f022 020e bic.w r2, r2, #14
  606. 80004d6: 601a str r2, [r3, #0]
  607. __HAL_DMA_DISABLE(hdma);
  608. 80004d8: 681a ldr r2, [r3, #0]
  609. 80004da: f022 0201 bic.w r2, r2, #1
  610. 80004de: 601a str r2, [r3, #0]
  611. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  612. 80004e0: 4a29 ldr r2, [pc, #164] ; (8000588 <HAL_DMA_Abort_IT+0xcc>)
  613. 80004e2: 4293 cmp r3, r2
  614. 80004e4: d924 bls.n 8000530 <HAL_DMA_Abort_IT+0x74>
  615. 80004e6: f502 7262 add.w r2, r2, #904 ; 0x388
  616. 80004ea: 4293 cmp r3, r2
  617. 80004ec: d019 beq.n 8000522 <HAL_DMA_Abort_IT+0x66>
  618. 80004ee: 3214 adds r2, #20
  619. 80004f0: 4293 cmp r3, r2
  620. 80004f2: d018 beq.n 8000526 <HAL_DMA_Abort_IT+0x6a>
  621. 80004f4: 3214 adds r2, #20
  622. 80004f6: 4293 cmp r3, r2
  623. 80004f8: d017 beq.n 800052a <HAL_DMA_Abort_IT+0x6e>
  624. 80004fa: 3214 adds r2, #20
  625. 80004fc: 4293 cmp r3, r2
  626. 80004fe: bf0c ite eq
  627. 8000500: f44f 5380 moveq.w r3, #4096 ; 0x1000
  628. 8000504: f44f 3380 movne.w r3, #65536 ; 0x10000
  629. 8000508: 4a20 ldr r2, [pc, #128] ; (800058c <HAL_DMA_Abort_IT+0xd0>)
  630. 800050a: 6053 str r3, [r2, #4]
  631. hdma->State = HAL_DMA_STATE_READY;
  632. 800050c: 2301 movs r3, #1
  633. __HAL_UNLOCK(hdma);
  634. 800050e: 2400 movs r4, #0
  635. hdma->State = HAL_DMA_STATE_READY;
  636. 8000510: f880 3021 strb.w r3, [r0, #33] ; 0x21
  637. if(hdma->XferAbortCallback != NULL)
  638. 8000514: 6b43 ldr r3, [r0, #52] ; 0x34
  639. __HAL_UNLOCK(hdma);
  640. 8000516: f880 4020 strb.w r4, [r0, #32]
  641. if(hdma->XferAbortCallback != NULL)
  642. 800051a: b39b cbz r3, 8000584 <HAL_DMA_Abort_IT+0xc8>
  643. hdma->XferAbortCallback(hdma);
  644. 800051c: 4798 blx r3
  645. HAL_StatusTypeDef status = HAL_OK;
  646. 800051e: 4620 mov r0, r4
  647. 8000520: bd10 pop {r4, pc}
  648. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  649. 8000522: 2301 movs r3, #1
  650. 8000524: e7f0 b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  651. 8000526: 2310 movs r3, #16
  652. 8000528: e7ee b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  653. 800052a: f44f 7380 mov.w r3, #256 ; 0x100
  654. 800052e: e7eb b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  655. 8000530: 4917 ldr r1, [pc, #92] ; (8000590 <HAL_DMA_Abort_IT+0xd4>)
  656. 8000532: 428b cmp r3, r1
  657. 8000534: d016 beq.n 8000564 <HAL_DMA_Abort_IT+0xa8>
  658. 8000536: 3114 adds r1, #20
  659. 8000538: 428b cmp r3, r1
  660. 800053a: d015 beq.n 8000568 <HAL_DMA_Abort_IT+0xac>
  661. 800053c: 3114 adds r1, #20
  662. 800053e: 428b cmp r3, r1
  663. 8000540: d014 beq.n 800056c <HAL_DMA_Abort_IT+0xb0>
  664. 8000542: 3114 adds r1, #20
  665. 8000544: 428b cmp r3, r1
  666. 8000546: d014 beq.n 8000572 <HAL_DMA_Abort_IT+0xb6>
  667. 8000548: 3114 adds r1, #20
  668. 800054a: 428b cmp r3, r1
  669. 800054c: d014 beq.n 8000578 <HAL_DMA_Abort_IT+0xbc>
  670. 800054e: 3114 adds r1, #20
  671. 8000550: 428b cmp r3, r1
  672. 8000552: d014 beq.n 800057e <HAL_DMA_Abort_IT+0xc2>
  673. 8000554: 4293 cmp r3, r2
  674. 8000556: bf14 ite ne
  675. 8000558: f44f 3380 movne.w r3, #65536 ; 0x10000
  676. 800055c: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  677. 8000560: 4a0c ldr r2, [pc, #48] ; (8000594 <HAL_DMA_Abort_IT+0xd8>)
  678. 8000562: e7d2 b.n 800050a <HAL_DMA_Abort_IT+0x4e>
  679. 8000564: 2301 movs r3, #1
  680. 8000566: e7fb b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  681. 8000568: 2310 movs r3, #16
  682. 800056a: e7f9 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  683. 800056c: f44f 7380 mov.w r3, #256 ; 0x100
  684. 8000570: e7f6 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  685. 8000572: f44f 5380 mov.w r3, #4096 ; 0x1000
  686. 8000576: e7f3 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  687. 8000578: f44f 3380 mov.w r3, #65536 ; 0x10000
  688. 800057c: e7f0 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  689. 800057e: f44f 1380 mov.w r3, #1048576 ; 0x100000
  690. 8000582: e7ed b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  691. HAL_StatusTypeDef status = HAL_OK;
  692. 8000584: 4618 mov r0, r3
  693. }
  694. 8000586: bd10 pop {r4, pc}
  695. 8000588: 40020080 .word 0x40020080
  696. 800058c: 40020400 .word 0x40020400
  697. 8000590: 40020008 .word 0x40020008
  698. 8000594: 40020000 .word 0x40020000
  699. 08000598 <HAL_DMA_IRQHandler>:
  700. {
  701. 8000598: b470 push {r4, r5, r6}
  702. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  703. 800059a: 2504 movs r5, #4
  704. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  705. 800059c: 6bc6 ldr r6, [r0, #60] ; 0x3c
  706. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  707. 800059e: 6c02 ldr r2, [r0, #64] ; 0x40
  708. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  709. 80005a0: 6834 ldr r4, [r6, #0]
  710. uint32_t source_it = hdma->Instance->CCR;
  711. 80005a2: 6803 ldr r3, [r0, #0]
  712. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  713. 80005a4: 4095 lsls r5, r2
  714. 80005a6: 4225 tst r5, r4
  715. uint32_t source_it = hdma->Instance->CCR;
  716. 80005a8: 6819 ldr r1, [r3, #0]
  717. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  718. 80005aa: d055 beq.n 8000658 <HAL_DMA_IRQHandler+0xc0>
  719. 80005ac: 074d lsls r5, r1, #29
  720. 80005ae: d553 bpl.n 8000658 <HAL_DMA_IRQHandler+0xc0>
  721. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  722. 80005b0: 681a ldr r2, [r3, #0]
  723. 80005b2: 0696 lsls r6, r2, #26
  724. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  725. 80005b4: bf5e ittt pl
  726. 80005b6: 681a ldrpl r2, [r3, #0]
  727. 80005b8: f022 0204 bicpl.w r2, r2, #4
  728. 80005bc: 601a strpl r2, [r3, #0]
  729. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  730. 80005be: 4a60 ldr r2, [pc, #384] ; (8000740 <HAL_DMA_IRQHandler+0x1a8>)
  731. 80005c0: 4293 cmp r3, r2
  732. 80005c2: d91f bls.n 8000604 <HAL_DMA_IRQHandler+0x6c>
  733. 80005c4: f502 7262 add.w r2, r2, #904 ; 0x388
  734. 80005c8: 4293 cmp r3, r2
  735. 80005ca: d014 beq.n 80005f6 <HAL_DMA_IRQHandler+0x5e>
  736. 80005cc: 3214 adds r2, #20
  737. 80005ce: 4293 cmp r3, r2
  738. 80005d0: d013 beq.n 80005fa <HAL_DMA_IRQHandler+0x62>
  739. 80005d2: 3214 adds r2, #20
  740. 80005d4: 4293 cmp r3, r2
  741. 80005d6: d012 beq.n 80005fe <HAL_DMA_IRQHandler+0x66>
  742. 80005d8: 3214 adds r2, #20
  743. 80005da: 4293 cmp r3, r2
  744. 80005dc: bf0c ite eq
  745. 80005de: f44f 4380 moveq.w r3, #16384 ; 0x4000
  746. 80005e2: f44f 2380 movne.w r3, #262144 ; 0x40000
  747. 80005e6: 4a57 ldr r2, [pc, #348] ; (8000744 <HAL_DMA_IRQHandler+0x1ac>)
  748. 80005e8: 6053 str r3, [r2, #4]
  749. if(hdma->XferHalfCpltCallback != NULL)
  750. 80005ea: 6ac3 ldr r3, [r0, #44] ; 0x2c
  751. if (hdma->XferErrorCallback != NULL)
  752. 80005ec: 2b00 cmp r3, #0
  753. 80005ee: f000 80a5 beq.w 800073c <HAL_DMA_IRQHandler+0x1a4>
  754. }
  755. 80005f2: bc70 pop {r4, r5, r6}
  756. hdma->XferErrorCallback(hdma);
  757. 80005f4: 4718 bx r3
  758. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  759. 80005f6: 2304 movs r3, #4
  760. 80005f8: e7f5 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  761. 80005fa: 2340 movs r3, #64 ; 0x40
  762. 80005fc: e7f3 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  763. 80005fe: f44f 6380 mov.w r3, #1024 ; 0x400
  764. 8000602: e7f0 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  765. 8000604: 4950 ldr r1, [pc, #320] ; (8000748 <HAL_DMA_IRQHandler+0x1b0>)
  766. 8000606: 428b cmp r3, r1
  767. 8000608: d016 beq.n 8000638 <HAL_DMA_IRQHandler+0xa0>
  768. 800060a: 3114 adds r1, #20
  769. 800060c: 428b cmp r3, r1
  770. 800060e: d015 beq.n 800063c <HAL_DMA_IRQHandler+0xa4>
  771. 8000610: 3114 adds r1, #20
  772. 8000612: 428b cmp r3, r1
  773. 8000614: d014 beq.n 8000640 <HAL_DMA_IRQHandler+0xa8>
  774. 8000616: 3114 adds r1, #20
  775. 8000618: 428b cmp r3, r1
  776. 800061a: d014 beq.n 8000646 <HAL_DMA_IRQHandler+0xae>
  777. 800061c: 3114 adds r1, #20
  778. 800061e: 428b cmp r3, r1
  779. 8000620: d014 beq.n 800064c <HAL_DMA_IRQHandler+0xb4>
  780. 8000622: 3114 adds r1, #20
  781. 8000624: 428b cmp r3, r1
  782. 8000626: d014 beq.n 8000652 <HAL_DMA_IRQHandler+0xba>
  783. 8000628: 4293 cmp r3, r2
  784. 800062a: bf14 ite ne
  785. 800062c: f44f 2380 movne.w r3, #262144 ; 0x40000
  786. 8000630: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  787. 8000634: 4a45 ldr r2, [pc, #276] ; (800074c <HAL_DMA_IRQHandler+0x1b4>)
  788. 8000636: e7d7 b.n 80005e8 <HAL_DMA_IRQHandler+0x50>
  789. 8000638: 2304 movs r3, #4
  790. 800063a: e7fb b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  791. 800063c: 2340 movs r3, #64 ; 0x40
  792. 800063e: e7f9 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  793. 8000640: f44f 6380 mov.w r3, #1024 ; 0x400
  794. 8000644: e7f6 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  795. 8000646: f44f 4380 mov.w r3, #16384 ; 0x4000
  796. 800064a: e7f3 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  797. 800064c: f44f 2380 mov.w r3, #262144 ; 0x40000
  798. 8000650: e7f0 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  799. 8000652: f44f 0380 mov.w r3, #4194304 ; 0x400000
  800. 8000656: e7ed b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  801. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  802. 8000658: 2502 movs r5, #2
  803. 800065a: 4095 lsls r5, r2
  804. 800065c: 4225 tst r5, r4
  805. 800065e: d057 beq.n 8000710 <HAL_DMA_IRQHandler+0x178>
  806. 8000660: 078d lsls r5, r1, #30
  807. 8000662: d555 bpl.n 8000710 <HAL_DMA_IRQHandler+0x178>
  808. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  809. 8000664: 681a ldr r2, [r3, #0]
  810. 8000666: 0694 lsls r4, r2, #26
  811. 8000668: d406 bmi.n 8000678 <HAL_DMA_IRQHandler+0xe0>
  812. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  813. 800066a: 681a ldr r2, [r3, #0]
  814. 800066c: f022 020a bic.w r2, r2, #10
  815. 8000670: 601a str r2, [r3, #0]
  816. hdma->State = HAL_DMA_STATE_READY;
  817. 8000672: 2201 movs r2, #1
  818. 8000674: f880 2021 strb.w r2, [r0, #33] ; 0x21
  819. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  820. 8000678: 4a31 ldr r2, [pc, #196] ; (8000740 <HAL_DMA_IRQHandler+0x1a8>)
  821. 800067a: 4293 cmp r3, r2
  822. 800067c: d91e bls.n 80006bc <HAL_DMA_IRQHandler+0x124>
  823. 800067e: f502 7262 add.w r2, r2, #904 ; 0x388
  824. 8000682: 4293 cmp r3, r2
  825. 8000684: d013 beq.n 80006ae <HAL_DMA_IRQHandler+0x116>
  826. 8000686: 3214 adds r2, #20
  827. 8000688: 4293 cmp r3, r2
  828. 800068a: d012 beq.n 80006b2 <HAL_DMA_IRQHandler+0x11a>
  829. 800068c: 3214 adds r2, #20
  830. 800068e: 4293 cmp r3, r2
  831. 8000690: d011 beq.n 80006b6 <HAL_DMA_IRQHandler+0x11e>
  832. 8000692: 3214 adds r2, #20
  833. 8000694: 4293 cmp r3, r2
  834. 8000696: bf0c ite eq
  835. 8000698: f44f 5300 moveq.w r3, #8192 ; 0x2000
  836. 800069c: f44f 3300 movne.w r3, #131072 ; 0x20000
  837. 80006a0: 4a28 ldr r2, [pc, #160] ; (8000744 <HAL_DMA_IRQHandler+0x1ac>)
  838. 80006a2: 6053 str r3, [r2, #4]
  839. __HAL_UNLOCK(hdma);
  840. 80006a4: 2300 movs r3, #0
  841. 80006a6: f880 3020 strb.w r3, [r0, #32]
  842. if(hdma->XferCpltCallback != NULL)
  843. 80006aa: 6a83 ldr r3, [r0, #40] ; 0x28
  844. 80006ac: e79e b.n 80005ec <HAL_DMA_IRQHandler+0x54>
  845. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  846. 80006ae: 2302 movs r3, #2
  847. 80006b0: e7f6 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  848. 80006b2: 2320 movs r3, #32
  849. 80006b4: e7f4 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  850. 80006b6: f44f 7300 mov.w r3, #512 ; 0x200
  851. 80006ba: e7f1 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  852. 80006bc: 4922 ldr r1, [pc, #136] ; (8000748 <HAL_DMA_IRQHandler+0x1b0>)
  853. 80006be: 428b cmp r3, r1
  854. 80006c0: d016 beq.n 80006f0 <HAL_DMA_IRQHandler+0x158>
  855. 80006c2: 3114 adds r1, #20
  856. 80006c4: 428b cmp r3, r1
  857. 80006c6: d015 beq.n 80006f4 <HAL_DMA_IRQHandler+0x15c>
  858. 80006c8: 3114 adds r1, #20
  859. 80006ca: 428b cmp r3, r1
  860. 80006cc: d014 beq.n 80006f8 <HAL_DMA_IRQHandler+0x160>
  861. 80006ce: 3114 adds r1, #20
  862. 80006d0: 428b cmp r3, r1
  863. 80006d2: d014 beq.n 80006fe <HAL_DMA_IRQHandler+0x166>
  864. 80006d4: 3114 adds r1, #20
  865. 80006d6: 428b cmp r3, r1
  866. 80006d8: d014 beq.n 8000704 <HAL_DMA_IRQHandler+0x16c>
  867. 80006da: 3114 adds r1, #20
  868. 80006dc: 428b cmp r3, r1
  869. 80006de: d014 beq.n 800070a <HAL_DMA_IRQHandler+0x172>
  870. 80006e0: 4293 cmp r3, r2
  871. 80006e2: bf14 ite ne
  872. 80006e4: f44f 3300 movne.w r3, #131072 ; 0x20000
  873. 80006e8: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  874. 80006ec: 4a17 ldr r2, [pc, #92] ; (800074c <HAL_DMA_IRQHandler+0x1b4>)
  875. 80006ee: e7d8 b.n 80006a2 <HAL_DMA_IRQHandler+0x10a>
  876. 80006f0: 2302 movs r3, #2
  877. 80006f2: e7fb b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  878. 80006f4: 2320 movs r3, #32
  879. 80006f6: e7f9 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  880. 80006f8: f44f 7300 mov.w r3, #512 ; 0x200
  881. 80006fc: e7f6 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  882. 80006fe: f44f 5300 mov.w r3, #8192 ; 0x2000
  883. 8000702: e7f3 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  884. 8000704: f44f 3300 mov.w r3, #131072 ; 0x20000
  885. 8000708: e7f0 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  886. 800070a: f44f 1300 mov.w r3, #2097152 ; 0x200000
  887. 800070e: e7ed b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  888. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  889. 8000710: 2508 movs r5, #8
  890. 8000712: 4095 lsls r5, r2
  891. 8000714: 4225 tst r5, r4
  892. 8000716: d011 beq.n 800073c <HAL_DMA_IRQHandler+0x1a4>
  893. 8000718: 0709 lsls r1, r1, #28
  894. 800071a: d50f bpl.n 800073c <HAL_DMA_IRQHandler+0x1a4>
  895. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  896. 800071c: 6819 ldr r1, [r3, #0]
  897. 800071e: f021 010e bic.w r1, r1, #14
  898. 8000722: 6019 str r1, [r3, #0]
  899. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  900. 8000724: 2301 movs r3, #1
  901. 8000726: fa03 f202 lsl.w r2, r3, r2
  902. 800072a: 6072 str r2, [r6, #4]
  903. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  904. 800072c: 6383 str r3, [r0, #56] ; 0x38
  905. hdma->State = HAL_DMA_STATE_READY;
  906. 800072e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  907. __HAL_UNLOCK(hdma);
  908. 8000732: 2300 movs r3, #0
  909. 8000734: f880 3020 strb.w r3, [r0, #32]
  910. if (hdma->XferErrorCallback != NULL)
  911. 8000738: 6b03 ldr r3, [r0, #48] ; 0x30
  912. 800073a: e757 b.n 80005ec <HAL_DMA_IRQHandler+0x54>
  913. }
  914. 800073c: bc70 pop {r4, r5, r6}
  915. 800073e: 4770 bx lr
  916. 8000740: 40020080 .word 0x40020080
  917. 8000744: 40020400 .word 0x40020400
  918. 8000748: 40020008 .word 0x40020008
  919. 800074c: 40020000 .word 0x40020000
  920. 08000750 <FLASH_SetErrorCode>:
  921. uint32_t flags = 0U;
  922. #if defined(FLASH_BANK2_END)
  923. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  924. #else
  925. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  926. 8000750: 4a11 ldr r2, [pc, #68] ; (8000798 <FLASH_SetErrorCode+0x48>)
  927. 8000752: 68d3 ldr r3, [r2, #12]
  928. 8000754: f013 0310 ands.w r3, r3, #16
  929. 8000758: d005 beq.n 8000766 <FLASH_SetErrorCode+0x16>
  930. #endif /* FLASH_BANK2_END */
  931. {
  932. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  933. 800075a: 4910 ldr r1, [pc, #64] ; (800079c <FLASH_SetErrorCode+0x4c>)
  934. 800075c: 69cb ldr r3, [r1, #28]
  935. 800075e: f043 0302 orr.w r3, r3, #2
  936. 8000762: 61cb str r3, [r1, #28]
  937. #if defined(FLASH_BANK2_END)
  938. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  939. #else
  940. flags |= FLASH_FLAG_WRPERR;
  941. 8000764: 2310 movs r3, #16
  942. #endif /* FLASH_BANK2_END */
  943. }
  944. #if defined(FLASH_BANK2_END)
  945. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  946. #else
  947. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  948. 8000766: 68d2 ldr r2, [r2, #12]
  949. 8000768: 0750 lsls r0, r2, #29
  950. 800076a: d506 bpl.n 800077a <FLASH_SetErrorCode+0x2a>
  951. #endif /* FLASH_BANK2_END */
  952. {
  953. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  954. 800076c: 490b ldr r1, [pc, #44] ; (800079c <FLASH_SetErrorCode+0x4c>)
  955. #if defined(FLASH_BANK2_END)
  956. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  957. #else
  958. flags |= FLASH_FLAG_PGERR;
  959. 800076e: f043 0304 orr.w r3, r3, #4
  960. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  961. 8000772: 69ca ldr r2, [r1, #28]
  962. 8000774: f042 0201 orr.w r2, r2, #1
  963. 8000778: 61ca str r2, [r1, #28]
  964. #endif /* FLASH_BANK2_END */
  965. }
  966. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  967. 800077a: 4a07 ldr r2, [pc, #28] ; (8000798 <FLASH_SetErrorCode+0x48>)
  968. 800077c: 69d1 ldr r1, [r2, #28]
  969. 800077e: 07c9 lsls r1, r1, #31
  970. 8000780: d508 bpl.n 8000794 <FLASH_SetErrorCode+0x44>
  971. {
  972. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  973. 8000782: 4806 ldr r0, [pc, #24] ; (800079c <FLASH_SetErrorCode+0x4c>)
  974. 8000784: 69c1 ldr r1, [r0, #28]
  975. 8000786: f041 0104 orr.w r1, r1, #4
  976. 800078a: 61c1 str r1, [r0, #28]
  977. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  978. 800078c: 69d1 ldr r1, [r2, #28]
  979. 800078e: f021 0101 bic.w r1, r1, #1
  980. 8000792: 61d1 str r1, [r2, #28]
  981. }
  982. /* Clear FLASH error pending bits */
  983. __HAL_FLASH_CLEAR_FLAG(flags);
  984. 8000794: 60d3 str r3, [r2, #12]
  985. 8000796: 4770 bx lr
  986. 8000798: 40022000 .word 0x40022000
  987. 800079c: 20000308 .word 0x20000308
  988. 080007a0 <HAL_FLASH_Unlock>:
  989. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  990. 80007a0: 4b06 ldr r3, [pc, #24] ; (80007bc <HAL_FLASH_Unlock+0x1c>)
  991. 80007a2: 6918 ldr r0, [r3, #16]
  992. 80007a4: f010 0080 ands.w r0, r0, #128 ; 0x80
  993. 80007a8: d007 beq.n 80007ba <HAL_FLASH_Unlock+0x1a>
  994. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  995. 80007aa: 4a05 ldr r2, [pc, #20] ; (80007c0 <HAL_FLASH_Unlock+0x20>)
  996. 80007ac: 605a str r2, [r3, #4]
  997. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  998. 80007ae: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  999. 80007b2: 605a str r2, [r3, #4]
  1000. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  1001. 80007b4: 6918 ldr r0, [r3, #16]
  1002. HAL_StatusTypeDef status = HAL_OK;
  1003. 80007b6: f3c0 10c0 ubfx r0, r0, #7, #1
  1004. }
  1005. 80007ba: 4770 bx lr
  1006. 80007bc: 40022000 .word 0x40022000
  1007. 80007c0: 45670123 .word 0x45670123
  1008. 080007c4 <HAL_FLASH_Lock>:
  1009. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  1010. 80007c4: 4a03 ldr r2, [pc, #12] ; (80007d4 <HAL_FLASH_Lock+0x10>)
  1011. }
  1012. 80007c6: 2000 movs r0, #0
  1013. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  1014. 80007c8: 6913 ldr r3, [r2, #16]
  1015. 80007ca: f043 0380 orr.w r3, r3, #128 ; 0x80
  1016. 80007ce: 6113 str r3, [r2, #16]
  1017. }
  1018. 80007d0: 4770 bx lr
  1019. 80007d2: bf00 nop
  1020. 80007d4: 40022000 .word 0x40022000
  1021. 080007d8 <FLASH_WaitForLastOperation>:
  1022. {
  1023. 80007d8: b5f8 push {r3, r4, r5, r6, r7, lr}
  1024. 80007da: 4606 mov r6, r0
  1025. uint32_t tickstart = HAL_GetTick();
  1026. 80007dc: f7ff fd70 bl 80002c0 <HAL_GetTick>
  1027. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1028. 80007e0: 4c11 ldr r4, [pc, #68] ; (8000828 <FLASH_WaitForLastOperation+0x50>)
  1029. uint32_t tickstart = HAL_GetTick();
  1030. 80007e2: 4607 mov r7, r0
  1031. 80007e4: 4625 mov r5, r4
  1032. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1033. 80007e6: 68e3 ldr r3, [r4, #12]
  1034. 80007e8: 07d8 lsls r0, r3, #31
  1035. 80007ea: d412 bmi.n 8000812 <FLASH_WaitForLastOperation+0x3a>
  1036. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1037. 80007ec: 68e3 ldr r3, [r4, #12]
  1038. 80007ee: 0699 lsls r1, r3, #26
  1039. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1040. 80007f0: bf44 itt mi
  1041. 80007f2: 2320 movmi r3, #32
  1042. 80007f4: 60e3 strmi r3, [r4, #12]
  1043. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1044. 80007f6: 68eb ldr r3, [r5, #12]
  1045. 80007f8: 06da lsls r2, r3, #27
  1046. 80007fa: d406 bmi.n 800080a <FLASH_WaitForLastOperation+0x32>
  1047. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1048. 80007fc: 69eb ldr r3, [r5, #28]
  1049. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1050. 80007fe: 07db lsls r3, r3, #31
  1051. 8000800: d403 bmi.n 800080a <FLASH_WaitForLastOperation+0x32>
  1052. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1053. 8000802: 68e8 ldr r0, [r5, #12]
  1054. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1055. 8000804: f010 0004 ands.w r0, r0, #4
  1056. 8000808: d002 beq.n 8000810 <FLASH_WaitForLastOperation+0x38>
  1057. FLASH_SetErrorCode();
  1058. 800080a: f7ff ffa1 bl 8000750 <FLASH_SetErrorCode>
  1059. return HAL_ERROR;
  1060. 800080e: 2001 movs r0, #1
  1061. }
  1062. 8000810: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1063. if (Timeout != HAL_MAX_DELAY)
  1064. 8000812: 1c73 adds r3, r6, #1
  1065. 8000814: d0e7 beq.n 80007e6 <FLASH_WaitForLastOperation+0xe>
  1066. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1067. 8000816: b90e cbnz r6, 800081c <FLASH_WaitForLastOperation+0x44>
  1068. return HAL_TIMEOUT;
  1069. 8000818: 2003 movs r0, #3
  1070. 800081a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1071. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1072. 800081c: f7ff fd50 bl 80002c0 <HAL_GetTick>
  1073. 8000820: 1bc0 subs r0, r0, r7
  1074. 8000822: 4286 cmp r6, r0
  1075. 8000824: d2df bcs.n 80007e6 <FLASH_WaitForLastOperation+0xe>
  1076. 8000826: e7f7 b.n 8000818 <FLASH_WaitForLastOperation+0x40>
  1077. 8000828: 40022000 .word 0x40022000
  1078. 0800082c <HAL_FLASH_Program>:
  1079. {
  1080. 800082c: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1081. __HAL_LOCK(&pFlash);
  1082. 8000830: 4c1f ldr r4, [pc, #124] ; (80008b0 <HAL_FLASH_Program+0x84>)
  1083. {
  1084. 8000832: 4699 mov r9, r3
  1085. __HAL_LOCK(&pFlash);
  1086. 8000834: 7e23 ldrb r3, [r4, #24]
  1087. {
  1088. 8000836: 4605 mov r5, r0
  1089. __HAL_LOCK(&pFlash);
  1090. 8000838: 2b01 cmp r3, #1
  1091. {
  1092. 800083a: 460f mov r7, r1
  1093. 800083c: 4690 mov r8, r2
  1094. __HAL_LOCK(&pFlash);
  1095. 800083e: d033 beq.n 80008a8 <HAL_FLASH_Program+0x7c>
  1096. 8000840: 2301 movs r3, #1
  1097. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1098. 8000842: f24c 3050 movw r0, #50000 ; 0xc350
  1099. __HAL_LOCK(&pFlash);
  1100. 8000846: 7623 strb r3, [r4, #24]
  1101. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1102. 8000848: f7ff ffc6 bl 80007d8 <FLASH_WaitForLastOperation>
  1103. if(status == HAL_OK)
  1104. 800084c: bb40 cbnz r0, 80008a0 <HAL_FLASH_Program+0x74>
  1105. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1106. 800084e: 2d01 cmp r5, #1
  1107. 8000850: d003 beq.n 800085a <HAL_FLASH_Program+0x2e>
  1108. nbiterations = 4U;
  1109. 8000852: 2d02 cmp r5, #2
  1110. 8000854: bf0c ite eq
  1111. 8000856: 2502 moveq r5, #2
  1112. 8000858: 2504 movne r5, #4
  1113. 800085a: 2600 movs r6, #0
  1114. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1115. 800085c: 46b2 mov sl, r6
  1116. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1117. 800085e: f8df b054 ldr.w fp, [pc, #84] ; 80008b4 <HAL_FLASH_Program+0x88>
  1118. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1119. 8000862: 0132 lsls r2, r6, #4
  1120. 8000864: 4640 mov r0, r8
  1121. 8000866: 4649 mov r1, r9
  1122. 8000868: f7ff fcdc bl 8000224 <__aeabi_llsr>
  1123. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1124. 800086c: f8c4 a01c str.w sl, [r4, #28]
  1125. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1126. 8000870: f8db 3010 ldr.w r3, [fp, #16]
  1127. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1128. 8000874: b280 uxth r0, r0
  1129. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1130. 8000876: f043 0301 orr.w r3, r3, #1
  1131. 800087a: f8cb 3010 str.w r3, [fp, #16]
  1132. *(__IO uint16_t*)Address = Data;
  1133. 800087e: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1134. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1135. 8000882: f24c 3050 movw r0, #50000 ; 0xc350
  1136. 8000886: f7ff ffa7 bl 80007d8 <FLASH_WaitForLastOperation>
  1137. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1138. 800088a: f8db 3010 ldr.w r3, [fp, #16]
  1139. 800088e: f023 0301 bic.w r3, r3, #1
  1140. 8000892: f8cb 3010 str.w r3, [fp, #16]
  1141. if (status != HAL_OK)
  1142. 8000896: b918 cbnz r0, 80008a0 <HAL_FLASH_Program+0x74>
  1143. 8000898: 3601 adds r6, #1
  1144. for (index = 0U; index < nbiterations; index++)
  1145. 800089a: b2f3 uxtb r3, r6
  1146. 800089c: 429d cmp r5, r3
  1147. 800089e: d8e0 bhi.n 8000862 <HAL_FLASH_Program+0x36>
  1148. __HAL_UNLOCK(&pFlash);
  1149. 80008a0: 2300 movs r3, #0
  1150. 80008a2: 7623 strb r3, [r4, #24]
  1151. return status;
  1152. 80008a4: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1153. __HAL_LOCK(&pFlash);
  1154. 80008a8: 2002 movs r0, #2
  1155. }
  1156. 80008aa: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1157. 80008ae: bf00 nop
  1158. 80008b0: 20000308 .word 0x20000308
  1159. 80008b4: 40022000 .word 0x40022000
  1160. 080008b8 <FLASH_MassErase.isra.0>:
  1161. {
  1162. /* Check the parameters */
  1163. assert_param(IS_FLASH_BANK(Banks));
  1164. /* Clean the error context */
  1165. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1166. 80008b8: 2200 movs r2, #0
  1167. 80008ba: 4b06 ldr r3, [pc, #24] ; (80008d4 <FLASH_MassErase.isra.0+0x1c>)
  1168. 80008bc: 61da str r2, [r3, #28]
  1169. #if !defined(FLASH_BANK2_END)
  1170. /* Prevent unused argument(s) compilation warning */
  1171. UNUSED(Banks);
  1172. #endif /* FLASH_BANK2_END */
  1173. /* Only bank1 will be erased*/
  1174. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1175. 80008be: 4b06 ldr r3, [pc, #24] ; (80008d8 <FLASH_MassErase.isra.0+0x20>)
  1176. 80008c0: 691a ldr r2, [r3, #16]
  1177. 80008c2: f042 0204 orr.w r2, r2, #4
  1178. 80008c6: 611a str r2, [r3, #16]
  1179. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1180. 80008c8: 691a ldr r2, [r3, #16]
  1181. 80008ca: f042 0240 orr.w r2, r2, #64 ; 0x40
  1182. 80008ce: 611a str r2, [r3, #16]
  1183. 80008d0: 4770 bx lr
  1184. 80008d2: bf00 nop
  1185. 80008d4: 20000308 .word 0x20000308
  1186. 80008d8: 40022000 .word 0x40022000
  1187. 080008dc <FLASH_PageErase>:
  1188. * @retval None
  1189. */
  1190. void FLASH_PageErase(uint32_t PageAddress)
  1191. {
  1192. /* Clean the error context */
  1193. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1194. 80008dc: 2200 movs r2, #0
  1195. 80008de: 4b06 ldr r3, [pc, #24] ; (80008f8 <FLASH_PageErase+0x1c>)
  1196. 80008e0: 61da str r2, [r3, #28]
  1197. }
  1198. else
  1199. {
  1200. #endif /* FLASH_BANK2_END */
  1201. /* Proceed to erase the page */
  1202. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1203. 80008e2: 4b06 ldr r3, [pc, #24] ; (80008fc <FLASH_PageErase+0x20>)
  1204. 80008e4: 691a ldr r2, [r3, #16]
  1205. 80008e6: f042 0202 orr.w r2, r2, #2
  1206. 80008ea: 611a str r2, [r3, #16]
  1207. WRITE_REG(FLASH->AR, PageAddress);
  1208. 80008ec: 6158 str r0, [r3, #20]
  1209. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1210. 80008ee: 691a ldr r2, [r3, #16]
  1211. 80008f0: f042 0240 orr.w r2, r2, #64 ; 0x40
  1212. 80008f4: 611a str r2, [r3, #16]
  1213. 80008f6: 4770 bx lr
  1214. 80008f8: 20000308 .word 0x20000308
  1215. 80008fc: 40022000 .word 0x40022000
  1216. 08000900 <HAL_FLASHEx_Erase>:
  1217. {
  1218. 8000900: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1219. __HAL_LOCK(&pFlash);
  1220. 8000904: 4d23 ldr r5, [pc, #140] ; (8000994 <HAL_FLASHEx_Erase+0x94>)
  1221. {
  1222. 8000906: 4607 mov r7, r0
  1223. __HAL_LOCK(&pFlash);
  1224. 8000908: 7e2b ldrb r3, [r5, #24]
  1225. {
  1226. 800090a: 4688 mov r8, r1
  1227. __HAL_LOCK(&pFlash);
  1228. 800090c: 2b01 cmp r3, #1
  1229. 800090e: d03d beq.n 800098c <HAL_FLASHEx_Erase+0x8c>
  1230. 8000910: 2401 movs r4, #1
  1231. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1232. 8000912: 6803 ldr r3, [r0, #0]
  1233. __HAL_LOCK(&pFlash);
  1234. 8000914: 762c strb r4, [r5, #24]
  1235. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1236. 8000916: 2b02 cmp r3, #2
  1237. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1238. 8000918: f24c 3050 movw r0, #50000 ; 0xc350
  1239. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1240. 800091c: d113 bne.n 8000946 <HAL_FLASHEx_Erase+0x46>
  1241. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1242. 800091e: f7ff ff5b bl 80007d8 <FLASH_WaitForLastOperation>
  1243. 8000922: b120 cbz r0, 800092e <HAL_FLASHEx_Erase+0x2e>
  1244. HAL_StatusTypeDef status = HAL_ERROR;
  1245. 8000924: 2001 movs r0, #1
  1246. __HAL_UNLOCK(&pFlash);
  1247. 8000926: 2300 movs r3, #0
  1248. 8000928: 762b strb r3, [r5, #24]
  1249. return status;
  1250. 800092a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1251. FLASH_MassErase(FLASH_BANK_1);
  1252. 800092e: f7ff ffc3 bl 80008b8 <FLASH_MassErase.isra.0>
  1253. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1254. 8000932: f24c 3050 movw r0, #50000 ; 0xc350
  1255. 8000936: f7ff ff4f bl 80007d8 <FLASH_WaitForLastOperation>
  1256. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1257. 800093a: 4a17 ldr r2, [pc, #92] ; (8000998 <HAL_FLASHEx_Erase+0x98>)
  1258. 800093c: 6913 ldr r3, [r2, #16]
  1259. 800093e: f023 0304 bic.w r3, r3, #4
  1260. 8000942: 6113 str r3, [r2, #16]
  1261. 8000944: e7ef b.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1262. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1263. 8000946: f7ff ff47 bl 80007d8 <FLASH_WaitForLastOperation>
  1264. 800094a: 2800 cmp r0, #0
  1265. 800094c: d1ea bne.n 8000924 <HAL_FLASHEx_Erase+0x24>
  1266. *PageError = 0xFFFFFFFFU;
  1267. 800094e: f04f 33ff mov.w r3, #4294967295
  1268. 8000952: f8c8 3000 str.w r3, [r8]
  1269. HAL_StatusTypeDef status = HAL_ERROR;
  1270. 8000956: 4620 mov r0, r4
  1271. for(address = pEraseInit->PageAddress;
  1272. 8000958: 68be ldr r6, [r7, #8]
  1273. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1274. 800095a: 4c0f ldr r4, [pc, #60] ; (8000998 <HAL_FLASHEx_Erase+0x98>)
  1275. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1276. 800095c: 68fa ldr r2, [r7, #12]
  1277. 800095e: 68bb ldr r3, [r7, #8]
  1278. 8000960: eb03 23c2 add.w r3, r3, r2, lsl #11
  1279. for(address = pEraseInit->PageAddress;
  1280. 8000964: 429e cmp r6, r3
  1281. 8000966: d2de bcs.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1282. FLASH_PageErase(address);
  1283. 8000968: 4630 mov r0, r6
  1284. 800096a: f7ff ffb7 bl 80008dc <FLASH_PageErase>
  1285. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1286. 800096e: f24c 3050 movw r0, #50000 ; 0xc350
  1287. 8000972: f7ff ff31 bl 80007d8 <FLASH_WaitForLastOperation>
  1288. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1289. 8000976: 6923 ldr r3, [r4, #16]
  1290. 8000978: f023 0302 bic.w r3, r3, #2
  1291. 800097c: 6123 str r3, [r4, #16]
  1292. if (status != HAL_OK)
  1293. 800097e: b110 cbz r0, 8000986 <HAL_FLASHEx_Erase+0x86>
  1294. *PageError = address;
  1295. 8000980: f8c8 6000 str.w r6, [r8]
  1296. break;
  1297. 8000984: e7cf b.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1298. address += FLASH_PAGE_SIZE)
  1299. 8000986: f506 6600 add.w r6, r6, #2048 ; 0x800
  1300. 800098a: e7e7 b.n 800095c <HAL_FLASHEx_Erase+0x5c>
  1301. __HAL_LOCK(&pFlash);
  1302. 800098c: 2002 movs r0, #2
  1303. }
  1304. 800098e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1305. 8000992: bf00 nop
  1306. 8000994: 20000308 .word 0x20000308
  1307. 8000998: 40022000 .word 0x40022000
  1308. 0800099c <HAL_GPIO_Init>:
  1309. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1310. * the configuration information for the specified GPIO peripheral.
  1311. * @retval None
  1312. */
  1313. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1314. {
  1315. 800099c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1316. uint32_t position;
  1317. uint32_t ioposition = 0x00U;
  1318. uint32_t iocurrent = 0x00U;
  1319. uint32_t temp = 0x00U;
  1320. uint32_t config = 0x00U;
  1321. 80009a0: 2200 movs r2, #0
  1322. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1323. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1324. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1325. /* Configure the port pins */
  1326. for (position = 0U; position < GPIO_NUMBER; position++)
  1327. 80009a2: 4616 mov r6, r2
  1328. /*--------------------- EXTI Mode Configuration ------------------------*/
  1329. /* Configure the External Interrupt or event for the current IO */
  1330. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1331. {
  1332. /* Enable AFIO Clock */
  1333. __HAL_RCC_AFIO_CLK_ENABLE();
  1334. 80009a4: 4f6c ldr r7, [pc, #432] ; (8000b58 <HAL_GPIO_Init+0x1bc>)
  1335. 80009a6: 4b6d ldr r3, [pc, #436] ; (8000b5c <HAL_GPIO_Init+0x1c0>)
  1336. temp = AFIO->EXTICR[position >> 2U];
  1337. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1338. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1339. 80009a8: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b64 <HAL_GPIO_Init+0x1c8>
  1340. switch (GPIO_Init->Mode)
  1341. 80009ac: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b68 <HAL_GPIO_Init+0x1cc>
  1342. ioposition = (0x01U << position);
  1343. 80009b0: f04f 0801 mov.w r8, #1
  1344. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1345. 80009b4: 680c ldr r4, [r1, #0]
  1346. ioposition = (0x01U << position);
  1347. 80009b6: fa08 f806 lsl.w r8, r8, r6
  1348. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1349. 80009ba: ea08 0404 and.w r4, r8, r4
  1350. if (iocurrent == ioposition)
  1351. 80009be: 45a0 cmp r8, r4
  1352. 80009c0: f040 8085 bne.w 8000ace <HAL_GPIO_Init+0x132>
  1353. switch (GPIO_Init->Mode)
  1354. 80009c4: 684d ldr r5, [r1, #4]
  1355. 80009c6: 2d12 cmp r5, #18
  1356. 80009c8: f000 80b7 beq.w 8000b3a <HAL_GPIO_Init+0x19e>
  1357. 80009cc: f200 808d bhi.w 8000aea <HAL_GPIO_Init+0x14e>
  1358. 80009d0: 2d02 cmp r5, #2
  1359. 80009d2: f000 80af beq.w 8000b34 <HAL_GPIO_Init+0x198>
  1360. 80009d6: f200 8081 bhi.w 8000adc <HAL_GPIO_Init+0x140>
  1361. 80009da: 2d00 cmp r5, #0
  1362. 80009dc: f000 8091 beq.w 8000b02 <HAL_GPIO_Init+0x166>
  1363. 80009e0: 2d01 cmp r5, #1
  1364. 80009e2: f000 80a5 beq.w 8000b30 <HAL_GPIO_Init+0x194>
  1365. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1366. 80009e6: f04f 090f mov.w r9, #15
  1367. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1368. 80009ea: 2cff cmp r4, #255 ; 0xff
  1369. 80009ec: bf93 iteet ls
  1370. 80009ee: 4682 movls sl, r0
  1371. 80009f0: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1372. 80009f4: 3d08 subhi r5, #8
  1373. 80009f6: f8d0 b000 ldrls.w fp, [r0]
  1374. 80009fa: bf92 itee ls
  1375. 80009fc: 00b5 lslls r5, r6, #2
  1376. 80009fe: f8d0 b004 ldrhi.w fp, [r0, #4]
  1377. 8000a02: 00ad lslhi r5, r5, #2
  1378. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1379. 8000a04: fa09 f805 lsl.w r8, r9, r5
  1380. 8000a08: ea2b 0808 bic.w r8, fp, r8
  1381. 8000a0c: fa02 f505 lsl.w r5, r2, r5
  1382. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1383. 8000a10: bf88 it hi
  1384. 8000a12: f100 0a04 addhi.w sl, r0, #4
  1385. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1386. 8000a16: ea48 0505 orr.w r5, r8, r5
  1387. 8000a1a: f8ca 5000 str.w r5, [sl]
  1388. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1389. 8000a1e: f8d1 a004 ldr.w sl, [r1, #4]
  1390. 8000a22: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1391. 8000a26: d052 beq.n 8000ace <HAL_GPIO_Init+0x132>
  1392. __HAL_RCC_AFIO_CLK_ENABLE();
  1393. 8000a28: 69bd ldr r5, [r7, #24]
  1394. 8000a2a: f026 0803 bic.w r8, r6, #3
  1395. 8000a2e: f045 0501 orr.w r5, r5, #1
  1396. 8000a32: 61bd str r5, [r7, #24]
  1397. 8000a34: 69bd ldr r5, [r7, #24]
  1398. 8000a36: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1399. 8000a3a: f005 0501 and.w r5, r5, #1
  1400. 8000a3e: 9501 str r5, [sp, #4]
  1401. 8000a40: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1402. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1403. 8000a44: f006 0b03 and.w fp, r6, #3
  1404. __HAL_RCC_AFIO_CLK_ENABLE();
  1405. 8000a48: 9d01 ldr r5, [sp, #4]
  1406. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1407. 8000a4a: ea4f 0b8b mov.w fp, fp, lsl #2
  1408. temp = AFIO->EXTICR[position >> 2U];
  1409. 8000a4e: f8d8 5008 ldr.w r5, [r8, #8]
  1410. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1411. 8000a52: fa09 f90b lsl.w r9, r9, fp
  1412. 8000a56: ea25 0909 bic.w r9, r5, r9
  1413. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1414. 8000a5a: 4d41 ldr r5, [pc, #260] ; (8000b60 <HAL_GPIO_Init+0x1c4>)
  1415. 8000a5c: 42a8 cmp r0, r5
  1416. 8000a5e: d071 beq.n 8000b44 <HAL_GPIO_Init+0x1a8>
  1417. 8000a60: f505 6580 add.w r5, r5, #1024 ; 0x400
  1418. 8000a64: 42a8 cmp r0, r5
  1419. 8000a66: d06f beq.n 8000b48 <HAL_GPIO_Init+0x1ac>
  1420. 8000a68: f505 6580 add.w r5, r5, #1024 ; 0x400
  1421. 8000a6c: 42a8 cmp r0, r5
  1422. 8000a6e: d06d beq.n 8000b4c <HAL_GPIO_Init+0x1b0>
  1423. 8000a70: f505 6580 add.w r5, r5, #1024 ; 0x400
  1424. 8000a74: 42a8 cmp r0, r5
  1425. 8000a76: d06b beq.n 8000b50 <HAL_GPIO_Init+0x1b4>
  1426. 8000a78: f505 6580 add.w r5, r5, #1024 ; 0x400
  1427. 8000a7c: 42a8 cmp r0, r5
  1428. 8000a7e: d069 beq.n 8000b54 <HAL_GPIO_Init+0x1b8>
  1429. 8000a80: 4570 cmp r0, lr
  1430. 8000a82: bf0c ite eq
  1431. 8000a84: 2505 moveq r5, #5
  1432. 8000a86: 2506 movne r5, #6
  1433. 8000a88: fa05 f50b lsl.w r5, r5, fp
  1434. 8000a8c: ea45 0509 orr.w r5, r5, r9
  1435. AFIO->EXTICR[position >> 2U] = temp;
  1436. 8000a90: f8c8 5008 str.w r5, [r8, #8]
  1437. /* Configure the interrupt mask */
  1438. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1439. {
  1440. SET_BIT(EXTI->IMR, iocurrent);
  1441. 8000a94: 681d ldr r5, [r3, #0]
  1442. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1443. 8000a96: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1444. SET_BIT(EXTI->IMR, iocurrent);
  1445. 8000a9a: bf14 ite ne
  1446. 8000a9c: 4325 orrne r5, r4
  1447. }
  1448. else
  1449. {
  1450. CLEAR_BIT(EXTI->IMR, iocurrent);
  1451. 8000a9e: 43a5 biceq r5, r4
  1452. 8000aa0: 601d str r5, [r3, #0]
  1453. }
  1454. /* Configure the event mask */
  1455. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1456. {
  1457. SET_BIT(EXTI->EMR, iocurrent);
  1458. 8000aa2: 685d ldr r5, [r3, #4]
  1459. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1460. 8000aa4: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1461. SET_BIT(EXTI->EMR, iocurrent);
  1462. 8000aa8: bf14 ite ne
  1463. 8000aaa: 4325 orrne r5, r4
  1464. }
  1465. else
  1466. {
  1467. CLEAR_BIT(EXTI->EMR, iocurrent);
  1468. 8000aac: 43a5 biceq r5, r4
  1469. 8000aae: 605d str r5, [r3, #4]
  1470. }
  1471. /* Enable or disable the rising trigger */
  1472. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1473. {
  1474. SET_BIT(EXTI->RTSR, iocurrent);
  1475. 8000ab0: 689d ldr r5, [r3, #8]
  1476. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1477. 8000ab2: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1478. SET_BIT(EXTI->RTSR, iocurrent);
  1479. 8000ab6: bf14 ite ne
  1480. 8000ab8: 4325 orrne r5, r4
  1481. }
  1482. else
  1483. {
  1484. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1485. 8000aba: 43a5 biceq r5, r4
  1486. 8000abc: 609d str r5, [r3, #8]
  1487. }
  1488. /* Enable or disable the falling trigger */
  1489. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1490. {
  1491. SET_BIT(EXTI->FTSR, iocurrent);
  1492. 8000abe: 68dd ldr r5, [r3, #12]
  1493. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1494. 8000ac0: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1495. SET_BIT(EXTI->FTSR, iocurrent);
  1496. 8000ac4: bf14 ite ne
  1497. 8000ac6: 432c orrne r4, r5
  1498. }
  1499. else
  1500. {
  1501. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1502. 8000ac8: ea25 0404 biceq.w r4, r5, r4
  1503. 8000acc: 60dc str r4, [r3, #12]
  1504. for (position = 0U; position < GPIO_NUMBER; position++)
  1505. 8000ace: 3601 adds r6, #1
  1506. 8000ad0: 2e10 cmp r6, #16
  1507. 8000ad2: f47f af6d bne.w 80009b0 <HAL_GPIO_Init+0x14>
  1508. }
  1509. }
  1510. }
  1511. }
  1512. }
  1513. 8000ad6: b003 add sp, #12
  1514. 8000ad8: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1515. switch (GPIO_Init->Mode)
  1516. 8000adc: 2d03 cmp r5, #3
  1517. 8000ade: d025 beq.n 8000b2c <HAL_GPIO_Init+0x190>
  1518. 8000ae0: 2d11 cmp r5, #17
  1519. 8000ae2: d180 bne.n 80009e6 <HAL_GPIO_Init+0x4a>
  1520. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1521. 8000ae4: 68ca ldr r2, [r1, #12]
  1522. 8000ae6: 3204 adds r2, #4
  1523. break;
  1524. 8000ae8: e77d b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1525. switch (GPIO_Init->Mode)
  1526. 8000aea: 4565 cmp r5, ip
  1527. 8000aec: d009 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1528. 8000aee: d812 bhi.n 8000b16 <HAL_GPIO_Init+0x17a>
  1529. 8000af0: f8df 9078 ldr.w r9, [pc, #120] ; 8000b6c <HAL_GPIO_Init+0x1d0>
  1530. 8000af4: 454d cmp r5, r9
  1531. 8000af6: d004 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1532. 8000af8: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1533. 8000afc: 454d cmp r5, r9
  1534. 8000afe: f47f af72 bne.w 80009e6 <HAL_GPIO_Init+0x4a>
  1535. if (GPIO_Init->Pull == GPIO_NOPULL)
  1536. 8000b02: 688a ldr r2, [r1, #8]
  1537. 8000b04: b1e2 cbz r2, 8000b40 <HAL_GPIO_Init+0x1a4>
  1538. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1539. 8000b06: 2a01 cmp r2, #1
  1540. GPIOx->BSRR = ioposition;
  1541. 8000b08: bf0c ite eq
  1542. 8000b0a: f8c0 8010 streq.w r8, [r0, #16]
  1543. GPIOx->BRR = ioposition;
  1544. 8000b0e: f8c0 8014 strne.w r8, [r0, #20]
  1545. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1546. 8000b12: 2208 movs r2, #8
  1547. 8000b14: e767 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1548. switch (GPIO_Init->Mode)
  1549. 8000b16: f8df 9058 ldr.w r9, [pc, #88] ; 8000b70 <HAL_GPIO_Init+0x1d4>
  1550. 8000b1a: 454d cmp r5, r9
  1551. 8000b1c: d0f1 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1552. 8000b1e: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1553. 8000b22: 454d cmp r5, r9
  1554. 8000b24: d0ed beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1555. 8000b26: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1556. 8000b2a: e7e7 b.n 8000afc <HAL_GPIO_Init+0x160>
  1557. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1558. 8000b2c: 2200 movs r2, #0
  1559. 8000b2e: e75a b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1560. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1561. 8000b30: 68ca ldr r2, [r1, #12]
  1562. break;
  1563. 8000b32: e758 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1564. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1565. 8000b34: 68ca ldr r2, [r1, #12]
  1566. 8000b36: 3208 adds r2, #8
  1567. break;
  1568. 8000b38: e755 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1569. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1570. 8000b3a: 68ca ldr r2, [r1, #12]
  1571. 8000b3c: 320c adds r2, #12
  1572. break;
  1573. 8000b3e: e752 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1574. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1575. 8000b40: 2204 movs r2, #4
  1576. 8000b42: e750 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1577. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1578. 8000b44: 2500 movs r5, #0
  1579. 8000b46: e79f b.n 8000a88 <HAL_GPIO_Init+0xec>
  1580. 8000b48: 2501 movs r5, #1
  1581. 8000b4a: e79d b.n 8000a88 <HAL_GPIO_Init+0xec>
  1582. 8000b4c: 2502 movs r5, #2
  1583. 8000b4e: e79b b.n 8000a88 <HAL_GPIO_Init+0xec>
  1584. 8000b50: 2503 movs r5, #3
  1585. 8000b52: e799 b.n 8000a88 <HAL_GPIO_Init+0xec>
  1586. 8000b54: 2504 movs r5, #4
  1587. 8000b56: e797 b.n 8000a88 <HAL_GPIO_Init+0xec>
  1588. 8000b58: 40021000 .word 0x40021000
  1589. 8000b5c: 40010400 .word 0x40010400
  1590. 8000b60: 40010800 .word 0x40010800
  1591. 8000b64: 40011c00 .word 0x40011c00
  1592. 8000b68: 10210000 .word 0x10210000
  1593. 8000b6c: 10110000 .word 0x10110000
  1594. 8000b70: 10310000 .word 0x10310000
  1595. 08000b74 <HAL_GPIO_WritePin>:
  1596. {
  1597. /* Check the parameters */
  1598. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1599. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1600. if (PinState != GPIO_PIN_RESET)
  1601. 8000b74: b10a cbz r2, 8000b7a <HAL_GPIO_WritePin+0x6>
  1602. {
  1603. GPIOx->BSRR = GPIO_Pin;
  1604. }
  1605. else
  1606. {
  1607. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1608. 8000b76: 6101 str r1, [r0, #16]
  1609. 8000b78: 4770 bx lr
  1610. 8000b7a: 0409 lsls r1, r1, #16
  1611. 8000b7c: e7fb b.n 8000b76 <HAL_GPIO_WritePin+0x2>
  1612. 08000b7e <I2C_IsAcknowledgeFailed>:
  1613. * the configuration information for the specified I2C.
  1614. * @retval HAL status
  1615. */
  1616. static HAL_StatusTypeDef I2C_IsAcknowledgeFailed(I2C_HandleTypeDef *hi2c)
  1617. {
  1618. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_AF) == SET)
  1619. 8000b7e: 6802 ldr r2, [r0, #0]
  1620. 8000b80: 6953 ldr r3, [r2, #20]
  1621. 8000b82: f413 6380 ands.w r3, r3, #1024 ; 0x400
  1622. 8000b86: d00d beq.n 8000ba4 <I2C_IsAcknowledgeFailed+0x26>
  1623. {
  1624. /* Clear NACKF Flag */
  1625. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_AF);
  1626. 8000b88: f46f 6380 mvn.w r3, #1024 ; 0x400
  1627. 8000b8c: 6153 str r3, [r2, #20]
  1628. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1629. 8000b8e: 2304 movs r3, #4
  1630. hi2c->PreviousState = I2C_STATE_NONE;
  1631. hi2c->State= HAL_I2C_STATE_READY;
  1632. 8000b90: 2220 movs r2, #32
  1633. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1634. 8000b92: 6403 str r3, [r0, #64] ; 0x40
  1635. hi2c->PreviousState = I2C_STATE_NONE;
  1636. 8000b94: 2300 movs r3, #0
  1637. 8000b96: 6303 str r3, [r0, #48] ; 0x30
  1638. /* Process Unlocked */
  1639. __HAL_UNLOCK(hi2c);
  1640. 8000b98: f880 303c strb.w r3, [r0, #60] ; 0x3c
  1641. hi2c->State= HAL_I2C_STATE_READY;
  1642. 8000b9c: f880 203d strb.w r2, [r0, #61] ; 0x3d
  1643. return HAL_ERROR;
  1644. 8000ba0: 2001 movs r0, #1
  1645. 8000ba2: 4770 bx lr
  1646. }
  1647. return HAL_OK;
  1648. 8000ba4: 4618 mov r0, r3
  1649. }
  1650. 8000ba6: 4770 bx lr
  1651. 08000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>:
  1652. {
  1653. 8000ba8: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  1654. 8000bac: 4604 mov r4, r0
  1655. 8000bae: 4617 mov r7, r2
  1656. 8000bb0: 4699 mov r9, r3
  1657. while(__HAL_I2C_GET_FLAG(hi2c, Flag) == RESET)
  1658. 8000bb2: f3c1 4807 ubfx r8, r1, #16, #8
  1659. 8000bb6: b28e uxth r6, r1
  1660. 8000bb8: 6825 ldr r5, [r4, #0]
  1661. 8000bba: f1b8 0f01 cmp.w r8, #1
  1662. 8000bbe: bf0c ite eq
  1663. 8000bc0: 696b ldreq r3, [r5, #20]
  1664. 8000bc2: 69ab ldrne r3, [r5, #24]
  1665. 8000bc4: ea36 0303 bics.w r3, r6, r3
  1666. 8000bc8: bf14 ite ne
  1667. 8000bca: 2001 movne r0, #1
  1668. 8000bcc: 2000 moveq r0, #0
  1669. 8000bce: b908 cbnz r0, 8000bd4 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x2c>
  1670. }
  1671. 8000bd0: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1672. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_AF) == SET)
  1673. 8000bd4: 696b ldr r3, [r5, #20]
  1674. 8000bd6: 055a lsls r2, r3, #21
  1675. 8000bd8: d512 bpl.n 8000c00 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x58>
  1676. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1677. 8000bda: 682b ldr r3, [r5, #0]
  1678. hi2c->State= HAL_I2C_STATE_READY;
  1679. 8000bdc: 2220 movs r2, #32
  1680. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1681. 8000bde: f443 7300 orr.w r3, r3, #512 ; 0x200
  1682. 8000be2: 602b str r3, [r5, #0]
  1683. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_AF);
  1684. 8000be4: f46f 6380 mvn.w r3, #1024 ; 0x400
  1685. 8000be8: 616b str r3, [r5, #20]
  1686. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1687. 8000bea: 2304 movs r3, #4
  1688. 8000bec: 6423 str r3, [r4, #64] ; 0x40
  1689. hi2c->PreviousState = I2C_STATE_NONE;
  1690. 8000bee: 2300 movs r3, #0
  1691. return HAL_ERROR;
  1692. 8000bf0: 2001 movs r0, #1
  1693. hi2c->PreviousState = I2C_STATE_NONE;
  1694. 8000bf2: 6323 str r3, [r4, #48] ; 0x30
  1695. __HAL_UNLOCK(hi2c);
  1696. 8000bf4: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1697. hi2c->State= HAL_I2C_STATE_READY;
  1698. 8000bf8: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1699. return HAL_ERROR;
  1700. 8000bfc: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1701. if(Timeout != HAL_MAX_DELAY)
  1702. 8000c00: 1c7b adds r3, r7, #1
  1703. 8000c02: d0d9 beq.n 8000bb8 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x10>
  1704. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1705. 8000c04: b94f cbnz r7, 8000c1a <I2C_WaitOnMasterAddressFlagUntilTimeout+0x72>
  1706. hi2c->PreviousState = I2C_STATE_NONE;
  1707. 8000c06: 2300 movs r3, #0
  1708. hi2c->State= HAL_I2C_STATE_READY;
  1709. 8000c08: 2220 movs r2, #32
  1710. hi2c->PreviousState = I2C_STATE_NONE;
  1711. 8000c0a: 6323 str r3, [r4, #48] ; 0x30
  1712. __HAL_UNLOCK(hi2c);
  1713. 8000c0c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1714. hi2c->State= HAL_I2C_STATE_READY;
  1715. 8000c10: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1716. return HAL_TIMEOUT;
  1717. 8000c14: 2003 movs r0, #3
  1718. 8000c16: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1719. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1720. 8000c1a: f7ff fb51 bl 80002c0 <HAL_GetTick>
  1721. 8000c1e: eba0 0009 sub.w r0, r0, r9
  1722. 8000c22: 4287 cmp r7, r0
  1723. 8000c24: d2c8 bcs.n 8000bb8 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x10>
  1724. 8000c26: e7ee b.n 8000c06 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x5e>
  1725. 08000c28 <I2C_WaitOnFlagUntilTimeout>:
  1726. {
  1727. 8000c28: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  1728. 8000c2c: 4604 mov r4, r0
  1729. 8000c2e: 4690 mov r8, r2
  1730. 8000c30: 461f mov r7, r3
  1731. 8000c32: 9e08 ldr r6, [sp, #32]
  1732. while((__HAL_I2C_GET_FLAG(hi2c, Flag) ? SET : RESET) == Status)
  1733. 8000c34: f3c1 4907 ubfx r9, r1, #16, #8
  1734. 8000c38: b28d uxth r5, r1
  1735. 8000c3a: 6823 ldr r3, [r4, #0]
  1736. 8000c3c: f1b9 0f01 cmp.w r9, #1
  1737. 8000c40: bf0c ite eq
  1738. 8000c42: 695b ldreq r3, [r3, #20]
  1739. 8000c44: 699b ldrne r3, [r3, #24]
  1740. 8000c46: ea35 0303 bics.w r3, r5, r3
  1741. 8000c4a: bf0c ite eq
  1742. 8000c4c: 2301 moveq r3, #1
  1743. 8000c4e: 2300 movne r3, #0
  1744. 8000c50: 4543 cmp r3, r8
  1745. 8000c52: d002 beq.n 8000c5a <I2C_WaitOnFlagUntilTimeout+0x32>
  1746. return HAL_OK;
  1747. 8000c54: 2000 movs r0, #0
  1748. }
  1749. 8000c56: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1750. if(Timeout != HAL_MAX_DELAY)
  1751. 8000c5a: 1c7b adds r3, r7, #1
  1752. 8000c5c: d0ed beq.n 8000c3a <I2C_WaitOnFlagUntilTimeout+0x12>
  1753. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1754. 8000c5e: b95f cbnz r7, 8000c78 <I2C_WaitOnFlagUntilTimeout+0x50>
  1755. hi2c->PreviousState = I2C_STATE_NONE;
  1756. 8000c60: 2300 movs r3, #0
  1757. hi2c->State= HAL_I2C_STATE_READY;
  1758. 8000c62: 2220 movs r2, #32
  1759. hi2c->PreviousState = I2C_STATE_NONE;
  1760. 8000c64: 6323 str r3, [r4, #48] ; 0x30
  1761. __HAL_UNLOCK(hi2c);
  1762. 8000c66: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1763. hi2c->State= HAL_I2C_STATE_READY;
  1764. 8000c6a: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1765. __HAL_UNLOCK(hi2c);
  1766. 8000c6e: 2003 movs r0, #3
  1767. hi2c->Mode = HAL_I2C_MODE_NONE;
  1768. 8000c70: f884 303e strb.w r3, [r4, #62] ; 0x3e
  1769. 8000c74: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1770. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1771. 8000c78: f7ff fb22 bl 80002c0 <HAL_GetTick>
  1772. 8000c7c: 1b80 subs r0, r0, r6
  1773. 8000c7e: 4287 cmp r7, r0
  1774. 8000c80: d2db bcs.n 8000c3a <I2C_WaitOnFlagUntilTimeout+0x12>
  1775. 8000c82: e7ed b.n 8000c60 <I2C_WaitOnFlagUntilTimeout+0x38>
  1776. 08000c84 <I2C_WaitOnTXEFlagUntilTimeout>:
  1777. {
  1778. 8000c84: b570 push {r4, r5, r6, lr}
  1779. 8000c86: 4604 mov r4, r0
  1780. 8000c88: 460d mov r5, r1
  1781. 8000c8a: 4616 mov r6, r2
  1782. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_TXE) == RESET)
  1783. 8000c8c: 6823 ldr r3, [r4, #0]
  1784. 8000c8e: 695b ldr r3, [r3, #20]
  1785. 8000c90: 061b lsls r3, r3, #24
  1786. 8000c92: d501 bpl.n 8000c98 <I2C_WaitOnTXEFlagUntilTimeout+0x14>
  1787. return HAL_OK;
  1788. 8000c94: 2000 movs r0, #0
  1789. 8000c96: bd70 pop {r4, r5, r6, pc}
  1790. if(I2C_IsAcknowledgeFailed(hi2c) != HAL_OK)
  1791. 8000c98: 4620 mov r0, r4
  1792. 8000c9a: f7ff ff70 bl 8000b7e <I2C_IsAcknowledgeFailed>
  1793. 8000c9e: b9a8 cbnz r0, 8000ccc <I2C_WaitOnTXEFlagUntilTimeout+0x48>
  1794. if(Timeout != HAL_MAX_DELAY)
  1795. 8000ca0: 1c6a adds r2, r5, #1
  1796. 8000ca2: d0f3 beq.n 8000c8c <I2C_WaitOnTXEFlagUntilTimeout+0x8>
  1797. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1798. 8000ca4: b965 cbnz r5, 8000cc0 <I2C_WaitOnTXEFlagUntilTimeout+0x3c>
  1799. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1800. 8000ca6: 6c23 ldr r3, [r4, #64] ; 0x40
  1801. hi2c->State= HAL_I2C_STATE_READY;
  1802. 8000ca8: 2220 movs r2, #32
  1803. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1804. 8000caa: f043 0320 orr.w r3, r3, #32
  1805. 8000cae: 6423 str r3, [r4, #64] ; 0x40
  1806. hi2c->PreviousState = I2C_STATE_NONE;
  1807. 8000cb0: 2300 movs r3, #0
  1808. __HAL_UNLOCK(hi2c);
  1809. 8000cb2: 2003 movs r0, #3
  1810. hi2c->PreviousState = I2C_STATE_NONE;
  1811. 8000cb4: 6323 str r3, [r4, #48] ; 0x30
  1812. __HAL_UNLOCK(hi2c);
  1813. 8000cb6: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1814. hi2c->State= HAL_I2C_STATE_READY;
  1815. 8000cba: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1816. 8000cbe: bd70 pop {r4, r5, r6, pc}
  1817. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1818. 8000cc0: f7ff fafe bl 80002c0 <HAL_GetTick>
  1819. 8000cc4: 1b80 subs r0, r0, r6
  1820. 8000cc6: 4285 cmp r5, r0
  1821. 8000cc8: d2e0 bcs.n 8000c8c <I2C_WaitOnTXEFlagUntilTimeout+0x8>
  1822. 8000cca: e7ec b.n 8000ca6 <I2C_WaitOnTXEFlagUntilTimeout+0x22>
  1823. return HAL_ERROR;
  1824. 8000ccc: 2001 movs r0, #1
  1825. }
  1826. 8000cce: bd70 pop {r4, r5, r6, pc}
  1827. 08000cd0 <I2C_RequestMemoryWrite>:
  1828. {
  1829. 8000cd0: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  1830. 8000cd4: 4615 mov r5, r2
  1831. hi2c->Instance->CR1 |= I2C_CR1_START;
  1832. 8000cd6: 6802 ldr r2, [r0, #0]
  1833. {
  1834. 8000cd8: 4698 mov r8, r3
  1835. hi2c->Instance->CR1 |= I2C_CR1_START;
  1836. 8000cda: 6813 ldr r3, [r2, #0]
  1837. {
  1838. 8000cdc: 9e0b ldr r6, [sp, #44] ; 0x2c
  1839. hi2c->Instance->CR1 |= I2C_CR1_START;
  1840. 8000cde: f443 7380 orr.w r3, r3, #256 ; 0x100
  1841. 8000ce2: 6013 str r3, [r2, #0]
  1842. {
  1843. 8000ce4: 460f mov r7, r1
  1844. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1845. 8000ce6: 9600 str r6, [sp, #0]
  1846. 8000ce8: 9b0a ldr r3, [sp, #40] ; 0x28
  1847. 8000cea: 2200 movs r2, #0
  1848. 8000cec: f04f 1101 mov.w r1, #65537 ; 0x10001
  1849. {
  1850. 8000cf0: 4604 mov r4, r0
  1851. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1852. 8000cf2: f7ff ff99 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  1853. 8000cf6: b968 cbnz r0, 8000d14 <I2C_RequestMemoryWrite+0x44>
  1854. hi2c->Instance->DR = I2C_7BIT_ADD_WRITE(DevAddress);
  1855. 8000cf8: 6823 ldr r3, [r4, #0]
  1856. 8000cfa: f007 07fe and.w r7, r7, #254 ; 0xfe
  1857. 8000cfe: 611f str r7, [r3, #16]
  1858. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1859. 8000d00: 9a0a ldr r2, [sp, #40] ; 0x28
  1860. 8000d02: 4633 mov r3, r6
  1861. 8000d04: 491a ldr r1, [pc, #104] ; (8000d70 <I2C_RequestMemoryWrite+0xa0>)
  1862. 8000d06: 4620 mov r0, r4
  1863. 8000d08: f7ff ff4e bl 8000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1864. 8000d0c: b130 cbz r0, 8000d1c <I2C_RequestMemoryWrite+0x4c>
  1865. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1866. 8000d0e: 6c23 ldr r3, [r4, #64] ; 0x40
  1867. 8000d10: 2b04 cmp r3, #4
  1868. 8000d12: d018 beq.n 8000d46 <I2C_RequestMemoryWrite+0x76>
  1869. return HAL_TIMEOUT;
  1870. 8000d14: 2003 movs r0, #3
  1871. }
  1872. 8000d16: b004 add sp, #16
  1873. 8000d18: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1874. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1875. 8000d1c: 6823 ldr r3, [r4, #0]
  1876. 8000d1e: 9003 str r0, [sp, #12]
  1877. 8000d20: 695a ldr r2, [r3, #20]
  1878. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1879. 8000d22: 990a ldr r1, [sp, #40] ; 0x28
  1880. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1881. 8000d24: 9203 str r2, [sp, #12]
  1882. 8000d26: 699b ldr r3, [r3, #24]
  1883. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1884. 8000d28: 4632 mov r2, r6
  1885. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1886. 8000d2a: 9303 str r3, [sp, #12]
  1887. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1888. 8000d2c: 4620 mov r0, r4
  1889. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1890. 8000d2e: 9b03 ldr r3, [sp, #12]
  1891. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1892. 8000d30: f7ff ffa8 bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  1893. 8000d34: b148 cbz r0, 8000d4a <I2C_RequestMemoryWrite+0x7a>
  1894. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1895. 8000d36: 6c23 ldr r3, [r4, #64] ; 0x40
  1896. 8000d38: 2b04 cmp r3, #4
  1897. 8000d3a: d1eb bne.n 8000d14 <I2C_RequestMemoryWrite+0x44>
  1898. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1899. 8000d3c: 6822 ldr r2, [r4, #0]
  1900. 8000d3e: 6813 ldr r3, [r2, #0]
  1901. 8000d40: f443 7300 orr.w r3, r3, #512 ; 0x200
  1902. 8000d44: 6013 str r3, [r2, #0]
  1903. return HAL_ERROR;
  1904. 8000d46: 2001 movs r0, #1
  1905. 8000d48: e7e5 b.n 8000d16 <I2C_RequestMemoryWrite+0x46>
  1906. if(MemAddSize == I2C_MEMADD_SIZE_8BIT)
  1907. 8000d4a: f1b8 0f01 cmp.w r8, #1
  1908. 8000d4e: 6823 ldr r3, [r4, #0]
  1909. 8000d50: d102 bne.n 8000d58 <I2C_RequestMemoryWrite+0x88>
  1910. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1911. 8000d52: b2ed uxtb r5, r5
  1912. 8000d54: 611d str r5, [r3, #16]
  1913. 8000d56: e7de b.n 8000d16 <I2C_RequestMemoryWrite+0x46>
  1914. hi2c->Instance->DR = I2C_MEM_ADD_MSB(MemAddress);
  1915. 8000d58: 0a2a lsrs r2, r5, #8
  1916. 8000d5a: 611a str r2, [r3, #16]
  1917. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1918. 8000d5c: 990a ldr r1, [sp, #40] ; 0x28
  1919. 8000d5e: 4632 mov r2, r6
  1920. 8000d60: 4620 mov r0, r4
  1921. 8000d62: f7ff ff8f bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  1922. 8000d66: 2800 cmp r0, #0
  1923. 8000d68: d1e5 bne.n 8000d36 <I2C_RequestMemoryWrite+0x66>
  1924. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1925. 8000d6a: 6823 ldr r3, [r4, #0]
  1926. 8000d6c: e7f1 b.n 8000d52 <I2C_RequestMemoryWrite+0x82>
  1927. 8000d6e: bf00 nop
  1928. 8000d70: 00010002 .word 0x00010002
  1929. 08000d74 <I2C_RequestMemoryRead>:
  1930. {
  1931. 8000d74: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  1932. 8000d78: 4698 mov r8, r3
  1933. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1934. 8000d7a: 6803 ldr r3, [r0, #0]
  1935. {
  1936. 8000d7c: 4616 mov r6, r2
  1937. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1938. 8000d7e: 681a ldr r2, [r3, #0]
  1939. {
  1940. 8000d80: 9d0b ldr r5, [sp, #44] ; 0x2c
  1941. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1942. 8000d82: f442 6280 orr.w r2, r2, #1024 ; 0x400
  1943. 8000d86: 601a str r2, [r3, #0]
  1944. hi2c->Instance->CR1 |= I2C_CR1_START;
  1945. 8000d88: 681a ldr r2, [r3, #0]
  1946. {
  1947. 8000d8a: 460f mov r7, r1
  1948. hi2c->Instance->CR1 |= I2C_CR1_START;
  1949. 8000d8c: f442 7280 orr.w r2, r2, #256 ; 0x100
  1950. 8000d90: 601a str r2, [r3, #0]
  1951. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1952. 8000d92: f04f 1101 mov.w r1, #65537 ; 0x10001
  1953. 8000d96: 9500 str r5, [sp, #0]
  1954. 8000d98: 9b0a ldr r3, [sp, #40] ; 0x28
  1955. 8000d9a: 2200 movs r2, #0
  1956. {
  1957. 8000d9c: 4604 mov r4, r0
  1958. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1959. 8000d9e: f7ff ff43 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  1960. 8000da2: b980 cbnz r0, 8000dc6 <I2C_RequestMemoryRead+0x52>
  1961. hi2c->Instance->DR = I2C_7BIT_ADD_WRITE(DevAddress);
  1962. 8000da4: 6823 ldr r3, [r4, #0]
  1963. 8000da6: b2ff uxtb r7, r7
  1964. 8000da8: f007 02fe and.w r2, r7, #254 ; 0xfe
  1965. 8000dac: 611a str r2, [r3, #16]
  1966. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1967. 8000dae: 492d ldr r1, [pc, #180] ; (8000e64 <I2C_RequestMemoryRead+0xf0>)
  1968. 8000db0: 462b mov r3, r5
  1969. 8000db2: 9a0a ldr r2, [sp, #40] ; 0x28
  1970. 8000db4: 4620 mov r0, r4
  1971. 8000db6: f7ff fef7 bl 8000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1972. 8000dba: b140 cbz r0, 8000dce <I2C_RequestMemoryRead+0x5a>
  1973. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1974. 8000dbc: 6c23 ldr r3, [r4, #64] ; 0x40
  1975. 8000dbe: 2b04 cmp r3, #4
  1976. 8000dc0: d101 bne.n 8000dc6 <I2C_RequestMemoryRead+0x52>
  1977. return HAL_ERROR;
  1978. 8000dc2: 2001 movs r0, #1
  1979. 8000dc4: e000 b.n 8000dc8 <I2C_RequestMemoryRead+0x54>
  1980. return HAL_TIMEOUT;
  1981. 8000dc6: 2003 movs r0, #3
  1982. }
  1983. 8000dc8: b004 add sp, #16
  1984. 8000dca: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1985. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1986. 8000dce: 6823 ldr r3, [r4, #0]
  1987. 8000dd0: 9003 str r0, [sp, #12]
  1988. 8000dd2: 695a ldr r2, [r3, #20]
  1989. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1990. 8000dd4: 990a ldr r1, [sp, #40] ; 0x28
  1991. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1992. 8000dd6: 9203 str r2, [sp, #12]
  1993. 8000dd8: 699b ldr r3, [r3, #24]
  1994. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1995. 8000dda: 462a mov r2, r5
  1996. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1997. 8000ddc: 9303 str r3, [sp, #12]
  1998. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1999. 8000dde: 4620 mov r0, r4
  2000. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2001. 8000de0: 9b03 ldr r3, [sp, #12]
  2002. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  2003. 8000de2: f7ff ff4f bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2004. 8000de6: b140 cbz r0, 8000dfa <I2C_RequestMemoryRead+0x86>
  2005. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2006. 8000de8: 6c23 ldr r3, [r4, #64] ; 0x40
  2007. 8000dea: 2b04 cmp r3, #4
  2008. 8000dec: d1eb bne.n 8000dc6 <I2C_RequestMemoryRead+0x52>
  2009. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2010. 8000dee: 6822 ldr r2, [r4, #0]
  2011. 8000df0: 6813 ldr r3, [r2, #0]
  2012. 8000df2: f443 7300 orr.w r3, r3, #512 ; 0x200
  2013. 8000df6: 6013 str r3, [r2, #0]
  2014. 8000df8: e7e3 b.n 8000dc2 <I2C_RequestMemoryRead+0x4e>
  2015. if(MemAddSize == I2C_MEMADD_SIZE_8BIT)
  2016. 8000dfa: f1b8 0f01 cmp.w r8, #1
  2017. 8000dfe: 6823 ldr r3, [r4, #0]
  2018. 8000e00: d124 bne.n 8000e4c <I2C_RequestMemoryRead+0xd8>
  2019. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  2020. 8000e02: b2f6 uxtb r6, r6
  2021. 8000e04: 611e str r6, [r3, #16]
  2022. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  2023. 8000e06: 462a mov r2, r5
  2024. 8000e08: 990a ldr r1, [sp, #40] ; 0x28
  2025. 8000e0a: 4620 mov r0, r4
  2026. 8000e0c: f7ff ff3a bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2027. 8000e10: 4602 mov r2, r0
  2028. 8000e12: 2800 cmp r0, #0
  2029. 8000e14: d1e8 bne.n 8000de8 <I2C_RequestMemoryRead+0x74>
  2030. hi2c->Instance->CR1 |= I2C_CR1_START;
  2031. 8000e16: 6821 ldr r1, [r4, #0]
  2032. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  2033. 8000e18: 4620 mov r0, r4
  2034. hi2c->Instance->CR1 |= I2C_CR1_START;
  2035. 8000e1a: 680b ldr r3, [r1, #0]
  2036. 8000e1c: f443 7380 orr.w r3, r3, #256 ; 0x100
  2037. 8000e20: 600b str r3, [r1, #0]
  2038. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  2039. 8000e22: 9500 str r5, [sp, #0]
  2040. 8000e24: 9b0a ldr r3, [sp, #40] ; 0x28
  2041. 8000e26: f04f 1101 mov.w r1, #65537 ; 0x10001
  2042. 8000e2a: f7ff fefd bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2043. 8000e2e: 2800 cmp r0, #0
  2044. 8000e30: d1c9 bne.n 8000dc6 <I2C_RequestMemoryRead+0x52>
  2045. hi2c->Instance->DR = I2C_7BIT_ADD_READ(DevAddress);
  2046. 8000e32: 6823 ldr r3, [r4, #0]
  2047. 8000e34: f047 0701 orr.w r7, r7, #1
  2048. 8000e38: 611f str r7, [r3, #16]
  2049. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  2050. 8000e3a: 9a0a ldr r2, [sp, #40] ; 0x28
  2051. 8000e3c: 462b mov r3, r5
  2052. 8000e3e: 4909 ldr r1, [pc, #36] ; (8000e64 <I2C_RequestMemoryRead+0xf0>)
  2053. 8000e40: 4620 mov r0, r4
  2054. 8000e42: f7ff feb1 bl 8000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  2055. 8000e46: 2800 cmp r0, #0
  2056. 8000e48: d1b8 bne.n 8000dbc <I2C_RequestMemoryRead+0x48>
  2057. 8000e4a: e7bd b.n 8000dc8 <I2C_RequestMemoryRead+0x54>
  2058. hi2c->Instance->DR = I2C_MEM_ADD_MSB(MemAddress);
  2059. 8000e4c: 0a32 lsrs r2, r6, #8
  2060. 8000e4e: 611a str r2, [r3, #16]
  2061. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  2062. 8000e50: 990a ldr r1, [sp, #40] ; 0x28
  2063. 8000e52: 462a mov r2, r5
  2064. 8000e54: 4620 mov r0, r4
  2065. 8000e56: f7ff ff15 bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2066. 8000e5a: 2800 cmp r0, #0
  2067. 8000e5c: d1c4 bne.n 8000de8 <I2C_RequestMemoryRead+0x74>
  2068. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  2069. 8000e5e: 6823 ldr r3, [r4, #0]
  2070. 8000e60: e7cf b.n 8000e02 <I2C_RequestMemoryRead+0x8e>
  2071. 8000e62: bf00 nop
  2072. 8000e64: 00010002 .word 0x00010002
  2073. 08000e68 <I2C_WaitOnRXNEFlagUntilTimeout>:
  2074. {
  2075. 8000e68: b570 push {r4, r5, r6, lr}
  2076. 8000e6a: 4604 mov r4, r0
  2077. 8000e6c: 460d mov r5, r1
  2078. 8000e6e: 4616 mov r6, r2
  2079. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_RXNE) == RESET)
  2080. 8000e70: 6820 ldr r0, [r4, #0]
  2081. 8000e72: 6943 ldr r3, [r0, #20]
  2082. 8000e74: f013 0340 ands.w r3, r3, #64 ; 0x40
  2083. 8000e78: d001 beq.n 8000e7e <I2C_WaitOnRXNEFlagUntilTimeout+0x16>
  2084. return HAL_OK;
  2085. 8000e7a: 2000 movs r0, #0
  2086. }
  2087. 8000e7c: bd70 pop {r4, r5, r6, pc}
  2088. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_STOPF) == SET)
  2089. 8000e7e: 6942 ldr r2, [r0, #20]
  2090. 8000e80: 06d2 lsls r2, r2, #27
  2091. 8000e82: d50b bpl.n 8000e9c <I2C_WaitOnRXNEFlagUntilTimeout+0x34>
  2092. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_STOPF);
  2093. 8000e84: f06f 0210 mvn.w r2, #16
  2094. 8000e88: 6142 str r2, [r0, #20]
  2095. hi2c->State= HAL_I2C_STATE_READY;
  2096. 8000e8a: 2220 movs r2, #32
  2097. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2098. 8000e8c: 6423 str r3, [r4, #64] ; 0x40
  2099. __HAL_UNLOCK(hi2c);
  2100. 8000e8e: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2101. hi2c->PreviousState = I2C_STATE_NONE;
  2102. 8000e92: 6323 str r3, [r4, #48] ; 0x30
  2103. return HAL_ERROR;
  2104. 8000e94: 2001 movs r0, #1
  2105. hi2c->State= HAL_I2C_STATE_READY;
  2106. 8000e96: f884 203d strb.w r2, [r4, #61] ; 0x3d
  2107. return HAL_ERROR;
  2108. 8000e9a: bd70 pop {r4, r5, r6, pc}
  2109. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2110. 8000e9c: b95d cbnz r5, 8000eb6 <I2C_WaitOnRXNEFlagUntilTimeout+0x4e>
  2111. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2112. 8000e9e: 6c23 ldr r3, [r4, #64] ; 0x40
  2113. __HAL_UNLOCK(hi2c);
  2114. 8000ea0: 2003 movs r0, #3
  2115. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2116. 8000ea2: f043 0320 orr.w r3, r3, #32
  2117. 8000ea6: 6423 str r3, [r4, #64] ; 0x40
  2118. hi2c->State= HAL_I2C_STATE_READY;
  2119. 8000ea8: 2320 movs r3, #32
  2120. 8000eaa: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2121. __HAL_UNLOCK(hi2c);
  2122. 8000eae: 2300 movs r3, #0
  2123. 8000eb0: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2124. 8000eb4: bd70 pop {r4, r5, r6, pc}
  2125. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2126. 8000eb6: f7ff fa03 bl 80002c0 <HAL_GetTick>
  2127. 8000eba: 1b80 subs r0, r0, r6
  2128. 8000ebc: 4285 cmp r5, r0
  2129. 8000ebe: d2d7 bcs.n 8000e70 <I2C_WaitOnRXNEFlagUntilTimeout+0x8>
  2130. 8000ec0: e7ed b.n 8000e9e <I2C_WaitOnRXNEFlagUntilTimeout+0x36>
  2131. 08000ec2 <I2C_WaitOnBTFFlagUntilTimeout>:
  2132. {
  2133. 8000ec2: b570 push {r4, r5, r6, lr}
  2134. 8000ec4: 4604 mov r4, r0
  2135. 8000ec6: 460d mov r5, r1
  2136. 8000ec8: 4616 mov r6, r2
  2137. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == RESET)
  2138. 8000eca: 6823 ldr r3, [r4, #0]
  2139. 8000ecc: 695b ldr r3, [r3, #20]
  2140. 8000ece: 075b lsls r3, r3, #29
  2141. 8000ed0: d501 bpl.n 8000ed6 <I2C_WaitOnBTFFlagUntilTimeout+0x14>
  2142. return HAL_OK;
  2143. 8000ed2: 2000 movs r0, #0
  2144. 8000ed4: bd70 pop {r4, r5, r6, pc}
  2145. if(I2C_IsAcknowledgeFailed(hi2c) != HAL_OK)
  2146. 8000ed6: 4620 mov r0, r4
  2147. 8000ed8: f7ff fe51 bl 8000b7e <I2C_IsAcknowledgeFailed>
  2148. 8000edc: b9a8 cbnz r0, 8000f0a <I2C_WaitOnBTFFlagUntilTimeout+0x48>
  2149. if(Timeout != HAL_MAX_DELAY)
  2150. 8000ede: 1c6a adds r2, r5, #1
  2151. 8000ee0: d0f3 beq.n 8000eca <I2C_WaitOnBTFFlagUntilTimeout+0x8>
  2152. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2153. 8000ee2: b965 cbnz r5, 8000efe <I2C_WaitOnBTFFlagUntilTimeout+0x3c>
  2154. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2155. 8000ee4: 6c23 ldr r3, [r4, #64] ; 0x40
  2156. hi2c->State= HAL_I2C_STATE_READY;
  2157. 8000ee6: 2220 movs r2, #32
  2158. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2159. 8000ee8: f043 0320 orr.w r3, r3, #32
  2160. 8000eec: 6423 str r3, [r4, #64] ; 0x40
  2161. hi2c->PreviousState = I2C_STATE_NONE;
  2162. 8000eee: 2300 movs r3, #0
  2163. __HAL_UNLOCK(hi2c);
  2164. 8000ef0: 2003 movs r0, #3
  2165. hi2c->PreviousState = I2C_STATE_NONE;
  2166. 8000ef2: 6323 str r3, [r4, #48] ; 0x30
  2167. __HAL_UNLOCK(hi2c);
  2168. 8000ef4: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2169. hi2c->State= HAL_I2C_STATE_READY;
  2170. 8000ef8: f884 203d strb.w r2, [r4, #61] ; 0x3d
  2171. 8000efc: bd70 pop {r4, r5, r6, pc}
  2172. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2173. 8000efe: f7ff f9df bl 80002c0 <HAL_GetTick>
  2174. 8000f02: 1b80 subs r0, r0, r6
  2175. 8000f04: 4285 cmp r5, r0
  2176. 8000f06: d2e0 bcs.n 8000eca <I2C_WaitOnBTFFlagUntilTimeout+0x8>
  2177. 8000f08: e7ec b.n 8000ee4 <I2C_WaitOnBTFFlagUntilTimeout+0x22>
  2178. return HAL_ERROR;
  2179. 8000f0a: 2001 movs r0, #1
  2180. }
  2181. 8000f0c: bd70 pop {r4, r5, r6, pc}
  2182. ...
  2183. 08000f10 <HAL_I2C_Init>:
  2184. {
  2185. 8000f10: b538 push {r3, r4, r5, lr}
  2186. if(hi2c == NULL)
  2187. 8000f12: 4604 mov r4, r0
  2188. 8000f14: b908 cbnz r0, 8000f1a <HAL_I2C_Init+0xa>
  2189. return HAL_ERROR;
  2190. 8000f16: 2001 movs r0, #1
  2191. 8000f18: bd38 pop {r3, r4, r5, pc}
  2192. if(hi2c->State == HAL_I2C_STATE_RESET)
  2193. 8000f1a: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2194. 8000f1e: f003 02ff and.w r2, r3, #255 ; 0xff
  2195. 8000f22: b91b cbnz r3, 8000f2c <HAL_I2C_Init+0x1c>
  2196. hi2c->Lock = HAL_UNLOCKED;
  2197. 8000f24: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2198. HAL_I2C_MspInit(hi2c);
  2199. 8000f28: f002 f85c bl 8002fe4 <HAL_I2C_MspInit>
  2200. hi2c->State = HAL_I2C_STATE_BUSY;
  2201. 8000f2c: 2324 movs r3, #36 ; 0x24
  2202. __HAL_I2C_DISABLE(hi2c);
  2203. 8000f2e: 6822 ldr r2, [r4, #0]
  2204. hi2c->State = HAL_I2C_STATE_BUSY;
  2205. 8000f30: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2206. __HAL_I2C_DISABLE(hi2c);
  2207. 8000f34: 6813 ldr r3, [r2, #0]
  2208. 8000f36: f023 0301 bic.w r3, r3, #1
  2209. 8000f3a: 6013 str r3, [r2, #0]
  2210. pclk1 = HAL_RCC_GetPCLK1Freq();
  2211. 8000f3c: f000 fc98 bl 8001870 <HAL_RCC_GetPCLK1Freq>
  2212. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  2213. 8000f40: 6863 ldr r3, [r4, #4]
  2214. 8000f42: 4a2f ldr r2, [pc, #188] ; (8001000 <HAL_I2C_Init+0xf0>)
  2215. 8000f44: 4293 cmp r3, r2
  2216. 8000f46: d830 bhi.n 8000faa <HAL_I2C_Init+0x9a>
  2217. 8000f48: 4a2e ldr r2, [pc, #184] ; (8001004 <HAL_I2C_Init+0xf4>)
  2218. 8000f4a: 4290 cmp r0, r2
  2219. 8000f4c: d9e3 bls.n 8000f16 <HAL_I2C_Init+0x6>
  2220. freqrange = I2C_FREQRANGE(pclk1);
  2221. 8000f4e: 4a2e ldr r2, [pc, #184] ; (8001008 <HAL_I2C_Init+0xf8>)
  2222. hi2c->Instance->CR2 = freqrange;
  2223. 8000f50: 6821 ldr r1, [r4, #0]
  2224. freqrange = I2C_FREQRANGE(pclk1);
  2225. 8000f52: fbb0 f2f2 udiv r2, r0, r2
  2226. hi2c->Instance->CR2 = freqrange;
  2227. 8000f56: 604a str r2, [r1, #4]
  2228. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2229. 8000f58: 3201 adds r2, #1
  2230. 8000f5a: 620a str r2, [r1, #32]
  2231. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  2232. 8000f5c: 4a28 ldr r2, [pc, #160] ; (8001000 <HAL_I2C_Init+0xf0>)
  2233. 8000f5e: 3801 subs r0, #1
  2234. 8000f60: 4293 cmp r3, r2
  2235. 8000f62: d832 bhi.n 8000fca <HAL_I2C_Init+0xba>
  2236. 8000f64: 005b lsls r3, r3, #1
  2237. 8000f66: fbb0 f0f3 udiv r0, r0, r3
  2238. 8000f6a: 1c43 adds r3, r0, #1
  2239. 8000f6c: f3c3 030b ubfx r3, r3, #0, #12
  2240. 8000f70: 2b04 cmp r3, #4
  2241. 8000f72: bf38 it cc
  2242. 8000f74: 2304 movcc r3, #4
  2243. 8000f76: 61cb str r3, [r1, #28]
  2244. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  2245. 8000f78: 6a22 ldr r2, [r4, #32]
  2246. 8000f7a: 69e3 ldr r3, [r4, #28]
  2247. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2248. 8000f7c: 2000 movs r0, #0
  2249. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  2250. 8000f7e: 4313 orrs r3, r2
  2251. 8000f80: 600b str r3, [r1, #0]
  2252. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  2253. 8000f82: 68e2 ldr r2, [r4, #12]
  2254. 8000f84: 6923 ldr r3, [r4, #16]
  2255. 8000f86: 4313 orrs r3, r2
  2256. 8000f88: 608b str r3, [r1, #8]
  2257. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  2258. 8000f8a: 69a2 ldr r2, [r4, #24]
  2259. 8000f8c: 6963 ldr r3, [r4, #20]
  2260. 8000f8e: 4313 orrs r3, r2
  2261. 8000f90: 60cb str r3, [r1, #12]
  2262. __HAL_I2C_ENABLE(hi2c);
  2263. 8000f92: 680b ldr r3, [r1, #0]
  2264. 8000f94: f043 0301 orr.w r3, r3, #1
  2265. 8000f98: 600b str r3, [r1, #0]
  2266. hi2c->State = HAL_I2C_STATE_READY;
  2267. 8000f9a: 2320 movs r3, #32
  2268. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2269. 8000f9c: 6420 str r0, [r4, #64] ; 0x40
  2270. hi2c->State = HAL_I2C_STATE_READY;
  2271. 8000f9e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2272. hi2c->PreviousState = I2C_STATE_NONE;
  2273. 8000fa2: 6320 str r0, [r4, #48] ; 0x30
  2274. hi2c->Mode = HAL_I2C_MODE_NONE;
  2275. 8000fa4: f884 003e strb.w r0, [r4, #62] ; 0x3e
  2276. return HAL_OK;
  2277. 8000fa8: bd38 pop {r3, r4, r5, pc}
  2278. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  2279. 8000faa: 4a18 ldr r2, [pc, #96] ; (800100c <HAL_I2C_Init+0xfc>)
  2280. 8000fac: 4290 cmp r0, r2
  2281. 8000fae: d9b2 bls.n 8000f16 <HAL_I2C_Init+0x6>
  2282. freqrange = I2C_FREQRANGE(pclk1);
  2283. 8000fb0: 4d15 ldr r5, [pc, #84] ; (8001008 <HAL_I2C_Init+0xf8>)
  2284. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2285. 8000fb2: f44f 7296 mov.w r2, #300 ; 0x12c
  2286. freqrange = I2C_FREQRANGE(pclk1);
  2287. 8000fb6: fbb0 f5f5 udiv r5, r0, r5
  2288. hi2c->Instance->CR2 = freqrange;
  2289. 8000fba: 6821 ldr r1, [r4, #0]
  2290. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2291. 8000fbc: 436a muls r2, r5
  2292. hi2c->Instance->CR2 = freqrange;
  2293. 8000fbe: 604d str r5, [r1, #4]
  2294. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2295. 8000fc0: f44f 757a mov.w r5, #1000 ; 0x3e8
  2296. 8000fc4: fbb2 f2f5 udiv r2, r2, r5
  2297. 8000fc8: e7c6 b.n 8000f58 <HAL_I2C_Init+0x48>
  2298. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  2299. 8000fca: 68a2 ldr r2, [r4, #8]
  2300. 8000fcc: b952 cbnz r2, 8000fe4 <HAL_I2C_Init+0xd4>
  2301. 8000fce: eb03 0343 add.w r3, r3, r3, lsl #1
  2302. 8000fd2: fbb0 f0f3 udiv r0, r0, r3
  2303. 8000fd6: 1c43 adds r3, r0, #1
  2304. 8000fd8: f3c3 030b ubfx r3, r3, #0, #12
  2305. 8000fdc: b16b cbz r3, 8000ffa <HAL_I2C_Init+0xea>
  2306. 8000fde: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  2307. 8000fe2: e7c8 b.n 8000f76 <HAL_I2C_Init+0x66>
  2308. 8000fe4: 2219 movs r2, #25
  2309. 8000fe6: 4353 muls r3, r2
  2310. 8000fe8: fbb0 f0f3 udiv r0, r0, r3
  2311. 8000fec: 1c43 adds r3, r0, #1
  2312. 8000fee: f3c3 030b ubfx r3, r3, #0, #12
  2313. 8000ff2: b113 cbz r3, 8000ffa <HAL_I2C_Init+0xea>
  2314. 8000ff4: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  2315. 8000ff8: e7bd b.n 8000f76 <HAL_I2C_Init+0x66>
  2316. 8000ffa: 2301 movs r3, #1
  2317. 8000ffc: e7bb b.n 8000f76 <HAL_I2C_Init+0x66>
  2318. 8000ffe: bf00 nop
  2319. 8001000: 000186a0 .word 0x000186a0
  2320. 8001004: 001e847f .word 0x001e847f
  2321. 8001008: 000f4240 .word 0x000f4240
  2322. 800100c: 003d08ff .word 0x003d08ff
  2323. 08001010 <HAL_I2C_Mem_Write>:
  2324. {
  2325. 8001010: e92d 47f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, r9, sl, lr}
  2326. 8001014: 4604 mov r4, r0
  2327. 8001016: 469a mov sl, r3
  2328. 8001018: 4688 mov r8, r1
  2329. 800101a: 4691 mov r9, r2
  2330. 800101c: 9e0c ldr r6, [sp, #48] ; 0x30
  2331. tickstart = HAL_GetTick();
  2332. 800101e: f7ff f94f bl 80002c0 <HAL_GetTick>
  2333. if(hi2c->State == HAL_I2C_STATE_READY)
  2334. 8001022: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  2335. tickstart = HAL_GetTick();
  2336. 8001026: 4605 mov r5, r0
  2337. if(hi2c->State == HAL_I2C_STATE_READY)
  2338. 8001028: 2b20 cmp r3, #32
  2339. 800102a: d003 beq.n 8001034 <HAL_I2C_Mem_Write+0x24>
  2340. return HAL_BUSY;
  2341. 800102c: 2002 movs r0, #2
  2342. }
  2343. 800102e: b002 add sp, #8
  2344. 8001030: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2345. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BUSY, SET, I2C_TIMEOUT_BUSY_FLAG, tickstart) != HAL_OK)
  2346. 8001034: 9000 str r0, [sp, #0]
  2347. 8001036: 2319 movs r3, #25
  2348. 8001038: 2201 movs r2, #1
  2349. 800103a: 493e ldr r1, [pc, #248] ; (8001134 <HAL_I2C_Mem_Write+0x124>)
  2350. 800103c: 4620 mov r0, r4
  2351. 800103e: f7ff fdf3 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2352. 8001042: 2800 cmp r0, #0
  2353. 8001044: d1f2 bne.n 800102c <HAL_I2C_Mem_Write+0x1c>
  2354. __HAL_LOCK(hi2c);
  2355. 8001046: f894 303c ldrb.w r3, [r4, #60] ; 0x3c
  2356. 800104a: 2b01 cmp r3, #1
  2357. 800104c: d0ee beq.n 800102c <HAL_I2C_Mem_Write+0x1c>
  2358. 800104e: 2301 movs r3, #1
  2359. 8001050: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2360. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2361. 8001054: 6823 ldr r3, [r4, #0]
  2362. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2363. 8001056: 2700 movs r7, #0
  2364. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2365. 8001058: 681a ldr r2, [r3, #0]
  2366. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2367. 800105a: 4641 mov r1, r8
  2368. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2369. 800105c: 07d2 lsls r2, r2, #31
  2370. __HAL_I2C_ENABLE(hi2c);
  2371. 800105e: bf58 it pl
  2372. 8001060: 681a ldrpl r2, [r3, #0]
  2373. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2374. 8001062: 4620 mov r0, r4
  2375. __HAL_I2C_ENABLE(hi2c);
  2376. 8001064: bf5c itt pl
  2377. 8001066: f042 0201 orrpl.w r2, r2, #1
  2378. 800106a: 601a strpl r2, [r3, #0]
  2379. hi2c->Instance->CR1 &= ~I2C_CR1_POS;
  2380. 800106c: 681a ldr r2, [r3, #0]
  2381. 800106e: f422 6200 bic.w r2, r2, #2048 ; 0x800
  2382. 8001072: 601a str r2, [r3, #0]
  2383. hi2c->State = HAL_I2C_STATE_BUSY_TX;
  2384. 8001074: 2321 movs r3, #33 ; 0x21
  2385. 8001076: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2386. hi2c->Mode = HAL_I2C_MODE_MEM;
  2387. 800107a: 2340 movs r3, #64 ; 0x40
  2388. 800107c: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2389. hi2c->pBuffPtr = pData;
  2390. 8001080: 9b0a ldr r3, [sp, #40] ; 0x28
  2391. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2392. 8001082: 6427 str r7, [r4, #64] ; 0x40
  2393. hi2c->pBuffPtr = pData;
  2394. 8001084: 6263 str r3, [r4, #36] ; 0x24
  2395. hi2c->XferCount = Size;
  2396. 8001086: f8bd 302c ldrh.w r3, [sp, #44] ; 0x2c
  2397. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2398. 800108a: 9501 str r5, [sp, #4]
  2399. hi2c->XferCount = Size;
  2400. 800108c: 8563 strh r3, [r4, #42] ; 0x2a
  2401. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2402. 800108e: 4b2a ldr r3, [pc, #168] ; (8001138 <HAL_I2C_Mem_Write+0x128>)
  2403. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2404. 8001090: 9600 str r6, [sp, #0]
  2405. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2406. 8001092: 62e3 str r3, [r4, #44] ; 0x2c
  2407. hi2c->XferSize = hi2c->XferCount;
  2408. 8001094: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2409. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2410. 8001096: 464a mov r2, r9
  2411. hi2c->XferSize = hi2c->XferCount;
  2412. 8001098: 8523 strh r3, [r4, #40] ; 0x28
  2413. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2414. 800109a: 4653 mov r3, sl
  2415. 800109c: f7ff fe18 bl 8000cd0 <I2C_RequestMemoryWrite>
  2416. 80010a0: 2800 cmp r0, #0
  2417. 80010a2: d02a beq.n 80010fa <HAL_I2C_Mem_Write+0xea>
  2418. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2419. 80010a4: 6c23 ldr r3, [r4, #64] ; 0x40
  2420. __HAL_UNLOCK(hi2c);
  2421. 80010a6: f884 703c strb.w r7, [r4, #60] ; 0x3c
  2422. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2423. 80010aa: 2b04 cmp r3, #4
  2424. 80010ac: d107 bne.n 80010be <HAL_I2C_Mem_Write+0xae>
  2425. return HAL_ERROR;
  2426. 80010ae: 2001 movs r0, #1
  2427. 80010b0: e7bd b.n 800102e <HAL_I2C_Mem_Write+0x1e>
  2428. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2429. 80010b2: f7ff fde7 bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2430. 80010b6: b120 cbz r0, 80010c2 <HAL_I2C_Mem_Write+0xb2>
  2431. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2432. 80010b8: 6c23 ldr r3, [r4, #64] ; 0x40
  2433. 80010ba: 2b04 cmp r3, #4
  2434. 80010bc: d034 beq.n 8001128 <HAL_I2C_Mem_Write+0x118>
  2435. return HAL_TIMEOUT;
  2436. 80010be: 2003 movs r0, #3
  2437. 80010c0: e7b5 b.n 800102e <HAL_I2C_Mem_Write+0x1e>
  2438. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2439. 80010c2: 6a61 ldr r1, [r4, #36] ; 0x24
  2440. 80010c4: 6827 ldr r7, [r4, #0]
  2441. 80010c6: 1c4b adds r3, r1, #1
  2442. 80010c8: 6263 str r3, [r4, #36] ; 0x24
  2443. 80010ca: 780b ldrb r3, [r1, #0]
  2444. hi2c->XferSize--;
  2445. 80010cc: 8d22 ldrh r2, [r4, #40] ; 0x28
  2446. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2447. 80010ce: 613b str r3, [r7, #16]
  2448. hi2c->XferCount--;
  2449. 80010d0: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2450. hi2c->XferSize--;
  2451. 80010d2: 1e50 subs r0, r2, #1
  2452. hi2c->XferCount--;
  2453. 80010d4: 3b01 subs r3, #1
  2454. 80010d6: b29b uxth r3, r3
  2455. 80010d8: 8563 strh r3, [r4, #42] ; 0x2a
  2456. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2457. 80010da: 697b ldr r3, [r7, #20]
  2458. hi2c->XferSize--;
  2459. 80010dc: b280 uxth r0, r0
  2460. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2461. 80010de: 075b lsls r3, r3, #29
  2462. hi2c->XferSize--;
  2463. 80010e0: 8520 strh r0, [r4, #40] ; 0x28
  2464. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2465. 80010e2: d50a bpl.n 80010fa <HAL_I2C_Mem_Write+0xea>
  2466. 80010e4: b148 cbz r0, 80010fa <HAL_I2C_Mem_Write+0xea>
  2467. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2468. 80010e6: 1c8b adds r3, r1, #2
  2469. 80010e8: 6263 str r3, [r4, #36] ; 0x24
  2470. 80010ea: 784b ldrb r3, [r1, #1]
  2471. hi2c->XferSize--;
  2472. 80010ec: 3a02 subs r2, #2
  2473. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2474. 80010ee: 613b str r3, [r7, #16]
  2475. hi2c->XferCount--;
  2476. 80010f0: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2477. hi2c->XferSize--;
  2478. 80010f2: 8522 strh r2, [r4, #40] ; 0x28
  2479. hi2c->XferCount--;
  2480. 80010f4: 3b01 subs r3, #1
  2481. 80010f6: b29b uxth r3, r3
  2482. 80010f8: 8563 strh r3, [r4, #42] ; 0x2a
  2483. while(hi2c->XferSize > 0U)
  2484. 80010fa: 8d23 ldrh r3, [r4, #40] ; 0x28
  2485. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2486. 80010fc: 462a mov r2, r5
  2487. 80010fe: 4631 mov r1, r6
  2488. 8001100: 4620 mov r0, r4
  2489. while(hi2c->XferSize > 0U)
  2490. 8001102: 2b00 cmp r3, #0
  2491. 8001104: d1d5 bne.n 80010b2 <HAL_I2C_Mem_Write+0xa2>
  2492. if(I2C_WaitOnBTFFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2493. 8001106: f7ff fedc bl 8000ec2 <I2C_WaitOnBTFFlagUntilTimeout>
  2494. 800110a: 2800 cmp r0, #0
  2495. 800110c: d1d4 bne.n 80010b8 <HAL_I2C_Mem_Write+0xa8>
  2496. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2497. 800110e: 6822 ldr r2, [r4, #0]
  2498. 8001110: 6813 ldr r3, [r2, #0]
  2499. 8001112: f443 7300 orr.w r3, r3, #512 ; 0x200
  2500. 8001116: 6013 str r3, [r2, #0]
  2501. hi2c->State = HAL_I2C_STATE_READY;
  2502. 8001118: 2320 movs r3, #32
  2503. __HAL_UNLOCK(hi2c);
  2504. 800111a: f884 003c strb.w r0, [r4, #60] ; 0x3c
  2505. hi2c->State = HAL_I2C_STATE_READY;
  2506. 800111e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2507. hi2c->Mode = HAL_I2C_MODE_NONE;
  2508. 8001122: f884 003e strb.w r0, [r4, #62] ; 0x3e
  2509. return HAL_OK;
  2510. 8001126: e782 b.n 800102e <HAL_I2C_Mem_Write+0x1e>
  2511. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2512. 8001128: 6822 ldr r2, [r4, #0]
  2513. 800112a: 6813 ldr r3, [r2, #0]
  2514. 800112c: f443 7300 orr.w r3, r3, #512 ; 0x200
  2515. 8001130: 6013 str r3, [r2, #0]
  2516. 8001132: e7bc b.n 80010ae <HAL_I2C_Mem_Write+0x9e>
  2517. 8001134: 00100002 .word 0x00100002
  2518. 8001138: ffff0000 .word 0xffff0000
  2519. 0800113c <HAL_I2C_Mem_Read>:
  2520. {
  2521. 800113c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  2522. 8001140: 4604 mov r4, r0
  2523. 8001142: b086 sub sp, #24
  2524. 8001144: 469a mov sl, r3
  2525. 8001146: 460d mov r5, r1
  2526. 8001148: 4691 mov r9, r2
  2527. 800114a: 9f10 ldr r7, [sp, #64] ; 0x40
  2528. tickstart = HAL_GetTick();
  2529. 800114c: f7ff f8b8 bl 80002c0 <HAL_GetTick>
  2530. if(hi2c->State == HAL_I2C_STATE_READY)
  2531. 8001150: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  2532. tickstart = HAL_GetTick();
  2533. 8001154: 4606 mov r6, r0
  2534. if(hi2c->State == HAL_I2C_STATE_READY)
  2535. 8001156: 2b20 cmp r3, #32
  2536. 8001158: d004 beq.n 8001164 <HAL_I2C_Mem_Read+0x28>
  2537. return HAL_BUSY;
  2538. 800115a: 2502 movs r5, #2
  2539. }
  2540. 800115c: 4628 mov r0, r5
  2541. 800115e: b006 add sp, #24
  2542. 8001160: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2543. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BUSY, SET, I2C_TIMEOUT_BUSY_FLAG, tickstart) != HAL_OK)
  2544. 8001164: 9000 str r0, [sp, #0]
  2545. 8001166: 2319 movs r3, #25
  2546. 8001168: 2201 movs r2, #1
  2547. 800116a: 4981 ldr r1, [pc, #516] ; (8001370 <HAL_I2C_Mem_Read+0x234>)
  2548. 800116c: 4620 mov r0, r4
  2549. 800116e: f7ff fd5b bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2550. 8001172: 2800 cmp r0, #0
  2551. 8001174: d1f1 bne.n 800115a <HAL_I2C_Mem_Read+0x1e>
  2552. __HAL_LOCK(hi2c);
  2553. 8001176: f894 303c ldrb.w r3, [r4, #60] ; 0x3c
  2554. 800117a: 2b01 cmp r3, #1
  2555. 800117c: d0ed beq.n 800115a <HAL_I2C_Mem_Read+0x1e>
  2556. 800117e: 2301 movs r3, #1
  2557. 8001180: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2558. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2559. 8001184: 6823 ldr r3, [r4, #0]
  2560. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2561. 8001186: f04f 0800 mov.w r8, #0
  2562. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2563. 800118a: 681a ldr r2, [r3, #0]
  2564. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2565. 800118c: 4629 mov r1, r5
  2566. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2567. 800118e: 07d2 lsls r2, r2, #31
  2568. __HAL_I2C_ENABLE(hi2c);
  2569. 8001190: bf58 it pl
  2570. 8001192: 681a ldrpl r2, [r3, #0]
  2571. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2572. 8001194: 4620 mov r0, r4
  2573. __HAL_I2C_ENABLE(hi2c);
  2574. 8001196: bf5c itt pl
  2575. 8001198: f042 0201 orrpl.w r2, r2, #1
  2576. 800119c: 601a strpl r2, [r3, #0]
  2577. hi2c->Instance->CR1 &= ~I2C_CR1_POS;
  2578. 800119e: 681a ldr r2, [r3, #0]
  2579. 80011a0: f422 6200 bic.w r2, r2, #2048 ; 0x800
  2580. 80011a4: 601a str r2, [r3, #0]
  2581. hi2c->State = HAL_I2C_STATE_BUSY_RX;
  2582. 80011a6: 2322 movs r3, #34 ; 0x22
  2583. 80011a8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2584. hi2c->Mode = HAL_I2C_MODE_MEM;
  2585. 80011ac: 2340 movs r3, #64 ; 0x40
  2586. 80011ae: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2587. hi2c->pBuffPtr = pData;
  2588. 80011b2: 9b0e ldr r3, [sp, #56] ; 0x38
  2589. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2590. 80011b4: f8c4 8040 str.w r8, [r4, #64] ; 0x40
  2591. hi2c->pBuffPtr = pData;
  2592. 80011b8: 6263 str r3, [r4, #36] ; 0x24
  2593. hi2c->XferCount = Size;
  2594. 80011ba: f8bd 303c ldrh.w r3, [sp, #60] ; 0x3c
  2595. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2596. 80011be: 9601 str r6, [sp, #4]
  2597. hi2c->XferCount = Size;
  2598. 80011c0: 8563 strh r3, [r4, #42] ; 0x2a
  2599. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2600. 80011c2: 4b6c ldr r3, [pc, #432] ; (8001374 <HAL_I2C_Mem_Read+0x238>)
  2601. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2602. 80011c4: 9700 str r7, [sp, #0]
  2603. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2604. 80011c6: 62e3 str r3, [r4, #44] ; 0x2c
  2605. hi2c->XferSize = hi2c->XferCount;
  2606. 80011c8: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2607. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2608. 80011ca: 464a mov r2, r9
  2609. hi2c->XferSize = hi2c->XferCount;
  2610. 80011cc: 8523 strh r3, [r4, #40] ; 0x28
  2611. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2612. 80011ce: 4653 mov r3, sl
  2613. 80011d0: f7ff fdd0 bl 8000d74 <I2C_RequestMemoryRead>
  2614. 80011d4: 4605 mov r5, r0
  2615. 80011d6: b130 cbz r0, 80011e6 <HAL_I2C_Mem_Read+0xaa>
  2616. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2617. 80011d8: 6c23 ldr r3, [r4, #64] ; 0x40
  2618. __HAL_UNLOCK(hi2c);
  2619. 80011da: f884 803c strb.w r8, [r4, #60] ; 0x3c
  2620. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2621. 80011de: 2b04 cmp r3, #4
  2622. 80011e0: d13d bne.n 800125e <HAL_I2C_Mem_Read+0x122>
  2623. return HAL_ERROR;
  2624. 80011e2: 2501 movs r5, #1
  2625. 80011e4: e7ba b.n 800115c <HAL_I2C_Mem_Read+0x20>
  2626. if(hi2c->XferSize == 0U)
  2627. 80011e6: 8d22 ldrh r2, [r4, #40] ; 0x28
  2628. 80011e8: 6823 ldr r3, [r4, #0]
  2629. 80011ea: b992 cbnz r2, 8001212 <HAL_I2C_Mem_Read+0xd6>
  2630. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2631. 80011ec: 9002 str r0, [sp, #8]
  2632. 80011ee: 695a ldr r2, [r3, #20]
  2633. 80011f0: 9202 str r2, [sp, #8]
  2634. 80011f2: 699a ldr r2, [r3, #24]
  2635. 80011f4: 9202 str r2, [sp, #8]
  2636. 80011f6: 9a02 ldr r2, [sp, #8]
  2637. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2638. 80011f8: 681a ldr r2, [r3, #0]
  2639. 80011fa: f442 7200 orr.w r2, r2, #512 ; 0x200
  2640. 80011fe: 601a str r2, [r3, #0]
  2641. hi2c->State = HAL_I2C_STATE_READY;
  2642. 8001200: 2320 movs r3, #32
  2643. 8001202: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2644. hi2c->Mode = HAL_I2C_MODE_NONE;
  2645. 8001206: 2300 movs r3, #0
  2646. 8001208: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2647. __HAL_UNLOCK(hi2c);
  2648. 800120c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2649. return HAL_OK;
  2650. 8001210: e7a4 b.n 800115c <HAL_I2C_Mem_Read+0x20>
  2651. else if(hi2c->XferSize == 1U)
  2652. 8001212: 2a01 cmp r2, #1
  2653. 8001214: d125 bne.n 8001262 <HAL_I2C_Mem_Read+0x126>
  2654. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2655. 8001216: 681a ldr r2, [r3, #0]
  2656. 8001218: f422 6280 bic.w r2, r2, #1024 ; 0x400
  2657. 800121c: 601a str r2, [r3, #0]
  2658. \details Disables IRQ interrupts by setting the I-bit in the CPSR.
  2659. Can only be executed in Privileged modes.
  2660. */
  2661. __attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_irq(void)
  2662. {
  2663. __ASM volatile ("cpsid i" : : : "memory");
  2664. 800121e: b672 cpsid i
  2665. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2666. 8001220: 6823 ldr r3, [r4, #0]
  2667. 8001222: 9003 str r0, [sp, #12]
  2668. 8001224: 695a ldr r2, [r3, #20]
  2669. 8001226: 9203 str r2, [sp, #12]
  2670. 8001228: 699a ldr r2, [r3, #24]
  2671. 800122a: 9203 str r2, [sp, #12]
  2672. 800122c: 9a03 ldr r2, [sp, #12]
  2673. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2674. 800122e: 681a ldr r2, [r3, #0]
  2675. 8001230: f442 7200 orr.w r2, r2, #512 ; 0x200
  2676. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2677. 8001234: 601a str r2, [r3, #0]
  2678. __ASM volatile ("cpsie i" : : : "memory");
  2679. 8001236: b662 cpsie i
  2680. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2681. 8001238: f8df 813c ldr.w r8, [pc, #316] ; 8001378 <HAL_I2C_Mem_Read+0x23c>
  2682. while(hi2c->XferSize > 0U)
  2683. 800123c: 8d23 ldrh r3, [r4, #40] ; 0x28
  2684. 800123e: 2b00 cmp r3, #0
  2685. 8001240: d0de beq.n 8001200 <HAL_I2C_Mem_Read+0xc4>
  2686. if(hi2c->XferSize <= 3U)
  2687. 8001242: 2b03 cmp r3, #3
  2688. 8001244: d877 bhi.n 8001336 <HAL_I2C_Mem_Read+0x1fa>
  2689. if(hi2c->XferSize== 1U)
  2690. 8001246: 2b01 cmp r3, #1
  2691. 8001248: d127 bne.n 800129a <HAL_I2C_Mem_Read+0x15e>
  2692. if(I2C_WaitOnRXNEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2693. 800124a: 4632 mov r2, r6
  2694. 800124c: 4639 mov r1, r7
  2695. 800124e: 4620 mov r0, r4
  2696. 8001250: f7ff fe0a bl 8000e68 <I2C_WaitOnRXNEFlagUntilTimeout>
  2697. 8001254: 2800 cmp r0, #0
  2698. 8001256: d03f beq.n 80012d8 <HAL_I2C_Mem_Read+0x19c>
  2699. if(hi2c->ErrorCode == HAL_I2C_ERROR_TIMEOUT)
  2700. 8001258: 6c23 ldr r3, [r4, #64] ; 0x40
  2701. 800125a: 2b20 cmp r3, #32
  2702. 800125c: d1c1 bne.n 80011e2 <HAL_I2C_Mem_Read+0xa6>
  2703. return HAL_TIMEOUT;
  2704. 800125e: 2503 movs r5, #3
  2705. 8001260: e77c b.n 800115c <HAL_I2C_Mem_Read+0x20>
  2706. else if(hi2c->XferSize == 2U)
  2707. 8001262: 2a02 cmp r2, #2
  2708. hi2c->Instance->CR1 |= I2C_CR1_POS;
  2709. 8001264: 681a ldr r2, [r3, #0]
  2710. else if(hi2c->XferSize == 2U)
  2711. 8001266: d10e bne.n 8001286 <HAL_I2C_Mem_Read+0x14a>
  2712. hi2c->Instance->CR1 |= I2C_CR1_POS;
  2713. 8001268: f442 6200 orr.w r2, r2, #2048 ; 0x800
  2714. 800126c: 601a str r2, [r3, #0]
  2715. __ASM volatile ("cpsid i" : : : "memory");
  2716. 800126e: b672 cpsid i
  2717. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2718. 8001270: 6823 ldr r3, [r4, #0]
  2719. 8001272: 9004 str r0, [sp, #16]
  2720. 8001274: 695a ldr r2, [r3, #20]
  2721. 8001276: 9204 str r2, [sp, #16]
  2722. 8001278: 699a ldr r2, [r3, #24]
  2723. 800127a: 9204 str r2, [sp, #16]
  2724. 800127c: 9a04 ldr r2, [sp, #16]
  2725. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2726. 800127e: 681a ldr r2, [r3, #0]
  2727. 8001280: f422 6280 bic.w r2, r2, #1024 ; 0x400
  2728. 8001284: e7d6 b.n 8001234 <HAL_I2C_Mem_Read+0xf8>
  2729. SET_BIT(hi2c->Instance->CR1, I2C_CR1_ACK);
  2730. 8001286: f442 6280 orr.w r2, r2, #1024 ; 0x400
  2731. 800128a: 601a str r2, [r3, #0]
  2732. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2733. 800128c: 9005 str r0, [sp, #20]
  2734. 800128e: 695a ldr r2, [r3, #20]
  2735. 8001290: 9205 str r2, [sp, #20]
  2736. 8001292: 699b ldr r3, [r3, #24]
  2737. 8001294: 9305 str r3, [sp, #20]
  2738. 8001296: 9b05 ldr r3, [sp, #20]
  2739. 8001298: e7ce b.n 8001238 <HAL_I2C_Mem_Read+0xfc>
  2740. else if(hi2c->XferSize == 2U)
  2741. 800129a: 2b02 cmp r3, #2
  2742. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2743. 800129c: 9600 str r6, [sp, #0]
  2744. 800129e: 463b mov r3, r7
  2745. 80012a0: f04f 0200 mov.w r2, #0
  2746. 80012a4: 4641 mov r1, r8
  2747. 80012a6: 4620 mov r0, r4
  2748. else if(hi2c->XferSize == 2U)
  2749. 80012a8: d124 bne.n 80012f4 <HAL_I2C_Mem_Read+0x1b8>
  2750. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2751. 80012aa: f7ff fcbd bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2752. 80012ae: 2800 cmp r0, #0
  2753. 80012b0: d1d5 bne.n 800125e <HAL_I2C_Mem_Read+0x122>
  2754. 80012b2: b672 cpsid i
  2755. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2756. 80012b4: 6823 ldr r3, [r4, #0]
  2757. 80012b6: 681a ldr r2, [r3, #0]
  2758. 80012b8: f442 7200 orr.w r2, r2, #512 ; 0x200
  2759. 80012bc: 601a str r2, [r3, #0]
  2760. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2761. 80012be: 6a62 ldr r2, [r4, #36] ; 0x24
  2762. 80012c0: 691b ldr r3, [r3, #16]
  2763. 80012c2: 1c51 adds r1, r2, #1
  2764. 80012c4: 6261 str r1, [r4, #36] ; 0x24
  2765. 80012c6: 7013 strb r3, [r2, #0]
  2766. hi2c->XferSize--;
  2767. 80012c8: 8d23 ldrh r3, [r4, #40] ; 0x28
  2768. 80012ca: 3b01 subs r3, #1
  2769. 80012cc: 8523 strh r3, [r4, #40] ; 0x28
  2770. hi2c->XferCount--;
  2771. 80012ce: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2772. 80012d0: 3b01 subs r3, #1
  2773. 80012d2: b29b uxth r3, r3
  2774. 80012d4: 8563 strh r3, [r4, #42] ; 0x2a
  2775. __ASM volatile ("cpsie i" : : : "memory");
  2776. 80012d6: b662 cpsie i
  2777. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2778. 80012d8: 6a63 ldr r3, [r4, #36] ; 0x24
  2779. 80012da: 1c5a adds r2, r3, #1
  2780. 80012dc: 6262 str r2, [r4, #36] ; 0x24
  2781. 80012de: 6822 ldr r2, [r4, #0]
  2782. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2783. 80012e0: 6912 ldr r2, [r2, #16]
  2784. 80012e2: 701a strb r2, [r3, #0]
  2785. hi2c->XferSize--;
  2786. 80012e4: 8d23 ldrh r3, [r4, #40] ; 0x28
  2787. 80012e6: 3b01 subs r3, #1
  2788. 80012e8: 8523 strh r3, [r4, #40] ; 0x28
  2789. hi2c->XferCount--;
  2790. 80012ea: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2791. 80012ec: 3b01 subs r3, #1
  2792. 80012ee: b29b uxth r3, r3
  2793. 80012f0: 8563 strh r3, [r4, #42] ; 0x2a
  2794. 80012f2: e7a3 b.n 800123c <HAL_I2C_Mem_Read+0x100>
  2795. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2796. 80012f4: f7ff fc98 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2797. 80012f8: 4602 mov r2, r0
  2798. 80012fa: 2800 cmp r0, #0
  2799. 80012fc: d1af bne.n 800125e <HAL_I2C_Mem_Read+0x122>
  2800. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2801. 80012fe: 6821 ldr r1, [r4, #0]
  2802. 8001300: 680b ldr r3, [r1, #0]
  2803. 8001302: f423 6380 bic.w r3, r3, #1024 ; 0x400
  2804. 8001306: 600b str r3, [r1, #0]
  2805. __ASM volatile ("cpsid i" : : : "memory");
  2806. 8001308: b672 cpsid i
  2807. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2808. 800130a: 6a63 ldr r3, [r4, #36] ; 0x24
  2809. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2810. 800130c: 4620 mov r0, r4
  2811. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2812. 800130e: 1c59 adds r1, r3, #1
  2813. 8001310: 6261 str r1, [r4, #36] ; 0x24
  2814. 8001312: 6821 ldr r1, [r4, #0]
  2815. 8001314: 6909 ldr r1, [r1, #16]
  2816. 8001316: 7019 strb r1, [r3, #0]
  2817. hi2c->XferSize--;
  2818. 8001318: 8d23 ldrh r3, [r4, #40] ; 0x28
  2819. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2820. 800131a: 9600 str r6, [sp, #0]
  2821. hi2c->XferSize--;
  2822. 800131c: 3b01 subs r3, #1
  2823. 800131e: 8523 strh r3, [r4, #40] ; 0x28
  2824. hi2c->XferCount--;
  2825. 8001320: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2826. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2827. 8001322: 4641 mov r1, r8
  2828. hi2c->XferCount--;
  2829. 8001324: 3b01 subs r3, #1
  2830. 8001326: b29b uxth r3, r3
  2831. 8001328: 8563 strh r3, [r4, #42] ; 0x2a
  2832. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2833. 800132a: 463b mov r3, r7
  2834. 800132c: f7ff fc7c bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2835. 8001330: 2800 cmp r0, #0
  2836. 8001332: d0bf beq.n 80012b4 <HAL_I2C_Mem_Read+0x178>
  2837. 8001334: e793 b.n 800125e <HAL_I2C_Mem_Read+0x122>
  2838. if(I2C_WaitOnRXNEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2839. 8001336: 4632 mov r2, r6
  2840. 8001338: 4639 mov r1, r7
  2841. 800133a: 4620 mov r0, r4
  2842. 800133c: f7ff fd94 bl 8000e68 <I2C_WaitOnRXNEFlagUntilTimeout>
  2843. 8001340: 2800 cmp r0, #0
  2844. 8001342: d189 bne.n 8001258 <HAL_I2C_Mem_Read+0x11c>
  2845. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2846. 8001344: 6a63 ldr r3, [r4, #36] ; 0x24
  2847. 8001346: 1c5a adds r2, r3, #1
  2848. 8001348: 6262 str r2, [r4, #36] ; 0x24
  2849. 800134a: 6822 ldr r2, [r4, #0]
  2850. 800134c: 6912 ldr r2, [r2, #16]
  2851. 800134e: 701a strb r2, [r3, #0]
  2852. hi2c->XferSize--;
  2853. 8001350: 8d23 ldrh r3, [r4, #40] ; 0x28
  2854. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET)
  2855. 8001352: 6822 ldr r2, [r4, #0]
  2856. hi2c->XferSize--;
  2857. 8001354: 3b01 subs r3, #1
  2858. 8001356: 8523 strh r3, [r4, #40] ; 0x28
  2859. hi2c->XferCount--;
  2860. 8001358: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2861. 800135a: 3b01 subs r3, #1
  2862. 800135c: b29b uxth r3, r3
  2863. 800135e: 8563 strh r3, [r4, #42] ; 0x2a
  2864. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET)
  2865. 8001360: 6953 ldr r3, [r2, #20]
  2866. 8001362: 075b lsls r3, r3, #29
  2867. 8001364: f57f af6a bpl.w 800123c <HAL_I2C_Mem_Read+0x100>
  2868. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2869. 8001368: 6a63 ldr r3, [r4, #36] ; 0x24
  2870. 800136a: 1c59 adds r1, r3, #1
  2871. 800136c: 6261 str r1, [r4, #36] ; 0x24
  2872. 800136e: e7b7 b.n 80012e0 <HAL_I2C_Mem_Read+0x1a4>
  2873. 8001370: 00100002 .word 0x00100002
  2874. 8001374: ffff0000 .word 0xffff0000
  2875. 8001378: 00010004 .word 0x00010004
  2876. 0800137c <HAL_RCC_OscConfig>:
  2877. /* Check the parameters */
  2878. assert_param(RCC_OscInitStruct != NULL);
  2879. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  2880. /*------------------------------- HSE Configuration ------------------------*/
  2881. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2882. 800137c: 6803 ldr r3, [r0, #0]
  2883. {
  2884. 800137e: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2885. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2886. 8001382: 07db lsls r3, r3, #31
  2887. {
  2888. 8001384: 4605 mov r5, r0
  2889. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2890. 8001386: d410 bmi.n 80013aa <HAL_RCC_OscConfig+0x2e>
  2891. }
  2892. }
  2893. }
  2894. }
  2895. /*----------------------------- HSI Configuration --------------------------*/
  2896. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  2897. 8001388: 682b ldr r3, [r5, #0]
  2898. 800138a: 079f lsls r7, r3, #30
  2899. 800138c: d45e bmi.n 800144c <HAL_RCC_OscConfig+0xd0>
  2900. }
  2901. }
  2902. }
  2903. }
  2904. /*------------------------------ LSI Configuration -------------------------*/
  2905. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  2906. 800138e: 682b ldr r3, [r5, #0]
  2907. 8001390: 0719 lsls r1, r3, #28
  2908. 8001392: f100 8095 bmi.w 80014c0 <HAL_RCC_OscConfig+0x144>
  2909. }
  2910. }
  2911. }
  2912. }
  2913. /*------------------------------ LSE Configuration -------------------------*/
  2914. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  2915. 8001396: 682b ldr r3, [r5, #0]
  2916. 8001398: 075a lsls r2, r3, #29
  2917. 800139a: f100 80bf bmi.w 800151c <HAL_RCC_OscConfig+0x1a0>
  2918. #endif /* RCC_CR_PLL2ON */
  2919. /*-------------------------------- PLL Configuration -----------------------*/
  2920. /* Check the parameters */
  2921. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  2922. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  2923. 800139e: 69ea ldr r2, [r5, #28]
  2924. 80013a0: 2a00 cmp r2, #0
  2925. 80013a2: f040 812d bne.w 8001600 <HAL_RCC_OscConfig+0x284>
  2926. {
  2927. return HAL_ERROR;
  2928. }
  2929. }
  2930. return HAL_OK;
  2931. 80013a6: 2000 movs r0, #0
  2932. 80013a8: e014 b.n 80013d4 <HAL_RCC_OscConfig+0x58>
  2933. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  2934. 80013aa: 4c90 ldr r4, [pc, #576] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  2935. 80013ac: 6863 ldr r3, [r4, #4]
  2936. 80013ae: f003 030c and.w r3, r3, #12
  2937. 80013b2: 2b04 cmp r3, #4
  2938. 80013b4: d007 beq.n 80013c6 <HAL_RCC_OscConfig+0x4a>
  2939. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  2940. 80013b6: 6863 ldr r3, [r4, #4]
  2941. 80013b8: f003 030c and.w r3, r3, #12
  2942. 80013bc: 2b08 cmp r3, #8
  2943. 80013be: d10c bne.n 80013da <HAL_RCC_OscConfig+0x5e>
  2944. 80013c0: 6863 ldr r3, [r4, #4]
  2945. 80013c2: 03de lsls r6, r3, #15
  2946. 80013c4: d509 bpl.n 80013da <HAL_RCC_OscConfig+0x5e>
  2947. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  2948. 80013c6: 6823 ldr r3, [r4, #0]
  2949. 80013c8: 039c lsls r4, r3, #14
  2950. 80013ca: d5dd bpl.n 8001388 <HAL_RCC_OscConfig+0xc>
  2951. 80013cc: 686b ldr r3, [r5, #4]
  2952. 80013ce: 2b00 cmp r3, #0
  2953. 80013d0: d1da bne.n 8001388 <HAL_RCC_OscConfig+0xc>
  2954. return HAL_ERROR;
  2955. 80013d2: 2001 movs r0, #1
  2956. }
  2957. 80013d4: b002 add sp, #8
  2958. 80013d6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2959. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2960. 80013da: 686b ldr r3, [r5, #4]
  2961. 80013dc: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2962. 80013e0: d110 bne.n 8001404 <HAL_RCC_OscConfig+0x88>
  2963. 80013e2: 6823 ldr r3, [r4, #0]
  2964. 80013e4: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  2965. 80013e8: 6023 str r3, [r4, #0]
  2966. tickstart = HAL_GetTick();
  2967. 80013ea: f7fe ff69 bl 80002c0 <HAL_GetTick>
  2968. 80013ee: 4606 mov r6, r0
  2969. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2970. 80013f0: 6823 ldr r3, [r4, #0]
  2971. 80013f2: 0398 lsls r0, r3, #14
  2972. 80013f4: d4c8 bmi.n 8001388 <HAL_RCC_OscConfig+0xc>
  2973. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  2974. 80013f6: f7fe ff63 bl 80002c0 <HAL_GetTick>
  2975. 80013fa: 1b80 subs r0, r0, r6
  2976. 80013fc: 2864 cmp r0, #100 ; 0x64
  2977. 80013fe: d9f7 bls.n 80013f0 <HAL_RCC_OscConfig+0x74>
  2978. return HAL_TIMEOUT;
  2979. 8001400: 2003 movs r0, #3
  2980. 8001402: e7e7 b.n 80013d4 <HAL_RCC_OscConfig+0x58>
  2981. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2982. 8001404: b99b cbnz r3, 800142e <HAL_RCC_OscConfig+0xb2>
  2983. 8001406: 6823 ldr r3, [r4, #0]
  2984. 8001408: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  2985. 800140c: 6023 str r3, [r4, #0]
  2986. 800140e: 6823 ldr r3, [r4, #0]
  2987. 8001410: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  2988. 8001414: 6023 str r3, [r4, #0]
  2989. tickstart = HAL_GetTick();
  2990. 8001416: f7fe ff53 bl 80002c0 <HAL_GetTick>
  2991. 800141a: 4606 mov r6, r0
  2992. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  2993. 800141c: 6823 ldr r3, [r4, #0]
  2994. 800141e: 0399 lsls r1, r3, #14
  2995. 8001420: d5b2 bpl.n 8001388 <HAL_RCC_OscConfig+0xc>
  2996. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  2997. 8001422: f7fe ff4d bl 80002c0 <HAL_GetTick>
  2998. 8001426: 1b80 subs r0, r0, r6
  2999. 8001428: 2864 cmp r0, #100 ; 0x64
  3000. 800142a: d9f7 bls.n 800141c <HAL_RCC_OscConfig+0xa0>
  3001. 800142c: e7e8 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3002. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3003. 800142e: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  3004. 8001432: 6823 ldr r3, [r4, #0]
  3005. 8001434: d103 bne.n 800143e <HAL_RCC_OscConfig+0xc2>
  3006. 8001436: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  3007. 800143a: 6023 str r3, [r4, #0]
  3008. 800143c: e7d1 b.n 80013e2 <HAL_RCC_OscConfig+0x66>
  3009. 800143e: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  3010. 8001442: 6023 str r3, [r4, #0]
  3011. 8001444: 6823 ldr r3, [r4, #0]
  3012. 8001446: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  3013. 800144a: e7cd b.n 80013e8 <HAL_RCC_OscConfig+0x6c>
  3014. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  3015. 800144c: 4c67 ldr r4, [pc, #412] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  3016. 800144e: 6863 ldr r3, [r4, #4]
  3017. 8001450: f013 0f0c tst.w r3, #12
  3018. 8001454: d007 beq.n 8001466 <HAL_RCC_OscConfig+0xea>
  3019. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  3020. 8001456: 6863 ldr r3, [r4, #4]
  3021. 8001458: f003 030c and.w r3, r3, #12
  3022. 800145c: 2b08 cmp r3, #8
  3023. 800145e: d110 bne.n 8001482 <HAL_RCC_OscConfig+0x106>
  3024. 8001460: 6863 ldr r3, [r4, #4]
  3025. 8001462: 03da lsls r2, r3, #15
  3026. 8001464: d40d bmi.n 8001482 <HAL_RCC_OscConfig+0x106>
  3027. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  3028. 8001466: 6823 ldr r3, [r4, #0]
  3029. 8001468: 079b lsls r3, r3, #30
  3030. 800146a: d502 bpl.n 8001472 <HAL_RCC_OscConfig+0xf6>
  3031. 800146c: 692b ldr r3, [r5, #16]
  3032. 800146e: 2b01 cmp r3, #1
  3033. 8001470: d1af bne.n 80013d2 <HAL_RCC_OscConfig+0x56>
  3034. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  3035. 8001472: 6823 ldr r3, [r4, #0]
  3036. 8001474: 696a ldr r2, [r5, #20]
  3037. 8001476: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  3038. 800147a: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3039. 800147e: 6023 str r3, [r4, #0]
  3040. 8001480: e785 b.n 800138e <HAL_RCC_OscConfig+0x12>
  3041. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  3042. 8001482: 692a ldr r2, [r5, #16]
  3043. 8001484: 4b5a ldr r3, [pc, #360] ; (80015f0 <HAL_RCC_OscConfig+0x274>)
  3044. 8001486: b16a cbz r2, 80014a4 <HAL_RCC_OscConfig+0x128>
  3045. __HAL_RCC_HSI_ENABLE();
  3046. 8001488: 2201 movs r2, #1
  3047. 800148a: 601a str r2, [r3, #0]
  3048. tickstart = HAL_GetTick();
  3049. 800148c: f7fe ff18 bl 80002c0 <HAL_GetTick>
  3050. 8001490: 4606 mov r6, r0
  3051. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3052. 8001492: 6823 ldr r3, [r4, #0]
  3053. 8001494: 079f lsls r7, r3, #30
  3054. 8001496: d4ec bmi.n 8001472 <HAL_RCC_OscConfig+0xf6>
  3055. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3056. 8001498: f7fe ff12 bl 80002c0 <HAL_GetTick>
  3057. 800149c: 1b80 subs r0, r0, r6
  3058. 800149e: 2802 cmp r0, #2
  3059. 80014a0: d9f7 bls.n 8001492 <HAL_RCC_OscConfig+0x116>
  3060. 80014a2: e7ad b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3061. __HAL_RCC_HSI_DISABLE();
  3062. 80014a4: 601a str r2, [r3, #0]
  3063. tickstart = HAL_GetTick();
  3064. 80014a6: f7fe ff0b bl 80002c0 <HAL_GetTick>
  3065. 80014aa: 4606 mov r6, r0
  3066. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  3067. 80014ac: 6823 ldr r3, [r4, #0]
  3068. 80014ae: 0798 lsls r0, r3, #30
  3069. 80014b0: f57f af6d bpl.w 800138e <HAL_RCC_OscConfig+0x12>
  3070. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3071. 80014b4: f7fe ff04 bl 80002c0 <HAL_GetTick>
  3072. 80014b8: 1b80 subs r0, r0, r6
  3073. 80014ba: 2802 cmp r0, #2
  3074. 80014bc: d9f6 bls.n 80014ac <HAL_RCC_OscConfig+0x130>
  3075. 80014be: e79f b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3076. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  3077. 80014c0: 69aa ldr r2, [r5, #24]
  3078. 80014c2: 4c4a ldr r4, [pc, #296] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  3079. 80014c4: 4b4b ldr r3, [pc, #300] ; (80015f4 <HAL_RCC_OscConfig+0x278>)
  3080. 80014c6: b1da cbz r2, 8001500 <HAL_RCC_OscConfig+0x184>
  3081. __HAL_RCC_LSI_ENABLE();
  3082. 80014c8: 2201 movs r2, #1
  3083. 80014ca: 601a str r2, [r3, #0]
  3084. tickstart = HAL_GetTick();
  3085. 80014cc: f7fe fef8 bl 80002c0 <HAL_GetTick>
  3086. 80014d0: 4606 mov r6, r0
  3087. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  3088. 80014d2: 6a63 ldr r3, [r4, #36] ; 0x24
  3089. 80014d4: 079b lsls r3, r3, #30
  3090. 80014d6: d50d bpl.n 80014f4 <HAL_RCC_OscConfig+0x178>
  3091. * @param mdelay: specifies the delay time length, in milliseconds.
  3092. * @retval None
  3093. */
  3094. static void RCC_Delay(uint32_t mdelay)
  3095. {
  3096. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  3097. 80014d8: f44f 52fa mov.w r2, #8000 ; 0x1f40
  3098. 80014dc: 4b46 ldr r3, [pc, #280] ; (80015f8 <HAL_RCC_OscConfig+0x27c>)
  3099. 80014de: 681b ldr r3, [r3, #0]
  3100. 80014e0: fbb3 f3f2 udiv r3, r3, r2
  3101. 80014e4: 9301 str r3, [sp, #4]
  3102. \brief No Operation
  3103. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  3104. */
  3105. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  3106. {
  3107. __ASM volatile ("nop");
  3108. 80014e6: bf00 nop
  3109. do
  3110. {
  3111. __NOP();
  3112. }
  3113. while (Delay --);
  3114. 80014e8: 9b01 ldr r3, [sp, #4]
  3115. 80014ea: 1e5a subs r2, r3, #1
  3116. 80014ec: 9201 str r2, [sp, #4]
  3117. 80014ee: 2b00 cmp r3, #0
  3118. 80014f0: d1f9 bne.n 80014e6 <HAL_RCC_OscConfig+0x16a>
  3119. 80014f2: e750 b.n 8001396 <HAL_RCC_OscConfig+0x1a>
  3120. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3121. 80014f4: f7fe fee4 bl 80002c0 <HAL_GetTick>
  3122. 80014f8: 1b80 subs r0, r0, r6
  3123. 80014fa: 2802 cmp r0, #2
  3124. 80014fc: d9e9 bls.n 80014d2 <HAL_RCC_OscConfig+0x156>
  3125. 80014fe: e77f b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3126. __HAL_RCC_LSI_DISABLE();
  3127. 8001500: 601a str r2, [r3, #0]
  3128. tickstart = HAL_GetTick();
  3129. 8001502: f7fe fedd bl 80002c0 <HAL_GetTick>
  3130. 8001506: 4606 mov r6, r0
  3131. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  3132. 8001508: 6a63 ldr r3, [r4, #36] ; 0x24
  3133. 800150a: 079f lsls r7, r3, #30
  3134. 800150c: f57f af43 bpl.w 8001396 <HAL_RCC_OscConfig+0x1a>
  3135. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3136. 8001510: f7fe fed6 bl 80002c0 <HAL_GetTick>
  3137. 8001514: 1b80 subs r0, r0, r6
  3138. 8001516: 2802 cmp r0, #2
  3139. 8001518: d9f6 bls.n 8001508 <HAL_RCC_OscConfig+0x18c>
  3140. 800151a: e771 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3141. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  3142. 800151c: 4c33 ldr r4, [pc, #204] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  3143. 800151e: 69e3 ldr r3, [r4, #28]
  3144. 8001520: 00d8 lsls r0, r3, #3
  3145. 8001522: d424 bmi.n 800156e <HAL_RCC_OscConfig+0x1f2>
  3146. pwrclkchanged = SET;
  3147. 8001524: 2701 movs r7, #1
  3148. __HAL_RCC_PWR_CLK_ENABLE();
  3149. 8001526: 69e3 ldr r3, [r4, #28]
  3150. 8001528: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  3151. 800152c: 61e3 str r3, [r4, #28]
  3152. 800152e: 69e3 ldr r3, [r4, #28]
  3153. 8001530: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  3154. 8001534: 9300 str r3, [sp, #0]
  3155. 8001536: 9b00 ldr r3, [sp, #0]
  3156. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3157. 8001538: 4e30 ldr r6, [pc, #192] ; (80015fc <HAL_RCC_OscConfig+0x280>)
  3158. 800153a: 6833 ldr r3, [r6, #0]
  3159. 800153c: 05d9 lsls r1, r3, #23
  3160. 800153e: d518 bpl.n 8001572 <HAL_RCC_OscConfig+0x1f6>
  3161. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3162. 8001540: 68eb ldr r3, [r5, #12]
  3163. 8001542: 2b01 cmp r3, #1
  3164. 8001544: d126 bne.n 8001594 <HAL_RCC_OscConfig+0x218>
  3165. 8001546: 6a23 ldr r3, [r4, #32]
  3166. 8001548: f043 0301 orr.w r3, r3, #1
  3167. 800154c: 6223 str r3, [r4, #32]
  3168. tickstart = HAL_GetTick();
  3169. 800154e: f7fe feb7 bl 80002c0 <HAL_GetTick>
  3170. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3171. 8001552: f241 3688 movw r6, #5000 ; 0x1388
  3172. tickstart = HAL_GetTick();
  3173. 8001556: 4680 mov r8, r0
  3174. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  3175. 8001558: 6a23 ldr r3, [r4, #32]
  3176. 800155a: 079b lsls r3, r3, #30
  3177. 800155c: d53f bpl.n 80015de <HAL_RCC_OscConfig+0x262>
  3178. if(pwrclkchanged == SET)
  3179. 800155e: 2f00 cmp r7, #0
  3180. 8001560: f43f af1d beq.w 800139e <HAL_RCC_OscConfig+0x22>
  3181. __HAL_RCC_PWR_CLK_DISABLE();
  3182. 8001564: 69e3 ldr r3, [r4, #28]
  3183. 8001566: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  3184. 800156a: 61e3 str r3, [r4, #28]
  3185. 800156c: e717 b.n 800139e <HAL_RCC_OscConfig+0x22>
  3186. FlagStatus pwrclkchanged = RESET;
  3187. 800156e: 2700 movs r7, #0
  3188. 8001570: e7e2 b.n 8001538 <HAL_RCC_OscConfig+0x1bc>
  3189. SET_BIT(PWR->CR, PWR_CR_DBP);
  3190. 8001572: 6833 ldr r3, [r6, #0]
  3191. 8001574: f443 7380 orr.w r3, r3, #256 ; 0x100
  3192. 8001578: 6033 str r3, [r6, #0]
  3193. tickstart = HAL_GetTick();
  3194. 800157a: f7fe fea1 bl 80002c0 <HAL_GetTick>
  3195. 800157e: 4680 mov r8, r0
  3196. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3197. 8001580: 6833 ldr r3, [r6, #0]
  3198. 8001582: 05da lsls r2, r3, #23
  3199. 8001584: d4dc bmi.n 8001540 <HAL_RCC_OscConfig+0x1c4>
  3200. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  3201. 8001586: f7fe fe9b bl 80002c0 <HAL_GetTick>
  3202. 800158a: eba0 0008 sub.w r0, r0, r8
  3203. 800158e: 2864 cmp r0, #100 ; 0x64
  3204. 8001590: d9f6 bls.n 8001580 <HAL_RCC_OscConfig+0x204>
  3205. 8001592: e735 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3206. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3207. 8001594: b9ab cbnz r3, 80015c2 <HAL_RCC_OscConfig+0x246>
  3208. 8001596: 6a23 ldr r3, [r4, #32]
  3209. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3210. 8001598: f241 3888 movw r8, #5000 ; 0x1388
  3211. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3212. 800159c: f023 0301 bic.w r3, r3, #1
  3213. 80015a0: 6223 str r3, [r4, #32]
  3214. 80015a2: 6a23 ldr r3, [r4, #32]
  3215. 80015a4: f023 0304 bic.w r3, r3, #4
  3216. 80015a8: 6223 str r3, [r4, #32]
  3217. tickstart = HAL_GetTick();
  3218. 80015aa: f7fe fe89 bl 80002c0 <HAL_GetTick>
  3219. 80015ae: 4606 mov r6, r0
  3220. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  3221. 80015b0: 6a23 ldr r3, [r4, #32]
  3222. 80015b2: 0798 lsls r0, r3, #30
  3223. 80015b4: d5d3 bpl.n 800155e <HAL_RCC_OscConfig+0x1e2>
  3224. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3225. 80015b6: f7fe fe83 bl 80002c0 <HAL_GetTick>
  3226. 80015ba: 1b80 subs r0, r0, r6
  3227. 80015bc: 4540 cmp r0, r8
  3228. 80015be: d9f7 bls.n 80015b0 <HAL_RCC_OscConfig+0x234>
  3229. 80015c0: e71e b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3230. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3231. 80015c2: 2b05 cmp r3, #5
  3232. 80015c4: 6a23 ldr r3, [r4, #32]
  3233. 80015c6: d103 bne.n 80015d0 <HAL_RCC_OscConfig+0x254>
  3234. 80015c8: f043 0304 orr.w r3, r3, #4
  3235. 80015cc: 6223 str r3, [r4, #32]
  3236. 80015ce: e7ba b.n 8001546 <HAL_RCC_OscConfig+0x1ca>
  3237. 80015d0: f023 0301 bic.w r3, r3, #1
  3238. 80015d4: 6223 str r3, [r4, #32]
  3239. 80015d6: 6a23 ldr r3, [r4, #32]
  3240. 80015d8: f023 0304 bic.w r3, r3, #4
  3241. 80015dc: e7b6 b.n 800154c <HAL_RCC_OscConfig+0x1d0>
  3242. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3243. 80015de: f7fe fe6f bl 80002c0 <HAL_GetTick>
  3244. 80015e2: eba0 0008 sub.w r0, r0, r8
  3245. 80015e6: 42b0 cmp r0, r6
  3246. 80015e8: d9b6 bls.n 8001558 <HAL_RCC_OscConfig+0x1dc>
  3247. 80015ea: e709 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3248. 80015ec: 40021000 .word 0x40021000
  3249. 80015f0: 42420000 .word 0x42420000
  3250. 80015f4: 42420480 .word 0x42420480
  3251. 80015f8: 20000214 .word 0x20000214
  3252. 80015fc: 40007000 .word 0x40007000
  3253. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3254. 8001600: 4c22 ldr r4, [pc, #136] ; (800168c <HAL_RCC_OscConfig+0x310>)
  3255. 8001602: 6863 ldr r3, [r4, #4]
  3256. 8001604: f003 030c and.w r3, r3, #12
  3257. 8001608: 2b08 cmp r3, #8
  3258. 800160a: f43f aee2 beq.w 80013d2 <HAL_RCC_OscConfig+0x56>
  3259. 800160e: 2300 movs r3, #0
  3260. 8001610: 4e1f ldr r6, [pc, #124] ; (8001690 <HAL_RCC_OscConfig+0x314>)
  3261. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3262. 8001612: 2a02 cmp r2, #2
  3263. __HAL_RCC_PLL_DISABLE();
  3264. 8001614: 6033 str r3, [r6, #0]
  3265. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3266. 8001616: d12b bne.n 8001670 <HAL_RCC_OscConfig+0x2f4>
  3267. tickstart = HAL_GetTick();
  3268. 8001618: f7fe fe52 bl 80002c0 <HAL_GetTick>
  3269. 800161c: 4607 mov r7, r0
  3270. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3271. 800161e: 6823 ldr r3, [r4, #0]
  3272. 8001620: 0199 lsls r1, r3, #6
  3273. 8001622: d41f bmi.n 8001664 <HAL_RCC_OscConfig+0x2e8>
  3274. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  3275. 8001624: 6a2b ldr r3, [r5, #32]
  3276. 8001626: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  3277. 800162a: d105 bne.n 8001638 <HAL_RCC_OscConfig+0x2bc>
  3278. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  3279. 800162c: 6862 ldr r2, [r4, #4]
  3280. 800162e: 68a9 ldr r1, [r5, #8]
  3281. 8001630: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  3282. 8001634: 430a orrs r2, r1
  3283. 8001636: 6062 str r2, [r4, #4]
  3284. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  3285. 8001638: 6a69 ldr r1, [r5, #36] ; 0x24
  3286. 800163a: 6862 ldr r2, [r4, #4]
  3287. 800163c: 430b orrs r3, r1
  3288. 800163e: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  3289. 8001642: 4313 orrs r3, r2
  3290. 8001644: 6063 str r3, [r4, #4]
  3291. __HAL_RCC_PLL_ENABLE();
  3292. 8001646: 2301 movs r3, #1
  3293. 8001648: 6033 str r3, [r6, #0]
  3294. tickstart = HAL_GetTick();
  3295. 800164a: f7fe fe39 bl 80002c0 <HAL_GetTick>
  3296. 800164e: 4605 mov r5, r0
  3297. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3298. 8001650: 6823 ldr r3, [r4, #0]
  3299. 8001652: 019a lsls r2, r3, #6
  3300. 8001654: f53f aea7 bmi.w 80013a6 <HAL_RCC_OscConfig+0x2a>
  3301. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3302. 8001658: f7fe fe32 bl 80002c0 <HAL_GetTick>
  3303. 800165c: 1b40 subs r0, r0, r5
  3304. 800165e: 2802 cmp r0, #2
  3305. 8001660: d9f6 bls.n 8001650 <HAL_RCC_OscConfig+0x2d4>
  3306. 8001662: e6cd b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3307. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3308. 8001664: f7fe fe2c bl 80002c0 <HAL_GetTick>
  3309. 8001668: 1bc0 subs r0, r0, r7
  3310. 800166a: 2802 cmp r0, #2
  3311. 800166c: d9d7 bls.n 800161e <HAL_RCC_OscConfig+0x2a2>
  3312. 800166e: e6c7 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3313. tickstart = HAL_GetTick();
  3314. 8001670: f7fe fe26 bl 80002c0 <HAL_GetTick>
  3315. 8001674: 4605 mov r5, r0
  3316. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3317. 8001676: 6823 ldr r3, [r4, #0]
  3318. 8001678: 019b lsls r3, r3, #6
  3319. 800167a: f57f ae94 bpl.w 80013a6 <HAL_RCC_OscConfig+0x2a>
  3320. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3321. 800167e: f7fe fe1f bl 80002c0 <HAL_GetTick>
  3322. 8001682: 1b40 subs r0, r0, r5
  3323. 8001684: 2802 cmp r0, #2
  3324. 8001686: d9f6 bls.n 8001676 <HAL_RCC_OscConfig+0x2fa>
  3325. 8001688: e6ba b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3326. 800168a: bf00 nop
  3327. 800168c: 40021000 .word 0x40021000
  3328. 8001690: 42420060 .word 0x42420060
  3329. 08001694 <HAL_RCC_GetSysClockFreq>:
  3330. {
  3331. 8001694: b530 push {r4, r5, lr}
  3332. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3333. 8001696: 4b19 ldr r3, [pc, #100] ; (80016fc <HAL_RCC_GetSysClockFreq+0x68>)
  3334. {
  3335. 8001698: b087 sub sp, #28
  3336. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3337. 800169a: ac02 add r4, sp, #8
  3338. 800169c: f103 0510 add.w r5, r3, #16
  3339. 80016a0: 4622 mov r2, r4
  3340. 80016a2: 6818 ldr r0, [r3, #0]
  3341. 80016a4: 6859 ldr r1, [r3, #4]
  3342. 80016a6: 3308 adds r3, #8
  3343. 80016a8: c203 stmia r2!, {r0, r1}
  3344. 80016aa: 42ab cmp r3, r5
  3345. 80016ac: 4614 mov r4, r2
  3346. 80016ae: d1f7 bne.n 80016a0 <HAL_RCC_GetSysClockFreq+0xc>
  3347. const uint8_t aPredivFactorTable[2] = {1, 2};
  3348. 80016b0: 2301 movs r3, #1
  3349. 80016b2: f88d 3004 strb.w r3, [sp, #4]
  3350. 80016b6: 2302 movs r3, #2
  3351. tmpreg = RCC->CFGR;
  3352. 80016b8: 4911 ldr r1, [pc, #68] ; (8001700 <HAL_RCC_GetSysClockFreq+0x6c>)
  3353. const uint8_t aPredivFactorTable[2] = {1, 2};
  3354. 80016ba: f88d 3005 strb.w r3, [sp, #5]
  3355. tmpreg = RCC->CFGR;
  3356. 80016be: 684b ldr r3, [r1, #4]
  3357. switch (tmpreg & RCC_CFGR_SWS)
  3358. 80016c0: f003 020c and.w r2, r3, #12
  3359. 80016c4: 2a08 cmp r2, #8
  3360. 80016c6: d117 bne.n 80016f8 <HAL_RCC_GetSysClockFreq+0x64>
  3361. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3362. 80016c8: f3c3 4283 ubfx r2, r3, #18, #4
  3363. 80016cc: a806 add r0, sp, #24
  3364. 80016ce: 4402 add r2, r0
  3365. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3366. 80016d0: 03db lsls r3, r3, #15
  3367. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3368. 80016d2: f812 2c10 ldrb.w r2, [r2, #-16]
  3369. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3370. 80016d6: d50c bpl.n 80016f2 <HAL_RCC_GetSysClockFreq+0x5e>
  3371. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3372. 80016d8: 684b ldr r3, [r1, #4]
  3373. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3374. 80016da: 480a ldr r0, [pc, #40] ; (8001704 <HAL_RCC_GetSysClockFreq+0x70>)
  3375. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3376. 80016dc: f3c3 4340 ubfx r3, r3, #17, #1
  3377. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3378. 80016e0: 4350 muls r0, r2
  3379. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3380. 80016e2: aa06 add r2, sp, #24
  3381. 80016e4: 4413 add r3, r2
  3382. 80016e6: f813 3c14 ldrb.w r3, [r3, #-20]
  3383. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3384. 80016ea: fbb0 f0f3 udiv r0, r0, r3
  3385. }
  3386. 80016ee: b007 add sp, #28
  3387. 80016f0: bd30 pop {r4, r5, pc}
  3388. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  3389. 80016f2: 4805 ldr r0, [pc, #20] ; (8001708 <HAL_RCC_GetSysClockFreq+0x74>)
  3390. 80016f4: 4350 muls r0, r2
  3391. 80016f6: e7fa b.n 80016ee <HAL_RCC_GetSysClockFreq+0x5a>
  3392. sysclockfreq = HSE_VALUE;
  3393. 80016f8: 4802 ldr r0, [pc, #8] ; (8001704 <HAL_RCC_GetSysClockFreq+0x70>)
  3394. return sysclockfreq;
  3395. 80016fa: e7f8 b.n 80016ee <HAL_RCC_GetSysClockFreq+0x5a>
  3396. 80016fc: 080045e0 .word 0x080045e0
  3397. 8001700: 40021000 .word 0x40021000
  3398. 8001704: 007a1200 .word 0x007a1200
  3399. 8001708: 003d0900 .word 0x003d0900
  3400. 0800170c <HAL_RCC_ClockConfig>:
  3401. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3402. 800170c: 4a54 ldr r2, [pc, #336] ; (8001860 <HAL_RCC_ClockConfig+0x154>)
  3403. {
  3404. 800170e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3405. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3406. 8001712: 6813 ldr r3, [r2, #0]
  3407. {
  3408. 8001714: 4605 mov r5, r0
  3409. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3410. 8001716: f003 0307 and.w r3, r3, #7
  3411. 800171a: 428b cmp r3, r1
  3412. {
  3413. 800171c: 460e mov r6, r1
  3414. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3415. 800171e: d32a bcc.n 8001776 <HAL_RCC_ClockConfig+0x6a>
  3416. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  3417. 8001720: 6829 ldr r1, [r5, #0]
  3418. 8001722: 078c lsls r4, r1, #30
  3419. 8001724: d434 bmi.n 8001790 <HAL_RCC_ClockConfig+0x84>
  3420. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  3421. 8001726: 07ca lsls r2, r1, #31
  3422. 8001728: d447 bmi.n 80017ba <HAL_RCC_ClockConfig+0xae>
  3423. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  3424. 800172a: 4a4d ldr r2, [pc, #308] ; (8001860 <HAL_RCC_ClockConfig+0x154>)
  3425. 800172c: 6813 ldr r3, [r2, #0]
  3426. 800172e: f003 0307 and.w r3, r3, #7
  3427. 8001732: 429e cmp r6, r3
  3428. 8001734: f0c0 8082 bcc.w 800183c <HAL_RCC_ClockConfig+0x130>
  3429. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3430. 8001738: 682a ldr r2, [r5, #0]
  3431. 800173a: 4c4a ldr r4, [pc, #296] ; (8001864 <HAL_RCC_ClockConfig+0x158>)
  3432. 800173c: f012 0f04 tst.w r2, #4
  3433. 8001740: f040 8087 bne.w 8001852 <HAL_RCC_ClockConfig+0x146>
  3434. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3435. 8001744: 0713 lsls r3, r2, #28
  3436. 8001746: d506 bpl.n 8001756 <HAL_RCC_ClockConfig+0x4a>
  3437. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  3438. 8001748: 6863 ldr r3, [r4, #4]
  3439. 800174a: 692a ldr r2, [r5, #16]
  3440. 800174c: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  3441. 8001750: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3442. 8001754: 6063 str r3, [r4, #4]
  3443. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  3444. 8001756: f7ff ff9d bl 8001694 <HAL_RCC_GetSysClockFreq>
  3445. 800175a: 6863 ldr r3, [r4, #4]
  3446. 800175c: 4a42 ldr r2, [pc, #264] ; (8001868 <HAL_RCC_ClockConfig+0x15c>)
  3447. 800175e: f3c3 1303 ubfx r3, r3, #4, #4
  3448. 8001762: 5cd3 ldrb r3, [r2, r3]
  3449. 8001764: 40d8 lsrs r0, r3
  3450. 8001766: 4b41 ldr r3, [pc, #260] ; (800186c <HAL_RCC_ClockConfig+0x160>)
  3451. 8001768: 6018 str r0, [r3, #0]
  3452. HAL_InitTick (TICK_INT_PRIORITY);
  3453. 800176a: 2000 movs r0, #0
  3454. 800176c: f7fe fd66 bl 800023c <HAL_InitTick>
  3455. return HAL_OK;
  3456. 8001770: 2000 movs r0, #0
  3457. }
  3458. 8001772: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3459. __HAL_FLASH_SET_LATENCY(FLatency);
  3460. 8001776: 6813 ldr r3, [r2, #0]
  3461. 8001778: f023 0307 bic.w r3, r3, #7
  3462. 800177c: 430b orrs r3, r1
  3463. 800177e: 6013 str r3, [r2, #0]
  3464. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  3465. 8001780: 6813 ldr r3, [r2, #0]
  3466. 8001782: f003 0307 and.w r3, r3, #7
  3467. 8001786: 4299 cmp r1, r3
  3468. 8001788: d0ca beq.n 8001720 <HAL_RCC_ClockConfig+0x14>
  3469. return HAL_ERROR;
  3470. 800178a: 2001 movs r0, #1
  3471. 800178c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3472. 8001790: 4b34 ldr r3, [pc, #208] ; (8001864 <HAL_RCC_ClockConfig+0x158>)
  3473. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3474. 8001792: f011 0f04 tst.w r1, #4
  3475. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  3476. 8001796: bf1e ittt ne
  3477. 8001798: 685a ldrne r2, [r3, #4]
  3478. 800179a: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  3479. 800179e: 605a strne r2, [r3, #4]
  3480. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3481. 80017a0: 0708 lsls r0, r1, #28
  3482. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  3483. 80017a2: bf42 ittt mi
  3484. 80017a4: 685a ldrmi r2, [r3, #4]
  3485. 80017a6: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  3486. 80017aa: 605a strmi r2, [r3, #4]
  3487. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  3488. 80017ac: 685a ldr r2, [r3, #4]
  3489. 80017ae: 68a8 ldr r0, [r5, #8]
  3490. 80017b0: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  3491. 80017b4: 4302 orrs r2, r0
  3492. 80017b6: 605a str r2, [r3, #4]
  3493. 80017b8: e7b5 b.n 8001726 <HAL_RCC_ClockConfig+0x1a>
  3494. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3495. 80017ba: 686a ldr r2, [r5, #4]
  3496. 80017bc: 4c29 ldr r4, [pc, #164] ; (8001864 <HAL_RCC_ClockConfig+0x158>)
  3497. 80017be: 2a01 cmp r2, #1
  3498. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3499. 80017c0: 6823 ldr r3, [r4, #0]
  3500. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3501. 80017c2: d11c bne.n 80017fe <HAL_RCC_ClockConfig+0xf2>
  3502. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3503. 80017c4: f413 3f00 tst.w r3, #131072 ; 0x20000
  3504. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3505. 80017c8: d0df beq.n 800178a <HAL_RCC_ClockConfig+0x7e>
  3506. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3507. 80017ca: 6863 ldr r3, [r4, #4]
  3508. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3509. 80017cc: f241 3888 movw r8, #5000 ; 0x1388
  3510. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3511. 80017d0: f023 0303 bic.w r3, r3, #3
  3512. 80017d4: 4313 orrs r3, r2
  3513. 80017d6: 6063 str r3, [r4, #4]
  3514. tickstart = HAL_GetTick();
  3515. 80017d8: f7fe fd72 bl 80002c0 <HAL_GetTick>
  3516. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3517. 80017dc: 686b ldr r3, [r5, #4]
  3518. tickstart = HAL_GetTick();
  3519. 80017de: 4607 mov r7, r0
  3520. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3521. 80017e0: 2b01 cmp r3, #1
  3522. 80017e2: d114 bne.n 800180e <HAL_RCC_ClockConfig+0x102>
  3523. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  3524. 80017e4: 6863 ldr r3, [r4, #4]
  3525. 80017e6: f003 030c and.w r3, r3, #12
  3526. 80017ea: 2b04 cmp r3, #4
  3527. 80017ec: d09d beq.n 800172a <HAL_RCC_ClockConfig+0x1e>
  3528. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3529. 80017ee: f7fe fd67 bl 80002c0 <HAL_GetTick>
  3530. 80017f2: 1bc0 subs r0, r0, r7
  3531. 80017f4: 4540 cmp r0, r8
  3532. 80017f6: d9f5 bls.n 80017e4 <HAL_RCC_ClockConfig+0xd8>
  3533. return HAL_TIMEOUT;
  3534. 80017f8: 2003 movs r0, #3
  3535. 80017fa: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3536. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3537. 80017fe: 2a02 cmp r2, #2
  3538. 8001800: d102 bne.n 8001808 <HAL_RCC_ClockConfig+0xfc>
  3539. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3540. 8001802: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  3541. 8001806: e7df b.n 80017c8 <HAL_RCC_ClockConfig+0xbc>
  3542. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3543. 8001808: f013 0f02 tst.w r3, #2
  3544. 800180c: e7dc b.n 80017c8 <HAL_RCC_ClockConfig+0xbc>
  3545. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3546. 800180e: 2b02 cmp r3, #2
  3547. 8001810: d10f bne.n 8001832 <HAL_RCC_ClockConfig+0x126>
  3548. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3549. 8001812: 6863 ldr r3, [r4, #4]
  3550. 8001814: f003 030c and.w r3, r3, #12
  3551. 8001818: 2b08 cmp r3, #8
  3552. 800181a: d086 beq.n 800172a <HAL_RCC_ClockConfig+0x1e>
  3553. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3554. 800181c: f7fe fd50 bl 80002c0 <HAL_GetTick>
  3555. 8001820: 1bc0 subs r0, r0, r7
  3556. 8001822: 4540 cmp r0, r8
  3557. 8001824: d9f5 bls.n 8001812 <HAL_RCC_ClockConfig+0x106>
  3558. 8001826: e7e7 b.n 80017f8 <HAL_RCC_ClockConfig+0xec>
  3559. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3560. 8001828: f7fe fd4a bl 80002c0 <HAL_GetTick>
  3561. 800182c: 1bc0 subs r0, r0, r7
  3562. 800182e: 4540 cmp r0, r8
  3563. 8001830: d8e2 bhi.n 80017f8 <HAL_RCC_ClockConfig+0xec>
  3564. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  3565. 8001832: 6863 ldr r3, [r4, #4]
  3566. 8001834: f013 0f0c tst.w r3, #12
  3567. 8001838: d1f6 bne.n 8001828 <HAL_RCC_ClockConfig+0x11c>
  3568. 800183a: e776 b.n 800172a <HAL_RCC_ClockConfig+0x1e>
  3569. __HAL_FLASH_SET_LATENCY(FLatency);
  3570. 800183c: 6813 ldr r3, [r2, #0]
  3571. 800183e: f023 0307 bic.w r3, r3, #7
  3572. 8001842: 4333 orrs r3, r6
  3573. 8001844: 6013 str r3, [r2, #0]
  3574. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  3575. 8001846: 6813 ldr r3, [r2, #0]
  3576. 8001848: f003 0307 and.w r3, r3, #7
  3577. 800184c: 429e cmp r6, r3
  3578. 800184e: d19c bne.n 800178a <HAL_RCC_ClockConfig+0x7e>
  3579. 8001850: e772 b.n 8001738 <HAL_RCC_ClockConfig+0x2c>
  3580. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  3581. 8001852: 6863 ldr r3, [r4, #4]
  3582. 8001854: 68e9 ldr r1, [r5, #12]
  3583. 8001856: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  3584. 800185a: 430b orrs r3, r1
  3585. 800185c: 6063 str r3, [r4, #4]
  3586. 800185e: e771 b.n 8001744 <HAL_RCC_ClockConfig+0x38>
  3587. 8001860: 40022000 .word 0x40022000
  3588. 8001864: 40021000 .word 0x40021000
  3589. 8001868: 08004d35 .word 0x08004d35
  3590. 800186c: 20000214 .word 0x20000214
  3591. 08001870 <HAL_RCC_GetPCLK1Freq>:
  3592. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  3593. 8001870: 4b04 ldr r3, [pc, #16] ; (8001884 <HAL_RCC_GetPCLK1Freq+0x14>)
  3594. 8001872: 4a05 ldr r2, [pc, #20] ; (8001888 <HAL_RCC_GetPCLK1Freq+0x18>)
  3595. 8001874: 685b ldr r3, [r3, #4]
  3596. 8001876: f3c3 2302 ubfx r3, r3, #8, #3
  3597. 800187a: 5cd3 ldrb r3, [r2, r3]
  3598. 800187c: 4a03 ldr r2, [pc, #12] ; (800188c <HAL_RCC_GetPCLK1Freq+0x1c>)
  3599. 800187e: 6810 ldr r0, [r2, #0]
  3600. }
  3601. 8001880: 40d8 lsrs r0, r3
  3602. 8001882: 4770 bx lr
  3603. 8001884: 40021000 .word 0x40021000
  3604. 8001888: 08004d45 .word 0x08004d45
  3605. 800188c: 20000214 .word 0x20000214
  3606. 08001890 <HAL_RCC_GetPCLK2Freq>:
  3607. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  3608. 8001890: 4b04 ldr r3, [pc, #16] ; (80018a4 <HAL_RCC_GetPCLK2Freq+0x14>)
  3609. 8001892: 4a05 ldr r2, [pc, #20] ; (80018a8 <HAL_RCC_GetPCLK2Freq+0x18>)
  3610. 8001894: 685b ldr r3, [r3, #4]
  3611. 8001896: f3c3 23c2 ubfx r3, r3, #11, #3
  3612. 800189a: 5cd3 ldrb r3, [r2, r3]
  3613. 800189c: 4a03 ldr r2, [pc, #12] ; (80018ac <HAL_RCC_GetPCLK2Freq+0x1c>)
  3614. 800189e: 6810 ldr r0, [r2, #0]
  3615. }
  3616. 80018a0: 40d8 lsrs r0, r3
  3617. 80018a2: 4770 bx lr
  3618. 80018a4: 40021000 .word 0x40021000
  3619. 80018a8: 08004d45 .word 0x08004d45
  3620. 80018ac: 20000214 .word 0x20000214
  3621. 080018b0 <HAL_TIM_Base_Start_IT>:
  3622. {
  3623. /* Check the parameters */
  3624. assert_param(IS_TIM_INSTANCE(htim->Instance));
  3625. /* Enable the TIM Update interrupt */
  3626. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3627. 80018b0: 6803 ldr r3, [r0, #0]
  3628. /* Enable the Peripheral */
  3629. __HAL_TIM_ENABLE(htim);
  3630. /* Return function status */
  3631. return HAL_OK;
  3632. }
  3633. 80018b2: 2000 movs r0, #0
  3634. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3635. 80018b4: 68da ldr r2, [r3, #12]
  3636. 80018b6: f042 0201 orr.w r2, r2, #1
  3637. 80018ba: 60da str r2, [r3, #12]
  3638. __HAL_TIM_ENABLE(htim);
  3639. 80018bc: 681a ldr r2, [r3, #0]
  3640. 80018be: f042 0201 orr.w r2, r2, #1
  3641. 80018c2: 601a str r2, [r3, #0]
  3642. }
  3643. 80018c4: 4770 bx lr
  3644. 080018c6 <HAL_TIM_OC_DelayElapsedCallback>:
  3645. 80018c6: 4770 bx lr
  3646. 080018c8 <HAL_TIM_IC_CaptureCallback>:
  3647. 80018c8: 4770 bx lr
  3648. 080018ca <HAL_TIM_PWM_PulseFinishedCallback>:
  3649. 80018ca: 4770 bx lr
  3650. 080018cc <HAL_TIM_TriggerCallback>:
  3651. 80018cc: 4770 bx lr
  3652. 080018ce <HAL_TIM_IRQHandler>:
  3653. * @retval None
  3654. */
  3655. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  3656. {
  3657. /* Capture compare 1 event */
  3658. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3659. 80018ce: 6803 ldr r3, [r0, #0]
  3660. {
  3661. 80018d0: b510 push {r4, lr}
  3662. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3663. 80018d2: 691a ldr r2, [r3, #16]
  3664. {
  3665. 80018d4: 4604 mov r4, r0
  3666. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3667. 80018d6: 0791 lsls r1, r2, #30
  3668. 80018d8: d50e bpl.n 80018f8 <HAL_TIM_IRQHandler+0x2a>
  3669. {
  3670. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  3671. 80018da: 68da ldr r2, [r3, #12]
  3672. 80018dc: 0792 lsls r2, r2, #30
  3673. 80018de: d50b bpl.n 80018f8 <HAL_TIM_IRQHandler+0x2a>
  3674. {
  3675. {
  3676. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  3677. 80018e0: f06f 0202 mvn.w r2, #2
  3678. 80018e4: 611a str r2, [r3, #16]
  3679. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3680. 80018e6: 2201 movs r2, #1
  3681. /* Input capture event */
  3682. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3683. 80018e8: 699b ldr r3, [r3, #24]
  3684. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3685. 80018ea: 7702 strb r2, [r0, #28]
  3686. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3687. 80018ec: 079b lsls r3, r3, #30
  3688. 80018ee: d077 beq.n 80019e0 <HAL_TIM_IRQHandler+0x112>
  3689. {
  3690. HAL_TIM_IC_CaptureCallback(htim);
  3691. 80018f0: f7ff ffea bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3692. else
  3693. {
  3694. HAL_TIM_OC_DelayElapsedCallback(htim);
  3695. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3696. }
  3697. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3698. 80018f4: 2300 movs r3, #0
  3699. 80018f6: 7723 strb r3, [r4, #28]
  3700. }
  3701. }
  3702. }
  3703. /* Capture compare 2 event */
  3704. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  3705. 80018f8: 6823 ldr r3, [r4, #0]
  3706. 80018fa: 691a ldr r2, [r3, #16]
  3707. 80018fc: 0750 lsls r0, r2, #29
  3708. 80018fe: d510 bpl.n 8001922 <HAL_TIM_IRQHandler+0x54>
  3709. {
  3710. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  3711. 8001900: 68da ldr r2, [r3, #12]
  3712. 8001902: 0751 lsls r1, r2, #29
  3713. 8001904: d50d bpl.n 8001922 <HAL_TIM_IRQHandler+0x54>
  3714. {
  3715. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  3716. 8001906: f06f 0204 mvn.w r2, #4
  3717. 800190a: 611a str r2, [r3, #16]
  3718. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3719. 800190c: 2202 movs r2, #2
  3720. /* Input capture event */
  3721. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3722. 800190e: 699b ldr r3, [r3, #24]
  3723. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3724. 8001910: 7722 strb r2, [r4, #28]
  3725. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3726. 8001912: f413 7f40 tst.w r3, #768 ; 0x300
  3727. {
  3728. HAL_TIM_IC_CaptureCallback(htim);
  3729. 8001916: 4620 mov r0, r4
  3730. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3731. 8001918: d068 beq.n 80019ec <HAL_TIM_IRQHandler+0x11e>
  3732. HAL_TIM_IC_CaptureCallback(htim);
  3733. 800191a: f7ff ffd5 bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3734. else
  3735. {
  3736. HAL_TIM_OC_DelayElapsedCallback(htim);
  3737. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3738. }
  3739. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3740. 800191e: 2300 movs r3, #0
  3741. 8001920: 7723 strb r3, [r4, #28]
  3742. }
  3743. }
  3744. /* Capture compare 3 event */
  3745. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  3746. 8001922: 6823 ldr r3, [r4, #0]
  3747. 8001924: 691a ldr r2, [r3, #16]
  3748. 8001926: 0712 lsls r2, r2, #28
  3749. 8001928: d50f bpl.n 800194a <HAL_TIM_IRQHandler+0x7c>
  3750. {
  3751. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  3752. 800192a: 68da ldr r2, [r3, #12]
  3753. 800192c: 0710 lsls r0, r2, #28
  3754. 800192e: d50c bpl.n 800194a <HAL_TIM_IRQHandler+0x7c>
  3755. {
  3756. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  3757. 8001930: f06f 0208 mvn.w r2, #8
  3758. 8001934: 611a str r2, [r3, #16]
  3759. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3760. 8001936: 2204 movs r2, #4
  3761. /* Input capture event */
  3762. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3763. 8001938: 69db ldr r3, [r3, #28]
  3764. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3765. 800193a: 7722 strb r2, [r4, #28]
  3766. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3767. 800193c: 0799 lsls r1, r3, #30
  3768. {
  3769. HAL_TIM_IC_CaptureCallback(htim);
  3770. 800193e: 4620 mov r0, r4
  3771. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3772. 8001940: d05a beq.n 80019f8 <HAL_TIM_IRQHandler+0x12a>
  3773. HAL_TIM_IC_CaptureCallback(htim);
  3774. 8001942: f7ff ffc1 bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3775. else
  3776. {
  3777. HAL_TIM_OC_DelayElapsedCallback(htim);
  3778. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3779. }
  3780. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3781. 8001946: 2300 movs r3, #0
  3782. 8001948: 7723 strb r3, [r4, #28]
  3783. }
  3784. }
  3785. /* Capture compare 4 event */
  3786. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  3787. 800194a: 6823 ldr r3, [r4, #0]
  3788. 800194c: 691a ldr r2, [r3, #16]
  3789. 800194e: 06d2 lsls r2, r2, #27
  3790. 8001950: d510 bpl.n 8001974 <HAL_TIM_IRQHandler+0xa6>
  3791. {
  3792. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  3793. 8001952: 68da ldr r2, [r3, #12]
  3794. 8001954: 06d0 lsls r0, r2, #27
  3795. 8001956: d50d bpl.n 8001974 <HAL_TIM_IRQHandler+0xa6>
  3796. {
  3797. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  3798. 8001958: f06f 0210 mvn.w r2, #16
  3799. 800195c: 611a str r2, [r3, #16]
  3800. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3801. 800195e: 2208 movs r2, #8
  3802. /* Input capture event */
  3803. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3804. 8001960: 69db ldr r3, [r3, #28]
  3805. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3806. 8001962: 7722 strb r2, [r4, #28]
  3807. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3808. 8001964: f413 7f40 tst.w r3, #768 ; 0x300
  3809. {
  3810. HAL_TIM_IC_CaptureCallback(htim);
  3811. 8001968: 4620 mov r0, r4
  3812. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3813. 800196a: d04b beq.n 8001a04 <HAL_TIM_IRQHandler+0x136>
  3814. HAL_TIM_IC_CaptureCallback(htim);
  3815. 800196c: f7ff ffac bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3816. else
  3817. {
  3818. HAL_TIM_OC_DelayElapsedCallback(htim);
  3819. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3820. }
  3821. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3822. 8001970: 2300 movs r3, #0
  3823. 8001972: 7723 strb r3, [r4, #28]
  3824. }
  3825. }
  3826. /* TIM Update event */
  3827. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  3828. 8001974: 6823 ldr r3, [r4, #0]
  3829. 8001976: 691a ldr r2, [r3, #16]
  3830. 8001978: 07d1 lsls r1, r2, #31
  3831. 800197a: d508 bpl.n 800198e <HAL_TIM_IRQHandler+0xc0>
  3832. {
  3833. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  3834. 800197c: 68da ldr r2, [r3, #12]
  3835. 800197e: 07d2 lsls r2, r2, #31
  3836. 8001980: d505 bpl.n 800198e <HAL_TIM_IRQHandler+0xc0>
  3837. {
  3838. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3839. 8001982: f06f 0201 mvn.w r2, #1
  3840. HAL_TIM_PeriodElapsedCallback(htim);
  3841. 8001986: 4620 mov r0, r4
  3842. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3843. 8001988: 611a str r2, [r3, #16]
  3844. HAL_TIM_PeriodElapsedCallback(htim);
  3845. 800198a: f001 f9c9 bl 8002d20 <HAL_TIM_PeriodElapsedCallback>
  3846. }
  3847. }
  3848. /* TIM Break input event */
  3849. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  3850. 800198e: 6823 ldr r3, [r4, #0]
  3851. 8001990: 691a ldr r2, [r3, #16]
  3852. 8001992: 0610 lsls r0, r2, #24
  3853. 8001994: d508 bpl.n 80019a8 <HAL_TIM_IRQHandler+0xda>
  3854. {
  3855. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  3856. 8001996: 68da ldr r2, [r3, #12]
  3857. 8001998: 0611 lsls r1, r2, #24
  3858. 800199a: d505 bpl.n 80019a8 <HAL_TIM_IRQHandler+0xda>
  3859. {
  3860. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3861. 800199c: f06f 0280 mvn.w r2, #128 ; 0x80
  3862. HAL_TIMEx_BreakCallback(htim);
  3863. 80019a0: 4620 mov r0, r4
  3864. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3865. 80019a2: 611a str r2, [r3, #16]
  3866. HAL_TIMEx_BreakCallback(htim);
  3867. 80019a4: f000 f8bf bl 8001b26 <HAL_TIMEx_BreakCallback>
  3868. }
  3869. }
  3870. /* TIM Trigger detection event */
  3871. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  3872. 80019a8: 6823 ldr r3, [r4, #0]
  3873. 80019aa: 691a ldr r2, [r3, #16]
  3874. 80019ac: 0652 lsls r2, r2, #25
  3875. 80019ae: d508 bpl.n 80019c2 <HAL_TIM_IRQHandler+0xf4>
  3876. {
  3877. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  3878. 80019b0: 68da ldr r2, [r3, #12]
  3879. 80019b2: 0650 lsls r0, r2, #25
  3880. 80019b4: d505 bpl.n 80019c2 <HAL_TIM_IRQHandler+0xf4>
  3881. {
  3882. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3883. 80019b6: f06f 0240 mvn.w r2, #64 ; 0x40
  3884. HAL_TIM_TriggerCallback(htim);
  3885. 80019ba: 4620 mov r0, r4
  3886. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3887. 80019bc: 611a str r2, [r3, #16]
  3888. HAL_TIM_TriggerCallback(htim);
  3889. 80019be: f7ff ff85 bl 80018cc <HAL_TIM_TriggerCallback>
  3890. }
  3891. }
  3892. /* TIM commutation event */
  3893. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  3894. 80019c2: 6823 ldr r3, [r4, #0]
  3895. 80019c4: 691a ldr r2, [r3, #16]
  3896. 80019c6: 0691 lsls r1, r2, #26
  3897. 80019c8: d522 bpl.n 8001a10 <HAL_TIM_IRQHandler+0x142>
  3898. {
  3899. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  3900. 80019ca: 68da ldr r2, [r3, #12]
  3901. 80019cc: 0692 lsls r2, r2, #26
  3902. 80019ce: d51f bpl.n 8001a10 <HAL_TIM_IRQHandler+0x142>
  3903. {
  3904. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  3905. 80019d0: f06f 0220 mvn.w r2, #32
  3906. HAL_TIMEx_CommutationCallback(htim);
  3907. 80019d4: 4620 mov r0, r4
  3908. }
  3909. }
  3910. }
  3911. 80019d6: e8bd 4010 ldmia.w sp!, {r4, lr}
  3912. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  3913. 80019da: 611a str r2, [r3, #16]
  3914. HAL_TIMEx_CommutationCallback(htim);
  3915. 80019dc: f000 b8a2 b.w 8001b24 <HAL_TIMEx_CommutationCallback>
  3916. HAL_TIM_OC_DelayElapsedCallback(htim);
  3917. 80019e0: f7ff ff71 bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3918. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3919. 80019e4: 4620 mov r0, r4
  3920. 80019e6: f7ff ff70 bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3921. 80019ea: e783 b.n 80018f4 <HAL_TIM_IRQHandler+0x26>
  3922. HAL_TIM_OC_DelayElapsedCallback(htim);
  3923. 80019ec: f7ff ff6b bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3924. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3925. 80019f0: 4620 mov r0, r4
  3926. 80019f2: f7ff ff6a bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3927. 80019f6: e792 b.n 800191e <HAL_TIM_IRQHandler+0x50>
  3928. HAL_TIM_OC_DelayElapsedCallback(htim);
  3929. 80019f8: f7ff ff65 bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3930. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3931. 80019fc: 4620 mov r0, r4
  3932. 80019fe: f7ff ff64 bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3933. 8001a02: e7a0 b.n 8001946 <HAL_TIM_IRQHandler+0x78>
  3934. HAL_TIM_OC_DelayElapsedCallback(htim);
  3935. 8001a04: f7ff ff5f bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3936. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3937. 8001a08: 4620 mov r0, r4
  3938. 8001a0a: f7ff ff5e bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3939. 8001a0e: e7af b.n 8001970 <HAL_TIM_IRQHandler+0xa2>
  3940. 8001a10: bd10 pop {r4, pc}
  3941. ...
  3942. 08001a14 <TIM_Base_SetConfig>:
  3943. {
  3944. uint32_t tmpcr1 = 0U;
  3945. tmpcr1 = TIMx->CR1;
  3946. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  3947. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3948. 8001a14: 4a24 ldr r2, [pc, #144] ; (8001aa8 <TIM_Base_SetConfig+0x94>)
  3949. tmpcr1 = TIMx->CR1;
  3950. 8001a16: 6803 ldr r3, [r0, #0]
  3951. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3952. 8001a18: 4290 cmp r0, r2
  3953. 8001a1a: d012 beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3954. 8001a1c: f502 6200 add.w r2, r2, #2048 ; 0x800
  3955. 8001a20: 4290 cmp r0, r2
  3956. 8001a22: d00e beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3957. 8001a24: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3958. 8001a28: d00b beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3959. 8001a2a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3960. 8001a2e: 4290 cmp r0, r2
  3961. 8001a30: d007 beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3962. 8001a32: f502 6280 add.w r2, r2, #1024 ; 0x400
  3963. 8001a36: 4290 cmp r0, r2
  3964. 8001a38: d003 beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3965. 8001a3a: f502 6280 add.w r2, r2, #1024 ; 0x400
  3966. 8001a3e: 4290 cmp r0, r2
  3967. 8001a40: d11d bne.n 8001a7e <TIM_Base_SetConfig+0x6a>
  3968. {
  3969. /* Select the Counter Mode */
  3970. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3971. tmpcr1 |= Structure->CounterMode;
  3972. 8001a42: 684a ldr r2, [r1, #4]
  3973. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3974. 8001a44: f023 0370 bic.w r3, r3, #112 ; 0x70
  3975. tmpcr1 |= Structure->CounterMode;
  3976. 8001a48: 4313 orrs r3, r2
  3977. }
  3978. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  3979. 8001a4a: 4a17 ldr r2, [pc, #92] ; (8001aa8 <TIM_Base_SetConfig+0x94>)
  3980. 8001a4c: 4290 cmp r0, r2
  3981. 8001a4e: d012 beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3982. 8001a50: f502 6200 add.w r2, r2, #2048 ; 0x800
  3983. 8001a54: 4290 cmp r0, r2
  3984. 8001a56: d00e beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3985. 8001a58: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3986. 8001a5c: d00b beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3987. 8001a5e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3988. 8001a62: 4290 cmp r0, r2
  3989. 8001a64: d007 beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3990. 8001a66: f502 6280 add.w r2, r2, #1024 ; 0x400
  3991. 8001a6a: 4290 cmp r0, r2
  3992. 8001a6c: d003 beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3993. 8001a6e: f502 6280 add.w r2, r2, #1024 ; 0x400
  3994. 8001a72: 4290 cmp r0, r2
  3995. 8001a74: d103 bne.n 8001a7e <TIM_Base_SetConfig+0x6a>
  3996. {
  3997. /* Set the clock division */
  3998. tmpcr1 &= ~TIM_CR1_CKD;
  3999. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  4000. 8001a76: 68ca ldr r2, [r1, #12]
  4001. tmpcr1 &= ~TIM_CR1_CKD;
  4002. 8001a78: f423 7340 bic.w r3, r3, #768 ; 0x300
  4003. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  4004. 8001a7c: 4313 orrs r3, r2
  4005. }
  4006. /* Set the auto-reload preload */
  4007. tmpcr1 &= ~TIM_CR1_ARPE;
  4008. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  4009. 8001a7e: 694a ldr r2, [r1, #20]
  4010. tmpcr1 &= ~TIM_CR1_ARPE;
  4011. 8001a80: f023 0380 bic.w r3, r3, #128 ; 0x80
  4012. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  4013. 8001a84: 4313 orrs r3, r2
  4014. TIMx->CR1 = tmpcr1;
  4015. 8001a86: 6003 str r3, [r0, #0]
  4016. /* Set the Autoreload value */
  4017. TIMx->ARR = (uint32_t)Structure->Period ;
  4018. 8001a88: 688b ldr r3, [r1, #8]
  4019. 8001a8a: 62c3 str r3, [r0, #44] ; 0x2c
  4020. /* Set the Prescaler value */
  4021. TIMx->PSC = (uint32_t)Structure->Prescaler;
  4022. 8001a8c: 680b ldr r3, [r1, #0]
  4023. 8001a8e: 6283 str r3, [r0, #40] ; 0x28
  4024. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  4025. 8001a90: 4b05 ldr r3, [pc, #20] ; (8001aa8 <TIM_Base_SetConfig+0x94>)
  4026. 8001a92: 4298 cmp r0, r3
  4027. 8001a94: d003 beq.n 8001a9e <TIM_Base_SetConfig+0x8a>
  4028. 8001a96: f503 6300 add.w r3, r3, #2048 ; 0x800
  4029. 8001a9a: 4298 cmp r0, r3
  4030. 8001a9c: d101 bne.n 8001aa2 <TIM_Base_SetConfig+0x8e>
  4031. {
  4032. /* Set the Repetition Counter value */
  4033. TIMx->RCR = Structure->RepetitionCounter;
  4034. 8001a9e: 690b ldr r3, [r1, #16]
  4035. 8001aa0: 6303 str r3, [r0, #48] ; 0x30
  4036. }
  4037. /* Generate an update event to reload the Prescaler
  4038. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  4039. TIMx->EGR = TIM_EGR_UG;
  4040. 8001aa2: 2301 movs r3, #1
  4041. 8001aa4: 6143 str r3, [r0, #20]
  4042. 8001aa6: 4770 bx lr
  4043. 8001aa8: 40012c00 .word 0x40012c00
  4044. 08001aac <HAL_TIM_Base_Init>:
  4045. {
  4046. 8001aac: b510 push {r4, lr}
  4047. if(htim == NULL)
  4048. 8001aae: 4604 mov r4, r0
  4049. 8001ab0: b1a0 cbz r0, 8001adc <HAL_TIM_Base_Init+0x30>
  4050. if(htim->State == HAL_TIM_STATE_RESET)
  4051. 8001ab2: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  4052. 8001ab6: f003 02ff and.w r2, r3, #255 ; 0xff
  4053. 8001aba: b91b cbnz r3, 8001ac4 <HAL_TIM_Base_Init+0x18>
  4054. htim->Lock = HAL_UNLOCKED;
  4055. 8001abc: f880 203c strb.w r2, [r0, #60] ; 0x3c
  4056. HAL_TIM_Base_MspInit(htim);
  4057. 8001ac0: f001 fac2 bl 8003048 <HAL_TIM_Base_MspInit>
  4058. htim->State= HAL_TIM_STATE_BUSY;
  4059. 8001ac4: 2302 movs r3, #2
  4060. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  4061. 8001ac6: 6820 ldr r0, [r4, #0]
  4062. htim->State= HAL_TIM_STATE_BUSY;
  4063. 8001ac8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  4064. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  4065. 8001acc: 1d21 adds r1, r4, #4
  4066. 8001ace: f7ff ffa1 bl 8001a14 <TIM_Base_SetConfig>
  4067. htim->State= HAL_TIM_STATE_READY;
  4068. 8001ad2: 2301 movs r3, #1
  4069. return HAL_OK;
  4070. 8001ad4: 2000 movs r0, #0
  4071. htim->State= HAL_TIM_STATE_READY;
  4072. 8001ad6: f884 303d strb.w r3, [r4, #61] ; 0x3d
  4073. return HAL_OK;
  4074. 8001ada: bd10 pop {r4, pc}
  4075. return HAL_ERROR;
  4076. 8001adc: 2001 movs r0, #1
  4077. }
  4078. 8001ade: bd10 pop {r4, pc}
  4079. 08001ae0 <HAL_TIMEx_MasterConfigSynchronization>:
  4080. /* Check the parameters */
  4081. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  4082. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  4083. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  4084. __HAL_LOCK(htim);
  4085. 8001ae0: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  4086. {
  4087. 8001ae4: b510 push {r4, lr}
  4088. __HAL_LOCK(htim);
  4089. 8001ae6: 2b01 cmp r3, #1
  4090. 8001ae8: f04f 0302 mov.w r3, #2
  4091. 8001aec: d018 beq.n 8001b20 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  4092. htim->State = HAL_TIM_STATE_BUSY;
  4093. 8001aee: f880 303d strb.w r3, [r0, #61] ; 0x3d
  4094. /* Reset the MMS Bits */
  4095. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  4096. 8001af2: 6803 ldr r3, [r0, #0]
  4097. /* Select the TRGO source */
  4098. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  4099. 8001af4: 680c ldr r4, [r1, #0]
  4100. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  4101. 8001af6: 685a ldr r2, [r3, #4]
  4102. /* Reset the MSM Bit */
  4103. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  4104. /* Set or Reset the MSM Bit */
  4105. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  4106. 8001af8: 6849 ldr r1, [r1, #4]
  4107. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  4108. 8001afa: f022 0270 bic.w r2, r2, #112 ; 0x70
  4109. 8001afe: 605a str r2, [r3, #4]
  4110. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  4111. 8001b00: 685a ldr r2, [r3, #4]
  4112. 8001b02: 4322 orrs r2, r4
  4113. 8001b04: 605a str r2, [r3, #4]
  4114. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  4115. 8001b06: 689a ldr r2, [r3, #8]
  4116. 8001b08: f022 0280 bic.w r2, r2, #128 ; 0x80
  4117. 8001b0c: 609a str r2, [r3, #8]
  4118. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  4119. 8001b0e: 689a ldr r2, [r3, #8]
  4120. 8001b10: 430a orrs r2, r1
  4121. 8001b12: 609a str r2, [r3, #8]
  4122. htim->State = HAL_TIM_STATE_READY;
  4123. 8001b14: 2301 movs r3, #1
  4124. 8001b16: f880 303d strb.w r3, [r0, #61] ; 0x3d
  4125. __HAL_UNLOCK(htim);
  4126. 8001b1a: 2300 movs r3, #0
  4127. 8001b1c: f880 303c strb.w r3, [r0, #60] ; 0x3c
  4128. __HAL_LOCK(htim);
  4129. 8001b20: 4618 mov r0, r3
  4130. return HAL_OK;
  4131. }
  4132. 8001b22: bd10 pop {r4, pc}
  4133. 08001b24 <HAL_TIMEx_CommutationCallback>:
  4134. 8001b24: 4770 bx lr
  4135. 08001b26 <HAL_TIMEx_BreakCallback>:
  4136. * @brief Hall Break detection callback in non blocking mode
  4137. * @param htim : TIM handle
  4138. * @retval None
  4139. */
  4140. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  4141. {
  4142. 8001b26: 4770 bx lr
  4143. 08001b28 <UART_EndRxTransfer>:
  4144. * @retval None
  4145. */
  4146. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  4147. {
  4148. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  4149. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  4150. 8001b28: 6803 ldr r3, [r0, #0]
  4151. 8001b2a: 68da ldr r2, [r3, #12]
  4152. 8001b2c: f422 7290 bic.w r2, r2, #288 ; 0x120
  4153. 8001b30: 60da str r2, [r3, #12]
  4154. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4155. 8001b32: 695a ldr r2, [r3, #20]
  4156. 8001b34: f022 0201 bic.w r2, r2, #1
  4157. 8001b38: 615a str r2, [r3, #20]
  4158. /* At end of Rx process, restore huart->RxState to Ready */
  4159. huart->RxState = HAL_UART_STATE_READY;
  4160. 8001b3a: 2320 movs r3, #32
  4161. 8001b3c: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4162. 8001b40: 4770 bx lr
  4163. ...
  4164. 08001b44 <UART_SetConfig>:
  4165. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  4166. * the configuration information for the specified UART module.
  4167. * @retval None
  4168. */
  4169. static void UART_SetConfig(UART_HandleTypeDef *huart)
  4170. {
  4171. 8001b44: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  4172. assert_param(IS_UART_MODE(huart->Init.Mode));
  4173. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  4174. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  4175. * to huart->Init.StopBits value */
  4176. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  4177. 8001b48: 6805 ldr r5, [r0, #0]
  4178. 8001b4a: 68c2 ldr r2, [r0, #12]
  4179. 8001b4c: 692b ldr r3, [r5, #16]
  4180. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  4181. MODIFY_REG(huart->Instance->CR1,
  4182. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  4183. tmpreg);
  4184. #else
  4185. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4186. 8001b4e: 6901 ldr r1, [r0, #16]
  4187. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  4188. 8001b50: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  4189. 8001b54: 4313 orrs r3, r2
  4190. 8001b56: 612b str r3, [r5, #16]
  4191. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4192. 8001b58: 6883 ldr r3, [r0, #8]
  4193. MODIFY_REG(huart->Instance->CR1,
  4194. 8001b5a: 68ea ldr r2, [r5, #12]
  4195. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4196. 8001b5c: 430b orrs r3, r1
  4197. 8001b5e: 6941 ldr r1, [r0, #20]
  4198. MODIFY_REG(huart->Instance->CR1,
  4199. 8001b60: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  4200. 8001b64: f022 020c bic.w r2, r2, #12
  4201. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4202. 8001b68: 430b orrs r3, r1
  4203. MODIFY_REG(huart->Instance->CR1,
  4204. 8001b6a: 4313 orrs r3, r2
  4205. 8001b6c: 60eb str r3, [r5, #12]
  4206. tmpreg);
  4207. #endif /* USART_CR1_OVER8 */
  4208. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  4209. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  4210. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  4211. 8001b6e: 696b ldr r3, [r5, #20]
  4212. 8001b70: 6982 ldr r2, [r0, #24]
  4213. 8001b72: f423 7340 bic.w r3, r3, #768 ; 0x300
  4214. 8001b76: 4313 orrs r3, r2
  4215. 8001b78: 616b str r3, [r5, #20]
  4216. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  4217. }
  4218. }
  4219. #else
  4220. /*-------------------------- USART BRR Configuration ---------------------*/
  4221. if(huart->Instance == USART1)
  4222. 8001b7a: 4b40 ldr r3, [pc, #256] ; (8001c7c <UART_SetConfig+0x138>)
  4223. {
  4224. 8001b7c: 4681 mov r9, r0
  4225. if(huart->Instance == USART1)
  4226. 8001b7e: 429d cmp r5, r3
  4227. 8001b80: f04f 0419 mov.w r4, #25
  4228. 8001b84: d146 bne.n 8001c14 <UART_SetConfig+0xd0>
  4229. {
  4230. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  4231. 8001b86: f7ff fe83 bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4232. 8001b8a: fb04 f300 mul.w r3, r4, r0
  4233. 8001b8e: f8d9 6004 ldr.w r6, [r9, #4]
  4234. 8001b92: f04f 0864 mov.w r8, #100 ; 0x64
  4235. 8001b96: 00b6 lsls r6, r6, #2
  4236. 8001b98: fbb3 f3f6 udiv r3, r3, r6
  4237. 8001b9c: fbb3 f3f8 udiv r3, r3, r8
  4238. 8001ba0: 011e lsls r6, r3, #4
  4239. 8001ba2: f7ff fe75 bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4240. 8001ba6: 4360 muls r0, r4
  4241. 8001ba8: f8d9 3004 ldr.w r3, [r9, #4]
  4242. 8001bac: 009b lsls r3, r3, #2
  4243. 8001bae: fbb0 f7f3 udiv r7, r0, r3
  4244. 8001bb2: f7ff fe6d bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4245. 8001bb6: 4360 muls r0, r4
  4246. 8001bb8: f8d9 3004 ldr.w r3, [r9, #4]
  4247. 8001bbc: 009b lsls r3, r3, #2
  4248. 8001bbe: fbb0 f3f3 udiv r3, r0, r3
  4249. 8001bc2: fbb3 f3f8 udiv r3, r3, r8
  4250. 8001bc6: fb08 7313 mls r3, r8, r3, r7
  4251. 8001bca: 011b lsls r3, r3, #4
  4252. 8001bcc: 3332 adds r3, #50 ; 0x32
  4253. 8001bce: fbb3 f3f8 udiv r3, r3, r8
  4254. 8001bd2: f003 07f0 and.w r7, r3, #240 ; 0xf0
  4255. 8001bd6: f7ff fe5b bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4256. 8001bda: 4360 muls r0, r4
  4257. 8001bdc: f8d9 2004 ldr.w r2, [r9, #4]
  4258. 8001be0: 0092 lsls r2, r2, #2
  4259. 8001be2: fbb0 faf2 udiv sl, r0, r2
  4260. 8001be6: f7ff fe53 bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4261. }
  4262. else
  4263. {
  4264. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  4265. 8001bea: 4360 muls r0, r4
  4266. 8001bec: f8d9 3004 ldr.w r3, [r9, #4]
  4267. 8001bf0: 009b lsls r3, r3, #2
  4268. 8001bf2: fbb0 f3f3 udiv r3, r0, r3
  4269. 8001bf6: fbb3 f3f8 udiv r3, r3, r8
  4270. 8001bfa: fb08 a313 mls r3, r8, r3, sl
  4271. 8001bfe: 011b lsls r3, r3, #4
  4272. 8001c00: 3332 adds r3, #50 ; 0x32
  4273. 8001c02: fbb3 f3f8 udiv r3, r3, r8
  4274. 8001c06: f003 030f and.w r3, r3, #15
  4275. 8001c0a: 433b orrs r3, r7
  4276. 8001c0c: 4433 add r3, r6
  4277. 8001c0e: 60ab str r3, [r5, #8]
  4278. 8001c10: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  4279. 8001c14: f7ff fe2c bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4280. 8001c18: fb04 f300 mul.w r3, r4, r0
  4281. 8001c1c: f8d9 6004 ldr.w r6, [r9, #4]
  4282. 8001c20: f04f 0864 mov.w r8, #100 ; 0x64
  4283. 8001c24: 00b6 lsls r6, r6, #2
  4284. 8001c26: fbb3 f3f6 udiv r3, r3, r6
  4285. 8001c2a: fbb3 f3f8 udiv r3, r3, r8
  4286. 8001c2e: 011e lsls r6, r3, #4
  4287. 8001c30: f7ff fe1e bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4288. 8001c34: 4360 muls r0, r4
  4289. 8001c36: f8d9 3004 ldr.w r3, [r9, #4]
  4290. 8001c3a: 009b lsls r3, r3, #2
  4291. 8001c3c: fbb0 f7f3 udiv r7, r0, r3
  4292. 8001c40: f7ff fe16 bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4293. 8001c44: 4360 muls r0, r4
  4294. 8001c46: f8d9 3004 ldr.w r3, [r9, #4]
  4295. 8001c4a: 009b lsls r3, r3, #2
  4296. 8001c4c: fbb0 f3f3 udiv r3, r0, r3
  4297. 8001c50: fbb3 f3f8 udiv r3, r3, r8
  4298. 8001c54: fb08 7313 mls r3, r8, r3, r7
  4299. 8001c58: 011b lsls r3, r3, #4
  4300. 8001c5a: 3332 adds r3, #50 ; 0x32
  4301. 8001c5c: fbb3 f3f8 udiv r3, r3, r8
  4302. 8001c60: f003 07f0 and.w r7, r3, #240 ; 0xf0
  4303. 8001c64: f7ff fe04 bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4304. 8001c68: 4360 muls r0, r4
  4305. 8001c6a: f8d9 2004 ldr.w r2, [r9, #4]
  4306. 8001c6e: 0092 lsls r2, r2, #2
  4307. 8001c70: fbb0 faf2 udiv sl, r0, r2
  4308. 8001c74: f7ff fdfc bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4309. 8001c78: e7b7 b.n 8001bea <UART_SetConfig+0xa6>
  4310. 8001c7a: bf00 nop
  4311. 8001c7c: 40013800 .word 0x40013800
  4312. 08001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  4313. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  4314. 8001c80: b5f8 push {r3, r4, r5, r6, r7, lr}
  4315. 8001c82: 4604 mov r4, r0
  4316. 8001c84: 460e mov r6, r1
  4317. 8001c86: 4617 mov r7, r2
  4318. 8001c88: 461d mov r5, r3
  4319. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  4320. 8001c8a: 6821 ldr r1, [r4, #0]
  4321. 8001c8c: 680b ldr r3, [r1, #0]
  4322. 8001c8e: ea36 0303 bics.w r3, r6, r3
  4323. 8001c92: d101 bne.n 8001c98 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  4324. return HAL_OK;
  4325. 8001c94: 2000 movs r0, #0
  4326. }
  4327. 8001c96: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4328. if(Timeout != HAL_MAX_DELAY)
  4329. 8001c98: 1c6b adds r3, r5, #1
  4330. 8001c9a: d0f7 beq.n 8001c8c <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  4331. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  4332. 8001c9c: b995 cbnz r5, 8001cc4 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  4333. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4334. 8001c9e: 6823 ldr r3, [r4, #0]
  4335. __HAL_UNLOCK(huart);
  4336. 8001ca0: 2003 movs r0, #3
  4337. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4338. 8001ca2: 68da ldr r2, [r3, #12]
  4339. 8001ca4: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  4340. 8001ca8: 60da str r2, [r3, #12]
  4341. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4342. 8001caa: 695a ldr r2, [r3, #20]
  4343. 8001cac: f022 0201 bic.w r2, r2, #1
  4344. 8001cb0: 615a str r2, [r3, #20]
  4345. huart->gState = HAL_UART_STATE_READY;
  4346. 8001cb2: 2320 movs r3, #32
  4347. 8001cb4: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4348. huart->RxState = HAL_UART_STATE_READY;
  4349. 8001cb8: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4350. __HAL_UNLOCK(huart);
  4351. 8001cbc: 2300 movs r3, #0
  4352. 8001cbe: f884 3038 strb.w r3, [r4, #56] ; 0x38
  4353. 8001cc2: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4354. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  4355. 8001cc4: f7fe fafc bl 80002c0 <HAL_GetTick>
  4356. 8001cc8: 1bc0 subs r0, r0, r7
  4357. 8001cca: 4285 cmp r5, r0
  4358. 8001ccc: d2dd bcs.n 8001c8a <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  4359. 8001cce: e7e6 b.n 8001c9e <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  4360. 08001cd0 <HAL_UART_Init>:
  4361. {
  4362. 8001cd0: b510 push {r4, lr}
  4363. if(huart == NULL)
  4364. 8001cd2: 4604 mov r4, r0
  4365. 8001cd4: b340 cbz r0, 8001d28 <HAL_UART_Init+0x58>
  4366. if(huart->gState == HAL_UART_STATE_RESET)
  4367. 8001cd6: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4368. 8001cda: f003 02ff and.w r2, r3, #255 ; 0xff
  4369. 8001cde: b91b cbnz r3, 8001ce8 <HAL_UART_Init+0x18>
  4370. huart->Lock = HAL_UNLOCKED;
  4371. 8001ce0: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4372. HAL_UART_MspInit(huart);
  4373. 8001ce4: f001 f9c4 bl 8003070 <HAL_UART_MspInit>
  4374. huart->gState = HAL_UART_STATE_BUSY;
  4375. 8001ce8: 2324 movs r3, #36 ; 0x24
  4376. __HAL_UART_DISABLE(huart);
  4377. 8001cea: 6822 ldr r2, [r4, #0]
  4378. huart->gState = HAL_UART_STATE_BUSY;
  4379. 8001cec: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4380. __HAL_UART_DISABLE(huart);
  4381. 8001cf0: 68d3 ldr r3, [r2, #12]
  4382. UART_SetConfig(huart);
  4383. 8001cf2: 4620 mov r0, r4
  4384. __HAL_UART_DISABLE(huart);
  4385. 8001cf4: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  4386. 8001cf8: 60d3 str r3, [r2, #12]
  4387. UART_SetConfig(huart);
  4388. 8001cfa: f7ff ff23 bl 8001b44 <UART_SetConfig>
  4389. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4390. 8001cfe: 6823 ldr r3, [r4, #0]
  4391. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4392. 8001d00: 2000 movs r0, #0
  4393. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4394. 8001d02: 691a ldr r2, [r3, #16]
  4395. 8001d04: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  4396. 8001d08: 611a str r2, [r3, #16]
  4397. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  4398. 8001d0a: 695a ldr r2, [r3, #20]
  4399. 8001d0c: f022 022a bic.w r2, r2, #42 ; 0x2a
  4400. 8001d10: 615a str r2, [r3, #20]
  4401. __HAL_UART_ENABLE(huart);
  4402. 8001d12: 68da ldr r2, [r3, #12]
  4403. 8001d14: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  4404. 8001d18: 60da str r2, [r3, #12]
  4405. huart->gState= HAL_UART_STATE_READY;
  4406. 8001d1a: 2320 movs r3, #32
  4407. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4408. 8001d1c: 63e0 str r0, [r4, #60] ; 0x3c
  4409. huart->gState= HAL_UART_STATE_READY;
  4410. 8001d1e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4411. huart->RxState= HAL_UART_STATE_READY;
  4412. 8001d22: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4413. return HAL_OK;
  4414. 8001d26: bd10 pop {r4, pc}
  4415. return HAL_ERROR;
  4416. 8001d28: 2001 movs r0, #1
  4417. }
  4418. 8001d2a: bd10 pop {r4, pc}
  4419. 08001d2c <HAL_UART_Transmit>:
  4420. {
  4421. 8001d2c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4422. 8001d30: 461f mov r7, r3
  4423. if(huart->gState == HAL_UART_STATE_READY)
  4424. 8001d32: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4425. {
  4426. 8001d36: 4604 mov r4, r0
  4427. if(huart->gState == HAL_UART_STATE_READY)
  4428. 8001d38: 2b20 cmp r3, #32
  4429. {
  4430. 8001d3a: 460d mov r5, r1
  4431. 8001d3c: 4690 mov r8, r2
  4432. if(huart->gState == HAL_UART_STATE_READY)
  4433. 8001d3e: d14e bne.n 8001dde <HAL_UART_Transmit+0xb2>
  4434. if((pData == NULL) || (Size == 0U))
  4435. 8001d40: 2900 cmp r1, #0
  4436. 8001d42: d049 beq.n 8001dd8 <HAL_UART_Transmit+0xac>
  4437. 8001d44: 2a00 cmp r2, #0
  4438. 8001d46: d047 beq.n 8001dd8 <HAL_UART_Transmit+0xac>
  4439. __HAL_LOCK(huart);
  4440. 8001d48: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  4441. 8001d4c: 2b01 cmp r3, #1
  4442. 8001d4e: d046 beq.n 8001dde <HAL_UART_Transmit+0xb2>
  4443. 8001d50: 2301 movs r3, #1
  4444. 8001d52: f880 3038 strb.w r3, [r0, #56] ; 0x38
  4445. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4446. 8001d56: 2300 movs r3, #0
  4447. 8001d58: 63c3 str r3, [r0, #60] ; 0x3c
  4448. huart->gState = HAL_UART_STATE_BUSY_TX;
  4449. 8001d5a: 2321 movs r3, #33 ; 0x21
  4450. 8001d5c: f880 3039 strb.w r3, [r0, #57] ; 0x39
  4451. tickstart = HAL_GetTick();
  4452. 8001d60: f7fe faae bl 80002c0 <HAL_GetTick>
  4453. 8001d64: 4606 mov r6, r0
  4454. huart->TxXferSize = Size;
  4455. 8001d66: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  4456. huart->TxXferCount = Size;
  4457. 8001d6a: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  4458. while(huart->TxXferCount > 0U)
  4459. 8001d6e: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4460. 8001d70: b29b uxth r3, r3
  4461. 8001d72: b96b cbnz r3, 8001d90 <HAL_UART_Transmit+0x64>
  4462. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  4463. 8001d74: 463b mov r3, r7
  4464. 8001d76: 4632 mov r2, r6
  4465. 8001d78: 2140 movs r1, #64 ; 0x40
  4466. 8001d7a: 4620 mov r0, r4
  4467. 8001d7c: f7ff ff80 bl 8001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4468. 8001d80: b9a8 cbnz r0, 8001dae <HAL_UART_Transmit+0x82>
  4469. huart->gState = HAL_UART_STATE_READY;
  4470. 8001d82: 2320 movs r3, #32
  4471. __HAL_UNLOCK(huart);
  4472. 8001d84: f884 0038 strb.w r0, [r4, #56] ; 0x38
  4473. huart->gState = HAL_UART_STATE_READY;
  4474. 8001d88: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4475. return HAL_OK;
  4476. 8001d8c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4477. huart->TxXferCount--;
  4478. 8001d90: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4479. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4480. 8001d92: 4632 mov r2, r6
  4481. huart->TxXferCount--;
  4482. 8001d94: 3b01 subs r3, #1
  4483. 8001d96: b29b uxth r3, r3
  4484. 8001d98: 84e3 strh r3, [r4, #38] ; 0x26
  4485. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4486. 8001d9a: 68a3 ldr r3, [r4, #8]
  4487. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4488. 8001d9c: 2180 movs r1, #128 ; 0x80
  4489. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4490. 8001d9e: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4491. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4492. 8001da2: 4620 mov r0, r4
  4493. 8001da4: 463b mov r3, r7
  4494. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4495. 8001da6: d10e bne.n 8001dc6 <HAL_UART_Transmit+0x9a>
  4496. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4497. 8001da8: f7ff ff6a bl 8001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4498. 8001dac: b110 cbz r0, 8001db4 <HAL_UART_Transmit+0x88>
  4499. return HAL_TIMEOUT;
  4500. 8001dae: 2003 movs r0, #3
  4501. 8001db0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4502. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  4503. 8001db4: 882b ldrh r3, [r5, #0]
  4504. 8001db6: 6822 ldr r2, [r4, #0]
  4505. 8001db8: f3c3 0308 ubfx r3, r3, #0, #9
  4506. 8001dbc: 6053 str r3, [r2, #4]
  4507. if(huart->Init.Parity == UART_PARITY_NONE)
  4508. 8001dbe: 6923 ldr r3, [r4, #16]
  4509. 8001dc0: b943 cbnz r3, 8001dd4 <HAL_UART_Transmit+0xa8>
  4510. pData +=2U;
  4511. 8001dc2: 3502 adds r5, #2
  4512. 8001dc4: e7d3 b.n 8001d6e <HAL_UART_Transmit+0x42>
  4513. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4514. 8001dc6: f7ff ff5b bl 8001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4515. 8001dca: 2800 cmp r0, #0
  4516. 8001dcc: d1ef bne.n 8001dae <HAL_UART_Transmit+0x82>
  4517. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  4518. 8001dce: 6823 ldr r3, [r4, #0]
  4519. 8001dd0: 782a ldrb r2, [r5, #0]
  4520. 8001dd2: 605a str r2, [r3, #4]
  4521. 8001dd4: 3501 adds r5, #1
  4522. 8001dd6: e7ca b.n 8001d6e <HAL_UART_Transmit+0x42>
  4523. return HAL_ERROR;
  4524. 8001dd8: 2001 movs r0, #1
  4525. 8001dda: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4526. return HAL_BUSY;
  4527. 8001dde: 2002 movs r0, #2
  4528. }
  4529. 8001de0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4530. 08001de4 <HAL_UART_Receive_DMA>:
  4531. {
  4532. 8001de4: 4613 mov r3, r2
  4533. if(huart->RxState == HAL_UART_STATE_READY)
  4534. 8001de6: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  4535. {
  4536. 8001dea: b573 push {r0, r1, r4, r5, r6, lr}
  4537. if(huart->RxState == HAL_UART_STATE_READY)
  4538. 8001dec: 2a20 cmp r2, #32
  4539. {
  4540. 8001dee: 4605 mov r5, r0
  4541. if(huart->RxState == HAL_UART_STATE_READY)
  4542. 8001df0: d138 bne.n 8001e64 <HAL_UART_Receive_DMA+0x80>
  4543. if((pData == NULL) || (Size == 0U))
  4544. 8001df2: 2900 cmp r1, #0
  4545. 8001df4: d034 beq.n 8001e60 <HAL_UART_Receive_DMA+0x7c>
  4546. 8001df6: 2b00 cmp r3, #0
  4547. 8001df8: d032 beq.n 8001e60 <HAL_UART_Receive_DMA+0x7c>
  4548. __HAL_LOCK(huart);
  4549. 8001dfa: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  4550. 8001dfe: 2a01 cmp r2, #1
  4551. 8001e00: d030 beq.n 8001e64 <HAL_UART_Receive_DMA+0x80>
  4552. 8001e02: 2201 movs r2, #1
  4553. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4554. 8001e04: 2400 movs r4, #0
  4555. __HAL_LOCK(huart);
  4556. 8001e06: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4557. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4558. 8001e0a: 2222 movs r2, #34 ; 0x22
  4559. huart->pRxBuffPtr = pData;
  4560. 8001e0c: 6281 str r1, [r0, #40] ; 0x28
  4561. huart->RxXferSize = Size;
  4562. 8001e0e: 8583 strh r3, [r0, #44] ; 0x2c
  4563. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4564. 8001e10: 63c4 str r4, [r0, #60] ; 0x3c
  4565. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4566. 8001e12: f880 203a strb.w r2, [r0, #58] ; 0x3a
  4567. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4568. 8001e16: 6b40 ldr r0, [r0, #52] ; 0x34
  4569. 8001e18: 4a13 ldr r2, [pc, #76] ; (8001e68 <HAL_UART_Receive_DMA+0x84>)
  4570. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  4571. 8001e1a: 682e ldr r6, [r5, #0]
  4572. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4573. 8001e1c: 6282 str r2, [r0, #40] ; 0x28
  4574. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4575. 8001e1e: 4a13 ldr r2, [pc, #76] ; (8001e6c <HAL_UART_Receive_DMA+0x88>)
  4576. huart->hdmarx->XferAbortCallback = NULL;
  4577. 8001e20: 6344 str r4, [r0, #52] ; 0x34
  4578. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4579. 8001e22: 62c2 str r2, [r0, #44] ; 0x2c
  4580. huart->hdmarx->XferErrorCallback = UART_DMAError;
  4581. 8001e24: 4a12 ldr r2, [pc, #72] ; (8001e70 <HAL_UART_Receive_DMA+0x8c>)
  4582. 8001e26: 6302 str r2, [r0, #48] ; 0x30
  4583. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  4584. 8001e28: 460a mov r2, r1
  4585. 8001e2a: 1d31 adds r1, r6, #4
  4586. 8001e2c: f7fe fb08 bl 8000440 <HAL_DMA_Start_IT>
  4587. return HAL_OK;
  4588. 8001e30: 4620 mov r0, r4
  4589. __HAL_UART_CLEAR_OREFLAG(huart);
  4590. 8001e32: 682b ldr r3, [r5, #0]
  4591. 8001e34: 9401 str r4, [sp, #4]
  4592. 8001e36: 681a ldr r2, [r3, #0]
  4593. 8001e38: 9201 str r2, [sp, #4]
  4594. 8001e3a: 685a ldr r2, [r3, #4]
  4595. __HAL_UNLOCK(huart);
  4596. 8001e3c: f885 4038 strb.w r4, [r5, #56] ; 0x38
  4597. __HAL_UART_CLEAR_OREFLAG(huart);
  4598. 8001e40: 9201 str r2, [sp, #4]
  4599. 8001e42: 9a01 ldr r2, [sp, #4]
  4600. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4601. 8001e44: 68da ldr r2, [r3, #12]
  4602. 8001e46: f442 7280 orr.w r2, r2, #256 ; 0x100
  4603. 8001e4a: 60da str r2, [r3, #12]
  4604. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4605. 8001e4c: 695a ldr r2, [r3, #20]
  4606. 8001e4e: f042 0201 orr.w r2, r2, #1
  4607. 8001e52: 615a str r2, [r3, #20]
  4608. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4609. 8001e54: 695a ldr r2, [r3, #20]
  4610. 8001e56: f042 0240 orr.w r2, r2, #64 ; 0x40
  4611. 8001e5a: 615a str r2, [r3, #20]
  4612. }
  4613. 8001e5c: b002 add sp, #8
  4614. 8001e5e: bd70 pop {r4, r5, r6, pc}
  4615. return HAL_ERROR;
  4616. 8001e60: 2001 movs r0, #1
  4617. 8001e62: e7fb b.n 8001e5c <HAL_UART_Receive_DMA+0x78>
  4618. return HAL_BUSY;
  4619. 8001e64: 2002 movs r0, #2
  4620. 8001e66: e7f9 b.n 8001e5c <HAL_UART_Receive_DMA+0x78>
  4621. 8001e68: 08001e77 .word 0x08001e77
  4622. 8001e6c: 08001f2d .word 0x08001f2d
  4623. 8001e70: 08001f39 .word 0x08001f39
  4624. 08001e74 <HAL_UART_TxCpltCallback>:
  4625. 8001e74: 4770 bx lr
  4626. 08001e76 <UART_DMAReceiveCplt>:
  4627. {
  4628. 8001e76: b508 push {r3, lr}
  4629. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4630. 8001e78: 6803 ldr r3, [r0, #0]
  4631. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4632. 8001e7a: 6a42 ldr r2, [r0, #36] ; 0x24
  4633. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4634. 8001e7c: 681b ldr r3, [r3, #0]
  4635. 8001e7e: f013 0320 ands.w r3, r3, #32
  4636. 8001e82: d110 bne.n 8001ea6 <UART_DMAReceiveCplt+0x30>
  4637. huart->RxXferCount = 0U;
  4638. 8001e84: 85d3 strh r3, [r2, #46] ; 0x2e
  4639. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4640. 8001e86: 6813 ldr r3, [r2, #0]
  4641. 8001e88: 68d9 ldr r1, [r3, #12]
  4642. 8001e8a: f421 7180 bic.w r1, r1, #256 ; 0x100
  4643. 8001e8e: 60d9 str r1, [r3, #12]
  4644. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4645. 8001e90: 6959 ldr r1, [r3, #20]
  4646. 8001e92: f021 0101 bic.w r1, r1, #1
  4647. 8001e96: 6159 str r1, [r3, #20]
  4648. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4649. 8001e98: 6959 ldr r1, [r3, #20]
  4650. 8001e9a: f021 0140 bic.w r1, r1, #64 ; 0x40
  4651. 8001e9e: 6159 str r1, [r3, #20]
  4652. huart->RxState = HAL_UART_STATE_READY;
  4653. 8001ea0: 2320 movs r3, #32
  4654. 8001ea2: f882 303a strb.w r3, [r2, #58] ; 0x3a
  4655. HAL_UART_RxCpltCallback(huart);
  4656. 8001ea6: 4610 mov r0, r2
  4657. 8001ea8: f001 fa96 bl 80033d8 <HAL_UART_RxCpltCallback>
  4658. 8001eac: bd08 pop {r3, pc}
  4659. 08001eae <UART_Receive_IT>:
  4660. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  4661. 8001eae: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  4662. {
  4663. 8001eb2: b510 push {r4, lr}
  4664. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  4665. 8001eb4: 2b22 cmp r3, #34 ; 0x22
  4666. 8001eb6: d136 bne.n 8001f26 <UART_Receive_IT+0x78>
  4667. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4668. 8001eb8: 6883 ldr r3, [r0, #8]
  4669. 8001eba: 6901 ldr r1, [r0, #16]
  4670. 8001ebc: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4671. 8001ec0: 6802 ldr r2, [r0, #0]
  4672. 8001ec2: 6a83 ldr r3, [r0, #40] ; 0x28
  4673. 8001ec4: d123 bne.n 8001f0e <UART_Receive_IT+0x60>
  4674. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4675. 8001ec6: 6852 ldr r2, [r2, #4]
  4676. if(huart->Init.Parity == UART_PARITY_NONE)
  4677. 8001ec8: b9e9 cbnz r1, 8001f06 <UART_Receive_IT+0x58>
  4678. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4679. 8001eca: f3c2 0208 ubfx r2, r2, #0, #9
  4680. 8001ece: f823 2b02 strh.w r2, [r3], #2
  4681. huart->pRxBuffPtr += 1U;
  4682. 8001ed2: 6283 str r3, [r0, #40] ; 0x28
  4683. if(--huart->RxXferCount == 0U)
  4684. 8001ed4: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  4685. 8001ed6: 3c01 subs r4, #1
  4686. 8001ed8: b2a4 uxth r4, r4
  4687. 8001eda: 85c4 strh r4, [r0, #46] ; 0x2e
  4688. 8001edc: b98c cbnz r4, 8001f02 <UART_Receive_IT+0x54>
  4689. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  4690. 8001ede: 6803 ldr r3, [r0, #0]
  4691. 8001ee0: 68da ldr r2, [r3, #12]
  4692. 8001ee2: f022 0220 bic.w r2, r2, #32
  4693. 8001ee6: 60da str r2, [r3, #12]
  4694. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  4695. 8001ee8: 68da ldr r2, [r3, #12]
  4696. 8001eea: f422 7280 bic.w r2, r2, #256 ; 0x100
  4697. 8001eee: 60da str r2, [r3, #12]
  4698. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  4699. 8001ef0: 695a ldr r2, [r3, #20]
  4700. 8001ef2: f022 0201 bic.w r2, r2, #1
  4701. 8001ef6: 615a str r2, [r3, #20]
  4702. huart->RxState = HAL_UART_STATE_READY;
  4703. 8001ef8: 2320 movs r3, #32
  4704. 8001efa: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4705. HAL_UART_RxCpltCallback(huart);
  4706. 8001efe: f001 fa6b bl 80033d8 <HAL_UART_RxCpltCallback>
  4707. if(--huart->RxXferCount == 0U)
  4708. 8001f02: 2000 movs r0, #0
  4709. }
  4710. 8001f04: bd10 pop {r4, pc}
  4711. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  4712. 8001f06: b2d2 uxtb r2, r2
  4713. 8001f08: f823 2b01 strh.w r2, [r3], #1
  4714. 8001f0c: e7e1 b.n 8001ed2 <UART_Receive_IT+0x24>
  4715. if(huart->Init.Parity == UART_PARITY_NONE)
  4716. 8001f0e: b921 cbnz r1, 8001f1a <UART_Receive_IT+0x6c>
  4717. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  4718. 8001f10: 1c59 adds r1, r3, #1
  4719. 8001f12: 6852 ldr r2, [r2, #4]
  4720. 8001f14: 6281 str r1, [r0, #40] ; 0x28
  4721. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  4722. 8001f16: 701a strb r2, [r3, #0]
  4723. 8001f18: e7dc b.n 8001ed4 <UART_Receive_IT+0x26>
  4724. 8001f1a: 6852 ldr r2, [r2, #4]
  4725. 8001f1c: 1c59 adds r1, r3, #1
  4726. 8001f1e: 6281 str r1, [r0, #40] ; 0x28
  4727. 8001f20: f002 027f and.w r2, r2, #127 ; 0x7f
  4728. 8001f24: e7f7 b.n 8001f16 <UART_Receive_IT+0x68>
  4729. return HAL_BUSY;
  4730. 8001f26: 2002 movs r0, #2
  4731. 8001f28: bd10 pop {r4, pc}
  4732. 08001f2a <HAL_UART_RxHalfCpltCallback>:
  4733. 8001f2a: 4770 bx lr
  4734. 08001f2c <UART_DMARxHalfCplt>:
  4735. {
  4736. 8001f2c: b508 push {r3, lr}
  4737. HAL_UART_RxHalfCpltCallback(huart);
  4738. 8001f2e: 6a40 ldr r0, [r0, #36] ; 0x24
  4739. 8001f30: f7ff fffb bl 8001f2a <HAL_UART_RxHalfCpltCallback>
  4740. 8001f34: bd08 pop {r3, pc}
  4741. 08001f36 <HAL_UART_ErrorCallback>:
  4742. 8001f36: 4770 bx lr
  4743. 08001f38 <UART_DMAError>:
  4744. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4745. 8001f38: 6a41 ldr r1, [r0, #36] ; 0x24
  4746. {
  4747. 8001f3a: b508 push {r3, lr}
  4748. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  4749. 8001f3c: 680b ldr r3, [r1, #0]
  4750. 8001f3e: 695a ldr r2, [r3, #20]
  4751. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  4752. 8001f40: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  4753. 8001f44: 2821 cmp r0, #33 ; 0x21
  4754. 8001f46: d10a bne.n 8001f5e <UART_DMAError+0x26>
  4755. 8001f48: 0612 lsls r2, r2, #24
  4756. 8001f4a: d508 bpl.n 8001f5e <UART_DMAError+0x26>
  4757. huart->TxXferCount = 0U;
  4758. 8001f4c: 2200 movs r2, #0
  4759. 8001f4e: 84ca strh r2, [r1, #38] ; 0x26
  4760. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  4761. 8001f50: 68da ldr r2, [r3, #12]
  4762. 8001f52: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  4763. 8001f56: 60da str r2, [r3, #12]
  4764. huart->gState = HAL_UART_STATE_READY;
  4765. 8001f58: 2220 movs r2, #32
  4766. 8001f5a: f881 2039 strb.w r2, [r1, #57] ; 0x39
  4767. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4768. 8001f5e: 695b ldr r3, [r3, #20]
  4769. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  4770. 8001f60: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  4771. 8001f64: 2a22 cmp r2, #34 ; 0x22
  4772. 8001f66: d106 bne.n 8001f76 <UART_DMAError+0x3e>
  4773. 8001f68: 065b lsls r3, r3, #25
  4774. 8001f6a: d504 bpl.n 8001f76 <UART_DMAError+0x3e>
  4775. huart->RxXferCount = 0U;
  4776. 8001f6c: 2300 movs r3, #0
  4777. UART_EndRxTransfer(huart);
  4778. 8001f6e: 4608 mov r0, r1
  4779. huart->RxXferCount = 0U;
  4780. 8001f70: 85cb strh r3, [r1, #46] ; 0x2e
  4781. UART_EndRxTransfer(huart);
  4782. 8001f72: f7ff fdd9 bl 8001b28 <UART_EndRxTransfer>
  4783. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4784. 8001f76: 6bcb ldr r3, [r1, #60] ; 0x3c
  4785. HAL_UART_ErrorCallback(huart);
  4786. 8001f78: 4608 mov r0, r1
  4787. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4788. 8001f7a: f043 0310 orr.w r3, r3, #16
  4789. 8001f7e: 63cb str r3, [r1, #60] ; 0x3c
  4790. HAL_UART_ErrorCallback(huart);
  4791. 8001f80: f7ff ffd9 bl 8001f36 <HAL_UART_ErrorCallback>
  4792. 8001f84: bd08 pop {r3, pc}
  4793. ...
  4794. 08001f88 <HAL_UART_IRQHandler>:
  4795. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4796. 8001f88: 6803 ldr r3, [r0, #0]
  4797. {
  4798. 8001f8a: b570 push {r4, r5, r6, lr}
  4799. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4800. 8001f8c: 681a ldr r2, [r3, #0]
  4801. {
  4802. 8001f8e: 4604 mov r4, r0
  4803. if(errorflags == RESET)
  4804. 8001f90: 0716 lsls r6, r2, #28
  4805. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  4806. 8001f92: 68d9 ldr r1, [r3, #12]
  4807. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  4808. 8001f94: 695d ldr r5, [r3, #20]
  4809. if(errorflags == RESET)
  4810. 8001f96: d107 bne.n 8001fa8 <HAL_UART_IRQHandler+0x20>
  4811. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4812. 8001f98: 0696 lsls r6, r2, #26
  4813. 8001f9a: d55a bpl.n 8002052 <HAL_UART_IRQHandler+0xca>
  4814. 8001f9c: 068d lsls r5, r1, #26
  4815. 8001f9e: d558 bpl.n 8002052 <HAL_UART_IRQHandler+0xca>
  4816. }
  4817. 8001fa0: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4818. UART_Receive_IT(huart);
  4819. 8001fa4: f7ff bf83 b.w 8001eae <UART_Receive_IT>
  4820. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  4821. 8001fa8: f015 0501 ands.w r5, r5, #1
  4822. 8001fac: d102 bne.n 8001fb4 <HAL_UART_IRQHandler+0x2c>
  4823. 8001fae: f411 7f90 tst.w r1, #288 ; 0x120
  4824. 8001fb2: d04e beq.n 8002052 <HAL_UART_IRQHandler+0xca>
  4825. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  4826. 8001fb4: 07d3 lsls r3, r2, #31
  4827. 8001fb6: d505 bpl.n 8001fc4 <HAL_UART_IRQHandler+0x3c>
  4828. 8001fb8: 05ce lsls r6, r1, #23
  4829. huart->ErrorCode |= HAL_UART_ERROR_PE;
  4830. 8001fba: bf42 ittt mi
  4831. 8001fbc: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  4832. 8001fbe: f043 0301 orrmi.w r3, r3, #1
  4833. 8001fc2: 63e3 strmi r3, [r4, #60] ; 0x3c
  4834. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4835. 8001fc4: 0750 lsls r0, r2, #29
  4836. 8001fc6: d504 bpl.n 8001fd2 <HAL_UART_IRQHandler+0x4a>
  4837. 8001fc8: b11d cbz r5, 8001fd2 <HAL_UART_IRQHandler+0x4a>
  4838. huart->ErrorCode |= HAL_UART_ERROR_NE;
  4839. 8001fca: 6be3 ldr r3, [r4, #60] ; 0x3c
  4840. 8001fcc: f043 0302 orr.w r3, r3, #2
  4841. 8001fd0: 63e3 str r3, [r4, #60] ; 0x3c
  4842. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4843. 8001fd2: 0793 lsls r3, r2, #30
  4844. 8001fd4: d504 bpl.n 8001fe0 <HAL_UART_IRQHandler+0x58>
  4845. 8001fd6: b11d cbz r5, 8001fe0 <HAL_UART_IRQHandler+0x58>
  4846. huart->ErrorCode |= HAL_UART_ERROR_FE;
  4847. 8001fd8: 6be3 ldr r3, [r4, #60] ; 0x3c
  4848. 8001fda: f043 0304 orr.w r3, r3, #4
  4849. 8001fde: 63e3 str r3, [r4, #60] ; 0x3c
  4850. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4851. 8001fe0: 0716 lsls r6, r2, #28
  4852. 8001fe2: d504 bpl.n 8001fee <HAL_UART_IRQHandler+0x66>
  4853. 8001fe4: b11d cbz r5, 8001fee <HAL_UART_IRQHandler+0x66>
  4854. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  4855. 8001fe6: 6be3 ldr r3, [r4, #60] ; 0x3c
  4856. 8001fe8: f043 0308 orr.w r3, r3, #8
  4857. 8001fec: 63e3 str r3, [r4, #60] ; 0x3c
  4858. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  4859. 8001fee: 6be3 ldr r3, [r4, #60] ; 0x3c
  4860. 8001ff0: 2b00 cmp r3, #0
  4861. 8001ff2: d066 beq.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4862. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4863. 8001ff4: 0695 lsls r5, r2, #26
  4864. 8001ff6: d504 bpl.n 8002002 <HAL_UART_IRQHandler+0x7a>
  4865. 8001ff8: 0688 lsls r0, r1, #26
  4866. 8001ffa: d502 bpl.n 8002002 <HAL_UART_IRQHandler+0x7a>
  4867. UART_Receive_IT(huart);
  4868. 8001ffc: 4620 mov r0, r4
  4869. 8001ffe: f7ff ff56 bl 8001eae <UART_Receive_IT>
  4870. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4871. 8002002: 6823 ldr r3, [r4, #0]
  4872. UART_EndRxTransfer(huart);
  4873. 8002004: 4620 mov r0, r4
  4874. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4875. 8002006: 695d ldr r5, [r3, #20]
  4876. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  4877. 8002008: 6be2 ldr r2, [r4, #60] ; 0x3c
  4878. 800200a: 0711 lsls r1, r2, #28
  4879. 800200c: d402 bmi.n 8002014 <HAL_UART_IRQHandler+0x8c>
  4880. 800200e: f015 0540 ands.w r5, r5, #64 ; 0x40
  4881. 8002012: d01a beq.n 800204a <HAL_UART_IRQHandler+0xc2>
  4882. UART_EndRxTransfer(huart);
  4883. 8002014: f7ff fd88 bl 8001b28 <UART_EndRxTransfer>
  4884. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  4885. 8002018: 6823 ldr r3, [r4, #0]
  4886. 800201a: 695a ldr r2, [r3, #20]
  4887. 800201c: 0652 lsls r2, r2, #25
  4888. 800201e: d510 bpl.n 8002042 <HAL_UART_IRQHandler+0xba>
  4889. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4890. 8002020: 695a ldr r2, [r3, #20]
  4891. if(huart->hdmarx != NULL)
  4892. 8002022: 6b60 ldr r0, [r4, #52] ; 0x34
  4893. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4894. 8002024: f022 0240 bic.w r2, r2, #64 ; 0x40
  4895. 8002028: 615a str r2, [r3, #20]
  4896. if(huart->hdmarx != NULL)
  4897. 800202a: b150 cbz r0, 8002042 <HAL_UART_IRQHandler+0xba>
  4898. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  4899. 800202c: 4b25 ldr r3, [pc, #148] ; (80020c4 <HAL_UART_IRQHandler+0x13c>)
  4900. 800202e: 6343 str r3, [r0, #52] ; 0x34
  4901. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  4902. 8002030: f7fe fa44 bl 80004bc <HAL_DMA_Abort_IT>
  4903. 8002034: 2800 cmp r0, #0
  4904. 8002036: d044 beq.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4905. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4906. 8002038: 6b60 ldr r0, [r4, #52] ; 0x34
  4907. }
  4908. 800203a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4909. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4910. 800203e: 6b43 ldr r3, [r0, #52] ; 0x34
  4911. 8002040: 4718 bx r3
  4912. HAL_UART_ErrorCallback(huart);
  4913. 8002042: 4620 mov r0, r4
  4914. 8002044: f7ff ff77 bl 8001f36 <HAL_UART_ErrorCallback>
  4915. 8002048: bd70 pop {r4, r5, r6, pc}
  4916. HAL_UART_ErrorCallback(huart);
  4917. 800204a: f7ff ff74 bl 8001f36 <HAL_UART_ErrorCallback>
  4918. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4919. 800204e: 63e5 str r5, [r4, #60] ; 0x3c
  4920. 8002050: bd70 pop {r4, r5, r6, pc}
  4921. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  4922. 8002052: 0616 lsls r6, r2, #24
  4923. 8002054: d527 bpl.n 80020a6 <HAL_UART_IRQHandler+0x11e>
  4924. 8002056: 060d lsls r5, r1, #24
  4925. 8002058: d525 bpl.n 80020a6 <HAL_UART_IRQHandler+0x11e>
  4926. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  4927. 800205a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  4928. 800205e: 2a21 cmp r2, #33 ; 0x21
  4929. 8002060: d12f bne.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4930. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4931. 8002062: 68a2 ldr r2, [r4, #8]
  4932. 8002064: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  4933. 8002068: 6a22 ldr r2, [r4, #32]
  4934. 800206a: d117 bne.n 800209c <HAL_UART_IRQHandler+0x114>
  4935. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  4936. 800206c: 8811 ldrh r1, [r2, #0]
  4937. 800206e: f3c1 0108 ubfx r1, r1, #0, #9
  4938. 8002072: 6059 str r1, [r3, #4]
  4939. if(huart->Init.Parity == UART_PARITY_NONE)
  4940. 8002074: 6921 ldr r1, [r4, #16]
  4941. 8002076: b979 cbnz r1, 8002098 <HAL_UART_IRQHandler+0x110>
  4942. huart->pTxBuffPtr += 2U;
  4943. 8002078: 3202 adds r2, #2
  4944. huart->pTxBuffPtr += 1U;
  4945. 800207a: 6222 str r2, [r4, #32]
  4946. if(--huart->TxXferCount == 0U)
  4947. 800207c: 8ce2 ldrh r2, [r4, #38] ; 0x26
  4948. 800207e: 3a01 subs r2, #1
  4949. 8002080: b292 uxth r2, r2
  4950. 8002082: 84e2 strh r2, [r4, #38] ; 0x26
  4951. 8002084: b9ea cbnz r2, 80020c2 <HAL_UART_IRQHandler+0x13a>
  4952. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  4953. 8002086: 68da ldr r2, [r3, #12]
  4954. 8002088: f022 0280 bic.w r2, r2, #128 ; 0x80
  4955. 800208c: 60da str r2, [r3, #12]
  4956. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  4957. 800208e: 68da ldr r2, [r3, #12]
  4958. 8002090: f042 0240 orr.w r2, r2, #64 ; 0x40
  4959. 8002094: 60da str r2, [r3, #12]
  4960. 8002096: bd70 pop {r4, r5, r6, pc}
  4961. huart->pTxBuffPtr += 1U;
  4962. 8002098: 3201 adds r2, #1
  4963. 800209a: e7ee b.n 800207a <HAL_UART_IRQHandler+0xf2>
  4964. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  4965. 800209c: 1c51 adds r1, r2, #1
  4966. 800209e: 6221 str r1, [r4, #32]
  4967. 80020a0: 7812 ldrb r2, [r2, #0]
  4968. 80020a2: 605a str r2, [r3, #4]
  4969. 80020a4: e7ea b.n 800207c <HAL_UART_IRQHandler+0xf4>
  4970. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  4971. 80020a6: 0650 lsls r0, r2, #25
  4972. 80020a8: d50b bpl.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4973. 80020aa: 064a lsls r2, r1, #25
  4974. 80020ac: d509 bpl.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4975. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4976. 80020ae: 68da ldr r2, [r3, #12]
  4977. HAL_UART_TxCpltCallback(huart);
  4978. 80020b0: 4620 mov r0, r4
  4979. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4980. 80020b2: f022 0240 bic.w r2, r2, #64 ; 0x40
  4981. 80020b6: 60da str r2, [r3, #12]
  4982. huart->gState = HAL_UART_STATE_READY;
  4983. 80020b8: 2320 movs r3, #32
  4984. 80020ba: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4985. HAL_UART_TxCpltCallback(huart);
  4986. 80020be: f7ff fed9 bl 8001e74 <HAL_UART_TxCpltCallback>
  4987. 80020c2: bd70 pop {r4, r5, r6, pc}
  4988. 80020c4: 080020c9 .word 0x080020c9
  4989. 080020c8 <UART_DMAAbortOnError>:
  4990. {
  4991. 80020c8: b508 push {r3, lr}
  4992. huart->RxXferCount = 0x00U;
  4993. 80020ca: 2300 movs r3, #0
  4994. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4995. 80020cc: 6a40 ldr r0, [r0, #36] ; 0x24
  4996. huart->RxXferCount = 0x00U;
  4997. 80020ce: 85c3 strh r3, [r0, #46] ; 0x2e
  4998. huart->TxXferCount = 0x00U;
  4999. 80020d0: 84c3 strh r3, [r0, #38] ; 0x26
  5000. HAL_UART_ErrorCallback(huart);
  5001. 80020d2: f7ff ff30 bl 8001f36 <HAL_UART_ErrorCallback>
  5002. 80020d6: bd08 pop {r3, pc}
  5003. 080020d8 <FirmwareUpdateStart>:
  5004. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  5005. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  5006. }
  5007. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  5008. void FirmwareUpdateStart(uint8_t* data){
  5009. 80020d8: b570 push {r4, r5, r6, lr}
  5010. uint8_t ret = 0,crccheck = 0;
  5011. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  5012. 80020da: 7881 ldrb r1, [r0, #2]
  5013. void FirmwareUpdateStart(uint8_t* data){
  5014. 80020dc: 4604 mov r4, r0
  5015. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  5016. 80020de: 1843 adds r3, r0, r1
  5017. 80020e0: 785a ldrb r2, [r3, #1]
  5018. 80020e2: 3001 adds r0, #1
  5019. 80020e4: f000 f8c9 bl 800227a <STH30_CheckCrc>
  5020. if(crccheck == NO_ERROR){
  5021. 80020e8: b2c0 uxtb r0, r0
  5022. 80020ea: 2801 cmp r0, #1
  5023. 80020ec: d00e beq.n 800210c <FirmwareUpdateStart+0x34>
  5024. 80020ee: 2300 movs r3, #0
  5025. ret = Flash_write(&data[0]);
  5026. if(ret == 1)
  5027. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  5028. }else{
  5029. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  5030. printf("%02x ",data[i]);
  5031. 80020f0: 4e1e ldr r6, [pc, #120] ; (800216c <FirmwareUpdateStart+0x94>)
  5032. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  5033. 80020f2: 78a2 ldrb r2, [r4, #2]
  5034. 80020f4: 1c5d adds r5, r3, #1
  5035. 80020f6: 3202 adds r2, #2
  5036. 80020f8: b2db uxtb r3, r3
  5037. 80020fa: 429a cmp r2, r3
  5038. 80020fc: da2e bge.n 800215c <FirmwareUpdateStart+0x84>
  5039. printf("Check Sum error \n");
  5040. 80020fe: 481c ldr r0, [pc, #112] ; (8002170 <FirmwareUpdateStart+0x98>)
  5041. 8002100: f001 fa7a bl 80035f8 <puts>
  5042. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  5043. 8002104: 2222 movs r2, #34 ; 0x22
  5044. 8002106: 4b1b ldr r3, [pc, #108] ; (8002174 <FirmwareUpdateStart+0x9c>)
  5045. 8002108: 705a strb r2, [r3, #1]
  5046. 800210a: e00f b.n 800212c <FirmwareUpdateStart+0x54>
  5047. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  5048. 800210c: 2211 movs r2, #17
  5049. 800210e: 4d19 ldr r5, [pc, #100] ; (8002174 <FirmwareUpdateStart+0x9c>)
  5050. 8002110: 706a strb r2, [r5, #1]
  5051. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  5052. 8002112: 7862 ldrb r2, [r4, #1]
  5053. 8002114: 2add cmp r2, #221 ; 0xdd
  5054. 8002116: d001 beq.n 800211c <FirmwareUpdateStart+0x44>
  5055. 8002118: 2aee cmp r2, #238 ; 0xee
  5056. 800211a: d107 bne.n 800212c <FirmwareUpdateStart+0x54>
  5057. ret = Flash_write(&data[0]);
  5058. 800211c: 4620 mov r0, r4
  5059. 800211e: f000 fd03 bl 8002b28 <Flash_write>
  5060. if(ret == 1)
  5061. 8002122: b2c0 uxtb r0, r0
  5062. 8002124: 2801 cmp r0, #1
  5063. 8002126: d101 bne.n 800212c <FirmwareUpdateStart+0x54>
  5064. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  5065. 8002128: 2322 movs r3, #34 ; 0x22
  5066. 800212a: 706b strb r3, [r5, #1]
  5067. }
  5068. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  5069. 800212c: 4d11 ldr r5, [pc, #68] ; (8002174 <FirmwareUpdateStart+0x9c>)
  5070. 800212e: 78a9 ldrb r1, [r5, #2]
  5071. 8002130: 1c68 adds r0, r5, #1
  5072. 8002132: f000 f887 bl 8002244 <STH30_CreateCrc>
  5073. 8002136: 7128 strb r0, [r5, #4]
  5074. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  5075. 8002138: 7863 ldrb r3, [r4, #1]
  5076. 800213a: 2bee cmp r3, #238 ; 0xee
  5077. 800213c: d006 beq.n 800214c <FirmwareUpdateStart+0x74>
  5078. 800213e: 2b0a cmp r3, #10
  5079. 8002140: d004 beq.n 800214c <FirmwareUpdateStart+0x74>
  5080. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  5081. 8002142: 78a9 ldrb r1, [r5, #2]
  5082. 8002144: 4628 mov r0, r5
  5083. 8002146: 3103 adds r1, #3
  5084. 8002148: f001 f96c bl 8003424 <Uart1_Data_Send>
  5085. }
  5086. if(data[bluecell_type] == 0xEE)
  5087. 800214c: 7863 ldrb r3, [r4, #1]
  5088. 800214e: 2bee cmp r3, #238 ; 0xee
  5089. 8002150: d10a bne.n 8002168 <FirmwareUpdateStart+0x90>
  5090. printf("update Complete \n");
  5091. }
  5092. 8002152: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5093. printf("update Complete \n");
  5094. 8002156: 4808 ldr r0, [pc, #32] ; (8002178 <FirmwareUpdateStart+0xa0>)
  5095. 8002158: f001 ba4e b.w 80035f8 <puts>
  5096. printf("%02x ",data[i]);
  5097. 800215c: 5ce1 ldrb r1, [r4, r3]
  5098. 800215e: 4630 mov r0, r6
  5099. 8002160: f001 f9c2 bl 80034e8 <iprintf>
  5100. 8002164: 462b mov r3, r5
  5101. 8002166: e7c4 b.n 80020f2 <FirmwareUpdateStart+0x1a>
  5102. 8002168: bd70 pop {r4, r5, r6, pc}
  5103. 800216a: bf00 nop
  5104. 800216c: 080045f0 .word 0x080045f0
  5105. 8002170: 080045f6 .word 0x080045f6
  5106. 8002174: 20000008 .word 0x20000008
  5107. 8002178: 08004607 .word 0x08004607
  5108. 0800217c <Chksum_Check>:
  5109. //-----------------------------------------------
  5110. //UART CRC üũ �Լ�
  5111. //-----------------------------------------------
  5112. bool Chksum_Check(uint8_t *data, uint32_t leng,uint8_t chkdata)
  5113. {
  5114. uint8_t dataret = 0;
  5115. 800217c: 2300 movs r3, #0
  5116. {
  5117. 800217e: b510 push {r4, lr}
  5118. 8002180: 1cc1 adds r1, r0, #3
  5119. 8002182: 3014 adds r0, #20
  5120. bool ret = false;
  5121. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5122. dataret += data[i];
  5123. 8002184: f811 4f01 ldrb.w r4, [r1, #1]!
  5124. 8002188: 4423 add r3, r4
  5125. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5126. 800218a: 4281 cmp r1, r0
  5127. dataret += data[i];
  5128. 800218c: b2db uxtb r3, r3
  5129. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5130. 800218e: d1f9 bne.n 8002184 <Chksum_Check+0x8>
  5131. if(dataret == chkdata){
  5132. ret = true;
  5133. }
  5134. // printf("dataret : %x chkdata : %x \r\n",dataret,chkdata);
  5135. return ret;
  5136. }
  5137. 8002190: 1a9b subs r3, r3, r2
  5138. 8002192: 4258 negs r0, r3
  5139. 8002194: 4158 adcs r0, r3
  5140. 8002196: bd10 pop {r4, pc}
  5141. 08002198 <Chksum_Create>:
  5142. uint8_t Chksum_Create(uint8_t *data)
  5143. {
  5144. 8002198: 1cc2 adds r2, r0, #3
  5145. 800219a: f100 0314 add.w r3, r0, #20
  5146. uint8_t dataret = 0;
  5147. 800219e: 2000 movs r0, #0
  5148. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5149. dataret += data[i];
  5150. 80021a0: f812 1f01 ldrb.w r1, [r2, #1]!
  5151. 80021a4: 4408 add r0, r1
  5152. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5153. 80021a6: 429a cmp r2, r3
  5154. dataret += data[i];
  5155. 80021a8: b2c0 uxtb r0, r0
  5156. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5157. 80021aa: d1f9 bne.n 80021a0 <Chksum_Create+0x8>
  5158. // printf("dataret : %x data[%d] : %x \r\n",dataret,i,data[i]);
  5159. }
  5160. // printf("dataret : %x \r\n",dataret);
  5161. return dataret;
  5162. }
  5163. 80021ac: 4770 bx lr
  5164. ...
  5165. 080021b0 <CRC16_Generate>:
  5166. {
  5167. uint8_t dt = 0U;
  5168. uint16_t crc16 = 0U;
  5169. len *= 8;
  5170. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5171. 80021b0: 2300 movs r3, #0
  5172. {
  5173. 80021b2: b510 push {r4, lr}
  5174. {
  5175. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5176. 80021b4: 4c0f ldr r4, [pc, #60] ; (80021f4 <CRC16_Generate+0x44>)
  5177. len *= 8;
  5178. 80021b6: 00c9 lsls r1, r1, #3
  5179. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5180. 80021b8: 2907 cmp r1, #7
  5181. 80021ba: dc0f bgt.n 80021dc <CRC16_Generate+0x2c>
  5182. }
  5183. if(len != 0)
  5184. 80021bc: b161 cbz r1, 80021d8 <CRC16_Generate+0x28>
  5185. len--;
  5186. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5187. {
  5188. crc16 = (uint16_t)(crc16 << 1);
  5189. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5190. 80021be: f241 0221 movw r2, #4129 ; 0x1021
  5191. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5192. 80021c2: f413 4f00 tst.w r3, #32768 ; 0x8000
  5193. 80021c6: ea4f 0343 mov.w r3, r3, lsl #1
  5194. crc16 = (uint16_t)(crc16 << 1);
  5195. 80021ca: b29b uxth r3, r3
  5196. len--;
  5197. 80021cc: f101 31ff add.w r1, r1, #4294967295
  5198. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5199. 80021d0: bf18 it ne
  5200. 80021d2: 4053 eorne r3, r2
  5201. while(len != 0)
  5202. 80021d4: 2900 cmp r1, #0
  5203. 80021d6: d1f4 bne.n 80021c2 <CRC16_Generate+0x12>
  5204. }
  5205. dt = (uint8_t)(dt << 1);
  5206. }
  5207. }
  5208. return(crc16);
  5209. }
  5210. 80021d8: 4618 mov r0, r3
  5211. 80021da: bd10 pop {r4, pc}
  5212. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5213. 80021dc: f810 2b01 ldrb.w r2, [r0], #1
  5214. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5215. 80021e0: 3908 subs r1, #8
  5216. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5217. 80021e2: ea82 2213 eor.w r2, r2, r3, lsr #8
  5218. 80021e6: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  5219. 80021ea: ea82 2303 eor.w r3, r2, r3, lsl #8
  5220. 80021ee: b29b uxth r3, r3
  5221. 80021f0: e7e2 b.n 80021b8 <CRC16_Generate+0x8>
  5222. 80021f2: bf00 nop
  5223. 80021f4: 2000000e .word 0x2000000e
  5224. 080021f8 <CRC16_Check>:
  5225. {
  5226. uint8_t dt = 0U;
  5227. uint16_t crc16 = 0U;
  5228. len *= 8;
  5229. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5230. 80021f8: 2300 movs r3, #0
  5231. {
  5232. 80021fa: b530 push {r4, r5, lr}
  5233. {
  5234. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5235. 80021fc: 4d10 ldr r5, [pc, #64] ; (8002240 <CRC16_Check+0x48>)
  5236. len *= 8;
  5237. 80021fe: 00c9 lsls r1, r1, #3
  5238. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5239. 8002200: 2907 cmp r1, #7
  5240. 8002202: dc11 bgt.n 8002228 <CRC16_Check+0x30>
  5241. }
  5242. if(len != 0)
  5243. 8002204: b161 cbz r1, 8002220 <CRC16_Check+0x28>
  5244. len--;
  5245. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5246. {
  5247. crc16 = (uint16_t)(crc16 << 1);
  5248. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5249. 8002206: f241 0021 movw r0, #4129 ; 0x1021
  5250. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5251. 800220a: f413 4f00 tst.w r3, #32768 ; 0x8000
  5252. 800220e: ea4f 0343 mov.w r3, r3, lsl #1
  5253. crc16 = (uint16_t)(crc16 << 1);
  5254. 8002212: b29b uxth r3, r3
  5255. len--;
  5256. 8002214: f101 31ff add.w r1, r1, #4294967295
  5257. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5258. 8002218: bf18 it ne
  5259. 800221a: 4043 eorne r3, r0
  5260. while(len != 0)
  5261. 800221c: 2900 cmp r1, #0
  5262. 800221e: d1f4 bne.n 800220a <CRC16_Check+0x12>
  5263. }
  5264. dt = (uint8_t)(dt << 1);
  5265. }
  5266. }
  5267. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  5268. }
  5269. 8002220: 1a98 subs r0, r3, r2
  5270. 8002222: bf18 it ne
  5271. 8002224: 2001 movne r0, #1
  5272. 8002226: bd30 pop {r4, r5, pc}
  5273. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5274. 8002228: f810 4b01 ldrb.w r4, [r0], #1
  5275. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5276. 800222c: 3908 subs r1, #8
  5277. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5278. 800222e: ea84 2413 eor.w r4, r4, r3, lsr #8
  5279. 8002232: f835 4014 ldrh.w r4, [r5, r4, lsl #1]
  5280. 8002236: ea84 2303 eor.w r3, r4, r3, lsl #8
  5281. 800223a: b29b uxth r3, r3
  5282. 800223c: e7e0 b.n 8002200 <CRC16_Check+0x8>
  5283. 800223e: bf00 nop
  5284. 8002240: 2000000e .word 0x2000000e
  5285. 08002244 <STH30_CreateCrc>:
  5286. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  5287. {
  5288. 8002244: b510 push {r4, lr}
  5289. uint8_t bit; // bit mask
  5290. uint8_t crc = 0xFF; // calculated checksum
  5291. 8002246: 23ff movs r3, #255 ; 0xff
  5292. uint8_t byteCtr; // byte counter
  5293. // calculates 8-Bit checksum with given polynomial
  5294. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  5295. 8002248: 4604 mov r4, r0
  5296. 800224a: 1a22 subs r2, r4, r0
  5297. 800224c: b2d2 uxtb r2, r2
  5298. 800224e: 4291 cmp r1, r2
  5299. 8002250: d801 bhi.n 8002256 <STH30_CreateCrc+0x12>
  5300. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5301. else crc = (crc << 1);
  5302. }
  5303. }
  5304. return crc;
  5305. }
  5306. 8002252: 4618 mov r0, r3
  5307. 8002254: bd10 pop {r4, pc}
  5308. crc ^= (data[byteCtr]);
  5309. 8002256: f814 2b01 ldrb.w r2, [r4], #1
  5310. 800225a: 4053 eors r3, r2
  5311. 800225c: 2208 movs r2, #8
  5312. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5313. 800225e: f013 0f80 tst.w r3, #128 ; 0x80
  5314. 8002262: f102 32ff add.w r2, r2, #4294967295
  5315. 8002266: ea4f 0343 mov.w r3, r3, lsl #1
  5316. 800226a: bf18 it ne
  5317. 800226c: f083 0331 eorne.w r3, r3, #49 ; 0x31
  5318. for(bit = 8; bit > 0; --bit)
  5319. 8002270: f012 02ff ands.w r2, r2, #255 ; 0xff
  5320. else crc = (crc << 1);
  5321. 8002274: b2db uxtb r3, r3
  5322. for(bit = 8; bit > 0; --bit)
  5323. 8002276: d1f2 bne.n 800225e <STH30_CreateCrc+0x1a>
  5324. 8002278: e7e7 b.n 800224a <STH30_CreateCrc+0x6>
  5325. 0800227a <STH30_CheckCrc>:
  5326. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  5327. {
  5328. 800227a: b530 push {r4, r5, lr}
  5329. uint8_t bit; // bit mask
  5330. uint8_t crc = 0xFF; // calculated checksum
  5331. 800227c: 23ff movs r3, #255 ; 0xff
  5332. uint8_t byteCtr; // byte counter
  5333. // calculates 8-Bit checksum with given polynomial
  5334. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  5335. 800227e: 4605 mov r5, r0
  5336. 8002280: 1a2c subs r4, r5, r0
  5337. 8002282: b2e4 uxtb r4, r4
  5338. 8002284: 42a1 cmp r1, r4
  5339. 8002286: d803 bhi.n 8002290 <STH30_CheckCrc+0x16>
  5340. else crc = (crc << 1);
  5341. }
  5342. }
  5343. if(crc != checksum) return CHECKSUM_ERROR;
  5344. else return NO_ERROR;
  5345. }
  5346. 8002288: 1a9b subs r3, r3, r2
  5347. 800228a: 4258 negs r0, r3
  5348. 800228c: 4158 adcs r0, r3
  5349. 800228e: bd30 pop {r4, r5, pc}
  5350. crc ^= (data[byteCtr]);
  5351. 8002290: f815 4b01 ldrb.w r4, [r5], #1
  5352. 8002294: 4063 eors r3, r4
  5353. 8002296: 2408 movs r4, #8
  5354. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5355. 8002298: f013 0f80 tst.w r3, #128 ; 0x80
  5356. 800229c: f104 34ff add.w r4, r4, #4294967295
  5357. 80022a0: ea4f 0343 mov.w r3, r3, lsl #1
  5358. 80022a4: bf18 it ne
  5359. 80022a6: f083 0331 eorne.w r3, r3, #49 ; 0x31
  5360. for(bit = 8; bit > 0; --bit)
  5361. 80022aa: f014 04ff ands.w r4, r4, #255 ; 0xff
  5362. else crc = (crc << 1);
  5363. 80022ae: b2db uxtb r3, r3
  5364. for(bit = 8; bit > 0; --bit)
  5365. 80022b0: d1f2 bne.n 8002298 <STH30_CheckCrc+0x1e>
  5366. 80022b2: e7e5 b.n 8002280 <STH30_CheckCrc+0x6>
  5367. 080022b4 <crc32>:
  5368. {
  5369. const uint8_t *p;
  5370. uint32_t crcret = 0;
  5371. p = buf;
  5372. crcret = crcret ^ ~0U;
  5373. 80022b4: f04f 32ff mov.w r2, #4294967295
  5374. {
  5375. 80022b8: b510 push {r4, lr}
  5376. while (size--) {
  5377. // printf("index : size : %d buf %x \r\n",size,*p);
  5378. crcret = crc32_tab[(crcret ^ *p++) & 0xFF] ^ (crcret >> 8);
  5379. 80022ba: 4c07 ldr r4, [pc, #28] ; (80022d8 <crc32+0x24>)
  5380. 80022bc: 4401 add r1, r0
  5381. while (size--) {
  5382. 80022be: 4288 cmp r0, r1
  5383. 80022c0: d101 bne.n 80022c6 <crc32+0x12>
  5384. }
  5385. return crcret ^ ~0U;
  5386. }
  5387. 80022c2: 43d0 mvns r0, r2
  5388. 80022c4: bd10 pop {r4, pc}
  5389. crcret = crc32_tab[(crcret ^ *p++) & 0xFF] ^ (crcret >> 8);
  5390. 80022c6: f810 3b01 ldrb.w r3, [r0], #1
  5391. 80022ca: 4053 eors r3, r2
  5392. 80022cc: b2db uxtb r3, r3
  5393. 80022ce: f854 3023 ldr.w r3, [r4, r3, lsl #2]
  5394. 80022d2: ea83 2212 eor.w r2, r3, r2, lsr #8
  5395. 80022d6: e7f2 b.n 80022be <crc32+0xa>
  5396. 80022d8: 08004618 .word 0x08004618
  5397. 080022dc <MBIC_HeaderMergeFunction>:
  5398. Length : Response Data Length
  5399. CRCINDEX : CRC INDEX Number
  5400. */
  5401. uint8_t* MBIC_HeaderMergeFunction(uint8_t* data,uint16_t Length )
  5402. {
  5403. 80022dc: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5404. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  5405. 80022e0: f101 0320 add.w r3, r1, #32
  5406. 80022e4: f023 0307 bic.w r3, r3, #7
  5407. {
  5408. 80022e8: af00 add r7, sp, #0
  5409. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  5410. 80022ea: ebad 0d03 sub.w sp, sp, r3
  5411. {
  5412. 80022ee: 4604 mov r4, r0
  5413. 80022f0: 460e mov r6, r1
  5414. uint16_t CRCData = CRC16_Generate(data,Length);
  5415. 80022f2: f7ff ff5d bl 80021b0 <CRC16_Generate>
  5416. /*CRC Create*/
  5417. ret[MBIC_PAYLOADSTART + Length + 0] = ((CRCData & 0xFF00) >> 8);
  5418. 80022f6: eb0d 0306 add.w r3, sp, r6
  5419. 80022fa: 0a02 lsrs r2, r0, #8
  5420. 80022fc: 759a strb r2, [r3, #22]
  5421. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  5422. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  5423. 80022fe: 2203 movs r2, #3
  5424. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  5425. 8002300: 75d8 strb r0, [r3, #23]
  5426. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  5427. 8002302: 761a strb r2, [r3, #24]
  5428. /*Data Mark Create*/
  5429. ret[MBIC_PREAMBLE_0] = MBIC_PREAMBLE0;
  5430. 8002304: 2316 movs r3, #22
  5431. 8002306: f88d 3000 strb.w r3, [sp]
  5432. ret[MBIC_PREAMBLE_1] = MBIC_PREAMBLE1;
  5433. 800230a: f88d 3001 strb.w r3, [sp, #1]
  5434. ret[MBIC_PREAMBLE_2] = MBIC_PREAMBLE2;
  5435. 800230e: f88d 3002 strb.w r3, [sp, #2]
  5436. ret[MBIC_PREAMBLE_3] = MBIC_PREAMBLE3;
  5437. 8002312: f88d 3003 strb.w r3, [sp, #3]
  5438. /*Data Subid Create*/
  5439. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  5440. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  5441. 8002316: 23f1 movs r3, #241 ; 0xf1
  5442. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  5443. 8002318: 2500 movs r5, #0
  5444. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  5445. 800231a: f88d 3005 strb.w r3, [sp, #5]
  5446. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  5447. 800231e: 79a3 ldrb r3, [r4, #6]
  5448. ret[MBIC_LENGTH_0] = (Length & 0xFF00) << 8;
  5449. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  5450. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  5451. 8002320: 4668 mov r0, sp
  5452. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  5453. 8002322: f88d 3006 strb.w r3, [sp, #6]
  5454. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  5455. 8002326: 79e3 ldrb r3, [r4, #7]
  5456. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  5457. 8002328: f88d 5004 strb.w r5, [sp, #4]
  5458. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  5459. 800232c: f88d 3007 strb.w r3, [sp, #7]
  5460. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  5461. 8002330: 7a23 ldrb r3, [r4, #8]
  5462. ret[MBIC_ERRRESPONSE_0] = MBIC_ERRRESPONSE;
  5463. 8002332: f88d 5011 strb.w r5, [sp, #17]
  5464. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  5465. 8002336: f88d 3008 strb.w r3, [sp, #8]
  5466. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  5467. 800233a: 7a63 ldrb r3, [r4, #9]
  5468. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  5469. 800233c: 46e8 mov r8, sp
  5470. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  5471. 800233e: f88d 3009 strb.w r3, [sp, #9]
  5472. ret[MBIC_TTL_0] = data[MBIC_TTL_0];
  5473. 8002342: 7aa3 ldrb r3, [r4, #10]
  5474. 8002344: f88d 300a strb.w r3, [sp, #10]
  5475. ret[MBIC_TIME_0] = data[MBIC_TIME_0];
  5476. 8002348: 7ae3 ldrb r3, [r4, #11]
  5477. 800234a: f88d 300b strb.w r3, [sp, #11]
  5478. ret[MBIC_TIME_1] = data[MBIC_TIME_1];
  5479. 800234e: 7b23 ldrb r3, [r4, #12]
  5480. 8002350: f88d 300c strb.w r3, [sp, #12]
  5481. ret[MBIC_TIME_2] = data[MBIC_TIME_2];
  5482. 8002354: 7b63 ldrb r3, [r4, #13]
  5483. 8002356: f88d 300d strb.w r3, [sp, #13]
  5484. ret[MBIC_TIME_3] = data[MBIC_TIME_3];
  5485. 800235a: 7ba3 ldrb r3, [r4, #14]
  5486. 800235c: f88d 300e strb.w r3, [sp, #14]
  5487. ret[MBIC_TIME_4] = data[MBIC_TIME_4];
  5488. 8002360: 7be3 ldrb r3, [r4, #15]
  5489. 8002362: f88d 300f strb.w r3, [sp, #15]
  5490. ret[MBIC_TIME_5] = data[MBIC_TIME_5];
  5491. 8002366: 7c23 ldrb r3, [r4, #16]
  5492. 8002368: f88d 3010 strb.w r3, [sp, #16]
  5493. ret[MBIC_LENGTH_0] = (Length & 0xFF00) << 8;
  5494. 800236c: f88d 5013 strb.w r5, [sp, #19]
  5495. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  5496. 8002370: f88d 6014 strb.w r6, [sp, #20]
  5497. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  5498. 8002374: f7ff ff10 bl 8002198 <Chksum_Create>
  5499. // data[MBIC_PAYLOADSTART + i] = data[i];
  5500. // }
  5501. /*
  5502. MBIC Header Data input
  5503. */
  5504. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  5505. 8002378: 462b mov r3, r5
  5506. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  5507. 800237a: f88d 0015 strb.w r0, [sp, #21]
  5508. if(i == MBIC_CMD_0) /*cmd exception*/
  5509. 800237e: 2b12 cmp r3, #18
  5510. continue;
  5511. data[i] = ret[i];
  5512. 8002380: bf1c itt ne
  5513. 8002382: f818 2003 ldrbne.w r2, [r8, r3]
  5514. 8002386: 54e2 strbne r2, [r4, r3]
  5515. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  5516. 8002388: 3301 adds r3, #1
  5517. 800238a: 2b16 cmp r3, #22
  5518. 800238c: d1f7 bne.n 800237e <MBIC_HeaderMergeFunction+0xa2>
  5519. 800238e: 2300 movs r3, #0
  5520. 8002390: 3301 adds r3, #1
  5521. }
  5522. /*
  5523. MBIC Tail Data input
  5524. */
  5525. for(int i = MBIC_HEADER_SIZE + Length; i < MBIC_HEADER_SIZE + MBIC_TAIL_SIZE + Length; i++){
  5526. 8002392: 2b04 cmp r3, #4
  5527. 8002394: d103 bne.n 800239e <MBIC_HeaderMergeFunction+0xc2>
  5528. // ret[MBIC_PAYLOADSTART + i] = data[i];
  5529. // for(int i = 0; i < Length; i++)
  5530. // printf("MBIC : %x \r\n",data[i]);
  5531. return data;
  5532. }
  5533. 8002396: 4620 mov r0, r4
  5534. 8002398: 46bd mov sp, r7
  5535. 800239a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5536. data[i] = ret[i];
  5537. 800239e: 199a adds r2, r3, r6
  5538. 80023a0: 18a1 adds r1, r4, r2
  5539. 80023a2: 4442 add r2, r8
  5540. 80023a4: 7d52 ldrb r2, [r2, #21]
  5541. 80023a6: 754a strb r2, [r1, #21]
  5542. 80023a8: e7f2 b.n 8002390 <MBIC_HeaderMergeFunction+0xb4>
  5543. ...
  5544. 080023ac <MBIC_Bootloader_FirmwareUpdate>:
  5545. }
  5546. #endif // PYJ.2019.03.27_END --
  5547. }
  5548. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  5549. 80023ac: b510 push {r4, lr}
  5550. // printf("RX");
  5551. // for(int i = 0; i < 128; i++)
  5552. // printf("%c",*data++);
  5553. switch(cmd){
  5554. 80023ae: 7c83 ldrb r3, [r0, #18]
  5555. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  5556. 80023b0: 4604 mov r4, r0
  5557. switch(cmd){
  5558. 80023b2: 2b11 cmp r3, #17
  5559. 80023b4: d022 beq.n 80023fc <MBIC_Bootloader_FirmwareUpdate+0x50>
  5560. 80023b6: d803 bhi.n 80023c0 <MBIC_Bootloader_FirmwareUpdate+0x14>
  5561. 80023b8: b143 cbz r3, 80023cc <MBIC_Bootloader_FirmwareUpdate+0x20>
  5562. 80023ba: 2b10 cmp r3, #16
  5563. 80023bc: d008 beq.n 80023d0 <MBIC_Bootloader_FirmwareUpdate+0x24>
  5564. 80023be: bd10 pop {r4, pc}
  5565. 80023c0: 2b13 cmp r3, #19
  5566. 80023c2: d040 beq.n 8002446 <MBIC_Bootloader_FirmwareUpdate+0x9a>
  5567. 80023c4: d332 bcc.n 800242c <MBIC_Bootloader_FirmwareUpdate+0x80>
  5568. 80023c6: 2b14 cmp r3, #20
  5569. 80023c8: d04a beq.n 8002460 <MBIC_Bootloader_FirmwareUpdate+0xb4>
  5570. 80023ca: bd10 pop {r4, pc}
  5571. case 0:
  5572. Jump_App();
  5573. 80023cc: f000 fac8 bl 8002960 <Jump_App>
  5574. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 3];
  5575. /*DOWNLOAD OPTION*/
  5576. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 4];
  5577. Download_Option = data[MBIC_PAYLOADSTART + 4];
  5578. /*DOWNLOAD DELAY REQUEST*/
  5579. data[MBIC_PAYLOADSTART + index++] = 3;
  5580. 80023d0: 2303 movs r3, #3
  5581. 80023d2: 76e3 strb r3, [r4, #27]
  5582. /*DOWNLOAD Reserve*/
  5583. data[MBIC_PAYLOADSTART + index++] = 0;
  5584. 80023d4: 2300 movs r3, #0
  5585. 80023d6: 7723 strb r3, [r4, #28]
  5586. data[MBIC_PAYLOADSTART + index++] = 0;
  5587. 80023d8: 7763 strb r3, [r4, #29]
  5588. data[MBIC_PAYLOADSTART + index++] = 0;
  5589. 80023da: 77a3 strb r3, [r4, #30]
  5590. data[MBIC_PAYLOADSTART + index++] = 0;
  5591. 80023dc: 77e3 strb r3, [r4, #31]
  5592. data[MBIC_PAYLOADSTART + index++] = 0;
  5593. 80023de: f884 3020 strb.w r3, [r4, #32]
  5594. data[MBIC_PAYLOADSTART + index++] = 0;
  5595. 80023e2: f884 3021 strb.w r3, [r4, #33] ; 0x21
  5596. cmd = MBIC_Notice_RSP;
  5597. 80023e6: 2390 movs r3, #144 ; 0x90
  5598. data[MBIC_PAYLOADSTART + index++] = 0;
  5599. break;
  5600. default:
  5601. return;
  5602. }
  5603. data[MBIC_CMD_0] = cmd;
  5604. 80023e8: 74a3 strb r3, [r4, #18]
  5605. data = MBIC_HeaderMergeFunction(data,index); // reponse
  5606. 80023ea: 210c movs r1, #12
  5607. 80023ec: 4620 mov r0, r4
  5608. 80023ee: f7ff ff75 bl 80022dc <MBIC_HeaderMergeFunction>
  5609. // HAL_UART_Transmit_DMA(&huart1, data,22 + 3 + index);
  5610. Uart1_Data_Send(data ,22 + 3 + index);
  5611. }
  5612. 80023f2: e8bd 4010 ldmia.w sp!, {r4, lr}
  5613. Uart1_Data_Send(data ,22 + 3 + index);
  5614. 80023f6: 2125 movs r1, #37 ; 0x25
  5615. 80023f8: f001 b814 b.w 8003424 <Uart1_Data_Send>
  5616. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  5617. 80023fc: 7ec3 ldrb r3, [r0, #27]
  5618. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  5619. 80023fe: 7e82 ldrb r2, [r0, #26]
  5620. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  5621. 8002400: 041b lsls r3, r3, #16
  5622. 8002402: eb03 6302 add.w r3, r3, r2, lsl #24
  5623. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  5624. 8002406: 7f42 ldrb r2, [r0, #29]
  5625. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  5626. 8002408: 491c ldr r1, [pc, #112] ; (800247c <MBIC_Bootloader_FirmwareUpdate+0xd0>)
  5627. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  5628. 800240a: 4413 add r3, r2
  5629. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  5630. 800240c: 7f02 ldrb r2, [r0, #28]
  5631. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  5632. 800240e: eb03 2302 add.w r3, r3, r2, lsl #8
  5633. 8002412: 4a1b ldr r2, [pc, #108] ; (8002480 <MBIC_Bootloader_FirmwareUpdate+0xd4>)
  5634. 8002414: 6013 str r3, [r2, #0]
  5635. data[MBIC_PAYLOADSTART + index++] = 0;
  5636. 8002416: 2300 movs r3, #0
  5637. 8002418: 7783 strb r3, [r0, #30]
  5638. data[MBIC_PAYLOADSTART + index++] = 0;
  5639. 800241a: 77c3 strb r3, [r0, #31]
  5640. data[MBIC_PAYLOADSTART + index++] = 0;
  5641. 800241c: f880 3020 strb.w r3, [r0, #32]
  5642. data[MBIC_PAYLOADSTART + index++] = 0;
  5643. 8002420: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5644. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  5645. 8002424: f000 fbac bl 8002b80 <Bank_Flash_write>
  5646. cmd = MBIC_Download_DATA_RSP;
  5647. 8002428: 2391 movs r3, #145 ; 0x91
  5648. break;
  5649. 800242a: e7dd b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5650. data[MBIC_PAYLOADSTART + index++] = 3;
  5651. 800242c: 2303 movs r3, #3
  5652. 800242e: 76c3 strb r3, [r0, #27]
  5653. data[MBIC_PAYLOADSTART + index++] = 0;
  5654. 8002430: 2300 movs r3, #0
  5655. 8002432: 7703 strb r3, [r0, #28]
  5656. data[MBIC_PAYLOADSTART + index++] = 0;
  5657. 8002434: 7743 strb r3, [r0, #29]
  5658. data[MBIC_PAYLOADSTART + index++] = 0;
  5659. 8002436: 7783 strb r3, [r0, #30]
  5660. data[MBIC_PAYLOADSTART + index++] = 0;
  5661. 8002438: 77c3 strb r3, [r0, #31]
  5662. data[MBIC_PAYLOADSTART + index++] = 0;
  5663. 800243a: f880 3020 strb.w r3, [r0, #32]
  5664. data[MBIC_PAYLOADSTART + index++] = 0;
  5665. 800243e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5666. cmd = MBIC_Download_Confirm_RSP;
  5667. 8002442: 2392 movs r3, #146 ; 0x92
  5668. break;
  5669. 8002444: e7d0 b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5670. data[MBIC_PAYLOADSTART + index++] = 3;
  5671. 8002446: 2303 movs r3, #3
  5672. 8002448: 76c3 strb r3, [r0, #27]
  5673. data[MBIC_PAYLOADSTART + index++] = 0;
  5674. 800244a: 2300 movs r3, #0
  5675. 800244c: 7703 strb r3, [r0, #28]
  5676. data[MBIC_PAYLOADSTART + index++] = 0;
  5677. 800244e: 7743 strb r3, [r0, #29]
  5678. data[MBIC_PAYLOADSTART + index++] = 0;
  5679. 8002450: 7783 strb r3, [r0, #30]
  5680. data[MBIC_PAYLOADSTART + index++] = 0;
  5681. 8002452: 77c3 strb r3, [r0, #31]
  5682. data[MBIC_PAYLOADSTART + index++] = 0;
  5683. 8002454: f880 3020 strb.w r3, [r0, #32]
  5684. data[MBIC_PAYLOADSTART + index++] = 0;
  5685. 8002458: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5686. cmd = MBIC_Complete_Notice_RSP;
  5687. 800245c: 2393 movs r3, #147 ; 0x93
  5688. break;
  5689. 800245e: e7c3 b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5690. data[MBIC_PAYLOADSTART + index++] = 3;
  5691. 8002460: 2303 movs r3, #3
  5692. 8002462: 76c3 strb r3, [r0, #27]
  5693. data[MBIC_PAYLOADSTART + index++] = 0;
  5694. 8002464: 2300 movs r3, #0
  5695. 8002466: 7703 strb r3, [r0, #28]
  5696. data[MBIC_PAYLOADSTART + index++] = 0;
  5697. 8002468: 7743 strb r3, [r0, #29]
  5698. data[MBIC_PAYLOADSTART + index++] = 0;
  5699. 800246a: 7783 strb r3, [r0, #30]
  5700. data[MBIC_PAYLOADSTART + index++] = 0;
  5701. 800246c: 77c3 strb r3, [r0, #31]
  5702. data[MBIC_PAYLOADSTART + index++] = 0;
  5703. 800246e: f880 3020 strb.w r3, [r0, #32]
  5704. data[MBIC_PAYLOADSTART + index++] = 0;
  5705. 8002472: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5706. cmd = MBIC_Reboot_Notice_RSP;
  5707. 8002476: 2394 movs r3, #148 ; 0x94
  5708. break;
  5709. 8002478: e7b6 b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5710. 800247a: bf00 nop
  5711. 800247c: 08008000 .word 0x08008000
  5712. 8002480: 2000029c .word 0x2000029c
  5713. 08002484 <EEPROM_M24C08_Read>:
  5714. printf("EEPROM INIT COMPLETE\r\n");
  5715. }
  5716. #define MAXEEPROM_LENG 32
  5717. HAL_StatusTypeDef EEPROM_M24C08_Read(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5718. 8002484: b51f push {r0, r1, r2, r3, r4, lr}
  5719. // uint16_t sizecnt = 0,
  5720. //uint16_t sizeremain = 0;
  5721. // uint16_t addrees_inc = 0;
  5722. // ret = HAL_I2C_Mem_Read(&hi2c2, devid | ((Address & 0x0300) >> 7),((Address )), I2C_MEMADD_SIZE_8BIT, &data[0], size, 1024);
  5723. ret = HAL_I2C_Mem_Read(&hi2c2, devid ,((Address )), I2C_MEMADD_SIZE_16BIT, &data[0], size, 1024);
  5724. 8002486: f44f 6480 mov.w r4, #1024 ; 0x400
  5725. 800248a: e88d 001c stmia.w sp, {r2, r3, r4}
  5726. 800248e: 460a mov r2, r1
  5727. 8002490: 2310 movs r3, #16
  5728. 8002492: 4601 mov r1, r0
  5729. 8002494: 4807 ldr r0, [pc, #28] ; (80024b4 <EEPROM_M24C08_Read+0x30>)
  5730. 8002496: f7fe fe51 bl 800113c <HAL_I2C_Mem_Read>
  5731. // EEPROM24XX_Load( Address,data, size);
  5732. if(ret == HAL_ERROR)
  5733. 800249a: 2801 cmp r0, #1
  5734. ret = HAL_I2C_Mem_Read(&hi2c2, devid ,((Address )), I2C_MEMADD_SIZE_16BIT, &data[0], size, 1024);
  5735. 800249c: 4604 mov r4, r0
  5736. if(ret == HAL_ERROR)
  5737. 800249e: d105 bne.n 80024ac <EEPROM_M24C08_Read+0x28>
  5738. printf("Write ERR\r\n");
  5739. 80024a0: 4805 ldr r0, [pc, #20] ; (80024b8 <EEPROM_M24C08_Read+0x34>)
  5740. 80024a2: f001 f8a9 bl 80035f8 <puts>
  5741. else
  5742. HAL_Delay(20);
  5743. return ret;
  5744. }
  5745. 80024a6: 4620 mov r0, r4
  5746. 80024a8: b004 add sp, #16
  5747. 80024aa: bd10 pop {r4, pc}
  5748. HAL_Delay(20);
  5749. 80024ac: 2014 movs r0, #20
  5750. 80024ae: f7fd ff0d bl 80002cc <HAL_Delay>
  5751. 80024b2: e7f8 b.n 80024a6 <EEPROM_M24C08_Read+0x22>
  5752. 80024b4: 200004d8 .word 0x200004d8
  5753. 80024b8: 08004bc9 .word 0x08004bc9
  5754. 080024bc <EEPROM_M24C08_write>:
  5755. HAL_StatusTypeDef EEPROM_M24C08_write(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5756. 80024bc: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5757. HAL_StatusTypeDef ret = HAL_ERROR;
  5758. uint8_t sizecnt = 0,sizeremain = 0;
  5759. uint16_t addrees_inc = 0;
  5760. sizecnt = size /MAXEEPROM_LENG;
  5761. 80024c0: f3c3 1447 ubfx r4, r3, #5, #8
  5762. HAL_StatusTypeDef EEPROM_M24C08_write(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5763. 80024c4: b087 sub sp, #28
  5764. sizeremain = size % MAXEEPROM_LENG;
  5765. 80024c6: f003 031f and.w r3, r3, #31
  5766. HAL_StatusTypeDef EEPROM_M24C08_write(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5767. 80024ca: 4680 mov r8, r0
  5768. 80024cc: 460f mov r7, r1
  5769. 80024ce: 4691 mov r9, r2
  5770. sizeremain = size % MAXEEPROM_LENG;
  5771. 80024d0: 9305 str r3, [sp, #20]
  5772. addrees_inc = 0;
  5773. if(sizecnt > 0){
  5774. 80024d2: 2c00 cmp r4, #0
  5775. 80024d4: d038 beq.n 8002548 <EEPROM_M24C08_write+0x8c>
  5776. 80024d6: f04f 0a00 mov.w sl, #0
  5777. 80024da: 2501 movs r5, #1
  5778. 80024dc: 4656 mov r6, sl
  5779. for(int i = 0 ; i < sizecnt; i++ ){
  5780. addrees_inc = i * MAXEEPROM_LENG;
  5781. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc) & 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc], MAXEEPROM_LENG, 1024);
  5782. 80024de: fa1f fb80 uxth.w fp, r0
  5783. for(int i = 0 ; i < sizecnt; i++ ){
  5784. 80024e2: 45a2 cmp sl, r4
  5785. 80024e4: db11 blt.n 800250a <EEPROM_M24C08_write+0x4e>
  5786. if(ret == HAL_ERROR)
  5787. printf("Write ERR\r\n");
  5788. else
  5789. HAL_Delay(20);
  5790. }
  5791. addrees_inc += MAXEEPROM_LENG;
  5792. 80024e6: f106 0420 add.w r4, r6, #32
  5793. 80024ea: b2a4 uxth r4, r4
  5794. }
  5795. // printf("Remain Data Index : %d \r\n",sizeremain);
  5796. if(sizeremain > 0){
  5797. 80024ec: 9b05 ldr r3, [sp, #20]
  5798. 80024ee: b143 cbz r3, 8002502 <EEPROM_M24C08_write+0x46>
  5799. 80024f0: 2600 movs r6, #0
  5800. // printf("Remain Data Write Start ");
  5801. for(int i = 0; i < sizeremain; i++){
  5802. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5803. 80024f2: f8df a090 ldr.w sl, [pc, #144] ; 8002584 <EEPROM_M24C08_write+0xc8>
  5804. // EEPROM24XX_Save( Address,data, size);
  5805. if(ret == HAL_ERROR)
  5806. printf("Write ERR\r\n");
  5807. 80024f6: f8df b090 ldr.w fp, [pc, #144] ; 8002588 <EEPROM_M24C08_write+0xcc>
  5808. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5809. 80024fa: 4427 add r7, r4
  5810. for(int i = 0; i < sizeremain; i++){
  5811. 80024fc: 9b05 ldr r3, [sp, #20]
  5812. 80024fe: 429e cmp r6, r3
  5813. 8002500: db24 blt.n 800254c <EEPROM_M24C08_write+0x90>
  5814. HAL_Delay(20);
  5815. }
  5816. }
  5817. return ret;
  5818. }
  5819. 8002502: 4628 mov r0, r5
  5820. 8002504: b007 add sp, #28
  5821. 8002506: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  5822. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc) & 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc], MAXEEPROM_LENG, 1024);
  5823. 800250a: f44f 6380 mov.w r3, #1024 ; 0x400
  5824. 800250e: 9302 str r3, [sp, #8]
  5825. 8002510: 2320 movs r3, #32
  5826. 8002512: ea4f 164a mov.w r6, sl, lsl #5
  5827. 8002516: b2b6 uxth r6, r6
  5828. 8002518: 9301 str r3, [sp, #4]
  5829. 800251a: 19ba adds r2, r7, r6
  5830. 800251c: eb09 0306 add.w r3, r9, r6
  5831. 8002520: 9300 str r3, [sp, #0]
  5832. 8002522: b292 uxth r2, r2
  5833. 8002524: 2310 movs r3, #16
  5834. 8002526: 4659 mov r1, fp
  5835. 8002528: 4816 ldr r0, [pc, #88] ; (8002584 <EEPROM_M24C08_write+0xc8>)
  5836. 800252a: f7fe fd71 bl 8001010 <HAL_I2C_Mem_Write>
  5837. if(ret == HAL_ERROR)
  5838. 800252e: 2801 cmp r0, #1
  5839. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc) & 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc], MAXEEPROM_LENG, 1024);
  5840. 8002530: 4605 mov r5, r0
  5841. if(ret == HAL_ERROR)
  5842. 8002532: d105 bne.n 8002540 <EEPROM_M24C08_write+0x84>
  5843. printf("Write ERR\r\n");
  5844. 8002534: 4814 ldr r0, [pc, #80] ; (8002588 <EEPROM_M24C08_write+0xcc>)
  5845. 8002536: f001 f85f bl 80035f8 <puts>
  5846. for(int i = 0 ; i < sizecnt; i++ ){
  5847. 800253a: f10a 0a01 add.w sl, sl, #1
  5848. 800253e: e7d0 b.n 80024e2 <EEPROM_M24C08_write+0x26>
  5849. HAL_Delay(20);
  5850. 8002540: 2014 movs r0, #20
  5851. 8002542: f7fd fec3 bl 80002cc <HAL_Delay>
  5852. 8002546: e7f8 b.n 800253a <EEPROM_M24C08_write+0x7e>
  5853. HAL_StatusTypeDef ret = HAL_ERROR;
  5854. 8002548: 2501 movs r5, #1
  5855. 800254a: e7cf b.n 80024ec <EEPROM_M24C08_write+0x30>
  5856. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5857. 800254c: f44f 6380 mov.w r3, #1024 ; 0x400
  5858. 8002550: 9302 str r3, [sp, #8]
  5859. 8002552: 2301 movs r3, #1
  5860. 8002554: 9301 str r3, [sp, #4]
  5861. 8002556: 19a3 adds r3, r4, r6
  5862. 8002558: 444b add r3, r9
  5863. 800255a: 19ba adds r2, r7, r6
  5864. 800255c: 9300 str r3, [sp, #0]
  5865. 800255e: b292 uxth r2, r2
  5866. 8002560: 2310 movs r3, #16
  5867. 8002562: 4641 mov r1, r8
  5868. 8002564: 4650 mov r0, sl
  5869. 8002566: f7fe fd53 bl 8001010 <HAL_I2C_Mem_Write>
  5870. if(ret == HAL_ERROR)
  5871. 800256a: 2801 cmp r0, #1
  5872. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5873. 800256c: 4605 mov r5, r0
  5874. if(ret == HAL_ERROR)
  5875. 800256e: d104 bne.n 800257a <EEPROM_M24C08_write+0xbe>
  5876. printf("Write ERR\r\n");
  5877. 8002570: 4658 mov r0, fp
  5878. 8002572: f001 f841 bl 80035f8 <puts>
  5879. for(int i = 0; i < sizeremain; i++){
  5880. 8002576: 3601 adds r6, #1
  5881. 8002578: e7c0 b.n 80024fc <EEPROM_M24C08_write+0x40>
  5882. HAL_Delay(20);
  5883. 800257a: 2014 movs r0, #20
  5884. 800257c: f7fd fea6 bl 80002cc <HAL_Delay>
  5885. 8002580: e7f9 b.n 8002576 <EEPROM_M24C08_write+0xba>
  5886. 8002582: bf00 nop
  5887. 8002584: 200004d8 .word 0x200004d8
  5888. 8002588: 08004bc9 .word 0x08004bc9
  5889. 0800258c <EEPROM_M24C08_Init>:
  5890. void EEPROM_M24C08_Init(void){
  5891. 800258c: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  5892. EEPROM_M24C08_Read(EEPROM_M24C08_ID,EEPROM_WINDOW_STATUS_ADDRESDS,&bluecell_Currdatastatus.bluecell_header,sizeof(BLUESTATUS_st) );
  5893. 8002590: 4eb4 ldr r6, [pc, #720] ; (8002864 <EEPROM_M24C08_Init+0x2d8>)
  5894. void EEPROM_M24C08_Init(void){
  5895. 8002592: b085 sub sp, #20
  5896. EEPROM_M24C08_Read(EEPROM_M24C08_ID,EEPROM_WINDOW_STATUS_ADDRESDS,&bluecell_Currdatastatus.bluecell_header,sizeof(BLUESTATUS_st) );
  5897. 8002594: f44f 73b0 mov.w r3, #352 ; 0x160
  5898. 8002598: 4632 mov r2, r6
  5899. 800259a: f44f 612e mov.w r1, #2784 ; 0xae0
  5900. 800259e: 20a0 movs r0, #160 ; 0xa0
  5901. 80025a0: f7ff ff70 bl 8002484 <EEPROM_M24C08_Read>
  5902. printf("Flash Init \r\n");
  5903. 80025a4: 48b0 ldr r0, [pc, #704] ; (8002868 <EEPROM_M24C08_Init+0x2dc>)
  5904. 80025a6: f001 f827 bl 80035f8 <puts>
  5905. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime1 = Bank1data[MBIC_BOOT_CREATION_TIME + 0];
  5906. 80025aa: 4bb0 ldr r3, [pc, #704] ; (800286c <EEPROM_M24C08_Init+0x2e0>)
  5907. printf("BANK1 IMAGE NAME : ");
  5908. 80025ac: 48b0 ldr r0, [pc, #704] ; (8002870 <EEPROM_M24C08_Init+0x2e4>)
  5909. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime1 = Bank1data[MBIC_BOOT_CREATION_TIME + 0];
  5910. 80025ae: f893 2037 ldrb.w r2, [r3, #55] ; 0x37
  5911. pdata[i] = Bank1data[MBIC_BOOT_FILENAME + i];
  5912. 80025b2: f8df 8360 ldr.w r8, [pc, #864] ; 8002914 <EEPROM_M24C08_Init+0x388>
  5913. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime1 = Bank1data[MBIC_BOOT_CREATION_TIME + 0];
  5914. 80025b6: f886 2079 strb.w r2, [r6, #121] ; 0x79
  5915. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime2 = Bank1data[MBIC_BOOT_CREATION_TIME + 1];
  5916. 80025ba: f893 2038 ldrb.w r2, [r3, #56] ; 0x38
  5917. for(int i = 0 ; i< 32; i++){
  5918. 80025be: 4dad ldr r5, [pc, #692] ; (8002874 <EEPROM_M24C08_Init+0x2e8>)
  5919. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime2 = Bank1data[MBIC_BOOT_CREATION_TIME + 1];
  5920. 80025c0: f886 207a strb.w r2, [r6, #122] ; 0x7a
  5921. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime3 = Bank1data[MBIC_BOOT_CREATION_TIME + 2];
  5922. 80025c4: f893 2039 ldrb.w r2, [r3, #57] ; 0x39
  5923. 80025c8: f886 207b strb.w r2, [r6, #123] ; 0x7b
  5924. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime4 = Bank1data[MBIC_BOOT_CREATION_TIME + 3];
  5925. 80025cc: f893 203a ldrb.w r2, [r3, #58] ; 0x3a
  5926. 80025d0: f886 207c strb.w r2, [r6, #124] ; 0x7c
  5927. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime5 = Bank1data[MBIC_BOOT_CREATION_TIME + 4];
  5928. 80025d4: f893 203b ldrb.w r2, [r3, #59] ; 0x3b
  5929. 80025d8: f886 207d strb.w r2, [r6, #125] ; 0x7d
  5930. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime6 = Bank1data[MBIC_BOOT_CREATION_TIME + 5];
  5931. 80025dc: f893 203c ldrb.w r2, [r3, #60] ; 0x3c
  5932. 80025e0: f886 207e strb.w r2, [r6, #126] ; 0x7e
  5933. bluecell_Currdatastatus.CPU_Bank1_Image_Version1 = Bank1data[MBIC_BOOT_VERSION + 0];
  5934. 80025e4: 7ada ldrb r2, [r3, #11]
  5935. 80025e6: f886 2076 strb.w r2, [r6, #118] ; 0x76
  5936. bluecell_Currdatastatus.CPU_Bank1_Image_Version2 = Bank1data[MBIC_BOOT_VERSION + 1];
  5937. 80025ea: 7b1a ldrb r2, [r3, #12]
  5938. 80025ec: f886 2077 strb.w r2, [r6, #119] ; 0x77
  5939. bluecell_Currdatastatus.CPU_Bank1_Image_Version3 = Bank1data[MBIC_BOOT_VERSION + 2];
  5940. 80025f0: 7b5b ldrb r3, [r3, #13]
  5941. 80025f2: f886 3078 strb.w r3, [r6, #120] ; 0x78
  5942. printf("BANK1 IMAGE NAME : ");
  5943. 80025f6: f000 ff77 bl 80034e8 <iprintf>
  5944. 80025fa: 4b9f ldr r3, [pc, #636] ; (8002878 <EEPROM_M24C08_Init+0x2ec>)
  5945. 80025fc: 461c mov r4, r3
  5946. pdata[i] = Bank1data[MBIC_BOOT_FILENAME + i];
  5947. 80025fe: 7858 ldrb r0, [r3, #1]
  5948. 8002600: 1c5f adds r7, r3, #1
  5949. 8002602: 4443 add r3, r8
  5950. 8002604: 54f0 strb r0, [r6, r3]
  5951. printf("%c",pdata[i]);
  5952. 8002606: f000 ff87 bl 8003518 <putchar>
  5953. for(int i = 0 ; i< 32; i++){
  5954. 800260a: 42af cmp r7, r5
  5955. 800260c: 463b mov r3, r7
  5956. 800260e: d1f6 bne.n 80025fe <EEPROM_M24C08_Init+0x72>
  5957. printf("\r\n");
  5958. 8002610: 489a ldr r0, [pc, #616] ; (800287c <EEPROM_M24C08_Init+0x2f0>)
  5959. 8002612: f000 fff1 bl 80035f8 <puts>
  5960. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime1 = Bank2data[MBIC_BOOT_CREATION_TIME + 0];
  5961. 8002616: 4b9a ldr r3, [pc, #616] ; (8002880 <EEPROM_M24C08_Init+0x2f4>)
  5962. printf("BANK2 IMAGE NAME : ");
  5963. 8002618: 489a ldr r0, [pc, #616] ; (8002884 <EEPROM_M24C08_Init+0x2f8>)
  5964. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime1 = Bank2data[MBIC_BOOT_CREATION_TIME + 0];
  5965. 800261a: f893 2037 ldrb.w r2, [r3, #55] ; 0x37
  5966. pdata[i] = Bank2data[MBIC_BOOT_FILENAME + i];
  5967. 800261e: f8df 92f8 ldr.w r9, [pc, #760] ; 8002918 <EEPROM_M24C08_Init+0x38c>
  5968. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime1 = Bank2data[MBIC_BOOT_CREATION_TIME + 0];
  5969. 8002622: f886 20a2 strb.w r2, [r6, #162] ; 0xa2
  5970. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime2 = Bank2data[MBIC_BOOT_CREATION_TIME + 1];
  5971. 8002626: f893 2038 ldrb.w r2, [r3, #56] ; 0x38
  5972. for(int i = 0 ; i< 32; i++){
  5973. 800262a: 4f97 ldr r7, [pc, #604] ; (8002888 <EEPROM_M24C08_Init+0x2fc>)
  5974. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime2 = Bank2data[MBIC_BOOT_CREATION_TIME + 1];
  5975. 800262c: f886 20a3 strb.w r2, [r6, #163] ; 0xa3
  5976. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime3 = Bank2data[MBIC_BOOT_CREATION_TIME + 2];
  5977. 8002630: f893 2039 ldrb.w r2, [r3, #57] ; 0x39
  5978. 8002634: f886 20a4 strb.w r2, [r6, #164] ; 0xa4
  5979. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime4 = Bank2data[MBIC_BOOT_CREATION_TIME + 3];
  5980. 8002638: f893 203a ldrb.w r2, [r3, #58] ; 0x3a
  5981. 800263c: f886 20a5 strb.w r2, [r6, #165] ; 0xa5
  5982. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime5 = Bank2data[MBIC_BOOT_CREATION_TIME + 4];
  5983. 8002640: f893 203b ldrb.w r2, [r3, #59] ; 0x3b
  5984. 8002644: f886 20a6 strb.w r2, [r6, #166] ; 0xa6
  5985. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime6 = Bank2data[MBIC_BOOT_CREATION_TIME + 5];
  5986. 8002648: f893 203c ldrb.w r2, [r3, #60] ; 0x3c
  5987. 800264c: f886 20a7 strb.w r2, [r6, #167] ; 0xa7
  5988. bluecell_Currdatastatus.CPU_Bank2_Image_Version1 = Bank2data[MBIC_BOOT_VERSION + 0];
  5989. 8002650: 7ada ldrb r2, [r3, #11]
  5990. 8002652: f886 209f strb.w r2, [r6, #159] ; 0x9f
  5991. bluecell_Currdatastatus.CPU_Bank2_Image_Version2 = Bank2data[MBIC_BOOT_VERSION + 1];
  5992. 8002656: 7b1a ldrb r2, [r3, #12]
  5993. 8002658: f886 20a0 strb.w r2, [r6, #160] ; 0xa0
  5994. bluecell_Currdatastatus.CPU_Bank2_Image_Version3 = Bank2data[MBIC_BOOT_VERSION + 2];
  5995. 800265c: 7b5b ldrb r3, [r3, #13]
  5996. 800265e: f886 30a1 strb.w r3, [r6, #161] ; 0xa1
  5997. printf("BANK2 IMAGE NAME : ");
  5998. 8002662: f000 ff41 bl 80034e8 <iprintf>
  5999. 8002666: 4b89 ldr r3, [pc, #548] ; (800288c <EEPROM_M24C08_Init+0x300>)
  6000. 8002668: 461d mov r5, r3
  6001. pdata[i] = Bank2data[MBIC_BOOT_FILENAME + i];
  6002. 800266a: 7858 ldrb r0, [r3, #1]
  6003. 800266c: f103 0801 add.w r8, r3, #1
  6004. 8002670: 444b add r3, r9
  6005. 8002672: 54f0 strb r0, [r6, r3]
  6006. printf("%c",pdata[i]);
  6007. 8002674: f000 ff50 bl 8003518 <putchar>
  6008. for(int i = 0 ; i< 32; i++){
  6009. 8002678: 45b8 cmp r8, r7
  6010. 800267a: 4643 mov r3, r8
  6011. 800267c: d1f5 bne.n 800266a <EEPROM_M24C08_Init+0xde>
  6012. printf("\r\n");
  6013. 800267e: 487f ldr r0, [pc, #508] ; (800287c <EEPROM_M24C08_Init+0x2f0>)
  6014. 8002680: f000 ffba bl 80035f8 <puts>
  6015. Currdata[MBIC_BOOT_CREATION_TIME + 5]
  6016. 8002684: 4882 ldr r0, [pc, #520] ; (8002890 <EEPROM_M24C08_Init+0x304>)
  6017. Currdata[MBIC_BOOT_CREATION_TIME + 2],
  6018. 8002686: 4b83 ldr r3, [pc, #524] ; (8002894 <EEPROM_M24C08_Init+0x308>)
  6019. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  6020. 8002688: 7800 ldrb r0, [r0, #0]
  6021. Currdata[MBIC_BOOT_CREATION_TIME + 1],
  6022. 800268a: 4a83 ldr r2, [pc, #524] ; (8002898 <EEPROM_M24C08_Init+0x30c>)
  6023. Currdata[MBIC_BOOT_CREATION_TIME + 0],
  6024. 800268c: 4983 ldr r1, [pc, #524] ; (800289c <EEPROM_M24C08_Init+0x310>)
  6025. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  6026. 800268e: 781b ldrb r3, [r3, #0]
  6027. 8002690: 7812 ldrb r2, [r2, #0]
  6028. 8002692: 7809 ldrb r1, [r1, #0]
  6029. 8002694: 9002 str r0, [sp, #8]
  6030. Currdata[MBIC_BOOT_CREATION_TIME + 4],
  6031. 8002696: 4882 ldr r0, [pc, #520] ; (80028a0 <EEPROM_M24C08_Init+0x314>)
  6032. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  6033. 8002698: 7800 ldrb r0, [r0, #0]
  6034. 800269a: 9001 str r0, [sp, #4]
  6035. Currdata[MBIC_BOOT_CREATION_TIME + 3],
  6036. 800269c: 4881 ldr r0, [pc, #516] ; (80028a4 <EEPROM_M24C08_Init+0x318>)
  6037. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  6038. 800269e: 7800 ldrb r0, [r0, #0]
  6039. 80026a0: 9000 str r0, [sp, #0]
  6040. 80026a2: 4881 ldr r0, [pc, #516] ; (80028a8 <EEPROM_M24C08_Init+0x31c>)
  6041. 80026a4: f000 ff20 bl 80034e8 <iprintf>
  6042. if(Currdata[MBIC_BOOT_VERSION + 0] == Bank1data[MBIC_BOOT_VERSION + 0]
  6043. 80026a8: 4b80 ldr r3, [pc, #512] ; (80028ac <EEPROM_M24C08_Init+0x320>)
  6044. 80026aa: 4a81 ldr r2, [pc, #516] ; (80028b0 <EEPROM_M24C08_Init+0x324>)
  6045. 80026ac: 781b ldrb r3, [r3, #0]
  6046. 80026ae: 7812 ldrb r2, [r2, #0]
  6047. 80026b0: 429a cmp r2, r3
  6048. 80026b2: d10c bne.n 80026ce <EEPROM_M24C08_Init+0x142>
  6049. &&Currdata[MBIC_BOOT_VERSION + 1] == Bank1data[MBIC_BOOT_VERSION + 1]
  6050. 80026b4: 4a7f ldr r2, [pc, #508] ; (80028b4 <EEPROM_M24C08_Init+0x328>)
  6051. 80026b6: 7811 ldrb r1, [r2, #0]
  6052. 80026b8: f502 3200 add.w r2, r2, #131072 ; 0x20000
  6053. 80026bc: 3280 adds r2, #128 ; 0x80
  6054. 80026be: 7812 ldrb r2, [r2, #0]
  6055. 80026c0: 4291 cmp r1, r2
  6056. 80026c2: d104 bne.n 80026ce <EEPROM_M24C08_Init+0x142>
  6057. &&Currdata[MBIC_BOOT_VERSION + 2] == Bank1data[MBIC_BOOT_VERSION + 2]){
  6058. 80026c4: 4a7c ldr r2, [pc, #496] ; (80028b8 <EEPROM_M24C08_Init+0x32c>)
  6059. 80026c6: 7811 ldrb r1, [r2, #0]
  6060. 80026c8: 7822 ldrb r2, [r4, #0]
  6061. 80026ca: 4291 cmp r1, r2
  6062. 80026cc: d03a beq.n 8002744 <EEPROM_M24C08_Init+0x1b8>
  6063. Currdata[MBIC_BOOT_VERSION + 0] == Bank2data[MBIC_BOOT_VERSION + 0]
  6064. 80026ce: 4a7b ldr r2, [pc, #492] ; (80028bc <EEPROM_M24C08_Init+0x330>)
  6065. }else if(
  6066. 80026d0: 7812 ldrb r2, [r2, #0]
  6067. 80026d2: 429a cmp r2, r3
  6068. 80026d4: d138 bne.n 8002748 <EEPROM_M24C08_Init+0x1bc>
  6069. &&Currdata[MBIC_BOOT_VERSION + 1] == Bank2data[MBIC_BOOT_VERSION + 1]
  6070. 80026d6: 4b77 ldr r3, [pc, #476] ; (80028b4 <EEPROM_M24C08_Init+0x328>)
  6071. 80026d8: 781a ldrb r2, [r3, #0]
  6072. 80026da: f503 2380 add.w r3, r3, #262144 ; 0x40000
  6073. 80026de: 3380 adds r3, #128 ; 0x80
  6074. 80026e0: 781b ldrb r3, [r3, #0]
  6075. 80026e2: 429a cmp r2, r3
  6076. 80026e4: d130 bne.n 8002748 <EEPROM_M24C08_Init+0x1bc>
  6077. &&Currdata[MBIC_BOOT_VERSION + 2] == Bank2data[MBIC_BOOT_VERSION + 2]){
  6078. 80026e6: 4b74 ldr r3, [pc, #464] ; (80028b8 <EEPROM_M24C08_Init+0x32c>)
  6079. 80026e8: 7819 ldrb r1, [r3, #0]
  6080. 80026ea: 782b ldrb r3, [r5, #0]
  6081. ret = HFR_BANK2_SEL;
  6082. 80026ec: 4299 cmp r1, r3
  6083. 80026ee: bf0c ite eq
  6084. 80026f0: 2102 moveq r1, #2
  6085. 80026f2: 2100 movne r1, #0
  6086. printf("MBIC BANK %d Booting \r\n",bluecell_Currdatastatus.CPU_Current_Bank);
  6087. 80026f4: 4872 ldr r0, [pc, #456] ; (80028c0 <EEPROM_M24C08_Init+0x334>)
  6088. bluecell_Currdatastatus.CPU_Current_Bank = ret;
  6089. 80026f6: f886 1074 strb.w r1, [r6, #116] ; 0x74
  6090. printf("MBIC BANK %d Booting \r\n",bluecell_Currdatastatus.CPU_Current_Bank);
  6091. 80026fa: f000 fef5 bl 80034e8 <iprintf>
  6092. printf("bluecell_Currdatastatus.CPU_Bank_Select : %d \r\n",bluecell_Currdatastatus.CPU_Bank_Select);
  6093. 80026fe: f896 1075 ldrb.w r1, [r6, #117] ; 0x75
  6094. 8002702: 4870 ldr r0, [pc, #448] ; (80028c4 <EEPROM_M24C08_Init+0x338>)
  6095. 8002704: f000 fef0 bl 80034e8 <iprintf>
  6096. if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK2_SEL)
  6097. 8002708: f896 3075 ldrb.w r3, [r6, #117] ; 0x75
  6098. 800270c: 2b02 cmp r3, #2
  6099. 800270e: d11d bne.n 800274c <EEPROM_M24C08_Init+0x1c0>
  6100. | Bank2data[MBIC_BOOT_CRC + 1]<<16
  6101. 8002710: 4a6d ldr r2, [pc, #436] ; (80028c8 <EEPROM_M24C08_Init+0x33c>)
  6102. ((Bank2data[MBIC_BOOT_CRC] << 24 )
  6103. 8002712: 4b6e ldr r3, [pc, #440] ; (80028cc <EEPROM_M24C08_Init+0x340>)
  6104. | Bank2data[MBIC_BOOT_CRC + 1]<<16
  6105. 8002714: 7815 ldrb r5, [r2, #0]
  6106. ((Bank2data[MBIC_BOOT_CRC] << 24 )
  6107. 8002716: 781b ldrb r3, [r3, #0]
  6108. | Bank2data[MBIC_BOOT_CRC + 1]<<16
  6109. 8002718: 042d lsls r5, r5, #16
  6110. 800271a: ea45 6503 orr.w r5, r5, r3, lsl #24
  6111. | Bank2data[MBIC_BOOT_CRC + 3]);
  6112. 800271e: 4b6c ldr r3, [pc, #432] ; (80028d0 <EEPROM_M24C08_Init+0x344>)
  6113. 8002720: 781b ldrb r3, [r3, #0]
  6114. 8002722: 431d orrs r5, r3
  6115. | Bank2data[MBIC_BOOT_CRC + 2]<<8
  6116. 8002724: 4b6b ldr r3, [pc, #428] ; (80028d4 <EEPROM_M24C08_Init+0x348>)
  6117. 8002726: 781b ldrb r3, [r3, #0]
  6118. | Bank2data[MBIC_BOOT_CRC + 3]);
  6119. 8002728: ea45 2503 orr.w r5, r5, r3, lsl #8
  6120. ((Bank2data[MBIC_BOOT_LENGTH] << 24 )
  6121. 800272c: 4b6a ldr r3, [pc, #424] ; (80028d8 <EEPROM_M24C08_Init+0x34c>)
  6122. | Bank2data[MBIC_BOOT_LENGTH + 1]<<16
  6123. 800272e: 785c ldrb r4, [r3, #1]
  6124. ((Bank2data[MBIC_BOOT_LENGTH] << 24 )
  6125. 8002730: 781a ldrb r2, [r3, #0]
  6126. | Bank2data[MBIC_BOOT_LENGTH + 1]<<16
  6127. 8002732: 0424 lsls r4, r4, #16
  6128. 8002734: ea44 6402 orr.w r4, r4, r2, lsl #24
  6129. | Bank2data[MBIC_BOOT_LENGTH + 3]);
  6130. 8002738: 78da ldrb r2, [r3, #3]
  6131. 800273a: 4314 orrs r4, r2
  6132. | Bank2data[MBIC_BOOT_LENGTH + 2]<<8
  6133. 800273c: 789a ldrb r2, [r3, #2]
  6134. | Bank2data[MBIC_BOOT_LENGTH + 3]);
  6135. 800273e: ea44 2402 orr.w r4, r4, r2, lsl #8
  6136. 8002742: e055 b.n 80027f0 <EEPROM_M24C08_Init+0x264>
  6137. ret = HFR_BANK1_SEL;
  6138. 8002744: 2101 movs r1, #1
  6139. 8002746: e7d5 b.n 80026f4 <EEPROM_M24C08_Init+0x168>
  6140. ret = 0;
  6141. 8002748: 2100 movs r1, #0
  6142. 800274a: e7d3 b.n 80026f4 <EEPROM_M24C08_Init+0x168>
  6143. else if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK1_SEL)
  6144. 800274c: 2b01 cmp r3, #1
  6145. 800274e: d12c bne.n 80027aa <EEPROM_M24C08_Init+0x21e>
  6146. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6147. 8002750: 4a62 ldr r2, [pc, #392] ; (80028dc <EEPROM_M24C08_Init+0x350>)
  6148. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6149. 8002752: 4b63 ldr r3, [pc, #396] ; (80028e0 <EEPROM_M24C08_Init+0x354>)
  6150. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6151. 8002754: 7815 ldrb r5, [r2, #0]
  6152. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6153. 8002756: 781b ldrb r3, [r3, #0]
  6154. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6155. 8002758: 042d lsls r5, r5, #16
  6156. 800275a: ea45 6503 orr.w r5, r5, r3, lsl #24
  6157. | Bank1data[MBIC_BOOT_CRC + 3]);
  6158. 800275e: 4b61 ldr r3, [pc, #388] ; (80028e4 <EEPROM_M24C08_Init+0x358>)
  6159. crcret = crc32(&Bank1data[MBIC_BOOT_DATA], CrcLength);
  6160. 8002760: 4861 ldr r0, [pc, #388] ; (80028e8 <EEPROM_M24C08_Init+0x35c>)
  6161. | Bank1data[MBIC_BOOT_CRC + 3]);
  6162. 8002762: 781b ldrb r3, [r3, #0]
  6163. 8002764: 431d orrs r5, r3
  6164. | Bank1data[MBIC_BOOT_CRC + 2]<<8
  6165. 8002766: 4b61 ldr r3, [pc, #388] ; (80028ec <EEPROM_M24C08_Init+0x360>)
  6166. 8002768: 781b ldrb r3, [r3, #0]
  6167. | Bank1data[MBIC_BOOT_CRC + 3]);
  6168. 800276a: ea45 2503 orr.w r5, r5, r3, lsl #8
  6169. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6170. 800276e: 4b60 ldr r3, [pc, #384] ; (80028f0 <EEPROM_M24C08_Init+0x364>)
  6171. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6172. 8002770: 785c ldrb r4, [r3, #1]
  6173. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6174. 8002772: 781a ldrb r2, [r3, #0]
  6175. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6176. 8002774: 0424 lsls r4, r4, #16
  6177. 8002776: ea44 6402 orr.w r4, r4, r2, lsl #24
  6178. | Bank1data[MBIC_BOOT_LENGTH + 3]);
  6179. 800277a: 78da ldrb r2, [r3, #3]
  6180. 800277c: 4314 orrs r4, r2
  6181. | Bank1data[MBIC_BOOT_LENGTH + 2]<<8
  6182. 800277e: 789a ldrb r2, [r3, #2]
  6183. | Bank1data[MBIC_BOOT_LENGTH + 3]);
  6184. 8002780: ea44 2402 orr.w r4, r4, r2, lsl #8
  6185. crcret = crc32(&Bank1data[MBIC_BOOT_DATA], CrcLength);
  6186. 8002784: 4621 mov r1, r4
  6187. crcret = crc32(&Bank2data[MBIC_BOOT_DATA], CrcLength);
  6188. 8002786: f7ff fd95 bl 80022b4 <crc32>
  6189. 800278a: 4607 mov r7, r0
  6190. printf("CRC LENGTH : %d,CRC LENGTH : %X \r\n",CrcLength,CrcLength);
  6191. 800278c: 4622 mov r2, r4
  6192. 800278e: 4621 mov r1, r4
  6193. 8002790: 4858 ldr r0, [pc, #352] ; (80028f4 <EEPROM_M24C08_Init+0x368>)
  6194. 8002792: f000 fea9 bl 80034e8 <iprintf>
  6195. if(crcret != FileCrc){
  6196. 8002796: 42bd cmp r5, r7
  6197. printf("CRC ERROR : %x , File CRC : %x \r\n",crcret,FileCrc);
  6198. 8002798: 462a mov r2, r5
  6199. if(crcret != FileCrc){
  6200. 800279a: d030 beq.n 80027fe <EEPROM_M24C08_Init+0x272>
  6201. printf("CRC ERROR : %x , File CRC : %x \r\n",crcret,FileCrc);
  6202. 800279c: 4639 mov r1, r7
  6203. 800279e: 4856 ldr r0, [pc, #344] ; (80028f8 <EEPROM_M24C08_Init+0x36c>)
  6204. }
  6205. 80027a0: b005 add sp, #20
  6206. 80027a2: e8bd 43f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, lr}
  6207. printf("CRC ERROR : %x , File CRC : %x \r\n",crcret,FileCrc);
  6208. 80027a6: f000 be9f b.w 80034e8 <iprintf>
  6209. else if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_AUTO_SEL)
  6210. 80027aa: 2b03 cmp r3, #3
  6211. 80027ac: d123 bne.n 80027f6 <EEPROM_M24C08_Init+0x26a>
  6212. if(bluecell_Currdatastatus.CPU_Current_Bank == HFR_BANK1_SEL)
  6213. 80027ae: f896 3074 ldrb.w r3, [r6, #116] ; 0x74
  6214. 80027b2: 2b01 cmp r3, #1
  6215. 80027b4: d1ac bne.n 8002710 <EEPROM_M24C08_Init+0x184>
  6216. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6217. 80027b6: 4a49 ldr r2, [pc, #292] ; (80028dc <EEPROM_M24C08_Init+0x350>)
  6218. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6219. 80027b8: 4b49 ldr r3, [pc, #292] ; (80028e0 <EEPROM_M24C08_Init+0x354>)
  6220. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6221. 80027ba: 7815 ldrb r5, [r2, #0]
  6222. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6223. 80027bc: 781b ldrb r3, [r3, #0]
  6224. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6225. 80027be: 042d lsls r5, r5, #16
  6226. 80027c0: ea45 6503 orr.w r5, r5, r3, lsl #24
  6227. | Bank1data[MBIC_BOOT_CRC + 3]);
  6228. 80027c4: 4b47 ldr r3, [pc, #284] ; (80028e4 <EEPROM_M24C08_Init+0x358>)
  6229. crcret = crc32(&Bank1data[MBIC_BOOT_DATA], CrcLength);
  6230. 80027c6: 4848 ldr r0, [pc, #288] ; (80028e8 <EEPROM_M24C08_Init+0x35c>)
  6231. | Bank1data[MBIC_BOOT_CRC + 3]);
  6232. 80027c8: 781b ldrb r3, [r3, #0]
  6233. 80027ca: 431d orrs r5, r3
  6234. | Bank1data[MBIC_BOOT_CRC + 2]<<8
  6235. 80027cc: 4b47 ldr r3, [pc, #284] ; (80028ec <EEPROM_M24C08_Init+0x360>)
  6236. 80027ce: 781b ldrb r3, [r3, #0]
  6237. | Bank1data[MBIC_BOOT_CRC + 3]);
  6238. 80027d0: ea45 2503 orr.w r5, r5, r3, lsl #8
  6239. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6240. 80027d4: 4b46 ldr r3, [pc, #280] ; (80028f0 <EEPROM_M24C08_Init+0x364>)
  6241. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6242. 80027d6: 785c ldrb r4, [r3, #1]
  6243. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6244. 80027d8: 781a ldrb r2, [r3, #0]
  6245. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6246. 80027da: 0424 lsls r4, r4, #16
  6247. 80027dc: ea44 6402 orr.w r4, r4, r2, lsl #24
  6248. | Bank1data[MBIC_BOOT_LENGTH + 3]);
  6249. 80027e0: 78da ldrb r2, [r3, #3]
  6250. 80027e2: 4314 orrs r4, r2
  6251. | Bank1data[MBIC_BOOT_LENGTH + 2]<<8
  6252. 80027e4: 789a ldrb r2, [r3, #2]
  6253. | Bank1data[MBIC_BOOT_LENGTH + 3]);
  6254. 80027e6: ea44 2402 orr.w r4, r4, r2, lsl #8
  6255. crcret = crc32(&Bank1data[MBIC_BOOT_DATA], CrcLength);
  6256. 80027ea: 4621 mov r1, r4
  6257. 80027ec: f7ff fd62 bl 80022b4 <crc32>
  6258. crcret = crc32(&Bank2data[MBIC_BOOT_DATA], CrcLength);
  6259. 80027f0: 4621 mov r1, r4
  6260. 80027f2: 4842 ldr r0, [pc, #264] ; (80028fc <EEPROM_M24C08_Init+0x370>)
  6261. 80027f4: e7c7 b.n 8002786 <EEPROM_M24C08_Init+0x1fa>
  6262. uint32_t crcret=0;
  6263. 80027f6: 2700 movs r7, #0
  6264. uint32_t CrcLength = 0;
  6265. 80027f8: 463c mov r4, r7
  6266. uint32_t FileCrc = 0;
  6267. 80027fa: 463d mov r5, r7
  6268. 80027fc: e7c6 b.n 800278c <EEPROM_M24C08_Init+0x200>
  6269. printf("CRC SUCCESS : %x , File CRC : %x \r\n",crcret,FileCrc);
  6270. 80027fe: 4629 mov r1, r5
  6271. 8002800: 483f ldr r0, [pc, #252] ; (8002900 <EEPROM_M24C08_Init+0x374>)
  6272. 8002802: f000 fe71 bl 80034e8 <iprintf>
  6273. if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK1_SEL && bluecell_Currdatastatus.CPU_Current_Bank != HFR_BANK1_SEL){
  6274. 8002806: f896 3075 ldrb.w r3, [r6, #117] ; 0x75
  6275. 800280a: 2b01 cmp r3, #1
  6276. 800280c: d11b bne.n 8002846 <EEPROM_M24C08_Init+0x2ba>
  6277. 800280e: f896 3074 ldrb.w r3, [r6, #116] ; 0x74
  6278. 8002812: 2b01 cmp r3, #1
  6279. 8002814: d009 beq.n 800282a <EEPROM_M24C08_Init+0x29e>
  6280. printf("Write Start BANK 1 Down Start\r\n");
  6281. 8002816: 483b ldr r0, [pc, #236] ; (8002904 <EEPROM_M24C08_Init+0x378>)
  6282. 8002818: f000 feee bl 80035f8 <puts>
  6283. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK1_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6284. 800281c: 493a ldr r1, [pc, #232] ; (8002908 <EEPROM_M24C08_Init+0x37c>)
  6285. 800281e: 4813 ldr r0, [pc, #76] ; (800286c <EEPROM_M24C08_Init+0x2e0>)
  6286. 8002820: f000 f9fe bl 8002c20 <MBIC_BankBooting_Flash_write>
  6287. bluecell_Currdatastatus.CPU_Bank_Select = 5;
  6288. 8002824: 2305 movs r3, #5
  6289. bluecell_Currdatastatus.CPU_Bank_Select = 3;
  6290. 8002826: f886 3075 strb.w r3, [r6, #117] ; 0x75
  6291. EEPROM_M24C08_write(EEPROM_M24C08_ID ,(EEPROM_WINDOW_STATUS_ADDRESDS),&bluecell_Currdatastatus.bluecell_header,sizeof(BLUESTATUS_st));
  6292. 800282a: f44f 73b0 mov.w r3, #352 ; 0x160
  6293. 800282e: 4a0d ldr r2, [pc, #52] ; (8002864 <EEPROM_M24C08_Init+0x2d8>)
  6294. 8002830: f44f 612e mov.w r1, #2784 ; 0xae0
  6295. 8002834: 20a0 movs r0, #160 ; 0xa0
  6296. 8002836: f7ff fe41 bl 80024bc <EEPROM_M24C08_write>
  6297. printf("EEPROM INIT COMPLETE\r\n");
  6298. 800283a: 4834 ldr r0, [pc, #208] ; (800290c <EEPROM_M24C08_Init+0x380>)
  6299. }
  6300. 800283c: b005 add sp, #20
  6301. 800283e: e8bd 43f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, lr}
  6302. printf("EEPROM INIT COMPLETE\r\n");
  6303. 8002842: f000 bed9 b.w 80035f8 <puts>
  6304. }else if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK2_SEL && bluecell_Currdatastatus.CPU_Current_Bank != HFR_BANK2_SEL){
  6305. 8002846: 2b02 cmp r3, #2
  6306. 8002848: d168 bne.n 800291c <EEPROM_M24C08_Init+0x390>
  6307. 800284a: f896 3074 ldrb.w r3, [r6, #116] ; 0x74
  6308. 800284e: 2b02 cmp r3, #2
  6309. 8002850: d0eb beq.n 800282a <EEPROM_M24C08_Init+0x29e>
  6310. printf("Write Start BANK 2 Down Start\r\n");
  6311. 8002852: 482f ldr r0, [pc, #188] ; (8002910 <EEPROM_M24C08_Init+0x384>)
  6312. 8002854: f000 fed0 bl 80035f8 <puts>
  6313. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK2_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6314. 8002858: 492b ldr r1, [pc, #172] ; (8002908 <EEPROM_M24C08_Init+0x37c>)
  6315. 800285a: 4809 ldr r0, [pc, #36] ; (8002880 <EEPROM_M24C08_Init+0x2f4>)
  6316. 800285c: f000 f9e0 bl 8002c20 <MBIC_BankBooting_Flash_write>
  6317. bluecell_Currdatastatus.CPU_Bank_Select = 6;
  6318. 8002860: 2306 movs r3, #6
  6319. 8002862: e7e0 b.n 8002826 <EEPROM_M24C08_Init+0x29a>
  6320. 8002864: 20000328 .word 0x20000328
  6321. 8002868: 08004a18 .word 0x08004a18
  6322. 800286c: 08028000 .word 0x08028000
  6323. 8002870: 08004a25 .word 0x08004a25
  6324. 8002874: 0802802d .word 0x0802802d
  6325. 8002878: 0802800d .word 0x0802800d
  6326. 800287c: 08004d07 .word 0x08004d07
  6327. 8002880: 08048000 .word 0x08048000
  6328. 8002884: 08004a39 .word 0x08004a39
  6329. 8002888: 0804802d .word 0x0804802d
  6330. 800288c: 0804800d .word 0x0804800d
  6331. 8002890: 08007fbc .word 0x08007fbc
  6332. 8002894: 08007fb9 .word 0x08007fb9
  6333. 8002898: 08007fb8 .word 0x08007fb8
  6334. 800289c: 08007fb7 .word 0x08007fb7
  6335. 80028a0: 08007fbb .word 0x08007fbb
  6336. 80028a4: 08007fba .word 0x08007fba
  6337. 80028a8: 08004a4d .word 0x08004a4d
  6338. 80028ac: 08007f8b .word 0x08007f8b
  6339. 80028b0: 0802800b .word 0x0802800b
  6340. 80028b4: 08007f8c .word 0x08007f8c
  6341. 80028b8: 08007f8d .word 0x08007f8d
  6342. 80028bc: 0804800b .word 0x0804800b
  6343. 80028c0: 08004a7b .word 0x08004a7b
  6344. 80028c4: 08004a93 .word 0x08004a93
  6345. 80028c8: 08048042 .word 0x08048042
  6346. 80028cc: 08048041 .word 0x08048041
  6347. 80028d0: 08048044 .word 0x08048044
  6348. 80028d4: 08048043 .word 0x08048043
  6349. 80028d8: 0804803d .word 0x0804803d
  6350. 80028dc: 08028042 .word 0x08028042
  6351. 80028e0: 08028041 .word 0x08028041
  6352. 80028e4: 08028044 .word 0x08028044
  6353. 80028e8: 08028080 .word 0x08028080
  6354. 80028ec: 08028043 .word 0x08028043
  6355. 80028f0: 0802803d .word 0x0802803d
  6356. 80028f4: 08004ac3 .word 0x08004ac3
  6357. 80028f8: 08004ae6 .word 0x08004ae6
  6358. 80028fc: 08048080 .word 0x08048080
  6359. 8002900: 08004b08 .word 0x08004b08
  6360. 8002904: 08004b2d .word 0x08004b2d
  6361. 8002908: 08007f80 .word 0x08007f80
  6362. 800290c: 08004bb3 .word 0x08004bb3
  6363. 8002910: 08004b4c .word 0x08004b4c
  6364. 8002914: f7fd8072 .word 0xf7fd8072
  6365. 8002918: f7fb809b .word 0xf7fb809b
  6366. else if (bluecell_Currdatastatus.CPU_Bank_Select == HFR_AUTO_SEL || bluecell_Currdatastatus.CPU_Bank_Select == 7){
  6367. 800291c: f003 03fb and.w r3, r3, #251 ; 0xfb
  6368. 8002920: 2b03 cmp r3, #3
  6369. 8002922: d182 bne.n 800282a <EEPROM_M24C08_Init+0x29e>
  6370. if(bluecell_Currdatastatus.CPU_Current_Bank == HFR_BANK1_SEL){
  6371. 8002924: f896 3074 ldrb.w r3, [r6, #116] ; 0x74
  6372. 8002928: 2b01 cmp r3, #1
  6373. 800292a: d108 bne.n 800293e <EEPROM_M24C08_Init+0x3b2>
  6374. printf("Write Start BANK BANK 1 Down Start\r\n");
  6375. 800292c: 4807 ldr r0, [pc, #28] ; (800294c <EEPROM_M24C08_Init+0x3c0>)
  6376. 800292e: f000 fe63 bl 80035f8 <puts>
  6377. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK2_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6378. 8002932: 4907 ldr r1, [pc, #28] ; (8002950 <EEPROM_M24C08_Init+0x3c4>)
  6379. 8002934: 4807 ldr r0, [pc, #28] ; (8002954 <EEPROM_M24C08_Init+0x3c8>)
  6380. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK1_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6381. 8002936: f000 f973 bl 8002c20 <MBIC_BankBooting_Flash_write>
  6382. bluecell_Currdatastatus.CPU_Bank_Select = 3;
  6383. 800293a: 2303 movs r3, #3
  6384. 800293c: e773 b.n 8002826 <EEPROM_M24C08_Init+0x29a>
  6385. printf("Write Start BANK BANK 2 Down Start\r\n");
  6386. 800293e: 4806 ldr r0, [pc, #24] ; (8002958 <EEPROM_M24C08_Init+0x3cc>)
  6387. 8002940: f000 fe5a bl 80035f8 <puts>
  6388. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK1_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6389. 8002944: 4902 ldr r1, [pc, #8] ; (8002950 <EEPROM_M24C08_Init+0x3c4>)
  6390. 8002946: 4805 ldr r0, [pc, #20] ; (800295c <EEPROM_M24C08_Init+0x3d0>)
  6391. 8002948: e7f5 b.n 8002936 <EEPROM_M24C08_Init+0x3aa>
  6392. 800294a: bf00 nop
  6393. 800294c: 08004b6b .word 0x08004b6b
  6394. 8002950: 08007f80 .word 0x08007f80
  6395. 8002954: 08048000 .word 0x08048000
  6396. 8002958: 08004b8f .word 0x08004b8f
  6397. 800295c: 08028000 .word 0x08028000
  6398. 08002960 <Jump_App>:
  6399. typedef void (*fptr)(void);
  6400. fptr jump_to_app;
  6401. uint32_t jump_addr;
  6402. void Jump_App(void){
  6403. 8002960: b5b0 push {r4, r5, r7, lr}
  6404. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6405. 8002962: 4a0d ldr r2, [pc, #52] ; (8002998 <Jump_App+0x38>)
  6406. void Jump_App(void){
  6407. 8002964: af00 add r7, sp, #0
  6408. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6409. 8002966: 69d3 ldr r3, [r2, #28]
  6410. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  6411. 8002968: 480c ldr r0, [pc, #48] ; (800299c <Jump_App+0x3c>)
  6412. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6413. 800296a: f023 0310 bic.w r3, r3, #16
  6414. 800296e: 61d3 str r3, [r2, #28]
  6415. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  6416. 8002970: f000 fe42 bl 80035f8 <puts>
  6417. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  6418. 8002974: 4b0a ldr r3, [pc, #40] ; (80029a0 <Jump_App+0x40>)
  6419. 8002976: 4a0b ldr r2, [pc, #44] ; (80029a4 <Jump_App+0x44>)
  6420. 8002978: 681b ldr r3, [r3, #0]
  6421. jump_to_app = (fptr) jump_addr;
  6422. 800297a: 4c0b ldr r4, [pc, #44] ; (80029a8 <Jump_App+0x48>)
  6423. /* init user app's sp */
  6424. printf("jump!\n");
  6425. 800297c: 480b ldr r0, [pc, #44] ; (80029ac <Jump_App+0x4c>)
  6426. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  6427. 800297e: 6013 str r3, [r2, #0]
  6428. jump_to_app = (fptr) jump_addr;
  6429. 8002980: 6023 str r3, [r4, #0]
  6430. printf("jump!\n");
  6431. 8002982: f000 fe39 bl 80035f8 <puts>
  6432. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  6433. 8002986: 4b0a ldr r3, [pc, #40] ; (80029b0 <Jump_App+0x50>)
  6434. 8002988: 681b ldr r3, [r3, #0]
  6435. __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) : "sp");
  6436. 800298a: f383 8808 msr MSP, r3
  6437. jump_to_app();
  6438. 800298e: 6823 ldr r3, [r4, #0]
  6439. }
  6440. 8002990: 46bd mov sp, r7
  6441. 8002992: e8bd 40b0 ldmia.w sp!, {r4, r5, r7, lr}
  6442. jump_to_app();
  6443. 8002996: 4718 bx r3
  6444. 8002998: 40021000 .word 0x40021000
  6445. 800299c: 08004bef .word 0x08004bef
  6446. 80029a0: 08008004 .word 0x08008004
  6447. 80029a4: 2000048c .word 0x2000048c
  6448. 80029a8: 20000490 .word 0x20000490
  6449. 80029ac: 08004c01 .word 0x08004c01
  6450. 80029b0: 08008000 .word 0x08008000
  6451. 080029b4 <Flash_RGB_Data_Write>:
  6452. #endif // PYJ.2019.03.27_END --
  6453. }
  6454. #if 1 // PYJ.2020.05.20_BEGIN --
  6455. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  6456. 80029b4: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6457. 80029b8: 4605 mov r5, r0
  6458. uint16_t Firmdata = 0;
  6459. uint8_t ret = 0;
  6460. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  6461. 80029ba: 4604 mov r4, r0
  6462. uint8_t ret = 0;
  6463. 80029bc: 2700 movs r7, #0
  6464. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  6465. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  6466. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  6467. 80029be: 4e0f ldr r6, [pc, #60] ; (80029fc <Flash_RGB_Data_Write+0x48>)
  6468. printf("HAL NOT OK \n");
  6469. 80029c0: f8df 803c ldr.w r8, [pc, #60] ; 8002a00 <Flash_RGB_Data_Write+0x4c>
  6470. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  6471. 80029c4: 78ab ldrb r3, [r5, #2]
  6472. 80029c6: 1b62 subs r2, r4, r5
  6473. 80029c8: 3b02 subs r3, #2
  6474. 80029ca: 4293 cmp r3, r2
  6475. 80029cc: dc02 bgt.n 80029d4 <Flash_RGB_Data_Write+0x20>
  6476. Address += 2;
  6477. //if(!(i%FirmwareUpdateDelay))
  6478. // HAL_Delay(1);
  6479. }
  6480. return ret;
  6481. }
  6482. 80029ce: 4638 mov r0, r7
  6483. 80029d0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6484. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  6485. 80029d4: 7923 ldrb r3, [r4, #4]
  6486. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  6487. 80029d6: 78e2 ldrb r2, [r4, #3]
  6488. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  6489. 80029d8: 6831 ldr r1, [r6, #0]
  6490. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  6491. 80029da: eb02 2203 add.w r2, r2, r3, lsl #8
  6492. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  6493. 80029de: b292 uxth r2, r2
  6494. 80029e0: 2300 movs r3, #0
  6495. 80029e2: 2001 movs r0, #1
  6496. 80029e4: f7fd ff22 bl 800082c <HAL_FLASH_Program>
  6497. 80029e8: b118 cbz r0, 80029f2 <Flash_RGB_Data_Write+0x3e>
  6498. printf("HAL NOT OK \n");
  6499. 80029ea: 4640 mov r0, r8
  6500. 80029ec: f000 fe04 bl 80035f8 <puts>
  6501. ret = 1;
  6502. 80029f0: 2701 movs r7, #1
  6503. Address += 2;
  6504. 80029f2: 6833 ldr r3, [r6, #0]
  6505. 80029f4: 3402 adds r4, #2
  6506. 80029f6: 3302 adds r3, #2
  6507. 80029f8: 6033 str r3, [r6, #0]
  6508. 80029fa: e7e3 b.n 80029c4 <Flash_RGB_Data_Write+0x10>
  6509. 80029fc: 20000210 .word 0x20000210
  6510. 8002a00: 08004bd4 .word 0x08004bd4
  6511. 08002a04 <Flash_Data_Write>:
  6512. uint8_t Flash_Data_Write(uint8_t* data){
  6513. 8002a04: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  6514. 8002a08: 4604 mov r4, r0
  6515. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  6516. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6517. // data[MBIC_PAYLOADSTART + 12 +i];
  6518. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  6519. 8002a0a: 4605 mov r5, r0
  6520. uint8_t ret = 0;
  6521. 8002a0c: f04f 0800 mov.w r8, #0
  6522. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  6523. 8002a10: 7ec3 ldrb r3, [r0, #27]
  6524. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  6525. 8002a12: 7e82 ldrb r2, [r0, #26]
  6526. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  6527. 8002a14: 041b lsls r3, r3, #16
  6528. 8002a16: eb03 6302 add.w r3, r3, r2, lsl #24
  6529. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6530. 8002a1a: 7f42 ldrb r2, [r0, #29]
  6531. 8002a1c: 4e19 ldr r6, [pc, #100] ; (8002a84 <Flash_Data_Write+0x80>)
  6532. 8002a1e: 4413 add r3, r2
  6533. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  6534. 8002a20: 7f02 ldrb r2, [r0, #28]
  6535. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  6536. 8002a22: f8df 9068 ldr.w r9, [pc, #104] ; 8002a8c <Flash_Data_Write+0x88>
  6537. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6538. 8002a26: eb03 2302 add.w r3, r3, r2, lsl #8
  6539. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  6540. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  6541. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  6542. 8002a2a: 4f17 ldr r7, [pc, #92] ; (8002a88 <Flash_Data_Write+0x84>)
  6543. printf("HAL NOT OK \n");
  6544. 8002a2c: f8df a060 ldr.w sl, [pc, #96] ; 8002a90 <Flash_Data_Write+0x8c>
  6545. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6546. 8002a30: 6033 str r3, [r6, #0]
  6547. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  6548. 8002a32: 6833 ldr r3, [r6, #0]
  6549. 8002a34: f8d9 2000 ldr.w r2, [r9]
  6550. 8002a38: 1b29 subs r1, r5, r4
  6551. 8002a3a: 1a9a subs r2, r3, r2
  6552. 8002a3c: 4291 cmp r1, r2
  6553. 8002a3e: d905 bls.n 8002a4c <Flash_Data_Write+0x48>
  6554. HAL_Delay(1000);
  6555. }else{
  6556. UserAddress += 2;
  6557. }
  6558. }
  6559. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  6560. 8002a40: 3301 adds r3, #1
  6561. 8002a42: f8c9 3000 str.w r3, [r9]
  6562. return ret;
  6563. }
  6564. 8002a46: 4640 mov r0, r8
  6565. 8002a48: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6566. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  6567. 8002a4c: f895 3023 ldrb.w r3, [r5, #35] ; 0x23
  6568. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  6569. 8002a50: f895 2022 ldrb.w r2, [r5, #34] ; 0x22
  6570. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  6571. 8002a54: 6839 ldr r1, [r7, #0]
  6572. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  6573. 8002a56: eb02 2203 add.w r2, r2, r3, lsl #8
  6574. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  6575. 8002a5a: b292 uxth r2, r2
  6576. 8002a5c: 2300 movs r3, #0
  6577. 8002a5e: 2001 movs r0, #1
  6578. 8002a60: f7fd fee4 bl 800082c <HAL_FLASH_Program>
  6579. 8002a64: b150 cbz r0, 8002a7c <Flash_Data_Write+0x78>
  6580. printf("HAL NOT OK \n");
  6581. 8002a66: 4650 mov r0, sl
  6582. 8002a68: f000 fdc6 bl 80035f8 <puts>
  6583. HAL_Delay(1000);
  6584. 8002a6c: f44f 707a mov.w r0, #1000 ; 0x3e8
  6585. 8002a70: f7fd fc2c bl 80002cc <HAL_Delay>
  6586. ret = 1;
  6587. 8002a74: f04f 0801 mov.w r8, #1
  6588. 8002a78: 3502 adds r5, #2
  6589. 8002a7a: e7da b.n 8002a32 <Flash_Data_Write+0x2e>
  6590. UserAddress += 2;
  6591. 8002a7c: 683b ldr r3, [r7, #0]
  6592. 8002a7e: 3302 adds r3, #2
  6593. 8002a80: 603b str r3, [r7, #0]
  6594. 8002a82: e7f9 b.n 8002a78 <Flash_Data_Write+0x74>
  6595. 8002a84: 200002a0 .word 0x200002a0
  6596. 8002a88: 20000488 .word 0x20000488
  6597. 8002a8c: 200002e0 .word 0x200002e0
  6598. 8002a90: 08004bd4 .word 0x08004bd4
  6599. 08002a94 <MBIC_Flash_Data_Write>:
  6600. uint8_t MBIC_Flash_Data_Write(uint8_t* data){
  6601. 8002a94: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  6602. 8002a98: 4605 mov r5, r0
  6603. }
  6604. UserAddress += 2;
  6605. HAL_Delay(1);
  6606. }
  6607. #else
  6608. for(i= 0; i <WriteDataLength + 128; i+=2){
  6609. 8002a9a: 2600 movs r6, #0
  6610. uint32_t WriteDataLength = data[61] << 24 | data[62] << 16 | data[63] << 8 | data[64] << 0;
  6611. 8002a9c: f890 403e ldrb.w r4, [r0, #62] ; 0x3e
  6612. 8002aa0: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  6613. 8002aa4: 0424 lsls r4, r4, #16
  6614. 8002aa6: ea44 6403 orr.w r4, r4, r3, lsl #24
  6615. 8002aaa: f890 3040 ldrb.w r3, [r0, #64] ; 0x40
  6616. Curr_Download_Data = 0;
  6617. // Curr_Download_Data = ; (*(uint8_t*)(data+((i * 4)+ 1)) << 8)
  6618. // Curr_Download_Data |= ;
  6619. uint16_t writedata = (*(uint8_t*)(data+((i)+ 1))) << 8 | (*(uint8_t*)(data+((i)+ 0)));
  6620. printf("%02X ",writedata & 0xFF00 >> 8);
  6621. 8002aae: f8df 906c ldr.w r9, [pc, #108] ; 8002b1c <MBIC_Flash_Data_Write+0x88>
  6622. uint32_t WriteDataLength = data[61] << 24 | data[62] << 16 | data[63] << 8 | data[64] << 0;
  6623. 8002ab2: 431c orrs r4, r3
  6624. 8002ab4: f890 303f ldrb.w r3, [r0, #63] ; 0x3f
  6625. printf("%02X ",writedata & 0x00FF);
  6626. // printf("%02X ",(*(uint8_t*)(data+((i )+ 1))));
  6627. // if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , *(uint8_t*)(data+(i * 2)) | *(uint8_t*)data+((i * 2)+1) << 8) != HAL_OK){
  6628. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress ,writedata /*(*(uint8_t*)(data+((i * 2)+ 0))) | (*(uint8_t*)(data+((i * 2)+ 1))) << 8*/) != HAL_OK){
  6629. 8002ab8: f8df 8064 ldr.w r8, [pc, #100] ; 8002b20 <MBIC_Flash_Data_Write+0x8c>
  6630. uint32_t WriteDataLength = data[61] << 24 | data[62] << 16 | data[63] << 8 | data[64] << 0;
  6631. 8002abc: ea44 2403 orr.w r4, r4, r3, lsl #8
  6632. printf("HAL NOT OK \n");
  6633. 8002ac0: f8df a060 ldr.w sl, [pc, #96] ; 8002b24 <MBIC_Flash_Data_Write+0x90>
  6634. cnt = (((WriteDataLength + 128)/1024));
  6635. 8002ac4: 3480 adds r4, #128 ; 0x80
  6636. for(i= 0; i <WriteDataLength + 128; i+=2){
  6637. 8002ac6: 42a6 cmp r6, r4
  6638. 8002ac8: d302 bcc.n 8002ad0 <MBIC_Flash_Data_Write+0x3c>
  6639. #endif // PYJ.2020.06.24_END --
  6640. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  6641. #endif // PYJ.2020.06.24_END --
  6642. }
  6643. 8002aca: 2000 movs r0, #0
  6644. 8002acc: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  6645. uint16_t writedata = (*(uint8_t*)(data+((i)+ 1))) << 8 | (*(uint8_t*)(data+((i)+ 0)));
  6646. 8002ad0: 19ab adds r3, r5, r6
  6647. 8002ad2: 785a ldrb r2, [r3, #1]
  6648. 8002ad4: 5daf ldrb r7, [r5, r6]
  6649. printf("%02X ",writedata & 0xFF00 >> 8);
  6650. 8002ad6: 4648 mov r0, r9
  6651. uint16_t writedata = (*(uint8_t*)(data+((i)+ 1))) << 8 | (*(uint8_t*)(data+((i)+ 0)));
  6652. 8002ad8: ea47 2702 orr.w r7, r7, r2, lsl #8
  6653. printf("%02X ",writedata & 0xFF00 >> 8);
  6654. 8002adc: fa5f fb87 uxtb.w fp, r7
  6655. 8002ae0: 4659 mov r1, fp
  6656. 8002ae2: f000 fd01 bl 80034e8 <iprintf>
  6657. printf("%02X ",writedata & 0x00FF);
  6658. 8002ae6: 4659 mov r1, fp
  6659. 8002ae8: 4648 mov r0, r9
  6660. 8002aea: f000 fcfd bl 80034e8 <iprintf>
  6661. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress ,writedata /*(*(uint8_t*)(data+((i * 2)+ 0))) | (*(uint8_t*)(data+((i * 2)+ 1))) << 8*/) != HAL_OK){
  6662. 8002aee: f8d8 1000 ldr.w r1, [r8]
  6663. 8002af2: 463a mov r2, r7
  6664. 8002af4: 2300 movs r3, #0
  6665. 8002af6: 2001 movs r0, #1
  6666. 8002af8: f7fd fe98 bl 800082c <HAL_FLASH_Program>
  6667. 8002afc: b140 cbz r0, 8002b10 <MBIC_Flash_Data_Write+0x7c>
  6668. printf("HAL NOT OK \n");
  6669. 8002afe: 4650 mov r0, sl
  6670. 8002b00: f000 fd7a bl 80035f8 <puts>
  6671. HAL_Delay(1000);
  6672. 8002b04: f44f 707a mov.w r0, #1000 ; 0x3e8
  6673. 8002b08: f7fd fbe0 bl 80002cc <HAL_Delay>
  6674. for(i= 0; i <WriteDataLength + 128; i+=2){
  6675. 8002b0c: 3602 adds r6, #2
  6676. 8002b0e: e7da b.n 8002ac6 <MBIC_Flash_Data_Write+0x32>
  6677. UserAddress += 2;
  6678. 8002b10: f8d8 3000 ldr.w r3, [r8]
  6679. 8002b14: 3302 adds r3, #2
  6680. 8002b16: f8c8 3000 str.w r3, [r8]
  6681. 8002b1a: e7f7 b.n 8002b0c <MBIC_Flash_Data_Write+0x78>
  6682. 8002b1c: 08004d09 .word 0x08004d09
  6683. 8002b20: 20000488 .word 0x20000488
  6684. 8002b24: 08004bd4 .word 0x08004bd4
  6685. 08002b28 <Flash_write>:
  6686. return ret;
  6687. }
  6688. uint8_t Flash_write(uint8_t* data) // ?占쏙옙湲고븿?占쏙옙
  6689. {
  6690. 8002b28: b538 push {r3, r4, r5, lr}
  6691. /*Variable used for Erase procedure*/
  6692. static FLASH_EraseInitTypeDef EraseInitStruct;
  6693. static uint32_t PAGEError = 0;
  6694. uint8_t ret = 0;
  6695. /* Fill EraseInit structure*/
  6696. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6697. 8002b2a: 2300 movs r3, #0
  6698. 8002b2c: 4c0f ldr r4, [pc, #60] ; (8002b6c <Flash_write+0x44>)
  6699. {
  6700. 8002b2e: 4605 mov r5, r0
  6701. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6702. 8002b30: 6023 str r3, [r4, #0]
  6703. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  6704. 8002b32: 4b0f ldr r3, [pc, #60] ; (8002b70 <Flash_write+0x48>)
  6705. 8002b34: 60a3 str r3, [r4, #8]
  6706. EraseInitStruct.NbPages = (FLASH_USER_START_ADDR - ((uint32_t)0xFFFF)) / FLASH_PAGE_SIZE;
  6707. 8002b36: f64f 73f0 movw r3, #65520 ; 0xfff0
  6708. 8002b3a: 60e3 str r3, [r4, #12]
  6709. // __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6710. HAL_FLASH_Unlock(); // lock ??占�?
  6711. 8002b3c: f7fd fe30 bl 80007a0 <HAL_FLASH_Unlock>
  6712. if(flashinit == 0){
  6713. 8002b40: 4b0c ldr r3, [pc, #48] ; (8002b74 <Flash_write+0x4c>)
  6714. 8002b42: 781a ldrb r2, [r3, #0]
  6715. 8002b44: b94a cbnz r2, 8002b5a <Flash_write+0x32>
  6716. flashinit= 1;
  6717. 8002b46: 2201 movs r2, #1
  6718. //FLASH_PageErase(StartAddr);
  6719. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6720. 8002b48: 490b ldr r1, [pc, #44] ; (8002b78 <Flash_write+0x50>)
  6721. 8002b4a: 4620 mov r0, r4
  6722. flashinit= 1;
  6723. 8002b4c: 701a strb r2, [r3, #0]
  6724. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6725. 8002b4e: f7fd fed7 bl 8000900 <HAL_FLASHEx_Erase>
  6726. 8002b52: b110 cbz r0, 8002b5a <Flash_write+0x32>
  6727. printf("Erase Failed \r\n");
  6728. 8002b54: 4809 ldr r0, [pc, #36] ; (8002b7c <Flash_write+0x54>)
  6729. 8002b56: f000 fd4f bl 80035f8 <puts>
  6730. }
  6731. }
  6732. // FLASH_If_Erase();
  6733. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  6734. 8002b5a: 4628 mov r0, r5
  6735. 8002b5c: f7ff ff2a bl 80029b4 <Flash_RGB_Data_Write>
  6736. 8002b60: 4604 mov r4, r0
  6737. // ret = Flash_DataTest_Write(&data[bluecell_stx]);
  6738. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  6739. 8002b62: f7fd fe2f bl 80007c4 <HAL_FLASH_Lock>
  6740. // __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  6741. return ret;
  6742. }
  6743. 8002b66: 4620 mov r0, r4
  6744. 8002b68: bd38 pop {r3, r4, r5, pc}
  6745. 8002b6a: bf00 nop
  6746. 8002b6c: 200002a4 .word 0x200002a4
  6747. 8002b70: 08008000 .word 0x08008000
  6748. 8002b74: 200002e4 .word 0x200002e4
  6749. 8002b78: 200002d4 .word 0x200002d4
  6750. 8002b7c: 08004be0 .word 0x08004be0
  6751. 08002b80 <Bank_Flash_write>:
  6752. uint8_t Bank_Flash_write(uint8_t* data,uint32_t StartBankAddress) // ?占쏙옙湲고븿?占쏙옙
  6753. {
  6754. 8002b80: b538 push {r3, r4, r5, lr}
  6755. 8002b82: 4605 mov r5, r0
  6756. 8002b84: 460c mov r4, r1
  6757. static FLASH_EraseInitTypeDef EraseInitStruct;
  6758. static uint32_t PAGEError = 0;
  6759. uint8_t ret = 0;
  6760. HAL_FLASH_Unlock(); // lock ??占�?
  6761. 8002b86: f7fd fe0b bl 80007a0 <HAL_FLASH_Unlock>
  6762. if(flashinit == 0){
  6763. 8002b8a: 4b19 ldr r3, [pc, #100] ; (8002bf0 <Bank_Flash_write+0x70>)
  6764. 8002b8c: 781a ldrb r2, [r3, #0]
  6765. 8002b8e: b9e2 cbnz r2, 8002bca <Bank_Flash_write+0x4a>
  6766. flashinit= 1;
  6767. 8002b90: 2101 movs r1, #1
  6768. 8002b92: 7019 strb r1, [r3, #0]
  6769. /* Fill EraseInit structure*/
  6770. switch(StartBankAddress){
  6771. 8002b94: 4b17 ldr r3, [pc, #92] ; (8002bf4 <Bank_Flash_write+0x74>)
  6772. 8002b96: 429c cmp r4, r3
  6773. 8002b98: 4b17 ldr r3, [pc, #92] ; (8002bf8 <Bank_Flash_write+0x78>)
  6774. 8002b9a: d01e beq.n 8002bda <Bank_Flash_write+0x5a>
  6775. 8002b9c: 4917 ldr r1, [pc, #92] ; (8002bfc <Bank_Flash_write+0x7c>)
  6776. 8002b9e: 428c cmp r4, r1
  6777. 8002ba0: d020 beq.n 8002be4 <Bank_Flash_write+0x64>
  6778. 8002ba2: f5a1 2180 sub.w r1, r1, #262144 ; 0x40000
  6779. 8002ba6: 428c cmp r4, r1
  6780. 8002ba8: d104 bne.n 8002bb4 <Bank_Flash_write+0x34>
  6781. case FLASH_USER_START_ADDR:
  6782. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6783. 8002baa: 601a str r2, [r3, #0]
  6784. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR - 128;
  6785. 8002bac: 4a14 ldr r2, [pc, #80] ; (8002c00 <Bank_Flash_write+0x80>)
  6786. 8002bae: 609a str r2, [r3, #8]
  6787. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  6788. 8002bb0: 223f movs r2, #63 ; 0x3f
  6789. break;
  6790. case FLASH_USER_BANK2_START_ADDR:
  6791. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6792. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR - 128;
  6793. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  6794. 8002bb2: 60da str r2, [r3, #12]
  6795. break;
  6796. }
  6797. UserAddress = EraseInitStruct.PageAddress;
  6798. 8002bb4: 689a ldr r2, [r3, #8]
  6799. 8002bb6: 4b13 ldr r3, [pc, #76] ; (8002c04 <Bank_Flash_write+0x84>)
  6800. //FLASH_PageErase(StartAddr);
  6801. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6802. 8002bb8: 4913 ldr r1, [pc, #76] ; (8002c08 <Bank_Flash_write+0x88>)
  6803. 8002bba: 480f ldr r0, [pc, #60] ; (8002bf8 <Bank_Flash_write+0x78>)
  6804. UserAddress = EraseInitStruct.PageAddress;
  6805. 8002bbc: 601a str r2, [r3, #0]
  6806. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6807. 8002bbe: f7fd fe9f bl 8000900 <HAL_FLASHEx_Erase>
  6808. 8002bc2: b110 cbz r0, 8002bca <Bank_Flash_write+0x4a>
  6809. printf("Erase Failed \r\n");
  6810. 8002bc4: 4811 ldr r0, [pc, #68] ; (8002c0c <Bank_Flash_write+0x8c>)
  6811. 8002bc6: f000 fd17 bl 80035f8 <puts>
  6812. }
  6813. }
  6814. ret = Flash_Data_Write(&data[0]);
  6815. 8002bca: 4628 mov r0, r5
  6816. 8002bcc: f7ff ff1a bl 8002a04 <Flash_Data_Write>
  6817. 8002bd0: 4604 mov r4, r0
  6818. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  6819. 8002bd2: f7fd fdf7 bl 80007c4 <HAL_FLASH_Lock>
  6820. data++;
  6821. }
  6822. #endif // PYJ.2020.06.24_END --
  6823. }
  6824. 8002bd6: 4620 mov r0, r4
  6825. 8002bd8: bd38 pop {r3, r4, r5, pc}
  6826. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6827. 8002bda: 601a str r2, [r3, #0]
  6828. EraseInitStruct.PageAddress = FLASH_USER_BANK1_START_ADDR - 128;
  6829. 8002bdc: 4a0c ldr r2, [pc, #48] ; (8002c10 <Bank_Flash_write+0x90>)
  6830. 8002bde: 609a str r2, [r3, #8]
  6831. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK1_START_ADDR) / FLASH_PAGE_SIZE;
  6832. 8002be0: 4a0c ldr r2, [pc, #48] ; (8002c14 <Bank_Flash_write+0x94>)
  6833. 8002be2: e7e6 b.n 8002bb2 <Bank_Flash_write+0x32>
  6834. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6835. 8002be4: 601a str r2, [r3, #0]
  6836. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR - 128;
  6837. 8002be6: 4a0c ldr r2, [pc, #48] ; (8002c18 <Bank_Flash_write+0x98>)
  6838. 8002be8: 609a str r2, [r3, #8]
  6839. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  6840. 8002bea: 4a0c ldr r2, [pc, #48] ; (8002c1c <Bank_Flash_write+0x9c>)
  6841. 8002bec: e7e1 b.n 8002bb2 <Bank_Flash_write+0x32>
  6842. 8002bee: bf00 nop
  6843. 8002bf0: 200002e4 .word 0x200002e4
  6844. 8002bf4: 08028000 .word 0x08028000
  6845. 8002bf8: 200002b4 .word 0x200002b4
  6846. 8002bfc: 08048000 .word 0x08048000
  6847. 8002c00: 08007f80 .word 0x08007f80
  6848. 8002c04: 20000488 .word 0x20000488
  6849. 8002c08: 200002d8 .word 0x200002d8
  6850. 8002c0c: 08004be0 .word 0x08004be0
  6851. 8002c10: 08027f80 .word 0x08027f80
  6852. 8002c14: 001fffff .word 0x001fffff
  6853. 8002c18: 08047f80 .word 0x08047f80
  6854. 8002c1c: 001fffbf .word 0x001fffbf
  6855. 08002c20 <MBIC_BankBooting_Flash_write>:
  6856. }
  6857. #endif // PYJ.2020.06.24_END --
  6858. uint8_t MBIC_BankBooting_Flash_write(uint8_t* data,uint32_t StartBankAddress) // ?占쏙옙湲고븿?占쏙옙
  6859. {
  6860. 8002c20: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6861. 8002c24: 4607 mov r7, r0
  6862. static FLASH_EraseInitTypeDef EraseInitStruct;
  6863. static uint32_t PAGEError = 0;
  6864. uint8_t ret = 0;
  6865. uint32_t tmpdata = 0;
  6866. uint32_t i = 0;
  6867. printf("=====================Data Recv================\r\n");
  6868. 8002c26: 482e ldr r0, [pc, #184] ; (8002ce0 <MBIC_BankBooting_Flash_write+0xc0>)
  6869. {
  6870. 8002c28: 460d mov r5, r1
  6871. printf("=====================Data Recv================\r\n");
  6872. 8002c2a: f000 fce5 bl 80035f8 <puts>
  6873. uint8_t datacnt = 0;
  6874. if(data[0]!= 0x4A){
  6875. 8002c2e: 783b ldrb r3, [r7, #0]
  6876. 8002c30: 2b4a cmp r3, #74 ; 0x4a
  6877. 8002c32: d005 beq.n 8002c40 <MBIC_BankBooting_Flash_write+0x20>
  6878. printf("File ERRor\r\n");
  6879. 8002c34: 482b ldr r0, [pc, #172] ; (8002ce4 <MBIC_BankBooting_Flash_write+0xc4>)
  6880. 8002c36: f000 fcdf bl 80035f8 <puts>
  6881. data++;
  6882. }
  6883. #endif // PYJ.2020.06.24_END --
  6884. }
  6885. 8002c3a: 4620 mov r0, r4
  6886. 8002c3c: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6887. if(data[0]!= 0x4A){
  6888. 8002c40: 2400 movs r4, #0
  6889. 8002c42: 46b8 mov r8, r7
  6890. 8002c44: 4626 mov r6, r4
  6891. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6892. 8002c46: f8df 90d4 ldr.w r9, [pc, #212] ; 8002d1c <MBIC_BankBooting_Flash_write+0xfc>
  6893. 8002c4a: 4641 mov r1, r8
  6894. if(*(uint8_t*)data == 0xFF)
  6895. 8002c4c: f818 2b01 ldrb.w r2, [r8], #1
  6896. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6897. 8002c50: 4633 mov r3, r6
  6898. if(*(uint8_t*)data == 0xFF)
  6899. 8002c52: 2aff cmp r2, #255 ; 0xff
  6900. datacnt++;
  6901. 8002c54: bf08 it eq
  6902. 8002c56: 3401 addeq r4, #1
  6903. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6904. 8002c58: 4648 mov r0, r9
  6905. for( i = 0; i < 128; i++ ){
  6906. 8002c5a: f106 0601 add.w r6, r6, #1
  6907. datacnt++;
  6908. 8002c5e: bf08 it eq
  6909. 8002c60: b2e4 uxtbeq r4, r4
  6910. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6911. 8002c62: f000 fc41 bl 80034e8 <iprintf>
  6912. for( i = 0; i < 128; i++ ){
  6913. 8002c66: 2e80 cmp r6, #128 ; 0x80
  6914. 8002c68: d1ef bne.n 8002c4a <MBIC_BankBooting_Flash_write+0x2a>
  6915. if(datacnt > 100)
  6916. 8002c6a: 2c64 cmp r4, #100 ; 0x64
  6917. 8002c6c: d8e5 bhi.n 8002c3a <MBIC_BankBooting_Flash_write+0x1a>
  6918. printf("=====================Data Recv================\r\n");
  6919. 8002c6e: 481c ldr r0, [pc, #112] ; (8002ce0 <MBIC_BankBooting_Flash_write+0xc0>)
  6920. 8002c70: f000 fcc2 bl 80035f8 <puts>
  6921. HAL_FLASH_Unlock(); // lock ??占�?
  6922. 8002c74: f7fd fd94 bl 80007a0 <HAL_FLASH_Unlock>
  6923. if(flashinit == 0){
  6924. 8002c78: 4b1b ldr r3, [pc, #108] ; (8002ce8 <MBIC_BankBooting_Flash_write+0xc8>)
  6925. 8002c7a: 781c ldrb r4, [r3, #0]
  6926. 8002c7c: bb1c cbnz r4, 8002cc6 <MBIC_BankBooting_Flash_write+0xa6>
  6927. flashinit= 1;
  6928. 8002c7e: 2201 movs r2, #1
  6929. printf("Download Erase Conifiguaration Start\r\n");
  6930. 8002c80: 481a ldr r0, [pc, #104] ; (8002cec <MBIC_BankBooting_Flash_write+0xcc>)
  6931. flashinit= 1;
  6932. 8002c82: 701a strb r2, [r3, #0]
  6933. printf("Download Erase Conifiguaration Start\r\n");
  6934. 8002c84: f000 fcb8 bl 80035f8 <puts>
  6935. switch(StartBankAddress){
  6936. 8002c88: 4b19 ldr r3, [pc, #100] ; (8002cf0 <MBIC_BankBooting_Flash_write+0xd0>)
  6937. 8002c8a: 429d cmp r5, r3
  6938. 8002c8c: d10a bne.n 8002ca4 <MBIC_BankBooting_Flash_write+0x84>
  6939. printf("User API Erase %x\r\n",StartBankAddress);
  6940. 8002c8e: 4629 mov r1, r5
  6941. 8002c90: 4818 ldr r0, [pc, #96] ; (8002cf4 <MBIC_BankBooting_Flash_write+0xd4>)
  6942. 8002c92: f000 fc29 bl 80034e8 <iprintf>
  6943. EraseInitStruct.NbPages = ((FLASH_MBICUSER_END_ADDR - FLASH_MBICUSER_START_ADDR) / FLASH_PAGE_SIZE )+ 1;
  6944. 8002c96: 2240 movs r2, #64 ; 0x40
  6945. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6946. 8002c98: 4b17 ldr r3, [pc, #92] ; (8002cf8 <MBIC_BankBooting_Flash_write+0xd8>)
  6947. 8002c9a: 601c str r4, [r3, #0]
  6948. EraseInitStruct.PageAddress = FLASH_MBICUSER_START_ADDR;
  6949. 8002c9c: 609d str r5, [r3, #8]
  6950. EraseInitStruct.NbPages = ((FLASH_MBICUSER_END_ADDR - FLASH_MBICUSER_START_ADDR) / FLASH_PAGE_SIZE )+ 1;
  6951. 8002c9e: 60da str r2, [r3, #12]
  6952. UserAddress = FLASH_MBICUSER_START_ADDR;
  6953. 8002ca0: 4b16 ldr r3, [pc, #88] ; (8002cfc <MBIC_BankBooting_Flash_write+0xdc>)
  6954. 8002ca2: 601d str r5, [r3, #0]
  6955. printf("Download Erase Conifiguaration END\r\n");
  6956. 8002ca4: 4816 ldr r0, [pc, #88] ; (8002d00 <MBIC_BankBooting_Flash_write+0xe0>)
  6957. 8002ca6: f000 fca7 bl 80035f8 <puts>
  6958. printf("Download Erase start\r\n");
  6959. 8002caa: 4816 ldr r0, [pc, #88] ; (8002d04 <MBIC_BankBooting_Flash_write+0xe4>)
  6960. 8002cac: f000 fca4 bl 80035f8 <puts>
  6961. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6962. 8002cb0: 4915 ldr r1, [pc, #84] ; (8002d08 <MBIC_BankBooting_Flash_write+0xe8>)
  6963. 8002cb2: 4811 ldr r0, [pc, #68] ; (8002cf8 <MBIC_BankBooting_Flash_write+0xd8>)
  6964. 8002cb4: f7fd fe24 bl 8000900 <HAL_FLASHEx_Erase>
  6965. 8002cb8: b110 cbz r0, 8002cc0 <MBIC_BankBooting_Flash_write+0xa0>
  6966. printf("Erase Failed \r\n");
  6967. 8002cba: 4814 ldr r0, [pc, #80] ; (8002d0c <MBIC_BankBooting_Flash_write+0xec>)
  6968. 8002cbc: f000 fc9c bl 80035f8 <puts>
  6969. printf("Download Erase END\r\n");
  6970. 8002cc0: 4813 ldr r0, [pc, #76] ; (8002d10 <MBIC_BankBooting_Flash_write+0xf0>)
  6971. 8002cc2: f000 fc99 bl 80035f8 <puts>
  6972. printf("Download Start \r\n");
  6973. 8002cc6: 4813 ldr r0, [pc, #76] ; (8002d14 <MBIC_BankBooting_Flash_write+0xf4>)
  6974. 8002cc8: f000 fc96 bl 80035f8 <puts>
  6975. ret = MBIC_Flash_Data_Write((uint32_t*)data);
  6976. 8002ccc: 4638 mov r0, r7
  6977. 8002cce: f7ff fee1 bl 8002a94 <MBIC_Flash_Data_Write>
  6978. 8002cd2: 4604 mov r4, r0
  6979. printf("Download END \r\n");
  6980. 8002cd4: 4810 ldr r0, [pc, #64] ; (8002d18 <MBIC_BankBooting_Flash_write+0xf8>)
  6981. 8002cd6: f000 fc8f bl 80035f8 <puts>
  6982. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  6983. 8002cda: f7fd fd73 bl 80007c4 <HAL_FLASH_Lock>
  6984. return ret;
  6985. 8002cde: e7ac b.n 8002c3a <MBIC_BankBooting_Flash_write+0x1a>
  6986. 8002ce0: 08004c07 .word 0x08004c07
  6987. 8002ce4: 08004c37 .word 0x08004c37
  6988. 8002ce8: 200002e4 .word 0x200002e4
  6989. 8002cec: 08004c5d .word 0x08004c5d
  6990. 8002cf0: 08007f80 .word 0x08007f80
  6991. 8002cf4: 08004c83 .word 0x08004c83
  6992. 8002cf8: 200002c4 .word 0x200002c4
  6993. 8002cfc: 20000488 .word 0x20000488
  6994. 8002d00: 08004c97 .word 0x08004c97
  6995. 8002d04: 08004cbb .word 0x08004cbb
  6996. 8002d08: 200002dc .word 0x200002dc
  6997. 8002d0c: 08004be0 .word 0x08004be0
  6998. 8002d10: 08004cd2 .word 0x08004cd2
  6999. 8002d14: 08004ce7 .word 0x08004ce7
  7000. 8002d18: 08004cf9 .word 0x08004cf9
  7001. 8002d1c: 08004c43 .word 0x08004c43
  7002. 08002d20 <HAL_TIM_PeriodElapsedCallback>:
  7003. /* Private user code ---------------------------------------------------------*/
  7004. /* USER CODE BEGIN 0 */
  7005. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  7006. {
  7007. if(htim->Instance == TIM6){
  7008. 8002d20: 6802 ldr r2, [r0, #0]
  7009. 8002d22: 4b08 ldr r3, [pc, #32] ; (8002d44 <HAL_TIM_PeriodElapsedCallback+0x24>)
  7010. 8002d24: 429a cmp r2, r3
  7011. 8002d26: d10b bne.n 8002d40 <HAL_TIM_PeriodElapsedCallback+0x20>
  7012. UartTimerCnt++;
  7013. 8002d28: 4a07 ldr r2, [pc, #28] ; (8002d48 <HAL_TIM_PeriodElapsedCallback+0x28>)
  7014. 8002d2a: 6813 ldr r3, [r2, #0]
  7015. 8002d2c: 3301 adds r3, #1
  7016. 8002d2e: 6013 str r3, [r2, #0]
  7017. LedTimerCnt++;
  7018. 8002d30: 4a06 ldr r2, [pc, #24] ; (8002d4c <HAL_TIM_PeriodElapsedCallback+0x2c>)
  7019. 8002d32: 6813 ldr r3, [r2, #0]
  7020. 8002d34: 3301 adds r3, #1
  7021. 8002d36: 6013 str r3, [r2, #0]
  7022. FirmwareTimerCnt++;
  7023. 8002d38: 4a05 ldr r2, [pc, #20] ; (8002d50 <HAL_TIM_PeriodElapsedCallback+0x30>)
  7024. 8002d3a: 6813 ldr r3, [r2, #0]
  7025. 8002d3c: 3301 adds r3, #1
  7026. 8002d3e: 6013 str r3, [r2, #0]
  7027. 8002d40: 4770 bx lr
  7028. 8002d42: bf00 nop
  7029. 8002d44: 40001000 .word 0x40001000
  7030. 8002d48: 200002f0 .word 0x200002f0
  7031. 8002d4c: 200002ec .word 0x200002ec
  7032. 8002d50: 200002e8 .word 0x200002e8
  7033. 08002d54 <_write>:
  7034. }
  7035. }
  7036. int _write (int file, uint8_t *ptr, uint16_t len)
  7037. {
  7038. 8002d54: b510 push {r4, lr}
  7039. 8002d56: 4614 mov r4, r2
  7040. HAL_UART_Transmit (&huart2, ptr, len, 10);
  7041. 8002d58: 230a movs r3, #10
  7042. 8002d5a: 4802 ldr r0, [pc, #8] ; (8002d64 <_write+0x10>)
  7043. 8002d5c: f7fe ffe6 bl 8001d2c <HAL_UART_Transmit>
  7044. return len;
  7045. }
  7046. 8002d60: 4620 mov r0, r4
  7047. 8002d62: bd10 pop {r4, pc}
  7048. 8002d64: 20000678 .word 0x20000678
  7049. 08002d68 <SystemClock_Config>:
  7050. /**
  7051. * @brief System Clock Configuration
  7052. * @retval None
  7053. */
  7054. void SystemClock_Config(void)
  7055. {
  7056. 8002d68: b510 push {r4, lr}
  7057. 8002d6a: b090 sub sp, #64 ; 0x40
  7058. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  7059. 8002d6c: 2228 movs r2, #40 ; 0x28
  7060. 8002d6e: 2100 movs r1, #0
  7061. 8002d70: a806 add r0, sp, #24
  7062. 8002d72: f000 fbb1 bl 80034d8 <memset>
  7063. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  7064. 8002d76: 2214 movs r2, #20
  7065. 8002d78: 2100 movs r1, #0
  7066. 8002d7a: a801 add r0, sp, #4
  7067. 8002d7c: f000 fbac bl 80034d8 <memset>
  7068. /** Initializes the CPU, AHB and APB busses clocks
  7069. */
  7070. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7071. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  7072. 8002d80: 2301 movs r3, #1
  7073. 8002d82: 930a str r3, [sp, #40] ; 0x28
  7074. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  7075. 8002d84: 2310 movs r3, #16
  7076. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7077. 8002d86: 2402 movs r4, #2
  7078. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  7079. 8002d88: 930b str r3, [sp, #44] ; 0x2c
  7080. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  7081. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  7082. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  7083. 8002d8a: f44f 1340 mov.w r3, #3145728 ; 0x300000
  7084. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  7085. 8002d8e: a806 add r0, sp, #24
  7086. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  7087. 8002d90: 930f str r3, [sp, #60] ; 0x3c
  7088. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7089. 8002d92: 9406 str r4, [sp, #24]
  7090. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  7091. 8002d94: 940d str r4, [sp, #52] ; 0x34
  7092. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  7093. 8002d96: f7fe faf1 bl 800137c <HAL_RCC_OscConfig>
  7094. {
  7095. Error_Handler();
  7096. }
  7097. /** Initializes the CPU, AHB and APB busses clocks
  7098. */
  7099. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  7100. 8002d9a: 230f movs r3, #15
  7101. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  7102. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  7103. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7104. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  7105. 8002d9c: f44f 6280 mov.w r2, #1024 ; 0x400
  7106. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  7107. 8002da0: 9301 str r3, [sp, #4]
  7108. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7109. 8002da2: 2300 movs r3, #0
  7110. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  7111. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  7112. 8002da4: 4621 mov r1, r4
  7113. 8002da6: a801 add r0, sp, #4
  7114. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  7115. 8002da8: 9402 str r4, [sp, #8]
  7116. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7117. 8002daa: 9303 str r3, [sp, #12]
  7118. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  7119. 8002dac: 9204 str r2, [sp, #16]
  7120. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  7121. 8002dae: 9305 str r3, [sp, #20]
  7122. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  7123. 8002db0: f7fe fcac bl 800170c <HAL_RCC_ClockConfig>
  7124. {
  7125. Error_Handler();
  7126. }
  7127. }
  7128. 8002db4: b010 add sp, #64 ; 0x40
  7129. 8002db6: bd10 pop {r4, pc}
  7130. 08002db8 <main>:
  7131. {
  7132. 8002db8: b580 push {r7, lr}
  7133. 8002dba: b088 sub sp, #32
  7134. HAL_Init();
  7135. 8002dbc: f7fd fa62 bl 8000284 <HAL_Init>
  7136. SystemClock_Config();
  7137. 8002dc0: f7ff ffd2 bl 8002d68 <SystemClock_Config>
  7138. * @param None
  7139. * @retval None
  7140. */
  7141. static void MX_GPIO_Init(void)
  7142. {
  7143. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7144. 8002dc4: 2210 movs r2, #16
  7145. /* GPIO Ports Clock Enable */
  7146. __HAL_RCC_GPIOC_CLK_ENABLE();
  7147. 8002dc6: 4d66 ldr r5, [pc, #408] ; (8002f60 <main+0x1a8>)
  7148. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7149. 8002dc8: 2100 movs r1, #0
  7150. 8002dca: eb0d 0002 add.w r0, sp, r2
  7151. 8002dce: f000 fb83 bl 80034d8 <memset>
  7152. __HAL_RCC_GPIOC_CLK_ENABLE();
  7153. 8002dd2: 69ab ldr r3, [r5, #24]
  7154. __HAL_RCC_GPIOA_CLK_ENABLE();
  7155. __HAL_RCC_GPIOB_CLK_ENABLE();
  7156. /*Configure GPIO pin Output Level */
  7157. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7158. 8002dd4: 2200 movs r2, #0
  7159. __HAL_RCC_GPIOC_CLK_ENABLE();
  7160. 8002dd6: f043 0310 orr.w r3, r3, #16
  7161. 8002dda: 61ab str r3, [r5, #24]
  7162. 8002ddc: 69ab ldr r3, [r5, #24]
  7163. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7164. 8002dde: f44f 4100 mov.w r1, #32768 ; 0x8000
  7165. __HAL_RCC_GPIOC_CLK_ENABLE();
  7166. 8002de2: f003 0310 and.w r3, r3, #16
  7167. 8002de6: 9301 str r3, [sp, #4]
  7168. 8002de8: 9b01 ldr r3, [sp, #4]
  7169. __HAL_RCC_GPIOA_CLK_ENABLE();
  7170. 8002dea: 69ab ldr r3, [r5, #24]
  7171. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7172. 8002dec: 485d ldr r0, [pc, #372] ; (8002f64 <main+0x1ac>)
  7173. __HAL_RCC_GPIOA_CLK_ENABLE();
  7174. 8002dee: f043 0304 orr.w r3, r3, #4
  7175. 8002df2: 61ab str r3, [r5, #24]
  7176. 8002df4: 69ab ldr r3, [r5, #24]
  7177. /*Configure GPIO pin : BOOT_LED_Pin */
  7178. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  7179. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  7180. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7181. 8002df6: 2400 movs r4, #0
  7182. __HAL_RCC_GPIOA_CLK_ENABLE();
  7183. 8002df8: f003 0304 and.w r3, r3, #4
  7184. 8002dfc: 9302 str r3, [sp, #8]
  7185. 8002dfe: 9b02 ldr r3, [sp, #8]
  7186. __HAL_RCC_GPIOB_CLK_ENABLE();
  7187. 8002e00: 69ab ldr r3, [r5, #24]
  7188. huart1.Init.BaudRate = 115200;
  7189. 8002e02: f44f 37e1 mov.w r7, #115200 ; 0x1c200
  7190. __HAL_RCC_GPIOB_CLK_ENABLE();
  7191. 8002e06: f043 0308 orr.w r3, r3, #8
  7192. 8002e0a: 61ab str r3, [r5, #24]
  7193. 8002e0c: 69ab ldr r3, [r5, #24]
  7194. huart1.Init.Mode = UART_MODE_TX_RX;
  7195. 8002e0e: 260c movs r6, #12
  7196. __HAL_RCC_GPIOB_CLK_ENABLE();
  7197. 8002e10: f003 0308 and.w r3, r3, #8
  7198. 8002e14: 9303 str r3, [sp, #12]
  7199. 8002e16: 9b03 ldr r3, [sp, #12]
  7200. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7201. 8002e18: f7fd feac bl 8000b74 <HAL_GPIO_WritePin>
  7202. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  7203. 8002e1c: f44f 4300 mov.w r3, #32768 ; 0x8000
  7204. 8002e20: 9304 str r3, [sp, #16]
  7205. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  7206. 8002e22: 2301 movs r3, #1
  7207. 8002e24: 9305 str r3, [sp, #20]
  7208. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  7209. 8002e26: 2302 movs r3, #2
  7210. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  7211. 8002e28: a904 add r1, sp, #16
  7212. 8002e2a: 484e ldr r0, [pc, #312] ; (8002f64 <main+0x1ac>)
  7213. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  7214. 8002e2c: 9307 str r3, [sp, #28]
  7215. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7216. 8002e2e: 9406 str r4, [sp, #24]
  7217. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  7218. 8002e30: f7fd fdb4 bl 800099c <HAL_GPIO_Init>
  7219. __HAL_RCC_DMA1_CLK_ENABLE();
  7220. 8002e34: 696b ldr r3, [r5, #20]
  7221. huart1.Instance = USART1;
  7222. 8002e36: 484c ldr r0, [pc, #304] ; (8002f68 <main+0x1b0>)
  7223. __HAL_RCC_DMA1_CLK_ENABLE();
  7224. 8002e38: f043 0301 orr.w r3, r3, #1
  7225. 8002e3c: 616b str r3, [r5, #20]
  7226. 8002e3e: 696b ldr r3, [r5, #20]
  7227. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  7228. 8002e40: 6084 str r4, [r0, #8]
  7229. __HAL_RCC_DMA1_CLK_ENABLE();
  7230. 8002e42: f003 0301 and.w r3, r3, #1
  7231. 8002e46: 9300 str r3, [sp, #0]
  7232. 8002e48: 9b00 ldr r3, [sp, #0]
  7233. huart1.Init.BaudRate = 115200;
  7234. 8002e4a: 4b48 ldr r3, [pc, #288] ; (8002f6c <main+0x1b4>)
  7235. huart1.Init.StopBits = UART_STOPBITS_1;
  7236. 8002e4c: 60c4 str r4, [r0, #12]
  7237. huart1.Init.BaudRate = 115200;
  7238. 8002e4e: e880 0088 stmia.w r0, {r3, r7}
  7239. huart1.Init.Parity = UART_PARITY_NONE;
  7240. 8002e52: 6104 str r4, [r0, #16]
  7241. huart1.Init.Mode = UART_MODE_TX_RX;
  7242. 8002e54: 6146 str r6, [r0, #20]
  7243. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  7244. 8002e56: 6184 str r4, [r0, #24]
  7245. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  7246. 8002e58: 61c4 str r4, [r0, #28]
  7247. if (HAL_UART_Init(&huart1) != HAL_OK)
  7248. 8002e5a: f7fe ff39 bl 8001cd0 <HAL_UART_Init>
  7249. hi2c2.Instance = I2C2;
  7250. 8002e5e: 4844 ldr r0, [pc, #272] ; (8002f70 <main+0x1b8>)
  7251. hi2c2.Init.ClockSpeed = 400000;
  7252. 8002e60: 4a44 ldr r2, [pc, #272] ; (8002f74 <main+0x1bc>)
  7253. 8002e62: 4b45 ldr r3, [pc, #276] ; (8002f78 <main+0x1c0>)
  7254. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  7255. 8002e64: 6084 str r4, [r0, #8]
  7256. hi2c2.Init.ClockSpeed = 400000;
  7257. 8002e66: e880 000c stmia.w r0, {r2, r3}
  7258. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  7259. 8002e6a: f44f 4380 mov.w r3, #16384 ; 0x4000
  7260. hi2c2.Init.OwnAddress1 = 0;
  7261. 8002e6e: 60c4 str r4, [r0, #12]
  7262. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  7263. 8002e70: 6103 str r3, [r0, #16]
  7264. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  7265. 8002e72: 6144 str r4, [r0, #20]
  7266. hi2c2.Init.OwnAddress2 = 0;
  7267. 8002e74: 6184 str r4, [r0, #24]
  7268. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  7269. 8002e76: 61c4 str r4, [r0, #28]
  7270. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  7271. 8002e78: 6204 str r4, [r0, #32]
  7272. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  7273. 8002e7a: f7fe f849 bl 8000f10 <HAL_I2C_Init>
  7274. htim6.Init.Prescaler = 5600 - 1;
  7275. 8002e7e: f241 53df movw r3, #5599 ; 0x15df
  7276. htim6.Instance = TIM6;
  7277. 8002e82: 4d3e ldr r5, [pc, #248] ; (8002f7c <main+0x1c4>)
  7278. htim6.Init.Prescaler = 5600 - 1;
  7279. 8002e84: 493e ldr r1, [pc, #248] ; (8002f80 <main+0x1c8>)
  7280. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  7281. 8002e86: 4628 mov r0, r5
  7282. htim6.Init.Prescaler = 5600 - 1;
  7283. 8002e88: e885 000a stmia.w r5, {r1, r3}
  7284. htim6.Init.Period = 10 - 1;
  7285. 8002e8c: 2309 movs r3, #9
  7286. TIM_MasterConfigTypeDef sMasterConfig = {0};
  7287. 8002e8e: 9404 str r4, [sp, #16]
  7288. htim6.Init.Period = 10 - 1;
  7289. 8002e90: 60eb str r3, [r5, #12]
  7290. TIM_MasterConfigTypeDef sMasterConfig = {0};
  7291. 8002e92: 9405 str r4, [sp, #20]
  7292. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  7293. 8002e94: 60ac str r4, [r5, #8]
  7294. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  7295. 8002e96: 61ac str r4, [r5, #24]
  7296. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  7297. 8002e98: f7fe fe08 bl 8001aac <HAL_TIM_Base_Init>
  7298. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  7299. 8002e9c: a904 add r1, sp, #16
  7300. 8002e9e: 4628 mov r0, r5
  7301. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  7302. 8002ea0: 9404 str r4, [sp, #16]
  7303. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  7304. 8002ea2: 9405 str r4, [sp, #20]
  7305. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  7306. 8002ea4: f7fe fe1c bl 8001ae0 <HAL_TIMEx_MasterConfigSynchronization>
  7307. huart2.Instance = USART2;
  7308. 8002ea8: 4b36 ldr r3, [pc, #216] ; (8002f84 <main+0x1cc>)
  7309. 8002eaa: 4837 ldr r0, [pc, #220] ; (8002f88 <main+0x1d0>)
  7310. huart2.Init.BaudRate = 115200;
  7311. 8002eac: e880 0088 stmia.w r0, {r3, r7}
  7312. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  7313. 8002eb0: 6084 str r4, [r0, #8]
  7314. huart2.Init.StopBits = UART_STOPBITS_1;
  7315. 8002eb2: 60c4 str r4, [r0, #12]
  7316. huart2.Init.Parity = UART_PARITY_NONE;
  7317. 8002eb4: 6104 str r4, [r0, #16]
  7318. huart2.Init.Mode = UART_MODE_TX_RX;
  7319. 8002eb6: 6146 str r6, [r0, #20]
  7320. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  7321. 8002eb8: 6184 str r4, [r0, #24]
  7322. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  7323. 8002eba: 61c4 str r4, [r0, #28]
  7324. if (HAL_UART_Init(&huart2) != HAL_OK)
  7325. 8002ebc: f7fe ff08 bl 8001cd0 <HAL_UART_Init>
  7326. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  7327. 8002ec0: 4622 mov r2, r4
  7328. 8002ec2: 4621 mov r1, r4
  7329. 8002ec4: 200f movs r0, #15
  7330. 8002ec6: f7fd fa25 bl 8000314 <HAL_NVIC_SetPriority>
  7331. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  7332. 8002eca: 200f movs r0, #15
  7333. 8002ecc: f7fd fa56 bl 800037c <HAL_NVIC_EnableIRQ>
  7334. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  7335. 8002ed0: 4622 mov r2, r4
  7336. 8002ed2: 4621 mov r1, r4
  7337. 8002ed4: 2025 movs r0, #37 ; 0x25
  7338. 8002ed6: f7fd fa1d bl 8000314 <HAL_NVIC_SetPriority>
  7339. HAL_NVIC_EnableIRQ(USART1_IRQn);
  7340. 8002eda: 2025 movs r0, #37 ; 0x25
  7341. 8002edc: f7fd fa4e bl 800037c <HAL_NVIC_EnableIRQ>
  7342. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  7343. 8002ee0: 4622 mov r2, r4
  7344. 8002ee2: 4621 mov r1, r4
  7345. 8002ee4: 2036 movs r0, #54 ; 0x36
  7346. 8002ee6: f7fd fa15 bl 8000314 <HAL_NVIC_SetPriority>
  7347. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  7348. 8002eea: 2036 movs r0, #54 ; 0x36
  7349. 8002eec: f7fd fa46 bl 800037c <HAL_NVIC_EnableIRQ>
  7350. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  7351. 8002ef0: 4622 mov r2, r4
  7352. 8002ef2: 4621 mov r1, r4
  7353. 8002ef4: 200e movs r0, #14
  7354. 8002ef6: f7fd fa0d bl 8000314 <HAL_NVIC_SetPriority>
  7355. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  7356. 8002efa: 200e movs r0, #14
  7357. 8002efc: f7fd fa3e bl 800037c <HAL_NVIC_EnableIRQ>
  7358. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  7359. 8002f00: 4622 mov r2, r4
  7360. 8002f02: 4621 mov r1, r4
  7361. 8002f04: 2026 movs r0, #38 ; 0x26
  7362. 8002f06: f7fd fa05 bl 8000314 <HAL_NVIC_SetPriority>
  7363. HAL_NVIC_EnableIRQ(USART2_IRQn);
  7364. 8002f0a: 2026 movs r0, #38 ; 0x26
  7365. 8002f0c: f7fd fa36 bl 800037c <HAL_NVIC_EnableIRQ>
  7366. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  7367. 8002f10: 4622 mov r2, r4
  7368. 8002f12: 4621 mov r1, r4
  7369. 8002f14: 2010 movs r0, #16
  7370. 8002f16: f7fd f9fd bl 8000314 <HAL_NVIC_SetPriority>
  7371. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  7372. 8002f1a: 2010 movs r0, #16
  7373. 8002f1c: f7fd fa2e bl 800037c <HAL_NVIC_EnableIRQ>
  7374. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  7375. 8002f20: 4622 mov r2, r4
  7376. 8002f22: 4621 mov r1, r4
  7377. 8002f24: 2011 movs r0, #17
  7378. 8002f26: f7fd f9f5 bl 8000314 <HAL_NVIC_SetPriority>
  7379. HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn);
  7380. 8002f2a: 2011 movs r0, #17
  7381. 8002f2c: f7fd fa26 bl 800037c <HAL_NVIC_EnableIRQ>
  7382. HAL_TIM_Base_Start_IT(&htim6);
  7383. 8002f30: 4628 mov r0, r5
  7384. 8002f32: f7fe fcbd bl 80018b0 <HAL_TIM_Base_Start_IT>
  7385. InitUartQueue(&TerminalQueue);
  7386. 8002f36: 4815 ldr r0, [pc, #84] ; (8002f8c <main+0x1d4>)
  7387. 8002f38: f000 f9de bl 80032f8 <InitUartQueue>
  7388. setbuf(stdout, NULL);
  7389. 8002f3c: 4b14 ldr r3, [pc, #80] ; (8002f90 <main+0x1d8>)
  7390. 8002f3e: 4621 mov r1, r4
  7391. 8002f40: 681b ldr r3, [r3, #0]
  7392. 8002f42: 6898 ldr r0, [r3, #8]
  7393. 8002f44: f000 fb60 bl 8003608 <setbuf>
  7394. printf("BootLoader Start ---\r\n");
  7395. 8002f48: 4812 ldr r0, [pc, #72] ; (8002f94 <main+0x1dc>)
  7396. 8002f4a: f000 fb55 bl 80035f8 <puts>
  7397. EEPROM_M24C08_Init();
  7398. 8002f4e: f7ff fb1d bl 800258c <EEPROM_M24C08_Init>
  7399. printf("BootLoader END\r\n");
  7400. 8002f52: 4811 ldr r0, [pc, #68] ; (8002f98 <main+0x1e0>)
  7401. 8002f54: f000 fb50 bl 80035f8 <puts>
  7402. Jump_App();
  7403. 8002f58: f7ff fd02 bl 8002960 <Jump_App>
  7404. 8002f5c: e7fe b.n 8002f5c <main+0x1a4>
  7405. 8002f5e: bf00 nop
  7406. 8002f60: 40021000 .word 0x40021000
  7407. 8002f64: 40011000 .word 0x40011000
  7408. 8002f68: 200005f8 .word 0x200005f8
  7409. 8002f6c: 40013800 .word 0x40013800
  7410. 8002f70: 200004d8 .word 0x200004d8
  7411. 8002f74: 40005800 .word 0x40005800
  7412. 8002f78: 00061a80 .word 0x00061a80
  7413. 8002f7c: 20000638 .word 0x20000638
  7414. 8002f80: 40001000 .word 0x40001000
  7415. 8002f84: 40004400 .word 0x40004400
  7416. 8002f88: 20000678 .word 0x20000678
  7417. 8002f8c: 200006b8 .word 0x200006b8
  7418. 8002f90: 20000218 .word 0x20000218
  7419. 8002f94: 08004d0f .word 0x08004d0f
  7420. 8002f98: 08004d25 .word 0x08004d25
  7421. 08002f9c <Error_Handler>:
  7422. /**
  7423. * @brief This function is executed in case of error occurrence.
  7424. * @retval None
  7425. */
  7426. void Error_Handler(void)
  7427. {
  7428. 8002f9c: 4770 bx lr
  7429. ...
  7430. 08002fa0 <HAL_MspInit>:
  7431. {
  7432. /* USER CODE BEGIN MspInit 0 */
  7433. /* USER CODE END MspInit 0 */
  7434. __HAL_RCC_AFIO_CLK_ENABLE();
  7435. 8002fa0: 4b0e ldr r3, [pc, #56] ; (8002fdc <HAL_MspInit+0x3c>)
  7436. {
  7437. 8002fa2: b082 sub sp, #8
  7438. __HAL_RCC_AFIO_CLK_ENABLE();
  7439. 8002fa4: 699a ldr r2, [r3, #24]
  7440. 8002fa6: f042 0201 orr.w r2, r2, #1
  7441. 8002faa: 619a str r2, [r3, #24]
  7442. 8002fac: 699a ldr r2, [r3, #24]
  7443. 8002fae: f002 0201 and.w r2, r2, #1
  7444. 8002fb2: 9200 str r2, [sp, #0]
  7445. 8002fb4: 9a00 ldr r2, [sp, #0]
  7446. __HAL_RCC_PWR_CLK_ENABLE();
  7447. 8002fb6: 69da ldr r2, [r3, #28]
  7448. 8002fb8: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  7449. 8002fbc: 61da str r2, [r3, #28]
  7450. 8002fbe: 69db ldr r3, [r3, #28]
  7451. /* System interrupt init*/
  7452. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  7453. */
  7454. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  7455. 8002fc0: 4a07 ldr r2, [pc, #28] ; (8002fe0 <HAL_MspInit+0x40>)
  7456. __HAL_RCC_PWR_CLK_ENABLE();
  7457. 8002fc2: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  7458. 8002fc6: 9301 str r3, [sp, #4]
  7459. 8002fc8: 9b01 ldr r3, [sp, #4]
  7460. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  7461. 8002fca: 6853 ldr r3, [r2, #4]
  7462. 8002fcc: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  7463. 8002fd0: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  7464. 8002fd4: 6053 str r3, [r2, #4]
  7465. /* USER CODE BEGIN MspInit 1 */
  7466. /* USER CODE END MspInit 1 */
  7467. }
  7468. 8002fd6: b002 add sp, #8
  7469. 8002fd8: 4770 bx lr
  7470. 8002fda: bf00 nop
  7471. 8002fdc: 40021000 .word 0x40021000
  7472. 8002fe0: 40010000 .word 0x40010000
  7473. 08002fe4 <HAL_I2C_MspInit>:
  7474. * This function configures the hardware resources used in this example
  7475. * @param hi2c: I2C handle pointer
  7476. * @retval None
  7477. */
  7478. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  7479. {
  7480. 8002fe4: b510 push {r4, lr}
  7481. 8002fe6: 4604 mov r4, r0
  7482. 8002fe8: b086 sub sp, #24
  7483. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7484. 8002fea: 2210 movs r2, #16
  7485. 8002fec: 2100 movs r1, #0
  7486. 8002fee: a802 add r0, sp, #8
  7487. 8002ff0: f000 fa72 bl 80034d8 <memset>
  7488. if(hi2c->Instance==I2C2)
  7489. 8002ff4: 6822 ldr r2, [r4, #0]
  7490. 8002ff6: 4b11 ldr r3, [pc, #68] ; (800303c <HAL_I2C_MspInit+0x58>)
  7491. 8002ff8: 429a cmp r2, r3
  7492. 8002ffa: d11d bne.n 8003038 <HAL_I2C_MspInit+0x54>
  7493. {
  7494. /* USER CODE BEGIN I2C2_MspInit 0 */
  7495. /* USER CODE END I2C2_MspInit 0 */
  7496. __HAL_RCC_GPIOB_CLK_ENABLE();
  7497. 8002ffc: 4c10 ldr r4, [pc, #64] ; (8003040 <HAL_I2C_MspInit+0x5c>)
  7498. PB11 ------> I2C2_SDA
  7499. */
  7500. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  7501. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  7502. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7503. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  7504. 8002ffe: a902 add r1, sp, #8
  7505. __HAL_RCC_GPIOB_CLK_ENABLE();
  7506. 8003000: 69a3 ldr r3, [r4, #24]
  7507. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  7508. 8003002: 4810 ldr r0, [pc, #64] ; (8003044 <HAL_I2C_MspInit+0x60>)
  7509. __HAL_RCC_GPIOB_CLK_ENABLE();
  7510. 8003004: f043 0308 orr.w r3, r3, #8
  7511. 8003008: 61a3 str r3, [r4, #24]
  7512. 800300a: 69a3 ldr r3, [r4, #24]
  7513. 800300c: f003 0308 and.w r3, r3, #8
  7514. 8003010: 9300 str r3, [sp, #0]
  7515. 8003012: 9b00 ldr r3, [sp, #0]
  7516. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  7517. 8003014: f44f 6340 mov.w r3, #3072 ; 0xc00
  7518. 8003018: 9302 str r3, [sp, #8]
  7519. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  7520. 800301a: 2312 movs r3, #18
  7521. 800301c: 9303 str r3, [sp, #12]
  7522. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7523. 800301e: 2303 movs r3, #3
  7524. 8003020: 9305 str r3, [sp, #20]
  7525. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  7526. 8003022: f7fd fcbb bl 800099c <HAL_GPIO_Init>
  7527. /* Peripheral clock enable */
  7528. __HAL_RCC_I2C2_CLK_ENABLE();
  7529. 8003026: 69e3 ldr r3, [r4, #28]
  7530. 8003028: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  7531. 800302c: 61e3 str r3, [r4, #28]
  7532. 800302e: 69e3 ldr r3, [r4, #28]
  7533. 8003030: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  7534. 8003034: 9301 str r3, [sp, #4]
  7535. 8003036: 9b01 ldr r3, [sp, #4]
  7536. /* USER CODE BEGIN I2C2_MspInit 1 */
  7537. /* USER CODE END I2C2_MspInit 1 */
  7538. }
  7539. }
  7540. 8003038: b006 add sp, #24
  7541. 800303a: bd10 pop {r4, pc}
  7542. 800303c: 40005800 .word 0x40005800
  7543. 8003040: 40021000 .word 0x40021000
  7544. 8003044: 40010c00 .word 0x40010c00
  7545. 08003048 <HAL_TIM_Base_MspInit>:
  7546. * @param htim_base: TIM_Base handle pointer
  7547. * @retval None
  7548. */
  7549. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  7550. {
  7551. if(htim_base->Instance==TIM6)
  7552. 8003048: 6802 ldr r2, [r0, #0]
  7553. 800304a: 4b08 ldr r3, [pc, #32] ; (800306c <HAL_TIM_Base_MspInit+0x24>)
  7554. {
  7555. 800304c: b082 sub sp, #8
  7556. if(htim_base->Instance==TIM6)
  7557. 800304e: 429a cmp r2, r3
  7558. 8003050: d10a bne.n 8003068 <HAL_TIM_Base_MspInit+0x20>
  7559. {
  7560. /* USER CODE BEGIN TIM6_MspInit 0 */
  7561. /* USER CODE END TIM6_MspInit 0 */
  7562. /* Peripheral clock enable */
  7563. __HAL_RCC_TIM6_CLK_ENABLE();
  7564. 8003052: f503 3300 add.w r3, r3, #131072 ; 0x20000
  7565. 8003056: 69da ldr r2, [r3, #28]
  7566. 8003058: f042 0210 orr.w r2, r2, #16
  7567. 800305c: 61da str r2, [r3, #28]
  7568. 800305e: 69db ldr r3, [r3, #28]
  7569. 8003060: f003 0310 and.w r3, r3, #16
  7570. 8003064: 9301 str r3, [sp, #4]
  7571. 8003066: 9b01 ldr r3, [sp, #4]
  7572. /* USER CODE BEGIN TIM6_MspInit 1 */
  7573. /* USER CODE END TIM6_MspInit 1 */
  7574. }
  7575. }
  7576. 8003068: b002 add sp, #8
  7577. 800306a: 4770 bx lr
  7578. 800306c: 40001000 .word 0x40001000
  7579. 08003070 <HAL_UART_MspInit>:
  7580. * @param huart: UART handle pointer
  7581. * @retval None
  7582. */
  7583. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  7584. {
  7585. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7586. 8003070: 2210 movs r2, #16
  7587. {
  7588. 8003072: b570 push {r4, r5, r6, lr}
  7589. 8003074: 4605 mov r5, r0
  7590. 8003076: b088 sub sp, #32
  7591. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7592. 8003078: eb0d 0002 add.w r0, sp, r2
  7593. 800307c: 2100 movs r1, #0
  7594. 800307e: f000 fa2b bl 80034d8 <memset>
  7595. if(huart->Instance==USART1)
  7596. 8003082: 682b ldr r3, [r5, #0]
  7597. 8003084: 4a49 ldr r2, [pc, #292] ; (80031ac <HAL_UART_MspInit+0x13c>)
  7598. 8003086: 4293 cmp r3, r2
  7599. 8003088: d151 bne.n 800312e <HAL_UART_MspInit+0xbe>
  7600. {
  7601. /* USER CODE BEGIN USART1_MspInit 0 */
  7602. /* USER CODE END USART1_MspInit 0 */
  7603. /* Peripheral clock enable */
  7604. __HAL_RCC_USART1_CLK_ENABLE();
  7605. 800308a: 4b49 ldr r3, [pc, #292] ; (80031b0 <HAL_UART_MspInit+0x140>)
  7606. PA10 ------> USART1_RX
  7607. */
  7608. GPIO_InitStruct.Pin = GPIO_PIN_9;
  7609. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  7610. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7611. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7612. 800308c: a904 add r1, sp, #16
  7613. __HAL_RCC_USART1_CLK_ENABLE();
  7614. 800308e: 699a ldr r2, [r3, #24]
  7615. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7616. 8003090: 4848 ldr r0, [pc, #288] ; (80031b4 <HAL_UART_MspInit+0x144>)
  7617. __HAL_RCC_USART1_CLK_ENABLE();
  7618. 8003092: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  7619. 8003096: 619a str r2, [r3, #24]
  7620. 8003098: 699a ldr r2, [r3, #24]
  7621. GPIO_InitStruct.Pin = GPIO_PIN_10;
  7622. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7623. 800309a: 2600 movs r6, #0
  7624. __HAL_RCC_USART1_CLK_ENABLE();
  7625. 800309c: f402 4280 and.w r2, r2, #16384 ; 0x4000
  7626. 80030a0: 9200 str r2, [sp, #0]
  7627. 80030a2: 9a00 ldr r2, [sp, #0]
  7628. __HAL_RCC_GPIOA_CLK_ENABLE();
  7629. 80030a4: 699a ldr r2, [r3, #24]
  7630. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7631. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7632. /* USART1 DMA Init */
  7633. /* USART1_RX Init */
  7634. hdma_usart1_rx.Instance = DMA1_Channel5;
  7635. 80030a6: 4c44 ldr r4, [pc, #272] ; (80031b8 <HAL_UART_MspInit+0x148>)
  7636. __HAL_RCC_GPIOA_CLK_ENABLE();
  7637. 80030a8: f042 0204 orr.w r2, r2, #4
  7638. 80030ac: 619a str r2, [r3, #24]
  7639. 80030ae: 699b ldr r3, [r3, #24]
  7640. 80030b0: f003 0304 and.w r3, r3, #4
  7641. 80030b4: 9301 str r3, [sp, #4]
  7642. 80030b6: 9b01 ldr r3, [sp, #4]
  7643. GPIO_InitStruct.Pin = GPIO_PIN_9;
  7644. 80030b8: f44f 7300 mov.w r3, #512 ; 0x200
  7645. 80030bc: 9304 str r3, [sp, #16]
  7646. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  7647. 80030be: 2302 movs r3, #2
  7648. 80030c0: 9305 str r3, [sp, #20]
  7649. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7650. 80030c2: 2303 movs r3, #3
  7651. 80030c4: 9307 str r3, [sp, #28]
  7652. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7653. 80030c6: f7fd fc69 bl 800099c <HAL_GPIO_Init>
  7654. GPIO_InitStruct.Pin = GPIO_PIN_10;
  7655. 80030ca: f44f 6380 mov.w r3, #1024 ; 0x400
  7656. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7657. 80030ce: 4839 ldr r0, [pc, #228] ; (80031b4 <HAL_UART_MspInit+0x144>)
  7658. 80030d0: a904 add r1, sp, #16
  7659. GPIO_InitStruct.Pin = GPIO_PIN_10;
  7660. 80030d2: 9304 str r3, [sp, #16]
  7661. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7662. 80030d4: 9605 str r6, [sp, #20]
  7663. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7664. 80030d6: 9606 str r6, [sp, #24]
  7665. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7666. 80030d8: f7fd fc60 bl 800099c <HAL_GPIO_Init>
  7667. hdma_usart1_rx.Instance = DMA1_Channel5;
  7668. 80030dc: 4b37 ldr r3, [pc, #220] ; (80031bc <HAL_UART_MspInit+0x14c>)
  7669. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  7670. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7671. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7672. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  7673. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  7674. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  7675. 80030de: 4620 mov r0, r4
  7676. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  7677. 80030e0: e884 0048 stmia.w r4, {r3, r6}
  7678. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  7679. 80030e4: 2380 movs r3, #128 ; 0x80
  7680. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  7681. 80030e6: 60a6 str r6, [r4, #8]
  7682. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  7683. 80030e8: 60e3 str r3, [r4, #12]
  7684. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7685. 80030ea: 6126 str r6, [r4, #16]
  7686. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7687. 80030ec: 6166 str r6, [r4, #20]
  7688. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  7689. 80030ee: 61a6 str r6, [r4, #24]
  7690. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  7691. 80030f0: 61e6 str r6, [r4, #28]
  7692. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  7693. 80030f2: f7fd f965 bl 80003c0 <HAL_DMA_Init>
  7694. 80030f6: b108 cbz r0, 80030fc <HAL_UART_MspInit+0x8c>
  7695. {
  7696. Error_Handler();
  7697. 80030f8: f7ff ff50 bl 8002f9c <Error_Handler>
  7698. }
  7699. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  7700. 80030fc: 636c str r4, [r5, #52] ; 0x34
  7701. 80030fe: 6265 str r5, [r4, #36] ; 0x24
  7702. /* USART1_TX Init */
  7703. hdma_usart1_tx.Instance = DMA1_Channel4;
  7704. 8003100: 4b2f ldr r3, [pc, #188] ; (80031c0 <HAL_UART_MspInit+0x150>)
  7705. 8003102: 4c30 ldr r4, [pc, #192] ; (80031c4 <HAL_UART_MspInit+0x154>)
  7706. }
  7707. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  7708. /* USART2_TX Init */
  7709. hdma_usart2_tx.Instance = DMA1_Channel7;
  7710. 8003104: 6023 str r3, [r4, #0]
  7711. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  7712. 8003106: 2310 movs r3, #16
  7713. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  7714. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  7715. 8003108: 2280 movs r2, #128 ; 0x80
  7716. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  7717. 800310a: 6063 str r3, [r4, #4]
  7718. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  7719. 800310c: 2300 movs r3, #0
  7720. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  7721. 800310e: 60e2 str r2, [r4, #12]
  7722. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  7723. 8003110: 60a3 str r3, [r4, #8]
  7724. hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7725. 8003112: 6123 str r3, [r4, #16]
  7726. hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7727. 8003114: 6163 str r3, [r4, #20]
  7728. hdma_usart2_tx.Init.Mode = DMA_NORMAL;
  7729. 8003116: 61a3 str r3, [r4, #24]
  7730. hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW;
  7731. 8003118: 61e3 str r3, [r4, #28]
  7732. if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK)
  7733. 800311a: 4620 mov r0, r4
  7734. 800311c: f7fd f950 bl 80003c0 <HAL_DMA_Init>
  7735. 8003120: b108 cbz r0, 8003126 <HAL_UART_MspInit+0xb6>
  7736. {
  7737. Error_Handler();
  7738. 8003122: f7ff ff3b bl 8002f9c <Error_Handler>
  7739. }
  7740. __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx);
  7741. 8003126: 632c str r4, [r5, #48] ; 0x30
  7742. 8003128: 6265 str r5, [r4, #36] ; 0x24
  7743. /* USER CODE BEGIN USART2_MspInit 1 */
  7744. /* USER CODE END USART2_MspInit 1 */
  7745. }
  7746. }
  7747. 800312a: b008 add sp, #32
  7748. 800312c: bd70 pop {r4, r5, r6, pc}
  7749. else if(huart->Instance==USART2)
  7750. 800312e: 4a26 ldr r2, [pc, #152] ; (80031c8 <HAL_UART_MspInit+0x158>)
  7751. 8003130: 4293 cmp r3, r2
  7752. 8003132: d1fa bne.n 800312a <HAL_UART_MspInit+0xba>
  7753. __HAL_RCC_USART2_CLK_ENABLE();
  7754. 8003134: 4b1e ldr r3, [pc, #120] ; (80031b0 <HAL_UART_MspInit+0x140>)
  7755. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7756. 8003136: a904 add r1, sp, #16
  7757. __HAL_RCC_USART2_CLK_ENABLE();
  7758. 8003138: 69da ldr r2, [r3, #28]
  7759. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7760. 800313a: 481e ldr r0, [pc, #120] ; (80031b4 <HAL_UART_MspInit+0x144>)
  7761. __HAL_RCC_USART2_CLK_ENABLE();
  7762. 800313c: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  7763. 8003140: 61da str r2, [r3, #28]
  7764. 8003142: 69da ldr r2, [r3, #28]
  7765. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7766. 8003144: 2600 movs r6, #0
  7767. __HAL_RCC_USART2_CLK_ENABLE();
  7768. 8003146: f402 3200 and.w r2, r2, #131072 ; 0x20000
  7769. 800314a: 9202 str r2, [sp, #8]
  7770. 800314c: 9a02 ldr r2, [sp, #8]
  7771. __HAL_RCC_GPIOA_CLK_ENABLE();
  7772. 800314e: 699a ldr r2, [r3, #24]
  7773. hdma_usart2_rx.Instance = DMA1_Channel6;
  7774. 8003150: 4c1e ldr r4, [pc, #120] ; (80031cc <HAL_UART_MspInit+0x15c>)
  7775. __HAL_RCC_GPIOA_CLK_ENABLE();
  7776. 8003152: f042 0204 orr.w r2, r2, #4
  7777. 8003156: 619a str r2, [r3, #24]
  7778. 8003158: 699b ldr r3, [r3, #24]
  7779. 800315a: f003 0304 and.w r3, r3, #4
  7780. 800315e: 9303 str r3, [sp, #12]
  7781. 8003160: 9b03 ldr r3, [sp, #12]
  7782. GPIO_InitStruct.Pin = GPIO_PIN_2;
  7783. 8003162: 2304 movs r3, #4
  7784. 8003164: 9304 str r3, [sp, #16]
  7785. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  7786. 8003166: 2302 movs r3, #2
  7787. 8003168: 9305 str r3, [sp, #20]
  7788. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7789. 800316a: 2303 movs r3, #3
  7790. 800316c: 9307 str r3, [sp, #28]
  7791. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7792. 800316e: f7fd fc15 bl 800099c <HAL_GPIO_Init>
  7793. GPIO_InitStruct.Pin = GPIO_PIN_3;
  7794. 8003172: 2308 movs r3, #8
  7795. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7796. 8003174: 480f ldr r0, [pc, #60] ; (80031b4 <HAL_UART_MspInit+0x144>)
  7797. 8003176: a904 add r1, sp, #16
  7798. GPIO_InitStruct.Pin = GPIO_PIN_3;
  7799. 8003178: 9304 str r3, [sp, #16]
  7800. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7801. 800317a: 9605 str r6, [sp, #20]
  7802. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7803. 800317c: 9606 str r6, [sp, #24]
  7804. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7805. 800317e: f7fd fc0d bl 800099c <HAL_GPIO_Init>
  7806. hdma_usart2_rx.Instance = DMA1_Channel6;
  7807. 8003182: 4b13 ldr r3, [pc, #76] ; (80031d0 <HAL_UART_MspInit+0x160>)
  7808. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  7809. 8003184: 4620 mov r0, r4
  7810. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  7811. 8003186: e884 0048 stmia.w r4, {r3, r6}
  7812. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  7813. 800318a: 2380 movs r3, #128 ; 0x80
  7814. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  7815. 800318c: 60a6 str r6, [r4, #8]
  7816. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  7817. 800318e: 60e3 str r3, [r4, #12]
  7818. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7819. 8003190: 6126 str r6, [r4, #16]
  7820. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7821. 8003192: 6166 str r6, [r4, #20]
  7822. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  7823. 8003194: 61a6 str r6, [r4, #24]
  7824. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  7825. 8003196: 61e6 str r6, [r4, #28]
  7826. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  7827. 8003198: f7fd f912 bl 80003c0 <HAL_DMA_Init>
  7828. 800319c: b108 cbz r0, 80031a2 <HAL_UART_MspInit+0x132>
  7829. Error_Handler();
  7830. 800319e: f7ff fefd bl 8002f9c <Error_Handler>
  7831. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  7832. 80031a2: 636c str r4, [r5, #52] ; 0x34
  7833. 80031a4: 6265 str r5, [r4, #36] ; 0x24
  7834. hdma_usart2_tx.Instance = DMA1_Channel7;
  7835. 80031a6: 4b0b ldr r3, [pc, #44] ; (80031d4 <HAL_UART_MspInit+0x164>)
  7836. 80031a8: 4c0b ldr r4, [pc, #44] ; (80031d8 <HAL_UART_MspInit+0x168>)
  7837. 80031aa: e7ab b.n 8003104 <HAL_UART_MspInit+0x94>
  7838. 80031ac: 40013800 .word 0x40013800
  7839. 80031b0: 40021000 .word 0x40021000
  7840. 80031b4: 40010800 .word 0x40010800
  7841. 80031b8: 20000570 .word 0x20000570
  7842. 80031bc: 40020058 .word 0x40020058
  7843. 80031c0: 40020044 .word 0x40020044
  7844. 80031c4: 2000052c .word 0x2000052c
  7845. 80031c8: 40004400 .word 0x40004400
  7846. 80031cc: 20000494 .word 0x20000494
  7847. 80031d0: 4002006c .word 0x4002006c
  7848. 80031d4: 40020080 .word 0x40020080
  7849. 80031d8: 200005b4 .word 0x200005b4
  7850. 080031dc <NMI_Handler>:
  7851. 80031dc: 4770 bx lr
  7852. 080031de <HardFault_Handler>:
  7853. /**
  7854. * @brief This function handles Hard fault interrupt.
  7855. */
  7856. void HardFault_Handler(void)
  7857. {
  7858. 80031de: e7fe b.n 80031de <HardFault_Handler>
  7859. 080031e0 <MemManage_Handler>:
  7860. /**
  7861. * @brief This function handles Memory management fault.
  7862. */
  7863. void MemManage_Handler(void)
  7864. {
  7865. 80031e0: e7fe b.n 80031e0 <MemManage_Handler>
  7866. 080031e2 <BusFault_Handler>:
  7867. /**
  7868. * @brief This function handles Prefetch fault, memory access fault.
  7869. */
  7870. void BusFault_Handler(void)
  7871. {
  7872. 80031e2: e7fe b.n 80031e2 <BusFault_Handler>
  7873. 080031e4 <UsageFault_Handler>:
  7874. /**
  7875. * @brief This function handles Undefined instruction or illegal state.
  7876. */
  7877. void UsageFault_Handler(void)
  7878. {
  7879. 80031e4: e7fe b.n 80031e4 <UsageFault_Handler>
  7880. 080031e6 <SVC_Handler>:
  7881. 80031e6: 4770 bx lr
  7882. 080031e8 <DebugMon_Handler>:
  7883. 80031e8: 4770 bx lr
  7884. 080031ea <PendSV_Handler>:
  7885. /**
  7886. * @brief This function handles Pendable request for system service.
  7887. */
  7888. void PendSV_Handler(void)
  7889. {
  7890. 80031ea: 4770 bx lr
  7891. 080031ec <SysTick_Handler>:
  7892. void SysTick_Handler(void)
  7893. {
  7894. /* USER CODE BEGIN SysTick_IRQn 0 */
  7895. /* USER CODE END SysTick_IRQn 0 */
  7896. HAL_IncTick();
  7897. 80031ec: f7fd b85c b.w 80002a8 <HAL_IncTick>
  7898. 080031f0 <DMA1_Channel4_IRQHandler>:
  7899. void DMA1_Channel4_IRQHandler(void)
  7900. {
  7901. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  7902. /* USER CODE END DMA1_Channel4_IRQn 0 */
  7903. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  7904. 80031f0: 4801 ldr r0, [pc, #4] ; (80031f8 <DMA1_Channel4_IRQHandler+0x8>)
  7905. 80031f2: f7fd b9d1 b.w 8000598 <HAL_DMA_IRQHandler>
  7906. 80031f6: bf00 nop
  7907. 80031f8: 2000052c .word 0x2000052c
  7908. 080031fc <DMA1_Channel5_IRQHandler>:
  7909. void DMA1_Channel5_IRQHandler(void)
  7910. {
  7911. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  7912. /* USER CODE END DMA1_Channel5_IRQn 0 */
  7913. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  7914. 80031fc: 4801 ldr r0, [pc, #4] ; (8003204 <DMA1_Channel5_IRQHandler+0x8>)
  7915. 80031fe: f7fd b9cb b.w 8000598 <HAL_DMA_IRQHandler>
  7916. 8003202: bf00 nop
  7917. 8003204: 20000570 .word 0x20000570
  7918. 08003208 <DMA1_Channel6_IRQHandler>:
  7919. void DMA1_Channel6_IRQHandler(void)
  7920. {
  7921. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  7922. /* USER CODE END DMA1_Channel6_IRQn 0 */
  7923. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  7924. 8003208: 4801 ldr r0, [pc, #4] ; (8003210 <DMA1_Channel6_IRQHandler+0x8>)
  7925. 800320a: f7fd b9c5 b.w 8000598 <HAL_DMA_IRQHandler>
  7926. 800320e: bf00 nop
  7927. 8003210: 20000494 .word 0x20000494
  7928. 08003214 <DMA1_Channel7_IRQHandler>:
  7929. void DMA1_Channel7_IRQHandler(void)
  7930. {
  7931. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  7932. /* USER CODE END DMA1_Channel7_IRQn 0 */
  7933. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  7934. 8003214: 4801 ldr r0, [pc, #4] ; (800321c <DMA1_Channel7_IRQHandler+0x8>)
  7935. 8003216: f7fd b9bf b.w 8000598 <HAL_DMA_IRQHandler>
  7936. 800321a: bf00 nop
  7937. 800321c: 200005b4 .word 0x200005b4
  7938. 08003220 <USART1_IRQHandler>:
  7939. void USART1_IRQHandler(void)
  7940. {
  7941. /* USER CODE BEGIN USART1_IRQn 0 */
  7942. /* USER CODE END USART1_IRQn 0 */
  7943. HAL_UART_IRQHandler(&huart1);
  7944. 8003220: 4801 ldr r0, [pc, #4] ; (8003228 <USART1_IRQHandler+0x8>)
  7945. 8003222: f7fe beb1 b.w 8001f88 <HAL_UART_IRQHandler>
  7946. 8003226: bf00 nop
  7947. 8003228: 200005f8 .word 0x200005f8
  7948. 0800322c <USART2_IRQHandler>:
  7949. void USART2_IRQHandler(void)
  7950. {
  7951. /* USER CODE BEGIN USART2_IRQn 0 */
  7952. /* USER CODE END USART2_IRQn 0 */
  7953. HAL_UART_IRQHandler(&huart2);
  7954. 800322c: 4801 ldr r0, [pc, #4] ; (8003234 <USART2_IRQHandler+0x8>)
  7955. 800322e: f7fe beab b.w 8001f88 <HAL_UART_IRQHandler>
  7956. 8003232: bf00 nop
  7957. 8003234: 20000678 .word 0x20000678
  7958. 08003238 <TIM6_IRQHandler>:
  7959. void TIM6_IRQHandler(void)
  7960. {
  7961. /* USER CODE BEGIN TIM6_IRQn 0 */
  7962. /* USER CODE END TIM6_IRQn 0 */
  7963. HAL_TIM_IRQHandler(&htim6);
  7964. 8003238: 4801 ldr r0, [pc, #4] ; (8003240 <TIM6_IRQHandler+0x8>)
  7965. 800323a: f7fe bb48 b.w 80018ce <HAL_TIM_IRQHandler>
  7966. 800323e: bf00 nop
  7967. 8003240: 20000638 .word 0x20000638
  7968. 08003244 <_read>:
  7969. _kill(status, -1);
  7970. while (1) {} /* Make sure we hang here */
  7971. }
  7972. __attribute__((weak)) int _read(int file, char *ptr, int len)
  7973. {
  7974. 8003244: b570 push {r4, r5, r6, lr}
  7975. 8003246: 460e mov r6, r1
  7976. 8003248: 4615 mov r5, r2
  7977. int DataIdx;
  7978. for (DataIdx = 0; DataIdx < len; DataIdx++)
  7979. 800324a: 460c mov r4, r1
  7980. 800324c: 1ba3 subs r3, r4, r6
  7981. 800324e: 429d cmp r5, r3
  7982. 8003250: dc01 bgt.n 8003256 <_read+0x12>
  7983. {
  7984. *ptr++ = __io_getchar();
  7985. }
  7986. return len;
  7987. }
  7988. 8003252: 4628 mov r0, r5
  7989. 8003254: bd70 pop {r4, r5, r6, pc}
  7990. *ptr++ = __io_getchar();
  7991. 8003256: f3af 8000 nop.w
  7992. 800325a: f804 0b01 strb.w r0, [r4], #1
  7993. 800325e: e7f5 b.n 800324c <_read+0x8>
  7994. 08003260 <_sbrk>:
  7995. }
  7996. return len;
  7997. }
  7998. caddr_t _sbrk(int incr)
  7999. {
  8000. 8003260: b508 push {r3, lr}
  8001. extern char end asm("end");
  8002. static char *heap_end;
  8003. char *prev_heap_end;
  8004. if (heap_end == 0)
  8005. 8003262: 4b0a ldr r3, [pc, #40] ; (800328c <_sbrk+0x2c>)
  8006. {
  8007. 8003264: 4602 mov r2, r0
  8008. if (heap_end == 0)
  8009. 8003266: 6819 ldr r1, [r3, #0]
  8010. 8003268: b909 cbnz r1, 800326e <_sbrk+0xe>
  8011. heap_end = &end;
  8012. 800326a: 4909 ldr r1, [pc, #36] ; (8003290 <_sbrk+0x30>)
  8013. 800326c: 6019 str r1, [r3, #0]
  8014. prev_heap_end = heap_end;
  8015. if (heap_end + incr > stack_ptr)
  8016. 800326e: 4669 mov r1, sp
  8017. prev_heap_end = heap_end;
  8018. 8003270: 6818 ldr r0, [r3, #0]
  8019. if (heap_end + incr > stack_ptr)
  8020. 8003272: 4402 add r2, r0
  8021. 8003274: 428a cmp r2, r1
  8022. 8003276: d906 bls.n 8003286 <_sbrk+0x26>
  8023. {
  8024. // write(1, "Heap and stack collision\n", 25);
  8025. // abort();
  8026. errno = ENOMEM;
  8027. 8003278: f000 f904 bl 8003484 <__errno>
  8028. 800327c: 230c movs r3, #12
  8029. 800327e: 6003 str r3, [r0, #0]
  8030. return (caddr_t) -1;
  8031. 8003280: f04f 30ff mov.w r0, #4294967295
  8032. 8003284: bd08 pop {r3, pc}
  8033. }
  8034. heap_end += incr;
  8035. 8003286: 601a str r2, [r3, #0]
  8036. return (caddr_t) prev_heap_end;
  8037. }
  8038. 8003288: bd08 pop {r3, pc}
  8039. 800328a: bf00 nop
  8040. 800328c: 200002f4 .word 0x200002f4
  8041. 8003290: 200013b8 .word 0x200013b8
  8042. 08003294 <_close>:
  8043. int _close(int file)
  8044. {
  8045. return -1;
  8046. }
  8047. 8003294: f04f 30ff mov.w r0, #4294967295
  8048. 8003298: 4770 bx lr
  8049. 0800329a <_fstat>:
  8050. int _fstat(int file, struct stat *st)
  8051. {
  8052. st->st_mode = S_IFCHR;
  8053. 800329a: f44f 5300 mov.w r3, #8192 ; 0x2000
  8054. return 0;
  8055. }
  8056. 800329e: 2000 movs r0, #0
  8057. st->st_mode = S_IFCHR;
  8058. 80032a0: 604b str r3, [r1, #4]
  8059. }
  8060. 80032a2: 4770 bx lr
  8061. 080032a4 <_isatty>:
  8062. int _isatty(int file)
  8063. {
  8064. return 1;
  8065. }
  8066. 80032a4: 2001 movs r0, #1
  8067. 80032a6: 4770 bx lr
  8068. 080032a8 <_lseek>:
  8069. int _lseek(int file, int ptr, int dir)
  8070. {
  8071. return 0;
  8072. }
  8073. 80032a8: 2000 movs r0, #0
  8074. 80032aa: 4770 bx lr
  8075. 080032ac <SystemInit>:
  8076. */
  8077. void SystemInit (void)
  8078. {
  8079. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  8080. /* Set HSION bit */
  8081. RCC->CR |= 0x00000001U;
  8082. 80032ac: 4b0f ldr r3, [pc, #60] ; (80032ec <SystemInit+0x40>)
  8083. 80032ae: 681a ldr r2, [r3, #0]
  8084. 80032b0: f042 0201 orr.w r2, r2, #1
  8085. 80032b4: 601a str r2, [r3, #0]
  8086. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  8087. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  8088. RCC->CFGR &= 0xF8FF0000U;
  8089. 80032b6: 6859 ldr r1, [r3, #4]
  8090. 80032b8: 4a0d ldr r2, [pc, #52] ; (80032f0 <SystemInit+0x44>)
  8091. 80032ba: 400a ands r2, r1
  8092. 80032bc: 605a str r2, [r3, #4]
  8093. #else
  8094. RCC->CFGR &= 0xF0FF0000U;
  8095. #endif /* STM32F105xC */
  8096. /* Reset HSEON, CSSON and PLLON bits */
  8097. RCC->CR &= 0xFEF6FFFFU;
  8098. 80032be: 681a ldr r2, [r3, #0]
  8099. 80032c0: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  8100. 80032c4: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  8101. 80032c8: 601a str r2, [r3, #0]
  8102. /* Reset HSEBYP bit */
  8103. RCC->CR &= 0xFFFBFFFFU;
  8104. 80032ca: 681a ldr r2, [r3, #0]
  8105. 80032cc: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  8106. 80032d0: 601a str r2, [r3, #0]
  8107. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  8108. RCC->CFGR &= 0xFF80FFFFU;
  8109. 80032d2: 685a ldr r2, [r3, #4]
  8110. 80032d4: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  8111. 80032d8: 605a str r2, [r3, #4]
  8112. /* Reset CFGR2 register */
  8113. RCC->CFGR2 = 0x00000000U;
  8114. #else
  8115. /* Disable all interrupts and clear pending bits */
  8116. RCC->CIR = 0x009F0000U;
  8117. 80032da: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  8118. 80032de: 609a str r2, [r3, #8]
  8119. #endif
  8120. #ifdef VECT_TAB_SRAM
  8121. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  8122. #else
  8123. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  8124. 80032e0: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  8125. 80032e4: 4b03 ldr r3, [pc, #12] ; (80032f4 <SystemInit+0x48>)
  8126. 80032e6: 609a str r2, [r3, #8]
  8127. 80032e8: 4770 bx lr
  8128. 80032ea: bf00 nop
  8129. 80032ec: 40021000 .word 0x40021000
  8130. 80032f0: f8ff0000 .word 0xf8ff0000
  8131. 80032f4: e000ed00 .word 0xe000ed00
  8132. 080032f8 <InitUartQueue>:
  8133. UARTQUEUE TerminalQueue;
  8134. UARTQUEUE WifiQueue;
  8135. void InitUartQueue(pUARTQUEUE pQueue)
  8136. {
  8137. pQueue->data = pQueue->head = pQueue->tail = 0;
  8138. 80032f8: 2300 movs r3, #0
  8139. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  8140. 80032fa: 2201 movs r2, #1
  8141. pQueue->data = pQueue->head = pQueue->tail = 0;
  8142. 80032fc: 6043 str r3, [r0, #4]
  8143. 80032fe: 6003 str r3, [r0, #0]
  8144. 8003300: 6083 str r3, [r0, #8]
  8145. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  8146. 8003302: 4902 ldr r1, [pc, #8] ; (800330c <InitUartQueue+0x14>)
  8147. 8003304: 4802 ldr r0, [pc, #8] ; (8003310 <InitUartQueue+0x18>)
  8148. 8003306: f7fe bd6d b.w 8001de4 <HAL_UART_Receive_DMA>
  8149. 800330a: bf00 nop
  8150. 800330c: 200006c4 .word 0x200006c4
  8151. 8003310: 200005f8 .word 0x200005f8
  8152. 08003314 <GetDataFromUartQueue>:
  8153. pUARTQUEUE pQueue = &TerminalQueue;
  8154. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  8155. // {
  8156. // _Error_Handler(__FILE__, __LINE__);
  8157. // }
  8158. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  8159. 8003314: 4a29 ldr r2, [pc, #164] ; (80033bc <GetDataFromUartQueue+0xa8>)
  8160. {
  8161. 8003316: b570 push {r4, r5, r6, lr}
  8162. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  8163. 8003318: 6810 ldr r0, [r2, #0]
  8164. 800331a: 4c29 ldr r4, [pc, #164] ; (80033c0 <GetDataFromUartQueue+0xac>)
  8165. 800331c: 1c43 adds r3, r0, #1
  8166. 800331e: 6013 str r3, [r2, #0]
  8167. 8003320: 4b28 ldr r3, [pc, #160] ; (80033c4 <GetDataFromUartQueue+0xb0>)
  8168. 8003322: 6859 ldr r1, [r3, #4]
  8169. 8003324: f103 050c add.w r5, r3, #12
  8170. 8003328: 5d4d ldrb r5, [r1, r5]
  8171. pQueue->tail++;
  8172. 800332a: 3101 adds r1, #1
  8173. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  8174. 800332c: 5425 strb r5, [r4, r0]
  8175. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  8176. 800332e: f240 404b movw r0, #1099 ; 0x44b
  8177. 8003332: 4281 cmp r1, r0
  8178. 8003334: bfc8 it gt
  8179. 8003336: 2100 movgt r1, #0
  8180. pQueue->data--;
  8181. 8003338: 689d ldr r5, [r3, #8]
  8182. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  8183. 800333a: 6059 str r1, [r3, #4]
  8184. pQueue->data--;
  8185. 800333c: 3d01 subs r5, #1
  8186. 800333e: 609d str r5, [r3, #8]
  8187. if(pQueue->data == 0){
  8188. 8003340: b97d cbnz r5, 8003362 <GetDataFromUartQueue+0x4e>
  8189. for(int i = 0; i < 128; i++){
  8190. printf("%02x",update_data_buf[i]);
  8191. }
  8192. #endif // PYJ.2019.07.15_END --
  8193. cnt = 0;
  8194. if(update_data_buf[0] == 0xbe){
  8195. 8003342: 7823 ldrb r3, [r4, #0]
  8196. cnt = 0;
  8197. 8003344: 6015 str r5, [r2, #0]
  8198. if(update_data_buf[0] == 0xbe){
  8199. 8003346: 2bbe cmp r3, #190 ; 0xbe
  8200. 8003348: d10c bne.n 8003364 <GetDataFromUartQueue+0x50>
  8201. FirmwareUpdateStart(&update_data_buf[0]);
  8202. 800334a: 481d ldr r0, [pc, #116] ; (80033c0 <GetDataFromUartQueue+0xac>)
  8203. 800334c: f7fe fec4 bl 80020d8 <FirmwareUpdateStart>
  8204. else{
  8205. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  8206. }
  8207. }
  8208. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  8209. update_data_buf[i] = 0;
  8210. 8003350: 2300 movs r3, #0
  8211. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  8212. 8003352: f240 424c movw r2, #1100 ; 0x44c
  8213. update_data_buf[i] = 0;
  8214. 8003356: 5563 strb r3, [r4, r5]
  8215. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  8216. 8003358: 3501 adds r5, #1
  8217. 800335a: 4295 cmp r5, r2
  8218. 800335c: d1fb bne.n 8003356 <GetDataFromUartQueue+0x42>
  8219. FirmwareTimerCnt = 0;
  8220. 800335e: 4a1a ldr r2, [pc, #104] ; (80033c8 <GetDataFromUartQueue+0xb4>)
  8221. 8003360: 6013 str r3, [r2, #0]
  8222. 8003362: bd70 pop {r4, r5, r6, pc}
  8223. else if(update_data_buf[0] == MBIC_PREAMBLE0
  8224. 8003364: 2b16 cmp r3, #22
  8225. 8003366: d1f3 bne.n 8003350 <GetDataFromUartQueue+0x3c>
  8226. &&update_data_buf[1] == MBIC_PREAMBLE1
  8227. 8003368: 7863 ldrb r3, [r4, #1]
  8228. 800336a: 2b16 cmp r3, #22
  8229. 800336c: d1f0 bne.n 8003350 <GetDataFromUartQueue+0x3c>
  8230. &&update_data_buf[2] == MBIC_PREAMBLE2
  8231. 800336e: 78a3 ldrb r3, [r4, #2]
  8232. 8003370: 2b16 cmp r3, #22
  8233. 8003372: d1ed bne.n 8003350 <GetDataFromUartQueue+0x3c>
  8234. &&update_data_buf[3] == MBIC_PREAMBLE3){
  8235. 8003374: 78e3 ldrb r3, [r4, #3]
  8236. 8003376: 2b16 cmp r3, #22
  8237. 8003378: d1ea bne.n 8003350 <GetDataFromUartQueue+0x3c>
  8238. if(Chksum_Check(update_data_buf,MBIC_HEADER_SIZE - 4,update_data_buf[MBIC_CHECKSHUM_INDEX])){
  8239. 800337a: 7d62 ldrb r2, [r4, #21]
  8240. 800337c: 2112 movs r1, #18
  8241. 800337e: 4810 ldr r0, [pc, #64] ; (80033c0 <GetDataFromUartQueue+0xac>)
  8242. 8003380: f7fe fefc bl 800217c <Chksum_Check>
  8243. 8003384: b1b0 cbz r0, 80033b4 <GetDataFromUartQueue+0xa0>
  8244. Length = ((update_data_buf[MBIC_LENGTH_0] << 8) | update_data_buf[MBIC_LENGTH_1]);
  8245. 8003386: 7ce3 ldrb r3, [r4, #19]
  8246. 8003388: 7d21 ldrb r1, [r4, #20]
  8247. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  8248. 800338a: 4810 ldr r0, [pc, #64] ; (80033cc <GetDataFromUartQueue+0xb8>)
  8249. CrcChk = ((update_data_buf[MBIC_PAYLOADSTART + Length + 1] << 8) | (update_data_buf[MBIC_PAYLOADSTART + Length + 2]));
  8250. 800338c: ea41 2103 orr.w r1, r1, r3, lsl #8
  8251. 8003390: 1863 adds r3, r4, r1
  8252. 8003392: 7dda ldrb r2, [r3, #23]
  8253. 8003394: 7e1e ldrb r6, [r3, #24]
  8254. 8003396: ea46 2602 orr.w r6, r6, r2, lsl #8
  8255. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  8256. 800339a: 4632 mov r2, r6
  8257. 800339c: f7fe ff2c bl 80021f8 <CRC16_Check>
  8258. 80033a0: b118 cbz r0, 80033aa <GetDataFromUartQueue+0x96>
  8259. MBIC_Bootloader_FirmwareUpdate(&update_data_buf[0]);
  8260. 80033a2: 4807 ldr r0, [pc, #28] ; (80033c0 <GetDataFromUartQueue+0xac>)
  8261. 80033a4: f7ff f802 bl 80023ac <MBIC_Bootloader_FirmwareUpdate>
  8262. 80033a8: e7d2 b.n 8003350 <GetDataFromUartQueue+0x3c>
  8263. printf("CRC ERR %x \r\n",CrcChk);
  8264. 80033aa: 4631 mov r1, r6
  8265. 80033ac: 4808 ldr r0, [pc, #32] ; (80033d0 <GetDataFromUartQueue+0xbc>)
  8266. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  8267. 80033ae: f000 f89b bl 80034e8 <iprintf>
  8268. 80033b2: e7cd b.n 8003350 <GetDataFromUartQueue+0x3c>
  8269. 80033b4: 7d61 ldrb r1, [r4, #21]
  8270. 80033b6: 4807 ldr r0, [pc, #28] ; (80033d4 <GetDataFromUartQueue+0xc0>)
  8271. 80033b8: e7f9 b.n 80033ae <GetDataFromUartQueue+0x9a>
  8272. 80033ba: bf00 nop
  8273. 80033bc: 200002f8 .word 0x200002f8
  8274. 80033c0: 20000b10 .word 0x20000b10
  8275. 80033c4: 200006b8 .word 0x200006b8
  8276. 80033c8: 200002e8 .word 0x200002e8
  8277. 80033cc: 20000b26 .word 0x20000b26
  8278. 80033d0: 08004d4d .word 0x08004d4d
  8279. 80033d4: 08004d5b .word 0x08004d5b
  8280. 080033d8 <HAL_UART_RxCpltCallback>:
  8281. UartTimerCnt = 0;
  8282. 80033d8: 2200 movs r2, #0
  8283. 80033da: 4b0e ldr r3, [pc, #56] ; (8003414 <HAL_UART_RxCpltCallback+0x3c>)
  8284. {
  8285. 80033dc: b510 push {r4, lr}
  8286. UartTimerCnt = 0;
  8287. 80033de: 601a str r2, [r3, #0]
  8288. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  8289. 80033e0: f240 424b movw r2, #1099 ; 0x44b
  8290. pQueue->head++;
  8291. 80033e4: 4c0c ldr r4, [pc, #48] ; (8003418 <HAL_UART_RxCpltCallback+0x40>)
  8292. 80033e6: 6823 ldr r3, [r4, #0]
  8293. 80033e8: 3301 adds r3, #1
  8294. 80033ea: 4293 cmp r3, r2
  8295. 80033ec: bfc8 it gt
  8296. 80033ee: 2300 movgt r3, #0
  8297. 80033f0: 6023 str r3, [r4, #0]
  8298. pQueue->data++;
  8299. 80033f2: 68a3 ldr r3, [r4, #8]
  8300. 80033f4: 3301 adds r3, #1
  8301. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  8302. 80033f6: 4293 cmp r3, r2
  8303. pQueue->data++;
  8304. 80033f8: 60a3 str r3, [r4, #8]
  8305. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  8306. 80033fa: dd01 ble.n 8003400 <HAL_UART_RxCpltCallback+0x28>
  8307. GetDataFromUartQueue(huart);
  8308. 80033fc: f7ff ff8a bl 8003314 <GetDataFromUartQueue>
  8309. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  8310. 8003400: 6823 ldr r3, [r4, #0]
  8311. 8003402: 4906 ldr r1, [pc, #24] ; (800341c <HAL_UART_RxCpltCallback+0x44>)
  8312. 8003404: 2201 movs r2, #1
  8313. }
  8314. 8003406: e8bd 4010 ldmia.w sp!, {r4, lr}
  8315. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  8316. 800340a: 4419 add r1, r3
  8317. 800340c: 4804 ldr r0, [pc, #16] ; (8003420 <HAL_UART_RxCpltCallback+0x48>)
  8318. 800340e: f7fe bce9 b.w 8001de4 <HAL_UART_Receive_DMA>
  8319. 8003412: bf00 nop
  8320. 8003414: 200002f0 .word 0x200002f0
  8321. 8003418: 200006b8 .word 0x200006b8
  8322. 800341c: 200006c4 .word 0x200006c4
  8323. 8003420: 200005f8 .word 0x200005f8
  8324. 08003424 <Uart1_Data_Send>:
  8325. }
  8326. void Uart1_Data_Send(uint8_t* data,uint16_t size){
  8327. // printf("size : %d \r\n",size);
  8328. HAL_UART_Transmit(&huart1, data, size, 0xFFFF);
  8329. 8003424: 460a mov r2, r1
  8330. 8003426: f64f 73ff movw r3, #65535 ; 0xffff
  8331. 800342a: 4601 mov r1, r0
  8332. 800342c: 4801 ldr r0, [pc, #4] ; (8003434 <Uart1_Data_Send+0x10>)
  8333. 800342e: f7fe bc7d b.w 8001d2c <HAL_UART_Transmit>
  8334. 8003432: bf00 nop
  8335. 8003434: 200005f8 .word 0x200005f8
  8336. 08003438 <Reset_Handler>:
  8337. .weak Reset_Handler
  8338. .type Reset_Handler, %function
  8339. Reset_Handler:
  8340. /* Copy the data segment initializers from flash to SRAM */
  8341. movs r1, #0
  8342. 8003438: 2100 movs r1, #0
  8343. b LoopCopyDataInit
  8344. 800343a: e003 b.n 8003444 <LoopCopyDataInit>
  8345. 0800343c <CopyDataInit>:
  8346. CopyDataInit:
  8347. ldr r3, =_sidata
  8348. 800343c: 4b0b ldr r3, [pc, #44] ; (800346c <LoopFillZerobss+0x14>)
  8349. ldr r3, [r3, r1]
  8350. 800343e: 585b ldr r3, [r3, r1]
  8351. str r3, [r0, r1]
  8352. 8003440: 5043 str r3, [r0, r1]
  8353. adds r1, r1, #4
  8354. 8003442: 3104 adds r1, #4
  8355. 08003444 <LoopCopyDataInit>:
  8356. LoopCopyDataInit:
  8357. ldr r0, =_sdata
  8358. 8003444: 480a ldr r0, [pc, #40] ; (8003470 <LoopFillZerobss+0x18>)
  8359. ldr r3, =_edata
  8360. 8003446: 4b0b ldr r3, [pc, #44] ; (8003474 <LoopFillZerobss+0x1c>)
  8361. adds r2, r0, r1
  8362. 8003448: 1842 adds r2, r0, r1
  8363. cmp r2, r3
  8364. 800344a: 429a cmp r2, r3
  8365. bcc CopyDataInit
  8366. 800344c: d3f6 bcc.n 800343c <CopyDataInit>
  8367. ldr r2, =_sbss
  8368. 800344e: 4a0a ldr r2, [pc, #40] ; (8003478 <LoopFillZerobss+0x20>)
  8369. b LoopFillZerobss
  8370. 8003450: e002 b.n 8003458 <LoopFillZerobss>
  8371. 08003452 <FillZerobss>:
  8372. /* Zero fill the bss segment. */
  8373. FillZerobss:
  8374. movs r3, #0
  8375. 8003452: 2300 movs r3, #0
  8376. str r3, [r2], #4
  8377. 8003454: f842 3b04 str.w r3, [r2], #4
  8378. 08003458 <LoopFillZerobss>:
  8379. LoopFillZerobss:
  8380. ldr r3, = _ebss
  8381. 8003458: 4b08 ldr r3, [pc, #32] ; (800347c <LoopFillZerobss+0x24>)
  8382. cmp r2, r3
  8383. 800345a: 429a cmp r2, r3
  8384. bcc FillZerobss
  8385. 800345c: d3f9 bcc.n 8003452 <FillZerobss>
  8386. /* Call the clock system intitialization function.*/
  8387. bl SystemInit
  8388. 800345e: f7ff ff25 bl 80032ac <SystemInit>
  8389. /* Call static constructors */
  8390. bl __libc_init_array
  8391. 8003462: f000 f815 bl 8003490 <__libc_init_array>
  8392. /* Call the application's entry point.*/
  8393. bl main
  8394. 8003466: f7ff fca7 bl 8002db8 <main>
  8395. bx lr
  8396. 800346a: 4770 bx lr
  8397. ldr r3, =_sidata
  8398. 800346c: 08004e10 .word 0x08004e10
  8399. ldr r0, =_sdata
  8400. 8003470: 20000000 .word 0x20000000
  8401. ldr r3, =_edata
  8402. 8003474: 2000027c .word 0x2000027c
  8403. ldr r2, =_sbss
  8404. 8003478: 20000280 .word 0x20000280
  8405. ldr r3, = _ebss
  8406. 800347c: 200013b8 .word 0x200013b8
  8407. 08003480 <ADC1_2_IRQHandler>:
  8408. * @retval : None
  8409. */
  8410. .section .text.Default_Handler,"ax",%progbits
  8411. Default_Handler:
  8412. Infinite_Loop:
  8413. b Infinite_Loop
  8414. 8003480: e7fe b.n 8003480 <ADC1_2_IRQHandler>
  8415. ...
  8416. 08003484 <__errno>:
  8417. 8003484: 4b01 ldr r3, [pc, #4] ; (800348c <__errno+0x8>)
  8418. 8003486: 6818 ldr r0, [r3, #0]
  8419. 8003488: 4770 bx lr
  8420. 800348a: bf00 nop
  8421. 800348c: 20000218 .word 0x20000218
  8422. 08003490 <__libc_init_array>:
  8423. 8003490: b570 push {r4, r5, r6, lr}
  8424. 8003492: 2500 movs r5, #0
  8425. 8003494: 4e0c ldr r6, [pc, #48] ; (80034c8 <__libc_init_array+0x38>)
  8426. 8003496: 4c0d ldr r4, [pc, #52] ; (80034cc <__libc_init_array+0x3c>)
  8427. 8003498: 1ba4 subs r4, r4, r6
  8428. 800349a: 10a4 asrs r4, r4, #2
  8429. 800349c: 42a5 cmp r5, r4
  8430. 800349e: d109 bne.n 80034b4 <__libc_init_array+0x24>
  8431. 80034a0: f001 f892 bl 80045c8 <_init>
  8432. 80034a4: 2500 movs r5, #0
  8433. 80034a6: 4e0a ldr r6, [pc, #40] ; (80034d0 <__libc_init_array+0x40>)
  8434. 80034a8: 4c0a ldr r4, [pc, #40] ; (80034d4 <__libc_init_array+0x44>)
  8435. 80034aa: 1ba4 subs r4, r4, r6
  8436. 80034ac: 10a4 asrs r4, r4, #2
  8437. 80034ae: 42a5 cmp r5, r4
  8438. 80034b0: d105 bne.n 80034be <__libc_init_array+0x2e>
  8439. 80034b2: bd70 pop {r4, r5, r6, pc}
  8440. 80034b4: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  8441. 80034b8: 4798 blx r3
  8442. 80034ba: 3501 adds r5, #1
  8443. 80034bc: e7ee b.n 800349c <__libc_init_array+0xc>
  8444. 80034be: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  8445. 80034c2: 4798 blx r3
  8446. 80034c4: 3501 adds r5, #1
  8447. 80034c6: e7f2 b.n 80034ae <__libc_init_array+0x1e>
  8448. 80034c8: 08004e08 .word 0x08004e08
  8449. 80034cc: 08004e08 .word 0x08004e08
  8450. 80034d0: 08004e08 .word 0x08004e08
  8451. 80034d4: 08004e0c .word 0x08004e0c
  8452. 080034d8 <memset>:
  8453. 80034d8: 4603 mov r3, r0
  8454. 80034da: 4402 add r2, r0
  8455. 80034dc: 4293 cmp r3, r2
  8456. 80034de: d100 bne.n 80034e2 <memset+0xa>
  8457. 80034e0: 4770 bx lr
  8458. 80034e2: f803 1b01 strb.w r1, [r3], #1
  8459. 80034e6: e7f9 b.n 80034dc <memset+0x4>
  8460. 080034e8 <iprintf>:
  8461. 80034e8: b40f push {r0, r1, r2, r3}
  8462. 80034ea: 4b0a ldr r3, [pc, #40] ; (8003514 <iprintf+0x2c>)
  8463. 80034ec: b513 push {r0, r1, r4, lr}
  8464. 80034ee: 681c ldr r4, [r3, #0]
  8465. 80034f0: b124 cbz r4, 80034fc <iprintf+0x14>
  8466. 80034f2: 69a3 ldr r3, [r4, #24]
  8467. 80034f4: b913 cbnz r3, 80034fc <iprintf+0x14>
  8468. 80034f6: 4620 mov r0, r4
  8469. 80034f8: f000 faee bl 8003ad8 <__sinit>
  8470. 80034fc: ab05 add r3, sp, #20
  8471. 80034fe: 9a04 ldr r2, [sp, #16]
  8472. 8003500: 68a1 ldr r1, [r4, #8]
  8473. 8003502: 4620 mov r0, r4
  8474. 8003504: 9301 str r3, [sp, #4]
  8475. 8003506: f000 fcaf bl 8003e68 <_vfiprintf_r>
  8476. 800350a: b002 add sp, #8
  8477. 800350c: e8bd 4010 ldmia.w sp!, {r4, lr}
  8478. 8003510: b004 add sp, #16
  8479. 8003512: 4770 bx lr
  8480. 8003514: 20000218 .word 0x20000218
  8481. 08003518 <putchar>:
  8482. 8003518: b538 push {r3, r4, r5, lr}
  8483. 800351a: 4b08 ldr r3, [pc, #32] ; (800353c <putchar+0x24>)
  8484. 800351c: 4605 mov r5, r0
  8485. 800351e: 681c ldr r4, [r3, #0]
  8486. 8003520: b124 cbz r4, 800352c <putchar+0x14>
  8487. 8003522: 69a3 ldr r3, [r4, #24]
  8488. 8003524: b913 cbnz r3, 800352c <putchar+0x14>
  8489. 8003526: 4620 mov r0, r4
  8490. 8003528: f000 fad6 bl 8003ad8 <__sinit>
  8491. 800352c: 68a2 ldr r2, [r4, #8]
  8492. 800352e: 4629 mov r1, r5
  8493. 8003530: 4620 mov r0, r4
  8494. 8003532: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  8495. 8003536: f000 bf45 b.w 80043c4 <_putc_r>
  8496. 800353a: bf00 nop
  8497. 800353c: 20000218 .word 0x20000218
  8498. 08003540 <_puts_r>:
  8499. 8003540: b570 push {r4, r5, r6, lr}
  8500. 8003542: 460e mov r6, r1
  8501. 8003544: 4605 mov r5, r0
  8502. 8003546: b118 cbz r0, 8003550 <_puts_r+0x10>
  8503. 8003548: 6983 ldr r3, [r0, #24]
  8504. 800354a: b90b cbnz r3, 8003550 <_puts_r+0x10>
  8505. 800354c: f000 fac4 bl 8003ad8 <__sinit>
  8506. 8003550: 69ab ldr r3, [r5, #24]
  8507. 8003552: 68ac ldr r4, [r5, #8]
  8508. 8003554: b913 cbnz r3, 800355c <_puts_r+0x1c>
  8509. 8003556: 4628 mov r0, r5
  8510. 8003558: f000 fabe bl 8003ad8 <__sinit>
  8511. 800355c: 4b23 ldr r3, [pc, #140] ; (80035ec <_puts_r+0xac>)
  8512. 800355e: 429c cmp r4, r3
  8513. 8003560: d117 bne.n 8003592 <_puts_r+0x52>
  8514. 8003562: 686c ldr r4, [r5, #4]
  8515. 8003564: 89a3 ldrh r3, [r4, #12]
  8516. 8003566: 071b lsls r3, r3, #28
  8517. 8003568: d51d bpl.n 80035a6 <_puts_r+0x66>
  8518. 800356a: 6923 ldr r3, [r4, #16]
  8519. 800356c: b1db cbz r3, 80035a6 <_puts_r+0x66>
  8520. 800356e: 3e01 subs r6, #1
  8521. 8003570: 68a3 ldr r3, [r4, #8]
  8522. 8003572: f816 1f01 ldrb.w r1, [r6, #1]!
  8523. 8003576: 3b01 subs r3, #1
  8524. 8003578: 60a3 str r3, [r4, #8]
  8525. 800357a: b9e9 cbnz r1, 80035b8 <_puts_r+0x78>
  8526. 800357c: 2b00 cmp r3, #0
  8527. 800357e: da2e bge.n 80035de <_puts_r+0x9e>
  8528. 8003580: 4622 mov r2, r4
  8529. 8003582: 210a movs r1, #10
  8530. 8003584: 4628 mov r0, r5
  8531. 8003586: f000 f8f5 bl 8003774 <__swbuf_r>
  8532. 800358a: 3001 adds r0, #1
  8533. 800358c: d011 beq.n 80035b2 <_puts_r+0x72>
  8534. 800358e: 200a movs r0, #10
  8535. 8003590: bd70 pop {r4, r5, r6, pc}
  8536. 8003592: 4b17 ldr r3, [pc, #92] ; (80035f0 <_puts_r+0xb0>)
  8537. 8003594: 429c cmp r4, r3
  8538. 8003596: d101 bne.n 800359c <_puts_r+0x5c>
  8539. 8003598: 68ac ldr r4, [r5, #8]
  8540. 800359a: e7e3 b.n 8003564 <_puts_r+0x24>
  8541. 800359c: 4b15 ldr r3, [pc, #84] ; (80035f4 <_puts_r+0xb4>)
  8542. 800359e: 429c cmp r4, r3
  8543. 80035a0: bf08 it eq
  8544. 80035a2: 68ec ldreq r4, [r5, #12]
  8545. 80035a4: e7de b.n 8003564 <_puts_r+0x24>
  8546. 80035a6: 4621 mov r1, r4
  8547. 80035a8: 4628 mov r0, r5
  8548. 80035aa: f000 f935 bl 8003818 <__swsetup_r>
  8549. 80035ae: 2800 cmp r0, #0
  8550. 80035b0: d0dd beq.n 800356e <_puts_r+0x2e>
  8551. 80035b2: f04f 30ff mov.w r0, #4294967295
  8552. 80035b6: bd70 pop {r4, r5, r6, pc}
  8553. 80035b8: 2b00 cmp r3, #0
  8554. 80035ba: da04 bge.n 80035c6 <_puts_r+0x86>
  8555. 80035bc: 69a2 ldr r2, [r4, #24]
  8556. 80035be: 4293 cmp r3, r2
  8557. 80035c0: db06 blt.n 80035d0 <_puts_r+0x90>
  8558. 80035c2: 290a cmp r1, #10
  8559. 80035c4: d004 beq.n 80035d0 <_puts_r+0x90>
  8560. 80035c6: 6823 ldr r3, [r4, #0]
  8561. 80035c8: 1c5a adds r2, r3, #1
  8562. 80035ca: 6022 str r2, [r4, #0]
  8563. 80035cc: 7019 strb r1, [r3, #0]
  8564. 80035ce: e7cf b.n 8003570 <_puts_r+0x30>
  8565. 80035d0: 4622 mov r2, r4
  8566. 80035d2: 4628 mov r0, r5
  8567. 80035d4: f000 f8ce bl 8003774 <__swbuf_r>
  8568. 80035d8: 3001 adds r0, #1
  8569. 80035da: d1c9 bne.n 8003570 <_puts_r+0x30>
  8570. 80035dc: e7e9 b.n 80035b2 <_puts_r+0x72>
  8571. 80035de: 200a movs r0, #10
  8572. 80035e0: 6823 ldr r3, [r4, #0]
  8573. 80035e2: 1c5a adds r2, r3, #1
  8574. 80035e4: 6022 str r2, [r4, #0]
  8575. 80035e6: 7018 strb r0, [r3, #0]
  8576. 80035e8: bd70 pop {r4, r5, r6, pc}
  8577. 80035ea: bf00 nop
  8578. 80035ec: 08004d94 .word 0x08004d94
  8579. 80035f0: 08004db4 .word 0x08004db4
  8580. 80035f4: 08004d74 .word 0x08004d74
  8581. 080035f8 <puts>:
  8582. 80035f8: 4b02 ldr r3, [pc, #8] ; (8003604 <puts+0xc>)
  8583. 80035fa: 4601 mov r1, r0
  8584. 80035fc: 6818 ldr r0, [r3, #0]
  8585. 80035fe: f7ff bf9f b.w 8003540 <_puts_r>
  8586. 8003602: bf00 nop
  8587. 8003604: 20000218 .word 0x20000218
  8588. 08003608 <setbuf>:
  8589. 8003608: 2900 cmp r1, #0
  8590. 800360a: f44f 6380 mov.w r3, #1024 ; 0x400
  8591. 800360e: bf0c ite eq
  8592. 8003610: 2202 moveq r2, #2
  8593. 8003612: 2200 movne r2, #0
  8594. 8003614: f000 b800 b.w 8003618 <setvbuf>
  8595. 08003618 <setvbuf>:
  8596. 8003618: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  8597. 800361c: 461d mov r5, r3
  8598. 800361e: 4b51 ldr r3, [pc, #324] ; (8003764 <setvbuf+0x14c>)
  8599. 8003620: 4604 mov r4, r0
  8600. 8003622: 681e ldr r6, [r3, #0]
  8601. 8003624: 460f mov r7, r1
  8602. 8003626: 4690 mov r8, r2
  8603. 8003628: b126 cbz r6, 8003634 <setvbuf+0x1c>
  8604. 800362a: 69b3 ldr r3, [r6, #24]
  8605. 800362c: b913 cbnz r3, 8003634 <setvbuf+0x1c>
  8606. 800362e: 4630 mov r0, r6
  8607. 8003630: f000 fa52 bl 8003ad8 <__sinit>
  8608. 8003634: 4b4c ldr r3, [pc, #304] ; (8003768 <setvbuf+0x150>)
  8609. 8003636: 429c cmp r4, r3
  8610. 8003638: d152 bne.n 80036e0 <setvbuf+0xc8>
  8611. 800363a: 6874 ldr r4, [r6, #4]
  8612. 800363c: f1b8 0f02 cmp.w r8, #2
  8613. 8003640: d006 beq.n 8003650 <setvbuf+0x38>
  8614. 8003642: f1b8 0f01 cmp.w r8, #1
  8615. 8003646: f200 8089 bhi.w 800375c <setvbuf+0x144>
  8616. 800364a: 2d00 cmp r5, #0
  8617. 800364c: f2c0 8086 blt.w 800375c <setvbuf+0x144>
  8618. 8003650: 4621 mov r1, r4
  8619. 8003652: 4630 mov r0, r6
  8620. 8003654: f000 f9d6 bl 8003a04 <_fflush_r>
  8621. 8003658: 6b61 ldr r1, [r4, #52] ; 0x34
  8622. 800365a: b141 cbz r1, 800366e <setvbuf+0x56>
  8623. 800365c: f104 0344 add.w r3, r4, #68 ; 0x44
  8624. 8003660: 4299 cmp r1, r3
  8625. 8003662: d002 beq.n 800366a <setvbuf+0x52>
  8626. 8003664: 4630 mov r0, r6
  8627. 8003666: f000 fb2d bl 8003cc4 <_free_r>
  8628. 800366a: 2300 movs r3, #0
  8629. 800366c: 6363 str r3, [r4, #52] ; 0x34
  8630. 800366e: 2300 movs r3, #0
  8631. 8003670: 61a3 str r3, [r4, #24]
  8632. 8003672: 6063 str r3, [r4, #4]
  8633. 8003674: 89a3 ldrh r3, [r4, #12]
  8634. 8003676: 061b lsls r3, r3, #24
  8635. 8003678: d503 bpl.n 8003682 <setvbuf+0x6a>
  8636. 800367a: 6921 ldr r1, [r4, #16]
  8637. 800367c: 4630 mov r0, r6
  8638. 800367e: f000 fb21 bl 8003cc4 <_free_r>
  8639. 8003682: 89a3 ldrh r3, [r4, #12]
  8640. 8003684: f1b8 0f02 cmp.w r8, #2
  8641. 8003688: f423 634a bic.w r3, r3, #3232 ; 0xca0
  8642. 800368c: f023 0303 bic.w r3, r3, #3
  8643. 8003690: 81a3 strh r3, [r4, #12]
  8644. 8003692: d05d beq.n 8003750 <setvbuf+0x138>
  8645. 8003694: ab01 add r3, sp, #4
  8646. 8003696: 466a mov r2, sp
  8647. 8003698: 4621 mov r1, r4
  8648. 800369a: 4630 mov r0, r6
  8649. 800369c: f000 faa6 bl 8003bec <__swhatbuf_r>
  8650. 80036a0: 89a3 ldrh r3, [r4, #12]
  8651. 80036a2: 4318 orrs r0, r3
  8652. 80036a4: 81a0 strh r0, [r4, #12]
  8653. 80036a6: bb2d cbnz r5, 80036f4 <setvbuf+0xdc>
  8654. 80036a8: 9d00 ldr r5, [sp, #0]
  8655. 80036aa: 4628 mov r0, r5
  8656. 80036ac: f000 fb02 bl 8003cb4 <malloc>
  8657. 80036b0: 4607 mov r7, r0
  8658. 80036b2: 2800 cmp r0, #0
  8659. 80036b4: d14e bne.n 8003754 <setvbuf+0x13c>
  8660. 80036b6: f8dd 9000 ldr.w r9, [sp]
  8661. 80036ba: 45a9 cmp r9, r5
  8662. 80036bc: d13c bne.n 8003738 <setvbuf+0x120>
  8663. 80036be: f04f 30ff mov.w r0, #4294967295
  8664. 80036c2: 89a3 ldrh r3, [r4, #12]
  8665. 80036c4: f043 0302 orr.w r3, r3, #2
  8666. 80036c8: 81a3 strh r3, [r4, #12]
  8667. 80036ca: 2300 movs r3, #0
  8668. 80036cc: 60a3 str r3, [r4, #8]
  8669. 80036ce: f104 0347 add.w r3, r4, #71 ; 0x47
  8670. 80036d2: 6023 str r3, [r4, #0]
  8671. 80036d4: 6123 str r3, [r4, #16]
  8672. 80036d6: 2301 movs r3, #1
  8673. 80036d8: 6163 str r3, [r4, #20]
  8674. 80036da: b003 add sp, #12
  8675. 80036dc: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  8676. 80036e0: 4b22 ldr r3, [pc, #136] ; (800376c <setvbuf+0x154>)
  8677. 80036e2: 429c cmp r4, r3
  8678. 80036e4: d101 bne.n 80036ea <setvbuf+0xd2>
  8679. 80036e6: 68b4 ldr r4, [r6, #8]
  8680. 80036e8: e7a8 b.n 800363c <setvbuf+0x24>
  8681. 80036ea: 4b21 ldr r3, [pc, #132] ; (8003770 <setvbuf+0x158>)
  8682. 80036ec: 429c cmp r4, r3
  8683. 80036ee: bf08 it eq
  8684. 80036f0: 68f4 ldreq r4, [r6, #12]
  8685. 80036f2: e7a3 b.n 800363c <setvbuf+0x24>
  8686. 80036f4: 2f00 cmp r7, #0
  8687. 80036f6: d0d8 beq.n 80036aa <setvbuf+0x92>
  8688. 80036f8: 69b3 ldr r3, [r6, #24]
  8689. 80036fa: b913 cbnz r3, 8003702 <setvbuf+0xea>
  8690. 80036fc: 4630 mov r0, r6
  8691. 80036fe: f000 f9eb bl 8003ad8 <__sinit>
  8692. 8003702: f1b8 0f01 cmp.w r8, #1
  8693. 8003706: bf08 it eq
  8694. 8003708: 89a3 ldrheq r3, [r4, #12]
  8695. 800370a: 6027 str r7, [r4, #0]
  8696. 800370c: bf04 itt eq
  8697. 800370e: f043 0301 orreq.w r3, r3, #1
  8698. 8003712: 81a3 strheq r3, [r4, #12]
  8699. 8003714: 89a3 ldrh r3, [r4, #12]
  8700. 8003716: 6127 str r7, [r4, #16]
  8701. 8003718: f013 0008 ands.w r0, r3, #8
  8702. 800371c: 6165 str r5, [r4, #20]
  8703. 800371e: d01b beq.n 8003758 <setvbuf+0x140>
  8704. 8003720: f013 0001 ands.w r0, r3, #1
  8705. 8003724: f04f 0300 mov.w r3, #0
  8706. 8003728: bf1f itttt ne
  8707. 800372a: 426d negne r5, r5
  8708. 800372c: 60a3 strne r3, [r4, #8]
  8709. 800372e: 61a5 strne r5, [r4, #24]
  8710. 8003730: 4618 movne r0, r3
  8711. 8003732: bf08 it eq
  8712. 8003734: 60a5 streq r5, [r4, #8]
  8713. 8003736: e7d0 b.n 80036da <setvbuf+0xc2>
  8714. 8003738: 4648 mov r0, r9
  8715. 800373a: f000 fabb bl 8003cb4 <malloc>
  8716. 800373e: 4607 mov r7, r0
  8717. 8003740: 2800 cmp r0, #0
  8718. 8003742: d0bc beq.n 80036be <setvbuf+0xa6>
  8719. 8003744: 89a3 ldrh r3, [r4, #12]
  8720. 8003746: 464d mov r5, r9
  8721. 8003748: f043 0380 orr.w r3, r3, #128 ; 0x80
  8722. 800374c: 81a3 strh r3, [r4, #12]
  8723. 800374e: e7d3 b.n 80036f8 <setvbuf+0xe0>
  8724. 8003750: 2000 movs r0, #0
  8725. 8003752: e7b6 b.n 80036c2 <setvbuf+0xaa>
  8726. 8003754: 46a9 mov r9, r5
  8727. 8003756: e7f5 b.n 8003744 <setvbuf+0x12c>
  8728. 8003758: 60a0 str r0, [r4, #8]
  8729. 800375a: e7be b.n 80036da <setvbuf+0xc2>
  8730. 800375c: f04f 30ff mov.w r0, #4294967295
  8731. 8003760: e7bb b.n 80036da <setvbuf+0xc2>
  8732. 8003762: bf00 nop
  8733. 8003764: 20000218 .word 0x20000218
  8734. 8003768: 08004d94 .word 0x08004d94
  8735. 800376c: 08004db4 .word 0x08004db4
  8736. 8003770: 08004d74 .word 0x08004d74
  8737. 08003774 <__swbuf_r>:
  8738. 8003774: b5f8 push {r3, r4, r5, r6, r7, lr}
  8739. 8003776: 460e mov r6, r1
  8740. 8003778: 4614 mov r4, r2
  8741. 800377a: 4605 mov r5, r0
  8742. 800377c: b118 cbz r0, 8003786 <__swbuf_r+0x12>
  8743. 800377e: 6983 ldr r3, [r0, #24]
  8744. 8003780: b90b cbnz r3, 8003786 <__swbuf_r+0x12>
  8745. 8003782: f000 f9a9 bl 8003ad8 <__sinit>
  8746. 8003786: 4b21 ldr r3, [pc, #132] ; (800380c <__swbuf_r+0x98>)
  8747. 8003788: 429c cmp r4, r3
  8748. 800378a: d12a bne.n 80037e2 <__swbuf_r+0x6e>
  8749. 800378c: 686c ldr r4, [r5, #4]
  8750. 800378e: 69a3 ldr r3, [r4, #24]
  8751. 8003790: 60a3 str r3, [r4, #8]
  8752. 8003792: 89a3 ldrh r3, [r4, #12]
  8753. 8003794: 071a lsls r2, r3, #28
  8754. 8003796: d52e bpl.n 80037f6 <__swbuf_r+0x82>
  8755. 8003798: 6923 ldr r3, [r4, #16]
  8756. 800379a: b363 cbz r3, 80037f6 <__swbuf_r+0x82>
  8757. 800379c: 6923 ldr r3, [r4, #16]
  8758. 800379e: 6820 ldr r0, [r4, #0]
  8759. 80037a0: b2f6 uxtb r6, r6
  8760. 80037a2: 1ac0 subs r0, r0, r3
  8761. 80037a4: 6963 ldr r3, [r4, #20]
  8762. 80037a6: 4637 mov r7, r6
  8763. 80037a8: 4298 cmp r0, r3
  8764. 80037aa: db04 blt.n 80037b6 <__swbuf_r+0x42>
  8765. 80037ac: 4621 mov r1, r4
  8766. 80037ae: 4628 mov r0, r5
  8767. 80037b0: f000 f928 bl 8003a04 <_fflush_r>
  8768. 80037b4: bb28 cbnz r0, 8003802 <__swbuf_r+0x8e>
  8769. 80037b6: 68a3 ldr r3, [r4, #8]
  8770. 80037b8: 3001 adds r0, #1
  8771. 80037ba: 3b01 subs r3, #1
  8772. 80037bc: 60a3 str r3, [r4, #8]
  8773. 80037be: 6823 ldr r3, [r4, #0]
  8774. 80037c0: 1c5a adds r2, r3, #1
  8775. 80037c2: 6022 str r2, [r4, #0]
  8776. 80037c4: 701e strb r6, [r3, #0]
  8777. 80037c6: 6963 ldr r3, [r4, #20]
  8778. 80037c8: 4298 cmp r0, r3
  8779. 80037ca: d004 beq.n 80037d6 <__swbuf_r+0x62>
  8780. 80037cc: 89a3 ldrh r3, [r4, #12]
  8781. 80037ce: 07db lsls r3, r3, #31
  8782. 80037d0: d519 bpl.n 8003806 <__swbuf_r+0x92>
  8783. 80037d2: 2e0a cmp r6, #10
  8784. 80037d4: d117 bne.n 8003806 <__swbuf_r+0x92>
  8785. 80037d6: 4621 mov r1, r4
  8786. 80037d8: 4628 mov r0, r5
  8787. 80037da: f000 f913 bl 8003a04 <_fflush_r>
  8788. 80037de: b190 cbz r0, 8003806 <__swbuf_r+0x92>
  8789. 80037e0: e00f b.n 8003802 <__swbuf_r+0x8e>
  8790. 80037e2: 4b0b ldr r3, [pc, #44] ; (8003810 <__swbuf_r+0x9c>)
  8791. 80037e4: 429c cmp r4, r3
  8792. 80037e6: d101 bne.n 80037ec <__swbuf_r+0x78>
  8793. 80037e8: 68ac ldr r4, [r5, #8]
  8794. 80037ea: e7d0 b.n 800378e <__swbuf_r+0x1a>
  8795. 80037ec: 4b09 ldr r3, [pc, #36] ; (8003814 <__swbuf_r+0xa0>)
  8796. 80037ee: 429c cmp r4, r3
  8797. 80037f0: bf08 it eq
  8798. 80037f2: 68ec ldreq r4, [r5, #12]
  8799. 80037f4: e7cb b.n 800378e <__swbuf_r+0x1a>
  8800. 80037f6: 4621 mov r1, r4
  8801. 80037f8: 4628 mov r0, r5
  8802. 80037fa: f000 f80d bl 8003818 <__swsetup_r>
  8803. 80037fe: 2800 cmp r0, #0
  8804. 8003800: d0cc beq.n 800379c <__swbuf_r+0x28>
  8805. 8003802: f04f 37ff mov.w r7, #4294967295
  8806. 8003806: 4638 mov r0, r7
  8807. 8003808: bdf8 pop {r3, r4, r5, r6, r7, pc}
  8808. 800380a: bf00 nop
  8809. 800380c: 08004d94 .word 0x08004d94
  8810. 8003810: 08004db4 .word 0x08004db4
  8811. 8003814: 08004d74 .word 0x08004d74
  8812. 08003818 <__swsetup_r>:
  8813. 8003818: 4b32 ldr r3, [pc, #200] ; (80038e4 <__swsetup_r+0xcc>)
  8814. 800381a: b570 push {r4, r5, r6, lr}
  8815. 800381c: 681d ldr r5, [r3, #0]
  8816. 800381e: 4606 mov r6, r0
  8817. 8003820: 460c mov r4, r1
  8818. 8003822: b125 cbz r5, 800382e <__swsetup_r+0x16>
  8819. 8003824: 69ab ldr r3, [r5, #24]
  8820. 8003826: b913 cbnz r3, 800382e <__swsetup_r+0x16>
  8821. 8003828: 4628 mov r0, r5
  8822. 800382a: f000 f955 bl 8003ad8 <__sinit>
  8823. 800382e: 4b2e ldr r3, [pc, #184] ; (80038e8 <__swsetup_r+0xd0>)
  8824. 8003830: 429c cmp r4, r3
  8825. 8003832: d10f bne.n 8003854 <__swsetup_r+0x3c>
  8826. 8003834: 686c ldr r4, [r5, #4]
  8827. 8003836: f9b4 300c ldrsh.w r3, [r4, #12]
  8828. 800383a: b29a uxth r2, r3
  8829. 800383c: 0715 lsls r5, r2, #28
  8830. 800383e: d42c bmi.n 800389a <__swsetup_r+0x82>
  8831. 8003840: 06d0 lsls r0, r2, #27
  8832. 8003842: d411 bmi.n 8003868 <__swsetup_r+0x50>
  8833. 8003844: 2209 movs r2, #9
  8834. 8003846: 6032 str r2, [r6, #0]
  8835. 8003848: f043 0340 orr.w r3, r3, #64 ; 0x40
  8836. 800384c: 81a3 strh r3, [r4, #12]
  8837. 800384e: f04f 30ff mov.w r0, #4294967295
  8838. 8003852: bd70 pop {r4, r5, r6, pc}
  8839. 8003854: 4b25 ldr r3, [pc, #148] ; (80038ec <__swsetup_r+0xd4>)
  8840. 8003856: 429c cmp r4, r3
  8841. 8003858: d101 bne.n 800385e <__swsetup_r+0x46>
  8842. 800385a: 68ac ldr r4, [r5, #8]
  8843. 800385c: e7eb b.n 8003836 <__swsetup_r+0x1e>
  8844. 800385e: 4b24 ldr r3, [pc, #144] ; (80038f0 <__swsetup_r+0xd8>)
  8845. 8003860: 429c cmp r4, r3
  8846. 8003862: bf08 it eq
  8847. 8003864: 68ec ldreq r4, [r5, #12]
  8848. 8003866: e7e6 b.n 8003836 <__swsetup_r+0x1e>
  8849. 8003868: 0751 lsls r1, r2, #29
  8850. 800386a: d512 bpl.n 8003892 <__swsetup_r+0x7a>
  8851. 800386c: 6b61 ldr r1, [r4, #52] ; 0x34
  8852. 800386e: b141 cbz r1, 8003882 <__swsetup_r+0x6a>
  8853. 8003870: f104 0344 add.w r3, r4, #68 ; 0x44
  8854. 8003874: 4299 cmp r1, r3
  8855. 8003876: d002 beq.n 800387e <__swsetup_r+0x66>
  8856. 8003878: 4630 mov r0, r6
  8857. 800387a: f000 fa23 bl 8003cc4 <_free_r>
  8858. 800387e: 2300 movs r3, #0
  8859. 8003880: 6363 str r3, [r4, #52] ; 0x34
  8860. 8003882: 89a3 ldrh r3, [r4, #12]
  8861. 8003884: f023 0324 bic.w r3, r3, #36 ; 0x24
  8862. 8003888: 81a3 strh r3, [r4, #12]
  8863. 800388a: 2300 movs r3, #0
  8864. 800388c: 6063 str r3, [r4, #4]
  8865. 800388e: 6923 ldr r3, [r4, #16]
  8866. 8003890: 6023 str r3, [r4, #0]
  8867. 8003892: 89a3 ldrh r3, [r4, #12]
  8868. 8003894: f043 0308 orr.w r3, r3, #8
  8869. 8003898: 81a3 strh r3, [r4, #12]
  8870. 800389a: 6923 ldr r3, [r4, #16]
  8871. 800389c: b94b cbnz r3, 80038b2 <__swsetup_r+0x9a>
  8872. 800389e: 89a3 ldrh r3, [r4, #12]
  8873. 80038a0: f403 7320 and.w r3, r3, #640 ; 0x280
  8874. 80038a4: f5b3 7f00 cmp.w r3, #512 ; 0x200
  8875. 80038a8: d003 beq.n 80038b2 <__swsetup_r+0x9a>
  8876. 80038aa: 4621 mov r1, r4
  8877. 80038ac: 4630 mov r0, r6
  8878. 80038ae: f000 f9c1 bl 8003c34 <__smakebuf_r>
  8879. 80038b2: 89a2 ldrh r2, [r4, #12]
  8880. 80038b4: f012 0301 ands.w r3, r2, #1
  8881. 80038b8: d00c beq.n 80038d4 <__swsetup_r+0xbc>
  8882. 80038ba: 2300 movs r3, #0
  8883. 80038bc: 60a3 str r3, [r4, #8]
  8884. 80038be: 6963 ldr r3, [r4, #20]
  8885. 80038c0: 425b negs r3, r3
  8886. 80038c2: 61a3 str r3, [r4, #24]
  8887. 80038c4: 6923 ldr r3, [r4, #16]
  8888. 80038c6: b953 cbnz r3, 80038de <__swsetup_r+0xc6>
  8889. 80038c8: f9b4 300c ldrsh.w r3, [r4, #12]
  8890. 80038cc: f013 0080 ands.w r0, r3, #128 ; 0x80
  8891. 80038d0: d1ba bne.n 8003848 <__swsetup_r+0x30>
  8892. 80038d2: bd70 pop {r4, r5, r6, pc}
  8893. 80038d4: 0792 lsls r2, r2, #30
  8894. 80038d6: bf58 it pl
  8895. 80038d8: 6963 ldrpl r3, [r4, #20]
  8896. 80038da: 60a3 str r3, [r4, #8]
  8897. 80038dc: e7f2 b.n 80038c4 <__swsetup_r+0xac>
  8898. 80038de: 2000 movs r0, #0
  8899. 80038e0: e7f7 b.n 80038d2 <__swsetup_r+0xba>
  8900. 80038e2: bf00 nop
  8901. 80038e4: 20000218 .word 0x20000218
  8902. 80038e8: 08004d94 .word 0x08004d94
  8903. 80038ec: 08004db4 .word 0x08004db4
  8904. 80038f0: 08004d74 .word 0x08004d74
  8905. 080038f4 <__sflush_r>:
  8906. 80038f4: 898a ldrh r2, [r1, #12]
  8907. 80038f6: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  8908. 80038fa: 4605 mov r5, r0
  8909. 80038fc: 0710 lsls r0, r2, #28
  8910. 80038fe: 460c mov r4, r1
  8911. 8003900: d45a bmi.n 80039b8 <__sflush_r+0xc4>
  8912. 8003902: 684b ldr r3, [r1, #4]
  8913. 8003904: 2b00 cmp r3, #0
  8914. 8003906: dc05 bgt.n 8003914 <__sflush_r+0x20>
  8915. 8003908: 6c0b ldr r3, [r1, #64] ; 0x40
  8916. 800390a: 2b00 cmp r3, #0
  8917. 800390c: dc02 bgt.n 8003914 <__sflush_r+0x20>
  8918. 800390e: 2000 movs r0, #0
  8919. 8003910: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8920. 8003914: 6ae6 ldr r6, [r4, #44] ; 0x2c
  8921. 8003916: 2e00 cmp r6, #0
  8922. 8003918: d0f9 beq.n 800390e <__sflush_r+0x1a>
  8923. 800391a: 2300 movs r3, #0
  8924. 800391c: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  8925. 8003920: 682f ldr r7, [r5, #0]
  8926. 8003922: 602b str r3, [r5, #0]
  8927. 8003924: d033 beq.n 800398e <__sflush_r+0x9a>
  8928. 8003926: 6d60 ldr r0, [r4, #84] ; 0x54
  8929. 8003928: 89a3 ldrh r3, [r4, #12]
  8930. 800392a: 075a lsls r2, r3, #29
  8931. 800392c: d505 bpl.n 800393a <__sflush_r+0x46>
  8932. 800392e: 6863 ldr r3, [r4, #4]
  8933. 8003930: 1ac0 subs r0, r0, r3
  8934. 8003932: 6b63 ldr r3, [r4, #52] ; 0x34
  8935. 8003934: b10b cbz r3, 800393a <__sflush_r+0x46>
  8936. 8003936: 6c23 ldr r3, [r4, #64] ; 0x40
  8937. 8003938: 1ac0 subs r0, r0, r3
  8938. 800393a: 2300 movs r3, #0
  8939. 800393c: 4602 mov r2, r0
  8940. 800393e: 6ae6 ldr r6, [r4, #44] ; 0x2c
  8941. 8003940: 6a21 ldr r1, [r4, #32]
  8942. 8003942: 4628 mov r0, r5
  8943. 8003944: 47b0 blx r6
  8944. 8003946: 1c43 adds r3, r0, #1
  8945. 8003948: 89a3 ldrh r3, [r4, #12]
  8946. 800394a: d106 bne.n 800395a <__sflush_r+0x66>
  8947. 800394c: 6829 ldr r1, [r5, #0]
  8948. 800394e: 291d cmp r1, #29
  8949. 8003950: d84b bhi.n 80039ea <__sflush_r+0xf6>
  8950. 8003952: 4a2b ldr r2, [pc, #172] ; (8003a00 <__sflush_r+0x10c>)
  8951. 8003954: 40ca lsrs r2, r1
  8952. 8003956: 07d6 lsls r6, r2, #31
  8953. 8003958: d547 bpl.n 80039ea <__sflush_r+0xf6>
  8954. 800395a: 2200 movs r2, #0
  8955. 800395c: 6062 str r2, [r4, #4]
  8956. 800395e: 6922 ldr r2, [r4, #16]
  8957. 8003960: 04d9 lsls r1, r3, #19
  8958. 8003962: 6022 str r2, [r4, #0]
  8959. 8003964: d504 bpl.n 8003970 <__sflush_r+0x7c>
  8960. 8003966: 1c42 adds r2, r0, #1
  8961. 8003968: d101 bne.n 800396e <__sflush_r+0x7a>
  8962. 800396a: 682b ldr r3, [r5, #0]
  8963. 800396c: b903 cbnz r3, 8003970 <__sflush_r+0x7c>
  8964. 800396e: 6560 str r0, [r4, #84] ; 0x54
  8965. 8003970: 6b61 ldr r1, [r4, #52] ; 0x34
  8966. 8003972: 602f str r7, [r5, #0]
  8967. 8003974: 2900 cmp r1, #0
  8968. 8003976: d0ca beq.n 800390e <__sflush_r+0x1a>
  8969. 8003978: f104 0344 add.w r3, r4, #68 ; 0x44
  8970. 800397c: 4299 cmp r1, r3
  8971. 800397e: d002 beq.n 8003986 <__sflush_r+0x92>
  8972. 8003980: 4628 mov r0, r5
  8973. 8003982: f000 f99f bl 8003cc4 <_free_r>
  8974. 8003986: 2000 movs r0, #0
  8975. 8003988: 6360 str r0, [r4, #52] ; 0x34
  8976. 800398a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8977. 800398e: 6a21 ldr r1, [r4, #32]
  8978. 8003990: 2301 movs r3, #1
  8979. 8003992: 4628 mov r0, r5
  8980. 8003994: 47b0 blx r6
  8981. 8003996: 1c41 adds r1, r0, #1
  8982. 8003998: d1c6 bne.n 8003928 <__sflush_r+0x34>
  8983. 800399a: 682b ldr r3, [r5, #0]
  8984. 800399c: 2b00 cmp r3, #0
  8985. 800399e: d0c3 beq.n 8003928 <__sflush_r+0x34>
  8986. 80039a0: 2b1d cmp r3, #29
  8987. 80039a2: d001 beq.n 80039a8 <__sflush_r+0xb4>
  8988. 80039a4: 2b16 cmp r3, #22
  8989. 80039a6: d101 bne.n 80039ac <__sflush_r+0xb8>
  8990. 80039a8: 602f str r7, [r5, #0]
  8991. 80039aa: e7b0 b.n 800390e <__sflush_r+0x1a>
  8992. 80039ac: 89a3 ldrh r3, [r4, #12]
  8993. 80039ae: f043 0340 orr.w r3, r3, #64 ; 0x40
  8994. 80039b2: 81a3 strh r3, [r4, #12]
  8995. 80039b4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8996. 80039b8: 690f ldr r7, [r1, #16]
  8997. 80039ba: 2f00 cmp r7, #0
  8998. 80039bc: d0a7 beq.n 800390e <__sflush_r+0x1a>
  8999. 80039be: 0793 lsls r3, r2, #30
  9000. 80039c0: bf18 it ne
  9001. 80039c2: 2300 movne r3, #0
  9002. 80039c4: 680e ldr r6, [r1, #0]
  9003. 80039c6: bf08 it eq
  9004. 80039c8: 694b ldreq r3, [r1, #20]
  9005. 80039ca: eba6 0807 sub.w r8, r6, r7
  9006. 80039ce: 600f str r7, [r1, #0]
  9007. 80039d0: 608b str r3, [r1, #8]
  9008. 80039d2: f1b8 0f00 cmp.w r8, #0
  9009. 80039d6: dd9a ble.n 800390e <__sflush_r+0x1a>
  9010. 80039d8: 4643 mov r3, r8
  9011. 80039da: 463a mov r2, r7
  9012. 80039dc: 6a21 ldr r1, [r4, #32]
  9013. 80039de: 4628 mov r0, r5
  9014. 80039e0: 6aa6 ldr r6, [r4, #40] ; 0x28
  9015. 80039e2: 47b0 blx r6
  9016. 80039e4: 2800 cmp r0, #0
  9017. 80039e6: dc07 bgt.n 80039f8 <__sflush_r+0x104>
  9018. 80039e8: 89a3 ldrh r3, [r4, #12]
  9019. 80039ea: f043 0340 orr.w r3, r3, #64 ; 0x40
  9020. 80039ee: 81a3 strh r3, [r4, #12]
  9021. 80039f0: f04f 30ff mov.w r0, #4294967295
  9022. 80039f4: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  9023. 80039f8: 4407 add r7, r0
  9024. 80039fa: eba8 0800 sub.w r8, r8, r0
  9025. 80039fe: e7e8 b.n 80039d2 <__sflush_r+0xde>
  9026. 8003a00: 20400001 .word 0x20400001
  9027. 08003a04 <_fflush_r>:
  9028. 8003a04: b538 push {r3, r4, r5, lr}
  9029. 8003a06: 690b ldr r3, [r1, #16]
  9030. 8003a08: 4605 mov r5, r0
  9031. 8003a0a: 460c mov r4, r1
  9032. 8003a0c: b1db cbz r3, 8003a46 <_fflush_r+0x42>
  9033. 8003a0e: b118 cbz r0, 8003a18 <_fflush_r+0x14>
  9034. 8003a10: 6983 ldr r3, [r0, #24]
  9035. 8003a12: b90b cbnz r3, 8003a18 <_fflush_r+0x14>
  9036. 8003a14: f000 f860 bl 8003ad8 <__sinit>
  9037. 8003a18: 4b0c ldr r3, [pc, #48] ; (8003a4c <_fflush_r+0x48>)
  9038. 8003a1a: 429c cmp r4, r3
  9039. 8003a1c: d109 bne.n 8003a32 <_fflush_r+0x2e>
  9040. 8003a1e: 686c ldr r4, [r5, #4]
  9041. 8003a20: f9b4 300c ldrsh.w r3, [r4, #12]
  9042. 8003a24: b17b cbz r3, 8003a46 <_fflush_r+0x42>
  9043. 8003a26: 4621 mov r1, r4
  9044. 8003a28: 4628 mov r0, r5
  9045. 8003a2a: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  9046. 8003a2e: f7ff bf61 b.w 80038f4 <__sflush_r>
  9047. 8003a32: 4b07 ldr r3, [pc, #28] ; (8003a50 <_fflush_r+0x4c>)
  9048. 8003a34: 429c cmp r4, r3
  9049. 8003a36: d101 bne.n 8003a3c <_fflush_r+0x38>
  9050. 8003a38: 68ac ldr r4, [r5, #8]
  9051. 8003a3a: e7f1 b.n 8003a20 <_fflush_r+0x1c>
  9052. 8003a3c: 4b05 ldr r3, [pc, #20] ; (8003a54 <_fflush_r+0x50>)
  9053. 8003a3e: 429c cmp r4, r3
  9054. 8003a40: bf08 it eq
  9055. 8003a42: 68ec ldreq r4, [r5, #12]
  9056. 8003a44: e7ec b.n 8003a20 <_fflush_r+0x1c>
  9057. 8003a46: 2000 movs r0, #0
  9058. 8003a48: bd38 pop {r3, r4, r5, pc}
  9059. 8003a4a: bf00 nop
  9060. 8003a4c: 08004d94 .word 0x08004d94
  9061. 8003a50: 08004db4 .word 0x08004db4
  9062. 8003a54: 08004d74 .word 0x08004d74
  9063. 08003a58 <_cleanup_r>:
  9064. 8003a58: 4901 ldr r1, [pc, #4] ; (8003a60 <_cleanup_r+0x8>)
  9065. 8003a5a: f000 b8a9 b.w 8003bb0 <_fwalk_reent>
  9066. 8003a5e: bf00 nop
  9067. 8003a60: 08003a05 .word 0x08003a05
  9068. 08003a64 <std.isra.0>:
  9069. 8003a64: 2300 movs r3, #0
  9070. 8003a66: b510 push {r4, lr}
  9071. 8003a68: 4604 mov r4, r0
  9072. 8003a6a: 6003 str r3, [r0, #0]
  9073. 8003a6c: 6043 str r3, [r0, #4]
  9074. 8003a6e: 6083 str r3, [r0, #8]
  9075. 8003a70: 8181 strh r1, [r0, #12]
  9076. 8003a72: 6643 str r3, [r0, #100] ; 0x64
  9077. 8003a74: 81c2 strh r2, [r0, #14]
  9078. 8003a76: 6103 str r3, [r0, #16]
  9079. 8003a78: 6143 str r3, [r0, #20]
  9080. 8003a7a: 6183 str r3, [r0, #24]
  9081. 8003a7c: 4619 mov r1, r3
  9082. 8003a7e: 2208 movs r2, #8
  9083. 8003a80: 305c adds r0, #92 ; 0x5c
  9084. 8003a82: f7ff fd29 bl 80034d8 <memset>
  9085. 8003a86: 4b05 ldr r3, [pc, #20] ; (8003a9c <std.isra.0+0x38>)
  9086. 8003a88: 6224 str r4, [r4, #32]
  9087. 8003a8a: 6263 str r3, [r4, #36] ; 0x24
  9088. 8003a8c: 4b04 ldr r3, [pc, #16] ; (8003aa0 <std.isra.0+0x3c>)
  9089. 8003a8e: 62a3 str r3, [r4, #40] ; 0x28
  9090. 8003a90: 4b04 ldr r3, [pc, #16] ; (8003aa4 <std.isra.0+0x40>)
  9091. 8003a92: 62e3 str r3, [r4, #44] ; 0x2c
  9092. 8003a94: 4b04 ldr r3, [pc, #16] ; (8003aa8 <std.isra.0+0x44>)
  9093. 8003a96: 6323 str r3, [r4, #48] ; 0x30
  9094. 8003a98: bd10 pop {r4, pc}
  9095. 8003a9a: bf00 nop
  9096. 8003a9c: 08004451 .word 0x08004451
  9097. 8003aa0: 08004473 .word 0x08004473
  9098. 8003aa4: 080044ab .word 0x080044ab
  9099. 8003aa8: 080044cf .word 0x080044cf
  9100. 08003aac <__sfmoreglue>:
  9101. 8003aac: b570 push {r4, r5, r6, lr}
  9102. 8003aae: 2568 movs r5, #104 ; 0x68
  9103. 8003ab0: 1e4a subs r2, r1, #1
  9104. 8003ab2: 4355 muls r5, r2
  9105. 8003ab4: 460e mov r6, r1
  9106. 8003ab6: f105 0174 add.w r1, r5, #116 ; 0x74
  9107. 8003aba: f000 f94f bl 8003d5c <_malloc_r>
  9108. 8003abe: 4604 mov r4, r0
  9109. 8003ac0: b140 cbz r0, 8003ad4 <__sfmoreglue+0x28>
  9110. 8003ac2: 2100 movs r1, #0
  9111. 8003ac4: e880 0042 stmia.w r0, {r1, r6}
  9112. 8003ac8: 300c adds r0, #12
  9113. 8003aca: 60a0 str r0, [r4, #8]
  9114. 8003acc: f105 0268 add.w r2, r5, #104 ; 0x68
  9115. 8003ad0: f7ff fd02 bl 80034d8 <memset>
  9116. 8003ad4: 4620 mov r0, r4
  9117. 8003ad6: bd70 pop {r4, r5, r6, pc}
  9118. 08003ad8 <__sinit>:
  9119. 8003ad8: 6983 ldr r3, [r0, #24]
  9120. 8003ada: b510 push {r4, lr}
  9121. 8003adc: 4604 mov r4, r0
  9122. 8003ade: bb33 cbnz r3, 8003b2e <__sinit+0x56>
  9123. 8003ae0: 6483 str r3, [r0, #72] ; 0x48
  9124. 8003ae2: 64c3 str r3, [r0, #76] ; 0x4c
  9125. 8003ae4: 6503 str r3, [r0, #80] ; 0x50
  9126. 8003ae6: 4b12 ldr r3, [pc, #72] ; (8003b30 <__sinit+0x58>)
  9127. 8003ae8: 4a12 ldr r2, [pc, #72] ; (8003b34 <__sinit+0x5c>)
  9128. 8003aea: 681b ldr r3, [r3, #0]
  9129. 8003aec: 6282 str r2, [r0, #40] ; 0x28
  9130. 8003aee: 4298 cmp r0, r3
  9131. 8003af0: bf04 itt eq
  9132. 8003af2: 2301 moveq r3, #1
  9133. 8003af4: 6183 streq r3, [r0, #24]
  9134. 8003af6: f000 f81f bl 8003b38 <__sfp>
  9135. 8003afa: 6060 str r0, [r4, #4]
  9136. 8003afc: 4620 mov r0, r4
  9137. 8003afe: f000 f81b bl 8003b38 <__sfp>
  9138. 8003b02: 60a0 str r0, [r4, #8]
  9139. 8003b04: 4620 mov r0, r4
  9140. 8003b06: f000 f817 bl 8003b38 <__sfp>
  9141. 8003b0a: 2200 movs r2, #0
  9142. 8003b0c: 60e0 str r0, [r4, #12]
  9143. 8003b0e: 2104 movs r1, #4
  9144. 8003b10: 6860 ldr r0, [r4, #4]
  9145. 8003b12: f7ff ffa7 bl 8003a64 <std.isra.0>
  9146. 8003b16: 2201 movs r2, #1
  9147. 8003b18: 2109 movs r1, #9
  9148. 8003b1a: 68a0 ldr r0, [r4, #8]
  9149. 8003b1c: f7ff ffa2 bl 8003a64 <std.isra.0>
  9150. 8003b20: 2202 movs r2, #2
  9151. 8003b22: 2112 movs r1, #18
  9152. 8003b24: 68e0 ldr r0, [r4, #12]
  9153. 8003b26: f7ff ff9d bl 8003a64 <std.isra.0>
  9154. 8003b2a: 2301 movs r3, #1
  9155. 8003b2c: 61a3 str r3, [r4, #24]
  9156. 8003b2e: bd10 pop {r4, pc}
  9157. 8003b30: 08004d70 .word 0x08004d70
  9158. 8003b34: 08003a59 .word 0x08003a59
  9159. 08003b38 <__sfp>:
  9160. 8003b38: b5f8 push {r3, r4, r5, r6, r7, lr}
  9161. 8003b3a: 4b1c ldr r3, [pc, #112] ; (8003bac <__sfp+0x74>)
  9162. 8003b3c: 4607 mov r7, r0
  9163. 8003b3e: 681e ldr r6, [r3, #0]
  9164. 8003b40: 69b3 ldr r3, [r6, #24]
  9165. 8003b42: b913 cbnz r3, 8003b4a <__sfp+0x12>
  9166. 8003b44: 4630 mov r0, r6
  9167. 8003b46: f7ff ffc7 bl 8003ad8 <__sinit>
  9168. 8003b4a: 3648 adds r6, #72 ; 0x48
  9169. 8003b4c: 68b4 ldr r4, [r6, #8]
  9170. 8003b4e: 6873 ldr r3, [r6, #4]
  9171. 8003b50: 3b01 subs r3, #1
  9172. 8003b52: d503 bpl.n 8003b5c <__sfp+0x24>
  9173. 8003b54: 6833 ldr r3, [r6, #0]
  9174. 8003b56: b133 cbz r3, 8003b66 <__sfp+0x2e>
  9175. 8003b58: 6836 ldr r6, [r6, #0]
  9176. 8003b5a: e7f7 b.n 8003b4c <__sfp+0x14>
  9177. 8003b5c: f9b4 500c ldrsh.w r5, [r4, #12]
  9178. 8003b60: b16d cbz r5, 8003b7e <__sfp+0x46>
  9179. 8003b62: 3468 adds r4, #104 ; 0x68
  9180. 8003b64: e7f4 b.n 8003b50 <__sfp+0x18>
  9181. 8003b66: 2104 movs r1, #4
  9182. 8003b68: 4638 mov r0, r7
  9183. 8003b6a: f7ff ff9f bl 8003aac <__sfmoreglue>
  9184. 8003b6e: 6030 str r0, [r6, #0]
  9185. 8003b70: 2800 cmp r0, #0
  9186. 8003b72: d1f1 bne.n 8003b58 <__sfp+0x20>
  9187. 8003b74: 230c movs r3, #12
  9188. 8003b76: 4604 mov r4, r0
  9189. 8003b78: 603b str r3, [r7, #0]
  9190. 8003b7a: 4620 mov r0, r4
  9191. 8003b7c: bdf8 pop {r3, r4, r5, r6, r7, pc}
  9192. 8003b7e: f64f 73ff movw r3, #65535 ; 0xffff
  9193. 8003b82: 81e3 strh r3, [r4, #14]
  9194. 8003b84: 2301 movs r3, #1
  9195. 8003b86: 6665 str r5, [r4, #100] ; 0x64
  9196. 8003b88: 81a3 strh r3, [r4, #12]
  9197. 8003b8a: 6025 str r5, [r4, #0]
  9198. 8003b8c: 60a5 str r5, [r4, #8]
  9199. 8003b8e: 6065 str r5, [r4, #4]
  9200. 8003b90: 6125 str r5, [r4, #16]
  9201. 8003b92: 6165 str r5, [r4, #20]
  9202. 8003b94: 61a5 str r5, [r4, #24]
  9203. 8003b96: 2208 movs r2, #8
  9204. 8003b98: 4629 mov r1, r5
  9205. 8003b9a: f104 005c add.w r0, r4, #92 ; 0x5c
  9206. 8003b9e: f7ff fc9b bl 80034d8 <memset>
  9207. 8003ba2: 6365 str r5, [r4, #52] ; 0x34
  9208. 8003ba4: 63a5 str r5, [r4, #56] ; 0x38
  9209. 8003ba6: 64a5 str r5, [r4, #72] ; 0x48
  9210. 8003ba8: 64e5 str r5, [r4, #76] ; 0x4c
  9211. 8003baa: e7e6 b.n 8003b7a <__sfp+0x42>
  9212. 8003bac: 08004d70 .word 0x08004d70
  9213. 08003bb0 <_fwalk_reent>:
  9214. 8003bb0: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  9215. 8003bb4: 4680 mov r8, r0
  9216. 8003bb6: 4689 mov r9, r1
  9217. 8003bb8: 2600 movs r6, #0
  9218. 8003bba: f100 0448 add.w r4, r0, #72 ; 0x48
  9219. 8003bbe: b914 cbnz r4, 8003bc6 <_fwalk_reent+0x16>
  9220. 8003bc0: 4630 mov r0, r6
  9221. 8003bc2: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  9222. 8003bc6: 68a5 ldr r5, [r4, #8]
  9223. 8003bc8: 6867 ldr r7, [r4, #4]
  9224. 8003bca: 3f01 subs r7, #1
  9225. 8003bcc: d501 bpl.n 8003bd2 <_fwalk_reent+0x22>
  9226. 8003bce: 6824 ldr r4, [r4, #0]
  9227. 8003bd0: e7f5 b.n 8003bbe <_fwalk_reent+0xe>
  9228. 8003bd2: 89ab ldrh r3, [r5, #12]
  9229. 8003bd4: 2b01 cmp r3, #1
  9230. 8003bd6: d907 bls.n 8003be8 <_fwalk_reent+0x38>
  9231. 8003bd8: f9b5 300e ldrsh.w r3, [r5, #14]
  9232. 8003bdc: 3301 adds r3, #1
  9233. 8003bde: d003 beq.n 8003be8 <_fwalk_reent+0x38>
  9234. 8003be0: 4629 mov r1, r5
  9235. 8003be2: 4640 mov r0, r8
  9236. 8003be4: 47c8 blx r9
  9237. 8003be6: 4306 orrs r6, r0
  9238. 8003be8: 3568 adds r5, #104 ; 0x68
  9239. 8003bea: e7ee b.n 8003bca <_fwalk_reent+0x1a>
  9240. 08003bec <__swhatbuf_r>:
  9241. 8003bec: b570 push {r4, r5, r6, lr}
  9242. 8003bee: 460e mov r6, r1
  9243. 8003bf0: f9b1 100e ldrsh.w r1, [r1, #14]
  9244. 8003bf4: b090 sub sp, #64 ; 0x40
  9245. 8003bf6: 2900 cmp r1, #0
  9246. 8003bf8: 4614 mov r4, r2
  9247. 8003bfa: 461d mov r5, r3
  9248. 8003bfc: da07 bge.n 8003c0e <__swhatbuf_r+0x22>
  9249. 8003bfe: 2300 movs r3, #0
  9250. 8003c00: 602b str r3, [r5, #0]
  9251. 8003c02: 89b3 ldrh r3, [r6, #12]
  9252. 8003c04: 061a lsls r2, r3, #24
  9253. 8003c06: d410 bmi.n 8003c2a <__swhatbuf_r+0x3e>
  9254. 8003c08: f44f 6380 mov.w r3, #1024 ; 0x400
  9255. 8003c0c: e00e b.n 8003c2c <__swhatbuf_r+0x40>
  9256. 8003c0e: aa01 add r2, sp, #4
  9257. 8003c10: f000 fc84 bl 800451c <_fstat_r>
  9258. 8003c14: 2800 cmp r0, #0
  9259. 8003c16: dbf2 blt.n 8003bfe <__swhatbuf_r+0x12>
  9260. 8003c18: 9a02 ldr r2, [sp, #8]
  9261. 8003c1a: f402 4270 and.w r2, r2, #61440 ; 0xf000
  9262. 8003c1e: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  9263. 8003c22: 425a negs r2, r3
  9264. 8003c24: 415a adcs r2, r3
  9265. 8003c26: 602a str r2, [r5, #0]
  9266. 8003c28: e7ee b.n 8003c08 <__swhatbuf_r+0x1c>
  9267. 8003c2a: 2340 movs r3, #64 ; 0x40
  9268. 8003c2c: 2000 movs r0, #0
  9269. 8003c2e: 6023 str r3, [r4, #0]
  9270. 8003c30: b010 add sp, #64 ; 0x40
  9271. 8003c32: bd70 pop {r4, r5, r6, pc}
  9272. 08003c34 <__smakebuf_r>:
  9273. 8003c34: 898b ldrh r3, [r1, #12]
  9274. 8003c36: b573 push {r0, r1, r4, r5, r6, lr}
  9275. 8003c38: 079d lsls r5, r3, #30
  9276. 8003c3a: 4606 mov r6, r0
  9277. 8003c3c: 460c mov r4, r1
  9278. 8003c3e: d507 bpl.n 8003c50 <__smakebuf_r+0x1c>
  9279. 8003c40: f104 0347 add.w r3, r4, #71 ; 0x47
  9280. 8003c44: 6023 str r3, [r4, #0]
  9281. 8003c46: 6123 str r3, [r4, #16]
  9282. 8003c48: 2301 movs r3, #1
  9283. 8003c4a: 6163 str r3, [r4, #20]
  9284. 8003c4c: b002 add sp, #8
  9285. 8003c4e: bd70 pop {r4, r5, r6, pc}
  9286. 8003c50: ab01 add r3, sp, #4
  9287. 8003c52: 466a mov r2, sp
  9288. 8003c54: f7ff ffca bl 8003bec <__swhatbuf_r>
  9289. 8003c58: 9900 ldr r1, [sp, #0]
  9290. 8003c5a: 4605 mov r5, r0
  9291. 8003c5c: 4630 mov r0, r6
  9292. 8003c5e: f000 f87d bl 8003d5c <_malloc_r>
  9293. 8003c62: b948 cbnz r0, 8003c78 <__smakebuf_r+0x44>
  9294. 8003c64: f9b4 300c ldrsh.w r3, [r4, #12]
  9295. 8003c68: 059a lsls r2, r3, #22
  9296. 8003c6a: d4ef bmi.n 8003c4c <__smakebuf_r+0x18>
  9297. 8003c6c: f023 0303 bic.w r3, r3, #3
  9298. 8003c70: f043 0302 orr.w r3, r3, #2
  9299. 8003c74: 81a3 strh r3, [r4, #12]
  9300. 8003c76: e7e3 b.n 8003c40 <__smakebuf_r+0xc>
  9301. 8003c78: 4b0d ldr r3, [pc, #52] ; (8003cb0 <__smakebuf_r+0x7c>)
  9302. 8003c7a: 62b3 str r3, [r6, #40] ; 0x28
  9303. 8003c7c: 89a3 ldrh r3, [r4, #12]
  9304. 8003c7e: 6020 str r0, [r4, #0]
  9305. 8003c80: f043 0380 orr.w r3, r3, #128 ; 0x80
  9306. 8003c84: 81a3 strh r3, [r4, #12]
  9307. 8003c86: 9b00 ldr r3, [sp, #0]
  9308. 8003c88: 6120 str r0, [r4, #16]
  9309. 8003c8a: 6163 str r3, [r4, #20]
  9310. 8003c8c: 9b01 ldr r3, [sp, #4]
  9311. 8003c8e: b15b cbz r3, 8003ca8 <__smakebuf_r+0x74>
  9312. 8003c90: f9b4 100e ldrsh.w r1, [r4, #14]
  9313. 8003c94: 4630 mov r0, r6
  9314. 8003c96: f000 fc53 bl 8004540 <_isatty_r>
  9315. 8003c9a: b128 cbz r0, 8003ca8 <__smakebuf_r+0x74>
  9316. 8003c9c: 89a3 ldrh r3, [r4, #12]
  9317. 8003c9e: f023 0303 bic.w r3, r3, #3
  9318. 8003ca2: f043 0301 orr.w r3, r3, #1
  9319. 8003ca6: 81a3 strh r3, [r4, #12]
  9320. 8003ca8: 89a3 ldrh r3, [r4, #12]
  9321. 8003caa: 431d orrs r5, r3
  9322. 8003cac: 81a5 strh r5, [r4, #12]
  9323. 8003cae: e7cd b.n 8003c4c <__smakebuf_r+0x18>
  9324. 8003cb0: 08003a59 .word 0x08003a59
  9325. 08003cb4 <malloc>:
  9326. 8003cb4: 4b02 ldr r3, [pc, #8] ; (8003cc0 <malloc+0xc>)
  9327. 8003cb6: 4601 mov r1, r0
  9328. 8003cb8: 6818 ldr r0, [r3, #0]
  9329. 8003cba: f000 b84f b.w 8003d5c <_malloc_r>
  9330. 8003cbe: bf00 nop
  9331. 8003cc0: 20000218 .word 0x20000218
  9332. 08003cc4 <_free_r>:
  9333. 8003cc4: b538 push {r3, r4, r5, lr}
  9334. 8003cc6: 4605 mov r5, r0
  9335. 8003cc8: 2900 cmp r1, #0
  9336. 8003cca: d043 beq.n 8003d54 <_free_r+0x90>
  9337. 8003ccc: f851 3c04 ldr.w r3, [r1, #-4]
  9338. 8003cd0: 1f0c subs r4, r1, #4
  9339. 8003cd2: 2b00 cmp r3, #0
  9340. 8003cd4: bfb8 it lt
  9341. 8003cd6: 18e4 addlt r4, r4, r3
  9342. 8003cd8: f000 fc62 bl 80045a0 <__malloc_lock>
  9343. 8003cdc: 4a1e ldr r2, [pc, #120] ; (8003d58 <_free_r+0x94>)
  9344. 8003cde: 6813 ldr r3, [r2, #0]
  9345. 8003ce0: 4610 mov r0, r2
  9346. 8003ce2: b933 cbnz r3, 8003cf2 <_free_r+0x2e>
  9347. 8003ce4: 6063 str r3, [r4, #4]
  9348. 8003ce6: 6014 str r4, [r2, #0]
  9349. 8003ce8: 4628 mov r0, r5
  9350. 8003cea: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  9351. 8003cee: f000 bc58 b.w 80045a2 <__malloc_unlock>
  9352. 8003cf2: 42a3 cmp r3, r4
  9353. 8003cf4: d90b bls.n 8003d0e <_free_r+0x4a>
  9354. 8003cf6: 6821 ldr r1, [r4, #0]
  9355. 8003cf8: 1862 adds r2, r4, r1
  9356. 8003cfa: 4293 cmp r3, r2
  9357. 8003cfc: bf01 itttt eq
  9358. 8003cfe: 681a ldreq r2, [r3, #0]
  9359. 8003d00: 685b ldreq r3, [r3, #4]
  9360. 8003d02: 1852 addeq r2, r2, r1
  9361. 8003d04: 6022 streq r2, [r4, #0]
  9362. 8003d06: 6063 str r3, [r4, #4]
  9363. 8003d08: 6004 str r4, [r0, #0]
  9364. 8003d0a: e7ed b.n 8003ce8 <_free_r+0x24>
  9365. 8003d0c: 4613 mov r3, r2
  9366. 8003d0e: 685a ldr r2, [r3, #4]
  9367. 8003d10: b10a cbz r2, 8003d16 <_free_r+0x52>
  9368. 8003d12: 42a2 cmp r2, r4
  9369. 8003d14: d9fa bls.n 8003d0c <_free_r+0x48>
  9370. 8003d16: 6819 ldr r1, [r3, #0]
  9371. 8003d18: 1858 adds r0, r3, r1
  9372. 8003d1a: 42a0 cmp r0, r4
  9373. 8003d1c: d10b bne.n 8003d36 <_free_r+0x72>
  9374. 8003d1e: 6820 ldr r0, [r4, #0]
  9375. 8003d20: 4401 add r1, r0
  9376. 8003d22: 1858 adds r0, r3, r1
  9377. 8003d24: 4282 cmp r2, r0
  9378. 8003d26: 6019 str r1, [r3, #0]
  9379. 8003d28: d1de bne.n 8003ce8 <_free_r+0x24>
  9380. 8003d2a: 6810 ldr r0, [r2, #0]
  9381. 8003d2c: 6852 ldr r2, [r2, #4]
  9382. 8003d2e: 4401 add r1, r0
  9383. 8003d30: 6019 str r1, [r3, #0]
  9384. 8003d32: 605a str r2, [r3, #4]
  9385. 8003d34: e7d8 b.n 8003ce8 <_free_r+0x24>
  9386. 8003d36: d902 bls.n 8003d3e <_free_r+0x7a>
  9387. 8003d38: 230c movs r3, #12
  9388. 8003d3a: 602b str r3, [r5, #0]
  9389. 8003d3c: e7d4 b.n 8003ce8 <_free_r+0x24>
  9390. 8003d3e: 6820 ldr r0, [r4, #0]
  9391. 8003d40: 1821 adds r1, r4, r0
  9392. 8003d42: 428a cmp r2, r1
  9393. 8003d44: bf01 itttt eq
  9394. 8003d46: 6811 ldreq r1, [r2, #0]
  9395. 8003d48: 6852 ldreq r2, [r2, #4]
  9396. 8003d4a: 1809 addeq r1, r1, r0
  9397. 8003d4c: 6021 streq r1, [r4, #0]
  9398. 8003d4e: 6062 str r2, [r4, #4]
  9399. 8003d50: 605c str r4, [r3, #4]
  9400. 8003d52: e7c9 b.n 8003ce8 <_free_r+0x24>
  9401. 8003d54: bd38 pop {r3, r4, r5, pc}
  9402. 8003d56: bf00 nop
  9403. 8003d58: 200002fc .word 0x200002fc
  9404. 08003d5c <_malloc_r>:
  9405. 8003d5c: b570 push {r4, r5, r6, lr}
  9406. 8003d5e: 1ccd adds r5, r1, #3
  9407. 8003d60: f025 0503 bic.w r5, r5, #3
  9408. 8003d64: 3508 adds r5, #8
  9409. 8003d66: 2d0c cmp r5, #12
  9410. 8003d68: bf38 it cc
  9411. 8003d6a: 250c movcc r5, #12
  9412. 8003d6c: 2d00 cmp r5, #0
  9413. 8003d6e: 4606 mov r6, r0
  9414. 8003d70: db01 blt.n 8003d76 <_malloc_r+0x1a>
  9415. 8003d72: 42a9 cmp r1, r5
  9416. 8003d74: d903 bls.n 8003d7e <_malloc_r+0x22>
  9417. 8003d76: 230c movs r3, #12
  9418. 8003d78: 6033 str r3, [r6, #0]
  9419. 8003d7a: 2000 movs r0, #0
  9420. 8003d7c: bd70 pop {r4, r5, r6, pc}
  9421. 8003d7e: f000 fc0f bl 80045a0 <__malloc_lock>
  9422. 8003d82: 4a23 ldr r2, [pc, #140] ; (8003e10 <_malloc_r+0xb4>)
  9423. 8003d84: 6814 ldr r4, [r2, #0]
  9424. 8003d86: 4621 mov r1, r4
  9425. 8003d88: b991 cbnz r1, 8003db0 <_malloc_r+0x54>
  9426. 8003d8a: 4c22 ldr r4, [pc, #136] ; (8003e14 <_malloc_r+0xb8>)
  9427. 8003d8c: 6823 ldr r3, [r4, #0]
  9428. 8003d8e: b91b cbnz r3, 8003d98 <_malloc_r+0x3c>
  9429. 8003d90: 4630 mov r0, r6
  9430. 8003d92: f000 fb4d bl 8004430 <_sbrk_r>
  9431. 8003d96: 6020 str r0, [r4, #0]
  9432. 8003d98: 4629 mov r1, r5
  9433. 8003d9a: 4630 mov r0, r6
  9434. 8003d9c: f000 fb48 bl 8004430 <_sbrk_r>
  9435. 8003da0: 1c43 adds r3, r0, #1
  9436. 8003da2: d126 bne.n 8003df2 <_malloc_r+0x96>
  9437. 8003da4: 230c movs r3, #12
  9438. 8003da6: 4630 mov r0, r6
  9439. 8003da8: 6033 str r3, [r6, #0]
  9440. 8003daa: f000 fbfa bl 80045a2 <__malloc_unlock>
  9441. 8003dae: e7e4 b.n 8003d7a <_malloc_r+0x1e>
  9442. 8003db0: 680b ldr r3, [r1, #0]
  9443. 8003db2: 1b5b subs r3, r3, r5
  9444. 8003db4: d41a bmi.n 8003dec <_malloc_r+0x90>
  9445. 8003db6: 2b0b cmp r3, #11
  9446. 8003db8: d90f bls.n 8003dda <_malloc_r+0x7e>
  9447. 8003dba: 600b str r3, [r1, #0]
  9448. 8003dbc: 18cc adds r4, r1, r3
  9449. 8003dbe: 50cd str r5, [r1, r3]
  9450. 8003dc0: 4630 mov r0, r6
  9451. 8003dc2: f000 fbee bl 80045a2 <__malloc_unlock>
  9452. 8003dc6: f104 000b add.w r0, r4, #11
  9453. 8003dca: 1d23 adds r3, r4, #4
  9454. 8003dcc: f020 0007 bic.w r0, r0, #7
  9455. 8003dd0: 1ac3 subs r3, r0, r3
  9456. 8003dd2: d01b beq.n 8003e0c <_malloc_r+0xb0>
  9457. 8003dd4: 425a negs r2, r3
  9458. 8003dd6: 50e2 str r2, [r4, r3]
  9459. 8003dd8: bd70 pop {r4, r5, r6, pc}
  9460. 8003dda: 428c cmp r4, r1
  9461. 8003ddc: bf0b itete eq
  9462. 8003dde: 6863 ldreq r3, [r4, #4]
  9463. 8003de0: 684b ldrne r3, [r1, #4]
  9464. 8003de2: 6013 streq r3, [r2, #0]
  9465. 8003de4: 6063 strne r3, [r4, #4]
  9466. 8003de6: bf18 it ne
  9467. 8003de8: 460c movne r4, r1
  9468. 8003dea: e7e9 b.n 8003dc0 <_malloc_r+0x64>
  9469. 8003dec: 460c mov r4, r1
  9470. 8003dee: 6849 ldr r1, [r1, #4]
  9471. 8003df0: e7ca b.n 8003d88 <_malloc_r+0x2c>
  9472. 8003df2: 1cc4 adds r4, r0, #3
  9473. 8003df4: f024 0403 bic.w r4, r4, #3
  9474. 8003df8: 42a0 cmp r0, r4
  9475. 8003dfa: d005 beq.n 8003e08 <_malloc_r+0xac>
  9476. 8003dfc: 1a21 subs r1, r4, r0
  9477. 8003dfe: 4630 mov r0, r6
  9478. 8003e00: f000 fb16 bl 8004430 <_sbrk_r>
  9479. 8003e04: 3001 adds r0, #1
  9480. 8003e06: d0cd beq.n 8003da4 <_malloc_r+0x48>
  9481. 8003e08: 6025 str r5, [r4, #0]
  9482. 8003e0a: e7d9 b.n 8003dc0 <_malloc_r+0x64>
  9483. 8003e0c: bd70 pop {r4, r5, r6, pc}
  9484. 8003e0e: bf00 nop
  9485. 8003e10: 200002fc .word 0x200002fc
  9486. 8003e14: 20000300 .word 0x20000300
  9487. 08003e18 <__sfputc_r>:
  9488. 8003e18: 6893 ldr r3, [r2, #8]
  9489. 8003e1a: b410 push {r4}
  9490. 8003e1c: 3b01 subs r3, #1
  9491. 8003e1e: 2b00 cmp r3, #0
  9492. 8003e20: 6093 str r3, [r2, #8]
  9493. 8003e22: da08 bge.n 8003e36 <__sfputc_r+0x1e>
  9494. 8003e24: 6994 ldr r4, [r2, #24]
  9495. 8003e26: 42a3 cmp r3, r4
  9496. 8003e28: db02 blt.n 8003e30 <__sfputc_r+0x18>
  9497. 8003e2a: b2cb uxtb r3, r1
  9498. 8003e2c: 2b0a cmp r3, #10
  9499. 8003e2e: d102 bne.n 8003e36 <__sfputc_r+0x1e>
  9500. 8003e30: bc10 pop {r4}
  9501. 8003e32: f7ff bc9f b.w 8003774 <__swbuf_r>
  9502. 8003e36: 6813 ldr r3, [r2, #0]
  9503. 8003e38: 1c58 adds r0, r3, #1
  9504. 8003e3a: 6010 str r0, [r2, #0]
  9505. 8003e3c: 7019 strb r1, [r3, #0]
  9506. 8003e3e: b2c8 uxtb r0, r1
  9507. 8003e40: bc10 pop {r4}
  9508. 8003e42: 4770 bx lr
  9509. 08003e44 <__sfputs_r>:
  9510. 8003e44: b5f8 push {r3, r4, r5, r6, r7, lr}
  9511. 8003e46: 4606 mov r6, r0
  9512. 8003e48: 460f mov r7, r1
  9513. 8003e4a: 4614 mov r4, r2
  9514. 8003e4c: 18d5 adds r5, r2, r3
  9515. 8003e4e: 42ac cmp r4, r5
  9516. 8003e50: d101 bne.n 8003e56 <__sfputs_r+0x12>
  9517. 8003e52: 2000 movs r0, #0
  9518. 8003e54: e007 b.n 8003e66 <__sfputs_r+0x22>
  9519. 8003e56: 463a mov r2, r7
  9520. 8003e58: f814 1b01 ldrb.w r1, [r4], #1
  9521. 8003e5c: 4630 mov r0, r6
  9522. 8003e5e: f7ff ffdb bl 8003e18 <__sfputc_r>
  9523. 8003e62: 1c43 adds r3, r0, #1
  9524. 8003e64: d1f3 bne.n 8003e4e <__sfputs_r+0xa>
  9525. 8003e66: bdf8 pop {r3, r4, r5, r6, r7, pc}
  9526. 08003e68 <_vfiprintf_r>:
  9527. 8003e68: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9528. 8003e6c: b09d sub sp, #116 ; 0x74
  9529. 8003e6e: 460c mov r4, r1
  9530. 8003e70: 4617 mov r7, r2
  9531. 8003e72: 9303 str r3, [sp, #12]
  9532. 8003e74: 4606 mov r6, r0
  9533. 8003e76: b118 cbz r0, 8003e80 <_vfiprintf_r+0x18>
  9534. 8003e78: 6983 ldr r3, [r0, #24]
  9535. 8003e7a: b90b cbnz r3, 8003e80 <_vfiprintf_r+0x18>
  9536. 8003e7c: f7ff fe2c bl 8003ad8 <__sinit>
  9537. 8003e80: 4b7c ldr r3, [pc, #496] ; (8004074 <_vfiprintf_r+0x20c>)
  9538. 8003e82: 429c cmp r4, r3
  9539. 8003e84: d157 bne.n 8003f36 <_vfiprintf_r+0xce>
  9540. 8003e86: 6874 ldr r4, [r6, #4]
  9541. 8003e88: 89a3 ldrh r3, [r4, #12]
  9542. 8003e8a: 0718 lsls r0, r3, #28
  9543. 8003e8c: d55d bpl.n 8003f4a <_vfiprintf_r+0xe2>
  9544. 8003e8e: 6923 ldr r3, [r4, #16]
  9545. 8003e90: 2b00 cmp r3, #0
  9546. 8003e92: d05a beq.n 8003f4a <_vfiprintf_r+0xe2>
  9547. 8003e94: 2300 movs r3, #0
  9548. 8003e96: 9309 str r3, [sp, #36] ; 0x24
  9549. 8003e98: 2320 movs r3, #32
  9550. 8003e9a: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  9551. 8003e9e: 2330 movs r3, #48 ; 0x30
  9552. 8003ea0: f04f 0b01 mov.w fp, #1
  9553. 8003ea4: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  9554. 8003ea8: 46b8 mov r8, r7
  9555. 8003eaa: 4645 mov r5, r8
  9556. 8003eac: f815 3b01 ldrb.w r3, [r5], #1
  9557. 8003eb0: 2b00 cmp r3, #0
  9558. 8003eb2: d155 bne.n 8003f60 <_vfiprintf_r+0xf8>
  9559. 8003eb4: ebb8 0a07 subs.w sl, r8, r7
  9560. 8003eb8: d00b beq.n 8003ed2 <_vfiprintf_r+0x6a>
  9561. 8003eba: 4653 mov r3, sl
  9562. 8003ebc: 463a mov r2, r7
  9563. 8003ebe: 4621 mov r1, r4
  9564. 8003ec0: 4630 mov r0, r6
  9565. 8003ec2: f7ff ffbf bl 8003e44 <__sfputs_r>
  9566. 8003ec6: 3001 adds r0, #1
  9567. 8003ec8: f000 80c4 beq.w 8004054 <_vfiprintf_r+0x1ec>
  9568. 8003ecc: 9b09 ldr r3, [sp, #36] ; 0x24
  9569. 8003ece: 4453 add r3, sl
  9570. 8003ed0: 9309 str r3, [sp, #36] ; 0x24
  9571. 8003ed2: f898 3000 ldrb.w r3, [r8]
  9572. 8003ed6: 2b00 cmp r3, #0
  9573. 8003ed8: f000 80bc beq.w 8004054 <_vfiprintf_r+0x1ec>
  9574. 8003edc: 2300 movs r3, #0
  9575. 8003ede: f04f 32ff mov.w r2, #4294967295
  9576. 8003ee2: 9304 str r3, [sp, #16]
  9577. 8003ee4: 9307 str r3, [sp, #28]
  9578. 8003ee6: 9205 str r2, [sp, #20]
  9579. 8003ee8: 9306 str r3, [sp, #24]
  9580. 8003eea: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  9581. 8003eee: 931a str r3, [sp, #104] ; 0x68
  9582. 8003ef0: 2205 movs r2, #5
  9583. 8003ef2: 7829 ldrb r1, [r5, #0]
  9584. 8003ef4: 4860 ldr r0, [pc, #384] ; (8004078 <_vfiprintf_r+0x210>)
  9585. 8003ef6: f000 fb45 bl 8004584 <memchr>
  9586. 8003efa: f105 0801 add.w r8, r5, #1
  9587. 8003efe: 9b04 ldr r3, [sp, #16]
  9588. 8003f00: 2800 cmp r0, #0
  9589. 8003f02: d131 bne.n 8003f68 <_vfiprintf_r+0x100>
  9590. 8003f04: 06d9 lsls r1, r3, #27
  9591. 8003f06: bf44 itt mi
  9592. 8003f08: 2220 movmi r2, #32
  9593. 8003f0a: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  9594. 8003f0e: 071a lsls r2, r3, #28
  9595. 8003f10: bf44 itt mi
  9596. 8003f12: 222b movmi r2, #43 ; 0x2b
  9597. 8003f14: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  9598. 8003f18: 782a ldrb r2, [r5, #0]
  9599. 8003f1a: 2a2a cmp r2, #42 ; 0x2a
  9600. 8003f1c: d02c beq.n 8003f78 <_vfiprintf_r+0x110>
  9601. 8003f1e: 2100 movs r1, #0
  9602. 8003f20: 200a movs r0, #10
  9603. 8003f22: 9a07 ldr r2, [sp, #28]
  9604. 8003f24: 46a8 mov r8, r5
  9605. 8003f26: f898 3000 ldrb.w r3, [r8]
  9606. 8003f2a: 3501 adds r5, #1
  9607. 8003f2c: 3b30 subs r3, #48 ; 0x30
  9608. 8003f2e: 2b09 cmp r3, #9
  9609. 8003f30: d96d bls.n 800400e <_vfiprintf_r+0x1a6>
  9610. 8003f32: b371 cbz r1, 8003f92 <_vfiprintf_r+0x12a>
  9611. 8003f34: e026 b.n 8003f84 <_vfiprintf_r+0x11c>
  9612. 8003f36: 4b51 ldr r3, [pc, #324] ; (800407c <_vfiprintf_r+0x214>)
  9613. 8003f38: 429c cmp r4, r3
  9614. 8003f3a: d101 bne.n 8003f40 <_vfiprintf_r+0xd8>
  9615. 8003f3c: 68b4 ldr r4, [r6, #8]
  9616. 8003f3e: e7a3 b.n 8003e88 <_vfiprintf_r+0x20>
  9617. 8003f40: 4b4f ldr r3, [pc, #316] ; (8004080 <_vfiprintf_r+0x218>)
  9618. 8003f42: 429c cmp r4, r3
  9619. 8003f44: bf08 it eq
  9620. 8003f46: 68f4 ldreq r4, [r6, #12]
  9621. 8003f48: e79e b.n 8003e88 <_vfiprintf_r+0x20>
  9622. 8003f4a: 4621 mov r1, r4
  9623. 8003f4c: 4630 mov r0, r6
  9624. 8003f4e: f7ff fc63 bl 8003818 <__swsetup_r>
  9625. 8003f52: 2800 cmp r0, #0
  9626. 8003f54: d09e beq.n 8003e94 <_vfiprintf_r+0x2c>
  9627. 8003f56: f04f 30ff mov.w r0, #4294967295
  9628. 8003f5a: b01d add sp, #116 ; 0x74
  9629. 8003f5c: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  9630. 8003f60: 2b25 cmp r3, #37 ; 0x25
  9631. 8003f62: d0a7 beq.n 8003eb4 <_vfiprintf_r+0x4c>
  9632. 8003f64: 46a8 mov r8, r5
  9633. 8003f66: e7a0 b.n 8003eaa <_vfiprintf_r+0x42>
  9634. 8003f68: 4a43 ldr r2, [pc, #268] ; (8004078 <_vfiprintf_r+0x210>)
  9635. 8003f6a: 4645 mov r5, r8
  9636. 8003f6c: 1a80 subs r0, r0, r2
  9637. 8003f6e: fa0b f000 lsl.w r0, fp, r0
  9638. 8003f72: 4318 orrs r0, r3
  9639. 8003f74: 9004 str r0, [sp, #16]
  9640. 8003f76: e7bb b.n 8003ef0 <_vfiprintf_r+0x88>
  9641. 8003f78: 9a03 ldr r2, [sp, #12]
  9642. 8003f7a: 1d11 adds r1, r2, #4
  9643. 8003f7c: 6812 ldr r2, [r2, #0]
  9644. 8003f7e: 9103 str r1, [sp, #12]
  9645. 8003f80: 2a00 cmp r2, #0
  9646. 8003f82: db01 blt.n 8003f88 <_vfiprintf_r+0x120>
  9647. 8003f84: 9207 str r2, [sp, #28]
  9648. 8003f86: e004 b.n 8003f92 <_vfiprintf_r+0x12a>
  9649. 8003f88: 4252 negs r2, r2
  9650. 8003f8a: f043 0302 orr.w r3, r3, #2
  9651. 8003f8e: 9207 str r2, [sp, #28]
  9652. 8003f90: 9304 str r3, [sp, #16]
  9653. 8003f92: f898 3000 ldrb.w r3, [r8]
  9654. 8003f96: 2b2e cmp r3, #46 ; 0x2e
  9655. 8003f98: d110 bne.n 8003fbc <_vfiprintf_r+0x154>
  9656. 8003f9a: f898 3001 ldrb.w r3, [r8, #1]
  9657. 8003f9e: f108 0101 add.w r1, r8, #1
  9658. 8003fa2: 2b2a cmp r3, #42 ; 0x2a
  9659. 8003fa4: d137 bne.n 8004016 <_vfiprintf_r+0x1ae>
  9660. 8003fa6: 9b03 ldr r3, [sp, #12]
  9661. 8003fa8: f108 0802 add.w r8, r8, #2
  9662. 8003fac: 1d1a adds r2, r3, #4
  9663. 8003fae: 681b ldr r3, [r3, #0]
  9664. 8003fb0: 9203 str r2, [sp, #12]
  9665. 8003fb2: 2b00 cmp r3, #0
  9666. 8003fb4: bfb8 it lt
  9667. 8003fb6: f04f 33ff movlt.w r3, #4294967295
  9668. 8003fba: 9305 str r3, [sp, #20]
  9669. 8003fbc: 4d31 ldr r5, [pc, #196] ; (8004084 <_vfiprintf_r+0x21c>)
  9670. 8003fbe: 2203 movs r2, #3
  9671. 8003fc0: f898 1000 ldrb.w r1, [r8]
  9672. 8003fc4: 4628 mov r0, r5
  9673. 8003fc6: f000 fadd bl 8004584 <memchr>
  9674. 8003fca: b140 cbz r0, 8003fde <_vfiprintf_r+0x176>
  9675. 8003fcc: 2340 movs r3, #64 ; 0x40
  9676. 8003fce: 1b40 subs r0, r0, r5
  9677. 8003fd0: fa03 f000 lsl.w r0, r3, r0
  9678. 8003fd4: 9b04 ldr r3, [sp, #16]
  9679. 8003fd6: f108 0801 add.w r8, r8, #1
  9680. 8003fda: 4303 orrs r3, r0
  9681. 8003fdc: 9304 str r3, [sp, #16]
  9682. 8003fde: f898 1000 ldrb.w r1, [r8]
  9683. 8003fe2: 2206 movs r2, #6
  9684. 8003fe4: 4828 ldr r0, [pc, #160] ; (8004088 <_vfiprintf_r+0x220>)
  9685. 8003fe6: f108 0701 add.w r7, r8, #1
  9686. 8003fea: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  9687. 8003fee: f000 fac9 bl 8004584 <memchr>
  9688. 8003ff2: 2800 cmp r0, #0
  9689. 8003ff4: d034 beq.n 8004060 <_vfiprintf_r+0x1f8>
  9690. 8003ff6: 4b25 ldr r3, [pc, #148] ; (800408c <_vfiprintf_r+0x224>)
  9691. 8003ff8: bb03 cbnz r3, 800403c <_vfiprintf_r+0x1d4>
  9692. 8003ffa: 9b03 ldr r3, [sp, #12]
  9693. 8003ffc: 3307 adds r3, #7
  9694. 8003ffe: f023 0307 bic.w r3, r3, #7
  9695. 8004002: 3308 adds r3, #8
  9696. 8004004: 9303 str r3, [sp, #12]
  9697. 8004006: 9b09 ldr r3, [sp, #36] ; 0x24
  9698. 8004008: 444b add r3, r9
  9699. 800400a: 9309 str r3, [sp, #36] ; 0x24
  9700. 800400c: e74c b.n 8003ea8 <_vfiprintf_r+0x40>
  9701. 800400e: fb00 3202 mla r2, r0, r2, r3
  9702. 8004012: 2101 movs r1, #1
  9703. 8004014: e786 b.n 8003f24 <_vfiprintf_r+0xbc>
  9704. 8004016: 2300 movs r3, #0
  9705. 8004018: 250a movs r5, #10
  9706. 800401a: 4618 mov r0, r3
  9707. 800401c: 9305 str r3, [sp, #20]
  9708. 800401e: 4688 mov r8, r1
  9709. 8004020: f898 2000 ldrb.w r2, [r8]
  9710. 8004024: 3101 adds r1, #1
  9711. 8004026: 3a30 subs r2, #48 ; 0x30
  9712. 8004028: 2a09 cmp r2, #9
  9713. 800402a: d903 bls.n 8004034 <_vfiprintf_r+0x1cc>
  9714. 800402c: 2b00 cmp r3, #0
  9715. 800402e: d0c5 beq.n 8003fbc <_vfiprintf_r+0x154>
  9716. 8004030: 9005 str r0, [sp, #20]
  9717. 8004032: e7c3 b.n 8003fbc <_vfiprintf_r+0x154>
  9718. 8004034: fb05 2000 mla r0, r5, r0, r2
  9719. 8004038: 2301 movs r3, #1
  9720. 800403a: e7f0 b.n 800401e <_vfiprintf_r+0x1b6>
  9721. 800403c: ab03 add r3, sp, #12
  9722. 800403e: 9300 str r3, [sp, #0]
  9723. 8004040: 4622 mov r2, r4
  9724. 8004042: 4b13 ldr r3, [pc, #76] ; (8004090 <_vfiprintf_r+0x228>)
  9725. 8004044: a904 add r1, sp, #16
  9726. 8004046: 4630 mov r0, r6
  9727. 8004048: f3af 8000 nop.w
  9728. 800404c: f1b0 3fff cmp.w r0, #4294967295
  9729. 8004050: 4681 mov r9, r0
  9730. 8004052: d1d8 bne.n 8004006 <_vfiprintf_r+0x19e>
  9731. 8004054: 89a3 ldrh r3, [r4, #12]
  9732. 8004056: 065b lsls r3, r3, #25
  9733. 8004058: f53f af7d bmi.w 8003f56 <_vfiprintf_r+0xee>
  9734. 800405c: 9809 ldr r0, [sp, #36] ; 0x24
  9735. 800405e: e77c b.n 8003f5a <_vfiprintf_r+0xf2>
  9736. 8004060: ab03 add r3, sp, #12
  9737. 8004062: 9300 str r3, [sp, #0]
  9738. 8004064: 4622 mov r2, r4
  9739. 8004066: 4b0a ldr r3, [pc, #40] ; (8004090 <_vfiprintf_r+0x228>)
  9740. 8004068: a904 add r1, sp, #16
  9741. 800406a: 4630 mov r0, r6
  9742. 800406c: f000 f88a bl 8004184 <_printf_i>
  9743. 8004070: e7ec b.n 800404c <_vfiprintf_r+0x1e4>
  9744. 8004072: bf00 nop
  9745. 8004074: 08004d94 .word 0x08004d94
  9746. 8004078: 08004dd4 .word 0x08004dd4
  9747. 800407c: 08004db4 .word 0x08004db4
  9748. 8004080: 08004d74 .word 0x08004d74
  9749. 8004084: 08004dda .word 0x08004dda
  9750. 8004088: 08004dde .word 0x08004dde
  9751. 800408c: 00000000 .word 0x00000000
  9752. 8004090: 08003e45 .word 0x08003e45
  9753. 08004094 <_printf_common>:
  9754. 8004094: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  9755. 8004098: 4691 mov r9, r2
  9756. 800409a: 461f mov r7, r3
  9757. 800409c: 688a ldr r2, [r1, #8]
  9758. 800409e: 690b ldr r3, [r1, #16]
  9759. 80040a0: 4606 mov r6, r0
  9760. 80040a2: 4293 cmp r3, r2
  9761. 80040a4: bfb8 it lt
  9762. 80040a6: 4613 movlt r3, r2
  9763. 80040a8: f8c9 3000 str.w r3, [r9]
  9764. 80040ac: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  9765. 80040b0: 460c mov r4, r1
  9766. 80040b2: f8dd 8020 ldr.w r8, [sp, #32]
  9767. 80040b6: b112 cbz r2, 80040be <_printf_common+0x2a>
  9768. 80040b8: 3301 adds r3, #1
  9769. 80040ba: f8c9 3000 str.w r3, [r9]
  9770. 80040be: 6823 ldr r3, [r4, #0]
  9771. 80040c0: 0699 lsls r1, r3, #26
  9772. 80040c2: bf42 ittt mi
  9773. 80040c4: f8d9 3000 ldrmi.w r3, [r9]
  9774. 80040c8: 3302 addmi r3, #2
  9775. 80040ca: f8c9 3000 strmi.w r3, [r9]
  9776. 80040ce: 6825 ldr r5, [r4, #0]
  9777. 80040d0: f015 0506 ands.w r5, r5, #6
  9778. 80040d4: d107 bne.n 80040e6 <_printf_common+0x52>
  9779. 80040d6: f104 0a19 add.w sl, r4, #25
  9780. 80040da: 68e3 ldr r3, [r4, #12]
  9781. 80040dc: f8d9 2000 ldr.w r2, [r9]
  9782. 80040e0: 1a9b subs r3, r3, r2
  9783. 80040e2: 429d cmp r5, r3
  9784. 80040e4: db2a blt.n 800413c <_printf_common+0xa8>
  9785. 80040e6: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  9786. 80040ea: 6822 ldr r2, [r4, #0]
  9787. 80040ec: 3300 adds r3, #0
  9788. 80040ee: bf18 it ne
  9789. 80040f0: 2301 movne r3, #1
  9790. 80040f2: 0692 lsls r2, r2, #26
  9791. 80040f4: d42f bmi.n 8004156 <_printf_common+0xc2>
  9792. 80040f6: f104 0243 add.w r2, r4, #67 ; 0x43
  9793. 80040fa: 4639 mov r1, r7
  9794. 80040fc: 4630 mov r0, r6
  9795. 80040fe: 47c0 blx r8
  9796. 8004100: 3001 adds r0, #1
  9797. 8004102: d022 beq.n 800414a <_printf_common+0xb6>
  9798. 8004104: 6823 ldr r3, [r4, #0]
  9799. 8004106: 68e5 ldr r5, [r4, #12]
  9800. 8004108: f003 0306 and.w r3, r3, #6
  9801. 800410c: 2b04 cmp r3, #4
  9802. 800410e: bf18 it ne
  9803. 8004110: 2500 movne r5, #0
  9804. 8004112: f8d9 2000 ldr.w r2, [r9]
  9805. 8004116: f04f 0900 mov.w r9, #0
  9806. 800411a: bf08 it eq
  9807. 800411c: 1aad subeq r5, r5, r2
  9808. 800411e: 68a3 ldr r3, [r4, #8]
  9809. 8004120: 6922 ldr r2, [r4, #16]
  9810. 8004122: bf08 it eq
  9811. 8004124: ea25 75e5 biceq.w r5, r5, r5, asr #31
  9812. 8004128: 4293 cmp r3, r2
  9813. 800412a: bfc4 itt gt
  9814. 800412c: 1a9b subgt r3, r3, r2
  9815. 800412e: 18ed addgt r5, r5, r3
  9816. 8004130: 341a adds r4, #26
  9817. 8004132: 454d cmp r5, r9
  9818. 8004134: d11b bne.n 800416e <_printf_common+0xda>
  9819. 8004136: 2000 movs r0, #0
  9820. 8004138: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  9821. 800413c: 2301 movs r3, #1
  9822. 800413e: 4652 mov r2, sl
  9823. 8004140: 4639 mov r1, r7
  9824. 8004142: 4630 mov r0, r6
  9825. 8004144: 47c0 blx r8
  9826. 8004146: 3001 adds r0, #1
  9827. 8004148: d103 bne.n 8004152 <_printf_common+0xbe>
  9828. 800414a: f04f 30ff mov.w r0, #4294967295
  9829. 800414e: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  9830. 8004152: 3501 adds r5, #1
  9831. 8004154: e7c1 b.n 80040da <_printf_common+0x46>
  9832. 8004156: 2030 movs r0, #48 ; 0x30
  9833. 8004158: 18e1 adds r1, r4, r3
  9834. 800415a: f881 0043 strb.w r0, [r1, #67] ; 0x43
  9835. 800415e: 1c5a adds r2, r3, #1
  9836. 8004160: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  9837. 8004164: 4422 add r2, r4
  9838. 8004166: 3302 adds r3, #2
  9839. 8004168: f882 1043 strb.w r1, [r2, #67] ; 0x43
  9840. 800416c: e7c3 b.n 80040f6 <_printf_common+0x62>
  9841. 800416e: 2301 movs r3, #1
  9842. 8004170: 4622 mov r2, r4
  9843. 8004172: 4639 mov r1, r7
  9844. 8004174: 4630 mov r0, r6
  9845. 8004176: 47c0 blx r8
  9846. 8004178: 3001 adds r0, #1
  9847. 800417a: d0e6 beq.n 800414a <_printf_common+0xb6>
  9848. 800417c: f109 0901 add.w r9, r9, #1
  9849. 8004180: e7d7 b.n 8004132 <_printf_common+0x9e>
  9850. ...
  9851. 08004184 <_printf_i>:
  9852. 8004184: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  9853. 8004188: 4617 mov r7, r2
  9854. 800418a: 7e0a ldrb r2, [r1, #24]
  9855. 800418c: b085 sub sp, #20
  9856. 800418e: 2a6e cmp r2, #110 ; 0x6e
  9857. 8004190: 4698 mov r8, r3
  9858. 8004192: 4606 mov r6, r0
  9859. 8004194: 460c mov r4, r1
  9860. 8004196: 9b0c ldr r3, [sp, #48] ; 0x30
  9861. 8004198: f101 0e43 add.w lr, r1, #67 ; 0x43
  9862. 800419c: f000 80bc beq.w 8004318 <_printf_i+0x194>
  9863. 80041a0: d81a bhi.n 80041d8 <_printf_i+0x54>
  9864. 80041a2: 2a63 cmp r2, #99 ; 0x63
  9865. 80041a4: d02e beq.n 8004204 <_printf_i+0x80>
  9866. 80041a6: d80a bhi.n 80041be <_printf_i+0x3a>
  9867. 80041a8: 2a00 cmp r2, #0
  9868. 80041aa: f000 80c8 beq.w 800433e <_printf_i+0x1ba>
  9869. 80041ae: 2a58 cmp r2, #88 ; 0x58
  9870. 80041b0: f000 808a beq.w 80042c8 <_printf_i+0x144>
  9871. 80041b4: f104 0542 add.w r5, r4, #66 ; 0x42
  9872. 80041b8: f884 2042 strb.w r2, [r4, #66] ; 0x42
  9873. 80041bc: e02a b.n 8004214 <_printf_i+0x90>
  9874. 80041be: 2a64 cmp r2, #100 ; 0x64
  9875. 80041c0: d001 beq.n 80041c6 <_printf_i+0x42>
  9876. 80041c2: 2a69 cmp r2, #105 ; 0x69
  9877. 80041c4: d1f6 bne.n 80041b4 <_printf_i+0x30>
  9878. 80041c6: 6821 ldr r1, [r4, #0]
  9879. 80041c8: 681a ldr r2, [r3, #0]
  9880. 80041ca: f011 0f80 tst.w r1, #128 ; 0x80
  9881. 80041ce: d023 beq.n 8004218 <_printf_i+0x94>
  9882. 80041d0: 1d11 adds r1, r2, #4
  9883. 80041d2: 6019 str r1, [r3, #0]
  9884. 80041d4: 6813 ldr r3, [r2, #0]
  9885. 80041d6: e027 b.n 8004228 <_printf_i+0xa4>
  9886. 80041d8: 2a73 cmp r2, #115 ; 0x73
  9887. 80041da: f000 80b4 beq.w 8004346 <_printf_i+0x1c2>
  9888. 80041de: d808 bhi.n 80041f2 <_printf_i+0x6e>
  9889. 80041e0: 2a6f cmp r2, #111 ; 0x6f
  9890. 80041e2: d02a beq.n 800423a <_printf_i+0xb6>
  9891. 80041e4: 2a70 cmp r2, #112 ; 0x70
  9892. 80041e6: d1e5 bne.n 80041b4 <_printf_i+0x30>
  9893. 80041e8: 680a ldr r2, [r1, #0]
  9894. 80041ea: f042 0220 orr.w r2, r2, #32
  9895. 80041ee: 600a str r2, [r1, #0]
  9896. 80041f0: e003 b.n 80041fa <_printf_i+0x76>
  9897. 80041f2: 2a75 cmp r2, #117 ; 0x75
  9898. 80041f4: d021 beq.n 800423a <_printf_i+0xb6>
  9899. 80041f6: 2a78 cmp r2, #120 ; 0x78
  9900. 80041f8: d1dc bne.n 80041b4 <_printf_i+0x30>
  9901. 80041fa: 2278 movs r2, #120 ; 0x78
  9902. 80041fc: 496f ldr r1, [pc, #444] ; (80043bc <_printf_i+0x238>)
  9903. 80041fe: f884 2045 strb.w r2, [r4, #69] ; 0x45
  9904. 8004202: e064 b.n 80042ce <_printf_i+0x14a>
  9905. 8004204: 681a ldr r2, [r3, #0]
  9906. 8004206: f101 0542 add.w r5, r1, #66 ; 0x42
  9907. 800420a: 1d11 adds r1, r2, #4
  9908. 800420c: 6019 str r1, [r3, #0]
  9909. 800420e: 6813 ldr r3, [r2, #0]
  9910. 8004210: f884 3042 strb.w r3, [r4, #66] ; 0x42
  9911. 8004214: 2301 movs r3, #1
  9912. 8004216: e0a3 b.n 8004360 <_printf_i+0x1dc>
  9913. 8004218: f011 0f40 tst.w r1, #64 ; 0x40
  9914. 800421c: f102 0104 add.w r1, r2, #4
  9915. 8004220: 6019 str r1, [r3, #0]
  9916. 8004222: d0d7 beq.n 80041d4 <_printf_i+0x50>
  9917. 8004224: f9b2 3000 ldrsh.w r3, [r2]
  9918. 8004228: 2b00 cmp r3, #0
  9919. 800422a: da03 bge.n 8004234 <_printf_i+0xb0>
  9920. 800422c: 222d movs r2, #45 ; 0x2d
  9921. 800422e: 425b negs r3, r3
  9922. 8004230: f884 2043 strb.w r2, [r4, #67] ; 0x43
  9923. 8004234: 4962 ldr r1, [pc, #392] ; (80043c0 <_printf_i+0x23c>)
  9924. 8004236: 220a movs r2, #10
  9925. 8004238: e017 b.n 800426a <_printf_i+0xe6>
  9926. 800423a: 6820 ldr r0, [r4, #0]
  9927. 800423c: 6819 ldr r1, [r3, #0]
  9928. 800423e: f010 0f80 tst.w r0, #128 ; 0x80
  9929. 8004242: d003 beq.n 800424c <_printf_i+0xc8>
  9930. 8004244: 1d08 adds r0, r1, #4
  9931. 8004246: 6018 str r0, [r3, #0]
  9932. 8004248: 680b ldr r3, [r1, #0]
  9933. 800424a: e006 b.n 800425a <_printf_i+0xd6>
  9934. 800424c: f010 0f40 tst.w r0, #64 ; 0x40
  9935. 8004250: f101 0004 add.w r0, r1, #4
  9936. 8004254: 6018 str r0, [r3, #0]
  9937. 8004256: d0f7 beq.n 8004248 <_printf_i+0xc4>
  9938. 8004258: 880b ldrh r3, [r1, #0]
  9939. 800425a: 2a6f cmp r2, #111 ; 0x6f
  9940. 800425c: bf14 ite ne
  9941. 800425e: 220a movne r2, #10
  9942. 8004260: 2208 moveq r2, #8
  9943. 8004262: 4957 ldr r1, [pc, #348] ; (80043c0 <_printf_i+0x23c>)
  9944. 8004264: 2000 movs r0, #0
  9945. 8004266: f884 0043 strb.w r0, [r4, #67] ; 0x43
  9946. 800426a: 6865 ldr r5, [r4, #4]
  9947. 800426c: 2d00 cmp r5, #0
  9948. 800426e: 60a5 str r5, [r4, #8]
  9949. 8004270: f2c0 809c blt.w 80043ac <_printf_i+0x228>
  9950. 8004274: 6820 ldr r0, [r4, #0]
  9951. 8004276: f020 0004 bic.w r0, r0, #4
  9952. 800427a: 6020 str r0, [r4, #0]
  9953. 800427c: 2b00 cmp r3, #0
  9954. 800427e: d13f bne.n 8004300 <_printf_i+0x17c>
  9955. 8004280: 2d00 cmp r5, #0
  9956. 8004282: f040 8095 bne.w 80043b0 <_printf_i+0x22c>
  9957. 8004286: 4675 mov r5, lr
  9958. 8004288: 2a08 cmp r2, #8
  9959. 800428a: d10b bne.n 80042a4 <_printf_i+0x120>
  9960. 800428c: 6823 ldr r3, [r4, #0]
  9961. 800428e: 07da lsls r2, r3, #31
  9962. 8004290: d508 bpl.n 80042a4 <_printf_i+0x120>
  9963. 8004292: 6923 ldr r3, [r4, #16]
  9964. 8004294: 6862 ldr r2, [r4, #4]
  9965. 8004296: 429a cmp r2, r3
  9966. 8004298: bfde ittt le
  9967. 800429a: 2330 movle r3, #48 ; 0x30
  9968. 800429c: f805 3c01 strble.w r3, [r5, #-1]
  9969. 80042a0: f105 35ff addle.w r5, r5, #4294967295
  9970. 80042a4: ebae 0305 sub.w r3, lr, r5
  9971. 80042a8: 6123 str r3, [r4, #16]
  9972. 80042aa: f8cd 8000 str.w r8, [sp]
  9973. 80042ae: 463b mov r3, r7
  9974. 80042b0: aa03 add r2, sp, #12
  9975. 80042b2: 4621 mov r1, r4
  9976. 80042b4: 4630 mov r0, r6
  9977. 80042b6: f7ff feed bl 8004094 <_printf_common>
  9978. 80042ba: 3001 adds r0, #1
  9979. 80042bc: d155 bne.n 800436a <_printf_i+0x1e6>
  9980. 80042be: f04f 30ff mov.w r0, #4294967295
  9981. 80042c2: b005 add sp, #20
  9982. 80042c4: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  9983. 80042c8: f881 2045 strb.w r2, [r1, #69] ; 0x45
  9984. 80042cc: 493c ldr r1, [pc, #240] ; (80043c0 <_printf_i+0x23c>)
  9985. 80042ce: 6822 ldr r2, [r4, #0]
  9986. 80042d0: 6818 ldr r0, [r3, #0]
  9987. 80042d2: f012 0f80 tst.w r2, #128 ; 0x80
  9988. 80042d6: f100 0504 add.w r5, r0, #4
  9989. 80042da: 601d str r5, [r3, #0]
  9990. 80042dc: d001 beq.n 80042e2 <_printf_i+0x15e>
  9991. 80042de: 6803 ldr r3, [r0, #0]
  9992. 80042e0: e002 b.n 80042e8 <_printf_i+0x164>
  9993. 80042e2: 0655 lsls r5, r2, #25
  9994. 80042e4: d5fb bpl.n 80042de <_printf_i+0x15a>
  9995. 80042e6: 8803 ldrh r3, [r0, #0]
  9996. 80042e8: 07d0 lsls r0, r2, #31
  9997. 80042ea: bf44 itt mi
  9998. 80042ec: f042 0220 orrmi.w r2, r2, #32
  9999. 80042f0: 6022 strmi r2, [r4, #0]
  10000. 80042f2: b91b cbnz r3, 80042fc <_printf_i+0x178>
  10001. 80042f4: 6822 ldr r2, [r4, #0]
  10002. 80042f6: f022 0220 bic.w r2, r2, #32
  10003. 80042fa: 6022 str r2, [r4, #0]
  10004. 80042fc: 2210 movs r2, #16
  10005. 80042fe: e7b1 b.n 8004264 <_printf_i+0xe0>
  10006. 8004300: 4675 mov r5, lr
  10007. 8004302: fbb3 f0f2 udiv r0, r3, r2
  10008. 8004306: fb02 3310 mls r3, r2, r0, r3
  10009. 800430a: 5ccb ldrb r3, [r1, r3]
  10010. 800430c: f805 3d01 strb.w r3, [r5, #-1]!
  10011. 8004310: 4603 mov r3, r0
  10012. 8004312: 2800 cmp r0, #0
  10013. 8004314: d1f5 bne.n 8004302 <_printf_i+0x17e>
  10014. 8004316: e7b7 b.n 8004288 <_printf_i+0x104>
  10015. 8004318: 6808 ldr r0, [r1, #0]
  10016. 800431a: 681a ldr r2, [r3, #0]
  10017. 800431c: f010 0f80 tst.w r0, #128 ; 0x80
  10018. 8004320: 6949 ldr r1, [r1, #20]
  10019. 8004322: d004 beq.n 800432e <_printf_i+0x1aa>
  10020. 8004324: 1d10 adds r0, r2, #4
  10021. 8004326: 6018 str r0, [r3, #0]
  10022. 8004328: 6813 ldr r3, [r2, #0]
  10023. 800432a: 6019 str r1, [r3, #0]
  10024. 800432c: e007 b.n 800433e <_printf_i+0x1ba>
  10025. 800432e: f010 0f40 tst.w r0, #64 ; 0x40
  10026. 8004332: f102 0004 add.w r0, r2, #4
  10027. 8004336: 6018 str r0, [r3, #0]
  10028. 8004338: 6813 ldr r3, [r2, #0]
  10029. 800433a: d0f6 beq.n 800432a <_printf_i+0x1a6>
  10030. 800433c: 8019 strh r1, [r3, #0]
  10031. 800433e: 2300 movs r3, #0
  10032. 8004340: 4675 mov r5, lr
  10033. 8004342: 6123 str r3, [r4, #16]
  10034. 8004344: e7b1 b.n 80042aa <_printf_i+0x126>
  10035. 8004346: 681a ldr r2, [r3, #0]
  10036. 8004348: 1d11 adds r1, r2, #4
  10037. 800434a: 6019 str r1, [r3, #0]
  10038. 800434c: 6815 ldr r5, [r2, #0]
  10039. 800434e: 2100 movs r1, #0
  10040. 8004350: 6862 ldr r2, [r4, #4]
  10041. 8004352: 4628 mov r0, r5
  10042. 8004354: f000 f916 bl 8004584 <memchr>
  10043. 8004358: b108 cbz r0, 800435e <_printf_i+0x1da>
  10044. 800435a: 1b40 subs r0, r0, r5
  10045. 800435c: 6060 str r0, [r4, #4]
  10046. 800435e: 6863 ldr r3, [r4, #4]
  10047. 8004360: 6123 str r3, [r4, #16]
  10048. 8004362: 2300 movs r3, #0
  10049. 8004364: f884 3043 strb.w r3, [r4, #67] ; 0x43
  10050. 8004368: e79f b.n 80042aa <_printf_i+0x126>
  10051. 800436a: 6923 ldr r3, [r4, #16]
  10052. 800436c: 462a mov r2, r5
  10053. 800436e: 4639 mov r1, r7
  10054. 8004370: 4630 mov r0, r6
  10055. 8004372: 47c0 blx r8
  10056. 8004374: 3001 adds r0, #1
  10057. 8004376: d0a2 beq.n 80042be <_printf_i+0x13a>
  10058. 8004378: 6823 ldr r3, [r4, #0]
  10059. 800437a: 079b lsls r3, r3, #30
  10060. 800437c: d507 bpl.n 800438e <_printf_i+0x20a>
  10061. 800437e: 2500 movs r5, #0
  10062. 8004380: f104 0919 add.w r9, r4, #25
  10063. 8004384: 68e3 ldr r3, [r4, #12]
  10064. 8004386: 9a03 ldr r2, [sp, #12]
  10065. 8004388: 1a9b subs r3, r3, r2
  10066. 800438a: 429d cmp r5, r3
  10067. 800438c: db05 blt.n 800439a <_printf_i+0x216>
  10068. 800438e: 68e0 ldr r0, [r4, #12]
  10069. 8004390: 9b03 ldr r3, [sp, #12]
  10070. 8004392: 4298 cmp r0, r3
  10071. 8004394: bfb8 it lt
  10072. 8004396: 4618 movlt r0, r3
  10073. 8004398: e793 b.n 80042c2 <_printf_i+0x13e>
  10074. 800439a: 2301 movs r3, #1
  10075. 800439c: 464a mov r2, r9
  10076. 800439e: 4639 mov r1, r7
  10077. 80043a0: 4630 mov r0, r6
  10078. 80043a2: 47c0 blx r8
  10079. 80043a4: 3001 adds r0, #1
  10080. 80043a6: d08a beq.n 80042be <_printf_i+0x13a>
  10081. 80043a8: 3501 adds r5, #1
  10082. 80043aa: e7eb b.n 8004384 <_printf_i+0x200>
  10083. 80043ac: 2b00 cmp r3, #0
  10084. 80043ae: d1a7 bne.n 8004300 <_printf_i+0x17c>
  10085. 80043b0: 780b ldrb r3, [r1, #0]
  10086. 80043b2: f104 0542 add.w r5, r4, #66 ; 0x42
  10087. 80043b6: f884 3042 strb.w r3, [r4, #66] ; 0x42
  10088. 80043ba: e765 b.n 8004288 <_printf_i+0x104>
  10089. 80043bc: 08004df6 .word 0x08004df6
  10090. 80043c0: 08004de5 .word 0x08004de5
  10091. 080043c4 <_putc_r>:
  10092. 80043c4: b570 push {r4, r5, r6, lr}
  10093. 80043c6: 460d mov r5, r1
  10094. 80043c8: 4614 mov r4, r2
  10095. 80043ca: 4606 mov r6, r0
  10096. 80043cc: b118 cbz r0, 80043d6 <_putc_r+0x12>
  10097. 80043ce: 6983 ldr r3, [r0, #24]
  10098. 80043d0: b90b cbnz r3, 80043d6 <_putc_r+0x12>
  10099. 80043d2: f7ff fb81 bl 8003ad8 <__sinit>
  10100. 80043d6: 4b13 ldr r3, [pc, #76] ; (8004424 <_putc_r+0x60>)
  10101. 80043d8: 429c cmp r4, r3
  10102. 80043da: d112 bne.n 8004402 <_putc_r+0x3e>
  10103. 80043dc: 6874 ldr r4, [r6, #4]
  10104. 80043de: 68a3 ldr r3, [r4, #8]
  10105. 80043e0: 3b01 subs r3, #1
  10106. 80043e2: 2b00 cmp r3, #0
  10107. 80043e4: 60a3 str r3, [r4, #8]
  10108. 80043e6: da16 bge.n 8004416 <_putc_r+0x52>
  10109. 80043e8: 69a2 ldr r2, [r4, #24]
  10110. 80043ea: 4293 cmp r3, r2
  10111. 80043ec: db02 blt.n 80043f4 <_putc_r+0x30>
  10112. 80043ee: b2eb uxtb r3, r5
  10113. 80043f0: 2b0a cmp r3, #10
  10114. 80043f2: d110 bne.n 8004416 <_putc_r+0x52>
  10115. 80043f4: 4622 mov r2, r4
  10116. 80043f6: 4629 mov r1, r5
  10117. 80043f8: 4630 mov r0, r6
  10118. 80043fa: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  10119. 80043fe: f7ff b9b9 b.w 8003774 <__swbuf_r>
  10120. 8004402: 4b09 ldr r3, [pc, #36] ; (8004428 <_putc_r+0x64>)
  10121. 8004404: 429c cmp r4, r3
  10122. 8004406: d101 bne.n 800440c <_putc_r+0x48>
  10123. 8004408: 68b4 ldr r4, [r6, #8]
  10124. 800440a: e7e8 b.n 80043de <_putc_r+0x1a>
  10125. 800440c: 4b07 ldr r3, [pc, #28] ; (800442c <_putc_r+0x68>)
  10126. 800440e: 429c cmp r4, r3
  10127. 8004410: bf08 it eq
  10128. 8004412: 68f4 ldreq r4, [r6, #12]
  10129. 8004414: e7e3 b.n 80043de <_putc_r+0x1a>
  10130. 8004416: 6823 ldr r3, [r4, #0]
  10131. 8004418: b2e8 uxtb r0, r5
  10132. 800441a: 1c5a adds r2, r3, #1
  10133. 800441c: 6022 str r2, [r4, #0]
  10134. 800441e: 701d strb r5, [r3, #0]
  10135. 8004420: bd70 pop {r4, r5, r6, pc}
  10136. 8004422: bf00 nop
  10137. 8004424: 08004d94 .word 0x08004d94
  10138. 8004428: 08004db4 .word 0x08004db4
  10139. 800442c: 08004d74 .word 0x08004d74
  10140. 08004430 <_sbrk_r>:
  10141. 8004430: b538 push {r3, r4, r5, lr}
  10142. 8004432: 2300 movs r3, #0
  10143. 8004434: 4c05 ldr r4, [pc, #20] ; (800444c <_sbrk_r+0x1c>)
  10144. 8004436: 4605 mov r5, r0
  10145. 8004438: 4608 mov r0, r1
  10146. 800443a: 6023 str r3, [r4, #0]
  10147. 800443c: f7fe ff10 bl 8003260 <_sbrk>
  10148. 8004440: 1c43 adds r3, r0, #1
  10149. 8004442: d102 bne.n 800444a <_sbrk_r+0x1a>
  10150. 8004444: 6823 ldr r3, [r4, #0]
  10151. 8004446: b103 cbz r3, 800444a <_sbrk_r+0x1a>
  10152. 8004448: 602b str r3, [r5, #0]
  10153. 800444a: bd38 pop {r3, r4, r5, pc}
  10154. 800444c: 200013b4 .word 0x200013b4
  10155. 08004450 <__sread>:
  10156. 8004450: b510 push {r4, lr}
  10157. 8004452: 460c mov r4, r1
  10158. 8004454: f9b1 100e ldrsh.w r1, [r1, #14]
  10159. 8004458: f000 f8a4 bl 80045a4 <_read_r>
  10160. 800445c: 2800 cmp r0, #0
  10161. 800445e: bfab itete ge
  10162. 8004460: 6d63 ldrge r3, [r4, #84] ; 0x54
  10163. 8004462: 89a3 ldrhlt r3, [r4, #12]
  10164. 8004464: 181b addge r3, r3, r0
  10165. 8004466: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  10166. 800446a: bfac ite ge
  10167. 800446c: 6563 strge r3, [r4, #84] ; 0x54
  10168. 800446e: 81a3 strhlt r3, [r4, #12]
  10169. 8004470: bd10 pop {r4, pc}
  10170. 08004472 <__swrite>:
  10171. 8004472: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  10172. 8004476: 461f mov r7, r3
  10173. 8004478: 898b ldrh r3, [r1, #12]
  10174. 800447a: 4605 mov r5, r0
  10175. 800447c: 05db lsls r3, r3, #23
  10176. 800447e: 460c mov r4, r1
  10177. 8004480: 4616 mov r6, r2
  10178. 8004482: d505 bpl.n 8004490 <__swrite+0x1e>
  10179. 8004484: 2302 movs r3, #2
  10180. 8004486: 2200 movs r2, #0
  10181. 8004488: f9b1 100e ldrsh.w r1, [r1, #14]
  10182. 800448c: f000 f868 bl 8004560 <_lseek_r>
  10183. 8004490: 89a3 ldrh r3, [r4, #12]
  10184. 8004492: 4632 mov r2, r6
  10185. 8004494: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  10186. 8004498: 81a3 strh r3, [r4, #12]
  10187. 800449a: f9b4 100e ldrsh.w r1, [r4, #14]
  10188. 800449e: 463b mov r3, r7
  10189. 80044a0: 4628 mov r0, r5
  10190. 80044a2: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  10191. 80044a6: f000 b817 b.w 80044d8 <_write_r>
  10192. 080044aa <__sseek>:
  10193. 80044aa: b510 push {r4, lr}
  10194. 80044ac: 460c mov r4, r1
  10195. 80044ae: f9b1 100e ldrsh.w r1, [r1, #14]
  10196. 80044b2: f000 f855 bl 8004560 <_lseek_r>
  10197. 80044b6: 1c43 adds r3, r0, #1
  10198. 80044b8: 89a3 ldrh r3, [r4, #12]
  10199. 80044ba: bf15 itete ne
  10200. 80044bc: 6560 strne r0, [r4, #84] ; 0x54
  10201. 80044be: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  10202. 80044c2: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  10203. 80044c6: 81a3 strheq r3, [r4, #12]
  10204. 80044c8: bf18 it ne
  10205. 80044ca: 81a3 strhne r3, [r4, #12]
  10206. 80044cc: bd10 pop {r4, pc}
  10207. 080044ce <__sclose>:
  10208. 80044ce: f9b1 100e ldrsh.w r1, [r1, #14]
  10209. 80044d2: f000 b813 b.w 80044fc <_close_r>
  10210. ...
  10211. 080044d8 <_write_r>:
  10212. 80044d8: b538 push {r3, r4, r5, lr}
  10213. 80044da: 4605 mov r5, r0
  10214. 80044dc: 4608 mov r0, r1
  10215. 80044de: 4611 mov r1, r2
  10216. 80044e0: 2200 movs r2, #0
  10217. 80044e2: 4c05 ldr r4, [pc, #20] ; (80044f8 <_write_r+0x20>)
  10218. 80044e4: 6022 str r2, [r4, #0]
  10219. 80044e6: 461a mov r2, r3
  10220. 80044e8: f7fe fc34 bl 8002d54 <_write>
  10221. 80044ec: 1c43 adds r3, r0, #1
  10222. 80044ee: d102 bne.n 80044f6 <_write_r+0x1e>
  10223. 80044f0: 6823 ldr r3, [r4, #0]
  10224. 80044f2: b103 cbz r3, 80044f6 <_write_r+0x1e>
  10225. 80044f4: 602b str r3, [r5, #0]
  10226. 80044f6: bd38 pop {r3, r4, r5, pc}
  10227. 80044f8: 200013b4 .word 0x200013b4
  10228. 080044fc <_close_r>:
  10229. 80044fc: b538 push {r3, r4, r5, lr}
  10230. 80044fe: 2300 movs r3, #0
  10231. 8004500: 4c05 ldr r4, [pc, #20] ; (8004518 <_close_r+0x1c>)
  10232. 8004502: 4605 mov r5, r0
  10233. 8004504: 4608 mov r0, r1
  10234. 8004506: 6023 str r3, [r4, #0]
  10235. 8004508: f7fe fec4 bl 8003294 <_close>
  10236. 800450c: 1c43 adds r3, r0, #1
  10237. 800450e: d102 bne.n 8004516 <_close_r+0x1a>
  10238. 8004510: 6823 ldr r3, [r4, #0]
  10239. 8004512: b103 cbz r3, 8004516 <_close_r+0x1a>
  10240. 8004514: 602b str r3, [r5, #0]
  10241. 8004516: bd38 pop {r3, r4, r5, pc}
  10242. 8004518: 200013b4 .word 0x200013b4
  10243. 0800451c <_fstat_r>:
  10244. 800451c: b538 push {r3, r4, r5, lr}
  10245. 800451e: 2300 movs r3, #0
  10246. 8004520: 4c06 ldr r4, [pc, #24] ; (800453c <_fstat_r+0x20>)
  10247. 8004522: 4605 mov r5, r0
  10248. 8004524: 4608 mov r0, r1
  10249. 8004526: 4611 mov r1, r2
  10250. 8004528: 6023 str r3, [r4, #0]
  10251. 800452a: f7fe feb6 bl 800329a <_fstat>
  10252. 800452e: 1c43 adds r3, r0, #1
  10253. 8004530: d102 bne.n 8004538 <_fstat_r+0x1c>
  10254. 8004532: 6823 ldr r3, [r4, #0]
  10255. 8004534: b103 cbz r3, 8004538 <_fstat_r+0x1c>
  10256. 8004536: 602b str r3, [r5, #0]
  10257. 8004538: bd38 pop {r3, r4, r5, pc}
  10258. 800453a: bf00 nop
  10259. 800453c: 200013b4 .word 0x200013b4
  10260. 08004540 <_isatty_r>:
  10261. 8004540: b538 push {r3, r4, r5, lr}
  10262. 8004542: 2300 movs r3, #0
  10263. 8004544: 4c05 ldr r4, [pc, #20] ; (800455c <_isatty_r+0x1c>)
  10264. 8004546: 4605 mov r5, r0
  10265. 8004548: 4608 mov r0, r1
  10266. 800454a: 6023 str r3, [r4, #0]
  10267. 800454c: f7fe feaa bl 80032a4 <_isatty>
  10268. 8004550: 1c43 adds r3, r0, #1
  10269. 8004552: d102 bne.n 800455a <_isatty_r+0x1a>
  10270. 8004554: 6823 ldr r3, [r4, #0]
  10271. 8004556: b103 cbz r3, 800455a <_isatty_r+0x1a>
  10272. 8004558: 602b str r3, [r5, #0]
  10273. 800455a: bd38 pop {r3, r4, r5, pc}
  10274. 800455c: 200013b4 .word 0x200013b4
  10275. 08004560 <_lseek_r>:
  10276. 8004560: b538 push {r3, r4, r5, lr}
  10277. 8004562: 4605 mov r5, r0
  10278. 8004564: 4608 mov r0, r1
  10279. 8004566: 4611 mov r1, r2
  10280. 8004568: 2200 movs r2, #0
  10281. 800456a: 4c05 ldr r4, [pc, #20] ; (8004580 <_lseek_r+0x20>)
  10282. 800456c: 6022 str r2, [r4, #0]
  10283. 800456e: 461a mov r2, r3
  10284. 8004570: f7fe fe9a bl 80032a8 <_lseek>
  10285. 8004574: 1c43 adds r3, r0, #1
  10286. 8004576: d102 bne.n 800457e <_lseek_r+0x1e>
  10287. 8004578: 6823 ldr r3, [r4, #0]
  10288. 800457a: b103 cbz r3, 800457e <_lseek_r+0x1e>
  10289. 800457c: 602b str r3, [r5, #0]
  10290. 800457e: bd38 pop {r3, r4, r5, pc}
  10291. 8004580: 200013b4 .word 0x200013b4
  10292. 08004584 <memchr>:
  10293. 8004584: b510 push {r4, lr}
  10294. 8004586: b2c9 uxtb r1, r1
  10295. 8004588: 4402 add r2, r0
  10296. 800458a: 4290 cmp r0, r2
  10297. 800458c: 4603 mov r3, r0
  10298. 800458e: d101 bne.n 8004594 <memchr+0x10>
  10299. 8004590: 2000 movs r0, #0
  10300. 8004592: bd10 pop {r4, pc}
  10301. 8004594: 781c ldrb r4, [r3, #0]
  10302. 8004596: 3001 adds r0, #1
  10303. 8004598: 428c cmp r4, r1
  10304. 800459a: d1f6 bne.n 800458a <memchr+0x6>
  10305. 800459c: 4618 mov r0, r3
  10306. 800459e: bd10 pop {r4, pc}
  10307. 080045a0 <__malloc_lock>:
  10308. 80045a0: 4770 bx lr
  10309. 080045a2 <__malloc_unlock>:
  10310. 80045a2: 4770 bx lr
  10311. 080045a4 <_read_r>:
  10312. 80045a4: b538 push {r3, r4, r5, lr}
  10313. 80045a6: 4605 mov r5, r0
  10314. 80045a8: 4608 mov r0, r1
  10315. 80045aa: 4611 mov r1, r2
  10316. 80045ac: 2200 movs r2, #0
  10317. 80045ae: 4c05 ldr r4, [pc, #20] ; (80045c4 <_read_r+0x20>)
  10318. 80045b0: 6022 str r2, [r4, #0]
  10319. 80045b2: 461a mov r2, r3
  10320. 80045b4: f7fe fe46 bl 8003244 <_read>
  10321. 80045b8: 1c43 adds r3, r0, #1
  10322. 80045ba: d102 bne.n 80045c2 <_read_r+0x1e>
  10323. 80045bc: 6823 ldr r3, [r4, #0]
  10324. 80045be: b103 cbz r3, 80045c2 <_read_r+0x1e>
  10325. 80045c0: 602b str r3, [r5, #0]
  10326. 80045c2: bd38 pop {r3, r4, r5, pc}
  10327. 80045c4: 200013b4 .word 0x200013b4
  10328. 080045c8 <_init>:
  10329. 80045c8: b5f8 push {r3, r4, r5, r6, r7, lr}
  10330. 80045ca: bf00 nop
  10331. 80045cc: bcf8 pop {r3, r4, r5, r6, r7}
  10332. 80045ce: bc08 pop {r3}
  10333. 80045d0: 469e mov lr, r3
  10334. 80045d2: 4770 bx lr
  10335. 080045d4 <_fini>:
  10336. 80045d4: b5f8 push {r3, r4, r5, r6, r7, lr}
  10337. 80045d6: bf00 nop
  10338. 80045d8: bcf8 pop {r3, r4, r5, r6, r7}
  10339. 80045da: bc08 pop {r3}
  10340. 80045dc: 469e mov lr, r3
  10341. 80045de: 4770 bx lr