Bluecell_operate.h 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153
  1. /*
  2. * Bluecell_operate.h
  3. *
  4. * Created on: 2020. 4. 3.
  5. * Author: YJ
  6. */
  7. #ifndef BLUECELL_OPERATE_H_
  8. #define BLUECELL_OPERATE_H_
  9. #include <stdbool.h>
  10. #include "Bluecell_operate.h"
  11. /*
  12. SYN
  13. Sub-UID
  14. R-Code
  15. TR-ID
  16. Seq-Num
  17. TTL
  18. Time
  19. ���� ����
  20. CMD
  21. Length
  22. Header Checksum
  23. SUB-DATA
  24. SUB-DATA-CRC
  25. ETX
  26. */
  27. /*
  28. *
  29. 0 80 ��ü ���� ��ȸ ��� AID �׸� ���� ���� ��û �� ���� (��û Frame�� SUB-DATA �� ���̴� 0)
  30. 1 81 ���� ��û ���� ��û�� REQ�� 0x01 �̰� ������ ��ü ������ ���¸� ����
  31. 10 90 Download Notification �ٿ�ε� ����
  32. 11 91 Download Data �ٿ�ε� data
  33. 12 92 Download Confirm �ٿ�ε� Ȯ��
  34. 13 93 Download Complete Download Complete Command
  35. 14 94 System-Reboot System Rebooting Command
  36. 40 C0 ���̺� ��ȸ �� ����
  37. 41 C1 ���̺� ���� �� ����
  38. *
  39. *
  40. */
  41. typedef enum{
  42. AllDataReq = 0, // -> Response 80
  43. DataCtrlReq, // -> Response 81
  44. DownNotification, // -> Response 90
  45. DownData, // -> Response 91
  46. DownConfirm , // -> Response 92
  47. DownComplete, // -> Response 93
  48. SystemReboot, // -> Response 94
  49. TableDataReq = 40,
  50. }MBICBootProt_st;
  51. typedef enum{
  52. MBIC_GET = 0,
  53. MBIC_SET,
  54. MBIC_Table_Get = 0x40,
  55. MBIC_Table_Set = 0x41,
  56. }BMBM_CMD;
  57. typedef struct{
  58. uint8_t High_bit;
  59. uint8_t Low_bit;
  60. }OneByteToTwoByte;
  61. typedef enum{
  62. MBIC_PREAMBLE_0 = 0,
  63. MBIC_PREAMBLE_1,
  64. MBIC_PREAMBLE_2,
  65. MBIC_PREAMBLE_3,
  66. MBIC_SUBUID_0,
  67. MBIC_SUBUID_1,
  68. MBIC_RCODE_0,
  69. MBIC_TRID_0,
  70. MBIC_TRID_1,
  71. MBIC_SEQSUM_0, // 9Index
  72. MBIC_TTL_0, //10 INDEX
  73. MBIC_TIME_0,
  74. MBIC_TIME_1,
  75. MBIC_TIME_2,
  76. MBIC_TIME_3,
  77. MBIC_TIME_4,
  78. MBIC_TIME_5,
  79. MBIC_ERRRESPONSE_0,
  80. MBIC_CMD_0,
  81. MBIC_LENGTH_0, // 19INDEX
  82. MBIC_LENGTH_1, // 20
  83. MBIC_HEADERCHECKSUM_0,
  84. MBIC_PAYLOADSTART,
  85. /*
  86. * PayLoadSTART
  87. */
  88. }MBICProt_st;
  89. typedef enum{
  90. Alarm_Bit_List = 0xE000,
  91. Alarm_Mask,
  92. Alarm_Test_Mode,
  93. Alarm_Test_Dummy,
  94. CPU_Version,
  95. ModuleINFORMATION_null1,
  96. CPU_Current_Bank,
  97. CPU_Bank_Select_Reboot_by,
  98. CPU_Bank1_Image_Version,
  99. CPU_Bank1_Image_BuildTime,
  100. CPU_Bank1_Image_Name,
  101. CPU_Bank2_Image_Version,
  102. CPU_Bank2_Image_BuildTime,
  103. CPU_Bank2_Image_Name,
  104. SW_Reset,
  105. Factory_Set_Initialization,
  106. }SERIAL_ModuleINFORMATION;
  107. typedef enum{
  108. Temperature = 0xE010,
  109. Temperature_Offset,
  110. Temp_High_Threshold,
  111. Temp_High_Threshold_Default,
  112. Temp_High_Alarm,
  113. LED_TEST,
  114. Node,
  115. Type,
  116. PCB_Version,
  117. Serial_Number,
  118. Manufacture,
  119. Manufacture_Date,
  120. ENVIRONMENT_INVENTORY_NULL0,
  121. Freq_ID,
  122. Carrier_ID,
  123. Carrier_ON_OFF,
  124. }SERIAL_ENVIRONMENT_INVENTORY_t;
  125. typedef enum{
  126. DLI_P1_Level = 0xE020,
  127. DLI_P2_Level,
  128. DLI_P3_Level,
  129. DLI_P4_Level,
  130. ULO_P1_Level,
  131. ULO_P2_Level,
  132. ULO_P3_Level,
  133. ULO_P4_Level,
  134. }SERIAL_Current_Volt_t;
  135. typedef struct{
  136. bool AGC1_En;
  137. bool AGC2_En;
  138. bool AGC3_En;
  139. bool AGC4_En;
  140. bool ALC1_En;
  141. bool ALC2_En;
  142. bool ALC3_En;
  143. bool ALC4_En;
  144. }AutoCtrl_st;
  145. typedef enum{
  146. BLUECELL_HEADER,
  147. BLUECELL_TYPE,
  148. BLUECELL_LENGTH,
  149. BLUECELL_CRCINDEX,
  150. BLUECELL_DATA,
  151. }BLUECELLProt_st;
  152. typedef enum{
  153. Bluecell_Table_ATT_DL1 = 0,
  154. Bluecell_Table_ATT_UL1,
  155. Bluecell_Table_ATT_DL2,
  156. Bluecell_Table_ATT_UL2,
  157. Bluecell_Table_ATT_DL3,
  158. Bluecell_Table_ATT_UL3,
  159. Bluecell_Table_ATT_DL4,
  160. Bluecell_Table_ATT_UL4,
  161. Bluecell_Table_DET_DL1,
  162. Bluecell_Table_DET_UL1,
  163. Bluecell_Table_DET_DL2,
  164. Bluecell_Table_DET_UL2,
  165. Bluecell_Table_DET_DL3,
  166. Bluecell_Table_DET_UL3,
  167. Bluecell_Table_DET_DL4,
  168. Bluecell_Table_DET_UL4,
  169. Bluecell_Table_TEMP_DL1,
  170. Bluecell_Table_TEMP_UL1,
  171. Bluecell_Table_TEMP_DL2,
  172. Bluecell_Table_TEMP_UL2,
  173. Bluecell_Table_TEMP_DL3,
  174. Bluecell_Table_TEMP_UL3,
  175. Bluecell_Table_TEMP_DL4,
  176. Bluecell_Table_TEMP_UL4,
  177. }Bluecell_tableIndex;
  178. typedef enum{
  179. MBIC_PROT_PREAMBLE0_INDEX,
  180. MBIC_PROT_PREAMBLE1_INDEX,
  181. MBIC_PROT_PREAMBLE2_INDEX,
  182. MBIC_PROT_PREAMBLE3_INDEX,
  183. MBIC_PROT_SUB_UID0_INDEX,
  184. MBIC_PROT_SUB_UID1_INDEX,
  185. MBIC_PROT_R_CODE_INDEX,
  186. MBIC_PROT_TR_ID0_INDEX,
  187. MBIC_PROT_TR_ID1_INDEX,
  188. MBIC_PROT_SEQ_NUM_INDEX,
  189. MBIC_PROT_TTL_INDEX,
  190. MBIC_PROT_TIME0_INDEX,
  191. MBIC_PROT_TIME1_INDEX,
  192. MBIC_PROT_TIME2_INDEX,
  193. MBIC_PROT_TIME3_INDEX,
  194. MBIC_PROT_TIME4_INDEX,
  195. MBIC_PROT_TIME5_INDEX,
  196. MBIC_PROT_ERR_RESP_INDEX,
  197. MBIC_PROT_CMD_INDEX,
  198. MBIC_PROT_LENGTH_INDEX,
  199. MBIC_PROT_HEADERCHECKSUM_INDEX,
  200. MBIC_PROT_SUB_DATA_INDEX,
  201. MBIC_PROT_INDEX_MAX,
  202. };
  203. //5~ - 25
  204. typedef struct{
  205. int8_t DET_DL_0;
  206. int8_t DET_DL_1;
  207. int8_t DET_DL_2;
  208. int8_t DET_DL_3;
  209. int8_t DET_DL_4;
  210. int8_t DET_DL_5;
  211. int8_t DET_DL_6;
  212. int8_t DET_DL_7;
  213. int8_t DET_DL_8;
  214. int8_t DET_DL_9;
  215. int8_t DET_DL_10;
  216. int8_t DET_DL_11;
  217. int8_t DET_DL_12;
  218. int8_t DET_DL_13;
  219. int8_t DET_DL_14;
  220. int8_t DET_DL_15;
  221. int8_t DET_DL_16;
  222. int8_t DET_DL_17;
  223. int8_t DET_DL_18;
  224. int8_t DET_DL_19;
  225. int8_t DET_DL_20;
  226. int8_t DET_DL_21;
  227. int8_t DET_DL_22;
  228. int8_t DET_DL_23;
  229. int8_t DET_DL_24;
  230. int8_t DET_DL_25;
  231. int8_t DET_DL_26;
  232. int8_t DET_DL_27;
  233. int8_t DET_DL_28;
  234. int8_t DET_DL_29;
  235. int8_t DET_DL_30;
  236. }AGC_dBm_t;
  237. typedef struct{
  238. int8_t DET_UL_0;
  239. int8_t DET_UL_1;
  240. int8_t DET_UL_2;
  241. int8_t DET_UL_3;
  242. int8_t DET_UL_4;
  243. int8_t DET_UL_5;
  244. int8_t DET_UL_6;
  245. int8_t DET_UL_7;
  246. int8_t DET_UL_8;
  247. int8_t DET_UL_9;
  248. int8_t DET_UL_10;
  249. int8_t DET_UL_11;
  250. int8_t DET_UL_12;
  251. int8_t DET_UL_13;
  252. int8_t DET_UL_14;
  253. int8_t DET_UL_15;
  254. int8_t DET_UL_16;
  255. int8_t DET_UL_17;
  256. int8_t DET_UL_18;
  257. int8_t DET_UL_19;
  258. int8_t DET_UL_20;
  259. int8_t DET_UL_21;
  260. int8_t DET_UL_22;
  261. int8_t DET_UL_23;
  262. int8_t DET_UL_24;
  263. int8_t DET_UL_25;
  264. int8_t DET_UL_26;
  265. int8_t DET_UL_27;
  266. int8_t DET_UL_28;
  267. int8_t DET_UL_29;
  268. int8_t DET_UL_30;
  269. int8_t DET_UL_31;
  270. int8_t DET_UL_32;
  271. int8_t DET_UL_33;
  272. int8_t DET_UL_34;
  273. int8_t DET_UL_35;
  274. int8_t DET_UL_36;
  275. int8_t DET_UL_37;
  276. int8_t DET_UL_38;
  277. int8_t DET_UL_39;
  278. int8_t DET_UL_40;
  279. int8_t DET_UL_41;
  280. int8_t DET_UL_42;
  281. int8_t DET_UL_43;
  282. int8_t DET_UL_44;
  283. int8_t DET_UL_45;
  284. }ALC_dBm_t;
  285. typedef enum{
  286. DLI_RF_Path1_ON_OFF = 0xE030,
  287. DLI_RF_Path2_ON_OFF,
  288. DLI_RF_Path3_ON_OFF,
  289. DLI_RF_Path4_ON_OFF,
  290. DLI_Gain_Atten1,
  291. DLI_Gain_Atten2,
  292. DLI_Gain_Atten3,
  293. DLI_Gain_Atten4,
  294. DLI_Gain_Atten_Offset1,
  295. DLI_Gain_Atten_Offset2,
  296. DLI_Gain_Atten_Offset3,
  297. DLI_Gain_Atten_Offset4,
  298. DLI_Level_High_Threshold,
  299. DLI_Level_Low_Threshold,
  300. DLI_Level_High_Low_Threshold_default,
  301. DLI_Level,
  302. DLI_Level_High_Alarm1=0xE040,
  303. DLI_Level_High_Alarm2,
  304. DLI_Level_High_Alarm3,
  305. DLI_Level_High_Alarm4,
  306. DLI_Level_Low_Alarm1,
  307. DLI_Level_Low_Alarm2,
  308. DLI_Level_Low_Alarm3,
  309. DLI_Level_Low_Alarm4,
  310. SERIAL_DL_NULL0,
  311. DLI_FRBT_Atten,
  312. DLI_FRBT_D_Day,
  313. DLI_FRBT_Status,
  314. DLI_AGC_ON_OFF=0xE050,
  315. DLI_AGC_Threshold,
  316. DLI_AGC_Threshold_Default,
  317. DLI_Shutdown_ON_OFF,
  318. DLI_Shutdown_Threshold,
  319. DLI_Shutdown_Threshold_Default,
  320. DLI_Shutdown_Count,
  321. DLI_AGC_Alarm1,
  322. DLI_AGC_Alarm2,
  323. DLI_AGC_Alarm3,
  324. DLI_AGC_Alarm4,
  325. DLI_Shutdown_Alarm1,
  326. DLI_Shutdown_Alarm2,
  327. DLI_Shutdown_Alarm3,
  328. DLI_Shutdown_Alarm4,
  329. }SERIAL_DL_t;
  330. typedef enum{
  331. ULO_RF_Path1_ON_OFF1 = 0xE060,
  332. ULO_RF_Path2_ON_OFF2,
  333. ULO_RF_Path3_ON_OFF3,
  334. ULO_RF_Path4_ON_OFF4,
  335. ULO_Gain_Atten1,
  336. ULO_Gain_Atten2,
  337. ULO_Gain_Atten3,
  338. ULO_Gain_Atten4,
  339. ULO_Gain_Atten_Offset1,
  340. ULO_Gain_Atten_Offset2,
  341. ULO_Gain_Atten_Offset3,
  342. ULO_Gain_Atten_Offset4,
  343. ULO_Level_High_Threshold,
  344. SERIAL_UL_NULL0,
  345. ULO_Level_High_Threshold_default,
  346. ULO_Level,
  347. ULO_Level_High_Alarm1=0xE070,
  348. ULO_Level_High_Alarm2,
  349. ULO_Level_High_Alarm3,
  350. ULO_Level_High_Alarm4,
  351. SERIAL_UL_NULL1,
  352. ULO_ALC_ON_OFF=0xE080,
  353. ULO_ALC_Threshold,
  354. ULO_ALC_Threshold_Default,
  355. ULO_Shutdown_ON_OFF,
  356. ULO_Shutdown_Threshold,
  357. ULO_Shutdown_Threshold_Default,
  358. ULO_Shutdown_Retry_Count,
  359. ULO_ALC_Alarm1,
  360. ULO_ALC_Alarm2,
  361. ULO_ALC_Alarm3,
  362. ULO_ALC_Alarm4,
  363. ULO_Shutdown_Alarm1,
  364. ULO_Shutdown_Alarm2,
  365. ULO_Shutdown_Alarm3,
  366. ULO_Shutdown_Alarm4,
  367. }SERIAL_UL_t;
  368. #define MBIC_HEADER_SIZE 18
  369. #define MBIC_PREAMBLE0 0x16
  370. #define MBIC_PREAMBLE1 0x16
  371. #define MBIC_PREAMBLE2 0x16
  372. #define MBIC_PREAMBLE3 0x16
  373. #define MBIC_SUBUID0 0x00
  374. #define MBIC_SUBUID1 0xF1
  375. #define MBIC_RCODE
  376. #define MBIC_TRID
  377. #define MBIC_SEQNUM
  378. #define MBIC_TTL
  379. #define MBIC_TIME
  380. #define MBIC_ERRRESPONSE 0x00
  381. #define MBIC_CMD
  382. #define MBIC_LENGTH
  383. #define MBIC_CHECKSHUM_INDEX MBIC_HEADER_SIZE - 2 //CheckSUM REMOVE INDEX
  384. #define MBIC_ETX 0x03
  385. #define MBIC_NODE_MU 0x80
  386. enum DATATYPE
  387. {
  388. BLUECELL_SOFTWARERESET = 0,
  389. ATT_DL1_PATH = 0x12,
  390. ATT_UL1_PATH = 0x16,
  391. ATT_SelfTest1 = 0x18,
  392. ATT_DL2_PATH = 0x22,
  393. ATT_UL2_PATH = 0x26,
  394. ATT_SelfTest2 = 0x28,
  395. ATT_DL3_PATH = 0x32,
  396. ATT_UL3_PATH = 0x36,
  397. ATT_SelfTest3 = 0x38,
  398. ATT_DL4_PATH = 0x42,
  399. ATT_UL4_PATH = 0x46,
  400. ATT_SelfTest4 = 0x48,
  401. ALC1_EN = 0x51,
  402. ALC2_EN = 0x52,
  403. ALC3_EN = 0x53,
  404. ALC4_EN = 0x54,
  405. AGC1_EN = 0x61,
  406. AGC2_EN = 0x62,
  407. AGC3_EN = 0x63,
  408. AGC4_EN = 0x64,
  409. ATT_TableSet = 0x70,
  410. ATT_TableGet = 0x71,
  411. Bluecell_StatusReq = 0x77,
  412. Bluecell_StatusSave = 0x78,
  413. Bluecell_DL1_USER = 0x80,
  414. Bluecell_DL2_USER = 0x81,
  415. Bluecell_DL3_USER = 0x82,
  416. Bluecell_DL4_USER = 0x83,
  417. Bluecell_UL1_USER = 0x84,
  418. Bluecell_UL2_USER = 0x85,
  419. Bluecell_UL3_USER = 0x86,
  420. Bluecell_UL4_USER = 0x87,
  421. Bluecell_TEMP_USER = 0x88,
  422. Bluecell_DLI_AGC_ON_OFF,
  423. Bluecell_ULO_ALC_ON_OFF,
  424. Bluecell_DLI_AGC_Threshold,
  425. Bluecell_DLI_AGC_Threshold_Default,
  426. Bluecell_DLI_Shutdown_ON_OFF,
  427. Bluecell_DLI_Shutdown_Threshold,
  428. Bluecell_DLI_Shutdown_Threshold_Default,
  429. Bluecell_DLI_Shutdown_Count,
  430. Bluecell_DLI_Level_High_Threshold ,
  431. Bluecell_DLI_Level_Low_Threshold ,
  432. Bluecell_DLI_Level_High_Low_Threshold_default ,
  433. Bluecell_LED_TEST ,
  434. Bluecell_Temperature_Offset ,
  435. Bluecell_Temp_High_Threshold ,
  436. Bluecell_Temp_High_Threshold_Default ,
  437. Bluecell_ULO_Level_High_Threshold ,
  438. Bluecell_ULO_Level_High_Threshold_default ,
  439. Bluecell_ULO_ALC_Threshold ,
  440. Bluecell_ULO_ALC_Threshold_Default ,
  441. Bluecell_ULO_Shutdown_ON_OFF ,
  442. Bluecell_ULO_Shutdown_Threshold ,
  443. Bluecell_ULO_Shutdown_Threshold_Default ,
  444. Bluecell_ULO_Shutdown_Retry_Count ,
  445. Bluecell_Alarm_Mask,
  446. Bluecell_ATT_DL1,
  447. Bluecell_ATT_DL2,
  448. Bluecell_ATT_DL3,
  449. Bluecell_ATT_DL4,
  450. Bluecell_ATT_UL1,
  451. Bluecell_ATT_UL2,
  452. Bluecell_ATT_UL3,
  453. Bluecell_ATT_UL4,
  454. Bluecell_ATT_DL1_USER,
  455. Bluecell_ATT_DL2_USER,
  456. Bluecell_ATT_DL3_USER,
  457. Bluecell_ATT_DL4_USER,
  458. Bluecell_ATT_UL1_USER,
  459. Bluecell_ATT_UL2_USER,
  460. Bluecell_ATT_UL3_USER,
  461. Bluecell_ATT_UL4_USER,
  462. };
  463. typedef enum{
  464. DLI_P1_Level_Table_Number = 0x00,
  465. DLI_P2_Level_Table_Number = 0x01,
  466. DLI_P3_Level_Table_Number = 0x02,
  467. DLI_P4_Level_Table_Number = 0x03,
  468. ULO_P1_Level_Table_Number = 0x10,
  469. ULO_P2_Level_Table_Number = 0x11,
  470. ULO_P3_Level_Table_Number = 0x12,
  471. ULO_P4_Level_Table_Number = 0x13,
  472. DLI_P1_ATT_Temp_guarantee_Table_Number = 0x20,
  473. DLI_P2_ATT_Temp_guarantee_Table_Number = 0x21,
  474. DLI_P3_ATT_Temp_guarantee_Table_Number = 0x22,
  475. DLI_P4_ATT_Temp_guarantee_Table_Number = 0x23,
  476. ULO_P1_ATT_Temp_guarantee_Table_Number = 0x30,
  477. ULO_P2_ATT_Temp_guarantee_Table_Number = 0x31,
  478. ULO_P3_ATT_Temp_guarantee_Table_Number = 0x32,
  479. ULO_P4_ATT_Temp_guarantee_Table_Number = 0x33,
  480. DLI_P1_ATT_Accuracy_Table_Number = 0x40,
  481. DLI_P2_ATT_Accuracy_Table_Number = 0x41,
  482. DLI_P3_ATT_Accuracy_Table_Number = 0x42,
  483. DLI_P4_ATT_Accuracy_Table_Number = 0x43,
  484. ULO_P1_ATT_Accuracy_Table_Number = 0x50,
  485. ULO_P2_ATT_Accuracy_Table_Number = 0x51,
  486. ULO_P3_ATT_Accuracy_Table_Number = 0x52,
  487. ULO_P4_ATT_Accuracy_Table_Number = 0x53,
  488. }MBIC_Table_Number;
  489. #define UNIT_TYPE_MBIC 0x01
  490. /*FLAG BIT START */
  491. #define ENVIRONMENT_TEMPHIGH 0x80
  492. #define ALARM_DLI_P4_LEVEL_LOW 0x80
  493. #define ALARM_DLI_P3_LEVEL_LOW 0x40
  494. #define ALARM_DLI_P2_LEVEL_LOW 0x20
  495. #define ALARM_DLI_P1_LEVEL_LOW 0x10
  496. #define ALARM_DLI_P4_LEVEL_HIGH 0x08
  497. #define ALARM_DLI_P3_LEVEL_HIGH 0x04
  498. #define ALARM_DLI_P2_LEVEL_HIGH 0x02
  499. #define ALARM_DLI_P1_LEVEL_HIGH 0x01
  500. #define ALARM_AGC_P4 0x80
  501. #define ALARM_AGC_P3 0x40
  502. #define ALARM_AGC_P2 0x20
  503. #define ALARM_AGC_P1 0x10
  504. #define ALARM_DLI_SHUTDOWN_P4 0x08
  505. #define ALARM_DLI_SHUTDOWN_P3 0x04
  506. #define ALARM_DLI_SHUTDOWN_P2 0x02
  507. #define ALARM_DLI_SHUTDOWN_P1 0x01
  508. #define ALARM_ULO_P4_LEVEL_HIGH 0x08
  509. #define ALARM_ULO_P3_LEVEL_HIGH 0x04
  510. #define ALARM_ULO_P2_LEVEL_HIGH 0x02
  511. #define ALARM_ULO_P1_LEVEL_HIGH 0x01
  512. #define ALARM_ALC_P4 0x80
  513. #define ALARM_ALC_P3 0x40
  514. #define ALARM_ALC_P2 0x20
  515. #define ALARM_ALC_P1 0x10
  516. #define ALARM_ULO_SHUTDOWN_P4 0x08
  517. #define ALARM_ULO_SHUTDOWN_P3 0x04
  518. #define ALARM_ULO_SHUTDOWN_P2 0x02
  519. #define ALARM_ULO_SHUTDOWN_P1 0x01
  520. /*FLAG BIT END*/
  521. #define MBIC_DLI_AGC_Threshold_Default_H 0xFF
  522. #define MBIC_DLI_AGC_Threshold_Default_L 0xF6
  523. #define MBIC_DLI_Shutdown_Threshold_Default_H 0xFF
  524. #define MBIC_DLI_Shutdown_Threshold_Default_L 0xFF
  525. #define MBIC_DLI_Level_High_Threshold_default_H 0x00
  526. #define MBIC_DLI_Level_High_Threshold_default_L 0x07
  527. #define MBIC_DLI_Level_Low_Threshold_default_H 0xFF
  528. #define MBIC_DLI_Level_Low_Threshold_default_L 0xD5
  529. #define MBIC_ULO_Level_High_Threshold_Default_H 0xFF
  530. #define MBIC_ULO_Level_High_Threshold_Default_L 0xEE
  531. #define MBIC_Temp_High_Threshold_Default 0x50
  532. #define MBIC_ULO_ALC_Threshold_Default_H 0xFF
  533. #define MBIC_ULO_ALC_Threshold_Default_L 0xD8
  534. #define MBIC_ULO_Shutdown_Threshold_Default_H 0xFF
  535. #define MBIC_ULO_Shutdown_Threshold_Default_L 0xF0
  536. #define HIDDENATTEN 5 * 10
  537. typedef enum{
  538. ENVIRONMENT = 0,
  539. DL1,
  540. DL2,
  541. UL1,
  542. UL2,
  543. MAX_ALARM_Len,
  544. }AlarmList;
  545. typedef struct{
  546. uint8_t bluecell_User_DL1_H; uint8_t bluecell_User_DL1_L;
  547. uint8_t bluecell_User_DL2_H; uint8_t bluecell_User_DL2_L;
  548. uint8_t bluecell_User_DL3_H; uint8_t bluecell_User_DL3_L;
  549. uint8_t bluecell_User_DL4_H; uint8_t bluecell_User_DL4_L;
  550. uint8_t bluecell_User_UL1_H; uint8_t bluecell_User_UL1_L;
  551. uint8_t bluecell_User_UL2_H; uint8_t bluecell_User_UL2_L;
  552. uint8_t bluecell_User_UL3_H; uint8_t bluecell_User_UL3_L;
  553. uint8_t bluecell_User_UL4_H; uint8_t bluecell_User_UL4_L;
  554. }USER_ATTEN_st;
  555. typedef struct{
  556. uint8_t bluecell_header;
  557. uint8_t bluecell_type;
  558. uint8_t bluecell_length;
  559. uint8_t bluecell_crcindex;
  560. uint8_t Selftest1;
  561. uint8_t Selftest2;
  562. uint8_t Selftest3;
  563. uint8_t Selftest4;
  564. uint8_t ATT_DL1_PATH;
  565. uint8_t ATT_DL2_PATH;
  566. uint8_t ATT_DL3_PATH;
  567. uint8_t ATT_DL4_PATH;
  568. uint8_t ATT_UL1_PATH;
  569. uint8_t ATT_UL2_PATH;
  570. uint8_t ATT_UL3_PATH;
  571. uint8_t ATT_UL4_PATH;
  572. uint8_t ATT_DL1_H;
  573. uint8_t ATT_DL1_L;
  574. uint8_t ATT_DL2_H;
  575. uint8_t ATT_DL2_L;
  576. uint8_t ATT_DL3_H;
  577. uint8_t ATT_DL3_L;
  578. uint8_t ATT_DL4_H;
  579. uint8_t ATT_DL4_L;
  580. uint8_t ATT_UL1_H;
  581. uint8_t ATT_UL1_L;
  582. uint8_t ATT_UL2_H;
  583. uint8_t ATT_UL2_L;
  584. uint8_t ATT_UL3_H;
  585. uint8_t ATT_UL3_L;
  586. uint8_t ATT_UL4_H;
  587. uint8_t ATT_UL4_L;
  588. uint8_t DET_DL1_IN_H;//ADC3 5
  589. uint8_t DET_DL1_IN_L;//ADC3 5
  590. uint8_t DET_DL2_IN_H;//ADC3 6
  591. uint8_t DET_DL2_IN_L;//ADC3 6
  592. uint8_t DET_DL3_IN_H;//ADC3 7
  593. uint8_t DET_DL3_IN_L;//ADC3 7
  594. uint8_t DET_DL4_IN_H;//ADC3 8
  595. uint8_t DET_DL4_IN_L;//ADC3 8
  596. uint8_t DET_UL1_IN_H;//ADC1 4
  597. uint8_t DET_UL1_IN_L;//ADC1 4
  598. uint8_t DET_UL2_IN_H;//ADC1 5
  599. uint8_t DET_UL2_IN_L;//ADC1 5
  600. uint8_t DET_UL3_IN_H;//ADC1 6
  601. uint8_t DET_UL3_IN_L;//ADC1 6
  602. uint8_t DET_UL4_IN_H;//ADC3 4
  603. uint8_t DET_UL4_IN_L;//ADC3 4
  604. uint8_t BLUECELL_RESERVE1;
  605. uint8_t DET_TEMP;
  606. uint8_t DLI_AGC_ON_OFF;
  607. uint8_t ULO_ALC_ON_OFF;
  608. uint8_t ATT_AGC2_ONOFF;
  609. uint8_t ATT_ALC2_ONOFF;
  610. uint8_t ATT_AGC3_ONOFF;
  611. uint8_t ATT_ALC3_ONOFF;
  612. uint8_t ATT_AGC4_ONOFF;
  613. uint8_t ATT_ALC4_ONOFF;
  614. uint8_t ATT_ALC1_MAX_H;
  615. uint8_t ATT_ALC1_MAX_L;
  616. uint8_t ATT_ALC2_MAX_H;
  617. uint8_t ATT_ALC2_MAX_L;
  618. uint8_t ATT_ALC3_MAX_H;
  619. uint8_t ATT_ALC3_MAX_L;
  620. uint8_t ATT_ALC4_MAX_H;
  621. uint8_t ATT_ALC4_MAX_L;
  622. uint8_t ATT_ALC_Threshold_H;
  623. uint8_t ATT_ALC_Threshold_L;
  624. uint8_t ATT_ALC2_MIN_H;
  625. uint8_t ATT_ALC2_MIN_L;
  626. uint8_t ATT_ALC3_MIN_H;
  627. uint8_t ATT_ALC3_MIN_L;
  628. uint8_t ATT_ALC4_MIN_H;
  629. uint8_t ATT_ALC4_MIN_L;
  630. uint8_t bluecell_User_DL1_H;
  631. uint8_t bluecell_User_DL1_L;
  632. uint8_t bluecell_User_DL2_H;
  633. uint8_t bluecell_User_DL2_L;
  634. uint8_t bluecell_User_DL3_H;
  635. uint8_t bluecell_User_DL3_L;
  636. uint8_t bluecell_User_DL4_H;
  637. uint8_t bluecell_User_DL4_L;
  638. uint8_t bluecell_User_UL1_H;
  639. uint8_t bluecell_User_UL1_L;
  640. uint8_t bluecell_User_UL2_H;
  641. uint8_t bluecell_User_UL2_L;
  642. uint8_t bluecell_User_UL3_H;
  643. uint8_t bluecell_User_UL3_L;
  644. uint8_t bluecell_User_UL4_H;
  645. uint8_t bluecell_User_UL4_L;
  646. uint8_t bluecell_User_TEMP_H;
  647. uint8_t bluecell_User_TEMP_L;
  648. int8_t bluecell_User_TEMP_OFFSET;
  649. int8_t Temp_High_Threshold;
  650. int8_t Temp_High_Threshold_Default;
  651. uint8_t DLI_Level_High_Threshold_H;
  652. uint8_t DLI_Level_High_Threshold_L;
  653. uint8_t DLI_Level_Low_Threshold_H;
  654. uint8_t DLI_Level_Low_Threshold_L;
  655. uint8_t DLI_Level_High_Low_Threshold_default;
  656. uint8_t ALARM_TEMP_HIGH; //bit
  657. uint8_t ALARM_DLI_Level;
  658. uint8_t ALARM_DLI_AGC_SHTUTDOWN;
  659. uint8_t ALARM_DLI_AGC_Alarm;
  660. uint8_t ALARM_ULO_ALC_Alarm;
  661. uint8_t ALARM_ULO_Level;
  662. uint8_t ALARM_ULO_ALC_SHTUTDOWN;
  663. uint8_t ALARM_MASK1;
  664. uint8_t ALARM_TESTMODE;
  665. uint8_t ALARM_Test_Dummy1;
  666. uint8_t ALARM_Test_Dummy2;
  667. uint8_t ALARM_Test_Dummy3;
  668. uint8_t CPUVERSION1;
  669. uint8_t CPUVERSION2;
  670. uint8_t CPUVERSION3;
  671. uint8_t CPU_Current_Bank;
  672. uint8_t CPU_Bank_Select;//Reboot_by;
  673. uint8_t CPU_Bank1_Image_Version1;
  674. uint8_t CPU_Bank1_Image_Version2;
  675. uint8_t CPU_Bank1_Image_Version3;
  676. uint8_t CPU_Bank1_Image_BuildTime1;
  677. uint8_t CPU_Bank1_Image_BuildTime2;
  678. uint8_t CPU_Bank1_Image_BuildTime3;
  679. uint8_t CPU_Bank1_Image_BuildTime4;
  680. uint8_t CPU_Bank1_Image_BuildTime5;
  681. uint8_t CPU_Bank1_Image_BuildTime6;
  682. uint8_t CPU_Bank1_Image_Name[32];
  683. uint8_t CPU_Bank2_Image_Version1;
  684. uint8_t CPU_Bank2_Image_Version2;
  685. uint8_t CPU_Bank2_Image_Version3;
  686. uint8_t CPU_Bank2_Image_BuildTime1;
  687. uint8_t CPU_Bank2_Image_BuildTime2;
  688. uint8_t CPU_Bank2_Image_BuildTime3;
  689. uint8_t CPU_Bank2_Image_BuildTime4;
  690. uint8_t CPU_Bank2_Image_BuildTime5;
  691. uint8_t CPU_Bank2_Image_BuildTime6;
  692. uint8_t CPU_Bank2_Image_Name[32];
  693. uint8_t S_W_Reset;
  694. uint8_t Factory_Set_Initialization;
  695. uint8_t Temp_High_Alarm;
  696. uint8_t LED_TEST;
  697. uint8_t NODE;
  698. uint8_t Type;
  699. uint8_t PCB_Version[2];
  700. uint8_t Serial_Number[20]; // INDEX : 20
  701. uint8_t Manufacture;
  702. uint8_t Manufacture_Date[3];
  703. uint8_t Freq_ID;
  704. uint8_t Carrier_ID;
  705. uint8_t Carrier_ON_OFF;
  706. uint8_t DLI_Level_High_Alarm1;
  707. uint8_t DLI_Level_High_Alarm2;
  708. uint8_t DLI_Level_High_Alarm3;
  709. uint8_t DLI_Level_High_Alarm4;
  710. uint8_t DLI_Level_Low_Alarm1;
  711. uint8_t DLI_Level_Low_Alarm2;
  712. uint8_t DLI_Level_Low_Alarm3;
  713. uint8_t DLI_Level_Low_Alarm4;
  714. uint8_t DLI_FRBT_Atten1_H;
  715. uint8_t DLI_FRBT_Atten1_L;
  716. uint8_t DLI_FRBT_Atten2_H;
  717. uint8_t DLI_FRBT_Atten2_L;
  718. uint8_t DLI_FRBT_Atten3_H;
  719. uint8_t DLI_FRBT_Atten3_L;
  720. uint8_t DLI_FRBT_Atten4_H;
  721. uint8_t DLI_FRBT_Atten4_L;
  722. uint8_t DLI_FRBT_D_Day;
  723. uint8_t DLI_FRBT_Status;
  724. uint8_t DLI_AGC_Threshold_H;
  725. uint8_t DLI_AGC_Threshold_L;
  726. uint8_t DLI_AGC_Threshold_default;
  727. uint8_t DLI_Shutdown_ON_OFF;
  728. uint8_t DLI_Shutdown_Threshold_H;
  729. uint8_t DLI_Shutdown_Threshold_L;
  730. uint8_t DLI_Shutdown_Threshold_Default;
  731. uint8_t DLI_Shutdown_Retry_Count1;
  732. uint8_t DLI_Shutdown_Retry_Count2;
  733. uint8_t DLI_Shutdown_Retry_Count3;
  734. uint8_t DLI_Shutdown_Retry_Count4;
  735. uint8_t DLI_AGC_Alarm1;
  736. uint8_t DLI_AGC_Alarm2;
  737. uint8_t DLI_AGC_Alarm3;
  738. uint8_t DLI_AGC_Alarm4;
  739. uint8_t DLI_Shutdown_Alarm1;
  740. uint8_t DLI_Shutdown_Alarm2;
  741. uint8_t DLI_Shutdown_Alarm3;
  742. uint8_t DLI_Shutdown_Alarm4;
  743. uint8_t ULO_Level_High_Threshold_H;
  744. uint8_t ULO_Level_High_Threshold_L;
  745. uint8_t ULO_Level_High_Threshold_default;
  746. uint8_t ULO_Level1_H;
  747. uint8_t ULO_Level1_L;
  748. uint8_t ULO_Level2_H;
  749. uint8_t ULO_Level2_L;
  750. uint8_t ULO_Level3_H;
  751. uint8_t ULO_Level3_L;
  752. uint8_t ULO_Level4_H;
  753. uint8_t ULO_Level4_L;
  754. uint8_t DLI_Level1_H;
  755. uint8_t DLI_Level1_L;
  756. uint8_t DLI_Level2_H;
  757. uint8_t DLI_Level2_L;
  758. uint8_t DLI_Level3_H;
  759. uint8_t DLI_Level3_L;
  760. uint8_t DLI_Level4_H;
  761. uint8_t DLI_Level4_L;
  762. uint8_t ULO_Level_High_Alarm1;
  763. uint8_t ULO_Level_High_Alarm2;
  764. uint8_t ULO_Level_High_Alarm3;
  765. uint8_t ULO_Level_High_Alarm4;
  766. uint8_t ULO_ALC_Threshold_Default;
  767. uint8_t ULO_Shutdown_ON_OFF;
  768. uint8_t ULO_Shutdown_Threshold_H;
  769. uint8_t ULO_Shutdown_Threshold_L;
  770. uint8_t ULO_Shutdown_Threshold_Default;
  771. uint8_t ULO_Shutdown_Retry_Count1;
  772. uint8_t ULO_Shutdown_Retry_Count2;
  773. uint8_t ULO_Shutdown_Retry_Count3;
  774. uint8_t ULO_Shutdown_Retry_Count4;
  775. uint8_t ULO_ALC_Alarm1;
  776. uint8_t ULO_ALC_Alarm2;
  777. uint8_t ULO_ALC_Alarm3;
  778. uint8_t ULO_ALC_Alarm4;
  779. uint8_t ULO_Shutdown_Alarm1;
  780. uint8_t ULO_Shutdown_Alarm2;
  781. uint8_t ULO_Shutdown_Alarm3;
  782. uint8_t ULO_Shutdown_Alarm4;
  783. uint8_t Reserve0;
  784. uint8_t Reserve1;
  785. uint8_t Reserve2;
  786. uint8_t Reserve3;
  787. uint8_t Reserve4;
  788. uint8_t Reserve5;
  789. uint8_t Reserve6;
  790. uint8_t bluecell_crc;
  791. uint8_t bluecell_etx;
  792. }BLUESTATUS_st;
  793. typedef struct{
  794. uint8_t Table_0_0_dBm;
  795. uint8_t Table_0_5_dBm;
  796. uint8_t Table_1_0_dBm;
  797. uint8_t Table_1_5_dBm;
  798. uint8_t Table_2_0_dBm;
  799. uint8_t Table_2_5_dBm;
  800. uint8_t Table_3_0_dBm;
  801. uint8_t Table_3_5_dBm;
  802. uint8_t Table_4_0_dBm;
  803. uint8_t Table_4_5_dBm;
  804. uint8_t Table_5_0_dBm;
  805. uint8_t Table_5_5_dBm;
  806. uint8_t Table_6_0_dBm;
  807. uint8_t Table_6_5_dBm;
  808. uint8_t Table_7_0_dBm;
  809. uint8_t Table_7_5_dBm;
  810. uint8_t Table_8_0_dBm;
  811. uint8_t Table_8_5_dBm;
  812. uint8_t Table_9_0_dBm;
  813. uint8_t Table_9_5_dBm;
  814. uint8_t Table_10_0_dBm;
  815. uint8_t Table_10_5_dBm;
  816. uint8_t Table_11_0_dBm;
  817. uint8_t Table_11_5_dBm;
  818. uint8_t Table_12_0_dBm;
  819. uint8_t Table_12_5_dBm;
  820. uint8_t Table_13_0_dBm;
  821. uint8_t Table_13_5_dBm;
  822. uint8_t Table_14_0_dBm;
  823. uint8_t Table_14_5_dBm;
  824. uint8_t Table_15_0_dBm;
  825. uint8_t Table_15_5_dBm;
  826. uint8_t Table_16_0_dBm;
  827. uint8_t Table_16_5_dBm;
  828. uint8_t Table_17_0_dBm;
  829. uint8_t Table_17_5_dBm;
  830. uint8_t Table_18_0_dBm;
  831. uint8_t Table_18_5_dBm;
  832. uint8_t Table_19_0_dBm;
  833. uint8_t Table_19_5_dBm;
  834. uint8_t Table_20_0_dBm;
  835. uint8_t Table_20_5_dBm;
  836. uint8_t Table_21_0_dBm;
  837. uint8_t Table_21_5_dBm;
  838. uint8_t Table_22_0_dBm;
  839. uint8_t Table_22_5_dBm;
  840. uint8_t Table_23_0_dBm;
  841. uint8_t Table_23_5_dBm;
  842. uint8_t Table_24_0_dBm;
  843. uint8_t Table_24_5_dBm;
  844. uint8_t Table_25_0_dBm;
  845. uint8_t Table_25_5_dBm;
  846. uint8_t Table_26_0_dBm;
  847. uint8_t Table_26_5_dBm;
  848. uint8_t Table_27_0_dBm;
  849. uint8_t Table_27_5_dBm;
  850. uint8_t Table_28_0_dBm;
  851. uint8_t Table_28_5_dBm;
  852. uint8_t Table_29_0_dBm;
  853. uint8_t Table_29_5_dBm;
  854. uint8_t Table_30_0_dBm;
  855. uint8_t Table_30_5_dBm;
  856. uint8_t Table_31_0_dBm;
  857. uint8_t Table_31_5_dBm;
  858. }ATT_TABLE_st;
  859. typedef struct{
  860. uint8_t Table_Det5_dBm_H ;
  861. uint8_t Table_Det5_dBm_L ;
  862. uint8_t Table_Det4_dBm_H ;
  863. uint8_t Table_Det4_dBm_L ;
  864. uint8_t Table_Det3_dBm_H ;
  865. uint8_t Table_Det3_dBm_L ;
  866. uint8_t Table_Det2_dBm_H ;
  867. uint8_t Table_Det2_dBm_L ;
  868. uint8_t Table_Det1_dBm_H ;
  869. uint8_t Table_Det1_dBm_L ;
  870. uint8_t Table_Det0_dBm_H ;
  871. uint8_t Table_Det0_dBm_L ;
  872. uint8_t Table_Det_1_dBm_H ;
  873. uint8_t Table_Det_1_dBm_L ;
  874. uint8_t Table_Det_2_dBm_H ;
  875. uint8_t Table_Det_2_dBm_L ;
  876. uint8_t Table_Det_3_dBm_H ;
  877. uint8_t Table_Det_3_dBm_L ;
  878. uint8_t Table_Det_4_dBm_H ;
  879. uint8_t Table_Det_4_dBm_L ;
  880. uint8_t Table_Det_5_dBm_H ;
  881. uint8_t Table_Det_5_dBm_L ;
  882. uint8_t Table_Det_6_dBm_H ;
  883. uint8_t Table_Det_6_dBm_L ;
  884. uint8_t Table_Det_7_dBm_H ;
  885. uint8_t Table_Det_7_dBm_L ;
  886. uint8_t Table_Det_8_dBm_H ;
  887. uint8_t Table_Det_8_dBm_L ;
  888. uint8_t Table_Det_9_dBm_H ;
  889. uint8_t Table_Det_9_dBm_L ;
  890. uint8_t Table_Det_10_dBm_H ;
  891. uint8_t Table_Det_10_dBm_L ;
  892. uint8_t Table_Det_11_dBm_H ;
  893. uint8_t Table_Det_11_dBm_L ;
  894. uint8_t Table_Det_12_dBm_H ;
  895. uint8_t Table_Det_12_dBm_L ;
  896. uint8_t Table_Det_13_dBm_H ;
  897. uint8_t Table_Det_13_dBm_L ;
  898. uint8_t Table_Det_14_dBm_H ;
  899. uint8_t Table_Det_14_dBm_L ;
  900. uint8_t Table_Det_15_dBm_H ;
  901. uint8_t Table_Det_15_dBm_L ;
  902. uint8_t Table_Det_16_dBm_H ;
  903. uint8_t Table_Det_16_dBm_L ;
  904. uint8_t Table_Det_17_dBm_H ;
  905. uint8_t Table_Det_17_dBm_L ;
  906. uint8_t Table_Det_18_dBm_H ;
  907. uint8_t Table_Det_18_dBm_L ;
  908. uint8_t Table_Det_19_dBm_H ;
  909. uint8_t Table_Det_19_dBm_L ;
  910. uint8_t Table_Det_20_dBm_H ;
  911. uint8_t Table_Det_20_dBm_L ;
  912. uint8_t Table_Det_21_dBm_H ;
  913. uint8_t Table_Det_21_dBm_L ;
  914. uint8_t Table_Det_22_dBm_H ;
  915. uint8_t Table_Det_22_dBm_L ;
  916. uint8_t Table_Det_23_dBm_H ;
  917. uint8_t Table_Det_23_dBm_L ;
  918. uint8_t Table_Det_24_dBm_H ;
  919. uint8_t Table_Det_24_dBm_L ;
  920. uint8_t Table_Det_25_dBm_H ;
  921. uint8_t Table_Det_25_dBm_L ;
  922. }DET_TABLEDL_st;
  923. typedef struct{
  924. uint8_t Table_Det_15_dBm_H ;
  925. uint8_t Table_Det_15_dBm_L ;
  926. uint8_t Table_Det_16_dBm_H ;
  927. uint8_t Table_Det_16_dBm_L ;
  928. uint8_t Table_Det_17_dBm_H ;
  929. uint8_t Table_Det_17_dBm_L ;
  930. uint8_t Table_Det_18_dBm_H ;
  931. uint8_t Table_Det_18_dBm_L ;
  932. uint8_t Table_Det_19_dBm_H ;
  933. uint8_t Table_Det_19_dBm_L ;
  934. uint8_t Table_Det_20_dBm_H ;//1.8
  935. uint8_t Table_Det_20_dBm_L ;//1.6
  936. uint8_t Table_Det_21_dBm_H ;//1.4
  937. uint8_t Table_Det_21_dBm_L ;
  938. uint8_t Table_Det_22_dBm_H ;
  939. uint8_t Table_Det_22_dBm_L ;
  940. uint8_t Table_Det_23_dBm_H ;
  941. uint8_t Table_Det_23_dBm_L ;
  942. uint8_t Table_Det_24_dBm_H ;
  943. uint8_t Table_Det_24_dBm_L ;
  944. uint8_t Table_Det_25_dBm_H ;
  945. uint8_t Table_Det_25_dBm_L ;
  946. uint8_t Table_Det_26_dBm_H ;
  947. uint8_t Table_Det_26_dBm_L ;
  948. uint8_t Table_Det_27_dBm_H ;
  949. uint8_t Table_Det_27_dBm_L ;
  950. uint8_t Table_Det_28_dBm_H ;
  951. uint8_t Table_Det_28_dBm_L ;
  952. uint8_t Table_Det_29_dBm_H ;
  953. uint8_t Table_Det_29_dBm_L ;
  954. uint8_t Table_Det_30_dBm_H ;
  955. uint8_t Table_Det_30_dBm_L ;
  956. uint8_t Table_Det_31_dBm_H ;
  957. uint8_t Table_Det_31_dBm_L ;
  958. uint8_t Table_Det_32_dBm_H ;
  959. uint8_t Table_Det_32_dBm_L ;
  960. uint8_t Table_Det_33_dBm_H ;
  961. uint8_t Table_Det_33_dBm_L ;
  962. uint8_t Table_Det_34_dBm_H ;
  963. uint8_t Table_Det_34_dBm_L ;
  964. uint8_t Table_Det_35_dBm_H ;
  965. uint8_t Table_Det_35_dBm_L ;
  966. uint8_t Table_Det_36_dBm_H ;
  967. uint8_t Table_Det_36_dBm_L ;
  968. uint8_t Table_Det_37_dBm_H ;
  969. uint8_t Table_Det_37_dBm_L ;
  970. uint8_t Table_Det_38_dBm_H ;
  971. uint8_t Table_Det_38_dBm_L ;
  972. uint8_t Table_Det_39_dBm_H ;
  973. uint8_t Table_Det_39_dBm_L ;
  974. uint8_t Table_Det_40_dBm_H ;
  975. uint8_t Table_Det_40_dBm_L ;
  976. uint8_t Table_Det_41_dBm_H ;
  977. uint8_t Table_Det_41_dBm_L ;
  978. uint8_t Table_Det_42_dBm_H ;
  979. uint8_t Table_Det_42_dBm_L ;
  980. uint8_t Table_Det_43_dBm_H ;
  981. uint8_t Table_Det_43_dBm_L ;
  982. uint8_t Table_Det_44_dBm_H ;
  983. uint8_t Table_Det_44_dBm_L ;
  984. uint8_t Table_Det_45_dBm_H ;
  985. uint8_t Table_Det_45_dBm_L ;
  986. uint8_t Table_Det_46_dBm_H ;
  987. uint8_t Table_Det_46_dBm_L ;
  988. uint8_t Table_Det_47_dBm_H ;
  989. uint8_t Table_Det_47_dBm_L ;
  990. uint8_t Table_Det_48_dBm_H ;
  991. uint8_t Table_Det_48_dBm_L ;
  992. uint8_t Table_Det_49_dBm_H ;
  993. uint8_t Table_Det_49_dBm_L ;
  994. uint8_t Table_Det_50_dBm_H ;
  995. uint8_t Table_Det_50_dBm_L ;
  996. uint8_t Table_Det_51_dBm_H ;
  997. uint8_t Table_Det_51_dBm_L ;
  998. uint8_t Table_Det_52_dBm_H ;
  999. uint8_t Table_Det_52_dBm_L ;
  1000. uint8_t Table_Det_53_dBm_H ;
  1001. uint8_t Table_Det_53_dBm_L ;
  1002. uint8_t Table_Det_54_dBm_H ;
  1003. uint8_t Table_Det_54_dBm_L ;
  1004. uint8_t Table_Det_55_dBm_H ;
  1005. uint8_t Table_Det_55_dBm_L ;
  1006. uint8_t Table_Det_56_dBm_H ;
  1007. uint8_t Table_Det_56_dBm_L ;
  1008. uint8_t Table_Det_57_dBm_H ;
  1009. uint8_t Table_Det_57_dBm_L ;
  1010. uint8_t Table_Det_58_dBm_H ;
  1011. uint8_t Table_Det_58_dBm_L ;
  1012. uint8_t Table_Det_59_dBm_H ;
  1013. uint8_t Table_Det_59_dBm_L ;
  1014. uint8_t Table_Det_60_dBm_H ;
  1015. uint8_t Table_Det_60_dBm_L ;
  1016. }DET_TABLEUL_st;
  1017. typedef struct{
  1018. uint8_t Table_10_Temp_H; uint8_t Table_10_Temp_L;
  1019. uint8_t Table_15_Temp_H; uint8_t Table_15_Temp_L;
  1020. uint8_t Table_20_Temp_H; uint8_t Table_20_Temp_L;
  1021. uint8_t Table_25_Temp_H; uint8_t Table_25_Temp_L;
  1022. uint8_t Table_30_Temp_H; uint8_t Table_30_Temp_L;
  1023. uint8_t Table_35_Temp_H; uint8_t Table_35_Temp_L;
  1024. uint8_t Table_40_Temp_H; uint8_t Table_40_Temp_L;
  1025. uint8_t Table_45_Temp_H; uint8_t Table_45_Temp_L;
  1026. uint8_t Table_50_Temp_H; uint8_t Table_50_Temp_L;
  1027. uint8_t Table_55_Temp_H; uint8_t Table_55_Temp_L;
  1028. }TEMP_TABLE_st;
  1029. typedef enum{
  1030. Bluecell_DET_UL1_ADC_INDEX_H = 0,
  1031. Bluecell_DET_UL1_ADC_INDEX_L,
  1032. Bluecell_DET_UL2_ADC_INDEX_H,
  1033. Bluecell_DET_UL2_ADC_INDEX_L,
  1034. Bluecell_DET_UL3_ADC_INDEX_H,
  1035. Bluecell_DET_UL3_ADC_INDEX_L,
  1036. Bluecell_RFU_TEMP_ADC_INDEX_H,
  1037. Bluecell_RFU_TEMP_ADC_INDEX_L,
  1038. Bluecell_ADC1_MaxLength,
  1039. }Bluecell_ADC1_Index;
  1040. typedef enum{
  1041. Bluecell_DET_UL4_ADC_INDEX_H = Bluecell_ADC1_MaxLength,
  1042. Bluecell_DET_UL4_ADC_INDEX_L,
  1043. Bluecell_DET_DL1_ADC_INDEX_H,
  1044. Bluecell_DET_DL1_ADC_INDEX_L,
  1045. Bluecell_DET_DL2_ADC_INDEX_H,
  1046. Bluecell_DET_DL2_ADC_INDEX_L,
  1047. Bluecell_DET_DL3_ADC_INDEX_H,
  1048. Bluecell_DET_DL3_ADC_INDEX_L,
  1049. Bluecell_DET_DL4_ADC_INDEX_H,
  1050. Bluecell_DET_DL4_ADC_INDEX_L,
  1051. Bluecell_ADC3_MaxLength,
  1052. }Bluecell_ADC3_Index;
  1053. #define ADC1_EA Bluecell_ADC1_MaxLength /2
  1054. #define ADC3_EA Bluecell_ADC3_MaxLength /2
  1055. extern ATT_TABLE_st Att_DL1;
  1056. extern ATT_TABLE_st Att_DL2;
  1057. extern ATT_TABLE_st Att_DL3;
  1058. extern ATT_TABLE_st Att_DL4;
  1059. extern ATT_TABLE_st Att_UL1;
  1060. extern ATT_TABLE_st Att_UL2;
  1061. extern ATT_TABLE_st Att_UL3;
  1062. extern ATT_TABLE_st Att_UL4;
  1063. extern DET_TABLEDL_st Det_DL1;
  1064. extern DET_TABLEDL_st Det_DL2;
  1065. extern DET_TABLEDL_st Det_DL3;
  1066. extern DET_TABLEDL_st Det_DL4;
  1067. extern DET_TABLEUL_st Det_UL1;
  1068. extern DET_TABLEUL_st Det_UL2;
  1069. extern DET_TABLEUL_st Det_UL3;
  1070. extern DET_TABLEUL_st Det_UL4;
  1071. extern TEMP_TABLE_st Temp_DL1;
  1072. extern TEMP_TABLE_st Temp_DL2;
  1073. extern TEMP_TABLE_st Temp_DL3;
  1074. extern TEMP_TABLE_st Temp_DL4;
  1075. extern TEMP_TABLE_st Temp_UL1;
  1076. extern TEMP_TABLE_st Temp_UL2;
  1077. extern TEMP_TABLE_st Temp_UL3;
  1078. extern TEMP_TABLE_st Temp_UL4;
  1079. extern BLUESTATUS_st bluecell_Currdatastatus;
  1080. extern volatile uint32_t ALCTimerCnt;
  1081. extern volatile uint32_t AGCTimerCnt;
  1082. extern void Bluecell_DataInit();
  1083. extern void ALC_Function();
  1084. extern void AGC_Function();
  1085. #endif /* BLUECELL_OPERATE_H_ */