STM32F103_ATTEN_PLL_Zig.list 339 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 0000363c 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000140 08003820 08003820 00013820 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08003960 08003960 00013960 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08003964 08003964 00013964 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 00000280 20000000 08003968 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00000fc8 20000280 08003be8 00020280 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 20001248 08003be8 00021248 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 00020280 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0001f1d2 00000000 00000000 000202a9 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00003f6e 00000000 00000000 0003f47b 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000b100 00000000 00000000 000433e9 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000d38 00000000 00000000 0004e4f0 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 000014a0 00000000 00000000 0004f228 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 00009071 00000000 00000000 000506c8 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 00004f5a 00000000 00000000 00059739 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 0005e693 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002f08 00000000 00000000 0005e710 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000280 .word 0x20000280
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 08003808 .word 0x08003808
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000284 .word 0x20000284
  66. 8000220: 08003808 .word 0x08003808
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f89e bl 8000394 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f854 bl 8000314 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000218 .word 0x20000218
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f82d bl 80002f0 <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f001 ffea bl 8002274 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 200002f0 .word 0x200002f0
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 200002f0 .word 0x200002f0
  185. 080002cc <HAL_Delay>:
  186. * implementations in user file.
  187. * @param Delay specifies the delay time length, in milliseconds.
  188. * @retval None
  189. */
  190. __weak void HAL_Delay(uint32_t Delay)
  191. {
  192. 80002cc: b538 push {r3, r4, r5, lr}
  193. 80002ce: 4604 mov r4, r0
  194. uint32_t tickstart = HAL_GetTick();
  195. 80002d0: f7ff fff6 bl 80002c0 <HAL_GetTick>
  196. 80002d4: 4605 mov r5, r0
  197. uint32_t wait = Delay;
  198. /* Add a freq to guarantee minimum wait */
  199. if (wait < HAL_MAX_DELAY)
  200. 80002d6: 1c63 adds r3, r4, #1
  201. {
  202. wait += (uint32_t)(uwTickFreq);
  203. 80002d8: bf1e ittt ne
  204. 80002da: 4b04 ldrne r3, [pc, #16] ; (80002ec <HAL_Delay+0x20>)
  205. 80002dc: 781b ldrbne r3, [r3, #0]
  206. 80002de: 18e4 addne r4, r4, r3
  207. }
  208. while ((HAL_GetTick() - tickstart) < wait)
  209. 80002e0: f7ff ffee bl 80002c0 <HAL_GetTick>
  210. 80002e4: 1b40 subs r0, r0, r5
  211. 80002e6: 4284 cmp r4, r0
  212. 80002e8: d8fa bhi.n 80002e0 <HAL_Delay+0x14>
  213. {
  214. }
  215. }
  216. 80002ea: bd38 pop {r3, r4, r5, pc}
  217. 80002ec: 20000000 .word 0x20000000
  218. 080002f0 <HAL_NVIC_SetPriorityGrouping>:
  219. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  220. {
  221. uint32_t reg_value;
  222. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  223. reg_value = SCB->AIRCR; /* read old register configuration */
  224. 80002f0: 4a07 ldr r2, [pc, #28] ; (8000310 <HAL_NVIC_SetPriorityGrouping+0x20>)
  225. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  226. reg_value = (reg_value |
  227. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  228. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  229. 80002f2: 0200 lsls r0, r0, #8
  230. reg_value = SCB->AIRCR; /* read old register configuration */
  231. 80002f4: 68d3 ldr r3, [r2, #12]
  232. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  233. 80002f6: f400 60e0 and.w r0, r0, #1792 ; 0x700
  234. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  235. 80002fa: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  236. 80002fe: 041b lsls r3, r3, #16
  237. 8000300: 0c1b lsrs r3, r3, #16
  238. 8000302: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  239. 8000306: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  240. reg_value = (reg_value |
  241. 800030a: 4303 orrs r3, r0
  242. SCB->AIRCR = reg_value;
  243. 800030c: 60d3 str r3, [r2, #12]
  244. 800030e: 4770 bx lr
  245. 8000310: e000ed00 .word 0xe000ed00
  246. 08000314 <HAL_NVIC_SetPriority>:
  247. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  248. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  249. */
  250. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  251. {
  252. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  253. 8000314: 4b17 ldr r3, [pc, #92] ; (8000374 <HAL_NVIC_SetPriority+0x60>)
  254. * This parameter can be a value between 0 and 15
  255. * A lower priority value indicates a higher priority.
  256. * @retval None
  257. */
  258. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  259. {
  260. 8000316: b530 push {r4, r5, lr}
  261. 8000318: 68dc ldr r4, [r3, #12]
  262. 800031a: f3c4 2402 ubfx r4, r4, #8, #3
  263. {
  264. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  265. uint32_t PreemptPriorityBits;
  266. uint32_t SubPriorityBits;
  267. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  268. 800031e: f1c4 0307 rsb r3, r4, #7
  269. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  270. 8000322: 1d25 adds r5, r4, #4
  271. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  272. 8000324: 2b04 cmp r3, #4
  273. 8000326: bf28 it cs
  274. 8000328: 2304 movcs r3, #4
  275. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  276. 800032a: 2d06 cmp r5, #6
  277. return (
  278. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  279. 800032c: f04f 0501 mov.w r5, #1
  280. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  281. 8000330: bf98 it ls
  282. 8000332: 2400 movls r4, #0
  283. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  284. 8000334: fa05 f303 lsl.w r3, r5, r3
  285. 8000338: f103 33ff add.w r3, r3, #4294967295
  286. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  287. 800033c: bf88 it hi
  288. 800033e: 3c03 subhi r4, #3
  289. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  290. 8000340: 4019 ands r1, r3
  291. 8000342: 40a1 lsls r1, r4
  292. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  293. 8000344: fa05 f404 lsl.w r4, r5, r4
  294. 8000348: 3c01 subs r4, #1
  295. 800034a: 4022 ands r2, r4
  296. if ((int32_t)(IRQn) < 0)
  297. 800034c: 2800 cmp r0, #0
  298. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  299. 800034e: ea42 0201 orr.w r2, r2, r1
  300. 8000352: ea4f 1202 mov.w r2, r2, lsl #4
  301. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  302. 8000356: bfaf iteee ge
  303. 8000358: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  304. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  305. 800035c: 4b06 ldrlt r3, [pc, #24] ; (8000378 <HAL_NVIC_SetPriority+0x64>)
  306. 800035e: f000 000f andlt.w r0, r0, #15
  307. 8000362: b2d2 uxtblt r2, r2
  308. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  309. 8000364: bfa5 ittet ge
  310. 8000366: b2d2 uxtbge r2, r2
  311. 8000368: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  312. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  313. 800036c: 541a strblt r2, [r3, r0]
  314. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  315. 800036e: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  316. 8000372: bd30 pop {r4, r5, pc}
  317. 8000374: e000ed00 .word 0xe000ed00
  318. 8000378: e000ed14 .word 0xe000ed14
  319. 0800037c <HAL_NVIC_EnableIRQ>:
  320. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  321. 800037c: 2301 movs r3, #1
  322. 800037e: 0942 lsrs r2, r0, #5
  323. 8000380: f000 001f and.w r0, r0, #31
  324. 8000384: fa03 f000 lsl.w r0, r3, r0
  325. 8000388: 4b01 ldr r3, [pc, #4] ; (8000390 <HAL_NVIC_EnableIRQ+0x14>)
  326. 800038a: f843 0022 str.w r0, [r3, r2, lsl #2]
  327. 800038e: 4770 bx lr
  328. 8000390: e000e100 .word 0xe000e100
  329. 08000394 <HAL_SYSTICK_Config>:
  330. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  331. must contain a vendor-specific implementation of this function.
  332. */
  333. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  334. {
  335. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  336. 8000394: 3801 subs r0, #1
  337. 8000396: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  338. 800039a: d20a bcs.n 80003b2 <HAL_SYSTICK_Config+0x1e>
  339. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  340. 800039c: 21f0 movs r1, #240 ; 0xf0
  341. {
  342. return (1UL); /* Reload value impossible */
  343. }
  344. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  345. 800039e: 4b06 ldr r3, [pc, #24] ; (80003b8 <HAL_SYSTICK_Config+0x24>)
  346. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  347. 80003a0: 4a06 ldr r2, [pc, #24] ; (80003bc <HAL_SYSTICK_Config+0x28>)
  348. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  349. 80003a2: 6058 str r0, [r3, #4]
  350. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  351. 80003a4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  352. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  353. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  354. 80003a8: 2000 movs r0, #0
  355. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  356. 80003aa: 2207 movs r2, #7
  357. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  358. 80003ac: 6098 str r0, [r3, #8]
  359. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  360. 80003ae: 601a str r2, [r3, #0]
  361. 80003b0: 4770 bx lr
  362. return (1UL); /* Reload value impossible */
  363. 80003b2: 2001 movs r0, #1
  364. * - 1 Function failed.
  365. */
  366. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  367. {
  368. return SysTick_Config(TicksNumb);
  369. }
  370. 80003b4: 4770 bx lr
  371. 80003b6: bf00 nop
  372. 80003b8: e000e010 .word 0xe000e010
  373. 80003bc: e000ed00 .word 0xe000ed00
  374. 080003c0 <HAL_DMA_Init>:
  375. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  376. * the configuration information for the specified DMA Channel.
  377. * @retval HAL status
  378. */
  379. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  380. {
  381. 80003c0: b510 push {r4, lr}
  382. uint32_t tmp = 0U;
  383. /* Check the DMA handle allocation */
  384. if(hdma == NULL)
  385. 80003c2: 2800 cmp r0, #0
  386. 80003c4: d032 beq.n 800042c <HAL_DMA_Init+0x6c>
  387. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  388. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  389. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  390. /* calculation of the channel index */
  391. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  392. 80003c6: 6801 ldr r1, [r0, #0]
  393. 80003c8: 4b19 ldr r3, [pc, #100] ; (8000430 <HAL_DMA_Init+0x70>)
  394. 80003ca: 2414 movs r4, #20
  395. 80003cc: 4299 cmp r1, r3
  396. 80003ce: d825 bhi.n 800041c <HAL_DMA_Init+0x5c>
  397. {
  398. /* DMA1 */
  399. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  400. 80003d0: 4a18 ldr r2, [pc, #96] ; (8000434 <HAL_DMA_Init+0x74>)
  401. hdma->DmaBaseAddress = DMA1;
  402. 80003d2: f2a3 4307 subw r3, r3, #1031 ; 0x407
  403. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  404. 80003d6: 440a add r2, r1
  405. 80003d8: fbb2 f2f4 udiv r2, r2, r4
  406. 80003dc: 0092 lsls r2, r2, #2
  407. 80003de: 6402 str r2, [r0, #64] ; 0x40
  408. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  409. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  410. DMA_CCR_DIR));
  411. /* Prepare the DMA Channel configuration */
  412. tmp |= hdma->Init.Direction |
  413. 80003e0: 6884 ldr r4, [r0, #8]
  414. hdma->DmaBaseAddress = DMA2;
  415. 80003e2: 63c3 str r3, [r0, #60] ; 0x3c
  416. tmp |= hdma->Init.Direction |
  417. 80003e4: 6843 ldr r3, [r0, #4]
  418. tmp = hdma->Instance->CCR;
  419. 80003e6: 680a ldr r2, [r1, #0]
  420. tmp |= hdma->Init.Direction |
  421. 80003e8: 4323 orrs r3, r4
  422. hdma->Init.PeriphInc | hdma->Init.MemInc |
  423. 80003ea: 68c4 ldr r4, [r0, #12]
  424. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  425. 80003ec: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  426. hdma->Init.PeriphInc | hdma->Init.MemInc |
  427. 80003f0: 4323 orrs r3, r4
  428. 80003f2: 6904 ldr r4, [r0, #16]
  429. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  430. 80003f4: f022 0230 bic.w r2, r2, #48 ; 0x30
  431. hdma->Init.PeriphInc | hdma->Init.MemInc |
  432. 80003f8: 4323 orrs r3, r4
  433. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  434. 80003fa: 6944 ldr r4, [r0, #20]
  435. 80003fc: 4323 orrs r3, r4
  436. 80003fe: 6984 ldr r4, [r0, #24]
  437. 8000400: 4323 orrs r3, r4
  438. hdma->Init.Mode | hdma->Init.Priority;
  439. 8000402: 69c4 ldr r4, [r0, #28]
  440. 8000404: 4323 orrs r3, r4
  441. tmp |= hdma->Init.Direction |
  442. 8000406: 4313 orrs r3, r2
  443. /* Write to DMA Channel CR register */
  444. hdma->Instance->CCR = tmp;
  445. 8000408: 600b str r3, [r1, #0]
  446. /* Initialise the error code */
  447. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  448. /* Initialize the DMA state*/
  449. hdma->State = HAL_DMA_STATE_READY;
  450. 800040a: 2201 movs r2, #1
  451. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  452. 800040c: 2300 movs r3, #0
  453. hdma->State = HAL_DMA_STATE_READY;
  454. 800040e: f880 2021 strb.w r2, [r0, #33] ; 0x21
  455. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  456. 8000412: 6383 str r3, [r0, #56] ; 0x38
  457. /* Allocate lock resource and initialize it */
  458. hdma->Lock = HAL_UNLOCKED;
  459. 8000414: f880 3020 strb.w r3, [r0, #32]
  460. return HAL_OK;
  461. 8000418: 4618 mov r0, r3
  462. 800041a: bd10 pop {r4, pc}
  463. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  464. 800041c: 4b06 ldr r3, [pc, #24] ; (8000438 <HAL_DMA_Init+0x78>)
  465. 800041e: 440b add r3, r1
  466. 8000420: fbb3 f3f4 udiv r3, r3, r4
  467. 8000424: 009b lsls r3, r3, #2
  468. 8000426: 6403 str r3, [r0, #64] ; 0x40
  469. hdma->DmaBaseAddress = DMA2;
  470. 8000428: 4b04 ldr r3, [pc, #16] ; (800043c <HAL_DMA_Init+0x7c>)
  471. 800042a: e7d9 b.n 80003e0 <HAL_DMA_Init+0x20>
  472. return HAL_ERROR;
  473. 800042c: 2001 movs r0, #1
  474. }
  475. 800042e: bd10 pop {r4, pc}
  476. 8000430: 40020407 .word 0x40020407
  477. 8000434: bffdfff8 .word 0xbffdfff8
  478. 8000438: bffdfbf8 .word 0xbffdfbf8
  479. 800043c: 40020400 .word 0x40020400
  480. 08000440 <HAL_DMA_Start_IT>:
  481. * @param DstAddress: The destination memory Buffer address
  482. * @param DataLength: The length of data to be transferred from source to destination
  483. * @retval HAL status
  484. */
  485. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  486. {
  487. 8000440: b5f0 push {r4, r5, r6, r7, lr}
  488. /* Check the parameters */
  489. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  490. /* Process locked */
  491. __HAL_LOCK(hdma);
  492. 8000442: f890 4020 ldrb.w r4, [r0, #32]
  493. 8000446: 2c01 cmp r4, #1
  494. 8000448: d035 beq.n 80004b6 <HAL_DMA_Start_IT+0x76>
  495. 800044a: 2401 movs r4, #1
  496. if(HAL_DMA_STATE_READY == hdma->State)
  497. 800044c: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  498. __HAL_LOCK(hdma);
  499. 8000450: f880 4020 strb.w r4, [r0, #32]
  500. if(HAL_DMA_STATE_READY == hdma->State)
  501. 8000454: 42a5 cmp r5, r4
  502. 8000456: f04f 0600 mov.w r6, #0
  503. 800045a: f04f 0402 mov.w r4, #2
  504. 800045e: d128 bne.n 80004b2 <HAL_DMA_Start_IT+0x72>
  505. {
  506. /* Change DMA peripheral state */
  507. hdma->State = HAL_DMA_STATE_BUSY;
  508. 8000460: f880 4021 strb.w r4, [r0, #33] ; 0x21
  509. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  510. /* Disable the peripheral */
  511. __HAL_DMA_DISABLE(hdma);
  512. 8000464: 6804 ldr r4, [r0, #0]
  513. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  514. 8000466: 6386 str r6, [r0, #56] ; 0x38
  515. __HAL_DMA_DISABLE(hdma);
  516. 8000468: 6826 ldr r6, [r4, #0]
  517. * @retval HAL status
  518. */
  519. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  520. {
  521. /* Clear all flags */
  522. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  523. 800046a: 6c07 ldr r7, [r0, #64] ; 0x40
  524. __HAL_DMA_DISABLE(hdma);
  525. 800046c: f026 0601 bic.w r6, r6, #1
  526. 8000470: 6026 str r6, [r4, #0]
  527. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  528. 8000472: 6bc6 ldr r6, [r0, #60] ; 0x3c
  529. 8000474: 40bd lsls r5, r7
  530. 8000476: 6075 str r5, [r6, #4]
  531. /* Configure DMA Channel data length */
  532. hdma->Instance->CNDTR = DataLength;
  533. 8000478: 6063 str r3, [r4, #4]
  534. /* Memory to Peripheral */
  535. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  536. 800047a: 6843 ldr r3, [r0, #4]
  537. 800047c: 6805 ldr r5, [r0, #0]
  538. 800047e: 2b10 cmp r3, #16
  539. if(NULL != hdma->XferHalfCpltCallback)
  540. 8000480: 6ac3 ldr r3, [r0, #44] ; 0x2c
  541. {
  542. /* Configure DMA Channel destination address */
  543. hdma->Instance->CPAR = DstAddress;
  544. 8000482: bf0b itete eq
  545. 8000484: 60a2 streq r2, [r4, #8]
  546. }
  547. /* Peripheral to Memory */
  548. else
  549. {
  550. /* Configure DMA Channel source address */
  551. hdma->Instance->CPAR = SrcAddress;
  552. 8000486: 60a1 strne r1, [r4, #8]
  553. hdma->Instance->CMAR = SrcAddress;
  554. 8000488: 60e1 streq r1, [r4, #12]
  555. /* Configure DMA Channel destination address */
  556. hdma->Instance->CMAR = DstAddress;
  557. 800048a: 60e2 strne r2, [r4, #12]
  558. if(NULL != hdma->XferHalfCpltCallback)
  559. 800048c: b14b cbz r3, 80004a2 <HAL_DMA_Start_IT+0x62>
  560. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  561. 800048e: 6823 ldr r3, [r4, #0]
  562. 8000490: f043 030e orr.w r3, r3, #14
  563. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  564. 8000494: 6023 str r3, [r4, #0]
  565. __HAL_DMA_ENABLE(hdma);
  566. 8000496: 682b ldr r3, [r5, #0]
  567. HAL_StatusTypeDef status = HAL_OK;
  568. 8000498: 2000 movs r0, #0
  569. __HAL_DMA_ENABLE(hdma);
  570. 800049a: f043 0301 orr.w r3, r3, #1
  571. 800049e: 602b str r3, [r5, #0]
  572. 80004a0: bdf0 pop {r4, r5, r6, r7, pc}
  573. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  574. 80004a2: 6823 ldr r3, [r4, #0]
  575. 80004a4: f023 0304 bic.w r3, r3, #4
  576. 80004a8: 6023 str r3, [r4, #0]
  577. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  578. 80004aa: 6823 ldr r3, [r4, #0]
  579. 80004ac: f043 030a orr.w r3, r3, #10
  580. 80004b0: e7f0 b.n 8000494 <HAL_DMA_Start_IT+0x54>
  581. __HAL_UNLOCK(hdma);
  582. 80004b2: f880 6020 strb.w r6, [r0, #32]
  583. __HAL_LOCK(hdma);
  584. 80004b6: 2002 movs r0, #2
  585. }
  586. 80004b8: bdf0 pop {r4, r5, r6, r7, pc}
  587. ...
  588. 080004bc <HAL_DMA_Abort_IT>:
  589. if(HAL_DMA_STATE_BUSY != hdma->State)
  590. 80004bc: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  591. {
  592. 80004c0: b510 push {r4, lr}
  593. if(HAL_DMA_STATE_BUSY != hdma->State)
  594. 80004c2: 2b02 cmp r3, #2
  595. 80004c4: d003 beq.n 80004ce <HAL_DMA_Abort_IT+0x12>
  596. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  597. 80004c6: 2304 movs r3, #4
  598. 80004c8: 6383 str r3, [r0, #56] ; 0x38
  599. status = HAL_ERROR;
  600. 80004ca: 2001 movs r0, #1
  601. 80004cc: bd10 pop {r4, pc}
  602. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  603. 80004ce: 6803 ldr r3, [r0, #0]
  604. 80004d0: 681a ldr r2, [r3, #0]
  605. 80004d2: f022 020e bic.w r2, r2, #14
  606. 80004d6: 601a str r2, [r3, #0]
  607. __HAL_DMA_DISABLE(hdma);
  608. 80004d8: 681a ldr r2, [r3, #0]
  609. 80004da: f022 0201 bic.w r2, r2, #1
  610. 80004de: 601a str r2, [r3, #0]
  611. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  612. 80004e0: 4a29 ldr r2, [pc, #164] ; (8000588 <HAL_DMA_Abort_IT+0xcc>)
  613. 80004e2: 4293 cmp r3, r2
  614. 80004e4: d924 bls.n 8000530 <HAL_DMA_Abort_IT+0x74>
  615. 80004e6: f502 7262 add.w r2, r2, #904 ; 0x388
  616. 80004ea: 4293 cmp r3, r2
  617. 80004ec: d019 beq.n 8000522 <HAL_DMA_Abort_IT+0x66>
  618. 80004ee: 3214 adds r2, #20
  619. 80004f0: 4293 cmp r3, r2
  620. 80004f2: d018 beq.n 8000526 <HAL_DMA_Abort_IT+0x6a>
  621. 80004f4: 3214 adds r2, #20
  622. 80004f6: 4293 cmp r3, r2
  623. 80004f8: d017 beq.n 800052a <HAL_DMA_Abort_IT+0x6e>
  624. 80004fa: 3214 adds r2, #20
  625. 80004fc: 4293 cmp r3, r2
  626. 80004fe: bf0c ite eq
  627. 8000500: f44f 5380 moveq.w r3, #4096 ; 0x1000
  628. 8000504: f44f 3380 movne.w r3, #65536 ; 0x10000
  629. 8000508: 4a20 ldr r2, [pc, #128] ; (800058c <HAL_DMA_Abort_IT+0xd0>)
  630. 800050a: 6053 str r3, [r2, #4]
  631. hdma->State = HAL_DMA_STATE_READY;
  632. 800050c: 2301 movs r3, #1
  633. __HAL_UNLOCK(hdma);
  634. 800050e: 2400 movs r4, #0
  635. hdma->State = HAL_DMA_STATE_READY;
  636. 8000510: f880 3021 strb.w r3, [r0, #33] ; 0x21
  637. if(hdma->XferAbortCallback != NULL)
  638. 8000514: 6b43 ldr r3, [r0, #52] ; 0x34
  639. __HAL_UNLOCK(hdma);
  640. 8000516: f880 4020 strb.w r4, [r0, #32]
  641. if(hdma->XferAbortCallback != NULL)
  642. 800051a: b39b cbz r3, 8000584 <HAL_DMA_Abort_IT+0xc8>
  643. hdma->XferAbortCallback(hdma);
  644. 800051c: 4798 blx r3
  645. HAL_StatusTypeDef status = HAL_OK;
  646. 800051e: 4620 mov r0, r4
  647. 8000520: bd10 pop {r4, pc}
  648. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  649. 8000522: 2301 movs r3, #1
  650. 8000524: e7f0 b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  651. 8000526: 2310 movs r3, #16
  652. 8000528: e7ee b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  653. 800052a: f44f 7380 mov.w r3, #256 ; 0x100
  654. 800052e: e7eb b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  655. 8000530: 4917 ldr r1, [pc, #92] ; (8000590 <HAL_DMA_Abort_IT+0xd4>)
  656. 8000532: 428b cmp r3, r1
  657. 8000534: d016 beq.n 8000564 <HAL_DMA_Abort_IT+0xa8>
  658. 8000536: 3114 adds r1, #20
  659. 8000538: 428b cmp r3, r1
  660. 800053a: d015 beq.n 8000568 <HAL_DMA_Abort_IT+0xac>
  661. 800053c: 3114 adds r1, #20
  662. 800053e: 428b cmp r3, r1
  663. 8000540: d014 beq.n 800056c <HAL_DMA_Abort_IT+0xb0>
  664. 8000542: 3114 adds r1, #20
  665. 8000544: 428b cmp r3, r1
  666. 8000546: d014 beq.n 8000572 <HAL_DMA_Abort_IT+0xb6>
  667. 8000548: 3114 adds r1, #20
  668. 800054a: 428b cmp r3, r1
  669. 800054c: d014 beq.n 8000578 <HAL_DMA_Abort_IT+0xbc>
  670. 800054e: 3114 adds r1, #20
  671. 8000550: 428b cmp r3, r1
  672. 8000552: d014 beq.n 800057e <HAL_DMA_Abort_IT+0xc2>
  673. 8000554: 4293 cmp r3, r2
  674. 8000556: bf14 ite ne
  675. 8000558: f44f 3380 movne.w r3, #65536 ; 0x10000
  676. 800055c: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  677. 8000560: 4a0c ldr r2, [pc, #48] ; (8000594 <HAL_DMA_Abort_IT+0xd8>)
  678. 8000562: e7d2 b.n 800050a <HAL_DMA_Abort_IT+0x4e>
  679. 8000564: 2301 movs r3, #1
  680. 8000566: e7fb b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  681. 8000568: 2310 movs r3, #16
  682. 800056a: e7f9 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  683. 800056c: f44f 7380 mov.w r3, #256 ; 0x100
  684. 8000570: e7f6 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  685. 8000572: f44f 5380 mov.w r3, #4096 ; 0x1000
  686. 8000576: e7f3 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  687. 8000578: f44f 3380 mov.w r3, #65536 ; 0x10000
  688. 800057c: e7f0 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  689. 800057e: f44f 1380 mov.w r3, #1048576 ; 0x100000
  690. 8000582: e7ed b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  691. HAL_StatusTypeDef status = HAL_OK;
  692. 8000584: 4618 mov r0, r3
  693. }
  694. 8000586: bd10 pop {r4, pc}
  695. 8000588: 40020080 .word 0x40020080
  696. 800058c: 40020400 .word 0x40020400
  697. 8000590: 40020008 .word 0x40020008
  698. 8000594: 40020000 .word 0x40020000
  699. 08000598 <HAL_DMA_IRQHandler>:
  700. {
  701. 8000598: b470 push {r4, r5, r6}
  702. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  703. 800059a: 2504 movs r5, #4
  704. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  705. 800059c: 6bc6 ldr r6, [r0, #60] ; 0x3c
  706. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  707. 800059e: 6c02 ldr r2, [r0, #64] ; 0x40
  708. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  709. 80005a0: 6834 ldr r4, [r6, #0]
  710. uint32_t source_it = hdma->Instance->CCR;
  711. 80005a2: 6803 ldr r3, [r0, #0]
  712. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  713. 80005a4: 4095 lsls r5, r2
  714. 80005a6: 4225 tst r5, r4
  715. uint32_t source_it = hdma->Instance->CCR;
  716. 80005a8: 6819 ldr r1, [r3, #0]
  717. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  718. 80005aa: d055 beq.n 8000658 <HAL_DMA_IRQHandler+0xc0>
  719. 80005ac: 074d lsls r5, r1, #29
  720. 80005ae: d553 bpl.n 8000658 <HAL_DMA_IRQHandler+0xc0>
  721. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  722. 80005b0: 681a ldr r2, [r3, #0]
  723. 80005b2: 0696 lsls r6, r2, #26
  724. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  725. 80005b4: bf5e ittt pl
  726. 80005b6: 681a ldrpl r2, [r3, #0]
  727. 80005b8: f022 0204 bicpl.w r2, r2, #4
  728. 80005bc: 601a strpl r2, [r3, #0]
  729. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  730. 80005be: 4a60 ldr r2, [pc, #384] ; (8000740 <HAL_DMA_IRQHandler+0x1a8>)
  731. 80005c0: 4293 cmp r3, r2
  732. 80005c2: d91f bls.n 8000604 <HAL_DMA_IRQHandler+0x6c>
  733. 80005c4: f502 7262 add.w r2, r2, #904 ; 0x388
  734. 80005c8: 4293 cmp r3, r2
  735. 80005ca: d014 beq.n 80005f6 <HAL_DMA_IRQHandler+0x5e>
  736. 80005cc: 3214 adds r2, #20
  737. 80005ce: 4293 cmp r3, r2
  738. 80005d0: d013 beq.n 80005fa <HAL_DMA_IRQHandler+0x62>
  739. 80005d2: 3214 adds r2, #20
  740. 80005d4: 4293 cmp r3, r2
  741. 80005d6: d012 beq.n 80005fe <HAL_DMA_IRQHandler+0x66>
  742. 80005d8: 3214 adds r2, #20
  743. 80005da: 4293 cmp r3, r2
  744. 80005dc: bf0c ite eq
  745. 80005de: f44f 4380 moveq.w r3, #16384 ; 0x4000
  746. 80005e2: f44f 2380 movne.w r3, #262144 ; 0x40000
  747. 80005e6: 4a57 ldr r2, [pc, #348] ; (8000744 <HAL_DMA_IRQHandler+0x1ac>)
  748. 80005e8: 6053 str r3, [r2, #4]
  749. if(hdma->XferHalfCpltCallback != NULL)
  750. 80005ea: 6ac3 ldr r3, [r0, #44] ; 0x2c
  751. if (hdma->XferErrorCallback != NULL)
  752. 80005ec: 2b00 cmp r3, #0
  753. 80005ee: f000 80a5 beq.w 800073c <HAL_DMA_IRQHandler+0x1a4>
  754. }
  755. 80005f2: bc70 pop {r4, r5, r6}
  756. hdma->XferErrorCallback(hdma);
  757. 80005f4: 4718 bx r3
  758. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  759. 80005f6: 2304 movs r3, #4
  760. 80005f8: e7f5 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  761. 80005fa: 2340 movs r3, #64 ; 0x40
  762. 80005fc: e7f3 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  763. 80005fe: f44f 6380 mov.w r3, #1024 ; 0x400
  764. 8000602: e7f0 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  765. 8000604: 4950 ldr r1, [pc, #320] ; (8000748 <HAL_DMA_IRQHandler+0x1b0>)
  766. 8000606: 428b cmp r3, r1
  767. 8000608: d016 beq.n 8000638 <HAL_DMA_IRQHandler+0xa0>
  768. 800060a: 3114 adds r1, #20
  769. 800060c: 428b cmp r3, r1
  770. 800060e: d015 beq.n 800063c <HAL_DMA_IRQHandler+0xa4>
  771. 8000610: 3114 adds r1, #20
  772. 8000612: 428b cmp r3, r1
  773. 8000614: d014 beq.n 8000640 <HAL_DMA_IRQHandler+0xa8>
  774. 8000616: 3114 adds r1, #20
  775. 8000618: 428b cmp r3, r1
  776. 800061a: d014 beq.n 8000646 <HAL_DMA_IRQHandler+0xae>
  777. 800061c: 3114 adds r1, #20
  778. 800061e: 428b cmp r3, r1
  779. 8000620: d014 beq.n 800064c <HAL_DMA_IRQHandler+0xb4>
  780. 8000622: 3114 adds r1, #20
  781. 8000624: 428b cmp r3, r1
  782. 8000626: d014 beq.n 8000652 <HAL_DMA_IRQHandler+0xba>
  783. 8000628: 4293 cmp r3, r2
  784. 800062a: bf14 ite ne
  785. 800062c: f44f 2380 movne.w r3, #262144 ; 0x40000
  786. 8000630: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  787. 8000634: 4a45 ldr r2, [pc, #276] ; (800074c <HAL_DMA_IRQHandler+0x1b4>)
  788. 8000636: e7d7 b.n 80005e8 <HAL_DMA_IRQHandler+0x50>
  789. 8000638: 2304 movs r3, #4
  790. 800063a: e7fb b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  791. 800063c: 2340 movs r3, #64 ; 0x40
  792. 800063e: e7f9 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  793. 8000640: f44f 6380 mov.w r3, #1024 ; 0x400
  794. 8000644: e7f6 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  795. 8000646: f44f 4380 mov.w r3, #16384 ; 0x4000
  796. 800064a: e7f3 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  797. 800064c: f44f 2380 mov.w r3, #262144 ; 0x40000
  798. 8000650: e7f0 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  799. 8000652: f44f 0380 mov.w r3, #4194304 ; 0x400000
  800. 8000656: e7ed b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  801. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  802. 8000658: 2502 movs r5, #2
  803. 800065a: 4095 lsls r5, r2
  804. 800065c: 4225 tst r5, r4
  805. 800065e: d057 beq.n 8000710 <HAL_DMA_IRQHandler+0x178>
  806. 8000660: 078d lsls r5, r1, #30
  807. 8000662: d555 bpl.n 8000710 <HAL_DMA_IRQHandler+0x178>
  808. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  809. 8000664: 681a ldr r2, [r3, #0]
  810. 8000666: 0694 lsls r4, r2, #26
  811. 8000668: d406 bmi.n 8000678 <HAL_DMA_IRQHandler+0xe0>
  812. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  813. 800066a: 681a ldr r2, [r3, #0]
  814. 800066c: f022 020a bic.w r2, r2, #10
  815. 8000670: 601a str r2, [r3, #0]
  816. hdma->State = HAL_DMA_STATE_READY;
  817. 8000672: 2201 movs r2, #1
  818. 8000674: f880 2021 strb.w r2, [r0, #33] ; 0x21
  819. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  820. 8000678: 4a31 ldr r2, [pc, #196] ; (8000740 <HAL_DMA_IRQHandler+0x1a8>)
  821. 800067a: 4293 cmp r3, r2
  822. 800067c: d91e bls.n 80006bc <HAL_DMA_IRQHandler+0x124>
  823. 800067e: f502 7262 add.w r2, r2, #904 ; 0x388
  824. 8000682: 4293 cmp r3, r2
  825. 8000684: d013 beq.n 80006ae <HAL_DMA_IRQHandler+0x116>
  826. 8000686: 3214 adds r2, #20
  827. 8000688: 4293 cmp r3, r2
  828. 800068a: d012 beq.n 80006b2 <HAL_DMA_IRQHandler+0x11a>
  829. 800068c: 3214 adds r2, #20
  830. 800068e: 4293 cmp r3, r2
  831. 8000690: d011 beq.n 80006b6 <HAL_DMA_IRQHandler+0x11e>
  832. 8000692: 3214 adds r2, #20
  833. 8000694: 4293 cmp r3, r2
  834. 8000696: bf0c ite eq
  835. 8000698: f44f 5300 moveq.w r3, #8192 ; 0x2000
  836. 800069c: f44f 3300 movne.w r3, #131072 ; 0x20000
  837. 80006a0: 4a28 ldr r2, [pc, #160] ; (8000744 <HAL_DMA_IRQHandler+0x1ac>)
  838. 80006a2: 6053 str r3, [r2, #4]
  839. __HAL_UNLOCK(hdma);
  840. 80006a4: 2300 movs r3, #0
  841. 80006a6: f880 3020 strb.w r3, [r0, #32]
  842. if(hdma->XferCpltCallback != NULL)
  843. 80006aa: 6a83 ldr r3, [r0, #40] ; 0x28
  844. 80006ac: e79e b.n 80005ec <HAL_DMA_IRQHandler+0x54>
  845. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  846. 80006ae: 2302 movs r3, #2
  847. 80006b0: e7f6 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  848. 80006b2: 2320 movs r3, #32
  849. 80006b4: e7f4 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  850. 80006b6: f44f 7300 mov.w r3, #512 ; 0x200
  851. 80006ba: e7f1 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  852. 80006bc: 4922 ldr r1, [pc, #136] ; (8000748 <HAL_DMA_IRQHandler+0x1b0>)
  853. 80006be: 428b cmp r3, r1
  854. 80006c0: d016 beq.n 80006f0 <HAL_DMA_IRQHandler+0x158>
  855. 80006c2: 3114 adds r1, #20
  856. 80006c4: 428b cmp r3, r1
  857. 80006c6: d015 beq.n 80006f4 <HAL_DMA_IRQHandler+0x15c>
  858. 80006c8: 3114 adds r1, #20
  859. 80006ca: 428b cmp r3, r1
  860. 80006cc: d014 beq.n 80006f8 <HAL_DMA_IRQHandler+0x160>
  861. 80006ce: 3114 adds r1, #20
  862. 80006d0: 428b cmp r3, r1
  863. 80006d2: d014 beq.n 80006fe <HAL_DMA_IRQHandler+0x166>
  864. 80006d4: 3114 adds r1, #20
  865. 80006d6: 428b cmp r3, r1
  866. 80006d8: d014 beq.n 8000704 <HAL_DMA_IRQHandler+0x16c>
  867. 80006da: 3114 adds r1, #20
  868. 80006dc: 428b cmp r3, r1
  869. 80006de: d014 beq.n 800070a <HAL_DMA_IRQHandler+0x172>
  870. 80006e0: 4293 cmp r3, r2
  871. 80006e2: bf14 ite ne
  872. 80006e4: f44f 3300 movne.w r3, #131072 ; 0x20000
  873. 80006e8: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  874. 80006ec: 4a17 ldr r2, [pc, #92] ; (800074c <HAL_DMA_IRQHandler+0x1b4>)
  875. 80006ee: e7d8 b.n 80006a2 <HAL_DMA_IRQHandler+0x10a>
  876. 80006f0: 2302 movs r3, #2
  877. 80006f2: e7fb b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  878. 80006f4: 2320 movs r3, #32
  879. 80006f6: e7f9 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  880. 80006f8: f44f 7300 mov.w r3, #512 ; 0x200
  881. 80006fc: e7f6 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  882. 80006fe: f44f 5300 mov.w r3, #8192 ; 0x2000
  883. 8000702: e7f3 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  884. 8000704: f44f 3300 mov.w r3, #131072 ; 0x20000
  885. 8000708: e7f0 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  886. 800070a: f44f 1300 mov.w r3, #2097152 ; 0x200000
  887. 800070e: e7ed b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  888. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  889. 8000710: 2508 movs r5, #8
  890. 8000712: 4095 lsls r5, r2
  891. 8000714: 4225 tst r5, r4
  892. 8000716: d011 beq.n 800073c <HAL_DMA_IRQHandler+0x1a4>
  893. 8000718: 0709 lsls r1, r1, #28
  894. 800071a: d50f bpl.n 800073c <HAL_DMA_IRQHandler+0x1a4>
  895. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  896. 800071c: 6819 ldr r1, [r3, #0]
  897. 800071e: f021 010e bic.w r1, r1, #14
  898. 8000722: 6019 str r1, [r3, #0]
  899. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  900. 8000724: 2301 movs r3, #1
  901. 8000726: fa03 f202 lsl.w r2, r3, r2
  902. 800072a: 6072 str r2, [r6, #4]
  903. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  904. 800072c: 6383 str r3, [r0, #56] ; 0x38
  905. hdma->State = HAL_DMA_STATE_READY;
  906. 800072e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  907. __HAL_UNLOCK(hdma);
  908. 8000732: 2300 movs r3, #0
  909. 8000734: f880 3020 strb.w r3, [r0, #32]
  910. if (hdma->XferErrorCallback != NULL)
  911. 8000738: 6b03 ldr r3, [r0, #48] ; 0x30
  912. 800073a: e757 b.n 80005ec <HAL_DMA_IRQHandler+0x54>
  913. }
  914. 800073c: bc70 pop {r4, r5, r6}
  915. 800073e: 4770 bx lr
  916. 8000740: 40020080 .word 0x40020080
  917. 8000744: 40020400 .word 0x40020400
  918. 8000748: 40020008 .word 0x40020008
  919. 800074c: 40020000 .word 0x40020000
  920. 08000750 <FLASH_SetErrorCode>:
  921. uint32_t flags = 0U;
  922. #if defined(FLASH_BANK2_END)
  923. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  924. #else
  925. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  926. 8000750: 4a11 ldr r2, [pc, #68] ; (8000798 <FLASH_SetErrorCode+0x48>)
  927. 8000752: 68d3 ldr r3, [r2, #12]
  928. 8000754: f013 0310 ands.w r3, r3, #16
  929. 8000758: d005 beq.n 8000766 <FLASH_SetErrorCode+0x16>
  930. #endif /* FLASH_BANK2_END */
  931. {
  932. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  933. 800075a: 4910 ldr r1, [pc, #64] ; (800079c <FLASH_SetErrorCode+0x4c>)
  934. 800075c: 69cb ldr r3, [r1, #28]
  935. 800075e: f043 0302 orr.w r3, r3, #2
  936. 8000762: 61cb str r3, [r1, #28]
  937. #if defined(FLASH_BANK2_END)
  938. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  939. #else
  940. flags |= FLASH_FLAG_WRPERR;
  941. 8000764: 2310 movs r3, #16
  942. #endif /* FLASH_BANK2_END */
  943. }
  944. #if defined(FLASH_BANK2_END)
  945. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  946. #else
  947. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  948. 8000766: 68d2 ldr r2, [r2, #12]
  949. 8000768: 0750 lsls r0, r2, #29
  950. 800076a: d506 bpl.n 800077a <FLASH_SetErrorCode+0x2a>
  951. #endif /* FLASH_BANK2_END */
  952. {
  953. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  954. 800076c: 490b ldr r1, [pc, #44] ; (800079c <FLASH_SetErrorCode+0x4c>)
  955. #if defined(FLASH_BANK2_END)
  956. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  957. #else
  958. flags |= FLASH_FLAG_PGERR;
  959. 800076e: f043 0304 orr.w r3, r3, #4
  960. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  961. 8000772: 69ca ldr r2, [r1, #28]
  962. 8000774: f042 0201 orr.w r2, r2, #1
  963. 8000778: 61ca str r2, [r1, #28]
  964. #endif /* FLASH_BANK2_END */
  965. }
  966. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  967. 800077a: 4a07 ldr r2, [pc, #28] ; (8000798 <FLASH_SetErrorCode+0x48>)
  968. 800077c: 69d1 ldr r1, [r2, #28]
  969. 800077e: 07c9 lsls r1, r1, #31
  970. 8000780: d508 bpl.n 8000794 <FLASH_SetErrorCode+0x44>
  971. {
  972. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  973. 8000782: 4806 ldr r0, [pc, #24] ; (800079c <FLASH_SetErrorCode+0x4c>)
  974. 8000784: 69c1 ldr r1, [r0, #28]
  975. 8000786: f041 0104 orr.w r1, r1, #4
  976. 800078a: 61c1 str r1, [r0, #28]
  977. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  978. 800078c: 69d1 ldr r1, [r2, #28]
  979. 800078e: f021 0101 bic.w r1, r1, #1
  980. 8000792: 61d1 str r1, [r2, #28]
  981. }
  982. /* Clear FLASH error pending bits */
  983. __HAL_FLASH_CLEAR_FLAG(flags);
  984. 8000794: 60d3 str r3, [r2, #12]
  985. 8000796: 4770 bx lr
  986. 8000798: 40022000 .word 0x40022000
  987. 800079c: 200002f8 .word 0x200002f8
  988. 080007a0 <HAL_FLASH_Unlock>:
  989. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  990. 80007a0: 4b06 ldr r3, [pc, #24] ; (80007bc <HAL_FLASH_Unlock+0x1c>)
  991. 80007a2: 6918 ldr r0, [r3, #16]
  992. 80007a4: f010 0080 ands.w r0, r0, #128 ; 0x80
  993. 80007a8: d007 beq.n 80007ba <HAL_FLASH_Unlock+0x1a>
  994. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  995. 80007aa: 4a05 ldr r2, [pc, #20] ; (80007c0 <HAL_FLASH_Unlock+0x20>)
  996. 80007ac: 605a str r2, [r3, #4]
  997. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  998. 80007ae: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  999. 80007b2: 605a str r2, [r3, #4]
  1000. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  1001. 80007b4: 6918 ldr r0, [r3, #16]
  1002. HAL_StatusTypeDef status = HAL_OK;
  1003. 80007b6: f3c0 10c0 ubfx r0, r0, #7, #1
  1004. }
  1005. 80007ba: 4770 bx lr
  1006. 80007bc: 40022000 .word 0x40022000
  1007. 80007c0: 45670123 .word 0x45670123
  1008. 080007c4 <HAL_FLASH_Lock>:
  1009. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  1010. 80007c4: 4a03 ldr r2, [pc, #12] ; (80007d4 <HAL_FLASH_Lock+0x10>)
  1011. }
  1012. 80007c6: 2000 movs r0, #0
  1013. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  1014. 80007c8: 6913 ldr r3, [r2, #16]
  1015. 80007ca: f043 0380 orr.w r3, r3, #128 ; 0x80
  1016. 80007ce: 6113 str r3, [r2, #16]
  1017. }
  1018. 80007d0: 4770 bx lr
  1019. 80007d2: bf00 nop
  1020. 80007d4: 40022000 .word 0x40022000
  1021. 080007d8 <FLASH_WaitForLastOperation>:
  1022. {
  1023. 80007d8: b5f8 push {r3, r4, r5, r6, r7, lr}
  1024. 80007da: 4606 mov r6, r0
  1025. uint32_t tickstart = HAL_GetTick();
  1026. 80007dc: f7ff fd70 bl 80002c0 <HAL_GetTick>
  1027. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1028. 80007e0: 4c11 ldr r4, [pc, #68] ; (8000828 <FLASH_WaitForLastOperation+0x50>)
  1029. uint32_t tickstart = HAL_GetTick();
  1030. 80007e2: 4607 mov r7, r0
  1031. 80007e4: 4625 mov r5, r4
  1032. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1033. 80007e6: 68e3 ldr r3, [r4, #12]
  1034. 80007e8: 07d8 lsls r0, r3, #31
  1035. 80007ea: d412 bmi.n 8000812 <FLASH_WaitForLastOperation+0x3a>
  1036. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1037. 80007ec: 68e3 ldr r3, [r4, #12]
  1038. 80007ee: 0699 lsls r1, r3, #26
  1039. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1040. 80007f0: bf44 itt mi
  1041. 80007f2: 2320 movmi r3, #32
  1042. 80007f4: 60e3 strmi r3, [r4, #12]
  1043. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1044. 80007f6: 68eb ldr r3, [r5, #12]
  1045. 80007f8: 06da lsls r2, r3, #27
  1046. 80007fa: d406 bmi.n 800080a <FLASH_WaitForLastOperation+0x32>
  1047. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1048. 80007fc: 69eb ldr r3, [r5, #28]
  1049. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1050. 80007fe: 07db lsls r3, r3, #31
  1051. 8000800: d403 bmi.n 800080a <FLASH_WaitForLastOperation+0x32>
  1052. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1053. 8000802: 68e8 ldr r0, [r5, #12]
  1054. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1055. 8000804: f010 0004 ands.w r0, r0, #4
  1056. 8000808: d002 beq.n 8000810 <FLASH_WaitForLastOperation+0x38>
  1057. FLASH_SetErrorCode();
  1058. 800080a: f7ff ffa1 bl 8000750 <FLASH_SetErrorCode>
  1059. return HAL_ERROR;
  1060. 800080e: 2001 movs r0, #1
  1061. }
  1062. 8000810: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1063. if (Timeout != HAL_MAX_DELAY)
  1064. 8000812: 1c73 adds r3, r6, #1
  1065. 8000814: d0e7 beq.n 80007e6 <FLASH_WaitForLastOperation+0xe>
  1066. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1067. 8000816: b90e cbnz r6, 800081c <FLASH_WaitForLastOperation+0x44>
  1068. return HAL_TIMEOUT;
  1069. 8000818: 2003 movs r0, #3
  1070. 800081a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1071. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1072. 800081c: f7ff fd50 bl 80002c0 <HAL_GetTick>
  1073. 8000820: 1bc0 subs r0, r0, r7
  1074. 8000822: 4286 cmp r6, r0
  1075. 8000824: d2df bcs.n 80007e6 <FLASH_WaitForLastOperation+0xe>
  1076. 8000826: e7f7 b.n 8000818 <FLASH_WaitForLastOperation+0x40>
  1077. 8000828: 40022000 .word 0x40022000
  1078. 0800082c <HAL_FLASH_Program>:
  1079. {
  1080. 800082c: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1081. __HAL_LOCK(&pFlash);
  1082. 8000830: 4c1f ldr r4, [pc, #124] ; (80008b0 <HAL_FLASH_Program+0x84>)
  1083. {
  1084. 8000832: 4699 mov r9, r3
  1085. __HAL_LOCK(&pFlash);
  1086. 8000834: 7e23 ldrb r3, [r4, #24]
  1087. {
  1088. 8000836: 4605 mov r5, r0
  1089. __HAL_LOCK(&pFlash);
  1090. 8000838: 2b01 cmp r3, #1
  1091. {
  1092. 800083a: 460f mov r7, r1
  1093. 800083c: 4690 mov r8, r2
  1094. __HAL_LOCK(&pFlash);
  1095. 800083e: d033 beq.n 80008a8 <HAL_FLASH_Program+0x7c>
  1096. 8000840: 2301 movs r3, #1
  1097. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1098. 8000842: f24c 3050 movw r0, #50000 ; 0xc350
  1099. __HAL_LOCK(&pFlash);
  1100. 8000846: 7623 strb r3, [r4, #24]
  1101. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1102. 8000848: f7ff ffc6 bl 80007d8 <FLASH_WaitForLastOperation>
  1103. if(status == HAL_OK)
  1104. 800084c: bb40 cbnz r0, 80008a0 <HAL_FLASH_Program+0x74>
  1105. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1106. 800084e: 2d01 cmp r5, #1
  1107. 8000850: d003 beq.n 800085a <HAL_FLASH_Program+0x2e>
  1108. nbiterations = 4U;
  1109. 8000852: 2d02 cmp r5, #2
  1110. 8000854: bf0c ite eq
  1111. 8000856: 2502 moveq r5, #2
  1112. 8000858: 2504 movne r5, #4
  1113. 800085a: 2600 movs r6, #0
  1114. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1115. 800085c: 46b2 mov sl, r6
  1116. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1117. 800085e: f8df b054 ldr.w fp, [pc, #84] ; 80008b4 <HAL_FLASH_Program+0x88>
  1118. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1119. 8000862: 0132 lsls r2, r6, #4
  1120. 8000864: 4640 mov r0, r8
  1121. 8000866: 4649 mov r1, r9
  1122. 8000868: f7ff fcdc bl 8000224 <__aeabi_llsr>
  1123. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1124. 800086c: f8c4 a01c str.w sl, [r4, #28]
  1125. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1126. 8000870: f8db 3010 ldr.w r3, [fp, #16]
  1127. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1128. 8000874: b280 uxth r0, r0
  1129. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1130. 8000876: f043 0301 orr.w r3, r3, #1
  1131. 800087a: f8cb 3010 str.w r3, [fp, #16]
  1132. *(__IO uint16_t*)Address = Data;
  1133. 800087e: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1134. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1135. 8000882: f24c 3050 movw r0, #50000 ; 0xc350
  1136. 8000886: f7ff ffa7 bl 80007d8 <FLASH_WaitForLastOperation>
  1137. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1138. 800088a: f8db 3010 ldr.w r3, [fp, #16]
  1139. 800088e: f023 0301 bic.w r3, r3, #1
  1140. 8000892: f8cb 3010 str.w r3, [fp, #16]
  1141. if (status != HAL_OK)
  1142. 8000896: b918 cbnz r0, 80008a0 <HAL_FLASH_Program+0x74>
  1143. 8000898: 3601 adds r6, #1
  1144. for (index = 0U; index < nbiterations; index++)
  1145. 800089a: b2f3 uxtb r3, r6
  1146. 800089c: 429d cmp r5, r3
  1147. 800089e: d8e0 bhi.n 8000862 <HAL_FLASH_Program+0x36>
  1148. __HAL_UNLOCK(&pFlash);
  1149. 80008a0: 2300 movs r3, #0
  1150. 80008a2: 7623 strb r3, [r4, #24]
  1151. return status;
  1152. 80008a4: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1153. __HAL_LOCK(&pFlash);
  1154. 80008a8: 2002 movs r0, #2
  1155. }
  1156. 80008aa: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1157. 80008ae: bf00 nop
  1158. 80008b0: 200002f8 .word 0x200002f8
  1159. 80008b4: 40022000 .word 0x40022000
  1160. 080008b8 <FLASH_MassErase.isra.0>:
  1161. {
  1162. /* Check the parameters */
  1163. assert_param(IS_FLASH_BANK(Banks));
  1164. /* Clean the error context */
  1165. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1166. 80008b8: 2200 movs r2, #0
  1167. 80008ba: 4b06 ldr r3, [pc, #24] ; (80008d4 <FLASH_MassErase.isra.0+0x1c>)
  1168. 80008bc: 61da str r2, [r3, #28]
  1169. #if !defined(FLASH_BANK2_END)
  1170. /* Prevent unused argument(s) compilation warning */
  1171. UNUSED(Banks);
  1172. #endif /* FLASH_BANK2_END */
  1173. /* Only bank1 will be erased*/
  1174. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1175. 80008be: 4b06 ldr r3, [pc, #24] ; (80008d8 <FLASH_MassErase.isra.0+0x20>)
  1176. 80008c0: 691a ldr r2, [r3, #16]
  1177. 80008c2: f042 0204 orr.w r2, r2, #4
  1178. 80008c6: 611a str r2, [r3, #16]
  1179. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1180. 80008c8: 691a ldr r2, [r3, #16]
  1181. 80008ca: f042 0240 orr.w r2, r2, #64 ; 0x40
  1182. 80008ce: 611a str r2, [r3, #16]
  1183. 80008d0: 4770 bx lr
  1184. 80008d2: bf00 nop
  1185. 80008d4: 200002f8 .word 0x200002f8
  1186. 80008d8: 40022000 .word 0x40022000
  1187. 080008dc <FLASH_PageErase>:
  1188. * @retval None
  1189. */
  1190. void FLASH_PageErase(uint32_t PageAddress)
  1191. {
  1192. /* Clean the error context */
  1193. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1194. 80008dc: 2200 movs r2, #0
  1195. 80008de: 4b06 ldr r3, [pc, #24] ; (80008f8 <FLASH_PageErase+0x1c>)
  1196. 80008e0: 61da str r2, [r3, #28]
  1197. }
  1198. else
  1199. {
  1200. #endif /* FLASH_BANK2_END */
  1201. /* Proceed to erase the page */
  1202. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1203. 80008e2: 4b06 ldr r3, [pc, #24] ; (80008fc <FLASH_PageErase+0x20>)
  1204. 80008e4: 691a ldr r2, [r3, #16]
  1205. 80008e6: f042 0202 orr.w r2, r2, #2
  1206. 80008ea: 611a str r2, [r3, #16]
  1207. WRITE_REG(FLASH->AR, PageAddress);
  1208. 80008ec: 6158 str r0, [r3, #20]
  1209. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1210. 80008ee: 691a ldr r2, [r3, #16]
  1211. 80008f0: f042 0240 orr.w r2, r2, #64 ; 0x40
  1212. 80008f4: 611a str r2, [r3, #16]
  1213. 80008f6: 4770 bx lr
  1214. 80008f8: 200002f8 .word 0x200002f8
  1215. 80008fc: 40022000 .word 0x40022000
  1216. 08000900 <HAL_FLASHEx_Erase>:
  1217. {
  1218. 8000900: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1219. __HAL_LOCK(&pFlash);
  1220. 8000904: 4d23 ldr r5, [pc, #140] ; (8000994 <HAL_FLASHEx_Erase+0x94>)
  1221. {
  1222. 8000906: 4607 mov r7, r0
  1223. __HAL_LOCK(&pFlash);
  1224. 8000908: 7e2b ldrb r3, [r5, #24]
  1225. {
  1226. 800090a: 4688 mov r8, r1
  1227. __HAL_LOCK(&pFlash);
  1228. 800090c: 2b01 cmp r3, #1
  1229. 800090e: d03d beq.n 800098c <HAL_FLASHEx_Erase+0x8c>
  1230. 8000910: 2401 movs r4, #1
  1231. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1232. 8000912: 6803 ldr r3, [r0, #0]
  1233. __HAL_LOCK(&pFlash);
  1234. 8000914: 762c strb r4, [r5, #24]
  1235. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1236. 8000916: 2b02 cmp r3, #2
  1237. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1238. 8000918: f24c 3050 movw r0, #50000 ; 0xc350
  1239. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1240. 800091c: d113 bne.n 8000946 <HAL_FLASHEx_Erase+0x46>
  1241. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1242. 800091e: f7ff ff5b bl 80007d8 <FLASH_WaitForLastOperation>
  1243. 8000922: b120 cbz r0, 800092e <HAL_FLASHEx_Erase+0x2e>
  1244. HAL_StatusTypeDef status = HAL_ERROR;
  1245. 8000924: 2001 movs r0, #1
  1246. __HAL_UNLOCK(&pFlash);
  1247. 8000926: 2300 movs r3, #0
  1248. 8000928: 762b strb r3, [r5, #24]
  1249. return status;
  1250. 800092a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1251. FLASH_MassErase(FLASH_BANK_1);
  1252. 800092e: f7ff ffc3 bl 80008b8 <FLASH_MassErase.isra.0>
  1253. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1254. 8000932: f24c 3050 movw r0, #50000 ; 0xc350
  1255. 8000936: f7ff ff4f bl 80007d8 <FLASH_WaitForLastOperation>
  1256. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1257. 800093a: 4a17 ldr r2, [pc, #92] ; (8000998 <HAL_FLASHEx_Erase+0x98>)
  1258. 800093c: 6913 ldr r3, [r2, #16]
  1259. 800093e: f023 0304 bic.w r3, r3, #4
  1260. 8000942: 6113 str r3, [r2, #16]
  1261. 8000944: e7ef b.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1262. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1263. 8000946: f7ff ff47 bl 80007d8 <FLASH_WaitForLastOperation>
  1264. 800094a: 2800 cmp r0, #0
  1265. 800094c: d1ea bne.n 8000924 <HAL_FLASHEx_Erase+0x24>
  1266. *PageError = 0xFFFFFFFFU;
  1267. 800094e: f04f 33ff mov.w r3, #4294967295
  1268. 8000952: f8c8 3000 str.w r3, [r8]
  1269. HAL_StatusTypeDef status = HAL_ERROR;
  1270. 8000956: 4620 mov r0, r4
  1271. for(address = pEraseInit->PageAddress;
  1272. 8000958: 68be ldr r6, [r7, #8]
  1273. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1274. 800095a: 4c0f ldr r4, [pc, #60] ; (8000998 <HAL_FLASHEx_Erase+0x98>)
  1275. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1276. 800095c: 68fa ldr r2, [r7, #12]
  1277. 800095e: 68bb ldr r3, [r7, #8]
  1278. 8000960: eb03 23c2 add.w r3, r3, r2, lsl #11
  1279. for(address = pEraseInit->PageAddress;
  1280. 8000964: 429e cmp r6, r3
  1281. 8000966: d2de bcs.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1282. FLASH_PageErase(address);
  1283. 8000968: 4630 mov r0, r6
  1284. 800096a: f7ff ffb7 bl 80008dc <FLASH_PageErase>
  1285. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1286. 800096e: f24c 3050 movw r0, #50000 ; 0xc350
  1287. 8000972: f7ff ff31 bl 80007d8 <FLASH_WaitForLastOperation>
  1288. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1289. 8000976: 6923 ldr r3, [r4, #16]
  1290. 8000978: f023 0302 bic.w r3, r3, #2
  1291. 800097c: 6123 str r3, [r4, #16]
  1292. if (status != HAL_OK)
  1293. 800097e: b110 cbz r0, 8000986 <HAL_FLASHEx_Erase+0x86>
  1294. *PageError = address;
  1295. 8000980: f8c8 6000 str.w r6, [r8]
  1296. break;
  1297. 8000984: e7cf b.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1298. address += FLASH_PAGE_SIZE)
  1299. 8000986: f506 6600 add.w r6, r6, #2048 ; 0x800
  1300. 800098a: e7e7 b.n 800095c <HAL_FLASHEx_Erase+0x5c>
  1301. __HAL_LOCK(&pFlash);
  1302. 800098c: 2002 movs r0, #2
  1303. }
  1304. 800098e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1305. 8000992: bf00 nop
  1306. 8000994: 200002f8 .word 0x200002f8
  1307. 8000998: 40022000 .word 0x40022000
  1308. 0800099c <HAL_GPIO_Init>:
  1309. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1310. * the configuration information for the specified GPIO peripheral.
  1311. * @retval None
  1312. */
  1313. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1314. {
  1315. 800099c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1316. uint32_t position;
  1317. uint32_t ioposition = 0x00U;
  1318. uint32_t iocurrent = 0x00U;
  1319. uint32_t temp = 0x00U;
  1320. uint32_t config = 0x00U;
  1321. 80009a0: 2200 movs r2, #0
  1322. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1323. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1324. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1325. /* Configure the port pins */
  1326. for (position = 0U; position < GPIO_NUMBER; position++)
  1327. 80009a2: 4616 mov r6, r2
  1328. /*--------------------- EXTI Mode Configuration ------------------------*/
  1329. /* Configure the External Interrupt or event for the current IO */
  1330. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1331. {
  1332. /* Enable AFIO Clock */
  1333. __HAL_RCC_AFIO_CLK_ENABLE();
  1334. 80009a4: 4f6c ldr r7, [pc, #432] ; (8000b58 <HAL_GPIO_Init+0x1bc>)
  1335. 80009a6: 4b6d ldr r3, [pc, #436] ; (8000b5c <HAL_GPIO_Init+0x1c0>)
  1336. temp = AFIO->EXTICR[position >> 2U];
  1337. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1338. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1339. 80009a8: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b64 <HAL_GPIO_Init+0x1c8>
  1340. switch (GPIO_Init->Mode)
  1341. 80009ac: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b68 <HAL_GPIO_Init+0x1cc>
  1342. ioposition = (0x01U << position);
  1343. 80009b0: f04f 0801 mov.w r8, #1
  1344. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1345. 80009b4: 680c ldr r4, [r1, #0]
  1346. ioposition = (0x01U << position);
  1347. 80009b6: fa08 f806 lsl.w r8, r8, r6
  1348. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1349. 80009ba: ea08 0404 and.w r4, r8, r4
  1350. if (iocurrent == ioposition)
  1351. 80009be: 45a0 cmp r8, r4
  1352. 80009c0: f040 8085 bne.w 8000ace <HAL_GPIO_Init+0x132>
  1353. switch (GPIO_Init->Mode)
  1354. 80009c4: 684d ldr r5, [r1, #4]
  1355. 80009c6: 2d12 cmp r5, #18
  1356. 80009c8: f000 80b7 beq.w 8000b3a <HAL_GPIO_Init+0x19e>
  1357. 80009cc: f200 808d bhi.w 8000aea <HAL_GPIO_Init+0x14e>
  1358. 80009d0: 2d02 cmp r5, #2
  1359. 80009d2: f000 80af beq.w 8000b34 <HAL_GPIO_Init+0x198>
  1360. 80009d6: f200 8081 bhi.w 8000adc <HAL_GPIO_Init+0x140>
  1361. 80009da: 2d00 cmp r5, #0
  1362. 80009dc: f000 8091 beq.w 8000b02 <HAL_GPIO_Init+0x166>
  1363. 80009e0: 2d01 cmp r5, #1
  1364. 80009e2: f000 80a5 beq.w 8000b30 <HAL_GPIO_Init+0x194>
  1365. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1366. 80009e6: f04f 090f mov.w r9, #15
  1367. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1368. 80009ea: 2cff cmp r4, #255 ; 0xff
  1369. 80009ec: bf93 iteet ls
  1370. 80009ee: 4682 movls sl, r0
  1371. 80009f0: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1372. 80009f4: 3d08 subhi r5, #8
  1373. 80009f6: f8d0 b000 ldrls.w fp, [r0]
  1374. 80009fa: bf92 itee ls
  1375. 80009fc: 00b5 lslls r5, r6, #2
  1376. 80009fe: f8d0 b004 ldrhi.w fp, [r0, #4]
  1377. 8000a02: 00ad lslhi r5, r5, #2
  1378. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1379. 8000a04: fa09 f805 lsl.w r8, r9, r5
  1380. 8000a08: ea2b 0808 bic.w r8, fp, r8
  1381. 8000a0c: fa02 f505 lsl.w r5, r2, r5
  1382. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1383. 8000a10: bf88 it hi
  1384. 8000a12: f100 0a04 addhi.w sl, r0, #4
  1385. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1386. 8000a16: ea48 0505 orr.w r5, r8, r5
  1387. 8000a1a: f8ca 5000 str.w r5, [sl]
  1388. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1389. 8000a1e: f8d1 a004 ldr.w sl, [r1, #4]
  1390. 8000a22: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1391. 8000a26: d052 beq.n 8000ace <HAL_GPIO_Init+0x132>
  1392. __HAL_RCC_AFIO_CLK_ENABLE();
  1393. 8000a28: 69bd ldr r5, [r7, #24]
  1394. 8000a2a: f026 0803 bic.w r8, r6, #3
  1395. 8000a2e: f045 0501 orr.w r5, r5, #1
  1396. 8000a32: 61bd str r5, [r7, #24]
  1397. 8000a34: 69bd ldr r5, [r7, #24]
  1398. 8000a36: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1399. 8000a3a: f005 0501 and.w r5, r5, #1
  1400. 8000a3e: 9501 str r5, [sp, #4]
  1401. 8000a40: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1402. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1403. 8000a44: f006 0b03 and.w fp, r6, #3
  1404. __HAL_RCC_AFIO_CLK_ENABLE();
  1405. 8000a48: 9d01 ldr r5, [sp, #4]
  1406. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1407. 8000a4a: ea4f 0b8b mov.w fp, fp, lsl #2
  1408. temp = AFIO->EXTICR[position >> 2U];
  1409. 8000a4e: f8d8 5008 ldr.w r5, [r8, #8]
  1410. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1411. 8000a52: fa09 f90b lsl.w r9, r9, fp
  1412. 8000a56: ea25 0909 bic.w r9, r5, r9
  1413. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1414. 8000a5a: 4d41 ldr r5, [pc, #260] ; (8000b60 <HAL_GPIO_Init+0x1c4>)
  1415. 8000a5c: 42a8 cmp r0, r5
  1416. 8000a5e: d071 beq.n 8000b44 <HAL_GPIO_Init+0x1a8>
  1417. 8000a60: f505 6580 add.w r5, r5, #1024 ; 0x400
  1418. 8000a64: 42a8 cmp r0, r5
  1419. 8000a66: d06f beq.n 8000b48 <HAL_GPIO_Init+0x1ac>
  1420. 8000a68: f505 6580 add.w r5, r5, #1024 ; 0x400
  1421. 8000a6c: 42a8 cmp r0, r5
  1422. 8000a6e: d06d beq.n 8000b4c <HAL_GPIO_Init+0x1b0>
  1423. 8000a70: f505 6580 add.w r5, r5, #1024 ; 0x400
  1424. 8000a74: 42a8 cmp r0, r5
  1425. 8000a76: d06b beq.n 8000b50 <HAL_GPIO_Init+0x1b4>
  1426. 8000a78: f505 6580 add.w r5, r5, #1024 ; 0x400
  1427. 8000a7c: 42a8 cmp r0, r5
  1428. 8000a7e: d069 beq.n 8000b54 <HAL_GPIO_Init+0x1b8>
  1429. 8000a80: 4570 cmp r0, lr
  1430. 8000a82: bf0c ite eq
  1431. 8000a84: 2505 moveq r5, #5
  1432. 8000a86: 2506 movne r5, #6
  1433. 8000a88: fa05 f50b lsl.w r5, r5, fp
  1434. 8000a8c: ea45 0509 orr.w r5, r5, r9
  1435. AFIO->EXTICR[position >> 2U] = temp;
  1436. 8000a90: f8c8 5008 str.w r5, [r8, #8]
  1437. /* Configure the interrupt mask */
  1438. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1439. {
  1440. SET_BIT(EXTI->IMR, iocurrent);
  1441. 8000a94: 681d ldr r5, [r3, #0]
  1442. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1443. 8000a96: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1444. SET_BIT(EXTI->IMR, iocurrent);
  1445. 8000a9a: bf14 ite ne
  1446. 8000a9c: 4325 orrne r5, r4
  1447. }
  1448. else
  1449. {
  1450. CLEAR_BIT(EXTI->IMR, iocurrent);
  1451. 8000a9e: 43a5 biceq r5, r4
  1452. 8000aa0: 601d str r5, [r3, #0]
  1453. }
  1454. /* Configure the event mask */
  1455. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1456. {
  1457. SET_BIT(EXTI->EMR, iocurrent);
  1458. 8000aa2: 685d ldr r5, [r3, #4]
  1459. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1460. 8000aa4: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1461. SET_BIT(EXTI->EMR, iocurrent);
  1462. 8000aa8: bf14 ite ne
  1463. 8000aaa: 4325 orrne r5, r4
  1464. }
  1465. else
  1466. {
  1467. CLEAR_BIT(EXTI->EMR, iocurrent);
  1468. 8000aac: 43a5 biceq r5, r4
  1469. 8000aae: 605d str r5, [r3, #4]
  1470. }
  1471. /* Enable or disable the rising trigger */
  1472. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1473. {
  1474. SET_BIT(EXTI->RTSR, iocurrent);
  1475. 8000ab0: 689d ldr r5, [r3, #8]
  1476. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1477. 8000ab2: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1478. SET_BIT(EXTI->RTSR, iocurrent);
  1479. 8000ab6: bf14 ite ne
  1480. 8000ab8: 4325 orrne r5, r4
  1481. }
  1482. else
  1483. {
  1484. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1485. 8000aba: 43a5 biceq r5, r4
  1486. 8000abc: 609d str r5, [r3, #8]
  1487. }
  1488. /* Enable or disable the falling trigger */
  1489. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1490. {
  1491. SET_BIT(EXTI->FTSR, iocurrent);
  1492. 8000abe: 68dd ldr r5, [r3, #12]
  1493. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1494. 8000ac0: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1495. SET_BIT(EXTI->FTSR, iocurrent);
  1496. 8000ac4: bf14 ite ne
  1497. 8000ac6: 432c orrne r4, r5
  1498. }
  1499. else
  1500. {
  1501. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1502. 8000ac8: ea25 0404 biceq.w r4, r5, r4
  1503. 8000acc: 60dc str r4, [r3, #12]
  1504. for (position = 0U; position < GPIO_NUMBER; position++)
  1505. 8000ace: 3601 adds r6, #1
  1506. 8000ad0: 2e10 cmp r6, #16
  1507. 8000ad2: f47f af6d bne.w 80009b0 <HAL_GPIO_Init+0x14>
  1508. }
  1509. }
  1510. }
  1511. }
  1512. }
  1513. 8000ad6: b003 add sp, #12
  1514. 8000ad8: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1515. switch (GPIO_Init->Mode)
  1516. 8000adc: 2d03 cmp r5, #3
  1517. 8000ade: d025 beq.n 8000b2c <HAL_GPIO_Init+0x190>
  1518. 8000ae0: 2d11 cmp r5, #17
  1519. 8000ae2: d180 bne.n 80009e6 <HAL_GPIO_Init+0x4a>
  1520. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1521. 8000ae4: 68ca ldr r2, [r1, #12]
  1522. 8000ae6: 3204 adds r2, #4
  1523. break;
  1524. 8000ae8: e77d b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1525. switch (GPIO_Init->Mode)
  1526. 8000aea: 4565 cmp r5, ip
  1527. 8000aec: d009 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1528. 8000aee: d812 bhi.n 8000b16 <HAL_GPIO_Init+0x17a>
  1529. 8000af0: f8df 9078 ldr.w r9, [pc, #120] ; 8000b6c <HAL_GPIO_Init+0x1d0>
  1530. 8000af4: 454d cmp r5, r9
  1531. 8000af6: d004 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1532. 8000af8: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1533. 8000afc: 454d cmp r5, r9
  1534. 8000afe: f47f af72 bne.w 80009e6 <HAL_GPIO_Init+0x4a>
  1535. if (GPIO_Init->Pull == GPIO_NOPULL)
  1536. 8000b02: 688a ldr r2, [r1, #8]
  1537. 8000b04: b1e2 cbz r2, 8000b40 <HAL_GPIO_Init+0x1a4>
  1538. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1539. 8000b06: 2a01 cmp r2, #1
  1540. GPIOx->BSRR = ioposition;
  1541. 8000b08: bf0c ite eq
  1542. 8000b0a: f8c0 8010 streq.w r8, [r0, #16]
  1543. GPIOx->BRR = ioposition;
  1544. 8000b0e: f8c0 8014 strne.w r8, [r0, #20]
  1545. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1546. 8000b12: 2208 movs r2, #8
  1547. 8000b14: e767 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1548. switch (GPIO_Init->Mode)
  1549. 8000b16: f8df 9058 ldr.w r9, [pc, #88] ; 8000b70 <HAL_GPIO_Init+0x1d4>
  1550. 8000b1a: 454d cmp r5, r9
  1551. 8000b1c: d0f1 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1552. 8000b1e: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1553. 8000b22: 454d cmp r5, r9
  1554. 8000b24: d0ed beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1555. 8000b26: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1556. 8000b2a: e7e7 b.n 8000afc <HAL_GPIO_Init+0x160>
  1557. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1558. 8000b2c: 2200 movs r2, #0
  1559. 8000b2e: e75a b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1560. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1561. 8000b30: 68ca ldr r2, [r1, #12]
  1562. break;
  1563. 8000b32: e758 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1564. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1565. 8000b34: 68ca ldr r2, [r1, #12]
  1566. 8000b36: 3208 adds r2, #8
  1567. break;
  1568. 8000b38: e755 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1569. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1570. 8000b3a: 68ca ldr r2, [r1, #12]
  1571. 8000b3c: 320c adds r2, #12
  1572. break;
  1573. 8000b3e: e752 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1574. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1575. 8000b40: 2204 movs r2, #4
  1576. 8000b42: e750 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1577. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1578. 8000b44: 2500 movs r5, #0
  1579. 8000b46: e79f b.n 8000a88 <HAL_GPIO_Init+0xec>
  1580. 8000b48: 2501 movs r5, #1
  1581. 8000b4a: e79d b.n 8000a88 <HAL_GPIO_Init+0xec>
  1582. 8000b4c: 2502 movs r5, #2
  1583. 8000b4e: e79b b.n 8000a88 <HAL_GPIO_Init+0xec>
  1584. 8000b50: 2503 movs r5, #3
  1585. 8000b52: e799 b.n 8000a88 <HAL_GPIO_Init+0xec>
  1586. 8000b54: 2504 movs r5, #4
  1587. 8000b56: e797 b.n 8000a88 <HAL_GPIO_Init+0xec>
  1588. 8000b58: 40021000 .word 0x40021000
  1589. 8000b5c: 40010400 .word 0x40010400
  1590. 8000b60: 40010800 .word 0x40010800
  1591. 8000b64: 40011c00 .word 0x40011c00
  1592. 8000b68: 10210000 .word 0x10210000
  1593. 8000b6c: 10110000 .word 0x10110000
  1594. 8000b70: 10310000 .word 0x10310000
  1595. 08000b74 <HAL_GPIO_WritePin>:
  1596. {
  1597. /* Check the parameters */
  1598. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1599. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1600. if (PinState != GPIO_PIN_RESET)
  1601. 8000b74: b10a cbz r2, 8000b7a <HAL_GPIO_WritePin+0x6>
  1602. {
  1603. GPIOx->BSRR = GPIO_Pin;
  1604. }
  1605. else
  1606. {
  1607. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1608. 8000b76: 6101 str r1, [r0, #16]
  1609. 8000b78: 4770 bx lr
  1610. 8000b7a: 0409 lsls r1, r1, #16
  1611. 8000b7c: e7fb b.n 8000b76 <HAL_GPIO_WritePin+0x2>
  1612. 08000b7e <HAL_GPIO_TogglePin>:
  1613. void HAL_GPIO_TogglePin(GPIO_TypeDef *GPIOx, uint16_t GPIO_Pin)
  1614. {
  1615. /* Check the parameters */
  1616. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1617. GPIOx->ODR ^= GPIO_Pin;
  1618. 8000b7e: 68c3 ldr r3, [r0, #12]
  1619. 8000b80: 4059 eors r1, r3
  1620. 8000b82: 60c1 str r1, [r0, #12]
  1621. 8000b84: 4770 bx lr
  1622. ...
  1623. 08000b88 <HAL_I2C_Init>:
  1624. * @param hi2c: pointer to a I2C_HandleTypeDef structure that contains
  1625. * the configuration information for I2C module
  1626. * @retval HAL status
  1627. */
  1628. HAL_StatusTypeDef HAL_I2C_Init(I2C_HandleTypeDef *hi2c)
  1629. {
  1630. 8000b88: b538 push {r3, r4, r5, lr}
  1631. uint32_t freqrange = 0U;
  1632. uint32_t pclk1 = 0U;
  1633. /* Check the I2C handle allocation */
  1634. if(hi2c == NULL)
  1635. 8000b8a: 4604 mov r4, r0
  1636. 8000b8c: b908 cbnz r0, 8000b92 <HAL_I2C_Init+0xa>
  1637. {
  1638. return HAL_ERROR;
  1639. 8000b8e: 2001 movs r0, #1
  1640. 8000b90: bd38 pop {r3, r4, r5, pc}
  1641. assert_param(IS_I2C_DUAL_ADDRESS(hi2c->Init.DualAddressMode));
  1642. assert_param(IS_I2C_OWN_ADDRESS2(hi2c->Init.OwnAddress2));
  1643. assert_param(IS_I2C_GENERAL_CALL(hi2c->Init.GeneralCallMode));
  1644. assert_param(IS_I2C_NO_STRETCH(hi2c->Init.NoStretchMode));
  1645. if(hi2c->State == HAL_I2C_STATE_RESET)
  1646. 8000b92: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  1647. 8000b96: f003 02ff and.w r2, r3, #255 ; 0xff
  1648. 8000b9a: b91b cbnz r3, 8000ba4 <HAL_I2C_Init+0x1c>
  1649. {
  1650. /* Allocate lock resource and initialize it */
  1651. hi2c->Lock = HAL_UNLOCKED;
  1652. 8000b9c: f880 203c strb.w r2, [r0, #60] ; 0x3c
  1653. /* Init the low level hardware : GPIO, CLOCK, NVIC */
  1654. HAL_I2C_MspInit(hi2c);
  1655. 8000ba0: f001 fb8a bl 80022b8 <HAL_I2C_MspInit>
  1656. }
  1657. hi2c->State = HAL_I2C_STATE_BUSY;
  1658. 8000ba4: 2324 movs r3, #36 ; 0x24
  1659. /* Disable the selected I2C peripheral */
  1660. __HAL_I2C_DISABLE(hi2c);
  1661. 8000ba6: 6822 ldr r2, [r4, #0]
  1662. hi2c->State = HAL_I2C_STATE_BUSY;
  1663. 8000ba8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1664. __HAL_I2C_DISABLE(hi2c);
  1665. 8000bac: 6813 ldr r3, [r2, #0]
  1666. 8000bae: f023 0301 bic.w r3, r3, #1
  1667. 8000bb2: 6013 str r3, [r2, #0]
  1668. /* Get PCLK1 frequency */
  1669. pclk1 = HAL_RCC_GetPCLK1Freq();
  1670. 8000bb4: f000 fae2 bl 800117c <HAL_RCC_GetPCLK1Freq>
  1671. /* Check the minimum allowed PCLK1 frequency */
  1672. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1673. 8000bb8: 6863 ldr r3, [r4, #4]
  1674. 8000bba: 4a2f ldr r2, [pc, #188] ; (8000c78 <HAL_I2C_Init+0xf0>)
  1675. 8000bbc: 4293 cmp r3, r2
  1676. 8000bbe: d830 bhi.n 8000c22 <HAL_I2C_Init+0x9a>
  1677. 8000bc0: 4a2e ldr r2, [pc, #184] ; (8000c7c <HAL_I2C_Init+0xf4>)
  1678. 8000bc2: 4290 cmp r0, r2
  1679. 8000bc4: d9e3 bls.n 8000b8e <HAL_I2C_Init+0x6>
  1680. {
  1681. return HAL_ERROR;
  1682. }
  1683. /* Calculate frequency range */
  1684. freqrange = I2C_FREQRANGE(pclk1);
  1685. 8000bc6: 4a2e ldr r2, [pc, #184] ; (8000c80 <HAL_I2C_Init+0xf8>)
  1686. /*---------------------------- I2Cx CR2 Configuration ----------------------*/
  1687. /* Configure I2Cx: Frequency range */
  1688. hi2c->Instance->CR2 = freqrange;
  1689. 8000bc8: 6821 ldr r1, [r4, #0]
  1690. freqrange = I2C_FREQRANGE(pclk1);
  1691. 8000bca: fbb0 f2f2 udiv r2, r0, r2
  1692. hi2c->Instance->CR2 = freqrange;
  1693. 8000bce: 604a str r2, [r1, #4]
  1694. /*---------------------------- I2Cx TRISE Configuration --------------------*/
  1695. /* Configure I2Cx: Rise Time */
  1696. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1697. 8000bd0: 3201 adds r2, #1
  1698. 8000bd2: 620a str r2, [r1, #32]
  1699. /*---------------------------- I2Cx CCR Configuration ----------------------*/
  1700. /* Configure I2Cx: Speed */
  1701. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1702. 8000bd4: 4a28 ldr r2, [pc, #160] ; (8000c78 <HAL_I2C_Init+0xf0>)
  1703. 8000bd6: 3801 subs r0, #1
  1704. 8000bd8: 4293 cmp r3, r2
  1705. 8000bda: d832 bhi.n 8000c42 <HAL_I2C_Init+0xba>
  1706. 8000bdc: 005b lsls r3, r3, #1
  1707. 8000bde: fbb0 f0f3 udiv r0, r0, r3
  1708. 8000be2: 1c43 adds r3, r0, #1
  1709. 8000be4: f3c3 030b ubfx r3, r3, #0, #12
  1710. 8000be8: 2b04 cmp r3, #4
  1711. 8000bea: bf38 it cc
  1712. 8000bec: 2304 movcc r3, #4
  1713. 8000bee: 61cb str r3, [r1, #28]
  1714. /*---------------------------- I2Cx CR1 Configuration ----------------------*/
  1715. /* Configure I2Cx: Generalcall and NoStretch mode */
  1716. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1717. 8000bf0: 6a22 ldr r2, [r4, #32]
  1718. 8000bf2: 69e3 ldr r3, [r4, #28]
  1719. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1720. /* Enable the selected I2C peripheral */
  1721. __HAL_I2C_ENABLE(hi2c);
  1722. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1723. 8000bf4: 2000 movs r0, #0
  1724. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  1725. 8000bf6: 4313 orrs r3, r2
  1726. 8000bf8: 600b str r3, [r1, #0]
  1727. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  1728. 8000bfa: 68e2 ldr r2, [r4, #12]
  1729. 8000bfc: 6923 ldr r3, [r4, #16]
  1730. 8000bfe: 4313 orrs r3, r2
  1731. 8000c00: 608b str r3, [r1, #8]
  1732. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  1733. 8000c02: 69a2 ldr r2, [r4, #24]
  1734. 8000c04: 6963 ldr r3, [r4, #20]
  1735. 8000c06: 4313 orrs r3, r2
  1736. 8000c08: 60cb str r3, [r1, #12]
  1737. __HAL_I2C_ENABLE(hi2c);
  1738. 8000c0a: 680b ldr r3, [r1, #0]
  1739. 8000c0c: f043 0301 orr.w r3, r3, #1
  1740. 8000c10: 600b str r3, [r1, #0]
  1741. hi2c->State = HAL_I2C_STATE_READY;
  1742. 8000c12: 2320 movs r3, #32
  1743. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  1744. 8000c14: 6420 str r0, [r4, #64] ; 0x40
  1745. hi2c->State = HAL_I2C_STATE_READY;
  1746. 8000c16: f884 303d strb.w r3, [r4, #61] ; 0x3d
  1747. hi2c->PreviousState = I2C_STATE_NONE;
  1748. 8000c1a: 6320 str r0, [r4, #48] ; 0x30
  1749. hi2c->Mode = HAL_I2C_MODE_NONE;
  1750. 8000c1c: f884 003e strb.w r0, [r4, #62] ; 0x3e
  1751. return HAL_OK;
  1752. 8000c20: bd38 pop {r3, r4, r5, pc}
  1753. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  1754. 8000c22: 4a18 ldr r2, [pc, #96] ; (8000c84 <HAL_I2C_Init+0xfc>)
  1755. 8000c24: 4290 cmp r0, r2
  1756. 8000c26: d9b2 bls.n 8000b8e <HAL_I2C_Init+0x6>
  1757. freqrange = I2C_FREQRANGE(pclk1);
  1758. 8000c28: 4d15 ldr r5, [pc, #84] ; (8000c80 <HAL_I2C_Init+0xf8>)
  1759. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1760. 8000c2a: f44f 7296 mov.w r2, #300 ; 0x12c
  1761. freqrange = I2C_FREQRANGE(pclk1);
  1762. 8000c2e: fbb0 f5f5 udiv r5, r0, r5
  1763. hi2c->Instance->CR2 = freqrange;
  1764. 8000c32: 6821 ldr r1, [r4, #0]
  1765. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1766. 8000c34: 436a muls r2, r5
  1767. hi2c->Instance->CR2 = freqrange;
  1768. 8000c36: 604d str r5, [r1, #4]
  1769. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  1770. 8000c38: f44f 757a mov.w r5, #1000 ; 0x3e8
  1771. 8000c3c: fbb2 f2f5 udiv r2, r2, r5
  1772. 8000c40: e7c6 b.n 8000bd0 <HAL_I2C_Init+0x48>
  1773. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  1774. 8000c42: 68a2 ldr r2, [r4, #8]
  1775. 8000c44: b952 cbnz r2, 8000c5c <HAL_I2C_Init+0xd4>
  1776. 8000c46: eb03 0343 add.w r3, r3, r3, lsl #1
  1777. 8000c4a: fbb0 f0f3 udiv r0, r0, r3
  1778. 8000c4e: 1c43 adds r3, r0, #1
  1779. 8000c50: f3c3 030b ubfx r3, r3, #0, #12
  1780. 8000c54: b16b cbz r3, 8000c72 <HAL_I2C_Init+0xea>
  1781. 8000c56: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  1782. 8000c5a: e7c8 b.n 8000bee <HAL_I2C_Init+0x66>
  1783. 8000c5c: 2219 movs r2, #25
  1784. 8000c5e: 4353 muls r3, r2
  1785. 8000c60: fbb0 f0f3 udiv r0, r0, r3
  1786. 8000c64: 1c43 adds r3, r0, #1
  1787. 8000c66: f3c3 030b ubfx r3, r3, #0, #12
  1788. 8000c6a: b113 cbz r3, 8000c72 <HAL_I2C_Init+0xea>
  1789. 8000c6c: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  1790. 8000c70: e7bd b.n 8000bee <HAL_I2C_Init+0x66>
  1791. 8000c72: 2301 movs r3, #1
  1792. 8000c74: e7bb b.n 8000bee <HAL_I2C_Init+0x66>
  1793. 8000c76: bf00 nop
  1794. 8000c78: 000186a0 .word 0x000186a0
  1795. 8000c7c: 001e847f .word 0x001e847f
  1796. 8000c80: 000f4240 .word 0x000f4240
  1797. 8000c84: 003d08ff .word 0x003d08ff
  1798. 08000c88 <HAL_RCC_OscConfig>:
  1799. /* Check the parameters */
  1800. assert_param(RCC_OscInitStruct != NULL);
  1801. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  1802. /*------------------------------- HSE Configuration ------------------------*/
  1803. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1804. 8000c88: 6803 ldr r3, [r0, #0]
  1805. {
  1806. 8000c8a: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  1807. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1808. 8000c8e: 07db lsls r3, r3, #31
  1809. {
  1810. 8000c90: 4605 mov r5, r0
  1811. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  1812. 8000c92: d410 bmi.n 8000cb6 <HAL_RCC_OscConfig+0x2e>
  1813. }
  1814. }
  1815. }
  1816. }
  1817. /*----------------------------- HSI Configuration --------------------------*/
  1818. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  1819. 8000c94: 682b ldr r3, [r5, #0]
  1820. 8000c96: 079f lsls r7, r3, #30
  1821. 8000c98: d45e bmi.n 8000d58 <HAL_RCC_OscConfig+0xd0>
  1822. }
  1823. }
  1824. }
  1825. }
  1826. /*------------------------------ LSI Configuration -------------------------*/
  1827. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  1828. 8000c9a: 682b ldr r3, [r5, #0]
  1829. 8000c9c: 0719 lsls r1, r3, #28
  1830. 8000c9e: f100 8095 bmi.w 8000dcc <HAL_RCC_OscConfig+0x144>
  1831. }
  1832. }
  1833. }
  1834. }
  1835. /*------------------------------ LSE Configuration -------------------------*/
  1836. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  1837. 8000ca2: 682b ldr r3, [r5, #0]
  1838. 8000ca4: 075a lsls r2, r3, #29
  1839. 8000ca6: f100 80bf bmi.w 8000e28 <HAL_RCC_OscConfig+0x1a0>
  1840. #endif /* RCC_CR_PLL2ON */
  1841. /*-------------------------------- PLL Configuration -----------------------*/
  1842. /* Check the parameters */
  1843. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  1844. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  1845. 8000caa: 69ea ldr r2, [r5, #28]
  1846. 8000cac: 2a00 cmp r2, #0
  1847. 8000cae: f040 812d bne.w 8000f0c <HAL_RCC_OscConfig+0x284>
  1848. {
  1849. return HAL_ERROR;
  1850. }
  1851. }
  1852. return HAL_OK;
  1853. 8000cb2: 2000 movs r0, #0
  1854. 8000cb4: e014 b.n 8000ce0 <HAL_RCC_OscConfig+0x58>
  1855. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  1856. 8000cb6: 4c90 ldr r4, [pc, #576] ; (8000ef8 <HAL_RCC_OscConfig+0x270>)
  1857. 8000cb8: 6863 ldr r3, [r4, #4]
  1858. 8000cba: f003 030c and.w r3, r3, #12
  1859. 8000cbe: 2b04 cmp r3, #4
  1860. 8000cc0: d007 beq.n 8000cd2 <HAL_RCC_OscConfig+0x4a>
  1861. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  1862. 8000cc2: 6863 ldr r3, [r4, #4]
  1863. 8000cc4: f003 030c and.w r3, r3, #12
  1864. 8000cc8: 2b08 cmp r3, #8
  1865. 8000cca: d10c bne.n 8000ce6 <HAL_RCC_OscConfig+0x5e>
  1866. 8000ccc: 6863 ldr r3, [r4, #4]
  1867. 8000cce: 03de lsls r6, r3, #15
  1868. 8000cd0: d509 bpl.n 8000ce6 <HAL_RCC_OscConfig+0x5e>
  1869. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  1870. 8000cd2: 6823 ldr r3, [r4, #0]
  1871. 8000cd4: 039c lsls r4, r3, #14
  1872. 8000cd6: d5dd bpl.n 8000c94 <HAL_RCC_OscConfig+0xc>
  1873. 8000cd8: 686b ldr r3, [r5, #4]
  1874. 8000cda: 2b00 cmp r3, #0
  1875. 8000cdc: d1da bne.n 8000c94 <HAL_RCC_OscConfig+0xc>
  1876. return HAL_ERROR;
  1877. 8000cde: 2001 movs r0, #1
  1878. }
  1879. 8000ce0: b002 add sp, #8
  1880. 8000ce2: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1881. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1882. 8000ce6: 686b ldr r3, [r5, #4]
  1883. 8000ce8: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  1884. 8000cec: d110 bne.n 8000d10 <HAL_RCC_OscConfig+0x88>
  1885. 8000cee: 6823 ldr r3, [r4, #0]
  1886. 8000cf0: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  1887. 8000cf4: 6023 str r3, [r4, #0]
  1888. tickstart = HAL_GetTick();
  1889. 8000cf6: f7ff fae3 bl 80002c0 <HAL_GetTick>
  1890. 8000cfa: 4606 mov r6, r0
  1891. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  1892. 8000cfc: 6823 ldr r3, [r4, #0]
  1893. 8000cfe: 0398 lsls r0, r3, #14
  1894. 8000d00: d4c8 bmi.n 8000c94 <HAL_RCC_OscConfig+0xc>
  1895. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1896. 8000d02: f7ff fadd bl 80002c0 <HAL_GetTick>
  1897. 8000d06: 1b80 subs r0, r0, r6
  1898. 8000d08: 2864 cmp r0, #100 ; 0x64
  1899. 8000d0a: d9f7 bls.n 8000cfc <HAL_RCC_OscConfig+0x74>
  1900. return HAL_TIMEOUT;
  1901. 8000d0c: 2003 movs r0, #3
  1902. 8000d0e: e7e7 b.n 8000ce0 <HAL_RCC_OscConfig+0x58>
  1903. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1904. 8000d10: b99b cbnz r3, 8000d3a <HAL_RCC_OscConfig+0xb2>
  1905. 8000d12: 6823 ldr r3, [r4, #0]
  1906. 8000d14: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1907. 8000d18: 6023 str r3, [r4, #0]
  1908. 8000d1a: 6823 ldr r3, [r4, #0]
  1909. 8000d1c: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1910. 8000d20: 6023 str r3, [r4, #0]
  1911. tickstart = HAL_GetTick();
  1912. 8000d22: f7ff facd bl 80002c0 <HAL_GetTick>
  1913. 8000d26: 4606 mov r6, r0
  1914. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  1915. 8000d28: 6823 ldr r3, [r4, #0]
  1916. 8000d2a: 0399 lsls r1, r3, #14
  1917. 8000d2c: d5b2 bpl.n 8000c94 <HAL_RCC_OscConfig+0xc>
  1918. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  1919. 8000d2e: f7ff fac7 bl 80002c0 <HAL_GetTick>
  1920. 8000d32: 1b80 subs r0, r0, r6
  1921. 8000d34: 2864 cmp r0, #100 ; 0x64
  1922. 8000d36: d9f7 bls.n 8000d28 <HAL_RCC_OscConfig+0xa0>
  1923. 8000d38: e7e8 b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  1924. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  1925. 8000d3a: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  1926. 8000d3e: 6823 ldr r3, [r4, #0]
  1927. 8000d40: d103 bne.n 8000d4a <HAL_RCC_OscConfig+0xc2>
  1928. 8000d42: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  1929. 8000d46: 6023 str r3, [r4, #0]
  1930. 8000d48: e7d1 b.n 8000cee <HAL_RCC_OscConfig+0x66>
  1931. 8000d4a: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  1932. 8000d4e: 6023 str r3, [r4, #0]
  1933. 8000d50: 6823 ldr r3, [r4, #0]
  1934. 8000d52: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  1935. 8000d56: e7cd b.n 8000cf4 <HAL_RCC_OscConfig+0x6c>
  1936. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  1937. 8000d58: 4c67 ldr r4, [pc, #412] ; (8000ef8 <HAL_RCC_OscConfig+0x270>)
  1938. 8000d5a: 6863 ldr r3, [r4, #4]
  1939. 8000d5c: f013 0f0c tst.w r3, #12
  1940. 8000d60: d007 beq.n 8000d72 <HAL_RCC_OscConfig+0xea>
  1941. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  1942. 8000d62: 6863 ldr r3, [r4, #4]
  1943. 8000d64: f003 030c and.w r3, r3, #12
  1944. 8000d68: 2b08 cmp r3, #8
  1945. 8000d6a: d110 bne.n 8000d8e <HAL_RCC_OscConfig+0x106>
  1946. 8000d6c: 6863 ldr r3, [r4, #4]
  1947. 8000d6e: 03da lsls r2, r3, #15
  1948. 8000d70: d40d bmi.n 8000d8e <HAL_RCC_OscConfig+0x106>
  1949. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  1950. 8000d72: 6823 ldr r3, [r4, #0]
  1951. 8000d74: 079b lsls r3, r3, #30
  1952. 8000d76: d502 bpl.n 8000d7e <HAL_RCC_OscConfig+0xf6>
  1953. 8000d78: 692b ldr r3, [r5, #16]
  1954. 8000d7a: 2b01 cmp r3, #1
  1955. 8000d7c: d1af bne.n 8000cde <HAL_RCC_OscConfig+0x56>
  1956. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  1957. 8000d7e: 6823 ldr r3, [r4, #0]
  1958. 8000d80: 696a ldr r2, [r5, #20]
  1959. 8000d82: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  1960. 8000d86: ea43 03c2 orr.w r3, r3, r2, lsl #3
  1961. 8000d8a: 6023 str r3, [r4, #0]
  1962. 8000d8c: e785 b.n 8000c9a <HAL_RCC_OscConfig+0x12>
  1963. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  1964. 8000d8e: 692a ldr r2, [r5, #16]
  1965. 8000d90: 4b5a ldr r3, [pc, #360] ; (8000efc <HAL_RCC_OscConfig+0x274>)
  1966. 8000d92: b16a cbz r2, 8000db0 <HAL_RCC_OscConfig+0x128>
  1967. __HAL_RCC_HSI_ENABLE();
  1968. 8000d94: 2201 movs r2, #1
  1969. 8000d96: 601a str r2, [r3, #0]
  1970. tickstart = HAL_GetTick();
  1971. 8000d98: f7ff fa92 bl 80002c0 <HAL_GetTick>
  1972. 8000d9c: 4606 mov r6, r0
  1973. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  1974. 8000d9e: 6823 ldr r3, [r4, #0]
  1975. 8000da0: 079f lsls r7, r3, #30
  1976. 8000da2: d4ec bmi.n 8000d7e <HAL_RCC_OscConfig+0xf6>
  1977. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1978. 8000da4: f7ff fa8c bl 80002c0 <HAL_GetTick>
  1979. 8000da8: 1b80 subs r0, r0, r6
  1980. 8000daa: 2802 cmp r0, #2
  1981. 8000dac: d9f7 bls.n 8000d9e <HAL_RCC_OscConfig+0x116>
  1982. 8000dae: e7ad b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  1983. __HAL_RCC_HSI_DISABLE();
  1984. 8000db0: 601a str r2, [r3, #0]
  1985. tickstart = HAL_GetTick();
  1986. 8000db2: f7ff fa85 bl 80002c0 <HAL_GetTick>
  1987. 8000db6: 4606 mov r6, r0
  1988. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  1989. 8000db8: 6823 ldr r3, [r4, #0]
  1990. 8000dba: 0798 lsls r0, r3, #30
  1991. 8000dbc: f57f af6d bpl.w 8000c9a <HAL_RCC_OscConfig+0x12>
  1992. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  1993. 8000dc0: f7ff fa7e bl 80002c0 <HAL_GetTick>
  1994. 8000dc4: 1b80 subs r0, r0, r6
  1995. 8000dc6: 2802 cmp r0, #2
  1996. 8000dc8: d9f6 bls.n 8000db8 <HAL_RCC_OscConfig+0x130>
  1997. 8000dca: e79f b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  1998. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  1999. 8000dcc: 69aa ldr r2, [r5, #24]
  2000. 8000dce: 4c4a ldr r4, [pc, #296] ; (8000ef8 <HAL_RCC_OscConfig+0x270>)
  2001. 8000dd0: 4b4b ldr r3, [pc, #300] ; (8000f00 <HAL_RCC_OscConfig+0x278>)
  2002. 8000dd2: b1da cbz r2, 8000e0c <HAL_RCC_OscConfig+0x184>
  2003. __HAL_RCC_LSI_ENABLE();
  2004. 8000dd4: 2201 movs r2, #1
  2005. 8000dd6: 601a str r2, [r3, #0]
  2006. tickstart = HAL_GetTick();
  2007. 8000dd8: f7ff fa72 bl 80002c0 <HAL_GetTick>
  2008. 8000ddc: 4606 mov r6, r0
  2009. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  2010. 8000dde: 6a63 ldr r3, [r4, #36] ; 0x24
  2011. 8000de0: 079b lsls r3, r3, #30
  2012. 8000de2: d50d bpl.n 8000e00 <HAL_RCC_OscConfig+0x178>
  2013. * @param mdelay: specifies the delay time length, in milliseconds.
  2014. * @retval None
  2015. */
  2016. static void RCC_Delay(uint32_t mdelay)
  2017. {
  2018. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  2019. 8000de4: f44f 52fa mov.w r2, #8000 ; 0x1f40
  2020. 8000de8: 4b46 ldr r3, [pc, #280] ; (8000f04 <HAL_RCC_OscConfig+0x27c>)
  2021. 8000dea: 681b ldr r3, [r3, #0]
  2022. 8000dec: fbb3 f3f2 udiv r3, r3, r2
  2023. 8000df0: 9301 str r3, [sp, #4]
  2024. \brief No Operation
  2025. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  2026. */
  2027. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  2028. {
  2029. __ASM volatile ("nop");
  2030. 8000df2: bf00 nop
  2031. do
  2032. {
  2033. __NOP();
  2034. }
  2035. while (Delay --);
  2036. 8000df4: 9b01 ldr r3, [sp, #4]
  2037. 8000df6: 1e5a subs r2, r3, #1
  2038. 8000df8: 9201 str r2, [sp, #4]
  2039. 8000dfa: 2b00 cmp r3, #0
  2040. 8000dfc: d1f9 bne.n 8000df2 <HAL_RCC_OscConfig+0x16a>
  2041. 8000dfe: e750 b.n 8000ca2 <HAL_RCC_OscConfig+0x1a>
  2042. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2043. 8000e00: f7ff fa5e bl 80002c0 <HAL_GetTick>
  2044. 8000e04: 1b80 subs r0, r0, r6
  2045. 8000e06: 2802 cmp r0, #2
  2046. 8000e08: d9e9 bls.n 8000dde <HAL_RCC_OscConfig+0x156>
  2047. 8000e0a: e77f b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2048. __HAL_RCC_LSI_DISABLE();
  2049. 8000e0c: 601a str r2, [r3, #0]
  2050. tickstart = HAL_GetTick();
  2051. 8000e0e: f7ff fa57 bl 80002c0 <HAL_GetTick>
  2052. 8000e12: 4606 mov r6, r0
  2053. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  2054. 8000e14: 6a63 ldr r3, [r4, #36] ; 0x24
  2055. 8000e16: 079f lsls r7, r3, #30
  2056. 8000e18: f57f af43 bpl.w 8000ca2 <HAL_RCC_OscConfig+0x1a>
  2057. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  2058. 8000e1c: f7ff fa50 bl 80002c0 <HAL_GetTick>
  2059. 8000e20: 1b80 subs r0, r0, r6
  2060. 8000e22: 2802 cmp r0, #2
  2061. 8000e24: d9f6 bls.n 8000e14 <HAL_RCC_OscConfig+0x18c>
  2062. 8000e26: e771 b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2063. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  2064. 8000e28: 4c33 ldr r4, [pc, #204] ; (8000ef8 <HAL_RCC_OscConfig+0x270>)
  2065. 8000e2a: 69e3 ldr r3, [r4, #28]
  2066. 8000e2c: 00d8 lsls r0, r3, #3
  2067. 8000e2e: d424 bmi.n 8000e7a <HAL_RCC_OscConfig+0x1f2>
  2068. pwrclkchanged = SET;
  2069. 8000e30: 2701 movs r7, #1
  2070. __HAL_RCC_PWR_CLK_ENABLE();
  2071. 8000e32: 69e3 ldr r3, [r4, #28]
  2072. 8000e34: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  2073. 8000e38: 61e3 str r3, [r4, #28]
  2074. 8000e3a: 69e3 ldr r3, [r4, #28]
  2075. 8000e3c: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  2076. 8000e40: 9300 str r3, [sp, #0]
  2077. 8000e42: 9b00 ldr r3, [sp, #0]
  2078. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2079. 8000e44: 4e30 ldr r6, [pc, #192] ; (8000f08 <HAL_RCC_OscConfig+0x280>)
  2080. 8000e46: 6833 ldr r3, [r6, #0]
  2081. 8000e48: 05d9 lsls r1, r3, #23
  2082. 8000e4a: d518 bpl.n 8000e7e <HAL_RCC_OscConfig+0x1f6>
  2083. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2084. 8000e4c: 68eb ldr r3, [r5, #12]
  2085. 8000e4e: 2b01 cmp r3, #1
  2086. 8000e50: d126 bne.n 8000ea0 <HAL_RCC_OscConfig+0x218>
  2087. 8000e52: 6a23 ldr r3, [r4, #32]
  2088. 8000e54: f043 0301 orr.w r3, r3, #1
  2089. 8000e58: 6223 str r3, [r4, #32]
  2090. tickstart = HAL_GetTick();
  2091. 8000e5a: f7ff fa31 bl 80002c0 <HAL_GetTick>
  2092. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2093. 8000e5e: f241 3688 movw r6, #5000 ; 0x1388
  2094. tickstart = HAL_GetTick();
  2095. 8000e62: 4680 mov r8, r0
  2096. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  2097. 8000e64: 6a23 ldr r3, [r4, #32]
  2098. 8000e66: 079b lsls r3, r3, #30
  2099. 8000e68: d53f bpl.n 8000eea <HAL_RCC_OscConfig+0x262>
  2100. if(pwrclkchanged == SET)
  2101. 8000e6a: 2f00 cmp r7, #0
  2102. 8000e6c: f43f af1d beq.w 8000caa <HAL_RCC_OscConfig+0x22>
  2103. __HAL_RCC_PWR_CLK_DISABLE();
  2104. 8000e70: 69e3 ldr r3, [r4, #28]
  2105. 8000e72: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  2106. 8000e76: 61e3 str r3, [r4, #28]
  2107. 8000e78: e717 b.n 8000caa <HAL_RCC_OscConfig+0x22>
  2108. FlagStatus pwrclkchanged = RESET;
  2109. 8000e7a: 2700 movs r7, #0
  2110. 8000e7c: e7e2 b.n 8000e44 <HAL_RCC_OscConfig+0x1bc>
  2111. SET_BIT(PWR->CR, PWR_CR_DBP);
  2112. 8000e7e: 6833 ldr r3, [r6, #0]
  2113. 8000e80: f443 7380 orr.w r3, r3, #256 ; 0x100
  2114. 8000e84: 6033 str r3, [r6, #0]
  2115. tickstart = HAL_GetTick();
  2116. 8000e86: f7ff fa1b bl 80002c0 <HAL_GetTick>
  2117. 8000e8a: 4680 mov r8, r0
  2118. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  2119. 8000e8c: 6833 ldr r3, [r6, #0]
  2120. 8000e8e: 05da lsls r2, r3, #23
  2121. 8000e90: d4dc bmi.n 8000e4c <HAL_RCC_OscConfig+0x1c4>
  2122. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  2123. 8000e92: f7ff fa15 bl 80002c0 <HAL_GetTick>
  2124. 8000e96: eba0 0008 sub.w r0, r0, r8
  2125. 8000e9a: 2864 cmp r0, #100 ; 0x64
  2126. 8000e9c: d9f6 bls.n 8000e8c <HAL_RCC_OscConfig+0x204>
  2127. 8000e9e: e735 b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2128. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2129. 8000ea0: b9ab cbnz r3, 8000ece <HAL_RCC_OscConfig+0x246>
  2130. 8000ea2: 6a23 ldr r3, [r4, #32]
  2131. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2132. 8000ea4: f241 3888 movw r8, #5000 ; 0x1388
  2133. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2134. 8000ea8: f023 0301 bic.w r3, r3, #1
  2135. 8000eac: 6223 str r3, [r4, #32]
  2136. 8000eae: 6a23 ldr r3, [r4, #32]
  2137. 8000eb0: f023 0304 bic.w r3, r3, #4
  2138. 8000eb4: 6223 str r3, [r4, #32]
  2139. tickstart = HAL_GetTick();
  2140. 8000eb6: f7ff fa03 bl 80002c0 <HAL_GetTick>
  2141. 8000eba: 4606 mov r6, r0
  2142. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  2143. 8000ebc: 6a23 ldr r3, [r4, #32]
  2144. 8000ebe: 0798 lsls r0, r3, #30
  2145. 8000ec0: d5d3 bpl.n 8000e6a <HAL_RCC_OscConfig+0x1e2>
  2146. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2147. 8000ec2: f7ff f9fd bl 80002c0 <HAL_GetTick>
  2148. 8000ec6: 1b80 subs r0, r0, r6
  2149. 8000ec8: 4540 cmp r0, r8
  2150. 8000eca: d9f7 bls.n 8000ebc <HAL_RCC_OscConfig+0x234>
  2151. 8000ecc: e71e b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2152. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  2153. 8000ece: 2b05 cmp r3, #5
  2154. 8000ed0: 6a23 ldr r3, [r4, #32]
  2155. 8000ed2: d103 bne.n 8000edc <HAL_RCC_OscConfig+0x254>
  2156. 8000ed4: f043 0304 orr.w r3, r3, #4
  2157. 8000ed8: 6223 str r3, [r4, #32]
  2158. 8000eda: e7ba b.n 8000e52 <HAL_RCC_OscConfig+0x1ca>
  2159. 8000edc: f023 0301 bic.w r3, r3, #1
  2160. 8000ee0: 6223 str r3, [r4, #32]
  2161. 8000ee2: 6a23 ldr r3, [r4, #32]
  2162. 8000ee4: f023 0304 bic.w r3, r3, #4
  2163. 8000ee8: e7b6 b.n 8000e58 <HAL_RCC_OscConfig+0x1d0>
  2164. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  2165. 8000eea: f7ff f9e9 bl 80002c0 <HAL_GetTick>
  2166. 8000eee: eba0 0008 sub.w r0, r0, r8
  2167. 8000ef2: 42b0 cmp r0, r6
  2168. 8000ef4: d9b6 bls.n 8000e64 <HAL_RCC_OscConfig+0x1dc>
  2169. 8000ef6: e709 b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2170. 8000ef8: 40021000 .word 0x40021000
  2171. 8000efc: 42420000 .word 0x42420000
  2172. 8000f00: 42420480 .word 0x42420480
  2173. 8000f04: 20000218 .word 0x20000218
  2174. 8000f08: 40007000 .word 0x40007000
  2175. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2176. 8000f0c: 4c22 ldr r4, [pc, #136] ; (8000f98 <HAL_RCC_OscConfig+0x310>)
  2177. 8000f0e: 6863 ldr r3, [r4, #4]
  2178. 8000f10: f003 030c and.w r3, r3, #12
  2179. 8000f14: 2b08 cmp r3, #8
  2180. 8000f16: f43f aee2 beq.w 8000cde <HAL_RCC_OscConfig+0x56>
  2181. 8000f1a: 2300 movs r3, #0
  2182. 8000f1c: 4e1f ldr r6, [pc, #124] ; (8000f9c <HAL_RCC_OscConfig+0x314>)
  2183. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2184. 8000f1e: 2a02 cmp r2, #2
  2185. __HAL_RCC_PLL_DISABLE();
  2186. 8000f20: 6033 str r3, [r6, #0]
  2187. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  2188. 8000f22: d12b bne.n 8000f7c <HAL_RCC_OscConfig+0x2f4>
  2189. tickstart = HAL_GetTick();
  2190. 8000f24: f7ff f9cc bl 80002c0 <HAL_GetTick>
  2191. 8000f28: 4607 mov r7, r0
  2192. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2193. 8000f2a: 6823 ldr r3, [r4, #0]
  2194. 8000f2c: 0199 lsls r1, r3, #6
  2195. 8000f2e: d41f bmi.n 8000f70 <HAL_RCC_OscConfig+0x2e8>
  2196. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  2197. 8000f30: 6a2b ldr r3, [r5, #32]
  2198. 8000f32: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2199. 8000f36: d105 bne.n 8000f44 <HAL_RCC_OscConfig+0x2bc>
  2200. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  2201. 8000f38: 6862 ldr r2, [r4, #4]
  2202. 8000f3a: 68a9 ldr r1, [r5, #8]
  2203. 8000f3c: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  2204. 8000f40: 430a orrs r2, r1
  2205. 8000f42: 6062 str r2, [r4, #4]
  2206. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  2207. 8000f44: 6a69 ldr r1, [r5, #36] ; 0x24
  2208. 8000f46: 6862 ldr r2, [r4, #4]
  2209. 8000f48: 430b orrs r3, r1
  2210. 8000f4a: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  2211. 8000f4e: 4313 orrs r3, r2
  2212. 8000f50: 6063 str r3, [r4, #4]
  2213. __HAL_RCC_PLL_ENABLE();
  2214. 8000f52: 2301 movs r3, #1
  2215. 8000f54: 6033 str r3, [r6, #0]
  2216. tickstart = HAL_GetTick();
  2217. 8000f56: f7ff f9b3 bl 80002c0 <HAL_GetTick>
  2218. 8000f5a: 4605 mov r5, r0
  2219. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2220. 8000f5c: 6823 ldr r3, [r4, #0]
  2221. 8000f5e: 019a lsls r2, r3, #6
  2222. 8000f60: f53f aea7 bmi.w 8000cb2 <HAL_RCC_OscConfig+0x2a>
  2223. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2224. 8000f64: f7ff f9ac bl 80002c0 <HAL_GetTick>
  2225. 8000f68: 1b40 subs r0, r0, r5
  2226. 8000f6a: 2802 cmp r0, #2
  2227. 8000f6c: d9f6 bls.n 8000f5c <HAL_RCC_OscConfig+0x2d4>
  2228. 8000f6e: e6cd b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2229. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2230. 8000f70: f7ff f9a6 bl 80002c0 <HAL_GetTick>
  2231. 8000f74: 1bc0 subs r0, r0, r7
  2232. 8000f76: 2802 cmp r0, #2
  2233. 8000f78: d9d7 bls.n 8000f2a <HAL_RCC_OscConfig+0x2a2>
  2234. 8000f7a: e6c7 b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2235. tickstart = HAL_GetTick();
  2236. 8000f7c: f7ff f9a0 bl 80002c0 <HAL_GetTick>
  2237. 8000f80: 4605 mov r5, r0
  2238. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  2239. 8000f82: 6823 ldr r3, [r4, #0]
  2240. 8000f84: 019b lsls r3, r3, #6
  2241. 8000f86: f57f ae94 bpl.w 8000cb2 <HAL_RCC_OscConfig+0x2a>
  2242. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  2243. 8000f8a: f7ff f999 bl 80002c0 <HAL_GetTick>
  2244. 8000f8e: 1b40 subs r0, r0, r5
  2245. 8000f90: 2802 cmp r0, #2
  2246. 8000f92: d9f6 bls.n 8000f82 <HAL_RCC_OscConfig+0x2fa>
  2247. 8000f94: e6ba b.n 8000d0c <HAL_RCC_OscConfig+0x84>
  2248. 8000f96: bf00 nop
  2249. 8000f98: 40021000 .word 0x40021000
  2250. 8000f9c: 42420060 .word 0x42420060
  2251. 08000fa0 <HAL_RCC_GetSysClockFreq>:
  2252. {
  2253. 8000fa0: b530 push {r4, r5, lr}
  2254. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2255. 8000fa2: 4b19 ldr r3, [pc, #100] ; (8001008 <HAL_RCC_GetSysClockFreq+0x68>)
  2256. {
  2257. 8000fa4: b087 sub sp, #28
  2258. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  2259. 8000fa6: ac02 add r4, sp, #8
  2260. 8000fa8: f103 0510 add.w r5, r3, #16
  2261. 8000fac: 4622 mov r2, r4
  2262. 8000fae: 6818 ldr r0, [r3, #0]
  2263. 8000fb0: 6859 ldr r1, [r3, #4]
  2264. 8000fb2: 3308 adds r3, #8
  2265. 8000fb4: c203 stmia r2!, {r0, r1}
  2266. 8000fb6: 42ab cmp r3, r5
  2267. 8000fb8: 4614 mov r4, r2
  2268. 8000fba: d1f7 bne.n 8000fac <HAL_RCC_GetSysClockFreq+0xc>
  2269. const uint8_t aPredivFactorTable[2] = {1, 2};
  2270. 8000fbc: 2301 movs r3, #1
  2271. 8000fbe: f88d 3004 strb.w r3, [sp, #4]
  2272. 8000fc2: 2302 movs r3, #2
  2273. tmpreg = RCC->CFGR;
  2274. 8000fc4: 4911 ldr r1, [pc, #68] ; (800100c <HAL_RCC_GetSysClockFreq+0x6c>)
  2275. const uint8_t aPredivFactorTable[2] = {1, 2};
  2276. 8000fc6: f88d 3005 strb.w r3, [sp, #5]
  2277. tmpreg = RCC->CFGR;
  2278. 8000fca: 684b ldr r3, [r1, #4]
  2279. switch (tmpreg & RCC_CFGR_SWS)
  2280. 8000fcc: f003 020c and.w r2, r3, #12
  2281. 8000fd0: 2a08 cmp r2, #8
  2282. 8000fd2: d117 bne.n 8001004 <HAL_RCC_GetSysClockFreq+0x64>
  2283. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2284. 8000fd4: f3c3 4283 ubfx r2, r3, #18, #4
  2285. 8000fd8: a806 add r0, sp, #24
  2286. 8000fda: 4402 add r2, r0
  2287. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2288. 8000fdc: 03db lsls r3, r3, #15
  2289. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  2290. 8000fde: f812 2c10 ldrb.w r2, [r2, #-16]
  2291. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  2292. 8000fe2: d50c bpl.n 8000ffe <HAL_RCC_GetSysClockFreq+0x5e>
  2293. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2294. 8000fe4: 684b ldr r3, [r1, #4]
  2295. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2296. 8000fe6: 480a ldr r0, [pc, #40] ; (8001010 <HAL_RCC_GetSysClockFreq+0x70>)
  2297. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2298. 8000fe8: f3c3 4340 ubfx r3, r3, #17, #1
  2299. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2300. 8000fec: 4350 muls r0, r2
  2301. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  2302. 8000fee: aa06 add r2, sp, #24
  2303. 8000ff0: 4413 add r3, r2
  2304. 8000ff2: f813 3c14 ldrb.w r3, [r3, #-20]
  2305. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  2306. 8000ff6: fbb0 f0f3 udiv r0, r0, r3
  2307. }
  2308. 8000ffa: b007 add sp, #28
  2309. 8000ffc: bd30 pop {r4, r5, pc}
  2310. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  2311. 8000ffe: 4805 ldr r0, [pc, #20] ; (8001014 <HAL_RCC_GetSysClockFreq+0x74>)
  2312. 8001000: 4350 muls r0, r2
  2313. 8001002: e7fa b.n 8000ffa <HAL_RCC_GetSysClockFreq+0x5a>
  2314. sysclockfreq = HSE_VALUE;
  2315. 8001004: 4802 ldr r0, [pc, #8] ; (8001010 <HAL_RCC_GetSysClockFreq+0x70>)
  2316. return sysclockfreq;
  2317. 8001006: e7f8 b.n 8000ffa <HAL_RCC_GetSysClockFreq+0x5a>
  2318. 8001008: 08003820 .word 0x08003820
  2319. 800100c: 40021000 .word 0x40021000
  2320. 8001010: 007a1200 .word 0x007a1200
  2321. 8001014: 003d0900 .word 0x003d0900
  2322. 08001018 <HAL_RCC_ClockConfig>:
  2323. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2324. 8001018: 4a54 ldr r2, [pc, #336] ; (800116c <HAL_RCC_ClockConfig+0x154>)
  2325. {
  2326. 800101a: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  2327. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2328. 800101e: 6813 ldr r3, [r2, #0]
  2329. {
  2330. 8001020: 4605 mov r5, r0
  2331. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2332. 8001022: f003 0307 and.w r3, r3, #7
  2333. 8001026: 428b cmp r3, r1
  2334. {
  2335. 8001028: 460e mov r6, r1
  2336. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  2337. 800102a: d32a bcc.n 8001082 <HAL_RCC_ClockConfig+0x6a>
  2338. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  2339. 800102c: 6829 ldr r1, [r5, #0]
  2340. 800102e: 078c lsls r4, r1, #30
  2341. 8001030: d434 bmi.n 800109c <HAL_RCC_ClockConfig+0x84>
  2342. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  2343. 8001032: 07ca lsls r2, r1, #31
  2344. 8001034: d447 bmi.n 80010c6 <HAL_RCC_ClockConfig+0xae>
  2345. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  2346. 8001036: 4a4d ldr r2, [pc, #308] ; (800116c <HAL_RCC_ClockConfig+0x154>)
  2347. 8001038: 6813 ldr r3, [r2, #0]
  2348. 800103a: f003 0307 and.w r3, r3, #7
  2349. 800103e: 429e cmp r6, r3
  2350. 8001040: f0c0 8082 bcc.w 8001148 <HAL_RCC_ClockConfig+0x130>
  2351. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2352. 8001044: 682a ldr r2, [r5, #0]
  2353. 8001046: 4c4a ldr r4, [pc, #296] ; (8001170 <HAL_RCC_ClockConfig+0x158>)
  2354. 8001048: f012 0f04 tst.w r2, #4
  2355. 800104c: f040 8087 bne.w 800115e <HAL_RCC_ClockConfig+0x146>
  2356. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2357. 8001050: 0713 lsls r3, r2, #28
  2358. 8001052: d506 bpl.n 8001062 <HAL_RCC_ClockConfig+0x4a>
  2359. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  2360. 8001054: 6863 ldr r3, [r4, #4]
  2361. 8001056: 692a ldr r2, [r5, #16]
  2362. 8001058: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  2363. 800105c: ea43 03c2 orr.w r3, r3, r2, lsl #3
  2364. 8001060: 6063 str r3, [r4, #4]
  2365. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  2366. 8001062: f7ff ff9d bl 8000fa0 <HAL_RCC_GetSysClockFreq>
  2367. 8001066: 6863 ldr r3, [r4, #4]
  2368. 8001068: 4a42 ldr r2, [pc, #264] ; (8001174 <HAL_RCC_ClockConfig+0x15c>)
  2369. 800106a: f3c3 1303 ubfx r3, r3, #4, #4
  2370. 800106e: 5cd3 ldrb r3, [r2, r3]
  2371. 8001070: 40d8 lsrs r0, r3
  2372. 8001072: 4b41 ldr r3, [pc, #260] ; (8001178 <HAL_RCC_ClockConfig+0x160>)
  2373. 8001074: 6018 str r0, [r3, #0]
  2374. HAL_InitTick (TICK_INT_PRIORITY);
  2375. 8001076: 2000 movs r0, #0
  2376. 8001078: f7ff f8e0 bl 800023c <HAL_InitTick>
  2377. return HAL_OK;
  2378. 800107c: 2000 movs r0, #0
  2379. }
  2380. 800107e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2381. __HAL_FLASH_SET_LATENCY(FLatency);
  2382. 8001082: 6813 ldr r3, [r2, #0]
  2383. 8001084: f023 0307 bic.w r3, r3, #7
  2384. 8001088: 430b orrs r3, r1
  2385. 800108a: 6013 str r3, [r2, #0]
  2386. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2387. 800108c: 6813 ldr r3, [r2, #0]
  2388. 800108e: f003 0307 and.w r3, r3, #7
  2389. 8001092: 4299 cmp r1, r3
  2390. 8001094: d0ca beq.n 800102c <HAL_RCC_ClockConfig+0x14>
  2391. return HAL_ERROR;
  2392. 8001096: 2001 movs r0, #1
  2393. 8001098: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2394. 800109c: 4b34 ldr r3, [pc, #208] ; (8001170 <HAL_RCC_ClockConfig+0x158>)
  2395. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  2396. 800109e: f011 0f04 tst.w r1, #4
  2397. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  2398. 80010a2: bf1e ittt ne
  2399. 80010a4: 685a ldrne r2, [r3, #4]
  2400. 80010a6: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  2401. 80010aa: 605a strne r2, [r3, #4]
  2402. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  2403. 80010ac: 0708 lsls r0, r1, #28
  2404. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  2405. 80010ae: bf42 ittt mi
  2406. 80010b0: 685a ldrmi r2, [r3, #4]
  2407. 80010b2: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  2408. 80010b6: 605a strmi r2, [r3, #4]
  2409. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  2410. 80010b8: 685a ldr r2, [r3, #4]
  2411. 80010ba: 68a8 ldr r0, [r5, #8]
  2412. 80010bc: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  2413. 80010c0: 4302 orrs r2, r0
  2414. 80010c2: 605a str r2, [r3, #4]
  2415. 80010c4: e7b5 b.n 8001032 <HAL_RCC_ClockConfig+0x1a>
  2416. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2417. 80010c6: 686a ldr r2, [r5, #4]
  2418. 80010c8: 4c29 ldr r4, [pc, #164] ; (8001170 <HAL_RCC_ClockConfig+0x158>)
  2419. 80010ca: 2a01 cmp r2, #1
  2420. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2421. 80010cc: 6823 ldr r3, [r4, #0]
  2422. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2423. 80010ce: d11c bne.n 800110a <HAL_RCC_ClockConfig+0xf2>
  2424. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2425. 80010d0: f413 3f00 tst.w r3, #131072 ; 0x20000
  2426. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2427. 80010d4: d0df beq.n 8001096 <HAL_RCC_ClockConfig+0x7e>
  2428. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2429. 80010d6: 6863 ldr r3, [r4, #4]
  2430. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2431. 80010d8: f241 3888 movw r8, #5000 ; 0x1388
  2432. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  2433. 80010dc: f023 0303 bic.w r3, r3, #3
  2434. 80010e0: 4313 orrs r3, r2
  2435. 80010e2: 6063 str r3, [r4, #4]
  2436. tickstart = HAL_GetTick();
  2437. 80010e4: f7ff f8ec bl 80002c0 <HAL_GetTick>
  2438. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2439. 80010e8: 686b ldr r3, [r5, #4]
  2440. tickstart = HAL_GetTick();
  2441. 80010ea: 4607 mov r7, r0
  2442. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  2443. 80010ec: 2b01 cmp r3, #1
  2444. 80010ee: d114 bne.n 800111a <HAL_RCC_ClockConfig+0x102>
  2445. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  2446. 80010f0: 6863 ldr r3, [r4, #4]
  2447. 80010f2: f003 030c and.w r3, r3, #12
  2448. 80010f6: 2b04 cmp r3, #4
  2449. 80010f8: d09d beq.n 8001036 <HAL_RCC_ClockConfig+0x1e>
  2450. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2451. 80010fa: f7ff f8e1 bl 80002c0 <HAL_GetTick>
  2452. 80010fe: 1bc0 subs r0, r0, r7
  2453. 8001100: 4540 cmp r0, r8
  2454. 8001102: d9f5 bls.n 80010f0 <HAL_RCC_ClockConfig+0xd8>
  2455. return HAL_TIMEOUT;
  2456. 8001104: 2003 movs r0, #3
  2457. 8001106: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2458. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2459. 800110a: 2a02 cmp r2, #2
  2460. 800110c: d102 bne.n 8001114 <HAL_RCC_ClockConfig+0xfc>
  2461. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  2462. 800110e: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  2463. 8001112: e7df b.n 80010d4 <HAL_RCC_ClockConfig+0xbc>
  2464. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  2465. 8001114: f013 0f02 tst.w r3, #2
  2466. 8001118: e7dc b.n 80010d4 <HAL_RCC_ClockConfig+0xbc>
  2467. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  2468. 800111a: 2b02 cmp r3, #2
  2469. 800111c: d10f bne.n 800113e <HAL_RCC_ClockConfig+0x126>
  2470. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  2471. 800111e: 6863 ldr r3, [r4, #4]
  2472. 8001120: f003 030c and.w r3, r3, #12
  2473. 8001124: 2b08 cmp r3, #8
  2474. 8001126: d086 beq.n 8001036 <HAL_RCC_ClockConfig+0x1e>
  2475. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2476. 8001128: f7ff f8ca bl 80002c0 <HAL_GetTick>
  2477. 800112c: 1bc0 subs r0, r0, r7
  2478. 800112e: 4540 cmp r0, r8
  2479. 8001130: d9f5 bls.n 800111e <HAL_RCC_ClockConfig+0x106>
  2480. 8001132: e7e7 b.n 8001104 <HAL_RCC_ClockConfig+0xec>
  2481. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  2482. 8001134: f7ff f8c4 bl 80002c0 <HAL_GetTick>
  2483. 8001138: 1bc0 subs r0, r0, r7
  2484. 800113a: 4540 cmp r0, r8
  2485. 800113c: d8e2 bhi.n 8001104 <HAL_RCC_ClockConfig+0xec>
  2486. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  2487. 800113e: 6863 ldr r3, [r4, #4]
  2488. 8001140: f013 0f0c tst.w r3, #12
  2489. 8001144: d1f6 bne.n 8001134 <HAL_RCC_ClockConfig+0x11c>
  2490. 8001146: e776 b.n 8001036 <HAL_RCC_ClockConfig+0x1e>
  2491. __HAL_FLASH_SET_LATENCY(FLatency);
  2492. 8001148: 6813 ldr r3, [r2, #0]
  2493. 800114a: f023 0307 bic.w r3, r3, #7
  2494. 800114e: 4333 orrs r3, r6
  2495. 8001150: 6013 str r3, [r2, #0]
  2496. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  2497. 8001152: 6813 ldr r3, [r2, #0]
  2498. 8001154: f003 0307 and.w r3, r3, #7
  2499. 8001158: 429e cmp r6, r3
  2500. 800115a: d19c bne.n 8001096 <HAL_RCC_ClockConfig+0x7e>
  2501. 800115c: e772 b.n 8001044 <HAL_RCC_ClockConfig+0x2c>
  2502. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  2503. 800115e: 6863 ldr r3, [r4, #4]
  2504. 8001160: 68e9 ldr r1, [r5, #12]
  2505. 8001162: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  2506. 8001166: 430b orrs r3, r1
  2507. 8001168: 6063 str r3, [r4, #4]
  2508. 800116a: e771 b.n 8001050 <HAL_RCC_ClockConfig+0x38>
  2509. 800116c: 40022000 .word 0x40022000
  2510. 8001170: 40021000 .word 0x40021000
  2511. 8001174: 0800388b .word 0x0800388b
  2512. 8001178: 20000218 .word 0x20000218
  2513. 0800117c <HAL_RCC_GetPCLK1Freq>:
  2514. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  2515. 800117c: 4b04 ldr r3, [pc, #16] ; (8001190 <HAL_RCC_GetPCLK1Freq+0x14>)
  2516. 800117e: 4a05 ldr r2, [pc, #20] ; (8001194 <HAL_RCC_GetPCLK1Freq+0x18>)
  2517. 8001180: 685b ldr r3, [r3, #4]
  2518. 8001182: f3c3 2302 ubfx r3, r3, #8, #3
  2519. 8001186: 5cd3 ldrb r3, [r2, r3]
  2520. 8001188: 4a03 ldr r2, [pc, #12] ; (8001198 <HAL_RCC_GetPCLK1Freq+0x1c>)
  2521. 800118a: 6810 ldr r0, [r2, #0]
  2522. }
  2523. 800118c: 40d8 lsrs r0, r3
  2524. 800118e: 4770 bx lr
  2525. 8001190: 40021000 .word 0x40021000
  2526. 8001194: 0800389b .word 0x0800389b
  2527. 8001198: 20000218 .word 0x20000218
  2528. 0800119c <HAL_RCC_GetPCLK2Freq>:
  2529. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  2530. 800119c: 4b04 ldr r3, [pc, #16] ; (80011b0 <HAL_RCC_GetPCLK2Freq+0x14>)
  2531. 800119e: 4a05 ldr r2, [pc, #20] ; (80011b4 <HAL_RCC_GetPCLK2Freq+0x18>)
  2532. 80011a0: 685b ldr r3, [r3, #4]
  2533. 80011a2: f3c3 23c2 ubfx r3, r3, #11, #3
  2534. 80011a6: 5cd3 ldrb r3, [r2, r3]
  2535. 80011a8: 4a03 ldr r2, [pc, #12] ; (80011b8 <HAL_RCC_GetPCLK2Freq+0x1c>)
  2536. 80011aa: 6810 ldr r0, [r2, #0]
  2537. }
  2538. 80011ac: 40d8 lsrs r0, r3
  2539. 80011ae: 4770 bx lr
  2540. 80011b0: 40021000 .word 0x40021000
  2541. 80011b4: 0800389b .word 0x0800389b
  2542. 80011b8: 20000218 .word 0x20000218
  2543. 080011bc <HAL_TIM_Base_Start_IT>:
  2544. {
  2545. /* Check the parameters */
  2546. assert_param(IS_TIM_INSTANCE(htim->Instance));
  2547. /* Enable the TIM Update interrupt */
  2548. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2549. 80011bc: 6803 ldr r3, [r0, #0]
  2550. /* Enable the Peripheral */
  2551. __HAL_TIM_ENABLE(htim);
  2552. /* Return function status */
  2553. return HAL_OK;
  2554. }
  2555. 80011be: 2000 movs r0, #0
  2556. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  2557. 80011c0: 68da ldr r2, [r3, #12]
  2558. 80011c2: f042 0201 orr.w r2, r2, #1
  2559. 80011c6: 60da str r2, [r3, #12]
  2560. __HAL_TIM_ENABLE(htim);
  2561. 80011c8: 681a ldr r2, [r3, #0]
  2562. 80011ca: f042 0201 orr.w r2, r2, #1
  2563. 80011ce: 601a str r2, [r3, #0]
  2564. }
  2565. 80011d0: 4770 bx lr
  2566. 080011d2 <HAL_TIM_OC_DelayElapsedCallback>:
  2567. 80011d2: 4770 bx lr
  2568. 080011d4 <HAL_TIM_IC_CaptureCallback>:
  2569. 80011d4: 4770 bx lr
  2570. 080011d6 <HAL_TIM_PWM_PulseFinishedCallback>:
  2571. 80011d6: 4770 bx lr
  2572. 080011d8 <HAL_TIM_TriggerCallback>:
  2573. 80011d8: 4770 bx lr
  2574. 080011da <HAL_TIM_IRQHandler>:
  2575. * @retval None
  2576. */
  2577. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  2578. {
  2579. /* Capture compare 1 event */
  2580. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2581. 80011da: 6803 ldr r3, [r0, #0]
  2582. {
  2583. 80011dc: b510 push {r4, lr}
  2584. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2585. 80011de: 691a ldr r2, [r3, #16]
  2586. {
  2587. 80011e0: 4604 mov r4, r0
  2588. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  2589. 80011e2: 0791 lsls r1, r2, #30
  2590. 80011e4: d50e bpl.n 8001204 <HAL_TIM_IRQHandler+0x2a>
  2591. {
  2592. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  2593. 80011e6: 68da ldr r2, [r3, #12]
  2594. 80011e8: 0792 lsls r2, r2, #30
  2595. 80011ea: d50b bpl.n 8001204 <HAL_TIM_IRQHandler+0x2a>
  2596. {
  2597. {
  2598. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  2599. 80011ec: f06f 0202 mvn.w r2, #2
  2600. 80011f0: 611a str r2, [r3, #16]
  2601. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2602. 80011f2: 2201 movs r2, #1
  2603. /* Input capture event */
  2604. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2605. 80011f4: 699b ldr r3, [r3, #24]
  2606. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  2607. 80011f6: 7702 strb r2, [r0, #28]
  2608. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  2609. 80011f8: 079b lsls r3, r3, #30
  2610. 80011fa: d077 beq.n 80012ec <HAL_TIM_IRQHandler+0x112>
  2611. {
  2612. HAL_TIM_IC_CaptureCallback(htim);
  2613. 80011fc: f7ff ffea bl 80011d4 <HAL_TIM_IC_CaptureCallback>
  2614. else
  2615. {
  2616. HAL_TIM_OC_DelayElapsedCallback(htim);
  2617. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2618. }
  2619. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2620. 8001200: 2300 movs r3, #0
  2621. 8001202: 7723 strb r3, [r4, #28]
  2622. }
  2623. }
  2624. }
  2625. /* Capture compare 2 event */
  2626. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  2627. 8001204: 6823 ldr r3, [r4, #0]
  2628. 8001206: 691a ldr r2, [r3, #16]
  2629. 8001208: 0750 lsls r0, r2, #29
  2630. 800120a: d510 bpl.n 800122e <HAL_TIM_IRQHandler+0x54>
  2631. {
  2632. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  2633. 800120c: 68da ldr r2, [r3, #12]
  2634. 800120e: 0751 lsls r1, r2, #29
  2635. 8001210: d50d bpl.n 800122e <HAL_TIM_IRQHandler+0x54>
  2636. {
  2637. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  2638. 8001212: f06f 0204 mvn.w r2, #4
  2639. 8001216: 611a str r2, [r3, #16]
  2640. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2641. 8001218: 2202 movs r2, #2
  2642. /* Input capture event */
  2643. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2644. 800121a: 699b ldr r3, [r3, #24]
  2645. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  2646. 800121c: 7722 strb r2, [r4, #28]
  2647. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2648. 800121e: f413 7f40 tst.w r3, #768 ; 0x300
  2649. {
  2650. HAL_TIM_IC_CaptureCallback(htim);
  2651. 8001222: 4620 mov r0, r4
  2652. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  2653. 8001224: d068 beq.n 80012f8 <HAL_TIM_IRQHandler+0x11e>
  2654. HAL_TIM_IC_CaptureCallback(htim);
  2655. 8001226: f7ff ffd5 bl 80011d4 <HAL_TIM_IC_CaptureCallback>
  2656. else
  2657. {
  2658. HAL_TIM_OC_DelayElapsedCallback(htim);
  2659. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2660. }
  2661. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2662. 800122a: 2300 movs r3, #0
  2663. 800122c: 7723 strb r3, [r4, #28]
  2664. }
  2665. }
  2666. /* Capture compare 3 event */
  2667. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  2668. 800122e: 6823 ldr r3, [r4, #0]
  2669. 8001230: 691a ldr r2, [r3, #16]
  2670. 8001232: 0712 lsls r2, r2, #28
  2671. 8001234: d50f bpl.n 8001256 <HAL_TIM_IRQHandler+0x7c>
  2672. {
  2673. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  2674. 8001236: 68da ldr r2, [r3, #12]
  2675. 8001238: 0710 lsls r0, r2, #28
  2676. 800123a: d50c bpl.n 8001256 <HAL_TIM_IRQHandler+0x7c>
  2677. {
  2678. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  2679. 800123c: f06f 0208 mvn.w r2, #8
  2680. 8001240: 611a str r2, [r3, #16]
  2681. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2682. 8001242: 2204 movs r2, #4
  2683. /* Input capture event */
  2684. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2685. 8001244: 69db ldr r3, [r3, #28]
  2686. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  2687. 8001246: 7722 strb r2, [r4, #28]
  2688. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2689. 8001248: 0799 lsls r1, r3, #30
  2690. {
  2691. HAL_TIM_IC_CaptureCallback(htim);
  2692. 800124a: 4620 mov r0, r4
  2693. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  2694. 800124c: d05a beq.n 8001304 <HAL_TIM_IRQHandler+0x12a>
  2695. HAL_TIM_IC_CaptureCallback(htim);
  2696. 800124e: f7ff ffc1 bl 80011d4 <HAL_TIM_IC_CaptureCallback>
  2697. else
  2698. {
  2699. HAL_TIM_OC_DelayElapsedCallback(htim);
  2700. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2701. }
  2702. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2703. 8001252: 2300 movs r3, #0
  2704. 8001254: 7723 strb r3, [r4, #28]
  2705. }
  2706. }
  2707. /* Capture compare 4 event */
  2708. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  2709. 8001256: 6823 ldr r3, [r4, #0]
  2710. 8001258: 691a ldr r2, [r3, #16]
  2711. 800125a: 06d2 lsls r2, r2, #27
  2712. 800125c: d510 bpl.n 8001280 <HAL_TIM_IRQHandler+0xa6>
  2713. {
  2714. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  2715. 800125e: 68da ldr r2, [r3, #12]
  2716. 8001260: 06d0 lsls r0, r2, #27
  2717. 8001262: d50d bpl.n 8001280 <HAL_TIM_IRQHandler+0xa6>
  2718. {
  2719. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  2720. 8001264: f06f 0210 mvn.w r2, #16
  2721. 8001268: 611a str r2, [r3, #16]
  2722. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2723. 800126a: 2208 movs r2, #8
  2724. /* Input capture event */
  2725. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2726. 800126c: 69db ldr r3, [r3, #28]
  2727. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  2728. 800126e: 7722 strb r2, [r4, #28]
  2729. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2730. 8001270: f413 7f40 tst.w r3, #768 ; 0x300
  2731. {
  2732. HAL_TIM_IC_CaptureCallback(htim);
  2733. 8001274: 4620 mov r0, r4
  2734. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  2735. 8001276: d04b beq.n 8001310 <HAL_TIM_IRQHandler+0x136>
  2736. HAL_TIM_IC_CaptureCallback(htim);
  2737. 8001278: f7ff ffac bl 80011d4 <HAL_TIM_IC_CaptureCallback>
  2738. else
  2739. {
  2740. HAL_TIM_OC_DelayElapsedCallback(htim);
  2741. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2742. }
  2743. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  2744. 800127c: 2300 movs r3, #0
  2745. 800127e: 7723 strb r3, [r4, #28]
  2746. }
  2747. }
  2748. /* TIM Update event */
  2749. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  2750. 8001280: 6823 ldr r3, [r4, #0]
  2751. 8001282: 691a ldr r2, [r3, #16]
  2752. 8001284: 07d1 lsls r1, r2, #31
  2753. 8001286: d508 bpl.n 800129a <HAL_TIM_IRQHandler+0xc0>
  2754. {
  2755. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  2756. 8001288: 68da ldr r2, [r3, #12]
  2757. 800128a: 07d2 lsls r2, r2, #31
  2758. 800128c: d505 bpl.n 800129a <HAL_TIM_IRQHandler+0xc0>
  2759. {
  2760. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2761. 800128e: f06f 0201 mvn.w r2, #1
  2762. HAL_TIM_PeriodElapsedCallback(htim);
  2763. 8001292: 4620 mov r0, r4
  2764. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  2765. 8001294: 611a str r2, [r3, #16]
  2766. HAL_TIM_PeriodElapsedCallback(htim);
  2767. 8001296: f000 fe8d bl 8001fb4 <HAL_TIM_PeriodElapsedCallback>
  2768. }
  2769. }
  2770. /* TIM Break input event */
  2771. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  2772. 800129a: 6823 ldr r3, [r4, #0]
  2773. 800129c: 691a ldr r2, [r3, #16]
  2774. 800129e: 0610 lsls r0, r2, #24
  2775. 80012a0: d508 bpl.n 80012b4 <HAL_TIM_IRQHandler+0xda>
  2776. {
  2777. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  2778. 80012a2: 68da ldr r2, [r3, #12]
  2779. 80012a4: 0611 lsls r1, r2, #24
  2780. 80012a6: d505 bpl.n 80012b4 <HAL_TIM_IRQHandler+0xda>
  2781. {
  2782. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2783. 80012a8: f06f 0280 mvn.w r2, #128 ; 0x80
  2784. HAL_TIMEx_BreakCallback(htim);
  2785. 80012ac: 4620 mov r0, r4
  2786. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  2787. 80012ae: 611a str r2, [r3, #16]
  2788. HAL_TIMEx_BreakCallback(htim);
  2789. 80012b0: f000 f8bf bl 8001432 <HAL_TIMEx_BreakCallback>
  2790. }
  2791. }
  2792. /* TIM Trigger detection event */
  2793. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  2794. 80012b4: 6823 ldr r3, [r4, #0]
  2795. 80012b6: 691a ldr r2, [r3, #16]
  2796. 80012b8: 0652 lsls r2, r2, #25
  2797. 80012ba: d508 bpl.n 80012ce <HAL_TIM_IRQHandler+0xf4>
  2798. {
  2799. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  2800. 80012bc: 68da ldr r2, [r3, #12]
  2801. 80012be: 0650 lsls r0, r2, #25
  2802. 80012c0: d505 bpl.n 80012ce <HAL_TIM_IRQHandler+0xf4>
  2803. {
  2804. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2805. 80012c2: f06f 0240 mvn.w r2, #64 ; 0x40
  2806. HAL_TIM_TriggerCallback(htim);
  2807. 80012c6: 4620 mov r0, r4
  2808. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  2809. 80012c8: 611a str r2, [r3, #16]
  2810. HAL_TIM_TriggerCallback(htim);
  2811. 80012ca: f7ff ff85 bl 80011d8 <HAL_TIM_TriggerCallback>
  2812. }
  2813. }
  2814. /* TIM commutation event */
  2815. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  2816. 80012ce: 6823 ldr r3, [r4, #0]
  2817. 80012d0: 691a ldr r2, [r3, #16]
  2818. 80012d2: 0691 lsls r1, r2, #26
  2819. 80012d4: d522 bpl.n 800131c <HAL_TIM_IRQHandler+0x142>
  2820. {
  2821. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  2822. 80012d6: 68da ldr r2, [r3, #12]
  2823. 80012d8: 0692 lsls r2, r2, #26
  2824. 80012da: d51f bpl.n 800131c <HAL_TIM_IRQHandler+0x142>
  2825. {
  2826. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2827. 80012dc: f06f 0220 mvn.w r2, #32
  2828. HAL_TIMEx_CommutationCallback(htim);
  2829. 80012e0: 4620 mov r0, r4
  2830. }
  2831. }
  2832. }
  2833. 80012e2: e8bd 4010 ldmia.w sp!, {r4, lr}
  2834. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  2835. 80012e6: 611a str r2, [r3, #16]
  2836. HAL_TIMEx_CommutationCallback(htim);
  2837. 80012e8: f000 b8a2 b.w 8001430 <HAL_TIMEx_CommutationCallback>
  2838. HAL_TIM_OC_DelayElapsedCallback(htim);
  2839. 80012ec: f7ff ff71 bl 80011d2 <HAL_TIM_OC_DelayElapsedCallback>
  2840. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2841. 80012f0: 4620 mov r0, r4
  2842. 80012f2: f7ff ff70 bl 80011d6 <HAL_TIM_PWM_PulseFinishedCallback>
  2843. 80012f6: e783 b.n 8001200 <HAL_TIM_IRQHandler+0x26>
  2844. HAL_TIM_OC_DelayElapsedCallback(htim);
  2845. 80012f8: f7ff ff6b bl 80011d2 <HAL_TIM_OC_DelayElapsedCallback>
  2846. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2847. 80012fc: 4620 mov r0, r4
  2848. 80012fe: f7ff ff6a bl 80011d6 <HAL_TIM_PWM_PulseFinishedCallback>
  2849. 8001302: e792 b.n 800122a <HAL_TIM_IRQHandler+0x50>
  2850. HAL_TIM_OC_DelayElapsedCallback(htim);
  2851. 8001304: f7ff ff65 bl 80011d2 <HAL_TIM_OC_DelayElapsedCallback>
  2852. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2853. 8001308: 4620 mov r0, r4
  2854. 800130a: f7ff ff64 bl 80011d6 <HAL_TIM_PWM_PulseFinishedCallback>
  2855. 800130e: e7a0 b.n 8001252 <HAL_TIM_IRQHandler+0x78>
  2856. HAL_TIM_OC_DelayElapsedCallback(htim);
  2857. 8001310: f7ff ff5f bl 80011d2 <HAL_TIM_OC_DelayElapsedCallback>
  2858. HAL_TIM_PWM_PulseFinishedCallback(htim);
  2859. 8001314: 4620 mov r0, r4
  2860. 8001316: f7ff ff5e bl 80011d6 <HAL_TIM_PWM_PulseFinishedCallback>
  2861. 800131a: e7af b.n 800127c <HAL_TIM_IRQHandler+0xa2>
  2862. 800131c: bd10 pop {r4, pc}
  2863. ...
  2864. 08001320 <TIM_Base_SetConfig>:
  2865. {
  2866. uint32_t tmpcr1 = 0U;
  2867. tmpcr1 = TIMx->CR1;
  2868. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  2869. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2870. 8001320: 4a24 ldr r2, [pc, #144] ; (80013b4 <TIM_Base_SetConfig+0x94>)
  2871. tmpcr1 = TIMx->CR1;
  2872. 8001322: 6803 ldr r3, [r0, #0]
  2873. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  2874. 8001324: 4290 cmp r0, r2
  2875. 8001326: d012 beq.n 800134e <TIM_Base_SetConfig+0x2e>
  2876. 8001328: f502 6200 add.w r2, r2, #2048 ; 0x800
  2877. 800132c: 4290 cmp r0, r2
  2878. 800132e: d00e beq.n 800134e <TIM_Base_SetConfig+0x2e>
  2879. 8001330: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2880. 8001334: d00b beq.n 800134e <TIM_Base_SetConfig+0x2e>
  2881. 8001336: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2882. 800133a: 4290 cmp r0, r2
  2883. 800133c: d007 beq.n 800134e <TIM_Base_SetConfig+0x2e>
  2884. 800133e: f502 6280 add.w r2, r2, #1024 ; 0x400
  2885. 8001342: 4290 cmp r0, r2
  2886. 8001344: d003 beq.n 800134e <TIM_Base_SetConfig+0x2e>
  2887. 8001346: f502 6280 add.w r2, r2, #1024 ; 0x400
  2888. 800134a: 4290 cmp r0, r2
  2889. 800134c: d11d bne.n 800138a <TIM_Base_SetConfig+0x6a>
  2890. {
  2891. /* Select the Counter Mode */
  2892. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2893. tmpcr1 |= Structure->CounterMode;
  2894. 800134e: 684a ldr r2, [r1, #4]
  2895. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  2896. 8001350: f023 0370 bic.w r3, r3, #112 ; 0x70
  2897. tmpcr1 |= Structure->CounterMode;
  2898. 8001354: 4313 orrs r3, r2
  2899. }
  2900. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  2901. 8001356: 4a17 ldr r2, [pc, #92] ; (80013b4 <TIM_Base_SetConfig+0x94>)
  2902. 8001358: 4290 cmp r0, r2
  2903. 800135a: d012 beq.n 8001382 <TIM_Base_SetConfig+0x62>
  2904. 800135c: f502 6200 add.w r2, r2, #2048 ; 0x800
  2905. 8001360: 4290 cmp r0, r2
  2906. 8001362: d00e beq.n 8001382 <TIM_Base_SetConfig+0x62>
  2907. 8001364: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  2908. 8001368: d00b beq.n 8001382 <TIM_Base_SetConfig+0x62>
  2909. 800136a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  2910. 800136e: 4290 cmp r0, r2
  2911. 8001370: d007 beq.n 8001382 <TIM_Base_SetConfig+0x62>
  2912. 8001372: f502 6280 add.w r2, r2, #1024 ; 0x400
  2913. 8001376: 4290 cmp r0, r2
  2914. 8001378: d003 beq.n 8001382 <TIM_Base_SetConfig+0x62>
  2915. 800137a: f502 6280 add.w r2, r2, #1024 ; 0x400
  2916. 800137e: 4290 cmp r0, r2
  2917. 8001380: d103 bne.n 800138a <TIM_Base_SetConfig+0x6a>
  2918. {
  2919. /* Set the clock division */
  2920. tmpcr1 &= ~TIM_CR1_CKD;
  2921. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2922. 8001382: 68ca ldr r2, [r1, #12]
  2923. tmpcr1 &= ~TIM_CR1_CKD;
  2924. 8001384: f423 7340 bic.w r3, r3, #768 ; 0x300
  2925. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  2926. 8001388: 4313 orrs r3, r2
  2927. }
  2928. /* Set the auto-reload preload */
  2929. tmpcr1 &= ~TIM_CR1_ARPE;
  2930. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2931. 800138a: 694a ldr r2, [r1, #20]
  2932. tmpcr1 &= ~TIM_CR1_ARPE;
  2933. 800138c: f023 0380 bic.w r3, r3, #128 ; 0x80
  2934. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  2935. 8001390: 4313 orrs r3, r2
  2936. TIMx->CR1 = tmpcr1;
  2937. 8001392: 6003 str r3, [r0, #0]
  2938. /* Set the Autoreload value */
  2939. TIMx->ARR = (uint32_t)Structure->Period ;
  2940. 8001394: 688b ldr r3, [r1, #8]
  2941. 8001396: 62c3 str r3, [r0, #44] ; 0x2c
  2942. /* Set the Prescaler value */
  2943. TIMx->PSC = (uint32_t)Structure->Prescaler;
  2944. 8001398: 680b ldr r3, [r1, #0]
  2945. 800139a: 6283 str r3, [r0, #40] ; 0x28
  2946. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  2947. 800139c: 4b05 ldr r3, [pc, #20] ; (80013b4 <TIM_Base_SetConfig+0x94>)
  2948. 800139e: 4298 cmp r0, r3
  2949. 80013a0: d003 beq.n 80013aa <TIM_Base_SetConfig+0x8a>
  2950. 80013a2: f503 6300 add.w r3, r3, #2048 ; 0x800
  2951. 80013a6: 4298 cmp r0, r3
  2952. 80013a8: d101 bne.n 80013ae <TIM_Base_SetConfig+0x8e>
  2953. {
  2954. /* Set the Repetition Counter value */
  2955. TIMx->RCR = Structure->RepetitionCounter;
  2956. 80013aa: 690b ldr r3, [r1, #16]
  2957. 80013ac: 6303 str r3, [r0, #48] ; 0x30
  2958. }
  2959. /* Generate an update event to reload the Prescaler
  2960. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  2961. TIMx->EGR = TIM_EGR_UG;
  2962. 80013ae: 2301 movs r3, #1
  2963. 80013b0: 6143 str r3, [r0, #20]
  2964. 80013b2: 4770 bx lr
  2965. 80013b4: 40012c00 .word 0x40012c00
  2966. 080013b8 <HAL_TIM_Base_Init>:
  2967. {
  2968. 80013b8: b510 push {r4, lr}
  2969. if(htim == NULL)
  2970. 80013ba: 4604 mov r4, r0
  2971. 80013bc: b1a0 cbz r0, 80013e8 <HAL_TIM_Base_Init+0x30>
  2972. if(htim->State == HAL_TIM_STATE_RESET)
  2973. 80013be: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2974. 80013c2: f003 02ff and.w r2, r3, #255 ; 0xff
  2975. 80013c6: b91b cbnz r3, 80013d0 <HAL_TIM_Base_Init+0x18>
  2976. htim->Lock = HAL_UNLOCKED;
  2977. 80013c8: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2978. HAL_TIM_Base_MspInit(htim);
  2979. 80013cc: f000 ffa6 bl 800231c <HAL_TIM_Base_MspInit>
  2980. htim->State= HAL_TIM_STATE_BUSY;
  2981. 80013d0: 2302 movs r3, #2
  2982. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2983. 80013d2: 6820 ldr r0, [r4, #0]
  2984. htim->State= HAL_TIM_STATE_BUSY;
  2985. 80013d4: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2986. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  2987. 80013d8: 1d21 adds r1, r4, #4
  2988. 80013da: f7ff ffa1 bl 8001320 <TIM_Base_SetConfig>
  2989. htim->State= HAL_TIM_STATE_READY;
  2990. 80013de: 2301 movs r3, #1
  2991. return HAL_OK;
  2992. 80013e0: 2000 movs r0, #0
  2993. htim->State= HAL_TIM_STATE_READY;
  2994. 80013e2: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2995. return HAL_OK;
  2996. 80013e6: bd10 pop {r4, pc}
  2997. return HAL_ERROR;
  2998. 80013e8: 2001 movs r0, #1
  2999. }
  3000. 80013ea: bd10 pop {r4, pc}
  3001. 080013ec <HAL_TIMEx_MasterConfigSynchronization>:
  3002. /* Check the parameters */
  3003. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  3004. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  3005. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  3006. __HAL_LOCK(htim);
  3007. 80013ec: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  3008. {
  3009. 80013f0: b510 push {r4, lr}
  3010. __HAL_LOCK(htim);
  3011. 80013f2: 2b01 cmp r3, #1
  3012. 80013f4: f04f 0302 mov.w r3, #2
  3013. 80013f8: d018 beq.n 800142c <HAL_TIMEx_MasterConfigSynchronization+0x40>
  3014. htim->State = HAL_TIM_STATE_BUSY;
  3015. 80013fa: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3016. /* Reset the MMS Bits */
  3017. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3018. 80013fe: 6803 ldr r3, [r0, #0]
  3019. /* Select the TRGO source */
  3020. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  3021. 8001400: 680c ldr r4, [r1, #0]
  3022. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3023. 8001402: 685a ldr r2, [r3, #4]
  3024. /* Reset the MSM Bit */
  3025. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3026. /* Set or Reset the MSM Bit */
  3027. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3028. 8001404: 6849 ldr r1, [r1, #4]
  3029. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  3030. 8001406: f022 0270 bic.w r2, r2, #112 ; 0x70
  3031. 800140a: 605a str r2, [r3, #4]
  3032. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  3033. 800140c: 685a ldr r2, [r3, #4]
  3034. 800140e: 4322 orrs r2, r4
  3035. 8001410: 605a str r2, [r3, #4]
  3036. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  3037. 8001412: 689a ldr r2, [r3, #8]
  3038. 8001414: f022 0280 bic.w r2, r2, #128 ; 0x80
  3039. 8001418: 609a str r2, [r3, #8]
  3040. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  3041. 800141a: 689a ldr r2, [r3, #8]
  3042. 800141c: 430a orrs r2, r1
  3043. 800141e: 609a str r2, [r3, #8]
  3044. htim->State = HAL_TIM_STATE_READY;
  3045. 8001420: 2301 movs r3, #1
  3046. 8001422: f880 303d strb.w r3, [r0, #61] ; 0x3d
  3047. __HAL_UNLOCK(htim);
  3048. 8001426: 2300 movs r3, #0
  3049. 8001428: f880 303c strb.w r3, [r0, #60] ; 0x3c
  3050. __HAL_LOCK(htim);
  3051. 800142c: 4618 mov r0, r3
  3052. return HAL_OK;
  3053. }
  3054. 800142e: bd10 pop {r4, pc}
  3055. 08001430 <HAL_TIMEx_CommutationCallback>:
  3056. 8001430: 4770 bx lr
  3057. 08001432 <HAL_TIMEx_BreakCallback>:
  3058. * @brief Hall Break detection callback in non blocking mode
  3059. * @param htim : TIM handle
  3060. * @retval None
  3061. */
  3062. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  3063. {
  3064. 8001432: 4770 bx lr
  3065. 08001434 <UART_EndRxTransfer>:
  3066. * @retval None
  3067. */
  3068. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  3069. {
  3070. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  3071. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  3072. 8001434: 6803 ldr r3, [r0, #0]
  3073. 8001436: 68da ldr r2, [r3, #12]
  3074. 8001438: f422 7290 bic.w r2, r2, #288 ; 0x120
  3075. 800143c: 60da str r2, [r3, #12]
  3076. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3077. 800143e: 695a ldr r2, [r3, #20]
  3078. 8001440: f022 0201 bic.w r2, r2, #1
  3079. 8001444: 615a str r2, [r3, #20]
  3080. /* At end of Rx process, restore huart->RxState to Ready */
  3081. huart->RxState = HAL_UART_STATE_READY;
  3082. 8001446: 2320 movs r3, #32
  3083. 8001448: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3084. 800144c: 4770 bx lr
  3085. ...
  3086. 08001450 <UART_SetConfig>:
  3087. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  3088. * the configuration information for the specified UART module.
  3089. * @retval None
  3090. */
  3091. static void UART_SetConfig(UART_HandleTypeDef *huart)
  3092. {
  3093. 8001450: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  3094. assert_param(IS_UART_MODE(huart->Init.Mode));
  3095. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  3096. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  3097. * to huart->Init.StopBits value */
  3098. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3099. 8001454: 6805 ldr r5, [r0, #0]
  3100. 8001456: 68c2 ldr r2, [r0, #12]
  3101. 8001458: 692b ldr r3, [r5, #16]
  3102. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  3103. MODIFY_REG(huart->Instance->CR1,
  3104. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  3105. tmpreg);
  3106. #else
  3107. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3108. 800145a: 6901 ldr r1, [r0, #16]
  3109. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  3110. 800145c: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  3111. 8001460: 4313 orrs r3, r2
  3112. 8001462: 612b str r3, [r5, #16]
  3113. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3114. 8001464: 6883 ldr r3, [r0, #8]
  3115. MODIFY_REG(huart->Instance->CR1,
  3116. 8001466: 68ea ldr r2, [r5, #12]
  3117. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3118. 8001468: 430b orrs r3, r1
  3119. 800146a: 6941 ldr r1, [r0, #20]
  3120. MODIFY_REG(huart->Instance->CR1,
  3121. 800146c: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  3122. 8001470: f022 020c bic.w r2, r2, #12
  3123. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  3124. 8001474: 430b orrs r3, r1
  3125. MODIFY_REG(huart->Instance->CR1,
  3126. 8001476: 4313 orrs r3, r2
  3127. 8001478: 60eb str r3, [r5, #12]
  3128. tmpreg);
  3129. #endif /* USART_CR1_OVER8 */
  3130. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  3131. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  3132. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  3133. 800147a: 696b ldr r3, [r5, #20]
  3134. 800147c: 6982 ldr r2, [r0, #24]
  3135. 800147e: f423 7340 bic.w r3, r3, #768 ; 0x300
  3136. 8001482: 4313 orrs r3, r2
  3137. 8001484: 616b str r3, [r5, #20]
  3138. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3139. }
  3140. }
  3141. #else
  3142. /*-------------------------- USART BRR Configuration ---------------------*/
  3143. if(huart->Instance == USART1)
  3144. 8001486: 4b40 ldr r3, [pc, #256] ; (8001588 <UART_SetConfig+0x138>)
  3145. {
  3146. 8001488: 4681 mov r9, r0
  3147. if(huart->Instance == USART1)
  3148. 800148a: 429d cmp r5, r3
  3149. 800148c: f04f 0419 mov.w r4, #25
  3150. 8001490: d146 bne.n 8001520 <UART_SetConfig+0xd0>
  3151. {
  3152. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  3153. 8001492: f7ff fe83 bl 800119c <HAL_RCC_GetPCLK2Freq>
  3154. 8001496: fb04 f300 mul.w r3, r4, r0
  3155. 800149a: f8d9 6004 ldr.w r6, [r9, #4]
  3156. 800149e: f04f 0864 mov.w r8, #100 ; 0x64
  3157. 80014a2: 00b6 lsls r6, r6, #2
  3158. 80014a4: fbb3 f3f6 udiv r3, r3, r6
  3159. 80014a8: fbb3 f3f8 udiv r3, r3, r8
  3160. 80014ac: 011e lsls r6, r3, #4
  3161. 80014ae: f7ff fe75 bl 800119c <HAL_RCC_GetPCLK2Freq>
  3162. 80014b2: 4360 muls r0, r4
  3163. 80014b4: f8d9 3004 ldr.w r3, [r9, #4]
  3164. 80014b8: 009b lsls r3, r3, #2
  3165. 80014ba: fbb0 f7f3 udiv r7, r0, r3
  3166. 80014be: f7ff fe6d bl 800119c <HAL_RCC_GetPCLK2Freq>
  3167. 80014c2: 4360 muls r0, r4
  3168. 80014c4: f8d9 3004 ldr.w r3, [r9, #4]
  3169. 80014c8: 009b lsls r3, r3, #2
  3170. 80014ca: fbb0 f3f3 udiv r3, r0, r3
  3171. 80014ce: fbb3 f3f8 udiv r3, r3, r8
  3172. 80014d2: fb08 7313 mls r3, r8, r3, r7
  3173. 80014d6: 011b lsls r3, r3, #4
  3174. 80014d8: 3332 adds r3, #50 ; 0x32
  3175. 80014da: fbb3 f3f8 udiv r3, r3, r8
  3176. 80014de: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3177. 80014e2: f7ff fe5b bl 800119c <HAL_RCC_GetPCLK2Freq>
  3178. 80014e6: 4360 muls r0, r4
  3179. 80014e8: f8d9 2004 ldr.w r2, [r9, #4]
  3180. 80014ec: 0092 lsls r2, r2, #2
  3181. 80014ee: fbb0 faf2 udiv sl, r0, r2
  3182. 80014f2: f7ff fe53 bl 800119c <HAL_RCC_GetPCLK2Freq>
  3183. }
  3184. else
  3185. {
  3186. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  3187. 80014f6: 4360 muls r0, r4
  3188. 80014f8: f8d9 3004 ldr.w r3, [r9, #4]
  3189. 80014fc: 009b lsls r3, r3, #2
  3190. 80014fe: fbb0 f3f3 udiv r3, r0, r3
  3191. 8001502: fbb3 f3f8 udiv r3, r3, r8
  3192. 8001506: fb08 a313 mls r3, r8, r3, sl
  3193. 800150a: 011b lsls r3, r3, #4
  3194. 800150c: 3332 adds r3, #50 ; 0x32
  3195. 800150e: fbb3 f3f8 udiv r3, r3, r8
  3196. 8001512: f003 030f and.w r3, r3, #15
  3197. 8001516: 433b orrs r3, r7
  3198. 8001518: 4433 add r3, r6
  3199. 800151a: 60ab str r3, [r5, #8]
  3200. 800151c: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  3201. 8001520: f7ff fe2c bl 800117c <HAL_RCC_GetPCLK1Freq>
  3202. 8001524: fb04 f300 mul.w r3, r4, r0
  3203. 8001528: f8d9 6004 ldr.w r6, [r9, #4]
  3204. 800152c: f04f 0864 mov.w r8, #100 ; 0x64
  3205. 8001530: 00b6 lsls r6, r6, #2
  3206. 8001532: fbb3 f3f6 udiv r3, r3, r6
  3207. 8001536: fbb3 f3f8 udiv r3, r3, r8
  3208. 800153a: 011e lsls r6, r3, #4
  3209. 800153c: f7ff fe1e bl 800117c <HAL_RCC_GetPCLK1Freq>
  3210. 8001540: 4360 muls r0, r4
  3211. 8001542: f8d9 3004 ldr.w r3, [r9, #4]
  3212. 8001546: 009b lsls r3, r3, #2
  3213. 8001548: fbb0 f7f3 udiv r7, r0, r3
  3214. 800154c: f7ff fe16 bl 800117c <HAL_RCC_GetPCLK1Freq>
  3215. 8001550: 4360 muls r0, r4
  3216. 8001552: f8d9 3004 ldr.w r3, [r9, #4]
  3217. 8001556: 009b lsls r3, r3, #2
  3218. 8001558: fbb0 f3f3 udiv r3, r0, r3
  3219. 800155c: fbb3 f3f8 udiv r3, r3, r8
  3220. 8001560: fb08 7313 mls r3, r8, r3, r7
  3221. 8001564: 011b lsls r3, r3, #4
  3222. 8001566: 3332 adds r3, #50 ; 0x32
  3223. 8001568: fbb3 f3f8 udiv r3, r3, r8
  3224. 800156c: f003 07f0 and.w r7, r3, #240 ; 0xf0
  3225. 8001570: f7ff fe04 bl 800117c <HAL_RCC_GetPCLK1Freq>
  3226. 8001574: 4360 muls r0, r4
  3227. 8001576: f8d9 2004 ldr.w r2, [r9, #4]
  3228. 800157a: 0092 lsls r2, r2, #2
  3229. 800157c: fbb0 faf2 udiv sl, r0, r2
  3230. 8001580: f7ff fdfc bl 800117c <HAL_RCC_GetPCLK1Freq>
  3231. 8001584: e7b7 b.n 80014f6 <UART_SetConfig+0xa6>
  3232. 8001586: bf00 nop
  3233. 8001588: 40013800 .word 0x40013800
  3234. 0800158c <UART_WaitOnFlagUntilTimeout.constprop.3>:
  3235. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  3236. 800158c: b5f8 push {r3, r4, r5, r6, r7, lr}
  3237. 800158e: 4604 mov r4, r0
  3238. 8001590: 460e mov r6, r1
  3239. 8001592: 4617 mov r7, r2
  3240. 8001594: 461d mov r5, r3
  3241. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  3242. 8001596: 6821 ldr r1, [r4, #0]
  3243. 8001598: 680b ldr r3, [r1, #0]
  3244. 800159a: ea36 0303 bics.w r3, r6, r3
  3245. 800159e: d101 bne.n 80015a4 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  3246. return HAL_OK;
  3247. 80015a0: 2000 movs r0, #0
  3248. }
  3249. 80015a2: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3250. if(Timeout != HAL_MAX_DELAY)
  3251. 80015a4: 1c6b adds r3, r5, #1
  3252. 80015a6: d0f7 beq.n 8001598 <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  3253. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3254. 80015a8: b995 cbnz r5, 80015d0 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  3255. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3256. 80015aa: 6823 ldr r3, [r4, #0]
  3257. __HAL_UNLOCK(huart);
  3258. 80015ac: 2003 movs r0, #3
  3259. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  3260. 80015ae: 68da ldr r2, [r3, #12]
  3261. 80015b0: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  3262. 80015b4: 60da str r2, [r3, #12]
  3263. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3264. 80015b6: 695a ldr r2, [r3, #20]
  3265. 80015b8: f022 0201 bic.w r2, r2, #1
  3266. 80015bc: 615a str r2, [r3, #20]
  3267. huart->gState = HAL_UART_STATE_READY;
  3268. 80015be: 2320 movs r3, #32
  3269. 80015c0: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3270. huart->RxState = HAL_UART_STATE_READY;
  3271. 80015c4: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3272. __HAL_UNLOCK(huart);
  3273. 80015c8: 2300 movs r3, #0
  3274. 80015ca: f884 3038 strb.w r3, [r4, #56] ; 0x38
  3275. 80015ce: bdf8 pop {r3, r4, r5, r6, r7, pc}
  3276. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  3277. 80015d0: f7fe fe76 bl 80002c0 <HAL_GetTick>
  3278. 80015d4: 1bc0 subs r0, r0, r7
  3279. 80015d6: 4285 cmp r5, r0
  3280. 80015d8: d2dd bcs.n 8001596 <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  3281. 80015da: e7e6 b.n 80015aa <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  3282. 080015dc <HAL_UART_Init>:
  3283. {
  3284. 80015dc: b510 push {r4, lr}
  3285. if(huart == NULL)
  3286. 80015de: 4604 mov r4, r0
  3287. 80015e0: b340 cbz r0, 8001634 <HAL_UART_Init+0x58>
  3288. if(huart->gState == HAL_UART_STATE_RESET)
  3289. 80015e2: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3290. 80015e6: f003 02ff and.w r2, r3, #255 ; 0xff
  3291. 80015ea: b91b cbnz r3, 80015f4 <HAL_UART_Init+0x18>
  3292. huart->Lock = HAL_UNLOCKED;
  3293. 80015ec: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3294. HAL_UART_MspInit(huart);
  3295. 80015f0: f000 fea8 bl 8002344 <HAL_UART_MspInit>
  3296. huart->gState = HAL_UART_STATE_BUSY;
  3297. 80015f4: 2324 movs r3, #36 ; 0x24
  3298. __HAL_UART_DISABLE(huart);
  3299. 80015f6: 6822 ldr r2, [r4, #0]
  3300. huart->gState = HAL_UART_STATE_BUSY;
  3301. 80015f8: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3302. __HAL_UART_DISABLE(huart);
  3303. 80015fc: 68d3 ldr r3, [r2, #12]
  3304. UART_SetConfig(huart);
  3305. 80015fe: 4620 mov r0, r4
  3306. __HAL_UART_DISABLE(huart);
  3307. 8001600: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  3308. 8001604: 60d3 str r3, [r2, #12]
  3309. UART_SetConfig(huart);
  3310. 8001606: f7ff ff23 bl 8001450 <UART_SetConfig>
  3311. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3312. 800160a: 6823 ldr r3, [r4, #0]
  3313. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3314. 800160c: 2000 movs r0, #0
  3315. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  3316. 800160e: 691a ldr r2, [r3, #16]
  3317. 8001610: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  3318. 8001614: 611a str r2, [r3, #16]
  3319. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  3320. 8001616: 695a ldr r2, [r3, #20]
  3321. 8001618: f022 022a bic.w r2, r2, #42 ; 0x2a
  3322. 800161c: 615a str r2, [r3, #20]
  3323. __HAL_UART_ENABLE(huart);
  3324. 800161e: 68da ldr r2, [r3, #12]
  3325. 8001620: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  3326. 8001624: 60da str r2, [r3, #12]
  3327. huart->gState= HAL_UART_STATE_READY;
  3328. 8001626: 2320 movs r3, #32
  3329. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3330. 8001628: 63e0 str r0, [r4, #60] ; 0x3c
  3331. huart->gState= HAL_UART_STATE_READY;
  3332. 800162a: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3333. huart->RxState= HAL_UART_STATE_READY;
  3334. 800162e: f884 303a strb.w r3, [r4, #58] ; 0x3a
  3335. return HAL_OK;
  3336. 8001632: bd10 pop {r4, pc}
  3337. return HAL_ERROR;
  3338. 8001634: 2001 movs r0, #1
  3339. }
  3340. 8001636: bd10 pop {r4, pc}
  3341. 08001638 <HAL_UART_Transmit>:
  3342. {
  3343. 8001638: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3344. 800163c: 461f mov r7, r3
  3345. if(huart->gState == HAL_UART_STATE_READY)
  3346. 800163e: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  3347. {
  3348. 8001642: 4604 mov r4, r0
  3349. if(huart->gState == HAL_UART_STATE_READY)
  3350. 8001644: 2b20 cmp r3, #32
  3351. {
  3352. 8001646: 460d mov r5, r1
  3353. 8001648: 4690 mov r8, r2
  3354. if(huart->gState == HAL_UART_STATE_READY)
  3355. 800164a: d14e bne.n 80016ea <HAL_UART_Transmit+0xb2>
  3356. if((pData == NULL) || (Size == 0U))
  3357. 800164c: 2900 cmp r1, #0
  3358. 800164e: d049 beq.n 80016e4 <HAL_UART_Transmit+0xac>
  3359. 8001650: 2a00 cmp r2, #0
  3360. 8001652: d047 beq.n 80016e4 <HAL_UART_Transmit+0xac>
  3361. __HAL_LOCK(huart);
  3362. 8001654: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  3363. 8001658: 2b01 cmp r3, #1
  3364. 800165a: d046 beq.n 80016ea <HAL_UART_Transmit+0xb2>
  3365. 800165c: 2301 movs r3, #1
  3366. 800165e: f880 3038 strb.w r3, [r0, #56] ; 0x38
  3367. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3368. 8001662: 2300 movs r3, #0
  3369. 8001664: 63c3 str r3, [r0, #60] ; 0x3c
  3370. huart->gState = HAL_UART_STATE_BUSY_TX;
  3371. 8001666: 2321 movs r3, #33 ; 0x21
  3372. 8001668: f880 3039 strb.w r3, [r0, #57] ; 0x39
  3373. tickstart = HAL_GetTick();
  3374. 800166c: f7fe fe28 bl 80002c0 <HAL_GetTick>
  3375. 8001670: 4606 mov r6, r0
  3376. huart->TxXferSize = Size;
  3377. 8001672: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  3378. huart->TxXferCount = Size;
  3379. 8001676: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  3380. while(huart->TxXferCount > 0U)
  3381. 800167a: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3382. 800167c: b29b uxth r3, r3
  3383. 800167e: b96b cbnz r3, 800169c <HAL_UART_Transmit+0x64>
  3384. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  3385. 8001680: 463b mov r3, r7
  3386. 8001682: 4632 mov r2, r6
  3387. 8001684: 2140 movs r1, #64 ; 0x40
  3388. 8001686: 4620 mov r0, r4
  3389. 8001688: f7ff ff80 bl 800158c <UART_WaitOnFlagUntilTimeout.constprop.3>
  3390. 800168c: b9a8 cbnz r0, 80016ba <HAL_UART_Transmit+0x82>
  3391. huart->gState = HAL_UART_STATE_READY;
  3392. 800168e: 2320 movs r3, #32
  3393. __HAL_UNLOCK(huart);
  3394. 8001690: f884 0038 strb.w r0, [r4, #56] ; 0x38
  3395. huart->gState = HAL_UART_STATE_READY;
  3396. 8001694: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3397. return HAL_OK;
  3398. 8001698: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3399. huart->TxXferCount--;
  3400. 800169c: 8ce3 ldrh r3, [r4, #38] ; 0x26
  3401. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3402. 800169e: 4632 mov r2, r6
  3403. huart->TxXferCount--;
  3404. 80016a0: 3b01 subs r3, #1
  3405. 80016a2: b29b uxth r3, r3
  3406. 80016a4: 84e3 strh r3, [r4, #38] ; 0x26
  3407. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3408. 80016a6: 68a3 ldr r3, [r4, #8]
  3409. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3410. 80016a8: 2180 movs r1, #128 ; 0x80
  3411. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3412. 80016aa: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3413. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3414. 80016ae: 4620 mov r0, r4
  3415. 80016b0: 463b mov r3, r7
  3416. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3417. 80016b2: d10e bne.n 80016d2 <HAL_UART_Transmit+0x9a>
  3418. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3419. 80016b4: f7ff ff6a bl 800158c <UART_WaitOnFlagUntilTimeout.constprop.3>
  3420. 80016b8: b110 cbz r0, 80016c0 <HAL_UART_Transmit+0x88>
  3421. return HAL_TIMEOUT;
  3422. 80016ba: 2003 movs r0, #3
  3423. 80016bc: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3424. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  3425. 80016c0: 882b ldrh r3, [r5, #0]
  3426. 80016c2: 6822 ldr r2, [r4, #0]
  3427. 80016c4: f3c3 0308 ubfx r3, r3, #0, #9
  3428. 80016c8: 6053 str r3, [r2, #4]
  3429. if(huart->Init.Parity == UART_PARITY_NONE)
  3430. 80016ca: 6923 ldr r3, [r4, #16]
  3431. 80016cc: b943 cbnz r3, 80016e0 <HAL_UART_Transmit+0xa8>
  3432. pData +=2U;
  3433. 80016ce: 3502 adds r5, #2
  3434. 80016d0: e7d3 b.n 800167a <HAL_UART_Transmit+0x42>
  3435. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  3436. 80016d2: f7ff ff5b bl 800158c <UART_WaitOnFlagUntilTimeout.constprop.3>
  3437. 80016d6: 2800 cmp r0, #0
  3438. 80016d8: d1ef bne.n 80016ba <HAL_UART_Transmit+0x82>
  3439. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  3440. 80016da: 6823 ldr r3, [r4, #0]
  3441. 80016dc: 782a ldrb r2, [r5, #0]
  3442. 80016de: 605a str r2, [r3, #4]
  3443. 80016e0: 3501 adds r5, #1
  3444. 80016e2: e7ca b.n 800167a <HAL_UART_Transmit+0x42>
  3445. return HAL_ERROR;
  3446. 80016e4: 2001 movs r0, #1
  3447. 80016e6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3448. return HAL_BUSY;
  3449. 80016ea: 2002 movs r0, #2
  3450. }
  3451. 80016ec: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3452. 080016f0 <HAL_UART_Receive_DMA>:
  3453. {
  3454. 80016f0: 4613 mov r3, r2
  3455. if(huart->RxState == HAL_UART_STATE_READY)
  3456. 80016f2: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  3457. {
  3458. 80016f6: b573 push {r0, r1, r4, r5, r6, lr}
  3459. if(huart->RxState == HAL_UART_STATE_READY)
  3460. 80016f8: 2a20 cmp r2, #32
  3461. {
  3462. 80016fa: 4605 mov r5, r0
  3463. if(huart->RxState == HAL_UART_STATE_READY)
  3464. 80016fc: d138 bne.n 8001770 <HAL_UART_Receive_DMA+0x80>
  3465. if((pData == NULL) || (Size == 0U))
  3466. 80016fe: 2900 cmp r1, #0
  3467. 8001700: d034 beq.n 800176c <HAL_UART_Receive_DMA+0x7c>
  3468. 8001702: 2b00 cmp r3, #0
  3469. 8001704: d032 beq.n 800176c <HAL_UART_Receive_DMA+0x7c>
  3470. __HAL_LOCK(huart);
  3471. 8001706: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  3472. 800170a: 2a01 cmp r2, #1
  3473. 800170c: d030 beq.n 8001770 <HAL_UART_Receive_DMA+0x80>
  3474. 800170e: 2201 movs r2, #1
  3475. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3476. 8001710: 2400 movs r4, #0
  3477. __HAL_LOCK(huart);
  3478. 8001712: f880 2038 strb.w r2, [r0, #56] ; 0x38
  3479. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3480. 8001716: 2222 movs r2, #34 ; 0x22
  3481. huart->pRxBuffPtr = pData;
  3482. 8001718: 6281 str r1, [r0, #40] ; 0x28
  3483. huart->RxXferSize = Size;
  3484. 800171a: 8583 strh r3, [r0, #44] ; 0x2c
  3485. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3486. 800171c: 63c4 str r4, [r0, #60] ; 0x3c
  3487. huart->RxState = HAL_UART_STATE_BUSY_RX;
  3488. 800171e: f880 203a strb.w r2, [r0, #58] ; 0x3a
  3489. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3490. 8001722: 6b40 ldr r0, [r0, #52] ; 0x34
  3491. 8001724: 4a13 ldr r2, [pc, #76] ; (8001774 <HAL_UART_Receive_DMA+0x84>)
  3492. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3493. 8001726: 682e ldr r6, [r5, #0]
  3494. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  3495. 8001728: 6282 str r2, [r0, #40] ; 0x28
  3496. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3497. 800172a: 4a13 ldr r2, [pc, #76] ; (8001778 <HAL_UART_Receive_DMA+0x88>)
  3498. huart->hdmarx->XferAbortCallback = NULL;
  3499. 800172c: 6344 str r4, [r0, #52] ; 0x34
  3500. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  3501. 800172e: 62c2 str r2, [r0, #44] ; 0x2c
  3502. huart->hdmarx->XferErrorCallback = UART_DMAError;
  3503. 8001730: 4a12 ldr r2, [pc, #72] ; (800177c <HAL_UART_Receive_DMA+0x8c>)
  3504. 8001732: 6302 str r2, [r0, #48] ; 0x30
  3505. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  3506. 8001734: 460a mov r2, r1
  3507. 8001736: 1d31 adds r1, r6, #4
  3508. 8001738: f7fe fe82 bl 8000440 <HAL_DMA_Start_IT>
  3509. return HAL_OK;
  3510. 800173c: 4620 mov r0, r4
  3511. __HAL_UART_CLEAR_OREFLAG(huart);
  3512. 800173e: 682b ldr r3, [r5, #0]
  3513. 8001740: 9401 str r4, [sp, #4]
  3514. 8001742: 681a ldr r2, [r3, #0]
  3515. 8001744: 9201 str r2, [sp, #4]
  3516. 8001746: 685a ldr r2, [r3, #4]
  3517. __HAL_UNLOCK(huart);
  3518. 8001748: f885 4038 strb.w r4, [r5, #56] ; 0x38
  3519. __HAL_UART_CLEAR_OREFLAG(huart);
  3520. 800174c: 9201 str r2, [sp, #4]
  3521. 800174e: 9a01 ldr r2, [sp, #4]
  3522. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3523. 8001750: 68da ldr r2, [r3, #12]
  3524. 8001752: f442 7280 orr.w r2, r2, #256 ; 0x100
  3525. 8001756: 60da str r2, [r3, #12]
  3526. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3527. 8001758: 695a ldr r2, [r3, #20]
  3528. 800175a: f042 0201 orr.w r2, r2, #1
  3529. 800175e: 615a str r2, [r3, #20]
  3530. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3531. 8001760: 695a ldr r2, [r3, #20]
  3532. 8001762: f042 0240 orr.w r2, r2, #64 ; 0x40
  3533. 8001766: 615a str r2, [r3, #20]
  3534. }
  3535. 8001768: b002 add sp, #8
  3536. 800176a: bd70 pop {r4, r5, r6, pc}
  3537. return HAL_ERROR;
  3538. 800176c: 2001 movs r0, #1
  3539. 800176e: e7fb b.n 8001768 <HAL_UART_Receive_DMA+0x78>
  3540. return HAL_BUSY;
  3541. 8001770: 2002 movs r0, #2
  3542. 8001772: e7f9 b.n 8001768 <HAL_UART_Receive_DMA+0x78>
  3543. 8001774: 08001783 .word 0x08001783
  3544. 8001778: 08001839 .word 0x08001839
  3545. 800177c: 08001845 .word 0x08001845
  3546. 08001780 <HAL_UART_TxCpltCallback>:
  3547. 8001780: 4770 bx lr
  3548. 08001782 <UART_DMAReceiveCplt>:
  3549. {
  3550. 8001782: b508 push {r3, lr}
  3551. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3552. 8001784: 6803 ldr r3, [r0, #0]
  3553. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3554. 8001786: 6a42 ldr r2, [r0, #36] ; 0x24
  3555. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  3556. 8001788: 681b ldr r3, [r3, #0]
  3557. 800178a: f013 0320 ands.w r3, r3, #32
  3558. 800178e: d110 bne.n 80017b2 <UART_DMAReceiveCplt+0x30>
  3559. huart->RxXferCount = 0U;
  3560. 8001790: 85d3 strh r3, [r2, #46] ; 0x2e
  3561. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  3562. 8001792: 6813 ldr r3, [r2, #0]
  3563. 8001794: 68d9 ldr r1, [r3, #12]
  3564. 8001796: f421 7180 bic.w r1, r1, #256 ; 0x100
  3565. 800179a: 60d9 str r1, [r3, #12]
  3566. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  3567. 800179c: 6959 ldr r1, [r3, #20]
  3568. 800179e: f021 0101 bic.w r1, r1, #1
  3569. 80017a2: 6159 str r1, [r3, #20]
  3570. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3571. 80017a4: 6959 ldr r1, [r3, #20]
  3572. 80017a6: f021 0140 bic.w r1, r1, #64 ; 0x40
  3573. 80017aa: 6159 str r1, [r3, #20]
  3574. huart->RxState = HAL_UART_STATE_READY;
  3575. 80017ac: 2320 movs r3, #32
  3576. 80017ae: f882 303a strb.w r3, [r2, #58] ; 0x3a
  3577. HAL_UART_RxCpltCallback(huart);
  3578. 80017b2: 4610 mov r0, r2
  3579. 80017b4: f000 ff7a bl 80026ac <HAL_UART_RxCpltCallback>
  3580. 80017b8: bd08 pop {r3, pc}
  3581. 080017ba <UART_Receive_IT>:
  3582. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3583. 80017ba: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  3584. {
  3585. 80017be: b510 push {r4, lr}
  3586. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  3587. 80017c0: 2b22 cmp r3, #34 ; 0x22
  3588. 80017c2: d136 bne.n 8001832 <UART_Receive_IT+0x78>
  3589. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3590. 80017c4: 6883 ldr r3, [r0, #8]
  3591. 80017c6: 6901 ldr r1, [r0, #16]
  3592. 80017c8: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  3593. 80017cc: 6802 ldr r2, [r0, #0]
  3594. 80017ce: 6a83 ldr r3, [r0, #40] ; 0x28
  3595. 80017d0: d123 bne.n 800181a <UART_Receive_IT+0x60>
  3596. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3597. 80017d2: 6852 ldr r2, [r2, #4]
  3598. if(huart->Init.Parity == UART_PARITY_NONE)
  3599. 80017d4: b9e9 cbnz r1, 8001812 <UART_Receive_IT+0x58>
  3600. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  3601. 80017d6: f3c2 0208 ubfx r2, r2, #0, #9
  3602. 80017da: f823 2b02 strh.w r2, [r3], #2
  3603. huart->pRxBuffPtr += 1U;
  3604. 80017de: 6283 str r3, [r0, #40] ; 0x28
  3605. if(--huart->RxXferCount == 0U)
  3606. 80017e0: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  3607. 80017e2: 3c01 subs r4, #1
  3608. 80017e4: b2a4 uxth r4, r4
  3609. 80017e6: 85c4 strh r4, [r0, #46] ; 0x2e
  3610. 80017e8: b98c cbnz r4, 800180e <UART_Receive_IT+0x54>
  3611. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  3612. 80017ea: 6803 ldr r3, [r0, #0]
  3613. 80017ec: 68da ldr r2, [r3, #12]
  3614. 80017ee: f022 0220 bic.w r2, r2, #32
  3615. 80017f2: 60da str r2, [r3, #12]
  3616. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  3617. 80017f4: 68da ldr r2, [r3, #12]
  3618. 80017f6: f422 7280 bic.w r2, r2, #256 ; 0x100
  3619. 80017fa: 60da str r2, [r3, #12]
  3620. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  3621. 80017fc: 695a ldr r2, [r3, #20]
  3622. 80017fe: f022 0201 bic.w r2, r2, #1
  3623. 8001802: 615a str r2, [r3, #20]
  3624. huart->RxState = HAL_UART_STATE_READY;
  3625. 8001804: 2320 movs r3, #32
  3626. 8001806: f880 303a strb.w r3, [r0, #58] ; 0x3a
  3627. HAL_UART_RxCpltCallback(huart);
  3628. 800180a: f000 ff4f bl 80026ac <HAL_UART_RxCpltCallback>
  3629. if(--huart->RxXferCount == 0U)
  3630. 800180e: 2000 movs r0, #0
  3631. }
  3632. 8001810: bd10 pop {r4, pc}
  3633. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  3634. 8001812: b2d2 uxtb r2, r2
  3635. 8001814: f823 2b01 strh.w r2, [r3], #1
  3636. 8001818: e7e1 b.n 80017de <UART_Receive_IT+0x24>
  3637. if(huart->Init.Parity == UART_PARITY_NONE)
  3638. 800181a: b921 cbnz r1, 8001826 <UART_Receive_IT+0x6c>
  3639. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  3640. 800181c: 1c59 adds r1, r3, #1
  3641. 800181e: 6852 ldr r2, [r2, #4]
  3642. 8001820: 6281 str r1, [r0, #40] ; 0x28
  3643. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  3644. 8001822: 701a strb r2, [r3, #0]
  3645. 8001824: e7dc b.n 80017e0 <UART_Receive_IT+0x26>
  3646. 8001826: 6852 ldr r2, [r2, #4]
  3647. 8001828: 1c59 adds r1, r3, #1
  3648. 800182a: 6281 str r1, [r0, #40] ; 0x28
  3649. 800182c: f002 027f and.w r2, r2, #127 ; 0x7f
  3650. 8001830: e7f7 b.n 8001822 <UART_Receive_IT+0x68>
  3651. return HAL_BUSY;
  3652. 8001832: 2002 movs r0, #2
  3653. 8001834: bd10 pop {r4, pc}
  3654. 08001836 <HAL_UART_RxHalfCpltCallback>:
  3655. 8001836: 4770 bx lr
  3656. 08001838 <UART_DMARxHalfCplt>:
  3657. {
  3658. 8001838: b508 push {r3, lr}
  3659. HAL_UART_RxHalfCpltCallback(huart);
  3660. 800183a: 6a40 ldr r0, [r0, #36] ; 0x24
  3661. 800183c: f7ff fffb bl 8001836 <HAL_UART_RxHalfCpltCallback>
  3662. 8001840: bd08 pop {r3, pc}
  3663. 08001842 <HAL_UART_ErrorCallback>:
  3664. 8001842: 4770 bx lr
  3665. 08001844 <UART_DMAError>:
  3666. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3667. 8001844: 6a41 ldr r1, [r0, #36] ; 0x24
  3668. {
  3669. 8001846: b508 push {r3, lr}
  3670. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  3671. 8001848: 680b ldr r3, [r1, #0]
  3672. 800184a: 695a ldr r2, [r3, #20]
  3673. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  3674. 800184c: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  3675. 8001850: 2821 cmp r0, #33 ; 0x21
  3676. 8001852: d10a bne.n 800186a <UART_DMAError+0x26>
  3677. 8001854: 0612 lsls r2, r2, #24
  3678. 8001856: d508 bpl.n 800186a <UART_DMAError+0x26>
  3679. huart->TxXferCount = 0U;
  3680. 8001858: 2200 movs r2, #0
  3681. 800185a: 84ca strh r2, [r1, #38] ; 0x26
  3682. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  3683. 800185c: 68da ldr r2, [r3, #12]
  3684. 800185e: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  3685. 8001862: 60da str r2, [r3, #12]
  3686. huart->gState = HAL_UART_STATE_READY;
  3687. 8001864: 2220 movs r2, #32
  3688. 8001866: f881 2039 strb.w r2, [r1, #57] ; 0x39
  3689. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3690. 800186a: 695b ldr r3, [r3, #20]
  3691. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  3692. 800186c: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  3693. 8001870: 2a22 cmp r2, #34 ; 0x22
  3694. 8001872: d106 bne.n 8001882 <UART_DMAError+0x3e>
  3695. 8001874: 065b lsls r3, r3, #25
  3696. 8001876: d504 bpl.n 8001882 <UART_DMAError+0x3e>
  3697. huart->RxXferCount = 0U;
  3698. 8001878: 2300 movs r3, #0
  3699. UART_EndRxTransfer(huart);
  3700. 800187a: 4608 mov r0, r1
  3701. huart->RxXferCount = 0U;
  3702. 800187c: 85cb strh r3, [r1, #46] ; 0x2e
  3703. UART_EndRxTransfer(huart);
  3704. 800187e: f7ff fdd9 bl 8001434 <UART_EndRxTransfer>
  3705. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3706. 8001882: 6bcb ldr r3, [r1, #60] ; 0x3c
  3707. HAL_UART_ErrorCallback(huart);
  3708. 8001884: 4608 mov r0, r1
  3709. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  3710. 8001886: f043 0310 orr.w r3, r3, #16
  3711. 800188a: 63cb str r3, [r1, #60] ; 0x3c
  3712. HAL_UART_ErrorCallback(huart);
  3713. 800188c: f7ff ffd9 bl 8001842 <HAL_UART_ErrorCallback>
  3714. 8001890: bd08 pop {r3, pc}
  3715. ...
  3716. 08001894 <HAL_UART_IRQHandler>:
  3717. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3718. 8001894: 6803 ldr r3, [r0, #0]
  3719. {
  3720. 8001896: b570 push {r4, r5, r6, lr}
  3721. uint32_t isrflags = READ_REG(huart->Instance->SR);
  3722. 8001898: 681a ldr r2, [r3, #0]
  3723. {
  3724. 800189a: 4604 mov r4, r0
  3725. if(errorflags == RESET)
  3726. 800189c: 0716 lsls r6, r2, #28
  3727. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  3728. 800189e: 68d9 ldr r1, [r3, #12]
  3729. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  3730. 80018a0: 695d ldr r5, [r3, #20]
  3731. if(errorflags == RESET)
  3732. 80018a2: d107 bne.n 80018b4 <HAL_UART_IRQHandler+0x20>
  3733. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3734. 80018a4: 0696 lsls r6, r2, #26
  3735. 80018a6: d55a bpl.n 800195e <HAL_UART_IRQHandler+0xca>
  3736. 80018a8: 068d lsls r5, r1, #26
  3737. 80018aa: d558 bpl.n 800195e <HAL_UART_IRQHandler+0xca>
  3738. }
  3739. 80018ac: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3740. UART_Receive_IT(huart);
  3741. 80018b0: f7ff bf83 b.w 80017ba <UART_Receive_IT>
  3742. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  3743. 80018b4: f015 0501 ands.w r5, r5, #1
  3744. 80018b8: d102 bne.n 80018c0 <HAL_UART_IRQHandler+0x2c>
  3745. 80018ba: f411 7f90 tst.w r1, #288 ; 0x120
  3746. 80018be: d04e beq.n 800195e <HAL_UART_IRQHandler+0xca>
  3747. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  3748. 80018c0: 07d3 lsls r3, r2, #31
  3749. 80018c2: d505 bpl.n 80018d0 <HAL_UART_IRQHandler+0x3c>
  3750. 80018c4: 05ce lsls r6, r1, #23
  3751. huart->ErrorCode |= HAL_UART_ERROR_PE;
  3752. 80018c6: bf42 ittt mi
  3753. 80018c8: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  3754. 80018ca: f043 0301 orrmi.w r3, r3, #1
  3755. 80018ce: 63e3 strmi r3, [r4, #60] ; 0x3c
  3756. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3757. 80018d0: 0750 lsls r0, r2, #29
  3758. 80018d2: d504 bpl.n 80018de <HAL_UART_IRQHandler+0x4a>
  3759. 80018d4: b11d cbz r5, 80018de <HAL_UART_IRQHandler+0x4a>
  3760. huart->ErrorCode |= HAL_UART_ERROR_NE;
  3761. 80018d6: 6be3 ldr r3, [r4, #60] ; 0x3c
  3762. 80018d8: f043 0302 orr.w r3, r3, #2
  3763. 80018dc: 63e3 str r3, [r4, #60] ; 0x3c
  3764. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3765. 80018de: 0793 lsls r3, r2, #30
  3766. 80018e0: d504 bpl.n 80018ec <HAL_UART_IRQHandler+0x58>
  3767. 80018e2: b11d cbz r5, 80018ec <HAL_UART_IRQHandler+0x58>
  3768. huart->ErrorCode |= HAL_UART_ERROR_FE;
  3769. 80018e4: 6be3 ldr r3, [r4, #60] ; 0x3c
  3770. 80018e6: f043 0304 orr.w r3, r3, #4
  3771. 80018ea: 63e3 str r3, [r4, #60] ; 0x3c
  3772. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  3773. 80018ec: 0716 lsls r6, r2, #28
  3774. 80018ee: d504 bpl.n 80018fa <HAL_UART_IRQHandler+0x66>
  3775. 80018f0: b11d cbz r5, 80018fa <HAL_UART_IRQHandler+0x66>
  3776. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  3777. 80018f2: 6be3 ldr r3, [r4, #60] ; 0x3c
  3778. 80018f4: f043 0308 orr.w r3, r3, #8
  3779. 80018f8: 63e3 str r3, [r4, #60] ; 0x3c
  3780. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  3781. 80018fa: 6be3 ldr r3, [r4, #60] ; 0x3c
  3782. 80018fc: 2b00 cmp r3, #0
  3783. 80018fe: d066 beq.n 80019ce <HAL_UART_IRQHandler+0x13a>
  3784. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  3785. 8001900: 0695 lsls r5, r2, #26
  3786. 8001902: d504 bpl.n 800190e <HAL_UART_IRQHandler+0x7a>
  3787. 8001904: 0688 lsls r0, r1, #26
  3788. 8001906: d502 bpl.n 800190e <HAL_UART_IRQHandler+0x7a>
  3789. UART_Receive_IT(huart);
  3790. 8001908: 4620 mov r0, r4
  3791. 800190a: f7ff ff56 bl 80017ba <UART_Receive_IT>
  3792. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3793. 800190e: 6823 ldr r3, [r4, #0]
  3794. UART_EndRxTransfer(huart);
  3795. 8001910: 4620 mov r0, r4
  3796. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  3797. 8001912: 695d ldr r5, [r3, #20]
  3798. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  3799. 8001914: 6be2 ldr r2, [r4, #60] ; 0x3c
  3800. 8001916: 0711 lsls r1, r2, #28
  3801. 8001918: d402 bmi.n 8001920 <HAL_UART_IRQHandler+0x8c>
  3802. 800191a: f015 0540 ands.w r5, r5, #64 ; 0x40
  3803. 800191e: d01a beq.n 8001956 <HAL_UART_IRQHandler+0xc2>
  3804. UART_EndRxTransfer(huart);
  3805. 8001920: f7ff fd88 bl 8001434 <UART_EndRxTransfer>
  3806. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  3807. 8001924: 6823 ldr r3, [r4, #0]
  3808. 8001926: 695a ldr r2, [r3, #20]
  3809. 8001928: 0652 lsls r2, r2, #25
  3810. 800192a: d510 bpl.n 800194e <HAL_UART_IRQHandler+0xba>
  3811. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3812. 800192c: 695a ldr r2, [r3, #20]
  3813. if(huart->hdmarx != NULL)
  3814. 800192e: 6b60 ldr r0, [r4, #52] ; 0x34
  3815. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  3816. 8001930: f022 0240 bic.w r2, r2, #64 ; 0x40
  3817. 8001934: 615a str r2, [r3, #20]
  3818. if(huart->hdmarx != NULL)
  3819. 8001936: b150 cbz r0, 800194e <HAL_UART_IRQHandler+0xba>
  3820. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  3821. 8001938: 4b25 ldr r3, [pc, #148] ; (80019d0 <HAL_UART_IRQHandler+0x13c>)
  3822. 800193a: 6343 str r3, [r0, #52] ; 0x34
  3823. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  3824. 800193c: f7fe fdbe bl 80004bc <HAL_DMA_Abort_IT>
  3825. 8001940: 2800 cmp r0, #0
  3826. 8001942: d044 beq.n 80019ce <HAL_UART_IRQHandler+0x13a>
  3827. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3828. 8001944: 6b60 ldr r0, [r4, #52] ; 0x34
  3829. }
  3830. 8001946: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  3831. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  3832. 800194a: 6b43 ldr r3, [r0, #52] ; 0x34
  3833. 800194c: 4718 bx r3
  3834. HAL_UART_ErrorCallback(huart);
  3835. 800194e: 4620 mov r0, r4
  3836. 8001950: f7ff ff77 bl 8001842 <HAL_UART_ErrorCallback>
  3837. 8001954: bd70 pop {r4, r5, r6, pc}
  3838. HAL_UART_ErrorCallback(huart);
  3839. 8001956: f7ff ff74 bl 8001842 <HAL_UART_ErrorCallback>
  3840. huart->ErrorCode = HAL_UART_ERROR_NONE;
  3841. 800195a: 63e5 str r5, [r4, #60] ; 0x3c
  3842. 800195c: bd70 pop {r4, r5, r6, pc}
  3843. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  3844. 800195e: 0616 lsls r6, r2, #24
  3845. 8001960: d527 bpl.n 80019b2 <HAL_UART_IRQHandler+0x11e>
  3846. 8001962: 060d lsls r5, r1, #24
  3847. 8001964: d525 bpl.n 80019b2 <HAL_UART_IRQHandler+0x11e>
  3848. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  3849. 8001966: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  3850. 800196a: 2a21 cmp r2, #33 ; 0x21
  3851. 800196c: d12f bne.n 80019ce <HAL_UART_IRQHandler+0x13a>
  3852. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  3853. 800196e: 68a2 ldr r2, [r4, #8]
  3854. 8001970: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  3855. 8001974: 6a22 ldr r2, [r4, #32]
  3856. 8001976: d117 bne.n 80019a8 <HAL_UART_IRQHandler+0x114>
  3857. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  3858. 8001978: 8811 ldrh r1, [r2, #0]
  3859. 800197a: f3c1 0108 ubfx r1, r1, #0, #9
  3860. 800197e: 6059 str r1, [r3, #4]
  3861. if(huart->Init.Parity == UART_PARITY_NONE)
  3862. 8001980: 6921 ldr r1, [r4, #16]
  3863. 8001982: b979 cbnz r1, 80019a4 <HAL_UART_IRQHandler+0x110>
  3864. huart->pTxBuffPtr += 2U;
  3865. 8001984: 3202 adds r2, #2
  3866. huart->pTxBuffPtr += 1U;
  3867. 8001986: 6222 str r2, [r4, #32]
  3868. if(--huart->TxXferCount == 0U)
  3869. 8001988: 8ce2 ldrh r2, [r4, #38] ; 0x26
  3870. 800198a: 3a01 subs r2, #1
  3871. 800198c: b292 uxth r2, r2
  3872. 800198e: 84e2 strh r2, [r4, #38] ; 0x26
  3873. 8001990: b9ea cbnz r2, 80019ce <HAL_UART_IRQHandler+0x13a>
  3874. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  3875. 8001992: 68da ldr r2, [r3, #12]
  3876. 8001994: f022 0280 bic.w r2, r2, #128 ; 0x80
  3877. 8001998: 60da str r2, [r3, #12]
  3878. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  3879. 800199a: 68da ldr r2, [r3, #12]
  3880. 800199c: f042 0240 orr.w r2, r2, #64 ; 0x40
  3881. 80019a0: 60da str r2, [r3, #12]
  3882. 80019a2: bd70 pop {r4, r5, r6, pc}
  3883. huart->pTxBuffPtr += 1U;
  3884. 80019a4: 3201 adds r2, #1
  3885. 80019a6: e7ee b.n 8001986 <HAL_UART_IRQHandler+0xf2>
  3886. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  3887. 80019a8: 1c51 adds r1, r2, #1
  3888. 80019aa: 6221 str r1, [r4, #32]
  3889. 80019ac: 7812 ldrb r2, [r2, #0]
  3890. 80019ae: 605a str r2, [r3, #4]
  3891. 80019b0: e7ea b.n 8001988 <HAL_UART_IRQHandler+0xf4>
  3892. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  3893. 80019b2: 0650 lsls r0, r2, #25
  3894. 80019b4: d50b bpl.n 80019ce <HAL_UART_IRQHandler+0x13a>
  3895. 80019b6: 064a lsls r2, r1, #25
  3896. 80019b8: d509 bpl.n 80019ce <HAL_UART_IRQHandler+0x13a>
  3897. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3898. 80019ba: 68da ldr r2, [r3, #12]
  3899. HAL_UART_TxCpltCallback(huart);
  3900. 80019bc: 4620 mov r0, r4
  3901. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  3902. 80019be: f022 0240 bic.w r2, r2, #64 ; 0x40
  3903. 80019c2: 60da str r2, [r3, #12]
  3904. huart->gState = HAL_UART_STATE_READY;
  3905. 80019c4: 2320 movs r3, #32
  3906. 80019c6: f884 3039 strb.w r3, [r4, #57] ; 0x39
  3907. HAL_UART_TxCpltCallback(huart);
  3908. 80019ca: f7ff fed9 bl 8001780 <HAL_UART_TxCpltCallback>
  3909. 80019ce: bd70 pop {r4, r5, r6, pc}
  3910. 80019d0: 080019d5 .word 0x080019d5
  3911. 080019d4 <UART_DMAAbortOnError>:
  3912. {
  3913. 80019d4: b508 push {r3, lr}
  3914. huart->RxXferCount = 0x00U;
  3915. 80019d6: 2300 movs r3, #0
  3916. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  3917. 80019d8: 6a40 ldr r0, [r0, #36] ; 0x24
  3918. huart->RxXferCount = 0x00U;
  3919. 80019da: 85c3 strh r3, [r0, #46] ; 0x2e
  3920. huart->TxXferCount = 0x00U;
  3921. 80019dc: 84c3 strh r3, [r0, #38] ; 0x26
  3922. HAL_UART_ErrorCallback(huart);
  3923. 80019de: f7ff ff30 bl 8001842 <HAL_UART_ErrorCallback>
  3924. 80019e2: bd08 pop {r3, pc}
  3925. 080019e4 <Firmware_BootStart_Signal>:
  3926. * ***/
  3927. #define Bluecell_BootStart 0x0b
  3928. uint8_t BootStartdata[6] = {0xbe,Bluecell_BootStart,0x03,4,0,0xeb};
  3929. void Firmware_BootStart_Signal(){
  3930. 80019e4: b510 push {r4, lr}
  3931. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3932. 80019e6: 4c06 ldr r4, [pc, #24] ; (8001a00 <Firmware_BootStart_Signal+0x1c>)
  3933. 80019e8: 78a1 ldrb r1, [r4, #2]
  3934. 80019ea: 1c60 adds r0, r4, #1
  3935. 80019ec: f000 f8c0 bl 8001b70 <STH30_CreateCrc>
  3936. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3937. 80019f0: 78a1 ldrb r1, [r4, #2]
  3938. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  3939. 80019f2: 7120 strb r0, [r4, #4]
  3940. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3941. 80019f4: 3103 adds r1, #3
  3942. 80019f6: 4620 mov r0, r4
  3943. }
  3944. 80019f8: e8bd 4010 ldmia.w sp!, {r4, lr}
  3945. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  3946. 80019fc: f000 be7c b.w 80026f8 <Uart1_Data_Send>
  3947. 8001a00: 2000000e .word 0x2000000e
  3948. 08001a04 <FirmwareUpdateStart>:
  3949. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  3950. void FirmwareUpdateStart(uint8_t* data){
  3951. 8001a04: b570 push {r4, r5, r6, lr}
  3952. uint8_t ret = 0,crccheck = 0;
  3953. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3954. 8001a06: 7881 ldrb r1, [r0, #2]
  3955. void FirmwareUpdateStart(uint8_t* data){
  3956. 8001a08: 4604 mov r4, r0
  3957. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  3958. 8001a0a: 1843 adds r3, r0, r1
  3959. 8001a0c: 785a ldrb r2, [r3, #1]
  3960. 8001a0e: 3001 adds r0, #1
  3961. 8001a10: f000 f8c9 bl 8001ba6 <STH30_CheckCrc>
  3962. if(crccheck == NO_ERROR){
  3963. 8001a14: b2c0 uxtb r0, r0
  3964. 8001a16: 2801 cmp r0, #1
  3965. 8001a18: d00e beq.n 8001a38 <FirmwareUpdateStart+0x34>
  3966. 8001a1a: 2300 movs r3, #0
  3967. ret = Flash_write(&data[0]);
  3968. if(ret == 1)
  3969. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3970. }else{
  3971. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3972. printf("%02x ",data[i]);
  3973. 8001a1c: 4e1e ldr r6, [pc, #120] ; (8001a98 <FirmwareUpdateStart+0x94>)
  3974. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  3975. 8001a1e: 78a2 ldrb r2, [r4, #2]
  3976. 8001a20: 1c5d adds r5, r3, #1
  3977. 8001a22: 3202 adds r2, #2
  3978. 8001a24: b2db uxtb r3, r3
  3979. 8001a26: 429a cmp r2, r3
  3980. 8001a28: da2e bge.n 8001a88 <FirmwareUpdateStart+0x84>
  3981. printf("Check Sum error \n");
  3982. 8001a2a: 481c ldr r0, [pc, #112] ; (8001a9c <FirmwareUpdateStart+0x98>)
  3983. 8001a2c: f000 ff3a bl 80028a4 <puts>
  3984. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  3985. 8001a30: 2222 movs r2, #34 ; 0x22
  3986. 8001a32: 4b1b ldr r3, [pc, #108] ; (8001aa0 <FirmwareUpdateStart+0x9c>)
  3987. 8001a34: 705a strb r2, [r3, #1]
  3988. 8001a36: e00f b.n 8001a58 <FirmwareUpdateStart+0x54>
  3989. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  3990. 8001a38: 2211 movs r2, #17
  3991. 8001a3a: 4d19 ldr r5, [pc, #100] ; (8001aa0 <FirmwareUpdateStart+0x9c>)
  3992. 8001a3c: 706a strb r2, [r5, #1]
  3993. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  3994. 8001a3e: 7862 ldrb r2, [r4, #1]
  3995. 8001a40: 2add cmp r2, #221 ; 0xdd
  3996. 8001a42: d001 beq.n 8001a48 <FirmwareUpdateStart+0x44>
  3997. 8001a44: 2aee cmp r2, #238 ; 0xee
  3998. 8001a46: d107 bne.n 8001a58 <FirmwareUpdateStart+0x54>
  3999. ret = Flash_write(&data[0]);
  4000. 8001a48: 4620 mov r0, r4
  4001. 8001a4a: f000 fa37 bl 8001ebc <Flash_write>
  4002. if(ret == 1)
  4003. 8001a4e: b2c0 uxtb r0, r0
  4004. 8001a50: 2801 cmp r0, #1
  4005. 8001a52: d101 bne.n 8001a58 <FirmwareUpdateStart+0x54>
  4006. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  4007. 8001a54: 2322 movs r3, #34 ; 0x22
  4008. 8001a56: 706b strb r3, [r5, #1]
  4009. }
  4010. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  4011. 8001a58: 4d11 ldr r5, [pc, #68] ; (8001aa0 <FirmwareUpdateStart+0x9c>)
  4012. 8001a5a: 78a9 ldrb r1, [r5, #2]
  4013. 8001a5c: 1c68 adds r0, r5, #1
  4014. 8001a5e: f000 f887 bl 8001b70 <STH30_CreateCrc>
  4015. 8001a62: 7128 strb r0, [r5, #4]
  4016. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  4017. 8001a64: 7863 ldrb r3, [r4, #1]
  4018. 8001a66: 2bee cmp r3, #238 ; 0xee
  4019. 8001a68: d006 beq.n 8001a78 <FirmwareUpdateStart+0x74>
  4020. 8001a6a: 2b0a cmp r3, #10
  4021. 8001a6c: d004 beq.n 8001a78 <FirmwareUpdateStart+0x74>
  4022. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  4023. 8001a6e: 78a9 ldrb r1, [r5, #2]
  4024. 8001a70: 4628 mov r0, r5
  4025. 8001a72: 3103 adds r1, #3
  4026. 8001a74: f000 fe40 bl 80026f8 <Uart1_Data_Send>
  4027. }
  4028. if(data[bluecell_type] == 0xEE)
  4029. 8001a78: 7863 ldrb r3, [r4, #1]
  4030. 8001a7a: 2bee cmp r3, #238 ; 0xee
  4031. 8001a7c: d10a bne.n 8001a94 <FirmwareUpdateStart+0x90>
  4032. printf("update Complete \n");
  4033. }
  4034. 8001a7e: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4035. printf("update Complete \n");
  4036. 8001a82: 4808 ldr r0, [pc, #32] ; (8001aa4 <FirmwareUpdateStart+0xa0>)
  4037. 8001a84: f000 bf0e b.w 80028a4 <puts>
  4038. printf("%02x ",data[i]);
  4039. 8001a88: 5ce1 ldrb r1, [r4, r3]
  4040. 8001a8a: 4630 mov r0, r6
  4041. 8001a8c: f000 fe96 bl 80027bc <iprintf>
  4042. 8001a90: 462b mov r3, r5
  4043. 8001a92: e7c4 b.n 8001a1e <FirmwareUpdateStart+0x1a>
  4044. 8001a94: bd70 pop {r4, r5, r6, pc}
  4045. 8001a96: bf00 nop
  4046. 8001a98: 08003830 .word 0x08003830
  4047. 8001a9c: 08003836 .word 0x08003836
  4048. 8001aa0: 20000008 .word 0x20000008
  4049. 8001aa4: 08003847 .word 0x08003847
  4050. 08001aa8 <Chksum_Check>:
  4051. //-----------------------------------------------
  4052. //UART CRC üũ �Լ�
  4053. //-----------------------------------------------
  4054. bool Chksum_Check(uint8_t *data, uint32_t leng,uint8_t chkdata)
  4055. {
  4056. uint8_t dataret = 0;
  4057. 8001aa8: 2300 movs r3, #0
  4058. {
  4059. 8001aaa: b510 push {r4, lr}
  4060. 8001aac: 1cc1 adds r1, r0, #3
  4061. 8001aae: 3014 adds r0, #20
  4062. bool ret = false;
  4063. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4064. dataret += data[i];
  4065. 8001ab0: f811 4f01 ldrb.w r4, [r1, #1]!
  4066. 8001ab4: 4423 add r3, r4
  4067. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4068. 8001ab6: 4281 cmp r1, r0
  4069. dataret += data[i];
  4070. 8001ab8: b2db uxtb r3, r3
  4071. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4072. 8001aba: d1f9 bne.n 8001ab0 <Chksum_Check+0x8>
  4073. if(dataret == chkdata){
  4074. ret = true;
  4075. }
  4076. // printf("dataret : %x chkdata : %x \r\n",dataret,chkdata);
  4077. return ret;
  4078. }
  4079. 8001abc: 1a9b subs r3, r3, r2
  4080. 8001abe: 4258 negs r0, r3
  4081. 8001ac0: 4158 adcs r0, r3
  4082. 8001ac2: bd10 pop {r4, pc}
  4083. 08001ac4 <Chksum_Create>:
  4084. uint8_t Chksum_Create(uint8_t *data)
  4085. {
  4086. 8001ac4: 1cc2 adds r2, r0, #3
  4087. 8001ac6: f100 0314 add.w r3, r0, #20
  4088. uint8_t dataret = 0;
  4089. 8001aca: 2000 movs r0, #0
  4090. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4091. dataret += data[i];
  4092. 8001acc: f812 1f01 ldrb.w r1, [r2, #1]!
  4093. 8001ad0: 4408 add r0, r1
  4094. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4095. 8001ad2: 429a cmp r2, r3
  4096. dataret += data[i];
  4097. 8001ad4: b2c0 uxtb r0, r0
  4098. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  4099. 8001ad6: d1f9 bne.n 8001acc <Chksum_Create+0x8>
  4100. // printf("dataret : %x data[%d] : %x \r\n",dataret,i,data[i]);
  4101. }
  4102. // printf("dataret : %x \r\n",dataret);
  4103. return dataret;
  4104. }
  4105. 8001ad8: 4770 bx lr
  4106. ...
  4107. 08001adc <CRC16_Generate>:
  4108. {
  4109. uint8_t dt = 0U;
  4110. uint16_t crc16 = 0U;
  4111. len *= 8;
  4112. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4113. 8001adc: 2300 movs r3, #0
  4114. {
  4115. 8001ade: b510 push {r4, lr}
  4116. {
  4117. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4118. 8001ae0: 4c0f ldr r4, [pc, #60] ; (8001b20 <CRC16_Generate+0x44>)
  4119. len *= 8;
  4120. 8001ae2: 00c9 lsls r1, r1, #3
  4121. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4122. 8001ae4: 2907 cmp r1, #7
  4123. 8001ae6: dc0f bgt.n 8001b08 <CRC16_Generate+0x2c>
  4124. }
  4125. if(len != 0)
  4126. 8001ae8: b161 cbz r1, 8001b04 <CRC16_Generate+0x28>
  4127. len--;
  4128. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4129. {
  4130. crc16 = (uint16_t)(crc16 << 1);
  4131. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4132. 8001aea: f241 0221 movw r2, #4129 ; 0x1021
  4133. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4134. 8001aee: f413 4f00 tst.w r3, #32768 ; 0x8000
  4135. 8001af2: ea4f 0343 mov.w r3, r3, lsl #1
  4136. crc16 = (uint16_t)(crc16 << 1);
  4137. 8001af6: b29b uxth r3, r3
  4138. len--;
  4139. 8001af8: f101 31ff add.w r1, r1, #4294967295
  4140. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4141. 8001afc: bf18 it ne
  4142. 8001afe: 4053 eorne r3, r2
  4143. while(len != 0)
  4144. 8001b00: 2900 cmp r1, #0
  4145. 8001b02: d1f4 bne.n 8001aee <CRC16_Generate+0x12>
  4146. }
  4147. dt = (uint8_t)(dt << 1);
  4148. }
  4149. }
  4150. return(crc16);
  4151. }
  4152. 8001b04: 4618 mov r0, r3
  4153. 8001b06: bd10 pop {r4, pc}
  4154. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4155. 8001b08: f810 2b01 ldrb.w r2, [r0], #1
  4156. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4157. 8001b0c: 3908 subs r1, #8
  4158. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4159. 8001b0e: ea82 2213 eor.w r2, r2, r3, lsr #8
  4160. 8001b12: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  4161. 8001b16: ea82 2303 eor.w r3, r2, r3, lsl #8
  4162. 8001b1a: b29b uxth r3, r3
  4163. 8001b1c: e7e2 b.n 8001ae4 <CRC16_Generate+0x8>
  4164. 8001b1e: bf00 nop
  4165. 8001b20: 20000014 .word 0x20000014
  4166. 08001b24 <CRC16_Check>:
  4167. {
  4168. uint8_t dt = 0U;
  4169. uint16_t crc16 = 0U;
  4170. len *= 8;
  4171. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4172. 8001b24: 2300 movs r3, #0
  4173. {
  4174. 8001b26: b530 push {r4, r5, lr}
  4175. {
  4176. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4177. 8001b28: 4d10 ldr r5, [pc, #64] ; (8001b6c <CRC16_Check+0x48>)
  4178. len *= 8;
  4179. 8001b2a: 00c9 lsls r1, r1, #3
  4180. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4181. 8001b2c: 2907 cmp r1, #7
  4182. 8001b2e: dc11 bgt.n 8001b54 <CRC16_Check+0x30>
  4183. }
  4184. if(len != 0)
  4185. 8001b30: b161 cbz r1, 8001b4c <CRC16_Check+0x28>
  4186. len--;
  4187. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4188. {
  4189. crc16 = (uint16_t)(crc16 << 1);
  4190. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4191. 8001b32: f241 0021 movw r0, #4129 ; 0x1021
  4192. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  4193. 8001b36: f413 4f00 tst.w r3, #32768 ; 0x8000
  4194. 8001b3a: ea4f 0343 mov.w r3, r3, lsl #1
  4195. crc16 = (uint16_t)(crc16 << 1);
  4196. 8001b3e: b29b uxth r3, r3
  4197. len--;
  4198. 8001b40: f101 31ff add.w r1, r1, #4294967295
  4199. crc16 = (uint16_t)(crc16 ^ 0x1021);
  4200. 8001b44: bf18 it ne
  4201. 8001b46: 4043 eorne r3, r0
  4202. while(len != 0)
  4203. 8001b48: 2900 cmp r1, #0
  4204. 8001b4a: d1f4 bne.n 8001b36 <CRC16_Check+0x12>
  4205. }
  4206. dt = (uint8_t)(dt << 1);
  4207. }
  4208. }
  4209. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  4210. }
  4211. 8001b4c: 1a98 subs r0, r3, r2
  4212. 8001b4e: bf18 it ne
  4213. 8001b50: 2001 movne r0, #1
  4214. 8001b52: bd30 pop {r4, r5, pc}
  4215. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4216. 8001b54: f810 4b01 ldrb.w r4, [r0], #1
  4217. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  4218. 8001b58: 3908 subs r1, #8
  4219. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  4220. 8001b5a: ea84 2413 eor.w r4, r4, r3, lsr #8
  4221. 8001b5e: f835 4014 ldrh.w r4, [r5, r4, lsl #1]
  4222. 8001b62: ea84 2303 eor.w r3, r4, r3, lsl #8
  4223. 8001b66: b29b uxth r3, r3
  4224. 8001b68: e7e0 b.n 8001b2c <CRC16_Check+0x8>
  4225. 8001b6a: bf00 nop
  4226. 8001b6c: 20000014 .word 0x20000014
  4227. 08001b70 <STH30_CreateCrc>:
  4228. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  4229. {
  4230. 8001b70: b510 push {r4, lr}
  4231. uint8_t bit; // bit mask
  4232. uint8_t crc = 0xFF; // calculated checksum
  4233. 8001b72: 23ff movs r3, #255 ; 0xff
  4234. uint8_t byteCtr; // byte counter
  4235. // calculates 8-Bit checksum with given polynomial
  4236. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4237. 8001b74: 4604 mov r4, r0
  4238. 8001b76: 1a22 subs r2, r4, r0
  4239. 8001b78: b2d2 uxtb r2, r2
  4240. 8001b7a: 4291 cmp r1, r2
  4241. 8001b7c: d801 bhi.n 8001b82 <STH30_CreateCrc+0x12>
  4242. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4243. else crc = (crc << 1);
  4244. }
  4245. }
  4246. return crc;
  4247. }
  4248. 8001b7e: 4618 mov r0, r3
  4249. 8001b80: bd10 pop {r4, pc}
  4250. crc ^= (data[byteCtr]);
  4251. 8001b82: f814 2b01 ldrb.w r2, [r4], #1
  4252. 8001b86: 4053 eors r3, r2
  4253. 8001b88: 2208 movs r2, #8
  4254. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4255. 8001b8a: f013 0f80 tst.w r3, #128 ; 0x80
  4256. 8001b8e: f102 32ff add.w r2, r2, #4294967295
  4257. 8001b92: ea4f 0343 mov.w r3, r3, lsl #1
  4258. 8001b96: bf18 it ne
  4259. 8001b98: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4260. for(bit = 8; bit > 0; --bit)
  4261. 8001b9c: f012 02ff ands.w r2, r2, #255 ; 0xff
  4262. else crc = (crc << 1);
  4263. 8001ba0: b2db uxtb r3, r3
  4264. for(bit = 8; bit > 0; --bit)
  4265. 8001ba2: d1f2 bne.n 8001b8a <STH30_CreateCrc+0x1a>
  4266. 8001ba4: e7e7 b.n 8001b76 <STH30_CreateCrc+0x6>
  4267. 08001ba6 <STH30_CheckCrc>:
  4268. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  4269. {
  4270. 8001ba6: b530 push {r4, r5, lr}
  4271. uint8_t bit; // bit mask
  4272. uint8_t crc = 0xFF; // calculated checksum
  4273. 8001ba8: 23ff movs r3, #255 ; 0xff
  4274. uint8_t byteCtr; // byte counter
  4275. // calculates 8-Bit checksum with given polynomial
  4276. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  4277. 8001baa: 4605 mov r5, r0
  4278. 8001bac: 1a2c subs r4, r5, r0
  4279. 8001bae: b2e4 uxtb r4, r4
  4280. 8001bb0: 42a1 cmp r1, r4
  4281. 8001bb2: d803 bhi.n 8001bbc <STH30_CheckCrc+0x16>
  4282. else crc = (crc << 1);
  4283. }
  4284. }
  4285. if(crc != checksum) return CHECKSUM_ERROR;
  4286. else return NO_ERROR;
  4287. }
  4288. 8001bb4: 1a9b subs r3, r3, r2
  4289. 8001bb6: 4258 negs r0, r3
  4290. 8001bb8: 4158 adcs r0, r3
  4291. 8001bba: bd30 pop {r4, r5, pc}
  4292. crc ^= (data[byteCtr]);
  4293. 8001bbc: f815 4b01 ldrb.w r4, [r5], #1
  4294. 8001bc0: 4063 eors r3, r4
  4295. 8001bc2: 2408 movs r4, #8
  4296. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  4297. 8001bc4: f013 0f80 tst.w r3, #128 ; 0x80
  4298. 8001bc8: f104 34ff add.w r4, r4, #4294967295
  4299. 8001bcc: ea4f 0343 mov.w r3, r3, lsl #1
  4300. 8001bd0: bf18 it ne
  4301. 8001bd2: f083 0331 eorne.w r3, r3, #49 ; 0x31
  4302. for(bit = 8; bit > 0; --bit)
  4303. 8001bd6: f014 04ff ands.w r4, r4, #255 ; 0xff
  4304. else crc = (crc << 1);
  4305. 8001bda: b2db uxtb r3, r3
  4306. for(bit = 8; bit > 0; --bit)
  4307. 8001bdc: d1f2 bne.n 8001bc4 <STH30_CheckCrc+0x1e>
  4308. 8001bde: e7e5 b.n 8001bac <STH30_CheckCrc+0x6>
  4309. 08001be0 <MBIC_HeaderMergeFunction>:
  4310. Length : Response Data Length
  4311. CRCINDEX : CRC INDEX Number
  4312. */
  4313. uint8_t* MBIC_HeaderMergeFunction(uint8_t* data,uint16_t Length )
  4314. {
  4315. 8001be0: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4316. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  4317. 8001be4: f101 0320 add.w r3, r1, #32
  4318. 8001be8: f023 0307 bic.w r3, r3, #7
  4319. {
  4320. 8001bec: af00 add r7, sp, #0
  4321. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  4322. 8001bee: ebad 0d03 sub.w sp, sp, r3
  4323. {
  4324. 8001bf2: 4604 mov r4, r0
  4325. 8001bf4: 460e mov r6, r1
  4326. uint16_t CRCData = CRC16_Generate(data,Length);
  4327. 8001bf6: f7ff ff71 bl 8001adc <CRC16_Generate>
  4328. /*CRC Create*/
  4329. ret[MBIC_PAYLOADSTART + Length + 0] = ((CRCData & 0xFF00) >> 8);
  4330. 8001bfa: eb0d 0306 add.w r3, sp, r6
  4331. 8001bfe: 0a02 lsrs r2, r0, #8
  4332. 8001c00: 759a strb r2, [r3, #22]
  4333. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  4334. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  4335. 8001c02: 2203 movs r2, #3
  4336. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  4337. 8001c04: 75d8 strb r0, [r3, #23]
  4338. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  4339. 8001c06: 761a strb r2, [r3, #24]
  4340. /*Data Mark Create*/
  4341. ret[MBIC_PREAMBLE_0] = MBIC_PREAMBLE0;
  4342. 8001c08: 2316 movs r3, #22
  4343. 8001c0a: f88d 3000 strb.w r3, [sp]
  4344. ret[MBIC_PREAMBLE_1] = MBIC_PREAMBLE1;
  4345. 8001c0e: f88d 3001 strb.w r3, [sp, #1]
  4346. ret[MBIC_PREAMBLE_2] = MBIC_PREAMBLE2;
  4347. 8001c12: f88d 3002 strb.w r3, [sp, #2]
  4348. ret[MBIC_PREAMBLE_3] = MBIC_PREAMBLE3;
  4349. 8001c16: f88d 3003 strb.w r3, [sp, #3]
  4350. /*Data Subid Create*/
  4351. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  4352. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  4353. 8001c1a: 23f1 movs r3, #241 ; 0xf1
  4354. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  4355. 8001c1c: 2500 movs r5, #0
  4356. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  4357. 8001c1e: f88d 3005 strb.w r3, [sp, #5]
  4358. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  4359. 8001c22: 79a3 ldrb r3, [r4, #6]
  4360. ret[MBIC_LENGTH_0] = (Length & 0xFF00) << 8;
  4361. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  4362. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  4363. 8001c24: 4668 mov r0, sp
  4364. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  4365. 8001c26: f88d 3006 strb.w r3, [sp, #6]
  4366. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  4367. 8001c2a: 79e3 ldrb r3, [r4, #7]
  4368. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  4369. 8001c2c: f88d 5004 strb.w r5, [sp, #4]
  4370. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  4371. 8001c30: f88d 3007 strb.w r3, [sp, #7]
  4372. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  4373. 8001c34: 7a23 ldrb r3, [r4, #8]
  4374. ret[MBIC_ERRRESPONSE_0] = MBIC_ERRRESPONSE;
  4375. 8001c36: f88d 5011 strb.w r5, [sp, #17]
  4376. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  4377. 8001c3a: f88d 3008 strb.w r3, [sp, #8]
  4378. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  4379. 8001c3e: 7a63 ldrb r3, [r4, #9]
  4380. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  4381. 8001c40: 46e8 mov r8, sp
  4382. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  4383. 8001c42: f88d 3009 strb.w r3, [sp, #9]
  4384. ret[MBIC_TTL_0] = data[MBIC_TTL_0];
  4385. 8001c46: 7aa3 ldrb r3, [r4, #10]
  4386. 8001c48: f88d 300a strb.w r3, [sp, #10]
  4387. ret[MBIC_TIME_0] = data[MBIC_TIME_0];
  4388. 8001c4c: 7ae3 ldrb r3, [r4, #11]
  4389. 8001c4e: f88d 300b strb.w r3, [sp, #11]
  4390. ret[MBIC_TIME_1] = data[MBIC_TIME_1];
  4391. 8001c52: 7b23 ldrb r3, [r4, #12]
  4392. 8001c54: f88d 300c strb.w r3, [sp, #12]
  4393. ret[MBIC_TIME_2] = data[MBIC_TIME_2];
  4394. 8001c58: 7b63 ldrb r3, [r4, #13]
  4395. 8001c5a: f88d 300d strb.w r3, [sp, #13]
  4396. ret[MBIC_TIME_3] = data[MBIC_TIME_3];
  4397. 8001c5e: 7ba3 ldrb r3, [r4, #14]
  4398. 8001c60: f88d 300e strb.w r3, [sp, #14]
  4399. ret[MBIC_TIME_4] = data[MBIC_TIME_4];
  4400. 8001c64: 7be3 ldrb r3, [r4, #15]
  4401. 8001c66: f88d 300f strb.w r3, [sp, #15]
  4402. ret[MBIC_TIME_5] = data[MBIC_TIME_5];
  4403. 8001c6a: 7c23 ldrb r3, [r4, #16]
  4404. 8001c6c: f88d 3010 strb.w r3, [sp, #16]
  4405. ret[MBIC_LENGTH_0] = (Length & 0xFF00) << 8;
  4406. 8001c70: f88d 5013 strb.w r5, [sp, #19]
  4407. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  4408. 8001c74: f88d 6014 strb.w r6, [sp, #20]
  4409. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  4410. 8001c78: f7ff ff24 bl 8001ac4 <Chksum_Create>
  4411. // data[MBIC_PAYLOADSTART + i] = data[i];
  4412. // }
  4413. /*
  4414. MBIC Header Data input
  4415. */
  4416. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  4417. 8001c7c: 462b mov r3, r5
  4418. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  4419. 8001c7e: f88d 0015 strb.w r0, [sp, #21]
  4420. if(i == MBIC_CMD_0) /*cmd exception*/
  4421. 8001c82: 2b12 cmp r3, #18
  4422. continue;
  4423. data[i] = ret[i];
  4424. 8001c84: bf1c itt ne
  4425. 8001c86: f818 2003 ldrbne.w r2, [r8, r3]
  4426. 8001c8a: 54e2 strbne r2, [r4, r3]
  4427. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  4428. 8001c8c: 3301 adds r3, #1
  4429. 8001c8e: 2b16 cmp r3, #22
  4430. 8001c90: d1f7 bne.n 8001c82 <MBIC_HeaderMergeFunction+0xa2>
  4431. 8001c92: 2300 movs r3, #0
  4432. 8001c94: 3301 adds r3, #1
  4433. }
  4434. /*
  4435. MBIC Tail Data input
  4436. */
  4437. for(int i = MBIC_HEADER_SIZE + Length; i < MBIC_HEADER_SIZE + MBIC_TAIL_SIZE + Length; i++){
  4438. 8001c96: 2b04 cmp r3, #4
  4439. 8001c98: d103 bne.n 8001ca2 <MBIC_HeaderMergeFunction+0xc2>
  4440. // ret[MBIC_PAYLOADSTART + i] = data[i];
  4441. // for(int i = 0; i < Length; i++)
  4442. // printf("MBIC : %x \r\n",data[i]);
  4443. return data;
  4444. }
  4445. 8001c9a: 4620 mov r0, r4
  4446. 8001c9c: 46bd mov sp, r7
  4447. 8001c9e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4448. data[i] = ret[i];
  4449. 8001ca2: 199a adds r2, r3, r6
  4450. 8001ca4: 18a1 adds r1, r4, r2
  4451. 8001ca6: 4442 add r2, r8
  4452. 8001ca8: 7d52 ldrb r2, [r2, #21]
  4453. 8001caa: 754a strb r2, [r1, #21]
  4454. 8001cac: e7f2 b.n 8001c94 <MBIC_HeaderMergeFunction+0xb4>
  4455. ...
  4456. 08001cb0 <MBIC_Bootloader_FirmwareUpdate>:
  4457. }
  4458. #endif // PYJ.2019.03.27_END --
  4459. }
  4460. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  4461. 8001cb0: b510 push {r4, lr}
  4462. // printf("RX");
  4463. // for(int i = 0; i < 128; i++)
  4464. // printf("%c",*data++);
  4465. switch(cmd){
  4466. 8001cb2: 7c83 ldrb r3, [r0, #18]
  4467. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  4468. 8001cb4: 4604 mov r4, r0
  4469. switch(cmd){
  4470. 8001cb6: 2b11 cmp r3, #17
  4471. 8001cb8: d022 beq.n 8001d00 <MBIC_Bootloader_FirmwareUpdate+0x50>
  4472. 8001cba: d803 bhi.n 8001cc4 <MBIC_Bootloader_FirmwareUpdate+0x14>
  4473. 8001cbc: b143 cbz r3, 8001cd0 <MBIC_Bootloader_FirmwareUpdate+0x20>
  4474. 8001cbe: 2b10 cmp r3, #16
  4475. 8001cc0: d008 beq.n 8001cd4 <MBIC_Bootloader_FirmwareUpdate+0x24>
  4476. 8001cc2: bd10 pop {r4, pc}
  4477. 8001cc4: 2b13 cmp r3, #19
  4478. 8001cc6: d040 beq.n 8001d4a <MBIC_Bootloader_FirmwareUpdate+0x9a>
  4479. 8001cc8: d332 bcc.n 8001d30 <MBIC_Bootloader_FirmwareUpdate+0x80>
  4480. 8001cca: 2b14 cmp r3, #20
  4481. 8001ccc: d04a beq.n 8001d64 <MBIC_Bootloader_FirmwareUpdate+0xb4>
  4482. 8001cce: bd10 pop {r4, pc}
  4483. case 0:
  4484. Jump_App();
  4485. 8001cd0: f000 f85a bl 8001d88 <Jump_App>
  4486. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 3];
  4487. /*DOWNLOAD OPTION*/
  4488. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 4];
  4489. Download_Option = data[MBIC_PAYLOADSTART + 4];
  4490. /*DOWNLOAD DELAY REQUEST*/
  4491. data[MBIC_PAYLOADSTART + index++] = 3;
  4492. 8001cd4: 2303 movs r3, #3
  4493. 8001cd6: 76e3 strb r3, [r4, #27]
  4494. /*DOWNLOAD Reserve*/
  4495. data[MBIC_PAYLOADSTART + index++] = 0;
  4496. 8001cd8: 2300 movs r3, #0
  4497. 8001cda: 7723 strb r3, [r4, #28]
  4498. data[MBIC_PAYLOADSTART + index++] = 0;
  4499. 8001cdc: 7763 strb r3, [r4, #29]
  4500. data[MBIC_PAYLOADSTART + index++] = 0;
  4501. 8001cde: 77a3 strb r3, [r4, #30]
  4502. data[MBIC_PAYLOADSTART + index++] = 0;
  4503. 8001ce0: 77e3 strb r3, [r4, #31]
  4504. data[MBIC_PAYLOADSTART + index++] = 0;
  4505. 8001ce2: f884 3020 strb.w r3, [r4, #32]
  4506. data[MBIC_PAYLOADSTART + index++] = 0;
  4507. 8001ce6: f884 3021 strb.w r3, [r4, #33] ; 0x21
  4508. cmd = MBIC_Notice_RSP;
  4509. 8001cea: 2390 movs r3, #144 ; 0x90
  4510. data[MBIC_PAYLOADSTART + index++] = 0;
  4511. break;
  4512. default:
  4513. return;
  4514. }
  4515. data[MBIC_CMD_0] = cmd;
  4516. 8001cec: 74a3 strb r3, [r4, #18]
  4517. data = MBIC_HeaderMergeFunction(data,index); // reponse
  4518. 8001cee: 210c movs r1, #12
  4519. 8001cf0: 4620 mov r0, r4
  4520. 8001cf2: f7ff ff75 bl 8001be0 <MBIC_HeaderMergeFunction>
  4521. // HAL_UART_Transmit_DMA(&huart1, data,22 + 3 + index);
  4522. Uart1_Data_Send(data ,22 + 3 + index);
  4523. }
  4524. 8001cf6: e8bd 4010 ldmia.w sp!, {r4, lr}
  4525. Uart1_Data_Send(data ,22 + 3 + index);
  4526. 8001cfa: 2125 movs r1, #37 ; 0x25
  4527. 8001cfc: f000 bcfc b.w 80026f8 <Uart1_Data_Send>
  4528. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4529. 8001d00: 7ec3 ldrb r3, [r0, #27]
  4530. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  4531. 8001d02: 7e82 ldrb r2, [r0, #26]
  4532. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4533. 8001d04: 041b lsls r3, r3, #16
  4534. 8001d06: eb03 6302 add.w r3, r3, r2, lsl #24
  4535. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4536. 8001d0a: 7f42 ldrb r2, [r0, #29]
  4537. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  4538. 8001d0c: 491c ldr r1, [pc, #112] ; (8001d80 <MBIC_Bootloader_FirmwareUpdate+0xd0>)
  4539. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4540. 8001d0e: 4413 add r3, r2
  4541. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  4542. 8001d10: 7f02 ldrb r2, [r0, #28]
  4543. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4544. 8001d12: eb03 2302 add.w r3, r3, r2, lsl #8
  4545. 8001d16: 4a1b ldr r2, [pc, #108] ; (8001d84 <MBIC_Bootloader_FirmwareUpdate+0xd4>)
  4546. 8001d18: 6013 str r3, [r2, #0]
  4547. data[MBIC_PAYLOADSTART + index++] = 0;
  4548. 8001d1a: 2300 movs r3, #0
  4549. 8001d1c: 7783 strb r3, [r0, #30]
  4550. data[MBIC_PAYLOADSTART + index++] = 0;
  4551. 8001d1e: 77c3 strb r3, [r0, #31]
  4552. data[MBIC_PAYLOADSTART + index++] = 0;
  4553. 8001d20: f880 3020 strb.w r3, [r0, #32]
  4554. data[MBIC_PAYLOADSTART + index++] = 0;
  4555. 8001d24: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4556. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  4557. 8001d28: f000 f8f4 bl 8001f14 <Bank_Flash_write>
  4558. cmd = MBIC_Download_DATA_RSP;
  4559. 8001d2c: 2391 movs r3, #145 ; 0x91
  4560. break;
  4561. 8001d2e: e7dd b.n 8001cec <MBIC_Bootloader_FirmwareUpdate+0x3c>
  4562. data[MBIC_PAYLOADSTART + index++] = 3;
  4563. 8001d30: 2303 movs r3, #3
  4564. 8001d32: 76c3 strb r3, [r0, #27]
  4565. data[MBIC_PAYLOADSTART + index++] = 0;
  4566. 8001d34: 2300 movs r3, #0
  4567. 8001d36: 7703 strb r3, [r0, #28]
  4568. data[MBIC_PAYLOADSTART + index++] = 0;
  4569. 8001d38: 7743 strb r3, [r0, #29]
  4570. data[MBIC_PAYLOADSTART + index++] = 0;
  4571. 8001d3a: 7783 strb r3, [r0, #30]
  4572. data[MBIC_PAYLOADSTART + index++] = 0;
  4573. 8001d3c: 77c3 strb r3, [r0, #31]
  4574. data[MBIC_PAYLOADSTART + index++] = 0;
  4575. 8001d3e: f880 3020 strb.w r3, [r0, #32]
  4576. data[MBIC_PAYLOADSTART + index++] = 0;
  4577. 8001d42: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4578. cmd = MBIC_Download_Confirm_RSP;
  4579. 8001d46: 2392 movs r3, #146 ; 0x92
  4580. break;
  4581. 8001d48: e7d0 b.n 8001cec <MBIC_Bootloader_FirmwareUpdate+0x3c>
  4582. data[MBIC_PAYLOADSTART + index++] = 3;
  4583. 8001d4a: 2303 movs r3, #3
  4584. 8001d4c: 76c3 strb r3, [r0, #27]
  4585. data[MBIC_PAYLOADSTART + index++] = 0;
  4586. 8001d4e: 2300 movs r3, #0
  4587. 8001d50: 7703 strb r3, [r0, #28]
  4588. data[MBIC_PAYLOADSTART + index++] = 0;
  4589. 8001d52: 7743 strb r3, [r0, #29]
  4590. data[MBIC_PAYLOADSTART + index++] = 0;
  4591. 8001d54: 7783 strb r3, [r0, #30]
  4592. data[MBIC_PAYLOADSTART + index++] = 0;
  4593. 8001d56: 77c3 strb r3, [r0, #31]
  4594. data[MBIC_PAYLOADSTART + index++] = 0;
  4595. 8001d58: f880 3020 strb.w r3, [r0, #32]
  4596. data[MBIC_PAYLOADSTART + index++] = 0;
  4597. 8001d5c: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4598. cmd = MBIC_Complete_Notice_RSP;
  4599. 8001d60: 2393 movs r3, #147 ; 0x93
  4600. break;
  4601. 8001d62: e7c3 b.n 8001cec <MBIC_Bootloader_FirmwareUpdate+0x3c>
  4602. data[MBIC_PAYLOADSTART + index++] = 3;
  4603. 8001d64: 2303 movs r3, #3
  4604. 8001d66: 76c3 strb r3, [r0, #27]
  4605. data[MBIC_PAYLOADSTART + index++] = 0;
  4606. 8001d68: 2300 movs r3, #0
  4607. 8001d6a: 7703 strb r3, [r0, #28]
  4608. data[MBIC_PAYLOADSTART + index++] = 0;
  4609. 8001d6c: 7743 strb r3, [r0, #29]
  4610. data[MBIC_PAYLOADSTART + index++] = 0;
  4611. 8001d6e: 7783 strb r3, [r0, #30]
  4612. data[MBIC_PAYLOADSTART + index++] = 0;
  4613. 8001d70: 77c3 strb r3, [r0, #31]
  4614. data[MBIC_PAYLOADSTART + index++] = 0;
  4615. 8001d72: f880 3020 strb.w r3, [r0, #32]
  4616. data[MBIC_PAYLOADSTART + index++] = 0;
  4617. 8001d76: f880 3021 strb.w r3, [r0, #33] ; 0x21
  4618. cmd = MBIC_Reboot_Notice_RSP;
  4619. 8001d7a: 2394 movs r3, #148 ; 0x94
  4620. break;
  4621. 8001d7c: e7b6 b.n 8001cec <MBIC_Bootloader_FirmwareUpdate+0x3c>
  4622. 8001d7e: bf00 nop
  4623. 8001d80: 08005000 .word 0x08005000
  4624. 8001d84: 2000029c .word 0x2000029c
  4625. 08001d88 <Jump_App>:
  4626. typedef void (*fptr)(void);
  4627. fptr jump_to_app;
  4628. uint32_t jump_addr;
  4629. void Jump_App(void){
  4630. 8001d88: b5b0 push {r4, r5, r7, lr}
  4631. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4632. 8001d8a: 4a0d ldr r2, [pc, #52] ; (8001dc0 <Jump_App+0x38>)
  4633. void Jump_App(void){
  4634. 8001d8c: af00 add r7, sp, #0
  4635. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4636. 8001d8e: 69d3 ldr r3, [r2, #28]
  4637. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  4638. 8001d90: 480c ldr r0, [pc, #48] ; (8001dc4 <Jump_App+0x3c>)
  4639. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4640. 8001d92: f023 0310 bic.w r3, r3, #16
  4641. 8001d96: 61d3 str r3, [r2, #28]
  4642. printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  4643. 8001d98: f000 fd84 bl 80028a4 <puts>
  4644. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  4645. 8001d9c: 4b0a ldr r3, [pc, #40] ; (8001dc8 <Jump_App+0x40>)
  4646. 8001d9e: 4a0b ldr r2, [pc, #44] ; (8001dcc <Jump_App+0x44>)
  4647. 8001da0: 681b ldr r3, [r3, #0]
  4648. jump_to_app = (fptr) jump_addr;
  4649. 8001da2: 4c0b ldr r4, [pc, #44] ; (8001dd0 <Jump_App+0x48>)
  4650. /* init user app's sp */
  4651. printf("jump!\n");
  4652. 8001da4: 480b ldr r0, [pc, #44] ; (8001dd4 <Jump_App+0x4c>)
  4653. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  4654. 8001da6: 6013 str r3, [r2, #0]
  4655. jump_to_app = (fptr) jump_addr;
  4656. 8001da8: 6023 str r3, [r4, #0]
  4657. printf("jump!\n");
  4658. 8001daa: f000 fd7b bl 80028a4 <puts>
  4659. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  4660. 8001dae: 4b0a ldr r3, [pc, #40] ; (8001dd8 <Jump_App+0x50>)
  4661. 8001db0: 681b ldr r3, [r3, #0]
  4662. __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) : "sp");
  4663. 8001db2: f383 8808 msr MSP, r3
  4664. jump_to_app();
  4665. 8001db6: 6823 ldr r3, [r4, #0]
  4666. }
  4667. 8001db8: 46bd mov sp, r7
  4668. 8001dba: e8bd 40b0 ldmia.w sp!, {r4, r5, r7, lr}
  4669. jump_to_app();
  4670. 8001dbe: 4718 bx r3
  4671. 8001dc0: 40021000 .word 0x40021000
  4672. 8001dc4: 08003873 .word 0x08003873
  4673. 8001dc8: 08005004 .word 0x08005004
  4674. 8001dcc: 2000031c .word 0x2000031c
  4675. 8001dd0: 20000320 .word 0x20000320
  4676. 8001dd4: 08003885 .word 0x08003885
  4677. 8001dd8: 08005000 .word 0x08005000
  4678. 08001ddc <Flash_RGB_Data_Write>:
  4679. #endif // PYJ.2019.03.27_END --
  4680. }
  4681. #if 1 // PYJ.2020.05.20_BEGIN --
  4682. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  4683. 8001ddc: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4684. 8001de0: 4605 mov r5, r0
  4685. uint16_t Firmdata = 0;
  4686. uint8_t ret = 0;
  4687. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  4688. 8001de2: 4604 mov r4, r0
  4689. uint8_t ret = 0;
  4690. 8001de4: 2700 movs r7, #0
  4691. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4692. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4693. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4694. 8001de6: 4e0f ldr r6, [pc, #60] ; (8001e24 <Flash_RGB_Data_Write+0x48>)
  4695. printf("HAL NOT OK \n");
  4696. 8001de8: f8df 803c ldr.w r8, [pc, #60] ; 8001e28 <Flash_RGB_Data_Write+0x4c>
  4697. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  4698. 8001dec: 78ab ldrb r3, [r5, #2]
  4699. 8001dee: 1b62 subs r2, r4, r5
  4700. 8001df0: 3b02 subs r3, #2
  4701. 8001df2: 4293 cmp r3, r2
  4702. 8001df4: dc02 bgt.n 8001dfc <Flash_RGB_Data_Write+0x20>
  4703. Address += 2;
  4704. //if(!(i%FirmwareUpdateDelay))
  4705. // HAL_Delay(1);
  4706. }
  4707. return ret;
  4708. }
  4709. 8001df6: 4638 mov r0, r7
  4710. 8001df8: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4711. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4712. 8001dfc: 7923 ldrb r3, [r4, #4]
  4713. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  4714. 8001dfe: 78e2 ldrb r2, [r4, #3]
  4715. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4716. 8001e00: 6831 ldr r1, [r6, #0]
  4717. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  4718. 8001e02: eb02 2203 add.w r2, r2, r3, lsl #8
  4719. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  4720. 8001e06: b292 uxth r2, r2
  4721. 8001e08: 2300 movs r3, #0
  4722. 8001e0a: 2001 movs r0, #1
  4723. 8001e0c: f7fe fd0e bl 800082c <HAL_FLASH_Program>
  4724. 8001e10: b118 cbz r0, 8001e1a <Flash_RGB_Data_Write+0x3e>
  4725. printf("HAL NOT OK \n");
  4726. 8001e12: 4640 mov r0, r8
  4727. 8001e14: f000 fd46 bl 80028a4 <puts>
  4728. ret = 1;
  4729. 8001e18: 2701 movs r7, #1
  4730. Address += 2;
  4731. 8001e1a: 6833 ldr r3, [r6, #0]
  4732. 8001e1c: 3402 adds r4, #2
  4733. 8001e1e: 3302 adds r3, #2
  4734. 8001e20: 6033 str r3, [r6, #0]
  4735. 8001e22: e7e3 b.n 8001dec <Flash_RGB_Data_Write+0x10>
  4736. 8001e24: 20000214 .word 0x20000214
  4737. 8001e28: 08003858 .word 0x08003858
  4738. 08001e2c <Flash_Data_Write>:
  4739. uint8_t Flash_Data_Write(uint8_t* data){
  4740. 8001e2c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  4741. 8001e30: 4604 mov r4, r0
  4742. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  4743. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4744. // data[MBIC_PAYLOADSTART + 12 +i];
  4745. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  4746. 8001e32: 4605 mov r5, r0
  4747. uint8_t ret = 0;
  4748. 8001e34: f04f 0800 mov.w r8, #0
  4749. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4750. 8001e38: 7ec3 ldrb r3, [r0, #27]
  4751. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  4752. 8001e3a: 7e82 ldrb r2, [r0, #26]
  4753. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  4754. 8001e3c: 041b lsls r3, r3, #16
  4755. 8001e3e: eb03 6302 add.w r3, r3, r2, lsl #24
  4756. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4757. 8001e42: 7f42 ldrb r2, [r0, #29]
  4758. 8001e44: 4e19 ldr r6, [pc, #100] ; (8001eac <Flash_Data_Write+0x80>)
  4759. 8001e46: 4413 add r3, r2
  4760. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  4761. 8001e48: 7f02 ldrb r2, [r0, #28]
  4762. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  4763. 8001e4a: f8df 9068 ldr.w r9, [pc, #104] ; 8001eb4 <Flash_Data_Write+0x88>
  4764. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4765. 8001e4e: eb03 2302 add.w r3, r3, r2, lsl #8
  4766. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  4767. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  4768. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  4769. 8001e52: 4f17 ldr r7, [pc, #92] ; (8001eb0 <Flash_Data_Write+0x84>)
  4770. printf("HAL NOT OK \n");
  4771. 8001e54: f8df a060 ldr.w sl, [pc, #96] ; 8001eb8 <Flash_Data_Write+0x8c>
  4772. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  4773. 8001e58: 6033 str r3, [r6, #0]
  4774. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  4775. 8001e5a: 6833 ldr r3, [r6, #0]
  4776. 8001e5c: f8d9 2000 ldr.w r2, [r9]
  4777. 8001e60: 1b29 subs r1, r5, r4
  4778. 8001e62: 1a9a subs r2, r3, r2
  4779. 8001e64: 4291 cmp r1, r2
  4780. 8001e66: d905 bls.n 8001e74 <Flash_Data_Write+0x48>
  4781. HAL_Delay(1000);
  4782. }else{
  4783. UserAddress += 2;
  4784. }
  4785. }
  4786. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  4787. 8001e68: 3301 adds r3, #1
  4788. 8001e6a: f8c9 3000 str.w r3, [r9]
  4789. return ret;
  4790. }
  4791. 8001e6e: 4640 mov r0, r8
  4792. 8001e70: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  4793. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  4794. 8001e74: f895 3023 ldrb.w r3, [r5, #35] ; 0x23
  4795. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  4796. 8001e78: f895 2022 ldrb.w r2, [r5, #34] ; 0x22
  4797. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  4798. 8001e7c: 6839 ldr r1, [r7, #0]
  4799. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  4800. 8001e7e: eb02 2203 add.w r2, r2, r3, lsl #8
  4801. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  4802. 8001e82: b292 uxth r2, r2
  4803. 8001e84: 2300 movs r3, #0
  4804. 8001e86: 2001 movs r0, #1
  4805. 8001e88: f7fe fcd0 bl 800082c <HAL_FLASH_Program>
  4806. 8001e8c: b150 cbz r0, 8001ea4 <Flash_Data_Write+0x78>
  4807. printf("HAL NOT OK \n");
  4808. 8001e8e: 4650 mov r0, sl
  4809. 8001e90: f000 fd08 bl 80028a4 <puts>
  4810. HAL_Delay(1000);
  4811. 8001e94: f44f 707a mov.w r0, #1000 ; 0x3e8
  4812. 8001e98: f7fe fa18 bl 80002cc <HAL_Delay>
  4813. ret = 1;
  4814. 8001e9c: f04f 0801 mov.w r8, #1
  4815. 8001ea0: 3502 adds r5, #2
  4816. 8001ea2: e7da b.n 8001e5a <Flash_Data_Write+0x2e>
  4817. UserAddress += 2;
  4818. 8001ea4: 683b ldr r3, [r7, #0]
  4819. 8001ea6: 3302 adds r3, #2
  4820. 8001ea8: 603b str r3, [r7, #0]
  4821. 8001eaa: e7f9 b.n 8001ea0 <Flash_Data_Write+0x74>
  4822. 8001eac: 200002a0 .word 0x200002a0
  4823. 8001eb0: 20000318 .word 0x20000318
  4824. 8001eb4: 200002cc .word 0x200002cc
  4825. 8001eb8: 08003858 .word 0x08003858
  4826. 08001ebc <Flash_write>:
  4827. return ret;
  4828. }
  4829. uint8_t Flash_write(uint8_t* data) // ?占쏙옙湲고븿?占쏙옙
  4830. {
  4831. 8001ebc: b538 push {r3, r4, r5, lr}
  4832. /*Variable used for Erase procedure*/
  4833. static FLASH_EraseInitTypeDef EraseInitStruct;
  4834. static uint32_t PAGEError = 0;
  4835. uint8_t ret = 0;
  4836. /* Fill EraseInit structure*/
  4837. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4838. 8001ebe: 2300 movs r3, #0
  4839. 8001ec0: 4c0f ldr r4, [pc, #60] ; (8001f00 <Flash_write+0x44>)
  4840. {
  4841. 8001ec2: 4605 mov r5, r0
  4842. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4843. 8001ec4: 6023 str r3, [r4, #0]
  4844. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  4845. 8001ec6: 4b0f ldr r3, [pc, #60] ; (8001f04 <Flash_write+0x48>)
  4846. 8001ec8: 60a3 str r3, [r4, #8]
  4847. EraseInitStruct.NbPages = (FLASH_USER_START_ADDR - ((uint32_t)0xFFFF)) / FLASH_PAGE_SIZE;
  4848. 8001eca: f64f 73ea movw r3, #65514 ; 0xffea
  4849. 8001ece: 60e3 str r3, [r4, #12]
  4850. // __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  4851. HAL_FLASH_Unlock(); // lock ??占�?
  4852. 8001ed0: f7fe fc66 bl 80007a0 <HAL_FLASH_Unlock>
  4853. if(flashinit == 0){
  4854. 8001ed4: 4b0c ldr r3, [pc, #48] ; (8001f08 <Flash_write+0x4c>)
  4855. 8001ed6: 781a ldrb r2, [r3, #0]
  4856. 8001ed8: b94a cbnz r2, 8001eee <Flash_write+0x32>
  4857. flashinit= 1;
  4858. 8001eda: 2201 movs r2, #1
  4859. //FLASH_PageErase(StartAddr);
  4860. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4861. 8001edc: 490b ldr r1, [pc, #44] ; (8001f0c <Flash_write+0x50>)
  4862. 8001ede: 4620 mov r0, r4
  4863. flashinit= 1;
  4864. 8001ee0: 701a strb r2, [r3, #0]
  4865. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4866. 8001ee2: f7fe fd0d bl 8000900 <HAL_FLASHEx_Erase>
  4867. 8001ee6: b110 cbz r0, 8001eee <Flash_write+0x32>
  4868. printf("Erase Failed \r\n");
  4869. 8001ee8: 4809 ldr r0, [pc, #36] ; (8001f10 <Flash_write+0x54>)
  4870. 8001eea: f000 fcdb bl 80028a4 <puts>
  4871. }
  4872. }
  4873. // FLASH_If_Erase();
  4874. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  4875. 8001eee: 4628 mov r0, r5
  4876. 8001ef0: f7ff ff74 bl 8001ddc <Flash_RGB_Data_Write>
  4877. 8001ef4: 4604 mov r4, r0
  4878. // ret = Flash_DataTest_Write(&data[bluecell_stx]);
  4879. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  4880. 8001ef6: f7fe fc65 bl 80007c4 <HAL_FLASH_Lock>
  4881. // __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  4882. return ret;
  4883. }
  4884. 8001efa: 4620 mov r0, r4
  4885. 8001efc: bd38 pop {r3, r4, r5, pc}
  4886. 8001efe: bf00 nop
  4887. 8001f00: 200002a4 .word 0x200002a4
  4888. 8001f04: 08005000 .word 0x08005000
  4889. 8001f08: 200002d0 .word 0x200002d0
  4890. 8001f0c: 200002c4 .word 0x200002c4
  4891. 8001f10: 08003864 .word 0x08003864
  4892. 08001f14 <Bank_Flash_write>:
  4893. uint8_t Bank_Flash_write(uint8_t* data,uint32_t StartBankAddress) // ?占쏙옙湲고븿?占쏙옙
  4894. {
  4895. 8001f14: b538 push {r3, r4, r5, lr}
  4896. 8001f16: 4605 mov r5, r0
  4897. 8001f18: 460c mov r4, r1
  4898. static FLASH_EraseInitTypeDef EraseInitStruct;
  4899. static uint32_t PAGEError = 0;
  4900. uint8_t ret = 0;
  4901. HAL_FLASH_Unlock(); // lock ??占�?
  4902. 8001f1a: f7fe fc41 bl 80007a0 <HAL_FLASH_Unlock>
  4903. if(flashinit == 0){
  4904. 8001f1e: 4b19 ldr r3, [pc, #100] ; (8001f84 <Bank_Flash_write+0x70>)
  4905. 8001f20: 781a ldrb r2, [r3, #0]
  4906. 8001f22: b9e2 cbnz r2, 8001f5e <Bank_Flash_write+0x4a>
  4907. flashinit= 1;
  4908. 8001f24: 2101 movs r1, #1
  4909. 8001f26: 7019 strb r1, [r3, #0]
  4910. /* Fill EraseInit structure*/
  4911. switch(StartBankAddress){
  4912. 8001f28: 4b17 ldr r3, [pc, #92] ; (8001f88 <Bank_Flash_write+0x74>)
  4913. 8001f2a: 429c cmp r4, r3
  4914. 8001f2c: 4b17 ldr r3, [pc, #92] ; (8001f8c <Bank_Flash_write+0x78>)
  4915. 8001f2e: d01e beq.n 8001f6e <Bank_Flash_write+0x5a>
  4916. 8001f30: 4917 ldr r1, [pc, #92] ; (8001f90 <Bank_Flash_write+0x7c>)
  4917. 8001f32: 428c cmp r4, r1
  4918. 8001f34: d020 beq.n 8001f78 <Bank_Flash_write+0x64>
  4919. 8001f36: f5a1 2180 sub.w r1, r1, #262144 ; 0x40000
  4920. 8001f3a: 428c cmp r4, r1
  4921. 8001f3c: d104 bne.n 8001f48 <Bank_Flash_write+0x34>
  4922. case FLASH_USER_START_ADDR:
  4923. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4924. 8001f3e: 601a str r2, [r3, #0]
  4925. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR - 128;
  4926. 8001f40: 4a14 ldr r2, [pc, #80] ; (8001f94 <Bank_Flash_write+0x80>)
  4927. 8001f42: 609a str r2, [r3, #8]
  4928. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  4929. 8001f44: 221f movs r2, #31
  4930. break;
  4931. case FLASH_USER_BANK2_START_ADDR:
  4932. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4933. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR - 128;
  4934. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  4935. 8001f46: 60da str r2, [r3, #12]
  4936. break;
  4937. }
  4938. UserAddress = EraseInitStruct.PageAddress;
  4939. 8001f48: 689a ldr r2, [r3, #8]
  4940. 8001f4a: 4b13 ldr r3, [pc, #76] ; (8001f98 <Bank_Flash_write+0x84>)
  4941. //FLASH_PageErase(StartAddr);
  4942. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4943. 8001f4c: 4913 ldr r1, [pc, #76] ; (8001f9c <Bank_Flash_write+0x88>)
  4944. 8001f4e: 480f ldr r0, [pc, #60] ; (8001f8c <Bank_Flash_write+0x78>)
  4945. UserAddress = EraseInitStruct.PageAddress;
  4946. 8001f50: 601a str r2, [r3, #0]
  4947. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  4948. 8001f52: f7fe fcd5 bl 8000900 <HAL_FLASHEx_Erase>
  4949. 8001f56: b110 cbz r0, 8001f5e <Bank_Flash_write+0x4a>
  4950. printf("Erase Failed \r\n");
  4951. 8001f58: 4811 ldr r0, [pc, #68] ; (8001fa0 <Bank_Flash_write+0x8c>)
  4952. 8001f5a: f000 fca3 bl 80028a4 <puts>
  4953. }
  4954. }
  4955. ret = Flash_Data_Write(&data[0]);
  4956. 8001f5e: 4628 mov r0, r5
  4957. 8001f60: f7ff ff64 bl 8001e2c <Flash_Data_Write>
  4958. 8001f64: 4604 mov r4, r0
  4959. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  4960. 8001f66: f7fe fc2d bl 80007c4 <HAL_FLASH_Lock>
  4961. data++;
  4962. }
  4963. #endif // PYJ.2020.06.24_END --
  4964. }
  4965. 8001f6a: 4620 mov r0, r4
  4966. 8001f6c: bd38 pop {r3, r4, r5, pc}
  4967. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4968. 8001f6e: 601a str r2, [r3, #0]
  4969. EraseInitStruct.PageAddress = FLASH_USER_BANK1_START_ADDR - 128;
  4970. 8001f70: 4a0c ldr r2, [pc, #48] ; (8001fa4 <Bank_Flash_write+0x90>)
  4971. 8001f72: 609a str r2, [r3, #8]
  4972. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK1_START_ADDR) / FLASH_PAGE_SIZE;
  4973. 8001f74: 4a0c ldr r2, [pc, #48] ; (8001fa8 <Bank_Flash_write+0x94>)
  4974. 8001f76: e7e6 b.n 8001f46 <Bank_Flash_write+0x32>
  4975. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  4976. 8001f78: 601a str r2, [r3, #0]
  4977. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR - 128;
  4978. 8001f7a: 4a0c ldr r2, [pc, #48] ; (8001fac <Bank_Flash_write+0x98>)
  4979. 8001f7c: 609a str r2, [r3, #8]
  4980. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  4981. 8001f7e: 4a0c ldr r2, [pc, #48] ; (8001fb0 <Bank_Flash_write+0x9c>)
  4982. 8001f80: e7e1 b.n 8001f46 <Bank_Flash_write+0x32>
  4983. 8001f82: bf00 nop
  4984. 8001f84: 200002d0 .word 0x200002d0
  4985. 8001f88: 08025000 .word 0x08025000
  4986. 8001f8c: 200002b4 .word 0x200002b4
  4987. 8001f90: 08045000 .word 0x08045000
  4988. 8001f94: 08004f80 .word 0x08004f80
  4989. 8001f98: 20000318 .word 0x20000318
  4990. 8001f9c: 200002c8 .word 0x200002c8
  4991. 8001fa0: 08003864 .word 0x08003864
  4992. 8001fa4: 08024f80 .word 0x08024f80
  4993. 8001fa8: 001fffdf .word 0x001fffdf
  4994. 8001fac: 08044f80 .word 0x08044f80
  4995. 8001fb0: 001fff9f .word 0x001fff9f
  4996. 08001fb4 <HAL_TIM_PeriodElapsedCallback>:
  4997. /* Private user code ---------------------------------------------------------*/
  4998. /* USER CODE BEGIN 0 */
  4999. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  5000. {
  5001. if(htim->Instance == TIM6){
  5002. 8001fb4: 6802 ldr r2, [r0, #0]
  5003. 8001fb6: 4b08 ldr r3, [pc, #32] ; (8001fd8 <HAL_TIM_PeriodElapsedCallback+0x24>)
  5004. 8001fb8: 429a cmp r2, r3
  5005. 8001fba: d10b bne.n 8001fd4 <HAL_TIM_PeriodElapsedCallback+0x20>
  5006. UartTimerCnt++;
  5007. 8001fbc: 4a07 ldr r2, [pc, #28] ; (8001fdc <HAL_TIM_PeriodElapsedCallback+0x28>)
  5008. 8001fbe: 6813 ldr r3, [r2, #0]
  5009. 8001fc0: 3301 adds r3, #1
  5010. 8001fc2: 6013 str r3, [r2, #0]
  5011. LedTimerCnt++;
  5012. 8001fc4: 4a06 ldr r2, [pc, #24] ; (8001fe0 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  5013. 8001fc6: 6813 ldr r3, [r2, #0]
  5014. 8001fc8: 3301 adds r3, #1
  5015. 8001fca: 6013 str r3, [r2, #0]
  5016. FirmwareTimerCnt++;
  5017. 8001fcc: 4a05 ldr r2, [pc, #20] ; (8001fe4 <HAL_TIM_PeriodElapsedCallback+0x30>)
  5018. 8001fce: 6813 ldr r3, [r2, #0]
  5019. 8001fd0: 3301 adds r3, #1
  5020. 8001fd2: 6013 str r3, [r2, #0]
  5021. 8001fd4: 4770 bx lr
  5022. 8001fd6: bf00 nop
  5023. 8001fd8: 40001000 .word 0x40001000
  5024. 8001fdc: 200002dc .word 0x200002dc
  5025. 8001fe0: 200002d8 .word 0x200002d8
  5026. 8001fe4: 200002d4 .word 0x200002d4
  5027. 08001fe8 <_write>:
  5028. }
  5029. }
  5030. int _write (int file, uint8_t *ptr, uint16_t len)
  5031. {
  5032. 8001fe8: b510 push {r4, lr}
  5033. 8001fea: 4614 mov r4, r2
  5034. HAL_UART_Transmit (&huart2, ptr, len, 10);
  5035. 8001fec: 230a movs r3, #10
  5036. 8001fee: 4802 ldr r0, [pc, #8] ; (8001ff8 <_write+0x10>)
  5037. 8001ff0: f7ff fb22 bl 8001638 <HAL_UART_Transmit>
  5038. return len;
  5039. }
  5040. 8001ff4: 4620 mov r0, r4
  5041. 8001ff6: bd10 pop {r4, pc}
  5042. 8001ff8: 20000508 .word 0x20000508
  5043. 08001ffc <SystemClock_Config>:
  5044. /**
  5045. * @brief System Clock Configuration
  5046. * @retval None
  5047. */
  5048. void SystemClock_Config(void)
  5049. {
  5050. 8001ffc: b510 push {r4, lr}
  5051. 8001ffe: b090 sub sp, #64 ; 0x40
  5052. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  5053. 8002000: 2228 movs r2, #40 ; 0x28
  5054. 8002002: 2100 movs r1, #0
  5055. 8002004: a806 add r0, sp, #24
  5056. 8002006: f000 fbd1 bl 80027ac <memset>
  5057. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  5058. 800200a: 2214 movs r2, #20
  5059. 800200c: 2100 movs r1, #0
  5060. 800200e: a801 add r0, sp, #4
  5061. 8002010: f000 fbcc bl 80027ac <memset>
  5062. /** Initializes the CPU, AHB and APB busses clocks
  5063. */
  5064. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5065. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  5066. 8002014: 2301 movs r3, #1
  5067. 8002016: 930a str r3, [sp, #40] ; 0x28
  5068. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  5069. 8002018: 2310 movs r3, #16
  5070. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5071. 800201a: 2402 movs r4, #2
  5072. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  5073. 800201c: 930b str r3, [sp, #44] ; 0x2c
  5074. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5075. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  5076. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  5077. 800201e: f44f 1340 mov.w r3, #3145728 ; 0x300000
  5078. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5079. 8002022: a806 add r0, sp, #24
  5080. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  5081. 8002024: 930f str r3, [sp, #60] ; 0x3c
  5082. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  5083. 8002026: 9406 str r4, [sp, #24]
  5084. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  5085. 8002028: 940d str r4, [sp, #52] ; 0x34
  5086. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  5087. 800202a: f7fe fe2d bl 8000c88 <HAL_RCC_OscConfig>
  5088. {
  5089. Error_Handler();
  5090. }
  5091. /** Initializes the CPU, AHB and APB busses clocks
  5092. */
  5093. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5094. 800202e: 230f movs r3, #15
  5095. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  5096. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5097. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5098. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5099. 8002030: f44f 6280 mov.w r2, #1024 ; 0x400
  5100. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  5101. 8002034: 9301 str r3, [sp, #4]
  5102. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5103. 8002036: 2300 movs r3, #0
  5104. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5105. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  5106. 8002038: 4621 mov r1, r4
  5107. 800203a: a801 add r0, sp, #4
  5108. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  5109. 800203c: 9402 str r4, [sp, #8]
  5110. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  5111. 800203e: 9303 str r3, [sp, #12]
  5112. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  5113. 8002040: 9204 str r2, [sp, #16]
  5114. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  5115. 8002042: 9305 str r3, [sp, #20]
  5116. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  5117. 8002044: f7fe ffe8 bl 8001018 <HAL_RCC_ClockConfig>
  5118. {
  5119. Error_Handler();
  5120. }
  5121. }
  5122. 8002048: b010 add sp, #64 ; 0x40
  5123. 800204a: bd10 pop {r4, pc}
  5124. 0800204c <main>:
  5125. {
  5126. 800204c: b580 push {r7, lr}
  5127. 800204e: b088 sub sp, #32
  5128. HAL_Init();
  5129. 8002050: f7fe f918 bl 8000284 <HAL_Init>
  5130. SystemClock_Config();
  5131. 8002054: f7ff ffd2 bl 8001ffc <SystemClock_Config>
  5132. * @param None
  5133. * @retval None
  5134. */
  5135. static void MX_GPIO_Init(void)
  5136. {
  5137. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5138. 8002058: 2210 movs r2, #16
  5139. /* GPIO Ports Clock Enable */
  5140. __HAL_RCC_GPIOC_CLK_ENABLE();
  5141. 800205a: 4d75 ldr r5, [pc, #468] ; (8002230 <main+0x1e4>)
  5142. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5143. 800205c: 2100 movs r1, #0
  5144. 800205e: eb0d 0002 add.w r0, sp, r2
  5145. 8002062: f000 fba3 bl 80027ac <memset>
  5146. __HAL_RCC_GPIOC_CLK_ENABLE();
  5147. 8002066: 69ab ldr r3, [r5, #24]
  5148. __HAL_RCC_GPIOA_CLK_ENABLE();
  5149. __HAL_RCC_GPIOB_CLK_ENABLE();
  5150. /*Configure GPIO pin Output Level */
  5151. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5152. 8002068: 2200 movs r2, #0
  5153. __HAL_RCC_GPIOC_CLK_ENABLE();
  5154. 800206a: f043 0310 orr.w r3, r3, #16
  5155. 800206e: 61ab str r3, [r5, #24]
  5156. 8002070: 69ab ldr r3, [r5, #24]
  5157. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5158. 8002072: f44f 4100 mov.w r1, #32768 ; 0x8000
  5159. __HAL_RCC_GPIOC_CLK_ENABLE();
  5160. 8002076: f003 0310 and.w r3, r3, #16
  5161. 800207a: 9301 str r3, [sp, #4]
  5162. 800207c: 9b01 ldr r3, [sp, #4]
  5163. __HAL_RCC_GPIOA_CLK_ENABLE();
  5164. 800207e: 69ab ldr r3, [r5, #24]
  5165. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5166. 8002080: 486c ldr r0, [pc, #432] ; (8002234 <main+0x1e8>)
  5167. __HAL_RCC_GPIOA_CLK_ENABLE();
  5168. 8002082: f043 0304 orr.w r3, r3, #4
  5169. 8002086: 61ab str r3, [r5, #24]
  5170. 8002088: 69ab ldr r3, [r5, #24]
  5171. /*Configure GPIO pin : BOOT_LED_Pin */
  5172. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  5173. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5174. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5175. 800208a: 2400 movs r4, #0
  5176. __HAL_RCC_GPIOA_CLK_ENABLE();
  5177. 800208c: f003 0304 and.w r3, r3, #4
  5178. 8002090: 9302 str r3, [sp, #8]
  5179. 8002092: 9b02 ldr r3, [sp, #8]
  5180. __HAL_RCC_GPIOB_CLK_ENABLE();
  5181. 8002094: 69ab ldr r3, [r5, #24]
  5182. huart1.Init.BaudRate = 115200;
  5183. 8002096: f44f 37e1 mov.w r7, #115200 ; 0x1c200
  5184. __HAL_RCC_GPIOB_CLK_ENABLE();
  5185. 800209a: f043 0308 orr.w r3, r3, #8
  5186. 800209e: 61ab str r3, [r5, #24]
  5187. 80020a0: 69ab ldr r3, [r5, #24]
  5188. huart1.Init.Mode = UART_MODE_TX_RX;
  5189. 80020a2: 260c movs r6, #12
  5190. __HAL_RCC_GPIOB_CLK_ENABLE();
  5191. 80020a4: f003 0308 and.w r3, r3, #8
  5192. 80020a8: 9303 str r3, [sp, #12]
  5193. 80020aa: 9b03 ldr r3, [sp, #12]
  5194. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  5195. 80020ac: f7fe fd62 bl 8000b74 <HAL_GPIO_WritePin>
  5196. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  5197. 80020b0: f44f 4300 mov.w r3, #32768 ; 0x8000
  5198. 80020b4: 9304 str r3, [sp, #16]
  5199. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  5200. 80020b6: 2301 movs r3, #1
  5201. 80020b8: 9305 str r3, [sp, #20]
  5202. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5203. 80020ba: 2302 movs r3, #2
  5204. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  5205. 80020bc: a904 add r1, sp, #16
  5206. 80020be: 485d ldr r0, [pc, #372] ; (8002234 <main+0x1e8>)
  5207. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  5208. 80020c0: 9307 str r3, [sp, #28]
  5209. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5210. 80020c2: 9406 str r4, [sp, #24]
  5211. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  5212. 80020c4: f7fe fc6a bl 800099c <HAL_GPIO_Init>
  5213. __HAL_RCC_DMA1_CLK_ENABLE();
  5214. 80020c8: 696b ldr r3, [r5, #20]
  5215. huart1.Instance = USART1;
  5216. 80020ca: 485b ldr r0, [pc, #364] ; (8002238 <main+0x1ec>)
  5217. __HAL_RCC_DMA1_CLK_ENABLE();
  5218. 80020cc: f043 0301 orr.w r3, r3, #1
  5219. 80020d0: 616b str r3, [r5, #20]
  5220. 80020d2: 696b ldr r3, [r5, #20]
  5221. huart1.Init.Mode = UART_MODE_TX_RX;
  5222. 80020d4: 6146 str r6, [r0, #20]
  5223. __HAL_RCC_DMA1_CLK_ENABLE();
  5224. 80020d6: f003 0301 and.w r3, r3, #1
  5225. 80020da: 9300 str r3, [sp, #0]
  5226. 80020dc: 9b00 ldr r3, [sp, #0]
  5227. huart1.Init.BaudRate = 115200;
  5228. 80020de: 4b57 ldr r3, [pc, #348] ; (800223c <main+0x1f0>)
  5229. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  5230. 80020e0: 6084 str r4, [r0, #8]
  5231. huart1.Init.BaudRate = 115200;
  5232. 80020e2: e880 0088 stmia.w r0, {r3, r7}
  5233. huart1.Init.StopBits = UART_STOPBITS_1;
  5234. 80020e6: 60c4 str r4, [r0, #12]
  5235. huart1.Init.Parity = UART_PARITY_NONE;
  5236. 80020e8: 6104 str r4, [r0, #16]
  5237. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5238. 80020ea: 6184 str r4, [r0, #24]
  5239. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  5240. 80020ec: 61c4 str r4, [r0, #28]
  5241. if (HAL_UART_Init(&huart1) != HAL_OK)
  5242. 80020ee: f7ff fa75 bl 80015dc <HAL_UART_Init>
  5243. hi2c2.Instance = I2C2;
  5244. 80020f2: 4853 ldr r0, [pc, #332] ; (8002240 <main+0x1f4>)
  5245. hi2c2.Init.ClockSpeed = 400000;
  5246. 80020f4: 4a53 ldr r2, [pc, #332] ; (8002244 <main+0x1f8>)
  5247. 80020f6: 4b54 ldr r3, [pc, #336] ; (8002248 <main+0x1fc>)
  5248. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  5249. 80020f8: 6084 str r4, [r0, #8]
  5250. hi2c2.Init.ClockSpeed = 400000;
  5251. 80020fa: e880 000c stmia.w r0, {r2, r3}
  5252. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5253. 80020fe: f44f 4380 mov.w r3, #16384 ; 0x4000
  5254. hi2c2.Init.OwnAddress1 = 0;
  5255. 8002102: 60c4 str r4, [r0, #12]
  5256. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  5257. 8002104: 6103 str r3, [r0, #16]
  5258. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  5259. 8002106: 6144 str r4, [r0, #20]
  5260. hi2c2.Init.OwnAddress2 = 0;
  5261. 8002108: 6184 str r4, [r0, #24]
  5262. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  5263. 800210a: 61c4 str r4, [r0, #28]
  5264. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  5265. 800210c: 6204 str r4, [r0, #32]
  5266. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  5267. 800210e: f7fe fd3b bl 8000b88 <HAL_I2C_Init>
  5268. htim6.Init.Prescaler = 5600 - 1;
  5269. 8002112: f241 53df movw r3, #5599 ; 0x15df
  5270. htim6.Instance = TIM6;
  5271. 8002116: 4d4d ldr r5, [pc, #308] ; (800224c <main+0x200>)
  5272. htim6.Init.Prescaler = 5600 - 1;
  5273. 8002118: 494d ldr r1, [pc, #308] ; (8002250 <main+0x204>)
  5274. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5275. 800211a: 4628 mov r0, r5
  5276. htim6.Init.Prescaler = 5600 - 1;
  5277. 800211c: e885 000a stmia.w r5, {r1, r3}
  5278. htim6.Init.Period = 10 - 1;
  5279. 8002120: 2309 movs r3, #9
  5280. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  5281. 8002122: 60ac str r4, [r5, #8]
  5282. htim6.Init.Period = 10 - 1;
  5283. 8002124: 60eb str r3, [r5, #12]
  5284. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  5285. 8002126: 61ac str r4, [r5, #24]
  5286. TIM_MasterConfigTypeDef sMasterConfig = {0};
  5287. 8002128: 9404 str r4, [sp, #16]
  5288. 800212a: 9405 str r4, [sp, #20]
  5289. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  5290. 800212c: f7ff f944 bl 80013b8 <HAL_TIM_Base_Init>
  5291. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5292. 8002130: a904 add r1, sp, #16
  5293. 8002132: 4628 mov r0, r5
  5294. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  5295. 8002134: 9404 str r4, [sp, #16]
  5296. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  5297. 8002136: 9405 str r4, [sp, #20]
  5298. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  5299. 8002138: f7ff f958 bl 80013ec <HAL_TIMEx_MasterConfigSynchronization>
  5300. huart2.Instance = USART2;
  5301. 800213c: 4b45 ldr r3, [pc, #276] ; (8002254 <main+0x208>)
  5302. 800213e: 4846 ldr r0, [pc, #280] ; (8002258 <main+0x20c>)
  5303. huart2.Init.BaudRate = 115200;
  5304. 8002140: e880 0088 stmia.w r0, {r3, r7}
  5305. huart2.Init.Mode = UART_MODE_TX_RX;
  5306. 8002144: 6146 str r6, [r0, #20]
  5307. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  5308. 8002146: 6084 str r4, [r0, #8]
  5309. huart2.Init.StopBits = UART_STOPBITS_1;
  5310. 8002148: 60c4 str r4, [r0, #12]
  5311. huart2.Init.Parity = UART_PARITY_NONE;
  5312. 800214a: 6104 str r4, [r0, #16]
  5313. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  5314. 800214c: 6184 str r4, [r0, #24]
  5315. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  5316. 800214e: 61c4 str r4, [r0, #28]
  5317. if (HAL_UART_Init(&huart2) != HAL_OK)
  5318. 8002150: f7ff fa44 bl 80015dc <HAL_UART_Init>
  5319. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  5320. 8002154: 4622 mov r2, r4
  5321. 8002156: 4621 mov r1, r4
  5322. 8002158: 200f movs r0, #15
  5323. 800215a: f7fe f8db bl 8000314 <HAL_NVIC_SetPriority>
  5324. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  5325. 800215e: 200f movs r0, #15
  5326. 8002160: f7fe f90c bl 800037c <HAL_NVIC_EnableIRQ>
  5327. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  5328. 8002164: 4622 mov r2, r4
  5329. 8002166: 4621 mov r1, r4
  5330. 8002168: 2025 movs r0, #37 ; 0x25
  5331. 800216a: f7fe f8d3 bl 8000314 <HAL_NVIC_SetPriority>
  5332. HAL_NVIC_EnableIRQ(USART1_IRQn);
  5333. 800216e: 2025 movs r0, #37 ; 0x25
  5334. 8002170: f7fe f904 bl 800037c <HAL_NVIC_EnableIRQ>
  5335. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  5336. 8002174: 4622 mov r2, r4
  5337. 8002176: 4621 mov r1, r4
  5338. 8002178: 2036 movs r0, #54 ; 0x36
  5339. 800217a: f7fe f8cb bl 8000314 <HAL_NVIC_SetPriority>
  5340. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  5341. 800217e: 2036 movs r0, #54 ; 0x36
  5342. 8002180: f7fe f8fc bl 800037c <HAL_NVIC_EnableIRQ>
  5343. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  5344. 8002184: 4622 mov r2, r4
  5345. 8002186: 4621 mov r1, r4
  5346. 8002188: 200e movs r0, #14
  5347. 800218a: f7fe f8c3 bl 8000314 <HAL_NVIC_SetPriority>
  5348. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  5349. 800218e: 200e movs r0, #14
  5350. 8002190: f7fe f8f4 bl 800037c <HAL_NVIC_EnableIRQ>
  5351. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  5352. 8002194: 4622 mov r2, r4
  5353. 8002196: 4621 mov r1, r4
  5354. 8002198: 2026 movs r0, #38 ; 0x26
  5355. 800219a: f7fe f8bb bl 8000314 <HAL_NVIC_SetPriority>
  5356. HAL_NVIC_EnableIRQ(USART2_IRQn);
  5357. 800219e: 2026 movs r0, #38 ; 0x26
  5358. 80021a0: f7fe f8ec bl 800037c <HAL_NVIC_EnableIRQ>
  5359. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  5360. 80021a4: 4622 mov r2, r4
  5361. 80021a6: 4621 mov r1, r4
  5362. 80021a8: 2010 movs r0, #16
  5363. 80021aa: f7fe f8b3 bl 8000314 <HAL_NVIC_SetPriority>
  5364. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  5365. 80021ae: 2010 movs r0, #16
  5366. 80021b0: f7fe f8e4 bl 800037c <HAL_NVIC_EnableIRQ>
  5367. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  5368. 80021b4: 4622 mov r2, r4
  5369. 80021b6: 4621 mov r1, r4
  5370. 80021b8: 2011 movs r0, #17
  5371. 80021ba: f7fe f8ab bl 8000314 <HAL_NVIC_SetPriority>
  5372. HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn);
  5373. 80021be: 2011 movs r0, #17
  5374. 80021c0: f7fe f8dc bl 800037c <HAL_NVIC_EnableIRQ>
  5375. HAL_TIM_Base_Start_IT(&htim6);
  5376. 80021c4: 4628 mov r0, r5
  5377. 80021c6: f7fe fff9 bl 80011bc <HAL_TIM_Base_Start_IT>
  5378. InitUartQueue(&TerminalQueue);
  5379. 80021ca: 4824 ldr r0, [pc, #144] ; (800225c <main+0x210>)
  5380. 80021cc: f000 f9fe bl 80025cc <InitUartQueue>
  5381. setbuf(stdout, NULL);
  5382. 80021d0: 4b23 ldr r3, [pc, #140] ; (8002260 <main+0x214>)
  5383. FirmwareTimerCnt = 0;
  5384. 80021d2: 4d24 ldr r5, [pc, #144] ; (8002264 <main+0x218>)
  5385. setbuf(stdout, NULL);
  5386. 80021d4: 681b ldr r3, [r3, #0]
  5387. 80021d6: 4621 mov r1, r4
  5388. 80021d8: 6898 ldr r0, [r3, #8]
  5389. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  5390. 80021da: f107 4780 add.w r7, r7, #1073741824 ; 0x40000000
  5391. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5392. 80021de: 4e22 ldr r6, [pc, #136] ; (8002268 <main+0x21c>)
  5393. setbuf(stdout, NULL);
  5394. 80021e0: f000 fb68 bl 80028b4 <setbuf>
  5395. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  5396. 80021e4: f5a7 4732 sub.w r7, r7, #45568 ; 0xb200
  5397. Firmware_BootStart_Signal();
  5398. 80021e8: f7ff fbfc bl 80019e4 <Firmware_BootStart_Signal>
  5399. FirmwareTimerCnt = 0;
  5400. 80021ec: 602c str r4, [r5, #0]
  5401. if(LedTimerCnt > 500){HAL_GPIO_TogglePin(BOOT_LED_GPIO_Port,BOOT_LED_Pin);LedTimerCnt = 0;}
  5402. 80021ee: 4c1f ldr r4, [pc, #124] ; (800226c <main+0x220>)
  5403. 80021f0: 6823 ldr r3, [r4, #0]
  5404. 80021f2: f5b3 7ffa cmp.w r3, #500 ; 0x1f4
  5405. 80021f6: d906 bls.n 8002206 <main+0x1ba>
  5406. 80021f8: f44f 4100 mov.w r1, #32768 ; 0x8000
  5407. 80021fc: 4638 mov r0, r7
  5408. 80021fe: f7fe fcbe bl 8000b7e <HAL_GPIO_TogglePin>
  5409. 8002202: 2300 movs r3, #0
  5410. 8002204: 6023 str r3, [r4, #0]
  5411. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5412. 8002206: 4c15 ldr r4, [pc, #84] ; (800225c <main+0x210>)
  5413. 8002208: f8df 802c ldr.w r8, [pc, #44] ; 8002238 <main+0x1ec>
  5414. 800220c: 68a3 ldr r3, [r4, #8]
  5415. 800220e: 2b00 cmp r3, #0
  5416. 8002210: dd02 ble.n 8002218 <main+0x1cc>
  5417. 8002212: 6833 ldr r3, [r6, #0]
  5418. 8002214: 2b1e cmp r3, #30
  5419. 8002216: d807 bhi.n 8002228 <main+0x1dc>
  5420. if(FirmwareTimerCnt > 3000){
  5421. 8002218: f640 33b8 movw r3, #3000 ; 0xbb8
  5422. 800221c: 682a ldr r2, [r5, #0]
  5423. 800221e: 429a cmp r2, r3
  5424. 8002220: d9e5 bls.n 80021ee <main+0x1a2>
  5425. Jump_App();
  5426. 8002222: f7ff fdb1 bl 8001d88 <Jump_App>
  5427. 8002226: e7e2 b.n 80021ee <main+0x1a2>
  5428. while (TerminalQueue.data > 0 && UartTimerCnt > 30) GetDataFromUartQueue(&hTerminal);
  5429. 8002228: 4640 mov r0, r8
  5430. 800222a: f000 f9dd bl 80025e8 <GetDataFromUartQueue>
  5431. 800222e: e7ed b.n 800220c <main+0x1c0>
  5432. 8002230: 40021000 .word 0x40021000
  5433. 8002234: 40011000 .word 0x40011000
  5434. 8002238: 20000488 .word 0x20000488
  5435. 800223c: 40013800 .word 0x40013800
  5436. 8002240: 20000368 .word 0x20000368
  5437. 8002244: 40005800 .word 0x40005800
  5438. 8002248: 00061a80 .word 0x00061a80
  5439. 800224c: 200004c8 .word 0x200004c8
  5440. 8002250: 40001000 .word 0x40001000
  5441. 8002254: 40004400 .word 0x40004400
  5442. 8002258: 20000508 .word 0x20000508
  5443. 800225c: 20000548 .word 0x20000548
  5444. 8002260: 2000021c .word 0x2000021c
  5445. 8002264: 200002d4 .word 0x200002d4
  5446. 8002268: 200002dc .word 0x200002dc
  5447. 800226c: 200002d8 .word 0x200002d8
  5448. 08002270 <Error_Handler>:
  5449. /**
  5450. * @brief This function is executed in case of error occurrence.
  5451. * @retval None
  5452. */
  5453. void Error_Handler(void)
  5454. {
  5455. 8002270: 4770 bx lr
  5456. ...
  5457. 08002274 <HAL_MspInit>:
  5458. {
  5459. /* USER CODE BEGIN MspInit 0 */
  5460. /* USER CODE END MspInit 0 */
  5461. __HAL_RCC_AFIO_CLK_ENABLE();
  5462. 8002274: 4b0e ldr r3, [pc, #56] ; (80022b0 <HAL_MspInit+0x3c>)
  5463. {
  5464. 8002276: b082 sub sp, #8
  5465. __HAL_RCC_AFIO_CLK_ENABLE();
  5466. 8002278: 699a ldr r2, [r3, #24]
  5467. 800227a: f042 0201 orr.w r2, r2, #1
  5468. 800227e: 619a str r2, [r3, #24]
  5469. 8002280: 699a ldr r2, [r3, #24]
  5470. 8002282: f002 0201 and.w r2, r2, #1
  5471. 8002286: 9200 str r2, [sp, #0]
  5472. 8002288: 9a00 ldr r2, [sp, #0]
  5473. __HAL_RCC_PWR_CLK_ENABLE();
  5474. 800228a: 69da ldr r2, [r3, #28]
  5475. 800228c: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  5476. 8002290: 61da str r2, [r3, #28]
  5477. 8002292: 69db ldr r3, [r3, #28]
  5478. /* System interrupt init*/
  5479. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  5480. */
  5481. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  5482. 8002294: 4a07 ldr r2, [pc, #28] ; (80022b4 <HAL_MspInit+0x40>)
  5483. __HAL_RCC_PWR_CLK_ENABLE();
  5484. 8002296: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  5485. 800229a: 9301 str r3, [sp, #4]
  5486. 800229c: 9b01 ldr r3, [sp, #4]
  5487. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  5488. 800229e: 6853 ldr r3, [r2, #4]
  5489. 80022a0: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  5490. 80022a4: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  5491. 80022a8: 6053 str r3, [r2, #4]
  5492. /* USER CODE BEGIN MspInit 1 */
  5493. /* USER CODE END MspInit 1 */
  5494. }
  5495. 80022aa: b002 add sp, #8
  5496. 80022ac: 4770 bx lr
  5497. 80022ae: bf00 nop
  5498. 80022b0: 40021000 .word 0x40021000
  5499. 80022b4: 40010000 .word 0x40010000
  5500. 080022b8 <HAL_I2C_MspInit>:
  5501. * This function configures the hardware resources used in this example
  5502. * @param hi2c: I2C handle pointer
  5503. * @retval None
  5504. */
  5505. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  5506. {
  5507. 80022b8: b510 push {r4, lr}
  5508. 80022ba: 4604 mov r4, r0
  5509. 80022bc: b086 sub sp, #24
  5510. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5511. 80022be: 2210 movs r2, #16
  5512. 80022c0: 2100 movs r1, #0
  5513. 80022c2: a802 add r0, sp, #8
  5514. 80022c4: f000 fa72 bl 80027ac <memset>
  5515. if(hi2c->Instance==I2C2)
  5516. 80022c8: 6822 ldr r2, [r4, #0]
  5517. 80022ca: 4b11 ldr r3, [pc, #68] ; (8002310 <HAL_I2C_MspInit+0x58>)
  5518. 80022cc: 429a cmp r2, r3
  5519. 80022ce: d11d bne.n 800230c <HAL_I2C_MspInit+0x54>
  5520. {
  5521. /* USER CODE BEGIN I2C2_MspInit 0 */
  5522. /* USER CODE END I2C2_MspInit 0 */
  5523. __HAL_RCC_GPIOB_CLK_ENABLE();
  5524. 80022d0: 4c10 ldr r4, [pc, #64] ; (8002314 <HAL_I2C_MspInit+0x5c>)
  5525. PB11 ------> I2C2_SDA
  5526. */
  5527. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  5528. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5529. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5530. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5531. 80022d2: a902 add r1, sp, #8
  5532. __HAL_RCC_GPIOB_CLK_ENABLE();
  5533. 80022d4: 69a3 ldr r3, [r4, #24]
  5534. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5535. 80022d6: 4810 ldr r0, [pc, #64] ; (8002318 <HAL_I2C_MspInit+0x60>)
  5536. __HAL_RCC_GPIOB_CLK_ENABLE();
  5537. 80022d8: f043 0308 orr.w r3, r3, #8
  5538. 80022dc: 61a3 str r3, [r4, #24]
  5539. 80022de: 69a3 ldr r3, [r4, #24]
  5540. 80022e0: f003 0308 and.w r3, r3, #8
  5541. 80022e4: 9300 str r3, [sp, #0]
  5542. 80022e6: 9b00 ldr r3, [sp, #0]
  5543. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  5544. 80022e8: f44f 6340 mov.w r3, #3072 ; 0xc00
  5545. 80022ec: 9302 str r3, [sp, #8]
  5546. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  5547. 80022ee: 2312 movs r3, #18
  5548. 80022f0: 9303 str r3, [sp, #12]
  5549. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5550. 80022f2: 2303 movs r3, #3
  5551. 80022f4: 9305 str r3, [sp, #20]
  5552. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  5553. 80022f6: f7fe fb51 bl 800099c <HAL_GPIO_Init>
  5554. /* Peripheral clock enable */
  5555. __HAL_RCC_I2C2_CLK_ENABLE();
  5556. 80022fa: 69e3 ldr r3, [r4, #28]
  5557. 80022fc: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  5558. 8002300: 61e3 str r3, [r4, #28]
  5559. 8002302: 69e3 ldr r3, [r4, #28]
  5560. 8002304: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  5561. 8002308: 9301 str r3, [sp, #4]
  5562. 800230a: 9b01 ldr r3, [sp, #4]
  5563. /* USER CODE BEGIN I2C2_MspInit 1 */
  5564. /* USER CODE END I2C2_MspInit 1 */
  5565. }
  5566. }
  5567. 800230c: b006 add sp, #24
  5568. 800230e: bd10 pop {r4, pc}
  5569. 8002310: 40005800 .word 0x40005800
  5570. 8002314: 40021000 .word 0x40021000
  5571. 8002318: 40010c00 .word 0x40010c00
  5572. 0800231c <HAL_TIM_Base_MspInit>:
  5573. * @param htim_base: TIM_Base handle pointer
  5574. * @retval None
  5575. */
  5576. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  5577. {
  5578. if(htim_base->Instance==TIM6)
  5579. 800231c: 6802 ldr r2, [r0, #0]
  5580. 800231e: 4b08 ldr r3, [pc, #32] ; (8002340 <HAL_TIM_Base_MspInit+0x24>)
  5581. {
  5582. 8002320: b082 sub sp, #8
  5583. if(htim_base->Instance==TIM6)
  5584. 8002322: 429a cmp r2, r3
  5585. 8002324: d10a bne.n 800233c <HAL_TIM_Base_MspInit+0x20>
  5586. {
  5587. /* USER CODE BEGIN TIM6_MspInit 0 */
  5588. /* USER CODE END TIM6_MspInit 0 */
  5589. /* Peripheral clock enable */
  5590. __HAL_RCC_TIM6_CLK_ENABLE();
  5591. 8002326: f503 3300 add.w r3, r3, #131072 ; 0x20000
  5592. 800232a: 69da ldr r2, [r3, #28]
  5593. 800232c: f042 0210 orr.w r2, r2, #16
  5594. 8002330: 61da str r2, [r3, #28]
  5595. 8002332: 69db ldr r3, [r3, #28]
  5596. 8002334: f003 0310 and.w r3, r3, #16
  5597. 8002338: 9301 str r3, [sp, #4]
  5598. 800233a: 9b01 ldr r3, [sp, #4]
  5599. /* USER CODE BEGIN TIM6_MspInit 1 */
  5600. /* USER CODE END TIM6_MspInit 1 */
  5601. }
  5602. }
  5603. 800233c: b002 add sp, #8
  5604. 800233e: 4770 bx lr
  5605. 8002340: 40001000 .word 0x40001000
  5606. 08002344 <HAL_UART_MspInit>:
  5607. * @param huart: UART handle pointer
  5608. * @retval None
  5609. */
  5610. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  5611. {
  5612. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5613. 8002344: 2210 movs r2, #16
  5614. {
  5615. 8002346: b570 push {r4, r5, r6, lr}
  5616. 8002348: 4605 mov r5, r0
  5617. 800234a: b088 sub sp, #32
  5618. GPIO_InitTypeDef GPIO_InitStruct = {0};
  5619. 800234c: eb0d 0002 add.w r0, sp, r2
  5620. 8002350: 2100 movs r1, #0
  5621. 8002352: f000 fa2b bl 80027ac <memset>
  5622. if(huart->Instance==USART1)
  5623. 8002356: 682b ldr r3, [r5, #0]
  5624. 8002358: 4a49 ldr r2, [pc, #292] ; (8002480 <HAL_UART_MspInit+0x13c>)
  5625. 800235a: 4293 cmp r3, r2
  5626. 800235c: d151 bne.n 8002402 <HAL_UART_MspInit+0xbe>
  5627. {
  5628. /* USER CODE BEGIN USART1_MspInit 0 */
  5629. /* USER CODE END USART1_MspInit 0 */
  5630. /* Peripheral clock enable */
  5631. __HAL_RCC_USART1_CLK_ENABLE();
  5632. 800235e: 4b49 ldr r3, [pc, #292] ; (8002484 <HAL_UART_MspInit+0x140>)
  5633. PA10 ------> USART1_RX
  5634. */
  5635. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5636. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5637. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5638. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5639. 8002360: a904 add r1, sp, #16
  5640. __HAL_RCC_USART1_CLK_ENABLE();
  5641. 8002362: 699a ldr r2, [r3, #24]
  5642. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5643. 8002364: 4848 ldr r0, [pc, #288] ; (8002488 <HAL_UART_MspInit+0x144>)
  5644. __HAL_RCC_USART1_CLK_ENABLE();
  5645. 8002366: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  5646. 800236a: 619a str r2, [r3, #24]
  5647. 800236c: 699a ldr r2, [r3, #24]
  5648. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5649. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5650. 800236e: 2600 movs r6, #0
  5651. __HAL_RCC_USART1_CLK_ENABLE();
  5652. 8002370: f402 4280 and.w r2, r2, #16384 ; 0x4000
  5653. 8002374: 9200 str r2, [sp, #0]
  5654. 8002376: 9a00 ldr r2, [sp, #0]
  5655. __HAL_RCC_GPIOA_CLK_ENABLE();
  5656. 8002378: 699a ldr r2, [r3, #24]
  5657. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5658. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5659. /* USART1 DMA Init */
  5660. /* USART1_RX Init */
  5661. hdma_usart1_rx.Instance = DMA1_Channel5;
  5662. 800237a: 4c44 ldr r4, [pc, #272] ; (800248c <HAL_UART_MspInit+0x148>)
  5663. __HAL_RCC_GPIOA_CLK_ENABLE();
  5664. 800237c: f042 0204 orr.w r2, r2, #4
  5665. 8002380: 619a str r2, [r3, #24]
  5666. 8002382: 699b ldr r3, [r3, #24]
  5667. 8002384: f003 0304 and.w r3, r3, #4
  5668. 8002388: 9301 str r3, [sp, #4]
  5669. 800238a: 9b01 ldr r3, [sp, #4]
  5670. GPIO_InitStruct.Pin = GPIO_PIN_9;
  5671. 800238c: f44f 7300 mov.w r3, #512 ; 0x200
  5672. 8002390: 9304 str r3, [sp, #16]
  5673. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5674. 8002392: 2302 movs r3, #2
  5675. 8002394: 9305 str r3, [sp, #20]
  5676. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5677. 8002396: 2303 movs r3, #3
  5678. 8002398: 9307 str r3, [sp, #28]
  5679. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5680. 800239a: f7fe faff bl 800099c <HAL_GPIO_Init>
  5681. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5682. 800239e: f44f 6380 mov.w r3, #1024 ; 0x400
  5683. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5684. 80023a2: 4839 ldr r0, [pc, #228] ; (8002488 <HAL_UART_MspInit+0x144>)
  5685. 80023a4: a904 add r1, sp, #16
  5686. GPIO_InitStruct.Pin = GPIO_PIN_10;
  5687. 80023a6: 9304 str r3, [sp, #16]
  5688. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5689. 80023a8: 9605 str r6, [sp, #20]
  5690. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5691. 80023aa: 9606 str r6, [sp, #24]
  5692. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5693. 80023ac: f7fe faf6 bl 800099c <HAL_GPIO_Init>
  5694. hdma_usart1_rx.Instance = DMA1_Channel5;
  5695. 80023b0: 4b37 ldr r3, [pc, #220] ; (8002490 <HAL_UART_MspInit+0x14c>)
  5696. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5697. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5698. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5699. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5700. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5701. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5702. 80023b2: 4620 mov r0, r4
  5703. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5704. 80023b4: e884 0048 stmia.w r4, {r3, r6}
  5705. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5706. 80023b8: 2380 movs r3, #128 ; 0x80
  5707. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5708. 80023ba: 60a6 str r6, [r4, #8]
  5709. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  5710. 80023bc: 60e3 str r3, [r4, #12]
  5711. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5712. 80023be: 6126 str r6, [r4, #16]
  5713. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5714. 80023c0: 6166 str r6, [r4, #20]
  5715. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  5716. 80023c2: 61a6 str r6, [r4, #24]
  5717. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  5718. 80023c4: 61e6 str r6, [r4, #28]
  5719. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  5720. 80023c6: f7fd fffb bl 80003c0 <HAL_DMA_Init>
  5721. 80023ca: b108 cbz r0, 80023d0 <HAL_UART_MspInit+0x8c>
  5722. {
  5723. Error_Handler();
  5724. 80023cc: f7ff ff50 bl 8002270 <Error_Handler>
  5725. }
  5726. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  5727. 80023d0: 636c str r4, [r5, #52] ; 0x34
  5728. 80023d2: 6265 str r5, [r4, #36] ; 0x24
  5729. /* USART1_TX Init */
  5730. hdma_usart1_tx.Instance = DMA1_Channel4;
  5731. 80023d4: 4b2f ldr r3, [pc, #188] ; (8002494 <HAL_UART_MspInit+0x150>)
  5732. 80023d6: 4c30 ldr r4, [pc, #192] ; (8002498 <HAL_UART_MspInit+0x154>)
  5733. }
  5734. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  5735. /* USART2_TX Init */
  5736. hdma_usart2_tx.Instance = DMA1_Channel7;
  5737. 80023d8: 6023 str r3, [r4, #0]
  5738. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5739. 80023da: 2310 movs r3, #16
  5740. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5741. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  5742. 80023dc: 2280 movs r2, #128 ; 0x80
  5743. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  5744. 80023de: 6063 str r3, [r4, #4]
  5745. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5746. 80023e0: 2300 movs r3, #0
  5747. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  5748. 80023e2: 60e2 str r2, [r4, #12]
  5749. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  5750. 80023e4: 60a3 str r3, [r4, #8]
  5751. hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5752. 80023e6: 6123 str r3, [r4, #16]
  5753. hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5754. 80023e8: 6163 str r3, [r4, #20]
  5755. hdma_usart2_tx.Init.Mode = DMA_NORMAL;
  5756. 80023ea: 61a3 str r3, [r4, #24]
  5757. hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW;
  5758. 80023ec: 61e3 str r3, [r4, #28]
  5759. if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK)
  5760. 80023ee: 4620 mov r0, r4
  5761. 80023f0: f7fd ffe6 bl 80003c0 <HAL_DMA_Init>
  5762. 80023f4: b108 cbz r0, 80023fa <HAL_UART_MspInit+0xb6>
  5763. {
  5764. Error_Handler();
  5765. 80023f6: f7ff ff3b bl 8002270 <Error_Handler>
  5766. }
  5767. __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx);
  5768. 80023fa: 632c str r4, [r5, #48] ; 0x30
  5769. 80023fc: 6265 str r5, [r4, #36] ; 0x24
  5770. /* USER CODE BEGIN USART2_MspInit 1 */
  5771. /* USER CODE END USART2_MspInit 1 */
  5772. }
  5773. }
  5774. 80023fe: b008 add sp, #32
  5775. 8002400: bd70 pop {r4, r5, r6, pc}
  5776. else if(huart->Instance==USART2)
  5777. 8002402: 4a26 ldr r2, [pc, #152] ; (800249c <HAL_UART_MspInit+0x158>)
  5778. 8002404: 4293 cmp r3, r2
  5779. 8002406: d1fa bne.n 80023fe <HAL_UART_MspInit+0xba>
  5780. __HAL_RCC_USART2_CLK_ENABLE();
  5781. 8002408: 4b1e ldr r3, [pc, #120] ; (8002484 <HAL_UART_MspInit+0x140>)
  5782. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5783. 800240a: a904 add r1, sp, #16
  5784. __HAL_RCC_USART2_CLK_ENABLE();
  5785. 800240c: 69da ldr r2, [r3, #28]
  5786. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5787. 800240e: 481e ldr r0, [pc, #120] ; (8002488 <HAL_UART_MspInit+0x144>)
  5788. __HAL_RCC_USART2_CLK_ENABLE();
  5789. 8002410: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  5790. 8002414: 61da str r2, [r3, #28]
  5791. 8002416: 69da ldr r2, [r3, #28]
  5792. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5793. 8002418: 2600 movs r6, #0
  5794. __HAL_RCC_USART2_CLK_ENABLE();
  5795. 800241a: f402 3200 and.w r2, r2, #131072 ; 0x20000
  5796. 800241e: 9202 str r2, [sp, #8]
  5797. 8002420: 9a02 ldr r2, [sp, #8]
  5798. __HAL_RCC_GPIOA_CLK_ENABLE();
  5799. 8002422: 699a ldr r2, [r3, #24]
  5800. hdma_usart2_rx.Instance = DMA1_Channel6;
  5801. 8002424: 4c1e ldr r4, [pc, #120] ; (80024a0 <HAL_UART_MspInit+0x15c>)
  5802. __HAL_RCC_GPIOA_CLK_ENABLE();
  5803. 8002426: f042 0204 orr.w r2, r2, #4
  5804. 800242a: 619a str r2, [r3, #24]
  5805. 800242c: 699b ldr r3, [r3, #24]
  5806. 800242e: f003 0304 and.w r3, r3, #4
  5807. 8002432: 9303 str r3, [sp, #12]
  5808. 8002434: 9b03 ldr r3, [sp, #12]
  5809. GPIO_InitStruct.Pin = GPIO_PIN_2;
  5810. 8002436: 2304 movs r3, #4
  5811. 8002438: 9304 str r3, [sp, #16]
  5812. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  5813. 800243a: 2302 movs r3, #2
  5814. 800243c: 9305 str r3, [sp, #20]
  5815. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  5816. 800243e: 2303 movs r3, #3
  5817. 8002440: 9307 str r3, [sp, #28]
  5818. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5819. 8002442: f7fe faab bl 800099c <HAL_GPIO_Init>
  5820. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5821. 8002446: 2308 movs r3, #8
  5822. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5823. 8002448: 480f ldr r0, [pc, #60] ; (8002488 <HAL_UART_MspInit+0x144>)
  5824. 800244a: a904 add r1, sp, #16
  5825. GPIO_InitStruct.Pin = GPIO_PIN_3;
  5826. 800244c: 9304 str r3, [sp, #16]
  5827. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  5828. 800244e: 9605 str r6, [sp, #20]
  5829. GPIO_InitStruct.Pull = GPIO_NOPULL;
  5830. 8002450: 9606 str r6, [sp, #24]
  5831. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  5832. 8002452: f7fe faa3 bl 800099c <HAL_GPIO_Init>
  5833. hdma_usart2_rx.Instance = DMA1_Channel6;
  5834. 8002456: 4b13 ldr r3, [pc, #76] ; (80024a4 <HAL_UART_MspInit+0x160>)
  5835. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5836. 8002458: 4620 mov r0, r4
  5837. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  5838. 800245a: e884 0048 stmia.w r4, {r3, r6}
  5839. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5840. 800245e: 2380 movs r3, #128 ; 0x80
  5841. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  5842. 8002460: 60a6 str r6, [r4, #8]
  5843. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  5844. 8002462: 60e3 str r3, [r4, #12]
  5845. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  5846. 8002464: 6126 str r6, [r4, #16]
  5847. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  5848. 8002466: 6166 str r6, [r4, #20]
  5849. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  5850. 8002468: 61a6 str r6, [r4, #24]
  5851. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  5852. 800246a: 61e6 str r6, [r4, #28]
  5853. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  5854. 800246c: f7fd ffa8 bl 80003c0 <HAL_DMA_Init>
  5855. 8002470: b108 cbz r0, 8002476 <HAL_UART_MspInit+0x132>
  5856. Error_Handler();
  5857. 8002472: f7ff fefd bl 8002270 <Error_Handler>
  5858. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  5859. 8002476: 636c str r4, [r5, #52] ; 0x34
  5860. 8002478: 6265 str r5, [r4, #36] ; 0x24
  5861. hdma_usart2_tx.Instance = DMA1_Channel7;
  5862. 800247a: 4b0b ldr r3, [pc, #44] ; (80024a8 <HAL_UART_MspInit+0x164>)
  5863. 800247c: 4c0b ldr r4, [pc, #44] ; (80024ac <HAL_UART_MspInit+0x168>)
  5864. 800247e: e7ab b.n 80023d8 <HAL_UART_MspInit+0x94>
  5865. 8002480: 40013800 .word 0x40013800
  5866. 8002484: 40021000 .word 0x40021000
  5867. 8002488: 40010800 .word 0x40010800
  5868. 800248c: 20000400 .word 0x20000400
  5869. 8002490: 40020058 .word 0x40020058
  5870. 8002494: 40020044 .word 0x40020044
  5871. 8002498: 200003bc .word 0x200003bc
  5872. 800249c: 40004400 .word 0x40004400
  5873. 80024a0: 20000324 .word 0x20000324
  5874. 80024a4: 4002006c .word 0x4002006c
  5875. 80024a8: 40020080 .word 0x40020080
  5876. 80024ac: 20000444 .word 0x20000444
  5877. 080024b0 <NMI_Handler>:
  5878. 80024b0: 4770 bx lr
  5879. 080024b2 <HardFault_Handler>:
  5880. /**
  5881. * @brief This function handles Hard fault interrupt.
  5882. */
  5883. void HardFault_Handler(void)
  5884. {
  5885. 80024b2: e7fe b.n 80024b2 <HardFault_Handler>
  5886. 080024b4 <MemManage_Handler>:
  5887. /**
  5888. * @brief This function handles Memory management fault.
  5889. */
  5890. void MemManage_Handler(void)
  5891. {
  5892. 80024b4: e7fe b.n 80024b4 <MemManage_Handler>
  5893. 080024b6 <BusFault_Handler>:
  5894. /**
  5895. * @brief This function handles Prefetch fault, memory access fault.
  5896. */
  5897. void BusFault_Handler(void)
  5898. {
  5899. 80024b6: e7fe b.n 80024b6 <BusFault_Handler>
  5900. 080024b8 <UsageFault_Handler>:
  5901. /**
  5902. * @brief This function handles Undefined instruction or illegal state.
  5903. */
  5904. void UsageFault_Handler(void)
  5905. {
  5906. 80024b8: e7fe b.n 80024b8 <UsageFault_Handler>
  5907. 080024ba <SVC_Handler>:
  5908. 80024ba: 4770 bx lr
  5909. 080024bc <DebugMon_Handler>:
  5910. 80024bc: 4770 bx lr
  5911. 080024be <PendSV_Handler>:
  5912. /**
  5913. * @brief This function handles Pendable request for system service.
  5914. */
  5915. void PendSV_Handler(void)
  5916. {
  5917. 80024be: 4770 bx lr
  5918. 080024c0 <SysTick_Handler>:
  5919. void SysTick_Handler(void)
  5920. {
  5921. /* USER CODE BEGIN SysTick_IRQn 0 */
  5922. /* USER CODE END SysTick_IRQn 0 */
  5923. HAL_IncTick();
  5924. 80024c0: f7fd bef2 b.w 80002a8 <HAL_IncTick>
  5925. 080024c4 <DMA1_Channel4_IRQHandler>:
  5926. void DMA1_Channel4_IRQHandler(void)
  5927. {
  5928. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  5929. /* USER CODE END DMA1_Channel4_IRQn 0 */
  5930. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  5931. 80024c4: 4801 ldr r0, [pc, #4] ; (80024cc <DMA1_Channel4_IRQHandler+0x8>)
  5932. 80024c6: f7fe b867 b.w 8000598 <HAL_DMA_IRQHandler>
  5933. 80024ca: bf00 nop
  5934. 80024cc: 200003bc .word 0x200003bc
  5935. 080024d0 <DMA1_Channel5_IRQHandler>:
  5936. void DMA1_Channel5_IRQHandler(void)
  5937. {
  5938. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  5939. /* USER CODE END DMA1_Channel5_IRQn 0 */
  5940. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  5941. 80024d0: 4801 ldr r0, [pc, #4] ; (80024d8 <DMA1_Channel5_IRQHandler+0x8>)
  5942. 80024d2: f7fe b861 b.w 8000598 <HAL_DMA_IRQHandler>
  5943. 80024d6: bf00 nop
  5944. 80024d8: 20000400 .word 0x20000400
  5945. 080024dc <DMA1_Channel6_IRQHandler>:
  5946. void DMA1_Channel6_IRQHandler(void)
  5947. {
  5948. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  5949. /* USER CODE END DMA1_Channel6_IRQn 0 */
  5950. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  5951. 80024dc: 4801 ldr r0, [pc, #4] ; (80024e4 <DMA1_Channel6_IRQHandler+0x8>)
  5952. 80024de: f7fe b85b b.w 8000598 <HAL_DMA_IRQHandler>
  5953. 80024e2: bf00 nop
  5954. 80024e4: 20000324 .word 0x20000324
  5955. 080024e8 <DMA1_Channel7_IRQHandler>:
  5956. void DMA1_Channel7_IRQHandler(void)
  5957. {
  5958. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  5959. /* USER CODE END DMA1_Channel7_IRQn 0 */
  5960. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  5961. 80024e8: 4801 ldr r0, [pc, #4] ; (80024f0 <DMA1_Channel7_IRQHandler+0x8>)
  5962. 80024ea: f7fe b855 b.w 8000598 <HAL_DMA_IRQHandler>
  5963. 80024ee: bf00 nop
  5964. 80024f0: 20000444 .word 0x20000444
  5965. 080024f4 <USART1_IRQHandler>:
  5966. void USART1_IRQHandler(void)
  5967. {
  5968. /* USER CODE BEGIN USART1_IRQn 0 */
  5969. /* USER CODE END USART1_IRQn 0 */
  5970. HAL_UART_IRQHandler(&huart1);
  5971. 80024f4: 4801 ldr r0, [pc, #4] ; (80024fc <USART1_IRQHandler+0x8>)
  5972. 80024f6: f7ff b9cd b.w 8001894 <HAL_UART_IRQHandler>
  5973. 80024fa: bf00 nop
  5974. 80024fc: 20000488 .word 0x20000488
  5975. 08002500 <USART2_IRQHandler>:
  5976. void USART2_IRQHandler(void)
  5977. {
  5978. /* USER CODE BEGIN USART2_IRQn 0 */
  5979. /* USER CODE END USART2_IRQn 0 */
  5980. HAL_UART_IRQHandler(&huart2);
  5981. 8002500: 4801 ldr r0, [pc, #4] ; (8002508 <USART2_IRQHandler+0x8>)
  5982. 8002502: f7ff b9c7 b.w 8001894 <HAL_UART_IRQHandler>
  5983. 8002506: bf00 nop
  5984. 8002508: 20000508 .word 0x20000508
  5985. 0800250c <TIM6_IRQHandler>:
  5986. void TIM6_IRQHandler(void)
  5987. {
  5988. /* USER CODE BEGIN TIM6_IRQn 0 */
  5989. /* USER CODE END TIM6_IRQn 0 */
  5990. HAL_TIM_IRQHandler(&htim6);
  5991. 800250c: 4801 ldr r0, [pc, #4] ; (8002514 <TIM6_IRQHandler+0x8>)
  5992. 800250e: f7fe be64 b.w 80011da <HAL_TIM_IRQHandler>
  5993. 8002512: bf00 nop
  5994. 8002514: 200004c8 .word 0x200004c8
  5995. 08002518 <_read>:
  5996. _kill(status, -1);
  5997. while (1) {} /* Make sure we hang here */
  5998. }
  5999. __attribute__((weak)) int _read(int file, char *ptr, int len)
  6000. {
  6001. 8002518: b570 push {r4, r5, r6, lr}
  6002. 800251a: 460e mov r6, r1
  6003. 800251c: 4615 mov r5, r2
  6004. int DataIdx;
  6005. for (DataIdx = 0; DataIdx < len; DataIdx++)
  6006. 800251e: 460c mov r4, r1
  6007. 8002520: 1ba3 subs r3, r4, r6
  6008. 8002522: 429d cmp r5, r3
  6009. 8002524: dc01 bgt.n 800252a <_read+0x12>
  6010. {
  6011. *ptr++ = __io_getchar();
  6012. }
  6013. return len;
  6014. }
  6015. 8002526: 4628 mov r0, r5
  6016. 8002528: bd70 pop {r4, r5, r6, pc}
  6017. *ptr++ = __io_getchar();
  6018. 800252a: f3af 8000 nop.w
  6019. 800252e: f804 0b01 strb.w r0, [r4], #1
  6020. 8002532: e7f5 b.n 8002520 <_read+0x8>
  6021. 08002534 <_sbrk>:
  6022. }
  6023. return len;
  6024. }
  6025. caddr_t _sbrk(int incr)
  6026. {
  6027. 8002534: b508 push {r3, lr}
  6028. extern char end asm("end");
  6029. static char *heap_end;
  6030. char *prev_heap_end;
  6031. if (heap_end == 0)
  6032. 8002536: 4b0a ldr r3, [pc, #40] ; (8002560 <_sbrk+0x2c>)
  6033. {
  6034. 8002538: 4602 mov r2, r0
  6035. if (heap_end == 0)
  6036. 800253a: 6819 ldr r1, [r3, #0]
  6037. 800253c: b909 cbnz r1, 8002542 <_sbrk+0xe>
  6038. heap_end = &end;
  6039. 800253e: 4909 ldr r1, [pc, #36] ; (8002564 <_sbrk+0x30>)
  6040. 8002540: 6019 str r1, [r3, #0]
  6041. prev_heap_end = heap_end;
  6042. if (heap_end + incr > stack_ptr)
  6043. 8002542: 4669 mov r1, sp
  6044. prev_heap_end = heap_end;
  6045. 8002544: 6818 ldr r0, [r3, #0]
  6046. if (heap_end + incr > stack_ptr)
  6047. 8002546: 4402 add r2, r0
  6048. 8002548: 428a cmp r2, r1
  6049. 800254a: d906 bls.n 800255a <_sbrk+0x26>
  6050. {
  6051. // write(1, "Heap and stack collision\n", 25);
  6052. // abort();
  6053. errno = ENOMEM;
  6054. 800254c: f000 f904 bl 8002758 <__errno>
  6055. 8002550: 230c movs r3, #12
  6056. 8002552: 6003 str r3, [r0, #0]
  6057. return (caddr_t) -1;
  6058. 8002554: f04f 30ff mov.w r0, #4294967295
  6059. 8002558: bd08 pop {r3, pc}
  6060. }
  6061. heap_end += incr;
  6062. 800255a: 601a str r2, [r3, #0]
  6063. return (caddr_t) prev_heap_end;
  6064. }
  6065. 800255c: bd08 pop {r3, pc}
  6066. 800255e: bf00 nop
  6067. 8002560: 200002e0 .word 0x200002e0
  6068. 8002564: 20001248 .word 0x20001248
  6069. 08002568 <_close>:
  6070. int _close(int file)
  6071. {
  6072. return -1;
  6073. }
  6074. 8002568: f04f 30ff mov.w r0, #4294967295
  6075. 800256c: 4770 bx lr
  6076. 0800256e <_fstat>:
  6077. int _fstat(int file, struct stat *st)
  6078. {
  6079. st->st_mode = S_IFCHR;
  6080. 800256e: f44f 5300 mov.w r3, #8192 ; 0x2000
  6081. return 0;
  6082. }
  6083. 8002572: 2000 movs r0, #0
  6084. st->st_mode = S_IFCHR;
  6085. 8002574: 604b str r3, [r1, #4]
  6086. }
  6087. 8002576: 4770 bx lr
  6088. 08002578 <_isatty>:
  6089. int _isatty(int file)
  6090. {
  6091. return 1;
  6092. }
  6093. 8002578: 2001 movs r0, #1
  6094. 800257a: 4770 bx lr
  6095. 0800257c <_lseek>:
  6096. int _lseek(int file, int ptr, int dir)
  6097. {
  6098. return 0;
  6099. }
  6100. 800257c: 2000 movs r0, #0
  6101. 800257e: 4770 bx lr
  6102. 08002580 <SystemInit>:
  6103. */
  6104. void SystemInit (void)
  6105. {
  6106. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  6107. /* Set HSION bit */
  6108. RCC->CR |= 0x00000001U;
  6109. 8002580: 4b0f ldr r3, [pc, #60] ; (80025c0 <SystemInit+0x40>)
  6110. 8002582: 681a ldr r2, [r3, #0]
  6111. 8002584: f042 0201 orr.w r2, r2, #1
  6112. 8002588: 601a str r2, [r3, #0]
  6113. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  6114. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  6115. RCC->CFGR &= 0xF8FF0000U;
  6116. 800258a: 6859 ldr r1, [r3, #4]
  6117. 800258c: 4a0d ldr r2, [pc, #52] ; (80025c4 <SystemInit+0x44>)
  6118. 800258e: 400a ands r2, r1
  6119. 8002590: 605a str r2, [r3, #4]
  6120. #else
  6121. RCC->CFGR &= 0xF0FF0000U;
  6122. #endif /* STM32F105xC */
  6123. /* Reset HSEON, CSSON and PLLON bits */
  6124. RCC->CR &= 0xFEF6FFFFU;
  6125. 8002592: 681a ldr r2, [r3, #0]
  6126. 8002594: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  6127. 8002598: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  6128. 800259c: 601a str r2, [r3, #0]
  6129. /* Reset HSEBYP bit */
  6130. RCC->CR &= 0xFFFBFFFFU;
  6131. 800259e: 681a ldr r2, [r3, #0]
  6132. 80025a0: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  6133. 80025a4: 601a str r2, [r3, #0]
  6134. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  6135. RCC->CFGR &= 0xFF80FFFFU;
  6136. 80025a6: 685a ldr r2, [r3, #4]
  6137. 80025a8: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  6138. 80025ac: 605a str r2, [r3, #4]
  6139. /* Reset CFGR2 register */
  6140. RCC->CFGR2 = 0x00000000U;
  6141. #else
  6142. /* Disable all interrupts and clear pending bits */
  6143. RCC->CIR = 0x009F0000U;
  6144. 80025ae: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  6145. 80025b2: 609a str r2, [r3, #8]
  6146. #endif
  6147. #ifdef VECT_TAB_SRAM
  6148. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  6149. #else
  6150. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  6151. 80025b4: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  6152. 80025b8: 4b03 ldr r3, [pc, #12] ; (80025c8 <SystemInit+0x48>)
  6153. 80025ba: 609a str r2, [r3, #8]
  6154. 80025bc: 4770 bx lr
  6155. 80025be: bf00 nop
  6156. 80025c0: 40021000 .word 0x40021000
  6157. 80025c4: f8ff0000 .word 0xf8ff0000
  6158. 80025c8: e000ed00 .word 0xe000ed00
  6159. 080025cc <InitUartQueue>:
  6160. UARTQUEUE TerminalQueue;
  6161. UARTQUEUE WifiQueue;
  6162. void InitUartQueue(pUARTQUEUE pQueue)
  6163. {
  6164. pQueue->data = pQueue->head = pQueue->tail = 0;
  6165. 80025cc: 2300 movs r3, #0
  6166. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  6167. 80025ce: 2201 movs r2, #1
  6168. pQueue->data = pQueue->head = pQueue->tail = 0;
  6169. 80025d0: 6043 str r3, [r0, #4]
  6170. 80025d2: 6003 str r3, [r0, #0]
  6171. 80025d4: 6083 str r3, [r0, #8]
  6172. if (HAL_UART_Receive_DMA(&hTerminal, TerminalQueue.Buffer, 1) != HAL_OK)
  6173. 80025d6: 4902 ldr r1, [pc, #8] ; (80025e0 <InitUartQueue+0x14>)
  6174. 80025d8: 4802 ldr r0, [pc, #8] ; (80025e4 <InitUartQueue+0x18>)
  6175. 80025da: f7ff b889 b.w 80016f0 <HAL_UART_Receive_DMA>
  6176. 80025de: bf00 nop
  6177. 80025e0: 20000554 .word 0x20000554
  6178. 80025e4: 20000488 .word 0x20000488
  6179. 080025e8 <GetDataFromUartQueue>:
  6180. pUARTQUEUE pQueue = &TerminalQueue;
  6181. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  6182. // {
  6183. // _Error_Handler(__FILE__, __LINE__);
  6184. // }
  6185. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  6186. 80025e8: 4a29 ldr r2, [pc, #164] ; (8002690 <GetDataFromUartQueue+0xa8>)
  6187. {
  6188. 80025ea: b570 push {r4, r5, r6, lr}
  6189. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  6190. 80025ec: 6810 ldr r0, [r2, #0]
  6191. 80025ee: 4c29 ldr r4, [pc, #164] ; (8002694 <GetDataFromUartQueue+0xac>)
  6192. 80025f0: 1c43 adds r3, r0, #1
  6193. 80025f2: 6013 str r3, [r2, #0]
  6194. 80025f4: 4b28 ldr r3, [pc, #160] ; (8002698 <GetDataFromUartQueue+0xb0>)
  6195. 80025f6: 6859 ldr r1, [r3, #4]
  6196. 80025f8: f103 050c add.w r5, r3, #12
  6197. 80025fc: 5d4d ldrb r5, [r1, r5]
  6198. pQueue->tail++;
  6199. 80025fe: 3101 adds r1, #1
  6200. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  6201. 8002600: 5425 strb r5, [r4, r0]
  6202. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  6203. 8002602: f240 404b movw r0, #1099 ; 0x44b
  6204. 8002606: 4281 cmp r1, r0
  6205. 8002608: bfc8 it gt
  6206. 800260a: 2100 movgt r1, #0
  6207. pQueue->data--;
  6208. 800260c: 689d ldr r5, [r3, #8]
  6209. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  6210. 800260e: 6059 str r1, [r3, #4]
  6211. pQueue->data--;
  6212. 8002610: 3d01 subs r5, #1
  6213. 8002612: 609d str r5, [r3, #8]
  6214. if(pQueue->data == 0){
  6215. 8002614: b97d cbnz r5, 8002636 <GetDataFromUartQueue+0x4e>
  6216. for(int i = 0; i < 128; i++){
  6217. printf("%02x",update_data_buf[i]);
  6218. }
  6219. #endif // PYJ.2019.07.15_END --
  6220. cnt = 0;
  6221. if(update_data_buf[0] == 0xbe){
  6222. 8002616: 7823 ldrb r3, [r4, #0]
  6223. cnt = 0;
  6224. 8002618: 6015 str r5, [r2, #0]
  6225. if(update_data_buf[0] == 0xbe){
  6226. 800261a: 2bbe cmp r3, #190 ; 0xbe
  6227. 800261c: d10c bne.n 8002638 <GetDataFromUartQueue+0x50>
  6228. FirmwareUpdateStart(&update_data_buf[0]);
  6229. 800261e: 481d ldr r0, [pc, #116] ; (8002694 <GetDataFromUartQueue+0xac>)
  6230. 8002620: f7ff f9f0 bl 8001a04 <FirmwareUpdateStart>
  6231. else{
  6232. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  6233. }
  6234. }
  6235. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  6236. update_data_buf[i] = 0;
  6237. 8002624: 2300 movs r3, #0
  6238. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  6239. 8002626: f240 424c movw r2, #1100 ; 0x44c
  6240. update_data_buf[i] = 0;
  6241. 800262a: 5563 strb r3, [r4, r5]
  6242. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  6243. 800262c: 3501 adds r5, #1
  6244. 800262e: 4295 cmp r5, r2
  6245. 8002630: d1fb bne.n 800262a <GetDataFromUartQueue+0x42>
  6246. FirmwareTimerCnt = 0;
  6247. 8002632: 4a1a ldr r2, [pc, #104] ; (800269c <GetDataFromUartQueue+0xb4>)
  6248. 8002634: 6013 str r3, [r2, #0]
  6249. 8002636: bd70 pop {r4, r5, r6, pc}
  6250. else if(update_data_buf[0] == MBIC_PREAMBLE0
  6251. 8002638: 2b16 cmp r3, #22
  6252. 800263a: d1f3 bne.n 8002624 <GetDataFromUartQueue+0x3c>
  6253. &&update_data_buf[1] == MBIC_PREAMBLE1
  6254. 800263c: 7863 ldrb r3, [r4, #1]
  6255. 800263e: 2b16 cmp r3, #22
  6256. 8002640: d1f0 bne.n 8002624 <GetDataFromUartQueue+0x3c>
  6257. &&update_data_buf[2] == MBIC_PREAMBLE2
  6258. 8002642: 78a3 ldrb r3, [r4, #2]
  6259. 8002644: 2b16 cmp r3, #22
  6260. 8002646: d1ed bne.n 8002624 <GetDataFromUartQueue+0x3c>
  6261. &&update_data_buf[3] == MBIC_PREAMBLE3){
  6262. 8002648: 78e3 ldrb r3, [r4, #3]
  6263. 800264a: 2b16 cmp r3, #22
  6264. 800264c: d1ea bne.n 8002624 <GetDataFromUartQueue+0x3c>
  6265. if(Chksum_Check(update_data_buf,MBIC_HEADER_SIZE - 4,update_data_buf[MBIC_CHECKSHUM_INDEX])){
  6266. 800264e: 7d62 ldrb r2, [r4, #21]
  6267. 8002650: 2112 movs r1, #18
  6268. 8002652: 4810 ldr r0, [pc, #64] ; (8002694 <GetDataFromUartQueue+0xac>)
  6269. 8002654: f7ff fa28 bl 8001aa8 <Chksum_Check>
  6270. 8002658: b1b0 cbz r0, 8002688 <GetDataFromUartQueue+0xa0>
  6271. Length = ((update_data_buf[MBIC_LENGTH_0] << 8) | update_data_buf[MBIC_LENGTH_1]);
  6272. 800265a: 7ce3 ldrb r3, [r4, #19]
  6273. 800265c: 7d21 ldrb r1, [r4, #20]
  6274. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  6275. 800265e: 4810 ldr r0, [pc, #64] ; (80026a0 <GetDataFromUartQueue+0xb8>)
  6276. CrcChk = ((update_data_buf[MBIC_PAYLOADSTART + Length + 1] << 8) | (update_data_buf[MBIC_PAYLOADSTART + Length + 2]));
  6277. 8002660: ea41 2103 orr.w r1, r1, r3, lsl #8
  6278. 8002664: 1863 adds r3, r4, r1
  6279. 8002666: 7dda ldrb r2, [r3, #23]
  6280. 8002668: 7e1e ldrb r6, [r3, #24]
  6281. 800266a: ea46 2602 orr.w r6, r6, r2, lsl #8
  6282. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  6283. 800266e: 4632 mov r2, r6
  6284. 8002670: f7ff fa58 bl 8001b24 <CRC16_Check>
  6285. 8002674: b118 cbz r0, 800267e <GetDataFromUartQueue+0x96>
  6286. MBIC_Bootloader_FirmwareUpdate(&update_data_buf[0]);
  6287. 8002676: 4807 ldr r0, [pc, #28] ; (8002694 <GetDataFromUartQueue+0xac>)
  6288. 8002678: f7ff fb1a bl 8001cb0 <MBIC_Bootloader_FirmwareUpdate>
  6289. 800267c: e7d2 b.n 8002624 <GetDataFromUartQueue+0x3c>
  6290. printf("CRC ERR %x \r\n",CrcChk);
  6291. 800267e: 4631 mov r1, r6
  6292. 8002680: 4808 ldr r0, [pc, #32] ; (80026a4 <GetDataFromUartQueue+0xbc>)
  6293. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  6294. 8002682: f000 f89b bl 80027bc <iprintf>
  6295. 8002686: e7cd b.n 8002624 <GetDataFromUartQueue+0x3c>
  6296. 8002688: 7d61 ldrb r1, [r4, #21]
  6297. 800268a: 4807 ldr r0, [pc, #28] ; (80026a8 <GetDataFromUartQueue+0xc0>)
  6298. 800268c: e7f9 b.n 8002682 <GetDataFromUartQueue+0x9a>
  6299. 800268e: bf00 nop
  6300. 8002690: 200002e4 .word 0x200002e4
  6301. 8002694: 200009a0 .word 0x200009a0
  6302. 8002698: 20000548 .word 0x20000548
  6303. 800269c: 200002d4 .word 0x200002d4
  6304. 80026a0: 200009b6 .word 0x200009b6
  6305. 80026a4: 080038a3 .word 0x080038a3
  6306. 80026a8: 080038b1 .word 0x080038b1
  6307. 080026ac <HAL_UART_RxCpltCallback>:
  6308. UartTimerCnt = 0;
  6309. 80026ac: 2200 movs r2, #0
  6310. 80026ae: 4b0e ldr r3, [pc, #56] ; (80026e8 <HAL_UART_RxCpltCallback+0x3c>)
  6311. {
  6312. 80026b0: b510 push {r4, lr}
  6313. UartTimerCnt = 0;
  6314. 80026b2: 601a str r2, [r3, #0]
  6315. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  6316. 80026b4: f240 424b movw r2, #1099 ; 0x44b
  6317. pQueue->head++;
  6318. 80026b8: 4c0c ldr r4, [pc, #48] ; (80026ec <HAL_UART_RxCpltCallback+0x40>)
  6319. 80026ba: 6823 ldr r3, [r4, #0]
  6320. 80026bc: 3301 adds r3, #1
  6321. 80026be: 4293 cmp r3, r2
  6322. 80026c0: bfc8 it gt
  6323. 80026c2: 2300 movgt r3, #0
  6324. 80026c4: 6023 str r3, [r4, #0]
  6325. pQueue->data++;
  6326. 80026c6: 68a3 ldr r3, [r4, #8]
  6327. 80026c8: 3301 adds r3, #1
  6328. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  6329. 80026ca: 4293 cmp r3, r2
  6330. pQueue->data++;
  6331. 80026cc: 60a3 str r3, [r4, #8]
  6332. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  6333. 80026ce: dd01 ble.n 80026d4 <HAL_UART_RxCpltCallback+0x28>
  6334. GetDataFromUartQueue(huart);
  6335. 80026d0: f7ff ff8a bl 80025e8 <GetDataFromUartQueue>
  6336. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  6337. 80026d4: 6823 ldr r3, [r4, #0]
  6338. 80026d6: 4906 ldr r1, [pc, #24] ; (80026f0 <HAL_UART_RxCpltCallback+0x44>)
  6339. 80026d8: 2201 movs r2, #1
  6340. }
  6341. 80026da: e8bd 4010 ldmia.w sp!, {r4, lr}
  6342. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  6343. 80026de: 4419 add r1, r3
  6344. 80026e0: 4804 ldr r0, [pc, #16] ; (80026f4 <HAL_UART_RxCpltCallback+0x48>)
  6345. 80026e2: f7ff b805 b.w 80016f0 <HAL_UART_Receive_DMA>
  6346. 80026e6: bf00 nop
  6347. 80026e8: 200002dc .word 0x200002dc
  6348. 80026ec: 20000548 .word 0x20000548
  6349. 80026f0: 20000554 .word 0x20000554
  6350. 80026f4: 20000488 .word 0x20000488
  6351. 080026f8 <Uart1_Data_Send>:
  6352. }
  6353. void Uart1_Data_Send(uint8_t* data,uint16_t size){
  6354. // printf("size : %d \r\n",size);
  6355. HAL_UART_Transmit(&huart1, data, size, 0xFFFF);
  6356. 80026f8: 460a mov r2, r1
  6357. 80026fa: f64f 73ff movw r3, #65535 ; 0xffff
  6358. 80026fe: 4601 mov r1, r0
  6359. 8002700: 4801 ldr r0, [pc, #4] ; (8002708 <Uart1_Data_Send+0x10>)
  6360. 8002702: f7fe bf99 b.w 8001638 <HAL_UART_Transmit>
  6361. 8002706: bf00 nop
  6362. 8002708: 20000488 .word 0x20000488
  6363. 0800270c <Reset_Handler>:
  6364. .weak Reset_Handler
  6365. .type Reset_Handler, %function
  6366. Reset_Handler:
  6367. /* Copy the data segment initializers from flash to SRAM */
  6368. movs r1, #0
  6369. 800270c: 2100 movs r1, #0
  6370. b LoopCopyDataInit
  6371. 800270e: e003 b.n 8002718 <LoopCopyDataInit>
  6372. 08002710 <CopyDataInit>:
  6373. CopyDataInit:
  6374. ldr r3, =_sidata
  6375. 8002710: 4b0b ldr r3, [pc, #44] ; (8002740 <LoopFillZerobss+0x14>)
  6376. ldr r3, [r3, r1]
  6377. 8002712: 585b ldr r3, [r3, r1]
  6378. str r3, [r0, r1]
  6379. 8002714: 5043 str r3, [r0, r1]
  6380. adds r1, r1, #4
  6381. 8002716: 3104 adds r1, #4
  6382. 08002718 <LoopCopyDataInit>:
  6383. LoopCopyDataInit:
  6384. ldr r0, =_sdata
  6385. 8002718: 480a ldr r0, [pc, #40] ; (8002744 <LoopFillZerobss+0x18>)
  6386. ldr r3, =_edata
  6387. 800271a: 4b0b ldr r3, [pc, #44] ; (8002748 <LoopFillZerobss+0x1c>)
  6388. adds r2, r0, r1
  6389. 800271c: 1842 adds r2, r0, r1
  6390. cmp r2, r3
  6391. 800271e: 429a cmp r2, r3
  6392. bcc CopyDataInit
  6393. 8002720: d3f6 bcc.n 8002710 <CopyDataInit>
  6394. ldr r2, =_sbss
  6395. 8002722: 4a0a ldr r2, [pc, #40] ; (800274c <LoopFillZerobss+0x20>)
  6396. b LoopFillZerobss
  6397. 8002724: e002 b.n 800272c <LoopFillZerobss>
  6398. 08002726 <FillZerobss>:
  6399. /* Zero fill the bss segment. */
  6400. FillZerobss:
  6401. movs r3, #0
  6402. 8002726: 2300 movs r3, #0
  6403. str r3, [r2], #4
  6404. 8002728: f842 3b04 str.w r3, [r2], #4
  6405. 0800272c <LoopFillZerobss>:
  6406. LoopFillZerobss:
  6407. ldr r3, = _ebss
  6408. 800272c: 4b08 ldr r3, [pc, #32] ; (8002750 <LoopFillZerobss+0x24>)
  6409. cmp r2, r3
  6410. 800272e: 429a cmp r2, r3
  6411. bcc FillZerobss
  6412. 8002730: d3f9 bcc.n 8002726 <FillZerobss>
  6413. /* Call the clock system intitialization function.*/
  6414. bl SystemInit
  6415. 8002732: f7ff ff25 bl 8002580 <SystemInit>
  6416. /* Call static constructors */
  6417. bl __libc_init_array
  6418. 8002736: f000 f815 bl 8002764 <__libc_init_array>
  6419. /* Call the application's entry point.*/
  6420. bl main
  6421. 800273a: f7ff fc87 bl 800204c <main>
  6422. bx lr
  6423. 800273e: 4770 bx lr
  6424. ldr r3, =_sidata
  6425. 8002740: 08003968 .word 0x08003968
  6426. ldr r0, =_sdata
  6427. 8002744: 20000000 .word 0x20000000
  6428. ldr r3, =_edata
  6429. 8002748: 20000280 .word 0x20000280
  6430. ldr r2, =_sbss
  6431. 800274c: 20000280 .word 0x20000280
  6432. ldr r3, = _ebss
  6433. 8002750: 20001248 .word 0x20001248
  6434. 08002754 <ADC1_2_IRQHandler>:
  6435. * @retval : None
  6436. */
  6437. .section .text.Default_Handler,"ax",%progbits
  6438. Default_Handler:
  6439. Infinite_Loop:
  6440. b Infinite_Loop
  6441. 8002754: e7fe b.n 8002754 <ADC1_2_IRQHandler>
  6442. ...
  6443. 08002758 <__errno>:
  6444. 8002758: 4b01 ldr r3, [pc, #4] ; (8002760 <__errno+0x8>)
  6445. 800275a: 6818 ldr r0, [r3, #0]
  6446. 800275c: 4770 bx lr
  6447. 800275e: bf00 nop
  6448. 8002760: 2000021c .word 0x2000021c
  6449. 08002764 <__libc_init_array>:
  6450. 8002764: b570 push {r4, r5, r6, lr}
  6451. 8002766: 2500 movs r5, #0
  6452. 8002768: 4e0c ldr r6, [pc, #48] ; (800279c <__libc_init_array+0x38>)
  6453. 800276a: 4c0d ldr r4, [pc, #52] ; (80027a0 <__libc_init_array+0x3c>)
  6454. 800276c: 1ba4 subs r4, r4, r6
  6455. 800276e: 10a4 asrs r4, r4, #2
  6456. 8002770: 42a5 cmp r5, r4
  6457. 8002772: d109 bne.n 8002788 <__libc_init_array+0x24>
  6458. 8002774: f001 f848 bl 8003808 <_init>
  6459. 8002778: 2500 movs r5, #0
  6460. 800277a: 4e0a ldr r6, [pc, #40] ; (80027a4 <__libc_init_array+0x40>)
  6461. 800277c: 4c0a ldr r4, [pc, #40] ; (80027a8 <__libc_init_array+0x44>)
  6462. 800277e: 1ba4 subs r4, r4, r6
  6463. 8002780: 10a4 asrs r4, r4, #2
  6464. 8002782: 42a5 cmp r5, r4
  6465. 8002784: d105 bne.n 8002792 <__libc_init_array+0x2e>
  6466. 8002786: bd70 pop {r4, r5, r6, pc}
  6467. 8002788: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6468. 800278c: 4798 blx r3
  6469. 800278e: 3501 adds r5, #1
  6470. 8002790: e7ee b.n 8002770 <__libc_init_array+0xc>
  6471. 8002792: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  6472. 8002796: 4798 blx r3
  6473. 8002798: 3501 adds r5, #1
  6474. 800279a: e7f2 b.n 8002782 <__libc_init_array+0x1e>
  6475. 800279c: 08003960 .word 0x08003960
  6476. 80027a0: 08003960 .word 0x08003960
  6477. 80027a4: 08003960 .word 0x08003960
  6478. 80027a8: 08003964 .word 0x08003964
  6479. 080027ac <memset>:
  6480. 80027ac: 4603 mov r3, r0
  6481. 80027ae: 4402 add r2, r0
  6482. 80027b0: 4293 cmp r3, r2
  6483. 80027b2: d100 bne.n 80027b6 <memset+0xa>
  6484. 80027b4: 4770 bx lr
  6485. 80027b6: f803 1b01 strb.w r1, [r3], #1
  6486. 80027ba: e7f9 b.n 80027b0 <memset+0x4>
  6487. 080027bc <iprintf>:
  6488. 80027bc: b40f push {r0, r1, r2, r3}
  6489. 80027be: 4b0a ldr r3, [pc, #40] ; (80027e8 <iprintf+0x2c>)
  6490. 80027c0: b513 push {r0, r1, r4, lr}
  6491. 80027c2: 681c ldr r4, [r3, #0]
  6492. 80027c4: b124 cbz r4, 80027d0 <iprintf+0x14>
  6493. 80027c6: 69a3 ldr r3, [r4, #24]
  6494. 80027c8: b913 cbnz r3, 80027d0 <iprintf+0x14>
  6495. 80027ca: 4620 mov r0, r4
  6496. 80027cc: f000 fada bl 8002d84 <__sinit>
  6497. 80027d0: ab05 add r3, sp, #20
  6498. 80027d2: 9a04 ldr r2, [sp, #16]
  6499. 80027d4: 68a1 ldr r1, [r4, #8]
  6500. 80027d6: 4620 mov r0, r4
  6501. 80027d8: 9301 str r3, [sp, #4]
  6502. 80027da: f000 fc9b bl 8003114 <_vfiprintf_r>
  6503. 80027de: b002 add sp, #8
  6504. 80027e0: e8bd 4010 ldmia.w sp!, {r4, lr}
  6505. 80027e4: b004 add sp, #16
  6506. 80027e6: 4770 bx lr
  6507. 80027e8: 2000021c .word 0x2000021c
  6508. 080027ec <_puts_r>:
  6509. 80027ec: b570 push {r4, r5, r6, lr}
  6510. 80027ee: 460e mov r6, r1
  6511. 80027f0: 4605 mov r5, r0
  6512. 80027f2: b118 cbz r0, 80027fc <_puts_r+0x10>
  6513. 80027f4: 6983 ldr r3, [r0, #24]
  6514. 80027f6: b90b cbnz r3, 80027fc <_puts_r+0x10>
  6515. 80027f8: f000 fac4 bl 8002d84 <__sinit>
  6516. 80027fc: 69ab ldr r3, [r5, #24]
  6517. 80027fe: 68ac ldr r4, [r5, #8]
  6518. 8002800: b913 cbnz r3, 8002808 <_puts_r+0x1c>
  6519. 8002802: 4628 mov r0, r5
  6520. 8002804: f000 fabe bl 8002d84 <__sinit>
  6521. 8002808: 4b23 ldr r3, [pc, #140] ; (8002898 <_puts_r+0xac>)
  6522. 800280a: 429c cmp r4, r3
  6523. 800280c: d117 bne.n 800283e <_puts_r+0x52>
  6524. 800280e: 686c ldr r4, [r5, #4]
  6525. 8002810: 89a3 ldrh r3, [r4, #12]
  6526. 8002812: 071b lsls r3, r3, #28
  6527. 8002814: d51d bpl.n 8002852 <_puts_r+0x66>
  6528. 8002816: 6923 ldr r3, [r4, #16]
  6529. 8002818: b1db cbz r3, 8002852 <_puts_r+0x66>
  6530. 800281a: 3e01 subs r6, #1
  6531. 800281c: 68a3 ldr r3, [r4, #8]
  6532. 800281e: f816 1f01 ldrb.w r1, [r6, #1]!
  6533. 8002822: 3b01 subs r3, #1
  6534. 8002824: 60a3 str r3, [r4, #8]
  6535. 8002826: b9e9 cbnz r1, 8002864 <_puts_r+0x78>
  6536. 8002828: 2b00 cmp r3, #0
  6537. 800282a: da2e bge.n 800288a <_puts_r+0x9e>
  6538. 800282c: 4622 mov r2, r4
  6539. 800282e: 210a movs r1, #10
  6540. 8002830: 4628 mov r0, r5
  6541. 8002832: f000 f8f5 bl 8002a20 <__swbuf_r>
  6542. 8002836: 3001 adds r0, #1
  6543. 8002838: d011 beq.n 800285e <_puts_r+0x72>
  6544. 800283a: 200a movs r0, #10
  6545. 800283c: bd70 pop {r4, r5, r6, pc}
  6546. 800283e: 4b17 ldr r3, [pc, #92] ; (800289c <_puts_r+0xb0>)
  6547. 8002840: 429c cmp r4, r3
  6548. 8002842: d101 bne.n 8002848 <_puts_r+0x5c>
  6549. 8002844: 68ac ldr r4, [r5, #8]
  6550. 8002846: e7e3 b.n 8002810 <_puts_r+0x24>
  6551. 8002848: 4b15 ldr r3, [pc, #84] ; (80028a0 <_puts_r+0xb4>)
  6552. 800284a: 429c cmp r4, r3
  6553. 800284c: bf08 it eq
  6554. 800284e: 68ec ldreq r4, [r5, #12]
  6555. 8002850: e7de b.n 8002810 <_puts_r+0x24>
  6556. 8002852: 4621 mov r1, r4
  6557. 8002854: 4628 mov r0, r5
  6558. 8002856: f000 f935 bl 8002ac4 <__swsetup_r>
  6559. 800285a: 2800 cmp r0, #0
  6560. 800285c: d0dd beq.n 800281a <_puts_r+0x2e>
  6561. 800285e: f04f 30ff mov.w r0, #4294967295
  6562. 8002862: bd70 pop {r4, r5, r6, pc}
  6563. 8002864: 2b00 cmp r3, #0
  6564. 8002866: da04 bge.n 8002872 <_puts_r+0x86>
  6565. 8002868: 69a2 ldr r2, [r4, #24]
  6566. 800286a: 4293 cmp r3, r2
  6567. 800286c: db06 blt.n 800287c <_puts_r+0x90>
  6568. 800286e: 290a cmp r1, #10
  6569. 8002870: d004 beq.n 800287c <_puts_r+0x90>
  6570. 8002872: 6823 ldr r3, [r4, #0]
  6571. 8002874: 1c5a adds r2, r3, #1
  6572. 8002876: 6022 str r2, [r4, #0]
  6573. 8002878: 7019 strb r1, [r3, #0]
  6574. 800287a: e7cf b.n 800281c <_puts_r+0x30>
  6575. 800287c: 4622 mov r2, r4
  6576. 800287e: 4628 mov r0, r5
  6577. 8002880: f000 f8ce bl 8002a20 <__swbuf_r>
  6578. 8002884: 3001 adds r0, #1
  6579. 8002886: d1c9 bne.n 800281c <_puts_r+0x30>
  6580. 8002888: e7e9 b.n 800285e <_puts_r+0x72>
  6581. 800288a: 200a movs r0, #10
  6582. 800288c: 6823 ldr r3, [r4, #0]
  6583. 800288e: 1c5a adds r2, r3, #1
  6584. 8002890: 6022 str r2, [r4, #0]
  6585. 8002892: 7018 strb r0, [r3, #0]
  6586. 8002894: bd70 pop {r4, r5, r6, pc}
  6587. 8002896: bf00 nop
  6588. 8002898: 080038ec .word 0x080038ec
  6589. 800289c: 0800390c .word 0x0800390c
  6590. 80028a0: 080038cc .word 0x080038cc
  6591. 080028a4 <puts>:
  6592. 80028a4: 4b02 ldr r3, [pc, #8] ; (80028b0 <puts+0xc>)
  6593. 80028a6: 4601 mov r1, r0
  6594. 80028a8: 6818 ldr r0, [r3, #0]
  6595. 80028aa: f7ff bf9f b.w 80027ec <_puts_r>
  6596. 80028ae: bf00 nop
  6597. 80028b0: 2000021c .word 0x2000021c
  6598. 080028b4 <setbuf>:
  6599. 80028b4: 2900 cmp r1, #0
  6600. 80028b6: f44f 6380 mov.w r3, #1024 ; 0x400
  6601. 80028ba: bf0c ite eq
  6602. 80028bc: 2202 moveq r2, #2
  6603. 80028be: 2200 movne r2, #0
  6604. 80028c0: f000 b800 b.w 80028c4 <setvbuf>
  6605. 080028c4 <setvbuf>:
  6606. 80028c4: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  6607. 80028c8: 461d mov r5, r3
  6608. 80028ca: 4b51 ldr r3, [pc, #324] ; (8002a10 <setvbuf+0x14c>)
  6609. 80028cc: 4604 mov r4, r0
  6610. 80028ce: 681e ldr r6, [r3, #0]
  6611. 80028d0: 460f mov r7, r1
  6612. 80028d2: 4690 mov r8, r2
  6613. 80028d4: b126 cbz r6, 80028e0 <setvbuf+0x1c>
  6614. 80028d6: 69b3 ldr r3, [r6, #24]
  6615. 80028d8: b913 cbnz r3, 80028e0 <setvbuf+0x1c>
  6616. 80028da: 4630 mov r0, r6
  6617. 80028dc: f000 fa52 bl 8002d84 <__sinit>
  6618. 80028e0: 4b4c ldr r3, [pc, #304] ; (8002a14 <setvbuf+0x150>)
  6619. 80028e2: 429c cmp r4, r3
  6620. 80028e4: d152 bne.n 800298c <setvbuf+0xc8>
  6621. 80028e6: 6874 ldr r4, [r6, #4]
  6622. 80028e8: f1b8 0f02 cmp.w r8, #2
  6623. 80028ec: d006 beq.n 80028fc <setvbuf+0x38>
  6624. 80028ee: f1b8 0f01 cmp.w r8, #1
  6625. 80028f2: f200 8089 bhi.w 8002a08 <setvbuf+0x144>
  6626. 80028f6: 2d00 cmp r5, #0
  6627. 80028f8: f2c0 8086 blt.w 8002a08 <setvbuf+0x144>
  6628. 80028fc: 4621 mov r1, r4
  6629. 80028fe: 4630 mov r0, r6
  6630. 8002900: f000 f9d6 bl 8002cb0 <_fflush_r>
  6631. 8002904: 6b61 ldr r1, [r4, #52] ; 0x34
  6632. 8002906: b141 cbz r1, 800291a <setvbuf+0x56>
  6633. 8002908: f104 0344 add.w r3, r4, #68 ; 0x44
  6634. 800290c: 4299 cmp r1, r3
  6635. 800290e: d002 beq.n 8002916 <setvbuf+0x52>
  6636. 8002910: 4630 mov r0, r6
  6637. 8002912: f000 fb2d bl 8002f70 <_free_r>
  6638. 8002916: 2300 movs r3, #0
  6639. 8002918: 6363 str r3, [r4, #52] ; 0x34
  6640. 800291a: 2300 movs r3, #0
  6641. 800291c: 61a3 str r3, [r4, #24]
  6642. 800291e: 6063 str r3, [r4, #4]
  6643. 8002920: 89a3 ldrh r3, [r4, #12]
  6644. 8002922: 061b lsls r3, r3, #24
  6645. 8002924: d503 bpl.n 800292e <setvbuf+0x6a>
  6646. 8002926: 6921 ldr r1, [r4, #16]
  6647. 8002928: 4630 mov r0, r6
  6648. 800292a: f000 fb21 bl 8002f70 <_free_r>
  6649. 800292e: 89a3 ldrh r3, [r4, #12]
  6650. 8002930: f1b8 0f02 cmp.w r8, #2
  6651. 8002934: f423 634a bic.w r3, r3, #3232 ; 0xca0
  6652. 8002938: f023 0303 bic.w r3, r3, #3
  6653. 800293c: 81a3 strh r3, [r4, #12]
  6654. 800293e: d05d beq.n 80029fc <setvbuf+0x138>
  6655. 8002940: ab01 add r3, sp, #4
  6656. 8002942: 466a mov r2, sp
  6657. 8002944: 4621 mov r1, r4
  6658. 8002946: 4630 mov r0, r6
  6659. 8002948: f000 faa6 bl 8002e98 <__swhatbuf_r>
  6660. 800294c: 89a3 ldrh r3, [r4, #12]
  6661. 800294e: 4318 orrs r0, r3
  6662. 8002950: 81a0 strh r0, [r4, #12]
  6663. 8002952: bb2d cbnz r5, 80029a0 <setvbuf+0xdc>
  6664. 8002954: 9d00 ldr r5, [sp, #0]
  6665. 8002956: 4628 mov r0, r5
  6666. 8002958: f000 fb02 bl 8002f60 <malloc>
  6667. 800295c: 4607 mov r7, r0
  6668. 800295e: 2800 cmp r0, #0
  6669. 8002960: d14e bne.n 8002a00 <setvbuf+0x13c>
  6670. 8002962: f8dd 9000 ldr.w r9, [sp]
  6671. 8002966: 45a9 cmp r9, r5
  6672. 8002968: d13c bne.n 80029e4 <setvbuf+0x120>
  6673. 800296a: f04f 30ff mov.w r0, #4294967295
  6674. 800296e: 89a3 ldrh r3, [r4, #12]
  6675. 8002970: f043 0302 orr.w r3, r3, #2
  6676. 8002974: 81a3 strh r3, [r4, #12]
  6677. 8002976: 2300 movs r3, #0
  6678. 8002978: 60a3 str r3, [r4, #8]
  6679. 800297a: f104 0347 add.w r3, r4, #71 ; 0x47
  6680. 800297e: 6023 str r3, [r4, #0]
  6681. 8002980: 6123 str r3, [r4, #16]
  6682. 8002982: 2301 movs r3, #1
  6683. 8002984: 6163 str r3, [r4, #20]
  6684. 8002986: b003 add sp, #12
  6685. 8002988: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  6686. 800298c: 4b22 ldr r3, [pc, #136] ; (8002a18 <setvbuf+0x154>)
  6687. 800298e: 429c cmp r4, r3
  6688. 8002990: d101 bne.n 8002996 <setvbuf+0xd2>
  6689. 8002992: 68b4 ldr r4, [r6, #8]
  6690. 8002994: e7a8 b.n 80028e8 <setvbuf+0x24>
  6691. 8002996: 4b21 ldr r3, [pc, #132] ; (8002a1c <setvbuf+0x158>)
  6692. 8002998: 429c cmp r4, r3
  6693. 800299a: bf08 it eq
  6694. 800299c: 68f4 ldreq r4, [r6, #12]
  6695. 800299e: e7a3 b.n 80028e8 <setvbuf+0x24>
  6696. 80029a0: 2f00 cmp r7, #0
  6697. 80029a2: d0d8 beq.n 8002956 <setvbuf+0x92>
  6698. 80029a4: 69b3 ldr r3, [r6, #24]
  6699. 80029a6: b913 cbnz r3, 80029ae <setvbuf+0xea>
  6700. 80029a8: 4630 mov r0, r6
  6701. 80029aa: f000 f9eb bl 8002d84 <__sinit>
  6702. 80029ae: f1b8 0f01 cmp.w r8, #1
  6703. 80029b2: bf08 it eq
  6704. 80029b4: 89a3 ldrheq r3, [r4, #12]
  6705. 80029b6: 6027 str r7, [r4, #0]
  6706. 80029b8: bf04 itt eq
  6707. 80029ba: f043 0301 orreq.w r3, r3, #1
  6708. 80029be: 81a3 strheq r3, [r4, #12]
  6709. 80029c0: 89a3 ldrh r3, [r4, #12]
  6710. 80029c2: 6127 str r7, [r4, #16]
  6711. 80029c4: f013 0008 ands.w r0, r3, #8
  6712. 80029c8: 6165 str r5, [r4, #20]
  6713. 80029ca: d01b beq.n 8002a04 <setvbuf+0x140>
  6714. 80029cc: f013 0001 ands.w r0, r3, #1
  6715. 80029d0: f04f 0300 mov.w r3, #0
  6716. 80029d4: bf1f itttt ne
  6717. 80029d6: 426d negne r5, r5
  6718. 80029d8: 60a3 strne r3, [r4, #8]
  6719. 80029da: 61a5 strne r5, [r4, #24]
  6720. 80029dc: 4618 movne r0, r3
  6721. 80029de: bf08 it eq
  6722. 80029e0: 60a5 streq r5, [r4, #8]
  6723. 80029e2: e7d0 b.n 8002986 <setvbuf+0xc2>
  6724. 80029e4: 4648 mov r0, r9
  6725. 80029e6: f000 fabb bl 8002f60 <malloc>
  6726. 80029ea: 4607 mov r7, r0
  6727. 80029ec: 2800 cmp r0, #0
  6728. 80029ee: d0bc beq.n 800296a <setvbuf+0xa6>
  6729. 80029f0: 89a3 ldrh r3, [r4, #12]
  6730. 80029f2: 464d mov r5, r9
  6731. 80029f4: f043 0380 orr.w r3, r3, #128 ; 0x80
  6732. 80029f8: 81a3 strh r3, [r4, #12]
  6733. 80029fa: e7d3 b.n 80029a4 <setvbuf+0xe0>
  6734. 80029fc: 2000 movs r0, #0
  6735. 80029fe: e7b6 b.n 800296e <setvbuf+0xaa>
  6736. 8002a00: 46a9 mov r9, r5
  6737. 8002a02: e7f5 b.n 80029f0 <setvbuf+0x12c>
  6738. 8002a04: 60a0 str r0, [r4, #8]
  6739. 8002a06: e7be b.n 8002986 <setvbuf+0xc2>
  6740. 8002a08: f04f 30ff mov.w r0, #4294967295
  6741. 8002a0c: e7bb b.n 8002986 <setvbuf+0xc2>
  6742. 8002a0e: bf00 nop
  6743. 8002a10: 2000021c .word 0x2000021c
  6744. 8002a14: 080038ec .word 0x080038ec
  6745. 8002a18: 0800390c .word 0x0800390c
  6746. 8002a1c: 080038cc .word 0x080038cc
  6747. 08002a20 <__swbuf_r>:
  6748. 8002a20: b5f8 push {r3, r4, r5, r6, r7, lr}
  6749. 8002a22: 460e mov r6, r1
  6750. 8002a24: 4614 mov r4, r2
  6751. 8002a26: 4605 mov r5, r0
  6752. 8002a28: b118 cbz r0, 8002a32 <__swbuf_r+0x12>
  6753. 8002a2a: 6983 ldr r3, [r0, #24]
  6754. 8002a2c: b90b cbnz r3, 8002a32 <__swbuf_r+0x12>
  6755. 8002a2e: f000 f9a9 bl 8002d84 <__sinit>
  6756. 8002a32: 4b21 ldr r3, [pc, #132] ; (8002ab8 <__swbuf_r+0x98>)
  6757. 8002a34: 429c cmp r4, r3
  6758. 8002a36: d12a bne.n 8002a8e <__swbuf_r+0x6e>
  6759. 8002a38: 686c ldr r4, [r5, #4]
  6760. 8002a3a: 69a3 ldr r3, [r4, #24]
  6761. 8002a3c: 60a3 str r3, [r4, #8]
  6762. 8002a3e: 89a3 ldrh r3, [r4, #12]
  6763. 8002a40: 071a lsls r2, r3, #28
  6764. 8002a42: d52e bpl.n 8002aa2 <__swbuf_r+0x82>
  6765. 8002a44: 6923 ldr r3, [r4, #16]
  6766. 8002a46: b363 cbz r3, 8002aa2 <__swbuf_r+0x82>
  6767. 8002a48: 6923 ldr r3, [r4, #16]
  6768. 8002a4a: 6820 ldr r0, [r4, #0]
  6769. 8002a4c: b2f6 uxtb r6, r6
  6770. 8002a4e: 1ac0 subs r0, r0, r3
  6771. 8002a50: 6963 ldr r3, [r4, #20]
  6772. 8002a52: 4637 mov r7, r6
  6773. 8002a54: 4298 cmp r0, r3
  6774. 8002a56: db04 blt.n 8002a62 <__swbuf_r+0x42>
  6775. 8002a58: 4621 mov r1, r4
  6776. 8002a5a: 4628 mov r0, r5
  6777. 8002a5c: f000 f928 bl 8002cb0 <_fflush_r>
  6778. 8002a60: bb28 cbnz r0, 8002aae <__swbuf_r+0x8e>
  6779. 8002a62: 68a3 ldr r3, [r4, #8]
  6780. 8002a64: 3001 adds r0, #1
  6781. 8002a66: 3b01 subs r3, #1
  6782. 8002a68: 60a3 str r3, [r4, #8]
  6783. 8002a6a: 6823 ldr r3, [r4, #0]
  6784. 8002a6c: 1c5a adds r2, r3, #1
  6785. 8002a6e: 6022 str r2, [r4, #0]
  6786. 8002a70: 701e strb r6, [r3, #0]
  6787. 8002a72: 6963 ldr r3, [r4, #20]
  6788. 8002a74: 4298 cmp r0, r3
  6789. 8002a76: d004 beq.n 8002a82 <__swbuf_r+0x62>
  6790. 8002a78: 89a3 ldrh r3, [r4, #12]
  6791. 8002a7a: 07db lsls r3, r3, #31
  6792. 8002a7c: d519 bpl.n 8002ab2 <__swbuf_r+0x92>
  6793. 8002a7e: 2e0a cmp r6, #10
  6794. 8002a80: d117 bne.n 8002ab2 <__swbuf_r+0x92>
  6795. 8002a82: 4621 mov r1, r4
  6796. 8002a84: 4628 mov r0, r5
  6797. 8002a86: f000 f913 bl 8002cb0 <_fflush_r>
  6798. 8002a8a: b190 cbz r0, 8002ab2 <__swbuf_r+0x92>
  6799. 8002a8c: e00f b.n 8002aae <__swbuf_r+0x8e>
  6800. 8002a8e: 4b0b ldr r3, [pc, #44] ; (8002abc <__swbuf_r+0x9c>)
  6801. 8002a90: 429c cmp r4, r3
  6802. 8002a92: d101 bne.n 8002a98 <__swbuf_r+0x78>
  6803. 8002a94: 68ac ldr r4, [r5, #8]
  6804. 8002a96: e7d0 b.n 8002a3a <__swbuf_r+0x1a>
  6805. 8002a98: 4b09 ldr r3, [pc, #36] ; (8002ac0 <__swbuf_r+0xa0>)
  6806. 8002a9a: 429c cmp r4, r3
  6807. 8002a9c: bf08 it eq
  6808. 8002a9e: 68ec ldreq r4, [r5, #12]
  6809. 8002aa0: e7cb b.n 8002a3a <__swbuf_r+0x1a>
  6810. 8002aa2: 4621 mov r1, r4
  6811. 8002aa4: 4628 mov r0, r5
  6812. 8002aa6: f000 f80d bl 8002ac4 <__swsetup_r>
  6813. 8002aaa: 2800 cmp r0, #0
  6814. 8002aac: d0cc beq.n 8002a48 <__swbuf_r+0x28>
  6815. 8002aae: f04f 37ff mov.w r7, #4294967295
  6816. 8002ab2: 4638 mov r0, r7
  6817. 8002ab4: bdf8 pop {r3, r4, r5, r6, r7, pc}
  6818. 8002ab6: bf00 nop
  6819. 8002ab8: 080038ec .word 0x080038ec
  6820. 8002abc: 0800390c .word 0x0800390c
  6821. 8002ac0: 080038cc .word 0x080038cc
  6822. 08002ac4 <__swsetup_r>:
  6823. 8002ac4: 4b32 ldr r3, [pc, #200] ; (8002b90 <__swsetup_r+0xcc>)
  6824. 8002ac6: b570 push {r4, r5, r6, lr}
  6825. 8002ac8: 681d ldr r5, [r3, #0]
  6826. 8002aca: 4606 mov r6, r0
  6827. 8002acc: 460c mov r4, r1
  6828. 8002ace: b125 cbz r5, 8002ada <__swsetup_r+0x16>
  6829. 8002ad0: 69ab ldr r3, [r5, #24]
  6830. 8002ad2: b913 cbnz r3, 8002ada <__swsetup_r+0x16>
  6831. 8002ad4: 4628 mov r0, r5
  6832. 8002ad6: f000 f955 bl 8002d84 <__sinit>
  6833. 8002ada: 4b2e ldr r3, [pc, #184] ; (8002b94 <__swsetup_r+0xd0>)
  6834. 8002adc: 429c cmp r4, r3
  6835. 8002ade: d10f bne.n 8002b00 <__swsetup_r+0x3c>
  6836. 8002ae0: 686c ldr r4, [r5, #4]
  6837. 8002ae2: f9b4 300c ldrsh.w r3, [r4, #12]
  6838. 8002ae6: b29a uxth r2, r3
  6839. 8002ae8: 0715 lsls r5, r2, #28
  6840. 8002aea: d42c bmi.n 8002b46 <__swsetup_r+0x82>
  6841. 8002aec: 06d0 lsls r0, r2, #27
  6842. 8002aee: d411 bmi.n 8002b14 <__swsetup_r+0x50>
  6843. 8002af0: 2209 movs r2, #9
  6844. 8002af2: 6032 str r2, [r6, #0]
  6845. 8002af4: f043 0340 orr.w r3, r3, #64 ; 0x40
  6846. 8002af8: 81a3 strh r3, [r4, #12]
  6847. 8002afa: f04f 30ff mov.w r0, #4294967295
  6848. 8002afe: bd70 pop {r4, r5, r6, pc}
  6849. 8002b00: 4b25 ldr r3, [pc, #148] ; (8002b98 <__swsetup_r+0xd4>)
  6850. 8002b02: 429c cmp r4, r3
  6851. 8002b04: d101 bne.n 8002b0a <__swsetup_r+0x46>
  6852. 8002b06: 68ac ldr r4, [r5, #8]
  6853. 8002b08: e7eb b.n 8002ae2 <__swsetup_r+0x1e>
  6854. 8002b0a: 4b24 ldr r3, [pc, #144] ; (8002b9c <__swsetup_r+0xd8>)
  6855. 8002b0c: 429c cmp r4, r3
  6856. 8002b0e: bf08 it eq
  6857. 8002b10: 68ec ldreq r4, [r5, #12]
  6858. 8002b12: e7e6 b.n 8002ae2 <__swsetup_r+0x1e>
  6859. 8002b14: 0751 lsls r1, r2, #29
  6860. 8002b16: d512 bpl.n 8002b3e <__swsetup_r+0x7a>
  6861. 8002b18: 6b61 ldr r1, [r4, #52] ; 0x34
  6862. 8002b1a: b141 cbz r1, 8002b2e <__swsetup_r+0x6a>
  6863. 8002b1c: f104 0344 add.w r3, r4, #68 ; 0x44
  6864. 8002b20: 4299 cmp r1, r3
  6865. 8002b22: d002 beq.n 8002b2a <__swsetup_r+0x66>
  6866. 8002b24: 4630 mov r0, r6
  6867. 8002b26: f000 fa23 bl 8002f70 <_free_r>
  6868. 8002b2a: 2300 movs r3, #0
  6869. 8002b2c: 6363 str r3, [r4, #52] ; 0x34
  6870. 8002b2e: 89a3 ldrh r3, [r4, #12]
  6871. 8002b30: f023 0324 bic.w r3, r3, #36 ; 0x24
  6872. 8002b34: 81a3 strh r3, [r4, #12]
  6873. 8002b36: 2300 movs r3, #0
  6874. 8002b38: 6063 str r3, [r4, #4]
  6875. 8002b3a: 6923 ldr r3, [r4, #16]
  6876. 8002b3c: 6023 str r3, [r4, #0]
  6877. 8002b3e: 89a3 ldrh r3, [r4, #12]
  6878. 8002b40: f043 0308 orr.w r3, r3, #8
  6879. 8002b44: 81a3 strh r3, [r4, #12]
  6880. 8002b46: 6923 ldr r3, [r4, #16]
  6881. 8002b48: b94b cbnz r3, 8002b5e <__swsetup_r+0x9a>
  6882. 8002b4a: 89a3 ldrh r3, [r4, #12]
  6883. 8002b4c: f403 7320 and.w r3, r3, #640 ; 0x280
  6884. 8002b50: f5b3 7f00 cmp.w r3, #512 ; 0x200
  6885. 8002b54: d003 beq.n 8002b5e <__swsetup_r+0x9a>
  6886. 8002b56: 4621 mov r1, r4
  6887. 8002b58: 4630 mov r0, r6
  6888. 8002b5a: f000 f9c1 bl 8002ee0 <__smakebuf_r>
  6889. 8002b5e: 89a2 ldrh r2, [r4, #12]
  6890. 8002b60: f012 0301 ands.w r3, r2, #1
  6891. 8002b64: d00c beq.n 8002b80 <__swsetup_r+0xbc>
  6892. 8002b66: 2300 movs r3, #0
  6893. 8002b68: 60a3 str r3, [r4, #8]
  6894. 8002b6a: 6963 ldr r3, [r4, #20]
  6895. 8002b6c: 425b negs r3, r3
  6896. 8002b6e: 61a3 str r3, [r4, #24]
  6897. 8002b70: 6923 ldr r3, [r4, #16]
  6898. 8002b72: b953 cbnz r3, 8002b8a <__swsetup_r+0xc6>
  6899. 8002b74: f9b4 300c ldrsh.w r3, [r4, #12]
  6900. 8002b78: f013 0080 ands.w r0, r3, #128 ; 0x80
  6901. 8002b7c: d1ba bne.n 8002af4 <__swsetup_r+0x30>
  6902. 8002b7e: bd70 pop {r4, r5, r6, pc}
  6903. 8002b80: 0792 lsls r2, r2, #30
  6904. 8002b82: bf58 it pl
  6905. 8002b84: 6963 ldrpl r3, [r4, #20]
  6906. 8002b86: 60a3 str r3, [r4, #8]
  6907. 8002b88: e7f2 b.n 8002b70 <__swsetup_r+0xac>
  6908. 8002b8a: 2000 movs r0, #0
  6909. 8002b8c: e7f7 b.n 8002b7e <__swsetup_r+0xba>
  6910. 8002b8e: bf00 nop
  6911. 8002b90: 2000021c .word 0x2000021c
  6912. 8002b94: 080038ec .word 0x080038ec
  6913. 8002b98: 0800390c .word 0x0800390c
  6914. 8002b9c: 080038cc .word 0x080038cc
  6915. 08002ba0 <__sflush_r>:
  6916. 8002ba0: 898a ldrh r2, [r1, #12]
  6917. 8002ba2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6918. 8002ba6: 4605 mov r5, r0
  6919. 8002ba8: 0710 lsls r0, r2, #28
  6920. 8002baa: 460c mov r4, r1
  6921. 8002bac: d45a bmi.n 8002c64 <__sflush_r+0xc4>
  6922. 8002bae: 684b ldr r3, [r1, #4]
  6923. 8002bb0: 2b00 cmp r3, #0
  6924. 8002bb2: dc05 bgt.n 8002bc0 <__sflush_r+0x20>
  6925. 8002bb4: 6c0b ldr r3, [r1, #64] ; 0x40
  6926. 8002bb6: 2b00 cmp r3, #0
  6927. 8002bb8: dc02 bgt.n 8002bc0 <__sflush_r+0x20>
  6928. 8002bba: 2000 movs r0, #0
  6929. 8002bbc: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6930. 8002bc0: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6931. 8002bc2: 2e00 cmp r6, #0
  6932. 8002bc4: d0f9 beq.n 8002bba <__sflush_r+0x1a>
  6933. 8002bc6: 2300 movs r3, #0
  6934. 8002bc8: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  6935. 8002bcc: 682f ldr r7, [r5, #0]
  6936. 8002bce: 602b str r3, [r5, #0]
  6937. 8002bd0: d033 beq.n 8002c3a <__sflush_r+0x9a>
  6938. 8002bd2: 6d60 ldr r0, [r4, #84] ; 0x54
  6939. 8002bd4: 89a3 ldrh r3, [r4, #12]
  6940. 8002bd6: 075a lsls r2, r3, #29
  6941. 8002bd8: d505 bpl.n 8002be6 <__sflush_r+0x46>
  6942. 8002bda: 6863 ldr r3, [r4, #4]
  6943. 8002bdc: 1ac0 subs r0, r0, r3
  6944. 8002bde: 6b63 ldr r3, [r4, #52] ; 0x34
  6945. 8002be0: b10b cbz r3, 8002be6 <__sflush_r+0x46>
  6946. 8002be2: 6c23 ldr r3, [r4, #64] ; 0x40
  6947. 8002be4: 1ac0 subs r0, r0, r3
  6948. 8002be6: 2300 movs r3, #0
  6949. 8002be8: 4602 mov r2, r0
  6950. 8002bea: 6ae6 ldr r6, [r4, #44] ; 0x2c
  6951. 8002bec: 6a21 ldr r1, [r4, #32]
  6952. 8002bee: 4628 mov r0, r5
  6953. 8002bf0: 47b0 blx r6
  6954. 8002bf2: 1c43 adds r3, r0, #1
  6955. 8002bf4: 89a3 ldrh r3, [r4, #12]
  6956. 8002bf6: d106 bne.n 8002c06 <__sflush_r+0x66>
  6957. 8002bf8: 6829 ldr r1, [r5, #0]
  6958. 8002bfa: 291d cmp r1, #29
  6959. 8002bfc: d84b bhi.n 8002c96 <__sflush_r+0xf6>
  6960. 8002bfe: 4a2b ldr r2, [pc, #172] ; (8002cac <__sflush_r+0x10c>)
  6961. 8002c00: 40ca lsrs r2, r1
  6962. 8002c02: 07d6 lsls r6, r2, #31
  6963. 8002c04: d547 bpl.n 8002c96 <__sflush_r+0xf6>
  6964. 8002c06: 2200 movs r2, #0
  6965. 8002c08: 6062 str r2, [r4, #4]
  6966. 8002c0a: 6922 ldr r2, [r4, #16]
  6967. 8002c0c: 04d9 lsls r1, r3, #19
  6968. 8002c0e: 6022 str r2, [r4, #0]
  6969. 8002c10: d504 bpl.n 8002c1c <__sflush_r+0x7c>
  6970. 8002c12: 1c42 adds r2, r0, #1
  6971. 8002c14: d101 bne.n 8002c1a <__sflush_r+0x7a>
  6972. 8002c16: 682b ldr r3, [r5, #0]
  6973. 8002c18: b903 cbnz r3, 8002c1c <__sflush_r+0x7c>
  6974. 8002c1a: 6560 str r0, [r4, #84] ; 0x54
  6975. 8002c1c: 6b61 ldr r1, [r4, #52] ; 0x34
  6976. 8002c1e: 602f str r7, [r5, #0]
  6977. 8002c20: 2900 cmp r1, #0
  6978. 8002c22: d0ca beq.n 8002bba <__sflush_r+0x1a>
  6979. 8002c24: f104 0344 add.w r3, r4, #68 ; 0x44
  6980. 8002c28: 4299 cmp r1, r3
  6981. 8002c2a: d002 beq.n 8002c32 <__sflush_r+0x92>
  6982. 8002c2c: 4628 mov r0, r5
  6983. 8002c2e: f000 f99f bl 8002f70 <_free_r>
  6984. 8002c32: 2000 movs r0, #0
  6985. 8002c34: 6360 str r0, [r4, #52] ; 0x34
  6986. 8002c36: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6987. 8002c3a: 6a21 ldr r1, [r4, #32]
  6988. 8002c3c: 2301 movs r3, #1
  6989. 8002c3e: 4628 mov r0, r5
  6990. 8002c40: 47b0 blx r6
  6991. 8002c42: 1c41 adds r1, r0, #1
  6992. 8002c44: d1c6 bne.n 8002bd4 <__sflush_r+0x34>
  6993. 8002c46: 682b ldr r3, [r5, #0]
  6994. 8002c48: 2b00 cmp r3, #0
  6995. 8002c4a: d0c3 beq.n 8002bd4 <__sflush_r+0x34>
  6996. 8002c4c: 2b1d cmp r3, #29
  6997. 8002c4e: d001 beq.n 8002c54 <__sflush_r+0xb4>
  6998. 8002c50: 2b16 cmp r3, #22
  6999. 8002c52: d101 bne.n 8002c58 <__sflush_r+0xb8>
  7000. 8002c54: 602f str r7, [r5, #0]
  7001. 8002c56: e7b0 b.n 8002bba <__sflush_r+0x1a>
  7002. 8002c58: 89a3 ldrh r3, [r4, #12]
  7003. 8002c5a: f043 0340 orr.w r3, r3, #64 ; 0x40
  7004. 8002c5e: 81a3 strh r3, [r4, #12]
  7005. 8002c60: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  7006. 8002c64: 690f ldr r7, [r1, #16]
  7007. 8002c66: 2f00 cmp r7, #0
  7008. 8002c68: d0a7 beq.n 8002bba <__sflush_r+0x1a>
  7009. 8002c6a: 0793 lsls r3, r2, #30
  7010. 8002c6c: bf18 it ne
  7011. 8002c6e: 2300 movne r3, #0
  7012. 8002c70: 680e ldr r6, [r1, #0]
  7013. 8002c72: bf08 it eq
  7014. 8002c74: 694b ldreq r3, [r1, #20]
  7015. 8002c76: eba6 0807 sub.w r8, r6, r7
  7016. 8002c7a: 600f str r7, [r1, #0]
  7017. 8002c7c: 608b str r3, [r1, #8]
  7018. 8002c7e: f1b8 0f00 cmp.w r8, #0
  7019. 8002c82: dd9a ble.n 8002bba <__sflush_r+0x1a>
  7020. 8002c84: 4643 mov r3, r8
  7021. 8002c86: 463a mov r2, r7
  7022. 8002c88: 6a21 ldr r1, [r4, #32]
  7023. 8002c8a: 4628 mov r0, r5
  7024. 8002c8c: 6aa6 ldr r6, [r4, #40] ; 0x28
  7025. 8002c8e: 47b0 blx r6
  7026. 8002c90: 2800 cmp r0, #0
  7027. 8002c92: dc07 bgt.n 8002ca4 <__sflush_r+0x104>
  7028. 8002c94: 89a3 ldrh r3, [r4, #12]
  7029. 8002c96: f043 0340 orr.w r3, r3, #64 ; 0x40
  7030. 8002c9a: 81a3 strh r3, [r4, #12]
  7031. 8002c9c: f04f 30ff mov.w r0, #4294967295
  7032. 8002ca0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  7033. 8002ca4: 4407 add r7, r0
  7034. 8002ca6: eba8 0800 sub.w r8, r8, r0
  7035. 8002caa: e7e8 b.n 8002c7e <__sflush_r+0xde>
  7036. 8002cac: 20400001 .word 0x20400001
  7037. 08002cb0 <_fflush_r>:
  7038. 8002cb0: b538 push {r3, r4, r5, lr}
  7039. 8002cb2: 690b ldr r3, [r1, #16]
  7040. 8002cb4: 4605 mov r5, r0
  7041. 8002cb6: 460c mov r4, r1
  7042. 8002cb8: b1db cbz r3, 8002cf2 <_fflush_r+0x42>
  7043. 8002cba: b118 cbz r0, 8002cc4 <_fflush_r+0x14>
  7044. 8002cbc: 6983 ldr r3, [r0, #24]
  7045. 8002cbe: b90b cbnz r3, 8002cc4 <_fflush_r+0x14>
  7046. 8002cc0: f000 f860 bl 8002d84 <__sinit>
  7047. 8002cc4: 4b0c ldr r3, [pc, #48] ; (8002cf8 <_fflush_r+0x48>)
  7048. 8002cc6: 429c cmp r4, r3
  7049. 8002cc8: d109 bne.n 8002cde <_fflush_r+0x2e>
  7050. 8002cca: 686c ldr r4, [r5, #4]
  7051. 8002ccc: f9b4 300c ldrsh.w r3, [r4, #12]
  7052. 8002cd0: b17b cbz r3, 8002cf2 <_fflush_r+0x42>
  7053. 8002cd2: 4621 mov r1, r4
  7054. 8002cd4: 4628 mov r0, r5
  7055. 8002cd6: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7056. 8002cda: f7ff bf61 b.w 8002ba0 <__sflush_r>
  7057. 8002cde: 4b07 ldr r3, [pc, #28] ; (8002cfc <_fflush_r+0x4c>)
  7058. 8002ce0: 429c cmp r4, r3
  7059. 8002ce2: d101 bne.n 8002ce8 <_fflush_r+0x38>
  7060. 8002ce4: 68ac ldr r4, [r5, #8]
  7061. 8002ce6: e7f1 b.n 8002ccc <_fflush_r+0x1c>
  7062. 8002ce8: 4b05 ldr r3, [pc, #20] ; (8002d00 <_fflush_r+0x50>)
  7063. 8002cea: 429c cmp r4, r3
  7064. 8002cec: bf08 it eq
  7065. 8002cee: 68ec ldreq r4, [r5, #12]
  7066. 8002cf0: e7ec b.n 8002ccc <_fflush_r+0x1c>
  7067. 8002cf2: 2000 movs r0, #0
  7068. 8002cf4: bd38 pop {r3, r4, r5, pc}
  7069. 8002cf6: bf00 nop
  7070. 8002cf8: 080038ec .word 0x080038ec
  7071. 8002cfc: 0800390c .word 0x0800390c
  7072. 8002d00: 080038cc .word 0x080038cc
  7073. 08002d04 <_cleanup_r>:
  7074. 8002d04: 4901 ldr r1, [pc, #4] ; (8002d0c <_cleanup_r+0x8>)
  7075. 8002d06: f000 b8a9 b.w 8002e5c <_fwalk_reent>
  7076. 8002d0a: bf00 nop
  7077. 8002d0c: 08002cb1 .word 0x08002cb1
  7078. 08002d10 <std.isra.0>:
  7079. 8002d10: 2300 movs r3, #0
  7080. 8002d12: b510 push {r4, lr}
  7081. 8002d14: 4604 mov r4, r0
  7082. 8002d16: 6003 str r3, [r0, #0]
  7083. 8002d18: 6043 str r3, [r0, #4]
  7084. 8002d1a: 6083 str r3, [r0, #8]
  7085. 8002d1c: 8181 strh r1, [r0, #12]
  7086. 8002d1e: 6643 str r3, [r0, #100] ; 0x64
  7087. 8002d20: 81c2 strh r2, [r0, #14]
  7088. 8002d22: 6103 str r3, [r0, #16]
  7089. 8002d24: 6143 str r3, [r0, #20]
  7090. 8002d26: 6183 str r3, [r0, #24]
  7091. 8002d28: 4619 mov r1, r3
  7092. 8002d2a: 2208 movs r2, #8
  7093. 8002d2c: 305c adds r0, #92 ; 0x5c
  7094. 8002d2e: f7ff fd3d bl 80027ac <memset>
  7095. 8002d32: 4b05 ldr r3, [pc, #20] ; (8002d48 <std.isra.0+0x38>)
  7096. 8002d34: 6224 str r4, [r4, #32]
  7097. 8002d36: 6263 str r3, [r4, #36] ; 0x24
  7098. 8002d38: 4b04 ldr r3, [pc, #16] ; (8002d4c <std.isra.0+0x3c>)
  7099. 8002d3a: 62a3 str r3, [r4, #40] ; 0x28
  7100. 8002d3c: 4b04 ldr r3, [pc, #16] ; (8002d50 <std.isra.0+0x40>)
  7101. 8002d3e: 62e3 str r3, [r4, #44] ; 0x2c
  7102. 8002d40: 4b04 ldr r3, [pc, #16] ; (8002d54 <std.isra.0+0x44>)
  7103. 8002d42: 6323 str r3, [r4, #48] ; 0x30
  7104. 8002d44: bd10 pop {r4, pc}
  7105. 8002d46: bf00 nop
  7106. 8002d48: 08003691 .word 0x08003691
  7107. 8002d4c: 080036b3 .word 0x080036b3
  7108. 8002d50: 080036eb .word 0x080036eb
  7109. 8002d54: 0800370f .word 0x0800370f
  7110. 08002d58 <__sfmoreglue>:
  7111. 8002d58: b570 push {r4, r5, r6, lr}
  7112. 8002d5a: 2568 movs r5, #104 ; 0x68
  7113. 8002d5c: 1e4a subs r2, r1, #1
  7114. 8002d5e: 4355 muls r5, r2
  7115. 8002d60: 460e mov r6, r1
  7116. 8002d62: f105 0174 add.w r1, r5, #116 ; 0x74
  7117. 8002d66: f000 f94f bl 8003008 <_malloc_r>
  7118. 8002d6a: 4604 mov r4, r0
  7119. 8002d6c: b140 cbz r0, 8002d80 <__sfmoreglue+0x28>
  7120. 8002d6e: 2100 movs r1, #0
  7121. 8002d70: e880 0042 stmia.w r0, {r1, r6}
  7122. 8002d74: 300c adds r0, #12
  7123. 8002d76: 60a0 str r0, [r4, #8]
  7124. 8002d78: f105 0268 add.w r2, r5, #104 ; 0x68
  7125. 8002d7c: f7ff fd16 bl 80027ac <memset>
  7126. 8002d80: 4620 mov r0, r4
  7127. 8002d82: bd70 pop {r4, r5, r6, pc}
  7128. 08002d84 <__sinit>:
  7129. 8002d84: 6983 ldr r3, [r0, #24]
  7130. 8002d86: b510 push {r4, lr}
  7131. 8002d88: 4604 mov r4, r0
  7132. 8002d8a: bb33 cbnz r3, 8002dda <__sinit+0x56>
  7133. 8002d8c: 6483 str r3, [r0, #72] ; 0x48
  7134. 8002d8e: 64c3 str r3, [r0, #76] ; 0x4c
  7135. 8002d90: 6503 str r3, [r0, #80] ; 0x50
  7136. 8002d92: 4b12 ldr r3, [pc, #72] ; (8002ddc <__sinit+0x58>)
  7137. 8002d94: 4a12 ldr r2, [pc, #72] ; (8002de0 <__sinit+0x5c>)
  7138. 8002d96: 681b ldr r3, [r3, #0]
  7139. 8002d98: 6282 str r2, [r0, #40] ; 0x28
  7140. 8002d9a: 4298 cmp r0, r3
  7141. 8002d9c: bf04 itt eq
  7142. 8002d9e: 2301 moveq r3, #1
  7143. 8002da0: 6183 streq r3, [r0, #24]
  7144. 8002da2: f000 f81f bl 8002de4 <__sfp>
  7145. 8002da6: 6060 str r0, [r4, #4]
  7146. 8002da8: 4620 mov r0, r4
  7147. 8002daa: f000 f81b bl 8002de4 <__sfp>
  7148. 8002dae: 60a0 str r0, [r4, #8]
  7149. 8002db0: 4620 mov r0, r4
  7150. 8002db2: f000 f817 bl 8002de4 <__sfp>
  7151. 8002db6: 2200 movs r2, #0
  7152. 8002db8: 60e0 str r0, [r4, #12]
  7153. 8002dba: 2104 movs r1, #4
  7154. 8002dbc: 6860 ldr r0, [r4, #4]
  7155. 8002dbe: f7ff ffa7 bl 8002d10 <std.isra.0>
  7156. 8002dc2: 2201 movs r2, #1
  7157. 8002dc4: 2109 movs r1, #9
  7158. 8002dc6: 68a0 ldr r0, [r4, #8]
  7159. 8002dc8: f7ff ffa2 bl 8002d10 <std.isra.0>
  7160. 8002dcc: 2202 movs r2, #2
  7161. 8002dce: 2112 movs r1, #18
  7162. 8002dd0: 68e0 ldr r0, [r4, #12]
  7163. 8002dd2: f7ff ff9d bl 8002d10 <std.isra.0>
  7164. 8002dd6: 2301 movs r3, #1
  7165. 8002dd8: 61a3 str r3, [r4, #24]
  7166. 8002dda: bd10 pop {r4, pc}
  7167. 8002ddc: 080038c8 .word 0x080038c8
  7168. 8002de0: 08002d05 .word 0x08002d05
  7169. 08002de4 <__sfp>:
  7170. 8002de4: b5f8 push {r3, r4, r5, r6, r7, lr}
  7171. 8002de6: 4b1c ldr r3, [pc, #112] ; (8002e58 <__sfp+0x74>)
  7172. 8002de8: 4607 mov r7, r0
  7173. 8002dea: 681e ldr r6, [r3, #0]
  7174. 8002dec: 69b3 ldr r3, [r6, #24]
  7175. 8002dee: b913 cbnz r3, 8002df6 <__sfp+0x12>
  7176. 8002df0: 4630 mov r0, r6
  7177. 8002df2: f7ff ffc7 bl 8002d84 <__sinit>
  7178. 8002df6: 3648 adds r6, #72 ; 0x48
  7179. 8002df8: 68b4 ldr r4, [r6, #8]
  7180. 8002dfa: 6873 ldr r3, [r6, #4]
  7181. 8002dfc: 3b01 subs r3, #1
  7182. 8002dfe: d503 bpl.n 8002e08 <__sfp+0x24>
  7183. 8002e00: 6833 ldr r3, [r6, #0]
  7184. 8002e02: b133 cbz r3, 8002e12 <__sfp+0x2e>
  7185. 8002e04: 6836 ldr r6, [r6, #0]
  7186. 8002e06: e7f7 b.n 8002df8 <__sfp+0x14>
  7187. 8002e08: f9b4 500c ldrsh.w r5, [r4, #12]
  7188. 8002e0c: b16d cbz r5, 8002e2a <__sfp+0x46>
  7189. 8002e0e: 3468 adds r4, #104 ; 0x68
  7190. 8002e10: e7f4 b.n 8002dfc <__sfp+0x18>
  7191. 8002e12: 2104 movs r1, #4
  7192. 8002e14: 4638 mov r0, r7
  7193. 8002e16: f7ff ff9f bl 8002d58 <__sfmoreglue>
  7194. 8002e1a: 6030 str r0, [r6, #0]
  7195. 8002e1c: 2800 cmp r0, #0
  7196. 8002e1e: d1f1 bne.n 8002e04 <__sfp+0x20>
  7197. 8002e20: 230c movs r3, #12
  7198. 8002e22: 4604 mov r4, r0
  7199. 8002e24: 603b str r3, [r7, #0]
  7200. 8002e26: 4620 mov r0, r4
  7201. 8002e28: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7202. 8002e2a: f64f 73ff movw r3, #65535 ; 0xffff
  7203. 8002e2e: 81e3 strh r3, [r4, #14]
  7204. 8002e30: 2301 movs r3, #1
  7205. 8002e32: 6665 str r5, [r4, #100] ; 0x64
  7206. 8002e34: 81a3 strh r3, [r4, #12]
  7207. 8002e36: 6025 str r5, [r4, #0]
  7208. 8002e38: 60a5 str r5, [r4, #8]
  7209. 8002e3a: 6065 str r5, [r4, #4]
  7210. 8002e3c: 6125 str r5, [r4, #16]
  7211. 8002e3e: 6165 str r5, [r4, #20]
  7212. 8002e40: 61a5 str r5, [r4, #24]
  7213. 8002e42: 2208 movs r2, #8
  7214. 8002e44: 4629 mov r1, r5
  7215. 8002e46: f104 005c add.w r0, r4, #92 ; 0x5c
  7216. 8002e4a: f7ff fcaf bl 80027ac <memset>
  7217. 8002e4e: 6365 str r5, [r4, #52] ; 0x34
  7218. 8002e50: 63a5 str r5, [r4, #56] ; 0x38
  7219. 8002e52: 64a5 str r5, [r4, #72] ; 0x48
  7220. 8002e54: 64e5 str r5, [r4, #76] ; 0x4c
  7221. 8002e56: e7e6 b.n 8002e26 <__sfp+0x42>
  7222. 8002e58: 080038c8 .word 0x080038c8
  7223. 08002e5c <_fwalk_reent>:
  7224. 8002e5c: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  7225. 8002e60: 4680 mov r8, r0
  7226. 8002e62: 4689 mov r9, r1
  7227. 8002e64: 2600 movs r6, #0
  7228. 8002e66: f100 0448 add.w r4, r0, #72 ; 0x48
  7229. 8002e6a: b914 cbnz r4, 8002e72 <_fwalk_reent+0x16>
  7230. 8002e6c: 4630 mov r0, r6
  7231. 8002e6e: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  7232. 8002e72: 68a5 ldr r5, [r4, #8]
  7233. 8002e74: 6867 ldr r7, [r4, #4]
  7234. 8002e76: 3f01 subs r7, #1
  7235. 8002e78: d501 bpl.n 8002e7e <_fwalk_reent+0x22>
  7236. 8002e7a: 6824 ldr r4, [r4, #0]
  7237. 8002e7c: e7f5 b.n 8002e6a <_fwalk_reent+0xe>
  7238. 8002e7e: 89ab ldrh r3, [r5, #12]
  7239. 8002e80: 2b01 cmp r3, #1
  7240. 8002e82: d907 bls.n 8002e94 <_fwalk_reent+0x38>
  7241. 8002e84: f9b5 300e ldrsh.w r3, [r5, #14]
  7242. 8002e88: 3301 adds r3, #1
  7243. 8002e8a: d003 beq.n 8002e94 <_fwalk_reent+0x38>
  7244. 8002e8c: 4629 mov r1, r5
  7245. 8002e8e: 4640 mov r0, r8
  7246. 8002e90: 47c8 blx r9
  7247. 8002e92: 4306 orrs r6, r0
  7248. 8002e94: 3568 adds r5, #104 ; 0x68
  7249. 8002e96: e7ee b.n 8002e76 <_fwalk_reent+0x1a>
  7250. 08002e98 <__swhatbuf_r>:
  7251. 8002e98: b570 push {r4, r5, r6, lr}
  7252. 8002e9a: 460e mov r6, r1
  7253. 8002e9c: f9b1 100e ldrsh.w r1, [r1, #14]
  7254. 8002ea0: b090 sub sp, #64 ; 0x40
  7255. 8002ea2: 2900 cmp r1, #0
  7256. 8002ea4: 4614 mov r4, r2
  7257. 8002ea6: 461d mov r5, r3
  7258. 8002ea8: da07 bge.n 8002eba <__swhatbuf_r+0x22>
  7259. 8002eaa: 2300 movs r3, #0
  7260. 8002eac: 602b str r3, [r5, #0]
  7261. 8002eae: 89b3 ldrh r3, [r6, #12]
  7262. 8002eb0: 061a lsls r2, r3, #24
  7263. 8002eb2: d410 bmi.n 8002ed6 <__swhatbuf_r+0x3e>
  7264. 8002eb4: f44f 6380 mov.w r3, #1024 ; 0x400
  7265. 8002eb8: e00e b.n 8002ed8 <__swhatbuf_r+0x40>
  7266. 8002eba: aa01 add r2, sp, #4
  7267. 8002ebc: f000 fc4e bl 800375c <_fstat_r>
  7268. 8002ec0: 2800 cmp r0, #0
  7269. 8002ec2: dbf2 blt.n 8002eaa <__swhatbuf_r+0x12>
  7270. 8002ec4: 9a02 ldr r2, [sp, #8]
  7271. 8002ec6: f402 4270 and.w r2, r2, #61440 ; 0xf000
  7272. 8002eca: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  7273. 8002ece: 425a negs r2, r3
  7274. 8002ed0: 415a adcs r2, r3
  7275. 8002ed2: 602a str r2, [r5, #0]
  7276. 8002ed4: e7ee b.n 8002eb4 <__swhatbuf_r+0x1c>
  7277. 8002ed6: 2340 movs r3, #64 ; 0x40
  7278. 8002ed8: 2000 movs r0, #0
  7279. 8002eda: 6023 str r3, [r4, #0]
  7280. 8002edc: b010 add sp, #64 ; 0x40
  7281. 8002ede: bd70 pop {r4, r5, r6, pc}
  7282. 08002ee0 <__smakebuf_r>:
  7283. 8002ee0: 898b ldrh r3, [r1, #12]
  7284. 8002ee2: b573 push {r0, r1, r4, r5, r6, lr}
  7285. 8002ee4: 079d lsls r5, r3, #30
  7286. 8002ee6: 4606 mov r6, r0
  7287. 8002ee8: 460c mov r4, r1
  7288. 8002eea: d507 bpl.n 8002efc <__smakebuf_r+0x1c>
  7289. 8002eec: f104 0347 add.w r3, r4, #71 ; 0x47
  7290. 8002ef0: 6023 str r3, [r4, #0]
  7291. 8002ef2: 6123 str r3, [r4, #16]
  7292. 8002ef4: 2301 movs r3, #1
  7293. 8002ef6: 6163 str r3, [r4, #20]
  7294. 8002ef8: b002 add sp, #8
  7295. 8002efa: bd70 pop {r4, r5, r6, pc}
  7296. 8002efc: ab01 add r3, sp, #4
  7297. 8002efe: 466a mov r2, sp
  7298. 8002f00: f7ff ffca bl 8002e98 <__swhatbuf_r>
  7299. 8002f04: 9900 ldr r1, [sp, #0]
  7300. 8002f06: 4605 mov r5, r0
  7301. 8002f08: 4630 mov r0, r6
  7302. 8002f0a: f000 f87d bl 8003008 <_malloc_r>
  7303. 8002f0e: b948 cbnz r0, 8002f24 <__smakebuf_r+0x44>
  7304. 8002f10: f9b4 300c ldrsh.w r3, [r4, #12]
  7305. 8002f14: 059a lsls r2, r3, #22
  7306. 8002f16: d4ef bmi.n 8002ef8 <__smakebuf_r+0x18>
  7307. 8002f18: f023 0303 bic.w r3, r3, #3
  7308. 8002f1c: f043 0302 orr.w r3, r3, #2
  7309. 8002f20: 81a3 strh r3, [r4, #12]
  7310. 8002f22: e7e3 b.n 8002eec <__smakebuf_r+0xc>
  7311. 8002f24: 4b0d ldr r3, [pc, #52] ; (8002f5c <__smakebuf_r+0x7c>)
  7312. 8002f26: 62b3 str r3, [r6, #40] ; 0x28
  7313. 8002f28: 89a3 ldrh r3, [r4, #12]
  7314. 8002f2a: 6020 str r0, [r4, #0]
  7315. 8002f2c: f043 0380 orr.w r3, r3, #128 ; 0x80
  7316. 8002f30: 81a3 strh r3, [r4, #12]
  7317. 8002f32: 9b00 ldr r3, [sp, #0]
  7318. 8002f34: 6120 str r0, [r4, #16]
  7319. 8002f36: 6163 str r3, [r4, #20]
  7320. 8002f38: 9b01 ldr r3, [sp, #4]
  7321. 8002f3a: b15b cbz r3, 8002f54 <__smakebuf_r+0x74>
  7322. 8002f3c: f9b4 100e ldrsh.w r1, [r4, #14]
  7323. 8002f40: 4630 mov r0, r6
  7324. 8002f42: f000 fc1d bl 8003780 <_isatty_r>
  7325. 8002f46: b128 cbz r0, 8002f54 <__smakebuf_r+0x74>
  7326. 8002f48: 89a3 ldrh r3, [r4, #12]
  7327. 8002f4a: f023 0303 bic.w r3, r3, #3
  7328. 8002f4e: f043 0301 orr.w r3, r3, #1
  7329. 8002f52: 81a3 strh r3, [r4, #12]
  7330. 8002f54: 89a3 ldrh r3, [r4, #12]
  7331. 8002f56: 431d orrs r5, r3
  7332. 8002f58: 81a5 strh r5, [r4, #12]
  7333. 8002f5a: e7cd b.n 8002ef8 <__smakebuf_r+0x18>
  7334. 8002f5c: 08002d05 .word 0x08002d05
  7335. 08002f60 <malloc>:
  7336. 8002f60: 4b02 ldr r3, [pc, #8] ; (8002f6c <malloc+0xc>)
  7337. 8002f62: 4601 mov r1, r0
  7338. 8002f64: 6818 ldr r0, [r3, #0]
  7339. 8002f66: f000 b84f b.w 8003008 <_malloc_r>
  7340. 8002f6a: bf00 nop
  7341. 8002f6c: 2000021c .word 0x2000021c
  7342. 08002f70 <_free_r>:
  7343. 8002f70: b538 push {r3, r4, r5, lr}
  7344. 8002f72: 4605 mov r5, r0
  7345. 8002f74: 2900 cmp r1, #0
  7346. 8002f76: d043 beq.n 8003000 <_free_r+0x90>
  7347. 8002f78: f851 3c04 ldr.w r3, [r1, #-4]
  7348. 8002f7c: 1f0c subs r4, r1, #4
  7349. 8002f7e: 2b00 cmp r3, #0
  7350. 8002f80: bfb8 it lt
  7351. 8002f82: 18e4 addlt r4, r4, r3
  7352. 8002f84: f000 fc2c bl 80037e0 <__malloc_lock>
  7353. 8002f88: 4a1e ldr r2, [pc, #120] ; (8003004 <_free_r+0x94>)
  7354. 8002f8a: 6813 ldr r3, [r2, #0]
  7355. 8002f8c: 4610 mov r0, r2
  7356. 8002f8e: b933 cbnz r3, 8002f9e <_free_r+0x2e>
  7357. 8002f90: 6063 str r3, [r4, #4]
  7358. 8002f92: 6014 str r4, [r2, #0]
  7359. 8002f94: 4628 mov r0, r5
  7360. 8002f96: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  7361. 8002f9a: f000 bc22 b.w 80037e2 <__malloc_unlock>
  7362. 8002f9e: 42a3 cmp r3, r4
  7363. 8002fa0: d90b bls.n 8002fba <_free_r+0x4a>
  7364. 8002fa2: 6821 ldr r1, [r4, #0]
  7365. 8002fa4: 1862 adds r2, r4, r1
  7366. 8002fa6: 4293 cmp r3, r2
  7367. 8002fa8: bf01 itttt eq
  7368. 8002faa: 681a ldreq r2, [r3, #0]
  7369. 8002fac: 685b ldreq r3, [r3, #4]
  7370. 8002fae: 1852 addeq r2, r2, r1
  7371. 8002fb0: 6022 streq r2, [r4, #0]
  7372. 8002fb2: 6063 str r3, [r4, #4]
  7373. 8002fb4: 6004 str r4, [r0, #0]
  7374. 8002fb6: e7ed b.n 8002f94 <_free_r+0x24>
  7375. 8002fb8: 4613 mov r3, r2
  7376. 8002fba: 685a ldr r2, [r3, #4]
  7377. 8002fbc: b10a cbz r2, 8002fc2 <_free_r+0x52>
  7378. 8002fbe: 42a2 cmp r2, r4
  7379. 8002fc0: d9fa bls.n 8002fb8 <_free_r+0x48>
  7380. 8002fc2: 6819 ldr r1, [r3, #0]
  7381. 8002fc4: 1858 adds r0, r3, r1
  7382. 8002fc6: 42a0 cmp r0, r4
  7383. 8002fc8: d10b bne.n 8002fe2 <_free_r+0x72>
  7384. 8002fca: 6820 ldr r0, [r4, #0]
  7385. 8002fcc: 4401 add r1, r0
  7386. 8002fce: 1858 adds r0, r3, r1
  7387. 8002fd0: 4282 cmp r2, r0
  7388. 8002fd2: 6019 str r1, [r3, #0]
  7389. 8002fd4: d1de bne.n 8002f94 <_free_r+0x24>
  7390. 8002fd6: 6810 ldr r0, [r2, #0]
  7391. 8002fd8: 6852 ldr r2, [r2, #4]
  7392. 8002fda: 4401 add r1, r0
  7393. 8002fdc: 6019 str r1, [r3, #0]
  7394. 8002fde: 605a str r2, [r3, #4]
  7395. 8002fe0: e7d8 b.n 8002f94 <_free_r+0x24>
  7396. 8002fe2: d902 bls.n 8002fea <_free_r+0x7a>
  7397. 8002fe4: 230c movs r3, #12
  7398. 8002fe6: 602b str r3, [r5, #0]
  7399. 8002fe8: e7d4 b.n 8002f94 <_free_r+0x24>
  7400. 8002fea: 6820 ldr r0, [r4, #0]
  7401. 8002fec: 1821 adds r1, r4, r0
  7402. 8002fee: 428a cmp r2, r1
  7403. 8002ff0: bf01 itttt eq
  7404. 8002ff2: 6811 ldreq r1, [r2, #0]
  7405. 8002ff4: 6852 ldreq r2, [r2, #4]
  7406. 8002ff6: 1809 addeq r1, r1, r0
  7407. 8002ff8: 6021 streq r1, [r4, #0]
  7408. 8002ffa: 6062 str r2, [r4, #4]
  7409. 8002ffc: 605c str r4, [r3, #4]
  7410. 8002ffe: e7c9 b.n 8002f94 <_free_r+0x24>
  7411. 8003000: bd38 pop {r3, r4, r5, pc}
  7412. 8003002: bf00 nop
  7413. 8003004: 200002e8 .word 0x200002e8
  7414. 08003008 <_malloc_r>:
  7415. 8003008: b570 push {r4, r5, r6, lr}
  7416. 800300a: 1ccd adds r5, r1, #3
  7417. 800300c: f025 0503 bic.w r5, r5, #3
  7418. 8003010: 3508 adds r5, #8
  7419. 8003012: 2d0c cmp r5, #12
  7420. 8003014: bf38 it cc
  7421. 8003016: 250c movcc r5, #12
  7422. 8003018: 2d00 cmp r5, #0
  7423. 800301a: 4606 mov r6, r0
  7424. 800301c: db01 blt.n 8003022 <_malloc_r+0x1a>
  7425. 800301e: 42a9 cmp r1, r5
  7426. 8003020: d903 bls.n 800302a <_malloc_r+0x22>
  7427. 8003022: 230c movs r3, #12
  7428. 8003024: 6033 str r3, [r6, #0]
  7429. 8003026: 2000 movs r0, #0
  7430. 8003028: bd70 pop {r4, r5, r6, pc}
  7431. 800302a: f000 fbd9 bl 80037e0 <__malloc_lock>
  7432. 800302e: 4a23 ldr r2, [pc, #140] ; (80030bc <_malloc_r+0xb4>)
  7433. 8003030: 6814 ldr r4, [r2, #0]
  7434. 8003032: 4621 mov r1, r4
  7435. 8003034: b991 cbnz r1, 800305c <_malloc_r+0x54>
  7436. 8003036: 4c22 ldr r4, [pc, #136] ; (80030c0 <_malloc_r+0xb8>)
  7437. 8003038: 6823 ldr r3, [r4, #0]
  7438. 800303a: b91b cbnz r3, 8003044 <_malloc_r+0x3c>
  7439. 800303c: 4630 mov r0, r6
  7440. 800303e: f000 fb17 bl 8003670 <_sbrk_r>
  7441. 8003042: 6020 str r0, [r4, #0]
  7442. 8003044: 4629 mov r1, r5
  7443. 8003046: 4630 mov r0, r6
  7444. 8003048: f000 fb12 bl 8003670 <_sbrk_r>
  7445. 800304c: 1c43 adds r3, r0, #1
  7446. 800304e: d126 bne.n 800309e <_malloc_r+0x96>
  7447. 8003050: 230c movs r3, #12
  7448. 8003052: 4630 mov r0, r6
  7449. 8003054: 6033 str r3, [r6, #0]
  7450. 8003056: f000 fbc4 bl 80037e2 <__malloc_unlock>
  7451. 800305a: e7e4 b.n 8003026 <_malloc_r+0x1e>
  7452. 800305c: 680b ldr r3, [r1, #0]
  7453. 800305e: 1b5b subs r3, r3, r5
  7454. 8003060: d41a bmi.n 8003098 <_malloc_r+0x90>
  7455. 8003062: 2b0b cmp r3, #11
  7456. 8003064: d90f bls.n 8003086 <_malloc_r+0x7e>
  7457. 8003066: 600b str r3, [r1, #0]
  7458. 8003068: 18cc adds r4, r1, r3
  7459. 800306a: 50cd str r5, [r1, r3]
  7460. 800306c: 4630 mov r0, r6
  7461. 800306e: f000 fbb8 bl 80037e2 <__malloc_unlock>
  7462. 8003072: f104 000b add.w r0, r4, #11
  7463. 8003076: 1d23 adds r3, r4, #4
  7464. 8003078: f020 0007 bic.w r0, r0, #7
  7465. 800307c: 1ac3 subs r3, r0, r3
  7466. 800307e: d01b beq.n 80030b8 <_malloc_r+0xb0>
  7467. 8003080: 425a negs r2, r3
  7468. 8003082: 50e2 str r2, [r4, r3]
  7469. 8003084: bd70 pop {r4, r5, r6, pc}
  7470. 8003086: 428c cmp r4, r1
  7471. 8003088: bf0b itete eq
  7472. 800308a: 6863 ldreq r3, [r4, #4]
  7473. 800308c: 684b ldrne r3, [r1, #4]
  7474. 800308e: 6013 streq r3, [r2, #0]
  7475. 8003090: 6063 strne r3, [r4, #4]
  7476. 8003092: bf18 it ne
  7477. 8003094: 460c movne r4, r1
  7478. 8003096: e7e9 b.n 800306c <_malloc_r+0x64>
  7479. 8003098: 460c mov r4, r1
  7480. 800309a: 6849 ldr r1, [r1, #4]
  7481. 800309c: e7ca b.n 8003034 <_malloc_r+0x2c>
  7482. 800309e: 1cc4 adds r4, r0, #3
  7483. 80030a0: f024 0403 bic.w r4, r4, #3
  7484. 80030a4: 42a0 cmp r0, r4
  7485. 80030a6: d005 beq.n 80030b4 <_malloc_r+0xac>
  7486. 80030a8: 1a21 subs r1, r4, r0
  7487. 80030aa: 4630 mov r0, r6
  7488. 80030ac: f000 fae0 bl 8003670 <_sbrk_r>
  7489. 80030b0: 3001 adds r0, #1
  7490. 80030b2: d0cd beq.n 8003050 <_malloc_r+0x48>
  7491. 80030b4: 6025 str r5, [r4, #0]
  7492. 80030b6: e7d9 b.n 800306c <_malloc_r+0x64>
  7493. 80030b8: bd70 pop {r4, r5, r6, pc}
  7494. 80030ba: bf00 nop
  7495. 80030bc: 200002e8 .word 0x200002e8
  7496. 80030c0: 200002ec .word 0x200002ec
  7497. 080030c4 <__sfputc_r>:
  7498. 80030c4: 6893 ldr r3, [r2, #8]
  7499. 80030c6: b410 push {r4}
  7500. 80030c8: 3b01 subs r3, #1
  7501. 80030ca: 2b00 cmp r3, #0
  7502. 80030cc: 6093 str r3, [r2, #8]
  7503. 80030ce: da08 bge.n 80030e2 <__sfputc_r+0x1e>
  7504. 80030d0: 6994 ldr r4, [r2, #24]
  7505. 80030d2: 42a3 cmp r3, r4
  7506. 80030d4: db02 blt.n 80030dc <__sfputc_r+0x18>
  7507. 80030d6: b2cb uxtb r3, r1
  7508. 80030d8: 2b0a cmp r3, #10
  7509. 80030da: d102 bne.n 80030e2 <__sfputc_r+0x1e>
  7510. 80030dc: bc10 pop {r4}
  7511. 80030de: f7ff bc9f b.w 8002a20 <__swbuf_r>
  7512. 80030e2: 6813 ldr r3, [r2, #0]
  7513. 80030e4: 1c58 adds r0, r3, #1
  7514. 80030e6: 6010 str r0, [r2, #0]
  7515. 80030e8: 7019 strb r1, [r3, #0]
  7516. 80030ea: b2c8 uxtb r0, r1
  7517. 80030ec: bc10 pop {r4}
  7518. 80030ee: 4770 bx lr
  7519. 080030f0 <__sfputs_r>:
  7520. 80030f0: b5f8 push {r3, r4, r5, r6, r7, lr}
  7521. 80030f2: 4606 mov r6, r0
  7522. 80030f4: 460f mov r7, r1
  7523. 80030f6: 4614 mov r4, r2
  7524. 80030f8: 18d5 adds r5, r2, r3
  7525. 80030fa: 42ac cmp r4, r5
  7526. 80030fc: d101 bne.n 8003102 <__sfputs_r+0x12>
  7527. 80030fe: 2000 movs r0, #0
  7528. 8003100: e007 b.n 8003112 <__sfputs_r+0x22>
  7529. 8003102: 463a mov r2, r7
  7530. 8003104: f814 1b01 ldrb.w r1, [r4], #1
  7531. 8003108: 4630 mov r0, r6
  7532. 800310a: f7ff ffdb bl 80030c4 <__sfputc_r>
  7533. 800310e: 1c43 adds r3, r0, #1
  7534. 8003110: d1f3 bne.n 80030fa <__sfputs_r+0xa>
  7535. 8003112: bdf8 pop {r3, r4, r5, r6, r7, pc}
  7536. 08003114 <_vfiprintf_r>:
  7537. 8003114: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  7538. 8003118: b09d sub sp, #116 ; 0x74
  7539. 800311a: 460c mov r4, r1
  7540. 800311c: 4617 mov r7, r2
  7541. 800311e: 9303 str r3, [sp, #12]
  7542. 8003120: 4606 mov r6, r0
  7543. 8003122: b118 cbz r0, 800312c <_vfiprintf_r+0x18>
  7544. 8003124: 6983 ldr r3, [r0, #24]
  7545. 8003126: b90b cbnz r3, 800312c <_vfiprintf_r+0x18>
  7546. 8003128: f7ff fe2c bl 8002d84 <__sinit>
  7547. 800312c: 4b7c ldr r3, [pc, #496] ; (8003320 <_vfiprintf_r+0x20c>)
  7548. 800312e: 429c cmp r4, r3
  7549. 8003130: d157 bne.n 80031e2 <_vfiprintf_r+0xce>
  7550. 8003132: 6874 ldr r4, [r6, #4]
  7551. 8003134: 89a3 ldrh r3, [r4, #12]
  7552. 8003136: 0718 lsls r0, r3, #28
  7553. 8003138: d55d bpl.n 80031f6 <_vfiprintf_r+0xe2>
  7554. 800313a: 6923 ldr r3, [r4, #16]
  7555. 800313c: 2b00 cmp r3, #0
  7556. 800313e: d05a beq.n 80031f6 <_vfiprintf_r+0xe2>
  7557. 8003140: 2300 movs r3, #0
  7558. 8003142: 9309 str r3, [sp, #36] ; 0x24
  7559. 8003144: 2320 movs r3, #32
  7560. 8003146: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  7561. 800314a: 2330 movs r3, #48 ; 0x30
  7562. 800314c: f04f 0b01 mov.w fp, #1
  7563. 8003150: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  7564. 8003154: 46b8 mov r8, r7
  7565. 8003156: 4645 mov r5, r8
  7566. 8003158: f815 3b01 ldrb.w r3, [r5], #1
  7567. 800315c: 2b00 cmp r3, #0
  7568. 800315e: d155 bne.n 800320c <_vfiprintf_r+0xf8>
  7569. 8003160: ebb8 0a07 subs.w sl, r8, r7
  7570. 8003164: d00b beq.n 800317e <_vfiprintf_r+0x6a>
  7571. 8003166: 4653 mov r3, sl
  7572. 8003168: 463a mov r2, r7
  7573. 800316a: 4621 mov r1, r4
  7574. 800316c: 4630 mov r0, r6
  7575. 800316e: f7ff ffbf bl 80030f0 <__sfputs_r>
  7576. 8003172: 3001 adds r0, #1
  7577. 8003174: f000 80c4 beq.w 8003300 <_vfiprintf_r+0x1ec>
  7578. 8003178: 9b09 ldr r3, [sp, #36] ; 0x24
  7579. 800317a: 4453 add r3, sl
  7580. 800317c: 9309 str r3, [sp, #36] ; 0x24
  7581. 800317e: f898 3000 ldrb.w r3, [r8]
  7582. 8003182: 2b00 cmp r3, #0
  7583. 8003184: f000 80bc beq.w 8003300 <_vfiprintf_r+0x1ec>
  7584. 8003188: 2300 movs r3, #0
  7585. 800318a: f04f 32ff mov.w r2, #4294967295
  7586. 800318e: 9304 str r3, [sp, #16]
  7587. 8003190: 9307 str r3, [sp, #28]
  7588. 8003192: 9205 str r2, [sp, #20]
  7589. 8003194: 9306 str r3, [sp, #24]
  7590. 8003196: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  7591. 800319a: 931a str r3, [sp, #104] ; 0x68
  7592. 800319c: 2205 movs r2, #5
  7593. 800319e: 7829 ldrb r1, [r5, #0]
  7594. 80031a0: 4860 ldr r0, [pc, #384] ; (8003324 <_vfiprintf_r+0x210>)
  7595. 80031a2: f000 fb0f bl 80037c4 <memchr>
  7596. 80031a6: f105 0801 add.w r8, r5, #1
  7597. 80031aa: 9b04 ldr r3, [sp, #16]
  7598. 80031ac: 2800 cmp r0, #0
  7599. 80031ae: d131 bne.n 8003214 <_vfiprintf_r+0x100>
  7600. 80031b0: 06d9 lsls r1, r3, #27
  7601. 80031b2: bf44 itt mi
  7602. 80031b4: 2220 movmi r2, #32
  7603. 80031b6: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7604. 80031ba: 071a lsls r2, r3, #28
  7605. 80031bc: bf44 itt mi
  7606. 80031be: 222b movmi r2, #43 ; 0x2b
  7607. 80031c0: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  7608. 80031c4: 782a ldrb r2, [r5, #0]
  7609. 80031c6: 2a2a cmp r2, #42 ; 0x2a
  7610. 80031c8: d02c beq.n 8003224 <_vfiprintf_r+0x110>
  7611. 80031ca: 2100 movs r1, #0
  7612. 80031cc: 200a movs r0, #10
  7613. 80031ce: 9a07 ldr r2, [sp, #28]
  7614. 80031d0: 46a8 mov r8, r5
  7615. 80031d2: f898 3000 ldrb.w r3, [r8]
  7616. 80031d6: 3501 adds r5, #1
  7617. 80031d8: 3b30 subs r3, #48 ; 0x30
  7618. 80031da: 2b09 cmp r3, #9
  7619. 80031dc: d96d bls.n 80032ba <_vfiprintf_r+0x1a6>
  7620. 80031de: b371 cbz r1, 800323e <_vfiprintf_r+0x12a>
  7621. 80031e0: e026 b.n 8003230 <_vfiprintf_r+0x11c>
  7622. 80031e2: 4b51 ldr r3, [pc, #324] ; (8003328 <_vfiprintf_r+0x214>)
  7623. 80031e4: 429c cmp r4, r3
  7624. 80031e6: d101 bne.n 80031ec <_vfiprintf_r+0xd8>
  7625. 80031e8: 68b4 ldr r4, [r6, #8]
  7626. 80031ea: e7a3 b.n 8003134 <_vfiprintf_r+0x20>
  7627. 80031ec: 4b4f ldr r3, [pc, #316] ; (800332c <_vfiprintf_r+0x218>)
  7628. 80031ee: 429c cmp r4, r3
  7629. 80031f0: bf08 it eq
  7630. 80031f2: 68f4 ldreq r4, [r6, #12]
  7631. 80031f4: e79e b.n 8003134 <_vfiprintf_r+0x20>
  7632. 80031f6: 4621 mov r1, r4
  7633. 80031f8: 4630 mov r0, r6
  7634. 80031fa: f7ff fc63 bl 8002ac4 <__swsetup_r>
  7635. 80031fe: 2800 cmp r0, #0
  7636. 8003200: d09e beq.n 8003140 <_vfiprintf_r+0x2c>
  7637. 8003202: f04f 30ff mov.w r0, #4294967295
  7638. 8003206: b01d add sp, #116 ; 0x74
  7639. 8003208: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  7640. 800320c: 2b25 cmp r3, #37 ; 0x25
  7641. 800320e: d0a7 beq.n 8003160 <_vfiprintf_r+0x4c>
  7642. 8003210: 46a8 mov r8, r5
  7643. 8003212: e7a0 b.n 8003156 <_vfiprintf_r+0x42>
  7644. 8003214: 4a43 ldr r2, [pc, #268] ; (8003324 <_vfiprintf_r+0x210>)
  7645. 8003216: 4645 mov r5, r8
  7646. 8003218: 1a80 subs r0, r0, r2
  7647. 800321a: fa0b f000 lsl.w r0, fp, r0
  7648. 800321e: 4318 orrs r0, r3
  7649. 8003220: 9004 str r0, [sp, #16]
  7650. 8003222: e7bb b.n 800319c <_vfiprintf_r+0x88>
  7651. 8003224: 9a03 ldr r2, [sp, #12]
  7652. 8003226: 1d11 adds r1, r2, #4
  7653. 8003228: 6812 ldr r2, [r2, #0]
  7654. 800322a: 9103 str r1, [sp, #12]
  7655. 800322c: 2a00 cmp r2, #0
  7656. 800322e: db01 blt.n 8003234 <_vfiprintf_r+0x120>
  7657. 8003230: 9207 str r2, [sp, #28]
  7658. 8003232: e004 b.n 800323e <_vfiprintf_r+0x12a>
  7659. 8003234: 4252 negs r2, r2
  7660. 8003236: f043 0302 orr.w r3, r3, #2
  7661. 800323a: 9207 str r2, [sp, #28]
  7662. 800323c: 9304 str r3, [sp, #16]
  7663. 800323e: f898 3000 ldrb.w r3, [r8]
  7664. 8003242: 2b2e cmp r3, #46 ; 0x2e
  7665. 8003244: d110 bne.n 8003268 <_vfiprintf_r+0x154>
  7666. 8003246: f898 3001 ldrb.w r3, [r8, #1]
  7667. 800324a: f108 0101 add.w r1, r8, #1
  7668. 800324e: 2b2a cmp r3, #42 ; 0x2a
  7669. 8003250: d137 bne.n 80032c2 <_vfiprintf_r+0x1ae>
  7670. 8003252: 9b03 ldr r3, [sp, #12]
  7671. 8003254: f108 0802 add.w r8, r8, #2
  7672. 8003258: 1d1a adds r2, r3, #4
  7673. 800325a: 681b ldr r3, [r3, #0]
  7674. 800325c: 9203 str r2, [sp, #12]
  7675. 800325e: 2b00 cmp r3, #0
  7676. 8003260: bfb8 it lt
  7677. 8003262: f04f 33ff movlt.w r3, #4294967295
  7678. 8003266: 9305 str r3, [sp, #20]
  7679. 8003268: 4d31 ldr r5, [pc, #196] ; (8003330 <_vfiprintf_r+0x21c>)
  7680. 800326a: 2203 movs r2, #3
  7681. 800326c: f898 1000 ldrb.w r1, [r8]
  7682. 8003270: 4628 mov r0, r5
  7683. 8003272: f000 faa7 bl 80037c4 <memchr>
  7684. 8003276: b140 cbz r0, 800328a <_vfiprintf_r+0x176>
  7685. 8003278: 2340 movs r3, #64 ; 0x40
  7686. 800327a: 1b40 subs r0, r0, r5
  7687. 800327c: fa03 f000 lsl.w r0, r3, r0
  7688. 8003280: 9b04 ldr r3, [sp, #16]
  7689. 8003282: f108 0801 add.w r8, r8, #1
  7690. 8003286: 4303 orrs r3, r0
  7691. 8003288: 9304 str r3, [sp, #16]
  7692. 800328a: f898 1000 ldrb.w r1, [r8]
  7693. 800328e: 2206 movs r2, #6
  7694. 8003290: 4828 ldr r0, [pc, #160] ; (8003334 <_vfiprintf_r+0x220>)
  7695. 8003292: f108 0701 add.w r7, r8, #1
  7696. 8003296: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  7697. 800329a: f000 fa93 bl 80037c4 <memchr>
  7698. 800329e: 2800 cmp r0, #0
  7699. 80032a0: d034 beq.n 800330c <_vfiprintf_r+0x1f8>
  7700. 80032a2: 4b25 ldr r3, [pc, #148] ; (8003338 <_vfiprintf_r+0x224>)
  7701. 80032a4: bb03 cbnz r3, 80032e8 <_vfiprintf_r+0x1d4>
  7702. 80032a6: 9b03 ldr r3, [sp, #12]
  7703. 80032a8: 3307 adds r3, #7
  7704. 80032aa: f023 0307 bic.w r3, r3, #7
  7705. 80032ae: 3308 adds r3, #8
  7706. 80032b0: 9303 str r3, [sp, #12]
  7707. 80032b2: 9b09 ldr r3, [sp, #36] ; 0x24
  7708. 80032b4: 444b add r3, r9
  7709. 80032b6: 9309 str r3, [sp, #36] ; 0x24
  7710. 80032b8: e74c b.n 8003154 <_vfiprintf_r+0x40>
  7711. 80032ba: fb00 3202 mla r2, r0, r2, r3
  7712. 80032be: 2101 movs r1, #1
  7713. 80032c0: e786 b.n 80031d0 <_vfiprintf_r+0xbc>
  7714. 80032c2: 2300 movs r3, #0
  7715. 80032c4: 250a movs r5, #10
  7716. 80032c6: 4618 mov r0, r3
  7717. 80032c8: 9305 str r3, [sp, #20]
  7718. 80032ca: 4688 mov r8, r1
  7719. 80032cc: f898 2000 ldrb.w r2, [r8]
  7720. 80032d0: 3101 adds r1, #1
  7721. 80032d2: 3a30 subs r2, #48 ; 0x30
  7722. 80032d4: 2a09 cmp r2, #9
  7723. 80032d6: d903 bls.n 80032e0 <_vfiprintf_r+0x1cc>
  7724. 80032d8: 2b00 cmp r3, #0
  7725. 80032da: d0c5 beq.n 8003268 <_vfiprintf_r+0x154>
  7726. 80032dc: 9005 str r0, [sp, #20]
  7727. 80032de: e7c3 b.n 8003268 <_vfiprintf_r+0x154>
  7728. 80032e0: fb05 2000 mla r0, r5, r0, r2
  7729. 80032e4: 2301 movs r3, #1
  7730. 80032e6: e7f0 b.n 80032ca <_vfiprintf_r+0x1b6>
  7731. 80032e8: ab03 add r3, sp, #12
  7732. 80032ea: 9300 str r3, [sp, #0]
  7733. 80032ec: 4622 mov r2, r4
  7734. 80032ee: 4b13 ldr r3, [pc, #76] ; (800333c <_vfiprintf_r+0x228>)
  7735. 80032f0: a904 add r1, sp, #16
  7736. 80032f2: 4630 mov r0, r6
  7737. 80032f4: f3af 8000 nop.w
  7738. 80032f8: f1b0 3fff cmp.w r0, #4294967295
  7739. 80032fc: 4681 mov r9, r0
  7740. 80032fe: d1d8 bne.n 80032b2 <_vfiprintf_r+0x19e>
  7741. 8003300: 89a3 ldrh r3, [r4, #12]
  7742. 8003302: 065b lsls r3, r3, #25
  7743. 8003304: f53f af7d bmi.w 8003202 <_vfiprintf_r+0xee>
  7744. 8003308: 9809 ldr r0, [sp, #36] ; 0x24
  7745. 800330a: e77c b.n 8003206 <_vfiprintf_r+0xf2>
  7746. 800330c: ab03 add r3, sp, #12
  7747. 800330e: 9300 str r3, [sp, #0]
  7748. 8003310: 4622 mov r2, r4
  7749. 8003312: 4b0a ldr r3, [pc, #40] ; (800333c <_vfiprintf_r+0x228>)
  7750. 8003314: a904 add r1, sp, #16
  7751. 8003316: 4630 mov r0, r6
  7752. 8003318: f000 f88a bl 8003430 <_printf_i>
  7753. 800331c: e7ec b.n 80032f8 <_vfiprintf_r+0x1e4>
  7754. 800331e: bf00 nop
  7755. 8003320: 080038ec .word 0x080038ec
  7756. 8003324: 0800392c .word 0x0800392c
  7757. 8003328: 0800390c .word 0x0800390c
  7758. 800332c: 080038cc .word 0x080038cc
  7759. 8003330: 08003932 .word 0x08003932
  7760. 8003334: 08003936 .word 0x08003936
  7761. 8003338: 00000000 .word 0x00000000
  7762. 800333c: 080030f1 .word 0x080030f1
  7763. 08003340 <_printf_common>:
  7764. 8003340: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  7765. 8003344: 4691 mov r9, r2
  7766. 8003346: 461f mov r7, r3
  7767. 8003348: 688a ldr r2, [r1, #8]
  7768. 800334a: 690b ldr r3, [r1, #16]
  7769. 800334c: 4606 mov r6, r0
  7770. 800334e: 4293 cmp r3, r2
  7771. 8003350: bfb8 it lt
  7772. 8003352: 4613 movlt r3, r2
  7773. 8003354: f8c9 3000 str.w r3, [r9]
  7774. 8003358: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  7775. 800335c: 460c mov r4, r1
  7776. 800335e: f8dd 8020 ldr.w r8, [sp, #32]
  7777. 8003362: b112 cbz r2, 800336a <_printf_common+0x2a>
  7778. 8003364: 3301 adds r3, #1
  7779. 8003366: f8c9 3000 str.w r3, [r9]
  7780. 800336a: 6823 ldr r3, [r4, #0]
  7781. 800336c: 0699 lsls r1, r3, #26
  7782. 800336e: bf42 ittt mi
  7783. 8003370: f8d9 3000 ldrmi.w r3, [r9]
  7784. 8003374: 3302 addmi r3, #2
  7785. 8003376: f8c9 3000 strmi.w r3, [r9]
  7786. 800337a: 6825 ldr r5, [r4, #0]
  7787. 800337c: f015 0506 ands.w r5, r5, #6
  7788. 8003380: d107 bne.n 8003392 <_printf_common+0x52>
  7789. 8003382: f104 0a19 add.w sl, r4, #25
  7790. 8003386: 68e3 ldr r3, [r4, #12]
  7791. 8003388: f8d9 2000 ldr.w r2, [r9]
  7792. 800338c: 1a9b subs r3, r3, r2
  7793. 800338e: 429d cmp r5, r3
  7794. 8003390: db2a blt.n 80033e8 <_printf_common+0xa8>
  7795. 8003392: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  7796. 8003396: 6822 ldr r2, [r4, #0]
  7797. 8003398: 3300 adds r3, #0
  7798. 800339a: bf18 it ne
  7799. 800339c: 2301 movne r3, #1
  7800. 800339e: 0692 lsls r2, r2, #26
  7801. 80033a0: d42f bmi.n 8003402 <_printf_common+0xc2>
  7802. 80033a2: f104 0243 add.w r2, r4, #67 ; 0x43
  7803. 80033a6: 4639 mov r1, r7
  7804. 80033a8: 4630 mov r0, r6
  7805. 80033aa: 47c0 blx r8
  7806. 80033ac: 3001 adds r0, #1
  7807. 80033ae: d022 beq.n 80033f6 <_printf_common+0xb6>
  7808. 80033b0: 6823 ldr r3, [r4, #0]
  7809. 80033b2: 68e5 ldr r5, [r4, #12]
  7810. 80033b4: f003 0306 and.w r3, r3, #6
  7811. 80033b8: 2b04 cmp r3, #4
  7812. 80033ba: bf18 it ne
  7813. 80033bc: 2500 movne r5, #0
  7814. 80033be: f8d9 2000 ldr.w r2, [r9]
  7815. 80033c2: f04f 0900 mov.w r9, #0
  7816. 80033c6: bf08 it eq
  7817. 80033c8: 1aad subeq r5, r5, r2
  7818. 80033ca: 68a3 ldr r3, [r4, #8]
  7819. 80033cc: 6922 ldr r2, [r4, #16]
  7820. 80033ce: bf08 it eq
  7821. 80033d0: ea25 75e5 biceq.w r5, r5, r5, asr #31
  7822. 80033d4: 4293 cmp r3, r2
  7823. 80033d6: bfc4 itt gt
  7824. 80033d8: 1a9b subgt r3, r3, r2
  7825. 80033da: 18ed addgt r5, r5, r3
  7826. 80033dc: 341a adds r4, #26
  7827. 80033de: 454d cmp r5, r9
  7828. 80033e0: d11b bne.n 800341a <_printf_common+0xda>
  7829. 80033e2: 2000 movs r0, #0
  7830. 80033e4: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7831. 80033e8: 2301 movs r3, #1
  7832. 80033ea: 4652 mov r2, sl
  7833. 80033ec: 4639 mov r1, r7
  7834. 80033ee: 4630 mov r0, r6
  7835. 80033f0: 47c0 blx r8
  7836. 80033f2: 3001 adds r0, #1
  7837. 80033f4: d103 bne.n 80033fe <_printf_common+0xbe>
  7838. 80033f6: f04f 30ff mov.w r0, #4294967295
  7839. 80033fa: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  7840. 80033fe: 3501 adds r5, #1
  7841. 8003400: e7c1 b.n 8003386 <_printf_common+0x46>
  7842. 8003402: 2030 movs r0, #48 ; 0x30
  7843. 8003404: 18e1 adds r1, r4, r3
  7844. 8003406: f881 0043 strb.w r0, [r1, #67] ; 0x43
  7845. 800340a: 1c5a adds r2, r3, #1
  7846. 800340c: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  7847. 8003410: 4422 add r2, r4
  7848. 8003412: 3302 adds r3, #2
  7849. 8003414: f882 1043 strb.w r1, [r2, #67] ; 0x43
  7850. 8003418: e7c3 b.n 80033a2 <_printf_common+0x62>
  7851. 800341a: 2301 movs r3, #1
  7852. 800341c: 4622 mov r2, r4
  7853. 800341e: 4639 mov r1, r7
  7854. 8003420: 4630 mov r0, r6
  7855. 8003422: 47c0 blx r8
  7856. 8003424: 3001 adds r0, #1
  7857. 8003426: d0e6 beq.n 80033f6 <_printf_common+0xb6>
  7858. 8003428: f109 0901 add.w r9, r9, #1
  7859. 800342c: e7d7 b.n 80033de <_printf_common+0x9e>
  7860. ...
  7861. 08003430 <_printf_i>:
  7862. 8003430: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  7863. 8003434: 4617 mov r7, r2
  7864. 8003436: 7e0a ldrb r2, [r1, #24]
  7865. 8003438: b085 sub sp, #20
  7866. 800343a: 2a6e cmp r2, #110 ; 0x6e
  7867. 800343c: 4698 mov r8, r3
  7868. 800343e: 4606 mov r6, r0
  7869. 8003440: 460c mov r4, r1
  7870. 8003442: 9b0c ldr r3, [sp, #48] ; 0x30
  7871. 8003444: f101 0e43 add.w lr, r1, #67 ; 0x43
  7872. 8003448: f000 80bc beq.w 80035c4 <_printf_i+0x194>
  7873. 800344c: d81a bhi.n 8003484 <_printf_i+0x54>
  7874. 800344e: 2a63 cmp r2, #99 ; 0x63
  7875. 8003450: d02e beq.n 80034b0 <_printf_i+0x80>
  7876. 8003452: d80a bhi.n 800346a <_printf_i+0x3a>
  7877. 8003454: 2a00 cmp r2, #0
  7878. 8003456: f000 80c8 beq.w 80035ea <_printf_i+0x1ba>
  7879. 800345a: 2a58 cmp r2, #88 ; 0x58
  7880. 800345c: f000 808a beq.w 8003574 <_printf_i+0x144>
  7881. 8003460: f104 0542 add.w r5, r4, #66 ; 0x42
  7882. 8003464: f884 2042 strb.w r2, [r4, #66] ; 0x42
  7883. 8003468: e02a b.n 80034c0 <_printf_i+0x90>
  7884. 800346a: 2a64 cmp r2, #100 ; 0x64
  7885. 800346c: d001 beq.n 8003472 <_printf_i+0x42>
  7886. 800346e: 2a69 cmp r2, #105 ; 0x69
  7887. 8003470: d1f6 bne.n 8003460 <_printf_i+0x30>
  7888. 8003472: 6821 ldr r1, [r4, #0]
  7889. 8003474: 681a ldr r2, [r3, #0]
  7890. 8003476: f011 0f80 tst.w r1, #128 ; 0x80
  7891. 800347a: d023 beq.n 80034c4 <_printf_i+0x94>
  7892. 800347c: 1d11 adds r1, r2, #4
  7893. 800347e: 6019 str r1, [r3, #0]
  7894. 8003480: 6813 ldr r3, [r2, #0]
  7895. 8003482: e027 b.n 80034d4 <_printf_i+0xa4>
  7896. 8003484: 2a73 cmp r2, #115 ; 0x73
  7897. 8003486: f000 80b4 beq.w 80035f2 <_printf_i+0x1c2>
  7898. 800348a: d808 bhi.n 800349e <_printf_i+0x6e>
  7899. 800348c: 2a6f cmp r2, #111 ; 0x6f
  7900. 800348e: d02a beq.n 80034e6 <_printf_i+0xb6>
  7901. 8003490: 2a70 cmp r2, #112 ; 0x70
  7902. 8003492: d1e5 bne.n 8003460 <_printf_i+0x30>
  7903. 8003494: 680a ldr r2, [r1, #0]
  7904. 8003496: f042 0220 orr.w r2, r2, #32
  7905. 800349a: 600a str r2, [r1, #0]
  7906. 800349c: e003 b.n 80034a6 <_printf_i+0x76>
  7907. 800349e: 2a75 cmp r2, #117 ; 0x75
  7908. 80034a0: d021 beq.n 80034e6 <_printf_i+0xb6>
  7909. 80034a2: 2a78 cmp r2, #120 ; 0x78
  7910. 80034a4: d1dc bne.n 8003460 <_printf_i+0x30>
  7911. 80034a6: 2278 movs r2, #120 ; 0x78
  7912. 80034a8: 496f ldr r1, [pc, #444] ; (8003668 <_printf_i+0x238>)
  7913. 80034aa: f884 2045 strb.w r2, [r4, #69] ; 0x45
  7914. 80034ae: e064 b.n 800357a <_printf_i+0x14a>
  7915. 80034b0: 681a ldr r2, [r3, #0]
  7916. 80034b2: f101 0542 add.w r5, r1, #66 ; 0x42
  7917. 80034b6: 1d11 adds r1, r2, #4
  7918. 80034b8: 6019 str r1, [r3, #0]
  7919. 80034ba: 6813 ldr r3, [r2, #0]
  7920. 80034bc: f884 3042 strb.w r3, [r4, #66] ; 0x42
  7921. 80034c0: 2301 movs r3, #1
  7922. 80034c2: e0a3 b.n 800360c <_printf_i+0x1dc>
  7923. 80034c4: f011 0f40 tst.w r1, #64 ; 0x40
  7924. 80034c8: f102 0104 add.w r1, r2, #4
  7925. 80034cc: 6019 str r1, [r3, #0]
  7926. 80034ce: d0d7 beq.n 8003480 <_printf_i+0x50>
  7927. 80034d0: f9b2 3000 ldrsh.w r3, [r2]
  7928. 80034d4: 2b00 cmp r3, #0
  7929. 80034d6: da03 bge.n 80034e0 <_printf_i+0xb0>
  7930. 80034d8: 222d movs r2, #45 ; 0x2d
  7931. 80034da: 425b negs r3, r3
  7932. 80034dc: f884 2043 strb.w r2, [r4, #67] ; 0x43
  7933. 80034e0: 4962 ldr r1, [pc, #392] ; (800366c <_printf_i+0x23c>)
  7934. 80034e2: 220a movs r2, #10
  7935. 80034e4: e017 b.n 8003516 <_printf_i+0xe6>
  7936. 80034e6: 6820 ldr r0, [r4, #0]
  7937. 80034e8: 6819 ldr r1, [r3, #0]
  7938. 80034ea: f010 0f80 tst.w r0, #128 ; 0x80
  7939. 80034ee: d003 beq.n 80034f8 <_printf_i+0xc8>
  7940. 80034f0: 1d08 adds r0, r1, #4
  7941. 80034f2: 6018 str r0, [r3, #0]
  7942. 80034f4: 680b ldr r3, [r1, #0]
  7943. 80034f6: e006 b.n 8003506 <_printf_i+0xd6>
  7944. 80034f8: f010 0f40 tst.w r0, #64 ; 0x40
  7945. 80034fc: f101 0004 add.w r0, r1, #4
  7946. 8003500: 6018 str r0, [r3, #0]
  7947. 8003502: d0f7 beq.n 80034f4 <_printf_i+0xc4>
  7948. 8003504: 880b ldrh r3, [r1, #0]
  7949. 8003506: 2a6f cmp r2, #111 ; 0x6f
  7950. 8003508: bf14 ite ne
  7951. 800350a: 220a movne r2, #10
  7952. 800350c: 2208 moveq r2, #8
  7953. 800350e: 4957 ldr r1, [pc, #348] ; (800366c <_printf_i+0x23c>)
  7954. 8003510: 2000 movs r0, #0
  7955. 8003512: f884 0043 strb.w r0, [r4, #67] ; 0x43
  7956. 8003516: 6865 ldr r5, [r4, #4]
  7957. 8003518: 2d00 cmp r5, #0
  7958. 800351a: 60a5 str r5, [r4, #8]
  7959. 800351c: f2c0 809c blt.w 8003658 <_printf_i+0x228>
  7960. 8003520: 6820 ldr r0, [r4, #0]
  7961. 8003522: f020 0004 bic.w r0, r0, #4
  7962. 8003526: 6020 str r0, [r4, #0]
  7963. 8003528: 2b00 cmp r3, #0
  7964. 800352a: d13f bne.n 80035ac <_printf_i+0x17c>
  7965. 800352c: 2d00 cmp r5, #0
  7966. 800352e: f040 8095 bne.w 800365c <_printf_i+0x22c>
  7967. 8003532: 4675 mov r5, lr
  7968. 8003534: 2a08 cmp r2, #8
  7969. 8003536: d10b bne.n 8003550 <_printf_i+0x120>
  7970. 8003538: 6823 ldr r3, [r4, #0]
  7971. 800353a: 07da lsls r2, r3, #31
  7972. 800353c: d508 bpl.n 8003550 <_printf_i+0x120>
  7973. 800353e: 6923 ldr r3, [r4, #16]
  7974. 8003540: 6862 ldr r2, [r4, #4]
  7975. 8003542: 429a cmp r2, r3
  7976. 8003544: bfde ittt le
  7977. 8003546: 2330 movle r3, #48 ; 0x30
  7978. 8003548: f805 3c01 strble.w r3, [r5, #-1]
  7979. 800354c: f105 35ff addle.w r5, r5, #4294967295
  7980. 8003550: ebae 0305 sub.w r3, lr, r5
  7981. 8003554: 6123 str r3, [r4, #16]
  7982. 8003556: f8cd 8000 str.w r8, [sp]
  7983. 800355a: 463b mov r3, r7
  7984. 800355c: aa03 add r2, sp, #12
  7985. 800355e: 4621 mov r1, r4
  7986. 8003560: 4630 mov r0, r6
  7987. 8003562: f7ff feed bl 8003340 <_printf_common>
  7988. 8003566: 3001 adds r0, #1
  7989. 8003568: d155 bne.n 8003616 <_printf_i+0x1e6>
  7990. 800356a: f04f 30ff mov.w r0, #4294967295
  7991. 800356e: b005 add sp, #20
  7992. 8003570: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  7993. 8003574: f881 2045 strb.w r2, [r1, #69] ; 0x45
  7994. 8003578: 493c ldr r1, [pc, #240] ; (800366c <_printf_i+0x23c>)
  7995. 800357a: 6822 ldr r2, [r4, #0]
  7996. 800357c: 6818 ldr r0, [r3, #0]
  7997. 800357e: f012 0f80 tst.w r2, #128 ; 0x80
  7998. 8003582: f100 0504 add.w r5, r0, #4
  7999. 8003586: 601d str r5, [r3, #0]
  8000. 8003588: d001 beq.n 800358e <_printf_i+0x15e>
  8001. 800358a: 6803 ldr r3, [r0, #0]
  8002. 800358c: e002 b.n 8003594 <_printf_i+0x164>
  8003. 800358e: 0655 lsls r5, r2, #25
  8004. 8003590: d5fb bpl.n 800358a <_printf_i+0x15a>
  8005. 8003592: 8803 ldrh r3, [r0, #0]
  8006. 8003594: 07d0 lsls r0, r2, #31
  8007. 8003596: bf44 itt mi
  8008. 8003598: f042 0220 orrmi.w r2, r2, #32
  8009. 800359c: 6022 strmi r2, [r4, #0]
  8010. 800359e: b91b cbnz r3, 80035a8 <_printf_i+0x178>
  8011. 80035a0: 6822 ldr r2, [r4, #0]
  8012. 80035a2: f022 0220 bic.w r2, r2, #32
  8013. 80035a6: 6022 str r2, [r4, #0]
  8014. 80035a8: 2210 movs r2, #16
  8015. 80035aa: e7b1 b.n 8003510 <_printf_i+0xe0>
  8016. 80035ac: 4675 mov r5, lr
  8017. 80035ae: fbb3 f0f2 udiv r0, r3, r2
  8018. 80035b2: fb02 3310 mls r3, r2, r0, r3
  8019. 80035b6: 5ccb ldrb r3, [r1, r3]
  8020. 80035b8: f805 3d01 strb.w r3, [r5, #-1]!
  8021. 80035bc: 4603 mov r3, r0
  8022. 80035be: 2800 cmp r0, #0
  8023. 80035c0: d1f5 bne.n 80035ae <_printf_i+0x17e>
  8024. 80035c2: e7b7 b.n 8003534 <_printf_i+0x104>
  8025. 80035c4: 6808 ldr r0, [r1, #0]
  8026. 80035c6: 681a ldr r2, [r3, #0]
  8027. 80035c8: f010 0f80 tst.w r0, #128 ; 0x80
  8028. 80035cc: 6949 ldr r1, [r1, #20]
  8029. 80035ce: d004 beq.n 80035da <_printf_i+0x1aa>
  8030. 80035d0: 1d10 adds r0, r2, #4
  8031. 80035d2: 6018 str r0, [r3, #0]
  8032. 80035d4: 6813 ldr r3, [r2, #0]
  8033. 80035d6: 6019 str r1, [r3, #0]
  8034. 80035d8: e007 b.n 80035ea <_printf_i+0x1ba>
  8035. 80035da: f010 0f40 tst.w r0, #64 ; 0x40
  8036. 80035de: f102 0004 add.w r0, r2, #4
  8037. 80035e2: 6018 str r0, [r3, #0]
  8038. 80035e4: 6813 ldr r3, [r2, #0]
  8039. 80035e6: d0f6 beq.n 80035d6 <_printf_i+0x1a6>
  8040. 80035e8: 8019 strh r1, [r3, #0]
  8041. 80035ea: 2300 movs r3, #0
  8042. 80035ec: 4675 mov r5, lr
  8043. 80035ee: 6123 str r3, [r4, #16]
  8044. 80035f0: e7b1 b.n 8003556 <_printf_i+0x126>
  8045. 80035f2: 681a ldr r2, [r3, #0]
  8046. 80035f4: 1d11 adds r1, r2, #4
  8047. 80035f6: 6019 str r1, [r3, #0]
  8048. 80035f8: 6815 ldr r5, [r2, #0]
  8049. 80035fa: 2100 movs r1, #0
  8050. 80035fc: 6862 ldr r2, [r4, #4]
  8051. 80035fe: 4628 mov r0, r5
  8052. 8003600: f000 f8e0 bl 80037c4 <memchr>
  8053. 8003604: b108 cbz r0, 800360a <_printf_i+0x1da>
  8054. 8003606: 1b40 subs r0, r0, r5
  8055. 8003608: 6060 str r0, [r4, #4]
  8056. 800360a: 6863 ldr r3, [r4, #4]
  8057. 800360c: 6123 str r3, [r4, #16]
  8058. 800360e: 2300 movs r3, #0
  8059. 8003610: f884 3043 strb.w r3, [r4, #67] ; 0x43
  8060. 8003614: e79f b.n 8003556 <_printf_i+0x126>
  8061. 8003616: 6923 ldr r3, [r4, #16]
  8062. 8003618: 462a mov r2, r5
  8063. 800361a: 4639 mov r1, r7
  8064. 800361c: 4630 mov r0, r6
  8065. 800361e: 47c0 blx r8
  8066. 8003620: 3001 adds r0, #1
  8067. 8003622: d0a2 beq.n 800356a <_printf_i+0x13a>
  8068. 8003624: 6823 ldr r3, [r4, #0]
  8069. 8003626: 079b lsls r3, r3, #30
  8070. 8003628: d507 bpl.n 800363a <_printf_i+0x20a>
  8071. 800362a: 2500 movs r5, #0
  8072. 800362c: f104 0919 add.w r9, r4, #25
  8073. 8003630: 68e3 ldr r3, [r4, #12]
  8074. 8003632: 9a03 ldr r2, [sp, #12]
  8075. 8003634: 1a9b subs r3, r3, r2
  8076. 8003636: 429d cmp r5, r3
  8077. 8003638: db05 blt.n 8003646 <_printf_i+0x216>
  8078. 800363a: 68e0 ldr r0, [r4, #12]
  8079. 800363c: 9b03 ldr r3, [sp, #12]
  8080. 800363e: 4298 cmp r0, r3
  8081. 8003640: bfb8 it lt
  8082. 8003642: 4618 movlt r0, r3
  8083. 8003644: e793 b.n 800356e <_printf_i+0x13e>
  8084. 8003646: 2301 movs r3, #1
  8085. 8003648: 464a mov r2, r9
  8086. 800364a: 4639 mov r1, r7
  8087. 800364c: 4630 mov r0, r6
  8088. 800364e: 47c0 blx r8
  8089. 8003650: 3001 adds r0, #1
  8090. 8003652: d08a beq.n 800356a <_printf_i+0x13a>
  8091. 8003654: 3501 adds r5, #1
  8092. 8003656: e7eb b.n 8003630 <_printf_i+0x200>
  8093. 8003658: 2b00 cmp r3, #0
  8094. 800365a: d1a7 bne.n 80035ac <_printf_i+0x17c>
  8095. 800365c: 780b ldrb r3, [r1, #0]
  8096. 800365e: f104 0542 add.w r5, r4, #66 ; 0x42
  8097. 8003662: f884 3042 strb.w r3, [r4, #66] ; 0x42
  8098. 8003666: e765 b.n 8003534 <_printf_i+0x104>
  8099. 8003668: 0800394e .word 0x0800394e
  8100. 800366c: 0800393d .word 0x0800393d
  8101. 08003670 <_sbrk_r>:
  8102. 8003670: b538 push {r3, r4, r5, lr}
  8103. 8003672: 2300 movs r3, #0
  8104. 8003674: 4c05 ldr r4, [pc, #20] ; (800368c <_sbrk_r+0x1c>)
  8105. 8003676: 4605 mov r5, r0
  8106. 8003678: 4608 mov r0, r1
  8107. 800367a: 6023 str r3, [r4, #0]
  8108. 800367c: f7fe ff5a bl 8002534 <_sbrk>
  8109. 8003680: 1c43 adds r3, r0, #1
  8110. 8003682: d102 bne.n 800368a <_sbrk_r+0x1a>
  8111. 8003684: 6823 ldr r3, [r4, #0]
  8112. 8003686: b103 cbz r3, 800368a <_sbrk_r+0x1a>
  8113. 8003688: 602b str r3, [r5, #0]
  8114. 800368a: bd38 pop {r3, r4, r5, pc}
  8115. 800368c: 20001244 .word 0x20001244
  8116. 08003690 <__sread>:
  8117. 8003690: b510 push {r4, lr}
  8118. 8003692: 460c mov r4, r1
  8119. 8003694: f9b1 100e ldrsh.w r1, [r1, #14]
  8120. 8003698: f000 f8a4 bl 80037e4 <_read_r>
  8121. 800369c: 2800 cmp r0, #0
  8122. 800369e: bfab itete ge
  8123. 80036a0: 6d63 ldrge r3, [r4, #84] ; 0x54
  8124. 80036a2: 89a3 ldrhlt r3, [r4, #12]
  8125. 80036a4: 181b addge r3, r3, r0
  8126. 80036a6: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  8127. 80036aa: bfac ite ge
  8128. 80036ac: 6563 strge r3, [r4, #84] ; 0x54
  8129. 80036ae: 81a3 strhlt r3, [r4, #12]
  8130. 80036b0: bd10 pop {r4, pc}
  8131. 080036b2 <__swrite>:
  8132. 80036b2: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  8133. 80036b6: 461f mov r7, r3
  8134. 80036b8: 898b ldrh r3, [r1, #12]
  8135. 80036ba: 4605 mov r5, r0
  8136. 80036bc: 05db lsls r3, r3, #23
  8137. 80036be: 460c mov r4, r1
  8138. 80036c0: 4616 mov r6, r2
  8139. 80036c2: d505 bpl.n 80036d0 <__swrite+0x1e>
  8140. 80036c4: 2302 movs r3, #2
  8141. 80036c6: 2200 movs r2, #0
  8142. 80036c8: f9b1 100e ldrsh.w r1, [r1, #14]
  8143. 80036cc: f000 f868 bl 80037a0 <_lseek_r>
  8144. 80036d0: 89a3 ldrh r3, [r4, #12]
  8145. 80036d2: 4632 mov r2, r6
  8146. 80036d4: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  8147. 80036d8: 81a3 strh r3, [r4, #12]
  8148. 80036da: f9b4 100e ldrsh.w r1, [r4, #14]
  8149. 80036de: 463b mov r3, r7
  8150. 80036e0: 4628 mov r0, r5
  8151. 80036e2: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  8152. 80036e6: f000 b817 b.w 8003718 <_write_r>
  8153. 080036ea <__sseek>:
  8154. 80036ea: b510 push {r4, lr}
  8155. 80036ec: 460c mov r4, r1
  8156. 80036ee: f9b1 100e ldrsh.w r1, [r1, #14]
  8157. 80036f2: f000 f855 bl 80037a0 <_lseek_r>
  8158. 80036f6: 1c43 adds r3, r0, #1
  8159. 80036f8: 89a3 ldrh r3, [r4, #12]
  8160. 80036fa: bf15 itete ne
  8161. 80036fc: 6560 strne r0, [r4, #84] ; 0x54
  8162. 80036fe: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  8163. 8003702: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  8164. 8003706: 81a3 strheq r3, [r4, #12]
  8165. 8003708: bf18 it ne
  8166. 800370a: 81a3 strhne r3, [r4, #12]
  8167. 800370c: bd10 pop {r4, pc}
  8168. 0800370e <__sclose>:
  8169. 800370e: f9b1 100e ldrsh.w r1, [r1, #14]
  8170. 8003712: f000 b813 b.w 800373c <_close_r>
  8171. ...
  8172. 08003718 <_write_r>:
  8173. 8003718: b538 push {r3, r4, r5, lr}
  8174. 800371a: 4605 mov r5, r0
  8175. 800371c: 4608 mov r0, r1
  8176. 800371e: 4611 mov r1, r2
  8177. 8003720: 2200 movs r2, #0
  8178. 8003722: 4c05 ldr r4, [pc, #20] ; (8003738 <_write_r+0x20>)
  8179. 8003724: 6022 str r2, [r4, #0]
  8180. 8003726: 461a mov r2, r3
  8181. 8003728: f7fe fc5e bl 8001fe8 <_write>
  8182. 800372c: 1c43 adds r3, r0, #1
  8183. 800372e: d102 bne.n 8003736 <_write_r+0x1e>
  8184. 8003730: 6823 ldr r3, [r4, #0]
  8185. 8003732: b103 cbz r3, 8003736 <_write_r+0x1e>
  8186. 8003734: 602b str r3, [r5, #0]
  8187. 8003736: bd38 pop {r3, r4, r5, pc}
  8188. 8003738: 20001244 .word 0x20001244
  8189. 0800373c <_close_r>:
  8190. 800373c: b538 push {r3, r4, r5, lr}
  8191. 800373e: 2300 movs r3, #0
  8192. 8003740: 4c05 ldr r4, [pc, #20] ; (8003758 <_close_r+0x1c>)
  8193. 8003742: 4605 mov r5, r0
  8194. 8003744: 4608 mov r0, r1
  8195. 8003746: 6023 str r3, [r4, #0]
  8196. 8003748: f7fe ff0e bl 8002568 <_close>
  8197. 800374c: 1c43 adds r3, r0, #1
  8198. 800374e: d102 bne.n 8003756 <_close_r+0x1a>
  8199. 8003750: 6823 ldr r3, [r4, #0]
  8200. 8003752: b103 cbz r3, 8003756 <_close_r+0x1a>
  8201. 8003754: 602b str r3, [r5, #0]
  8202. 8003756: bd38 pop {r3, r4, r5, pc}
  8203. 8003758: 20001244 .word 0x20001244
  8204. 0800375c <_fstat_r>:
  8205. 800375c: b538 push {r3, r4, r5, lr}
  8206. 800375e: 2300 movs r3, #0
  8207. 8003760: 4c06 ldr r4, [pc, #24] ; (800377c <_fstat_r+0x20>)
  8208. 8003762: 4605 mov r5, r0
  8209. 8003764: 4608 mov r0, r1
  8210. 8003766: 4611 mov r1, r2
  8211. 8003768: 6023 str r3, [r4, #0]
  8212. 800376a: f7fe ff00 bl 800256e <_fstat>
  8213. 800376e: 1c43 adds r3, r0, #1
  8214. 8003770: d102 bne.n 8003778 <_fstat_r+0x1c>
  8215. 8003772: 6823 ldr r3, [r4, #0]
  8216. 8003774: b103 cbz r3, 8003778 <_fstat_r+0x1c>
  8217. 8003776: 602b str r3, [r5, #0]
  8218. 8003778: bd38 pop {r3, r4, r5, pc}
  8219. 800377a: bf00 nop
  8220. 800377c: 20001244 .word 0x20001244
  8221. 08003780 <_isatty_r>:
  8222. 8003780: b538 push {r3, r4, r5, lr}
  8223. 8003782: 2300 movs r3, #0
  8224. 8003784: 4c05 ldr r4, [pc, #20] ; (800379c <_isatty_r+0x1c>)
  8225. 8003786: 4605 mov r5, r0
  8226. 8003788: 4608 mov r0, r1
  8227. 800378a: 6023 str r3, [r4, #0]
  8228. 800378c: f7fe fef4 bl 8002578 <_isatty>
  8229. 8003790: 1c43 adds r3, r0, #1
  8230. 8003792: d102 bne.n 800379a <_isatty_r+0x1a>
  8231. 8003794: 6823 ldr r3, [r4, #0]
  8232. 8003796: b103 cbz r3, 800379a <_isatty_r+0x1a>
  8233. 8003798: 602b str r3, [r5, #0]
  8234. 800379a: bd38 pop {r3, r4, r5, pc}
  8235. 800379c: 20001244 .word 0x20001244
  8236. 080037a0 <_lseek_r>:
  8237. 80037a0: b538 push {r3, r4, r5, lr}
  8238. 80037a2: 4605 mov r5, r0
  8239. 80037a4: 4608 mov r0, r1
  8240. 80037a6: 4611 mov r1, r2
  8241. 80037a8: 2200 movs r2, #0
  8242. 80037aa: 4c05 ldr r4, [pc, #20] ; (80037c0 <_lseek_r+0x20>)
  8243. 80037ac: 6022 str r2, [r4, #0]
  8244. 80037ae: 461a mov r2, r3
  8245. 80037b0: f7fe fee4 bl 800257c <_lseek>
  8246. 80037b4: 1c43 adds r3, r0, #1
  8247. 80037b6: d102 bne.n 80037be <_lseek_r+0x1e>
  8248. 80037b8: 6823 ldr r3, [r4, #0]
  8249. 80037ba: b103 cbz r3, 80037be <_lseek_r+0x1e>
  8250. 80037bc: 602b str r3, [r5, #0]
  8251. 80037be: bd38 pop {r3, r4, r5, pc}
  8252. 80037c0: 20001244 .word 0x20001244
  8253. 080037c4 <memchr>:
  8254. 80037c4: b510 push {r4, lr}
  8255. 80037c6: b2c9 uxtb r1, r1
  8256. 80037c8: 4402 add r2, r0
  8257. 80037ca: 4290 cmp r0, r2
  8258. 80037cc: 4603 mov r3, r0
  8259. 80037ce: d101 bne.n 80037d4 <memchr+0x10>
  8260. 80037d0: 2000 movs r0, #0
  8261. 80037d2: bd10 pop {r4, pc}
  8262. 80037d4: 781c ldrb r4, [r3, #0]
  8263. 80037d6: 3001 adds r0, #1
  8264. 80037d8: 428c cmp r4, r1
  8265. 80037da: d1f6 bne.n 80037ca <memchr+0x6>
  8266. 80037dc: 4618 mov r0, r3
  8267. 80037de: bd10 pop {r4, pc}
  8268. 080037e0 <__malloc_lock>:
  8269. 80037e0: 4770 bx lr
  8270. 080037e2 <__malloc_unlock>:
  8271. 80037e2: 4770 bx lr
  8272. 080037e4 <_read_r>:
  8273. 80037e4: b538 push {r3, r4, r5, lr}
  8274. 80037e6: 4605 mov r5, r0
  8275. 80037e8: 4608 mov r0, r1
  8276. 80037ea: 4611 mov r1, r2
  8277. 80037ec: 2200 movs r2, #0
  8278. 80037ee: 4c05 ldr r4, [pc, #20] ; (8003804 <_read_r+0x20>)
  8279. 80037f0: 6022 str r2, [r4, #0]
  8280. 80037f2: 461a mov r2, r3
  8281. 80037f4: f7fe fe90 bl 8002518 <_read>
  8282. 80037f8: 1c43 adds r3, r0, #1
  8283. 80037fa: d102 bne.n 8003802 <_read_r+0x1e>
  8284. 80037fc: 6823 ldr r3, [r4, #0]
  8285. 80037fe: b103 cbz r3, 8003802 <_read_r+0x1e>
  8286. 8003800: 602b str r3, [r5, #0]
  8287. 8003802: bd38 pop {r3, r4, r5, pc}
  8288. 8003804: 20001244 .word 0x20001244
  8289. 08003808 <_init>:
  8290. 8003808: b5f8 push {r3, r4, r5, r6, r7, lr}
  8291. 800380a: bf00 nop
  8292. 800380c: bcf8 pop {r3, r4, r5, r6, r7}
  8293. 800380e: bc08 pop {r3}
  8294. 8003810: 469e mov lr, r3
  8295. 8003812: 4770 bx lr
  8296. 08003814 <_fini>:
  8297. 8003814: b5f8 push {r3, r4, r5, r6, r7, lr}
  8298. 8003816: bf00 nop
  8299. 8003818: bcf8 pop {r3, r4, r5, r6, r7}
  8300. 800381a: bc08 pop {r3}
  8301. 800381c: 469e mov lr, r3
  8302. 800381e: 4770 bx lr