STM32F103_ATTEN_PLL_Zig.list 426 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601
  1. STM32F103_ATTEN_PLL_Zig.elf: file format elf32-littlearm
  2. Sections:
  3. Idx Name Size VMA LMA File off Algn
  4. 0 .isr_vector 000001e4 08000000 08000000 00010000 2**0
  5. CONTENTS, ALLOC, LOAD, READONLY, DATA
  6. 1 .text 000042bc 080001e4 080001e4 000101e4 2**2
  7. CONTENTS, ALLOC, LOAD, READONLY, CODE
  8. 2 .rodata 00000860 080044a0 080044a0 000144a0 2**2
  9. CONTENTS, ALLOC, LOAD, READONLY, DATA
  10. 3 .init_array 00000004 08004d00 08004d00 00014d00 2**2
  11. CONTENTS, ALLOC, LOAD, DATA
  12. 4 .fini_array 00000004 08004d04 08004d04 00014d04 2**2
  13. CONTENTS, ALLOC, LOAD, DATA
  14. 5 .data 0000027c 20000000 08004d08 00020000 2**2
  15. CONTENTS, ALLOC, LOAD, DATA
  16. 6 .bss 00001138 20000280 08004f84 00020280 2**3
  17. ALLOC
  18. 7 ._user_heap_stack 00000600 200013b8 08004f84 000213b8 2**0
  19. ALLOC
  20. 8 .ARM.attributes 00000029 00000000 00000000 0002027c 2**0
  21. CONTENTS, READONLY
  22. 9 .debug_info 0002185e 00000000 00000000 000202a5 2**0
  23. CONTENTS, READONLY, DEBUGGING
  24. 10 .debug_abbrev 00004329 00000000 00000000 00041b03 2**0
  25. CONTENTS, READONLY, DEBUGGING
  26. 11 .debug_loc 0000b77e 00000000 00000000 00045e2c 2**0
  27. CONTENTS, READONLY, DEBUGGING
  28. 12 .debug_aranges 00000d78 00000000 00000000 000515b0 2**3
  29. CONTENTS, READONLY, DEBUGGING
  30. 13 .debug_ranges 00001540 00000000 00000000 00052328 2**3
  31. CONTENTS, READONLY, DEBUGGING
  32. 14 .debug_line 0000955c 00000000 00000000 00053868 2**0
  33. CONTENTS, READONLY, DEBUGGING
  34. 15 .debug_str 0000661a 00000000 00000000 0005cdc4 2**0
  35. CONTENTS, READONLY, DEBUGGING
  36. 16 .comment 0000007c 00000000 00000000 000633de 2**0
  37. CONTENTS, READONLY
  38. 17 .debug_frame 00002ff4 00000000 00000000 0006345c 2**2
  39. CONTENTS, READONLY, DEBUGGING
  40. Disassembly of section .text:
  41. 080001e4 <__do_global_dtors_aux>:
  42. 80001e4: b510 push {r4, lr}
  43. 80001e6: 4c05 ldr r4, [pc, #20] ; (80001fc <__do_global_dtors_aux+0x18>)
  44. 80001e8: 7823 ldrb r3, [r4, #0]
  45. 80001ea: b933 cbnz r3, 80001fa <__do_global_dtors_aux+0x16>
  46. 80001ec: 4b04 ldr r3, [pc, #16] ; (8000200 <__do_global_dtors_aux+0x1c>)
  47. 80001ee: b113 cbz r3, 80001f6 <__do_global_dtors_aux+0x12>
  48. 80001f0: 4804 ldr r0, [pc, #16] ; (8000204 <__do_global_dtors_aux+0x20>)
  49. 80001f2: f3af 8000 nop.w
  50. 80001f6: 2301 movs r3, #1
  51. 80001f8: 7023 strb r3, [r4, #0]
  52. 80001fa: bd10 pop {r4, pc}
  53. 80001fc: 20000280 .word 0x20000280
  54. 8000200: 00000000 .word 0x00000000
  55. 8000204: 08004488 .word 0x08004488
  56. 08000208 <frame_dummy>:
  57. 8000208: b508 push {r3, lr}
  58. 800020a: 4b03 ldr r3, [pc, #12] ; (8000218 <frame_dummy+0x10>)
  59. 800020c: b11b cbz r3, 8000216 <frame_dummy+0xe>
  60. 800020e: 4903 ldr r1, [pc, #12] ; (800021c <frame_dummy+0x14>)
  61. 8000210: 4803 ldr r0, [pc, #12] ; (8000220 <frame_dummy+0x18>)
  62. 8000212: f3af 8000 nop.w
  63. 8000216: bd08 pop {r3, pc}
  64. 8000218: 00000000 .word 0x00000000
  65. 800021c: 20000284 .word 0x20000284
  66. 8000220: 08004488 .word 0x08004488
  67. 08000224 <__aeabi_llsr>:
  68. 8000224: 40d0 lsrs r0, r2
  69. 8000226: 1c0b adds r3, r1, #0
  70. 8000228: 40d1 lsrs r1, r2
  71. 800022a: 469c mov ip, r3
  72. 800022c: 3a20 subs r2, #32
  73. 800022e: 40d3 lsrs r3, r2
  74. 8000230: 4318 orrs r0, r3
  75. 8000232: 4252 negs r2, r2
  76. 8000234: 4663 mov r3, ip
  77. 8000236: 4093 lsls r3, r2
  78. 8000238: 4318 orrs r0, r3
  79. 800023a: 4770 bx lr
  80. 0800023c <HAL_InitTick>:
  81. * implementation in user file.
  82. * @param TickPriority Tick interrupt priority.
  83. * @retval HAL status
  84. */
  85. __weak HAL_StatusTypeDef HAL_InitTick(uint32_t TickPriority)
  86. {
  87. 800023c: b538 push {r3, r4, r5, lr}
  88. /* Configure the SysTick to have interrupt in 1ms time basis*/
  89. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  90. 800023e: 4b0e ldr r3, [pc, #56] ; (8000278 <HAL_InitTick+0x3c>)
  91. {
  92. 8000240: 4605 mov r5, r0
  93. if (HAL_SYSTICK_Config(SystemCoreClock / (1000U / uwTickFreq)) > 0U)
  94. 8000242: 7818 ldrb r0, [r3, #0]
  95. 8000244: f44f 737a mov.w r3, #1000 ; 0x3e8
  96. 8000248: fbb3 f3f0 udiv r3, r3, r0
  97. 800024c: 4a0b ldr r2, [pc, #44] ; (800027c <HAL_InitTick+0x40>)
  98. 800024e: 6810 ldr r0, [r2, #0]
  99. 8000250: fbb0 f0f3 udiv r0, r0, r3
  100. 8000254: f000 f89e bl 8000394 <HAL_SYSTICK_Config>
  101. 8000258: 4604 mov r4, r0
  102. 800025a: b958 cbnz r0, 8000274 <HAL_InitTick+0x38>
  103. {
  104. return HAL_ERROR;
  105. }
  106. /* Configure the SysTick IRQ priority */
  107. if (TickPriority < (1UL << __NVIC_PRIO_BITS))
  108. 800025c: 2d0f cmp r5, #15
  109. 800025e: d809 bhi.n 8000274 <HAL_InitTick+0x38>
  110. {
  111. HAL_NVIC_SetPriority(SysTick_IRQn, TickPriority, 0U);
  112. 8000260: 4602 mov r2, r0
  113. 8000262: 4629 mov r1, r5
  114. 8000264: f04f 30ff mov.w r0, #4294967295
  115. 8000268: f000 f854 bl 8000314 <HAL_NVIC_SetPriority>
  116. uwTickPrio = TickPriority;
  117. 800026c: 4b04 ldr r3, [pc, #16] ; (8000280 <HAL_InitTick+0x44>)
  118. 800026e: 4620 mov r0, r4
  119. 8000270: 601d str r5, [r3, #0]
  120. 8000272: bd38 pop {r3, r4, r5, pc}
  121. return HAL_ERROR;
  122. 8000274: 2001 movs r0, #1
  123. return HAL_ERROR;
  124. }
  125. /* Return function status */
  126. return HAL_OK;
  127. }
  128. 8000276: bd38 pop {r3, r4, r5, pc}
  129. 8000278: 20000000 .word 0x20000000
  130. 800027c: 20000214 .word 0x20000214
  131. 8000280: 20000004 .word 0x20000004
  132. 08000284 <HAL_Init>:
  133. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  134. 8000284: 4a07 ldr r2, [pc, #28] ; (80002a4 <HAL_Init+0x20>)
  135. {
  136. 8000286: b508 push {r3, lr}
  137. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  138. 8000288: 6813 ldr r3, [r2, #0]
  139. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  140. 800028a: 2003 movs r0, #3
  141. __HAL_FLASH_PREFETCH_BUFFER_ENABLE();
  142. 800028c: f043 0310 orr.w r3, r3, #16
  143. 8000290: 6013 str r3, [r2, #0]
  144. HAL_NVIC_SetPriorityGrouping(NVIC_PRIORITYGROUP_4);
  145. 8000292: f000 f82d bl 80002f0 <HAL_NVIC_SetPriorityGrouping>
  146. HAL_InitTick(TICK_INT_PRIORITY);
  147. 8000296: 2000 movs r0, #0
  148. 8000298: f7ff ffd0 bl 800023c <HAL_InitTick>
  149. HAL_MspInit();
  150. 800029c: f002 fe38 bl 8002f10 <HAL_MspInit>
  151. }
  152. 80002a0: 2000 movs r0, #0
  153. 80002a2: bd08 pop {r3, pc}
  154. 80002a4: 40022000 .word 0x40022000
  155. 080002a8 <HAL_IncTick>:
  156. * implementations in user file.
  157. * @retval None
  158. */
  159. __weak void HAL_IncTick(void)
  160. {
  161. uwTick += uwTickFreq;
  162. 80002a8: 4a03 ldr r2, [pc, #12] ; (80002b8 <HAL_IncTick+0x10>)
  163. 80002aa: 4b04 ldr r3, [pc, #16] ; (80002bc <HAL_IncTick+0x14>)
  164. 80002ac: 6811 ldr r1, [r2, #0]
  165. 80002ae: 781b ldrb r3, [r3, #0]
  166. 80002b0: 440b add r3, r1
  167. 80002b2: 6013 str r3, [r2, #0]
  168. 80002b4: 4770 bx lr
  169. 80002b6: bf00 nop
  170. 80002b8: 20000304 .word 0x20000304
  171. 80002bc: 20000000 .word 0x20000000
  172. 080002c0 <HAL_GetTick>:
  173. * implementations in user file.
  174. * @retval tick value
  175. */
  176. __weak uint32_t HAL_GetTick(void)
  177. {
  178. return uwTick;
  179. 80002c0: 4b01 ldr r3, [pc, #4] ; (80002c8 <HAL_GetTick+0x8>)
  180. 80002c2: 6818 ldr r0, [r3, #0]
  181. }
  182. 80002c4: 4770 bx lr
  183. 80002c6: bf00 nop
  184. 80002c8: 20000304 .word 0x20000304
  185. 080002cc <HAL_Delay>:
  186. * implementations in user file.
  187. * @param Delay specifies the delay time length, in milliseconds.
  188. * @retval None
  189. */
  190. __weak void HAL_Delay(uint32_t Delay)
  191. {
  192. 80002cc: b538 push {r3, r4, r5, lr}
  193. 80002ce: 4604 mov r4, r0
  194. uint32_t tickstart = HAL_GetTick();
  195. 80002d0: f7ff fff6 bl 80002c0 <HAL_GetTick>
  196. 80002d4: 4605 mov r5, r0
  197. uint32_t wait = Delay;
  198. /* Add a freq to guarantee minimum wait */
  199. if (wait < HAL_MAX_DELAY)
  200. 80002d6: 1c63 adds r3, r4, #1
  201. {
  202. wait += (uint32_t)(uwTickFreq);
  203. 80002d8: bf1e ittt ne
  204. 80002da: 4b04 ldrne r3, [pc, #16] ; (80002ec <HAL_Delay+0x20>)
  205. 80002dc: 781b ldrbne r3, [r3, #0]
  206. 80002de: 18e4 addne r4, r4, r3
  207. }
  208. while ((HAL_GetTick() - tickstart) < wait)
  209. 80002e0: f7ff ffee bl 80002c0 <HAL_GetTick>
  210. 80002e4: 1b40 subs r0, r0, r5
  211. 80002e6: 4284 cmp r4, r0
  212. 80002e8: d8fa bhi.n 80002e0 <HAL_Delay+0x14>
  213. {
  214. }
  215. }
  216. 80002ea: bd38 pop {r3, r4, r5, pc}
  217. 80002ec: 20000000 .word 0x20000000
  218. 080002f0 <HAL_NVIC_SetPriorityGrouping>:
  219. __STATIC_INLINE void NVIC_SetPriorityGrouping(uint32_t PriorityGroup)
  220. {
  221. uint32_t reg_value;
  222. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  223. reg_value = SCB->AIRCR; /* read old register configuration */
  224. 80002f0: 4a07 ldr r2, [pc, #28] ; (8000310 <HAL_NVIC_SetPriorityGrouping+0x20>)
  225. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  226. reg_value = (reg_value |
  227. ((uint32_t)0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  228. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  229. 80002f2: 0200 lsls r0, r0, #8
  230. reg_value = SCB->AIRCR; /* read old register configuration */
  231. 80002f4: 68d3 ldr r3, [r2, #12]
  232. (PriorityGroupTmp << 8U) ); /* Insert write key and priorty group */
  233. 80002f6: f400 60e0 and.w r0, r0, #1792 ; 0x700
  234. reg_value &= ~((uint32_t)(SCB_AIRCR_VECTKEY_Msk | SCB_AIRCR_PRIGROUP_Msk)); /* clear bits to change */
  235. 80002fa: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  236. 80002fe: 041b lsls r3, r3, #16
  237. 8000300: 0c1b lsrs r3, r3, #16
  238. 8000302: f043 63bf orr.w r3, r3, #100139008 ; 0x5f80000
  239. 8000306: f443 3300 orr.w r3, r3, #131072 ; 0x20000
  240. reg_value = (reg_value |
  241. 800030a: 4303 orrs r3, r0
  242. SCB->AIRCR = reg_value;
  243. 800030c: 60d3 str r3, [r2, #12]
  244. 800030e: 4770 bx lr
  245. 8000310: e000ed00 .word 0xe000ed00
  246. 08000314 <HAL_NVIC_SetPriority>:
  247. \details Reads the priority grouping field from the NVIC Interrupt Controller.
  248. \return Priority grouping field (SCB->AIRCR [10:8] PRIGROUP field).
  249. */
  250. __STATIC_INLINE uint32_t NVIC_GetPriorityGrouping(void)
  251. {
  252. return ((uint32_t)((SCB->AIRCR & SCB_AIRCR_PRIGROUP_Msk) >> SCB_AIRCR_PRIGROUP_Pos));
  253. 8000314: 4b17 ldr r3, [pc, #92] ; (8000374 <HAL_NVIC_SetPriority+0x60>)
  254. * This parameter can be a value between 0 and 15
  255. * A lower priority value indicates a higher priority.
  256. * @retval None
  257. */
  258. void HAL_NVIC_SetPriority(IRQn_Type IRQn, uint32_t PreemptPriority, uint32_t SubPriority)
  259. {
  260. 8000316: b530 push {r4, r5, lr}
  261. 8000318: 68dc ldr r4, [r3, #12]
  262. 800031a: f3c4 2402 ubfx r4, r4, #8, #3
  263. {
  264. uint32_t PriorityGroupTmp = (PriorityGroup & (uint32_t)0x07UL); /* only values 0..7 are used */
  265. uint32_t PreemptPriorityBits;
  266. uint32_t SubPriorityBits;
  267. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  268. 800031e: f1c4 0307 rsb r3, r4, #7
  269. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  270. 8000322: 1d25 adds r5, r4, #4
  271. PreemptPriorityBits = ((7UL - PriorityGroupTmp) > (uint32_t)(__NVIC_PRIO_BITS)) ? (uint32_t)(__NVIC_PRIO_BITS) : (uint32_t)(7UL - PriorityGroupTmp);
  272. 8000324: 2b04 cmp r3, #4
  273. 8000326: bf28 it cs
  274. 8000328: 2304 movcs r3, #4
  275. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  276. 800032a: 2d06 cmp r5, #6
  277. return (
  278. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  279. 800032c: f04f 0501 mov.w r5, #1
  280. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  281. 8000330: bf98 it ls
  282. 8000332: 2400 movls r4, #0
  283. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  284. 8000334: fa05 f303 lsl.w r3, r5, r3
  285. 8000338: f103 33ff add.w r3, r3, #4294967295
  286. SubPriorityBits = ((PriorityGroupTmp + (uint32_t)(__NVIC_PRIO_BITS)) < (uint32_t)7UL) ? (uint32_t)0UL : (uint32_t)((PriorityGroupTmp - 7UL) + (uint32_t)(__NVIC_PRIO_BITS));
  287. 800033c: bf88 it hi
  288. 800033e: 3c03 subhi r4, #3
  289. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  290. 8000340: 4019 ands r1, r3
  291. 8000342: 40a1 lsls r1, r4
  292. ((SubPriority & (uint32_t)((1UL << (SubPriorityBits )) - 1UL)))
  293. 8000344: fa05 f404 lsl.w r4, r5, r4
  294. 8000348: 3c01 subs r4, #1
  295. 800034a: 4022 ands r2, r4
  296. if ((int32_t)(IRQn) < 0)
  297. 800034c: 2800 cmp r0, #0
  298. ((PreemptPriority & (uint32_t)((1UL << (PreemptPriorityBits)) - 1UL)) << SubPriorityBits) |
  299. 800034e: ea42 0201 orr.w r2, r2, r1
  300. 8000352: ea4f 1202 mov.w r2, r2, lsl #4
  301. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  302. 8000356: bfaf iteee ge
  303. 8000358: f100 4060 addge.w r0, r0, #3758096384 ; 0xe0000000
  304. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  305. 800035c: 4b06 ldrlt r3, [pc, #24] ; (8000378 <HAL_NVIC_SetPriority+0x64>)
  306. 800035e: f000 000f andlt.w r0, r0, #15
  307. 8000362: b2d2 uxtblt r2, r2
  308. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  309. 8000364: bfa5 ittet ge
  310. 8000366: b2d2 uxtbge r2, r2
  311. 8000368: f500 4061 addge.w r0, r0, #57600 ; 0xe100
  312. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  313. 800036c: 541a strblt r2, [r3, r0]
  314. NVIC->IP[((uint32_t)(int32_t)IRQn)] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  315. 800036e: f880 2300 strbge.w r2, [r0, #768] ; 0x300
  316. 8000372: bd30 pop {r4, r5, pc}
  317. 8000374: e000ed00 .word 0xe000ed00
  318. 8000378: e000ed14 .word 0xe000ed14
  319. 0800037c <HAL_NVIC_EnableIRQ>:
  320. NVIC->ISER[(((uint32_t)(int32_t)IRQn) >> 5UL)] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  321. 800037c: 2301 movs r3, #1
  322. 800037e: 0942 lsrs r2, r0, #5
  323. 8000380: f000 001f and.w r0, r0, #31
  324. 8000384: fa03 f000 lsl.w r0, r3, r0
  325. 8000388: 4b01 ldr r3, [pc, #4] ; (8000390 <HAL_NVIC_EnableIRQ+0x14>)
  326. 800038a: f843 0022 str.w r0, [r3, r2, lsl #2]
  327. 800038e: 4770 bx lr
  328. 8000390: e000e100 .word 0xe000e100
  329. 08000394 <HAL_SYSTICK_Config>:
  330. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  331. must contain a vendor-specific implementation of this function.
  332. */
  333. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  334. {
  335. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk)
  336. 8000394: 3801 subs r0, #1
  337. 8000396: f1b0 7f80 cmp.w r0, #16777216 ; 0x1000000
  338. 800039a: d20a bcs.n 80003b2 <HAL_SYSTICK_Config+0x1e>
  339. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  340. 800039c: 21f0 movs r1, #240 ; 0xf0
  341. {
  342. return (1UL); /* Reload value impossible */
  343. }
  344. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  345. 800039e: 4b06 ldr r3, [pc, #24] ; (80003b8 <HAL_SYSTICK_Config+0x24>)
  346. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  347. 80003a0: 4a06 ldr r2, [pc, #24] ; (80003bc <HAL_SYSTICK_Config+0x28>)
  348. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  349. 80003a2: 6058 str r0, [r3, #4]
  350. SCB->SHP[(((uint32_t)(int32_t)IRQn) & 0xFUL)-4UL] = (uint8_t)((priority << (8U - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL);
  351. 80003a4: f882 1023 strb.w r1, [r2, #35] ; 0x23
  352. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  353. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  354. 80003a8: 2000 movs r0, #0
  355. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  356. 80003aa: 2207 movs r2, #7
  357. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  358. 80003ac: 6098 str r0, [r3, #8]
  359. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  360. 80003ae: 601a str r2, [r3, #0]
  361. 80003b0: 4770 bx lr
  362. return (1UL); /* Reload value impossible */
  363. 80003b2: 2001 movs r0, #1
  364. * - 1 Function failed.
  365. */
  366. uint32_t HAL_SYSTICK_Config(uint32_t TicksNumb)
  367. {
  368. return SysTick_Config(TicksNumb);
  369. }
  370. 80003b4: 4770 bx lr
  371. 80003b6: bf00 nop
  372. 80003b8: e000e010 .word 0xe000e010
  373. 80003bc: e000ed00 .word 0xe000ed00
  374. 080003c0 <HAL_DMA_Init>:
  375. * @param hdma: Pointer to a DMA_HandleTypeDef structure that contains
  376. * the configuration information for the specified DMA Channel.
  377. * @retval HAL status
  378. */
  379. HAL_StatusTypeDef HAL_DMA_Init(DMA_HandleTypeDef *hdma)
  380. {
  381. 80003c0: b510 push {r4, lr}
  382. uint32_t tmp = 0U;
  383. /* Check the DMA handle allocation */
  384. if(hdma == NULL)
  385. 80003c2: 2800 cmp r0, #0
  386. 80003c4: d032 beq.n 800042c <HAL_DMA_Init+0x6c>
  387. assert_param(IS_DMA_MODE(hdma->Init.Mode));
  388. assert_param(IS_DMA_PRIORITY(hdma->Init.Priority));
  389. #if defined (STM32F101xE) || defined (STM32F101xG) || defined (STM32F103xE) || defined (STM32F103xG) || defined (STM32F100xE) || defined (STM32F105xC) || defined (STM32F107xC)
  390. /* calculation of the channel index */
  391. if ((uint32_t)(hdma->Instance) < (uint32_t)(DMA2_Channel1))
  392. 80003c6: 6801 ldr r1, [r0, #0]
  393. 80003c8: 4b19 ldr r3, [pc, #100] ; (8000430 <HAL_DMA_Init+0x70>)
  394. 80003ca: 2414 movs r4, #20
  395. 80003cc: 4299 cmp r1, r3
  396. 80003ce: d825 bhi.n 800041c <HAL_DMA_Init+0x5c>
  397. {
  398. /* DMA1 */
  399. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  400. 80003d0: 4a18 ldr r2, [pc, #96] ; (8000434 <HAL_DMA_Init+0x74>)
  401. hdma->DmaBaseAddress = DMA1;
  402. 80003d2: f2a3 4307 subw r3, r3, #1031 ; 0x407
  403. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA1_Channel1) / ((uint32_t)DMA1_Channel2 - (uint32_t)DMA1_Channel1)) << 2;
  404. 80003d6: 440a add r2, r1
  405. 80003d8: fbb2 f2f4 udiv r2, r2, r4
  406. 80003dc: 0092 lsls r2, r2, #2
  407. 80003de: 6402 str r2, [r0, #64] ; 0x40
  408. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  409. DMA_CCR_MINC | DMA_CCR_PINC | DMA_CCR_CIRC | \
  410. DMA_CCR_DIR));
  411. /* Prepare the DMA Channel configuration */
  412. tmp |= hdma->Init.Direction |
  413. 80003e0: 6884 ldr r4, [r0, #8]
  414. hdma->DmaBaseAddress = DMA2;
  415. 80003e2: 63c3 str r3, [r0, #60] ; 0x3c
  416. tmp |= hdma->Init.Direction |
  417. 80003e4: 6843 ldr r3, [r0, #4]
  418. tmp = hdma->Instance->CCR;
  419. 80003e6: 680a ldr r2, [r1, #0]
  420. tmp |= hdma->Init.Direction |
  421. 80003e8: 4323 orrs r3, r4
  422. hdma->Init.PeriphInc | hdma->Init.MemInc |
  423. 80003ea: 68c4 ldr r4, [r0, #12]
  424. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  425. 80003ec: f422 527f bic.w r2, r2, #16320 ; 0x3fc0
  426. hdma->Init.PeriphInc | hdma->Init.MemInc |
  427. 80003f0: 4323 orrs r3, r4
  428. 80003f2: 6904 ldr r4, [r0, #16]
  429. tmp &= ((uint32_t)~(DMA_CCR_PL | DMA_CCR_MSIZE | DMA_CCR_PSIZE | \
  430. 80003f4: f022 0230 bic.w r2, r2, #48 ; 0x30
  431. hdma->Init.PeriphInc | hdma->Init.MemInc |
  432. 80003f8: 4323 orrs r3, r4
  433. hdma->Init.PeriphDataAlignment | hdma->Init.MemDataAlignment |
  434. 80003fa: 6944 ldr r4, [r0, #20]
  435. 80003fc: 4323 orrs r3, r4
  436. 80003fe: 6984 ldr r4, [r0, #24]
  437. 8000400: 4323 orrs r3, r4
  438. hdma->Init.Mode | hdma->Init.Priority;
  439. 8000402: 69c4 ldr r4, [r0, #28]
  440. 8000404: 4323 orrs r3, r4
  441. tmp |= hdma->Init.Direction |
  442. 8000406: 4313 orrs r3, r2
  443. /* Write to DMA Channel CR register */
  444. hdma->Instance->CCR = tmp;
  445. 8000408: 600b str r3, [r1, #0]
  446. /* Initialise the error code */
  447. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  448. /* Initialize the DMA state*/
  449. hdma->State = HAL_DMA_STATE_READY;
  450. 800040a: 2201 movs r2, #1
  451. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  452. 800040c: 2300 movs r3, #0
  453. hdma->State = HAL_DMA_STATE_READY;
  454. 800040e: f880 2021 strb.w r2, [r0, #33] ; 0x21
  455. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  456. 8000412: 6383 str r3, [r0, #56] ; 0x38
  457. /* Allocate lock resource and initialize it */
  458. hdma->Lock = HAL_UNLOCKED;
  459. 8000414: f880 3020 strb.w r3, [r0, #32]
  460. return HAL_OK;
  461. 8000418: 4618 mov r0, r3
  462. 800041a: bd10 pop {r4, pc}
  463. hdma->ChannelIndex = (((uint32_t)hdma->Instance - (uint32_t)DMA2_Channel1) / ((uint32_t)DMA2_Channel2 - (uint32_t)DMA2_Channel1)) << 2;
  464. 800041c: 4b06 ldr r3, [pc, #24] ; (8000438 <HAL_DMA_Init+0x78>)
  465. 800041e: 440b add r3, r1
  466. 8000420: fbb3 f3f4 udiv r3, r3, r4
  467. 8000424: 009b lsls r3, r3, #2
  468. 8000426: 6403 str r3, [r0, #64] ; 0x40
  469. hdma->DmaBaseAddress = DMA2;
  470. 8000428: 4b04 ldr r3, [pc, #16] ; (800043c <HAL_DMA_Init+0x7c>)
  471. 800042a: e7d9 b.n 80003e0 <HAL_DMA_Init+0x20>
  472. return HAL_ERROR;
  473. 800042c: 2001 movs r0, #1
  474. }
  475. 800042e: bd10 pop {r4, pc}
  476. 8000430: 40020407 .word 0x40020407
  477. 8000434: bffdfff8 .word 0xbffdfff8
  478. 8000438: bffdfbf8 .word 0xbffdfbf8
  479. 800043c: 40020400 .word 0x40020400
  480. 08000440 <HAL_DMA_Start_IT>:
  481. * @param DstAddress: The destination memory Buffer address
  482. * @param DataLength: The length of data to be transferred from source to destination
  483. * @retval HAL status
  484. */
  485. HAL_StatusTypeDef HAL_DMA_Start_IT(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  486. {
  487. 8000440: b5f0 push {r4, r5, r6, r7, lr}
  488. /* Check the parameters */
  489. assert_param(IS_DMA_BUFFER_SIZE(DataLength));
  490. /* Process locked */
  491. __HAL_LOCK(hdma);
  492. 8000442: f890 4020 ldrb.w r4, [r0, #32]
  493. 8000446: 2c01 cmp r4, #1
  494. 8000448: d035 beq.n 80004b6 <HAL_DMA_Start_IT+0x76>
  495. 800044a: 2401 movs r4, #1
  496. if(HAL_DMA_STATE_READY == hdma->State)
  497. 800044c: f890 5021 ldrb.w r5, [r0, #33] ; 0x21
  498. __HAL_LOCK(hdma);
  499. 8000450: f880 4020 strb.w r4, [r0, #32]
  500. if(HAL_DMA_STATE_READY == hdma->State)
  501. 8000454: 42a5 cmp r5, r4
  502. 8000456: f04f 0600 mov.w r6, #0
  503. 800045a: f04f 0402 mov.w r4, #2
  504. 800045e: d128 bne.n 80004b2 <HAL_DMA_Start_IT+0x72>
  505. {
  506. /* Change DMA peripheral state */
  507. hdma->State = HAL_DMA_STATE_BUSY;
  508. 8000460: f880 4021 strb.w r4, [r0, #33] ; 0x21
  509. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  510. /* Disable the peripheral */
  511. __HAL_DMA_DISABLE(hdma);
  512. 8000464: 6804 ldr r4, [r0, #0]
  513. hdma->ErrorCode = HAL_DMA_ERROR_NONE;
  514. 8000466: 6386 str r6, [r0, #56] ; 0x38
  515. __HAL_DMA_DISABLE(hdma);
  516. 8000468: 6826 ldr r6, [r4, #0]
  517. * @retval HAL status
  518. */
  519. static void DMA_SetConfig(DMA_HandleTypeDef *hdma, uint32_t SrcAddress, uint32_t DstAddress, uint32_t DataLength)
  520. {
  521. /* Clear all flags */
  522. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  523. 800046a: 6c07 ldr r7, [r0, #64] ; 0x40
  524. __HAL_DMA_DISABLE(hdma);
  525. 800046c: f026 0601 bic.w r6, r6, #1
  526. 8000470: 6026 str r6, [r4, #0]
  527. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  528. 8000472: 6bc6 ldr r6, [r0, #60] ; 0x3c
  529. 8000474: 40bd lsls r5, r7
  530. 8000476: 6075 str r5, [r6, #4]
  531. /* Configure DMA Channel data length */
  532. hdma->Instance->CNDTR = DataLength;
  533. 8000478: 6063 str r3, [r4, #4]
  534. /* Memory to Peripheral */
  535. if((hdma->Init.Direction) == DMA_MEMORY_TO_PERIPH)
  536. 800047a: 6843 ldr r3, [r0, #4]
  537. 800047c: 6805 ldr r5, [r0, #0]
  538. 800047e: 2b10 cmp r3, #16
  539. if(NULL != hdma->XferHalfCpltCallback)
  540. 8000480: 6ac3 ldr r3, [r0, #44] ; 0x2c
  541. {
  542. /* Configure DMA Channel destination address */
  543. hdma->Instance->CPAR = DstAddress;
  544. 8000482: bf0b itete eq
  545. 8000484: 60a2 streq r2, [r4, #8]
  546. }
  547. /* Peripheral to Memory */
  548. else
  549. {
  550. /* Configure DMA Channel source address */
  551. hdma->Instance->CPAR = SrcAddress;
  552. 8000486: 60a1 strne r1, [r4, #8]
  553. hdma->Instance->CMAR = SrcAddress;
  554. 8000488: 60e1 streq r1, [r4, #12]
  555. /* Configure DMA Channel destination address */
  556. hdma->Instance->CMAR = DstAddress;
  557. 800048a: 60e2 strne r2, [r4, #12]
  558. if(NULL != hdma->XferHalfCpltCallback)
  559. 800048c: b14b cbz r3, 80004a2 <HAL_DMA_Start_IT+0x62>
  560. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  561. 800048e: 6823 ldr r3, [r4, #0]
  562. 8000490: f043 030e orr.w r3, r3, #14
  563. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  564. 8000494: 6023 str r3, [r4, #0]
  565. __HAL_DMA_ENABLE(hdma);
  566. 8000496: 682b ldr r3, [r5, #0]
  567. HAL_StatusTypeDef status = HAL_OK;
  568. 8000498: 2000 movs r0, #0
  569. __HAL_DMA_ENABLE(hdma);
  570. 800049a: f043 0301 orr.w r3, r3, #1
  571. 800049e: 602b str r3, [r5, #0]
  572. 80004a0: bdf0 pop {r4, r5, r6, r7, pc}
  573. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  574. 80004a2: 6823 ldr r3, [r4, #0]
  575. 80004a4: f023 0304 bic.w r3, r3, #4
  576. 80004a8: 6023 str r3, [r4, #0]
  577. __HAL_DMA_ENABLE_IT(hdma, (DMA_IT_TC | DMA_IT_TE));
  578. 80004aa: 6823 ldr r3, [r4, #0]
  579. 80004ac: f043 030a orr.w r3, r3, #10
  580. 80004b0: e7f0 b.n 8000494 <HAL_DMA_Start_IT+0x54>
  581. __HAL_UNLOCK(hdma);
  582. 80004b2: f880 6020 strb.w r6, [r0, #32]
  583. __HAL_LOCK(hdma);
  584. 80004b6: 2002 movs r0, #2
  585. }
  586. 80004b8: bdf0 pop {r4, r5, r6, r7, pc}
  587. ...
  588. 080004bc <HAL_DMA_Abort_IT>:
  589. if(HAL_DMA_STATE_BUSY != hdma->State)
  590. 80004bc: f890 3021 ldrb.w r3, [r0, #33] ; 0x21
  591. {
  592. 80004c0: b510 push {r4, lr}
  593. if(HAL_DMA_STATE_BUSY != hdma->State)
  594. 80004c2: 2b02 cmp r3, #2
  595. 80004c4: d003 beq.n 80004ce <HAL_DMA_Abort_IT+0x12>
  596. hdma->ErrorCode = HAL_DMA_ERROR_NO_XFER;
  597. 80004c6: 2304 movs r3, #4
  598. 80004c8: 6383 str r3, [r0, #56] ; 0x38
  599. status = HAL_ERROR;
  600. 80004ca: 2001 movs r0, #1
  601. 80004cc: bd10 pop {r4, pc}
  602. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  603. 80004ce: 6803 ldr r3, [r0, #0]
  604. 80004d0: 681a ldr r2, [r3, #0]
  605. 80004d2: f022 020e bic.w r2, r2, #14
  606. 80004d6: 601a str r2, [r3, #0]
  607. __HAL_DMA_DISABLE(hdma);
  608. 80004d8: 681a ldr r2, [r3, #0]
  609. 80004da: f022 0201 bic.w r2, r2, #1
  610. 80004de: 601a str r2, [r3, #0]
  611. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  612. 80004e0: 4a29 ldr r2, [pc, #164] ; (8000588 <HAL_DMA_Abort_IT+0xcc>)
  613. 80004e2: 4293 cmp r3, r2
  614. 80004e4: d924 bls.n 8000530 <HAL_DMA_Abort_IT+0x74>
  615. 80004e6: f502 7262 add.w r2, r2, #904 ; 0x388
  616. 80004ea: 4293 cmp r3, r2
  617. 80004ec: d019 beq.n 8000522 <HAL_DMA_Abort_IT+0x66>
  618. 80004ee: 3214 adds r2, #20
  619. 80004f0: 4293 cmp r3, r2
  620. 80004f2: d018 beq.n 8000526 <HAL_DMA_Abort_IT+0x6a>
  621. 80004f4: 3214 adds r2, #20
  622. 80004f6: 4293 cmp r3, r2
  623. 80004f8: d017 beq.n 800052a <HAL_DMA_Abort_IT+0x6e>
  624. 80004fa: 3214 adds r2, #20
  625. 80004fc: 4293 cmp r3, r2
  626. 80004fe: bf0c ite eq
  627. 8000500: f44f 5380 moveq.w r3, #4096 ; 0x1000
  628. 8000504: f44f 3380 movne.w r3, #65536 ; 0x10000
  629. 8000508: 4a20 ldr r2, [pc, #128] ; (800058c <HAL_DMA_Abort_IT+0xd0>)
  630. 800050a: 6053 str r3, [r2, #4]
  631. hdma->State = HAL_DMA_STATE_READY;
  632. 800050c: 2301 movs r3, #1
  633. __HAL_UNLOCK(hdma);
  634. 800050e: 2400 movs r4, #0
  635. hdma->State = HAL_DMA_STATE_READY;
  636. 8000510: f880 3021 strb.w r3, [r0, #33] ; 0x21
  637. if(hdma->XferAbortCallback != NULL)
  638. 8000514: 6b43 ldr r3, [r0, #52] ; 0x34
  639. __HAL_UNLOCK(hdma);
  640. 8000516: f880 4020 strb.w r4, [r0, #32]
  641. if(hdma->XferAbortCallback != NULL)
  642. 800051a: b39b cbz r3, 8000584 <HAL_DMA_Abort_IT+0xc8>
  643. hdma->XferAbortCallback(hdma);
  644. 800051c: 4798 blx r3
  645. HAL_StatusTypeDef status = HAL_OK;
  646. 800051e: 4620 mov r0, r4
  647. 8000520: bd10 pop {r4, pc}
  648. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_GI_FLAG_INDEX(hdma));
  649. 8000522: 2301 movs r3, #1
  650. 8000524: e7f0 b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  651. 8000526: 2310 movs r3, #16
  652. 8000528: e7ee b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  653. 800052a: f44f 7380 mov.w r3, #256 ; 0x100
  654. 800052e: e7eb b.n 8000508 <HAL_DMA_Abort_IT+0x4c>
  655. 8000530: 4917 ldr r1, [pc, #92] ; (8000590 <HAL_DMA_Abort_IT+0xd4>)
  656. 8000532: 428b cmp r3, r1
  657. 8000534: d016 beq.n 8000564 <HAL_DMA_Abort_IT+0xa8>
  658. 8000536: 3114 adds r1, #20
  659. 8000538: 428b cmp r3, r1
  660. 800053a: d015 beq.n 8000568 <HAL_DMA_Abort_IT+0xac>
  661. 800053c: 3114 adds r1, #20
  662. 800053e: 428b cmp r3, r1
  663. 8000540: d014 beq.n 800056c <HAL_DMA_Abort_IT+0xb0>
  664. 8000542: 3114 adds r1, #20
  665. 8000544: 428b cmp r3, r1
  666. 8000546: d014 beq.n 8000572 <HAL_DMA_Abort_IT+0xb6>
  667. 8000548: 3114 adds r1, #20
  668. 800054a: 428b cmp r3, r1
  669. 800054c: d014 beq.n 8000578 <HAL_DMA_Abort_IT+0xbc>
  670. 800054e: 3114 adds r1, #20
  671. 8000550: 428b cmp r3, r1
  672. 8000552: d014 beq.n 800057e <HAL_DMA_Abort_IT+0xc2>
  673. 8000554: 4293 cmp r3, r2
  674. 8000556: bf14 ite ne
  675. 8000558: f44f 3380 movne.w r3, #65536 ; 0x10000
  676. 800055c: f04f 7380 moveq.w r3, #16777216 ; 0x1000000
  677. 8000560: 4a0c ldr r2, [pc, #48] ; (8000594 <HAL_DMA_Abort_IT+0xd8>)
  678. 8000562: e7d2 b.n 800050a <HAL_DMA_Abort_IT+0x4e>
  679. 8000564: 2301 movs r3, #1
  680. 8000566: e7fb b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  681. 8000568: 2310 movs r3, #16
  682. 800056a: e7f9 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  683. 800056c: f44f 7380 mov.w r3, #256 ; 0x100
  684. 8000570: e7f6 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  685. 8000572: f44f 5380 mov.w r3, #4096 ; 0x1000
  686. 8000576: e7f3 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  687. 8000578: f44f 3380 mov.w r3, #65536 ; 0x10000
  688. 800057c: e7f0 b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  689. 800057e: f44f 1380 mov.w r3, #1048576 ; 0x100000
  690. 8000582: e7ed b.n 8000560 <HAL_DMA_Abort_IT+0xa4>
  691. HAL_StatusTypeDef status = HAL_OK;
  692. 8000584: 4618 mov r0, r3
  693. }
  694. 8000586: bd10 pop {r4, pc}
  695. 8000588: 40020080 .word 0x40020080
  696. 800058c: 40020400 .word 0x40020400
  697. 8000590: 40020008 .word 0x40020008
  698. 8000594: 40020000 .word 0x40020000
  699. 08000598 <HAL_DMA_IRQHandler>:
  700. {
  701. 8000598: b470 push {r4, r5, r6}
  702. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  703. 800059a: 2504 movs r5, #4
  704. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  705. 800059c: 6bc6 ldr r6, [r0, #60] ; 0x3c
  706. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  707. 800059e: 6c02 ldr r2, [r0, #64] ; 0x40
  708. uint32_t flag_it = hdma->DmaBaseAddress->ISR;
  709. 80005a0: 6834 ldr r4, [r6, #0]
  710. uint32_t source_it = hdma->Instance->CCR;
  711. 80005a2: 6803 ldr r3, [r0, #0]
  712. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  713. 80005a4: 4095 lsls r5, r2
  714. 80005a6: 4225 tst r5, r4
  715. uint32_t source_it = hdma->Instance->CCR;
  716. 80005a8: 6819 ldr r1, [r3, #0]
  717. if (((flag_it & (DMA_FLAG_HT1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_HT) != RESET))
  718. 80005aa: d055 beq.n 8000658 <HAL_DMA_IRQHandler+0xc0>
  719. 80005ac: 074d lsls r5, r1, #29
  720. 80005ae: d553 bpl.n 8000658 <HAL_DMA_IRQHandler+0xc0>
  721. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  722. 80005b0: 681a ldr r2, [r3, #0]
  723. 80005b2: 0696 lsls r6, r2, #26
  724. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_HT);
  725. 80005b4: bf5e ittt pl
  726. 80005b6: 681a ldrpl r2, [r3, #0]
  727. 80005b8: f022 0204 bicpl.w r2, r2, #4
  728. 80005bc: 601a strpl r2, [r3, #0]
  729. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  730. 80005be: 4a60 ldr r2, [pc, #384] ; (8000740 <HAL_DMA_IRQHandler+0x1a8>)
  731. 80005c0: 4293 cmp r3, r2
  732. 80005c2: d91f bls.n 8000604 <HAL_DMA_IRQHandler+0x6c>
  733. 80005c4: f502 7262 add.w r2, r2, #904 ; 0x388
  734. 80005c8: 4293 cmp r3, r2
  735. 80005ca: d014 beq.n 80005f6 <HAL_DMA_IRQHandler+0x5e>
  736. 80005cc: 3214 adds r2, #20
  737. 80005ce: 4293 cmp r3, r2
  738. 80005d0: d013 beq.n 80005fa <HAL_DMA_IRQHandler+0x62>
  739. 80005d2: 3214 adds r2, #20
  740. 80005d4: 4293 cmp r3, r2
  741. 80005d6: d012 beq.n 80005fe <HAL_DMA_IRQHandler+0x66>
  742. 80005d8: 3214 adds r2, #20
  743. 80005da: 4293 cmp r3, r2
  744. 80005dc: bf0c ite eq
  745. 80005de: f44f 4380 moveq.w r3, #16384 ; 0x4000
  746. 80005e2: f44f 2380 movne.w r3, #262144 ; 0x40000
  747. 80005e6: 4a57 ldr r2, [pc, #348] ; (8000744 <HAL_DMA_IRQHandler+0x1ac>)
  748. 80005e8: 6053 str r3, [r2, #4]
  749. if(hdma->XferHalfCpltCallback != NULL)
  750. 80005ea: 6ac3 ldr r3, [r0, #44] ; 0x2c
  751. if (hdma->XferErrorCallback != NULL)
  752. 80005ec: 2b00 cmp r3, #0
  753. 80005ee: f000 80a5 beq.w 800073c <HAL_DMA_IRQHandler+0x1a4>
  754. }
  755. 80005f2: bc70 pop {r4, r5, r6}
  756. hdma->XferErrorCallback(hdma);
  757. 80005f4: 4718 bx r3
  758. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_HT_FLAG_INDEX(hdma));
  759. 80005f6: 2304 movs r3, #4
  760. 80005f8: e7f5 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  761. 80005fa: 2340 movs r3, #64 ; 0x40
  762. 80005fc: e7f3 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  763. 80005fe: f44f 6380 mov.w r3, #1024 ; 0x400
  764. 8000602: e7f0 b.n 80005e6 <HAL_DMA_IRQHandler+0x4e>
  765. 8000604: 4950 ldr r1, [pc, #320] ; (8000748 <HAL_DMA_IRQHandler+0x1b0>)
  766. 8000606: 428b cmp r3, r1
  767. 8000608: d016 beq.n 8000638 <HAL_DMA_IRQHandler+0xa0>
  768. 800060a: 3114 adds r1, #20
  769. 800060c: 428b cmp r3, r1
  770. 800060e: d015 beq.n 800063c <HAL_DMA_IRQHandler+0xa4>
  771. 8000610: 3114 adds r1, #20
  772. 8000612: 428b cmp r3, r1
  773. 8000614: d014 beq.n 8000640 <HAL_DMA_IRQHandler+0xa8>
  774. 8000616: 3114 adds r1, #20
  775. 8000618: 428b cmp r3, r1
  776. 800061a: d014 beq.n 8000646 <HAL_DMA_IRQHandler+0xae>
  777. 800061c: 3114 adds r1, #20
  778. 800061e: 428b cmp r3, r1
  779. 8000620: d014 beq.n 800064c <HAL_DMA_IRQHandler+0xb4>
  780. 8000622: 3114 adds r1, #20
  781. 8000624: 428b cmp r3, r1
  782. 8000626: d014 beq.n 8000652 <HAL_DMA_IRQHandler+0xba>
  783. 8000628: 4293 cmp r3, r2
  784. 800062a: bf14 ite ne
  785. 800062c: f44f 2380 movne.w r3, #262144 ; 0x40000
  786. 8000630: f04f 6380 moveq.w r3, #67108864 ; 0x4000000
  787. 8000634: 4a45 ldr r2, [pc, #276] ; (800074c <HAL_DMA_IRQHandler+0x1b4>)
  788. 8000636: e7d7 b.n 80005e8 <HAL_DMA_IRQHandler+0x50>
  789. 8000638: 2304 movs r3, #4
  790. 800063a: e7fb b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  791. 800063c: 2340 movs r3, #64 ; 0x40
  792. 800063e: e7f9 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  793. 8000640: f44f 6380 mov.w r3, #1024 ; 0x400
  794. 8000644: e7f6 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  795. 8000646: f44f 4380 mov.w r3, #16384 ; 0x4000
  796. 800064a: e7f3 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  797. 800064c: f44f 2380 mov.w r3, #262144 ; 0x40000
  798. 8000650: e7f0 b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  799. 8000652: f44f 0380 mov.w r3, #4194304 ; 0x400000
  800. 8000656: e7ed b.n 8000634 <HAL_DMA_IRQHandler+0x9c>
  801. else if (((flag_it & (DMA_FLAG_TC1 << hdma->ChannelIndex)) != RESET) && ((source_it & DMA_IT_TC) != RESET))
  802. 8000658: 2502 movs r5, #2
  803. 800065a: 4095 lsls r5, r2
  804. 800065c: 4225 tst r5, r4
  805. 800065e: d057 beq.n 8000710 <HAL_DMA_IRQHandler+0x178>
  806. 8000660: 078d lsls r5, r1, #30
  807. 8000662: d555 bpl.n 8000710 <HAL_DMA_IRQHandler+0x178>
  808. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  809. 8000664: 681a ldr r2, [r3, #0]
  810. 8000666: 0694 lsls r4, r2, #26
  811. 8000668: d406 bmi.n 8000678 <HAL_DMA_IRQHandler+0xe0>
  812. __HAL_DMA_DISABLE_IT(hdma, DMA_IT_TE | DMA_IT_TC);
  813. 800066a: 681a ldr r2, [r3, #0]
  814. 800066c: f022 020a bic.w r2, r2, #10
  815. 8000670: 601a str r2, [r3, #0]
  816. hdma->State = HAL_DMA_STATE_READY;
  817. 8000672: 2201 movs r2, #1
  818. 8000674: f880 2021 strb.w r2, [r0, #33] ; 0x21
  819. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  820. 8000678: 4a31 ldr r2, [pc, #196] ; (8000740 <HAL_DMA_IRQHandler+0x1a8>)
  821. 800067a: 4293 cmp r3, r2
  822. 800067c: d91e bls.n 80006bc <HAL_DMA_IRQHandler+0x124>
  823. 800067e: f502 7262 add.w r2, r2, #904 ; 0x388
  824. 8000682: 4293 cmp r3, r2
  825. 8000684: d013 beq.n 80006ae <HAL_DMA_IRQHandler+0x116>
  826. 8000686: 3214 adds r2, #20
  827. 8000688: 4293 cmp r3, r2
  828. 800068a: d012 beq.n 80006b2 <HAL_DMA_IRQHandler+0x11a>
  829. 800068c: 3214 adds r2, #20
  830. 800068e: 4293 cmp r3, r2
  831. 8000690: d011 beq.n 80006b6 <HAL_DMA_IRQHandler+0x11e>
  832. 8000692: 3214 adds r2, #20
  833. 8000694: 4293 cmp r3, r2
  834. 8000696: bf0c ite eq
  835. 8000698: f44f 5300 moveq.w r3, #8192 ; 0x2000
  836. 800069c: f44f 3300 movne.w r3, #131072 ; 0x20000
  837. 80006a0: 4a28 ldr r2, [pc, #160] ; (8000744 <HAL_DMA_IRQHandler+0x1ac>)
  838. 80006a2: 6053 str r3, [r2, #4]
  839. __HAL_UNLOCK(hdma);
  840. 80006a4: 2300 movs r3, #0
  841. 80006a6: f880 3020 strb.w r3, [r0, #32]
  842. if(hdma->XferCpltCallback != NULL)
  843. 80006aa: 6a83 ldr r3, [r0, #40] ; 0x28
  844. 80006ac: e79e b.n 80005ec <HAL_DMA_IRQHandler+0x54>
  845. __HAL_DMA_CLEAR_FLAG(hdma, __HAL_DMA_GET_TC_FLAG_INDEX(hdma));
  846. 80006ae: 2302 movs r3, #2
  847. 80006b0: e7f6 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  848. 80006b2: 2320 movs r3, #32
  849. 80006b4: e7f4 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  850. 80006b6: f44f 7300 mov.w r3, #512 ; 0x200
  851. 80006ba: e7f1 b.n 80006a0 <HAL_DMA_IRQHandler+0x108>
  852. 80006bc: 4922 ldr r1, [pc, #136] ; (8000748 <HAL_DMA_IRQHandler+0x1b0>)
  853. 80006be: 428b cmp r3, r1
  854. 80006c0: d016 beq.n 80006f0 <HAL_DMA_IRQHandler+0x158>
  855. 80006c2: 3114 adds r1, #20
  856. 80006c4: 428b cmp r3, r1
  857. 80006c6: d015 beq.n 80006f4 <HAL_DMA_IRQHandler+0x15c>
  858. 80006c8: 3114 adds r1, #20
  859. 80006ca: 428b cmp r3, r1
  860. 80006cc: d014 beq.n 80006f8 <HAL_DMA_IRQHandler+0x160>
  861. 80006ce: 3114 adds r1, #20
  862. 80006d0: 428b cmp r3, r1
  863. 80006d2: d014 beq.n 80006fe <HAL_DMA_IRQHandler+0x166>
  864. 80006d4: 3114 adds r1, #20
  865. 80006d6: 428b cmp r3, r1
  866. 80006d8: d014 beq.n 8000704 <HAL_DMA_IRQHandler+0x16c>
  867. 80006da: 3114 adds r1, #20
  868. 80006dc: 428b cmp r3, r1
  869. 80006de: d014 beq.n 800070a <HAL_DMA_IRQHandler+0x172>
  870. 80006e0: 4293 cmp r3, r2
  871. 80006e2: bf14 ite ne
  872. 80006e4: f44f 3300 movne.w r3, #131072 ; 0x20000
  873. 80006e8: f04f 7300 moveq.w r3, #33554432 ; 0x2000000
  874. 80006ec: 4a17 ldr r2, [pc, #92] ; (800074c <HAL_DMA_IRQHandler+0x1b4>)
  875. 80006ee: e7d8 b.n 80006a2 <HAL_DMA_IRQHandler+0x10a>
  876. 80006f0: 2302 movs r3, #2
  877. 80006f2: e7fb b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  878. 80006f4: 2320 movs r3, #32
  879. 80006f6: e7f9 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  880. 80006f8: f44f 7300 mov.w r3, #512 ; 0x200
  881. 80006fc: e7f6 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  882. 80006fe: f44f 5300 mov.w r3, #8192 ; 0x2000
  883. 8000702: e7f3 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  884. 8000704: f44f 3300 mov.w r3, #131072 ; 0x20000
  885. 8000708: e7f0 b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  886. 800070a: f44f 1300 mov.w r3, #2097152 ; 0x200000
  887. 800070e: e7ed b.n 80006ec <HAL_DMA_IRQHandler+0x154>
  888. else if (( RESET != (flag_it & (DMA_FLAG_TE1 << hdma->ChannelIndex))) && (RESET != (source_it & DMA_IT_TE)))
  889. 8000710: 2508 movs r5, #8
  890. 8000712: 4095 lsls r5, r2
  891. 8000714: 4225 tst r5, r4
  892. 8000716: d011 beq.n 800073c <HAL_DMA_IRQHandler+0x1a4>
  893. 8000718: 0709 lsls r1, r1, #28
  894. 800071a: d50f bpl.n 800073c <HAL_DMA_IRQHandler+0x1a4>
  895. __HAL_DMA_DISABLE_IT(hdma, (DMA_IT_TC | DMA_IT_HT | DMA_IT_TE));
  896. 800071c: 6819 ldr r1, [r3, #0]
  897. 800071e: f021 010e bic.w r1, r1, #14
  898. 8000722: 6019 str r1, [r3, #0]
  899. hdma->DmaBaseAddress->IFCR = (DMA_ISR_GIF1 << hdma->ChannelIndex);
  900. 8000724: 2301 movs r3, #1
  901. 8000726: fa03 f202 lsl.w r2, r3, r2
  902. 800072a: 6072 str r2, [r6, #4]
  903. hdma->ErrorCode = HAL_DMA_ERROR_TE;
  904. 800072c: 6383 str r3, [r0, #56] ; 0x38
  905. hdma->State = HAL_DMA_STATE_READY;
  906. 800072e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  907. __HAL_UNLOCK(hdma);
  908. 8000732: 2300 movs r3, #0
  909. 8000734: f880 3020 strb.w r3, [r0, #32]
  910. if (hdma->XferErrorCallback != NULL)
  911. 8000738: 6b03 ldr r3, [r0, #48] ; 0x30
  912. 800073a: e757 b.n 80005ec <HAL_DMA_IRQHandler+0x54>
  913. }
  914. 800073c: bc70 pop {r4, r5, r6}
  915. 800073e: 4770 bx lr
  916. 8000740: 40020080 .word 0x40020080
  917. 8000744: 40020400 .word 0x40020400
  918. 8000748: 40020008 .word 0x40020008
  919. 800074c: 40020000 .word 0x40020000
  920. 08000750 <FLASH_SetErrorCode>:
  921. uint32_t flags = 0U;
  922. #if defined(FLASH_BANK2_END)
  923. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR_BANK2))
  924. #else
  925. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR))
  926. 8000750: 4a11 ldr r2, [pc, #68] ; (8000798 <FLASH_SetErrorCode+0x48>)
  927. 8000752: 68d3 ldr r3, [r2, #12]
  928. 8000754: f013 0310 ands.w r3, r3, #16
  929. 8000758: d005 beq.n 8000766 <FLASH_SetErrorCode+0x16>
  930. #endif /* FLASH_BANK2_END */
  931. {
  932. pFlash.ErrorCode |= HAL_FLASH_ERROR_WRP;
  933. 800075a: 4910 ldr r1, [pc, #64] ; (800079c <FLASH_SetErrorCode+0x4c>)
  934. 800075c: 69cb ldr r3, [r1, #28]
  935. 800075e: f043 0302 orr.w r3, r3, #2
  936. 8000762: 61cb str r3, [r1, #28]
  937. #if defined(FLASH_BANK2_END)
  938. flags |= FLASH_FLAG_WRPERR | FLASH_FLAG_WRPERR_BANK2;
  939. #else
  940. flags |= FLASH_FLAG_WRPERR;
  941. 8000764: 2310 movs r3, #16
  942. #endif /* FLASH_BANK2_END */
  943. }
  944. #if defined(FLASH_BANK2_END)
  945. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR) || __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR_BANK2))
  946. #else
  947. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  948. 8000766: 68d2 ldr r2, [r2, #12]
  949. 8000768: 0750 lsls r0, r2, #29
  950. 800076a: d506 bpl.n 800077a <FLASH_SetErrorCode+0x2a>
  951. #endif /* FLASH_BANK2_END */
  952. {
  953. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  954. 800076c: 490b ldr r1, [pc, #44] ; (800079c <FLASH_SetErrorCode+0x4c>)
  955. #if defined(FLASH_BANK2_END)
  956. flags |= FLASH_FLAG_PGERR | FLASH_FLAG_PGERR_BANK2;
  957. #else
  958. flags |= FLASH_FLAG_PGERR;
  959. 800076e: f043 0304 orr.w r3, r3, #4
  960. pFlash.ErrorCode |= HAL_FLASH_ERROR_PROG;
  961. 8000772: 69ca ldr r2, [r1, #28]
  962. 8000774: f042 0201 orr.w r2, r2, #1
  963. 8000778: 61ca str r2, [r1, #28]
  964. #endif /* FLASH_BANK2_END */
  965. }
  966. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR))
  967. 800077a: 4a07 ldr r2, [pc, #28] ; (8000798 <FLASH_SetErrorCode+0x48>)
  968. 800077c: 69d1 ldr r1, [r2, #28]
  969. 800077e: 07c9 lsls r1, r1, #31
  970. 8000780: d508 bpl.n 8000794 <FLASH_SetErrorCode+0x44>
  971. {
  972. pFlash.ErrorCode |= HAL_FLASH_ERROR_OPTV;
  973. 8000782: 4806 ldr r0, [pc, #24] ; (800079c <FLASH_SetErrorCode+0x4c>)
  974. 8000784: 69c1 ldr r1, [r0, #28]
  975. 8000786: f041 0104 orr.w r1, r1, #4
  976. 800078a: 61c1 str r1, [r0, #28]
  977. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_OPTVERR);
  978. 800078c: 69d1 ldr r1, [r2, #28]
  979. 800078e: f021 0101 bic.w r1, r1, #1
  980. 8000792: 61d1 str r1, [r2, #28]
  981. }
  982. /* Clear FLASH error pending bits */
  983. __HAL_FLASH_CLEAR_FLAG(flags);
  984. 8000794: 60d3 str r3, [r2, #12]
  985. 8000796: 4770 bx lr
  986. 8000798: 40022000 .word 0x40022000
  987. 800079c: 20000308 .word 0x20000308
  988. 080007a0 <HAL_FLASH_Unlock>:
  989. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  990. 80007a0: 4b06 ldr r3, [pc, #24] ; (80007bc <HAL_FLASH_Unlock+0x1c>)
  991. 80007a2: 6918 ldr r0, [r3, #16]
  992. 80007a4: f010 0080 ands.w r0, r0, #128 ; 0x80
  993. 80007a8: d007 beq.n 80007ba <HAL_FLASH_Unlock+0x1a>
  994. WRITE_REG(FLASH->KEYR, FLASH_KEY1);
  995. 80007aa: 4a05 ldr r2, [pc, #20] ; (80007c0 <HAL_FLASH_Unlock+0x20>)
  996. 80007ac: 605a str r2, [r3, #4]
  997. WRITE_REG(FLASH->KEYR, FLASH_KEY2);
  998. 80007ae: f102 3288 add.w r2, r2, #2290649224 ; 0x88888888
  999. 80007b2: 605a str r2, [r3, #4]
  1000. if(READ_BIT(FLASH->CR, FLASH_CR_LOCK) != RESET)
  1001. 80007b4: 6918 ldr r0, [r3, #16]
  1002. HAL_StatusTypeDef status = HAL_OK;
  1003. 80007b6: f3c0 10c0 ubfx r0, r0, #7, #1
  1004. }
  1005. 80007ba: 4770 bx lr
  1006. 80007bc: 40022000 .word 0x40022000
  1007. 80007c0: 45670123 .word 0x45670123
  1008. 080007c4 <HAL_FLASH_Lock>:
  1009. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  1010. 80007c4: 4a03 ldr r2, [pc, #12] ; (80007d4 <HAL_FLASH_Lock+0x10>)
  1011. }
  1012. 80007c6: 2000 movs r0, #0
  1013. SET_BIT(FLASH->CR, FLASH_CR_LOCK);
  1014. 80007c8: 6913 ldr r3, [r2, #16]
  1015. 80007ca: f043 0380 orr.w r3, r3, #128 ; 0x80
  1016. 80007ce: 6113 str r3, [r2, #16]
  1017. }
  1018. 80007d0: 4770 bx lr
  1019. 80007d2: bf00 nop
  1020. 80007d4: 40022000 .word 0x40022000
  1021. 080007d8 <FLASH_WaitForLastOperation>:
  1022. {
  1023. 80007d8: b5f8 push {r3, r4, r5, r6, r7, lr}
  1024. 80007da: 4606 mov r6, r0
  1025. uint32_t tickstart = HAL_GetTick();
  1026. 80007dc: f7ff fd70 bl 80002c0 <HAL_GetTick>
  1027. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1028. 80007e0: 4c11 ldr r4, [pc, #68] ; (8000828 <FLASH_WaitForLastOperation+0x50>)
  1029. uint32_t tickstart = HAL_GetTick();
  1030. 80007e2: 4607 mov r7, r0
  1031. 80007e4: 4625 mov r5, r4
  1032. while(__HAL_FLASH_GET_FLAG(FLASH_FLAG_BSY))
  1033. 80007e6: 68e3 ldr r3, [r4, #12]
  1034. 80007e8: 07d8 lsls r0, r3, #31
  1035. 80007ea: d412 bmi.n 8000812 <FLASH_WaitForLastOperation+0x3a>
  1036. if (__HAL_FLASH_GET_FLAG(FLASH_FLAG_EOP))
  1037. 80007ec: 68e3 ldr r3, [r4, #12]
  1038. 80007ee: 0699 lsls r1, r3, #26
  1039. __HAL_FLASH_CLEAR_FLAG(FLASH_FLAG_EOP);
  1040. 80007f0: bf44 itt mi
  1041. 80007f2: 2320 movmi r3, #32
  1042. 80007f4: 60e3 strmi r3, [r4, #12]
  1043. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1044. 80007f6: 68eb ldr r3, [r5, #12]
  1045. 80007f8: 06da lsls r2, r3, #27
  1046. 80007fa: d406 bmi.n 800080a <FLASH_WaitForLastOperation+0x32>
  1047. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1048. 80007fc: 69eb ldr r3, [r5, #28]
  1049. if(__HAL_FLASH_GET_FLAG(FLASH_FLAG_WRPERR) ||
  1050. 80007fe: 07db lsls r3, r3, #31
  1051. 8000800: d403 bmi.n 800080a <FLASH_WaitForLastOperation+0x32>
  1052. __HAL_FLASH_GET_FLAG(FLASH_FLAG_PGERR))
  1053. 8000802: 68e8 ldr r0, [r5, #12]
  1054. __HAL_FLASH_GET_FLAG(FLASH_FLAG_OPTVERR) ||
  1055. 8000804: f010 0004 ands.w r0, r0, #4
  1056. 8000808: d002 beq.n 8000810 <FLASH_WaitForLastOperation+0x38>
  1057. FLASH_SetErrorCode();
  1058. 800080a: f7ff ffa1 bl 8000750 <FLASH_SetErrorCode>
  1059. return HAL_ERROR;
  1060. 800080e: 2001 movs r0, #1
  1061. }
  1062. 8000810: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1063. if (Timeout != HAL_MAX_DELAY)
  1064. 8000812: 1c73 adds r3, r6, #1
  1065. 8000814: d0e7 beq.n 80007e6 <FLASH_WaitForLastOperation+0xe>
  1066. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1067. 8000816: b90e cbnz r6, 800081c <FLASH_WaitForLastOperation+0x44>
  1068. return HAL_TIMEOUT;
  1069. 8000818: 2003 movs r0, #3
  1070. 800081a: bdf8 pop {r3, r4, r5, r6, r7, pc}
  1071. if((Timeout == 0U) || ((HAL_GetTick()-tickstart) > Timeout))
  1072. 800081c: f7ff fd50 bl 80002c0 <HAL_GetTick>
  1073. 8000820: 1bc0 subs r0, r0, r7
  1074. 8000822: 4286 cmp r6, r0
  1075. 8000824: d2df bcs.n 80007e6 <FLASH_WaitForLastOperation+0xe>
  1076. 8000826: e7f7 b.n 8000818 <FLASH_WaitForLastOperation+0x40>
  1077. 8000828: 40022000 .word 0x40022000
  1078. 0800082c <HAL_FLASH_Program>:
  1079. {
  1080. 800082c: e92d 4ff8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1081. __HAL_LOCK(&pFlash);
  1082. 8000830: 4c1f ldr r4, [pc, #124] ; (80008b0 <HAL_FLASH_Program+0x84>)
  1083. {
  1084. 8000832: 4699 mov r9, r3
  1085. __HAL_LOCK(&pFlash);
  1086. 8000834: 7e23 ldrb r3, [r4, #24]
  1087. {
  1088. 8000836: 4605 mov r5, r0
  1089. __HAL_LOCK(&pFlash);
  1090. 8000838: 2b01 cmp r3, #1
  1091. {
  1092. 800083a: 460f mov r7, r1
  1093. 800083c: 4690 mov r8, r2
  1094. __HAL_LOCK(&pFlash);
  1095. 800083e: d033 beq.n 80008a8 <HAL_FLASH_Program+0x7c>
  1096. 8000840: 2301 movs r3, #1
  1097. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1098. 8000842: f24c 3050 movw r0, #50000 ; 0xc350
  1099. __HAL_LOCK(&pFlash);
  1100. 8000846: 7623 strb r3, [r4, #24]
  1101. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1102. 8000848: f7ff ffc6 bl 80007d8 <FLASH_WaitForLastOperation>
  1103. if(status == HAL_OK)
  1104. 800084c: bb40 cbnz r0, 80008a0 <HAL_FLASH_Program+0x74>
  1105. if(TypeProgram == FLASH_TYPEPROGRAM_HALFWORD)
  1106. 800084e: 2d01 cmp r5, #1
  1107. 8000850: d003 beq.n 800085a <HAL_FLASH_Program+0x2e>
  1108. nbiterations = 4U;
  1109. 8000852: 2d02 cmp r5, #2
  1110. 8000854: bf0c ite eq
  1111. 8000856: 2502 moveq r5, #2
  1112. 8000858: 2504 movne r5, #4
  1113. 800085a: 2600 movs r6, #0
  1114. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1115. 800085c: 46b2 mov sl, r6
  1116. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1117. 800085e: f8df b054 ldr.w fp, [pc, #84] ; 80008b4 <HAL_FLASH_Program+0x88>
  1118. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1119. 8000862: 0132 lsls r2, r6, #4
  1120. 8000864: 4640 mov r0, r8
  1121. 8000866: 4649 mov r1, r9
  1122. 8000868: f7ff fcdc bl 8000224 <__aeabi_llsr>
  1123. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1124. 800086c: f8c4 a01c str.w sl, [r4, #28]
  1125. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1126. 8000870: f8db 3010 ldr.w r3, [fp, #16]
  1127. FLASH_Program_HalfWord((Address + (2U*index)), (uint16_t)(Data >> (16U*index)));
  1128. 8000874: b280 uxth r0, r0
  1129. SET_BIT(FLASH->CR, FLASH_CR_PG);
  1130. 8000876: f043 0301 orr.w r3, r3, #1
  1131. 800087a: f8cb 3010 str.w r3, [fp, #16]
  1132. *(__IO uint16_t*)Address = Data;
  1133. 800087e: f827 0016 strh.w r0, [r7, r6, lsl #1]
  1134. status = FLASH_WaitForLastOperation(FLASH_TIMEOUT_VALUE);
  1135. 8000882: f24c 3050 movw r0, #50000 ; 0xc350
  1136. 8000886: f7ff ffa7 bl 80007d8 <FLASH_WaitForLastOperation>
  1137. CLEAR_BIT(FLASH->CR, FLASH_CR_PG);
  1138. 800088a: f8db 3010 ldr.w r3, [fp, #16]
  1139. 800088e: f023 0301 bic.w r3, r3, #1
  1140. 8000892: f8cb 3010 str.w r3, [fp, #16]
  1141. if (status != HAL_OK)
  1142. 8000896: b918 cbnz r0, 80008a0 <HAL_FLASH_Program+0x74>
  1143. 8000898: 3601 adds r6, #1
  1144. for (index = 0U; index < nbiterations; index++)
  1145. 800089a: b2f3 uxtb r3, r6
  1146. 800089c: 429d cmp r5, r3
  1147. 800089e: d8e0 bhi.n 8000862 <HAL_FLASH_Program+0x36>
  1148. __HAL_UNLOCK(&pFlash);
  1149. 80008a0: 2300 movs r3, #0
  1150. 80008a2: 7623 strb r3, [r4, #24]
  1151. return status;
  1152. 80008a4: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1153. __HAL_LOCK(&pFlash);
  1154. 80008a8: 2002 movs r0, #2
  1155. }
  1156. 80008aa: e8bd 8ff8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1157. 80008ae: bf00 nop
  1158. 80008b0: 20000308 .word 0x20000308
  1159. 80008b4: 40022000 .word 0x40022000
  1160. 080008b8 <FLASH_MassErase.isra.0>:
  1161. {
  1162. /* Check the parameters */
  1163. assert_param(IS_FLASH_BANK(Banks));
  1164. /* Clean the error context */
  1165. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1166. 80008b8: 2200 movs r2, #0
  1167. 80008ba: 4b06 ldr r3, [pc, #24] ; (80008d4 <FLASH_MassErase.isra.0+0x1c>)
  1168. 80008bc: 61da str r2, [r3, #28]
  1169. #if !defined(FLASH_BANK2_END)
  1170. /* Prevent unused argument(s) compilation warning */
  1171. UNUSED(Banks);
  1172. #endif /* FLASH_BANK2_END */
  1173. /* Only bank1 will be erased*/
  1174. SET_BIT(FLASH->CR, FLASH_CR_MER);
  1175. 80008be: 4b06 ldr r3, [pc, #24] ; (80008d8 <FLASH_MassErase.isra.0+0x20>)
  1176. 80008c0: 691a ldr r2, [r3, #16]
  1177. 80008c2: f042 0204 orr.w r2, r2, #4
  1178. 80008c6: 611a str r2, [r3, #16]
  1179. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1180. 80008c8: 691a ldr r2, [r3, #16]
  1181. 80008ca: f042 0240 orr.w r2, r2, #64 ; 0x40
  1182. 80008ce: 611a str r2, [r3, #16]
  1183. 80008d0: 4770 bx lr
  1184. 80008d2: bf00 nop
  1185. 80008d4: 20000308 .word 0x20000308
  1186. 80008d8: 40022000 .word 0x40022000
  1187. 080008dc <FLASH_PageErase>:
  1188. * @retval None
  1189. */
  1190. void FLASH_PageErase(uint32_t PageAddress)
  1191. {
  1192. /* Clean the error context */
  1193. pFlash.ErrorCode = HAL_FLASH_ERROR_NONE;
  1194. 80008dc: 2200 movs r2, #0
  1195. 80008de: 4b06 ldr r3, [pc, #24] ; (80008f8 <FLASH_PageErase+0x1c>)
  1196. 80008e0: 61da str r2, [r3, #28]
  1197. }
  1198. else
  1199. {
  1200. #endif /* FLASH_BANK2_END */
  1201. /* Proceed to erase the page */
  1202. SET_BIT(FLASH->CR, FLASH_CR_PER);
  1203. 80008e2: 4b06 ldr r3, [pc, #24] ; (80008fc <FLASH_PageErase+0x20>)
  1204. 80008e4: 691a ldr r2, [r3, #16]
  1205. 80008e6: f042 0202 orr.w r2, r2, #2
  1206. 80008ea: 611a str r2, [r3, #16]
  1207. WRITE_REG(FLASH->AR, PageAddress);
  1208. 80008ec: 6158 str r0, [r3, #20]
  1209. SET_BIT(FLASH->CR, FLASH_CR_STRT);
  1210. 80008ee: 691a ldr r2, [r3, #16]
  1211. 80008f0: f042 0240 orr.w r2, r2, #64 ; 0x40
  1212. 80008f4: 611a str r2, [r3, #16]
  1213. 80008f6: 4770 bx lr
  1214. 80008f8: 20000308 .word 0x20000308
  1215. 80008fc: 40022000 .word 0x40022000
  1216. 08000900 <HAL_FLASHEx_Erase>:
  1217. {
  1218. 8000900: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  1219. __HAL_LOCK(&pFlash);
  1220. 8000904: 4d23 ldr r5, [pc, #140] ; (8000994 <HAL_FLASHEx_Erase+0x94>)
  1221. {
  1222. 8000906: 4607 mov r7, r0
  1223. __HAL_LOCK(&pFlash);
  1224. 8000908: 7e2b ldrb r3, [r5, #24]
  1225. {
  1226. 800090a: 4688 mov r8, r1
  1227. __HAL_LOCK(&pFlash);
  1228. 800090c: 2b01 cmp r3, #1
  1229. 800090e: d03d beq.n 800098c <HAL_FLASHEx_Erase+0x8c>
  1230. 8000910: 2401 movs r4, #1
  1231. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1232. 8000912: 6803 ldr r3, [r0, #0]
  1233. __HAL_LOCK(&pFlash);
  1234. 8000914: 762c strb r4, [r5, #24]
  1235. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1236. 8000916: 2b02 cmp r3, #2
  1237. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1238. 8000918: f24c 3050 movw r0, #50000 ; 0xc350
  1239. if (pEraseInit->TypeErase == FLASH_TYPEERASE_MASSERASE)
  1240. 800091c: d113 bne.n 8000946 <HAL_FLASHEx_Erase+0x46>
  1241. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1242. 800091e: f7ff ff5b bl 80007d8 <FLASH_WaitForLastOperation>
  1243. 8000922: b120 cbz r0, 800092e <HAL_FLASHEx_Erase+0x2e>
  1244. HAL_StatusTypeDef status = HAL_ERROR;
  1245. 8000924: 2001 movs r0, #1
  1246. __HAL_UNLOCK(&pFlash);
  1247. 8000926: 2300 movs r3, #0
  1248. 8000928: 762b strb r3, [r5, #24]
  1249. return status;
  1250. 800092a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1251. FLASH_MassErase(FLASH_BANK_1);
  1252. 800092e: f7ff ffc3 bl 80008b8 <FLASH_MassErase.isra.0>
  1253. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1254. 8000932: f24c 3050 movw r0, #50000 ; 0xc350
  1255. 8000936: f7ff ff4f bl 80007d8 <FLASH_WaitForLastOperation>
  1256. CLEAR_BIT(FLASH->CR, FLASH_CR_MER);
  1257. 800093a: 4a17 ldr r2, [pc, #92] ; (8000998 <HAL_FLASHEx_Erase+0x98>)
  1258. 800093c: 6913 ldr r3, [r2, #16]
  1259. 800093e: f023 0304 bic.w r3, r3, #4
  1260. 8000942: 6113 str r3, [r2, #16]
  1261. 8000944: e7ef b.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1262. if (FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE) == HAL_OK)
  1263. 8000946: f7ff ff47 bl 80007d8 <FLASH_WaitForLastOperation>
  1264. 800094a: 2800 cmp r0, #0
  1265. 800094c: d1ea bne.n 8000924 <HAL_FLASHEx_Erase+0x24>
  1266. *PageError = 0xFFFFFFFFU;
  1267. 800094e: f04f 33ff mov.w r3, #4294967295
  1268. 8000952: f8c8 3000 str.w r3, [r8]
  1269. HAL_StatusTypeDef status = HAL_ERROR;
  1270. 8000956: 4620 mov r0, r4
  1271. for(address = pEraseInit->PageAddress;
  1272. 8000958: 68be ldr r6, [r7, #8]
  1273. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1274. 800095a: 4c0f ldr r4, [pc, #60] ; (8000998 <HAL_FLASHEx_Erase+0x98>)
  1275. address < ((pEraseInit->NbPages * FLASH_PAGE_SIZE) + pEraseInit->PageAddress);
  1276. 800095c: 68fa ldr r2, [r7, #12]
  1277. 800095e: 68bb ldr r3, [r7, #8]
  1278. 8000960: eb03 23c2 add.w r3, r3, r2, lsl #11
  1279. for(address = pEraseInit->PageAddress;
  1280. 8000964: 429e cmp r6, r3
  1281. 8000966: d2de bcs.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1282. FLASH_PageErase(address);
  1283. 8000968: 4630 mov r0, r6
  1284. 800096a: f7ff ffb7 bl 80008dc <FLASH_PageErase>
  1285. status = FLASH_WaitForLastOperation((uint32_t)FLASH_TIMEOUT_VALUE);
  1286. 800096e: f24c 3050 movw r0, #50000 ; 0xc350
  1287. 8000972: f7ff ff31 bl 80007d8 <FLASH_WaitForLastOperation>
  1288. CLEAR_BIT(FLASH->CR, FLASH_CR_PER);
  1289. 8000976: 6923 ldr r3, [r4, #16]
  1290. 8000978: f023 0302 bic.w r3, r3, #2
  1291. 800097c: 6123 str r3, [r4, #16]
  1292. if (status != HAL_OK)
  1293. 800097e: b110 cbz r0, 8000986 <HAL_FLASHEx_Erase+0x86>
  1294. *PageError = address;
  1295. 8000980: f8c8 6000 str.w r6, [r8]
  1296. break;
  1297. 8000984: e7cf b.n 8000926 <HAL_FLASHEx_Erase+0x26>
  1298. address += FLASH_PAGE_SIZE)
  1299. 8000986: f506 6600 add.w r6, r6, #2048 ; 0x800
  1300. 800098a: e7e7 b.n 800095c <HAL_FLASHEx_Erase+0x5c>
  1301. __HAL_LOCK(&pFlash);
  1302. 800098c: 2002 movs r0, #2
  1303. }
  1304. 800098e: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1305. 8000992: bf00 nop
  1306. 8000994: 20000308 .word 0x20000308
  1307. 8000998: 40022000 .word 0x40022000
  1308. 0800099c <HAL_GPIO_Init>:
  1309. * @param GPIO_Init: pointer to a GPIO_InitTypeDef structure that contains
  1310. * the configuration information for the specified GPIO peripheral.
  1311. * @retval None
  1312. */
  1313. void HAL_GPIO_Init(GPIO_TypeDef *GPIOx, GPIO_InitTypeDef *GPIO_Init)
  1314. {
  1315. 800099c: e92d 4ff7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, sl, fp, lr}
  1316. uint32_t position;
  1317. uint32_t ioposition = 0x00U;
  1318. uint32_t iocurrent = 0x00U;
  1319. uint32_t temp = 0x00U;
  1320. uint32_t config = 0x00U;
  1321. 80009a0: 2200 movs r2, #0
  1322. assert_param(IS_GPIO_ALL_INSTANCE(GPIOx));
  1323. assert_param(IS_GPIO_PIN(GPIO_Init->Pin));
  1324. assert_param(IS_GPIO_MODE(GPIO_Init->Mode));
  1325. /* Configure the port pins */
  1326. for (position = 0U; position < GPIO_NUMBER; position++)
  1327. 80009a2: 4616 mov r6, r2
  1328. /*--------------------- EXTI Mode Configuration ------------------------*/
  1329. /* Configure the External Interrupt or event for the current IO */
  1330. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1331. {
  1332. /* Enable AFIO Clock */
  1333. __HAL_RCC_AFIO_CLK_ENABLE();
  1334. 80009a4: 4f6c ldr r7, [pc, #432] ; (8000b58 <HAL_GPIO_Init+0x1bc>)
  1335. 80009a6: 4b6d ldr r3, [pc, #436] ; (8000b5c <HAL_GPIO_Init+0x1c0>)
  1336. temp = AFIO->EXTICR[position >> 2U];
  1337. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1338. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1339. 80009a8: f8df e1b8 ldr.w lr, [pc, #440] ; 8000b64 <HAL_GPIO_Init+0x1c8>
  1340. switch (GPIO_Init->Mode)
  1341. 80009ac: f8df c1b8 ldr.w ip, [pc, #440] ; 8000b68 <HAL_GPIO_Init+0x1cc>
  1342. ioposition = (0x01U << position);
  1343. 80009b0: f04f 0801 mov.w r8, #1
  1344. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1345. 80009b4: 680c ldr r4, [r1, #0]
  1346. ioposition = (0x01U << position);
  1347. 80009b6: fa08 f806 lsl.w r8, r8, r6
  1348. iocurrent = (uint32_t)(GPIO_Init->Pin) & ioposition;
  1349. 80009ba: ea08 0404 and.w r4, r8, r4
  1350. if (iocurrent == ioposition)
  1351. 80009be: 45a0 cmp r8, r4
  1352. 80009c0: f040 8085 bne.w 8000ace <HAL_GPIO_Init+0x132>
  1353. switch (GPIO_Init->Mode)
  1354. 80009c4: 684d ldr r5, [r1, #4]
  1355. 80009c6: 2d12 cmp r5, #18
  1356. 80009c8: f000 80b7 beq.w 8000b3a <HAL_GPIO_Init+0x19e>
  1357. 80009cc: f200 808d bhi.w 8000aea <HAL_GPIO_Init+0x14e>
  1358. 80009d0: 2d02 cmp r5, #2
  1359. 80009d2: f000 80af beq.w 8000b34 <HAL_GPIO_Init+0x198>
  1360. 80009d6: f200 8081 bhi.w 8000adc <HAL_GPIO_Init+0x140>
  1361. 80009da: 2d00 cmp r5, #0
  1362. 80009dc: f000 8091 beq.w 8000b02 <HAL_GPIO_Init+0x166>
  1363. 80009e0: 2d01 cmp r5, #1
  1364. 80009e2: f000 80a5 beq.w 8000b30 <HAL_GPIO_Init+0x194>
  1365. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1366. 80009e6: f04f 090f mov.w r9, #15
  1367. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1368. 80009ea: 2cff cmp r4, #255 ; 0xff
  1369. 80009ec: bf93 iteet ls
  1370. 80009ee: 4682 movls sl, r0
  1371. 80009f0: f106 4580 addhi.w r5, r6, #1073741824 ; 0x40000000
  1372. 80009f4: 3d08 subhi r5, #8
  1373. 80009f6: f8d0 b000 ldrls.w fp, [r0]
  1374. 80009fa: bf92 itee ls
  1375. 80009fc: 00b5 lslls r5, r6, #2
  1376. 80009fe: f8d0 b004 ldrhi.w fp, [r0, #4]
  1377. 8000a02: 00ad lslhi r5, r5, #2
  1378. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1379. 8000a04: fa09 f805 lsl.w r8, r9, r5
  1380. 8000a08: ea2b 0808 bic.w r8, fp, r8
  1381. 8000a0c: fa02 f505 lsl.w r5, r2, r5
  1382. configregister = (iocurrent < GPIO_PIN_8) ? &GPIOx->CRL : &GPIOx->CRH;
  1383. 8000a10: bf88 it hi
  1384. 8000a12: f100 0a04 addhi.w sl, r0, #4
  1385. MODIFY_REG((*configregister), ((GPIO_CRL_MODE0 | GPIO_CRL_CNF0) << registeroffset), (config << registeroffset));
  1386. 8000a16: ea48 0505 orr.w r5, r8, r5
  1387. 8000a1a: f8ca 5000 str.w r5, [sl]
  1388. if ((GPIO_Init->Mode & EXTI_MODE) == EXTI_MODE)
  1389. 8000a1e: f8d1 a004 ldr.w sl, [r1, #4]
  1390. 8000a22: f01a 5f80 tst.w sl, #268435456 ; 0x10000000
  1391. 8000a26: d052 beq.n 8000ace <HAL_GPIO_Init+0x132>
  1392. __HAL_RCC_AFIO_CLK_ENABLE();
  1393. 8000a28: 69bd ldr r5, [r7, #24]
  1394. 8000a2a: f026 0803 bic.w r8, r6, #3
  1395. 8000a2e: f045 0501 orr.w r5, r5, #1
  1396. 8000a32: 61bd str r5, [r7, #24]
  1397. 8000a34: 69bd ldr r5, [r7, #24]
  1398. 8000a36: f108 4880 add.w r8, r8, #1073741824 ; 0x40000000
  1399. 8000a3a: f005 0501 and.w r5, r5, #1
  1400. 8000a3e: 9501 str r5, [sp, #4]
  1401. 8000a40: f508 3880 add.w r8, r8, #65536 ; 0x10000
  1402. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1403. 8000a44: f006 0b03 and.w fp, r6, #3
  1404. __HAL_RCC_AFIO_CLK_ENABLE();
  1405. 8000a48: 9d01 ldr r5, [sp, #4]
  1406. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1407. 8000a4a: ea4f 0b8b mov.w fp, fp, lsl #2
  1408. temp = AFIO->EXTICR[position >> 2U];
  1409. 8000a4e: f8d8 5008 ldr.w r5, [r8, #8]
  1410. CLEAR_BIT(temp, (0x0FU) << (4U * (position & 0x03U)));
  1411. 8000a52: fa09 f90b lsl.w r9, r9, fp
  1412. 8000a56: ea25 0909 bic.w r9, r5, r9
  1413. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1414. 8000a5a: 4d41 ldr r5, [pc, #260] ; (8000b60 <HAL_GPIO_Init+0x1c4>)
  1415. 8000a5c: 42a8 cmp r0, r5
  1416. 8000a5e: d071 beq.n 8000b44 <HAL_GPIO_Init+0x1a8>
  1417. 8000a60: f505 6580 add.w r5, r5, #1024 ; 0x400
  1418. 8000a64: 42a8 cmp r0, r5
  1419. 8000a66: d06f beq.n 8000b48 <HAL_GPIO_Init+0x1ac>
  1420. 8000a68: f505 6580 add.w r5, r5, #1024 ; 0x400
  1421. 8000a6c: 42a8 cmp r0, r5
  1422. 8000a6e: d06d beq.n 8000b4c <HAL_GPIO_Init+0x1b0>
  1423. 8000a70: f505 6580 add.w r5, r5, #1024 ; 0x400
  1424. 8000a74: 42a8 cmp r0, r5
  1425. 8000a76: d06b beq.n 8000b50 <HAL_GPIO_Init+0x1b4>
  1426. 8000a78: f505 6580 add.w r5, r5, #1024 ; 0x400
  1427. 8000a7c: 42a8 cmp r0, r5
  1428. 8000a7e: d069 beq.n 8000b54 <HAL_GPIO_Init+0x1b8>
  1429. 8000a80: 4570 cmp r0, lr
  1430. 8000a82: bf0c ite eq
  1431. 8000a84: 2505 moveq r5, #5
  1432. 8000a86: 2506 movne r5, #6
  1433. 8000a88: fa05 f50b lsl.w r5, r5, fp
  1434. 8000a8c: ea45 0509 orr.w r5, r5, r9
  1435. AFIO->EXTICR[position >> 2U] = temp;
  1436. 8000a90: f8c8 5008 str.w r5, [r8, #8]
  1437. /* Configure the interrupt mask */
  1438. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1439. {
  1440. SET_BIT(EXTI->IMR, iocurrent);
  1441. 8000a94: 681d ldr r5, [r3, #0]
  1442. if ((GPIO_Init->Mode & GPIO_MODE_IT) == GPIO_MODE_IT)
  1443. 8000a96: f41a 3f80 tst.w sl, #65536 ; 0x10000
  1444. SET_BIT(EXTI->IMR, iocurrent);
  1445. 8000a9a: bf14 ite ne
  1446. 8000a9c: 4325 orrne r5, r4
  1447. }
  1448. else
  1449. {
  1450. CLEAR_BIT(EXTI->IMR, iocurrent);
  1451. 8000a9e: 43a5 biceq r5, r4
  1452. 8000aa0: 601d str r5, [r3, #0]
  1453. }
  1454. /* Configure the event mask */
  1455. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1456. {
  1457. SET_BIT(EXTI->EMR, iocurrent);
  1458. 8000aa2: 685d ldr r5, [r3, #4]
  1459. if ((GPIO_Init->Mode & GPIO_MODE_EVT) == GPIO_MODE_EVT)
  1460. 8000aa4: f41a 3f00 tst.w sl, #131072 ; 0x20000
  1461. SET_BIT(EXTI->EMR, iocurrent);
  1462. 8000aa8: bf14 ite ne
  1463. 8000aaa: 4325 orrne r5, r4
  1464. }
  1465. else
  1466. {
  1467. CLEAR_BIT(EXTI->EMR, iocurrent);
  1468. 8000aac: 43a5 biceq r5, r4
  1469. 8000aae: 605d str r5, [r3, #4]
  1470. }
  1471. /* Enable or disable the rising trigger */
  1472. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1473. {
  1474. SET_BIT(EXTI->RTSR, iocurrent);
  1475. 8000ab0: 689d ldr r5, [r3, #8]
  1476. if ((GPIO_Init->Mode & RISING_EDGE) == RISING_EDGE)
  1477. 8000ab2: f41a 1f80 tst.w sl, #1048576 ; 0x100000
  1478. SET_BIT(EXTI->RTSR, iocurrent);
  1479. 8000ab6: bf14 ite ne
  1480. 8000ab8: 4325 orrne r5, r4
  1481. }
  1482. else
  1483. {
  1484. CLEAR_BIT(EXTI->RTSR, iocurrent);
  1485. 8000aba: 43a5 biceq r5, r4
  1486. 8000abc: 609d str r5, [r3, #8]
  1487. }
  1488. /* Enable or disable the falling trigger */
  1489. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1490. {
  1491. SET_BIT(EXTI->FTSR, iocurrent);
  1492. 8000abe: 68dd ldr r5, [r3, #12]
  1493. if ((GPIO_Init->Mode & FALLING_EDGE) == FALLING_EDGE)
  1494. 8000ac0: f41a 1f00 tst.w sl, #2097152 ; 0x200000
  1495. SET_BIT(EXTI->FTSR, iocurrent);
  1496. 8000ac4: bf14 ite ne
  1497. 8000ac6: 432c orrne r4, r5
  1498. }
  1499. else
  1500. {
  1501. CLEAR_BIT(EXTI->FTSR, iocurrent);
  1502. 8000ac8: ea25 0404 biceq.w r4, r5, r4
  1503. 8000acc: 60dc str r4, [r3, #12]
  1504. for (position = 0U; position < GPIO_NUMBER; position++)
  1505. 8000ace: 3601 adds r6, #1
  1506. 8000ad0: 2e10 cmp r6, #16
  1507. 8000ad2: f47f af6d bne.w 80009b0 <HAL_GPIO_Init+0x14>
  1508. }
  1509. }
  1510. }
  1511. }
  1512. }
  1513. 8000ad6: b003 add sp, #12
  1514. 8000ad8: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  1515. switch (GPIO_Init->Mode)
  1516. 8000adc: 2d03 cmp r5, #3
  1517. 8000ade: d025 beq.n 8000b2c <HAL_GPIO_Init+0x190>
  1518. 8000ae0: 2d11 cmp r5, #17
  1519. 8000ae2: d180 bne.n 80009e6 <HAL_GPIO_Init+0x4a>
  1520. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_OD;
  1521. 8000ae4: 68ca ldr r2, [r1, #12]
  1522. 8000ae6: 3204 adds r2, #4
  1523. break;
  1524. 8000ae8: e77d b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1525. switch (GPIO_Init->Mode)
  1526. 8000aea: 4565 cmp r5, ip
  1527. 8000aec: d009 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1528. 8000aee: d812 bhi.n 8000b16 <HAL_GPIO_Init+0x17a>
  1529. 8000af0: f8df 9078 ldr.w r9, [pc, #120] ; 8000b6c <HAL_GPIO_Init+0x1d0>
  1530. 8000af4: 454d cmp r5, r9
  1531. 8000af6: d004 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1532. 8000af8: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1533. 8000afc: 454d cmp r5, r9
  1534. 8000afe: f47f af72 bne.w 80009e6 <HAL_GPIO_Init+0x4a>
  1535. if (GPIO_Init->Pull == GPIO_NOPULL)
  1536. 8000b02: 688a ldr r2, [r1, #8]
  1537. 8000b04: b1e2 cbz r2, 8000b40 <HAL_GPIO_Init+0x1a4>
  1538. else if (GPIO_Init->Pull == GPIO_PULLUP)
  1539. 8000b06: 2a01 cmp r2, #1
  1540. GPIOx->BSRR = ioposition;
  1541. 8000b08: bf0c ite eq
  1542. 8000b0a: f8c0 8010 streq.w r8, [r0, #16]
  1543. GPIOx->BRR = ioposition;
  1544. 8000b0e: f8c0 8014 strne.w r8, [r0, #20]
  1545. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_PU_PD;
  1546. 8000b12: 2208 movs r2, #8
  1547. 8000b14: e767 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1548. switch (GPIO_Init->Mode)
  1549. 8000b16: f8df 9058 ldr.w r9, [pc, #88] ; 8000b70 <HAL_GPIO_Init+0x1d4>
  1550. 8000b1a: 454d cmp r5, r9
  1551. 8000b1c: d0f1 beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1552. 8000b1e: f509 3980 add.w r9, r9, #65536 ; 0x10000
  1553. 8000b22: 454d cmp r5, r9
  1554. 8000b24: d0ed beq.n 8000b02 <HAL_GPIO_Init+0x166>
  1555. 8000b26: f5a9 1980 sub.w r9, r9, #1048576 ; 0x100000
  1556. 8000b2a: e7e7 b.n 8000afc <HAL_GPIO_Init+0x160>
  1557. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_ANALOG;
  1558. 8000b2c: 2200 movs r2, #0
  1559. 8000b2e: e75a b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1560. config = GPIO_Init->Speed + GPIO_CR_CNF_GP_OUTPUT_PP;
  1561. 8000b30: 68ca ldr r2, [r1, #12]
  1562. break;
  1563. 8000b32: e758 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1564. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_PP;
  1565. 8000b34: 68ca ldr r2, [r1, #12]
  1566. 8000b36: 3208 adds r2, #8
  1567. break;
  1568. 8000b38: e755 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1569. config = GPIO_Init->Speed + GPIO_CR_CNF_AF_OUTPUT_OD;
  1570. 8000b3a: 68ca ldr r2, [r1, #12]
  1571. 8000b3c: 320c adds r2, #12
  1572. break;
  1573. 8000b3e: e752 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1574. config = GPIO_CR_MODE_INPUT + GPIO_CR_CNF_INPUT_FLOATING;
  1575. 8000b40: 2204 movs r2, #4
  1576. 8000b42: e750 b.n 80009e6 <HAL_GPIO_Init+0x4a>
  1577. SET_BIT(temp, (GPIO_GET_INDEX(GPIOx)) << (4U * (position & 0x03U)));
  1578. 8000b44: 2500 movs r5, #0
  1579. 8000b46: e79f b.n 8000a88 <HAL_GPIO_Init+0xec>
  1580. 8000b48: 2501 movs r5, #1
  1581. 8000b4a: e79d b.n 8000a88 <HAL_GPIO_Init+0xec>
  1582. 8000b4c: 2502 movs r5, #2
  1583. 8000b4e: e79b b.n 8000a88 <HAL_GPIO_Init+0xec>
  1584. 8000b50: 2503 movs r5, #3
  1585. 8000b52: e799 b.n 8000a88 <HAL_GPIO_Init+0xec>
  1586. 8000b54: 2504 movs r5, #4
  1587. 8000b56: e797 b.n 8000a88 <HAL_GPIO_Init+0xec>
  1588. 8000b58: 40021000 .word 0x40021000
  1589. 8000b5c: 40010400 .word 0x40010400
  1590. 8000b60: 40010800 .word 0x40010800
  1591. 8000b64: 40011c00 .word 0x40011c00
  1592. 8000b68: 10210000 .word 0x10210000
  1593. 8000b6c: 10110000 .word 0x10110000
  1594. 8000b70: 10310000 .word 0x10310000
  1595. 08000b74 <HAL_GPIO_WritePin>:
  1596. {
  1597. /* Check the parameters */
  1598. assert_param(IS_GPIO_PIN(GPIO_Pin));
  1599. assert_param(IS_GPIO_PIN_ACTION(PinState));
  1600. if (PinState != GPIO_PIN_RESET)
  1601. 8000b74: b10a cbz r2, 8000b7a <HAL_GPIO_WritePin+0x6>
  1602. {
  1603. GPIOx->BSRR = GPIO_Pin;
  1604. }
  1605. else
  1606. {
  1607. GPIOx->BSRR = (uint32_t)GPIO_Pin << 16U;
  1608. 8000b76: 6101 str r1, [r0, #16]
  1609. 8000b78: 4770 bx lr
  1610. 8000b7a: 0409 lsls r1, r1, #16
  1611. 8000b7c: e7fb b.n 8000b76 <HAL_GPIO_WritePin+0x2>
  1612. 08000b7e <I2C_IsAcknowledgeFailed>:
  1613. * the configuration information for the specified I2C.
  1614. * @retval HAL status
  1615. */
  1616. static HAL_StatusTypeDef I2C_IsAcknowledgeFailed(I2C_HandleTypeDef *hi2c)
  1617. {
  1618. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_AF) == SET)
  1619. 8000b7e: 6802 ldr r2, [r0, #0]
  1620. 8000b80: 6953 ldr r3, [r2, #20]
  1621. 8000b82: f413 6380 ands.w r3, r3, #1024 ; 0x400
  1622. 8000b86: d00d beq.n 8000ba4 <I2C_IsAcknowledgeFailed+0x26>
  1623. {
  1624. /* Clear NACKF Flag */
  1625. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_AF);
  1626. 8000b88: f46f 6380 mvn.w r3, #1024 ; 0x400
  1627. 8000b8c: 6153 str r3, [r2, #20]
  1628. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1629. 8000b8e: 2304 movs r3, #4
  1630. hi2c->PreviousState = I2C_STATE_NONE;
  1631. hi2c->State= HAL_I2C_STATE_READY;
  1632. 8000b90: 2220 movs r2, #32
  1633. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1634. 8000b92: 6403 str r3, [r0, #64] ; 0x40
  1635. hi2c->PreviousState = I2C_STATE_NONE;
  1636. 8000b94: 2300 movs r3, #0
  1637. 8000b96: 6303 str r3, [r0, #48] ; 0x30
  1638. /* Process Unlocked */
  1639. __HAL_UNLOCK(hi2c);
  1640. 8000b98: f880 303c strb.w r3, [r0, #60] ; 0x3c
  1641. hi2c->State= HAL_I2C_STATE_READY;
  1642. 8000b9c: f880 203d strb.w r2, [r0, #61] ; 0x3d
  1643. return HAL_ERROR;
  1644. 8000ba0: 2001 movs r0, #1
  1645. 8000ba2: 4770 bx lr
  1646. }
  1647. return HAL_OK;
  1648. 8000ba4: 4618 mov r0, r3
  1649. }
  1650. 8000ba6: 4770 bx lr
  1651. 08000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>:
  1652. {
  1653. 8000ba8: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  1654. 8000bac: 4604 mov r4, r0
  1655. 8000bae: 4617 mov r7, r2
  1656. 8000bb0: 4699 mov r9, r3
  1657. while(__HAL_I2C_GET_FLAG(hi2c, Flag) == RESET)
  1658. 8000bb2: f3c1 4807 ubfx r8, r1, #16, #8
  1659. 8000bb6: b28e uxth r6, r1
  1660. 8000bb8: 6825 ldr r5, [r4, #0]
  1661. 8000bba: f1b8 0f01 cmp.w r8, #1
  1662. 8000bbe: bf0c ite eq
  1663. 8000bc0: 696b ldreq r3, [r5, #20]
  1664. 8000bc2: 69ab ldrne r3, [r5, #24]
  1665. 8000bc4: ea36 0303 bics.w r3, r6, r3
  1666. 8000bc8: bf14 ite ne
  1667. 8000bca: 2001 movne r0, #1
  1668. 8000bcc: 2000 moveq r0, #0
  1669. 8000bce: b908 cbnz r0, 8000bd4 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x2c>
  1670. }
  1671. 8000bd0: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1672. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_AF) == SET)
  1673. 8000bd4: 696b ldr r3, [r5, #20]
  1674. 8000bd6: 055a lsls r2, r3, #21
  1675. 8000bd8: d512 bpl.n 8000c00 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x58>
  1676. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1677. 8000bda: 682b ldr r3, [r5, #0]
  1678. hi2c->State= HAL_I2C_STATE_READY;
  1679. 8000bdc: 2220 movs r2, #32
  1680. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1681. 8000bde: f443 7300 orr.w r3, r3, #512 ; 0x200
  1682. 8000be2: 602b str r3, [r5, #0]
  1683. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_AF);
  1684. 8000be4: f46f 6380 mvn.w r3, #1024 ; 0x400
  1685. 8000be8: 616b str r3, [r5, #20]
  1686. hi2c->ErrorCode = HAL_I2C_ERROR_AF;
  1687. 8000bea: 2304 movs r3, #4
  1688. 8000bec: 6423 str r3, [r4, #64] ; 0x40
  1689. hi2c->PreviousState = I2C_STATE_NONE;
  1690. 8000bee: 2300 movs r3, #0
  1691. return HAL_ERROR;
  1692. 8000bf0: 2001 movs r0, #1
  1693. hi2c->PreviousState = I2C_STATE_NONE;
  1694. 8000bf2: 6323 str r3, [r4, #48] ; 0x30
  1695. __HAL_UNLOCK(hi2c);
  1696. 8000bf4: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1697. hi2c->State= HAL_I2C_STATE_READY;
  1698. 8000bf8: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1699. return HAL_ERROR;
  1700. 8000bfc: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1701. if(Timeout != HAL_MAX_DELAY)
  1702. 8000c00: 1c7b adds r3, r7, #1
  1703. 8000c02: d0d9 beq.n 8000bb8 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x10>
  1704. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1705. 8000c04: b94f cbnz r7, 8000c1a <I2C_WaitOnMasterAddressFlagUntilTimeout+0x72>
  1706. hi2c->PreviousState = I2C_STATE_NONE;
  1707. 8000c06: 2300 movs r3, #0
  1708. hi2c->State= HAL_I2C_STATE_READY;
  1709. 8000c08: 2220 movs r2, #32
  1710. hi2c->PreviousState = I2C_STATE_NONE;
  1711. 8000c0a: 6323 str r3, [r4, #48] ; 0x30
  1712. __HAL_UNLOCK(hi2c);
  1713. 8000c0c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1714. hi2c->State= HAL_I2C_STATE_READY;
  1715. 8000c10: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1716. return HAL_TIMEOUT;
  1717. 8000c14: 2003 movs r0, #3
  1718. 8000c16: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1719. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1720. 8000c1a: f7ff fb51 bl 80002c0 <HAL_GetTick>
  1721. 8000c1e: eba0 0009 sub.w r0, r0, r9
  1722. 8000c22: 4287 cmp r7, r0
  1723. 8000c24: d2c8 bcs.n 8000bb8 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x10>
  1724. 8000c26: e7ee b.n 8000c06 <I2C_WaitOnMasterAddressFlagUntilTimeout+0x5e>
  1725. 08000c28 <I2C_WaitOnFlagUntilTimeout>:
  1726. {
  1727. 8000c28: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  1728. 8000c2c: 4604 mov r4, r0
  1729. 8000c2e: 4690 mov r8, r2
  1730. 8000c30: 461f mov r7, r3
  1731. 8000c32: 9e08 ldr r6, [sp, #32]
  1732. while((__HAL_I2C_GET_FLAG(hi2c, Flag) ? SET : RESET) == Status)
  1733. 8000c34: f3c1 4907 ubfx r9, r1, #16, #8
  1734. 8000c38: b28d uxth r5, r1
  1735. 8000c3a: 6823 ldr r3, [r4, #0]
  1736. 8000c3c: f1b9 0f01 cmp.w r9, #1
  1737. 8000c40: bf0c ite eq
  1738. 8000c42: 695b ldreq r3, [r3, #20]
  1739. 8000c44: 699b ldrne r3, [r3, #24]
  1740. 8000c46: ea35 0303 bics.w r3, r5, r3
  1741. 8000c4a: bf0c ite eq
  1742. 8000c4c: 2301 moveq r3, #1
  1743. 8000c4e: 2300 movne r3, #0
  1744. 8000c50: 4543 cmp r3, r8
  1745. 8000c52: d002 beq.n 8000c5a <I2C_WaitOnFlagUntilTimeout+0x32>
  1746. return HAL_OK;
  1747. 8000c54: 2000 movs r0, #0
  1748. }
  1749. 8000c56: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1750. if(Timeout != HAL_MAX_DELAY)
  1751. 8000c5a: 1c7b adds r3, r7, #1
  1752. 8000c5c: d0ed beq.n 8000c3a <I2C_WaitOnFlagUntilTimeout+0x12>
  1753. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1754. 8000c5e: b95f cbnz r7, 8000c78 <I2C_WaitOnFlagUntilTimeout+0x50>
  1755. hi2c->PreviousState = I2C_STATE_NONE;
  1756. 8000c60: 2300 movs r3, #0
  1757. hi2c->State= HAL_I2C_STATE_READY;
  1758. 8000c62: 2220 movs r2, #32
  1759. hi2c->PreviousState = I2C_STATE_NONE;
  1760. 8000c64: 6323 str r3, [r4, #48] ; 0x30
  1761. __HAL_UNLOCK(hi2c);
  1762. 8000c66: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1763. hi2c->State= HAL_I2C_STATE_READY;
  1764. 8000c6a: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1765. __HAL_UNLOCK(hi2c);
  1766. 8000c6e: 2003 movs r0, #3
  1767. hi2c->Mode = HAL_I2C_MODE_NONE;
  1768. 8000c70: f884 303e strb.w r3, [r4, #62] ; 0x3e
  1769. 8000c74: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  1770. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  1771. 8000c78: f7ff fb22 bl 80002c0 <HAL_GetTick>
  1772. 8000c7c: 1b80 subs r0, r0, r6
  1773. 8000c7e: 4287 cmp r7, r0
  1774. 8000c80: d2db bcs.n 8000c3a <I2C_WaitOnFlagUntilTimeout+0x12>
  1775. 8000c82: e7ed b.n 8000c60 <I2C_WaitOnFlagUntilTimeout+0x38>
  1776. 08000c84 <I2C_WaitOnTXEFlagUntilTimeout>:
  1777. {
  1778. 8000c84: b570 push {r4, r5, r6, lr}
  1779. 8000c86: 4604 mov r4, r0
  1780. 8000c88: 460d mov r5, r1
  1781. 8000c8a: 4616 mov r6, r2
  1782. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_TXE) == RESET)
  1783. 8000c8c: 6823 ldr r3, [r4, #0]
  1784. 8000c8e: 695b ldr r3, [r3, #20]
  1785. 8000c90: 061b lsls r3, r3, #24
  1786. 8000c92: d501 bpl.n 8000c98 <I2C_WaitOnTXEFlagUntilTimeout+0x14>
  1787. return HAL_OK;
  1788. 8000c94: 2000 movs r0, #0
  1789. 8000c96: bd70 pop {r4, r5, r6, pc}
  1790. if(I2C_IsAcknowledgeFailed(hi2c) != HAL_OK)
  1791. 8000c98: 4620 mov r0, r4
  1792. 8000c9a: f7ff ff70 bl 8000b7e <I2C_IsAcknowledgeFailed>
  1793. 8000c9e: b9a8 cbnz r0, 8000ccc <I2C_WaitOnTXEFlagUntilTimeout+0x48>
  1794. if(Timeout != HAL_MAX_DELAY)
  1795. 8000ca0: 1c6a adds r2, r5, #1
  1796. 8000ca2: d0f3 beq.n 8000c8c <I2C_WaitOnTXEFlagUntilTimeout+0x8>
  1797. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1798. 8000ca4: b965 cbnz r5, 8000cc0 <I2C_WaitOnTXEFlagUntilTimeout+0x3c>
  1799. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1800. 8000ca6: 6c23 ldr r3, [r4, #64] ; 0x40
  1801. hi2c->State= HAL_I2C_STATE_READY;
  1802. 8000ca8: 2220 movs r2, #32
  1803. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  1804. 8000caa: f043 0320 orr.w r3, r3, #32
  1805. 8000cae: 6423 str r3, [r4, #64] ; 0x40
  1806. hi2c->PreviousState = I2C_STATE_NONE;
  1807. 8000cb0: 2300 movs r3, #0
  1808. __HAL_UNLOCK(hi2c);
  1809. 8000cb2: 2003 movs r0, #3
  1810. hi2c->PreviousState = I2C_STATE_NONE;
  1811. 8000cb4: 6323 str r3, [r4, #48] ; 0x30
  1812. __HAL_UNLOCK(hi2c);
  1813. 8000cb6: f884 303c strb.w r3, [r4, #60] ; 0x3c
  1814. hi2c->State= HAL_I2C_STATE_READY;
  1815. 8000cba: f884 203d strb.w r2, [r4, #61] ; 0x3d
  1816. 8000cbe: bd70 pop {r4, r5, r6, pc}
  1817. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  1818. 8000cc0: f7ff fafe bl 80002c0 <HAL_GetTick>
  1819. 8000cc4: 1b80 subs r0, r0, r6
  1820. 8000cc6: 4285 cmp r5, r0
  1821. 8000cc8: d2e0 bcs.n 8000c8c <I2C_WaitOnTXEFlagUntilTimeout+0x8>
  1822. 8000cca: e7ec b.n 8000ca6 <I2C_WaitOnTXEFlagUntilTimeout+0x22>
  1823. return HAL_ERROR;
  1824. 8000ccc: 2001 movs r0, #1
  1825. }
  1826. 8000cce: bd70 pop {r4, r5, r6, pc}
  1827. 08000cd0 <I2C_RequestMemoryWrite>:
  1828. {
  1829. 8000cd0: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  1830. 8000cd4: 4615 mov r5, r2
  1831. hi2c->Instance->CR1 |= I2C_CR1_START;
  1832. 8000cd6: 6802 ldr r2, [r0, #0]
  1833. {
  1834. 8000cd8: 4698 mov r8, r3
  1835. hi2c->Instance->CR1 |= I2C_CR1_START;
  1836. 8000cda: 6813 ldr r3, [r2, #0]
  1837. {
  1838. 8000cdc: 9e0b ldr r6, [sp, #44] ; 0x2c
  1839. hi2c->Instance->CR1 |= I2C_CR1_START;
  1840. 8000cde: f443 7380 orr.w r3, r3, #256 ; 0x100
  1841. 8000ce2: 6013 str r3, [r2, #0]
  1842. {
  1843. 8000ce4: 460f mov r7, r1
  1844. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1845. 8000ce6: 9600 str r6, [sp, #0]
  1846. 8000ce8: 9b0a ldr r3, [sp, #40] ; 0x28
  1847. 8000cea: 2200 movs r2, #0
  1848. 8000cec: f04f 1101 mov.w r1, #65537 ; 0x10001
  1849. {
  1850. 8000cf0: 4604 mov r4, r0
  1851. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1852. 8000cf2: f7ff ff99 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  1853. 8000cf6: b968 cbnz r0, 8000d14 <I2C_RequestMemoryWrite+0x44>
  1854. hi2c->Instance->DR = I2C_7BIT_ADD_WRITE(DevAddress);
  1855. 8000cf8: 6823 ldr r3, [r4, #0]
  1856. 8000cfa: f007 07fe and.w r7, r7, #254 ; 0xfe
  1857. 8000cfe: 611f str r7, [r3, #16]
  1858. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1859. 8000d00: 9a0a ldr r2, [sp, #40] ; 0x28
  1860. 8000d02: 4633 mov r3, r6
  1861. 8000d04: 491a ldr r1, [pc, #104] ; (8000d70 <I2C_RequestMemoryWrite+0xa0>)
  1862. 8000d06: 4620 mov r0, r4
  1863. 8000d08: f7ff ff4e bl 8000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1864. 8000d0c: b130 cbz r0, 8000d1c <I2C_RequestMemoryWrite+0x4c>
  1865. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1866. 8000d0e: 6c23 ldr r3, [r4, #64] ; 0x40
  1867. 8000d10: 2b04 cmp r3, #4
  1868. 8000d12: d018 beq.n 8000d46 <I2C_RequestMemoryWrite+0x76>
  1869. return HAL_TIMEOUT;
  1870. 8000d14: 2003 movs r0, #3
  1871. }
  1872. 8000d16: b004 add sp, #16
  1873. 8000d18: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1874. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1875. 8000d1c: 6823 ldr r3, [r4, #0]
  1876. 8000d1e: 9003 str r0, [sp, #12]
  1877. 8000d20: 695a ldr r2, [r3, #20]
  1878. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1879. 8000d22: 990a ldr r1, [sp, #40] ; 0x28
  1880. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1881. 8000d24: 9203 str r2, [sp, #12]
  1882. 8000d26: 699b ldr r3, [r3, #24]
  1883. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1884. 8000d28: 4632 mov r2, r6
  1885. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1886. 8000d2a: 9303 str r3, [sp, #12]
  1887. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1888. 8000d2c: 4620 mov r0, r4
  1889. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1890. 8000d2e: 9b03 ldr r3, [sp, #12]
  1891. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1892. 8000d30: f7ff ffa8 bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  1893. 8000d34: b148 cbz r0, 8000d4a <I2C_RequestMemoryWrite+0x7a>
  1894. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1895. 8000d36: 6c23 ldr r3, [r4, #64] ; 0x40
  1896. 8000d38: 2b04 cmp r3, #4
  1897. 8000d3a: d1eb bne.n 8000d14 <I2C_RequestMemoryWrite+0x44>
  1898. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  1899. 8000d3c: 6822 ldr r2, [r4, #0]
  1900. 8000d3e: 6813 ldr r3, [r2, #0]
  1901. 8000d40: f443 7300 orr.w r3, r3, #512 ; 0x200
  1902. 8000d44: 6013 str r3, [r2, #0]
  1903. return HAL_ERROR;
  1904. 8000d46: 2001 movs r0, #1
  1905. 8000d48: e7e5 b.n 8000d16 <I2C_RequestMemoryWrite+0x46>
  1906. if(MemAddSize == I2C_MEMADD_SIZE_8BIT)
  1907. 8000d4a: f1b8 0f01 cmp.w r8, #1
  1908. 8000d4e: 6823 ldr r3, [r4, #0]
  1909. 8000d50: d102 bne.n 8000d58 <I2C_RequestMemoryWrite+0x88>
  1910. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1911. 8000d52: b2ed uxtb r5, r5
  1912. 8000d54: 611d str r5, [r3, #16]
  1913. 8000d56: e7de b.n 8000d16 <I2C_RequestMemoryWrite+0x46>
  1914. hi2c->Instance->DR = I2C_MEM_ADD_MSB(MemAddress);
  1915. 8000d58: 0a2a lsrs r2, r5, #8
  1916. 8000d5a: 611a str r2, [r3, #16]
  1917. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1918. 8000d5c: 990a ldr r1, [sp, #40] ; 0x28
  1919. 8000d5e: 4632 mov r2, r6
  1920. 8000d60: 4620 mov r0, r4
  1921. 8000d62: f7ff ff8f bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  1922. 8000d66: 2800 cmp r0, #0
  1923. 8000d68: d1e5 bne.n 8000d36 <I2C_RequestMemoryWrite+0x66>
  1924. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  1925. 8000d6a: 6823 ldr r3, [r4, #0]
  1926. 8000d6c: e7f1 b.n 8000d52 <I2C_RequestMemoryWrite+0x82>
  1927. 8000d6e: bf00 nop
  1928. 8000d70: 00010002 .word 0x00010002
  1929. 08000d74 <I2C_RequestMemoryRead>:
  1930. {
  1931. 8000d74: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  1932. 8000d78: 4698 mov r8, r3
  1933. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1934. 8000d7a: 6803 ldr r3, [r0, #0]
  1935. {
  1936. 8000d7c: 4616 mov r6, r2
  1937. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1938. 8000d7e: 681a ldr r2, [r3, #0]
  1939. {
  1940. 8000d80: 9d0b ldr r5, [sp, #44] ; 0x2c
  1941. hi2c->Instance->CR1 |= I2C_CR1_ACK;
  1942. 8000d82: f442 6280 orr.w r2, r2, #1024 ; 0x400
  1943. 8000d86: 601a str r2, [r3, #0]
  1944. hi2c->Instance->CR1 |= I2C_CR1_START;
  1945. 8000d88: 681a ldr r2, [r3, #0]
  1946. {
  1947. 8000d8a: 460f mov r7, r1
  1948. hi2c->Instance->CR1 |= I2C_CR1_START;
  1949. 8000d8c: f442 7280 orr.w r2, r2, #256 ; 0x100
  1950. 8000d90: 601a str r2, [r3, #0]
  1951. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1952. 8000d92: f04f 1101 mov.w r1, #65537 ; 0x10001
  1953. 8000d96: 9500 str r5, [sp, #0]
  1954. 8000d98: 9b0a ldr r3, [sp, #40] ; 0x28
  1955. 8000d9a: 2200 movs r2, #0
  1956. {
  1957. 8000d9c: 4604 mov r4, r0
  1958. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  1959. 8000d9e: f7ff ff43 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  1960. 8000da2: b980 cbnz r0, 8000dc6 <I2C_RequestMemoryRead+0x52>
  1961. hi2c->Instance->DR = I2C_7BIT_ADD_WRITE(DevAddress);
  1962. 8000da4: 6823 ldr r3, [r4, #0]
  1963. 8000da6: b2ff uxtb r7, r7
  1964. 8000da8: f007 02fe and.w r2, r7, #254 ; 0xfe
  1965. 8000dac: 611a str r2, [r3, #16]
  1966. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  1967. 8000dae: 492d ldr r1, [pc, #180] ; (8000e64 <I2C_RequestMemoryRead+0xf0>)
  1968. 8000db0: 462b mov r3, r5
  1969. 8000db2: 9a0a ldr r2, [sp, #40] ; 0x28
  1970. 8000db4: 4620 mov r0, r4
  1971. 8000db6: f7ff fef7 bl 8000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  1972. 8000dba: b140 cbz r0, 8000dce <I2C_RequestMemoryRead+0x5a>
  1973. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  1974. 8000dbc: 6c23 ldr r3, [r4, #64] ; 0x40
  1975. 8000dbe: 2b04 cmp r3, #4
  1976. 8000dc0: d101 bne.n 8000dc6 <I2C_RequestMemoryRead+0x52>
  1977. return HAL_ERROR;
  1978. 8000dc2: 2001 movs r0, #1
  1979. 8000dc4: e000 b.n 8000dc8 <I2C_RequestMemoryRead+0x54>
  1980. return HAL_TIMEOUT;
  1981. 8000dc6: 2003 movs r0, #3
  1982. }
  1983. 8000dc8: b004 add sp, #16
  1984. 8000dca: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  1985. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1986. 8000dce: 6823 ldr r3, [r4, #0]
  1987. 8000dd0: 9003 str r0, [sp, #12]
  1988. 8000dd2: 695a ldr r2, [r3, #20]
  1989. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1990. 8000dd4: 990a ldr r1, [sp, #40] ; 0x28
  1991. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1992. 8000dd6: 9203 str r2, [sp, #12]
  1993. 8000dd8: 699b ldr r3, [r3, #24]
  1994. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1995. 8000dda: 462a mov r2, r5
  1996. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  1997. 8000ddc: 9303 str r3, [sp, #12]
  1998. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  1999. 8000dde: 4620 mov r0, r4
  2000. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2001. 8000de0: 9b03 ldr r3, [sp, #12]
  2002. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  2003. 8000de2: f7ff ff4f bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2004. 8000de6: b140 cbz r0, 8000dfa <I2C_RequestMemoryRead+0x86>
  2005. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2006. 8000de8: 6c23 ldr r3, [r4, #64] ; 0x40
  2007. 8000dea: 2b04 cmp r3, #4
  2008. 8000dec: d1eb bne.n 8000dc6 <I2C_RequestMemoryRead+0x52>
  2009. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2010. 8000dee: 6822 ldr r2, [r4, #0]
  2011. 8000df0: 6813 ldr r3, [r2, #0]
  2012. 8000df2: f443 7300 orr.w r3, r3, #512 ; 0x200
  2013. 8000df6: 6013 str r3, [r2, #0]
  2014. 8000df8: e7e3 b.n 8000dc2 <I2C_RequestMemoryRead+0x4e>
  2015. if(MemAddSize == I2C_MEMADD_SIZE_8BIT)
  2016. 8000dfa: f1b8 0f01 cmp.w r8, #1
  2017. 8000dfe: 6823 ldr r3, [r4, #0]
  2018. 8000e00: d124 bne.n 8000e4c <I2C_RequestMemoryRead+0xd8>
  2019. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  2020. 8000e02: b2f6 uxtb r6, r6
  2021. 8000e04: 611e str r6, [r3, #16]
  2022. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  2023. 8000e06: 462a mov r2, r5
  2024. 8000e08: 990a ldr r1, [sp, #40] ; 0x28
  2025. 8000e0a: 4620 mov r0, r4
  2026. 8000e0c: f7ff ff3a bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2027. 8000e10: 4602 mov r2, r0
  2028. 8000e12: 2800 cmp r0, #0
  2029. 8000e14: d1e8 bne.n 8000de8 <I2C_RequestMemoryRead+0x74>
  2030. hi2c->Instance->CR1 |= I2C_CR1_START;
  2031. 8000e16: 6821 ldr r1, [r4, #0]
  2032. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  2033. 8000e18: 4620 mov r0, r4
  2034. hi2c->Instance->CR1 |= I2C_CR1_START;
  2035. 8000e1a: 680b ldr r3, [r1, #0]
  2036. 8000e1c: f443 7380 orr.w r3, r3, #256 ; 0x100
  2037. 8000e20: 600b str r3, [r1, #0]
  2038. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_SB, RESET, Timeout, Tickstart) != HAL_OK)
  2039. 8000e22: 9500 str r5, [sp, #0]
  2040. 8000e24: 9b0a ldr r3, [sp, #40] ; 0x28
  2041. 8000e26: f04f 1101 mov.w r1, #65537 ; 0x10001
  2042. 8000e2a: f7ff fefd bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2043. 8000e2e: 2800 cmp r0, #0
  2044. 8000e30: d1c9 bne.n 8000dc6 <I2C_RequestMemoryRead+0x52>
  2045. hi2c->Instance->DR = I2C_7BIT_ADD_READ(DevAddress);
  2046. 8000e32: 6823 ldr r3, [r4, #0]
  2047. 8000e34: f047 0701 orr.w r7, r7, #1
  2048. 8000e38: 611f str r7, [r3, #16]
  2049. if(I2C_WaitOnMasterAddressFlagUntilTimeout(hi2c, I2C_FLAG_ADDR, Timeout, Tickstart) != HAL_OK)
  2050. 8000e3a: 9a0a ldr r2, [sp, #40] ; 0x28
  2051. 8000e3c: 462b mov r3, r5
  2052. 8000e3e: 4909 ldr r1, [pc, #36] ; (8000e64 <I2C_RequestMemoryRead+0xf0>)
  2053. 8000e40: 4620 mov r0, r4
  2054. 8000e42: f7ff feb1 bl 8000ba8 <I2C_WaitOnMasterAddressFlagUntilTimeout>
  2055. 8000e46: 2800 cmp r0, #0
  2056. 8000e48: d1b8 bne.n 8000dbc <I2C_RequestMemoryRead+0x48>
  2057. 8000e4a: e7bd b.n 8000dc8 <I2C_RequestMemoryRead+0x54>
  2058. hi2c->Instance->DR = I2C_MEM_ADD_MSB(MemAddress);
  2059. 8000e4c: 0a32 lsrs r2, r6, #8
  2060. 8000e4e: 611a str r2, [r3, #16]
  2061. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, Tickstart) != HAL_OK)
  2062. 8000e50: 990a ldr r1, [sp, #40] ; 0x28
  2063. 8000e52: 462a mov r2, r5
  2064. 8000e54: 4620 mov r0, r4
  2065. 8000e56: f7ff ff15 bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2066. 8000e5a: 2800 cmp r0, #0
  2067. 8000e5c: d1c4 bne.n 8000de8 <I2C_RequestMemoryRead+0x74>
  2068. hi2c->Instance->DR = I2C_MEM_ADD_LSB(MemAddress);
  2069. 8000e5e: 6823 ldr r3, [r4, #0]
  2070. 8000e60: e7cf b.n 8000e02 <I2C_RequestMemoryRead+0x8e>
  2071. 8000e62: bf00 nop
  2072. 8000e64: 00010002 .word 0x00010002
  2073. 08000e68 <I2C_WaitOnRXNEFlagUntilTimeout>:
  2074. {
  2075. 8000e68: b570 push {r4, r5, r6, lr}
  2076. 8000e6a: 4604 mov r4, r0
  2077. 8000e6c: 460d mov r5, r1
  2078. 8000e6e: 4616 mov r6, r2
  2079. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_RXNE) == RESET)
  2080. 8000e70: 6820 ldr r0, [r4, #0]
  2081. 8000e72: 6943 ldr r3, [r0, #20]
  2082. 8000e74: f013 0340 ands.w r3, r3, #64 ; 0x40
  2083. 8000e78: d001 beq.n 8000e7e <I2C_WaitOnRXNEFlagUntilTimeout+0x16>
  2084. return HAL_OK;
  2085. 8000e7a: 2000 movs r0, #0
  2086. }
  2087. 8000e7c: bd70 pop {r4, r5, r6, pc}
  2088. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_STOPF) == SET)
  2089. 8000e7e: 6942 ldr r2, [r0, #20]
  2090. 8000e80: 06d2 lsls r2, r2, #27
  2091. 8000e82: d50b bpl.n 8000e9c <I2C_WaitOnRXNEFlagUntilTimeout+0x34>
  2092. __HAL_I2C_CLEAR_FLAG(hi2c, I2C_FLAG_STOPF);
  2093. 8000e84: f06f 0210 mvn.w r2, #16
  2094. 8000e88: 6142 str r2, [r0, #20]
  2095. hi2c->State= HAL_I2C_STATE_READY;
  2096. 8000e8a: 2220 movs r2, #32
  2097. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2098. 8000e8c: 6423 str r3, [r4, #64] ; 0x40
  2099. __HAL_UNLOCK(hi2c);
  2100. 8000e8e: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2101. hi2c->PreviousState = I2C_STATE_NONE;
  2102. 8000e92: 6323 str r3, [r4, #48] ; 0x30
  2103. return HAL_ERROR;
  2104. 8000e94: 2001 movs r0, #1
  2105. hi2c->State= HAL_I2C_STATE_READY;
  2106. 8000e96: f884 203d strb.w r2, [r4, #61] ; 0x3d
  2107. return HAL_ERROR;
  2108. 8000e9a: bd70 pop {r4, r5, r6, pc}
  2109. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2110. 8000e9c: b95d cbnz r5, 8000eb6 <I2C_WaitOnRXNEFlagUntilTimeout+0x4e>
  2111. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2112. 8000e9e: 6c23 ldr r3, [r4, #64] ; 0x40
  2113. __HAL_UNLOCK(hi2c);
  2114. 8000ea0: 2003 movs r0, #3
  2115. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2116. 8000ea2: f043 0320 orr.w r3, r3, #32
  2117. 8000ea6: 6423 str r3, [r4, #64] ; 0x40
  2118. hi2c->State= HAL_I2C_STATE_READY;
  2119. 8000ea8: 2320 movs r3, #32
  2120. 8000eaa: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2121. __HAL_UNLOCK(hi2c);
  2122. 8000eae: 2300 movs r3, #0
  2123. 8000eb0: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2124. 8000eb4: bd70 pop {r4, r5, r6, pc}
  2125. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2126. 8000eb6: f7ff fa03 bl 80002c0 <HAL_GetTick>
  2127. 8000eba: 1b80 subs r0, r0, r6
  2128. 8000ebc: 4285 cmp r5, r0
  2129. 8000ebe: d2d7 bcs.n 8000e70 <I2C_WaitOnRXNEFlagUntilTimeout+0x8>
  2130. 8000ec0: e7ed b.n 8000e9e <I2C_WaitOnRXNEFlagUntilTimeout+0x36>
  2131. 08000ec2 <I2C_WaitOnBTFFlagUntilTimeout>:
  2132. {
  2133. 8000ec2: b570 push {r4, r5, r6, lr}
  2134. 8000ec4: 4604 mov r4, r0
  2135. 8000ec6: 460d mov r5, r1
  2136. 8000ec8: 4616 mov r6, r2
  2137. while(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == RESET)
  2138. 8000eca: 6823 ldr r3, [r4, #0]
  2139. 8000ecc: 695b ldr r3, [r3, #20]
  2140. 8000ece: 075b lsls r3, r3, #29
  2141. 8000ed0: d501 bpl.n 8000ed6 <I2C_WaitOnBTFFlagUntilTimeout+0x14>
  2142. return HAL_OK;
  2143. 8000ed2: 2000 movs r0, #0
  2144. 8000ed4: bd70 pop {r4, r5, r6, pc}
  2145. if(I2C_IsAcknowledgeFailed(hi2c) != HAL_OK)
  2146. 8000ed6: 4620 mov r0, r4
  2147. 8000ed8: f7ff fe51 bl 8000b7e <I2C_IsAcknowledgeFailed>
  2148. 8000edc: b9a8 cbnz r0, 8000f0a <I2C_WaitOnBTFFlagUntilTimeout+0x48>
  2149. if(Timeout != HAL_MAX_DELAY)
  2150. 8000ede: 1c6a adds r2, r5, #1
  2151. 8000ee0: d0f3 beq.n 8000eca <I2C_WaitOnBTFFlagUntilTimeout+0x8>
  2152. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2153. 8000ee2: b965 cbnz r5, 8000efe <I2C_WaitOnBTFFlagUntilTimeout+0x3c>
  2154. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2155. 8000ee4: 6c23 ldr r3, [r4, #64] ; 0x40
  2156. hi2c->State= HAL_I2C_STATE_READY;
  2157. 8000ee6: 2220 movs r2, #32
  2158. hi2c->ErrorCode |= HAL_I2C_ERROR_TIMEOUT;
  2159. 8000ee8: f043 0320 orr.w r3, r3, #32
  2160. 8000eec: 6423 str r3, [r4, #64] ; 0x40
  2161. hi2c->PreviousState = I2C_STATE_NONE;
  2162. 8000eee: 2300 movs r3, #0
  2163. __HAL_UNLOCK(hi2c);
  2164. 8000ef0: 2003 movs r0, #3
  2165. hi2c->PreviousState = I2C_STATE_NONE;
  2166. 8000ef2: 6323 str r3, [r4, #48] ; 0x30
  2167. __HAL_UNLOCK(hi2c);
  2168. 8000ef4: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2169. hi2c->State= HAL_I2C_STATE_READY;
  2170. 8000ef8: f884 203d strb.w r2, [r4, #61] ; 0x3d
  2171. 8000efc: bd70 pop {r4, r5, r6, pc}
  2172. if((Timeout == 0U) || ((HAL_GetTick()-Tickstart) > Timeout))
  2173. 8000efe: f7ff f9df bl 80002c0 <HAL_GetTick>
  2174. 8000f02: 1b80 subs r0, r0, r6
  2175. 8000f04: 4285 cmp r5, r0
  2176. 8000f06: d2e0 bcs.n 8000eca <I2C_WaitOnBTFFlagUntilTimeout+0x8>
  2177. 8000f08: e7ec b.n 8000ee4 <I2C_WaitOnBTFFlagUntilTimeout+0x22>
  2178. return HAL_ERROR;
  2179. 8000f0a: 2001 movs r0, #1
  2180. }
  2181. 8000f0c: bd70 pop {r4, r5, r6, pc}
  2182. ...
  2183. 08000f10 <HAL_I2C_Init>:
  2184. {
  2185. 8000f10: b538 push {r3, r4, r5, lr}
  2186. if(hi2c == NULL)
  2187. 8000f12: 4604 mov r4, r0
  2188. 8000f14: b908 cbnz r0, 8000f1a <HAL_I2C_Init+0xa>
  2189. return HAL_ERROR;
  2190. 8000f16: 2001 movs r0, #1
  2191. 8000f18: bd38 pop {r3, r4, r5, pc}
  2192. if(hi2c->State == HAL_I2C_STATE_RESET)
  2193. 8000f1a: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  2194. 8000f1e: f003 02ff and.w r2, r3, #255 ; 0xff
  2195. 8000f22: b91b cbnz r3, 8000f2c <HAL_I2C_Init+0x1c>
  2196. hi2c->Lock = HAL_UNLOCKED;
  2197. 8000f24: f880 203c strb.w r2, [r0, #60] ; 0x3c
  2198. HAL_I2C_MspInit(hi2c);
  2199. 8000f28: f002 f814 bl 8002f54 <HAL_I2C_MspInit>
  2200. hi2c->State = HAL_I2C_STATE_BUSY;
  2201. 8000f2c: 2324 movs r3, #36 ; 0x24
  2202. __HAL_I2C_DISABLE(hi2c);
  2203. 8000f2e: 6822 ldr r2, [r4, #0]
  2204. hi2c->State = HAL_I2C_STATE_BUSY;
  2205. 8000f30: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2206. __HAL_I2C_DISABLE(hi2c);
  2207. 8000f34: 6813 ldr r3, [r2, #0]
  2208. 8000f36: f023 0301 bic.w r3, r3, #1
  2209. 8000f3a: 6013 str r3, [r2, #0]
  2210. pclk1 = HAL_RCC_GetPCLK1Freq();
  2211. 8000f3c: f000 fc98 bl 8001870 <HAL_RCC_GetPCLK1Freq>
  2212. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  2213. 8000f40: 6863 ldr r3, [r4, #4]
  2214. 8000f42: 4a2f ldr r2, [pc, #188] ; (8001000 <HAL_I2C_Init+0xf0>)
  2215. 8000f44: 4293 cmp r3, r2
  2216. 8000f46: d830 bhi.n 8000faa <HAL_I2C_Init+0x9a>
  2217. 8000f48: 4a2e ldr r2, [pc, #184] ; (8001004 <HAL_I2C_Init+0xf4>)
  2218. 8000f4a: 4290 cmp r0, r2
  2219. 8000f4c: d9e3 bls.n 8000f16 <HAL_I2C_Init+0x6>
  2220. freqrange = I2C_FREQRANGE(pclk1);
  2221. 8000f4e: 4a2e ldr r2, [pc, #184] ; (8001008 <HAL_I2C_Init+0xf8>)
  2222. hi2c->Instance->CR2 = freqrange;
  2223. 8000f50: 6821 ldr r1, [r4, #0]
  2224. freqrange = I2C_FREQRANGE(pclk1);
  2225. 8000f52: fbb0 f2f2 udiv r2, r0, r2
  2226. hi2c->Instance->CR2 = freqrange;
  2227. 8000f56: 604a str r2, [r1, #4]
  2228. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2229. 8000f58: 3201 adds r2, #1
  2230. 8000f5a: 620a str r2, [r1, #32]
  2231. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  2232. 8000f5c: 4a28 ldr r2, [pc, #160] ; (8001000 <HAL_I2C_Init+0xf0>)
  2233. 8000f5e: 3801 subs r0, #1
  2234. 8000f60: 4293 cmp r3, r2
  2235. 8000f62: d832 bhi.n 8000fca <HAL_I2C_Init+0xba>
  2236. 8000f64: 005b lsls r3, r3, #1
  2237. 8000f66: fbb0 f0f3 udiv r0, r0, r3
  2238. 8000f6a: 1c43 adds r3, r0, #1
  2239. 8000f6c: f3c3 030b ubfx r3, r3, #0, #12
  2240. 8000f70: 2b04 cmp r3, #4
  2241. 8000f72: bf38 it cc
  2242. 8000f74: 2304 movcc r3, #4
  2243. 8000f76: 61cb str r3, [r1, #28]
  2244. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  2245. 8000f78: 6a22 ldr r2, [r4, #32]
  2246. 8000f7a: 69e3 ldr r3, [r4, #28]
  2247. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2248. 8000f7c: 2000 movs r0, #0
  2249. hi2c->Instance->CR1 = (hi2c->Init.GeneralCallMode | hi2c->Init.NoStretchMode);
  2250. 8000f7e: 4313 orrs r3, r2
  2251. 8000f80: 600b str r3, [r1, #0]
  2252. hi2c->Instance->OAR1 = (hi2c->Init.AddressingMode | hi2c->Init.OwnAddress1);
  2253. 8000f82: 68e2 ldr r2, [r4, #12]
  2254. 8000f84: 6923 ldr r3, [r4, #16]
  2255. 8000f86: 4313 orrs r3, r2
  2256. 8000f88: 608b str r3, [r1, #8]
  2257. hi2c->Instance->OAR2 = (hi2c->Init.DualAddressMode | hi2c->Init.OwnAddress2);
  2258. 8000f8a: 69a2 ldr r2, [r4, #24]
  2259. 8000f8c: 6963 ldr r3, [r4, #20]
  2260. 8000f8e: 4313 orrs r3, r2
  2261. 8000f90: 60cb str r3, [r1, #12]
  2262. __HAL_I2C_ENABLE(hi2c);
  2263. 8000f92: 680b ldr r3, [r1, #0]
  2264. 8000f94: f043 0301 orr.w r3, r3, #1
  2265. 8000f98: 600b str r3, [r1, #0]
  2266. hi2c->State = HAL_I2C_STATE_READY;
  2267. 8000f9a: 2320 movs r3, #32
  2268. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2269. 8000f9c: 6420 str r0, [r4, #64] ; 0x40
  2270. hi2c->State = HAL_I2C_STATE_READY;
  2271. 8000f9e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2272. hi2c->PreviousState = I2C_STATE_NONE;
  2273. 8000fa2: 6320 str r0, [r4, #48] ; 0x30
  2274. hi2c->Mode = HAL_I2C_MODE_NONE;
  2275. 8000fa4: f884 003e strb.w r0, [r4, #62] ; 0x3e
  2276. return HAL_OK;
  2277. 8000fa8: bd38 pop {r3, r4, r5, pc}
  2278. if (I2C_MIN_PCLK_FREQ(pclk1, hi2c->Init.ClockSpeed) == 1U)
  2279. 8000faa: 4a18 ldr r2, [pc, #96] ; (800100c <HAL_I2C_Init+0xfc>)
  2280. 8000fac: 4290 cmp r0, r2
  2281. 8000fae: d9b2 bls.n 8000f16 <HAL_I2C_Init+0x6>
  2282. freqrange = I2C_FREQRANGE(pclk1);
  2283. 8000fb0: 4d15 ldr r5, [pc, #84] ; (8001008 <HAL_I2C_Init+0xf8>)
  2284. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2285. 8000fb2: f44f 7296 mov.w r2, #300 ; 0x12c
  2286. freqrange = I2C_FREQRANGE(pclk1);
  2287. 8000fb6: fbb0 f5f5 udiv r5, r0, r5
  2288. hi2c->Instance->CR2 = freqrange;
  2289. 8000fba: 6821 ldr r1, [r4, #0]
  2290. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2291. 8000fbc: 436a muls r2, r5
  2292. hi2c->Instance->CR2 = freqrange;
  2293. 8000fbe: 604d str r5, [r1, #4]
  2294. hi2c->Instance->TRISE = I2C_RISE_TIME(freqrange, hi2c->Init.ClockSpeed);
  2295. 8000fc0: f44f 757a mov.w r5, #1000 ; 0x3e8
  2296. 8000fc4: fbb2 f2f5 udiv r2, r2, r5
  2297. 8000fc8: e7c6 b.n 8000f58 <HAL_I2C_Init+0x48>
  2298. hi2c->Instance->CCR = I2C_SPEED(pclk1, hi2c->Init.ClockSpeed, hi2c->Init.DutyCycle);
  2299. 8000fca: 68a2 ldr r2, [r4, #8]
  2300. 8000fcc: b952 cbnz r2, 8000fe4 <HAL_I2C_Init+0xd4>
  2301. 8000fce: eb03 0343 add.w r3, r3, r3, lsl #1
  2302. 8000fd2: fbb0 f0f3 udiv r0, r0, r3
  2303. 8000fd6: 1c43 adds r3, r0, #1
  2304. 8000fd8: f3c3 030b ubfx r3, r3, #0, #12
  2305. 8000fdc: b16b cbz r3, 8000ffa <HAL_I2C_Init+0xea>
  2306. 8000fde: f443 4300 orr.w r3, r3, #32768 ; 0x8000
  2307. 8000fe2: e7c8 b.n 8000f76 <HAL_I2C_Init+0x66>
  2308. 8000fe4: 2219 movs r2, #25
  2309. 8000fe6: 4353 muls r3, r2
  2310. 8000fe8: fbb0 f0f3 udiv r0, r0, r3
  2311. 8000fec: 1c43 adds r3, r0, #1
  2312. 8000fee: f3c3 030b ubfx r3, r3, #0, #12
  2313. 8000ff2: b113 cbz r3, 8000ffa <HAL_I2C_Init+0xea>
  2314. 8000ff4: f443 4340 orr.w r3, r3, #49152 ; 0xc000
  2315. 8000ff8: e7bd b.n 8000f76 <HAL_I2C_Init+0x66>
  2316. 8000ffa: 2301 movs r3, #1
  2317. 8000ffc: e7bb b.n 8000f76 <HAL_I2C_Init+0x66>
  2318. 8000ffe: bf00 nop
  2319. 8001000: 000186a0 .word 0x000186a0
  2320. 8001004: 001e847f .word 0x001e847f
  2321. 8001008: 000f4240 .word 0x000f4240
  2322. 800100c: 003d08ff .word 0x003d08ff
  2323. 08001010 <HAL_I2C_Mem_Write>:
  2324. {
  2325. 8001010: e92d 47f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, r9, sl, lr}
  2326. 8001014: 4604 mov r4, r0
  2327. 8001016: 469a mov sl, r3
  2328. 8001018: 4688 mov r8, r1
  2329. 800101a: 4691 mov r9, r2
  2330. 800101c: 9e0c ldr r6, [sp, #48] ; 0x30
  2331. tickstart = HAL_GetTick();
  2332. 800101e: f7ff f94f bl 80002c0 <HAL_GetTick>
  2333. if(hi2c->State == HAL_I2C_STATE_READY)
  2334. 8001022: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  2335. tickstart = HAL_GetTick();
  2336. 8001026: 4605 mov r5, r0
  2337. if(hi2c->State == HAL_I2C_STATE_READY)
  2338. 8001028: 2b20 cmp r3, #32
  2339. 800102a: d003 beq.n 8001034 <HAL_I2C_Mem_Write+0x24>
  2340. return HAL_BUSY;
  2341. 800102c: 2002 movs r0, #2
  2342. }
  2343. 800102e: b002 add sp, #8
  2344. 8001030: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2345. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BUSY, SET, I2C_TIMEOUT_BUSY_FLAG, tickstart) != HAL_OK)
  2346. 8001034: 9000 str r0, [sp, #0]
  2347. 8001036: 2319 movs r3, #25
  2348. 8001038: 2201 movs r2, #1
  2349. 800103a: 493e ldr r1, [pc, #248] ; (8001134 <HAL_I2C_Mem_Write+0x124>)
  2350. 800103c: 4620 mov r0, r4
  2351. 800103e: f7ff fdf3 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2352. 8001042: 2800 cmp r0, #0
  2353. 8001044: d1f2 bne.n 800102c <HAL_I2C_Mem_Write+0x1c>
  2354. __HAL_LOCK(hi2c);
  2355. 8001046: f894 303c ldrb.w r3, [r4, #60] ; 0x3c
  2356. 800104a: 2b01 cmp r3, #1
  2357. 800104c: d0ee beq.n 800102c <HAL_I2C_Mem_Write+0x1c>
  2358. 800104e: 2301 movs r3, #1
  2359. 8001050: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2360. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2361. 8001054: 6823 ldr r3, [r4, #0]
  2362. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2363. 8001056: 2700 movs r7, #0
  2364. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2365. 8001058: 681a ldr r2, [r3, #0]
  2366. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2367. 800105a: 4641 mov r1, r8
  2368. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2369. 800105c: 07d2 lsls r2, r2, #31
  2370. __HAL_I2C_ENABLE(hi2c);
  2371. 800105e: bf58 it pl
  2372. 8001060: 681a ldrpl r2, [r3, #0]
  2373. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2374. 8001062: 4620 mov r0, r4
  2375. __HAL_I2C_ENABLE(hi2c);
  2376. 8001064: bf5c itt pl
  2377. 8001066: f042 0201 orrpl.w r2, r2, #1
  2378. 800106a: 601a strpl r2, [r3, #0]
  2379. hi2c->Instance->CR1 &= ~I2C_CR1_POS;
  2380. 800106c: 681a ldr r2, [r3, #0]
  2381. 800106e: f422 6200 bic.w r2, r2, #2048 ; 0x800
  2382. 8001072: 601a str r2, [r3, #0]
  2383. hi2c->State = HAL_I2C_STATE_BUSY_TX;
  2384. 8001074: 2321 movs r3, #33 ; 0x21
  2385. 8001076: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2386. hi2c->Mode = HAL_I2C_MODE_MEM;
  2387. 800107a: 2340 movs r3, #64 ; 0x40
  2388. 800107c: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2389. hi2c->pBuffPtr = pData;
  2390. 8001080: 9b0a ldr r3, [sp, #40] ; 0x28
  2391. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2392. 8001082: 6427 str r7, [r4, #64] ; 0x40
  2393. hi2c->pBuffPtr = pData;
  2394. 8001084: 6263 str r3, [r4, #36] ; 0x24
  2395. hi2c->XferCount = Size;
  2396. 8001086: f8bd 302c ldrh.w r3, [sp, #44] ; 0x2c
  2397. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2398. 800108a: 9501 str r5, [sp, #4]
  2399. hi2c->XferCount = Size;
  2400. 800108c: 8563 strh r3, [r4, #42] ; 0x2a
  2401. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2402. 800108e: 4b2a ldr r3, [pc, #168] ; (8001138 <HAL_I2C_Mem_Write+0x128>)
  2403. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2404. 8001090: 9600 str r6, [sp, #0]
  2405. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2406. 8001092: 62e3 str r3, [r4, #44] ; 0x2c
  2407. hi2c->XferSize = hi2c->XferCount;
  2408. 8001094: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2409. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2410. 8001096: 464a mov r2, r9
  2411. hi2c->XferSize = hi2c->XferCount;
  2412. 8001098: 8523 strh r3, [r4, #40] ; 0x28
  2413. if(I2C_RequestMemoryWrite(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2414. 800109a: 4653 mov r3, sl
  2415. 800109c: f7ff fe18 bl 8000cd0 <I2C_RequestMemoryWrite>
  2416. 80010a0: 2800 cmp r0, #0
  2417. 80010a2: d02a beq.n 80010fa <HAL_I2C_Mem_Write+0xea>
  2418. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2419. 80010a4: 6c23 ldr r3, [r4, #64] ; 0x40
  2420. __HAL_UNLOCK(hi2c);
  2421. 80010a6: f884 703c strb.w r7, [r4, #60] ; 0x3c
  2422. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2423. 80010aa: 2b04 cmp r3, #4
  2424. 80010ac: d107 bne.n 80010be <HAL_I2C_Mem_Write+0xae>
  2425. return HAL_ERROR;
  2426. 80010ae: 2001 movs r0, #1
  2427. 80010b0: e7bd b.n 800102e <HAL_I2C_Mem_Write+0x1e>
  2428. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2429. 80010b2: f7ff fde7 bl 8000c84 <I2C_WaitOnTXEFlagUntilTimeout>
  2430. 80010b6: b120 cbz r0, 80010c2 <HAL_I2C_Mem_Write+0xb2>
  2431. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2432. 80010b8: 6c23 ldr r3, [r4, #64] ; 0x40
  2433. 80010ba: 2b04 cmp r3, #4
  2434. 80010bc: d034 beq.n 8001128 <HAL_I2C_Mem_Write+0x118>
  2435. return HAL_TIMEOUT;
  2436. 80010be: 2003 movs r0, #3
  2437. 80010c0: e7b5 b.n 800102e <HAL_I2C_Mem_Write+0x1e>
  2438. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2439. 80010c2: 6a61 ldr r1, [r4, #36] ; 0x24
  2440. 80010c4: 6827 ldr r7, [r4, #0]
  2441. 80010c6: 1c4b adds r3, r1, #1
  2442. 80010c8: 6263 str r3, [r4, #36] ; 0x24
  2443. 80010ca: 780b ldrb r3, [r1, #0]
  2444. hi2c->XferSize--;
  2445. 80010cc: 8d22 ldrh r2, [r4, #40] ; 0x28
  2446. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2447. 80010ce: 613b str r3, [r7, #16]
  2448. hi2c->XferCount--;
  2449. 80010d0: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2450. hi2c->XferSize--;
  2451. 80010d2: 1e50 subs r0, r2, #1
  2452. hi2c->XferCount--;
  2453. 80010d4: 3b01 subs r3, #1
  2454. 80010d6: b29b uxth r3, r3
  2455. 80010d8: 8563 strh r3, [r4, #42] ; 0x2a
  2456. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2457. 80010da: 697b ldr r3, [r7, #20]
  2458. hi2c->XferSize--;
  2459. 80010dc: b280 uxth r0, r0
  2460. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2461. 80010de: 075b lsls r3, r3, #29
  2462. hi2c->XferSize--;
  2463. 80010e0: 8520 strh r0, [r4, #40] ; 0x28
  2464. if((__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET) && (hi2c->XferSize != 0U))
  2465. 80010e2: d50a bpl.n 80010fa <HAL_I2C_Mem_Write+0xea>
  2466. 80010e4: b148 cbz r0, 80010fa <HAL_I2C_Mem_Write+0xea>
  2467. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2468. 80010e6: 1c8b adds r3, r1, #2
  2469. 80010e8: 6263 str r3, [r4, #36] ; 0x24
  2470. 80010ea: 784b ldrb r3, [r1, #1]
  2471. hi2c->XferSize--;
  2472. 80010ec: 3a02 subs r2, #2
  2473. hi2c->Instance->DR = (*hi2c->pBuffPtr++);
  2474. 80010ee: 613b str r3, [r7, #16]
  2475. hi2c->XferCount--;
  2476. 80010f0: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2477. hi2c->XferSize--;
  2478. 80010f2: 8522 strh r2, [r4, #40] ; 0x28
  2479. hi2c->XferCount--;
  2480. 80010f4: 3b01 subs r3, #1
  2481. 80010f6: b29b uxth r3, r3
  2482. 80010f8: 8563 strh r3, [r4, #42] ; 0x2a
  2483. while(hi2c->XferSize > 0U)
  2484. 80010fa: 8d23 ldrh r3, [r4, #40] ; 0x28
  2485. if(I2C_WaitOnTXEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2486. 80010fc: 462a mov r2, r5
  2487. 80010fe: 4631 mov r1, r6
  2488. 8001100: 4620 mov r0, r4
  2489. while(hi2c->XferSize > 0U)
  2490. 8001102: 2b00 cmp r3, #0
  2491. 8001104: d1d5 bne.n 80010b2 <HAL_I2C_Mem_Write+0xa2>
  2492. if(I2C_WaitOnBTFFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2493. 8001106: f7ff fedc bl 8000ec2 <I2C_WaitOnBTFFlagUntilTimeout>
  2494. 800110a: 2800 cmp r0, #0
  2495. 800110c: d1d4 bne.n 80010b8 <HAL_I2C_Mem_Write+0xa8>
  2496. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2497. 800110e: 6822 ldr r2, [r4, #0]
  2498. 8001110: 6813 ldr r3, [r2, #0]
  2499. 8001112: f443 7300 orr.w r3, r3, #512 ; 0x200
  2500. 8001116: 6013 str r3, [r2, #0]
  2501. hi2c->State = HAL_I2C_STATE_READY;
  2502. 8001118: 2320 movs r3, #32
  2503. __HAL_UNLOCK(hi2c);
  2504. 800111a: f884 003c strb.w r0, [r4, #60] ; 0x3c
  2505. hi2c->State = HAL_I2C_STATE_READY;
  2506. 800111e: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2507. hi2c->Mode = HAL_I2C_MODE_NONE;
  2508. 8001122: f884 003e strb.w r0, [r4, #62] ; 0x3e
  2509. return HAL_OK;
  2510. 8001126: e782 b.n 800102e <HAL_I2C_Mem_Write+0x1e>
  2511. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2512. 8001128: 6822 ldr r2, [r4, #0]
  2513. 800112a: 6813 ldr r3, [r2, #0]
  2514. 800112c: f443 7300 orr.w r3, r3, #512 ; 0x200
  2515. 8001130: 6013 str r3, [r2, #0]
  2516. 8001132: e7bc b.n 80010ae <HAL_I2C_Mem_Write+0x9e>
  2517. 8001134: 00100002 .word 0x00100002
  2518. 8001138: ffff0000 .word 0xffff0000
  2519. 0800113c <HAL_I2C_Mem_Read>:
  2520. {
  2521. 800113c: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  2522. 8001140: 4604 mov r4, r0
  2523. 8001142: b086 sub sp, #24
  2524. 8001144: 469a mov sl, r3
  2525. 8001146: 460d mov r5, r1
  2526. 8001148: 4691 mov r9, r2
  2527. 800114a: 9f10 ldr r7, [sp, #64] ; 0x40
  2528. tickstart = HAL_GetTick();
  2529. 800114c: f7ff f8b8 bl 80002c0 <HAL_GetTick>
  2530. if(hi2c->State == HAL_I2C_STATE_READY)
  2531. 8001150: f894 303d ldrb.w r3, [r4, #61] ; 0x3d
  2532. tickstart = HAL_GetTick();
  2533. 8001154: 4606 mov r6, r0
  2534. if(hi2c->State == HAL_I2C_STATE_READY)
  2535. 8001156: 2b20 cmp r3, #32
  2536. 8001158: d004 beq.n 8001164 <HAL_I2C_Mem_Read+0x28>
  2537. return HAL_BUSY;
  2538. 800115a: 2502 movs r5, #2
  2539. }
  2540. 800115c: 4628 mov r0, r5
  2541. 800115e: b006 add sp, #24
  2542. 8001160: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  2543. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BUSY, SET, I2C_TIMEOUT_BUSY_FLAG, tickstart) != HAL_OK)
  2544. 8001164: 9000 str r0, [sp, #0]
  2545. 8001166: 2319 movs r3, #25
  2546. 8001168: 2201 movs r2, #1
  2547. 800116a: 4981 ldr r1, [pc, #516] ; (8001370 <HAL_I2C_Mem_Read+0x234>)
  2548. 800116c: 4620 mov r0, r4
  2549. 800116e: f7ff fd5b bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2550. 8001172: 2800 cmp r0, #0
  2551. 8001174: d1f1 bne.n 800115a <HAL_I2C_Mem_Read+0x1e>
  2552. __HAL_LOCK(hi2c);
  2553. 8001176: f894 303c ldrb.w r3, [r4, #60] ; 0x3c
  2554. 800117a: 2b01 cmp r3, #1
  2555. 800117c: d0ed beq.n 800115a <HAL_I2C_Mem_Read+0x1e>
  2556. 800117e: 2301 movs r3, #1
  2557. 8001180: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2558. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2559. 8001184: 6823 ldr r3, [r4, #0]
  2560. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2561. 8001186: f04f 0800 mov.w r8, #0
  2562. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2563. 800118a: 681a ldr r2, [r3, #0]
  2564. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2565. 800118c: 4629 mov r1, r5
  2566. if((hi2c->Instance->CR1 & I2C_CR1_PE) != I2C_CR1_PE)
  2567. 800118e: 07d2 lsls r2, r2, #31
  2568. __HAL_I2C_ENABLE(hi2c);
  2569. 8001190: bf58 it pl
  2570. 8001192: 681a ldrpl r2, [r3, #0]
  2571. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2572. 8001194: 4620 mov r0, r4
  2573. __HAL_I2C_ENABLE(hi2c);
  2574. 8001196: bf5c itt pl
  2575. 8001198: f042 0201 orrpl.w r2, r2, #1
  2576. 800119c: 601a strpl r2, [r3, #0]
  2577. hi2c->Instance->CR1 &= ~I2C_CR1_POS;
  2578. 800119e: 681a ldr r2, [r3, #0]
  2579. 80011a0: f422 6200 bic.w r2, r2, #2048 ; 0x800
  2580. 80011a4: 601a str r2, [r3, #0]
  2581. hi2c->State = HAL_I2C_STATE_BUSY_RX;
  2582. 80011a6: 2322 movs r3, #34 ; 0x22
  2583. 80011a8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2584. hi2c->Mode = HAL_I2C_MODE_MEM;
  2585. 80011ac: 2340 movs r3, #64 ; 0x40
  2586. 80011ae: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2587. hi2c->pBuffPtr = pData;
  2588. 80011b2: 9b0e ldr r3, [sp, #56] ; 0x38
  2589. hi2c->ErrorCode = HAL_I2C_ERROR_NONE;
  2590. 80011b4: f8c4 8040 str.w r8, [r4, #64] ; 0x40
  2591. hi2c->pBuffPtr = pData;
  2592. 80011b8: 6263 str r3, [r4, #36] ; 0x24
  2593. hi2c->XferCount = Size;
  2594. 80011ba: f8bd 303c ldrh.w r3, [sp, #60] ; 0x3c
  2595. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2596. 80011be: 9601 str r6, [sp, #4]
  2597. hi2c->XferCount = Size;
  2598. 80011c0: 8563 strh r3, [r4, #42] ; 0x2a
  2599. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2600. 80011c2: 4b6c ldr r3, [pc, #432] ; (8001374 <HAL_I2C_Mem_Read+0x238>)
  2601. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2602. 80011c4: 9700 str r7, [sp, #0]
  2603. hi2c->XferOptions = I2C_NO_OPTION_FRAME;
  2604. 80011c6: 62e3 str r3, [r4, #44] ; 0x2c
  2605. hi2c->XferSize = hi2c->XferCount;
  2606. 80011c8: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2607. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2608. 80011ca: 464a mov r2, r9
  2609. hi2c->XferSize = hi2c->XferCount;
  2610. 80011cc: 8523 strh r3, [r4, #40] ; 0x28
  2611. if(I2C_RequestMemoryRead(hi2c, DevAddress, MemAddress, MemAddSize, Timeout, tickstart) != HAL_OK)
  2612. 80011ce: 4653 mov r3, sl
  2613. 80011d0: f7ff fdd0 bl 8000d74 <I2C_RequestMemoryRead>
  2614. 80011d4: 4605 mov r5, r0
  2615. 80011d6: b130 cbz r0, 80011e6 <HAL_I2C_Mem_Read+0xaa>
  2616. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2617. 80011d8: 6c23 ldr r3, [r4, #64] ; 0x40
  2618. __HAL_UNLOCK(hi2c);
  2619. 80011da: f884 803c strb.w r8, [r4, #60] ; 0x3c
  2620. if(hi2c->ErrorCode == HAL_I2C_ERROR_AF)
  2621. 80011de: 2b04 cmp r3, #4
  2622. 80011e0: d13d bne.n 800125e <HAL_I2C_Mem_Read+0x122>
  2623. return HAL_ERROR;
  2624. 80011e2: 2501 movs r5, #1
  2625. 80011e4: e7ba b.n 800115c <HAL_I2C_Mem_Read+0x20>
  2626. if(hi2c->XferSize == 0U)
  2627. 80011e6: 8d22 ldrh r2, [r4, #40] ; 0x28
  2628. 80011e8: 6823 ldr r3, [r4, #0]
  2629. 80011ea: b992 cbnz r2, 8001212 <HAL_I2C_Mem_Read+0xd6>
  2630. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2631. 80011ec: 9002 str r0, [sp, #8]
  2632. 80011ee: 695a ldr r2, [r3, #20]
  2633. 80011f0: 9202 str r2, [sp, #8]
  2634. 80011f2: 699a ldr r2, [r3, #24]
  2635. 80011f4: 9202 str r2, [sp, #8]
  2636. 80011f6: 9a02 ldr r2, [sp, #8]
  2637. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2638. 80011f8: 681a ldr r2, [r3, #0]
  2639. 80011fa: f442 7200 orr.w r2, r2, #512 ; 0x200
  2640. 80011fe: 601a str r2, [r3, #0]
  2641. hi2c->State = HAL_I2C_STATE_READY;
  2642. 8001200: 2320 movs r3, #32
  2643. 8001202: f884 303d strb.w r3, [r4, #61] ; 0x3d
  2644. hi2c->Mode = HAL_I2C_MODE_NONE;
  2645. 8001206: 2300 movs r3, #0
  2646. 8001208: f884 303e strb.w r3, [r4, #62] ; 0x3e
  2647. __HAL_UNLOCK(hi2c);
  2648. 800120c: f884 303c strb.w r3, [r4, #60] ; 0x3c
  2649. return HAL_OK;
  2650. 8001210: e7a4 b.n 800115c <HAL_I2C_Mem_Read+0x20>
  2651. else if(hi2c->XferSize == 1U)
  2652. 8001212: 2a01 cmp r2, #1
  2653. 8001214: d125 bne.n 8001262 <HAL_I2C_Mem_Read+0x126>
  2654. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2655. 8001216: 681a ldr r2, [r3, #0]
  2656. 8001218: f422 6280 bic.w r2, r2, #1024 ; 0x400
  2657. 800121c: 601a str r2, [r3, #0]
  2658. \details Disables IRQ interrupts by setting the I-bit in the CPSR.
  2659. Can only be executed in Privileged modes.
  2660. */
  2661. __attribute__( ( always_inline ) ) __STATIC_INLINE void __disable_irq(void)
  2662. {
  2663. __ASM volatile ("cpsid i" : : : "memory");
  2664. 800121e: b672 cpsid i
  2665. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2666. 8001220: 6823 ldr r3, [r4, #0]
  2667. 8001222: 9003 str r0, [sp, #12]
  2668. 8001224: 695a ldr r2, [r3, #20]
  2669. 8001226: 9203 str r2, [sp, #12]
  2670. 8001228: 699a ldr r2, [r3, #24]
  2671. 800122a: 9203 str r2, [sp, #12]
  2672. 800122c: 9a03 ldr r2, [sp, #12]
  2673. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2674. 800122e: 681a ldr r2, [r3, #0]
  2675. 8001230: f442 7200 orr.w r2, r2, #512 ; 0x200
  2676. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2677. 8001234: 601a str r2, [r3, #0]
  2678. __ASM volatile ("cpsie i" : : : "memory");
  2679. 8001236: b662 cpsie i
  2680. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2681. 8001238: f8df 813c ldr.w r8, [pc, #316] ; 8001378 <HAL_I2C_Mem_Read+0x23c>
  2682. while(hi2c->XferSize > 0U)
  2683. 800123c: 8d23 ldrh r3, [r4, #40] ; 0x28
  2684. 800123e: 2b00 cmp r3, #0
  2685. 8001240: d0de beq.n 8001200 <HAL_I2C_Mem_Read+0xc4>
  2686. if(hi2c->XferSize <= 3U)
  2687. 8001242: 2b03 cmp r3, #3
  2688. 8001244: d877 bhi.n 8001336 <HAL_I2C_Mem_Read+0x1fa>
  2689. if(hi2c->XferSize== 1U)
  2690. 8001246: 2b01 cmp r3, #1
  2691. 8001248: d127 bne.n 800129a <HAL_I2C_Mem_Read+0x15e>
  2692. if(I2C_WaitOnRXNEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2693. 800124a: 4632 mov r2, r6
  2694. 800124c: 4639 mov r1, r7
  2695. 800124e: 4620 mov r0, r4
  2696. 8001250: f7ff fe0a bl 8000e68 <I2C_WaitOnRXNEFlagUntilTimeout>
  2697. 8001254: 2800 cmp r0, #0
  2698. 8001256: d03f beq.n 80012d8 <HAL_I2C_Mem_Read+0x19c>
  2699. if(hi2c->ErrorCode == HAL_I2C_ERROR_TIMEOUT)
  2700. 8001258: 6c23 ldr r3, [r4, #64] ; 0x40
  2701. 800125a: 2b20 cmp r3, #32
  2702. 800125c: d1c1 bne.n 80011e2 <HAL_I2C_Mem_Read+0xa6>
  2703. return HAL_TIMEOUT;
  2704. 800125e: 2503 movs r5, #3
  2705. 8001260: e77c b.n 800115c <HAL_I2C_Mem_Read+0x20>
  2706. else if(hi2c->XferSize == 2U)
  2707. 8001262: 2a02 cmp r2, #2
  2708. hi2c->Instance->CR1 |= I2C_CR1_POS;
  2709. 8001264: 681a ldr r2, [r3, #0]
  2710. else if(hi2c->XferSize == 2U)
  2711. 8001266: d10e bne.n 8001286 <HAL_I2C_Mem_Read+0x14a>
  2712. hi2c->Instance->CR1 |= I2C_CR1_POS;
  2713. 8001268: f442 6200 orr.w r2, r2, #2048 ; 0x800
  2714. 800126c: 601a str r2, [r3, #0]
  2715. __ASM volatile ("cpsid i" : : : "memory");
  2716. 800126e: b672 cpsid i
  2717. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2718. 8001270: 6823 ldr r3, [r4, #0]
  2719. 8001272: 9004 str r0, [sp, #16]
  2720. 8001274: 695a ldr r2, [r3, #20]
  2721. 8001276: 9204 str r2, [sp, #16]
  2722. 8001278: 699a ldr r2, [r3, #24]
  2723. 800127a: 9204 str r2, [sp, #16]
  2724. 800127c: 9a04 ldr r2, [sp, #16]
  2725. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2726. 800127e: 681a ldr r2, [r3, #0]
  2727. 8001280: f422 6280 bic.w r2, r2, #1024 ; 0x400
  2728. 8001284: e7d6 b.n 8001234 <HAL_I2C_Mem_Read+0xf8>
  2729. SET_BIT(hi2c->Instance->CR1, I2C_CR1_ACK);
  2730. 8001286: f442 6280 orr.w r2, r2, #1024 ; 0x400
  2731. 800128a: 601a str r2, [r3, #0]
  2732. __HAL_I2C_CLEAR_ADDRFLAG(hi2c);
  2733. 800128c: 9005 str r0, [sp, #20]
  2734. 800128e: 695a ldr r2, [r3, #20]
  2735. 8001290: 9205 str r2, [sp, #20]
  2736. 8001292: 699b ldr r3, [r3, #24]
  2737. 8001294: 9305 str r3, [sp, #20]
  2738. 8001296: 9b05 ldr r3, [sp, #20]
  2739. 8001298: e7ce b.n 8001238 <HAL_I2C_Mem_Read+0xfc>
  2740. else if(hi2c->XferSize == 2U)
  2741. 800129a: 2b02 cmp r3, #2
  2742. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2743. 800129c: 9600 str r6, [sp, #0]
  2744. 800129e: 463b mov r3, r7
  2745. 80012a0: f04f 0200 mov.w r2, #0
  2746. 80012a4: 4641 mov r1, r8
  2747. 80012a6: 4620 mov r0, r4
  2748. else if(hi2c->XferSize == 2U)
  2749. 80012a8: d124 bne.n 80012f4 <HAL_I2C_Mem_Read+0x1b8>
  2750. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2751. 80012aa: f7ff fcbd bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2752. 80012ae: 2800 cmp r0, #0
  2753. 80012b0: d1d5 bne.n 800125e <HAL_I2C_Mem_Read+0x122>
  2754. 80012b2: b672 cpsid i
  2755. hi2c->Instance->CR1 |= I2C_CR1_STOP;
  2756. 80012b4: 6823 ldr r3, [r4, #0]
  2757. 80012b6: 681a ldr r2, [r3, #0]
  2758. 80012b8: f442 7200 orr.w r2, r2, #512 ; 0x200
  2759. 80012bc: 601a str r2, [r3, #0]
  2760. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2761. 80012be: 6a62 ldr r2, [r4, #36] ; 0x24
  2762. 80012c0: 691b ldr r3, [r3, #16]
  2763. 80012c2: 1c51 adds r1, r2, #1
  2764. 80012c4: 6261 str r1, [r4, #36] ; 0x24
  2765. 80012c6: 7013 strb r3, [r2, #0]
  2766. hi2c->XferSize--;
  2767. 80012c8: 8d23 ldrh r3, [r4, #40] ; 0x28
  2768. 80012ca: 3b01 subs r3, #1
  2769. 80012cc: 8523 strh r3, [r4, #40] ; 0x28
  2770. hi2c->XferCount--;
  2771. 80012ce: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2772. 80012d0: 3b01 subs r3, #1
  2773. 80012d2: b29b uxth r3, r3
  2774. 80012d4: 8563 strh r3, [r4, #42] ; 0x2a
  2775. __ASM volatile ("cpsie i" : : : "memory");
  2776. 80012d6: b662 cpsie i
  2777. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2778. 80012d8: 6a63 ldr r3, [r4, #36] ; 0x24
  2779. 80012da: 1c5a adds r2, r3, #1
  2780. 80012dc: 6262 str r2, [r4, #36] ; 0x24
  2781. 80012de: 6822 ldr r2, [r4, #0]
  2782. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2783. 80012e0: 6912 ldr r2, [r2, #16]
  2784. 80012e2: 701a strb r2, [r3, #0]
  2785. hi2c->XferSize--;
  2786. 80012e4: 8d23 ldrh r3, [r4, #40] ; 0x28
  2787. 80012e6: 3b01 subs r3, #1
  2788. 80012e8: 8523 strh r3, [r4, #40] ; 0x28
  2789. hi2c->XferCount--;
  2790. 80012ea: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2791. 80012ec: 3b01 subs r3, #1
  2792. 80012ee: b29b uxth r3, r3
  2793. 80012f0: 8563 strh r3, [r4, #42] ; 0x2a
  2794. 80012f2: e7a3 b.n 800123c <HAL_I2C_Mem_Read+0x100>
  2795. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2796. 80012f4: f7ff fc98 bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2797. 80012f8: 4602 mov r2, r0
  2798. 80012fa: 2800 cmp r0, #0
  2799. 80012fc: d1af bne.n 800125e <HAL_I2C_Mem_Read+0x122>
  2800. hi2c->Instance->CR1 &= ~I2C_CR1_ACK;
  2801. 80012fe: 6821 ldr r1, [r4, #0]
  2802. 8001300: 680b ldr r3, [r1, #0]
  2803. 8001302: f423 6380 bic.w r3, r3, #1024 ; 0x400
  2804. 8001306: 600b str r3, [r1, #0]
  2805. __ASM volatile ("cpsid i" : : : "memory");
  2806. 8001308: b672 cpsid i
  2807. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2808. 800130a: 6a63 ldr r3, [r4, #36] ; 0x24
  2809. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2810. 800130c: 4620 mov r0, r4
  2811. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2812. 800130e: 1c59 adds r1, r3, #1
  2813. 8001310: 6261 str r1, [r4, #36] ; 0x24
  2814. 8001312: 6821 ldr r1, [r4, #0]
  2815. 8001314: 6909 ldr r1, [r1, #16]
  2816. 8001316: 7019 strb r1, [r3, #0]
  2817. hi2c->XferSize--;
  2818. 8001318: 8d23 ldrh r3, [r4, #40] ; 0x28
  2819. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2820. 800131a: 9600 str r6, [sp, #0]
  2821. hi2c->XferSize--;
  2822. 800131c: 3b01 subs r3, #1
  2823. 800131e: 8523 strh r3, [r4, #40] ; 0x28
  2824. hi2c->XferCount--;
  2825. 8001320: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2826. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2827. 8001322: 4641 mov r1, r8
  2828. hi2c->XferCount--;
  2829. 8001324: 3b01 subs r3, #1
  2830. 8001326: b29b uxth r3, r3
  2831. 8001328: 8563 strh r3, [r4, #42] ; 0x2a
  2832. if(I2C_WaitOnFlagUntilTimeout(hi2c, I2C_FLAG_BTF, RESET, Timeout, tickstart) != HAL_OK)
  2833. 800132a: 463b mov r3, r7
  2834. 800132c: f7ff fc7c bl 8000c28 <I2C_WaitOnFlagUntilTimeout>
  2835. 8001330: 2800 cmp r0, #0
  2836. 8001332: d0bf beq.n 80012b4 <HAL_I2C_Mem_Read+0x178>
  2837. 8001334: e793 b.n 800125e <HAL_I2C_Mem_Read+0x122>
  2838. if(I2C_WaitOnRXNEFlagUntilTimeout(hi2c, Timeout, tickstart) != HAL_OK)
  2839. 8001336: 4632 mov r2, r6
  2840. 8001338: 4639 mov r1, r7
  2841. 800133a: 4620 mov r0, r4
  2842. 800133c: f7ff fd94 bl 8000e68 <I2C_WaitOnRXNEFlagUntilTimeout>
  2843. 8001340: 2800 cmp r0, #0
  2844. 8001342: d189 bne.n 8001258 <HAL_I2C_Mem_Read+0x11c>
  2845. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2846. 8001344: 6a63 ldr r3, [r4, #36] ; 0x24
  2847. 8001346: 1c5a adds r2, r3, #1
  2848. 8001348: 6262 str r2, [r4, #36] ; 0x24
  2849. 800134a: 6822 ldr r2, [r4, #0]
  2850. 800134c: 6912 ldr r2, [r2, #16]
  2851. 800134e: 701a strb r2, [r3, #0]
  2852. hi2c->XferSize--;
  2853. 8001350: 8d23 ldrh r3, [r4, #40] ; 0x28
  2854. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET)
  2855. 8001352: 6822 ldr r2, [r4, #0]
  2856. hi2c->XferSize--;
  2857. 8001354: 3b01 subs r3, #1
  2858. 8001356: 8523 strh r3, [r4, #40] ; 0x28
  2859. hi2c->XferCount--;
  2860. 8001358: 8d63 ldrh r3, [r4, #42] ; 0x2a
  2861. 800135a: 3b01 subs r3, #1
  2862. 800135c: b29b uxth r3, r3
  2863. 800135e: 8563 strh r3, [r4, #42] ; 0x2a
  2864. if(__HAL_I2C_GET_FLAG(hi2c, I2C_FLAG_BTF) == SET)
  2865. 8001360: 6953 ldr r3, [r2, #20]
  2866. 8001362: 075b lsls r3, r3, #29
  2867. 8001364: f57f af6a bpl.w 800123c <HAL_I2C_Mem_Read+0x100>
  2868. (*hi2c->pBuffPtr++) = hi2c->Instance->DR;
  2869. 8001368: 6a63 ldr r3, [r4, #36] ; 0x24
  2870. 800136a: 1c59 adds r1, r3, #1
  2871. 800136c: 6261 str r1, [r4, #36] ; 0x24
  2872. 800136e: e7b7 b.n 80012e0 <HAL_I2C_Mem_Read+0x1a4>
  2873. 8001370: 00100002 .word 0x00100002
  2874. 8001374: ffff0000 .word 0xffff0000
  2875. 8001378: 00010004 .word 0x00010004
  2876. 0800137c <HAL_RCC_OscConfig>:
  2877. /* Check the parameters */
  2878. assert_param(RCC_OscInitStruct != NULL);
  2879. assert_param(IS_RCC_OSCILLATORTYPE(RCC_OscInitStruct->OscillatorType));
  2880. /*------------------------------- HSE Configuration ------------------------*/
  2881. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2882. 800137c: 6803 ldr r3, [r0, #0]
  2883. {
  2884. 800137e: e92d 41f3 stmdb sp!, {r0, r1, r4, r5, r6, r7, r8, lr}
  2885. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2886. 8001382: 07db lsls r3, r3, #31
  2887. {
  2888. 8001384: 4605 mov r5, r0
  2889. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSE) == RCC_OSCILLATORTYPE_HSE)
  2890. 8001386: d410 bmi.n 80013aa <HAL_RCC_OscConfig+0x2e>
  2891. }
  2892. }
  2893. }
  2894. }
  2895. /*----------------------------- HSI Configuration --------------------------*/
  2896. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_HSI) == RCC_OSCILLATORTYPE_HSI)
  2897. 8001388: 682b ldr r3, [r5, #0]
  2898. 800138a: 079f lsls r7, r3, #30
  2899. 800138c: d45e bmi.n 800144c <HAL_RCC_OscConfig+0xd0>
  2900. }
  2901. }
  2902. }
  2903. }
  2904. /*------------------------------ LSI Configuration -------------------------*/
  2905. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSI) == RCC_OSCILLATORTYPE_LSI)
  2906. 800138e: 682b ldr r3, [r5, #0]
  2907. 8001390: 0719 lsls r1, r3, #28
  2908. 8001392: f100 8095 bmi.w 80014c0 <HAL_RCC_OscConfig+0x144>
  2909. }
  2910. }
  2911. }
  2912. }
  2913. /*------------------------------ LSE Configuration -------------------------*/
  2914. if(((RCC_OscInitStruct->OscillatorType) & RCC_OSCILLATORTYPE_LSE) == RCC_OSCILLATORTYPE_LSE)
  2915. 8001396: 682b ldr r3, [r5, #0]
  2916. 8001398: 075a lsls r2, r3, #29
  2917. 800139a: f100 80bf bmi.w 800151c <HAL_RCC_OscConfig+0x1a0>
  2918. #endif /* RCC_CR_PLL2ON */
  2919. /*-------------------------------- PLL Configuration -----------------------*/
  2920. /* Check the parameters */
  2921. assert_param(IS_RCC_PLL(RCC_OscInitStruct->PLL.PLLState));
  2922. if ((RCC_OscInitStruct->PLL.PLLState) != RCC_PLL_NONE)
  2923. 800139e: 69ea ldr r2, [r5, #28]
  2924. 80013a0: 2a00 cmp r2, #0
  2925. 80013a2: f040 812d bne.w 8001600 <HAL_RCC_OscConfig+0x284>
  2926. {
  2927. return HAL_ERROR;
  2928. }
  2929. }
  2930. return HAL_OK;
  2931. 80013a6: 2000 movs r0, #0
  2932. 80013a8: e014 b.n 80013d4 <HAL_RCC_OscConfig+0x58>
  2933. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSE)
  2934. 80013aa: 4c90 ldr r4, [pc, #576] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  2935. 80013ac: 6863 ldr r3, [r4, #4]
  2936. 80013ae: f003 030c and.w r3, r3, #12
  2937. 80013b2: 2b04 cmp r3, #4
  2938. 80013b4: d007 beq.n 80013c6 <HAL_RCC_OscConfig+0x4a>
  2939. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSE)))
  2940. 80013b6: 6863 ldr r3, [r4, #4]
  2941. 80013b8: f003 030c and.w r3, r3, #12
  2942. 80013bc: 2b08 cmp r3, #8
  2943. 80013be: d10c bne.n 80013da <HAL_RCC_OscConfig+0x5e>
  2944. 80013c0: 6863 ldr r3, [r4, #4]
  2945. 80013c2: 03de lsls r6, r3, #15
  2946. 80013c4: d509 bpl.n 80013da <HAL_RCC_OscConfig+0x5e>
  2947. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET) && (RCC_OscInitStruct->HSEState == RCC_HSE_OFF))
  2948. 80013c6: 6823 ldr r3, [r4, #0]
  2949. 80013c8: 039c lsls r4, r3, #14
  2950. 80013ca: d5dd bpl.n 8001388 <HAL_RCC_OscConfig+0xc>
  2951. 80013cc: 686b ldr r3, [r5, #4]
  2952. 80013ce: 2b00 cmp r3, #0
  2953. 80013d0: d1da bne.n 8001388 <HAL_RCC_OscConfig+0xc>
  2954. return HAL_ERROR;
  2955. 80013d2: 2001 movs r0, #1
  2956. }
  2957. 80013d4: b002 add sp, #8
  2958. 80013d6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  2959. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2960. 80013da: 686b ldr r3, [r5, #4]
  2961. 80013dc: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  2962. 80013e0: d110 bne.n 8001404 <HAL_RCC_OscConfig+0x88>
  2963. 80013e2: 6823 ldr r3, [r4, #0]
  2964. 80013e4: f443 3380 orr.w r3, r3, #65536 ; 0x10000
  2965. 80013e8: 6023 str r3, [r4, #0]
  2966. tickstart = HAL_GetTick();
  2967. 80013ea: f7fe ff69 bl 80002c0 <HAL_GetTick>
  2968. 80013ee: 4606 mov r6, r0
  2969. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  2970. 80013f0: 6823 ldr r3, [r4, #0]
  2971. 80013f2: 0398 lsls r0, r3, #14
  2972. 80013f4: d4c8 bmi.n 8001388 <HAL_RCC_OscConfig+0xc>
  2973. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  2974. 80013f6: f7fe ff63 bl 80002c0 <HAL_GetTick>
  2975. 80013fa: 1b80 subs r0, r0, r6
  2976. 80013fc: 2864 cmp r0, #100 ; 0x64
  2977. 80013fe: d9f7 bls.n 80013f0 <HAL_RCC_OscConfig+0x74>
  2978. return HAL_TIMEOUT;
  2979. 8001400: 2003 movs r0, #3
  2980. 8001402: e7e7 b.n 80013d4 <HAL_RCC_OscConfig+0x58>
  2981. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  2982. 8001404: b99b cbnz r3, 800142e <HAL_RCC_OscConfig+0xb2>
  2983. 8001406: 6823 ldr r3, [r4, #0]
  2984. 8001408: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  2985. 800140c: 6023 str r3, [r4, #0]
  2986. 800140e: 6823 ldr r3, [r4, #0]
  2987. 8001410: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  2988. 8001414: 6023 str r3, [r4, #0]
  2989. tickstart = HAL_GetTick();
  2990. 8001416: f7fe ff53 bl 80002c0 <HAL_GetTick>
  2991. 800141a: 4606 mov r6, r0
  2992. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) != RESET)
  2993. 800141c: 6823 ldr r3, [r4, #0]
  2994. 800141e: 0399 lsls r1, r3, #14
  2995. 8001420: d5b2 bpl.n 8001388 <HAL_RCC_OscConfig+0xc>
  2996. if((HAL_GetTick() - tickstart ) > HSE_TIMEOUT_VALUE)
  2997. 8001422: f7fe ff4d bl 80002c0 <HAL_GetTick>
  2998. 8001426: 1b80 subs r0, r0, r6
  2999. 8001428: 2864 cmp r0, #100 ; 0x64
  3000. 800142a: d9f7 bls.n 800141c <HAL_RCC_OscConfig+0xa0>
  3001. 800142c: e7e8 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3002. __HAL_RCC_HSE_CONFIG(RCC_OscInitStruct->HSEState);
  3003. 800142e: f5b3 2fa0 cmp.w r3, #327680 ; 0x50000
  3004. 8001432: 6823 ldr r3, [r4, #0]
  3005. 8001434: d103 bne.n 800143e <HAL_RCC_OscConfig+0xc2>
  3006. 8001436: f443 2380 orr.w r3, r3, #262144 ; 0x40000
  3007. 800143a: 6023 str r3, [r4, #0]
  3008. 800143c: e7d1 b.n 80013e2 <HAL_RCC_OscConfig+0x66>
  3009. 800143e: f423 3380 bic.w r3, r3, #65536 ; 0x10000
  3010. 8001442: 6023 str r3, [r4, #0]
  3011. 8001444: 6823 ldr r3, [r4, #0]
  3012. 8001446: f423 2380 bic.w r3, r3, #262144 ; 0x40000
  3013. 800144a: e7cd b.n 80013e8 <HAL_RCC_OscConfig+0x6c>
  3014. if((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_HSI)
  3015. 800144c: 4c67 ldr r4, [pc, #412] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  3016. 800144e: 6863 ldr r3, [r4, #4]
  3017. 8001450: f013 0f0c tst.w r3, #12
  3018. 8001454: d007 beq.n 8001466 <HAL_RCC_OscConfig+0xea>
  3019. || ((__HAL_RCC_GET_SYSCLK_SOURCE() == RCC_SYSCLKSOURCE_STATUS_PLLCLK) && (__HAL_RCC_GET_PLL_OSCSOURCE() == RCC_PLLSOURCE_HSI_DIV2)))
  3020. 8001456: 6863 ldr r3, [r4, #4]
  3021. 8001458: f003 030c and.w r3, r3, #12
  3022. 800145c: 2b08 cmp r3, #8
  3023. 800145e: d110 bne.n 8001482 <HAL_RCC_OscConfig+0x106>
  3024. 8001460: 6863 ldr r3, [r4, #4]
  3025. 8001462: 03da lsls r2, r3, #15
  3026. 8001464: d40d bmi.n 8001482 <HAL_RCC_OscConfig+0x106>
  3027. if((__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET) && (RCC_OscInitStruct->HSIState != RCC_HSI_ON))
  3028. 8001466: 6823 ldr r3, [r4, #0]
  3029. 8001468: 079b lsls r3, r3, #30
  3030. 800146a: d502 bpl.n 8001472 <HAL_RCC_OscConfig+0xf6>
  3031. 800146c: 692b ldr r3, [r5, #16]
  3032. 800146e: 2b01 cmp r3, #1
  3033. 8001470: d1af bne.n 80013d2 <HAL_RCC_OscConfig+0x56>
  3034. __HAL_RCC_HSI_CALIBRATIONVALUE_ADJUST(RCC_OscInitStruct->HSICalibrationValue);
  3035. 8001472: 6823 ldr r3, [r4, #0]
  3036. 8001474: 696a ldr r2, [r5, #20]
  3037. 8001476: f023 03f8 bic.w r3, r3, #248 ; 0xf8
  3038. 800147a: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3039. 800147e: 6023 str r3, [r4, #0]
  3040. 8001480: e785 b.n 800138e <HAL_RCC_OscConfig+0x12>
  3041. if(RCC_OscInitStruct->HSIState != RCC_HSI_OFF)
  3042. 8001482: 692a ldr r2, [r5, #16]
  3043. 8001484: 4b5a ldr r3, [pc, #360] ; (80015f0 <HAL_RCC_OscConfig+0x274>)
  3044. 8001486: b16a cbz r2, 80014a4 <HAL_RCC_OscConfig+0x128>
  3045. __HAL_RCC_HSI_ENABLE();
  3046. 8001488: 2201 movs r2, #1
  3047. 800148a: 601a str r2, [r3, #0]
  3048. tickstart = HAL_GetTick();
  3049. 800148c: f7fe ff18 bl 80002c0 <HAL_GetTick>
  3050. 8001490: 4606 mov r6, r0
  3051. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3052. 8001492: 6823 ldr r3, [r4, #0]
  3053. 8001494: 079f lsls r7, r3, #30
  3054. 8001496: d4ec bmi.n 8001472 <HAL_RCC_OscConfig+0xf6>
  3055. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3056. 8001498: f7fe ff12 bl 80002c0 <HAL_GetTick>
  3057. 800149c: 1b80 subs r0, r0, r6
  3058. 800149e: 2802 cmp r0, #2
  3059. 80014a0: d9f7 bls.n 8001492 <HAL_RCC_OscConfig+0x116>
  3060. 80014a2: e7ad b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3061. __HAL_RCC_HSI_DISABLE();
  3062. 80014a4: 601a str r2, [r3, #0]
  3063. tickstart = HAL_GetTick();
  3064. 80014a6: f7fe ff0b bl 80002c0 <HAL_GetTick>
  3065. 80014aa: 4606 mov r6, r0
  3066. while(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) != RESET)
  3067. 80014ac: 6823 ldr r3, [r4, #0]
  3068. 80014ae: 0798 lsls r0, r3, #30
  3069. 80014b0: f57f af6d bpl.w 800138e <HAL_RCC_OscConfig+0x12>
  3070. if((HAL_GetTick() - tickstart ) > HSI_TIMEOUT_VALUE)
  3071. 80014b4: f7fe ff04 bl 80002c0 <HAL_GetTick>
  3072. 80014b8: 1b80 subs r0, r0, r6
  3073. 80014ba: 2802 cmp r0, #2
  3074. 80014bc: d9f6 bls.n 80014ac <HAL_RCC_OscConfig+0x130>
  3075. 80014be: e79f b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3076. if(RCC_OscInitStruct->LSIState != RCC_LSI_OFF)
  3077. 80014c0: 69aa ldr r2, [r5, #24]
  3078. 80014c2: 4c4a ldr r4, [pc, #296] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  3079. 80014c4: 4b4b ldr r3, [pc, #300] ; (80015f4 <HAL_RCC_OscConfig+0x278>)
  3080. 80014c6: b1da cbz r2, 8001500 <HAL_RCC_OscConfig+0x184>
  3081. __HAL_RCC_LSI_ENABLE();
  3082. 80014c8: 2201 movs r2, #1
  3083. 80014ca: 601a str r2, [r3, #0]
  3084. tickstart = HAL_GetTick();
  3085. 80014cc: f7fe fef8 bl 80002c0 <HAL_GetTick>
  3086. 80014d0: 4606 mov r6, r0
  3087. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) == RESET)
  3088. 80014d2: 6a63 ldr r3, [r4, #36] ; 0x24
  3089. 80014d4: 079b lsls r3, r3, #30
  3090. 80014d6: d50d bpl.n 80014f4 <HAL_RCC_OscConfig+0x178>
  3091. * @param mdelay: specifies the delay time length, in milliseconds.
  3092. * @retval None
  3093. */
  3094. static void RCC_Delay(uint32_t mdelay)
  3095. {
  3096. __IO uint32_t Delay = mdelay * (SystemCoreClock / 8U / 1000U);
  3097. 80014d8: f44f 52fa mov.w r2, #8000 ; 0x1f40
  3098. 80014dc: 4b46 ldr r3, [pc, #280] ; (80015f8 <HAL_RCC_OscConfig+0x27c>)
  3099. 80014de: 681b ldr r3, [r3, #0]
  3100. 80014e0: fbb3 f3f2 udiv r3, r3, r2
  3101. 80014e4: 9301 str r3, [sp, #4]
  3102. \brief No Operation
  3103. \details No Operation does nothing. This instruction can be used for code alignment purposes.
  3104. */
  3105. __attribute__((always_inline)) __STATIC_INLINE void __NOP(void)
  3106. {
  3107. __ASM volatile ("nop");
  3108. 80014e6: bf00 nop
  3109. do
  3110. {
  3111. __NOP();
  3112. }
  3113. while (Delay --);
  3114. 80014e8: 9b01 ldr r3, [sp, #4]
  3115. 80014ea: 1e5a subs r2, r3, #1
  3116. 80014ec: 9201 str r2, [sp, #4]
  3117. 80014ee: 2b00 cmp r3, #0
  3118. 80014f0: d1f9 bne.n 80014e6 <HAL_RCC_OscConfig+0x16a>
  3119. 80014f2: e750 b.n 8001396 <HAL_RCC_OscConfig+0x1a>
  3120. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3121. 80014f4: f7fe fee4 bl 80002c0 <HAL_GetTick>
  3122. 80014f8: 1b80 subs r0, r0, r6
  3123. 80014fa: 2802 cmp r0, #2
  3124. 80014fc: d9e9 bls.n 80014d2 <HAL_RCC_OscConfig+0x156>
  3125. 80014fe: e77f b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3126. __HAL_RCC_LSI_DISABLE();
  3127. 8001500: 601a str r2, [r3, #0]
  3128. tickstart = HAL_GetTick();
  3129. 8001502: f7fe fedd bl 80002c0 <HAL_GetTick>
  3130. 8001506: 4606 mov r6, r0
  3131. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSIRDY) != RESET)
  3132. 8001508: 6a63 ldr r3, [r4, #36] ; 0x24
  3133. 800150a: 079f lsls r7, r3, #30
  3134. 800150c: f57f af43 bpl.w 8001396 <HAL_RCC_OscConfig+0x1a>
  3135. if((HAL_GetTick() - tickstart ) > LSI_TIMEOUT_VALUE)
  3136. 8001510: f7fe fed6 bl 80002c0 <HAL_GetTick>
  3137. 8001514: 1b80 subs r0, r0, r6
  3138. 8001516: 2802 cmp r0, #2
  3139. 8001518: d9f6 bls.n 8001508 <HAL_RCC_OscConfig+0x18c>
  3140. 800151a: e771 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3141. if(__HAL_RCC_PWR_IS_CLK_DISABLED())
  3142. 800151c: 4c33 ldr r4, [pc, #204] ; (80015ec <HAL_RCC_OscConfig+0x270>)
  3143. 800151e: 69e3 ldr r3, [r4, #28]
  3144. 8001520: 00d8 lsls r0, r3, #3
  3145. 8001522: d424 bmi.n 800156e <HAL_RCC_OscConfig+0x1f2>
  3146. pwrclkchanged = SET;
  3147. 8001524: 2701 movs r7, #1
  3148. __HAL_RCC_PWR_CLK_ENABLE();
  3149. 8001526: 69e3 ldr r3, [r4, #28]
  3150. 8001528: f043 5380 orr.w r3, r3, #268435456 ; 0x10000000
  3151. 800152c: 61e3 str r3, [r4, #28]
  3152. 800152e: 69e3 ldr r3, [r4, #28]
  3153. 8001530: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  3154. 8001534: 9300 str r3, [sp, #0]
  3155. 8001536: 9b00 ldr r3, [sp, #0]
  3156. if(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3157. 8001538: 4e30 ldr r6, [pc, #192] ; (80015fc <HAL_RCC_OscConfig+0x280>)
  3158. 800153a: 6833 ldr r3, [r6, #0]
  3159. 800153c: 05d9 lsls r1, r3, #23
  3160. 800153e: d518 bpl.n 8001572 <HAL_RCC_OscConfig+0x1f6>
  3161. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3162. 8001540: 68eb ldr r3, [r5, #12]
  3163. 8001542: 2b01 cmp r3, #1
  3164. 8001544: d126 bne.n 8001594 <HAL_RCC_OscConfig+0x218>
  3165. 8001546: 6a23 ldr r3, [r4, #32]
  3166. 8001548: f043 0301 orr.w r3, r3, #1
  3167. 800154c: 6223 str r3, [r4, #32]
  3168. tickstart = HAL_GetTick();
  3169. 800154e: f7fe feb7 bl 80002c0 <HAL_GetTick>
  3170. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3171. 8001552: f241 3688 movw r6, #5000 ; 0x1388
  3172. tickstart = HAL_GetTick();
  3173. 8001556: 4680 mov r8, r0
  3174. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) == RESET)
  3175. 8001558: 6a23 ldr r3, [r4, #32]
  3176. 800155a: 079b lsls r3, r3, #30
  3177. 800155c: d53f bpl.n 80015de <HAL_RCC_OscConfig+0x262>
  3178. if(pwrclkchanged == SET)
  3179. 800155e: 2f00 cmp r7, #0
  3180. 8001560: f43f af1d beq.w 800139e <HAL_RCC_OscConfig+0x22>
  3181. __HAL_RCC_PWR_CLK_DISABLE();
  3182. 8001564: 69e3 ldr r3, [r4, #28]
  3183. 8001566: f023 5380 bic.w r3, r3, #268435456 ; 0x10000000
  3184. 800156a: 61e3 str r3, [r4, #28]
  3185. 800156c: e717 b.n 800139e <HAL_RCC_OscConfig+0x22>
  3186. FlagStatus pwrclkchanged = RESET;
  3187. 800156e: 2700 movs r7, #0
  3188. 8001570: e7e2 b.n 8001538 <HAL_RCC_OscConfig+0x1bc>
  3189. SET_BIT(PWR->CR, PWR_CR_DBP);
  3190. 8001572: 6833 ldr r3, [r6, #0]
  3191. 8001574: f443 7380 orr.w r3, r3, #256 ; 0x100
  3192. 8001578: 6033 str r3, [r6, #0]
  3193. tickstart = HAL_GetTick();
  3194. 800157a: f7fe fea1 bl 80002c0 <HAL_GetTick>
  3195. 800157e: 4680 mov r8, r0
  3196. while(HAL_IS_BIT_CLR(PWR->CR, PWR_CR_DBP))
  3197. 8001580: 6833 ldr r3, [r6, #0]
  3198. 8001582: 05da lsls r2, r3, #23
  3199. 8001584: d4dc bmi.n 8001540 <HAL_RCC_OscConfig+0x1c4>
  3200. if((HAL_GetTick() - tickstart) > RCC_DBP_TIMEOUT_VALUE)
  3201. 8001586: f7fe fe9b bl 80002c0 <HAL_GetTick>
  3202. 800158a: eba0 0008 sub.w r0, r0, r8
  3203. 800158e: 2864 cmp r0, #100 ; 0x64
  3204. 8001590: d9f6 bls.n 8001580 <HAL_RCC_OscConfig+0x204>
  3205. 8001592: e735 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3206. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3207. 8001594: b9ab cbnz r3, 80015c2 <HAL_RCC_OscConfig+0x246>
  3208. 8001596: 6a23 ldr r3, [r4, #32]
  3209. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3210. 8001598: f241 3888 movw r8, #5000 ; 0x1388
  3211. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3212. 800159c: f023 0301 bic.w r3, r3, #1
  3213. 80015a0: 6223 str r3, [r4, #32]
  3214. 80015a2: 6a23 ldr r3, [r4, #32]
  3215. 80015a4: f023 0304 bic.w r3, r3, #4
  3216. 80015a8: 6223 str r3, [r4, #32]
  3217. tickstart = HAL_GetTick();
  3218. 80015aa: f7fe fe89 bl 80002c0 <HAL_GetTick>
  3219. 80015ae: 4606 mov r6, r0
  3220. while(__HAL_RCC_GET_FLAG(RCC_FLAG_LSERDY) != RESET)
  3221. 80015b0: 6a23 ldr r3, [r4, #32]
  3222. 80015b2: 0798 lsls r0, r3, #30
  3223. 80015b4: d5d3 bpl.n 800155e <HAL_RCC_OscConfig+0x1e2>
  3224. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3225. 80015b6: f7fe fe83 bl 80002c0 <HAL_GetTick>
  3226. 80015ba: 1b80 subs r0, r0, r6
  3227. 80015bc: 4540 cmp r0, r8
  3228. 80015be: d9f7 bls.n 80015b0 <HAL_RCC_OscConfig+0x234>
  3229. 80015c0: e71e b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3230. __HAL_RCC_LSE_CONFIG(RCC_OscInitStruct->LSEState);
  3231. 80015c2: 2b05 cmp r3, #5
  3232. 80015c4: 6a23 ldr r3, [r4, #32]
  3233. 80015c6: d103 bne.n 80015d0 <HAL_RCC_OscConfig+0x254>
  3234. 80015c8: f043 0304 orr.w r3, r3, #4
  3235. 80015cc: 6223 str r3, [r4, #32]
  3236. 80015ce: e7ba b.n 8001546 <HAL_RCC_OscConfig+0x1ca>
  3237. 80015d0: f023 0301 bic.w r3, r3, #1
  3238. 80015d4: 6223 str r3, [r4, #32]
  3239. 80015d6: 6a23 ldr r3, [r4, #32]
  3240. 80015d8: f023 0304 bic.w r3, r3, #4
  3241. 80015dc: e7b6 b.n 800154c <HAL_RCC_OscConfig+0x1d0>
  3242. if((HAL_GetTick() - tickstart ) > RCC_LSE_TIMEOUT_VALUE)
  3243. 80015de: f7fe fe6f bl 80002c0 <HAL_GetTick>
  3244. 80015e2: eba0 0008 sub.w r0, r0, r8
  3245. 80015e6: 42b0 cmp r0, r6
  3246. 80015e8: d9b6 bls.n 8001558 <HAL_RCC_OscConfig+0x1dc>
  3247. 80015ea: e709 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3248. 80015ec: 40021000 .word 0x40021000
  3249. 80015f0: 42420000 .word 0x42420000
  3250. 80015f4: 42420480 .word 0x42420480
  3251. 80015f8: 20000214 .word 0x20000214
  3252. 80015fc: 40007000 .word 0x40007000
  3253. if(__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3254. 8001600: 4c22 ldr r4, [pc, #136] ; (800168c <HAL_RCC_OscConfig+0x310>)
  3255. 8001602: 6863 ldr r3, [r4, #4]
  3256. 8001604: f003 030c and.w r3, r3, #12
  3257. 8001608: 2b08 cmp r3, #8
  3258. 800160a: f43f aee2 beq.w 80013d2 <HAL_RCC_OscConfig+0x56>
  3259. 800160e: 2300 movs r3, #0
  3260. 8001610: 4e1f ldr r6, [pc, #124] ; (8001690 <HAL_RCC_OscConfig+0x314>)
  3261. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3262. 8001612: 2a02 cmp r2, #2
  3263. __HAL_RCC_PLL_DISABLE();
  3264. 8001614: 6033 str r3, [r6, #0]
  3265. if((RCC_OscInitStruct->PLL.PLLState) == RCC_PLL_ON)
  3266. 8001616: d12b bne.n 8001670 <HAL_RCC_OscConfig+0x2f4>
  3267. tickstart = HAL_GetTick();
  3268. 8001618: f7fe fe52 bl 80002c0 <HAL_GetTick>
  3269. 800161c: 4607 mov r7, r0
  3270. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3271. 800161e: 6823 ldr r3, [r4, #0]
  3272. 8001620: 0199 lsls r1, r3, #6
  3273. 8001622: d41f bmi.n 8001664 <HAL_RCC_OscConfig+0x2e8>
  3274. if(RCC_OscInitStruct->PLL.PLLSource == RCC_PLLSOURCE_HSE)
  3275. 8001624: 6a2b ldr r3, [r5, #32]
  3276. 8001626: f5b3 3f80 cmp.w r3, #65536 ; 0x10000
  3277. 800162a: d105 bne.n 8001638 <HAL_RCC_OscConfig+0x2bc>
  3278. __HAL_RCC_HSE_PREDIV_CONFIG(RCC_OscInitStruct->HSEPredivValue);
  3279. 800162c: 6862 ldr r2, [r4, #4]
  3280. 800162e: 68a9 ldr r1, [r5, #8]
  3281. 8001630: f422 3200 bic.w r2, r2, #131072 ; 0x20000
  3282. 8001634: 430a orrs r2, r1
  3283. 8001636: 6062 str r2, [r4, #4]
  3284. __HAL_RCC_PLL_CONFIG(RCC_OscInitStruct->PLL.PLLSource,
  3285. 8001638: 6a69 ldr r1, [r5, #36] ; 0x24
  3286. 800163a: 6862 ldr r2, [r4, #4]
  3287. 800163c: 430b orrs r3, r1
  3288. 800163e: f422 1274 bic.w r2, r2, #3997696 ; 0x3d0000
  3289. 8001642: 4313 orrs r3, r2
  3290. 8001644: 6063 str r3, [r4, #4]
  3291. __HAL_RCC_PLL_ENABLE();
  3292. 8001646: 2301 movs r3, #1
  3293. 8001648: 6033 str r3, [r6, #0]
  3294. tickstart = HAL_GetTick();
  3295. 800164a: f7fe fe39 bl 80002c0 <HAL_GetTick>
  3296. 800164e: 4605 mov r5, r0
  3297. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3298. 8001650: 6823 ldr r3, [r4, #0]
  3299. 8001652: 019a lsls r2, r3, #6
  3300. 8001654: f53f aea7 bmi.w 80013a6 <HAL_RCC_OscConfig+0x2a>
  3301. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3302. 8001658: f7fe fe32 bl 80002c0 <HAL_GetTick>
  3303. 800165c: 1b40 subs r0, r0, r5
  3304. 800165e: 2802 cmp r0, #2
  3305. 8001660: d9f6 bls.n 8001650 <HAL_RCC_OscConfig+0x2d4>
  3306. 8001662: e6cd b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3307. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3308. 8001664: f7fe fe2c bl 80002c0 <HAL_GetTick>
  3309. 8001668: 1bc0 subs r0, r0, r7
  3310. 800166a: 2802 cmp r0, #2
  3311. 800166c: d9d7 bls.n 800161e <HAL_RCC_OscConfig+0x2a2>
  3312. 800166e: e6c7 b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3313. tickstart = HAL_GetTick();
  3314. 8001670: f7fe fe26 bl 80002c0 <HAL_GetTick>
  3315. 8001674: 4605 mov r5, r0
  3316. while(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) != RESET)
  3317. 8001676: 6823 ldr r3, [r4, #0]
  3318. 8001678: 019b lsls r3, r3, #6
  3319. 800167a: f57f ae94 bpl.w 80013a6 <HAL_RCC_OscConfig+0x2a>
  3320. if((HAL_GetTick() - tickstart ) > PLL_TIMEOUT_VALUE)
  3321. 800167e: f7fe fe1f bl 80002c0 <HAL_GetTick>
  3322. 8001682: 1b40 subs r0, r0, r5
  3323. 8001684: 2802 cmp r0, #2
  3324. 8001686: d9f6 bls.n 8001676 <HAL_RCC_OscConfig+0x2fa>
  3325. 8001688: e6ba b.n 8001400 <HAL_RCC_OscConfig+0x84>
  3326. 800168a: bf00 nop
  3327. 800168c: 40021000 .word 0x40021000
  3328. 8001690: 42420060 .word 0x42420060
  3329. 08001694 <HAL_RCC_GetSysClockFreq>:
  3330. {
  3331. 8001694: b530 push {r4, r5, lr}
  3332. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3333. 8001696: 4b19 ldr r3, [pc, #100] ; (80016fc <HAL_RCC_GetSysClockFreq+0x68>)
  3334. {
  3335. 8001698: b087 sub sp, #28
  3336. const uint8_t aPLLMULFactorTable[16] = {2, 3, 4, 5, 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, 16, 16};
  3337. 800169a: ac02 add r4, sp, #8
  3338. 800169c: f103 0510 add.w r5, r3, #16
  3339. 80016a0: 4622 mov r2, r4
  3340. 80016a2: 6818 ldr r0, [r3, #0]
  3341. 80016a4: 6859 ldr r1, [r3, #4]
  3342. 80016a6: 3308 adds r3, #8
  3343. 80016a8: c203 stmia r2!, {r0, r1}
  3344. 80016aa: 42ab cmp r3, r5
  3345. 80016ac: 4614 mov r4, r2
  3346. 80016ae: d1f7 bne.n 80016a0 <HAL_RCC_GetSysClockFreq+0xc>
  3347. const uint8_t aPredivFactorTable[2] = {1, 2};
  3348. 80016b0: 2301 movs r3, #1
  3349. 80016b2: f88d 3004 strb.w r3, [sp, #4]
  3350. 80016b6: 2302 movs r3, #2
  3351. tmpreg = RCC->CFGR;
  3352. 80016b8: 4911 ldr r1, [pc, #68] ; (8001700 <HAL_RCC_GetSysClockFreq+0x6c>)
  3353. const uint8_t aPredivFactorTable[2] = {1, 2};
  3354. 80016ba: f88d 3005 strb.w r3, [sp, #5]
  3355. tmpreg = RCC->CFGR;
  3356. 80016be: 684b ldr r3, [r1, #4]
  3357. switch (tmpreg & RCC_CFGR_SWS)
  3358. 80016c0: f003 020c and.w r2, r3, #12
  3359. 80016c4: 2a08 cmp r2, #8
  3360. 80016c6: d117 bne.n 80016f8 <HAL_RCC_GetSysClockFreq+0x64>
  3361. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3362. 80016c8: f3c3 4283 ubfx r2, r3, #18, #4
  3363. 80016cc: a806 add r0, sp, #24
  3364. 80016ce: 4402 add r2, r0
  3365. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3366. 80016d0: 03db lsls r3, r3, #15
  3367. pllmul = aPLLMULFactorTable[(uint32_t)(tmpreg & RCC_CFGR_PLLMULL) >> RCC_CFGR_PLLMULL_Pos];
  3368. 80016d2: f812 2c10 ldrb.w r2, [r2, #-16]
  3369. if ((tmpreg & RCC_CFGR_PLLSRC) != RCC_PLLSOURCE_HSI_DIV2)
  3370. 80016d6: d50c bpl.n 80016f2 <HAL_RCC_GetSysClockFreq+0x5e>
  3371. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3372. 80016d8: 684b ldr r3, [r1, #4]
  3373. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3374. 80016da: 480a ldr r0, [pc, #40] ; (8001704 <HAL_RCC_GetSysClockFreq+0x70>)
  3375. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3376. 80016dc: f3c3 4340 ubfx r3, r3, #17, #1
  3377. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3378. 80016e0: 4350 muls r0, r2
  3379. prediv = aPredivFactorTable[(uint32_t)(RCC->CFGR & RCC_CFGR_PLLXTPRE) >> RCC_CFGR_PLLXTPRE_Pos];
  3380. 80016e2: aa06 add r2, sp, #24
  3381. 80016e4: 4413 add r3, r2
  3382. 80016e6: f813 3c14 ldrb.w r3, [r3, #-20]
  3383. pllclk = (uint32_t)((HSE_VALUE * pllmul) / prediv);
  3384. 80016ea: fbb0 f0f3 udiv r0, r0, r3
  3385. }
  3386. 80016ee: b007 add sp, #28
  3387. 80016f0: bd30 pop {r4, r5, pc}
  3388. pllclk = (uint32_t)((HSI_VALUE >> 1) * pllmul);
  3389. 80016f2: 4805 ldr r0, [pc, #20] ; (8001708 <HAL_RCC_GetSysClockFreq+0x74>)
  3390. 80016f4: 4350 muls r0, r2
  3391. 80016f6: e7fa b.n 80016ee <HAL_RCC_GetSysClockFreq+0x5a>
  3392. sysclockfreq = HSE_VALUE;
  3393. 80016f8: 4802 ldr r0, [pc, #8] ; (8001704 <HAL_RCC_GetSysClockFreq+0x70>)
  3394. return sysclockfreq;
  3395. 80016fa: e7f8 b.n 80016ee <HAL_RCC_GetSysClockFreq+0x5a>
  3396. 80016fc: 080044a0 .word 0x080044a0
  3397. 8001700: 40021000 .word 0x40021000
  3398. 8001704: 007a1200 .word 0x007a1200
  3399. 8001708: 003d0900 .word 0x003d0900
  3400. 0800170c <HAL_RCC_ClockConfig>:
  3401. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3402. 800170c: 4a54 ldr r2, [pc, #336] ; (8001860 <HAL_RCC_ClockConfig+0x154>)
  3403. {
  3404. 800170e: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  3405. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3406. 8001712: 6813 ldr r3, [r2, #0]
  3407. {
  3408. 8001714: 4605 mov r5, r0
  3409. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3410. 8001716: f003 0307 and.w r3, r3, #7
  3411. 800171a: 428b cmp r3, r1
  3412. {
  3413. 800171c: 460e mov r6, r1
  3414. if(FLatency > (FLASH->ACR & FLASH_ACR_LATENCY))
  3415. 800171e: d32a bcc.n 8001776 <HAL_RCC_ClockConfig+0x6a>
  3416. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_HCLK) == RCC_CLOCKTYPE_HCLK)
  3417. 8001720: 6829 ldr r1, [r5, #0]
  3418. 8001722: 078c lsls r4, r1, #30
  3419. 8001724: d434 bmi.n 8001790 <HAL_RCC_ClockConfig+0x84>
  3420. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_SYSCLK) == RCC_CLOCKTYPE_SYSCLK)
  3421. 8001726: 07ca lsls r2, r1, #31
  3422. 8001728: d447 bmi.n 80017ba <HAL_RCC_ClockConfig+0xae>
  3423. if(FLatency < (FLASH->ACR & FLASH_ACR_LATENCY))
  3424. 800172a: 4a4d ldr r2, [pc, #308] ; (8001860 <HAL_RCC_ClockConfig+0x154>)
  3425. 800172c: 6813 ldr r3, [r2, #0]
  3426. 800172e: f003 0307 and.w r3, r3, #7
  3427. 8001732: 429e cmp r6, r3
  3428. 8001734: f0c0 8082 bcc.w 800183c <HAL_RCC_ClockConfig+0x130>
  3429. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3430. 8001738: 682a ldr r2, [r5, #0]
  3431. 800173a: 4c4a ldr r4, [pc, #296] ; (8001864 <HAL_RCC_ClockConfig+0x158>)
  3432. 800173c: f012 0f04 tst.w r2, #4
  3433. 8001740: f040 8087 bne.w 8001852 <HAL_RCC_ClockConfig+0x146>
  3434. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3435. 8001744: 0713 lsls r3, r2, #28
  3436. 8001746: d506 bpl.n 8001756 <HAL_RCC_ClockConfig+0x4a>
  3437. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, ((RCC_ClkInitStruct->APB2CLKDivider) << 3));
  3438. 8001748: 6863 ldr r3, [r4, #4]
  3439. 800174a: 692a ldr r2, [r5, #16]
  3440. 800174c: f423 5360 bic.w r3, r3, #14336 ; 0x3800
  3441. 8001750: ea43 03c2 orr.w r3, r3, r2, lsl #3
  3442. 8001754: 6063 str r3, [r4, #4]
  3443. SystemCoreClock = HAL_RCC_GetSysClockFreq() >> AHBPrescTable[(RCC->CFGR & RCC_CFGR_HPRE)>> RCC_CFGR_HPRE_Pos];
  3444. 8001756: f7ff ff9d bl 8001694 <HAL_RCC_GetSysClockFreq>
  3445. 800175a: 6863 ldr r3, [r4, #4]
  3446. 800175c: 4a42 ldr r2, [pc, #264] ; (8001868 <HAL_RCC_ClockConfig+0x15c>)
  3447. 800175e: f3c3 1303 ubfx r3, r3, #4, #4
  3448. 8001762: 5cd3 ldrb r3, [r2, r3]
  3449. 8001764: 40d8 lsrs r0, r3
  3450. 8001766: 4b41 ldr r3, [pc, #260] ; (800186c <HAL_RCC_ClockConfig+0x160>)
  3451. 8001768: 6018 str r0, [r3, #0]
  3452. HAL_InitTick (TICK_INT_PRIORITY);
  3453. 800176a: 2000 movs r0, #0
  3454. 800176c: f7fe fd66 bl 800023c <HAL_InitTick>
  3455. return HAL_OK;
  3456. 8001770: 2000 movs r0, #0
  3457. }
  3458. 8001772: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3459. __HAL_FLASH_SET_LATENCY(FLatency);
  3460. 8001776: 6813 ldr r3, [r2, #0]
  3461. 8001778: f023 0307 bic.w r3, r3, #7
  3462. 800177c: 430b orrs r3, r1
  3463. 800177e: 6013 str r3, [r2, #0]
  3464. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  3465. 8001780: 6813 ldr r3, [r2, #0]
  3466. 8001782: f003 0307 and.w r3, r3, #7
  3467. 8001786: 4299 cmp r1, r3
  3468. 8001788: d0ca beq.n 8001720 <HAL_RCC_ClockConfig+0x14>
  3469. return HAL_ERROR;
  3470. 800178a: 2001 movs r0, #1
  3471. 800178c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3472. 8001790: 4b34 ldr r3, [pc, #208] ; (8001864 <HAL_RCC_ClockConfig+0x158>)
  3473. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK1) == RCC_CLOCKTYPE_PCLK1)
  3474. 8001792: f011 0f04 tst.w r1, #4
  3475. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_HCLK_DIV16);
  3476. 8001796: bf1e ittt ne
  3477. 8001798: 685a ldrne r2, [r3, #4]
  3478. 800179a: f442 62e0 orrne.w r2, r2, #1792 ; 0x700
  3479. 800179e: 605a strne r2, [r3, #4]
  3480. if(((RCC_ClkInitStruct->ClockType) & RCC_CLOCKTYPE_PCLK2) == RCC_CLOCKTYPE_PCLK2)
  3481. 80017a0: 0708 lsls r0, r1, #28
  3482. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE2, (RCC_HCLK_DIV16 << 3));
  3483. 80017a2: bf42 ittt mi
  3484. 80017a4: 685a ldrmi r2, [r3, #4]
  3485. 80017a6: f442 5260 orrmi.w r2, r2, #14336 ; 0x3800
  3486. 80017aa: 605a strmi r2, [r3, #4]
  3487. MODIFY_REG(RCC->CFGR, RCC_CFGR_HPRE, RCC_ClkInitStruct->AHBCLKDivider);
  3488. 80017ac: 685a ldr r2, [r3, #4]
  3489. 80017ae: 68a8 ldr r0, [r5, #8]
  3490. 80017b0: f022 02f0 bic.w r2, r2, #240 ; 0xf0
  3491. 80017b4: 4302 orrs r2, r0
  3492. 80017b6: 605a str r2, [r3, #4]
  3493. 80017b8: e7b5 b.n 8001726 <HAL_RCC_ClockConfig+0x1a>
  3494. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3495. 80017ba: 686a ldr r2, [r5, #4]
  3496. 80017bc: 4c29 ldr r4, [pc, #164] ; (8001864 <HAL_RCC_ClockConfig+0x158>)
  3497. 80017be: 2a01 cmp r2, #1
  3498. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3499. 80017c0: 6823 ldr r3, [r4, #0]
  3500. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3501. 80017c2: d11c bne.n 80017fe <HAL_RCC_ClockConfig+0xf2>
  3502. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSERDY) == RESET)
  3503. 80017c4: f413 3f00 tst.w r3, #131072 ; 0x20000
  3504. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3505. 80017c8: d0df beq.n 800178a <HAL_RCC_ClockConfig+0x7e>
  3506. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3507. 80017ca: 6863 ldr r3, [r4, #4]
  3508. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3509. 80017cc: f241 3888 movw r8, #5000 ; 0x1388
  3510. __HAL_RCC_SYSCLK_CONFIG(RCC_ClkInitStruct->SYSCLKSource);
  3511. 80017d0: f023 0303 bic.w r3, r3, #3
  3512. 80017d4: 4313 orrs r3, r2
  3513. 80017d6: 6063 str r3, [r4, #4]
  3514. tickstart = HAL_GetTick();
  3515. 80017d8: f7fe fd72 bl 80002c0 <HAL_GetTick>
  3516. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3517. 80017dc: 686b ldr r3, [r5, #4]
  3518. tickstart = HAL_GetTick();
  3519. 80017de: 4607 mov r7, r0
  3520. if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_HSE)
  3521. 80017e0: 2b01 cmp r3, #1
  3522. 80017e2: d114 bne.n 800180e <HAL_RCC_ClockConfig+0x102>
  3523. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSE)
  3524. 80017e4: 6863 ldr r3, [r4, #4]
  3525. 80017e6: f003 030c and.w r3, r3, #12
  3526. 80017ea: 2b04 cmp r3, #4
  3527. 80017ec: d09d beq.n 800172a <HAL_RCC_ClockConfig+0x1e>
  3528. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3529. 80017ee: f7fe fd67 bl 80002c0 <HAL_GetTick>
  3530. 80017f2: 1bc0 subs r0, r0, r7
  3531. 80017f4: 4540 cmp r0, r8
  3532. 80017f6: d9f5 bls.n 80017e4 <HAL_RCC_ClockConfig+0xd8>
  3533. return HAL_TIMEOUT;
  3534. 80017f8: 2003 movs r0, #3
  3535. 80017fa: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  3536. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3537. 80017fe: 2a02 cmp r2, #2
  3538. 8001800: d102 bne.n 8001808 <HAL_RCC_ClockConfig+0xfc>
  3539. if(__HAL_RCC_GET_FLAG(RCC_FLAG_PLLRDY) == RESET)
  3540. 8001802: f013 7f00 tst.w r3, #33554432 ; 0x2000000
  3541. 8001806: e7df b.n 80017c8 <HAL_RCC_ClockConfig+0xbc>
  3542. if(__HAL_RCC_GET_FLAG(RCC_FLAG_HSIRDY) == RESET)
  3543. 8001808: f013 0f02 tst.w r3, #2
  3544. 800180c: e7dc b.n 80017c8 <HAL_RCC_ClockConfig+0xbc>
  3545. else if(RCC_ClkInitStruct->SYSCLKSource == RCC_SYSCLKSOURCE_PLLCLK)
  3546. 800180e: 2b02 cmp r3, #2
  3547. 8001810: d10f bne.n 8001832 <HAL_RCC_ClockConfig+0x126>
  3548. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_PLLCLK)
  3549. 8001812: 6863 ldr r3, [r4, #4]
  3550. 8001814: f003 030c and.w r3, r3, #12
  3551. 8001818: 2b08 cmp r3, #8
  3552. 800181a: d086 beq.n 800172a <HAL_RCC_ClockConfig+0x1e>
  3553. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3554. 800181c: f7fe fd50 bl 80002c0 <HAL_GetTick>
  3555. 8001820: 1bc0 subs r0, r0, r7
  3556. 8001822: 4540 cmp r0, r8
  3557. 8001824: d9f5 bls.n 8001812 <HAL_RCC_ClockConfig+0x106>
  3558. 8001826: e7e7 b.n 80017f8 <HAL_RCC_ClockConfig+0xec>
  3559. if((HAL_GetTick() - tickstart ) > CLOCKSWITCH_TIMEOUT_VALUE)
  3560. 8001828: f7fe fd4a bl 80002c0 <HAL_GetTick>
  3561. 800182c: 1bc0 subs r0, r0, r7
  3562. 800182e: 4540 cmp r0, r8
  3563. 8001830: d8e2 bhi.n 80017f8 <HAL_RCC_ClockConfig+0xec>
  3564. while (__HAL_RCC_GET_SYSCLK_SOURCE() != RCC_SYSCLKSOURCE_STATUS_HSI)
  3565. 8001832: 6863 ldr r3, [r4, #4]
  3566. 8001834: f013 0f0c tst.w r3, #12
  3567. 8001838: d1f6 bne.n 8001828 <HAL_RCC_ClockConfig+0x11c>
  3568. 800183a: e776 b.n 800172a <HAL_RCC_ClockConfig+0x1e>
  3569. __HAL_FLASH_SET_LATENCY(FLatency);
  3570. 800183c: 6813 ldr r3, [r2, #0]
  3571. 800183e: f023 0307 bic.w r3, r3, #7
  3572. 8001842: 4333 orrs r3, r6
  3573. 8001844: 6013 str r3, [r2, #0]
  3574. if((FLASH->ACR & FLASH_ACR_LATENCY) != FLatency)
  3575. 8001846: 6813 ldr r3, [r2, #0]
  3576. 8001848: f003 0307 and.w r3, r3, #7
  3577. 800184c: 429e cmp r6, r3
  3578. 800184e: d19c bne.n 800178a <HAL_RCC_ClockConfig+0x7e>
  3579. 8001850: e772 b.n 8001738 <HAL_RCC_ClockConfig+0x2c>
  3580. MODIFY_REG(RCC->CFGR, RCC_CFGR_PPRE1, RCC_ClkInitStruct->APB1CLKDivider);
  3581. 8001852: 6863 ldr r3, [r4, #4]
  3582. 8001854: 68e9 ldr r1, [r5, #12]
  3583. 8001856: f423 63e0 bic.w r3, r3, #1792 ; 0x700
  3584. 800185a: 430b orrs r3, r1
  3585. 800185c: 6063 str r3, [r4, #4]
  3586. 800185e: e771 b.n 8001744 <HAL_RCC_ClockConfig+0x38>
  3587. 8001860: 40022000 .word 0x40022000
  3588. 8001864: 40021000 .word 0x40021000
  3589. 8001868: 08004c2d .word 0x08004c2d
  3590. 800186c: 20000214 .word 0x20000214
  3591. 08001870 <HAL_RCC_GetPCLK1Freq>:
  3592. return (HAL_RCC_GetHCLKFreq() >> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE1) >> RCC_CFGR_PPRE1_Pos]);
  3593. 8001870: 4b04 ldr r3, [pc, #16] ; (8001884 <HAL_RCC_GetPCLK1Freq+0x14>)
  3594. 8001872: 4a05 ldr r2, [pc, #20] ; (8001888 <HAL_RCC_GetPCLK1Freq+0x18>)
  3595. 8001874: 685b ldr r3, [r3, #4]
  3596. 8001876: f3c3 2302 ubfx r3, r3, #8, #3
  3597. 800187a: 5cd3 ldrb r3, [r2, r3]
  3598. 800187c: 4a03 ldr r2, [pc, #12] ; (800188c <HAL_RCC_GetPCLK1Freq+0x1c>)
  3599. 800187e: 6810 ldr r0, [r2, #0]
  3600. }
  3601. 8001880: 40d8 lsrs r0, r3
  3602. 8001882: 4770 bx lr
  3603. 8001884: 40021000 .word 0x40021000
  3604. 8001888: 08004c3d .word 0x08004c3d
  3605. 800188c: 20000214 .word 0x20000214
  3606. 08001890 <HAL_RCC_GetPCLK2Freq>:
  3607. return (HAL_RCC_GetHCLKFreq()>> APBPrescTable[(RCC->CFGR & RCC_CFGR_PPRE2) >> RCC_CFGR_PPRE2_Pos]);
  3608. 8001890: 4b04 ldr r3, [pc, #16] ; (80018a4 <HAL_RCC_GetPCLK2Freq+0x14>)
  3609. 8001892: 4a05 ldr r2, [pc, #20] ; (80018a8 <HAL_RCC_GetPCLK2Freq+0x18>)
  3610. 8001894: 685b ldr r3, [r3, #4]
  3611. 8001896: f3c3 23c2 ubfx r3, r3, #11, #3
  3612. 800189a: 5cd3 ldrb r3, [r2, r3]
  3613. 800189c: 4a03 ldr r2, [pc, #12] ; (80018ac <HAL_RCC_GetPCLK2Freq+0x1c>)
  3614. 800189e: 6810 ldr r0, [r2, #0]
  3615. }
  3616. 80018a0: 40d8 lsrs r0, r3
  3617. 80018a2: 4770 bx lr
  3618. 80018a4: 40021000 .word 0x40021000
  3619. 80018a8: 08004c3d .word 0x08004c3d
  3620. 80018ac: 20000214 .word 0x20000214
  3621. 080018b0 <HAL_TIM_Base_Start_IT>:
  3622. {
  3623. /* Check the parameters */
  3624. assert_param(IS_TIM_INSTANCE(htim->Instance));
  3625. /* Enable the TIM Update interrupt */
  3626. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3627. 80018b0: 6803 ldr r3, [r0, #0]
  3628. /* Enable the Peripheral */
  3629. __HAL_TIM_ENABLE(htim);
  3630. /* Return function status */
  3631. return HAL_OK;
  3632. }
  3633. 80018b2: 2000 movs r0, #0
  3634. __HAL_TIM_ENABLE_IT(htim, TIM_IT_UPDATE);
  3635. 80018b4: 68da ldr r2, [r3, #12]
  3636. 80018b6: f042 0201 orr.w r2, r2, #1
  3637. 80018ba: 60da str r2, [r3, #12]
  3638. __HAL_TIM_ENABLE(htim);
  3639. 80018bc: 681a ldr r2, [r3, #0]
  3640. 80018be: f042 0201 orr.w r2, r2, #1
  3641. 80018c2: 601a str r2, [r3, #0]
  3642. }
  3643. 80018c4: 4770 bx lr
  3644. 080018c6 <HAL_TIM_OC_DelayElapsedCallback>:
  3645. 80018c6: 4770 bx lr
  3646. 080018c8 <HAL_TIM_IC_CaptureCallback>:
  3647. 80018c8: 4770 bx lr
  3648. 080018ca <HAL_TIM_PWM_PulseFinishedCallback>:
  3649. 80018ca: 4770 bx lr
  3650. 080018cc <HAL_TIM_TriggerCallback>:
  3651. 80018cc: 4770 bx lr
  3652. 080018ce <HAL_TIM_IRQHandler>:
  3653. * @retval None
  3654. */
  3655. void HAL_TIM_IRQHandler(TIM_HandleTypeDef *htim)
  3656. {
  3657. /* Capture compare 1 event */
  3658. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3659. 80018ce: 6803 ldr r3, [r0, #0]
  3660. {
  3661. 80018d0: b510 push {r4, lr}
  3662. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3663. 80018d2: 691a ldr r2, [r3, #16]
  3664. {
  3665. 80018d4: 4604 mov r4, r0
  3666. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC1) != RESET)
  3667. 80018d6: 0791 lsls r1, r2, #30
  3668. 80018d8: d50e bpl.n 80018f8 <HAL_TIM_IRQHandler+0x2a>
  3669. {
  3670. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC1) !=RESET)
  3671. 80018da: 68da ldr r2, [r3, #12]
  3672. 80018dc: 0792 lsls r2, r2, #30
  3673. 80018de: d50b bpl.n 80018f8 <HAL_TIM_IRQHandler+0x2a>
  3674. {
  3675. {
  3676. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC1);
  3677. 80018e0: f06f 0202 mvn.w r2, #2
  3678. 80018e4: 611a str r2, [r3, #16]
  3679. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3680. 80018e6: 2201 movs r2, #1
  3681. /* Input capture event */
  3682. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3683. 80018e8: 699b ldr r3, [r3, #24]
  3684. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_1;
  3685. 80018ea: 7702 strb r2, [r0, #28]
  3686. if((htim->Instance->CCMR1 & TIM_CCMR1_CC1S) != 0x00U)
  3687. 80018ec: 079b lsls r3, r3, #30
  3688. 80018ee: d077 beq.n 80019e0 <HAL_TIM_IRQHandler+0x112>
  3689. {
  3690. HAL_TIM_IC_CaptureCallback(htim);
  3691. 80018f0: f7ff ffea bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3692. else
  3693. {
  3694. HAL_TIM_OC_DelayElapsedCallback(htim);
  3695. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3696. }
  3697. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3698. 80018f4: 2300 movs r3, #0
  3699. 80018f6: 7723 strb r3, [r4, #28]
  3700. }
  3701. }
  3702. }
  3703. /* Capture compare 2 event */
  3704. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC2) != RESET)
  3705. 80018f8: 6823 ldr r3, [r4, #0]
  3706. 80018fa: 691a ldr r2, [r3, #16]
  3707. 80018fc: 0750 lsls r0, r2, #29
  3708. 80018fe: d510 bpl.n 8001922 <HAL_TIM_IRQHandler+0x54>
  3709. {
  3710. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC2) !=RESET)
  3711. 8001900: 68da ldr r2, [r3, #12]
  3712. 8001902: 0751 lsls r1, r2, #29
  3713. 8001904: d50d bpl.n 8001922 <HAL_TIM_IRQHandler+0x54>
  3714. {
  3715. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC2);
  3716. 8001906: f06f 0204 mvn.w r2, #4
  3717. 800190a: 611a str r2, [r3, #16]
  3718. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3719. 800190c: 2202 movs r2, #2
  3720. /* Input capture event */
  3721. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3722. 800190e: 699b ldr r3, [r3, #24]
  3723. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_2;
  3724. 8001910: 7722 strb r2, [r4, #28]
  3725. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3726. 8001912: f413 7f40 tst.w r3, #768 ; 0x300
  3727. {
  3728. HAL_TIM_IC_CaptureCallback(htim);
  3729. 8001916: 4620 mov r0, r4
  3730. if((htim->Instance->CCMR1 & TIM_CCMR1_CC2S) != 0x00U)
  3731. 8001918: d068 beq.n 80019ec <HAL_TIM_IRQHandler+0x11e>
  3732. HAL_TIM_IC_CaptureCallback(htim);
  3733. 800191a: f7ff ffd5 bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3734. else
  3735. {
  3736. HAL_TIM_OC_DelayElapsedCallback(htim);
  3737. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3738. }
  3739. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3740. 800191e: 2300 movs r3, #0
  3741. 8001920: 7723 strb r3, [r4, #28]
  3742. }
  3743. }
  3744. /* Capture compare 3 event */
  3745. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC3) != RESET)
  3746. 8001922: 6823 ldr r3, [r4, #0]
  3747. 8001924: 691a ldr r2, [r3, #16]
  3748. 8001926: 0712 lsls r2, r2, #28
  3749. 8001928: d50f bpl.n 800194a <HAL_TIM_IRQHandler+0x7c>
  3750. {
  3751. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC3) !=RESET)
  3752. 800192a: 68da ldr r2, [r3, #12]
  3753. 800192c: 0710 lsls r0, r2, #28
  3754. 800192e: d50c bpl.n 800194a <HAL_TIM_IRQHandler+0x7c>
  3755. {
  3756. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC3);
  3757. 8001930: f06f 0208 mvn.w r2, #8
  3758. 8001934: 611a str r2, [r3, #16]
  3759. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3760. 8001936: 2204 movs r2, #4
  3761. /* Input capture event */
  3762. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3763. 8001938: 69db ldr r3, [r3, #28]
  3764. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_3;
  3765. 800193a: 7722 strb r2, [r4, #28]
  3766. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3767. 800193c: 0799 lsls r1, r3, #30
  3768. {
  3769. HAL_TIM_IC_CaptureCallback(htim);
  3770. 800193e: 4620 mov r0, r4
  3771. if((htim->Instance->CCMR2 & TIM_CCMR2_CC3S) != 0x00U)
  3772. 8001940: d05a beq.n 80019f8 <HAL_TIM_IRQHandler+0x12a>
  3773. HAL_TIM_IC_CaptureCallback(htim);
  3774. 8001942: f7ff ffc1 bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3775. else
  3776. {
  3777. HAL_TIM_OC_DelayElapsedCallback(htim);
  3778. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3779. }
  3780. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3781. 8001946: 2300 movs r3, #0
  3782. 8001948: 7723 strb r3, [r4, #28]
  3783. }
  3784. }
  3785. /* Capture compare 4 event */
  3786. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_CC4) != RESET)
  3787. 800194a: 6823 ldr r3, [r4, #0]
  3788. 800194c: 691a ldr r2, [r3, #16]
  3789. 800194e: 06d2 lsls r2, r2, #27
  3790. 8001950: d510 bpl.n 8001974 <HAL_TIM_IRQHandler+0xa6>
  3791. {
  3792. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_CC4) !=RESET)
  3793. 8001952: 68da ldr r2, [r3, #12]
  3794. 8001954: 06d0 lsls r0, r2, #27
  3795. 8001956: d50d bpl.n 8001974 <HAL_TIM_IRQHandler+0xa6>
  3796. {
  3797. __HAL_TIM_CLEAR_IT(htim, TIM_IT_CC4);
  3798. 8001958: f06f 0210 mvn.w r2, #16
  3799. 800195c: 611a str r2, [r3, #16]
  3800. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3801. 800195e: 2208 movs r2, #8
  3802. /* Input capture event */
  3803. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3804. 8001960: 69db ldr r3, [r3, #28]
  3805. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_4;
  3806. 8001962: 7722 strb r2, [r4, #28]
  3807. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3808. 8001964: f413 7f40 tst.w r3, #768 ; 0x300
  3809. {
  3810. HAL_TIM_IC_CaptureCallback(htim);
  3811. 8001968: 4620 mov r0, r4
  3812. if((htim->Instance->CCMR2 & TIM_CCMR2_CC4S) != 0x00U)
  3813. 800196a: d04b beq.n 8001a04 <HAL_TIM_IRQHandler+0x136>
  3814. HAL_TIM_IC_CaptureCallback(htim);
  3815. 800196c: f7ff ffac bl 80018c8 <HAL_TIM_IC_CaptureCallback>
  3816. else
  3817. {
  3818. HAL_TIM_OC_DelayElapsedCallback(htim);
  3819. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3820. }
  3821. htim->Channel = HAL_TIM_ACTIVE_CHANNEL_CLEARED;
  3822. 8001970: 2300 movs r3, #0
  3823. 8001972: 7723 strb r3, [r4, #28]
  3824. }
  3825. }
  3826. /* TIM Update event */
  3827. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_UPDATE) != RESET)
  3828. 8001974: 6823 ldr r3, [r4, #0]
  3829. 8001976: 691a ldr r2, [r3, #16]
  3830. 8001978: 07d1 lsls r1, r2, #31
  3831. 800197a: d508 bpl.n 800198e <HAL_TIM_IRQHandler+0xc0>
  3832. {
  3833. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_UPDATE) !=RESET)
  3834. 800197c: 68da ldr r2, [r3, #12]
  3835. 800197e: 07d2 lsls r2, r2, #31
  3836. 8001980: d505 bpl.n 800198e <HAL_TIM_IRQHandler+0xc0>
  3837. {
  3838. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3839. 8001982: f06f 0201 mvn.w r2, #1
  3840. HAL_TIM_PeriodElapsedCallback(htim);
  3841. 8001986: 4620 mov r0, r4
  3842. __HAL_TIM_CLEAR_IT(htim, TIM_IT_UPDATE);
  3843. 8001988: 611a str r2, [r3, #16]
  3844. HAL_TIM_PeriodElapsedCallback(htim);
  3845. 800198a: f001 f987 bl 8002c9c <HAL_TIM_PeriodElapsedCallback>
  3846. }
  3847. }
  3848. /* TIM Break input event */
  3849. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_BREAK) != RESET)
  3850. 800198e: 6823 ldr r3, [r4, #0]
  3851. 8001990: 691a ldr r2, [r3, #16]
  3852. 8001992: 0610 lsls r0, r2, #24
  3853. 8001994: d508 bpl.n 80019a8 <HAL_TIM_IRQHandler+0xda>
  3854. {
  3855. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_BREAK) !=RESET)
  3856. 8001996: 68da ldr r2, [r3, #12]
  3857. 8001998: 0611 lsls r1, r2, #24
  3858. 800199a: d505 bpl.n 80019a8 <HAL_TIM_IRQHandler+0xda>
  3859. {
  3860. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3861. 800199c: f06f 0280 mvn.w r2, #128 ; 0x80
  3862. HAL_TIMEx_BreakCallback(htim);
  3863. 80019a0: 4620 mov r0, r4
  3864. __HAL_TIM_CLEAR_IT(htim, TIM_IT_BREAK);
  3865. 80019a2: 611a str r2, [r3, #16]
  3866. HAL_TIMEx_BreakCallback(htim);
  3867. 80019a4: f000 f8bf bl 8001b26 <HAL_TIMEx_BreakCallback>
  3868. }
  3869. }
  3870. /* TIM Trigger detection event */
  3871. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_TRIGGER) != RESET)
  3872. 80019a8: 6823 ldr r3, [r4, #0]
  3873. 80019aa: 691a ldr r2, [r3, #16]
  3874. 80019ac: 0652 lsls r2, r2, #25
  3875. 80019ae: d508 bpl.n 80019c2 <HAL_TIM_IRQHandler+0xf4>
  3876. {
  3877. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_TRIGGER) !=RESET)
  3878. 80019b0: 68da ldr r2, [r3, #12]
  3879. 80019b2: 0650 lsls r0, r2, #25
  3880. 80019b4: d505 bpl.n 80019c2 <HAL_TIM_IRQHandler+0xf4>
  3881. {
  3882. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3883. 80019b6: f06f 0240 mvn.w r2, #64 ; 0x40
  3884. HAL_TIM_TriggerCallback(htim);
  3885. 80019ba: 4620 mov r0, r4
  3886. __HAL_TIM_CLEAR_IT(htim, TIM_IT_TRIGGER);
  3887. 80019bc: 611a str r2, [r3, #16]
  3888. HAL_TIM_TriggerCallback(htim);
  3889. 80019be: f7ff ff85 bl 80018cc <HAL_TIM_TriggerCallback>
  3890. }
  3891. }
  3892. /* TIM commutation event */
  3893. if(__HAL_TIM_GET_FLAG(htim, TIM_FLAG_COM) != RESET)
  3894. 80019c2: 6823 ldr r3, [r4, #0]
  3895. 80019c4: 691a ldr r2, [r3, #16]
  3896. 80019c6: 0691 lsls r1, r2, #26
  3897. 80019c8: d522 bpl.n 8001a10 <HAL_TIM_IRQHandler+0x142>
  3898. {
  3899. if(__HAL_TIM_GET_IT_SOURCE(htim, TIM_IT_COM) !=RESET)
  3900. 80019ca: 68da ldr r2, [r3, #12]
  3901. 80019cc: 0692 lsls r2, r2, #26
  3902. 80019ce: d51f bpl.n 8001a10 <HAL_TIM_IRQHandler+0x142>
  3903. {
  3904. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  3905. 80019d0: f06f 0220 mvn.w r2, #32
  3906. HAL_TIMEx_CommutationCallback(htim);
  3907. 80019d4: 4620 mov r0, r4
  3908. }
  3909. }
  3910. }
  3911. 80019d6: e8bd 4010 ldmia.w sp!, {r4, lr}
  3912. __HAL_TIM_CLEAR_IT(htim, TIM_FLAG_COM);
  3913. 80019da: 611a str r2, [r3, #16]
  3914. HAL_TIMEx_CommutationCallback(htim);
  3915. 80019dc: f000 b8a2 b.w 8001b24 <HAL_TIMEx_CommutationCallback>
  3916. HAL_TIM_OC_DelayElapsedCallback(htim);
  3917. 80019e0: f7ff ff71 bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3918. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3919. 80019e4: 4620 mov r0, r4
  3920. 80019e6: f7ff ff70 bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3921. 80019ea: e783 b.n 80018f4 <HAL_TIM_IRQHandler+0x26>
  3922. HAL_TIM_OC_DelayElapsedCallback(htim);
  3923. 80019ec: f7ff ff6b bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3924. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3925. 80019f0: 4620 mov r0, r4
  3926. 80019f2: f7ff ff6a bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3927. 80019f6: e792 b.n 800191e <HAL_TIM_IRQHandler+0x50>
  3928. HAL_TIM_OC_DelayElapsedCallback(htim);
  3929. 80019f8: f7ff ff65 bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3930. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3931. 80019fc: 4620 mov r0, r4
  3932. 80019fe: f7ff ff64 bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3933. 8001a02: e7a0 b.n 8001946 <HAL_TIM_IRQHandler+0x78>
  3934. HAL_TIM_OC_DelayElapsedCallback(htim);
  3935. 8001a04: f7ff ff5f bl 80018c6 <HAL_TIM_OC_DelayElapsedCallback>
  3936. HAL_TIM_PWM_PulseFinishedCallback(htim);
  3937. 8001a08: 4620 mov r0, r4
  3938. 8001a0a: f7ff ff5e bl 80018ca <HAL_TIM_PWM_PulseFinishedCallback>
  3939. 8001a0e: e7af b.n 8001970 <HAL_TIM_IRQHandler+0xa2>
  3940. 8001a10: bd10 pop {r4, pc}
  3941. ...
  3942. 08001a14 <TIM_Base_SetConfig>:
  3943. {
  3944. uint32_t tmpcr1 = 0U;
  3945. tmpcr1 = TIMx->CR1;
  3946. /* Set TIM Time Base Unit parameters ---------------------------------------*/
  3947. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3948. 8001a14: 4a24 ldr r2, [pc, #144] ; (8001aa8 <TIM_Base_SetConfig+0x94>)
  3949. tmpcr1 = TIMx->CR1;
  3950. 8001a16: 6803 ldr r3, [r0, #0]
  3951. if (IS_TIM_COUNTER_MODE_SELECT_INSTANCE(TIMx))
  3952. 8001a18: 4290 cmp r0, r2
  3953. 8001a1a: d012 beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3954. 8001a1c: f502 6200 add.w r2, r2, #2048 ; 0x800
  3955. 8001a20: 4290 cmp r0, r2
  3956. 8001a22: d00e beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3957. 8001a24: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3958. 8001a28: d00b beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3959. 8001a2a: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3960. 8001a2e: 4290 cmp r0, r2
  3961. 8001a30: d007 beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3962. 8001a32: f502 6280 add.w r2, r2, #1024 ; 0x400
  3963. 8001a36: 4290 cmp r0, r2
  3964. 8001a38: d003 beq.n 8001a42 <TIM_Base_SetConfig+0x2e>
  3965. 8001a3a: f502 6280 add.w r2, r2, #1024 ; 0x400
  3966. 8001a3e: 4290 cmp r0, r2
  3967. 8001a40: d11d bne.n 8001a7e <TIM_Base_SetConfig+0x6a>
  3968. {
  3969. /* Select the Counter Mode */
  3970. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3971. tmpcr1 |= Structure->CounterMode;
  3972. 8001a42: 684a ldr r2, [r1, #4]
  3973. tmpcr1 &= ~(TIM_CR1_DIR | TIM_CR1_CMS);
  3974. 8001a44: f023 0370 bic.w r3, r3, #112 ; 0x70
  3975. tmpcr1 |= Structure->CounterMode;
  3976. 8001a48: 4313 orrs r3, r2
  3977. }
  3978. if(IS_TIM_CLOCK_DIVISION_INSTANCE(TIMx))
  3979. 8001a4a: 4a17 ldr r2, [pc, #92] ; (8001aa8 <TIM_Base_SetConfig+0x94>)
  3980. 8001a4c: 4290 cmp r0, r2
  3981. 8001a4e: d012 beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3982. 8001a50: f502 6200 add.w r2, r2, #2048 ; 0x800
  3983. 8001a54: 4290 cmp r0, r2
  3984. 8001a56: d00e beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3985. 8001a58: f1b0 4f80 cmp.w r0, #1073741824 ; 0x40000000
  3986. 8001a5c: d00b beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3987. 8001a5e: f5a2 3298 sub.w r2, r2, #77824 ; 0x13000
  3988. 8001a62: 4290 cmp r0, r2
  3989. 8001a64: d007 beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3990. 8001a66: f502 6280 add.w r2, r2, #1024 ; 0x400
  3991. 8001a6a: 4290 cmp r0, r2
  3992. 8001a6c: d003 beq.n 8001a76 <TIM_Base_SetConfig+0x62>
  3993. 8001a6e: f502 6280 add.w r2, r2, #1024 ; 0x400
  3994. 8001a72: 4290 cmp r0, r2
  3995. 8001a74: d103 bne.n 8001a7e <TIM_Base_SetConfig+0x6a>
  3996. {
  3997. /* Set the clock division */
  3998. tmpcr1 &= ~TIM_CR1_CKD;
  3999. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  4000. 8001a76: 68ca ldr r2, [r1, #12]
  4001. tmpcr1 &= ~TIM_CR1_CKD;
  4002. 8001a78: f423 7340 bic.w r3, r3, #768 ; 0x300
  4003. tmpcr1 |= (uint32_t)Structure->ClockDivision;
  4004. 8001a7c: 4313 orrs r3, r2
  4005. }
  4006. /* Set the auto-reload preload */
  4007. tmpcr1 &= ~TIM_CR1_ARPE;
  4008. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  4009. 8001a7e: 694a ldr r2, [r1, #20]
  4010. tmpcr1 &= ~TIM_CR1_ARPE;
  4011. 8001a80: f023 0380 bic.w r3, r3, #128 ; 0x80
  4012. tmpcr1 |= (uint32_t)Structure->AutoReloadPreload;
  4013. 8001a84: 4313 orrs r3, r2
  4014. TIMx->CR1 = tmpcr1;
  4015. 8001a86: 6003 str r3, [r0, #0]
  4016. /* Set the Autoreload value */
  4017. TIMx->ARR = (uint32_t)Structure->Period ;
  4018. 8001a88: 688b ldr r3, [r1, #8]
  4019. 8001a8a: 62c3 str r3, [r0, #44] ; 0x2c
  4020. /* Set the Prescaler value */
  4021. TIMx->PSC = (uint32_t)Structure->Prescaler;
  4022. 8001a8c: 680b ldr r3, [r1, #0]
  4023. 8001a8e: 6283 str r3, [r0, #40] ; 0x28
  4024. if (IS_TIM_REPETITION_COUNTER_INSTANCE(TIMx))
  4025. 8001a90: 4b05 ldr r3, [pc, #20] ; (8001aa8 <TIM_Base_SetConfig+0x94>)
  4026. 8001a92: 4298 cmp r0, r3
  4027. 8001a94: d003 beq.n 8001a9e <TIM_Base_SetConfig+0x8a>
  4028. 8001a96: f503 6300 add.w r3, r3, #2048 ; 0x800
  4029. 8001a9a: 4298 cmp r0, r3
  4030. 8001a9c: d101 bne.n 8001aa2 <TIM_Base_SetConfig+0x8e>
  4031. {
  4032. /* Set the Repetition Counter value */
  4033. TIMx->RCR = Structure->RepetitionCounter;
  4034. 8001a9e: 690b ldr r3, [r1, #16]
  4035. 8001aa0: 6303 str r3, [r0, #48] ; 0x30
  4036. }
  4037. /* Generate an update event to reload the Prescaler
  4038. and the repetition counter(only for TIM1 and TIM8) value immediatly */
  4039. TIMx->EGR = TIM_EGR_UG;
  4040. 8001aa2: 2301 movs r3, #1
  4041. 8001aa4: 6143 str r3, [r0, #20]
  4042. 8001aa6: 4770 bx lr
  4043. 8001aa8: 40012c00 .word 0x40012c00
  4044. 08001aac <HAL_TIM_Base_Init>:
  4045. {
  4046. 8001aac: b510 push {r4, lr}
  4047. if(htim == NULL)
  4048. 8001aae: 4604 mov r4, r0
  4049. 8001ab0: b1a0 cbz r0, 8001adc <HAL_TIM_Base_Init+0x30>
  4050. if(htim->State == HAL_TIM_STATE_RESET)
  4051. 8001ab2: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  4052. 8001ab6: f003 02ff and.w r2, r3, #255 ; 0xff
  4053. 8001aba: b91b cbnz r3, 8001ac4 <HAL_TIM_Base_Init+0x18>
  4054. htim->Lock = HAL_UNLOCKED;
  4055. 8001abc: f880 203c strb.w r2, [r0, #60] ; 0x3c
  4056. HAL_TIM_Base_MspInit(htim);
  4057. 8001ac0: f001 fa7a bl 8002fb8 <HAL_TIM_Base_MspInit>
  4058. htim->State= HAL_TIM_STATE_BUSY;
  4059. 8001ac4: 2302 movs r3, #2
  4060. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  4061. 8001ac6: 6820 ldr r0, [r4, #0]
  4062. htim->State= HAL_TIM_STATE_BUSY;
  4063. 8001ac8: f884 303d strb.w r3, [r4, #61] ; 0x3d
  4064. TIM_Base_SetConfig(htim->Instance, &htim->Init);
  4065. 8001acc: 1d21 adds r1, r4, #4
  4066. 8001ace: f7ff ffa1 bl 8001a14 <TIM_Base_SetConfig>
  4067. htim->State= HAL_TIM_STATE_READY;
  4068. 8001ad2: 2301 movs r3, #1
  4069. return HAL_OK;
  4070. 8001ad4: 2000 movs r0, #0
  4071. htim->State= HAL_TIM_STATE_READY;
  4072. 8001ad6: f884 303d strb.w r3, [r4, #61] ; 0x3d
  4073. return HAL_OK;
  4074. 8001ada: bd10 pop {r4, pc}
  4075. return HAL_ERROR;
  4076. 8001adc: 2001 movs r0, #1
  4077. }
  4078. 8001ade: bd10 pop {r4, pc}
  4079. 08001ae0 <HAL_TIMEx_MasterConfigSynchronization>:
  4080. /* Check the parameters */
  4081. assert_param(IS_TIM_MASTER_INSTANCE(htim->Instance));
  4082. assert_param(IS_TIM_TRGO_SOURCE(sMasterConfig->MasterOutputTrigger));
  4083. assert_param(IS_TIM_MSM_STATE(sMasterConfig->MasterSlaveMode));
  4084. __HAL_LOCK(htim);
  4085. 8001ae0: f890 303c ldrb.w r3, [r0, #60] ; 0x3c
  4086. {
  4087. 8001ae4: b510 push {r4, lr}
  4088. __HAL_LOCK(htim);
  4089. 8001ae6: 2b01 cmp r3, #1
  4090. 8001ae8: f04f 0302 mov.w r3, #2
  4091. 8001aec: d018 beq.n 8001b20 <HAL_TIMEx_MasterConfigSynchronization+0x40>
  4092. htim->State = HAL_TIM_STATE_BUSY;
  4093. 8001aee: f880 303d strb.w r3, [r0, #61] ; 0x3d
  4094. /* Reset the MMS Bits */
  4095. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  4096. 8001af2: 6803 ldr r3, [r0, #0]
  4097. /* Select the TRGO source */
  4098. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  4099. 8001af4: 680c ldr r4, [r1, #0]
  4100. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  4101. 8001af6: 685a ldr r2, [r3, #4]
  4102. /* Reset the MSM Bit */
  4103. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  4104. /* Set or Reset the MSM Bit */
  4105. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  4106. 8001af8: 6849 ldr r1, [r1, #4]
  4107. htim->Instance->CR2 &= ~TIM_CR2_MMS;
  4108. 8001afa: f022 0270 bic.w r2, r2, #112 ; 0x70
  4109. 8001afe: 605a str r2, [r3, #4]
  4110. htim->Instance->CR2 |= sMasterConfig->MasterOutputTrigger;
  4111. 8001b00: 685a ldr r2, [r3, #4]
  4112. 8001b02: 4322 orrs r2, r4
  4113. 8001b04: 605a str r2, [r3, #4]
  4114. htim->Instance->SMCR &= ~TIM_SMCR_MSM;
  4115. 8001b06: 689a ldr r2, [r3, #8]
  4116. 8001b08: f022 0280 bic.w r2, r2, #128 ; 0x80
  4117. 8001b0c: 609a str r2, [r3, #8]
  4118. htim->Instance->SMCR |= sMasterConfig->MasterSlaveMode;
  4119. 8001b0e: 689a ldr r2, [r3, #8]
  4120. 8001b10: 430a orrs r2, r1
  4121. 8001b12: 609a str r2, [r3, #8]
  4122. htim->State = HAL_TIM_STATE_READY;
  4123. 8001b14: 2301 movs r3, #1
  4124. 8001b16: f880 303d strb.w r3, [r0, #61] ; 0x3d
  4125. __HAL_UNLOCK(htim);
  4126. 8001b1a: 2300 movs r3, #0
  4127. 8001b1c: f880 303c strb.w r3, [r0, #60] ; 0x3c
  4128. __HAL_LOCK(htim);
  4129. 8001b20: 4618 mov r0, r3
  4130. return HAL_OK;
  4131. }
  4132. 8001b22: bd10 pop {r4, pc}
  4133. 08001b24 <HAL_TIMEx_CommutationCallback>:
  4134. 8001b24: 4770 bx lr
  4135. 08001b26 <HAL_TIMEx_BreakCallback>:
  4136. * @brief Hall Break detection callback in non blocking mode
  4137. * @param htim : TIM handle
  4138. * @retval None
  4139. */
  4140. __weak void HAL_TIMEx_BreakCallback(TIM_HandleTypeDef *htim)
  4141. {
  4142. 8001b26: 4770 bx lr
  4143. 08001b28 <UART_EndRxTransfer>:
  4144. * @retval None
  4145. */
  4146. static void UART_EndRxTransfer(UART_HandleTypeDef *huart)
  4147. {
  4148. /* Disable RXNE, PE and ERR (Frame error, noise error, overrun error) interrupts */
  4149. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE));
  4150. 8001b28: 6803 ldr r3, [r0, #0]
  4151. 8001b2a: 68da ldr r2, [r3, #12]
  4152. 8001b2c: f422 7290 bic.w r2, r2, #288 ; 0x120
  4153. 8001b30: 60da str r2, [r3, #12]
  4154. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4155. 8001b32: 695a ldr r2, [r3, #20]
  4156. 8001b34: f022 0201 bic.w r2, r2, #1
  4157. 8001b38: 615a str r2, [r3, #20]
  4158. /* At end of Rx process, restore huart->RxState to Ready */
  4159. huart->RxState = HAL_UART_STATE_READY;
  4160. 8001b3a: 2320 movs r3, #32
  4161. 8001b3c: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4162. 8001b40: 4770 bx lr
  4163. ...
  4164. 08001b44 <UART_SetConfig>:
  4165. * @param huart: pointer to a UART_HandleTypeDef structure that contains
  4166. * the configuration information for the specified UART module.
  4167. * @retval None
  4168. */
  4169. static void UART_SetConfig(UART_HandleTypeDef *huart)
  4170. {
  4171. 8001b44: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  4172. assert_param(IS_UART_MODE(huart->Init.Mode));
  4173. /*------- UART-associated USART registers setting : CR2 Configuration ------*/
  4174. /* Configure the UART Stop Bits: Set STOP[13:12] bits according
  4175. * to huart->Init.StopBits value */
  4176. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  4177. 8001b48: 6805 ldr r5, [r0, #0]
  4178. 8001b4a: 68c2 ldr r2, [r0, #12]
  4179. 8001b4c: 692b ldr r3, [r5, #16]
  4180. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode | huart->Init.OverSampling;
  4181. MODIFY_REG(huart->Instance->CR1,
  4182. (uint32_t)(USART_CR1_M | USART_CR1_PCE | USART_CR1_PS | USART_CR1_TE | USART_CR1_RE | USART_CR1_OVER8),
  4183. tmpreg);
  4184. #else
  4185. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4186. 8001b4e: 6901 ldr r1, [r0, #16]
  4187. MODIFY_REG(huart->Instance->CR2, USART_CR2_STOP, huart->Init.StopBits);
  4188. 8001b50: f423 5340 bic.w r3, r3, #12288 ; 0x3000
  4189. 8001b54: 4313 orrs r3, r2
  4190. 8001b56: 612b str r3, [r5, #16]
  4191. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4192. 8001b58: 6883 ldr r3, [r0, #8]
  4193. MODIFY_REG(huart->Instance->CR1,
  4194. 8001b5a: 68ea ldr r2, [r5, #12]
  4195. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4196. 8001b5c: 430b orrs r3, r1
  4197. 8001b5e: 6941 ldr r1, [r0, #20]
  4198. MODIFY_REG(huart->Instance->CR1,
  4199. 8001b60: f422 52b0 bic.w r2, r2, #5632 ; 0x1600
  4200. 8001b64: f022 020c bic.w r2, r2, #12
  4201. tmpreg |= (uint32_t)huart->Init.WordLength | huart->Init.Parity | huart->Init.Mode;
  4202. 8001b68: 430b orrs r3, r1
  4203. MODIFY_REG(huart->Instance->CR1,
  4204. 8001b6a: 4313 orrs r3, r2
  4205. 8001b6c: 60eb str r3, [r5, #12]
  4206. tmpreg);
  4207. #endif /* USART_CR1_OVER8 */
  4208. /*------- UART-associated USART registers setting : CR3 Configuration ------*/
  4209. /* Configure the UART HFC: Set CTSE and RTSE bits according to huart->Init.HwFlowCtl value */
  4210. MODIFY_REG(huart->Instance->CR3, (USART_CR3_RTSE | USART_CR3_CTSE), huart->Init.HwFlowCtl);
  4211. 8001b6e: 696b ldr r3, [r5, #20]
  4212. 8001b70: 6982 ldr r2, [r0, #24]
  4213. 8001b72: f423 7340 bic.w r3, r3, #768 ; 0x300
  4214. 8001b76: 4313 orrs r3, r2
  4215. 8001b78: 616b str r3, [r5, #20]
  4216. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  4217. }
  4218. }
  4219. #else
  4220. /*-------------------------- USART BRR Configuration ---------------------*/
  4221. if(huart->Instance == USART1)
  4222. 8001b7a: 4b40 ldr r3, [pc, #256] ; (8001c7c <UART_SetConfig+0x138>)
  4223. {
  4224. 8001b7c: 4681 mov r9, r0
  4225. if(huart->Instance == USART1)
  4226. 8001b7e: 429d cmp r5, r3
  4227. 8001b80: f04f 0419 mov.w r4, #25
  4228. 8001b84: d146 bne.n 8001c14 <UART_SetConfig+0xd0>
  4229. {
  4230. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK2Freq(), huart->Init.BaudRate);
  4231. 8001b86: f7ff fe83 bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4232. 8001b8a: fb04 f300 mul.w r3, r4, r0
  4233. 8001b8e: f8d9 6004 ldr.w r6, [r9, #4]
  4234. 8001b92: f04f 0864 mov.w r8, #100 ; 0x64
  4235. 8001b96: 00b6 lsls r6, r6, #2
  4236. 8001b98: fbb3 f3f6 udiv r3, r3, r6
  4237. 8001b9c: fbb3 f3f8 udiv r3, r3, r8
  4238. 8001ba0: 011e lsls r6, r3, #4
  4239. 8001ba2: f7ff fe75 bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4240. 8001ba6: 4360 muls r0, r4
  4241. 8001ba8: f8d9 3004 ldr.w r3, [r9, #4]
  4242. 8001bac: 009b lsls r3, r3, #2
  4243. 8001bae: fbb0 f7f3 udiv r7, r0, r3
  4244. 8001bb2: f7ff fe6d bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4245. 8001bb6: 4360 muls r0, r4
  4246. 8001bb8: f8d9 3004 ldr.w r3, [r9, #4]
  4247. 8001bbc: 009b lsls r3, r3, #2
  4248. 8001bbe: fbb0 f3f3 udiv r3, r0, r3
  4249. 8001bc2: fbb3 f3f8 udiv r3, r3, r8
  4250. 8001bc6: fb08 7313 mls r3, r8, r3, r7
  4251. 8001bca: 011b lsls r3, r3, #4
  4252. 8001bcc: 3332 adds r3, #50 ; 0x32
  4253. 8001bce: fbb3 f3f8 udiv r3, r3, r8
  4254. 8001bd2: f003 07f0 and.w r7, r3, #240 ; 0xf0
  4255. 8001bd6: f7ff fe5b bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4256. 8001bda: 4360 muls r0, r4
  4257. 8001bdc: f8d9 2004 ldr.w r2, [r9, #4]
  4258. 8001be0: 0092 lsls r2, r2, #2
  4259. 8001be2: fbb0 faf2 udiv sl, r0, r2
  4260. 8001be6: f7ff fe53 bl 8001890 <HAL_RCC_GetPCLK2Freq>
  4261. }
  4262. else
  4263. {
  4264. huart->Instance->BRR = UART_BRR_SAMPLING16(HAL_RCC_GetPCLK1Freq(), huart->Init.BaudRate);
  4265. 8001bea: 4360 muls r0, r4
  4266. 8001bec: f8d9 3004 ldr.w r3, [r9, #4]
  4267. 8001bf0: 009b lsls r3, r3, #2
  4268. 8001bf2: fbb0 f3f3 udiv r3, r0, r3
  4269. 8001bf6: fbb3 f3f8 udiv r3, r3, r8
  4270. 8001bfa: fb08 a313 mls r3, r8, r3, sl
  4271. 8001bfe: 011b lsls r3, r3, #4
  4272. 8001c00: 3332 adds r3, #50 ; 0x32
  4273. 8001c02: fbb3 f3f8 udiv r3, r3, r8
  4274. 8001c06: f003 030f and.w r3, r3, #15
  4275. 8001c0a: 433b orrs r3, r7
  4276. 8001c0c: 4433 add r3, r6
  4277. 8001c0e: 60ab str r3, [r5, #8]
  4278. 8001c10: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  4279. 8001c14: f7ff fe2c bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4280. 8001c18: fb04 f300 mul.w r3, r4, r0
  4281. 8001c1c: f8d9 6004 ldr.w r6, [r9, #4]
  4282. 8001c20: f04f 0864 mov.w r8, #100 ; 0x64
  4283. 8001c24: 00b6 lsls r6, r6, #2
  4284. 8001c26: fbb3 f3f6 udiv r3, r3, r6
  4285. 8001c2a: fbb3 f3f8 udiv r3, r3, r8
  4286. 8001c2e: 011e lsls r6, r3, #4
  4287. 8001c30: f7ff fe1e bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4288. 8001c34: 4360 muls r0, r4
  4289. 8001c36: f8d9 3004 ldr.w r3, [r9, #4]
  4290. 8001c3a: 009b lsls r3, r3, #2
  4291. 8001c3c: fbb0 f7f3 udiv r7, r0, r3
  4292. 8001c40: f7ff fe16 bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4293. 8001c44: 4360 muls r0, r4
  4294. 8001c46: f8d9 3004 ldr.w r3, [r9, #4]
  4295. 8001c4a: 009b lsls r3, r3, #2
  4296. 8001c4c: fbb0 f3f3 udiv r3, r0, r3
  4297. 8001c50: fbb3 f3f8 udiv r3, r3, r8
  4298. 8001c54: fb08 7313 mls r3, r8, r3, r7
  4299. 8001c58: 011b lsls r3, r3, #4
  4300. 8001c5a: 3332 adds r3, #50 ; 0x32
  4301. 8001c5c: fbb3 f3f8 udiv r3, r3, r8
  4302. 8001c60: f003 07f0 and.w r7, r3, #240 ; 0xf0
  4303. 8001c64: f7ff fe04 bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4304. 8001c68: 4360 muls r0, r4
  4305. 8001c6a: f8d9 2004 ldr.w r2, [r9, #4]
  4306. 8001c6e: 0092 lsls r2, r2, #2
  4307. 8001c70: fbb0 faf2 udiv sl, r0, r2
  4308. 8001c74: f7ff fdfc bl 8001870 <HAL_RCC_GetPCLK1Freq>
  4309. 8001c78: e7b7 b.n 8001bea <UART_SetConfig+0xa6>
  4310. 8001c7a: bf00 nop
  4311. 8001c7c: 40013800 .word 0x40013800
  4312. 08001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>:
  4313. static HAL_StatusTypeDef UART_WaitOnFlagUntilTimeout(UART_HandleTypeDef *huart, uint32_t Flag, FlagStatus Status, uint32_t Tickstart, uint32_t Timeout)
  4314. 8001c80: b5f8 push {r3, r4, r5, r6, r7, lr}
  4315. 8001c82: 4604 mov r4, r0
  4316. 8001c84: 460e mov r6, r1
  4317. 8001c86: 4617 mov r7, r2
  4318. 8001c88: 461d mov r5, r3
  4319. while((__HAL_UART_GET_FLAG(huart, Flag) ? SET : RESET) == Status)
  4320. 8001c8a: 6821 ldr r1, [r4, #0]
  4321. 8001c8c: 680b ldr r3, [r1, #0]
  4322. 8001c8e: ea36 0303 bics.w r3, r6, r3
  4323. 8001c92: d101 bne.n 8001c98 <UART_WaitOnFlagUntilTimeout.constprop.3+0x18>
  4324. return HAL_OK;
  4325. 8001c94: 2000 movs r0, #0
  4326. }
  4327. 8001c96: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4328. if(Timeout != HAL_MAX_DELAY)
  4329. 8001c98: 1c6b adds r3, r5, #1
  4330. 8001c9a: d0f7 beq.n 8001c8c <UART_WaitOnFlagUntilTimeout.constprop.3+0xc>
  4331. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  4332. 8001c9c: b995 cbnz r5, 8001cc4 <UART_WaitOnFlagUntilTimeout.constprop.3+0x44>
  4333. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4334. 8001c9e: 6823 ldr r3, [r4, #0]
  4335. __HAL_UNLOCK(huart);
  4336. 8001ca0: 2003 movs r0, #3
  4337. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_RXNEIE | USART_CR1_PEIE | USART_CR1_TXEIE));
  4338. 8001ca2: 68da ldr r2, [r3, #12]
  4339. 8001ca4: f422 72d0 bic.w r2, r2, #416 ; 0x1a0
  4340. 8001ca8: 60da str r2, [r3, #12]
  4341. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4342. 8001caa: 695a ldr r2, [r3, #20]
  4343. 8001cac: f022 0201 bic.w r2, r2, #1
  4344. 8001cb0: 615a str r2, [r3, #20]
  4345. huart->gState = HAL_UART_STATE_READY;
  4346. 8001cb2: 2320 movs r3, #32
  4347. 8001cb4: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4348. huart->RxState = HAL_UART_STATE_READY;
  4349. 8001cb8: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4350. __HAL_UNLOCK(huart);
  4351. 8001cbc: 2300 movs r3, #0
  4352. 8001cbe: f884 3038 strb.w r3, [r4, #56] ; 0x38
  4353. 8001cc2: bdf8 pop {r3, r4, r5, r6, r7, pc}
  4354. if((Timeout == 0U)||((HAL_GetTick() - Tickstart ) > Timeout))
  4355. 8001cc4: f7fe fafc bl 80002c0 <HAL_GetTick>
  4356. 8001cc8: 1bc0 subs r0, r0, r7
  4357. 8001cca: 4285 cmp r5, r0
  4358. 8001ccc: d2dd bcs.n 8001c8a <UART_WaitOnFlagUntilTimeout.constprop.3+0xa>
  4359. 8001cce: e7e6 b.n 8001c9e <UART_WaitOnFlagUntilTimeout.constprop.3+0x1e>
  4360. 08001cd0 <HAL_UART_Init>:
  4361. {
  4362. 8001cd0: b510 push {r4, lr}
  4363. if(huart == NULL)
  4364. 8001cd2: 4604 mov r4, r0
  4365. 8001cd4: b340 cbz r0, 8001d28 <HAL_UART_Init+0x58>
  4366. if(huart->gState == HAL_UART_STATE_RESET)
  4367. 8001cd6: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4368. 8001cda: f003 02ff and.w r2, r3, #255 ; 0xff
  4369. 8001cde: b91b cbnz r3, 8001ce8 <HAL_UART_Init+0x18>
  4370. huart->Lock = HAL_UNLOCKED;
  4371. 8001ce0: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4372. HAL_UART_MspInit(huart);
  4373. 8001ce4: f001 f97c bl 8002fe0 <HAL_UART_MspInit>
  4374. huart->gState = HAL_UART_STATE_BUSY;
  4375. 8001ce8: 2324 movs r3, #36 ; 0x24
  4376. __HAL_UART_DISABLE(huart);
  4377. 8001cea: 6822 ldr r2, [r4, #0]
  4378. huart->gState = HAL_UART_STATE_BUSY;
  4379. 8001cec: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4380. __HAL_UART_DISABLE(huart);
  4381. 8001cf0: 68d3 ldr r3, [r2, #12]
  4382. UART_SetConfig(huart);
  4383. 8001cf2: 4620 mov r0, r4
  4384. __HAL_UART_DISABLE(huart);
  4385. 8001cf4: f423 5300 bic.w r3, r3, #8192 ; 0x2000
  4386. 8001cf8: 60d3 str r3, [r2, #12]
  4387. UART_SetConfig(huart);
  4388. 8001cfa: f7ff ff23 bl 8001b44 <UART_SetConfig>
  4389. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4390. 8001cfe: 6823 ldr r3, [r4, #0]
  4391. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4392. 8001d00: 2000 movs r0, #0
  4393. CLEAR_BIT(huart->Instance->CR2, (USART_CR2_LINEN | USART_CR2_CLKEN));
  4394. 8001d02: 691a ldr r2, [r3, #16]
  4395. 8001d04: f422 4290 bic.w r2, r2, #18432 ; 0x4800
  4396. 8001d08: 611a str r2, [r3, #16]
  4397. CLEAR_BIT(huart->Instance->CR3, (USART_CR3_SCEN | USART_CR3_HDSEL | USART_CR3_IREN));
  4398. 8001d0a: 695a ldr r2, [r3, #20]
  4399. 8001d0c: f022 022a bic.w r2, r2, #42 ; 0x2a
  4400. 8001d10: 615a str r2, [r3, #20]
  4401. __HAL_UART_ENABLE(huart);
  4402. 8001d12: 68da ldr r2, [r3, #12]
  4403. 8001d14: f442 5200 orr.w r2, r2, #8192 ; 0x2000
  4404. 8001d18: 60da str r2, [r3, #12]
  4405. huart->gState= HAL_UART_STATE_READY;
  4406. 8001d1a: 2320 movs r3, #32
  4407. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4408. 8001d1c: 63e0 str r0, [r4, #60] ; 0x3c
  4409. huart->gState= HAL_UART_STATE_READY;
  4410. 8001d1e: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4411. huart->RxState= HAL_UART_STATE_READY;
  4412. 8001d22: f884 303a strb.w r3, [r4, #58] ; 0x3a
  4413. return HAL_OK;
  4414. 8001d26: bd10 pop {r4, pc}
  4415. return HAL_ERROR;
  4416. 8001d28: 2001 movs r0, #1
  4417. }
  4418. 8001d2a: bd10 pop {r4, pc}
  4419. 08001d2c <HAL_UART_Transmit>:
  4420. {
  4421. 8001d2c: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  4422. 8001d30: 461f mov r7, r3
  4423. if(huart->gState == HAL_UART_STATE_READY)
  4424. 8001d32: f890 3039 ldrb.w r3, [r0, #57] ; 0x39
  4425. {
  4426. 8001d36: 4604 mov r4, r0
  4427. if(huart->gState == HAL_UART_STATE_READY)
  4428. 8001d38: 2b20 cmp r3, #32
  4429. {
  4430. 8001d3a: 460d mov r5, r1
  4431. 8001d3c: 4690 mov r8, r2
  4432. if(huart->gState == HAL_UART_STATE_READY)
  4433. 8001d3e: d14e bne.n 8001dde <HAL_UART_Transmit+0xb2>
  4434. if((pData == NULL) || (Size == 0U))
  4435. 8001d40: 2900 cmp r1, #0
  4436. 8001d42: d049 beq.n 8001dd8 <HAL_UART_Transmit+0xac>
  4437. 8001d44: 2a00 cmp r2, #0
  4438. 8001d46: d047 beq.n 8001dd8 <HAL_UART_Transmit+0xac>
  4439. __HAL_LOCK(huart);
  4440. 8001d48: f890 3038 ldrb.w r3, [r0, #56] ; 0x38
  4441. 8001d4c: 2b01 cmp r3, #1
  4442. 8001d4e: d046 beq.n 8001dde <HAL_UART_Transmit+0xb2>
  4443. 8001d50: 2301 movs r3, #1
  4444. 8001d52: f880 3038 strb.w r3, [r0, #56] ; 0x38
  4445. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4446. 8001d56: 2300 movs r3, #0
  4447. 8001d58: 63c3 str r3, [r0, #60] ; 0x3c
  4448. huart->gState = HAL_UART_STATE_BUSY_TX;
  4449. 8001d5a: 2321 movs r3, #33 ; 0x21
  4450. 8001d5c: f880 3039 strb.w r3, [r0, #57] ; 0x39
  4451. tickstart = HAL_GetTick();
  4452. 8001d60: f7fe faae bl 80002c0 <HAL_GetTick>
  4453. 8001d64: 4606 mov r6, r0
  4454. huart->TxXferSize = Size;
  4455. 8001d66: f8a4 8024 strh.w r8, [r4, #36] ; 0x24
  4456. huart->TxXferCount = Size;
  4457. 8001d6a: f8a4 8026 strh.w r8, [r4, #38] ; 0x26
  4458. while(huart->TxXferCount > 0U)
  4459. 8001d6e: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4460. 8001d70: b29b uxth r3, r3
  4461. 8001d72: b96b cbnz r3, 8001d90 <HAL_UART_Transmit+0x64>
  4462. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TC, RESET, tickstart, Timeout) != HAL_OK)
  4463. 8001d74: 463b mov r3, r7
  4464. 8001d76: 4632 mov r2, r6
  4465. 8001d78: 2140 movs r1, #64 ; 0x40
  4466. 8001d7a: 4620 mov r0, r4
  4467. 8001d7c: f7ff ff80 bl 8001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4468. 8001d80: b9a8 cbnz r0, 8001dae <HAL_UART_Transmit+0x82>
  4469. huart->gState = HAL_UART_STATE_READY;
  4470. 8001d82: 2320 movs r3, #32
  4471. __HAL_UNLOCK(huart);
  4472. 8001d84: f884 0038 strb.w r0, [r4, #56] ; 0x38
  4473. huart->gState = HAL_UART_STATE_READY;
  4474. 8001d88: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4475. return HAL_OK;
  4476. 8001d8c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4477. huart->TxXferCount--;
  4478. 8001d90: 8ce3 ldrh r3, [r4, #38] ; 0x26
  4479. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4480. 8001d92: 4632 mov r2, r6
  4481. huart->TxXferCount--;
  4482. 8001d94: 3b01 subs r3, #1
  4483. 8001d96: b29b uxth r3, r3
  4484. 8001d98: 84e3 strh r3, [r4, #38] ; 0x26
  4485. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4486. 8001d9a: 68a3 ldr r3, [r4, #8]
  4487. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4488. 8001d9c: 2180 movs r1, #128 ; 0x80
  4489. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4490. 8001d9e: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4491. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4492. 8001da2: 4620 mov r0, r4
  4493. 8001da4: 463b mov r3, r7
  4494. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4495. 8001da6: d10e bne.n 8001dc6 <HAL_UART_Transmit+0x9a>
  4496. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4497. 8001da8: f7ff ff6a bl 8001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4498. 8001dac: b110 cbz r0, 8001db4 <HAL_UART_Transmit+0x88>
  4499. return HAL_TIMEOUT;
  4500. 8001dae: 2003 movs r0, #3
  4501. 8001db0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4502. huart->Instance->DR = (*tmp & (uint16_t)0x01FF);
  4503. 8001db4: 882b ldrh r3, [r5, #0]
  4504. 8001db6: 6822 ldr r2, [r4, #0]
  4505. 8001db8: f3c3 0308 ubfx r3, r3, #0, #9
  4506. 8001dbc: 6053 str r3, [r2, #4]
  4507. if(huart->Init.Parity == UART_PARITY_NONE)
  4508. 8001dbe: 6923 ldr r3, [r4, #16]
  4509. 8001dc0: b943 cbnz r3, 8001dd4 <HAL_UART_Transmit+0xa8>
  4510. pData +=2U;
  4511. 8001dc2: 3502 adds r5, #2
  4512. 8001dc4: e7d3 b.n 8001d6e <HAL_UART_Transmit+0x42>
  4513. if(UART_WaitOnFlagUntilTimeout(huart, UART_FLAG_TXE, RESET, tickstart, Timeout) != HAL_OK)
  4514. 8001dc6: f7ff ff5b bl 8001c80 <UART_WaitOnFlagUntilTimeout.constprop.3>
  4515. 8001dca: 2800 cmp r0, #0
  4516. 8001dcc: d1ef bne.n 8001dae <HAL_UART_Transmit+0x82>
  4517. huart->Instance->DR = (*pData++ & (uint8_t)0xFF);
  4518. 8001dce: 6823 ldr r3, [r4, #0]
  4519. 8001dd0: 782a ldrb r2, [r5, #0]
  4520. 8001dd2: 605a str r2, [r3, #4]
  4521. 8001dd4: 3501 adds r5, #1
  4522. 8001dd6: e7ca b.n 8001d6e <HAL_UART_Transmit+0x42>
  4523. return HAL_ERROR;
  4524. 8001dd8: 2001 movs r0, #1
  4525. 8001dda: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4526. return HAL_BUSY;
  4527. 8001dde: 2002 movs r0, #2
  4528. }
  4529. 8001de0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  4530. 08001de4 <HAL_UART_Receive_DMA>:
  4531. {
  4532. 8001de4: 4613 mov r3, r2
  4533. if(huart->RxState == HAL_UART_STATE_READY)
  4534. 8001de6: f890 203a ldrb.w r2, [r0, #58] ; 0x3a
  4535. {
  4536. 8001dea: b573 push {r0, r1, r4, r5, r6, lr}
  4537. if(huart->RxState == HAL_UART_STATE_READY)
  4538. 8001dec: 2a20 cmp r2, #32
  4539. {
  4540. 8001dee: 4605 mov r5, r0
  4541. if(huart->RxState == HAL_UART_STATE_READY)
  4542. 8001df0: d138 bne.n 8001e64 <HAL_UART_Receive_DMA+0x80>
  4543. if((pData == NULL) || (Size == 0U))
  4544. 8001df2: 2900 cmp r1, #0
  4545. 8001df4: d034 beq.n 8001e60 <HAL_UART_Receive_DMA+0x7c>
  4546. 8001df6: 2b00 cmp r3, #0
  4547. 8001df8: d032 beq.n 8001e60 <HAL_UART_Receive_DMA+0x7c>
  4548. __HAL_LOCK(huart);
  4549. 8001dfa: f890 2038 ldrb.w r2, [r0, #56] ; 0x38
  4550. 8001dfe: 2a01 cmp r2, #1
  4551. 8001e00: d030 beq.n 8001e64 <HAL_UART_Receive_DMA+0x80>
  4552. 8001e02: 2201 movs r2, #1
  4553. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4554. 8001e04: 2400 movs r4, #0
  4555. __HAL_LOCK(huart);
  4556. 8001e06: f880 2038 strb.w r2, [r0, #56] ; 0x38
  4557. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4558. 8001e0a: 2222 movs r2, #34 ; 0x22
  4559. huart->pRxBuffPtr = pData;
  4560. 8001e0c: 6281 str r1, [r0, #40] ; 0x28
  4561. huart->RxXferSize = Size;
  4562. 8001e0e: 8583 strh r3, [r0, #44] ; 0x2c
  4563. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4564. 8001e10: 63c4 str r4, [r0, #60] ; 0x3c
  4565. huart->RxState = HAL_UART_STATE_BUSY_RX;
  4566. 8001e12: f880 203a strb.w r2, [r0, #58] ; 0x3a
  4567. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4568. 8001e16: 6b40 ldr r0, [r0, #52] ; 0x34
  4569. 8001e18: 4a13 ldr r2, [pc, #76] ; (8001e68 <HAL_UART_Receive_DMA+0x84>)
  4570. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  4571. 8001e1a: 682e ldr r6, [r5, #0]
  4572. huart->hdmarx->XferCpltCallback = UART_DMAReceiveCplt;
  4573. 8001e1c: 6282 str r2, [r0, #40] ; 0x28
  4574. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4575. 8001e1e: 4a13 ldr r2, [pc, #76] ; (8001e6c <HAL_UART_Receive_DMA+0x88>)
  4576. huart->hdmarx->XferAbortCallback = NULL;
  4577. 8001e20: 6344 str r4, [r0, #52] ; 0x34
  4578. huart->hdmarx->XferHalfCpltCallback = UART_DMARxHalfCplt;
  4579. 8001e22: 62c2 str r2, [r0, #44] ; 0x2c
  4580. huart->hdmarx->XferErrorCallback = UART_DMAError;
  4581. 8001e24: 4a12 ldr r2, [pc, #72] ; (8001e70 <HAL_UART_Receive_DMA+0x8c>)
  4582. 8001e26: 6302 str r2, [r0, #48] ; 0x30
  4583. HAL_DMA_Start_IT(huart->hdmarx, (uint32_t)&huart->Instance->DR, *(uint32_t*)tmp, Size);
  4584. 8001e28: 460a mov r2, r1
  4585. 8001e2a: 1d31 adds r1, r6, #4
  4586. 8001e2c: f7fe fb08 bl 8000440 <HAL_DMA_Start_IT>
  4587. return HAL_OK;
  4588. 8001e30: 4620 mov r0, r4
  4589. __HAL_UART_CLEAR_OREFLAG(huart);
  4590. 8001e32: 682b ldr r3, [r5, #0]
  4591. 8001e34: 9401 str r4, [sp, #4]
  4592. 8001e36: 681a ldr r2, [r3, #0]
  4593. 8001e38: 9201 str r2, [sp, #4]
  4594. 8001e3a: 685a ldr r2, [r3, #4]
  4595. __HAL_UNLOCK(huart);
  4596. 8001e3c: f885 4038 strb.w r4, [r5, #56] ; 0x38
  4597. __HAL_UART_CLEAR_OREFLAG(huart);
  4598. 8001e40: 9201 str r2, [sp, #4]
  4599. 8001e42: 9a01 ldr r2, [sp, #4]
  4600. SET_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4601. 8001e44: 68da ldr r2, [r3, #12]
  4602. 8001e46: f442 7280 orr.w r2, r2, #256 ; 0x100
  4603. 8001e4a: 60da str r2, [r3, #12]
  4604. SET_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4605. 8001e4c: 695a ldr r2, [r3, #20]
  4606. 8001e4e: f042 0201 orr.w r2, r2, #1
  4607. 8001e52: 615a str r2, [r3, #20]
  4608. SET_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4609. 8001e54: 695a ldr r2, [r3, #20]
  4610. 8001e56: f042 0240 orr.w r2, r2, #64 ; 0x40
  4611. 8001e5a: 615a str r2, [r3, #20]
  4612. }
  4613. 8001e5c: b002 add sp, #8
  4614. 8001e5e: bd70 pop {r4, r5, r6, pc}
  4615. return HAL_ERROR;
  4616. 8001e60: 2001 movs r0, #1
  4617. 8001e62: e7fb b.n 8001e5c <HAL_UART_Receive_DMA+0x78>
  4618. return HAL_BUSY;
  4619. 8001e64: 2002 movs r0, #2
  4620. 8001e66: e7f9 b.n 8001e5c <HAL_UART_Receive_DMA+0x78>
  4621. 8001e68: 08001e77 .word 0x08001e77
  4622. 8001e6c: 08001f2d .word 0x08001f2d
  4623. 8001e70: 08001f39 .word 0x08001f39
  4624. 08001e74 <HAL_UART_TxCpltCallback>:
  4625. 8001e74: 4770 bx lr
  4626. 08001e76 <UART_DMAReceiveCplt>:
  4627. {
  4628. 8001e76: b508 push {r3, lr}
  4629. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4630. 8001e78: 6803 ldr r3, [r0, #0]
  4631. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4632. 8001e7a: 6a42 ldr r2, [r0, #36] ; 0x24
  4633. if((hdma->Instance->CCR & DMA_CCR_CIRC) == 0U)
  4634. 8001e7c: 681b ldr r3, [r3, #0]
  4635. 8001e7e: f013 0320 ands.w r3, r3, #32
  4636. 8001e82: d110 bne.n 8001ea6 <UART_DMAReceiveCplt+0x30>
  4637. huart->RxXferCount = 0U;
  4638. 8001e84: 85d3 strh r3, [r2, #46] ; 0x2e
  4639. CLEAR_BIT(huart->Instance->CR1, USART_CR1_PEIE);
  4640. 8001e86: 6813 ldr r3, [r2, #0]
  4641. 8001e88: 68d9 ldr r1, [r3, #12]
  4642. 8001e8a: f421 7180 bic.w r1, r1, #256 ; 0x100
  4643. 8001e8e: 60d9 str r1, [r3, #12]
  4644. CLEAR_BIT(huart->Instance->CR3, USART_CR3_EIE);
  4645. 8001e90: 6959 ldr r1, [r3, #20]
  4646. 8001e92: f021 0101 bic.w r1, r1, #1
  4647. 8001e96: 6159 str r1, [r3, #20]
  4648. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4649. 8001e98: 6959 ldr r1, [r3, #20]
  4650. 8001e9a: f021 0140 bic.w r1, r1, #64 ; 0x40
  4651. 8001e9e: 6159 str r1, [r3, #20]
  4652. huart->RxState = HAL_UART_STATE_READY;
  4653. 8001ea0: 2320 movs r3, #32
  4654. 8001ea2: f882 303a strb.w r3, [r2, #58] ; 0x3a
  4655. HAL_UART_RxCpltCallback(huart);
  4656. 8001ea6: 4610 mov r0, r2
  4657. 8001ea8: f001 fa40 bl 800332c <HAL_UART_RxCpltCallback>
  4658. 8001eac: bd08 pop {r3, pc}
  4659. 08001eae <UART_Receive_IT>:
  4660. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  4661. 8001eae: f890 303a ldrb.w r3, [r0, #58] ; 0x3a
  4662. {
  4663. 8001eb2: b510 push {r4, lr}
  4664. if(huart->RxState == HAL_UART_STATE_BUSY_RX)
  4665. 8001eb4: 2b22 cmp r3, #34 ; 0x22
  4666. 8001eb6: d136 bne.n 8001f26 <UART_Receive_IT+0x78>
  4667. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4668. 8001eb8: 6883 ldr r3, [r0, #8]
  4669. 8001eba: 6901 ldr r1, [r0, #16]
  4670. 8001ebc: f5b3 5f80 cmp.w r3, #4096 ; 0x1000
  4671. 8001ec0: 6802 ldr r2, [r0, #0]
  4672. 8001ec2: 6a83 ldr r3, [r0, #40] ; 0x28
  4673. 8001ec4: d123 bne.n 8001f0e <UART_Receive_IT+0x60>
  4674. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4675. 8001ec6: 6852 ldr r2, [r2, #4]
  4676. if(huart->Init.Parity == UART_PARITY_NONE)
  4677. 8001ec8: b9e9 cbnz r1, 8001f06 <UART_Receive_IT+0x58>
  4678. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x01FF);
  4679. 8001eca: f3c2 0208 ubfx r2, r2, #0, #9
  4680. 8001ece: f823 2b02 strh.w r2, [r3], #2
  4681. huart->pRxBuffPtr += 1U;
  4682. 8001ed2: 6283 str r3, [r0, #40] ; 0x28
  4683. if(--huart->RxXferCount == 0U)
  4684. 8001ed4: 8dc4 ldrh r4, [r0, #46] ; 0x2e
  4685. 8001ed6: 3c01 subs r4, #1
  4686. 8001ed8: b2a4 uxth r4, r4
  4687. 8001eda: 85c4 strh r4, [r0, #46] ; 0x2e
  4688. 8001edc: b98c cbnz r4, 8001f02 <UART_Receive_IT+0x54>
  4689. __HAL_UART_DISABLE_IT(huart, UART_IT_RXNE);
  4690. 8001ede: 6803 ldr r3, [r0, #0]
  4691. 8001ee0: 68da ldr r2, [r3, #12]
  4692. 8001ee2: f022 0220 bic.w r2, r2, #32
  4693. 8001ee6: 60da str r2, [r3, #12]
  4694. __HAL_UART_DISABLE_IT(huart, UART_IT_PE);
  4695. 8001ee8: 68da ldr r2, [r3, #12]
  4696. 8001eea: f422 7280 bic.w r2, r2, #256 ; 0x100
  4697. 8001eee: 60da str r2, [r3, #12]
  4698. __HAL_UART_DISABLE_IT(huart, UART_IT_ERR);
  4699. 8001ef0: 695a ldr r2, [r3, #20]
  4700. 8001ef2: f022 0201 bic.w r2, r2, #1
  4701. 8001ef6: 615a str r2, [r3, #20]
  4702. huart->RxState = HAL_UART_STATE_READY;
  4703. 8001ef8: 2320 movs r3, #32
  4704. 8001efa: f880 303a strb.w r3, [r0, #58] ; 0x3a
  4705. HAL_UART_RxCpltCallback(huart);
  4706. 8001efe: f001 fa15 bl 800332c <HAL_UART_RxCpltCallback>
  4707. if(--huart->RxXferCount == 0U)
  4708. 8001f02: 2000 movs r0, #0
  4709. }
  4710. 8001f04: bd10 pop {r4, pc}
  4711. *tmp = (uint16_t)(huart->Instance->DR & (uint16_t)0x00FF);
  4712. 8001f06: b2d2 uxtb r2, r2
  4713. 8001f08: f823 2b01 strh.w r2, [r3], #1
  4714. 8001f0c: e7e1 b.n 8001ed2 <UART_Receive_IT+0x24>
  4715. if(huart->Init.Parity == UART_PARITY_NONE)
  4716. 8001f0e: b921 cbnz r1, 8001f1a <UART_Receive_IT+0x6c>
  4717. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x00FF);
  4718. 8001f10: 1c59 adds r1, r3, #1
  4719. 8001f12: 6852 ldr r2, [r2, #4]
  4720. 8001f14: 6281 str r1, [r0, #40] ; 0x28
  4721. *huart->pRxBuffPtr++ = (uint8_t)(huart->Instance->DR & (uint8_t)0x007F);
  4722. 8001f16: 701a strb r2, [r3, #0]
  4723. 8001f18: e7dc b.n 8001ed4 <UART_Receive_IT+0x26>
  4724. 8001f1a: 6852 ldr r2, [r2, #4]
  4725. 8001f1c: 1c59 adds r1, r3, #1
  4726. 8001f1e: 6281 str r1, [r0, #40] ; 0x28
  4727. 8001f20: f002 027f and.w r2, r2, #127 ; 0x7f
  4728. 8001f24: e7f7 b.n 8001f16 <UART_Receive_IT+0x68>
  4729. return HAL_BUSY;
  4730. 8001f26: 2002 movs r0, #2
  4731. 8001f28: bd10 pop {r4, pc}
  4732. 08001f2a <HAL_UART_RxHalfCpltCallback>:
  4733. 8001f2a: 4770 bx lr
  4734. 08001f2c <UART_DMARxHalfCplt>:
  4735. {
  4736. 8001f2c: b508 push {r3, lr}
  4737. HAL_UART_RxHalfCpltCallback(huart);
  4738. 8001f2e: 6a40 ldr r0, [r0, #36] ; 0x24
  4739. 8001f30: f7ff fffb bl 8001f2a <HAL_UART_RxHalfCpltCallback>
  4740. 8001f34: bd08 pop {r3, pc}
  4741. 08001f36 <HAL_UART_ErrorCallback>:
  4742. 8001f36: 4770 bx lr
  4743. 08001f38 <UART_DMAError>:
  4744. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4745. 8001f38: 6a41 ldr r1, [r0, #36] ; 0x24
  4746. {
  4747. 8001f3a: b508 push {r3, lr}
  4748. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAT);
  4749. 8001f3c: 680b ldr r3, [r1, #0]
  4750. 8001f3e: 695a ldr r2, [r3, #20]
  4751. if((huart->gState == HAL_UART_STATE_BUSY_TX) && dmarequest)
  4752. 8001f40: f891 0039 ldrb.w r0, [r1, #57] ; 0x39
  4753. 8001f44: 2821 cmp r0, #33 ; 0x21
  4754. 8001f46: d10a bne.n 8001f5e <UART_DMAError+0x26>
  4755. 8001f48: 0612 lsls r2, r2, #24
  4756. 8001f4a: d508 bpl.n 8001f5e <UART_DMAError+0x26>
  4757. huart->TxXferCount = 0U;
  4758. 8001f4c: 2200 movs r2, #0
  4759. 8001f4e: 84ca strh r2, [r1, #38] ; 0x26
  4760. CLEAR_BIT(huart->Instance->CR1, (USART_CR1_TXEIE | USART_CR1_TCIE));
  4761. 8001f50: 68da ldr r2, [r3, #12]
  4762. 8001f52: f022 02c0 bic.w r2, r2, #192 ; 0xc0
  4763. 8001f56: 60da str r2, [r3, #12]
  4764. huart->gState = HAL_UART_STATE_READY;
  4765. 8001f58: 2220 movs r2, #32
  4766. 8001f5a: f881 2039 strb.w r2, [r1, #57] ; 0x39
  4767. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4768. 8001f5e: 695b ldr r3, [r3, #20]
  4769. if((huart->RxState == HAL_UART_STATE_BUSY_RX) && dmarequest)
  4770. 8001f60: f891 203a ldrb.w r2, [r1, #58] ; 0x3a
  4771. 8001f64: 2a22 cmp r2, #34 ; 0x22
  4772. 8001f66: d106 bne.n 8001f76 <UART_DMAError+0x3e>
  4773. 8001f68: 065b lsls r3, r3, #25
  4774. 8001f6a: d504 bpl.n 8001f76 <UART_DMAError+0x3e>
  4775. huart->RxXferCount = 0U;
  4776. 8001f6c: 2300 movs r3, #0
  4777. UART_EndRxTransfer(huart);
  4778. 8001f6e: 4608 mov r0, r1
  4779. huart->RxXferCount = 0U;
  4780. 8001f70: 85cb strh r3, [r1, #46] ; 0x2e
  4781. UART_EndRxTransfer(huart);
  4782. 8001f72: f7ff fdd9 bl 8001b28 <UART_EndRxTransfer>
  4783. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4784. 8001f76: 6bcb ldr r3, [r1, #60] ; 0x3c
  4785. HAL_UART_ErrorCallback(huart);
  4786. 8001f78: 4608 mov r0, r1
  4787. huart->ErrorCode |= HAL_UART_ERROR_DMA;
  4788. 8001f7a: f043 0310 orr.w r3, r3, #16
  4789. 8001f7e: 63cb str r3, [r1, #60] ; 0x3c
  4790. HAL_UART_ErrorCallback(huart);
  4791. 8001f80: f7ff ffd9 bl 8001f36 <HAL_UART_ErrorCallback>
  4792. 8001f84: bd08 pop {r3, pc}
  4793. ...
  4794. 08001f88 <HAL_UART_IRQHandler>:
  4795. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4796. 8001f88: 6803 ldr r3, [r0, #0]
  4797. {
  4798. 8001f8a: b570 push {r4, r5, r6, lr}
  4799. uint32_t isrflags = READ_REG(huart->Instance->SR);
  4800. 8001f8c: 681a ldr r2, [r3, #0]
  4801. {
  4802. 8001f8e: 4604 mov r4, r0
  4803. if(errorflags == RESET)
  4804. 8001f90: 0716 lsls r6, r2, #28
  4805. uint32_t cr1its = READ_REG(huart->Instance->CR1);
  4806. 8001f92: 68d9 ldr r1, [r3, #12]
  4807. uint32_t cr3its = READ_REG(huart->Instance->CR3);
  4808. 8001f94: 695d ldr r5, [r3, #20]
  4809. if(errorflags == RESET)
  4810. 8001f96: d107 bne.n 8001fa8 <HAL_UART_IRQHandler+0x20>
  4811. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4812. 8001f98: 0696 lsls r6, r2, #26
  4813. 8001f9a: d55a bpl.n 8002052 <HAL_UART_IRQHandler+0xca>
  4814. 8001f9c: 068d lsls r5, r1, #26
  4815. 8001f9e: d558 bpl.n 8002052 <HAL_UART_IRQHandler+0xca>
  4816. }
  4817. 8001fa0: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4818. UART_Receive_IT(huart);
  4819. 8001fa4: f7ff bf83 b.w 8001eae <UART_Receive_IT>
  4820. if((errorflags != RESET) && (((cr3its & USART_CR3_EIE) != RESET) || ((cr1its & (USART_CR1_RXNEIE | USART_CR1_PEIE)) != RESET)))
  4821. 8001fa8: f015 0501 ands.w r5, r5, #1
  4822. 8001fac: d102 bne.n 8001fb4 <HAL_UART_IRQHandler+0x2c>
  4823. 8001fae: f411 7f90 tst.w r1, #288 ; 0x120
  4824. 8001fb2: d04e beq.n 8002052 <HAL_UART_IRQHandler+0xca>
  4825. if(((isrflags & USART_SR_PE) != RESET) && ((cr1its & USART_CR1_PEIE) != RESET))
  4826. 8001fb4: 07d3 lsls r3, r2, #31
  4827. 8001fb6: d505 bpl.n 8001fc4 <HAL_UART_IRQHandler+0x3c>
  4828. 8001fb8: 05ce lsls r6, r1, #23
  4829. huart->ErrorCode |= HAL_UART_ERROR_PE;
  4830. 8001fba: bf42 ittt mi
  4831. 8001fbc: 6be3 ldrmi r3, [r4, #60] ; 0x3c
  4832. 8001fbe: f043 0301 orrmi.w r3, r3, #1
  4833. 8001fc2: 63e3 strmi r3, [r4, #60] ; 0x3c
  4834. if(((isrflags & USART_SR_NE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4835. 8001fc4: 0750 lsls r0, r2, #29
  4836. 8001fc6: d504 bpl.n 8001fd2 <HAL_UART_IRQHandler+0x4a>
  4837. 8001fc8: b11d cbz r5, 8001fd2 <HAL_UART_IRQHandler+0x4a>
  4838. huart->ErrorCode |= HAL_UART_ERROR_NE;
  4839. 8001fca: 6be3 ldr r3, [r4, #60] ; 0x3c
  4840. 8001fcc: f043 0302 orr.w r3, r3, #2
  4841. 8001fd0: 63e3 str r3, [r4, #60] ; 0x3c
  4842. if(((isrflags & USART_SR_FE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4843. 8001fd2: 0793 lsls r3, r2, #30
  4844. 8001fd4: d504 bpl.n 8001fe0 <HAL_UART_IRQHandler+0x58>
  4845. 8001fd6: b11d cbz r5, 8001fe0 <HAL_UART_IRQHandler+0x58>
  4846. huart->ErrorCode |= HAL_UART_ERROR_FE;
  4847. 8001fd8: 6be3 ldr r3, [r4, #60] ; 0x3c
  4848. 8001fda: f043 0304 orr.w r3, r3, #4
  4849. 8001fde: 63e3 str r3, [r4, #60] ; 0x3c
  4850. if(((isrflags & USART_SR_ORE) != RESET) && ((cr3its & USART_CR3_EIE) != RESET))
  4851. 8001fe0: 0716 lsls r6, r2, #28
  4852. 8001fe2: d504 bpl.n 8001fee <HAL_UART_IRQHandler+0x66>
  4853. 8001fe4: b11d cbz r5, 8001fee <HAL_UART_IRQHandler+0x66>
  4854. huart->ErrorCode |= HAL_UART_ERROR_ORE;
  4855. 8001fe6: 6be3 ldr r3, [r4, #60] ; 0x3c
  4856. 8001fe8: f043 0308 orr.w r3, r3, #8
  4857. 8001fec: 63e3 str r3, [r4, #60] ; 0x3c
  4858. if(huart->ErrorCode != HAL_UART_ERROR_NONE)
  4859. 8001fee: 6be3 ldr r3, [r4, #60] ; 0x3c
  4860. 8001ff0: 2b00 cmp r3, #0
  4861. 8001ff2: d066 beq.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4862. if(((isrflags & USART_SR_RXNE) != RESET) && ((cr1its & USART_CR1_RXNEIE) != RESET))
  4863. 8001ff4: 0695 lsls r5, r2, #26
  4864. 8001ff6: d504 bpl.n 8002002 <HAL_UART_IRQHandler+0x7a>
  4865. 8001ff8: 0688 lsls r0, r1, #26
  4866. 8001ffa: d502 bpl.n 8002002 <HAL_UART_IRQHandler+0x7a>
  4867. UART_Receive_IT(huart);
  4868. 8001ffc: 4620 mov r0, r4
  4869. 8001ffe: f7ff ff56 bl 8001eae <UART_Receive_IT>
  4870. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4871. 8002002: 6823 ldr r3, [r4, #0]
  4872. UART_EndRxTransfer(huart);
  4873. 8002004: 4620 mov r0, r4
  4874. dmarequest = HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR);
  4875. 8002006: 695d ldr r5, [r3, #20]
  4876. if(((huart->ErrorCode & HAL_UART_ERROR_ORE) != RESET) || dmarequest)
  4877. 8002008: 6be2 ldr r2, [r4, #60] ; 0x3c
  4878. 800200a: 0711 lsls r1, r2, #28
  4879. 800200c: d402 bmi.n 8002014 <HAL_UART_IRQHandler+0x8c>
  4880. 800200e: f015 0540 ands.w r5, r5, #64 ; 0x40
  4881. 8002012: d01a beq.n 800204a <HAL_UART_IRQHandler+0xc2>
  4882. UART_EndRxTransfer(huart);
  4883. 8002014: f7ff fd88 bl 8001b28 <UART_EndRxTransfer>
  4884. if(HAL_IS_BIT_SET(huart->Instance->CR3, USART_CR3_DMAR))
  4885. 8002018: 6823 ldr r3, [r4, #0]
  4886. 800201a: 695a ldr r2, [r3, #20]
  4887. 800201c: 0652 lsls r2, r2, #25
  4888. 800201e: d510 bpl.n 8002042 <HAL_UART_IRQHandler+0xba>
  4889. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4890. 8002020: 695a ldr r2, [r3, #20]
  4891. if(huart->hdmarx != NULL)
  4892. 8002022: 6b60 ldr r0, [r4, #52] ; 0x34
  4893. CLEAR_BIT(huart->Instance->CR3, USART_CR3_DMAR);
  4894. 8002024: f022 0240 bic.w r2, r2, #64 ; 0x40
  4895. 8002028: 615a str r2, [r3, #20]
  4896. if(huart->hdmarx != NULL)
  4897. 800202a: b150 cbz r0, 8002042 <HAL_UART_IRQHandler+0xba>
  4898. huart->hdmarx->XferAbortCallback = UART_DMAAbortOnError;
  4899. 800202c: 4b25 ldr r3, [pc, #148] ; (80020c4 <HAL_UART_IRQHandler+0x13c>)
  4900. 800202e: 6343 str r3, [r0, #52] ; 0x34
  4901. if(HAL_DMA_Abort_IT(huart->hdmarx) != HAL_OK)
  4902. 8002030: f7fe fa44 bl 80004bc <HAL_DMA_Abort_IT>
  4903. 8002034: 2800 cmp r0, #0
  4904. 8002036: d044 beq.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4905. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4906. 8002038: 6b60 ldr r0, [r4, #52] ; 0x34
  4907. }
  4908. 800203a: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  4909. huart->hdmarx->XferAbortCallback(huart->hdmarx);
  4910. 800203e: 6b43 ldr r3, [r0, #52] ; 0x34
  4911. 8002040: 4718 bx r3
  4912. HAL_UART_ErrorCallback(huart);
  4913. 8002042: 4620 mov r0, r4
  4914. 8002044: f7ff ff77 bl 8001f36 <HAL_UART_ErrorCallback>
  4915. 8002048: bd70 pop {r4, r5, r6, pc}
  4916. HAL_UART_ErrorCallback(huart);
  4917. 800204a: f7ff ff74 bl 8001f36 <HAL_UART_ErrorCallback>
  4918. huart->ErrorCode = HAL_UART_ERROR_NONE;
  4919. 800204e: 63e5 str r5, [r4, #60] ; 0x3c
  4920. 8002050: bd70 pop {r4, r5, r6, pc}
  4921. if(((isrflags & USART_SR_TXE) != RESET) && ((cr1its & USART_CR1_TXEIE) != RESET))
  4922. 8002052: 0616 lsls r6, r2, #24
  4923. 8002054: d527 bpl.n 80020a6 <HAL_UART_IRQHandler+0x11e>
  4924. 8002056: 060d lsls r5, r1, #24
  4925. 8002058: d525 bpl.n 80020a6 <HAL_UART_IRQHandler+0x11e>
  4926. if(huart->gState == HAL_UART_STATE_BUSY_TX)
  4927. 800205a: f894 2039 ldrb.w r2, [r4, #57] ; 0x39
  4928. 800205e: 2a21 cmp r2, #33 ; 0x21
  4929. 8002060: d12f bne.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4930. if(huart->Init.WordLength == UART_WORDLENGTH_9B)
  4931. 8002062: 68a2 ldr r2, [r4, #8]
  4932. 8002064: f5b2 5f80 cmp.w r2, #4096 ; 0x1000
  4933. 8002068: 6a22 ldr r2, [r4, #32]
  4934. 800206a: d117 bne.n 800209c <HAL_UART_IRQHandler+0x114>
  4935. huart->Instance->DR = (uint16_t)(*tmp & (uint16_t)0x01FF);
  4936. 800206c: 8811 ldrh r1, [r2, #0]
  4937. 800206e: f3c1 0108 ubfx r1, r1, #0, #9
  4938. 8002072: 6059 str r1, [r3, #4]
  4939. if(huart->Init.Parity == UART_PARITY_NONE)
  4940. 8002074: 6921 ldr r1, [r4, #16]
  4941. 8002076: b979 cbnz r1, 8002098 <HAL_UART_IRQHandler+0x110>
  4942. huart->pTxBuffPtr += 2U;
  4943. 8002078: 3202 adds r2, #2
  4944. huart->pTxBuffPtr += 1U;
  4945. 800207a: 6222 str r2, [r4, #32]
  4946. if(--huart->TxXferCount == 0U)
  4947. 800207c: 8ce2 ldrh r2, [r4, #38] ; 0x26
  4948. 800207e: 3a01 subs r2, #1
  4949. 8002080: b292 uxth r2, r2
  4950. 8002082: 84e2 strh r2, [r4, #38] ; 0x26
  4951. 8002084: b9ea cbnz r2, 80020c2 <HAL_UART_IRQHandler+0x13a>
  4952. __HAL_UART_DISABLE_IT(huart, UART_IT_TXE);
  4953. 8002086: 68da ldr r2, [r3, #12]
  4954. 8002088: f022 0280 bic.w r2, r2, #128 ; 0x80
  4955. 800208c: 60da str r2, [r3, #12]
  4956. __HAL_UART_ENABLE_IT(huart, UART_IT_TC);
  4957. 800208e: 68da ldr r2, [r3, #12]
  4958. 8002090: f042 0240 orr.w r2, r2, #64 ; 0x40
  4959. 8002094: 60da str r2, [r3, #12]
  4960. 8002096: bd70 pop {r4, r5, r6, pc}
  4961. huart->pTxBuffPtr += 1U;
  4962. 8002098: 3201 adds r2, #1
  4963. 800209a: e7ee b.n 800207a <HAL_UART_IRQHandler+0xf2>
  4964. huart->Instance->DR = (uint8_t)(*huart->pTxBuffPtr++ & (uint8_t)0x00FF);
  4965. 800209c: 1c51 adds r1, r2, #1
  4966. 800209e: 6221 str r1, [r4, #32]
  4967. 80020a0: 7812 ldrb r2, [r2, #0]
  4968. 80020a2: 605a str r2, [r3, #4]
  4969. 80020a4: e7ea b.n 800207c <HAL_UART_IRQHandler+0xf4>
  4970. if(((isrflags & USART_SR_TC) != RESET) && ((cr1its & USART_CR1_TCIE) != RESET))
  4971. 80020a6: 0650 lsls r0, r2, #25
  4972. 80020a8: d50b bpl.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4973. 80020aa: 064a lsls r2, r1, #25
  4974. 80020ac: d509 bpl.n 80020c2 <HAL_UART_IRQHandler+0x13a>
  4975. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4976. 80020ae: 68da ldr r2, [r3, #12]
  4977. HAL_UART_TxCpltCallback(huart);
  4978. 80020b0: 4620 mov r0, r4
  4979. __HAL_UART_DISABLE_IT(huart, UART_IT_TC);
  4980. 80020b2: f022 0240 bic.w r2, r2, #64 ; 0x40
  4981. 80020b6: 60da str r2, [r3, #12]
  4982. huart->gState = HAL_UART_STATE_READY;
  4983. 80020b8: 2320 movs r3, #32
  4984. 80020ba: f884 3039 strb.w r3, [r4, #57] ; 0x39
  4985. HAL_UART_TxCpltCallback(huart);
  4986. 80020be: f7ff fed9 bl 8001e74 <HAL_UART_TxCpltCallback>
  4987. 80020c2: bd70 pop {r4, r5, r6, pc}
  4988. 80020c4: 080020c9 .word 0x080020c9
  4989. 080020c8 <UART_DMAAbortOnError>:
  4990. {
  4991. 80020c8: b508 push {r3, lr}
  4992. huart->RxXferCount = 0x00U;
  4993. 80020ca: 2300 movs r3, #0
  4994. UART_HandleTypeDef* huart = ( UART_HandleTypeDef* )((DMA_HandleTypeDef* )hdma)->Parent;
  4995. 80020cc: 6a40 ldr r0, [r0, #36] ; 0x24
  4996. huart->RxXferCount = 0x00U;
  4997. 80020ce: 85c3 strh r3, [r0, #46] ; 0x2e
  4998. huart->TxXferCount = 0x00U;
  4999. 80020d0: 84c3 strh r3, [r0, #38] ; 0x26
  5000. HAL_UART_ErrorCallback(huart);
  5001. 80020d2: f7ff ff30 bl 8001f36 <HAL_UART_ErrorCallback>
  5002. 80020d6: bd08 pop {r3, pc}
  5003. 080020d8 <FirmwareUpdateStart>:
  5004. BootStartdata[bluecell_crc] = STH30_CreateCrc(&BootStartdata[bluecell_type],BootStartdata[bluecell_length]);
  5005. Uart1_Data_Send(&BootStartdata[bluecell_stx],BootStartdata[bluecell_length] + 3);
  5006. }
  5007. uint8_t AckData_Buf[6] = {0xbe,FirmwareUpdataAck,0x03,5,0,0xbe};
  5008. void FirmwareUpdateStart(uint8_t* data){
  5009. 80020d8: b570 push {r4, r5, r6, lr}
  5010. uint8_t ret = 0,crccheck = 0;
  5011. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  5012. 80020da: 7881 ldrb r1, [r0, #2]
  5013. void FirmwareUpdateStart(uint8_t* data){
  5014. 80020dc: 4604 mov r4, r0
  5015. crccheck = STH30_CheckCrc(&data[bluecell_type],data[bluecell_length],data[data[bluecell_length] + 1]);
  5016. 80020de: 1843 adds r3, r0, r1
  5017. 80020e0: 785a ldrb r2, [r3, #1]
  5018. 80020e2: 3001 adds r0, #1
  5019. 80020e4: f000 f8c9 bl 800227a <STH30_CheckCrc>
  5020. if(crccheck == NO_ERROR){
  5021. 80020e8: b2c0 uxtb r0, r0
  5022. 80020ea: 2801 cmp r0, #1
  5023. 80020ec: d00e beq.n 800210c <FirmwareUpdateStart+0x34>
  5024. 80020ee: 2300 movs r3, #0
  5025. ret = Flash_write(&data[0]);
  5026. if(ret == 1)
  5027. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  5028. }else{
  5029. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  5030. printf("%02x ",data[i]);
  5031. 80020f0: 4e1e ldr r6, [pc, #120] ; (800216c <FirmwareUpdateStart+0x94>)
  5032. for(uint8_t i = 0; i < data[bluecell_length] + 3; i++)
  5033. 80020f2: 78a2 ldrb r2, [r4, #2]
  5034. 80020f4: 1c5d adds r5, r3, #1
  5035. 80020f6: 3202 adds r2, #2
  5036. 80020f8: b2db uxtb r3, r3
  5037. 80020fa: 429a cmp r2, r3
  5038. 80020fc: da2e bge.n 800215c <FirmwareUpdateStart+0x84>
  5039. printf("Check Sum error \n");
  5040. 80020fe: 481c ldr r0, [pc, #112] ; (8002170 <FirmwareUpdateStart+0x98>)
  5041. 8002100: f001 fa10 bl 8003524 <puts>
  5042. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  5043. 8002104: 2222 movs r2, #34 ; 0x22
  5044. 8002106: 4b1b ldr r3, [pc, #108] ; (8002174 <FirmwareUpdateStart+0x9c>)
  5045. 8002108: 705a strb r2, [r3, #1]
  5046. 800210a: e00f b.n 800212c <FirmwareUpdateStart+0x54>
  5047. AckData_Buf[bluecell_type] = FirmwareUpdataAck;
  5048. 800210c: 2211 movs r2, #17
  5049. 800210e: 4d19 ldr r5, [pc, #100] ; (8002174 <FirmwareUpdateStart+0x9c>)
  5050. 8002110: 706a strb r2, [r5, #1]
  5051. if(data[bluecell_type] == 0xDD || data[bluecell_type] == 0xEE)//Start Firmware byte
  5052. 8002112: 7862 ldrb r2, [r4, #1]
  5053. 8002114: 2add cmp r2, #221 ; 0xdd
  5054. 8002116: d001 beq.n 800211c <FirmwareUpdateStart+0x44>
  5055. 8002118: 2aee cmp r2, #238 ; 0xee
  5056. 800211a: d107 bne.n 800212c <FirmwareUpdateStart+0x54>
  5057. ret = Flash_write(&data[0]);
  5058. 800211c: 4620 mov r0, r4
  5059. 800211e: f000 fcbf bl 8002aa0 <Flash_write>
  5060. if(ret == 1)
  5061. 8002122: b2c0 uxtb r0, r0
  5062. 8002124: 2801 cmp r0, #1
  5063. 8002126: d101 bne.n 800212c <FirmwareUpdateStart+0x54>
  5064. AckData_Buf[bluecell_type] = FirmwareUpdataNak;
  5065. 8002128: 2322 movs r3, #34 ; 0x22
  5066. 800212a: 706b strb r3, [r5, #1]
  5067. }
  5068. AckData_Buf[bluecell_crc] = STH30_CreateCrc(&AckData_Buf[bluecell_type],AckData_Buf[bluecell_length]);
  5069. 800212c: 4d11 ldr r5, [pc, #68] ; (8002174 <FirmwareUpdateStart+0x9c>)
  5070. 800212e: 78a9 ldrb r1, [r5, #2]
  5071. 8002130: 1c68 adds r0, r5, #1
  5072. 8002132: f000 f887 bl 8002244 <STH30_CreateCrc>
  5073. 8002136: 7128 strb r0, [r5, #4]
  5074. if(data[bluecell_type] != 0xEE && data[bluecell_type] != Bluecell_Reset){
  5075. 8002138: 7863 ldrb r3, [r4, #1]
  5076. 800213a: 2bee cmp r3, #238 ; 0xee
  5077. 800213c: d006 beq.n 800214c <FirmwareUpdateStart+0x74>
  5078. 800213e: 2b0a cmp r3, #10
  5079. 8002140: d004 beq.n 800214c <FirmwareUpdateStart+0x74>
  5080. Uart1_Data_Send(&AckData_Buf[bluecell_stx],AckData_Buf[bluecell_length] + 3);
  5081. 8002142: 78a9 ldrb r1, [r5, #2]
  5082. 8002144: 4628 mov r0, r5
  5083. 8002146: 3103 adds r1, #3
  5084. 8002148: f001 f916 bl 8003378 <Uart1_Data_Send>
  5085. }
  5086. if(data[bluecell_type] == 0xEE)
  5087. 800214c: 7863 ldrb r3, [r4, #1]
  5088. 800214e: 2bee cmp r3, #238 ; 0xee
  5089. 8002150: d10a bne.n 8002168 <FirmwareUpdateStart+0x90>
  5090. printf("update Complete \n");
  5091. }
  5092. 8002152: e8bd 4070 ldmia.w sp!, {r4, r5, r6, lr}
  5093. printf("update Complete \n");
  5094. 8002156: 4808 ldr r0, [pc, #32] ; (8002178 <FirmwareUpdateStart+0xa0>)
  5095. 8002158: f001 b9e4 b.w 8003524 <puts>
  5096. printf("%02x ",data[i]);
  5097. 800215c: 5ce1 ldrb r1, [r4, r3]
  5098. 800215e: 4630 mov r0, r6
  5099. 8002160: f001 f96c bl 800343c <iprintf>
  5100. 8002164: 462b mov r3, r5
  5101. 8002166: e7c4 b.n 80020f2 <FirmwareUpdateStart+0x1a>
  5102. 8002168: bd70 pop {r4, r5, r6, pc}
  5103. 800216a: bf00 nop
  5104. 800216c: 080044b0 .word 0x080044b0
  5105. 8002170: 080044b6 .word 0x080044b6
  5106. 8002174: 20000008 .word 0x20000008
  5107. 8002178: 080044c7 .word 0x080044c7
  5108. 0800217c <Chksum_Check>:
  5109. //-----------------------------------------------
  5110. //UART CRC üũ �Լ�
  5111. //-----------------------------------------------
  5112. bool Chksum_Check(uint8_t *data, uint32_t leng,uint8_t chkdata)
  5113. {
  5114. uint8_t dataret = 0;
  5115. 800217c: 2300 movs r3, #0
  5116. {
  5117. 800217e: b510 push {r4, lr}
  5118. 8002180: 1cc1 adds r1, r0, #3
  5119. 8002182: 3014 adds r0, #20
  5120. bool ret = false;
  5121. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5122. dataret += data[i];
  5123. 8002184: f811 4f01 ldrb.w r4, [r1, #1]!
  5124. 8002188: 4423 add r3, r4
  5125. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5126. 800218a: 4281 cmp r1, r0
  5127. dataret += data[i];
  5128. 800218c: b2db uxtb r3, r3
  5129. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5130. 800218e: d1f9 bne.n 8002184 <Chksum_Check+0x8>
  5131. if(dataret == chkdata){
  5132. ret = true;
  5133. }
  5134. // printf("dataret : %x chkdata : %x \r\n",dataret,chkdata);
  5135. return ret;
  5136. }
  5137. 8002190: 1a9b subs r3, r3, r2
  5138. 8002192: 4258 negs r0, r3
  5139. 8002194: 4158 adcs r0, r3
  5140. 8002196: bd10 pop {r4, pc}
  5141. 08002198 <Chksum_Create>:
  5142. uint8_t Chksum_Create(uint8_t *data)
  5143. {
  5144. 8002198: 1cc2 adds r2, r0, #3
  5145. 800219a: f100 0314 add.w r3, r0, #20
  5146. uint8_t dataret = 0;
  5147. 800219e: 2000 movs r0, #0
  5148. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5149. dataret += data[i];
  5150. 80021a0: f812 1f01 ldrb.w r1, [r2, #1]!
  5151. 80021a4: 4408 add r0, r1
  5152. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5153. 80021a6: 429a cmp r2, r3
  5154. dataret += data[i];
  5155. 80021a8: b2c0 uxtb r0, r0
  5156. for(int i = MBIC_SUBUID_0; i < MBIC_HEADERCHECKSUM_0; i++){
  5157. 80021aa: d1f9 bne.n 80021a0 <Chksum_Create+0x8>
  5158. // printf("dataret : %x data[%d] : %x \r\n",dataret,i,data[i]);
  5159. }
  5160. // printf("dataret : %x \r\n",dataret);
  5161. return dataret;
  5162. }
  5163. 80021ac: 4770 bx lr
  5164. ...
  5165. 080021b0 <CRC16_Generate>:
  5166. {
  5167. uint8_t dt = 0U;
  5168. uint16_t crc16 = 0U;
  5169. len *= 8;
  5170. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5171. 80021b0: 2300 movs r3, #0
  5172. {
  5173. 80021b2: b510 push {r4, lr}
  5174. {
  5175. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5176. 80021b4: 4c0f ldr r4, [pc, #60] ; (80021f4 <CRC16_Generate+0x44>)
  5177. len *= 8;
  5178. 80021b6: 00c9 lsls r1, r1, #3
  5179. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5180. 80021b8: 2907 cmp r1, #7
  5181. 80021ba: dc0f bgt.n 80021dc <CRC16_Generate+0x2c>
  5182. }
  5183. if(len != 0)
  5184. 80021bc: b161 cbz r1, 80021d8 <CRC16_Generate+0x28>
  5185. len--;
  5186. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5187. {
  5188. crc16 = (uint16_t)(crc16 << 1);
  5189. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5190. 80021be: f241 0221 movw r2, #4129 ; 0x1021
  5191. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5192. 80021c2: f413 4f00 tst.w r3, #32768 ; 0x8000
  5193. 80021c6: ea4f 0343 mov.w r3, r3, lsl #1
  5194. crc16 = (uint16_t)(crc16 << 1);
  5195. 80021ca: b29b uxth r3, r3
  5196. len--;
  5197. 80021cc: f101 31ff add.w r1, r1, #4294967295
  5198. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5199. 80021d0: bf18 it ne
  5200. 80021d2: 4053 eorne r3, r2
  5201. while(len != 0)
  5202. 80021d4: 2900 cmp r1, #0
  5203. 80021d6: d1f4 bne.n 80021c2 <CRC16_Generate+0x12>
  5204. }
  5205. dt = (uint8_t)(dt << 1);
  5206. }
  5207. }
  5208. return(crc16);
  5209. }
  5210. 80021d8: 4618 mov r0, r3
  5211. 80021da: bd10 pop {r4, pc}
  5212. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5213. 80021dc: f810 2b01 ldrb.w r2, [r0], #1
  5214. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5215. 80021e0: 3908 subs r1, #8
  5216. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5217. 80021e2: ea82 2213 eor.w r2, r2, r3, lsr #8
  5218. 80021e6: f834 2012 ldrh.w r2, [r4, r2, lsl #1]
  5219. 80021ea: ea82 2303 eor.w r3, r2, r3, lsl #8
  5220. 80021ee: b29b uxth r3, r3
  5221. 80021f0: e7e2 b.n 80021b8 <CRC16_Generate+0x8>
  5222. 80021f2: bf00 nop
  5223. 80021f4: 2000000e .word 0x2000000e
  5224. 080021f8 <CRC16_Check>:
  5225. {
  5226. uint8_t dt = 0U;
  5227. uint16_t crc16 = 0U;
  5228. len *= 8;
  5229. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5230. 80021f8: 2300 movs r3, #0
  5231. {
  5232. 80021fa: b530 push {r4, r5, lr}
  5233. {
  5234. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5235. 80021fc: 4d10 ldr r5, [pc, #64] ; (8002240 <CRC16_Check+0x48>)
  5236. len *= 8;
  5237. 80021fe: 00c9 lsls r1, r1, #3
  5238. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5239. 8002200: 2907 cmp r1, #7
  5240. 8002202: dc11 bgt.n 8002228 <CRC16_Check+0x30>
  5241. }
  5242. if(len != 0)
  5243. 8002204: b161 cbz r1, 8002220 <CRC16_Check+0x28>
  5244. len--;
  5245. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5246. {
  5247. crc16 = (uint16_t)(crc16 << 1);
  5248. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5249. 8002206: f241 0021 movw r0, #4129 ; 0x1021
  5250. if(((crc16^dt) & ((uint16_t)1 << 15)) != 0)
  5251. 800220a: f413 4f00 tst.w r3, #32768 ; 0x8000
  5252. 800220e: ea4f 0343 mov.w r3, r3, lsl #1
  5253. crc16 = (uint16_t)(crc16 << 1);
  5254. 8002212: b29b uxth r3, r3
  5255. len--;
  5256. 8002214: f101 31ff add.w r1, r1, #4294967295
  5257. crc16 = (uint16_t)(crc16 ^ 0x1021);
  5258. 8002218: bf18 it ne
  5259. 800221a: 4043 eorne r3, r0
  5260. while(len != 0)
  5261. 800221c: 2900 cmp r1, #0
  5262. 800221e: d1f4 bne.n 800220a <CRC16_Check+0x12>
  5263. }
  5264. dt = (uint8_t)(dt << 1);
  5265. }
  5266. }
  5267. return(crc16 == checksum ? CHECKSUM_ERROR : NO_ERROR );
  5268. }
  5269. 8002220: 1a98 subs r0, r3, r2
  5270. 8002222: bf18 it ne
  5271. 8002224: 2001 movne r0, #1
  5272. 8002226: bd30 pop {r4, r5, pc}
  5273. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5274. 8002228: f810 4b01 ldrb.w r4, [r0], #1
  5275. for(crc16 = (uint16_t)0x0000; len >= 8; len -= 8, buf_ptr++)
  5276. 800222c: 3908 subs r1, #8
  5277. crc16 = (uint16_t)(Table_CRC16[(crc16>>8) ^ (uint16_t)(*buf_ptr)] ^ (crc16<<8));
  5278. 800222e: ea84 2413 eor.w r4, r4, r3, lsr #8
  5279. 8002232: f835 4014 ldrh.w r4, [r5, r4, lsl #1]
  5280. 8002236: ea84 2303 eor.w r3, r4, r3, lsl #8
  5281. 800223a: b29b uxth r3, r3
  5282. 800223c: e7e0 b.n 8002200 <CRC16_Check+0x8>
  5283. 800223e: bf00 nop
  5284. 8002240: 2000000e .word 0x2000000e
  5285. 08002244 <STH30_CreateCrc>:
  5286. uint8_t STH30_CreateCrc(uint8_t *data, uint8_t nbrOfBytes)
  5287. {
  5288. 8002244: b510 push {r4, lr}
  5289. uint8_t bit; // bit mask
  5290. uint8_t crc = 0xFF; // calculated checksum
  5291. 8002246: 23ff movs r3, #255 ; 0xff
  5292. uint8_t byteCtr; // byte counter
  5293. // calculates 8-Bit checksum with given polynomial
  5294. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  5295. 8002248: 4604 mov r4, r0
  5296. 800224a: 1a22 subs r2, r4, r0
  5297. 800224c: b2d2 uxtb r2, r2
  5298. 800224e: 4291 cmp r1, r2
  5299. 8002250: d801 bhi.n 8002256 <STH30_CreateCrc+0x12>
  5300. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5301. else crc = (crc << 1);
  5302. }
  5303. }
  5304. return crc;
  5305. }
  5306. 8002252: 4618 mov r0, r3
  5307. 8002254: bd10 pop {r4, pc}
  5308. crc ^= (data[byteCtr]);
  5309. 8002256: f814 2b01 ldrb.w r2, [r4], #1
  5310. 800225a: 4053 eors r3, r2
  5311. 800225c: 2208 movs r2, #8
  5312. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5313. 800225e: f013 0f80 tst.w r3, #128 ; 0x80
  5314. 8002262: f102 32ff add.w r2, r2, #4294967295
  5315. 8002266: ea4f 0343 mov.w r3, r3, lsl #1
  5316. 800226a: bf18 it ne
  5317. 800226c: f083 0331 eorne.w r3, r3, #49 ; 0x31
  5318. for(bit = 8; bit > 0; --bit)
  5319. 8002270: f012 02ff ands.w r2, r2, #255 ; 0xff
  5320. else crc = (crc << 1);
  5321. 8002274: b2db uxtb r3, r3
  5322. for(bit = 8; bit > 0; --bit)
  5323. 8002276: d1f2 bne.n 800225e <STH30_CreateCrc+0x1a>
  5324. 8002278: e7e7 b.n 800224a <STH30_CreateCrc+0x6>
  5325. 0800227a <STH30_CheckCrc>:
  5326. etError STH30_CheckCrc(uint8_t *data, uint8_t nbrOfBytes, uint8_t checksum)
  5327. {
  5328. 800227a: b530 push {r4, r5, lr}
  5329. uint8_t bit; // bit mask
  5330. uint8_t crc = 0xFF; // calculated checksum
  5331. 800227c: 23ff movs r3, #255 ; 0xff
  5332. uint8_t byteCtr; // byte counter
  5333. // calculates 8-Bit checksum with given polynomial
  5334. for(byteCtr = 0; byteCtr < nbrOfBytes; byteCtr++)
  5335. 800227e: 4605 mov r5, r0
  5336. 8002280: 1a2c subs r4, r5, r0
  5337. 8002282: b2e4 uxtb r4, r4
  5338. 8002284: 42a1 cmp r1, r4
  5339. 8002286: d803 bhi.n 8002290 <STH30_CheckCrc+0x16>
  5340. else crc = (crc << 1);
  5341. }
  5342. }
  5343. if(crc != checksum) return CHECKSUM_ERROR;
  5344. else return NO_ERROR;
  5345. }
  5346. 8002288: 1a9b subs r3, r3, r2
  5347. 800228a: 4258 negs r0, r3
  5348. 800228c: 4158 adcs r0, r3
  5349. 800228e: bd30 pop {r4, r5, pc}
  5350. crc ^= (data[byteCtr]);
  5351. 8002290: f815 4b01 ldrb.w r4, [r5], #1
  5352. 8002294: 4063 eors r3, r4
  5353. 8002296: 2408 movs r4, #8
  5354. if(crc & 0x80) crc = (crc << 1) ^ POLYNOMIAL;
  5355. 8002298: f013 0f80 tst.w r3, #128 ; 0x80
  5356. 800229c: f104 34ff add.w r4, r4, #4294967295
  5357. 80022a0: ea4f 0343 mov.w r3, r3, lsl #1
  5358. 80022a4: bf18 it ne
  5359. 80022a6: f083 0331 eorne.w r3, r3, #49 ; 0x31
  5360. for(bit = 8; bit > 0; --bit)
  5361. 80022aa: f014 04ff ands.w r4, r4, #255 ; 0xff
  5362. else crc = (crc << 1);
  5363. 80022ae: b2db uxtb r3, r3
  5364. for(bit = 8; bit > 0; --bit)
  5365. 80022b0: d1f2 bne.n 8002298 <STH30_CheckCrc+0x1e>
  5366. 80022b2: e7e5 b.n 8002280 <STH30_CheckCrc+0x6>
  5367. 080022b4 <crc32>:
  5368. {
  5369. const uint8_t *p;
  5370. uint32_t crcret = 0;
  5371. p = buf;
  5372. crcret = crcret ^ ~0U;
  5373. 80022b4: f04f 32ff mov.w r2, #4294967295
  5374. {
  5375. 80022b8: b510 push {r4, lr}
  5376. while (size--) {
  5377. // printf("index : size : %d buf %x \r\n",size,*p);
  5378. crcret = crc32_tab[(crcret ^ *p++) & 0xFF] ^ (crcret >> 8);
  5379. 80022ba: 4c07 ldr r4, [pc, #28] ; (80022d8 <crc32+0x24>)
  5380. 80022bc: 4401 add r1, r0
  5381. while (size--) {
  5382. 80022be: 4288 cmp r0, r1
  5383. 80022c0: d101 bne.n 80022c6 <crc32+0x12>
  5384. }
  5385. return crcret ^ ~0U;
  5386. }
  5387. 80022c2: 43d0 mvns r0, r2
  5388. 80022c4: bd10 pop {r4, pc}
  5389. crcret = crc32_tab[(crcret ^ *p++) & 0xFF] ^ (crcret >> 8);
  5390. 80022c6: f810 3b01 ldrb.w r3, [r0], #1
  5391. 80022ca: 4053 eors r3, r2
  5392. 80022cc: b2db uxtb r3, r3
  5393. 80022ce: f854 3023 ldr.w r3, [r4, r3, lsl #2]
  5394. 80022d2: ea83 2212 eor.w r2, r3, r2, lsr #8
  5395. 80022d6: e7f2 b.n 80022be <crc32+0xa>
  5396. 80022d8: 080044d8 .word 0x080044d8
  5397. 080022dc <MBIC_HeaderMergeFunction>:
  5398. Length : Response Data Length
  5399. CRCINDEX : CRC INDEX Number
  5400. */
  5401. uint8_t* MBIC_HeaderMergeFunction(uint8_t* data,uint16_t Length )
  5402. {
  5403. 80022dc: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  5404. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  5405. 80022e0: f101 0320 add.w r3, r1, #32
  5406. 80022e4: f023 0307 bic.w r3, r3, #7
  5407. {
  5408. 80022e8: af00 add r7, sp, #0
  5409. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  5410. 80022ea: ebad 0d03 sub.w sp, sp, r3
  5411. {
  5412. 80022ee: 4604 mov r4, r0
  5413. 80022f0: 460e mov r6, r1
  5414. uint16_t CRCData = CRC16_Generate(data,Length);
  5415. 80022f2: f7ff ff5d bl 80021b0 <CRC16_Generate>
  5416. /*CRC Create*/
  5417. ret[MBIC_PAYLOADSTART + Length + 0] = ((CRCData & 0xFF00) >> 8);
  5418. 80022f6: eb0d 0306 add.w r3, sp, r6
  5419. 80022fa: 0a02 lsrs r2, r0, #8
  5420. 80022fc: 759a strb r2, [r3, #22]
  5421. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  5422. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  5423. 80022fe: 2203 movs r2, #3
  5424. ret[MBIC_PAYLOADSTART + Length + 1] = ((CRCData & 0x00FF));
  5425. 8002300: 75d8 strb r0, [r3, #23]
  5426. ret[MBIC_PAYLOADSTART + Length + 2] = 0x03;
  5427. 8002302: 761a strb r2, [r3, #24]
  5428. /*Data Mark Create*/
  5429. ret[MBIC_PREAMBLE_0] = MBIC_PREAMBLE0;
  5430. 8002304: 2316 movs r3, #22
  5431. 8002306: f88d 3000 strb.w r3, [sp]
  5432. ret[MBIC_PREAMBLE_1] = MBIC_PREAMBLE1;
  5433. 800230a: f88d 3001 strb.w r3, [sp, #1]
  5434. ret[MBIC_PREAMBLE_2] = MBIC_PREAMBLE2;
  5435. 800230e: f88d 3002 strb.w r3, [sp, #2]
  5436. ret[MBIC_PREAMBLE_3] = MBIC_PREAMBLE3;
  5437. 8002312: f88d 3003 strb.w r3, [sp, #3]
  5438. /*Data Subid Create*/
  5439. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  5440. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  5441. 8002316: 23f1 movs r3, #241 ; 0xf1
  5442. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  5443. 8002318: 2500 movs r5, #0
  5444. ret[MBIC_SUBUID_1] = MBIC_SUBUID1;
  5445. 800231a: f88d 3005 strb.w r3, [sp, #5]
  5446. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  5447. 800231e: 79a3 ldrb r3, [r4, #6]
  5448. ret[MBIC_LENGTH_0] = (Length & 0xFF00) << 8;
  5449. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  5450. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  5451. 8002320: 4668 mov r0, sp
  5452. ret[MBIC_RCODE_0] = data[MBIC_RCODE_0];
  5453. 8002322: f88d 3006 strb.w r3, [sp, #6]
  5454. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  5455. 8002326: 79e3 ldrb r3, [r4, #7]
  5456. ret[MBIC_SUBUID_0] = MBIC_SUBUID0;
  5457. 8002328: f88d 5004 strb.w r5, [sp, #4]
  5458. ret[MBIC_TRID_0] = data[MBIC_TRID_0];
  5459. 800232c: f88d 3007 strb.w r3, [sp, #7]
  5460. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  5461. 8002330: 7a23 ldrb r3, [r4, #8]
  5462. ret[MBIC_ERRRESPONSE_0] = MBIC_ERRRESPONSE;
  5463. 8002332: f88d 5011 strb.w r5, [sp, #17]
  5464. ret[MBIC_TRID_1] = data[MBIC_TRID_1];
  5465. 8002336: f88d 3008 strb.w r3, [sp, #8]
  5466. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  5467. 800233a: 7a63 ldrb r3, [r4, #9]
  5468. uint8_t ret[Length + 22 + 3];/*Data Length + Header Length + Tail Length*/
  5469. 800233c: 46e8 mov r8, sp
  5470. ret[MBIC_SEQSUM_0] = data[MBIC_SEQSUM_0];
  5471. 800233e: f88d 3009 strb.w r3, [sp, #9]
  5472. ret[MBIC_TTL_0] = data[MBIC_TTL_0];
  5473. 8002342: 7aa3 ldrb r3, [r4, #10]
  5474. 8002344: f88d 300a strb.w r3, [sp, #10]
  5475. ret[MBIC_TIME_0] = data[MBIC_TIME_0];
  5476. 8002348: 7ae3 ldrb r3, [r4, #11]
  5477. 800234a: f88d 300b strb.w r3, [sp, #11]
  5478. ret[MBIC_TIME_1] = data[MBIC_TIME_1];
  5479. 800234e: 7b23 ldrb r3, [r4, #12]
  5480. 8002350: f88d 300c strb.w r3, [sp, #12]
  5481. ret[MBIC_TIME_2] = data[MBIC_TIME_2];
  5482. 8002354: 7b63 ldrb r3, [r4, #13]
  5483. 8002356: f88d 300d strb.w r3, [sp, #13]
  5484. ret[MBIC_TIME_3] = data[MBIC_TIME_3];
  5485. 800235a: 7ba3 ldrb r3, [r4, #14]
  5486. 800235c: f88d 300e strb.w r3, [sp, #14]
  5487. ret[MBIC_TIME_4] = data[MBIC_TIME_4];
  5488. 8002360: 7be3 ldrb r3, [r4, #15]
  5489. 8002362: f88d 300f strb.w r3, [sp, #15]
  5490. ret[MBIC_TIME_5] = data[MBIC_TIME_5];
  5491. 8002366: 7c23 ldrb r3, [r4, #16]
  5492. 8002368: f88d 3010 strb.w r3, [sp, #16]
  5493. ret[MBIC_LENGTH_0] = (Length & 0xFF00) << 8;
  5494. 800236c: f88d 5013 strb.w r5, [sp, #19]
  5495. ret[MBIC_LENGTH_1] = Length & 0x00FF;
  5496. 8002370: f88d 6014 strb.w r6, [sp, #20]
  5497. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  5498. 8002374: f7ff ff10 bl 8002198 <Chksum_Create>
  5499. // data[MBIC_PAYLOADSTART + i] = data[i];
  5500. // }
  5501. /*
  5502. MBIC Header Data input
  5503. */
  5504. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  5505. 8002378: 462b mov r3, r5
  5506. ret[MBIC_HEADERCHECKSUM_0] = Chksum_Create(ret);
  5507. 800237a: f88d 0015 strb.w r0, [sp, #21]
  5508. if(i == MBIC_CMD_0) /*cmd exception*/
  5509. 800237e: 2b12 cmp r3, #18
  5510. continue;
  5511. data[i] = ret[i];
  5512. 8002380: bf1c itt ne
  5513. 8002382: f818 2003 ldrbne.w r2, [r8, r3]
  5514. 8002386: 54e2 strbne r2, [r4, r3]
  5515. for(int i = 0; i < MBIC_HEADER_SIZE; i++){
  5516. 8002388: 3301 adds r3, #1
  5517. 800238a: 2b16 cmp r3, #22
  5518. 800238c: d1f7 bne.n 800237e <MBIC_HeaderMergeFunction+0xa2>
  5519. 800238e: 2300 movs r3, #0
  5520. 8002390: 3301 adds r3, #1
  5521. }
  5522. /*
  5523. MBIC Tail Data input
  5524. */
  5525. for(int i = MBIC_HEADER_SIZE + Length; i < MBIC_HEADER_SIZE + MBIC_TAIL_SIZE + Length; i++){
  5526. 8002392: 2b04 cmp r3, #4
  5527. 8002394: d103 bne.n 800239e <MBIC_HeaderMergeFunction+0xc2>
  5528. // ret[MBIC_PAYLOADSTART + i] = data[i];
  5529. // for(int i = 0; i < Length; i++)
  5530. // printf("MBIC : %x \r\n",data[i]);
  5531. return data;
  5532. }
  5533. 8002396: 4620 mov r0, r4
  5534. 8002398: 46bd mov sp, r7
  5535. 800239a: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  5536. data[i] = ret[i];
  5537. 800239e: 199a adds r2, r3, r6
  5538. 80023a0: 18a1 adds r1, r4, r2
  5539. 80023a2: 4442 add r2, r8
  5540. 80023a4: 7d52 ldrb r2, [r2, #21]
  5541. 80023a6: 754a strb r2, [r1, #21]
  5542. 80023a8: e7f2 b.n 8002390 <MBIC_HeaderMergeFunction+0xb4>
  5543. ...
  5544. 080023ac <MBIC_Bootloader_FirmwareUpdate>:
  5545. }
  5546. #endif // PYJ.2019.03.27_END --
  5547. }
  5548. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  5549. 80023ac: b510 push {r4, lr}
  5550. // printf("RX");
  5551. // for(int i = 0; i < 128; i++)
  5552. // printf("%c",*data++);
  5553. switch(cmd){
  5554. 80023ae: 7c83 ldrb r3, [r0, #18]
  5555. void MBIC_Bootloader_FirmwareUpdate(uint8_t* data){
  5556. 80023b0: 4604 mov r4, r0
  5557. switch(cmd){
  5558. 80023b2: 2b11 cmp r3, #17
  5559. 80023b4: d022 beq.n 80023fc <MBIC_Bootloader_FirmwareUpdate+0x50>
  5560. 80023b6: d803 bhi.n 80023c0 <MBIC_Bootloader_FirmwareUpdate+0x14>
  5561. 80023b8: b143 cbz r3, 80023cc <MBIC_Bootloader_FirmwareUpdate+0x20>
  5562. 80023ba: 2b10 cmp r3, #16
  5563. 80023bc: d008 beq.n 80023d0 <MBIC_Bootloader_FirmwareUpdate+0x24>
  5564. 80023be: bd10 pop {r4, pc}
  5565. 80023c0: 2b13 cmp r3, #19
  5566. 80023c2: d040 beq.n 8002446 <MBIC_Bootloader_FirmwareUpdate+0x9a>
  5567. 80023c4: d332 bcc.n 800242c <MBIC_Bootloader_FirmwareUpdate+0x80>
  5568. 80023c6: 2b14 cmp r3, #20
  5569. 80023c8: d04a beq.n 8002460 <MBIC_Bootloader_FirmwareUpdate+0xb4>
  5570. 80023ca: bd10 pop {r4, pc}
  5571. case 0:
  5572. Jump_App();
  5573. 80023cc: f000 fa9a bl 8002904 <Jump_App>
  5574. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 3];
  5575. /*DOWNLOAD OPTION*/
  5576. data[MBIC_PAYLOADSTART + index++] = data[MBIC_PAYLOADSTART + 4];
  5577. Download_Option = data[MBIC_PAYLOADSTART + 4];
  5578. /*DOWNLOAD DELAY REQUEST*/
  5579. data[MBIC_PAYLOADSTART + index++] = 3;
  5580. 80023d0: 2303 movs r3, #3
  5581. 80023d2: 76e3 strb r3, [r4, #27]
  5582. /*DOWNLOAD Reserve*/
  5583. data[MBIC_PAYLOADSTART + index++] = 0;
  5584. 80023d4: 2300 movs r3, #0
  5585. 80023d6: 7723 strb r3, [r4, #28]
  5586. data[MBIC_PAYLOADSTART + index++] = 0;
  5587. 80023d8: 7763 strb r3, [r4, #29]
  5588. data[MBIC_PAYLOADSTART + index++] = 0;
  5589. 80023da: 77a3 strb r3, [r4, #30]
  5590. data[MBIC_PAYLOADSTART + index++] = 0;
  5591. 80023dc: 77e3 strb r3, [r4, #31]
  5592. data[MBIC_PAYLOADSTART + index++] = 0;
  5593. 80023de: f884 3020 strb.w r3, [r4, #32]
  5594. data[MBIC_PAYLOADSTART + index++] = 0;
  5595. 80023e2: f884 3021 strb.w r3, [r4, #33] ; 0x21
  5596. cmd = MBIC_Notice_RSP;
  5597. 80023e6: 2390 movs r3, #144 ; 0x90
  5598. data[MBIC_PAYLOADSTART + index++] = 0;
  5599. break;
  5600. default:
  5601. return;
  5602. }
  5603. data[MBIC_CMD_0] = cmd;
  5604. 80023e8: 74a3 strb r3, [r4, #18]
  5605. data = MBIC_HeaderMergeFunction(data,index); // reponse
  5606. 80023ea: 210c movs r1, #12
  5607. 80023ec: 4620 mov r0, r4
  5608. 80023ee: f7ff ff75 bl 80022dc <MBIC_HeaderMergeFunction>
  5609. // HAL_UART_Transmit_DMA(&huart1, data,22 + 3 + index);
  5610. Uart1_Data_Send(data ,22 + 3 + index);
  5611. }
  5612. 80023f2: e8bd 4010 ldmia.w sp!, {r4, lr}
  5613. Uart1_Data_Send(data ,22 + 3 + index);
  5614. 80023f6: 2125 movs r1, #37 ; 0x25
  5615. 80023f8: f000 bfbe b.w 8003378 <Uart1_Data_Send>
  5616. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  5617. 80023fc: 7ec3 ldrb r3, [r0, #27]
  5618. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  5619. 80023fe: 7e82 ldrb r2, [r0, #26]
  5620. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  5621. 8002400: 041b lsls r3, r3, #16
  5622. 8002402: eb03 6302 add.w r3, r3, r2, lsl #24
  5623. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  5624. 8002406: 7f42 ldrb r2, [r0, #29]
  5625. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  5626. 8002408: 491c ldr r1, [pc, #112] ; (800247c <MBIC_Bootloader_FirmwareUpdate+0xd0>)
  5627. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  5628. 800240a: 4413 add r3, r2
  5629. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  5630. 800240c: 7f02 ldrb r2, [r0, #28]
  5631. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  5632. 800240e: eb03 2302 add.w r3, r3, r2, lsl #8
  5633. 8002412: 4a1b ldr r2, [pc, #108] ; (8002480 <MBIC_Bootloader_FirmwareUpdate+0xd4>)
  5634. 8002414: 6013 str r3, [r2, #0]
  5635. data[MBIC_PAYLOADSTART + index++] = 0;
  5636. 8002416: 2300 movs r3, #0
  5637. 8002418: 7783 strb r3, [r0, #30]
  5638. data[MBIC_PAYLOADSTART + index++] = 0;
  5639. 800241a: 77c3 strb r3, [r0, #31]
  5640. data[MBIC_PAYLOADSTART + index++] = 0;
  5641. 800241c: f880 3020 strb.w r3, [r0, #32]
  5642. data[MBIC_PAYLOADSTART + index++] = 0;
  5643. 8002420: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5644. Bank_Flash_write(data,FLASH_USER_START_ADDR);
  5645. 8002424: f000 fb68 bl 8002af8 <Bank_Flash_write>
  5646. cmd = MBIC_Download_DATA_RSP;
  5647. 8002428: 2391 movs r3, #145 ; 0x91
  5648. break;
  5649. 800242a: e7dd b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5650. data[MBIC_PAYLOADSTART + index++] = 3;
  5651. 800242c: 2303 movs r3, #3
  5652. 800242e: 76c3 strb r3, [r0, #27]
  5653. data[MBIC_PAYLOADSTART + index++] = 0;
  5654. 8002430: 2300 movs r3, #0
  5655. 8002432: 7703 strb r3, [r0, #28]
  5656. data[MBIC_PAYLOADSTART + index++] = 0;
  5657. 8002434: 7743 strb r3, [r0, #29]
  5658. data[MBIC_PAYLOADSTART + index++] = 0;
  5659. 8002436: 7783 strb r3, [r0, #30]
  5660. data[MBIC_PAYLOADSTART + index++] = 0;
  5661. 8002438: 77c3 strb r3, [r0, #31]
  5662. data[MBIC_PAYLOADSTART + index++] = 0;
  5663. 800243a: f880 3020 strb.w r3, [r0, #32]
  5664. data[MBIC_PAYLOADSTART + index++] = 0;
  5665. 800243e: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5666. cmd = MBIC_Download_Confirm_RSP;
  5667. 8002442: 2392 movs r3, #146 ; 0x92
  5668. break;
  5669. 8002444: e7d0 b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5670. data[MBIC_PAYLOADSTART + index++] = 3;
  5671. 8002446: 2303 movs r3, #3
  5672. 8002448: 76c3 strb r3, [r0, #27]
  5673. data[MBIC_PAYLOADSTART + index++] = 0;
  5674. 800244a: 2300 movs r3, #0
  5675. 800244c: 7703 strb r3, [r0, #28]
  5676. data[MBIC_PAYLOADSTART + index++] = 0;
  5677. 800244e: 7743 strb r3, [r0, #29]
  5678. data[MBIC_PAYLOADSTART + index++] = 0;
  5679. 8002450: 7783 strb r3, [r0, #30]
  5680. data[MBIC_PAYLOADSTART + index++] = 0;
  5681. 8002452: 77c3 strb r3, [r0, #31]
  5682. data[MBIC_PAYLOADSTART + index++] = 0;
  5683. 8002454: f880 3020 strb.w r3, [r0, #32]
  5684. data[MBIC_PAYLOADSTART + index++] = 0;
  5685. 8002458: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5686. cmd = MBIC_Complete_Notice_RSP;
  5687. 800245c: 2393 movs r3, #147 ; 0x93
  5688. break;
  5689. 800245e: e7c3 b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5690. data[MBIC_PAYLOADSTART + index++] = 3;
  5691. 8002460: 2303 movs r3, #3
  5692. 8002462: 76c3 strb r3, [r0, #27]
  5693. data[MBIC_PAYLOADSTART + index++] = 0;
  5694. 8002464: 2300 movs r3, #0
  5695. 8002466: 7703 strb r3, [r0, #28]
  5696. data[MBIC_PAYLOADSTART + index++] = 0;
  5697. 8002468: 7743 strb r3, [r0, #29]
  5698. data[MBIC_PAYLOADSTART + index++] = 0;
  5699. 800246a: 7783 strb r3, [r0, #30]
  5700. data[MBIC_PAYLOADSTART + index++] = 0;
  5701. 800246c: 77c3 strb r3, [r0, #31]
  5702. data[MBIC_PAYLOADSTART + index++] = 0;
  5703. 800246e: f880 3020 strb.w r3, [r0, #32]
  5704. data[MBIC_PAYLOADSTART + index++] = 0;
  5705. 8002472: f880 3021 strb.w r3, [r0, #33] ; 0x21
  5706. cmd = MBIC_Reboot_Notice_RSP;
  5707. 8002476: 2394 movs r3, #148 ; 0x94
  5708. break;
  5709. 8002478: e7b6 b.n 80023e8 <MBIC_Bootloader_FirmwareUpdate+0x3c>
  5710. 800247a: bf00 nop
  5711. 800247c: 08008000 .word 0x08008000
  5712. 8002480: 2000029c .word 0x2000029c
  5713. 08002484 <EEPROM_M24C08_Read>:
  5714. printf("EEPROM INIT COMPLETE\r\n");
  5715. }
  5716. #define MAXEEPROM_LENG 32
  5717. HAL_StatusTypeDef EEPROM_M24C08_Read(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5718. 8002484: b51f push {r0, r1, r2, r3, r4, lr}
  5719. // uint16_t sizecnt = 0,
  5720. //uint16_t sizeremain = 0;
  5721. // uint16_t addrees_inc = 0;
  5722. // ret = HAL_I2C_Mem_Read(&hi2c2, devid | ((Address & 0x0300) >> 7),((Address )), I2C_MEMADD_SIZE_8BIT, &data[0], size, 1024);
  5723. ret = HAL_I2C_Mem_Read(&hi2c2, devid ,((Address )), I2C_MEMADD_SIZE_16BIT, &data[0], size, 1024);
  5724. 8002486: f44f 6480 mov.w r4, #1024 ; 0x400
  5725. 800248a: e88d 001c stmia.w sp, {r2, r3, r4}
  5726. 800248e: 460a mov r2, r1
  5727. 8002490: 2310 movs r3, #16
  5728. 8002492: 4601 mov r1, r0
  5729. 8002494: 4807 ldr r0, [pc, #28] ; (80024b4 <EEPROM_M24C08_Read+0x30>)
  5730. 8002496: f7fe fe51 bl 800113c <HAL_I2C_Mem_Read>
  5731. // EEPROM24XX_Load( Address,data, size);
  5732. if(ret == HAL_ERROR)
  5733. 800249a: 2801 cmp r0, #1
  5734. ret = HAL_I2C_Mem_Read(&hi2c2, devid ,((Address )), I2C_MEMADD_SIZE_16BIT, &data[0], size, 1024);
  5735. 800249c: 4604 mov r4, r0
  5736. if(ret == HAL_ERROR)
  5737. 800249e: d105 bne.n 80024ac <EEPROM_M24C08_Read+0x28>
  5738. printf("Write ERR\r\n");
  5739. 80024a0: 4805 ldr r0, [pc, #20] ; (80024b8 <EEPROM_M24C08_Read+0x34>)
  5740. 80024a2: f001 f83f bl 8003524 <puts>
  5741. else
  5742. HAL_Delay(20);
  5743. return ret;
  5744. }
  5745. 80024a6: 4620 mov r0, r4
  5746. 80024a8: b004 add sp, #16
  5747. 80024aa: bd10 pop {r4, pc}
  5748. HAL_Delay(20);
  5749. 80024ac: 2014 movs r0, #20
  5750. 80024ae: f7fd ff0d bl 80002cc <HAL_Delay>
  5751. 80024b2: e7f8 b.n 80024a6 <EEPROM_M24C08_Read+0x22>
  5752. 80024b4: 200004d8 .word 0x200004d8
  5753. 80024b8: 08004ae6 .word 0x08004ae6
  5754. 080024bc <EEPROM_M24C08_write>:
  5755. HAL_StatusTypeDef EEPROM_M24C08_write(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5756. 80024bc: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  5757. HAL_StatusTypeDef ret = HAL_ERROR;
  5758. uint8_t sizecnt = 0,sizeremain = 0;
  5759. uint16_t addrees_inc = 0;
  5760. sizecnt = size /MAXEEPROM_LENG;
  5761. 80024c0: f3c3 1447 ubfx r4, r3, #5, #8
  5762. HAL_StatusTypeDef EEPROM_M24C08_write(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5763. 80024c4: b087 sub sp, #28
  5764. sizeremain = size % MAXEEPROM_LENG;
  5765. 80024c6: f003 031f and.w r3, r3, #31
  5766. HAL_StatusTypeDef EEPROM_M24C08_write(uint8_t devid,uint16_t Address,uint8_t* data,uint16_t size){
  5767. 80024ca: 4680 mov r8, r0
  5768. 80024cc: 460f mov r7, r1
  5769. 80024ce: 4691 mov r9, r2
  5770. sizeremain = size % MAXEEPROM_LENG;
  5771. 80024d0: 9305 str r3, [sp, #20]
  5772. addrees_inc = 0;
  5773. if(sizecnt > 0){
  5774. 80024d2: 2c00 cmp r4, #0
  5775. 80024d4: d038 beq.n 8002548 <EEPROM_M24C08_write+0x8c>
  5776. 80024d6: f04f 0a00 mov.w sl, #0
  5777. 80024da: 2501 movs r5, #1
  5778. 80024dc: 4656 mov r6, sl
  5779. for(int i = 0 ; i < sizecnt; i++ ){
  5780. addrees_inc = i * MAXEEPROM_LENG;
  5781. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc) & 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc], MAXEEPROM_LENG, 1024);
  5782. 80024de: fa1f fb80 uxth.w fp, r0
  5783. for(int i = 0 ; i < sizecnt; i++ ){
  5784. 80024e2: 45a2 cmp sl, r4
  5785. 80024e4: db11 blt.n 800250a <EEPROM_M24C08_write+0x4e>
  5786. if(ret == HAL_ERROR)
  5787. printf("Write ERR\r\n");
  5788. else
  5789. HAL_Delay(20);
  5790. }
  5791. addrees_inc += MAXEEPROM_LENG;
  5792. 80024e6: f106 0420 add.w r4, r6, #32
  5793. 80024ea: b2a4 uxth r4, r4
  5794. }
  5795. // printf("Remain Data Index : %d \r\n",sizeremain);
  5796. if(sizeremain > 0){
  5797. 80024ec: 9b05 ldr r3, [sp, #20]
  5798. 80024ee: b143 cbz r3, 8002502 <EEPROM_M24C08_write+0x46>
  5799. 80024f0: 2600 movs r6, #0
  5800. // printf("Remain Data Write Start ");
  5801. for(int i = 0; i < sizeremain; i++){
  5802. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5803. 80024f2: f8df a090 ldr.w sl, [pc, #144] ; 8002584 <EEPROM_M24C08_write+0xc8>
  5804. // EEPROM24XX_Save( Address,data, size);
  5805. if(ret == HAL_ERROR)
  5806. printf("Write ERR\r\n");
  5807. 80024f6: f8df b090 ldr.w fp, [pc, #144] ; 8002588 <EEPROM_M24C08_write+0xcc>
  5808. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5809. 80024fa: 4427 add r7, r4
  5810. for(int i = 0; i < sizeremain; i++){
  5811. 80024fc: 9b05 ldr r3, [sp, #20]
  5812. 80024fe: 429e cmp r6, r3
  5813. 8002500: db24 blt.n 800254c <EEPROM_M24C08_write+0x90>
  5814. HAL_Delay(20);
  5815. }
  5816. }
  5817. return ret;
  5818. }
  5819. 8002502: 4628 mov r0, r5
  5820. 8002504: b007 add sp, #28
  5821. 8002506: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  5822. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc) & 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc], MAXEEPROM_LENG, 1024);
  5823. 800250a: f44f 6380 mov.w r3, #1024 ; 0x400
  5824. 800250e: 9302 str r3, [sp, #8]
  5825. 8002510: 2320 movs r3, #32
  5826. 8002512: ea4f 164a mov.w r6, sl, lsl #5
  5827. 8002516: b2b6 uxth r6, r6
  5828. 8002518: 9301 str r3, [sp, #4]
  5829. 800251a: 19ba adds r2, r7, r6
  5830. 800251c: eb09 0306 add.w r3, r9, r6
  5831. 8002520: 9300 str r3, [sp, #0]
  5832. 8002522: b292 uxth r2, r2
  5833. 8002524: 2310 movs r3, #16
  5834. 8002526: 4659 mov r1, fp
  5835. 8002528: 4816 ldr r0, [pc, #88] ; (8002584 <EEPROM_M24C08_write+0xc8>)
  5836. 800252a: f7fe fd71 bl 8001010 <HAL_I2C_Mem_Write>
  5837. if(ret == HAL_ERROR)
  5838. 800252e: 2801 cmp r0, #1
  5839. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc) & 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc], MAXEEPROM_LENG, 1024);
  5840. 8002530: 4605 mov r5, r0
  5841. if(ret == HAL_ERROR)
  5842. 8002532: d105 bne.n 8002540 <EEPROM_M24C08_write+0x84>
  5843. printf("Write ERR\r\n");
  5844. 8002534: 4814 ldr r0, [pc, #80] ; (8002588 <EEPROM_M24C08_write+0xcc>)
  5845. 8002536: f000 fff5 bl 8003524 <puts>
  5846. for(int i = 0 ; i < sizecnt; i++ ){
  5847. 800253a: f10a 0a01 add.w sl, sl, #1
  5848. 800253e: e7d0 b.n 80024e2 <EEPROM_M24C08_write+0x26>
  5849. HAL_Delay(20);
  5850. 8002540: 2014 movs r0, #20
  5851. 8002542: f7fd fec3 bl 80002cc <HAL_Delay>
  5852. 8002546: e7f8 b.n 800253a <EEPROM_M24C08_write+0x7e>
  5853. HAL_StatusTypeDef ret = HAL_ERROR;
  5854. 8002548: 2501 movs r5, #1
  5855. 800254a: e7cf b.n 80024ec <EEPROM_M24C08_write+0x30>
  5856. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5857. 800254c: f44f 6380 mov.w r3, #1024 ; 0x400
  5858. 8002550: 9302 str r3, [sp, #8]
  5859. 8002552: 2301 movs r3, #1
  5860. 8002554: 9301 str r3, [sp, #4]
  5861. 8002556: 19a3 adds r3, r4, r6
  5862. 8002558: 444b add r3, r9
  5863. 800255a: 19ba adds r2, r7, r6
  5864. 800255c: 9300 str r3, [sp, #0]
  5865. 800255e: b292 uxth r2, r2
  5866. 8002560: 2310 movs r3, #16
  5867. 8002562: 4641 mov r1, r8
  5868. 8002564: 4650 mov r0, sl
  5869. 8002566: f7fe fd53 bl 8001010 <HAL_I2C_Mem_Write>
  5870. if(ret == HAL_ERROR)
  5871. 800256a: 2801 cmp r0, #1
  5872. ret = HAL_I2C_Mem_Write(&hi2c2, devid ,((Address + addrees_inc + i)& 0xFFFF) , I2C_MEMADD_SIZE_16BIT, &data[addrees_inc + i], 1, 1024);
  5873. 800256c: 4605 mov r5, r0
  5874. if(ret == HAL_ERROR)
  5875. 800256e: d104 bne.n 800257a <EEPROM_M24C08_write+0xbe>
  5876. printf("Write ERR\r\n");
  5877. 8002570: 4658 mov r0, fp
  5878. 8002572: f000 ffd7 bl 8003524 <puts>
  5879. for(int i = 0; i < sizeremain; i++){
  5880. 8002576: 3601 adds r6, #1
  5881. 8002578: e7c0 b.n 80024fc <EEPROM_M24C08_write+0x40>
  5882. HAL_Delay(20);
  5883. 800257a: 2014 movs r0, #20
  5884. 800257c: f7fd fea6 bl 80002cc <HAL_Delay>
  5885. 8002580: e7f9 b.n 8002576 <EEPROM_M24C08_write+0xba>
  5886. 8002582: bf00 nop
  5887. 8002584: 200004d8 .word 0x200004d8
  5888. 8002588: 08004ae6 .word 0x08004ae6
  5889. 0800258c <EEPROM_M24C08_Init>:
  5890. void EEPROM_M24C08_Init(void){
  5891. 800258c: e92d 41ff stmdb sp!, {r0, r1, r2, r3, r4, r5, r6, r7, r8, lr}
  5892. EEPROM_M24C08_Read(EEPROM_M24C08_ID,EEPROM_WINDOW_STATUS_ADDRESDS,&bluecell_Currdatastatus.bluecell_header,sizeof(BLUESTATUS_st) );
  5893. 8002590: 4db9 ldr r5, [pc, #740] ; (8002878 <EEPROM_M24C08_Init+0x2ec>)
  5894. 8002592: f44f 73b0 mov.w r3, #352 ; 0x160
  5895. 8002596: 462a mov r2, r5
  5896. 8002598: f44f 612e mov.w r1, #2784 ; 0xae0
  5897. 800259c: 20a0 movs r0, #160 ; 0xa0
  5898. 800259e: f7ff ff71 bl 8002484 <EEPROM_M24C08_Read>
  5899. printf("Flash Init \r\n");
  5900. 80025a2: 48b6 ldr r0, [pc, #728] ; (800287c <EEPROM_M24C08_Init+0x2f0>)
  5901. 80025a4: f000 ffbe bl 8003524 <puts>
  5902. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime1 = Bank1data[MBIC_BOOT_CREATION_TIME + 0];
  5903. 80025a8: 4bb5 ldr r3, [pc, #724] ; (8002880 <EEPROM_M24C08_Init+0x2f4>)
  5904. bluecell_Currdatastatus.CPU_Current_Bank = ret;
  5905. 80025aa: 2600 movs r6, #0
  5906. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime1 = Bank1data[MBIC_BOOT_CREATION_TIME + 0];
  5907. 80025ac: f893 2037 ldrb.w r2, [r3, #55] ; 0x37
  5908. Currdata[MBIC_BOOT_CREATION_TIME + 5]
  5909. 80025b0: 48b4 ldr r0, [pc, #720] ; (8002884 <EEPROM_M24C08_Init+0x2f8>)
  5910. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime1 = Bank1data[MBIC_BOOT_CREATION_TIME + 0];
  5911. 80025b2: f885 2079 strb.w r2, [r5, #121] ; 0x79
  5912. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime2 = Bank1data[MBIC_BOOT_CREATION_TIME + 1];
  5913. 80025b6: f893 2038 ldrb.w r2, [r3, #56] ; 0x38
  5914. Currdata[MBIC_BOOT_CREATION_TIME + 0],
  5915. 80025ba: 49b3 ldr r1, [pc, #716] ; (8002888 <EEPROM_M24C08_Init+0x2fc>)
  5916. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime2 = Bank1data[MBIC_BOOT_CREATION_TIME + 1];
  5917. 80025bc: f885 207a strb.w r2, [r5, #122] ; 0x7a
  5918. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime3 = Bank1data[MBIC_BOOT_CREATION_TIME + 2];
  5919. 80025c0: f893 2039 ldrb.w r2, [r3, #57] ; 0x39
  5920. 80025c4: f885 207b strb.w r2, [r5, #123] ; 0x7b
  5921. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime4 = Bank1data[MBIC_BOOT_CREATION_TIME + 3];
  5922. 80025c8: f893 203a ldrb.w r2, [r3, #58] ; 0x3a
  5923. 80025cc: f885 207c strb.w r2, [r5, #124] ; 0x7c
  5924. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime5 = Bank1data[MBIC_BOOT_CREATION_TIME + 4];
  5925. 80025d0: f893 203b ldrb.w r2, [r3, #59] ; 0x3b
  5926. 80025d4: f885 207d strb.w r2, [r5, #125] ; 0x7d
  5927. bluecell_Currdatastatus.CPU_Bank1_Image_BuildTime6 = Bank1data[MBIC_BOOT_CREATION_TIME + 5];
  5928. 80025d8: f893 203c ldrb.w r2, [r3, #60] ; 0x3c
  5929. 80025dc: f885 207e strb.w r2, [r5, #126] ; 0x7e
  5930. bluecell_Currdatastatus.CPU_Bank1_Image_Version1 = Bank1data[MBIC_BOOT_VERSION + 0];
  5931. 80025e0: 7ada ldrb r2, [r3, #11]
  5932. 80025e2: f885 2076 strb.w r2, [r5, #118] ; 0x76
  5933. bluecell_Currdatastatus.CPU_Bank1_Image_Version2 = Bank1data[MBIC_BOOT_VERSION + 1];
  5934. 80025e6: 7b1a ldrb r2, [r3, #12]
  5935. 80025e8: f885 2077 strb.w r2, [r5, #119] ; 0x77
  5936. bluecell_Currdatastatus.CPU_Bank1_Image_Version3 = Bank1data[MBIC_BOOT_VERSION + 2];
  5937. 80025ec: 7b5b ldrb r3, [r3, #13]
  5938. 80025ee: f885 3078 strb.w r3, [r5, #120] ; 0x78
  5939. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime1 = Bank2data[MBIC_BOOT_CREATION_TIME + 0];
  5940. 80025f2: 4ba6 ldr r3, [pc, #664] ; (800288c <EEPROM_M24C08_Init+0x300>)
  5941. 80025f4: f893 2037 ldrb.w r2, [r3, #55] ; 0x37
  5942. 80025f8: f885 20a2 strb.w r2, [r5, #162] ; 0xa2
  5943. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime2 = Bank2data[MBIC_BOOT_CREATION_TIME + 1];
  5944. 80025fc: f893 2038 ldrb.w r2, [r3, #56] ; 0x38
  5945. 8002600: f885 20a3 strb.w r2, [r5, #163] ; 0xa3
  5946. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime3 = Bank2data[MBIC_BOOT_CREATION_TIME + 2];
  5947. 8002604: f893 2039 ldrb.w r2, [r3, #57] ; 0x39
  5948. 8002608: f885 20a4 strb.w r2, [r5, #164] ; 0xa4
  5949. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime4 = Bank2data[MBIC_BOOT_CREATION_TIME + 3];
  5950. 800260c: f893 203a ldrb.w r2, [r3, #58] ; 0x3a
  5951. 8002610: f885 20a5 strb.w r2, [r5, #165] ; 0xa5
  5952. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime5 = Bank2data[MBIC_BOOT_CREATION_TIME + 4];
  5953. 8002614: f893 203b ldrb.w r2, [r3, #59] ; 0x3b
  5954. 8002618: f885 20a6 strb.w r2, [r5, #166] ; 0xa6
  5955. bluecell_Currdatastatus.CPU_Bank2_Image_BuildTime6 = Bank2data[MBIC_BOOT_CREATION_TIME + 5];
  5956. 800261c: f893 203c ldrb.w r2, [r3, #60] ; 0x3c
  5957. 8002620: f885 20a7 strb.w r2, [r5, #167] ; 0xa7
  5958. bluecell_Currdatastatus.CPU_Bank2_Image_Version1 = Bank2data[MBIC_BOOT_VERSION + 0];
  5959. 8002624: 7ada ldrb r2, [r3, #11]
  5960. 8002626: f885 209f strb.w r2, [r5, #159] ; 0x9f
  5961. bluecell_Currdatastatus.CPU_Bank2_Image_Version2 = Bank2data[MBIC_BOOT_VERSION + 1];
  5962. 800262a: 7b1a ldrb r2, [r3, #12]
  5963. 800262c: f885 20a0 strb.w r2, [r5, #160] ; 0xa0
  5964. bluecell_Currdatastatus.CPU_Bank2_Image_Version3 = Bank2data[MBIC_BOOT_VERSION + 2];
  5965. 8002630: 7b5b ldrb r3, [r3, #13]
  5966. Currdata[MBIC_BOOT_CREATION_TIME + 1],
  5967. 8002632: 4a97 ldr r2, [pc, #604] ; (8002890 <EEPROM_M24C08_Init+0x304>)
  5968. bluecell_Currdatastatus.CPU_Bank2_Image_Version3 = Bank2data[MBIC_BOOT_VERSION + 2];
  5969. 8002634: f885 30a1 strb.w r3, [r5, #161] ; 0xa1
  5970. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  5971. 8002638: 7800 ldrb r0, [r0, #0]
  5972. Currdata[MBIC_BOOT_CREATION_TIME + 2],
  5973. 800263a: 4b96 ldr r3, [pc, #600] ; (8002894 <EEPROM_M24C08_Init+0x308>)
  5974. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  5975. 800263c: 7812 ldrb r2, [r2, #0]
  5976. 800263e: 781b ldrb r3, [r3, #0]
  5977. 8002640: 7809 ldrb r1, [r1, #0]
  5978. 8002642: 9002 str r0, [sp, #8]
  5979. Currdata[MBIC_BOOT_CREATION_TIME + 4],
  5980. 8002644: 4894 ldr r0, [pc, #592] ; (8002898 <EEPROM_M24C08_Init+0x30c>)
  5981. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  5982. 8002646: 7800 ldrb r0, [r0, #0]
  5983. 8002648: 9001 str r0, [sp, #4]
  5984. Currdata[MBIC_BOOT_CREATION_TIME + 3],
  5985. 800264a: 4894 ldr r0, [pc, #592] ; (800289c <EEPROM_M24C08_Init+0x310>)
  5986. printf("20%d Y / %d M / %d D / %d H / %d M / %d S \r\n",
  5987. 800264c: 7800 ldrb r0, [r0, #0]
  5988. 800264e: 9000 str r0, [sp, #0]
  5989. 8002650: 4893 ldr r0, [pc, #588] ; (80028a0 <EEPROM_M24C08_Init+0x314>)
  5990. 8002652: f000 fef3 bl 800343c <iprintf>
  5991. printf("MBIC BANK %d Booting \r\n",bluecell_Currdatastatus.CPU_Current_Bank);
  5992. 8002656: 4631 mov r1, r6
  5993. 8002658: 4892 ldr r0, [pc, #584] ; (80028a4 <EEPROM_M24C08_Init+0x318>)
  5994. bluecell_Currdatastatus.CPU_Current_Bank = ret;
  5995. 800265a: f885 6074 strb.w r6, [r5, #116] ; 0x74
  5996. printf("MBIC BANK %d Booting \r\n",bluecell_Currdatastatus.CPU_Current_Bank);
  5997. 800265e: f000 feed bl 800343c <iprintf>
  5998. printf("bluecell_Currdatastatus.CPU_Bank_Select : %d \r\n",bluecell_Currdatastatus.CPU_Bank_Select);
  5999. 8002662: f895 1075 ldrb.w r1, [r5, #117] ; 0x75
  6000. 8002666: 4890 ldr r0, [pc, #576] ; (80028a8 <EEPROM_M24C08_Init+0x31c>)
  6001. 8002668: f000 fee8 bl 800343c <iprintf>
  6002. if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK2_SEL)
  6003. 800266c: f895 3075 ldrb.w r3, [r5, #117] ; 0x75
  6004. 8002670: 2b02 cmp r3, #2
  6005. 8002672: d129 bne.n 80026c8 <EEPROM_M24C08_Init+0x13c>
  6006. ((Bank2data[MBIC_BOOT_CRC] << 24 )
  6007. 8002674: 4b8d ldr r3, [pc, #564] ; (80028ac <EEPROM_M24C08_Init+0x320>)
  6008. | Bank2data[MBIC_BOOT_CRC + 3]);
  6009. 8002676: 4a8e ldr r2, [pc, #568] ; (80028b0 <EEPROM_M24C08_Init+0x324>)
  6010. ((Bank2data[MBIC_BOOT_CRC] << 24 )
  6011. 8002678: 781f ldrb r7, [r3, #0]
  6012. | Bank2data[MBIC_BOOT_CRC + 1]<<16
  6013. 800267a: 3301 adds r3, #1
  6014. 800267c: 781b ldrb r3, [r3, #0]
  6015. 800267e: 041b lsls r3, r3, #16
  6016. 8002680: ea43 6307 orr.w r3, r3, r7, lsl #24
  6017. | Bank2data[MBIC_BOOT_CRC + 3]);
  6018. 8002684: 7817 ldrb r7, [r2, #0]
  6019. 8002686: 433b orrs r3, r7
  6020. | Bank2data[MBIC_BOOT_CRC + 2]<<8
  6021. 8002688: f812 7c01 ldrb.w r7, [r2, #-1]
  6022. | Bank2data[MBIC_BOOT_CRC + 3]);
  6023. 800268c: ea43 2707 orr.w r7, r3, r7, lsl #8
  6024. ((Bank2data[MBIC_BOOT_LENGTH] << 24 )
  6025. 8002690: 4b88 ldr r3, [pc, #544] ; (80028b4 <EEPROM_M24C08_Init+0x328>)
  6026. | Bank2data[MBIC_BOOT_LENGTH + 1]<<16
  6027. 8002692: 785c ldrb r4, [r3, #1]
  6028. ((Bank2data[MBIC_BOOT_LENGTH] << 24 )
  6029. 8002694: 781a ldrb r2, [r3, #0]
  6030. | Bank2data[MBIC_BOOT_LENGTH + 1]<<16
  6031. 8002696: 0424 lsls r4, r4, #16
  6032. 8002698: ea44 6402 orr.w r4, r4, r2, lsl #24
  6033. | Bank2data[MBIC_BOOT_LENGTH + 3]);
  6034. 800269c: 78da ldrb r2, [r3, #3]
  6035. CrcLength=
  6036. 800269e: 4314 orrs r4, r2
  6037. | Bank2data[MBIC_BOOT_LENGTH + 2]<<8
  6038. 80026a0: 789a ldrb r2, [r3, #2]
  6039. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6040. 80026a2: 4b85 ldr r3, [pc, #532] ; (80028b8 <EEPROM_M24C08_Init+0x32c>)
  6041. CrcLength=
  6042. 80026a4: ea44 2402 orr.w r4, r4, r2, lsl #8
  6043. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6044. 80026a8: 1e62 subs r2, r4, #1
  6045. 80026aa: 429a cmp r2, r3
  6046. 80026ac: d80a bhi.n 80026c4 <EEPROM_M24C08_Init+0x138>
  6047. crcret = crc32(&Bank2data[MBIC_BOOT_DATA], CrcLength);
  6048. 80026ae: 4621 mov r1, r4
  6049. 80026b0: 4882 ldr r0, [pc, #520] ; (80028bc <EEPROM_M24C08_Init+0x330>)
  6050. 80026b2: f7ff fdff bl 80022b4 <crc32>
  6051. if(FileCrc != crcret){
  6052. 80026b6: 42b8 cmp r0, r7
  6053. 80026b8: f000 8091 beq.w 80027de <EEPROM_M24C08_Init+0x252>
  6054. printf("Bank1 CRC ERR : FILE CRC : %x /// CALC CRC : %x \r\n",FileCrc,crcret);
  6055. 80026bc: 4602 mov r2, r0
  6056. 80026be: 4639 mov r1, r7
  6057. 80026c0: 487f ldr r0, [pc, #508] ; (80028c0 <EEPROM_M24C08_Init+0x334>)
  6058. 80026c2: e029 b.n 8002718 <EEPROM_M24C08_Init+0x18c>
  6059. uint32_t crcret=0;
  6060. 80026c4: 4630 mov r0, r6
  6061. 80026c6: e7f6 b.n 80026b6 <EEPROM_M24C08_Init+0x12a>
  6062. else if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK1_SEL)
  6063. 80026c8: 2b01 cmp r3, #1
  6064. 80026ca: d12c bne.n 8002726 <EEPROM_M24C08_Init+0x19a>
  6065. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6066. 80026cc: 4b7d ldr r3, [pc, #500] ; (80028c4 <EEPROM_M24C08_Init+0x338>)
  6067. | Bank1data[MBIC_BOOT_CRC + 3]);
  6068. 80026ce: 4a7e ldr r2, [pc, #504] ; (80028c8 <EEPROM_M24C08_Init+0x33c>)
  6069. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6070. 80026d0: 781f ldrb r7, [r3, #0]
  6071. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6072. 80026d2: 3301 adds r3, #1
  6073. 80026d4: 781b ldrb r3, [r3, #0]
  6074. 80026d6: 041b lsls r3, r3, #16
  6075. 80026d8: ea43 6307 orr.w r3, r3, r7, lsl #24
  6076. | Bank1data[MBIC_BOOT_CRC + 3]);
  6077. 80026dc: 7817 ldrb r7, [r2, #0]
  6078. 80026de: 433b orrs r3, r7
  6079. | Bank1data[MBIC_BOOT_CRC + 2]<<8
  6080. 80026e0: f812 7c01 ldrb.w r7, [r2, #-1]
  6081. | Bank1data[MBIC_BOOT_CRC + 3]);
  6082. 80026e4: ea43 2707 orr.w r7, r3, r7, lsl #8
  6083. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6084. 80026e8: 4b78 ldr r3, [pc, #480] ; (80028cc <EEPROM_M24C08_Init+0x340>)
  6085. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6086. 80026ea: 785c ldrb r4, [r3, #1]
  6087. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6088. 80026ec: 781a ldrb r2, [r3, #0]
  6089. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6090. 80026ee: 0424 lsls r4, r4, #16
  6091. 80026f0: ea44 6402 orr.w r4, r4, r2, lsl #24
  6092. | Bank1data[MBIC_BOOT_LENGTH + 3]);
  6093. 80026f4: 78da ldrb r2, [r3, #3]
  6094. CrcLength=
  6095. 80026f6: 4314 orrs r4, r2
  6096. | Bank1data[MBIC_BOOT_LENGTH + 2]<<8
  6097. 80026f8: 789a ldrb r2, [r3, #2]
  6098. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6099. 80026fa: 4b6f ldr r3, [pc, #444] ; (80028b8 <EEPROM_M24C08_Init+0x32c>)
  6100. CrcLength=
  6101. 80026fc: ea44 2402 orr.w r4, r4, r2, lsl #8
  6102. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6103. 8002700: 1e62 subs r2, r4, #1
  6104. 8002702: 429a cmp r2, r3
  6105. 8002704: d80d bhi.n 8002722 <EEPROM_M24C08_Init+0x196>
  6106. crcret = crc32(&Bank1data[MBIC_BOOT_DATA], CrcLength);
  6107. 8002706: 4621 mov r1, r4
  6108. 8002708: 4871 ldr r0, [pc, #452] ; (80028d0 <EEPROM_M24C08_Init+0x344>)
  6109. 800270a: f7ff fdd3 bl 80022b4 <crc32>
  6110. if(FileCrc != crcret){
  6111. 800270e: 42b8 cmp r0, r7
  6112. 8002710: d065 beq.n 80027de <EEPROM_M24C08_Init+0x252>
  6113. printf("Ban2 CRC ERR : FILE CRC : %x /// CALC CRC : %x \r\n",FileCrc,crcret);
  6114. 8002712: 4639 mov r1, r7
  6115. 8002714: 4602 mov r2, r0
  6116. 8002716: 486f ldr r0, [pc, #444] ; (80028d4 <EEPROM_M24C08_Init+0x348>)
  6117. }
  6118. 8002718: b004 add sp, #16
  6119. 800271a: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  6120. printf("Ban2 CRC ERR : FILE CRC : %x /// CALC CRC : %x \r\n",FileCrc,crcret);
  6121. 800271e: f000 be8d b.w 800343c <iprintf>
  6122. uint32_t crcret=0;
  6123. 8002722: 4630 mov r0, r6
  6124. 8002724: e7f3 b.n 800270e <EEPROM_M24C08_Init+0x182>
  6125. else if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_AUTO_SEL)
  6126. 8002726: 2b03 cmp r3, #3
  6127. 8002728: d157 bne.n 80027da <EEPROM_M24C08_Init+0x24e>
  6128. if(bluecell_Currdatastatus.CPU_Current_Bank == HFR_BANK1_SEL)
  6129. 800272a: f895 3074 ldrb.w r3, [r5, #116] ; 0x74
  6130. 800272e: 2b01 cmp r3, #1
  6131. 8002730: d126 bne.n 8002780 <EEPROM_M24C08_Init+0x1f4>
  6132. ((Bank1data[MBIC_BOOT_CRC] << 24 )
  6133. 8002732: 4b64 ldr r3, [pc, #400] ; (80028c4 <EEPROM_M24C08_Init+0x338>)
  6134. 8002734: 781a ldrb r2, [r3, #0]
  6135. | Bank1data[MBIC_BOOT_CRC + 1]<<16
  6136. 8002736: 3301 adds r3, #1
  6137. 8002738: 781b ldrb r3, [r3, #0]
  6138. 800273a: 041b lsls r3, r3, #16
  6139. 800273c: ea43 6302 orr.w r3, r3, r2, lsl #24
  6140. | Bank1data[MBIC_BOOT_CRC + 3]);
  6141. 8002740: 4a61 ldr r2, [pc, #388] ; (80028c8 <EEPROM_M24C08_Init+0x33c>)
  6142. 8002742: 7812 ldrb r2, [r2, #0]
  6143. 8002744: 4313 orrs r3, r2
  6144. | Bank1data[MBIC_BOOT_CRC + 2]<<8
  6145. 8002746: 4a64 ldr r2, [pc, #400] ; (80028d8 <EEPROM_M24C08_Init+0x34c>)
  6146. 8002748: 7817 ldrb r7, [r2, #0]
  6147. | Bank1data[MBIC_BOOT_CRC + 3]);
  6148. 800274a: ea43 2707 orr.w r7, r3, r7, lsl #8
  6149. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6150. 800274e: 4b5f ldr r3, [pc, #380] ; (80028cc <EEPROM_M24C08_Init+0x340>)
  6151. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6152. 8002750: 785c ldrb r4, [r3, #1]
  6153. ((Bank1data[MBIC_BOOT_LENGTH] << 24 )
  6154. 8002752: 781a ldrb r2, [r3, #0]
  6155. | Bank1data[MBIC_BOOT_LENGTH + 1]<<16
  6156. 8002754: 0424 lsls r4, r4, #16
  6157. 8002756: ea44 6402 orr.w r4, r4, r2, lsl #24
  6158. | Bank1data[MBIC_BOOT_LENGTH + 3]);
  6159. 800275a: 78da ldrb r2, [r3, #3]
  6160. CrcLength=
  6161. 800275c: 4314 orrs r4, r2
  6162. | Bank1data[MBIC_BOOT_LENGTH + 2]<<8
  6163. 800275e: 789a ldrb r2, [r3, #2]
  6164. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6165. 8002760: 4b55 ldr r3, [pc, #340] ; (80028b8 <EEPROM_M24C08_Init+0x32c>)
  6166. CrcLength=
  6167. 8002762: ea44 2402 orr.w r4, r4, r2, lsl #8
  6168. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6169. 8002766: 1e62 subs r2, r4, #1
  6170. 8002768: 429a cmp r2, r3
  6171. 800276a: d807 bhi.n 800277c <EEPROM_M24C08_Init+0x1f0>
  6172. crcret = crc32(&Bank1data[MBIC_BOOT_DATA], CrcLength);
  6173. 800276c: 4621 mov r1, r4
  6174. 800276e: 4858 ldr r0, [pc, #352] ; (80028d0 <EEPROM_M24C08_Init+0x344>)
  6175. 8002770: f7ff fda0 bl 80022b4 <crc32>
  6176. if(FileCrc != crcret){
  6177. 8002774: 42b8 cmp r0, r7
  6178. 8002776: d1a1 bne.n 80026bc <EEPROM_M24C08_Init+0x130>
  6179. 8002778: 46b8 mov r8, r7
  6180. 800277a: e01f b.n 80027bc <EEPROM_M24C08_Init+0x230>
  6181. uint32_t crcret=0;
  6182. 800277c: 4630 mov r0, r6
  6183. 800277e: e7f9 b.n 8002774 <EEPROM_M24C08_Init+0x1e8>
  6184. 8002780: 4637 mov r7, r6
  6185. ((Bank2data[MBIC_BOOT_CRC] << 24 )
  6186. 8002782: 4b4a ldr r3, [pc, #296] ; (80028ac <EEPROM_M24C08_Init+0x320>)
  6187. 8002784: 781a ldrb r2, [r3, #0]
  6188. | Bank2data[MBIC_BOOT_CRC + 1]<<16
  6189. 8002786: 3301 adds r3, #1
  6190. 8002788: 781b ldrb r3, [r3, #0]
  6191. 800278a: 041b lsls r3, r3, #16
  6192. 800278c: ea43 6302 orr.w r3, r3, r2, lsl #24
  6193. | Bank2data[MBIC_BOOT_CRC + 3]);
  6194. 8002790: 4a47 ldr r2, [pc, #284] ; (80028b0 <EEPROM_M24C08_Init+0x324>)
  6195. 8002792: 7812 ldrb r2, [r2, #0]
  6196. 8002794: 4313 orrs r3, r2
  6197. | Bank2data[MBIC_BOOT_CRC + 2]<<8
  6198. 8002796: 4a51 ldr r2, [pc, #324] ; (80028dc <EEPROM_M24C08_Init+0x350>)
  6199. 8002798: f892 8000 ldrb.w r8, [r2]
  6200. | Bank2data[MBIC_BOOT_CRC + 3]);
  6201. 800279c: ea43 2808 orr.w r8, r3, r8, lsl #8
  6202. ((Bank2data[MBIC_BOOT_LENGTH] << 24 )
  6203. 80027a0: 4b44 ldr r3, [pc, #272] ; (80028b4 <EEPROM_M24C08_Init+0x328>)
  6204. 80027a2: 781c ldrb r4, [r3, #0]
  6205. | Bank2data[MBIC_BOOT_LENGTH + 1]<<16
  6206. 80027a4: 3301 adds r3, #1
  6207. 80027a6: 781b ldrb r3, [r3, #0]
  6208. 80027a8: 041b lsls r3, r3, #16
  6209. 80027aa: ea43 6304 orr.w r3, r3, r4, lsl #24
  6210. | Bank2data[MBIC_BOOT_LENGTH + 3]);
  6211. 80027ae: f812 4c03 ldrb.w r4, [r2, #-3]
  6212. CrcLength=
  6213. 80027b2: 4323 orrs r3, r4
  6214. | Bank2data[MBIC_BOOT_LENGTH + 2]<<8
  6215. 80027b4: f812 4c04 ldrb.w r4, [r2, #-4]
  6216. CrcLength=
  6217. 80027b8: ea43 2404 orr.w r4, r3, r4, lsl #8
  6218. if(CrcLength > 0 && CrcLength <= 0x1FFFF )
  6219. 80027bc: 4b3e ldr r3, [pc, #248] ; (80028b8 <EEPROM_M24C08_Init+0x32c>)
  6220. 80027be: 1e62 subs r2, r4, #1
  6221. 80027c0: 429a cmp r2, r3
  6222. 80027c2: d804 bhi.n 80027ce <EEPROM_M24C08_Init+0x242>
  6223. crcret = crc32(&Bank2data[MBIC_BOOT_DATA], CrcLength);
  6224. 80027c4: 4621 mov r1, r4
  6225. 80027c6: 483d ldr r0, [pc, #244] ; (80028bc <EEPROM_M24C08_Init+0x330>)
  6226. 80027c8: f7ff fd74 bl 80022b4 <crc32>
  6227. 80027cc: 4607 mov r7, r0
  6228. if(FileCrc != crcret){
  6229. 80027ce: 45b8 cmp r8, r7
  6230. 80027d0: d005 beq.n 80027de <EEPROM_M24C08_Init+0x252>
  6231. printf("Bank2 CRC ERR : FILE CRC : %x /// CALC CRC : %x \r\n",FileCrc,crcret);
  6232. 80027d2: 463a mov r2, r7
  6233. 80027d4: 4641 mov r1, r8
  6234. 80027d6: 4842 ldr r0, [pc, #264] ; (80028e0 <EEPROM_M24C08_Init+0x354>)
  6235. 80027d8: e79e b.n 8002718 <EEPROM_M24C08_Init+0x18c>
  6236. int32_t CrcLength = 0;
  6237. 80027da: 4634 mov r4, r6
  6238. uint32_t FileCrc = 0;
  6239. 80027dc: 4637 mov r7, r6
  6240. printf("CRC LENGTH : %d,CRC LENGTH : %X \r\n",CrcLength,CrcLength);
  6241. 80027de: 4622 mov r2, r4
  6242. 80027e0: 4621 mov r1, r4
  6243. 80027e2: 4840 ldr r0, [pc, #256] ; (80028e4 <EEPROM_M24C08_Init+0x358>)
  6244. 80027e4: f000 fe2a bl 800343c <iprintf>
  6245. printf("CRC SUCCESS : %x , File CRC : %x \r\n",crcret,FileCrc);
  6246. 80027e8: 463a mov r2, r7
  6247. 80027ea: 4639 mov r1, r7
  6248. 80027ec: 483e ldr r0, [pc, #248] ; (80028e8 <EEPROM_M24C08_Init+0x35c>)
  6249. 80027ee: f000 fe25 bl 800343c <iprintf>
  6250. if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK1_SEL && bluecell_Currdatastatus.CPU_Current_Bank != HFR_BANK1_SEL){
  6251. 80027f2: f895 3075 ldrb.w r3, [r5, #117] ; 0x75
  6252. 80027f6: 2b01 cmp r3, #1
  6253. 80027f8: d11b bne.n 8002832 <EEPROM_M24C08_Init+0x2a6>
  6254. 80027fa: f895 3074 ldrb.w r3, [r5, #116] ; 0x74
  6255. 80027fe: 2b01 cmp r3, #1
  6256. 8002800: d009 beq.n 8002816 <EEPROM_M24C08_Init+0x28a>
  6257. printf("Write Start BANK 1 Down Start\r\n");
  6258. 8002802: 483a ldr r0, [pc, #232] ; (80028ec <EEPROM_M24C08_Init+0x360>)
  6259. 8002804: f000 fe8e bl 8003524 <puts>
  6260. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK1_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6261. 8002808: 4939 ldr r1, [pc, #228] ; (80028f0 <EEPROM_M24C08_Init+0x364>)
  6262. 800280a: 481d ldr r0, [pc, #116] ; (8002880 <EEPROM_M24C08_Init+0x2f4>)
  6263. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK2_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6264. 800280c: f000 f9c4 bl 8002b98 <MBIC_BankBooting_Flash_write>
  6265. bluecell_Currdatastatus.CPU_Bank_Select = 5;
  6266. 8002810: 2305 movs r3, #5
  6267. bluecell_Currdatastatus.CPU_Bank_Select = 6;
  6268. 8002812: f885 3075 strb.w r3, [r5, #117] ; 0x75
  6269. EEPROM_M24C08_write(EEPROM_M24C08_ID ,(EEPROM_WINDOW_STATUS_ADDRESDS),&bluecell_Currdatastatus.bluecell_header,sizeof(BLUESTATUS_st));
  6270. 8002816: f44f 73b0 mov.w r3, #352 ; 0x160
  6271. 800281a: 4a17 ldr r2, [pc, #92] ; (8002878 <EEPROM_M24C08_Init+0x2ec>)
  6272. 800281c: f44f 612e mov.w r1, #2784 ; 0xae0
  6273. 8002820: 20a0 movs r0, #160 ; 0xa0
  6274. 8002822: f7ff fe4b bl 80024bc <EEPROM_M24C08_write>
  6275. printf("EEPROM INIT COMPLETE\r\n");
  6276. 8002826: 4833 ldr r0, [pc, #204] ; (80028f4 <EEPROM_M24C08_Init+0x368>)
  6277. }
  6278. 8002828: b004 add sp, #16
  6279. 800282a: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  6280. printf("EEPROM INIT COMPLETE\r\n");
  6281. 800282e: f000 be79 b.w 8003524 <puts>
  6282. }else if(bluecell_Currdatastatus.CPU_Bank_Select == HFR_BANK2_SEL && bluecell_Currdatastatus.CPU_Current_Bank != HFR_BANK2_SEL){
  6283. 8002832: 2b02 cmp r3, #2
  6284. 8002834: d10c bne.n 8002850 <EEPROM_M24C08_Init+0x2c4>
  6285. 8002836: f895 3074 ldrb.w r3, [r5, #116] ; 0x74
  6286. 800283a: 2b02 cmp r3, #2
  6287. 800283c: d0eb beq.n 8002816 <EEPROM_M24C08_Init+0x28a>
  6288. printf("Write Start BANK 2 Down Start\r\n");
  6289. 800283e: 482e ldr r0, [pc, #184] ; (80028f8 <EEPROM_M24C08_Init+0x36c>)
  6290. 8002840: f000 fe70 bl 8003524 <puts>
  6291. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK2_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6292. 8002844: 492a ldr r1, [pc, #168] ; (80028f0 <EEPROM_M24C08_Init+0x364>)
  6293. 8002846: 4811 ldr r0, [pc, #68] ; (800288c <EEPROM_M24C08_Init+0x300>)
  6294. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK1_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6295. 8002848: f000 f9a6 bl 8002b98 <MBIC_BankBooting_Flash_write>
  6296. bluecell_Currdatastatus.CPU_Bank_Select = 6;
  6297. 800284c: 2306 movs r3, #6
  6298. 800284e: e7e0 b.n 8002812 <EEPROM_M24C08_Init+0x286>
  6299. else if (bluecell_Currdatastatus.CPU_Bank_Select == HFR_AUTO_SEL || bluecell_Currdatastatus.CPU_Bank_Select == 7){
  6300. 8002850: f003 03fb and.w r3, r3, #251 ; 0xfb
  6301. 8002854: 2b03 cmp r3, #3
  6302. 8002856: d1de bne.n 8002816 <EEPROM_M24C08_Init+0x28a>
  6303. if(bluecell_Currdatastatus.CPU_Current_Bank == HFR_BANK1_SEL){
  6304. 8002858: f895 3074 ldrb.w r3, [r5, #116] ; 0x74
  6305. 800285c: 2b01 cmp r3, #1
  6306. 800285e: d105 bne.n 800286c <EEPROM_M24C08_Init+0x2e0>
  6307. printf("Write Start BANK BANK 1 Down Start\r\n");
  6308. 8002860: 4826 ldr r0, [pc, #152] ; (80028fc <EEPROM_M24C08_Init+0x370>)
  6309. 8002862: f000 fe5f bl 8003524 <puts>
  6310. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK2_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6311. 8002866: 4922 ldr r1, [pc, #136] ; (80028f0 <EEPROM_M24C08_Init+0x364>)
  6312. 8002868: 4808 ldr r0, [pc, #32] ; (800288c <EEPROM_M24C08_Init+0x300>)
  6313. 800286a: e7cf b.n 800280c <EEPROM_M24C08_Init+0x280>
  6314. printf("Write Start BANK BANK 2 Down Start\r\n");
  6315. 800286c: 4824 ldr r0, [pc, #144] ; (8002900 <EEPROM_M24C08_Init+0x374>)
  6316. 800286e: f000 fe59 bl 8003524 <puts>
  6317. MBIC_BankBooting_Flash_write((uint32_t*)FLASH_USER_BANK1_START_ADDR,FLASH_MBICUSER_START_ADDR);
  6318. 8002872: 491f ldr r1, [pc, #124] ; (80028f0 <EEPROM_M24C08_Init+0x364>)
  6319. 8002874: 4802 ldr r0, [pc, #8] ; (8002880 <EEPROM_M24C08_Init+0x2f4>)
  6320. 8002876: e7e7 b.n 8002848 <EEPROM_M24C08_Init+0x2bc>
  6321. 8002878: 20000328 .word 0x20000328
  6322. 800287c: 080048d8 .word 0x080048d8
  6323. 8002880: 08028000 .word 0x08028000
  6324. 8002884: 08007fbc .word 0x08007fbc
  6325. 8002888: 08007fb7 .word 0x08007fb7
  6326. 800288c: 08048000 .word 0x08048000
  6327. 8002890: 08007fb8 .word 0x08007fb8
  6328. 8002894: 08007fb9 .word 0x08007fb9
  6329. 8002898: 08007fbb .word 0x08007fbb
  6330. 800289c: 08007fba .word 0x08007fba
  6331. 80028a0: 080048e5 .word 0x080048e5
  6332. 80028a4: 08004913 .word 0x08004913
  6333. 80028a8: 0800492b .word 0x0800492b
  6334. 80028ac: 08048041 .word 0x08048041
  6335. 80028b0: 08048044 .word 0x08048044
  6336. 80028b4: 0804803d .word 0x0804803d
  6337. 80028b8: 0001fffe .word 0x0001fffe
  6338. 80028bc: 08048080 .word 0x08048080
  6339. 80028c0: 0800495b .word 0x0800495b
  6340. 80028c4: 08028041 .word 0x08028041
  6341. 80028c8: 08028044 .word 0x08028044
  6342. 80028cc: 0802803d .word 0x0802803d
  6343. 80028d0: 08028080 .word 0x08028080
  6344. 80028d4: 08004993 .word 0x08004993
  6345. 80028d8: 08028043 .word 0x08028043
  6346. 80028dc: 08048043 .word 0x08048043
  6347. 80028e0: 080049ca .word 0x080049ca
  6348. 80028e4: 08004a02 .word 0x08004a02
  6349. 80028e8: 08004a25 .word 0x08004a25
  6350. 80028ec: 08004a4a .word 0x08004a4a
  6351. 80028f0: 08007f80 .word 0x08007f80
  6352. 80028f4: 08004ad0 .word 0x08004ad0
  6353. 80028f8: 08004a69 .word 0x08004a69
  6354. 80028fc: 08004a88 .word 0x08004a88
  6355. 8002900: 08004aac .word 0x08004aac
  6356. 08002904 <Jump_App>:
  6357. typedef void (*fptr)(void);
  6358. fptr jump_to_app;
  6359. uint32_t jump_addr;
  6360. void Jump_App(void){
  6361. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6362. 8002904: 4a0c ldr r2, [pc, #48] ; (8002938 <Jump_App+0x34>)
  6363. void Jump_App(void){
  6364. 8002906: b5b0 push {r4, r5, r7, lr}
  6365. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6366. 8002908: 69d3 ldr r3, [r2, #28]
  6367. //printf("boot loader start\n"); //硫붿꽭占�? 異쒕젰
  6368. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  6369. jump_to_app = (fptr) jump_addr;
  6370. 800290a: 4c0c ldr r4, [pc, #48] ; (800293c <Jump_App+0x38>)
  6371. __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6372. 800290c: f023 0310 bic.w r3, r3, #16
  6373. 8002910: 61d3 str r3, [r2, #28]
  6374. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  6375. 8002912: 4b0b ldr r3, [pc, #44] ; (8002940 <Jump_App+0x3c>)
  6376. 8002914: 4a0b ldr r2, [pc, #44] ; (8002944 <Jump_App+0x40>)
  6377. 8002916: 681b ldr r3, [r3, #0]
  6378. void Jump_App(void){
  6379. 8002918: af00 add r7, sp, #0
  6380. /* init user app's sp */
  6381. printf("jump!\n");
  6382. 800291a: 480b ldr r0, [pc, #44] ; (8002948 <Jump_App+0x44>)
  6383. jump_addr = *(__IO uint32_t*) (APPLICATION_ADDRESS + 4);
  6384. 800291c: 6013 str r3, [r2, #0]
  6385. jump_to_app = (fptr) jump_addr;
  6386. 800291e: 6023 str r3, [r4, #0]
  6387. printf("jump!\n");
  6388. 8002920: f000 fe00 bl 8003524 <puts>
  6389. __set_MSP(*(__IO uint32_t*) APPLICATION_ADDRESS);
  6390. 8002924: 4b09 ldr r3, [pc, #36] ; (800294c <Jump_App+0x48>)
  6391. 8002926: 681b ldr r3, [r3, #0]
  6392. __ASM volatile ("MSR msp, %0\n" : : "r" (topOfMainStack) : "sp");
  6393. 8002928: f383 8808 msr MSP, r3
  6394. jump_to_app();
  6395. 800292c: 6823 ldr r3, [r4, #0]
  6396. }
  6397. 800292e: 46bd mov sp, r7
  6398. 8002930: e8bd 40b0 ldmia.w sp!, {r4, r5, r7, lr}
  6399. jump_to_app();
  6400. 8002934: 4718 bx r3
  6401. 8002936: bf00 nop
  6402. 8002938: 40021000 .word 0x40021000
  6403. 800293c: 20000490 .word 0x20000490
  6404. 8002940: 08008004 .word 0x08008004
  6405. 8002944: 2000048c .word 0x2000048c
  6406. 8002948: 08004b0c .word 0x08004b0c
  6407. 800294c: 08008000 .word 0x08008000
  6408. 08002950 <Flash_RGB_Data_Write>:
  6409. #endif // PYJ.2019.03.27_END --
  6410. }
  6411. #if 1 // PYJ.2020.05.20_BEGIN --
  6412. uint8_t Flash_RGB_Data_Write(uint8_t* data){
  6413. 8002950: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6414. 8002954: 4605 mov r5, r0
  6415. uint16_t Firmdata = 0;
  6416. uint8_t ret = 0;
  6417. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  6418. 8002956: 4604 mov r4, r0
  6419. uint8_t ret = 0;
  6420. 8002958: 2700 movs r7, #0
  6421. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  6422. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  6423. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  6424. 800295a: 4e0f ldr r6, [pc, #60] ; (8002998 <Flash_RGB_Data_Write+0x48>)
  6425. printf("HAL NOT OK \n");
  6426. 800295c: f8df 803c ldr.w r8, [pc, #60] ; 800299c <Flash_RGB_Data_Write+0x4c>
  6427. for(int i = 0; i < data[bluecell_length] - 2; i+=2){
  6428. 8002960: 78ab ldrb r3, [r5, #2]
  6429. 8002962: 1b62 subs r2, r4, r5
  6430. 8002964: 3b02 subs r3, #2
  6431. 8002966: 4293 cmp r3, r2
  6432. 8002968: dc02 bgt.n 8002970 <Flash_RGB_Data_Write+0x20>
  6433. Address += 2;
  6434. //if(!(i%FirmwareUpdateDelay))
  6435. // HAL_Delay(1);
  6436. }
  6437. return ret;
  6438. }
  6439. 800296a: 4638 mov r0, r7
  6440. 800296c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6441. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  6442. 8002970: 7923 ldrb r3, [r4, #4]
  6443. Firmdata = ((data[(bluecell_length + 1) + i]) & 0x00FF);
  6444. 8002972: 78e2 ldrb r2, [r4, #3]
  6445. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  6446. 8002974: 6831 ldr r1, [r6, #0]
  6447. Firmdata += ((data[(bluecell_length + 1) + (i + 1)] << 8) & 0xFF00);
  6448. 8002976: eb02 2203 add.w r2, r2, r3, lsl #8
  6449. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,Address , (uint16_t)Firmdata) != HAL_OK){
  6450. 800297a: b292 uxth r2, r2
  6451. 800297c: 2300 movs r3, #0
  6452. 800297e: 2001 movs r0, #1
  6453. 8002980: f7fd ff54 bl 800082c <HAL_FLASH_Program>
  6454. 8002984: b118 cbz r0, 800298e <Flash_RGB_Data_Write+0x3e>
  6455. printf("HAL NOT OK \n");
  6456. 8002986: 4640 mov r0, r8
  6457. 8002988: f000 fdcc bl 8003524 <puts>
  6458. ret = 1;
  6459. 800298c: 2701 movs r7, #1
  6460. Address += 2;
  6461. 800298e: 6833 ldr r3, [r6, #0]
  6462. 8002990: 3402 adds r4, #2
  6463. 8002992: 3302 adds r3, #2
  6464. 8002994: 6033 str r3, [r6, #0]
  6465. 8002996: e7e3 b.n 8002960 <Flash_RGB_Data_Write+0x10>
  6466. 8002998: 20000210 .word 0x20000210
  6467. 800299c: 08004af1 .word 0x08004af1
  6468. 080029a0 <Flash_Data_Write>:
  6469. uint8_t Flash_Data_Write(uint8_t* data){
  6470. 80029a0: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  6471. 80029a4: 4604 mov r4, r0
  6472. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  6473. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6474. // data[MBIC_PAYLOADSTART + 12 +i];
  6475. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  6476. 80029a6: 4605 mov r5, r0
  6477. uint8_t ret = 0;
  6478. 80029a8: f04f 0800 mov.w r8, #0
  6479. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  6480. 80029ac: 7ec3 ldrb r3, [r0, #27]
  6481. Curr_Download_DataIndex = data[MBIC_PAYLOADSTART + 4] << 24;
  6482. 80029ae: 7e82 ldrb r2, [r0, #26]
  6483. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 5] << 16;
  6484. 80029b0: 041b lsls r3, r3, #16
  6485. 80029b2: eb03 6302 add.w r3, r3, r2, lsl #24
  6486. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6487. 80029b6: 7f42 ldrb r2, [r0, #29]
  6488. 80029b8: 4e19 ldr r6, [pc, #100] ; (8002a20 <Flash_Data_Write+0x80>)
  6489. 80029ba: 4413 add r3, r2
  6490. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 6] << 8;
  6491. 80029bc: 7f02 ldrb r2, [r0, #28]
  6492. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  6493. 80029be: f8df 9068 ldr.w r9, [pc, #104] ; 8002a28 <Flash_Data_Write+0x88>
  6494. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6495. 80029c2: eb03 2302 add.w r3, r3, r2, lsl #8
  6496. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  6497. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  6498. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  6499. 80029c6: 4f17 ldr r7, [pc, #92] ; (8002a24 <Flash_Data_Write+0x84>)
  6500. printf("HAL NOT OK \n");
  6501. 80029c8: f8df a060 ldr.w sl, [pc, #96] ; 8002a2c <Flash_Data_Write+0x8c>
  6502. Curr_Download_DataIndex += data[MBIC_PAYLOADSTART + 7];
  6503. 80029cc: 6033 str r3, [r6, #0]
  6504. for(i= 0; i <= Curr_Download_DataIndex - Prev_Download_DataIndex; i+=2){
  6505. 80029ce: 6833 ldr r3, [r6, #0]
  6506. 80029d0: f8d9 2000 ldr.w r2, [r9]
  6507. 80029d4: 1b29 subs r1, r5, r4
  6508. 80029d6: 1a9a subs r2, r3, r2
  6509. 80029d8: 4291 cmp r1, r2
  6510. 80029da: d905 bls.n 80029e8 <Flash_Data_Write+0x48>
  6511. HAL_Delay(1000);
  6512. }else{
  6513. UserAddress += 2;
  6514. }
  6515. }
  6516. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  6517. 80029dc: 3301 adds r3, #1
  6518. 80029de: f8c9 3000 str.w r3, [r9]
  6519. return ret;
  6520. }
  6521. 80029e2: 4640 mov r0, r8
  6522. 80029e4: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  6523. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  6524. 80029e8: f895 3023 ldrb.w r3, [r5, #35] ; 0x23
  6525. Firmdata = ((data[MBIC_PAYLOADSTART + 12 +i]) & 0x00FF);
  6526. 80029ec: f895 2022 ldrb.w r2, [r5, #34] ; 0x22
  6527. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  6528. 80029f0: 6839 ldr r1, [r7, #0]
  6529. Firmdata += ((data[MBIC_PAYLOADSTART + 12 +i + 1] << 8) & 0xFF00);
  6530. 80029f2: eb02 2203 add.w r2, r2, r3, lsl #8
  6531. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , (uint16_t)Firmdata) != HAL_OK){
  6532. 80029f6: b292 uxth r2, r2
  6533. 80029f8: 2300 movs r3, #0
  6534. 80029fa: 2001 movs r0, #1
  6535. 80029fc: f7fd ff16 bl 800082c <HAL_FLASH_Program>
  6536. 8002a00: b150 cbz r0, 8002a18 <Flash_Data_Write+0x78>
  6537. printf("HAL NOT OK \n");
  6538. 8002a02: 4650 mov r0, sl
  6539. 8002a04: f000 fd8e bl 8003524 <puts>
  6540. HAL_Delay(1000);
  6541. 8002a08: f44f 707a mov.w r0, #1000 ; 0x3e8
  6542. 8002a0c: f7fd fc5e bl 80002cc <HAL_Delay>
  6543. ret = 1;
  6544. 8002a10: f04f 0801 mov.w r8, #1
  6545. 8002a14: 3502 adds r5, #2
  6546. 8002a16: e7da b.n 80029ce <Flash_Data_Write+0x2e>
  6547. UserAddress += 2;
  6548. 8002a18: 683b ldr r3, [r7, #0]
  6549. 8002a1a: 3302 adds r3, #2
  6550. 8002a1c: 603b str r3, [r7, #0]
  6551. 8002a1e: e7f9 b.n 8002a14 <Flash_Data_Write+0x74>
  6552. 8002a20: 200002a0 .word 0x200002a0
  6553. 8002a24: 20000488 .word 0x20000488
  6554. 8002a28: 200002e0 .word 0x200002e0
  6555. 8002a2c: 08004af1 .word 0x08004af1
  6556. 08002a30 <MBIC_Flash_Data_Write>:
  6557. uint8_t MBIC_Flash_Data_Write(uint8_t* data){
  6558. 8002a30: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  6559. 8002a34: 4605 mov r5, r0
  6560. }
  6561. UserAddress += 2;
  6562. HAL_Delay(1);
  6563. }
  6564. #else
  6565. for(i= 0; i <WriteDataLength + 128; i+=2){
  6566. 8002a36: 2600 movs r6, #0
  6567. uint32_t WriteDataLength = data[61] << 24 | data[62] << 16 | data[63] << 8 | data[64] << 0;
  6568. 8002a38: f890 403e ldrb.w r4, [r0, #62] ; 0x3e
  6569. 8002a3c: f890 303d ldrb.w r3, [r0, #61] ; 0x3d
  6570. 8002a40: 0424 lsls r4, r4, #16
  6571. 8002a42: ea44 6403 orr.w r4, r4, r3, lsl #24
  6572. 8002a46: f890 3040 ldrb.w r3, [r0, #64] ; 0x40
  6573. // printf("%02X ",writedata & 0xFF00 >> 8);
  6574. // printf("%02X ",writedata & 0x00FF);
  6575. // printf("%02X ",(*(uint8_t*)(data+((i )+ 1))));
  6576. // if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress , *(uint8_t*)(data+(i * 2)) | *(uint8_t*)data+((i * 2)+1) << 8) != HAL_OK){
  6577. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress ,writedata /*(*(uint8_t*)(data+((i * 2)+ 0))) | (*(uint8_t*)(data+((i * 2)+ 1))) << 8*/) != HAL_OK){
  6578. 8002a4a: 4f13 ldr r7, [pc, #76] ; (8002a98 <MBIC_Flash_Data_Write+0x68>)
  6579. uint32_t WriteDataLength = data[61] << 24 | data[62] << 16 | data[63] << 8 | data[64] << 0;
  6580. 8002a4c: 431c orrs r4, r3
  6581. 8002a4e: f890 303f ldrb.w r3, [r0, #63] ; 0x3f
  6582. printf("HAL NOT OK \n");
  6583. 8002a52: f8df 8048 ldr.w r8, [pc, #72] ; 8002a9c <MBIC_Flash_Data_Write+0x6c>
  6584. uint32_t WriteDataLength = data[61] << 24 | data[62] << 16 | data[63] << 8 | data[64] << 0;
  6585. 8002a56: ea44 2403 orr.w r4, r4, r3, lsl #8
  6586. cnt = (((WriteDataLength + 128)/1024));
  6587. 8002a5a: 3480 adds r4, #128 ; 0x80
  6588. for(i= 0; i <WriteDataLength + 128; i+=2){
  6589. 8002a5c: 42a6 cmp r6, r4
  6590. 8002a5e: d302 bcc.n 8002a66 <MBIC_Flash_Data_Write+0x36>
  6591. #endif // PYJ.2020.06.24_END --
  6592. Prev_Download_DataIndex = Curr_Download_DataIndex + 1;
  6593. #endif // PYJ.2020.06.24_END --
  6594. }
  6595. 8002a60: 2000 movs r0, #0
  6596. 8002a62: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  6597. uint16_t writedata = (*(uint8_t*)(data+((i)+ 1))) << 8 | (*(uint8_t*)(data+((i)+ 0)));
  6598. 8002a66: 19ab adds r3, r5, r6
  6599. 8002a68: 785b ldrb r3, [r3, #1]
  6600. 8002a6a: 5daa ldrb r2, [r5, r6]
  6601. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress ,writedata /*(*(uint8_t*)(data+((i * 2)+ 0))) | (*(uint8_t*)(data+((i * 2)+ 1))) << 8*/) != HAL_OK){
  6602. 8002a6c: 6839 ldr r1, [r7, #0]
  6603. uint16_t writedata = (*(uint8_t*)(data+((i)+ 1))) << 8 | (*(uint8_t*)(data+((i)+ 0)));
  6604. 8002a6e: ea42 2203 orr.w r2, r2, r3, lsl #8
  6605. if(HAL_FLASH_Program(FLASH_TYPEPROGRAM_HALFWORD,UserAddress ,writedata /*(*(uint8_t*)(data+((i * 2)+ 0))) | (*(uint8_t*)(data+((i * 2)+ 1))) << 8*/) != HAL_OK){
  6606. 8002a72: 2001 movs r0, #1
  6607. 8002a74: 2300 movs r3, #0
  6608. 8002a76: f7fd fed9 bl 800082c <HAL_FLASH_Program>
  6609. 8002a7a: b140 cbz r0, 8002a8e <MBIC_Flash_Data_Write+0x5e>
  6610. printf("HAL NOT OK \n");
  6611. 8002a7c: 4640 mov r0, r8
  6612. 8002a7e: f000 fd51 bl 8003524 <puts>
  6613. HAL_Delay(1000);
  6614. 8002a82: f44f 707a mov.w r0, #1000 ; 0x3e8
  6615. 8002a86: f7fd fc21 bl 80002cc <HAL_Delay>
  6616. for(i= 0; i <WriteDataLength + 128; i+=2){
  6617. 8002a8a: 3602 adds r6, #2
  6618. 8002a8c: e7e6 b.n 8002a5c <MBIC_Flash_Data_Write+0x2c>
  6619. UserAddress += 2;
  6620. 8002a8e: 683b ldr r3, [r7, #0]
  6621. 8002a90: 3302 adds r3, #2
  6622. 8002a92: 603b str r3, [r7, #0]
  6623. 8002a94: e7f9 b.n 8002a8a <MBIC_Flash_Data_Write+0x5a>
  6624. 8002a96: bf00 nop
  6625. 8002a98: 20000488 .word 0x20000488
  6626. 8002a9c: 08004af1 .word 0x08004af1
  6627. 08002aa0 <Flash_write>:
  6628. return ret;
  6629. }
  6630. uint8_t Flash_write(uint8_t* data) // ?占쏙옙湲고븿?占쏙옙
  6631. {
  6632. 8002aa0: b538 push {r3, r4, r5, lr}
  6633. /*Variable used for Erase procedure*/
  6634. static FLASH_EraseInitTypeDef EraseInitStruct;
  6635. static uint32_t PAGEError = 0;
  6636. uint8_t ret = 0;
  6637. /* Fill EraseInit structure*/
  6638. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6639. 8002aa2: 2300 movs r3, #0
  6640. 8002aa4: 4c0f ldr r4, [pc, #60] ; (8002ae4 <Flash_write+0x44>)
  6641. {
  6642. 8002aa6: 4605 mov r5, r0
  6643. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6644. 8002aa8: 6023 str r3, [r4, #0]
  6645. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR;
  6646. 8002aaa: 4b0f ldr r3, [pc, #60] ; (8002ae8 <Flash_write+0x48>)
  6647. 8002aac: 60a3 str r3, [r4, #8]
  6648. EraseInitStruct.NbPages = (FLASH_USER_START_ADDR - ((uint32_t)0xFFFF)) / FLASH_PAGE_SIZE;
  6649. 8002aae: f64f 73f0 movw r3, #65520 ; 0xfff0
  6650. 8002ab2: 60e3 str r3, [r4, #12]
  6651. // __HAL_RCC_TIM6_CLK_DISABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙占�??占쏙옙?占쏙옙?占쏙옙
  6652. HAL_FLASH_Unlock(); // lock ??占�?
  6653. 8002ab4: f7fd fe74 bl 80007a0 <HAL_FLASH_Unlock>
  6654. if(flashinit == 0){
  6655. 8002ab8: 4b0c ldr r3, [pc, #48] ; (8002aec <Flash_write+0x4c>)
  6656. 8002aba: 781a ldrb r2, [r3, #0]
  6657. 8002abc: b94a cbnz r2, 8002ad2 <Flash_write+0x32>
  6658. flashinit= 1;
  6659. 8002abe: 2201 movs r2, #1
  6660. //FLASH_PageErase(StartAddr);
  6661. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6662. 8002ac0: 490b ldr r1, [pc, #44] ; (8002af0 <Flash_write+0x50>)
  6663. 8002ac2: 4620 mov r0, r4
  6664. flashinit= 1;
  6665. 8002ac4: 701a strb r2, [r3, #0]
  6666. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6667. 8002ac6: f7fd ff1b bl 8000900 <HAL_FLASHEx_Erase>
  6668. 8002aca: b110 cbz r0, 8002ad2 <Flash_write+0x32>
  6669. printf("Erase Failed \r\n");
  6670. 8002acc: 4809 ldr r0, [pc, #36] ; (8002af4 <Flash_write+0x54>)
  6671. 8002ace: f000 fd29 bl 8003524 <puts>
  6672. }
  6673. }
  6674. // FLASH_If_Erase();
  6675. ret = Flash_RGB_Data_Write(&data[bluecell_stx]);
  6676. 8002ad2: 4628 mov r0, r5
  6677. 8002ad4: f7ff ff3c bl 8002950 <Flash_RGB_Data_Write>
  6678. 8002ad8: 4604 mov r4, r0
  6679. // ret = Flash_DataTest_Write(&data[bluecell_stx]);
  6680. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  6681. 8002ada: f7fd fe73 bl 80007c4 <HAL_FLASH_Lock>
  6682. // __HAL_RCC_TIM6_CLK_ENABLE(); // 留ㅼ씤???占쏙옙癒몌옙?? ?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙?占쏙옙
  6683. return ret;
  6684. }
  6685. 8002ade: 4620 mov r0, r4
  6686. 8002ae0: bd38 pop {r3, r4, r5, pc}
  6687. 8002ae2: bf00 nop
  6688. 8002ae4: 200002a4 .word 0x200002a4
  6689. 8002ae8: 08008000 .word 0x08008000
  6690. 8002aec: 200002e4 .word 0x200002e4
  6691. 8002af0: 200002d4 .word 0x200002d4
  6692. 8002af4: 08004afd .word 0x08004afd
  6693. 08002af8 <Bank_Flash_write>:
  6694. uint8_t Bank_Flash_write(uint8_t* data,uint32_t StartBankAddress) // ?占쏙옙湲고븿?占쏙옙
  6695. {
  6696. 8002af8: b538 push {r3, r4, r5, lr}
  6697. 8002afa: 4605 mov r5, r0
  6698. 8002afc: 460c mov r4, r1
  6699. static FLASH_EraseInitTypeDef EraseInitStruct;
  6700. static uint32_t PAGEError = 0;
  6701. uint8_t ret = 0;
  6702. HAL_FLASH_Unlock(); // lock ??占�?
  6703. 8002afe: f7fd fe4f bl 80007a0 <HAL_FLASH_Unlock>
  6704. if(flashinit == 0){
  6705. 8002b02: 4b19 ldr r3, [pc, #100] ; (8002b68 <Bank_Flash_write+0x70>)
  6706. 8002b04: 781a ldrb r2, [r3, #0]
  6707. 8002b06: b9e2 cbnz r2, 8002b42 <Bank_Flash_write+0x4a>
  6708. flashinit= 1;
  6709. 8002b08: 2101 movs r1, #1
  6710. 8002b0a: 7019 strb r1, [r3, #0]
  6711. /* Fill EraseInit structure*/
  6712. switch(StartBankAddress){
  6713. 8002b0c: 4b17 ldr r3, [pc, #92] ; (8002b6c <Bank_Flash_write+0x74>)
  6714. 8002b0e: 429c cmp r4, r3
  6715. 8002b10: 4b17 ldr r3, [pc, #92] ; (8002b70 <Bank_Flash_write+0x78>)
  6716. 8002b12: d01e beq.n 8002b52 <Bank_Flash_write+0x5a>
  6717. 8002b14: 4917 ldr r1, [pc, #92] ; (8002b74 <Bank_Flash_write+0x7c>)
  6718. 8002b16: 428c cmp r4, r1
  6719. 8002b18: d020 beq.n 8002b5c <Bank_Flash_write+0x64>
  6720. 8002b1a: f5a1 2180 sub.w r1, r1, #262144 ; 0x40000
  6721. 8002b1e: 428c cmp r4, r1
  6722. 8002b20: d104 bne.n 8002b2c <Bank_Flash_write+0x34>
  6723. case FLASH_USER_START_ADDR:
  6724. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6725. 8002b22: 601a str r2, [r3, #0]
  6726. EraseInitStruct.PageAddress = FLASH_USER_START_ADDR - 128;
  6727. 8002b24: 4a14 ldr r2, [pc, #80] ; (8002b78 <Bank_Flash_write+0x80>)
  6728. 8002b26: 609a str r2, [r3, #8]
  6729. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_START_ADDR) / FLASH_PAGE_SIZE;
  6730. 8002b28: 223f movs r2, #63 ; 0x3f
  6731. break;
  6732. case FLASH_USER_BANK2_START_ADDR:
  6733. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6734. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR - 128;
  6735. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  6736. 8002b2a: 60da str r2, [r3, #12]
  6737. break;
  6738. }
  6739. UserAddress = EraseInitStruct.PageAddress;
  6740. 8002b2c: 689a ldr r2, [r3, #8]
  6741. 8002b2e: 4b13 ldr r3, [pc, #76] ; (8002b7c <Bank_Flash_write+0x84>)
  6742. //FLASH_PageErase(StartAddr);
  6743. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6744. 8002b30: 4913 ldr r1, [pc, #76] ; (8002b80 <Bank_Flash_write+0x88>)
  6745. 8002b32: 480f ldr r0, [pc, #60] ; (8002b70 <Bank_Flash_write+0x78>)
  6746. UserAddress = EraseInitStruct.PageAddress;
  6747. 8002b34: 601a str r2, [r3, #0]
  6748. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6749. 8002b36: f7fd fee3 bl 8000900 <HAL_FLASHEx_Erase>
  6750. 8002b3a: b110 cbz r0, 8002b42 <Bank_Flash_write+0x4a>
  6751. printf("Erase Failed \r\n");
  6752. 8002b3c: 4811 ldr r0, [pc, #68] ; (8002b84 <Bank_Flash_write+0x8c>)
  6753. 8002b3e: f000 fcf1 bl 8003524 <puts>
  6754. }
  6755. }
  6756. ret = Flash_Data_Write(&data[0]);
  6757. 8002b42: 4628 mov r0, r5
  6758. 8002b44: f7ff ff2c bl 80029a0 <Flash_Data_Write>
  6759. 8002b48: 4604 mov r4, r0
  6760. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  6761. 8002b4a: f7fd fe3b bl 80007c4 <HAL_FLASH_Lock>
  6762. data++;
  6763. }
  6764. #endif // PYJ.2020.06.24_END --
  6765. }
  6766. 8002b4e: 4620 mov r0, r4
  6767. 8002b50: bd38 pop {r3, r4, r5, pc}
  6768. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6769. 8002b52: 601a str r2, [r3, #0]
  6770. EraseInitStruct.PageAddress = FLASH_USER_BANK1_START_ADDR - 128;
  6771. 8002b54: 4a0c ldr r2, [pc, #48] ; (8002b88 <Bank_Flash_write+0x90>)
  6772. 8002b56: 609a str r2, [r3, #8]
  6773. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK1_START_ADDR) / FLASH_PAGE_SIZE;
  6774. 8002b58: 4a0c ldr r2, [pc, #48] ; (8002b8c <Bank_Flash_write+0x94>)
  6775. 8002b5a: e7e6 b.n 8002b2a <Bank_Flash_write+0x32>
  6776. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6777. 8002b5c: 601a str r2, [r3, #0]
  6778. EraseInitStruct.PageAddress = FLASH_USER_BANK2_START_ADDR - 128;
  6779. 8002b5e: 4a0c ldr r2, [pc, #48] ; (8002b90 <Bank_Flash_write+0x98>)
  6780. 8002b60: 609a str r2, [r3, #8]
  6781. EraseInitStruct.NbPages = (FLASH_USER_END_ADDR - FLASH_USER_BANK2_START_ADDR) / FLASH_PAGE_SIZE;
  6782. 8002b62: 4a0c ldr r2, [pc, #48] ; (8002b94 <Bank_Flash_write+0x9c>)
  6783. 8002b64: e7e1 b.n 8002b2a <Bank_Flash_write+0x32>
  6784. 8002b66: bf00 nop
  6785. 8002b68: 200002e4 .word 0x200002e4
  6786. 8002b6c: 08028000 .word 0x08028000
  6787. 8002b70: 200002b4 .word 0x200002b4
  6788. 8002b74: 08048000 .word 0x08048000
  6789. 8002b78: 08007f80 .word 0x08007f80
  6790. 8002b7c: 20000488 .word 0x20000488
  6791. 8002b80: 200002d8 .word 0x200002d8
  6792. 8002b84: 08004afd .word 0x08004afd
  6793. 8002b88: 08027f80 .word 0x08027f80
  6794. 8002b8c: 001fffff .word 0x001fffff
  6795. 8002b90: 08047f80 .word 0x08047f80
  6796. 8002b94: 001fffbf .word 0x001fffbf
  6797. 08002b98 <MBIC_BankBooting_Flash_write>:
  6798. }
  6799. #endif // PYJ.2020.06.24_END --
  6800. uint8_t MBIC_BankBooting_Flash_write(uint8_t* data,uint32_t StartBankAddress) // ?占쏙옙湲고븿?占쏙옙
  6801. {
  6802. 8002b98: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  6803. 8002b9c: 4607 mov r7, r0
  6804. static FLASH_EraseInitTypeDef EraseInitStruct;
  6805. static uint32_t PAGEError = 0;
  6806. uint8_t ret = 0;
  6807. uint32_t tmpdata = 0;
  6808. uint32_t i = 0;
  6809. printf("=====================Data Recv================\r\n");
  6810. 8002b9e: 482f ldr r0, [pc, #188] ; (8002c5c <MBIC_BankBooting_Flash_write+0xc4>)
  6811. {
  6812. 8002ba0: 460d mov r5, r1
  6813. printf("=====================Data Recv================\r\n");
  6814. 8002ba2: f000 fcbf bl 8003524 <puts>
  6815. uint8_t datacnt = 0;
  6816. if(data[0]!= 0x4A){
  6817. 8002ba6: 783b ldrb r3, [r7, #0]
  6818. 8002ba8: 2b4a cmp r3, #74 ; 0x4a
  6819. 8002baa: d004 beq.n 8002bb6 <MBIC_BankBooting_Flash_write+0x1e>
  6820. printf("File ERRor\r\n");
  6821. 8002bac: 482c ldr r0, [pc, #176] ; (8002c60 <MBIC_BankBooting_Flash_write+0xc8>)
  6822. 8002bae: f000 fcb9 bl 8003524 <puts>
  6823. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6824. data++;
  6825. }
  6826. if(datacnt > 100)
  6827. return true;
  6828. 8002bb2: 2401 movs r4, #1
  6829. 8002bb4: e04e b.n 8002c54 <MBIC_BankBooting_Flash_write+0xbc>
  6830. if(data[0]!= 0x4A){
  6831. 8002bb6: 2400 movs r4, #0
  6832. 8002bb8: 46b8 mov r8, r7
  6833. 8002bba: 4626 mov r6, r4
  6834. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6835. 8002bbc: f8df 90d8 ldr.w r9, [pc, #216] ; 8002c98 <MBIC_BankBooting_Flash_write+0x100>
  6836. 8002bc0: 4641 mov r1, r8
  6837. if(*(uint8_t*)data == 0xFF)
  6838. 8002bc2: f818 2b01 ldrb.w r2, [r8], #1
  6839. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6840. 8002bc6: 4633 mov r3, r6
  6841. if(*(uint8_t*)data == 0xFF)
  6842. 8002bc8: 2aff cmp r2, #255 ; 0xff
  6843. datacnt++;
  6844. 8002bca: bf08 it eq
  6845. 8002bcc: 3401 addeq r4, #1
  6846. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6847. 8002bce: 4648 mov r0, r9
  6848. for( i = 0; i < 128; i++ ){
  6849. 8002bd0: f106 0601 add.w r6, r6, #1
  6850. datacnt++;
  6851. 8002bd4: bf08 it eq
  6852. 8002bd6: b2e4 uxtbeq r4, r4
  6853. printf("%08x : %02X Index : %d \n",data ,*(uint8_t*)data,i);
  6854. 8002bd8: f000 fc30 bl 800343c <iprintf>
  6855. for( i = 0; i < 128; i++ ){
  6856. 8002bdc: 2e80 cmp r6, #128 ; 0x80
  6857. 8002bde: d1ef bne.n 8002bc0 <MBIC_BankBooting_Flash_write+0x28>
  6858. if(datacnt > 100)
  6859. 8002be0: 2c64 cmp r4, #100 ; 0x64
  6860. 8002be2: d8e6 bhi.n 8002bb2 <MBIC_BankBooting_Flash_write+0x1a>
  6861. data -=i;
  6862. printf("=====================Data Recv================\r\n");
  6863. 8002be4: 481d ldr r0, [pc, #116] ; (8002c5c <MBIC_BankBooting_Flash_write+0xc4>)
  6864. 8002be6: f000 fc9d bl 8003524 <puts>
  6865. // printf("data[62] : %x \r\n",data[62]);
  6866. // printf("data[63] : %x \r\n",data[63]);
  6867. // printf("data[64] : %x \r\n",data[64]);
  6868. // printf("data Length %x / D %d ",tmpdata,tmpdata);
  6869. // return;
  6870. HAL_FLASH_Unlock(); // lock ??占�?
  6871. 8002bea: f7fd fdd9 bl 80007a0 <HAL_FLASH_Unlock>
  6872. if(flashinit == 0){
  6873. 8002bee: 4b1d ldr r3, [pc, #116] ; (8002c64 <MBIC_BankBooting_Flash_write+0xcc>)
  6874. 8002bf0: 781c ldrb r4, [r3, #0]
  6875. 8002bf2: bb1c cbnz r4, 8002c3c <MBIC_BankBooting_Flash_write+0xa4>
  6876. flashinit= 1;
  6877. 8002bf4: 2201 movs r2, #1
  6878. /* Fill EraseInit structure*/
  6879. printf("Download Erase Conifiguaration Start\r\n");
  6880. 8002bf6: 481c ldr r0, [pc, #112] ; (8002c68 <MBIC_BankBooting_Flash_write+0xd0>)
  6881. flashinit= 1;
  6882. 8002bf8: 701a strb r2, [r3, #0]
  6883. printf("Download Erase Conifiguaration Start\r\n");
  6884. 8002bfa: f000 fc93 bl 8003524 <puts>
  6885. switch(StartBankAddress){
  6886. 8002bfe: 4b1b ldr r3, [pc, #108] ; (8002c6c <MBIC_BankBooting_Flash_write+0xd4>)
  6887. 8002c00: 429d cmp r5, r3
  6888. 8002c02: d10a bne.n 8002c1a <MBIC_BankBooting_Flash_write+0x82>
  6889. case FLASH_MBICUSER_START_ADDR:
  6890. printf("User API Erase %x\r\n",StartBankAddress);
  6891. 8002c04: 4629 mov r1, r5
  6892. 8002c06: 481a ldr r0, [pc, #104] ; (8002c70 <MBIC_BankBooting_Flash_write+0xd8>)
  6893. 8002c08: f000 fc18 bl 800343c <iprintf>
  6894. #if 1 // PYJ.2020.06.24_BEGIN --
  6895. /* Fill EraseInit structure*/
  6896. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6897. EraseInitStruct.PageAddress = FLASH_MBICUSER_START_ADDR;
  6898. EraseInitStruct.NbPages = ((FLASH_MBICUSER_END_ADDR - FLASH_MBICUSER_START_ADDR) / FLASH_PAGE_SIZE )+ 1;
  6899. 8002c0c: 2240 movs r2, #64 ; 0x40
  6900. EraseInitStruct.TypeErase = FLASH_TYPEERASE_PAGES;
  6901. 8002c0e: 4b19 ldr r3, [pc, #100] ; (8002c74 <MBIC_BankBooting_Flash_write+0xdc>)
  6902. 8002c10: 601c str r4, [r3, #0]
  6903. EraseInitStruct.PageAddress = FLASH_MBICUSER_START_ADDR;
  6904. 8002c12: 609d str r5, [r3, #8]
  6905. EraseInitStruct.NbPages = ((FLASH_MBICUSER_END_ADDR - FLASH_MBICUSER_START_ADDR) / FLASH_PAGE_SIZE )+ 1;
  6906. 8002c14: 60da str r2, [r3, #12]
  6907. EraseInitStruct.PageAddress = FLASH_MBICUSER_START_ADDR;
  6908. printf("PageAddress : %x \r\n",FLASH_MBICUSER_START_ADDR);
  6909. EraseInitStruct.NbPages = (FLASH_MBICUSER_START_ADDR - ((uint32_t)0xFFFF + 128))) / FLASH_PAGE_SIZE;
  6910. #endif // PYJ.2020.06.24_END --
  6911. UserAddress = FLASH_MBICUSER_START_ADDR;
  6912. 8002c16: 4b18 ldr r3, [pc, #96] ; (8002c78 <MBIC_BankBooting_Flash_write+0xe0>)
  6913. 8002c18: 601d str r5, [r3, #0]
  6914. break;
  6915. }
  6916. printf("Download Erase Conifiguaration END\r\n");
  6917. 8002c1a: 4818 ldr r0, [pc, #96] ; (8002c7c <MBIC_BankBooting_Flash_write+0xe4>)
  6918. 8002c1c: f000 fc82 bl 8003524 <puts>
  6919. //FLASH_PageErase(StartAddr);
  6920. printf("Download Erase start\r\n");
  6921. 8002c20: 4817 ldr r0, [pc, #92] ; (8002c80 <MBIC_BankBooting_Flash_write+0xe8>)
  6922. 8002c22: f000 fc7f bl 8003524 <puts>
  6923. if (HAL_FLASHEx_Erase(&EraseInitStruct, &PAGEError) != HAL_OK){
  6924. 8002c26: 4917 ldr r1, [pc, #92] ; (8002c84 <MBIC_BankBooting_Flash_write+0xec>)
  6925. 8002c28: 4812 ldr r0, [pc, #72] ; (8002c74 <MBIC_BankBooting_Flash_write+0xdc>)
  6926. 8002c2a: f7fd fe69 bl 8000900 <HAL_FLASHEx_Erase>
  6927. 8002c2e: b110 cbz r0, 8002c36 <MBIC_BankBooting_Flash_write+0x9e>
  6928. printf("Erase Failed \r\n");
  6929. 8002c30: 4815 ldr r0, [pc, #84] ; (8002c88 <MBIC_BankBooting_Flash_write+0xf0>)
  6930. 8002c32: f000 fc77 bl 8003524 <puts>
  6931. }
  6932. printf("Download Erase END\r\n");
  6933. 8002c36: 4815 ldr r0, [pc, #84] ; (8002c8c <MBIC_BankBooting_Flash_write+0xf4>)
  6934. 8002c38: f000 fc74 bl 8003524 <puts>
  6935. }
  6936. printf("Download Start \r\n");
  6937. 8002c3c: 4814 ldr r0, [pc, #80] ; (8002c90 <MBIC_BankBooting_Flash_write+0xf8>)
  6938. 8002c3e: f000 fc71 bl 8003524 <puts>
  6939. ret = MBIC_Flash_Data_Write((uint32_t*)data);
  6940. 8002c42: 4638 mov r0, r7
  6941. 8002c44: f7ff fef4 bl 8002a30 <MBIC_Flash_Data_Write>
  6942. 8002c48: 4604 mov r4, r0
  6943. printf("Download END \r\n");
  6944. 8002c4a: 4812 ldr r0, [pc, #72] ; (8002c94 <MBIC_BankBooting_Flash_write+0xfc>)
  6945. 8002c4c: f000 fc6a bl 8003524 <puts>
  6946. HAL_FLASH_Lock(); // lock ?占쏙옙洹멸린
  6947. 8002c50: f7fd fdb8 bl 80007c4 <HAL_FLASH_Lock>
  6948. data++;
  6949. }
  6950. #endif // PYJ.2020.06.24_END --
  6951. }
  6952. 8002c54: 4620 mov r0, r4
  6953. 8002c56: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  6954. 8002c5a: bf00 nop
  6955. 8002c5c: 08004b12 .word 0x08004b12
  6956. 8002c60: 08004b42 .word 0x08004b42
  6957. 8002c64: 200002e4 .word 0x200002e4
  6958. 8002c68: 08004b68 .word 0x08004b68
  6959. 8002c6c: 08007f80 .word 0x08007f80
  6960. 8002c70: 08004b8e .word 0x08004b8e
  6961. 8002c74: 200002c4 .word 0x200002c4
  6962. 8002c78: 20000488 .word 0x20000488
  6963. 8002c7c: 08004ba2 .word 0x08004ba2
  6964. 8002c80: 08004bc6 .word 0x08004bc6
  6965. 8002c84: 200002dc .word 0x200002dc
  6966. 8002c88: 08004afd .word 0x08004afd
  6967. 8002c8c: 08004bdd .word 0x08004bdd
  6968. 8002c90: 08004bf2 .word 0x08004bf2
  6969. 8002c94: 08004c04 .word 0x08004c04
  6970. 8002c98: 08004b4e .word 0x08004b4e
  6971. 08002c9c <HAL_TIM_PeriodElapsedCallback>:
  6972. /* Private user code ---------------------------------------------------------*/
  6973. /* USER CODE BEGIN 0 */
  6974. void HAL_TIM_PeriodElapsedCallback(TIM_HandleTypeDef *htim)
  6975. {
  6976. if(htim->Instance == TIM6){
  6977. 8002c9c: 6802 ldr r2, [r0, #0]
  6978. 8002c9e: 4b08 ldr r3, [pc, #32] ; (8002cc0 <HAL_TIM_PeriodElapsedCallback+0x24>)
  6979. 8002ca0: 429a cmp r2, r3
  6980. 8002ca2: d10b bne.n 8002cbc <HAL_TIM_PeriodElapsedCallback+0x20>
  6981. UartTimerCnt++;
  6982. 8002ca4: 4a07 ldr r2, [pc, #28] ; (8002cc4 <HAL_TIM_PeriodElapsedCallback+0x28>)
  6983. 8002ca6: 6813 ldr r3, [r2, #0]
  6984. 8002ca8: 3301 adds r3, #1
  6985. 8002caa: 6013 str r3, [r2, #0]
  6986. LedTimerCnt++;
  6987. 8002cac: 4a06 ldr r2, [pc, #24] ; (8002cc8 <HAL_TIM_PeriodElapsedCallback+0x2c>)
  6988. 8002cae: 6813 ldr r3, [r2, #0]
  6989. 8002cb0: 3301 adds r3, #1
  6990. 8002cb2: 6013 str r3, [r2, #0]
  6991. FirmwareTimerCnt++;
  6992. 8002cb4: 4a05 ldr r2, [pc, #20] ; (8002ccc <HAL_TIM_PeriodElapsedCallback+0x30>)
  6993. 8002cb6: 6813 ldr r3, [r2, #0]
  6994. 8002cb8: 3301 adds r3, #1
  6995. 8002cba: 6013 str r3, [r2, #0]
  6996. 8002cbc: 4770 bx lr
  6997. 8002cbe: bf00 nop
  6998. 8002cc0: 40001000 .word 0x40001000
  6999. 8002cc4: 200002f0 .word 0x200002f0
  7000. 8002cc8: 200002ec .word 0x200002ec
  7001. 8002ccc: 200002e8 .word 0x200002e8
  7002. 08002cd0 <_write>:
  7003. }
  7004. }
  7005. int _write (int file, uint8_t *ptr, uint16_t len)
  7006. {
  7007. 8002cd0: b510 push {r4, lr}
  7008. 8002cd2: 4614 mov r4, r2
  7009. HAL_UART_Transmit (&huart2, ptr, len, 10);
  7010. 8002cd4: 230a movs r3, #10
  7011. 8002cd6: 4802 ldr r0, [pc, #8] ; (8002ce0 <_write+0x10>)
  7012. 8002cd8: f7ff f828 bl 8001d2c <HAL_UART_Transmit>
  7013. return len;
  7014. }
  7015. 8002cdc: 4620 mov r0, r4
  7016. 8002cde: bd10 pop {r4, pc}
  7017. 8002ce0: 20000678 .word 0x20000678
  7018. 08002ce4 <SystemClock_Config>:
  7019. /**
  7020. * @brief System Clock Configuration
  7021. * @retval None
  7022. */
  7023. void SystemClock_Config(void)
  7024. {
  7025. 8002ce4: b510 push {r4, lr}
  7026. 8002ce6: b090 sub sp, #64 ; 0x40
  7027. RCC_OscInitTypeDef RCC_OscInitStruct = {0};
  7028. 8002ce8: 2228 movs r2, #40 ; 0x28
  7029. 8002cea: 2100 movs r1, #0
  7030. 8002cec: a806 add r0, sp, #24
  7031. 8002cee: f000 fb9d bl 800342c <memset>
  7032. RCC_ClkInitTypeDef RCC_ClkInitStruct = {0};
  7033. 8002cf2: 2214 movs r2, #20
  7034. 8002cf4: 2100 movs r1, #0
  7035. 8002cf6: a801 add r0, sp, #4
  7036. 8002cf8: f000 fb98 bl 800342c <memset>
  7037. /** Initializes the CPU, AHB and APB busses clocks
  7038. */
  7039. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7040. RCC_OscInitStruct.HSIState = RCC_HSI_ON;
  7041. 8002cfc: 2301 movs r3, #1
  7042. 8002cfe: 930a str r3, [sp, #40] ; 0x28
  7043. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  7044. 8002d00: 2310 movs r3, #16
  7045. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7046. 8002d02: 2402 movs r4, #2
  7047. RCC_OscInitStruct.HSICalibrationValue = RCC_HSICALIBRATION_DEFAULT;
  7048. 8002d04: 930b str r3, [sp, #44] ; 0x2c
  7049. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  7050. RCC_OscInitStruct.PLL.PLLSource = RCC_PLLSOURCE_HSI_DIV2;
  7051. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  7052. 8002d06: f44f 1340 mov.w r3, #3145728 ; 0x300000
  7053. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  7054. 8002d0a: a806 add r0, sp, #24
  7055. RCC_OscInitStruct.PLL.PLLMUL = RCC_PLL_MUL14;
  7056. 8002d0c: 930f str r3, [sp, #60] ; 0x3c
  7057. RCC_OscInitStruct.OscillatorType = RCC_OSCILLATORTYPE_HSI;
  7058. 8002d0e: 9406 str r4, [sp, #24]
  7059. RCC_OscInitStruct.PLL.PLLState = RCC_PLL_ON;
  7060. 8002d10: 940d str r4, [sp, #52] ; 0x34
  7061. if (HAL_RCC_OscConfig(&RCC_OscInitStruct) != HAL_OK)
  7062. 8002d12: f7fe fb33 bl 800137c <HAL_RCC_OscConfig>
  7063. {
  7064. Error_Handler();
  7065. }
  7066. /** Initializes the CPU, AHB and APB busses clocks
  7067. */
  7068. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  7069. 8002d16: 230f movs r3, #15
  7070. |RCC_CLOCKTYPE_PCLK1|RCC_CLOCKTYPE_PCLK2;
  7071. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  7072. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7073. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  7074. 8002d18: f44f 6280 mov.w r2, #1024 ; 0x400
  7075. RCC_ClkInitStruct.ClockType = RCC_CLOCKTYPE_HCLK|RCC_CLOCKTYPE_SYSCLK
  7076. 8002d1c: 9301 str r3, [sp, #4]
  7077. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7078. 8002d1e: 2300 movs r3, #0
  7079. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  7080. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  7081. 8002d20: 4621 mov r1, r4
  7082. 8002d22: a801 add r0, sp, #4
  7083. RCC_ClkInitStruct.SYSCLKSource = RCC_SYSCLKSOURCE_PLLCLK;
  7084. 8002d24: 9402 str r4, [sp, #8]
  7085. RCC_ClkInitStruct.AHBCLKDivider = RCC_SYSCLK_DIV1;
  7086. 8002d26: 9303 str r3, [sp, #12]
  7087. RCC_ClkInitStruct.APB1CLKDivider = RCC_HCLK_DIV2;
  7088. 8002d28: 9204 str r2, [sp, #16]
  7089. RCC_ClkInitStruct.APB2CLKDivider = RCC_HCLK_DIV1;
  7090. 8002d2a: 9305 str r3, [sp, #20]
  7091. if (HAL_RCC_ClockConfig(&RCC_ClkInitStruct, FLASH_LATENCY_2) != HAL_OK)
  7092. 8002d2c: f7fe fcee bl 800170c <HAL_RCC_ClockConfig>
  7093. {
  7094. Error_Handler();
  7095. }
  7096. }
  7097. 8002d30: b010 add sp, #64 ; 0x40
  7098. 8002d32: bd10 pop {r4, pc}
  7099. 08002d34 <main>:
  7100. {
  7101. 8002d34: b580 push {r7, lr}
  7102. 8002d36: b088 sub sp, #32
  7103. HAL_Init();
  7104. 8002d38: f7fd faa4 bl 8000284 <HAL_Init>
  7105. SystemClock_Config();
  7106. 8002d3c: f7ff ffd2 bl 8002ce4 <SystemClock_Config>
  7107. * @param None
  7108. * @retval None
  7109. */
  7110. static void MX_GPIO_Init(void)
  7111. {
  7112. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7113. 8002d40: 2210 movs r2, #16
  7114. /* GPIO Ports Clock Enable */
  7115. __HAL_RCC_GPIOC_CLK_ENABLE();
  7116. 8002d42: 4d64 ldr r5, [pc, #400] ; (8002ed4 <main+0x1a0>)
  7117. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7118. 8002d44: 2100 movs r1, #0
  7119. 8002d46: eb0d 0002 add.w r0, sp, r2
  7120. 8002d4a: f000 fb6f bl 800342c <memset>
  7121. __HAL_RCC_GPIOC_CLK_ENABLE();
  7122. 8002d4e: 69ab ldr r3, [r5, #24]
  7123. __HAL_RCC_GPIOA_CLK_ENABLE();
  7124. __HAL_RCC_GPIOB_CLK_ENABLE();
  7125. /*Configure GPIO pin Output Level */
  7126. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7127. 8002d50: 2200 movs r2, #0
  7128. __HAL_RCC_GPIOC_CLK_ENABLE();
  7129. 8002d52: f043 0310 orr.w r3, r3, #16
  7130. 8002d56: 61ab str r3, [r5, #24]
  7131. 8002d58: 69ab ldr r3, [r5, #24]
  7132. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7133. 8002d5a: f44f 4100 mov.w r1, #32768 ; 0x8000
  7134. __HAL_RCC_GPIOC_CLK_ENABLE();
  7135. 8002d5e: f003 0310 and.w r3, r3, #16
  7136. 8002d62: 9301 str r3, [sp, #4]
  7137. 8002d64: 9b01 ldr r3, [sp, #4]
  7138. __HAL_RCC_GPIOA_CLK_ENABLE();
  7139. 8002d66: 69ab ldr r3, [r5, #24]
  7140. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7141. 8002d68: 485b ldr r0, [pc, #364] ; (8002ed8 <main+0x1a4>)
  7142. __HAL_RCC_GPIOA_CLK_ENABLE();
  7143. 8002d6a: f043 0304 orr.w r3, r3, #4
  7144. 8002d6e: 61ab str r3, [r5, #24]
  7145. 8002d70: 69ab ldr r3, [r5, #24]
  7146. /*Configure GPIO pin : BOOT_LED_Pin */
  7147. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  7148. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  7149. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7150. 8002d72: 2400 movs r4, #0
  7151. __HAL_RCC_GPIOA_CLK_ENABLE();
  7152. 8002d74: f003 0304 and.w r3, r3, #4
  7153. 8002d78: 9302 str r3, [sp, #8]
  7154. 8002d7a: 9b02 ldr r3, [sp, #8]
  7155. __HAL_RCC_GPIOB_CLK_ENABLE();
  7156. 8002d7c: 69ab ldr r3, [r5, #24]
  7157. huart1.Init.BaudRate = 115200;
  7158. 8002d7e: f44f 37e1 mov.w r7, #115200 ; 0x1c200
  7159. __HAL_RCC_GPIOB_CLK_ENABLE();
  7160. 8002d82: f043 0308 orr.w r3, r3, #8
  7161. 8002d86: 61ab str r3, [r5, #24]
  7162. 8002d88: 69ab ldr r3, [r5, #24]
  7163. huart1.Init.Mode = UART_MODE_TX_RX;
  7164. 8002d8a: 260c movs r6, #12
  7165. __HAL_RCC_GPIOB_CLK_ENABLE();
  7166. 8002d8c: f003 0308 and.w r3, r3, #8
  7167. 8002d90: 9303 str r3, [sp, #12]
  7168. 8002d92: 9b03 ldr r3, [sp, #12]
  7169. HAL_GPIO_WritePin(BOOT_LED_GPIO_Port, BOOT_LED_Pin, GPIO_PIN_RESET);
  7170. 8002d94: f7fd feee bl 8000b74 <HAL_GPIO_WritePin>
  7171. GPIO_InitStruct.Pin = BOOT_LED_Pin;
  7172. 8002d98: f44f 4300 mov.w r3, #32768 ; 0x8000
  7173. 8002d9c: 9304 str r3, [sp, #16]
  7174. GPIO_InitStruct.Mode = GPIO_MODE_OUTPUT_PP;
  7175. 8002d9e: 2301 movs r3, #1
  7176. 8002da0: 9305 str r3, [sp, #20]
  7177. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  7178. 8002da2: 2302 movs r3, #2
  7179. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  7180. 8002da4: a904 add r1, sp, #16
  7181. 8002da6: 484c ldr r0, [pc, #304] ; (8002ed8 <main+0x1a4>)
  7182. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_LOW;
  7183. 8002da8: 9307 str r3, [sp, #28]
  7184. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7185. 8002daa: 9406 str r4, [sp, #24]
  7186. HAL_GPIO_Init(BOOT_LED_GPIO_Port, &GPIO_InitStruct);
  7187. 8002dac: f7fd fdf6 bl 800099c <HAL_GPIO_Init>
  7188. __HAL_RCC_DMA1_CLK_ENABLE();
  7189. 8002db0: 696b ldr r3, [r5, #20]
  7190. huart1.Instance = USART1;
  7191. 8002db2: 484a ldr r0, [pc, #296] ; (8002edc <main+0x1a8>)
  7192. __HAL_RCC_DMA1_CLK_ENABLE();
  7193. 8002db4: f043 0301 orr.w r3, r3, #1
  7194. 8002db8: 616b str r3, [r5, #20]
  7195. 8002dba: 696b ldr r3, [r5, #20]
  7196. huart1.Init.WordLength = UART_WORDLENGTH_8B;
  7197. 8002dbc: 6084 str r4, [r0, #8]
  7198. __HAL_RCC_DMA1_CLK_ENABLE();
  7199. 8002dbe: f003 0301 and.w r3, r3, #1
  7200. 8002dc2: 9300 str r3, [sp, #0]
  7201. 8002dc4: 9b00 ldr r3, [sp, #0]
  7202. huart1.Init.BaudRate = 115200;
  7203. 8002dc6: 4b46 ldr r3, [pc, #280] ; (8002ee0 <main+0x1ac>)
  7204. huart1.Init.StopBits = UART_STOPBITS_1;
  7205. 8002dc8: 60c4 str r4, [r0, #12]
  7206. huart1.Init.BaudRate = 115200;
  7207. 8002dca: e880 0088 stmia.w r0, {r3, r7}
  7208. huart1.Init.Parity = UART_PARITY_NONE;
  7209. 8002dce: 6104 str r4, [r0, #16]
  7210. huart1.Init.Mode = UART_MODE_TX_RX;
  7211. 8002dd0: 6146 str r6, [r0, #20]
  7212. huart1.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  7213. 8002dd2: 6184 str r4, [r0, #24]
  7214. huart1.Init.OverSampling = UART_OVERSAMPLING_16;
  7215. 8002dd4: 61c4 str r4, [r0, #28]
  7216. if (HAL_UART_Init(&huart1) != HAL_OK)
  7217. 8002dd6: f7fe ff7b bl 8001cd0 <HAL_UART_Init>
  7218. hi2c2.Instance = I2C2;
  7219. 8002dda: 4842 ldr r0, [pc, #264] ; (8002ee4 <main+0x1b0>)
  7220. hi2c2.Init.ClockSpeed = 400000;
  7221. 8002ddc: 4a42 ldr r2, [pc, #264] ; (8002ee8 <main+0x1b4>)
  7222. 8002dde: 4b43 ldr r3, [pc, #268] ; (8002eec <main+0x1b8>)
  7223. hi2c2.Init.DutyCycle = I2C_DUTYCYCLE_2;
  7224. 8002de0: 6084 str r4, [r0, #8]
  7225. hi2c2.Init.ClockSpeed = 400000;
  7226. 8002de2: e880 000c stmia.w r0, {r2, r3}
  7227. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  7228. 8002de6: f44f 4380 mov.w r3, #16384 ; 0x4000
  7229. hi2c2.Init.OwnAddress1 = 0;
  7230. 8002dea: 60c4 str r4, [r0, #12]
  7231. hi2c2.Init.AddressingMode = I2C_ADDRESSINGMODE_7BIT;
  7232. 8002dec: 6103 str r3, [r0, #16]
  7233. hi2c2.Init.DualAddressMode = I2C_DUALADDRESS_DISABLE;
  7234. 8002dee: 6144 str r4, [r0, #20]
  7235. hi2c2.Init.OwnAddress2 = 0;
  7236. 8002df0: 6184 str r4, [r0, #24]
  7237. hi2c2.Init.GeneralCallMode = I2C_GENERALCALL_DISABLE;
  7238. 8002df2: 61c4 str r4, [r0, #28]
  7239. hi2c2.Init.NoStretchMode = I2C_NOSTRETCH_DISABLE;
  7240. 8002df4: 6204 str r4, [r0, #32]
  7241. if (HAL_I2C_Init(&hi2c2) != HAL_OK)
  7242. 8002df6: f7fe f88b bl 8000f10 <HAL_I2C_Init>
  7243. htim6.Init.Prescaler = 5600 - 1;
  7244. 8002dfa: f241 53df movw r3, #5599 ; 0x15df
  7245. htim6.Instance = TIM6;
  7246. 8002dfe: 4d3c ldr r5, [pc, #240] ; (8002ef0 <main+0x1bc>)
  7247. htim6.Init.Prescaler = 5600 - 1;
  7248. 8002e00: 493c ldr r1, [pc, #240] ; (8002ef4 <main+0x1c0>)
  7249. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  7250. 8002e02: 4628 mov r0, r5
  7251. htim6.Init.Prescaler = 5600 - 1;
  7252. 8002e04: e885 000a stmia.w r5, {r1, r3}
  7253. htim6.Init.Period = 10 - 1;
  7254. 8002e08: 2309 movs r3, #9
  7255. TIM_MasterConfigTypeDef sMasterConfig = {0};
  7256. 8002e0a: 9404 str r4, [sp, #16]
  7257. htim6.Init.Period = 10 - 1;
  7258. 8002e0c: 60eb str r3, [r5, #12]
  7259. TIM_MasterConfigTypeDef sMasterConfig = {0};
  7260. 8002e0e: 9405 str r4, [sp, #20]
  7261. htim6.Init.CounterMode = TIM_COUNTERMODE_UP;
  7262. 8002e10: 60ac str r4, [r5, #8]
  7263. htim6.Init.AutoReloadPreload = TIM_AUTORELOAD_PRELOAD_DISABLE;
  7264. 8002e12: 61ac str r4, [r5, #24]
  7265. if (HAL_TIM_Base_Init(&htim6) != HAL_OK)
  7266. 8002e14: f7fe fe4a bl 8001aac <HAL_TIM_Base_Init>
  7267. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  7268. 8002e18: a904 add r1, sp, #16
  7269. 8002e1a: 4628 mov r0, r5
  7270. sMasterConfig.MasterOutputTrigger = TIM_TRGO_RESET;
  7271. 8002e1c: 9404 str r4, [sp, #16]
  7272. sMasterConfig.MasterSlaveMode = TIM_MASTERSLAVEMODE_DISABLE;
  7273. 8002e1e: 9405 str r4, [sp, #20]
  7274. if (HAL_TIMEx_MasterConfigSynchronization(&htim6, &sMasterConfig) != HAL_OK)
  7275. 8002e20: f7fe fe5e bl 8001ae0 <HAL_TIMEx_MasterConfigSynchronization>
  7276. huart2.Instance = USART2;
  7277. 8002e24: 4b34 ldr r3, [pc, #208] ; (8002ef8 <main+0x1c4>)
  7278. 8002e26: 4835 ldr r0, [pc, #212] ; (8002efc <main+0x1c8>)
  7279. huart2.Init.BaudRate = 115200;
  7280. 8002e28: e880 0088 stmia.w r0, {r3, r7}
  7281. huart2.Init.WordLength = UART_WORDLENGTH_8B;
  7282. 8002e2c: 6084 str r4, [r0, #8]
  7283. huart2.Init.StopBits = UART_STOPBITS_1;
  7284. 8002e2e: 60c4 str r4, [r0, #12]
  7285. huart2.Init.Parity = UART_PARITY_NONE;
  7286. 8002e30: 6104 str r4, [r0, #16]
  7287. huart2.Init.Mode = UART_MODE_TX_RX;
  7288. 8002e32: 6146 str r6, [r0, #20]
  7289. huart2.Init.HwFlowCtl = UART_HWCONTROL_NONE;
  7290. 8002e34: 6184 str r4, [r0, #24]
  7291. huart2.Init.OverSampling = UART_OVERSAMPLING_16;
  7292. 8002e36: 61c4 str r4, [r0, #28]
  7293. if (HAL_UART_Init(&huart2) != HAL_OK)
  7294. 8002e38: f7fe ff4a bl 8001cd0 <HAL_UART_Init>
  7295. HAL_NVIC_SetPriority(DMA1_Channel5_IRQn, 0, 0);
  7296. 8002e3c: 4622 mov r2, r4
  7297. 8002e3e: 4621 mov r1, r4
  7298. 8002e40: 200f movs r0, #15
  7299. 8002e42: f7fd fa67 bl 8000314 <HAL_NVIC_SetPriority>
  7300. HAL_NVIC_EnableIRQ(DMA1_Channel5_IRQn);
  7301. 8002e46: 200f movs r0, #15
  7302. 8002e48: f7fd fa98 bl 800037c <HAL_NVIC_EnableIRQ>
  7303. HAL_NVIC_SetPriority(USART1_IRQn, 0, 0);
  7304. 8002e4c: 4622 mov r2, r4
  7305. 8002e4e: 4621 mov r1, r4
  7306. 8002e50: 2025 movs r0, #37 ; 0x25
  7307. 8002e52: f7fd fa5f bl 8000314 <HAL_NVIC_SetPriority>
  7308. HAL_NVIC_EnableIRQ(USART1_IRQn);
  7309. 8002e56: 2025 movs r0, #37 ; 0x25
  7310. 8002e58: f7fd fa90 bl 800037c <HAL_NVIC_EnableIRQ>
  7311. HAL_NVIC_SetPriority(TIM6_IRQn, 0, 0);
  7312. 8002e5c: 4622 mov r2, r4
  7313. 8002e5e: 4621 mov r1, r4
  7314. 8002e60: 2036 movs r0, #54 ; 0x36
  7315. 8002e62: f7fd fa57 bl 8000314 <HAL_NVIC_SetPriority>
  7316. HAL_NVIC_EnableIRQ(TIM6_IRQn);
  7317. 8002e66: 2036 movs r0, #54 ; 0x36
  7318. 8002e68: f7fd fa88 bl 800037c <HAL_NVIC_EnableIRQ>
  7319. HAL_NVIC_SetPriority(DMA1_Channel4_IRQn, 0, 0);
  7320. 8002e6c: 4622 mov r2, r4
  7321. 8002e6e: 4621 mov r1, r4
  7322. 8002e70: 200e movs r0, #14
  7323. 8002e72: f7fd fa4f bl 8000314 <HAL_NVIC_SetPriority>
  7324. HAL_NVIC_EnableIRQ(DMA1_Channel4_IRQn);
  7325. 8002e76: 200e movs r0, #14
  7326. 8002e78: f7fd fa80 bl 800037c <HAL_NVIC_EnableIRQ>
  7327. HAL_NVIC_SetPriority(USART2_IRQn, 0, 0);
  7328. 8002e7c: 4622 mov r2, r4
  7329. 8002e7e: 4621 mov r1, r4
  7330. 8002e80: 2026 movs r0, #38 ; 0x26
  7331. 8002e82: f7fd fa47 bl 8000314 <HAL_NVIC_SetPriority>
  7332. HAL_NVIC_EnableIRQ(USART2_IRQn);
  7333. 8002e86: 2026 movs r0, #38 ; 0x26
  7334. 8002e88: f7fd fa78 bl 800037c <HAL_NVIC_EnableIRQ>
  7335. HAL_NVIC_SetPriority(DMA1_Channel6_IRQn, 0, 0);
  7336. 8002e8c: 4622 mov r2, r4
  7337. 8002e8e: 4621 mov r1, r4
  7338. 8002e90: 2010 movs r0, #16
  7339. 8002e92: f7fd fa3f bl 8000314 <HAL_NVIC_SetPriority>
  7340. HAL_NVIC_EnableIRQ(DMA1_Channel6_IRQn);
  7341. 8002e96: 2010 movs r0, #16
  7342. 8002e98: f7fd fa70 bl 800037c <HAL_NVIC_EnableIRQ>
  7343. HAL_NVIC_SetPriority(DMA1_Channel7_IRQn, 0, 0);
  7344. 8002e9c: 4622 mov r2, r4
  7345. 8002e9e: 4621 mov r1, r4
  7346. 8002ea0: 2011 movs r0, #17
  7347. 8002ea2: f7fd fa37 bl 8000314 <HAL_NVIC_SetPriority>
  7348. HAL_NVIC_EnableIRQ(DMA1_Channel7_IRQn);
  7349. 8002ea6: 2011 movs r0, #17
  7350. 8002ea8: f7fd fa68 bl 800037c <HAL_NVIC_EnableIRQ>
  7351. HAL_TIM_Base_Start_IT(&htim6);
  7352. 8002eac: 4628 mov r0, r5
  7353. 8002eae: f7fe fcff bl 80018b0 <HAL_TIM_Base_Start_IT>
  7354. setbuf(stdout, NULL);
  7355. 8002eb2: 4b13 ldr r3, [pc, #76] ; (8002f00 <main+0x1cc>)
  7356. 8002eb4: 4621 mov r1, r4
  7357. 8002eb6: 681b ldr r3, [r3, #0]
  7358. 8002eb8: 6898 ldr r0, [r3, #8]
  7359. 8002eba: f000 fb3b bl 8003534 <setbuf>
  7360. printf("BootStart ---\r\n");
  7361. 8002ebe: 4811 ldr r0, [pc, #68] ; (8002f04 <main+0x1d0>)
  7362. 8002ec0: f000 fb30 bl 8003524 <puts>
  7363. EEPROM_M24C08_Init();
  7364. 8002ec4: f7ff fb62 bl 800258c <EEPROM_M24C08_Init>
  7365. printf("Boot END\r\n");
  7366. 8002ec8: 480f ldr r0, [pc, #60] ; (8002f08 <main+0x1d4>)
  7367. 8002eca: f000 fb2b bl 8003524 <puts>
  7368. Jump_App();
  7369. 8002ece: f7ff fd19 bl 8002904 <Jump_App>
  7370. 8002ed2: e7fe b.n 8002ed2 <main+0x19e>
  7371. 8002ed4: 40021000 .word 0x40021000
  7372. 8002ed8: 40011000 .word 0x40011000
  7373. 8002edc: 200005f8 .word 0x200005f8
  7374. 8002ee0: 40013800 .word 0x40013800
  7375. 8002ee4: 200004d8 .word 0x200004d8
  7376. 8002ee8: 40005800 .word 0x40005800
  7377. 8002eec: 00061a80 .word 0x00061a80
  7378. 8002ef0: 20000638 .word 0x20000638
  7379. 8002ef4: 40001000 .word 0x40001000
  7380. 8002ef8: 40004400 .word 0x40004400
  7381. 8002efc: 20000678 .word 0x20000678
  7382. 8002f00: 20000218 .word 0x20000218
  7383. 8002f04: 08004c14 .word 0x08004c14
  7384. 8002f08: 08004c23 .word 0x08004c23
  7385. 08002f0c <Error_Handler>:
  7386. /**
  7387. * @brief This function is executed in case of error occurrence.
  7388. * @retval None
  7389. */
  7390. void Error_Handler(void)
  7391. {
  7392. 8002f0c: 4770 bx lr
  7393. ...
  7394. 08002f10 <HAL_MspInit>:
  7395. {
  7396. /* USER CODE BEGIN MspInit 0 */
  7397. /* USER CODE END MspInit 0 */
  7398. __HAL_RCC_AFIO_CLK_ENABLE();
  7399. 8002f10: 4b0e ldr r3, [pc, #56] ; (8002f4c <HAL_MspInit+0x3c>)
  7400. {
  7401. 8002f12: b082 sub sp, #8
  7402. __HAL_RCC_AFIO_CLK_ENABLE();
  7403. 8002f14: 699a ldr r2, [r3, #24]
  7404. 8002f16: f042 0201 orr.w r2, r2, #1
  7405. 8002f1a: 619a str r2, [r3, #24]
  7406. 8002f1c: 699a ldr r2, [r3, #24]
  7407. 8002f1e: f002 0201 and.w r2, r2, #1
  7408. 8002f22: 9200 str r2, [sp, #0]
  7409. 8002f24: 9a00 ldr r2, [sp, #0]
  7410. __HAL_RCC_PWR_CLK_ENABLE();
  7411. 8002f26: 69da ldr r2, [r3, #28]
  7412. 8002f28: f042 5280 orr.w r2, r2, #268435456 ; 0x10000000
  7413. 8002f2c: 61da str r2, [r3, #28]
  7414. 8002f2e: 69db ldr r3, [r3, #28]
  7415. /* System interrupt init*/
  7416. /** NOJTAG: JTAG-DP Disabled and SW-DP Enabled
  7417. */
  7418. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  7419. 8002f30: 4a07 ldr r2, [pc, #28] ; (8002f50 <HAL_MspInit+0x40>)
  7420. __HAL_RCC_PWR_CLK_ENABLE();
  7421. 8002f32: f003 5380 and.w r3, r3, #268435456 ; 0x10000000
  7422. 8002f36: 9301 str r3, [sp, #4]
  7423. 8002f38: 9b01 ldr r3, [sp, #4]
  7424. __HAL_AFIO_REMAP_SWJ_NOJTAG();
  7425. 8002f3a: 6853 ldr r3, [r2, #4]
  7426. 8002f3c: f023 63e0 bic.w r3, r3, #117440512 ; 0x7000000
  7427. 8002f40: f043 7300 orr.w r3, r3, #33554432 ; 0x2000000
  7428. 8002f44: 6053 str r3, [r2, #4]
  7429. /* USER CODE BEGIN MspInit 1 */
  7430. /* USER CODE END MspInit 1 */
  7431. }
  7432. 8002f46: b002 add sp, #8
  7433. 8002f48: 4770 bx lr
  7434. 8002f4a: bf00 nop
  7435. 8002f4c: 40021000 .word 0x40021000
  7436. 8002f50: 40010000 .word 0x40010000
  7437. 08002f54 <HAL_I2C_MspInit>:
  7438. * This function configures the hardware resources used in this example
  7439. * @param hi2c: I2C handle pointer
  7440. * @retval None
  7441. */
  7442. void HAL_I2C_MspInit(I2C_HandleTypeDef* hi2c)
  7443. {
  7444. 8002f54: b510 push {r4, lr}
  7445. 8002f56: 4604 mov r4, r0
  7446. 8002f58: b086 sub sp, #24
  7447. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7448. 8002f5a: 2210 movs r2, #16
  7449. 8002f5c: 2100 movs r1, #0
  7450. 8002f5e: a802 add r0, sp, #8
  7451. 8002f60: f000 fa64 bl 800342c <memset>
  7452. if(hi2c->Instance==I2C2)
  7453. 8002f64: 6822 ldr r2, [r4, #0]
  7454. 8002f66: 4b11 ldr r3, [pc, #68] ; (8002fac <HAL_I2C_MspInit+0x58>)
  7455. 8002f68: 429a cmp r2, r3
  7456. 8002f6a: d11d bne.n 8002fa8 <HAL_I2C_MspInit+0x54>
  7457. {
  7458. /* USER CODE BEGIN I2C2_MspInit 0 */
  7459. /* USER CODE END I2C2_MspInit 0 */
  7460. __HAL_RCC_GPIOB_CLK_ENABLE();
  7461. 8002f6c: 4c10 ldr r4, [pc, #64] ; (8002fb0 <HAL_I2C_MspInit+0x5c>)
  7462. PB11 ------> I2C2_SDA
  7463. */
  7464. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  7465. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  7466. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7467. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  7468. 8002f6e: a902 add r1, sp, #8
  7469. __HAL_RCC_GPIOB_CLK_ENABLE();
  7470. 8002f70: 69a3 ldr r3, [r4, #24]
  7471. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  7472. 8002f72: 4810 ldr r0, [pc, #64] ; (8002fb4 <HAL_I2C_MspInit+0x60>)
  7473. __HAL_RCC_GPIOB_CLK_ENABLE();
  7474. 8002f74: f043 0308 orr.w r3, r3, #8
  7475. 8002f78: 61a3 str r3, [r4, #24]
  7476. 8002f7a: 69a3 ldr r3, [r4, #24]
  7477. 8002f7c: f003 0308 and.w r3, r3, #8
  7478. 8002f80: 9300 str r3, [sp, #0]
  7479. 8002f82: 9b00 ldr r3, [sp, #0]
  7480. GPIO_InitStruct.Pin = EEPROM_SCL_Pin|EEPROM_SDA_Pin;
  7481. 8002f84: f44f 6340 mov.w r3, #3072 ; 0xc00
  7482. 8002f88: 9302 str r3, [sp, #8]
  7483. GPIO_InitStruct.Mode = GPIO_MODE_AF_OD;
  7484. 8002f8a: 2312 movs r3, #18
  7485. 8002f8c: 9303 str r3, [sp, #12]
  7486. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7487. 8002f8e: 2303 movs r3, #3
  7488. 8002f90: 9305 str r3, [sp, #20]
  7489. HAL_GPIO_Init(GPIOB, &GPIO_InitStruct);
  7490. 8002f92: f7fd fd03 bl 800099c <HAL_GPIO_Init>
  7491. /* Peripheral clock enable */
  7492. __HAL_RCC_I2C2_CLK_ENABLE();
  7493. 8002f96: 69e3 ldr r3, [r4, #28]
  7494. 8002f98: f443 0380 orr.w r3, r3, #4194304 ; 0x400000
  7495. 8002f9c: 61e3 str r3, [r4, #28]
  7496. 8002f9e: 69e3 ldr r3, [r4, #28]
  7497. 8002fa0: f403 0380 and.w r3, r3, #4194304 ; 0x400000
  7498. 8002fa4: 9301 str r3, [sp, #4]
  7499. 8002fa6: 9b01 ldr r3, [sp, #4]
  7500. /* USER CODE BEGIN I2C2_MspInit 1 */
  7501. /* USER CODE END I2C2_MspInit 1 */
  7502. }
  7503. }
  7504. 8002fa8: b006 add sp, #24
  7505. 8002faa: bd10 pop {r4, pc}
  7506. 8002fac: 40005800 .word 0x40005800
  7507. 8002fb0: 40021000 .word 0x40021000
  7508. 8002fb4: 40010c00 .word 0x40010c00
  7509. 08002fb8 <HAL_TIM_Base_MspInit>:
  7510. * @param htim_base: TIM_Base handle pointer
  7511. * @retval None
  7512. */
  7513. void HAL_TIM_Base_MspInit(TIM_HandleTypeDef* htim_base)
  7514. {
  7515. if(htim_base->Instance==TIM6)
  7516. 8002fb8: 6802 ldr r2, [r0, #0]
  7517. 8002fba: 4b08 ldr r3, [pc, #32] ; (8002fdc <HAL_TIM_Base_MspInit+0x24>)
  7518. {
  7519. 8002fbc: b082 sub sp, #8
  7520. if(htim_base->Instance==TIM6)
  7521. 8002fbe: 429a cmp r2, r3
  7522. 8002fc0: d10a bne.n 8002fd8 <HAL_TIM_Base_MspInit+0x20>
  7523. {
  7524. /* USER CODE BEGIN TIM6_MspInit 0 */
  7525. /* USER CODE END TIM6_MspInit 0 */
  7526. /* Peripheral clock enable */
  7527. __HAL_RCC_TIM6_CLK_ENABLE();
  7528. 8002fc2: f503 3300 add.w r3, r3, #131072 ; 0x20000
  7529. 8002fc6: 69da ldr r2, [r3, #28]
  7530. 8002fc8: f042 0210 orr.w r2, r2, #16
  7531. 8002fcc: 61da str r2, [r3, #28]
  7532. 8002fce: 69db ldr r3, [r3, #28]
  7533. 8002fd0: f003 0310 and.w r3, r3, #16
  7534. 8002fd4: 9301 str r3, [sp, #4]
  7535. 8002fd6: 9b01 ldr r3, [sp, #4]
  7536. /* USER CODE BEGIN TIM6_MspInit 1 */
  7537. /* USER CODE END TIM6_MspInit 1 */
  7538. }
  7539. }
  7540. 8002fd8: b002 add sp, #8
  7541. 8002fda: 4770 bx lr
  7542. 8002fdc: 40001000 .word 0x40001000
  7543. 08002fe0 <HAL_UART_MspInit>:
  7544. * @param huart: UART handle pointer
  7545. * @retval None
  7546. */
  7547. void HAL_UART_MspInit(UART_HandleTypeDef* huart)
  7548. {
  7549. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7550. 8002fe0: 2210 movs r2, #16
  7551. {
  7552. 8002fe2: b570 push {r4, r5, r6, lr}
  7553. 8002fe4: 4605 mov r5, r0
  7554. 8002fe6: b088 sub sp, #32
  7555. GPIO_InitTypeDef GPIO_InitStruct = {0};
  7556. 8002fe8: eb0d 0002 add.w r0, sp, r2
  7557. 8002fec: 2100 movs r1, #0
  7558. 8002fee: f000 fa1d bl 800342c <memset>
  7559. if(huart->Instance==USART1)
  7560. 8002ff2: 682b ldr r3, [r5, #0]
  7561. 8002ff4: 4a49 ldr r2, [pc, #292] ; (800311c <HAL_UART_MspInit+0x13c>)
  7562. 8002ff6: 4293 cmp r3, r2
  7563. 8002ff8: d151 bne.n 800309e <HAL_UART_MspInit+0xbe>
  7564. {
  7565. /* USER CODE BEGIN USART1_MspInit 0 */
  7566. /* USER CODE END USART1_MspInit 0 */
  7567. /* Peripheral clock enable */
  7568. __HAL_RCC_USART1_CLK_ENABLE();
  7569. 8002ffa: 4b49 ldr r3, [pc, #292] ; (8003120 <HAL_UART_MspInit+0x140>)
  7570. PA10 ------> USART1_RX
  7571. */
  7572. GPIO_InitStruct.Pin = GPIO_PIN_9;
  7573. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  7574. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7575. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7576. 8002ffc: a904 add r1, sp, #16
  7577. __HAL_RCC_USART1_CLK_ENABLE();
  7578. 8002ffe: 699a ldr r2, [r3, #24]
  7579. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7580. 8003000: 4848 ldr r0, [pc, #288] ; (8003124 <HAL_UART_MspInit+0x144>)
  7581. __HAL_RCC_USART1_CLK_ENABLE();
  7582. 8003002: f442 4280 orr.w r2, r2, #16384 ; 0x4000
  7583. 8003006: 619a str r2, [r3, #24]
  7584. 8003008: 699a ldr r2, [r3, #24]
  7585. GPIO_InitStruct.Pin = GPIO_PIN_10;
  7586. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7587. 800300a: 2600 movs r6, #0
  7588. __HAL_RCC_USART1_CLK_ENABLE();
  7589. 800300c: f402 4280 and.w r2, r2, #16384 ; 0x4000
  7590. 8003010: 9200 str r2, [sp, #0]
  7591. 8003012: 9a00 ldr r2, [sp, #0]
  7592. __HAL_RCC_GPIOA_CLK_ENABLE();
  7593. 8003014: 699a ldr r2, [r3, #24]
  7594. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7595. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7596. /* USART1 DMA Init */
  7597. /* USART1_RX Init */
  7598. hdma_usart1_rx.Instance = DMA1_Channel5;
  7599. 8003016: 4c44 ldr r4, [pc, #272] ; (8003128 <HAL_UART_MspInit+0x148>)
  7600. __HAL_RCC_GPIOA_CLK_ENABLE();
  7601. 8003018: f042 0204 orr.w r2, r2, #4
  7602. 800301c: 619a str r2, [r3, #24]
  7603. 800301e: 699b ldr r3, [r3, #24]
  7604. 8003020: f003 0304 and.w r3, r3, #4
  7605. 8003024: 9301 str r3, [sp, #4]
  7606. 8003026: 9b01 ldr r3, [sp, #4]
  7607. GPIO_InitStruct.Pin = GPIO_PIN_9;
  7608. 8003028: f44f 7300 mov.w r3, #512 ; 0x200
  7609. 800302c: 9304 str r3, [sp, #16]
  7610. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  7611. 800302e: 2302 movs r3, #2
  7612. 8003030: 9305 str r3, [sp, #20]
  7613. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7614. 8003032: 2303 movs r3, #3
  7615. 8003034: 9307 str r3, [sp, #28]
  7616. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7617. 8003036: f7fd fcb1 bl 800099c <HAL_GPIO_Init>
  7618. GPIO_InitStruct.Pin = GPIO_PIN_10;
  7619. 800303a: f44f 6380 mov.w r3, #1024 ; 0x400
  7620. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7621. 800303e: 4839 ldr r0, [pc, #228] ; (8003124 <HAL_UART_MspInit+0x144>)
  7622. 8003040: a904 add r1, sp, #16
  7623. GPIO_InitStruct.Pin = GPIO_PIN_10;
  7624. 8003042: 9304 str r3, [sp, #16]
  7625. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7626. 8003044: 9605 str r6, [sp, #20]
  7627. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7628. 8003046: 9606 str r6, [sp, #24]
  7629. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7630. 8003048: f7fd fca8 bl 800099c <HAL_GPIO_Init>
  7631. hdma_usart1_rx.Instance = DMA1_Channel5;
  7632. 800304c: 4b37 ldr r3, [pc, #220] ; (800312c <HAL_UART_MspInit+0x14c>)
  7633. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  7634. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7635. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7636. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  7637. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  7638. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  7639. 800304e: 4620 mov r0, r4
  7640. hdma_usart1_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  7641. 8003050: e884 0048 stmia.w r4, {r3, r6}
  7642. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  7643. 8003054: 2380 movs r3, #128 ; 0x80
  7644. hdma_usart1_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  7645. 8003056: 60a6 str r6, [r4, #8]
  7646. hdma_usart1_rx.Init.MemInc = DMA_MINC_ENABLE;
  7647. 8003058: 60e3 str r3, [r4, #12]
  7648. hdma_usart1_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7649. 800305a: 6126 str r6, [r4, #16]
  7650. hdma_usart1_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7651. 800305c: 6166 str r6, [r4, #20]
  7652. hdma_usart1_rx.Init.Mode = DMA_NORMAL;
  7653. 800305e: 61a6 str r6, [r4, #24]
  7654. hdma_usart1_rx.Init.Priority = DMA_PRIORITY_LOW;
  7655. 8003060: 61e6 str r6, [r4, #28]
  7656. if (HAL_DMA_Init(&hdma_usart1_rx) != HAL_OK)
  7657. 8003062: f7fd f9ad bl 80003c0 <HAL_DMA_Init>
  7658. 8003066: b108 cbz r0, 800306c <HAL_UART_MspInit+0x8c>
  7659. {
  7660. Error_Handler();
  7661. 8003068: f7ff ff50 bl 8002f0c <Error_Handler>
  7662. }
  7663. __HAL_LINKDMA(huart,hdmarx,hdma_usart1_rx);
  7664. 800306c: 636c str r4, [r5, #52] ; 0x34
  7665. 800306e: 6265 str r5, [r4, #36] ; 0x24
  7666. /* USART1_TX Init */
  7667. hdma_usart1_tx.Instance = DMA1_Channel4;
  7668. 8003070: 4b2f ldr r3, [pc, #188] ; (8003130 <HAL_UART_MspInit+0x150>)
  7669. 8003072: 4c30 ldr r4, [pc, #192] ; (8003134 <HAL_UART_MspInit+0x154>)
  7670. }
  7671. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  7672. /* USART2_TX Init */
  7673. hdma_usart2_tx.Instance = DMA1_Channel7;
  7674. 8003074: 6023 str r3, [r4, #0]
  7675. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  7676. 8003076: 2310 movs r3, #16
  7677. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  7678. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  7679. 8003078: 2280 movs r2, #128 ; 0x80
  7680. hdma_usart2_tx.Init.Direction = DMA_MEMORY_TO_PERIPH;
  7681. 800307a: 6063 str r3, [r4, #4]
  7682. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  7683. 800307c: 2300 movs r3, #0
  7684. hdma_usart2_tx.Init.MemInc = DMA_MINC_ENABLE;
  7685. 800307e: 60e2 str r2, [r4, #12]
  7686. hdma_usart2_tx.Init.PeriphInc = DMA_PINC_DISABLE;
  7687. 8003080: 60a3 str r3, [r4, #8]
  7688. hdma_usart2_tx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7689. 8003082: 6123 str r3, [r4, #16]
  7690. hdma_usart2_tx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7691. 8003084: 6163 str r3, [r4, #20]
  7692. hdma_usart2_tx.Init.Mode = DMA_NORMAL;
  7693. 8003086: 61a3 str r3, [r4, #24]
  7694. hdma_usart2_tx.Init.Priority = DMA_PRIORITY_LOW;
  7695. 8003088: 61e3 str r3, [r4, #28]
  7696. if (HAL_DMA_Init(&hdma_usart2_tx) != HAL_OK)
  7697. 800308a: 4620 mov r0, r4
  7698. 800308c: f7fd f998 bl 80003c0 <HAL_DMA_Init>
  7699. 8003090: b108 cbz r0, 8003096 <HAL_UART_MspInit+0xb6>
  7700. {
  7701. Error_Handler();
  7702. 8003092: f7ff ff3b bl 8002f0c <Error_Handler>
  7703. }
  7704. __HAL_LINKDMA(huart,hdmatx,hdma_usart2_tx);
  7705. 8003096: 632c str r4, [r5, #48] ; 0x30
  7706. 8003098: 6265 str r5, [r4, #36] ; 0x24
  7707. /* USER CODE BEGIN USART2_MspInit 1 */
  7708. /* USER CODE END USART2_MspInit 1 */
  7709. }
  7710. }
  7711. 800309a: b008 add sp, #32
  7712. 800309c: bd70 pop {r4, r5, r6, pc}
  7713. else if(huart->Instance==USART2)
  7714. 800309e: 4a26 ldr r2, [pc, #152] ; (8003138 <HAL_UART_MspInit+0x158>)
  7715. 80030a0: 4293 cmp r3, r2
  7716. 80030a2: d1fa bne.n 800309a <HAL_UART_MspInit+0xba>
  7717. __HAL_RCC_USART2_CLK_ENABLE();
  7718. 80030a4: 4b1e ldr r3, [pc, #120] ; (8003120 <HAL_UART_MspInit+0x140>)
  7719. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7720. 80030a6: a904 add r1, sp, #16
  7721. __HAL_RCC_USART2_CLK_ENABLE();
  7722. 80030a8: 69da ldr r2, [r3, #28]
  7723. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7724. 80030aa: 481e ldr r0, [pc, #120] ; (8003124 <HAL_UART_MspInit+0x144>)
  7725. __HAL_RCC_USART2_CLK_ENABLE();
  7726. 80030ac: f442 3200 orr.w r2, r2, #131072 ; 0x20000
  7727. 80030b0: 61da str r2, [r3, #28]
  7728. 80030b2: 69da ldr r2, [r3, #28]
  7729. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7730. 80030b4: 2600 movs r6, #0
  7731. __HAL_RCC_USART2_CLK_ENABLE();
  7732. 80030b6: f402 3200 and.w r2, r2, #131072 ; 0x20000
  7733. 80030ba: 9202 str r2, [sp, #8]
  7734. 80030bc: 9a02 ldr r2, [sp, #8]
  7735. __HAL_RCC_GPIOA_CLK_ENABLE();
  7736. 80030be: 699a ldr r2, [r3, #24]
  7737. hdma_usart2_rx.Instance = DMA1_Channel6;
  7738. 80030c0: 4c1e ldr r4, [pc, #120] ; (800313c <HAL_UART_MspInit+0x15c>)
  7739. __HAL_RCC_GPIOA_CLK_ENABLE();
  7740. 80030c2: f042 0204 orr.w r2, r2, #4
  7741. 80030c6: 619a str r2, [r3, #24]
  7742. 80030c8: 699b ldr r3, [r3, #24]
  7743. 80030ca: f003 0304 and.w r3, r3, #4
  7744. 80030ce: 9303 str r3, [sp, #12]
  7745. 80030d0: 9b03 ldr r3, [sp, #12]
  7746. GPIO_InitStruct.Pin = GPIO_PIN_2;
  7747. 80030d2: 2304 movs r3, #4
  7748. 80030d4: 9304 str r3, [sp, #16]
  7749. GPIO_InitStruct.Mode = GPIO_MODE_AF_PP;
  7750. 80030d6: 2302 movs r3, #2
  7751. 80030d8: 9305 str r3, [sp, #20]
  7752. GPIO_InitStruct.Speed = GPIO_SPEED_FREQ_HIGH;
  7753. 80030da: 2303 movs r3, #3
  7754. 80030dc: 9307 str r3, [sp, #28]
  7755. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7756. 80030de: f7fd fc5d bl 800099c <HAL_GPIO_Init>
  7757. GPIO_InitStruct.Pin = GPIO_PIN_3;
  7758. 80030e2: 2308 movs r3, #8
  7759. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7760. 80030e4: 480f ldr r0, [pc, #60] ; (8003124 <HAL_UART_MspInit+0x144>)
  7761. 80030e6: a904 add r1, sp, #16
  7762. GPIO_InitStruct.Pin = GPIO_PIN_3;
  7763. 80030e8: 9304 str r3, [sp, #16]
  7764. GPIO_InitStruct.Mode = GPIO_MODE_INPUT;
  7765. 80030ea: 9605 str r6, [sp, #20]
  7766. GPIO_InitStruct.Pull = GPIO_NOPULL;
  7767. 80030ec: 9606 str r6, [sp, #24]
  7768. HAL_GPIO_Init(GPIOA, &GPIO_InitStruct);
  7769. 80030ee: f7fd fc55 bl 800099c <HAL_GPIO_Init>
  7770. hdma_usart2_rx.Instance = DMA1_Channel6;
  7771. 80030f2: 4b13 ldr r3, [pc, #76] ; (8003140 <HAL_UART_MspInit+0x160>)
  7772. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  7773. 80030f4: 4620 mov r0, r4
  7774. hdma_usart2_rx.Init.Direction = DMA_PERIPH_TO_MEMORY;
  7775. 80030f6: e884 0048 stmia.w r4, {r3, r6}
  7776. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  7777. 80030fa: 2380 movs r3, #128 ; 0x80
  7778. hdma_usart2_rx.Init.PeriphInc = DMA_PINC_DISABLE;
  7779. 80030fc: 60a6 str r6, [r4, #8]
  7780. hdma_usart2_rx.Init.MemInc = DMA_MINC_ENABLE;
  7781. 80030fe: 60e3 str r3, [r4, #12]
  7782. hdma_usart2_rx.Init.PeriphDataAlignment = DMA_PDATAALIGN_BYTE;
  7783. 8003100: 6126 str r6, [r4, #16]
  7784. hdma_usart2_rx.Init.MemDataAlignment = DMA_MDATAALIGN_BYTE;
  7785. 8003102: 6166 str r6, [r4, #20]
  7786. hdma_usart2_rx.Init.Mode = DMA_NORMAL;
  7787. 8003104: 61a6 str r6, [r4, #24]
  7788. hdma_usart2_rx.Init.Priority = DMA_PRIORITY_LOW;
  7789. 8003106: 61e6 str r6, [r4, #28]
  7790. if (HAL_DMA_Init(&hdma_usart2_rx) != HAL_OK)
  7791. 8003108: f7fd f95a bl 80003c0 <HAL_DMA_Init>
  7792. 800310c: b108 cbz r0, 8003112 <HAL_UART_MspInit+0x132>
  7793. Error_Handler();
  7794. 800310e: f7ff fefd bl 8002f0c <Error_Handler>
  7795. __HAL_LINKDMA(huart,hdmarx,hdma_usart2_rx);
  7796. 8003112: 636c str r4, [r5, #52] ; 0x34
  7797. 8003114: 6265 str r5, [r4, #36] ; 0x24
  7798. hdma_usart2_tx.Instance = DMA1_Channel7;
  7799. 8003116: 4b0b ldr r3, [pc, #44] ; (8003144 <HAL_UART_MspInit+0x164>)
  7800. 8003118: 4c0b ldr r4, [pc, #44] ; (8003148 <HAL_UART_MspInit+0x168>)
  7801. 800311a: e7ab b.n 8003074 <HAL_UART_MspInit+0x94>
  7802. 800311c: 40013800 .word 0x40013800
  7803. 8003120: 40021000 .word 0x40021000
  7804. 8003124: 40010800 .word 0x40010800
  7805. 8003128: 20000570 .word 0x20000570
  7806. 800312c: 40020058 .word 0x40020058
  7807. 8003130: 40020044 .word 0x40020044
  7808. 8003134: 2000052c .word 0x2000052c
  7809. 8003138: 40004400 .word 0x40004400
  7810. 800313c: 20000494 .word 0x20000494
  7811. 8003140: 4002006c .word 0x4002006c
  7812. 8003144: 40020080 .word 0x40020080
  7813. 8003148: 200005b4 .word 0x200005b4
  7814. 0800314c <NMI_Handler>:
  7815. 800314c: 4770 bx lr
  7816. 0800314e <HardFault_Handler>:
  7817. /**
  7818. * @brief This function handles Hard fault interrupt.
  7819. */
  7820. void HardFault_Handler(void)
  7821. {
  7822. 800314e: e7fe b.n 800314e <HardFault_Handler>
  7823. 08003150 <MemManage_Handler>:
  7824. /**
  7825. * @brief This function handles Memory management fault.
  7826. */
  7827. void MemManage_Handler(void)
  7828. {
  7829. 8003150: e7fe b.n 8003150 <MemManage_Handler>
  7830. 08003152 <BusFault_Handler>:
  7831. /**
  7832. * @brief This function handles Prefetch fault, memory access fault.
  7833. */
  7834. void BusFault_Handler(void)
  7835. {
  7836. 8003152: e7fe b.n 8003152 <BusFault_Handler>
  7837. 08003154 <UsageFault_Handler>:
  7838. /**
  7839. * @brief This function handles Undefined instruction or illegal state.
  7840. */
  7841. void UsageFault_Handler(void)
  7842. {
  7843. 8003154: e7fe b.n 8003154 <UsageFault_Handler>
  7844. 08003156 <SVC_Handler>:
  7845. 8003156: 4770 bx lr
  7846. 08003158 <DebugMon_Handler>:
  7847. 8003158: 4770 bx lr
  7848. 0800315a <PendSV_Handler>:
  7849. /**
  7850. * @brief This function handles Pendable request for system service.
  7851. */
  7852. void PendSV_Handler(void)
  7853. {
  7854. 800315a: 4770 bx lr
  7855. 0800315c <SysTick_Handler>:
  7856. void SysTick_Handler(void)
  7857. {
  7858. /* USER CODE BEGIN SysTick_IRQn 0 */
  7859. /* USER CODE END SysTick_IRQn 0 */
  7860. HAL_IncTick();
  7861. 800315c: f7fd b8a4 b.w 80002a8 <HAL_IncTick>
  7862. 08003160 <DMA1_Channel4_IRQHandler>:
  7863. void DMA1_Channel4_IRQHandler(void)
  7864. {
  7865. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  7866. /* USER CODE END DMA1_Channel4_IRQn 0 */
  7867. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  7868. 8003160: 4801 ldr r0, [pc, #4] ; (8003168 <DMA1_Channel4_IRQHandler+0x8>)
  7869. 8003162: f7fd ba19 b.w 8000598 <HAL_DMA_IRQHandler>
  7870. 8003166: bf00 nop
  7871. 8003168: 2000052c .word 0x2000052c
  7872. 0800316c <DMA1_Channel5_IRQHandler>:
  7873. void DMA1_Channel5_IRQHandler(void)
  7874. {
  7875. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  7876. /* USER CODE END DMA1_Channel5_IRQn 0 */
  7877. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  7878. 800316c: 4801 ldr r0, [pc, #4] ; (8003174 <DMA1_Channel5_IRQHandler+0x8>)
  7879. 800316e: f7fd ba13 b.w 8000598 <HAL_DMA_IRQHandler>
  7880. 8003172: bf00 nop
  7881. 8003174: 20000570 .word 0x20000570
  7882. 08003178 <DMA1_Channel6_IRQHandler>:
  7883. void DMA1_Channel6_IRQHandler(void)
  7884. {
  7885. /* USER CODE BEGIN DMA1_Channel6_IRQn 0 */
  7886. /* USER CODE END DMA1_Channel6_IRQn 0 */
  7887. HAL_DMA_IRQHandler(&hdma_usart2_rx);
  7888. 8003178: 4801 ldr r0, [pc, #4] ; (8003180 <DMA1_Channel6_IRQHandler+0x8>)
  7889. 800317a: f7fd ba0d b.w 8000598 <HAL_DMA_IRQHandler>
  7890. 800317e: bf00 nop
  7891. 8003180: 20000494 .word 0x20000494
  7892. 08003184 <DMA1_Channel7_IRQHandler>:
  7893. void DMA1_Channel7_IRQHandler(void)
  7894. {
  7895. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  7896. /* USER CODE END DMA1_Channel7_IRQn 0 */
  7897. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  7898. 8003184: 4801 ldr r0, [pc, #4] ; (800318c <DMA1_Channel7_IRQHandler+0x8>)
  7899. 8003186: f7fd ba07 b.w 8000598 <HAL_DMA_IRQHandler>
  7900. 800318a: bf00 nop
  7901. 800318c: 200005b4 .word 0x200005b4
  7902. 08003190 <USART1_IRQHandler>:
  7903. void USART1_IRQHandler(void)
  7904. {
  7905. /* USER CODE BEGIN USART1_IRQn 0 */
  7906. /* USER CODE END USART1_IRQn 0 */
  7907. HAL_UART_IRQHandler(&huart1);
  7908. 8003190: 4801 ldr r0, [pc, #4] ; (8003198 <USART1_IRQHandler+0x8>)
  7909. 8003192: f7fe bef9 b.w 8001f88 <HAL_UART_IRQHandler>
  7910. 8003196: bf00 nop
  7911. 8003198: 200005f8 .word 0x200005f8
  7912. 0800319c <USART2_IRQHandler>:
  7913. void USART2_IRQHandler(void)
  7914. {
  7915. /* USER CODE BEGIN USART2_IRQn 0 */
  7916. /* USER CODE END USART2_IRQn 0 */
  7917. HAL_UART_IRQHandler(&huart2);
  7918. 800319c: 4801 ldr r0, [pc, #4] ; (80031a4 <USART2_IRQHandler+0x8>)
  7919. 800319e: f7fe bef3 b.w 8001f88 <HAL_UART_IRQHandler>
  7920. 80031a2: bf00 nop
  7921. 80031a4: 20000678 .word 0x20000678
  7922. 080031a8 <TIM6_IRQHandler>:
  7923. void TIM6_IRQHandler(void)
  7924. {
  7925. /* USER CODE BEGIN TIM6_IRQn 0 */
  7926. /* USER CODE END TIM6_IRQn 0 */
  7927. HAL_TIM_IRQHandler(&htim6);
  7928. 80031a8: 4801 ldr r0, [pc, #4] ; (80031b0 <TIM6_IRQHandler+0x8>)
  7929. 80031aa: f7fe bb90 b.w 80018ce <HAL_TIM_IRQHandler>
  7930. 80031ae: bf00 nop
  7931. 80031b0: 20000638 .word 0x20000638
  7932. 080031b4 <_read>:
  7933. _kill(status, -1);
  7934. while (1) {} /* Make sure we hang here */
  7935. }
  7936. __attribute__((weak)) int _read(int file, char *ptr, int len)
  7937. {
  7938. 80031b4: b570 push {r4, r5, r6, lr}
  7939. 80031b6: 460e mov r6, r1
  7940. 80031b8: 4615 mov r5, r2
  7941. int DataIdx;
  7942. for (DataIdx = 0; DataIdx < len; DataIdx++)
  7943. 80031ba: 460c mov r4, r1
  7944. 80031bc: 1ba3 subs r3, r4, r6
  7945. 80031be: 429d cmp r5, r3
  7946. 80031c0: dc01 bgt.n 80031c6 <_read+0x12>
  7947. {
  7948. *ptr++ = __io_getchar();
  7949. }
  7950. return len;
  7951. }
  7952. 80031c2: 4628 mov r0, r5
  7953. 80031c4: bd70 pop {r4, r5, r6, pc}
  7954. *ptr++ = __io_getchar();
  7955. 80031c6: f3af 8000 nop.w
  7956. 80031ca: f804 0b01 strb.w r0, [r4], #1
  7957. 80031ce: e7f5 b.n 80031bc <_read+0x8>
  7958. 080031d0 <_sbrk>:
  7959. }
  7960. return len;
  7961. }
  7962. caddr_t _sbrk(int incr)
  7963. {
  7964. 80031d0: b508 push {r3, lr}
  7965. extern char end asm("end");
  7966. static char *heap_end;
  7967. char *prev_heap_end;
  7968. if (heap_end == 0)
  7969. 80031d2: 4b0a ldr r3, [pc, #40] ; (80031fc <_sbrk+0x2c>)
  7970. {
  7971. 80031d4: 4602 mov r2, r0
  7972. if (heap_end == 0)
  7973. 80031d6: 6819 ldr r1, [r3, #0]
  7974. 80031d8: b909 cbnz r1, 80031de <_sbrk+0xe>
  7975. heap_end = &end;
  7976. 80031da: 4909 ldr r1, [pc, #36] ; (8003200 <_sbrk+0x30>)
  7977. 80031dc: 6019 str r1, [r3, #0]
  7978. prev_heap_end = heap_end;
  7979. if (heap_end + incr > stack_ptr)
  7980. 80031de: 4669 mov r1, sp
  7981. prev_heap_end = heap_end;
  7982. 80031e0: 6818 ldr r0, [r3, #0]
  7983. if (heap_end + incr > stack_ptr)
  7984. 80031e2: 4402 add r2, r0
  7985. 80031e4: 428a cmp r2, r1
  7986. 80031e6: d906 bls.n 80031f6 <_sbrk+0x26>
  7987. {
  7988. // write(1, "Heap and stack collision\n", 25);
  7989. // abort();
  7990. errno = ENOMEM;
  7991. 80031e8: f000 f8f6 bl 80033d8 <__errno>
  7992. 80031ec: 230c movs r3, #12
  7993. 80031ee: 6003 str r3, [r0, #0]
  7994. return (caddr_t) -1;
  7995. 80031f0: f04f 30ff mov.w r0, #4294967295
  7996. 80031f4: bd08 pop {r3, pc}
  7997. }
  7998. heap_end += incr;
  7999. 80031f6: 601a str r2, [r3, #0]
  8000. return (caddr_t) prev_heap_end;
  8001. }
  8002. 80031f8: bd08 pop {r3, pc}
  8003. 80031fa: bf00 nop
  8004. 80031fc: 200002f4 .word 0x200002f4
  8005. 8003200: 200013b8 .word 0x200013b8
  8006. 08003204 <_close>:
  8007. int _close(int file)
  8008. {
  8009. return -1;
  8010. }
  8011. 8003204: f04f 30ff mov.w r0, #4294967295
  8012. 8003208: 4770 bx lr
  8013. 0800320a <_fstat>:
  8014. int _fstat(int file, struct stat *st)
  8015. {
  8016. st->st_mode = S_IFCHR;
  8017. 800320a: f44f 5300 mov.w r3, #8192 ; 0x2000
  8018. return 0;
  8019. }
  8020. 800320e: 2000 movs r0, #0
  8021. st->st_mode = S_IFCHR;
  8022. 8003210: 604b str r3, [r1, #4]
  8023. }
  8024. 8003212: 4770 bx lr
  8025. 08003214 <_isatty>:
  8026. int _isatty(int file)
  8027. {
  8028. return 1;
  8029. }
  8030. 8003214: 2001 movs r0, #1
  8031. 8003216: 4770 bx lr
  8032. 08003218 <_lseek>:
  8033. int _lseek(int file, int ptr, int dir)
  8034. {
  8035. return 0;
  8036. }
  8037. 8003218: 2000 movs r0, #0
  8038. 800321a: 4770 bx lr
  8039. 0800321c <SystemInit>:
  8040. */
  8041. void SystemInit (void)
  8042. {
  8043. /* Reset the RCC clock configuration to the default reset state(for debug purpose) */
  8044. /* Set HSION bit */
  8045. RCC->CR |= 0x00000001U;
  8046. 800321c: 4b0f ldr r3, [pc, #60] ; (800325c <SystemInit+0x40>)
  8047. 800321e: 681a ldr r2, [r3, #0]
  8048. 8003220: f042 0201 orr.w r2, r2, #1
  8049. 8003224: 601a str r2, [r3, #0]
  8050. /* Reset SW, HPRE, PPRE1, PPRE2, ADCPRE and MCO bits */
  8051. #if !defined(STM32F105xC) && !defined(STM32F107xC)
  8052. RCC->CFGR &= 0xF8FF0000U;
  8053. 8003226: 6859 ldr r1, [r3, #4]
  8054. 8003228: 4a0d ldr r2, [pc, #52] ; (8003260 <SystemInit+0x44>)
  8055. 800322a: 400a ands r2, r1
  8056. 800322c: 605a str r2, [r3, #4]
  8057. #else
  8058. RCC->CFGR &= 0xF0FF0000U;
  8059. #endif /* STM32F105xC */
  8060. /* Reset HSEON, CSSON and PLLON bits */
  8061. RCC->CR &= 0xFEF6FFFFU;
  8062. 800322e: 681a ldr r2, [r3, #0]
  8063. 8003230: f022 7284 bic.w r2, r2, #17301504 ; 0x1080000
  8064. 8003234: f422 3280 bic.w r2, r2, #65536 ; 0x10000
  8065. 8003238: 601a str r2, [r3, #0]
  8066. /* Reset HSEBYP bit */
  8067. RCC->CR &= 0xFFFBFFFFU;
  8068. 800323a: 681a ldr r2, [r3, #0]
  8069. 800323c: f422 2280 bic.w r2, r2, #262144 ; 0x40000
  8070. 8003240: 601a str r2, [r3, #0]
  8071. /* Reset PLLSRC, PLLXTPRE, PLLMUL and USBPRE/OTGFSPRE bits */
  8072. RCC->CFGR &= 0xFF80FFFFU;
  8073. 8003242: 685a ldr r2, [r3, #4]
  8074. 8003244: f422 02fe bic.w r2, r2, #8323072 ; 0x7f0000
  8075. 8003248: 605a str r2, [r3, #4]
  8076. /* Reset CFGR2 register */
  8077. RCC->CFGR2 = 0x00000000U;
  8078. #else
  8079. /* Disable all interrupts and clear pending bits */
  8080. RCC->CIR = 0x009F0000U;
  8081. 800324a: f44f 021f mov.w r2, #10420224 ; 0x9f0000
  8082. 800324e: 609a str r2, [r3, #8]
  8083. #endif
  8084. #ifdef VECT_TAB_SRAM
  8085. SCB->VTOR = SRAM_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal SRAM. */
  8086. #else
  8087. SCB->VTOR = FLASH_BASE | VECT_TAB_OFFSET; /* Vector Table Relocation in Internal FLASH. */
  8088. 8003250: f04f 6200 mov.w r2, #134217728 ; 0x8000000
  8089. 8003254: 4b03 ldr r3, [pc, #12] ; (8003264 <SystemInit+0x48>)
  8090. 8003256: 609a str r2, [r3, #8]
  8091. 8003258: 4770 bx lr
  8092. 800325a: bf00 nop
  8093. 800325c: 40021000 .word 0x40021000
  8094. 8003260: f8ff0000 .word 0xf8ff0000
  8095. 8003264: e000ed00 .word 0xe000ed00
  8096. 08003268 <GetDataFromUartQueue>:
  8097. pUARTQUEUE pQueue = &TerminalQueue;
  8098. // if (HAL_UART_Transmit(dst, pQueue->Buffer + pQueue->tail, 1, 3000) != HAL_OK)
  8099. // {
  8100. // _Error_Handler(__FILE__, __LINE__);
  8101. // }
  8102. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  8103. 8003268: 4a29 ldr r2, [pc, #164] ; (8003310 <GetDataFromUartQueue+0xa8>)
  8104. {
  8105. 800326a: b570 push {r4, r5, r6, lr}
  8106. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  8107. 800326c: 6810 ldr r0, [r2, #0]
  8108. 800326e: 4c29 ldr r4, [pc, #164] ; (8003314 <GetDataFromUartQueue+0xac>)
  8109. 8003270: 1c43 adds r3, r0, #1
  8110. 8003272: 6013 str r3, [r2, #0]
  8111. 8003274: 4b28 ldr r3, [pc, #160] ; (8003318 <GetDataFromUartQueue+0xb0>)
  8112. 8003276: 6859 ldr r1, [r3, #4]
  8113. 8003278: f103 050c add.w r5, r3, #12
  8114. 800327c: 5d4d ldrb r5, [r1, r5]
  8115. pQueue->tail++;
  8116. 800327e: 3101 adds r1, #1
  8117. update_data_buf[cnt++] = *(pQueue->Buffer + pQueue->tail);
  8118. 8003280: 5425 strb r5, [r4, r0]
  8119. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  8120. 8003282: f240 404b movw r0, #1099 ; 0x44b
  8121. 8003286: 4281 cmp r1, r0
  8122. 8003288: bfc8 it gt
  8123. 800328a: 2100 movgt r1, #0
  8124. pQueue->data--;
  8125. 800328c: 689d ldr r5, [r3, #8]
  8126. if (pQueue->tail >= QUEUE_BUFFER_LENGTH) pQueue->tail = 0;
  8127. 800328e: 6059 str r1, [r3, #4]
  8128. pQueue->data--;
  8129. 8003290: 3d01 subs r5, #1
  8130. 8003292: 609d str r5, [r3, #8]
  8131. if(pQueue->data == 0){
  8132. 8003294: b97d cbnz r5, 80032b6 <GetDataFromUartQueue+0x4e>
  8133. for(int i = 0; i < 128; i++){
  8134. printf("%02x",update_data_buf[i]);
  8135. }
  8136. #endif // PYJ.2019.07.15_END --
  8137. cnt = 0;
  8138. if(update_data_buf[0] == 0xbe){
  8139. 8003296: 7823 ldrb r3, [r4, #0]
  8140. cnt = 0;
  8141. 8003298: 6015 str r5, [r2, #0]
  8142. if(update_data_buf[0] == 0xbe){
  8143. 800329a: 2bbe cmp r3, #190 ; 0xbe
  8144. 800329c: d10c bne.n 80032b8 <GetDataFromUartQueue+0x50>
  8145. FirmwareUpdateStart(&update_data_buf[0]);
  8146. 800329e: 481d ldr r0, [pc, #116] ; (8003314 <GetDataFromUartQueue+0xac>)
  8147. 80032a0: f7fe ff1a bl 80020d8 <FirmwareUpdateStart>
  8148. else{
  8149. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  8150. }
  8151. }
  8152. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  8153. update_data_buf[i] = 0;
  8154. 80032a4: 2300 movs r3, #0
  8155. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  8156. 80032a6: f240 424c movw r2, #1100 ; 0x44c
  8157. update_data_buf[i] = 0;
  8158. 80032aa: 5563 strb r3, [r4, r5]
  8159. for(int i = 0; i < QUEUE_BUFFER_LENGTH; i++)
  8160. 80032ac: 3501 adds r5, #1
  8161. 80032ae: 4295 cmp r5, r2
  8162. 80032b0: d1fb bne.n 80032aa <GetDataFromUartQueue+0x42>
  8163. FirmwareTimerCnt = 0;
  8164. 80032b2: 4a1a ldr r2, [pc, #104] ; (800331c <GetDataFromUartQueue+0xb4>)
  8165. 80032b4: 6013 str r3, [r2, #0]
  8166. 80032b6: bd70 pop {r4, r5, r6, pc}
  8167. else if(update_data_buf[0] == MBIC_PREAMBLE0
  8168. 80032b8: 2b16 cmp r3, #22
  8169. 80032ba: d1f3 bne.n 80032a4 <GetDataFromUartQueue+0x3c>
  8170. &&update_data_buf[1] == MBIC_PREAMBLE1
  8171. 80032bc: 7863 ldrb r3, [r4, #1]
  8172. 80032be: 2b16 cmp r3, #22
  8173. 80032c0: d1f0 bne.n 80032a4 <GetDataFromUartQueue+0x3c>
  8174. &&update_data_buf[2] == MBIC_PREAMBLE2
  8175. 80032c2: 78a3 ldrb r3, [r4, #2]
  8176. 80032c4: 2b16 cmp r3, #22
  8177. 80032c6: d1ed bne.n 80032a4 <GetDataFromUartQueue+0x3c>
  8178. &&update_data_buf[3] == MBIC_PREAMBLE3){
  8179. 80032c8: 78e3 ldrb r3, [r4, #3]
  8180. 80032ca: 2b16 cmp r3, #22
  8181. 80032cc: d1ea bne.n 80032a4 <GetDataFromUartQueue+0x3c>
  8182. if(Chksum_Check(update_data_buf,MBIC_HEADER_SIZE - 4,update_data_buf[MBIC_CHECKSHUM_INDEX])){
  8183. 80032ce: 7d62 ldrb r2, [r4, #21]
  8184. 80032d0: 2112 movs r1, #18
  8185. 80032d2: 4810 ldr r0, [pc, #64] ; (8003314 <GetDataFromUartQueue+0xac>)
  8186. 80032d4: f7fe ff52 bl 800217c <Chksum_Check>
  8187. 80032d8: b1b0 cbz r0, 8003308 <GetDataFromUartQueue+0xa0>
  8188. Length = ((update_data_buf[MBIC_LENGTH_0] << 8) | update_data_buf[MBIC_LENGTH_1]);
  8189. 80032da: 7ce3 ldrb r3, [r4, #19]
  8190. 80032dc: 7d21 ldrb r1, [r4, #20]
  8191. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  8192. 80032de: 4810 ldr r0, [pc, #64] ; (8003320 <GetDataFromUartQueue+0xb8>)
  8193. CrcChk = ((update_data_buf[MBIC_PAYLOADSTART + Length + 1] << 8) | (update_data_buf[MBIC_PAYLOADSTART + Length + 2]));
  8194. 80032e0: ea41 2103 orr.w r1, r1, r3, lsl #8
  8195. 80032e4: 1863 adds r3, r4, r1
  8196. 80032e6: 7dda ldrb r2, [r3, #23]
  8197. 80032e8: 7e1e ldrb r6, [r3, #24]
  8198. 80032ea: ea46 2602 orr.w r6, r6, r2, lsl #8
  8199. if(CRC16_Check(&update_data_buf[MBIC_PAYLOADSTART], Length,CrcChk)){
  8200. 80032ee: 4632 mov r2, r6
  8201. 80032f0: f7fe ff82 bl 80021f8 <CRC16_Check>
  8202. 80032f4: b118 cbz r0, 80032fe <GetDataFromUartQueue+0x96>
  8203. MBIC_Bootloader_FirmwareUpdate(&update_data_buf[0]);
  8204. 80032f6: 4807 ldr r0, [pc, #28] ; (8003314 <GetDataFromUartQueue+0xac>)
  8205. 80032f8: f7ff f858 bl 80023ac <MBIC_Bootloader_FirmwareUpdate>
  8206. 80032fc: e7d2 b.n 80032a4 <GetDataFromUartQueue+0x3c>
  8207. printf("CRC ERR %x \r\n",CrcChk);
  8208. 80032fe: 4631 mov r1, r6
  8209. 8003300: 4808 ldr r0, [pc, #32] ; (8003324 <GetDataFromUartQueue+0xbc>)
  8210. printf("CHECK SUM ERR %x \r\n",update_data_buf[MBIC_CHECKSHUM_INDEX]);
  8211. 8003302: f000 f89b bl 800343c <iprintf>
  8212. 8003306: e7cd b.n 80032a4 <GetDataFromUartQueue+0x3c>
  8213. 8003308: 7d61 ldrb r1, [r4, #21]
  8214. 800330a: 4807 ldr r0, [pc, #28] ; (8003328 <GetDataFromUartQueue+0xc0>)
  8215. 800330c: e7f9 b.n 8003302 <GetDataFromUartQueue+0x9a>
  8216. 800330e: bf00 nop
  8217. 8003310: 200002f8 .word 0x200002f8
  8218. 8003314: 20000b10 .word 0x20000b10
  8219. 8003318: 200006b8 .word 0x200006b8
  8220. 800331c: 200002e8 .word 0x200002e8
  8221. 8003320: 20000b26 .word 0x20000b26
  8222. 8003324: 08004c45 .word 0x08004c45
  8223. 8003328: 08004c53 .word 0x08004c53
  8224. 0800332c <HAL_UART_RxCpltCallback>:
  8225. UartTimerCnt = 0;
  8226. 800332c: 2200 movs r2, #0
  8227. 800332e: 4b0e ldr r3, [pc, #56] ; (8003368 <HAL_UART_RxCpltCallback+0x3c>)
  8228. {
  8229. 8003330: b510 push {r4, lr}
  8230. UartTimerCnt = 0;
  8231. 8003332: 601a str r2, [r3, #0]
  8232. if (pQueue->head >= QUEUE_BUFFER_LENGTH) pQueue->head = 0;
  8233. 8003334: f240 424b movw r2, #1099 ; 0x44b
  8234. pQueue->head++;
  8235. 8003338: 4c0c ldr r4, [pc, #48] ; (800336c <HAL_UART_RxCpltCallback+0x40>)
  8236. 800333a: 6823 ldr r3, [r4, #0]
  8237. 800333c: 3301 adds r3, #1
  8238. 800333e: 4293 cmp r3, r2
  8239. 8003340: bfc8 it gt
  8240. 8003342: 2300 movgt r3, #0
  8241. 8003344: 6023 str r3, [r4, #0]
  8242. pQueue->data++;
  8243. 8003346: 68a3 ldr r3, [r4, #8]
  8244. 8003348: 3301 adds r3, #1
  8245. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  8246. 800334a: 4293 cmp r3, r2
  8247. pQueue->data++;
  8248. 800334c: 60a3 str r3, [r4, #8]
  8249. if (pQueue->data >= QUEUE_BUFFER_LENGTH)
  8250. 800334e: dd01 ble.n 8003354 <HAL_UART_RxCpltCallback+0x28>
  8251. GetDataFromUartQueue(huart);
  8252. 8003350: f7ff ff8a bl 8003268 <GetDataFromUartQueue>
  8253. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  8254. 8003354: 6823 ldr r3, [r4, #0]
  8255. 8003356: 4906 ldr r1, [pc, #24] ; (8003370 <HAL_UART_RxCpltCallback+0x44>)
  8256. 8003358: 2201 movs r2, #1
  8257. }
  8258. 800335a: e8bd 4010 ldmia.w sp!, {r4, lr}
  8259. HAL_UART_Receive_DMA(&hTerminal, pQueue->Buffer + pQueue->head, 1);
  8260. 800335e: 4419 add r1, r3
  8261. 8003360: 4804 ldr r0, [pc, #16] ; (8003374 <HAL_UART_RxCpltCallback+0x48>)
  8262. 8003362: f7fe bd3f b.w 8001de4 <HAL_UART_Receive_DMA>
  8263. 8003366: bf00 nop
  8264. 8003368: 200002f0 .word 0x200002f0
  8265. 800336c: 200006b8 .word 0x200006b8
  8266. 8003370: 200006c4 .word 0x200006c4
  8267. 8003374: 200005f8 .word 0x200005f8
  8268. 08003378 <Uart1_Data_Send>:
  8269. }
  8270. void Uart1_Data_Send(uint8_t* data,uint16_t size){
  8271. // printf("size : %d \r\n",size);
  8272. HAL_UART_Transmit(&huart1, data, size, 0xFFFF);
  8273. 8003378: 460a mov r2, r1
  8274. 800337a: f64f 73ff movw r3, #65535 ; 0xffff
  8275. 800337e: 4601 mov r1, r0
  8276. 8003380: 4801 ldr r0, [pc, #4] ; (8003388 <Uart1_Data_Send+0x10>)
  8277. 8003382: f7fe bcd3 b.w 8001d2c <HAL_UART_Transmit>
  8278. 8003386: bf00 nop
  8279. 8003388: 200005f8 .word 0x200005f8
  8280. 0800338c <Reset_Handler>:
  8281. .weak Reset_Handler
  8282. .type Reset_Handler, %function
  8283. Reset_Handler:
  8284. /* Copy the data segment initializers from flash to SRAM */
  8285. movs r1, #0
  8286. 800338c: 2100 movs r1, #0
  8287. b LoopCopyDataInit
  8288. 800338e: e003 b.n 8003398 <LoopCopyDataInit>
  8289. 08003390 <CopyDataInit>:
  8290. CopyDataInit:
  8291. ldr r3, =_sidata
  8292. 8003390: 4b0b ldr r3, [pc, #44] ; (80033c0 <LoopFillZerobss+0x14>)
  8293. ldr r3, [r3, r1]
  8294. 8003392: 585b ldr r3, [r3, r1]
  8295. str r3, [r0, r1]
  8296. 8003394: 5043 str r3, [r0, r1]
  8297. adds r1, r1, #4
  8298. 8003396: 3104 adds r1, #4
  8299. 08003398 <LoopCopyDataInit>:
  8300. LoopCopyDataInit:
  8301. ldr r0, =_sdata
  8302. 8003398: 480a ldr r0, [pc, #40] ; (80033c4 <LoopFillZerobss+0x18>)
  8303. ldr r3, =_edata
  8304. 800339a: 4b0b ldr r3, [pc, #44] ; (80033c8 <LoopFillZerobss+0x1c>)
  8305. adds r2, r0, r1
  8306. 800339c: 1842 adds r2, r0, r1
  8307. cmp r2, r3
  8308. 800339e: 429a cmp r2, r3
  8309. bcc CopyDataInit
  8310. 80033a0: d3f6 bcc.n 8003390 <CopyDataInit>
  8311. ldr r2, =_sbss
  8312. 80033a2: 4a0a ldr r2, [pc, #40] ; (80033cc <LoopFillZerobss+0x20>)
  8313. b LoopFillZerobss
  8314. 80033a4: e002 b.n 80033ac <LoopFillZerobss>
  8315. 080033a6 <FillZerobss>:
  8316. /* Zero fill the bss segment. */
  8317. FillZerobss:
  8318. movs r3, #0
  8319. 80033a6: 2300 movs r3, #0
  8320. str r3, [r2], #4
  8321. 80033a8: f842 3b04 str.w r3, [r2], #4
  8322. 080033ac <LoopFillZerobss>:
  8323. LoopFillZerobss:
  8324. ldr r3, = _ebss
  8325. 80033ac: 4b08 ldr r3, [pc, #32] ; (80033d0 <LoopFillZerobss+0x24>)
  8326. cmp r2, r3
  8327. 80033ae: 429a cmp r2, r3
  8328. bcc FillZerobss
  8329. 80033b0: d3f9 bcc.n 80033a6 <FillZerobss>
  8330. /* Call the clock system intitialization function.*/
  8331. bl SystemInit
  8332. 80033b2: f7ff ff33 bl 800321c <SystemInit>
  8333. /* Call static constructors */
  8334. bl __libc_init_array
  8335. 80033b6: f000 f815 bl 80033e4 <__libc_init_array>
  8336. /* Call the application's entry point.*/
  8337. bl main
  8338. 80033ba: f7ff fcbb bl 8002d34 <main>
  8339. bx lr
  8340. 80033be: 4770 bx lr
  8341. ldr r3, =_sidata
  8342. 80033c0: 08004d08 .word 0x08004d08
  8343. ldr r0, =_sdata
  8344. 80033c4: 20000000 .word 0x20000000
  8345. ldr r3, =_edata
  8346. 80033c8: 2000027c .word 0x2000027c
  8347. ldr r2, =_sbss
  8348. 80033cc: 20000280 .word 0x20000280
  8349. ldr r3, = _ebss
  8350. 80033d0: 200013b8 .word 0x200013b8
  8351. 080033d4 <ADC1_2_IRQHandler>:
  8352. * @retval : None
  8353. */
  8354. .section .text.Default_Handler,"ax",%progbits
  8355. Default_Handler:
  8356. Infinite_Loop:
  8357. b Infinite_Loop
  8358. 80033d4: e7fe b.n 80033d4 <ADC1_2_IRQHandler>
  8359. ...
  8360. 080033d8 <__errno>:
  8361. 80033d8: 4b01 ldr r3, [pc, #4] ; (80033e0 <__errno+0x8>)
  8362. 80033da: 6818 ldr r0, [r3, #0]
  8363. 80033dc: 4770 bx lr
  8364. 80033de: bf00 nop
  8365. 80033e0: 20000218 .word 0x20000218
  8366. 080033e4 <__libc_init_array>:
  8367. 80033e4: b570 push {r4, r5, r6, lr}
  8368. 80033e6: 2500 movs r5, #0
  8369. 80033e8: 4e0c ldr r6, [pc, #48] ; (800341c <__libc_init_array+0x38>)
  8370. 80033ea: 4c0d ldr r4, [pc, #52] ; (8003420 <__libc_init_array+0x3c>)
  8371. 80033ec: 1ba4 subs r4, r4, r6
  8372. 80033ee: 10a4 asrs r4, r4, #2
  8373. 80033f0: 42a5 cmp r5, r4
  8374. 80033f2: d109 bne.n 8003408 <__libc_init_array+0x24>
  8375. 80033f4: f001 f848 bl 8004488 <_init>
  8376. 80033f8: 2500 movs r5, #0
  8377. 80033fa: 4e0a ldr r6, [pc, #40] ; (8003424 <__libc_init_array+0x40>)
  8378. 80033fc: 4c0a ldr r4, [pc, #40] ; (8003428 <__libc_init_array+0x44>)
  8379. 80033fe: 1ba4 subs r4, r4, r6
  8380. 8003400: 10a4 asrs r4, r4, #2
  8381. 8003402: 42a5 cmp r5, r4
  8382. 8003404: d105 bne.n 8003412 <__libc_init_array+0x2e>
  8383. 8003406: bd70 pop {r4, r5, r6, pc}
  8384. 8003408: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  8385. 800340c: 4798 blx r3
  8386. 800340e: 3501 adds r5, #1
  8387. 8003410: e7ee b.n 80033f0 <__libc_init_array+0xc>
  8388. 8003412: f856 3025 ldr.w r3, [r6, r5, lsl #2]
  8389. 8003416: 4798 blx r3
  8390. 8003418: 3501 adds r5, #1
  8391. 800341a: e7f2 b.n 8003402 <__libc_init_array+0x1e>
  8392. 800341c: 08004d00 .word 0x08004d00
  8393. 8003420: 08004d00 .word 0x08004d00
  8394. 8003424: 08004d00 .word 0x08004d00
  8395. 8003428: 08004d04 .word 0x08004d04
  8396. 0800342c <memset>:
  8397. 800342c: 4603 mov r3, r0
  8398. 800342e: 4402 add r2, r0
  8399. 8003430: 4293 cmp r3, r2
  8400. 8003432: d100 bne.n 8003436 <memset+0xa>
  8401. 8003434: 4770 bx lr
  8402. 8003436: f803 1b01 strb.w r1, [r3], #1
  8403. 800343a: e7f9 b.n 8003430 <memset+0x4>
  8404. 0800343c <iprintf>:
  8405. 800343c: b40f push {r0, r1, r2, r3}
  8406. 800343e: 4b0a ldr r3, [pc, #40] ; (8003468 <iprintf+0x2c>)
  8407. 8003440: b513 push {r0, r1, r4, lr}
  8408. 8003442: 681c ldr r4, [r3, #0]
  8409. 8003444: b124 cbz r4, 8003450 <iprintf+0x14>
  8410. 8003446: 69a3 ldr r3, [r4, #24]
  8411. 8003448: b913 cbnz r3, 8003450 <iprintf+0x14>
  8412. 800344a: 4620 mov r0, r4
  8413. 800344c: f000 fada bl 8003a04 <__sinit>
  8414. 8003450: ab05 add r3, sp, #20
  8415. 8003452: 9a04 ldr r2, [sp, #16]
  8416. 8003454: 68a1 ldr r1, [r4, #8]
  8417. 8003456: 4620 mov r0, r4
  8418. 8003458: 9301 str r3, [sp, #4]
  8419. 800345a: f000 fc9b bl 8003d94 <_vfiprintf_r>
  8420. 800345e: b002 add sp, #8
  8421. 8003460: e8bd 4010 ldmia.w sp!, {r4, lr}
  8422. 8003464: b004 add sp, #16
  8423. 8003466: 4770 bx lr
  8424. 8003468: 20000218 .word 0x20000218
  8425. 0800346c <_puts_r>:
  8426. 800346c: b570 push {r4, r5, r6, lr}
  8427. 800346e: 460e mov r6, r1
  8428. 8003470: 4605 mov r5, r0
  8429. 8003472: b118 cbz r0, 800347c <_puts_r+0x10>
  8430. 8003474: 6983 ldr r3, [r0, #24]
  8431. 8003476: b90b cbnz r3, 800347c <_puts_r+0x10>
  8432. 8003478: f000 fac4 bl 8003a04 <__sinit>
  8433. 800347c: 69ab ldr r3, [r5, #24]
  8434. 800347e: 68ac ldr r4, [r5, #8]
  8435. 8003480: b913 cbnz r3, 8003488 <_puts_r+0x1c>
  8436. 8003482: 4628 mov r0, r5
  8437. 8003484: f000 fabe bl 8003a04 <__sinit>
  8438. 8003488: 4b23 ldr r3, [pc, #140] ; (8003518 <_puts_r+0xac>)
  8439. 800348a: 429c cmp r4, r3
  8440. 800348c: d117 bne.n 80034be <_puts_r+0x52>
  8441. 800348e: 686c ldr r4, [r5, #4]
  8442. 8003490: 89a3 ldrh r3, [r4, #12]
  8443. 8003492: 071b lsls r3, r3, #28
  8444. 8003494: d51d bpl.n 80034d2 <_puts_r+0x66>
  8445. 8003496: 6923 ldr r3, [r4, #16]
  8446. 8003498: b1db cbz r3, 80034d2 <_puts_r+0x66>
  8447. 800349a: 3e01 subs r6, #1
  8448. 800349c: 68a3 ldr r3, [r4, #8]
  8449. 800349e: f816 1f01 ldrb.w r1, [r6, #1]!
  8450. 80034a2: 3b01 subs r3, #1
  8451. 80034a4: 60a3 str r3, [r4, #8]
  8452. 80034a6: b9e9 cbnz r1, 80034e4 <_puts_r+0x78>
  8453. 80034a8: 2b00 cmp r3, #0
  8454. 80034aa: da2e bge.n 800350a <_puts_r+0x9e>
  8455. 80034ac: 4622 mov r2, r4
  8456. 80034ae: 210a movs r1, #10
  8457. 80034b0: 4628 mov r0, r5
  8458. 80034b2: f000 f8f5 bl 80036a0 <__swbuf_r>
  8459. 80034b6: 3001 adds r0, #1
  8460. 80034b8: d011 beq.n 80034de <_puts_r+0x72>
  8461. 80034ba: 200a movs r0, #10
  8462. 80034bc: bd70 pop {r4, r5, r6, pc}
  8463. 80034be: 4b17 ldr r3, [pc, #92] ; (800351c <_puts_r+0xb0>)
  8464. 80034c0: 429c cmp r4, r3
  8465. 80034c2: d101 bne.n 80034c8 <_puts_r+0x5c>
  8466. 80034c4: 68ac ldr r4, [r5, #8]
  8467. 80034c6: e7e3 b.n 8003490 <_puts_r+0x24>
  8468. 80034c8: 4b15 ldr r3, [pc, #84] ; (8003520 <_puts_r+0xb4>)
  8469. 80034ca: 429c cmp r4, r3
  8470. 80034cc: bf08 it eq
  8471. 80034ce: 68ec ldreq r4, [r5, #12]
  8472. 80034d0: e7de b.n 8003490 <_puts_r+0x24>
  8473. 80034d2: 4621 mov r1, r4
  8474. 80034d4: 4628 mov r0, r5
  8475. 80034d6: f000 f935 bl 8003744 <__swsetup_r>
  8476. 80034da: 2800 cmp r0, #0
  8477. 80034dc: d0dd beq.n 800349a <_puts_r+0x2e>
  8478. 80034de: f04f 30ff mov.w r0, #4294967295
  8479. 80034e2: bd70 pop {r4, r5, r6, pc}
  8480. 80034e4: 2b00 cmp r3, #0
  8481. 80034e6: da04 bge.n 80034f2 <_puts_r+0x86>
  8482. 80034e8: 69a2 ldr r2, [r4, #24]
  8483. 80034ea: 4293 cmp r3, r2
  8484. 80034ec: db06 blt.n 80034fc <_puts_r+0x90>
  8485. 80034ee: 290a cmp r1, #10
  8486. 80034f0: d004 beq.n 80034fc <_puts_r+0x90>
  8487. 80034f2: 6823 ldr r3, [r4, #0]
  8488. 80034f4: 1c5a adds r2, r3, #1
  8489. 80034f6: 6022 str r2, [r4, #0]
  8490. 80034f8: 7019 strb r1, [r3, #0]
  8491. 80034fa: e7cf b.n 800349c <_puts_r+0x30>
  8492. 80034fc: 4622 mov r2, r4
  8493. 80034fe: 4628 mov r0, r5
  8494. 8003500: f000 f8ce bl 80036a0 <__swbuf_r>
  8495. 8003504: 3001 adds r0, #1
  8496. 8003506: d1c9 bne.n 800349c <_puts_r+0x30>
  8497. 8003508: e7e9 b.n 80034de <_puts_r+0x72>
  8498. 800350a: 200a movs r0, #10
  8499. 800350c: 6823 ldr r3, [r4, #0]
  8500. 800350e: 1c5a adds r2, r3, #1
  8501. 8003510: 6022 str r2, [r4, #0]
  8502. 8003512: 7018 strb r0, [r3, #0]
  8503. 8003514: bd70 pop {r4, r5, r6, pc}
  8504. 8003516: bf00 nop
  8505. 8003518: 08004c8c .word 0x08004c8c
  8506. 800351c: 08004cac .word 0x08004cac
  8507. 8003520: 08004c6c .word 0x08004c6c
  8508. 08003524 <puts>:
  8509. 8003524: 4b02 ldr r3, [pc, #8] ; (8003530 <puts+0xc>)
  8510. 8003526: 4601 mov r1, r0
  8511. 8003528: 6818 ldr r0, [r3, #0]
  8512. 800352a: f7ff bf9f b.w 800346c <_puts_r>
  8513. 800352e: bf00 nop
  8514. 8003530: 20000218 .word 0x20000218
  8515. 08003534 <setbuf>:
  8516. 8003534: 2900 cmp r1, #0
  8517. 8003536: f44f 6380 mov.w r3, #1024 ; 0x400
  8518. 800353a: bf0c ite eq
  8519. 800353c: 2202 moveq r2, #2
  8520. 800353e: 2200 movne r2, #0
  8521. 8003540: f000 b800 b.w 8003544 <setvbuf>
  8522. 08003544 <setvbuf>:
  8523. 8003544: e92d 43f7 stmdb sp!, {r0, r1, r2, r4, r5, r6, r7, r8, r9, lr}
  8524. 8003548: 461d mov r5, r3
  8525. 800354a: 4b51 ldr r3, [pc, #324] ; (8003690 <setvbuf+0x14c>)
  8526. 800354c: 4604 mov r4, r0
  8527. 800354e: 681e ldr r6, [r3, #0]
  8528. 8003550: 460f mov r7, r1
  8529. 8003552: 4690 mov r8, r2
  8530. 8003554: b126 cbz r6, 8003560 <setvbuf+0x1c>
  8531. 8003556: 69b3 ldr r3, [r6, #24]
  8532. 8003558: b913 cbnz r3, 8003560 <setvbuf+0x1c>
  8533. 800355a: 4630 mov r0, r6
  8534. 800355c: f000 fa52 bl 8003a04 <__sinit>
  8535. 8003560: 4b4c ldr r3, [pc, #304] ; (8003694 <setvbuf+0x150>)
  8536. 8003562: 429c cmp r4, r3
  8537. 8003564: d152 bne.n 800360c <setvbuf+0xc8>
  8538. 8003566: 6874 ldr r4, [r6, #4]
  8539. 8003568: f1b8 0f02 cmp.w r8, #2
  8540. 800356c: d006 beq.n 800357c <setvbuf+0x38>
  8541. 800356e: f1b8 0f01 cmp.w r8, #1
  8542. 8003572: f200 8089 bhi.w 8003688 <setvbuf+0x144>
  8543. 8003576: 2d00 cmp r5, #0
  8544. 8003578: f2c0 8086 blt.w 8003688 <setvbuf+0x144>
  8545. 800357c: 4621 mov r1, r4
  8546. 800357e: 4630 mov r0, r6
  8547. 8003580: f000 f9d6 bl 8003930 <_fflush_r>
  8548. 8003584: 6b61 ldr r1, [r4, #52] ; 0x34
  8549. 8003586: b141 cbz r1, 800359a <setvbuf+0x56>
  8550. 8003588: f104 0344 add.w r3, r4, #68 ; 0x44
  8551. 800358c: 4299 cmp r1, r3
  8552. 800358e: d002 beq.n 8003596 <setvbuf+0x52>
  8553. 8003590: 4630 mov r0, r6
  8554. 8003592: f000 fb2d bl 8003bf0 <_free_r>
  8555. 8003596: 2300 movs r3, #0
  8556. 8003598: 6363 str r3, [r4, #52] ; 0x34
  8557. 800359a: 2300 movs r3, #0
  8558. 800359c: 61a3 str r3, [r4, #24]
  8559. 800359e: 6063 str r3, [r4, #4]
  8560. 80035a0: 89a3 ldrh r3, [r4, #12]
  8561. 80035a2: 061b lsls r3, r3, #24
  8562. 80035a4: d503 bpl.n 80035ae <setvbuf+0x6a>
  8563. 80035a6: 6921 ldr r1, [r4, #16]
  8564. 80035a8: 4630 mov r0, r6
  8565. 80035aa: f000 fb21 bl 8003bf0 <_free_r>
  8566. 80035ae: 89a3 ldrh r3, [r4, #12]
  8567. 80035b0: f1b8 0f02 cmp.w r8, #2
  8568. 80035b4: f423 634a bic.w r3, r3, #3232 ; 0xca0
  8569. 80035b8: f023 0303 bic.w r3, r3, #3
  8570. 80035bc: 81a3 strh r3, [r4, #12]
  8571. 80035be: d05d beq.n 800367c <setvbuf+0x138>
  8572. 80035c0: ab01 add r3, sp, #4
  8573. 80035c2: 466a mov r2, sp
  8574. 80035c4: 4621 mov r1, r4
  8575. 80035c6: 4630 mov r0, r6
  8576. 80035c8: f000 faa6 bl 8003b18 <__swhatbuf_r>
  8577. 80035cc: 89a3 ldrh r3, [r4, #12]
  8578. 80035ce: 4318 orrs r0, r3
  8579. 80035d0: 81a0 strh r0, [r4, #12]
  8580. 80035d2: bb2d cbnz r5, 8003620 <setvbuf+0xdc>
  8581. 80035d4: 9d00 ldr r5, [sp, #0]
  8582. 80035d6: 4628 mov r0, r5
  8583. 80035d8: f000 fb02 bl 8003be0 <malloc>
  8584. 80035dc: 4607 mov r7, r0
  8585. 80035de: 2800 cmp r0, #0
  8586. 80035e0: d14e bne.n 8003680 <setvbuf+0x13c>
  8587. 80035e2: f8dd 9000 ldr.w r9, [sp]
  8588. 80035e6: 45a9 cmp r9, r5
  8589. 80035e8: d13c bne.n 8003664 <setvbuf+0x120>
  8590. 80035ea: f04f 30ff mov.w r0, #4294967295
  8591. 80035ee: 89a3 ldrh r3, [r4, #12]
  8592. 80035f0: f043 0302 orr.w r3, r3, #2
  8593. 80035f4: 81a3 strh r3, [r4, #12]
  8594. 80035f6: 2300 movs r3, #0
  8595. 80035f8: 60a3 str r3, [r4, #8]
  8596. 80035fa: f104 0347 add.w r3, r4, #71 ; 0x47
  8597. 80035fe: 6023 str r3, [r4, #0]
  8598. 8003600: 6123 str r3, [r4, #16]
  8599. 8003602: 2301 movs r3, #1
  8600. 8003604: 6163 str r3, [r4, #20]
  8601. 8003606: b003 add sp, #12
  8602. 8003608: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  8603. 800360c: 4b22 ldr r3, [pc, #136] ; (8003698 <setvbuf+0x154>)
  8604. 800360e: 429c cmp r4, r3
  8605. 8003610: d101 bne.n 8003616 <setvbuf+0xd2>
  8606. 8003612: 68b4 ldr r4, [r6, #8]
  8607. 8003614: e7a8 b.n 8003568 <setvbuf+0x24>
  8608. 8003616: 4b21 ldr r3, [pc, #132] ; (800369c <setvbuf+0x158>)
  8609. 8003618: 429c cmp r4, r3
  8610. 800361a: bf08 it eq
  8611. 800361c: 68f4 ldreq r4, [r6, #12]
  8612. 800361e: e7a3 b.n 8003568 <setvbuf+0x24>
  8613. 8003620: 2f00 cmp r7, #0
  8614. 8003622: d0d8 beq.n 80035d6 <setvbuf+0x92>
  8615. 8003624: 69b3 ldr r3, [r6, #24]
  8616. 8003626: b913 cbnz r3, 800362e <setvbuf+0xea>
  8617. 8003628: 4630 mov r0, r6
  8618. 800362a: f000 f9eb bl 8003a04 <__sinit>
  8619. 800362e: f1b8 0f01 cmp.w r8, #1
  8620. 8003632: bf08 it eq
  8621. 8003634: 89a3 ldrheq r3, [r4, #12]
  8622. 8003636: 6027 str r7, [r4, #0]
  8623. 8003638: bf04 itt eq
  8624. 800363a: f043 0301 orreq.w r3, r3, #1
  8625. 800363e: 81a3 strheq r3, [r4, #12]
  8626. 8003640: 89a3 ldrh r3, [r4, #12]
  8627. 8003642: 6127 str r7, [r4, #16]
  8628. 8003644: f013 0008 ands.w r0, r3, #8
  8629. 8003648: 6165 str r5, [r4, #20]
  8630. 800364a: d01b beq.n 8003684 <setvbuf+0x140>
  8631. 800364c: f013 0001 ands.w r0, r3, #1
  8632. 8003650: f04f 0300 mov.w r3, #0
  8633. 8003654: bf1f itttt ne
  8634. 8003656: 426d negne r5, r5
  8635. 8003658: 60a3 strne r3, [r4, #8]
  8636. 800365a: 61a5 strne r5, [r4, #24]
  8637. 800365c: 4618 movne r0, r3
  8638. 800365e: bf08 it eq
  8639. 8003660: 60a5 streq r5, [r4, #8]
  8640. 8003662: e7d0 b.n 8003606 <setvbuf+0xc2>
  8641. 8003664: 4648 mov r0, r9
  8642. 8003666: f000 fabb bl 8003be0 <malloc>
  8643. 800366a: 4607 mov r7, r0
  8644. 800366c: 2800 cmp r0, #0
  8645. 800366e: d0bc beq.n 80035ea <setvbuf+0xa6>
  8646. 8003670: 89a3 ldrh r3, [r4, #12]
  8647. 8003672: 464d mov r5, r9
  8648. 8003674: f043 0380 orr.w r3, r3, #128 ; 0x80
  8649. 8003678: 81a3 strh r3, [r4, #12]
  8650. 800367a: e7d3 b.n 8003624 <setvbuf+0xe0>
  8651. 800367c: 2000 movs r0, #0
  8652. 800367e: e7b6 b.n 80035ee <setvbuf+0xaa>
  8653. 8003680: 46a9 mov r9, r5
  8654. 8003682: e7f5 b.n 8003670 <setvbuf+0x12c>
  8655. 8003684: 60a0 str r0, [r4, #8]
  8656. 8003686: e7be b.n 8003606 <setvbuf+0xc2>
  8657. 8003688: f04f 30ff mov.w r0, #4294967295
  8658. 800368c: e7bb b.n 8003606 <setvbuf+0xc2>
  8659. 800368e: bf00 nop
  8660. 8003690: 20000218 .word 0x20000218
  8661. 8003694: 08004c8c .word 0x08004c8c
  8662. 8003698: 08004cac .word 0x08004cac
  8663. 800369c: 08004c6c .word 0x08004c6c
  8664. 080036a0 <__swbuf_r>:
  8665. 80036a0: b5f8 push {r3, r4, r5, r6, r7, lr}
  8666. 80036a2: 460e mov r6, r1
  8667. 80036a4: 4614 mov r4, r2
  8668. 80036a6: 4605 mov r5, r0
  8669. 80036a8: b118 cbz r0, 80036b2 <__swbuf_r+0x12>
  8670. 80036aa: 6983 ldr r3, [r0, #24]
  8671. 80036ac: b90b cbnz r3, 80036b2 <__swbuf_r+0x12>
  8672. 80036ae: f000 f9a9 bl 8003a04 <__sinit>
  8673. 80036b2: 4b21 ldr r3, [pc, #132] ; (8003738 <__swbuf_r+0x98>)
  8674. 80036b4: 429c cmp r4, r3
  8675. 80036b6: d12a bne.n 800370e <__swbuf_r+0x6e>
  8676. 80036b8: 686c ldr r4, [r5, #4]
  8677. 80036ba: 69a3 ldr r3, [r4, #24]
  8678. 80036bc: 60a3 str r3, [r4, #8]
  8679. 80036be: 89a3 ldrh r3, [r4, #12]
  8680. 80036c0: 071a lsls r2, r3, #28
  8681. 80036c2: d52e bpl.n 8003722 <__swbuf_r+0x82>
  8682. 80036c4: 6923 ldr r3, [r4, #16]
  8683. 80036c6: b363 cbz r3, 8003722 <__swbuf_r+0x82>
  8684. 80036c8: 6923 ldr r3, [r4, #16]
  8685. 80036ca: 6820 ldr r0, [r4, #0]
  8686. 80036cc: b2f6 uxtb r6, r6
  8687. 80036ce: 1ac0 subs r0, r0, r3
  8688. 80036d0: 6963 ldr r3, [r4, #20]
  8689. 80036d2: 4637 mov r7, r6
  8690. 80036d4: 4298 cmp r0, r3
  8691. 80036d6: db04 blt.n 80036e2 <__swbuf_r+0x42>
  8692. 80036d8: 4621 mov r1, r4
  8693. 80036da: 4628 mov r0, r5
  8694. 80036dc: f000 f928 bl 8003930 <_fflush_r>
  8695. 80036e0: bb28 cbnz r0, 800372e <__swbuf_r+0x8e>
  8696. 80036e2: 68a3 ldr r3, [r4, #8]
  8697. 80036e4: 3001 adds r0, #1
  8698. 80036e6: 3b01 subs r3, #1
  8699. 80036e8: 60a3 str r3, [r4, #8]
  8700. 80036ea: 6823 ldr r3, [r4, #0]
  8701. 80036ec: 1c5a adds r2, r3, #1
  8702. 80036ee: 6022 str r2, [r4, #0]
  8703. 80036f0: 701e strb r6, [r3, #0]
  8704. 80036f2: 6963 ldr r3, [r4, #20]
  8705. 80036f4: 4298 cmp r0, r3
  8706. 80036f6: d004 beq.n 8003702 <__swbuf_r+0x62>
  8707. 80036f8: 89a3 ldrh r3, [r4, #12]
  8708. 80036fa: 07db lsls r3, r3, #31
  8709. 80036fc: d519 bpl.n 8003732 <__swbuf_r+0x92>
  8710. 80036fe: 2e0a cmp r6, #10
  8711. 8003700: d117 bne.n 8003732 <__swbuf_r+0x92>
  8712. 8003702: 4621 mov r1, r4
  8713. 8003704: 4628 mov r0, r5
  8714. 8003706: f000 f913 bl 8003930 <_fflush_r>
  8715. 800370a: b190 cbz r0, 8003732 <__swbuf_r+0x92>
  8716. 800370c: e00f b.n 800372e <__swbuf_r+0x8e>
  8717. 800370e: 4b0b ldr r3, [pc, #44] ; (800373c <__swbuf_r+0x9c>)
  8718. 8003710: 429c cmp r4, r3
  8719. 8003712: d101 bne.n 8003718 <__swbuf_r+0x78>
  8720. 8003714: 68ac ldr r4, [r5, #8]
  8721. 8003716: e7d0 b.n 80036ba <__swbuf_r+0x1a>
  8722. 8003718: 4b09 ldr r3, [pc, #36] ; (8003740 <__swbuf_r+0xa0>)
  8723. 800371a: 429c cmp r4, r3
  8724. 800371c: bf08 it eq
  8725. 800371e: 68ec ldreq r4, [r5, #12]
  8726. 8003720: e7cb b.n 80036ba <__swbuf_r+0x1a>
  8727. 8003722: 4621 mov r1, r4
  8728. 8003724: 4628 mov r0, r5
  8729. 8003726: f000 f80d bl 8003744 <__swsetup_r>
  8730. 800372a: 2800 cmp r0, #0
  8731. 800372c: d0cc beq.n 80036c8 <__swbuf_r+0x28>
  8732. 800372e: f04f 37ff mov.w r7, #4294967295
  8733. 8003732: 4638 mov r0, r7
  8734. 8003734: bdf8 pop {r3, r4, r5, r6, r7, pc}
  8735. 8003736: bf00 nop
  8736. 8003738: 08004c8c .word 0x08004c8c
  8737. 800373c: 08004cac .word 0x08004cac
  8738. 8003740: 08004c6c .word 0x08004c6c
  8739. 08003744 <__swsetup_r>:
  8740. 8003744: 4b32 ldr r3, [pc, #200] ; (8003810 <__swsetup_r+0xcc>)
  8741. 8003746: b570 push {r4, r5, r6, lr}
  8742. 8003748: 681d ldr r5, [r3, #0]
  8743. 800374a: 4606 mov r6, r0
  8744. 800374c: 460c mov r4, r1
  8745. 800374e: b125 cbz r5, 800375a <__swsetup_r+0x16>
  8746. 8003750: 69ab ldr r3, [r5, #24]
  8747. 8003752: b913 cbnz r3, 800375a <__swsetup_r+0x16>
  8748. 8003754: 4628 mov r0, r5
  8749. 8003756: f000 f955 bl 8003a04 <__sinit>
  8750. 800375a: 4b2e ldr r3, [pc, #184] ; (8003814 <__swsetup_r+0xd0>)
  8751. 800375c: 429c cmp r4, r3
  8752. 800375e: d10f bne.n 8003780 <__swsetup_r+0x3c>
  8753. 8003760: 686c ldr r4, [r5, #4]
  8754. 8003762: f9b4 300c ldrsh.w r3, [r4, #12]
  8755. 8003766: b29a uxth r2, r3
  8756. 8003768: 0715 lsls r5, r2, #28
  8757. 800376a: d42c bmi.n 80037c6 <__swsetup_r+0x82>
  8758. 800376c: 06d0 lsls r0, r2, #27
  8759. 800376e: d411 bmi.n 8003794 <__swsetup_r+0x50>
  8760. 8003770: 2209 movs r2, #9
  8761. 8003772: 6032 str r2, [r6, #0]
  8762. 8003774: f043 0340 orr.w r3, r3, #64 ; 0x40
  8763. 8003778: 81a3 strh r3, [r4, #12]
  8764. 800377a: f04f 30ff mov.w r0, #4294967295
  8765. 800377e: bd70 pop {r4, r5, r6, pc}
  8766. 8003780: 4b25 ldr r3, [pc, #148] ; (8003818 <__swsetup_r+0xd4>)
  8767. 8003782: 429c cmp r4, r3
  8768. 8003784: d101 bne.n 800378a <__swsetup_r+0x46>
  8769. 8003786: 68ac ldr r4, [r5, #8]
  8770. 8003788: e7eb b.n 8003762 <__swsetup_r+0x1e>
  8771. 800378a: 4b24 ldr r3, [pc, #144] ; (800381c <__swsetup_r+0xd8>)
  8772. 800378c: 429c cmp r4, r3
  8773. 800378e: bf08 it eq
  8774. 8003790: 68ec ldreq r4, [r5, #12]
  8775. 8003792: e7e6 b.n 8003762 <__swsetup_r+0x1e>
  8776. 8003794: 0751 lsls r1, r2, #29
  8777. 8003796: d512 bpl.n 80037be <__swsetup_r+0x7a>
  8778. 8003798: 6b61 ldr r1, [r4, #52] ; 0x34
  8779. 800379a: b141 cbz r1, 80037ae <__swsetup_r+0x6a>
  8780. 800379c: f104 0344 add.w r3, r4, #68 ; 0x44
  8781. 80037a0: 4299 cmp r1, r3
  8782. 80037a2: d002 beq.n 80037aa <__swsetup_r+0x66>
  8783. 80037a4: 4630 mov r0, r6
  8784. 80037a6: f000 fa23 bl 8003bf0 <_free_r>
  8785. 80037aa: 2300 movs r3, #0
  8786. 80037ac: 6363 str r3, [r4, #52] ; 0x34
  8787. 80037ae: 89a3 ldrh r3, [r4, #12]
  8788. 80037b0: f023 0324 bic.w r3, r3, #36 ; 0x24
  8789. 80037b4: 81a3 strh r3, [r4, #12]
  8790. 80037b6: 2300 movs r3, #0
  8791. 80037b8: 6063 str r3, [r4, #4]
  8792. 80037ba: 6923 ldr r3, [r4, #16]
  8793. 80037bc: 6023 str r3, [r4, #0]
  8794. 80037be: 89a3 ldrh r3, [r4, #12]
  8795. 80037c0: f043 0308 orr.w r3, r3, #8
  8796. 80037c4: 81a3 strh r3, [r4, #12]
  8797. 80037c6: 6923 ldr r3, [r4, #16]
  8798. 80037c8: b94b cbnz r3, 80037de <__swsetup_r+0x9a>
  8799. 80037ca: 89a3 ldrh r3, [r4, #12]
  8800. 80037cc: f403 7320 and.w r3, r3, #640 ; 0x280
  8801. 80037d0: f5b3 7f00 cmp.w r3, #512 ; 0x200
  8802. 80037d4: d003 beq.n 80037de <__swsetup_r+0x9a>
  8803. 80037d6: 4621 mov r1, r4
  8804. 80037d8: 4630 mov r0, r6
  8805. 80037da: f000 f9c1 bl 8003b60 <__smakebuf_r>
  8806. 80037de: 89a2 ldrh r2, [r4, #12]
  8807. 80037e0: f012 0301 ands.w r3, r2, #1
  8808. 80037e4: d00c beq.n 8003800 <__swsetup_r+0xbc>
  8809. 80037e6: 2300 movs r3, #0
  8810. 80037e8: 60a3 str r3, [r4, #8]
  8811. 80037ea: 6963 ldr r3, [r4, #20]
  8812. 80037ec: 425b negs r3, r3
  8813. 80037ee: 61a3 str r3, [r4, #24]
  8814. 80037f0: 6923 ldr r3, [r4, #16]
  8815. 80037f2: b953 cbnz r3, 800380a <__swsetup_r+0xc6>
  8816. 80037f4: f9b4 300c ldrsh.w r3, [r4, #12]
  8817. 80037f8: f013 0080 ands.w r0, r3, #128 ; 0x80
  8818. 80037fc: d1ba bne.n 8003774 <__swsetup_r+0x30>
  8819. 80037fe: bd70 pop {r4, r5, r6, pc}
  8820. 8003800: 0792 lsls r2, r2, #30
  8821. 8003802: bf58 it pl
  8822. 8003804: 6963 ldrpl r3, [r4, #20]
  8823. 8003806: 60a3 str r3, [r4, #8]
  8824. 8003808: e7f2 b.n 80037f0 <__swsetup_r+0xac>
  8825. 800380a: 2000 movs r0, #0
  8826. 800380c: e7f7 b.n 80037fe <__swsetup_r+0xba>
  8827. 800380e: bf00 nop
  8828. 8003810: 20000218 .word 0x20000218
  8829. 8003814: 08004c8c .word 0x08004c8c
  8830. 8003818: 08004cac .word 0x08004cac
  8831. 800381c: 08004c6c .word 0x08004c6c
  8832. 08003820 <__sflush_r>:
  8833. 8003820: 898a ldrh r2, [r1, #12]
  8834. 8003822: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  8835. 8003826: 4605 mov r5, r0
  8836. 8003828: 0710 lsls r0, r2, #28
  8837. 800382a: 460c mov r4, r1
  8838. 800382c: d45a bmi.n 80038e4 <__sflush_r+0xc4>
  8839. 800382e: 684b ldr r3, [r1, #4]
  8840. 8003830: 2b00 cmp r3, #0
  8841. 8003832: dc05 bgt.n 8003840 <__sflush_r+0x20>
  8842. 8003834: 6c0b ldr r3, [r1, #64] ; 0x40
  8843. 8003836: 2b00 cmp r3, #0
  8844. 8003838: dc02 bgt.n 8003840 <__sflush_r+0x20>
  8845. 800383a: 2000 movs r0, #0
  8846. 800383c: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8847. 8003840: 6ae6 ldr r6, [r4, #44] ; 0x2c
  8848. 8003842: 2e00 cmp r6, #0
  8849. 8003844: d0f9 beq.n 800383a <__sflush_r+0x1a>
  8850. 8003846: 2300 movs r3, #0
  8851. 8003848: f412 5280 ands.w r2, r2, #4096 ; 0x1000
  8852. 800384c: 682f ldr r7, [r5, #0]
  8853. 800384e: 602b str r3, [r5, #0]
  8854. 8003850: d033 beq.n 80038ba <__sflush_r+0x9a>
  8855. 8003852: 6d60 ldr r0, [r4, #84] ; 0x54
  8856. 8003854: 89a3 ldrh r3, [r4, #12]
  8857. 8003856: 075a lsls r2, r3, #29
  8858. 8003858: d505 bpl.n 8003866 <__sflush_r+0x46>
  8859. 800385a: 6863 ldr r3, [r4, #4]
  8860. 800385c: 1ac0 subs r0, r0, r3
  8861. 800385e: 6b63 ldr r3, [r4, #52] ; 0x34
  8862. 8003860: b10b cbz r3, 8003866 <__sflush_r+0x46>
  8863. 8003862: 6c23 ldr r3, [r4, #64] ; 0x40
  8864. 8003864: 1ac0 subs r0, r0, r3
  8865. 8003866: 2300 movs r3, #0
  8866. 8003868: 4602 mov r2, r0
  8867. 800386a: 6ae6 ldr r6, [r4, #44] ; 0x2c
  8868. 800386c: 6a21 ldr r1, [r4, #32]
  8869. 800386e: 4628 mov r0, r5
  8870. 8003870: 47b0 blx r6
  8871. 8003872: 1c43 adds r3, r0, #1
  8872. 8003874: 89a3 ldrh r3, [r4, #12]
  8873. 8003876: d106 bne.n 8003886 <__sflush_r+0x66>
  8874. 8003878: 6829 ldr r1, [r5, #0]
  8875. 800387a: 291d cmp r1, #29
  8876. 800387c: d84b bhi.n 8003916 <__sflush_r+0xf6>
  8877. 800387e: 4a2b ldr r2, [pc, #172] ; (800392c <__sflush_r+0x10c>)
  8878. 8003880: 40ca lsrs r2, r1
  8879. 8003882: 07d6 lsls r6, r2, #31
  8880. 8003884: d547 bpl.n 8003916 <__sflush_r+0xf6>
  8881. 8003886: 2200 movs r2, #0
  8882. 8003888: 6062 str r2, [r4, #4]
  8883. 800388a: 6922 ldr r2, [r4, #16]
  8884. 800388c: 04d9 lsls r1, r3, #19
  8885. 800388e: 6022 str r2, [r4, #0]
  8886. 8003890: d504 bpl.n 800389c <__sflush_r+0x7c>
  8887. 8003892: 1c42 adds r2, r0, #1
  8888. 8003894: d101 bne.n 800389a <__sflush_r+0x7a>
  8889. 8003896: 682b ldr r3, [r5, #0]
  8890. 8003898: b903 cbnz r3, 800389c <__sflush_r+0x7c>
  8891. 800389a: 6560 str r0, [r4, #84] ; 0x54
  8892. 800389c: 6b61 ldr r1, [r4, #52] ; 0x34
  8893. 800389e: 602f str r7, [r5, #0]
  8894. 80038a0: 2900 cmp r1, #0
  8895. 80038a2: d0ca beq.n 800383a <__sflush_r+0x1a>
  8896. 80038a4: f104 0344 add.w r3, r4, #68 ; 0x44
  8897. 80038a8: 4299 cmp r1, r3
  8898. 80038aa: d002 beq.n 80038b2 <__sflush_r+0x92>
  8899. 80038ac: 4628 mov r0, r5
  8900. 80038ae: f000 f99f bl 8003bf0 <_free_r>
  8901. 80038b2: 2000 movs r0, #0
  8902. 80038b4: 6360 str r0, [r4, #52] ; 0x34
  8903. 80038b6: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8904. 80038ba: 6a21 ldr r1, [r4, #32]
  8905. 80038bc: 2301 movs r3, #1
  8906. 80038be: 4628 mov r0, r5
  8907. 80038c0: 47b0 blx r6
  8908. 80038c2: 1c41 adds r1, r0, #1
  8909. 80038c4: d1c6 bne.n 8003854 <__sflush_r+0x34>
  8910. 80038c6: 682b ldr r3, [r5, #0]
  8911. 80038c8: 2b00 cmp r3, #0
  8912. 80038ca: d0c3 beq.n 8003854 <__sflush_r+0x34>
  8913. 80038cc: 2b1d cmp r3, #29
  8914. 80038ce: d001 beq.n 80038d4 <__sflush_r+0xb4>
  8915. 80038d0: 2b16 cmp r3, #22
  8916. 80038d2: d101 bne.n 80038d8 <__sflush_r+0xb8>
  8917. 80038d4: 602f str r7, [r5, #0]
  8918. 80038d6: e7b0 b.n 800383a <__sflush_r+0x1a>
  8919. 80038d8: 89a3 ldrh r3, [r4, #12]
  8920. 80038da: f043 0340 orr.w r3, r3, #64 ; 0x40
  8921. 80038de: 81a3 strh r3, [r4, #12]
  8922. 80038e0: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8923. 80038e4: 690f ldr r7, [r1, #16]
  8924. 80038e6: 2f00 cmp r7, #0
  8925. 80038e8: d0a7 beq.n 800383a <__sflush_r+0x1a>
  8926. 80038ea: 0793 lsls r3, r2, #30
  8927. 80038ec: bf18 it ne
  8928. 80038ee: 2300 movne r3, #0
  8929. 80038f0: 680e ldr r6, [r1, #0]
  8930. 80038f2: bf08 it eq
  8931. 80038f4: 694b ldreq r3, [r1, #20]
  8932. 80038f6: eba6 0807 sub.w r8, r6, r7
  8933. 80038fa: 600f str r7, [r1, #0]
  8934. 80038fc: 608b str r3, [r1, #8]
  8935. 80038fe: f1b8 0f00 cmp.w r8, #0
  8936. 8003902: dd9a ble.n 800383a <__sflush_r+0x1a>
  8937. 8003904: 4643 mov r3, r8
  8938. 8003906: 463a mov r2, r7
  8939. 8003908: 6a21 ldr r1, [r4, #32]
  8940. 800390a: 4628 mov r0, r5
  8941. 800390c: 6aa6 ldr r6, [r4, #40] ; 0x28
  8942. 800390e: 47b0 blx r6
  8943. 8003910: 2800 cmp r0, #0
  8944. 8003912: dc07 bgt.n 8003924 <__sflush_r+0x104>
  8945. 8003914: 89a3 ldrh r3, [r4, #12]
  8946. 8003916: f043 0340 orr.w r3, r3, #64 ; 0x40
  8947. 800391a: 81a3 strh r3, [r4, #12]
  8948. 800391c: f04f 30ff mov.w r0, #4294967295
  8949. 8003920: e8bd 81f0 ldmia.w sp!, {r4, r5, r6, r7, r8, pc}
  8950. 8003924: 4407 add r7, r0
  8951. 8003926: eba8 0800 sub.w r8, r8, r0
  8952. 800392a: e7e8 b.n 80038fe <__sflush_r+0xde>
  8953. 800392c: 20400001 .word 0x20400001
  8954. 08003930 <_fflush_r>:
  8955. 8003930: b538 push {r3, r4, r5, lr}
  8956. 8003932: 690b ldr r3, [r1, #16]
  8957. 8003934: 4605 mov r5, r0
  8958. 8003936: 460c mov r4, r1
  8959. 8003938: b1db cbz r3, 8003972 <_fflush_r+0x42>
  8960. 800393a: b118 cbz r0, 8003944 <_fflush_r+0x14>
  8961. 800393c: 6983 ldr r3, [r0, #24]
  8962. 800393e: b90b cbnz r3, 8003944 <_fflush_r+0x14>
  8963. 8003940: f000 f860 bl 8003a04 <__sinit>
  8964. 8003944: 4b0c ldr r3, [pc, #48] ; (8003978 <_fflush_r+0x48>)
  8965. 8003946: 429c cmp r4, r3
  8966. 8003948: d109 bne.n 800395e <_fflush_r+0x2e>
  8967. 800394a: 686c ldr r4, [r5, #4]
  8968. 800394c: f9b4 300c ldrsh.w r3, [r4, #12]
  8969. 8003950: b17b cbz r3, 8003972 <_fflush_r+0x42>
  8970. 8003952: 4621 mov r1, r4
  8971. 8003954: 4628 mov r0, r5
  8972. 8003956: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  8973. 800395a: f7ff bf61 b.w 8003820 <__sflush_r>
  8974. 800395e: 4b07 ldr r3, [pc, #28] ; (800397c <_fflush_r+0x4c>)
  8975. 8003960: 429c cmp r4, r3
  8976. 8003962: d101 bne.n 8003968 <_fflush_r+0x38>
  8977. 8003964: 68ac ldr r4, [r5, #8]
  8978. 8003966: e7f1 b.n 800394c <_fflush_r+0x1c>
  8979. 8003968: 4b05 ldr r3, [pc, #20] ; (8003980 <_fflush_r+0x50>)
  8980. 800396a: 429c cmp r4, r3
  8981. 800396c: bf08 it eq
  8982. 800396e: 68ec ldreq r4, [r5, #12]
  8983. 8003970: e7ec b.n 800394c <_fflush_r+0x1c>
  8984. 8003972: 2000 movs r0, #0
  8985. 8003974: bd38 pop {r3, r4, r5, pc}
  8986. 8003976: bf00 nop
  8987. 8003978: 08004c8c .word 0x08004c8c
  8988. 800397c: 08004cac .word 0x08004cac
  8989. 8003980: 08004c6c .word 0x08004c6c
  8990. 08003984 <_cleanup_r>:
  8991. 8003984: 4901 ldr r1, [pc, #4] ; (800398c <_cleanup_r+0x8>)
  8992. 8003986: f000 b8a9 b.w 8003adc <_fwalk_reent>
  8993. 800398a: bf00 nop
  8994. 800398c: 08003931 .word 0x08003931
  8995. 08003990 <std.isra.0>:
  8996. 8003990: 2300 movs r3, #0
  8997. 8003992: b510 push {r4, lr}
  8998. 8003994: 4604 mov r4, r0
  8999. 8003996: 6003 str r3, [r0, #0]
  9000. 8003998: 6043 str r3, [r0, #4]
  9001. 800399a: 6083 str r3, [r0, #8]
  9002. 800399c: 8181 strh r1, [r0, #12]
  9003. 800399e: 6643 str r3, [r0, #100] ; 0x64
  9004. 80039a0: 81c2 strh r2, [r0, #14]
  9005. 80039a2: 6103 str r3, [r0, #16]
  9006. 80039a4: 6143 str r3, [r0, #20]
  9007. 80039a6: 6183 str r3, [r0, #24]
  9008. 80039a8: 4619 mov r1, r3
  9009. 80039aa: 2208 movs r2, #8
  9010. 80039ac: 305c adds r0, #92 ; 0x5c
  9011. 80039ae: f7ff fd3d bl 800342c <memset>
  9012. 80039b2: 4b05 ldr r3, [pc, #20] ; (80039c8 <std.isra.0+0x38>)
  9013. 80039b4: 6224 str r4, [r4, #32]
  9014. 80039b6: 6263 str r3, [r4, #36] ; 0x24
  9015. 80039b8: 4b04 ldr r3, [pc, #16] ; (80039cc <std.isra.0+0x3c>)
  9016. 80039ba: 62a3 str r3, [r4, #40] ; 0x28
  9017. 80039bc: 4b04 ldr r3, [pc, #16] ; (80039d0 <std.isra.0+0x40>)
  9018. 80039be: 62e3 str r3, [r4, #44] ; 0x2c
  9019. 80039c0: 4b04 ldr r3, [pc, #16] ; (80039d4 <std.isra.0+0x44>)
  9020. 80039c2: 6323 str r3, [r4, #48] ; 0x30
  9021. 80039c4: bd10 pop {r4, pc}
  9022. 80039c6: bf00 nop
  9023. 80039c8: 08004311 .word 0x08004311
  9024. 80039cc: 08004333 .word 0x08004333
  9025. 80039d0: 0800436b .word 0x0800436b
  9026. 80039d4: 0800438f .word 0x0800438f
  9027. 080039d8 <__sfmoreglue>:
  9028. 80039d8: b570 push {r4, r5, r6, lr}
  9029. 80039da: 2568 movs r5, #104 ; 0x68
  9030. 80039dc: 1e4a subs r2, r1, #1
  9031. 80039de: 4355 muls r5, r2
  9032. 80039e0: 460e mov r6, r1
  9033. 80039e2: f105 0174 add.w r1, r5, #116 ; 0x74
  9034. 80039e6: f000 f94f bl 8003c88 <_malloc_r>
  9035. 80039ea: 4604 mov r4, r0
  9036. 80039ec: b140 cbz r0, 8003a00 <__sfmoreglue+0x28>
  9037. 80039ee: 2100 movs r1, #0
  9038. 80039f0: e880 0042 stmia.w r0, {r1, r6}
  9039. 80039f4: 300c adds r0, #12
  9040. 80039f6: 60a0 str r0, [r4, #8]
  9041. 80039f8: f105 0268 add.w r2, r5, #104 ; 0x68
  9042. 80039fc: f7ff fd16 bl 800342c <memset>
  9043. 8003a00: 4620 mov r0, r4
  9044. 8003a02: bd70 pop {r4, r5, r6, pc}
  9045. 08003a04 <__sinit>:
  9046. 8003a04: 6983 ldr r3, [r0, #24]
  9047. 8003a06: b510 push {r4, lr}
  9048. 8003a08: 4604 mov r4, r0
  9049. 8003a0a: bb33 cbnz r3, 8003a5a <__sinit+0x56>
  9050. 8003a0c: 6483 str r3, [r0, #72] ; 0x48
  9051. 8003a0e: 64c3 str r3, [r0, #76] ; 0x4c
  9052. 8003a10: 6503 str r3, [r0, #80] ; 0x50
  9053. 8003a12: 4b12 ldr r3, [pc, #72] ; (8003a5c <__sinit+0x58>)
  9054. 8003a14: 4a12 ldr r2, [pc, #72] ; (8003a60 <__sinit+0x5c>)
  9055. 8003a16: 681b ldr r3, [r3, #0]
  9056. 8003a18: 6282 str r2, [r0, #40] ; 0x28
  9057. 8003a1a: 4298 cmp r0, r3
  9058. 8003a1c: bf04 itt eq
  9059. 8003a1e: 2301 moveq r3, #1
  9060. 8003a20: 6183 streq r3, [r0, #24]
  9061. 8003a22: f000 f81f bl 8003a64 <__sfp>
  9062. 8003a26: 6060 str r0, [r4, #4]
  9063. 8003a28: 4620 mov r0, r4
  9064. 8003a2a: f000 f81b bl 8003a64 <__sfp>
  9065. 8003a2e: 60a0 str r0, [r4, #8]
  9066. 8003a30: 4620 mov r0, r4
  9067. 8003a32: f000 f817 bl 8003a64 <__sfp>
  9068. 8003a36: 2200 movs r2, #0
  9069. 8003a38: 60e0 str r0, [r4, #12]
  9070. 8003a3a: 2104 movs r1, #4
  9071. 8003a3c: 6860 ldr r0, [r4, #4]
  9072. 8003a3e: f7ff ffa7 bl 8003990 <std.isra.0>
  9073. 8003a42: 2201 movs r2, #1
  9074. 8003a44: 2109 movs r1, #9
  9075. 8003a46: 68a0 ldr r0, [r4, #8]
  9076. 8003a48: f7ff ffa2 bl 8003990 <std.isra.0>
  9077. 8003a4c: 2202 movs r2, #2
  9078. 8003a4e: 2112 movs r1, #18
  9079. 8003a50: 68e0 ldr r0, [r4, #12]
  9080. 8003a52: f7ff ff9d bl 8003990 <std.isra.0>
  9081. 8003a56: 2301 movs r3, #1
  9082. 8003a58: 61a3 str r3, [r4, #24]
  9083. 8003a5a: bd10 pop {r4, pc}
  9084. 8003a5c: 08004c68 .word 0x08004c68
  9085. 8003a60: 08003985 .word 0x08003985
  9086. 08003a64 <__sfp>:
  9087. 8003a64: b5f8 push {r3, r4, r5, r6, r7, lr}
  9088. 8003a66: 4b1c ldr r3, [pc, #112] ; (8003ad8 <__sfp+0x74>)
  9089. 8003a68: 4607 mov r7, r0
  9090. 8003a6a: 681e ldr r6, [r3, #0]
  9091. 8003a6c: 69b3 ldr r3, [r6, #24]
  9092. 8003a6e: b913 cbnz r3, 8003a76 <__sfp+0x12>
  9093. 8003a70: 4630 mov r0, r6
  9094. 8003a72: f7ff ffc7 bl 8003a04 <__sinit>
  9095. 8003a76: 3648 adds r6, #72 ; 0x48
  9096. 8003a78: 68b4 ldr r4, [r6, #8]
  9097. 8003a7a: 6873 ldr r3, [r6, #4]
  9098. 8003a7c: 3b01 subs r3, #1
  9099. 8003a7e: d503 bpl.n 8003a88 <__sfp+0x24>
  9100. 8003a80: 6833 ldr r3, [r6, #0]
  9101. 8003a82: b133 cbz r3, 8003a92 <__sfp+0x2e>
  9102. 8003a84: 6836 ldr r6, [r6, #0]
  9103. 8003a86: e7f7 b.n 8003a78 <__sfp+0x14>
  9104. 8003a88: f9b4 500c ldrsh.w r5, [r4, #12]
  9105. 8003a8c: b16d cbz r5, 8003aaa <__sfp+0x46>
  9106. 8003a8e: 3468 adds r4, #104 ; 0x68
  9107. 8003a90: e7f4 b.n 8003a7c <__sfp+0x18>
  9108. 8003a92: 2104 movs r1, #4
  9109. 8003a94: 4638 mov r0, r7
  9110. 8003a96: f7ff ff9f bl 80039d8 <__sfmoreglue>
  9111. 8003a9a: 6030 str r0, [r6, #0]
  9112. 8003a9c: 2800 cmp r0, #0
  9113. 8003a9e: d1f1 bne.n 8003a84 <__sfp+0x20>
  9114. 8003aa0: 230c movs r3, #12
  9115. 8003aa2: 4604 mov r4, r0
  9116. 8003aa4: 603b str r3, [r7, #0]
  9117. 8003aa6: 4620 mov r0, r4
  9118. 8003aa8: bdf8 pop {r3, r4, r5, r6, r7, pc}
  9119. 8003aaa: f64f 73ff movw r3, #65535 ; 0xffff
  9120. 8003aae: 81e3 strh r3, [r4, #14]
  9121. 8003ab0: 2301 movs r3, #1
  9122. 8003ab2: 6665 str r5, [r4, #100] ; 0x64
  9123. 8003ab4: 81a3 strh r3, [r4, #12]
  9124. 8003ab6: 6025 str r5, [r4, #0]
  9125. 8003ab8: 60a5 str r5, [r4, #8]
  9126. 8003aba: 6065 str r5, [r4, #4]
  9127. 8003abc: 6125 str r5, [r4, #16]
  9128. 8003abe: 6165 str r5, [r4, #20]
  9129. 8003ac0: 61a5 str r5, [r4, #24]
  9130. 8003ac2: 2208 movs r2, #8
  9131. 8003ac4: 4629 mov r1, r5
  9132. 8003ac6: f104 005c add.w r0, r4, #92 ; 0x5c
  9133. 8003aca: f7ff fcaf bl 800342c <memset>
  9134. 8003ace: 6365 str r5, [r4, #52] ; 0x34
  9135. 8003ad0: 63a5 str r5, [r4, #56] ; 0x38
  9136. 8003ad2: 64a5 str r5, [r4, #72] ; 0x48
  9137. 8003ad4: 64e5 str r5, [r4, #76] ; 0x4c
  9138. 8003ad6: e7e6 b.n 8003aa6 <__sfp+0x42>
  9139. 8003ad8: 08004c68 .word 0x08004c68
  9140. 08003adc <_fwalk_reent>:
  9141. 8003adc: e92d 43f8 stmdb sp!, {r3, r4, r5, r6, r7, r8, r9, lr}
  9142. 8003ae0: 4680 mov r8, r0
  9143. 8003ae2: 4689 mov r9, r1
  9144. 8003ae4: 2600 movs r6, #0
  9145. 8003ae6: f100 0448 add.w r4, r0, #72 ; 0x48
  9146. 8003aea: b914 cbnz r4, 8003af2 <_fwalk_reent+0x16>
  9147. 8003aec: 4630 mov r0, r6
  9148. 8003aee: e8bd 83f8 ldmia.w sp!, {r3, r4, r5, r6, r7, r8, r9, pc}
  9149. 8003af2: 68a5 ldr r5, [r4, #8]
  9150. 8003af4: 6867 ldr r7, [r4, #4]
  9151. 8003af6: 3f01 subs r7, #1
  9152. 8003af8: d501 bpl.n 8003afe <_fwalk_reent+0x22>
  9153. 8003afa: 6824 ldr r4, [r4, #0]
  9154. 8003afc: e7f5 b.n 8003aea <_fwalk_reent+0xe>
  9155. 8003afe: 89ab ldrh r3, [r5, #12]
  9156. 8003b00: 2b01 cmp r3, #1
  9157. 8003b02: d907 bls.n 8003b14 <_fwalk_reent+0x38>
  9158. 8003b04: f9b5 300e ldrsh.w r3, [r5, #14]
  9159. 8003b08: 3301 adds r3, #1
  9160. 8003b0a: d003 beq.n 8003b14 <_fwalk_reent+0x38>
  9161. 8003b0c: 4629 mov r1, r5
  9162. 8003b0e: 4640 mov r0, r8
  9163. 8003b10: 47c8 blx r9
  9164. 8003b12: 4306 orrs r6, r0
  9165. 8003b14: 3568 adds r5, #104 ; 0x68
  9166. 8003b16: e7ee b.n 8003af6 <_fwalk_reent+0x1a>
  9167. 08003b18 <__swhatbuf_r>:
  9168. 8003b18: b570 push {r4, r5, r6, lr}
  9169. 8003b1a: 460e mov r6, r1
  9170. 8003b1c: f9b1 100e ldrsh.w r1, [r1, #14]
  9171. 8003b20: b090 sub sp, #64 ; 0x40
  9172. 8003b22: 2900 cmp r1, #0
  9173. 8003b24: 4614 mov r4, r2
  9174. 8003b26: 461d mov r5, r3
  9175. 8003b28: da07 bge.n 8003b3a <__swhatbuf_r+0x22>
  9176. 8003b2a: 2300 movs r3, #0
  9177. 8003b2c: 602b str r3, [r5, #0]
  9178. 8003b2e: 89b3 ldrh r3, [r6, #12]
  9179. 8003b30: 061a lsls r2, r3, #24
  9180. 8003b32: d410 bmi.n 8003b56 <__swhatbuf_r+0x3e>
  9181. 8003b34: f44f 6380 mov.w r3, #1024 ; 0x400
  9182. 8003b38: e00e b.n 8003b58 <__swhatbuf_r+0x40>
  9183. 8003b3a: aa01 add r2, sp, #4
  9184. 8003b3c: f000 fc4e bl 80043dc <_fstat_r>
  9185. 8003b40: 2800 cmp r0, #0
  9186. 8003b42: dbf2 blt.n 8003b2a <__swhatbuf_r+0x12>
  9187. 8003b44: 9a02 ldr r2, [sp, #8]
  9188. 8003b46: f402 4270 and.w r2, r2, #61440 ; 0xf000
  9189. 8003b4a: f5a2 5300 sub.w r3, r2, #8192 ; 0x2000
  9190. 8003b4e: 425a negs r2, r3
  9191. 8003b50: 415a adcs r2, r3
  9192. 8003b52: 602a str r2, [r5, #0]
  9193. 8003b54: e7ee b.n 8003b34 <__swhatbuf_r+0x1c>
  9194. 8003b56: 2340 movs r3, #64 ; 0x40
  9195. 8003b58: 2000 movs r0, #0
  9196. 8003b5a: 6023 str r3, [r4, #0]
  9197. 8003b5c: b010 add sp, #64 ; 0x40
  9198. 8003b5e: bd70 pop {r4, r5, r6, pc}
  9199. 08003b60 <__smakebuf_r>:
  9200. 8003b60: 898b ldrh r3, [r1, #12]
  9201. 8003b62: b573 push {r0, r1, r4, r5, r6, lr}
  9202. 8003b64: 079d lsls r5, r3, #30
  9203. 8003b66: 4606 mov r6, r0
  9204. 8003b68: 460c mov r4, r1
  9205. 8003b6a: d507 bpl.n 8003b7c <__smakebuf_r+0x1c>
  9206. 8003b6c: f104 0347 add.w r3, r4, #71 ; 0x47
  9207. 8003b70: 6023 str r3, [r4, #0]
  9208. 8003b72: 6123 str r3, [r4, #16]
  9209. 8003b74: 2301 movs r3, #1
  9210. 8003b76: 6163 str r3, [r4, #20]
  9211. 8003b78: b002 add sp, #8
  9212. 8003b7a: bd70 pop {r4, r5, r6, pc}
  9213. 8003b7c: ab01 add r3, sp, #4
  9214. 8003b7e: 466a mov r2, sp
  9215. 8003b80: f7ff ffca bl 8003b18 <__swhatbuf_r>
  9216. 8003b84: 9900 ldr r1, [sp, #0]
  9217. 8003b86: 4605 mov r5, r0
  9218. 8003b88: 4630 mov r0, r6
  9219. 8003b8a: f000 f87d bl 8003c88 <_malloc_r>
  9220. 8003b8e: b948 cbnz r0, 8003ba4 <__smakebuf_r+0x44>
  9221. 8003b90: f9b4 300c ldrsh.w r3, [r4, #12]
  9222. 8003b94: 059a lsls r2, r3, #22
  9223. 8003b96: d4ef bmi.n 8003b78 <__smakebuf_r+0x18>
  9224. 8003b98: f023 0303 bic.w r3, r3, #3
  9225. 8003b9c: f043 0302 orr.w r3, r3, #2
  9226. 8003ba0: 81a3 strh r3, [r4, #12]
  9227. 8003ba2: e7e3 b.n 8003b6c <__smakebuf_r+0xc>
  9228. 8003ba4: 4b0d ldr r3, [pc, #52] ; (8003bdc <__smakebuf_r+0x7c>)
  9229. 8003ba6: 62b3 str r3, [r6, #40] ; 0x28
  9230. 8003ba8: 89a3 ldrh r3, [r4, #12]
  9231. 8003baa: 6020 str r0, [r4, #0]
  9232. 8003bac: f043 0380 orr.w r3, r3, #128 ; 0x80
  9233. 8003bb0: 81a3 strh r3, [r4, #12]
  9234. 8003bb2: 9b00 ldr r3, [sp, #0]
  9235. 8003bb4: 6120 str r0, [r4, #16]
  9236. 8003bb6: 6163 str r3, [r4, #20]
  9237. 8003bb8: 9b01 ldr r3, [sp, #4]
  9238. 8003bba: b15b cbz r3, 8003bd4 <__smakebuf_r+0x74>
  9239. 8003bbc: f9b4 100e ldrsh.w r1, [r4, #14]
  9240. 8003bc0: 4630 mov r0, r6
  9241. 8003bc2: f000 fc1d bl 8004400 <_isatty_r>
  9242. 8003bc6: b128 cbz r0, 8003bd4 <__smakebuf_r+0x74>
  9243. 8003bc8: 89a3 ldrh r3, [r4, #12]
  9244. 8003bca: f023 0303 bic.w r3, r3, #3
  9245. 8003bce: f043 0301 orr.w r3, r3, #1
  9246. 8003bd2: 81a3 strh r3, [r4, #12]
  9247. 8003bd4: 89a3 ldrh r3, [r4, #12]
  9248. 8003bd6: 431d orrs r5, r3
  9249. 8003bd8: 81a5 strh r5, [r4, #12]
  9250. 8003bda: e7cd b.n 8003b78 <__smakebuf_r+0x18>
  9251. 8003bdc: 08003985 .word 0x08003985
  9252. 08003be0 <malloc>:
  9253. 8003be0: 4b02 ldr r3, [pc, #8] ; (8003bec <malloc+0xc>)
  9254. 8003be2: 4601 mov r1, r0
  9255. 8003be4: 6818 ldr r0, [r3, #0]
  9256. 8003be6: f000 b84f b.w 8003c88 <_malloc_r>
  9257. 8003bea: bf00 nop
  9258. 8003bec: 20000218 .word 0x20000218
  9259. 08003bf0 <_free_r>:
  9260. 8003bf0: b538 push {r3, r4, r5, lr}
  9261. 8003bf2: 4605 mov r5, r0
  9262. 8003bf4: 2900 cmp r1, #0
  9263. 8003bf6: d043 beq.n 8003c80 <_free_r+0x90>
  9264. 8003bf8: f851 3c04 ldr.w r3, [r1, #-4]
  9265. 8003bfc: 1f0c subs r4, r1, #4
  9266. 8003bfe: 2b00 cmp r3, #0
  9267. 8003c00: bfb8 it lt
  9268. 8003c02: 18e4 addlt r4, r4, r3
  9269. 8003c04: f000 fc2c bl 8004460 <__malloc_lock>
  9270. 8003c08: 4a1e ldr r2, [pc, #120] ; (8003c84 <_free_r+0x94>)
  9271. 8003c0a: 6813 ldr r3, [r2, #0]
  9272. 8003c0c: 4610 mov r0, r2
  9273. 8003c0e: b933 cbnz r3, 8003c1e <_free_r+0x2e>
  9274. 8003c10: 6063 str r3, [r4, #4]
  9275. 8003c12: 6014 str r4, [r2, #0]
  9276. 8003c14: 4628 mov r0, r5
  9277. 8003c16: e8bd 4038 ldmia.w sp!, {r3, r4, r5, lr}
  9278. 8003c1a: f000 bc22 b.w 8004462 <__malloc_unlock>
  9279. 8003c1e: 42a3 cmp r3, r4
  9280. 8003c20: d90b bls.n 8003c3a <_free_r+0x4a>
  9281. 8003c22: 6821 ldr r1, [r4, #0]
  9282. 8003c24: 1862 adds r2, r4, r1
  9283. 8003c26: 4293 cmp r3, r2
  9284. 8003c28: bf01 itttt eq
  9285. 8003c2a: 681a ldreq r2, [r3, #0]
  9286. 8003c2c: 685b ldreq r3, [r3, #4]
  9287. 8003c2e: 1852 addeq r2, r2, r1
  9288. 8003c30: 6022 streq r2, [r4, #0]
  9289. 8003c32: 6063 str r3, [r4, #4]
  9290. 8003c34: 6004 str r4, [r0, #0]
  9291. 8003c36: e7ed b.n 8003c14 <_free_r+0x24>
  9292. 8003c38: 4613 mov r3, r2
  9293. 8003c3a: 685a ldr r2, [r3, #4]
  9294. 8003c3c: b10a cbz r2, 8003c42 <_free_r+0x52>
  9295. 8003c3e: 42a2 cmp r2, r4
  9296. 8003c40: d9fa bls.n 8003c38 <_free_r+0x48>
  9297. 8003c42: 6819 ldr r1, [r3, #0]
  9298. 8003c44: 1858 adds r0, r3, r1
  9299. 8003c46: 42a0 cmp r0, r4
  9300. 8003c48: d10b bne.n 8003c62 <_free_r+0x72>
  9301. 8003c4a: 6820 ldr r0, [r4, #0]
  9302. 8003c4c: 4401 add r1, r0
  9303. 8003c4e: 1858 adds r0, r3, r1
  9304. 8003c50: 4282 cmp r2, r0
  9305. 8003c52: 6019 str r1, [r3, #0]
  9306. 8003c54: d1de bne.n 8003c14 <_free_r+0x24>
  9307. 8003c56: 6810 ldr r0, [r2, #0]
  9308. 8003c58: 6852 ldr r2, [r2, #4]
  9309. 8003c5a: 4401 add r1, r0
  9310. 8003c5c: 6019 str r1, [r3, #0]
  9311. 8003c5e: 605a str r2, [r3, #4]
  9312. 8003c60: e7d8 b.n 8003c14 <_free_r+0x24>
  9313. 8003c62: d902 bls.n 8003c6a <_free_r+0x7a>
  9314. 8003c64: 230c movs r3, #12
  9315. 8003c66: 602b str r3, [r5, #0]
  9316. 8003c68: e7d4 b.n 8003c14 <_free_r+0x24>
  9317. 8003c6a: 6820 ldr r0, [r4, #0]
  9318. 8003c6c: 1821 adds r1, r4, r0
  9319. 8003c6e: 428a cmp r2, r1
  9320. 8003c70: bf01 itttt eq
  9321. 8003c72: 6811 ldreq r1, [r2, #0]
  9322. 8003c74: 6852 ldreq r2, [r2, #4]
  9323. 8003c76: 1809 addeq r1, r1, r0
  9324. 8003c78: 6021 streq r1, [r4, #0]
  9325. 8003c7a: 6062 str r2, [r4, #4]
  9326. 8003c7c: 605c str r4, [r3, #4]
  9327. 8003c7e: e7c9 b.n 8003c14 <_free_r+0x24>
  9328. 8003c80: bd38 pop {r3, r4, r5, pc}
  9329. 8003c82: bf00 nop
  9330. 8003c84: 200002fc .word 0x200002fc
  9331. 08003c88 <_malloc_r>:
  9332. 8003c88: b570 push {r4, r5, r6, lr}
  9333. 8003c8a: 1ccd adds r5, r1, #3
  9334. 8003c8c: f025 0503 bic.w r5, r5, #3
  9335. 8003c90: 3508 adds r5, #8
  9336. 8003c92: 2d0c cmp r5, #12
  9337. 8003c94: bf38 it cc
  9338. 8003c96: 250c movcc r5, #12
  9339. 8003c98: 2d00 cmp r5, #0
  9340. 8003c9a: 4606 mov r6, r0
  9341. 8003c9c: db01 blt.n 8003ca2 <_malloc_r+0x1a>
  9342. 8003c9e: 42a9 cmp r1, r5
  9343. 8003ca0: d903 bls.n 8003caa <_malloc_r+0x22>
  9344. 8003ca2: 230c movs r3, #12
  9345. 8003ca4: 6033 str r3, [r6, #0]
  9346. 8003ca6: 2000 movs r0, #0
  9347. 8003ca8: bd70 pop {r4, r5, r6, pc}
  9348. 8003caa: f000 fbd9 bl 8004460 <__malloc_lock>
  9349. 8003cae: 4a23 ldr r2, [pc, #140] ; (8003d3c <_malloc_r+0xb4>)
  9350. 8003cb0: 6814 ldr r4, [r2, #0]
  9351. 8003cb2: 4621 mov r1, r4
  9352. 8003cb4: b991 cbnz r1, 8003cdc <_malloc_r+0x54>
  9353. 8003cb6: 4c22 ldr r4, [pc, #136] ; (8003d40 <_malloc_r+0xb8>)
  9354. 8003cb8: 6823 ldr r3, [r4, #0]
  9355. 8003cba: b91b cbnz r3, 8003cc4 <_malloc_r+0x3c>
  9356. 8003cbc: 4630 mov r0, r6
  9357. 8003cbe: f000 fb17 bl 80042f0 <_sbrk_r>
  9358. 8003cc2: 6020 str r0, [r4, #0]
  9359. 8003cc4: 4629 mov r1, r5
  9360. 8003cc6: 4630 mov r0, r6
  9361. 8003cc8: f000 fb12 bl 80042f0 <_sbrk_r>
  9362. 8003ccc: 1c43 adds r3, r0, #1
  9363. 8003cce: d126 bne.n 8003d1e <_malloc_r+0x96>
  9364. 8003cd0: 230c movs r3, #12
  9365. 8003cd2: 4630 mov r0, r6
  9366. 8003cd4: 6033 str r3, [r6, #0]
  9367. 8003cd6: f000 fbc4 bl 8004462 <__malloc_unlock>
  9368. 8003cda: e7e4 b.n 8003ca6 <_malloc_r+0x1e>
  9369. 8003cdc: 680b ldr r3, [r1, #0]
  9370. 8003cde: 1b5b subs r3, r3, r5
  9371. 8003ce0: d41a bmi.n 8003d18 <_malloc_r+0x90>
  9372. 8003ce2: 2b0b cmp r3, #11
  9373. 8003ce4: d90f bls.n 8003d06 <_malloc_r+0x7e>
  9374. 8003ce6: 600b str r3, [r1, #0]
  9375. 8003ce8: 18cc adds r4, r1, r3
  9376. 8003cea: 50cd str r5, [r1, r3]
  9377. 8003cec: 4630 mov r0, r6
  9378. 8003cee: f000 fbb8 bl 8004462 <__malloc_unlock>
  9379. 8003cf2: f104 000b add.w r0, r4, #11
  9380. 8003cf6: 1d23 adds r3, r4, #4
  9381. 8003cf8: f020 0007 bic.w r0, r0, #7
  9382. 8003cfc: 1ac3 subs r3, r0, r3
  9383. 8003cfe: d01b beq.n 8003d38 <_malloc_r+0xb0>
  9384. 8003d00: 425a negs r2, r3
  9385. 8003d02: 50e2 str r2, [r4, r3]
  9386. 8003d04: bd70 pop {r4, r5, r6, pc}
  9387. 8003d06: 428c cmp r4, r1
  9388. 8003d08: bf0b itete eq
  9389. 8003d0a: 6863 ldreq r3, [r4, #4]
  9390. 8003d0c: 684b ldrne r3, [r1, #4]
  9391. 8003d0e: 6013 streq r3, [r2, #0]
  9392. 8003d10: 6063 strne r3, [r4, #4]
  9393. 8003d12: bf18 it ne
  9394. 8003d14: 460c movne r4, r1
  9395. 8003d16: e7e9 b.n 8003cec <_malloc_r+0x64>
  9396. 8003d18: 460c mov r4, r1
  9397. 8003d1a: 6849 ldr r1, [r1, #4]
  9398. 8003d1c: e7ca b.n 8003cb4 <_malloc_r+0x2c>
  9399. 8003d1e: 1cc4 adds r4, r0, #3
  9400. 8003d20: f024 0403 bic.w r4, r4, #3
  9401. 8003d24: 42a0 cmp r0, r4
  9402. 8003d26: d005 beq.n 8003d34 <_malloc_r+0xac>
  9403. 8003d28: 1a21 subs r1, r4, r0
  9404. 8003d2a: 4630 mov r0, r6
  9405. 8003d2c: f000 fae0 bl 80042f0 <_sbrk_r>
  9406. 8003d30: 3001 adds r0, #1
  9407. 8003d32: d0cd beq.n 8003cd0 <_malloc_r+0x48>
  9408. 8003d34: 6025 str r5, [r4, #0]
  9409. 8003d36: e7d9 b.n 8003cec <_malloc_r+0x64>
  9410. 8003d38: bd70 pop {r4, r5, r6, pc}
  9411. 8003d3a: bf00 nop
  9412. 8003d3c: 200002fc .word 0x200002fc
  9413. 8003d40: 20000300 .word 0x20000300
  9414. 08003d44 <__sfputc_r>:
  9415. 8003d44: 6893 ldr r3, [r2, #8]
  9416. 8003d46: b410 push {r4}
  9417. 8003d48: 3b01 subs r3, #1
  9418. 8003d4a: 2b00 cmp r3, #0
  9419. 8003d4c: 6093 str r3, [r2, #8]
  9420. 8003d4e: da08 bge.n 8003d62 <__sfputc_r+0x1e>
  9421. 8003d50: 6994 ldr r4, [r2, #24]
  9422. 8003d52: 42a3 cmp r3, r4
  9423. 8003d54: db02 blt.n 8003d5c <__sfputc_r+0x18>
  9424. 8003d56: b2cb uxtb r3, r1
  9425. 8003d58: 2b0a cmp r3, #10
  9426. 8003d5a: d102 bne.n 8003d62 <__sfputc_r+0x1e>
  9427. 8003d5c: bc10 pop {r4}
  9428. 8003d5e: f7ff bc9f b.w 80036a0 <__swbuf_r>
  9429. 8003d62: 6813 ldr r3, [r2, #0]
  9430. 8003d64: 1c58 adds r0, r3, #1
  9431. 8003d66: 6010 str r0, [r2, #0]
  9432. 8003d68: 7019 strb r1, [r3, #0]
  9433. 8003d6a: b2c8 uxtb r0, r1
  9434. 8003d6c: bc10 pop {r4}
  9435. 8003d6e: 4770 bx lr
  9436. 08003d70 <__sfputs_r>:
  9437. 8003d70: b5f8 push {r3, r4, r5, r6, r7, lr}
  9438. 8003d72: 4606 mov r6, r0
  9439. 8003d74: 460f mov r7, r1
  9440. 8003d76: 4614 mov r4, r2
  9441. 8003d78: 18d5 adds r5, r2, r3
  9442. 8003d7a: 42ac cmp r4, r5
  9443. 8003d7c: d101 bne.n 8003d82 <__sfputs_r+0x12>
  9444. 8003d7e: 2000 movs r0, #0
  9445. 8003d80: e007 b.n 8003d92 <__sfputs_r+0x22>
  9446. 8003d82: 463a mov r2, r7
  9447. 8003d84: f814 1b01 ldrb.w r1, [r4], #1
  9448. 8003d88: 4630 mov r0, r6
  9449. 8003d8a: f7ff ffdb bl 8003d44 <__sfputc_r>
  9450. 8003d8e: 1c43 adds r3, r0, #1
  9451. 8003d90: d1f3 bne.n 8003d7a <__sfputs_r+0xa>
  9452. 8003d92: bdf8 pop {r3, r4, r5, r6, r7, pc}
  9453. 08003d94 <_vfiprintf_r>:
  9454. 8003d94: e92d 4ff0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, fp, lr}
  9455. 8003d98: b09d sub sp, #116 ; 0x74
  9456. 8003d9a: 460c mov r4, r1
  9457. 8003d9c: 4617 mov r7, r2
  9458. 8003d9e: 9303 str r3, [sp, #12]
  9459. 8003da0: 4606 mov r6, r0
  9460. 8003da2: b118 cbz r0, 8003dac <_vfiprintf_r+0x18>
  9461. 8003da4: 6983 ldr r3, [r0, #24]
  9462. 8003da6: b90b cbnz r3, 8003dac <_vfiprintf_r+0x18>
  9463. 8003da8: f7ff fe2c bl 8003a04 <__sinit>
  9464. 8003dac: 4b7c ldr r3, [pc, #496] ; (8003fa0 <_vfiprintf_r+0x20c>)
  9465. 8003dae: 429c cmp r4, r3
  9466. 8003db0: d157 bne.n 8003e62 <_vfiprintf_r+0xce>
  9467. 8003db2: 6874 ldr r4, [r6, #4]
  9468. 8003db4: 89a3 ldrh r3, [r4, #12]
  9469. 8003db6: 0718 lsls r0, r3, #28
  9470. 8003db8: d55d bpl.n 8003e76 <_vfiprintf_r+0xe2>
  9471. 8003dba: 6923 ldr r3, [r4, #16]
  9472. 8003dbc: 2b00 cmp r3, #0
  9473. 8003dbe: d05a beq.n 8003e76 <_vfiprintf_r+0xe2>
  9474. 8003dc0: 2300 movs r3, #0
  9475. 8003dc2: 9309 str r3, [sp, #36] ; 0x24
  9476. 8003dc4: 2320 movs r3, #32
  9477. 8003dc6: f88d 3029 strb.w r3, [sp, #41] ; 0x29
  9478. 8003dca: 2330 movs r3, #48 ; 0x30
  9479. 8003dcc: f04f 0b01 mov.w fp, #1
  9480. 8003dd0: f88d 302a strb.w r3, [sp, #42] ; 0x2a
  9481. 8003dd4: 46b8 mov r8, r7
  9482. 8003dd6: 4645 mov r5, r8
  9483. 8003dd8: f815 3b01 ldrb.w r3, [r5], #1
  9484. 8003ddc: 2b00 cmp r3, #0
  9485. 8003dde: d155 bne.n 8003e8c <_vfiprintf_r+0xf8>
  9486. 8003de0: ebb8 0a07 subs.w sl, r8, r7
  9487. 8003de4: d00b beq.n 8003dfe <_vfiprintf_r+0x6a>
  9488. 8003de6: 4653 mov r3, sl
  9489. 8003de8: 463a mov r2, r7
  9490. 8003dea: 4621 mov r1, r4
  9491. 8003dec: 4630 mov r0, r6
  9492. 8003dee: f7ff ffbf bl 8003d70 <__sfputs_r>
  9493. 8003df2: 3001 adds r0, #1
  9494. 8003df4: f000 80c4 beq.w 8003f80 <_vfiprintf_r+0x1ec>
  9495. 8003df8: 9b09 ldr r3, [sp, #36] ; 0x24
  9496. 8003dfa: 4453 add r3, sl
  9497. 8003dfc: 9309 str r3, [sp, #36] ; 0x24
  9498. 8003dfe: f898 3000 ldrb.w r3, [r8]
  9499. 8003e02: 2b00 cmp r3, #0
  9500. 8003e04: f000 80bc beq.w 8003f80 <_vfiprintf_r+0x1ec>
  9501. 8003e08: 2300 movs r3, #0
  9502. 8003e0a: f04f 32ff mov.w r2, #4294967295
  9503. 8003e0e: 9304 str r3, [sp, #16]
  9504. 8003e10: 9307 str r3, [sp, #28]
  9505. 8003e12: 9205 str r2, [sp, #20]
  9506. 8003e14: 9306 str r3, [sp, #24]
  9507. 8003e16: f88d 3053 strb.w r3, [sp, #83] ; 0x53
  9508. 8003e1a: 931a str r3, [sp, #104] ; 0x68
  9509. 8003e1c: 2205 movs r2, #5
  9510. 8003e1e: 7829 ldrb r1, [r5, #0]
  9511. 8003e20: 4860 ldr r0, [pc, #384] ; (8003fa4 <_vfiprintf_r+0x210>)
  9512. 8003e22: f000 fb0f bl 8004444 <memchr>
  9513. 8003e26: f105 0801 add.w r8, r5, #1
  9514. 8003e2a: 9b04 ldr r3, [sp, #16]
  9515. 8003e2c: 2800 cmp r0, #0
  9516. 8003e2e: d131 bne.n 8003e94 <_vfiprintf_r+0x100>
  9517. 8003e30: 06d9 lsls r1, r3, #27
  9518. 8003e32: bf44 itt mi
  9519. 8003e34: 2220 movmi r2, #32
  9520. 8003e36: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  9521. 8003e3a: 071a lsls r2, r3, #28
  9522. 8003e3c: bf44 itt mi
  9523. 8003e3e: 222b movmi r2, #43 ; 0x2b
  9524. 8003e40: f88d 2053 strbmi.w r2, [sp, #83] ; 0x53
  9525. 8003e44: 782a ldrb r2, [r5, #0]
  9526. 8003e46: 2a2a cmp r2, #42 ; 0x2a
  9527. 8003e48: d02c beq.n 8003ea4 <_vfiprintf_r+0x110>
  9528. 8003e4a: 2100 movs r1, #0
  9529. 8003e4c: 200a movs r0, #10
  9530. 8003e4e: 9a07 ldr r2, [sp, #28]
  9531. 8003e50: 46a8 mov r8, r5
  9532. 8003e52: f898 3000 ldrb.w r3, [r8]
  9533. 8003e56: 3501 adds r5, #1
  9534. 8003e58: 3b30 subs r3, #48 ; 0x30
  9535. 8003e5a: 2b09 cmp r3, #9
  9536. 8003e5c: d96d bls.n 8003f3a <_vfiprintf_r+0x1a6>
  9537. 8003e5e: b371 cbz r1, 8003ebe <_vfiprintf_r+0x12a>
  9538. 8003e60: e026 b.n 8003eb0 <_vfiprintf_r+0x11c>
  9539. 8003e62: 4b51 ldr r3, [pc, #324] ; (8003fa8 <_vfiprintf_r+0x214>)
  9540. 8003e64: 429c cmp r4, r3
  9541. 8003e66: d101 bne.n 8003e6c <_vfiprintf_r+0xd8>
  9542. 8003e68: 68b4 ldr r4, [r6, #8]
  9543. 8003e6a: e7a3 b.n 8003db4 <_vfiprintf_r+0x20>
  9544. 8003e6c: 4b4f ldr r3, [pc, #316] ; (8003fac <_vfiprintf_r+0x218>)
  9545. 8003e6e: 429c cmp r4, r3
  9546. 8003e70: bf08 it eq
  9547. 8003e72: 68f4 ldreq r4, [r6, #12]
  9548. 8003e74: e79e b.n 8003db4 <_vfiprintf_r+0x20>
  9549. 8003e76: 4621 mov r1, r4
  9550. 8003e78: 4630 mov r0, r6
  9551. 8003e7a: f7ff fc63 bl 8003744 <__swsetup_r>
  9552. 8003e7e: 2800 cmp r0, #0
  9553. 8003e80: d09e beq.n 8003dc0 <_vfiprintf_r+0x2c>
  9554. 8003e82: f04f 30ff mov.w r0, #4294967295
  9555. 8003e86: b01d add sp, #116 ; 0x74
  9556. 8003e88: e8bd 8ff0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, fp, pc}
  9557. 8003e8c: 2b25 cmp r3, #37 ; 0x25
  9558. 8003e8e: d0a7 beq.n 8003de0 <_vfiprintf_r+0x4c>
  9559. 8003e90: 46a8 mov r8, r5
  9560. 8003e92: e7a0 b.n 8003dd6 <_vfiprintf_r+0x42>
  9561. 8003e94: 4a43 ldr r2, [pc, #268] ; (8003fa4 <_vfiprintf_r+0x210>)
  9562. 8003e96: 4645 mov r5, r8
  9563. 8003e98: 1a80 subs r0, r0, r2
  9564. 8003e9a: fa0b f000 lsl.w r0, fp, r0
  9565. 8003e9e: 4318 orrs r0, r3
  9566. 8003ea0: 9004 str r0, [sp, #16]
  9567. 8003ea2: e7bb b.n 8003e1c <_vfiprintf_r+0x88>
  9568. 8003ea4: 9a03 ldr r2, [sp, #12]
  9569. 8003ea6: 1d11 adds r1, r2, #4
  9570. 8003ea8: 6812 ldr r2, [r2, #0]
  9571. 8003eaa: 9103 str r1, [sp, #12]
  9572. 8003eac: 2a00 cmp r2, #0
  9573. 8003eae: db01 blt.n 8003eb4 <_vfiprintf_r+0x120>
  9574. 8003eb0: 9207 str r2, [sp, #28]
  9575. 8003eb2: e004 b.n 8003ebe <_vfiprintf_r+0x12a>
  9576. 8003eb4: 4252 negs r2, r2
  9577. 8003eb6: f043 0302 orr.w r3, r3, #2
  9578. 8003eba: 9207 str r2, [sp, #28]
  9579. 8003ebc: 9304 str r3, [sp, #16]
  9580. 8003ebe: f898 3000 ldrb.w r3, [r8]
  9581. 8003ec2: 2b2e cmp r3, #46 ; 0x2e
  9582. 8003ec4: d110 bne.n 8003ee8 <_vfiprintf_r+0x154>
  9583. 8003ec6: f898 3001 ldrb.w r3, [r8, #1]
  9584. 8003eca: f108 0101 add.w r1, r8, #1
  9585. 8003ece: 2b2a cmp r3, #42 ; 0x2a
  9586. 8003ed0: d137 bne.n 8003f42 <_vfiprintf_r+0x1ae>
  9587. 8003ed2: 9b03 ldr r3, [sp, #12]
  9588. 8003ed4: f108 0802 add.w r8, r8, #2
  9589. 8003ed8: 1d1a adds r2, r3, #4
  9590. 8003eda: 681b ldr r3, [r3, #0]
  9591. 8003edc: 9203 str r2, [sp, #12]
  9592. 8003ede: 2b00 cmp r3, #0
  9593. 8003ee0: bfb8 it lt
  9594. 8003ee2: f04f 33ff movlt.w r3, #4294967295
  9595. 8003ee6: 9305 str r3, [sp, #20]
  9596. 8003ee8: 4d31 ldr r5, [pc, #196] ; (8003fb0 <_vfiprintf_r+0x21c>)
  9597. 8003eea: 2203 movs r2, #3
  9598. 8003eec: f898 1000 ldrb.w r1, [r8]
  9599. 8003ef0: 4628 mov r0, r5
  9600. 8003ef2: f000 faa7 bl 8004444 <memchr>
  9601. 8003ef6: b140 cbz r0, 8003f0a <_vfiprintf_r+0x176>
  9602. 8003ef8: 2340 movs r3, #64 ; 0x40
  9603. 8003efa: 1b40 subs r0, r0, r5
  9604. 8003efc: fa03 f000 lsl.w r0, r3, r0
  9605. 8003f00: 9b04 ldr r3, [sp, #16]
  9606. 8003f02: f108 0801 add.w r8, r8, #1
  9607. 8003f06: 4303 orrs r3, r0
  9608. 8003f08: 9304 str r3, [sp, #16]
  9609. 8003f0a: f898 1000 ldrb.w r1, [r8]
  9610. 8003f0e: 2206 movs r2, #6
  9611. 8003f10: 4828 ldr r0, [pc, #160] ; (8003fb4 <_vfiprintf_r+0x220>)
  9612. 8003f12: f108 0701 add.w r7, r8, #1
  9613. 8003f16: f88d 1028 strb.w r1, [sp, #40] ; 0x28
  9614. 8003f1a: f000 fa93 bl 8004444 <memchr>
  9615. 8003f1e: 2800 cmp r0, #0
  9616. 8003f20: d034 beq.n 8003f8c <_vfiprintf_r+0x1f8>
  9617. 8003f22: 4b25 ldr r3, [pc, #148] ; (8003fb8 <_vfiprintf_r+0x224>)
  9618. 8003f24: bb03 cbnz r3, 8003f68 <_vfiprintf_r+0x1d4>
  9619. 8003f26: 9b03 ldr r3, [sp, #12]
  9620. 8003f28: 3307 adds r3, #7
  9621. 8003f2a: f023 0307 bic.w r3, r3, #7
  9622. 8003f2e: 3308 adds r3, #8
  9623. 8003f30: 9303 str r3, [sp, #12]
  9624. 8003f32: 9b09 ldr r3, [sp, #36] ; 0x24
  9625. 8003f34: 444b add r3, r9
  9626. 8003f36: 9309 str r3, [sp, #36] ; 0x24
  9627. 8003f38: e74c b.n 8003dd4 <_vfiprintf_r+0x40>
  9628. 8003f3a: fb00 3202 mla r2, r0, r2, r3
  9629. 8003f3e: 2101 movs r1, #1
  9630. 8003f40: e786 b.n 8003e50 <_vfiprintf_r+0xbc>
  9631. 8003f42: 2300 movs r3, #0
  9632. 8003f44: 250a movs r5, #10
  9633. 8003f46: 4618 mov r0, r3
  9634. 8003f48: 9305 str r3, [sp, #20]
  9635. 8003f4a: 4688 mov r8, r1
  9636. 8003f4c: f898 2000 ldrb.w r2, [r8]
  9637. 8003f50: 3101 adds r1, #1
  9638. 8003f52: 3a30 subs r2, #48 ; 0x30
  9639. 8003f54: 2a09 cmp r2, #9
  9640. 8003f56: d903 bls.n 8003f60 <_vfiprintf_r+0x1cc>
  9641. 8003f58: 2b00 cmp r3, #0
  9642. 8003f5a: d0c5 beq.n 8003ee8 <_vfiprintf_r+0x154>
  9643. 8003f5c: 9005 str r0, [sp, #20]
  9644. 8003f5e: e7c3 b.n 8003ee8 <_vfiprintf_r+0x154>
  9645. 8003f60: fb05 2000 mla r0, r5, r0, r2
  9646. 8003f64: 2301 movs r3, #1
  9647. 8003f66: e7f0 b.n 8003f4a <_vfiprintf_r+0x1b6>
  9648. 8003f68: ab03 add r3, sp, #12
  9649. 8003f6a: 9300 str r3, [sp, #0]
  9650. 8003f6c: 4622 mov r2, r4
  9651. 8003f6e: 4b13 ldr r3, [pc, #76] ; (8003fbc <_vfiprintf_r+0x228>)
  9652. 8003f70: a904 add r1, sp, #16
  9653. 8003f72: 4630 mov r0, r6
  9654. 8003f74: f3af 8000 nop.w
  9655. 8003f78: f1b0 3fff cmp.w r0, #4294967295
  9656. 8003f7c: 4681 mov r9, r0
  9657. 8003f7e: d1d8 bne.n 8003f32 <_vfiprintf_r+0x19e>
  9658. 8003f80: 89a3 ldrh r3, [r4, #12]
  9659. 8003f82: 065b lsls r3, r3, #25
  9660. 8003f84: f53f af7d bmi.w 8003e82 <_vfiprintf_r+0xee>
  9661. 8003f88: 9809 ldr r0, [sp, #36] ; 0x24
  9662. 8003f8a: e77c b.n 8003e86 <_vfiprintf_r+0xf2>
  9663. 8003f8c: ab03 add r3, sp, #12
  9664. 8003f8e: 9300 str r3, [sp, #0]
  9665. 8003f90: 4622 mov r2, r4
  9666. 8003f92: 4b0a ldr r3, [pc, #40] ; (8003fbc <_vfiprintf_r+0x228>)
  9667. 8003f94: a904 add r1, sp, #16
  9668. 8003f96: 4630 mov r0, r6
  9669. 8003f98: f000 f88a bl 80040b0 <_printf_i>
  9670. 8003f9c: e7ec b.n 8003f78 <_vfiprintf_r+0x1e4>
  9671. 8003f9e: bf00 nop
  9672. 8003fa0: 08004c8c .word 0x08004c8c
  9673. 8003fa4: 08004ccc .word 0x08004ccc
  9674. 8003fa8: 08004cac .word 0x08004cac
  9675. 8003fac: 08004c6c .word 0x08004c6c
  9676. 8003fb0: 08004cd2 .word 0x08004cd2
  9677. 8003fb4: 08004cd6 .word 0x08004cd6
  9678. 8003fb8: 00000000 .word 0x00000000
  9679. 8003fbc: 08003d71 .word 0x08003d71
  9680. 08003fc0 <_printf_common>:
  9681. 8003fc0: e92d 47f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, sl, lr}
  9682. 8003fc4: 4691 mov r9, r2
  9683. 8003fc6: 461f mov r7, r3
  9684. 8003fc8: 688a ldr r2, [r1, #8]
  9685. 8003fca: 690b ldr r3, [r1, #16]
  9686. 8003fcc: 4606 mov r6, r0
  9687. 8003fce: 4293 cmp r3, r2
  9688. 8003fd0: bfb8 it lt
  9689. 8003fd2: 4613 movlt r3, r2
  9690. 8003fd4: f8c9 3000 str.w r3, [r9]
  9691. 8003fd8: f891 2043 ldrb.w r2, [r1, #67] ; 0x43
  9692. 8003fdc: 460c mov r4, r1
  9693. 8003fde: f8dd 8020 ldr.w r8, [sp, #32]
  9694. 8003fe2: b112 cbz r2, 8003fea <_printf_common+0x2a>
  9695. 8003fe4: 3301 adds r3, #1
  9696. 8003fe6: f8c9 3000 str.w r3, [r9]
  9697. 8003fea: 6823 ldr r3, [r4, #0]
  9698. 8003fec: 0699 lsls r1, r3, #26
  9699. 8003fee: bf42 ittt mi
  9700. 8003ff0: f8d9 3000 ldrmi.w r3, [r9]
  9701. 8003ff4: 3302 addmi r3, #2
  9702. 8003ff6: f8c9 3000 strmi.w r3, [r9]
  9703. 8003ffa: 6825 ldr r5, [r4, #0]
  9704. 8003ffc: f015 0506 ands.w r5, r5, #6
  9705. 8004000: d107 bne.n 8004012 <_printf_common+0x52>
  9706. 8004002: f104 0a19 add.w sl, r4, #25
  9707. 8004006: 68e3 ldr r3, [r4, #12]
  9708. 8004008: f8d9 2000 ldr.w r2, [r9]
  9709. 800400c: 1a9b subs r3, r3, r2
  9710. 800400e: 429d cmp r5, r3
  9711. 8004010: db2a blt.n 8004068 <_printf_common+0xa8>
  9712. 8004012: f894 3043 ldrb.w r3, [r4, #67] ; 0x43
  9713. 8004016: 6822 ldr r2, [r4, #0]
  9714. 8004018: 3300 adds r3, #0
  9715. 800401a: bf18 it ne
  9716. 800401c: 2301 movne r3, #1
  9717. 800401e: 0692 lsls r2, r2, #26
  9718. 8004020: d42f bmi.n 8004082 <_printf_common+0xc2>
  9719. 8004022: f104 0243 add.w r2, r4, #67 ; 0x43
  9720. 8004026: 4639 mov r1, r7
  9721. 8004028: 4630 mov r0, r6
  9722. 800402a: 47c0 blx r8
  9723. 800402c: 3001 adds r0, #1
  9724. 800402e: d022 beq.n 8004076 <_printf_common+0xb6>
  9725. 8004030: 6823 ldr r3, [r4, #0]
  9726. 8004032: 68e5 ldr r5, [r4, #12]
  9727. 8004034: f003 0306 and.w r3, r3, #6
  9728. 8004038: 2b04 cmp r3, #4
  9729. 800403a: bf18 it ne
  9730. 800403c: 2500 movne r5, #0
  9731. 800403e: f8d9 2000 ldr.w r2, [r9]
  9732. 8004042: f04f 0900 mov.w r9, #0
  9733. 8004046: bf08 it eq
  9734. 8004048: 1aad subeq r5, r5, r2
  9735. 800404a: 68a3 ldr r3, [r4, #8]
  9736. 800404c: 6922 ldr r2, [r4, #16]
  9737. 800404e: bf08 it eq
  9738. 8004050: ea25 75e5 biceq.w r5, r5, r5, asr #31
  9739. 8004054: 4293 cmp r3, r2
  9740. 8004056: bfc4 itt gt
  9741. 8004058: 1a9b subgt r3, r3, r2
  9742. 800405a: 18ed addgt r5, r5, r3
  9743. 800405c: 341a adds r4, #26
  9744. 800405e: 454d cmp r5, r9
  9745. 8004060: d11b bne.n 800409a <_printf_common+0xda>
  9746. 8004062: 2000 movs r0, #0
  9747. 8004064: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  9748. 8004068: 2301 movs r3, #1
  9749. 800406a: 4652 mov r2, sl
  9750. 800406c: 4639 mov r1, r7
  9751. 800406e: 4630 mov r0, r6
  9752. 8004070: 47c0 blx r8
  9753. 8004072: 3001 adds r0, #1
  9754. 8004074: d103 bne.n 800407e <_printf_common+0xbe>
  9755. 8004076: f04f 30ff mov.w r0, #4294967295
  9756. 800407a: e8bd 87f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, sl, pc}
  9757. 800407e: 3501 adds r5, #1
  9758. 8004080: e7c1 b.n 8004006 <_printf_common+0x46>
  9759. 8004082: 2030 movs r0, #48 ; 0x30
  9760. 8004084: 18e1 adds r1, r4, r3
  9761. 8004086: f881 0043 strb.w r0, [r1, #67] ; 0x43
  9762. 800408a: 1c5a adds r2, r3, #1
  9763. 800408c: f894 1045 ldrb.w r1, [r4, #69] ; 0x45
  9764. 8004090: 4422 add r2, r4
  9765. 8004092: 3302 adds r3, #2
  9766. 8004094: f882 1043 strb.w r1, [r2, #67] ; 0x43
  9767. 8004098: e7c3 b.n 8004022 <_printf_common+0x62>
  9768. 800409a: 2301 movs r3, #1
  9769. 800409c: 4622 mov r2, r4
  9770. 800409e: 4639 mov r1, r7
  9771. 80040a0: 4630 mov r0, r6
  9772. 80040a2: 47c0 blx r8
  9773. 80040a4: 3001 adds r0, #1
  9774. 80040a6: d0e6 beq.n 8004076 <_printf_common+0xb6>
  9775. 80040a8: f109 0901 add.w r9, r9, #1
  9776. 80040ac: e7d7 b.n 800405e <_printf_common+0x9e>
  9777. ...
  9778. 080040b0 <_printf_i>:
  9779. 80040b0: e92d 43f0 stmdb sp!, {r4, r5, r6, r7, r8, r9, lr}
  9780. 80040b4: 4617 mov r7, r2
  9781. 80040b6: 7e0a ldrb r2, [r1, #24]
  9782. 80040b8: b085 sub sp, #20
  9783. 80040ba: 2a6e cmp r2, #110 ; 0x6e
  9784. 80040bc: 4698 mov r8, r3
  9785. 80040be: 4606 mov r6, r0
  9786. 80040c0: 460c mov r4, r1
  9787. 80040c2: 9b0c ldr r3, [sp, #48] ; 0x30
  9788. 80040c4: f101 0e43 add.w lr, r1, #67 ; 0x43
  9789. 80040c8: f000 80bc beq.w 8004244 <_printf_i+0x194>
  9790. 80040cc: d81a bhi.n 8004104 <_printf_i+0x54>
  9791. 80040ce: 2a63 cmp r2, #99 ; 0x63
  9792. 80040d0: d02e beq.n 8004130 <_printf_i+0x80>
  9793. 80040d2: d80a bhi.n 80040ea <_printf_i+0x3a>
  9794. 80040d4: 2a00 cmp r2, #0
  9795. 80040d6: f000 80c8 beq.w 800426a <_printf_i+0x1ba>
  9796. 80040da: 2a58 cmp r2, #88 ; 0x58
  9797. 80040dc: f000 808a beq.w 80041f4 <_printf_i+0x144>
  9798. 80040e0: f104 0542 add.w r5, r4, #66 ; 0x42
  9799. 80040e4: f884 2042 strb.w r2, [r4, #66] ; 0x42
  9800. 80040e8: e02a b.n 8004140 <_printf_i+0x90>
  9801. 80040ea: 2a64 cmp r2, #100 ; 0x64
  9802. 80040ec: d001 beq.n 80040f2 <_printf_i+0x42>
  9803. 80040ee: 2a69 cmp r2, #105 ; 0x69
  9804. 80040f0: d1f6 bne.n 80040e0 <_printf_i+0x30>
  9805. 80040f2: 6821 ldr r1, [r4, #0]
  9806. 80040f4: 681a ldr r2, [r3, #0]
  9807. 80040f6: f011 0f80 tst.w r1, #128 ; 0x80
  9808. 80040fa: d023 beq.n 8004144 <_printf_i+0x94>
  9809. 80040fc: 1d11 adds r1, r2, #4
  9810. 80040fe: 6019 str r1, [r3, #0]
  9811. 8004100: 6813 ldr r3, [r2, #0]
  9812. 8004102: e027 b.n 8004154 <_printf_i+0xa4>
  9813. 8004104: 2a73 cmp r2, #115 ; 0x73
  9814. 8004106: f000 80b4 beq.w 8004272 <_printf_i+0x1c2>
  9815. 800410a: d808 bhi.n 800411e <_printf_i+0x6e>
  9816. 800410c: 2a6f cmp r2, #111 ; 0x6f
  9817. 800410e: d02a beq.n 8004166 <_printf_i+0xb6>
  9818. 8004110: 2a70 cmp r2, #112 ; 0x70
  9819. 8004112: d1e5 bne.n 80040e0 <_printf_i+0x30>
  9820. 8004114: 680a ldr r2, [r1, #0]
  9821. 8004116: f042 0220 orr.w r2, r2, #32
  9822. 800411a: 600a str r2, [r1, #0]
  9823. 800411c: e003 b.n 8004126 <_printf_i+0x76>
  9824. 800411e: 2a75 cmp r2, #117 ; 0x75
  9825. 8004120: d021 beq.n 8004166 <_printf_i+0xb6>
  9826. 8004122: 2a78 cmp r2, #120 ; 0x78
  9827. 8004124: d1dc bne.n 80040e0 <_printf_i+0x30>
  9828. 8004126: 2278 movs r2, #120 ; 0x78
  9829. 8004128: 496f ldr r1, [pc, #444] ; (80042e8 <_printf_i+0x238>)
  9830. 800412a: f884 2045 strb.w r2, [r4, #69] ; 0x45
  9831. 800412e: e064 b.n 80041fa <_printf_i+0x14a>
  9832. 8004130: 681a ldr r2, [r3, #0]
  9833. 8004132: f101 0542 add.w r5, r1, #66 ; 0x42
  9834. 8004136: 1d11 adds r1, r2, #4
  9835. 8004138: 6019 str r1, [r3, #0]
  9836. 800413a: 6813 ldr r3, [r2, #0]
  9837. 800413c: f884 3042 strb.w r3, [r4, #66] ; 0x42
  9838. 8004140: 2301 movs r3, #1
  9839. 8004142: e0a3 b.n 800428c <_printf_i+0x1dc>
  9840. 8004144: f011 0f40 tst.w r1, #64 ; 0x40
  9841. 8004148: f102 0104 add.w r1, r2, #4
  9842. 800414c: 6019 str r1, [r3, #0]
  9843. 800414e: d0d7 beq.n 8004100 <_printf_i+0x50>
  9844. 8004150: f9b2 3000 ldrsh.w r3, [r2]
  9845. 8004154: 2b00 cmp r3, #0
  9846. 8004156: da03 bge.n 8004160 <_printf_i+0xb0>
  9847. 8004158: 222d movs r2, #45 ; 0x2d
  9848. 800415a: 425b negs r3, r3
  9849. 800415c: f884 2043 strb.w r2, [r4, #67] ; 0x43
  9850. 8004160: 4962 ldr r1, [pc, #392] ; (80042ec <_printf_i+0x23c>)
  9851. 8004162: 220a movs r2, #10
  9852. 8004164: e017 b.n 8004196 <_printf_i+0xe6>
  9853. 8004166: 6820 ldr r0, [r4, #0]
  9854. 8004168: 6819 ldr r1, [r3, #0]
  9855. 800416a: f010 0f80 tst.w r0, #128 ; 0x80
  9856. 800416e: d003 beq.n 8004178 <_printf_i+0xc8>
  9857. 8004170: 1d08 adds r0, r1, #4
  9858. 8004172: 6018 str r0, [r3, #0]
  9859. 8004174: 680b ldr r3, [r1, #0]
  9860. 8004176: e006 b.n 8004186 <_printf_i+0xd6>
  9861. 8004178: f010 0f40 tst.w r0, #64 ; 0x40
  9862. 800417c: f101 0004 add.w r0, r1, #4
  9863. 8004180: 6018 str r0, [r3, #0]
  9864. 8004182: d0f7 beq.n 8004174 <_printf_i+0xc4>
  9865. 8004184: 880b ldrh r3, [r1, #0]
  9866. 8004186: 2a6f cmp r2, #111 ; 0x6f
  9867. 8004188: bf14 ite ne
  9868. 800418a: 220a movne r2, #10
  9869. 800418c: 2208 moveq r2, #8
  9870. 800418e: 4957 ldr r1, [pc, #348] ; (80042ec <_printf_i+0x23c>)
  9871. 8004190: 2000 movs r0, #0
  9872. 8004192: f884 0043 strb.w r0, [r4, #67] ; 0x43
  9873. 8004196: 6865 ldr r5, [r4, #4]
  9874. 8004198: 2d00 cmp r5, #0
  9875. 800419a: 60a5 str r5, [r4, #8]
  9876. 800419c: f2c0 809c blt.w 80042d8 <_printf_i+0x228>
  9877. 80041a0: 6820 ldr r0, [r4, #0]
  9878. 80041a2: f020 0004 bic.w r0, r0, #4
  9879. 80041a6: 6020 str r0, [r4, #0]
  9880. 80041a8: 2b00 cmp r3, #0
  9881. 80041aa: d13f bne.n 800422c <_printf_i+0x17c>
  9882. 80041ac: 2d00 cmp r5, #0
  9883. 80041ae: f040 8095 bne.w 80042dc <_printf_i+0x22c>
  9884. 80041b2: 4675 mov r5, lr
  9885. 80041b4: 2a08 cmp r2, #8
  9886. 80041b6: d10b bne.n 80041d0 <_printf_i+0x120>
  9887. 80041b8: 6823 ldr r3, [r4, #0]
  9888. 80041ba: 07da lsls r2, r3, #31
  9889. 80041bc: d508 bpl.n 80041d0 <_printf_i+0x120>
  9890. 80041be: 6923 ldr r3, [r4, #16]
  9891. 80041c0: 6862 ldr r2, [r4, #4]
  9892. 80041c2: 429a cmp r2, r3
  9893. 80041c4: bfde ittt le
  9894. 80041c6: 2330 movle r3, #48 ; 0x30
  9895. 80041c8: f805 3c01 strble.w r3, [r5, #-1]
  9896. 80041cc: f105 35ff addle.w r5, r5, #4294967295
  9897. 80041d0: ebae 0305 sub.w r3, lr, r5
  9898. 80041d4: 6123 str r3, [r4, #16]
  9899. 80041d6: f8cd 8000 str.w r8, [sp]
  9900. 80041da: 463b mov r3, r7
  9901. 80041dc: aa03 add r2, sp, #12
  9902. 80041de: 4621 mov r1, r4
  9903. 80041e0: 4630 mov r0, r6
  9904. 80041e2: f7ff feed bl 8003fc0 <_printf_common>
  9905. 80041e6: 3001 adds r0, #1
  9906. 80041e8: d155 bne.n 8004296 <_printf_i+0x1e6>
  9907. 80041ea: f04f 30ff mov.w r0, #4294967295
  9908. 80041ee: b005 add sp, #20
  9909. 80041f0: e8bd 83f0 ldmia.w sp!, {r4, r5, r6, r7, r8, r9, pc}
  9910. 80041f4: f881 2045 strb.w r2, [r1, #69] ; 0x45
  9911. 80041f8: 493c ldr r1, [pc, #240] ; (80042ec <_printf_i+0x23c>)
  9912. 80041fa: 6822 ldr r2, [r4, #0]
  9913. 80041fc: 6818 ldr r0, [r3, #0]
  9914. 80041fe: f012 0f80 tst.w r2, #128 ; 0x80
  9915. 8004202: f100 0504 add.w r5, r0, #4
  9916. 8004206: 601d str r5, [r3, #0]
  9917. 8004208: d001 beq.n 800420e <_printf_i+0x15e>
  9918. 800420a: 6803 ldr r3, [r0, #0]
  9919. 800420c: e002 b.n 8004214 <_printf_i+0x164>
  9920. 800420e: 0655 lsls r5, r2, #25
  9921. 8004210: d5fb bpl.n 800420a <_printf_i+0x15a>
  9922. 8004212: 8803 ldrh r3, [r0, #0]
  9923. 8004214: 07d0 lsls r0, r2, #31
  9924. 8004216: bf44 itt mi
  9925. 8004218: f042 0220 orrmi.w r2, r2, #32
  9926. 800421c: 6022 strmi r2, [r4, #0]
  9927. 800421e: b91b cbnz r3, 8004228 <_printf_i+0x178>
  9928. 8004220: 6822 ldr r2, [r4, #0]
  9929. 8004222: f022 0220 bic.w r2, r2, #32
  9930. 8004226: 6022 str r2, [r4, #0]
  9931. 8004228: 2210 movs r2, #16
  9932. 800422a: e7b1 b.n 8004190 <_printf_i+0xe0>
  9933. 800422c: 4675 mov r5, lr
  9934. 800422e: fbb3 f0f2 udiv r0, r3, r2
  9935. 8004232: fb02 3310 mls r3, r2, r0, r3
  9936. 8004236: 5ccb ldrb r3, [r1, r3]
  9937. 8004238: f805 3d01 strb.w r3, [r5, #-1]!
  9938. 800423c: 4603 mov r3, r0
  9939. 800423e: 2800 cmp r0, #0
  9940. 8004240: d1f5 bne.n 800422e <_printf_i+0x17e>
  9941. 8004242: e7b7 b.n 80041b4 <_printf_i+0x104>
  9942. 8004244: 6808 ldr r0, [r1, #0]
  9943. 8004246: 681a ldr r2, [r3, #0]
  9944. 8004248: f010 0f80 tst.w r0, #128 ; 0x80
  9945. 800424c: 6949 ldr r1, [r1, #20]
  9946. 800424e: d004 beq.n 800425a <_printf_i+0x1aa>
  9947. 8004250: 1d10 adds r0, r2, #4
  9948. 8004252: 6018 str r0, [r3, #0]
  9949. 8004254: 6813 ldr r3, [r2, #0]
  9950. 8004256: 6019 str r1, [r3, #0]
  9951. 8004258: e007 b.n 800426a <_printf_i+0x1ba>
  9952. 800425a: f010 0f40 tst.w r0, #64 ; 0x40
  9953. 800425e: f102 0004 add.w r0, r2, #4
  9954. 8004262: 6018 str r0, [r3, #0]
  9955. 8004264: 6813 ldr r3, [r2, #0]
  9956. 8004266: d0f6 beq.n 8004256 <_printf_i+0x1a6>
  9957. 8004268: 8019 strh r1, [r3, #0]
  9958. 800426a: 2300 movs r3, #0
  9959. 800426c: 4675 mov r5, lr
  9960. 800426e: 6123 str r3, [r4, #16]
  9961. 8004270: e7b1 b.n 80041d6 <_printf_i+0x126>
  9962. 8004272: 681a ldr r2, [r3, #0]
  9963. 8004274: 1d11 adds r1, r2, #4
  9964. 8004276: 6019 str r1, [r3, #0]
  9965. 8004278: 6815 ldr r5, [r2, #0]
  9966. 800427a: 2100 movs r1, #0
  9967. 800427c: 6862 ldr r2, [r4, #4]
  9968. 800427e: 4628 mov r0, r5
  9969. 8004280: f000 f8e0 bl 8004444 <memchr>
  9970. 8004284: b108 cbz r0, 800428a <_printf_i+0x1da>
  9971. 8004286: 1b40 subs r0, r0, r5
  9972. 8004288: 6060 str r0, [r4, #4]
  9973. 800428a: 6863 ldr r3, [r4, #4]
  9974. 800428c: 6123 str r3, [r4, #16]
  9975. 800428e: 2300 movs r3, #0
  9976. 8004290: f884 3043 strb.w r3, [r4, #67] ; 0x43
  9977. 8004294: e79f b.n 80041d6 <_printf_i+0x126>
  9978. 8004296: 6923 ldr r3, [r4, #16]
  9979. 8004298: 462a mov r2, r5
  9980. 800429a: 4639 mov r1, r7
  9981. 800429c: 4630 mov r0, r6
  9982. 800429e: 47c0 blx r8
  9983. 80042a0: 3001 adds r0, #1
  9984. 80042a2: d0a2 beq.n 80041ea <_printf_i+0x13a>
  9985. 80042a4: 6823 ldr r3, [r4, #0]
  9986. 80042a6: 079b lsls r3, r3, #30
  9987. 80042a8: d507 bpl.n 80042ba <_printf_i+0x20a>
  9988. 80042aa: 2500 movs r5, #0
  9989. 80042ac: f104 0919 add.w r9, r4, #25
  9990. 80042b0: 68e3 ldr r3, [r4, #12]
  9991. 80042b2: 9a03 ldr r2, [sp, #12]
  9992. 80042b4: 1a9b subs r3, r3, r2
  9993. 80042b6: 429d cmp r5, r3
  9994. 80042b8: db05 blt.n 80042c6 <_printf_i+0x216>
  9995. 80042ba: 68e0 ldr r0, [r4, #12]
  9996. 80042bc: 9b03 ldr r3, [sp, #12]
  9997. 80042be: 4298 cmp r0, r3
  9998. 80042c0: bfb8 it lt
  9999. 80042c2: 4618 movlt r0, r3
  10000. 80042c4: e793 b.n 80041ee <_printf_i+0x13e>
  10001. 80042c6: 2301 movs r3, #1
  10002. 80042c8: 464a mov r2, r9
  10003. 80042ca: 4639 mov r1, r7
  10004. 80042cc: 4630 mov r0, r6
  10005. 80042ce: 47c0 blx r8
  10006. 80042d0: 3001 adds r0, #1
  10007. 80042d2: d08a beq.n 80041ea <_printf_i+0x13a>
  10008. 80042d4: 3501 adds r5, #1
  10009. 80042d6: e7eb b.n 80042b0 <_printf_i+0x200>
  10010. 80042d8: 2b00 cmp r3, #0
  10011. 80042da: d1a7 bne.n 800422c <_printf_i+0x17c>
  10012. 80042dc: 780b ldrb r3, [r1, #0]
  10013. 80042de: f104 0542 add.w r5, r4, #66 ; 0x42
  10014. 80042e2: f884 3042 strb.w r3, [r4, #66] ; 0x42
  10015. 80042e6: e765 b.n 80041b4 <_printf_i+0x104>
  10016. 80042e8: 08004cee .word 0x08004cee
  10017. 80042ec: 08004cdd .word 0x08004cdd
  10018. 080042f0 <_sbrk_r>:
  10019. 80042f0: b538 push {r3, r4, r5, lr}
  10020. 80042f2: 2300 movs r3, #0
  10021. 80042f4: 4c05 ldr r4, [pc, #20] ; (800430c <_sbrk_r+0x1c>)
  10022. 80042f6: 4605 mov r5, r0
  10023. 80042f8: 4608 mov r0, r1
  10024. 80042fa: 6023 str r3, [r4, #0]
  10025. 80042fc: f7fe ff68 bl 80031d0 <_sbrk>
  10026. 8004300: 1c43 adds r3, r0, #1
  10027. 8004302: d102 bne.n 800430a <_sbrk_r+0x1a>
  10028. 8004304: 6823 ldr r3, [r4, #0]
  10029. 8004306: b103 cbz r3, 800430a <_sbrk_r+0x1a>
  10030. 8004308: 602b str r3, [r5, #0]
  10031. 800430a: bd38 pop {r3, r4, r5, pc}
  10032. 800430c: 200013b4 .word 0x200013b4
  10033. 08004310 <__sread>:
  10034. 8004310: b510 push {r4, lr}
  10035. 8004312: 460c mov r4, r1
  10036. 8004314: f9b1 100e ldrsh.w r1, [r1, #14]
  10037. 8004318: f000 f8a4 bl 8004464 <_read_r>
  10038. 800431c: 2800 cmp r0, #0
  10039. 800431e: bfab itete ge
  10040. 8004320: 6d63 ldrge r3, [r4, #84] ; 0x54
  10041. 8004322: 89a3 ldrhlt r3, [r4, #12]
  10042. 8004324: 181b addge r3, r3, r0
  10043. 8004326: f423 5380 biclt.w r3, r3, #4096 ; 0x1000
  10044. 800432a: bfac ite ge
  10045. 800432c: 6563 strge r3, [r4, #84] ; 0x54
  10046. 800432e: 81a3 strhlt r3, [r4, #12]
  10047. 8004330: bd10 pop {r4, pc}
  10048. 08004332 <__swrite>:
  10049. 8004332: e92d 41f0 stmdb sp!, {r4, r5, r6, r7, r8, lr}
  10050. 8004336: 461f mov r7, r3
  10051. 8004338: 898b ldrh r3, [r1, #12]
  10052. 800433a: 4605 mov r5, r0
  10053. 800433c: 05db lsls r3, r3, #23
  10054. 800433e: 460c mov r4, r1
  10055. 8004340: 4616 mov r6, r2
  10056. 8004342: d505 bpl.n 8004350 <__swrite+0x1e>
  10057. 8004344: 2302 movs r3, #2
  10058. 8004346: 2200 movs r2, #0
  10059. 8004348: f9b1 100e ldrsh.w r1, [r1, #14]
  10060. 800434c: f000 f868 bl 8004420 <_lseek_r>
  10061. 8004350: 89a3 ldrh r3, [r4, #12]
  10062. 8004352: 4632 mov r2, r6
  10063. 8004354: f423 5380 bic.w r3, r3, #4096 ; 0x1000
  10064. 8004358: 81a3 strh r3, [r4, #12]
  10065. 800435a: f9b4 100e ldrsh.w r1, [r4, #14]
  10066. 800435e: 463b mov r3, r7
  10067. 8004360: 4628 mov r0, r5
  10068. 8004362: e8bd 41f0 ldmia.w sp!, {r4, r5, r6, r7, r8, lr}
  10069. 8004366: f000 b817 b.w 8004398 <_write_r>
  10070. 0800436a <__sseek>:
  10071. 800436a: b510 push {r4, lr}
  10072. 800436c: 460c mov r4, r1
  10073. 800436e: f9b1 100e ldrsh.w r1, [r1, #14]
  10074. 8004372: f000 f855 bl 8004420 <_lseek_r>
  10075. 8004376: 1c43 adds r3, r0, #1
  10076. 8004378: 89a3 ldrh r3, [r4, #12]
  10077. 800437a: bf15 itete ne
  10078. 800437c: 6560 strne r0, [r4, #84] ; 0x54
  10079. 800437e: f423 5380 biceq.w r3, r3, #4096 ; 0x1000
  10080. 8004382: f443 5380 orrne.w r3, r3, #4096 ; 0x1000
  10081. 8004386: 81a3 strheq r3, [r4, #12]
  10082. 8004388: bf18 it ne
  10083. 800438a: 81a3 strhne r3, [r4, #12]
  10084. 800438c: bd10 pop {r4, pc}
  10085. 0800438e <__sclose>:
  10086. 800438e: f9b1 100e ldrsh.w r1, [r1, #14]
  10087. 8004392: f000 b813 b.w 80043bc <_close_r>
  10088. ...
  10089. 08004398 <_write_r>:
  10090. 8004398: b538 push {r3, r4, r5, lr}
  10091. 800439a: 4605 mov r5, r0
  10092. 800439c: 4608 mov r0, r1
  10093. 800439e: 4611 mov r1, r2
  10094. 80043a0: 2200 movs r2, #0
  10095. 80043a2: 4c05 ldr r4, [pc, #20] ; (80043b8 <_write_r+0x20>)
  10096. 80043a4: 6022 str r2, [r4, #0]
  10097. 80043a6: 461a mov r2, r3
  10098. 80043a8: f7fe fc92 bl 8002cd0 <_write>
  10099. 80043ac: 1c43 adds r3, r0, #1
  10100. 80043ae: d102 bne.n 80043b6 <_write_r+0x1e>
  10101. 80043b0: 6823 ldr r3, [r4, #0]
  10102. 80043b2: b103 cbz r3, 80043b6 <_write_r+0x1e>
  10103. 80043b4: 602b str r3, [r5, #0]
  10104. 80043b6: bd38 pop {r3, r4, r5, pc}
  10105. 80043b8: 200013b4 .word 0x200013b4
  10106. 080043bc <_close_r>:
  10107. 80043bc: b538 push {r3, r4, r5, lr}
  10108. 80043be: 2300 movs r3, #0
  10109. 80043c0: 4c05 ldr r4, [pc, #20] ; (80043d8 <_close_r+0x1c>)
  10110. 80043c2: 4605 mov r5, r0
  10111. 80043c4: 4608 mov r0, r1
  10112. 80043c6: 6023 str r3, [r4, #0]
  10113. 80043c8: f7fe ff1c bl 8003204 <_close>
  10114. 80043cc: 1c43 adds r3, r0, #1
  10115. 80043ce: d102 bne.n 80043d6 <_close_r+0x1a>
  10116. 80043d0: 6823 ldr r3, [r4, #0]
  10117. 80043d2: b103 cbz r3, 80043d6 <_close_r+0x1a>
  10118. 80043d4: 602b str r3, [r5, #0]
  10119. 80043d6: bd38 pop {r3, r4, r5, pc}
  10120. 80043d8: 200013b4 .word 0x200013b4
  10121. 080043dc <_fstat_r>:
  10122. 80043dc: b538 push {r3, r4, r5, lr}
  10123. 80043de: 2300 movs r3, #0
  10124. 80043e0: 4c06 ldr r4, [pc, #24] ; (80043fc <_fstat_r+0x20>)
  10125. 80043e2: 4605 mov r5, r0
  10126. 80043e4: 4608 mov r0, r1
  10127. 80043e6: 4611 mov r1, r2
  10128. 80043e8: 6023 str r3, [r4, #0]
  10129. 80043ea: f7fe ff0e bl 800320a <_fstat>
  10130. 80043ee: 1c43 adds r3, r0, #1
  10131. 80043f0: d102 bne.n 80043f8 <_fstat_r+0x1c>
  10132. 80043f2: 6823 ldr r3, [r4, #0]
  10133. 80043f4: b103 cbz r3, 80043f8 <_fstat_r+0x1c>
  10134. 80043f6: 602b str r3, [r5, #0]
  10135. 80043f8: bd38 pop {r3, r4, r5, pc}
  10136. 80043fa: bf00 nop
  10137. 80043fc: 200013b4 .word 0x200013b4
  10138. 08004400 <_isatty_r>:
  10139. 8004400: b538 push {r3, r4, r5, lr}
  10140. 8004402: 2300 movs r3, #0
  10141. 8004404: 4c05 ldr r4, [pc, #20] ; (800441c <_isatty_r+0x1c>)
  10142. 8004406: 4605 mov r5, r0
  10143. 8004408: 4608 mov r0, r1
  10144. 800440a: 6023 str r3, [r4, #0]
  10145. 800440c: f7fe ff02 bl 8003214 <_isatty>
  10146. 8004410: 1c43 adds r3, r0, #1
  10147. 8004412: d102 bne.n 800441a <_isatty_r+0x1a>
  10148. 8004414: 6823 ldr r3, [r4, #0]
  10149. 8004416: b103 cbz r3, 800441a <_isatty_r+0x1a>
  10150. 8004418: 602b str r3, [r5, #0]
  10151. 800441a: bd38 pop {r3, r4, r5, pc}
  10152. 800441c: 200013b4 .word 0x200013b4
  10153. 08004420 <_lseek_r>:
  10154. 8004420: b538 push {r3, r4, r5, lr}
  10155. 8004422: 4605 mov r5, r0
  10156. 8004424: 4608 mov r0, r1
  10157. 8004426: 4611 mov r1, r2
  10158. 8004428: 2200 movs r2, #0
  10159. 800442a: 4c05 ldr r4, [pc, #20] ; (8004440 <_lseek_r+0x20>)
  10160. 800442c: 6022 str r2, [r4, #0]
  10161. 800442e: 461a mov r2, r3
  10162. 8004430: f7fe fef2 bl 8003218 <_lseek>
  10163. 8004434: 1c43 adds r3, r0, #1
  10164. 8004436: d102 bne.n 800443e <_lseek_r+0x1e>
  10165. 8004438: 6823 ldr r3, [r4, #0]
  10166. 800443a: b103 cbz r3, 800443e <_lseek_r+0x1e>
  10167. 800443c: 602b str r3, [r5, #0]
  10168. 800443e: bd38 pop {r3, r4, r5, pc}
  10169. 8004440: 200013b4 .word 0x200013b4
  10170. 08004444 <memchr>:
  10171. 8004444: b510 push {r4, lr}
  10172. 8004446: b2c9 uxtb r1, r1
  10173. 8004448: 4402 add r2, r0
  10174. 800444a: 4290 cmp r0, r2
  10175. 800444c: 4603 mov r3, r0
  10176. 800444e: d101 bne.n 8004454 <memchr+0x10>
  10177. 8004450: 2000 movs r0, #0
  10178. 8004452: bd10 pop {r4, pc}
  10179. 8004454: 781c ldrb r4, [r3, #0]
  10180. 8004456: 3001 adds r0, #1
  10181. 8004458: 428c cmp r4, r1
  10182. 800445a: d1f6 bne.n 800444a <memchr+0x6>
  10183. 800445c: 4618 mov r0, r3
  10184. 800445e: bd10 pop {r4, pc}
  10185. 08004460 <__malloc_lock>:
  10186. 8004460: 4770 bx lr
  10187. 08004462 <__malloc_unlock>:
  10188. 8004462: 4770 bx lr
  10189. 08004464 <_read_r>:
  10190. 8004464: b538 push {r3, r4, r5, lr}
  10191. 8004466: 4605 mov r5, r0
  10192. 8004468: 4608 mov r0, r1
  10193. 800446a: 4611 mov r1, r2
  10194. 800446c: 2200 movs r2, #0
  10195. 800446e: 4c05 ldr r4, [pc, #20] ; (8004484 <_read_r+0x20>)
  10196. 8004470: 6022 str r2, [r4, #0]
  10197. 8004472: 461a mov r2, r3
  10198. 8004474: f7fe fe9e bl 80031b4 <_read>
  10199. 8004478: 1c43 adds r3, r0, #1
  10200. 800447a: d102 bne.n 8004482 <_read_r+0x1e>
  10201. 800447c: 6823 ldr r3, [r4, #0]
  10202. 800447e: b103 cbz r3, 8004482 <_read_r+0x1e>
  10203. 8004480: 602b str r3, [r5, #0]
  10204. 8004482: bd38 pop {r3, r4, r5, pc}
  10205. 8004484: 200013b4 .word 0x200013b4
  10206. 08004488 <_init>:
  10207. 8004488: b5f8 push {r3, r4, r5, r6, r7, lr}
  10208. 800448a: bf00 nop
  10209. 800448c: bcf8 pop {r3, r4, r5, r6, r7}
  10210. 800448e: bc08 pop {r3}
  10211. 8004490: 469e mov lr, r3
  10212. 8004492: 4770 bx lr
  10213. 08004494 <_fini>:
  10214. 8004494: b5f8 push {r3, r4, r5, r6, r7, lr}
  10215. 8004496: bf00 nop
  10216. 8004498: bcf8 pop {r3, r4, r5, r6, r7}
  10217. 800449a: bc08 pop {r3}
  10218. 800449c: 469e mov lr, r3
  10219. 800449e: 4770 bx lr