Bluecell_operate.h 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205
  1. /*
  2. * Bluecell_operate.h
  3. *
  4. * Created on: 2020. 4. 3.
  5. * Author: YJ
  6. */
  7. #ifndef BLUECELL_OPERATE_H_
  8. #define BLUECELL_OPERATE_H_
  9. #include <stdbool.h>
  10. #include "Bluecell_operate.h"
  11. /*
  12. SYN
  13. Sub-UID
  14. R-Code
  15. TR-ID
  16. Seq-Num
  17. TTL
  18. Time
  19. ���� ����
  20. CMD
  21. Length
  22. Header Checksum
  23. SUB-DATA
  24. SUB-DATA-CRC
  25. ETX
  26. */
  27. /*
  28. *
  29. 0 80 ��ü ���� ��ȸ ��� AID �׸� ���� ���� ��û �� ���� (��û Frame�� SUB-DATA �� ���̴� 0)
  30. 1 81 ���� ��û ���� ��û�� REQ�� 0x01 �̰� ������ ��ü ������ ���¸� ����
  31. 10 90 Download Notification �ٿ�ε� ����
  32. 11 91 Download Data �ٿ�ε� data
  33. 12 92 Download Confirm �ٿ�ε� Ȯ��
  34. 13 93 Download Complete Download Complete Command
  35. 14 94 System-Reboot System Rebooting Command
  36. 40 C0 ���̺� ��ȸ �� ����
  37. 41 C1 ���̺� ���� �� ����
  38. *
  39. *
  40. */
  41. typedef enum{
  42. AllDataReq = 0, // -> Response 80
  43. DataCtrlReq, // -> Response 81
  44. DownNotification, // -> Response 90
  45. DownData, // -> Response 91
  46. DownConfirm , // -> Response 92
  47. DownComplete, // -> Response 93
  48. SystemReboot, // -> Response 94
  49. TableDataReq = 40,
  50. }MBICBootProt_st;
  51. typedef enum{
  52. MBIC_GET = 0,
  53. MBIC_SET,
  54. MBIC_Table_Get = 0x40,
  55. MBIC_Table_Set = 0x41,
  56. }BMBM_CMD;
  57. typedef struct{
  58. uint8_t High_bit;
  59. uint8_t Low_bit;
  60. }OneByteToTwoByte;
  61. typedef enum{
  62. MBIC_Notice_REQ = 0x10,
  63. MBIC_Download_DATA_REQ,
  64. MBIC_Download_Confirm_REQ,
  65. MBIC_Complete_Notice_REQ_REQ,
  66. MBIC_Reboot_Notice_REQ,
  67. }MBIC_Download_Req_L;
  68. typedef enum{
  69. MBIC_Notice_RSP = 0x90,
  70. MBIC_Download_DATA_RSP,
  71. MBIC_Download_Confirm_RSP,
  72. MBIC_Complete_Notice_RSP,
  73. MBIC_Reboot_Notice_RSP,
  74. }MBIC_Download_Rsp_L;
  75. typedef enum{
  76. MBIC_PREAMBLE_0 = 0,
  77. MBIC_PREAMBLE_1,
  78. MBIC_PREAMBLE_2,
  79. MBIC_PREAMBLE_3,
  80. MBIC_SUBUID_0,
  81. MBIC_SUBUID_1,
  82. MBIC_RCODE_0,
  83. MBIC_TRID_0,
  84. MBIC_TRID_1,
  85. MBIC_SEQSUM_0, // 9Index
  86. MBIC_TTL_0, //10 INDEX
  87. MBIC_TIME_0,
  88. MBIC_TIME_1,
  89. MBIC_TIME_2,
  90. MBIC_TIME_3,
  91. MBIC_TIME_4,
  92. MBIC_TIME_5,
  93. MBIC_ERRRESPONSE_0,
  94. MBIC_CMD_0,
  95. MBIC_LENGTH_0, // 19INDEX
  96. MBIC_LENGTH_1, // 20
  97. MBIC_HEADERCHECKSUM_0,
  98. MBIC_PAYLOADSTART,
  99. /*
  100. * PayLoadSTART
  101. */
  102. }MBICProt_st;
  103. typedef enum{
  104. AGC_Alarm_DL1_Index = 0,
  105. AGC_Alarm_DL2_Index,
  106. AGC_Alarm_DL3_Index,
  107. AGC_Alarm_DL4_Index,
  108. AGC_Alarm_DL_Index_MAX,
  109. };
  110. typedef enum{
  111. ALC_Alarm_UL1_Index = 0,
  112. ALC_Alarm_UL2_Index,
  113. ALC_Alarm_UL3_Index,
  114. ALC_Alarm_UL4_Index,
  115. ALC_Alarm_UL_Index_MAX,
  116. };
  117. typedef enum{
  118. Alarm_Bit_List = 0x00,
  119. Alarm_Mask,
  120. Alarm_Test_Mode,
  121. Alarm_Test_Dummy,
  122. CPU_Version,
  123. ModuleINFORMATION_null1,
  124. CPU_Current_Bank,
  125. CPU_Bank_Select_Reboot_by,
  126. CPU_Bank1_Image_Version,
  127. CPU_Bank1_Image_BuildTime,
  128. CPU_Bank1_Image_Name,
  129. CPU_Bank2_Image_Version,
  130. CPU_Bank2_Image_BuildTime,
  131. CPU_Bank2_Image_Name,
  132. SW_Reset,
  133. Factory_Set_Initialization,
  134. }SERIAL_ModuleINFORMATION;
  135. typedef enum{
  136. Temperature = 0x10,
  137. Temperature_Offset,
  138. Temp_High_Threshold,
  139. Temp_High_Threshold_Default,
  140. Temp_High_Alarm,
  141. LED_TEST,
  142. Node,
  143. Type,
  144. PCB_Version,
  145. Serial_Number,
  146. Manufacture,
  147. Manufacture_Date,
  148. ENVIRONMENT_INVENTORY_NULL0,
  149. Freq_ID,
  150. Carrier_ID,
  151. Carrier_ON_OFF,
  152. }SERIAL_ENVIRONMENT_INVENTORY_t;
  153. typedef enum{
  154. DLI_P1_Level = 0x20,
  155. DLI_P2_Level,
  156. DLI_P3_Level,
  157. DLI_P4_Level,
  158. ULO_P1_Level,
  159. ULO_P2_Level,
  160. ULO_P3_Level,
  161. ULO_P4_Level,
  162. }SERIAL_Current_Volt_t;
  163. typedef struct{
  164. bool AGC1_En;
  165. bool AGC2_En;
  166. bool AGC3_En;
  167. bool AGC4_En;
  168. bool ALC1_En;
  169. bool ALC2_En;
  170. bool ALC3_En;
  171. bool ALC4_En;
  172. }AutoCtrl_st;
  173. typedef enum{
  174. BLUECELL_HEADER,
  175. BLUECELL_TYPE,
  176. BLUECELL_LENGTH,
  177. BLUECELL_CRCINDEX,
  178. BLUECELL_DATA,
  179. }BLUECELLProt_st;
  180. typedef enum{
  181. Bluecell_Table_ATT_DL1 = 0,
  182. Bluecell_Table_ATT_UL1,
  183. Bluecell_Table_ATT_DL2,
  184. Bluecell_Table_ATT_UL2,
  185. Bluecell_Table_ATT_DL3,
  186. Bluecell_Table_ATT_UL3,
  187. Bluecell_Table_ATT_DL4,
  188. Bluecell_Table_ATT_UL4,
  189. Bluecell_Table_DET_DL1,
  190. Bluecell_Table_DET_UL1,
  191. Bluecell_Table_DET_DL2,
  192. Bluecell_Table_DET_UL2,
  193. Bluecell_Table_DET_DL3,
  194. Bluecell_Table_DET_UL3,
  195. Bluecell_Table_DET_DL4,
  196. Bluecell_Table_DET_UL4,
  197. Bluecell_Table_TEMP_DL1,
  198. Bluecell_Table_TEMP_UL1,
  199. Bluecell_Table_TEMP_DL2,
  200. Bluecell_Table_TEMP_UL2,
  201. Bluecell_Table_TEMP_DL3,
  202. Bluecell_Table_TEMP_UL3,
  203. Bluecell_Table_TEMP_DL4,
  204. Bluecell_Table_TEMP_UL4,
  205. }Bluecell_tableIndex;
  206. typedef enum{
  207. MBIC_PROT_PREAMBLE0_INDEX,
  208. MBIC_PROT_PREAMBLE1_INDEX,
  209. MBIC_PROT_PREAMBLE2_INDEX,
  210. MBIC_PROT_PREAMBLE3_INDEX,
  211. MBIC_PROT_SUB_UID0_INDEX,
  212. MBIC_PROT_SUB_UID1_INDEX,
  213. MBIC_PROT_R_CODE_INDEX,
  214. MBIC_PROT_TR_ID0_INDEX,
  215. MBIC_PROT_TR_ID1_INDEX,
  216. MBIC_PROT_SEQ_NUM_INDEX,
  217. MBIC_PROT_TTL_INDEX,
  218. MBIC_PROT_TIME0_INDEX,
  219. MBIC_PROT_TIME1_INDEX,
  220. MBIC_PROT_TIME2_INDEX,
  221. MBIC_PROT_TIME3_INDEX,
  222. MBIC_PROT_TIME4_INDEX,
  223. MBIC_PROT_TIME5_INDEX,
  224. MBIC_PROT_ERR_RESP_INDEX,
  225. MBIC_PROT_CMD_INDEX,
  226. MBIC_PROT_LENGTH_INDEX,
  227. MBIC_PROT_HEADERCHECKSUM_INDEX,
  228. MBIC_PROT_SUB_DATA_INDEX,
  229. MBIC_PROT_INDEX_MAX,
  230. };
  231. //5~ - 25
  232. typedef struct{
  233. int8_t DET_DL_0;
  234. int8_t DET_DL_1;
  235. int8_t DET_DL_2;
  236. int8_t DET_DL_3;
  237. int8_t DET_DL_4;
  238. int8_t DET_DL_5;
  239. int8_t DET_DL_6;
  240. int8_t DET_DL_7;
  241. int8_t DET_DL_8;
  242. int8_t DET_DL_9;
  243. int8_t DET_DL_10;
  244. int8_t DET_DL_11;
  245. int8_t DET_DL_12;
  246. int8_t DET_DL_13;
  247. int8_t DET_DL_14;
  248. int8_t DET_DL_15;
  249. int8_t DET_DL_16;
  250. int8_t DET_DL_17;
  251. int8_t DET_DL_18;
  252. int8_t DET_DL_19;
  253. int8_t DET_DL_20;
  254. int8_t DET_DL_21;
  255. int8_t DET_DL_22;
  256. int8_t DET_DL_23;
  257. int8_t DET_DL_24;
  258. int8_t DET_DL_25;
  259. int8_t DET_DL_26;
  260. int8_t DET_DL_27;
  261. int8_t DET_DL_28;
  262. int8_t DET_DL_29;
  263. int8_t DET_DL_30;
  264. }AGC_dBm_t;
  265. typedef struct{
  266. int8_t DET_UL_0;
  267. int8_t DET_UL_1;
  268. int8_t DET_UL_2;
  269. int8_t DET_UL_3;
  270. int8_t DET_UL_4;
  271. int8_t DET_UL_5;
  272. int8_t DET_UL_6;
  273. int8_t DET_UL_7;
  274. int8_t DET_UL_8;
  275. int8_t DET_UL_9;
  276. int8_t DET_UL_10;
  277. int8_t DET_UL_11;
  278. int8_t DET_UL_12;
  279. int8_t DET_UL_13;
  280. int8_t DET_UL_14;
  281. int8_t DET_UL_15;
  282. int8_t DET_UL_16;
  283. int8_t DET_UL_17;
  284. int8_t DET_UL_18;
  285. int8_t DET_UL_19;
  286. int8_t DET_UL_20;
  287. int8_t DET_UL_21;
  288. int8_t DET_UL_22;
  289. int8_t DET_UL_23;
  290. int8_t DET_UL_24;
  291. int8_t DET_UL_25;
  292. int8_t DET_UL_26;
  293. int8_t DET_UL_27;
  294. int8_t DET_UL_28;
  295. int8_t DET_UL_29;
  296. int8_t DET_UL_30;
  297. int8_t DET_UL_31;
  298. int8_t DET_UL_32;
  299. int8_t DET_UL_33;
  300. int8_t DET_UL_34;
  301. int8_t DET_UL_35;
  302. int8_t DET_UL_36;
  303. int8_t DET_UL_37;
  304. int8_t DET_UL_38;
  305. int8_t DET_UL_39;
  306. int8_t DET_UL_40;
  307. int8_t DET_UL_41;
  308. int8_t DET_UL_42;
  309. int8_t DET_UL_43;
  310. int8_t DET_UL_44;
  311. int8_t DET_UL_45;
  312. }ALC_dBm_t;
  313. typedef enum{
  314. DLI_RF_Path1_ON_OFF = 0x30,
  315. DLI_RF_Path2_ON_OFF,
  316. DLI_RF_Path3_ON_OFF,
  317. DLI_RF_Path4_ON_OFF,
  318. DLI_Gain_Atten1,
  319. DLI_Gain_Atten2,
  320. DLI_Gain_Atten3,
  321. DLI_Gain_Atten4,
  322. DLI_Gain_Atten_Offset1,
  323. DLI_Gain_Atten_Offset2,
  324. DLI_Gain_Atten_Offset3,
  325. DLI_Gain_Atten_Offset4,
  326. DLI_Level_High_Threshold,
  327. DLI_Level_Low_Threshold,
  328. DLI_Level_High_Low_Threshold_default,
  329. DLI_Level,
  330. DLI_Level_High_Alarm1=0x40,
  331. DLI_Level_High_Alarm2,
  332. DLI_Level_High_Alarm3,
  333. DLI_Level_High_Alarm4,
  334. DLI_Level_Low_Alarm1,
  335. DLI_Level_Low_Alarm2,
  336. DLI_Level_Low_Alarm3,
  337. DLI_Level_Low_Alarm4,
  338. SERIAL_DL_NULL0,
  339. DLI_FRBT_Atten,
  340. DLI_FRBT_D_Day,
  341. DLI_FRBT_Status,
  342. DLI_AGC_ON_OFF=0x50,
  343. DLI_AGC_Threshold,
  344. DLI_AGC_Threshold_Default,
  345. DLI_Shutdown_ON_OFF,
  346. DLI_Shutdown_Threshold,
  347. DLI_Shutdown_Threshold_Default,
  348. DLI_Shutdown_Count,
  349. DLI_AGC_Alarm1,
  350. DLI_AGC_Alarm2,
  351. DLI_AGC_Alarm3,
  352. DLI_AGC_Alarm4,
  353. DLI_Shutdown_Alarm1,
  354. DLI_Shutdown_Alarm2,
  355. DLI_Shutdown_Alarm3,
  356. DLI_Shutdown_Alarm4,
  357. }SERIAL_DL_t;
  358. typedef enum{
  359. ULO_RF_Path1_ON_OFF = 0x60,
  360. ULO_RF_Path2_ON_OFF,
  361. ULO_RF_Path3_ON_OFF,
  362. ULO_RF_Path4_ON_OFF,
  363. ULO_Gain_Atten1,
  364. ULO_Gain_Atten2,
  365. ULO_Gain_Atten3,
  366. ULO_Gain_Atten4,
  367. ULO_Gain_Atten_Offset1,
  368. ULO_Gain_Atten_Offset2,
  369. ULO_Gain_Atten_Offset3,
  370. ULO_Gain_Atten_Offset4,
  371. ULO_Level_High_Threshold,
  372. SERIAL_UL_NULL0,
  373. ULO_Level_High_Threshold_default,
  374. ULO_Level,
  375. ULO_Level_High_Alarm1=0x70,
  376. ULO_Level_High_Alarm2,
  377. ULO_Level_High_Alarm3,
  378. ULO_Level_High_Alarm4,
  379. SERIAL_UL_NULL1,
  380. ULO_ALC_ON_OFF=0x80,
  381. ULO_ALC_Threshold,
  382. ULO_ALC_Threshold_Default,
  383. ULO_Shutdown_ON_OFF,
  384. ULO_Shutdown_Threshold,
  385. ULO_Shutdown_Threshold_Default,
  386. ULO_Shutdown_Retry_Count,
  387. ULO_ALC_Alarm1,
  388. ULO_ALC_Alarm2,
  389. ULO_ALC_Alarm3,
  390. ULO_ALC_Alarm4,
  391. ULO_Shutdown_Alarm1,
  392. ULO_Shutdown_Alarm2,
  393. ULO_Shutdown_Alarm3,
  394. ULO_Shutdown_Alarm4,
  395. }SERIAL_UL_t;
  396. #define RETRYCNT_MAX 4
  397. #define MBIC_HEADER_SIZE 22
  398. #define MBIC_PREAMBLE0 0x16
  399. #define MBIC_PREAMBLE1 0x16
  400. #define MBIC_PREAMBLE2 0x16
  401. #define MBIC_PREAMBLE3 0x16
  402. #define MBIC_SUBUID0 0x00
  403. #define MBIC_SUBUID1 0xF1
  404. #define MBIC_RCODE
  405. #define MBIC_TRID
  406. #define MBIC_SEQNUM
  407. #define MBIC_TTL
  408. #define MBIC_TIME
  409. #define MBIC_ERRRESPONSE 0x00
  410. #define MBIC_CMD
  411. #define MBIC_LENGTH
  412. #define MBIC_CHECKSHUM_INDEX MBIC_HEADER_SIZE - 1 //CheckSUM REMOVE INDEX
  413. #define MBIC_ETX 0x03
  414. #define MBIC_NODE_MU 0x80
  415. #define MBIC_CPUVERSION 0x000000
  416. enum DATATYPE
  417. {
  418. BLUECELL_SOFTWARERESET = 0,
  419. ATT_DL1_PATH = 0x12,
  420. ATT_UL1_PATH = 0x16,
  421. ATT_SelfTest1 = 0x18,
  422. ATT_DL2_PATH = 0x22,
  423. ATT_UL2_PATH = 0x26,
  424. ATT_SelfTest2 = 0x28,
  425. ATT_DL3_PATH = 0x32,
  426. ATT_UL3_PATH = 0x36,
  427. ATT_SelfTest3 = 0x38,
  428. ATT_DL4_PATH = 0x42,
  429. ATT_UL4_PATH = 0x46,
  430. ATT_SelfTest4 = 0x48,
  431. Bluecell_ULO_ALC_ON_OFF = 0x51,
  432. Bluecell_DLI_AGC_ON_OFF = 0x61,
  433. ATT_TableSet = 0x70,
  434. ATT_TableGet = 0x71,
  435. Bluecell_StatusReq = 0x77,
  436. Bluecell_StatusSave = 0x78,
  437. Bluecell_DL1_USER = 0x80,
  438. Bluecell_DL2_USER = 0x81,
  439. Bluecell_DL3_USER = 0x82,
  440. Bluecell_DL4_USER = 0x83,
  441. Bluecell_UL1_USER = 0x84,
  442. Bluecell_UL2_USER = 0x85,
  443. Bluecell_UL3_USER = 0x86,
  444. Bluecell_UL4_USER = 0x87,
  445. Bluecell_TEMP_USER = 0x88,
  446. Bluecell_DLI_AGC_Threshold,
  447. Bluecell_DLI_AGC_Threshold_Default,
  448. Bluecell_DLI_Shutdown_ON_OFF,
  449. Bluecell_DLI_Shutdown_Threshold,
  450. Bluecell_DLI_Shutdown_Threshold_Default,
  451. Bluecell_DLI_Shutdown_Count,
  452. Bluecell_DLI_Level_High_Threshold ,
  453. Bluecell_DLI_Level_Low_Threshold ,
  454. Bluecell_DLI_Level_High_Low_Threshold_default ,
  455. Bluecell_LED_TEST ,
  456. Bluecell_Temperature_Offset ,
  457. Bluecell_Temp_High_Threshold ,
  458. Bluecell_Temp_High_Threshold_Default ,
  459. Bluecell_ULO_Level_High_Threshold ,
  460. Bluecell_ULO_Level_High_Threshold_default ,
  461. Bluecell_ULO_ALC_Threshold ,
  462. Bluecell_ULO_ALC_Threshold_Default ,
  463. Bluecell_ULO_Shutdown_ON_OFF ,
  464. Bluecell_ULO_Shutdown_Threshold ,
  465. Bluecell_ULO_Shutdown_Threshold_Default ,
  466. Bluecell_ULO_Shutdown_Retry_Count ,
  467. Bluecell_Alarm_Mask,
  468. Bluecell_ATT_DL1,
  469. Bluecell_ATT_DL2,
  470. Bluecell_ATT_DL3,
  471. Bluecell_ATT_DL4,
  472. Bluecell_ATT_UL1,
  473. Bluecell_ATT_UL2,
  474. Bluecell_ATT_UL3,
  475. Bluecell_ATT_UL4,
  476. Bluecell_ATT_DL1_USER,
  477. Bluecell_ATT_DL2_USER,
  478. Bluecell_ATT_DL3_USER,
  479. Bluecell_ATT_DL4_USER,
  480. Bluecell_ATT_UL1_USER,
  481. Bluecell_ATT_UL2_USER,
  482. Bluecell_ATT_UL3_USER,
  483. Bluecell_ATT_UL4_USER,
  484. };
  485. typedef enum{
  486. DLI_P1_Level_Table_Number = 0x00,
  487. DLI_P2_Level_Table_Number = 0x01,
  488. DLI_P3_Level_Table_Number = 0x02,
  489. DLI_P4_Level_Table_Number = 0x03,
  490. ULO_P1_Level_Table_Number = 0x10,
  491. ULO_P2_Level_Table_Number = 0x11,
  492. ULO_P3_Level_Table_Number = 0x12,
  493. ULO_P4_Level_Table_Number = 0x13,
  494. DLI_P1_ATT_Temp_guarantee_Table_Number = 0x20,
  495. DLI_P2_ATT_Temp_guarantee_Table_Number = 0x21,
  496. DLI_P3_ATT_Temp_guarantee_Table_Number = 0x22,
  497. DLI_P4_ATT_Temp_guarantee_Table_Number = 0x23,
  498. ULO_P1_ATT_Temp_guarantee_Table_Number = 0x30,
  499. ULO_P2_ATT_Temp_guarantee_Table_Number = 0x31,
  500. ULO_P3_ATT_Temp_guarantee_Table_Number = 0x32,
  501. ULO_P4_ATT_Temp_guarantee_Table_Number = 0x33,
  502. DLI_P1_ATT_Accuracy_Table_Number = 0x40,
  503. DLI_P2_ATT_Accuracy_Table_Number = 0x41,
  504. DLI_P3_ATT_Accuracy_Table_Number = 0x42,
  505. DLI_P4_ATT_Accuracy_Table_Number = 0x43,
  506. ULO_P1_ATT_Accuracy_Table_Number = 0x50,
  507. ULO_P2_ATT_Accuracy_Table_Number = 0x51,
  508. ULO_P3_ATT_Accuracy_Table_Number = 0x52,
  509. ULO_P4_ATT_Accuracy_Table_Number = 0x53,
  510. }MBIC_Table_Number;
  511. #define UNIT_TYPE_MBIC 0x01
  512. /*FLAG BIT START */
  513. #define ENVIRONMENT_TEMPHIGH 0x80
  514. #define ALARM_DLI_P4_LEVEL_LOW 0x80
  515. #define ALARM_DLI_P3_LEVEL_LOW 0x40
  516. #define ALARM_DLI_P2_LEVEL_LOW 0x20
  517. #define ALARM_DLI_P1_LEVEL_LOW 0x10
  518. #define ALARM_DLI_P4_LEVEL_HIGH 0x08
  519. #define ALARM_DLI_P3_LEVEL_HIGH 0x04
  520. #define ALARM_DLI_P2_LEVEL_HIGH 0x02
  521. #define ALARM_DLI_P1_LEVEL_HIGH 0x01
  522. #define ALARM_AGC_P4 0x80
  523. #define ALARM_AGC_P3 0x40
  524. #define ALARM_AGC_P2 0x20
  525. #define ALARM_AGC_P1 0x10
  526. #define ALARM_DLI_SHUTDOWN_P4 0x08
  527. #define ALARM_DLI_SHUTDOWN_P3 0x04
  528. #define ALARM_DLI_SHUTDOWN_P2 0x02
  529. #define ALARM_DLI_SHUTDOWN_P1 0x01
  530. #define ALARM_ULO_P4_LEVEL_HIGH 0x08
  531. #define ALARM_ULO_P3_LEVEL_HIGH 0x04
  532. #define ALARM_ULO_P2_LEVEL_HIGH 0x02
  533. #define ALARM_ULO_P1_LEVEL_HIGH 0x01
  534. #define ALARM_ALC_P4 0x80
  535. #define ALARM_ALC_P3 0x40
  536. #define ALARM_ALC_P2 0x20
  537. #define ALARM_ALC_P1 0x10
  538. #define ALARM_ULO_SHUTDOWN_P4 0x08
  539. #define ALARM_ULO_SHUTDOWN_P3 0x04
  540. #define ALARM_ULO_SHUTDOWN_P2 0x02
  541. #define ALARM_ULO_SHUTDOWN_P1 0x01
  542. /*FLAG BIT END*/
  543. #define MBIC_DLI_AGC_Threshold_Default_H 0xFF
  544. #define MBIC_DLI_AGC_Threshold_Default_L 0xF6
  545. #define MBIC_DLI_Shutdown_Threshold_Default_H 0xFF
  546. #define MBIC_DLI_Shutdown_Threshold_Default_L 0xFF
  547. #define MBIC_DLI_Level_High_Threshold_default_H 0x00
  548. #define MBIC_DLI_Level_High_Threshold_default_L 0x07
  549. #define MBIC_DLI_Level_Low_Threshold_default_H 0xFF
  550. #define MBIC_DLI_Level_Low_Threshold_default_L 0xD5
  551. #define MBIC_ULO_Level_High_Threshold_Default_H 0xFF
  552. #define MBIC_ULO_Level_High_Threshold_Default_L 0xEE
  553. #define MBIC_Temp_High_Threshold_Default 0x50
  554. #define MBIC_ULO_ALC_Threshold_Default_H 0xFF
  555. #define MBIC_ULO_ALC_Threshold_Default_L 0xD8
  556. #define MBIC_ULO_Shutdown_Threshold_Default_H 0xFF
  557. #define MBIC_ULO_Shutdown_Threshold_Default_L 0xF0
  558. #define HIDDENATTEN 5 * 10
  559. typedef enum{
  560. ENVIRONMENT = 0,
  561. DL1,
  562. DL2,
  563. UL1,
  564. UL2,
  565. MAX_ALARM_Len,
  566. }AlarmList;
  567. typedef struct{
  568. uint8_t bluecell_User_DL1_H; uint8_t bluecell_User_DL1_L;
  569. uint8_t bluecell_User_DL2_H; uint8_t bluecell_User_DL2_L;
  570. uint8_t bluecell_User_DL3_H; uint8_t bluecell_User_DL3_L;
  571. uint8_t bluecell_User_DL4_H; uint8_t bluecell_User_DL4_L;
  572. uint8_t bluecell_User_UL1_H; uint8_t bluecell_User_UL1_L;
  573. uint8_t bluecell_User_UL2_H; uint8_t bluecell_User_UL2_L;
  574. uint8_t bluecell_User_UL3_H; uint8_t bluecell_User_UL3_L;
  575. uint8_t bluecell_User_UL4_H; uint8_t bluecell_User_UL4_L;
  576. }USER_ATTEN_st;
  577. typedef struct{
  578. uint8_t bluecell_header;
  579. uint8_t bluecell_type;
  580. uint8_t bluecell_length;
  581. uint8_t bluecell_crcindex;
  582. uint8_t Selftest1;
  583. uint8_t Selftest2;
  584. uint8_t Selftest3;
  585. uint8_t Selftest4;
  586. uint8_t ATT_DL1_PATH;
  587. uint8_t ATT_DL2_PATH;
  588. uint8_t ATT_DL3_PATH;
  589. uint8_t ATT_DL4_PATH;
  590. uint8_t ATT_UL1_PATH;
  591. uint8_t ATT_UL2_PATH;
  592. uint8_t ATT_UL3_PATH;
  593. uint8_t ATT_UL4_PATH;
  594. uint8_t ATT_DL1_H;
  595. uint8_t ATT_DL1_L;
  596. uint8_t ATT_DL2_H;
  597. uint8_t ATT_DL2_L;
  598. uint8_t ATT_DL3_H;
  599. uint8_t ATT_DL3_L;
  600. uint8_t ATT_DL4_H;
  601. uint8_t ATT_DL4_L;
  602. uint8_t ATT_UL1_H;
  603. uint8_t ATT_UL1_L;
  604. uint8_t ATT_UL2_H;
  605. uint8_t ATT_UL2_L;
  606. uint8_t ATT_UL3_H;
  607. uint8_t ATT_UL3_L;
  608. uint8_t ATT_UL4_H;
  609. uint8_t ATT_UL4_L;
  610. uint8_t ULO_P1_Level1_H;
  611. uint8_t ULO_P1_Level1_L;
  612. uint8_t ULO_P2_Level2_H;
  613. uint8_t ULO_P2_Level2_L;
  614. uint8_t ULO_P3_Level3_H;
  615. uint8_t ULO_P3_Level3_L;
  616. uint8_t ULO_P4_Level4_H;
  617. uint8_t ULO_P4_Level4_L;
  618. uint8_t DLI_P1_Level1_H;
  619. uint8_t DLI_P1_Level1_L;
  620. uint8_t DLI_P2_Level2_H;
  621. uint8_t DLI_P2_Level2_L;
  622. uint8_t DLI_P3_Level3_H;
  623. uint8_t DLI_P3_Level3_L;
  624. uint8_t DLI_P4_Level4_H;
  625. uint8_t DLI_P4_Level4_L;
  626. uint8_t DET_TEMP;
  627. uint8_t DLI_AGC_ON_OFF;
  628. uint8_t ULO_ALC_ON_OFF;
  629. uint8_t ULO_Level1_H;
  630. uint8_t ULO_Level1_L;
  631. uint8_t ULO_Level2_H;
  632. uint8_t ULO_Level2_L;
  633. uint8_t ULO_Level3_H;
  634. uint8_t ULO_Level3_L;
  635. uint8_t ULO_Level4_H;
  636. uint8_t ULO_Level4_L;
  637. uint8_t DLI_Level1_H;
  638. uint8_t DLI_Level1_L;
  639. uint8_t DLI_Level2_H;
  640. uint8_t DLI_Level2_L;
  641. uint8_t DLI_Level3_H;
  642. uint8_t DLI_Level3_L;
  643. uint8_t DLI_Level4_H;
  644. uint8_t DLI_Level4_L;
  645. uint8_t ULO_ALC_Threshold_H;
  646. uint8_t ULO_ALC_Threshold_L;
  647. uint8_t BLUECELL_RESERVE17;
  648. uint8_t BLUECELL_RESERVE18;
  649. uint8_t BLUECELL_RESERVE19;
  650. uint8_t BLUECELL_RESERVE20;
  651. uint8_t BLUECELL_RESERVE21;
  652. uint8_t bluecell_User_DL1_H;
  653. uint8_t bluecell_User_DL1_L;
  654. uint8_t bluecell_User_DL2_H;
  655. uint8_t bluecell_User_DL2_L;
  656. uint8_t bluecell_User_DL3_H;
  657. uint8_t bluecell_User_DL3_L;
  658. uint8_t bluecell_User_DL4_H;
  659. uint8_t bluecell_User_DL4_L;
  660. uint8_t bluecell_User_UL1_H;
  661. uint8_t bluecell_User_UL1_L;
  662. uint8_t bluecell_User_UL2_H;
  663. uint8_t bluecell_User_UL2_L;
  664. uint8_t bluecell_User_UL3_H;
  665. uint8_t bluecell_User_UL3_L;
  666. uint8_t bluecell_User_UL4_H;
  667. uint8_t bluecell_User_UL4_L;
  668. uint8_t bluecell_User_TEMP_H;
  669. uint8_t bluecell_User_TEMP_L;
  670. int8_t bluecell_User_TEMP_OFFSET;
  671. int8_t Temp_High_Threshold;
  672. int8_t Temp_High_Threshold_Default;
  673. uint8_t DLI_Level_High_Threshold_H;
  674. uint8_t DLI_Level_High_Threshold_L;
  675. uint8_t DLI_Level_Low_Threshold_H;
  676. uint8_t DLI_Level_Low_Threshold_L;
  677. uint8_t DLI_Level_High_Low_Threshold_default;
  678. uint8_t ALARM_TEMP_HIGH; //bit
  679. uint8_t ALARM_DLI_Level;
  680. uint8_t ALARM_DLI_SHTUTDOWN;
  681. uint8_t ALARM_DLI_AGC_Alarm;
  682. uint8_t ALARM_ULO_ALC_Alarm;
  683. uint8_t ALARM_ULO_Level;
  684. uint8_t ALARM_ULO_SHTUTDOWN;
  685. uint8_t ALARM_MASK1;
  686. uint8_t ALARM_MASK2;
  687. uint8_t ALARM_MASK3;
  688. uint8_t ALARM_MASK4;
  689. uint8_t ALARM_MASK5;
  690. uint8_t ALARM_TESTMODE;
  691. uint8_t ALARM_Test_Dummy1;
  692. uint8_t ALARM_Test_Dummy2;
  693. uint8_t ALARM_Test_Dummy3;
  694. uint8_t ALARM_Test_Dummy4;
  695. uint8_t ALARM_Test_Dummy5;
  696. uint8_t CPUVERSION1;
  697. uint8_t CPUVERSION2;
  698. uint8_t CPUVERSION3;
  699. uint8_t CPU_Current_Bank;
  700. uint8_t CPU_Bank_Select;//Reboot_by;
  701. uint8_t CPU_Bank1_Image_Version1;
  702. uint8_t CPU_Bank1_Image_Version2;
  703. uint8_t CPU_Bank1_Image_Version3;
  704. uint8_t CPU_Bank1_Image_BuildTime1;
  705. uint8_t CPU_Bank1_Image_BuildTime2;
  706. uint8_t CPU_Bank1_Image_BuildTime3;
  707. uint8_t CPU_Bank1_Image_BuildTime4;
  708. uint8_t CPU_Bank1_Image_BuildTime5;
  709. uint8_t CPU_Bank1_Image_BuildTime6;
  710. uint8_t CPU_Bank1_Image_Name[32];
  711. uint8_t CPU_Bank2_Image_Version1;
  712. uint8_t CPU_Bank2_Image_Version2;
  713. uint8_t CPU_Bank2_Image_Version3;
  714. uint8_t CPU_Bank2_Image_BuildTime1;
  715. uint8_t CPU_Bank2_Image_BuildTime2;
  716. uint8_t CPU_Bank2_Image_BuildTime3;
  717. uint8_t CPU_Bank2_Image_BuildTime4;
  718. uint8_t CPU_Bank2_Image_BuildTime5;
  719. uint8_t CPU_Bank2_Image_BuildTime6;
  720. uint8_t CPU_Bank2_Image_Name[32];
  721. uint8_t S_W_Reset;
  722. uint8_t Factory_Set_Initialization;
  723. uint8_t Temp_High_Alarm;
  724. uint8_t LED_TEST;
  725. uint8_t NODE;
  726. uint8_t Type;
  727. uint8_t PCB_Version[2];
  728. uint8_t Serial_Number[20]; // INDEX : 20
  729. uint8_t Manufacture;
  730. uint8_t Manufacture_Date[3];
  731. uint8_t Freq_ID;
  732. uint8_t Carrier_ID;
  733. uint8_t Carrier_ON_OFF;
  734. uint8_t DLI_Level_High_Alarm1;
  735. uint8_t DLI_Level_High_Alarm2;
  736. uint8_t DLI_Level_High_Alarm3;
  737. uint8_t DLI_Level_High_Alarm4;
  738. uint8_t DLI_Level_Low_Alarm1;
  739. uint8_t DLI_Level_Low_Alarm2;
  740. uint8_t DLI_Level_Low_Alarm3;
  741. uint8_t DLI_Level_Low_Alarm4;
  742. uint8_t DLI_FRBT_Atten1_H;
  743. uint8_t DLI_FRBT_Atten1_L;
  744. uint8_t DLI_FRBT_Atten2_H;
  745. uint8_t DLI_FRBT_Atten2_L;
  746. uint8_t DLI_FRBT_Atten3_H;
  747. uint8_t DLI_FRBT_Atten3_L;
  748. uint8_t DLI_FRBT_Atten4_H;
  749. uint8_t DLI_FRBT_Atten4_L;
  750. uint8_t DLI_FRBT_D_Day;
  751. uint8_t DLI_FRBT_Status;
  752. uint8_t DLI_AGC_Threshold_H;
  753. uint8_t DLI_AGC_Threshold_L;
  754. uint8_t DLI_AGC_Threshold_default;
  755. uint8_t DLI_Shutdown_ON_OFF;
  756. uint8_t DLI_Shutdown_Threshold_H;
  757. uint8_t DLI_Shutdown_Threshold_L;
  758. uint8_t DLI_Shutdown_Threshold_Default;
  759. uint8_t DLI_Shutdown_Retry_Count1;
  760. uint8_t DLI_Shutdown_Retry_Count2;
  761. uint8_t DLI_Shutdown_Retry_Count3;
  762. uint8_t DLI_Shutdown_Retry_Count4;
  763. uint8_t DLI_AGC_Alarm1;
  764. uint8_t DLI_AGC_Alarm2;
  765. uint8_t DLI_AGC_Alarm3;
  766. uint8_t DLI_AGC_Alarm4;
  767. uint8_t DLI_Shutdown_Alarm1;
  768. uint8_t DLI_Shutdown_Alarm2;
  769. uint8_t DLI_Shutdown_Alarm3;
  770. uint8_t DLI_Shutdown_Alarm4;
  771. uint8_t ULO_Level_High_Threshold_H;
  772. uint8_t ULO_Level_High_Threshold_L;
  773. uint8_t ULO_Level_High_Threshold_default;
  774. uint8_t BLUECELL_RESERVE28;//ADC3 8
  775. uint8_t BLUECELL_RESERVE29;//ADC3 8
  776. uint8_t BLUECELL_RESERVE30;//ADC1 4
  777. uint8_t BLUECELL_RESERVE31;//ADC1 4
  778. uint8_t BLUECELL_RESERVE32;//ADC1 5
  779. uint8_t BLUECELL_RESERVE33;//ADC1 5
  780. uint8_t BLUECELL_RESERVE34;//ADC1 6
  781. uint8_t BLUECELL_RESERVE35;//ADC1 6
  782. uint8_t BLUECELL_RESERVE36;//ADC3 4
  783. uint8_t BLUECELL_RESERVE37;//ADC3 4
  784. uint8_t ULO_Level_High_Alarm1;
  785. uint8_t ULO_Level_High_Alarm2;
  786. uint8_t ULO_Level_High_Alarm3;
  787. uint8_t ULO_Level_High_Alarm4;
  788. uint8_t ULO_ALC_Threshold_Default;
  789. uint8_t ULO_Shutdown_ON_OFF;
  790. uint8_t ULO_Shutdown_Threshold_H;
  791. uint8_t ULO_Shutdown_Threshold_L;
  792. uint8_t ULO_Shutdown_Threshold_Default;
  793. uint8_t ULO_Shutdown_Retry_Count1;
  794. uint8_t ULO_Shutdown_Retry_Count2;
  795. uint8_t ULO_Shutdown_Retry_Count3;
  796. uint8_t ULO_Shutdown_Retry_Count4;
  797. uint8_t ULO_ALC_Alarm1;
  798. uint8_t ULO_ALC_Alarm2;
  799. uint8_t ULO_ALC_Alarm3;
  800. uint8_t ULO_ALC_Alarm4;
  801. uint8_t ULO_Shutdown_Alarm1;
  802. uint8_t ULO_Shutdown_Alarm2;
  803. uint8_t ULO_Shutdown_Alarm3;
  804. uint8_t ULO_Shutdown_Alarm4;
  805. uint8_t Reserve0;
  806. uint8_t Reserve1;
  807. uint8_t Reserve2;
  808. uint8_t Reserve3;
  809. uint8_t Reserve4;
  810. uint8_t Reserve5;
  811. uint8_t bluecell_crc_H;
  812. uint8_t bluecell_crc_L;
  813. uint8_t bluecell_etx;
  814. }BLUESTATUS_st;
  815. typedef struct{
  816. uint8_t Table_0_0_dBm;
  817. uint8_t Table_0_5_dBm;
  818. uint8_t Table_1_0_dBm;
  819. uint8_t Table_1_5_dBm;
  820. uint8_t Table_2_0_dBm;
  821. uint8_t Table_2_5_dBm;
  822. uint8_t Table_3_0_dBm;
  823. uint8_t Table_3_5_dBm;
  824. uint8_t Table_4_0_dBm;
  825. uint8_t Table_4_5_dBm;
  826. uint8_t Table_5_0_dBm;
  827. uint8_t Table_5_5_dBm;
  828. uint8_t Table_6_0_dBm;
  829. uint8_t Table_6_5_dBm;
  830. uint8_t Table_7_0_dBm;
  831. uint8_t Table_7_5_dBm;
  832. uint8_t Table_8_0_dBm;
  833. uint8_t Table_8_5_dBm;
  834. uint8_t Table_9_0_dBm;
  835. uint8_t Table_9_5_dBm;
  836. uint8_t Table_10_0_dBm;
  837. uint8_t Table_10_5_dBm;
  838. uint8_t Table_11_0_dBm;
  839. uint8_t Table_11_5_dBm;
  840. uint8_t Table_12_0_dBm;
  841. uint8_t Table_12_5_dBm;
  842. uint8_t Table_13_0_dBm;
  843. uint8_t Table_13_5_dBm;
  844. uint8_t Table_14_0_dBm;
  845. uint8_t Table_14_5_dBm;
  846. uint8_t Table_15_0_dBm;
  847. uint8_t Table_15_5_dBm;
  848. uint8_t Table_16_0_dBm;
  849. uint8_t Table_16_5_dBm;
  850. uint8_t Table_17_0_dBm;
  851. uint8_t Table_17_5_dBm;
  852. uint8_t Table_18_0_dBm;
  853. uint8_t Table_18_5_dBm;
  854. uint8_t Table_19_0_dBm;
  855. uint8_t Table_19_5_dBm;
  856. uint8_t Table_20_0_dBm;
  857. uint8_t Table_20_5_dBm;
  858. uint8_t Table_21_0_dBm;
  859. uint8_t Table_21_5_dBm;
  860. uint8_t Table_22_0_dBm;
  861. uint8_t Table_22_5_dBm;
  862. uint8_t Table_23_0_dBm;
  863. uint8_t Table_23_5_dBm;
  864. uint8_t Table_24_0_dBm;
  865. uint8_t Table_24_5_dBm;
  866. uint8_t Table_25_0_dBm;
  867. uint8_t Table_25_5_dBm;
  868. uint8_t Table_26_0_dBm;
  869. uint8_t Table_26_5_dBm;
  870. uint8_t Table_27_0_dBm;
  871. uint8_t Table_27_5_dBm;
  872. uint8_t Table_28_0_dBm;
  873. uint8_t Table_28_5_dBm;
  874. uint8_t Table_29_0_dBm;
  875. uint8_t Table_29_5_dBm;
  876. uint8_t Table_30_0_dBm;
  877. uint8_t Table_30_5_dBm;
  878. uint8_t Table_31_0_dBm;
  879. uint8_t Table_31_5_dBm;
  880. }ATT_TABLE_st;
  881. typedef struct{
  882. uint8_t Table_Det5_dBm_H ;
  883. uint8_t Table_Det5_dBm_L ;
  884. uint8_t Table_Det4_dBm_H ;
  885. uint8_t Table_Det4_dBm_L ;
  886. uint8_t Table_Det3_dBm_H ;
  887. uint8_t Table_Det3_dBm_L ;
  888. uint8_t Table_Det2_dBm_H ;
  889. uint8_t Table_Det2_dBm_L ;
  890. uint8_t Table_Det1_dBm_H ;
  891. uint8_t Table_Det1_dBm_L ;
  892. uint8_t Table_Det0_dBm_H ;
  893. uint8_t Table_Det0_dBm_L ;
  894. uint8_t Table_Det_1_dBm_H ;
  895. uint8_t Table_Det_1_dBm_L ;
  896. uint8_t Table_Det_2_dBm_H ;
  897. uint8_t Table_Det_2_dBm_L ;
  898. uint8_t Table_Det_3_dBm_H ;
  899. uint8_t Table_Det_3_dBm_L ;
  900. uint8_t Table_Det_4_dBm_H ;
  901. uint8_t Table_Det_4_dBm_L ;
  902. uint8_t Table_Det_5_dBm_H ;
  903. uint8_t Table_Det_5_dBm_L ;
  904. uint8_t Table_Det_6_dBm_H ;
  905. uint8_t Table_Det_6_dBm_L ;
  906. uint8_t Table_Det_7_dBm_H ;
  907. uint8_t Table_Det_7_dBm_L ;
  908. uint8_t Table_Det_8_dBm_H ;
  909. uint8_t Table_Det_8_dBm_L ;
  910. uint8_t Table_Det_9_dBm_H ;
  911. uint8_t Table_Det_9_dBm_L ;
  912. uint8_t Table_Det_10_dBm_H ;
  913. uint8_t Table_Det_10_dBm_L ;
  914. uint8_t Table_Det_11_dBm_H ;
  915. uint8_t Table_Det_11_dBm_L ;
  916. uint8_t Table_Det_12_dBm_H ;
  917. uint8_t Table_Det_12_dBm_L ;
  918. uint8_t Table_Det_13_dBm_H ;
  919. uint8_t Table_Det_13_dBm_L ;
  920. uint8_t Table_Det_14_dBm_H ;
  921. uint8_t Table_Det_14_dBm_L ;
  922. uint8_t Table_Det_15_dBm_H ;
  923. uint8_t Table_Det_15_dBm_L ;
  924. uint8_t Table_Det_16_dBm_H ;
  925. uint8_t Table_Det_16_dBm_L ;
  926. uint8_t Table_Det_17_dBm_H ;
  927. uint8_t Table_Det_17_dBm_L ;
  928. uint8_t Table_Det_18_dBm_H ;
  929. uint8_t Table_Det_18_dBm_L ;
  930. uint8_t Table_Det_19_dBm_H ;
  931. uint8_t Table_Det_19_dBm_L ;
  932. uint8_t Table_Det_20_dBm_H ;
  933. uint8_t Table_Det_20_dBm_L ;
  934. uint8_t Table_Det_21_dBm_H ;
  935. uint8_t Table_Det_21_dBm_L ;
  936. uint8_t Table_Det_22_dBm_H ;
  937. uint8_t Table_Det_22_dBm_L ;
  938. uint8_t Table_Det_23_dBm_H ;
  939. uint8_t Table_Det_23_dBm_L ;
  940. uint8_t Table_Det_24_dBm_H ;
  941. uint8_t Table_Det_24_dBm_L ;
  942. uint8_t Table_Det_25_dBm_H ;
  943. uint8_t Table_Det_25_dBm_L ;
  944. }DET_TABLEDL_st;
  945. typedef struct{
  946. uint8_t Table_Det_15_dBm_H ;
  947. uint8_t Table_Det_15_dBm_L ;
  948. uint8_t Table_Det_16_dBm_H ;
  949. uint8_t Table_Det_16_dBm_L ;
  950. uint8_t Table_Det_17_dBm_H ;
  951. uint8_t Table_Det_17_dBm_L ;
  952. uint8_t Table_Det_18_dBm_H ;
  953. uint8_t Table_Det_18_dBm_L ;
  954. uint8_t Table_Det_19_dBm_H ;
  955. uint8_t Table_Det_19_dBm_L ;
  956. uint8_t Table_Det_20_dBm_H ;//1.8
  957. uint8_t Table_Det_20_dBm_L ;//1.6
  958. uint8_t Table_Det_21_dBm_H ;//1.4
  959. uint8_t Table_Det_21_dBm_L ;
  960. uint8_t Table_Det_22_dBm_H ;
  961. uint8_t Table_Det_22_dBm_L ;
  962. uint8_t Table_Det_23_dBm_H ;
  963. uint8_t Table_Det_23_dBm_L ;
  964. uint8_t Table_Det_24_dBm_H ;
  965. uint8_t Table_Det_24_dBm_L ;
  966. uint8_t Table_Det_25_dBm_H ;
  967. uint8_t Table_Det_25_dBm_L ;
  968. uint8_t Table_Det_26_dBm_H ;
  969. uint8_t Table_Det_26_dBm_L ;
  970. uint8_t Table_Det_27_dBm_H ;
  971. uint8_t Table_Det_27_dBm_L ;
  972. uint8_t Table_Det_28_dBm_H ;
  973. uint8_t Table_Det_28_dBm_L ;
  974. uint8_t Table_Det_29_dBm_H ;
  975. uint8_t Table_Det_29_dBm_L ;
  976. uint8_t Table_Det_30_dBm_H ;
  977. uint8_t Table_Det_30_dBm_L ;
  978. uint8_t Table_Det_31_dBm_H ;
  979. uint8_t Table_Det_31_dBm_L ;
  980. uint8_t Table_Det_32_dBm_H ;
  981. uint8_t Table_Det_32_dBm_L ;
  982. uint8_t Table_Det_33_dBm_H ;
  983. uint8_t Table_Det_33_dBm_L ;
  984. uint8_t Table_Det_34_dBm_H ;
  985. uint8_t Table_Det_34_dBm_L ;
  986. uint8_t Table_Det_35_dBm_H ;
  987. uint8_t Table_Det_35_dBm_L ;
  988. uint8_t Table_Det_36_dBm_H ;
  989. uint8_t Table_Det_36_dBm_L ;
  990. uint8_t Table_Det_37_dBm_H ;
  991. uint8_t Table_Det_37_dBm_L ;
  992. uint8_t Table_Det_38_dBm_H ;
  993. uint8_t Table_Det_38_dBm_L ;
  994. uint8_t Table_Det_39_dBm_H ;
  995. uint8_t Table_Det_39_dBm_L ;
  996. uint8_t Table_Det_40_dBm_H ;
  997. uint8_t Table_Det_40_dBm_L ;
  998. uint8_t Table_Det_41_dBm_H ;
  999. uint8_t Table_Det_41_dBm_L ;
  1000. uint8_t Table_Det_42_dBm_H ;
  1001. uint8_t Table_Det_42_dBm_L ;
  1002. uint8_t Table_Det_43_dBm_H ;
  1003. uint8_t Table_Det_43_dBm_L ;
  1004. uint8_t Table_Det_44_dBm_H ;
  1005. uint8_t Table_Det_44_dBm_L ;
  1006. uint8_t Table_Det_45_dBm_H ;
  1007. uint8_t Table_Det_45_dBm_L ;
  1008. uint8_t Table_Det_46_dBm_H ;
  1009. uint8_t Table_Det_46_dBm_L ;
  1010. uint8_t Table_Det_47_dBm_H ;
  1011. uint8_t Table_Det_47_dBm_L ;
  1012. uint8_t Table_Det_48_dBm_H ;
  1013. uint8_t Table_Det_48_dBm_L ;
  1014. uint8_t Table_Det_49_dBm_H ;
  1015. uint8_t Table_Det_49_dBm_L ;
  1016. uint8_t Table_Det_50_dBm_H ;
  1017. uint8_t Table_Det_50_dBm_L ;
  1018. uint8_t Table_Det_51_dBm_H ;
  1019. uint8_t Table_Det_51_dBm_L ;
  1020. uint8_t Table_Det_52_dBm_H ;
  1021. uint8_t Table_Det_52_dBm_L ;
  1022. uint8_t Table_Det_53_dBm_H ;
  1023. uint8_t Table_Det_53_dBm_L ;
  1024. uint8_t Table_Det_54_dBm_H ;
  1025. uint8_t Table_Det_54_dBm_L ;
  1026. uint8_t Table_Det_55_dBm_H ;
  1027. uint8_t Table_Det_55_dBm_L ;
  1028. uint8_t Table_Det_56_dBm_H ;
  1029. uint8_t Table_Det_56_dBm_L ;
  1030. uint8_t Table_Det_57_dBm_H ;
  1031. uint8_t Table_Det_57_dBm_L ;
  1032. uint8_t Table_Det_58_dBm_H ;
  1033. uint8_t Table_Det_58_dBm_L ;
  1034. uint8_t Table_Det_59_dBm_H ;
  1035. uint8_t Table_Det_59_dBm_L ;
  1036. uint8_t Table_Det_60_dBm_H ;
  1037. uint8_t Table_Det_60_dBm_L ;
  1038. }DET_TABLEUL_st;
  1039. typedef struct{
  1040. uint8_t Table_10_Temp_H; uint8_t Table_10_Temp_L;
  1041. uint8_t Table_15_Temp_H; uint8_t Table_15_Temp_L;
  1042. uint8_t Table_20_Temp_H; uint8_t Table_20_Temp_L;
  1043. uint8_t Table_25_Temp_H; uint8_t Table_25_Temp_L;
  1044. uint8_t Table_30_Temp_H; uint8_t Table_30_Temp_L;
  1045. uint8_t Table_35_Temp_H; uint8_t Table_35_Temp_L;
  1046. uint8_t Table_40_Temp_H; uint8_t Table_40_Temp_L;
  1047. uint8_t Table_45_Temp_H; uint8_t Table_45_Temp_L;
  1048. uint8_t Table_50_Temp_H; uint8_t Table_50_Temp_L;
  1049. uint8_t Table_55_Temp_H; uint8_t Table_55_Temp_L;
  1050. }TEMP_TABLE_st;
  1051. typedef enum{
  1052. Bluecell_DET_UL1_ADC_INDEX_H = 0,
  1053. Bluecell_DET_UL1_ADC_INDEX_L,
  1054. Bluecell_DET_UL2_ADC_INDEX_H,
  1055. Bluecell_DET_UL2_ADC_INDEX_L,
  1056. Bluecell_DET_UL3_ADC_INDEX_H,
  1057. Bluecell_DET_UL3_ADC_INDEX_L,
  1058. Bluecell_RFU_TEMP_ADC_INDEX_H,
  1059. Bluecell_RFU_TEMP_ADC_INDEX_L,
  1060. Bluecell_ADC1_MaxLength,
  1061. }Bluecell_ADC1_Index;
  1062. typedef enum{
  1063. Bluecell_DET_UL4_ADC_INDEX_H = Bluecell_ADC1_MaxLength,
  1064. Bluecell_DET_UL4_ADC_INDEX_L,
  1065. Bluecell_DET_DL1_ADC_INDEX_H,
  1066. Bluecell_DET_DL1_ADC_INDEX_L,
  1067. Bluecell_DET_DL2_ADC_INDEX_H,
  1068. Bluecell_DET_DL2_ADC_INDEX_L,
  1069. Bluecell_DET_DL3_ADC_INDEX_H,
  1070. Bluecell_DET_DL3_ADC_INDEX_L,
  1071. Bluecell_DET_DL4_ADC_INDEX_H,
  1072. Bluecell_DET_DL4_ADC_INDEX_L,
  1073. Bluecell_ADC3_MaxLength,
  1074. }Bluecell_ADC3_Index;
  1075. typedef enum{
  1076. DET_Alarm_DL1_Index = 0,
  1077. DET_Alarm_DL2_Index,
  1078. DET_Alarm_DL3_Index,
  1079. DET_Alarm_DL4_Index,
  1080. DET_Alarm_DL_Index_MAX,
  1081. };
  1082. typedef enum{
  1083. DET_Alarm_UL1_Index = 0,
  1084. DET_Alarm_UL2_Index,
  1085. DET_Alarm_UL3_Index,
  1086. DET_Alarm_UL4_Index,
  1087. DET_Alarm_UL_Index_MAX,
  1088. };
  1089. typedef enum{
  1090. DET_Alarm_DL1_Shutdown_Index = 0,
  1091. DET_Alarm_DL2_Shutdown_Index,
  1092. DET_Alarm_DL3_Shutdown_Index,
  1093. DET_Alarm_DL4_Shutdown_Index,
  1094. DET_Alarm_DL_Shutdown_Index_MAX,
  1095. };
  1096. typedef enum{
  1097. DET_Alarm_UL1_Shutdown_Index = 0,
  1098. DET_Alarm_UL2_Shutdown_Index,
  1099. DET_Alarm_UL3_Shutdown_Index,
  1100. DET_Alarm_UL4_Shutdown_Index,
  1101. DET_Alarm_UL_Shutdown_Index_MAX,
  1102. };
  1103. #define ADC1_EA Bluecell_ADC1_MaxLength /2
  1104. #define ADC3_EA Bluecell_ADC3_MaxLength /2
  1105. extern ATT_TABLE_st Att_DL1;
  1106. extern ATT_TABLE_st Att_DL2;
  1107. extern ATT_TABLE_st Att_DL3;
  1108. extern ATT_TABLE_st Att_DL4;
  1109. extern ATT_TABLE_st Att_UL1;
  1110. extern ATT_TABLE_st Att_UL2;
  1111. extern ATT_TABLE_st Att_UL3;
  1112. extern ATT_TABLE_st Att_UL4;
  1113. extern DET_TABLEDL_st Det_DL1;
  1114. extern DET_TABLEDL_st Det_DL2;
  1115. extern DET_TABLEDL_st Det_DL3;
  1116. extern DET_TABLEDL_st Det_DL4;
  1117. extern DET_TABLEUL_st Det_UL1;
  1118. extern DET_TABLEUL_st Det_UL2;
  1119. extern DET_TABLEUL_st Det_UL3;
  1120. extern DET_TABLEUL_st Det_UL4;
  1121. extern TEMP_TABLE_st Temp_DL1;
  1122. extern TEMP_TABLE_st Temp_DL2;
  1123. extern TEMP_TABLE_st Temp_DL3;
  1124. extern TEMP_TABLE_st Temp_DL4;
  1125. extern TEMP_TABLE_st Temp_UL1;
  1126. extern TEMP_TABLE_st Temp_UL2;
  1127. extern TEMP_TABLE_st Temp_UL3;
  1128. extern TEMP_TABLE_st Temp_UL4;
  1129. extern BLUESTATUS_st bluecell_Currdatastatus;
  1130. extern volatile uint32_t ALCTimerCnt;
  1131. extern volatile uint32_t AGCTimerCnt;
  1132. extern void Bluecell_DataInit();
  1133. extern void ALC_Function();
  1134. extern void AGC_Function();
  1135. #endif /* BLUECELL_OPERATE_H_ */