stm32f1xx_it.c 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369
  1. /* USER CODE BEGIN Header */
  2. /**
  3. ******************************************************************************
  4. * @file stm32f1xx_it.c
  5. * @brief Interrupt Service Routines.
  6. ******************************************************************************
  7. * @attention
  8. *
  9. * <h2><center>&copy; Copyright (c) 2020 STMicroelectronics.
  10. * All rights reserved.</center></h2>
  11. *
  12. * This software component is licensed by ST under BSD 3-Clause license,
  13. * the "License"; You may not use this file except in compliance with the
  14. * License. You may obtain a copy of the License at:
  15. * opensource.org/licenses/BSD-3-Clause
  16. *
  17. ******************************************************************************
  18. */
  19. /* USER CODE END Header */
  20. /* Includes ------------------------------------------------------------------*/
  21. #include "main.h"
  22. #include "stm32f1xx_it.h"
  23. /* Private includes ----------------------------------------------------------*/
  24. /* USER CODE BEGIN Includes */
  25. /* USER CODE END Includes */
  26. /* Private typedef -----------------------------------------------------------*/
  27. /* USER CODE BEGIN TD */
  28. /* USER CODE END TD */
  29. /* Private define ------------------------------------------------------------*/
  30. /* USER CODE BEGIN PD */
  31. /* USER CODE END PD */
  32. /* Private macro -------------------------------------------------------------*/
  33. /* USER CODE BEGIN PM */
  34. /* USER CODE END PM */
  35. /* Private variables ---------------------------------------------------------*/
  36. /* USER CODE BEGIN PV */
  37. /* USER CODE END PV */
  38. /* Private function prototypes -----------------------------------------------*/
  39. /* USER CODE BEGIN PFP */
  40. /* USER CODE END PFP */
  41. /* Private user code ---------------------------------------------------------*/
  42. /* USER CODE BEGIN 0 */
  43. /* USER CODE END 0 */
  44. /* External variables --------------------------------------------------------*/
  45. extern DMA_HandleTypeDef hdma_adc1;
  46. extern DMA_HandleTypeDef hdma_adc3;
  47. extern ADC_HandleTypeDef hadc1;
  48. extern ADC_HandleTypeDef hadc3;
  49. extern TIM_HandleTypeDef htim6;
  50. extern DMA_HandleTypeDef hdma_usart1_rx;
  51. extern DMA_HandleTypeDef hdma_usart1_tx;
  52. extern DMA_HandleTypeDef hdma_usart2_tx;
  53. extern UART_HandleTypeDef huart1;
  54. extern UART_HandleTypeDef huart2;
  55. extern TIM_HandleTypeDef htim2;
  56. /* USER CODE BEGIN EV */
  57. /* USER CODE END EV */
  58. /******************************************************************************/
  59. /* Cortex-M3 Processor Interruption and Exception Handlers */
  60. /******************************************************************************/
  61. /**
  62. * @brief This function handles Non maskable interrupt.
  63. */
  64. void NMI_Handler(void)
  65. {
  66. /* USER CODE BEGIN NonMaskableInt_IRQn 0 */
  67. /* USER CODE END NonMaskableInt_IRQn 0 */
  68. /* USER CODE BEGIN NonMaskableInt_IRQn 1 */
  69. /* USER CODE END NonMaskableInt_IRQn 1 */
  70. }
  71. /**
  72. * @brief This function handles Hard fault interrupt.
  73. */
  74. void HardFault_Handler(void)
  75. {
  76. /* USER CODE BEGIN HardFault_IRQn 0 */
  77. /* USER CODE END HardFault_IRQn 0 */
  78. while (1)
  79. {
  80. /* USER CODE BEGIN W1_HardFault_IRQn 0 */
  81. /* USER CODE END W1_HardFault_IRQn 0 */
  82. }
  83. }
  84. /**
  85. * @brief This function handles Memory management fault.
  86. */
  87. void MemManage_Handler(void)
  88. {
  89. /* USER CODE BEGIN MemoryManagement_IRQn 0 */
  90. /* USER CODE END MemoryManagement_IRQn 0 */
  91. while (1)
  92. {
  93. /* USER CODE BEGIN W1_MemoryManagement_IRQn 0 */
  94. /* USER CODE END W1_MemoryManagement_IRQn 0 */
  95. }
  96. }
  97. /**
  98. * @brief This function handles Prefetch fault, memory access fault.
  99. */
  100. void BusFault_Handler(void)
  101. {
  102. /* USER CODE BEGIN BusFault_IRQn 0 */
  103. /* USER CODE END BusFault_IRQn 0 */
  104. while (1)
  105. {
  106. /* USER CODE BEGIN W1_BusFault_IRQn 0 */
  107. /* USER CODE END W1_BusFault_IRQn 0 */
  108. }
  109. }
  110. /**
  111. * @brief This function handles Undefined instruction or illegal state.
  112. */
  113. void UsageFault_Handler(void)
  114. {
  115. /* USER CODE BEGIN UsageFault_IRQn 0 */
  116. /* USER CODE END UsageFault_IRQn 0 */
  117. while (1)
  118. {
  119. /* USER CODE BEGIN W1_UsageFault_IRQn 0 */
  120. /* USER CODE END W1_UsageFault_IRQn 0 */
  121. }
  122. }
  123. /**
  124. * @brief This function handles System service call via SWI instruction.
  125. */
  126. void SVC_Handler(void)
  127. {
  128. /* USER CODE BEGIN SVCall_IRQn 0 */
  129. /* USER CODE END SVCall_IRQn 0 */
  130. /* USER CODE BEGIN SVCall_IRQn 1 */
  131. /* USER CODE END SVCall_IRQn 1 */
  132. }
  133. /**
  134. * @brief This function handles Debug monitor.
  135. */
  136. void DebugMon_Handler(void)
  137. {
  138. /* USER CODE BEGIN DebugMonitor_IRQn 0 */
  139. /* USER CODE END DebugMonitor_IRQn 0 */
  140. /* USER CODE BEGIN DebugMonitor_IRQn 1 */
  141. /* USER CODE END DebugMonitor_IRQn 1 */
  142. }
  143. /**
  144. * @brief This function handles Pendable request for system service.
  145. */
  146. void PendSV_Handler(void)
  147. {
  148. /* USER CODE BEGIN PendSV_IRQn 0 */
  149. /* USER CODE END PendSV_IRQn 0 */
  150. /* USER CODE BEGIN PendSV_IRQn 1 */
  151. /* USER CODE END PendSV_IRQn 1 */
  152. }
  153. /**
  154. * @brief This function handles System tick timer.
  155. */
  156. void SysTick_Handler(void)
  157. {
  158. /* USER CODE BEGIN SysTick_IRQn 0 */
  159. /* USER CODE END SysTick_IRQn 0 */
  160. /* USER CODE BEGIN SysTick_IRQn 1 */
  161. /* USER CODE END SysTick_IRQn 1 */
  162. }
  163. /******************************************************************************/
  164. /* STM32F1xx Peripheral Interrupt Handlers */
  165. /* Add here the Interrupt Handlers for the used peripherals. */
  166. /* For the available peripheral interrupt handler names, */
  167. /* please refer to the startup file (startup_stm32f1xx.s). */
  168. /******************************************************************************/
  169. /**
  170. * @brief This function handles DMA1 channel1 global interrupt.
  171. */
  172. void DMA1_Channel1_IRQHandler(void)
  173. {
  174. /* USER CODE BEGIN DMA1_Channel1_IRQn 0 */
  175. /* USER CODE END DMA1_Channel1_IRQn 0 */
  176. HAL_DMA_IRQHandler(&hdma_adc1);
  177. /* USER CODE BEGIN DMA1_Channel1_IRQn 1 */
  178. /* USER CODE END DMA1_Channel1_IRQn 1 */
  179. }
  180. /**
  181. * @brief This function handles DMA1 channel4 global interrupt.
  182. */
  183. void DMA1_Channel4_IRQHandler(void)
  184. {
  185. /* USER CODE BEGIN DMA1_Channel4_IRQn 0 */
  186. /* USER CODE END DMA1_Channel4_IRQn 0 */
  187. HAL_DMA_IRQHandler(&hdma_usart1_tx);
  188. /* USER CODE BEGIN DMA1_Channel4_IRQn 1 */
  189. /* USER CODE END DMA1_Channel4_IRQn 1 */
  190. }
  191. /**
  192. * @brief This function handles DMA1 channel5 global interrupt.
  193. */
  194. void DMA1_Channel5_IRQHandler(void)
  195. {
  196. /* USER CODE BEGIN DMA1_Channel5_IRQn 0 */
  197. /* USER CODE END DMA1_Channel5_IRQn 0 */
  198. HAL_DMA_IRQHandler(&hdma_usart1_rx);
  199. /* USER CODE BEGIN DMA1_Channel5_IRQn 1 */
  200. /* USER CODE END DMA1_Channel5_IRQn 1 */
  201. }
  202. /**
  203. * @brief This function handles DMA1 channel7 global interrupt.
  204. */
  205. void DMA1_Channel7_IRQHandler(void)
  206. {
  207. /* USER CODE BEGIN DMA1_Channel7_IRQn 0 */
  208. /* USER CODE END DMA1_Channel7_IRQn 0 */
  209. HAL_DMA_IRQHandler(&hdma_usart2_tx);
  210. /* USER CODE BEGIN DMA1_Channel7_IRQn 1 */
  211. /* USER CODE END DMA1_Channel7_IRQn 1 */
  212. }
  213. /**
  214. * @brief This function handles ADC1 and ADC2 global interrupts.
  215. */
  216. void ADC1_2_IRQHandler(void)
  217. {
  218. /* USER CODE BEGIN ADC1_2_IRQn 0 */
  219. /* USER CODE END ADC1_2_IRQn 0 */
  220. HAL_ADC_IRQHandler(&hadc1);
  221. /* USER CODE BEGIN ADC1_2_IRQn 1 */
  222. /* USER CODE END ADC1_2_IRQn 1 */
  223. }
  224. /**
  225. * @brief This function handles TIM2 global interrupt.
  226. */
  227. void TIM2_IRQHandler(void)
  228. {
  229. /* USER CODE BEGIN TIM2_IRQn 0 */
  230. /* USER CODE END TIM2_IRQn 0 */
  231. HAL_TIM_IRQHandler(&htim2);
  232. /* USER CODE BEGIN TIM2_IRQn 1 */
  233. /* USER CODE END TIM2_IRQn 1 */
  234. }
  235. /**
  236. * @brief This function handles USART1 global interrupt.
  237. */
  238. void USART1_IRQHandler(void)
  239. {
  240. /* USER CODE BEGIN USART1_IRQn 0 */
  241. /* USER CODE END USART1_IRQn 0 */
  242. HAL_UART_IRQHandler(&huart1);
  243. /* USER CODE BEGIN USART1_IRQn 1 */
  244. /* USER CODE END USART1_IRQn 1 */
  245. }
  246. /**
  247. * @brief This function handles USART2 global interrupt.
  248. */
  249. void USART2_IRQHandler(void)
  250. {
  251. /* USER CODE BEGIN USART2_IRQn 0 */
  252. /* USER CODE END USART2_IRQn 0 */
  253. HAL_UART_IRQHandler(&huart2);
  254. /* USER CODE BEGIN USART2_IRQn 1 */
  255. /* USER CODE END USART2_IRQn 1 */
  256. }
  257. /**
  258. * @brief This function handles ADC3 global interrupt.
  259. */
  260. void ADC3_IRQHandler(void)
  261. {
  262. /* USER CODE BEGIN ADC3_IRQn 0 */
  263. /* USER CODE END ADC3_IRQn 0 */
  264. HAL_ADC_IRQHandler(&hadc3);
  265. /* USER CODE BEGIN ADC3_IRQn 1 */
  266. /* USER CODE END ADC3_IRQn 1 */
  267. }
  268. /**
  269. * @brief This function handles TIM6 global interrupt.
  270. */
  271. void TIM6_IRQHandler(void)
  272. {
  273. /* USER CODE BEGIN TIM6_IRQn 0 */
  274. /* USER CODE END TIM6_IRQn 0 */
  275. HAL_TIM_IRQHandler(&htim6);
  276. /* USER CODE BEGIN TIM6_IRQn 1 */
  277. /* USER CODE END TIM6_IRQn 1 */
  278. }
  279. /**
  280. * @brief This function handles DMA2 channel4 and channel5 global interrupts.
  281. */
  282. void DMA2_Channel4_5_IRQHandler(void)
  283. {
  284. /* USER CODE BEGIN DMA2_Channel4_5_IRQn 0 */
  285. /* USER CODE END DMA2_Channel4_5_IRQn 0 */
  286. HAL_DMA_IRQHandler(&hdma_adc3);
  287. /* USER CODE BEGIN DMA2_Channel4_5_IRQn 1 */
  288. /* USER CODE END DMA2_Channel4_5_IRQn 1 */
  289. }
  290. /* USER CODE BEGIN 1 */
  291. /* USER CODE END 1 */
  292. /************************ (C) COPYRIGHT STMicroelectronics *****END OF FILE****/